blob: 3d6a511a9025b8002226b5ddcda4f56921a4dbf7 [file] [log] [blame]
Doug Thompson2bc65412009-05-04 20:11:14 +02001#include "amd64_edac.h"
Andreas Herrmann23ac4ae2010-09-17 18:03:43 +02002#include <asm/amd_nb.h>
Doug Thompson2bc65412009-05-04 20:11:14 +02003
Borislav Petkovd1ea71c2013-12-15 17:54:27 +01004static struct edac_pci_ctl_info *pci_ctl;
Doug Thompson2bc65412009-05-04 20:11:14 +02005
6static int report_gart_errors;
7module_param(report_gart_errors, int, 0644);
8
9/*
10 * Set by command line parameter. If BIOS has enabled the ECC, this override is
11 * cleared to prevent re-enabling the hardware by this driver.
12 */
13static int ecc_enable_override;
14module_param(ecc_enable_override, int, 0644);
15
Tejun Heoa29d8b82010-02-02 14:39:15 +090016static struct msr __percpu *msrs;
Borislav Petkov50542252009-12-11 18:14:40 +010017
Borislav Petkov360b7f32010-10-15 19:25:38 +020018/*
19 * count successfully initialized driver instances for setup_pci_device()
20 */
21static atomic_t drv_instances = ATOMIC_INIT(0);
22
Borislav Petkovcc4d8862010-10-13 16:11:59 +020023/* Per-node driver instances */
24static struct mem_ctl_info **mcis;
Borislav Petkovae7bb7c2010-10-14 16:01:30 +020025static struct ecc_settings **ecc_stngs;
Doug Thompson2bc65412009-05-04 20:11:14 +020026
27/*
Borislav Petkovb70ef012009-06-25 19:32:38 +020028 * Valid scrub rates for the K8 hardware memory scrubber. We map the scrubbing
29 * bandwidth to a valid bit pattern. The 'set' operation finds the 'matching-
30 * or higher value'.
31 *
32 *FIXME: Produce a better mapping/linearisation.
33 */
Daniel J Bluemanc7e53012012-11-30 16:44:20 +080034static const struct scrubrate {
Borislav Petkov39094442010-11-24 19:52:09 +010035 u32 scrubval; /* bit pattern for scrub rate */
36 u32 bandwidth; /* bandwidth consumed (bytes/sec) */
37} scrubrates[] = {
Borislav Petkovb70ef012009-06-25 19:32:38 +020038 { 0x01, 1600000000UL},
39 { 0x02, 800000000UL},
40 { 0x03, 400000000UL},
41 { 0x04, 200000000UL},
42 { 0x05, 100000000UL},
43 { 0x06, 50000000UL},
44 { 0x07, 25000000UL},
45 { 0x08, 12284069UL},
46 { 0x09, 6274509UL},
47 { 0x0A, 3121951UL},
48 { 0x0B, 1560975UL},
49 { 0x0C, 781440UL},
50 { 0x0D, 390720UL},
51 { 0x0E, 195300UL},
52 { 0x0F, 97650UL},
53 { 0x10, 48854UL},
54 { 0x11, 24427UL},
55 { 0x12, 12213UL},
56 { 0x13, 6101UL},
57 { 0x14, 3051UL},
58 { 0x15, 1523UL},
59 { 0x16, 761UL},
60 { 0x00, 0UL}, /* scrubbing off */
61};
62
Borislav Petkov66fed2d2012-08-09 18:41:07 +020063int __amd64_read_pci_cfg_dword(struct pci_dev *pdev, int offset,
64 u32 *val, const char *func)
Borislav Petkovb2b0c602010-10-08 18:32:29 +020065{
66 int err = 0;
67
68 err = pci_read_config_dword(pdev, offset, val);
69 if (err)
70 amd64_warn("%s: error reading F%dx%03x.\n",
71 func, PCI_FUNC(pdev->devfn), offset);
72
73 return err;
74}
75
76int __amd64_write_pci_cfg_dword(struct pci_dev *pdev, int offset,
77 u32 val, const char *func)
78{
79 int err = 0;
80
81 err = pci_write_config_dword(pdev, offset, val);
82 if (err)
83 amd64_warn("%s: error writing to F%dx%03x.\n",
84 func, PCI_FUNC(pdev->devfn), offset);
85
86 return err;
87}
88
89/*
Borislav Petkov73ba8592011-09-19 17:34:45 +020090 * Select DCT to which PCI cfg accesses are routed
91 */
92static void f15h_select_dct(struct amd64_pvt *pvt, u8 dct)
93{
94 u32 reg = 0;
95
96 amd64_read_pci_cfg(pvt->F1, DCT_CFG_SEL, &reg);
Aravind Gopalakrishnan7981a282014-09-15 11:37:38 -050097 reg &= (pvt->model == 0x30) ? ~3 : ~1;
Borislav Petkov73ba8592011-09-19 17:34:45 +020098 reg |= dct;
99 amd64_write_pci_cfg(pvt->F1, DCT_CFG_SEL, reg);
100}
101
Aravind Gopalakrishnan7981a282014-09-15 11:37:38 -0500102/*
103 *
104 * Depending on the family, F2 DCT reads need special handling:
105 *
106 * K8: has a single DCT only and no address offsets >= 0x100
107 *
108 * F10h: each DCT has its own set of regs
109 * DCT0 -> F2x040..
110 * DCT1 -> F2x140..
111 *
112 * F16h: has only 1 DCT
113 *
114 * F15h: we select which DCT we access using F1x10C[DctCfgSel]
115 */
116static inline int amd64_read_dct_pci_cfg(struct amd64_pvt *pvt, u8 dct,
117 int offset, u32 *val)
Borislav Petkovb2b0c602010-10-08 18:32:29 +0200118{
Aravind Gopalakrishnan7981a282014-09-15 11:37:38 -0500119 switch (pvt->fam) {
120 case 0xf:
121 if (dct || offset >= 0x100)
122 return -EINVAL;
123 break;
Borislav Petkovb2b0c602010-10-08 18:32:29 +0200124
Aravind Gopalakrishnan7981a282014-09-15 11:37:38 -0500125 case 0x10:
126 if (dct) {
127 /*
128 * Note: If ganging is enabled, barring the regs
129 * F2x[1,0]98 and F2x[1,0]9C; reads reads to F2x1xx
130 * return 0. (cf. Section 2.8.1 F10h BKDG)
131 */
132 if (dct_ganging_enabled(pvt))
133 return 0;
134
135 offset += 0x100;
136 }
137 break;
138
139 case 0x15:
140 /*
141 * F15h: F2x1xx addresses do not map explicitly to DCT1.
142 * We should select which DCT we access using F1x10C[DctCfgSel]
143 */
144 dct = (dct && pvt->model == 0x30) ? 3 : dct;
145 f15h_select_dct(pvt, dct);
146 break;
147
148 case 0x16:
149 if (dct)
150 return -EINVAL;
151 break;
152
153 default:
154 break;
Borislav Petkovb2b0c602010-10-08 18:32:29 +0200155 }
Aravind Gopalakrishnan7981a282014-09-15 11:37:38 -0500156 return amd64_read_pci_cfg(pvt->F2, offset, val);
Borislav Petkovb2b0c602010-10-08 18:32:29 +0200157}
158
Borislav Petkovb70ef012009-06-25 19:32:38 +0200159/*
Doug Thompson2bc65412009-05-04 20:11:14 +0200160 * Memory scrubber control interface. For K8, memory scrubbing is handled by
161 * hardware and can involve L2 cache, dcache as well as the main memory. With
162 * F10, this is extended to L3 cache scrubbing on CPU models sporting that
163 * functionality.
164 *
165 * This causes the "units" for the scrubbing speed to vary from 64 byte blocks
166 * (dram) over to cache lines. This is nasty, so we will use bandwidth in
167 * bytes/sec for the setting.
168 *
169 * Currently, we only do dram scrubbing. If the scrubbing is done in software on
170 * other archs, we might not have access to the caches directly.
171 */
172
173/*
174 * scan the scrub rate mapping table for a close or matching bandwidth value to
175 * issue. If requested is too big, then use last maximum value found.
176 */
Borislav Petkovd1ea71c2013-12-15 17:54:27 +0100177static int __set_scrub_rate(struct pci_dev *ctl, u32 new_bw, u32 min_rate)
Doug Thompson2bc65412009-05-04 20:11:14 +0200178{
179 u32 scrubval;
180 int i;
181
182 /*
183 * map the configured rate (new_bw) to a value specific to the AMD64
184 * memory controller and apply to register. Search for the first
185 * bandwidth entry that is greater or equal than the setting requested
186 * and program that. If at last entry, turn off DRAM scrubbing.
Andrew Morton168bfee2012-10-23 14:09:39 -0700187 *
188 * If no suitable bandwidth is found, turn off DRAM scrubbing entirely
189 * by falling back to the last element in scrubrates[].
Doug Thompson2bc65412009-05-04 20:11:14 +0200190 */
Andrew Morton168bfee2012-10-23 14:09:39 -0700191 for (i = 0; i < ARRAY_SIZE(scrubrates) - 1; i++) {
Doug Thompson2bc65412009-05-04 20:11:14 +0200192 /*
193 * skip scrub rates which aren't recommended
194 * (see F10 BKDG, F3x58)
195 */
Borislav Petkov395ae782010-10-01 18:38:19 +0200196 if (scrubrates[i].scrubval < min_rate)
Doug Thompson2bc65412009-05-04 20:11:14 +0200197 continue;
198
199 if (scrubrates[i].bandwidth <= new_bw)
200 break;
Doug Thompson2bc65412009-05-04 20:11:14 +0200201 }
202
203 scrubval = scrubrates[i].scrubval;
Doug Thompson2bc65412009-05-04 20:11:14 +0200204
Borislav Petkov5980bb92011-01-07 16:26:49 +0100205 pci_write_bits32(ctl, SCRCTRL, scrubval, 0x001F);
Doug Thompson2bc65412009-05-04 20:11:14 +0200206
Borislav Petkov39094442010-11-24 19:52:09 +0100207 if (scrubval)
208 return scrubrates[i].bandwidth;
209
Doug Thompson2bc65412009-05-04 20:11:14 +0200210 return 0;
211}
212
Borislav Petkovd1ea71c2013-12-15 17:54:27 +0100213static int set_scrub_rate(struct mem_ctl_info *mci, u32 bw)
Doug Thompson2bc65412009-05-04 20:11:14 +0200214{
215 struct amd64_pvt *pvt = mci->pvt_info;
Borislav Petkov87b3e0e2011-01-19 20:02:38 +0100216 u32 min_scrubrate = 0x5;
Doug Thompson2bc65412009-05-04 20:11:14 +0200217
Borislav Petkova4b4bed2013-08-10 13:54:48 +0200218 if (pvt->fam == 0xf)
Borislav Petkov87b3e0e2011-01-19 20:02:38 +0100219 min_scrubrate = 0x0;
220
Borislav Petkov3f0aba42013-08-24 11:25:00 +0200221 /* Erratum #505 */
222 if (pvt->fam == 0x15 && pvt->model < 0x10)
Borislav Petkov73ba8592011-09-19 17:34:45 +0200223 f15h_select_dct(pvt, 0);
224
Borislav Petkovd1ea71c2013-12-15 17:54:27 +0100225 return __set_scrub_rate(pvt->F3, bw, min_scrubrate);
Doug Thompson2bc65412009-05-04 20:11:14 +0200226}
227
Borislav Petkovd1ea71c2013-12-15 17:54:27 +0100228static int get_scrub_rate(struct mem_ctl_info *mci)
Doug Thompson2bc65412009-05-04 20:11:14 +0200229{
230 struct amd64_pvt *pvt = mci->pvt_info;
231 u32 scrubval = 0;
Borislav Petkov39094442010-11-24 19:52:09 +0100232 int i, retval = -EINVAL;
Doug Thompson2bc65412009-05-04 20:11:14 +0200233
Borislav Petkov3f0aba42013-08-24 11:25:00 +0200234 /* Erratum #505 */
235 if (pvt->fam == 0x15 && pvt->model < 0x10)
Borislav Petkov73ba8592011-09-19 17:34:45 +0200236 f15h_select_dct(pvt, 0);
237
Borislav Petkov5980bb92011-01-07 16:26:49 +0100238 amd64_read_pci_cfg(pvt->F3, SCRCTRL, &scrubval);
Doug Thompson2bc65412009-05-04 20:11:14 +0200239
240 scrubval = scrubval & 0x001F;
241
Roel Kluin926311f2010-01-11 20:58:21 +0100242 for (i = 0; i < ARRAY_SIZE(scrubrates); i++) {
Doug Thompson2bc65412009-05-04 20:11:14 +0200243 if (scrubrates[i].scrubval == scrubval) {
Borislav Petkov39094442010-11-24 19:52:09 +0100244 retval = scrubrates[i].bandwidth;
Doug Thompson2bc65412009-05-04 20:11:14 +0200245 break;
246 }
247 }
Borislav Petkov39094442010-11-24 19:52:09 +0100248 return retval;
Doug Thompson2bc65412009-05-04 20:11:14 +0200249}
250
Doug Thompson67757632009-04-27 15:53:22 +0200251/*
Borislav Petkov7f19bf72010-10-21 18:52:53 +0200252 * returns true if the SysAddr given by sys_addr matches the
253 * DRAM base/limit associated with node_id
Doug Thompson67757632009-04-27 15:53:22 +0200254 */
Borislav Petkovd1ea71c2013-12-15 17:54:27 +0100255static bool base_limit_match(struct amd64_pvt *pvt, u64 sys_addr, u8 nid)
Doug Thompson67757632009-04-27 15:53:22 +0200256{
Borislav Petkov7f19bf72010-10-21 18:52:53 +0200257 u64 addr;
Doug Thompson67757632009-04-27 15:53:22 +0200258
259 /* The K8 treats this as a 40-bit value. However, bits 63-40 will be
260 * all ones if the most significant implemented address bit is 1.
261 * Here we discard bits 63-40. See section 3.4.2 of AMD publication
262 * 24592: AMD x86-64 Architecture Programmer's Manual Volume 1
263 * Application Programming.
264 */
265 addr = sys_addr & 0x000000ffffffffffull;
266
Borislav Petkov7f19bf72010-10-21 18:52:53 +0200267 return ((addr >= get_dram_base(pvt, nid)) &&
268 (addr <= get_dram_limit(pvt, nid)));
Doug Thompson67757632009-04-27 15:53:22 +0200269}
270
271/*
272 * Attempt to map a SysAddr to a node. On success, return a pointer to the
273 * mem_ctl_info structure for the node that the SysAddr maps to.
274 *
275 * On failure, return NULL.
276 */
277static struct mem_ctl_info *find_mc_by_sys_addr(struct mem_ctl_info *mci,
278 u64 sys_addr)
279{
280 struct amd64_pvt *pvt;
Daniel J Bluemanc7e53012012-11-30 16:44:20 +0800281 u8 node_id;
Doug Thompson67757632009-04-27 15:53:22 +0200282 u32 intlv_en, bits;
283
284 /*
285 * Here we use the DRAM Base (section 3.4.4.1) and DRAM Limit (section
286 * 3.4.4.2) registers to map the SysAddr to a node ID.
287 */
288 pvt = mci->pvt_info;
289
290 /*
291 * The value of this field should be the same for all DRAM Base
292 * registers. Therefore we arbitrarily choose to read it from the
293 * register for node 0.
294 */
Borislav Petkov7f19bf72010-10-21 18:52:53 +0200295 intlv_en = dram_intlv_en(pvt, 0);
Doug Thompson67757632009-04-27 15:53:22 +0200296
297 if (intlv_en == 0) {
Borislav Petkov7f19bf72010-10-21 18:52:53 +0200298 for (node_id = 0; node_id < DRAM_RANGES; node_id++) {
Borislav Petkovd1ea71c2013-12-15 17:54:27 +0100299 if (base_limit_match(pvt, sys_addr, node_id))
Borislav Petkov8edc5442009-09-18 12:39:19 +0200300 goto found;
Doug Thompson67757632009-04-27 15:53:22 +0200301 }
Borislav Petkov8edc5442009-09-18 12:39:19 +0200302 goto err_no_match;
Doug Thompson67757632009-04-27 15:53:22 +0200303 }
304
Borislav Petkov72f158f2009-09-18 12:27:27 +0200305 if (unlikely((intlv_en != 0x01) &&
306 (intlv_en != 0x03) &&
307 (intlv_en != 0x07))) {
Borislav Petkov24f9a7f2010-10-07 18:29:15 +0200308 amd64_warn("DRAM Base[IntlvEn] junk value: 0x%x, BIOS bug?\n", intlv_en);
Doug Thompson67757632009-04-27 15:53:22 +0200309 return NULL;
310 }
311
312 bits = (((u32) sys_addr) >> 12) & intlv_en;
313
314 for (node_id = 0; ; ) {
Borislav Petkov7f19bf72010-10-21 18:52:53 +0200315 if ((dram_intlv_sel(pvt, node_id) & intlv_en) == bits)
Doug Thompson67757632009-04-27 15:53:22 +0200316 break; /* intlv_sel field matches */
317
Borislav Petkov7f19bf72010-10-21 18:52:53 +0200318 if (++node_id >= DRAM_RANGES)
Doug Thompson67757632009-04-27 15:53:22 +0200319 goto err_no_match;
320 }
321
322 /* sanity test for sys_addr */
Borislav Petkovd1ea71c2013-12-15 17:54:27 +0100323 if (unlikely(!base_limit_match(pvt, sys_addr, node_id))) {
Borislav Petkov24f9a7f2010-10-07 18:29:15 +0200324 amd64_warn("%s: sys_addr 0x%llx falls outside base/limit address"
325 "range for node %d with node interleaving enabled.\n",
326 __func__, sys_addr, node_id);
Doug Thompson67757632009-04-27 15:53:22 +0200327 return NULL;
328 }
329
330found:
Borislav Petkovb487c332011-02-21 18:55:00 +0100331 return edac_mc_find((int)node_id);
Doug Thompson67757632009-04-27 15:53:22 +0200332
333err_no_match:
Joe Perches956b9ba2012-04-29 17:08:39 -0300334 edac_dbg(2, "sys_addr 0x%lx doesn't match any node\n",
335 (unsigned long)sys_addr);
Doug Thompson67757632009-04-27 15:53:22 +0200336
337 return NULL;
338}
Doug Thompsone2ce7252009-04-27 15:57:12 +0200339
340/*
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100341 * compute the CS base address of the @csrow on the DRAM controller @dct.
342 * For details see F2x[5C:40] in the processor's BKDG
Doug Thompsone2ce7252009-04-27 15:57:12 +0200343 */
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100344static void get_cs_base_and_mask(struct amd64_pvt *pvt, int csrow, u8 dct,
345 u64 *base, u64 *mask)
Doug Thompsone2ce7252009-04-27 15:57:12 +0200346{
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100347 u64 csbase, csmask, base_bits, mask_bits;
348 u8 addr_shift;
349
Aravind Gopalakrishnan18b94f62013-08-09 11:54:49 -0500350 if (pvt->fam == 0xf && pvt->ext_model < K8_REV_F) {
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100351 csbase = pvt->csels[dct].csbases[csrow];
352 csmask = pvt->csels[dct].csmasks[csrow];
Chen, Gong10ef6b02013-10-18 14:29:07 -0700353 base_bits = GENMASK_ULL(31, 21) | GENMASK_ULL(15, 9);
354 mask_bits = GENMASK_ULL(29, 21) | GENMASK_ULL(15, 9);
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100355 addr_shift = 4;
Aravind Gopalakrishnan94c1acf2013-04-17 14:57:13 -0500356
357 /*
Aravind Gopalakrishnan18b94f62013-08-09 11:54:49 -0500358 * F16h and F15h, models 30h and later need two addr_shift values:
359 * 8 for high and 6 for low (cf. F16h BKDG).
360 */
361 } else if (pvt->fam == 0x16 ||
362 (pvt->fam == 0x15 && pvt->model >= 0x30)) {
Aravind Gopalakrishnan94c1acf2013-04-17 14:57:13 -0500363 csbase = pvt->csels[dct].csbases[csrow];
364 csmask = pvt->csels[dct].csmasks[csrow >> 1];
365
Chen, Gong10ef6b02013-10-18 14:29:07 -0700366 *base = (csbase & GENMASK_ULL(15, 5)) << 6;
367 *base |= (csbase & GENMASK_ULL(30, 19)) << 8;
Aravind Gopalakrishnan94c1acf2013-04-17 14:57:13 -0500368
369 *mask = ~0ULL;
370 /* poke holes for the csmask */
Chen, Gong10ef6b02013-10-18 14:29:07 -0700371 *mask &= ~((GENMASK_ULL(15, 5) << 6) |
372 (GENMASK_ULL(30, 19) << 8));
Aravind Gopalakrishnan94c1acf2013-04-17 14:57:13 -0500373
Chen, Gong10ef6b02013-10-18 14:29:07 -0700374 *mask |= (csmask & GENMASK_ULL(15, 5)) << 6;
375 *mask |= (csmask & GENMASK_ULL(30, 19)) << 8;
Aravind Gopalakrishnan94c1acf2013-04-17 14:57:13 -0500376
377 return;
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100378 } else {
379 csbase = pvt->csels[dct].csbases[csrow];
380 csmask = pvt->csels[dct].csmasks[csrow >> 1];
381 addr_shift = 8;
382
Borislav Petkova4b4bed2013-08-10 13:54:48 +0200383 if (pvt->fam == 0x15)
Chen, Gong10ef6b02013-10-18 14:29:07 -0700384 base_bits = mask_bits =
385 GENMASK_ULL(30,19) | GENMASK_ULL(13,5);
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100386 else
Chen, Gong10ef6b02013-10-18 14:29:07 -0700387 base_bits = mask_bits =
388 GENMASK_ULL(28,19) | GENMASK_ULL(13,5);
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100389 }
390
391 *base = (csbase & base_bits) << addr_shift;
392
393 *mask = ~0ULL;
394 /* poke holes for the csmask */
395 *mask &= ~(mask_bits << addr_shift);
396 /* OR them in */
397 *mask |= (csmask & mask_bits) << addr_shift;
Doug Thompsone2ce7252009-04-27 15:57:12 +0200398}
399
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100400#define for_each_chip_select(i, dct, pvt) \
401 for (i = 0; i < pvt->csels[dct].b_cnt; i++)
Doug Thompsone2ce7252009-04-27 15:57:12 +0200402
Borislav Petkov614ec9d2011-01-13 18:02:22 +0100403#define chip_select_base(i, dct, pvt) \
404 pvt->csels[dct].csbases[i]
405
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100406#define for_each_chip_select_mask(i, dct, pvt) \
407 for (i = 0; i < pvt->csels[dct].m_cnt; i++)
Doug Thompsone2ce7252009-04-27 15:57:12 +0200408
409/*
410 * @input_addr is an InputAddr associated with the node given by mci. Return the
411 * csrow that input_addr maps to, or -1 on failure (no csrow claims input_addr).
412 */
413static int input_addr_to_csrow(struct mem_ctl_info *mci, u64 input_addr)
414{
415 struct amd64_pvt *pvt;
416 int csrow;
417 u64 base, mask;
418
419 pvt = mci->pvt_info;
420
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100421 for_each_chip_select(csrow, 0, pvt) {
422 if (!csrow_enabled(csrow, 0, pvt))
Doug Thompsone2ce7252009-04-27 15:57:12 +0200423 continue;
424
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100425 get_cs_base_and_mask(pvt, csrow, 0, &base, &mask);
426
427 mask = ~mask;
Doug Thompsone2ce7252009-04-27 15:57:12 +0200428
429 if ((input_addr & mask) == (base & mask)) {
Joe Perches956b9ba2012-04-29 17:08:39 -0300430 edac_dbg(2, "InputAddr 0x%lx matches csrow %d (node %d)\n",
431 (unsigned long)input_addr, csrow,
432 pvt->mc_node_id);
Doug Thompsone2ce7252009-04-27 15:57:12 +0200433
434 return csrow;
435 }
436 }
Joe Perches956b9ba2012-04-29 17:08:39 -0300437 edac_dbg(2, "no matching csrow for InputAddr 0x%lx (MC node %d)\n",
438 (unsigned long)input_addr, pvt->mc_node_id);
Doug Thompsone2ce7252009-04-27 15:57:12 +0200439
440 return -1;
441}
442
443/*
Doug Thompsone2ce7252009-04-27 15:57:12 +0200444 * Obtain info from the DRAM Hole Address Register (section 3.4.8, pub #26094)
445 * for the node represented by mci. Info is passed back in *hole_base,
446 * *hole_offset, and *hole_size. Function returns 0 if info is valid or 1 if
447 * info is invalid. Info may be invalid for either of the following reasons:
448 *
449 * - The revision of the node is not E or greater. In this case, the DRAM Hole
450 * Address Register does not exist.
451 *
452 * - The DramHoleValid bit is cleared in the DRAM Hole Address Register,
453 * indicating that its contents are not valid.
454 *
455 * The values passed back in *hole_base, *hole_offset, and *hole_size are
456 * complete 32-bit values despite the fact that the bitfields in the DHAR
457 * only represent bits 31-24 of the base and offset values.
458 */
459int amd64_get_dram_hole_info(struct mem_ctl_info *mci, u64 *hole_base,
460 u64 *hole_offset, u64 *hole_size)
461{
462 struct amd64_pvt *pvt = mci->pvt_info;
Doug Thompsone2ce7252009-04-27 15:57:12 +0200463
464 /* only revE and later have the DRAM Hole Address Register */
Borislav Petkova4b4bed2013-08-10 13:54:48 +0200465 if (pvt->fam == 0xf && pvt->ext_model < K8_REV_E) {
Joe Perches956b9ba2012-04-29 17:08:39 -0300466 edac_dbg(1, " revision %d for node %d does not support DHAR\n",
467 pvt->ext_model, pvt->mc_node_id);
Doug Thompsone2ce7252009-04-27 15:57:12 +0200468 return 1;
469 }
470
Borislav Petkovbc21fa52010-11-11 17:29:13 +0100471 /* valid for Fam10h and above */
Borislav Petkova4b4bed2013-08-10 13:54:48 +0200472 if (pvt->fam >= 0x10 && !dhar_mem_hoist_valid(pvt)) {
Joe Perches956b9ba2012-04-29 17:08:39 -0300473 edac_dbg(1, " Dram Memory Hoisting is DISABLED on this system\n");
Doug Thompsone2ce7252009-04-27 15:57:12 +0200474 return 1;
475 }
476
Borislav Petkovc8e518d2010-12-10 19:49:19 +0100477 if (!dhar_valid(pvt)) {
Joe Perches956b9ba2012-04-29 17:08:39 -0300478 edac_dbg(1, " Dram Memory Hoisting is DISABLED on this node %d\n",
479 pvt->mc_node_id);
Doug Thompsone2ce7252009-04-27 15:57:12 +0200480 return 1;
481 }
482
483 /* This node has Memory Hoisting */
484
485 /* +------------------+--------------------+--------------------+-----
486 * | memory | DRAM hole | relocated |
487 * | [0, (x - 1)] | [x, 0xffffffff] | addresses from |
488 * | | | DRAM hole |
489 * | | | [0x100000000, |
490 * | | | (0x100000000+ |
491 * | | | (0xffffffff-x))] |
492 * +------------------+--------------------+--------------------+-----
493 *
494 * Above is a diagram of physical memory showing the DRAM hole and the
495 * relocated addresses from the DRAM hole. As shown, the DRAM hole
496 * starts at address x (the base address) and extends through address
497 * 0xffffffff. The DRAM Hole Address Register (DHAR) relocates the
498 * addresses in the hole so that they start at 0x100000000.
499 */
500
Borislav Petkov1f316772012-08-10 12:50:50 +0200501 *hole_base = dhar_base(pvt);
502 *hole_size = (1ULL << 32) - *hole_base;
Doug Thompsone2ce7252009-04-27 15:57:12 +0200503
Borislav Petkova4b4bed2013-08-10 13:54:48 +0200504 *hole_offset = (pvt->fam > 0xf) ? f10_dhar_offset(pvt)
505 : k8_dhar_offset(pvt);
Doug Thompsone2ce7252009-04-27 15:57:12 +0200506
Joe Perches956b9ba2012-04-29 17:08:39 -0300507 edac_dbg(1, " DHAR info for node %d base 0x%lx offset 0x%lx size 0x%lx\n",
508 pvt->mc_node_id, (unsigned long)*hole_base,
509 (unsigned long)*hole_offset, (unsigned long)*hole_size);
Doug Thompsone2ce7252009-04-27 15:57:12 +0200510
511 return 0;
512}
513EXPORT_SYMBOL_GPL(amd64_get_dram_hole_info);
514
Doug Thompson93c2df52009-05-04 20:46:50 +0200515/*
516 * Return the DramAddr that the SysAddr given by @sys_addr maps to. It is
517 * assumed that sys_addr maps to the node given by mci.
518 *
519 * The first part of section 3.4.4 (p. 70) shows how the DRAM Base (section
520 * 3.4.4.1) and DRAM Limit (section 3.4.4.2) registers are used to translate a
521 * SysAddr to a DramAddr. If the DRAM Hole Address Register (DHAR) is enabled,
522 * then it is also involved in translating a SysAddr to a DramAddr. Sections
523 * 3.4.8 and 3.5.8.2 describe the DHAR and how it is used for memory hoisting.
524 * These parts of the documentation are unclear. I interpret them as follows:
525 *
526 * When node n receives a SysAddr, it processes the SysAddr as follows:
527 *
528 * 1. It extracts the DRAMBase and DRAMLimit values from the DRAM Base and DRAM
529 * Limit registers for node n. If the SysAddr is not within the range
530 * specified by the base and limit values, then node n ignores the Sysaddr
531 * (since it does not map to node n). Otherwise continue to step 2 below.
532 *
533 * 2. If the DramHoleValid bit of the DHAR for node n is clear, the DHAR is
534 * disabled so skip to step 3 below. Otherwise see if the SysAddr is within
535 * the range of relocated addresses (starting at 0x100000000) from the DRAM
536 * hole. If not, skip to step 3 below. Else get the value of the
537 * DramHoleOffset field from the DHAR. To obtain the DramAddr, subtract the
538 * offset defined by this value from the SysAddr.
539 *
540 * 3. Obtain the base address for node n from the DRAMBase field of the DRAM
541 * Base register for node n. To obtain the DramAddr, subtract the base
542 * address from the SysAddr, as shown near the start of section 3.4.4 (p.70).
543 */
544static u64 sys_addr_to_dram_addr(struct mem_ctl_info *mci, u64 sys_addr)
545{
Borislav Petkov7f19bf72010-10-21 18:52:53 +0200546 struct amd64_pvt *pvt = mci->pvt_info;
Doug Thompson93c2df52009-05-04 20:46:50 +0200547 u64 dram_base, hole_base, hole_offset, hole_size, dram_addr;
Borislav Petkov1f316772012-08-10 12:50:50 +0200548 int ret;
Doug Thompson93c2df52009-05-04 20:46:50 +0200549
Borislav Petkov7f19bf72010-10-21 18:52:53 +0200550 dram_base = get_dram_base(pvt, pvt->mc_node_id);
Doug Thompson93c2df52009-05-04 20:46:50 +0200551
552 ret = amd64_get_dram_hole_info(mci, &hole_base, &hole_offset,
553 &hole_size);
554 if (!ret) {
Borislav Petkov1f316772012-08-10 12:50:50 +0200555 if ((sys_addr >= (1ULL << 32)) &&
556 (sys_addr < ((1ULL << 32) + hole_size))) {
Doug Thompson93c2df52009-05-04 20:46:50 +0200557 /* use DHAR to translate SysAddr to DramAddr */
558 dram_addr = sys_addr - hole_offset;
559
Joe Perches956b9ba2012-04-29 17:08:39 -0300560 edac_dbg(2, "using DHAR to translate SysAddr 0x%lx to DramAddr 0x%lx\n",
561 (unsigned long)sys_addr,
562 (unsigned long)dram_addr);
Doug Thompson93c2df52009-05-04 20:46:50 +0200563
564 return dram_addr;
565 }
566 }
567
568 /*
569 * Translate the SysAddr to a DramAddr as shown near the start of
570 * section 3.4.4 (p. 70). Although sys_addr is a 64-bit value, the k8
571 * only deals with 40-bit values. Therefore we discard bits 63-40 of
572 * sys_addr below. If bit 39 of sys_addr is 1 then the bits we
573 * discard are all 1s. Otherwise the bits we discard are all 0s. See
574 * section 3.4.2 of AMD publication 24592: AMD x86-64 Architecture
575 * Programmer's Manual Volume 1 Application Programming.
576 */
Chen, Gong10ef6b02013-10-18 14:29:07 -0700577 dram_addr = (sys_addr & GENMASK_ULL(39, 0)) - dram_base;
Doug Thompson93c2df52009-05-04 20:46:50 +0200578
Joe Perches956b9ba2012-04-29 17:08:39 -0300579 edac_dbg(2, "using DRAM Base register to translate SysAddr 0x%lx to DramAddr 0x%lx\n",
580 (unsigned long)sys_addr, (unsigned long)dram_addr);
Doug Thompson93c2df52009-05-04 20:46:50 +0200581 return dram_addr;
582}
583
584/*
585 * @intlv_en is the value of the IntlvEn field from a DRAM Base register
586 * (section 3.4.4.1). Return the number of bits from a SysAddr that are used
587 * for node interleaving.
588 */
589static int num_node_interleave_bits(unsigned intlv_en)
590{
591 static const int intlv_shift_table[] = { 0, 1, 0, 2, 0, 0, 0, 3 };
592 int n;
593
594 BUG_ON(intlv_en > 7);
595 n = intlv_shift_table[intlv_en];
596 return n;
597}
598
599/* Translate the DramAddr given by @dram_addr to an InputAddr. */
600static u64 dram_addr_to_input_addr(struct mem_ctl_info *mci, u64 dram_addr)
601{
602 struct amd64_pvt *pvt;
603 int intlv_shift;
604 u64 input_addr;
605
606 pvt = mci->pvt_info;
607
608 /*
609 * See the start of section 3.4.4 (p. 70, BKDG #26094, K8, revA-E)
610 * concerning translating a DramAddr to an InputAddr.
611 */
Borislav Petkov7f19bf72010-10-21 18:52:53 +0200612 intlv_shift = num_node_interleave_bits(dram_intlv_en(pvt, 0));
Chen, Gong10ef6b02013-10-18 14:29:07 -0700613 input_addr = ((dram_addr >> intlv_shift) & GENMASK_ULL(35, 12)) +
Borislav Petkovf678b8c2010-12-13 19:21:07 +0100614 (dram_addr & 0xfff);
Doug Thompson93c2df52009-05-04 20:46:50 +0200615
Joe Perches956b9ba2012-04-29 17:08:39 -0300616 edac_dbg(2, " Intlv Shift=%d DramAddr=0x%lx maps to InputAddr=0x%lx\n",
617 intlv_shift, (unsigned long)dram_addr,
618 (unsigned long)input_addr);
Doug Thompson93c2df52009-05-04 20:46:50 +0200619
620 return input_addr;
621}
622
623/*
624 * Translate the SysAddr represented by @sys_addr to an InputAddr. It is
625 * assumed that @sys_addr maps to the node given by mci.
626 */
627static u64 sys_addr_to_input_addr(struct mem_ctl_info *mci, u64 sys_addr)
628{
629 u64 input_addr;
630
631 input_addr =
632 dram_addr_to_input_addr(mci, sys_addr_to_dram_addr(mci, sys_addr));
633
Joe Perches956b9ba2012-04-29 17:08:39 -0300634 edac_dbg(2, "SysAdddr 0x%lx translates to InputAddr 0x%lx\n",
635 (unsigned long)sys_addr, (unsigned long)input_addr);
Doug Thompson93c2df52009-05-04 20:46:50 +0200636
637 return input_addr;
638}
639
Doug Thompson93c2df52009-05-04 20:46:50 +0200640/* Map the Error address to a PAGE and PAGE OFFSET. */
641static inline void error_address_to_page_and_offset(u64 error_address,
Borislav Petkov33ca0642012-08-30 18:01:36 +0200642 struct err_info *err)
Doug Thompson93c2df52009-05-04 20:46:50 +0200643{
Borislav Petkov33ca0642012-08-30 18:01:36 +0200644 err->page = (u32) (error_address >> PAGE_SHIFT);
645 err->offset = ((u32) error_address) & ~PAGE_MASK;
Doug Thompson93c2df52009-05-04 20:46:50 +0200646}
647
648/*
649 * @sys_addr is an error address (a SysAddr) extracted from the MCA NB Address
650 * Low (section 3.6.4.5) and MCA NB Address High (section 3.6.4.6) registers
651 * of a node that detected an ECC memory error. mci represents the node that
652 * the error address maps to (possibly different from the node that detected
653 * the error). Return the number of the csrow that sys_addr maps to, or -1 on
654 * error.
655 */
656static int sys_addr_to_csrow(struct mem_ctl_info *mci, u64 sys_addr)
657{
658 int csrow;
659
660 csrow = input_addr_to_csrow(mci, sys_addr_to_input_addr(mci, sys_addr));
661
662 if (csrow == -1)
Borislav Petkov24f9a7f2010-10-07 18:29:15 +0200663 amd64_mc_err(mci, "Failed to translate InputAddr to csrow for "
664 "address 0x%lx\n", (unsigned long)sys_addr);
Doug Thompson93c2df52009-05-04 20:46:50 +0200665 return csrow;
666}
Doug Thompsone2ce7252009-04-27 15:57:12 +0200667
Borislav Petkovbfc04ae2009-11-12 19:05:07 +0100668static int get_channel_from_ecc_syndrome(struct mem_ctl_info *, u16);
Doug Thompson2da11652009-04-27 16:09:09 +0200669
Doug Thompson2da11652009-04-27 16:09:09 +0200670/*
671 * Determine if the DIMMs have ECC enabled. ECC is enabled ONLY if all the DIMMs
672 * are ECC capable.
673 */
Borislav Petkovd1ea71c2013-12-15 17:54:27 +0100674static unsigned long determine_edac_cap(struct amd64_pvt *pvt)
Doug Thompson2da11652009-04-27 16:09:09 +0200675{
Borislav Petkovcb328502010-12-22 14:28:24 +0100676 u8 bit;
Dan Carpenter1f6189e2011-10-06 02:30:25 -0400677 unsigned long edac_cap = EDAC_FLAG_NONE;
Doug Thompson2da11652009-04-27 16:09:09 +0200678
Borislav Petkova4b4bed2013-08-10 13:54:48 +0200679 bit = (pvt->fam > 0xf || pvt->ext_model >= K8_REV_F)
Doug Thompson2da11652009-04-27 16:09:09 +0200680 ? 19
681 : 17;
682
Borislav Petkov584fcff2009-06-10 18:29:54 +0200683 if (pvt->dclr0 & BIT(bit))
Doug Thompson2da11652009-04-27 16:09:09 +0200684 edac_cap = EDAC_FLAG_SECDED;
685
686 return edac_cap;
687}
688
Borislav Petkovd1ea71c2013-12-15 17:54:27 +0100689static void debug_display_dimm_sizes(struct amd64_pvt *, u8);
Doug Thompson2da11652009-04-27 16:09:09 +0200690
Borislav Petkovd1ea71c2013-12-15 17:54:27 +0100691static void debug_dump_dramcfg_low(struct amd64_pvt *pvt, u32 dclr, int chan)
Borislav Petkov68798e12009-11-03 16:18:33 +0100692{
Joe Perches956b9ba2012-04-29 17:08:39 -0300693 edac_dbg(1, "F2x%d90 (DRAM Cfg Low): 0x%08x\n", chan, dclr);
Borislav Petkov68798e12009-11-03 16:18:33 +0100694
Aravind Gopalakrishnana597d2a2014-10-30 12:16:09 +0100695 if (pvt->dram_type == MEM_LRDDR3) {
696 u32 dcsm = pvt->csels[chan].csmasks[0];
697 /*
698 * It's assumed all LRDIMMs in a DCT are going to be of
699 * same 'type' until proven otherwise. So, use a cs
700 * value of '0' here to get dcsm value.
701 */
702 edac_dbg(1, " LRDIMM %dx rank multiply\n", (dcsm & 0x3));
703 }
704
705 edac_dbg(1, "All DIMMs support ECC:%s\n",
706 (dclr & BIT(19)) ? "yes" : "no");
707
Borislav Petkov68798e12009-11-03 16:18:33 +0100708
Joe Perches956b9ba2012-04-29 17:08:39 -0300709 edac_dbg(1, " PAR/ERR parity: %s\n",
710 (dclr & BIT(8)) ? "enabled" : "disabled");
Borislav Petkov68798e12009-11-03 16:18:33 +0100711
Borislav Petkova4b4bed2013-08-10 13:54:48 +0200712 if (pvt->fam == 0x10)
Joe Perches956b9ba2012-04-29 17:08:39 -0300713 edac_dbg(1, " DCT 128bit mode width: %s\n",
714 (dclr & BIT(11)) ? "128b" : "64b");
Borislav Petkov68798e12009-11-03 16:18:33 +0100715
Joe Perches956b9ba2012-04-29 17:08:39 -0300716 edac_dbg(1, " x4 logical DIMMs present: L0: %s L1: %s L2: %s L3: %s\n",
717 (dclr & BIT(12)) ? "yes" : "no",
718 (dclr & BIT(13)) ? "yes" : "no",
719 (dclr & BIT(14)) ? "yes" : "no",
720 (dclr & BIT(15)) ? "yes" : "no");
Borislav Petkov68798e12009-11-03 16:18:33 +0100721}
722
Doug Thompson2da11652009-04-27 16:09:09 +0200723/* Display and decode various NB registers for debug purposes. */
Borislav Petkovb2b0c602010-10-08 18:32:29 +0200724static void dump_misc_regs(struct amd64_pvt *pvt)
Doug Thompson2da11652009-04-27 16:09:09 +0200725{
Joe Perches956b9ba2012-04-29 17:08:39 -0300726 edac_dbg(1, "F3xE8 (NB Cap): 0x%08x\n", pvt->nbcap);
Doug Thompson2da11652009-04-27 16:09:09 +0200727
Joe Perches956b9ba2012-04-29 17:08:39 -0300728 edac_dbg(1, " NB two channel DRAM capable: %s\n",
729 (pvt->nbcap & NBCAP_DCT_DUAL) ? "yes" : "no");
Borislav Petkov68798e12009-11-03 16:18:33 +0100730
Joe Perches956b9ba2012-04-29 17:08:39 -0300731 edac_dbg(1, " ECC capable: %s, ChipKill ECC capable: %s\n",
732 (pvt->nbcap & NBCAP_SECDED) ? "yes" : "no",
733 (pvt->nbcap & NBCAP_CHIPKILL) ? "yes" : "no");
Borislav Petkov68798e12009-11-03 16:18:33 +0100734
Borislav Petkovd1ea71c2013-12-15 17:54:27 +0100735 debug_dump_dramcfg_low(pvt, pvt->dclr0, 0);
Doug Thompson2da11652009-04-27 16:09:09 +0200736
Joe Perches956b9ba2012-04-29 17:08:39 -0300737 edac_dbg(1, "F3xB0 (Online Spare): 0x%08x\n", pvt->online_spare);
Doug Thompson2da11652009-04-27 16:09:09 +0200738
Joe Perches956b9ba2012-04-29 17:08:39 -0300739 edac_dbg(1, "F1xF0 (DRAM Hole Address): 0x%08x, base: 0x%08x, offset: 0x%08x\n",
740 pvt->dhar, dhar_base(pvt),
Borislav Petkova4b4bed2013-08-10 13:54:48 +0200741 (pvt->fam == 0xf) ? k8_dhar_offset(pvt)
742 : f10_dhar_offset(pvt));
Doug Thompson2da11652009-04-27 16:09:09 +0200743
Joe Perches956b9ba2012-04-29 17:08:39 -0300744 edac_dbg(1, " DramHoleValid: %s\n", dhar_valid(pvt) ? "yes" : "no");
Doug Thompson2da11652009-04-27 16:09:09 +0200745
Borislav Petkovd1ea71c2013-12-15 17:54:27 +0100746 debug_display_dimm_sizes(pvt, 0);
Borislav Petkov4d796362011-02-03 15:59:57 +0100747
Borislav Petkov8de1d912009-10-16 13:39:30 +0200748 /* everything below this point is Fam10h and above */
Borislav Petkova4b4bed2013-08-10 13:54:48 +0200749 if (pvt->fam == 0xf)
Doug Thompson2da11652009-04-27 16:09:09 +0200750 return;
Borislav Petkov4d796362011-02-03 15:59:57 +0100751
Borislav Petkovd1ea71c2013-12-15 17:54:27 +0100752 debug_display_dimm_sizes(pvt, 1);
Doug Thompson2da11652009-04-27 16:09:09 +0200753
Borislav Petkova3b7db02011-01-19 20:35:12 +0100754 amd64_info("using %s syndromes.\n", ((pvt->ecc_sym_sz == 8) ? "x8" : "x4"));
Borislav Petkovad6a32e2010-03-09 12:46:00 +0100755
Borislav Petkov8de1d912009-10-16 13:39:30 +0200756 /* Only if NOT ganged does dclr1 have valid info */
Borislav Petkov68798e12009-11-03 16:18:33 +0100757 if (!dct_ganging_enabled(pvt))
Borislav Petkovd1ea71c2013-12-15 17:54:27 +0100758 debug_dump_dramcfg_low(pvt, pvt->dclr1, 1);
Doug Thompson2da11652009-04-27 16:09:09 +0200759}
760
Doug Thompson94be4bf2009-04-27 16:12:00 +0200761/*
Aravind Gopalakrishnan18b94f62013-08-09 11:54:49 -0500762 * See BKDG, F2x[1,0][5C:40], F2[1,0][6C:60]
Doug Thompson94be4bf2009-04-27 16:12:00 +0200763 */
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100764static void prep_chip_selects(struct amd64_pvt *pvt)
Doug Thompson94be4bf2009-04-27 16:12:00 +0200765{
Aravind Gopalakrishnan18b94f62013-08-09 11:54:49 -0500766 if (pvt->fam == 0xf && pvt->ext_model < K8_REV_F) {
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100767 pvt->csels[0].b_cnt = pvt->csels[1].b_cnt = 8;
768 pvt->csels[0].m_cnt = pvt->csels[1].m_cnt = 8;
Aravind Gopalakrishnana597d2a2014-10-30 12:16:09 +0100769 } else if (pvt->fam == 0x15 && pvt->model == 0x30) {
Aravind Gopalakrishnan18b94f62013-08-09 11:54:49 -0500770 pvt->csels[0].b_cnt = pvt->csels[1].b_cnt = 4;
771 pvt->csels[0].m_cnt = pvt->csels[1].m_cnt = 2;
Borislav Petkov9d858bb2009-09-21 14:35:51 +0200772 } else {
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100773 pvt->csels[0].b_cnt = pvt->csels[1].b_cnt = 8;
774 pvt->csels[0].m_cnt = pvt->csels[1].m_cnt = 4;
Doug Thompson94be4bf2009-04-27 16:12:00 +0200775 }
776}
777
778/*
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100779 * Function 2 Offset F10_DCSB0; read in the DCS Base and DCS Mask registers
Doug Thompson94be4bf2009-04-27 16:12:00 +0200780 */
Borislav Petkovb2b0c602010-10-08 18:32:29 +0200781static void read_dct_base_mask(struct amd64_pvt *pvt)
Doug Thompson94be4bf2009-04-27 16:12:00 +0200782{
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100783 int cs;
Doug Thompson94be4bf2009-04-27 16:12:00 +0200784
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100785 prep_chip_selects(pvt);
Doug Thompson94be4bf2009-04-27 16:12:00 +0200786
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100787 for_each_chip_select(cs, 0, pvt) {
Borislav Petkov71d2a322011-02-21 19:37:24 +0100788 int reg0 = DCSB0 + (cs * 4);
789 int reg1 = DCSB1 + (cs * 4);
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100790 u32 *base0 = &pvt->csels[0].csbases[cs];
791 u32 *base1 = &pvt->csels[1].csbases[cs];
Borislav Petkovb2b0c602010-10-08 18:32:29 +0200792
Aravind Gopalakrishnan7981a282014-09-15 11:37:38 -0500793 if (!amd64_read_dct_pci_cfg(pvt, 0, reg0, base0))
Joe Perches956b9ba2012-04-29 17:08:39 -0300794 edac_dbg(0, " DCSB0[%d]=0x%08x reg: F2x%x\n",
795 cs, *base0, reg0);
Doug Thompson94be4bf2009-04-27 16:12:00 +0200796
Aravind Gopalakrishnan7981a282014-09-15 11:37:38 -0500797 if (pvt->fam == 0xf)
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100798 continue;
Borislav Petkovb2b0c602010-10-08 18:32:29 +0200799
Aravind Gopalakrishnan7981a282014-09-15 11:37:38 -0500800 if (!amd64_read_dct_pci_cfg(pvt, 1, reg0, base1))
Joe Perches956b9ba2012-04-29 17:08:39 -0300801 edac_dbg(0, " DCSB1[%d]=0x%08x reg: F2x%x\n",
Aravind Gopalakrishnan7981a282014-09-15 11:37:38 -0500802 cs, *base1, (pvt->fam == 0x10) ? reg1
803 : reg0);
Doug Thompson94be4bf2009-04-27 16:12:00 +0200804 }
805
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100806 for_each_chip_select_mask(cs, 0, pvt) {
Borislav Petkov71d2a322011-02-21 19:37:24 +0100807 int reg0 = DCSM0 + (cs * 4);
808 int reg1 = DCSM1 + (cs * 4);
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100809 u32 *mask0 = &pvt->csels[0].csmasks[cs];
810 u32 *mask1 = &pvt->csels[1].csmasks[cs];
Borislav Petkovb2b0c602010-10-08 18:32:29 +0200811
Aravind Gopalakrishnan7981a282014-09-15 11:37:38 -0500812 if (!amd64_read_dct_pci_cfg(pvt, 0, reg0, mask0))
Joe Perches956b9ba2012-04-29 17:08:39 -0300813 edac_dbg(0, " DCSM0[%d]=0x%08x reg: F2x%x\n",
814 cs, *mask0, reg0);
Doug Thompson94be4bf2009-04-27 16:12:00 +0200815
Aravind Gopalakrishnan7981a282014-09-15 11:37:38 -0500816 if (pvt->fam == 0xf)
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100817 continue;
Borislav Petkovb2b0c602010-10-08 18:32:29 +0200818
Aravind Gopalakrishnan7981a282014-09-15 11:37:38 -0500819 if (!amd64_read_dct_pci_cfg(pvt, 1, reg0, mask1))
Joe Perches956b9ba2012-04-29 17:08:39 -0300820 edac_dbg(0, " DCSM1[%d]=0x%08x reg: F2x%x\n",
Aravind Gopalakrishnan7981a282014-09-15 11:37:38 -0500821 cs, *mask1, (pvt->fam == 0x10) ? reg1
822 : reg0);
Doug Thompson94be4bf2009-04-27 16:12:00 +0200823 }
824}
825
Aravind Gopalakrishnana597d2a2014-10-30 12:16:09 +0100826static void determine_memory_type(struct amd64_pvt *pvt)
Doug Thompson94be4bf2009-04-27 16:12:00 +0200827{
Aravind Gopalakrishnana597d2a2014-10-30 12:16:09 +0100828 u32 dram_ctrl, dcsm;
Doug Thompson94be4bf2009-04-27 16:12:00 +0200829
Aravind Gopalakrishnana597d2a2014-10-30 12:16:09 +0100830 switch (pvt->fam) {
831 case 0xf:
832 if (pvt->ext_model >= K8_REV_F)
833 goto ddr3;
834
835 pvt->dram_type = (pvt->dclr0 & BIT(18)) ? MEM_DDR : MEM_RDDR;
836 return;
837
838 case 0x10:
Borislav Petkov6b4c0bd2009-11-12 15:37:57 +0100839 if (pvt->dchr0 & DDR3_MODE)
Aravind Gopalakrishnana597d2a2014-10-30 12:16:09 +0100840 goto ddr3;
841
842 pvt->dram_type = (pvt->dclr0 & BIT(16)) ? MEM_DDR2 : MEM_RDDR2;
843 return;
844
845 case 0x15:
846 if (pvt->model < 0x60)
847 goto ddr3;
848
849 /*
850 * Model 0x60h needs special handling:
851 *
852 * We use a Chip Select value of '0' to obtain dcsm.
853 * Theoretically, it is possible to populate LRDIMMs of different
854 * 'Rank' value on a DCT. But this is not the common case. So,
855 * it's reasonable to assume all DIMMs are going to be of same
856 * 'type' until proven otherwise.
857 */
858 amd64_read_dct_pci_cfg(pvt, 0, DRAM_CONTROL, &dram_ctrl);
859 dcsm = pvt->csels[0].csmasks[0];
860
861 if (((dram_ctrl >> 8) & 0x7) == 0x2)
862 pvt->dram_type = MEM_DDR4;
863 else if (pvt->dclr0 & BIT(16))
864 pvt->dram_type = MEM_DDR3;
865 else if (dcsm & 0x3)
866 pvt->dram_type = MEM_LRDDR3;
Borislav Petkov6b4c0bd2009-11-12 15:37:57 +0100867 else
Aravind Gopalakrishnana597d2a2014-10-30 12:16:09 +0100868 pvt->dram_type = MEM_RDDR3;
869
870 return;
871
872 case 0x16:
873 goto ddr3;
874
875 default:
876 WARN(1, KERN_ERR "%s: Family??? 0x%x\n", __func__, pvt->fam);
877 pvt->dram_type = MEM_EMPTY;
Doug Thompson94be4bf2009-04-27 16:12:00 +0200878 }
Aravind Gopalakrishnana597d2a2014-10-30 12:16:09 +0100879 return;
Doug Thompson94be4bf2009-04-27 16:12:00 +0200880
Aravind Gopalakrishnana597d2a2014-10-30 12:16:09 +0100881ddr3:
882 pvt->dram_type = (pvt->dclr0 & BIT(16)) ? MEM_DDR3 : MEM_RDDR3;
Doug Thompson94be4bf2009-04-27 16:12:00 +0200883}
884
Borislav Petkovcb328502010-12-22 14:28:24 +0100885/* Get the number of DCT channels the memory controller is using. */
Doug Thompsonddff8762009-04-27 16:14:52 +0200886static int k8_early_channel_count(struct amd64_pvt *pvt)
887{
Borislav Petkovcb328502010-12-22 14:28:24 +0100888 int flag;
Doug Thompsonddff8762009-04-27 16:14:52 +0200889
Borislav Petkov9f56da02010-10-01 19:44:53 +0200890 if (pvt->ext_model >= K8_REV_F)
Doug Thompsonddff8762009-04-27 16:14:52 +0200891 /* RevF (NPT) and later */
Borislav Petkov41d8bfa2011-01-18 19:16:08 +0100892 flag = pvt->dclr0 & WIDTH_128;
Borislav Petkov9f56da02010-10-01 19:44:53 +0200893 else
Doug Thompsonddff8762009-04-27 16:14:52 +0200894 /* RevE and earlier */
895 flag = pvt->dclr0 & REVE_WIDTH_128;
Doug Thompsonddff8762009-04-27 16:14:52 +0200896
897 /* not used */
898 pvt->dclr1 = 0;
899
900 return (flag) ? 2 : 1;
901}
902
Borislav Petkov70046622011-01-10 14:37:27 +0100903/* On F10h and later ErrAddr is MC4_ADDR[47:1] */
Borislav Petkova4b4bed2013-08-10 13:54:48 +0200904static u64 get_error_address(struct amd64_pvt *pvt, struct mce *m)
Doug Thompsonddff8762009-04-27 16:14:52 +0200905{
Borislav Petkovc1ae6832011-03-30 15:42:10 +0200906 u64 addr;
Borislav Petkov70046622011-01-10 14:37:27 +0100907 u8 start_bit = 1;
908 u8 end_bit = 47;
909
Borislav Petkova4b4bed2013-08-10 13:54:48 +0200910 if (pvt->fam == 0xf) {
Borislav Petkov70046622011-01-10 14:37:27 +0100911 start_bit = 3;
912 end_bit = 39;
913 }
914
Chen, Gong10ef6b02013-10-18 14:29:07 -0700915 addr = m->addr & GENMASK_ULL(end_bit, start_bit);
Borislav Petkovc1ae6832011-03-30 15:42:10 +0200916
917 /*
918 * Erratum 637 workaround
919 */
Borislav Petkova4b4bed2013-08-10 13:54:48 +0200920 if (pvt->fam == 0x15) {
Borislav Petkovc1ae6832011-03-30 15:42:10 +0200921 struct amd64_pvt *pvt;
922 u64 cc6_base, tmp_addr;
923 u32 tmp;
Daniel J Blueman8b84c8d2012-11-27 14:32:10 +0800924 u16 mce_nid;
925 u8 intlv_en;
Borislav Petkovc1ae6832011-03-30 15:42:10 +0200926
Chen, Gong10ef6b02013-10-18 14:29:07 -0700927 if ((addr & GENMASK_ULL(47, 24)) >> 24 != 0x00fdf7)
Borislav Petkovc1ae6832011-03-30 15:42:10 +0200928 return addr;
929
930 mce_nid = amd_get_nb_id(m->extcpu);
931 pvt = mcis[mce_nid]->pvt_info;
932
933 amd64_read_pci_cfg(pvt->F1, DRAM_LOCAL_NODE_LIM, &tmp);
934 intlv_en = tmp >> 21 & 0x7;
935
936 /* add [47:27] + 3 trailing bits */
Chen, Gong10ef6b02013-10-18 14:29:07 -0700937 cc6_base = (tmp & GENMASK_ULL(20, 0)) << 3;
Borislav Petkovc1ae6832011-03-30 15:42:10 +0200938
939 /* reverse and add DramIntlvEn */
940 cc6_base |= intlv_en ^ 0x7;
941
942 /* pin at [47:24] */
943 cc6_base <<= 24;
944
945 if (!intlv_en)
Chen, Gong10ef6b02013-10-18 14:29:07 -0700946 return cc6_base | (addr & GENMASK_ULL(23, 0));
Borislav Petkovc1ae6832011-03-30 15:42:10 +0200947
948 amd64_read_pci_cfg(pvt->F1, DRAM_LOCAL_NODE_BASE, &tmp);
949
950 /* faster log2 */
Chen, Gong10ef6b02013-10-18 14:29:07 -0700951 tmp_addr = (addr & GENMASK_ULL(23, 12)) << __fls(intlv_en + 1);
Borislav Petkovc1ae6832011-03-30 15:42:10 +0200952
953 /* OR DramIntlvSel into bits [14:12] */
Chen, Gong10ef6b02013-10-18 14:29:07 -0700954 tmp_addr |= (tmp & GENMASK_ULL(23, 21)) >> 9;
Borislav Petkovc1ae6832011-03-30 15:42:10 +0200955
956 /* add remaining [11:0] bits from original MC4_ADDR */
Chen, Gong10ef6b02013-10-18 14:29:07 -0700957 tmp_addr |= addr & GENMASK_ULL(11, 0);
Borislav Petkovc1ae6832011-03-30 15:42:10 +0200958
959 return cc6_base | tmp_addr;
960 }
961
962 return addr;
Doug Thompsonddff8762009-04-27 16:14:52 +0200963}
964
Daniel J Bluemane2c0bff2012-11-30 16:44:19 +0800965static struct pci_dev *pci_get_related_function(unsigned int vendor,
966 unsigned int device,
967 struct pci_dev *related)
968{
969 struct pci_dev *dev = NULL;
970
971 while ((dev = pci_get_device(vendor, device, dev))) {
972 if (pci_domain_nr(dev->bus) == pci_domain_nr(related->bus) &&
973 (dev->bus->number == related->bus->number) &&
974 (PCI_SLOT(dev->devfn) == PCI_SLOT(related->devfn)))
975 break;
976 }
977
978 return dev;
979}
980
Borislav Petkov7f19bf72010-10-21 18:52:53 +0200981static void read_dram_base_limit_regs(struct amd64_pvt *pvt, unsigned range)
Doug Thompsonddff8762009-04-27 16:14:52 +0200982{
Daniel J Bluemane2c0bff2012-11-30 16:44:19 +0800983 struct amd_northbridge *nb;
Aravind Gopalakrishnan18b94f62013-08-09 11:54:49 -0500984 struct pci_dev *f1 = NULL;
985 unsigned int pci_func;
Borislav Petkov71d2a322011-02-21 19:37:24 +0100986 int off = range << 3;
Daniel J Bluemane2c0bff2012-11-30 16:44:19 +0800987 u32 llim;
Doug Thompsonddff8762009-04-27 16:14:52 +0200988
Borislav Petkov7f19bf72010-10-21 18:52:53 +0200989 amd64_read_pci_cfg(pvt->F1, DRAM_BASE_LO + off, &pvt->ranges[range].base.lo);
990 amd64_read_pci_cfg(pvt->F1, DRAM_LIMIT_LO + off, &pvt->ranges[range].lim.lo);
Doug Thompsonddff8762009-04-27 16:14:52 +0200991
Aravind Gopalakrishnan18b94f62013-08-09 11:54:49 -0500992 if (pvt->fam == 0xf)
Borislav Petkov7f19bf72010-10-21 18:52:53 +0200993 return;
Doug Thompsonddff8762009-04-27 16:14:52 +0200994
Borislav Petkov7f19bf72010-10-21 18:52:53 +0200995 if (!dram_rw(pvt, range))
996 return;
Doug Thompsonddff8762009-04-27 16:14:52 +0200997
Borislav Petkov7f19bf72010-10-21 18:52:53 +0200998 amd64_read_pci_cfg(pvt->F1, DRAM_BASE_HI + off, &pvt->ranges[range].base.hi);
999 amd64_read_pci_cfg(pvt->F1, DRAM_LIMIT_HI + off, &pvt->ranges[range].lim.hi);
Borislav Petkovf08e4572011-03-21 20:45:06 +01001000
Daniel J Bluemane2c0bff2012-11-30 16:44:19 +08001001 /* F15h: factor in CC6 save area by reading dst node's limit reg */
Aravind Gopalakrishnan18b94f62013-08-09 11:54:49 -05001002 if (pvt->fam != 0x15)
Daniel J Bluemane2c0bff2012-11-30 16:44:19 +08001003 return;
Borislav Petkovf08e4572011-03-21 20:45:06 +01001004
Daniel J Bluemane2c0bff2012-11-30 16:44:19 +08001005 nb = node_to_amd_nb(dram_dst_node(pvt, range));
1006 if (WARN_ON(!nb))
1007 return;
Borislav Petkovf08e4572011-03-21 20:45:06 +01001008
Aravind Gopalakrishnana597d2a2014-10-30 12:16:09 +01001009 if (pvt->model == 0x60)
1010 pci_func = PCI_DEVICE_ID_AMD_15H_M60H_NB_F1;
1011 else if (pvt->model == 0x30)
1012 pci_func = PCI_DEVICE_ID_AMD_15H_M30H_NB_F1;
1013 else
1014 pci_func = PCI_DEVICE_ID_AMD_15H_NB_F1;
Aravind Gopalakrishnan18b94f62013-08-09 11:54:49 -05001015
1016 f1 = pci_get_related_function(nb->misc->vendor, pci_func, nb->misc);
Daniel J Bluemane2c0bff2012-11-30 16:44:19 +08001017 if (WARN_ON(!f1))
1018 return;
Borislav Petkovf08e4572011-03-21 20:45:06 +01001019
Daniel J Bluemane2c0bff2012-11-30 16:44:19 +08001020 amd64_read_pci_cfg(f1, DRAM_LOCAL_NODE_LIM, &llim);
Borislav Petkovf08e4572011-03-21 20:45:06 +01001021
Chen, Gong10ef6b02013-10-18 14:29:07 -07001022 pvt->ranges[range].lim.lo &= GENMASK_ULL(15, 0);
Borislav Petkovf08e4572011-03-21 20:45:06 +01001023
Daniel J Bluemane2c0bff2012-11-30 16:44:19 +08001024 /* {[39:27],111b} */
1025 pvt->ranges[range].lim.lo |= ((llim & 0x1fff) << 3 | 0x7) << 16;
Borislav Petkovf08e4572011-03-21 20:45:06 +01001026
Chen, Gong10ef6b02013-10-18 14:29:07 -07001027 pvt->ranges[range].lim.hi &= GENMASK_ULL(7, 0);
Borislav Petkovf08e4572011-03-21 20:45:06 +01001028
Daniel J Bluemane2c0bff2012-11-30 16:44:19 +08001029 /* [47:40] */
1030 pvt->ranges[range].lim.hi |= llim >> 13;
1031
1032 pci_dev_put(f1);
Doug Thompsonddff8762009-04-27 16:14:52 +02001033}
1034
Borislav Petkovf192c7b2011-01-10 14:24:32 +01001035static void k8_map_sysaddr_to_csrow(struct mem_ctl_info *mci, u64 sys_addr,
Borislav Petkov33ca0642012-08-30 18:01:36 +02001036 struct err_info *err)
Doug Thompsonddff8762009-04-27 16:14:52 +02001037{
Borislav Petkovf192c7b2011-01-10 14:24:32 +01001038 struct amd64_pvt *pvt = mci->pvt_info;
Doug Thompsonddff8762009-04-27 16:14:52 +02001039
Borislav Petkov33ca0642012-08-30 18:01:36 +02001040 error_address_to_page_and_offset(sys_addr, err);
Mauro Carvalho Chehabab5a5032012-04-16 15:03:50 -03001041
1042 /*
1043 * Find out which node the error address belongs to. This may be
1044 * different from the node that detected the error.
1045 */
Borislav Petkov33ca0642012-08-30 18:01:36 +02001046 err->src_mci = find_mc_by_sys_addr(mci, sys_addr);
1047 if (!err->src_mci) {
Mauro Carvalho Chehabab5a5032012-04-16 15:03:50 -03001048 amd64_mc_err(mci, "failed to map error addr 0x%lx to a node\n",
1049 (unsigned long)sys_addr);
Borislav Petkov33ca0642012-08-30 18:01:36 +02001050 err->err_code = ERR_NODE;
Mauro Carvalho Chehabab5a5032012-04-16 15:03:50 -03001051 return;
1052 }
1053
1054 /* Now map the sys_addr to a CSROW */
Borislav Petkov33ca0642012-08-30 18:01:36 +02001055 err->csrow = sys_addr_to_csrow(err->src_mci, sys_addr);
1056 if (err->csrow < 0) {
1057 err->err_code = ERR_CSROW;
Mauro Carvalho Chehabab5a5032012-04-16 15:03:50 -03001058 return;
1059 }
1060
Doug Thompsonddff8762009-04-27 16:14:52 +02001061 /* CHIPKILL enabled */
Borislav Petkovf192c7b2011-01-10 14:24:32 +01001062 if (pvt->nbcfg & NBCFG_CHIPKILL) {
Borislav Petkov33ca0642012-08-30 18:01:36 +02001063 err->channel = get_channel_from_ecc_syndrome(mci, err->syndrome);
1064 if (err->channel < 0) {
Doug Thompsonddff8762009-04-27 16:14:52 +02001065 /*
1066 * Syndrome didn't map, so we don't know which of the
1067 * 2 DIMMs is in error. So we need to ID 'both' of them
1068 * as suspect.
1069 */
Borislav Petkov33ca0642012-08-30 18:01:36 +02001070 amd64_mc_warn(err->src_mci, "unknown syndrome 0x%04x - "
Mauro Carvalho Chehabab5a5032012-04-16 15:03:50 -03001071 "possible error reporting race\n",
Borislav Petkov33ca0642012-08-30 18:01:36 +02001072 err->syndrome);
1073 err->err_code = ERR_CHANNEL;
Doug Thompsonddff8762009-04-27 16:14:52 +02001074 return;
1075 }
1076 } else {
1077 /*
1078 * non-chipkill ecc mode
1079 *
1080 * The k8 documentation is unclear about how to determine the
1081 * channel number when using non-chipkill memory. This method
1082 * was obtained from email communication with someone at AMD.
1083 * (Wish the email was placed in this comment - norsk)
1084 */
Borislav Petkov33ca0642012-08-30 18:01:36 +02001085 err->channel = ((sys_addr & BIT(3)) != 0);
Doug Thompsonddff8762009-04-27 16:14:52 +02001086 }
Doug Thompsonddff8762009-04-27 16:14:52 +02001087}
1088
Borislav Petkov41d8bfa2011-01-18 19:16:08 +01001089static int ddr2_cs_size(unsigned i, bool dct_width)
Doug Thompsonddff8762009-04-27 16:14:52 +02001090{
Borislav Petkov41d8bfa2011-01-18 19:16:08 +01001091 unsigned shift = 0;
Doug Thompsonddff8762009-04-27 16:14:52 +02001092
Borislav Petkov41d8bfa2011-01-18 19:16:08 +01001093 if (i <= 2)
1094 shift = i;
1095 else if (!(i & 0x1))
1096 shift = i >> 1;
Borislav Petkov1433eb92009-10-21 13:44:36 +02001097 else
Borislav Petkov41d8bfa2011-01-18 19:16:08 +01001098 shift = (i + 1) >> 1;
Doug Thompsonddff8762009-04-27 16:14:52 +02001099
Borislav Petkov41d8bfa2011-01-18 19:16:08 +01001100 return 128 << (shift + !!dct_width);
1101}
1102
1103static int k8_dbam_to_chip_select(struct amd64_pvt *pvt, u8 dct,
Aravind Gopalakrishnana597d2a2014-10-30 12:16:09 +01001104 unsigned cs_mode, int cs_mask_nr)
Borislav Petkov41d8bfa2011-01-18 19:16:08 +01001105{
1106 u32 dclr = dct ? pvt->dclr1 : pvt->dclr0;
1107
1108 if (pvt->ext_model >= K8_REV_F) {
1109 WARN_ON(cs_mode > 11);
1110 return ddr2_cs_size(cs_mode, dclr & WIDTH_128);
1111 }
1112 else if (pvt->ext_model >= K8_REV_D) {
Borislav Petkov11b0a312011-11-09 21:28:43 +01001113 unsigned diff;
Borislav Petkov41d8bfa2011-01-18 19:16:08 +01001114 WARN_ON(cs_mode > 10);
1115
Borislav Petkov11b0a312011-11-09 21:28:43 +01001116 /*
1117 * the below calculation, besides trying to win an obfuscated C
1118 * contest, maps cs_mode values to DIMM chip select sizes. The
1119 * mappings are:
1120 *
1121 * cs_mode CS size (mb)
1122 * ======= ============
1123 * 0 32
1124 * 1 64
1125 * 2 128
1126 * 3 128
1127 * 4 256
1128 * 5 512
1129 * 6 256
1130 * 7 512
1131 * 8 1024
1132 * 9 1024
1133 * 10 2048
1134 *
1135 * Basically, it calculates a value with which to shift the
1136 * smallest CS size of 32MB.
1137 *
1138 * ddr[23]_cs_size have a similar purpose.
1139 */
1140 diff = cs_mode/3 + (unsigned)(cs_mode > 5);
1141
1142 return 32 << (cs_mode - diff);
Borislav Petkov41d8bfa2011-01-18 19:16:08 +01001143 }
1144 else {
1145 WARN_ON(cs_mode > 6);
1146 return 32 << cs_mode;
1147 }
Doug Thompsonddff8762009-04-27 16:14:52 +02001148}
1149
Doug Thompson1afd3c92009-04-27 16:16:50 +02001150/*
1151 * Get the number of DCT channels in use.
1152 *
1153 * Return:
1154 * number of Memory Channels in operation
1155 * Pass back:
1156 * contents of the DCL0_LOW register
1157 */
Borislav Petkov7d20d142011-01-07 17:58:04 +01001158static int f1x_early_channel_count(struct amd64_pvt *pvt)
Doug Thompson1afd3c92009-04-27 16:16:50 +02001159{
Borislav Petkov6ba5dcd2009-10-13 19:26:55 +02001160 int i, j, channels = 0;
Doug Thompsonddff8762009-04-27 16:14:52 +02001161
Borislav Petkov7d20d142011-01-07 17:58:04 +01001162 /* On F10h, if we are in 128 bit mode, then we are using 2 channels */
Borislav Petkova4b4bed2013-08-10 13:54:48 +02001163 if (pvt->fam == 0x10 && (pvt->dclr0 & WIDTH_128))
Borislav Petkov7d20d142011-01-07 17:58:04 +01001164 return 2;
Doug Thompson1afd3c92009-04-27 16:16:50 +02001165
1166 /*
Borislav Petkovd16149e2009-10-16 19:55:49 +02001167 * Need to check if in unganged mode: In such, there are 2 channels,
1168 * but they are not in 128 bit mode and thus the above 'dclr0' status
1169 * bit will be OFF.
Doug Thompson1afd3c92009-04-27 16:16:50 +02001170 *
1171 * Need to check DCT0[0] and DCT1[0] to see if only one of them has
1172 * their CSEnable bit on. If so, then SINGLE DIMM case.
1173 */
Joe Perches956b9ba2012-04-29 17:08:39 -03001174 edac_dbg(0, "Data width is not 128 bits - need more decoding\n");
Doug Thompson1afd3c92009-04-27 16:16:50 +02001175
1176 /*
1177 * Check DRAM Bank Address Mapping values for each DIMM to see if there
1178 * is more than just one DIMM present in unganged mode. Need to check
1179 * both controllers since DIMMs can be placed in either one.
1180 */
Borislav Petkov525a1b22010-12-21 15:53:27 +01001181 for (i = 0; i < 2; i++) {
1182 u32 dbam = (i ? pvt->dbam1 : pvt->dbam0);
Doug Thompson1afd3c92009-04-27 16:16:50 +02001183
Wan Wei57a30852009-08-07 17:04:49 +02001184 for (j = 0; j < 4; j++) {
1185 if (DBAM_DIMM(j, dbam) > 0) {
1186 channels++;
1187 break;
1188 }
1189 }
Doug Thompson1afd3c92009-04-27 16:16:50 +02001190 }
1191
Borislav Petkovd16149e2009-10-16 19:55:49 +02001192 if (channels > 2)
1193 channels = 2;
1194
Borislav Petkov24f9a7f2010-10-07 18:29:15 +02001195 amd64_info("MCT channel count: %d\n", channels);
Doug Thompson1afd3c92009-04-27 16:16:50 +02001196
1197 return channels;
Doug Thompson1afd3c92009-04-27 16:16:50 +02001198}
1199
Borislav Petkov41d8bfa2011-01-18 19:16:08 +01001200static int ddr3_cs_size(unsigned i, bool dct_width)
Doug Thompson1afd3c92009-04-27 16:16:50 +02001201{
Borislav Petkov41d8bfa2011-01-18 19:16:08 +01001202 unsigned shift = 0;
1203 int cs_size = 0;
1204
1205 if (i == 0 || i == 3 || i == 4)
1206 cs_size = -1;
1207 else if (i <= 2)
1208 shift = i;
1209 else if (i == 12)
1210 shift = 7;
1211 else if (!(i & 0x1))
1212 shift = i >> 1;
1213 else
1214 shift = (i + 1) >> 1;
1215
1216 if (cs_size != -1)
1217 cs_size = (128 * (1 << !!dct_width)) << shift;
1218
1219 return cs_size;
1220}
1221
Aravind Gopalakrishnana597d2a2014-10-30 12:16:09 +01001222static int ddr3_lrdimm_cs_size(unsigned i, unsigned rank_multiply)
1223{
1224 unsigned shift = 0;
1225 int cs_size = 0;
1226
1227 if (i < 4 || i == 6)
1228 cs_size = -1;
1229 else if (i == 12)
1230 shift = 7;
1231 else if (!(i & 0x1))
1232 shift = i >> 1;
1233 else
1234 shift = (i + 1) >> 1;
1235
1236 if (cs_size != -1)
1237 cs_size = rank_multiply * (128 << shift);
1238
1239 return cs_size;
1240}
1241
1242static int ddr4_cs_size(unsigned i)
1243{
1244 int cs_size = 0;
1245
1246 if (i == 0)
1247 cs_size = -1;
1248 else if (i == 1)
1249 cs_size = 1024;
1250 else
1251 /* Min cs_size = 1G */
1252 cs_size = 1024 * (1 << (i >> 1));
1253
1254 return cs_size;
1255}
1256
Borislav Petkov41d8bfa2011-01-18 19:16:08 +01001257static int f10_dbam_to_chip_select(struct amd64_pvt *pvt, u8 dct,
Aravind Gopalakrishnana597d2a2014-10-30 12:16:09 +01001258 unsigned cs_mode, int cs_mask_nr)
Borislav Petkov41d8bfa2011-01-18 19:16:08 +01001259{
1260 u32 dclr = dct ? pvt->dclr1 : pvt->dclr0;
1261
1262 WARN_ON(cs_mode > 11);
Borislav Petkov1433eb92009-10-21 13:44:36 +02001263
1264 if (pvt->dchr0 & DDR3_MODE || pvt->dchr1 & DDR3_MODE)
Borislav Petkov41d8bfa2011-01-18 19:16:08 +01001265 return ddr3_cs_size(cs_mode, dclr & WIDTH_128);
Borislav Petkov1433eb92009-10-21 13:44:36 +02001266 else
Borislav Petkov41d8bfa2011-01-18 19:16:08 +01001267 return ddr2_cs_size(cs_mode, dclr & WIDTH_128);
1268}
Borislav Petkov1433eb92009-10-21 13:44:36 +02001269
Borislav Petkov41d8bfa2011-01-18 19:16:08 +01001270/*
1271 * F15h supports only 64bit DCT interfaces
1272 */
1273static int f15_dbam_to_chip_select(struct amd64_pvt *pvt, u8 dct,
Aravind Gopalakrishnana597d2a2014-10-30 12:16:09 +01001274 unsigned cs_mode, int cs_mask_nr)
Borislav Petkov41d8bfa2011-01-18 19:16:08 +01001275{
1276 WARN_ON(cs_mode > 12);
1277
1278 return ddr3_cs_size(cs_mode, false);
Doug Thompson1afd3c92009-04-27 16:16:50 +02001279}
1280
Aravind Gopalakrishnana597d2a2014-10-30 12:16:09 +01001281/* F15h M60h supports DDR4 mapping as well.. */
1282static int f15_m60h_dbam_to_chip_select(struct amd64_pvt *pvt, u8 dct,
1283 unsigned cs_mode, int cs_mask_nr)
1284{
1285 int cs_size;
1286 u32 dcsm = pvt->csels[dct].csmasks[cs_mask_nr];
1287
1288 WARN_ON(cs_mode > 12);
1289
1290 if (pvt->dram_type == MEM_DDR4) {
1291 if (cs_mode > 9)
1292 return -1;
1293
1294 cs_size = ddr4_cs_size(cs_mode);
1295 } else if (pvt->dram_type == MEM_LRDDR3) {
1296 unsigned rank_multiply = dcsm & 0xf;
1297
1298 if (rank_multiply == 3)
1299 rank_multiply = 4;
1300 cs_size = ddr3_lrdimm_cs_size(cs_mode, rank_multiply);
1301 } else {
1302 /* Minimum cs size is 512mb for F15hM60h*/
1303 if (cs_mode == 0x1)
1304 return -1;
1305
1306 cs_size = ddr3_cs_size(cs_mode, false);
1307 }
1308
1309 return cs_size;
1310}
1311
Aravind Gopalakrishnan94c1acf2013-04-17 14:57:13 -05001312/*
Aravind Gopalakrishnan18b94f62013-08-09 11:54:49 -05001313 * F16h and F15h model 30h have only limited cs_modes.
Aravind Gopalakrishnan94c1acf2013-04-17 14:57:13 -05001314 */
1315static int f16_dbam_to_chip_select(struct amd64_pvt *pvt, u8 dct,
Aravind Gopalakrishnana597d2a2014-10-30 12:16:09 +01001316 unsigned cs_mode, int cs_mask_nr)
Aravind Gopalakrishnan94c1acf2013-04-17 14:57:13 -05001317{
1318 WARN_ON(cs_mode > 12);
1319
1320 if (cs_mode == 6 || cs_mode == 8 ||
1321 cs_mode == 9 || cs_mode == 12)
1322 return -1;
1323 else
1324 return ddr3_cs_size(cs_mode, false);
1325}
1326
Borislav Petkov5a5d2372011-01-17 17:52:57 +01001327static void read_dram_ctl_register(struct amd64_pvt *pvt)
Doug Thompson6163b5d2009-04-27 16:20:17 +02001328{
Doug Thompson6163b5d2009-04-27 16:20:17 +02001329
Borislav Petkova4b4bed2013-08-10 13:54:48 +02001330 if (pvt->fam == 0xf)
Borislav Petkov5a5d2372011-01-17 17:52:57 +01001331 return;
1332
Aravind Gopalakrishnan7981a282014-09-15 11:37:38 -05001333 if (!amd64_read_pci_cfg(pvt->F2, DCT_SEL_LO, &pvt->dct_sel_lo)) {
Joe Perches956b9ba2012-04-29 17:08:39 -03001334 edac_dbg(0, "F2x110 (DCTSelLow): 0x%08x, High range addrs at: 0x%x\n",
1335 pvt->dct_sel_lo, dct_sel_baseaddr(pvt));
Doug Thompson6163b5d2009-04-27 16:20:17 +02001336
Joe Perches956b9ba2012-04-29 17:08:39 -03001337 edac_dbg(0, " DCTs operate in %s mode\n",
1338 (dct_ganging_enabled(pvt) ? "ganged" : "unganged"));
Doug Thompson6163b5d2009-04-27 16:20:17 +02001339
Borislav Petkov72381bd2009-10-09 19:14:43 +02001340 if (!dct_ganging_enabled(pvt))
Joe Perches956b9ba2012-04-29 17:08:39 -03001341 edac_dbg(0, " Address range split per DCT: %s\n",
1342 (dct_high_range_enabled(pvt) ? "yes" : "no"));
Borislav Petkov72381bd2009-10-09 19:14:43 +02001343
Joe Perches956b9ba2012-04-29 17:08:39 -03001344 edac_dbg(0, " data interleave for ECC: %s, DRAM cleared since last warm reset: %s\n",
1345 (dct_data_intlv_enabled(pvt) ? "enabled" : "disabled"),
1346 (dct_memory_cleared(pvt) ? "yes" : "no"));
Borislav Petkov72381bd2009-10-09 19:14:43 +02001347
Joe Perches956b9ba2012-04-29 17:08:39 -03001348 edac_dbg(0, " channel interleave: %s, "
1349 "interleave bits selector: 0x%x\n",
1350 (dct_interleave_enabled(pvt) ? "enabled" : "disabled"),
1351 dct_sel_interleave_addr(pvt));
Doug Thompson6163b5d2009-04-27 16:20:17 +02001352 }
1353
Aravind Gopalakrishnan7981a282014-09-15 11:37:38 -05001354 amd64_read_pci_cfg(pvt->F2, DCT_SEL_HI, &pvt->dct_sel_hi);
Doug Thompson6163b5d2009-04-27 16:20:17 +02001355}
1356
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001357/*
Aravind Gopalakrishnan18b94f62013-08-09 11:54:49 -05001358 * Determine channel (DCT) based on the interleaving mode (see F15h M30h BKDG,
1359 * 2.10.12 Memory Interleaving Modes).
1360 */
1361static u8 f15_m30h_determine_channel(struct amd64_pvt *pvt, u64 sys_addr,
1362 u8 intlv_en, int num_dcts_intlv,
1363 u32 dct_sel)
1364{
1365 u8 channel = 0;
1366 u8 select;
1367
1368 if (!(intlv_en))
1369 return (u8)(dct_sel);
1370
1371 if (num_dcts_intlv == 2) {
1372 select = (sys_addr >> 8) & 0x3;
1373 channel = select ? 0x3 : 0;
Aravind Gopalakrishnan9d0e8d82014-01-21 15:03:36 -06001374 } else if (num_dcts_intlv == 4) {
1375 u8 intlv_addr = dct_sel_interleave_addr(pvt);
1376 switch (intlv_addr) {
1377 case 0x4:
1378 channel = (sys_addr >> 8) & 0x3;
1379 break;
1380 case 0x5:
1381 channel = (sys_addr >> 9) & 0x3;
1382 break;
1383 }
1384 }
Aravind Gopalakrishnan18b94f62013-08-09 11:54:49 -05001385 return channel;
1386}
1387
1388/*
Borislav Petkov229a7a12010-12-09 18:57:54 +01001389 * Determine channel (DCT) based on the interleaving mode: F10h BKDG, 2.8.9 Memory
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001390 * Interleaving Modes.
1391 */
Borislav Petkovb15f0fc2011-01-17 15:59:58 +01001392static u8 f1x_determine_channel(struct amd64_pvt *pvt, u64 sys_addr,
Borislav Petkov229a7a12010-12-09 18:57:54 +01001393 bool hi_range_sel, u8 intlv_en)
Doug Thompson6163b5d2009-04-27 16:20:17 +02001394{
Borislav Petkov151fa712011-02-21 19:33:10 +01001395 u8 dct_sel_high = (pvt->dct_sel_lo >> 1) & 1;
Doug Thompson6163b5d2009-04-27 16:20:17 +02001396
1397 if (dct_ganging_enabled(pvt))
Borislav Petkov229a7a12010-12-09 18:57:54 +01001398 return 0;
Doug Thompson6163b5d2009-04-27 16:20:17 +02001399
Borislav Petkov229a7a12010-12-09 18:57:54 +01001400 if (hi_range_sel)
1401 return dct_sel_high;
Doug Thompson6163b5d2009-04-27 16:20:17 +02001402
Borislav Petkov229a7a12010-12-09 18:57:54 +01001403 /*
1404 * see F2x110[DctSelIntLvAddr] - channel interleave mode
1405 */
1406 if (dct_interleave_enabled(pvt)) {
1407 u8 intlv_addr = dct_sel_interleave_addr(pvt);
Doug Thompson6163b5d2009-04-27 16:20:17 +02001408
Borislav Petkov229a7a12010-12-09 18:57:54 +01001409 /* return DCT select function: 0=DCT0, 1=DCT1 */
1410 if (!intlv_addr)
1411 return sys_addr >> 6 & 1;
1412
1413 if (intlv_addr & 0x2) {
1414 u8 shift = intlv_addr & 0x1 ? 9 : 6;
1415 u32 temp = hweight_long((u32) ((sys_addr >> 16) & 0x1F)) % 2;
1416
1417 return ((sys_addr >> shift) & 1) ^ temp;
1418 }
1419
1420 return (sys_addr >> (12 + hweight8(intlv_en))) & 1;
1421 }
1422
1423 if (dct_high_range_enabled(pvt))
1424 return ~dct_sel_high & 1;
Doug Thompson6163b5d2009-04-27 16:20:17 +02001425
1426 return 0;
1427}
1428
Borislav Petkovc8e518d2010-12-10 19:49:19 +01001429/* Convert the sys_addr to the normalized DCT address */
Daniel J Bluemanc7e53012012-11-30 16:44:20 +08001430static u64 f1x_get_norm_dct_addr(struct amd64_pvt *pvt, u8 range,
Borislav Petkovc8e518d2010-12-10 19:49:19 +01001431 u64 sys_addr, bool hi_rng,
1432 u32 dct_sel_base_addr)
Doug Thompson6163b5d2009-04-27 16:20:17 +02001433{
1434 u64 chan_off;
Borislav Petkovc8e518d2010-12-10 19:49:19 +01001435 u64 dram_base = get_dram_base(pvt, range);
1436 u64 hole_off = f10_dhar_offset(pvt);
Borislav Petkovc8e518d2010-12-10 19:49:19 +01001437 u64 dct_sel_base_off = (pvt->dct_sel_hi & 0xFFFFFC00) << 16;
Doug Thompson6163b5d2009-04-27 16:20:17 +02001438
Borislav Petkovc8e518d2010-12-10 19:49:19 +01001439 if (hi_rng) {
1440 /*
1441 * if
1442 * base address of high range is below 4Gb
1443 * (bits [47:27] at [31:11])
1444 * DRAM address space on this DCT is hoisted above 4Gb &&
1445 * sys_addr > 4Gb
1446 *
1447 * remove hole offset from sys_addr
1448 * else
1449 * remove high range offset from sys_addr
1450 */
1451 if ((!(dct_sel_base_addr >> 16) ||
1452 dct_sel_base_addr < dhar_base(pvt)) &&
Borislav Petkov972ea172011-02-21 19:43:02 +01001453 dhar_valid(pvt) &&
Borislav Petkovc8e518d2010-12-10 19:49:19 +01001454 (sys_addr >= BIT_64(32)))
Borislav Petkovbc21fa52010-11-11 17:29:13 +01001455 chan_off = hole_off;
Doug Thompson6163b5d2009-04-27 16:20:17 +02001456 else
1457 chan_off = dct_sel_base_off;
1458 } else {
Borislav Petkovc8e518d2010-12-10 19:49:19 +01001459 /*
1460 * if
1461 * we have a valid hole &&
1462 * sys_addr > 4Gb
1463 *
1464 * remove hole
1465 * else
1466 * remove dram base to normalize to DCT address
1467 */
Borislav Petkov972ea172011-02-21 19:43:02 +01001468 if (dhar_valid(pvt) && (sys_addr >= BIT_64(32)))
Borislav Petkovbc21fa52010-11-11 17:29:13 +01001469 chan_off = hole_off;
Doug Thompson6163b5d2009-04-27 16:20:17 +02001470 else
Borislav Petkovc8e518d2010-12-10 19:49:19 +01001471 chan_off = dram_base;
Doug Thompson6163b5d2009-04-27 16:20:17 +02001472 }
1473
Chen, Gong10ef6b02013-10-18 14:29:07 -07001474 return (sys_addr & GENMASK_ULL(47,6)) - (chan_off & GENMASK_ULL(47,23));
Doug Thompson6163b5d2009-04-27 16:20:17 +02001475}
1476
Doug Thompson6163b5d2009-04-27 16:20:17 +02001477/*
1478 * checks if the csrow passed in is marked as SPARED, if so returns the new
1479 * spare row
1480 */
Borislav Petkov11c75ea2010-11-29 19:49:02 +01001481static int f10_process_possible_spare(struct amd64_pvt *pvt, u8 dct, int csrow)
Doug Thompson6163b5d2009-04-27 16:20:17 +02001482{
Borislav Petkov614ec9d2011-01-13 18:02:22 +01001483 int tmp_cs;
Doug Thompson6163b5d2009-04-27 16:20:17 +02001484
Borislav Petkov614ec9d2011-01-13 18:02:22 +01001485 if (online_spare_swap_done(pvt, dct) &&
1486 csrow == online_spare_bad_dramcs(pvt, dct)) {
1487
1488 for_each_chip_select(tmp_cs, dct, pvt) {
1489 if (chip_select_base(tmp_cs, dct, pvt) & 0x2) {
1490 csrow = tmp_cs;
1491 break;
1492 }
1493 }
Doug Thompson6163b5d2009-04-27 16:20:17 +02001494 }
1495 return csrow;
1496}
1497
1498/*
1499 * Iterate over the DRAM DCT "base" and "mask" registers looking for a
1500 * SystemAddr match on the specified 'ChannelSelect' and 'NodeID'
1501 *
1502 * Return:
1503 * -EINVAL: NOT FOUND
1504 * 0..csrow = Chip-Select Row
1505 */
Daniel J Bluemanc7e53012012-11-30 16:44:20 +08001506static int f1x_lookup_addr_in_dct(u64 in_addr, u8 nid, u8 dct)
Doug Thompson6163b5d2009-04-27 16:20:17 +02001507{
1508 struct mem_ctl_info *mci;
1509 struct amd64_pvt *pvt;
Borislav Petkov11c75ea2010-11-29 19:49:02 +01001510 u64 cs_base, cs_mask;
Doug Thompson6163b5d2009-04-27 16:20:17 +02001511 int cs_found = -EINVAL;
1512 int csrow;
1513
Borislav Petkovcc4d8862010-10-13 16:11:59 +02001514 mci = mcis[nid];
Doug Thompson6163b5d2009-04-27 16:20:17 +02001515 if (!mci)
1516 return cs_found;
1517
1518 pvt = mci->pvt_info;
1519
Joe Perches956b9ba2012-04-29 17:08:39 -03001520 edac_dbg(1, "input addr: 0x%llx, DCT: %d\n", in_addr, dct);
Doug Thompson6163b5d2009-04-27 16:20:17 +02001521
Borislav Petkov11c75ea2010-11-29 19:49:02 +01001522 for_each_chip_select(csrow, dct, pvt) {
1523 if (!csrow_enabled(csrow, dct, pvt))
Doug Thompson6163b5d2009-04-27 16:20:17 +02001524 continue;
1525
Borislav Petkov11c75ea2010-11-29 19:49:02 +01001526 get_cs_base_and_mask(pvt, csrow, dct, &cs_base, &cs_mask);
Doug Thompson6163b5d2009-04-27 16:20:17 +02001527
Joe Perches956b9ba2012-04-29 17:08:39 -03001528 edac_dbg(1, " CSROW=%d CSBase=0x%llx CSMask=0x%llx\n",
1529 csrow, cs_base, cs_mask);
Doug Thompson6163b5d2009-04-27 16:20:17 +02001530
Borislav Petkov11c75ea2010-11-29 19:49:02 +01001531 cs_mask = ~cs_mask;
Doug Thompson6163b5d2009-04-27 16:20:17 +02001532
Joe Perches956b9ba2012-04-29 17:08:39 -03001533 edac_dbg(1, " (InputAddr & ~CSMask)=0x%llx (CSBase & ~CSMask)=0x%llx\n",
1534 (in_addr & cs_mask), (cs_base & cs_mask));
Doug Thompson6163b5d2009-04-27 16:20:17 +02001535
Borislav Petkov11c75ea2010-11-29 19:49:02 +01001536 if ((in_addr & cs_mask) == (cs_base & cs_mask)) {
Aravind Gopalakrishnan18b94f62013-08-09 11:54:49 -05001537 if (pvt->fam == 0x15 && pvt->model >= 0x30) {
1538 cs_found = csrow;
1539 break;
1540 }
Borislav Petkov11c75ea2010-11-29 19:49:02 +01001541 cs_found = f10_process_possible_spare(pvt, dct, csrow);
Doug Thompson6163b5d2009-04-27 16:20:17 +02001542
Joe Perches956b9ba2012-04-29 17:08:39 -03001543 edac_dbg(1, " MATCH csrow=%d\n", cs_found);
Doug Thompson6163b5d2009-04-27 16:20:17 +02001544 break;
1545 }
1546 }
1547 return cs_found;
1548}
1549
Borislav Petkov95b0ef52011-01-11 22:08:07 +01001550/*
1551 * See F2x10C. Non-interleaved graphics framebuffer memory under the 16G is
1552 * swapped with a region located at the bottom of memory so that the GPU can use
1553 * the interleaved region and thus two channels.
1554 */
Borislav Petkovb15f0fc2011-01-17 15:59:58 +01001555static u64 f1x_swap_interleaved_region(struct amd64_pvt *pvt, u64 sys_addr)
Borislav Petkov95b0ef52011-01-11 22:08:07 +01001556{
1557 u32 swap_reg, swap_base, swap_limit, rgn_size, tmp_addr;
1558
Borislav Petkova4b4bed2013-08-10 13:54:48 +02001559 if (pvt->fam == 0x10) {
Borislav Petkov95b0ef52011-01-11 22:08:07 +01001560 /* only revC3 and revE have that feature */
Borislav Petkova4b4bed2013-08-10 13:54:48 +02001561 if (pvt->model < 4 || (pvt->model < 0xa && pvt->stepping < 3))
Borislav Petkov95b0ef52011-01-11 22:08:07 +01001562 return sys_addr;
1563 }
1564
Aravind Gopalakrishnan7981a282014-09-15 11:37:38 -05001565 amd64_read_pci_cfg(pvt->F2, SWAP_INTLV_REG, &swap_reg);
Borislav Petkov95b0ef52011-01-11 22:08:07 +01001566
1567 if (!(swap_reg & 0x1))
1568 return sys_addr;
1569
1570 swap_base = (swap_reg >> 3) & 0x7f;
1571 swap_limit = (swap_reg >> 11) & 0x7f;
1572 rgn_size = (swap_reg >> 20) & 0x7f;
1573 tmp_addr = sys_addr >> 27;
1574
1575 if (!(sys_addr >> 34) &&
1576 (((tmp_addr >= swap_base) &&
1577 (tmp_addr <= swap_limit)) ||
1578 (tmp_addr < rgn_size)))
1579 return sys_addr ^ (u64)swap_base << 27;
1580
1581 return sys_addr;
1582}
1583
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001584/* For a given @dram_range, check if @sys_addr falls within it. */
Borislav Petkove7613592011-02-21 19:49:01 +01001585static int f1x_match_to_this_node(struct amd64_pvt *pvt, unsigned range,
Borislav Petkov33ca0642012-08-30 18:01:36 +02001586 u64 sys_addr, int *chan_sel)
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001587{
Borislav Petkov229a7a12010-12-09 18:57:54 +01001588 int cs_found = -EINVAL;
Borislav Petkovc8e518d2010-12-10 19:49:19 +01001589 u64 chan_addr;
Borislav Petkov5d4b58e2011-01-13 16:01:13 +01001590 u32 dct_sel_base;
Borislav Petkov11c75ea2010-11-29 19:49:02 +01001591 u8 channel;
Borislav Petkov229a7a12010-12-09 18:57:54 +01001592 bool high_range = false;
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001593
Borislav Petkov7f19bf72010-10-21 18:52:53 +02001594 u8 node_id = dram_dst_node(pvt, range);
Borislav Petkov229a7a12010-12-09 18:57:54 +01001595 u8 intlv_en = dram_intlv_en(pvt, range);
Borislav Petkov7f19bf72010-10-21 18:52:53 +02001596 u32 intlv_sel = dram_intlv_sel(pvt, range);
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001597
Joe Perches956b9ba2012-04-29 17:08:39 -03001598 edac_dbg(1, "(range %d) SystemAddr= 0x%llx Limit=0x%llx\n",
1599 range, sys_addr, get_dram_limit(pvt, range));
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001600
Borislav Petkov355fba62011-01-17 13:03:26 +01001601 if (dhar_valid(pvt) &&
1602 dhar_base(pvt) <= sys_addr &&
1603 sys_addr < BIT_64(32)) {
1604 amd64_warn("Huh? Address is in the MMIO hole: 0x%016llx\n",
1605 sys_addr);
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001606 return -EINVAL;
Borislav Petkov355fba62011-01-17 13:03:26 +01001607 }
1608
Borislav Petkovf030ddf2011-04-08 15:05:21 +02001609 if (intlv_en && (intlv_sel != ((sys_addr >> 12) & intlv_en)))
Borislav Petkov355fba62011-01-17 13:03:26 +01001610 return -EINVAL;
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001611
Borislav Petkovb15f0fc2011-01-17 15:59:58 +01001612 sys_addr = f1x_swap_interleaved_region(pvt, sys_addr);
Borislav Petkov95b0ef52011-01-11 22:08:07 +01001613
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001614 dct_sel_base = dct_sel_baseaddr(pvt);
1615
1616 /*
1617 * check whether addresses >= DctSelBaseAddr[47:27] are to be used to
1618 * select between DCT0 and DCT1.
1619 */
1620 if (dct_high_range_enabled(pvt) &&
1621 !dct_ganging_enabled(pvt) &&
1622 ((sys_addr >> 27) >= (dct_sel_base >> 11)))
Borislav Petkov229a7a12010-12-09 18:57:54 +01001623 high_range = true;
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001624
Borislav Petkovb15f0fc2011-01-17 15:59:58 +01001625 channel = f1x_determine_channel(pvt, sys_addr, high_range, intlv_en);
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001626
Borislav Petkovb15f0fc2011-01-17 15:59:58 +01001627 chan_addr = f1x_get_norm_dct_addr(pvt, range, sys_addr,
Borislav Petkovc8e518d2010-12-10 19:49:19 +01001628 high_range, dct_sel_base);
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001629
Borislav Petkove2f79db2011-01-13 14:57:34 +01001630 /* Remove node interleaving, see F1x120 */
1631 if (intlv_en)
1632 chan_addr = ((chan_addr >> (12 + hweight8(intlv_en))) << 12) |
1633 (chan_addr & 0xfff);
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001634
Borislav Petkov5d4b58e2011-01-13 16:01:13 +01001635 /* remove channel interleave */
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001636 if (dct_interleave_enabled(pvt) &&
1637 !dct_high_range_enabled(pvt) &&
1638 !dct_ganging_enabled(pvt)) {
Borislav Petkov5d4b58e2011-01-13 16:01:13 +01001639
1640 if (dct_sel_interleave_addr(pvt) != 1) {
1641 if (dct_sel_interleave_addr(pvt) == 0x3)
1642 /* hash 9 */
1643 chan_addr = ((chan_addr >> 10) << 9) |
1644 (chan_addr & 0x1ff);
1645 else
1646 /* A[6] or hash 6 */
1647 chan_addr = ((chan_addr >> 7) << 6) |
1648 (chan_addr & 0x3f);
1649 } else
1650 /* A[12] */
1651 chan_addr = ((chan_addr >> 13) << 12) |
1652 (chan_addr & 0xfff);
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001653 }
1654
Joe Perches956b9ba2012-04-29 17:08:39 -03001655 edac_dbg(1, " Normalized DCT addr: 0x%llx\n", chan_addr);
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001656
Borislav Petkovb15f0fc2011-01-17 15:59:58 +01001657 cs_found = f1x_lookup_addr_in_dct(chan_addr, node_id, channel);
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001658
Borislav Petkov33ca0642012-08-30 18:01:36 +02001659 if (cs_found >= 0)
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001660 *chan_sel = channel;
Borislav Petkov33ca0642012-08-30 18:01:36 +02001661
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001662 return cs_found;
1663}
1664
Aravind Gopalakrishnan18b94f62013-08-09 11:54:49 -05001665static int f15_m30h_match_to_this_node(struct amd64_pvt *pvt, unsigned range,
1666 u64 sys_addr, int *chan_sel)
1667{
1668 int cs_found = -EINVAL;
1669 int num_dcts_intlv = 0;
1670 u64 chan_addr, chan_offset;
1671 u64 dct_base, dct_limit;
1672 u32 dct_cont_base_reg, dct_cont_limit_reg, tmp;
1673 u8 channel, alias_channel, leg_mmio_hole, dct_sel, dct_offset_en;
1674
1675 u64 dhar_offset = f10_dhar_offset(pvt);
1676 u8 intlv_addr = dct_sel_interleave_addr(pvt);
1677 u8 node_id = dram_dst_node(pvt, range);
1678 u8 intlv_en = dram_intlv_en(pvt, range);
1679
1680 amd64_read_pci_cfg(pvt->F1, DRAM_CONT_BASE, &dct_cont_base_reg);
1681 amd64_read_pci_cfg(pvt->F1, DRAM_CONT_LIMIT, &dct_cont_limit_reg);
1682
1683 dct_offset_en = (u8) ((dct_cont_base_reg >> 3) & BIT(0));
1684 dct_sel = (u8) ((dct_cont_base_reg >> 4) & 0x7);
1685
1686 edac_dbg(1, "(range %d) SystemAddr= 0x%llx Limit=0x%llx\n",
1687 range, sys_addr, get_dram_limit(pvt, range));
1688
1689 if (!(get_dram_base(pvt, range) <= sys_addr) &&
1690 !(get_dram_limit(pvt, range) >= sys_addr))
1691 return -EINVAL;
1692
1693 if (dhar_valid(pvt) &&
1694 dhar_base(pvt) <= sys_addr &&
1695 sys_addr < BIT_64(32)) {
1696 amd64_warn("Huh? Address is in the MMIO hole: 0x%016llx\n",
1697 sys_addr);
1698 return -EINVAL;
1699 }
1700
1701 /* Verify sys_addr is within DCT Range. */
Aravind Gopalakrishnan4fc06b32013-08-24 10:47:48 -05001702 dct_base = (u64) dct_sel_baseaddr(pvt);
1703 dct_limit = (dct_cont_limit_reg >> 11) & 0x1FFF;
Aravind Gopalakrishnan18b94f62013-08-09 11:54:49 -05001704
1705 if (!(dct_cont_base_reg & BIT(0)) &&
Aravind Gopalakrishnan4fc06b32013-08-24 10:47:48 -05001706 !(dct_base <= (sys_addr >> 27) &&
1707 dct_limit >= (sys_addr >> 27)))
Aravind Gopalakrishnan18b94f62013-08-09 11:54:49 -05001708 return -EINVAL;
1709
1710 /* Verify number of dct's that participate in channel interleaving. */
1711 num_dcts_intlv = (int) hweight8(intlv_en);
1712
1713 if (!(num_dcts_intlv % 2 == 0) || (num_dcts_intlv > 4))
1714 return -EINVAL;
1715
1716 channel = f15_m30h_determine_channel(pvt, sys_addr, intlv_en,
1717 num_dcts_intlv, dct_sel);
1718
1719 /* Verify we stay within the MAX number of channels allowed */
Aravind Gopalakrishnan7f3f5242013-12-04 11:40:11 -06001720 if (channel > 3)
Aravind Gopalakrishnan18b94f62013-08-09 11:54:49 -05001721 return -EINVAL;
1722
1723 leg_mmio_hole = (u8) (dct_cont_base_reg >> 1 & BIT(0));
1724
1725 /* Get normalized DCT addr */
1726 if (leg_mmio_hole && (sys_addr >= BIT_64(32)))
1727 chan_offset = dhar_offset;
1728 else
Aravind Gopalakrishnan4fc06b32013-08-24 10:47:48 -05001729 chan_offset = dct_base << 27;
Aravind Gopalakrishnan18b94f62013-08-09 11:54:49 -05001730
1731 chan_addr = sys_addr - chan_offset;
1732
1733 /* remove channel interleave */
1734 if (num_dcts_intlv == 2) {
1735 if (intlv_addr == 0x4)
1736 chan_addr = ((chan_addr >> 9) << 8) |
1737 (chan_addr & 0xff);
1738 else if (intlv_addr == 0x5)
1739 chan_addr = ((chan_addr >> 10) << 9) |
1740 (chan_addr & 0x1ff);
1741 else
1742 return -EINVAL;
1743
1744 } else if (num_dcts_intlv == 4) {
1745 if (intlv_addr == 0x4)
1746 chan_addr = ((chan_addr >> 10) << 8) |
1747 (chan_addr & 0xff);
1748 else if (intlv_addr == 0x5)
1749 chan_addr = ((chan_addr >> 11) << 9) |
1750 (chan_addr & 0x1ff);
1751 else
1752 return -EINVAL;
1753 }
1754
1755 if (dct_offset_en) {
1756 amd64_read_pci_cfg(pvt->F1,
1757 DRAM_CONT_HIGH_OFF + (int) channel * 4,
1758 &tmp);
Aravind Gopalakrishnan4fc06b32013-08-24 10:47:48 -05001759 chan_addr += (u64) ((tmp >> 11) & 0xfff) << 27;
Aravind Gopalakrishnan18b94f62013-08-09 11:54:49 -05001760 }
1761
1762 f15h_select_dct(pvt, channel);
1763
1764 edac_dbg(1, " Normalized DCT addr: 0x%llx\n", chan_addr);
1765
1766 /*
1767 * Find Chip select:
1768 * if channel = 3, then alias it to 1. This is because, in F15 M30h,
1769 * there is support for 4 DCT's, but only 2 are currently functional.
1770 * They are DCT0 and DCT3. But we have read all registers of DCT3 into
1771 * pvt->csels[1]. So we need to use '1' here to get correct info.
1772 * Refer F15 M30h BKDG Section 2.10 and 2.10.3 for clarifications.
1773 */
1774 alias_channel = (channel == 3) ? 1 : channel;
1775
1776 cs_found = f1x_lookup_addr_in_dct(chan_addr, node_id, alias_channel);
1777
1778 if (cs_found >= 0)
1779 *chan_sel = alias_channel;
1780
1781 return cs_found;
1782}
1783
1784static int f1x_translate_sysaddr_to_cs(struct amd64_pvt *pvt,
1785 u64 sys_addr,
1786 int *chan_sel)
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001787{
Borislav Petkove7613592011-02-21 19:49:01 +01001788 int cs_found = -EINVAL;
1789 unsigned range;
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001790
Borislav Petkov7f19bf72010-10-21 18:52:53 +02001791 for (range = 0; range < DRAM_RANGES; range++) {
Borislav Petkov7f19bf72010-10-21 18:52:53 +02001792 if (!dram_rw(pvt, range))
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001793 continue;
1794
Aravind Gopalakrishnan18b94f62013-08-09 11:54:49 -05001795 if (pvt->fam == 0x15 && pvt->model >= 0x30)
1796 cs_found = f15_m30h_match_to_this_node(pvt, range,
1797 sys_addr,
1798 chan_sel);
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001799
Aravind Gopalakrishnan18b94f62013-08-09 11:54:49 -05001800 else if ((get_dram_base(pvt, range) <= sys_addr) &&
1801 (get_dram_limit(pvt, range) >= sys_addr)) {
Borislav Petkovb15f0fc2011-01-17 15:59:58 +01001802 cs_found = f1x_match_to_this_node(pvt, range,
Borislav Petkov33ca0642012-08-30 18:01:36 +02001803 sys_addr, chan_sel);
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001804 if (cs_found >= 0)
1805 break;
1806 }
1807 }
1808 return cs_found;
1809}
1810
1811/*
Borislav Petkovbdc30a02009-11-13 15:10:43 +01001812 * For reference see "2.8.5 Routing DRAM Requests" in F10 BKDG. This code maps
1813 * a @sys_addr to NodeID, DCT (channel) and chip select (CSROW).
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001814 *
Borislav Petkovbdc30a02009-11-13 15:10:43 +01001815 * The @sys_addr is usually an error address received from the hardware
1816 * (MCX_ADDR).
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001817 */
Borislav Petkovb15f0fc2011-01-17 15:59:58 +01001818static void f1x_map_sysaddr_to_csrow(struct mem_ctl_info *mci, u64 sys_addr,
Borislav Petkov33ca0642012-08-30 18:01:36 +02001819 struct err_info *err)
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001820{
1821 struct amd64_pvt *pvt = mci->pvt_info;
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001822
Borislav Petkov33ca0642012-08-30 18:01:36 +02001823 error_address_to_page_and_offset(sys_addr, err);
Mauro Carvalho Chehabab5a5032012-04-16 15:03:50 -03001824
Borislav Petkov33ca0642012-08-30 18:01:36 +02001825 err->csrow = f1x_translate_sysaddr_to_cs(pvt, sys_addr, &err->channel);
1826 if (err->csrow < 0) {
1827 err->err_code = ERR_CSROW;
Borislav Petkovbdc30a02009-11-13 15:10:43 +01001828 return;
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001829 }
Borislav Petkovbdc30a02009-11-13 15:10:43 +01001830
Borislav Petkovbdc30a02009-11-13 15:10:43 +01001831 /*
1832 * We need the syndromes for channel detection only when we're
1833 * ganged. Otherwise @chan should already contain the channel at
1834 * this point.
1835 */
Borislav Petkova97fa682010-12-23 14:07:18 +01001836 if (dct_ganging_enabled(pvt))
Borislav Petkov33ca0642012-08-30 18:01:36 +02001837 err->channel = get_channel_from_ecc_syndrome(mci, err->syndrome);
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001838}
1839
1840/*
Borislav Petkov8566c4d2009-10-16 13:48:28 +02001841 * debug routine to display the memory sizes of all logical DIMMs and its
Borislav Petkovcb328502010-12-22 14:28:24 +01001842 * CSROWs
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001843 */
Borislav Petkovd1ea71c2013-12-15 17:54:27 +01001844static void debug_display_dimm_sizes(struct amd64_pvt *pvt, u8 ctrl)
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001845{
Borislav Petkovbb89f5a2012-09-12 18:06:00 +02001846 int dimm, size0, size1;
Borislav Petkov525a1b22010-12-21 15:53:27 +01001847 u32 *dcsb = ctrl ? pvt->csels[1].csbases : pvt->csels[0].csbases;
1848 u32 dbam = ctrl ? pvt->dbam1 : pvt->dbam0;
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001849
Borislav Petkova4b4bed2013-08-10 13:54:48 +02001850 if (pvt->fam == 0xf) {
Borislav Petkov8566c4d2009-10-16 13:48:28 +02001851 /* K8 families < revF not supported yet */
Borislav Petkov1433eb92009-10-21 13:44:36 +02001852 if (pvt->ext_model < K8_REV_F)
Borislav Petkov8566c4d2009-10-16 13:48:28 +02001853 return;
1854 else
1855 WARN_ON(ctrl != 0);
1856 }
1857
Aravind Gopalakrishnan7981a282014-09-15 11:37:38 -05001858 if (pvt->fam == 0x10) {
1859 dbam = (ctrl && !dct_ganging_enabled(pvt)) ? pvt->dbam1
1860 : pvt->dbam0;
1861 dcsb = (ctrl && !dct_ganging_enabled(pvt)) ?
1862 pvt->csels[1].csbases :
1863 pvt->csels[0].csbases;
1864 } else if (ctrl) {
1865 dbam = pvt->dbam0;
1866 dcsb = pvt->csels[1].csbases;
1867 }
Joe Perches956b9ba2012-04-29 17:08:39 -03001868 edac_dbg(1, "F2x%d80 (DRAM Bank Address Mapping): 0x%08x\n",
1869 ctrl, dbam);
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001870
Borislav Petkov8566c4d2009-10-16 13:48:28 +02001871 edac_printk(KERN_DEBUG, EDAC_MC, "DCT%d chip selects:\n", ctrl);
1872
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001873 /* Dump memory sizes for DIMM and its CSROWs */
1874 for (dimm = 0; dimm < 4; dimm++) {
1875
1876 size0 = 0;
Borislav Petkov11c75ea2010-11-29 19:49:02 +01001877 if (dcsb[dimm*2] & DCSB_CS_ENABLE)
Aravind Gopalakrishnana597d2a2014-10-30 12:16:09 +01001878 /* For f15m60h, need multiplier for LRDIMM cs_size
1879 * calculation. We pass 'dimm' value to the dbam_to_cs
1880 * mapper so we can find the multiplier from the
1881 * corresponding DCSM.
1882 */
Borislav Petkov41d8bfa2011-01-18 19:16:08 +01001883 size0 = pvt->ops->dbam_to_cs(pvt, ctrl,
Aravind Gopalakrishnana597d2a2014-10-30 12:16:09 +01001884 DBAM_DIMM(dimm, dbam),
1885 dimm);
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001886
1887 size1 = 0;
Borislav Petkov11c75ea2010-11-29 19:49:02 +01001888 if (dcsb[dimm*2 + 1] & DCSB_CS_ENABLE)
Borislav Petkov41d8bfa2011-01-18 19:16:08 +01001889 size1 = pvt->ops->dbam_to_cs(pvt, ctrl,
Aravind Gopalakrishnana597d2a2014-10-30 12:16:09 +01001890 DBAM_DIMM(dimm, dbam),
1891 dimm);
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001892
Borislav Petkov24f9a7f2010-10-07 18:29:15 +02001893 amd64_info(EDAC_MC ": %d: %5dMB %d: %5dMB\n",
Borislav Petkovbb89f5a2012-09-12 18:06:00 +02001894 dimm * 2, size0,
1895 dimm * 2 + 1, size1);
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001896 }
1897}
1898
Borislav Petkovd1ea71c2013-12-15 17:54:27 +01001899static struct amd64_family_type family_types[] = {
Doug Thompson4d376072009-04-27 16:25:05 +02001900 [K8_CPUS] = {
Borislav Petkov0092b202010-10-01 19:20:05 +02001901 .ctl_name = "K8",
Borislav Petkov8d5b5d92010-10-01 20:11:07 +02001902 .f1_id = PCI_DEVICE_ID_AMD_K8_NB_ADDRMAP,
1903 .f3_id = PCI_DEVICE_ID_AMD_K8_NB_MISC,
Doug Thompson4d376072009-04-27 16:25:05 +02001904 .ops = {
Borislav Petkov1433eb92009-10-21 13:44:36 +02001905 .early_channel_count = k8_early_channel_count,
Borislav Petkov1433eb92009-10-21 13:44:36 +02001906 .map_sysaddr_to_csrow = k8_map_sysaddr_to_csrow,
1907 .dbam_to_cs = k8_dbam_to_chip_select,
Doug Thompson4d376072009-04-27 16:25:05 +02001908 }
1909 },
1910 [F10_CPUS] = {
Borislav Petkov0092b202010-10-01 19:20:05 +02001911 .ctl_name = "F10h",
Borislav Petkov8d5b5d92010-10-01 20:11:07 +02001912 .f1_id = PCI_DEVICE_ID_AMD_10H_NB_MAP,
1913 .f3_id = PCI_DEVICE_ID_AMD_10H_NB_MISC,
Doug Thompson4d376072009-04-27 16:25:05 +02001914 .ops = {
Borislav Petkov7d20d142011-01-07 17:58:04 +01001915 .early_channel_count = f1x_early_channel_count,
Borislav Petkovb15f0fc2011-01-17 15:59:58 +01001916 .map_sysaddr_to_csrow = f1x_map_sysaddr_to_csrow,
Borislav Petkov1433eb92009-10-21 13:44:36 +02001917 .dbam_to_cs = f10_dbam_to_chip_select,
Borislav Petkovb2b0c602010-10-08 18:32:29 +02001918 }
1919 },
1920 [F15_CPUS] = {
1921 .ctl_name = "F15h",
Borislav Petkovdf71a052011-01-19 18:15:10 +01001922 .f1_id = PCI_DEVICE_ID_AMD_15H_NB_F1,
1923 .f3_id = PCI_DEVICE_ID_AMD_15H_NB_F3,
Borislav Petkovb2b0c602010-10-08 18:32:29 +02001924 .ops = {
Borislav Petkov7d20d142011-01-07 17:58:04 +01001925 .early_channel_count = f1x_early_channel_count,
Borislav Petkovb15f0fc2011-01-17 15:59:58 +01001926 .map_sysaddr_to_csrow = f1x_map_sysaddr_to_csrow,
Borislav Petkov41d8bfa2011-01-18 19:16:08 +01001927 .dbam_to_cs = f15_dbam_to_chip_select,
Doug Thompson4d376072009-04-27 16:25:05 +02001928 }
1929 },
Aravind Gopalakrishnan18b94f62013-08-09 11:54:49 -05001930 [F15_M30H_CPUS] = {
1931 .ctl_name = "F15h_M30h",
1932 .f1_id = PCI_DEVICE_ID_AMD_15H_M30H_NB_F1,
1933 .f3_id = PCI_DEVICE_ID_AMD_15H_M30H_NB_F3,
1934 .ops = {
1935 .early_channel_count = f1x_early_channel_count,
1936 .map_sysaddr_to_csrow = f1x_map_sysaddr_to_csrow,
1937 .dbam_to_cs = f16_dbam_to_chip_select,
Aravind Gopalakrishnan18b94f62013-08-09 11:54:49 -05001938 }
1939 },
Aravind Gopalakrishnana597d2a2014-10-30 12:16:09 +01001940 [F15_M60H_CPUS] = {
1941 .ctl_name = "F15h_M60h",
1942 .f1_id = PCI_DEVICE_ID_AMD_15H_M60H_NB_F1,
1943 .f3_id = PCI_DEVICE_ID_AMD_15H_M60H_NB_F3,
1944 .ops = {
1945 .early_channel_count = f1x_early_channel_count,
1946 .map_sysaddr_to_csrow = f1x_map_sysaddr_to_csrow,
1947 .dbam_to_cs = f15_m60h_dbam_to_chip_select,
1948 }
1949 },
Aravind Gopalakrishnan94c1acf2013-04-17 14:57:13 -05001950 [F16_CPUS] = {
1951 .ctl_name = "F16h",
1952 .f1_id = PCI_DEVICE_ID_AMD_16H_NB_F1,
1953 .f3_id = PCI_DEVICE_ID_AMD_16H_NB_F3,
1954 .ops = {
1955 .early_channel_count = f1x_early_channel_count,
1956 .map_sysaddr_to_csrow = f1x_map_sysaddr_to_csrow,
1957 .dbam_to_cs = f16_dbam_to_chip_select,
Aravind Gopalakrishnan94c1acf2013-04-17 14:57:13 -05001958 }
1959 },
Aravind Gopalakrishnan85a88852014-02-20 10:28:46 -06001960 [F16_M30H_CPUS] = {
1961 .ctl_name = "F16h_M30h",
1962 .f1_id = PCI_DEVICE_ID_AMD_16H_M30H_NB_F1,
1963 .f3_id = PCI_DEVICE_ID_AMD_16H_M30H_NB_F3,
1964 .ops = {
1965 .early_channel_count = f1x_early_channel_count,
1966 .map_sysaddr_to_csrow = f1x_map_sysaddr_to_csrow,
1967 .dbam_to_cs = f16_dbam_to_chip_select,
Aravind Gopalakrishnan85a88852014-02-20 10:28:46 -06001968 }
1969 },
Doug Thompson4d376072009-04-27 16:25:05 +02001970};
1971
Doug Thompsonb1289d62009-04-27 16:37:05 +02001972/*
Borislav Petkovbfc04ae2009-11-12 19:05:07 +01001973 * These are tables of eigenvectors (one per line) which can be used for the
1974 * construction of the syndrome tables. The modified syndrome search algorithm
1975 * uses those to find the symbol in error and thus the DIMM.
Doug Thompsonb1289d62009-04-27 16:37:05 +02001976 *
Borislav Petkovbfc04ae2009-11-12 19:05:07 +01001977 * Algorithm courtesy of Ross LaFetra from AMD.
Doug Thompsonb1289d62009-04-27 16:37:05 +02001978 */
Daniel J Bluemanc7e53012012-11-30 16:44:20 +08001979static const u16 x4_vectors[] = {
Borislav Petkovbfc04ae2009-11-12 19:05:07 +01001980 0x2f57, 0x1afe, 0x66cc, 0xdd88,
1981 0x11eb, 0x3396, 0x7f4c, 0xeac8,
1982 0x0001, 0x0002, 0x0004, 0x0008,
1983 0x1013, 0x3032, 0x4044, 0x8088,
1984 0x106b, 0x30d6, 0x70fc, 0xe0a8,
1985 0x4857, 0xc4fe, 0x13cc, 0x3288,
1986 0x1ac5, 0x2f4a, 0x5394, 0xa1e8,
1987 0x1f39, 0x251e, 0xbd6c, 0x6bd8,
1988 0x15c1, 0x2a42, 0x89ac, 0x4758,
1989 0x2b03, 0x1602, 0x4f0c, 0xca08,
1990 0x1f07, 0x3a0e, 0x6b04, 0xbd08,
1991 0x8ba7, 0x465e, 0x244c, 0x1cc8,
1992 0x2b87, 0x164e, 0x642c, 0xdc18,
1993 0x40b9, 0x80de, 0x1094, 0x20e8,
1994 0x27db, 0x1eb6, 0x9dac, 0x7b58,
1995 0x11c1, 0x2242, 0x84ac, 0x4c58,
1996 0x1be5, 0x2d7a, 0x5e34, 0xa718,
1997 0x4b39, 0x8d1e, 0x14b4, 0x28d8,
1998 0x4c97, 0xc87e, 0x11fc, 0x33a8,
1999 0x8e97, 0x497e, 0x2ffc, 0x1aa8,
2000 0x16b3, 0x3d62, 0x4f34, 0x8518,
2001 0x1e2f, 0x391a, 0x5cac, 0xf858,
2002 0x1d9f, 0x3b7a, 0x572c, 0xfe18,
2003 0x15f5, 0x2a5a, 0x5264, 0xa3b8,
2004 0x1dbb, 0x3b66, 0x715c, 0xe3f8,
2005 0x4397, 0xc27e, 0x17fc, 0x3ea8,
2006 0x1617, 0x3d3e, 0x6464, 0xb8b8,
2007 0x23ff, 0x12aa, 0xab6c, 0x56d8,
2008 0x2dfb, 0x1ba6, 0x913c, 0x7328,
2009 0x185d, 0x2ca6, 0x7914, 0x9e28,
2010 0x171b, 0x3e36, 0x7d7c, 0xebe8,
2011 0x4199, 0x82ee, 0x19f4, 0x2e58,
2012 0x4807, 0xc40e, 0x130c, 0x3208,
2013 0x1905, 0x2e0a, 0x5804, 0xac08,
2014 0x213f, 0x132a, 0xadfc, 0x5ba8,
2015 0x19a9, 0x2efe, 0xb5cc, 0x6f88,
Doug Thompsonb1289d62009-04-27 16:37:05 +02002016};
2017
Daniel J Bluemanc7e53012012-11-30 16:44:20 +08002018static const u16 x8_vectors[] = {
Borislav Petkovbfc04ae2009-11-12 19:05:07 +01002019 0x0145, 0x028a, 0x2374, 0x43c8, 0xa1f0, 0x0520, 0x0a40, 0x1480,
2020 0x0211, 0x0422, 0x0844, 0x1088, 0x01b0, 0x44e0, 0x23c0, 0xed80,
2021 0x1011, 0x0116, 0x022c, 0x0458, 0x08b0, 0x8c60, 0x2740, 0x4e80,
2022 0x0411, 0x0822, 0x1044, 0x0158, 0x02b0, 0x2360, 0x46c0, 0xab80,
2023 0x0811, 0x1022, 0x012c, 0x0258, 0x04b0, 0x4660, 0x8cc0, 0x2780,
2024 0x2071, 0x40e2, 0xa0c4, 0x0108, 0x0210, 0x0420, 0x0840, 0x1080,
2025 0x4071, 0x80e2, 0x0104, 0x0208, 0x0410, 0x0820, 0x1040, 0x2080,
2026 0x8071, 0x0102, 0x0204, 0x0408, 0x0810, 0x1020, 0x2040, 0x4080,
2027 0x019d, 0x03d6, 0x136c, 0x2198, 0x50b0, 0xb2e0, 0x0740, 0x0e80,
2028 0x0189, 0x03ea, 0x072c, 0x0e58, 0x1cb0, 0x56e0, 0x37c0, 0xf580,
2029 0x01fd, 0x0376, 0x06ec, 0x0bb8, 0x1110, 0x2220, 0x4440, 0x8880,
2030 0x0163, 0x02c6, 0x1104, 0x0758, 0x0eb0, 0x2be0, 0x6140, 0xc280,
2031 0x02fd, 0x01c6, 0x0b5c, 0x1108, 0x07b0, 0x25a0, 0x8840, 0x6180,
2032 0x0801, 0x012e, 0x025c, 0x04b8, 0x1370, 0x26e0, 0x57c0, 0xb580,
2033 0x0401, 0x0802, 0x015c, 0x02b8, 0x22b0, 0x13e0, 0x7140, 0xe280,
2034 0x0201, 0x0402, 0x0804, 0x01b8, 0x11b0, 0x31a0, 0x8040, 0x7180,
2035 0x0101, 0x0202, 0x0404, 0x0808, 0x1010, 0x2020, 0x4040, 0x8080,
2036 0x0001, 0x0002, 0x0004, 0x0008, 0x0010, 0x0020, 0x0040, 0x0080,
2037 0x0100, 0x0200, 0x0400, 0x0800, 0x1000, 0x2000, 0x4000, 0x8000,
2038};
2039
Daniel J Bluemanc7e53012012-11-30 16:44:20 +08002040static int decode_syndrome(u16 syndrome, const u16 *vectors, unsigned num_vecs,
Borislav Petkovd34a6ec2011-02-23 17:41:50 +01002041 unsigned v_dim)
Doug Thompsonb1289d62009-04-27 16:37:05 +02002042{
Borislav Petkovbfc04ae2009-11-12 19:05:07 +01002043 unsigned int i, err_sym;
Doug Thompsonb1289d62009-04-27 16:37:05 +02002044
Borislav Petkovbfc04ae2009-11-12 19:05:07 +01002045 for (err_sym = 0; err_sym < num_vecs / v_dim; err_sym++) {
2046 u16 s = syndrome;
Borislav Petkovd34a6ec2011-02-23 17:41:50 +01002047 unsigned v_idx = err_sym * v_dim;
2048 unsigned v_end = (err_sym + 1) * v_dim;
Doug Thompsonb1289d62009-04-27 16:37:05 +02002049
Borislav Petkovbfc04ae2009-11-12 19:05:07 +01002050 /* walk over all 16 bits of the syndrome */
2051 for (i = 1; i < (1U << 16); i <<= 1) {
2052
2053 /* if bit is set in that eigenvector... */
2054 if (v_idx < v_end && vectors[v_idx] & i) {
2055 u16 ev_comp = vectors[v_idx++];
2056
2057 /* ... and bit set in the modified syndrome, */
2058 if (s & i) {
2059 /* remove it. */
2060 s ^= ev_comp;
2061
2062 if (!s)
2063 return err_sym;
2064 }
2065
2066 } else if (s & i)
2067 /* can't get to zero, move to next symbol */
2068 break;
2069 }
Doug Thompsonb1289d62009-04-27 16:37:05 +02002070 }
2071
Joe Perches956b9ba2012-04-29 17:08:39 -03002072 edac_dbg(0, "syndrome(%x) not found\n", syndrome);
Doug Thompsonb1289d62009-04-27 16:37:05 +02002073 return -1;
2074}
Doug Thompsond27bf6f2009-05-06 17:55:27 +02002075
Borislav Petkovbfc04ae2009-11-12 19:05:07 +01002076static int map_err_sym_to_channel(int err_sym, int sym_size)
2077{
2078 if (sym_size == 4)
2079 switch (err_sym) {
2080 case 0x20:
2081 case 0x21:
2082 return 0;
2083 break;
2084 case 0x22:
2085 case 0x23:
2086 return 1;
2087 break;
2088 default:
2089 return err_sym >> 4;
2090 break;
2091 }
2092 /* x8 symbols */
2093 else
2094 switch (err_sym) {
2095 /* imaginary bits not in a DIMM */
2096 case 0x10:
2097 WARN(1, KERN_ERR "Invalid error symbol: 0x%x\n",
2098 err_sym);
2099 return -1;
2100 break;
2101
2102 case 0x11:
2103 return 0;
2104 break;
2105 case 0x12:
2106 return 1;
2107 break;
2108 default:
2109 return err_sym >> 3;
2110 break;
2111 }
2112 return -1;
2113}
2114
2115static int get_channel_from_ecc_syndrome(struct mem_ctl_info *mci, u16 syndrome)
2116{
2117 struct amd64_pvt *pvt = mci->pvt_info;
Borislav Petkovad6a32e2010-03-09 12:46:00 +01002118 int err_sym = -1;
Borislav Petkovbfc04ae2009-11-12 19:05:07 +01002119
Borislav Petkova3b7db02011-01-19 20:35:12 +01002120 if (pvt->ecc_sym_sz == 8)
Borislav Petkovad6a32e2010-03-09 12:46:00 +01002121 err_sym = decode_syndrome(syndrome, x8_vectors,
2122 ARRAY_SIZE(x8_vectors),
Borislav Petkova3b7db02011-01-19 20:35:12 +01002123 pvt->ecc_sym_sz);
2124 else if (pvt->ecc_sym_sz == 4)
Borislav Petkovad6a32e2010-03-09 12:46:00 +01002125 err_sym = decode_syndrome(syndrome, x4_vectors,
2126 ARRAY_SIZE(x4_vectors),
Borislav Petkova3b7db02011-01-19 20:35:12 +01002127 pvt->ecc_sym_sz);
Borislav Petkovad6a32e2010-03-09 12:46:00 +01002128 else {
Borislav Petkova3b7db02011-01-19 20:35:12 +01002129 amd64_warn("Illegal syndrome type: %u\n", pvt->ecc_sym_sz);
Borislav Petkovad6a32e2010-03-09 12:46:00 +01002130 return err_sym;
Borislav Petkovbfc04ae2009-11-12 19:05:07 +01002131 }
Borislav Petkovad6a32e2010-03-09 12:46:00 +01002132
Borislav Petkova3b7db02011-01-19 20:35:12 +01002133 return map_err_sym_to_channel(err_sym, pvt->ecc_sym_sz);
Borislav Petkovbfc04ae2009-11-12 19:05:07 +01002134}
2135
Borislav Petkov33ca0642012-08-30 18:01:36 +02002136static void __log_bus_error(struct mem_ctl_info *mci, struct err_info *err,
2137 u8 ecc_type)
Doug Thompsond27bf6f2009-05-06 17:55:27 +02002138{
Borislav Petkov33ca0642012-08-30 18:01:36 +02002139 enum hw_event_mc_err_type err_type;
2140 const char *string;
Doug Thompsond27bf6f2009-05-06 17:55:27 +02002141
Borislav Petkov33ca0642012-08-30 18:01:36 +02002142 if (ecc_type == 2)
2143 err_type = HW_EVENT_ERR_CORRECTED;
2144 else if (ecc_type == 1)
2145 err_type = HW_EVENT_ERR_UNCORRECTED;
2146 else {
2147 WARN(1, "Something is rotten in the state of Denmark.\n");
Doug Thompsond27bf6f2009-05-06 17:55:27 +02002148 return;
2149 }
2150
Borislav Petkov33ca0642012-08-30 18:01:36 +02002151 switch (err->err_code) {
2152 case DECODE_OK:
2153 string = "";
2154 break;
2155 case ERR_NODE:
2156 string = "Failed to map error addr to a node";
2157 break;
2158 case ERR_CSROW:
2159 string = "Failed to map error addr to a csrow";
2160 break;
2161 case ERR_CHANNEL:
2162 string = "unknown syndrome - possible error reporting race";
2163 break;
2164 default:
2165 string = "WTF error";
2166 break;
Doug Thompsond27bf6f2009-05-06 17:55:27 +02002167 }
Borislav Petkov33ca0642012-08-30 18:01:36 +02002168
2169 edac_mc_handle_error(err_type, mci, 1,
2170 err->page, err->offset, err->syndrome,
2171 err->csrow, err->channel, -1,
2172 string, "");
Doug Thompsond27bf6f2009-05-06 17:55:27 +02002173}
2174
Borislav Petkovdf781d02013-12-15 17:29:44 +01002175static inline void decode_bus_error(int node_id, struct mce *m)
Doug Thompsond27bf6f2009-05-06 17:55:27 +02002176{
Daniel J Blueman0c510cc2015-02-17 11:34:38 +08002177 struct mem_ctl_info *mci;
2178 struct amd64_pvt *pvt;
Borislav Petkovf192c7b2011-01-10 14:24:32 +01002179 u8 ecc_type = (m->status >> 45) & 0x3;
Borislav Petkov66fed2d2012-08-09 18:41:07 +02002180 u8 xec = XEC(m->status, 0x1f);
2181 u16 ec = EC(m->status);
Borislav Petkov33ca0642012-08-30 18:01:36 +02002182 u64 sys_addr;
2183 struct err_info err;
Doug Thompsond27bf6f2009-05-06 17:55:27 +02002184
Daniel J Blueman0c510cc2015-02-17 11:34:38 +08002185 mci = edac_mc_find(node_id);
2186 if (!mci)
2187 return;
2188
2189 pvt = mci->pvt_info;
2190
Borislav Petkov66fed2d2012-08-09 18:41:07 +02002191 /* Bail out early if this was an 'observed' error */
Borislav Petkov5980bb92011-01-07 16:26:49 +01002192 if (PP(ec) == NBSL_PP_OBS)
Borislav Petkovb70ef012009-06-25 19:32:38 +02002193 return;
Doug Thompsond27bf6f2009-05-06 17:55:27 +02002194
Borislav Petkovecaf5602009-07-23 16:32:01 +02002195 /* Do only ECC errors */
2196 if (xec && xec != F10_NBSL_EXT_ERR_ECC)
Doug Thompsond27bf6f2009-05-06 17:55:27 +02002197 return;
Doug Thompsond27bf6f2009-05-06 17:55:27 +02002198
Borislav Petkov33ca0642012-08-30 18:01:36 +02002199 memset(&err, 0, sizeof(err));
2200
Borislav Petkova4b4bed2013-08-10 13:54:48 +02002201 sys_addr = get_error_address(pvt, m);
Borislav Petkov33ca0642012-08-30 18:01:36 +02002202
Borislav Petkovecaf5602009-07-23 16:32:01 +02002203 if (ecc_type == 2)
Borislav Petkov33ca0642012-08-30 18:01:36 +02002204 err.syndrome = extract_syndrome(m->status);
2205
2206 pvt->ops->map_sysaddr_to_csrow(mci, sys_addr, &err);
2207
2208 __log_bus_error(mci, &err, ecc_type);
Doug Thompsond27bf6f2009-05-06 17:55:27 +02002209}
2210
Doug Thompson0ec449e2009-04-27 19:41:25 +02002211/*
Borislav Petkov8d5b5d92010-10-01 20:11:07 +02002212 * Use pvt->F2 which contains the F2 CPU PCI device to get the related
Borislav Petkovbbd0c1f2010-10-01 19:27:58 +02002213 * F1 (AddrMap) and F3 (Misc) devices. Return negative value on error.
Doug Thompson0ec449e2009-04-27 19:41:25 +02002214 */
Borislav Petkov360b7f32010-10-15 19:25:38 +02002215static int reserve_mc_sibling_devs(struct amd64_pvt *pvt, u16 f1_id, u16 f3_id)
Doug Thompson0ec449e2009-04-27 19:41:25 +02002216{
Doug Thompson0ec449e2009-04-27 19:41:25 +02002217 /* Reserve the ADDRESS MAP Device */
Borislav Petkov8d5b5d92010-10-01 20:11:07 +02002218 pvt->F1 = pci_get_related_function(pvt->F2->vendor, f1_id, pvt->F2);
2219 if (!pvt->F1) {
Borislav Petkov24f9a7f2010-10-07 18:29:15 +02002220 amd64_err("error address map device not found: "
2221 "vendor %x device 0x%x (broken BIOS?)\n",
2222 PCI_VENDOR_ID_AMD, f1_id);
Borislav Petkovbbd0c1f2010-10-01 19:27:58 +02002223 return -ENODEV;
Doug Thompson0ec449e2009-04-27 19:41:25 +02002224 }
2225
2226 /* Reserve the MISC Device */
Borislav Petkov8d5b5d92010-10-01 20:11:07 +02002227 pvt->F3 = pci_get_related_function(pvt->F2->vendor, f3_id, pvt->F2);
2228 if (!pvt->F3) {
2229 pci_dev_put(pvt->F1);
2230 pvt->F1 = NULL;
Doug Thompson0ec449e2009-04-27 19:41:25 +02002231
Borislav Petkov24f9a7f2010-10-07 18:29:15 +02002232 amd64_err("error F3 device not found: "
2233 "vendor %x device 0x%x (broken BIOS?)\n",
2234 PCI_VENDOR_ID_AMD, f3_id);
Doug Thompson0ec449e2009-04-27 19:41:25 +02002235
Borislav Petkovbbd0c1f2010-10-01 19:27:58 +02002236 return -ENODEV;
Doug Thompson0ec449e2009-04-27 19:41:25 +02002237 }
Joe Perches956b9ba2012-04-29 17:08:39 -03002238 edac_dbg(1, "F1: %s\n", pci_name(pvt->F1));
2239 edac_dbg(1, "F2: %s\n", pci_name(pvt->F2));
2240 edac_dbg(1, "F3: %s\n", pci_name(pvt->F3));
Doug Thompson0ec449e2009-04-27 19:41:25 +02002241
2242 return 0;
2243}
2244
Borislav Petkov360b7f32010-10-15 19:25:38 +02002245static void free_mc_sibling_devs(struct amd64_pvt *pvt)
Doug Thompson0ec449e2009-04-27 19:41:25 +02002246{
Borislav Petkov8d5b5d92010-10-01 20:11:07 +02002247 pci_dev_put(pvt->F1);
2248 pci_dev_put(pvt->F3);
Doug Thompson0ec449e2009-04-27 19:41:25 +02002249}
2250
2251/*
2252 * Retrieve the hardware registers of the memory controller (this includes the
2253 * 'Address Map' and 'Misc' device regs)
2254 */
Borislav Petkov360b7f32010-10-15 19:25:38 +02002255static void read_mc_regs(struct amd64_pvt *pvt)
Doug Thompson0ec449e2009-04-27 19:41:25 +02002256{
Borislav Petkova4b4bed2013-08-10 13:54:48 +02002257 unsigned range;
Doug Thompson0ec449e2009-04-27 19:41:25 +02002258 u64 msr_val;
Borislav Petkovad6a32e2010-03-09 12:46:00 +01002259 u32 tmp;
Doug Thompson0ec449e2009-04-27 19:41:25 +02002260
2261 /*
2262 * Retrieve TOP_MEM and TOP_MEM2; no masking off of reserved bits since
2263 * those are Read-As-Zero
2264 */
Borislav Petkove97f8bb2009-10-12 15:27:45 +02002265 rdmsrl(MSR_K8_TOP_MEM1, pvt->top_mem);
Joe Perches956b9ba2012-04-29 17:08:39 -03002266 edac_dbg(0, " TOP_MEM: 0x%016llx\n", pvt->top_mem);
Doug Thompson0ec449e2009-04-27 19:41:25 +02002267
2268 /* check first whether TOP_MEM2 is enabled */
2269 rdmsrl(MSR_K8_SYSCFG, msr_val);
2270 if (msr_val & (1U << 21)) {
Borislav Petkove97f8bb2009-10-12 15:27:45 +02002271 rdmsrl(MSR_K8_TOP_MEM2, pvt->top_mem2);
Joe Perches956b9ba2012-04-29 17:08:39 -03002272 edac_dbg(0, " TOP_MEM2: 0x%016llx\n", pvt->top_mem2);
Doug Thompson0ec449e2009-04-27 19:41:25 +02002273 } else
Joe Perches956b9ba2012-04-29 17:08:39 -03002274 edac_dbg(0, " TOP_MEM2 disabled\n");
Doug Thompson0ec449e2009-04-27 19:41:25 +02002275
Borislav Petkov5980bb92011-01-07 16:26:49 +01002276 amd64_read_pci_cfg(pvt->F3, NBCAP, &pvt->nbcap);
Doug Thompson0ec449e2009-04-27 19:41:25 +02002277
Borislav Petkov5a5d2372011-01-17 17:52:57 +01002278 read_dram_ctl_register(pvt);
Doug Thompson0ec449e2009-04-27 19:41:25 +02002279
Borislav Petkov7f19bf72010-10-21 18:52:53 +02002280 for (range = 0; range < DRAM_RANGES; range++) {
2281 u8 rw;
Doug Thompson0ec449e2009-04-27 19:41:25 +02002282
Borislav Petkov7f19bf72010-10-21 18:52:53 +02002283 /* read settings for this DRAM range */
2284 read_dram_base_limit_regs(pvt, range);
Borislav Petkove97f8bb2009-10-12 15:27:45 +02002285
Borislav Petkov7f19bf72010-10-21 18:52:53 +02002286 rw = dram_rw(pvt, range);
2287 if (!rw)
2288 continue;
2289
Joe Perches956b9ba2012-04-29 17:08:39 -03002290 edac_dbg(1, " DRAM range[%d], base: 0x%016llx; limit: 0x%016llx\n",
2291 range,
2292 get_dram_base(pvt, range),
2293 get_dram_limit(pvt, range));
Borislav Petkov7f19bf72010-10-21 18:52:53 +02002294
Joe Perches956b9ba2012-04-29 17:08:39 -03002295 edac_dbg(1, " IntlvEn=%s; Range access: %s%s IntlvSel=%d DstNode=%d\n",
2296 dram_intlv_en(pvt, range) ? "Enabled" : "Disabled",
2297 (rw & 0x1) ? "R" : "-",
2298 (rw & 0x2) ? "W" : "-",
2299 dram_intlv_sel(pvt, range),
2300 dram_dst_node(pvt, range));
Doug Thompson0ec449e2009-04-27 19:41:25 +02002301 }
2302
Borislav Petkovb2b0c602010-10-08 18:32:29 +02002303 read_dct_base_mask(pvt);
Doug Thompson0ec449e2009-04-27 19:41:25 +02002304
Borislav Petkovbc21fa52010-11-11 17:29:13 +01002305 amd64_read_pci_cfg(pvt->F1, DHAR, &pvt->dhar);
Aravind Gopalakrishnan7981a282014-09-15 11:37:38 -05002306 amd64_read_dct_pci_cfg(pvt, 0, DBAM0, &pvt->dbam0);
Doug Thompson0ec449e2009-04-27 19:41:25 +02002307
Borislav Petkov8d5b5d92010-10-01 20:11:07 +02002308 amd64_read_pci_cfg(pvt->F3, F10_ONLINE_SPARE, &pvt->online_spare);
Doug Thompson0ec449e2009-04-27 19:41:25 +02002309
Aravind Gopalakrishnan7981a282014-09-15 11:37:38 -05002310 amd64_read_dct_pci_cfg(pvt, 0, DCLR0, &pvt->dclr0);
2311 amd64_read_dct_pci_cfg(pvt, 0, DCHR0, &pvt->dchr0);
Doug Thompson0ec449e2009-04-27 19:41:25 +02002312
Borislav Petkov78da1212010-12-22 19:31:45 +01002313 if (!dct_ganging_enabled(pvt)) {
Aravind Gopalakrishnan7981a282014-09-15 11:37:38 -05002314 amd64_read_dct_pci_cfg(pvt, 1, DCLR0, &pvt->dclr1);
2315 amd64_read_dct_pci_cfg(pvt, 1, DCHR0, &pvt->dchr1);
Doug Thompson0ec449e2009-04-27 19:41:25 +02002316 }
Borislav Petkovad6a32e2010-03-09 12:46:00 +01002317
Borislav Petkova3b7db02011-01-19 20:35:12 +01002318 pvt->ecc_sym_sz = 4;
Aravind Gopalakrishnana597d2a2014-10-30 12:16:09 +01002319 determine_memory_type(pvt);
2320 edac_dbg(1, " DIMM type: %s\n", edac_mem_types[pvt->dram_type]);
Borislav Petkova3b7db02011-01-19 20:35:12 +01002321
Borislav Petkova4b4bed2013-08-10 13:54:48 +02002322 if (pvt->fam >= 0x10) {
Borislav Petkovb2b0c602010-10-08 18:32:29 +02002323 amd64_read_pci_cfg(pvt->F3, EXT_NB_MCA_CFG, &tmp);
Aravind Gopalakrishnan7981a282014-09-15 11:37:38 -05002324 /* F16h has only DCT0, so no need to read dbam1 */
Borislav Petkova4b4bed2013-08-10 13:54:48 +02002325 if (pvt->fam != 0x16)
Aravind Gopalakrishnan7981a282014-09-15 11:37:38 -05002326 amd64_read_dct_pci_cfg(pvt, 1, DBAM0, &pvt->dbam1);
Borislav Petkova3b7db02011-01-19 20:35:12 +01002327
2328 /* F10h, revD and later can do x8 ECC too */
Borislav Petkova4b4bed2013-08-10 13:54:48 +02002329 if ((pvt->fam > 0x10 || pvt->model > 7) && tmp & BIT(25))
Borislav Petkova3b7db02011-01-19 20:35:12 +01002330 pvt->ecc_sym_sz = 8;
Borislav Petkov525a1b22010-12-21 15:53:27 +01002331 }
Borislav Petkovb2b0c602010-10-08 18:32:29 +02002332 dump_misc_regs(pvt);
Doug Thompson0ec449e2009-04-27 19:41:25 +02002333}
2334
2335/*
2336 * NOTE: CPU Revision Dependent code
2337 *
2338 * Input:
Borislav Petkov11c75ea2010-11-29 19:49:02 +01002339 * @csrow_nr ChipSelect Row Number (0..NUM_CHIPSELECTS-1)
Doug Thompson0ec449e2009-04-27 19:41:25 +02002340 * k8 private pointer to -->
2341 * DRAM Bank Address mapping register
2342 * node_id
2343 * DCL register where dual_channel_active is
2344 *
2345 * The DBAM register consists of 4 sets of 4 bits each definitions:
2346 *
2347 * Bits: CSROWs
2348 * 0-3 CSROWs 0 and 1
2349 * 4-7 CSROWs 2 and 3
2350 * 8-11 CSROWs 4 and 5
2351 * 12-15 CSROWs 6 and 7
2352 *
2353 * Values range from: 0 to 15
2354 * The meaning of the values depends on CPU revision and dual-channel state,
2355 * see relevant BKDG more info.
2356 *
2357 * The memory controller provides for total of only 8 CSROWs in its current
2358 * architecture. Each "pair" of CSROWs normally represents just one DIMM in
2359 * single channel or two (2) DIMMs in dual channel mode.
2360 *
2361 * The following code logic collapses the various tables for CSROW based on CPU
2362 * revision.
2363 *
2364 * Returns:
2365 * The number of PAGE_SIZE pages on the specified CSROW number it
2366 * encompasses
2367 *
2368 */
Borislav Petkovd1ea71c2013-12-15 17:54:27 +01002369static u32 get_csrow_nr_pages(struct amd64_pvt *pvt, u8 dct, int csrow_nr)
Doug Thompson0ec449e2009-04-27 19:41:25 +02002370{
Borislav Petkov1433eb92009-10-21 13:44:36 +02002371 u32 cs_mode, nr_pages;
Ashish Shenoyf92cae42012-02-22 17:20:38 -08002372 u32 dbam = dct ? pvt->dbam1 : pvt->dbam0;
Doug Thompson0ec449e2009-04-27 19:41:25 +02002373
Borislav Petkov10de6492012-09-12 19:00:38 +02002374
Doug Thompson0ec449e2009-04-27 19:41:25 +02002375 /*
2376 * The math on this doesn't look right on the surface because x/2*4 can
2377 * be simplified to x*2 but this expression makes use of the fact that
2378 * it is integral math where 1/2=0. This intermediate value becomes the
2379 * number of bits to shift the DBAM register to extract the proper CSROW
2380 * field.
2381 */
Borislav Petkov0a5dfc32012-09-12 18:16:01 +02002382 cs_mode = DBAM_DIMM(csrow_nr / 2, dbam);
Doug Thompson0ec449e2009-04-27 19:41:25 +02002383
Aravind Gopalakrishnana597d2a2014-10-30 12:16:09 +01002384 nr_pages = pvt->ops->dbam_to_cs(pvt, dct, cs_mode, (csrow_nr / 2))
2385 << (20 - PAGE_SHIFT);
Doug Thompson0ec449e2009-04-27 19:41:25 +02002386
Borislav Petkov10de6492012-09-12 19:00:38 +02002387 edac_dbg(0, "csrow: %d, channel: %d, DBAM idx: %d\n",
2388 csrow_nr, dct, cs_mode);
2389 edac_dbg(0, "nr_pages/channel: %u\n", nr_pages);
Doug Thompson0ec449e2009-04-27 19:41:25 +02002390
2391 return nr_pages;
2392}
2393
2394/*
2395 * Initialize the array of csrow attribute instances, based on the values
2396 * from pci config hardware registers.
2397 */
Borislav Petkov360b7f32010-10-15 19:25:38 +02002398static int init_csrows(struct mem_ctl_info *mci)
Doug Thompson0ec449e2009-04-27 19:41:25 +02002399{
Borislav Petkov10de6492012-09-12 19:00:38 +02002400 struct amd64_pvt *pvt = mci->pvt_info;
Doug Thompson0ec449e2009-04-27 19:41:25 +02002401 struct csrow_info *csrow;
Mauro Carvalho Chehabde3910eb2012-04-24 15:05:43 -03002402 struct dimm_info *dimm;
Mauro Carvalho Chehab084a4fc2012-01-27 18:38:08 -03002403 enum edac_type edac_mode;
Borislav Petkov10de6492012-09-12 19:00:38 +02002404 int i, j, empty = 1;
Mauro Carvalho Chehaba895bf82012-01-28 09:09:38 -03002405 int nr_pages = 0;
Borislav Petkov10de6492012-09-12 19:00:38 +02002406 u32 val;
Doug Thompson0ec449e2009-04-27 19:41:25 +02002407
Borislav Petkova97fa682010-12-23 14:07:18 +01002408 amd64_read_pci_cfg(pvt->F3, NBCFG, &val);
Doug Thompson0ec449e2009-04-27 19:41:25 +02002409
Borislav Petkov2299ef72010-10-15 17:44:04 +02002410 pvt->nbcfg = val;
Doug Thompson0ec449e2009-04-27 19:41:25 +02002411
Joe Perches956b9ba2012-04-29 17:08:39 -03002412 edac_dbg(0, "node %d, NBCFG=0x%08x[ChipKillEccCap: %d|DramEccEn: %d]\n",
2413 pvt->mc_node_id, val,
2414 !!(val & NBCFG_CHIPKILL), !!(val & NBCFG_ECC_ENABLE));
Doug Thompson0ec449e2009-04-27 19:41:25 +02002415
Borislav Petkov10de6492012-09-12 19:00:38 +02002416 /*
2417 * We iterate over DCT0 here but we look at DCT1 in parallel, if needed.
2418 */
Borislav Petkov11c75ea2010-11-29 19:49:02 +01002419 for_each_chip_select(i, 0, pvt) {
Borislav Petkov10de6492012-09-12 19:00:38 +02002420 bool row_dct0 = !!csrow_enabled(i, 0, pvt);
2421 bool row_dct1 = false;
Doug Thompson0ec449e2009-04-27 19:41:25 +02002422
Borislav Petkova4b4bed2013-08-10 13:54:48 +02002423 if (pvt->fam != 0xf)
Borislav Petkov10de6492012-09-12 19:00:38 +02002424 row_dct1 = !!csrow_enabled(i, 1, pvt);
2425
2426 if (!row_dct0 && !row_dct1)
Doug Thompson0ec449e2009-04-27 19:41:25 +02002427 continue;
Doug Thompson0ec449e2009-04-27 19:41:25 +02002428
Borislav Petkov10de6492012-09-12 19:00:38 +02002429 csrow = mci->csrows[i];
Doug Thompson0ec449e2009-04-27 19:41:25 +02002430 empty = 0;
Borislav Petkov11c75ea2010-11-29 19:49:02 +01002431
Borislav Petkov10de6492012-09-12 19:00:38 +02002432 edac_dbg(1, "MC node: %d, csrow: %d\n",
2433 pvt->mc_node_id, i);
2434
Mauro Carvalho Chehab1eef1282013-03-11 09:07:46 -03002435 if (row_dct0) {
Borislav Petkovd1ea71c2013-12-15 17:54:27 +01002436 nr_pages = get_csrow_nr_pages(pvt, 0, i);
Mauro Carvalho Chehab1eef1282013-03-11 09:07:46 -03002437 csrow->channels[0]->dimm->nr_pages = nr_pages;
2438 }
Borislav Petkov10de6492012-09-12 19:00:38 +02002439
2440 /* K8 has only one DCT */
Borislav Petkova4b4bed2013-08-10 13:54:48 +02002441 if (pvt->fam != 0xf && row_dct1) {
Borislav Petkovd1ea71c2013-12-15 17:54:27 +01002442 int row_dct1_pages = get_csrow_nr_pages(pvt, 1, i);
Mauro Carvalho Chehab1eef1282013-03-11 09:07:46 -03002443
2444 csrow->channels[1]->dimm->nr_pages = row_dct1_pages;
2445 nr_pages += row_dct1_pages;
2446 }
Doug Thompson0ec449e2009-04-27 19:41:25 +02002447
Borislav Petkov10de6492012-09-12 19:00:38 +02002448 edac_dbg(1, "Total csrow%d pages: %u\n", i, nr_pages);
Doug Thompson0ec449e2009-04-27 19:41:25 +02002449
2450 /*
2451 * determine whether CHIPKILL or JUST ECC or NO ECC is operating
2452 */
Borislav Petkova97fa682010-12-23 14:07:18 +01002453 if (pvt->nbcfg & NBCFG_ECC_ENABLE)
Mauro Carvalho Chehab084a4fc2012-01-27 18:38:08 -03002454 edac_mode = (pvt->nbcfg & NBCFG_CHIPKILL) ?
2455 EDAC_S4ECD4ED : EDAC_SECDED;
Doug Thompson0ec449e2009-04-27 19:41:25 +02002456 else
Mauro Carvalho Chehab084a4fc2012-01-27 18:38:08 -03002457 edac_mode = EDAC_NONE;
2458
2459 for (j = 0; j < pvt->channel_count; j++) {
Mauro Carvalho Chehabde3910eb2012-04-24 15:05:43 -03002460 dimm = csrow->channels[j]->dimm;
Aravind Gopalakrishnana597d2a2014-10-30 12:16:09 +01002461 dimm->mtype = pvt->dram_type;
Mauro Carvalho Chehabde3910eb2012-04-24 15:05:43 -03002462 dimm->edac_mode = edac_mode;
Mauro Carvalho Chehab084a4fc2012-01-27 18:38:08 -03002463 }
Doug Thompson0ec449e2009-04-27 19:41:25 +02002464 }
2465
2466 return empty;
2467}
Doug Thompsond27bf6f2009-05-06 17:55:27 +02002468
Borislav Petkov06724532009-09-16 13:05:46 +02002469/* get all cores on this DCT */
Daniel J Blueman8b84c8d2012-11-27 14:32:10 +08002470static void get_cpus_on_this_dct_cpumask(struct cpumask *mask, u16 nid)
Doug Thompsonf9431992009-04-27 19:46:08 +02002471{
Borislav Petkov06724532009-09-16 13:05:46 +02002472 int cpu;
Doug Thompsonf9431992009-04-27 19:46:08 +02002473
Borislav Petkov06724532009-09-16 13:05:46 +02002474 for_each_online_cpu(cpu)
2475 if (amd_get_nb_id(cpu) == nid)
2476 cpumask_set_cpu(cpu, mask);
Doug Thompsonf9431992009-04-27 19:46:08 +02002477}
2478
2479/* check MCG_CTL on all the cpus on this node */
Borislav Petkovd1ea71c2013-12-15 17:54:27 +01002480static bool nb_mce_bank_enabled_on_node(u16 nid)
Doug Thompsonf9431992009-04-27 19:46:08 +02002481{
Rusty Russellba578cb2009-11-03 14:56:35 +10302482 cpumask_var_t mask;
Borislav Petkov50542252009-12-11 18:14:40 +01002483 int cpu, nbe;
Borislav Petkov06724532009-09-16 13:05:46 +02002484 bool ret = false;
Doug Thompsonf9431992009-04-27 19:46:08 +02002485
Rusty Russellba578cb2009-11-03 14:56:35 +10302486 if (!zalloc_cpumask_var(&mask, GFP_KERNEL)) {
Borislav Petkov24f9a7f2010-10-07 18:29:15 +02002487 amd64_warn("%s: Error allocating mask\n", __func__);
Rusty Russellba578cb2009-11-03 14:56:35 +10302488 return false;
2489 }
Borislav Petkov06724532009-09-16 13:05:46 +02002490
Rusty Russellba578cb2009-11-03 14:56:35 +10302491 get_cpus_on_this_dct_cpumask(mask, nid);
Borislav Petkov06724532009-09-16 13:05:46 +02002492
Rusty Russellba578cb2009-11-03 14:56:35 +10302493 rdmsr_on_cpus(mask, MSR_IA32_MCG_CTL, msrs);
Borislav Petkov06724532009-09-16 13:05:46 +02002494
Rusty Russellba578cb2009-11-03 14:56:35 +10302495 for_each_cpu(cpu, mask) {
Borislav Petkov50542252009-12-11 18:14:40 +01002496 struct msr *reg = per_cpu_ptr(msrs, cpu);
Borislav Petkov5980bb92011-01-07 16:26:49 +01002497 nbe = reg->l & MSR_MCGCTL_NBE;
Borislav Petkov06724532009-09-16 13:05:46 +02002498
Joe Perches956b9ba2012-04-29 17:08:39 -03002499 edac_dbg(0, "core: %u, MCG_CTL: 0x%llx, NB MSR is %s\n",
2500 cpu, reg->q,
2501 (nbe ? "enabled" : "disabled"));
Borislav Petkov06724532009-09-16 13:05:46 +02002502
2503 if (!nbe)
2504 goto out;
Borislav Petkov06724532009-09-16 13:05:46 +02002505 }
2506 ret = true;
2507
2508out:
Rusty Russellba578cb2009-11-03 14:56:35 +10302509 free_cpumask_var(mask);
Doug Thompsonf9431992009-04-27 19:46:08 +02002510 return ret;
2511}
2512
Daniel J Bluemanc7e53012012-11-30 16:44:20 +08002513static int toggle_ecc_err_reporting(struct ecc_settings *s, u16 nid, bool on)
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002514{
2515 cpumask_var_t cmask;
Borislav Petkov50542252009-12-11 18:14:40 +01002516 int cpu;
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002517
2518 if (!zalloc_cpumask_var(&cmask, GFP_KERNEL)) {
Borislav Petkov24f9a7f2010-10-07 18:29:15 +02002519 amd64_warn("%s: error allocating mask\n", __func__);
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002520 return false;
2521 }
2522
Borislav Petkovae7bb7c2010-10-14 16:01:30 +02002523 get_cpus_on_this_dct_cpumask(cmask, nid);
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002524
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002525 rdmsr_on_cpus(cmask, MSR_IA32_MCG_CTL, msrs);
2526
2527 for_each_cpu(cpu, cmask) {
2528
Borislav Petkov50542252009-12-11 18:14:40 +01002529 struct msr *reg = per_cpu_ptr(msrs, cpu);
2530
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002531 if (on) {
Borislav Petkov5980bb92011-01-07 16:26:49 +01002532 if (reg->l & MSR_MCGCTL_NBE)
Borislav Petkovae7bb7c2010-10-14 16:01:30 +02002533 s->flags.nb_mce_enable = 1;
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002534
Borislav Petkov5980bb92011-01-07 16:26:49 +01002535 reg->l |= MSR_MCGCTL_NBE;
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002536 } else {
2537 /*
Borislav Petkovd95cf4d2010-02-24 14:49:47 +01002538 * Turn off NB MCE reporting only when it was off before
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002539 */
Borislav Petkovae7bb7c2010-10-14 16:01:30 +02002540 if (!s->flags.nb_mce_enable)
Borislav Petkov5980bb92011-01-07 16:26:49 +01002541 reg->l &= ~MSR_MCGCTL_NBE;
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002542 }
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002543 }
2544 wrmsr_on_cpus(cmask, MSR_IA32_MCG_CTL, msrs);
2545
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002546 free_cpumask_var(cmask);
2547
2548 return 0;
2549}
2550
Daniel J Bluemanc7e53012012-11-30 16:44:20 +08002551static bool enable_ecc_error_reporting(struct ecc_settings *s, u16 nid,
Borislav Petkov2299ef72010-10-15 17:44:04 +02002552 struct pci_dev *F3)
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002553{
Borislav Petkov2299ef72010-10-15 17:44:04 +02002554 bool ret = true;
Borislav Petkovc9f4f262010-12-22 19:48:20 +01002555 u32 value, mask = 0x3; /* UECC/CECC enable */
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002556
Borislav Petkov2299ef72010-10-15 17:44:04 +02002557 if (toggle_ecc_err_reporting(s, nid, ON)) {
2558 amd64_warn("Error enabling ECC reporting over MCGCTL!\n");
2559 return false;
2560 }
2561
Borislav Petkovc9f4f262010-12-22 19:48:20 +01002562 amd64_read_pci_cfg(F3, NBCTL, &value);
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002563
Borislav Petkovae7bb7c2010-10-14 16:01:30 +02002564 s->old_nbctl = value & mask;
2565 s->nbctl_valid = true;
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002566
2567 value |= mask;
Borislav Petkovc9f4f262010-12-22 19:48:20 +01002568 amd64_write_pci_cfg(F3, NBCTL, value);
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002569
Borislav Petkova97fa682010-12-23 14:07:18 +01002570 amd64_read_pci_cfg(F3, NBCFG, &value);
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002571
Joe Perches956b9ba2012-04-29 17:08:39 -03002572 edac_dbg(0, "1: node %d, NBCFG=0x%08x[DramEccEn: %d]\n",
2573 nid, value, !!(value & NBCFG_ECC_ENABLE));
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002574
Borislav Petkova97fa682010-12-23 14:07:18 +01002575 if (!(value & NBCFG_ECC_ENABLE)) {
Borislav Petkov24f9a7f2010-10-07 18:29:15 +02002576 amd64_warn("DRAM ECC disabled on this node, enabling...\n");
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002577
Borislav Petkovae7bb7c2010-10-14 16:01:30 +02002578 s->flags.nb_ecc_prev = 0;
Borislav Petkovd95cf4d2010-02-24 14:49:47 +01002579
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002580 /* Attempt to turn on DRAM ECC Enable */
Borislav Petkova97fa682010-12-23 14:07:18 +01002581 value |= NBCFG_ECC_ENABLE;
2582 amd64_write_pci_cfg(F3, NBCFG, value);
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002583
Borislav Petkova97fa682010-12-23 14:07:18 +01002584 amd64_read_pci_cfg(F3, NBCFG, &value);
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002585
Borislav Petkova97fa682010-12-23 14:07:18 +01002586 if (!(value & NBCFG_ECC_ENABLE)) {
Borislav Petkov24f9a7f2010-10-07 18:29:15 +02002587 amd64_warn("Hardware rejected DRAM ECC enable,"
2588 "check memory DIMM configuration.\n");
Borislav Petkov2299ef72010-10-15 17:44:04 +02002589 ret = false;
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002590 } else {
Borislav Petkov24f9a7f2010-10-07 18:29:15 +02002591 amd64_info("Hardware accepted DRAM ECC Enable\n");
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002592 }
Borislav Petkovd95cf4d2010-02-24 14:49:47 +01002593 } else {
Borislav Petkovae7bb7c2010-10-14 16:01:30 +02002594 s->flags.nb_ecc_prev = 1;
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002595 }
Borislav Petkovd95cf4d2010-02-24 14:49:47 +01002596
Joe Perches956b9ba2012-04-29 17:08:39 -03002597 edac_dbg(0, "2: node %d, NBCFG=0x%08x[DramEccEn: %d]\n",
2598 nid, value, !!(value & NBCFG_ECC_ENABLE));
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002599
Borislav Petkov2299ef72010-10-15 17:44:04 +02002600 return ret;
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002601}
2602
Daniel J Bluemanc7e53012012-11-30 16:44:20 +08002603static void restore_ecc_error_reporting(struct ecc_settings *s, u16 nid,
Borislav Petkov360b7f32010-10-15 19:25:38 +02002604 struct pci_dev *F3)
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002605{
Borislav Petkovc9f4f262010-12-22 19:48:20 +01002606 u32 value, mask = 0x3; /* UECC/CECC enable */
2607
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002608
Borislav Petkovae7bb7c2010-10-14 16:01:30 +02002609 if (!s->nbctl_valid)
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002610 return;
2611
Borislav Petkovc9f4f262010-12-22 19:48:20 +01002612 amd64_read_pci_cfg(F3, NBCTL, &value);
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002613 value &= ~mask;
Borislav Petkovae7bb7c2010-10-14 16:01:30 +02002614 value |= s->old_nbctl;
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002615
Borislav Petkovc9f4f262010-12-22 19:48:20 +01002616 amd64_write_pci_cfg(F3, NBCTL, value);
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002617
Borislav Petkovae7bb7c2010-10-14 16:01:30 +02002618 /* restore previous BIOS DRAM ECC "off" setting we force-enabled */
2619 if (!s->flags.nb_ecc_prev) {
Borislav Petkova97fa682010-12-23 14:07:18 +01002620 amd64_read_pci_cfg(F3, NBCFG, &value);
2621 value &= ~NBCFG_ECC_ENABLE;
2622 amd64_write_pci_cfg(F3, NBCFG, value);
Borislav Petkovd95cf4d2010-02-24 14:49:47 +01002623 }
2624
2625 /* restore the NB Enable MCGCTL bit */
Borislav Petkov2299ef72010-10-15 17:44:04 +02002626 if (toggle_ecc_err_reporting(s, nid, OFF))
Borislav Petkov24f9a7f2010-10-07 18:29:15 +02002627 amd64_warn("Error restoring NB MCGCTL settings!\n");
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002628}
2629
Doug Thompsonf9431992009-04-27 19:46:08 +02002630/*
Borislav Petkov2299ef72010-10-15 17:44:04 +02002631 * EDAC requires that the BIOS have ECC enabled before
2632 * taking over the processing of ECC errors. A command line
2633 * option allows to force-enable hardware ECC later in
2634 * enable_ecc_error_reporting().
Doug Thompsonf9431992009-04-27 19:46:08 +02002635 */
Borislav Petkovcab4d272010-02-11 17:15:57 +01002636static const char *ecc_msg =
2637 "ECC disabled in the BIOS or no ECC capability, module will not load.\n"
2638 " Either enable ECC checking or force module loading by setting "
2639 "'ecc_enable_override'.\n"
2640 " (Note that use of the override may cause unknown side effects.)\n";
Borislav Petkovbe3468e2009-08-05 15:47:22 +02002641
Daniel J Bluemanc7e53012012-11-30 16:44:20 +08002642static bool ecc_enabled(struct pci_dev *F3, u16 nid)
Doug Thompsonf9431992009-04-27 19:46:08 +02002643{
2644 u32 value;
Borislav Petkov2299ef72010-10-15 17:44:04 +02002645 u8 ecc_en = 0;
Borislav Petkov06724532009-09-16 13:05:46 +02002646 bool nb_mce_en = false;
Doug Thompsonf9431992009-04-27 19:46:08 +02002647
Borislav Petkova97fa682010-12-23 14:07:18 +01002648 amd64_read_pci_cfg(F3, NBCFG, &value);
Doug Thompsonf9431992009-04-27 19:46:08 +02002649
Borislav Petkova97fa682010-12-23 14:07:18 +01002650 ecc_en = !!(value & NBCFG_ECC_ENABLE);
Borislav Petkov2299ef72010-10-15 17:44:04 +02002651 amd64_info("DRAM ECC %s.\n", (ecc_en ? "enabled" : "disabled"));
Doug Thompsonf9431992009-04-27 19:46:08 +02002652
Borislav Petkovd1ea71c2013-12-15 17:54:27 +01002653 nb_mce_en = nb_mce_bank_enabled_on_node(nid);
Borislav Petkov06724532009-09-16 13:05:46 +02002654 if (!nb_mce_en)
Borislav Petkov2299ef72010-10-15 17:44:04 +02002655 amd64_notice("NB MCE bank disabled, set MSR "
2656 "0x%08x[4] on node %d to enable.\n",
2657 MSR_IA32_MCG_CTL, nid);
Doug Thompsonf9431992009-04-27 19:46:08 +02002658
Borislav Petkov2299ef72010-10-15 17:44:04 +02002659 if (!ecc_en || !nb_mce_en) {
2660 amd64_notice("%s", ecc_msg);
2661 return false;
Borislav Petkov43f5e682009-12-21 18:55:18 +01002662 }
Borislav Petkov2299ef72010-10-15 17:44:04 +02002663 return true;
Doug Thompsonf9431992009-04-27 19:46:08 +02002664}
2665
Borislav Petkovdf71a052011-01-19 18:15:10 +01002666static void setup_mci_misc_attrs(struct mem_ctl_info *mci,
2667 struct amd64_family_type *fam)
Doug Thompson7d6034d2009-04-27 20:01:01 +02002668{
2669 struct amd64_pvt *pvt = mci->pvt_info;
2670
2671 mci->mtype_cap = MEM_FLAG_DDR2 | MEM_FLAG_RDDR2;
2672 mci->edac_ctl_cap = EDAC_FLAG_NONE;
Doug Thompson7d6034d2009-04-27 20:01:01 +02002673
Borislav Petkov5980bb92011-01-07 16:26:49 +01002674 if (pvt->nbcap & NBCAP_SECDED)
Doug Thompson7d6034d2009-04-27 20:01:01 +02002675 mci->edac_ctl_cap |= EDAC_FLAG_SECDED;
2676
Borislav Petkov5980bb92011-01-07 16:26:49 +01002677 if (pvt->nbcap & NBCAP_CHIPKILL)
Doug Thompson7d6034d2009-04-27 20:01:01 +02002678 mci->edac_ctl_cap |= EDAC_FLAG_S4ECD4ED;
2679
Borislav Petkovd1ea71c2013-12-15 17:54:27 +01002680 mci->edac_cap = determine_edac_cap(pvt);
Doug Thompson7d6034d2009-04-27 20:01:01 +02002681 mci->mod_name = EDAC_MOD_STR;
2682 mci->mod_ver = EDAC_AMD64_VERSION;
Borislav Petkovdf71a052011-01-19 18:15:10 +01002683 mci->ctl_name = fam->ctl_name;
Borislav Petkov8d5b5d92010-10-01 20:11:07 +02002684 mci->dev_name = pci_name(pvt->F2);
Doug Thompson7d6034d2009-04-27 20:01:01 +02002685 mci->ctl_page_to_phys = NULL;
2686
Doug Thompson7d6034d2009-04-27 20:01:01 +02002687 /* memory scrubber interface */
Borislav Petkovd1ea71c2013-12-15 17:54:27 +01002688 mci->set_sdram_scrub_rate = set_scrub_rate;
2689 mci->get_sdram_scrub_rate = get_scrub_rate;
Doug Thompson7d6034d2009-04-27 20:01:01 +02002690}
2691
Borislav Petkov0092b202010-10-01 19:20:05 +02002692/*
2693 * returns a pointer to the family descriptor on success, NULL otherwise.
2694 */
Borislav Petkovd1ea71c2013-12-15 17:54:27 +01002695static struct amd64_family_type *per_family_init(struct amd64_pvt *pvt)
Borislav Petkov395ae782010-10-01 18:38:19 +02002696{
Borislav Petkov0092b202010-10-01 19:20:05 +02002697 struct amd64_family_type *fam_type = NULL;
2698
Aravind Gopalakrishnan18b94f62013-08-09 11:54:49 -05002699 pvt->ext_model = boot_cpu_data.x86_model >> 4;
Borislav Petkova4b4bed2013-08-10 13:54:48 +02002700 pvt->stepping = boot_cpu_data.x86_mask;
Aravind Gopalakrishnan18b94f62013-08-09 11:54:49 -05002701 pvt->model = boot_cpu_data.x86_model;
2702 pvt->fam = boot_cpu_data.x86;
2703
2704 switch (pvt->fam) {
Borislav Petkov395ae782010-10-01 18:38:19 +02002705 case 0xf:
Borislav Petkovd1ea71c2013-12-15 17:54:27 +01002706 fam_type = &family_types[K8_CPUS];
2707 pvt->ops = &family_types[K8_CPUS].ops;
Borislav Petkov395ae782010-10-01 18:38:19 +02002708 break;
Borislav Petkovdf71a052011-01-19 18:15:10 +01002709
Borislav Petkov395ae782010-10-01 18:38:19 +02002710 case 0x10:
Borislav Petkovd1ea71c2013-12-15 17:54:27 +01002711 fam_type = &family_types[F10_CPUS];
2712 pvt->ops = &family_types[F10_CPUS].ops;
Borislav Petkovdf71a052011-01-19 18:15:10 +01002713 break;
2714
2715 case 0x15:
Aravind Gopalakrishnan18b94f62013-08-09 11:54:49 -05002716 if (pvt->model == 0x30) {
Borislav Petkovd1ea71c2013-12-15 17:54:27 +01002717 fam_type = &family_types[F15_M30H_CPUS];
2718 pvt->ops = &family_types[F15_M30H_CPUS].ops;
Aravind Gopalakrishnan18b94f62013-08-09 11:54:49 -05002719 break;
Aravind Gopalakrishnana597d2a2014-10-30 12:16:09 +01002720 } else if (pvt->model == 0x60) {
2721 fam_type = &family_types[F15_M60H_CPUS];
2722 pvt->ops = &family_types[F15_M60H_CPUS].ops;
2723 break;
Aravind Gopalakrishnan18b94f62013-08-09 11:54:49 -05002724 }
2725
Borislav Petkovd1ea71c2013-12-15 17:54:27 +01002726 fam_type = &family_types[F15_CPUS];
2727 pvt->ops = &family_types[F15_CPUS].ops;
Borislav Petkov395ae782010-10-01 18:38:19 +02002728 break;
2729
Aravind Gopalakrishnan94c1acf2013-04-17 14:57:13 -05002730 case 0x16:
Aravind Gopalakrishnan85a88852014-02-20 10:28:46 -06002731 if (pvt->model == 0x30) {
2732 fam_type = &family_types[F16_M30H_CPUS];
2733 pvt->ops = &family_types[F16_M30H_CPUS].ops;
2734 break;
2735 }
Borislav Petkovd1ea71c2013-12-15 17:54:27 +01002736 fam_type = &family_types[F16_CPUS];
2737 pvt->ops = &family_types[F16_CPUS].ops;
Aravind Gopalakrishnan94c1acf2013-04-17 14:57:13 -05002738 break;
2739
Borislav Petkov395ae782010-10-01 18:38:19 +02002740 default:
Borislav Petkov24f9a7f2010-10-07 18:29:15 +02002741 amd64_err("Unsupported family!\n");
Borislav Petkov0092b202010-10-01 19:20:05 +02002742 return NULL;
Borislav Petkov395ae782010-10-01 18:38:19 +02002743 }
Borislav Petkov0092b202010-10-01 19:20:05 +02002744
Borislav Petkovdf71a052011-01-19 18:15:10 +01002745 amd64_info("%s %sdetected (node %d).\n", fam_type->ctl_name,
Aravind Gopalakrishnan18b94f62013-08-09 11:54:49 -05002746 (pvt->fam == 0xf ?
Borislav Petkov24f9a7f2010-10-07 18:29:15 +02002747 (pvt->ext_model >= K8_REV_F ? "revF or later "
2748 : "revE or earlier ")
2749 : ""), pvt->mc_node_id);
Borislav Petkov0092b202010-10-01 19:20:05 +02002750 return fam_type;
Borislav Petkov395ae782010-10-01 18:38:19 +02002751}
2752
Takashi Iwaie339f1e2015-02-04 11:48:53 +01002753static const struct attribute_group *amd64_edac_attr_groups[] = {
2754#ifdef CONFIG_EDAC_DEBUG
2755 &amd64_edac_dbg_group,
2756#endif
2757#ifdef CONFIG_EDAC_AMD64_ERROR_INJECTION
2758 &amd64_edac_inj_group,
2759#endif
2760 NULL
2761};
2762
Borislav Petkovd1ea71c2013-12-15 17:54:27 +01002763static int init_one_instance(struct pci_dev *F2)
Doug Thompson7d6034d2009-04-27 20:01:01 +02002764{
2765 struct amd64_pvt *pvt = NULL;
Borislav Petkov0092b202010-10-01 19:20:05 +02002766 struct amd64_family_type *fam_type = NULL;
Borislav Petkov360b7f32010-10-15 19:25:38 +02002767 struct mem_ctl_info *mci = NULL;
Mauro Carvalho Chehabab5a5032012-04-16 15:03:50 -03002768 struct edac_mc_layer layers[2];
Doug Thompson7d6034d2009-04-27 20:01:01 +02002769 int err = 0, ret;
Daniel J Blueman772c3ff2012-11-27 14:32:09 +08002770 u16 nid = amd_get_node_id(F2);
Doug Thompson7d6034d2009-04-27 20:01:01 +02002771
2772 ret = -ENOMEM;
2773 pvt = kzalloc(sizeof(struct amd64_pvt), GFP_KERNEL);
2774 if (!pvt)
Borislav Petkov360b7f32010-10-15 19:25:38 +02002775 goto err_ret;
Doug Thompson7d6034d2009-04-27 20:01:01 +02002776
Borislav Petkov360b7f32010-10-15 19:25:38 +02002777 pvt->mc_node_id = nid;
Borislav Petkov8d5b5d92010-10-01 20:11:07 +02002778 pvt->F2 = F2;
Doug Thompson7d6034d2009-04-27 20:01:01 +02002779
Borislav Petkov395ae782010-10-01 18:38:19 +02002780 ret = -EINVAL;
Borislav Petkovd1ea71c2013-12-15 17:54:27 +01002781 fam_type = per_family_init(pvt);
Borislav Petkov0092b202010-10-01 19:20:05 +02002782 if (!fam_type)
Borislav Petkov395ae782010-10-01 18:38:19 +02002783 goto err_free;
2784
Doug Thompson7d6034d2009-04-27 20:01:01 +02002785 ret = -ENODEV;
Borislav Petkov360b7f32010-10-15 19:25:38 +02002786 err = reserve_mc_sibling_devs(pvt, fam_type->f1_id, fam_type->f3_id);
Doug Thompson7d6034d2009-04-27 20:01:01 +02002787 if (err)
2788 goto err_free;
2789
Borislav Petkov360b7f32010-10-15 19:25:38 +02002790 read_mc_regs(pvt);
Doug Thompson7d6034d2009-04-27 20:01:01 +02002791
Doug Thompson7d6034d2009-04-27 20:01:01 +02002792 /*
2793 * We need to determine how many memory channels there are. Then use
2794 * that information for calculating the size of the dynamic instance
Borislav Petkov360b7f32010-10-15 19:25:38 +02002795 * tables in the 'mci' structure.
Doug Thompson7d6034d2009-04-27 20:01:01 +02002796 */
Borislav Petkov360b7f32010-10-15 19:25:38 +02002797 ret = -EINVAL;
Doug Thompson7d6034d2009-04-27 20:01:01 +02002798 pvt->channel_count = pvt->ops->early_channel_count(pvt);
2799 if (pvt->channel_count < 0)
Borislav Petkov360b7f32010-10-15 19:25:38 +02002800 goto err_siblings;
Doug Thompson7d6034d2009-04-27 20:01:01 +02002801
2802 ret = -ENOMEM;
Mauro Carvalho Chehabab5a5032012-04-16 15:03:50 -03002803 layers[0].type = EDAC_MC_LAYER_CHIP_SELECT;
2804 layers[0].size = pvt->csels[0].b_cnt;
2805 layers[0].is_virt_csrow = true;
2806 layers[1].type = EDAC_MC_LAYER_CHANNEL;
Borislav Petkovf0a56c42013-07-23 20:01:23 +02002807
2808 /*
2809 * Always allocate two channels since we can have setups with DIMMs on
2810 * only one channel. Also, this simplifies handling later for the price
2811 * of a couple of KBs tops.
2812 */
2813 layers[1].size = 2;
Mauro Carvalho Chehabab5a5032012-04-16 15:03:50 -03002814 layers[1].is_virt_csrow = false;
Borislav Petkovf0a56c42013-07-23 20:01:23 +02002815
Mauro Carvalho Chehabca0907b2012-05-02 14:37:00 -03002816 mci = edac_mc_alloc(nid, ARRAY_SIZE(layers), layers, 0);
Doug Thompson7d6034d2009-04-27 20:01:01 +02002817 if (!mci)
Borislav Petkov360b7f32010-10-15 19:25:38 +02002818 goto err_siblings;
Doug Thompson7d6034d2009-04-27 20:01:01 +02002819
2820 mci->pvt_info = pvt;
Mauro Carvalho Chehabfd687502012-03-16 07:44:18 -03002821 mci->pdev = &pvt->F2->dev;
Doug Thompson7d6034d2009-04-27 20:01:01 +02002822
Borislav Petkovdf71a052011-01-19 18:15:10 +01002823 setup_mci_misc_attrs(mci, fam_type);
Borislav Petkov360b7f32010-10-15 19:25:38 +02002824
2825 if (init_csrows(mci))
Doug Thompson7d6034d2009-04-27 20:01:01 +02002826 mci->edac_cap = EDAC_FLAG_NONE;
2827
Doug Thompson7d6034d2009-04-27 20:01:01 +02002828 ret = -ENODEV;
Takashi Iwaie339f1e2015-02-04 11:48:53 +01002829 if (edac_mc_add_mc_with_groups(mci, amd64_edac_attr_groups)) {
Joe Perches956b9ba2012-04-29 17:08:39 -03002830 edac_dbg(1, "failed edac_mc_add_mc()\n");
Doug Thompson7d6034d2009-04-27 20:01:01 +02002831 goto err_add_mc;
2832 }
2833
Borislav Petkov549d0422009-07-24 13:51:42 +02002834 /* register stuff with EDAC MCE */
2835 if (report_gart_errors)
2836 amd_report_gart_errors(true);
2837
Borislav Petkovdf781d02013-12-15 17:29:44 +01002838 amd_register_ecc_decoder(decode_bus_error);
Borislav Petkov549d0422009-07-24 13:51:42 +02002839
Borislav Petkov360b7f32010-10-15 19:25:38 +02002840 mcis[nid] = mci;
2841
2842 atomic_inc(&drv_instances);
2843
Doug Thompson7d6034d2009-04-27 20:01:01 +02002844 return 0;
2845
2846err_add_mc:
2847 edac_mc_free(mci);
2848
Borislav Petkov360b7f32010-10-15 19:25:38 +02002849err_siblings:
2850 free_mc_sibling_devs(pvt);
Doug Thompson7d6034d2009-04-27 20:01:01 +02002851
Borislav Petkov360b7f32010-10-15 19:25:38 +02002852err_free:
2853 kfree(pvt);
Doug Thompson7d6034d2009-04-27 20:01:01 +02002854
Borislav Petkov360b7f32010-10-15 19:25:38 +02002855err_ret:
Doug Thompson7d6034d2009-04-27 20:01:01 +02002856 return ret;
2857}
2858
Borislav Petkovd1ea71c2013-12-15 17:54:27 +01002859static int probe_one_instance(struct pci_dev *pdev,
2860 const struct pci_device_id *mc_type)
Doug Thompson7d6034d2009-04-27 20:01:01 +02002861{
Daniel J Blueman772c3ff2012-11-27 14:32:09 +08002862 u16 nid = amd_get_node_id(pdev);
Borislav Petkov2299ef72010-10-15 17:44:04 +02002863 struct pci_dev *F3 = node_to_amd_nb(nid)->misc;
Borislav Petkovae7bb7c2010-10-14 16:01:30 +02002864 struct ecc_settings *s;
Borislav Petkov2299ef72010-10-15 17:44:04 +02002865 int ret = 0;
Doug Thompson7d6034d2009-04-27 20:01:01 +02002866
Doug Thompson7d6034d2009-04-27 20:01:01 +02002867 ret = pci_enable_device(pdev);
Borislav Petkovb8cfa022010-10-01 19:35:38 +02002868 if (ret < 0) {
Joe Perches956b9ba2012-04-29 17:08:39 -03002869 edac_dbg(0, "ret=%d\n", ret);
Borislav Petkovb8cfa022010-10-01 19:35:38 +02002870 return -EIO;
2871 }
2872
Borislav Petkovae7bb7c2010-10-14 16:01:30 +02002873 ret = -ENOMEM;
2874 s = kzalloc(sizeof(struct ecc_settings), GFP_KERNEL);
2875 if (!s)
Borislav Petkov2299ef72010-10-15 17:44:04 +02002876 goto err_out;
Borislav Petkovae7bb7c2010-10-14 16:01:30 +02002877
2878 ecc_stngs[nid] = s;
2879
Borislav Petkov2299ef72010-10-15 17:44:04 +02002880 if (!ecc_enabled(F3, nid)) {
2881 ret = -ENODEV;
2882
2883 if (!ecc_enable_override)
2884 goto err_enable;
2885
2886 amd64_warn("Forcing ECC on!\n");
2887
2888 if (!enable_ecc_error_reporting(s, nid, F3))
2889 goto err_enable;
2890 }
2891
Borislav Petkovd1ea71c2013-12-15 17:54:27 +01002892 ret = init_one_instance(pdev);
Borislav Petkov360b7f32010-10-15 19:25:38 +02002893 if (ret < 0) {
Borislav Petkovae7bb7c2010-10-14 16:01:30 +02002894 amd64_err("Error probing instance: %d\n", nid);
Borislav Petkov360b7f32010-10-15 19:25:38 +02002895 restore_ecc_error_reporting(s, nid, F3);
2896 }
Doug Thompson7d6034d2009-04-27 20:01:01 +02002897
2898 return ret;
Borislav Petkov2299ef72010-10-15 17:44:04 +02002899
2900err_enable:
2901 kfree(s);
2902 ecc_stngs[nid] = NULL;
2903
2904err_out:
2905 return ret;
Doug Thompson7d6034d2009-04-27 20:01:01 +02002906}
2907
Borislav Petkovd1ea71c2013-12-15 17:54:27 +01002908static void remove_one_instance(struct pci_dev *pdev)
Doug Thompson7d6034d2009-04-27 20:01:01 +02002909{
2910 struct mem_ctl_info *mci;
2911 struct amd64_pvt *pvt;
Daniel J Blueman772c3ff2012-11-27 14:32:09 +08002912 u16 nid = amd_get_node_id(pdev);
Borislav Petkov360b7f32010-10-15 19:25:38 +02002913 struct pci_dev *F3 = node_to_amd_nb(nid)->misc;
2914 struct ecc_settings *s = ecc_stngs[nid];
Doug Thompson7d6034d2009-04-27 20:01:01 +02002915
Mauro Carvalho Chehabc5608752012-03-21 14:00:44 -03002916 mci = find_mci_by_dev(&pdev->dev);
Borislav Petkova4b4bed2013-08-10 13:54:48 +02002917 WARN_ON(!mci);
2918
Doug Thompson7d6034d2009-04-27 20:01:01 +02002919 /* Remove from EDAC CORE tracking list */
2920 mci = edac_mc_del_mc(&pdev->dev);
2921 if (!mci)
2922 return;
2923
2924 pvt = mci->pvt_info;
2925
Borislav Petkov360b7f32010-10-15 19:25:38 +02002926 restore_ecc_error_reporting(s, nid, F3);
Doug Thompson7d6034d2009-04-27 20:01:01 +02002927
Borislav Petkov360b7f32010-10-15 19:25:38 +02002928 free_mc_sibling_devs(pvt);
Doug Thompson7d6034d2009-04-27 20:01:01 +02002929
Borislav Petkov549d0422009-07-24 13:51:42 +02002930 /* unregister from EDAC MCE */
2931 amd_report_gart_errors(false);
Borislav Petkovdf781d02013-12-15 17:29:44 +01002932 amd_unregister_ecc_decoder(decode_bus_error);
Borislav Petkov549d0422009-07-24 13:51:42 +02002933
Borislav Petkov360b7f32010-10-15 19:25:38 +02002934 kfree(ecc_stngs[nid]);
2935 ecc_stngs[nid] = NULL;
Borislav Petkovae7bb7c2010-10-14 16:01:30 +02002936
Doug Thompson7d6034d2009-04-27 20:01:01 +02002937 /* Free the EDAC CORE resources */
Borislav Petkov8f68ed92009-12-21 15:15:59 +01002938 mci->pvt_info = NULL;
Borislav Petkov360b7f32010-10-15 19:25:38 +02002939 mcis[nid] = NULL;
Borislav Petkov8f68ed92009-12-21 15:15:59 +01002940
2941 kfree(pvt);
Doug Thompson7d6034d2009-04-27 20:01:01 +02002942 edac_mc_free(mci);
2943}
2944
2945/*
2946 * This table is part of the interface for loading drivers for PCI devices. The
2947 * PCI core identifies what devices are on a system during boot, and then
2948 * inquiry this table to see if this driver is for a given device found.
2949 */
Jingoo Hanba935f42013-12-06 10:23:08 +01002950static const struct pci_device_id amd64_pci_table[] = {
Aravind Gopalakrishnana597d2a2014-10-30 12:16:09 +01002951 { PCI_VDEVICE(AMD, PCI_DEVICE_ID_AMD_K8_NB_MEMCTL) },
2952 { PCI_VDEVICE(AMD, PCI_DEVICE_ID_AMD_10H_NB_DRAM) },
2953 { PCI_VDEVICE(AMD, PCI_DEVICE_ID_AMD_15H_NB_F2) },
2954 { PCI_VDEVICE(AMD, PCI_DEVICE_ID_AMD_15H_M30H_NB_F2) },
2955 { PCI_VDEVICE(AMD, PCI_DEVICE_ID_AMD_15H_M60H_NB_F2) },
2956 { PCI_VDEVICE(AMD, PCI_DEVICE_ID_AMD_16H_NB_F2) },
2957 { PCI_VDEVICE(AMD, PCI_DEVICE_ID_AMD_16H_M30H_NB_F2) },
Doug Thompson7d6034d2009-04-27 20:01:01 +02002958 {0, }
2959};
2960MODULE_DEVICE_TABLE(pci, amd64_pci_table);
2961
2962static struct pci_driver amd64_pci_driver = {
2963 .name = EDAC_MOD_STR,
Borislav Petkovd1ea71c2013-12-15 17:54:27 +01002964 .probe = probe_one_instance,
2965 .remove = remove_one_instance,
Doug Thompson7d6034d2009-04-27 20:01:01 +02002966 .id_table = amd64_pci_table,
2967};
2968
Borislav Petkov360b7f32010-10-15 19:25:38 +02002969static void setup_pci_device(void)
Doug Thompson7d6034d2009-04-27 20:01:01 +02002970{
2971 struct mem_ctl_info *mci;
2972 struct amd64_pvt *pvt;
2973
Borislav Petkovd1ea71c2013-12-15 17:54:27 +01002974 if (pci_ctl)
Doug Thompson7d6034d2009-04-27 20:01:01 +02002975 return;
2976
Borislav Petkovcc4d8862010-10-13 16:11:59 +02002977 mci = mcis[0];
Borislav Petkovd1ea71c2013-12-15 17:54:27 +01002978 if (!mci)
2979 return;
Doug Thompson7d6034d2009-04-27 20:01:01 +02002980
Borislav Petkovd1ea71c2013-12-15 17:54:27 +01002981 pvt = mci->pvt_info;
2982 pci_ctl = edac_pci_create_generic_ctl(&pvt->F2->dev, EDAC_MOD_STR);
2983 if (!pci_ctl) {
2984 pr_warn("%s(): Unable to create PCI control\n", __func__);
2985 pr_warn("%s(): PCI error report via EDAC not set\n", __func__);
Doug Thompson7d6034d2009-04-27 20:01:01 +02002986 }
2987}
2988
2989static int __init amd64_edac_init(void)
2990{
Borislav Petkov360b7f32010-10-15 19:25:38 +02002991 int err = -ENODEV;
Doug Thompson7d6034d2009-04-27 20:01:01 +02002992
Borislav Petkovdf71a052011-01-19 18:15:10 +01002993 printk(KERN_INFO "AMD64 EDAC driver v%s\n", EDAC_AMD64_VERSION);
Doug Thompson7d6034d2009-04-27 20:01:01 +02002994
2995 opstate_init();
2996
Hans Rosenfeld9653a5c2010-10-29 17:14:31 +02002997 if (amd_cache_northbridges() < 0)
Borislav Petkov56b34b91e2009-12-21 18:13:01 +01002998 goto err_ret;
Doug Thompson7d6034d2009-04-27 20:01:01 +02002999
Borislav Petkovcc4d8862010-10-13 16:11:59 +02003000 err = -ENOMEM;
Borislav Petkovae7bb7c2010-10-14 16:01:30 +02003001 mcis = kzalloc(amd_nb_num() * sizeof(mcis[0]), GFP_KERNEL);
3002 ecc_stngs = kzalloc(amd_nb_num() * sizeof(ecc_stngs[0]), GFP_KERNEL);
Borislav Petkov360b7f32010-10-15 19:25:38 +02003003 if (!(mcis && ecc_stngs))
Borislav Petkova9f0fbe2011-03-29 18:10:53 +02003004 goto err_free;
Borislav Petkovcc4d8862010-10-13 16:11:59 +02003005
Borislav Petkov50542252009-12-11 18:14:40 +01003006 msrs = msrs_alloc();
Borislav Petkov56b34b91e2009-12-21 18:13:01 +01003007 if (!msrs)
Borislav Petkov360b7f32010-10-15 19:25:38 +02003008 goto err_free;
Borislav Petkov50542252009-12-11 18:14:40 +01003009
Doug Thompson7d6034d2009-04-27 20:01:01 +02003010 err = pci_register_driver(&amd64_pci_driver);
3011 if (err)
Borislav Petkov56b34b91e2009-12-21 18:13:01 +01003012 goto err_pci;
Doug Thompson7d6034d2009-04-27 20:01:01 +02003013
Borislav Petkov56b34b91e2009-12-21 18:13:01 +01003014 err = -ENODEV;
Borislav Petkov360b7f32010-10-15 19:25:38 +02003015 if (!atomic_read(&drv_instances))
3016 goto err_no_instances;
Doug Thompson7d6034d2009-04-27 20:01:01 +02003017
Borislav Petkov360b7f32010-10-15 19:25:38 +02003018 setup_pci_device();
Tomasz Palaf5b10c42014-11-02 11:22:12 +01003019
3020#ifdef CONFIG_X86_32
3021 amd64_err("%s on 32-bit is unsupported. USE AT YOUR OWN RISK!\n", EDAC_MOD_STR);
3022#endif
3023
Borislav Petkov360b7f32010-10-15 19:25:38 +02003024 return 0;
Borislav Petkov56b34b91e2009-12-21 18:13:01 +01003025
Borislav Petkov360b7f32010-10-15 19:25:38 +02003026err_no_instances:
Doug Thompson7d6034d2009-04-27 20:01:01 +02003027 pci_unregister_driver(&amd64_pci_driver);
Borislav Petkovcc4d8862010-10-13 16:11:59 +02003028
Borislav Petkov56b34b91e2009-12-21 18:13:01 +01003029err_pci:
3030 msrs_free(msrs);
3031 msrs = NULL;
Borislav Petkovcc4d8862010-10-13 16:11:59 +02003032
Borislav Petkov360b7f32010-10-15 19:25:38 +02003033err_free:
3034 kfree(mcis);
3035 mcis = NULL;
3036
3037 kfree(ecc_stngs);
3038 ecc_stngs = NULL;
3039
Borislav Petkov56b34b91e2009-12-21 18:13:01 +01003040err_ret:
Doug Thompson7d6034d2009-04-27 20:01:01 +02003041 return err;
3042}
3043
3044static void __exit amd64_edac_exit(void)
3045{
Borislav Petkovd1ea71c2013-12-15 17:54:27 +01003046 if (pci_ctl)
3047 edac_pci_release_generic_ctl(pci_ctl);
Doug Thompson7d6034d2009-04-27 20:01:01 +02003048
3049 pci_unregister_driver(&amd64_pci_driver);
Borislav Petkov50542252009-12-11 18:14:40 +01003050
Borislav Petkovae7bb7c2010-10-14 16:01:30 +02003051 kfree(ecc_stngs);
3052 ecc_stngs = NULL;
3053
Borislav Petkovcc4d8862010-10-13 16:11:59 +02003054 kfree(mcis);
3055 mcis = NULL;
3056
Borislav Petkov50542252009-12-11 18:14:40 +01003057 msrs_free(msrs);
3058 msrs = NULL;
Doug Thompson7d6034d2009-04-27 20:01:01 +02003059}
3060
3061module_init(amd64_edac_init);
3062module_exit(amd64_edac_exit);
3063
3064MODULE_LICENSE("GPL");
3065MODULE_AUTHOR("SoftwareBitMaker: Doug Thompson, "
3066 "Dave Peterson, Thayne Harbaugh");
3067MODULE_DESCRIPTION("MC support for AMD64 memory controllers - "
3068 EDAC_AMD64_VERSION);
3069
3070module_param(edac_op_state, int, 0444);
3071MODULE_PARM_DESC(edac_op_state, "EDAC Error Reporting state: 0=Poll,1=NMI");