blob: e735c728e3b34aa441d1bc140e5473554af8385d [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * probe.c - PCI detection and setup code
3 */
4
5#include <linux/kernel.h>
6#include <linux/delay.h>
7#include <linux/init.h>
8#include <linux/pci.h>
Suthikulpanit, Suravee50230712015-10-28 15:50:53 -07009#include <linux/of_device.h>
Murali Karicheride335bb42015-03-03 12:52:13 -050010#include <linux/of_pci.h>
Bjorn Helgaas589fcc22014-09-12 20:02:00 -060011#include <linux/pci_hotplug.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070012#include <linux/slab.h>
13#include <linux/module.h>
14#include <linux/cpumask.h>
Shaohua Li7d715a62008-02-25 09:46:41 +080015#include <linux/pci-aspm.h>
Taku Izumib07461a2015-09-17 10:09:37 -050016#include <linux/aer.h>
Suthikulpanit, Suravee29dbe1f2015-10-28 15:50:54 -070017#include <linux/acpi.h>
Bjorn Helgaas284f5f92012-04-30 15:21:02 -060018#include <asm-generic/pci-bridge.h>
Greg KHbc56b9e2005-04-08 14:53:31 +090019#include "pci.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070020
21#define CARDBUS_LATENCY_TIMER 176 /* secondary latency timer */
22#define CARDBUS_RESERVE_BUSNR 3
Linus Torvalds1da177e2005-04-16 15:20:36 -070023
Stephen Hemminger0b950f02014-01-10 17:14:48 -070024static struct resource busn_resource = {
Yinghai Lu67cdc822012-05-17 18:51:12 -070025 .name = "PCI busn",
26 .start = 0,
27 .end = 255,
28 .flags = IORESOURCE_BUS,
29};
30
Linus Torvalds1da177e2005-04-16 15:20:36 -070031/* Ugh. Need to stop exporting this to modules. */
32LIST_HEAD(pci_root_buses);
33EXPORT_SYMBOL(pci_root_buses);
34
Yinghai Lu5cc62c22012-05-17 18:51:11 -070035static LIST_HEAD(pci_domain_busn_res_list);
36
37struct pci_domain_busn_res {
38 struct list_head list;
39 struct resource res;
40 int domain_nr;
41};
42
43static struct resource *get_pci_domain_busn_res(int domain_nr)
44{
45 struct pci_domain_busn_res *r;
46
47 list_for_each_entry(r, &pci_domain_busn_res_list, list)
48 if (r->domain_nr == domain_nr)
49 return &r->res;
50
51 r = kzalloc(sizeof(*r), GFP_KERNEL);
52 if (!r)
53 return NULL;
54
55 r->domain_nr = domain_nr;
56 r->res.start = 0;
57 r->res.end = 0xff;
58 r->res.flags = IORESOURCE_BUS | IORESOURCE_PCI_FIXED;
59
60 list_add_tail(&r->list, &pci_domain_busn_res_list);
61
62 return &r->res;
63}
64
Greg Kroah-Hartman70308922008-02-13 22:30:39 -080065static int find_anything(struct device *dev, void *data)
66{
67 return 1;
68}
Linus Torvalds1da177e2005-04-16 15:20:36 -070069
Zhang, Yanmined4aaad2007-07-15 23:39:39 -070070/*
71 * Some device drivers need know if pci is initiated.
72 * Basically, we think pci is not initiated when there
Greg Kroah-Hartman70308922008-02-13 22:30:39 -080073 * is no device to be found on the pci_bus_type.
Zhang, Yanmined4aaad2007-07-15 23:39:39 -070074 */
75int no_pci_devices(void)
76{
Greg Kroah-Hartman70308922008-02-13 22:30:39 -080077 struct device *dev;
78 int no_devices;
Zhang, Yanmined4aaad2007-07-15 23:39:39 -070079
Greg Kroah-Hartman70308922008-02-13 22:30:39 -080080 dev = bus_find_device(&pci_bus_type, NULL, NULL, find_anything);
81 no_devices = (dev == NULL);
82 put_device(dev);
83 return no_devices;
84}
Zhang, Yanmined4aaad2007-07-15 23:39:39 -070085EXPORT_SYMBOL(no_pci_devices);
86
Linus Torvalds1da177e2005-04-16 15:20:36 -070087/*
Linus Torvalds1da177e2005-04-16 15:20:36 -070088 * PCI Bus Class
89 */
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -040090static void release_pcibus_dev(struct device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -070091{
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -040092 struct pci_bus *pci_bus = to_pci_bus(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -070093
Markus Elfringff0387c2014-11-10 21:02:17 -070094 put_device(pci_bus->bridge);
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -070095 pci_bus_remove_resources(pci_bus);
Benjamin Herrenschmidt98d9f30c82011-04-11 11:37:07 +100096 pci_release_bus_of_node(pci_bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -070097 kfree(pci_bus);
98}
99
100static struct class pcibus_class = {
101 .name = "pci_bus",
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -0400102 .dev_release = &release_pcibus_dev,
Greg Kroah-Hartman56039e62013-07-24 15:05:17 -0700103 .dev_groups = pcibus_groups,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700104};
105
106static int __init pcibus_class_init(void)
107{
108 return class_register(&pcibus_class);
109}
110postcore_initcall(pcibus_class_init);
111
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400112static u64 pci_size(u64 base, u64 maxbase, u64 mask)
Yinghai Lu07eddf32006-11-29 13:53:10 -0800113{
114 u64 size = mask & maxbase; /* Find the significant bits */
115 if (!size)
116 return 0;
117
118 /* Get the lowest of them to find the decode size, and
119 from that the extent. */
120 size = (size & ~(size-1)) - 1;
121
122 /* base == maxbase can be valid only if the BAR has
123 already been programmed with all 1s. */
124 if (base == maxbase && ((base | size) & mask) != mask)
125 return 0;
126
127 return size;
128}
129
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600130static inline unsigned long decode_bar(struct pci_dev *dev, u32 bar)
Yinghai Lu07eddf32006-11-29 13:53:10 -0800131{
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600132 u32 mem_type;
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600133 unsigned long flags;
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600134
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400135 if ((bar & PCI_BASE_ADDRESS_SPACE) == PCI_BASE_ADDRESS_SPACE_IO) {
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600136 flags = bar & ~PCI_BASE_ADDRESS_IO_MASK;
137 flags |= IORESOURCE_IO;
138 return flags;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400139 }
140
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600141 flags = bar & ~PCI_BASE_ADDRESS_MEM_MASK;
142 flags |= IORESOURCE_MEM;
143 if (flags & PCI_BASE_ADDRESS_MEM_PREFETCH)
144 flags |= IORESOURCE_PREFETCH;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400145
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600146 mem_type = bar & PCI_BASE_ADDRESS_MEM_TYPE_MASK;
147 switch (mem_type) {
148 case PCI_BASE_ADDRESS_MEM_TYPE_32:
149 break;
150 case PCI_BASE_ADDRESS_MEM_TYPE_1M:
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600151 /* 1M mem BAR treated as 32-bit BAR */
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600152 break;
153 case PCI_BASE_ADDRESS_MEM_TYPE_64:
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600154 flags |= IORESOURCE_MEM_64;
155 break;
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600156 default:
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600157 /* mem unknown type treated as 32-bit BAR */
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600158 break;
159 }
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600160 return flags;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400161}
162
Zoltan Kiss808e34e2013-08-22 23:19:18 +0100163#define PCI_COMMAND_DECODE_ENABLE (PCI_COMMAND_MEMORY | PCI_COMMAND_IO)
164
Yu Zhao0b400c72008-11-22 02:40:40 +0800165/**
166 * pci_read_base - read a PCI BAR
167 * @dev: the PCI device
168 * @type: type of the BAR
169 * @res: resource buffer to be filled in
170 * @pos: BAR position in the config space
171 *
172 * Returns 1 if the BAR is 64-bit, or 0 if 32-bit.
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400173 */
Yu Zhao0b400c72008-11-22 02:40:40 +0800174int __pci_read_base(struct pci_dev *dev, enum pci_bar_type type,
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400175 struct resource *res, unsigned int pos)
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400176{
177 u32 l, sz, mask;
Bjorn Helgaas23b13bc2014-04-14 15:25:54 -0600178 u64 l64, sz64, mask64;
Jacob Pan253d2e52010-07-16 10:19:22 -0700179 u16 orig_cmd;
Kevin Haocf4d1cf2013-05-25 19:36:27 +0800180 struct pci_bus_region region, inverted_region;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400181
Michael S. Tsirkin1ed67432009-10-29 17:24:59 +0200182 mask = type ? PCI_ROM_ADDRESS_MASK : ~0;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400183
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600184 /* No printks while decoding is disabled! */
Jacob Pan253d2e52010-07-16 10:19:22 -0700185 if (!dev->mmio_always_on) {
186 pci_read_config_word(dev, PCI_COMMAND, &orig_cmd);
Zoltan Kiss808e34e2013-08-22 23:19:18 +0100187 if (orig_cmd & PCI_COMMAND_DECODE_ENABLE) {
188 pci_write_config_word(dev, PCI_COMMAND,
189 orig_cmd & ~PCI_COMMAND_DECODE_ENABLE);
190 }
Jacob Pan253d2e52010-07-16 10:19:22 -0700191 }
192
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400193 res->name = pci_name(dev);
194
195 pci_read_config_dword(dev, pos, &l);
Michael S. Tsirkin1ed67432009-10-29 17:24:59 +0200196 pci_write_config_dword(dev, pos, l | mask);
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400197 pci_read_config_dword(dev, pos, &sz);
198 pci_write_config_dword(dev, pos, l);
199
200 /*
201 * All bits set in sz means the device isn't working properly.
Bjorn Helgaas45aa23b2010-04-22 09:02:43 -0600202 * If the BAR isn't implemented, all bits must be 0. If it's a
203 * memory BAR or a ROM, bit 0 must be clear; if it's an io BAR, bit
204 * 1 must be clear.
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400205 */
Myron Stowef795d862014-10-30 11:54:43 -0600206 if (sz == 0xffffffff)
207 sz = 0;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400208
209 /*
210 * I don't know how l can have all bits set. Copied from old code.
211 * Maybe it fixes a bug on some ancient platform.
212 */
213 if (l == 0xffffffff)
214 l = 0;
215
216 if (type == pci_bar_unknown) {
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600217 res->flags = decode_bar(dev, l);
218 res->flags |= IORESOURCE_SIZEALIGN;
219 if (res->flags & IORESOURCE_IO) {
Myron Stowef795d862014-10-30 11:54:43 -0600220 l64 = l & PCI_BASE_ADDRESS_IO_MASK;
221 sz64 = sz & PCI_BASE_ADDRESS_IO_MASK;
222 mask64 = PCI_BASE_ADDRESS_IO_MASK & (u32)IO_SPACE_LIMIT;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400223 } else {
Myron Stowef795d862014-10-30 11:54:43 -0600224 l64 = l & PCI_BASE_ADDRESS_MEM_MASK;
225 sz64 = sz & PCI_BASE_ADDRESS_MEM_MASK;
226 mask64 = (u32)PCI_BASE_ADDRESS_MEM_MASK;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400227 }
228 } else {
229 res->flags |= (l & IORESOURCE_ROM_ENABLE);
Myron Stowef795d862014-10-30 11:54:43 -0600230 l64 = l & PCI_ROM_ADDRESS_MASK;
231 sz64 = sz & PCI_ROM_ADDRESS_MASK;
232 mask64 = (u32)PCI_ROM_ADDRESS_MASK;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400233 }
234
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600235 if (res->flags & IORESOURCE_MEM_64) {
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400236 pci_read_config_dword(dev, pos + 4, &l);
237 pci_write_config_dword(dev, pos + 4, ~0);
238 pci_read_config_dword(dev, pos + 4, &sz);
239 pci_write_config_dword(dev, pos + 4, l);
240
241 l64 |= ((u64)l << 32);
242 sz64 |= ((u64)sz << 32);
Myron Stowef795d862014-10-30 11:54:43 -0600243 mask64 |= ((u64)~0 << 32);
244 }
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400245
Myron Stowef795d862014-10-30 11:54:43 -0600246 if (!dev->mmio_always_on && (orig_cmd & PCI_COMMAND_DECODE_ENABLE))
247 pci_write_config_word(dev, PCI_COMMAND, orig_cmd);
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400248
Myron Stowef795d862014-10-30 11:54:43 -0600249 if (!sz64)
250 goto fail;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400251
Myron Stowef795d862014-10-30 11:54:43 -0600252 sz64 = pci_size(l64, sz64, mask64);
Myron Stowe7e79c5f2014-10-30 11:54:50 -0600253 if (!sz64) {
254 dev_info(&dev->dev, FW_BUG "reg 0x%x: invalid BAR (can't size)\n",
255 pos);
Myron Stowef795d862014-10-30 11:54:43 -0600256 goto fail;
Myron Stowe7e79c5f2014-10-30 11:54:50 -0600257 }
Myron Stowef795d862014-10-30 11:54:43 -0600258
259 if (res->flags & IORESOURCE_MEM_64) {
Yinghai Lu3a9ad0b2015-05-27 17:23:51 -0700260 if ((sizeof(pci_bus_addr_t) < 8 || sizeof(resource_size_t) < 8)
261 && sz64 > 0x100000000ULL) {
Bjorn Helgaas23b13bc2014-04-14 15:25:54 -0600262 res->flags |= IORESOURCE_UNSET | IORESOURCE_DISABLED;
263 res->start = 0;
264 res->end = 0;
Myron Stowef795d862014-10-30 11:54:43 -0600265 dev_err(&dev->dev, "reg 0x%x: can't handle BAR larger than 4GB (size %#010llx)\n",
266 pos, (unsigned long long)sz64);
Bjorn Helgaas23b13bc2014-04-14 15:25:54 -0600267 goto out;
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600268 }
269
Yinghai Lu3a9ad0b2015-05-27 17:23:51 -0700270 if ((sizeof(pci_bus_addr_t) < 8) && l) {
Bjorn Helgaas31e9dd22014-04-29 18:37:47 -0600271 /* Above 32-bit boundary; try to reallocate */
Bjorn Helgaasc83bd902014-02-26 11:26:00 -0700272 res->flags |= IORESOURCE_UNSET;
Bjorn Helgaas72dc5602014-04-29 18:42:49 -0600273 res->start = 0;
274 res->end = sz64;
Myron Stowef795d862014-10-30 11:54:43 -0600275 dev_info(&dev->dev, "reg 0x%x: can't handle BAR above 4GB (bus address %#010llx)\n",
276 pos, (unsigned long long)l64);
Bjorn Helgaas72dc5602014-04-29 18:42:49 -0600277 goto out;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400278 }
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400279 }
280
Myron Stowef795d862014-10-30 11:54:43 -0600281 region.start = l64;
282 region.end = l64 + sz64;
283
Yinghai Lufc279852013-12-09 22:54:40 -0800284 pcibios_bus_to_resource(dev->bus, res, &region);
285 pcibios_resource_to_bus(dev->bus, &inverted_region, res);
Kevin Haocf4d1cf2013-05-25 19:36:27 +0800286
287 /*
288 * If "A" is a BAR value (a bus address), "bus_to_resource(A)" is
289 * the corresponding resource address (the physical address used by
290 * the CPU. Converting that resource address back to a bus address
291 * should yield the original BAR value:
292 *
293 * resource_to_bus(bus_to_resource(A)) == A
294 *
295 * If it doesn't, CPU accesses to "bus_to_resource(A)" will not
296 * be claimed by the device.
297 */
298 if (inverted_region.start != region.start) {
Kevin Haocf4d1cf2013-05-25 19:36:27 +0800299 res->flags |= IORESOURCE_UNSET;
Kevin Haocf4d1cf2013-05-25 19:36:27 +0800300 res->start = 0;
Bjorn Helgaas26370fc2014-04-14 15:26:50 -0600301 res->end = region.end - region.start;
Myron Stowef795d862014-10-30 11:54:43 -0600302 dev_info(&dev->dev, "reg 0x%x: initial BAR value %#010llx invalid\n",
303 pos, (unsigned long long)region.start);
Kevin Haocf4d1cf2013-05-25 19:36:27 +0800304 }
Kevin Hao96ddef22013-05-25 19:36:26 +0800305
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600306 goto out;
307
308
309fail:
310 res->flags = 0;
311out:
Bjorn Helgaas31e9dd22014-04-29 18:37:47 -0600312 if (res->flags)
Kevin Hao33963e302013-05-25 19:36:25 +0800313 dev_printk(KERN_DEBUG, &dev->dev, "reg 0x%x: %pR\n", pos, res);
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600314
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600315 return (res->flags & IORESOURCE_MEM_64) ? 1 : 0;
Yinghai Lu07eddf32006-11-29 13:53:10 -0800316}
317
Linus Torvalds1da177e2005-04-16 15:20:36 -0700318static void pci_read_bases(struct pci_dev *dev, unsigned int howmany, int rom)
319{
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400320 unsigned int pos, reg;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700321
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400322 for (pos = 0; pos < howmany; pos++) {
323 struct resource *res = &dev->resource[pos];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700324 reg = PCI_BASE_ADDRESS_0 + (pos << 2);
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400325 pos += __pci_read_base(dev, pci_bar_unknown, res, reg);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700326 }
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400327
Linus Torvalds1da177e2005-04-16 15:20:36 -0700328 if (rom) {
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400329 struct resource *res = &dev->resource[PCI_ROM_RESOURCE];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700330 dev->rom_base_reg = rom;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400331 res->flags = IORESOURCE_MEM | IORESOURCE_PREFETCH |
Dan Williams92b19ff2015-08-10 23:07:06 -0400332 IORESOURCE_READONLY | IORESOURCE_SIZEALIGN;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400333 __pci_read_base(dev, pci_bar_mem32, res, rom);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700334 }
335}
336
Bill Pemberton15856ad2012-11-21 15:35:00 -0500337static void pci_read_bridge_io(struct pci_bus *child)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700338{
339 struct pci_dev *dev = child->self;
340 u8 io_base_lo, io_limit_lo;
Bjorn Helgaas2b28ae12012-07-09 13:38:57 -0600341 unsigned long io_mask, io_granularity, base, limit;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700342 struct pci_bus_region region;
Bjorn Helgaas2b28ae12012-07-09 13:38:57 -0600343 struct resource *res;
344
345 io_mask = PCI_IO_RANGE_MASK;
346 io_granularity = 0x1000;
347 if (dev->io_window_1k) {
348 /* Support 1K I/O space granularity */
349 io_mask = PCI_IO_1K_RANGE_MASK;
350 io_granularity = 0x400;
351 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700352
Linus Torvalds1da177e2005-04-16 15:20:36 -0700353 res = child->resource[0];
354 pci_read_config_byte(dev, PCI_IO_BASE, &io_base_lo);
355 pci_read_config_byte(dev, PCI_IO_LIMIT, &io_limit_lo);
Bjorn Helgaas2b28ae12012-07-09 13:38:57 -0600356 base = (io_base_lo & io_mask) << 8;
357 limit = (io_limit_lo & io_mask) << 8;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700358
359 if ((io_base_lo & PCI_IO_RANGE_TYPE_MASK) == PCI_IO_RANGE_TYPE_32) {
360 u16 io_base_hi, io_limit_hi;
Bjorn Helgaas8f38eac2012-06-19 07:45:44 -0600361
Linus Torvalds1da177e2005-04-16 15:20:36 -0700362 pci_read_config_word(dev, PCI_IO_BASE_UPPER16, &io_base_hi);
363 pci_read_config_word(dev, PCI_IO_LIMIT_UPPER16, &io_limit_hi);
Bjorn Helgaas8f38eac2012-06-19 07:45:44 -0600364 base |= ((unsigned long) io_base_hi << 16);
365 limit |= ((unsigned long) io_limit_hi << 16);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700366 }
367
Bjorn Helgaas5dde3832012-07-09 13:38:41 -0600368 if (base <= limit) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700369 res->flags = (io_base_lo & PCI_IO_RANGE_TYPE_MASK) | IORESOURCE_IO;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700370 region.start = base;
Bjorn Helgaas2b28ae12012-07-09 13:38:57 -0600371 region.end = limit + io_granularity - 1;
Yinghai Lufc279852013-12-09 22:54:40 -0800372 pcibios_bus_to_resource(dev->bus, res, &region);
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600373 dev_printk(KERN_DEBUG, &dev->dev, " bridge window %pR\n", res);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700374 }
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700375}
376
Bill Pemberton15856ad2012-11-21 15:35:00 -0500377static void pci_read_bridge_mmio(struct pci_bus *child)
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700378{
379 struct pci_dev *dev = child->self;
380 u16 mem_base_lo, mem_limit_lo;
381 unsigned long base, limit;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700382 struct pci_bus_region region;
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700383 struct resource *res;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700384
385 res = child->resource[1];
386 pci_read_config_word(dev, PCI_MEMORY_BASE, &mem_base_lo);
387 pci_read_config_word(dev, PCI_MEMORY_LIMIT, &mem_limit_lo);
Bjorn Helgaas8f38eac2012-06-19 07:45:44 -0600388 base = ((unsigned long) mem_base_lo & PCI_MEMORY_RANGE_MASK) << 16;
389 limit = ((unsigned long) mem_limit_lo & PCI_MEMORY_RANGE_MASK) << 16;
Bjorn Helgaas5dde3832012-07-09 13:38:41 -0600390 if (base <= limit) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700391 res->flags = (mem_base_lo & PCI_MEMORY_RANGE_TYPE_MASK) | IORESOURCE_MEM;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700392 region.start = base;
393 region.end = limit + 0xfffff;
Yinghai Lufc279852013-12-09 22:54:40 -0800394 pcibios_bus_to_resource(dev->bus, res, &region);
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600395 dev_printk(KERN_DEBUG, &dev->dev, " bridge window %pR\n", res);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700396 }
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700397}
398
Bill Pemberton15856ad2012-11-21 15:35:00 -0500399static void pci_read_bridge_mmio_pref(struct pci_bus *child)
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700400{
401 struct pci_dev *dev = child->self;
402 u16 mem_base_lo, mem_limit_lo;
Yinghai Lu7fc986d2014-11-19 14:30:32 -0700403 u64 base64, limit64;
Yinghai Lu3a9ad0b2015-05-27 17:23:51 -0700404 pci_bus_addr_t base, limit;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700405 struct pci_bus_region region;
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700406 struct resource *res;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700407
408 res = child->resource[2];
409 pci_read_config_word(dev, PCI_PREF_MEMORY_BASE, &mem_base_lo);
410 pci_read_config_word(dev, PCI_PREF_MEMORY_LIMIT, &mem_limit_lo);
Yinghai Lu7fc986d2014-11-19 14:30:32 -0700411 base64 = (mem_base_lo & PCI_PREF_RANGE_MASK) << 16;
412 limit64 = (mem_limit_lo & PCI_PREF_RANGE_MASK) << 16;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700413
414 if ((mem_base_lo & PCI_PREF_RANGE_TYPE_MASK) == PCI_PREF_RANGE_TYPE_64) {
415 u32 mem_base_hi, mem_limit_hi;
Bjorn Helgaas8f38eac2012-06-19 07:45:44 -0600416
Linus Torvalds1da177e2005-04-16 15:20:36 -0700417 pci_read_config_dword(dev, PCI_PREF_BASE_UPPER32, &mem_base_hi);
418 pci_read_config_dword(dev, PCI_PREF_LIMIT_UPPER32, &mem_limit_hi);
419
420 /*
421 * Some bridges set the base > limit by default, and some
422 * (broken) BIOSes do not initialize them. If we find
423 * this, just assume they are not being used.
424 */
425 if (mem_base_hi <= mem_limit_hi) {
Yinghai Lu7fc986d2014-11-19 14:30:32 -0700426 base64 |= (u64) mem_base_hi << 32;
427 limit64 |= (u64) mem_limit_hi << 32;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700428 }
429 }
Yinghai Lu7fc986d2014-11-19 14:30:32 -0700430
Yinghai Lu3a9ad0b2015-05-27 17:23:51 -0700431 base = (pci_bus_addr_t) base64;
432 limit = (pci_bus_addr_t) limit64;
Yinghai Lu7fc986d2014-11-19 14:30:32 -0700433
434 if (base != base64) {
435 dev_err(&dev->dev, "can't handle bridge window above 4GB (bus address %#010llx)\n",
436 (unsigned long long) base64);
437 return;
438 }
439
Bjorn Helgaas5dde3832012-07-09 13:38:41 -0600440 if (base <= limit) {
Yinghai Lu1f82de12009-04-23 20:48:32 -0700441 res->flags = (mem_base_lo & PCI_PREF_RANGE_TYPE_MASK) |
442 IORESOURCE_MEM | IORESOURCE_PREFETCH;
443 if (res->flags & PCI_PREF_RANGE_TYPE_64)
444 res->flags |= IORESOURCE_MEM_64;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700445 region.start = base;
446 region.end = limit + 0xfffff;
Yinghai Lufc279852013-12-09 22:54:40 -0800447 pcibios_bus_to_resource(dev->bus, res, &region);
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600448 dev_printk(KERN_DEBUG, &dev->dev, " bridge window %pR\n", res);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700449 }
450}
451
Bill Pemberton15856ad2012-11-21 15:35:00 -0500452void pci_read_bridge_bases(struct pci_bus *child)
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700453{
454 struct pci_dev *dev = child->self;
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -0700455 struct resource *res;
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700456 int i;
457
458 if (pci_is_root_bus(child)) /* It's a host bus, nothing to read */
459 return;
460
Yinghai Lub918c622012-05-17 18:51:11 -0700461 dev_info(&dev->dev, "PCI bridge to %pR%s\n",
462 &child->busn_res,
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700463 dev->transparent ? " (subtractive decode)" : "");
464
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -0700465 pci_bus_remove_resources(child);
466 for (i = 0; i < PCI_BRIDGE_RESOURCE_NUM; i++)
467 child->resource[i] = &dev->resource[PCI_BRIDGE_RESOURCES+i];
468
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700469 pci_read_bridge_io(child);
470 pci_read_bridge_mmio(child);
471 pci_read_bridge_mmio_pref(child);
Bjorn Helgaas2adf7512010-02-23 10:24:26 -0700472
473 if (dev->transparent) {
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -0700474 pci_bus_for_each_resource(child->parent, res, i) {
Bjorn Helgaasd739a092014-04-14 16:10:54 -0600475 if (res && res->flags) {
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -0700476 pci_bus_add_resource(child, res,
477 PCI_SUBTRACTIVE_DECODE);
Bjorn Helgaas2adf7512010-02-23 10:24:26 -0700478 dev_printk(KERN_DEBUG, &dev->dev,
479 " bridge window %pR (subtractive decode)\n",
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -0700480 res);
481 }
Bjorn Helgaas2adf7512010-02-23 10:24:26 -0700482 }
483 }
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700484}
485
Catalin Marinas670ba0c2014-09-29 15:29:26 +0100486static struct pci_bus *pci_alloc_bus(struct pci_bus *parent)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700487{
488 struct pci_bus *b;
489
Eric Sesterhennf5afe802006-02-28 15:34:49 +0100490 b = kzalloc(sizeof(*b), GFP_KERNEL);
Bjorn Helgaas05013482013-06-05 14:22:11 -0600491 if (!b)
492 return NULL;
493
494 INIT_LIST_HEAD(&b->node);
495 INIT_LIST_HEAD(&b->children);
496 INIT_LIST_HEAD(&b->devices);
497 INIT_LIST_HEAD(&b->slots);
498 INIT_LIST_HEAD(&b->resources);
499 b->max_bus_speed = PCI_SPEED_UNKNOWN;
500 b->cur_bus_speed = PCI_SPEED_UNKNOWN;
Catalin Marinas670ba0c2014-09-29 15:29:26 +0100501#ifdef CONFIG_PCI_DOMAINS_GENERIC
502 if (parent)
503 b->domain_nr = parent->domain_nr;
504#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700505 return b;
506}
507
Jiang Liu70efde22013-06-07 16:16:51 -0600508static void pci_release_host_bridge_dev(struct device *dev)
509{
510 struct pci_host_bridge *bridge = to_pci_host_bridge(dev);
511
512 if (bridge->release_fn)
513 bridge->release_fn(bridge);
514
515 pci_free_resource_list(&bridge->windows);
516
517 kfree(bridge);
518}
519
Yinghai Lu7b543662012-04-02 18:31:53 -0700520static struct pci_host_bridge *pci_alloc_host_bridge(struct pci_bus *b)
521{
522 struct pci_host_bridge *bridge;
523
524 bridge = kzalloc(sizeof(*bridge), GFP_KERNEL);
Bjorn Helgaas05013482013-06-05 14:22:11 -0600525 if (!bridge)
526 return NULL;
Yinghai Lu7b543662012-04-02 18:31:53 -0700527
Bjorn Helgaas05013482013-06-05 14:22:11 -0600528 INIT_LIST_HEAD(&bridge->windows);
529 bridge->bus = b;
Yinghai Lu7b543662012-04-02 18:31:53 -0700530 return bridge;
531}
532
Stephen Hemminger0b950f02014-01-10 17:14:48 -0700533static const unsigned char pcix_bus_speed[] = {
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500534 PCI_SPEED_UNKNOWN, /* 0 */
535 PCI_SPEED_66MHz_PCIX, /* 1 */
536 PCI_SPEED_100MHz_PCIX, /* 2 */
537 PCI_SPEED_133MHz_PCIX, /* 3 */
538 PCI_SPEED_UNKNOWN, /* 4 */
539 PCI_SPEED_66MHz_PCIX_ECC, /* 5 */
540 PCI_SPEED_100MHz_PCIX_ECC, /* 6 */
541 PCI_SPEED_133MHz_PCIX_ECC, /* 7 */
542 PCI_SPEED_UNKNOWN, /* 8 */
543 PCI_SPEED_66MHz_PCIX_266, /* 9 */
544 PCI_SPEED_100MHz_PCIX_266, /* A */
545 PCI_SPEED_133MHz_PCIX_266, /* B */
546 PCI_SPEED_UNKNOWN, /* C */
547 PCI_SPEED_66MHz_PCIX_533, /* D */
548 PCI_SPEED_100MHz_PCIX_533, /* E */
549 PCI_SPEED_133MHz_PCIX_533 /* F */
550};
551
Jacob Keller343e51a2013-07-31 06:53:16 +0000552const unsigned char pcie_link_speed[] = {
Matthew Wilcox3749c512009-12-13 08:11:32 -0500553 PCI_SPEED_UNKNOWN, /* 0 */
554 PCIE_SPEED_2_5GT, /* 1 */
555 PCIE_SPEED_5_0GT, /* 2 */
Matthew Wilcox9dfd97f2009-12-13 08:11:35 -0500556 PCIE_SPEED_8_0GT, /* 3 */
Matthew Wilcox3749c512009-12-13 08:11:32 -0500557 PCI_SPEED_UNKNOWN, /* 4 */
558 PCI_SPEED_UNKNOWN, /* 5 */
559 PCI_SPEED_UNKNOWN, /* 6 */
560 PCI_SPEED_UNKNOWN, /* 7 */
561 PCI_SPEED_UNKNOWN, /* 8 */
562 PCI_SPEED_UNKNOWN, /* 9 */
563 PCI_SPEED_UNKNOWN, /* A */
564 PCI_SPEED_UNKNOWN, /* B */
565 PCI_SPEED_UNKNOWN, /* C */
566 PCI_SPEED_UNKNOWN, /* D */
567 PCI_SPEED_UNKNOWN, /* E */
568 PCI_SPEED_UNKNOWN /* F */
569};
570
571void pcie_update_link_speed(struct pci_bus *bus, u16 linksta)
572{
Bjorn Helgaas231afea2012-12-05 13:51:18 -0700573 bus->cur_bus_speed = pcie_link_speed[linksta & PCI_EXP_LNKSTA_CLS];
Matthew Wilcox3749c512009-12-13 08:11:32 -0500574}
575EXPORT_SYMBOL_GPL(pcie_update_link_speed);
576
Matthew Wilcox45b4cdd52009-12-13 08:11:34 -0500577static unsigned char agp_speeds[] = {
578 AGP_UNKNOWN,
579 AGP_1X,
580 AGP_2X,
581 AGP_4X,
582 AGP_8X
583};
584
585static enum pci_bus_speed agp_speed(int agp3, int agpstat)
586{
587 int index = 0;
588
589 if (agpstat & 4)
590 index = 3;
591 else if (agpstat & 2)
592 index = 2;
593 else if (agpstat & 1)
594 index = 1;
595 else
596 goto out;
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700597
Matthew Wilcox45b4cdd52009-12-13 08:11:34 -0500598 if (agp3) {
599 index += 2;
600 if (index == 5)
601 index = 0;
602 }
603
604 out:
605 return agp_speeds[index];
606}
607
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500608static void pci_set_bus_speed(struct pci_bus *bus)
609{
610 struct pci_dev *bridge = bus->self;
611 int pos;
612
Matthew Wilcox45b4cdd52009-12-13 08:11:34 -0500613 pos = pci_find_capability(bridge, PCI_CAP_ID_AGP);
614 if (!pos)
615 pos = pci_find_capability(bridge, PCI_CAP_ID_AGP3);
616 if (pos) {
617 u32 agpstat, agpcmd;
618
619 pci_read_config_dword(bridge, pos + PCI_AGP_STATUS, &agpstat);
620 bus->max_bus_speed = agp_speed(agpstat & 8, agpstat & 7);
621
622 pci_read_config_dword(bridge, pos + PCI_AGP_COMMAND, &agpcmd);
623 bus->cur_bus_speed = agp_speed(agpstat & 8, agpcmd & 7);
624 }
625
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500626 pos = pci_find_capability(bridge, PCI_CAP_ID_PCIX);
627 if (pos) {
628 u16 status;
629 enum pci_bus_speed max;
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500630
Bjorn Helgaas7793eea2012-12-05 13:51:17 -0700631 pci_read_config_word(bridge, pos + PCI_X_BRIDGE_SSTATUS,
632 &status);
633
634 if (status & PCI_X_SSTATUS_533MHZ) {
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500635 max = PCI_SPEED_133MHz_PCIX_533;
Bjorn Helgaas7793eea2012-12-05 13:51:17 -0700636 } else if (status & PCI_X_SSTATUS_266MHZ) {
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500637 max = PCI_SPEED_133MHz_PCIX_266;
Bjorn Helgaas7793eea2012-12-05 13:51:17 -0700638 } else if (status & PCI_X_SSTATUS_133MHZ) {
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400639 if ((status & PCI_X_SSTATUS_VERS) == PCI_X_SSTATUS_V2)
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500640 max = PCI_SPEED_133MHz_PCIX_ECC;
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400641 else
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500642 max = PCI_SPEED_133MHz_PCIX;
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500643 } else {
644 max = PCI_SPEED_66MHz_PCIX;
645 }
646
647 bus->max_bus_speed = max;
Bjorn Helgaas7793eea2012-12-05 13:51:17 -0700648 bus->cur_bus_speed = pcix_bus_speed[
649 (status & PCI_X_SSTATUS_FREQ) >> 6];
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500650
651 return;
652 }
653
Yijing Wangfdfe1512013-09-05 15:55:29 +0800654 if (pci_is_pcie(bridge)) {
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500655 u32 linkcap;
656 u16 linksta;
657
Jiang Liu59875ae2012-07-24 17:20:06 +0800658 pcie_capability_read_dword(bridge, PCI_EXP_LNKCAP, &linkcap);
Bjorn Helgaas231afea2012-12-05 13:51:18 -0700659 bus->max_bus_speed = pcie_link_speed[linkcap & PCI_EXP_LNKCAP_SLS];
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500660
Jiang Liu59875ae2012-07-24 17:20:06 +0800661 pcie_capability_read_word(bridge, PCI_EXP_LNKSTA, &linksta);
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500662 pcie_update_link_speed(bus, linksta);
663 }
664}
665
Marc Zyngier44aa0c62015-07-28 14:46:11 +0100666static struct irq_domain *pci_host_bridge_msi_domain(struct pci_bus *bus)
667{
Marc Zyngierb165e2b2015-07-28 14:46:12 +0100668 struct irq_domain *d;
669
Marc Zyngier44aa0c62015-07-28 14:46:11 +0100670 /*
671 * Any firmware interface that can resolve the msi_domain
672 * should be called from here.
673 */
Marc Zyngierb165e2b2015-07-28 14:46:12 +0100674 d = pci_host_bridge_of_msi_domain(bus);
Marc Zyngier44aa0c62015-07-28 14:46:11 +0100675
Marc Zyngierb165e2b2015-07-28 14:46:12 +0100676 return d;
Marc Zyngier44aa0c62015-07-28 14:46:11 +0100677}
678
679static void pci_set_bus_msi_domain(struct pci_bus *bus)
680{
681 struct irq_domain *d;
Alex Williamson38ea72b2015-09-18 15:08:54 -0600682 struct pci_bus *b;
Marc Zyngier44aa0c62015-07-28 14:46:11 +0100683
684 /*
Alex Williamson38ea72b2015-09-18 15:08:54 -0600685 * The bus can be a root bus, a subordinate bus, or a virtual bus
686 * created by an SR-IOV device. Walk up to the first bridge device
687 * found or derive the domain from the host bridge.
Marc Zyngier44aa0c62015-07-28 14:46:11 +0100688 */
Alex Williamson38ea72b2015-09-18 15:08:54 -0600689 for (b = bus, d = NULL; !d && !pci_is_root_bus(b); b = b->parent) {
690 if (b->self)
691 d = dev_get_msi_domain(&b->self->dev);
692 }
693
694 if (!d)
695 d = pci_host_bridge_msi_domain(b);
Marc Zyngier44aa0c62015-07-28 14:46:11 +0100696
697 dev_set_msi_domain(&bus->dev, d);
698}
699
Adrian Bunkcbd4e052008-04-18 13:53:55 -0700700static struct pci_bus *pci_alloc_child_bus(struct pci_bus *parent,
701 struct pci_dev *bridge, int busnr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700702{
703 struct pci_bus *child;
704 int i;
Yinghai Lu4f535092013-01-21 13:20:52 -0800705 int ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700706
707 /*
708 * Allocate a new bus, and inherit stuff from the parent..
709 */
Catalin Marinas670ba0c2014-09-29 15:29:26 +0100710 child = pci_alloc_bus(parent);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700711 if (!child)
712 return NULL;
713
Linus Torvalds1da177e2005-04-16 15:20:36 -0700714 child->parent = parent;
715 child->ops = parent->ops;
Thierry Reding0cbdcfc2013-08-09 22:27:08 +0200716 child->msi = parent->msi;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700717 child->sysdata = parent->sysdata;
Michael S. Tsirkin6e325a62006-02-14 18:52:22 +0200718 child->bus_flags = parent->bus_flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700719
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -0400720 /* initialize some portions of the bus device, but don't register it
Yinghai Lu4f535092013-01-21 13:20:52 -0800721 * now as the parent is not properly set up yet.
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -0400722 */
723 child->dev.class = &pcibus_class;
Kay Sievers1a927132008-10-30 02:17:49 +0100724 dev_set_name(&child->dev, "%04x:%02x", pci_domain_nr(child), busnr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700725
726 /*
727 * Set up the primary, secondary and subordinate
728 * bus numbers.
729 */
Yinghai Lub918c622012-05-17 18:51:11 -0700730 child->number = child->busn_res.start = busnr;
731 child->primary = parent->busn_res.start;
732 child->busn_res.end = 0xff;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700733
Yinghai Lu4f535092013-01-21 13:20:52 -0800734 if (!bridge) {
735 child->dev.parent = parent->bridge;
736 goto add_dev;
737 }
Yu Zhao3789fa82008-11-22 02:41:07 +0800738
739 child->self = bridge;
740 child->bridge = get_device(&bridge->dev);
Yinghai Lu4f535092013-01-21 13:20:52 -0800741 child->dev.parent = child->bridge;
Benjamin Herrenschmidt98d9f30c82011-04-11 11:37:07 +1000742 pci_set_bus_of_node(child);
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500743 pci_set_bus_speed(child);
744
Linus Torvalds1da177e2005-04-16 15:20:36 -0700745 /* Set up default resource pointers and names.. */
Yu Zhaofde09c62008-11-22 02:39:32 +0800746 for (i = 0; i < PCI_BRIDGE_RESOURCE_NUM; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700747 child->resource[i] = &bridge->resource[PCI_BRIDGE_RESOURCES+i];
748 child->resource[i]->name = child->name;
749 }
750 bridge->subordinate = child;
751
Yinghai Lu4f535092013-01-21 13:20:52 -0800752add_dev:
Marc Zyngier44aa0c62015-07-28 14:46:11 +0100753 pci_set_bus_msi_domain(child);
Yinghai Lu4f535092013-01-21 13:20:52 -0800754 ret = device_register(&child->dev);
755 WARN_ON(ret < 0);
756
Jiang Liu10a95742013-04-12 05:44:20 +0000757 pcibios_add_bus(child);
758
Yinghai Lu4f535092013-01-21 13:20:52 -0800759 /* Create legacy_io and legacy_mem files for this bus */
760 pci_create_legacy_files(child);
761
Linus Torvalds1da177e2005-04-16 15:20:36 -0700762 return child;
763}
764
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400765struct pci_bus *pci_add_new_bus(struct pci_bus *parent, struct pci_dev *dev,
766 int busnr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700767{
768 struct pci_bus *child;
769
770 child = pci_alloc_child_bus(parent, dev, busnr);
Rajesh Shahe4ea9bb2005-04-28 00:25:48 -0700771 if (child) {
Zhang Yanmind71374d2006-06-02 12:35:43 +0800772 down_write(&pci_bus_sem);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700773 list_add_tail(&child->node, &parent->children);
Zhang Yanmind71374d2006-06-02 12:35:43 +0800774 up_write(&pci_bus_sem);
Rajesh Shahe4ea9bb2005-04-28 00:25:48 -0700775 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700776 return child;
777}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -0600778EXPORT_SYMBOL(pci_add_new_bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700779
Rajat Jainf3dbd802014-09-02 16:26:00 -0700780static void pci_enable_crs(struct pci_dev *pdev)
781{
782 u16 root_cap = 0;
783
784 /* Enable CRS Software Visibility if supported */
785 pcie_capability_read_word(pdev, PCI_EXP_RTCAP, &root_cap);
786 if (root_cap & PCI_EXP_RTCAP_CRSVIS)
787 pcie_capability_set_word(pdev, PCI_EXP_RTCTL,
788 PCI_EXP_RTCTL_CRSSVE);
789}
790
Linus Torvalds1da177e2005-04-16 15:20:36 -0700791/*
792 * If it's a bridge, configure it and scan the bus behind it.
793 * For CardBus bridges, we don't scan behind as the devices will
794 * be handled by the bridge driver itself.
795 *
796 * We need to process bridges in two passes -- first we scan those
797 * already configured by the BIOS and after we are done with all of
798 * them, we proceed to assigning numbers to the remaining buses in
799 * order to avoid overlaps between old and new bus numbers.
800 */
Bill Pemberton15856ad2012-11-21 15:35:00 -0500801int pci_scan_bridge(struct pci_bus *bus, struct pci_dev *dev, int max, int pass)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700802{
803 struct pci_bus *child;
804 int is_cardbus = (dev->hdr_type == PCI_HEADER_TYPE_CARDBUS);
Dominik Brodowski49887942005-12-08 16:53:12 +0100805 u32 buses, i, j = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700806 u16 bctl;
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600807 u8 primary, secondary, subordinate;
Benjamin Herrenschmidta1c19892008-10-21 10:06:29 +1100808 int broken = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700809
810 pci_read_config_dword(dev, PCI_PRIMARY_BUS, &buses);
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600811 primary = buses & 0xFF;
812 secondary = (buses >> 8) & 0xFF;
813 subordinate = (buses >> 16) & 0xFF;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700814
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600815 dev_dbg(&dev->dev, "scanning [bus %02x-%02x] behind bridge, pass %d\n",
816 secondary, subordinate, pass);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700817
Yinghai Lu71f6bd42012-01-30 12:25:24 +0100818 if (!primary && (primary != bus->number) && secondary && subordinate) {
819 dev_warn(&dev->dev, "Primary bus is hard wired to 0\n");
820 primary = bus->number;
821 }
822
Benjamin Herrenschmidta1c19892008-10-21 10:06:29 +1100823 /* Check if setup is sensible at all */
824 if (!pass &&
Yinghai Lu1965f662012-09-10 17:19:33 -0700825 (primary != bus->number || secondary <= bus->number ||
Bjorn Helgaas12d87062014-09-19 11:08:40 -0600826 secondary > subordinate)) {
Yinghai Lu1965f662012-09-10 17:19:33 -0700827 dev_info(&dev->dev, "bridge configuration invalid ([bus %02x-%02x]), reconfiguring\n",
828 secondary, subordinate);
Benjamin Herrenschmidta1c19892008-10-21 10:06:29 +1100829 broken = 1;
830 }
831
Linus Torvalds1da177e2005-04-16 15:20:36 -0700832 /* Disable MasterAbortMode during probing to avoid reporting
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700833 of bus errors (in some architectures) */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700834 pci_read_config_word(dev, PCI_BRIDGE_CONTROL, &bctl);
835 pci_write_config_word(dev, PCI_BRIDGE_CONTROL,
836 bctl & ~PCI_BRIDGE_CTL_MASTER_ABORT);
837
Rajat Jainf3dbd802014-09-02 16:26:00 -0700838 pci_enable_crs(dev);
839
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600840 if ((secondary || subordinate) && !pcibios_assign_all_busses() &&
841 !is_cardbus && !broken) {
842 unsigned int cmax;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700843 /*
844 * Bus already configured by firmware, process it in the first
845 * pass and just note the configuration.
846 */
847 if (pass)
Ralf Baechlebbe8f9a2006-02-14 16:23:57 +0000848 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700849
850 /*
Andreas Noever2ed85822014-01-23 21:59:22 +0100851 * The bus might already exist for two reasons: Either we are
852 * rescanning the bus or the bus is reachable through more than
853 * one bridge. The second case can happen with the i450NX
854 * chipset.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700855 */
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600856 child = pci_find_bus(pci_domain_nr(bus), secondary);
Alex Chiang74710de2009-03-20 14:56:10 -0600857 if (!child) {
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600858 child = pci_add_new_bus(bus, dev, secondary);
Alex Chiang74710de2009-03-20 14:56:10 -0600859 if (!child)
860 goto out;
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600861 child->primary = primary;
Yinghai Lubc76b732012-05-17 18:51:13 -0700862 pci_bus_insert_busn_res(child, secondary, subordinate);
Alex Chiang74710de2009-03-20 14:56:10 -0600863 child->bridge_ctl = bctl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700864 }
865
Linus Torvalds1da177e2005-04-16 15:20:36 -0700866 cmax = pci_scan_child_bus(child);
Andreas Noeverc95b0bd2014-01-23 21:59:27 +0100867 if (cmax > subordinate)
868 dev_warn(&dev->dev, "bridge has subordinate %02x but max busn %02x\n",
869 subordinate, cmax);
870 /* subordinate should equal child->busn_res.end */
871 if (subordinate > max)
872 max = subordinate;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700873 } else {
874 /*
875 * We need to assign a number to this bus which we always
876 * do in the second pass.
877 */
Ivan Kokshaysky12f44f42005-09-22 21:06:31 -0700878 if (!pass) {
Andreas Noever619c8c32014-01-23 21:59:23 +0100879 if (pcibios_assign_all_busses() || broken || is_cardbus)
Ivan Kokshaysky12f44f42005-09-22 21:06:31 -0700880 /* Temporarily disable forwarding of the
881 configuration cycles on all bridges in
882 this bus segment to avoid possible
883 conflicts in the second pass between two
884 bridges programmed with overlapping
885 bus ranges. */
886 pci_write_config_dword(dev, PCI_PRIMARY_BUS,
887 buses & ~0xffffff);
Ralf Baechlebbe8f9a2006-02-14 16:23:57 +0000888 goto out;
Ivan Kokshaysky12f44f42005-09-22 21:06:31 -0700889 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700890
891 /* Clear errors */
892 pci_write_config_word(dev, PCI_STATUS, 0xffff);
893
Bjorn Helgaas7a0b33d2014-09-19 10:56:06 -0600894 /* Prevent assigning a bus number that already exists.
895 * This can happen when a bridge is hot-plugged, so in
896 * this case we only re-scan this bus. */
Tiejun Chenb1a98b62011-06-02 11:02:50 +0800897 child = pci_find_bus(pci_domain_nr(bus), max+1);
898 if (!child) {
Andreas Noever9a4d7d82014-01-23 21:59:21 +0100899 child = pci_add_new_bus(bus, dev, max+1);
Tiejun Chenb1a98b62011-06-02 11:02:50 +0800900 if (!child)
901 goto out;
Bjorn Helgaas12d87062014-09-19 11:08:40 -0600902 pci_bus_insert_busn_res(child, max+1, 0xff);
Tiejun Chenb1a98b62011-06-02 11:02:50 +0800903 }
Andreas Noever9a4d7d82014-01-23 21:59:21 +0100904 max++;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700905 buses = (buses & 0xff000000)
906 | ((unsigned int)(child->primary) << 0)
Yinghai Lub918c622012-05-17 18:51:11 -0700907 | ((unsigned int)(child->busn_res.start) << 8)
908 | ((unsigned int)(child->busn_res.end) << 16);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700909
910 /*
911 * yenta.c forces a secondary latency timer of 176.
912 * Copy that behaviour here.
913 */
914 if (is_cardbus) {
915 buses &= ~0xff000000;
916 buses |= CARDBUS_LATENCY_TIMER << 24;
917 }
Jesper Juhl7c867c82011-01-24 21:14:33 +0100918
Linus Torvalds1da177e2005-04-16 15:20:36 -0700919 /*
920 * We need to blast all three values with a single write.
921 */
922 pci_write_config_dword(dev, PCI_PRIMARY_BUS, buses);
923
924 if (!is_cardbus) {
Gary Hade11949252007-10-08 16:24:16 -0700925 child->bridge_ctl = bctl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700926 max = pci_scan_child_bus(child);
927 } else {
928 /*
929 * For CardBus bridges, we leave 4 bus numbers
930 * as cards with a PCI-to-PCI bridge can be
931 * inserted later.
932 */
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400933 for (i = 0; i < CARDBUS_RESERVE_BUSNR; i++) {
Dominik Brodowski49887942005-12-08 16:53:12 +0100934 struct pci_bus *parent = bus;
Rajesh Shahcc574502005-04-28 00:25:47 -0700935 if (pci_find_bus(pci_domain_nr(bus),
936 max+i+1))
937 break;
Dominik Brodowski49887942005-12-08 16:53:12 +0100938 while (parent->parent) {
939 if ((!pcibios_assign_all_busses()) &&
Yinghai Lub918c622012-05-17 18:51:11 -0700940 (parent->busn_res.end > max) &&
941 (parent->busn_res.end <= max+i)) {
Dominik Brodowski49887942005-12-08 16:53:12 +0100942 j = 1;
943 }
944 parent = parent->parent;
945 }
946 if (j) {
947 /*
948 * Often, there are two cardbus bridges
949 * -- try to leave one valid bus number
950 * for each one.
951 */
952 i /= 2;
953 break;
954 }
955 }
Rajesh Shahcc574502005-04-28 00:25:47 -0700956 max += i;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700957 }
958 /*
959 * Set the subordinate bus number to its real value.
960 */
Yinghai Lubc76b732012-05-17 18:51:13 -0700961 pci_bus_update_busn_res_end(child, max);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700962 pci_write_config_byte(dev, PCI_SUBORDINATE_BUS, max);
963 }
964
Gary Hadecb3576f2008-02-08 14:00:52 -0800965 sprintf(child->name,
966 (is_cardbus ? "PCI CardBus %04x:%02x" : "PCI Bus %04x:%02x"),
967 pci_domain_nr(bus), child->number);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700968
Bernhard Kaindld55bef52007-07-30 20:35:13 +0200969 /* Has only triggered on CardBus, fixup is in yenta_socket */
Dominik Brodowski49887942005-12-08 16:53:12 +0100970 while (bus->parent) {
Yinghai Lub918c622012-05-17 18:51:11 -0700971 if ((child->busn_res.end > bus->busn_res.end) ||
972 (child->number > bus->busn_res.end) ||
Dominik Brodowski49887942005-12-08 16:53:12 +0100973 (child->number < bus->number) ||
Yinghai Lub918c622012-05-17 18:51:11 -0700974 (child->busn_res.end < bus->number)) {
Ryan Desfosses227f0642014-04-18 20:13:50 -0400975 dev_info(&child->dev, "%pR %s hidden behind%s bridge %s %pR\n",
Yinghai Lub918c622012-05-17 18:51:11 -0700976 &child->busn_res,
977 (bus->number > child->busn_res.end &&
978 bus->busn_res.end < child->number) ?
Joe Perchesa6f29a92007-11-19 17:48:29 -0800979 "wholly" : "partially",
980 bus->self->transparent ? " transparent" : "",
Bjorn Helgaas865df572009-11-04 10:32:57 -0700981 dev_name(&bus->dev),
Yinghai Lub918c622012-05-17 18:51:11 -0700982 &bus->busn_res);
Dominik Brodowski49887942005-12-08 16:53:12 +0100983 }
984 bus = bus->parent;
985 }
986
Ralf Baechlebbe8f9a2006-02-14 16:23:57 +0000987out:
988 pci_write_config_word(dev, PCI_BRIDGE_CONTROL, bctl);
989
Linus Torvalds1da177e2005-04-16 15:20:36 -0700990 return max;
991}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -0600992EXPORT_SYMBOL(pci_scan_bridge);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700993
994/*
995 * Read interrupt line and base address registers.
996 * The architecture-dependent code can tweak these, of course.
997 */
998static void pci_read_irq(struct pci_dev *dev)
999{
1000 unsigned char irq;
1001
1002 pci_read_config_byte(dev, PCI_INTERRUPT_PIN, &irq);
Kristen Accardiffeff782005-11-02 16:24:32 -08001003 dev->pin = irq;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001004 if (irq)
1005 pci_read_config_byte(dev, PCI_INTERRUPT_LINE, &irq);
1006 dev->irq = irq;
1007}
1008
Benjamin Herrenschmidtbb209c82010-01-26 17:10:03 +00001009void set_pcie_port_type(struct pci_dev *pdev)
Yu Zhao480b93b2009-03-20 11:25:14 +08001010{
1011 int pos;
1012 u16 reg16;
Yijing Wangd0751b92015-05-21 15:05:02 +08001013 int type;
1014 struct pci_dev *parent;
Yu Zhao480b93b2009-03-20 11:25:14 +08001015
1016 pos = pci_find_capability(pdev, PCI_CAP_ID_EXP);
1017 if (!pos)
1018 return;
Kenji Kaneshige0efea002009-11-05 12:05:11 +09001019 pdev->pcie_cap = pos;
Yu Zhao480b93b2009-03-20 11:25:14 +08001020 pci_read_config_word(pdev, pos + PCI_EXP_FLAGS, &reg16);
Yijing Wang786e2282012-07-24 17:20:02 +08001021 pdev->pcie_flags_reg = reg16;
Jon Masonb03e7492011-07-20 15:20:54 -05001022 pci_read_config_word(pdev, pos + PCI_EXP_DEVCAP, &reg16);
1023 pdev->pcie_mpss = reg16 & PCI_EXP_DEVCAP_PAYLOAD;
Yijing Wangd0751b92015-05-21 15:05:02 +08001024
1025 /*
1026 * A Root Port is always the upstream end of a Link. No PCIe
1027 * component has two Links. Two Links are connected by a Switch
1028 * that has a Port on each Link and internal logic to connect the
1029 * two Ports.
1030 */
1031 type = pci_pcie_type(pdev);
1032 if (type == PCI_EXP_TYPE_ROOT_PORT)
1033 pdev->has_secondary_link = 1;
1034 else if (type == PCI_EXP_TYPE_UPSTREAM ||
1035 type == PCI_EXP_TYPE_DOWNSTREAM) {
1036 parent = pci_upstream_bridge(pdev);
Yijing Wangb35b1df2015-08-17 18:47:58 +08001037
1038 /*
1039 * Usually there's an upstream device (Root Port or Switch
1040 * Downstream Port), but we can't assume one exists.
1041 */
1042 if (parent && !parent->has_secondary_link)
Yijing Wangd0751b92015-05-21 15:05:02 +08001043 pdev->has_secondary_link = 1;
1044 }
Yu Zhao480b93b2009-03-20 11:25:14 +08001045}
1046
Benjamin Herrenschmidtbb209c82010-01-26 17:10:03 +00001047void set_pcie_hotplug_bridge(struct pci_dev *pdev)
Eric W. Biederman28760482009-09-09 14:09:24 -07001048{
Eric W. Biederman28760482009-09-09 14:09:24 -07001049 u32 reg32;
1050
Jiang Liu59875ae2012-07-24 17:20:06 +08001051 pcie_capability_read_dword(pdev, PCI_EXP_SLTCAP, &reg32);
Eric W. Biederman28760482009-09-09 14:09:24 -07001052 if (reg32 & PCI_EXP_SLTCAP_HPC)
1053 pdev->is_hotplug_bridge = 1;
1054}
1055
Stephen Hemminger0b950f02014-01-10 17:14:48 -07001056/**
Alex Williamson78916b02014-05-05 14:20:51 -06001057 * pci_ext_cfg_is_aliased - is ext config space just an alias of std config?
1058 * @dev: PCI device
1059 *
1060 * PCI Express to PCI/PCI-X Bridge Specification, rev 1.0, 4.1.4 says that
1061 * when forwarding a type1 configuration request the bridge must check that
1062 * the extended register address field is zero. The bridge is not permitted
1063 * to forward the transactions and must handle it as an Unsupported Request.
1064 * Some bridges do not follow this rule and simply drop the extended register
1065 * bits, resulting in the standard config space being aliased, every 256
1066 * bytes across the entire configuration space. Test for this condition by
1067 * comparing the first dword of each potential alias to the vendor/device ID.
1068 * Known offenders:
1069 * ASM1083/1085 PCIe-to-PCI Reversible Bridge (1b21:1080, rev 01 & 03)
1070 * AMD/ATI SBx00 PCI to PCI Bridge (1002:4384, rev 40)
1071 */
1072static bool pci_ext_cfg_is_aliased(struct pci_dev *dev)
1073{
1074#ifdef CONFIG_PCI_QUIRKS
1075 int pos;
1076 u32 header, tmp;
1077
1078 pci_read_config_dword(dev, PCI_VENDOR_ID, &header);
1079
1080 for (pos = PCI_CFG_SPACE_SIZE;
1081 pos < PCI_CFG_SPACE_EXP_SIZE; pos += PCI_CFG_SPACE_SIZE) {
1082 if (pci_read_config_dword(dev, pos, &tmp) != PCIBIOS_SUCCESSFUL
1083 || header != tmp)
1084 return false;
1085 }
1086
1087 return true;
1088#else
1089 return false;
1090#endif
1091}
1092
1093/**
Stephen Hemminger0b950f02014-01-10 17:14:48 -07001094 * pci_cfg_space_size - get the configuration space size of the PCI device.
1095 * @dev: PCI device
1096 *
1097 * Regular PCI devices have 256 bytes, but PCI-X 2 and PCI Express devices
1098 * have 4096 bytes. Even if the device is capable, that doesn't mean we can
1099 * access it. Maybe we don't have a way to generate extended config space
1100 * accesses, or the device is behind a reverse Express bridge. So we try
1101 * reading the dword at 0x100 which must either be 0 or a valid extended
1102 * capability header.
1103 */
1104static int pci_cfg_space_size_ext(struct pci_dev *dev)
1105{
1106 u32 status;
1107 int pos = PCI_CFG_SPACE_SIZE;
1108
1109 if (pci_read_config_dword(dev, pos, &status) != PCIBIOS_SUCCESSFUL)
1110 goto fail;
Alex Williamson78916b02014-05-05 14:20:51 -06001111 if (status == 0xffffffff || pci_ext_cfg_is_aliased(dev))
Stephen Hemminger0b950f02014-01-10 17:14:48 -07001112 goto fail;
1113
1114 return PCI_CFG_SPACE_EXP_SIZE;
1115
1116 fail:
1117 return PCI_CFG_SPACE_SIZE;
1118}
1119
1120int pci_cfg_space_size(struct pci_dev *dev)
1121{
1122 int pos;
1123 u32 status;
1124 u16 class;
1125
1126 class = dev->class >> 8;
1127 if (class == PCI_CLASS_BRIDGE_HOST)
1128 return pci_cfg_space_size_ext(dev);
1129
1130 if (!pci_is_pcie(dev)) {
1131 pos = pci_find_capability(dev, PCI_CAP_ID_PCIX);
1132 if (!pos)
1133 goto fail;
1134
1135 pci_read_config_dword(dev, pos + PCI_X_STATUS, &status);
1136 if (!(status & (PCI_X_STATUS_266MHZ | PCI_X_STATUS_533MHZ)))
1137 goto fail;
1138 }
1139
1140 return pci_cfg_space_size_ext(dev);
1141
1142 fail:
1143 return PCI_CFG_SPACE_SIZE;
1144}
1145
Bartlomiej Zolnierkiewicz01abc2a2007-04-23 23:19:36 +02001146#define LEGACY_IO_RESOURCE (IORESOURCE_IO | IORESOURCE_PCI_FIXED)
Randy Dunlap76e6a1d2006-12-29 16:47:29 -08001147
Guilherme G. Piccoli22b68392015-08-24 22:42:46 +10001148void pci_msi_setup_pci_dev(struct pci_dev *dev)
Michael S. Tsirkin18516172015-05-07 09:52:21 -05001149{
1150 /*
1151 * Disable the MSI hardware to avoid screaming interrupts
1152 * during boot. This is the power on reset default so
1153 * usually this should be a noop.
1154 */
1155 dev->msi_cap = pci_find_capability(dev, PCI_CAP_ID_MSI);
1156 if (dev->msi_cap)
1157 pci_msi_set_enable(dev, 0);
1158
1159 dev->msix_cap = pci_find_capability(dev, PCI_CAP_ID_MSIX);
1160 if (dev->msix_cap)
1161 pci_msix_clear_and_set_ctrl(dev, PCI_MSIX_FLAGS_ENABLE, 0);
1162}
1163
Linus Torvalds1da177e2005-04-16 15:20:36 -07001164/**
1165 * pci_setup_device - fill in class and map information of a device
1166 * @dev: the device structure to fill
1167 *
Bjorn Helgaasf7625982013-11-14 11:28:18 -07001168 * Initialize the device structure with information about the device's
Linus Torvalds1da177e2005-04-16 15:20:36 -07001169 * vendor,class,memory and IO-space addresses,IRQ lines etc.
1170 * Called at initialisation of the PCI subsystem and by CardBus services.
Yu Zhao480b93b2009-03-20 11:25:14 +08001171 * Returns 0 on success and negative if unknown type of device (not normal,
1172 * bridge or CardBus).
Linus Torvalds1da177e2005-04-16 15:20:36 -07001173 */
Yu Zhao480b93b2009-03-20 11:25:14 +08001174int pci_setup_device(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001175{
1176 u32 class;
Yu Zhao480b93b2009-03-20 11:25:14 +08001177 u8 hdr_type;
Gabe Blackbc577d22009-10-06 10:45:19 -05001178 int pos = 0;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -07001179 struct pci_bus_region region;
1180 struct resource *res;
Yu Zhao480b93b2009-03-20 11:25:14 +08001181
1182 if (pci_read_config_byte(dev, PCI_HEADER_TYPE, &hdr_type))
1183 return -EIO;
1184
1185 dev->sysdata = dev->bus->sysdata;
1186 dev->dev.parent = dev->bus->bridge;
1187 dev->dev.bus = &pci_bus_type;
1188 dev->hdr_type = hdr_type & 0x7f;
1189 dev->multifunction = !!(hdr_type & 0x80);
Yu Zhao480b93b2009-03-20 11:25:14 +08001190 dev->error_state = pci_channel_io_normal;
1191 set_pcie_port_type(dev);
1192
Yijing Wang017ffe62015-07-17 17:16:32 +08001193 pci_dev_assign_slot(dev);
Yu Zhao480b93b2009-03-20 11:25:14 +08001194 /* Assume 32-bit PCI; let 64-bit PCI cards (which are far rarer)
1195 set this higher, assuming the system even supports it. */
1196 dev->dma_mask = 0xffffffff;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001197
Greg Kroah-Hartmaneebfcfb2008-07-02 13:24:49 -07001198 dev_set_name(&dev->dev, "%04x:%02x:%02x.%d", pci_domain_nr(dev->bus),
1199 dev->bus->number, PCI_SLOT(dev->devfn),
1200 PCI_FUNC(dev->devfn));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001201
1202 pci_read_config_dword(dev, PCI_CLASS_REVISION, &class);
Auke Kokb8a3a522007-06-08 15:46:30 -07001203 dev->revision = class & 0xff;
Yinghai Lu2dd8ba92012-02-19 14:50:12 -08001204 dev->class = class >> 8; /* upper 3 bytes */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001205
Yinghai Lu2dd8ba92012-02-19 14:50:12 -08001206 dev_printk(KERN_DEBUG, &dev->dev, "[%04x:%04x] type %02x class %#08x\n",
1207 dev->vendor, dev->device, dev->hdr_type, dev->class);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001208
Yu Zhao853346e2009-03-21 22:05:11 +08001209 /* need to have dev->class ready */
1210 dev->cfg_size = pci_cfg_space_size(dev);
1211
Linus Torvalds1da177e2005-04-16 15:20:36 -07001212 /* "Unknown power state" */
Daniel Ritz3fe9d192005-08-17 15:32:19 -07001213 dev->current_state = PCI_UNKNOWN;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001214
Michael S. Tsirkin18516172015-05-07 09:52:21 -05001215 pci_msi_setup_pci_dev(dev);
1216
Linus Torvalds1da177e2005-04-16 15:20:36 -07001217 /* Early fixups, before probing the BARs */
1218 pci_fixup_device(pci_fixup_early, dev);
Yu Zhaof79b1b12009-05-28 00:25:05 +08001219 /* device class may be changed after fixup */
1220 class = dev->class >> 8;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001221
1222 switch (dev->hdr_type) { /* header type */
1223 case PCI_HEADER_TYPE_NORMAL: /* standard header */
1224 if (class == PCI_CLASS_BRIDGE_PCI)
1225 goto bad;
1226 pci_read_irq(dev);
1227 pci_read_bases(dev, 6, PCI_ROM_ADDRESS);
1228 pci_read_config_word(dev, PCI_SUBSYSTEM_VENDOR_ID, &dev->subsystem_vendor);
1229 pci_read_config_word(dev, PCI_SUBSYSTEM_ID, &dev->subsystem_device);
Alan Cox368c73d2006-10-04 00:41:26 +01001230
1231 /*
Bjorn Helgaas075eb9e2014-03-05 14:07:03 -07001232 * Do the ugly legacy mode stuff here rather than broken chip
1233 * quirk code. Legacy mode ATA controllers have fixed
1234 * addresses. These are not always echoed in BAR0-3, and
1235 * BAR0-3 in a few cases contain junk!
Alan Cox368c73d2006-10-04 00:41:26 +01001236 */
1237 if (class == PCI_CLASS_STORAGE_IDE) {
1238 u8 progif;
1239 pci_read_config_byte(dev, PCI_CLASS_PROG, &progif);
1240 if ((progif & 1) == 0) {
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -07001241 region.start = 0x1F0;
1242 region.end = 0x1F7;
1243 res = &dev->resource[0];
1244 res->flags = LEGACY_IO_RESOURCE;
Yinghai Lufc279852013-12-09 22:54:40 -08001245 pcibios_bus_to_resource(dev->bus, res, &region);
Bjorn Helgaas075eb9e2014-03-05 14:07:03 -07001246 dev_info(&dev->dev, "legacy IDE quirk: reg 0x10: %pR\n",
1247 res);
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -07001248 region.start = 0x3F6;
1249 region.end = 0x3F6;
1250 res = &dev->resource[1];
1251 res->flags = LEGACY_IO_RESOURCE;
Yinghai Lufc279852013-12-09 22:54:40 -08001252 pcibios_bus_to_resource(dev->bus, res, &region);
Bjorn Helgaas075eb9e2014-03-05 14:07:03 -07001253 dev_info(&dev->dev, "legacy IDE quirk: reg 0x14: %pR\n",
1254 res);
Alan Cox368c73d2006-10-04 00:41:26 +01001255 }
1256 if ((progif & 4) == 0) {
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -07001257 region.start = 0x170;
1258 region.end = 0x177;
1259 res = &dev->resource[2];
1260 res->flags = LEGACY_IO_RESOURCE;
Yinghai Lufc279852013-12-09 22:54:40 -08001261 pcibios_bus_to_resource(dev->bus, res, &region);
Bjorn Helgaas075eb9e2014-03-05 14:07:03 -07001262 dev_info(&dev->dev, "legacy IDE quirk: reg 0x18: %pR\n",
1263 res);
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -07001264 region.start = 0x376;
1265 region.end = 0x376;
1266 res = &dev->resource[3];
1267 res->flags = LEGACY_IO_RESOURCE;
Yinghai Lufc279852013-12-09 22:54:40 -08001268 pcibios_bus_to_resource(dev->bus, res, &region);
Bjorn Helgaas075eb9e2014-03-05 14:07:03 -07001269 dev_info(&dev->dev, "legacy IDE quirk: reg 0x1c: %pR\n",
1270 res);
Alan Cox368c73d2006-10-04 00:41:26 +01001271 }
1272 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001273 break;
1274
1275 case PCI_HEADER_TYPE_BRIDGE: /* bridge header */
1276 if (class != PCI_CLASS_BRIDGE_PCI)
1277 goto bad;
1278 /* The PCI-to-PCI bridge spec requires that subtractive
1279 decoding (i.e. transparent) bridge must have programming
Bjorn Helgaasf7625982013-11-14 11:28:18 -07001280 interface code of 0x01. */
Kristen Accardi3efd2732005-11-02 16:55:49 -08001281 pci_read_irq(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001282 dev->transparent = ((dev->class & 0xff) == 1);
1283 pci_read_bases(dev, 2, PCI_ROM_ADDRESS1);
Eric W. Biederman28760482009-09-09 14:09:24 -07001284 set_pcie_hotplug_bridge(dev);
Gabe Blackbc577d22009-10-06 10:45:19 -05001285 pos = pci_find_capability(dev, PCI_CAP_ID_SSVID);
1286 if (pos) {
1287 pci_read_config_word(dev, pos + PCI_SSVID_VENDOR_ID, &dev->subsystem_vendor);
1288 pci_read_config_word(dev, pos + PCI_SSVID_DEVICE_ID, &dev->subsystem_device);
1289 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001290 break;
1291
1292 case PCI_HEADER_TYPE_CARDBUS: /* CardBus bridge header */
1293 if (class != PCI_CLASS_BRIDGE_CARDBUS)
1294 goto bad;
1295 pci_read_irq(dev);
1296 pci_read_bases(dev, 1, 0);
1297 pci_read_config_word(dev, PCI_CB_SUBSYSTEM_VENDOR_ID, &dev->subsystem_vendor);
1298 pci_read_config_word(dev, PCI_CB_SUBSYSTEM_ID, &dev->subsystem_device);
1299 break;
1300
1301 default: /* unknown header */
Ryan Desfosses227f0642014-04-18 20:13:50 -04001302 dev_err(&dev->dev, "unknown header type %02x, ignoring device\n",
1303 dev->hdr_type);
Yu Zhao480b93b2009-03-20 11:25:14 +08001304 return -EIO;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001305
1306 bad:
Ryan Desfosses227f0642014-04-18 20:13:50 -04001307 dev_err(&dev->dev, "ignoring class %#08x (doesn't match header type %02x)\n",
1308 dev->class, dev->hdr_type);
Bjorn Helgaas2b4aed12015-06-19 16:20:58 -05001309 dev->class = PCI_CLASS_NOT_DEFINED << 8;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001310 }
1311
1312 /* We found a fine healthy device, go go go... */
1313 return 0;
1314}
1315
Bjorn Helgaas9dae3a92015-08-20 16:08:27 -05001316static void pci_configure_mps(struct pci_dev *dev)
1317{
1318 struct pci_dev *bridge = pci_upstream_bridge(dev);
Keith Busch27d868b2015-08-24 08:48:16 -05001319 int mps, p_mps, rc;
Bjorn Helgaas9dae3a92015-08-20 16:08:27 -05001320
1321 if (!pci_is_pcie(dev) || !bridge || !pci_is_pcie(bridge))
1322 return;
1323
1324 mps = pcie_get_mps(dev);
1325 p_mps = pcie_get_mps(bridge);
1326
1327 if (mps == p_mps)
1328 return;
1329
1330 if (pcie_bus_config == PCIE_BUS_TUNE_OFF) {
1331 dev_warn(&dev->dev, "Max Payload Size %d, but upstream %s set to %d; if necessary, use \"pci=pcie_bus_safe\" and report a bug\n",
1332 mps, pci_name(bridge), p_mps);
1333 return;
1334 }
Keith Busch27d868b2015-08-24 08:48:16 -05001335
1336 /*
1337 * Fancier MPS configuration is done later by
1338 * pcie_bus_configure_settings()
1339 */
1340 if (pcie_bus_config != PCIE_BUS_DEFAULT)
1341 return;
1342
1343 rc = pcie_set_mps(dev, p_mps);
1344 if (rc) {
1345 dev_warn(&dev->dev, "can't set Max Payload Size to %d; if necessary, use \"pci=pcie_bus_safe\" and report a bug\n",
1346 p_mps);
1347 return;
1348 }
1349
1350 dev_info(&dev->dev, "Max Payload Size set to %d (was %d, max %d)\n",
1351 p_mps, mps, 128 << dev->pcie_mpss);
Bjorn Helgaas9dae3a92015-08-20 16:08:27 -05001352}
1353
Bjorn Helgaas589fcc22014-09-12 20:02:00 -06001354static struct hpp_type0 pci_default_type0 = {
1355 .revision = 1,
1356 .cache_line_size = 8,
1357 .latency_timer = 0x40,
1358 .enable_serr = 0,
1359 .enable_perr = 0,
1360};
1361
1362static void program_hpp_type0(struct pci_dev *dev, struct hpp_type0 *hpp)
1363{
1364 u16 pci_cmd, pci_bctl;
1365
Bjorn Helgaasc6285fc2014-08-29 18:10:19 -06001366 if (!hpp)
Bjorn Helgaas589fcc22014-09-12 20:02:00 -06001367 hpp = &pci_default_type0;
Bjorn Helgaas589fcc22014-09-12 20:02:00 -06001368
1369 if (hpp->revision > 1) {
1370 dev_warn(&dev->dev,
1371 "PCI settings rev %d not supported; using defaults\n",
1372 hpp->revision);
1373 hpp = &pci_default_type0;
1374 }
1375
1376 pci_write_config_byte(dev, PCI_CACHE_LINE_SIZE, hpp->cache_line_size);
1377 pci_write_config_byte(dev, PCI_LATENCY_TIMER, hpp->latency_timer);
1378 pci_read_config_word(dev, PCI_COMMAND, &pci_cmd);
1379 if (hpp->enable_serr)
1380 pci_cmd |= PCI_COMMAND_SERR;
Bjorn Helgaas589fcc22014-09-12 20:02:00 -06001381 if (hpp->enable_perr)
1382 pci_cmd |= PCI_COMMAND_PARITY;
Bjorn Helgaas589fcc22014-09-12 20:02:00 -06001383 pci_write_config_word(dev, PCI_COMMAND, pci_cmd);
1384
1385 /* Program bridge control value */
1386 if ((dev->class >> 8) == PCI_CLASS_BRIDGE_PCI) {
1387 pci_write_config_byte(dev, PCI_SEC_LATENCY_TIMER,
1388 hpp->latency_timer);
1389 pci_read_config_word(dev, PCI_BRIDGE_CONTROL, &pci_bctl);
1390 if (hpp->enable_serr)
1391 pci_bctl |= PCI_BRIDGE_CTL_SERR;
Bjorn Helgaas589fcc22014-09-12 20:02:00 -06001392 if (hpp->enable_perr)
1393 pci_bctl |= PCI_BRIDGE_CTL_PARITY;
Bjorn Helgaas589fcc22014-09-12 20:02:00 -06001394 pci_write_config_word(dev, PCI_BRIDGE_CONTROL, pci_bctl);
1395 }
1396}
1397
1398static void program_hpp_type1(struct pci_dev *dev, struct hpp_type1 *hpp)
1399{
1400 if (hpp)
1401 dev_warn(&dev->dev, "PCI-X settings not supported\n");
1402}
1403
1404static void program_hpp_type2(struct pci_dev *dev, struct hpp_type2 *hpp)
1405{
1406 int pos;
1407 u32 reg32;
1408
1409 if (!hpp)
1410 return;
1411
1412 if (hpp->revision > 1) {
1413 dev_warn(&dev->dev, "PCIe settings rev %d not supported\n",
1414 hpp->revision);
1415 return;
1416 }
1417
Bjorn Helgaas302328c2014-09-03 13:26:29 -06001418 /*
1419 * Don't allow _HPX to change MPS or MRRS settings. We manage
1420 * those to make sure they're consistent with the rest of the
1421 * platform.
1422 */
1423 hpp->pci_exp_devctl_and |= PCI_EXP_DEVCTL_PAYLOAD |
1424 PCI_EXP_DEVCTL_READRQ;
1425 hpp->pci_exp_devctl_or &= ~(PCI_EXP_DEVCTL_PAYLOAD |
1426 PCI_EXP_DEVCTL_READRQ);
1427
Bjorn Helgaas589fcc22014-09-12 20:02:00 -06001428 /* Initialize Device Control Register */
1429 pcie_capability_clear_and_set_word(dev, PCI_EXP_DEVCTL,
1430 ~hpp->pci_exp_devctl_and, hpp->pci_exp_devctl_or);
1431
1432 /* Initialize Link Control Register */
Yinghai Lu7a1562d2014-11-11 12:09:46 -08001433 if (pcie_cap_has_lnkctl(dev))
Bjorn Helgaas589fcc22014-09-12 20:02:00 -06001434 pcie_capability_clear_and_set_word(dev, PCI_EXP_LNKCTL,
1435 ~hpp->pci_exp_lnkctl_and, hpp->pci_exp_lnkctl_or);
1436
1437 /* Find Advanced Error Reporting Enhanced Capability */
1438 pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ERR);
1439 if (!pos)
1440 return;
1441
1442 /* Initialize Uncorrectable Error Mask Register */
1443 pci_read_config_dword(dev, pos + PCI_ERR_UNCOR_MASK, &reg32);
1444 reg32 = (reg32 & hpp->unc_err_mask_and) | hpp->unc_err_mask_or;
1445 pci_write_config_dword(dev, pos + PCI_ERR_UNCOR_MASK, reg32);
1446
1447 /* Initialize Uncorrectable Error Severity Register */
1448 pci_read_config_dword(dev, pos + PCI_ERR_UNCOR_SEVER, &reg32);
1449 reg32 = (reg32 & hpp->unc_err_sever_and) | hpp->unc_err_sever_or;
1450 pci_write_config_dword(dev, pos + PCI_ERR_UNCOR_SEVER, reg32);
1451
1452 /* Initialize Correctable Error Mask Register */
1453 pci_read_config_dword(dev, pos + PCI_ERR_COR_MASK, &reg32);
1454 reg32 = (reg32 & hpp->cor_err_mask_and) | hpp->cor_err_mask_or;
1455 pci_write_config_dword(dev, pos + PCI_ERR_COR_MASK, reg32);
1456
1457 /* Initialize Advanced Error Capabilities and Control Register */
1458 pci_read_config_dword(dev, pos + PCI_ERR_CAP, &reg32);
1459 reg32 = (reg32 & hpp->adv_err_cap_and) | hpp->adv_err_cap_or;
1460 pci_write_config_dword(dev, pos + PCI_ERR_CAP, reg32);
1461
1462 /*
1463 * FIXME: The following two registers are not supported yet.
1464 *
1465 * o Secondary Uncorrectable Error Severity Register
1466 * o Secondary Uncorrectable Error Mask Register
1467 */
1468}
1469
Bjorn Helgaas6cd33642014-08-27 14:29:47 -06001470static void pci_configure_device(struct pci_dev *dev)
1471{
1472 struct hotplug_params hpp;
1473 int ret;
1474
Bjorn Helgaas9dae3a92015-08-20 16:08:27 -05001475 pci_configure_mps(dev);
1476
Bjorn Helgaas6cd33642014-08-27 14:29:47 -06001477 memset(&hpp, 0, sizeof(hpp));
1478 ret = pci_get_hp_params(dev, &hpp);
1479 if (ret)
1480 return;
1481
1482 program_hpp_type2(dev, hpp.t2);
1483 program_hpp_type1(dev, hpp.t1);
1484 program_hpp_type0(dev, hpp.t0);
1485}
1486
Zhao, Yu201de562008-10-13 19:49:55 +08001487static void pci_release_capabilities(struct pci_dev *dev)
1488{
1489 pci_vpd_release(dev);
Yu Zhaod1b054d2009-03-20 11:25:11 +08001490 pci_iov_release(dev);
Yinghai Luf7968412012-02-11 00:18:30 -08001491 pci_free_cap_save_buffers(dev);
Zhao, Yu201de562008-10-13 19:49:55 +08001492}
1493
Linus Torvalds1da177e2005-04-16 15:20:36 -07001494/**
1495 * pci_release_dev - free a pci device structure when all users of it are finished.
1496 * @dev: device that's been disconnected
1497 *
1498 * Will be called only by the device core when all users of this pci device are
1499 * done.
1500 */
1501static void pci_release_dev(struct device *dev)
1502{
Rafael J. Wysocki04480092014-02-01 15:38:29 +01001503 struct pci_dev *pci_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001504
Rafael J. Wysocki04480092014-02-01 15:38:29 +01001505 pci_dev = to_pci_dev(dev);
Zhao, Yu201de562008-10-13 19:49:55 +08001506 pci_release_capabilities(pci_dev);
Benjamin Herrenschmidt98d9f30c82011-04-11 11:37:07 +10001507 pci_release_of_node(pci_dev);
Sebastian Ott6ae32c52013-06-04 19:18:14 +02001508 pcibios_release_device(pci_dev);
Gu Zheng8b1fce02013-05-25 21:48:31 +08001509 pci_bus_put(pci_dev->bus);
Alex Williamson782a9852014-05-20 08:53:21 -06001510 kfree(pci_dev->driver_override);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001511 kfree(pci_dev);
1512}
1513
Gu Zheng3c6e6ae2013-05-25 21:48:30 +08001514struct pci_dev *pci_alloc_dev(struct pci_bus *bus)
Michael Ellerman65891212007-04-05 17:19:08 +10001515{
1516 struct pci_dev *dev;
1517
1518 dev = kzalloc(sizeof(struct pci_dev), GFP_KERNEL);
1519 if (!dev)
1520 return NULL;
1521
Michael Ellerman65891212007-04-05 17:19:08 +10001522 INIT_LIST_HEAD(&dev->bus_list);
Brian King88e7b162013-04-08 03:05:07 +00001523 dev->dev.type = &pci_dev_type;
Gu Zheng3c6e6ae2013-05-25 21:48:30 +08001524 dev->bus = pci_bus_get(bus);
Michael Ellerman65891212007-04-05 17:19:08 +10001525
1526 return dev;
1527}
Gu Zheng3c6e6ae2013-05-25 21:48:30 +08001528EXPORT_SYMBOL(pci_alloc_dev);
1529
Yinghai Luefdc87d2012-01-27 10:55:10 -08001530bool pci_bus_read_dev_vendor_id(struct pci_bus *bus, int devfn, u32 *l,
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04001531 int crs_timeout)
Yinghai Luefdc87d2012-01-27 10:55:10 -08001532{
1533 int delay = 1;
1534
1535 if (pci_bus_read_config_dword(bus, devfn, PCI_VENDOR_ID, l))
1536 return false;
1537
1538 /* some broken boards return 0 or ~0 if a slot is empty: */
1539 if (*l == 0xffffffff || *l == 0x00000000 ||
1540 *l == 0x0000ffff || *l == 0xffff0000)
1541 return false;
1542
Rajat Jain89665a62014-09-08 14:19:49 -07001543 /*
1544 * Configuration Request Retry Status. Some root ports return the
1545 * actual device ID instead of the synthetic ID (0xFFFF) required
1546 * by the PCIe spec. Ignore the device ID and only check for
1547 * (vendor id == 1).
1548 */
1549 while ((*l & 0xffff) == 0x0001) {
Yinghai Luefdc87d2012-01-27 10:55:10 -08001550 if (!crs_timeout)
1551 return false;
1552
1553 msleep(delay);
1554 delay *= 2;
1555 if (pci_bus_read_config_dword(bus, devfn, PCI_VENDOR_ID, l))
1556 return false;
1557 /* Card hasn't responded in 60 seconds? Must be stuck. */
1558 if (delay > crs_timeout) {
Ryan Desfosses227f0642014-04-18 20:13:50 -04001559 printk(KERN_WARNING "pci %04x:%02x:%02x.%d: not responding\n",
1560 pci_domain_nr(bus), bus->number, PCI_SLOT(devfn),
1561 PCI_FUNC(devfn));
Yinghai Luefdc87d2012-01-27 10:55:10 -08001562 return false;
1563 }
1564 }
1565
1566 return true;
1567}
1568EXPORT_SYMBOL(pci_bus_read_dev_vendor_id);
1569
Linus Torvalds1da177e2005-04-16 15:20:36 -07001570/*
1571 * Read the config data for a PCI device, sanity-check it
1572 * and fill in the dev structure...
1573 */
Adrian Bunk7f7b5de2008-04-18 13:53:55 -07001574static struct pci_dev *pci_scan_device(struct pci_bus *bus, int devfn)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001575{
1576 struct pci_dev *dev;
1577 u32 l;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001578
Yinghai Luefdc87d2012-01-27 10:55:10 -08001579 if (!pci_bus_read_dev_vendor_id(bus, devfn, &l, 60*1000))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001580 return NULL;
1581
Gu Zheng8b1fce02013-05-25 21:48:31 +08001582 dev = pci_alloc_dev(bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001583 if (!dev)
1584 return NULL;
1585
Linus Torvalds1da177e2005-04-16 15:20:36 -07001586 dev->devfn = devfn;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001587 dev->vendor = l & 0xffff;
1588 dev->device = (l >> 16) & 0xffff;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001589
Benjamin Herrenschmidt98d9f30c82011-04-11 11:37:07 +10001590 pci_set_of_node(dev);
1591
Yu Zhao480b93b2009-03-20 11:25:14 +08001592 if (pci_setup_device(dev)) {
Gu Zheng8b1fce02013-05-25 21:48:31 +08001593 pci_bus_put(dev->bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001594 kfree(dev);
1595 return NULL;
1596 }
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001597
1598 return dev;
1599}
1600
Zhao, Yu201de562008-10-13 19:49:55 +08001601static void pci_init_capabilities(struct pci_dev *dev)
1602{
Sean O. Stalley938174e2015-10-29 17:35:39 -05001603 /* Enhanced Allocation */
1604 pci_ea_init(dev);
1605
Zhao, Yu201de562008-10-13 19:49:55 +08001606 /* MSI/MSI-X list */
1607 pci_msi_init_pci_dev(dev);
1608
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01001609 /* Buffers for saving PCIe and PCI-X capabilities */
1610 pci_allocate_cap_save_buffers(dev);
1611
Zhao, Yu201de562008-10-13 19:49:55 +08001612 /* Power Management */
1613 pci_pm_init(dev);
1614
1615 /* Vital Product Data */
1616 pci_vpd_pci22_init(dev);
Yu Zhao58c3a722008-10-14 14:02:53 +08001617
1618 /* Alternative Routing-ID Forwarding */
Yijing Wang31ab2472013-01-15 11:12:17 +08001619 pci_configure_ari(dev);
Yu Zhaod1b054d2009-03-20 11:25:11 +08001620
1621 /* Single Root I/O Virtualization */
1622 pci_iov_init(dev);
Allen Kayae21ee62009-10-07 10:27:17 -07001623
Bjorn Helgaasedc90fe2015-07-17 15:05:46 -05001624 /* Address Translation Services */
1625 pci_ats_init(dev);
1626
Allen Kayae21ee62009-10-07 10:27:17 -07001627 /* Enable ACS P2P upstream forwarding */
Chris Wright5d990b62009-12-04 12:15:21 -08001628 pci_enable_acs(dev);
Taku Izumib07461a2015-09-17 10:09:37 -05001629
1630 pci_cleanup_aer_error_status_regs(dev);
Zhao, Yu201de562008-10-13 19:49:55 +08001631}
1632
Marc Zyngier098259e2015-10-02 10:19:32 +01001633/*
1634 * This is the equivalent of pci_host_bridge_msi_domain that acts on
1635 * devices. Firmware interfaces that can select the MSI domain on a
1636 * per-device basis should be called from here.
1637 */
1638static struct irq_domain *pci_dev_msi_domain(struct pci_dev *dev)
1639{
1640 struct irq_domain *d;
1641
1642 /*
1643 * If a domain has been set through the pcibios_add_device
1644 * callback, then this is the one (platform code knows best).
1645 */
1646 d = dev_get_msi_domain(&dev->dev);
1647 if (d)
1648 return d;
1649
Marc Zyngier54fa97e2015-10-02 14:43:06 +01001650 /*
1651 * Let's see if we have a firmware interface able to provide
1652 * the domain.
1653 */
1654 d = pci_msi_get_device_domain(dev);
1655 if (d)
1656 return d;
1657
Marc Zyngier098259e2015-10-02 10:19:32 +01001658 return NULL;
1659}
1660
Marc Zyngier44aa0c62015-07-28 14:46:11 +01001661static void pci_set_msi_domain(struct pci_dev *dev)
1662{
Marc Zyngier098259e2015-10-02 10:19:32 +01001663 struct irq_domain *d;
1664
Marc Zyngier44aa0c62015-07-28 14:46:11 +01001665 /*
Marc Zyngier098259e2015-10-02 10:19:32 +01001666 * If the platform or firmware interfaces cannot supply a
1667 * device-specific MSI domain, then inherit the default domain
1668 * from the host bridge itself.
Marc Zyngier44aa0c62015-07-28 14:46:11 +01001669 */
Marc Zyngier098259e2015-10-02 10:19:32 +01001670 d = pci_dev_msi_domain(dev);
1671 if (!d)
1672 d = dev_get_msi_domain(&dev->bus->dev);
1673
1674 dev_set_msi_domain(&dev->dev, d);
Marc Zyngier44aa0c62015-07-28 14:46:11 +01001675}
1676
Suthikulpanit, Suravee50230712015-10-28 15:50:53 -07001677/**
1678 * pci_dma_configure - Setup DMA configuration
1679 * @dev: ptr to pci_dev struct of the PCI device
1680 *
1681 * Function to update PCI devices's DMA configuration using the same
Suthikulpanit, Suravee29dbe1f2015-10-28 15:50:54 -07001682 * info from the OF node or ACPI node of host bridge's parent (if any).
Suthikulpanit, Suravee50230712015-10-28 15:50:53 -07001683 */
1684static void pci_dma_configure(struct pci_dev *dev)
1685{
1686 struct device *bridge = pci_get_host_bridge_device(dev);
1687
1688 if (IS_ENABLED(CONFIG_OF) && dev->dev.of_node) {
1689 if (bridge->parent)
1690 of_dma_configure(&dev->dev, bridge->parent->of_node);
Suthikulpanit, Suravee29dbe1f2015-10-28 15:50:54 -07001691 } else if (has_acpi_companion(bridge)) {
1692 struct acpi_device *adev = to_acpi_device_node(bridge->fwnode);
1693 enum dev_dma_attr attr = acpi_get_dma_attr(adev);
1694
1695 if (attr == DEV_DMA_NOT_SUPPORTED)
1696 dev_warn(&dev->dev, "DMA not supported.\n");
1697 else
1698 arch_setup_dma_ops(&dev->dev, 0, 0, NULL,
1699 attr == DEV_DMA_COHERENT);
Suthikulpanit, Suravee50230712015-10-28 15:50:53 -07001700 }
1701
1702 pci_put_host_bridge_device(bridge);
1703}
1704
Sam Ravnborg96bde062007-03-26 21:53:30 -08001705void pci_device_add(struct pci_dev *dev, struct pci_bus *bus)
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001706{
Yinghai Lu4f535092013-01-21 13:20:52 -08001707 int ret;
1708
Bjorn Helgaas6cd33642014-08-27 14:29:47 -06001709 pci_configure_device(dev);
1710
Linus Torvalds1da177e2005-04-16 15:20:36 -07001711 device_initialize(&dev->dev);
1712 dev->dev.release = pci_release_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001713
Yinghai Lu7629d192013-01-21 13:20:44 -08001714 set_dev_node(&dev->dev, pcibus_to_node(bus));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001715 dev->dev.dma_mask = &dev->dma_mask;
FUJITA Tomonori4d57cdf2008-02-04 22:27:55 -08001716 dev->dev.dma_parms = &dev->dma_parms;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001717 dev->dev.coherent_dma_mask = 0xffffffffull;
Suthikulpanit, Suravee50230712015-10-28 15:50:53 -07001718 pci_dma_configure(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001719
FUJITA Tomonori4d57cdf2008-02-04 22:27:55 -08001720 pci_set_dma_max_seg_size(dev, 65536);
FUJITA Tomonori59fc67d2008-02-04 22:28:14 -08001721 pci_set_dma_seg_boundary(dev, 0xffffffff);
FUJITA Tomonori4d57cdf2008-02-04 22:27:55 -08001722
Linus Torvalds1da177e2005-04-16 15:20:36 -07001723 /* Fix up broken headers */
1724 pci_fixup_device(pci_fixup_header, dev);
1725
Yinghai Lu2069ecf2012-02-15 21:40:31 -08001726 /* moved out from quirk header fixup code */
1727 pci_reassigndev_resource_alignment(dev);
1728
Rafael J. Wysocki4b77b0a2009-09-09 23:49:59 +02001729 /* Clear the state_saved flag. */
1730 dev->state_saved = false;
1731
Zhao, Yu201de562008-10-13 19:49:55 +08001732 /* Initialize various capabilities */
1733 pci_init_capabilities(dev);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001734
Linus Torvalds1da177e2005-04-16 15:20:36 -07001735 /*
1736 * Add the device to our list of discovered devices
1737 * and the bus list for fixup functions, etc.
1738 */
Zhang Yanmind71374d2006-06-02 12:35:43 +08001739 down_write(&pci_bus_sem);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001740 list_add_tail(&dev->bus_list, &bus->devices);
Zhang Yanmind71374d2006-06-02 12:35:43 +08001741 up_write(&pci_bus_sem);
Yinghai Lu4f535092013-01-21 13:20:52 -08001742
Yinghai Lu4f535092013-01-21 13:20:52 -08001743 ret = pcibios_add_device(dev);
1744 WARN_ON(ret < 0);
1745
Marc Zyngier44aa0c62015-07-28 14:46:11 +01001746 /* Setup MSI irq domain */
1747 pci_set_msi_domain(dev);
1748
Yinghai Lu4f535092013-01-21 13:20:52 -08001749 /* Notifier could use PCI capabilities */
1750 dev->match_driver = false;
1751 ret = device_add(&dev->dev);
1752 WARN_ON(ret < 0);
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001753}
1754
Bjorn Helgaas10874f52014-04-14 16:11:40 -06001755struct pci_dev *pci_scan_single_device(struct pci_bus *bus, int devfn)
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001756{
1757 struct pci_dev *dev;
1758
Trent Piepho90bdb312009-03-20 14:56:00 -06001759 dev = pci_get_slot(bus, devfn);
1760 if (dev) {
1761 pci_dev_put(dev);
1762 return dev;
1763 }
1764
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001765 dev = pci_scan_device(bus, devfn);
1766 if (!dev)
1767 return NULL;
1768
1769 pci_device_add(dev, bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001770
1771 return dev;
1772}
Adrian Bunkb73e9682007-11-21 15:07:11 -08001773EXPORT_SYMBOL(pci_scan_single_device);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001774
Yijing Wangb1bd58e2013-01-25 09:12:31 -07001775static unsigned next_fn(struct pci_bus *bus, struct pci_dev *dev, unsigned fn)
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001776{
Yijing Wangb1bd58e2013-01-25 09:12:31 -07001777 int pos;
1778 u16 cap = 0;
1779 unsigned next_fn;
Matthew Wilcox4fb88c12010-01-17 14:01:41 -07001780
Yijing Wangb1bd58e2013-01-25 09:12:31 -07001781 if (pci_ari_enabled(bus)) {
1782 if (!dev)
1783 return 0;
1784 pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ARI);
1785 if (!pos)
1786 return 0;
Matthew Wilcox4fb88c12010-01-17 14:01:41 -07001787
Yijing Wangb1bd58e2013-01-25 09:12:31 -07001788 pci_read_config_word(dev, pos + PCI_ARI_CAP, &cap);
1789 next_fn = PCI_ARI_CAP_NFN(cap);
1790 if (next_fn <= fn)
1791 return 0; /* protect against malformed list */
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001792
Yijing Wangb1bd58e2013-01-25 09:12:31 -07001793 return next_fn;
1794 }
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001795
Yijing Wangb1bd58e2013-01-25 09:12:31 -07001796 /* dev may be NULL for non-contiguous multifunction devices */
1797 if (!dev || dev->multifunction)
1798 return (fn + 1) % 8;
1799
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001800 return 0;
1801}
1802
1803static int only_one_child(struct pci_bus *bus)
1804{
1805 struct pci_dev *parent = bus->self;
Bjorn Helgaas284f5f92012-04-30 15:21:02 -06001806
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001807 if (!parent || !pci_is_pcie(parent))
1808 return 0;
Yijing Wang62f87c02012-07-24 17:20:03 +08001809 if (pci_pcie_type(parent) == PCI_EXP_TYPE_ROOT_PORT)
Bjorn Helgaas284f5f92012-04-30 15:21:02 -06001810 return 1;
Yijing Wang777e61e2015-05-21 15:05:04 +08001811 if (parent->has_secondary_link &&
Bjorn Helgaas284f5f92012-04-30 15:21:02 -06001812 !pci_has_flag(PCI_SCAN_ALL_PCIE_DEVS))
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001813 return 1;
1814 return 0;
1815}
1816
Linus Torvalds1da177e2005-04-16 15:20:36 -07001817/**
1818 * pci_scan_slot - scan a PCI slot on a bus for devices.
1819 * @bus: PCI bus to scan
1820 * @devfn: slot number to scan (must have zero function.)
1821 *
1822 * Scan a PCI slot on the specified PCI bus for devices, adding
1823 * discovered devices to the @bus->devices list. New devices
Greg Kroah-Hartman8a1bc902008-02-14 14:56:56 -08001824 * will not have is_added set.
Trent Piepho1b69dfc2009-03-20 14:56:05 -06001825 *
1826 * Returns the number of new devices found.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001827 */
Sam Ravnborg96bde062007-03-26 21:53:30 -08001828int pci_scan_slot(struct pci_bus *bus, int devfn)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001829{
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001830 unsigned fn, nr = 0;
Trent Piepho1b69dfc2009-03-20 14:56:05 -06001831 struct pci_dev *dev;
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001832
1833 if (only_one_child(bus) && (devfn > 0))
1834 return 0; /* Already scanned the entire slot */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001835
Trent Piepho1b69dfc2009-03-20 14:56:05 -06001836 dev = pci_scan_single_device(bus, devfn);
Matthew Wilcox4fb88c12010-01-17 14:01:41 -07001837 if (!dev)
1838 return 0;
1839 if (!dev->is_added)
Trent Piepho1b69dfc2009-03-20 14:56:05 -06001840 nr++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001841
Yijing Wangb1bd58e2013-01-25 09:12:31 -07001842 for (fn = next_fn(bus, dev, 0); fn > 0; fn = next_fn(bus, dev, fn)) {
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001843 dev = pci_scan_single_device(bus, devfn + fn);
1844 if (dev) {
1845 if (!dev->is_added)
1846 nr++;
1847 dev->multifunction = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001848 }
1849 }
Shaohua Li7d715a62008-02-25 09:46:41 +08001850
Shaohua Li149e1632008-07-23 10:32:31 +08001851 /* only one slot has pcie device */
1852 if (bus->self && nr)
Shaohua Li7d715a62008-02-25 09:46:41 +08001853 pcie_aspm_init_link_state(bus->self);
1854
Linus Torvalds1da177e2005-04-16 15:20:36 -07001855 return nr;
1856}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001857EXPORT_SYMBOL(pci_scan_slot);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001858
Jon Masonb03e7492011-07-20 15:20:54 -05001859static int pcie_find_smpss(struct pci_dev *dev, void *data)
1860{
1861 u8 *smpss = data;
1862
1863 if (!pci_is_pcie(dev))
1864 return 0;
1865
Yijing Wangd4aa68f2013-08-22 11:24:47 +08001866 /*
1867 * We don't have a way to change MPS settings on devices that have
1868 * drivers attached. A hot-added device might support only the minimum
1869 * MPS setting (MPS=128). Therefore, if the fabric contains a bridge
1870 * where devices may be hot-added, we limit the fabric MPS to 128 so
1871 * hot-added devices will work correctly.
1872 *
1873 * However, if we hot-add a device to a slot directly below a Root
1874 * Port, it's impossible for there to be other existing devices below
1875 * the port. We don't limit the MPS in this case because we can
1876 * reconfigure MPS on both the Root Port and the hot-added device,
1877 * and there are no other devices involved.
1878 *
1879 * Note that this PCIE_BUS_SAFE path assumes no peer-to-peer DMA.
Jon Masonb03e7492011-07-20 15:20:54 -05001880 */
Yijing Wangd4aa68f2013-08-22 11:24:47 +08001881 if (dev->is_hotplug_bridge &&
1882 pci_pcie_type(dev) != PCI_EXP_TYPE_ROOT_PORT)
Jon Masonb03e7492011-07-20 15:20:54 -05001883 *smpss = 0;
1884
1885 if (*smpss > dev->pcie_mpss)
1886 *smpss = dev->pcie_mpss;
1887
1888 return 0;
1889}
1890
1891static void pcie_write_mps(struct pci_dev *dev, int mps)
1892{
Jon Mason62f392e2011-10-14 14:56:14 -05001893 int rc;
Jon Masonb03e7492011-07-20 15:20:54 -05001894
1895 if (pcie_bus_config == PCIE_BUS_PERFORMANCE) {
Jon Mason62f392e2011-10-14 14:56:14 -05001896 mps = 128 << dev->pcie_mpss;
Jon Masonb03e7492011-07-20 15:20:54 -05001897
Yijing Wang62f87c02012-07-24 17:20:03 +08001898 if (pci_pcie_type(dev) != PCI_EXP_TYPE_ROOT_PORT &&
1899 dev->bus->self)
Jon Mason62f392e2011-10-14 14:56:14 -05001900 /* For "Performance", the assumption is made that
Jon Masonb03e7492011-07-20 15:20:54 -05001901 * downstream communication will never be larger than
1902 * the MRRS. So, the MPS only needs to be configured
1903 * for the upstream communication. This being the case,
1904 * walk from the top down and set the MPS of the child
1905 * to that of the parent bus.
Jon Mason62f392e2011-10-14 14:56:14 -05001906 *
1907 * Configure the device MPS with the smaller of the
1908 * device MPSS or the bridge MPS (which is assumed to be
1909 * properly configured at this point to the largest
1910 * allowable MPS based on its parent bus).
Jon Masonb03e7492011-07-20 15:20:54 -05001911 */
Jon Mason62f392e2011-10-14 14:56:14 -05001912 mps = min(mps, pcie_get_mps(dev->bus->self));
Jon Masonb03e7492011-07-20 15:20:54 -05001913 }
1914
1915 rc = pcie_set_mps(dev, mps);
1916 if (rc)
1917 dev_err(&dev->dev, "Failed attempting to set the MPS\n");
1918}
1919
Jon Mason62f392e2011-10-14 14:56:14 -05001920static void pcie_write_mrrs(struct pci_dev *dev)
Jon Masonb03e7492011-07-20 15:20:54 -05001921{
Jon Mason62f392e2011-10-14 14:56:14 -05001922 int rc, mrrs;
Jon Masonb03e7492011-07-20 15:20:54 -05001923
Jon Masoned2888e2011-09-08 16:41:18 -05001924 /* In the "safe" case, do not configure the MRRS. There appear to be
1925 * issues with setting MRRS to 0 on a number of devices.
1926 */
Jon Masoned2888e2011-09-08 16:41:18 -05001927 if (pcie_bus_config != PCIE_BUS_PERFORMANCE)
1928 return;
Jon Masonb03e7492011-07-20 15:20:54 -05001929
Jon Masoned2888e2011-09-08 16:41:18 -05001930 /* For Max performance, the MRRS must be set to the largest supported
1931 * value. However, it cannot be configured larger than the MPS the
Jon Mason62f392e2011-10-14 14:56:14 -05001932 * device or the bus can support. This should already be properly
1933 * configured by a prior call to pcie_write_mps.
Jon Masoned2888e2011-09-08 16:41:18 -05001934 */
Jon Mason62f392e2011-10-14 14:56:14 -05001935 mrrs = pcie_get_mps(dev);
Jon Masonb03e7492011-07-20 15:20:54 -05001936
1937 /* MRRS is a R/W register. Invalid values can be written, but a
Jon Masoned2888e2011-09-08 16:41:18 -05001938 * subsequent read will verify if the value is acceptable or not.
Jon Masonb03e7492011-07-20 15:20:54 -05001939 * If the MRRS value provided is not acceptable (e.g., too large),
1940 * shrink the value until it is acceptable to the HW.
Bjorn Helgaasf7625982013-11-14 11:28:18 -07001941 */
Jon Masonb03e7492011-07-20 15:20:54 -05001942 while (mrrs != pcie_get_readrq(dev) && mrrs >= 128) {
1943 rc = pcie_set_readrq(dev, mrrs);
Jon Mason62f392e2011-10-14 14:56:14 -05001944 if (!rc)
1945 break;
Jon Masonb03e7492011-07-20 15:20:54 -05001946
Jon Mason62f392e2011-10-14 14:56:14 -05001947 dev_warn(&dev->dev, "Failed attempting to set the MRRS\n");
Jon Masonb03e7492011-07-20 15:20:54 -05001948 mrrs /= 2;
1949 }
Jon Mason62f392e2011-10-14 14:56:14 -05001950
1951 if (mrrs < 128)
Ryan Desfosses227f0642014-04-18 20:13:50 -04001952 dev_err(&dev->dev, "MRRS was unable to be configured with a safe value. If problems are experienced, try running with pci=pcie_bus_safe\n");
Jon Masonb03e7492011-07-20 15:20:54 -05001953}
1954
1955static int pcie_bus_configure_set(struct pci_dev *dev, void *data)
1956{
Jon Masona513a992011-10-14 14:56:16 -05001957 int mps, orig_mps;
Jon Masonb03e7492011-07-20 15:20:54 -05001958
1959 if (!pci_is_pcie(dev))
1960 return 0;
1961
Keith Busch27d868b2015-08-24 08:48:16 -05001962 if (pcie_bus_config == PCIE_BUS_TUNE_OFF ||
1963 pcie_bus_config == PCIE_BUS_DEFAULT)
Yijing Wang5895af72013-08-26 16:33:06 +08001964 return 0;
Yijing Wang5895af72013-08-26 16:33:06 +08001965
Jon Masona513a992011-10-14 14:56:16 -05001966 mps = 128 << *(u8 *)data;
1967 orig_mps = pcie_get_mps(dev);
Jon Masonb03e7492011-07-20 15:20:54 -05001968
1969 pcie_write_mps(dev, mps);
Jon Mason62f392e2011-10-14 14:56:14 -05001970 pcie_write_mrrs(dev);
Jon Masonb03e7492011-07-20 15:20:54 -05001971
Ryan Desfosses227f0642014-04-18 20:13:50 -04001972 dev_info(&dev->dev, "Max Payload Size set to %4d/%4d (was %4d), Max Read Rq %4d\n",
1973 pcie_get_mps(dev), 128 << dev->pcie_mpss,
Jon Masona513a992011-10-14 14:56:16 -05001974 orig_mps, pcie_get_readrq(dev));
Jon Masonb03e7492011-07-20 15:20:54 -05001975
1976 return 0;
1977}
1978
Jon Masona513a992011-10-14 14:56:16 -05001979/* pcie_bus_configure_settings requires that pci_walk_bus work in a top-down,
Jon Masonb03e7492011-07-20 15:20:54 -05001980 * parents then children fashion. If this changes, then this code will not
1981 * work as designed.
1982 */
Bjorn Helgaasa58674f2013-08-22 11:24:44 +08001983void pcie_bus_configure_settings(struct pci_bus *bus)
Jon Masonb03e7492011-07-20 15:20:54 -05001984{
Bjorn Helgaas1e358f92014-04-29 12:51:55 -06001985 u8 smpss = 0;
Jon Masonb03e7492011-07-20 15:20:54 -05001986
Bjorn Helgaasa58674f2013-08-22 11:24:44 +08001987 if (!bus->self)
1988 return;
1989
Jon Masonb03e7492011-07-20 15:20:54 -05001990 if (!pci_is_pcie(bus->self))
1991 return;
1992
Jon Mason5f39e672011-10-03 09:50:20 -05001993 /* FIXME - Peer to peer DMA is possible, though the endpoint would need
Jon Mason33154722013-08-26 16:33:05 +08001994 * to be aware of the MPS of the destination. To work around this,
Jon Mason5f39e672011-10-03 09:50:20 -05001995 * simply force the MPS of the entire system to the smallest possible.
1996 */
1997 if (pcie_bus_config == PCIE_BUS_PEER2PEER)
1998 smpss = 0;
1999
Jon Masonb03e7492011-07-20 15:20:54 -05002000 if (pcie_bus_config == PCIE_BUS_SAFE) {
Bjorn Helgaasa58674f2013-08-22 11:24:44 +08002001 smpss = bus->self->pcie_mpss;
Jon Mason5f39e672011-10-03 09:50:20 -05002002
Jon Masonb03e7492011-07-20 15:20:54 -05002003 pcie_find_smpss(bus->self, &smpss);
2004 pci_walk_bus(bus, pcie_find_smpss, &smpss);
2005 }
2006
2007 pcie_bus_configure_set(bus->self, &smpss);
2008 pci_walk_bus(bus, pcie_bus_configure_set, &smpss);
2009}
Jon Masondebc3b72011-08-02 00:01:18 -05002010EXPORT_SYMBOL_GPL(pcie_bus_configure_settings);
Jon Masonb03e7492011-07-20 15:20:54 -05002011
Bill Pemberton15856ad2012-11-21 15:35:00 -05002012unsigned int pci_scan_child_bus(struct pci_bus *bus)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002013{
Yinghai Lub918c622012-05-17 18:51:11 -07002014 unsigned int devfn, pass, max = bus->busn_res.start;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002015 struct pci_dev *dev;
2016
Bjorn Helgaas0207c352009-11-04 10:32:52 -07002017 dev_dbg(&bus->dev, "scanning bus\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07002018
2019 /* Go find them, Rover! */
2020 for (devfn = 0; devfn < 0x100; devfn += 8)
2021 pci_scan_slot(bus, devfn);
2022
Yu Zhaoa28724b2009-03-20 11:25:13 +08002023 /* Reserve buses for SR-IOV capability. */
2024 max += pci_iov_bus_range(bus);
2025
Linus Torvalds1da177e2005-04-16 15:20:36 -07002026 /*
2027 * After performing arch-dependent fixup of the bus, look behind
2028 * all PCI-to-PCI bridges on this bus.
2029 */
Alex Chiang74710de2009-03-20 14:56:10 -06002030 if (!bus->is_added) {
Bjorn Helgaas0207c352009-11-04 10:32:52 -07002031 dev_dbg(&bus->dev, "fixups for bus\n");
Alex Chiang74710de2009-03-20 14:56:10 -06002032 pcibios_fixup_bus(bus);
Jiang Liu981cf9e2013-04-12 05:44:16 +00002033 bus->is_added = 1;
Alex Chiang74710de2009-03-20 14:56:10 -06002034 }
2035
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04002036 for (pass = 0; pass < 2; pass++)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002037 list_for_each_entry(dev, &bus->devices, bus_list) {
Yijing Wang6788a512014-05-04 12:23:38 +08002038 if (pci_is_bridge(dev))
Linus Torvalds1da177e2005-04-16 15:20:36 -07002039 max = pci_scan_bridge(bus, dev, max, pass);
2040 }
2041
2042 /*
2043 * We've scanned the bus and so we know all about what's on
2044 * the other side of any bridges that may be on this bus plus
2045 * any devices.
2046 *
2047 * Return how far we've got finding sub-buses.
2048 */
Bjorn Helgaas0207c352009-11-04 10:32:52 -07002049 dev_dbg(&bus->dev, "bus scan returning with max=%02x\n", max);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002050 return max;
2051}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06002052EXPORT_SYMBOL_GPL(pci_scan_child_bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002053
Rafael J. Wysocki6c0cc952013-01-09 22:33:37 +01002054/**
2055 * pcibios_root_bridge_prepare - Platform-specific host bridge setup.
2056 * @bridge: Host bridge to set up.
2057 *
2058 * Default empty implementation. Replace with an architecture-specific setup
2059 * routine, if necessary.
2060 */
2061int __weak pcibios_root_bridge_prepare(struct pci_host_bridge *bridge)
2062{
2063 return 0;
2064}
2065
Jiang Liu10a95742013-04-12 05:44:20 +00002066void __weak pcibios_add_bus(struct pci_bus *bus)
2067{
2068}
2069
2070void __weak pcibios_remove_bus(struct pci_bus *bus)
2071{
2072}
2073
Bjorn Helgaas166c6372011-10-28 16:25:45 -06002074struct pci_bus *pci_create_root_bus(struct device *parent, int bus,
2075 struct pci_ops *ops, void *sysdata, struct list_head *resources)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002076{
Bjorn Helgaas0efd5aa2012-02-23 20:19:00 -07002077 int error;
Bjorn Helgaas5a21d702012-02-23 20:18:59 -07002078 struct pci_host_bridge *bridge;
Bjorn Helgaas0207c352009-11-04 10:32:52 -07002079 struct pci_bus *b, *b2;
Jiang Liu14d76b62015-02-05 13:44:44 +08002080 struct resource_entry *window, *n;
Bjorn Helgaasa9d9f522011-10-28 16:25:40 -06002081 struct resource *res;
Bjorn Helgaas0efd5aa2012-02-23 20:19:00 -07002082 resource_size_t offset;
2083 char bus_addr[64];
2084 char *fmt;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002085
Catalin Marinas670ba0c2014-09-29 15:29:26 +01002086 b = pci_alloc_bus(NULL);
Bjorn Helgaas5a21d702012-02-23 20:18:59 -07002087 if (!b)
Yinghai Lu7b543662012-04-02 18:31:53 -07002088 return NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002089
2090 b->sysdata = sysdata;
2091 b->ops = ops;
Yinghai Lu4f535092013-01-21 13:20:52 -08002092 b->number = b->busn_res.start = bus;
Catalin Marinas670ba0c2014-09-29 15:29:26 +01002093 pci_bus_assign_domain_nr(b, parent);
Bjorn Helgaas0207c352009-11-04 10:32:52 -07002094 b2 = pci_find_bus(pci_domain_nr(b), bus);
2095 if (b2) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002096 /* If we already got to this bus through a different bridge, ignore it */
Bjorn Helgaas0207c352009-11-04 10:32:52 -07002097 dev_dbg(&b2->dev, "bus already known\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07002098 goto err_out;
2099 }
Zhang Yanmind71374d2006-06-02 12:35:43 +08002100
Yinghai Lu7b543662012-04-02 18:31:53 -07002101 bridge = pci_alloc_host_bridge(b);
2102 if (!bridge)
2103 goto err_out;
2104
2105 bridge->dev.parent = parent;
Jiang Liu70efde22013-06-07 16:16:51 -06002106 bridge->dev.release = pci_release_host_bridge_dev;
Yinghai Lu7b543662012-04-02 18:31:53 -07002107 dev_set_name(&bridge->dev, "pci%04x:%02x", pci_domain_nr(b), bus);
Rafael J. Wysocki6c0cc952013-01-09 22:33:37 +01002108 error = pcibios_root_bridge_prepare(bridge);
Jiang Liu343df772013-06-07 01:10:08 +08002109 if (error) {
2110 kfree(bridge);
2111 goto err_out;
2112 }
Rafael J. Wysocki6c0cc952013-01-09 22:33:37 +01002113
Yinghai Lu7b543662012-04-02 18:31:53 -07002114 error = device_register(&bridge->dev);
Jiang Liu343df772013-06-07 01:10:08 +08002115 if (error) {
2116 put_device(&bridge->dev);
2117 goto err_out;
2118 }
Yinghai Lu7b543662012-04-02 18:31:53 -07002119 b->bridge = get_device(&bridge->dev);
Rafael J. Wysockia1e4d722010-02-08 19:16:33 +01002120 device_enable_async_suspend(b->bridge);
Benjamin Herrenschmidt98d9f30c82011-04-11 11:37:07 +10002121 pci_set_bus_of_node(b);
Marc Zyngier44aa0c62015-07-28 14:46:11 +01002122 pci_set_bus_msi_domain(b);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002123
Yinghai Lu0d358f22008-02-19 03:20:41 -08002124 if (!parent)
2125 set_dev_node(b->bridge, pcibus_to_node(b));
2126
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -04002127 b->dev.class = &pcibus_class;
2128 b->dev.parent = b->bridge;
Kay Sievers1a927132008-10-30 02:17:49 +01002129 dev_set_name(&b->dev, "%04x:%02x", pci_domain_nr(b), bus);
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -04002130 error = device_register(&b->dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002131 if (error)
2132 goto class_dev_reg_err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002133
Jiang Liu10a95742013-04-12 05:44:20 +00002134 pcibios_add_bus(b);
2135
Linus Torvalds1da177e2005-04-16 15:20:36 -07002136 /* Create legacy_io and legacy_mem files for this bus */
2137 pci_create_legacy_files(b);
2138
Bjorn Helgaasa9d9f522011-10-28 16:25:40 -06002139 if (parent)
2140 dev_info(parent, "PCI host bridge to bus %s\n", dev_name(&b->dev));
2141 else
2142 printk(KERN_INFO "PCI host bridge to bus %s\n", dev_name(&b->dev));
2143
Bjorn Helgaas0efd5aa2012-02-23 20:19:00 -07002144 /* Add initial resources to the bus */
Jiang Liu14d76b62015-02-05 13:44:44 +08002145 resource_list_for_each_entry_safe(window, n, resources) {
2146 list_move_tail(&window->node, &bridge->windows);
Bjorn Helgaas0efd5aa2012-02-23 20:19:00 -07002147 res = window->res;
2148 offset = window->offset;
Yinghai Luf848ffb2012-05-17 18:51:12 -07002149 if (res->flags & IORESOURCE_BUS)
2150 pci_bus_insert_busn_res(b, bus, res->end);
2151 else
2152 pci_bus_add_resource(b, res, 0);
Bjorn Helgaas0efd5aa2012-02-23 20:19:00 -07002153 if (offset) {
2154 if (resource_type(res) == IORESOURCE_IO)
2155 fmt = " (bus address [%#06llx-%#06llx])";
2156 else
2157 fmt = " (bus address [%#010llx-%#010llx])";
2158 snprintf(bus_addr, sizeof(bus_addr), fmt,
2159 (unsigned long long) (res->start - offset),
2160 (unsigned long long) (res->end - offset));
2161 } else
2162 bus_addr[0] = '\0';
2163 dev_info(&b->dev, "root bus resource %pR%s\n", res, bus_addr);
Bjorn Helgaasa9d9f522011-10-28 16:25:40 -06002164 }
2165
Bjorn Helgaasa5390aa2012-02-23 20:18:59 -07002166 down_write(&pci_bus_sem);
2167 list_add_tail(&b->node, &pci_root_buses);
2168 up_write(&pci_bus_sem);
2169
Linus Torvalds1da177e2005-04-16 15:20:36 -07002170 return b;
2171
Linus Torvalds1da177e2005-04-16 15:20:36 -07002172class_dev_reg_err:
Yinghai Lu7b543662012-04-02 18:31:53 -07002173 put_device(&bridge->dev);
2174 device_unregister(&bridge->dev);
Yinghai Lu7b543662012-04-02 18:31:53 -07002175err_out:
2176 kfree(b);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002177 return NULL;
2178}
Ray Juie6b29de2015-04-08 11:21:33 -07002179EXPORT_SYMBOL_GPL(pci_create_root_bus);
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10002180
Yinghai Lu98a35832012-05-18 11:35:50 -06002181int pci_bus_insert_busn_res(struct pci_bus *b, int bus, int bus_max)
2182{
2183 struct resource *res = &b->busn_res;
2184 struct resource *parent_res, *conflict;
2185
2186 res->start = bus;
2187 res->end = bus_max;
2188 res->flags = IORESOURCE_BUS;
2189
2190 if (!pci_is_root_bus(b))
2191 parent_res = &b->parent->busn_res;
2192 else {
2193 parent_res = get_pci_domain_busn_res(pci_domain_nr(b));
2194 res->flags |= IORESOURCE_PCI_FIXED;
2195 }
2196
Andreas Noeverced04d12014-01-23 21:59:24 +01002197 conflict = request_resource_conflict(parent_res, res);
Yinghai Lu98a35832012-05-18 11:35:50 -06002198
2199 if (conflict)
2200 dev_printk(KERN_DEBUG, &b->dev,
2201 "busn_res: can not insert %pR under %s%pR (conflicts with %s %pR)\n",
2202 res, pci_is_root_bus(b) ? "domain " : "",
2203 parent_res, conflict->name, conflict);
Yinghai Lu98a35832012-05-18 11:35:50 -06002204
2205 return conflict == NULL;
2206}
2207
2208int pci_bus_update_busn_res_end(struct pci_bus *b, int bus_max)
2209{
2210 struct resource *res = &b->busn_res;
2211 struct resource old_res = *res;
2212 resource_size_t size;
2213 int ret;
2214
2215 if (res->start > bus_max)
2216 return -EINVAL;
2217
2218 size = bus_max - res->start + 1;
2219 ret = adjust_resource(res, res->start, size);
2220 dev_printk(KERN_DEBUG, &b->dev,
2221 "busn_res: %pR end %s updated to %02x\n",
2222 &old_res, ret ? "can not be" : "is", bus_max);
2223
2224 if (!ret && !res->parent)
2225 pci_bus_insert_busn_res(b, res->start, res->end);
2226
2227 return ret;
2228}
2229
2230void pci_bus_release_busn_res(struct pci_bus *b)
2231{
2232 struct resource *res = &b->busn_res;
2233 int ret;
2234
2235 if (!res->flags || !res->parent)
2236 return;
2237
2238 ret = release_resource(res);
2239 dev_printk(KERN_DEBUG, &b->dev,
2240 "busn_res: %pR %s released\n",
2241 res, ret ? "can not be" : "is");
2242}
2243
Lorenzo Pieralisid2a79262015-08-03 21:27:10 -05002244struct pci_bus *pci_scan_root_bus_msi(struct device *parent, int bus,
2245 struct pci_ops *ops, void *sysdata,
2246 struct list_head *resources, struct msi_controller *msi)
Bjorn Helgaasa2ebb822011-10-28 16:25:50 -06002247{
Jiang Liu14d76b62015-02-05 13:44:44 +08002248 struct resource_entry *window;
Yinghai Lu4d99f522012-05-17 18:51:12 -07002249 bool found = false;
Bjorn Helgaasa2ebb822011-10-28 16:25:50 -06002250 struct pci_bus *b;
Yinghai Lu4d99f522012-05-17 18:51:12 -07002251 int max;
2252
Jiang Liu14d76b62015-02-05 13:44:44 +08002253 resource_list_for_each_entry(window, resources)
Yinghai Lu4d99f522012-05-17 18:51:12 -07002254 if (window->res->flags & IORESOURCE_BUS) {
2255 found = true;
2256 break;
2257 }
Bjorn Helgaasa2ebb822011-10-28 16:25:50 -06002258
2259 b = pci_create_root_bus(parent, bus, ops, sysdata, resources);
2260 if (!b)
2261 return NULL;
2262
Lorenzo Pieralisid2a79262015-08-03 21:27:10 -05002263 b->msi = msi;
2264
Yinghai Lu4d99f522012-05-17 18:51:12 -07002265 if (!found) {
2266 dev_info(&b->dev,
2267 "No busn resource found for root bus, will use [bus %02x-ff]\n",
2268 bus);
2269 pci_bus_insert_busn_res(b, bus, 255);
2270 }
2271
2272 max = pci_scan_child_bus(b);
2273
2274 if (!found)
2275 pci_bus_update_busn_res_end(b, max);
2276
Bjorn Helgaasa2ebb822011-10-28 16:25:50 -06002277 return b;
2278}
Lorenzo Pieralisid2a79262015-08-03 21:27:10 -05002279
2280struct pci_bus *pci_scan_root_bus(struct device *parent, int bus,
2281 struct pci_ops *ops, void *sysdata, struct list_head *resources)
2282{
2283 return pci_scan_root_bus_msi(parent, bus, ops, sysdata, resources,
2284 NULL);
2285}
Bjorn Helgaasa2ebb822011-10-28 16:25:50 -06002286EXPORT_SYMBOL(pci_scan_root_bus);
2287
Bill Pemberton15856ad2012-11-21 15:35:00 -05002288struct pci_bus *pci_scan_bus(int bus, struct pci_ops *ops,
Bjorn Helgaasde4b2f72011-10-28 16:25:55 -06002289 void *sysdata)
2290{
2291 LIST_HEAD(resources);
2292 struct pci_bus *b;
2293
2294 pci_add_resource(&resources, &ioport_resource);
2295 pci_add_resource(&resources, &iomem_resource);
Yinghai Lu857c3b62012-05-17 18:51:12 -07002296 pci_add_resource(&resources, &busn_resource);
Bjorn Helgaasde4b2f72011-10-28 16:25:55 -06002297 b = pci_create_root_bus(NULL, bus, ops, sysdata, &resources);
2298 if (b) {
Yinghai Lu857c3b62012-05-17 18:51:12 -07002299 pci_scan_child_bus(b);
Bjorn Helgaasde4b2f72011-10-28 16:25:55 -06002300 } else {
2301 pci_free_resource_list(&resources);
2302 }
2303 return b;
2304}
2305EXPORT_SYMBOL(pci_scan_bus);
2306
Alex Chiang3ed4fd92009-03-20 14:56:25 -06002307/**
Yinghai Lu2f320522012-01-21 02:08:22 -08002308 * pci_rescan_bus_bridge_resize - scan a PCI bus for devices.
2309 * @bridge: PCI bridge for the bus to scan
2310 *
2311 * Scan a PCI bus and child buses for new devices, add them,
2312 * and enable them, resizing bridge mmio/io resource if necessary
2313 * and possible. The caller must ensure the child devices are already
2314 * removed for resizing to occur.
2315 *
2316 * Returns the max number of subordinate bus discovered.
2317 */
Bjorn Helgaas10874f52014-04-14 16:11:40 -06002318unsigned int pci_rescan_bus_bridge_resize(struct pci_dev *bridge)
Yinghai Lu2f320522012-01-21 02:08:22 -08002319{
2320 unsigned int max;
2321 struct pci_bus *bus = bridge->subordinate;
2322
2323 max = pci_scan_child_bus(bus);
2324
2325 pci_assign_unassigned_bridge_resources(bridge);
2326
2327 pci_bus_add_devices(bus);
2328
2329 return max;
2330}
2331
Yinghai Lua5213a32012-10-30 14:31:21 -06002332/**
2333 * pci_rescan_bus - scan a PCI bus for devices.
2334 * @bus: PCI bus to scan
2335 *
2336 * Scan a PCI bus and child buses for new devices, adds them,
2337 * and enables them.
2338 *
2339 * Returns the max number of subordinate bus discovered.
2340 */
Bjorn Helgaas10874f52014-04-14 16:11:40 -06002341unsigned int pci_rescan_bus(struct pci_bus *bus)
Yinghai Lua5213a32012-10-30 14:31:21 -06002342{
2343 unsigned int max;
2344
2345 max = pci_scan_child_bus(bus);
2346 pci_assign_unassigned_bus_resources(bus);
2347 pci_bus_add_devices(bus);
2348
2349 return max;
2350}
2351EXPORT_SYMBOL_GPL(pci_rescan_bus);
2352
Rafael J. Wysocki9d169472014-01-10 15:22:18 +01002353/*
2354 * pci_rescan_bus(), pci_rescan_bus_bridge_resize() and PCI device removal
2355 * routines should always be executed under this mutex.
2356 */
2357static DEFINE_MUTEX(pci_rescan_remove_lock);
2358
2359void pci_lock_rescan_remove(void)
2360{
2361 mutex_lock(&pci_rescan_remove_lock);
2362}
2363EXPORT_SYMBOL_GPL(pci_lock_rescan_remove);
2364
2365void pci_unlock_rescan_remove(void)
2366{
2367 mutex_unlock(&pci_rescan_remove_lock);
2368}
2369EXPORT_SYMBOL_GPL(pci_unlock_rescan_remove);
2370
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04002371static int __init pci_sort_bf_cmp(const struct device *d_a,
2372 const struct device *d_b)
Matt Domsch6b4b78f2006-09-29 15:23:23 -05002373{
Greg Kroah-Hartman99178b02008-08-26 11:00:57 -05002374 const struct pci_dev *a = to_pci_dev(d_a);
2375 const struct pci_dev *b = to_pci_dev(d_b);
2376
Matt Domsch6b4b78f2006-09-29 15:23:23 -05002377 if (pci_domain_nr(a->bus) < pci_domain_nr(b->bus)) return -1;
2378 else if (pci_domain_nr(a->bus) > pci_domain_nr(b->bus)) return 1;
2379
2380 if (a->bus->number < b->bus->number) return -1;
2381 else if (a->bus->number > b->bus->number) return 1;
2382
2383 if (a->devfn < b->devfn) return -1;
2384 else if (a->devfn > b->devfn) return 1;
2385
2386 return 0;
2387}
2388
Greg Kroah-Hartman5ff580c2008-02-14 14:56:56 -08002389void __init pci_sort_breadthfirst(void)
Matt Domsch6b4b78f2006-09-29 15:23:23 -05002390{
Greg Kroah-Hartman99178b02008-08-26 11:00:57 -05002391 bus_sort_breadthfirst(&pci_bus_type, &pci_sort_bf_cmp);
Matt Domsch6b4b78f2006-09-29 15:23:23 -05002392}