blob: 0efc02e4e7ce5a9d5f016b75de314729a123fea1 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_drv.c -- i830,i845,i855,i865,i915 driver -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Dave Airliebc54fd12005-06-23 22:46:46 +10004 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10007 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110028 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
Jesse Barnes5669fca2009-02-17 15:13:31 -080030#include <linux/device.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070031#include "drmP.h"
32#include "drm.h"
33#include "i915_drm.h"
34#include "i915_drv.h"
Kenneth Graunkef49f0582010-09-11 01:19:14 -070035#include "intel_drv.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070036
Jesse Barnes79e53942008-11-07 14:24:08 -080037#include <linux/console.h>
Paul Gortmakere0cd3602011-08-30 11:04:30 -040038#include <linux/module.h>
Zhao Yakui354ff962009-07-08 14:13:12 +080039#include "drm_crtc_helper.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080040
Ben Widawskya35d9d32011-07-13 14:38:17 -070041static int i915_modeset __read_mostly = -1;
Jesse Barnes79e53942008-11-07 14:24:08 -080042module_param_named(modeset, i915_modeset, int, 0400);
Ben Widawsky6e96e772011-07-13 14:38:18 -070043MODULE_PARM_DESC(modeset,
44 "Use kernel modesetting [KMS] (0=DRM_I915_KMS from .config, "
45 "1=on, -1=force vga console preference [default])");
Jesse Barnes79e53942008-11-07 14:24:08 -080046
Ben Widawskya35d9d32011-07-13 14:38:17 -070047unsigned int i915_fbpercrtc __always_unused = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -080048module_param_named(fbpercrtc, i915_fbpercrtc, int, 0400);
Linus Torvalds1da177e2005-04-16 15:20:36 -070049
Ben Widawskya35d9d32011-07-13 14:38:17 -070050int i915_panel_ignore_lid __read_mostly = 0;
Chris Wilsonfca87402011-02-17 13:44:48 +000051module_param_named(panel_ignore_lid, i915_panel_ignore_lid, int, 0600);
Ben Widawsky6e96e772011-07-13 14:38:18 -070052MODULE_PARM_DESC(panel_ignore_lid,
53 "Override lid status (0=autodetect [default], 1=lid open, "
54 "-1=lid closed)");
Chris Wilsonfca87402011-02-17 13:44:48 +000055
Ben Widawskya35d9d32011-07-13 14:38:17 -070056unsigned int i915_powersave __read_mostly = 1;
Chris Wilson0aa99272010-11-02 09:20:50 +000057module_param_named(powersave, i915_powersave, int, 0600);
Ben Widawsky6e96e772011-07-13 14:38:18 -070058MODULE_PARM_DESC(powersave,
59 "Enable powersavings, fbc, downclocking, etc. (default: true)");
Jesse Barnes652c3932009-08-17 13:31:43 -070060
Eugeni Dodonovf45b5552011-12-09 17:16:37 -080061int i915_semaphores __read_mostly = -1;
Chris Wilsona1656b92011-03-04 18:48:03 +000062module_param_named(semaphores, i915_semaphores, int, 0600);
Ben Widawsky6e96e772011-07-13 14:38:18 -070063MODULE_PARM_DESC(semaphores,
Eugeni Dodonovf45b5552011-12-09 17:16:37 -080064 "Use semaphores for inter-ring sync (default: -1 (use per-chip defaults))");
Chris Wilsona1656b92011-03-04 18:48:03 +000065
Keith Packardc0f372b32011-11-16 22:24:52 -080066int i915_enable_rc6 __read_mostly = -1;
Chris Wilsonac668082011-02-09 16:15:32 +000067module_param_named(i915_enable_rc6, i915_enable_rc6, int, 0600);
Ben Widawsky6e96e772011-07-13 14:38:18 -070068MODULE_PARM_DESC(i915_enable_rc6,
Keith Packardc0f372b32011-11-16 22:24:52 -080069 "Enable power-saving render C-state 6 (default: -1 (use per-chip default)");
Chris Wilsonac668082011-02-09 16:15:32 +000070
Keith Packard4415e632011-11-09 09:57:50 -080071int i915_enable_fbc __read_mostly = -1;
Jesse Barnesc1a9f042011-05-05 15:24:21 -070072module_param_named(i915_enable_fbc, i915_enable_fbc, int, 0600);
Ben Widawsky6e96e772011-07-13 14:38:18 -070073MODULE_PARM_DESC(i915_enable_fbc,
74 "Enable frame buffer compression for power savings "
Keith Packardcd0de032011-09-19 21:34:19 -070075 "(default: -1 (use per-chip default))");
Jesse Barnesc1a9f042011-05-05 15:24:21 -070076
Ben Widawskya35d9d32011-07-13 14:38:17 -070077unsigned int i915_lvds_downclock __read_mostly = 0;
Jesse Barnes33814342010-01-14 20:48:02 +000078module_param_named(lvds_downclock, i915_lvds_downclock, int, 0400);
Ben Widawsky6e96e772011-07-13 14:38:18 -070079MODULE_PARM_DESC(lvds_downclock,
80 "Use panel (LVDS/eDP) downclocking for power savings "
81 "(default: false)");
Jesse Barnes33814342010-01-14 20:48:02 +000082
Takashi Iwai121d5272012-03-20 13:07:06 +010083int i915_lvds_channel_mode __read_mostly;
84module_param_named(lvds_channel_mode, i915_lvds_channel_mode, int, 0600);
85MODULE_PARM_DESC(lvds_channel_mode,
86 "Specify LVDS channel mode "
87 "(0=probe BIOS [default], 1=single-channel, 2=dual-channel)");
88
Keith Packard4415e632011-11-09 09:57:50 -080089int i915_panel_use_ssc __read_mostly = -1;
Chris Wilsona7615032011-01-12 17:04:08 +000090module_param_named(lvds_use_ssc, i915_panel_use_ssc, int, 0600);
Ben Widawsky6e96e772011-07-13 14:38:18 -070091MODULE_PARM_DESC(lvds_use_ssc,
92 "Use Spread Spectrum Clock with panels [LVDS/eDP] "
Keith Packard72bbe582011-09-26 16:09:45 -070093 "(default: auto from VBT)");
Chris Wilsona7615032011-01-12 17:04:08 +000094
Ben Widawskya35d9d32011-07-13 14:38:17 -070095int i915_vbt_sdvo_panel_type __read_mostly = -1;
Chris Wilson5a1e5b62011-01-29 16:50:25 +000096module_param_named(vbt_sdvo_panel_type, i915_vbt_sdvo_panel_type, int, 0600);
Ben Widawsky6e96e772011-07-13 14:38:18 -070097MODULE_PARM_DESC(vbt_sdvo_panel_type,
Mathias Fröhlichc10e4082012-03-01 06:44:35 +010098 "Override/Ignore selection of SDVO panel mode in the VBT "
99 "(-2=ignore, -1=auto [default], index in VBT BIOS table)");
Chris Wilson5a1e5b62011-01-29 16:50:25 +0000100
Ben Widawskya35d9d32011-07-13 14:38:17 -0700101static bool i915_try_reset __read_mostly = true;
Chris Wilsond78cb502010-12-23 13:33:15 +0000102module_param_named(reset, i915_try_reset, bool, 0600);
Ben Widawsky6e96e772011-07-13 14:38:18 -0700103MODULE_PARM_DESC(reset, "Attempt GPU resets (default: true)");
Chris Wilsond78cb502010-12-23 13:33:15 +0000104
Ben Widawskya35d9d32011-07-13 14:38:17 -0700105bool i915_enable_hangcheck __read_mostly = true;
Ben Widawsky3e0dc6b2011-06-29 10:26:42 -0700106module_param_named(enable_hangcheck, i915_enable_hangcheck, bool, 0644);
Ben Widawsky6e96e772011-07-13 14:38:18 -0700107MODULE_PARM_DESC(enable_hangcheck,
108 "Periodically check GPU activity for detecting hangs. "
109 "WARNING: Disabling this can cause system wide hangs. "
110 "(default: true)");
Ben Widawsky3e0dc6b2011-06-29 10:26:42 -0700111
Daniel Vettere21af882012-02-09 20:53:27 +0100112bool i915_enable_ppgtt __read_mostly = 1;
113module_param_named(i915_enable_ppgtt, i915_enable_ppgtt, bool, 0600);
114MODULE_PARM_DESC(i915_enable_ppgtt,
115 "Enable PPGTT (default: true)");
116
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500117static struct drm_driver driver;
Zhenyu Wang1f7a6e32010-02-23 14:05:24 +0800118extern int intel_agp_enabled;
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500119
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500120#define INTEL_VGA_DEVICE(id, info) { \
Daniel Vetter80a29012011-10-11 10:59:05 +0200121 .class = PCI_BASE_CLASS_DISPLAY << 16, \
Chris Wilson934f9922011-01-20 13:09:12 +0000122 .class_mask = 0xff0000, \
Kristian Høgsberg49ae35f2009-12-16 15:16:15 -0500123 .vendor = 0x8086, \
124 .device = id, \
125 .subvendor = PCI_ANY_ID, \
126 .subdevice = PCI_ANY_ID, \
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500127 .driver_data = (unsigned long) info }
Kristian Høgsberg49ae35f2009-12-16 15:16:15 -0500128
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200129static const struct intel_device_info intel_i830_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100130 .gen = 2, .is_mobile = 1, .cursor_needs_physical = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100131 .has_overlay = 1, .overlay_needs_physical = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500132};
133
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200134static const struct intel_device_info intel_845g_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100135 .gen = 2,
Chris Wilson315781482010-08-12 09:42:51 +0100136 .has_overlay = 1, .overlay_needs_physical = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500137};
138
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200139static const struct intel_device_info intel_i85x_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100140 .gen = 2, .is_i85x = 1, .is_mobile = 1,
Adam Jackson5ce8ba72010-04-15 14:03:30 -0400141 .cursor_needs_physical = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100142 .has_overlay = 1, .overlay_needs_physical = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500143};
144
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200145static const struct intel_device_info intel_i865g_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100146 .gen = 2,
Chris Wilson315781482010-08-12 09:42:51 +0100147 .has_overlay = 1, .overlay_needs_physical = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500148};
149
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200150static const struct intel_device_info intel_i915g_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100151 .gen = 3, .is_i915g = 1, .cursor_needs_physical = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100152 .has_overlay = 1, .overlay_needs_physical = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500153};
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200154static const struct intel_device_info intel_i915gm_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100155 .gen = 3, .is_mobile = 1,
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -0500156 .cursor_needs_physical = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100157 .has_overlay = 1, .overlay_needs_physical = 1,
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100158 .supports_tv = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500159};
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200160static const struct intel_device_info intel_i945g_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100161 .gen = 3, .has_hotplug = 1, .cursor_needs_physical = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100162 .has_overlay = 1, .overlay_needs_physical = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500163};
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200164static const struct intel_device_info intel_i945gm_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100165 .gen = 3, .is_i945gm = 1, .is_mobile = 1,
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -0500166 .has_hotplug = 1, .cursor_needs_physical = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100167 .has_overlay = 1, .overlay_needs_physical = 1,
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100168 .supports_tv = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500169};
170
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200171static const struct intel_device_info intel_i965g_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100172 .gen = 4, .is_broadwater = 1,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100173 .has_hotplug = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100174 .has_overlay = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500175};
176
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200177static const struct intel_device_info intel_i965gm_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100178 .gen = 4, .is_crestline = 1,
Chris Wilsone3c4e5d2010-12-05 16:49:51 +0000179 .is_mobile = 1, .has_fbc = 1, .has_hotplug = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100180 .has_overlay = 1,
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100181 .supports_tv = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500182};
183
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200184static const struct intel_device_info intel_g33_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100185 .gen = 3, .is_g33 = 1,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100186 .need_gfx_hws = 1, .has_hotplug = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100187 .has_overlay = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500188};
189
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200190static const struct intel_device_info intel_g45_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100191 .gen = 4, .is_g4x = 1, .need_gfx_hws = 1,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100192 .has_pipe_cxsr = 1, .has_hotplug = 1,
Xiang, Haihao92f49d92010-09-16 10:43:10 +0800193 .has_bsd_ring = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500194};
195
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200196static const struct intel_device_info intel_gm45_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100197 .gen = 4, .is_g4x = 1,
Chris Wilsone3c4e5d2010-12-05 16:49:51 +0000198 .is_mobile = 1, .need_gfx_hws = 1, .has_fbc = 1,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100199 .has_pipe_cxsr = 1, .has_hotplug = 1,
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100200 .supports_tv = 1,
Xiang, Haihao92f49d92010-09-16 10:43:10 +0800201 .has_bsd_ring = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500202};
203
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200204static const struct intel_device_info intel_pineview_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100205 .gen = 3, .is_g33 = 1, .is_pineview = 1, .is_mobile = 1,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100206 .need_gfx_hws = 1, .has_hotplug = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100207 .has_overlay = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500208};
209
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200210static const struct intel_device_info intel_ironlake_d_info = {
Chris Wilsonf00a3dd2010-10-21 14:57:17 +0100211 .gen = 5,
Eugeni Dodonov5a117db2012-01-05 09:34:29 -0200212 .need_gfx_hws = 1, .has_hotplug = 1,
Xiang, Haihao92f49d92010-09-16 10:43:10 +0800213 .has_bsd_ring = 1,
Eugeni Dodonov7e508a22012-03-29 12:32:17 -0300214 .has_pch_split = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500215};
216
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200217static const struct intel_device_info intel_ironlake_m_info = {
Chris Wilsonf00a3dd2010-10-21 14:57:17 +0100218 .gen = 5, .is_mobile = 1,
Chris Wilsone3c4e5d2010-12-05 16:49:51 +0000219 .need_gfx_hws = 1, .has_hotplug = 1,
Jesse Barnesc1a9f042011-05-05 15:24:21 -0700220 .has_fbc = 1,
Xiang, Haihao92f49d92010-09-16 10:43:10 +0800221 .has_bsd_ring = 1,
Eugeni Dodonov7e508a22012-03-29 12:32:17 -0300222 .has_pch_split = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500223};
224
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200225static const struct intel_device_info intel_sandybridge_d_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100226 .gen = 6,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100227 .need_gfx_hws = 1, .has_hotplug = 1,
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100228 .has_bsd_ring = 1,
Chris Wilson549f7362010-10-19 11:19:32 +0100229 .has_blt_ring = 1,
Eugeni Dodonov3d29b842012-01-17 14:43:53 -0200230 .has_llc = 1,
Eugeni Dodonov7e508a22012-03-29 12:32:17 -0300231 .has_pch_split = 1,
Eric Anholtf6e450a2009-11-02 12:08:22 -0800232};
233
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200234static const struct intel_device_info intel_sandybridge_m_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100235 .gen = 6, .is_mobile = 1,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100236 .need_gfx_hws = 1, .has_hotplug = 1,
Yuanhan Liu9c04f012010-12-15 15:42:32 +0800237 .has_fbc = 1,
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100238 .has_bsd_ring = 1,
Chris Wilson549f7362010-10-19 11:19:32 +0100239 .has_blt_ring = 1,
Eugeni Dodonov3d29b842012-01-17 14:43:53 -0200240 .has_llc = 1,
Eugeni Dodonov7e508a22012-03-29 12:32:17 -0300241 .has_pch_split = 1,
Eric Anholta13e4092010-01-07 15:08:18 -0800242};
243
Jesse Barnesc76b6152011-04-28 14:32:07 -0700244static const struct intel_device_info intel_ivybridge_d_info = {
245 .is_ivybridge = 1, .gen = 7,
246 .need_gfx_hws = 1, .has_hotplug = 1,
247 .has_bsd_ring = 1,
248 .has_blt_ring = 1,
Eugeni Dodonov3d29b842012-01-17 14:43:53 -0200249 .has_llc = 1,
Eugeni Dodonov7e508a22012-03-29 12:32:17 -0300250 .has_pch_split = 1,
Jesse Barnesc76b6152011-04-28 14:32:07 -0700251};
252
253static const struct intel_device_info intel_ivybridge_m_info = {
254 .is_ivybridge = 1, .gen = 7, .is_mobile = 1,
255 .need_gfx_hws = 1, .has_hotplug = 1,
256 .has_fbc = 0, /* FBC is not enabled on Ivybridge mobile yet */
257 .has_bsd_ring = 1,
258 .has_blt_ring = 1,
Eugeni Dodonov3d29b842012-01-17 14:43:53 -0200259 .has_llc = 1,
Eugeni Dodonov7e508a22012-03-29 12:32:17 -0300260 .has_pch_split = 1,
Jesse Barnesc76b6152011-04-28 14:32:07 -0700261};
262
Jesse Barnes70a3eb72012-03-28 13:39:21 -0700263static const struct intel_device_info intel_valleyview_m_info = {
264 .gen = 7, .is_mobile = 1,
265 .need_gfx_hws = 1, .has_hotplug = 1,
266 .has_fbc = 0,
267 .has_bsd_ring = 1,
268 .has_blt_ring = 1,
269 .is_valleyview = 1,
270};
271
272static const struct intel_device_info intel_valleyview_d_info = {
273 .gen = 7,
274 .need_gfx_hws = 1, .has_hotplug = 1,
275 .has_fbc = 0,
276 .has_bsd_ring = 1,
277 .has_blt_ring = 1,
278 .is_valleyview = 1,
279};
280
Eugeni Dodonov4cae9ae2012-03-29 12:32:18 -0300281static const struct intel_device_info intel_haswell_d_info = {
282 .is_haswell = 1, .gen = 7,
283 .need_gfx_hws = 1, .has_hotplug = 1,
284 .has_bsd_ring = 1,
285 .has_blt_ring = 1,
286 .has_llc = 1,
287 .has_pch_split = 1,
288};
289
290static const struct intel_device_info intel_haswell_m_info = {
291 .is_haswell = 1, .gen = 7, .is_mobile = 1,
292 .need_gfx_hws = 1, .has_hotplug = 1,
293 .has_bsd_ring = 1,
294 .has_blt_ring = 1,
295 .has_llc = 1,
296 .has_pch_split = 1,
297};
298
Chris Wilson6103da02010-07-05 18:01:47 +0100299static const struct pci_device_id pciidlist[] = { /* aka */
300 INTEL_VGA_DEVICE(0x3577, &intel_i830_info), /* I830_M */
301 INTEL_VGA_DEVICE(0x2562, &intel_845g_info), /* 845_G */
302 INTEL_VGA_DEVICE(0x3582, &intel_i85x_info), /* I855_GM */
Adam Jackson5ce8ba72010-04-15 14:03:30 -0400303 INTEL_VGA_DEVICE(0x358e, &intel_i85x_info),
Chris Wilson6103da02010-07-05 18:01:47 +0100304 INTEL_VGA_DEVICE(0x2572, &intel_i865g_info), /* I865_G */
305 INTEL_VGA_DEVICE(0x2582, &intel_i915g_info), /* I915_G */
306 INTEL_VGA_DEVICE(0x258a, &intel_i915g_info), /* E7221_G */
307 INTEL_VGA_DEVICE(0x2592, &intel_i915gm_info), /* I915_GM */
308 INTEL_VGA_DEVICE(0x2772, &intel_i945g_info), /* I945_G */
309 INTEL_VGA_DEVICE(0x27a2, &intel_i945gm_info), /* I945_GM */
310 INTEL_VGA_DEVICE(0x27ae, &intel_i945gm_info), /* I945_GME */
311 INTEL_VGA_DEVICE(0x2972, &intel_i965g_info), /* I946_GZ */
312 INTEL_VGA_DEVICE(0x2982, &intel_i965g_info), /* G35_G */
313 INTEL_VGA_DEVICE(0x2992, &intel_i965g_info), /* I965_Q */
314 INTEL_VGA_DEVICE(0x29a2, &intel_i965g_info), /* I965_G */
315 INTEL_VGA_DEVICE(0x29b2, &intel_g33_info), /* Q35_G */
316 INTEL_VGA_DEVICE(0x29c2, &intel_g33_info), /* G33_G */
317 INTEL_VGA_DEVICE(0x29d2, &intel_g33_info), /* Q33_G */
318 INTEL_VGA_DEVICE(0x2a02, &intel_i965gm_info), /* I965_GM */
319 INTEL_VGA_DEVICE(0x2a12, &intel_i965gm_info), /* I965_GME */
320 INTEL_VGA_DEVICE(0x2a42, &intel_gm45_info), /* GM45_G */
321 INTEL_VGA_DEVICE(0x2e02, &intel_g45_info), /* IGD_E_G */
322 INTEL_VGA_DEVICE(0x2e12, &intel_g45_info), /* Q45_G */
323 INTEL_VGA_DEVICE(0x2e22, &intel_g45_info), /* G45_G */
324 INTEL_VGA_DEVICE(0x2e32, &intel_g45_info), /* G41_G */
325 INTEL_VGA_DEVICE(0x2e42, &intel_g45_info), /* B43_G */
Chris Wilson41a51422010-09-17 08:22:30 +0100326 INTEL_VGA_DEVICE(0x2e92, &intel_g45_info), /* B43_G.1 */
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500327 INTEL_VGA_DEVICE(0xa001, &intel_pineview_info),
328 INTEL_VGA_DEVICE(0xa011, &intel_pineview_info),
329 INTEL_VGA_DEVICE(0x0042, &intel_ironlake_d_info),
330 INTEL_VGA_DEVICE(0x0046, &intel_ironlake_m_info),
Eric Anholtf6e450a2009-11-02 12:08:22 -0800331 INTEL_VGA_DEVICE(0x0102, &intel_sandybridge_d_info),
Zhenyu Wang85540482010-09-07 13:45:32 +0800332 INTEL_VGA_DEVICE(0x0112, &intel_sandybridge_d_info),
333 INTEL_VGA_DEVICE(0x0122, &intel_sandybridge_d_info),
Eric Anholta13e4092010-01-07 15:08:18 -0800334 INTEL_VGA_DEVICE(0x0106, &intel_sandybridge_m_info),
Zhenyu Wang85540482010-09-07 13:45:32 +0800335 INTEL_VGA_DEVICE(0x0116, &intel_sandybridge_m_info),
Zhenyu Wang4fefe432010-08-19 09:46:16 +0800336 INTEL_VGA_DEVICE(0x0126, &intel_sandybridge_m_info),
Zhenyu Wang85540482010-09-07 13:45:32 +0800337 INTEL_VGA_DEVICE(0x010A, &intel_sandybridge_d_info),
Jesse Barnesc76b6152011-04-28 14:32:07 -0700338 INTEL_VGA_DEVICE(0x0156, &intel_ivybridge_m_info), /* GT1 mobile */
339 INTEL_VGA_DEVICE(0x0166, &intel_ivybridge_m_info), /* GT2 mobile */
340 INTEL_VGA_DEVICE(0x0152, &intel_ivybridge_d_info), /* GT1 desktop */
341 INTEL_VGA_DEVICE(0x0162, &intel_ivybridge_d_info), /* GT2 desktop */
342 INTEL_VGA_DEVICE(0x015a, &intel_ivybridge_d_info), /* GT1 server */
Kristian Høgsberg49ae35f2009-12-16 15:16:15 -0500343 {0, 0, 0}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700344};
345
Jesse Barnes79e53942008-11-07 14:24:08 -0800346#if defined(CONFIG_DRM_I915_KMS)
347MODULE_DEVICE_TABLE(pci, pciidlist);
348#endif
349
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800350#define INTEL_PCH_DEVICE_ID_MASK 0xff00
Jesse Barnes90711d52011-04-28 14:48:02 -0700351#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800352#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
Jesse Barnesc7925132011-04-07 12:33:56 -0700353#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -0300354#define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800355
Akshay Joshi0206e352011-08-16 15:34:10 -0400356void intel_detect_pch(struct drm_device *dev)
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800357{
358 struct drm_i915_private *dev_priv = dev->dev_private;
359 struct pci_dev *pch;
360
361 /*
362 * The reason to probe ISA bridge instead of Dev31:Fun0 is to
363 * make graphics device passthrough work easy for VMM, that only
364 * need to expose ISA bridge to let driver know the real hardware
365 * underneath. This is a requirement from virtualization team.
366 */
367 pch = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, NULL);
368 if (pch) {
369 if (pch->vendor == PCI_VENDOR_ID_INTEL) {
370 int id;
371 id = pch->device & INTEL_PCH_DEVICE_ID_MASK;
372
Jesse Barnes90711d52011-04-28 14:48:02 -0700373 if (id == INTEL_PCH_IBX_DEVICE_ID_TYPE) {
374 dev_priv->pch_type = PCH_IBX;
375 DRM_DEBUG_KMS("Found Ibex Peak PCH\n");
376 } else if (id == INTEL_PCH_CPT_DEVICE_ID_TYPE) {
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800377 dev_priv->pch_type = PCH_CPT;
378 DRM_DEBUG_KMS("Found CougarPoint PCH\n");
Jesse Barnesc7925132011-04-07 12:33:56 -0700379 } else if (id == INTEL_PCH_PPT_DEVICE_ID_TYPE) {
380 /* PantherPoint is CPT compatible */
381 dev_priv->pch_type = PCH_CPT;
382 DRM_DEBUG_KMS("Found PatherPoint PCH\n");
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -0300383 } else if (id == INTEL_PCH_LPT_DEVICE_ID_TYPE) {
384 dev_priv->pch_type = PCH_LPT;
385 DRM_DEBUG_KMS("Found LynxPoint PCH\n");
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800386 }
387 }
388 pci_dev_put(pch);
389 }
390}
391
Keith Packard8d715f02011-11-18 20:39:01 -0800392void __gen6_gt_force_wake_get(struct drm_i915_private *dev_priv)
Chris Wilsoneb43f4a2010-12-08 17:32:24 +0000393{
394 int count;
395
396 count = 0;
397 while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1))
398 udelay(10);
399
400 I915_WRITE_NOTRACE(FORCEWAKE, 1);
401 POSTING_READ(FORCEWAKE);
402
403 count = 0;
404 while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1) == 0)
405 udelay(10);
406}
407
Keith Packard8d715f02011-11-18 20:39:01 -0800408void __gen6_gt_force_wake_mt_get(struct drm_i915_private *dev_priv)
409{
410 int count;
411
412 count = 0;
413 while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_MT_ACK) & 1))
414 udelay(10);
415
416 I915_WRITE_NOTRACE(FORCEWAKE_MT, (1<<16) | 1);
417 POSTING_READ(FORCEWAKE_MT);
418
419 count = 0;
420 while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_MT_ACK) & 1) == 0)
421 udelay(10);
422}
423
Ben Widawskyfcca7922011-04-25 11:23:07 -0700424/*
425 * Generally this is called implicitly by the register read function. However,
426 * if some sequence requires the GT to not power down then this function should
427 * be called at the beginning of the sequence followed by a call to
428 * gen6_gt_force_wake_put() at the end of the sequence.
429 */
430void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv)
431{
Daniel Vetter9f1f46a2011-12-14 13:57:03 +0100432 unsigned long irqflags;
Ben Widawskyfcca7922011-04-25 11:23:07 -0700433
Daniel Vetter9f1f46a2011-12-14 13:57:03 +0100434 spin_lock_irqsave(&dev_priv->gt_lock, irqflags);
435 if (dev_priv->forcewake_count++ == 0)
Keith Packard8d715f02011-11-18 20:39:01 -0800436 dev_priv->display.force_wake_get(dev_priv);
Daniel Vetter9f1f46a2011-12-14 13:57:03 +0100437 spin_unlock_irqrestore(&dev_priv->gt_lock, irqflags);
Ben Widawskyfcca7922011-04-25 11:23:07 -0700438}
439
Ben Widawskyee64cbd2012-02-09 10:15:19 +0100440static void gen6_gt_check_fifodbg(struct drm_i915_private *dev_priv)
441{
442 u32 gtfifodbg;
443 gtfifodbg = I915_READ_NOTRACE(GTFIFODBG);
444 if (WARN(gtfifodbg & GT_FIFO_CPU_ERROR_MASK,
445 "MMIO read or write has been dropped %x\n", gtfifodbg))
446 I915_WRITE_NOTRACE(GTFIFODBG, GT_FIFO_CPU_ERROR_MASK);
447}
448
Keith Packard8d715f02011-11-18 20:39:01 -0800449void __gen6_gt_force_wake_put(struct drm_i915_private *dev_priv)
Chris Wilsoneb43f4a2010-12-08 17:32:24 +0000450{
451 I915_WRITE_NOTRACE(FORCEWAKE, 0);
Ben Widawskyee64cbd2012-02-09 10:15:19 +0100452 /* The below doubles as a POSTING_READ */
453 gen6_gt_check_fifodbg(dev_priv);
Chris Wilsoneb43f4a2010-12-08 17:32:24 +0000454}
455
Keith Packard8d715f02011-11-18 20:39:01 -0800456void __gen6_gt_force_wake_mt_put(struct drm_i915_private *dev_priv)
457{
458 I915_WRITE_NOTRACE(FORCEWAKE_MT, (1<<16) | 0);
Ben Widawskyee64cbd2012-02-09 10:15:19 +0100459 /* The below doubles as a POSTING_READ */
460 gen6_gt_check_fifodbg(dev_priv);
Keith Packard8d715f02011-11-18 20:39:01 -0800461}
462
Ben Widawskyfcca7922011-04-25 11:23:07 -0700463/*
464 * see gen6_gt_force_wake_get()
465 */
466void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv)
467{
Daniel Vetter9f1f46a2011-12-14 13:57:03 +0100468 unsigned long irqflags;
Ben Widawskyfcca7922011-04-25 11:23:07 -0700469
Daniel Vetter9f1f46a2011-12-14 13:57:03 +0100470 spin_lock_irqsave(&dev_priv->gt_lock, irqflags);
471 if (--dev_priv->forcewake_count == 0)
Keith Packard8d715f02011-11-18 20:39:01 -0800472 dev_priv->display.force_wake_put(dev_priv);
Daniel Vetter9f1f46a2011-12-14 13:57:03 +0100473 spin_unlock_irqrestore(&dev_priv->gt_lock, irqflags);
Ben Widawskyfcca7922011-04-25 11:23:07 -0700474}
475
Ben Widawsky67a37442012-02-09 10:15:20 +0100476int __gen6_gt_wait_for_fifo(struct drm_i915_private *dev_priv)
Chris Wilson91355832011-03-04 19:22:40 +0000477{
Ben Widawsky67a37442012-02-09 10:15:20 +0100478 int ret = 0;
479
Akshay Joshi0206e352011-08-16 15:34:10 -0400480 if (dev_priv->gt_fifo_count < GT_FIFO_NUM_RESERVED_ENTRIES) {
Chris Wilson957367202011-05-12 22:17:09 +0100481 int loop = 500;
482 u32 fifo = I915_READ_NOTRACE(GT_FIFO_FREE_ENTRIES);
483 while (fifo <= GT_FIFO_NUM_RESERVED_ENTRIES && loop--) {
484 udelay(10);
485 fifo = I915_READ_NOTRACE(GT_FIFO_FREE_ENTRIES);
486 }
Ben Widawsky67a37442012-02-09 10:15:20 +0100487 if (WARN_ON(loop < 0 && fifo <= GT_FIFO_NUM_RESERVED_ENTRIES))
488 ++ret;
Chris Wilson957367202011-05-12 22:17:09 +0100489 dev_priv->gt_fifo_count = fifo;
Chris Wilson91355832011-03-04 19:22:40 +0000490 }
Chris Wilson957367202011-05-12 22:17:09 +0100491 dev_priv->gt_fifo_count--;
Ben Widawsky67a37442012-02-09 10:15:20 +0100492
493 return ret;
Chris Wilson91355832011-03-04 19:22:40 +0000494}
495
Jesse Barnes575155a2012-03-28 13:39:37 -0700496void vlv_force_wake_get(struct drm_i915_private *dev_priv)
497{
498 int count;
499
500 count = 0;
501
502 /* Already awake? */
503 if ((I915_READ(0x130094) & 0xa1) == 0xa1)
504 return;
505
506 I915_WRITE_NOTRACE(FORCEWAKE_VLV, 0xffffffff);
507 POSTING_READ(FORCEWAKE_VLV);
508
509 count = 0;
510 while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK_VLV) & 1) == 0)
511 udelay(10);
512}
513
514void vlv_force_wake_put(struct drm_i915_private *dev_priv)
515{
516 I915_WRITE_NOTRACE(FORCEWAKE_VLV, 0xffff0000);
517 /* FIXME: confirm VLV behavior with Punit folks */
518 POSTING_READ(FORCEWAKE_VLV);
519}
520
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100521static int i915_drm_freeze(struct drm_device *dev)
522{
Rafael J. Wysocki61caf872010-02-18 23:06:27 +0100523 struct drm_i915_private *dev_priv = dev->dev_private;
524
Dave Airlie5bcf7192010-12-07 09:20:40 +1000525 drm_kms_helper_poll_disable(dev);
526
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100527 pci_save_state(dev->pdev);
528
529 /* If KMS is active, we do the leavevt stuff here */
530 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
531 int error = i915_gem_idle(dev);
532 if (error) {
533 dev_err(&dev->pdev->dev,
534 "GEM idle failed, resume might fail\n");
535 return error;
536 }
537 drm_irq_uninstall(dev);
538 }
539
540 i915_save_state(dev);
541
Chris Wilson44834a62010-08-19 16:09:23 +0100542 intel_opregion_fini(dev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100543
544 /* Modeset on resume, not lid events */
545 dev_priv->modeset_on_lid = 0;
Rafael J. Wysocki61caf872010-02-18 23:06:27 +0100546
547 return 0;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100548}
549
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000550int i915_suspend(struct drm_device *dev, pm_message_t state)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100551{
552 int error;
553
554 if (!dev || !dev->dev_private) {
555 DRM_ERROR("dev: %p\n", dev);
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700556 DRM_ERROR("DRM not initialized, aborting suspend.\n");
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000557 return -ENODEV;
558 }
559
Dave Airlieb932ccb2008-02-20 10:02:20 +1000560 if (state.event == PM_EVENT_PRETHAW)
561 return 0;
562
Dave Airlie5bcf7192010-12-07 09:20:40 +1000563
564 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
565 return 0;
Chris Wilson6eecba32010-09-08 09:45:11 +0100566
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100567 error = i915_drm_freeze(dev);
568 if (error)
569 return error;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000570
Dave Airlieb932ccb2008-02-20 10:02:20 +1000571 if (state.event == PM_EVENT_SUSPEND) {
572 /* Shut down the device */
573 pci_disable_device(dev->pdev);
574 pci_set_power_state(dev->pdev, PCI_D3hot);
575 }
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000576
577 return 0;
578}
579
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100580static int i915_drm_thaw(struct drm_device *dev)
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000581{
Jesse Barnes5669fca2009-02-17 15:13:31 -0800582 struct drm_i915_private *dev_priv = dev->dev_private;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100583 int error = 0;
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100584
Chris Wilsond1c3b172010-12-08 14:26:19 +0000585 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
586 mutex_lock(&dev->struct_mutex);
587 i915_gem_restore_gtt_mappings(dev);
588 mutex_unlock(&dev->struct_mutex);
589 }
590
Rafael J. Wysocki61caf872010-02-18 23:06:27 +0100591 i915_restore_state(dev);
Chris Wilson44834a62010-08-19 16:09:23 +0100592 intel_opregion_setup(dev);
Rafael J. Wysocki61caf872010-02-18 23:06:27 +0100593
Jesse Barnes5669fca2009-02-17 15:13:31 -0800594 /* KMS EnterVT equivalent */
595 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
596 mutex_lock(&dev->struct_mutex);
597 dev_priv->mm.suspended = 0;
598
Daniel Vetterf691e2f2012-02-02 09:58:12 +0100599 error = i915_gem_init_hw(dev);
Jesse Barnes5669fca2009-02-17 15:13:31 -0800600 mutex_unlock(&dev->struct_mutex);
Jesse Barnes226485e2009-02-23 15:41:09 -0800601
Keith Packard9fb526d2011-09-26 22:24:57 -0700602 if (HAS_PCH_SPLIT(dev))
603 ironlake_init_pch_refclk(dev);
604
Chris Wilson500f7142011-01-24 15:14:41 +0000605 drm_mode_config_reset(dev);
Jesse Barnes226485e2009-02-23 15:41:09 -0800606 drm_irq_install(dev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100607
Zhao Yakui354ff962009-07-08 14:13:12 +0800608 /* Resume the modeset for every activated CRTC */
609 drm_helper_resume_force_mode(dev);
Jesse Barnes5669fca2009-02-17 15:13:31 -0800610
Chris Wilsonac668082011-02-09 16:15:32 +0000611 if (IS_IRONLAKE_M(dev))
Jesse Barnesd5bb0812011-01-05 12:01:26 -0800612 ironlake_enable_rc6(dev);
613 }
Jesse Barnes1daed3f2011-01-05 12:01:25 -0800614
Chris Wilson44834a62010-08-19 16:09:23 +0100615 intel_opregion_init(dev);
616
Linus Torvaldsc9354c82009-11-02 09:29:55 -0800617 dev_priv->modeset_on_lid = 0;
Jesse Barnes06891e22009-09-14 10:58:48 -0700618
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100619 return error;
620}
621
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000622int i915_resume(struct drm_device *dev)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100623{
Chris Wilson6eecba32010-09-08 09:45:11 +0100624 int ret;
625
Dave Airlie5bcf7192010-12-07 09:20:40 +1000626 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
627 return 0;
628
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100629 if (pci_enable_device(dev->pdev))
630 return -EIO;
631
632 pci_set_master(dev->pdev);
633
Chris Wilson6eecba32010-09-08 09:45:11 +0100634 ret = i915_drm_thaw(dev);
635 if (ret)
636 return ret;
637
638 drm_kms_helper_poll_enable(dev);
639 return 0;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000640}
641
Chris Wilsondc96e9b2010-10-01 12:05:06 +0100642static int i8xx_do_reset(struct drm_device *dev, u8 flags)
643{
644 struct drm_i915_private *dev_priv = dev->dev_private;
645
646 if (IS_I85X(dev))
647 return -ENODEV;
648
649 I915_WRITE(D_STATE, I915_READ(D_STATE) | DSTATE_GFX_RESET_I830);
650 POSTING_READ(D_STATE);
651
652 if (IS_I830(dev) || IS_845G(dev)) {
653 I915_WRITE(DEBUG_RESET_I830,
654 DEBUG_RESET_DISPLAY |
655 DEBUG_RESET_RENDER |
656 DEBUG_RESET_FULL);
657 POSTING_READ(DEBUG_RESET_I830);
658 msleep(1);
659
660 I915_WRITE(DEBUG_RESET_I830, 0);
661 POSTING_READ(DEBUG_RESET_I830);
662 }
663
664 msleep(1);
665
666 I915_WRITE(D_STATE, I915_READ(D_STATE) & ~DSTATE_GFX_RESET_I830);
667 POSTING_READ(D_STATE);
668
669 return 0;
670}
671
Kenneth Graunkef49f0582010-09-11 01:19:14 -0700672static int i965_reset_complete(struct drm_device *dev)
673{
674 u8 gdrst;
Kenneth Graunkeeeccdca2010-09-11 01:24:50 -0700675 pci_read_config_byte(dev->pdev, I965_GDRST, &gdrst);
Kenneth Graunkef49f0582010-09-11 01:19:14 -0700676 return gdrst & 0x1;
677}
678
Kenneth Graunke0573ed42010-09-11 03:17:19 -0700679static int i965_do_reset(struct drm_device *dev, u8 flags)
680{
681 u8 gdrst;
682
Chris Wilsonae681d92010-10-01 14:57:56 +0100683 /*
684 * Set the domains we want to reset (GRDOM/bits 2 and 3) as
685 * well as the reset bit (GR/bit 0). Setting the GR bit
686 * triggers the reset; when done, the hardware will clear it.
687 */
Kenneth Graunke0573ed42010-09-11 03:17:19 -0700688 pci_read_config_byte(dev->pdev, I965_GDRST, &gdrst);
689 pci_write_config_byte(dev->pdev, I965_GDRST, gdrst | flags | 0x1);
690
691 return wait_for(i965_reset_complete(dev), 500);
692}
693
694static int ironlake_do_reset(struct drm_device *dev, u8 flags)
695{
696 struct drm_i915_private *dev_priv = dev->dev_private;
697 u32 gdrst = I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR);
698 I915_WRITE(MCHBAR_MIRROR_BASE + ILK_GDSR, gdrst | flags | 0x1);
699 return wait_for(I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR) & 0x1, 500);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700700}
701
Eric Anholtcff458c2010-11-18 09:31:14 +0800702static int gen6_do_reset(struct drm_device *dev, u8 flags)
703{
704 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packardb6e45f82012-01-06 11:34:04 -0800705 int ret;
706 unsigned long irqflags;
Eric Anholtcff458c2010-11-18 09:31:14 +0800707
Keith Packard286fed42012-01-06 11:44:11 -0800708 /* Hold gt_lock across reset to prevent any register access
709 * with forcewake not set correctly
710 */
Keith Packardb6e45f82012-01-06 11:34:04 -0800711 spin_lock_irqsave(&dev_priv->gt_lock, irqflags);
Keith Packard286fed42012-01-06 11:44:11 -0800712
713 /* Reset the chip */
714
715 /* GEN6_GDRST is not in the gt power well, no need to check
716 * for fifo space for the write or forcewake the chip for
717 * the read
718 */
719 I915_WRITE_NOTRACE(GEN6_GDRST, GEN6_GRDOM_FULL);
720
721 /* Spin waiting for the device to ack the reset request */
722 ret = wait_for((I915_READ_NOTRACE(GEN6_GDRST) & GEN6_GRDOM_FULL) == 0, 500);
723
724 /* If reset with a user forcewake, try to restore, otherwise turn it off */
Keith Packardb6e45f82012-01-06 11:34:04 -0800725 if (dev_priv->forcewake_count)
726 dev_priv->display.force_wake_get(dev_priv);
Keith Packard286fed42012-01-06 11:44:11 -0800727 else
728 dev_priv->display.force_wake_put(dev_priv);
729
730 /* Restore fifo count */
731 dev_priv->gt_fifo_count = I915_READ_NOTRACE(GT_FIFO_FREE_ENTRIES);
732
Keith Packardb6e45f82012-01-06 11:34:04 -0800733 spin_unlock_irqrestore(&dev_priv->gt_lock, irqflags);
734 return ret;
Eric Anholtcff458c2010-11-18 09:31:14 +0800735}
736
Ben Gamari11ed50e2009-09-14 17:48:45 -0400737/**
Eugeni Dodonovf3953dc2011-11-28 16:15:17 -0200738 * i915_reset - reset chip after a hang
Ben Gamari11ed50e2009-09-14 17:48:45 -0400739 * @dev: drm device to reset
740 * @flags: reset domains
741 *
742 * Reset the chip. Useful if a hang is detected. Returns zero on successful
743 * reset or otherwise an error code.
744 *
745 * Procedure is fairly simple:
746 * - reset the chip using the reset reg
747 * - re-init context state
748 * - re-init hardware status page
749 * - re-init ring buffer
750 * - re-init interrupt state
751 * - re-init display
752 */
Chris Wilsonf803aa52010-09-19 12:38:26 +0100753int i915_reset(struct drm_device *dev, u8 flags)
Ben Gamari11ed50e2009-09-14 17:48:45 -0400754{
755 drm_i915_private_t *dev_priv = dev->dev_private;
Ben Gamari11ed50e2009-09-14 17:48:45 -0400756 /*
757 * We really should only reset the display subsystem if we actually
758 * need to
759 */
760 bool need_display = true;
Kenneth Graunke0573ed42010-09-11 03:17:19 -0700761 int ret;
Ben Gamari11ed50e2009-09-14 17:48:45 -0400762
Chris Wilsond78cb502010-12-23 13:33:15 +0000763 if (!i915_try_reset)
764 return 0;
765
Chris Wilson340479a2010-12-04 18:17:15 +0000766 if (!mutex_trylock(&dev->struct_mutex))
767 return -EBUSY;
Ben Gamari11ed50e2009-09-14 17:48:45 -0400768
Chris Wilson069efc12010-09-30 16:53:18 +0100769 i915_gem_reset(dev);
Ben Gamari11ed50e2009-09-14 17:48:45 -0400770
Chris Wilsonf803aa52010-09-19 12:38:26 +0100771 ret = -ENODEV;
Chris Wilsonae681d92010-10-01 14:57:56 +0100772 if (get_seconds() - dev_priv->last_gpu_reset < 5) {
773 DRM_ERROR("GPU hanging too fast, declaring wedged!\n");
774 } else switch (INTEL_INFO(dev)->gen) {
Kenneth Graunke10836942011-07-07 15:33:26 -0700775 case 7:
Eric Anholtcff458c2010-11-18 09:31:14 +0800776 case 6:
777 ret = gen6_do_reset(dev, flags);
778 break;
Chris Wilsonf803aa52010-09-19 12:38:26 +0100779 case 5:
Kenneth Graunke0573ed42010-09-11 03:17:19 -0700780 ret = ironlake_do_reset(dev, flags);
Chris Wilsonf803aa52010-09-19 12:38:26 +0100781 break;
782 case 4:
Kenneth Graunke0573ed42010-09-11 03:17:19 -0700783 ret = i965_do_reset(dev, flags);
Chris Wilsonf803aa52010-09-19 12:38:26 +0100784 break;
Chris Wilsondc96e9b2010-10-01 12:05:06 +0100785 case 2:
786 ret = i8xx_do_reset(dev, flags);
787 break;
Chris Wilsonf803aa52010-09-19 12:38:26 +0100788 }
Chris Wilsonae681d92010-10-01 14:57:56 +0100789 dev_priv->last_gpu_reset = get_seconds();
Kenneth Graunke0573ed42010-09-11 03:17:19 -0700790 if (ret) {
Chris Wilsonf803aa52010-09-19 12:38:26 +0100791 DRM_ERROR("Failed to reset chip.\n");
Daniel J Bluemanf953c932010-05-17 14:23:52 +0100792 mutex_unlock(&dev->struct_mutex);
Chris Wilsonf803aa52010-09-19 12:38:26 +0100793 return ret;
Ben Gamari11ed50e2009-09-14 17:48:45 -0400794 }
795
796 /* Ok, now get things going again... */
797
798 /*
799 * Everything depends on having the GTT running, so we need to start
800 * there. Fortunately we don't need to do this unless we reset the
801 * chip at a PCI level.
802 *
803 * Next we need to restore the context, but we don't use those
804 * yet either...
805 *
806 * Ring buffer needs to be re-initialized in the KMS case, or if X
807 * was running at the time of the reset (i.e. we weren't VT
808 * switched away).
809 */
810 if (drm_core_check_feature(dev, DRIVER_MODESET) ||
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800811 !dev_priv->mm.suspended) {
Ben Gamari11ed50e2009-09-14 17:48:45 -0400812 dev_priv->mm.suspended = 0;
Eric Anholt75a68982010-11-18 09:31:13 +0800813
Daniel Vetterf691e2f2012-02-02 09:58:12 +0100814 i915_gem_init_swizzling(dev);
815
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000816 dev_priv->ring[RCS].init(&dev_priv->ring[RCS]);
Eric Anholt75a68982010-11-18 09:31:13 +0800817 if (HAS_BSD(dev))
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000818 dev_priv->ring[VCS].init(&dev_priv->ring[VCS]);
Eric Anholt75a68982010-11-18 09:31:13 +0800819 if (HAS_BLT(dev))
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000820 dev_priv->ring[BCS].init(&dev_priv->ring[BCS]);
Eric Anholt75a68982010-11-18 09:31:13 +0800821
Daniel Vettere21af882012-02-09 20:53:27 +0100822 i915_gem_init_ppgtt(dev);
823
Ben Gamari11ed50e2009-09-14 17:48:45 -0400824 mutex_unlock(&dev->struct_mutex);
825 drm_irq_uninstall(dev);
Chris Wilson500f7142011-01-24 15:14:41 +0000826 drm_mode_config_reset(dev);
Ben Gamari11ed50e2009-09-14 17:48:45 -0400827 drm_irq_install(dev);
828 mutex_lock(&dev->struct_mutex);
829 }
830
Ben Gamari11ed50e2009-09-14 17:48:45 -0400831 mutex_unlock(&dev->struct_mutex);
Chris Wilson9fd98142010-09-18 08:08:06 +0100832
833 /*
834 * Perform a full modeset as on later generations, e.g. Ironlake, we may
835 * need to retrain the display link and cannot just restore the register
836 * values.
837 */
838 if (need_display) {
839 mutex_lock(&dev->mode_config.mutex);
840 drm_helper_resume_force_mode(dev);
841 mutex_unlock(&dev->mode_config.mutex);
842 }
843
Ben Gamari11ed50e2009-09-14 17:48:45 -0400844 return 0;
845}
846
847
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500848static int __devinit
849i915_pci_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
850{
Chris Wilson5fe49d82011-02-01 19:43:02 +0000851 /* Only bind to function 0 of the device. Early generations
852 * used function 1 as a placeholder for multi-head. This causes
853 * us confusion instead, especially on the systems where both
854 * functions have the same PCI-ID!
855 */
856 if (PCI_FUNC(pdev->devfn))
857 return -ENODEV;
858
Jordan Crousedcdb1672010-05-27 13:40:25 -0600859 return drm_get_pci_dev(pdev, ent, &driver);
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500860}
861
862static void
863i915_pci_remove(struct pci_dev *pdev)
864{
865 struct drm_device *dev = pci_get_drvdata(pdev);
866
867 drm_put_dev(dev);
868}
869
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100870static int i915_pm_suspend(struct device *dev)
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500871{
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100872 struct pci_dev *pdev = to_pci_dev(dev);
873 struct drm_device *drm_dev = pci_get_drvdata(pdev);
874 int error;
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500875
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100876 if (!drm_dev || !drm_dev->dev_private) {
877 dev_err(dev, "DRM not initialized, aborting suspend.\n");
878 return -ENODEV;
879 }
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500880
Dave Airlie5bcf7192010-12-07 09:20:40 +1000881 if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
882 return 0;
883
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100884 error = i915_drm_freeze(drm_dev);
885 if (error)
886 return error;
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500887
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100888 pci_disable_device(pdev);
889 pci_set_power_state(pdev, PCI_D3hot);
Zhenyu Wangcbda12d2009-12-16 13:36:10 +0800890
Zhenyu Wangcbda12d2009-12-16 13:36:10 +0800891 return 0;
892}
893
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100894static int i915_pm_resume(struct device *dev)
Zhenyu Wangcbda12d2009-12-16 13:36:10 +0800895{
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100896 struct pci_dev *pdev = to_pci_dev(dev);
897 struct drm_device *drm_dev = pci_get_drvdata(pdev);
898
899 return i915_resume(drm_dev);
Zhenyu Wangcbda12d2009-12-16 13:36:10 +0800900}
901
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100902static int i915_pm_freeze(struct device *dev)
Zhenyu Wangcbda12d2009-12-16 13:36:10 +0800903{
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100904 struct pci_dev *pdev = to_pci_dev(dev);
905 struct drm_device *drm_dev = pci_get_drvdata(pdev);
906
907 if (!drm_dev || !drm_dev->dev_private) {
908 dev_err(dev, "DRM not initialized, aborting suspend.\n");
909 return -ENODEV;
910 }
911
912 return i915_drm_freeze(drm_dev);
913}
914
915static int i915_pm_thaw(struct device *dev)
916{
917 struct pci_dev *pdev = to_pci_dev(dev);
918 struct drm_device *drm_dev = pci_get_drvdata(pdev);
919
920 return i915_drm_thaw(drm_dev);
921}
922
923static int i915_pm_poweroff(struct device *dev)
924{
925 struct pci_dev *pdev = to_pci_dev(dev);
926 struct drm_device *drm_dev = pci_get_drvdata(pdev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100927
Rafael J. Wysocki61caf872010-02-18 23:06:27 +0100928 return i915_drm_freeze(drm_dev);
Zhenyu Wangcbda12d2009-12-16 13:36:10 +0800929}
930
Chris Wilsonb4b78d12010-06-06 15:40:20 +0100931static const struct dev_pm_ops i915_pm_ops = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400932 .suspend = i915_pm_suspend,
933 .resume = i915_pm_resume,
934 .freeze = i915_pm_freeze,
935 .thaw = i915_pm_thaw,
936 .poweroff = i915_pm_poweroff,
937 .restore = i915_pm_resume,
Zhenyu Wangcbda12d2009-12-16 13:36:10 +0800938};
939
Jesse Barnesde151cf2008-11-12 10:03:55 -0800940static struct vm_operations_struct i915_gem_vm_ops = {
941 .fault = i915_gem_fault,
Jesse Barnesab00b3e2009-02-11 14:01:46 -0800942 .open = drm_gem_vm_open,
943 .close = drm_gem_vm_close,
Jesse Barnesde151cf2008-11-12 10:03:55 -0800944};
945
Arjan van de Vene08e96d2011-10-31 07:28:57 -0700946static const struct file_operations i915_driver_fops = {
947 .owner = THIS_MODULE,
948 .open = drm_open,
949 .release = drm_release,
950 .unlocked_ioctl = drm_ioctl,
951 .mmap = drm_gem_mmap,
952 .poll = drm_poll,
953 .fasync = drm_fasync,
954 .read = drm_read,
955#ifdef CONFIG_COMPAT
956 .compat_ioctl = i915_compat_ioctl,
957#endif
958 .llseek = noop_llseek,
959};
960
Linus Torvalds1da177e2005-04-16 15:20:36 -0700961static struct drm_driver driver = {
Michael Witten0c547812011-08-25 17:55:54 +0000962 /* Don't use MTRRs here; the Xserver or userspace app should
963 * deal with them for Intel hardware.
Dave Airlie792d2b92005-11-11 23:30:27 +1100964 */
Eric Anholt673a3942008-07-30 12:06:12 -0700965 .driver_features =
966 DRIVER_USE_AGP | DRIVER_REQUIRE_AGP | /* DRIVER_USE_MTRR |*/
967 DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED | DRIVER_GEM,
Dave Airlie22eae942005-11-10 22:16:34 +1100968 .load = i915_driver_load,
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000969 .unload = i915_driver_unload,
Eric Anholt673a3942008-07-30 12:06:12 -0700970 .open = i915_driver_open,
Dave Airlie22eae942005-11-10 22:16:34 +1100971 .lastclose = i915_driver_lastclose,
972 .preclose = i915_driver_preclose,
Eric Anholt673a3942008-07-30 12:06:12 -0700973 .postclose = i915_driver_postclose,
Rafael J. Wysockid8e29202010-01-09 00:45:33 +0100974
975 /* Used in place of i915_pm_ops for non-DRIVER_MODESET */
976 .suspend = i915_suspend,
977 .resume = i915_resume,
978
Dave Airliecda17382005-07-10 17:31:26 +1000979 .device_is_agp = i915_driver_device_is_agp,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700980 .reclaim_buffers = drm_core_reclaim_buffers,
Dave Airlie7c1c2872008-11-28 14:22:24 +1000981 .master_create = i915_master_create,
982 .master_destroy = i915_master_destroy,
Ben Gamari955b12d2009-02-17 20:08:49 -0500983#if defined(CONFIG_DEBUG_FS)
Ben Gamari27c202a2009-07-01 22:26:52 -0400984 .debugfs_init = i915_debugfs_init,
985 .debugfs_cleanup = i915_debugfs_cleanup,
Ben Gamari955b12d2009-02-17 20:08:49 -0500986#endif
Eric Anholt673a3942008-07-30 12:06:12 -0700987 .gem_init_object = i915_gem_init_object,
988 .gem_free_object = i915_gem_free_object,
Jesse Barnesde151cf2008-11-12 10:03:55 -0800989 .gem_vm_ops = &i915_gem_vm_ops,
Dave Airlieff72145b2011-02-07 12:16:14 +1000990 .dumb_create = i915_gem_dumb_create,
991 .dumb_map_offset = i915_gem_mmap_gtt,
992 .dumb_destroy = i915_gem_dumb_destroy,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700993 .ioctls = i915_ioctls,
Arjan van de Vene08e96d2011-10-31 07:28:57 -0700994 .fops = &i915_driver_fops,
Dave Airlie22eae942005-11-10 22:16:34 +1100995 .name = DRIVER_NAME,
996 .desc = DRIVER_DESC,
997 .date = DRIVER_DATE,
998 .major = DRIVER_MAJOR,
999 .minor = DRIVER_MINOR,
1000 .patchlevel = DRIVER_PATCHLEVEL,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001001};
1002
Dave Airlie8410ea32010-12-15 03:16:38 +10001003static struct pci_driver i915_pci_driver = {
1004 .name = DRIVER_NAME,
1005 .id_table = pciidlist,
1006 .probe = i915_pci_probe,
1007 .remove = i915_pci_remove,
1008 .driver.pm = &i915_pm_ops,
1009};
1010
Linus Torvalds1da177e2005-04-16 15:20:36 -07001011static int __init i915_init(void)
1012{
Zhenyu Wang1f7a6e32010-02-23 14:05:24 +08001013 if (!intel_agp_enabled) {
1014 DRM_ERROR("drm/i915 can't work without intel_agp module!\n");
1015 return -ENODEV;
1016 }
1017
Linus Torvalds1da177e2005-04-16 15:20:36 -07001018 driver.num_ioctls = i915_max_ioctl;
Jesse Barnes79e53942008-11-07 14:24:08 -08001019
1020 /*
1021 * If CONFIG_DRM_I915_KMS is set, default to KMS unless
1022 * explicitly disabled with the module pararmeter.
1023 *
1024 * Otherwise, just follow the parameter (defaulting to off).
1025 *
1026 * Allow optional vga_text_mode_force boot option to override
1027 * the default behavior.
1028 */
1029#if defined(CONFIG_DRM_I915_KMS)
1030 if (i915_modeset != 0)
1031 driver.driver_features |= DRIVER_MODESET;
1032#endif
1033 if (i915_modeset == 1)
1034 driver.driver_features |= DRIVER_MODESET;
1035
1036#ifdef CONFIG_VGA_CONSOLE
1037 if (vgacon_text_force() && i915_modeset == -1)
1038 driver.driver_features &= ~DRIVER_MODESET;
1039#endif
1040
Chris Wilson3885c6b2011-01-23 10:45:14 +00001041 if (!(driver.driver_features & DRIVER_MODESET))
1042 driver.get_vblank_timestamp = NULL;
1043
Dave Airlie8410ea32010-12-15 03:16:38 +10001044 return drm_pci_init(&driver, &i915_pci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001045}
1046
1047static void __exit i915_exit(void)
1048{
Dave Airlie8410ea32010-12-15 03:16:38 +10001049 drm_pci_exit(&driver, &i915_pci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001050}
1051
1052module_init(i915_init);
1053module_exit(i915_exit);
1054
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001055MODULE_AUTHOR(DRIVER_AUTHOR);
1056MODULE_DESCRIPTION(DRIVER_DESC);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001057MODULE_LICENSE("GPL and additional rights");
Andi Kleenf7000882011-10-13 16:08:51 -07001058
Jesse Barnesb7d84092012-03-22 14:38:43 -07001059/* We give fast paths for the really cool registers */
1060#define NEEDS_FORCE_WAKE(dev_priv, reg) \
1061 (((dev_priv)->info->gen >= 6) && \
1062 ((reg) < 0x40000) && \
Jesse Barnes575155a2012-03-28 13:39:37 -07001063 ((reg) != FORCEWAKE)) && \
1064 (!IS_VALLEYVIEW((dev_priv)->dev))
Jesse Barnesb7d84092012-03-22 14:38:43 -07001065
Andi Kleenf7000882011-10-13 16:08:51 -07001066#define __i915_read(x, y) \
1067u##x i915_read##x(struct drm_i915_private *dev_priv, u32 reg) { \
1068 u##x val = 0; \
1069 if (NEEDS_FORCE_WAKE((dev_priv), (reg))) { \
Keith Packardc9375042012-01-06 11:48:38 -08001070 unsigned long irqflags; \
1071 spin_lock_irqsave(&dev_priv->gt_lock, irqflags); \
1072 if (dev_priv->forcewake_count == 0) \
1073 dev_priv->display.force_wake_get(dev_priv); \
Andi Kleenf7000882011-10-13 16:08:51 -07001074 val = read##y(dev_priv->regs + reg); \
Keith Packardc9375042012-01-06 11:48:38 -08001075 if (dev_priv->forcewake_count == 0) \
1076 dev_priv->display.force_wake_put(dev_priv); \
1077 spin_unlock_irqrestore(&dev_priv->gt_lock, irqflags); \
Andi Kleenf7000882011-10-13 16:08:51 -07001078 } else { \
1079 val = read##y(dev_priv->regs + reg); \
1080 } \
1081 trace_i915_reg_rw(false, reg, val, sizeof(val)); \
1082 return val; \
1083}
1084
1085__i915_read(8, b)
1086__i915_read(16, w)
1087__i915_read(32, l)
1088__i915_read(64, q)
1089#undef __i915_read
1090
1091#define __i915_write(x, y) \
1092void i915_write##x(struct drm_i915_private *dev_priv, u32 reg, u##x val) { \
Ben Widawsky67a37442012-02-09 10:15:20 +01001093 u32 __fifo_ret = 0; \
Andi Kleenf7000882011-10-13 16:08:51 -07001094 trace_i915_reg_rw(true, reg, val, sizeof(val)); \
1095 if (NEEDS_FORCE_WAKE((dev_priv), (reg))) { \
Ben Widawsky67a37442012-02-09 10:15:20 +01001096 __fifo_ret = __gen6_gt_wait_for_fifo(dev_priv); \
Andi Kleenf7000882011-10-13 16:08:51 -07001097 } \
1098 write##y(val, dev_priv->regs + reg); \
Ben Widawsky67a37442012-02-09 10:15:20 +01001099 if (unlikely(__fifo_ret)) { \
1100 gen6_gt_check_fifodbg(dev_priv); \
1101 } \
Andi Kleenf7000882011-10-13 16:08:51 -07001102}
1103__i915_write(8, b)
1104__i915_write(16, w)
1105__i915_write(32, l)
1106__i915_write(64, q)
1107#undef __i915_write