blob: d1c093dcb054aebb71b1ee701cf175e8ab804515 [file] [log] [blame]
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001/* bnx2x_main.c: Broadcom Everest network driver.
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002 *
Yuval Mintz247fa822013-01-14 05:11:50 +00003 * Copyright (c) 2007-2013 Broadcom Corporation
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004 *
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License as published by
7 * the Free Software Foundation.
8 *
Ariel Elior08f6dd82014-05-27 13:11:36 +03009 * Maintained by: Ariel Elior <ariel.elior@qlogic.com>
Eilon Greenstein24e3fce2008-06-12 14:30:28 -070010 * Written by: Eliezer Tamir
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011 * Based on code from Michael Chan's bnx2 driver
12 * UDP CSUM errata workaround by Arik Gendelman
Eilon Greensteinca003922009-08-12 22:53:28 -070013 * Slowpath and fastpath rework by Vladislav Zolotarov
Eliezer Tamirc14423f2008-02-28 11:49:42 -080014 * Statistics and Link management by Yitchak Gertner
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020015 *
16 */
17
Joe Perchesf1deab52011-08-14 12:16:21 +000018#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
19
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020020#include <linux/module.h>
21#include <linux/moduleparam.h>
22#include <linux/kernel.h>
23#include <linux/device.h> /* for dev_info() */
24#include <linux/timer.h>
25#include <linux/errno.h>
26#include <linux/ioport.h>
27#include <linux/slab.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020028#include <linux/interrupt.h>
29#include <linux/pci.h>
Yuval Mintz33d8e6a2013-12-26 09:57:08 +020030#include <linux/aer.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020031#include <linux/init.h>
32#include <linux/netdevice.h>
33#include <linux/etherdevice.h>
34#include <linux/skbuff.h>
35#include <linux/dma-mapping.h>
36#include <linux/bitops.h>
37#include <linux/irq.h>
38#include <linux/delay.h>
39#include <asm/byteorder.h>
40#include <linux/time.h>
41#include <linux/ethtool.h>
42#include <linux/mii.h>
Eilon Greenstein0c6671b2009-01-14 21:26:51 -080043#include <linux/if_vlan.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020044#include <net/ip.h>
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030045#include <net/ipv6.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020046#include <net/tcp.h>
47#include <net/checksum.h>
Eilon Greenstein34f80b02008-06-23 20:33:01 -070048#include <net/ip6_checksum.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020049#include <linux/workqueue.h>
50#include <linux/crc32.h>
Eilon Greenstein34f80b02008-06-23 20:33:01 -070051#include <linux/crc32c.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020052#include <linux/prefetch.h>
53#include <linux/zlib.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020054#include <linux/io.h>
Yuval Mintz452427b2012-03-26 20:47:07 +000055#include <linux/semaphore.h>
Ben Hutchings45229b42009-11-07 11:53:39 +000056#include <linux/stringify.h>
David S. Miller7ab24bf2011-06-29 05:48:41 -070057#include <linux/vmalloc.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020058
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020059#include "bnx2x.h"
60#include "bnx2x_init.h"
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070061#include "bnx2x_init_ops.h"
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +000062#include "bnx2x_cmn.h"
Ariel Elior1ab44342013-01-01 05:22:23 +000063#include "bnx2x_vfpf.h"
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +000064#include "bnx2x_dcb.h"
Vladislav Zolotarov042181f2011-06-14 01:33:39 +000065#include "bnx2x_sp.h"
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020066
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070067#include <linux/firmware.h>
68#include "bnx2x_fw_file_hdr.h"
69/* FW files */
Ben Hutchings45229b42009-11-07 11:53:39 +000070#define FW_FILE_VERSION \
71 __stringify(BCM_5710_FW_MAJOR_VERSION) "." \
72 __stringify(BCM_5710_FW_MINOR_VERSION) "." \
73 __stringify(BCM_5710_FW_REVISION_VERSION) "." \
74 __stringify(BCM_5710_FW_ENGINEERING_VERSION)
Dmitry Kravkov560131f2010-10-06 03:18:47 +000075#define FW_FILE_NAME_E1 "bnx2x/bnx2x-e1-" FW_FILE_VERSION ".fw"
76#define FW_FILE_NAME_E1H "bnx2x/bnx2x-e1h-" FW_FILE_VERSION ".fw"
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000077#define FW_FILE_NAME_E2 "bnx2x/bnx2x-e2-" FW_FILE_VERSION ".fw"
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070078
Eilon Greenstein34f80b02008-06-23 20:33:01 -070079/* Time in jiffies before concluding the transmitter is hung */
80#define TX_TIMEOUT (5*HZ)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020081
Bill Pemberton0329aba2012-12-03 09:24:24 -050082static char version[] =
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030083 "Broadcom NetXtreme II 5771x/578xx 10/20-Gigabit Ethernet Driver "
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020084 DRV_MODULE_NAME " " DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")\n";
85
Eilon Greenstein24e3fce2008-06-12 14:30:28 -070086MODULE_AUTHOR("Eliezer Tamir");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000087MODULE_DESCRIPTION("Broadcom NetXtreme II "
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030088 "BCM57710/57711/57711E/"
89 "57712/57712_MF/57800/57800_MF/57810/57810_MF/"
90 "57840/57840_MF Driver");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020091MODULE_LICENSE("GPL");
92MODULE_VERSION(DRV_MODULE_VERSION);
Ben Hutchings45229b42009-11-07 11:53:39 +000093MODULE_FIRMWARE(FW_FILE_NAME_E1);
94MODULE_FIRMWARE(FW_FILE_NAME_E1H);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000095MODULE_FIRMWARE(FW_FILE_NAME_E2);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020096
stephen hemmingera8f47eb2014-01-09 22:20:11 -080097int bnx2x_num_queues;
James M Leddy1c8bb762014-02-04 15:10:59 -050098module_param_named(num_queues, bnx2x_num_queues, int, S_IRUGO);
Dmitry Kravkov96305232012-04-03 18:41:30 +000099MODULE_PARM_DESC(num_queues,
100 " Set number of queues (default is as a number of CPUs)");
Eilon Greenstein555f6c72009-02-12 08:36:11 +0000101
Eilon Greenstein19680c42008-08-13 15:47:33 -0700102static int disable_tpa;
James M Leddy1c8bb762014-02-04 15:10:59 -0500103module_param(disable_tpa, int, S_IRUGO);
Eilon Greenstein9898f862009-02-12 08:38:27 +0000104MODULE_PARM_DESC(disable_tpa, " Disable the TPA (LRO) feature");
Eilon Greenstein8badd272009-02-12 08:36:15 +0000105
stephen hemmingera8f47eb2014-01-09 22:20:11 -0800106static int int_mode;
James M Leddy1c8bb762014-02-04 15:10:59 -0500107module_param(int_mode, int, S_IRUGO);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300108MODULE_PARM_DESC(int_mode, " Force interrupt mode other than MSI-X "
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000109 "(1 INT#x; 2 MSI)");
Eilon Greenstein8badd272009-02-12 08:36:15 +0000110
Eilon Greensteina18f5122009-08-12 08:23:26 +0000111static int dropless_fc;
James M Leddy1c8bb762014-02-04 15:10:59 -0500112module_param(dropless_fc, int, S_IRUGO);
Eilon Greensteina18f5122009-08-12 08:23:26 +0000113MODULE_PARM_DESC(dropless_fc, " Pause on exhausted host ring");
114
Eilon Greenstein8d5726c2009-02-12 08:37:19 +0000115static int mrrs = -1;
James M Leddy1c8bb762014-02-04 15:10:59 -0500116module_param(mrrs, int, S_IRUGO);
Eilon Greenstein8d5726c2009-02-12 08:37:19 +0000117MODULE_PARM_DESC(mrrs, " Force Max Read Req Size (0..3) (for debug)");
118
Eilon Greenstein9898f862009-02-12 08:38:27 +0000119static int debug;
James M Leddy1c8bb762014-02-04 15:10:59 -0500120module_param(debug, int, S_IRUGO);
Eilon Greenstein9898f862009-02-12 08:38:27 +0000121MODULE_PARM_DESC(debug, " Default debug msglevel");
122
Yuval Mintz370d4a22014-03-23 18:12:24 +0200123static struct workqueue_struct *bnx2x_wq;
124struct workqueue_struct *bnx2x_iov_wq;
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +0000125
Barak Witkowski1ef1d452013-01-10 04:53:40 +0000126struct bnx2x_mac_vals {
127 u32 xmac_addr;
128 u32 xmac_val;
129 u32 emac_addr;
130 u32 emac_val;
131 u32 umac_addr;
132 u32 umac_val;
133 u32 bmac_addr;
134 u32 bmac_val[2];
135};
136
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200137enum bnx2x_board_type {
138 BCM57710 = 0,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300139 BCM57711,
140 BCM57711E,
141 BCM57712,
142 BCM57712_MF,
Ariel Elior1ab44342013-01-01 05:22:23 +0000143 BCM57712_VF,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300144 BCM57800,
145 BCM57800_MF,
Ariel Elior1ab44342013-01-01 05:22:23 +0000146 BCM57800_VF,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300147 BCM57810,
148 BCM57810_MF,
Ariel Elior1ab44342013-01-01 05:22:23 +0000149 BCM57810_VF,
Yuval Mintzc3def942012-07-23 10:25:43 +0300150 BCM57840_4_10,
151 BCM57840_2_20,
Barak Witkowski7e8e02d2012-04-03 18:41:28 +0000152 BCM57840_MF,
Ariel Elior1ab44342013-01-01 05:22:23 +0000153 BCM57840_VF,
Barak Witkowski7e8e02d2012-04-03 18:41:28 +0000154 BCM57811,
Ariel Elior1ab44342013-01-01 05:22:23 +0000155 BCM57811_MF,
156 BCM57840_O,
157 BCM57840_MFO,
158 BCM57811_VF
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200159};
160
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700161/* indexed by board_type, above */
Andrew Morton53a10562008-02-09 23:16:41 -0800162static struct {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200163 char *name;
Bill Pemberton0329aba2012-12-03 09:24:24 -0500164} board_info[] = {
Ariel Elior1ab44342013-01-01 05:22:23 +0000165 [BCM57710] = { "Broadcom NetXtreme II BCM57710 10 Gigabit PCIe [Everest]" },
166 [BCM57711] = { "Broadcom NetXtreme II BCM57711 10 Gigabit PCIe" },
167 [BCM57711E] = { "Broadcom NetXtreme II BCM57711E 10 Gigabit PCIe" },
168 [BCM57712] = { "Broadcom NetXtreme II BCM57712 10 Gigabit Ethernet" },
169 [BCM57712_MF] = { "Broadcom NetXtreme II BCM57712 10 Gigabit Ethernet Multi Function" },
170 [BCM57712_VF] = { "Broadcom NetXtreme II BCM57712 10 Gigabit Ethernet Virtual Function" },
171 [BCM57800] = { "Broadcom NetXtreme II BCM57800 10 Gigabit Ethernet" },
172 [BCM57800_MF] = { "Broadcom NetXtreme II BCM57800 10 Gigabit Ethernet Multi Function" },
173 [BCM57800_VF] = { "Broadcom NetXtreme II BCM57800 10 Gigabit Ethernet Virtual Function" },
174 [BCM57810] = { "Broadcom NetXtreme II BCM57810 10 Gigabit Ethernet" },
175 [BCM57810_MF] = { "Broadcom NetXtreme II BCM57810 10 Gigabit Ethernet Multi Function" },
176 [BCM57810_VF] = { "Broadcom NetXtreme II BCM57810 10 Gigabit Ethernet Virtual Function" },
177 [BCM57840_4_10] = { "Broadcom NetXtreme II BCM57840 10 Gigabit Ethernet" },
178 [BCM57840_2_20] = { "Broadcom NetXtreme II BCM57840 20 Gigabit Ethernet" },
179 [BCM57840_MF] = { "Broadcom NetXtreme II BCM57840 10/20 Gigabit Ethernet Multi Function" },
180 [BCM57840_VF] = { "Broadcom NetXtreme II BCM57840 10/20 Gigabit Ethernet Virtual Function" },
181 [BCM57811] = { "Broadcom NetXtreme II BCM57811 10 Gigabit Ethernet" },
182 [BCM57811_MF] = { "Broadcom NetXtreme II BCM57811 10 Gigabit Ethernet Multi Function" },
183 [BCM57840_O] = { "Broadcom NetXtreme II BCM57840 10/20 Gigabit Ethernet" },
184 [BCM57840_MFO] = { "Broadcom NetXtreme II BCM57840 10/20 Gigabit Ethernet Multi Function" },
185 [BCM57811_VF] = { "Broadcom NetXtreme II BCM57840 10/20 Gigabit Ethernet Virtual Function" }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200186};
187
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300188#ifndef PCI_DEVICE_ID_NX2_57710
189#define PCI_DEVICE_ID_NX2_57710 CHIP_NUM_57710
190#endif
191#ifndef PCI_DEVICE_ID_NX2_57711
192#define PCI_DEVICE_ID_NX2_57711 CHIP_NUM_57711
193#endif
194#ifndef PCI_DEVICE_ID_NX2_57711E
195#define PCI_DEVICE_ID_NX2_57711E CHIP_NUM_57711E
196#endif
197#ifndef PCI_DEVICE_ID_NX2_57712
198#define PCI_DEVICE_ID_NX2_57712 CHIP_NUM_57712
199#endif
200#ifndef PCI_DEVICE_ID_NX2_57712_MF
201#define PCI_DEVICE_ID_NX2_57712_MF CHIP_NUM_57712_MF
202#endif
Ariel Elior8395be52013-01-01 05:22:44 +0000203#ifndef PCI_DEVICE_ID_NX2_57712_VF
204#define PCI_DEVICE_ID_NX2_57712_VF CHIP_NUM_57712_VF
205#endif
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300206#ifndef PCI_DEVICE_ID_NX2_57800
207#define PCI_DEVICE_ID_NX2_57800 CHIP_NUM_57800
208#endif
209#ifndef PCI_DEVICE_ID_NX2_57800_MF
210#define PCI_DEVICE_ID_NX2_57800_MF CHIP_NUM_57800_MF
211#endif
Ariel Elior8395be52013-01-01 05:22:44 +0000212#ifndef PCI_DEVICE_ID_NX2_57800_VF
213#define PCI_DEVICE_ID_NX2_57800_VF CHIP_NUM_57800_VF
214#endif
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300215#ifndef PCI_DEVICE_ID_NX2_57810
216#define PCI_DEVICE_ID_NX2_57810 CHIP_NUM_57810
217#endif
218#ifndef PCI_DEVICE_ID_NX2_57810_MF
219#define PCI_DEVICE_ID_NX2_57810_MF CHIP_NUM_57810_MF
220#endif
Yuval Mintzc3def942012-07-23 10:25:43 +0300221#ifndef PCI_DEVICE_ID_NX2_57840_O
222#define PCI_DEVICE_ID_NX2_57840_O CHIP_NUM_57840_OBSOLETE
223#endif
Ariel Elior8395be52013-01-01 05:22:44 +0000224#ifndef PCI_DEVICE_ID_NX2_57810_VF
225#define PCI_DEVICE_ID_NX2_57810_VF CHIP_NUM_57810_VF
226#endif
Yuval Mintzc3def942012-07-23 10:25:43 +0300227#ifndef PCI_DEVICE_ID_NX2_57840_4_10
228#define PCI_DEVICE_ID_NX2_57840_4_10 CHIP_NUM_57840_4_10
229#endif
230#ifndef PCI_DEVICE_ID_NX2_57840_2_20
231#define PCI_DEVICE_ID_NX2_57840_2_20 CHIP_NUM_57840_2_20
232#endif
233#ifndef PCI_DEVICE_ID_NX2_57840_MFO
234#define PCI_DEVICE_ID_NX2_57840_MFO CHIP_NUM_57840_MF_OBSOLETE
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300235#endif
236#ifndef PCI_DEVICE_ID_NX2_57840_MF
237#define PCI_DEVICE_ID_NX2_57840_MF CHIP_NUM_57840_MF
238#endif
Ariel Elior8395be52013-01-01 05:22:44 +0000239#ifndef PCI_DEVICE_ID_NX2_57840_VF
240#define PCI_DEVICE_ID_NX2_57840_VF CHIP_NUM_57840_VF
241#endif
Barak Witkowski7e8e02d2012-04-03 18:41:28 +0000242#ifndef PCI_DEVICE_ID_NX2_57811
243#define PCI_DEVICE_ID_NX2_57811 CHIP_NUM_57811
244#endif
245#ifndef PCI_DEVICE_ID_NX2_57811_MF
246#define PCI_DEVICE_ID_NX2_57811_MF CHIP_NUM_57811_MF
247#endif
Ariel Elior8395be52013-01-01 05:22:44 +0000248#ifndef PCI_DEVICE_ID_NX2_57811_VF
249#define PCI_DEVICE_ID_NX2_57811_VF CHIP_NUM_57811_VF
250#endif
251
Benoit Taine9baa3c32014-08-08 15:56:03 +0200252static const struct pci_device_id bnx2x_pci_tbl[] = {
Eilon Greensteine4ed7112009-08-12 08:24:10 +0000253 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57710), BCM57710 },
254 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57711), BCM57711 },
255 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57711E), BCM57711E },
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000256 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57712), BCM57712 },
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300257 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57712_MF), BCM57712_MF },
Ariel Elior8395be52013-01-01 05:22:44 +0000258 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57712_VF), BCM57712_VF },
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300259 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57800), BCM57800 },
260 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57800_MF), BCM57800_MF },
Ariel Elior8395be52013-01-01 05:22:44 +0000261 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57800_VF), BCM57800_VF },
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300262 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57810), BCM57810 },
263 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57810_MF), BCM57810_MF },
Yuval Mintzc3def942012-07-23 10:25:43 +0300264 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57840_O), BCM57840_O },
265 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57840_4_10), BCM57840_4_10 },
266 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57840_2_20), BCM57840_2_20 },
Ariel Elior8395be52013-01-01 05:22:44 +0000267 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57810_VF), BCM57810_VF },
Yuval Mintzc3def942012-07-23 10:25:43 +0300268 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57840_MFO), BCM57840_MFO },
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300269 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57840_MF), BCM57840_MF },
Ariel Elior8395be52013-01-01 05:22:44 +0000270 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57840_VF), BCM57840_VF },
Barak Witkowski7e8e02d2012-04-03 18:41:28 +0000271 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57811), BCM57811 },
272 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57811_MF), BCM57811_MF },
Ariel Elior8395be52013-01-01 05:22:44 +0000273 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57811_VF), BCM57811_VF },
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200274 { 0 }
275};
276
277MODULE_DEVICE_TABLE(pci, bnx2x_pci_tbl);
278
Yuval Mintz452427b2012-03-26 20:47:07 +0000279/* Global resources for unloading a previously loaded device */
280#define BNX2X_PREV_WAIT_NEEDED 1
281static DEFINE_SEMAPHORE(bnx2x_prev_sem);
282static LIST_HEAD(bnx2x_prev_list);
stephen hemmingera8f47eb2014-01-09 22:20:11 -0800283
284/* Forward declaration */
285static struct cnic_eth_dev *bnx2x_cnic_probe(struct net_device *dev);
286static u32 bnx2x_rx_ustorm_prods_offset(struct bnx2x_fastpath *fp);
287static int bnx2x_set_storm_rx_mode(struct bnx2x *bp);
288
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200289/****************************************************************************
290* General service functions
291****************************************************************************/
292
Eric Dumazet1191cb82012-04-27 21:39:21 +0000293static void __storm_memset_dma_mapping(struct bnx2x *bp,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300294 u32 addr, dma_addr_t mapping)
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000295{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300296 REG_WR(bp, addr, U64_LO(mapping));
297 REG_WR(bp, addr + 4, U64_HI(mapping));
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000298}
299
Eric Dumazet1191cb82012-04-27 21:39:21 +0000300static void storm_memset_spq_addr(struct bnx2x *bp,
301 dma_addr_t mapping, u16 abs_fid)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300302{
303 u32 addr = XSEM_REG_FAST_MEMORY +
304 XSTORM_SPQ_PAGE_BASE_OFFSET(abs_fid);
305
306 __storm_memset_dma_mapping(bp, addr, mapping);
307}
308
Eric Dumazet1191cb82012-04-27 21:39:21 +0000309static void storm_memset_vf_to_pf(struct bnx2x *bp, u16 abs_fid,
310 u16 pf_id)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300311{
312 REG_WR8(bp, BAR_XSTRORM_INTMEM + XSTORM_VF_TO_PF_OFFSET(abs_fid),
313 pf_id);
314 REG_WR8(bp, BAR_CSTRORM_INTMEM + CSTORM_VF_TO_PF_OFFSET(abs_fid),
315 pf_id);
316 REG_WR8(bp, BAR_TSTRORM_INTMEM + TSTORM_VF_TO_PF_OFFSET(abs_fid),
317 pf_id);
318 REG_WR8(bp, BAR_USTRORM_INTMEM + USTORM_VF_TO_PF_OFFSET(abs_fid),
319 pf_id);
320}
321
Eric Dumazet1191cb82012-04-27 21:39:21 +0000322static void storm_memset_func_en(struct bnx2x *bp, u16 abs_fid,
323 u8 enable)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300324{
325 REG_WR8(bp, BAR_XSTRORM_INTMEM + XSTORM_FUNC_EN_OFFSET(abs_fid),
326 enable);
327 REG_WR8(bp, BAR_CSTRORM_INTMEM + CSTORM_FUNC_EN_OFFSET(abs_fid),
328 enable);
329 REG_WR8(bp, BAR_TSTRORM_INTMEM + TSTORM_FUNC_EN_OFFSET(abs_fid),
330 enable);
331 REG_WR8(bp, BAR_USTRORM_INTMEM + USTORM_FUNC_EN_OFFSET(abs_fid),
332 enable);
333}
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000334
Eric Dumazet1191cb82012-04-27 21:39:21 +0000335static void storm_memset_eq_data(struct bnx2x *bp,
336 struct event_ring_data *eq_data,
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000337 u16 pfid)
338{
339 size_t size = sizeof(struct event_ring_data);
340
341 u32 addr = BAR_CSTRORM_INTMEM + CSTORM_EVENT_RING_DATA_OFFSET(pfid);
342
343 __storm_memset_struct(bp, addr, size, (u32 *)eq_data);
344}
345
Eric Dumazet1191cb82012-04-27 21:39:21 +0000346static void storm_memset_eq_prod(struct bnx2x *bp, u16 eq_prod,
347 u16 pfid)
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000348{
349 u32 addr = BAR_CSTRORM_INTMEM + CSTORM_EVENT_RING_PROD_OFFSET(pfid);
350 REG_WR16(bp, addr, eq_prod);
351}
352
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200353/* used only at init
354 * locking is done by mcp
355 */
stephen hemminger8d962862010-10-21 07:50:56 +0000356static void bnx2x_reg_wr_ind(struct bnx2x *bp, u32 addr, u32 val)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200357{
358 pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS, addr);
359 pci_write_config_dword(bp->pdev, PCICFG_GRC_DATA, val);
360 pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS,
361 PCICFG_VENDOR_ID_OFFSET);
362}
363
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200364static u32 bnx2x_reg_rd_ind(struct bnx2x *bp, u32 addr)
365{
366 u32 val;
367
368 pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS, addr);
369 pci_read_config_dword(bp->pdev, PCICFG_GRC_DATA, &val);
370 pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS,
371 PCICFG_VENDOR_ID_OFFSET);
372
373 return val;
374}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200375
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000376#define DMAE_DP_SRC_GRC "grc src_addr [%08x]"
377#define DMAE_DP_SRC_PCI "pci src_addr [%x:%08x]"
378#define DMAE_DP_DST_GRC "grc dst_addr [%08x]"
379#define DMAE_DP_DST_PCI "pci dst_addr [%x:%08x]"
380#define DMAE_DP_DST_NONE "dst_addr [none]"
381
Yuval Mintz6bf07b82013-06-02 00:06:20 +0000382static void bnx2x_dp_dmae(struct bnx2x *bp,
383 struct dmae_command *dmae, int msglvl)
Ariel Eliorfd1fc792013-01-01 05:22:33 +0000384{
385 u32 src_type = dmae->opcode & DMAE_COMMAND_SRC;
Yuval Mintz6bf07b82013-06-02 00:06:20 +0000386 int i;
Ariel Eliorfd1fc792013-01-01 05:22:33 +0000387
388 switch (dmae->opcode & DMAE_COMMAND_DST) {
389 case DMAE_CMD_DST_PCI:
390 if (src_type == DMAE_CMD_SRC_PCI)
391 DP(msglvl, "DMAE: opcode 0x%08x\n"
392 "src [%x:%08x], len [%d*4], dst [%x:%08x]\n"
393 "comp_addr [%x:%08x], comp_val 0x%08x\n",
394 dmae->opcode, dmae->src_addr_hi, dmae->src_addr_lo,
395 dmae->len, dmae->dst_addr_hi, dmae->dst_addr_lo,
396 dmae->comp_addr_hi, dmae->comp_addr_lo,
397 dmae->comp_val);
398 else
399 DP(msglvl, "DMAE: opcode 0x%08x\n"
400 "src [%08x], len [%d*4], dst [%x:%08x]\n"
401 "comp_addr [%x:%08x], comp_val 0x%08x\n",
402 dmae->opcode, dmae->src_addr_lo >> 2,
403 dmae->len, dmae->dst_addr_hi, dmae->dst_addr_lo,
404 dmae->comp_addr_hi, dmae->comp_addr_lo,
405 dmae->comp_val);
406 break;
407 case DMAE_CMD_DST_GRC:
408 if (src_type == DMAE_CMD_SRC_PCI)
409 DP(msglvl, "DMAE: opcode 0x%08x\n"
410 "src [%x:%08x], len [%d*4], dst_addr [%08x]\n"
411 "comp_addr [%x:%08x], comp_val 0x%08x\n",
412 dmae->opcode, dmae->src_addr_hi, dmae->src_addr_lo,
413 dmae->len, dmae->dst_addr_lo >> 2,
414 dmae->comp_addr_hi, dmae->comp_addr_lo,
415 dmae->comp_val);
416 else
417 DP(msglvl, "DMAE: opcode 0x%08x\n"
418 "src [%08x], len [%d*4], dst [%08x]\n"
419 "comp_addr [%x:%08x], comp_val 0x%08x\n",
420 dmae->opcode, dmae->src_addr_lo >> 2,
421 dmae->len, dmae->dst_addr_lo >> 2,
422 dmae->comp_addr_hi, dmae->comp_addr_lo,
423 dmae->comp_val);
424 break;
425 default:
426 if (src_type == DMAE_CMD_SRC_PCI)
427 DP(msglvl, "DMAE: opcode 0x%08x\n"
428 "src_addr [%x:%08x] len [%d * 4] dst_addr [none]\n"
429 "comp_addr [%x:%08x] comp_val 0x%08x\n",
430 dmae->opcode, dmae->src_addr_hi, dmae->src_addr_lo,
431 dmae->len, dmae->comp_addr_hi, dmae->comp_addr_lo,
432 dmae->comp_val);
433 else
434 DP(msglvl, "DMAE: opcode 0x%08x\n"
435 "src_addr [%08x] len [%d * 4] dst_addr [none]\n"
436 "comp_addr [%x:%08x] comp_val 0x%08x\n",
437 dmae->opcode, dmae->src_addr_lo >> 2,
438 dmae->len, dmae->comp_addr_hi, dmae->comp_addr_lo,
439 dmae->comp_val);
440 break;
441 }
Yuval Mintz6bf07b82013-06-02 00:06:20 +0000442
443 for (i = 0; i < (sizeof(struct dmae_command)/4); i++)
444 DP(msglvl, "DMAE RAW [%02d]: 0x%08x\n",
445 i, *(((u32 *)dmae) + i));
Ariel Eliorfd1fc792013-01-01 05:22:33 +0000446}
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000447
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200448/* copy command into DMAE command memory and set DMAE command go */
Dmitry Kravkov6c719d02010-07-27 12:36:15 +0000449void bnx2x_post_dmae(struct bnx2x *bp, struct dmae_command *dmae, int idx)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200450{
451 u32 cmd_offset;
452 int i;
453
454 cmd_offset = (DMAE_REG_CMD_MEM + sizeof(struct dmae_command) * idx);
455 for (i = 0; i < (sizeof(struct dmae_command)/4); i++) {
456 REG_WR(bp, cmd_offset + i*4, *(((u32 *)dmae) + i));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200457 }
458 REG_WR(bp, dmae_reg_go_c[idx], 1);
459}
460
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000461u32 bnx2x_dmae_opcode_add_comp(u32 opcode, u8 comp_type)
462{
463 return opcode | ((comp_type << DMAE_COMMAND_C_DST_SHIFT) |
464 DMAE_CMD_C_ENABLE);
465}
466
467u32 bnx2x_dmae_opcode_clr_src_reset(u32 opcode)
468{
469 return opcode & ~DMAE_CMD_SRC_RESET;
470}
471
472u32 bnx2x_dmae_opcode(struct bnx2x *bp, u8 src_type, u8 dst_type,
473 bool with_comp, u8 comp_type)
474{
475 u32 opcode = 0;
476
477 opcode |= ((src_type << DMAE_COMMAND_SRC_SHIFT) |
478 (dst_type << DMAE_COMMAND_DST_SHIFT));
479
480 opcode |= (DMAE_CMD_SRC_RESET | DMAE_CMD_DST_RESET);
481
482 opcode |= (BP_PORT(bp) ? DMAE_CMD_PORT_1 : DMAE_CMD_PORT_0);
David S. Miller8decf862011-09-22 03:23:13 -0400483 opcode |= ((BP_VN(bp) << DMAE_CMD_E1HVN_SHIFT) |
484 (BP_VN(bp) << DMAE_COMMAND_DST_VN_SHIFT));
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000485 opcode |= (DMAE_COM_SET_ERR << DMAE_COMMAND_ERR_POLICY_SHIFT);
486
487#ifdef __BIG_ENDIAN
488 opcode |= DMAE_CMD_ENDIANITY_B_DW_SWAP;
489#else
490 opcode |= DMAE_CMD_ENDIANITY_DW_SWAP;
491#endif
492 if (with_comp)
493 opcode = bnx2x_dmae_opcode_add_comp(opcode, comp_type);
494 return opcode;
495}
496
Ariel Eliorfd1fc792013-01-01 05:22:33 +0000497void bnx2x_prep_dmae_with_comp(struct bnx2x *bp,
stephen hemminger8d962862010-10-21 07:50:56 +0000498 struct dmae_command *dmae,
499 u8 src_type, u8 dst_type)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000500{
501 memset(dmae, 0, sizeof(struct dmae_command));
502
503 /* set the opcode */
504 dmae->opcode = bnx2x_dmae_opcode(bp, src_type, dst_type,
505 true, DMAE_COMP_PCI);
506
507 /* fill in the completion parameters */
508 dmae->comp_addr_lo = U64_LO(bnx2x_sp_mapping(bp, wb_comp));
509 dmae->comp_addr_hi = U64_HI(bnx2x_sp_mapping(bp, wb_comp));
510 dmae->comp_val = DMAE_COMP_VAL;
511}
512
Ariel Eliorfd1fc792013-01-01 05:22:33 +0000513/* issue a dmae command over the init-channel and wait for completion */
Ariel Elior32316a42013-10-20 16:51:32 +0200514int bnx2x_issue_dmae_with_comp(struct bnx2x *bp, struct dmae_command *dmae,
515 u32 *comp)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000516{
Dmitry Kravkov5e374b52011-05-22 10:09:19 +0000517 int cnt = CHIP_REV_IS_SLOW(bp) ? (400000) : 4000;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000518 int rc = 0;
519
Yuval Mintz6bf07b82013-06-02 00:06:20 +0000520 bnx2x_dp_dmae(bp, dmae, BNX2X_MSG_DMAE);
521
522 /* Lock the dmae channel. Disable BHs to prevent a dead-lock
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300523 * as long as this code is called both from syscall context and
524 * from ndo_set_rx_mode() flow that may be called from BH.
525 */
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -0800526 spin_lock_bh(&bp->dmae_lock);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000527
528 /* reset completion */
Ariel Elior32316a42013-10-20 16:51:32 +0200529 *comp = 0;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000530
531 /* post the command on the channel used for initializations */
532 bnx2x_post_dmae(bp, dmae, INIT_DMAE_C(bp));
533
534 /* wait for completion */
535 udelay(5);
Ariel Elior32316a42013-10-20 16:51:32 +0200536 while ((*comp & ~DMAE_PCI_ERR_FLAG) != DMAE_COMP_VAL) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000537
Ariel Elior95c6c6162012-01-26 06:01:52 +0000538 if (!cnt ||
539 (bp->recovery_state != BNX2X_RECOVERY_DONE &&
540 bp->recovery_state != BNX2X_RECOVERY_NIC_LOADING)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000541 BNX2X_ERR("DMAE timeout!\n");
542 rc = DMAE_TIMEOUT;
543 goto unlock;
544 }
545 cnt--;
546 udelay(50);
547 }
Ariel Elior32316a42013-10-20 16:51:32 +0200548 if (*comp & DMAE_PCI_ERR_FLAG) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000549 BNX2X_ERR("DMAE PCI error!\n");
550 rc = DMAE_PCI_ERROR;
551 }
552
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000553unlock:
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -0800554 spin_unlock_bh(&bp->dmae_lock);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000555 return rc;
556}
557
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700558void bnx2x_write_dmae(struct bnx2x *bp, dma_addr_t dma_addr, u32 dst_addr,
559 u32 len32)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200560{
Yuval Mintz6bf07b82013-06-02 00:06:20 +0000561 int rc;
Eilon Greenstein5ff7b6d2009-08-12 08:23:44 +0000562 struct dmae_command dmae;
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700563
564 if (!bp->dmae_ready) {
565 u32 *data = bnx2x_sp(bp, wb_data[0]);
566
Ariel Elior127a4252012-01-26 06:01:46 +0000567 if (CHIP_IS_E1(bp))
568 bnx2x_init_ind_wr(bp, dst_addr, data, len32);
569 else
570 bnx2x_init_str_wr(bp, dst_addr, data, len32);
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700571 return;
572 }
573
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000574 /* set opcode and fixed command fields */
575 bnx2x_prep_dmae_with_comp(bp, &dmae, DMAE_SRC_PCI, DMAE_DST_GRC);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200576
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000577 /* fill in addresses and len */
Eilon Greenstein5ff7b6d2009-08-12 08:23:44 +0000578 dmae.src_addr_lo = U64_LO(dma_addr);
579 dmae.src_addr_hi = U64_HI(dma_addr);
580 dmae.dst_addr_lo = dst_addr >> 2;
581 dmae.dst_addr_hi = 0;
582 dmae.len = len32;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200583
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000584 /* issue the command and wait for completion */
Ariel Elior32316a42013-10-20 16:51:32 +0200585 rc = bnx2x_issue_dmae_with_comp(bp, &dmae, bnx2x_sp(bp, wb_comp));
Yuval Mintz6bf07b82013-06-02 00:06:20 +0000586 if (rc) {
587 BNX2X_ERR("DMAE returned failure %d\n", rc);
Dmitry Kravkov9dcd9ac2013-11-17 08:59:27 +0200588#ifdef BNX2X_STOP_ON_ERROR
Yuval Mintz6bf07b82013-06-02 00:06:20 +0000589 bnx2x_panic();
Dmitry Kravkov9dcd9ac2013-11-17 08:59:27 +0200590#endif
Yuval Mintz6bf07b82013-06-02 00:06:20 +0000591 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200592}
593
Yaniv Rosnerc18487e2008-06-23 20:27:52 -0700594void bnx2x_read_dmae(struct bnx2x *bp, u32 src_addr, u32 len32)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200595{
Yuval Mintz6bf07b82013-06-02 00:06:20 +0000596 int rc;
Eilon Greenstein5ff7b6d2009-08-12 08:23:44 +0000597 struct dmae_command dmae;
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700598
599 if (!bp->dmae_ready) {
600 u32 *data = bnx2x_sp(bp, wb_data[0]);
601 int i;
602
Merav Sicron51c1a582012-03-18 10:33:38 +0000603 if (CHIP_IS_E1(bp))
Ariel Elior127a4252012-01-26 06:01:46 +0000604 for (i = 0; i < len32; i++)
605 data[i] = bnx2x_reg_rd_ind(bp, src_addr + i*4);
Merav Sicron51c1a582012-03-18 10:33:38 +0000606 else
Ariel Elior127a4252012-01-26 06:01:46 +0000607 for (i = 0; i < len32; i++)
608 data[i] = REG_RD(bp, src_addr + i*4);
609
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700610 return;
611 }
612
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000613 /* set opcode and fixed command fields */
614 bnx2x_prep_dmae_with_comp(bp, &dmae, DMAE_SRC_GRC, DMAE_DST_PCI);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200615
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000616 /* fill in addresses and len */
Eilon Greenstein5ff7b6d2009-08-12 08:23:44 +0000617 dmae.src_addr_lo = src_addr >> 2;
618 dmae.src_addr_hi = 0;
619 dmae.dst_addr_lo = U64_LO(bnx2x_sp_mapping(bp, wb_data));
620 dmae.dst_addr_hi = U64_HI(bnx2x_sp_mapping(bp, wb_data));
621 dmae.len = len32;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200622
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000623 /* issue the command and wait for completion */
Ariel Elior32316a42013-10-20 16:51:32 +0200624 rc = bnx2x_issue_dmae_with_comp(bp, &dmae, bnx2x_sp(bp, wb_comp));
Yuval Mintz6bf07b82013-06-02 00:06:20 +0000625 if (rc) {
626 BNX2X_ERR("DMAE returned failure %d\n", rc);
Dmitry Kravkov9dcd9ac2013-11-17 08:59:27 +0200627#ifdef BNX2X_STOP_ON_ERROR
Yuval Mintz6bf07b82013-06-02 00:06:20 +0000628 bnx2x_panic();
Dmitry Kravkov9dcd9ac2013-11-17 08:59:27 +0200629#endif
Yuval Mintzc957d092013-06-25 08:50:11 +0300630 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200631}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200632
stephen hemminger8d962862010-10-21 07:50:56 +0000633static void bnx2x_write_dmae_phys_len(struct bnx2x *bp, dma_addr_t phys_addr,
634 u32 addr, u32 len)
Eilon Greenstein573f2032009-08-12 08:24:14 +0000635{
Vladislav Zolotarov02e3c6c2010-04-19 01:13:33 +0000636 int dmae_wr_max = DMAE_LEN32_WR_MAX(bp);
Eilon Greenstein573f2032009-08-12 08:24:14 +0000637 int offset = 0;
638
Vladislav Zolotarov02e3c6c2010-04-19 01:13:33 +0000639 while (len > dmae_wr_max) {
Eilon Greenstein573f2032009-08-12 08:24:14 +0000640 bnx2x_write_dmae(bp, phys_addr + offset,
Vladislav Zolotarov02e3c6c2010-04-19 01:13:33 +0000641 addr + offset, dmae_wr_max);
642 offset += dmae_wr_max * 4;
643 len -= dmae_wr_max;
Eilon Greenstein573f2032009-08-12 08:24:14 +0000644 }
645
646 bnx2x_write_dmae(bp, phys_addr + offset, addr + offset, len);
647}
648
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200649static int bnx2x_mc_assert(struct bnx2x *bp)
650{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200651 char last_idx;
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700652 int i, rc = 0;
653 u32 row0, row1, row2, row3;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200654
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700655 /* XSTORM */
656 last_idx = REG_RD8(bp, BAR_XSTRORM_INTMEM +
657 XSTORM_ASSERT_LIST_INDEX_OFFSET);
658 if (last_idx)
659 BNX2X_ERR("XSTORM_ASSERT_LIST_INDEX 0x%x\n", last_idx);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200660
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700661 /* print the asserts */
662 for (i = 0; i < STROM_ASSERT_ARRAY_SIZE; i++) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200663
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700664 row0 = REG_RD(bp, BAR_XSTRORM_INTMEM +
665 XSTORM_ASSERT_LIST_OFFSET(i));
666 row1 = REG_RD(bp, BAR_XSTRORM_INTMEM +
667 XSTORM_ASSERT_LIST_OFFSET(i) + 4);
668 row2 = REG_RD(bp, BAR_XSTRORM_INTMEM +
669 XSTORM_ASSERT_LIST_OFFSET(i) + 8);
670 row3 = REG_RD(bp, BAR_XSTRORM_INTMEM +
671 XSTORM_ASSERT_LIST_OFFSET(i) + 12);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200672
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700673 if (row0 != COMMON_ASM_INVALID_ASSERT_OPCODE) {
Merav Sicron51c1a582012-03-18 10:33:38 +0000674 BNX2X_ERR("XSTORM_ASSERT_INDEX 0x%x = 0x%08x 0x%08x 0x%08x 0x%08x\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700675 i, row3, row2, row1, row0);
676 rc++;
677 } else {
678 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200679 }
680 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700681
682 /* TSTORM */
683 last_idx = REG_RD8(bp, BAR_TSTRORM_INTMEM +
684 TSTORM_ASSERT_LIST_INDEX_OFFSET);
685 if (last_idx)
686 BNX2X_ERR("TSTORM_ASSERT_LIST_INDEX 0x%x\n", last_idx);
687
688 /* print the asserts */
689 for (i = 0; i < STROM_ASSERT_ARRAY_SIZE; i++) {
690
691 row0 = REG_RD(bp, BAR_TSTRORM_INTMEM +
692 TSTORM_ASSERT_LIST_OFFSET(i));
693 row1 = REG_RD(bp, BAR_TSTRORM_INTMEM +
694 TSTORM_ASSERT_LIST_OFFSET(i) + 4);
695 row2 = REG_RD(bp, BAR_TSTRORM_INTMEM +
696 TSTORM_ASSERT_LIST_OFFSET(i) + 8);
697 row3 = REG_RD(bp, BAR_TSTRORM_INTMEM +
698 TSTORM_ASSERT_LIST_OFFSET(i) + 12);
699
700 if (row0 != COMMON_ASM_INVALID_ASSERT_OPCODE) {
Merav Sicron51c1a582012-03-18 10:33:38 +0000701 BNX2X_ERR("TSTORM_ASSERT_INDEX 0x%x = 0x%08x 0x%08x 0x%08x 0x%08x\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700702 i, row3, row2, row1, row0);
703 rc++;
704 } else {
705 break;
706 }
707 }
708
709 /* CSTORM */
710 last_idx = REG_RD8(bp, BAR_CSTRORM_INTMEM +
711 CSTORM_ASSERT_LIST_INDEX_OFFSET);
712 if (last_idx)
713 BNX2X_ERR("CSTORM_ASSERT_LIST_INDEX 0x%x\n", last_idx);
714
715 /* print the asserts */
716 for (i = 0; i < STROM_ASSERT_ARRAY_SIZE; i++) {
717
718 row0 = REG_RD(bp, BAR_CSTRORM_INTMEM +
719 CSTORM_ASSERT_LIST_OFFSET(i));
720 row1 = REG_RD(bp, BAR_CSTRORM_INTMEM +
721 CSTORM_ASSERT_LIST_OFFSET(i) + 4);
722 row2 = REG_RD(bp, BAR_CSTRORM_INTMEM +
723 CSTORM_ASSERT_LIST_OFFSET(i) + 8);
724 row3 = REG_RD(bp, BAR_CSTRORM_INTMEM +
725 CSTORM_ASSERT_LIST_OFFSET(i) + 12);
726
727 if (row0 != COMMON_ASM_INVALID_ASSERT_OPCODE) {
Merav Sicron51c1a582012-03-18 10:33:38 +0000728 BNX2X_ERR("CSTORM_ASSERT_INDEX 0x%x = 0x%08x 0x%08x 0x%08x 0x%08x\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700729 i, row3, row2, row1, row0);
730 rc++;
731 } else {
732 break;
733 }
734 }
735
736 /* USTORM */
737 last_idx = REG_RD8(bp, BAR_USTRORM_INTMEM +
738 USTORM_ASSERT_LIST_INDEX_OFFSET);
739 if (last_idx)
740 BNX2X_ERR("USTORM_ASSERT_LIST_INDEX 0x%x\n", last_idx);
741
742 /* print the asserts */
743 for (i = 0; i < STROM_ASSERT_ARRAY_SIZE; i++) {
744
745 row0 = REG_RD(bp, BAR_USTRORM_INTMEM +
746 USTORM_ASSERT_LIST_OFFSET(i));
747 row1 = REG_RD(bp, BAR_USTRORM_INTMEM +
748 USTORM_ASSERT_LIST_OFFSET(i) + 4);
749 row2 = REG_RD(bp, BAR_USTRORM_INTMEM +
750 USTORM_ASSERT_LIST_OFFSET(i) + 8);
751 row3 = REG_RD(bp, BAR_USTRORM_INTMEM +
752 USTORM_ASSERT_LIST_OFFSET(i) + 12);
753
754 if (row0 != COMMON_ASM_INVALID_ASSERT_OPCODE) {
Merav Sicron51c1a582012-03-18 10:33:38 +0000755 BNX2X_ERR("USTORM_ASSERT_INDEX 0x%x = 0x%08x 0x%08x 0x%08x 0x%08x\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700756 i, row3, row2, row1, row0);
757 rc++;
758 } else {
759 break;
760 }
761 }
762
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200763 return rc;
764}
Eliezer Tamirc14423f2008-02-28 11:49:42 -0800765
Yuval Mintz1a6974b2013-10-20 16:51:27 +0200766#define MCPR_TRACE_BUFFER_SIZE (0x800)
767#define SCRATCH_BUFFER_SIZE(bp) \
768 (CHIP_IS_E1(bp) ? 0x10000 : (CHIP_IS_E1H(bp) ? 0x20000 : 0x28000))
769
Dmitry Kravkov7a25cc72011-06-14 01:33:25 +0000770void bnx2x_fw_dump_lvl(struct bnx2x *bp, const char *lvl)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200771{
Dmitry Kravkov7a25cc72011-06-14 01:33:25 +0000772 u32 addr, val;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200773 u32 mark, offset;
Eilon Greenstein4781bfa2009-02-12 08:38:17 +0000774 __be32 data[9];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200775 int word;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000776 u32 trace_shmem_base;
Vladislav Zolotarov2145a922010-04-19 01:13:49 +0000777 if (BP_NOMCP(bp)) {
778 BNX2X_ERR("NO MCP - can not dump\n");
779 return;
780 }
Dmitry Kravkov7a25cc72011-06-14 01:33:25 +0000781 netdev_printk(lvl, bp->dev, "bc %d.%d.%d\n",
782 (bp->common.bc_ver & 0xff0000) >> 16,
783 (bp->common.bc_ver & 0xff00) >> 8,
784 (bp->common.bc_ver & 0xff));
785
786 val = REG_RD(bp, MCP_REG_MCPR_CPU_PROGRAM_COUNTER);
787 if (val == REG_RD(bp, MCP_REG_MCPR_CPU_PROGRAM_COUNTER))
Merav Sicron51c1a582012-03-18 10:33:38 +0000788 BNX2X_ERR("%s" "MCP PC at 0x%x\n", lvl, val);
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000789
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000790 if (BP_PATH(bp) == 0)
791 trace_shmem_base = bp->common.shmem_base;
792 else
793 trace_shmem_base = SHMEM2_RD(bp, other_shmem_base_addr);
Yuval Mintz1a6974b2013-10-20 16:51:27 +0200794
795 /* sanity */
796 if (trace_shmem_base < MCPR_SCRATCH_BASE(bp) + MCPR_TRACE_BUFFER_SIZE ||
797 trace_shmem_base >= MCPR_SCRATCH_BASE(bp) +
798 SCRATCH_BUFFER_SIZE(bp)) {
799 BNX2X_ERR("Unable to dump trace buffer (mark %x)\n",
800 trace_shmem_base);
801 return;
802 }
803
804 addr = trace_shmem_base - MCPR_TRACE_BUFFER_SIZE;
Dmitry Kravkovde128802012-03-18 10:33:45 +0000805
806 /* validate TRCB signature */
807 mark = REG_RD(bp, addr);
808 if (mark != MFW_TRACE_SIGNATURE) {
809 BNX2X_ERR("Trace buffer signature is missing.");
810 return ;
811 }
812
813 /* read cyclic buffer pointer */
814 addr += 4;
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000815 mark = REG_RD(bp, addr);
Yuval Mintz1a6974b2013-10-20 16:51:27 +0200816 mark = MCPR_SCRATCH_BASE(bp) + ((mark + 0x3) & ~0x3) - 0x08000000;
817 if (mark >= trace_shmem_base || mark < addr + 4) {
818 BNX2X_ERR("Mark doesn't fall inside Trace Buffer\n");
819 return;
820 }
Dmitry Kravkov7a25cc72011-06-14 01:33:25 +0000821 printk("%s" "begin fw dump (mark 0x%x)\n", lvl, mark);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200822
Dmitry Kravkov7a25cc72011-06-14 01:33:25 +0000823 printk("%s", lvl);
Yuval Mintz2de67432013-01-23 03:21:43 +0000824
825 /* dump buffer after the mark */
Yuval Mintz1a6974b2013-10-20 16:51:27 +0200826 for (offset = mark; offset < trace_shmem_base; offset += 0x8*4) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200827 for (word = 0; word < 8; word++)
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000828 data[word] = htonl(REG_RD(bp, offset + 4*word));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200829 data[8] = 0x0;
Joe Perches7995c642010-02-17 15:01:52 +0000830 pr_cont("%s", (char *)data);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200831 }
Yuval Mintz2de67432013-01-23 03:21:43 +0000832
833 /* dump buffer before the mark */
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000834 for (offset = addr + 4; offset <= mark; offset += 0x8*4) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200835 for (word = 0; word < 8; word++)
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000836 data[word] = htonl(REG_RD(bp, offset + 4*word));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200837 data[8] = 0x0;
Joe Perches7995c642010-02-17 15:01:52 +0000838 pr_cont("%s", (char *)data);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200839 }
Dmitry Kravkov7a25cc72011-06-14 01:33:25 +0000840 printk("%s" "end of fw dump\n", lvl);
841}
842
Eric Dumazet1191cb82012-04-27 21:39:21 +0000843static void bnx2x_fw_dump(struct bnx2x *bp)
Dmitry Kravkov7a25cc72011-06-14 01:33:25 +0000844{
845 bnx2x_fw_dump_lvl(bp, KERN_ERR);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200846}
847
Yuval Mintz823e1d92013-01-14 05:11:47 +0000848static void bnx2x_hc_int_disable(struct bnx2x *bp)
849{
850 int port = BP_PORT(bp);
851 u32 addr = port ? HC_REG_CONFIG_1 : HC_REG_CONFIG_0;
852 u32 val = REG_RD(bp, addr);
853
854 /* in E1 we must use only PCI configuration space to disable
Yuval Mintz16a5fd92013-06-02 00:06:18 +0000855 * MSI/MSIX capability
856 * It's forbidden to disable IGU_PF_CONF_MSI_MSIX_EN in HC block
Yuval Mintz823e1d92013-01-14 05:11:47 +0000857 */
858 if (CHIP_IS_E1(bp)) {
859 /* Since IGU_PF_CONF_MSI_MSIX_EN still always on
860 * Use mask register to prevent from HC sending interrupts
861 * after we exit the function
862 */
863 REG_WR(bp, HC_REG_INT_MASK + port*4, 0);
864
865 val &= ~(HC_CONFIG_0_REG_SINGLE_ISR_EN_0 |
866 HC_CONFIG_0_REG_INT_LINE_EN_0 |
867 HC_CONFIG_0_REG_ATTN_BIT_EN_0);
868 } else
869 val &= ~(HC_CONFIG_0_REG_SINGLE_ISR_EN_0 |
870 HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0 |
871 HC_CONFIG_0_REG_INT_LINE_EN_0 |
872 HC_CONFIG_0_REG_ATTN_BIT_EN_0);
873
874 DP(NETIF_MSG_IFDOWN,
875 "write %x to HC %d (addr 0x%x)\n",
876 val, port, addr);
877
878 /* flush all outstanding writes */
879 mmiowb();
880
881 REG_WR(bp, addr, val);
882 if (REG_RD(bp, addr) != val)
Yuval Mintz6bf07b82013-06-02 00:06:20 +0000883 BNX2X_ERR("BUG! Proper val not read from IGU!\n");
Yuval Mintz823e1d92013-01-14 05:11:47 +0000884}
885
886static void bnx2x_igu_int_disable(struct bnx2x *bp)
887{
888 u32 val = REG_RD(bp, IGU_REG_PF_CONFIGURATION);
889
890 val &= ~(IGU_PF_CONF_MSI_MSIX_EN |
891 IGU_PF_CONF_INT_LINE_EN |
892 IGU_PF_CONF_ATTN_BIT_EN);
893
894 DP(NETIF_MSG_IFDOWN, "write %x to IGU\n", val);
895
896 /* flush all outstanding writes */
897 mmiowb();
898
899 REG_WR(bp, IGU_REG_PF_CONFIGURATION, val);
900 if (REG_RD(bp, IGU_REG_PF_CONFIGURATION) != val)
Yuval Mintz6bf07b82013-06-02 00:06:20 +0000901 BNX2X_ERR("BUG! Proper val not read from IGU!\n");
Yuval Mintz823e1d92013-01-14 05:11:47 +0000902}
903
904static void bnx2x_int_disable(struct bnx2x *bp)
905{
906 if (bp->common.int_block == INT_BLOCK_HC)
907 bnx2x_hc_int_disable(bp);
908 else
909 bnx2x_igu_int_disable(bp);
910}
911
912void bnx2x_panic_dump(struct bnx2x *bp, bool disable_int)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200913{
914 int i;
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000915 u16 j;
916 struct hc_sp_status_block_data sp_sb_data;
917 int func = BP_FUNC(bp);
918#ifdef BNX2X_STOP_ON_ERROR
919 u16 start = 0, end = 0;
Ariel Elior6383c0b2011-07-14 08:31:57 +0000920 u8 cos;
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000921#endif
Yuval Mintz0155a272014-02-12 18:19:55 +0200922 if (IS_PF(bp) && disable_int)
Yuval Mintz823e1d92013-01-14 05:11:47 +0000923 bnx2x_int_disable(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200924
Yitchak Gertner66e855f2008-08-13 15:49:05 -0700925 bp->stats_state = STATS_STATE_DISABLED;
Ariel Elior7a752992012-01-26 06:01:53 +0000926 bp->eth_stats.unrecoverable_error++;
Yitchak Gertner66e855f2008-08-13 15:49:05 -0700927 DP(BNX2X_MSG_STATS, "stats_state - DISABLED\n");
928
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200929 BNX2X_ERR("begin crash dump -----------------\n");
930
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000931 /* Indices */
932 /* Common */
Yuval Mintz0155a272014-02-12 18:19:55 +0200933 if (IS_PF(bp)) {
934 struct host_sp_status_block *def_sb = bp->def_status_blk;
935 int data_size, cstorm_offset;
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000936
Yuval Mintz0155a272014-02-12 18:19:55 +0200937 BNX2X_ERR("def_idx(0x%x) def_att_idx(0x%x) attn_state(0x%x) spq_prod_idx(0x%x) next_stats_cnt(0x%x)\n",
938 bp->def_idx, bp->def_att_idx, bp->attn_state,
939 bp->spq_prod_idx, bp->stats_counter);
940 BNX2X_ERR("DSB: attn bits(0x%x) ack(0x%x) id(0x%x) idx(0x%x)\n",
941 def_sb->atten_status_block.attn_bits,
942 def_sb->atten_status_block.attn_bits_ack,
943 def_sb->atten_status_block.status_block_id,
944 def_sb->atten_status_block.attn_bits_index);
945 BNX2X_ERR(" def (");
946 for (i = 0; i < HC_SP_SB_MAX_INDICES; i++)
947 pr_cont("0x%x%s",
948 def_sb->sp_sb.index_values[i],
949 (i == HC_SP_SB_MAX_INDICES - 1) ? ") " : " ");
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000950
Yuval Mintz0155a272014-02-12 18:19:55 +0200951 data_size = sizeof(struct hc_sp_status_block_data) /
952 sizeof(u32);
953 cstorm_offset = CSTORM_SP_STATUS_BLOCK_DATA_OFFSET(func);
954 for (i = 0; i < data_size; i++)
955 *((u32 *)&sp_sb_data + i) =
956 REG_RD(bp, BAR_CSTRORM_INTMEM + cstorm_offset +
957 i * sizeof(u32));
958
959 pr_cont("igu_sb_id(0x%x) igu_seg_id(0x%x) pf_id(0x%x) vnic_id(0x%x) vf_id(0x%x) vf_valid (0x%x) state(0x%x)\n",
960 sp_sb_data.igu_sb_id,
961 sp_sb_data.igu_seg_id,
962 sp_sb_data.p_func.pf_id,
963 sp_sb_data.p_func.vnic_id,
964 sp_sb_data.p_func.vf_id,
965 sp_sb_data.p_func.vf_valid,
966 sp_sb_data.state);
967 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000968
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +0000969 for_each_eth_queue(bp, i) {
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000970 struct bnx2x_fastpath *fp = &bp->fp[i];
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000971 int loop;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000972 struct hc_status_block_data_e2 sb_data_e2;
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000973 struct hc_status_block_data_e1x sb_data_e1x;
974 struct hc_status_block_sm *hc_sm_p =
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300975 CHIP_IS_E1x(bp) ?
976 sb_data_e1x.common.state_machine :
977 sb_data_e2.common.state_machine;
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000978 struct hc_index_data *hc_index_p =
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300979 CHIP_IS_E1x(bp) ?
980 sb_data_e1x.index_data :
981 sb_data_e2.index_data;
Ariel Elior6383c0b2011-07-14 08:31:57 +0000982 u8 data_size, cos;
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000983 u32 *sb_data_p;
Ariel Elior6383c0b2011-07-14 08:31:57 +0000984 struct bnx2x_fp_txdata txdata;
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000985
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000986 /* Rx */
Merav Sicron51c1a582012-03-18 10:33:38 +0000987 BNX2X_ERR("fp%d: rx_bd_prod(0x%x) rx_bd_cons(0x%x) rx_comp_prod(0x%x) rx_comp_cons(0x%x) *rx_cons_sb(0x%x)\n",
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000988 i, fp->rx_bd_prod, fp->rx_bd_cons,
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000989 fp->rx_comp_prod,
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000990 fp->rx_comp_cons, le16_to_cpu(*fp->rx_cons_sb));
Merav Sicron51c1a582012-03-18 10:33:38 +0000991 BNX2X_ERR(" rx_sge_prod(0x%x) last_max_sge(0x%x) fp_hc_idx(0x%x)\n",
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000992 fp->rx_sge_prod, fp->last_max_sge,
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000993 le16_to_cpu(fp->fp_hc_idx));
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000994
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000995 /* Tx */
Ariel Elior6383c0b2011-07-14 08:31:57 +0000996 for_each_cos_in_tx_queue(fp, cos)
997 {
Merav Sicron65565882012-06-19 07:48:26 +0000998 txdata = *fp->txdata_ptr[cos];
Merav Sicron51c1a582012-03-18 10:33:38 +0000999 BNX2X_ERR("fp%d: tx_pkt_prod(0x%x) tx_pkt_cons(0x%x) tx_bd_prod(0x%x) tx_bd_cons(0x%x) *tx_cons_sb(0x%x)\n",
Ariel Elior6383c0b2011-07-14 08:31:57 +00001000 i, txdata.tx_pkt_prod,
1001 txdata.tx_pkt_cons, txdata.tx_bd_prod,
1002 txdata.tx_bd_cons,
1003 le16_to_cpu(*txdata.tx_cons_sb));
1004 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001005
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001006 loop = CHIP_IS_E1x(bp) ?
1007 HC_SB_MAX_INDICES_E1X : HC_SB_MAX_INDICES_E2;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001008
1009 /* host sb data */
1010
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00001011 if (IS_FCOE_FP(fp))
1012 continue;
Merav Sicron55c11942012-11-07 00:45:48 +00001013
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001014 BNX2X_ERR(" run indexes (");
1015 for (j = 0; j < HC_SB_MAX_SM; j++)
1016 pr_cont("0x%x%s",
1017 fp->sb_running_index[j],
1018 (j == HC_SB_MAX_SM - 1) ? ")" : " ");
1019
1020 BNX2X_ERR(" indexes (");
1021 for (j = 0; j < loop; j++)
1022 pr_cont("0x%x%s",
1023 fp->sb_index_values[j],
1024 (j == loop - 1) ? ")" : " ");
Yuval Mintz0155a272014-02-12 18:19:55 +02001025
1026 /* VF cannot access FW refelection for status block */
1027 if (IS_VF(bp))
1028 continue;
1029
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001030 /* fw sb data */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001031 data_size = CHIP_IS_E1x(bp) ?
1032 sizeof(struct hc_status_block_data_e1x) :
1033 sizeof(struct hc_status_block_data_e2);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001034 data_size /= sizeof(u32);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001035 sb_data_p = CHIP_IS_E1x(bp) ?
1036 (u32 *)&sb_data_e1x :
1037 (u32 *)&sb_data_e2;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001038 /* copy sb data in here */
1039 for (j = 0; j < data_size; j++)
1040 *(sb_data_p + j) = REG_RD(bp, BAR_CSTRORM_INTMEM +
1041 CSTORM_STATUS_BLOCK_DATA_OFFSET(fp->fw_sb_id) +
1042 j * sizeof(u32));
1043
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001044 if (!CHIP_IS_E1x(bp)) {
Merav Sicron51c1a582012-03-18 10:33:38 +00001045 pr_cont("pf_id(0x%x) vf_id(0x%x) vf_valid(0x%x) vnic_id(0x%x) same_igu_sb_1b(0x%x) state(0x%x)\n",
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001046 sb_data_e2.common.p_func.pf_id,
1047 sb_data_e2.common.p_func.vf_id,
1048 sb_data_e2.common.p_func.vf_valid,
1049 sb_data_e2.common.p_func.vnic_id,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001050 sb_data_e2.common.same_igu_sb_1b,
1051 sb_data_e2.common.state);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001052 } else {
Merav Sicron51c1a582012-03-18 10:33:38 +00001053 pr_cont("pf_id(0x%x) vf_id(0x%x) vf_valid(0x%x) vnic_id(0x%x) same_igu_sb_1b(0x%x) state(0x%x)\n",
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001054 sb_data_e1x.common.p_func.pf_id,
1055 sb_data_e1x.common.p_func.vf_id,
1056 sb_data_e1x.common.p_func.vf_valid,
1057 sb_data_e1x.common.p_func.vnic_id,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001058 sb_data_e1x.common.same_igu_sb_1b,
1059 sb_data_e1x.common.state);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001060 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001061
1062 /* SB_SMs data */
1063 for (j = 0; j < HC_SB_MAX_SM; j++) {
Merav Sicron51c1a582012-03-18 10:33:38 +00001064 pr_cont("SM[%d] __flags (0x%x) igu_sb_id (0x%x) igu_seg_id(0x%x) time_to_expire (0x%x) timer_value(0x%x)\n",
1065 j, hc_sm_p[j].__flags,
1066 hc_sm_p[j].igu_sb_id,
1067 hc_sm_p[j].igu_seg_id,
1068 hc_sm_p[j].time_to_expire,
1069 hc_sm_p[j].timer_value);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001070 }
1071
Yuval Mintz16a5fd92013-06-02 00:06:18 +00001072 /* Indices data */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001073 for (j = 0; j < loop; j++) {
Merav Sicron51c1a582012-03-18 10:33:38 +00001074 pr_cont("INDEX[%d] flags (0x%x) timeout (0x%x)\n", j,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001075 hc_index_p[j].flags,
1076 hc_index_p[j].timeout);
1077 }
Eilon Greenstein8440d2b2009-02-12 08:38:22 +00001078 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001079
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001080#ifdef BNX2X_STOP_ON_ERROR
Yuval Mintz0155a272014-02-12 18:19:55 +02001081 if (IS_PF(bp)) {
1082 /* event queue */
1083 BNX2X_ERR("eq cons %x prod %x\n", bp->eq_cons, bp->eq_prod);
1084 for (i = 0; i < NUM_EQ_DESC; i++) {
1085 u32 *data = (u32 *)&bp->eq_ring[i].message.data;
Yuval Mintz04c46732013-01-23 03:21:46 +00001086
Yuval Mintz0155a272014-02-12 18:19:55 +02001087 BNX2X_ERR("event queue [%d]: header: opcode %d, error %d\n",
1088 i, bp->eq_ring[i].message.opcode,
1089 bp->eq_ring[i].message.error);
1090 BNX2X_ERR("data: %x %x %x\n",
1091 data[0], data[1], data[2]);
1092 }
Yuval Mintz04c46732013-01-23 03:21:46 +00001093 }
1094
Eilon Greenstein8440d2b2009-02-12 08:38:22 +00001095 /* Rings */
1096 /* Rx */
Merav Sicron55c11942012-11-07 00:45:48 +00001097 for_each_valid_rx_queue(bp, i) {
Eilon Greenstein8440d2b2009-02-12 08:38:22 +00001098 struct bnx2x_fastpath *fp = &bp->fp[i];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001099
1100 start = RX_BD(le16_to_cpu(*fp->rx_cons_sb) - 10);
1101 end = RX_BD(le16_to_cpu(*fp->rx_cons_sb) + 503);
Eilon Greenstein8440d2b2009-02-12 08:38:22 +00001102 for (j = start; j != end; j = RX_BD(j + 1)) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001103 u32 *rx_bd = (u32 *)&fp->rx_desc_ring[j];
1104 struct sw_rx_bd *sw_bd = &fp->rx_buf_ring[j];
1105
Eilon Greensteinc3eefaf2009-03-02 08:01:09 +00001106 BNX2X_ERR("fp%d: rx_bd[%x]=[%x:%x] sw_bd=[%p]\n",
Yuval Mintz44151ac2012-01-23 07:31:56 +00001107 i, j, rx_bd[1], rx_bd[0], sw_bd->data);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001108 }
1109
Eilon Greenstein3196a882008-08-13 15:58:49 -07001110 start = RX_SGE(fp->rx_sge_prod);
1111 end = RX_SGE(fp->last_max_sge);
Eilon Greenstein8440d2b2009-02-12 08:38:22 +00001112 for (j = start; j != end; j = RX_SGE(j + 1)) {
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001113 u32 *rx_sge = (u32 *)&fp->rx_sge_ring[j];
1114 struct sw_rx_page *sw_page = &fp->rx_page_ring[j];
1115
Eilon Greensteinc3eefaf2009-03-02 08:01:09 +00001116 BNX2X_ERR("fp%d: rx_sge[%x]=[%x:%x] sw_page=[%p]\n",
1117 i, j, rx_sge[1], rx_sge[0], sw_page->page);
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001118 }
1119
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001120 start = RCQ_BD(fp->rx_comp_cons - 10);
1121 end = RCQ_BD(fp->rx_comp_cons + 503);
Eilon Greenstein8440d2b2009-02-12 08:38:22 +00001122 for (j = start; j != end; j = RCQ_BD(j + 1)) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001123 u32 *cqe = (u32 *)&fp->rx_comp_ring[j];
1124
Eilon Greensteinc3eefaf2009-03-02 08:01:09 +00001125 BNX2X_ERR("fp%d: cqe[%x]=[%x:%x:%x:%x]\n",
1126 i, j, cqe[0], cqe[1], cqe[2], cqe[3]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001127 }
1128 }
1129
Eilon Greenstein8440d2b2009-02-12 08:38:22 +00001130 /* Tx */
Merav Sicron55c11942012-11-07 00:45:48 +00001131 for_each_valid_tx_queue(bp, i) {
Eilon Greenstein8440d2b2009-02-12 08:38:22 +00001132 struct bnx2x_fastpath *fp = &bp->fp[i];
Ariel Elior6383c0b2011-07-14 08:31:57 +00001133 for_each_cos_in_tx_queue(fp, cos) {
Merav Sicron65565882012-06-19 07:48:26 +00001134 struct bnx2x_fp_txdata *txdata = fp->txdata_ptr[cos];
Eilon Greenstein8440d2b2009-02-12 08:38:22 +00001135
Ariel Elior6383c0b2011-07-14 08:31:57 +00001136 start = TX_BD(le16_to_cpu(*txdata->tx_cons_sb) - 10);
1137 end = TX_BD(le16_to_cpu(*txdata->tx_cons_sb) + 245);
1138 for (j = start; j != end; j = TX_BD(j + 1)) {
1139 struct sw_tx_bd *sw_bd =
1140 &txdata->tx_buf_ring[j];
Eilon Greenstein8440d2b2009-02-12 08:38:22 +00001141
Merav Sicron51c1a582012-03-18 10:33:38 +00001142 BNX2X_ERR("fp%d: txdata %d, packet[%x]=[%p,%x]\n",
Ariel Elior6383c0b2011-07-14 08:31:57 +00001143 i, cos, j, sw_bd->skb,
1144 sw_bd->first_bd);
1145 }
Eilon Greenstein8440d2b2009-02-12 08:38:22 +00001146
Ariel Elior6383c0b2011-07-14 08:31:57 +00001147 start = TX_BD(txdata->tx_bd_cons - 10);
1148 end = TX_BD(txdata->tx_bd_cons + 254);
1149 for (j = start; j != end; j = TX_BD(j + 1)) {
1150 u32 *tx_bd = (u32 *)&txdata->tx_desc_ring[j];
Eilon Greenstein8440d2b2009-02-12 08:38:22 +00001151
Merav Sicron51c1a582012-03-18 10:33:38 +00001152 BNX2X_ERR("fp%d: txdata %d, tx_bd[%x]=[%x:%x:%x:%x]\n",
Ariel Elior6383c0b2011-07-14 08:31:57 +00001153 i, cos, j, tx_bd[0], tx_bd[1],
1154 tx_bd[2], tx_bd[3]);
1155 }
Eilon Greenstein8440d2b2009-02-12 08:38:22 +00001156 }
1157 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001158#endif
Yuval Mintz0155a272014-02-12 18:19:55 +02001159 if (IS_PF(bp)) {
1160 bnx2x_fw_dump(bp);
1161 bnx2x_mc_assert(bp);
1162 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001163 BNX2X_ERR("end crash dump -----------------\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001164}
1165
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001166/*
1167 * FLR Support for E2
1168 *
1169 * bnx2x_pf_flr_clnup() is called during nic_load in the per function HW
1170 * initialization.
1171 */
Yuval Mintz16a5fd92013-06-02 00:06:18 +00001172#define FLR_WAIT_USEC 10000 /* 10 milliseconds */
Ariel Elior89db4ad2012-01-26 06:01:48 +00001173#define FLR_WAIT_INTERVAL 50 /* usec */
1174#define FLR_POLL_CNT (FLR_WAIT_USEC/FLR_WAIT_INTERVAL) /* 200 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001175
1176struct pbf_pN_buf_regs {
1177 int pN;
1178 u32 init_crd;
1179 u32 crd;
1180 u32 crd_freed;
1181};
1182
1183struct pbf_pN_cmd_regs {
1184 int pN;
1185 u32 lines_occup;
1186 u32 lines_freed;
1187};
1188
1189static void bnx2x_pbf_pN_buf_flushed(struct bnx2x *bp,
1190 struct pbf_pN_buf_regs *regs,
1191 u32 poll_count)
1192{
1193 u32 init_crd, crd, crd_start, crd_freed, crd_freed_start;
1194 u32 cur_cnt = poll_count;
1195
1196 crd_freed = crd_freed_start = REG_RD(bp, regs->crd_freed);
1197 crd = crd_start = REG_RD(bp, regs->crd);
1198 init_crd = REG_RD(bp, regs->init_crd);
1199
1200 DP(BNX2X_MSG_SP, "INIT CREDIT[%d] : %x\n", regs->pN, init_crd);
1201 DP(BNX2X_MSG_SP, "CREDIT[%d] : s:%x\n", regs->pN, crd);
1202 DP(BNX2X_MSG_SP, "CREDIT_FREED[%d]: s:%x\n", regs->pN, crd_freed);
1203
1204 while ((crd != init_crd) && ((u32)SUB_S32(crd_freed, crd_freed_start) <
1205 (init_crd - crd_start))) {
1206 if (cur_cnt--) {
Ariel Elior89db4ad2012-01-26 06:01:48 +00001207 udelay(FLR_WAIT_INTERVAL);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001208 crd = REG_RD(bp, regs->crd);
1209 crd_freed = REG_RD(bp, regs->crd_freed);
1210 } else {
1211 DP(BNX2X_MSG_SP, "PBF tx buffer[%d] timed out\n",
1212 regs->pN);
1213 DP(BNX2X_MSG_SP, "CREDIT[%d] : c:%x\n",
1214 regs->pN, crd);
1215 DP(BNX2X_MSG_SP, "CREDIT_FREED[%d]: c:%x\n",
1216 regs->pN, crd_freed);
1217 break;
1218 }
1219 }
1220 DP(BNX2X_MSG_SP, "Waited %d*%d usec for PBF tx buffer[%d]\n",
Ariel Elior89db4ad2012-01-26 06:01:48 +00001221 poll_count-cur_cnt, FLR_WAIT_INTERVAL, regs->pN);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001222}
1223
1224static void bnx2x_pbf_pN_cmd_flushed(struct bnx2x *bp,
1225 struct pbf_pN_cmd_regs *regs,
1226 u32 poll_count)
1227{
1228 u32 occup, to_free, freed, freed_start;
1229 u32 cur_cnt = poll_count;
1230
1231 occup = to_free = REG_RD(bp, regs->lines_occup);
1232 freed = freed_start = REG_RD(bp, regs->lines_freed);
1233
1234 DP(BNX2X_MSG_SP, "OCCUPANCY[%d] : s:%x\n", regs->pN, occup);
1235 DP(BNX2X_MSG_SP, "LINES_FREED[%d] : s:%x\n", regs->pN, freed);
1236
1237 while (occup && ((u32)SUB_S32(freed, freed_start) < to_free)) {
1238 if (cur_cnt--) {
Ariel Elior89db4ad2012-01-26 06:01:48 +00001239 udelay(FLR_WAIT_INTERVAL);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001240 occup = REG_RD(bp, regs->lines_occup);
1241 freed = REG_RD(bp, regs->lines_freed);
1242 } else {
1243 DP(BNX2X_MSG_SP, "PBF cmd queue[%d] timed out\n",
1244 regs->pN);
1245 DP(BNX2X_MSG_SP, "OCCUPANCY[%d] : s:%x\n",
1246 regs->pN, occup);
1247 DP(BNX2X_MSG_SP, "LINES_FREED[%d] : s:%x\n",
1248 regs->pN, freed);
1249 break;
1250 }
1251 }
1252 DP(BNX2X_MSG_SP, "Waited %d*%d usec for PBF cmd queue[%d]\n",
Ariel Elior89db4ad2012-01-26 06:01:48 +00001253 poll_count-cur_cnt, FLR_WAIT_INTERVAL, regs->pN);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001254}
1255
Eric Dumazet1191cb82012-04-27 21:39:21 +00001256static u32 bnx2x_flr_clnup_reg_poll(struct bnx2x *bp, u32 reg,
1257 u32 expected, u32 poll_count)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001258{
1259 u32 cur_cnt = poll_count;
1260 u32 val;
1261
1262 while ((val = REG_RD(bp, reg)) != expected && cur_cnt--)
Ariel Elior89db4ad2012-01-26 06:01:48 +00001263 udelay(FLR_WAIT_INTERVAL);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001264
1265 return val;
1266}
1267
Ariel Eliord16132c2013-01-01 05:22:42 +00001268int bnx2x_flr_clnup_poll_hw_counter(struct bnx2x *bp, u32 reg,
1269 char *msg, u32 poll_cnt)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001270{
1271 u32 val = bnx2x_flr_clnup_reg_poll(bp, reg, 0, poll_cnt);
1272 if (val != 0) {
1273 BNX2X_ERR("%s usage count=%d\n", msg, val);
1274 return 1;
1275 }
1276 return 0;
1277}
1278
Ariel Eliord16132c2013-01-01 05:22:42 +00001279/* Common routines with VF FLR cleanup */
1280u32 bnx2x_flr_clnup_poll_count(struct bnx2x *bp)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001281{
1282 /* adjust polling timeout */
1283 if (CHIP_REV_IS_EMUL(bp))
1284 return FLR_POLL_CNT * 2000;
1285
1286 if (CHIP_REV_IS_FPGA(bp))
1287 return FLR_POLL_CNT * 120;
1288
1289 return FLR_POLL_CNT;
1290}
1291
Ariel Eliord16132c2013-01-01 05:22:42 +00001292void bnx2x_tx_hw_flushed(struct bnx2x *bp, u32 poll_count)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001293{
1294 struct pbf_pN_cmd_regs cmd_regs[] = {
1295 {0, (CHIP_IS_E3B0(bp)) ?
1296 PBF_REG_TQ_OCCUPANCY_Q0 :
1297 PBF_REG_P0_TQ_OCCUPANCY,
1298 (CHIP_IS_E3B0(bp)) ?
1299 PBF_REG_TQ_LINES_FREED_CNT_Q0 :
1300 PBF_REG_P0_TQ_LINES_FREED_CNT},
1301 {1, (CHIP_IS_E3B0(bp)) ?
1302 PBF_REG_TQ_OCCUPANCY_Q1 :
1303 PBF_REG_P1_TQ_OCCUPANCY,
1304 (CHIP_IS_E3B0(bp)) ?
1305 PBF_REG_TQ_LINES_FREED_CNT_Q1 :
1306 PBF_REG_P1_TQ_LINES_FREED_CNT},
1307 {4, (CHIP_IS_E3B0(bp)) ?
1308 PBF_REG_TQ_OCCUPANCY_LB_Q :
1309 PBF_REG_P4_TQ_OCCUPANCY,
1310 (CHIP_IS_E3B0(bp)) ?
1311 PBF_REG_TQ_LINES_FREED_CNT_LB_Q :
1312 PBF_REG_P4_TQ_LINES_FREED_CNT}
1313 };
1314
1315 struct pbf_pN_buf_regs buf_regs[] = {
1316 {0, (CHIP_IS_E3B0(bp)) ?
1317 PBF_REG_INIT_CRD_Q0 :
1318 PBF_REG_P0_INIT_CRD ,
1319 (CHIP_IS_E3B0(bp)) ?
1320 PBF_REG_CREDIT_Q0 :
1321 PBF_REG_P0_CREDIT,
1322 (CHIP_IS_E3B0(bp)) ?
1323 PBF_REG_INTERNAL_CRD_FREED_CNT_Q0 :
1324 PBF_REG_P0_INTERNAL_CRD_FREED_CNT},
1325 {1, (CHIP_IS_E3B0(bp)) ?
1326 PBF_REG_INIT_CRD_Q1 :
1327 PBF_REG_P1_INIT_CRD,
1328 (CHIP_IS_E3B0(bp)) ?
1329 PBF_REG_CREDIT_Q1 :
1330 PBF_REG_P1_CREDIT,
1331 (CHIP_IS_E3B0(bp)) ?
1332 PBF_REG_INTERNAL_CRD_FREED_CNT_Q1 :
1333 PBF_REG_P1_INTERNAL_CRD_FREED_CNT},
1334 {4, (CHIP_IS_E3B0(bp)) ?
1335 PBF_REG_INIT_CRD_LB_Q :
1336 PBF_REG_P4_INIT_CRD,
1337 (CHIP_IS_E3B0(bp)) ?
1338 PBF_REG_CREDIT_LB_Q :
1339 PBF_REG_P4_CREDIT,
1340 (CHIP_IS_E3B0(bp)) ?
1341 PBF_REG_INTERNAL_CRD_FREED_CNT_LB_Q :
1342 PBF_REG_P4_INTERNAL_CRD_FREED_CNT},
1343 };
1344
1345 int i;
1346
1347 /* Verify the command queues are flushed P0, P1, P4 */
1348 for (i = 0; i < ARRAY_SIZE(cmd_regs); i++)
1349 bnx2x_pbf_pN_cmd_flushed(bp, &cmd_regs[i], poll_count);
1350
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001351 /* Verify the transmission buffers are flushed P0, P1, P4 */
1352 for (i = 0; i < ARRAY_SIZE(buf_regs); i++)
1353 bnx2x_pbf_pN_buf_flushed(bp, &buf_regs[i], poll_count);
1354}
1355
1356#define OP_GEN_PARAM(param) \
1357 (((param) << SDM_OP_GEN_COMP_PARAM_SHIFT) & SDM_OP_GEN_COMP_PARAM)
1358
1359#define OP_GEN_TYPE(type) \
1360 (((type) << SDM_OP_GEN_COMP_TYPE_SHIFT) & SDM_OP_GEN_COMP_TYPE)
1361
1362#define OP_GEN_AGG_VECT(index) \
1363 (((index) << SDM_OP_GEN_AGG_VECT_IDX_SHIFT) & SDM_OP_GEN_AGG_VECT_IDX)
1364
Ariel Eliord16132c2013-01-01 05:22:42 +00001365int bnx2x_send_final_clnup(struct bnx2x *bp, u8 clnup_func, u32 poll_cnt)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001366{
Yuval Mintz86564c32013-01-23 03:21:50 +00001367 u32 op_gen_command = 0;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001368 u32 comp_addr = BAR_CSTRORM_INTMEM +
1369 CSTORM_FINAL_CLEANUP_COMPLETE_OFFSET(clnup_func);
1370 int ret = 0;
1371
1372 if (REG_RD(bp, comp_addr)) {
Ariel Elior89db4ad2012-01-26 06:01:48 +00001373 BNX2X_ERR("Cleanup complete was not 0 before sending\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001374 return 1;
1375 }
1376
Yuval Mintz86564c32013-01-23 03:21:50 +00001377 op_gen_command |= OP_GEN_PARAM(XSTORM_AGG_INT_FINAL_CLEANUP_INDEX);
1378 op_gen_command |= OP_GEN_TYPE(XSTORM_AGG_INT_FINAL_CLEANUP_COMP_TYPE);
1379 op_gen_command |= OP_GEN_AGG_VECT(clnup_func);
1380 op_gen_command |= 1 << SDM_OP_GEN_AGG_VECT_IDX_VALID_SHIFT;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001381
Ariel Elior89db4ad2012-01-26 06:01:48 +00001382 DP(BNX2X_MSG_SP, "sending FW Final cleanup\n");
Yuval Mintz86564c32013-01-23 03:21:50 +00001383 REG_WR(bp, XSDM_REG_OPERATION_GEN, op_gen_command);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001384
1385 if (bnx2x_flr_clnup_reg_poll(bp, comp_addr, 1, poll_cnt) != 1) {
1386 BNX2X_ERR("FW final cleanup did not succeed\n");
Merav Sicron51c1a582012-03-18 10:33:38 +00001387 DP(BNX2X_MSG_SP, "At timeout completion address contained %x\n",
1388 (REG_RD(bp, comp_addr)));
Ariel Eliord16132c2013-01-01 05:22:42 +00001389 bnx2x_panic();
1390 return 1;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001391 }
Yuval Mintz16a5fd92013-06-02 00:06:18 +00001392 /* Zero completion for next FLR */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001393 REG_WR(bp, comp_addr, 0);
1394
1395 return ret;
1396}
1397
Ariel Eliorb56e9672013-01-01 05:22:32 +00001398u8 bnx2x_is_pcie_pending(struct pci_dev *dev)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001399{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001400 u16 status;
1401
Jiang Liu2a80eeb2012-08-20 13:26:51 -06001402 pcie_capability_read_word(dev, PCI_EXP_DEVSTA, &status);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001403 return status & PCI_EXP_DEVSTA_TRPND;
1404}
1405
1406/* PF FLR specific routines
1407*/
1408static int bnx2x_poll_hw_usage_counters(struct bnx2x *bp, u32 poll_cnt)
1409{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001410 /* wait for CFC PF usage-counter to zero (includes all the VFs) */
1411 if (bnx2x_flr_clnup_poll_hw_counter(bp,
1412 CFC_REG_NUM_LCIDS_INSIDE_PF,
1413 "CFC PF usage counter timed out",
1414 poll_cnt))
1415 return 1;
1416
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001417 /* Wait for DQ PF usage-counter to zero (until DQ cleanup) */
1418 if (bnx2x_flr_clnup_poll_hw_counter(bp,
1419 DORQ_REG_PF_USAGE_CNT,
1420 "DQ PF usage counter timed out",
1421 poll_cnt))
1422 return 1;
1423
1424 /* Wait for QM PF usage-counter to zero (until DQ cleanup) */
1425 if (bnx2x_flr_clnup_poll_hw_counter(bp,
1426 QM_REG_PF_USG_CNT_0 + 4*BP_FUNC(bp),
1427 "QM PF usage counter timed out",
1428 poll_cnt))
1429 return 1;
1430
1431 /* Wait for Timer PF usage-counters to zero (until DQ cleanup) */
1432 if (bnx2x_flr_clnup_poll_hw_counter(bp,
1433 TM_REG_LIN0_VNIC_UC + 4*BP_PORT(bp),
1434 "Timers VNIC usage counter timed out",
1435 poll_cnt))
1436 return 1;
1437 if (bnx2x_flr_clnup_poll_hw_counter(bp,
1438 TM_REG_LIN0_NUM_SCANS + 4*BP_PORT(bp),
1439 "Timers NUM_SCANS usage counter timed out",
1440 poll_cnt))
1441 return 1;
1442
1443 /* Wait DMAE PF usage counter to zero */
1444 if (bnx2x_flr_clnup_poll_hw_counter(bp,
1445 dmae_reg_go_c[INIT_DMAE_C(bp)],
Yuval Mintz6bf07b82013-06-02 00:06:20 +00001446 "DMAE command register timed out",
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001447 poll_cnt))
1448 return 1;
1449
1450 return 0;
1451}
1452
1453static void bnx2x_hw_enable_status(struct bnx2x *bp)
1454{
1455 u32 val;
1456
1457 val = REG_RD(bp, CFC_REG_WEAK_ENABLE_PF);
1458 DP(BNX2X_MSG_SP, "CFC_REG_WEAK_ENABLE_PF is 0x%x\n", val);
1459
1460 val = REG_RD(bp, PBF_REG_DISABLE_PF);
1461 DP(BNX2X_MSG_SP, "PBF_REG_DISABLE_PF is 0x%x\n", val);
1462
1463 val = REG_RD(bp, IGU_REG_PCI_PF_MSI_EN);
1464 DP(BNX2X_MSG_SP, "IGU_REG_PCI_PF_MSI_EN is 0x%x\n", val);
1465
1466 val = REG_RD(bp, IGU_REG_PCI_PF_MSIX_EN);
1467 DP(BNX2X_MSG_SP, "IGU_REG_PCI_PF_MSIX_EN is 0x%x\n", val);
1468
1469 val = REG_RD(bp, IGU_REG_PCI_PF_MSIX_FUNC_MASK);
1470 DP(BNX2X_MSG_SP, "IGU_REG_PCI_PF_MSIX_FUNC_MASK is 0x%x\n", val);
1471
1472 val = REG_RD(bp, PGLUE_B_REG_SHADOW_BME_PF_7_0_CLR);
1473 DP(BNX2X_MSG_SP, "PGLUE_B_REG_SHADOW_BME_PF_7_0_CLR is 0x%x\n", val);
1474
1475 val = REG_RD(bp, PGLUE_B_REG_FLR_REQUEST_PF_7_0_CLR);
1476 DP(BNX2X_MSG_SP, "PGLUE_B_REG_FLR_REQUEST_PF_7_0_CLR is 0x%x\n", val);
1477
1478 val = REG_RD(bp, PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER);
1479 DP(BNX2X_MSG_SP, "PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER is 0x%x\n",
1480 val);
1481}
1482
1483static int bnx2x_pf_flr_clnup(struct bnx2x *bp)
1484{
1485 u32 poll_cnt = bnx2x_flr_clnup_poll_count(bp);
1486
1487 DP(BNX2X_MSG_SP, "Cleanup after FLR PF[%d]\n", BP_ABS_FUNC(bp));
1488
1489 /* Re-enable PF target read access */
1490 REG_WR(bp, PGLUE_B_REG_INTERNAL_PFID_ENABLE_TARGET_READ, 1);
1491
1492 /* Poll HW usage counters */
Ariel Elior89db4ad2012-01-26 06:01:48 +00001493 DP(BNX2X_MSG_SP, "Polling usage counters\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001494 if (bnx2x_poll_hw_usage_counters(bp, poll_cnt))
1495 return -EBUSY;
1496
1497 /* Zero the igu 'trailing edge' and 'leading edge' */
1498
1499 /* Send the FW cleanup command */
1500 if (bnx2x_send_final_clnup(bp, (u8)BP_FUNC(bp), poll_cnt))
1501 return -EBUSY;
1502
1503 /* ATC cleanup */
1504
1505 /* Verify TX hw is flushed */
1506 bnx2x_tx_hw_flushed(bp, poll_cnt);
1507
1508 /* Wait 100ms (not adjusted according to platform) */
1509 msleep(100);
1510
1511 /* Verify no pending pci transactions */
1512 if (bnx2x_is_pcie_pending(bp->pdev))
1513 BNX2X_ERR("PCIE Transactions still pending\n");
1514
1515 /* Debug */
1516 bnx2x_hw_enable_status(bp);
1517
1518 /*
1519 * Master enable - Due to WB DMAE writes performed before this
1520 * register is re-initialized as part of the regular function init
1521 */
1522 REG_WR(bp, PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER, 1);
1523
1524 return 0;
1525}
1526
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001527static void bnx2x_hc_int_enable(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001528{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001529 int port = BP_PORT(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001530 u32 addr = port ? HC_REG_CONFIG_1 : HC_REG_CONFIG_0;
1531 u32 val = REG_RD(bp, addr);
Dmitry Kravkov69c326b2012-05-02 01:16:33 +00001532 bool msix = (bp->flags & USING_MSIX_FLAG) ? true : false;
1533 bool single_msix = (bp->flags & USING_SINGLE_MSIX_FLAG) ? true : false;
1534 bool msi = (bp->flags & USING_MSI_FLAG) ? true : false;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001535
1536 if (msix) {
Eilon Greenstein8badd272009-02-12 08:36:15 +00001537 val &= ~(HC_CONFIG_0_REG_SINGLE_ISR_EN_0 |
1538 HC_CONFIG_0_REG_INT_LINE_EN_0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001539 val |= (HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0 |
1540 HC_CONFIG_0_REG_ATTN_BIT_EN_0);
Dmitry Kravkov69c326b2012-05-02 01:16:33 +00001541 if (single_msix)
1542 val |= HC_CONFIG_0_REG_SINGLE_ISR_EN_0;
Eilon Greenstein8badd272009-02-12 08:36:15 +00001543 } else if (msi) {
1544 val &= ~HC_CONFIG_0_REG_INT_LINE_EN_0;
1545 val |= (HC_CONFIG_0_REG_SINGLE_ISR_EN_0 |
1546 HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0 |
1547 HC_CONFIG_0_REG_ATTN_BIT_EN_0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001548 } else {
1549 val |= (HC_CONFIG_0_REG_SINGLE_ISR_EN_0 |
Eliezer Tamir615f8fd2008-02-28 11:54:54 -08001550 HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0 |
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001551 HC_CONFIG_0_REG_INT_LINE_EN_0 |
1552 HC_CONFIG_0_REG_ATTN_BIT_EN_0);
Eliezer Tamir615f8fd2008-02-28 11:54:54 -08001553
Dmitry Kravkova0fd0652010-10-19 05:13:05 +00001554 if (!CHIP_IS_E1(bp)) {
Merav Sicron51c1a582012-03-18 10:33:38 +00001555 DP(NETIF_MSG_IFUP,
1556 "write %x to HC %d (addr 0x%x)\n", val, port, addr);
Eliezer Tamir615f8fd2008-02-28 11:54:54 -08001557
Dmitry Kravkova0fd0652010-10-19 05:13:05 +00001558 REG_WR(bp, addr, val);
Eliezer Tamir615f8fd2008-02-28 11:54:54 -08001559
Dmitry Kravkova0fd0652010-10-19 05:13:05 +00001560 val &= ~HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0;
1561 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001562 }
1563
Dmitry Kravkova0fd0652010-10-19 05:13:05 +00001564 if (CHIP_IS_E1(bp))
1565 REG_WR(bp, HC_REG_INT_MASK + port*4, 0x1FFFF);
1566
Merav Sicron51c1a582012-03-18 10:33:38 +00001567 DP(NETIF_MSG_IFUP,
1568 "write %x to HC %d (addr 0x%x) mode %s\n", val, port, addr,
1569 (msix ? "MSI-X" : (msi ? "MSI" : "INTx")));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001570
1571 REG_WR(bp, addr, val);
Eilon Greenstein37dbbf32009-07-21 05:47:33 +00001572 /*
1573 * Ensure that HC_CONFIG is written before leading/trailing edge config
1574 */
1575 mmiowb();
1576 barrier();
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001577
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001578 if (!CHIP_IS_E1(bp)) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001579 /* init leading/trailing edge */
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +00001580 if (IS_MF(bp)) {
David S. Miller8decf862011-09-22 03:23:13 -04001581 val = (0xee0f | (1 << (BP_VN(bp) + 4)));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001582 if (bp->port.pmf)
Eilon Greenstein4acac6a2009-02-12 08:36:52 +00001583 /* enable nig and gpio3 attention */
1584 val |= 0x1100;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001585 } else
1586 val = 0xffff;
1587
1588 REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, val);
1589 REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, val);
1590 }
Eilon Greenstein37dbbf32009-07-21 05:47:33 +00001591
1592 /* Make sure that interrupts are indeed enabled from here on */
1593 mmiowb();
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001594}
1595
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001596static void bnx2x_igu_int_enable(struct bnx2x *bp)
1597{
1598 u32 val;
Dmitry Kravkov30a5de72012-04-03 18:41:26 +00001599 bool msix = (bp->flags & USING_MSIX_FLAG) ? true : false;
1600 bool single_msix = (bp->flags & USING_SINGLE_MSIX_FLAG) ? true : false;
1601 bool msi = (bp->flags & USING_MSI_FLAG) ? true : false;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001602
1603 val = REG_RD(bp, IGU_REG_PF_CONFIGURATION);
1604
1605 if (msix) {
1606 val &= ~(IGU_PF_CONF_INT_LINE_EN |
1607 IGU_PF_CONF_SINGLE_ISR_EN);
Yuval Mintzebe61d82013-01-14 05:11:48 +00001608 val |= (IGU_PF_CONF_MSI_MSIX_EN |
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001609 IGU_PF_CONF_ATTN_BIT_EN);
Dmitry Kravkov30a5de72012-04-03 18:41:26 +00001610
1611 if (single_msix)
1612 val |= IGU_PF_CONF_SINGLE_ISR_EN;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001613 } else if (msi) {
1614 val &= ~IGU_PF_CONF_INT_LINE_EN;
Yuval Mintzebe61d82013-01-14 05:11:48 +00001615 val |= (IGU_PF_CONF_MSI_MSIX_EN |
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001616 IGU_PF_CONF_ATTN_BIT_EN |
1617 IGU_PF_CONF_SINGLE_ISR_EN);
1618 } else {
1619 val &= ~IGU_PF_CONF_MSI_MSIX_EN;
Yuval Mintzebe61d82013-01-14 05:11:48 +00001620 val |= (IGU_PF_CONF_INT_LINE_EN |
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001621 IGU_PF_CONF_ATTN_BIT_EN |
1622 IGU_PF_CONF_SINGLE_ISR_EN);
1623 }
1624
Yuval Mintzebe61d82013-01-14 05:11:48 +00001625 /* Clean previous status - need to configure igu prior to ack*/
1626 if ((!msix) || single_msix) {
1627 REG_WR(bp, IGU_REG_PF_CONFIGURATION, val);
1628 bnx2x_ack_int(bp);
1629 }
1630
1631 val |= IGU_PF_CONF_FUNC_EN;
1632
Merav Sicron51c1a582012-03-18 10:33:38 +00001633 DP(NETIF_MSG_IFUP, "write 0x%x to IGU mode %s\n",
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001634 val, (msix ? "MSI-X" : (msi ? "MSI" : "INTx")));
1635
1636 REG_WR(bp, IGU_REG_PF_CONFIGURATION, val);
1637
Yuval Mintz79a85572012-04-03 18:41:25 +00001638 if (val & IGU_PF_CONF_INT_LINE_EN)
1639 pci_intx(bp->pdev, true);
1640
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001641 barrier();
1642
1643 /* init leading/trailing edge */
1644 if (IS_MF(bp)) {
David S. Miller8decf862011-09-22 03:23:13 -04001645 val = (0xee0f | (1 << (BP_VN(bp) + 4)));
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001646 if (bp->port.pmf)
1647 /* enable nig and gpio3 attention */
1648 val |= 0x1100;
1649 } else
1650 val = 0xffff;
1651
1652 REG_WR(bp, IGU_REG_TRAILING_EDGE_LATCH, val);
1653 REG_WR(bp, IGU_REG_LEADING_EDGE_LATCH, val);
1654
1655 /* Make sure that interrupts are indeed enabled from here on */
1656 mmiowb();
1657}
1658
1659void bnx2x_int_enable(struct bnx2x *bp)
1660{
1661 if (bp->common.int_block == INT_BLOCK_HC)
1662 bnx2x_hc_int_enable(bp);
1663 else
1664 bnx2x_igu_int_enable(bp);
1665}
1666
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00001667void bnx2x_int_disable_sync(struct bnx2x *bp, int disable_hw)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001668{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001669 int msix = (bp->flags & USING_MSIX_FLAG) ? 1 : 0;
Eilon Greenstein8badd272009-02-12 08:36:15 +00001670 int i, offset;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001671
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -07001672 if (disable_hw)
1673 /* prevent the HW from sending interrupts */
1674 bnx2x_int_disable(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001675
1676 /* make sure all ISRs are done */
1677 if (msix) {
Eilon Greenstein8badd272009-02-12 08:36:15 +00001678 synchronize_irq(bp->msix_table[0].vector);
1679 offset = 1;
Merav Sicron55c11942012-11-07 00:45:48 +00001680 if (CNIC_SUPPORT(bp))
1681 offset++;
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00001682 for_each_eth_queue(bp, i)
Dmitry Kravkov754a2f52011-06-14 01:34:02 +00001683 synchronize_irq(bp->msix_table[offset++].vector);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001684 } else
1685 synchronize_irq(bp->pdev->irq);
1686
1687 /* make sure sp_task is not running */
Eilon Greenstein1cf167f2009-01-14 21:22:18 -08001688 cancel_delayed_work(&bp->sp_task);
Yaniv Rosner3deb8162011-06-14 01:34:33 +00001689 cancel_delayed_work(&bp->period_task);
Eilon Greenstein1cf167f2009-01-14 21:22:18 -08001690 flush_workqueue(bnx2x_wq);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001691}
1692
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001693/* fast path */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001694
1695/*
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001696 * General service functions
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001697 */
1698
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00001699/* Return true if succeeded to acquire the lock */
1700static bool bnx2x_trylock_hw_lock(struct bnx2x *bp, u32 resource)
1701{
1702 u32 lock_status;
1703 u32 resource_bit = (1 << resource);
1704 int func = BP_FUNC(bp);
1705 u32 hw_lock_control_reg;
1706
Merav Sicron51c1a582012-03-18 10:33:38 +00001707 DP(NETIF_MSG_HW | NETIF_MSG_IFUP,
1708 "Trying to take a lock on resource %d\n", resource);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00001709
1710 /* Validating that the resource is within range */
1711 if (resource > HW_LOCK_MAX_RESOURCE_VALUE) {
Merav Sicron51c1a582012-03-18 10:33:38 +00001712 DP(NETIF_MSG_HW | NETIF_MSG_IFUP,
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00001713 "resource(0x%x) > HW_LOCK_MAX_RESOURCE_VALUE(0x%x)\n",
1714 resource, HW_LOCK_MAX_RESOURCE_VALUE);
Eric Dumazet0fdf4d02010-08-26 22:03:53 -07001715 return false;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00001716 }
1717
1718 if (func <= 5)
1719 hw_lock_control_reg = (MISC_REG_DRIVER_CONTROL_1 + func*8);
1720 else
1721 hw_lock_control_reg =
1722 (MISC_REG_DRIVER_CONTROL_7 + (func - 6)*8);
1723
1724 /* Try to acquire the lock */
1725 REG_WR(bp, hw_lock_control_reg + 4, resource_bit);
1726 lock_status = REG_RD(bp, hw_lock_control_reg);
1727 if (lock_status & resource_bit)
1728 return true;
1729
Merav Sicron51c1a582012-03-18 10:33:38 +00001730 DP(NETIF_MSG_HW | NETIF_MSG_IFUP,
1731 "Failed to get a lock on resource %d\n", resource);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00001732 return false;
1733}
1734
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00001735/**
1736 * bnx2x_get_leader_lock_resource - get the recovery leader resource id
1737 *
1738 * @bp: driver handle
1739 *
1740 * Returns the recovery leader resource id according to the engine this function
1741 * belongs to. Currently only only 2 engines is supported.
1742 */
Eric Dumazet1191cb82012-04-27 21:39:21 +00001743static int bnx2x_get_leader_lock_resource(struct bnx2x *bp)
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00001744{
1745 if (BP_PATH(bp))
1746 return HW_LOCK_RESOURCE_RECOVERY_LEADER_1;
1747 else
1748 return HW_LOCK_RESOURCE_RECOVERY_LEADER_0;
1749}
1750
1751/**
Yuval Mintz2de67432013-01-23 03:21:43 +00001752 * bnx2x_trylock_leader_lock- try to acquire a leader lock.
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00001753 *
1754 * @bp: driver handle
1755 *
Yuval Mintz2de67432013-01-23 03:21:43 +00001756 * Tries to acquire a leader lock for current engine.
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00001757 */
Eric Dumazet1191cb82012-04-27 21:39:21 +00001758static bool bnx2x_trylock_leader_lock(struct bnx2x *bp)
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00001759{
1760 return bnx2x_trylock_hw_lock(bp, bnx2x_get_leader_lock_resource(bp));
1761}
1762
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001763static void bnx2x_cnic_cfc_comp(struct bnx2x *bp, int cid, u8 err);
Merav Sicron55c11942012-11-07 00:45:48 +00001764
Ariel Eliorfd1fc792013-01-01 05:22:33 +00001765/* schedule the sp task and mark that interrupt occurred (runs from ISR) */
1766static int bnx2x_schedule_sp_task(struct bnx2x *bp)
1767{
1768 /* Set the interrupt occurred bit for the sp-task to recognize it
1769 * must ack the interrupt and transition according to the IGU
1770 * state machine.
1771 */
1772 atomic_set(&bp->interrupt_occurred, 1);
1773
1774 /* The sp_task must execute only after this bit
1775 * is set, otherwise we will get out of sync and miss all
1776 * further interrupts. Hence, the barrier.
1777 */
1778 smp_wmb();
1779
1780 /* schedule sp_task to workqueue */
1781 return queue_delayed_work(bnx2x_wq, &bp->sp_task, 0);
1782}
Eilon Greenstein3196a882008-08-13 15:58:49 -07001783
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001784void bnx2x_sp_event(struct bnx2x_fastpath *fp, union eth_rx_cqe *rr_cqe)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001785{
1786 struct bnx2x *bp = fp->bp;
1787 int cid = SW_CID(rr_cqe->ramrod_cqe.conn_and_cmd_data);
1788 int command = CQE_CMD(rr_cqe->ramrod_cqe.conn_and_cmd_data);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001789 enum bnx2x_queue_cmd drv_cmd = BNX2X_Q_CMD_MAX;
Barak Witkowski15192a82012-06-19 07:48:28 +00001790 struct bnx2x_queue_sp_obj *q_obj = &bnx2x_sp_obj(bp, fp).q_obj;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001791
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001792 DP(BNX2X_MSG_SP,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001793 "fp %d cid %d got ramrod #%d state is %x type is %d\n",
Eilon Greenstein0626b892009-02-12 08:38:14 +00001794 fp->index, cid, command, bp->state,
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001795 rr_cqe->ramrod_cqe.ramrod_type);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001796
Ariel Eliorfd1fc792013-01-01 05:22:33 +00001797 /* If cid is within VF range, replace the slowpath object with the
1798 * one corresponding to this VF
1799 */
1800 if (cid >= BNX2X_FIRST_VF_CID &&
1801 cid < BNX2X_FIRST_VF_CID + BNX2X_VF_CIDS)
1802 bnx2x_iov_set_queue_sp_obj(bp, cid, &q_obj);
1803
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001804 switch (command) {
1805 case (RAMROD_CMD_ID_ETH_CLIENT_UPDATE):
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00001806 DP(BNX2X_MSG_SP, "got UPDATE ramrod. CID %d\n", cid);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001807 drv_cmd = BNX2X_Q_CMD_UPDATE;
1808 break;
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00001809
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001810 case (RAMROD_CMD_ID_ETH_CLIENT_SETUP):
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00001811 DP(BNX2X_MSG_SP, "got MULTI[%d] setup ramrod\n", cid);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001812 drv_cmd = BNX2X_Q_CMD_SETUP;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001813 break;
1814
Ariel Elior6383c0b2011-07-14 08:31:57 +00001815 case (RAMROD_CMD_ID_ETH_TX_QUEUE_SETUP):
Merav Sicron51c1a582012-03-18 10:33:38 +00001816 DP(BNX2X_MSG_SP, "got MULTI[%d] tx-only setup ramrod\n", cid);
Ariel Elior6383c0b2011-07-14 08:31:57 +00001817 drv_cmd = BNX2X_Q_CMD_SETUP_TX_ONLY;
1818 break;
1819
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001820 case (RAMROD_CMD_ID_ETH_HALT):
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00001821 DP(BNX2X_MSG_SP, "got MULTI[%d] halt ramrod\n", cid);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001822 drv_cmd = BNX2X_Q_CMD_HALT;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001823 break;
1824
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001825 case (RAMROD_CMD_ID_ETH_TERMINATE):
Yuval Mintz6bf07b82013-06-02 00:06:20 +00001826 DP(BNX2X_MSG_SP, "got MULTI[%d] terminate ramrod\n", cid);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001827 drv_cmd = BNX2X_Q_CMD_TERMINATE;
1828 break;
1829
1830 case (RAMROD_CMD_ID_ETH_EMPTY):
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00001831 DP(BNX2X_MSG_SP, "got MULTI[%d] empty ramrod\n", cid);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001832 drv_cmd = BNX2X_Q_CMD_EMPTY;
Eliezer Tamir49d66772008-02-28 11:53:13 -08001833 break;
1834
Michal Kalderon14a94eb2014-02-12 18:19:53 +02001835 case (RAMROD_CMD_ID_ETH_TPA_UPDATE):
1836 DP(BNX2X_MSG_SP, "got tpa update ramrod CID=%d\n", cid);
1837 drv_cmd = BNX2X_Q_CMD_UPDATE_TPA;
1838 break;
1839
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001840 default:
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001841 BNX2X_ERR("unexpected MC reply (%d) on fp[%d]\n",
1842 command, fp->index);
1843 return;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001844 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001845
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001846 if ((drv_cmd != BNX2X_Q_CMD_MAX) &&
1847 q_obj->complete_cmd(bp, q_obj, drv_cmd))
1848 /* q_obj->complete_cmd() failure means that this was
1849 * an unexpected completion.
1850 *
1851 * In this case we don't want to increase the bp->spq_left
1852 * because apparently we haven't sent this command the first
1853 * place.
1854 */
1855#ifdef BNX2X_STOP_ON_ERROR
1856 bnx2x_panic();
1857#else
1858 return;
1859#endif
1860
Peter Zijlstra4e857c52014-03-17 18:06:10 +01001861 smp_mb__before_atomic();
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08001862 atomic_inc(&bp->cq_spq_left);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001863 /* push the change in bp->spq_left and towards the memory */
Peter Zijlstra4e857c52014-03-17 18:06:10 +01001864 smp_mb__after_atomic();
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001865
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00001866 DP(BNX2X_MSG_SP, "bp->cq_spq_left %x\n", atomic_read(&bp->cq_spq_left));
1867
Barak Witkowskia3348722012-04-23 03:04:46 +00001868 if ((drv_cmd == BNX2X_Q_CMD_UPDATE) && (IS_FCOE_FP(fp)) &&
1869 (!!test_bit(BNX2X_AFEX_FCOE_Q_UPDATE_PENDING, &bp->sp_state))) {
1870 /* if Q update ramrod is completed for last Q in AFEX vif set
1871 * flow, then ACK MCP at the end
1872 *
1873 * mark pending ACK to MCP bit.
1874 * prevent case that both bits are cleared.
1875 * At the end of load/unload driver checks that
Yuval Mintz2de67432013-01-23 03:21:43 +00001876 * sp_state is cleared, and this order prevents
Barak Witkowskia3348722012-04-23 03:04:46 +00001877 * races
1878 */
Peter Zijlstra4e857c52014-03-17 18:06:10 +01001879 smp_mb__before_atomic();
Barak Witkowskia3348722012-04-23 03:04:46 +00001880 set_bit(BNX2X_AFEX_PENDING_VIFSET_MCP_ACK, &bp->sp_state);
1881 wmb();
1882 clear_bit(BNX2X_AFEX_FCOE_Q_UPDATE_PENDING, &bp->sp_state);
Peter Zijlstra4e857c52014-03-17 18:06:10 +01001883 smp_mb__after_atomic();
Barak Witkowskia3348722012-04-23 03:04:46 +00001884
Ariel Eliorfd1fc792013-01-01 05:22:33 +00001885 /* schedule the sp task as mcp ack is required */
1886 bnx2x_schedule_sp_task(bp);
Barak Witkowskia3348722012-04-23 03:04:46 +00001887 }
1888
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001889 return;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001890}
1891
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00001892irqreturn_t bnx2x_interrupt(int irq, void *dev_instance)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001893{
Eilon Greenstein555f6c72009-02-12 08:36:11 +00001894 struct bnx2x *bp = netdev_priv(dev_instance);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001895 u16 status = bnx2x_ack_int(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001896 u16 mask;
Eilon Greensteinca003922009-08-12 22:53:28 -07001897 int i;
Ariel Elior6383c0b2011-07-14 08:31:57 +00001898 u8 cos;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001899
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001900 /* Return here if interrupt is shared and it's not for us */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001901 if (unlikely(status == 0)) {
1902 DP(NETIF_MSG_INTR, "not our interrupt!\n");
1903 return IRQ_NONE;
1904 }
Eilon Greensteinf5372252009-02-12 08:38:30 +00001905 DP(NETIF_MSG_INTR, "got an interrupt status 0x%x\n", status);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001906
Eilon Greenstein3196a882008-08-13 15:58:49 -07001907#ifdef BNX2X_STOP_ON_ERROR
1908 if (unlikely(bp->panic))
1909 return IRQ_HANDLED;
1910#endif
1911
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00001912 for_each_eth_queue(bp, i) {
Eilon Greensteinca003922009-08-12 22:53:28 -07001913 struct bnx2x_fastpath *fp = &bp->fp[i];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001914
Merav Sicron55c11942012-11-07 00:45:48 +00001915 mask = 0x2 << (fp->index + CNIC_SUPPORT(bp));
Eilon Greensteinca003922009-08-12 22:53:28 -07001916 if (status & mask) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001917 /* Handle Rx or Tx according to SB id */
Ariel Elior6383c0b2011-07-14 08:31:57 +00001918 for_each_cos_in_tx_queue(fp, cos)
Merav Sicron65565882012-06-19 07:48:26 +00001919 prefetch(fp->txdata_ptr[cos]->tx_cons_sb);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001920 prefetch(&fp->sb_running_index[SM_RX_ID]);
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +00001921 napi_schedule(&bnx2x_fp(bp, fp->index, napi));
Eilon Greensteinca003922009-08-12 22:53:28 -07001922 status &= ~mask;
1923 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001924 }
1925
Merav Sicron55c11942012-11-07 00:45:48 +00001926 if (CNIC_SUPPORT(bp)) {
1927 mask = 0x2;
1928 if (status & (mask | 0x1)) {
1929 struct cnic_ops *c_ops = NULL;
Michael Chan993ac7b2009-10-10 13:46:56 +00001930
Michael Chanad9b4352013-01-23 03:21:52 +00001931 rcu_read_lock();
1932 c_ops = rcu_dereference(bp->cnic_ops);
1933 if (c_ops && (bp->cnic_eth_dev.drv_state &
1934 CNIC_DRV_STATE_HANDLES_IRQ))
1935 c_ops->cnic_handler(bp->cnic_data, NULL);
1936 rcu_read_unlock();
Merav Sicron55c11942012-11-07 00:45:48 +00001937
1938 status &= ~mask;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001939 }
Michael Chan993ac7b2009-10-10 13:46:56 +00001940 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001941
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001942 if (unlikely(status & 0x1)) {
Ariel Eliorfd1fc792013-01-01 05:22:33 +00001943
1944 /* schedule sp task to perform default status block work, ack
1945 * attentions and enable interrupts.
1946 */
1947 bnx2x_schedule_sp_task(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001948
1949 status &= ~0x1;
1950 if (!status)
1951 return IRQ_HANDLED;
1952 }
1953
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00001954 if (unlikely(status))
1955 DP(NETIF_MSG_INTR, "got an unknown interrupt! (status 0x%x)\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001956 status);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001957
1958 return IRQ_HANDLED;
1959}
1960
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001961/* Link */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001962
1963/*
1964 * General service functions
1965 */
1966
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00001967int bnx2x_acquire_hw_lock(struct bnx2x *bp, u32 resource)
Eliezer Tamirf1410642008-02-28 11:51:50 -08001968{
Eliezer Tamirf1410642008-02-28 11:51:50 -08001969 u32 lock_status;
1970 u32 resource_bit = (1 << resource);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001971 int func = BP_FUNC(bp);
1972 u32 hw_lock_control_reg;
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001973 int cnt;
Eliezer Tamirf1410642008-02-28 11:51:50 -08001974
1975 /* Validating that the resource is within range */
1976 if (resource > HW_LOCK_MAX_RESOURCE_VALUE) {
Merav Sicron51c1a582012-03-18 10:33:38 +00001977 BNX2X_ERR("resource(0x%x) > HW_LOCK_MAX_RESOURCE_VALUE(0x%x)\n",
Eliezer Tamirf1410642008-02-28 11:51:50 -08001978 resource, HW_LOCK_MAX_RESOURCE_VALUE);
1979 return -EINVAL;
1980 }
1981
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001982 if (func <= 5) {
1983 hw_lock_control_reg = (MISC_REG_DRIVER_CONTROL_1 + func*8);
1984 } else {
1985 hw_lock_control_reg =
1986 (MISC_REG_DRIVER_CONTROL_7 + (func - 6)*8);
1987 }
1988
Eliezer Tamirf1410642008-02-28 11:51:50 -08001989 /* Validating that the resource is not already taken */
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001990 lock_status = REG_RD(bp, hw_lock_control_reg);
Eliezer Tamirf1410642008-02-28 11:51:50 -08001991 if (lock_status & resource_bit) {
Merav Sicron51c1a582012-03-18 10:33:38 +00001992 BNX2X_ERR("lock_status 0x%x resource_bit 0x%x\n",
Eliezer Tamirf1410642008-02-28 11:51:50 -08001993 lock_status, resource_bit);
1994 return -EEXIST;
1995 }
1996
Eilon Greenstein46230476b2008-08-25 15:23:30 -07001997 /* Try for 5 second every 5ms */
1998 for (cnt = 0; cnt < 1000; cnt++) {
Eliezer Tamirf1410642008-02-28 11:51:50 -08001999 /* Try to acquire the lock */
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002000 REG_WR(bp, hw_lock_control_reg + 4, resource_bit);
2001 lock_status = REG_RD(bp, hw_lock_control_reg);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002002 if (lock_status & resource_bit)
2003 return 0;
2004
Yuval Mintz639d65b2013-06-02 00:06:21 +00002005 usleep_range(5000, 10000);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002006 }
Merav Sicron51c1a582012-03-18 10:33:38 +00002007 BNX2X_ERR("Timeout\n");
Eliezer Tamirf1410642008-02-28 11:51:50 -08002008 return -EAGAIN;
2009}
2010
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00002011int bnx2x_release_leader_lock(struct bnx2x *bp)
2012{
2013 return bnx2x_release_hw_lock(bp, bnx2x_get_leader_lock_resource(bp));
2014}
2015
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00002016int bnx2x_release_hw_lock(struct bnx2x *bp, u32 resource)
Eliezer Tamirf1410642008-02-28 11:51:50 -08002017{
2018 u32 lock_status;
2019 u32 resource_bit = (1 << resource);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002020 int func = BP_FUNC(bp);
2021 u32 hw_lock_control_reg;
Eliezer Tamirf1410642008-02-28 11:51:50 -08002022
2023 /* Validating that the resource is within range */
2024 if (resource > HW_LOCK_MAX_RESOURCE_VALUE) {
Merav Sicron51c1a582012-03-18 10:33:38 +00002025 BNX2X_ERR("resource(0x%x) > HW_LOCK_MAX_RESOURCE_VALUE(0x%x)\n",
Eliezer Tamirf1410642008-02-28 11:51:50 -08002026 resource, HW_LOCK_MAX_RESOURCE_VALUE);
2027 return -EINVAL;
2028 }
2029
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002030 if (func <= 5) {
2031 hw_lock_control_reg = (MISC_REG_DRIVER_CONTROL_1 + func*8);
2032 } else {
2033 hw_lock_control_reg =
2034 (MISC_REG_DRIVER_CONTROL_7 + (func - 6)*8);
2035 }
2036
Eliezer Tamirf1410642008-02-28 11:51:50 -08002037 /* Validating that the resource is currently taken */
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002038 lock_status = REG_RD(bp, hw_lock_control_reg);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002039 if (!(lock_status & resource_bit)) {
Yuval Mintz6bf07b82013-06-02 00:06:20 +00002040 BNX2X_ERR("lock_status 0x%x resource_bit 0x%x. Unlock was called but lock wasn't taken!\n",
2041 lock_status, resource_bit);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002042 return -EFAULT;
2043 }
2044
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002045 REG_WR(bp, hw_lock_control_reg, resource_bit);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002046 return 0;
2047}
2048
Eilon Greenstein4acac6a2009-02-12 08:36:52 +00002049int bnx2x_get_gpio(struct bnx2x *bp, int gpio_num, u8 port)
2050{
2051 /* The GPIO should be swapped if swap register is set and active */
2052 int gpio_port = (REG_RD(bp, NIG_REG_PORT_SWAP) &&
2053 REG_RD(bp, NIG_REG_STRAP_OVERRIDE)) ^ port;
2054 int gpio_shift = gpio_num +
2055 (gpio_port ? MISC_REGISTERS_GPIO_PORT_SHIFT : 0);
2056 u32 gpio_mask = (1 << gpio_shift);
2057 u32 gpio_reg;
2058 int value;
2059
2060 if (gpio_num > MISC_REGISTERS_GPIO_3) {
2061 BNX2X_ERR("Invalid GPIO %d\n", gpio_num);
2062 return -EINVAL;
2063 }
2064
2065 /* read GPIO value */
2066 gpio_reg = REG_RD(bp, MISC_REG_GPIO);
2067
2068 /* get the requested pin value */
2069 if ((gpio_reg & gpio_mask) == gpio_mask)
2070 value = 1;
2071 else
2072 value = 0;
2073
2074 DP(NETIF_MSG_LINK, "pin %d value 0x%x\n", gpio_num, value);
2075
2076 return value;
2077}
2078
Eilon Greenstein17de50b2008-08-13 15:56:59 -07002079int bnx2x_set_gpio(struct bnx2x *bp, int gpio_num, u32 mode, u8 port)
Eliezer Tamirf1410642008-02-28 11:51:50 -08002080{
2081 /* The GPIO should be swapped if swap register is set and active */
2082 int gpio_port = (REG_RD(bp, NIG_REG_PORT_SWAP) &&
Eilon Greenstein17de50b2008-08-13 15:56:59 -07002083 REG_RD(bp, NIG_REG_STRAP_OVERRIDE)) ^ port;
Eliezer Tamirf1410642008-02-28 11:51:50 -08002084 int gpio_shift = gpio_num +
2085 (gpio_port ? MISC_REGISTERS_GPIO_PORT_SHIFT : 0);
2086 u32 gpio_mask = (1 << gpio_shift);
2087 u32 gpio_reg;
2088
2089 if (gpio_num > MISC_REGISTERS_GPIO_3) {
2090 BNX2X_ERR("Invalid GPIO %d\n", gpio_num);
2091 return -EINVAL;
2092 }
2093
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002094 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002095 /* read GPIO and mask except the float bits */
2096 gpio_reg = (REG_RD(bp, MISC_REG_GPIO) & MISC_REGISTERS_GPIO_FLOAT);
2097
2098 switch (mode) {
2099 case MISC_REGISTERS_GPIO_OUTPUT_LOW:
Merav Sicron51c1a582012-03-18 10:33:38 +00002100 DP(NETIF_MSG_LINK,
2101 "Set GPIO %d (shift %d) -> output low\n",
Eliezer Tamirf1410642008-02-28 11:51:50 -08002102 gpio_num, gpio_shift);
2103 /* clear FLOAT and set CLR */
2104 gpio_reg &= ~(gpio_mask << MISC_REGISTERS_GPIO_FLOAT_POS);
2105 gpio_reg |= (gpio_mask << MISC_REGISTERS_GPIO_CLR_POS);
2106 break;
2107
2108 case MISC_REGISTERS_GPIO_OUTPUT_HIGH:
Merav Sicron51c1a582012-03-18 10:33:38 +00002109 DP(NETIF_MSG_LINK,
2110 "Set GPIO %d (shift %d) -> output high\n",
Eliezer Tamirf1410642008-02-28 11:51:50 -08002111 gpio_num, gpio_shift);
2112 /* clear FLOAT and set SET */
2113 gpio_reg &= ~(gpio_mask << MISC_REGISTERS_GPIO_FLOAT_POS);
2114 gpio_reg |= (gpio_mask << MISC_REGISTERS_GPIO_SET_POS);
2115 break;
2116
Eilon Greenstein17de50b2008-08-13 15:56:59 -07002117 case MISC_REGISTERS_GPIO_INPUT_HI_Z:
Merav Sicron51c1a582012-03-18 10:33:38 +00002118 DP(NETIF_MSG_LINK,
2119 "Set GPIO %d (shift %d) -> input\n",
Eliezer Tamirf1410642008-02-28 11:51:50 -08002120 gpio_num, gpio_shift);
2121 /* set FLOAT */
2122 gpio_reg |= (gpio_mask << MISC_REGISTERS_GPIO_FLOAT_POS);
2123 break;
2124
2125 default:
2126 break;
2127 }
2128
2129 REG_WR(bp, MISC_REG_GPIO, gpio_reg);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002130 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002131
2132 return 0;
2133}
2134
Yaniv Rosner0d40f0d2011-06-14 01:34:27 +00002135int bnx2x_set_mult_gpio(struct bnx2x *bp, u8 pins, u32 mode)
2136{
2137 u32 gpio_reg = 0;
2138 int rc = 0;
2139
2140 /* Any port swapping should be handled by caller. */
2141
2142 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
2143 /* read GPIO and mask except the float bits */
2144 gpio_reg = REG_RD(bp, MISC_REG_GPIO);
2145 gpio_reg &= ~(pins << MISC_REGISTERS_GPIO_FLOAT_POS);
2146 gpio_reg &= ~(pins << MISC_REGISTERS_GPIO_CLR_POS);
2147 gpio_reg &= ~(pins << MISC_REGISTERS_GPIO_SET_POS);
2148
2149 switch (mode) {
2150 case MISC_REGISTERS_GPIO_OUTPUT_LOW:
2151 DP(NETIF_MSG_LINK, "Set GPIO 0x%x -> output low\n", pins);
2152 /* set CLR */
2153 gpio_reg |= (pins << MISC_REGISTERS_GPIO_CLR_POS);
2154 break;
2155
2156 case MISC_REGISTERS_GPIO_OUTPUT_HIGH:
2157 DP(NETIF_MSG_LINK, "Set GPIO 0x%x -> output high\n", pins);
2158 /* set SET */
2159 gpio_reg |= (pins << MISC_REGISTERS_GPIO_SET_POS);
2160 break;
2161
2162 case MISC_REGISTERS_GPIO_INPUT_HI_Z:
2163 DP(NETIF_MSG_LINK, "Set GPIO 0x%x -> input\n", pins);
2164 /* set FLOAT */
2165 gpio_reg |= (pins << MISC_REGISTERS_GPIO_FLOAT_POS);
2166 break;
2167
2168 default:
2169 BNX2X_ERR("Invalid GPIO mode assignment %d\n", mode);
2170 rc = -EINVAL;
2171 break;
2172 }
2173
2174 if (rc == 0)
2175 REG_WR(bp, MISC_REG_GPIO, gpio_reg);
2176
2177 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
2178
2179 return rc;
2180}
2181
Eilon Greenstein4acac6a2009-02-12 08:36:52 +00002182int bnx2x_set_gpio_int(struct bnx2x *bp, int gpio_num, u32 mode, u8 port)
2183{
2184 /* The GPIO should be swapped if swap register is set and active */
2185 int gpio_port = (REG_RD(bp, NIG_REG_PORT_SWAP) &&
2186 REG_RD(bp, NIG_REG_STRAP_OVERRIDE)) ^ port;
2187 int gpio_shift = gpio_num +
2188 (gpio_port ? MISC_REGISTERS_GPIO_PORT_SHIFT : 0);
2189 u32 gpio_mask = (1 << gpio_shift);
2190 u32 gpio_reg;
2191
2192 if (gpio_num > MISC_REGISTERS_GPIO_3) {
2193 BNX2X_ERR("Invalid GPIO %d\n", gpio_num);
2194 return -EINVAL;
2195 }
2196
2197 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
2198 /* read GPIO int */
2199 gpio_reg = REG_RD(bp, MISC_REG_GPIO_INT);
2200
2201 switch (mode) {
2202 case MISC_REGISTERS_GPIO_INT_OUTPUT_CLR:
Merav Sicron51c1a582012-03-18 10:33:38 +00002203 DP(NETIF_MSG_LINK,
2204 "Clear GPIO INT %d (shift %d) -> output low\n",
2205 gpio_num, gpio_shift);
Eilon Greenstein4acac6a2009-02-12 08:36:52 +00002206 /* clear SET and set CLR */
2207 gpio_reg &= ~(gpio_mask << MISC_REGISTERS_GPIO_INT_SET_POS);
2208 gpio_reg |= (gpio_mask << MISC_REGISTERS_GPIO_INT_CLR_POS);
2209 break;
2210
2211 case MISC_REGISTERS_GPIO_INT_OUTPUT_SET:
Merav Sicron51c1a582012-03-18 10:33:38 +00002212 DP(NETIF_MSG_LINK,
2213 "Set GPIO INT %d (shift %d) -> output high\n",
2214 gpio_num, gpio_shift);
Eilon Greenstein4acac6a2009-02-12 08:36:52 +00002215 /* clear CLR and set SET */
2216 gpio_reg &= ~(gpio_mask << MISC_REGISTERS_GPIO_INT_CLR_POS);
2217 gpio_reg |= (gpio_mask << MISC_REGISTERS_GPIO_INT_SET_POS);
2218 break;
2219
2220 default:
2221 break;
2222 }
2223
2224 REG_WR(bp, MISC_REG_GPIO_INT, gpio_reg);
2225 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
2226
2227 return 0;
2228}
2229
Yuval Mintzd6d99a32012-12-02 04:05:45 +00002230static int bnx2x_set_spio(struct bnx2x *bp, int spio, u32 mode)
Eliezer Tamirf1410642008-02-28 11:51:50 -08002231{
Eliezer Tamirf1410642008-02-28 11:51:50 -08002232 u32 spio_reg;
2233
Yuval Mintzd6d99a32012-12-02 04:05:45 +00002234 /* Only 2 SPIOs are configurable */
2235 if ((spio != MISC_SPIO_SPIO4) && (spio != MISC_SPIO_SPIO5)) {
2236 BNX2X_ERR("Invalid SPIO 0x%x\n", spio);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002237 return -EINVAL;
2238 }
2239
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002240 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_SPIO);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002241 /* read SPIO and mask except the float bits */
Yuval Mintzd6d99a32012-12-02 04:05:45 +00002242 spio_reg = (REG_RD(bp, MISC_REG_SPIO) & MISC_SPIO_FLOAT);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002243
2244 switch (mode) {
Yuval Mintzd6d99a32012-12-02 04:05:45 +00002245 case MISC_SPIO_OUTPUT_LOW:
2246 DP(NETIF_MSG_HW, "Set SPIO 0x%x -> output low\n", spio);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002247 /* clear FLOAT and set CLR */
Yuval Mintzd6d99a32012-12-02 04:05:45 +00002248 spio_reg &= ~(spio << MISC_SPIO_FLOAT_POS);
2249 spio_reg |= (spio << MISC_SPIO_CLR_POS);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002250 break;
2251
Yuval Mintzd6d99a32012-12-02 04:05:45 +00002252 case MISC_SPIO_OUTPUT_HIGH:
2253 DP(NETIF_MSG_HW, "Set SPIO 0x%x -> output high\n", spio);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002254 /* clear FLOAT and set SET */
Yuval Mintzd6d99a32012-12-02 04:05:45 +00002255 spio_reg &= ~(spio << MISC_SPIO_FLOAT_POS);
2256 spio_reg |= (spio << MISC_SPIO_SET_POS);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002257 break;
2258
Yuval Mintzd6d99a32012-12-02 04:05:45 +00002259 case MISC_SPIO_INPUT_HI_Z:
2260 DP(NETIF_MSG_HW, "Set SPIO 0x%x -> input\n", spio);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002261 /* set FLOAT */
Yuval Mintzd6d99a32012-12-02 04:05:45 +00002262 spio_reg |= (spio << MISC_SPIO_FLOAT_POS);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002263 break;
2264
2265 default:
2266 break;
2267 }
2268
2269 REG_WR(bp, MISC_REG_SPIO, spio_reg);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002270 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_SPIO);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002271
2272 return 0;
2273}
2274
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00002275void bnx2x_calc_fc_adv(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002276{
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002277 u8 cfg_idx = bnx2x_get_link_cfg_idx(bp);
Eilon Greensteinad33ea32009-01-14 21:24:57 -08002278 switch (bp->link_vars.ieee_fc &
2279 MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_MASK) {
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002280 case MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_NONE:
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002281 bp->port.advertising[cfg_idx] &= ~(ADVERTISED_Asym_Pause |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00002282 ADVERTISED_Pause);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002283 break;
Eilon Greenstein356e2382009-02-12 08:38:32 +00002284
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002285 case MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_BOTH:
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002286 bp->port.advertising[cfg_idx] |= (ADVERTISED_Asym_Pause |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00002287 ADVERTISED_Pause);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002288 break;
Eilon Greenstein356e2382009-02-12 08:38:32 +00002289
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002290 case MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_ASYMMETRIC:
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002291 bp->port.advertising[cfg_idx] |= ADVERTISED_Asym_Pause;
Eliezer Tamirf1410642008-02-28 11:51:50 -08002292 break;
Eilon Greenstein356e2382009-02-12 08:38:32 +00002293
Eliezer Tamirf1410642008-02-28 11:51:50 -08002294 default:
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002295 bp->port.advertising[cfg_idx] &= ~(ADVERTISED_Asym_Pause |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00002296 ADVERTISED_Pause);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002297 break;
2298 }
2299}
2300
Yuval Mintzcd1dfce2012-12-02 04:05:56 +00002301static void bnx2x_set_requested_fc(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002302{
Yuval Mintzcd1dfce2012-12-02 04:05:56 +00002303 /* Initialize link parameters structure variables
2304 * It is recommended to turn off RX FC for jumbo frames
2305 * for better performance
2306 */
2307 if (CHIP_IS_E1x(bp) && (bp->dev->mtu > 5000))
2308 bp->link_params.req_fc_auto_adv = BNX2X_FLOW_CTRL_TX;
2309 else
2310 bp->link_params.req_fc_auto_adv = BNX2X_FLOW_CTRL_BOTH;
2311}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002312
Dmitry Kravkov9156b302013-08-19 09:11:56 +03002313static void bnx2x_init_dropless_fc(struct bnx2x *bp)
2314{
2315 u32 pause_enabled = 0;
2316
2317 if (!CHIP_IS_E1(bp) && bp->dropless_fc && bp->link_vars.link_up) {
2318 if (bp->link_vars.flow_ctrl & BNX2X_FLOW_CTRL_TX)
2319 pause_enabled = 1;
2320
2321 REG_WR(bp, BAR_USTRORM_INTMEM +
2322 USTORM_ETH_PAUSE_ENABLED_OFFSET(BP_PORT(bp)),
2323 pause_enabled);
2324 }
2325
2326 DP(NETIF_MSG_IFUP | NETIF_MSG_LINK, "dropless_fc is %s\n",
2327 pause_enabled ? "enabled" : "disabled");
2328}
2329
Yuval Mintzcd1dfce2012-12-02 04:05:56 +00002330int bnx2x_initial_phy_init(struct bnx2x *bp, int load_mode)
2331{
2332 int rc, cfx_idx = bnx2x_get_link_cfg_idx(bp);
2333 u16 req_line_speed = bp->link_params.req_line_speed[cfx_idx];
2334
2335 if (!BP_NOMCP(bp)) {
2336 bnx2x_set_requested_fc(bp);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002337 bnx2x_acquire_phy_lock(bp);
Eilon Greensteinb5bf9062009-02-12 08:38:08 +00002338
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002339 if (load_mode == LOAD_DIAG) {
Yaniv Rosner1cb0c782011-07-24 03:53:21 +00002340 struct link_params *lp = &bp->link_params;
2341 lp->loopback_mode = LOOPBACK_XGXS;
2342 /* do PHY loopback at 10G speed, if possible */
2343 if (lp->req_line_speed[cfx_idx] < SPEED_10000) {
2344 if (lp->speed_cap_mask[cfx_idx] &
2345 PORT_HW_CFG_SPEED_CAPABILITY_D0_10G)
2346 lp->req_line_speed[cfx_idx] =
2347 SPEED_10000;
2348 else
2349 lp->req_line_speed[cfx_idx] =
2350 SPEED_1000;
2351 }
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002352 }
Eilon Greensteinb5bf9062009-02-12 08:38:08 +00002353
Merav Sicron8970b2e2012-06-19 07:48:22 +00002354 if (load_mode == LOAD_LOOPBACK_EXT) {
2355 struct link_params *lp = &bp->link_params;
2356 lp->loopback_mode = LOOPBACK_EXT;
2357 }
2358
Eilon Greenstein19680c42008-08-13 15:47:33 -07002359 rc = bnx2x_phy_init(&bp->link_params, &bp->link_vars);
Eilon Greensteinb5bf9062009-02-12 08:38:08 +00002360
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002361 bnx2x_release_phy_lock(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002362
Dmitry Kravkov9156b302013-08-19 09:11:56 +03002363 bnx2x_init_dropless_fc(bp);
2364
Eilon Greenstein3c96c682009-01-14 21:25:31 -08002365 bnx2x_calc_fc_adv(bp);
2366
Yuval Mintzcd1dfce2012-12-02 04:05:56 +00002367 if (bp->link_vars.link_up) {
Eilon Greensteinb5bf9062009-02-12 08:38:08 +00002368 bnx2x_stats_handle(bp, STATS_EVENT_LINK_UP);
Eilon Greenstein19680c42008-08-13 15:47:33 -07002369 bnx2x_link_report(bp);
Yuval Mintzcd1dfce2012-12-02 04:05:56 +00002370 }
2371 queue_delayed_work(bnx2x_wq, &bp->period_task, 0);
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002372 bp->link_params.req_line_speed[cfx_idx] = req_line_speed;
Eilon Greenstein19680c42008-08-13 15:47:33 -07002373 return rc;
2374 }
Eilon Greensteinf5372252009-02-12 08:38:30 +00002375 BNX2X_ERR("Bootcode is missing - can not initialize link\n");
Eilon Greenstein19680c42008-08-13 15:47:33 -07002376 return -EINVAL;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002377}
2378
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00002379void bnx2x_link_set(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002380{
Eilon Greenstein19680c42008-08-13 15:47:33 -07002381 if (!BP_NOMCP(bp)) {
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002382 bnx2x_acquire_phy_lock(bp);
Eilon Greenstein19680c42008-08-13 15:47:33 -07002383 bnx2x_phy_init(&bp->link_params, &bp->link_vars);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002384 bnx2x_release_phy_lock(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002385
Dmitry Kravkov9156b302013-08-19 09:11:56 +03002386 bnx2x_init_dropless_fc(bp);
2387
Eilon Greenstein19680c42008-08-13 15:47:33 -07002388 bnx2x_calc_fc_adv(bp);
2389 } else
Eilon Greensteinf5372252009-02-12 08:38:30 +00002390 BNX2X_ERR("Bootcode is missing - can not set link\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002391}
2392
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002393static void bnx2x__link_reset(struct bnx2x *bp)
2394{
Eilon Greenstein19680c42008-08-13 15:47:33 -07002395 if (!BP_NOMCP(bp)) {
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002396 bnx2x_acquire_phy_lock(bp);
Yuval Mintz5d07d862012-09-13 02:56:21 +00002397 bnx2x_lfa_reset(&bp->link_params, &bp->link_vars);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002398 bnx2x_release_phy_lock(bp);
Eilon Greenstein19680c42008-08-13 15:47:33 -07002399 } else
Eilon Greensteinf5372252009-02-12 08:38:30 +00002400 BNX2X_ERR("Bootcode is missing - can not reset link\n");
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002401}
2402
Yuval Mintz5d07d862012-09-13 02:56:21 +00002403void bnx2x_force_link_reset(struct bnx2x *bp)
2404{
2405 bnx2x_acquire_phy_lock(bp);
2406 bnx2x_link_reset(&bp->link_params, &bp->link_vars, 1);
2407 bnx2x_release_phy_lock(bp);
2408}
2409
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002410u8 bnx2x_link_test(struct bnx2x *bp, u8 is_serdes)
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002411{
Vladislav Zolotarov2145a922010-04-19 01:13:49 +00002412 u8 rc = 0;
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002413
Vladislav Zolotarov2145a922010-04-19 01:13:49 +00002414 if (!BP_NOMCP(bp)) {
2415 bnx2x_acquire_phy_lock(bp);
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002416 rc = bnx2x_test_link(&bp->link_params, &bp->link_vars,
2417 is_serdes);
Vladislav Zolotarov2145a922010-04-19 01:13:49 +00002418 bnx2x_release_phy_lock(bp);
2419 } else
2420 BNX2X_ERR("Bootcode is missing - can not test link\n");
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002421
2422 return rc;
2423}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002424
Eilon Greenstein2691d512009-08-12 08:22:08 +00002425/* Calculates the sum of vn_min_rates.
2426 It's needed for further normalizing of the min_rates.
2427 Returns:
2428 sum of vn_min_rates.
2429 or
2430 0 - if all the min_rates are 0.
Yuval Mintz16a5fd92013-06-02 00:06:18 +00002431 In the later case fairness algorithm should be deactivated.
Eilon Greenstein2691d512009-08-12 08:22:08 +00002432 If not all min_rates are zero then those that are zeroes will be set to 1.
2433 */
Yuval Mintzb475d782012-04-03 18:41:29 +00002434static void bnx2x_calc_vn_min(struct bnx2x *bp,
2435 struct cmng_init_input *input)
Eilon Greenstein2691d512009-08-12 08:22:08 +00002436{
2437 int all_zero = 1;
Eilon Greenstein2691d512009-08-12 08:22:08 +00002438 int vn;
2439
David S. Miller8decf862011-09-22 03:23:13 -04002440 for (vn = VN_0; vn < BP_MAX_VN_NUM(bp); vn++) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002441 u32 vn_cfg = bp->mf_config[vn];
Eilon Greenstein2691d512009-08-12 08:22:08 +00002442 u32 vn_min_rate = ((vn_cfg & FUNC_MF_CFG_MIN_BW_MASK) >>
2443 FUNC_MF_CFG_MIN_BW_SHIFT) * 100;
2444
2445 /* Skip hidden vns */
2446 if (vn_cfg & FUNC_MF_CFG_FUNC_HIDE)
Yuval Mintzb475d782012-04-03 18:41:29 +00002447 vn_min_rate = 0;
Eilon Greenstein2691d512009-08-12 08:22:08 +00002448 /* If min rate is zero - set it to 1 */
Yuval Mintzb475d782012-04-03 18:41:29 +00002449 else if (!vn_min_rate)
Eilon Greenstein2691d512009-08-12 08:22:08 +00002450 vn_min_rate = DEF_MIN_RATE;
2451 else
2452 all_zero = 0;
2453
Yuval Mintzb475d782012-04-03 18:41:29 +00002454 input->vnic_min_rate[vn] = vn_min_rate;
Eilon Greenstein2691d512009-08-12 08:22:08 +00002455 }
2456
Dmitry Kravkov30ae438b2011-06-14 01:33:13 +00002457 /* if ETS or all min rates are zeros - disable fairness */
2458 if (BNX2X_IS_ETS_ENABLED(bp)) {
Yuval Mintzb475d782012-04-03 18:41:29 +00002459 input->flags.cmng_enables &=
Dmitry Kravkov30ae438b2011-06-14 01:33:13 +00002460 ~CMNG_FLAGS_PER_PORT_FAIRNESS_VN;
2461 DP(NETIF_MSG_IFUP, "Fairness will be disabled due to ETS\n");
2462 } else if (all_zero) {
Yuval Mintzb475d782012-04-03 18:41:29 +00002463 input->flags.cmng_enables &=
Eilon Greensteinb015e3d2009-10-15 00:17:20 -07002464 ~CMNG_FLAGS_PER_PORT_FAIRNESS_VN;
Yuval Mintzb475d782012-04-03 18:41:29 +00002465 DP(NETIF_MSG_IFUP,
2466 "All MIN values are zeroes fairness will be disabled\n");
Eilon Greensteinb015e3d2009-10-15 00:17:20 -07002467 } else
Yuval Mintzb475d782012-04-03 18:41:29 +00002468 input->flags.cmng_enables |=
Eilon Greensteinb015e3d2009-10-15 00:17:20 -07002469 CMNG_FLAGS_PER_PORT_FAIRNESS_VN;
Eilon Greenstein2691d512009-08-12 08:22:08 +00002470}
2471
Yuval Mintzb475d782012-04-03 18:41:29 +00002472static void bnx2x_calc_vn_max(struct bnx2x *bp, int vn,
2473 struct cmng_init_input *input)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002474{
Yuval Mintzb475d782012-04-03 18:41:29 +00002475 u16 vn_max_rate;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002476 u32 vn_cfg = bp->mf_config[vn];
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002477
Yuval Mintzb475d782012-04-03 18:41:29 +00002478 if (vn_cfg & FUNC_MF_CFG_FUNC_HIDE)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002479 vn_max_rate = 0;
Yuval Mintzb475d782012-04-03 18:41:29 +00002480 else {
Dmitry Kravkovfaa6fcb2011-02-28 03:37:20 +00002481 u32 maxCfg = bnx2x_extract_max_cfg(bp, vn_cfg);
2482
Yuval Mintzb475d782012-04-03 18:41:29 +00002483 if (IS_MF_SI(bp)) {
Dmitry Kravkovfaa6fcb2011-02-28 03:37:20 +00002484 /* maxCfg in percents of linkspeed */
2485 vn_max_rate = (bp->link_vars.line_speed * maxCfg) / 100;
Yuval Mintzb475d782012-04-03 18:41:29 +00002486 } else /* SD modes */
Dmitry Kravkovfaa6fcb2011-02-28 03:37:20 +00002487 /* maxCfg is absolute in 100Mb units */
2488 vn_max_rate = maxCfg * 100;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002489 }
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00002490
Yuval Mintzb475d782012-04-03 18:41:29 +00002491 DP(NETIF_MSG_IFUP, "vn %d: vn_max_rate %d\n", vn, vn_max_rate);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002492
Yuval Mintzb475d782012-04-03 18:41:29 +00002493 input->vnic_max_rate[vn] = vn_max_rate;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002494}
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00002495
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002496static int bnx2x_get_cmng_fns_mode(struct bnx2x *bp)
2497{
2498 if (CHIP_REV_IS_SLOW(bp))
2499 return CMNG_FNS_NONE;
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +00002500 if (IS_MF(bp))
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002501 return CMNG_FNS_MINMAX;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002502
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002503 return CMNG_FNS_NONE;
2504}
2505
Vladislav Zolotarov2ae17f62011-05-04 23:48:23 +00002506void bnx2x_read_mf_cfg(struct bnx2x *bp)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002507{
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08002508 int vn, n = (CHIP_MODE_IS_4_PORT(bp) ? 2 : 1);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002509
2510 if (BP_NOMCP(bp))
Yuval Mintz16a5fd92013-06-02 00:06:18 +00002511 return; /* what should be the default value in this case */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002512
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08002513 /* For 2 port configuration the absolute function number formula
2514 * is:
2515 * abs_func = 2 * vn + BP_PORT + BP_PATH
2516 *
2517 * and there are 4 functions per port
2518 *
2519 * For 4 port configuration it is
2520 * abs_func = 4 * vn + 2 * BP_PORT + BP_PATH
2521 *
2522 * and there are 2 functions per port
2523 */
David S. Miller8decf862011-09-22 03:23:13 -04002524 for (vn = VN_0; vn < BP_MAX_VN_NUM(bp); vn++) {
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08002525 int /*abs*/func = n * (2 * vn + BP_PORT(bp)) + BP_PATH(bp);
2526
2527 if (func >= E1H_FUNC_MAX)
2528 break;
2529
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002530 bp->mf_config[vn] =
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002531 MF_CFG_RD(bp, func_mf_config[func].config);
2532 }
Barak Witkowskia3348722012-04-23 03:04:46 +00002533 if (bp->mf_config[BP_VN(bp)] & FUNC_MF_CFG_FUNC_DISABLED) {
2534 DP(NETIF_MSG_IFUP, "mf_cfg function disabled\n");
2535 bp->flags |= MF_FUNC_DIS;
2536 } else {
2537 DP(NETIF_MSG_IFUP, "mf_cfg function enabled\n");
2538 bp->flags &= ~MF_FUNC_DIS;
2539 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002540}
2541
2542static void bnx2x_cmng_fns_init(struct bnx2x *bp, u8 read_cfg, u8 cmng_type)
2543{
Yuval Mintzb475d782012-04-03 18:41:29 +00002544 struct cmng_init_input input;
2545 memset(&input, 0, sizeof(struct cmng_init_input));
2546
2547 input.port_rate = bp->link_vars.line_speed;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002548
Dmitry Kravkov568e2422013-08-13 02:25:00 +03002549 if (cmng_type == CMNG_FNS_MINMAX && input.port_rate) {
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002550 int vn;
2551
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002552 /* read mf conf from shmem */
2553 if (read_cfg)
2554 bnx2x_read_mf_cfg(bp);
2555
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002556 /* vn_weight_sum and enable fairness if not 0 */
Yuval Mintzb475d782012-04-03 18:41:29 +00002557 bnx2x_calc_vn_min(bp, &input);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002558
2559 /* calculate and set min-max rate for each vn */
Dmitry Kravkovc4154f22011-03-06 10:49:25 +00002560 if (bp->port.pmf)
David S. Miller8decf862011-09-22 03:23:13 -04002561 for (vn = VN_0; vn < BP_MAX_VN_NUM(bp); vn++)
Yuval Mintzb475d782012-04-03 18:41:29 +00002562 bnx2x_calc_vn_max(bp, vn, &input);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002563
2564 /* always enable rate shaping and fairness */
Yuval Mintzb475d782012-04-03 18:41:29 +00002565 input.flags.cmng_enables |=
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002566 CMNG_FLAGS_PER_PORT_RATE_SHAPING_VN;
Yuval Mintzb475d782012-04-03 18:41:29 +00002567
2568 bnx2x_init_cmng(&input, &bp->cmng);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002569 return;
2570 }
2571
2572 /* rate shaping and fairness are disabled */
2573 DP(NETIF_MSG_IFUP,
2574 "rate shaping and fairness are disabled\n");
2575}
2576
Eric Dumazet1191cb82012-04-27 21:39:21 +00002577static void storm_memset_cmng(struct bnx2x *bp,
2578 struct cmng_init *cmng,
2579 u8 port)
2580{
2581 int vn;
2582 size_t size = sizeof(struct cmng_struct_per_port);
2583
2584 u32 addr = BAR_XSTRORM_INTMEM +
2585 XSTORM_CMNG_PER_PORT_VARS_OFFSET(port);
2586
2587 __storm_memset_struct(bp, addr, size, (u32 *)&cmng->port);
2588
2589 for (vn = VN_0; vn < BP_MAX_VN_NUM(bp); vn++) {
2590 int func = func_by_vn(bp, vn);
2591
2592 addr = BAR_XSTRORM_INTMEM +
2593 XSTORM_RATE_SHAPING_PER_VN_VARS_OFFSET(func);
2594 size = sizeof(struct rate_shaping_vars_per_vn);
2595 __storm_memset_struct(bp, addr, size,
2596 (u32 *)&cmng->vnic.vnic_max_rate[vn]);
2597
2598 addr = BAR_XSTRORM_INTMEM +
2599 XSTORM_FAIRNESS_PER_VN_VARS_OFFSET(func);
2600 size = sizeof(struct fairness_vars_per_vn);
2601 __storm_memset_struct(bp, addr, size,
2602 (u32 *)&cmng->vnic.vnic_min_rate[vn]);
2603 }
2604}
2605
Dmitry Kravkov568e2422013-08-13 02:25:00 +03002606/* init cmng mode in HW according to local configuration */
2607void bnx2x_set_local_cmng(struct bnx2x *bp)
2608{
2609 int cmng_fns = bnx2x_get_cmng_fns_mode(bp);
2610
2611 if (cmng_fns != CMNG_FNS_NONE) {
2612 bnx2x_cmng_fns_init(bp, false, cmng_fns);
2613 storm_memset_cmng(bp, &bp->cmng, BP_PORT(bp));
2614 } else {
2615 /* rate shaping and fairness are disabled */
2616 DP(NETIF_MSG_IFUP,
2617 "single function mode without fairness\n");
2618 }
2619}
2620
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002621/* This function is called upon link interrupt */
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002622static void bnx2x_link_attn(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002623{
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002624 /* Make sure that we are synced with the current statistics */
2625 bnx2x_stats_handle(bp, STATS_EVENT_STOP);
2626
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002627 bnx2x_link_update(&bp->link_params, &bp->link_vars);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002628
Dmitry Kravkov9156b302013-08-19 09:11:56 +03002629 bnx2x_init_dropless_fc(bp);
2630
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002631 if (bp->link_vars.link_up) {
2632
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002633 if (bp->link_vars.mac_type != MAC_TYPE_EMAC) {
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002634 struct host_port_stats *pstats;
2635
2636 pstats = bnx2x_sp(bp, port_stats);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002637 /* reset old mac stats */
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002638 memset(&(pstats->mac_stx[0]), 0,
2639 sizeof(struct mac_stx));
2640 }
Eilon Greensteinf34d28e2009-10-15 00:18:08 -07002641 if (bp->state == BNX2X_STATE_OPEN)
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002642 bnx2x_stats_handle(bp, STATS_EVENT_LINK_UP);
2643 }
2644
Dmitry Kravkov568e2422013-08-13 02:25:00 +03002645 if (bp->link_vars.link_up && bp->link_vars.line_speed)
2646 bnx2x_set_local_cmng(bp);
Dmitry Kravkov9fdc3e92011-03-06 10:49:15 +00002647
Vladislav Zolotarov2ae17f62011-05-04 23:48:23 +00002648 __bnx2x_link_report(bp);
2649
Dmitry Kravkov9fdc3e92011-03-06 10:49:15 +00002650 if (IS_MF(bp))
2651 bnx2x_link_sync_notify(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002652}
2653
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00002654void bnx2x__link_status_update(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002655{
Vladislav Zolotarov2ae17f62011-05-04 23:48:23 +00002656 if (bp->state != BNX2X_STATE_OPEN)
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002657 return;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002658
Dmitry Kravkov00253a82011-11-13 04:34:25 +00002659 /* read updated dcb configuration */
Ariel Eliorad5afc82013-01-01 05:22:26 +00002660 if (IS_PF(bp)) {
2661 bnx2x_dcbx_pmf_update(bp);
2662 bnx2x_link_status_update(&bp->link_params, &bp->link_vars);
2663 if (bp->link_vars.link_up)
2664 bnx2x_stats_handle(bp, STATS_EVENT_LINK_UP);
2665 else
2666 bnx2x_stats_handle(bp, STATS_EVENT_STOP);
2667 /* indicate link status */
2668 bnx2x_link_report(bp);
Dmitry Kravkov00253a82011-11-13 04:34:25 +00002669
Ariel Eliorad5afc82013-01-01 05:22:26 +00002670 } else { /* VF */
2671 bp->port.supported[0] |= (SUPPORTED_10baseT_Half |
2672 SUPPORTED_10baseT_Full |
2673 SUPPORTED_100baseT_Half |
2674 SUPPORTED_100baseT_Full |
2675 SUPPORTED_1000baseT_Full |
2676 SUPPORTED_2500baseX_Full |
2677 SUPPORTED_10000baseT_Full |
2678 SUPPORTED_TP |
2679 SUPPORTED_FIBRE |
2680 SUPPORTED_Autoneg |
2681 SUPPORTED_Pause |
2682 SUPPORTED_Asym_Pause);
2683 bp->port.advertising[0] = bp->port.supported[0];
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002684
Ariel Eliorad5afc82013-01-01 05:22:26 +00002685 bp->link_params.bp = bp;
2686 bp->link_params.port = BP_PORT(bp);
2687 bp->link_params.req_duplex[0] = DUPLEX_FULL;
2688 bp->link_params.req_flow_ctrl[0] = BNX2X_FLOW_CTRL_NONE;
2689 bp->link_params.req_line_speed[0] = SPEED_10000;
2690 bp->link_params.speed_cap_mask[0] = 0x7f0000;
2691 bp->link_params.switch_cfg = SWITCH_CFG_10G;
2692 bp->link_vars.mac_type = MAC_TYPE_BMAC;
2693 bp->link_vars.line_speed = SPEED_10000;
2694 bp->link_vars.link_status =
2695 (LINK_STATUS_LINK_UP |
2696 LINK_STATUS_SPEED_AND_DUPLEX_10GTFD);
2697 bp->link_vars.link_up = 1;
2698 bp->link_vars.duplex = DUPLEX_FULL;
2699 bp->link_vars.flow_ctrl = BNX2X_FLOW_CTRL_NONE;
2700 __bnx2x_link_report(bp);
Dmitry Kravkov6495d152014-06-26 14:31:04 +03002701
2702 bnx2x_sample_bulletin(bp);
2703
2704 /* if bulletin board did not have an update for link status
2705 * __bnx2x_link_report will report current status
2706 * but it will NOT duplicate report in case of already reported
2707 * during sampling bulletin board.
2708 */
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002709 bnx2x_stats_handle(bp, STATS_EVENT_LINK_UP);
Ariel Eliorad5afc82013-01-01 05:22:26 +00002710 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002711}
2712
Barak Witkowskia3348722012-04-23 03:04:46 +00002713static int bnx2x_afex_func_update(struct bnx2x *bp, u16 vifid,
2714 u16 vlan_val, u8 allowed_prio)
2715{
Yuval Mintz86564c32013-01-23 03:21:50 +00002716 struct bnx2x_func_state_params func_params = {NULL};
Barak Witkowskia3348722012-04-23 03:04:46 +00002717 struct bnx2x_func_afex_update_params *f_update_params =
2718 &func_params.params.afex_update;
2719
2720 func_params.f_obj = &bp->func_obj;
2721 func_params.cmd = BNX2X_F_CMD_AFEX_UPDATE;
2722
2723 /* no need to wait for RAMROD completion, so don't
2724 * set RAMROD_COMP_WAIT flag
2725 */
2726
2727 f_update_params->vif_id = vifid;
2728 f_update_params->afex_default_vlan = vlan_val;
2729 f_update_params->allowed_priorities = allowed_prio;
2730
2731 /* if ramrod can not be sent, response to MCP immediately */
2732 if (bnx2x_func_state_change(bp, &func_params) < 0)
2733 bnx2x_fw_command(bp, DRV_MSG_CODE_AFEX_VIFSET_ACK, 0);
2734
2735 return 0;
2736}
2737
2738static int bnx2x_afex_handle_vif_list_cmd(struct bnx2x *bp, u8 cmd_type,
2739 u16 vif_index, u8 func_bit_map)
2740{
Yuval Mintz86564c32013-01-23 03:21:50 +00002741 struct bnx2x_func_state_params func_params = {NULL};
Barak Witkowskia3348722012-04-23 03:04:46 +00002742 struct bnx2x_func_afex_viflists_params *update_params =
2743 &func_params.params.afex_viflists;
2744 int rc;
2745 u32 drv_msg_code;
2746
2747 /* validate only LIST_SET and LIST_GET are received from switch */
2748 if ((cmd_type != VIF_LIST_RULE_GET) && (cmd_type != VIF_LIST_RULE_SET))
2749 BNX2X_ERR("BUG! afex_handle_vif_list_cmd invalid type 0x%x\n",
2750 cmd_type);
2751
2752 func_params.f_obj = &bp->func_obj;
2753 func_params.cmd = BNX2X_F_CMD_AFEX_VIFLISTS;
2754
2755 /* set parameters according to cmd_type */
2756 update_params->afex_vif_list_command = cmd_type;
Yuval Mintz86564c32013-01-23 03:21:50 +00002757 update_params->vif_list_index = vif_index;
Barak Witkowskia3348722012-04-23 03:04:46 +00002758 update_params->func_bit_map =
2759 (cmd_type == VIF_LIST_RULE_GET) ? 0 : func_bit_map;
2760 update_params->func_to_clear = 0;
2761 drv_msg_code =
2762 (cmd_type == VIF_LIST_RULE_GET) ?
2763 DRV_MSG_CODE_AFEX_LISTGET_ACK :
2764 DRV_MSG_CODE_AFEX_LISTSET_ACK;
2765
2766 /* if ramrod can not be sent, respond to MCP immediately for
2767 * SET and GET requests (other are not triggered from MCP)
2768 */
2769 rc = bnx2x_func_state_change(bp, &func_params);
2770 if (rc < 0)
2771 bnx2x_fw_command(bp, drv_msg_code, 0);
2772
2773 return 0;
2774}
2775
2776static void bnx2x_handle_afex_cmd(struct bnx2x *bp, u32 cmd)
2777{
2778 struct afex_stats afex_stats;
2779 u32 func = BP_ABS_FUNC(bp);
2780 u32 mf_config;
2781 u16 vlan_val;
2782 u32 vlan_prio;
2783 u16 vif_id;
2784 u8 allowed_prio;
2785 u8 vlan_mode;
2786 u32 addr_to_write, vifid, addrs, stats_type, i;
2787
2788 if (cmd & DRV_STATUS_AFEX_LISTGET_REQ) {
2789 vifid = SHMEM2_RD(bp, afex_param1_to_driver[BP_FW_MB_IDX(bp)]);
2790 DP(BNX2X_MSG_MCP,
2791 "afex: got MCP req LISTGET_REQ for vifid 0x%x\n", vifid);
2792 bnx2x_afex_handle_vif_list_cmd(bp, VIF_LIST_RULE_GET, vifid, 0);
2793 }
2794
2795 if (cmd & DRV_STATUS_AFEX_LISTSET_REQ) {
2796 vifid = SHMEM2_RD(bp, afex_param1_to_driver[BP_FW_MB_IDX(bp)]);
2797 addrs = SHMEM2_RD(bp, afex_param2_to_driver[BP_FW_MB_IDX(bp)]);
2798 DP(BNX2X_MSG_MCP,
2799 "afex: got MCP req LISTSET_REQ for vifid 0x%x addrs 0x%x\n",
2800 vifid, addrs);
2801 bnx2x_afex_handle_vif_list_cmd(bp, VIF_LIST_RULE_SET, vifid,
2802 addrs);
2803 }
2804
2805 if (cmd & DRV_STATUS_AFEX_STATSGET_REQ) {
2806 addr_to_write = SHMEM2_RD(bp,
2807 afex_scratchpad_addr_to_write[BP_FW_MB_IDX(bp)]);
2808 stats_type = SHMEM2_RD(bp,
2809 afex_param1_to_driver[BP_FW_MB_IDX(bp)]);
2810
2811 DP(BNX2X_MSG_MCP,
2812 "afex: got MCP req STATSGET_REQ, write to addr 0x%x\n",
2813 addr_to_write);
2814
2815 bnx2x_afex_collect_stats(bp, (void *)&afex_stats, stats_type);
2816
2817 /* write response to scratchpad, for MCP */
2818 for (i = 0; i < (sizeof(struct afex_stats)/sizeof(u32)); i++)
2819 REG_WR(bp, addr_to_write + i*sizeof(u32),
2820 *(((u32 *)(&afex_stats))+i));
2821
2822 /* send ack message to MCP */
2823 bnx2x_fw_command(bp, DRV_MSG_CODE_AFEX_STATSGET_ACK, 0);
2824 }
2825
2826 if (cmd & DRV_STATUS_AFEX_VIFSET_REQ) {
2827 mf_config = MF_CFG_RD(bp, func_mf_config[func].config);
2828 bp->mf_config[BP_VN(bp)] = mf_config;
2829 DP(BNX2X_MSG_MCP,
2830 "afex: got MCP req VIFSET_REQ, mf_config 0x%x\n",
2831 mf_config);
2832
2833 /* if VIF_SET is "enabled" */
2834 if (!(mf_config & FUNC_MF_CFG_FUNC_DISABLED)) {
2835 /* set rate limit directly to internal RAM */
2836 struct cmng_init_input cmng_input;
2837 struct rate_shaping_vars_per_vn m_rs_vn;
2838 size_t size = sizeof(struct rate_shaping_vars_per_vn);
2839 u32 addr = BAR_XSTRORM_INTMEM +
2840 XSTORM_RATE_SHAPING_PER_VN_VARS_OFFSET(BP_FUNC(bp));
2841
2842 bp->mf_config[BP_VN(bp)] = mf_config;
2843
2844 bnx2x_calc_vn_max(bp, BP_VN(bp), &cmng_input);
2845 m_rs_vn.vn_counter.rate =
2846 cmng_input.vnic_max_rate[BP_VN(bp)];
2847 m_rs_vn.vn_counter.quota =
2848 (m_rs_vn.vn_counter.rate *
2849 RS_PERIODIC_TIMEOUT_USEC) / 8;
2850
2851 __storm_memset_struct(bp, addr, size, (u32 *)&m_rs_vn);
2852
2853 /* read relevant values from mf_cfg struct in shmem */
2854 vif_id =
2855 (MF_CFG_RD(bp, func_mf_config[func].e1hov_tag) &
2856 FUNC_MF_CFG_E1HOV_TAG_MASK) >>
2857 FUNC_MF_CFG_E1HOV_TAG_SHIFT;
2858 vlan_val =
2859 (MF_CFG_RD(bp, func_mf_config[func].e1hov_tag) &
2860 FUNC_MF_CFG_AFEX_VLAN_MASK) >>
2861 FUNC_MF_CFG_AFEX_VLAN_SHIFT;
2862 vlan_prio = (mf_config &
2863 FUNC_MF_CFG_TRANSMIT_PRIORITY_MASK) >>
2864 FUNC_MF_CFG_TRANSMIT_PRIORITY_SHIFT;
2865 vlan_val |= (vlan_prio << VLAN_PRIO_SHIFT);
2866 vlan_mode =
2867 (MF_CFG_RD(bp,
2868 func_mf_config[func].afex_config) &
2869 FUNC_MF_CFG_AFEX_VLAN_MODE_MASK) >>
2870 FUNC_MF_CFG_AFEX_VLAN_MODE_SHIFT;
2871 allowed_prio =
2872 (MF_CFG_RD(bp,
2873 func_mf_config[func].afex_config) &
2874 FUNC_MF_CFG_AFEX_COS_FILTER_MASK) >>
2875 FUNC_MF_CFG_AFEX_COS_FILTER_SHIFT;
2876
2877 /* send ramrod to FW, return in case of failure */
2878 if (bnx2x_afex_func_update(bp, vif_id, vlan_val,
2879 allowed_prio))
2880 return;
2881
2882 bp->afex_def_vlan_tag = vlan_val;
2883 bp->afex_vlan_mode = vlan_mode;
2884 } else {
2885 /* notify link down because BP->flags is disabled */
2886 bnx2x_link_report(bp);
2887
2888 /* send INVALID VIF ramrod to FW */
2889 bnx2x_afex_func_update(bp, 0xFFFF, 0, 0);
2890
2891 /* Reset the default afex VLAN */
2892 bp->afex_def_vlan_tag = -1;
2893 }
2894 }
2895}
2896
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002897static void bnx2x_pmf_update(struct bnx2x *bp)
2898{
2899 int port = BP_PORT(bp);
2900 u32 val;
2901
2902 bp->port.pmf = 1;
Merav Sicron51c1a582012-03-18 10:33:38 +00002903 DP(BNX2X_MSG_MCP, "pmf %d\n", bp->port.pmf);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002904
Yaniv Rosner3deb8162011-06-14 01:34:33 +00002905 /*
2906 * We need the mb() to ensure the ordering between the writing to
2907 * bp->port.pmf here and reading it from the bnx2x_periodic_task().
2908 */
2909 smp_mb();
2910
2911 /* queue a periodic task */
2912 queue_delayed_work(bnx2x_wq, &bp->period_task, 0);
2913
Dmitry Kravkovef018542011-06-14 01:33:57 +00002914 bnx2x_dcbx_pmf_update(bp);
2915
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002916 /* enable nig attention */
David S. Miller8decf862011-09-22 03:23:13 -04002917 val = (0xff0f | (1 << (BP_VN(bp) + 4)));
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002918 if (bp->common.int_block == INT_BLOCK_HC) {
2919 REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, val);
2920 REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, val);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002921 } else if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002922 REG_WR(bp, IGU_REG_TRAILING_EDGE_LATCH, val);
2923 REG_WR(bp, IGU_REG_LEADING_EDGE_LATCH, val);
2924 }
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002925
2926 bnx2x_stats_handle(bp, STATS_EVENT_PMF);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002927}
2928
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002929/* end of Link */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002930
2931/* slow path */
2932
2933/*
2934 * General service functions
2935 */
2936
Eilon Greenstein2691d512009-08-12 08:22:08 +00002937/* send the MCP a request, block until there is a reply */
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002938u32 bnx2x_fw_command(struct bnx2x *bp, u32 command, u32 param)
Eilon Greenstein2691d512009-08-12 08:22:08 +00002939{
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002940 int mb_idx = BP_FW_MB_IDX(bp);
Dmitry Kravkova5971d42011-05-25 04:55:51 +00002941 u32 seq;
Eilon Greenstein2691d512009-08-12 08:22:08 +00002942 u32 rc = 0;
2943 u32 cnt = 1;
2944 u8 delay = CHIP_REV_IS_SLOW(bp) ? 100 : 10;
2945
Eilon Greensteinc4ff7cb2009-10-15 00:18:27 -07002946 mutex_lock(&bp->fw_mb_mutex);
Dmitry Kravkova5971d42011-05-25 04:55:51 +00002947 seq = ++bp->fw_seq;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002948 SHMEM_WR(bp, func_mb[mb_idx].drv_mb_param, param);
2949 SHMEM_WR(bp, func_mb[mb_idx].drv_mb_header, (command | seq));
2950
Dmitry Kravkov754a2f52011-06-14 01:34:02 +00002951 DP(BNX2X_MSG_MCP, "wrote command (%x) to FW MB param 0x%08x\n",
2952 (command | seq), param);
Eilon Greenstein2691d512009-08-12 08:22:08 +00002953
2954 do {
2955 /* let the FW do it's magic ... */
2956 msleep(delay);
2957
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002958 rc = SHMEM_RD(bp, func_mb[mb_idx].fw_mb_header);
Eilon Greenstein2691d512009-08-12 08:22:08 +00002959
Eilon Greensteinc4ff7cb2009-10-15 00:18:27 -07002960 /* Give the FW up to 5 second (500*10ms) */
2961 } while ((seq != (rc & FW_MSG_SEQ_NUMBER_MASK)) && (cnt++ < 500));
Eilon Greenstein2691d512009-08-12 08:22:08 +00002962
2963 DP(BNX2X_MSG_MCP, "[after %d ms] read (%x) seq is (%x) from FW MB\n",
2964 cnt*delay, rc, seq);
2965
2966 /* is this a reply to our command? */
2967 if (seq == (rc & FW_MSG_SEQ_NUMBER_MASK))
2968 rc &= FW_MSG_CODE_MASK;
2969 else {
2970 /* FW BUG! */
2971 BNX2X_ERR("FW failed to respond!\n");
2972 bnx2x_fw_dump(bp);
2973 rc = 0;
2974 }
Eilon Greensteinc4ff7cb2009-10-15 00:18:27 -07002975 mutex_unlock(&bp->fw_mb_mutex);
Eilon Greenstein2691d512009-08-12 08:22:08 +00002976
2977 return rc;
2978}
2979
Eric Dumazet1191cb82012-04-27 21:39:21 +00002980static void storm_memset_func_cfg(struct bnx2x *bp,
2981 struct tstorm_eth_function_common_config *tcfg,
2982 u16 abs_fid)
2983{
2984 size_t size = sizeof(struct tstorm_eth_function_common_config);
2985
2986 u32 addr = BAR_TSTRORM_INTMEM +
2987 TSTORM_FUNCTION_COMMON_CONFIG_OFFSET(abs_fid);
2988
2989 __storm_memset_struct(bp, addr, size, (u32 *)tcfg);
2990}
2991
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002992void bnx2x_func_init(struct bnx2x *bp, struct bnx2x_func_init_params *p)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002993{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002994 if (CHIP_IS_E1x(bp)) {
2995 struct tstorm_eth_function_common_config tcfg = {0};
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002996
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002997 storm_memset_func_cfg(bp, &tcfg, p->func_id);
2998 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002999
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003000 /* Enable the function in the FW */
3001 storm_memset_vf_to_pf(bp, p->func_id, p->pf_id);
3002 storm_memset_func_en(bp, p->func_id, 1);
3003
3004 /* spq */
3005 if (p->func_flgs & FUNC_FLG_SPQ) {
3006 storm_memset_spq_addr(bp, p->spq_map, p->func_id);
3007 REG_WR(bp, XSEM_REG_FAST_MEMORY +
3008 XSTORM_SPQ_PROD_OFFSET(p->func_id), p->spq_prod);
3009 }
3010}
3011
Ariel Elior6383c0b2011-07-14 08:31:57 +00003012/**
Yuval Mintz16a5fd92013-06-02 00:06:18 +00003013 * bnx2x_get_common_flags - Return common flags
Ariel Elior6383c0b2011-07-14 08:31:57 +00003014 *
3015 * @bp device handle
3016 * @fp queue handle
3017 * @zero_stats TRUE if statistics zeroing is needed
3018 *
3019 * Return the flags that are common for the Tx-only and not normal connections.
3020 */
Eric Dumazet1191cb82012-04-27 21:39:21 +00003021static unsigned long bnx2x_get_common_flags(struct bnx2x *bp,
3022 struct bnx2x_fastpath *fp,
3023 bool zero_stats)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003024{
3025 unsigned long flags = 0;
3026
3027 /* PF driver will always initialize the Queue to an ACTIVE state */
3028 __set_bit(BNX2X_Q_FLG_ACTIVE, &flags);
3029
Ariel Elior6383c0b2011-07-14 08:31:57 +00003030 /* tx only connections collect statistics (on the same index as the
Dmitry Kravkov91226792013-03-11 05:17:52 +00003031 * parent connection). The statistics are zeroed when the parent
3032 * connection is initialized.
Ariel Elior6383c0b2011-07-14 08:31:57 +00003033 */
Barak Witkowski50f0a562011-12-05 21:52:23 +00003034
3035 __set_bit(BNX2X_Q_FLG_STATS, &flags);
3036 if (zero_stats)
3037 __set_bit(BNX2X_Q_FLG_ZERO_STATS, &flags);
3038
Yuval Mintzc14db202014-01-12 14:37:59 +02003039 if (bp->flags & TX_SWITCHING)
3040 __set_bit(BNX2X_Q_FLG_TX_SWITCH, &flags);
3041
Dmitry Kravkov91226792013-03-11 05:17:52 +00003042 __set_bit(BNX2X_Q_FLG_PCSUM_ON_PKT, &flags);
Dmitry Kravkove287a752013-03-21 15:38:24 +00003043 __set_bit(BNX2X_Q_FLG_TUN_INC_INNER_IP_ID, &flags);
Ariel Elior6383c0b2011-07-14 08:31:57 +00003044
Yuval Mintz823e1d92013-01-14 05:11:47 +00003045#ifdef BNX2X_STOP_ON_ERROR
3046 __set_bit(BNX2X_Q_FLG_TX_SEC, &flags);
3047#endif
3048
Ariel Elior6383c0b2011-07-14 08:31:57 +00003049 return flags;
3050}
3051
Eric Dumazet1191cb82012-04-27 21:39:21 +00003052static unsigned long bnx2x_get_q_flags(struct bnx2x *bp,
3053 struct bnx2x_fastpath *fp,
3054 bool leading)
Ariel Elior6383c0b2011-07-14 08:31:57 +00003055{
3056 unsigned long flags = 0;
3057
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003058 /* calculate other queue flags */
3059 if (IS_MF_SD(bp))
3060 __set_bit(BNX2X_Q_FLG_OV, &flags);
3061
Barak Witkowskia3348722012-04-23 03:04:46 +00003062 if (IS_FCOE_FP(fp)) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003063 __set_bit(BNX2X_Q_FLG_FCOE, &flags);
Barak Witkowskia3348722012-04-23 03:04:46 +00003064 /* For FCoE - force usage of default priority (for afex) */
3065 __set_bit(BNX2X_Q_FLG_FORCE_DEFAULT_PRI, &flags);
3066 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003067
Vladislav Zolotarovf5219d82011-07-19 01:44:11 +00003068 if (!fp->disable_tpa) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003069 __set_bit(BNX2X_Q_FLG_TPA, &flags);
Vladislav Zolotarovf5219d82011-07-19 01:44:11 +00003070 __set_bit(BNX2X_Q_FLG_TPA_IPV6, &flags);
Dmitry Kravkov621b4d62012-02-20 09:59:08 +00003071 if (fp->mode == TPA_MODE_GRO)
3072 __set_bit(BNX2X_Q_FLG_TPA_GRO, &flags);
Vladislav Zolotarovf5219d82011-07-19 01:44:11 +00003073 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003074
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003075 if (leading) {
3076 __set_bit(BNX2X_Q_FLG_LEADING_RSS, &flags);
3077 __set_bit(BNX2X_Q_FLG_MCAST, &flags);
3078 }
3079
3080 /* Always set HW VLAN stripping */
3081 __set_bit(BNX2X_Q_FLG_VLAN, &flags);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003082
Barak Witkowskia3348722012-04-23 03:04:46 +00003083 /* configure silent vlan removal */
3084 if (IS_MF_AFEX(bp))
3085 __set_bit(BNX2X_Q_FLG_SILENT_VLAN_REM, &flags);
3086
Ariel Elior6383c0b2011-07-14 08:31:57 +00003087 return flags | bnx2x_get_common_flags(bp, fp, true);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003088}
3089
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003090static void bnx2x_pf_q_prep_general(struct bnx2x *bp,
Ariel Elior6383c0b2011-07-14 08:31:57 +00003091 struct bnx2x_fastpath *fp, struct bnx2x_general_setup_params *gen_init,
3092 u8 cos)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003093{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003094 gen_init->stat_id = bnx2x_stats_id(fp);
3095 gen_init->spcl_id = fp->cl_id;
3096
3097 /* Always use mini-jumbo MTU for FCoE L2 ring */
3098 if (IS_FCOE_FP(fp))
3099 gen_init->mtu = BNX2X_FCOE_MINI_JUMBO_MTU;
3100 else
3101 gen_init->mtu = bp->dev->mtu;
Ariel Elior6383c0b2011-07-14 08:31:57 +00003102
3103 gen_init->cos = cos;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003104}
3105
3106static void bnx2x_pf_rx_q_prep(struct bnx2x *bp,
3107 struct bnx2x_fastpath *fp, struct rxq_pause_params *pause,
3108 struct bnx2x_rxq_setup_params *rxq_init)
3109{
3110 u8 max_sge = 0;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003111 u16 sge_sz = 0;
3112 u16 tpa_agg_size = 0;
3113
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003114 if (!fp->disable_tpa) {
David S. Miller8decf862011-09-22 03:23:13 -04003115 pause->sge_th_lo = SGE_TH_LO(bp);
3116 pause->sge_th_hi = SGE_TH_HI(bp);
3117
3118 /* validate SGE ring has enough to cross high threshold */
3119 WARN_ON(bp->dropless_fc &&
3120 pause->sge_th_hi + FW_PREFETCH_CNT >
3121 MAX_RX_SGE_CNT * NUM_RX_SGE_PAGES);
3122
Yuval Mintz924d75a2013-01-23 03:21:44 +00003123 tpa_agg_size = TPA_AGG_SIZE;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003124 max_sge = SGE_PAGE_ALIGN(bp->dev->mtu) >>
3125 SGE_PAGE_SHIFT;
3126 max_sge = ((max_sge + PAGES_PER_SGE - 1) &
3127 (~(PAGES_PER_SGE-1))) >> PAGES_PER_SGE_SHIFT;
Yuval Mintz924d75a2013-01-23 03:21:44 +00003128 sge_sz = (u16)min_t(u32, SGE_PAGES, 0xffff);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003129 }
3130
3131 /* pause - not for e1 */
3132 if (!CHIP_IS_E1(bp)) {
David S. Miller8decf862011-09-22 03:23:13 -04003133 pause->bd_th_lo = BD_TH_LO(bp);
3134 pause->bd_th_hi = BD_TH_HI(bp);
3135
3136 pause->rcq_th_lo = RCQ_TH_LO(bp);
3137 pause->rcq_th_hi = RCQ_TH_HI(bp);
3138 /*
3139 * validate that rings have enough entries to cross
3140 * high thresholds
3141 */
3142 WARN_ON(bp->dropless_fc &&
3143 pause->bd_th_hi + FW_PREFETCH_CNT >
3144 bp->rx_ring_size);
3145 WARN_ON(bp->dropless_fc &&
3146 pause->rcq_th_hi + FW_PREFETCH_CNT >
3147 NUM_RCQ_RINGS * MAX_RCQ_DESC_CNT);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003148
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003149 pause->pri_map = 1;
3150 }
3151
3152 /* rxq setup */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003153 rxq_init->dscr_map = fp->rx_desc_mapping;
3154 rxq_init->sge_map = fp->rx_sge_mapping;
3155 rxq_init->rcq_map = fp->rx_comp_mapping;
3156 rxq_init->rcq_np_map = fp->rx_comp_mapping + BCM_PAGE_SIZE;
Vladislav Zolotarova8c94b92011-02-06 11:21:02 -08003157
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003158 /* This should be a maximum number of data bytes that may be
3159 * placed on the BD (not including paddings).
3160 */
Eric Dumazete52fcb22011-11-14 06:05:34 +00003161 rxq_init->buf_sz = fp->rx_buf_size - BNX2X_FW_RX_ALIGN_START -
Yuval Mintz3cdeec22013-06-02 00:06:19 +00003162 BNX2X_FW_RX_ALIGN_END - IP_HEADER_ALIGNMENT_PADDING;
Vladislav Zolotarova8c94b92011-02-06 11:21:02 -08003163
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003164 rxq_init->cl_qzone_id = fp->cl_qzone_id;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003165 rxq_init->tpa_agg_sz = tpa_agg_size;
3166 rxq_init->sge_buf_sz = sge_sz;
3167 rxq_init->max_sges_pkt = max_sge;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003168 rxq_init->rss_engine_id = BP_FUNC(bp);
Yuval Mintz259afa12012-03-12 08:53:10 +00003169 rxq_init->mcast_engine_id = BP_FUNC(bp);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003170
3171 /* Maximum number or simultaneous TPA aggregation for this Queue.
3172 *
Yuval Mintz2de67432013-01-23 03:21:43 +00003173 * For PF Clients it should be the maximum available number.
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003174 * VF driver(s) may want to define it to a smaller value.
3175 */
David S. Miller8decf862011-09-22 03:23:13 -04003176 rxq_init->max_tpa_queues = MAX_AGG_QS(bp);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003177
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003178 rxq_init->cache_line_log = BNX2X_RX_ALIGN_SHIFT;
3179 rxq_init->fw_sb_id = fp->fw_sb_id;
3180
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00003181 if (IS_FCOE_FP(fp))
3182 rxq_init->sb_cq_index = HC_SP_INDEX_ETH_FCOE_RX_CQ_CONS;
3183 else
Ariel Elior6383c0b2011-07-14 08:31:57 +00003184 rxq_init->sb_cq_index = HC_INDEX_ETH_RX_CQ_CONS;
Barak Witkowskia3348722012-04-23 03:04:46 +00003185 /* configure silent vlan removal
3186 * if multi function mode is afex, then mask default vlan
3187 */
3188 if (IS_MF_AFEX(bp)) {
3189 rxq_init->silent_removal_value = bp->afex_def_vlan_tag;
3190 rxq_init->silent_removal_mask = VLAN_VID_MASK;
3191 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003192}
3193
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003194static void bnx2x_pf_tx_q_prep(struct bnx2x *bp,
Ariel Elior6383c0b2011-07-14 08:31:57 +00003195 struct bnx2x_fastpath *fp, struct bnx2x_txq_setup_params *txq_init,
3196 u8 cos)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003197{
Merav Sicron65565882012-06-19 07:48:26 +00003198 txq_init->dscr_map = fp->txdata_ptr[cos]->tx_desc_mapping;
Ariel Elior6383c0b2011-07-14 08:31:57 +00003199 txq_init->sb_cq_index = HC_INDEX_ETH_FIRST_TX_CQ_CONS + cos;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003200 txq_init->traffic_type = LLFC_TRAFFIC_TYPE_NW;
3201 txq_init->fw_sb_id = fp->fw_sb_id;
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00003202
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003203 /*
Yuval Mintz16a5fd92013-06-02 00:06:18 +00003204 * set the tss leading client id for TX classification ==
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003205 * leading RSS client id
3206 */
3207 txq_init->tss_leading_cl_id = bnx2x_fp(bp, 0, cl_id);
3208
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00003209 if (IS_FCOE_FP(fp)) {
3210 txq_init->sb_cq_index = HC_SP_INDEX_ETH_FCOE_TX_CQ_CONS;
3211 txq_init->traffic_type = LLFC_TRAFFIC_TYPE_FCOE;
3212 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003213}
3214
stephen hemminger8d962862010-10-21 07:50:56 +00003215static void bnx2x_pf_init(struct bnx2x *bp)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003216{
3217 struct bnx2x_func_init_params func_init = {0};
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003218 struct event_ring_data eq_data = { {0} };
3219 u16 flags;
3220
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003221 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00003222 /* reset IGU PF statistics: MSIX + ATTN */
3223 /* PF */
3224 REG_WR(bp, IGU_REG_STATISTIC_NUM_MESSAGE_SENT +
3225 BNX2X_IGU_STAS_MSG_VF_CNT*4 +
3226 (CHIP_MODE_IS_4_PORT(bp) ?
3227 BP_FUNC(bp) : BP_VN(bp))*4, 0);
3228 /* ATTN */
3229 REG_WR(bp, IGU_REG_STATISTIC_NUM_MESSAGE_SENT +
3230 BNX2X_IGU_STAS_MSG_VF_CNT*4 +
3231 BNX2X_IGU_STAS_MSG_PF_CNT*4 +
3232 (CHIP_MODE_IS_4_PORT(bp) ?
3233 BP_FUNC(bp) : BP_VN(bp))*4, 0);
3234 }
3235
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003236 /* function setup flags */
3237 flags = (FUNC_FLG_STATS | FUNC_FLG_LEADING | FUNC_FLG_SPQ);
3238
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003239 /* This flag is relevant for E1x only.
3240 * E2 doesn't have a TPA configuration in a function level.
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003241 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003242 flags |= (bp->flags & TPA_ENABLE_FLAG) ? FUNC_FLG_TPA : 0;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003243
3244 func_init.func_flgs = flags;
3245 func_init.pf_id = BP_FUNC(bp);
3246 func_init.func_id = BP_FUNC(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003247 func_init.spq_map = bp->spq_mapping;
3248 func_init.spq_prod = bp->spq_prod_idx;
3249
3250 bnx2x_func_init(bp, &func_init);
3251
3252 memset(&(bp->cmng), 0, sizeof(struct cmng_struct_per_port));
3253
3254 /*
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003255 * Congestion management values depend on the link rate
3256 * There is no active link so initial link rate is set to 10 Gbps.
3257 * When the link comes up The congestion management values are
3258 * re-calculated according to the actual link rate.
3259 */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003260 bp->link_vars.line_speed = SPEED_10000;
3261 bnx2x_cmng_fns_init(bp, true, bnx2x_get_cmng_fns_mode(bp));
3262
3263 /* Only the PMF sets the HW */
3264 if (bp->port.pmf)
3265 storm_memset_cmng(bp, &bp->cmng, BP_PORT(bp));
3266
Yuval Mintz86564c32013-01-23 03:21:50 +00003267 /* init Event Queue - PCI bus guarantees correct endianity*/
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003268 eq_data.base_addr.hi = U64_HI(bp->eq_mapping);
3269 eq_data.base_addr.lo = U64_LO(bp->eq_mapping);
3270 eq_data.producer = bp->eq_prod;
3271 eq_data.index_id = HC_SP_INDEX_EQ_CONS;
3272 eq_data.sb_id = DEF_SB_ID;
3273 storm_memset_eq_data(bp, &eq_data, BP_FUNC(bp));
3274}
3275
Eilon Greenstein2691d512009-08-12 08:22:08 +00003276static void bnx2x_e1h_disable(struct bnx2x *bp)
3277{
3278 int port = BP_PORT(bp);
Eilon Greenstein2691d512009-08-12 08:22:08 +00003279
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003280 bnx2x_tx_disable(bp);
Eilon Greenstein2691d512009-08-12 08:22:08 +00003281
3282 REG_WR(bp, NIG_REG_LLH0_FUNC_EN + port*8, 0);
Eilon Greenstein2691d512009-08-12 08:22:08 +00003283}
3284
3285static void bnx2x_e1h_enable(struct bnx2x *bp)
3286{
3287 int port = BP_PORT(bp);
3288
3289 REG_WR(bp, NIG_REG_LLH0_FUNC_EN + port*8, 1);
3290
Yuval Mintz16a5fd92013-06-02 00:06:18 +00003291 /* Tx queue should be only re-enabled */
Eilon Greenstein2691d512009-08-12 08:22:08 +00003292 netif_tx_wake_all_queues(bp->dev);
3293
Eilon Greenstein061bc702009-10-15 00:18:47 -07003294 /*
3295 * Should not call netif_carrier_on since it will be called if the link
3296 * is up when checking for link state
3297 */
Eilon Greenstein2691d512009-08-12 08:22:08 +00003298}
3299
Barak Witkowski1d187b32011-12-05 22:41:50 +00003300#define DRV_INFO_ETH_STAT_NUM_MACS_REQUIRED 3
3301
3302static void bnx2x_drv_info_ether_stat(struct bnx2x *bp)
3303{
3304 struct eth_stats_info *ether_stat =
3305 &bp->slowpath->drv_info_to_mcp.ether_stat;
Ariel Elior3ec9f9c2013-03-11 05:17:45 +00003306 struct bnx2x_vlan_mac_obj *mac_obj =
3307 &bp->sp_objs->mac_obj;
3308 int i;
Barak Witkowski1d187b32011-12-05 22:41:50 +00003309
Dan Carpenter786fdf02012-10-02 01:47:46 +00003310 strlcpy(ether_stat->version, DRV_MODULE_VERSION,
3311 ETH_STAT_INFO_VERSION_LEN);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003312
Ariel Elior3ec9f9c2013-03-11 05:17:45 +00003313 /* get DRV_INFO_ETH_STAT_NUM_MACS_REQUIRED macs, placing them in the
3314 * mac_local field in ether_stat struct. The base address is offset by 2
3315 * bytes to account for the field being 8 bytes but a mac address is
3316 * only 6 bytes. Likewise, the stride for the get_n_elements function is
3317 * 2 bytes to compensate from the 6 bytes of a mac to the 8 bytes
3318 * allocated by the ether_stat struct, so the macs will land in their
3319 * proper positions.
3320 */
3321 for (i = 0; i < DRV_INFO_ETH_STAT_NUM_MACS_REQUIRED; i++)
3322 memset(ether_stat->mac_local + i, 0,
3323 sizeof(ether_stat->mac_local[0]));
3324 mac_obj->get_n_elements(bp, &bp->sp_objs[0].mac_obj,
3325 DRV_INFO_ETH_STAT_NUM_MACS_REQUIRED,
3326 ether_stat->mac_local + MAC_PAD, MAC_PAD,
3327 ETH_ALEN);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003328 ether_stat->mtu_size = bp->dev->mtu;
Barak Witkowski1d187b32011-12-05 22:41:50 +00003329 if (bp->dev->features & NETIF_F_RXCSUM)
3330 ether_stat->feature_flags |= FEATURE_ETH_CHKSUM_OFFLOAD_MASK;
3331 if (bp->dev->features & NETIF_F_TSO)
3332 ether_stat->feature_flags |= FEATURE_ETH_LSO_MASK;
3333 ether_stat->feature_flags |= bp->common.boot_mode;
3334
3335 ether_stat->promiscuous_mode = (bp->dev->flags & IFF_PROMISC) ? 1 : 0;
3336
3337 ether_stat->txq_size = bp->tx_ring_size;
3338 ether_stat->rxq_size = bp->rx_ring_size;
Yuval Mintz0c757de2013-12-26 09:57:11 +02003339
David S. Millerfcf93a02013-12-26 18:33:10 -05003340#ifdef CONFIG_BNX2X_SRIOV
Yuval Mintz0c757de2013-12-26 09:57:11 +02003341 ether_stat->vf_cnt = IS_SRIOV(bp) ? bp->vfdb->sriov.nr_virtfn : 0;
David S. Millerfcf93a02013-12-26 18:33:10 -05003342#endif
Barak Witkowski1d187b32011-12-05 22:41:50 +00003343}
3344
3345static void bnx2x_drv_info_fcoe_stat(struct bnx2x *bp)
3346{
3347 struct bnx2x_dcbx_app_params *app = &bp->dcbx_port_params.app;
3348 struct fcoe_stats_info *fcoe_stat =
3349 &bp->slowpath->drv_info_to_mcp.fcoe_stat;
3350
Merav Sicron55c11942012-11-07 00:45:48 +00003351 if (!CNIC_LOADED(bp))
3352 return;
3353
Ariel Elior3ec9f9c2013-03-11 05:17:45 +00003354 memcpy(fcoe_stat->mac_local + MAC_PAD, bp->fip_mac, ETH_ALEN);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003355
3356 fcoe_stat->qos_priority =
3357 app->traffic_type_priority[LLFC_TRAFFIC_TYPE_FCOE];
3358
3359 /* insert FCoE stats from ramrod response */
3360 if (!NO_FCOE(bp)) {
3361 struct tstorm_per_queue_stats *fcoe_q_tstorm_stats =
Merav Sicron65565882012-06-19 07:48:26 +00003362 &bp->fw_stats_data->queue_stats[FCOE_IDX(bp)].
Barak Witkowski1d187b32011-12-05 22:41:50 +00003363 tstorm_queue_statistics;
3364
3365 struct xstorm_per_queue_stats *fcoe_q_xstorm_stats =
Merav Sicron65565882012-06-19 07:48:26 +00003366 &bp->fw_stats_data->queue_stats[FCOE_IDX(bp)].
Barak Witkowski1d187b32011-12-05 22:41:50 +00003367 xstorm_queue_statistics;
3368
3369 struct fcoe_statistics_params *fw_fcoe_stat =
3370 &bp->fw_stats_data->fcoe;
3371
Yuval Mintz86564c32013-01-23 03:21:50 +00003372 ADD_64_LE(fcoe_stat->rx_bytes_hi, LE32_0,
3373 fcoe_stat->rx_bytes_lo,
3374 fw_fcoe_stat->rx_stat0.fcoe_rx_byte_cnt);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003375
Yuval Mintz86564c32013-01-23 03:21:50 +00003376 ADD_64_LE(fcoe_stat->rx_bytes_hi,
3377 fcoe_q_tstorm_stats->rcv_ucast_bytes.hi,
3378 fcoe_stat->rx_bytes_lo,
3379 fcoe_q_tstorm_stats->rcv_ucast_bytes.lo);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003380
Yuval Mintz86564c32013-01-23 03:21:50 +00003381 ADD_64_LE(fcoe_stat->rx_bytes_hi,
3382 fcoe_q_tstorm_stats->rcv_bcast_bytes.hi,
3383 fcoe_stat->rx_bytes_lo,
3384 fcoe_q_tstorm_stats->rcv_bcast_bytes.lo);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003385
Yuval Mintz86564c32013-01-23 03:21:50 +00003386 ADD_64_LE(fcoe_stat->rx_bytes_hi,
3387 fcoe_q_tstorm_stats->rcv_mcast_bytes.hi,
3388 fcoe_stat->rx_bytes_lo,
3389 fcoe_q_tstorm_stats->rcv_mcast_bytes.lo);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003390
Yuval Mintz86564c32013-01-23 03:21:50 +00003391 ADD_64_LE(fcoe_stat->rx_frames_hi, LE32_0,
3392 fcoe_stat->rx_frames_lo,
3393 fw_fcoe_stat->rx_stat0.fcoe_rx_pkt_cnt);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003394
Yuval Mintz86564c32013-01-23 03:21:50 +00003395 ADD_64_LE(fcoe_stat->rx_frames_hi, LE32_0,
3396 fcoe_stat->rx_frames_lo,
3397 fcoe_q_tstorm_stats->rcv_ucast_pkts);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003398
Yuval Mintz86564c32013-01-23 03:21:50 +00003399 ADD_64_LE(fcoe_stat->rx_frames_hi, LE32_0,
3400 fcoe_stat->rx_frames_lo,
3401 fcoe_q_tstorm_stats->rcv_bcast_pkts);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003402
Yuval Mintz86564c32013-01-23 03:21:50 +00003403 ADD_64_LE(fcoe_stat->rx_frames_hi, LE32_0,
3404 fcoe_stat->rx_frames_lo,
3405 fcoe_q_tstorm_stats->rcv_mcast_pkts);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003406
Yuval Mintz86564c32013-01-23 03:21:50 +00003407 ADD_64_LE(fcoe_stat->tx_bytes_hi, LE32_0,
3408 fcoe_stat->tx_bytes_lo,
3409 fw_fcoe_stat->tx_stat.fcoe_tx_byte_cnt);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003410
Yuval Mintz86564c32013-01-23 03:21:50 +00003411 ADD_64_LE(fcoe_stat->tx_bytes_hi,
3412 fcoe_q_xstorm_stats->ucast_bytes_sent.hi,
3413 fcoe_stat->tx_bytes_lo,
3414 fcoe_q_xstorm_stats->ucast_bytes_sent.lo);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003415
Yuval Mintz86564c32013-01-23 03:21:50 +00003416 ADD_64_LE(fcoe_stat->tx_bytes_hi,
3417 fcoe_q_xstorm_stats->bcast_bytes_sent.hi,
3418 fcoe_stat->tx_bytes_lo,
3419 fcoe_q_xstorm_stats->bcast_bytes_sent.lo);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003420
Yuval Mintz86564c32013-01-23 03:21:50 +00003421 ADD_64_LE(fcoe_stat->tx_bytes_hi,
3422 fcoe_q_xstorm_stats->mcast_bytes_sent.hi,
3423 fcoe_stat->tx_bytes_lo,
3424 fcoe_q_xstorm_stats->mcast_bytes_sent.lo);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003425
Yuval Mintz86564c32013-01-23 03:21:50 +00003426 ADD_64_LE(fcoe_stat->tx_frames_hi, LE32_0,
3427 fcoe_stat->tx_frames_lo,
3428 fw_fcoe_stat->tx_stat.fcoe_tx_pkt_cnt);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003429
Yuval Mintz86564c32013-01-23 03:21:50 +00003430 ADD_64_LE(fcoe_stat->tx_frames_hi, LE32_0,
3431 fcoe_stat->tx_frames_lo,
3432 fcoe_q_xstorm_stats->ucast_pkts_sent);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003433
Yuval Mintz86564c32013-01-23 03:21:50 +00003434 ADD_64_LE(fcoe_stat->tx_frames_hi, LE32_0,
3435 fcoe_stat->tx_frames_lo,
3436 fcoe_q_xstorm_stats->bcast_pkts_sent);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003437
Yuval Mintz86564c32013-01-23 03:21:50 +00003438 ADD_64_LE(fcoe_stat->tx_frames_hi, LE32_0,
3439 fcoe_stat->tx_frames_lo,
3440 fcoe_q_xstorm_stats->mcast_pkts_sent);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003441 }
3442
Barak Witkowski1d187b32011-12-05 22:41:50 +00003443 /* ask L5 driver to add data to the struct */
3444 bnx2x_cnic_notify(bp, CNIC_CTL_FCOE_STATS_GET_CMD);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003445}
3446
3447static void bnx2x_drv_info_iscsi_stat(struct bnx2x *bp)
3448{
3449 struct bnx2x_dcbx_app_params *app = &bp->dcbx_port_params.app;
3450 struct iscsi_stats_info *iscsi_stat =
3451 &bp->slowpath->drv_info_to_mcp.iscsi_stat;
3452
Merav Sicron55c11942012-11-07 00:45:48 +00003453 if (!CNIC_LOADED(bp))
3454 return;
3455
Ariel Elior3ec9f9c2013-03-11 05:17:45 +00003456 memcpy(iscsi_stat->mac_local + MAC_PAD, bp->cnic_eth_dev.iscsi_mac,
3457 ETH_ALEN);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003458
3459 iscsi_stat->qos_priority =
3460 app->traffic_type_priority[LLFC_TRAFFIC_TYPE_ISCSI];
3461
Barak Witkowski1d187b32011-12-05 22:41:50 +00003462 /* ask L5 driver to add data to the struct */
3463 bnx2x_cnic_notify(bp, CNIC_CTL_ISCSI_STATS_GET_CMD);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003464}
3465
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08003466/* called due to MCP event (on pmf):
3467 * reread new bandwidth configuration
3468 * configure FW
3469 * notify others function about the change
3470 */
Eric Dumazet1191cb82012-04-27 21:39:21 +00003471static void bnx2x_config_mf_bw(struct bnx2x *bp)
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08003472{
3473 if (bp->link_vars.link_up) {
3474 bnx2x_cmng_fns_init(bp, true, CMNG_FNS_MINMAX);
3475 bnx2x_link_sync_notify(bp);
3476 }
3477 storm_memset_cmng(bp, &bp->cmng, BP_PORT(bp));
3478}
3479
Eric Dumazet1191cb82012-04-27 21:39:21 +00003480static void bnx2x_set_mf_bw(struct bnx2x *bp)
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08003481{
3482 bnx2x_config_mf_bw(bp);
3483 bnx2x_fw_command(bp, DRV_MSG_CODE_SET_MF_BW_ACK, 0);
3484}
3485
Yuval Mintzc8c60d82012-06-06 17:13:07 +00003486static void bnx2x_handle_eee_event(struct bnx2x *bp)
3487{
3488 DP(BNX2X_MSG_MCP, "EEE - LLDP event\n");
3489 bnx2x_fw_command(bp, DRV_MSG_CODE_EEE_RESULTS_ACK, 0);
3490}
3491
Yuval Mintz42f82772014-03-23 18:12:23 +02003492#define BNX2X_UPDATE_DRV_INFO_IND_LENGTH (20)
3493#define BNX2X_UPDATE_DRV_INFO_IND_COUNT (25)
3494
Barak Witkowski1d187b32011-12-05 22:41:50 +00003495static void bnx2x_handle_drv_info_req(struct bnx2x *bp)
3496{
3497 enum drv_info_opcode op_code;
3498 u32 drv_info_ctl = SHMEM2_RD(bp, drv_info_control);
Yuval Mintz42f82772014-03-23 18:12:23 +02003499 bool release = false;
3500 int wait;
Barak Witkowski1d187b32011-12-05 22:41:50 +00003501
3502 /* if drv_info version supported by MFW doesn't match - send NACK */
3503 if ((drv_info_ctl & DRV_INFO_CONTROL_VER_MASK) != DRV_INFO_CUR_VER) {
3504 bnx2x_fw_command(bp, DRV_MSG_CODE_DRV_INFO_NACK, 0);
3505 return;
3506 }
3507
3508 op_code = (drv_info_ctl & DRV_INFO_CONTROL_OP_CODE_MASK) >>
3509 DRV_INFO_CONTROL_OP_CODE_SHIFT;
3510
Yuval Mintz42f82772014-03-23 18:12:23 +02003511 /* Must prevent other flows from accessing drv_info_to_mcp */
3512 mutex_lock(&bp->drv_info_mutex);
3513
Barak Witkowski1d187b32011-12-05 22:41:50 +00003514 memset(&bp->slowpath->drv_info_to_mcp, 0,
3515 sizeof(union drv_info_to_mcp));
3516
3517 switch (op_code) {
3518 case ETH_STATS_OPCODE:
3519 bnx2x_drv_info_ether_stat(bp);
3520 break;
3521 case FCOE_STATS_OPCODE:
3522 bnx2x_drv_info_fcoe_stat(bp);
3523 break;
3524 case ISCSI_STATS_OPCODE:
3525 bnx2x_drv_info_iscsi_stat(bp);
3526 break;
3527 default:
3528 /* if op code isn't supported - send NACK */
3529 bnx2x_fw_command(bp, DRV_MSG_CODE_DRV_INFO_NACK, 0);
Yuval Mintz42f82772014-03-23 18:12:23 +02003530 goto out;
Barak Witkowski1d187b32011-12-05 22:41:50 +00003531 }
3532
3533 /* if we got drv_info attn from MFW then these fields are defined in
3534 * shmem2 for sure
3535 */
3536 SHMEM2_WR(bp, drv_info_host_addr_lo,
3537 U64_LO(bnx2x_sp_mapping(bp, drv_info_to_mcp)));
3538 SHMEM2_WR(bp, drv_info_host_addr_hi,
3539 U64_HI(bnx2x_sp_mapping(bp, drv_info_to_mcp)));
3540
3541 bnx2x_fw_command(bp, DRV_MSG_CODE_DRV_INFO_ACK, 0);
Yuval Mintz42f82772014-03-23 18:12:23 +02003542
3543 /* Since possible management wants both this and get_driver_version
3544 * need to wait until management notifies us it finished utilizing
3545 * the buffer.
3546 */
3547 if (!SHMEM2_HAS(bp, mfw_drv_indication)) {
3548 DP(BNX2X_MSG_MCP, "Management does not support indication\n");
3549 } else if (!bp->drv_info_mng_owner) {
3550 u32 bit = MFW_DRV_IND_READ_DONE_OFFSET((BP_ABS_FUNC(bp) >> 1));
3551
3552 for (wait = 0; wait < BNX2X_UPDATE_DRV_INFO_IND_COUNT; wait++) {
3553 u32 indication = SHMEM2_RD(bp, mfw_drv_indication);
3554
3555 /* Management is done; need to clear indication */
3556 if (indication & bit) {
3557 SHMEM2_WR(bp, mfw_drv_indication,
3558 indication & ~bit);
3559 release = true;
3560 break;
3561 }
3562
3563 msleep(BNX2X_UPDATE_DRV_INFO_IND_LENGTH);
3564 }
3565 }
3566 if (!release) {
3567 DP(BNX2X_MSG_MCP, "Management did not release indication\n");
3568 bp->drv_info_mng_owner = true;
3569 }
3570
3571out:
3572 mutex_unlock(&bp->drv_info_mutex);
3573}
3574
3575static u32 bnx2x_update_mng_version_utility(u8 *version, bool bnx2x_format)
3576{
3577 u8 vals[4];
3578 int i = 0;
3579
3580 if (bnx2x_format) {
3581 i = sscanf(version, "1.%c%hhd.%hhd.%hhd",
3582 &vals[0], &vals[1], &vals[2], &vals[3]);
3583 if (i > 0)
3584 vals[0] -= '0';
3585 } else {
3586 i = sscanf(version, "%hhd.%hhd.%hhd.%hhd",
3587 &vals[0], &vals[1], &vals[2], &vals[3]);
3588 }
3589
3590 while (i < 4)
3591 vals[i++] = 0;
3592
3593 return (vals[0] << 24) | (vals[1] << 16) | (vals[2] << 8) | vals[3];
3594}
3595
3596void bnx2x_update_mng_version(struct bnx2x *bp)
3597{
3598 u32 iscsiver = DRV_VER_NOT_LOADED;
3599 u32 fcoever = DRV_VER_NOT_LOADED;
3600 u32 ethver = DRV_VER_NOT_LOADED;
3601 int idx = BP_FW_MB_IDX(bp);
3602 u8 *version;
3603
3604 if (!SHMEM2_HAS(bp, func_os_drv_ver))
3605 return;
3606
3607 mutex_lock(&bp->drv_info_mutex);
3608 /* Must not proceed when `bnx2x_handle_drv_info_req' is feasible */
3609 if (bp->drv_info_mng_owner)
3610 goto out;
3611
3612 if (bp->state != BNX2X_STATE_OPEN)
3613 goto out;
3614
3615 /* Parse ethernet driver version */
3616 ethver = bnx2x_update_mng_version_utility(DRV_MODULE_VERSION, true);
3617 if (!CNIC_LOADED(bp))
3618 goto out;
3619
3620 /* Try getting storage driver version via cnic */
3621 memset(&bp->slowpath->drv_info_to_mcp, 0,
3622 sizeof(union drv_info_to_mcp));
3623 bnx2x_drv_info_iscsi_stat(bp);
3624 version = bp->slowpath->drv_info_to_mcp.iscsi_stat.version;
3625 iscsiver = bnx2x_update_mng_version_utility(version, false);
3626
3627 memset(&bp->slowpath->drv_info_to_mcp, 0,
3628 sizeof(union drv_info_to_mcp));
3629 bnx2x_drv_info_fcoe_stat(bp);
3630 version = bp->slowpath->drv_info_to_mcp.fcoe_stat.version;
3631 fcoever = bnx2x_update_mng_version_utility(version, false);
3632
3633out:
3634 SHMEM2_WR(bp, func_os_drv_ver[idx].versions[DRV_PERS_ETHERNET], ethver);
3635 SHMEM2_WR(bp, func_os_drv_ver[idx].versions[DRV_PERS_ISCSI], iscsiver);
3636 SHMEM2_WR(bp, func_os_drv_ver[idx].versions[DRV_PERS_FCOE], fcoever);
3637
3638 mutex_unlock(&bp->drv_info_mutex);
3639
3640 DP(BNX2X_MSG_MCP, "Setting driver version: ETH [%08x] iSCSI [%08x] FCoE [%08x]\n",
3641 ethver, iscsiver, fcoever);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003642}
3643
Eilon Greenstein2691d512009-08-12 08:22:08 +00003644static void bnx2x_dcc_event(struct bnx2x *bp, u32 dcc_event)
3645{
Eilon Greenstein2691d512009-08-12 08:22:08 +00003646 DP(BNX2X_MSG_MCP, "dcc_event 0x%x\n", dcc_event);
Eilon Greenstein2691d512009-08-12 08:22:08 +00003647
3648 if (dcc_event & DRV_STATUS_DCC_DISABLE_ENABLE_PF) {
3649
Eilon Greensteinf34d28e2009-10-15 00:18:08 -07003650 /*
3651 * This is the only place besides the function initialization
3652 * where the bp->flags can change so it is done without any
3653 * locks
3654 */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00003655 if (bp->mf_config[BP_VN(bp)] & FUNC_MF_CFG_FUNC_DISABLED) {
Merav Sicron51c1a582012-03-18 10:33:38 +00003656 DP(BNX2X_MSG_MCP, "mf_cfg function disabled\n");
Eilon Greensteinf34d28e2009-10-15 00:18:08 -07003657 bp->flags |= MF_FUNC_DIS;
Eilon Greenstein2691d512009-08-12 08:22:08 +00003658
3659 bnx2x_e1h_disable(bp);
3660 } else {
Merav Sicron51c1a582012-03-18 10:33:38 +00003661 DP(BNX2X_MSG_MCP, "mf_cfg function enabled\n");
Eilon Greensteinf34d28e2009-10-15 00:18:08 -07003662 bp->flags &= ~MF_FUNC_DIS;
Eilon Greenstein2691d512009-08-12 08:22:08 +00003663
3664 bnx2x_e1h_enable(bp);
3665 }
3666 dcc_event &= ~DRV_STATUS_DCC_DISABLE_ENABLE_PF;
3667 }
3668 if (dcc_event & DRV_STATUS_DCC_BANDWIDTH_ALLOCATION) {
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08003669 bnx2x_config_mf_bw(bp);
Eilon Greenstein2691d512009-08-12 08:22:08 +00003670 dcc_event &= ~DRV_STATUS_DCC_BANDWIDTH_ALLOCATION;
3671 }
3672
3673 /* Report results to MCP */
3674 if (dcc_event)
Yaniv Rosnera22f0782010-09-07 11:41:20 +00003675 bnx2x_fw_command(bp, DRV_MSG_CODE_DCC_FAILURE, 0);
Eilon Greenstein2691d512009-08-12 08:22:08 +00003676 else
Yaniv Rosnera22f0782010-09-07 11:41:20 +00003677 bnx2x_fw_command(bp, DRV_MSG_CODE_DCC_OK, 0);
Eilon Greenstein2691d512009-08-12 08:22:08 +00003678}
3679
Michael Chan289129022009-10-10 13:46:53 +00003680/* must be called under the spq lock */
Eric Dumazet1191cb82012-04-27 21:39:21 +00003681static struct eth_spe *bnx2x_sp_get_next(struct bnx2x *bp)
Michael Chan289129022009-10-10 13:46:53 +00003682{
3683 struct eth_spe *next_spe = bp->spq_prod_bd;
3684
3685 if (bp->spq_prod_bd == bp->spq_last_bd) {
3686 bp->spq_prod_bd = bp->spq;
3687 bp->spq_prod_idx = 0;
Merav Sicron51c1a582012-03-18 10:33:38 +00003688 DP(BNX2X_MSG_SP, "end of spq\n");
Michael Chan289129022009-10-10 13:46:53 +00003689 } else {
3690 bp->spq_prod_bd++;
3691 bp->spq_prod_idx++;
3692 }
3693 return next_spe;
3694}
3695
3696/* must be called under the spq lock */
Eric Dumazet1191cb82012-04-27 21:39:21 +00003697static void bnx2x_sp_prod_update(struct bnx2x *bp)
Michael Chan289129022009-10-10 13:46:53 +00003698{
3699 int func = BP_FUNC(bp);
3700
Vladislav Zolotarov53e51e22011-07-19 01:45:02 +00003701 /*
3702 * Make sure that BD data is updated before writing the producer:
3703 * BD data is written to the memory, the producer is read from the
3704 * memory, thus we need a full memory barrier to ensure the ordering.
3705 */
3706 mb();
Michael Chan289129022009-10-10 13:46:53 +00003707
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003708 REG_WR16(bp, BAR_XSTRORM_INTMEM + XSTORM_SPQ_PROD_OFFSET(func),
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00003709 bp->spq_prod_idx);
Michael Chan289129022009-10-10 13:46:53 +00003710 mmiowb();
3711}
3712
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003713/**
3714 * bnx2x_is_contextless_ramrod - check if the current command ends on EQ
3715 *
3716 * @cmd: command to check
3717 * @cmd_type: command type
3718 */
Eric Dumazet1191cb82012-04-27 21:39:21 +00003719static bool bnx2x_is_contextless_ramrod(int cmd, int cmd_type)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003720{
3721 if ((cmd_type == NONE_CONNECTION_TYPE) ||
Ariel Elior6383c0b2011-07-14 08:31:57 +00003722 (cmd == RAMROD_CMD_ID_ETH_FORWARD_SETUP) ||
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003723 (cmd == RAMROD_CMD_ID_ETH_CLASSIFICATION_RULES) ||
3724 (cmd == RAMROD_CMD_ID_ETH_FILTER_RULES) ||
3725 (cmd == RAMROD_CMD_ID_ETH_MULTICAST_RULES) ||
3726 (cmd == RAMROD_CMD_ID_ETH_SET_MAC) ||
3727 (cmd == RAMROD_CMD_ID_ETH_RSS_UPDATE))
3728 return true;
3729 else
3730 return false;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003731}
3732
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003733/**
3734 * bnx2x_sp_post - place a single command on an SP ring
3735 *
3736 * @bp: driver handle
3737 * @command: command to place (e.g. SETUP, FILTER_RULES, etc.)
3738 * @cid: SW CID the command is related to
3739 * @data_hi: command private data address (high 32 bits)
3740 * @data_lo: command private data address (low 32 bits)
3741 * @cmd_type: command type (e.g. NONE, ETH)
3742 *
3743 * SP data is handled as if it's always an address pair, thus data fields are
3744 * not swapped to little endian in upper functions. Instead this function swaps
3745 * data as if it's two u32 fields.
3746 */
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00003747int bnx2x_sp_post(struct bnx2x *bp, int command, int cid,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003748 u32 data_hi, u32 data_lo, int cmd_type)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003749{
Michael Chan289129022009-10-10 13:46:53 +00003750 struct eth_spe *spe;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003751 u16 type;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003752 bool common = bnx2x_is_contextless_ramrod(command, cmd_type);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003753
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003754#ifdef BNX2X_STOP_ON_ERROR
Merav Sicron51c1a582012-03-18 10:33:38 +00003755 if (unlikely(bp->panic)) {
3756 BNX2X_ERR("Can't post SP when there is panic\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003757 return -EIO;
Merav Sicron51c1a582012-03-18 10:33:38 +00003758 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003759#endif
3760
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003761 spin_lock_bh(&bp->spq_lock);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003762
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08003763 if (common) {
3764 if (!atomic_read(&bp->eq_spq_left)) {
3765 BNX2X_ERR("BUG! EQ ring full!\n");
3766 spin_unlock_bh(&bp->spq_lock);
3767 bnx2x_panic();
3768 return -EBUSY;
3769 }
3770 } else if (!atomic_read(&bp->cq_spq_left)) {
3771 BNX2X_ERR("BUG! SPQ ring full!\n");
3772 spin_unlock_bh(&bp->spq_lock);
3773 bnx2x_panic();
3774 return -EBUSY;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003775 }
Eliezer Tamirf1410642008-02-28 11:51:50 -08003776
Michael Chan289129022009-10-10 13:46:53 +00003777 spe = bnx2x_sp_get_next(bp);
3778
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003779 /* CID needs port number to be encoded int it */
Michael Chan289129022009-10-10 13:46:53 +00003780 spe->hdr.conn_and_cmd_data =
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00003781 cpu_to_le32((command << SPE_HDR_CMD_ID_SHIFT) |
3782 HW_CID(bp, cid));
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003783
Michal Kalderon14a94eb2014-02-12 18:19:53 +02003784 /* In some cases, type may already contain the func-id
3785 * mainly in SRIOV related use cases, so we add it here only
3786 * if it's not already set.
3787 */
3788 if (!(cmd_type & SPE_HDR_FUNCTION_ID)) {
3789 type = (cmd_type << SPE_HDR_CONN_TYPE_SHIFT) &
3790 SPE_HDR_CONN_TYPE;
3791 type |= ((BP_FUNC(bp) << SPE_HDR_FUNCTION_ID_SHIFT) &
3792 SPE_HDR_FUNCTION_ID);
3793 } else {
3794 type = cmd_type;
3795 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003796
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003797 spe->hdr.type = cpu_to_le16(type);
3798
3799 spe->data.update_data_addr.hi = cpu_to_le32(data_hi);
3800 spe->data.update_data_addr.lo = cpu_to_le32(data_lo);
3801
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00003802 /*
3803 * It's ok if the actual decrement is issued towards the memory
3804 * somewhere between the spin_lock and spin_unlock. Thus no
Yuval Mintz16a5fd92013-06-02 00:06:18 +00003805 * more explicit memory barrier is needed.
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00003806 */
3807 if (common)
3808 atomic_dec(&bp->eq_spq_left);
3809 else
3810 atomic_dec(&bp->cq_spq_left);
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08003811
Merav Sicron51c1a582012-03-18 10:33:38 +00003812 DP(BNX2X_MSG_SP,
3813 "SPQE[%x] (%x:%x) (cmd, common?) (%d,%d) hw_cid %x data (%x:%x) type(0x%x) left (CQ, EQ) (%x,%x)\n",
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00003814 bp->spq_prod_idx, (u32)U64_HI(bp->spq_mapping),
3815 (u32)(U64_LO(bp->spq_mapping) +
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00003816 (void *)bp->spq_prod_bd - (void *)bp->spq), command, common,
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08003817 HW_CID(bp, cid), data_hi, data_lo, type,
3818 atomic_read(&bp->cq_spq_left), atomic_read(&bp->eq_spq_left));
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00003819
Michael Chan289129022009-10-10 13:46:53 +00003820 bnx2x_sp_prod_update(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003821 spin_unlock_bh(&bp->spq_lock);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003822 return 0;
3823}
3824
3825/* acquire split MCP access lock register */
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07003826static int bnx2x_acquire_alr(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003827{
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003828 u32 j, val;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003829 int rc = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003830
3831 might_sleep();
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003832 for (j = 0; j < 1000; j++) {
Yuval Mintz3cdeec22013-06-02 00:06:19 +00003833 REG_WR(bp, MCP_REG_MCPR_ACCESS_LOCK, MCPR_ACCESS_LOCK_LOCK);
3834 val = REG_RD(bp, MCP_REG_MCPR_ACCESS_LOCK);
3835 if (val & MCPR_ACCESS_LOCK_LOCK)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003836 break;
3837
Yuval Mintz639d65b2013-06-02 00:06:21 +00003838 usleep_range(5000, 10000);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003839 }
Yuval Mintz3cdeec22013-06-02 00:06:19 +00003840 if (!(val & MCPR_ACCESS_LOCK_LOCK)) {
Eilon Greenstein19680c42008-08-13 15:47:33 -07003841 BNX2X_ERR("Cannot acquire MCP access lock register\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003842 rc = -EBUSY;
3843 }
3844
3845 return rc;
3846}
3847
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07003848/* release split MCP access lock register */
3849static void bnx2x_release_alr(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003850{
Yuval Mintz3cdeec22013-06-02 00:06:19 +00003851 REG_WR(bp, MCP_REG_MCPR_ACCESS_LOCK, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003852}
3853
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003854#define BNX2X_DEF_SB_ATT_IDX 0x0001
3855#define BNX2X_DEF_SB_IDX 0x0002
3856
Eric Dumazet1191cb82012-04-27 21:39:21 +00003857static u16 bnx2x_update_dsb_idx(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003858{
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003859 struct host_sp_status_block *def_sb = bp->def_status_blk;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003860 u16 rc = 0;
3861
3862 barrier(); /* status block is written to by the chip */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003863 if (bp->def_att_idx != def_sb->atten_status_block.attn_bits_index) {
3864 bp->def_att_idx = def_sb->atten_status_block.attn_bits_index;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003865 rc |= BNX2X_DEF_SB_ATT_IDX;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003866 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003867
3868 if (bp->def_idx != def_sb->sp_sb.running_index) {
3869 bp->def_idx = def_sb->sp_sb.running_index;
3870 rc |= BNX2X_DEF_SB_IDX;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003871 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003872
Yuval Mintz16a5fd92013-06-02 00:06:18 +00003873 /* Do not reorder: indices reading should complete before handling */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003874 barrier();
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003875 return rc;
3876}
3877
3878/*
3879 * slow path service functions
3880 */
3881
3882static void bnx2x_attn_int_asserted(struct bnx2x *bp, u32 asserted)
3883{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003884 int port = BP_PORT(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003885 u32 aeu_addr = port ? MISC_REG_AEU_MASK_ATTN_FUNC_1 :
3886 MISC_REG_AEU_MASK_ATTN_FUNC_0;
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003887 u32 nig_int_mask_addr = port ? NIG_REG_MASK_INTERRUPT_PORT1 :
3888 NIG_REG_MASK_INTERRUPT_PORT0;
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07003889 u32 aeu_mask;
Eilon Greenstein87942b42009-02-12 08:36:49 +00003890 u32 nig_mask = 0;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00003891 u32 reg_addr;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003892
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003893 if (bp->attn_state & asserted)
3894 BNX2X_ERR("IGU ERROR\n");
3895
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07003896 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_PORT0_ATT_MASK + port);
3897 aeu_mask = REG_RD(bp, aeu_addr);
3898
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003899 DP(NETIF_MSG_HW, "aeu_mask %x newly asserted %x\n",
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07003900 aeu_mask, asserted);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003901 aeu_mask &= ~(asserted & 0x3ff);
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07003902 DP(NETIF_MSG_HW, "new mask %x\n", aeu_mask);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003903
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07003904 REG_WR(bp, aeu_addr, aeu_mask);
3905 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_PORT0_ATT_MASK + port);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003906
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07003907 DP(NETIF_MSG_HW, "attn_state %x\n", bp->attn_state);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003908 bp->attn_state |= asserted;
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07003909 DP(NETIF_MSG_HW, "new state %x\n", bp->attn_state);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003910
3911 if (asserted & ATTN_HARD_WIRED_MASK) {
3912 if (asserted & ATTN_NIG_FOR_FUNC) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003913
Eilon Greensteina5e9a7c2009-01-14 21:26:01 -08003914 bnx2x_acquire_phy_lock(bp);
3915
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003916 /* save nig interrupt mask */
Eilon Greenstein87942b42009-02-12 08:36:49 +00003917 nig_mask = REG_RD(bp, nig_int_mask_addr);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003918
Yaniv Rosner361c3912011-06-14 01:33:19 +00003919 /* If nig_mask is not set, no need to call the update
3920 * function.
3921 */
3922 if (nig_mask) {
3923 REG_WR(bp, nig_int_mask_addr, 0);
3924
3925 bnx2x_link_attn(bp);
3926 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003927
3928 /* handle unicore attn? */
3929 }
3930 if (asserted & ATTN_SW_TIMER_4_FUNC)
3931 DP(NETIF_MSG_HW, "ATTN_SW_TIMER_4_FUNC!\n");
3932
3933 if (asserted & GPIO_2_FUNC)
3934 DP(NETIF_MSG_HW, "GPIO_2_FUNC!\n");
3935
3936 if (asserted & GPIO_3_FUNC)
3937 DP(NETIF_MSG_HW, "GPIO_3_FUNC!\n");
3938
3939 if (asserted & GPIO_4_FUNC)
3940 DP(NETIF_MSG_HW, "GPIO_4_FUNC!\n");
3941
3942 if (port == 0) {
3943 if (asserted & ATTN_GENERAL_ATTN_1) {
3944 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_1!\n");
3945 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_1, 0x0);
3946 }
3947 if (asserted & ATTN_GENERAL_ATTN_2) {
3948 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_2!\n");
3949 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_2, 0x0);
3950 }
3951 if (asserted & ATTN_GENERAL_ATTN_3) {
3952 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_3!\n");
3953 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_3, 0x0);
3954 }
3955 } else {
3956 if (asserted & ATTN_GENERAL_ATTN_4) {
3957 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_4!\n");
3958 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_4, 0x0);
3959 }
3960 if (asserted & ATTN_GENERAL_ATTN_5) {
3961 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_5!\n");
3962 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_5, 0x0);
3963 }
3964 if (asserted & ATTN_GENERAL_ATTN_6) {
3965 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_6!\n");
3966 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_6, 0x0);
3967 }
3968 }
3969
3970 } /* if hardwired */
3971
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00003972 if (bp->common.int_block == INT_BLOCK_HC)
3973 reg_addr = (HC_REG_COMMAND_REG + port*32 +
3974 COMMAND_REG_ATTN_BITS_SET);
3975 else
3976 reg_addr = (BAR_IGU_INTMEM + IGU_CMD_ATTN_BIT_SET_UPPER*8);
3977
3978 DP(NETIF_MSG_HW, "about to mask 0x%08x at %s addr 0x%x\n", asserted,
3979 (bp->common.int_block == INT_BLOCK_HC) ? "HC" : "IGU", reg_addr);
3980 REG_WR(bp, reg_addr, asserted);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003981
3982 /* now set back the mask */
Eilon Greensteina5e9a7c2009-01-14 21:26:01 -08003983 if (asserted & ATTN_NIG_FOR_FUNC) {
Yaniv Rosner27c11512012-12-02 04:05:54 +00003984 /* Verify that IGU ack through BAR was written before restoring
3985 * NIG mask. This loop should exit after 2-3 iterations max.
3986 */
3987 if (bp->common.int_block != INT_BLOCK_HC) {
3988 u32 cnt = 0, igu_acked;
3989 do {
3990 igu_acked = REG_RD(bp,
3991 IGU_REG_ATTENTION_ACK_BITS);
3992 } while (((igu_acked & ATTN_NIG_FOR_FUNC) == 0) &&
3993 (++cnt < MAX_IGU_ATTN_ACK_TO));
3994 if (!igu_acked)
3995 DP(NETIF_MSG_HW,
3996 "Failed to verify IGU ack on time\n");
3997 barrier();
3998 }
Eilon Greenstein87942b42009-02-12 08:36:49 +00003999 REG_WR(bp, nig_int_mask_addr, nig_mask);
Eilon Greensteina5e9a7c2009-01-14 21:26:01 -08004000 bnx2x_release_phy_lock(bp);
4001 }
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004002}
4003
Eric Dumazet1191cb82012-04-27 21:39:21 +00004004static void bnx2x_fan_failure(struct bnx2x *bp)
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00004005{
4006 int port = BP_PORT(bp);
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00004007 u32 ext_phy_config;
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00004008 /* mark the failure */
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00004009 ext_phy_config =
4010 SHMEM_RD(bp,
4011 dev_info.port_hw_config[port].external_phy_config);
4012
4013 ext_phy_config &= ~PORT_HW_CFG_XGXS_EXT_PHY_TYPE_MASK;
4014 ext_phy_config |= PORT_HW_CFG_XGXS_EXT_PHY_TYPE_FAILURE;
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00004015 SHMEM_WR(bp, dev_info.port_hw_config[port].external_phy_config,
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00004016 ext_phy_config);
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00004017
4018 /* log the failure */
Merav Sicron51c1a582012-03-18 10:33:38 +00004019 netdev_err(bp->dev, "Fan Failure on Network Controller has caused the driver to shutdown the card to prevent permanent damage.\n"
4020 "Please contact OEM Support for assistance\n");
Ariel Elior83048592011-11-13 04:34:29 +00004021
Yuval Mintz16a5fd92013-06-02 00:06:18 +00004022 /* Schedule device reset (unload)
Ariel Elior83048592011-11-13 04:34:29 +00004023 * This is due to some boards consuming sufficient power when driver is
4024 * up to overheat if fan fails.
4025 */
Yuval Mintz230bb0f2014-02-12 18:19:56 +02004026 bnx2x_schedule_sp_rtnl(bp, BNX2X_SP_RTNL_FAN_FAILURE, 0);
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00004027}
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00004028
Eric Dumazet1191cb82012-04-27 21:39:21 +00004029static void bnx2x_attn_int_deasserted0(struct bnx2x *bp, u32 attn)
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004030{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004031 int port = BP_PORT(bp);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004032 int reg_offset;
Yaniv Rosnerd90d96b2010-09-07 11:41:04 +00004033 u32 val;
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004034
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004035 reg_offset = (port ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_0 :
4036 MISC_REG_AEU_ENABLE1_FUNC_0_OUT_0);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004037
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004038 if (attn & AEU_INPUTS_ATTN_BITS_SPIO5) {
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004039
4040 val = REG_RD(bp, reg_offset);
4041 val &= ~AEU_INPUTS_ATTN_BITS_SPIO5;
4042 REG_WR(bp, reg_offset, val);
4043
4044 BNX2X_ERR("SPIO5 hw attention\n");
4045
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00004046 /* Fan failure attention */
Yaniv Rosnerd90d96b2010-09-07 11:41:04 +00004047 bnx2x_hw_reset_phy(&bp->link_params);
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00004048 bnx2x_fan_failure(bp);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004049 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004050
Yaniv Rosner3deb8162011-06-14 01:34:33 +00004051 if ((attn & bp->link_vars.aeu_int_mask) && bp->port.pmf) {
Eilon Greenstein589abe32009-02-12 08:36:55 +00004052 bnx2x_acquire_phy_lock(bp);
4053 bnx2x_handle_module_detect_int(&bp->link_params);
4054 bnx2x_release_phy_lock(bp);
4055 }
4056
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004057 if (attn & HW_INTERRUT_ASSERT_SET_0) {
4058
4059 val = REG_RD(bp, reg_offset);
4060 val &= ~(attn & HW_INTERRUT_ASSERT_SET_0);
4061 REG_WR(bp, reg_offset, val);
4062
4063 BNX2X_ERR("FATAL HW block attention set0 0x%x\n",
Eilon Greenstein0fc5d002009-08-12 08:24:05 +00004064 (u32)(attn & HW_INTERRUT_ASSERT_SET_0));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004065 bnx2x_panic();
4066 }
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004067}
4068
Eric Dumazet1191cb82012-04-27 21:39:21 +00004069static void bnx2x_attn_int_deasserted1(struct bnx2x *bp, u32 attn)
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004070{
4071 u32 val;
4072
Eilon Greenstein0626b892009-02-12 08:38:14 +00004073 if (attn & AEU_INPUTS_ATTN_BITS_DOORBELLQ_HW_INTERRUPT) {
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004074
4075 val = REG_RD(bp, DORQ_REG_DORQ_INT_STS_CLR);
4076 BNX2X_ERR("DB hw attention 0x%x\n", val);
4077 /* DORQ discard attention */
4078 if (val & 0x2)
4079 BNX2X_ERR("FATAL error from DORQ\n");
4080 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004081
4082 if (attn & HW_INTERRUT_ASSERT_SET_1) {
4083
4084 int port = BP_PORT(bp);
4085 int reg_offset;
4086
4087 reg_offset = (port ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_1 :
4088 MISC_REG_AEU_ENABLE1_FUNC_0_OUT_1);
4089
4090 val = REG_RD(bp, reg_offset);
4091 val &= ~(attn & HW_INTERRUT_ASSERT_SET_1);
4092 REG_WR(bp, reg_offset, val);
4093
4094 BNX2X_ERR("FATAL HW block attention set1 0x%x\n",
Eilon Greenstein0fc5d002009-08-12 08:24:05 +00004095 (u32)(attn & HW_INTERRUT_ASSERT_SET_1));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004096 bnx2x_panic();
4097 }
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004098}
4099
Eric Dumazet1191cb82012-04-27 21:39:21 +00004100static void bnx2x_attn_int_deasserted2(struct bnx2x *bp, u32 attn)
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004101{
4102 u32 val;
4103
4104 if (attn & AEU_INPUTS_ATTN_BITS_CFC_HW_INTERRUPT) {
4105
4106 val = REG_RD(bp, CFC_REG_CFC_INT_STS_CLR);
4107 BNX2X_ERR("CFC hw attention 0x%x\n", val);
4108 /* CFC error attention */
4109 if (val & 0x2)
4110 BNX2X_ERR("FATAL error from CFC\n");
4111 }
4112
4113 if (attn & AEU_INPUTS_ATTN_BITS_PXP_HW_INTERRUPT) {
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004114 val = REG_RD(bp, PXP_REG_PXP_INT_STS_CLR_0);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004115 BNX2X_ERR("PXP hw attention-0 0x%x\n", val);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004116 /* RQ_USDMDP_FIFO_OVERFLOW */
4117 if (val & 0x18000)
4118 BNX2X_ERR("FATAL error from PXP\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004119
4120 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004121 val = REG_RD(bp, PXP_REG_PXP_INT_STS_CLR_1);
4122 BNX2X_ERR("PXP hw attention-1 0x%x\n", val);
4123 }
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004124 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004125
4126 if (attn & HW_INTERRUT_ASSERT_SET_2) {
4127
4128 int port = BP_PORT(bp);
4129 int reg_offset;
4130
4131 reg_offset = (port ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_2 :
4132 MISC_REG_AEU_ENABLE1_FUNC_0_OUT_2);
4133
4134 val = REG_RD(bp, reg_offset);
4135 val &= ~(attn & HW_INTERRUT_ASSERT_SET_2);
4136 REG_WR(bp, reg_offset, val);
4137
4138 BNX2X_ERR("FATAL HW block attention set2 0x%x\n",
Eilon Greenstein0fc5d002009-08-12 08:24:05 +00004139 (u32)(attn & HW_INTERRUT_ASSERT_SET_2));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004140 bnx2x_panic();
4141 }
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004142}
4143
Eric Dumazet1191cb82012-04-27 21:39:21 +00004144static void bnx2x_attn_int_deasserted3(struct bnx2x *bp, u32 attn)
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004145{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004146 u32 val;
4147
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004148 if (attn & EVEREST_GEN_ATTN_IN_USE_MASK) {
4149
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004150 if (attn & BNX2X_PMF_LINK_ASSERT) {
4151 int func = BP_FUNC(bp);
4152
4153 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_12 + func*4, 0);
Barak Witkowskia3348722012-04-23 03:04:46 +00004154 bnx2x_read_mf_cfg(bp);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004155 bp->mf_config[BP_VN(bp)] = MF_CFG_RD(bp,
4156 func_mf_config[BP_ABS_FUNC(bp)].config);
4157 val = SHMEM_RD(bp,
4158 func_mb[BP_FW_MB_IDX(bp)].drv_status);
Eilon Greenstein2691d512009-08-12 08:22:08 +00004159 if (val & DRV_STATUS_DCC_EVENT_MASK)
4160 bnx2x_dcc_event(bp,
4161 (val & DRV_STATUS_DCC_EVENT_MASK));
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08004162
4163 if (val & DRV_STATUS_SET_MF_BW)
4164 bnx2x_set_mf_bw(bp);
4165
Barak Witkowski1d187b32011-12-05 22:41:50 +00004166 if (val & DRV_STATUS_DRV_INFO_REQ)
4167 bnx2x_handle_drv_info_req(bp);
Ariel Eliord16132c2013-01-01 05:22:42 +00004168
4169 if (val & DRV_STATUS_VF_DISABLED)
Yuval Mintz370d4a22014-03-23 18:12:24 +02004170 bnx2x_schedule_iov_task(bp,
4171 BNX2X_IOV_HANDLE_FLR);
Ariel Eliord16132c2013-01-01 05:22:42 +00004172
Eilon Greenstein2691d512009-08-12 08:22:08 +00004173 if ((bp->port.pmf == 0) && (val & DRV_STATUS_PMF))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004174 bnx2x_pmf_update(bp);
4175
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00004176 if (bp->port.pmf &&
Shmulik Ravid785b9b12010-12-30 06:27:03 +00004177 (val & DRV_STATUS_DCBX_NEGOTIATION_RESULTS) &&
4178 bp->dcbx_enabled > 0)
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00004179 /* start dcbx state machine */
4180 bnx2x_dcbx_set_params(bp,
4181 BNX2X_DCBX_STATE_NEG_RECEIVED);
Barak Witkowskia3348722012-04-23 03:04:46 +00004182 if (val & DRV_STATUS_AFEX_EVENT_MASK)
4183 bnx2x_handle_afex_cmd(bp,
4184 val & DRV_STATUS_AFEX_EVENT_MASK);
Yuval Mintzc8c60d82012-06-06 17:13:07 +00004185 if (val & DRV_STATUS_EEE_NEGOTIATION_RESULTS)
4186 bnx2x_handle_eee_event(bp);
Yaniv Rosner3deb8162011-06-14 01:34:33 +00004187 if (bp->link_vars.periodic_flags &
4188 PERIODIC_FLAGS_LINK_EVENT) {
4189 /* sync with link */
4190 bnx2x_acquire_phy_lock(bp);
4191 bp->link_vars.periodic_flags &=
4192 ~PERIODIC_FLAGS_LINK_EVENT;
4193 bnx2x_release_phy_lock(bp);
4194 if (IS_MF(bp))
4195 bnx2x_link_sync_notify(bp);
4196 bnx2x_link_report(bp);
4197 }
4198 /* Always call it here: bnx2x_link_report() will
4199 * prevent the link indication duplication.
4200 */
4201 bnx2x__link_status_update(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004202 } else if (attn & BNX2X_MC_ASSERT_BITS) {
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004203
4204 BNX2X_ERR("MC assert!\n");
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00004205 bnx2x_mc_assert(bp);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004206 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_10, 0);
4207 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_9, 0);
4208 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_8, 0);
4209 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_7, 0);
4210 bnx2x_panic();
4211
4212 } else if (attn & BNX2X_MCP_ASSERT) {
4213
4214 BNX2X_ERR("MCP assert!\n");
4215 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_11, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004216 bnx2x_fw_dump(bp);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004217
4218 } else
4219 BNX2X_ERR("Unknown HW assert! (attn 0x%x)\n", attn);
4220 }
4221
4222 if (attn & EVEREST_LATCHED_ATTN_IN_USE_MASK) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004223 BNX2X_ERR("LATCHED attention 0x%08x (masked)\n", attn);
4224 if (attn & BNX2X_GRC_TIMEOUT) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004225 val = CHIP_IS_E1(bp) ? 0 :
4226 REG_RD(bp, MISC_REG_GRC_TIMEOUT_ATTN);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004227 BNX2X_ERR("GRC time-out 0x%08x\n", val);
4228 }
4229 if (attn & BNX2X_GRC_RSV) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004230 val = CHIP_IS_E1(bp) ? 0 :
4231 REG_RD(bp, MISC_REG_GRC_RSV_ATTN);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004232 BNX2X_ERR("GRC reserved 0x%08x\n", val);
4233 }
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004234 REG_WR(bp, MISC_REG_AEU_CLR_LATCH_SIGNAL, 0x7ff);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004235 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004236}
4237
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004238/*
4239 * Bits map:
4240 * 0-7 - Engine0 load counter.
4241 * 8-15 - Engine1 load counter.
4242 * 16 - Engine0 RESET_IN_PROGRESS bit.
4243 * 17 - Engine1 RESET_IN_PROGRESS bit.
4244 * 18 - Engine0 ONE_IS_LOADED. Set when there is at least one active function
4245 * on the engine
4246 * 19 - Engine1 ONE_IS_LOADED.
4247 * 20 - Chip reset flow bit. When set none-leader must wait for both engines
4248 * leader to complete (check for both RESET_IN_PROGRESS bits and not for
4249 * just the one belonging to its engine).
4250 *
4251 */
4252#define BNX2X_RECOVERY_GLOB_REG MISC_REG_GENERIC_POR_1
4253
4254#define BNX2X_PATH0_LOAD_CNT_MASK 0x000000ff
4255#define BNX2X_PATH0_LOAD_CNT_SHIFT 0
4256#define BNX2X_PATH1_LOAD_CNT_MASK 0x0000ff00
4257#define BNX2X_PATH1_LOAD_CNT_SHIFT 8
4258#define BNX2X_PATH0_RST_IN_PROG_BIT 0x00010000
4259#define BNX2X_PATH1_RST_IN_PROG_BIT 0x00020000
4260#define BNX2X_GLOBAL_RESET_BIT 0x00040000
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00004261
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004262/*
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004263 * Set the GLOBAL_RESET bit.
4264 *
4265 * Should be run under rtnl lock
4266 */
4267void bnx2x_set_reset_global(struct bnx2x *bp)
4268{
Ariel Eliorf16da432012-01-26 06:01:50 +00004269 u32 val;
4270 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
4271 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004272 REG_WR(bp, BNX2X_RECOVERY_GLOB_REG, val | BNX2X_GLOBAL_RESET_BIT);
Ariel Eliorf16da432012-01-26 06:01:50 +00004273 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004274}
4275
4276/*
4277 * Clear the GLOBAL_RESET bit.
4278 *
4279 * Should be run under rtnl lock
4280 */
Eric Dumazet1191cb82012-04-27 21:39:21 +00004281static void bnx2x_clear_reset_global(struct bnx2x *bp)
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004282{
Ariel Eliorf16da432012-01-26 06:01:50 +00004283 u32 val;
4284 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
4285 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004286 REG_WR(bp, BNX2X_RECOVERY_GLOB_REG, val & (~BNX2X_GLOBAL_RESET_BIT));
Ariel Eliorf16da432012-01-26 06:01:50 +00004287 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004288}
4289
4290/*
4291 * Checks the GLOBAL_RESET bit.
4292 *
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004293 * should be run under rtnl lock
4294 */
Eric Dumazet1191cb82012-04-27 21:39:21 +00004295static bool bnx2x_reset_is_global(struct bnx2x *bp)
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004296{
Yuval Mintz3cdeec22013-06-02 00:06:19 +00004297 u32 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004298
4299 DP(NETIF_MSG_HW, "GEN_REG_VAL=0x%08x\n", val);
4300 return (val & BNX2X_GLOBAL_RESET_BIT) ? true : false;
4301}
4302
4303/*
4304 * Clear RESET_IN_PROGRESS bit for the current engine.
4305 *
4306 * Should be run under rtnl lock
4307 */
Eric Dumazet1191cb82012-04-27 21:39:21 +00004308static void bnx2x_set_reset_done(struct bnx2x *bp)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004309{
Ariel Eliorf16da432012-01-26 06:01:50 +00004310 u32 val;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004311 u32 bit = BP_PATH(bp) ?
4312 BNX2X_PATH1_RST_IN_PROG_BIT : BNX2X_PATH0_RST_IN_PROG_BIT;
Ariel Eliorf16da432012-01-26 06:01:50 +00004313 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
4314 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004315
4316 /* Clear the bit */
4317 val &= ~bit;
4318 REG_WR(bp, BNX2X_RECOVERY_GLOB_REG, val);
Ariel Eliorf16da432012-01-26 06:01:50 +00004319
4320 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004321}
4322
4323/*
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004324 * Set RESET_IN_PROGRESS for the current engine.
4325 *
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004326 * should be run under rtnl lock
4327 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004328void bnx2x_set_reset_in_progress(struct bnx2x *bp)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004329{
Ariel Eliorf16da432012-01-26 06:01:50 +00004330 u32 val;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004331 u32 bit = BP_PATH(bp) ?
4332 BNX2X_PATH1_RST_IN_PROG_BIT : BNX2X_PATH0_RST_IN_PROG_BIT;
Ariel Eliorf16da432012-01-26 06:01:50 +00004333 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
4334 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004335
4336 /* Set the bit */
4337 val |= bit;
4338 REG_WR(bp, BNX2X_RECOVERY_GLOB_REG, val);
Ariel Eliorf16da432012-01-26 06:01:50 +00004339 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004340}
4341
4342/*
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004343 * Checks the RESET_IN_PROGRESS bit for the given engine.
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004344 * should be run under rtnl lock
4345 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004346bool bnx2x_reset_is_done(struct bnx2x *bp, int engine)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004347{
Yuval Mintz3cdeec22013-06-02 00:06:19 +00004348 u32 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004349 u32 bit = engine ?
4350 BNX2X_PATH1_RST_IN_PROG_BIT : BNX2X_PATH0_RST_IN_PROG_BIT;
4351
4352 /* return false if bit is set */
4353 return (val & bit) ? false : true;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004354}
4355
4356/*
Ariel Elior889b9af2012-01-26 06:01:51 +00004357 * set pf load for the current pf.
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004358 *
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004359 * should be run under rtnl lock
4360 */
Ariel Elior889b9af2012-01-26 06:01:51 +00004361void bnx2x_set_pf_load(struct bnx2x *bp)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004362{
Ariel Eliorf16da432012-01-26 06:01:50 +00004363 u32 val1, val;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004364 u32 mask = BP_PATH(bp) ? BNX2X_PATH1_LOAD_CNT_MASK :
4365 BNX2X_PATH0_LOAD_CNT_MASK;
4366 u32 shift = BP_PATH(bp) ? BNX2X_PATH1_LOAD_CNT_SHIFT :
4367 BNX2X_PATH0_LOAD_CNT_SHIFT;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004368
Ariel Eliorf16da432012-01-26 06:01:50 +00004369 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
4370 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
4371
Merav Sicron51c1a582012-03-18 10:33:38 +00004372 DP(NETIF_MSG_IFUP, "Old GEN_REG_VAL=0x%08x\n", val);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004373
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004374 /* get the current counter value */
4375 val1 = (val & mask) >> shift;
4376
Ariel Elior889b9af2012-01-26 06:01:51 +00004377 /* set bit of that PF */
4378 val1 |= (1 << bp->pf_num);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004379
4380 /* clear the old value */
4381 val &= ~mask;
4382
4383 /* set the new one */
4384 val |= ((val1 << shift) & mask);
4385
4386 REG_WR(bp, BNX2X_RECOVERY_GLOB_REG, val);
Ariel Eliorf16da432012-01-26 06:01:50 +00004387 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004388}
4389
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004390/**
Ariel Elior889b9af2012-01-26 06:01:51 +00004391 * bnx2x_clear_pf_load - clear pf load mark
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004392 *
4393 * @bp: driver handle
4394 *
4395 * Should be run under rtnl lock.
4396 * Decrements the load counter for the current engine. Returns
Ariel Elior889b9af2012-01-26 06:01:51 +00004397 * whether other functions are still loaded
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004398 */
Ariel Elior889b9af2012-01-26 06:01:51 +00004399bool bnx2x_clear_pf_load(struct bnx2x *bp)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004400{
Ariel Eliorf16da432012-01-26 06:01:50 +00004401 u32 val1, val;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004402 u32 mask = BP_PATH(bp) ? BNX2X_PATH1_LOAD_CNT_MASK :
4403 BNX2X_PATH0_LOAD_CNT_MASK;
4404 u32 shift = BP_PATH(bp) ? BNX2X_PATH1_LOAD_CNT_SHIFT :
4405 BNX2X_PATH0_LOAD_CNT_SHIFT;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004406
Ariel Eliorf16da432012-01-26 06:01:50 +00004407 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
4408 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
Merav Sicron51c1a582012-03-18 10:33:38 +00004409 DP(NETIF_MSG_IFDOWN, "Old GEN_REG_VAL=0x%08x\n", val);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004410
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004411 /* get the current counter value */
4412 val1 = (val & mask) >> shift;
4413
Ariel Elior889b9af2012-01-26 06:01:51 +00004414 /* clear bit of that PF */
4415 val1 &= ~(1 << bp->pf_num);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004416
4417 /* clear the old value */
4418 val &= ~mask;
4419
4420 /* set the new one */
4421 val |= ((val1 << shift) & mask);
4422
4423 REG_WR(bp, BNX2X_RECOVERY_GLOB_REG, val);
Ariel Eliorf16da432012-01-26 06:01:50 +00004424 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
4425 return val1 != 0;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004426}
4427
4428/*
Ariel Elior889b9af2012-01-26 06:01:51 +00004429 * Read the load status for the current engine.
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004430 *
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004431 * should be run under rtnl lock
4432 */
Eric Dumazet1191cb82012-04-27 21:39:21 +00004433static bool bnx2x_get_load_status(struct bnx2x *bp, int engine)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004434{
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004435 u32 mask = (engine ? BNX2X_PATH1_LOAD_CNT_MASK :
4436 BNX2X_PATH0_LOAD_CNT_MASK);
4437 u32 shift = (engine ? BNX2X_PATH1_LOAD_CNT_SHIFT :
4438 BNX2X_PATH0_LOAD_CNT_SHIFT);
4439 u32 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
4440
Merav Sicron51c1a582012-03-18 10:33:38 +00004441 DP(NETIF_MSG_HW | NETIF_MSG_IFUP, "GLOB_REG=0x%08x\n", val);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004442
4443 val = (val & mask) >> shift;
4444
Merav Sicron51c1a582012-03-18 10:33:38 +00004445 DP(NETIF_MSG_HW | NETIF_MSG_IFUP, "load mask for engine %d = 0x%x\n",
4446 engine, val);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004447
Ariel Elior889b9af2012-01-26 06:01:51 +00004448 return val != 0;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004449}
4450
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004451static void _print_parity(struct bnx2x *bp, u32 reg)
4452{
4453 pr_cont(" [0x%08x] ", REG_RD(bp, reg));
4454}
4455
Eric Dumazet1191cb82012-04-27 21:39:21 +00004456static void _print_next_block(int idx, const char *blk)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004457{
Joe Perchesf1deab52011-08-14 12:16:21 +00004458 pr_cont("%s%s", idx ? ", " : "", blk);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004459}
4460
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004461static bool bnx2x_check_blocks_with_parity0(struct bnx2x *bp, u32 sig,
4462 int *par_num, bool print)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004463{
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004464 u32 cur_bit;
4465 bool res;
4466 int i;
4467
4468 res = false;
4469
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004470 for (i = 0; sig; i++) {
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004471 cur_bit = (0x1UL << i);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004472 if (sig & cur_bit) {
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004473 res |= true; /* Each bit is real error! */
4474
4475 if (print) {
4476 switch (cur_bit) {
4477 case AEU_INPUTS_ATTN_BITS_BRB_PARITY_ERROR:
4478 _print_next_block((*par_num)++, "BRB");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004479 _print_parity(bp,
4480 BRB1_REG_BRB1_PRTY_STS);
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004481 break;
4482 case AEU_INPUTS_ATTN_BITS_PARSER_PARITY_ERROR:
4483 _print_next_block((*par_num)++,
4484 "PARSER");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004485 _print_parity(bp, PRS_REG_PRS_PRTY_STS);
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004486 break;
4487 case AEU_INPUTS_ATTN_BITS_TSDM_PARITY_ERROR:
4488 _print_next_block((*par_num)++, "TSDM");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004489 _print_parity(bp,
4490 TSDM_REG_TSDM_PRTY_STS);
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004491 break;
4492 case AEU_INPUTS_ATTN_BITS_SEARCHER_PARITY_ERROR:
4493 _print_next_block((*par_num)++,
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004494 "SEARCHER");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004495 _print_parity(bp, SRC_REG_SRC_PRTY_STS);
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004496 break;
4497 case AEU_INPUTS_ATTN_BITS_TCM_PARITY_ERROR:
4498 _print_next_block((*par_num)++, "TCM");
4499 _print_parity(bp, TCM_REG_TCM_PRTY_STS);
4500 break;
4501 case AEU_INPUTS_ATTN_BITS_TSEMI_PARITY_ERROR:
4502 _print_next_block((*par_num)++,
4503 "TSEMI");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004504 _print_parity(bp,
4505 TSEM_REG_TSEM_PRTY_STS_0);
4506 _print_parity(bp,
4507 TSEM_REG_TSEM_PRTY_STS_1);
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004508 break;
4509 case AEU_INPUTS_ATTN_BITS_PBCLIENT_PARITY_ERROR:
4510 _print_next_block((*par_num)++, "XPB");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004511 _print_parity(bp, GRCBASE_XPB +
4512 PB_REG_PB_PRTY_STS);
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004513 break;
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004514 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004515 }
4516
4517 /* Clear the bit */
4518 sig &= ~cur_bit;
4519 }
4520 }
4521
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004522 return res;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004523}
4524
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004525static bool bnx2x_check_blocks_with_parity1(struct bnx2x *bp, u32 sig,
4526 int *par_num, bool *global,
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004527 bool print)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004528{
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004529 u32 cur_bit;
4530 bool res;
4531 int i;
4532
4533 res = false;
4534
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004535 for (i = 0; sig; i++) {
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004536 cur_bit = (0x1UL << i);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004537 if (sig & cur_bit) {
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004538 res |= true; /* Each bit is real error! */
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004539 switch (cur_bit) {
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004540 case AEU_INPUTS_ATTN_BITS_PBF_PARITY_ERROR:
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004541 if (print) {
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004542 _print_next_block((*par_num)++, "PBF");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004543 _print_parity(bp, PBF_REG_PBF_PRTY_STS);
4544 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004545 break;
4546 case AEU_INPUTS_ATTN_BITS_QM_PARITY_ERROR:
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004547 if (print) {
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004548 _print_next_block((*par_num)++, "QM");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004549 _print_parity(bp, QM_REG_QM_PRTY_STS);
4550 }
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004551 break;
4552 case AEU_INPUTS_ATTN_BITS_TIMERS_PARITY_ERROR:
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004553 if (print) {
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004554 _print_next_block((*par_num)++, "TM");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004555 _print_parity(bp, TM_REG_TM_PRTY_STS);
4556 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004557 break;
4558 case AEU_INPUTS_ATTN_BITS_XSDM_PARITY_ERROR:
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004559 if (print) {
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004560 _print_next_block((*par_num)++, "XSDM");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004561 _print_parity(bp,
4562 XSDM_REG_XSDM_PRTY_STS);
4563 }
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004564 break;
4565 case AEU_INPUTS_ATTN_BITS_XCM_PARITY_ERROR:
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004566 if (print) {
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004567 _print_next_block((*par_num)++, "XCM");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004568 _print_parity(bp, XCM_REG_XCM_PRTY_STS);
4569 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004570 break;
4571 case AEU_INPUTS_ATTN_BITS_XSEMI_PARITY_ERROR:
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004572 if (print) {
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004573 _print_next_block((*par_num)++,
4574 "XSEMI");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004575 _print_parity(bp,
4576 XSEM_REG_XSEM_PRTY_STS_0);
4577 _print_parity(bp,
4578 XSEM_REG_XSEM_PRTY_STS_1);
4579 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004580 break;
4581 case AEU_INPUTS_ATTN_BITS_DOORBELLQ_PARITY_ERROR:
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004582 if (print) {
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004583 _print_next_block((*par_num)++,
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004584 "DOORBELLQ");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004585 _print_parity(bp,
4586 DORQ_REG_DORQ_PRTY_STS);
4587 }
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004588 break;
4589 case AEU_INPUTS_ATTN_BITS_NIG_PARITY_ERROR:
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004590 if (print) {
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004591 _print_next_block((*par_num)++, "NIG");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004592 if (CHIP_IS_E1x(bp)) {
4593 _print_parity(bp,
4594 NIG_REG_NIG_PRTY_STS);
4595 } else {
4596 _print_parity(bp,
4597 NIG_REG_NIG_PRTY_STS_0);
4598 _print_parity(bp,
4599 NIG_REG_NIG_PRTY_STS_1);
4600 }
4601 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004602 break;
4603 case AEU_INPUTS_ATTN_BITS_VAUX_PCI_CORE_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004604 if (print)
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004605 _print_next_block((*par_num)++,
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004606 "VAUX PCI CORE");
4607 *global = true;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004608 break;
4609 case AEU_INPUTS_ATTN_BITS_DEBUG_PARITY_ERROR:
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004610 if (print) {
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004611 _print_next_block((*par_num)++,
4612 "DEBUG");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004613 _print_parity(bp, DBG_REG_DBG_PRTY_STS);
4614 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004615 break;
4616 case AEU_INPUTS_ATTN_BITS_USDM_PARITY_ERROR:
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004617 if (print) {
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004618 _print_next_block((*par_num)++, "USDM");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004619 _print_parity(bp,
4620 USDM_REG_USDM_PRTY_STS);
4621 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004622 break;
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004623 case AEU_INPUTS_ATTN_BITS_UCM_PARITY_ERROR:
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004624 if (print) {
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004625 _print_next_block((*par_num)++, "UCM");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004626 _print_parity(bp, UCM_REG_UCM_PRTY_STS);
4627 }
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004628 break;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004629 case AEU_INPUTS_ATTN_BITS_USEMI_PARITY_ERROR:
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004630 if (print) {
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004631 _print_next_block((*par_num)++,
4632 "USEMI");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004633 _print_parity(bp,
4634 USEM_REG_USEM_PRTY_STS_0);
4635 _print_parity(bp,
4636 USEM_REG_USEM_PRTY_STS_1);
4637 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004638 break;
4639 case AEU_INPUTS_ATTN_BITS_UPB_PARITY_ERROR:
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004640 if (print) {
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004641 _print_next_block((*par_num)++, "UPB");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004642 _print_parity(bp, GRCBASE_UPB +
4643 PB_REG_PB_PRTY_STS);
4644 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004645 break;
4646 case AEU_INPUTS_ATTN_BITS_CSDM_PARITY_ERROR:
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004647 if (print) {
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004648 _print_next_block((*par_num)++, "CSDM");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004649 _print_parity(bp,
4650 CSDM_REG_CSDM_PRTY_STS);
4651 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004652 break;
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004653 case AEU_INPUTS_ATTN_BITS_CCM_PARITY_ERROR:
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004654 if (print) {
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004655 _print_next_block((*par_num)++, "CCM");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004656 _print_parity(bp, CCM_REG_CCM_PRTY_STS);
4657 }
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004658 break;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004659 }
4660
4661 /* Clear the bit */
4662 sig &= ~cur_bit;
4663 }
4664 }
4665
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004666 return res;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004667}
4668
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004669static bool bnx2x_check_blocks_with_parity2(struct bnx2x *bp, u32 sig,
4670 int *par_num, bool print)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004671{
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004672 u32 cur_bit;
4673 bool res;
4674 int i;
4675
4676 res = false;
4677
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004678 for (i = 0; sig; i++) {
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004679 cur_bit = (0x1UL << i);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004680 if (sig & cur_bit) {
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004681 res |= true; /* Each bit is real error! */
4682 if (print) {
4683 switch (cur_bit) {
4684 case AEU_INPUTS_ATTN_BITS_CSEMI_PARITY_ERROR:
4685 _print_next_block((*par_num)++,
4686 "CSEMI");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004687 _print_parity(bp,
4688 CSEM_REG_CSEM_PRTY_STS_0);
4689 _print_parity(bp,
4690 CSEM_REG_CSEM_PRTY_STS_1);
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004691 break;
4692 case AEU_INPUTS_ATTN_BITS_PXP_PARITY_ERROR:
4693 _print_next_block((*par_num)++, "PXP");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004694 _print_parity(bp, PXP_REG_PXP_PRTY_STS);
4695 _print_parity(bp,
4696 PXP2_REG_PXP2_PRTY_STS_0);
4697 _print_parity(bp,
4698 PXP2_REG_PXP2_PRTY_STS_1);
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004699 break;
4700 case AEU_IN_ATTN_BITS_PXPPCICLOCKCLIENT_PARITY_ERROR:
4701 _print_next_block((*par_num)++,
4702 "PXPPCICLOCKCLIENT");
4703 break;
4704 case AEU_INPUTS_ATTN_BITS_CFC_PARITY_ERROR:
4705 _print_next_block((*par_num)++, "CFC");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004706 _print_parity(bp,
4707 CFC_REG_CFC_PRTY_STS);
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004708 break;
4709 case AEU_INPUTS_ATTN_BITS_CDU_PARITY_ERROR:
4710 _print_next_block((*par_num)++, "CDU");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004711 _print_parity(bp, CDU_REG_CDU_PRTY_STS);
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004712 break;
4713 case AEU_INPUTS_ATTN_BITS_DMAE_PARITY_ERROR:
4714 _print_next_block((*par_num)++, "DMAE");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004715 _print_parity(bp,
4716 DMAE_REG_DMAE_PRTY_STS);
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004717 break;
4718 case AEU_INPUTS_ATTN_BITS_IGU_PARITY_ERROR:
4719 _print_next_block((*par_num)++, "IGU");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004720 if (CHIP_IS_E1x(bp))
4721 _print_parity(bp,
4722 HC_REG_HC_PRTY_STS);
4723 else
4724 _print_parity(bp,
4725 IGU_REG_IGU_PRTY_STS);
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004726 break;
4727 case AEU_INPUTS_ATTN_BITS_MISC_PARITY_ERROR:
4728 _print_next_block((*par_num)++, "MISC");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004729 _print_parity(bp,
4730 MISC_REG_MISC_PRTY_STS);
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004731 break;
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004732 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004733 }
4734
4735 /* Clear the bit */
4736 sig &= ~cur_bit;
4737 }
4738 }
4739
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004740 return res;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004741}
4742
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004743static bool bnx2x_check_blocks_with_parity3(struct bnx2x *bp, u32 sig,
4744 int *par_num, bool *global,
4745 bool print)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004746{
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004747 bool res = false;
4748 u32 cur_bit;
4749 int i;
4750
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004751 for (i = 0; sig; i++) {
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004752 cur_bit = (0x1UL << i);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004753 if (sig & cur_bit) {
4754 switch (cur_bit) {
4755 case AEU_INPUTS_ATTN_BITS_MCP_LATCHED_ROM_PARITY:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004756 if (print)
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004757 _print_next_block((*par_num)++,
4758 "MCP ROM");
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004759 *global = true;
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004760 res |= true;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004761 break;
4762 case AEU_INPUTS_ATTN_BITS_MCP_LATCHED_UMP_RX_PARITY:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004763 if (print)
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004764 _print_next_block((*par_num)++,
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004765 "MCP UMP RX");
4766 *global = true;
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004767 res |= true;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004768 break;
4769 case AEU_INPUTS_ATTN_BITS_MCP_LATCHED_UMP_TX_PARITY:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004770 if (print)
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004771 _print_next_block((*par_num)++,
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004772 "MCP UMP TX");
4773 *global = true;
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004774 res |= true;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004775 break;
4776 case AEU_INPUTS_ATTN_BITS_MCP_LATCHED_SCPAD_PARITY:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004777 if (print)
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004778 _print_next_block((*par_num)++,
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004779 "MCP SCPAD");
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004780 /* clear latched SCPAD PATIRY from MCP */
4781 REG_WR(bp, MISC_REG_AEU_CLR_LATCH_SIGNAL,
4782 1UL << 10);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004783 break;
4784 }
4785
4786 /* Clear the bit */
4787 sig &= ~cur_bit;
4788 }
4789 }
4790
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004791 return res;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004792}
4793
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004794static bool bnx2x_check_blocks_with_parity4(struct bnx2x *bp, u32 sig,
4795 int *par_num, bool print)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004796{
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004797 u32 cur_bit;
4798 bool res;
4799 int i;
4800
4801 res = false;
4802
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004803 for (i = 0; sig; i++) {
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004804 cur_bit = (0x1UL << i);
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004805 if (sig & cur_bit) {
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004806 res |= true; /* Each bit is real error! */
4807 if (print) {
4808 switch (cur_bit) {
4809 case AEU_INPUTS_ATTN_BITS_PGLUE_PARITY_ERROR:
4810 _print_next_block((*par_num)++,
4811 "PGLUE_B");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004812 _print_parity(bp,
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004813 PGLUE_B_REG_PGLUE_B_PRTY_STS);
4814 break;
4815 case AEU_INPUTS_ATTN_BITS_ATC_PARITY_ERROR:
4816 _print_next_block((*par_num)++, "ATC");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004817 _print_parity(bp,
4818 ATC_REG_ATC_PRTY_STS);
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004819 break;
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004820 }
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004821 }
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004822 /* Clear the bit */
4823 sig &= ~cur_bit;
4824 }
4825 }
4826
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004827 return res;
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004828}
4829
Eric Dumazet1191cb82012-04-27 21:39:21 +00004830static bool bnx2x_parity_attn(struct bnx2x *bp, bool *global, bool print,
4831 u32 *sig)
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004832{
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004833 bool res = false;
4834
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004835 if ((sig[0] & HW_PRTY_ASSERT_SET_0) ||
4836 (sig[1] & HW_PRTY_ASSERT_SET_1) ||
4837 (sig[2] & HW_PRTY_ASSERT_SET_2) ||
4838 (sig[3] & HW_PRTY_ASSERT_SET_3) ||
4839 (sig[4] & HW_PRTY_ASSERT_SET_4)) {
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004840 int par_num = 0;
Merav Sicron51c1a582012-03-18 10:33:38 +00004841 DP(NETIF_MSG_HW, "Was parity error: HW block parity attention:\n"
4842 "[0]:0x%08x [1]:0x%08x [2]:0x%08x [3]:0x%08x [4]:0x%08x\n",
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004843 sig[0] & HW_PRTY_ASSERT_SET_0,
4844 sig[1] & HW_PRTY_ASSERT_SET_1,
4845 sig[2] & HW_PRTY_ASSERT_SET_2,
4846 sig[3] & HW_PRTY_ASSERT_SET_3,
4847 sig[4] & HW_PRTY_ASSERT_SET_4);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004848 if (print)
4849 netdev_err(bp->dev,
4850 "Parity errors detected in blocks: ");
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004851 res |= bnx2x_check_blocks_with_parity0(bp,
4852 sig[0] & HW_PRTY_ASSERT_SET_0, &par_num, print);
4853 res |= bnx2x_check_blocks_with_parity1(bp,
4854 sig[1] & HW_PRTY_ASSERT_SET_1, &par_num, global, print);
4855 res |= bnx2x_check_blocks_with_parity2(bp,
4856 sig[2] & HW_PRTY_ASSERT_SET_2, &par_num, print);
4857 res |= bnx2x_check_blocks_with_parity3(bp,
4858 sig[3] & HW_PRTY_ASSERT_SET_3, &par_num, global, print);
4859 res |= bnx2x_check_blocks_with_parity4(bp,
4860 sig[4] & HW_PRTY_ASSERT_SET_4, &par_num, print);
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004861
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004862 if (print)
4863 pr_cont("\n");
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004864 }
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004865
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004866 return res;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004867}
4868
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004869/**
4870 * bnx2x_chk_parity_attn - checks for parity attentions.
4871 *
4872 * @bp: driver handle
4873 * @global: true if there was a global attention
4874 * @print: show parity attention in syslog
4875 */
4876bool bnx2x_chk_parity_attn(struct bnx2x *bp, bool *global, bool print)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004877{
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004878 struct attn_route attn = { {0} };
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004879 int port = BP_PORT(bp);
4880
4881 attn.sig[0] = REG_RD(bp,
4882 MISC_REG_AEU_AFTER_INVERT_1_FUNC_0 +
4883 port*4);
4884 attn.sig[1] = REG_RD(bp,
4885 MISC_REG_AEU_AFTER_INVERT_2_FUNC_0 +
4886 port*4);
4887 attn.sig[2] = REG_RD(bp,
4888 MISC_REG_AEU_AFTER_INVERT_3_FUNC_0 +
4889 port*4);
4890 attn.sig[3] = REG_RD(bp,
4891 MISC_REG_AEU_AFTER_INVERT_4_FUNC_0 +
4892 port*4);
Yuval Mintz0a5ccb72013-09-23 10:12:54 +03004893 /* Since MCP attentions can't be disabled inside the block, we need to
4894 * read AEU registers to see whether they're currently disabled
4895 */
4896 attn.sig[3] &= ((REG_RD(bp,
4897 !port ? MISC_REG_AEU_ENABLE4_FUNC_0_OUT_0
4898 : MISC_REG_AEU_ENABLE4_FUNC_1_OUT_0) &
4899 MISC_AEU_ENABLE_MCP_PRTY_BITS) |
4900 ~MISC_AEU_ENABLE_MCP_PRTY_BITS);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004901
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004902 if (!CHIP_IS_E1x(bp))
4903 attn.sig[4] = REG_RD(bp,
4904 MISC_REG_AEU_AFTER_INVERT_5_FUNC_0 +
4905 port*4);
4906
4907 return bnx2x_parity_attn(bp, global, print, attn.sig);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004908}
4909
Eric Dumazet1191cb82012-04-27 21:39:21 +00004910static void bnx2x_attn_int_deasserted4(struct bnx2x *bp, u32 attn)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004911{
4912 u32 val;
4913 if (attn & AEU_INPUTS_ATTN_BITS_PGLUE_HW_INTERRUPT) {
4914
4915 val = REG_RD(bp, PGLUE_B_REG_PGLUE_B_INT_STS_CLR);
4916 BNX2X_ERR("PGLUE hw attention 0x%x\n", val);
4917 if (val & PGLUE_B_PGLUE_B_INT_STS_REG_ADDRESS_ERROR)
Merav Sicron51c1a582012-03-18 10:33:38 +00004918 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_ADDRESS_ERROR\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004919 if (val & PGLUE_B_PGLUE_B_INT_STS_REG_INCORRECT_RCV_BEHAVIOR)
Merav Sicron51c1a582012-03-18 10:33:38 +00004920 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_INCORRECT_RCV_BEHAVIOR\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004921 if (val & PGLUE_B_PGLUE_B_INT_STS_REG_WAS_ERROR_ATTN)
Merav Sicron51c1a582012-03-18 10:33:38 +00004922 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_WAS_ERROR_ATTN\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004923 if (val & PGLUE_B_PGLUE_B_INT_STS_REG_VF_LENGTH_VIOLATION_ATTN)
Merav Sicron51c1a582012-03-18 10:33:38 +00004924 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_VF_LENGTH_VIOLATION_ATTN\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004925 if (val &
4926 PGLUE_B_PGLUE_B_INT_STS_REG_VF_GRC_SPACE_VIOLATION_ATTN)
Merav Sicron51c1a582012-03-18 10:33:38 +00004927 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_VF_GRC_SPACE_VIOLATION_ATTN\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004928 if (val &
4929 PGLUE_B_PGLUE_B_INT_STS_REG_VF_MSIX_BAR_VIOLATION_ATTN)
Merav Sicron51c1a582012-03-18 10:33:38 +00004930 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_VF_MSIX_BAR_VIOLATION_ATTN\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004931 if (val & PGLUE_B_PGLUE_B_INT_STS_REG_TCPL_ERROR_ATTN)
Merav Sicron51c1a582012-03-18 10:33:38 +00004932 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_TCPL_ERROR_ATTN\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004933 if (val & PGLUE_B_PGLUE_B_INT_STS_REG_TCPL_IN_TWO_RCBS_ATTN)
Merav Sicron51c1a582012-03-18 10:33:38 +00004934 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_TCPL_IN_TWO_RCBS_ATTN\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004935 if (val & PGLUE_B_PGLUE_B_INT_STS_REG_CSSNOOP_FIFO_OVERFLOW)
Merav Sicron51c1a582012-03-18 10:33:38 +00004936 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_CSSNOOP_FIFO_OVERFLOW\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004937 }
4938 if (attn & AEU_INPUTS_ATTN_BITS_ATC_HW_INTERRUPT) {
4939 val = REG_RD(bp, ATC_REG_ATC_INT_STS_CLR);
4940 BNX2X_ERR("ATC hw attention 0x%x\n", val);
4941 if (val & ATC_ATC_INT_STS_REG_ADDRESS_ERROR)
4942 BNX2X_ERR("ATC_ATC_INT_STS_REG_ADDRESS_ERROR\n");
4943 if (val & ATC_ATC_INT_STS_REG_ATC_TCPL_TO_NOT_PEND)
Merav Sicron51c1a582012-03-18 10:33:38 +00004944 BNX2X_ERR("ATC_ATC_INT_STS_REG_ATC_TCPL_TO_NOT_PEND\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004945 if (val & ATC_ATC_INT_STS_REG_ATC_GPA_MULTIPLE_HITS)
Merav Sicron51c1a582012-03-18 10:33:38 +00004946 BNX2X_ERR("ATC_ATC_INT_STS_REG_ATC_GPA_MULTIPLE_HITS\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004947 if (val & ATC_ATC_INT_STS_REG_ATC_RCPL_TO_EMPTY_CNT)
Merav Sicron51c1a582012-03-18 10:33:38 +00004948 BNX2X_ERR("ATC_ATC_INT_STS_REG_ATC_RCPL_TO_EMPTY_CNT\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004949 if (val & ATC_ATC_INT_STS_REG_ATC_TCPL_ERROR)
4950 BNX2X_ERR("ATC_ATC_INT_STS_REG_ATC_TCPL_ERROR\n");
4951 if (val & ATC_ATC_INT_STS_REG_ATC_IREQ_LESS_THAN_STU)
Merav Sicron51c1a582012-03-18 10:33:38 +00004952 BNX2X_ERR("ATC_ATC_INT_STS_REG_ATC_IREQ_LESS_THAN_STU\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004953 }
4954
4955 if (attn & (AEU_INPUTS_ATTN_BITS_PGLUE_PARITY_ERROR |
4956 AEU_INPUTS_ATTN_BITS_ATC_PARITY_ERROR)) {
4957 BNX2X_ERR("FATAL parity attention set4 0x%x\n",
4958 (u32)(attn & (AEU_INPUTS_ATTN_BITS_PGLUE_PARITY_ERROR |
4959 AEU_INPUTS_ATTN_BITS_ATC_PARITY_ERROR)));
4960 }
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004961}
4962
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004963static void bnx2x_attn_int_deasserted(struct bnx2x *bp, u32 deasserted)
4964{
4965 struct attn_route attn, *group_mask;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004966 int port = BP_PORT(bp);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004967 int index;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004968 u32 reg_addr;
4969 u32 val;
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07004970 u32 aeu_mask;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004971 bool global = false;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004972
4973 /* need to take HW lock because MCP or other port might also
4974 try to handle this event */
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07004975 bnx2x_acquire_alr(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004976
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004977 if (bnx2x_chk_parity_attn(bp, &global, true)) {
4978#ifndef BNX2X_STOP_ON_ERROR
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004979 bp->recovery_state = BNX2X_RECOVERY_INIT;
Ariel Elior7be08a72011-07-14 08:31:19 +00004980 schedule_delayed_work(&bp->sp_rtnl_task, 0);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004981 /* Disable HW interrupts */
4982 bnx2x_int_disable(bp);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004983 /* In case of parity errors don't handle attentions so that
4984 * other function would "see" parity errors.
4985 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004986#else
4987 bnx2x_panic();
4988#endif
4989 bnx2x_release_alr(bp);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004990 return;
4991 }
4992
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004993 attn.sig[0] = REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_1_FUNC_0 + port*4);
4994 attn.sig[1] = REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_2_FUNC_0 + port*4);
4995 attn.sig[2] = REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_3_FUNC_0 + port*4);
4996 attn.sig[3] = REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_4_FUNC_0 + port*4);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004997 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004998 attn.sig[4] =
4999 REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_5_FUNC_0 + port*4);
5000 else
5001 attn.sig[4] = 0;
5002
5003 DP(NETIF_MSG_HW, "attn: %08x %08x %08x %08x %08x\n",
5004 attn.sig[0], attn.sig[1], attn.sig[2], attn.sig[3], attn.sig[4]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005005
5006 for (index = 0; index < MAX_DYNAMIC_ATTN_GRPS; index++) {
5007 if (deasserted & (1 << index)) {
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00005008 group_mask = &bp->attn_group[index];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005009
Merav Sicron51c1a582012-03-18 10:33:38 +00005010 DP(NETIF_MSG_HW, "group[%d]: %08x %08x %08x %08x %08x\n",
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005011 index,
5012 group_mask->sig[0], group_mask->sig[1],
5013 group_mask->sig[2], group_mask->sig[3],
5014 group_mask->sig[4]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005015
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005016 bnx2x_attn_int_deasserted4(bp,
5017 attn.sig[4] & group_mask->sig[4]);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08005018 bnx2x_attn_int_deasserted3(bp,
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00005019 attn.sig[3] & group_mask->sig[3]);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08005020 bnx2x_attn_int_deasserted1(bp,
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00005021 attn.sig[1] & group_mask->sig[1]);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08005022 bnx2x_attn_int_deasserted2(bp,
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00005023 attn.sig[2] & group_mask->sig[2]);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08005024 bnx2x_attn_int_deasserted0(bp,
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00005025 attn.sig[0] & group_mask->sig[0]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005026 }
5027 }
5028
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07005029 bnx2x_release_alr(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005030
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005031 if (bp->common.int_block == INT_BLOCK_HC)
5032 reg_addr = (HC_REG_COMMAND_REG + port*32 +
5033 COMMAND_REG_ATTN_BITS_CLR);
5034 else
5035 reg_addr = (BAR_IGU_INTMEM + IGU_CMD_ATTN_BIT_CLR_UPPER*8);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005036
5037 val = ~deasserted;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005038 DP(NETIF_MSG_HW, "about to mask 0x%08x at %s addr 0x%x\n", val,
5039 (bp->common.int_block == INT_BLOCK_HC) ? "HC" : "IGU", reg_addr);
Eilon Greenstein5c862842008-08-13 15:51:48 -07005040 REG_WR(bp, reg_addr, val);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005041
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005042 if (~bp->attn_state & deasserted)
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07005043 BNX2X_ERR("IGU ERROR\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005044
5045 reg_addr = port ? MISC_REG_AEU_MASK_ATTN_FUNC_1 :
5046 MISC_REG_AEU_MASK_ATTN_FUNC_0;
5047
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07005048 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_PORT0_ATT_MASK + port);
5049 aeu_mask = REG_RD(bp, reg_addr);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005050
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07005051 DP(NETIF_MSG_HW, "aeu_mask %x newly deasserted %x\n",
5052 aeu_mask, deasserted);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00005053 aeu_mask |= (deasserted & 0x3ff);
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07005054 DP(NETIF_MSG_HW, "new mask %x\n", aeu_mask);
5055
5056 REG_WR(bp, reg_addr, aeu_mask);
5057 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_PORT0_ATT_MASK + port);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005058
5059 DP(NETIF_MSG_HW, "attn_state %x\n", bp->attn_state);
5060 bp->attn_state &= ~deasserted;
5061 DP(NETIF_MSG_HW, "new state %x\n", bp->attn_state);
5062}
5063
5064static void bnx2x_attn_int(struct bnx2x *bp)
5065{
5066 /* read local copy of bits */
Eilon Greenstein68d59482009-01-14 21:27:36 -08005067 u32 attn_bits = le32_to_cpu(bp->def_status_blk->atten_status_block.
5068 attn_bits);
5069 u32 attn_ack = le32_to_cpu(bp->def_status_blk->atten_status_block.
5070 attn_bits_ack);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005071 u32 attn_state = bp->attn_state;
5072
5073 /* look for changed bits */
5074 u32 asserted = attn_bits & ~attn_ack & ~attn_state;
5075 u32 deasserted = ~attn_bits & attn_ack & attn_state;
5076
5077 DP(NETIF_MSG_HW,
5078 "attn_bits %x attn_ack %x asserted %x deasserted %x\n",
5079 attn_bits, attn_ack, asserted, deasserted);
5080
5081 if (~(attn_bits ^ attn_ack) & (attn_bits ^ attn_state))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005082 BNX2X_ERR("BAD attention state\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005083
5084 /* handle bits that were raised */
5085 if (asserted)
5086 bnx2x_attn_int_asserted(bp, asserted);
5087
5088 if (deasserted)
5089 bnx2x_attn_int_deasserted(bp, deasserted);
5090}
5091
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005092void bnx2x_igu_ack_sb(struct bnx2x *bp, u8 igu_sb_id, u8 segment,
5093 u16 index, u8 op, u8 update)
5094{
Ariel Eliordc1ba592013-01-01 05:22:30 +00005095 u32 igu_addr = bp->igu_base_addr;
5096 igu_addr += (IGU_CMD_INT_ACK_BASE + igu_sb_id)*8;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005097 bnx2x_igu_ack_sb_gen(bp, igu_sb_id, segment, index, op, update,
5098 igu_addr);
5099}
5100
Eric Dumazet1191cb82012-04-27 21:39:21 +00005101static void bnx2x_update_eq_prod(struct bnx2x *bp, u16 prod)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005102{
5103 /* No memory barriers */
5104 storm_memset_eq_prod(bp, prod, BP_FUNC(bp));
5105 mmiowb(); /* keep prod updates ordered */
5106}
5107
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005108static int bnx2x_cnic_handle_cfc_del(struct bnx2x *bp, u32 cid,
5109 union event_ring_elem *elem)
5110{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005111 u8 err = elem->message.error;
5112
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005113 if (!bp->cnic_eth_dev.starting_cid ||
Vladislav Zolotarovc3a8ce62011-05-22 10:08:09 +00005114 (cid < bp->cnic_eth_dev.starting_cid &&
5115 cid != bp->cnic_eth_dev.iscsi_l2_cid))
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005116 return 1;
5117
5118 DP(BNX2X_MSG_SP, "got delete ramrod for CNIC CID %d\n", cid);
5119
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005120 if (unlikely(err)) {
5121
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005122 BNX2X_ERR("got delete ramrod for CNIC CID %d with error!\n",
5123 cid);
Yuval Mintz823e1d92013-01-14 05:11:47 +00005124 bnx2x_panic_dump(bp, false);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005125 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005126 bnx2x_cnic_cfc_comp(bp, cid, err);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005127 return 0;
5128}
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005129
Eric Dumazet1191cb82012-04-27 21:39:21 +00005130static void bnx2x_handle_mcast_eqe(struct bnx2x *bp)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005131{
5132 struct bnx2x_mcast_ramrod_params rparam;
5133 int rc;
5134
5135 memset(&rparam, 0, sizeof(rparam));
5136
5137 rparam.mcast_obj = &bp->mcast_obj;
5138
5139 netif_addr_lock_bh(bp->dev);
5140
5141 /* Clear pending state for the last command */
5142 bp->mcast_obj.raw.clear_pending(&bp->mcast_obj.raw);
5143
5144 /* If there are pending mcast commands - send them */
5145 if (bp->mcast_obj.check_pending(&bp->mcast_obj)) {
5146 rc = bnx2x_config_mcast(bp, &rparam, BNX2X_MCAST_CMD_CONT);
5147 if (rc < 0)
5148 BNX2X_ERR("Failed to send pending mcast commands: %d\n",
5149 rc);
5150 }
5151
5152 netif_addr_unlock_bh(bp->dev);
5153}
5154
Eric Dumazet1191cb82012-04-27 21:39:21 +00005155static void bnx2x_handle_classification_eqe(struct bnx2x *bp,
5156 union event_ring_elem *elem)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005157{
5158 unsigned long ramrod_flags = 0;
5159 int rc = 0;
5160 u32 cid = elem->message.data.eth_event.echo & BNX2X_SWCID_MASK;
5161 struct bnx2x_vlan_mac_obj *vlan_mac_obj;
5162
5163 /* Always push next commands out, don't wait here */
5164 __set_bit(RAMROD_CONT, &ramrod_flags);
5165
Yuval Mintz86564c32013-01-23 03:21:50 +00005166 switch (le32_to_cpu((__force __le32)elem->message.data.eth_event.echo)
5167 >> BNX2X_SWCID_SHIFT) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005168 case BNX2X_FILTER_MAC_PENDING:
Merav Sicron51c1a582012-03-18 10:33:38 +00005169 DP(BNX2X_MSG_SP, "Got SETUP_MAC completions\n");
Merav Sicron55c11942012-11-07 00:45:48 +00005170 if (CNIC_LOADED(bp) && (cid == BNX2X_ISCSI_ETH_CID(bp)))
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005171 vlan_mac_obj = &bp->iscsi_l2_mac_obj;
5172 else
Barak Witkowski15192a82012-06-19 07:48:28 +00005173 vlan_mac_obj = &bp->sp_objs[cid].mac_obj;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005174
5175 break;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005176 case BNX2X_FILTER_MCAST_PENDING:
Merav Sicron51c1a582012-03-18 10:33:38 +00005177 DP(BNX2X_MSG_SP, "Got SETUP_MCAST completions\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005178 /* This is only relevant for 57710 where multicast MACs are
5179 * configured as unicast MACs using the same ramrod.
5180 */
5181 bnx2x_handle_mcast_eqe(bp);
5182 return;
5183 default:
5184 BNX2X_ERR("Unsupported classification command: %d\n",
5185 elem->message.data.eth_event.echo);
5186 return;
5187 }
5188
5189 rc = vlan_mac_obj->complete(bp, vlan_mac_obj, elem, &ramrod_flags);
5190
5191 if (rc < 0)
5192 BNX2X_ERR("Failed to schedule new commands: %d\n", rc);
5193 else if (rc > 0)
5194 DP(BNX2X_MSG_SP, "Scheduled next pending commands...\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005195}
5196
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005197static void bnx2x_set_iscsi_eth_rx_mode(struct bnx2x *bp, bool start);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005198
Eric Dumazet1191cb82012-04-27 21:39:21 +00005199static void bnx2x_handle_rx_mode_eqe(struct bnx2x *bp)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005200{
5201 netif_addr_lock_bh(bp->dev);
5202
5203 clear_bit(BNX2X_FILTER_RX_MODE_PENDING, &bp->sp_state);
5204
5205 /* Send rx_mode command again if was requested */
5206 if (test_and_clear_bit(BNX2X_FILTER_RX_MODE_SCHED, &bp->sp_state))
5207 bnx2x_set_storm_rx_mode(bp);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005208 else if (test_and_clear_bit(BNX2X_FILTER_ISCSI_ETH_START_SCHED,
5209 &bp->sp_state))
5210 bnx2x_set_iscsi_eth_rx_mode(bp, true);
5211 else if (test_and_clear_bit(BNX2X_FILTER_ISCSI_ETH_STOP_SCHED,
5212 &bp->sp_state))
5213 bnx2x_set_iscsi_eth_rx_mode(bp, false);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005214
5215 netif_addr_unlock_bh(bp->dev);
5216}
5217
Eric Dumazet1191cb82012-04-27 21:39:21 +00005218static void bnx2x_after_afex_vif_lists(struct bnx2x *bp,
Barak Witkowskia3348722012-04-23 03:04:46 +00005219 union event_ring_elem *elem)
5220{
5221 if (elem->message.data.vif_list_event.echo == VIF_LIST_RULE_GET) {
5222 DP(BNX2X_MSG_SP,
5223 "afex: ramrod completed VIF LIST_GET, addrs 0x%x\n",
5224 elem->message.data.vif_list_event.func_bit_map);
5225 bnx2x_fw_command(bp, DRV_MSG_CODE_AFEX_LISTGET_ACK,
5226 elem->message.data.vif_list_event.func_bit_map);
5227 } else if (elem->message.data.vif_list_event.echo ==
5228 VIF_LIST_RULE_SET) {
5229 DP(BNX2X_MSG_SP, "afex: ramrod completed VIF LIST_SET\n");
5230 bnx2x_fw_command(bp, DRV_MSG_CODE_AFEX_LISTSET_ACK, 0);
5231 }
5232}
5233
5234/* called with rtnl_lock */
Eric Dumazet1191cb82012-04-27 21:39:21 +00005235static void bnx2x_after_function_update(struct bnx2x *bp)
Barak Witkowskia3348722012-04-23 03:04:46 +00005236{
5237 int q, rc;
5238 struct bnx2x_fastpath *fp;
5239 struct bnx2x_queue_state_params queue_params = {NULL};
5240 struct bnx2x_queue_update_params *q_update_params =
5241 &queue_params.params.update;
5242
Yuval Mintz2de67432013-01-23 03:21:43 +00005243 /* Send Q update command with afex vlan removal values for all Qs */
Barak Witkowskia3348722012-04-23 03:04:46 +00005244 queue_params.cmd = BNX2X_Q_CMD_UPDATE;
5245
5246 /* set silent vlan removal values according to vlan mode */
5247 __set_bit(BNX2X_Q_UPDATE_SILENT_VLAN_REM_CHNG,
5248 &q_update_params->update_flags);
5249 __set_bit(BNX2X_Q_UPDATE_SILENT_VLAN_REM,
5250 &q_update_params->update_flags);
5251 __set_bit(RAMROD_COMP_WAIT, &queue_params.ramrod_flags);
5252
5253 /* in access mode mark mask and value are 0 to strip all vlans */
5254 if (bp->afex_vlan_mode == FUNC_MF_CFG_AFEX_VLAN_ACCESS_MODE) {
5255 q_update_params->silent_removal_value = 0;
5256 q_update_params->silent_removal_mask = 0;
5257 } else {
5258 q_update_params->silent_removal_value =
5259 (bp->afex_def_vlan_tag & VLAN_VID_MASK);
5260 q_update_params->silent_removal_mask = VLAN_VID_MASK;
5261 }
5262
5263 for_each_eth_queue(bp, q) {
5264 /* Set the appropriate Queue object */
5265 fp = &bp->fp[q];
Barak Witkowski15192a82012-06-19 07:48:28 +00005266 queue_params.q_obj = &bnx2x_sp_obj(bp, fp).q_obj;
Barak Witkowskia3348722012-04-23 03:04:46 +00005267
5268 /* send the ramrod */
5269 rc = bnx2x_queue_state_change(bp, &queue_params);
5270 if (rc < 0)
5271 BNX2X_ERR("Failed to config silent vlan rem for Q %d\n",
5272 q);
5273 }
5274
Yuval Mintzfea75642013-04-10 13:34:39 +03005275 if (!NO_FCOE(bp) && CNIC_ENABLED(bp)) {
Merav Sicron65565882012-06-19 07:48:26 +00005276 fp = &bp->fp[FCOE_IDX(bp)];
Barak Witkowski15192a82012-06-19 07:48:28 +00005277 queue_params.q_obj = &bnx2x_sp_obj(bp, fp).q_obj;
Barak Witkowskia3348722012-04-23 03:04:46 +00005278
5279 /* clear pending completion bit */
5280 __clear_bit(RAMROD_COMP_WAIT, &queue_params.ramrod_flags);
5281
5282 /* mark latest Q bit */
Peter Zijlstra4e857c52014-03-17 18:06:10 +01005283 smp_mb__before_atomic();
Barak Witkowskia3348722012-04-23 03:04:46 +00005284 set_bit(BNX2X_AFEX_FCOE_Q_UPDATE_PENDING, &bp->sp_state);
Peter Zijlstra4e857c52014-03-17 18:06:10 +01005285 smp_mb__after_atomic();
Barak Witkowskia3348722012-04-23 03:04:46 +00005286
5287 /* send Q update ramrod for FCoE Q */
5288 rc = bnx2x_queue_state_change(bp, &queue_params);
5289 if (rc < 0)
5290 BNX2X_ERR("Failed to config silent vlan rem for Q %d\n",
5291 q);
5292 } else {
5293 /* If no FCoE ring - ACK MCP now */
5294 bnx2x_link_report(bp);
5295 bnx2x_fw_command(bp, DRV_MSG_CODE_AFEX_VIFSET_ACK, 0);
5296 }
Barak Witkowskia3348722012-04-23 03:04:46 +00005297}
5298
Eric Dumazet1191cb82012-04-27 21:39:21 +00005299static struct bnx2x_queue_sp_obj *bnx2x_cid_to_q_obj(
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005300 struct bnx2x *bp, u32 cid)
5301{
Joe Perches94f05b02011-08-14 12:16:20 +00005302 DP(BNX2X_MSG_SP, "retrieving fp from cid %d\n", cid);
Merav Sicron55c11942012-11-07 00:45:48 +00005303
5304 if (CNIC_LOADED(bp) && (cid == BNX2X_FCOE_ETH_CID(bp)))
Barak Witkowski15192a82012-06-19 07:48:28 +00005305 return &bnx2x_fcoe_sp_obj(bp, q_obj);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005306 else
Barak Witkowski15192a82012-06-19 07:48:28 +00005307 return &bp->sp_objs[CID_TO_FP(cid, bp)].q_obj;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005308}
5309
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005310static void bnx2x_eq_int(struct bnx2x *bp)
5311{
5312 u16 hw_cons, sw_cons, sw_prod;
5313 union event_ring_elem *elem;
Merav Sicron55c11942012-11-07 00:45:48 +00005314 u8 echo;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005315 u32 cid;
5316 u8 opcode;
Ariel Eliorfd1fc792013-01-01 05:22:33 +00005317 int rc, spqe_cnt = 0;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005318 struct bnx2x_queue_sp_obj *q_obj;
5319 struct bnx2x_func_sp_obj *f_obj = &bp->func_obj;
5320 struct bnx2x_raw_obj *rss_raw = &bp->rss_conf_obj.raw;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005321
5322 hw_cons = le16_to_cpu(*bp->eq_cons_sb);
5323
5324 /* The hw_cos range is 1-255, 257 - the sw_cons range is 0-254, 256.
Yuval Mintz16a5fd92013-06-02 00:06:18 +00005325 * when we get the next-page we need to adjust so the loop
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005326 * condition below will be met. The next element is the size of a
5327 * regular element and hence incrementing by 1
5328 */
5329 if ((hw_cons & EQ_DESC_MAX_PAGE) == EQ_DESC_MAX_PAGE)
5330 hw_cons++;
5331
Lucas De Marchi25985ed2011-03-30 22:57:33 -03005332 /* This function may never run in parallel with itself for a
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005333 * specific bp, thus there is no need in "paired" read memory
5334 * barrier here.
5335 */
5336 sw_cons = bp->eq_cons;
5337 sw_prod = bp->eq_prod;
5338
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00005339 DP(BNX2X_MSG_SP, "EQ: hw_cons %u sw_cons %u bp->eq_spq_left %x\n",
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08005340 hw_cons, sw_cons, atomic_read(&bp->eq_spq_left));
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005341
5342 for (; sw_cons != hw_cons;
5343 sw_prod = NEXT_EQ_IDX(sw_prod), sw_cons = NEXT_EQ_IDX(sw_cons)) {
5344
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005345 elem = &bp->eq_ring[EQ_DESC(sw_cons)];
5346
Ariel Eliorfd1fc792013-01-01 05:22:33 +00005347 rc = bnx2x_iov_eq_sp_event(bp, elem);
5348 if (!rc) {
5349 DP(BNX2X_MSG_IOV, "bnx2x_iov_eq_sp_event returned %d\n",
5350 rc);
5351 goto next_spqe;
5352 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005353
Yuval Mintz86564c32013-01-23 03:21:50 +00005354 /* elem CID originates from FW; actually LE */
5355 cid = SW_CID((__force __le32)
5356 elem->message.data.cfc_del_event.cid);
5357 opcode = elem->message.opcode;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005358
5359 /* handle eq element */
5360 switch (opcode) {
Ariel Eliorfd1fc792013-01-01 05:22:33 +00005361 case EVENT_RING_OPCODE_VF_PF_CHANNEL:
Yuval Mintz370d4a22014-03-23 18:12:24 +02005362 bnx2x_vf_mbx_schedule(bp,
5363 &elem->message.data.vf_pf_event);
Ariel Eliorfd1fc792013-01-01 05:22:33 +00005364 continue;
5365
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005366 case EVENT_RING_OPCODE_STAT_QUERY:
Yuval Mintz76ca70f2014-02-12 18:19:49 +02005367 DP_AND((BNX2X_MSG_SP | BNX2X_MSG_STATS),
5368 "got statistics comp event %d\n",
5369 bp->stats_comp++);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005370 /* nothing to do with stats comp */
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00005371 goto next_spqe;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005372
5373 case EVENT_RING_OPCODE_CFC_DEL:
5374 /* handle according to cid range */
5375 /*
5376 * we may want to verify here that the bp state is
5377 * HALTING
5378 */
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00005379 DP(BNX2X_MSG_SP,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005380 "got delete ramrod for MULTI[%d]\n", cid);
Merav Sicron55c11942012-11-07 00:45:48 +00005381
5382 if (CNIC_LOADED(bp) &&
5383 !bnx2x_cnic_handle_cfc_del(bp, cid, elem))
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005384 goto next_spqe;
Merav Sicron55c11942012-11-07 00:45:48 +00005385
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005386 q_obj = bnx2x_cid_to_q_obj(bp, cid);
5387
5388 if (q_obj->complete_cmd(bp, q_obj, BNX2X_Q_CMD_CFC_DEL))
5389 break;
5390
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005391 goto next_spqe;
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00005392
5393 case EVENT_RING_OPCODE_STOP_TRAFFIC:
Merav Sicron51c1a582012-03-18 10:33:38 +00005394 DP(BNX2X_MSG_SP | BNX2X_MSG_DCB, "got STOP TRAFFIC\n");
Dmitry Kravkov6ffa39f2013-11-17 08:59:29 +02005395 bnx2x_dcbx_set_params(bp, BNX2X_DCBX_STATE_TX_PAUSED);
Dmitry Kravkov6debea82011-07-19 01:42:04 +00005396 if (f_obj->complete_cmd(bp, f_obj,
5397 BNX2X_F_CMD_TX_STOP))
5398 break;
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00005399 goto next_spqe;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005400
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00005401 case EVENT_RING_OPCODE_START_TRAFFIC:
Merav Sicron51c1a582012-03-18 10:33:38 +00005402 DP(BNX2X_MSG_SP | BNX2X_MSG_DCB, "got START TRAFFIC\n");
Dmitry Kravkov6ffa39f2013-11-17 08:59:29 +02005403 bnx2x_dcbx_set_params(bp, BNX2X_DCBX_STATE_TX_RELEASED);
Dmitry Kravkov6debea82011-07-19 01:42:04 +00005404 if (f_obj->complete_cmd(bp, f_obj,
5405 BNX2X_F_CMD_TX_START))
5406 break;
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00005407 goto next_spqe;
Merav Sicron55c11942012-11-07 00:45:48 +00005408
Barak Witkowskia3348722012-04-23 03:04:46 +00005409 case EVENT_RING_OPCODE_FUNCTION_UPDATE:
Merav Sicron55c11942012-11-07 00:45:48 +00005410 echo = elem->message.data.function_update_event.echo;
5411 if (echo == SWITCH_UPDATE) {
5412 DP(BNX2X_MSG_SP | NETIF_MSG_IFUP,
5413 "got FUNC_SWITCH_UPDATE ramrod\n");
5414 if (f_obj->complete_cmd(
5415 bp, f_obj, BNX2X_F_CMD_SWITCH_UPDATE))
5416 break;
Barak Witkowskia3348722012-04-23 03:04:46 +00005417
Merav Sicron55c11942012-11-07 00:45:48 +00005418 } else {
Yuval Mintz230bb0f2014-02-12 18:19:56 +02005419 int cmd = BNX2X_SP_RTNL_AFEX_F_UPDATE;
5420
Merav Sicron55c11942012-11-07 00:45:48 +00005421 DP(BNX2X_MSG_SP | BNX2X_MSG_MCP,
5422 "AFEX: ramrod completed FUNCTION_UPDATE\n");
5423 f_obj->complete_cmd(bp, f_obj,
5424 BNX2X_F_CMD_AFEX_UPDATE);
Barak Witkowskia3348722012-04-23 03:04:46 +00005425
Merav Sicron55c11942012-11-07 00:45:48 +00005426 /* We will perform the Queues update from
5427 * sp_rtnl task as all Queue SP operations
5428 * should run under rtnl_lock.
5429 */
Yuval Mintz230bb0f2014-02-12 18:19:56 +02005430 bnx2x_schedule_sp_rtnl(bp, cmd, 0);
Merav Sicron55c11942012-11-07 00:45:48 +00005431 }
5432
Barak Witkowskia3348722012-04-23 03:04:46 +00005433 goto next_spqe;
5434
5435 case EVENT_RING_OPCODE_AFEX_VIF_LISTS:
5436 f_obj->complete_cmd(bp, f_obj,
5437 BNX2X_F_CMD_AFEX_VIFLISTS);
5438 bnx2x_after_afex_vif_lists(bp, elem);
5439 goto next_spqe;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005440 case EVENT_RING_OPCODE_FUNCTION_START:
Merav Sicron51c1a582012-03-18 10:33:38 +00005441 DP(BNX2X_MSG_SP | NETIF_MSG_IFUP,
5442 "got FUNC_START ramrod\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005443 if (f_obj->complete_cmd(bp, f_obj, BNX2X_F_CMD_START))
5444 break;
5445
5446 goto next_spqe;
5447
5448 case EVENT_RING_OPCODE_FUNCTION_STOP:
Merav Sicron51c1a582012-03-18 10:33:38 +00005449 DP(BNX2X_MSG_SP | NETIF_MSG_IFUP,
5450 "got FUNC_STOP ramrod\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005451 if (f_obj->complete_cmd(bp, f_obj, BNX2X_F_CMD_STOP))
5452 break;
5453
5454 goto next_spqe;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005455 }
5456
5457 switch (opcode | bp->state) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005458 case (EVENT_RING_OPCODE_RSS_UPDATE_RULES |
5459 BNX2X_STATE_OPEN):
5460 case (EVENT_RING_OPCODE_RSS_UPDATE_RULES |
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005461 BNX2X_STATE_OPENING_WAIT4_PORT):
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005462 cid = elem->message.data.eth_event.echo &
5463 BNX2X_SWCID_MASK;
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00005464 DP(BNX2X_MSG_SP, "got RSS_UPDATE ramrod. CID %d\n",
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005465 cid);
5466 rss_raw->clear_pending(rss_raw);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005467 break;
5468
5469 case (EVENT_RING_OPCODE_SET_MAC | BNX2X_STATE_OPEN):
5470 case (EVENT_RING_OPCODE_SET_MAC | BNX2X_STATE_DIAG):
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005471 case (EVENT_RING_OPCODE_SET_MAC |
5472 BNX2X_STATE_CLOSING_WAIT4_HALT):
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005473 case (EVENT_RING_OPCODE_CLASSIFICATION_RULES |
5474 BNX2X_STATE_OPEN):
5475 case (EVENT_RING_OPCODE_CLASSIFICATION_RULES |
5476 BNX2X_STATE_DIAG):
5477 case (EVENT_RING_OPCODE_CLASSIFICATION_RULES |
5478 BNX2X_STATE_CLOSING_WAIT4_HALT):
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00005479 DP(BNX2X_MSG_SP, "got (un)set mac ramrod\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005480 bnx2x_handle_classification_eqe(bp, elem);
5481 break;
5482
5483 case (EVENT_RING_OPCODE_MULTICAST_RULES |
5484 BNX2X_STATE_OPEN):
5485 case (EVENT_RING_OPCODE_MULTICAST_RULES |
5486 BNX2X_STATE_DIAG):
5487 case (EVENT_RING_OPCODE_MULTICAST_RULES |
5488 BNX2X_STATE_CLOSING_WAIT4_HALT):
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00005489 DP(BNX2X_MSG_SP, "got mcast ramrod\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005490 bnx2x_handle_mcast_eqe(bp);
5491 break;
5492
5493 case (EVENT_RING_OPCODE_FILTERS_RULES |
5494 BNX2X_STATE_OPEN):
5495 case (EVENT_RING_OPCODE_FILTERS_RULES |
5496 BNX2X_STATE_DIAG):
5497 case (EVENT_RING_OPCODE_FILTERS_RULES |
5498 BNX2X_STATE_CLOSING_WAIT4_HALT):
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00005499 DP(BNX2X_MSG_SP, "got rx_mode ramrod\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005500 bnx2x_handle_rx_mode_eqe(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005501 break;
5502 default:
5503 /* unknown event log error and continue */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005504 BNX2X_ERR("Unknown EQ event %d, bp->state 0x%x\n",
5505 elem->message.opcode, bp->state);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005506 }
5507next_spqe:
5508 spqe_cnt++;
5509 } /* for */
5510
Peter Zijlstra4e857c52014-03-17 18:06:10 +01005511 smp_mb__before_atomic();
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08005512 atomic_add(spqe_cnt, &bp->eq_spq_left);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005513
5514 bp->eq_cons = sw_cons;
5515 bp->eq_prod = sw_prod;
5516 /* Make sure that above mem writes were issued towards the memory */
5517 smp_wmb();
5518
5519 /* update producer */
5520 bnx2x_update_eq_prod(bp, bp->eq_prod);
5521}
5522
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005523static void bnx2x_sp_task(struct work_struct *work)
5524{
Eilon Greenstein1cf167f2009-01-14 21:22:18 -08005525 struct bnx2x *bp = container_of(work, struct bnx2x, sp_task.work);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005526
Ariel Eliorfd1fc792013-01-01 05:22:33 +00005527 DP(BNX2X_MSG_SP, "sp task invoked\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005528
Yuval Mintz16a5fd92013-06-02 00:06:18 +00005529 /* make sure the atomic interrupt_occurred has been written */
Ariel Eliorfd1fc792013-01-01 05:22:33 +00005530 smp_rmb();
5531 if (atomic_read(&bp->interrupt_occurred)) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005532
Ariel Eliorfd1fc792013-01-01 05:22:33 +00005533 /* what work needs to be performed? */
5534 u16 status = bnx2x_update_dsb_idx(bp);
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00005535
Ariel Eliorfd1fc792013-01-01 05:22:33 +00005536 DP(BNX2X_MSG_SP, "status %x\n", status);
5537 DP(BNX2X_MSG_SP, "setting interrupt_occurred to 0\n");
5538 atomic_set(&bp->interrupt_occurred, 0);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005539
Ariel Eliorfd1fc792013-01-01 05:22:33 +00005540 /* HW attentions */
5541 if (status & BNX2X_DEF_SB_ATT_IDX) {
5542 bnx2x_attn_int(bp);
5543 status &= ~BNX2X_DEF_SB_ATT_IDX;
Vladislav Zolotarov019dbb42011-07-19 01:43:25 +00005544 }
Merav Sicron55c11942012-11-07 00:45:48 +00005545
Ariel Eliorfd1fc792013-01-01 05:22:33 +00005546 /* SP events: STAT_QUERY and others */
5547 if (status & BNX2X_DEF_SB_IDX) {
5548 struct bnx2x_fastpath *fp = bnx2x_fcoe_fp(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005549
Ariel Eliorfd1fc792013-01-01 05:22:33 +00005550 if (FCOE_INIT(bp) &&
5551 (bnx2x_has_rx_work(fp) || bnx2x_has_tx_work(fp))) {
5552 /* Prevent local bottom-halves from running as
5553 * we are going to change the local NAPI list.
5554 */
5555 local_bh_disable();
5556 napi_schedule(&bnx2x_fcoe(bp, napi));
5557 local_bh_enable();
5558 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005559
Ariel Eliorfd1fc792013-01-01 05:22:33 +00005560 /* Handle EQ completions */
5561 bnx2x_eq_int(bp);
5562 bnx2x_ack_sb(bp, bp->igu_dsb_id, USTORM_ID,
5563 le16_to_cpu(bp->def_idx), IGU_INT_NOP, 1);
5564
5565 status &= ~BNX2X_DEF_SB_IDX;
5566 }
5567
5568 /* if status is non zero then perhaps something went wrong */
5569 if (unlikely(status))
5570 DP(BNX2X_MSG_SP,
5571 "got an unknown interrupt! (status 0x%x)\n", status);
5572
5573 /* ack status block only if something was actually handled */
5574 bnx2x_ack_sb(bp, bp->igu_dsb_id, ATTENTION_ID,
5575 le16_to_cpu(bp->def_att_idx), IGU_INT_ENABLE, 1);
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00005576 }
5577
Barak Witkowskia3348722012-04-23 03:04:46 +00005578 /* afex - poll to check if VIFSET_ACK should be sent to MFW */
5579 if (test_and_clear_bit(BNX2X_AFEX_PENDING_VIFSET_MCP_ACK,
5580 &bp->sp_state)) {
5581 bnx2x_link_report(bp);
5582 bnx2x_fw_command(bp, DRV_MSG_CODE_AFEX_VIFSET_ACK, 0);
5583 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005584}
5585
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00005586irqreturn_t bnx2x_msix_sp_int(int irq, void *dev_instance)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005587{
5588 struct net_device *dev = dev_instance;
5589 struct bnx2x *bp = netdev_priv(dev);
5590
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005591 bnx2x_ack_sb(bp, bp->igu_dsb_id, USTORM_ID, 0,
5592 IGU_INT_DISABLE, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005593
5594#ifdef BNX2X_STOP_ON_ERROR
5595 if (unlikely(bp->panic))
5596 return IRQ_HANDLED;
5597#endif
5598
Merav Sicron55c11942012-11-07 00:45:48 +00005599 if (CNIC_LOADED(bp)) {
Michael Chan993ac7b2009-10-10 13:46:56 +00005600 struct cnic_ops *c_ops;
5601
5602 rcu_read_lock();
5603 c_ops = rcu_dereference(bp->cnic_ops);
5604 if (c_ops)
5605 c_ops->cnic_handler(bp->cnic_data, NULL);
5606 rcu_read_unlock();
5607 }
Merav Sicron55c11942012-11-07 00:45:48 +00005608
Ariel Eliorfd1fc792013-01-01 05:22:33 +00005609 /* schedule sp task to perform default status block work, ack
5610 * attentions and enable interrupts.
5611 */
5612 bnx2x_schedule_sp_task(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005613
5614 return IRQ_HANDLED;
5615}
5616
5617/* end of slow path */
5618
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005619void bnx2x_drv_pulse(struct bnx2x *bp)
5620{
5621 SHMEM_WR(bp, func_mb[BP_FW_MB_IDX(bp)].drv_pulse_mb,
5622 bp->fw_drv_pulse_wr_seq);
5623}
5624
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005625static void bnx2x_timer(unsigned long data)
5626{
5627 struct bnx2x *bp = (struct bnx2x *) data;
5628
5629 if (!netif_running(bp->dev))
5630 return;
5631
Ariel Elior67c431a2013-01-01 05:22:36 +00005632 if (IS_PF(bp) &&
5633 !BP_NOMCP(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005634 int mb_idx = BP_FW_MB_IDX(bp);
Eilon Greenstein4c868662013-09-23 10:12:50 +03005635 u16 drv_pulse;
5636 u16 mcp_pulse;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005637
5638 ++bp->fw_drv_pulse_wr_seq;
5639 bp->fw_drv_pulse_wr_seq &= DRV_PULSE_SEQ_MASK;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005640 drv_pulse = bp->fw_drv_pulse_wr_seq;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005641 bnx2x_drv_pulse(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005642
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005643 mcp_pulse = (SHMEM_RD(bp, func_mb[mb_idx].mcp_pulse_mb) &
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005644 MCP_PULSE_SEQ_MASK);
5645 /* The delta between driver pulse and mcp response
Eilon Greenstein4c868662013-09-23 10:12:50 +03005646 * should not get too big. If the MFW is more than 5 pulses
5647 * behind, we should worry about it enough to generate an error
5648 * log.
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005649 */
Eilon Greenstein4c868662013-09-23 10:12:50 +03005650 if (((drv_pulse - mcp_pulse) & MCP_PULSE_SEQ_MASK) > 5)
5651 BNX2X_ERR("MFW seems hanged: drv_pulse (0x%x) != mcp_pulse (0x%x)\n",
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005652 drv_pulse, mcp_pulse);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005653 }
5654
Eilon Greensteinf34d28e2009-10-15 00:18:08 -07005655 if (bp->state == BNX2X_STATE_OPEN)
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07005656 bnx2x_stats_handle(bp, STATS_EVENT_UPDATE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005657
Ariel Eliorabc5a022013-01-01 05:22:43 +00005658 /* sample pf vf bulletin board for new posts from pf */
Yuval Mintz371734882013-06-24 11:04:10 +03005659 if (IS_VF(bp))
5660 bnx2x_timer_sriov(bp);
Ariel Elior78c3bcc2013-06-20 17:39:08 +03005661
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005662 mod_timer(&bp->timer, jiffies + bp->current_interval);
5663}
5664
5665/* end of Statistics */
5666
5667/* nic init */
5668
5669/*
5670 * nic init service functions
5671 */
5672
Eric Dumazet1191cb82012-04-27 21:39:21 +00005673static void bnx2x_fill(struct bnx2x *bp, u32 addr, int fill, u32 len)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005674{
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005675 u32 i;
5676 if (!(len%4) && !(addr%4))
5677 for (i = 0; i < len; i += 4)
5678 REG_WR(bp, addr + i, fill);
5679 else
5680 for (i = 0; i < len; i++)
5681 REG_WR8(bp, addr + i, fill);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005682}
5683
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005684/* helper: writes FP SP data to FW - data_size in dwords */
Eric Dumazet1191cb82012-04-27 21:39:21 +00005685static void bnx2x_wr_fp_sb_data(struct bnx2x *bp,
5686 int fw_sb_id,
5687 u32 *sb_data_p,
5688 u32 data_size)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005689{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005690 int index;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005691 for (index = 0; index < data_size; index++)
5692 REG_WR(bp, BAR_CSTRORM_INTMEM +
5693 CSTORM_STATUS_BLOCK_DATA_OFFSET(fw_sb_id) +
5694 sizeof(u32)*index,
5695 *(sb_data_p + index));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005696}
5697
Eric Dumazet1191cb82012-04-27 21:39:21 +00005698static void bnx2x_zero_fp_sb(struct bnx2x *bp, int fw_sb_id)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005699{
5700 u32 *sb_data_p;
5701 u32 data_size = 0;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005702 struct hc_status_block_data_e2 sb_data_e2;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005703 struct hc_status_block_data_e1x sb_data_e1x;
5704
5705 /* disable the function first */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005706 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005707 memset(&sb_data_e2, 0, sizeof(struct hc_status_block_data_e2));
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005708 sb_data_e2.common.state = SB_DISABLED;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005709 sb_data_e2.common.p_func.vf_valid = false;
5710 sb_data_p = (u32 *)&sb_data_e2;
5711 data_size = sizeof(struct hc_status_block_data_e2)/sizeof(u32);
5712 } else {
5713 memset(&sb_data_e1x, 0,
5714 sizeof(struct hc_status_block_data_e1x));
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005715 sb_data_e1x.common.state = SB_DISABLED;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005716 sb_data_e1x.common.p_func.vf_valid = false;
5717 sb_data_p = (u32 *)&sb_data_e1x;
5718 data_size = sizeof(struct hc_status_block_data_e1x)/sizeof(u32);
5719 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005720 bnx2x_wr_fp_sb_data(bp, fw_sb_id, sb_data_p, data_size);
5721
5722 bnx2x_fill(bp, BAR_CSTRORM_INTMEM +
5723 CSTORM_STATUS_BLOCK_OFFSET(fw_sb_id), 0,
5724 CSTORM_STATUS_BLOCK_SIZE);
5725 bnx2x_fill(bp, BAR_CSTRORM_INTMEM +
5726 CSTORM_SYNC_BLOCK_OFFSET(fw_sb_id), 0,
5727 CSTORM_SYNC_BLOCK_SIZE);
5728}
5729
5730/* helper: writes SP SB data to FW */
Eric Dumazet1191cb82012-04-27 21:39:21 +00005731static void bnx2x_wr_sp_sb_data(struct bnx2x *bp,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005732 struct hc_sp_status_block_data *sp_sb_data)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005733{
5734 int func = BP_FUNC(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005735 int i;
5736 for (i = 0; i < sizeof(struct hc_sp_status_block_data)/sizeof(u32); i++)
5737 REG_WR(bp, BAR_CSTRORM_INTMEM +
5738 CSTORM_SP_STATUS_BLOCK_DATA_OFFSET(func) +
5739 i*sizeof(u32),
5740 *((u32 *)sp_sb_data + i));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005741}
5742
Eric Dumazet1191cb82012-04-27 21:39:21 +00005743static void bnx2x_zero_sp_sb(struct bnx2x *bp)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005744{
5745 int func = BP_FUNC(bp);
5746 struct hc_sp_status_block_data sp_sb_data;
5747 memset(&sp_sb_data, 0, sizeof(struct hc_sp_status_block_data));
5748
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005749 sp_sb_data.state = SB_DISABLED;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005750 sp_sb_data.p_func.vf_valid = false;
5751
5752 bnx2x_wr_sp_sb_data(bp, &sp_sb_data);
5753
5754 bnx2x_fill(bp, BAR_CSTRORM_INTMEM +
5755 CSTORM_SP_STATUS_BLOCK_OFFSET(func), 0,
5756 CSTORM_SP_STATUS_BLOCK_SIZE);
5757 bnx2x_fill(bp, BAR_CSTRORM_INTMEM +
5758 CSTORM_SP_SYNC_BLOCK_OFFSET(func), 0,
5759 CSTORM_SP_SYNC_BLOCK_SIZE);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005760}
5761
Eric Dumazet1191cb82012-04-27 21:39:21 +00005762static void bnx2x_setup_ndsb_state_machine(struct hc_status_block_sm *hc_sm,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005763 int igu_sb_id, int igu_seg_id)
5764{
5765 hc_sm->igu_sb_id = igu_sb_id;
5766 hc_sm->igu_seg_id = igu_seg_id;
5767 hc_sm->timer_value = 0xFF;
5768 hc_sm->time_to_expire = 0xFFFFFFFF;
5769}
5770
David S. Miller8decf862011-09-22 03:23:13 -04005771/* allocates state machine ids. */
Eric Dumazet1191cb82012-04-27 21:39:21 +00005772static void bnx2x_map_sb_state_machines(struct hc_index_data *index_data)
David S. Miller8decf862011-09-22 03:23:13 -04005773{
5774 /* zero out state machine indices */
5775 /* rx indices */
5776 index_data[HC_INDEX_ETH_RX_CQ_CONS].flags &= ~HC_INDEX_DATA_SM_ID;
5777
5778 /* tx indices */
5779 index_data[HC_INDEX_OOO_TX_CQ_CONS].flags &= ~HC_INDEX_DATA_SM_ID;
5780 index_data[HC_INDEX_ETH_TX_CQ_CONS_COS0].flags &= ~HC_INDEX_DATA_SM_ID;
5781 index_data[HC_INDEX_ETH_TX_CQ_CONS_COS1].flags &= ~HC_INDEX_DATA_SM_ID;
5782 index_data[HC_INDEX_ETH_TX_CQ_CONS_COS2].flags &= ~HC_INDEX_DATA_SM_ID;
5783
5784 /* map indices */
5785 /* rx indices */
5786 index_data[HC_INDEX_ETH_RX_CQ_CONS].flags |=
5787 SM_RX_ID << HC_INDEX_DATA_SM_ID_SHIFT;
5788
5789 /* tx indices */
5790 index_data[HC_INDEX_OOO_TX_CQ_CONS].flags |=
5791 SM_TX_ID << HC_INDEX_DATA_SM_ID_SHIFT;
5792 index_data[HC_INDEX_ETH_TX_CQ_CONS_COS0].flags |=
5793 SM_TX_ID << HC_INDEX_DATA_SM_ID_SHIFT;
5794 index_data[HC_INDEX_ETH_TX_CQ_CONS_COS1].flags |=
5795 SM_TX_ID << HC_INDEX_DATA_SM_ID_SHIFT;
5796 index_data[HC_INDEX_ETH_TX_CQ_CONS_COS2].flags |=
5797 SM_TX_ID << HC_INDEX_DATA_SM_ID_SHIFT;
5798}
5799
Ariel Eliorb93288d2013-01-01 05:22:35 +00005800void bnx2x_init_sb(struct bnx2x *bp, dma_addr_t mapping, int vfid,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005801 u8 vf_valid, int fw_sb_id, int igu_sb_id)
5802{
5803 int igu_seg_id;
5804
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005805 struct hc_status_block_data_e2 sb_data_e2;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005806 struct hc_status_block_data_e1x sb_data_e1x;
5807 struct hc_status_block_sm *hc_sm_p;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005808 int data_size;
5809 u32 *sb_data_p;
5810
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005811 if (CHIP_INT_MODE_IS_BC(bp))
5812 igu_seg_id = HC_SEG_ACCESS_NORM;
5813 else
5814 igu_seg_id = IGU_SEG_ACCESS_NORM;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005815
5816 bnx2x_zero_fp_sb(bp, fw_sb_id);
5817
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005818 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005819 memset(&sb_data_e2, 0, sizeof(struct hc_status_block_data_e2));
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005820 sb_data_e2.common.state = SB_ENABLED;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005821 sb_data_e2.common.p_func.pf_id = BP_FUNC(bp);
5822 sb_data_e2.common.p_func.vf_id = vfid;
5823 sb_data_e2.common.p_func.vf_valid = vf_valid;
5824 sb_data_e2.common.p_func.vnic_id = BP_VN(bp);
5825 sb_data_e2.common.same_igu_sb_1b = true;
5826 sb_data_e2.common.host_sb_addr.hi = U64_HI(mapping);
5827 sb_data_e2.common.host_sb_addr.lo = U64_LO(mapping);
5828 hc_sm_p = sb_data_e2.common.state_machine;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005829 sb_data_p = (u32 *)&sb_data_e2;
5830 data_size = sizeof(struct hc_status_block_data_e2)/sizeof(u32);
David S. Miller8decf862011-09-22 03:23:13 -04005831 bnx2x_map_sb_state_machines(sb_data_e2.index_data);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005832 } else {
5833 memset(&sb_data_e1x, 0,
5834 sizeof(struct hc_status_block_data_e1x));
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005835 sb_data_e1x.common.state = SB_ENABLED;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005836 sb_data_e1x.common.p_func.pf_id = BP_FUNC(bp);
5837 sb_data_e1x.common.p_func.vf_id = 0xff;
5838 sb_data_e1x.common.p_func.vf_valid = false;
5839 sb_data_e1x.common.p_func.vnic_id = BP_VN(bp);
5840 sb_data_e1x.common.same_igu_sb_1b = true;
5841 sb_data_e1x.common.host_sb_addr.hi = U64_HI(mapping);
5842 sb_data_e1x.common.host_sb_addr.lo = U64_LO(mapping);
5843 hc_sm_p = sb_data_e1x.common.state_machine;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005844 sb_data_p = (u32 *)&sb_data_e1x;
5845 data_size = sizeof(struct hc_status_block_data_e1x)/sizeof(u32);
David S. Miller8decf862011-09-22 03:23:13 -04005846 bnx2x_map_sb_state_machines(sb_data_e1x.index_data);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005847 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005848
5849 bnx2x_setup_ndsb_state_machine(&hc_sm_p[SM_RX_ID],
5850 igu_sb_id, igu_seg_id);
5851 bnx2x_setup_ndsb_state_machine(&hc_sm_p[SM_TX_ID],
5852 igu_sb_id, igu_seg_id);
5853
Merav Sicron51c1a582012-03-18 10:33:38 +00005854 DP(NETIF_MSG_IFUP, "Init FW SB %d\n", fw_sb_id);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005855
Yuval Mintz86564c32013-01-23 03:21:50 +00005856 /* write indices to HW - PCI guarantees endianity of regpairs */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005857 bnx2x_wr_fp_sb_data(bp, fw_sb_id, sb_data_p, data_size);
5858}
5859
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005860static void bnx2x_update_coalesce_sb(struct bnx2x *bp, u8 fw_sb_id,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005861 u16 tx_usec, u16 rx_usec)
5862{
Ariel Elior6383c0b2011-07-14 08:31:57 +00005863 bnx2x_update_coalesce_sb_index(bp, fw_sb_id, HC_INDEX_ETH_RX_CQ_CONS,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005864 false, rx_usec);
Ariel Elior6383c0b2011-07-14 08:31:57 +00005865 bnx2x_update_coalesce_sb_index(bp, fw_sb_id,
5866 HC_INDEX_ETH_TX_CQ_CONS_COS0, false,
5867 tx_usec);
5868 bnx2x_update_coalesce_sb_index(bp, fw_sb_id,
5869 HC_INDEX_ETH_TX_CQ_CONS_COS1, false,
5870 tx_usec);
5871 bnx2x_update_coalesce_sb_index(bp, fw_sb_id,
5872 HC_INDEX_ETH_TX_CQ_CONS_COS2, false,
5873 tx_usec);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005874}
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005875
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005876static void bnx2x_init_def_sb(struct bnx2x *bp)
5877{
5878 struct host_sp_status_block *def_sb = bp->def_status_blk;
5879 dma_addr_t mapping = bp->def_status_blk_mapping;
5880 int igu_sp_sb_index;
5881 int igu_seg_id;
5882 int port = BP_PORT(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005883 int func = BP_FUNC(bp);
David S. Miller88c51002011-10-07 13:38:43 -04005884 int reg_offset, reg_offset_en5;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005885 u64 section;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005886 int index;
5887 struct hc_sp_status_block_data sp_sb_data;
5888 memset(&sp_sb_data, 0, sizeof(struct hc_sp_status_block_data));
5889
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005890 if (CHIP_INT_MODE_IS_BC(bp)) {
5891 igu_sp_sb_index = DEF_SB_IGU_ID;
5892 igu_seg_id = HC_SEG_ACCESS_DEF;
5893 } else {
5894 igu_sp_sb_index = bp->igu_dsb_id;
5895 igu_seg_id = IGU_SEG_ACCESS_DEF;
5896 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005897
5898 /* ATTN */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005899 section = ((u64)mapping) + offsetof(struct host_sp_status_block,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005900 atten_status_block);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005901 def_sb->atten_status_block.status_block_id = igu_sp_sb_index;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005902
Eliezer Tamir49d66772008-02-28 11:53:13 -08005903 bp->attn_state = 0;
5904
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005905 reg_offset = (port ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_0 :
5906 MISC_REG_AEU_ENABLE1_FUNC_0_OUT_0);
David S. Miller88c51002011-10-07 13:38:43 -04005907 reg_offset_en5 = (port ? MISC_REG_AEU_ENABLE5_FUNC_1_OUT_0 :
5908 MISC_REG_AEU_ENABLE5_FUNC_0_OUT_0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005909 for (index = 0; index < MAX_DYNAMIC_ATTN_GRPS; index++) {
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005910 int sindex;
5911 /* take care of sig[0]..sig[4] */
5912 for (sindex = 0; sindex < 4; sindex++)
5913 bp->attn_group[index].sig[sindex] =
5914 REG_RD(bp, reg_offset + sindex*0x4 + 0x10*index);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005915
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005916 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005917 /*
5918 * enable5 is separate from the rest of the registers,
5919 * and therefore the address skip is 4
5920 * and not 16 between the different groups
5921 */
5922 bp->attn_group[index].sig[4] = REG_RD(bp,
David S. Miller88c51002011-10-07 13:38:43 -04005923 reg_offset_en5 + 0x4*index);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005924 else
5925 bp->attn_group[index].sig[4] = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005926 }
5927
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005928 if (bp->common.int_block == INT_BLOCK_HC) {
5929 reg_offset = (port ? HC_REG_ATTN_MSG1_ADDR_L :
5930 HC_REG_ATTN_MSG0_ADDR_L);
5931
5932 REG_WR(bp, reg_offset, U64_LO(section));
5933 REG_WR(bp, reg_offset + 4, U64_HI(section));
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005934 } else if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005935 REG_WR(bp, IGU_REG_ATTN_MSG_ADDR_L, U64_LO(section));
5936 REG_WR(bp, IGU_REG_ATTN_MSG_ADDR_H, U64_HI(section));
5937 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005938
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005939 section = ((u64)mapping) + offsetof(struct host_sp_status_block,
5940 sp_sb);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005941
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005942 bnx2x_zero_sp_sb(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005943
Yuval Mintz86564c32013-01-23 03:21:50 +00005944 /* PCI guarantees endianity of regpairs */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005945 sp_sb_data.state = SB_ENABLED;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005946 sp_sb_data.host_sb_addr.lo = U64_LO(section);
5947 sp_sb_data.host_sb_addr.hi = U64_HI(section);
5948 sp_sb_data.igu_sb_id = igu_sp_sb_index;
5949 sp_sb_data.igu_seg_id = igu_seg_id;
5950 sp_sb_data.p_func.pf_id = func;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005951 sp_sb_data.p_func.vnic_id = BP_VN(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005952 sp_sb_data.p_func.vf_id = 0xff;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005953
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005954 bnx2x_wr_sp_sb_data(bp, &sp_sb_data);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005955
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005956 bnx2x_ack_sb(bp, bp->igu_dsb_id, USTORM_ID, 0, IGU_INT_ENABLE, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005957}
5958
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00005959void bnx2x_update_coalesce(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005960{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005961 int i;
5962
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00005963 for_each_eth_queue(bp, i)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005964 bnx2x_update_coalesce_sb(bp, bp->fp[i].fw_sb_id,
Ariel Elior423cfa7e2011-03-14 13:43:22 -07005965 bp->tx_ticks, bp->rx_ticks);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005966}
5967
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005968static void bnx2x_init_sp_ring(struct bnx2x *bp)
5969{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005970 spin_lock_init(&bp->spq_lock);
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08005971 atomic_set(&bp->cq_spq_left, MAX_SPQ_PENDING);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005972
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005973 bp->spq_prod_idx = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005974 bp->dsb_sp_prod = BNX2X_SP_DSB_INDEX;
5975 bp->spq_prod_bd = bp->spq;
5976 bp->spq_last_bd = bp->spq_prod_bd + MAX_SP_DESC_CNT;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005977}
5978
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005979static void bnx2x_init_eq_ring(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005980{
5981 int i;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005982 for (i = 1; i <= NUM_EQ_PAGES; i++) {
5983 union event_ring_elem *elem =
5984 &bp->eq_ring[EQ_DESC_CNT_PAGE * i - 1];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005985
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005986 elem->next_page.addr.hi =
5987 cpu_to_le32(U64_HI(bp->eq_mapping +
5988 BCM_PAGE_SIZE * (i % NUM_EQ_PAGES)));
5989 elem->next_page.addr.lo =
5990 cpu_to_le32(U64_LO(bp->eq_mapping +
5991 BCM_PAGE_SIZE*(i % NUM_EQ_PAGES)));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005992 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005993 bp->eq_cons = 0;
5994 bp->eq_prod = NUM_EQ_DESC;
5995 bp->eq_cons_sb = BNX2X_EQ_INDEX;
Yuval Mintz16a5fd92013-06-02 00:06:18 +00005996 /* we want a warning message before it gets wrought... */
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08005997 atomic_set(&bp->eq_spq_left,
5998 min_t(int, MAX_SP_DESC_CNT - MAX_SPQ_PENDING, NUM_EQ_DESC) - 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005999}
6000
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006001/* called with netif_addr_lock_bh() */
stephen hemmingera8f47eb2014-01-09 22:20:11 -08006002static int bnx2x_set_q_rx_mode(struct bnx2x *bp, u8 cl_id,
6003 unsigned long rx_mode_flags,
6004 unsigned long rx_accept_flags,
6005 unsigned long tx_accept_flags,
6006 unsigned long ramrod_flags)
Tom Herbertab532cf2011-02-16 10:27:02 +00006007{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006008 struct bnx2x_rx_mode_ramrod_params ramrod_param;
6009 int rc;
Tom Herbertab532cf2011-02-16 10:27:02 +00006010
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006011 memset(&ramrod_param, 0, sizeof(ramrod_param));
Tom Herbertab532cf2011-02-16 10:27:02 +00006012
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006013 /* Prepare ramrod parameters */
6014 ramrod_param.cid = 0;
6015 ramrod_param.cl_id = cl_id;
6016 ramrod_param.rx_mode_obj = &bp->rx_mode_obj;
6017 ramrod_param.func_id = BP_FUNC(bp);
6018
6019 ramrod_param.pstate = &bp->sp_state;
6020 ramrod_param.state = BNX2X_FILTER_RX_MODE_PENDING;
6021
6022 ramrod_param.rdata = bnx2x_sp(bp, rx_mode_rdata);
6023 ramrod_param.rdata_mapping = bnx2x_sp_mapping(bp, rx_mode_rdata);
6024
6025 set_bit(BNX2X_FILTER_RX_MODE_PENDING, &bp->sp_state);
6026
6027 ramrod_param.ramrod_flags = ramrod_flags;
6028 ramrod_param.rx_mode_flags = rx_mode_flags;
6029
6030 ramrod_param.rx_accept_flags = rx_accept_flags;
6031 ramrod_param.tx_accept_flags = tx_accept_flags;
6032
6033 rc = bnx2x_config_rx_mode(bp, &ramrod_param);
6034 if (rc < 0) {
6035 BNX2X_ERR("Set rx_mode %d failed\n", bp->rx_mode);
Yuval Mintz924d75a2013-01-23 03:21:44 +00006036 return rc;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006037 }
Yuval Mintz924d75a2013-01-23 03:21:44 +00006038
6039 return 0;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006040}
6041
Yuval Mintz86564c32013-01-23 03:21:50 +00006042static int bnx2x_fill_accept_flags(struct bnx2x *bp, u32 rx_mode,
6043 unsigned long *rx_accept_flags,
6044 unsigned long *tx_accept_flags)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006045{
Yuval Mintz924d75a2013-01-23 03:21:44 +00006046 /* Clear the flags first */
6047 *rx_accept_flags = 0;
6048 *tx_accept_flags = 0;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006049
Yuval Mintz924d75a2013-01-23 03:21:44 +00006050 switch (rx_mode) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006051 case BNX2X_RX_MODE_NONE:
6052 /*
6053 * 'drop all' supersedes any accept flags that may have been
6054 * passed to the function.
6055 */
6056 break;
6057 case BNX2X_RX_MODE_NORMAL:
Yuval Mintz924d75a2013-01-23 03:21:44 +00006058 __set_bit(BNX2X_ACCEPT_UNICAST, rx_accept_flags);
6059 __set_bit(BNX2X_ACCEPT_MULTICAST, rx_accept_flags);
6060 __set_bit(BNX2X_ACCEPT_BROADCAST, rx_accept_flags);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006061
6062 /* internal switching mode */
Yuval Mintz924d75a2013-01-23 03:21:44 +00006063 __set_bit(BNX2X_ACCEPT_UNICAST, tx_accept_flags);
6064 __set_bit(BNX2X_ACCEPT_MULTICAST, tx_accept_flags);
6065 __set_bit(BNX2X_ACCEPT_BROADCAST, tx_accept_flags);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006066
6067 break;
6068 case BNX2X_RX_MODE_ALLMULTI:
Yuval Mintz924d75a2013-01-23 03:21:44 +00006069 __set_bit(BNX2X_ACCEPT_UNICAST, rx_accept_flags);
6070 __set_bit(BNX2X_ACCEPT_ALL_MULTICAST, rx_accept_flags);
6071 __set_bit(BNX2X_ACCEPT_BROADCAST, rx_accept_flags);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006072
6073 /* internal switching mode */
Yuval Mintz924d75a2013-01-23 03:21:44 +00006074 __set_bit(BNX2X_ACCEPT_UNICAST, tx_accept_flags);
6075 __set_bit(BNX2X_ACCEPT_ALL_MULTICAST, tx_accept_flags);
6076 __set_bit(BNX2X_ACCEPT_BROADCAST, tx_accept_flags);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006077
6078 break;
6079 case BNX2X_RX_MODE_PROMISC:
Yuval Mintz16a5fd92013-06-02 00:06:18 +00006080 /* According to definition of SI mode, iface in promisc mode
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006081 * should receive matched and unmatched (in resolution of port)
6082 * unicast packets.
6083 */
Yuval Mintz924d75a2013-01-23 03:21:44 +00006084 __set_bit(BNX2X_ACCEPT_UNMATCHED, rx_accept_flags);
6085 __set_bit(BNX2X_ACCEPT_UNICAST, rx_accept_flags);
6086 __set_bit(BNX2X_ACCEPT_ALL_MULTICAST, rx_accept_flags);
6087 __set_bit(BNX2X_ACCEPT_BROADCAST, rx_accept_flags);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006088
6089 /* internal switching mode */
Yuval Mintz924d75a2013-01-23 03:21:44 +00006090 __set_bit(BNX2X_ACCEPT_ALL_MULTICAST, tx_accept_flags);
6091 __set_bit(BNX2X_ACCEPT_BROADCAST, tx_accept_flags);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006092
6093 if (IS_MF_SI(bp))
Yuval Mintz924d75a2013-01-23 03:21:44 +00006094 __set_bit(BNX2X_ACCEPT_ALL_UNICAST, tx_accept_flags);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006095 else
Yuval Mintz924d75a2013-01-23 03:21:44 +00006096 __set_bit(BNX2X_ACCEPT_UNICAST, tx_accept_flags);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006097
6098 break;
6099 default:
Yuval Mintz924d75a2013-01-23 03:21:44 +00006100 BNX2X_ERR("Unknown rx_mode: %d\n", rx_mode);
6101 return -EINVAL;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006102 }
6103
Yuval Mintz924d75a2013-01-23 03:21:44 +00006104 /* Set ACCEPT_ANY_VLAN as we do not enable filtering by VLAN */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006105 if (bp->rx_mode != BNX2X_RX_MODE_NONE) {
Yuval Mintz924d75a2013-01-23 03:21:44 +00006106 __set_bit(BNX2X_ACCEPT_ANY_VLAN, rx_accept_flags);
6107 __set_bit(BNX2X_ACCEPT_ANY_VLAN, tx_accept_flags);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006108 }
6109
Yuval Mintz924d75a2013-01-23 03:21:44 +00006110 return 0;
6111}
6112
6113/* called with netif_addr_lock_bh() */
stephen hemmingera8f47eb2014-01-09 22:20:11 -08006114static int bnx2x_set_storm_rx_mode(struct bnx2x *bp)
Yuval Mintz924d75a2013-01-23 03:21:44 +00006115{
6116 unsigned long rx_mode_flags = 0, ramrod_flags = 0;
6117 unsigned long rx_accept_flags = 0, tx_accept_flags = 0;
6118 int rc;
6119
6120 if (!NO_FCOE(bp))
6121 /* Configure rx_mode of FCoE Queue */
6122 __set_bit(BNX2X_RX_MODE_FCOE_ETH, &rx_mode_flags);
6123
6124 rc = bnx2x_fill_accept_flags(bp, bp->rx_mode, &rx_accept_flags,
6125 &tx_accept_flags);
6126 if (rc)
6127 return rc;
6128
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006129 __set_bit(RAMROD_RX, &ramrod_flags);
6130 __set_bit(RAMROD_TX, &ramrod_flags);
6131
Yuval Mintz924d75a2013-01-23 03:21:44 +00006132 return bnx2x_set_q_rx_mode(bp, bp->fp->cl_id, rx_mode_flags,
6133 rx_accept_flags, tx_accept_flags,
6134 ramrod_flags);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006135}
6136
Eilon Greenstein471de712008-08-13 15:49:35 -07006137static void bnx2x_init_internal_common(struct bnx2x *bp)
6138{
6139 int i;
6140
6141 /* Zero this manually as its initialization is
6142 currently missing in the initTool */
6143 for (i = 0; i < (USTORM_AGG_DATA_SIZE >> 2); i++)
6144 REG_WR(bp, BAR_USTRORM_INTMEM +
6145 USTORM_AGG_DATA_OFFSET + i * 4, 0);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006146 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006147 REG_WR8(bp, BAR_CSTRORM_INTMEM + CSTORM_IGU_MODE_OFFSET,
6148 CHIP_INT_MODE_IS_BC(bp) ?
6149 HC_IGU_BC_MODE : HC_IGU_NBC_MODE);
6150 }
Eilon Greenstein471de712008-08-13 15:49:35 -07006151}
6152
Eilon Greenstein471de712008-08-13 15:49:35 -07006153static void bnx2x_init_internal(struct bnx2x *bp, u32 load_code)
6154{
6155 switch (load_code) {
6156 case FW_MSG_CODE_DRV_LOAD_COMMON:
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006157 case FW_MSG_CODE_DRV_LOAD_COMMON_CHIP:
Eilon Greenstein471de712008-08-13 15:49:35 -07006158 bnx2x_init_internal_common(bp);
6159 /* no break */
6160
6161 case FW_MSG_CODE_DRV_LOAD_PORT:
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006162 /* nothing to do */
Eilon Greenstein471de712008-08-13 15:49:35 -07006163 /* no break */
6164
6165 case FW_MSG_CODE_DRV_LOAD_FUNCTION:
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006166 /* internal memory per function is
6167 initialized inside bnx2x_pf_init */
Eilon Greenstein471de712008-08-13 15:49:35 -07006168 break;
6169
6170 default:
6171 BNX2X_ERR("Unknown load_code (0x%x) from MCP\n", load_code);
6172 break;
6173 }
6174}
6175
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006176static inline u8 bnx2x_fp_igu_sb_id(struct bnx2x_fastpath *fp)
6177{
Merav Sicron55c11942012-11-07 00:45:48 +00006178 return fp->bp->igu_base_sb + fp->index + CNIC_SUPPORT(fp->bp);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006179}
6180
6181static inline u8 bnx2x_fp_fw_sb_id(struct bnx2x_fastpath *fp)
6182{
Merav Sicron55c11942012-11-07 00:45:48 +00006183 return fp->bp->base_fw_ndsb + fp->index + CNIC_SUPPORT(fp->bp);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006184}
6185
Eric Dumazet1191cb82012-04-27 21:39:21 +00006186static u8 bnx2x_fp_cl_id(struct bnx2x_fastpath *fp)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006187{
6188 if (CHIP_IS_E1x(fp->bp))
6189 return BP_L_ID(fp->bp) + fp->index;
6190 else /* We want Client ID to be the same as IGU SB ID for 57712 */
6191 return bnx2x_fp_igu_sb_id(fp);
6192}
6193
Ariel Elior6383c0b2011-07-14 08:31:57 +00006194static void bnx2x_init_eth_fp(struct bnx2x *bp, int fp_idx)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006195{
6196 struct bnx2x_fastpath *fp = &bp->fp[fp_idx];
Ariel Elior6383c0b2011-07-14 08:31:57 +00006197 u8 cos;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006198 unsigned long q_type = 0;
Ariel Elior6383c0b2011-07-14 08:31:57 +00006199 u32 cids[BNX2X_MULTI_TX_COS] = { 0 };
Dmitry Kravkovf233caf2011-11-13 04:34:22 +00006200 fp->rx_queue = fp_idx;
Dmitry Kravkovb3b83c32011-05-04 23:50:33 +00006201 fp->cid = fp_idx;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006202 fp->cl_id = bnx2x_fp_cl_id(fp);
6203 fp->fw_sb_id = bnx2x_fp_fw_sb_id(fp);
6204 fp->igu_sb_id = bnx2x_fp_igu_sb_id(fp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006205 /* qZone id equals to FW (per path) client id */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006206 fp->cl_qzone_id = bnx2x_fp_qzone_id(fp);
6207
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006208 /* init shortcut */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006209 fp->ustorm_rx_prods_offset = bnx2x_rx_ustorm_prods_offset(fp);
Ariel Elior7a752992012-01-26 06:01:53 +00006210
Yuval Mintz16a5fd92013-06-02 00:06:18 +00006211 /* Setup SB indices */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006212 fp->rx_cons_sb = BNX2X_RX_SB_INDEX;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006213
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006214 /* Configure Queue State object */
6215 __set_bit(BNX2X_Q_TYPE_HAS_RX, &q_type);
6216 __set_bit(BNX2X_Q_TYPE_HAS_TX, &q_type);
Ariel Elior6383c0b2011-07-14 08:31:57 +00006217
6218 BUG_ON(fp->max_cos > BNX2X_MULTI_TX_COS);
6219
6220 /* init tx data */
6221 for_each_cos_in_tx_queue(fp, cos) {
Merav Sicron65565882012-06-19 07:48:26 +00006222 bnx2x_init_txdata(bp, fp->txdata_ptr[cos],
6223 CID_COS_TO_TX_ONLY_CID(fp->cid, cos, bp),
6224 FP_COS_TO_TXQ(fp, cos, bp),
6225 BNX2X_TX_SB_INDEX_BASE + cos, fp);
6226 cids[cos] = fp->txdata_ptr[cos]->cid;
Ariel Elior6383c0b2011-07-14 08:31:57 +00006227 }
6228
Ariel Eliorad5afc82013-01-01 05:22:26 +00006229 /* nothing more for vf to do here */
6230 if (IS_VF(bp))
6231 return;
6232
6233 bnx2x_init_sb(bp, fp->status_blk_mapping, BNX2X_VF_ID_INVALID, false,
6234 fp->fw_sb_id, fp->igu_sb_id);
6235 bnx2x_update_fpsb_idx(fp);
Barak Witkowski15192a82012-06-19 07:48:28 +00006236 bnx2x_init_queue_obj(bp, &bnx2x_sp_obj(bp, fp).q_obj, fp->cl_id, cids,
6237 fp->max_cos, BP_FUNC(bp), bnx2x_sp(bp, q_rdata),
Ariel Elior6383c0b2011-07-14 08:31:57 +00006238 bnx2x_sp_mapping(bp, q_rdata), q_type);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006239
6240 /**
6241 * Configure classification DBs: Always enable Tx switching
6242 */
6243 bnx2x_init_vlan_mac_fp_objs(fp, BNX2X_OBJ_TYPE_RX_TX);
6244
Ariel Eliorad5afc82013-01-01 05:22:26 +00006245 DP(NETIF_MSG_IFUP,
6246 "queue[%d]: bnx2x_init_sb(%p,%p) cl_id %d fw_sb %d igu_sb %d\n",
6247 fp_idx, bp, fp->status_blk.e2_sb, fp->cl_id, fp->fw_sb_id,
6248 fp->igu_sb_id);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006249}
6250
Eric Dumazet1191cb82012-04-27 21:39:21 +00006251static void bnx2x_init_tx_ring_one(struct bnx2x_fp_txdata *txdata)
6252{
6253 int i;
6254
6255 for (i = 1; i <= NUM_TX_RINGS; i++) {
6256 struct eth_tx_next_bd *tx_next_bd =
6257 &txdata->tx_desc_ring[TX_DESC_CNT * i - 1].next_bd;
6258
6259 tx_next_bd->addr_hi =
6260 cpu_to_le32(U64_HI(txdata->tx_desc_mapping +
6261 BCM_PAGE_SIZE*(i % NUM_TX_RINGS)));
6262 tx_next_bd->addr_lo =
6263 cpu_to_le32(U64_LO(txdata->tx_desc_mapping +
6264 BCM_PAGE_SIZE*(i % NUM_TX_RINGS)));
6265 }
6266
Yuval Mintz639d65b2013-06-02 00:06:21 +00006267 *txdata->tx_cons_sb = cpu_to_le16(0);
6268
Eric Dumazet1191cb82012-04-27 21:39:21 +00006269 SET_FLAG(txdata->tx_db.data.header.header, DOORBELL_HDR_DB_TYPE, 1);
6270 txdata->tx_db.data.zero_fill1 = 0;
6271 txdata->tx_db.data.prod = 0;
6272
6273 txdata->tx_pkt_prod = 0;
6274 txdata->tx_pkt_cons = 0;
6275 txdata->tx_bd_prod = 0;
6276 txdata->tx_bd_cons = 0;
6277 txdata->tx_pkt = 0;
6278}
6279
Merav Sicron55c11942012-11-07 00:45:48 +00006280static void bnx2x_init_tx_rings_cnic(struct bnx2x *bp)
6281{
6282 int i;
6283
6284 for_each_tx_queue_cnic(bp, i)
6285 bnx2x_init_tx_ring_one(bp->fp[i].txdata_ptr[0]);
6286}
Yuval Mintzd76a6112013-06-02 00:06:17 +00006287
Eric Dumazet1191cb82012-04-27 21:39:21 +00006288static void bnx2x_init_tx_rings(struct bnx2x *bp)
6289{
6290 int i;
6291 u8 cos;
6292
Merav Sicron55c11942012-11-07 00:45:48 +00006293 for_each_eth_queue(bp, i)
Eric Dumazet1191cb82012-04-27 21:39:21 +00006294 for_each_cos_in_tx_queue(&bp->fp[i], cos)
Merav Sicron65565882012-06-19 07:48:26 +00006295 bnx2x_init_tx_ring_one(bp->fp[i].txdata_ptr[cos]);
Eric Dumazet1191cb82012-04-27 21:39:21 +00006296}
6297
stephen hemmingera8f47eb2014-01-09 22:20:11 -08006298static void bnx2x_init_fcoe_fp(struct bnx2x *bp)
6299{
6300 struct bnx2x_fastpath *fp = bnx2x_fcoe_fp(bp);
6301 unsigned long q_type = 0;
6302
6303 bnx2x_fcoe(bp, rx_queue) = BNX2X_NUM_ETH_QUEUES(bp);
6304 bnx2x_fcoe(bp, cl_id) = bnx2x_cnic_eth_cl_id(bp,
6305 BNX2X_FCOE_ETH_CL_ID_IDX);
6306 bnx2x_fcoe(bp, cid) = BNX2X_FCOE_ETH_CID(bp);
6307 bnx2x_fcoe(bp, fw_sb_id) = DEF_SB_ID;
6308 bnx2x_fcoe(bp, igu_sb_id) = bp->igu_dsb_id;
6309 bnx2x_fcoe(bp, rx_cons_sb) = BNX2X_FCOE_L2_RX_INDEX;
6310 bnx2x_init_txdata(bp, bnx2x_fcoe(bp, txdata_ptr[0]),
6311 fp->cid, FCOE_TXQ_IDX(bp), BNX2X_FCOE_L2_TX_INDEX,
6312 fp);
6313
6314 DP(NETIF_MSG_IFUP, "created fcoe tx data (fp index %d)\n", fp->index);
6315
6316 /* qZone id equals to FW (per path) client id */
6317 bnx2x_fcoe(bp, cl_qzone_id) = bnx2x_fp_qzone_id(fp);
6318 /* init shortcut */
6319 bnx2x_fcoe(bp, ustorm_rx_prods_offset) =
6320 bnx2x_rx_ustorm_prods_offset(fp);
6321
6322 /* Configure Queue State object */
6323 __set_bit(BNX2X_Q_TYPE_HAS_RX, &q_type);
6324 __set_bit(BNX2X_Q_TYPE_HAS_TX, &q_type);
6325
6326 /* No multi-CoS for FCoE L2 client */
6327 BUG_ON(fp->max_cos != 1);
6328
6329 bnx2x_init_queue_obj(bp, &bnx2x_sp_obj(bp, fp).q_obj, fp->cl_id,
6330 &fp->cid, 1, BP_FUNC(bp), bnx2x_sp(bp, q_rdata),
6331 bnx2x_sp_mapping(bp, q_rdata), q_type);
6332
6333 DP(NETIF_MSG_IFUP,
6334 "queue[%d]: bnx2x_init_sb(%p,%p) cl_id %d fw_sb %d igu_sb %d\n",
6335 fp->index, bp, fp->status_blk.e2_sb, fp->cl_id, fp->fw_sb_id,
6336 fp->igu_sb_id);
6337}
6338
Merav Sicron55c11942012-11-07 00:45:48 +00006339void bnx2x_nic_init_cnic(struct bnx2x *bp)
6340{
6341 if (!NO_FCOE(bp))
6342 bnx2x_init_fcoe_fp(bp);
6343
6344 bnx2x_init_sb(bp, bp->cnic_sb_mapping,
6345 BNX2X_VF_ID_INVALID, false,
6346 bnx2x_cnic_fw_sb_id(bp), bnx2x_cnic_igu_sb_id(bp));
6347
6348 /* ensure status block indices were read */
6349 rmb();
6350 bnx2x_init_rx_rings_cnic(bp);
6351 bnx2x_init_tx_rings_cnic(bp);
6352
6353 /* flush all */
6354 mb();
6355 mmiowb();
6356}
6357
Yuval Mintzecf01c22013-04-22 02:53:03 +00006358void bnx2x_pre_irq_nic_init(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006359{
6360 int i;
6361
Yuval Mintzecf01c22013-04-22 02:53:03 +00006362 /* Setup NIC internals and enable interrupts */
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00006363 for_each_eth_queue(bp, i)
Ariel Elior6383c0b2011-07-14 08:31:57 +00006364 bnx2x_init_eth_fp(bp, i);
Ariel Eliorad5afc82013-01-01 05:22:26 +00006365
6366 /* ensure status block indices were read */
6367 rmb();
6368 bnx2x_init_rx_rings(bp);
6369 bnx2x_init_tx_rings(bp);
6370
Yuval Mintzecf01c22013-04-22 02:53:03 +00006371 if (IS_PF(bp)) {
6372 /* Initialize MOD_ABS interrupts */
6373 bnx2x_init_mod_abs_int(bp, &bp->link_vars, bp->common.chip_id,
6374 bp->common.shmem_base,
6375 bp->common.shmem2_base, BP_PORT(bp));
Eilon Greenstein16119782009-03-02 07:59:27 +00006376
Yuval Mintzecf01c22013-04-22 02:53:03 +00006377 /* initialize the default status block and sp ring */
6378 bnx2x_init_def_sb(bp);
6379 bnx2x_update_dsb_idx(bp);
6380 bnx2x_init_sp_ring(bp);
Yuval Mintz3cdeec22013-06-02 00:06:19 +00006381 } else {
6382 bnx2x_memset_stats(bp);
Yuval Mintzecf01c22013-04-22 02:53:03 +00006383 }
6384}
Eilon Greenstein16119782009-03-02 07:59:27 +00006385
Yuval Mintzecf01c22013-04-22 02:53:03 +00006386void bnx2x_post_irq_nic_init(struct bnx2x *bp, u32 load_code)
6387{
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006388 bnx2x_init_eq_ring(bp);
Eilon Greenstein471de712008-08-13 15:49:35 -07006389 bnx2x_init_internal(bp, load_code);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006390 bnx2x_pf_init(bp);
Eilon Greenstein0ef00452009-01-14 21:31:08 -08006391 bnx2x_stats_init(bp);
6392
Eilon Greenstein0ef00452009-01-14 21:31:08 -08006393 /* flush all before enabling interrupts */
6394 mb();
6395 mmiowb();
6396
Eliezer Tamir615f8fd2008-02-28 11:54:54 -08006397 bnx2x_int_enable(bp);
Eilon Greensteineb8da202009-07-21 05:47:30 +00006398
6399 /* Check for SPIO5 */
6400 bnx2x_attn_int_deasserted0(bp,
6401 REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_1_FUNC_0 + BP_PORT(bp)*4) &
6402 AEU_INPUTS_ATTN_BITS_SPIO5);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006403}
6404
Yuval Mintzecf01c22013-04-22 02:53:03 +00006405/* gzip service functions */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006406static int bnx2x_gunzip_init(struct bnx2x *bp)
6407{
FUJITA Tomonori1a983142010-04-04 01:51:03 +00006408 bp->gunzip_buf = dma_alloc_coherent(&bp->pdev->dev, FW_BUF_SIZE,
6409 &bp->gunzip_mapping, GFP_KERNEL);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006410 if (bp->gunzip_buf == NULL)
6411 goto gunzip_nomem1;
6412
6413 bp->strm = kmalloc(sizeof(*bp->strm), GFP_KERNEL);
6414 if (bp->strm == NULL)
6415 goto gunzip_nomem2;
6416
David S. Miller7ab24bf2011-06-29 05:48:41 -07006417 bp->strm->workspace = vmalloc(zlib_inflate_workspacesize());
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006418 if (bp->strm->workspace == NULL)
6419 goto gunzip_nomem3;
6420
6421 return 0;
6422
6423gunzip_nomem3:
6424 kfree(bp->strm);
6425 bp->strm = NULL;
6426
6427gunzip_nomem2:
FUJITA Tomonori1a983142010-04-04 01:51:03 +00006428 dma_free_coherent(&bp->pdev->dev, FW_BUF_SIZE, bp->gunzip_buf,
6429 bp->gunzip_mapping);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006430 bp->gunzip_buf = NULL;
6431
6432gunzip_nomem1:
Merav Sicron51c1a582012-03-18 10:33:38 +00006433 BNX2X_ERR("Cannot allocate firmware buffer for un-compression\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006434 return -ENOMEM;
6435}
6436
6437static void bnx2x_gunzip_end(struct bnx2x *bp)
6438{
Dmitry Kravkovb3b83c32011-05-04 23:50:33 +00006439 if (bp->strm) {
David S. Miller7ab24bf2011-06-29 05:48:41 -07006440 vfree(bp->strm->workspace);
Dmitry Kravkovb3b83c32011-05-04 23:50:33 +00006441 kfree(bp->strm);
6442 bp->strm = NULL;
6443 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006444
6445 if (bp->gunzip_buf) {
FUJITA Tomonori1a983142010-04-04 01:51:03 +00006446 dma_free_coherent(&bp->pdev->dev, FW_BUF_SIZE, bp->gunzip_buf,
6447 bp->gunzip_mapping);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006448 bp->gunzip_buf = NULL;
6449 }
6450}
6451
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006452static int bnx2x_gunzip(struct bnx2x *bp, const u8 *zbuf, int len)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006453{
6454 int n, rc;
6455
6456 /* check gzip header */
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006457 if ((zbuf[0] != 0x1f) || (zbuf[1] != 0x8b) || (zbuf[2] != Z_DEFLATED)) {
6458 BNX2X_ERR("Bad gzip header\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006459 return -EINVAL;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006460 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006461
6462 n = 10;
6463
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006464#define FNAME 0x8
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006465
6466 if (zbuf[3] & FNAME)
6467 while ((zbuf[n++] != 0) && (n < len));
6468
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006469 bp->strm->next_in = (typeof(bp->strm->next_in))zbuf + n;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006470 bp->strm->avail_in = len - n;
6471 bp->strm->next_out = bp->gunzip_buf;
6472 bp->strm->avail_out = FW_BUF_SIZE;
6473
6474 rc = zlib_inflateInit2(bp->strm, -MAX_WBITS);
6475 if (rc != Z_OK)
6476 return rc;
6477
6478 rc = zlib_inflate(bp->strm, Z_FINISH);
6479 if ((rc != Z_OK) && (rc != Z_STREAM_END))
Joe Perches7995c642010-02-17 15:01:52 +00006480 netdev_err(bp->dev, "Firmware decompression error: %s\n",
6481 bp->strm->msg);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006482
6483 bp->gunzip_outlen = (FW_BUF_SIZE - bp->strm->avail_out);
6484 if (bp->gunzip_outlen & 0x3)
Merav Sicron51c1a582012-03-18 10:33:38 +00006485 netdev_err(bp->dev,
6486 "Firmware decompression error: gunzip_outlen (%d) not aligned\n",
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00006487 bp->gunzip_outlen);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006488 bp->gunzip_outlen >>= 2;
6489
6490 zlib_inflateEnd(bp->strm);
6491
6492 if (rc == Z_STREAM_END)
6493 return 0;
6494
6495 return rc;
6496}
6497
6498/* nic load/unload */
6499
6500/*
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006501 * General service functions
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006502 */
6503
6504/* send a NIG loopback debug packet */
6505static void bnx2x_lb_pckt(struct bnx2x *bp)
6506{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006507 u32 wb_write[3];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006508
6509 /* Ethernet source and destination addresses */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006510 wb_write[0] = 0x55555555;
6511 wb_write[1] = 0x55555555;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006512 wb_write[2] = 0x20; /* SOP */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006513 REG_WR_DMAE(bp, NIG_REG_DEBUG_PACKET_LB, wb_write, 3);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006514
6515 /* NON-IP protocol */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006516 wb_write[0] = 0x09000000;
6517 wb_write[1] = 0x55555555;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006518 wb_write[2] = 0x10; /* EOP, eop_bvalid = 0 */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006519 REG_WR_DMAE(bp, NIG_REG_DEBUG_PACKET_LB, wb_write, 3);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006520}
6521
6522/* some of the internal memories
6523 * are not directly readable from the driver
6524 * to test them we send debug packets
6525 */
6526static int bnx2x_int_mem_test(struct bnx2x *bp)
6527{
6528 int factor;
6529 int count, i;
6530 u32 val = 0;
6531
Eilon Greensteinad8d3942008-06-23 20:29:02 -07006532 if (CHIP_REV_IS_FPGA(bp))
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006533 factor = 120;
Eilon Greensteinad8d3942008-06-23 20:29:02 -07006534 else if (CHIP_REV_IS_EMUL(bp))
6535 factor = 200;
6536 else
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006537 factor = 1;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006538
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006539 /* Disable inputs of parser neighbor blocks */
6540 REG_WR(bp, TSDM_REG_ENABLE_IN1, 0x0);
6541 REG_WR(bp, TCM_REG_PRS_IFEN, 0x0);
6542 REG_WR(bp, CFC_REG_DEBUG0, 0x1);
Eilon Greenstein3196a882008-08-13 15:58:49 -07006543 REG_WR(bp, NIG_REG_PRS_REQ_IN_EN, 0x0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006544
6545 /* Write 0 to parser credits for CFC search request */
6546 REG_WR(bp, PRS_REG_CFC_SEARCH_INITIAL_CREDIT, 0x0);
6547
6548 /* send Ethernet packet */
6549 bnx2x_lb_pckt(bp);
6550
6551 /* TODO do i reset NIG statistic? */
6552 /* Wait until NIG register shows 1 packet of size 0x10 */
6553 count = 1000 * factor;
6554 while (count) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006555
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006556 bnx2x_read_dmae(bp, NIG_REG_STAT2_BRB_OCTET, 2);
6557 val = *bnx2x_sp(bp, wb_data[0]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006558 if (val == 0x10)
6559 break;
6560
Yuval Mintz639d65b2013-06-02 00:06:21 +00006561 usleep_range(10000, 20000);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006562 count--;
6563 }
6564 if (val != 0x10) {
6565 BNX2X_ERR("NIG timeout val = 0x%x\n", val);
6566 return -1;
6567 }
6568
6569 /* Wait until PRS register shows 1 packet */
6570 count = 1000 * factor;
6571 while (count) {
6572 val = REG_RD(bp, PRS_REG_NUM_OF_PACKETS);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006573 if (val == 1)
6574 break;
6575
Yuval Mintz639d65b2013-06-02 00:06:21 +00006576 usleep_range(10000, 20000);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006577 count--;
6578 }
6579 if (val != 0x1) {
6580 BNX2X_ERR("PRS timeout val = 0x%x\n", val);
6581 return -2;
6582 }
6583
6584 /* Reset and init BRB, PRS */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006585 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR, 0x03);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006586 msleep(50);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006587 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET, 0x03);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006588 msleep(50);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006589 bnx2x_init_block(bp, BLOCK_BRB1, PHASE_COMMON);
6590 bnx2x_init_block(bp, BLOCK_PRS, PHASE_COMMON);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006591
6592 DP(NETIF_MSG_HW, "part2\n");
6593
6594 /* Disable inputs of parser neighbor blocks */
6595 REG_WR(bp, TSDM_REG_ENABLE_IN1, 0x0);
6596 REG_WR(bp, TCM_REG_PRS_IFEN, 0x0);
6597 REG_WR(bp, CFC_REG_DEBUG0, 0x1);
Eilon Greenstein3196a882008-08-13 15:58:49 -07006598 REG_WR(bp, NIG_REG_PRS_REQ_IN_EN, 0x0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006599
6600 /* Write 0 to parser credits for CFC search request */
6601 REG_WR(bp, PRS_REG_CFC_SEARCH_INITIAL_CREDIT, 0x0);
6602
6603 /* send 10 Ethernet packets */
6604 for (i = 0; i < 10; i++)
6605 bnx2x_lb_pckt(bp);
6606
6607 /* Wait until NIG register shows 10 + 1
6608 packets of size 11*0x10 = 0xb0 */
6609 count = 1000 * factor;
6610 while (count) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006611
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006612 bnx2x_read_dmae(bp, NIG_REG_STAT2_BRB_OCTET, 2);
6613 val = *bnx2x_sp(bp, wb_data[0]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006614 if (val == 0xb0)
6615 break;
6616
Yuval Mintz639d65b2013-06-02 00:06:21 +00006617 usleep_range(10000, 20000);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006618 count--;
6619 }
6620 if (val != 0xb0) {
6621 BNX2X_ERR("NIG timeout val = 0x%x\n", val);
6622 return -3;
6623 }
6624
6625 /* Wait until PRS register shows 2 packets */
6626 val = REG_RD(bp, PRS_REG_NUM_OF_PACKETS);
6627 if (val != 2)
6628 BNX2X_ERR("PRS timeout val = 0x%x\n", val);
6629
6630 /* Write 1 to parser credits for CFC search request */
6631 REG_WR(bp, PRS_REG_CFC_SEARCH_INITIAL_CREDIT, 0x1);
6632
6633 /* Wait until PRS register shows 3 packets */
6634 msleep(10 * factor);
6635 /* Wait until NIG register shows 1 packet of size 0x10 */
6636 val = REG_RD(bp, PRS_REG_NUM_OF_PACKETS);
6637 if (val != 3)
6638 BNX2X_ERR("PRS timeout val = 0x%x\n", val);
6639
6640 /* clear NIG EOP FIFO */
6641 for (i = 0; i < 11; i++)
6642 REG_RD(bp, NIG_REG_INGRESS_EOP_LB_FIFO);
6643 val = REG_RD(bp, NIG_REG_INGRESS_EOP_LB_EMPTY);
6644 if (val != 1) {
6645 BNX2X_ERR("clear of NIG failed\n");
6646 return -4;
6647 }
6648
6649 /* Reset and init BRB, PRS, NIG */
6650 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR, 0x03);
6651 msleep(50);
6652 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET, 0x03);
6653 msleep(50);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006654 bnx2x_init_block(bp, BLOCK_BRB1, PHASE_COMMON);
6655 bnx2x_init_block(bp, BLOCK_PRS, PHASE_COMMON);
Merav Sicron55c11942012-11-07 00:45:48 +00006656 if (!CNIC_SUPPORT(bp))
6657 /* set NIC mode */
6658 REG_WR(bp, PRS_REG_NIC_MODE, 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006659
6660 /* Enable inputs of parser neighbor blocks */
6661 REG_WR(bp, TSDM_REG_ENABLE_IN1, 0x7fffffff);
6662 REG_WR(bp, TCM_REG_PRS_IFEN, 0x1);
6663 REG_WR(bp, CFC_REG_DEBUG0, 0x0);
Eilon Greenstein3196a882008-08-13 15:58:49 -07006664 REG_WR(bp, NIG_REG_PRS_REQ_IN_EN, 0x1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006665
6666 DP(NETIF_MSG_HW, "done\n");
6667
6668 return 0; /* OK */
6669}
6670
Vladislav Zolotarov4a33bc02011-01-09 02:20:04 +00006671static void bnx2x_enable_blocks_attention(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006672{
Yuval Mintzb343d002012-12-02 04:05:53 +00006673 u32 val;
6674
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006675 REG_WR(bp, PXP_REG_PXP_INT_MASK_0, 0);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006676 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006677 REG_WR(bp, PXP_REG_PXP_INT_MASK_1, 0x40);
6678 else
6679 REG_WR(bp, PXP_REG_PXP_INT_MASK_1, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006680 REG_WR(bp, DORQ_REG_DORQ_INT_MASK, 0);
6681 REG_WR(bp, CFC_REG_CFC_INT_MASK, 0);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006682 /*
6683 * mask read length error interrupts in brb for parser
6684 * (parsing unit and 'checksum and crc' unit)
6685 * these errors are legal (PU reads fixed length and CAC can cause
6686 * read length error on truncated packets)
6687 */
6688 REG_WR(bp, BRB1_REG_BRB1_INT_MASK, 0xFC00);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006689 REG_WR(bp, QM_REG_QM_INT_MASK, 0);
6690 REG_WR(bp, TM_REG_TM_INT_MASK, 0);
6691 REG_WR(bp, XSDM_REG_XSDM_INT_MASK_0, 0);
6692 REG_WR(bp, XSDM_REG_XSDM_INT_MASK_1, 0);
6693 REG_WR(bp, XCM_REG_XCM_INT_MASK, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006694/* REG_WR(bp, XSEM_REG_XSEM_INT_MASK_0, 0); */
6695/* REG_WR(bp, XSEM_REG_XSEM_INT_MASK_1, 0); */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006696 REG_WR(bp, USDM_REG_USDM_INT_MASK_0, 0);
6697 REG_WR(bp, USDM_REG_USDM_INT_MASK_1, 0);
6698 REG_WR(bp, UCM_REG_UCM_INT_MASK, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006699/* REG_WR(bp, USEM_REG_USEM_INT_MASK_0, 0); */
6700/* REG_WR(bp, USEM_REG_USEM_INT_MASK_1, 0); */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006701 REG_WR(bp, GRCBASE_UPB + PB_REG_PB_INT_MASK, 0);
6702 REG_WR(bp, CSDM_REG_CSDM_INT_MASK_0, 0);
6703 REG_WR(bp, CSDM_REG_CSDM_INT_MASK_1, 0);
6704 REG_WR(bp, CCM_REG_CCM_INT_MASK, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006705/* REG_WR(bp, CSEM_REG_CSEM_INT_MASK_0, 0); */
6706/* REG_WR(bp, CSEM_REG_CSEM_INT_MASK_1, 0); */
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00006707
Yuval Mintzb343d002012-12-02 04:05:53 +00006708 val = PXP2_PXP2_INT_MASK_0_REG_PGL_CPL_AFT |
6709 PXP2_PXP2_INT_MASK_0_REG_PGL_CPL_OF |
6710 PXP2_PXP2_INT_MASK_0_REG_PGL_PCIE_ATTN;
6711 if (!CHIP_IS_E1x(bp))
6712 val |= PXP2_PXP2_INT_MASK_0_REG_PGL_READ_BLOCKED |
6713 PXP2_PXP2_INT_MASK_0_REG_PGL_WRITE_BLOCKED;
6714 REG_WR(bp, PXP2_REG_PXP2_INT_MASK_0, val);
6715
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006716 REG_WR(bp, TSDM_REG_TSDM_INT_MASK_0, 0);
6717 REG_WR(bp, TSDM_REG_TSDM_INT_MASK_1, 0);
6718 REG_WR(bp, TCM_REG_TCM_INT_MASK, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006719/* REG_WR(bp, TSEM_REG_TSEM_INT_MASK_0, 0); */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006720
6721 if (!CHIP_IS_E1x(bp))
6722 /* enable VFC attentions: bits 11 and 12, bits 31:13 reserved */
6723 REG_WR(bp, TSEM_REG_TSEM_INT_MASK_1, 0x07ff);
6724
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006725 REG_WR(bp, CDU_REG_CDU_INT_MASK, 0);
6726 REG_WR(bp, DMAE_REG_DMAE_INT_MASK, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006727/* REG_WR(bp, MISC_REG_MISC_INT_MASK, 0); */
Vladislav Zolotarov4a33bc02011-01-09 02:20:04 +00006728 REG_WR(bp, PBF_REG_PBF_INT_MASK, 0x18); /* bit 3,4 masked */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006729}
6730
Eilon Greenstein81f75bb2009-01-22 03:37:31 +00006731static void bnx2x_reset_common(struct bnx2x *bp)
6732{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006733 u32 val = 0x1400;
6734
Eilon Greenstein81f75bb2009-01-22 03:37:31 +00006735 /* reset_common */
6736 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR,
6737 0xd3ffff7f);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006738
6739 if (CHIP_IS_E3(bp)) {
6740 val |= MISC_REGISTERS_RESET_REG_2_MSTAT0;
6741 val |= MISC_REGISTERS_RESET_REG_2_MSTAT1;
6742 }
6743
6744 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_CLEAR, val);
6745}
6746
6747static void bnx2x_setup_dmae(struct bnx2x *bp)
6748{
6749 bp->dmae_ready = 0;
6750 spin_lock_init(&bp->dmae_lock);
Eilon Greenstein81f75bb2009-01-22 03:37:31 +00006751}
6752
Eilon Greenstein573f2032009-08-12 08:24:14 +00006753static void bnx2x_init_pxp(struct bnx2x *bp)
6754{
6755 u16 devctl;
6756 int r_order, w_order;
6757
Jiang Liu2a80eeb2012-08-20 13:26:51 -06006758 pcie_capability_read_word(bp->pdev, PCI_EXP_DEVCTL, &devctl);
Eilon Greenstein573f2032009-08-12 08:24:14 +00006759 DP(NETIF_MSG_HW, "read 0x%x from devctl\n", devctl);
6760 w_order = ((devctl & PCI_EXP_DEVCTL_PAYLOAD) >> 5);
6761 if (bp->mrrs == -1)
6762 r_order = ((devctl & PCI_EXP_DEVCTL_READRQ) >> 12);
6763 else {
6764 DP(NETIF_MSG_HW, "force read order to %d\n", bp->mrrs);
6765 r_order = bp->mrrs;
6766 }
6767
6768 bnx2x_init_pxp_arb(bp, r_order, w_order);
6769}
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00006770
6771static void bnx2x_setup_fan_failure_detection(struct bnx2x *bp)
6772{
Vladislav Zolotarov2145a922010-04-19 01:13:49 +00006773 int is_required;
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00006774 u32 val;
Vladislav Zolotarov2145a922010-04-19 01:13:49 +00006775 int port;
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00006776
Vladislav Zolotarov2145a922010-04-19 01:13:49 +00006777 if (BP_NOMCP(bp))
6778 return;
6779
6780 is_required = 0;
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00006781 val = SHMEM_RD(bp, dev_info.shared_hw_config.config2) &
6782 SHARED_HW_CFG_FAN_FAILURE_MASK;
6783
6784 if (val == SHARED_HW_CFG_FAN_FAILURE_ENABLED)
6785 is_required = 1;
6786
6787 /*
6788 * The fan failure mechanism is usually related to the PHY type since
6789 * the power consumption of the board is affected by the PHY. Currently,
6790 * fan is required for most designs with SFX7101, BCM8727 and BCM8481.
6791 */
6792 else if (val == SHARED_HW_CFG_FAN_FAILURE_PHY_TYPE)
6793 for (port = PORT_0; port < PORT_MAX; port++) {
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00006794 is_required |=
Yaniv Rosnerd90d96b2010-09-07 11:41:04 +00006795 bnx2x_fan_failure_det_req(
6796 bp,
6797 bp->common.shmem_base,
Yaniv Rosnera22f0782010-09-07 11:41:20 +00006798 bp->common.shmem2_base,
Yaniv Rosnerd90d96b2010-09-07 11:41:04 +00006799 port);
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00006800 }
6801
6802 DP(NETIF_MSG_HW, "fan detection setting: %d\n", is_required);
6803
6804 if (is_required == 0)
6805 return;
6806
6807 /* Fan failure is indicated by SPIO 5 */
Yuval Mintzd6d99a32012-12-02 04:05:45 +00006808 bnx2x_set_spio(bp, MISC_SPIO_SPIO5, MISC_SPIO_INPUT_HI_Z);
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00006809
6810 /* set to active low mode */
6811 val = REG_RD(bp, MISC_REG_SPIO_INT);
Yuval Mintzd6d99a32012-12-02 04:05:45 +00006812 val |= (MISC_SPIO_SPIO5 << MISC_SPIO_INT_OLD_SET_POS);
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00006813 REG_WR(bp, MISC_REG_SPIO_INT, val);
6814
6815 /* enable interrupt to signal the IGU */
6816 val = REG_RD(bp, MISC_REG_SPIO_EVENT_EN);
Yuval Mintzd6d99a32012-12-02 04:05:45 +00006817 val |= MISC_SPIO_SPIO5;
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00006818 REG_WR(bp, MISC_REG_SPIO_EVENT_EN, val);
6819}
6820
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00006821void bnx2x_pf_disable(struct bnx2x *bp)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006822{
6823 u32 val = REG_RD(bp, IGU_REG_PF_CONFIGURATION);
6824 val &= ~IGU_PF_CONF_FUNC_EN;
6825
6826 REG_WR(bp, IGU_REG_PF_CONFIGURATION, val);
6827 REG_WR(bp, PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER, 0);
6828 REG_WR(bp, CFC_REG_WEAK_ENABLE_PF, 0);
6829}
6830
Eric Dumazet1191cb82012-04-27 21:39:21 +00006831static void bnx2x__common_init_phy(struct bnx2x *bp)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006832{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006833 u32 shmem_base[2], shmem2_base[2];
Yaniv Rosnerb884d952012-11-27 03:46:28 +00006834 /* Avoid common init in case MFW supports LFA */
6835 if (SHMEM2_RD(bp, size) >
6836 (u32)offsetof(struct shmem2_region, lfa_host_addr[BP_PORT(bp)]))
6837 return;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006838 shmem_base[0] = bp->common.shmem_base;
6839 shmem2_base[0] = bp->common.shmem2_base;
6840 if (!CHIP_IS_E1x(bp)) {
6841 shmem_base[1] =
6842 SHMEM2_RD(bp, other_shmem_base_addr);
6843 shmem2_base[1] =
6844 SHMEM2_RD(bp, other_shmem2_base_addr);
6845 }
6846 bnx2x_acquire_phy_lock(bp);
6847 bnx2x_common_init_phy(bp, shmem_base, shmem2_base,
6848 bp->common.chip_id);
6849 bnx2x_release_phy_lock(bp);
6850}
6851
Manish Chopra04860eb2014-09-02 04:31:25 -04006852static void bnx2x_config_endianity(struct bnx2x *bp, u32 val)
6853{
6854 REG_WR(bp, PXP2_REG_RQ_QM_ENDIAN_M, val);
6855 REG_WR(bp, PXP2_REG_RQ_TM_ENDIAN_M, val);
6856 REG_WR(bp, PXP2_REG_RQ_SRC_ENDIAN_M, val);
6857 REG_WR(bp, PXP2_REG_RQ_CDU_ENDIAN_M, val);
6858 REG_WR(bp, PXP2_REG_RQ_DBG_ENDIAN_M, val);
6859
6860 /* make sure this value is 0 */
6861 REG_WR(bp, PXP2_REG_RQ_HC_ENDIAN_M, 0);
6862
6863 REG_WR(bp, PXP2_REG_RD_QM_SWAP_MODE, val);
6864 REG_WR(bp, PXP2_REG_RD_TM_SWAP_MODE, val);
6865 REG_WR(bp, PXP2_REG_RD_SRC_SWAP_MODE, val);
6866 REG_WR(bp, PXP2_REG_RD_CDURD_SWAP_MODE, val);
6867}
6868
6869static void bnx2x_set_endianity(struct bnx2x *bp)
6870{
6871#ifdef __BIG_ENDIAN
6872 bnx2x_config_endianity(bp, 1);
6873#else
6874 bnx2x_config_endianity(bp, 0);
6875#endif
6876}
6877
6878static void bnx2x_reset_endianity(struct bnx2x *bp)
6879{
6880 bnx2x_config_endianity(bp, 0);
6881}
6882
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006883/**
6884 * bnx2x_init_hw_common - initialize the HW at the COMMON phase.
6885 *
6886 * @bp: driver handle
6887 */
6888static int bnx2x_init_hw_common(struct bnx2x *bp)
6889{
6890 u32 val;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006891
Merav Sicron51c1a582012-03-18 10:33:38 +00006892 DP(NETIF_MSG_HW, "starting common init func %d\n", BP_ABS_FUNC(bp));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006893
David S. Miller823dcd22011-08-20 10:39:12 -07006894 /*
Yuval Mintz2de67432013-01-23 03:21:43 +00006895 * take the RESET lock to protect undi_unload flow from accessing
David S. Miller823dcd22011-08-20 10:39:12 -07006896 * registers while we're resetting the chip
6897 */
David S. Miller8decf862011-09-22 03:23:13 -04006898 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RESET);
David S. Miller823dcd22011-08-20 10:39:12 -07006899
Eilon Greenstein81f75bb2009-01-22 03:37:31 +00006900 bnx2x_reset_common(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006901 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET, 0xffffffff);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006902
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006903 val = 0xfffc;
6904 if (CHIP_IS_E3(bp)) {
6905 val |= MISC_REGISTERS_RESET_REG_2_MSTAT0;
6906 val |= MISC_REGISTERS_RESET_REG_2_MSTAT1;
6907 }
6908 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_SET, val);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006909
David S. Miller8decf862011-09-22 03:23:13 -04006910 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RESET);
David S. Miller823dcd22011-08-20 10:39:12 -07006911
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006912 bnx2x_init_block(bp, BLOCK_MISC, PHASE_COMMON);
6913
6914 if (!CHIP_IS_E1x(bp)) {
6915 u8 abs_func_id;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006916
6917 /**
6918 * 4-port mode or 2-port mode we need to turn of master-enable
6919 * for everyone, after that, turn it back on for self.
6920 * so, we disregard multi-function or not, and always disable
6921 * for all functions on the given path, this means 0,2,4,6 for
6922 * path 0 and 1,3,5,7 for path 1
6923 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006924 for (abs_func_id = BP_PATH(bp);
6925 abs_func_id < E2_FUNC_MAX*2; abs_func_id += 2) {
6926 if (abs_func_id == BP_ABS_FUNC(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006927 REG_WR(bp,
6928 PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER,
6929 1);
6930 continue;
6931 }
6932
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006933 bnx2x_pretend_func(bp, abs_func_id);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006934 /* clear pf enable */
6935 bnx2x_pf_disable(bp);
6936 bnx2x_pretend_func(bp, BP_ABS_FUNC(bp));
6937 }
6938 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006939
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006940 bnx2x_init_block(bp, BLOCK_PXP, PHASE_COMMON);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006941 if (CHIP_IS_E1(bp)) {
6942 /* enable HW interrupt from PXP on USDM overflow
6943 bit 16 on INT_MASK_0 */
6944 REG_WR(bp, PXP_REG_PXP_INT_MASK_0, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006945 }
6946
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006947 bnx2x_init_block(bp, BLOCK_PXP2, PHASE_COMMON);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006948 bnx2x_init_pxp(bp);
Manish Chopra04860eb2014-09-02 04:31:25 -04006949 bnx2x_set_endianity(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006950 bnx2x_ilt_init_page_size(bp, INITOP_SET);
6951
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006952 if (CHIP_REV_IS_FPGA(bp) && CHIP_IS_E1H(bp))
6953 REG_WR(bp, PXP2_REG_PGL_TAGS_LIMIT, 0x1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006954
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006955 /* let the HW do it's magic ... */
6956 msleep(100);
6957 /* finish PXP init */
6958 val = REG_RD(bp, PXP2_REG_RQ_CFG_DONE);
6959 if (val != 1) {
6960 BNX2X_ERR("PXP2 CFG failed\n");
6961 return -EBUSY;
6962 }
6963 val = REG_RD(bp, PXP2_REG_RD_INIT_DONE);
6964 if (val != 1) {
6965 BNX2X_ERR("PXP2 RD_INIT failed\n");
6966 return -EBUSY;
6967 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006968
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006969 /* Timers bug workaround E2 only. We need to set the entire ILT to
6970 * have entries with value "0" and valid bit on.
6971 * This needs to be done by the first PF that is loaded in a path
6972 * (i.e. common phase)
6973 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006974 if (!CHIP_IS_E1x(bp)) {
6975/* In E2 there is a bug in the timers block that can cause function 6 / 7
6976 * (i.e. vnic3) to start even if it is marked as "scan-off".
6977 * This occurs when a different function (func2,3) is being marked
6978 * as "scan-off". Real-life scenario for example: if a driver is being
6979 * load-unloaded while func6,7 are down. This will cause the timer to access
6980 * the ilt, translate to a logical address and send a request to read/write.
6981 * Since the ilt for the function that is down is not valid, this will cause
6982 * a translation error which is unrecoverable.
6983 * The Workaround is intended to make sure that when this happens nothing fatal
6984 * will occur. The workaround:
6985 * 1. First PF driver which loads on a path will:
6986 * a. After taking the chip out of reset, by using pretend,
6987 * it will write "0" to the following registers of
6988 * the other vnics.
6989 * REG_WR(pdev, PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER, 0);
6990 * REG_WR(pdev, CFC_REG_WEAK_ENABLE_PF,0);
6991 * REG_WR(pdev, CFC_REG_STRONG_ENABLE_PF,0);
6992 * And for itself it will write '1' to
6993 * PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER to enable
6994 * dmae-operations (writing to pram for example.)
6995 * note: can be done for only function 6,7 but cleaner this
6996 * way.
6997 * b. Write zero+valid to the entire ILT.
6998 * c. Init the first_timers_ilt_entry, last_timers_ilt_entry of
6999 * VNIC3 (of that port). The range allocated will be the
7000 * entire ILT. This is needed to prevent ILT range error.
7001 * 2. Any PF driver load flow:
7002 * a. ILT update with the physical addresses of the allocated
7003 * logical pages.
7004 * b. Wait 20msec. - note that this timeout is needed to make
7005 * sure there are no requests in one of the PXP internal
7006 * queues with "old" ILT addresses.
7007 * c. PF enable in the PGLC.
7008 * d. Clear the was_error of the PF in the PGLC. (could have
Yuval Mintz2de67432013-01-23 03:21:43 +00007009 * occurred while driver was down)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007010 * e. PF enable in the CFC (WEAK + STRONG)
7011 * f. Timers scan enable
7012 * 3. PF driver unload flow:
7013 * a. Clear the Timers scan_en.
7014 * b. Polling for scan_on=0 for that PF.
7015 * c. Clear the PF enable bit in the PXP.
7016 * d. Clear the PF enable in the CFC (WEAK + STRONG)
7017 * e. Write zero+valid to all ILT entries (The valid bit must
7018 * stay set)
7019 * f. If this is VNIC 3 of a port then also init
7020 * first_timers_ilt_entry to zero and last_timers_ilt_entry
Yuval Mintz16a5fd92013-06-02 00:06:18 +00007021 * to the last entry in the ILT.
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007022 *
7023 * Notes:
7024 * Currently the PF error in the PGLC is non recoverable.
7025 * In the future the there will be a recovery routine for this error.
7026 * Currently attention is masked.
7027 * Having an MCP lock on the load/unload process does not guarantee that
7028 * there is no Timer disable during Func6/7 enable. This is because the
7029 * Timers scan is currently being cleared by the MCP on FLR.
7030 * Step 2.d can be done only for PF6/7 and the driver can also check if
7031 * there is error before clearing it. But the flow above is simpler and
7032 * more general.
7033 * All ILT entries are written by zero+valid and not just PF6/7
7034 * ILT entries since in the future the ILT entries allocation for
7035 * PF-s might be dynamic.
7036 */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007037 struct ilt_client_info ilt_cli;
7038 struct bnx2x_ilt ilt;
7039 memset(&ilt_cli, 0, sizeof(struct ilt_client_info));
7040 memset(&ilt, 0, sizeof(struct bnx2x_ilt));
7041
Uwe Kleine-Königb5950762010-11-01 15:38:34 -04007042 /* initialize dummy TM client */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007043 ilt_cli.start = 0;
7044 ilt_cli.end = ILT_NUM_PAGE_ENTRIES - 1;
7045 ilt_cli.client_num = ILT_CLIENT_TM;
7046
7047 /* Step 1: set zeroes to all ilt page entries with valid bit on
7048 * Step 2: set the timers first/last ilt entry to point
7049 * to the entire range to prevent ILT range error for 3rd/4th
Yuval Mintz2de67432013-01-23 03:21:43 +00007050 * vnic (this code assumes existence of the vnic)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007051 *
7052 * both steps performed by call to bnx2x_ilt_client_init_op()
7053 * with dummy TM client
7054 *
7055 * we must use pretend since PXP2_REG_RQ_##blk##_FIRST_ILT
7056 * and his brother are split registers
7057 */
7058 bnx2x_pretend_func(bp, (BP_PATH(bp) + 6));
7059 bnx2x_ilt_client_init_op_ilt(bp, &ilt, &ilt_cli, INITOP_CLEAR);
7060 bnx2x_pretend_func(bp, BP_ABS_FUNC(bp));
7061
7062 REG_WR(bp, PXP2_REG_RQ_DRAM_ALIGN, BNX2X_PXP_DRAM_ALIGN);
7063 REG_WR(bp, PXP2_REG_RQ_DRAM_ALIGN_RD, BNX2X_PXP_DRAM_ALIGN);
7064 REG_WR(bp, PXP2_REG_RQ_DRAM_ALIGN_SEL, 1);
7065 }
7066
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007067 REG_WR(bp, PXP2_REG_RQ_DISABLE_INPUTS, 0);
7068 REG_WR(bp, PXP2_REG_RD_DISABLE_INPUTS, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007069
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007070 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007071 int factor = CHIP_REV_IS_EMUL(bp) ? 1000 :
7072 (CHIP_REV_IS_FPGA(bp) ? 400 : 0);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007073 bnx2x_init_block(bp, BLOCK_PGLUE_B, PHASE_COMMON);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007074
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007075 bnx2x_init_block(bp, BLOCK_ATC, PHASE_COMMON);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007076
7077 /* let the HW do it's magic ... */
7078 do {
7079 msleep(200);
7080 val = REG_RD(bp, ATC_REG_ATC_INIT_DONE);
7081 } while (factor-- && (val != 1));
7082
7083 if (val != 1) {
7084 BNX2X_ERR("ATC_INIT failed\n");
7085 return -EBUSY;
7086 }
7087 }
7088
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007089 bnx2x_init_block(bp, BLOCK_DMAE, PHASE_COMMON);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007090
Ariel Eliorb56e9672013-01-01 05:22:32 +00007091 bnx2x_iov_init_dmae(bp);
7092
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007093 /* clean the DMAE memory */
7094 bp->dmae_ready = 1;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007095 bnx2x_init_fill(bp, TSEM_REG_PRAM, 0, 8, 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007096
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007097 bnx2x_init_block(bp, BLOCK_TCM, PHASE_COMMON);
7098
7099 bnx2x_init_block(bp, BLOCK_UCM, PHASE_COMMON);
7100
7101 bnx2x_init_block(bp, BLOCK_CCM, PHASE_COMMON);
7102
7103 bnx2x_init_block(bp, BLOCK_XCM, PHASE_COMMON);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007104
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007105 bnx2x_read_dmae(bp, XSEM_REG_PASSIVE_BUFFER, 3);
7106 bnx2x_read_dmae(bp, CSEM_REG_PASSIVE_BUFFER, 3);
7107 bnx2x_read_dmae(bp, TSEM_REG_PASSIVE_BUFFER, 3);
7108 bnx2x_read_dmae(bp, USEM_REG_PASSIVE_BUFFER, 3);
7109
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007110 bnx2x_init_block(bp, BLOCK_QM, PHASE_COMMON);
Michael Chan37b091b2009-10-10 13:46:55 +00007111
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007112 /* QM queues pointers table */
7113 bnx2x_qm_init_ptr_table(bp, bp->qm_cid_count, INITOP_SET);
Michael Chan37b091b2009-10-10 13:46:55 +00007114
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007115 /* soft reset pulse */
7116 REG_WR(bp, QM_REG_SOFT_RESET, 1);
7117 REG_WR(bp, QM_REG_SOFT_RESET, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007118
Merav Sicron55c11942012-11-07 00:45:48 +00007119 if (CNIC_SUPPORT(bp))
7120 bnx2x_init_block(bp, BLOCK_TM, PHASE_COMMON);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007121
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007122 bnx2x_init_block(bp, BLOCK_DORQ, PHASE_COMMON);
Ariel Eliorb9871bc2013-09-04 14:09:21 +03007123
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007124 if (!CHIP_REV_IS_SLOW(bp))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007125 /* enable hw interrupt from doorbell Q */
7126 REG_WR(bp, DORQ_REG_DORQ_INT_MASK, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007127
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007128 bnx2x_init_block(bp, BLOCK_BRB1, PHASE_COMMON);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007129
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007130 bnx2x_init_block(bp, BLOCK_PRS, PHASE_COMMON);
Eilon Greenstein26c8fa42009-01-14 21:29:55 -08007131 REG_WR(bp, PRS_REG_A_PRSU_20, 0xf);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00007132
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007133 if (!CHIP_IS_E1(bp))
7134 REG_WR(bp, PRS_REG_E1HOV_MODE, bp->path_has_ovlan);
7135
Barak Witkowskia3348722012-04-23 03:04:46 +00007136 if (!CHIP_IS_E1x(bp) && !CHIP_IS_E3B0(bp)) {
7137 if (IS_MF_AFEX(bp)) {
7138 /* configure that VNTag and VLAN headers must be
7139 * received in afex mode
7140 */
7141 REG_WR(bp, PRS_REG_HDRS_AFTER_BASIC, 0xE);
7142 REG_WR(bp, PRS_REG_MUST_HAVE_HDRS, 0xA);
7143 REG_WR(bp, PRS_REG_HDRS_AFTER_TAG_0, 0x6);
7144 REG_WR(bp, PRS_REG_TAG_ETHERTYPE_0, 0x8926);
7145 REG_WR(bp, PRS_REG_TAG_LEN_0, 0x4);
7146 } else {
7147 /* Bit-map indicating which L2 hdrs may appear
7148 * after the basic Ethernet header
7149 */
7150 REG_WR(bp, PRS_REG_HDRS_AFTER_BASIC,
7151 bp->path_has_ovlan ? 7 : 6);
7152 }
7153 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007154
7155 bnx2x_init_block(bp, BLOCK_TSDM, PHASE_COMMON);
7156 bnx2x_init_block(bp, BLOCK_CSDM, PHASE_COMMON);
7157 bnx2x_init_block(bp, BLOCK_USDM, PHASE_COMMON);
7158 bnx2x_init_block(bp, BLOCK_XSDM, PHASE_COMMON);
7159
7160 if (!CHIP_IS_E1x(bp)) {
7161 /* reset VFC memories */
7162 REG_WR(bp, TSEM_REG_FAST_MEMORY + VFC_REG_MEMORIES_RST,
7163 VFC_MEMORIES_RST_REG_CAM_RST |
7164 VFC_MEMORIES_RST_REG_RAM_RST);
7165 REG_WR(bp, XSEM_REG_FAST_MEMORY + VFC_REG_MEMORIES_RST,
7166 VFC_MEMORIES_RST_REG_CAM_RST |
7167 VFC_MEMORIES_RST_REG_RAM_RST);
7168
7169 msleep(20);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007170 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007171
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007172 bnx2x_init_block(bp, BLOCK_TSEM, PHASE_COMMON);
7173 bnx2x_init_block(bp, BLOCK_USEM, PHASE_COMMON);
7174 bnx2x_init_block(bp, BLOCK_CSEM, PHASE_COMMON);
7175 bnx2x_init_block(bp, BLOCK_XSEM, PHASE_COMMON);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007176
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007177 /* sync semi rtc */
7178 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR,
7179 0x80000000);
7180 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET,
7181 0x80000000);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007182
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007183 bnx2x_init_block(bp, BLOCK_UPB, PHASE_COMMON);
7184 bnx2x_init_block(bp, BLOCK_XPB, PHASE_COMMON);
7185 bnx2x_init_block(bp, BLOCK_PBF, PHASE_COMMON);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007186
Barak Witkowskia3348722012-04-23 03:04:46 +00007187 if (!CHIP_IS_E1x(bp)) {
7188 if (IS_MF_AFEX(bp)) {
7189 /* configure that VNTag and VLAN headers must be
7190 * sent in afex mode
7191 */
7192 REG_WR(bp, PBF_REG_HDRS_AFTER_BASIC, 0xE);
7193 REG_WR(bp, PBF_REG_MUST_HAVE_HDRS, 0xA);
7194 REG_WR(bp, PBF_REG_HDRS_AFTER_TAG_0, 0x6);
7195 REG_WR(bp, PBF_REG_TAG_ETHERTYPE_0, 0x8926);
7196 REG_WR(bp, PBF_REG_TAG_LEN_0, 0x4);
7197 } else {
7198 REG_WR(bp, PBF_REG_HDRS_AFTER_BASIC,
7199 bp->path_has_ovlan ? 7 : 6);
7200 }
7201 }
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007202
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007203 REG_WR(bp, SRC_REG_SOFT_RST, 1);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00007204
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007205 bnx2x_init_block(bp, BLOCK_SRC, PHASE_COMMON);
7206
Merav Sicron55c11942012-11-07 00:45:48 +00007207 if (CNIC_SUPPORT(bp)) {
7208 REG_WR(bp, SRC_REG_KEYSEARCH_0, 0x63285672);
7209 REG_WR(bp, SRC_REG_KEYSEARCH_1, 0x24b8f2cc);
7210 REG_WR(bp, SRC_REG_KEYSEARCH_2, 0x223aef9b);
7211 REG_WR(bp, SRC_REG_KEYSEARCH_3, 0x26001e3a);
7212 REG_WR(bp, SRC_REG_KEYSEARCH_4, 0x7ae91116);
7213 REG_WR(bp, SRC_REG_KEYSEARCH_5, 0x5ce5230b);
7214 REG_WR(bp, SRC_REG_KEYSEARCH_6, 0x298d8adf);
7215 REG_WR(bp, SRC_REG_KEYSEARCH_7, 0x6eb0ff09);
7216 REG_WR(bp, SRC_REG_KEYSEARCH_8, 0x1830f82f);
7217 REG_WR(bp, SRC_REG_KEYSEARCH_9, 0x01e46be7);
7218 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007219 REG_WR(bp, SRC_REG_SOFT_RST, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007220
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007221 if (sizeof(union cdu_context) != 1024)
7222 /* we currently assume that a context is 1024 bytes */
Merav Sicron51c1a582012-03-18 10:33:38 +00007223 dev_alert(&bp->pdev->dev,
7224 "please adjust the size of cdu_context(%ld)\n",
7225 (long)sizeof(union cdu_context));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007226
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007227 bnx2x_init_block(bp, BLOCK_CDU, PHASE_COMMON);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007228 val = (4 << 24) + (0 << 12) + 1024;
7229 REG_WR(bp, CDU_REG_CDU_GLOBAL_PARAMS, val);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007230
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007231 bnx2x_init_block(bp, BLOCK_CFC, PHASE_COMMON);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007232 REG_WR(bp, CFC_REG_INIT_REG, 0x7FF);
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08007233 /* enable context validation interrupt from CFC */
7234 REG_WR(bp, CFC_REG_CFC_INT_MASK, 0);
7235
7236 /* set the thresholds to prevent CFC/CDU race */
7237 REG_WR(bp, CFC_REG_DEBUG0, 0x20020000);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007238
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007239 bnx2x_init_block(bp, BLOCK_HC, PHASE_COMMON);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007240
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007241 if (!CHIP_IS_E1x(bp) && BP_NOMCP(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007242 REG_WR(bp, IGU_REG_RESET_MEMORIES, 0x36);
7243
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007244 bnx2x_init_block(bp, BLOCK_IGU, PHASE_COMMON);
7245 bnx2x_init_block(bp, BLOCK_MISC_AEU, PHASE_COMMON);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007246
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007247 /* Reset PCIE errors for debug */
7248 REG_WR(bp, 0x2814, 0xffffffff);
7249 REG_WR(bp, 0x3820, 0xffffffff);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007250
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007251 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007252 REG_WR(bp, PCICFG_OFFSET + PXPCS_TL_CONTROL_5,
7253 (PXPCS_TL_CONTROL_5_ERR_UNSPPORT1 |
7254 PXPCS_TL_CONTROL_5_ERR_UNSPPORT));
7255 REG_WR(bp, PCICFG_OFFSET + PXPCS_TL_FUNC345_STAT,
7256 (PXPCS_TL_FUNC345_STAT_ERR_UNSPPORT4 |
7257 PXPCS_TL_FUNC345_STAT_ERR_UNSPPORT3 |
7258 PXPCS_TL_FUNC345_STAT_ERR_UNSPPORT2));
7259 REG_WR(bp, PCICFG_OFFSET + PXPCS_TL_FUNC678_STAT,
7260 (PXPCS_TL_FUNC678_STAT_ERR_UNSPPORT7 |
7261 PXPCS_TL_FUNC678_STAT_ERR_UNSPPORT6 |
7262 PXPCS_TL_FUNC678_STAT_ERR_UNSPPORT5));
7263 }
7264
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007265 bnx2x_init_block(bp, BLOCK_NIG, PHASE_COMMON);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007266 if (!CHIP_IS_E1(bp)) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007267 /* in E3 this done in per-port section */
7268 if (!CHIP_IS_E3(bp))
7269 REG_WR(bp, NIG_REG_LLH_MF_MODE, IS_MF(bp));
7270 }
7271 if (CHIP_IS_E1H(bp))
7272 /* not applicable for E2 (and above ...) */
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08007273 REG_WR(bp, NIG_REG_LLH_E1HOV_MODE, IS_MF_SD(bp));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007274
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007275 if (CHIP_REV_IS_SLOW(bp))
7276 msleep(200);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007277
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007278 /* finish CFC init */
7279 val = reg_poll(bp, CFC_REG_LL_INIT_DONE, 1, 100, 10);
7280 if (val != 1) {
7281 BNX2X_ERR("CFC LL_INIT failed\n");
7282 return -EBUSY;
7283 }
7284 val = reg_poll(bp, CFC_REG_AC_INIT_DONE, 1, 100, 10);
7285 if (val != 1) {
7286 BNX2X_ERR("CFC AC_INIT failed\n");
7287 return -EBUSY;
7288 }
7289 val = reg_poll(bp, CFC_REG_CAM_INIT_DONE, 1, 100, 10);
7290 if (val != 1) {
7291 BNX2X_ERR("CFC CAM_INIT failed\n");
7292 return -EBUSY;
7293 }
7294 REG_WR(bp, CFC_REG_DEBUG0, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007295
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007296 if (CHIP_IS_E1(bp)) {
7297 /* read NIG statistic
7298 to see if this is our first up since powerup */
7299 bnx2x_read_dmae(bp, NIG_REG_STAT2_BRB_OCTET, 2);
7300 val = *bnx2x_sp(bp, wb_data[0]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007301
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007302 /* do internal memory self test */
7303 if ((val == 0) && bnx2x_int_mem_test(bp)) {
7304 BNX2X_ERR("internal mem self test failed\n");
7305 return -EBUSY;
7306 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007307 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007308
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00007309 bnx2x_setup_fan_failure_detection(bp);
7310
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007311 /* clear PXP2 attentions */
7312 REG_RD(bp, PXP2_REG_PXP2_INT_STS_CLR_0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007313
Vladislav Zolotarov4a33bc02011-01-09 02:20:04 +00007314 bnx2x_enable_blocks_attention(bp);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00007315 bnx2x_enable_blocks_parity(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007316
Yaniv Rosner6bbca912008-08-13 15:57:28 -07007317 if (!BP_NOMCP(bp)) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007318 if (CHIP_IS_E1x(bp))
7319 bnx2x__common_init_phy(bp);
Yaniv Rosner6bbca912008-08-13 15:57:28 -07007320 } else
7321 BNX2X_ERR("Bootcode is missing - can not initialize link\n");
7322
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007323 return 0;
7324}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007325
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007326/**
7327 * bnx2x_init_hw_common_chip - init HW at the COMMON_CHIP phase.
7328 *
7329 * @bp: driver handle
7330 */
7331static int bnx2x_init_hw_common_chip(struct bnx2x *bp)
7332{
7333 int rc = bnx2x_init_hw_common(bp);
7334
7335 if (rc)
7336 return rc;
7337
7338 /* In E2 2-PORT mode, same ext phy is used for the two paths */
7339 if (!BP_NOMCP(bp))
7340 bnx2x__common_init_phy(bp);
7341
7342 return 0;
7343}
7344
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007345static int bnx2x_init_hw_port(struct bnx2x *bp)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007346{
7347 int port = BP_PORT(bp);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007348 int init_phase = port ? PHASE_PORT1 : PHASE_PORT0;
Eilon Greenstein1c063282009-02-12 08:36:43 +00007349 u32 low, high;
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02007350 u32 val, reg;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007351
Merav Sicron51c1a582012-03-18 10:33:38 +00007352 DP(NETIF_MSG_HW, "starting port init port %d\n", port);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007353
7354 REG_WR(bp, NIG_REG_MASK_INTERRUPT_PORT0 + port*4, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007355
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007356 bnx2x_init_block(bp, BLOCK_MISC, init_phase);
7357 bnx2x_init_block(bp, BLOCK_PXP, init_phase);
7358 bnx2x_init_block(bp, BLOCK_PXP2, init_phase);
Eilon Greensteinca003922009-08-12 22:53:28 -07007359
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007360 /* Timers bug workaround: disables the pf_master bit in pglue at
7361 * common phase, we need to enable it here before any dmae access are
7362 * attempted. Therefore we manually added the enable-master to the
7363 * port phase (it also happens in the function phase)
7364 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007365 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007366 REG_WR(bp, PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER, 1);
7367
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007368 bnx2x_init_block(bp, BLOCK_ATC, init_phase);
7369 bnx2x_init_block(bp, BLOCK_DMAE, init_phase);
7370 bnx2x_init_block(bp, BLOCK_PGLUE_B, init_phase);
7371 bnx2x_init_block(bp, BLOCK_QM, init_phase);
7372
7373 bnx2x_init_block(bp, BLOCK_TCM, init_phase);
7374 bnx2x_init_block(bp, BLOCK_UCM, init_phase);
7375 bnx2x_init_block(bp, BLOCK_CCM, init_phase);
7376 bnx2x_init_block(bp, BLOCK_XCM, init_phase);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007377
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007378 /* QM cid (connection) count */
7379 bnx2x_qm_init_cid_count(bp, bp->qm_cid_count, INITOP_SET);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007380
Merav Sicron55c11942012-11-07 00:45:48 +00007381 if (CNIC_SUPPORT(bp)) {
7382 bnx2x_init_block(bp, BLOCK_TM, init_phase);
7383 REG_WR(bp, TM_REG_LIN0_SCAN_TIME + port*4, 20);
7384 REG_WR(bp, TM_REG_LIN0_MAX_ACTIVE_CID + port*4, 31);
7385 }
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00007386
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007387 bnx2x_init_block(bp, BLOCK_DORQ, init_phase);
Eilon Greenstein1c063282009-02-12 08:36:43 +00007388
Dmitry Kravkov2b674042012-10-28 21:59:04 +00007389 bnx2x_init_block(bp, BLOCK_BRB1, init_phase);
7390
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007391 if (CHIP_IS_E1(bp) || CHIP_IS_E1H(bp)) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007392
7393 if (IS_MF(bp))
7394 low = ((bp->flags & ONE_PORT_FLAG) ? 160 : 246);
7395 else if (bp->dev->mtu > 4096) {
7396 if (bp->flags & ONE_PORT_FLAG)
7397 low = 160;
7398 else {
7399 val = bp->dev->mtu;
7400 /* (24*1024 + val*4)/256 */
7401 low = 96 + (val/64) +
7402 ((val % 64) ? 1 : 0);
7403 }
7404 } else
7405 low = ((bp->flags & ONE_PORT_FLAG) ? 80 : 160);
7406 high = low + 56; /* 14*1024/256 */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007407 REG_WR(bp, BRB1_REG_PAUSE_LOW_THRESHOLD_0 + port*4, low);
7408 REG_WR(bp, BRB1_REG_PAUSE_HIGH_THRESHOLD_0 + port*4, high);
7409 }
7410
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007411 if (CHIP_MODE_IS_4_PORT(bp))
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007412 REG_WR(bp, (BP_PORT(bp) ?
7413 BRB1_REG_MAC_GUARANTIED_1 :
7414 BRB1_REG_MAC_GUARANTIED_0), 40);
Eilon Greenstein356e2382009-02-12 08:38:32 +00007415
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007416 bnx2x_init_block(bp, BLOCK_PRS, init_phase);
Barak Witkowskia3348722012-04-23 03:04:46 +00007417 if (CHIP_IS_E3B0(bp)) {
7418 if (IS_MF_AFEX(bp)) {
7419 /* configure headers for AFEX mode */
7420 REG_WR(bp, BP_PORT(bp) ?
7421 PRS_REG_HDRS_AFTER_BASIC_PORT_1 :
7422 PRS_REG_HDRS_AFTER_BASIC_PORT_0, 0xE);
7423 REG_WR(bp, BP_PORT(bp) ?
7424 PRS_REG_HDRS_AFTER_TAG_0_PORT_1 :
7425 PRS_REG_HDRS_AFTER_TAG_0_PORT_0, 0x6);
7426 REG_WR(bp, BP_PORT(bp) ?
7427 PRS_REG_MUST_HAVE_HDRS_PORT_1 :
7428 PRS_REG_MUST_HAVE_HDRS_PORT_0, 0xA);
7429 } else {
7430 /* Ovlan exists only if we are in multi-function +
7431 * switch-dependent mode, in switch-independent there
7432 * is no ovlan headers
7433 */
7434 REG_WR(bp, BP_PORT(bp) ?
7435 PRS_REG_HDRS_AFTER_BASIC_PORT_1 :
7436 PRS_REG_HDRS_AFTER_BASIC_PORT_0,
7437 (bp->path_has_ovlan ? 7 : 6));
7438 }
7439 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007440
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007441 bnx2x_init_block(bp, BLOCK_TSDM, init_phase);
7442 bnx2x_init_block(bp, BLOCK_CSDM, init_phase);
7443 bnx2x_init_block(bp, BLOCK_USDM, init_phase);
7444 bnx2x_init_block(bp, BLOCK_XSDM, init_phase);
7445
7446 bnx2x_init_block(bp, BLOCK_TSEM, init_phase);
7447 bnx2x_init_block(bp, BLOCK_USEM, init_phase);
7448 bnx2x_init_block(bp, BLOCK_CSEM, init_phase);
7449 bnx2x_init_block(bp, BLOCK_XSEM, init_phase);
7450
7451 bnx2x_init_block(bp, BLOCK_UPB, init_phase);
7452 bnx2x_init_block(bp, BLOCK_XPB, init_phase);
7453
7454 bnx2x_init_block(bp, BLOCK_PBF, init_phase);
7455
7456 if (CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007457 /* configure PBF to work without PAUSE mtu 9000 */
7458 REG_WR(bp, PBF_REG_P0_PAUSE_ENABLE + port*4, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007459
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007460 /* update threshold */
7461 REG_WR(bp, PBF_REG_P0_ARB_THRSH + port*4, (9040/16));
7462 /* update init credit */
7463 REG_WR(bp, PBF_REG_P0_INIT_CRD + port*4, (9040/16) + 553 - 22);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007464
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007465 /* probe changes */
7466 REG_WR(bp, PBF_REG_INIT_P0 + port*4, 1);
7467 udelay(50);
7468 REG_WR(bp, PBF_REG_INIT_P0 + port*4, 0);
7469 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007470
Merav Sicron55c11942012-11-07 00:45:48 +00007471 if (CNIC_SUPPORT(bp))
7472 bnx2x_init_block(bp, BLOCK_SRC, init_phase);
7473
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007474 bnx2x_init_block(bp, BLOCK_CDU, init_phase);
7475 bnx2x_init_block(bp, BLOCK_CFC, init_phase);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007476
7477 if (CHIP_IS_E1(bp)) {
7478 REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, 0);
7479 REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, 0);
7480 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007481 bnx2x_init_block(bp, BLOCK_HC, init_phase);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007482
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007483 bnx2x_init_block(bp, BLOCK_IGU, init_phase);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007484
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007485 bnx2x_init_block(bp, BLOCK_MISC_AEU, init_phase);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007486 /* init aeu_mask_attn_func_0/1:
Yuval Mintz16a5fd92013-06-02 00:06:18 +00007487 * - SF mode: bits 3-7 are masked. Only bits 0-2 are in use
7488 * - MF mode: bit 3 is masked. Bits 0-2 are in use as in SF
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007489 * bits 4-7 are used for "per vn group attention" */
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00007490 val = IS_MF(bp) ? 0xF7 : 0x7;
7491 /* Enable DCBX attention for all but E1 */
7492 val |= CHIP_IS_E1(bp) ? 0 : 0x10;
7493 REG_WR(bp, MISC_REG_AEU_MASK_ATTN_FUNC_0 + port*4, val);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007494
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02007495 /* SCPAD_PARITY should NOT trigger close the gates */
7496 reg = port ? MISC_REG_AEU_ENABLE4_NIG_1 : MISC_REG_AEU_ENABLE4_NIG_0;
7497 REG_WR(bp, reg,
7498 REG_RD(bp, reg) &
7499 ~AEU_INPUTS_ATTN_BITS_MCP_LATCHED_SCPAD_PARITY);
7500
7501 reg = port ? MISC_REG_AEU_ENABLE4_PXP_1 : MISC_REG_AEU_ENABLE4_PXP_0;
7502 REG_WR(bp, reg,
7503 REG_RD(bp, reg) &
7504 ~AEU_INPUTS_ATTN_BITS_MCP_LATCHED_SCPAD_PARITY);
7505
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007506 bnx2x_init_block(bp, BLOCK_NIG, init_phase);
Eilon Greenstein356e2382009-02-12 08:38:32 +00007507
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007508 if (!CHIP_IS_E1x(bp)) {
7509 /* Bit-map indicating which L2 hdrs may appear after the
7510 * basic Ethernet header
7511 */
Barak Witkowskia3348722012-04-23 03:04:46 +00007512 if (IS_MF_AFEX(bp))
7513 REG_WR(bp, BP_PORT(bp) ?
7514 NIG_REG_P1_HDRS_AFTER_BASIC :
7515 NIG_REG_P0_HDRS_AFTER_BASIC, 0xE);
7516 else
7517 REG_WR(bp, BP_PORT(bp) ?
7518 NIG_REG_P1_HDRS_AFTER_BASIC :
7519 NIG_REG_P0_HDRS_AFTER_BASIC,
7520 IS_MF_SD(bp) ? 7 : 6);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007521
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007522 if (CHIP_IS_E3(bp))
7523 REG_WR(bp, BP_PORT(bp) ?
7524 NIG_REG_LLH1_MF_MODE :
7525 NIG_REG_LLH_MF_MODE, IS_MF(bp));
7526 }
7527 if (!CHIP_IS_E3(bp))
7528 REG_WR(bp, NIG_REG_XGXS_SERDES0_MODE_SEL + port*4, 1);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007529
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007530 if (!CHIP_IS_E1(bp)) {
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +00007531 /* 0x2 disable mf_ov, 0x1 enable */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007532 REG_WR(bp, NIG_REG_LLH0_BRB1_DRV_MASK_MF + port*4,
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08007533 (IS_MF_SD(bp) ? 0x1 : 0x2));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007534
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007535 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007536 val = 0;
7537 switch (bp->mf_mode) {
7538 case MULTI_FUNCTION_SD:
7539 val = 1;
7540 break;
7541 case MULTI_FUNCTION_SI:
Barak Witkowskia3348722012-04-23 03:04:46 +00007542 case MULTI_FUNCTION_AFEX:
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007543 val = 2;
7544 break;
7545 }
7546
7547 REG_WR(bp, (BP_PORT(bp) ? NIG_REG_LLH1_CLS_TYPE :
7548 NIG_REG_LLH0_CLS_TYPE), val);
7549 }
Eilon Greenstein1c063282009-02-12 08:36:43 +00007550 {
7551 REG_WR(bp, NIG_REG_LLFC_ENABLE_0 + port*4, 0);
7552 REG_WR(bp, NIG_REG_LLFC_OUT_EN_0 + port*4, 0);
7553 REG_WR(bp, NIG_REG_PAUSE_ENABLE_0 + port*4, 1);
7554 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007555 }
7556
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007557 /* If SPIO5 is set to generate interrupts, enable it for this port */
7558 val = REG_RD(bp, MISC_REG_SPIO_EVENT_EN);
Yuval Mintzd6d99a32012-12-02 04:05:45 +00007559 if (val & MISC_SPIO_SPIO5) {
Eilon Greenstein4d295db2009-07-21 05:47:47 +00007560 u32 reg_addr = (port ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_0 :
7561 MISC_REG_AEU_ENABLE1_FUNC_0_OUT_0);
7562 val = REG_RD(bp, reg_addr);
Eliezer Tamirf1410642008-02-28 11:51:50 -08007563 val |= AEU_INPUTS_ATTN_BITS_SPIO5;
Eilon Greenstein4d295db2009-07-21 05:47:47 +00007564 REG_WR(bp, reg_addr, val);
Eliezer Tamirf1410642008-02-28 11:51:50 -08007565 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007566
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007567 return 0;
7568}
7569
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007570static void bnx2x_ilt_wr(struct bnx2x *bp, u32 index, dma_addr_t addr)
7571{
7572 int reg;
Yuval Mintz32d68de2012-04-03 18:41:24 +00007573 u32 wb_write[2];
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007574
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007575 if (CHIP_IS_E1(bp))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007576 reg = PXP2_REG_RQ_ONCHIP_AT + index*8;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007577 else
7578 reg = PXP2_REG_RQ_ONCHIP_AT_B0 + index*8;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007579
Yuval Mintz32d68de2012-04-03 18:41:24 +00007580 wb_write[0] = ONCHIP_ADDR1(addr);
7581 wb_write[1] = ONCHIP_ADDR2(addr);
7582 REG_WR_DMAE(bp, reg, wb_write, 2);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007583}
7584
Ariel Eliorb56e9672013-01-01 05:22:32 +00007585void bnx2x_igu_clear_sb_gen(struct bnx2x *bp, u8 func, u8 idu_sb_id, bool is_pf)
Eric Dumazet1191cb82012-04-27 21:39:21 +00007586{
7587 u32 data, ctl, cnt = 100;
7588 u32 igu_addr_data = IGU_REG_COMMAND_REG_32LSB_DATA;
7589 u32 igu_addr_ctl = IGU_REG_COMMAND_REG_CTRL;
7590 u32 igu_addr_ack = IGU_REG_CSTORM_TYPE_0_SB_CLEANUP + (idu_sb_id/32)*4;
7591 u32 sb_bit = 1 << (idu_sb_id%32);
Ariel Eliorb56e9672013-01-01 05:22:32 +00007592 u32 func_encode = func | (is_pf ? 1 : 0) << IGU_FID_ENCODE_IS_PF_SHIFT;
Eric Dumazet1191cb82012-04-27 21:39:21 +00007593 u32 addr_encode = IGU_CMD_E2_PROD_UPD_BASE + idu_sb_id;
7594
7595 /* Not supported in BC mode */
7596 if (CHIP_INT_MODE_IS_BC(bp))
7597 return;
7598
7599 data = (IGU_USE_REGISTER_cstorm_type_0_sb_cleanup
7600 << IGU_REGULAR_CLEANUP_TYPE_SHIFT) |
7601 IGU_REGULAR_CLEANUP_SET |
7602 IGU_REGULAR_BCLEANUP;
7603
7604 ctl = addr_encode << IGU_CTRL_REG_ADDRESS_SHIFT |
7605 func_encode << IGU_CTRL_REG_FID_SHIFT |
7606 IGU_CTRL_CMD_TYPE_WR << IGU_CTRL_REG_TYPE_SHIFT;
7607
7608 DP(NETIF_MSG_HW, "write 0x%08x to IGU(via GRC) addr 0x%x\n",
7609 data, igu_addr_data);
7610 REG_WR(bp, igu_addr_data, data);
7611 mmiowb();
7612 barrier();
7613 DP(NETIF_MSG_HW, "write 0x%08x to IGU(via GRC) addr 0x%x\n",
7614 ctl, igu_addr_ctl);
7615 REG_WR(bp, igu_addr_ctl, ctl);
7616 mmiowb();
7617 barrier();
7618
7619 /* wait for clean up to finish */
7620 while (!(REG_RD(bp, igu_addr_ack) & sb_bit) && --cnt)
7621 msleep(20);
7622
Eric Dumazet1191cb82012-04-27 21:39:21 +00007623 if (!(REG_RD(bp, igu_addr_ack) & sb_bit)) {
7624 DP(NETIF_MSG_HW,
7625 "Unable to finish IGU cleanup: idu_sb_id %d offset %d bit %d (cnt %d)\n",
7626 idu_sb_id, idu_sb_id/32, idu_sb_id%32, cnt);
7627 }
7628}
7629
7630static void bnx2x_igu_clear_sb(struct bnx2x *bp, u8 idu_sb_id)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007631{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007632 bnx2x_igu_clear_sb_gen(bp, BP_FUNC(bp), idu_sb_id, true /*PF*/);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007633}
7634
Eric Dumazet1191cb82012-04-27 21:39:21 +00007635static void bnx2x_clear_func_ilt(struct bnx2x *bp, u32 func)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007636{
7637 u32 i, base = FUNC_ILT_BASE(func);
7638 for (i = base; i < base + ILT_PER_FUNC; i++)
7639 bnx2x_ilt_wr(bp, i, 0);
7640}
7641
Merav Sicron910cc722012-11-11 03:56:08 +00007642static void bnx2x_init_searcher(struct bnx2x *bp)
Merav Sicron55c11942012-11-07 00:45:48 +00007643{
7644 int port = BP_PORT(bp);
7645 bnx2x_src_init_t2(bp, bp->t2, bp->t2_mapping, SRC_CONN_NUM);
7646 /* T1 hash bits value determines the T1 number of entries */
7647 REG_WR(bp, SRC_REG_NUMBER_HASH_BITS0 + port*4, SRC_HASH_BITS);
7648}
7649
7650static inline int bnx2x_func_switch_update(struct bnx2x *bp, int suspend)
7651{
7652 int rc;
7653 struct bnx2x_func_state_params func_params = {NULL};
7654 struct bnx2x_func_switch_update_params *switch_update_params =
7655 &func_params.params.switch_update;
7656
7657 /* Prepare parameters for function state transitions */
7658 __set_bit(RAMROD_COMP_WAIT, &func_params.ramrod_flags);
7659 __set_bit(RAMROD_RETRY, &func_params.ramrod_flags);
7660
7661 func_params.f_obj = &bp->func_obj;
7662 func_params.cmd = BNX2X_F_CMD_SWITCH_UPDATE;
7663
7664 /* Function parameters */
7665 switch_update_params->suspend = suspend;
7666
7667 rc = bnx2x_func_state_change(bp, &func_params);
7668
7669 return rc;
7670}
7671
Merav Sicron910cc722012-11-11 03:56:08 +00007672static int bnx2x_reset_nic_mode(struct bnx2x *bp)
Merav Sicron55c11942012-11-07 00:45:48 +00007673{
7674 int rc, i, port = BP_PORT(bp);
7675 int vlan_en = 0, mac_en[NUM_MACS];
7676
Merav Sicron55c11942012-11-07 00:45:48 +00007677 /* Close input from network */
7678 if (bp->mf_mode == SINGLE_FUNCTION) {
7679 bnx2x_set_rx_filter(&bp->link_params, 0);
7680 } else {
7681 vlan_en = REG_RD(bp, port ? NIG_REG_LLH1_FUNC_EN :
7682 NIG_REG_LLH0_FUNC_EN);
7683 REG_WR(bp, port ? NIG_REG_LLH1_FUNC_EN :
7684 NIG_REG_LLH0_FUNC_EN, 0);
7685 for (i = 0; i < NUM_MACS; i++) {
7686 mac_en[i] = REG_RD(bp, port ?
7687 (NIG_REG_LLH1_FUNC_MEM_ENABLE +
7688 4 * i) :
7689 (NIG_REG_LLH0_FUNC_MEM_ENABLE +
7690 4 * i));
7691 REG_WR(bp, port ? (NIG_REG_LLH1_FUNC_MEM_ENABLE +
7692 4 * i) :
7693 (NIG_REG_LLH0_FUNC_MEM_ENABLE + 4 * i), 0);
7694 }
7695 }
7696
7697 /* Close BMC to host */
7698 REG_WR(bp, port ? NIG_REG_P0_TX_MNG_HOST_ENABLE :
7699 NIG_REG_P1_TX_MNG_HOST_ENABLE, 0);
7700
7701 /* Suspend Tx switching to the PF. Completion of this ramrod
7702 * further guarantees that all the packets of that PF / child
7703 * VFs in BRB were processed by the Parser, so it is safe to
7704 * change the NIC_MODE register.
7705 */
7706 rc = bnx2x_func_switch_update(bp, 1);
7707 if (rc) {
7708 BNX2X_ERR("Can't suspend tx-switching!\n");
7709 return rc;
7710 }
7711
7712 /* Change NIC_MODE register */
7713 REG_WR(bp, PRS_REG_NIC_MODE, 0);
7714
7715 /* Open input from network */
7716 if (bp->mf_mode == SINGLE_FUNCTION) {
7717 bnx2x_set_rx_filter(&bp->link_params, 1);
7718 } else {
7719 REG_WR(bp, port ? NIG_REG_LLH1_FUNC_EN :
7720 NIG_REG_LLH0_FUNC_EN, vlan_en);
7721 for (i = 0; i < NUM_MACS; i++) {
7722 REG_WR(bp, port ? (NIG_REG_LLH1_FUNC_MEM_ENABLE +
7723 4 * i) :
7724 (NIG_REG_LLH0_FUNC_MEM_ENABLE + 4 * i),
7725 mac_en[i]);
7726 }
7727 }
7728
7729 /* Enable BMC to host */
7730 REG_WR(bp, port ? NIG_REG_P0_TX_MNG_HOST_ENABLE :
7731 NIG_REG_P1_TX_MNG_HOST_ENABLE, 1);
7732
7733 /* Resume Tx switching to the PF */
7734 rc = bnx2x_func_switch_update(bp, 0);
7735 if (rc) {
7736 BNX2X_ERR("Can't resume tx-switching!\n");
7737 return rc;
7738 }
7739
7740 DP(NETIF_MSG_IFUP, "NIC MODE disabled\n");
7741 return 0;
7742}
7743
7744int bnx2x_init_hw_func_cnic(struct bnx2x *bp)
7745{
7746 int rc;
7747
7748 bnx2x_ilt_init_op_cnic(bp, INITOP_SET);
7749
7750 if (CONFIGURE_NIC_MODE(bp)) {
Yuval Mintz16a5fd92013-06-02 00:06:18 +00007751 /* Configure searcher as part of function hw init */
Merav Sicron55c11942012-11-07 00:45:48 +00007752 bnx2x_init_searcher(bp);
7753
7754 /* Reset NIC mode */
7755 rc = bnx2x_reset_nic_mode(bp);
7756 if (rc)
7757 BNX2X_ERR("Can't change NIC mode!\n");
7758 return rc;
7759 }
7760
7761 return 0;
7762}
7763
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007764static int bnx2x_init_hw_func(struct bnx2x *bp)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007765{
7766 int port = BP_PORT(bp);
7767 int func = BP_FUNC(bp);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007768 int init_phase = PHASE_PF0 + func;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007769 struct bnx2x_ilt *ilt = BP_ILT(bp);
7770 u16 cdu_ilt_start;
Eilon Greenstein8badd272009-02-12 08:36:15 +00007771 u32 addr, val;
Vladislav Zolotarovf4a66892010-10-19 05:13:09 +00007772 u32 main_mem_base, main_mem_size, main_mem_prty_clr;
Ariel Elior89db4ad2012-01-26 06:01:48 +00007773 int i, main_mem_width, rc;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007774
Merav Sicron51c1a582012-03-18 10:33:38 +00007775 DP(NETIF_MSG_HW, "starting func init func %d\n", func);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007776
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007777 /* FLR cleanup - hmmm */
Ariel Elior89db4ad2012-01-26 06:01:48 +00007778 if (!CHIP_IS_E1x(bp)) {
7779 rc = bnx2x_pf_flr_clnup(bp);
Yuval Mintz04c46732013-01-23 03:21:46 +00007780 if (rc) {
7781 bnx2x_fw_dump(bp);
Ariel Elior89db4ad2012-01-26 06:01:48 +00007782 return rc;
Yuval Mintz04c46732013-01-23 03:21:46 +00007783 }
Ariel Elior89db4ad2012-01-26 06:01:48 +00007784 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007785
Eilon Greenstein8badd272009-02-12 08:36:15 +00007786 /* set MSI reconfigure capability */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007787 if (bp->common.int_block == INT_BLOCK_HC) {
7788 addr = (port ? HC_REG_CONFIG_1 : HC_REG_CONFIG_0);
7789 val = REG_RD(bp, addr);
7790 val |= HC_CONFIG_0_REG_MSI_ATTN_EN_0;
7791 REG_WR(bp, addr, val);
7792 }
Eilon Greenstein8badd272009-02-12 08:36:15 +00007793
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007794 bnx2x_init_block(bp, BLOCK_PXP, init_phase);
7795 bnx2x_init_block(bp, BLOCK_PXP2, init_phase);
7796
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007797 ilt = BP_ILT(bp);
7798 cdu_ilt_start = ilt->clients[ILT_CLIENT_CDU].start;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007799
Ariel Elior290ca2b2013-01-01 05:22:31 +00007800 if (IS_SRIOV(bp))
7801 cdu_ilt_start += BNX2X_FIRST_VF_CID/ILT_PAGE_CIDS;
7802 cdu_ilt_start = bnx2x_iov_init_ilt(bp, cdu_ilt_start);
7803
7804 /* since BNX2X_FIRST_VF_CID > 0 the PF L2 cids precedes
7805 * those of the VFs, so start line should be reset
7806 */
7807 cdu_ilt_start = ilt->clients[ILT_CLIENT_CDU].start;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007808 for (i = 0; i < L2_ILT_LINES(bp); i++) {
Merav Sicrona0529972012-06-19 07:48:25 +00007809 ilt->lines[cdu_ilt_start + i].page = bp->context[i].vcxt;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007810 ilt->lines[cdu_ilt_start + i].page_mapping =
Merav Sicrona0529972012-06-19 07:48:25 +00007811 bp->context[i].cxt_mapping;
7812 ilt->lines[cdu_ilt_start + i].size = bp->context[i].size;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007813 }
Ariel Elior290ca2b2013-01-01 05:22:31 +00007814
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007815 bnx2x_ilt_init_op(bp, INITOP_SET);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00007816
Merav Sicron55c11942012-11-07 00:45:48 +00007817 if (!CONFIGURE_NIC_MODE(bp)) {
7818 bnx2x_init_searcher(bp);
7819 REG_WR(bp, PRS_REG_NIC_MODE, 0);
7820 DP(NETIF_MSG_IFUP, "NIC MODE disabled\n");
7821 } else {
7822 /* Set NIC mode */
7823 REG_WR(bp, PRS_REG_NIC_MODE, 1);
Yuval Mintz6bf07b82013-06-02 00:06:20 +00007824 DP(NETIF_MSG_IFUP, "NIC MODE configured\n");
Merav Sicron55c11942012-11-07 00:45:48 +00007825 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007826
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007827 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007828 u32 pf_conf = IGU_PF_CONF_FUNC_EN;
7829
7830 /* Turn on a single ISR mode in IGU if driver is going to use
7831 * INT#x or MSI
7832 */
7833 if (!(bp->flags & USING_MSIX_FLAG))
7834 pf_conf |= IGU_PF_CONF_SINGLE_ISR_EN;
7835 /*
7836 * Timers workaround bug: function init part.
7837 * Need to wait 20msec after initializing ILT,
7838 * needed to make sure there are no requests in
7839 * one of the PXP internal queues with "old" ILT addresses
7840 */
7841 msleep(20);
7842 /*
7843 * Master enable - Due to WB DMAE writes performed before this
7844 * register is re-initialized as part of the regular function
7845 * init
7846 */
7847 REG_WR(bp, PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER, 1);
7848 /* Enable the function in IGU */
7849 REG_WR(bp, IGU_REG_PF_CONFIGURATION, pf_conf);
7850 }
7851
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007852 bp->dmae_ready = 1;
7853
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007854 bnx2x_init_block(bp, BLOCK_PGLUE_B, init_phase);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007855
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007856 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007857 REG_WR(bp, PGLUE_B_REG_WAS_ERROR_PF_7_0_CLR, func);
7858
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007859 bnx2x_init_block(bp, BLOCK_ATC, init_phase);
7860 bnx2x_init_block(bp, BLOCK_DMAE, init_phase);
7861 bnx2x_init_block(bp, BLOCK_NIG, init_phase);
7862 bnx2x_init_block(bp, BLOCK_SRC, init_phase);
7863 bnx2x_init_block(bp, BLOCK_MISC, init_phase);
7864 bnx2x_init_block(bp, BLOCK_TCM, init_phase);
7865 bnx2x_init_block(bp, BLOCK_UCM, init_phase);
7866 bnx2x_init_block(bp, BLOCK_CCM, init_phase);
7867 bnx2x_init_block(bp, BLOCK_XCM, init_phase);
7868 bnx2x_init_block(bp, BLOCK_TSEM, init_phase);
7869 bnx2x_init_block(bp, BLOCK_USEM, init_phase);
7870 bnx2x_init_block(bp, BLOCK_CSEM, init_phase);
7871 bnx2x_init_block(bp, BLOCK_XSEM, init_phase);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007872
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007873 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007874 REG_WR(bp, QM_REG_PF_EN, 1);
7875
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007876 if (!CHIP_IS_E1x(bp)) {
7877 REG_WR(bp, TSEM_REG_VFPF_ERR_NUM, BNX2X_MAX_NUM_OF_VFS + func);
7878 REG_WR(bp, USEM_REG_VFPF_ERR_NUM, BNX2X_MAX_NUM_OF_VFS + func);
7879 REG_WR(bp, CSEM_REG_VFPF_ERR_NUM, BNX2X_MAX_NUM_OF_VFS + func);
7880 REG_WR(bp, XSEM_REG_VFPF_ERR_NUM, BNX2X_MAX_NUM_OF_VFS + func);
7881 }
7882 bnx2x_init_block(bp, BLOCK_QM, init_phase);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007883
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007884 bnx2x_init_block(bp, BLOCK_TM, init_phase);
7885 bnx2x_init_block(bp, BLOCK_DORQ, init_phase);
Ariel Eliorc19d65c2013-09-09 14:51:27 +03007886 REG_WR(bp, DORQ_REG_MODE_ACT, 1); /* no dpm */
Ariel Eliorb56e9672013-01-01 05:22:32 +00007887
7888 bnx2x_iov_init_dq(bp);
7889
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007890 bnx2x_init_block(bp, BLOCK_BRB1, init_phase);
7891 bnx2x_init_block(bp, BLOCK_PRS, init_phase);
7892 bnx2x_init_block(bp, BLOCK_TSDM, init_phase);
7893 bnx2x_init_block(bp, BLOCK_CSDM, init_phase);
7894 bnx2x_init_block(bp, BLOCK_USDM, init_phase);
7895 bnx2x_init_block(bp, BLOCK_XSDM, init_phase);
7896 bnx2x_init_block(bp, BLOCK_UPB, init_phase);
7897 bnx2x_init_block(bp, BLOCK_XPB, init_phase);
7898 bnx2x_init_block(bp, BLOCK_PBF, init_phase);
7899 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007900 REG_WR(bp, PBF_REG_DISABLE_PF, 0);
7901
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007902 bnx2x_init_block(bp, BLOCK_CDU, init_phase);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007903
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007904 bnx2x_init_block(bp, BLOCK_CFC, init_phase);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007905
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007906 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007907 REG_WR(bp, CFC_REG_WEAK_ENABLE_PF, 1);
7908
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +00007909 if (IS_MF(bp)) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007910 REG_WR(bp, NIG_REG_LLH0_FUNC_EN + port*8, 1);
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +00007911 REG_WR(bp, NIG_REG_LLH0_FUNC_VLAN_ID + port*8, bp->mf_ov);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007912 }
7913
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007914 bnx2x_init_block(bp, BLOCK_MISC_AEU, init_phase);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007915
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007916 /* HC init per function */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007917 if (bp->common.int_block == INT_BLOCK_HC) {
7918 if (CHIP_IS_E1H(bp)) {
7919 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_12 + func*4, 0);
7920
7921 REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, 0);
7922 REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, 0);
7923 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007924 bnx2x_init_block(bp, BLOCK_HC, init_phase);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007925
7926 } else {
7927 int num_segs, sb_idx, prod_offset;
7928
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007929 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_12 + func*4, 0);
7930
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007931 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007932 REG_WR(bp, IGU_REG_LEADING_EDGE_LATCH, 0);
7933 REG_WR(bp, IGU_REG_TRAILING_EDGE_LATCH, 0);
7934 }
7935
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007936 bnx2x_init_block(bp, BLOCK_IGU, init_phase);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007937
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007938 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007939 int dsb_idx = 0;
7940 /**
7941 * Producer memory:
7942 * E2 mode: address 0-135 match to the mapping memory;
7943 * 136 - PF0 default prod; 137 - PF1 default prod;
7944 * 138 - PF2 default prod; 139 - PF3 default prod;
7945 * 140 - PF0 attn prod; 141 - PF1 attn prod;
7946 * 142 - PF2 attn prod; 143 - PF3 attn prod;
7947 * 144-147 reserved.
7948 *
7949 * E1.5 mode - In backward compatible mode;
7950 * for non default SB; each even line in the memory
7951 * holds the U producer and each odd line hold
7952 * the C producer. The first 128 producers are for
7953 * NDSB (PF0 - 0-31; PF1 - 32-63 and so on). The last 20
7954 * producers are for the DSB for each PF.
7955 * Each PF has five segments: (the order inside each
7956 * segment is PF0; PF1; PF2; PF3) - 128-131 U prods;
7957 * 132-135 C prods; 136-139 X prods; 140-143 T prods;
7958 * 144-147 attn prods;
7959 */
7960 /* non-default-status-blocks */
7961 num_segs = CHIP_INT_MODE_IS_BC(bp) ?
7962 IGU_BC_NDSB_NUM_SEGS : IGU_NORM_NDSB_NUM_SEGS;
7963 for (sb_idx = 0; sb_idx < bp->igu_sb_cnt; sb_idx++) {
7964 prod_offset = (bp->igu_base_sb + sb_idx) *
7965 num_segs;
7966
7967 for (i = 0; i < num_segs; i++) {
7968 addr = IGU_REG_PROD_CONS_MEMORY +
7969 (prod_offset + i) * 4;
7970 REG_WR(bp, addr, 0);
7971 }
7972 /* send consumer update with value 0 */
7973 bnx2x_ack_sb(bp, bp->igu_base_sb + sb_idx,
7974 USTORM_ID, 0, IGU_INT_NOP, 1);
7975 bnx2x_igu_clear_sb(bp,
7976 bp->igu_base_sb + sb_idx);
7977 }
7978
7979 /* default-status-blocks */
7980 num_segs = CHIP_INT_MODE_IS_BC(bp) ?
7981 IGU_BC_DSB_NUM_SEGS : IGU_NORM_DSB_NUM_SEGS;
7982
7983 if (CHIP_MODE_IS_4_PORT(bp))
7984 dsb_idx = BP_FUNC(bp);
7985 else
David S. Miller8decf862011-09-22 03:23:13 -04007986 dsb_idx = BP_VN(bp);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007987
7988 prod_offset = (CHIP_INT_MODE_IS_BC(bp) ?
7989 IGU_BC_BASE_DSB_PROD + dsb_idx :
7990 IGU_NORM_BASE_DSB_PROD + dsb_idx);
7991
David S. Miller8decf862011-09-22 03:23:13 -04007992 /*
7993 * igu prods come in chunks of E1HVN_MAX (4) -
7994 * does not matters what is the current chip mode
7995 */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007996 for (i = 0; i < (num_segs * E1HVN_MAX);
7997 i += E1HVN_MAX) {
7998 addr = IGU_REG_PROD_CONS_MEMORY +
7999 (prod_offset + i)*4;
8000 REG_WR(bp, addr, 0);
8001 }
8002 /* send consumer update with 0 */
8003 if (CHIP_INT_MODE_IS_BC(bp)) {
8004 bnx2x_ack_sb(bp, bp->igu_dsb_id,
8005 USTORM_ID, 0, IGU_INT_NOP, 1);
8006 bnx2x_ack_sb(bp, bp->igu_dsb_id,
8007 CSTORM_ID, 0, IGU_INT_NOP, 1);
8008 bnx2x_ack_sb(bp, bp->igu_dsb_id,
8009 XSTORM_ID, 0, IGU_INT_NOP, 1);
8010 bnx2x_ack_sb(bp, bp->igu_dsb_id,
8011 TSTORM_ID, 0, IGU_INT_NOP, 1);
8012 bnx2x_ack_sb(bp, bp->igu_dsb_id,
8013 ATTENTION_ID, 0, IGU_INT_NOP, 1);
8014 } else {
8015 bnx2x_ack_sb(bp, bp->igu_dsb_id,
8016 USTORM_ID, 0, IGU_INT_NOP, 1);
8017 bnx2x_ack_sb(bp, bp->igu_dsb_id,
8018 ATTENTION_ID, 0, IGU_INT_NOP, 1);
8019 }
8020 bnx2x_igu_clear_sb(bp, bp->igu_dsb_id);
8021
Yuval Mintz16a5fd92013-06-02 00:06:18 +00008022 /* !!! These should become driver const once
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008023 rf-tool supports split-68 const */
8024 REG_WR(bp, IGU_REG_SB_INT_BEFORE_MASK_LSB, 0);
8025 REG_WR(bp, IGU_REG_SB_INT_BEFORE_MASK_MSB, 0);
8026 REG_WR(bp, IGU_REG_SB_MASK_LSB, 0);
8027 REG_WR(bp, IGU_REG_SB_MASK_MSB, 0);
8028 REG_WR(bp, IGU_REG_PBA_STATUS_LSB, 0);
8029 REG_WR(bp, IGU_REG_PBA_STATUS_MSB, 0);
8030 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008031 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008032
Eliezer Tamirc14423f2008-02-28 11:49:42 -08008033 /* Reset PCIE errors for debug */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008034 REG_WR(bp, 0x2114, 0xffffffff);
8035 REG_WR(bp, 0x2120, 0xffffffff);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008036
Vladislav Zolotarovf4a66892010-10-19 05:13:09 +00008037 if (CHIP_IS_E1x(bp)) {
8038 main_mem_size = HC_REG_MAIN_MEMORY_SIZE / 2; /*dwords*/
8039 main_mem_base = HC_REG_MAIN_MEMORY +
8040 BP_PORT(bp) * (main_mem_size * 4);
8041 main_mem_prty_clr = HC_REG_HC_PRTY_STS_CLR;
8042 main_mem_width = 8;
8043
8044 val = REG_RD(bp, main_mem_prty_clr);
8045 if (val)
Merav Sicron51c1a582012-03-18 10:33:38 +00008046 DP(NETIF_MSG_HW,
8047 "Hmmm... Parity errors in HC block during function init (0x%x)!\n",
8048 val);
Vladislav Zolotarovf4a66892010-10-19 05:13:09 +00008049
8050 /* Clear "false" parity errors in MSI-X table */
8051 for (i = main_mem_base;
8052 i < main_mem_base + main_mem_size * 4;
8053 i += main_mem_width) {
8054 bnx2x_read_dmae(bp, i, main_mem_width / 4);
8055 bnx2x_write_dmae(bp, bnx2x_sp_mapping(bp, wb_data),
8056 i, main_mem_width / 4);
8057 }
8058 /* Clear HC parity attention */
8059 REG_RD(bp, main_mem_prty_clr);
8060 }
8061
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008062#ifdef BNX2X_STOP_ON_ERROR
8063 /* Enable STORMs SP logging */
8064 REG_WR8(bp, BAR_USTRORM_INTMEM +
8065 USTORM_RECORD_SLOW_PATH_OFFSET(BP_FUNC(bp)), 1);
8066 REG_WR8(bp, BAR_TSTRORM_INTMEM +
8067 TSTORM_RECORD_SLOW_PATH_OFFSET(BP_FUNC(bp)), 1);
8068 REG_WR8(bp, BAR_CSTRORM_INTMEM +
8069 CSTORM_RECORD_SLOW_PATH_OFFSET(BP_FUNC(bp)), 1);
8070 REG_WR8(bp, BAR_XSTRORM_INTMEM +
8071 XSTORM_RECORD_SLOW_PATH_OFFSET(BP_FUNC(bp)), 1);
8072#endif
8073
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00008074 bnx2x_phy_probe(&bp->link_params);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00008075
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008076 return 0;
8077}
8078
Merav Sicron55c11942012-11-07 00:45:48 +00008079void bnx2x_free_mem_cnic(struct bnx2x *bp)
8080{
8081 bnx2x_ilt_mem_op_cnic(bp, ILT_MEMOP_FREE);
8082
8083 if (!CHIP_IS_E1x(bp))
8084 BNX2X_PCI_FREE(bp->cnic_sb.e2_sb, bp->cnic_sb_mapping,
8085 sizeof(struct host_hc_status_block_e2));
8086 else
8087 BNX2X_PCI_FREE(bp->cnic_sb.e1x_sb, bp->cnic_sb_mapping,
8088 sizeof(struct host_hc_status_block_e1x));
8089
8090 BNX2X_PCI_FREE(bp->t2, bp->t2_mapping, SRC_T2_SZ);
8091}
8092
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00008093void bnx2x_free_mem(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008094{
Merav Sicrona0529972012-06-19 07:48:25 +00008095 int i;
8096
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008097 BNX2X_PCI_FREE(bp->fw_stats, bp->fw_stats_mapping,
8098 bp->fw_stats_data_sz + bp->fw_stats_req_sz);
8099
Ariel Eliorb4cddbd2013-08-28 01:13:03 +03008100 if (IS_VF(bp))
8101 return;
8102
8103 BNX2X_PCI_FREE(bp->def_status_blk, bp->def_status_blk_mapping,
8104 sizeof(struct host_sp_status_block));
8105
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008106 BNX2X_PCI_FREE(bp->slowpath, bp->slowpath_mapping,
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008107 sizeof(struct bnx2x_slowpath));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008108
Merav Sicrona0529972012-06-19 07:48:25 +00008109 for (i = 0; i < L2_ILT_LINES(bp); i++)
8110 BNX2X_PCI_FREE(bp->context[i].vcxt, bp->context[i].cxt_mapping,
8111 bp->context[i].size);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008112 bnx2x_ilt_mem_op(bp, ILT_MEMOP_FREE);
8113
8114 BNX2X_FREE(bp->ilt->lines);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00008115
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07008116 BNX2X_PCI_FREE(bp->spq, bp->spq_mapping, BCM_PAGE_SIZE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008117
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008118 BNX2X_PCI_FREE(bp->eq_ring, bp->eq_mapping,
8119 BCM_PAGE_SIZE * NUM_EQ_PAGES);
Yuval Mintz580d9d02013-01-23 03:21:51 +00008120
Yuval Mintz05952242013-05-01 04:27:58 +00008121 BNX2X_PCI_FREE(bp->t2, bp->t2_mapping, SRC_T2_SZ);
8122
Yuval Mintz580d9d02013-01-23 03:21:51 +00008123 bnx2x_iov_free_mem(bp);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008124}
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008125
Merav Sicron55c11942012-11-07 00:45:48 +00008126int bnx2x_alloc_mem_cnic(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008127{
Joe Perchescd2b0382014-02-20 13:25:51 -08008128 if (!CHIP_IS_E1x(bp)) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008129 /* size = the status block + ramrod buffers */
Joe Perchescd2b0382014-02-20 13:25:51 -08008130 bp->cnic_sb.e2_sb = BNX2X_PCI_ALLOC(&bp->cnic_sb_mapping,
8131 sizeof(struct host_hc_status_block_e2));
8132 if (!bp->cnic_sb.e2_sb)
8133 goto alloc_mem_err;
8134 } else {
8135 bp->cnic_sb.e1x_sb = BNX2X_PCI_ALLOC(&bp->cnic_sb_mapping,
8136 sizeof(struct host_hc_status_block_e1x));
8137 if (!bp->cnic_sb.e1x_sb)
8138 goto alloc_mem_err;
8139 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008140
Joe Perchescd2b0382014-02-20 13:25:51 -08008141 if (CONFIGURE_NIC_MODE(bp) && !bp->t2) {
Yuval Mintz16a5fd92013-06-02 00:06:18 +00008142 /* allocate searcher T2 table, as it wasn't allocated before */
Joe Perchescd2b0382014-02-20 13:25:51 -08008143 bp->t2 = BNX2X_PCI_ALLOC(&bp->t2_mapping, SRC_T2_SZ);
8144 if (!bp->t2)
8145 goto alloc_mem_err;
8146 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008147
Merav Sicron55c11942012-11-07 00:45:48 +00008148 /* write address to which L5 should insert its values */
8149 bp->cnic_eth_dev.addr_drv_info_to_mcp =
8150 &bp->slowpath->drv_info_to_mcp;
8151
8152 if (bnx2x_ilt_mem_op_cnic(bp, ILT_MEMOP_ALLOC))
8153 goto alloc_mem_err;
8154
8155 return 0;
8156
8157alloc_mem_err:
8158 bnx2x_free_mem_cnic(bp);
8159 BNX2X_ERR("Can't allocate memory\n");
8160 return -ENOMEM;
8161}
8162
8163int bnx2x_alloc_mem(struct bnx2x *bp)
8164{
8165 int i, allocated, context_size;
8166
Joe Perchescd2b0382014-02-20 13:25:51 -08008167 if (!CONFIGURE_NIC_MODE(bp) && !bp->t2) {
Merav Sicron55c11942012-11-07 00:45:48 +00008168 /* allocate searcher T2 table */
Joe Perchescd2b0382014-02-20 13:25:51 -08008169 bp->t2 = BNX2X_PCI_ALLOC(&bp->t2_mapping, SRC_T2_SZ);
8170 if (!bp->t2)
8171 goto alloc_mem_err;
8172 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008173
Joe Perchescd2b0382014-02-20 13:25:51 -08008174 bp->def_status_blk = BNX2X_PCI_ALLOC(&bp->def_status_blk_mapping,
8175 sizeof(struct host_sp_status_block));
8176 if (!bp->def_status_blk)
8177 goto alloc_mem_err;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008178
Joe Perchescd2b0382014-02-20 13:25:51 -08008179 bp->slowpath = BNX2X_PCI_ALLOC(&bp->slowpath_mapping,
8180 sizeof(struct bnx2x_slowpath));
8181 if (!bp->slowpath)
8182 goto alloc_mem_err;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008183
Merav Sicrona0529972012-06-19 07:48:25 +00008184 /* Allocate memory for CDU context:
8185 * This memory is allocated separately and not in the generic ILT
8186 * functions because CDU differs in few aspects:
8187 * 1. There are multiple entities allocating memory for context -
8188 * 'regular' driver, CNIC and SRIOV driver. Each separately controls
8189 * its own ILT lines.
8190 * 2. Since CDU page-size is not a single 4KB page (which is the case
8191 * for the other ILT clients), to be efficient we want to support
8192 * allocation of sub-page-size in the last entry.
8193 * 3. Context pointers are used by the driver to pass to FW / update
8194 * the context (for the other ILT clients the pointers are used just to
8195 * free the memory during unload).
8196 */
8197 context_size = sizeof(union cdu_context) * BNX2X_L2_CID_COUNT(bp);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00008198
Merav Sicrona0529972012-06-19 07:48:25 +00008199 for (i = 0, allocated = 0; allocated < context_size; i++) {
8200 bp->context[i].size = min(CDU_ILT_PAGE_SZ,
8201 (context_size - allocated));
Joe Perchescd2b0382014-02-20 13:25:51 -08008202 bp->context[i].vcxt = BNX2X_PCI_ALLOC(&bp->context[i].cxt_mapping,
8203 bp->context[i].size);
8204 if (!bp->context[i].vcxt)
8205 goto alloc_mem_err;
Merav Sicrona0529972012-06-19 07:48:25 +00008206 allocated += bp->context[i].size;
8207 }
Joe Perchescd2b0382014-02-20 13:25:51 -08008208 bp->ilt->lines = kcalloc(ILT_MAX_LINES, sizeof(struct ilt_line),
8209 GFP_KERNEL);
8210 if (!bp->ilt->lines)
8211 goto alloc_mem_err;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008212
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008213 if (bnx2x_ilt_mem_op(bp, ILT_MEMOP_ALLOC))
8214 goto alloc_mem_err;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008215
Ariel Elior67c431a2013-01-01 05:22:36 +00008216 if (bnx2x_iov_alloc_mem(bp))
8217 goto alloc_mem_err;
8218
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008219 /* Slow path ring */
Joe Perchescd2b0382014-02-20 13:25:51 -08008220 bp->spq = BNX2X_PCI_ALLOC(&bp->spq_mapping, BCM_PAGE_SIZE);
8221 if (!bp->spq)
8222 goto alloc_mem_err;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008223
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008224 /* EQ */
Joe Perchescd2b0382014-02-20 13:25:51 -08008225 bp->eq_ring = BNX2X_PCI_ALLOC(&bp->eq_mapping,
8226 BCM_PAGE_SIZE * NUM_EQ_PAGES);
8227 if (!bp->eq_ring)
8228 goto alloc_mem_err;
Tom Herbertab532cf2011-02-16 10:27:02 +00008229
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008230 return 0;
8231
8232alloc_mem_err:
8233 bnx2x_free_mem(bp);
Merav Sicron51c1a582012-03-18 10:33:38 +00008234 BNX2X_ERR("Can't allocate memory\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008235 return -ENOMEM;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008236}
8237
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008238/*
8239 * Init service functions
8240 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008241
8242int bnx2x_set_mac_one(struct bnx2x *bp, u8 *mac,
8243 struct bnx2x_vlan_mac_obj *obj, bool set,
8244 int mac_type, unsigned long *ramrod_flags)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008245{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008246 int rc;
8247 struct bnx2x_vlan_mac_ramrod_params ramrod_param;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008248
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008249 memset(&ramrod_param, 0, sizeof(ramrod_param));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008250
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008251 /* Fill general parameters */
8252 ramrod_param.vlan_mac_obj = obj;
8253 ramrod_param.ramrod_flags = *ramrod_flags;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008254
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008255 /* Fill a user request section if needed */
8256 if (!test_bit(RAMROD_CONT, ramrod_flags)) {
8257 memcpy(ramrod_param.user_req.u.mac.mac, mac, ETH_ALEN);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008258
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008259 __set_bit(mac_type, &ramrod_param.user_req.vlan_mac_flags);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008260
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008261 /* Set the command: ADD or DEL */
8262 if (set)
8263 ramrod_param.user_req.cmd = BNX2X_VLAN_MAC_ADD;
8264 else
8265 ramrod_param.user_req.cmd = BNX2X_VLAN_MAC_DEL;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008266 }
8267
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008268 rc = bnx2x_config_vlan_mac(bp, &ramrod_param);
Yuval Mintz7b5342d2012-09-11 04:34:14 +00008269
8270 if (rc == -EEXIST) {
8271 DP(BNX2X_MSG_SP, "Failed to schedule ADD operations: %d\n", rc);
8272 /* do not treat adding same MAC as error */
8273 rc = 0;
8274 } else if (rc < 0)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008275 BNX2X_ERR("%s MAC failed\n", (set ? "Set" : "Del"));
Yuval Mintz7b5342d2012-09-11 04:34:14 +00008276
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008277 return rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008278}
8279
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008280int bnx2x_del_all_macs(struct bnx2x *bp,
8281 struct bnx2x_vlan_mac_obj *mac_obj,
8282 int mac_type, bool wait_for_comp)
Michael Chane665bfd2009-10-10 13:46:54 +00008283{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008284 int rc;
8285 unsigned long ramrod_flags = 0, vlan_mac_flags = 0;
8286
8287 /* Wait for completion of requested */
8288 if (wait_for_comp)
8289 __set_bit(RAMROD_COMP_WAIT, &ramrod_flags);
8290
8291 /* Set the mac type of addresses we want to clear */
8292 __set_bit(mac_type, &vlan_mac_flags);
8293
8294 rc = mac_obj->delete_all(bp, mac_obj, &vlan_mac_flags, &ramrod_flags);
8295 if (rc < 0)
8296 BNX2X_ERR("Failed to delete MACs: %d\n", rc);
8297
8298 return rc;
Michael Chane665bfd2009-10-10 13:46:54 +00008299}
8300
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008301int bnx2x_set_eth_mac(struct bnx2x *bp, bool set)
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08008302{
Barak Witkowskia3348722012-04-23 03:04:46 +00008303 if (is_zero_ether_addr(bp->dev->dev_addr) &&
8304 (IS_MF_STORAGE_SD(bp) || IS_MF_FCOE_AFEX(bp))) {
Merav Sicron51c1a582012-03-18 10:33:38 +00008305 DP(NETIF_MSG_IFUP | NETIF_MSG_IFDOWN,
8306 "Ignoring Zero MAC for STORAGE SD mode\n");
Dmitry Kravkov614c76d2011-11-28 12:31:49 +00008307 return 0;
8308 }
Dmitry Kravkov614c76d2011-11-28 12:31:49 +00008309
Dmitry Kravkovf8f4f612013-04-24 01:45:00 +00008310 if (IS_PF(bp)) {
8311 unsigned long ramrod_flags = 0;
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08008312
Dmitry Kravkovf8f4f612013-04-24 01:45:00 +00008313 DP(NETIF_MSG_IFUP, "Adding Eth MAC\n");
8314 __set_bit(RAMROD_COMP_WAIT, &ramrod_flags);
8315 return bnx2x_set_mac_one(bp, bp->dev->dev_addr,
8316 &bp->sp_objs->mac_obj, set,
8317 BNX2X_ETH_MAC, &ramrod_flags);
8318 } else { /* vf */
8319 return bnx2x_vfpf_config_mac(bp, bp->dev->dev_addr,
8320 bp->fp->index, true);
8321 }
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08008322}
8323
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008324int bnx2x_setup_leading(struct bnx2x *bp)
Michael Chane665bfd2009-10-10 13:46:54 +00008325{
Ariel Elior60cad4e2013-09-04 14:09:22 +03008326 if (IS_PF(bp))
8327 return bnx2x_setup_queue(bp, &bp->fp[0], true);
8328 else /* VF */
8329 return bnx2x_vfpf_setup_q(bp, &bp->fp[0], true);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008330}
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08008331
Dmitry Kravkovd6214d72010-10-06 03:32:10 +00008332/**
Dmitry Kravkove8920672011-05-04 23:52:40 +00008333 * bnx2x_set_int_mode - configure interrupt mode
8334 *
8335 * @bp: driver handle
8336 *
Dmitry Kravkovd6214d72010-10-06 03:32:10 +00008337 * In case of MSI-X it will also try to enable MSI-X.
Dmitry Kravkovd6214d72010-10-06 03:32:10 +00008338 */
Ariel Elior1ab44342013-01-01 05:22:23 +00008339int bnx2x_set_int_mode(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008340{
Ariel Elior1ab44342013-01-01 05:22:23 +00008341 int rc = 0;
8342
Ariel Elior60cad4e2013-09-04 14:09:22 +03008343 if (IS_VF(bp) && int_mode != BNX2X_INT_MODE_MSIX) {
8344 BNX2X_ERR("VF not loaded since interrupt mode not msix\n");
Ariel Elior1ab44342013-01-01 05:22:23 +00008345 return -EINVAL;
Ariel Elior60cad4e2013-09-04 14:09:22 +03008346 }
Ariel Elior1ab44342013-01-01 05:22:23 +00008347
Dmitry Kravkov9ee3d372011-06-14 01:33:34 +00008348 switch (int_mode) {
Ariel Elior1ab44342013-01-01 05:22:23 +00008349 case BNX2X_INT_MODE_MSIX:
8350 /* attempt to enable msix */
8351 rc = bnx2x_enable_msix(bp);
8352
8353 /* msix attained */
8354 if (!rc)
8355 return 0;
8356
8357 /* vfs use only msix */
8358 if (rc && IS_VF(bp))
8359 return rc;
8360
8361 /* failed to enable multiple MSI-X */
8362 BNX2X_DEV_INFO("Failed to enable multiple MSI-X (%d), set number of queues to %d\n",
8363 bp->num_queues,
8364 1 + bp->num_cnic_queues);
8365
Dmitry Kravkovd6214d72010-10-06 03:32:10 +00008366 /* falling through... */
Ariel Elior1ab44342013-01-01 05:22:23 +00008367 case BNX2X_INT_MODE_MSI:
8368 bnx2x_enable_msi(bp);
8369
8370 /* falling through... */
8371 case BNX2X_INT_MODE_INTX:
Merav Sicron55c11942012-11-07 00:45:48 +00008372 bp->num_ethernet_queues = 1;
8373 bp->num_queues = bp->num_ethernet_queues + bp->num_cnic_queues;
Merav Sicron51c1a582012-03-18 10:33:38 +00008374 BNX2X_DEV_INFO("set number of queues to 1\n");
Eilon Greensteinca003922009-08-12 22:53:28 -07008375 break;
Eilon Greensteinca003922009-08-12 22:53:28 -07008376 default:
Ariel Elior1ab44342013-01-01 05:22:23 +00008377 BNX2X_DEV_INFO("unknown value in int_mode module parameter\n");
8378 return -EINVAL;
Eilon Greensteinca003922009-08-12 22:53:28 -07008379 }
Ariel Elior1ab44342013-01-01 05:22:23 +00008380 return 0;
Eilon Greensteinca003922009-08-12 22:53:28 -07008381}
8382
Ariel Elior1ab44342013-01-01 05:22:23 +00008383/* must be called prior to any HW initializations */
Dmitry Kravkovc2bff632010-10-06 03:33:18 +00008384static inline u16 bnx2x_cid_ilt_lines(struct bnx2x *bp)
8385{
Ariel Elior290ca2b2013-01-01 05:22:31 +00008386 if (IS_SRIOV(bp))
8387 return (BNX2X_FIRST_VF_CID + BNX2X_VF_CIDS)/ILT_PAGE_CIDS;
Dmitry Kravkovc2bff632010-10-06 03:33:18 +00008388 return L2_ILT_LINES(bp);
8389}
8390
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008391void bnx2x_ilt_set_info(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008392{
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008393 struct ilt_client_info *ilt_client;
8394 struct bnx2x_ilt *ilt = BP_ILT(bp);
8395 u16 line = 0;
8396
8397 ilt->start_line = FUNC_ILT_BASE(BP_FUNC(bp));
8398 DP(BNX2X_MSG_SP, "ilt starts at line %d\n", ilt->start_line);
8399
8400 /* CDU */
8401 ilt_client = &ilt->clients[ILT_CLIENT_CDU];
8402 ilt_client->client_num = ILT_CLIENT_CDU;
8403 ilt_client->page_size = CDU_ILT_PAGE_SZ;
8404 ilt_client->flags = ILT_CLIENT_SKIP_MEM;
8405 ilt_client->start = line;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008406 line += bnx2x_cid_ilt_lines(bp);
Merav Sicron55c11942012-11-07 00:45:48 +00008407
8408 if (CNIC_SUPPORT(bp))
8409 line += CNIC_ILT_LINES;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008410 ilt_client->end = line - 1;
8411
Merav Sicron51c1a582012-03-18 10:33:38 +00008412 DP(NETIF_MSG_IFUP, "ilt client[CDU]: start %d, end %d, psz 0x%x, flags 0x%x, hw psz %d\n",
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008413 ilt_client->start,
8414 ilt_client->end,
8415 ilt_client->page_size,
8416 ilt_client->flags,
8417 ilog2(ilt_client->page_size >> 12));
8418
8419 /* QM */
8420 if (QM_INIT(bp->qm_cid_count)) {
8421 ilt_client = &ilt->clients[ILT_CLIENT_QM];
8422 ilt_client->client_num = ILT_CLIENT_QM;
8423 ilt_client->page_size = QM_ILT_PAGE_SZ;
8424 ilt_client->flags = 0;
8425 ilt_client->start = line;
8426
8427 /* 4 bytes for each cid */
8428 line += DIV_ROUND_UP(bp->qm_cid_count * QM_QUEUES_PER_FUNC * 4,
8429 QM_ILT_PAGE_SZ);
8430
8431 ilt_client->end = line - 1;
8432
Merav Sicron51c1a582012-03-18 10:33:38 +00008433 DP(NETIF_MSG_IFUP,
8434 "ilt client[QM]: start %d, end %d, psz 0x%x, flags 0x%x, hw psz %d\n",
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008435 ilt_client->start,
8436 ilt_client->end,
8437 ilt_client->page_size,
8438 ilt_client->flags,
8439 ilog2(ilt_client->page_size >> 12));
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008440 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008441
Merav Sicron55c11942012-11-07 00:45:48 +00008442 if (CNIC_SUPPORT(bp)) {
8443 /* SRC */
8444 ilt_client = &ilt->clients[ILT_CLIENT_SRC];
8445 ilt_client->client_num = ILT_CLIENT_SRC;
8446 ilt_client->page_size = SRC_ILT_PAGE_SZ;
8447 ilt_client->flags = 0;
8448 ilt_client->start = line;
8449 line += SRC_ILT_LINES;
8450 ilt_client->end = line - 1;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008451
Merav Sicron55c11942012-11-07 00:45:48 +00008452 DP(NETIF_MSG_IFUP,
8453 "ilt client[SRC]: start %d, end %d, psz 0x%x, flags 0x%x, hw psz %d\n",
8454 ilt_client->start,
8455 ilt_client->end,
8456 ilt_client->page_size,
8457 ilt_client->flags,
8458 ilog2(ilt_client->page_size >> 12));
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008459
Merav Sicron55c11942012-11-07 00:45:48 +00008460 /* TM */
8461 ilt_client = &ilt->clients[ILT_CLIENT_TM];
8462 ilt_client->client_num = ILT_CLIENT_TM;
8463 ilt_client->page_size = TM_ILT_PAGE_SZ;
8464 ilt_client->flags = 0;
8465 ilt_client->start = line;
8466 line += TM_ILT_LINES;
8467 ilt_client->end = line - 1;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008468
Merav Sicron55c11942012-11-07 00:45:48 +00008469 DP(NETIF_MSG_IFUP,
8470 "ilt client[TM]: start %d, end %d, psz 0x%x, flags 0x%x, hw psz %d\n",
8471 ilt_client->start,
8472 ilt_client->end,
8473 ilt_client->page_size,
8474 ilt_client->flags,
8475 ilog2(ilt_client->page_size >> 12));
8476 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008477
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008478 BUG_ON(line > ILT_MAX_LINES);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008479}
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00008480
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008481/**
8482 * bnx2x_pf_q_prep_init - prepare INIT transition parameters
8483 *
8484 * @bp: driver handle
8485 * @fp: pointer to fastpath
8486 * @init_params: pointer to parameters structure
8487 *
8488 * parameters configured:
8489 * - HC configuration
8490 * - Queue's CDU context
8491 */
Eric Dumazet1191cb82012-04-27 21:39:21 +00008492static void bnx2x_pf_q_prep_init(struct bnx2x *bp,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008493 struct bnx2x_fastpath *fp, struct bnx2x_queue_init_params *init_params)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008494{
Ariel Elior6383c0b2011-07-14 08:31:57 +00008495 u8 cos;
Merav Sicrona0529972012-06-19 07:48:25 +00008496 int cxt_index, cxt_offset;
8497
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008498 /* FCoE Queue uses Default SB, thus has no HC capabilities */
8499 if (!IS_FCOE_FP(fp)) {
8500 __set_bit(BNX2X_Q_FLG_HC, &init_params->rx.flags);
8501 __set_bit(BNX2X_Q_FLG_HC, &init_params->tx.flags);
8502
Yuval Mintz16a5fd92013-06-02 00:06:18 +00008503 /* If HC is supported, enable host coalescing in the transition
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008504 * to INIT state.
8505 */
8506 __set_bit(BNX2X_Q_FLG_HC_EN, &init_params->rx.flags);
8507 __set_bit(BNX2X_Q_FLG_HC_EN, &init_params->tx.flags);
8508
8509 /* HC rate */
8510 init_params->rx.hc_rate = bp->rx_ticks ?
8511 (1000000 / bp->rx_ticks) : 0;
8512 init_params->tx.hc_rate = bp->tx_ticks ?
8513 (1000000 / bp->tx_ticks) : 0;
8514
8515 /* FW SB ID */
8516 init_params->rx.fw_sb_id = init_params->tx.fw_sb_id =
8517 fp->fw_sb_id;
8518
8519 /*
8520 * CQ index among the SB indices: FCoE clients uses the default
8521 * SB, therefore it's different.
8522 */
Ariel Elior6383c0b2011-07-14 08:31:57 +00008523 init_params->rx.sb_cq_index = HC_INDEX_ETH_RX_CQ_CONS;
8524 init_params->tx.sb_cq_index = HC_INDEX_ETH_FIRST_TX_CQ_CONS;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008525 }
8526
Ariel Elior6383c0b2011-07-14 08:31:57 +00008527 /* set maximum number of COSs supported by this queue */
8528 init_params->max_cos = fp->max_cos;
8529
Merav Sicron51c1a582012-03-18 10:33:38 +00008530 DP(NETIF_MSG_IFUP, "fp: %d setting queue params max cos to: %d\n",
Ariel Elior6383c0b2011-07-14 08:31:57 +00008531 fp->index, init_params->max_cos);
8532
8533 /* set the context pointers queue object */
Merav Sicrona0529972012-06-19 07:48:25 +00008534 for (cos = FIRST_TX_COS_INDEX; cos < init_params->max_cos; cos++) {
Merav Sicron65565882012-06-19 07:48:26 +00008535 cxt_index = fp->txdata_ptr[cos]->cid / ILT_PAGE_CIDS;
8536 cxt_offset = fp->txdata_ptr[cos]->cid - (cxt_index *
Merav Sicrona0529972012-06-19 07:48:25 +00008537 ILT_PAGE_CIDS);
Ariel Elior6383c0b2011-07-14 08:31:57 +00008538 init_params->cxts[cos] =
Merav Sicrona0529972012-06-19 07:48:25 +00008539 &bp->context[cxt_index].vcxt[cxt_offset].eth;
8540 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008541}
8542
Merav Sicron910cc722012-11-11 03:56:08 +00008543static int bnx2x_setup_tx_only(struct bnx2x *bp, struct bnx2x_fastpath *fp,
Ariel Elior6383c0b2011-07-14 08:31:57 +00008544 struct bnx2x_queue_state_params *q_params,
8545 struct bnx2x_queue_setup_tx_only_params *tx_only_params,
8546 int tx_index, bool leading)
8547{
8548 memset(tx_only_params, 0, sizeof(*tx_only_params));
8549
8550 /* Set the command */
8551 q_params->cmd = BNX2X_Q_CMD_SETUP_TX_ONLY;
8552
8553 /* Set tx-only QUEUE flags: don't zero statistics */
8554 tx_only_params->flags = bnx2x_get_common_flags(bp, fp, false);
8555
8556 /* choose the index of the cid to send the slow path on */
8557 tx_only_params->cid_index = tx_index;
8558
8559 /* Set general TX_ONLY_SETUP parameters */
8560 bnx2x_pf_q_prep_general(bp, fp, &tx_only_params->gen_params, tx_index);
8561
8562 /* Set Tx TX_ONLY_SETUP parameters */
8563 bnx2x_pf_tx_q_prep(bp, fp, &tx_only_params->txq_params, tx_index);
8564
Merav Sicron51c1a582012-03-18 10:33:38 +00008565 DP(NETIF_MSG_IFUP,
8566 "preparing to send tx-only ramrod for connection: cos %d, primary cid %d, cid %d, client id %d, sp-client id %d, flags %lx\n",
Ariel Elior6383c0b2011-07-14 08:31:57 +00008567 tx_index, q_params->q_obj->cids[FIRST_TX_COS_INDEX],
8568 q_params->q_obj->cids[tx_index], q_params->q_obj->cl_id,
8569 tx_only_params->gen_params.spcl_id, tx_only_params->flags);
8570
8571 /* send the ramrod */
8572 return bnx2x_queue_state_change(bp, q_params);
8573}
8574
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008575/**
8576 * bnx2x_setup_queue - setup queue
8577 *
8578 * @bp: driver handle
8579 * @fp: pointer to fastpath
8580 * @leading: is leading
8581 *
8582 * This function performs 2 steps in a Queue state machine
8583 * actually: 1) RESET->INIT 2) INIT->SETUP
8584 */
8585
8586int bnx2x_setup_queue(struct bnx2x *bp, struct bnx2x_fastpath *fp,
8587 bool leading)
8588{
Yuval Mintz3b603062012-03-18 10:33:39 +00008589 struct bnx2x_queue_state_params q_params = {NULL};
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008590 struct bnx2x_queue_setup_params *setup_params =
8591 &q_params.params.setup;
Ariel Elior6383c0b2011-07-14 08:31:57 +00008592 struct bnx2x_queue_setup_tx_only_params *tx_only_params =
8593 &q_params.params.tx_only;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008594 int rc;
Ariel Elior6383c0b2011-07-14 08:31:57 +00008595 u8 tx_index;
8596
Merav Sicron51c1a582012-03-18 10:33:38 +00008597 DP(NETIF_MSG_IFUP, "setting up queue %d\n", fp->index);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008598
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00008599 /* reset IGU state skip FCoE L2 queue */
8600 if (!IS_FCOE_FP(fp))
8601 bnx2x_ack_sb(bp, fp->igu_sb_id, USTORM_ID, 0,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008602 IGU_INT_ENABLE, 0);
8603
Barak Witkowski15192a82012-06-19 07:48:28 +00008604 q_params.q_obj = &bnx2x_sp_obj(bp, fp).q_obj;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008605 /* We want to wait for completion in this context */
8606 __set_bit(RAMROD_COMP_WAIT, &q_params.ramrod_flags);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008607
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008608 /* Prepare the INIT parameters */
8609 bnx2x_pf_q_prep_init(bp, fp, &q_params.params.init);
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00008610
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008611 /* Set the command */
8612 q_params.cmd = BNX2X_Q_CMD_INIT;
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00008613
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008614 /* Change the state to INIT */
8615 rc = bnx2x_queue_state_change(bp, &q_params);
8616 if (rc) {
Ariel Elior6383c0b2011-07-14 08:31:57 +00008617 BNX2X_ERR("Queue(%d) INIT failed\n", fp->index);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008618 return rc;
8619 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008620
Merav Sicron51c1a582012-03-18 10:33:38 +00008621 DP(NETIF_MSG_IFUP, "init complete\n");
Ariel Elior6383c0b2011-07-14 08:31:57 +00008622
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008623 /* Now move the Queue to the SETUP state... */
8624 memset(setup_params, 0, sizeof(*setup_params));
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008625
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008626 /* Set QUEUE flags */
8627 setup_params->flags = bnx2x_get_q_flags(bp, fp, leading);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008628
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008629 /* Set general SETUP parameters */
Ariel Elior6383c0b2011-07-14 08:31:57 +00008630 bnx2x_pf_q_prep_general(bp, fp, &setup_params->gen_params,
8631 FIRST_TX_COS_INDEX);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008632
Ariel Elior6383c0b2011-07-14 08:31:57 +00008633 bnx2x_pf_rx_q_prep(bp, fp, &setup_params->pause_params,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008634 &setup_params->rxq_params);
8635
Ariel Elior6383c0b2011-07-14 08:31:57 +00008636 bnx2x_pf_tx_q_prep(bp, fp, &setup_params->txq_params,
8637 FIRST_TX_COS_INDEX);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008638
8639 /* Set the command */
8640 q_params.cmd = BNX2X_Q_CMD_SETUP;
8641
Merav Sicron55c11942012-11-07 00:45:48 +00008642 if (IS_FCOE_FP(fp))
8643 bp->fcoe_init = true;
8644
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008645 /* Change the state to SETUP */
8646 rc = bnx2x_queue_state_change(bp, &q_params);
Ariel Elior6383c0b2011-07-14 08:31:57 +00008647 if (rc) {
8648 BNX2X_ERR("Queue(%d) SETUP failed\n", fp->index);
8649 return rc;
8650 }
8651
8652 /* loop through the relevant tx-only indices */
8653 for (tx_index = FIRST_TX_ONLY_COS_INDEX;
8654 tx_index < fp->max_cos;
8655 tx_index++) {
8656
8657 /* prepare and send tx-only ramrod*/
8658 rc = bnx2x_setup_tx_only(bp, fp, &q_params,
8659 tx_only_params, tx_index, leading);
8660 if (rc) {
8661 BNX2X_ERR("Queue(%d.%d) TX_ONLY_SETUP failed\n",
8662 fp->index, tx_index);
8663 return rc;
8664 }
8665 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008666
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008667 return rc;
8668}
8669
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008670static int bnx2x_stop_queue(struct bnx2x *bp, int index)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008671{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008672 struct bnx2x_fastpath *fp = &bp->fp[index];
Ariel Elior6383c0b2011-07-14 08:31:57 +00008673 struct bnx2x_fp_txdata *txdata;
Yuval Mintz3b603062012-03-18 10:33:39 +00008674 struct bnx2x_queue_state_params q_params = {NULL};
Ariel Elior6383c0b2011-07-14 08:31:57 +00008675 int rc, tx_index;
8676
Merav Sicron51c1a582012-03-18 10:33:38 +00008677 DP(NETIF_MSG_IFDOWN, "stopping queue %d cid %d\n", index, fp->cid);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008678
Barak Witkowski15192a82012-06-19 07:48:28 +00008679 q_params.q_obj = &bnx2x_sp_obj(bp, fp).q_obj;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008680 /* We want to wait for completion in this context */
8681 __set_bit(RAMROD_COMP_WAIT, &q_params.ramrod_flags);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008682
Ariel Elior6383c0b2011-07-14 08:31:57 +00008683 /* close tx-only connections */
8684 for (tx_index = FIRST_TX_ONLY_COS_INDEX;
8685 tx_index < fp->max_cos;
8686 tx_index++){
8687
8688 /* ascertain this is a normal queue*/
Merav Sicron65565882012-06-19 07:48:26 +00008689 txdata = fp->txdata_ptr[tx_index];
Ariel Elior6383c0b2011-07-14 08:31:57 +00008690
Merav Sicron51c1a582012-03-18 10:33:38 +00008691 DP(NETIF_MSG_IFDOWN, "stopping tx-only queue %d\n",
Ariel Elior6383c0b2011-07-14 08:31:57 +00008692 txdata->txq_index);
8693
8694 /* send halt terminate on tx-only connection */
8695 q_params.cmd = BNX2X_Q_CMD_TERMINATE;
8696 memset(&q_params.params.terminate, 0,
8697 sizeof(q_params.params.terminate));
8698 q_params.params.terminate.cid_index = tx_index;
8699
8700 rc = bnx2x_queue_state_change(bp, &q_params);
8701 if (rc)
8702 return rc;
8703
8704 /* send halt terminate on tx-only connection */
8705 q_params.cmd = BNX2X_Q_CMD_CFC_DEL;
8706 memset(&q_params.params.cfc_del, 0,
8707 sizeof(q_params.params.cfc_del));
8708 q_params.params.cfc_del.cid_index = tx_index;
8709 rc = bnx2x_queue_state_change(bp, &q_params);
8710 if (rc)
8711 return rc;
8712 }
8713 /* Stop the primary connection: */
8714 /* ...halt the connection */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008715 q_params.cmd = BNX2X_Q_CMD_HALT;
8716 rc = bnx2x_queue_state_change(bp, &q_params);
8717 if (rc)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008718 return rc;
8719
Ariel Elior6383c0b2011-07-14 08:31:57 +00008720 /* ...terminate the connection */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008721 q_params.cmd = BNX2X_Q_CMD_TERMINATE;
Ariel Elior6383c0b2011-07-14 08:31:57 +00008722 memset(&q_params.params.terminate, 0,
8723 sizeof(q_params.params.terminate));
8724 q_params.params.terminate.cid_index = FIRST_TX_COS_INDEX;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008725 rc = bnx2x_queue_state_change(bp, &q_params);
8726 if (rc)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008727 return rc;
Ariel Elior6383c0b2011-07-14 08:31:57 +00008728 /* ...delete cfc entry */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008729 q_params.cmd = BNX2X_Q_CMD_CFC_DEL;
Ariel Elior6383c0b2011-07-14 08:31:57 +00008730 memset(&q_params.params.cfc_del, 0,
8731 sizeof(q_params.params.cfc_del));
8732 q_params.params.cfc_del.cid_index = FIRST_TX_COS_INDEX;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008733 return bnx2x_queue_state_change(bp, &q_params);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008734}
8735
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008736static void bnx2x_reset_func(struct bnx2x *bp)
8737{
8738 int port = BP_PORT(bp);
8739 int func = BP_FUNC(bp);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008740 int i;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008741
8742 /* Disable the function in the FW */
8743 REG_WR8(bp, BAR_XSTRORM_INTMEM + XSTORM_FUNC_EN_OFFSET(func), 0);
8744 REG_WR8(bp, BAR_CSTRORM_INTMEM + CSTORM_FUNC_EN_OFFSET(func), 0);
8745 REG_WR8(bp, BAR_TSTRORM_INTMEM + TSTORM_FUNC_EN_OFFSET(func), 0);
8746 REG_WR8(bp, BAR_USTRORM_INTMEM + USTORM_FUNC_EN_OFFSET(func), 0);
8747
8748 /* FP SBs */
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00008749 for_each_eth_queue(bp, i) {
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008750 struct bnx2x_fastpath *fp = &bp->fp[i];
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008751 REG_WR8(bp, BAR_CSTRORM_INTMEM +
Ariel Elior6383c0b2011-07-14 08:31:57 +00008752 CSTORM_STATUS_BLOCK_DATA_STATE_OFFSET(fp->fw_sb_id),
8753 SB_DISABLED);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008754 }
8755
Merav Sicron55c11942012-11-07 00:45:48 +00008756 if (CNIC_LOADED(bp))
8757 /* CNIC SB */
8758 REG_WR8(bp, BAR_CSTRORM_INTMEM +
8759 CSTORM_STATUS_BLOCK_DATA_STATE_OFFSET
8760 (bnx2x_cnic_fw_sb_id(bp)), SB_DISABLED);
8761
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008762 /* SP SB */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008763 REG_WR8(bp, BAR_CSTRORM_INTMEM +
Yuval Mintz2de67432013-01-23 03:21:43 +00008764 CSTORM_SP_STATUS_BLOCK_DATA_STATE_OFFSET(func),
8765 SB_DISABLED);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008766
8767 for (i = 0; i < XSTORM_SPQ_DATA_SIZE / 4; i++)
8768 REG_WR(bp, BAR_XSTRORM_INTMEM + XSTORM_SPQ_DATA_OFFSET(func),
8769 0);
Eliezer Tamir49d66772008-02-28 11:53:13 -08008770
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008771 /* Configure IGU */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008772 if (bp->common.int_block == INT_BLOCK_HC) {
8773 REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, 0);
8774 REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, 0);
8775 } else {
8776 REG_WR(bp, IGU_REG_LEADING_EDGE_LATCH, 0);
8777 REG_WR(bp, IGU_REG_TRAILING_EDGE_LATCH, 0);
8778 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008779
Merav Sicron55c11942012-11-07 00:45:48 +00008780 if (CNIC_LOADED(bp)) {
8781 /* Disable Timer scan */
8782 REG_WR(bp, TM_REG_EN_LINEAR0_TIMER + port*4, 0);
8783 /*
8784 * Wait for at least 10ms and up to 2 second for the timers
8785 * scan to complete
8786 */
8787 for (i = 0; i < 200; i++) {
Yuval Mintz639d65b2013-06-02 00:06:21 +00008788 usleep_range(10000, 20000);
Merav Sicron55c11942012-11-07 00:45:48 +00008789 if (!REG_RD(bp, TM_REG_LIN0_SCAN_ON + port*4))
8790 break;
8791 }
Michael Chan37b091b2009-10-10 13:46:55 +00008792 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008793 /* Clear ILT */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008794 bnx2x_clear_func_ilt(bp, func);
8795
8796 /* Timers workaround bug for E2: if this is vnic-3,
8797 * we need to set the entire ilt range for this timers.
8798 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008799 if (!CHIP_IS_E1x(bp) && BP_VN(bp) == 3) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008800 struct ilt_client_info ilt_cli;
8801 /* use dummy TM client */
8802 memset(&ilt_cli, 0, sizeof(struct ilt_client_info));
8803 ilt_cli.start = 0;
8804 ilt_cli.end = ILT_NUM_PAGE_ENTRIES - 1;
8805 ilt_cli.client_num = ILT_CLIENT_TM;
8806
8807 bnx2x_ilt_boundry_init_op(bp, &ilt_cli, 0, INITOP_CLEAR);
8808 }
8809
8810 /* this assumes that reset_port() called before reset_func()*/
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008811 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008812 bnx2x_pf_disable(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008813
8814 bp->dmae_ready = 0;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008815}
8816
8817static void bnx2x_reset_port(struct bnx2x *bp)
8818{
8819 int port = BP_PORT(bp);
8820 u32 val;
8821
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008822 /* Reset physical Link */
8823 bnx2x__link_reset(bp);
8824
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008825 REG_WR(bp, NIG_REG_MASK_INTERRUPT_PORT0 + port*4, 0);
8826
8827 /* Do not rcv packets to BRB */
8828 REG_WR(bp, NIG_REG_LLH0_BRB1_DRV_MASK + port*4, 0x0);
8829 /* Do not direct rcv packets that are not for MCP to the BRB */
8830 REG_WR(bp, (port ? NIG_REG_LLH1_BRB1_NOT_MCP :
8831 NIG_REG_LLH0_BRB1_NOT_MCP), 0x0);
8832
8833 /* Configure AEU */
8834 REG_WR(bp, MISC_REG_AEU_MASK_ATTN_FUNC_0 + port*4, 0);
8835
8836 msleep(100);
8837 /* Check for BRB port occupancy */
8838 val = REG_RD(bp, BRB1_REG_PORT_NUM_OCC_BLOCKS_0 + port*4);
8839 if (val)
8840 DP(NETIF_MSG_IFDOWN,
Eilon Greenstein33471622008-08-13 15:59:08 -07008841 "BRB1 is not empty %d blocks are occupied\n", val);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008842
8843 /* TODO: Close Doorbell port? */
8844}
8845
Eric Dumazet1191cb82012-04-27 21:39:21 +00008846static int bnx2x_reset_hw(struct bnx2x *bp, u32 load_code)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008847{
Yuval Mintz3b603062012-03-18 10:33:39 +00008848 struct bnx2x_func_state_params func_params = {NULL};
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008849
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008850 /* Prepare parameters for function state transitions */
8851 __set_bit(RAMROD_COMP_WAIT, &func_params.ramrod_flags);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008852
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008853 func_params.f_obj = &bp->func_obj;
8854 func_params.cmd = BNX2X_F_CMD_HW_RESET;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008855
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008856 func_params.params.hw_init.load_phase = load_code;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008857
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008858 return bnx2x_func_state_change(bp, &func_params);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008859}
8860
Eric Dumazet1191cb82012-04-27 21:39:21 +00008861static int bnx2x_func_stop(struct bnx2x *bp)
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00008862{
Yuval Mintz3b603062012-03-18 10:33:39 +00008863 struct bnx2x_func_state_params func_params = {NULL};
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008864 int rc;
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00008865
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008866 /* Prepare parameters for function state transitions */
8867 __set_bit(RAMROD_COMP_WAIT, &func_params.ramrod_flags);
8868 func_params.f_obj = &bp->func_obj;
8869 func_params.cmd = BNX2X_F_CMD_STOP;
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00008870
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008871 /*
8872 * Try to stop the function the 'good way'. If fails (in case
8873 * of a parity error during bnx2x_chip_cleanup()) and we are
8874 * not in a debug mode, perform a state transaction in order to
8875 * enable further HW_RESET transaction.
8876 */
8877 rc = bnx2x_func_state_change(bp, &func_params);
8878 if (rc) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008879#ifdef BNX2X_STOP_ON_ERROR
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008880 return rc;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008881#else
Merav Sicron51c1a582012-03-18 10:33:38 +00008882 BNX2X_ERR("FUNC_STOP ramrod failed. Running a dry transaction\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008883 __set_bit(RAMROD_DRV_CLR_ONLY, &func_params.ramrod_flags);
8884 return bnx2x_func_state_change(bp, &func_params);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008885#endif
Yitchak Gertner65abd742008-08-25 15:26:24 -07008886 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008887
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008888 return 0;
8889}
Yitchak Gertner65abd742008-08-25 15:26:24 -07008890
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008891/**
8892 * bnx2x_send_unload_req - request unload mode from the MCP.
8893 *
8894 * @bp: driver handle
8895 * @unload_mode: requested function's unload mode
8896 *
8897 * Return unload mode returned by the MCP: COMMON, PORT or FUNC.
8898 */
8899u32 bnx2x_send_unload_req(struct bnx2x *bp, int unload_mode)
8900{
8901 u32 reset_code = 0;
8902 int port = BP_PORT(bp);
8903
8904 /* Select the UNLOAD request mode */
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008905 if (unload_mode == UNLOAD_NORMAL)
8906 reset_code = DRV_MSG_CODE_UNLOAD_REQ_WOL_DIS;
Eliezer Tamir228241e2008-02-28 11:56:57 -08008907
Eilon Greenstein7d0446c2009-07-29 00:20:10 +00008908 else if (bp->flags & NO_WOL_FLAG)
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008909 reset_code = DRV_MSG_CODE_UNLOAD_REQ_WOL_MCP;
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008910
Eilon Greenstein7d0446c2009-07-29 00:20:10 +00008911 else if (bp->wol) {
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008912 u32 emac_base = port ? GRCBASE_EMAC1 : GRCBASE_EMAC0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008913 u8 *mac_addr = bp->dev->dev_addr;
Jon Mason29ed74c2013-09-11 11:22:39 -07008914 struct pci_dev *pdev = bp->pdev;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008915 u32 val;
David S. Miller88c51002011-10-07 13:38:43 -04008916 u16 pmc;
8917
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008918 /* The mac address is written to entries 1-4 to
David S. Miller88c51002011-10-07 13:38:43 -04008919 * preserve entry 0 which is used by the PMF
8920 */
David S. Miller8decf862011-09-22 03:23:13 -04008921 u8 entry = (BP_VN(bp) + 1)*8;
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008922
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008923 val = (mac_addr[0] << 8) | mac_addr[1];
Eilon Greenstein3196a882008-08-13 15:58:49 -07008924 EMAC_WR(bp, EMAC_REG_EMAC_MAC_MATCH + entry, val);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008925
8926 val = (mac_addr[2] << 24) | (mac_addr[3] << 16) |
8927 (mac_addr[4] << 8) | mac_addr[5];
Eilon Greenstein3196a882008-08-13 15:58:49 -07008928 EMAC_WR(bp, EMAC_REG_EMAC_MAC_MATCH + entry + 4, val);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008929
David S. Miller88c51002011-10-07 13:38:43 -04008930 /* Enable the PME and clear the status */
Jon Mason29ed74c2013-09-11 11:22:39 -07008931 pci_read_config_word(pdev, pdev->pm_cap + PCI_PM_CTRL, &pmc);
David S. Miller88c51002011-10-07 13:38:43 -04008932 pmc |= PCI_PM_CTRL_PME_ENABLE | PCI_PM_CTRL_PME_STATUS;
Jon Mason29ed74c2013-09-11 11:22:39 -07008933 pci_write_config_word(pdev, pdev->pm_cap + PCI_PM_CTRL, pmc);
David S. Miller88c51002011-10-07 13:38:43 -04008934
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008935 reset_code = DRV_MSG_CODE_UNLOAD_REQ_WOL_EN;
Eliezer Tamir228241e2008-02-28 11:56:57 -08008936
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008937 } else
8938 reset_code = DRV_MSG_CODE_UNLOAD_REQ_WOL_DIS;
8939
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008940 /* Send the request to the MCP */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008941 if (!BP_NOMCP(bp))
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008942 reset_code = bnx2x_fw_command(bp, reset_code, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008943 else {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008944 int path = BP_PATH(bp);
8945
Merav Sicron51c1a582012-03-18 10:33:38 +00008946 DP(NETIF_MSG_IFDOWN, "NO MCP - load counts[%d] %d, %d, %d\n",
stephen hemmingera8f47eb2014-01-09 22:20:11 -08008947 path, bnx2x_load_count[path][0], bnx2x_load_count[path][1],
8948 bnx2x_load_count[path][2]);
8949 bnx2x_load_count[path][0]--;
8950 bnx2x_load_count[path][1 + port]--;
Merav Sicron51c1a582012-03-18 10:33:38 +00008951 DP(NETIF_MSG_IFDOWN, "NO MCP - new load counts[%d] %d, %d, %d\n",
stephen hemmingera8f47eb2014-01-09 22:20:11 -08008952 path, bnx2x_load_count[path][0], bnx2x_load_count[path][1],
8953 bnx2x_load_count[path][2]);
8954 if (bnx2x_load_count[path][0] == 0)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008955 reset_code = FW_MSG_CODE_DRV_UNLOAD_COMMON;
stephen hemmingera8f47eb2014-01-09 22:20:11 -08008956 else if (bnx2x_load_count[path][1 + port] == 0)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008957 reset_code = FW_MSG_CODE_DRV_UNLOAD_PORT;
8958 else
8959 reset_code = FW_MSG_CODE_DRV_UNLOAD_FUNCTION;
8960 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008961
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008962 return reset_code;
8963}
8964
8965/**
8966 * bnx2x_send_unload_done - send UNLOAD_DONE command to the MCP.
8967 *
8968 * @bp: driver handle
Yuval Mintz5d07d862012-09-13 02:56:21 +00008969 * @keep_link: true iff link should be kept up
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008970 */
Yuval Mintz5d07d862012-09-13 02:56:21 +00008971void bnx2x_send_unload_done(struct bnx2x *bp, bool keep_link)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008972{
Yuval Mintz5d07d862012-09-13 02:56:21 +00008973 u32 reset_param = keep_link ? DRV_MSG_CODE_UNLOAD_SKIP_LINK_RESET : 0;
8974
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008975 /* Report UNLOAD_DONE to MCP */
8976 if (!BP_NOMCP(bp))
Yuval Mintz5d07d862012-09-13 02:56:21 +00008977 bnx2x_fw_command(bp, DRV_MSG_CODE_UNLOAD_DONE, reset_param);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008978}
8979
Eric Dumazet1191cb82012-04-27 21:39:21 +00008980static int bnx2x_func_wait_started(struct bnx2x *bp)
Dmitry Kravkov6debea82011-07-19 01:42:04 +00008981{
8982 int tout = 50;
8983 int msix = (bp->flags & USING_MSIX_FLAG) ? 1 : 0;
8984
8985 if (!bp->port.pmf)
8986 return 0;
8987
8988 /*
8989 * (assumption: No Attention from MCP at this stage)
Yuval Mintz16a5fd92013-06-02 00:06:18 +00008990 * PMF probably in the middle of TX disable/enable transaction
Dmitry Kravkov6debea82011-07-19 01:42:04 +00008991 * 1. Sync IRS for default SB
Yuval Mintz16a5fd92013-06-02 00:06:18 +00008992 * 2. Sync SP queue - this guarantees us that attention handling started
8993 * 3. Wait, that TX disable/enable transaction completes
Dmitry Kravkov6debea82011-07-19 01:42:04 +00008994 *
Yuval Mintz16a5fd92013-06-02 00:06:18 +00008995 * 1+2 guarantee that if DCBx attention was scheduled it already changed
8996 * pending bit of transaction from STARTED-->TX_STOPPED, if we already
8997 * received completion for the transaction the state is TX_STOPPED.
Dmitry Kravkov6debea82011-07-19 01:42:04 +00008998 * State will return to STARTED after completion of TX_STOPPED-->STARTED
8999 * transaction.
9000 */
9001
9002 /* make sure default SB ISR is done */
9003 if (msix)
9004 synchronize_irq(bp->msix_table[0].vector);
9005 else
9006 synchronize_irq(bp->pdev->irq);
9007
9008 flush_workqueue(bnx2x_wq);
Yuval Mintz370d4a22014-03-23 18:12:24 +02009009 flush_workqueue(bnx2x_iov_wq);
Dmitry Kravkov6debea82011-07-19 01:42:04 +00009010
9011 while (bnx2x_func_get_state(bp, &bp->func_obj) !=
9012 BNX2X_F_STATE_STARTED && tout--)
9013 msleep(20);
9014
9015 if (bnx2x_func_get_state(bp, &bp->func_obj) !=
9016 BNX2X_F_STATE_STARTED) {
9017#ifdef BNX2X_STOP_ON_ERROR
Merav Sicron51c1a582012-03-18 10:33:38 +00009018 BNX2X_ERR("Wrong function state\n");
Dmitry Kravkov6debea82011-07-19 01:42:04 +00009019 return -EBUSY;
9020#else
9021 /*
9022 * Failed to complete the transaction in a "good way"
9023 * Force both transactions with CLR bit
9024 */
Yuval Mintz3b603062012-03-18 10:33:39 +00009025 struct bnx2x_func_state_params func_params = {NULL};
Dmitry Kravkov6debea82011-07-19 01:42:04 +00009026
Merav Sicron51c1a582012-03-18 10:33:38 +00009027 DP(NETIF_MSG_IFDOWN,
Yuval Mintz6bf07b82013-06-02 00:06:20 +00009028 "Hmmm... Unexpected function state! Forcing STARTED-->TX_ST0PPED-->STARTED\n");
Dmitry Kravkov6debea82011-07-19 01:42:04 +00009029
9030 func_params.f_obj = &bp->func_obj;
9031 __set_bit(RAMROD_DRV_CLR_ONLY,
9032 &func_params.ramrod_flags);
9033
9034 /* STARTED-->TX_ST0PPED */
9035 func_params.cmd = BNX2X_F_CMD_TX_STOP;
9036 bnx2x_func_state_change(bp, &func_params);
9037
9038 /* TX_ST0PPED-->STARTED */
9039 func_params.cmd = BNX2X_F_CMD_TX_START;
9040 return bnx2x_func_state_change(bp, &func_params);
9041#endif
9042 }
9043
9044 return 0;
9045}
9046
Yuval Mintz5d07d862012-09-13 02:56:21 +00009047void bnx2x_chip_cleanup(struct bnx2x *bp, int unload_mode, bool keep_link)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009048{
9049 int port = BP_PORT(bp);
Ariel Elior6383c0b2011-07-14 08:31:57 +00009050 int i, rc = 0;
9051 u8 cos;
Yuval Mintz3b603062012-03-18 10:33:39 +00009052 struct bnx2x_mcast_ramrod_params rparam = {NULL};
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009053 u32 reset_code;
9054
9055 /* Wait until tx fastpath tasks complete */
9056 for_each_tx_queue(bp, i) {
9057 struct bnx2x_fastpath *fp = &bp->fp[i];
9058
Ariel Elior6383c0b2011-07-14 08:31:57 +00009059 for_each_cos_in_tx_queue(fp, cos)
Merav Sicron65565882012-06-19 07:48:26 +00009060 rc = bnx2x_clean_tx_queue(bp, fp->txdata_ptr[cos]);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009061#ifdef BNX2X_STOP_ON_ERROR
9062 if (rc)
9063 return;
9064#endif
9065 }
9066
9067 /* Give HW time to discard old tx messages */
Yuval Mintz0926d492013-01-23 03:21:45 +00009068 usleep_range(1000, 2000);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009069
9070 /* Clean all ETH MACs */
Barak Witkowski15192a82012-06-19 07:48:28 +00009071 rc = bnx2x_del_all_macs(bp, &bp->sp_objs[0].mac_obj, BNX2X_ETH_MAC,
9072 false);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009073 if (rc < 0)
9074 BNX2X_ERR("Failed to delete all ETH macs: %d\n", rc);
9075
9076 /* Clean up UC list */
Barak Witkowski15192a82012-06-19 07:48:28 +00009077 rc = bnx2x_del_all_macs(bp, &bp->sp_objs[0].mac_obj, BNX2X_UC_LIST_MAC,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009078 true);
9079 if (rc < 0)
Merav Sicron51c1a582012-03-18 10:33:38 +00009080 BNX2X_ERR("Failed to schedule DEL commands for UC MACs list: %d\n",
9081 rc);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009082
9083 /* Disable LLH */
9084 if (!CHIP_IS_E1(bp))
9085 REG_WR(bp, NIG_REG_LLH0_FUNC_EN + port*8, 0);
9086
9087 /* Set "drop all" (stop Rx).
9088 * We need to take a netif_addr_lock() here in order to prevent
9089 * a race between the completion code and this code.
9090 */
9091 netif_addr_lock_bh(bp->dev);
9092 /* Schedule the rx_mode command */
9093 if (test_bit(BNX2X_FILTER_RX_MODE_PENDING, &bp->sp_state))
9094 set_bit(BNX2X_FILTER_RX_MODE_SCHED, &bp->sp_state);
9095 else
9096 bnx2x_set_storm_rx_mode(bp);
9097
9098 /* Cleanup multicast configuration */
9099 rparam.mcast_obj = &bp->mcast_obj;
9100 rc = bnx2x_config_mcast(bp, &rparam, BNX2X_MCAST_CMD_DEL);
9101 if (rc < 0)
9102 BNX2X_ERR("Failed to send DEL multicast command: %d\n", rc);
9103
9104 netif_addr_unlock_bh(bp->dev);
9105
Ariel Eliorf1929b02013-01-01 05:22:41 +00009106 bnx2x_iov_chip_cleanup(bp);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009107
Dmitry Kravkov6debea82011-07-19 01:42:04 +00009108 /*
9109 * Send the UNLOAD_REQUEST to the MCP. This will return if
9110 * this function should perform FUNC, PORT or COMMON HW
9111 * reset.
9112 */
9113 reset_code = bnx2x_send_unload_req(bp, unload_mode);
9114
9115 /*
9116 * (assumption: No Attention from MCP at this stage)
Yuval Mintz16a5fd92013-06-02 00:06:18 +00009117 * PMF probably in the middle of TX disable/enable transaction
Dmitry Kravkov6debea82011-07-19 01:42:04 +00009118 */
9119 rc = bnx2x_func_wait_started(bp);
9120 if (rc) {
9121 BNX2X_ERR("bnx2x_func_wait_started failed\n");
9122#ifdef BNX2X_STOP_ON_ERROR
9123 return;
9124#endif
9125 }
9126
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009127 /* Close multi and leading connections
9128 * Completions for ramrods are collected in a synchronous way
9129 */
Merav Sicron55c11942012-11-07 00:45:48 +00009130 for_each_eth_queue(bp, i)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009131 if (bnx2x_stop_queue(bp, i))
9132#ifdef BNX2X_STOP_ON_ERROR
9133 return;
9134#else
9135 goto unload_error;
9136#endif
Merav Sicron55c11942012-11-07 00:45:48 +00009137
9138 if (CNIC_LOADED(bp)) {
9139 for_each_cnic_queue(bp, i)
9140 if (bnx2x_stop_queue(bp, i))
9141#ifdef BNX2X_STOP_ON_ERROR
9142 return;
9143#else
9144 goto unload_error;
9145#endif
9146 }
9147
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009148 /* If SP settings didn't get completed so far - something
9149 * very wrong has happen.
9150 */
9151 if (!bnx2x_wait_sp_comp(bp, ~0x0UL))
9152 BNX2X_ERR("Hmmm... Common slow path ramrods got stuck!\n");
9153
9154#ifndef BNX2X_STOP_ON_ERROR
9155unload_error:
9156#endif
9157 rc = bnx2x_func_stop(bp);
9158 if (rc) {
9159 BNX2X_ERR("Function stop failed!\n");
9160#ifdef BNX2X_STOP_ON_ERROR
9161 return;
9162#endif
9163 }
9164
Dmitry Kravkov523224a2010-10-06 03:23:26 +00009165 /* Disable HW interrupts, NAPI */
9166 bnx2x_netif_stop(bp, 1);
Merav Sicron26614ba2012-08-27 03:26:19 +00009167 /* Delete all NAPI objects */
9168 bnx2x_del_all_napi(bp);
Merav Sicron55c11942012-11-07 00:45:48 +00009169 if (CNIC_LOADED(bp))
9170 bnx2x_del_all_napi_cnic(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00009171
9172 /* Release IRQs */
Dmitry Kravkovd6214d72010-10-06 03:32:10 +00009173 bnx2x_free_irq(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00009174
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009175 /* Reset the chip */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009176 rc = bnx2x_reset_hw(bp, reset_code);
9177 if (rc)
9178 BNX2X_ERR("HW_RESET failed\n");
9179
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009180 /* Report UNLOAD_DONE to MCP */
Yuval Mintz5d07d862012-09-13 02:56:21 +00009181 bnx2x_send_unload_done(bp, keep_link);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009182}
9183
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00009184void bnx2x_disable_close_the_gate(struct bnx2x *bp)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009185{
9186 u32 val;
9187
Merav Sicron51c1a582012-03-18 10:33:38 +00009188 DP(NETIF_MSG_IFDOWN, "Disabling \"close the gates\"\n");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009189
9190 if (CHIP_IS_E1(bp)) {
9191 int port = BP_PORT(bp);
9192 u32 addr = port ? MISC_REG_AEU_MASK_ATTN_FUNC_1 :
9193 MISC_REG_AEU_MASK_ATTN_FUNC_0;
9194
9195 val = REG_RD(bp, addr);
9196 val &= ~(0x300);
9197 REG_WR(bp, addr, val);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009198 } else {
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009199 val = REG_RD(bp, MISC_REG_AEU_GENERAL_MASK);
9200 val &= ~(MISC_AEU_GENERAL_MASK_REG_AEU_PXP_CLOSE_MASK |
9201 MISC_AEU_GENERAL_MASK_REG_AEU_NIG_CLOSE_MASK);
9202 REG_WR(bp, MISC_REG_AEU_GENERAL_MASK, val);
9203 }
9204}
9205
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009206/* Close gates #2, #3 and #4: */
9207static void bnx2x_set_234_gates(struct bnx2x *bp, bool close)
9208{
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009209 u32 val;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009210
9211 /* Gates #2 and #4a are closed/opened for "not E1" only */
9212 if (!CHIP_IS_E1(bp)) {
9213 /* #4 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009214 REG_WR(bp, PXP_REG_HST_DISCARD_DOORBELLS, !!close);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009215 /* #2 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009216 REG_WR(bp, PXP_REG_HST_DISCARD_INTERNAL_WRITES, !!close);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009217 }
9218
9219 /* #3 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009220 if (CHIP_IS_E1x(bp)) {
9221 /* Prevent interrupts from HC on both ports */
9222 val = REG_RD(bp, HC_REG_CONFIG_1);
9223 REG_WR(bp, HC_REG_CONFIG_1,
9224 (!close) ? (val | HC_CONFIG_1_REG_BLOCK_DISABLE_1) :
9225 (val & ~(u32)HC_CONFIG_1_REG_BLOCK_DISABLE_1));
9226
9227 val = REG_RD(bp, HC_REG_CONFIG_0);
9228 REG_WR(bp, HC_REG_CONFIG_0,
9229 (!close) ? (val | HC_CONFIG_0_REG_BLOCK_DISABLE_0) :
9230 (val & ~(u32)HC_CONFIG_0_REG_BLOCK_DISABLE_0));
9231 } else {
Jorrit Schippersd82603c2012-12-27 17:33:02 +01009232 /* Prevent incoming interrupts in IGU */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009233 val = REG_RD(bp, IGU_REG_BLOCK_CONFIGURATION);
9234
9235 REG_WR(bp, IGU_REG_BLOCK_CONFIGURATION,
9236 (!close) ?
9237 (val | IGU_BLOCK_CONFIGURATION_REG_BLOCK_ENABLE) :
9238 (val & ~(u32)IGU_BLOCK_CONFIGURATION_REG_BLOCK_ENABLE));
9239 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009240
Merav Sicron51c1a582012-03-18 10:33:38 +00009241 DP(NETIF_MSG_HW | NETIF_MSG_IFUP, "%s gates #2, #3 and #4\n",
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009242 close ? "closing" : "opening");
9243 mmiowb();
9244}
9245
9246#define SHARED_MF_CLP_MAGIC 0x80000000 /* `magic' bit */
9247
9248static void bnx2x_clp_reset_prep(struct bnx2x *bp, u32 *magic_val)
9249{
9250 /* Do some magic... */
9251 u32 val = MF_CFG_RD(bp, shared_mf_config.clp_mb);
9252 *magic_val = val & SHARED_MF_CLP_MAGIC;
9253 MF_CFG_WR(bp, shared_mf_config.clp_mb, val | SHARED_MF_CLP_MAGIC);
9254}
9255
Dmitry Kravkove8920672011-05-04 23:52:40 +00009256/**
9257 * bnx2x_clp_reset_done - restore the value of the `magic' bit.
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009258 *
Dmitry Kravkove8920672011-05-04 23:52:40 +00009259 * @bp: driver handle
9260 * @magic_val: old value of the `magic' bit.
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009261 */
9262static void bnx2x_clp_reset_done(struct bnx2x *bp, u32 magic_val)
9263{
9264 /* Restore the `magic' bit value... */
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009265 u32 val = MF_CFG_RD(bp, shared_mf_config.clp_mb);
9266 MF_CFG_WR(bp, shared_mf_config.clp_mb,
9267 (val & (~SHARED_MF_CLP_MAGIC)) | magic_val);
9268}
9269
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00009270/**
Dmitry Kravkove8920672011-05-04 23:52:40 +00009271 * bnx2x_reset_mcp_prep - prepare for MCP reset.
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009272 *
Dmitry Kravkove8920672011-05-04 23:52:40 +00009273 * @bp: driver handle
9274 * @magic_val: old value of 'magic' bit.
9275 *
9276 * Takes care of CLP configurations.
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009277 */
9278static void bnx2x_reset_mcp_prep(struct bnx2x *bp, u32 *magic_val)
9279{
9280 u32 shmem;
9281 u32 validity_offset;
9282
Merav Sicron51c1a582012-03-18 10:33:38 +00009283 DP(NETIF_MSG_HW | NETIF_MSG_IFUP, "Starting\n");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009284
9285 /* Set `magic' bit in order to save MF config */
9286 if (!CHIP_IS_E1(bp))
9287 bnx2x_clp_reset_prep(bp, magic_val);
9288
9289 /* Get shmem offset */
9290 shmem = REG_RD(bp, MISC_REG_SHARED_MEM_ADDR);
Barak Witkowskic55e7712012-12-02 04:05:46 +00009291 validity_offset =
9292 offsetof(struct shmem_region, validity_map[BP_PORT(bp)]);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009293
9294 /* Clear validity map flags */
9295 if (shmem > 0)
9296 REG_WR(bp, shmem + validity_offset, 0);
9297}
9298
9299#define MCP_TIMEOUT 5000 /* 5 seconds (in ms) */
9300#define MCP_ONE_TIMEOUT 100 /* 100 ms */
9301
Dmitry Kravkove8920672011-05-04 23:52:40 +00009302/**
9303 * bnx2x_mcp_wait_one - wait for MCP_ONE_TIMEOUT
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009304 *
Dmitry Kravkove8920672011-05-04 23:52:40 +00009305 * @bp: driver handle
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009306 */
Eric Dumazet1191cb82012-04-27 21:39:21 +00009307static void bnx2x_mcp_wait_one(struct bnx2x *bp)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009308{
9309 /* special handling for emulation and FPGA,
9310 wait 10 times longer */
9311 if (CHIP_REV_IS_SLOW(bp))
9312 msleep(MCP_ONE_TIMEOUT*10);
9313 else
9314 msleep(MCP_ONE_TIMEOUT);
9315}
9316
Dmitry Kravkov1b6e2ce2011-05-22 10:11:26 +00009317/*
9318 * initializes bp->common.shmem_base and waits for validity signature to appear
9319 */
9320static int bnx2x_init_shmem(struct bnx2x *bp)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009321{
Dmitry Kravkov1b6e2ce2011-05-22 10:11:26 +00009322 int cnt = 0;
9323 u32 val = 0;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009324
Dmitry Kravkov1b6e2ce2011-05-22 10:11:26 +00009325 do {
9326 bp->common.shmem_base = REG_RD(bp, MISC_REG_SHARED_MEM_ADDR);
9327 if (bp->common.shmem_base) {
9328 val = SHMEM_RD(bp, validity_map[BP_PORT(bp)]);
9329 if (val & SHR_MEM_VALIDITY_MB)
9330 return 0;
9331 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009332
9333 bnx2x_mcp_wait_one(bp);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009334
Dmitry Kravkov1b6e2ce2011-05-22 10:11:26 +00009335 } while (cnt++ < (MCP_TIMEOUT / MCP_ONE_TIMEOUT));
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009336
Dmitry Kravkov1b6e2ce2011-05-22 10:11:26 +00009337 BNX2X_ERR("BAD MCP validity signature\n");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009338
Dmitry Kravkov1b6e2ce2011-05-22 10:11:26 +00009339 return -ENODEV;
9340}
9341
9342static int bnx2x_reset_mcp_comp(struct bnx2x *bp, u32 magic_val)
9343{
9344 int rc = bnx2x_init_shmem(bp);
9345
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009346 /* Restore the `magic' bit value */
9347 if (!CHIP_IS_E1(bp))
9348 bnx2x_clp_reset_done(bp, magic_val);
9349
9350 return rc;
9351}
9352
9353static void bnx2x_pxp_prep(struct bnx2x *bp)
9354{
9355 if (!CHIP_IS_E1(bp)) {
9356 REG_WR(bp, PXP2_REG_RD_START_INIT, 0);
9357 REG_WR(bp, PXP2_REG_RQ_RBC_DONE, 0);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009358 mmiowb();
9359 }
9360}
9361
9362/*
9363 * Reset the whole chip except for:
9364 * - PCIE core
9365 * - PCI Glue, PSWHST, PXP/PXP2 RF (all controlled by
9366 * one reset bit)
9367 * - IGU
9368 * - MISC (including AEU)
9369 * - GRC
9370 * - RBCN, RBCP
9371 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009372static void bnx2x_process_kill_chip_reset(struct bnx2x *bp, bool global)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009373{
9374 u32 not_reset_mask1, reset_mask1, not_reset_mask2, reset_mask2;
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00009375 u32 global_bits2, stay_reset2;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009376
9377 /*
9378 * Bits that have to be set in reset_mask2 if we want to reset 'global'
9379 * (per chip) blocks.
9380 */
9381 global_bits2 =
9382 MISC_REGISTERS_RESET_REG_2_RST_MCP_N_RESET_CMN_CPU |
9383 MISC_REGISTERS_RESET_REG_2_RST_MCP_N_RESET_CMN_CORE;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009384
Barak Witkowskic55e7712012-12-02 04:05:46 +00009385 /* Don't reset the following blocks.
9386 * Important: per port blocks (such as EMAC, BMAC, UMAC) can't be
9387 * reset, as in 4 port device they might still be owned
9388 * by the MCP (there is only one leader per path).
9389 */
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009390 not_reset_mask1 =
9391 MISC_REGISTERS_RESET_REG_1_RST_HC |
9392 MISC_REGISTERS_RESET_REG_1_RST_PXPV |
9393 MISC_REGISTERS_RESET_REG_1_RST_PXP;
9394
9395 not_reset_mask2 =
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009396 MISC_REGISTERS_RESET_REG_2_RST_PCI_MDIO |
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009397 MISC_REGISTERS_RESET_REG_2_RST_EMAC0_HARD_CORE |
9398 MISC_REGISTERS_RESET_REG_2_RST_EMAC1_HARD_CORE |
9399 MISC_REGISTERS_RESET_REG_2_RST_MISC_CORE |
9400 MISC_REGISTERS_RESET_REG_2_RST_RBCN |
9401 MISC_REGISTERS_RESET_REG_2_RST_GRC |
9402 MISC_REGISTERS_RESET_REG_2_RST_MCP_N_RESET_REG_HARD_CORE |
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00009403 MISC_REGISTERS_RESET_REG_2_RST_MCP_N_HARD_CORE_RST_B |
9404 MISC_REGISTERS_RESET_REG_2_RST_ATC |
Barak Witkowskic55e7712012-12-02 04:05:46 +00009405 MISC_REGISTERS_RESET_REG_2_PGLC |
9406 MISC_REGISTERS_RESET_REG_2_RST_BMAC0 |
9407 MISC_REGISTERS_RESET_REG_2_RST_BMAC1 |
9408 MISC_REGISTERS_RESET_REG_2_RST_EMAC0 |
9409 MISC_REGISTERS_RESET_REG_2_RST_EMAC1 |
9410 MISC_REGISTERS_RESET_REG_2_UMAC0 |
9411 MISC_REGISTERS_RESET_REG_2_UMAC1;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009412
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00009413 /*
9414 * Keep the following blocks in reset:
9415 * - all xxMACs are handled by the bnx2x_link code.
9416 */
9417 stay_reset2 =
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00009418 MISC_REGISTERS_RESET_REG_2_XMAC |
9419 MISC_REGISTERS_RESET_REG_2_XMAC_SOFT;
9420
9421 /* Full reset masks according to the chip */
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009422 reset_mask1 = 0xffffffff;
9423
9424 if (CHIP_IS_E1(bp))
9425 reset_mask2 = 0xffff;
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00009426 else if (CHIP_IS_E1H(bp))
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009427 reset_mask2 = 0x1ffff;
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00009428 else if (CHIP_IS_E2(bp))
9429 reset_mask2 = 0xfffff;
9430 else /* CHIP_IS_E3 */
9431 reset_mask2 = 0x3ffffff;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009432
9433 /* Don't reset global blocks unless we need to */
9434 if (!global)
9435 reset_mask2 &= ~global_bits2;
9436
9437 /*
9438 * In case of attention in the QM, we need to reset PXP
9439 * (MISC_REGISTERS_RESET_REG_2_RST_PXP_RQ_RD_WR) before QM
9440 * because otherwise QM reset would release 'close the gates' shortly
9441 * before resetting the PXP, then the PSWRQ would send a write
9442 * request to PGLUE. Then when PXP is reset, PGLUE would try to
9443 * read the payload data from PSWWR, but PSWWR would not
9444 * respond. The write queue in PGLUE would stuck, dmae commands
9445 * would not return. Therefore it's important to reset the second
9446 * reset register (containing the
9447 * MISC_REGISTERS_RESET_REG_2_RST_PXP_RQ_RD_WR bit) before the
9448 * first one (containing the MISC_REGISTERS_RESET_REG_1_RST_QM
9449 * bit).
9450 */
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009451 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_CLEAR,
9452 reset_mask2 & (~not_reset_mask2));
9453
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009454 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR,
9455 reset_mask1 & (~not_reset_mask1));
9456
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009457 barrier();
9458 mmiowb();
9459
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00009460 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_SET,
9461 reset_mask2 & (~stay_reset2));
9462
9463 barrier();
9464 mmiowb();
9465
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009466 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET, reset_mask1);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009467 mmiowb();
9468}
9469
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009470/**
9471 * bnx2x_er_poll_igu_vq - poll for pending writes bit.
9472 * It should get cleared in no more than 1s.
9473 *
9474 * @bp: driver handle
9475 *
9476 * It should get cleared in no more than 1s. Returns 0 if
9477 * pending writes bit gets cleared.
9478 */
9479static int bnx2x_er_poll_igu_vq(struct bnx2x *bp)
9480{
9481 u32 cnt = 1000;
9482 u32 pend_bits = 0;
9483
9484 do {
9485 pend_bits = REG_RD(bp, IGU_REG_PENDING_BITS_STATUS);
9486
9487 if (pend_bits == 0)
9488 break;
9489
Yuval Mintz0926d492013-01-23 03:21:45 +00009490 usleep_range(1000, 2000);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009491 } while (cnt-- > 0);
9492
9493 if (cnt <= 0) {
9494 BNX2X_ERR("Still pending IGU requests pend_bits=%x!\n",
9495 pend_bits);
9496 return -EBUSY;
9497 }
9498
9499 return 0;
9500}
9501
9502static int bnx2x_process_kill(struct bnx2x *bp, bool global)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009503{
9504 int cnt = 1000;
9505 u32 val = 0;
9506 u32 sr_cnt, blk_cnt, port_is_idle_0, port_is_idle_1, pgl_exp_rom2;
Yuval Mintz2de67432013-01-23 03:21:43 +00009507 u32 tags_63_32 = 0;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009508
9509 /* Empty the Tetris buffer, wait for 1s */
9510 do {
9511 sr_cnt = REG_RD(bp, PXP2_REG_RD_SR_CNT);
9512 blk_cnt = REG_RD(bp, PXP2_REG_RD_BLK_CNT);
9513 port_is_idle_0 = REG_RD(bp, PXP2_REG_RD_PORT_IS_IDLE_0);
9514 port_is_idle_1 = REG_RD(bp, PXP2_REG_RD_PORT_IS_IDLE_1);
9515 pgl_exp_rom2 = REG_RD(bp, PXP2_REG_PGL_EXP_ROM2);
Barak Witkowskic55e7712012-12-02 04:05:46 +00009516 if (CHIP_IS_E3(bp))
9517 tags_63_32 = REG_RD(bp, PGLUE_B_REG_TAGS_63_32);
9518
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009519 if ((sr_cnt == 0x7e) && (blk_cnt == 0xa0) &&
9520 ((port_is_idle_0 & 0x1) == 0x1) &&
9521 ((port_is_idle_1 & 0x1) == 0x1) &&
Barak Witkowskic55e7712012-12-02 04:05:46 +00009522 (pgl_exp_rom2 == 0xffffffff) &&
9523 (!CHIP_IS_E3(bp) || (tags_63_32 == 0xffffffff)))
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009524 break;
Yuval Mintz0926d492013-01-23 03:21:45 +00009525 usleep_range(1000, 2000);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009526 } while (cnt-- > 0);
9527
9528 if (cnt <= 0) {
Merav Sicron51c1a582012-03-18 10:33:38 +00009529 BNX2X_ERR("Tetris buffer didn't get empty or there are still outstanding read requests after 1s!\n");
9530 BNX2X_ERR("sr_cnt=0x%08x, blk_cnt=0x%08x, port_is_idle_0=0x%08x, port_is_idle_1=0x%08x, pgl_exp_rom2=0x%08x\n",
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009531 sr_cnt, blk_cnt, port_is_idle_0, port_is_idle_1,
9532 pgl_exp_rom2);
9533 return -EAGAIN;
9534 }
9535
9536 barrier();
9537
9538 /* Close gates #2, #3 and #4 */
9539 bnx2x_set_234_gates(bp, true);
9540
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009541 /* Poll for IGU VQs for 57712 and newer chips */
9542 if (!CHIP_IS_E1x(bp) && bnx2x_er_poll_igu_vq(bp))
9543 return -EAGAIN;
9544
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009545 /* TBD: Indicate that "process kill" is in progress to MCP */
9546
9547 /* Clear "unprepared" bit */
9548 REG_WR(bp, MISC_REG_UNPREPARED, 0);
9549 barrier();
9550
9551 /* Make sure all is written to the chip before the reset */
9552 mmiowb();
9553
9554 /* Wait for 1ms to empty GLUE and PCI-E core queues,
9555 * PSWHST, GRC and PSWRD Tetris buffer.
9556 */
Yuval Mintz0926d492013-01-23 03:21:45 +00009557 usleep_range(1000, 2000);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009558
9559 /* Prepare to chip reset: */
9560 /* MCP */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009561 if (global)
9562 bnx2x_reset_mcp_prep(bp, &val);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009563
9564 /* PXP */
9565 bnx2x_pxp_prep(bp);
9566 barrier();
9567
9568 /* reset the chip */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009569 bnx2x_process_kill_chip_reset(bp, global);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009570 barrier();
9571
Dmitry Kravkov9dcd9ac2013-11-17 08:59:27 +02009572 /* clear errors in PGB */
9573 if (!CHIP_IS_E1x(bp))
9574 REG_WR(bp, PGLUE_B_REG_LATCHED_ERRORS_CLR, 0x7f);
9575
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009576 /* Recover after reset: */
9577 /* MCP */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009578 if (global && bnx2x_reset_mcp_comp(bp, val))
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009579 return -EAGAIN;
9580
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009581 /* TBD: Add resetting the NO_MCP mode DB here */
9582
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009583 /* Open the gates #2, #3 and #4 */
9584 bnx2x_set_234_gates(bp, false);
9585
9586 /* TBD: IGU/AEU preparation bring back the AEU/IGU to a
9587 * reset state, re-enable attentions. */
9588
9589 return 0;
9590}
9591
Merav Sicron910cc722012-11-11 03:56:08 +00009592static int bnx2x_leader_reset(struct bnx2x *bp)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009593{
9594 int rc = 0;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009595 bool global = bnx2x_reset_is_global(bp);
Ariel Elior95c6c6162012-01-26 06:01:52 +00009596 u32 load_code;
9597
9598 /* if not going to reset MCP - load "fake" driver to reset HW while
9599 * driver is owner of the HW
9600 */
9601 if (!global && !BP_NOMCP(bp)) {
Yuval Mintz5d07d862012-09-13 02:56:21 +00009602 load_code = bnx2x_fw_command(bp, DRV_MSG_CODE_LOAD_REQ,
9603 DRV_MSG_CODE_LOAD_REQ_WITH_LFA);
Ariel Elior95c6c6162012-01-26 06:01:52 +00009604 if (!load_code) {
9605 BNX2X_ERR("MCP response failure, aborting\n");
9606 rc = -EAGAIN;
9607 goto exit_leader_reset;
9608 }
9609 if ((load_code != FW_MSG_CODE_DRV_LOAD_COMMON_CHIP) &&
9610 (load_code != FW_MSG_CODE_DRV_LOAD_COMMON)) {
9611 BNX2X_ERR("MCP unexpected resp, aborting\n");
9612 rc = -EAGAIN;
9613 goto exit_leader_reset2;
9614 }
9615 load_code = bnx2x_fw_command(bp, DRV_MSG_CODE_LOAD_DONE, 0);
9616 if (!load_code) {
9617 BNX2X_ERR("MCP response failure, aborting\n");
9618 rc = -EAGAIN;
9619 goto exit_leader_reset2;
9620 }
9621 }
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009622
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009623 /* Try to recover after the failure */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009624 if (bnx2x_process_kill(bp, global)) {
Merav Sicron51c1a582012-03-18 10:33:38 +00009625 BNX2X_ERR("Something bad had happen on engine %d! Aii!\n",
9626 BP_PATH(bp));
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009627 rc = -EAGAIN;
Ariel Elior95c6c6162012-01-26 06:01:52 +00009628 goto exit_leader_reset2;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009629 }
9630
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009631 /*
9632 * Clear RESET_IN_PROGRES and RESET_GLOBAL bits and update the driver
9633 * state.
9634 */
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009635 bnx2x_set_reset_done(bp);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009636 if (global)
9637 bnx2x_clear_reset_global(bp);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009638
Ariel Elior95c6c6162012-01-26 06:01:52 +00009639exit_leader_reset2:
9640 /* unload "fake driver" if it was loaded */
9641 if (!global && !BP_NOMCP(bp)) {
9642 bnx2x_fw_command(bp, DRV_MSG_CODE_UNLOAD_REQ_WOL_MCP, 0);
9643 bnx2x_fw_command(bp, DRV_MSG_CODE_UNLOAD_DONE, 0);
9644 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009645exit_leader_reset:
9646 bp->is_leader = 0;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009647 bnx2x_release_leader_lock(bp);
9648 smp_mb();
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009649 return rc;
9650}
9651
Eric Dumazet1191cb82012-04-27 21:39:21 +00009652static void bnx2x_recovery_failed(struct bnx2x *bp)
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009653{
9654 netdev_err(bp->dev, "Recovery has failed. Power cycle is needed.\n");
9655
9656 /* Disconnect this device */
9657 netif_device_detach(bp->dev);
9658
9659 /*
9660 * Block ifup for all function on this engine until "process kill"
9661 * or power cycle.
9662 */
9663 bnx2x_set_reset_in_progress(bp);
9664
9665 /* Shut down the power */
9666 bnx2x_set_power_state(bp, PCI_D3hot);
9667
9668 bp->recovery_state = BNX2X_RECOVERY_FAILED;
9669
9670 smp_mb();
9671}
9672
9673/*
9674 * Assumption: runs under rtnl lock. This together with the fact
Ariel Elior6383c0b2011-07-14 08:31:57 +00009675 * that it's called only from bnx2x_sp_rtnl() ensure that it
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009676 * will never be called when netif_running(bp->dev) is false.
9677 */
9678static void bnx2x_parity_recover(struct bnx2x *bp)
9679{
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009680 bool global = false;
Ariel Elior7a752992012-01-26 06:01:53 +00009681 u32 error_recovered, error_unrecovered;
Ariel Elior95c6c6162012-01-26 06:01:52 +00009682 bool is_parity;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009683
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009684 DP(NETIF_MSG_HW, "Handling parity\n");
9685 while (1) {
9686 switch (bp->recovery_state) {
9687 case BNX2X_RECOVERY_INIT:
9688 DP(NETIF_MSG_HW, "State is BNX2X_RECOVERY_INIT\n");
Ariel Elior95c6c6162012-01-26 06:01:52 +00009689 is_parity = bnx2x_chk_parity_attn(bp, &global, false);
9690 WARN_ON(!is_parity);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009691
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009692 /* Try to get a LEADER_LOCK HW lock */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009693 if (bnx2x_trylock_leader_lock(bp)) {
9694 bnx2x_set_reset_in_progress(bp);
9695 /*
9696 * Check if there is a global attention and if
9697 * there was a global attention, set the global
9698 * reset bit.
9699 */
9700
9701 if (global)
9702 bnx2x_set_reset_global(bp);
9703
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009704 bp->is_leader = 1;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009705 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009706
9707 /* Stop the driver */
9708 /* If interface has been removed - break */
Yuval Mintz5d07d862012-09-13 02:56:21 +00009709 if (bnx2x_nic_unload(bp, UNLOAD_RECOVERY, false))
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009710 return;
9711
9712 bp->recovery_state = BNX2X_RECOVERY_WAIT;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009713
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009714 /* Ensure "is_leader", MCP command sequence and
9715 * "recovery_state" update values are seen on other
9716 * CPUs.
9717 */
9718 smp_mb();
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009719 break;
9720
9721 case BNX2X_RECOVERY_WAIT:
9722 DP(NETIF_MSG_HW, "State is BNX2X_RECOVERY_WAIT\n");
9723 if (bp->is_leader) {
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009724 int other_engine = BP_PATH(bp) ? 0 : 1;
Ariel Elior889b9af2012-01-26 06:01:51 +00009725 bool other_load_status =
9726 bnx2x_get_load_status(bp, other_engine);
9727 bool load_status =
9728 bnx2x_get_load_status(bp, BP_PATH(bp));
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009729 global = bnx2x_reset_is_global(bp);
9730
9731 /*
9732 * In case of a parity in a global block, let
9733 * the first leader that performs a
9734 * leader_reset() reset the global blocks in
9735 * order to clear global attentions. Otherwise
Yuval Mintz16a5fd92013-06-02 00:06:18 +00009736 * the gates will remain closed for that
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009737 * engine.
9738 */
Ariel Elior889b9af2012-01-26 06:01:51 +00009739 if (load_status ||
9740 (global && other_load_status)) {
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009741 /* Wait until all other functions get
9742 * down.
9743 */
Ariel Elior7be08a72011-07-14 08:31:19 +00009744 schedule_delayed_work(&bp->sp_rtnl_task,
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009745 HZ/10);
9746 return;
9747 } else {
9748 /* If all other functions got down -
9749 * try to bring the chip back to
9750 * normal. In any case it's an exit
9751 * point for a leader.
9752 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009753 if (bnx2x_leader_reset(bp)) {
9754 bnx2x_recovery_failed(bp);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009755 return;
9756 }
9757
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009758 /* If we are here, means that the
9759 * leader has succeeded and doesn't
9760 * want to be a leader any more. Try
9761 * to continue as a none-leader.
9762 */
9763 break;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009764 }
9765 } else { /* non-leader */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009766 if (!bnx2x_reset_is_done(bp, BP_PATH(bp))) {
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009767 /* Try to get a LEADER_LOCK HW lock as
9768 * long as a former leader may have
9769 * been unloaded by the user or
9770 * released a leadership by another
9771 * reason.
9772 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009773 if (bnx2x_trylock_leader_lock(bp)) {
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009774 /* I'm a leader now! Restart a
9775 * switch case.
9776 */
9777 bp->is_leader = 1;
9778 break;
9779 }
9780
Ariel Elior7be08a72011-07-14 08:31:19 +00009781 schedule_delayed_work(&bp->sp_rtnl_task,
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009782 HZ/10);
9783 return;
9784
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009785 } else {
9786 /*
9787 * If there was a global attention, wait
9788 * for it to be cleared.
9789 */
9790 if (bnx2x_reset_is_global(bp)) {
9791 schedule_delayed_work(
Ariel Elior7be08a72011-07-14 08:31:19 +00009792 &bp->sp_rtnl_task,
9793 HZ/10);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009794 return;
9795 }
9796
Ariel Elior7a752992012-01-26 06:01:53 +00009797 error_recovered =
9798 bp->eth_stats.recoverable_error;
9799 error_unrecovered =
9800 bp->eth_stats.unrecoverable_error;
Ariel Elior95c6c6162012-01-26 06:01:52 +00009801 bp->recovery_state =
9802 BNX2X_RECOVERY_NIC_LOADING;
9803 if (bnx2x_nic_load(bp, LOAD_NORMAL)) {
Ariel Elior7a752992012-01-26 06:01:53 +00009804 error_unrecovered++;
Ariel Elior95c6c6162012-01-26 06:01:52 +00009805 netdev_err(bp->dev,
Merav Sicron51c1a582012-03-18 10:33:38 +00009806 "Recovery failed. Power cycle needed\n");
Ariel Elior95c6c6162012-01-26 06:01:52 +00009807 /* Disconnect this device */
9808 netif_device_detach(bp->dev);
9809 /* Shut down the power */
9810 bnx2x_set_power_state(
9811 bp, PCI_D3hot);
9812 smp_mb();
9813 } else {
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009814 bp->recovery_state =
9815 BNX2X_RECOVERY_DONE;
Ariel Elior7a752992012-01-26 06:01:53 +00009816 error_recovered++;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009817 smp_mb();
9818 }
Ariel Elior7a752992012-01-26 06:01:53 +00009819 bp->eth_stats.recoverable_error =
9820 error_recovered;
9821 bp->eth_stats.unrecoverable_error =
9822 error_unrecovered;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009823
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009824 return;
9825 }
9826 }
9827 default:
9828 return;
9829 }
9830 }
9831}
9832
Michal Schmidt56ad3152012-02-16 02:38:48 +00009833static int bnx2x_close(struct net_device *dev);
9834
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009835/* bnx2x_nic_unload() flushes the bnx2x_wq, thus reset task is
9836 * scheduled on a general queue in order to prevent a dead lock.
9837 */
Ariel Elior7be08a72011-07-14 08:31:19 +00009838static void bnx2x_sp_rtnl_task(struct work_struct *work)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009839{
Ariel Elior7be08a72011-07-14 08:31:19 +00009840 struct bnx2x *bp = container_of(work, struct bnx2x, sp_rtnl_task.work);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009841
9842 rtnl_lock();
9843
Ariel Elior8395be52013-01-01 05:22:44 +00009844 if (!netif_running(bp->dev)) {
9845 rtnl_unlock();
9846 return;
9847 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009848
Ariel Elior7be08a72011-07-14 08:31:19 +00009849 if (unlikely(bp->recovery_state != BNX2X_RECOVERY_DONE)) {
Yuval Mintz6bf07b82013-06-02 00:06:20 +00009850#ifdef BNX2X_STOP_ON_ERROR
9851 BNX2X_ERR("recovery flow called but STOP_ON_ERROR defined so reset not done to allow debug dump,\n"
9852 "you will need to reboot when done\n");
9853 goto sp_rtnl_not_reset;
9854#endif
Ariel Elior7be08a72011-07-14 08:31:19 +00009855 /*
Vladislav Zolotarovb1fb8742011-07-24 03:57:46 +00009856 * Clear all pending SP commands as we are going to reset the
9857 * function anyway.
Ariel Elior7be08a72011-07-14 08:31:19 +00009858 */
Vladislav Zolotarovb1fb8742011-07-24 03:57:46 +00009859 bp->sp_rtnl_state = 0;
9860 smp_mb();
9861
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009862 bnx2x_parity_recover(bp);
Vladislav Zolotarovb1fb8742011-07-24 03:57:46 +00009863
Ariel Elior8395be52013-01-01 05:22:44 +00009864 rtnl_unlock();
9865 return;
Vladislav Zolotarovb1fb8742011-07-24 03:57:46 +00009866 }
9867
9868 if (test_and_clear_bit(BNX2X_SP_RTNL_TX_TIMEOUT, &bp->sp_rtnl_state)) {
Yuval Mintz6bf07b82013-06-02 00:06:20 +00009869#ifdef BNX2X_STOP_ON_ERROR
9870 BNX2X_ERR("recovery flow called but STOP_ON_ERROR defined so reset not done to allow debug dump,\n"
9871 "you will need to reboot when done\n");
9872 goto sp_rtnl_not_reset;
9873#endif
9874
Vladislav Zolotarovb1fb8742011-07-24 03:57:46 +00009875 /*
9876 * Clear all pending SP commands as we are going to reset the
9877 * function anyway.
9878 */
9879 bp->sp_rtnl_state = 0;
9880 smp_mb();
9881
Yuval Mintz5d07d862012-09-13 02:56:21 +00009882 bnx2x_nic_unload(bp, UNLOAD_NORMAL, true);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009883 bnx2x_nic_load(bp, LOAD_NORMAL);
Vladislav Zolotarovb1fb8742011-07-24 03:57:46 +00009884
Ariel Elior8395be52013-01-01 05:22:44 +00009885 rtnl_unlock();
9886 return;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009887 }
Vladislav Zolotarovb1fb8742011-07-24 03:57:46 +00009888#ifdef BNX2X_STOP_ON_ERROR
9889sp_rtnl_not_reset:
9890#endif
9891 if (test_and_clear_bit(BNX2X_SP_RTNL_SETUP_TC, &bp->sp_rtnl_state))
9892 bnx2x_setup_tc(bp->dev, bp->dcbx_port_params.ets.num_of_cos);
Barak Witkowskia3348722012-04-23 03:04:46 +00009893 if (test_and_clear_bit(BNX2X_SP_RTNL_AFEX_F_UPDATE, &bp->sp_rtnl_state))
9894 bnx2x_after_function_update(bp);
Ariel Elior83048592011-11-13 04:34:29 +00009895 /*
9896 * in case of fan failure we need to reset id if the "stop on error"
9897 * debug flag is set, since we trying to prevent permanent overheating
9898 * damage
9899 */
9900 if (test_and_clear_bit(BNX2X_SP_RTNL_FAN_FAILURE, &bp->sp_rtnl_state)) {
Merav Sicron51c1a582012-03-18 10:33:38 +00009901 DP(NETIF_MSG_HW, "fan failure detected. Unloading driver\n");
Ariel Elior83048592011-11-13 04:34:29 +00009902 netif_device_detach(bp->dev);
9903 bnx2x_close(bp->dev);
Ariel Elior8395be52013-01-01 05:22:44 +00009904 rtnl_unlock();
9905 return;
Ariel Elior83048592011-11-13 04:34:29 +00009906 }
9907
Ariel Elior381ac162013-01-01 05:22:29 +00009908 if (test_and_clear_bit(BNX2X_SP_RTNL_VFPF_MCAST, &bp->sp_rtnl_state)) {
9909 DP(BNX2X_MSG_SP,
9910 "sending set mcast vf pf channel message from rtnl sp-task\n");
9911 bnx2x_vfpf_set_mcast(bp->dev);
9912 }
Ariel Elior78c3bcc2013-06-20 17:39:08 +03009913 if (test_and_clear_bit(BNX2X_SP_RTNL_VFPF_CHANNEL_DOWN,
9914 &bp->sp_rtnl_state)){
9915 if (!test_bit(__LINK_STATE_NOCARRIER, &bp->dev->state)) {
9916 bnx2x_tx_disable(bp);
9917 BNX2X_ERR("PF indicated channel is not servicable anymore. This means this VF device is no longer operational\n");
9918 }
9919 }
Ariel Elior381ac162013-01-01 05:22:29 +00009920
Yuval Mintz8b09be52013-08-01 17:30:59 +03009921 if (test_and_clear_bit(BNX2X_SP_RTNL_RX_MODE, &bp->sp_rtnl_state)) {
9922 DP(BNX2X_MSG_SP, "Handling Rx Mode setting\n");
9923 bnx2x_set_rx_mode_inner(bp);
Ariel Elior381ac162013-01-01 05:22:29 +00009924 }
9925
Ariel Elior3ec9f9c2013-03-11 05:17:45 +00009926 if (test_and_clear_bit(BNX2X_SP_RTNL_HYPERVISOR_VLAN,
9927 &bp->sp_rtnl_state))
9928 bnx2x_pf_set_vfs_vlan(bp);
9929
Dmitry Kravkov6ffa39f2013-11-17 08:59:29 +02009930 if (test_and_clear_bit(BNX2X_SP_RTNL_TX_STOP, &bp->sp_rtnl_state)) {
Dmitry Kravkov07b4eb32013-08-19 09:11:57 +03009931 bnx2x_dcbx_stop_hw_tx(bp);
Dmitry Kravkov07b4eb32013-08-19 09:11:57 +03009932 bnx2x_dcbx_resume_hw_tx(bp);
Dmitry Kravkov6ffa39f2013-11-17 08:59:29 +02009933 }
Dmitry Kravkov07b4eb32013-08-19 09:11:57 +03009934
Yuval Mintz42f82772014-03-23 18:12:23 +02009935 if (test_and_clear_bit(BNX2X_SP_RTNL_GET_DRV_VERSION,
9936 &bp->sp_rtnl_state))
9937 bnx2x_update_mng_version(bp);
9938
Ariel Elior8395be52013-01-01 05:22:44 +00009939 /* work which needs rtnl lock not-taken (as it takes the lock itself and
9940 * can be called from other contexts as well)
9941 */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009942 rtnl_unlock();
Ariel Elior8395be52013-01-01 05:22:44 +00009943
Ariel Elior64112802013-01-07 00:50:23 +00009944 /* enable SR-IOV if applicable */
Ariel Elior8395be52013-01-01 05:22:44 +00009945 if (IS_SRIOV(bp) && test_and_clear_bit(BNX2X_SP_RTNL_ENABLE_SRIOV,
Ariel Elior3c76fef2013-03-11 05:17:46 +00009946 &bp->sp_rtnl_state)) {
9947 bnx2x_disable_sriov(bp);
Ariel Elior64112802013-01-07 00:50:23 +00009948 bnx2x_enable_sriov(bp);
Ariel Elior3c76fef2013-03-11 05:17:46 +00009949 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009950}
9951
Yaniv Rosner3deb8162011-06-14 01:34:33 +00009952static void bnx2x_period_task(struct work_struct *work)
9953{
9954 struct bnx2x *bp = container_of(work, struct bnx2x, period_task.work);
9955
9956 if (!netif_running(bp->dev))
9957 goto period_task_exit;
9958
9959 if (CHIP_REV_IS_SLOW(bp)) {
9960 BNX2X_ERR("period task called on emulation, ignoring\n");
9961 goto period_task_exit;
9962 }
9963
9964 bnx2x_acquire_phy_lock(bp);
9965 /*
9966 * The barrier is needed to ensure the ordering between the writing to
9967 * the bp->port.pmf in the bnx2x_nic_load() or bnx2x_pmf_update() and
9968 * the reading here.
9969 */
9970 smp_mb();
9971 if (bp->port.pmf) {
9972 bnx2x_period_func(&bp->link_params, &bp->link_vars);
9973
9974 /* Re-queue task in 1 sec */
9975 queue_delayed_work(bnx2x_wq, &bp->period_task, 1*HZ);
9976 }
9977
9978 bnx2x_release_phy_lock(bp);
9979period_task_exit:
9980 return;
9981}
9982
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009983/*
9984 * Init service functions
9985 */
9986
stephen hemmingera8f47eb2014-01-09 22:20:11 -08009987static u32 bnx2x_get_pretend_reg(struct bnx2x *bp)
Eilon Greensteinf1ef27e2009-02-12 08:36:23 +00009988{
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00009989 u32 base = PXP2_REG_PGL_PRETEND_FUNC_F0;
9990 u32 stride = PXP2_REG_PGL_PRETEND_FUNC_F1 - base;
9991 return base + (BP_ABS_FUNC(bp)) * stride;
Eilon Greensteinf1ef27e2009-02-12 08:36:23 +00009992}
9993
Barak Witkowski1ef1d452013-01-10 04:53:40 +00009994static void bnx2x_prev_unload_close_mac(struct bnx2x *bp,
9995 struct bnx2x_mac_vals *vals)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009996{
Yuval Mintz452427b2012-03-26 20:47:07 +00009997 u32 val, base_addr, offset, mask, reset_reg;
9998 bool mac_stopped = false;
9999 u8 port = BP_PORT(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010000
Barak Witkowski1ef1d452013-01-10 04:53:40 +000010001 /* reset addresses as they also mark which values were changed */
10002 vals->bmac_addr = 0;
10003 vals->umac_addr = 0;
10004 vals->xmac_addr = 0;
10005 vals->emac_addr = 0;
10006
Yuval Mintz452427b2012-03-26 20:47:07 +000010007 reset_reg = REG_RD(bp, MISC_REG_RESET_REG_2);
David S. Miller8decf862011-09-22 03:23:13 -040010008
Yuval Mintz452427b2012-03-26 20:47:07 +000010009 if (!CHIP_IS_E3(bp)) {
10010 val = REG_RD(bp, NIG_REG_BMAC0_REGS_OUT_EN + port * 4);
10011 mask = MISC_REGISTERS_RESET_REG_2_RST_BMAC0 << port;
10012 if ((mask & reset_reg) && val) {
10013 u32 wb_data[2];
10014 BNX2X_DEV_INFO("Disable bmac Rx\n");
10015 base_addr = BP_PORT(bp) ? NIG_REG_INGRESS_BMAC1_MEM
10016 : NIG_REG_INGRESS_BMAC0_MEM;
10017 offset = CHIP_IS_E2(bp) ? BIGMAC2_REGISTER_BMAC_CONTROL
10018 : BIGMAC_REGISTER_BMAC_CONTROL;
Ariel Eliorf16da432012-01-26 06:01:50 +000010019
Yuval Mintz452427b2012-03-26 20:47:07 +000010020 /*
10021 * use rd/wr since we cannot use dmae. This is safe
10022 * since MCP won't access the bus due to the request
10023 * to unload, and no function on the path can be
10024 * loaded at this time.
10025 */
10026 wb_data[0] = REG_RD(bp, base_addr + offset);
10027 wb_data[1] = REG_RD(bp, base_addr + offset + 0x4);
Barak Witkowski1ef1d452013-01-10 04:53:40 +000010028 vals->bmac_addr = base_addr + offset;
10029 vals->bmac_val[0] = wb_data[0];
10030 vals->bmac_val[1] = wb_data[1];
Yuval Mintz452427b2012-03-26 20:47:07 +000010031 wb_data[0] &= ~BMAC_CONTROL_RX_ENABLE;
Barak Witkowski1ef1d452013-01-10 04:53:40 +000010032 REG_WR(bp, vals->bmac_addr, wb_data[0]);
10033 REG_WR(bp, vals->bmac_addr + 0x4, wb_data[1]);
Yuval Mintz452427b2012-03-26 20:47:07 +000010034 }
10035 BNX2X_DEV_INFO("Disable emac Rx\n");
Barak Witkowski1ef1d452013-01-10 04:53:40 +000010036 vals->emac_addr = NIG_REG_NIG_EMAC0_EN + BP_PORT(bp)*4;
10037 vals->emac_val = REG_RD(bp, vals->emac_addr);
10038 REG_WR(bp, vals->emac_addr, 0);
Yuval Mintz452427b2012-03-26 20:47:07 +000010039 mac_stopped = true;
10040 } else {
10041 if (reset_reg & MISC_REGISTERS_RESET_REG_2_XMAC) {
10042 BNX2X_DEV_INFO("Disable xmac Rx\n");
10043 base_addr = BP_PORT(bp) ? GRCBASE_XMAC1 : GRCBASE_XMAC0;
10044 val = REG_RD(bp, base_addr + XMAC_REG_PFC_CTRL_HI);
10045 REG_WR(bp, base_addr + XMAC_REG_PFC_CTRL_HI,
10046 val & ~(1 << 1));
10047 REG_WR(bp, base_addr + XMAC_REG_PFC_CTRL_HI,
10048 val | (1 << 1));
Barak Witkowski1ef1d452013-01-10 04:53:40 +000010049 vals->xmac_addr = base_addr + XMAC_REG_CTRL;
10050 vals->xmac_val = REG_RD(bp, vals->xmac_addr);
10051 REG_WR(bp, vals->xmac_addr, 0);
Yuval Mintz452427b2012-03-26 20:47:07 +000010052 mac_stopped = true;
10053 }
10054 mask = MISC_REGISTERS_RESET_REG_2_UMAC0 << port;
10055 if (mask & reset_reg) {
10056 BNX2X_DEV_INFO("Disable umac Rx\n");
10057 base_addr = BP_PORT(bp) ? GRCBASE_UMAC1 : GRCBASE_UMAC0;
Barak Witkowski1ef1d452013-01-10 04:53:40 +000010058 vals->umac_addr = base_addr + UMAC_REG_COMMAND_CONFIG;
10059 vals->umac_val = REG_RD(bp, vals->umac_addr);
10060 REG_WR(bp, vals->umac_addr, 0);
Yuval Mintz452427b2012-03-26 20:47:07 +000010061 mac_stopped = true;
David S. Miller8decf862011-09-22 03:23:13 -040010062 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010063 }
Ariel Eliorf16da432012-01-26 06:01:50 +000010064
Yuval Mintz452427b2012-03-26 20:47:07 +000010065 if (mac_stopped)
10066 msleep(20);
Yuval Mintz452427b2012-03-26 20:47:07 +000010067}
10068
10069#define BNX2X_PREV_UNDI_PROD_ADDR(p) (BAR_TSTRORM_INTMEM + 0x1508 + ((p) << 4))
Yuval Mintz7c3afd82014-08-18 22:36:23 +030010070#define BNX2X_PREV_UNDI_PROD_ADDR_H(f) (BAR_TSTRORM_INTMEM + \
10071 0x1848 + ((f) << 4))
Yuval Mintz452427b2012-03-26 20:47:07 +000010072#define BNX2X_PREV_UNDI_RCQ(val) ((val) & 0xffff)
10073#define BNX2X_PREV_UNDI_BD(val) ((val) >> 16 & 0xffff)
10074#define BNX2X_PREV_UNDI_PROD(rcq, bd) ((bd) << 16 | (rcq))
10075
Yuval Mintz91ebb922013-12-26 09:57:07 +020010076#define BCM_5710_UNDI_FW_MF_MAJOR (0x07)
10077#define BCM_5710_UNDI_FW_MF_MINOR (0x08)
10078#define BCM_5710_UNDI_FW_MF_VERS (0x05)
Yuval Mintzb17b0ca2014-06-12 07:55:31 +030010079
10080static bool bnx2x_prev_is_after_undi(struct bnx2x *bp)
10081{
10082 /* UNDI marks its presence in DORQ -
10083 * it initializes CID offset for normal bell to 0x7
10084 */
10085 if (!(REG_RD(bp, MISC_REG_RESET_REG_1) &
10086 MISC_REGISTERS_RESET_REG_1_RST_DORQ))
10087 return false;
10088
10089 if (REG_RD(bp, DORQ_REG_NORM_CID_OFST) == 0x7) {
10090 BNX2X_DEV_INFO("UNDI previously loaded\n");
10091 return true;
10092 }
10093
10094 return false;
10095}
10096
Yuval Mintz7c3afd82014-08-18 22:36:23 +030010097static void bnx2x_prev_unload_undi_inc(struct bnx2x *bp, u8 inc)
Yuval Mintz452427b2012-03-26 20:47:07 +000010098{
10099 u16 rcq, bd;
Yuval Mintz7c3afd82014-08-18 22:36:23 +030010100 u32 addr, tmp_reg;
Yuval Mintz452427b2012-03-26 20:47:07 +000010101
Yuval Mintz7c3afd82014-08-18 22:36:23 +030010102 if (BP_FUNC(bp) < 2)
10103 addr = BNX2X_PREV_UNDI_PROD_ADDR(BP_PORT(bp));
10104 else
10105 addr = BNX2X_PREV_UNDI_PROD_ADDR_H(BP_FUNC(bp) - 2);
10106
10107 tmp_reg = REG_RD(bp, addr);
Yuval Mintz452427b2012-03-26 20:47:07 +000010108 rcq = BNX2X_PREV_UNDI_RCQ(tmp_reg) + inc;
10109 bd = BNX2X_PREV_UNDI_BD(tmp_reg) + inc;
10110
10111 tmp_reg = BNX2X_PREV_UNDI_PROD(rcq, bd);
Yuval Mintz7c3afd82014-08-18 22:36:23 +030010112 REG_WR(bp, addr, tmp_reg);
Yuval Mintz452427b2012-03-26 20:47:07 +000010113
Yuval Mintz7c3afd82014-08-18 22:36:23 +030010114 BNX2X_DEV_INFO("UNDI producer [%d/%d][%08x] rings bd -> 0x%04x, rcq -> 0x%04x\n",
10115 BP_PORT(bp), BP_FUNC(bp), addr, bd, rcq);
Yuval Mintz452427b2012-03-26 20:47:07 +000010116}
10117
Bill Pemberton0329aba2012-12-03 09:24:24 -050010118static int bnx2x_prev_mcp_done(struct bnx2x *bp)
Yuval Mintz452427b2012-03-26 20:47:07 +000010119{
Yuval Mintz5d07d862012-09-13 02:56:21 +000010120 u32 rc = bnx2x_fw_command(bp, DRV_MSG_CODE_UNLOAD_DONE,
10121 DRV_MSG_CODE_UNLOAD_SKIP_LINK_RESET);
Yuval Mintz452427b2012-03-26 20:47:07 +000010122 if (!rc) {
10123 BNX2X_ERR("MCP response failure, aborting\n");
10124 return -EBUSY;
10125 }
10126
10127 return 0;
10128}
10129
Barak Witkowskic63da992012-12-05 23:04:03 +000010130static struct bnx2x_prev_path_list *
10131 bnx2x_prev_path_get_entry(struct bnx2x *bp)
10132{
10133 struct bnx2x_prev_path_list *tmp_list;
10134
10135 list_for_each_entry(tmp_list, &bnx2x_prev_list, list)
10136 if (PCI_SLOT(bp->pdev->devfn) == tmp_list->slot &&
10137 bp->pdev->bus->number == tmp_list->bus &&
10138 BP_PATH(bp) == tmp_list->path)
10139 return tmp_list;
10140
10141 return NULL;
10142}
10143
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000010144static int bnx2x_prev_path_mark_eeh(struct bnx2x *bp)
10145{
10146 struct bnx2x_prev_path_list *tmp_list;
10147 int rc;
10148
10149 rc = down_interruptible(&bnx2x_prev_sem);
10150 if (rc) {
10151 BNX2X_ERR("Received %d when tried to take lock\n", rc);
10152 return rc;
10153 }
10154
10155 tmp_list = bnx2x_prev_path_get_entry(bp);
10156 if (tmp_list) {
10157 tmp_list->aer = 1;
10158 rc = 0;
10159 } else {
10160 BNX2X_ERR("path %d: Entry does not exist for eeh; Flow occurs before initial insmod is over ?\n",
10161 BP_PATH(bp));
10162 }
10163
10164 up(&bnx2x_prev_sem);
10165
10166 return rc;
10167}
10168
Bill Pemberton0329aba2012-12-03 09:24:24 -050010169static bool bnx2x_prev_is_path_marked(struct bnx2x *bp)
Yuval Mintz452427b2012-03-26 20:47:07 +000010170{
10171 struct bnx2x_prev_path_list *tmp_list;
Peter Senna Tschudinb85d7172013-10-02 14:19:49 +020010172 bool rc = false;
Yuval Mintz452427b2012-03-26 20:47:07 +000010173
10174 if (down_trylock(&bnx2x_prev_sem))
10175 return false;
10176
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000010177 tmp_list = bnx2x_prev_path_get_entry(bp);
10178 if (tmp_list) {
10179 if (tmp_list->aer) {
10180 DP(NETIF_MSG_HW, "Path %d was marked by AER\n",
10181 BP_PATH(bp));
10182 } else {
Yuval Mintz452427b2012-03-26 20:47:07 +000010183 rc = true;
10184 BNX2X_DEV_INFO("Path %d was already cleaned from previous drivers\n",
10185 BP_PATH(bp));
Yuval Mintz452427b2012-03-26 20:47:07 +000010186 }
10187 }
10188
10189 up(&bnx2x_prev_sem);
10190
10191 return rc;
10192}
10193
Dmitry Kravkov178135c2013-05-22 21:21:50 +000010194bool bnx2x_port_after_undi(struct bnx2x *bp)
10195{
10196 struct bnx2x_prev_path_list *entry;
10197 bool val;
10198
10199 down(&bnx2x_prev_sem);
10200
10201 entry = bnx2x_prev_path_get_entry(bp);
10202 val = !!(entry && (entry->undi & (1 << BP_PORT(bp))));
10203
10204 up(&bnx2x_prev_sem);
10205
10206 return val;
10207}
10208
Barak Witkowskic63da992012-12-05 23:04:03 +000010209static int bnx2x_prev_mark_path(struct bnx2x *bp, bool after_undi)
Yuval Mintz452427b2012-03-26 20:47:07 +000010210{
10211 struct bnx2x_prev_path_list *tmp_list;
10212 int rc;
10213
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000010214 rc = down_interruptible(&bnx2x_prev_sem);
10215 if (rc) {
10216 BNX2X_ERR("Received %d when tried to take lock\n", rc);
10217 return rc;
10218 }
10219
10220 /* Check whether the entry for this path already exists */
10221 tmp_list = bnx2x_prev_path_get_entry(bp);
10222 if (tmp_list) {
10223 if (!tmp_list->aer) {
10224 BNX2X_ERR("Re-Marking the path.\n");
10225 } else {
10226 DP(NETIF_MSG_HW, "Removing AER indication from path %d\n",
10227 BP_PATH(bp));
10228 tmp_list->aer = 0;
10229 }
10230 up(&bnx2x_prev_sem);
10231 return 0;
10232 }
10233 up(&bnx2x_prev_sem);
10234
10235 /* Create an entry for this path and add it */
Devendra Nagaea4b3852012-07-29 03:19:23 +000010236 tmp_list = kmalloc(sizeof(struct bnx2x_prev_path_list), GFP_KERNEL);
Yuval Mintz452427b2012-03-26 20:47:07 +000010237 if (!tmp_list) {
10238 BNX2X_ERR("Failed to allocate 'bnx2x_prev_path_list'\n");
10239 return -ENOMEM;
10240 }
10241
10242 tmp_list->bus = bp->pdev->bus->number;
10243 tmp_list->slot = PCI_SLOT(bp->pdev->devfn);
10244 tmp_list->path = BP_PATH(bp);
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000010245 tmp_list->aer = 0;
Barak Witkowskic63da992012-12-05 23:04:03 +000010246 tmp_list->undi = after_undi ? (1 << BP_PORT(bp)) : 0;
Yuval Mintz452427b2012-03-26 20:47:07 +000010247
10248 rc = down_interruptible(&bnx2x_prev_sem);
10249 if (rc) {
10250 BNX2X_ERR("Received %d when tried to take lock\n", rc);
10251 kfree(tmp_list);
10252 } else {
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000010253 DP(NETIF_MSG_HW, "Marked path [%d] - finished previous unload\n",
10254 BP_PATH(bp));
Yuval Mintz452427b2012-03-26 20:47:07 +000010255 list_add(&tmp_list->list, &bnx2x_prev_list);
10256 up(&bnx2x_prev_sem);
10257 }
10258
10259 return rc;
10260}
10261
Bill Pemberton0329aba2012-12-03 09:24:24 -050010262static int bnx2x_do_flr(struct bnx2x *bp)
Yuval Mintz452427b2012-03-26 20:47:07 +000010263{
Yuval Mintz452427b2012-03-26 20:47:07 +000010264 struct pci_dev *dev = bp->pdev;
10265
Yuval Mintz8eee6942012-08-09 04:37:25 +000010266 if (CHIP_IS_E1x(bp)) {
10267 BNX2X_DEV_INFO("FLR not supported in E1/E1H\n");
10268 return -EINVAL;
10269 }
10270
10271 /* only bootcode REQ_BC_VER_4_INITIATE_FLR and onwards support flr */
10272 if (bp->common.bc_ver < REQ_BC_VER_4_INITIATE_FLR) {
10273 BNX2X_ERR("FLR not supported by BC_VER: 0x%x\n",
10274 bp->common.bc_ver);
10275 return -EINVAL;
10276 }
Yuval Mintz452427b2012-03-26 20:47:07 +000010277
Casey Leedom8903b9e2013-08-06 15:48:38 +053010278 if (!pci_wait_for_pending_transaction(dev))
10279 dev_err(&dev->dev, "transaction is not cleared; proceeding with reset anyway\n");
Yuval Mintz452427b2012-03-26 20:47:07 +000010280
Yuval Mintz8eee6942012-08-09 04:37:25 +000010281 BNX2X_DEV_INFO("Initiating FLR\n");
Yuval Mintz452427b2012-03-26 20:47:07 +000010282 bnx2x_fw_command(bp, DRV_MSG_CODE_INITIATE_FLR, 0);
10283
10284 return 0;
10285}
10286
Bill Pemberton0329aba2012-12-03 09:24:24 -050010287static int bnx2x_prev_unload_uncommon(struct bnx2x *bp)
Yuval Mintz452427b2012-03-26 20:47:07 +000010288{
10289 int rc;
10290
10291 BNX2X_DEV_INFO("Uncommon unload Flow\n");
10292
10293 /* Test if previous unload process was already finished for this path */
10294 if (bnx2x_prev_is_path_marked(bp))
10295 return bnx2x_prev_mcp_done(bp);
10296
Yuval Mintz04c46732013-01-23 03:21:46 +000010297 BNX2X_DEV_INFO("Path is unmarked\n");
10298
Yuval Mintzb17b0ca2014-06-12 07:55:31 +030010299 /* Cannot proceed with FLR if UNDI is loaded, since FW does not match */
10300 if (bnx2x_prev_is_after_undi(bp))
10301 goto out;
10302
Yuval Mintz452427b2012-03-26 20:47:07 +000010303 /* If function has FLR capabilities, and existing FW version matches
10304 * the one required, then FLR will be sufficient to clean any residue
10305 * left by previous driver
10306 */
Yuval Mintz91ebb922013-12-26 09:57:07 +020010307 rc = bnx2x_compare_fw_ver(bp, FW_MSG_CODE_DRV_LOAD_FUNCTION, false);
Yuval Mintz8eee6942012-08-09 04:37:25 +000010308
10309 if (!rc) {
10310 /* fw version is good */
10311 BNX2X_DEV_INFO("FW version matches our own. Attempting FLR\n");
10312 rc = bnx2x_do_flr(bp);
10313 }
10314
10315 if (!rc) {
10316 /* FLR was performed */
10317 BNX2X_DEV_INFO("FLR successful\n");
10318 return 0;
10319 }
10320
10321 BNX2X_DEV_INFO("Could not FLR\n");
Yuval Mintz452427b2012-03-26 20:47:07 +000010322
Yuval Mintzb17b0ca2014-06-12 07:55:31 +030010323out:
Yuval Mintz452427b2012-03-26 20:47:07 +000010324 /* Close the MCP request, return failure*/
10325 rc = bnx2x_prev_mcp_done(bp);
10326 if (!rc)
10327 rc = BNX2X_PREV_WAIT_NEEDED;
10328
10329 return rc;
10330}
10331
Bill Pemberton0329aba2012-12-03 09:24:24 -050010332static int bnx2x_prev_unload_common(struct bnx2x *bp)
Yuval Mintz452427b2012-03-26 20:47:07 +000010333{
10334 u32 reset_reg, tmp_reg = 0, rc;
Barak Witkowskic63da992012-12-05 23:04:03 +000010335 bool prev_undi = false;
Barak Witkowski1ef1d452013-01-10 04:53:40 +000010336 struct bnx2x_mac_vals mac_vals;
10337
Yuval Mintz452427b2012-03-26 20:47:07 +000010338 /* It is possible a previous function received 'common' answer,
10339 * but hasn't loaded yet, therefore creating a scenario of
10340 * multiple functions receiving 'common' on the same path.
10341 */
10342 BNX2X_DEV_INFO("Common unload Flow\n");
10343
Barak Witkowski1ef1d452013-01-10 04:53:40 +000010344 memset(&mac_vals, 0, sizeof(mac_vals));
10345
Yuval Mintz452427b2012-03-26 20:47:07 +000010346 if (bnx2x_prev_is_path_marked(bp))
10347 return bnx2x_prev_mcp_done(bp);
10348
10349 reset_reg = REG_RD(bp, MISC_REG_RESET_REG_1);
10350
10351 /* Reset should be performed after BRB is emptied */
10352 if (reset_reg & MISC_REGISTERS_RESET_REG_1_RST_BRB1) {
10353 u32 timer_count = 1000;
Yuval Mintz452427b2012-03-26 20:47:07 +000010354
10355 /* Close the MAC Rx to prevent BRB from filling up */
Barak Witkowski1ef1d452013-01-10 04:53:40 +000010356 bnx2x_prev_unload_close_mac(bp, &mac_vals);
10357
10358 /* close LLH filters towards the BRB */
10359 bnx2x_set_rx_filter(&bp->link_params, 0);
Yuval Mintz452427b2012-03-26 20:47:07 +000010360
Yuval Mintzb17b0ca2014-06-12 07:55:31 +030010361 /* Check if the UNDI driver was previously loaded */
10362 if (bnx2x_prev_is_after_undi(bp)) {
10363 prev_undi = true;
10364 /* clear the UNDI indication */
10365 REG_WR(bp, DORQ_REG_NORM_CID_OFST, 0);
10366 /* clear possible idle check errors */
10367 REG_RD(bp, NIG_REG_NIG_INT_STS_CLR_0);
Yuval Mintz452427b2012-03-26 20:47:07 +000010368 }
Dmitry Kravkovd46f7c42013-04-17 22:49:05 +000010369 if (!CHIP_IS_E1x(bp))
10370 /* block FW from writing to host */
10371 REG_WR(bp, PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER, 0);
10372
Yuval Mintz452427b2012-03-26 20:47:07 +000010373 /* wait until BRB is empty */
10374 tmp_reg = REG_RD(bp, BRB1_REG_NUM_OF_FULL_BLOCKS);
10375 while (timer_count) {
10376 u32 prev_brb = tmp_reg;
10377
10378 tmp_reg = REG_RD(bp, BRB1_REG_NUM_OF_FULL_BLOCKS);
10379 if (!tmp_reg)
10380 break;
10381
10382 BNX2X_DEV_INFO("BRB still has 0x%08x\n", tmp_reg);
10383
10384 /* reset timer as long as BRB actually gets emptied */
10385 if (prev_brb > tmp_reg)
10386 timer_count = 1000;
10387 else
10388 timer_count--;
10389
Yuval Mintz7c3afd82014-08-18 22:36:23 +030010390 /* If UNDI resides in memory, manually increment it */
10391 if (prev_undi)
10392 bnx2x_prev_unload_undi_inc(bp, 1);
10393
Yuval Mintz452427b2012-03-26 20:47:07 +000010394 udelay(10);
10395 }
10396
10397 if (!timer_count)
10398 BNX2X_ERR("Failed to empty BRB, hope for the best\n");
Yuval Mintz452427b2012-03-26 20:47:07 +000010399 }
10400
10401 /* No packets are in the pipeline, path is ready for reset */
10402 bnx2x_reset_common(bp);
10403
Barak Witkowski1ef1d452013-01-10 04:53:40 +000010404 if (mac_vals.xmac_addr)
10405 REG_WR(bp, mac_vals.xmac_addr, mac_vals.xmac_val);
10406 if (mac_vals.umac_addr)
10407 REG_WR(bp, mac_vals.umac_addr, mac_vals.umac_val);
10408 if (mac_vals.emac_addr)
10409 REG_WR(bp, mac_vals.emac_addr, mac_vals.emac_val);
10410 if (mac_vals.bmac_addr) {
10411 REG_WR(bp, mac_vals.bmac_addr, mac_vals.bmac_val[0]);
10412 REG_WR(bp, mac_vals.bmac_addr + 4, mac_vals.bmac_val[1]);
10413 }
10414
Barak Witkowskic63da992012-12-05 23:04:03 +000010415 rc = bnx2x_prev_mark_path(bp, prev_undi);
Yuval Mintz452427b2012-03-26 20:47:07 +000010416 if (rc) {
10417 bnx2x_prev_mcp_done(bp);
10418 return rc;
10419 }
10420
10421 return bnx2x_prev_mcp_done(bp);
10422}
10423
Ariel Elior24f06712012-05-06 07:05:57 +000010424/* previous driver DMAE transaction may have occurred when pre-boot stage ended
10425 * and boot began, or when kdump kernel was loaded. Either case would invalidate
10426 * the addresses of the transaction, resulting in was-error bit set in the pci
10427 * causing all hw-to-host pcie transactions to timeout. If this happened we want
10428 * to clear the interrupt which detected this from the pglueb and the was done
10429 * bit
10430 */
Bill Pemberton0329aba2012-12-03 09:24:24 -050010431static void bnx2x_prev_interrupted_dmae(struct bnx2x *bp)
Ariel Elior24f06712012-05-06 07:05:57 +000010432{
Ariel Elior4a254172012-11-22 07:16:17 +000010433 if (!CHIP_IS_E1x(bp)) {
10434 u32 val = REG_RD(bp, PGLUE_B_REG_PGLUE_B_INT_STS);
10435 if (val & PGLUE_B_PGLUE_B_INT_STS_REG_WAS_ERROR_ATTN) {
Yuval Mintz04c46732013-01-23 03:21:46 +000010436 DP(BNX2X_MSG_SP,
10437 "'was error' bit was found to be set in pglueb upon startup. Clearing\n");
Ariel Elior4a254172012-11-22 07:16:17 +000010438 REG_WR(bp, PGLUE_B_REG_WAS_ERROR_PF_7_0_CLR,
10439 1 << BP_FUNC(bp));
10440 }
Ariel Elior24f06712012-05-06 07:05:57 +000010441 }
10442}
10443
Bill Pemberton0329aba2012-12-03 09:24:24 -050010444static int bnx2x_prev_unload(struct bnx2x *bp)
Yuval Mintz452427b2012-03-26 20:47:07 +000010445{
10446 int time_counter = 10;
10447 u32 rc, fw, hw_lock_reg, hw_lock_val;
10448 BNX2X_DEV_INFO("Entering Previous Unload Flow\n");
10449
Ariel Elior24f06712012-05-06 07:05:57 +000010450 /* clear hw from errors which may have resulted from an interrupted
10451 * dmae transaction.
10452 */
10453 bnx2x_prev_interrupted_dmae(bp);
10454
10455 /* Release previously held locks */
Yuval Mintz452427b2012-03-26 20:47:07 +000010456 hw_lock_reg = (BP_FUNC(bp) <= 5) ?
10457 (MISC_REG_DRIVER_CONTROL_1 + BP_FUNC(bp) * 8) :
10458 (MISC_REG_DRIVER_CONTROL_7 + (BP_FUNC(bp) - 6) * 8);
10459
Yuval Mintz3cdeec22013-06-02 00:06:19 +000010460 hw_lock_val = REG_RD(bp, hw_lock_reg);
Yuval Mintz452427b2012-03-26 20:47:07 +000010461 if (hw_lock_val) {
10462 if (hw_lock_val & HW_LOCK_RESOURCE_NVRAM) {
10463 BNX2X_DEV_INFO("Release Previously held NVRAM lock\n");
10464 REG_WR(bp, MCP_REG_MCPR_NVM_SW_ARB,
10465 (MCPR_NVM_SW_ARB_ARB_REQ_CLR1 << BP_PORT(bp)));
10466 }
10467
10468 BNX2X_DEV_INFO("Release Previously held hw lock\n");
10469 REG_WR(bp, hw_lock_reg, 0xffffffff);
10470 } else
10471 BNX2X_DEV_INFO("No need to release hw/nvram locks\n");
10472
10473 if (MCPR_ACCESS_LOCK_LOCK & REG_RD(bp, MCP_REG_MCPR_ACCESS_LOCK)) {
10474 BNX2X_DEV_INFO("Release previously held alr\n");
Yuval Mintz3cdeec22013-06-02 00:06:19 +000010475 bnx2x_release_alr(bp);
Yuval Mintz452427b2012-03-26 20:47:07 +000010476 }
10477
Yuval Mintz452427b2012-03-26 20:47:07 +000010478 do {
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000010479 int aer = 0;
Yuval Mintz452427b2012-03-26 20:47:07 +000010480 /* Lock MCP using an unload request */
10481 fw = bnx2x_fw_command(bp, DRV_MSG_CODE_UNLOAD_REQ_WOL_DIS, 0);
10482 if (!fw) {
10483 BNX2X_ERR("MCP response failure, aborting\n");
10484 rc = -EBUSY;
10485 break;
10486 }
10487
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000010488 rc = down_interruptible(&bnx2x_prev_sem);
10489 if (rc) {
10490 BNX2X_ERR("Cannot check for AER; Received %d when tried to take lock\n",
10491 rc);
10492 } else {
10493 /* If Path is marked by EEH, ignore unload status */
10494 aer = !!(bnx2x_prev_path_get_entry(bp) &&
10495 bnx2x_prev_path_get_entry(bp)->aer);
Yuval Mintz60cde812013-03-26 23:28:03 +000010496 up(&bnx2x_prev_sem);
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000010497 }
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000010498
10499 if (fw == FW_MSG_CODE_DRV_UNLOAD_COMMON || aer) {
Yuval Mintz452427b2012-03-26 20:47:07 +000010500 rc = bnx2x_prev_unload_common(bp);
10501 break;
10502 }
10503
Yuval Mintz16a5fd92013-06-02 00:06:18 +000010504 /* non-common reply from MCP might require looping */
Yuval Mintz452427b2012-03-26 20:47:07 +000010505 rc = bnx2x_prev_unload_uncommon(bp);
10506 if (rc != BNX2X_PREV_WAIT_NEEDED)
10507 break;
10508
10509 msleep(20);
10510 } while (--time_counter);
10511
10512 if (!time_counter || rc) {
Yuval Mintz91ebb922013-12-26 09:57:07 +020010513 BNX2X_DEV_INFO("Unloading previous driver did not occur, Possibly due to MF UNDI\n");
10514 rc = -EPROBE_DEFER;
Yuval Mintz452427b2012-03-26 20:47:07 +000010515 }
10516
Barak Witkowskic63da992012-12-05 23:04:03 +000010517 /* Mark function if its port was used to boot from SAN */
Dmitry Kravkov178135c2013-05-22 21:21:50 +000010518 if (bnx2x_port_after_undi(bp))
Barak Witkowskic63da992012-12-05 23:04:03 +000010519 bp->link_params.feature_config_flags |=
10520 FEATURE_CONFIG_BOOT_FROM_SAN;
10521
Yuval Mintz452427b2012-03-26 20:47:07 +000010522 BNX2X_DEV_INFO("Finished Previous Unload Flow [%d]\n", rc);
10523
10524 return rc;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010525}
10526
Bill Pemberton0329aba2012-12-03 09:24:24 -050010527static void bnx2x_get_common_hwinfo(struct bnx2x *bp)
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010528{
Barak Witkowski1d187b32011-12-05 22:41:50 +000010529 u32 val, val2, val3, val4, id, boot_mode;
Eilon Greenstein72ce58c2008-08-13 15:52:46 -070010530 u16 pmc;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010531
10532 /* Get the chip revision id and number. */
10533 /* chip num:16-31, rev:12-15, metal:4-11, bond_id:0-3 */
10534 val = REG_RD(bp, MISC_REG_CHIP_NUM);
10535 id = ((val & 0xffff) << 16);
10536 val = REG_RD(bp, MISC_REG_CHIP_REV);
10537 id |= ((val & 0xf) << 12);
Yuval Mintzf22fdf22013-03-11 05:17:43 +000010538
10539 /* Metal is read from PCI regs, but we can't access >=0x400 from
10540 * the configuration space (so we need to reg_rd)
10541 */
10542 val = REG_RD(bp, PCICFG_OFFSET + PCI_ID_VAL3);
10543 id |= (((val >> 24) & 0xf) << 4);
Eilon Greenstein5a40e082009-01-14 06:44:04 +000010544 val = REG_RD(bp, MISC_REG_BOND_ID);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010545 id |= (val & 0xf);
10546 bp->common.chip_id = id;
Dmitry Kravkov523224a2010-10-06 03:23:26 +000010547
Barak Witkowski7e8e02d2012-04-03 18:41:28 +000010548 /* force 57811 according to MISC register */
10549 if (REG_RD(bp, MISC_REG_CHIP_TYPE) & MISC_REG_CHIP_TYPE_57811_MASK) {
10550 if (CHIP_IS_57810(bp))
10551 bp->common.chip_id = (CHIP_NUM_57811 << 16) |
10552 (bp->common.chip_id & 0x0000FFFF);
10553 else if (CHIP_IS_57810_MF(bp))
10554 bp->common.chip_id = (CHIP_NUM_57811_MF << 16) |
10555 (bp->common.chip_id & 0x0000FFFF);
10556 bp->common.chip_id |= 0x1;
10557 }
10558
Dmitry Kravkov523224a2010-10-06 03:23:26 +000010559 /* Set doorbell size */
10560 bp->db_size = (1 << BNX2X_DB_SHIFT);
10561
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010562 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010563 val = REG_RD(bp, MISC_REG_PORT4MODE_EN_OVWR);
10564 if ((val & 1) == 0)
10565 val = REG_RD(bp, MISC_REG_PORT4MODE_EN);
10566 else
10567 val = (val >> 1) & 1;
10568 BNX2X_DEV_INFO("chip is in %s\n", val ? "4_PORT_MODE" :
10569 "2_PORT_MODE");
10570 bp->common.chip_port_mode = val ? CHIP_4_PORT_MODE :
10571 CHIP_2_PORT_MODE;
10572
10573 if (CHIP_MODE_IS_4_PORT(bp))
10574 bp->pfid = (bp->pf_num >> 1); /* 0..3 */
10575 else
10576 bp->pfid = (bp->pf_num & 0x6); /* 0, 2, 4, 6 */
10577 } else {
10578 bp->common.chip_port_mode = CHIP_PORT_MODE_NONE; /* N/A */
10579 bp->pfid = bp->pf_num; /* 0..7 */
10580 }
10581
Merav Sicron51c1a582012-03-18 10:33:38 +000010582 BNX2X_DEV_INFO("pf_id: %x", bp->pfid);
10583
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010584 bp->link_params.chip_id = bp->common.chip_id;
10585 BNX2X_DEV_INFO("chip ID is 0x%x\n", id);
Dmitry Kravkov523224a2010-10-06 03:23:26 +000010586
Eilon Greenstein1c063282009-02-12 08:36:43 +000010587 val = (REG_RD(bp, 0x2874) & 0x55);
10588 if ((bp->common.chip_id & 0x1) ||
10589 (CHIP_IS_E1(bp) && val) || (CHIP_IS_E1H(bp) && (val == 0x55))) {
10590 bp->flags |= ONE_PORT_FLAG;
10591 BNX2X_DEV_INFO("single port device\n");
10592 }
10593
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010594 val = REG_RD(bp, MCP_REG_MCPR_NVM_CFG4);
Dmitry Kravkov754a2f52011-06-14 01:34:02 +000010595 bp->common.flash_size = (BNX2X_NVRAM_1MB_SIZE <<
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010596 (val & MCPR_NVM_CFG4_FLASH_SIZE));
10597 BNX2X_DEV_INFO("flash_size 0x%x (%d)\n",
10598 bp->common.flash_size, bp->common.flash_size);
10599
Dmitry Kravkov1b6e2ce2011-05-22 10:11:26 +000010600 bnx2x_init_shmem(bp);
10601
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010602 bp->common.shmem2_base = REG_RD(bp, (BP_PATH(bp) ?
10603 MISC_REG_GENERIC_CR_1 :
10604 MISC_REG_GENERIC_CR_0));
Dmitry Kravkov1b6e2ce2011-05-22 10:11:26 +000010605
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010606 bp->link_params.shmem_base = bp->common.shmem_base;
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010607 bp->link_params.shmem2_base = bp->common.shmem2_base;
Yaniv Rosnerb884d952012-11-27 03:46:28 +000010608 if (SHMEM2_RD(bp, size) >
10609 (u32)offsetof(struct shmem2_region, lfa_host_addr[BP_PORT(bp)]))
10610 bp->link_params.lfa_base =
10611 REG_RD(bp, bp->common.shmem2_base +
10612 (u32)offsetof(struct shmem2_region,
10613 lfa_host_addr[BP_PORT(bp)]));
10614 else
10615 bp->link_params.lfa_base = 0;
Eilon Greenstein2691d512009-08-12 08:22:08 +000010616 BNX2X_DEV_INFO("shmem offset 0x%x shmem2 offset 0x%x\n",
10617 bp->common.shmem_base, bp->common.shmem2_base);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010618
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010619 if (!bp->common.shmem_base) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010620 BNX2X_DEV_INFO("MCP not active\n");
10621 bp->flags |= NO_MCP_FLAG;
10622 return;
10623 }
10624
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010625 bp->common.hw_config = SHMEM_RD(bp, dev_info.shared_hw_config.config);
Eilon Greenstein35b19ba2009-02-12 08:36:47 +000010626 BNX2X_DEV_INFO("hw_config 0x%08x\n", bp->common.hw_config);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010627
10628 bp->link_params.hw_led_mode = ((bp->common.hw_config &
10629 SHARED_HW_CFG_LED_MODE_MASK) >>
10630 SHARED_HW_CFG_LED_MODE_SHIFT);
10631
Eilon Greensteinc2c8b032009-02-12 08:37:14 +000010632 bp->link_params.feature_config_flags = 0;
10633 val = SHMEM_RD(bp, dev_info.shared_feature_config.config);
10634 if (val & SHARED_FEAT_CFG_OVERRIDE_PREEMPHASIS_CFG_ENABLED)
10635 bp->link_params.feature_config_flags |=
10636 FEATURE_CONFIG_OVERRIDE_PREEMPHASIS_ENABLED;
10637 else
10638 bp->link_params.feature_config_flags &=
10639 ~FEATURE_CONFIG_OVERRIDE_PREEMPHASIS_ENABLED;
10640
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010641 val = SHMEM_RD(bp, dev_info.bc_rev) >> 8;
10642 bp->common.bc_ver = val;
10643 BNX2X_DEV_INFO("bc_ver %X\n", val);
10644 if (val < BNX2X_BC_VER) {
10645 /* for now only warn
10646 * later we might need to enforce this */
Merav Sicron51c1a582012-03-18 10:33:38 +000010647 BNX2X_ERR("This driver needs bc_ver %X but found %X, please upgrade BC\n",
10648 BNX2X_BC_VER, val);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010649 }
Eilon Greenstein4d295db2009-07-21 05:47:47 +000010650 bp->link_params.feature_config_flags |=
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010651 (val >= REQ_BC_VER_4_VRFY_FIRST_PHY_OPT_MDL) ?
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010652 FEATURE_CONFIG_BC_SUPPORTS_OPT_MDL_VRFY : 0;
10653
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010654 bp->link_params.feature_config_flags |=
10655 (val >= REQ_BC_VER_4_VRFY_SPECIFIC_PHY_OPT_MDL) ?
10656 FEATURE_CONFIG_BC_SUPPORTS_DUAL_PHY_OPT_MDL_VRFY : 0;
Barak Witkowskia3348722012-04-23 03:04:46 +000010657 bp->link_params.feature_config_flags |=
10658 (val >= REQ_BC_VER_4_VRFY_AFEX_SUPPORTED) ?
10659 FEATURE_CONFIG_BC_SUPPORTS_AFEX : 0;
Yaniv Rosner85242ee2011-07-05 01:06:53 +000010660 bp->link_params.feature_config_flags |=
10661 (val >= REQ_BC_VER_4_SFP_TX_DISABLE_SUPPORTED) ?
10662 FEATURE_CONFIG_BC_SUPPORTS_SFP_TX_DISABLED : 0;
Yaniv Rosner55386fe82012-11-27 03:46:30 +000010663
10664 bp->link_params.feature_config_flags |=
10665 (val >= REQ_BC_VER_4_MT_SUPPORTED) ?
10666 FEATURE_CONFIG_MT_SUPPORT : 0;
10667
Barak Witkowski0e898dd2011-12-05 21:52:22 +000010668 bp->flags |= (val >= REQ_BC_VER_4_PFC_STATS_SUPPORTED) ?
10669 BC_SUPPORTS_PFC_STATS : 0;
Yaniv Rosner85242ee2011-07-05 01:06:53 +000010670
Barak Witkowski2e499d32012-06-26 01:31:19 +000010671 bp->flags |= (val >= REQ_BC_VER_4_FCOE_FEATURES) ?
10672 BC_SUPPORTS_FCOE_FEATURES : 0;
10673
Barak Witkowski98768792012-06-19 07:48:31 +000010674 bp->flags |= (val >= REQ_BC_VER_4_DCBX_ADMIN_MSG_NON_PMF) ?
10675 BC_SUPPORTS_DCBX_MSG_NON_PMF : 0;
Barak Witkowskya6d3a5b2013-08-13 02:25:02 +030010676
10677 bp->flags |= (val >= REQ_BC_VER_4_RMMOD_CMD) ?
10678 BC_SUPPORTS_RMMOD_CMD : 0;
10679
Barak Witkowski1d187b32011-12-05 22:41:50 +000010680 boot_mode = SHMEM_RD(bp,
10681 dev_info.port_feature_config[BP_PORT(bp)].mba_config) &
10682 PORT_FEATURE_MBA_BOOT_AGENT_TYPE_MASK;
10683 switch (boot_mode) {
10684 case PORT_FEATURE_MBA_BOOT_AGENT_TYPE_PXE:
10685 bp->common.boot_mode = FEATURE_ETH_BOOTMODE_PXE;
10686 break;
10687 case PORT_FEATURE_MBA_BOOT_AGENT_TYPE_ISCSIB:
10688 bp->common.boot_mode = FEATURE_ETH_BOOTMODE_ISCSI;
10689 break;
10690 case PORT_FEATURE_MBA_BOOT_AGENT_TYPE_FCOE_BOOT:
10691 bp->common.boot_mode = FEATURE_ETH_BOOTMODE_FCOE;
10692 break;
10693 case PORT_FEATURE_MBA_BOOT_AGENT_TYPE_NONE:
10694 bp->common.boot_mode = FEATURE_ETH_BOOTMODE_NONE;
10695 break;
10696 }
10697
Jon Mason29ed74c2013-09-11 11:22:39 -070010698 pci_read_config_word(bp->pdev, bp->pdev->pm_cap + PCI_PM_PMC, &pmc);
Dmitry Kravkovf9a3ebb2011-05-04 23:49:11 +000010699 bp->flags |= (pmc & PCI_PM_CAP_PME_D3cold) ? 0 : NO_WOL_FLAG;
10700
Eilon Greenstein72ce58c2008-08-13 15:52:46 -070010701 BNX2X_DEV_INFO("%sWoL capable\n",
Eilon Greensteinf5372252009-02-12 08:38:30 +000010702 (bp->flags & NO_WOL_FLAG) ? "not " : "");
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010703
10704 val = SHMEM_RD(bp, dev_info.shared_hw_config.part_num);
10705 val2 = SHMEM_RD(bp, dev_info.shared_hw_config.part_num[4]);
10706 val3 = SHMEM_RD(bp, dev_info.shared_hw_config.part_num[8]);
10707 val4 = SHMEM_RD(bp, dev_info.shared_hw_config.part_num[12]);
10708
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000010709 dev_info(&bp->pdev->dev, "part number %X-%X-%X-%X\n",
10710 val, val2, val3, val4);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010711}
10712
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010713#define IGU_FID(val) GET_FIELD((val), IGU_REG_MAPPING_MEMORY_FID)
10714#define IGU_VEC(val) GET_FIELD((val), IGU_REG_MAPPING_MEMORY_VECTOR)
10715
Bill Pemberton0329aba2012-12-03 09:24:24 -050010716static int bnx2x_get_igu_cam_info(struct bnx2x *bp)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010717{
10718 int pfid = BP_FUNC(bp);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010719 int igu_sb_id;
10720 u32 val;
Ariel Elior6383c0b2011-07-14 08:31:57 +000010721 u8 fid, igu_sb_cnt = 0;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010722
10723 bp->igu_base_sb = 0xff;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010724 if (CHIP_INT_MODE_IS_BC(bp)) {
David S. Miller8decf862011-09-22 03:23:13 -040010725 int vn = BP_VN(bp);
Ariel Elior6383c0b2011-07-14 08:31:57 +000010726 igu_sb_cnt = bp->igu_sb_cnt;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010727 bp->igu_base_sb = (CHIP_MODE_IS_4_PORT(bp) ? pfid : vn) *
10728 FP_SB_MAX_E1x;
10729
10730 bp->igu_dsb_id = E1HVN_MAX * FP_SB_MAX_E1x +
10731 (CHIP_MODE_IS_4_PORT(bp) ? pfid : vn);
10732
Barak Witkowski9b341bb2012-12-02 04:05:52 +000010733 return 0;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010734 }
10735
10736 /* IGU in normal mode - read CAM */
10737 for (igu_sb_id = 0; igu_sb_id < IGU_REG_MAPPING_MEMORY_SIZE;
10738 igu_sb_id++) {
10739 val = REG_RD(bp, IGU_REG_MAPPING_MEMORY + igu_sb_id * 4);
10740 if (!(val & IGU_REG_MAPPING_MEMORY_VALID))
10741 continue;
10742 fid = IGU_FID(val);
10743 if ((fid & IGU_FID_ENCODE_IS_PF)) {
10744 if ((fid & IGU_FID_PF_NUM_MASK) != pfid)
10745 continue;
10746 if (IGU_VEC(val) == 0)
10747 /* default status block */
10748 bp->igu_dsb_id = igu_sb_id;
10749 else {
10750 if (bp->igu_base_sb == 0xff)
10751 bp->igu_base_sb = igu_sb_id;
Ariel Elior6383c0b2011-07-14 08:31:57 +000010752 igu_sb_cnt++;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010753 }
10754 }
10755 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010756
Ariel Elior6383c0b2011-07-14 08:31:57 +000010757#ifdef CONFIG_PCI_MSI
Ariel Elior185d4c82012-09-20 05:26:41 +000010758 /* Due to new PF resource allocation by MFW T7.4 and above, it's
10759 * optional that number of CAM entries will not be equal to the value
10760 * advertised in PCI.
10761 * Driver should use the minimal value of both as the actual status
10762 * block count
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010763 */
Ariel Elior185d4c82012-09-20 05:26:41 +000010764 bp->igu_sb_cnt = min_t(int, bp->igu_sb_cnt, igu_sb_cnt);
Ariel Elior6383c0b2011-07-14 08:31:57 +000010765#endif
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010766
Barak Witkowski9b341bb2012-12-02 04:05:52 +000010767 if (igu_sb_cnt == 0) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010768 BNX2X_ERR("CAM configuration error\n");
Barak Witkowski9b341bb2012-12-02 04:05:52 +000010769 return -EINVAL;
10770 }
10771
10772 return 0;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010773}
10774
Greg Kroah-Hartman1dd06ae2012-12-06 14:30:56 +000010775static void bnx2x_link_settings_supported(struct bnx2x *bp, u32 switch_cfg)
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010776{
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010777 int cfg_size = 0, idx, port = BP_PORT(bp);
10778
10779 /* Aggregation of supported attributes of all external phys */
10780 bp->port.supported[0] = 0;
10781 bp->port.supported[1] = 0;
Yaniv Rosnerb7737c92010-09-07 11:40:54 +000010782 switch (bp->link_params.num_phys) {
10783 case 1:
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010784 bp->port.supported[0] = bp->link_params.phy[INT_PHY].supported;
10785 cfg_size = 1;
10786 break;
Yaniv Rosnerb7737c92010-09-07 11:40:54 +000010787 case 2:
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010788 bp->port.supported[0] = bp->link_params.phy[EXT_PHY1].supported;
10789 cfg_size = 1;
10790 break;
10791 case 3:
10792 if (bp->link_params.multi_phy_config &
10793 PORT_HW_CFG_PHY_SWAPPED_ENABLED) {
10794 bp->port.supported[1] =
10795 bp->link_params.phy[EXT_PHY1].supported;
10796 bp->port.supported[0] =
10797 bp->link_params.phy[EXT_PHY2].supported;
10798 } else {
10799 bp->port.supported[0] =
10800 bp->link_params.phy[EXT_PHY1].supported;
10801 bp->port.supported[1] =
10802 bp->link_params.phy[EXT_PHY2].supported;
10803 }
10804 cfg_size = 2;
10805 break;
Yaniv Rosnerb7737c92010-09-07 11:40:54 +000010806 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010807
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010808 if (!(bp->port.supported[0] || bp->port.supported[1])) {
Merav Sicron51c1a582012-03-18 10:33:38 +000010809 BNX2X_ERR("NVRAM config error. BAD phy config. PHY1 config 0x%x, PHY2 config 0x%x\n",
Yaniv Rosnerb7737c92010-09-07 11:40:54 +000010810 SHMEM_RD(bp,
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010811 dev_info.port_hw_config[port].external_phy_config),
10812 SHMEM_RD(bp,
10813 dev_info.port_hw_config[port].external_phy_config2));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010814 return;
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010815 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010816
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010817 if (CHIP_IS_E3(bp))
10818 bp->port.phy_addr = REG_RD(bp, MISC_REG_WC0_CTRL_PHY_ADDR);
10819 else {
10820 switch (switch_cfg) {
10821 case SWITCH_CFG_1G:
10822 bp->port.phy_addr = REG_RD(
10823 bp, NIG_REG_SERDES0_CTRL_PHY_ADDR + port*0x10);
10824 break;
10825 case SWITCH_CFG_10G:
10826 bp->port.phy_addr = REG_RD(
10827 bp, NIG_REG_XGXS0_CTRL_PHY_ADDR + port*0x18);
10828 break;
10829 default:
10830 BNX2X_ERR("BAD switch_cfg link_config 0x%x\n",
10831 bp->port.link_config[0]);
10832 return;
10833 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010834 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010835 BNX2X_DEV_INFO("phy_addr 0x%x\n", bp->port.phy_addr);
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010836 /* mask what we support according to speed_cap_mask per configuration */
10837 for (idx = 0; idx < cfg_size; idx++) {
10838 if (!(bp->link_params.speed_cap_mask[idx] &
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010839 PORT_HW_CFG_SPEED_CAPABILITY_D0_10M_HALF))
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010840 bp->port.supported[idx] &= ~SUPPORTED_10baseT_Half;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010841
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010842 if (!(bp->link_params.speed_cap_mask[idx] &
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010843 PORT_HW_CFG_SPEED_CAPABILITY_D0_10M_FULL))
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010844 bp->port.supported[idx] &= ~SUPPORTED_10baseT_Full;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010845
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010846 if (!(bp->link_params.speed_cap_mask[idx] &
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010847 PORT_HW_CFG_SPEED_CAPABILITY_D0_100M_HALF))
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010848 bp->port.supported[idx] &= ~SUPPORTED_100baseT_Half;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010849
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010850 if (!(bp->link_params.speed_cap_mask[idx] &
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010851 PORT_HW_CFG_SPEED_CAPABILITY_D0_100M_FULL))
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010852 bp->port.supported[idx] &= ~SUPPORTED_100baseT_Full;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010853
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010854 if (!(bp->link_params.speed_cap_mask[idx] &
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010855 PORT_HW_CFG_SPEED_CAPABILITY_D0_1G))
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010856 bp->port.supported[idx] &= ~(SUPPORTED_1000baseT_Half |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010857 SUPPORTED_1000baseT_Full);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010858
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010859 if (!(bp->link_params.speed_cap_mask[idx] &
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010860 PORT_HW_CFG_SPEED_CAPABILITY_D0_2_5G))
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010861 bp->port.supported[idx] &= ~SUPPORTED_2500baseX_Full;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010862
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010863 if (!(bp->link_params.speed_cap_mask[idx] &
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010864 PORT_HW_CFG_SPEED_CAPABILITY_D0_10G))
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010865 bp->port.supported[idx] &= ~SUPPORTED_10000baseT_Full;
Yaniv Rosnerb8e0d882013-06-20 17:39:11 +030010866
10867 if (!(bp->link_params.speed_cap_mask[idx] &
10868 PORT_HW_CFG_SPEED_CAPABILITY_D0_20G))
10869 bp->port.supported[idx] &= ~SUPPORTED_20000baseKR2_Full;
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010870 }
10871
10872 BNX2X_DEV_INFO("supported 0x%x 0x%x\n", bp->port.supported[0],
10873 bp->port.supported[1]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010874}
10875
Bill Pemberton0329aba2012-12-03 09:24:24 -050010876static void bnx2x_link_settings_requested(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010877{
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010878 u32 link_config, idx, cfg_size = 0;
10879 bp->port.advertising[0] = 0;
10880 bp->port.advertising[1] = 0;
10881 switch (bp->link_params.num_phys) {
10882 case 1:
10883 case 2:
10884 cfg_size = 1;
10885 break;
10886 case 3:
10887 cfg_size = 2;
10888 break;
10889 }
10890 for (idx = 0; idx < cfg_size; idx++) {
10891 bp->link_params.req_duplex[idx] = DUPLEX_FULL;
10892 link_config = bp->port.link_config[idx];
10893 switch (link_config & PORT_FEATURE_LINK_SPEED_MASK) {
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010894 case PORT_FEATURE_LINK_SPEED_AUTO:
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010895 if (bp->port.supported[idx] & SUPPORTED_Autoneg) {
10896 bp->link_params.req_line_speed[idx] =
10897 SPEED_AUTO_NEG;
10898 bp->port.advertising[idx] |=
10899 bp->port.supported[idx];
Mintz Yuval10bd1f22012-02-15 02:10:30 +000010900 if (bp->link_params.phy[EXT_PHY1].type ==
10901 PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM84833)
10902 bp->port.advertising[idx] |=
10903 (SUPPORTED_100baseT_Half |
10904 SUPPORTED_100baseT_Full);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010905 } else {
10906 /* force 10G, no AN */
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010907 bp->link_params.req_line_speed[idx] =
10908 SPEED_10000;
10909 bp->port.advertising[idx] |=
10910 (ADVERTISED_10000baseT_Full |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010911 ADVERTISED_FIBRE);
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010912 continue;
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010913 }
10914 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010915
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010916 case PORT_FEATURE_LINK_SPEED_10M_FULL:
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010917 if (bp->port.supported[idx] & SUPPORTED_10baseT_Full) {
10918 bp->link_params.req_line_speed[idx] =
10919 SPEED_10;
10920 bp->port.advertising[idx] |=
10921 (ADVERTISED_10baseT_Full |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010922 ADVERTISED_TP);
10923 } else {
Merav Sicron51c1a582012-03-18 10:33:38 +000010924 BNX2X_ERR("NVRAM config error. Invalid link_config 0x%x speed_cap_mask 0x%x\n",
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010925 link_config,
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010926 bp->link_params.speed_cap_mask[idx]);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010927 return;
10928 }
10929 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010930
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010931 case PORT_FEATURE_LINK_SPEED_10M_HALF:
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010932 if (bp->port.supported[idx] & SUPPORTED_10baseT_Half) {
10933 bp->link_params.req_line_speed[idx] =
10934 SPEED_10;
10935 bp->link_params.req_duplex[idx] =
10936 DUPLEX_HALF;
10937 bp->port.advertising[idx] |=
10938 (ADVERTISED_10baseT_Half |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010939 ADVERTISED_TP);
10940 } else {
Merav Sicron51c1a582012-03-18 10:33:38 +000010941 BNX2X_ERR("NVRAM config error. Invalid link_config 0x%x speed_cap_mask 0x%x\n",
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010942 link_config,
10943 bp->link_params.speed_cap_mask[idx]);
10944 return;
10945 }
10946 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010947
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010948 case PORT_FEATURE_LINK_SPEED_100M_FULL:
10949 if (bp->port.supported[idx] &
10950 SUPPORTED_100baseT_Full) {
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010951 bp->link_params.req_line_speed[idx] =
10952 SPEED_100;
10953 bp->port.advertising[idx] |=
10954 (ADVERTISED_100baseT_Full |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010955 ADVERTISED_TP);
10956 } else {
Merav Sicron51c1a582012-03-18 10:33:38 +000010957 BNX2X_ERR("NVRAM config error. Invalid link_config 0x%x speed_cap_mask 0x%x\n",
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010958 link_config,
10959 bp->link_params.speed_cap_mask[idx]);
10960 return;
10961 }
10962 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010963
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010964 case PORT_FEATURE_LINK_SPEED_100M_HALF:
10965 if (bp->port.supported[idx] &
10966 SUPPORTED_100baseT_Half) {
10967 bp->link_params.req_line_speed[idx] =
10968 SPEED_100;
10969 bp->link_params.req_duplex[idx] =
10970 DUPLEX_HALF;
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010971 bp->port.advertising[idx] |=
10972 (ADVERTISED_100baseT_Half |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010973 ADVERTISED_TP);
10974 } else {
Merav Sicron51c1a582012-03-18 10:33:38 +000010975 BNX2X_ERR("NVRAM config error. Invalid link_config 0x%x speed_cap_mask 0x%x\n",
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010976 link_config,
10977 bp->link_params.speed_cap_mask[idx]);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010978 return;
10979 }
10980 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010981
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010982 case PORT_FEATURE_LINK_SPEED_1G:
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010983 if (bp->port.supported[idx] &
10984 SUPPORTED_1000baseT_Full) {
10985 bp->link_params.req_line_speed[idx] =
10986 SPEED_1000;
10987 bp->port.advertising[idx] |=
10988 (ADVERTISED_1000baseT_Full |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010989 ADVERTISED_TP);
10990 } else {
Merav Sicron51c1a582012-03-18 10:33:38 +000010991 BNX2X_ERR("NVRAM config error. Invalid link_config 0x%x speed_cap_mask 0x%x\n",
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010992 link_config,
10993 bp->link_params.speed_cap_mask[idx]);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010994 return;
10995 }
10996 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010997
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010998 case PORT_FEATURE_LINK_SPEED_2_5G:
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010999 if (bp->port.supported[idx] &
11000 SUPPORTED_2500baseX_Full) {
11001 bp->link_params.req_line_speed[idx] =
11002 SPEED_2500;
11003 bp->port.advertising[idx] |=
11004 (ADVERTISED_2500baseX_Full |
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011005 ADVERTISED_TP);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000011006 } else {
Merav Sicron51c1a582012-03-18 10:33:38 +000011007 BNX2X_ERR("NVRAM config error. Invalid link_config 0x%x speed_cap_mask 0x%x\n",
Yaniv Rosnera22f0782010-09-07 11:41:20 +000011008 link_config,
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000011009 bp->link_params.speed_cap_mask[idx]);
11010 return;
11011 }
11012 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011013
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000011014 case PORT_FEATURE_LINK_SPEED_10G_CX4:
Yaniv Rosnera22f0782010-09-07 11:41:20 +000011015 if (bp->port.supported[idx] &
11016 SUPPORTED_10000baseT_Full) {
11017 bp->link_params.req_line_speed[idx] =
11018 SPEED_10000;
11019 bp->port.advertising[idx] |=
11020 (ADVERTISED_10000baseT_Full |
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011021 ADVERTISED_FIBRE);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000011022 } else {
Merav Sicron51c1a582012-03-18 10:33:38 +000011023 BNX2X_ERR("NVRAM config error. Invalid link_config 0x%x speed_cap_mask 0x%x\n",
Yaniv Rosnera22f0782010-09-07 11:41:20 +000011024 link_config,
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000011025 bp->link_params.speed_cap_mask[idx]);
11026 return;
11027 }
11028 break;
Yaniv Rosner3c9ada22011-06-14 01:34:12 +000011029 case PORT_FEATURE_LINK_SPEED_20G:
11030 bp->link_params.req_line_speed[idx] = SPEED_20000;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011031
Yaniv Rosner3c9ada22011-06-14 01:34:12 +000011032 break;
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000011033 default:
Merav Sicron51c1a582012-03-18 10:33:38 +000011034 BNX2X_ERR("NVRAM config error. BAD link speed link_config 0x%x\n",
Dmitry Kravkov754a2f52011-06-14 01:34:02 +000011035 link_config);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000011036 bp->link_params.req_line_speed[idx] =
11037 SPEED_AUTO_NEG;
11038 bp->port.advertising[idx] =
11039 bp->port.supported[idx];
11040 break;
11041 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011042
Yaniv Rosnera22f0782010-09-07 11:41:20 +000011043 bp->link_params.req_flow_ctrl[idx] = (link_config &
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011044 PORT_FEATURE_FLOW_CONTROL_MASK);
Yuval Mintzcd1dfce2012-12-02 04:05:56 +000011045 if (bp->link_params.req_flow_ctrl[idx] ==
11046 BNX2X_FLOW_CTRL_AUTO) {
11047 if (!(bp->port.supported[idx] & SUPPORTED_Autoneg))
11048 bp->link_params.req_flow_ctrl[idx] =
11049 BNX2X_FLOW_CTRL_NONE;
11050 else
11051 bnx2x_set_requested_fc(bp);
Yaniv Rosnera22f0782010-09-07 11:41:20 +000011052 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011053
Merav Sicron51c1a582012-03-18 10:33:38 +000011054 BNX2X_DEV_INFO("req_line_speed %d req_duplex %d req_flow_ctrl 0x%x advertising 0x%x\n",
Yaniv Rosnera22f0782010-09-07 11:41:20 +000011055 bp->link_params.req_line_speed[idx],
11056 bp->link_params.req_duplex[idx],
11057 bp->link_params.req_flow_ctrl[idx],
11058 bp->port.advertising[idx]);
11059 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011060}
11061
Bill Pemberton0329aba2012-12-03 09:24:24 -050011062static void bnx2x_set_mac_buf(u8 *mac_buf, u32 mac_lo, u16 mac_hi)
Michael Chane665bfd2009-10-10 13:46:54 +000011063{
Yuval Mintz86564c32013-01-23 03:21:50 +000011064 __be16 mac_hi_be = cpu_to_be16(mac_hi);
11065 __be32 mac_lo_be = cpu_to_be32(mac_lo);
11066 memcpy(mac_buf, &mac_hi_be, sizeof(mac_hi_be));
11067 memcpy(mac_buf + sizeof(mac_hi_be), &mac_lo_be, sizeof(mac_lo_be));
Michael Chane665bfd2009-10-10 13:46:54 +000011068}
11069
Bill Pemberton0329aba2012-12-03 09:24:24 -050011070static void bnx2x_get_port_hwinfo(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011071{
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011072 int port = BP_PORT(bp);
Eilon Greenstein589abe32009-02-12 08:36:55 +000011073 u32 config;
Yuval Mintzc8c60d82012-06-06 17:13:07 +000011074 u32 ext_phy_type, ext_phy_config, eee_mode;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011075
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070011076 bp->link_params.bp = bp;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011077 bp->link_params.port = port;
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070011078
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070011079 bp->link_params.lane_config =
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011080 SHMEM_RD(bp, dev_info.port_hw_config[port].lane_config);
Eilon Greenstein4d295db2009-07-21 05:47:47 +000011081
Yaniv Rosnera22f0782010-09-07 11:41:20 +000011082 bp->link_params.speed_cap_mask[0] =
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011083 SHMEM_RD(bp,
Yaniv Rosnerb0261922013-05-01 04:27:57 +000011084 dev_info.port_hw_config[port].speed_capability_mask) &
11085 PORT_HW_CFG_SPEED_CAPABILITY_D0_MASK;
Yaniv Rosnera22f0782010-09-07 11:41:20 +000011086 bp->link_params.speed_cap_mask[1] =
11087 SHMEM_RD(bp,
Yaniv Rosnerb0261922013-05-01 04:27:57 +000011088 dev_info.port_hw_config[port].speed_capability_mask2) &
11089 PORT_HW_CFG_SPEED_CAPABILITY_D0_MASK;
Yaniv Rosnera22f0782010-09-07 11:41:20 +000011090 bp->port.link_config[0] =
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011091 SHMEM_RD(bp, dev_info.port_feature_config[port].link_config);
11092
Yaniv Rosnera22f0782010-09-07 11:41:20 +000011093 bp->port.link_config[1] =
11094 SHMEM_RD(bp, dev_info.port_feature_config[port].link_config2);
Eilon Greensteinc2c8b032009-02-12 08:37:14 +000011095
Yaniv Rosnera22f0782010-09-07 11:41:20 +000011096 bp->link_params.multi_phy_config =
11097 SHMEM_RD(bp, dev_info.port_hw_config[port].multi_phy_config);
Eilon Greenstein3ce2c3f2009-02-12 08:37:52 +000011098 /* If the device is capable of WoL, set the default state according
11099 * to the HW
11100 */
Eilon Greenstein4d295db2009-07-21 05:47:47 +000011101 config = SHMEM_RD(bp, dev_info.port_feature_config[port].config);
Eilon Greenstein3ce2c3f2009-02-12 08:37:52 +000011102 bp->wol = (!(bp->flags & NO_WOL_FLAG) &&
11103 (config & PORT_FEATURE_WOL_ENABLED));
11104
Yuval Mintz4ba76992013-01-14 05:11:45 +000011105 if ((config & PORT_FEAT_CFG_STORAGE_PERSONALITY_MASK) ==
11106 PORT_FEAT_CFG_STORAGE_PERSONALITY_FCOE && !IS_MF(bp))
11107 bp->flags |= NO_ISCSI_FLAG;
11108 if ((config & PORT_FEAT_CFG_STORAGE_PERSONALITY_MASK) ==
11109 PORT_FEAT_CFG_STORAGE_PERSONALITY_ISCSI && !(IS_MF(bp)))
11110 bp->flags |= NO_FCOE_FLAG;
11111
Merav Sicron51c1a582012-03-18 10:33:38 +000011112 BNX2X_DEV_INFO("lane_config 0x%08x speed_cap_mask0 0x%08x link_config0 0x%08x\n",
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070011113 bp->link_params.lane_config,
Yaniv Rosnera22f0782010-09-07 11:41:20 +000011114 bp->link_params.speed_cap_mask[0],
11115 bp->port.link_config[0]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011116
Yaniv Rosnera22f0782010-09-07 11:41:20 +000011117 bp->link_params.switch_cfg = (bp->port.link_config[0] &
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000011118 PORT_FEATURE_CONNECTED_SWITCH_MASK);
Yaniv Rosnerb7737c92010-09-07 11:40:54 +000011119 bnx2x_phy_probe(&bp->link_params);
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070011120 bnx2x_link_settings_supported(bp, bp->link_params.switch_cfg);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011121
11122 bnx2x_link_settings_requested(bp);
11123
Eilon Greenstein01cd4522009-08-12 08:23:08 +000011124 /*
11125 * If connected directly, work with the internal PHY, otherwise, work
11126 * with the external PHY
11127 */
Yaniv Rosnerb7737c92010-09-07 11:40:54 +000011128 ext_phy_config =
11129 SHMEM_RD(bp,
11130 dev_info.port_hw_config[port].external_phy_config);
11131 ext_phy_type = XGXS_EXT_PHY_TYPE(ext_phy_config);
Eilon Greenstein01cd4522009-08-12 08:23:08 +000011132 if (ext_phy_type == PORT_HW_CFG_XGXS_EXT_PHY_TYPE_DIRECT)
Yaniv Rosnerb7737c92010-09-07 11:40:54 +000011133 bp->mdio.prtad = bp->port.phy_addr;
Eilon Greenstein01cd4522009-08-12 08:23:08 +000011134
11135 else if ((ext_phy_type != PORT_HW_CFG_XGXS_EXT_PHY_TYPE_FAILURE) &&
11136 (ext_phy_type != PORT_HW_CFG_XGXS_EXT_PHY_TYPE_NOT_CONN))
11137 bp->mdio.prtad =
Yaniv Rosnerb7737c92010-09-07 11:40:54 +000011138 XGXS_EXT_PHY_ADDR(ext_phy_config);
Yaniv Rosner5866df62011-01-30 04:15:07 +000011139
Yuval Mintzc8c60d82012-06-06 17:13:07 +000011140 /* Configure link feature according to nvram value */
11141 eee_mode = (((SHMEM_RD(bp, dev_info.
11142 port_feature_config[port].eee_power_mode)) &
11143 PORT_FEAT_CFG_EEE_POWER_MODE_MASK) >>
11144 PORT_FEAT_CFG_EEE_POWER_MODE_SHIFT);
11145 if (eee_mode != PORT_FEAT_CFG_EEE_POWER_MODE_DISABLED) {
11146 bp->link_params.eee_mode = EEE_MODE_ADV_LPI |
11147 EEE_MODE_ENABLE_LPI |
11148 EEE_MODE_OUTPUT_TIME;
11149 } else {
11150 bp->link_params.eee_mode = 0;
11151 }
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011152}
Eilon Greenstein01cd4522009-08-12 08:23:08 +000011153
Dmitry Kravkovb306f5e2011-11-13 04:34:24 +000011154void bnx2x_get_iscsi_info(struct bnx2x *bp)
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000011155{
Dmitry Kravkov9e62e912012-03-18 10:33:43 +000011156 u32 no_flags = NO_ISCSI_FLAG;
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +000011157 int port = BP_PORT(bp);
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000011158 u32 max_iscsi_conn = FW_ENCODE_32BIT_PATTERN ^ SHMEM_RD(bp,
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +000011159 drv_lic_key[port].max_iscsi_conn);
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000011160
Merav Sicron55c11942012-11-07 00:45:48 +000011161 if (!CNIC_SUPPORT(bp)) {
11162 bp->flags |= no_flags;
11163 return;
11164 }
11165
Dmitry Kravkovb306f5e2011-11-13 04:34:24 +000011166 /* Get the number of maximum allowed iSCSI connections */
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000011167 bp->cnic_eth_dev.max_iscsi_conn =
11168 (max_iscsi_conn & BNX2X_MAX_ISCSI_INIT_CONN_MASK) >>
11169 BNX2X_MAX_ISCSI_INIT_CONN_SHIFT;
11170
Dmitry Kravkovb306f5e2011-11-13 04:34:24 +000011171 BNX2X_DEV_INFO("max_iscsi_conn 0x%x\n",
11172 bp->cnic_eth_dev.max_iscsi_conn);
11173
11174 /*
11175 * If maximum allowed number of connections is zero -
11176 * disable the feature.
11177 */
11178 if (!bp->cnic_eth_dev.max_iscsi_conn)
Dmitry Kravkov9e62e912012-03-18 10:33:43 +000011179 bp->flags |= no_flags;
Dmitry Kravkovb306f5e2011-11-13 04:34:24 +000011180}
11181
Bill Pemberton0329aba2012-12-03 09:24:24 -050011182static void bnx2x_get_ext_wwn_info(struct bnx2x *bp, int func)
Dmitry Kravkov9e62e912012-03-18 10:33:43 +000011183{
11184 /* Port info */
11185 bp->cnic_eth_dev.fcoe_wwn_port_name_hi =
11186 MF_CFG_RD(bp, func_ext_config[func].fcoe_wwn_port_name_upper);
11187 bp->cnic_eth_dev.fcoe_wwn_port_name_lo =
11188 MF_CFG_RD(bp, func_ext_config[func].fcoe_wwn_port_name_lower);
11189
11190 /* Node info */
11191 bp->cnic_eth_dev.fcoe_wwn_node_name_hi =
11192 MF_CFG_RD(bp, func_ext_config[func].fcoe_wwn_node_name_upper);
11193 bp->cnic_eth_dev.fcoe_wwn_node_name_lo =
11194 MF_CFG_RD(bp, func_ext_config[func].fcoe_wwn_node_name_lower);
11195}
Dmitry Kravkov86800192013-05-27 04:08:29 +000011196
11197static int bnx2x_shared_fcoe_funcs(struct bnx2x *bp)
11198{
11199 u8 count = 0;
11200
11201 if (IS_MF(bp)) {
11202 u8 fid;
11203
11204 /* iterate over absolute function ids for this path: */
11205 for (fid = BP_PATH(bp); fid < E2_FUNC_MAX * 2; fid += 2) {
11206 if (IS_MF_SD(bp)) {
11207 u32 cfg = MF_CFG_RD(bp,
11208 func_mf_config[fid].config);
11209
11210 if (!(cfg & FUNC_MF_CFG_FUNC_HIDE) &&
11211 ((cfg & FUNC_MF_CFG_PROTOCOL_MASK) ==
11212 FUNC_MF_CFG_PROTOCOL_FCOE))
11213 count++;
11214 } else {
11215 u32 cfg = MF_CFG_RD(bp,
11216 func_ext_config[fid].
11217 func_cfg);
11218
11219 if ((cfg & MACP_FUNC_CFG_FLAGS_ENABLED) &&
11220 (cfg & MACP_FUNC_CFG_FLAGS_FCOE_OFFLOAD))
11221 count++;
11222 }
11223 }
11224 } else { /* SF */
11225 int port, port_cnt = CHIP_MODE_IS_4_PORT(bp) ? 2 : 1;
11226
11227 for (port = 0; port < port_cnt; port++) {
11228 u32 lic = SHMEM_RD(bp,
11229 drv_lic_key[port].max_fcoe_conn) ^
11230 FW_ENCODE_32BIT_PATTERN;
11231 if (lic)
11232 count++;
11233 }
11234 }
11235
11236 return count;
11237}
11238
Bill Pemberton0329aba2012-12-03 09:24:24 -050011239static void bnx2x_get_fcoe_info(struct bnx2x *bp)
Dmitry Kravkovb306f5e2011-11-13 04:34:24 +000011240{
11241 int port = BP_PORT(bp);
11242 int func = BP_ABS_FUNC(bp);
Dmitry Kravkovb306f5e2011-11-13 04:34:24 +000011243 u32 max_fcoe_conn = FW_ENCODE_32BIT_PATTERN ^ SHMEM_RD(bp,
11244 drv_lic_key[port].max_fcoe_conn);
Dmitry Kravkov86800192013-05-27 04:08:29 +000011245 u8 num_fcoe_func = bnx2x_shared_fcoe_funcs(bp);
Dmitry Kravkovb306f5e2011-11-13 04:34:24 +000011246
Merav Sicron55c11942012-11-07 00:45:48 +000011247 if (!CNIC_SUPPORT(bp)) {
11248 bp->flags |= NO_FCOE_FLAG;
11249 return;
11250 }
11251
Dmitry Kravkovb306f5e2011-11-13 04:34:24 +000011252 /* Get the number of maximum allowed FCoE connections */
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000011253 bp->cnic_eth_dev.max_fcoe_conn =
11254 (max_fcoe_conn & BNX2X_MAX_FCOE_INIT_CONN_MASK) >>
11255 BNX2X_MAX_FCOE_INIT_CONN_SHIFT;
11256
Bhanu Prakash Gollapudi0eb43b42013-04-22 19:22:30 +000011257 /* Calculate the number of maximum allowed FCoE tasks */
11258 bp->cnic_eth_dev.max_fcoe_exchanges = MAX_NUM_FCOE_TASKS_PER_ENGINE;
Dmitry Kravkov86800192013-05-27 04:08:29 +000011259
11260 /* check if FCoE resources must be shared between different functions */
11261 if (num_fcoe_func)
11262 bp->cnic_eth_dev.max_fcoe_exchanges /= num_fcoe_func;
Bhanu Prakash Gollapudi0eb43b42013-04-22 19:22:30 +000011263
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +000011264 /* Read the WWN: */
11265 if (!IS_MF(bp)) {
11266 /* Port info */
11267 bp->cnic_eth_dev.fcoe_wwn_port_name_hi =
11268 SHMEM_RD(bp,
Yuval Mintz2de67432013-01-23 03:21:43 +000011269 dev_info.port_hw_config[port].
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +000011270 fcoe_wwn_port_name_upper);
11271 bp->cnic_eth_dev.fcoe_wwn_port_name_lo =
11272 SHMEM_RD(bp,
Yuval Mintz2de67432013-01-23 03:21:43 +000011273 dev_info.port_hw_config[port].
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +000011274 fcoe_wwn_port_name_lower);
11275
11276 /* Node info */
11277 bp->cnic_eth_dev.fcoe_wwn_node_name_hi =
11278 SHMEM_RD(bp,
Yuval Mintz2de67432013-01-23 03:21:43 +000011279 dev_info.port_hw_config[port].
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +000011280 fcoe_wwn_node_name_upper);
11281 bp->cnic_eth_dev.fcoe_wwn_node_name_lo =
11282 SHMEM_RD(bp,
Yuval Mintz2de67432013-01-23 03:21:43 +000011283 dev_info.port_hw_config[port].
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +000011284 fcoe_wwn_node_name_lower);
11285 } else if (!IS_MF_SD(bp)) {
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +000011286 /*
11287 * Read the WWN info only if the FCoE feature is enabled for
11288 * this function.
11289 */
Yuval Mintz7b5342d2012-09-11 04:34:14 +000011290 if (BNX2X_MF_EXT_PROTOCOL_FCOE(bp) && !CHIP_IS_E1x(bp))
Dmitry Kravkov9e62e912012-03-18 10:33:43 +000011291 bnx2x_get_ext_wwn_info(bp, func);
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +000011292
Yuval Mintz382e5132012-12-02 04:05:51 +000011293 } else if (IS_MF_FCOE_SD(bp) && !CHIP_IS_E1x(bp)) {
Dmitry Kravkov9e62e912012-03-18 10:33:43 +000011294 bnx2x_get_ext_wwn_info(bp, func);
Yuval Mintz382e5132012-12-02 04:05:51 +000011295 }
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +000011296
Dmitry Kravkovb306f5e2011-11-13 04:34:24 +000011297 BNX2X_DEV_INFO("max_fcoe_conn 0x%x\n", bp->cnic_eth_dev.max_fcoe_conn);
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000011298
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +000011299 /*
11300 * If maximum allowed number of connections is zero -
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000011301 * disable the feature.
11302 */
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000011303 if (!bp->cnic_eth_dev.max_fcoe_conn)
11304 bp->flags |= NO_FCOE_FLAG;
11305}
Dmitry Kravkovb306f5e2011-11-13 04:34:24 +000011306
Bill Pemberton0329aba2012-12-03 09:24:24 -050011307static void bnx2x_get_cnic_info(struct bnx2x *bp)
Dmitry Kravkovb306f5e2011-11-13 04:34:24 +000011308{
11309 /*
11310 * iSCSI may be dynamically disabled but reading
11311 * info here we will decrease memory usage by driver
11312 * if the feature is disabled for good
11313 */
11314 bnx2x_get_iscsi_info(bp);
11315 bnx2x_get_fcoe_info(bp);
11316}
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000011317
Bill Pemberton0329aba2012-12-03 09:24:24 -050011318static void bnx2x_get_cnic_mac_hwinfo(struct bnx2x *bp)
Merav Sicron55c11942012-11-07 00:45:48 +000011319{
11320 u32 val, val2;
11321 int func = BP_ABS_FUNC(bp);
11322 int port = BP_PORT(bp);
11323 u8 *iscsi_mac = bp->cnic_eth_dev.iscsi_mac;
11324 u8 *fip_mac = bp->fip_mac;
11325
11326 if (IS_MF(bp)) {
11327 /* iSCSI and FCoE NPAR MACs: if there is no either iSCSI or
11328 * FCoE MAC then the appropriate feature should be disabled.
11329 * In non SD mode features configuration comes from struct
11330 * func_ext_config.
11331 */
11332 if (!IS_MF_SD(bp) && !CHIP_IS_E1x(bp)) {
11333 u32 cfg = MF_CFG_RD(bp, func_ext_config[func].func_cfg);
11334 if (cfg & MACP_FUNC_CFG_FLAGS_ISCSI_OFFLOAD) {
11335 val2 = MF_CFG_RD(bp, func_ext_config[func].
11336 iscsi_mac_addr_upper);
11337 val = MF_CFG_RD(bp, func_ext_config[func].
11338 iscsi_mac_addr_lower);
11339 bnx2x_set_mac_buf(iscsi_mac, val, val2);
11340 BNX2X_DEV_INFO
11341 ("Read iSCSI MAC: %pM\n", iscsi_mac);
11342 } else {
11343 bp->flags |= NO_ISCSI_OOO_FLAG | NO_ISCSI_FLAG;
11344 }
11345
11346 if (cfg & MACP_FUNC_CFG_FLAGS_FCOE_OFFLOAD) {
11347 val2 = MF_CFG_RD(bp, func_ext_config[func].
11348 fcoe_mac_addr_upper);
11349 val = MF_CFG_RD(bp, func_ext_config[func].
11350 fcoe_mac_addr_lower);
11351 bnx2x_set_mac_buf(fip_mac, val, val2);
11352 BNX2X_DEV_INFO
11353 ("Read FCoE L2 MAC: %pM\n", fip_mac);
11354 } else {
11355 bp->flags |= NO_FCOE_FLAG;
11356 }
11357
11358 bp->mf_ext_config = cfg;
11359
11360 } else { /* SD MODE */
11361 if (BNX2X_IS_MF_SD_PROTOCOL_ISCSI(bp)) {
11362 /* use primary mac as iscsi mac */
11363 memcpy(iscsi_mac, bp->dev->dev_addr, ETH_ALEN);
11364
11365 BNX2X_DEV_INFO("SD ISCSI MODE\n");
11366 BNX2X_DEV_INFO
11367 ("Read iSCSI MAC: %pM\n", iscsi_mac);
11368 } else if (BNX2X_IS_MF_SD_PROTOCOL_FCOE(bp)) {
11369 /* use primary mac as fip mac */
11370 memcpy(fip_mac, bp->dev->dev_addr, ETH_ALEN);
11371 BNX2X_DEV_INFO("SD FCoE MODE\n");
11372 BNX2X_DEV_INFO
11373 ("Read FIP MAC: %pM\n", fip_mac);
11374 }
11375 }
11376
Yuval Mintz82594f82013-03-11 05:17:51 +000011377 /* If this is a storage-only interface, use SAN mac as
11378 * primary MAC. Notice that for SD this is already the case,
11379 * as the SAN mac was copied from the primary MAC.
11380 */
11381 if (IS_MF_FCOE_AFEX(bp))
Merav Sicron55c11942012-11-07 00:45:48 +000011382 memcpy(bp->dev->dev_addr, fip_mac, ETH_ALEN);
Merav Sicron55c11942012-11-07 00:45:48 +000011383 } else {
11384 val2 = SHMEM_RD(bp, dev_info.port_hw_config[port].
11385 iscsi_mac_upper);
11386 val = SHMEM_RD(bp, dev_info.port_hw_config[port].
11387 iscsi_mac_lower);
11388 bnx2x_set_mac_buf(iscsi_mac, val, val2);
11389
11390 val2 = SHMEM_RD(bp, dev_info.port_hw_config[port].
11391 fcoe_fip_mac_upper);
11392 val = SHMEM_RD(bp, dev_info.port_hw_config[port].
11393 fcoe_fip_mac_lower);
11394 bnx2x_set_mac_buf(fip_mac, val, val2);
11395 }
11396
11397 /* Disable iSCSI OOO if MAC configuration is invalid. */
11398 if (!is_valid_ether_addr(iscsi_mac)) {
11399 bp->flags |= NO_ISCSI_OOO_FLAG | NO_ISCSI_FLAG;
11400 memset(iscsi_mac, 0, ETH_ALEN);
11401 }
11402
11403 /* Disable FCoE if MAC configuration is invalid. */
11404 if (!is_valid_ether_addr(fip_mac)) {
11405 bp->flags |= NO_FCOE_FLAG;
11406 memset(bp->fip_mac, 0, ETH_ALEN);
11407 }
11408}
11409
Bill Pemberton0329aba2012-12-03 09:24:24 -050011410static void bnx2x_get_mac_hwinfo(struct bnx2x *bp)
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011411{
11412 u32 val, val2;
11413 int func = BP_ABS_FUNC(bp);
11414 int port = BP_PORT(bp);
11415
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011416 /* Zero primary MAC configuration */
11417 memset(bp->dev->dev_addr, 0, ETH_ALEN);
11418
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011419 if (BP_NOMCP(bp)) {
11420 BNX2X_ERROR("warning: random MAC workaround active\n");
Danny Kukawka7ce5d222012-02-15 06:45:40 +000011421 eth_hw_addr_random(bp->dev);
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011422 } else if (IS_MF(bp)) {
11423 val2 = MF_CFG_RD(bp, func_mf_config[func].mac_upper);
11424 val = MF_CFG_RD(bp, func_mf_config[func].mac_lower);
11425 if ((val2 != FUNC_MF_CFG_UPPERMAC_DEFAULT) &&
11426 (val != FUNC_MF_CFG_LOWERMAC_DEFAULT))
11427 bnx2x_set_mac_buf(bp->dev->dev_addr, val, val2);
11428
Merav Sicron55c11942012-11-07 00:45:48 +000011429 if (CNIC_SUPPORT(bp))
11430 bnx2x_get_cnic_mac_hwinfo(bp);
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011431 } else {
11432 /* in SF read MACs from port configuration */
11433 val2 = SHMEM_RD(bp, dev_info.port_hw_config[port].mac_upper);
11434 val = SHMEM_RD(bp, dev_info.port_hw_config[port].mac_lower);
11435 bnx2x_set_mac_buf(bp->dev->dev_addr, val, val2);
11436
Merav Sicron55c11942012-11-07 00:45:48 +000011437 if (CNIC_SUPPORT(bp))
11438 bnx2x_get_cnic_mac_hwinfo(bp);
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011439 }
11440
Yuval Mintz3d7d5622013-10-09 16:06:28 +020011441 if (!BP_NOMCP(bp)) {
11442 /* Read physical port identifier from shmem */
11443 val2 = SHMEM_RD(bp, dev_info.port_hw_config[port].mac_upper);
11444 val = SHMEM_RD(bp, dev_info.port_hw_config[port].mac_lower);
11445 bnx2x_set_mac_buf(bp->phys_port_id, val, val2);
11446 bp->flags |= HAS_PHYS_PORT_ID;
11447 }
11448
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070011449 memcpy(bp->link_params.mac_addr, bp->dev->dev_addr, ETH_ALEN);
Michael Chan37b091b2009-10-10 13:46:55 +000011450
Dmitry Kravkov614c76d2011-11-28 12:31:49 +000011451 if (!bnx2x_is_valid_ether_addr(bp, bp->dev->dev_addr))
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011452 dev_err(&bp->pdev->dev,
Merav Sicron51c1a582012-03-18 10:33:38 +000011453 "bad Ethernet MAC address configuration: %pM\n"
11454 "change it manually before bringing up the appropriate network interface\n",
Joe Perches0f9dad12011-08-14 12:16:19 +000011455 bp->dev->dev_addr);
Yuval Mintz79642112012-12-02 04:05:50 +000011456}
Merav Sicron51c1a582012-03-18 10:33:38 +000011457
Bill Pemberton0329aba2012-12-03 09:24:24 -050011458static bool bnx2x_get_dropless_info(struct bnx2x *bp)
Yuval Mintz79642112012-12-02 04:05:50 +000011459{
11460 int tmp;
11461 u32 cfg;
Merav Sicron51c1a582012-03-18 10:33:38 +000011462
Yuval Mintzaeeddb82013-08-19 09:11:59 +030011463 if (IS_VF(bp))
11464 return 0;
11465
Yuval Mintz79642112012-12-02 04:05:50 +000011466 if (IS_MF(bp) && !CHIP_IS_E1x(bp)) {
11467 /* Take function: tmp = func */
11468 tmp = BP_ABS_FUNC(bp);
11469 cfg = MF_CFG_RD(bp, func_ext_config[tmp].func_cfg);
11470 cfg = !!(cfg & MACP_FUNC_CFG_PAUSE_ON_HOST_RING);
11471 } else {
11472 /* Take port: tmp = port */
11473 tmp = BP_PORT(bp);
11474 cfg = SHMEM_RD(bp,
11475 dev_info.port_hw_config[tmp].generic_features);
11476 cfg = !!(cfg & PORT_HW_CFG_PAUSE_ON_HOST_RING_ENABLED);
11477 }
11478 return cfg;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011479}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011480
Bill Pemberton0329aba2012-12-03 09:24:24 -050011481static int bnx2x_get_hwinfo(struct bnx2x *bp)
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011482{
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011483 int /*abs*/func = BP_ABS_FUNC(bp);
David S. Millerb8ee8322011-04-17 16:56:12 -070011484 int vn;
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011485 u32 val = 0;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011486 int rc = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011487
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011488 bnx2x_get_common_hwinfo(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011489
Ariel Elior6383c0b2011-07-14 08:31:57 +000011490 /*
11491 * initialize IGU parameters
11492 */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000011493 if (CHIP_IS_E1x(bp)) {
11494 bp->common.int_block = INT_BLOCK_HC;
Dmitry Kravkov523224a2010-10-06 03:23:26 +000011495
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000011496 bp->igu_dsb_id = DEF_SB_IGU_ID;
11497 bp->igu_base_sb = 0;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000011498 } else {
11499 bp->common.int_block = INT_BLOCK_IGU;
David S. Miller8decf862011-09-22 03:23:13 -040011500
Yuval Mintz16a5fd92013-06-02 00:06:18 +000011501 /* do not allow device reset during IGU info processing */
David S. Miller8decf862011-09-22 03:23:13 -040011502 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RESET);
11503
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000011504 val = REG_RD(bp, IGU_REG_BLOCK_CONFIGURATION);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011505
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000011506 if (val & IGU_BLOCK_CONFIGURATION_REG_BACKWARD_COMP_EN) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011507 int tout = 5000;
11508
11509 BNX2X_DEV_INFO("FORCING Normal Mode\n");
11510
11511 val &= ~(IGU_BLOCK_CONFIGURATION_REG_BACKWARD_COMP_EN);
11512 REG_WR(bp, IGU_REG_BLOCK_CONFIGURATION, val);
11513 REG_WR(bp, IGU_REG_RESET_MEMORIES, 0x7f);
11514
11515 while (tout && REG_RD(bp, IGU_REG_RESET_MEMORIES)) {
11516 tout--;
Yuval Mintz0926d492013-01-23 03:21:45 +000011517 usleep_range(1000, 2000);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011518 }
11519
11520 if (REG_RD(bp, IGU_REG_RESET_MEMORIES)) {
11521 dev_err(&bp->pdev->dev,
11522 "FORCING Normal Mode failed!!!\n");
Barak Witkowski9b341bb2012-12-02 04:05:52 +000011523 bnx2x_release_hw_lock(bp,
11524 HW_LOCK_RESOURCE_RESET);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011525 return -EPERM;
11526 }
11527 }
11528
11529 if (val & IGU_BLOCK_CONFIGURATION_REG_BACKWARD_COMP_EN) {
11530 BNX2X_DEV_INFO("IGU Backward Compatible Mode\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000011531 bp->common.int_block |= INT_BLOCK_MODE_BW_COMP;
11532 } else
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011533 BNX2X_DEV_INFO("IGU Normal Mode\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000011534
Barak Witkowski9b341bb2012-12-02 04:05:52 +000011535 rc = bnx2x_get_igu_cam_info(bp);
David S. Miller8decf862011-09-22 03:23:13 -040011536 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RESET);
Barak Witkowski9b341bb2012-12-02 04:05:52 +000011537 if (rc)
11538 return rc;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000011539 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011540
11541 /*
11542 * set base FW non-default (fast path) status block id, this value is
11543 * used to initialize the fw_sb_id saved on the fp/queue structure to
11544 * determine the id used by the FW.
11545 */
11546 if (CHIP_IS_E1x(bp))
11547 bp->base_fw_ndsb = BP_PORT(bp) * FP_SB_MAX_E1x + BP_L_ID(bp);
11548 else /*
11549 * 57712 - we currently use one FW SB per IGU SB (Rx and Tx of
11550 * the same queue are indicated on the same IGU SB). So we prefer
11551 * FW and IGU SBs to be the same value.
11552 */
11553 bp->base_fw_ndsb = bp->igu_base_sb;
11554
11555 BNX2X_DEV_INFO("igu_dsb_id %d igu_base_sb %d igu_sb_cnt %d\n"
11556 "base_fw_ndsb %d\n", bp->igu_dsb_id, bp->igu_base_sb,
11557 bp->igu_sb_cnt, bp->base_fw_ndsb);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000011558
11559 /*
11560 * Initialize MF configuration
11561 */
Dmitry Kravkov523224a2010-10-06 03:23:26 +000011562
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +000011563 bp->mf_ov = 0;
11564 bp->mf_mode = 0;
David S. Miller8decf862011-09-22 03:23:13 -040011565 vn = BP_VN(bp);
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011566
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000011567 if (!CHIP_IS_E1(bp) && !BP_NOMCP(bp)) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011568 BNX2X_DEV_INFO("shmem2base 0x%x, size %d, mfcfg offset %d\n",
11569 bp->common.shmem2_base, SHMEM2_RD(bp, size),
11570 (u32)offsetof(struct shmem2_region, mf_cfg_addr));
11571
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000011572 if (SHMEM2_HAS(bp, mf_cfg_addr))
11573 bp->common.mf_cfg_base = SHMEM2_RD(bp, mf_cfg_addr);
11574 else
11575 bp->common.mf_cfg_base = bp->common.shmem_base +
Dmitry Kravkov523224a2010-10-06 03:23:26 +000011576 offsetof(struct shmem_region, func_mb) +
11577 E1H_FUNC_MAX * sizeof(struct drv_func_mb);
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011578 /*
11579 * get mf configuration:
Yuval Mintz16a5fd92013-06-02 00:06:18 +000011580 * 1. Existence of MF configuration
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011581 * 2. MAC address must be legal (check only upper bytes)
11582 * for Switch-Independent mode;
11583 * OVLAN must be legal for Switch-Dependent mode
11584 * 3. SF_MODE configures specific MF mode
11585 */
11586 if (bp->common.mf_cfg_base != SHMEM_MF_CFG_ADDR_NONE) {
11587 /* get mf configuration */
11588 val = SHMEM_RD(bp,
11589 dev_info.shared_feature_config.config);
11590 val &= SHARED_FEAT_CFG_FORCE_SF_MODE_MASK;
Dmitry Kravkov523224a2010-10-06 03:23:26 +000011591
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011592 switch (val) {
11593 case SHARED_FEAT_CFG_FORCE_SF_MODE_SWITCH_INDEPT:
11594 val = MF_CFG_RD(bp, func_mf_config[func].
11595 mac_upper);
11596 /* check for legal mac (upper bytes)*/
11597 if (val != 0xffff) {
11598 bp->mf_mode = MULTI_FUNCTION_SI;
11599 bp->mf_config[vn] = MF_CFG_RD(bp,
11600 func_mf_config[func].config);
11601 } else
Merav Sicron51c1a582012-03-18 10:33:38 +000011602 BNX2X_DEV_INFO("illegal MAC address for SI\n");
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011603 break;
Barak Witkowskia3348722012-04-23 03:04:46 +000011604 case SHARED_FEAT_CFG_FORCE_SF_MODE_AFEX_MODE:
11605 if ((!CHIP_IS_E1x(bp)) &&
11606 (MF_CFG_RD(bp, func_mf_config[func].
11607 mac_upper) != 0xffff) &&
11608 (SHMEM2_HAS(bp,
11609 afex_driver_support))) {
11610 bp->mf_mode = MULTI_FUNCTION_AFEX;
11611 bp->mf_config[vn] = MF_CFG_RD(bp,
11612 func_mf_config[func].config);
11613 } else {
11614 BNX2X_DEV_INFO("can not configure afex mode\n");
11615 }
11616 break;
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011617 case SHARED_FEAT_CFG_FORCE_SF_MODE_MF_ALLOWED:
11618 /* get OV configuration */
11619 val = MF_CFG_RD(bp,
11620 func_mf_config[FUNC_0].e1hov_tag);
11621 val &= FUNC_MF_CFG_E1HOV_TAG_MASK;
11622
11623 if (val != FUNC_MF_CFG_E1HOV_TAG_DEFAULT) {
11624 bp->mf_mode = MULTI_FUNCTION_SD;
11625 bp->mf_config[vn] = MF_CFG_RD(bp,
11626 func_mf_config[func].config);
11627 } else
Dmitry Kravkov754a2f52011-06-14 01:34:02 +000011628 BNX2X_DEV_INFO("illegal OV for SD\n");
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011629 break;
Ariel Elior3786b942013-03-11 05:17:44 +000011630 case SHARED_FEAT_CFG_FORCE_SF_MODE_FORCED_SF:
11631 bp->mf_config[vn] = 0;
11632 break;
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011633 default:
11634 /* Unknown configuration: reset mf_config */
11635 bp->mf_config[vn] = 0;
Merav Sicron51c1a582012-03-18 10:33:38 +000011636 BNX2X_DEV_INFO("unknown MF mode 0x%x\n", val);
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011637 }
11638 }
11639
Eilon Greenstein2691d512009-08-12 08:22:08 +000011640 BNX2X_DEV_INFO("%s function mode\n",
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +000011641 IS_MF(bp) ? "multi" : "single");
Eilon Greenstein2691d512009-08-12 08:22:08 +000011642
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011643 switch (bp->mf_mode) {
11644 case MULTI_FUNCTION_SD:
11645 val = MF_CFG_RD(bp, func_mf_config[func].e1hov_tag) &
11646 FUNC_MF_CFG_E1HOV_TAG_MASK;
Eilon Greenstein2691d512009-08-12 08:22:08 +000011647 if (val != FUNC_MF_CFG_E1HOV_TAG_DEFAULT) {
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +000011648 bp->mf_ov = val;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011649 bp->path_has_ovlan = true;
11650
Merav Sicron51c1a582012-03-18 10:33:38 +000011651 BNX2X_DEV_INFO("MF OV for func %d is %d (0x%04x)\n",
11652 func, bp->mf_ov, bp->mf_ov);
Eilon Greenstein2691d512009-08-12 08:22:08 +000011653 } else {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011654 dev_err(&bp->pdev->dev,
Merav Sicron51c1a582012-03-18 10:33:38 +000011655 "No valid MF OV for func %d, aborting\n",
11656 func);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011657 return -EPERM;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011658 }
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011659 break;
Barak Witkowskia3348722012-04-23 03:04:46 +000011660 case MULTI_FUNCTION_AFEX:
11661 BNX2X_DEV_INFO("func %d is in MF afex mode\n", func);
11662 break;
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011663 case MULTI_FUNCTION_SI:
Merav Sicron51c1a582012-03-18 10:33:38 +000011664 BNX2X_DEV_INFO("func %d is in MF switch-independent mode\n",
11665 func);
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011666 break;
11667 default:
11668 if (vn) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011669 dev_err(&bp->pdev->dev,
Merav Sicron51c1a582012-03-18 10:33:38 +000011670 "VN %d is in a single function mode, aborting\n",
11671 vn);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011672 return -EPERM;
Eilon Greenstein2691d512009-08-12 08:22:08 +000011673 }
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011674 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011675 }
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011676
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011677 /* check if other port on the path needs ovlan:
11678 * Since MF configuration is shared between ports
11679 * Possible mixed modes are only
11680 * {SF, SI} {SF, SD} {SD, SF} {SI, SF}
11681 */
11682 if (CHIP_MODE_IS_4_PORT(bp) &&
11683 !bp->path_has_ovlan &&
11684 !IS_MF(bp) &&
11685 bp->common.mf_cfg_base != SHMEM_MF_CFG_ADDR_NONE) {
11686 u8 other_port = !BP_PORT(bp);
11687 u8 other_func = BP_PATH(bp) + 2*other_port;
11688 val = MF_CFG_RD(bp,
11689 func_mf_config[other_func].e1hov_tag);
11690 if (val != FUNC_MF_CFG_E1HOV_TAG_DEFAULT)
11691 bp->path_has_ovlan = true;
11692 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011693 }
11694
Dmitry Kravkove8485822014-01-05 18:33:50 +020011695 /* adjust igu_sb_cnt to MF for E1H */
11696 if (CHIP_IS_E1H(bp) && IS_MF(bp))
11697 bp->igu_sb_cnt = min_t(u8, bp->igu_sb_cnt, E1H_MAX_MF_SB_COUNT);
Dmitry Kravkov523224a2010-10-06 03:23:26 +000011698
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011699 /* port info */
11700 bnx2x_get_port_hwinfo(bp);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000011701
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011702 /* Get MAC addresses */
11703 bnx2x_get_mac_hwinfo(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011704
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000011705 bnx2x_get_cnic_info(bp);
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000011706
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011707 return rc;
11708}
11709
Bill Pemberton0329aba2012-12-03 09:24:24 -050011710static void bnx2x_read_fwinfo(struct bnx2x *bp)
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000011711{
11712 int cnt, i, block_end, rodi;
Barak Witkowskifcdf95c2011-12-14 00:14:53 +000011713 char vpd_start[BNX2X_VPD_LEN+1];
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000011714 char str_id_reg[VENDOR_ID_LEN+1];
11715 char str_id_cap[VENDOR_ID_LEN+1];
Barak Witkowskifcdf95c2011-12-14 00:14:53 +000011716 char *vpd_data;
11717 char *vpd_extended_data = NULL;
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000011718 u8 len;
11719
Barak Witkowskifcdf95c2011-12-14 00:14:53 +000011720 cnt = pci_read_vpd(bp->pdev, 0, BNX2X_VPD_LEN, vpd_start);
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000011721 memset(bp->fw_ver, 0, sizeof(bp->fw_ver));
11722
11723 if (cnt < BNX2X_VPD_LEN)
11724 goto out_not_found;
11725
Barak Witkowskifcdf95c2011-12-14 00:14:53 +000011726 /* VPD RO tag should be first tag after identifier string, hence
11727 * we should be able to find it in first BNX2X_VPD_LEN chars
11728 */
11729 i = pci_vpd_find_tag(vpd_start, 0, BNX2X_VPD_LEN,
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000011730 PCI_VPD_LRDT_RO_DATA);
11731 if (i < 0)
11732 goto out_not_found;
11733
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000011734 block_end = i + PCI_VPD_LRDT_TAG_SIZE +
Barak Witkowskifcdf95c2011-12-14 00:14:53 +000011735 pci_vpd_lrdt_size(&vpd_start[i]);
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000011736
11737 i += PCI_VPD_LRDT_TAG_SIZE;
11738
Barak Witkowskifcdf95c2011-12-14 00:14:53 +000011739 if (block_end > BNX2X_VPD_LEN) {
11740 vpd_extended_data = kmalloc(block_end, GFP_KERNEL);
11741 if (vpd_extended_data == NULL)
11742 goto out_not_found;
11743
11744 /* read rest of vpd image into vpd_extended_data */
11745 memcpy(vpd_extended_data, vpd_start, BNX2X_VPD_LEN);
11746 cnt = pci_read_vpd(bp->pdev, BNX2X_VPD_LEN,
11747 block_end - BNX2X_VPD_LEN,
11748 vpd_extended_data + BNX2X_VPD_LEN);
11749 if (cnt < (block_end - BNX2X_VPD_LEN))
11750 goto out_not_found;
11751 vpd_data = vpd_extended_data;
11752 } else
11753 vpd_data = vpd_start;
11754
11755 /* now vpd_data holds full vpd content in both cases */
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000011756
11757 rodi = pci_vpd_find_info_keyword(vpd_data, i, block_end,
11758 PCI_VPD_RO_KEYWORD_MFR_ID);
11759 if (rodi < 0)
11760 goto out_not_found;
11761
11762 len = pci_vpd_info_field_size(&vpd_data[rodi]);
11763
11764 if (len != VENDOR_ID_LEN)
11765 goto out_not_found;
11766
11767 rodi += PCI_VPD_INFO_FLD_HDR_SIZE;
11768
11769 /* vendor specific info */
11770 snprintf(str_id_reg, VENDOR_ID_LEN + 1, "%04x", PCI_VENDOR_ID_DELL);
11771 snprintf(str_id_cap, VENDOR_ID_LEN + 1, "%04X", PCI_VENDOR_ID_DELL);
11772 if (!strncmp(str_id_reg, &vpd_data[rodi], VENDOR_ID_LEN) ||
11773 !strncmp(str_id_cap, &vpd_data[rodi], VENDOR_ID_LEN)) {
11774
11775 rodi = pci_vpd_find_info_keyword(vpd_data, i, block_end,
11776 PCI_VPD_RO_KEYWORD_VENDOR0);
11777 if (rodi >= 0) {
11778 len = pci_vpd_info_field_size(&vpd_data[rodi]);
11779
11780 rodi += PCI_VPD_INFO_FLD_HDR_SIZE;
11781
11782 if (len < 32 && (len + rodi) <= BNX2X_VPD_LEN) {
11783 memcpy(bp->fw_ver, &vpd_data[rodi], len);
11784 bp->fw_ver[len] = ' ';
11785 }
11786 }
Barak Witkowskifcdf95c2011-12-14 00:14:53 +000011787 kfree(vpd_extended_data);
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000011788 return;
11789 }
11790out_not_found:
Barak Witkowskifcdf95c2011-12-14 00:14:53 +000011791 kfree(vpd_extended_data);
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000011792 return;
11793}
11794
Bill Pemberton0329aba2012-12-03 09:24:24 -050011795static void bnx2x_set_modes_bitmap(struct bnx2x *bp)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011796{
11797 u32 flags = 0;
11798
11799 if (CHIP_REV_IS_FPGA(bp))
11800 SET_FLAGS(flags, MODE_FPGA);
11801 else if (CHIP_REV_IS_EMUL(bp))
11802 SET_FLAGS(flags, MODE_EMUL);
11803 else
11804 SET_FLAGS(flags, MODE_ASIC);
11805
11806 if (CHIP_MODE_IS_4_PORT(bp))
11807 SET_FLAGS(flags, MODE_PORT4);
11808 else
11809 SET_FLAGS(flags, MODE_PORT2);
11810
11811 if (CHIP_IS_E2(bp))
11812 SET_FLAGS(flags, MODE_E2);
11813 else if (CHIP_IS_E3(bp)) {
11814 SET_FLAGS(flags, MODE_E3);
11815 if (CHIP_REV(bp) == CHIP_REV_Ax)
11816 SET_FLAGS(flags, MODE_E3_A0);
Ariel Elior6383c0b2011-07-14 08:31:57 +000011817 else /*if (CHIP_REV(bp) == CHIP_REV_Bx)*/
11818 SET_FLAGS(flags, MODE_E3_B0 | MODE_COS3);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011819 }
11820
11821 if (IS_MF(bp)) {
11822 SET_FLAGS(flags, MODE_MF);
11823 switch (bp->mf_mode) {
11824 case MULTI_FUNCTION_SD:
11825 SET_FLAGS(flags, MODE_MF_SD);
11826 break;
11827 case MULTI_FUNCTION_SI:
11828 SET_FLAGS(flags, MODE_MF_SI);
11829 break;
Barak Witkowskia3348722012-04-23 03:04:46 +000011830 case MULTI_FUNCTION_AFEX:
11831 SET_FLAGS(flags, MODE_MF_AFEX);
11832 break;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011833 }
11834 } else
11835 SET_FLAGS(flags, MODE_SF);
11836
11837#if defined(__LITTLE_ENDIAN)
11838 SET_FLAGS(flags, MODE_LITTLE_ENDIAN);
11839#else /*(__BIG_ENDIAN)*/
11840 SET_FLAGS(flags, MODE_BIG_ENDIAN);
11841#endif
11842 INIT_MODE_FLAGS(bp) = flags;
11843}
11844
Bill Pemberton0329aba2012-12-03 09:24:24 -050011845static int bnx2x_init_bp(struct bnx2x *bp)
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011846{
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000011847 int func;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011848 int rc;
11849
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011850 mutex_init(&bp->port.phy_mutex);
Eilon Greensteinc4ff7cb2009-10-15 00:18:27 -070011851 mutex_init(&bp->fw_mb_mutex);
Yuval Mintz42f82772014-03-23 18:12:23 +020011852 mutex_init(&bp->drv_info_mutex);
11853 bp->drv_info_mng_owner = false;
David S. Millerbb7e95c2010-07-27 21:01:35 -070011854 spin_lock_init(&bp->stats_lock);
Dmitry Kravkov507393e2013-08-13 02:24:59 +030011855 sema_init(&bp->stats_sema, 1);
Merav Sicron55c11942012-11-07 00:45:48 +000011856
Eilon Greenstein1cf167f2009-01-14 21:22:18 -080011857 INIT_DELAYED_WORK(&bp->sp_task, bnx2x_sp_task);
Ariel Elior7be08a72011-07-14 08:31:19 +000011858 INIT_DELAYED_WORK(&bp->sp_rtnl_task, bnx2x_sp_rtnl_task);
Yaniv Rosner3deb8162011-06-14 01:34:33 +000011859 INIT_DELAYED_WORK(&bp->period_task, bnx2x_period_task);
Yuval Mintz370d4a22014-03-23 18:12:24 +020011860 INIT_DELAYED_WORK(&bp->iov_task, bnx2x_iov_task);
Ariel Elior1ab44342013-01-01 05:22:23 +000011861 if (IS_PF(bp)) {
11862 rc = bnx2x_get_hwinfo(bp);
11863 if (rc)
11864 return rc;
11865 } else {
Ariel Eliore09b74d2013-05-27 04:08:26 +000011866 eth_zero_addr(bp->dev->dev_addr);
Ariel Elior1ab44342013-01-01 05:22:23 +000011867 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011868
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011869 bnx2x_set_modes_bitmap(bp);
11870
11871 rc = bnx2x_alloc_mem_bp(bp);
11872 if (rc)
11873 return rc;
Dmitry Kravkov523224a2010-10-06 03:23:26 +000011874
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000011875 bnx2x_read_fwinfo(bp);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000011876
11877 func = BP_FUNC(bp);
11878
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011879 /* need to reset chip if undi was active */
Ariel Elior1ab44342013-01-01 05:22:23 +000011880 if (IS_PF(bp) && !BP_NOMCP(bp)) {
Yuval Mintz452427b2012-03-26 20:47:07 +000011881 /* init fw_seq */
11882 bp->fw_seq =
11883 SHMEM_RD(bp, func_mb[BP_FW_MB_IDX(bp)].drv_mb_header) &
11884 DRV_MSG_SEQ_NUMBER_MASK;
11885 BNX2X_DEV_INFO("fw_seq 0x%08x\n", bp->fw_seq);
11886
Yuval Mintz91ebb922013-12-26 09:57:07 +020011887 rc = bnx2x_prev_unload(bp);
11888 if (rc) {
11889 bnx2x_free_mem_bp(bp);
11890 return rc;
11891 }
Yuval Mintz452427b2012-03-26 20:47:07 +000011892 }
11893
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011894 if (CHIP_REV_IS_FPGA(bp))
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000011895 dev_err(&bp->pdev->dev, "FPGA detected\n");
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011896
11897 if (BP_NOMCP(bp) && (func == 0))
Merav Sicron51c1a582012-03-18 10:33:38 +000011898 dev_err(&bp->pdev->dev, "MCP disabled, must load devices in order!\n");
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011899
Dmitry Kravkov614c76d2011-11-28 12:31:49 +000011900 bp->disable_tpa = disable_tpa;
Barak Witkowskia3348722012-04-23 03:04:46 +000011901 bp->disable_tpa |= IS_MF_STORAGE_SD(bp) || IS_MF_FCOE_AFEX(bp);
Michal Schmidt94d9de32014-02-25 16:04:26 +010011902 /* Reduce memory usage in kdump environment by disabling TPA */
11903 bp->disable_tpa |= reset_devices;
Dmitry Kravkov614c76d2011-11-28 12:31:49 +000011904
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -070011905 /* Set TPA flags */
Dmitry Kravkov614c76d2011-11-28 12:31:49 +000011906 if (bp->disable_tpa) {
Dmitry Kravkov621b4d62012-02-20 09:59:08 +000011907 bp->flags &= ~(TPA_ENABLE_FLAG | GRO_ENABLE_FLAG);
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -070011908 bp->dev->features &= ~NETIF_F_LRO;
11909 } else {
Dmitry Kravkov621b4d62012-02-20 09:59:08 +000011910 bp->flags |= (TPA_ENABLE_FLAG | GRO_ENABLE_FLAG);
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -070011911 bp->dev->features |= NETIF_F_LRO;
11912 }
11913
Eilon Greensteina18f5122009-08-12 08:23:26 +000011914 if (CHIP_IS_E1(bp))
11915 bp->dropless_fc = 0;
11916 else
Yuval Mintz79642112012-12-02 04:05:50 +000011917 bp->dropless_fc = dropless_fc | bnx2x_get_dropless_info(bp);
Eilon Greensteina18f5122009-08-12 08:23:26 +000011918
Eilon Greenstein8d5726c2009-02-12 08:37:19 +000011919 bp->mrrs = mrrs;
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -070011920
Barak Witkowskia3348722012-04-23 03:04:46 +000011921 bp->tx_ring_size = IS_MF_FCOE_AFEX(bp) ? 0 : MAX_TX_AVAIL;
Ariel Elior1ab44342013-01-01 05:22:23 +000011922 if (IS_VF(bp))
11923 bp->rx_ring_size = MAX_RX_AVAIL;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011924
Eilon Greenstein7d323bf2009-11-09 06:09:35 +000011925 /* make sure that the numbers are in the right granularity */
Dmitry Kravkov523224a2010-10-06 03:23:26 +000011926 bp->tx_ticks = (50 / BNX2X_BTR) * BNX2X_BTR;
11927 bp->rx_ticks = (25 / BNX2X_BTR) * BNX2X_BTR;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011928
Michal Schmidtfc543632012-02-14 09:05:46 +000011929 bp->current_interval = CHIP_REV_IS_SLOW(bp) ? 5*HZ : HZ;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011930
11931 init_timer(&bp->timer);
11932 bp->timer.expires = jiffies + bp->current_interval;
11933 bp->timer.data = (unsigned long) bp;
11934 bp->timer.function = bnx2x_timer;
11935
Barak Witkowski0370cf92012-12-02 04:05:55 +000011936 if (SHMEM2_HAS(bp, dcbx_lldp_params_offset) &&
11937 SHMEM2_HAS(bp, dcbx_lldp_dcbx_stat_offset) &&
11938 SHMEM2_RD(bp, dcbx_lldp_params_offset) &&
11939 SHMEM2_RD(bp, dcbx_lldp_dcbx_stat_offset)) {
11940 bnx2x_dcbx_set_state(bp, true, BNX2X_DCBX_ENABLED_ON_NEG_ON);
11941 bnx2x_dcbx_init_params(bp);
11942 } else {
11943 bnx2x_dcbx_set_state(bp, false, BNX2X_DCBX_ENABLED_OFF);
11944 }
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +000011945
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011946 if (CHIP_IS_E1x(bp))
11947 bp->cnic_base_cl_id = FP_SB_MAX_E1x;
11948 else
11949 bp->cnic_base_cl_id = FP_SB_MAX_E2;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011950
Ariel Elior6383c0b2011-07-14 08:31:57 +000011951 /* multiple tx priority */
Ariel Elior1ab44342013-01-01 05:22:23 +000011952 if (IS_VF(bp))
11953 bp->max_cos = 1;
11954 else if (CHIP_IS_E1x(bp))
Ariel Elior6383c0b2011-07-14 08:31:57 +000011955 bp->max_cos = BNX2X_MULTI_TX_COS_E1X;
Ariel Elior1ab44342013-01-01 05:22:23 +000011956 else if (CHIP_IS_E2(bp) || CHIP_IS_E3A0(bp))
Ariel Elior6383c0b2011-07-14 08:31:57 +000011957 bp->max_cos = BNX2X_MULTI_TX_COS_E2_E3A0;
Ariel Elior1ab44342013-01-01 05:22:23 +000011958 else if (CHIP_IS_E3B0(bp))
Ariel Elior6383c0b2011-07-14 08:31:57 +000011959 bp->max_cos = BNX2X_MULTI_TX_COS_E3B0;
Ariel Elior1ab44342013-01-01 05:22:23 +000011960 else
11961 BNX2X_ERR("unknown chip %x revision %x\n",
11962 CHIP_NUM(bp), CHIP_REV(bp));
11963 BNX2X_DEV_INFO("set bp->max_cos to %d\n", bp->max_cos);
Ariel Elior6383c0b2011-07-14 08:31:57 +000011964
Merav Sicron55c11942012-11-07 00:45:48 +000011965 /* We need at least one default status block for slow-path events,
11966 * second status block for the L2 queue, and a third status block for
Yuval Mintz16a5fd92013-06-02 00:06:18 +000011967 * CNIC if supported.
Merav Sicron55c11942012-11-07 00:45:48 +000011968 */
Ariel Elior60cad4e2013-09-04 14:09:22 +030011969 if (IS_VF(bp))
11970 bp->min_msix_vec_cnt = 1;
11971 else if (CNIC_SUPPORT(bp))
Merav Sicron55c11942012-11-07 00:45:48 +000011972 bp->min_msix_vec_cnt = 3;
Ariel Elior60cad4e2013-09-04 14:09:22 +030011973 else /* PF w/o cnic */
Merav Sicron55c11942012-11-07 00:45:48 +000011974 bp->min_msix_vec_cnt = 2;
11975 BNX2X_DEV_INFO("bp->min_msix_vec_cnt %d", bp->min_msix_vec_cnt);
11976
Michal Schmidt5bb680d2013-07-01 17:23:06 +020011977 bp->dump_preset_idx = 1;
11978
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011979 return rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011980}
11981
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +000011982/****************************************************************************
11983* General service functions
11984****************************************************************************/
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011985
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011986/*
11987 * net_device service functions
11988 */
11989
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -070011990/* called with rtnl_lock */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011991static int bnx2x_open(struct net_device *dev)
11992{
11993 struct bnx2x *bp = netdev_priv(dev);
Ariel Elior8395be52013-01-01 05:22:44 +000011994 int rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011995
Mintz Yuval1355b702012-02-15 02:10:22 +000011996 bp->stats_init = true;
11997
Eilon Greenstein6eccabb2009-01-22 03:37:48 +000011998 netif_carrier_off(dev);
11999
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012000 bnx2x_set_power_state(bp, PCI_D0);
12001
Ariel Eliorad5afc82013-01-01 05:22:26 +000012002 /* If parity had happen during the unload, then attentions
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +000012003 * and/or RECOVERY_IN_PROGRES may still be set. In this case we
12004 * want the first function loaded on the current engine to
12005 * complete the recovery.
Ariel Eliorad5afc82013-01-01 05:22:26 +000012006 * Parity recovery is only relevant for PF driver.
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +000012007 */
Ariel Eliorad5afc82013-01-01 05:22:26 +000012008 if (IS_PF(bp)) {
Yuval Mintz1a6974b2013-10-20 16:51:27 +020012009 int other_engine = BP_PATH(bp) ? 0 : 1;
12010 bool other_load_status, load_status;
12011 bool global = false;
12012
Ariel Eliorad5afc82013-01-01 05:22:26 +000012013 other_load_status = bnx2x_get_load_status(bp, other_engine);
12014 load_status = bnx2x_get_load_status(bp, BP_PATH(bp));
12015 if (!bnx2x_reset_is_done(bp, BP_PATH(bp)) ||
12016 bnx2x_chk_parity_attn(bp, &global, true)) {
12017 do {
12018 /* If there are attentions and they are in a
12019 * global blocks, set the GLOBAL_RESET bit
12020 * regardless whether it will be this function
12021 * that will complete the recovery or not.
12022 */
12023 if (global)
12024 bnx2x_set_reset_global(bp);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +000012025
Ariel Eliorad5afc82013-01-01 05:22:26 +000012026 /* Only the first function on the current
12027 * engine should try to recover in open. In case
12028 * of attentions in global blocks only the first
12029 * in the chip should try to recover.
12030 */
12031 if ((!load_status &&
12032 (!global || !other_load_status)) &&
12033 bnx2x_trylock_leader_lock(bp) &&
12034 !bnx2x_leader_reset(bp)) {
12035 netdev_info(bp->dev,
12036 "Recovered in open\n");
12037 break;
12038 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000012039
Ariel Eliorad5afc82013-01-01 05:22:26 +000012040 /* recovery has failed... */
12041 bnx2x_set_power_state(bp, PCI_D3hot);
12042 bp->recovery_state = BNX2X_RECOVERY_FAILED;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000012043
Ariel Eliorad5afc82013-01-01 05:22:26 +000012044 BNX2X_ERR("Recovery flow hasn't been properly completed yet. Try again later.\n"
12045 "If you still see this message after a few retries then power cycle is required.\n");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000012046
Ariel Eliorad5afc82013-01-01 05:22:26 +000012047 return -EAGAIN;
12048 } while (0);
12049 }
12050 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000012051
12052 bp->recovery_state = BNX2X_RECOVERY_DONE;
Ariel Elior8395be52013-01-01 05:22:44 +000012053 rc = bnx2x_nic_load(bp, LOAD_OPEN);
12054 if (rc)
12055 return rc;
Ariel Elior9a8130b2013-09-28 08:46:09 +030012056 return 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012057}
12058
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -070012059/* called with rtnl_lock */
Michal Schmidt56ad3152012-02-16 02:38:48 +000012060static int bnx2x_close(struct net_device *dev)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012061{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012062 struct bnx2x *bp = netdev_priv(dev);
12063
12064 /* Unload the driver, release IRQs */
Yuval Mintz5d07d862012-09-13 02:56:21 +000012065 bnx2x_nic_unload(bp, UNLOAD_CLOSE, false);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +000012066
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012067 return 0;
12068}
12069
Eric Dumazet1191cb82012-04-27 21:39:21 +000012070static int bnx2x_init_mcast_macs_list(struct bnx2x *bp,
12071 struct bnx2x_mcast_ramrod_params *p)
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080012072{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012073 int mc_count = netdev_mc_count(bp->dev);
12074 struct bnx2x_mcast_list_elem *mc_mac =
Joe Perchescd2b0382014-02-20 13:25:51 -080012075 kcalloc(mc_count, sizeof(*mc_mac), GFP_ATOMIC);
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080012076 struct netdev_hw_addr *ha;
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080012077
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012078 if (!mc_mac)
12079 return -ENOMEM;
12080
12081 INIT_LIST_HEAD(&p->mcast_list);
12082
12083 netdev_for_each_mc_addr(ha, bp->dev) {
12084 mc_mac->mac = bnx2x_mc_addr(ha);
12085 list_add_tail(&mc_mac->link, &p->mcast_list);
12086 mc_mac++;
12087 }
12088
12089 p->mcast_list_len = mc_count;
12090
12091 return 0;
12092}
12093
Eric Dumazet1191cb82012-04-27 21:39:21 +000012094static void bnx2x_free_mcast_macs_list(
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012095 struct bnx2x_mcast_ramrod_params *p)
12096{
12097 struct bnx2x_mcast_list_elem *mc_mac =
12098 list_first_entry(&p->mcast_list, struct bnx2x_mcast_list_elem,
12099 link);
12100
12101 WARN_ON(!mc_mac);
12102 kfree(mc_mac);
12103}
12104
12105/**
12106 * bnx2x_set_uc_list - configure a new unicast MACs list.
12107 *
12108 * @bp: driver handle
12109 *
12110 * We will use zero (0) as a MAC type for these MACs.
12111 */
Eric Dumazet1191cb82012-04-27 21:39:21 +000012112static int bnx2x_set_uc_list(struct bnx2x *bp)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012113{
12114 int rc;
12115 struct net_device *dev = bp->dev;
12116 struct netdev_hw_addr *ha;
Barak Witkowski15192a82012-06-19 07:48:28 +000012117 struct bnx2x_vlan_mac_obj *mac_obj = &bp->sp_objs->mac_obj;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012118 unsigned long ramrod_flags = 0;
12119
12120 /* First schedule a cleanup up of old configuration */
12121 rc = bnx2x_del_all_macs(bp, mac_obj, BNX2X_UC_LIST_MAC, false);
12122 if (rc < 0) {
12123 BNX2X_ERR("Failed to schedule DELETE operations: %d\n", rc);
12124 return rc;
12125 }
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080012126
12127 netdev_for_each_uc_addr(ha, dev) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012128 rc = bnx2x_set_mac_one(bp, bnx2x_uc_addr(ha), mac_obj, true,
12129 BNX2X_UC_LIST_MAC, &ramrod_flags);
Yuval Mintz7b5342d2012-09-11 04:34:14 +000012130 if (rc == -EEXIST) {
12131 DP(BNX2X_MSG_SP,
12132 "Failed to schedule ADD operations: %d\n", rc);
12133 /* do not treat adding same MAC as error */
12134 rc = 0;
12135
12136 } else if (rc < 0) {
12137
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012138 BNX2X_ERR("Failed to schedule ADD operations: %d\n",
12139 rc);
12140 return rc;
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080012141 }
12142 }
12143
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012144 /* Execute the pending commands */
12145 __set_bit(RAMROD_CONT, &ramrod_flags);
12146 return bnx2x_set_mac_one(bp, NULL, mac_obj, false /* don't care */,
12147 BNX2X_UC_LIST_MAC, &ramrod_flags);
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080012148}
12149
Eric Dumazet1191cb82012-04-27 21:39:21 +000012150static int bnx2x_set_mc_list(struct bnx2x *bp)
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080012151{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012152 struct net_device *dev = bp->dev;
Yuval Mintz3b603062012-03-18 10:33:39 +000012153 struct bnx2x_mcast_ramrod_params rparam = {NULL};
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012154 int rc = 0;
12155
12156 rparam.mcast_obj = &bp->mcast_obj;
12157
12158 /* first, clear all configured multicast MACs */
12159 rc = bnx2x_config_mcast(bp, &rparam, BNX2X_MCAST_CMD_DEL);
12160 if (rc < 0) {
Merav Sicron51c1a582012-03-18 10:33:38 +000012161 BNX2X_ERR("Failed to clear multicast configuration: %d\n", rc);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012162 return rc;
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080012163 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012164
12165 /* then, configure a new MACs list */
12166 if (netdev_mc_count(dev)) {
12167 rc = bnx2x_init_mcast_macs_list(bp, &rparam);
12168 if (rc) {
Merav Sicron51c1a582012-03-18 10:33:38 +000012169 BNX2X_ERR("Failed to create multicast MACs list: %d\n",
12170 rc);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012171 return rc;
12172 }
12173
12174 /* Now add the new MACs */
12175 rc = bnx2x_config_mcast(bp, &rparam,
12176 BNX2X_MCAST_CMD_ADD);
12177 if (rc < 0)
Merav Sicron51c1a582012-03-18 10:33:38 +000012178 BNX2X_ERR("Failed to set a new multicast configuration: %d\n",
12179 rc);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012180
12181 bnx2x_free_mcast_macs_list(&rparam);
12182 }
12183
12184 return rc;
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080012185}
12186
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012187/* If bp->state is OPEN, should be called with netif_addr_lock_bh() */
stephen hemmingera8f47eb2014-01-09 22:20:11 -080012188static void bnx2x_set_rx_mode(struct net_device *dev)
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012189{
12190 struct bnx2x *bp = netdev_priv(dev);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012191
12192 if (bp->state != BNX2X_STATE_OPEN) {
12193 DP(NETIF_MSG_IFUP, "state is %x, returning\n", bp->state);
12194 return;
Yuval Mintz8b09be52013-08-01 17:30:59 +030012195 } else {
12196 /* Schedule an SP task to handle rest of change */
Yuval Mintz230bb0f2014-02-12 18:19:56 +020012197 bnx2x_schedule_sp_rtnl(bp, BNX2X_SP_RTNL_RX_MODE,
12198 NETIF_MSG_IFUP);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012199 }
Yuval Mintz8b09be52013-08-01 17:30:59 +030012200}
12201
12202void bnx2x_set_rx_mode_inner(struct bnx2x *bp)
12203{
12204 u32 rx_mode = BNX2X_RX_MODE_NORMAL;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012205
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012206 DP(NETIF_MSG_IFUP, "dev->flags = %x\n", bp->dev->flags);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012207
Yuval Mintz8b09be52013-08-01 17:30:59 +030012208 netif_addr_lock_bh(bp->dev);
12209
12210 if (bp->dev->flags & IFF_PROMISC) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012211 rx_mode = BNX2X_RX_MODE_PROMISC;
Yuval Mintz8b09be52013-08-01 17:30:59 +030012212 } else if ((bp->dev->flags & IFF_ALLMULTI) ||
12213 ((netdev_mc_count(bp->dev) > BNX2X_MAX_MULTICAST) &&
12214 CHIP_IS_E1(bp))) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012215 rx_mode = BNX2X_RX_MODE_ALLMULTI;
Yuval Mintz8b09be52013-08-01 17:30:59 +030012216 } else {
Ariel Elior381ac162013-01-01 05:22:29 +000012217 if (IS_PF(bp)) {
12218 /* some multicasts */
12219 if (bnx2x_set_mc_list(bp) < 0)
12220 rx_mode = BNX2X_RX_MODE_ALLMULTI;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012221
Yuval Mintz8b09be52013-08-01 17:30:59 +030012222 /* release bh lock, as bnx2x_set_uc_list might sleep */
12223 netif_addr_unlock_bh(bp->dev);
Ariel Elior381ac162013-01-01 05:22:29 +000012224 if (bnx2x_set_uc_list(bp) < 0)
12225 rx_mode = BNX2X_RX_MODE_PROMISC;
Yuval Mintz8b09be52013-08-01 17:30:59 +030012226 netif_addr_lock_bh(bp->dev);
Ariel Elior381ac162013-01-01 05:22:29 +000012227 } else {
12228 /* configuring mcast to a vf involves sleeping (when we
Yuval Mintz8b09be52013-08-01 17:30:59 +030012229 * wait for the pf's response).
Ariel Elior381ac162013-01-01 05:22:29 +000012230 */
Yuval Mintz230bb0f2014-02-12 18:19:56 +020012231 bnx2x_schedule_sp_rtnl(bp,
12232 BNX2X_SP_RTNL_VFPF_MCAST, 0);
Ariel Elior381ac162013-01-01 05:22:29 +000012233 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012234 }
12235
12236 bp->rx_mode = rx_mode;
Dmitry Kravkov614c76d2011-11-28 12:31:49 +000012237 /* handle ISCSI SD mode */
12238 if (IS_MF_ISCSI_SD(bp))
12239 bp->rx_mode = BNX2X_RX_MODE_NONE;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012240
12241 /* Schedule the rx_mode command */
12242 if (test_bit(BNX2X_FILTER_RX_MODE_PENDING, &bp->sp_state)) {
12243 set_bit(BNX2X_FILTER_RX_MODE_SCHED, &bp->sp_state);
Yuval Mintz8b09be52013-08-01 17:30:59 +030012244 netif_addr_unlock_bh(bp->dev);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012245 return;
12246 }
12247
Ariel Elior381ac162013-01-01 05:22:29 +000012248 if (IS_PF(bp)) {
12249 bnx2x_set_storm_rx_mode(bp);
Yuval Mintz8b09be52013-08-01 17:30:59 +030012250 netif_addr_unlock_bh(bp->dev);
Ariel Elior381ac162013-01-01 05:22:29 +000012251 } else {
Yuval Mintz8b09be52013-08-01 17:30:59 +030012252 /* VF will need to request the PF to make this change, and so
12253 * the VF needs to release the bottom-half lock prior to the
12254 * request (as it will likely require sleep on the VF side)
Ariel Elior381ac162013-01-01 05:22:29 +000012255 */
Yuval Mintz8b09be52013-08-01 17:30:59 +030012256 netif_addr_unlock_bh(bp->dev);
12257 bnx2x_vfpf_storm_rx_mode(bp);
Ariel Elior381ac162013-01-01 05:22:29 +000012258 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012259}
12260
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070012261/* called with rtnl_lock */
Eilon Greenstein01cd4522009-08-12 08:23:08 +000012262static int bnx2x_mdio_read(struct net_device *netdev, int prtad,
12263 int devad, u16 addr)
12264{
12265 struct bnx2x *bp = netdev_priv(netdev);
12266 u16 value;
12267 int rc;
Eilon Greenstein01cd4522009-08-12 08:23:08 +000012268
12269 DP(NETIF_MSG_LINK, "mdio_read: prtad 0x%x, devad 0x%x, addr 0x%x\n",
12270 prtad, devad, addr);
12271
Eilon Greenstein01cd4522009-08-12 08:23:08 +000012272 /* The HW expects different devad if CL22 is used */
12273 devad = (devad == MDIO_DEVAD_NONE) ? DEFAULT_PHY_DEV_ADDR : devad;
12274
12275 bnx2x_acquire_phy_lock(bp);
Yaniv Rosnere10bc842010-09-07 11:40:50 +000012276 rc = bnx2x_phy_read(&bp->link_params, prtad, devad, addr, &value);
Eilon Greenstein01cd4522009-08-12 08:23:08 +000012277 bnx2x_release_phy_lock(bp);
12278 DP(NETIF_MSG_LINK, "mdio_read_val 0x%x rc = 0x%x\n", value, rc);
12279
12280 if (!rc)
12281 rc = value;
12282 return rc;
12283}
12284
12285/* called with rtnl_lock */
12286static int bnx2x_mdio_write(struct net_device *netdev, int prtad, int devad,
12287 u16 addr, u16 value)
12288{
12289 struct bnx2x *bp = netdev_priv(netdev);
Eilon Greenstein01cd4522009-08-12 08:23:08 +000012290 int rc;
12291
Merav Sicron51c1a582012-03-18 10:33:38 +000012292 DP(NETIF_MSG_LINK,
12293 "mdio_write: prtad 0x%x, devad 0x%x, addr 0x%x, value 0x%x\n",
12294 prtad, devad, addr, value);
Eilon Greenstein01cd4522009-08-12 08:23:08 +000012295
Eilon Greenstein01cd4522009-08-12 08:23:08 +000012296 /* The HW expects different devad if CL22 is used */
12297 devad = (devad == MDIO_DEVAD_NONE) ? DEFAULT_PHY_DEV_ADDR : devad;
12298
12299 bnx2x_acquire_phy_lock(bp);
Yaniv Rosnere10bc842010-09-07 11:40:50 +000012300 rc = bnx2x_phy_write(&bp->link_params, prtad, devad, addr, value);
Eilon Greenstein01cd4522009-08-12 08:23:08 +000012301 bnx2x_release_phy_lock(bp);
12302 return rc;
12303}
12304
12305/* called with rtnl_lock */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012306static int bnx2x_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
12307{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012308 struct bnx2x *bp = netdev_priv(dev);
Eilon Greenstein01cd4522009-08-12 08:23:08 +000012309 struct mii_ioctl_data *mdio = if_mii(ifr);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012310
Eilon Greenstein01cd4522009-08-12 08:23:08 +000012311 DP(NETIF_MSG_LINK, "ioctl: phy id 0x%x, reg 0x%x, val_in 0x%x\n",
12312 mdio->phy_id, mdio->reg_num, mdio->val_in);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012313
Eilon Greenstein01cd4522009-08-12 08:23:08 +000012314 if (!netif_running(dev))
12315 return -EAGAIN;
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070012316
Eilon Greenstein01cd4522009-08-12 08:23:08 +000012317 return mdio_mii_ioctl(&bp->mdio, mdio, cmd);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012318}
12319
Alexey Dobriyan257ddbd2010-01-27 10:17:41 +000012320#ifdef CONFIG_NET_POLL_CONTROLLER
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012321static void poll_bnx2x(struct net_device *dev)
12322{
12323 struct bnx2x *bp = netdev_priv(dev);
Merav Sicron14a15d62012-08-27 03:26:20 +000012324 int i;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012325
Merav Sicron14a15d62012-08-27 03:26:20 +000012326 for_each_eth_queue(bp, i) {
12327 struct bnx2x_fastpath *fp = &bp->fp[i];
12328 napi_schedule(&bnx2x_fp(bp, fp->index, napi));
12329 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012330}
12331#endif
12332
Dmitry Kravkov614c76d2011-11-28 12:31:49 +000012333static int bnx2x_validate_addr(struct net_device *dev)
12334{
12335 struct bnx2x *bp = netdev_priv(dev);
12336
Ariel Eliore09b74d2013-05-27 04:08:26 +000012337 /* query the bulletin board for mac address configured by the PF */
12338 if (IS_VF(bp))
12339 bnx2x_sample_bulletin(bp);
12340
Merav Sicron51c1a582012-03-18 10:33:38 +000012341 if (!bnx2x_is_valid_ether_addr(bp, dev->dev_addr)) {
12342 BNX2X_ERR("Non-valid Ethernet address\n");
Dmitry Kravkov614c76d2011-11-28 12:31:49 +000012343 return -EADDRNOTAVAIL;
Merav Sicron51c1a582012-03-18 10:33:38 +000012344 }
Dmitry Kravkov614c76d2011-11-28 12:31:49 +000012345 return 0;
12346}
12347
Yuval Mintz3d7d5622013-10-09 16:06:28 +020012348static int bnx2x_get_phys_port_id(struct net_device *netdev,
12349 struct netdev_phys_port_id *ppid)
12350{
12351 struct bnx2x *bp = netdev_priv(netdev);
12352
12353 if (!(bp->flags & HAS_PHYS_PORT_ID))
12354 return -EOPNOTSUPP;
12355
12356 ppid->id_len = sizeof(bp->phys_port_id);
12357 memcpy(ppid->id, bp->phys_port_id, ppid->id_len);
12358
12359 return 0;
12360}
12361
Stephen Hemmingerc64213c2008-11-21 17:36:04 -080012362static const struct net_device_ops bnx2x_netdev_ops = {
12363 .ndo_open = bnx2x_open,
12364 .ndo_stop = bnx2x_close,
12365 .ndo_start_xmit = bnx2x_start_xmit,
Vladislav Zolotarov8307fa32010-12-13 05:44:09 +000012366 .ndo_select_queue = bnx2x_select_queue,
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080012367 .ndo_set_rx_mode = bnx2x_set_rx_mode,
Stephen Hemmingerc64213c2008-11-21 17:36:04 -080012368 .ndo_set_mac_address = bnx2x_change_mac_addr,
Dmitry Kravkov614c76d2011-11-28 12:31:49 +000012369 .ndo_validate_addr = bnx2x_validate_addr,
Stephen Hemmingerc64213c2008-11-21 17:36:04 -080012370 .ndo_do_ioctl = bnx2x_ioctl,
12371 .ndo_change_mtu = bnx2x_change_mtu,
Michał Mirosław66371c42011-04-12 09:38:23 +000012372 .ndo_fix_features = bnx2x_fix_features,
12373 .ndo_set_features = bnx2x_set_features,
Stephen Hemmingerc64213c2008-11-21 17:36:04 -080012374 .ndo_tx_timeout = bnx2x_tx_timeout,
Alexey Dobriyan257ddbd2010-01-27 10:17:41 +000012375#ifdef CONFIG_NET_POLL_CONTROLLER
Stephen Hemmingerc64213c2008-11-21 17:36:04 -080012376 .ndo_poll_controller = poll_bnx2x,
12377#endif
Ariel Elior6383c0b2011-07-14 08:31:57 +000012378 .ndo_setup_tc = bnx2x_setup_tc,
Ariel Elior64112802013-01-07 00:50:23 +000012379#ifdef CONFIG_BNX2X_SRIOV
Ariel Eliorabc5a022013-01-01 05:22:43 +000012380 .ndo_set_vf_mac = bnx2x_set_vf_mac,
Yuval Mintz3cdeec22013-06-02 00:06:19 +000012381 .ndo_set_vf_vlan = bnx2x_set_vf_vlan,
Ariel Elior3ec9f9c2013-03-11 05:17:45 +000012382 .ndo_get_vf_config = bnx2x_get_vf_config,
Ariel Elior64112802013-01-07 00:50:23 +000012383#endif
Merav Sicron55c11942012-11-07 00:45:48 +000012384#ifdef NETDEV_FCOE_WWNN
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +000012385 .ndo_fcoe_get_wwn = bnx2x_fcoe_get_wwn,
12386#endif
Dmitry Kravkov8f20aa52013-06-19 01:36:04 +030012387
Cong Wange0d10952013-08-01 11:10:25 +080012388#ifdef CONFIG_NET_RX_BUSY_POLL
Eliezer Tamir8b80cda2013-07-10 17:13:26 +030012389 .ndo_busy_poll = bnx2x_low_latency_recv,
Dmitry Kravkov8f20aa52013-06-19 01:36:04 +030012390#endif
Yuval Mintz3d7d5622013-10-09 16:06:28 +020012391 .ndo_get_phys_port_id = bnx2x_get_phys_port_id,
Dmitry Kravkov6495d152014-06-26 14:31:04 +030012392 .ndo_set_vf_link_state = bnx2x_set_vf_link_state,
Stephen Hemmingerc64213c2008-11-21 17:36:04 -080012393};
12394
Eric Dumazet1191cb82012-04-27 21:39:21 +000012395static int bnx2x_set_coherency_mask(struct bnx2x *bp)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012396{
12397 struct device *dev = &bp->pdev->dev;
12398
Linus Torvalds8ceafbf2013-11-14 07:55:21 +090012399 if (dma_set_mask_and_coherent(dev, DMA_BIT_MASK(64)) != 0 &&
12400 dma_set_mask_and_coherent(dev, DMA_BIT_MASK(32)) != 0) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012401 dev_err(dev, "System does not support DMA, aborting\n");
12402 return -EIO;
12403 }
12404
12405 return 0;
12406}
12407
Yuval Mintz33d8e6a2013-12-26 09:57:08 +020012408static void bnx2x_disable_pcie_error_reporting(struct bnx2x *bp)
12409{
12410 if (bp->flags & AER_ENABLED) {
12411 pci_disable_pcie_error_reporting(bp->pdev);
12412 bp->flags &= ~AER_ENABLED;
12413 }
12414}
12415
Ariel Elior1ab44342013-01-01 05:22:23 +000012416static int bnx2x_init_dev(struct bnx2x *bp, struct pci_dev *pdev,
12417 struct net_device *dev, unsigned long board_type)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012418{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012419 int rc;
Ariel Eliorc22610d02012-01-26 06:01:47 +000012420 u32 pci_cfg_dword;
Ariel Elior65087cf2012-01-23 07:31:55 +000012421 bool chip_is_e1x = (board_type == BCM57710 ||
12422 board_type == BCM57711 ||
12423 board_type == BCM57711E);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012424
12425 SET_NETDEV_DEV(dev, &pdev->dev);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012426
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012427 bp->dev = dev;
12428 bp->pdev = pdev;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012429
12430 rc = pci_enable_device(pdev);
12431 if (rc) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000012432 dev_err(&bp->pdev->dev,
12433 "Cannot enable PCI device, aborting\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012434 goto err_out;
12435 }
12436
12437 if (!(pci_resource_flags(pdev, 0) & IORESOURCE_MEM)) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000012438 dev_err(&bp->pdev->dev,
12439 "Cannot find PCI device base address, aborting\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012440 rc = -ENODEV;
12441 goto err_out_disable;
12442 }
12443
Ariel Elior1ab44342013-01-01 05:22:23 +000012444 if (IS_PF(bp) && !(pci_resource_flags(pdev, 2) & IORESOURCE_MEM)) {
12445 dev_err(&bp->pdev->dev, "Cannot find second PCI device base address, aborting\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012446 rc = -ENODEV;
12447 goto err_out_disable;
12448 }
12449
Yaniv Rosner092a5fc2012-12-02 23:56:49 +000012450 pci_read_config_dword(pdev, PCICFG_REVISION_ID_OFFSET, &pci_cfg_dword);
12451 if ((pci_cfg_dword & PCICFG_REVESION_ID_MASK) ==
12452 PCICFG_REVESION_ID_ERROR_VAL) {
12453 pr_err("PCI device error, probably due to fan failure, aborting\n");
12454 rc = -ENODEV;
12455 goto err_out_disable;
12456 }
12457
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012458 if (atomic_read(&pdev->enable_cnt) == 1) {
12459 rc = pci_request_regions(pdev, DRV_MODULE_NAME);
12460 if (rc) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000012461 dev_err(&bp->pdev->dev,
12462 "Cannot obtain PCI resources, aborting\n");
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012463 goto err_out_disable;
12464 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012465
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012466 pci_set_master(pdev);
12467 pci_save_state(pdev);
12468 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012469
Ariel Elior1ab44342013-01-01 05:22:23 +000012470 if (IS_PF(bp)) {
Jon Mason29ed74c2013-09-11 11:22:39 -070012471 if (!pdev->pm_cap) {
Ariel Elior1ab44342013-01-01 05:22:23 +000012472 dev_err(&bp->pdev->dev,
12473 "Cannot find power management capability, aborting\n");
12474 rc = -EIO;
12475 goto err_out_release;
12476 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012477 }
12478
Jon Mason77c98e62011-06-27 07:45:12 +000012479 if (!pci_is_pcie(pdev)) {
Merav Sicron51c1a582012-03-18 10:33:38 +000012480 dev_err(&bp->pdev->dev, "Not PCI Express, aborting\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012481 rc = -EIO;
12482 goto err_out_release;
12483 }
12484
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012485 rc = bnx2x_set_coherency_mask(bp);
12486 if (rc)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012487 goto err_out_release;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012488
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012489 dev->mem_start = pci_resource_start(pdev, 0);
12490 dev->base_addr = dev->mem_start;
12491 dev->mem_end = pci_resource_end(pdev, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012492
12493 dev->irq = pdev->irq;
12494
Arjan van de Ven275f1652008-10-20 21:42:39 -070012495 bp->regview = pci_ioremap_bar(pdev, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012496 if (!bp->regview) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000012497 dev_err(&bp->pdev->dev,
12498 "Cannot map register space, aborting\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012499 rc = -ENOMEM;
12500 goto err_out_release;
12501 }
12502
Ariel Eliorc22610d02012-01-26 06:01:47 +000012503 /* In E1/E1H use pci device function given by kernel.
12504 * In E2/E3 read physical function from ME register since these chips
12505 * support Physical Device Assignment where kernel BDF maybe arbitrary
12506 * (depending on hypervisor).
12507 */
Yuval Mintz2de67432013-01-23 03:21:43 +000012508 if (chip_is_e1x) {
Ariel Eliorc22610d02012-01-26 06:01:47 +000012509 bp->pf_num = PCI_FUNC(pdev->devfn);
Yuval Mintz2de67432013-01-23 03:21:43 +000012510 } else {
12511 /* chip is E2/3*/
Ariel Eliorc22610d02012-01-26 06:01:47 +000012512 pci_read_config_dword(bp->pdev,
12513 PCICFG_ME_REGISTER, &pci_cfg_dword);
12514 bp->pf_num = (u8)((pci_cfg_dword & ME_REG_ABS_PF_NUM) >>
Yuval Mintz2de67432013-01-23 03:21:43 +000012515 ME_REG_ABS_PF_NUM_SHIFT);
Ariel Eliorc22610d02012-01-26 06:01:47 +000012516 }
Merav Sicron51c1a582012-03-18 10:33:38 +000012517 BNX2X_DEV_INFO("me reg PF num: %d\n", bp->pf_num);
Ariel Eliorc22610d02012-01-26 06:01:47 +000012518
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012519 /* clean indirect addresses */
12520 pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS,
12521 PCICFG_VENDOR_ID_OFFSET);
Yuval Mintz33d8e6a2013-12-26 09:57:08 +020012522
12523 /* AER (Advanced Error reporting) configuration */
12524 rc = pci_enable_pcie_error_reporting(pdev);
12525 if (!rc)
12526 bp->flags |= AER_ENABLED;
12527 else
12528 BNX2X_DEV_INFO("Failed To configure PCIe AER [%d]\n", rc);
12529
David S. Miller8decf862011-09-22 03:23:13 -040012530 /*
12531 * Clean the following indirect addresses for all functions since it
David S. Miller823dcd22011-08-20 10:39:12 -070012532 * is not used by the driver.
12533 */
Ariel Elior1ab44342013-01-01 05:22:23 +000012534 if (IS_PF(bp)) {
12535 REG_WR(bp, PXP2_REG_PGL_ADDR_88_F0, 0);
12536 REG_WR(bp, PXP2_REG_PGL_ADDR_8C_F0, 0);
12537 REG_WR(bp, PXP2_REG_PGL_ADDR_90_F0, 0);
12538 REG_WR(bp, PXP2_REG_PGL_ADDR_94_F0, 0);
David S. Miller8decf862011-09-22 03:23:13 -040012539
Ariel Elior1ab44342013-01-01 05:22:23 +000012540 if (chip_is_e1x) {
12541 REG_WR(bp, PXP2_REG_PGL_ADDR_88_F1, 0);
12542 REG_WR(bp, PXP2_REG_PGL_ADDR_8C_F1, 0);
12543 REG_WR(bp, PXP2_REG_PGL_ADDR_90_F1, 0);
12544 REG_WR(bp, PXP2_REG_PGL_ADDR_94_F1, 0);
12545 }
12546
12547 /* Enable internal target-read (in case we are probed after PF
12548 * FLR). Must be done prior to any BAR read access. Only for
12549 * 57712 and up
12550 */
12551 if (!chip_is_e1x)
12552 REG_WR(bp,
12553 PGLUE_B_REG_INTERNAL_PFID_ENABLE_TARGET_READ, 1);
David S. Miller8decf862011-09-22 03:23:13 -040012554 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012555
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012556 dev->watchdog_timeo = TX_TIMEOUT;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012557
Stephen Hemmingerc64213c2008-11-21 17:36:04 -080012558 dev->netdev_ops = &bnx2x_netdev_ops;
Ariel Elior005a07ba2013-03-11 05:17:42 +000012559 bnx2x_set_ethtool_ops(bp, dev);
Michał Mirosław66371c42011-04-12 09:38:23 +000012560
Jiri Pirko01789342011-08-16 06:29:00 +000012561 dev->priv_flags |= IFF_UNICAST_FLT;
12562
Michał Mirosław66371c42011-04-12 09:38:23 +000012563 dev->hw_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM |
Dmitry Kravkov621b4d62012-02-20 09:59:08 +000012564 NETIF_F_TSO | NETIF_F_TSO_ECN | NETIF_F_TSO6 |
12565 NETIF_F_RXCSUM | NETIF_F_LRO | NETIF_F_GRO |
Patrick McHardyf6469682013-04-19 02:04:27 +000012566 NETIF_F_RXHASH | NETIF_F_HW_VLAN_CTAG_TX;
Dmitry Kravkova848ade2013-03-18 06:51:03 +000012567 if (!CHIP_IS_E1x(bp)) {
Eric Dumazet117401e2013-10-19 11:42:58 -070012568 dev->hw_features |= NETIF_F_GSO_GRE | NETIF_F_GSO_UDP_TUNNEL |
Eric Dumazet2e3bd6a2013-10-20 20:47:31 -070012569 NETIF_F_GSO_IPIP | NETIF_F_GSO_SIT;
Dmitry Kravkova848ade2013-03-18 06:51:03 +000012570 dev->hw_enc_features =
12571 NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM | NETIF_F_SG |
12572 NETIF_F_TSO | NETIF_F_TSO_ECN | NETIF_F_TSO6 |
Eric Dumazet117401e2013-10-19 11:42:58 -070012573 NETIF_F_GSO_IPIP |
Eric Dumazet2e3bd6a2013-10-20 20:47:31 -070012574 NETIF_F_GSO_SIT |
Dmitry Kravkov65bc0cf2013-04-28 08:16:02 +000012575 NETIF_F_GSO_GRE | NETIF_F_GSO_UDP_TUNNEL;
Dmitry Kravkova848ade2013-03-18 06:51:03 +000012576 }
Michał Mirosław66371c42011-04-12 09:38:23 +000012577
12578 dev->vlan_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM |
12579 NETIF_F_TSO | NETIF_F_TSO_ECN | NETIF_F_TSO6 | NETIF_F_HIGHDMA;
12580
Patrick McHardyf6469682013-04-19 02:04:27 +000012581 dev->features |= dev->hw_features | NETIF_F_HW_VLAN_CTAG_RX;
Merav Sicronedd31472013-10-20 16:51:34 +020012582 dev->features |= NETIF_F_HIGHDMA;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012583
Mahesh Bandewar538dd2e2011-05-13 15:08:49 +000012584 /* Add Loopback capability to the device */
12585 dev->hw_features |= NETIF_F_LOOPBACK;
12586
Shmulik Ravid98507672011-02-28 12:19:55 -080012587#ifdef BCM_DCBNL
Shmulik Ravid785b9b12010-12-30 06:27:03 +000012588 dev->dcbnl_ops = &bnx2x_dcbnl_ops;
12589#endif
12590
Eilon Greenstein01cd4522009-08-12 08:23:08 +000012591 /* get_port_hwinfo() will set prtad and mmds properly */
12592 bp->mdio.prtad = MDIO_PRTAD_NONE;
12593 bp->mdio.mmds = 0;
12594 bp->mdio.mode_support = MDIO_SUPPORTS_C45 | MDIO_EMULATE_C22;
12595 bp->mdio.dev = dev;
12596 bp->mdio.mdio_read = bnx2x_mdio_read;
12597 bp->mdio.mdio_write = bnx2x_mdio_write;
12598
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012599 return 0;
12600
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012601err_out_release:
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012602 if (atomic_read(&pdev->enable_cnt) == 1)
12603 pci_release_regions(pdev);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012604
12605err_out_disable:
12606 pci_disable_device(pdev);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012607
12608err_out:
12609 return rc;
12610}
12611
Dmitry Kravkov6891dd22010-08-03 21:49:40 +000012612static int bnx2x_check_firmware(struct bnx2x *bp)
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012613{
Eilon Greenstein37f9ce62009-08-12 08:23:34 +000012614 const struct firmware *firmware = bp->firmware;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012615 struct bnx2x_fw_file_hdr *fw_hdr;
12616 struct bnx2x_fw_file_section *sections;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012617 u32 offset, len, num_ops;
Yuval Mintz86564c32013-01-23 03:21:50 +000012618 __be16 *ops_offsets;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012619 int i;
Eilon Greenstein37f9ce62009-08-12 08:23:34 +000012620 const u8 *fw_ver;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012621
Merav Sicron51c1a582012-03-18 10:33:38 +000012622 if (firmware->size < sizeof(struct bnx2x_fw_file_hdr)) {
12623 BNX2X_ERR("Wrong FW size\n");
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012624 return -EINVAL;
Merav Sicron51c1a582012-03-18 10:33:38 +000012625 }
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012626
12627 fw_hdr = (struct bnx2x_fw_file_hdr *)firmware->data;
12628 sections = (struct bnx2x_fw_file_section *)fw_hdr;
12629
12630 /* Make sure none of the offsets and sizes make us read beyond
12631 * the end of the firmware data */
12632 for (i = 0; i < sizeof(*fw_hdr) / sizeof(*sections); i++) {
12633 offset = be32_to_cpu(sections[i].offset);
12634 len = be32_to_cpu(sections[i].len);
12635 if (offset + len > firmware->size) {
Merav Sicron51c1a582012-03-18 10:33:38 +000012636 BNX2X_ERR("Section %d length is out of bounds\n", i);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012637 return -EINVAL;
12638 }
12639 }
12640
12641 /* Likewise for the init_ops offsets */
12642 offset = be32_to_cpu(fw_hdr->init_ops_offsets.offset);
Yuval Mintz86564c32013-01-23 03:21:50 +000012643 ops_offsets = (__force __be16 *)(firmware->data + offset);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012644 num_ops = be32_to_cpu(fw_hdr->init_ops.len) / sizeof(struct raw_op);
12645
12646 for (i = 0; i < be32_to_cpu(fw_hdr->init_ops_offsets.len) / 2; i++) {
12647 if (be16_to_cpu(ops_offsets[i]) > num_ops) {
Merav Sicron51c1a582012-03-18 10:33:38 +000012648 BNX2X_ERR("Section offset %d is out of bounds\n", i);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012649 return -EINVAL;
12650 }
12651 }
12652
12653 /* Check FW version */
12654 offset = be32_to_cpu(fw_hdr->fw_version.offset);
12655 fw_ver = firmware->data + offset;
12656 if ((fw_ver[0] != BCM_5710_FW_MAJOR_VERSION) ||
12657 (fw_ver[1] != BCM_5710_FW_MINOR_VERSION) ||
12658 (fw_ver[2] != BCM_5710_FW_REVISION_VERSION) ||
12659 (fw_ver[3] != BCM_5710_FW_ENGINEERING_VERSION)) {
Merav Sicron51c1a582012-03-18 10:33:38 +000012660 BNX2X_ERR("Bad FW version:%d.%d.%d.%d. Should be %d.%d.%d.%d\n",
12661 fw_ver[0], fw_ver[1], fw_ver[2], fw_ver[3],
12662 BCM_5710_FW_MAJOR_VERSION,
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012663 BCM_5710_FW_MINOR_VERSION,
12664 BCM_5710_FW_REVISION_VERSION,
12665 BCM_5710_FW_ENGINEERING_VERSION);
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000012666 return -EINVAL;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012667 }
12668
12669 return 0;
12670}
12671
Eric Dumazet1191cb82012-04-27 21:39:21 +000012672static void be32_to_cpu_n(const u8 *_source, u8 *_target, u32 n)
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012673{
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000012674 const __be32 *source = (const __be32 *)_source;
12675 u32 *target = (u32 *)_target;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012676 u32 i;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012677
12678 for (i = 0; i < n/4; i++)
12679 target[i] = be32_to_cpu(source[i]);
12680}
12681
12682/*
12683 Ops array is stored in the following format:
12684 {op(8bit), offset(24bit, big endian), data(32bit, big endian)}
12685 */
Eric Dumazet1191cb82012-04-27 21:39:21 +000012686static void bnx2x_prep_ops(const u8 *_source, u8 *_target, u32 n)
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012687{
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000012688 const __be32 *source = (const __be32 *)_source;
12689 struct raw_op *target = (struct raw_op *)_target;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012690 u32 i, j, tmp;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012691
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000012692 for (i = 0, j = 0; i < n/8; i++, j += 2) {
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012693 tmp = be32_to_cpu(source[j]);
12694 target[i].op = (tmp >> 24) & 0xff;
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000012695 target[i].offset = tmp & 0xffffff;
12696 target[i].raw_data = be32_to_cpu(source[j + 1]);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012697 }
12698}
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000012699
Ben Hutchings1aa8b472012-07-10 10:56:59 +000012700/* IRO array is stored in the following format:
Dmitry Kravkov523224a2010-10-06 03:23:26 +000012701 * {base(24bit), m1(16bit), m2(16bit), m3(16bit), size(16bit) }
12702 */
Eric Dumazet1191cb82012-04-27 21:39:21 +000012703static void bnx2x_prep_iro(const u8 *_source, u8 *_target, u32 n)
Dmitry Kravkov523224a2010-10-06 03:23:26 +000012704{
12705 const __be32 *source = (const __be32 *)_source;
12706 struct iro *target = (struct iro *)_target;
12707 u32 i, j, tmp;
12708
12709 for (i = 0, j = 0; i < n/sizeof(struct iro); i++) {
12710 target[i].base = be32_to_cpu(source[j]);
12711 j++;
12712 tmp = be32_to_cpu(source[j]);
12713 target[i].m1 = (tmp >> 16) & 0xffff;
12714 target[i].m2 = tmp & 0xffff;
12715 j++;
12716 tmp = be32_to_cpu(source[j]);
12717 target[i].m3 = (tmp >> 16) & 0xffff;
12718 target[i].size = tmp & 0xffff;
12719 j++;
12720 }
12721}
12722
Eric Dumazet1191cb82012-04-27 21:39:21 +000012723static void be16_to_cpu_n(const u8 *_source, u8 *_target, u32 n)
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012724{
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000012725 const __be16 *source = (const __be16 *)_source;
12726 u16 *target = (u16 *)_target;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012727 u32 i;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012728
12729 for (i = 0; i < n/2; i++)
12730 target[i] = be16_to_cpu(source[i]);
12731}
12732
Joe Perches7995c642010-02-17 15:01:52 +000012733#define BNX2X_ALLOC_AND_SET(arr, lbl, func) \
12734do { \
12735 u32 len = be32_to_cpu(fw_hdr->arr.len); \
12736 bp->arr = kmalloc(len, GFP_KERNEL); \
Joe Perchese404dec2012-01-29 12:56:23 +000012737 if (!bp->arr) \
Joe Perches7995c642010-02-17 15:01:52 +000012738 goto lbl; \
Joe Perches7995c642010-02-17 15:01:52 +000012739 func(bp->firmware->data + be32_to_cpu(fw_hdr->arr.offset), \
12740 (u8 *)bp->arr, len); \
12741} while (0)
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012742
Yuval Mintz3b603062012-03-18 10:33:39 +000012743static int bnx2x_init_firmware(struct bnx2x *bp)
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012744{
Michal Schmidtc0ea4522012-03-15 14:08:29 +000012745 const char *fw_file_name;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012746 struct bnx2x_fw_file_hdr *fw_hdr;
Ben Hutchings45229b42009-11-07 11:53:39 +000012747 int rc;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012748
Michal Schmidtc0ea4522012-03-15 14:08:29 +000012749 if (bp->firmware)
12750 return 0;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012751
Michal Schmidtc0ea4522012-03-15 14:08:29 +000012752 if (CHIP_IS_E1(bp))
12753 fw_file_name = FW_FILE_NAME_E1;
12754 else if (CHIP_IS_E1H(bp))
12755 fw_file_name = FW_FILE_NAME_E1H;
12756 else if (!CHIP_IS_E1x(bp))
12757 fw_file_name = FW_FILE_NAME_E2;
12758 else {
12759 BNX2X_ERR("Unsupported chip revision\n");
12760 return -EINVAL;
12761 }
12762 BNX2X_DEV_INFO("Loading %s\n", fw_file_name);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012763
Michal Schmidtc0ea4522012-03-15 14:08:29 +000012764 rc = request_firmware(&bp->firmware, fw_file_name, &bp->pdev->dev);
12765 if (rc) {
12766 BNX2X_ERR("Can't load firmware file %s\n",
12767 fw_file_name);
12768 goto request_firmware_exit;
12769 }
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012770
Michal Schmidtc0ea4522012-03-15 14:08:29 +000012771 rc = bnx2x_check_firmware(bp);
12772 if (rc) {
12773 BNX2X_ERR("Corrupt firmware file %s\n", fw_file_name);
12774 goto request_firmware_exit;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012775 }
12776
12777 fw_hdr = (struct bnx2x_fw_file_hdr *)bp->firmware->data;
12778
12779 /* Initialize the pointers to the init arrays */
12780 /* Blob */
12781 BNX2X_ALLOC_AND_SET(init_data, request_firmware_exit, be32_to_cpu_n);
12782
12783 /* Opcodes */
12784 BNX2X_ALLOC_AND_SET(init_ops, init_ops_alloc_err, bnx2x_prep_ops);
12785
12786 /* Offsets */
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000012787 BNX2X_ALLOC_AND_SET(init_ops_offsets, init_offsets_alloc_err,
12788 be16_to_cpu_n);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012789
12790 /* STORMs firmware */
Eilon Greenstein573f2032009-08-12 08:24:14 +000012791 INIT_TSEM_INT_TABLE_DATA(bp) = bp->firmware->data +
12792 be32_to_cpu(fw_hdr->tsem_int_table_data.offset);
12793 INIT_TSEM_PRAM_DATA(bp) = bp->firmware->data +
12794 be32_to_cpu(fw_hdr->tsem_pram_data.offset);
12795 INIT_USEM_INT_TABLE_DATA(bp) = bp->firmware->data +
12796 be32_to_cpu(fw_hdr->usem_int_table_data.offset);
12797 INIT_USEM_PRAM_DATA(bp) = bp->firmware->data +
12798 be32_to_cpu(fw_hdr->usem_pram_data.offset);
12799 INIT_XSEM_INT_TABLE_DATA(bp) = bp->firmware->data +
12800 be32_to_cpu(fw_hdr->xsem_int_table_data.offset);
12801 INIT_XSEM_PRAM_DATA(bp) = bp->firmware->data +
12802 be32_to_cpu(fw_hdr->xsem_pram_data.offset);
12803 INIT_CSEM_INT_TABLE_DATA(bp) = bp->firmware->data +
12804 be32_to_cpu(fw_hdr->csem_int_table_data.offset);
12805 INIT_CSEM_PRAM_DATA(bp) = bp->firmware->data +
12806 be32_to_cpu(fw_hdr->csem_pram_data.offset);
Dmitry Kravkov523224a2010-10-06 03:23:26 +000012807 /* IRO */
12808 BNX2X_ALLOC_AND_SET(iro_arr, iro_alloc_err, bnx2x_prep_iro);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012809
12810 return 0;
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000012811
Dmitry Kravkov523224a2010-10-06 03:23:26 +000012812iro_alloc_err:
12813 kfree(bp->init_ops_offsets);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012814init_offsets_alloc_err:
12815 kfree(bp->init_ops);
12816init_ops_alloc_err:
12817 kfree(bp->init_data);
12818request_firmware_exit:
12819 release_firmware(bp->firmware);
Michal Schmidt127d0a12012-03-15 14:08:28 +000012820 bp->firmware = NULL;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012821
12822 return rc;
12823}
12824
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012825static void bnx2x_release_firmware(struct bnx2x *bp)
12826{
12827 kfree(bp->init_ops_offsets);
12828 kfree(bp->init_ops);
12829 kfree(bp->init_data);
12830 release_firmware(bp->firmware);
Dmitry Kravkoveb2afd42011-11-15 12:07:33 +000012831 bp->firmware = NULL;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012832}
12833
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012834static struct bnx2x_func_sp_drv_ops bnx2x_func_sp_drv = {
12835 .init_hw_cmn_chip = bnx2x_init_hw_common_chip,
12836 .init_hw_cmn = bnx2x_init_hw_common,
12837 .init_hw_port = bnx2x_init_hw_port,
12838 .init_hw_func = bnx2x_init_hw_func,
12839
12840 .reset_hw_cmn = bnx2x_reset_common,
12841 .reset_hw_port = bnx2x_reset_port,
12842 .reset_hw_func = bnx2x_reset_func,
12843
12844 .gunzip_init = bnx2x_gunzip_init,
12845 .gunzip_end = bnx2x_gunzip_end,
12846
12847 .init_fw = bnx2x_init_firmware,
12848 .release_fw = bnx2x_release_firmware,
12849};
12850
12851void bnx2x__init_func_obj(struct bnx2x *bp)
12852{
12853 /* Prepare DMAE related driver resources */
12854 bnx2x_setup_dmae(bp);
12855
12856 bnx2x_init_func_obj(bp, &bp->func_obj,
12857 bnx2x_sp(bp, func_rdata),
12858 bnx2x_sp_mapping(bp, func_rdata),
Barak Witkowskia3348722012-04-23 03:04:46 +000012859 bnx2x_sp(bp, func_afex_rdata),
12860 bnx2x_sp_mapping(bp, func_afex_rdata),
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012861 &bnx2x_func_sp_drv);
12862}
12863
12864/* must be called after sriov-enable */
Eric Dumazet1191cb82012-04-27 21:39:21 +000012865static int bnx2x_set_qm_cid_count(struct bnx2x *bp)
Dmitry Kravkov523224a2010-10-06 03:23:26 +000012866{
Merav Sicron37ae41a2012-06-19 07:48:27 +000012867 int cid_count = BNX2X_L2_MAX_CID(bp);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012868
Ariel Elior290ca2b2013-01-01 05:22:31 +000012869 if (IS_SRIOV(bp))
12870 cid_count += BNX2X_VF_CIDS;
12871
Merav Sicron55c11942012-11-07 00:45:48 +000012872 if (CNIC_SUPPORT(bp))
12873 cid_count += CNIC_CID_MAX;
Ariel Elior290ca2b2013-01-01 05:22:31 +000012874
Dmitry Kravkov523224a2010-10-06 03:23:26 +000012875 return roundup(cid_count, QM_CID_ROUND);
12876}
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000012877
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012878/**
Ariel Elior6383c0b2011-07-14 08:31:57 +000012879 * bnx2x_get_num_none_def_sbs - return the number of none default SBs
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012880 *
12881 * @dev: pci device
12882 *
12883 */
Ariel Elior60cad4e2013-09-04 14:09:22 +030012884static int bnx2x_get_num_non_def_sbs(struct pci_dev *pdev, int cnic_cnt)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012885{
Yijing Wangae2104b2013-08-08 21:02:36 +080012886 int index;
Ariel Elior1ab44342013-01-01 05:22:23 +000012887 u16 control = 0;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012888
Ariel Elior6383c0b2011-07-14 08:31:57 +000012889 /*
12890 * If MSI-X is not supported - return number of SBs needed to support
12891 * one fast path queue: one FP queue + SB for CNIC
12892 */
Yijing Wangae2104b2013-08-08 21:02:36 +080012893 if (!pdev->msix_cap) {
Ariel Elior1ab44342013-01-01 05:22:23 +000012894 dev_info(&pdev->dev, "no msix capability found\n");
Merav Sicron55c11942012-11-07 00:45:48 +000012895 return 1 + cnic_cnt;
Ariel Elior1ab44342013-01-01 05:22:23 +000012896 }
12897 dev_info(&pdev->dev, "msix capability found\n");
Ariel Elior6383c0b2011-07-14 08:31:57 +000012898
12899 /*
12900 * The value in the PCI configuration space is the index of the last
12901 * entry, namely one less than the actual size of the table, which is
12902 * exactly what we want to return from this function: number of all SBs
12903 * without the default SB.
Ariel Elior1ab44342013-01-01 05:22:23 +000012904 * For VFs there is no default SB, then we return (index+1).
Ariel Elior6383c0b2011-07-14 08:31:57 +000012905 */
Yijing Wang73413ff2014-06-25 12:22:56 +080012906 pci_read_config_word(pdev, pdev->msix_cap + PCI_MSIX_FLAGS, &control);
Ariel Elior1ab44342013-01-01 05:22:23 +000012907
12908 index = control & PCI_MSIX_FLAGS_QSIZE;
12909
Ariel Elior60cad4e2013-09-04 14:09:22 +030012910 return index;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012911}
12912
Ariel Elior1ab44342013-01-01 05:22:23 +000012913static int set_max_cos_est(int chip_id)
12914{
12915 switch (chip_id) {
12916 case BCM57710:
12917 case BCM57711:
12918 case BCM57711E:
12919 return BNX2X_MULTI_TX_COS_E1X;
12920 case BCM57712:
12921 case BCM57712_MF:
Ariel Elior1ab44342013-01-01 05:22:23 +000012922 return BNX2X_MULTI_TX_COS_E2_E3A0;
12923 case BCM57800:
12924 case BCM57800_MF:
Ariel Elior1ab44342013-01-01 05:22:23 +000012925 case BCM57810:
12926 case BCM57810_MF:
12927 case BCM57840_4_10:
12928 case BCM57840_2_20:
12929 case BCM57840_O:
12930 case BCM57840_MFO:
Ariel Elior1ab44342013-01-01 05:22:23 +000012931 case BCM57840_MF:
Ariel Elior1ab44342013-01-01 05:22:23 +000012932 case BCM57811:
12933 case BCM57811_MF:
Ariel Elior1ab44342013-01-01 05:22:23 +000012934 return BNX2X_MULTI_TX_COS_E3B0;
Yuval Mintzb1239722013-10-20 16:51:26 +020012935 case BCM57712_VF:
12936 case BCM57800_VF:
12937 case BCM57810_VF:
12938 case BCM57840_VF:
12939 case BCM57811_VF:
Ariel Elior1ab44342013-01-01 05:22:23 +000012940 return 1;
12941 default:
12942 pr_err("Unknown board_type (%d), aborting\n", chip_id);
12943 return -ENODEV;
12944 }
12945}
Michael Chan4bd9b0ff2012-12-06 10:33:12 +000012946
Ariel Elior1ab44342013-01-01 05:22:23 +000012947static int set_is_vf(int chip_id)
12948{
12949 switch (chip_id) {
12950 case BCM57712_VF:
12951 case BCM57800_VF:
12952 case BCM57810_VF:
12953 case BCM57840_VF:
12954 case BCM57811_VF:
12955 return true;
12956 default:
12957 return false;
12958 }
12959}
12960
Ariel Elior1ab44342013-01-01 05:22:23 +000012961static int bnx2x_init_one(struct pci_dev *pdev,
12962 const struct pci_device_id *ent)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012963{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012964 struct net_device *dev = NULL;
12965 struct bnx2x *bp;
Yuval Mintzb91e1a12013-09-28 08:46:12 +030012966 enum pcie_link_width pcie_width;
12967 enum pci_bus_speed pcie_speed;
Ariel Elior6383c0b2011-07-14 08:31:57 +000012968 int rc, max_non_def_sbs;
Merav Sicron65565882012-06-19 07:48:26 +000012969 int rx_count, tx_count, rss_count, doorbell_size;
Ariel Elior1ab44342013-01-01 05:22:23 +000012970 int max_cos_est;
12971 bool is_vf;
Merav Sicron55c11942012-11-07 00:45:48 +000012972 int cnic_cnt;
Ariel Elior1ab44342013-01-01 05:22:23 +000012973
12974 /* An estimated maximum supported CoS number according to the chip
Ariel Elior6383c0b2011-07-14 08:31:57 +000012975 * version.
12976 * We will try to roughly estimate the maximum number of CoSes this chip
12977 * may support in order to minimize the memory allocated for Tx
12978 * netdev_queue's. This number will be accurately calculated during the
12979 * initialization of bp->max_cos based on the chip versions AND chip
12980 * revision in the bnx2x_init_bp().
12981 */
Ariel Elior1ab44342013-01-01 05:22:23 +000012982 max_cos_est = set_max_cos_est(ent->driver_data);
12983 if (max_cos_est < 0)
12984 return max_cos_est;
12985 is_vf = set_is_vf(ent->driver_data);
12986 cnic_cnt = is_vf ? 0 : 1;
Dmitry Kravkov523224a2010-10-06 03:23:26 +000012987
Ariel Elior60cad4e2013-09-04 14:09:22 +030012988 max_non_def_sbs = bnx2x_get_num_non_def_sbs(pdev, cnic_cnt);
12989
12990 /* add another SB for VF as it has no default SB */
12991 max_non_def_sbs += is_vf ? 1 : 0;
Ariel Elior6383c0b2011-07-14 08:31:57 +000012992
12993 /* Maximum number of RSS queues: one IGU SB goes to CNIC */
Ariel Elior60cad4e2013-09-04 14:09:22 +030012994 rss_count = max_non_def_sbs - cnic_cnt;
Ariel Elior1ab44342013-01-01 05:22:23 +000012995
12996 if (rss_count < 1)
12997 return -EINVAL;
Ariel Elior6383c0b2011-07-14 08:31:57 +000012998
12999 /* Maximum number of netdev Rx queues: RSS + FCoE L2 */
Merav Sicron55c11942012-11-07 00:45:48 +000013000 rx_count = rss_count + cnic_cnt;
Ariel Elior6383c0b2011-07-14 08:31:57 +000013001
Ariel Elior1ab44342013-01-01 05:22:23 +000013002 /* Maximum number of netdev Tx queues:
Merav Sicron37ae41a2012-06-19 07:48:27 +000013003 * Maximum TSS queues * Maximum supported number of CoS + FCoE L2
Ariel Elior6383c0b2011-07-14 08:31:57 +000013004 */
Merav Sicron55c11942012-11-07 00:45:48 +000013005 tx_count = rss_count * max_cos_est + cnic_cnt;
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000013006
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013007 /* dev zeroed in init_etherdev */
Ariel Elior6383c0b2011-07-14 08:31:57 +000013008 dev = alloc_etherdev_mqs(sizeof(*bp), tx_count, rx_count);
Joe Perches41de8d42012-01-29 13:47:52 +000013009 if (!dev)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013010 return -ENOMEM;
13011
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013012 bp = netdev_priv(dev);
Ariel Elior6383c0b2011-07-14 08:31:57 +000013013
Ariel Elior1ab44342013-01-01 05:22:23 +000013014 bp->flags = 0;
13015 if (is_vf)
13016 bp->flags |= IS_VF_FLAG;
13017
Ariel Elior6383c0b2011-07-14 08:31:57 +000013018 bp->igu_sb_cnt = max_non_def_sbs;
Ariel Elior1ab44342013-01-01 05:22:23 +000013019 bp->igu_base_addr = IS_VF(bp) ? PXP_VF_ADDR_IGU_START : BAR_IGU_INTMEM;
Joe Perches7995c642010-02-17 15:01:52 +000013020 bp->msg_enable = debug;
Merav Sicron55c11942012-11-07 00:45:48 +000013021 bp->cnic_support = cnic_cnt;
Michael Chan4bd9b0ff2012-12-06 10:33:12 +000013022 bp->cnic_probe = bnx2x_cnic_probe;
Merav Sicron55c11942012-11-07 00:45:48 +000013023
Eilon Greensteindf4770de2009-08-12 08:23:28 +000013024 pci_set_drvdata(pdev, dev);
13025
Ariel Elior1ab44342013-01-01 05:22:23 +000013026 rc = bnx2x_init_dev(bp, pdev, dev, ent->driver_data);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013027 if (rc < 0) {
13028 free_netdev(dev);
13029 return rc;
13030 }
13031
Ariel Elior1ab44342013-01-01 05:22:23 +000013032 BNX2X_DEV_INFO("This is a %s function\n",
13033 IS_PF(bp) ? "physical" : "virtual");
Merav Sicron55c11942012-11-07 00:45:48 +000013034 BNX2X_DEV_INFO("Cnic support is %s\n", CNIC_SUPPORT(bp) ? "on" : "off");
Ariel Elior1ab44342013-01-01 05:22:23 +000013035 BNX2X_DEV_INFO("Max num of status blocks %d\n", max_non_def_sbs);
Merav Sicron60aa0502012-06-19 07:48:29 +000013036 BNX2X_DEV_INFO("Allocated netdev with %d tx and %d rx queues\n",
Yuval Mintz2de67432013-01-23 03:21:43 +000013037 tx_count, rx_count);
Merav Sicron60aa0502012-06-19 07:48:29 +000013038
Eilon Greenstein34f80b02008-06-23 20:33:01 -070013039 rc = bnx2x_init_bp(bp);
Eilon Greenstein693fc0d2009-01-14 06:43:52 +000013040 if (rc)
13041 goto init_one_exit;
13042
Ariel Elior1ab44342013-01-01 05:22:23 +000013043 /* Map doorbells here as we need the real value of bp->max_cos which
13044 * is initialized in bnx2x_init_bp() to determine the number of
13045 * l2 connections.
Ariel Elior6383c0b2011-07-14 08:31:57 +000013046 */
Ariel Elior1ab44342013-01-01 05:22:23 +000013047 if (IS_VF(bp)) {
Dmitry Kravkov1d6f3cd2013-03-27 01:05:17 +000013048 bp->doorbells = bnx2x_vf_doorbells(bp);
Ariel Elior64112802013-01-07 00:50:23 +000013049 rc = bnx2x_vf_pci_alloc(bp);
13050 if (rc)
13051 goto init_one_exit;
Ariel Elior1ab44342013-01-01 05:22:23 +000013052 } else {
13053 doorbell_size = BNX2X_L2_MAX_CID(bp) * (1 << BNX2X_DB_SHIFT);
13054 if (doorbell_size > pci_resource_len(pdev, 2)) {
13055 dev_err(&bp->pdev->dev,
13056 "Cannot map doorbells, bar size too small, aborting\n");
13057 rc = -ENOMEM;
13058 goto init_one_exit;
13059 }
13060 bp->doorbells = ioremap_nocache(pci_resource_start(pdev, 2),
13061 doorbell_size);
Merav Sicron37ae41a2012-06-19 07:48:27 +000013062 }
Ariel Elior6383c0b2011-07-14 08:31:57 +000013063 if (!bp->doorbells) {
13064 dev_err(&bp->pdev->dev,
13065 "Cannot map doorbell space, aborting\n");
13066 rc = -ENOMEM;
13067 goto init_one_exit;
13068 }
13069
Ariel Eliorbe1f1ffa2013-01-01 05:22:24 +000013070 if (IS_VF(bp)) {
13071 rc = bnx2x_vfpf_acquire(bp, tx_count, rx_count);
13072 if (rc)
13073 goto init_one_exit;
13074 }
13075
Ariel Elior3c76fef2013-03-11 05:17:46 +000013076 /* Enable SRIOV if capability found in configuration space */
13077 rc = bnx2x_iov_init_one(bp, int_mode, BNX2X_MAX_NUM_OF_VFS);
Ariel Elior290ca2b2013-01-01 05:22:31 +000013078 if (rc)
13079 goto init_one_exit;
13080
Dmitry Kravkov523224a2010-10-06 03:23:26 +000013081 /* calc qm_cid_count */
Ariel Elior6383c0b2011-07-14 08:31:57 +000013082 bp->qm_cid_count = bnx2x_set_qm_cid_count(bp);
Ariel Elior1ab44342013-01-01 05:22:23 +000013083 BNX2X_DEV_INFO("qm_cid_count %d\n", bp->qm_cid_count);
Dmitry Kravkov523224a2010-10-06 03:23:26 +000013084
Merav Sicron55c11942012-11-07 00:45:48 +000013085 /* disable FCOE L2 queue for E1x*/
Dmitry Kravkov62ac0dc2011-11-13 04:34:21 +000013086 if (CHIP_IS_E1x(bp))
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +000013087 bp->flags |= NO_FCOE_FLAG;
13088
Merav Sicron0e8d2ec2012-06-19 07:48:30 +000013089 /* Set bp->num_queues for MSI-X mode*/
13090 bnx2x_set_num_queues(bp);
13091
Lucas De Marchi25985ed2011-03-30 22:57:33 -030013092 /* Configure interrupt mode: try to enable MSI-X/MSI if
Merav Sicron0e8d2ec2012-06-19 07:48:30 +000013093 * needed.
Dmitry Kravkovd6214d72010-10-06 03:32:10 +000013094 */
Ariel Elior1ab44342013-01-01 05:22:23 +000013095 rc = bnx2x_set_int_mode(bp);
13096 if (rc) {
13097 dev_err(&pdev->dev, "Cannot set interrupts\n");
13098 goto init_one_exit;
13099 }
Yuval Mintz04c46732013-01-23 03:21:46 +000013100 BNX2X_DEV_INFO("set interrupts successfully\n");
Dmitry Kravkovd6214d72010-10-06 03:32:10 +000013101
Ariel Elior1ab44342013-01-01 05:22:23 +000013102 /* register the net device */
Vladislav Zolotarovb3400072010-11-24 11:09:50 -080013103 rc = register_netdev(dev);
13104 if (rc) {
13105 dev_err(&pdev->dev, "Cannot register net device\n");
13106 goto init_one_exit;
13107 }
Ariel Elior1ab44342013-01-01 05:22:23 +000013108 BNX2X_DEV_INFO("device name after netdev register %s\n", dev->name);
Vladislav Zolotarovb3400072010-11-24 11:09:50 -080013109
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +000013110 if (!NO_FCOE(bp)) {
13111 /* Add storage MAC address */
13112 rtnl_lock();
13113 dev_addr_add(bp->dev, bp->fip_mac, NETDEV_HW_ADDR_T_SAN);
13114 rtnl_unlock();
13115 }
Yuval Mintzb91e1a12013-09-28 08:46:12 +030013116 if (pcie_get_minimum_link(bp->pdev, &pcie_speed, &pcie_width) ||
13117 pcie_speed == PCI_SPEED_UNKNOWN ||
13118 pcie_width == PCIE_LNK_WIDTH_UNKNOWN)
13119 BNX2X_DEV_INFO("Failed to determine PCI Express Bandwidth\n");
13120 else
13121 BNX2X_DEV_INFO(
13122 "%s (%c%d) PCI-E x%d %s found at mem %lx, IRQ %d, node addr %pM\n",
Dmitry Kravkovca1ee4b2013-05-27 04:08:27 +000013123 board_info[ent->driver_data].name,
13124 (CHIP_REV(bp) >> 12) + 'A', (CHIP_METAL(bp) >> 4),
13125 pcie_width,
Yuval Mintzb91e1a12013-09-28 08:46:12 +030013126 pcie_speed == PCIE_SPEED_2_5GT ? "2.5GHz" :
13127 pcie_speed == PCIE_SPEED_5_0GT ? "5.0GHz" :
13128 pcie_speed == PCIE_SPEED_8_0GT ? "8.0GHz" :
Dmitry Kravkovca1ee4b2013-05-27 04:08:27 +000013129 "Unknown",
13130 dev->base_addr, bp->pdev->irq, dev->dev_addr);
Eilon Greensteinc0162012009-03-02 08:01:05 +000013131
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013132 return 0;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070013133
13134init_one_exit:
Yuval Mintz33d8e6a2013-12-26 09:57:08 +020013135 bnx2x_disable_pcie_error_reporting(bp);
13136
Eilon Greenstein34f80b02008-06-23 20:33:01 -070013137 if (bp->regview)
13138 iounmap(bp->regview);
13139
Ariel Elior1ab44342013-01-01 05:22:23 +000013140 if (IS_PF(bp) && bp->doorbells)
Eilon Greenstein34f80b02008-06-23 20:33:01 -070013141 iounmap(bp->doorbells);
13142
13143 free_netdev(dev);
13144
13145 if (atomic_read(&pdev->enable_cnt) == 1)
13146 pci_release_regions(pdev);
13147
13148 pci_disable_device(pdev);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070013149
13150 return rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013151}
13152
Yuval Mintzb030ed22013-05-27 04:08:30 +000013153static void __bnx2x_remove(struct pci_dev *pdev,
13154 struct net_device *dev,
13155 struct bnx2x *bp,
13156 bool remove_netdev)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013157{
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +000013158 /* Delete storage MAC address */
13159 if (!NO_FCOE(bp)) {
13160 rtnl_lock();
13161 dev_addr_del(bp->dev, bp->fip_mac, NETDEV_HW_ADDR_T_SAN);
13162 rtnl_unlock();
13163 }
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +000013164
Shmulik Ravid98507672011-02-28 12:19:55 -080013165#ifdef BCM_DCBNL
13166 /* Delete app tlvs from dcbnl */
13167 bnx2x_dcbnl_update_applist(bp, true);
13168#endif
13169
Barak Witkowskya6d3a5b2013-08-13 02:25:02 +030013170 if (IS_PF(bp) &&
13171 !BP_NOMCP(bp) &&
13172 (bp->flags & BC_SUPPORTS_RMMOD_CMD))
13173 bnx2x_fw_command(bp, DRV_MSG_CODE_RMMOD, 0);
13174
Yuval Mintzb030ed22013-05-27 04:08:30 +000013175 /* Close the interface - either directly or implicitly */
13176 if (remove_netdev) {
13177 unregister_netdev(dev);
13178 } else {
13179 rtnl_lock();
Yuval Mintz6ef5a922013-08-13 02:25:03 +030013180 dev_close(dev);
Yuval Mintzb030ed22013-05-27 04:08:30 +000013181 rtnl_unlock();
13182 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013183
Ariel Elior78c3bcc2013-06-20 17:39:08 +030013184 bnx2x_iov_remove_one(bp);
13185
Vladislav Zolotarov084d6cb2011-01-09 02:20:19 +000013186 /* Power on: we can't let PCI layer write to us while we are in D3 */
Manish Chopra04860eb2014-09-02 04:31:25 -040013187 if (IS_PF(bp)) {
Ariel Elior1ab44342013-01-01 05:22:23 +000013188 bnx2x_set_power_state(bp, PCI_D0);
Vladislav Zolotarov084d6cb2011-01-09 02:20:19 +000013189
Manish Chopra04860eb2014-09-02 04:31:25 -040013190 /* Set endianity registers to reset values in case next driver
13191 * boots in different endianty environment.
13192 */
13193 bnx2x_reset_endianity(bp);
13194 }
13195
Dmitry Kravkovd6214d72010-10-06 03:32:10 +000013196 /* Disable MSI/MSI-X */
13197 bnx2x_disable_msi(bp);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000013198
Vladislav Zolotarov084d6cb2011-01-09 02:20:19 +000013199 /* Power off */
Ariel Elior1ab44342013-01-01 05:22:23 +000013200 if (IS_PF(bp))
13201 bnx2x_set_power_state(bp, PCI_D3hot);
Vladislav Zolotarov084d6cb2011-01-09 02:20:19 +000013202
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000013203 /* Make sure RESET task is not scheduled before continuing */
Ariel Elior7be08a72011-07-14 08:31:19 +000013204 cancel_delayed_work_sync(&bp->sp_rtnl_task);
Ariel Elior290ca2b2013-01-01 05:22:31 +000013205
Ariel Elior4513f922013-01-01 05:22:25 +000013206 /* send message via vfpf channel to release the resources of this vf */
13207 if (IS_VF(bp))
13208 bnx2x_vfpf_release(bp);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000013209
Yuval Mintzb030ed22013-05-27 04:08:30 +000013210 /* Assumes no further PCIe PM changes will occur */
13211 if (system_state == SYSTEM_POWER_OFF) {
13212 pci_wake_from_d3(pdev, bp->wol);
13213 pci_set_power_state(pdev, PCI_D3hot);
13214 }
13215
Yuval Mintz33d8e6a2013-12-26 09:57:08 +020013216 bnx2x_disable_pcie_error_reporting(bp);
Yuval Mintzd9aee592014-01-15 12:05:30 +020013217 if (remove_netdev) {
13218 if (bp->regview)
13219 iounmap(bp->regview);
Yuval Mintz33d8e6a2013-12-26 09:57:08 +020013220
Yuval Mintzd9aee592014-01-15 12:05:30 +020013221 /* For vfs, doorbells are part of the regview and were unmapped
13222 * along with it. FW is only loaded by PF.
13223 */
13224 if (IS_PF(bp)) {
13225 if (bp->doorbells)
13226 iounmap(bp->doorbells);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013227
Yuval Mintzd9aee592014-01-15 12:05:30 +020013228 bnx2x_release_firmware(bp);
Yuval Mintze2a367f2014-04-24 19:29:52 +030013229 } else {
13230 bnx2x_vf_pci_dealloc(bp);
Yuval Mintzd9aee592014-01-15 12:05:30 +020013231 }
13232 bnx2x_free_mem_bp(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013233
Yuval Mintzb030ed22013-05-27 04:08:30 +000013234 free_netdev(dev);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070013235
Yuval Mintzd9aee592014-01-15 12:05:30 +020013236 if (atomic_read(&pdev->enable_cnt) == 1)
13237 pci_release_regions(pdev);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070013238
Yuval Mintz5f6db132014-01-27 17:11:58 +020013239 pci_disable_device(pdev);
13240 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013241}
13242
Yuval Mintzb030ed22013-05-27 04:08:30 +000013243static void bnx2x_remove_one(struct pci_dev *pdev)
13244{
13245 struct net_device *dev = pci_get_drvdata(pdev);
13246 struct bnx2x *bp;
13247
13248 if (!dev) {
13249 dev_err(&pdev->dev, "BAD net device from bnx2x_init_one\n");
13250 return;
13251 }
13252 bp = netdev_priv(dev);
13253
13254 __bnx2x_remove(pdev, dev, bp, true);
13255}
13256
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070013257static int bnx2x_eeh_nic_unload(struct bnx2x *bp)
13258{
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000013259 bp->state = BNX2X_STATE_CLOSING_WAIT4_HALT;
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070013260
13261 bp->rx_mode = BNX2X_RX_MODE_NONE;
13262
Merav Sicron55c11942012-11-07 00:45:48 +000013263 if (CNIC_LOADED(bp))
13264 bnx2x_cnic_notify(bp, CNIC_CTL_STOP_CMD);
13265
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013266 /* Stop Tx */
13267 bnx2x_tx_disable(bp);
Merav Sicron26614ba2012-08-27 03:26:19 +000013268 /* Delete all NAPI objects */
13269 bnx2x_del_all_napi(bp);
Merav Sicron55c11942012-11-07 00:45:48 +000013270 if (CNIC_LOADED(bp))
13271 bnx2x_del_all_napi_cnic(bp);
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000013272 netdev_reset_tc(bp->dev);
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070013273
13274 del_timer_sync(&bp->timer);
wenxiong@linux.vnet.ibm.com0c0e6342014-06-03 14:14:45 -050013275 cancel_delayed_work_sync(&bp->sp_task);
13276 cancel_delayed_work_sync(&bp->period_task);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013277
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000013278 spin_lock_bh(&bp->stats_lock);
13279 bp->stats_state = STATS_STATE_DISABLED;
13280 spin_unlock_bh(&bp->stats_lock);
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070013281
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000013282 bnx2x_save_statistics(bp);
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070013283
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013284 netif_carrier_off(bp->dev);
13285
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070013286 return 0;
13287}
13288
Wendy Xiong493adb12008-06-23 20:36:22 -070013289/**
13290 * bnx2x_io_error_detected - called when PCI error is detected
13291 * @pdev: Pointer to PCI device
13292 * @state: The current pci connection state
13293 *
13294 * This function is called after a PCI bus error affecting
13295 * this device has been detected.
13296 */
13297static pci_ers_result_t bnx2x_io_error_detected(struct pci_dev *pdev,
13298 pci_channel_state_t state)
13299{
13300 struct net_device *dev = pci_get_drvdata(pdev);
13301 struct bnx2x *bp = netdev_priv(dev);
13302
13303 rtnl_lock();
13304
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000013305 BNX2X_ERR("IO error detected\n");
13306
Wendy Xiong493adb12008-06-23 20:36:22 -070013307 netif_device_detach(dev);
13308
Dean Nelson07ce50e42009-07-31 09:13:25 +000013309 if (state == pci_channel_io_perm_failure) {
13310 rtnl_unlock();
13311 return PCI_ERS_RESULT_DISCONNECT;
13312 }
13313
Wendy Xiong493adb12008-06-23 20:36:22 -070013314 if (netif_running(dev))
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070013315 bnx2x_eeh_nic_unload(bp);
Wendy Xiong493adb12008-06-23 20:36:22 -070013316
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000013317 bnx2x_prev_path_mark_eeh(bp);
13318
Wendy Xiong493adb12008-06-23 20:36:22 -070013319 pci_disable_device(pdev);
13320
13321 rtnl_unlock();
13322
13323 /* Request a slot reset */
13324 return PCI_ERS_RESULT_NEED_RESET;
13325}
13326
13327/**
13328 * bnx2x_io_slot_reset - called after the PCI bus has been reset
13329 * @pdev: Pointer to PCI device
13330 *
13331 * Restart the card from scratch, as if from a cold-boot.
13332 */
13333static pci_ers_result_t bnx2x_io_slot_reset(struct pci_dev *pdev)
13334{
13335 struct net_device *dev = pci_get_drvdata(pdev);
13336 struct bnx2x *bp = netdev_priv(dev);
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000013337 int i;
Wendy Xiong493adb12008-06-23 20:36:22 -070013338
13339 rtnl_lock();
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000013340 BNX2X_ERR("IO slot reset initializing...\n");
Wendy Xiong493adb12008-06-23 20:36:22 -070013341 if (pci_enable_device(pdev)) {
13342 dev_err(&pdev->dev,
13343 "Cannot re-enable PCI device after reset\n");
13344 rtnl_unlock();
13345 return PCI_ERS_RESULT_DISCONNECT;
13346 }
13347
13348 pci_set_master(pdev);
13349 pci_restore_state(pdev);
Yuval Mintz70632d02013-04-24 01:45:02 +000013350 pci_save_state(pdev);
Wendy Xiong493adb12008-06-23 20:36:22 -070013351
13352 if (netif_running(dev))
13353 bnx2x_set_power_state(bp, PCI_D0);
13354
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000013355 if (netif_running(dev)) {
13356 BNX2X_ERR("IO slot reset --> driver unload\n");
Yuval Mintze68072e2013-05-22 21:21:51 +000013357
13358 /* MCP should have been reset; Need to wait for validity */
13359 bnx2x_init_shmem(bp);
13360
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000013361 if (IS_PF(bp) && SHMEM2_HAS(bp, drv_capabilities_flag)) {
13362 u32 v;
13363
13364 v = SHMEM2_RD(bp,
13365 drv_capabilities_flag[BP_FW_MB_IDX(bp)]);
13366 SHMEM2_WR(bp, drv_capabilities_flag[BP_FW_MB_IDX(bp)],
13367 v & ~DRV_FLAGS_CAPABILITIES_LOADED_L2);
13368 }
13369 bnx2x_drain_tx_queues(bp);
13370 bnx2x_send_unload_req(bp, UNLOAD_RECOVERY);
13371 bnx2x_netif_stop(bp, 1);
13372 bnx2x_free_irq(bp);
13373
13374 /* Report UNLOAD_DONE to MCP */
13375 bnx2x_send_unload_done(bp, true);
13376
13377 bp->sp_state = 0;
13378 bp->port.pmf = 0;
13379
13380 bnx2x_prev_unload(bp);
13381
Yuval Mintz16a5fd92013-06-02 00:06:18 +000013382 /* We should have reseted the engine, so It's fair to
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000013383 * assume the FW will no longer write to the bnx2x driver.
13384 */
13385 bnx2x_squeeze_objects(bp);
13386 bnx2x_free_skbs(bp);
13387 for_each_rx_queue(bp, i)
13388 bnx2x_free_rx_sge_range(bp, bp->fp + i, NUM_RX_SGE);
13389 bnx2x_free_fp_mem(bp);
13390 bnx2x_free_mem(bp);
13391
13392 bp->state = BNX2X_STATE_CLOSED;
13393 }
13394
Wendy Xiong493adb12008-06-23 20:36:22 -070013395 rtnl_unlock();
13396
Yuval Mintz33d8e6a2013-12-26 09:57:08 +020013397 /* If AER, perform cleanup of the PCIe registers */
13398 if (bp->flags & AER_ENABLED) {
13399 if (pci_cleanup_aer_uncorrect_error_status(pdev))
13400 BNX2X_ERR("pci_cleanup_aer_uncorrect_error_status failed\n");
13401 else
13402 DP(NETIF_MSG_HW, "pci_cleanup_aer_uncorrect_error_status succeeded\n");
13403 }
13404
Wendy Xiong493adb12008-06-23 20:36:22 -070013405 return PCI_ERS_RESULT_RECOVERED;
13406}
13407
13408/**
13409 * bnx2x_io_resume - called when traffic can start flowing again
13410 * @pdev: Pointer to PCI device
13411 *
13412 * This callback is called when the error recovery driver tells us that
13413 * its OK to resume normal operation.
13414 */
13415static void bnx2x_io_resume(struct pci_dev *pdev)
13416{
13417 struct net_device *dev = pci_get_drvdata(pdev);
13418 struct bnx2x *bp = netdev_priv(dev);
13419
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000013420 if (bp->recovery_state != BNX2X_RECOVERY_DONE) {
Merav Sicron51c1a582012-03-18 10:33:38 +000013421 netdev_err(bp->dev, "Handling parity error recovery. Try again later\n");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000013422 return;
13423 }
13424
Wendy Xiong493adb12008-06-23 20:36:22 -070013425 rtnl_lock();
13426
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000013427 bp->fw_seq = SHMEM_RD(bp, func_mb[BP_FW_MB_IDX(bp)].drv_mb_header) &
13428 DRV_MSG_SEQ_NUMBER_MASK;
13429
Wendy Xiong493adb12008-06-23 20:36:22 -070013430 if (netif_running(dev))
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070013431 bnx2x_nic_load(bp, LOAD_NORMAL);
Wendy Xiong493adb12008-06-23 20:36:22 -070013432
13433 netif_device_attach(dev);
13434
13435 rtnl_unlock();
13436}
13437
Stephen Hemminger3646f0e2012-09-07 09:33:15 -070013438static const struct pci_error_handlers bnx2x_err_handler = {
Wendy Xiong493adb12008-06-23 20:36:22 -070013439 .error_detected = bnx2x_io_error_detected,
Eilon Greenstein356e2382009-02-12 08:38:32 +000013440 .slot_reset = bnx2x_io_slot_reset,
13441 .resume = bnx2x_io_resume,
Wendy Xiong493adb12008-06-23 20:36:22 -070013442};
13443
Yuval Mintzb030ed22013-05-27 04:08:30 +000013444static void bnx2x_shutdown(struct pci_dev *pdev)
13445{
13446 struct net_device *dev = pci_get_drvdata(pdev);
13447 struct bnx2x *bp;
13448
13449 if (!dev)
13450 return;
13451
13452 bp = netdev_priv(dev);
13453 if (!bp)
13454 return;
13455
13456 rtnl_lock();
13457 netif_device_detach(dev);
13458 rtnl_unlock();
13459
13460 /* Don't remove the netdevice, as there are scenarios which will cause
13461 * the kernel to hang, e.g., when trying to remove bnx2i while the
13462 * rootfs is mounted from SAN.
13463 */
13464 __bnx2x_remove(pdev, dev, bp, false);
13465}
13466
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013467static struct pci_driver bnx2x_pci_driver = {
Wendy Xiong493adb12008-06-23 20:36:22 -070013468 .name = DRV_MODULE_NAME,
13469 .id_table = bnx2x_pci_tbl,
13470 .probe = bnx2x_init_one,
Bill Pemberton0329aba2012-12-03 09:24:24 -050013471 .remove = bnx2x_remove_one,
Wendy Xiong493adb12008-06-23 20:36:22 -070013472 .suspend = bnx2x_suspend,
13473 .resume = bnx2x_resume,
13474 .err_handler = &bnx2x_err_handler,
Ariel Elior3c76fef2013-03-11 05:17:46 +000013475#ifdef CONFIG_BNX2X_SRIOV
13476 .sriov_configure = bnx2x_sriov_configure,
13477#endif
Yuval Mintzb030ed22013-05-27 04:08:30 +000013478 .shutdown = bnx2x_shutdown,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013479};
13480
13481static int __init bnx2x_init(void)
13482{
Stanislaw Gruszkadd21ca62009-05-05 23:22:01 +000013483 int ret;
13484
Joe Perches7995c642010-02-17 15:01:52 +000013485 pr_info("%s", version);
Eilon Greenstein938cf542009-08-12 08:23:37 +000013486
Eilon Greenstein1cf167f2009-01-14 21:22:18 -080013487 bnx2x_wq = create_singlethread_workqueue("bnx2x");
13488 if (bnx2x_wq == NULL) {
Joe Perches7995c642010-02-17 15:01:52 +000013489 pr_err("Cannot create workqueue\n");
Eilon Greenstein1cf167f2009-01-14 21:22:18 -080013490 return -ENOMEM;
13491 }
Yuval Mintz370d4a22014-03-23 18:12:24 +020013492 bnx2x_iov_wq = create_singlethread_workqueue("bnx2x_iov");
13493 if (!bnx2x_iov_wq) {
13494 pr_err("Cannot create iov workqueue\n");
13495 destroy_workqueue(bnx2x_wq);
13496 return -ENOMEM;
13497 }
Eilon Greenstein1cf167f2009-01-14 21:22:18 -080013498
Stanislaw Gruszkadd21ca62009-05-05 23:22:01 +000013499 ret = pci_register_driver(&bnx2x_pci_driver);
13500 if (ret) {
Joe Perches7995c642010-02-17 15:01:52 +000013501 pr_err("Cannot register driver\n");
Stanislaw Gruszkadd21ca62009-05-05 23:22:01 +000013502 destroy_workqueue(bnx2x_wq);
Yuval Mintz370d4a22014-03-23 18:12:24 +020013503 destroy_workqueue(bnx2x_iov_wq);
Stanislaw Gruszkadd21ca62009-05-05 23:22:01 +000013504 }
13505 return ret;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013506}
13507
13508static void __exit bnx2x_cleanup(void)
13509{
Yuval Mintz452427b2012-03-26 20:47:07 +000013510 struct list_head *pos, *q;
Yuval Mintzd76a6112013-06-02 00:06:17 +000013511
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013512 pci_unregister_driver(&bnx2x_pci_driver);
Eilon Greenstein1cf167f2009-01-14 21:22:18 -080013513
13514 destroy_workqueue(bnx2x_wq);
Yuval Mintz370d4a22014-03-23 18:12:24 +020013515 destroy_workqueue(bnx2x_iov_wq);
Yuval Mintz452427b2012-03-26 20:47:07 +000013516
Yuval Mintz16a5fd92013-06-02 00:06:18 +000013517 /* Free globally allocated resources */
Yuval Mintz452427b2012-03-26 20:47:07 +000013518 list_for_each_safe(pos, q, &bnx2x_prev_list) {
13519 struct bnx2x_prev_path_list *tmp =
13520 list_entry(pos, struct bnx2x_prev_path_list, list);
13521 list_del(pos);
13522 kfree(tmp);
13523 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013524}
13525
Yaniv Rosner3deb8162011-06-14 01:34:33 +000013526void bnx2x_notify_link_changed(struct bnx2x *bp)
13527{
13528 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_12 + BP_FUNC(bp)*sizeof(u32), 1);
13529}
13530
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013531module_init(bnx2x_init);
13532module_exit(bnx2x_cleanup);
13533
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013534/**
13535 * bnx2x_set_iscsi_eth_mac_addr - set iSCSI MAC(s).
13536 *
13537 * @bp: driver handle
13538 * @set: set or clear the CAM entry
13539 *
Yuval Mintz16a5fd92013-06-02 00:06:18 +000013540 * This function will wait until the ramrod completion returns.
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013541 * Return 0 if success, -ENODEV if ramrod doesn't return.
13542 */
Eric Dumazet1191cb82012-04-27 21:39:21 +000013543static int bnx2x_set_iscsi_eth_mac_addr(struct bnx2x *bp)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013544{
13545 unsigned long ramrod_flags = 0;
13546
13547 __set_bit(RAMROD_COMP_WAIT, &ramrod_flags);
13548 return bnx2x_set_mac_one(bp, bp->cnic_eth_dev.iscsi_mac,
13549 &bp->iscsi_l2_mac_obj, true,
13550 BNX2X_ISCSI_ETH_MAC, &ramrod_flags);
13551}
Michael Chan993ac7b2009-10-10 13:46:56 +000013552
13553/* count denotes the number of new completions we have seen */
13554static void bnx2x_cnic_sp_post(struct bnx2x *bp, int count)
13555{
13556 struct eth_spe *spe;
Merav Sicrona0529972012-06-19 07:48:25 +000013557 int cxt_index, cxt_offset;
Michael Chan993ac7b2009-10-10 13:46:56 +000013558
13559#ifdef BNX2X_STOP_ON_ERROR
13560 if (unlikely(bp->panic))
13561 return;
13562#endif
13563
13564 spin_lock_bh(&bp->spq_lock);
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000013565 BUG_ON(bp->cnic_spq_pending < count);
Michael Chan993ac7b2009-10-10 13:46:56 +000013566 bp->cnic_spq_pending -= count;
13567
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000013568 for (; bp->cnic_kwq_pending; bp->cnic_kwq_pending--) {
13569 u16 type = (le16_to_cpu(bp->cnic_kwq_cons->hdr.type)
13570 & SPE_HDR_CONN_TYPE) >>
13571 SPE_HDR_CONN_TYPE_SHIFT;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013572 u8 cmd = (le32_to_cpu(bp->cnic_kwq_cons->hdr.conn_and_cmd_data)
13573 >> SPE_HDR_CMD_ID_SHIFT) & 0xff;
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000013574
13575 /* Set validation for iSCSI L2 client before sending SETUP
13576 * ramrod
13577 */
13578 if (type == ETH_CONNECTION_TYPE) {
Merav Sicrona0529972012-06-19 07:48:25 +000013579 if (cmd == RAMROD_CMD_ID_ETH_CLIENT_SETUP) {
Merav Sicron37ae41a2012-06-19 07:48:27 +000013580 cxt_index = BNX2X_ISCSI_ETH_CID(bp) /
Merav Sicrona0529972012-06-19 07:48:25 +000013581 ILT_PAGE_CIDS;
Merav Sicron37ae41a2012-06-19 07:48:27 +000013582 cxt_offset = BNX2X_ISCSI_ETH_CID(bp) -
Merav Sicrona0529972012-06-19 07:48:25 +000013583 (cxt_index * ILT_PAGE_CIDS);
13584 bnx2x_set_ctx_validation(bp,
13585 &bp->context[cxt_index].
13586 vcxt[cxt_offset].eth,
Merav Sicron37ae41a2012-06-19 07:48:27 +000013587 BNX2X_ISCSI_ETH_CID(bp));
Merav Sicrona0529972012-06-19 07:48:25 +000013588 }
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000013589 }
13590
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013591 /*
13592 * There may be not more than 8 L2, not more than 8 L5 SPEs
13593 * and in the air. We also check that number of outstanding
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080013594 * COMMON ramrods is not more than the EQ and SPQ can
13595 * accommodate.
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000013596 */
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080013597 if (type == ETH_CONNECTION_TYPE) {
13598 if (!atomic_read(&bp->cq_spq_left))
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000013599 break;
13600 else
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080013601 atomic_dec(&bp->cq_spq_left);
13602 } else if (type == NONE_CONNECTION_TYPE) {
13603 if (!atomic_read(&bp->eq_spq_left))
13604 break;
13605 else
13606 atomic_dec(&bp->eq_spq_left);
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +000013607 } else if ((type == ISCSI_CONNECTION_TYPE) ||
13608 (type == FCOE_CONNECTION_TYPE)) {
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000013609 if (bp->cnic_spq_pending >=
13610 bp->cnic_eth_dev.max_kwqe_pending)
13611 break;
13612 else
13613 bp->cnic_spq_pending++;
13614 } else {
13615 BNX2X_ERR("Unknown SPE type: %d\n", type);
13616 bnx2x_panic();
Michael Chan993ac7b2009-10-10 13:46:56 +000013617 break;
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000013618 }
Michael Chan993ac7b2009-10-10 13:46:56 +000013619
13620 spe = bnx2x_sp_get_next(bp);
13621 *spe = *bp->cnic_kwq_cons;
13622
Merav Sicron51c1a582012-03-18 10:33:38 +000013623 DP(BNX2X_MSG_SP, "pending on SPQ %d, on KWQ %d count %d\n",
Michael Chan993ac7b2009-10-10 13:46:56 +000013624 bp->cnic_spq_pending, bp->cnic_kwq_pending, count);
13625
13626 if (bp->cnic_kwq_cons == bp->cnic_kwq_last)
13627 bp->cnic_kwq_cons = bp->cnic_kwq;
13628 else
13629 bp->cnic_kwq_cons++;
13630 }
13631 bnx2x_sp_prod_update(bp);
13632 spin_unlock_bh(&bp->spq_lock);
13633}
13634
13635static int bnx2x_cnic_sp_queue(struct net_device *dev,
13636 struct kwqe_16 *kwqes[], u32 count)
13637{
13638 struct bnx2x *bp = netdev_priv(dev);
13639 int i;
13640
13641#ifdef BNX2X_STOP_ON_ERROR
Merav Sicron51c1a582012-03-18 10:33:38 +000013642 if (unlikely(bp->panic)) {
13643 BNX2X_ERR("Can't post to SP queue while panic\n");
Michael Chan993ac7b2009-10-10 13:46:56 +000013644 return -EIO;
Merav Sicron51c1a582012-03-18 10:33:38 +000013645 }
Michael Chan993ac7b2009-10-10 13:46:56 +000013646#endif
13647
Ariel Elior95c6c6162012-01-26 06:01:52 +000013648 if ((bp->recovery_state != BNX2X_RECOVERY_DONE) &&
13649 (bp->recovery_state != BNX2X_RECOVERY_NIC_LOADING)) {
Merav Sicron51c1a582012-03-18 10:33:38 +000013650 BNX2X_ERR("Handling parity error recovery. Try again later\n");
Ariel Elior95c6c6162012-01-26 06:01:52 +000013651 return -EAGAIN;
13652 }
13653
Michael Chan993ac7b2009-10-10 13:46:56 +000013654 spin_lock_bh(&bp->spq_lock);
13655
13656 for (i = 0; i < count; i++) {
13657 struct eth_spe *spe = (struct eth_spe *)kwqes[i];
13658
13659 if (bp->cnic_kwq_pending == MAX_SP_DESC_CNT)
13660 break;
13661
13662 *bp->cnic_kwq_prod = *spe;
13663
13664 bp->cnic_kwq_pending++;
13665
Merav Sicron51c1a582012-03-18 10:33:38 +000013666 DP(BNX2X_MSG_SP, "L5 SPQE %x %x %x:%x pos %d\n",
Michael Chan993ac7b2009-10-10 13:46:56 +000013667 spe->hdr.conn_and_cmd_data, spe->hdr.type,
Dmitry Kravkov523224a2010-10-06 03:23:26 +000013668 spe->data.update_data_addr.hi,
13669 spe->data.update_data_addr.lo,
Michael Chan993ac7b2009-10-10 13:46:56 +000013670 bp->cnic_kwq_pending);
13671
13672 if (bp->cnic_kwq_prod == bp->cnic_kwq_last)
13673 bp->cnic_kwq_prod = bp->cnic_kwq;
13674 else
13675 bp->cnic_kwq_prod++;
13676 }
13677
13678 spin_unlock_bh(&bp->spq_lock);
13679
13680 if (bp->cnic_spq_pending < bp->cnic_eth_dev.max_kwqe_pending)
13681 bnx2x_cnic_sp_post(bp, 0);
13682
13683 return i;
13684}
13685
13686static int bnx2x_cnic_ctl_send(struct bnx2x *bp, struct cnic_ctl_info *ctl)
13687{
13688 struct cnic_ops *c_ops;
13689 int rc = 0;
13690
13691 mutex_lock(&bp->cnic_mutex);
Eric Dumazet13707f92011-01-26 19:28:23 +000013692 c_ops = rcu_dereference_protected(bp->cnic_ops,
13693 lockdep_is_held(&bp->cnic_mutex));
Michael Chan993ac7b2009-10-10 13:46:56 +000013694 if (c_ops)
13695 rc = c_ops->cnic_ctl(bp->cnic_data, ctl);
13696 mutex_unlock(&bp->cnic_mutex);
13697
13698 return rc;
13699}
13700
13701static int bnx2x_cnic_ctl_send_bh(struct bnx2x *bp, struct cnic_ctl_info *ctl)
13702{
13703 struct cnic_ops *c_ops;
13704 int rc = 0;
13705
13706 rcu_read_lock();
13707 c_ops = rcu_dereference(bp->cnic_ops);
13708 if (c_ops)
13709 rc = c_ops->cnic_ctl(bp->cnic_data, ctl);
13710 rcu_read_unlock();
13711
13712 return rc;
13713}
13714
13715/*
13716 * for commands that have no data
13717 */
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +000013718int bnx2x_cnic_notify(struct bnx2x *bp, int cmd)
Michael Chan993ac7b2009-10-10 13:46:56 +000013719{
13720 struct cnic_ctl_info ctl = {0};
13721
13722 ctl.cmd = cmd;
13723
13724 return bnx2x_cnic_ctl_send(bp, &ctl);
13725}
13726
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013727static void bnx2x_cnic_cfc_comp(struct bnx2x *bp, int cid, u8 err)
Michael Chan993ac7b2009-10-10 13:46:56 +000013728{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013729 struct cnic_ctl_info ctl = {0};
Michael Chan993ac7b2009-10-10 13:46:56 +000013730
13731 /* first we tell CNIC and only then we count this as a completion */
13732 ctl.cmd = CNIC_CTL_COMPLETION_CMD;
13733 ctl.data.comp.cid = cid;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013734 ctl.data.comp.error = err;
Michael Chan993ac7b2009-10-10 13:46:56 +000013735
13736 bnx2x_cnic_ctl_send_bh(bp, &ctl);
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000013737 bnx2x_cnic_sp_post(bp, 0);
Michael Chan993ac7b2009-10-10 13:46:56 +000013738}
13739
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013740/* Called with netif_addr_lock_bh() taken.
13741 * Sets an rx_mode config for an iSCSI ETH client.
13742 * Doesn't block.
13743 * Completion should be checked outside.
13744 */
13745static void bnx2x_set_iscsi_eth_rx_mode(struct bnx2x *bp, bool start)
13746{
13747 unsigned long accept_flags = 0, ramrod_flags = 0;
13748 u8 cl_id = bnx2x_cnic_eth_cl_id(bp, BNX2X_ISCSI_ETH_CL_ID_IDX);
13749 int sched_state = BNX2X_FILTER_ISCSI_ETH_STOP_SCHED;
13750
13751 if (start) {
13752 /* Start accepting on iSCSI L2 ring. Accept all multicasts
13753 * because it's the only way for UIO Queue to accept
13754 * multicasts (in non-promiscuous mode only one Queue per
13755 * function will receive multicast packets (leading in our
13756 * case).
13757 */
13758 __set_bit(BNX2X_ACCEPT_UNICAST, &accept_flags);
13759 __set_bit(BNX2X_ACCEPT_ALL_MULTICAST, &accept_flags);
13760 __set_bit(BNX2X_ACCEPT_BROADCAST, &accept_flags);
13761 __set_bit(BNX2X_ACCEPT_ANY_VLAN, &accept_flags);
13762
13763 /* Clear STOP_PENDING bit if START is requested */
13764 clear_bit(BNX2X_FILTER_ISCSI_ETH_STOP_SCHED, &bp->sp_state);
13765
13766 sched_state = BNX2X_FILTER_ISCSI_ETH_START_SCHED;
13767 } else
13768 /* Clear START_PENDING bit if STOP is requested */
13769 clear_bit(BNX2X_FILTER_ISCSI_ETH_START_SCHED, &bp->sp_state);
13770
13771 if (test_bit(BNX2X_FILTER_RX_MODE_PENDING, &bp->sp_state))
13772 set_bit(sched_state, &bp->sp_state);
13773 else {
13774 __set_bit(RAMROD_RX, &ramrod_flags);
13775 bnx2x_set_q_rx_mode(bp, cl_id, 0, accept_flags, 0,
13776 ramrod_flags);
13777 }
13778}
13779
Michael Chan993ac7b2009-10-10 13:46:56 +000013780static int bnx2x_drv_ctl(struct net_device *dev, struct drv_ctl_info *ctl)
13781{
13782 struct bnx2x *bp = netdev_priv(dev);
13783 int rc = 0;
13784
13785 switch (ctl->cmd) {
13786 case DRV_CTL_CTXTBL_WR_CMD: {
13787 u32 index = ctl->data.io.offset;
13788 dma_addr_t addr = ctl->data.io.dma_addr;
13789
13790 bnx2x_ilt_wr(bp, index, addr);
13791 break;
13792 }
13793
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000013794 case DRV_CTL_RET_L5_SPQ_CREDIT_CMD: {
13795 int count = ctl->data.credit.credit_count;
Michael Chan993ac7b2009-10-10 13:46:56 +000013796
13797 bnx2x_cnic_sp_post(bp, count);
13798 break;
13799 }
13800
13801 /* rtnl_lock is held. */
13802 case DRV_CTL_START_L2_CMD: {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013803 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
13804 unsigned long sp_bits = 0;
Michael Chan993ac7b2009-10-10 13:46:56 +000013805
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013806 /* Configure the iSCSI classification object */
13807 bnx2x_init_mac_obj(bp, &bp->iscsi_l2_mac_obj,
13808 cp->iscsi_l2_client_id,
13809 cp->iscsi_l2_cid, BP_FUNC(bp),
13810 bnx2x_sp(bp, mac_rdata),
13811 bnx2x_sp_mapping(bp, mac_rdata),
13812 BNX2X_FILTER_MAC_PENDING,
13813 &bp->sp_state, BNX2X_OBJ_TYPE_RX,
13814 &bp->macs_pool);
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +000013815
Dmitry Kravkov523224a2010-10-06 03:23:26 +000013816 /* Set iSCSI MAC address */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013817 rc = bnx2x_set_iscsi_eth_mac_addr(bp);
13818 if (rc)
13819 break;
Dmitry Kravkov523224a2010-10-06 03:23:26 +000013820
13821 mmiowb();
13822 barrier();
13823
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013824 /* Start accepting on iSCSI L2 ring */
13825
13826 netif_addr_lock_bh(dev);
13827 bnx2x_set_iscsi_eth_rx_mode(bp, true);
13828 netif_addr_unlock_bh(dev);
13829
13830 /* bits to wait on */
13831 __set_bit(BNX2X_FILTER_RX_MODE_PENDING, &sp_bits);
13832 __set_bit(BNX2X_FILTER_ISCSI_ETH_START_SCHED, &sp_bits);
13833
13834 if (!bnx2x_wait_sp_comp(bp, sp_bits))
13835 BNX2X_ERR("rx_mode completion timed out!\n");
Dmitry Kravkov523224a2010-10-06 03:23:26 +000013836
Michael Chan993ac7b2009-10-10 13:46:56 +000013837 break;
13838 }
13839
13840 /* rtnl_lock is held. */
13841 case DRV_CTL_STOP_L2_CMD: {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013842 unsigned long sp_bits = 0;
Michael Chan993ac7b2009-10-10 13:46:56 +000013843
Dmitry Kravkov523224a2010-10-06 03:23:26 +000013844 /* Stop accepting on iSCSI L2 ring */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013845 netif_addr_lock_bh(dev);
13846 bnx2x_set_iscsi_eth_rx_mode(bp, false);
13847 netif_addr_unlock_bh(dev);
13848
13849 /* bits to wait on */
13850 __set_bit(BNX2X_FILTER_RX_MODE_PENDING, &sp_bits);
13851 __set_bit(BNX2X_FILTER_ISCSI_ETH_STOP_SCHED, &sp_bits);
13852
13853 if (!bnx2x_wait_sp_comp(bp, sp_bits))
13854 BNX2X_ERR("rx_mode completion timed out!\n");
Dmitry Kravkov523224a2010-10-06 03:23:26 +000013855
13856 mmiowb();
13857 barrier();
13858
13859 /* Unset iSCSI L2 MAC */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013860 rc = bnx2x_del_all_macs(bp, &bp->iscsi_l2_mac_obj,
13861 BNX2X_ISCSI_ETH_MAC, true);
Michael Chan993ac7b2009-10-10 13:46:56 +000013862 break;
13863 }
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000013864 case DRV_CTL_RET_L2_SPQ_CREDIT_CMD: {
13865 int count = ctl->data.credit.credit_count;
13866
Peter Zijlstra4e857c52014-03-17 18:06:10 +010013867 smp_mb__before_atomic();
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080013868 atomic_add(count, &bp->cq_spq_left);
Peter Zijlstra4e857c52014-03-17 18:06:10 +010013869 smp_mb__after_atomic();
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000013870 break;
13871 }
Barak Witkowski1d187b32011-12-05 22:41:50 +000013872 case DRV_CTL_ULP_REGISTER_CMD: {
Barak Witkowski2e499d32012-06-26 01:31:19 +000013873 int ulp_type = ctl->data.register_data.ulp_type;
Barak Witkowski1d187b32011-12-05 22:41:50 +000013874
13875 if (CHIP_IS_E3(bp)) {
13876 int idx = BP_FW_MB_IDX(bp);
Barak Witkowski2e499d32012-06-26 01:31:19 +000013877 u32 cap = SHMEM2_RD(bp, drv_capabilities_flag[idx]);
13878 int path = BP_PATH(bp);
13879 int port = BP_PORT(bp);
13880 int i;
13881 u32 scratch_offset;
13882 u32 *host_addr;
Barak Witkowski1d187b32011-12-05 22:41:50 +000013883
Barak Witkowski2e499d32012-06-26 01:31:19 +000013884 /* first write capability to shmem2 */
Barak Witkowski1d187b32011-12-05 22:41:50 +000013885 if (ulp_type == CNIC_ULP_ISCSI)
13886 cap |= DRV_FLAGS_CAPABILITIES_LOADED_ISCSI;
13887 else if (ulp_type == CNIC_ULP_FCOE)
13888 cap |= DRV_FLAGS_CAPABILITIES_LOADED_FCOE;
13889 SHMEM2_WR(bp, drv_capabilities_flag[idx], cap);
Barak Witkowski2e499d32012-06-26 01:31:19 +000013890
13891 if ((ulp_type != CNIC_ULP_FCOE) ||
13892 (!SHMEM2_HAS(bp, ncsi_oem_data_addr)) ||
13893 (!(bp->flags & BC_SUPPORTS_FCOE_FEATURES)))
13894 break;
13895
13896 /* if reached here - should write fcoe capabilities */
13897 scratch_offset = SHMEM2_RD(bp, ncsi_oem_data_addr);
13898 if (!scratch_offset)
13899 break;
13900 scratch_offset += offsetof(struct glob_ncsi_oem_data,
13901 fcoe_features[path][port]);
13902 host_addr = (u32 *) &(ctl->data.register_data.
13903 fcoe_features);
13904 for (i = 0; i < sizeof(struct fcoe_capabilities);
13905 i += 4)
13906 REG_WR(bp, scratch_offset + i,
13907 *(host_addr + i/4));
Barak Witkowski1d187b32011-12-05 22:41:50 +000013908 }
Yuval Mintz42f82772014-03-23 18:12:23 +020013909 bnx2x_schedule_sp_rtnl(bp, BNX2X_SP_RTNL_GET_DRV_VERSION, 0);
Barak Witkowski1d187b32011-12-05 22:41:50 +000013910 break;
13911 }
Barak Witkowski2e499d32012-06-26 01:31:19 +000013912
Barak Witkowski1d187b32011-12-05 22:41:50 +000013913 case DRV_CTL_ULP_UNREGISTER_CMD: {
13914 int ulp_type = ctl->data.ulp_type;
13915
13916 if (CHIP_IS_E3(bp)) {
13917 int idx = BP_FW_MB_IDX(bp);
13918 u32 cap;
13919
13920 cap = SHMEM2_RD(bp, drv_capabilities_flag[idx]);
13921 if (ulp_type == CNIC_ULP_ISCSI)
13922 cap &= ~DRV_FLAGS_CAPABILITIES_LOADED_ISCSI;
13923 else if (ulp_type == CNIC_ULP_FCOE)
13924 cap &= ~DRV_FLAGS_CAPABILITIES_LOADED_FCOE;
13925 SHMEM2_WR(bp, drv_capabilities_flag[idx], cap);
13926 }
Yuval Mintz42f82772014-03-23 18:12:23 +020013927 bnx2x_schedule_sp_rtnl(bp, BNX2X_SP_RTNL_GET_DRV_VERSION, 0);
Barak Witkowski1d187b32011-12-05 22:41:50 +000013928 break;
13929 }
Michael Chan993ac7b2009-10-10 13:46:56 +000013930
13931 default:
13932 BNX2X_ERR("unknown command %x\n", ctl->cmd);
13933 rc = -EINVAL;
13934 }
13935
13936 return rc;
13937}
13938
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +000013939void bnx2x_setup_cnic_irq_info(struct bnx2x *bp)
Michael Chan993ac7b2009-10-10 13:46:56 +000013940{
13941 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
13942
13943 if (bp->flags & USING_MSIX_FLAG) {
13944 cp->drv_state |= CNIC_DRV_STATE_USING_MSIX;
13945 cp->irq_arr[0].irq_flags |= CNIC_IRQ_FL_MSIX;
13946 cp->irq_arr[0].vector = bp->msix_table[1].vector;
13947 } else {
13948 cp->drv_state &= ~CNIC_DRV_STATE_USING_MSIX;
13949 cp->irq_arr[0].irq_flags &= ~CNIC_IRQ_FL_MSIX;
13950 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013951 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000013952 cp->irq_arr[0].status_blk = (void *)bp->cnic_sb.e2_sb;
13953 else
13954 cp->irq_arr[0].status_blk = (void *)bp->cnic_sb.e1x_sb;
13955
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013956 cp->irq_arr[0].status_blk_num = bnx2x_cnic_fw_sb_id(bp);
13957 cp->irq_arr[0].status_blk_num2 = bnx2x_cnic_igu_sb_id(bp);
Michael Chan993ac7b2009-10-10 13:46:56 +000013958 cp->irq_arr[1].status_blk = bp->def_status_blk;
13959 cp->irq_arr[1].status_blk_num = DEF_SB_ID;
Dmitry Kravkov523224a2010-10-06 03:23:26 +000013960 cp->irq_arr[1].status_blk_num2 = DEF_SB_IGU_ID;
Michael Chan993ac7b2009-10-10 13:46:56 +000013961
13962 cp->num_irq = 2;
13963}
13964
Merav Sicron37ae41a2012-06-19 07:48:27 +000013965void bnx2x_setup_cnic_info(struct bnx2x *bp)
13966{
13967 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
13968
Merav Sicron37ae41a2012-06-19 07:48:27 +000013969 cp->ctx_tbl_offset = FUNC_ILT_BASE(BP_FUNC(bp)) +
13970 bnx2x_cid_ilt_lines(bp);
13971 cp->starting_cid = bnx2x_cid_ilt_lines(bp) * ILT_PAGE_CIDS;
13972 cp->fcoe_init_cid = BNX2X_FCOE_ETH_CID(bp);
13973 cp->iscsi_l2_cid = BNX2X_ISCSI_ETH_CID(bp);
13974
Michael Chanf78afb32013-09-18 01:50:38 -070013975 DP(NETIF_MSG_IFUP, "BNX2X_1st_NON_L2_ETH_CID(bp) %x, cp->starting_cid %x, cp->fcoe_init_cid %x, cp->iscsi_l2_cid %x\n",
13976 BNX2X_1st_NON_L2_ETH_CID(bp), cp->starting_cid, cp->fcoe_init_cid,
13977 cp->iscsi_l2_cid);
13978
Merav Sicron37ae41a2012-06-19 07:48:27 +000013979 if (NO_ISCSI_OOO(bp))
13980 cp->drv_state |= CNIC_DRV_STATE_NO_ISCSI_OOO;
13981}
13982
Michael Chan993ac7b2009-10-10 13:46:56 +000013983static int bnx2x_register_cnic(struct net_device *dev, struct cnic_ops *ops,
13984 void *data)
13985{
13986 struct bnx2x *bp = netdev_priv(dev);
13987 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
Merav Sicron55c11942012-11-07 00:45:48 +000013988 int rc;
13989
13990 DP(NETIF_MSG_IFUP, "Register_cnic called\n");
Michael Chan993ac7b2009-10-10 13:46:56 +000013991
Merav Sicron51c1a582012-03-18 10:33:38 +000013992 if (ops == NULL) {
13993 BNX2X_ERR("NULL ops received\n");
Michael Chan993ac7b2009-10-10 13:46:56 +000013994 return -EINVAL;
Merav Sicron51c1a582012-03-18 10:33:38 +000013995 }
Michael Chan993ac7b2009-10-10 13:46:56 +000013996
Merav Sicron55c11942012-11-07 00:45:48 +000013997 if (!CNIC_SUPPORT(bp)) {
13998 BNX2X_ERR("Can't register CNIC when not supported\n");
13999 return -EOPNOTSUPP;
14000 }
14001
14002 if (!CNIC_LOADED(bp)) {
14003 rc = bnx2x_load_cnic(bp);
14004 if (rc) {
14005 BNX2X_ERR("CNIC-related load failed\n");
14006 return rc;
14007 }
Merav Sicron55c11942012-11-07 00:45:48 +000014008 }
14009
14010 bp->cnic_enabled = true;
14011
Michael Chan993ac7b2009-10-10 13:46:56 +000014012 bp->cnic_kwq = kzalloc(PAGE_SIZE, GFP_KERNEL);
14013 if (!bp->cnic_kwq)
14014 return -ENOMEM;
14015
14016 bp->cnic_kwq_cons = bp->cnic_kwq;
14017 bp->cnic_kwq_prod = bp->cnic_kwq;
14018 bp->cnic_kwq_last = bp->cnic_kwq + MAX_SP_DESC_CNT;
14019
14020 bp->cnic_spq_pending = 0;
14021 bp->cnic_kwq_pending = 0;
14022
14023 bp->cnic_data = data;
14024
14025 cp->num_irq = 0;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030014026 cp->drv_state |= CNIC_DRV_STATE_REGD;
Dmitry Kravkov523224a2010-10-06 03:23:26 +000014027 cp->iro_arr = bp->iro_arr;
Michael Chan993ac7b2009-10-10 13:46:56 +000014028
Michael Chan993ac7b2009-10-10 13:46:56 +000014029 bnx2x_setup_cnic_irq_info(bp);
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000014030
Michael Chan993ac7b2009-10-10 13:46:56 +000014031 rcu_assign_pointer(bp->cnic_ops, ops);
14032
Yuval Mintz42f82772014-03-23 18:12:23 +020014033 /* Schedule driver to read CNIC driver versions */
14034 bnx2x_schedule_sp_rtnl(bp, BNX2X_SP_RTNL_GET_DRV_VERSION, 0);
14035
Michael Chan993ac7b2009-10-10 13:46:56 +000014036 return 0;
14037}
14038
14039static int bnx2x_unregister_cnic(struct net_device *dev)
14040{
14041 struct bnx2x *bp = netdev_priv(dev);
14042 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
14043
14044 mutex_lock(&bp->cnic_mutex);
Michael Chan993ac7b2009-10-10 13:46:56 +000014045 cp->drv_state = 0;
Eric Dumazet2cfa5a02011-11-23 07:09:32 +000014046 RCU_INIT_POINTER(bp->cnic_ops, NULL);
Michael Chan993ac7b2009-10-10 13:46:56 +000014047 mutex_unlock(&bp->cnic_mutex);
14048 synchronize_rcu();
Yuval Mintzfea75642013-04-10 13:34:39 +030014049 bp->cnic_enabled = false;
Michael Chan993ac7b2009-10-10 13:46:56 +000014050 kfree(bp->cnic_kwq);
14051 bp->cnic_kwq = NULL;
14052
14053 return 0;
14054}
14055
stephen hemmingera8f47eb2014-01-09 22:20:11 -080014056static struct cnic_eth_dev *bnx2x_cnic_probe(struct net_device *dev)
Michael Chan993ac7b2009-10-10 13:46:56 +000014057{
14058 struct bnx2x *bp = netdev_priv(dev);
14059 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
14060
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000014061 /* If both iSCSI and FCoE are disabled - return NULL in
14062 * order to indicate CNIC that it should not try to work
14063 * with this device.
14064 */
14065 if (NO_ISCSI(bp) && NO_FCOE(bp))
14066 return NULL;
14067
Michael Chan993ac7b2009-10-10 13:46:56 +000014068 cp->drv_owner = THIS_MODULE;
14069 cp->chip_id = CHIP_ID(bp);
14070 cp->pdev = bp->pdev;
14071 cp->io_base = bp->regview;
14072 cp->io_base2 = bp->doorbells;
14073 cp->max_kwqe_pending = 8;
Dmitry Kravkov523224a2010-10-06 03:23:26 +000014074 cp->ctx_blk_size = CDU_ILT_PAGE_SZ;
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000014075 cp->ctx_tbl_offset = FUNC_ILT_BASE(BP_FUNC(bp)) +
14076 bnx2x_cid_ilt_lines(bp);
Michael Chan993ac7b2009-10-10 13:46:56 +000014077 cp->ctx_tbl_len = CNIC_ILT_LINES;
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000014078 cp->starting_cid = bnx2x_cid_ilt_lines(bp) * ILT_PAGE_CIDS;
Michael Chan993ac7b2009-10-10 13:46:56 +000014079 cp->drv_submit_kwqes_16 = bnx2x_cnic_sp_queue;
14080 cp->drv_ctl = bnx2x_drv_ctl;
14081 cp->drv_register_cnic = bnx2x_register_cnic;
14082 cp->drv_unregister_cnic = bnx2x_unregister_cnic;
Merav Sicron37ae41a2012-06-19 07:48:27 +000014083 cp->fcoe_init_cid = BNX2X_FCOE_ETH_CID(bp);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030014084 cp->iscsi_l2_client_id =
14085 bnx2x_cnic_eth_cl_id(bp, BNX2X_ISCSI_ETH_CL_ID_IDX);
Merav Sicron37ae41a2012-06-19 07:48:27 +000014086 cp->iscsi_l2_cid = BNX2X_ISCSI_ETH_CID(bp);
Michael Chan993ac7b2009-10-10 13:46:56 +000014087
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000014088 if (NO_ISCSI_OOO(bp))
14089 cp->drv_state |= CNIC_DRV_STATE_NO_ISCSI_OOO;
14090
14091 if (NO_ISCSI(bp))
14092 cp->drv_state |= CNIC_DRV_STATE_NO_ISCSI;
14093
14094 if (NO_FCOE(bp))
14095 cp->drv_state |= CNIC_DRV_STATE_NO_FCOE;
14096
Merav Sicron51c1a582012-03-18 10:33:38 +000014097 BNX2X_DEV_INFO(
14098 "page_size %d, tbl_offset %d, tbl_lines %d, starting cid %d\n",
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000014099 cp->ctx_blk_size,
14100 cp->ctx_tbl_offset,
14101 cp->ctx_tbl_len,
14102 cp->starting_cid);
Michael Chan993ac7b2009-10-10 13:46:56 +000014103 return cp;
14104}
Michael Chan993ac7b2009-10-10 13:46:56 +000014105
stephen hemmingera8f47eb2014-01-09 22:20:11 -080014106static u32 bnx2x_rx_ustorm_prods_offset(struct bnx2x_fastpath *fp)
Ariel Eliorbe1f1ffa2013-01-01 05:22:24 +000014107{
Ariel Elior64112802013-01-07 00:50:23 +000014108 struct bnx2x *bp = fp->bp;
14109 u32 offset = BAR_USTRORM_INTMEM;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070014110
Ariel Elior64112802013-01-07 00:50:23 +000014111 if (IS_VF(bp))
14112 return bnx2x_vf_ustorm_prods_offset(bp, fp);
14113 else if (!CHIP_IS_E1x(bp))
14114 offset += USTORM_RX_PRODS_E2_OFFSET(fp->cl_qzone_id);
14115 else
14116 offset += USTORM_RX_PRODS_E1X_OFFSET(BP_PORT(bp), fp->cl_id);
Ariel Eliorbe1f1ffa2013-01-01 05:22:24 +000014117
Ariel Elior64112802013-01-07 00:50:23 +000014118 return offset;
14119}
Ariel Eliorbe1f1ffa2013-01-01 05:22:24 +000014120
Ariel Elior64112802013-01-07 00:50:23 +000014121/* called only on E1H or E2.
14122 * When pretending to be PF, the pretend value is the function number 0...7
14123 * When pretending to be VF, the pretend val is the PF-num:VF-valid:ABS-VFID
14124 * combination
14125 */
14126int bnx2x_pretend_func(struct bnx2x *bp, u16 pretend_func_val)
14127{
14128 u32 pretend_reg;
Ariel Eliorbe1f1ffa2013-01-01 05:22:24 +000014129
Ariel Elior23826852013-01-09 07:04:35 +000014130 if (CHIP_IS_E1H(bp) && pretend_func_val >= E1H_FUNC_MAX)
Ariel Elior64112802013-01-07 00:50:23 +000014131 return -1;
Ariel Eliorbe1f1ffa2013-01-01 05:22:24 +000014132
Ariel Elior64112802013-01-07 00:50:23 +000014133 /* get my own pretend register */
14134 pretend_reg = bnx2x_get_pretend_reg(bp);
14135 REG_WR(bp, pretend_reg, pretend_func_val);
14136 REG_RD(bp, pretend_reg);
Ariel Eliorbe1f1ffa2013-01-01 05:22:24 +000014137 return 0;
14138}