blob: 6e4cbc6ce0efd9843a55341ec47eb76fd9932327 [file] [log] [blame]
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001/*******************************************************************************
2 This is the driver for the ST MAC 10/100/1000 on-chip Ethernet controllers.
3 ST Ethernet IPs are built around a Synopsys IP Core.
4
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00005 Copyright(C) 2007-2011 STMicroelectronics Ltd
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07006
7 This program is free software; you can redistribute it and/or modify it
8 under the terms and conditions of the GNU General Public License,
9 version 2, as published by the Free Software Foundation.
10
11 This program is distributed in the hope it will be useful, but WITHOUT
12 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
13 FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
14 more details.
15
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070016 The full GNU General Public License is included in this distribution in
17 the file called "COPYING".
18
19 Author: Giuseppe Cavallaro <peppe.cavallaro@st.com>
20
21 Documentation available at:
22 http://www.stlinux.com
23 Support available at:
24 https://bugzilla.stlinux.com/
25*******************************************************************************/
26
Viresh Kumar6a81c262012-07-30 14:39:41 -070027#include <linux/clk.h>
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070028#include <linux/kernel.h>
29#include <linux/interrupt.h>
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070030#include <linux/ip.h>
31#include <linux/tcp.h>
32#include <linux/skbuff.h>
33#include <linux/ethtool.h>
34#include <linux/if_ether.h>
35#include <linux/crc32.h>
36#include <linux/mii.h>
Jiri Pirko01789342011-08-16 06:29:00 +000037#include <linux/if.h>
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070038#include <linux/if_vlan.h>
39#include <linux/dma-mapping.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090040#include <linux/slab.h>
Paul Gortmaker70c71602011-05-22 16:47:17 -040041#include <linux/prefetch.h>
Srinivas Kandagatladb88f102014-01-16 10:52:52 +000042#include <linux/pinctrl/consumer.h>
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +010043#ifdef CONFIG_DEBUG_FS
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +000044#include <linux/debugfs.h>
45#include <linux/seq_file.h>
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +010046#endif /* CONFIG_DEBUG_FS */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +000047#include <linux/net_tstamp.h>
48#include "stmmac_ptp.h"
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +000049#include "stmmac.h"
Chen-Yu Tsaic5e4ddb2014-01-17 21:24:41 +080050#include <linux/reset.h>
Mathieu Olivari5790cf32015-05-27 11:02:47 -070051#include <linux/of_mdio.h>
Phil Reid19d857c2015-12-14 11:32:01 +080052#include "dwmac1000.h"
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070053
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070054#define STMMAC_ALIGN(x) L1_CACHE_ALIGN(x)
Alexandre TORGUEf748be52016-04-01 11:37:34 +020055#define TSO_MAX_BUFF_SIZE (SZ_16K - 1)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070056
57/* Module parameters */
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +000058#define TX_TIMEO 5000
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070059static int watchdog = TX_TIMEO;
60module_param(watchdog, int, S_IRUGO | S_IWUSR);
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +000061MODULE_PARM_DESC(watchdog, "Transmit timeout in milliseconds (default 5s)");
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070062
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +000063static int debug = -1;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070064module_param(debug, int, S_IRUGO | S_IWUSR);
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +000065MODULE_PARM_DESC(debug, "Message Level (-1: default, 0: no output, 16: all)");
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070066
stephen hemminger47d1f712013-12-30 10:38:57 -080067static int phyaddr = -1;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070068module_param(phyaddr, int, S_IRUGO);
69MODULE_PARM_DESC(phyaddr, "Physical device address");
70
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +010071#define STMMAC_TX_THRESH (DMA_TX_SIZE / 4)
Giuseppe Cavallaro120e87f2016-02-29 14:27:42 +010072#define STMMAC_RX_THRESH (DMA_RX_SIZE / 4)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070073
74static int flow_ctrl = FLOW_OFF;
75module_param(flow_ctrl, int, S_IRUGO | S_IWUSR);
76MODULE_PARM_DESC(flow_ctrl, "Flow control ability [on/off]");
77
78static int pause = PAUSE_TIME;
79module_param(pause, int, S_IRUGO | S_IWUSR);
80MODULE_PARM_DESC(pause, "Flow Control Pause Time");
81
82#define TC_DEFAULT 64
83static int tc = TC_DEFAULT;
84module_param(tc, int, S_IRUGO | S_IWUSR);
85MODULE_PARM_DESC(tc, "DMA threshold control value");
86
Giuseppe CAVALLAROd9167012014-03-10 13:40:32 +010087#define DEFAULT_BUFSIZE 1536
88static int buf_sz = DEFAULT_BUFSIZE;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070089module_param(buf_sz, int, S_IRUGO | S_IWUSR);
90MODULE_PARM_DESC(buf_sz, "DMA buffer size");
91
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +010092#define STMMAC_RX_COPYBREAK 256
93
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070094static const u32 default_msg_level = (NETIF_MSG_DRV | NETIF_MSG_PROBE |
95 NETIF_MSG_LINK | NETIF_MSG_IFUP |
96 NETIF_MSG_IFDOWN | NETIF_MSG_TIMER);
97
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +000098#define STMMAC_DEFAULT_LPI_TIMER 1000
99static int eee_timer = STMMAC_DEFAULT_LPI_TIMER;
100module_param(eee_timer, int, S_IRUGO | S_IWUSR);
101MODULE_PARM_DESC(eee_timer, "LPI tx expiration time in msec");
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200102#define STMMAC_LPI_T(x) (jiffies + msecs_to_jiffies(x))
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000103
Pavel Machek22d3efe2016-11-28 12:55:59 +0100104/* By default the driver will use the ring mode to manage tx and rx descriptors,
105 * but allow user to force to use the chain instead of the ring
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +0000106 */
107static unsigned int chain_mode;
108module_param(chain_mode, int, S_IRUGO);
109MODULE_PARM_DESC(chain_mode, "To use chain instead of ring mode");
110
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700111static irqreturn_t stmmac_interrupt(int irq, void *dev_id);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700112
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +0100113#ifdef CONFIG_DEBUG_FS
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +0000114static int stmmac_init_fs(struct net_device *dev);
Mathieu Olivari466c5ac2015-05-22 19:03:29 -0700115static void stmmac_exit_fs(struct net_device *dev);
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +0000116#endif
117
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +0000118#define STMMAC_COAL_TIMER(x) (jiffies + usecs_to_jiffies(x))
119
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700120/**
121 * stmmac_verify_args - verify the driver parameters.
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100122 * Description: it checks the driver parameters and set a default in case of
123 * errors.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700124 */
125static void stmmac_verify_args(void)
126{
127 if (unlikely(watchdog < 0))
128 watchdog = TX_TIMEO;
Giuseppe CAVALLAROd9167012014-03-10 13:40:32 +0100129 if (unlikely((buf_sz < DEFAULT_BUFSIZE) || (buf_sz > BUF_SIZE_16KiB)))
130 buf_sz = DEFAULT_BUFSIZE;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700131 if (unlikely(flow_ctrl > 1))
132 flow_ctrl = FLOW_AUTO;
133 else if (likely(flow_ctrl < 0))
134 flow_ctrl = FLOW_OFF;
135 if (unlikely((pause < 0) || (pause > 0xffff)))
136 pause = PAUSE_TIME;
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000137 if (eee_timer < 0)
138 eee_timer = STMMAC_DEFAULT_LPI_TIMER;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700139}
140
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000141/**
Joao Pintoc22a3f42017-04-06 09:49:11 +0100142 * stmmac_disable_all_queues - Disable all queues
143 * @priv: driver private structure
144 */
145static void stmmac_disable_all_queues(struct stmmac_priv *priv)
146{
147 u32 rx_queues_cnt = priv->plat->rx_queues_to_use;
148 u32 queue;
149
150 for (queue = 0; queue < rx_queues_cnt; queue++) {
151 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
152
153 napi_disable(&rx_q->napi);
154 }
155}
156
157/**
158 * stmmac_enable_all_queues - Enable all queues
159 * @priv: driver private structure
160 */
161static void stmmac_enable_all_queues(struct stmmac_priv *priv)
162{
163 u32 rx_queues_cnt = priv->plat->rx_queues_to_use;
164 u32 queue;
165
166 for (queue = 0; queue < rx_queues_cnt; queue++) {
167 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
168
169 napi_enable(&rx_q->napi);
170 }
171}
172
173/**
174 * stmmac_stop_all_queues - Stop all queues
175 * @priv: driver private structure
176 */
177static void stmmac_stop_all_queues(struct stmmac_priv *priv)
178{
179 u32 tx_queues_cnt = priv->plat->tx_queues_to_use;
180 u32 queue;
181
182 for (queue = 0; queue < tx_queues_cnt; queue++)
183 netif_tx_stop_queue(netdev_get_tx_queue(priv->dev, queue));
184}
185
186/**
187 * stmmac_start_all_queues - Start all queues
188 * @priv: driver private structure
189 */
190static void stmmac_start_all_queues(struct stmmac_priv *priv)
191{
192 u32 tx_queues_cnt = priv->plat->tx_queues_to_use;
193 u32 queue;
194
195 for (queue = 0; queue < tx_queues_cnt; queue++)
196 netif_tx_start_queue(netdev_get_tx_queue(priv->dev, queue));
197}
198
199/**
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000200 * stmmac_clk_csr_set - dynamically set the MDC clock
201 * @priv: driver private structure
202 * Description: this is to dynamically set the MDC clock according to the csr
203 * clock input.
204 * Note:
205 * If a specific clk_csr value is passed from the platform
206 * this means that the CSR Clock Range selection cannot be
207 * changed at run-time and it is fixed (as reported in the driver
208 * documentation). Viceversa the driver will try to set the MDC
209 * clock dynamically according to the actual clock input.
210 */
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +0000211static void stmmac_clk_csr_set(struct stmmac_priv *priv)
212{
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +0000213 u32 clk_rate;
214
jpintof573c0b2017-01-09 12:35:09 +0000215 clk_rate = clk_get_rate(priv->plat->stmmac_clk);
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +0000216
217 /* Platform provided default clk_csr would be assumed valid
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000218 * for all other cases except for the below mentioned ones.
219 * For values higher than the IEEE 802.3 specified frequency
220 * we can not estimate the proper divider as it is not known
221 * the frequency of clk_csr_i. So we do not change the default
222 * divider.
223 */
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +0000224 if (!(priv->clk_csr & MAC_CSR_H_FRQ_MASK)) {
225 if (clk_rate < CSR_F_35M)
226 priv->clk_csr = STMMAC_CSR_20_35M;
227 else if ((clk_rate >= CSR_F_35M) && (clk_rate < CSR_F_60M))
228 priv->clk_csr = STMMAC_CSR_35_60M;
229 else if ((clk_rate >= CSR_F_60M) && (clk_rate < CSR_F_100M))
230 priv->clk_csr = STMMAC_CSR_60_100M;
231 else if ((clk_rate >= CSR_F_100M) && (clk_rate < CSR_F_150M))
232 priv->clk_csr = STMMAC_CSR_100_150M;
233 else if ((clk_rate >= CSR_F_150M) && (clk_rate < CSR_F_250M))
234 priv->clk_csr = STMMAC_CSR_150_250M;
Phil Reid19d857c2015-12-14 11:32:01 +0800235 else if ((clk_rate >= CSR_F_250M) && (clk_rate < CSR_F_300M))
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +0000236 priv->clk_csr = STMMAC_CSR_250_300M;
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000237 }
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +0000238}
239
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700240static void print_pkt(unsigned char *buf, int len)
241{
Andy Shevchenko424c4f72014-11-07 16:53:12 +0200242 pr_debug("len = %d byte, buf addr: 0x%p\n", len, buf);
243 print_hex_dump_bytes("", DUMP_PREFIX_OFFSET, buf, len);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700244}
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700245
Joao Pintoce736782017-04-06 09:49:10 +0100246static inline u32 stmmac_tx_avail(struct stmmac_priv *priv, u32 queue)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700247{
Joao Pintoce736782017-04-06 09:49:10 +0100248 struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
LABBE Corentina6a3e022017-02-08 09:31:21 +0100249 u32 avail;
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100250
Joao Pintoce736782017-04-06 09:49:10 +0100251 if (tx_q->dirty_tx > tx_q->cur_tx)
252 avail = tx_q->dirty_tx - tx_q->cur_tx - 1;
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100253 else
Joao Pintoce736782017-04-06 09:49:10 +0100254 avail = DMA_TX_SIZE - tx_q->cur_tx + tx_q->dirty_tx - 1;
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100255
256 return avail;
257}
258
Joao Pinto54139cf2017-04-06 09:49:09 +0100259/**
260 * stmmac_rx_dirty - Get RX queue dirty
261 * @priv: driver private structure
262 * @queue: RX queue index
263 */
264static inline u32 stmmac_rx_dirty(struct stmmac_priv *priv, u32 queue)
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100265{
Joao Pinto54139cf2017-04-06 09:49:09 +0100266 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
LABBE Corentina6a3e022017-02-08 09:31:21 +0100267 u32 dirty;
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100268
Joao Pinto54139cf2017-04-06 09:49:09 +0100269 if (rx_q->dirty_rx <= rx_q->cur_rx)
270 dirty = rx_q->cur_rx - rx_q->dirty_rx;
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100271 else
Joao Pinto54139cf2017-04-06 09:49:09 +0100272 dirty = DMA_RX_SIZE - rx_q->dirty_rx + rx_q->cur_rx;
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100273
274 return dirty;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700275}
276
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000277/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100278 * stmmac_hw_fix_mac_speed - callback for speed selection
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000279 * @priv: driver private structure
LABBE Corentin8d45e422017-02-08 09:31:08 +0100280 * Description: on some platforms (e.g. ST), some HW system configuration
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000281 * registers have to be set according to the link speed negotiated.
Giuseppe CAVALLARO9dfeb4d2010-11-24 02:37:58 +0000282 */
283static inline void stmmac_hw_fix_mac_speed(struct stmmac_priv *priv)
284{
Philippe Reynesd6d50c72016-10-03 08:28:19 +0200285 struct net_device *ndev = priv->dev;
286 struct phy_device *phydev = ndev->phydev;
Giuseppe CAVALLARO9dfeb4d2010-11-24 02:37:58 +0000287
288 if (likely(priv->plat->fix_mac_speed))
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000289 priv->plat->fix_mac_speed(priv->plat->bsp_priv, phydev->speed);
Giuseppe CAVALLARO9dfeb4d2010-11-24 02:37:58 +0000290}
291
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000292/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100293 * stmmac_enable_eee_mode - check and enter in LPI mode
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000294 * @priv: driver private structure
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100295 * Description: this function is to verify and enter in LPI mode in case of
296 * EEE.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000297 */
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000298static void stmmac_enable_eee_mode(struct stmmac_priv *priv)
299{
Joao Pintoce736782017-04-06 09:49:10 +0100300 u32 tx_cnt = priv->plat->tx_queues_to_use;
301 u32 queue;
302
303 /* check if all TX queues have the work finished */
304 for (queue = 0; queue < tx_cnt; queue++) {
305 struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
306
307 if (tx_q->dirty_tx != tx_q->cur_tx)
308 return; /* still unfinished work */
309 }
310
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000311 /* Check and enter in LPI mode */
Joao Pintoce736782017-04-06 09:49:10 +0100312 if (!priv->tx_path_in_lpi_mode)
jpintob4b7b772017-01-09 12:35:08 +0000313 priv->hw->mac->set_eee_mode(priv->hw,
314 priv->plat->en_tx_lpi_clockgating);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000315}
316
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000317/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100318 * stmmac_disable_eee_mode - disable and exit from LPI mode
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000319 * @priv: driver private structure
320 * Description: this function is to exit and disable EEE in case of
321 * LPI state is true. This is called by the xmit.
322 */
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000323void stmmac_disable_eee_mode(struct stmmac_priv *priv)
324{
Vince Bridgers7ed24bb2014-07-31 15:49:13 -0500325 priv->hw->mac->reset_eee_mode(priv->hw);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000326 del_timer_sync(&priv->eee_ctrl_timer);
327 priv->tx_path_in_lpi_mode = false;
328}
329
330/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100331 * stmmac_eee_ctrl_timer - EEE TX SW timer.
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000332 * @arg : data hook
333 * Description:
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000334 * if there is no data transfer and if we are not in LPI state,
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000335 * then MAC Transmitter can be moved to LPI state.
336 */
337static void stmmac_eee_ctrl_timer(unsigned long arg)
338{
339 struct stmmac_priv *priv = (struct stmmac_priv *)arg;
340
341 stmmac_enable_eee_mode(priv);
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200342 mod_timer(&priv->eee_ctrl_timer, STMMAC_LPI_T(eee_timer));
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000343}
344
345/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100346 * stmmac_eee_init - init EEE
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000347 * @priv: driver private structure
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000348 * Description:
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100349 * if the GMAC supports the EEE (from the HW cap reg) and the phy device
350 * can also manage EEE, this function enable the LPI state and start related
351 * timer.
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000352 */
353bool stmmac_eee_init(struct stmmac_priv *priv)
354{
Philippe Reynesd6d50c72016-10-03 08:28:19 +0200355 struct net_device *ndev = priv->dev;
Giuseppe CAVALLARO4741cf92014-11-04 17:08:08 +0100356 unsigned long flags;
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000357 bool ret = false;
358
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200359 /* Using PCS we cannot dial with the phy registers at this stage
360 * so we do not support extra feature like EEE.
361 */
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +0200362 if ((priv->hw->pcs == STMMAC_PCS_RGMII) ||
363 (priv->hw->pcs == STMMAC_PCS_TBI) ||
364 (priv->hw->pcs == STMMAC_PCS_RTBI))
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200365 goto out;
366
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000367 /* MAC core supports the EEE feature. */
368 if (priv->dma_cap.eee) {
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100369 int tx_lpi_timer = priv->tx_lpi_timer;
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000370
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100371 /* Check if the PHY supports EEE */
Philippe Reynesd6d50c72016-10-03 08:28:19 +0200372 if (phy_init_eee(ndev->phydev, 1)) {
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100373 /* To manage at run-time if the EEE cannot be supported
374 * anymore (for example because the lp caps have been
375 * changed).
376 * In that case the driver disable own timers.
377 */
Giuseppe CAVALLARO4741cf92014-11-04 17:08:08 +0100378 spin_lock_irqsave(&priv->lock, flags);
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100379 if (priv->eee_active) {
LABBE Corentin38ddc592016-11-16 20:09:39 +0100380 netdev_dbg(priv->dev, "disable EEE\n");
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100381 del_timer_sync(&priv->eee_ctrl_timer);
Vince Bridgers7ed24bb2014-07-31 15:49:13 -0500382 priv->hw->mac->set_eee_timer(priv->hw, 0,
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100383 tx_lpi_timer);
384 }
385 priv->eee_active = 0;
Giuseppe CAVALLARO4741cf92014-11-04 17:08:08 +0100386 spin_unlock_irqrestore(&priv->lock, flags);
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100387 goto out;
388 }
389 /* Activate the EEE and start timers */
Giuseppe CAVALLARO4741cf92014-11-04 17:08:08 +0100390 spin_lock_irqsave(&priv->lock, flags);
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200391 if (!priv->eee_active) {
392 priv->eee_active = 1;
Vaishali Thakkarccb36da2015-02-28 00:12:34 +0530393 setup_timer(&priv->eee_ctrl_timer,
394 stmmac_eee_ctrl_timer,
395 (unsigned long)priv);
396 mod_timer(&priv->eee_ctrl_timer,
397 STMMAC_LPI_T(eee_timer));
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000398
Vince Bridgers7ed24bb2014-07-31 15:49:13 -0500399 priv->hw->mac->set_eee_timer(priv->hw,
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200400 STMMAC_DEFAULT_LIT_LS,
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100401 tx_lpi_timer);
Giuseppe CAVALLARO71965352014-08-28 08:11:44 +0200402 }
403 /* Set HW EEE according to the speed */
Philippe Reynesd6d50c72016-10-03 08:28:19 +0200404 priv->hw->mac->set_eee_pls(priv->hw, ndev->phydev->link);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000405
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000406 ret = true;
Giuseppe CAVALLARO4741cf92014-11-04 17:08:08 +0100407 spin_unlock_irqrestore(&priv->lock, flags);
408
LABBE Corentin38ddc592016-11-16 20:09:39 +0100409 netdev_dbg(priv->dev, "Energy-Efficient Ethernet initialized\n");
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000410 }
411out:
412 return ret;
413}
414
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100415/* stmmac_get_tx_hwtstamp - get HW TX timestamps
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000416 * @priv: driver private structure
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100417 * @p : descriptor pointer
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000418 * @skb : the socket buffer
419 * Description :
420 * This function will read timestamp from the descriptor & pass it to stack.
421 * and also perform some sanity checks.
422 */
423static void stmmac_get_tx_hwtstamp(struct stmmac_priv *priv,
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100424 struct dma_desc *p, struct sk_buff *skb)
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000425{
426 struct skb_shared_hwtstamps shhwtstamp;
427 u64 ns;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000428
429 if (!priv->hwts_tx_en)
430 return;
431
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000432 /* exit if skb doesn't support hw tstamp */
damuzi00075e43642014-01-17 23:47:59 +0800433 if (likely(!skb || !(skb_shinfo(skb)->tx_flags & SKBTX_IN_PROGRESS)))
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000434 return;
435
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000436 /* check tx tstamp status */
Mario Molitor33d4c482017-06-08 23:03:09 +0200437 if (priv->hw->desc->get_tx_timestamp_status(p)) {
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100438 /* get the valid tstamp */
439 ns = priv->hw->desc->get_timestamp(p, priv->adv_ts);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000440
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100441 memset(&shhwtstamp, 0, sizeof(struct skb_shared_hwtstamps));
442 shhwtstamp.hwtstamp = ns_to_ktime(ns);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000443
Mario Molitor33d4c482017-06-08 23:03:09 +0200444 netdev_dbg(priv->dev, "get valid TX hw timestamp %llu\n", ns);
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100445 /* pass tstamp to stack */
446 skb_tstamp_tx(skb, &shhwtstamp);
447 }
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000448
449 return;
450}
451
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100452/* stmmac_get_rx_hwtstamp - get HW RX timestamps
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000453 * @priv: driver private structure
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100454 * @p : descriptor pointer
455 * @np : next descriptor pointer
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000456 * @skb : the socket buffer
457 * Description :
458 * This function will read received packet's timestamp from the descriptor
459 * and pass it to stack. It also perform some sanity checks.
460 */
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100461static void stmmac_get_rx_hwtstamp(struct stmmac_priv *priv, struct dma_desc *p,
462 struct dma_desc *np, struct sk_buff *skb)
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000463{
464 struct skb_shared_hwtstamps *shhwtstamp = NULL;
465 u64 ns;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000466
467 if (!priv->hwts_rx_en)
468 return;
469
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100470 /* Check if timestamp is available */
Mario Molitor33d4c482017-06-08 23:03:09 +0200471 if (priv->hw->desc->get_rx_timestamp_status(p, priv->adv_ts)) {
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100472 /* For GMAC4, the valid timestamp is from CTX next desc. */
473 if (priv->plat->has_gmac4)
474 ns = priv->hw->desc->get_timestamp(np, priv->adv_ts);
475 else
476 ns = priv->hw->desc->get_timestamp(p, priv->adv_ts);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000477
Mario Molitor33d4c482017-06-08 23:03:09 +0200478 netdev_dbg(priv->dev, "get valid RX hw timestamp %llu\n", ns);
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100479 shhwtstamp = skb_hwtstamps(skb);
480 memset(shhwtstamp, 0, sizeof(struct skb_shared_hwtstamps));
481 shhwtstamp->hwtstamp = ns_to_ktime(ns);
482 } else {
Mario Molitor33d4c482017-06-08 23:03:09 +0200483 netdev_dbg(priv->dev, "cannot get RX hw timestamp\n");
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100484 }
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000485}
486
487/**
488 * stmmac_hwtstamp_ioctl - control hardware timestamping.
489 * @dev: device pointer.
LABBE Corentin8d45e422017-02-08 09:31:08 +0100490 * @ifr: An IOCTL specific structure, that can contain a pointer to
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000491 * a proprietary structure used to pass information to the driver.
492 * Description:
493 * This function configures the MAC to enable/disable both outgoing(TX)
494 * and incoming(RX) packets time stamping based on user input.
495 * Return Value:
496 * 0 on success and an appropriate -ve integer on failure.
497 */
498static int stmmac_hwtstamp_ioctl(struct net_device *dev, struct ifreq *ifr)
499{
500 struct stmmac_priv *priv = netdev_priv(dev);
501 struct hwtstamp_config config;
Arnd Bergmann0a624152015-09-30 13:26:32 +0200502 struct timespec64 now;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000503 u64 temp = 0;
504 u32 ptp_v2 = 0;
505 u32 tstamp_all = 0;
506 u32 ptp_over_ipv4_udp = 0;
507 u32 ptp_over_ipv6_udp = 0;
508 u32 ptp_over_ethernet = 0;
509 u32 snap_type_sel = 0;
510 u32 ts_master_en = 0;
511 u32 ts_event_en = 0;
512 u32 value = 0;
Phil Reid19d857c2015-12-14 11:32:01 +0800513 u32 sec_inc;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000514
515 if (!(priv->dma_cap.time_stamp || priv->adv_ts)) {
516 netdev_alert(priv->dev, "No support for HW time stamping\n");
517 priv->hwts_tx_en = 0;
518 priv->hwts_rx_en = 0;
519
520 return -EOPNOTSUPP;
521 }
522
523 if (copy_from_user(&config, ifr->ifr_data,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000524 sizeof(struct hwtstamp_config)))
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000525 return -EFAULT;
526
LABBE Corentin38ddc592016-11-16 20:09:39 +0100527 netdev_dbg(priv->dev, "%s config flags:0x%x, tx_type:0x%x, rx_filter:0x%x\n",
528 __func__, config.flags, config.tx_type, config.rx_filter);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000529
530 /* reserved for future extensions */
531 if (config.flags)
532 return -EINVAL;
533
Ben Hutchings5f3da322013-11-14 00:43:41 +0000534 if (config.tx_type != HWTSTAMP_TX_OFF &&
535 config.tx_type != HWTSTAMP_TX_ON)
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000536 return -ERANGE;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000537
538 if (priv->adv_ts) {
539 switch (config.rx_filter) {
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000540 case HWTSTAMP_FILTER_NONE:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000541 /* time stamp no incoming packet at all */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000542 config.rx_filter = HWTSTAMP_FILTER_NONE;
543 break;
544
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000545 case HWTSTAMP_FILTER_PTP_V1_L4_EVENT:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000546 /* PTP v1, UDP, any kind of event packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000547 config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_EVENT;
548 /* take time stamp for all event messages */
Mario Molitorfd6720a2017-06-08 22:41:02 +0200549 if (priv->plat->has_gmac4)
550 snap_type_sel = PTP_GMAC4_TCR_SNAPTYPSEL_1;
551 else
552 snap_type_sel = PTP_TCR_SNAPTYPSEL_1;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000553
554 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
555 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
556 break;
557
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000558 case HWTSTAMP_FILTER_PTP_V1_L4_SYNC:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000559 /* PTP v1, UDP, Sync packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000560 config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_SYNC;
561 /* take time stamp for SYNC messages only */
562 ts_event_en = PTP_TCR_TSEVNTENA;
563
564 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
565 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
566 break;
567
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000568 case HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000569 /* PTP v1, UDP, Delay_req packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000570 config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ;
571 /* take time stamp for Delay_Req messages only */
572 ts_master_en = PTP_TCR_TSMSTRENA;
573 ts_event_en = PTP_TCR_TSEVNTENA;
574
575 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
576 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
577 break;
578
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000579 case HWTSTAMP_FILTER_PTP_V2_L4_EVENT:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000580 /* PTP v2, UDP, any kind of event packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000581 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_EVENT;
582 ptp_v2 = PTP_TCR_TSVER2ENA;
583 /* take time stamp for all event messages */
Mario Molitorfd6720a2017-06-08 22:41:02 +0200584 if (priv->plat->has_gmac4)
585 snap_type_sel = PTP_GMAC4_TCR_SNAPTYPSEL_1;
586 else
587 snap_type_sel = PTP_TCR_SNAPTYPSEL_1;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000588
589 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
590 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
591 break;
592
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000593 case HWTSTAMP_FILTER_PTP_V2_L4_SYNC:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000594 /* PTP v2, UDP, Sync packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000595 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_SYNC;
596 ptp_v2 = PTP_TCR_TSVER2ENA;
597 /* take time stamp for SYNC messages only */
598 ts_event_en = PTP_TCR_TSEVNTENA;
599
600 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
601 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
602 break;
603
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000604 case HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000605 /* PTP v2, UDP, Delay_req packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000606 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ;
607 ptp_v2 = PTP_TCR_TSVER2ENA;
608 /* take time stamp for Delay_Req messages only */
609 ts_master_en = PTP_TCR_TSMSTRENA;
610 ts_event_en = PTP_TCR_TSEVNTENA;
611
612 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
613 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
614 break;
615
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000616 case HWTSTAMP_FILTER_PTP_V2_EVENT:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000617 /* PTP v2/802.AS1 any layer, any kind of event packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000618 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_EVENT;
619 ptp_v2 = PTP_TCR_TSVER2ENA;
620 /* take time stamp for all event messages */
Mario Molitorfd6720a2017-06-08 22:41:02 +0200621 if (priv->plat->has_gmac4)
622 snap_type_sel = PTP_GMAC4_TCR_SNAPTYPSEL_1;
623 else
624 snap_type_sel = PTP_TCR_SNAPTYPSEL_1;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000625
626 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
627 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
628 ptp_over_ethernet = PTP_TCR_TSIPENA;
629 break;
630
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000631 case HWTSTAMP_FILTER_PTP_V2_SYNC:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000632 /* PTP v2/802.AS1, any layer, Sync packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000633 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_SYNC;
634 ptp_v2 = PTP_TCR_TSVER2ENA;
635 /* take time stamp for SYNC messages only */
636 ts_event_en = PTP_TCR_TSEVNTENA;
637
638 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
639 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
640 ptp_over_ethernet = PTP_TCR_TSIPENA;
641 break;
642
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000643 case HWTSTAMP_FILTER_PTP_V2_DELAY_REQ:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000644 /* PTP v2/802.AS1, any layer, Delay_req packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000645 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_DELAY_REQ;
646 ptp_v2 = PTP_TCR_TSVER2ENA;
647 /* take time stamp for Delay_Req messages only */
648 ts_master_en = PTP_TCR_TSMSTRENA;
649 ts_event_en = PTP_TCR_TSEVNTENA;
650
651 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
652 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
653 ptp_over_ethernet = PTP_TCR_TSIPENA;
654 break;
655
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000656 case HWTSTAMP_FILTER_ALL:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000657 /* time stamp any incoming packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000658 config.rx_filter = HWTSTAMP_FILTER_ALL;
659 tstamp_all = PTP_TCR_TSENALL;
660 break;
661
662 default:
663 return -ERANGE;
664 }
665 } else {
666 switch (config.rx_filter) {
667 case HWTSTAMP_FILTER_NONE:
668 config.rx_filter = HWTSTAMP_FILTER_NONE;
669 break;
670 default:
671 /* PTP v1, UDP, any kind of event packet */
672 config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_EVENT;
673 break;
674 }
675 }
676 priv->hwts_rx_en = ((config.rx_filter == HWTSTAMP_FILTER_NONE) ? 0 : 1);
Ben Hutchings5f3da322013-11-14 00:43:41 +0000677 priv->hwts_tx_en = config.tx_type == HWTSTAMP_TX_ON;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000678
679 if (!priv->hwts_tx_en && !priv->hwts_rx_en)
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100680 priv->hw->ptp->config_hw_tstamping(priv->ptpaddr, 0);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000681 else {
682 value = (PTP_TCR_TSENA | PTP_TCR_TSCFUPDT | PTP_TCR_TSCTRLSSR |
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000683 tstamp_all | ptp_v2 | ptp_over_ethernet |
684 ptp_over_ipv6_udp | ptp_over_ipv4_udp | ts_event_en |
685 ts_master_en | snap_type_sel);
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100686 priv->hw->ptp->config_hw_tstamping(priv->ptpaddr, value);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000687
688 /* program Sub Second Increment reg */
Phil Reid19d857c2015-12-14 11:32:01 +0800689 sec_inc = priv->hw->ptp->config_sub_second_increment(
jpintof573c0b2017-01-09 12:35:09 +0000690 priv->ptpaddr, priv->plat->clk_ptp_rate,
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100691 priv->plat->has_gmac4);
Phil Reid19d857c2015-12-14 11:32:01 +0800692 temp = div_u64(1000000000ULL, sec_inc);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000693
694 /* calculate default added value:
695 * formula is :
696 * addend = (2^32)/freq_div_ratio;
Phil Reid19d857c2015-12-14 11:32:01 +0800697 * where, freq_div_ratio = 1e9ns/sec_inc
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000698 */
Phil Reid19d857c2015-12-14 11:32:01 +0800699 temp = (u64)(temp << 32);
jpintof573c0b2017-01-09 12:35:09 +0000700 priv->default_addend = div_u64(temp, priv->plat->clk_ptp_rate);
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100701 priv->hw->ptp->config_addend(priv->ptpaddr,
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000702 priv->default_addend);
703
704 /* initialize system time */
Arnd Bergmann0a624152015-09-30 13:26:32 +0200705 ktime_get_real_ts64(&now);
706
707 /* lower 32 bits of tv_sec are safe until y2106 */
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100708 priv->hw->ptp->init_systime(priv->ptpaddr, (u32)now.tv_sec,
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000709 now.tv_nsec);
710 }
711
712 return copy_to_user(ifr->ifr_data, &config,
713 sizeof(struct hwtstamp_config)) ? -EFAULT : 0;
714}
715
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000716/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100717 * stmmac_init_ptp - init PTP
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000718 * @priv: driver private structure
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100719 * Description: this is to verify if the HW supports the PTPv1 or PTPv2.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000720 * This is done by looking at the HW cap. register.
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100721 * This function also registers the ptp driver.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000722 */
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +0000723static int stmmac_init_ptp(struct stmmac_priv *priv)
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000724{
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +0000725 if (!(priv->dma_cap.time_stamp || priv->dma_cap.atime_stamp))
726 return -EOPNOTSUPP;
727
Vince Bridgers7cd01392013-12-20 11:19:34 -0600728 priv->adv_ts = 0;
Giuseppe CAVALLARObe9b3172016-10-12 15:42:03 +0200729 /* Check if adv_ts can be enabled for dwmac 4.x core */
730 if (priv->plat->has_gmac4 && priv->dma_cap.atime_stamp)
731 priv->adv_ts = 1;
732 /* Dwmac 3.x core with extend_desc can support adv_ts */
733 else if (priv->extend_desc && priv->dma_cap.atime_stamp)
Vince Bridgers7cd01392013-12-20 11:19:34 -0600734 priv->adv_ts = 1;
735
Giuseppe CAVALLARObe9b3172016-10-12 15:42:03 +0200736 if (priv->dma_cap.time_stamp)
737 netdev_info(priv->dev, "IEEE 1588-2002 Timestamp supported\n");
Vince Bridgers7cd01392013-12-20 11:19:34 -0600738
Giuseppe CAVALLARObe9b3172016-10-12 15:42:03 +0200739 if (priv->adv_ts)
740 netdev_info(priv->dev,
741 "IEEE 1588-2008 Advanced Timestamp supported\n");
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000742
743 priv->hw->ptp = &stmmac_ptp;
744 priv->hwts_tx_en = 0;
745 priv->hwts_rx_en = 0;
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +0000746
Giuseppe CAVALLAROc30a70d2016-10-19 09:06:41 +0200747 stmmac_ptp_register(priv);
748
749 return 0;
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +0000750}
751
752static void stmmac_release_ptp(struct stmmac_priv *priv)
753{
jpintof573c0b2017-01-09 12:35:09 +0000754 if (priv->plat->clk_ptp_ref)
755 clk_disable_unprepare(priv->plat->clk_ptp_ref);
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +0000756 stmmac_ptp_unregister(priv);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000757}
758
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700759/**
Joao Pinto29feff32017-03-10 18:24:56 +0000760 * stmmac_mac_flow_ctrl - Configure flow control in all queues
761 * @priv: driver private structure
762 * Description: It is used for configuring the flow control in all queues
763 */
764static void stmmac_mac_flow_ctrl(struct stmmac_priv *priv, u32 duplex)
765{
766 u32 tx_cnt = priv->plat->tx_queues_to_use;
767
768 priv->hw->mac->flow_ctrl(priv->hw, duplex, priv->flow_ctrl,
769 priv->pause, tx_cnt);
770}
771
772/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100773 * stmmac_adjust_link - adjusts the link parameters
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700774 * @dev: net device structure
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100775 * Description: this is the helper called by the physical abstraction layer
776 * drivers to communicate the phy link status. According the speed and duplex
777 * this driver can invoke registered glue-logic as well.
778 * It also invoke the eee initialization because it could happen when switch
779 * on different networks (that are eee capable).
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700780 */
781static void stmmac_adjust_link(struct net_device *dev)
782{
783 struct stmmac_priv *priv = netdev_priv(dev);
Philippe Reynesd6d50c72016-10-03 08:28:19 +0200784 struct phy_device *phydev = dev->phydev;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700785 unsigned long flags;
786 int new_state = 0;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700787
LABBE Corentin662ec2b2017-02-08 09:31:16 +0100788 if (!phydev)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700789 return;
790
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700791 spin_lock_irqsave(&priv->lock, flags);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000792
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700793 if (phydev->link) {
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +0000794 u32 ctrl = readl(priv->ioaddr + MAC_CTRL_REG);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700795
796 /* Now we make sure that we can be in full duplex mode.
797 * If not, we operate in half-duplex mode. */
798 if (phydev->duplex != priv->oldduplex) {
799 new_state = 1;
800 if (!(phydev->duplex))
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000801 ctrl &= ~priv->hw->link.duplex;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700802 else
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000803 ctrl |= priv->hw->link.duplex;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700804 priv->oldduplex = phydev->duplex;
805 }
806 /* Flow Control operation */
807 if (phydev->pause)
Joao Pinto29feff32017-03-10 18:24:56 +0000808 stmmac_mac_flow_ctrl(priv, phydev->duplex);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700809
810 if (phydev->speed != priv->speed) {
811 new_state = 1;
812 switch (phydev->speed) {
813 case 1000:
LABBE Corentin3e12790e2017-02-15 10:46:39 +0100814 if (priv->plat->has_gmac ||
815 priv->plat->has_gmac4)
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000816 ctrl &= ~priv->hw->link.port;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700817 break;
818 case 100:
LABBE Corentin9beae262017-02-15 10:46:43 +0100819 if (priv->plat->has_gmac ||
820 priv->plat->has_gmac4) {
821 ctrl |= priv->hw->link.port;
822 ctrl |= priv->hw->link.speed;
823 } else {
824 ctrl &= ~priv->hw->link.port;
825 }
826 break;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700827 case 10:
LABBE Corentin3e12790e2017-02-15 10:46:39 +0100828 if (priv->plat->has_gmac ||
829 priv->plat->has_gmac4) {
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000830 ctrl |= priv->hw->link.port;
LABBE Corentin9beae262017-02-15 10:46:43 +0100831 ctrl &= ~(priv->hw->link.speed);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700832 } else {
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000833 ctrl &= ~priv->hw->link.port;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700834 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700835 break;
836 default:
LABBE Corentinb3e51062016-11-16 20:09:41 +0100837 netif_warn(priv, link, priv->dev,
LABBE Corentincba920a2017-02-08 09:31:15 +0100838 "broken speed: %d\n", phydev->speed);
LABBE Corentin688495b2017-02-15 10:46:41 +0100839 phydev->speed = SPEED_UNKNOWN;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700840 break;
841 }
LABBE Corentin5db13552017-02-15 10:46:42 +0100842 if (phydev->speed != SPEED_UNKNOWN)
843 stmmac_hw_fix_mac_speed(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700844 priv->speed = phydev->speed;
845 }
846
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +0000847 writel(ctrl, priv->ioaddr + MAC_CTRL_REG);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700848
849 if (!priv->oldlink) {
850 new_state = 1;
851 priv->oldlink = 1;
852 }
853 } else if (priv->oldlink) {
854 new_state = 1;
855 priv->oldlink = 0;
LABBE Corentinbd006322017-02-15 10:46:40 +0100856 priv->speed = SPEED_UNKNOWN;
857 priv->oldduplex = DUPLEX_UNKNOWN;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700858 }
859
860 if (new_state && netif_msg_link(priv))
861 phy_print_status(phydev);
862
Giuseppe CAVALLARO4741cf92014-11-04 17:08:08 +0100863 spin_unlock_irqrestore(&priv->lock, flags);
864
Giuseppe CAVALLARO52f95bb2016-04-05 08:46:57 +0200865 if (phydev->is_pseudo_fixed_link)
866 /* Stop PHY layer to call the hook to adjust the link in case
867 * of a switch is attached to the stmmac driver.
868 */
869 phydev->irq = PHY_IGNORE_INTERRUPT;
870 else
871 /* At this stage, init the EEE if supported.
872 * Never called in case of fixed_link.
873 */
874 priv->eee_enabled = stmmac_eee_init(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700875}
876
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000877/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100878 * stmmac_check_pcs_mode - verify if RGMII/SGMII is supported
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000879 * @priv: driver private structure
880 * Description: this is to verify if the HW supports the PCS.
881 * Physical Coding Sublayer (PCS) interface that can be used when the MAC is
882 * configured for the TBI, RTBI, or SGMII PHY interface.
883 */
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +0000884static void stmmac_check_pcs_mode(struct stmmac_priv *priv)
885{
886 int interface = priv->plat->interface;
887
888 if (priv->dma_cap.pcs) {
Byungho An0d909dc2013-06-28 16:35:31 +0900889 if ((interface == PHY_INTERFACE_MODE_RGMII) ||
890 (interface == PHY_INTERFACE_MODE_RGMII_ID) ||
891 (interface == PHY_INTERFACE_MODE_RGMII_RXID) ||
892 (interface == PHY_INTERFACE_MODE_RGMII_TXID)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +0100893 netdev_dbg(priv->dev, "PCS RGMII support enabled\n");
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +0200894 priv->hw->pcs = STMMAC_PCS_RGMII;
Byungho An0d909dc2013-06-28 16:35:31 +0900895 } else if (interface == PHY_INTERFACE_MODE_SGMII) {
LABBE Corentin38ddc592016-11-16 20:09:39 +0100896 netdev_dbg(priv->dev, "PCS SGMII support enabled\n");
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +0200897 priv->hw->pcs = STMMAC_PCS_SGMII;
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +0000898 }
899 }
900}
901
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700902/**
903 * stmmac_init_phy - PHY initialization
904 * @dev: net device structure
905 * Description: it initializes the driver's PHY state, and attaches the PHY
906 * to the mac driver.
907 * Return value:
908 * 0 on success
909 */
910static int stmmac_init_phy(struct net_device *dev)
911{
912 struct stmmac_priv *priv = netdev_priv(dev);
913 struct phy_device *phydev;
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000914 char phy_id_fmt[MII_BUS_ID_SIZE + 3];
Giuseppe CAVALLARO109cdd62010-01-06 23:07:11 +0000915 char bus_id[MII_BUS_ID_SIZE];
Srinivas Kandagatla79ee1dc2011-10-18 00:01:18 +0000916 int interface = priv->plat->interface;
Srinivas Kandagatla9cbadf02014-01-16 10:51:43 +0000917 int max_speed = priv->plat->max_speed;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700918 priv->oldlink = 0;
LABBE Corentinbd006322017-02-15 10:46:40 +0100919 priv->speed = SPEED_UNKNOWN;
920 priv->oldduplex = DUPLEX_UNKNOWN;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700921
Mathieu Olivari5790cf32015-05-27 11:02:47 -0700922 if (priv->plat->phy_node) {
923 phydev = of_phy_connect(dev, priv->plat->phy_node,
924 &stmmac_adjust_link, 0, interface);
925 } else {
Giuseppe CAVALLAROa7657f12016-04-01 09:07:16 +0200926 snprintf(bus_id, MII_BUS_ID_SIZE, "stmmac-%x",
927 priv->plat->bus_id);
Srinivas Kandagatlaf142af22012-04-04 04:33:19 +0000928
Mathieu Olivari5790cf32015-05-27 11:02:47 -0700929 snprintf(phy_id_fmt, MII_BUS_ID_SIZE + 3, PHY_ID_FMT, bus_id,
930 priv->plat->phy_addr);
LABBE Corentinde9a2162016-11-16 20:09:40 +0100931 netdev_dbg(priv->dev, "%s: trying to attach to %s\n", __func__,
LABBE Corentin38ddc592016-11-16 20:09:39 +0100932 phy_id_fmt);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700933
Mathieu Olivari5790cf32015-05-27 11:02:47 -0700934 phydev = phy_connect(dev, phy_id_fmt, &stmmac_adjust_link,
935 interface);
936 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700937
Alexey Brodkindfc50fc2015-09-09 18:01:08 +0300938 if (IS_ERR_OR_NULL(phydev)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +0100939 netdev_err(priv->dev, "Could not attach to PHY\n");
Alexey Brodkindfc50fc2015-09-09 18:01:08 +0300940 if (!phydev)
941 return -ENODEV;
942
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700943 return PTR_ERR(phydev);
944 }
945
Srinivas Kandagatla79ee1dc2011-10-18 00:01:18 +0000946 /* Stop Advertising 1000BASE Capability if interface is not GMII */
Srinivas Kandagatlac5b9b4e2011-11-16 21:57:59 +0000947 if ((interface == PHY_INTERFACE_MODE_MII) ||
Srinivas Kandagatla9cbadf02014-01-16 10:51:43 +0000948 (interface == PHY_INTERFACE_MODE_RMII) ||
Pavel Macheka77e4ac2014-08-25 13:31:16 +0200949 (max_speed < 1000 && max_speed > 0))
Srinivas Kandagatlac5b9b4e2011-11-16 21:57:59 +0000950 phydev->advertising &= ~(SUPPORTED_1000baseT_Half |
951 SUPPORTED_1000baseT_Full);
Srinivas Kandagatla79ee1dc2011-10-18 00:01:18 +0000952
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700953 /*
954 * Broken HW is sometimes missing the pull-up resistor on the
955 * MDIO line, which results in reads to non-existent devices returning
956 * 0 rather than 0xffff. Catch this here and treat 0 as a non-existent
957 * device as well.
958 * Note: phydev->phy_id is the result of reading the UID PHY registers.
959 */
Mathieu Olivari27732382015-05-27 11:02:48 -0700960 if (!priv->plat->phy_node && phydev->phy_id == 0) {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700961 phy_disconnect(phydev);
962 return -ENODEV;
963 }
Giuseppe Cavallaro8e99fc52016-02-29 14:27:39 +0100964
Florian Fainellic51e4242016-11-13 17:50:35 -0800965 /* stmmac_adjust_link will change this to PHY_IGNORE_INTERRUPT to avoid
966 * subsequent PHY polling, make sure we force a link transition if
967 * we have a UP/DOWN/UP transition
968 */
969 if (phydev->is_pseudo_fixed_link)
970 phydev->irq = PHY_POLL;
971
LABBE Corentinb05c76a2017-02-08 09:31:18 +0100972 phy_attached_info(phydev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700973 return 0;
974}
975
Joao Pinto71fedb02017-04-06 09:49:08 +0100976static void stmmac_display_rx_rings(struct stmmac_priv *priv)
977{
Joao Pinto54139cf2017-04-06 09:49:09 +0100978 u32 rx_cnt = priv->plat->rx_queues_to_use;
Joao Pinto71fedb02017-04-06 09:49:08 +0100979 void *head_rx;
Joao Pinto54139cf2017-04-06 09:49:09 +0100980 u32 queue;
Joao Pinto71fedb02017-04-06 09:49:08 +0100981
Joao Pinto54139cf2017-04-06 09:49:09 +0100982 /* Display RX rings */
983 for (queue = 0; queue < rx_cnt; queue++) {
984 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
Joao Pinto71fedb02017-04-06 09:49:08 +0100985
Joao Pinto54139cf2017-04-06 09:49:09 +0100986 pr_info("\tRX Queue %u rings\n", queue);
987
988 if (priv->extend_desc)
989 head_rx = (void *)rx_q->dma_erx;
990 else
991 head_rx = (void *)rx_q->dma_rx;
992
993 /* Display RX ring */
994 priv->hw->desc->display_ring(head_rx, DMA_RX_SIZE, true);
995 }
Joao Pinto71fedb02017-04-06 09:49:08 +0100996}
997
998static void stmmac_display_tx_rings(struct stmmac_priv *priv)
999{
Joao Pintoce736782017-04-06 09:49:10 +01001000 u32 tx_cnt = priv->plat->tx_queues_to_use;
Joao Pinto71fedb02017-04-06 09:49:08 +01001001 void *head_tx;
Joao Pintoce736782017-04-06 09:49:10 +01001002 u32 queue;
Joao Pinto71fedb02017-04-06 09:49:08 +01001003
Joao Pintoce736782017-04-06 09:49:10 +01001004 /* Display TX rings */
1005 for (queue = 0; queue < tx_cnt; queue++) {
1006 struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
Joao Pinto71fedb02017-04-06 09:49:08 +01001007
Joao Pintoce736782017-04-06 09:49:10 +01001008 pr_info("\tTX Queue %d rings\n", queue);
1009
1010 if (priv->extend_desc)
1011 head_tx = (void *)tx_q->dma_etx;
1012 else
1013 head_tx = (void *)tx_q->dma_tx;
1014
1015 priv->hw->desc->display_ring(head_tx, DMA_TX_SIZE, false);
1016 }
Joao Pinto71fedb02017-04-06 09:49:08 +01001017}
1018
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001019static void stmmac_display_rings(struct stmmac_priv *priv)
1020{
Joao Pinto71fedb02017-04-06 09:49:08 +01001021 /* Display RX ring */
1022 stmmac_display_rx_rings(priv);
Alexandre TORGUEd0225e72016-04-01 11:37:26 +02001023
Joao Pinto71fedb02017-04-06 09:49:08 +01001024 /* Display TX ring */
1025 stmmac_display_tx_rings(priv);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001026}
1027
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001028static int stmmac_set_bfsize(int mtu, int bufsize)
1029{
1030 int ret = bufsize;
1031
1032 if (mtu >= BUF_SIZE_4KiB)
1033 ret = BUF_SIZE_8KiB;
1034 else if (mtu >= BUF_SIZE_2KiB)
1035 ret = BUF_SIZE_4KiB;
Giuseppe CAVALLAROd9167012014-03-10 13:40:32 +01001036 else if (mtu > DEFAULT_BUFSIZE)
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001037 ret = BUF_SIZE_2KiB;
1038 else
Giuseppe CAVALLAROd9167012014-03-10 13:40:32 +01001039 ret = DEFAULT_BUFSIZE;
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001040
1041 return ret;
1042}
1043
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001044/**
Joao Pinto71fedb02017-04-06 09:49:08 +01001045 * stmmac_clear_rx_descriptors - clear RX descriptors
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001046 * @priv: driver private structure
Joao Pinto54139cf2017-04-06 09:49:09 +01001047 * @queue: RX queue index
Joao Pinto71fedb02017-04-06 09:49:08 +01001048 * Description: this function is called to clear the RX descriptors
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001049 * in case of both basic and extended descriptors are used.
1050 */
Joao Pinto54139cf2017-04-06 09:49:09 +01001051static void stmmac_clear_rx_descriptors(struct stmmac_priv *priv, u32 queue)
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001052{
Joao Pinto54139cf2017-04-06 09:49:09 +01001053 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
LABBE Corentin5bacd772017-03-29 07:05:40 +02001054 int i;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001055
Joao Pinto71fedb02017-04-06 09:49:08 +01001056 /* Clear the RX descriptors */
LABBE Corentin5bacd772017-03-29 07:05:40 +02001057 for (i = 0; i < DMA_RX_SIZE; i++)
1058 if (priv->extend_desc)
Joao Pinto54139cf2017-04-06 09:49:09 +01001059 priv->hw->desc->init_rx_desc(&rx_q->dma_erx[i].basic,
LABBE Corentin5bacd772017-03-29 07:05:40 +02001060 priv->use_riwt, priv->mode,
1061 (i == DMA_RX_SIZE - 1));
1062 else
Joao Pinto54139cf2017-04-06 09:49:09 +01001063 priv->hw->desc->init_rx_desc(&rx_q->dma_rx[i],
LABBE Corentin5bacd772017-03-29 07:05:40 +02001064 priv->use_riwt, priv->mode,
1065 (i == DMA_RX_SIZE - 1));
Joao Pinto71fedb02017-04-06 09:49:08 +01001066}
1067
1068/**
1069 * stmmac_clear_tx_descriptors - clear tx descriptors
1070 * @priv: driver private structure
Joao Pintoce736782017-04-06 09:49:10 +01001071 * @queue: TX queue index.
Joao Pinto71fedb02017-04-06 09:49:08 +01001072 * Description: this function is called to clear the TX descriptors
1073 * in case of both basic and extended descriptors are used.
1074 */
Joao Pintoce736782017-04-06 09:49:10 +01001075static void stmmac_clear_tx_descriptors(struct stmmac_priv *priv, u32 queue)
Joao Pinto71fedb02017-04-06 09:49:08 +01001076{
Joao Pintoce736782017-04-06 09:49:10 +01001077 struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
Joao Pinto71fedb02017-04-06 09:49:08 +01001078 int i;
1079
1080 /* Clear the TX descriptors */
LABBE Corentin5bacd772017-03-29 07:05:40 +02001081 for (i = 0; i < DMA_TX_SIZE; i++)
1082 if (priv->extend_desc)
Joao Pintoce736782017-04-06 09:49:10 +01001083 priv->hw->desc->init_tx_desc(&tx_q->dma_etx[i].basic,
LABBE Corentin5bacd772017-03-29 07:05:40 +02001084 priv->mode,
1085 (i == DMA_TX_SIZE - 1));
1086 else
Joao Pintoce736782017-04-06 09:49:10 +01001087 priv->hw->desc->init_tx_desc(&tx_q->dma_tx[i],
LABBE Corentin5bacd772017-03-29 07:05:40 +02001088 priv->mode,
1089 (i == DMA_TX_SIZE - 1));
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001090}
1091
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001092/**
Joao Pinto71fedb02017-04-06 09:49:08 +01001093 * stmmac_clear_descriptors - clear descriptors
1094 * @priv: driver private structure
1095 * Description: this function is called to clear the TX and RX descriptors
1096 * in case of both basic and extended descriptors are used.
1097 */
1098static void stmmac_clear_descriptors(struct stmmac_priv *priv)
1099{
Joao Pinto54139cf2017-04-06 09:49:09 +01001100 u32 rx_queue_cnt = priv->plat->rx_queues_to_use;
Joao Pintoce736782017-04-06 09:49:10 +01001101 u32 tx_queue_cnt = priv->plat->tx_queues_to_use;
Joao Pinto54139cf2017-04-06 09:49:09 +01001102 u32 queue;
1103
Joao Pinto71fedb02017-04-06 09:49:08 +01001104 /* Clear the RX descriptors */
Joao Pinto54139cf2017-04-06 09:49:09 +01001105 for (queue = 0; queue < rx_queue_cnt; queue++)
1106 stmmac_clear_rx_descriptors(priv, queue);
Joao Pinto71fedb02017-04-06 09:49:08 +01001107
1108 /* Clear the TX descriptors */
Joao Pintoce736782017-04-06 09:49:10 +01001109 for (queue = 0; queue < tx_queue_cnt; queue++)
1110 stmmac_clear_tx_descriptors(priv, queue);
Joao Pinto71fedb02017-04-06 09:49:08 +01001111}
1112
1113/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001114 * stmmac_init_rx_buffers - init the RX descriptor buffer.
1115 * @priv: driver private structure
1116 * @p: descriptor pointer
1117 * @i: descriptor index
Joao Pinto54139cf2017-04-06 09:49:09 +01001118 * @flags: gfp flag
1119 * @queue: RX queue index
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001120 * Description: this function is called to allocate a receive buffer, perform
1121 * the DMA mapping and init the descriptor.
1122 */
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001123static int stmmac_init_rx_buffers(struct stmmac_priv *priv, struct dma_desc *p,
Joao Pinto54139cf2017-04-06 09:49:09 +01001124 int i, gfp_t flags, u32 queue)
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001125{
Joao Pinto54139cf2017-04-06 09:49:09 +01001126 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001127 struct sk_buff *skb;
1128
Vineet Gupta4ec49a32015-05-20 12:04:40 +05301129 skb = __netdev_alloc_skb_ip_align(priv->dev, priv->dma_buf_sz, flags);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001130 if (!skb) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01001131 netdev_err(priv->dev,
1132 "%s: Rx init fails; skb is NULL\n", __func__);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001133 return -ENOMEM;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001134 }
Joao Pinto54139cf2017-04-06 09:49:09 +01001135 rx_q->rx_skbuff[i] = skb;
1136 rx_q->rx_skbuff_dma[i] = dma_map_single(priv->device, skb->data,
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001137 priv->dma_buf_sz,
1138 DMA_FROM_DEVICE);
Joao Pinto54139cf2017-04-06 09:49:09 +01001139 if (dma_mapping_error(priv->device, rx_q->rx_skbuff_dma[i])) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01001140 netdev_err(priv->dev, "%s: DMA mapping error\n", __func__);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001141 dev_kfree_skb_any(skb);
1142 return -EINVAL;
1143 }
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001144
Alexandre TORGUEf748be52016-04-01 11:37:34 +02001145 if (priv->synopsys_id >= DWMAC_CORE_4_00)
Joao Pinto54139cf2017-04-06 09:49:09 +01001146 p->des0 = cpu_to_le32(rx_q->rx_skbuff_dma[i]);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02001147 else
Joao Pinto54139cf2017-04-06 09:49:09 +01001148 p->des2 = cpu_to_le32(rx_q->rx_skbuff_dma[i]);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001149
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01001150 if ((priv->hw->mode->init_desc3) &&
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001151 (priv->dma_buf_sz == BUF_SIZE_16KiB))
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01001152 priv->hw->mode->init_desc3(p);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001153
1154 return 0;
1155}
1156
Joao Pinto71fedb02017-04-06 09:49:08 +01001157/**
1158 * stmmac_free_rx_buffer - free RX dma buffers
1159 * @priv: private structure
Joao Pinto54139cf2017-04-06 09:49:09 +01001160 * @queue: RX queue index
Joao Pinto71fedb02017-04-06 09:49:08 +01001161 * @i: buffer index.
1162 */
Joao Pinto54139cf2017-04-06 09:49:09 +01001163static void stmmac_free_rx_buffer(struct stmmac_priv *priv, u32 queue, int i)
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001164{
Joao Pinto54139cf2017-04-06 09:49:09 +01001165 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
1166
1167 if (rx_q->rx_skbuff[i]) {
1168 dma_unmap_single(priv->device, rx_q->rx_skbuff_dma[i],
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001169 priv->dma_buf_sz, DMA_FROM_DEVICE);
Joao Pinto54139cf2017-04-06 09:49:09 +01001170 dev_kfree_skb_any(rx_q->rx_skbuff[i]);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001171 }
Joao Pinto54139cf2017-04-06 09:49:09 +01001172 rx_q->rx_skbuff[i] = NULL;
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001173}
1174
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001175/**
Joao Pinto71fedb02017-04-06 09:49:08 +01001176 * stmmac_free_tx_buffer - free RX dma buffers
1177 * @priv: private structure
Joao Pintoce736782017-04-06 09:49:10 +01001178 * @queue: RX queue index
Joao Pinto71fedb02017-04-06 09:49:08 +01001179 * @i: buffer index.
1180 */
Joao Pintoce736782017-04-06 09:49:10 +01001181static void stmmac_free_tx_buffer(struct stmmac_priv *priv, u32 queue, int i)
Joao Pinto71fedb02017-04-06 09:49:08 +01001182{
Joao Pintoce736782017-04-06 09:49:10 +01001183 struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
1184
1185 if (tx_q->tx_skbuff_dma[i].buf) {
1186 if (tx_q->tx_skbuff_dma[i].map_as_page)
Joao Pinto71fedb02017-04-06 09:49:08 +01001187 dma_unmap_page(priv->device,
Joao Pintoce736782017-04-06 09:49:10 +01001188 tx_q->tx_skbuff_dma[i].buf,
1189 tx_q->tx_skbuff_dma[i].len,
Joao Pinto71fedb02017-04-06 09:49:08 +01001190 DMA_TO_DEVICE);
1191 else
1192 dma_unmap_single(priv->device,
Joao Pintoce736782017-04-06 09:49:10 +01001193 tx_q->tx_skbuff_dma[i].buf,
1194 tx_q->tx_skbuff_dma[i].len,
Joao Pinto71fedb02017-04-06 09:49:08 +01001195 DMA_TO_DEVICE);
1196 }
1197
Joao Pintoce736782017-04-06 09:49:10 +01001198 if (tx_q->tx_skbuff[i]) {
1199 dev_kfree_skb_any(tx_q->tx_skbuff[i]);
1200 tx_q->tx_skbuff[i] = NULL;
1201 tx_q->tx_skbuff_dma[i].buf = 0;
1202 tx_q->tx_skbuff_dma[i].map_as_page = false;
Joao Pinto71fedb02017-04-06 09:49:08 +01001203 }
1204}
1205
1206/**
1207 * init_dma_rx_desc_rings - init the RX descriptor rings
Joao Pintoaff3d9e2017-03-17 16:11:05 +00001208 * @dev: net device structure
1209 * @flags: gfp flag.
Joao Pinto71fedb02017-04-06 09:49:08 +01001210 * Description: this function initializes the DMA RX descriptors
LABBE Corentin5bacd772017-03-29 07:05:40 +02001211 * and allocates the socket buffers. It supports the chained and ring
Joao Pintoaff3d9e2017-03-17 16:11:05 +00001212 * modes.
1213 */
Joao Pinto71fedb02017-04-06 09:49:08 +01001214static int init_dma_rx_desc_rings(struct net_device *dev, gfp_t flags)
Joao Pintoaff3d9e2017-03-17 16:11:05 +00001215{
1216 struct stmmac_priv *priv = netdev_priv(dev);
Joao Pinto54139cf2017-04-06 09:49:09 +01001217 u32 rx_count = priv->plat->rx_queues_to_use;
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00001218 unsigned int bfsize = 0;
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001219 int ret = -ENOMEM;
Colin Ian King1d3028f2017-06-06 14:10:49 +01001220 int queue;
Joao Pinto54139cf2017-04-06 09:49:09 +01001221 int i;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001222
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01001223 if (priv->hw->mode->set_16kib_bfsize)
1224 bfsize = priv->hw->mode->set_16kib_bfsize(dev->mtu);
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001225
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00001226 if (bfsize < BUF_SIZE_16KiB)
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001227 bfsize = stmmac_set_bfsize(dev->mtu, priv->dma_buf_sz);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001228
Vince Bridgers2618abb2014-01-20 05:39:01 -06001229 priv->dma_buf_sz = bfsize;
1230
Joao Pinto54139cf2017-04-06 09:49:09 +01001231 /* RX INITIALIZATION */
LABBE Corentinb3e51062016-11-16 20:09:41 +01001232 netif_dbg(priv, probe, priv->dev,
1233 "SKB addresses:\nskb\t\tskb data\tdma data\n");
1234
Joao Pinto54139cf2017-04-06 09:49:09 +01001235 for (queue = 0; queue < rx_count; queue++) {
1236 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001237
Joao Pinto54139cf2017-04-06 09:49:09 +01001238 netif_dbg(priv, probe, priv->dev,
1239 "(%s) dma_rx_phy=0x%08x\n", __func__,
1240 (u32)rx_q->dma_rx_phy);
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001241
Joao Pinto54139cf2017-04-06 09:49:09 +01001242 for (i = 0; i < DMA_RX_SIZE; i++) {
1243 struct dma_desc *p;
1244
1245 if (priv->extend_desc)
1246 p = &((rx_q->dma_erx + i)->basic);
1247 else
1248 p = rx_q->dma_rx + i;
1249
1250 ret = stmmac_init_rx_buffers(priv, p, i, flags,
1251 queue);
1252 if (ret)
1253 goto err_init_rx_buffers;
1254
1255 netif_dbg(priv, probe, priv->dev, "[%p]\t[%p]\t[%x]\n",
1256 rx_q->rx_skbuff[i], rx_q->rx_skbuff[i]->data,
1257 (unsigned int)rx_q->rx_skbuff_dma[i]);
1258 }
1259
1260 rx_q->cur_rx = 0;
1261 rx_q->dirty_rx = (unsigned int)(i - DMA_RX_SIZE);
1262
1263 stmmac_clear_rx_descriptors(priv, queue);
1264
1265 /* Setup the chained descriptor addresses */
1266 if (priv->mode == STMMAC_CHAIN_MODE) {
1267 if (priv->extend_desc)
1268 priv->hw->mode->init(rx_q->dma_erx,
1269 rx_q->dma_rx_phy,
1270 DMA_RX_SIZE, 1);
1271 else
1272 priv->hw->mode->init(rx_q->dma_rx,
1273 rx_q->dma_rx_phy,
1274 DMA_RX_SIZE, 0);
1275 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001276 }
Joao Pinto54139cf2017-04-06 09:49:09 +01001277
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001278 buf_sz = bfsize;
1279
Joao Pinto54139cf2017-04-06 09:49:09 +01001280 return 0;
1281
1282err_init_rx_buffers:
1283 while (queue >= 0) {
1284 while (--i >= 0)
1285 stmmac_free_rx_buffer(priv, queue, i);
1286
1287 if (queue == 0)
1288 break;
1289
1290 i = DMA_RX_SIZE;
1291 queue--;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001292 }
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001293
Joao Pinto71fedb02017-04-06 09:49:08 +01001294 return ret;
1295}
1296
1297/**
1298 * init_dma_tx_desc_rings - init the TX descriptor rings
1299 * @dev: net device structure.
1300 * Description: this function initializes the DMA TX descriptors
1301 * and allocates the socket buffers. It supports the chained and ring
1302 * modes.
1303 */
1304static int init_dma_tx_desc_rings(struct net_device *dev)
1305{
1306 struct stmmac_priv *priv = netdev_priv(dev);
Joao Pintoce736782017-04-06 09:49:10 +01001307 u32 tx_queue_cnt = priv->plat->tx_queues_to_use;
1308 u32 queue;
Joao Pinto71fedb02017-04-06 09:49:08 +01001309 int i;
1310
Joao Pintoce736782017-04-06 09:49:10 +01001311 for (queue = 0; queue < tx_queue_cnt; queue++) {
1312 struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
Joao Pinto71fedb02017-04-06 09:49:08 +01001313
Joao Pintoce736782017-04-06 09:49:10 +01001314 netif_dbg(priv, probe, priv->dev,
1315 "(%s) dma_tx_phy=0x%08x\n", __func__,
1316 (u32)tx_q->dma_tx_phy);
Joao Pinto71fedb02017-04-06 09:49:08 +01001317
Joao Pintoce736782017-04-06 09:49:10 +01001318 /* Setup the chained descriptor addresses */
1319 if (priv->mode == STMMAC_CHAIN_MODE) {
1320 if (priv->extend_desc)
1321 priv->hw->mode->init(tx_q->dma_etx,
1322 tx_q->dma_tx_phy,
1323 DMA_TX_SIZE, 1);
1324 else
1325 priv->hw->mode->init(tx_q->dma_tx,
1326 tx_q->dma_tx_phy,
1327 DMA_TX_SIZE, 0);
LABBE Corentin5bacd772017-03-29 07:05:40 +02001328 }
Alexandre TORGUEf748be52016-04-01 11:37:34 +02001329
Joao Pintoce736782017-04-06 09:49:10 +01001330 for (i = 0; i < DMA_TX_SIZE; i++) {
1331 struct dma_desc *p;
Joao Pintoce736782017-04-06 09:49:10 +01001332 if (priv->extend_desc)
1333 p = &((tx_q->dma_etx + i)->basic);
1334 else
1335 p = tx_q->dma_tx + i;
1336
1337 if (priv->synopsys_id >= DWMAC_CORE_4_00) {
1338 p->des0 = 0;
1339 p->des1 = 0;
1340 p->des2 = 0;
1341 p->des3 = 0;
1342 } else {
1343 p->des2 = 0;
1344 }
1345
1346 tx_q->tx_skbuff_dma[i].buf = 0;
1347 tx_q->tx_skbuff_dma[i].map_as_page = false;
1348 tx_q->tx_skbuff_dma[i].len = 0;
1349 tx_q->tx_skbuff_dma[i].last_segment = false;
1350 tx_q->tx_skbuff[i] = NULL;
1351 }
1352
1353 tx_q->dirty_tx = 0;
1354 tx_q->cur_tx = 0;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001355
Joao Pintoc22a3f42017-04-06 09:49:11 +01001356 netdev_tx_reset_queue(netdev_get_tx_queue(priv->dev, queue));
1357 }
LABBE Corentin5bacd772017-03-29 07:05:40 +02001358
Joao Pinto71fedb02017-04-06 09:49:08 +01001359 return 0;
1360}
1361
1362/**
1363 * init_dma_desc_rings - init the RX/TX descriptor rings
1364 * @dev: net device structure
1365 * @flags: gfp flag.
1366 * Description: this function initializes the DMA RX/TX descriptors
1367 * and allocates the socket buffers. It supports the chained and ring
1368 * modes.
1369 */
1370static int init_dma_desc_rings(struct net_device *dev, gfp_t flags)
1371{
1372 struct stmmac_priv *priv = netdev_priv(dev);
1373 int ret;
1374
1375 ret = init_dma_rx_desc_rings(dev, flags);
1376 if (ret)
1377 return ret;
1378
1379 ret = init_dma_tx_desc_rings(dev);
1380
LABBE Corentin5bacd772017-03-29 07:05:40 +02001381 stmmac_clear_descriptors(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001382
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001383 if (netif_msg_hw(priv))
1384 stmmac_display_rings(priv);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001385
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001386 return ret;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001387}
1388
Joao Pinto71fedb02017-04-06 09:49:08 +01001389/**
1390 * dma_free_rx_skbufs - free RX dma buffers
1391 * @priv: private structure
Joao Pinto54139cf2017-04-06 09:49:09 +01001392 * @queue: RX queue index
Joao Pinto71fedb02017-04-06 09:49:08 +01001393 */
Joao Pinto54139cf2017-04-06 09:49:09 +01001394static void dma_free_rx_skbufs(struct stmmac_priv *priv, u32 queue)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001395{
1396 int i;
1397
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001398 for (i = 0; i < DMA_RX_SIZE; i++)
Joao Pinto54139cf2017-04-06 09:49:09 +01001399 stmmac_free_rx_buffer(priv, queue, i);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001400}
1401
Joao Pinto71fedb02017-04-06 09:49:08 +01001402/**
1403 * dma_free_tx_skbufs - free TX dma buffers
1404 * @priv: private structure
Joao Pintoce736782017-04-06 09:49:10 +01001405 * @queue: TX queue index
Joao Pinto71fedb02017-04-06 09:49:08 +01001406 */
Joao Pintoce736782017-04-06 09:49:10 +01001407static void dma_free_tx_skbufs(struct stmmac_priv *priv, u32 queue)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001408{
1409 int i;
1410
Joao Pinto71fedb02017-04-06 09:49:08 +01001411 for (i = 0; i < DMA_TX_SIZE; i++)
Joao Pintoce736782017-04-06 09:49:10 +01001412 stmmac_free_tx_buffer(priv, queue, i);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001413}
1414
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001415/**
Joao Pinto54139cf2017-04-06 09:49:09 +01001416 * free_dma_rx_desc_resources - free RX dma desc resources
1417 * @priv: private structure
1418 */
1419static void free_dma_rx_desc_resources(struct stmmac_priv *priv)
1420{
1421 u32 rx_count = priv->plat->rx_queues_to_use;
1422 u32 queue;
1423
1424 /* Free RX queue resources */
1425 for (queue = 0; queue < rx_count; queue++) {
1426 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
1427
1428 /* Release the DMA RX socket buffers */
1429 dma_free_rx_skbufs(priv, queue);
1430
1431 /* Free DMA regions of consistent memory previously allocated */
1432 if (!priv->extend_desc)
1433 dma_free_coherent(priv->device,
1434 DMA_RX_SIZE * sizeof(struct dma_desc),
1435 rx_q->dma_rx, rx_q->dma_rx_phy);
1436 else
1437 dma_free_coherent(priv->device, DMA_RX_SIZE *
1438 sizeof(struct dma_extended_desc),
1439 rx_q->dma_erx, rx_q->dma_rx_phy);
1440
1441 kfree(rx_q->rx_skbuff_dma);
1442 kfree(rx_q->rx_skbuff);
1443 }
1444}
1445
1446/**
Joao Pintoce736782017-04-06 09:49:10 +01001447 * free_dma_tx_desc_resources - free TX dma desc resources
1448 * @priv: private structure
1449 */
1450static void free_dma_tx_desc_resources(struct stmmac_priv *priv)
1451{
1452 u32 tx_count = priv->plat->tx_queues_to_use;
1453 u32 queue = 0;
1454
1455 /* Free TX queue resources */
1456 for (queue = 0; queue < tx_count; queue++) {
1457 struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
1458
1459 /* Release the DMA TX socket buffers */
1460 dma_free_tx_skbufs(priv, queue);
1461
1462 /* Free DMA regions of consistent memory previously allocated */
1463 if (!priv->extend_desc)
1464 dma_free_coherent(priv->device,
1465 DMA_TX_SIZE * sizeof(struct dma_desc),
1466 tx_q->dma_tx, tx_q->dma_tx_phy);
1467 else
1468 dma_free_coherent(priv->device, DMA_TX_SIZE *
1469 sizeof(struct dma_extended_desc),
1470 tx_q->dma_etx, tx_q->dma_tx_phy);
1471
1472 kfree(tx_q->tx_skbuff_dma);
1473 kfree(tx_q->tx_skbuff);
1474 }
1475}
1476
1477/**
Joao Pinto71fedb02017-04-06 09:49:08 +01001478 * alloc_dma_rx_desc_resources - alloc RX resources.
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001479 * @priv: private structure
1480 * Description: according to which descriptor can be used (extend or basic)
1481 * this function allocates the resources for TX and RX paths. In case of
1482 * reception, for example, it pre-allocated the RX socket buffer in order to
1483 * allow zero-copy mechanism.
1484 */
Joao Pinto71fedb02017-04-06 09:49:08 +01001485static int alloc_dma_rx_desc_resources(struct stmmac_priv *priv)
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001486{
Joao Pinto54139cf2017-04-06 09:49:09 +01001487 u32 rx_count = priv->plat->rx_queues_to_use;
LABBE Corentin5bacd772017-03-29 07:05:40 +02001488 int ret = -ENOMEM;
Joao Pinto54139cf2017-04-06 09:49:09 +01001489 u32 queue;
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001490
Joao Pinto54139cf2017-04-06 09:49:09 +01001491 /* RX queues buffers and DMA */
1492 for (queue = 0; queue < rx_count; queue++) {
1493 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001494
Joao Pinto54139cf2017-04-06 09:49:09 +01001495 rx_q->queue_index = queue;
1496 rx_q->priv_data = priv;
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001497
Joao Pinto54139cf2017-04-06 09:49:09 +01001498 rx_q->rx_skbuff_dma = kmalloc_array(DMA_RX_SIZE,
1499 sizeof(dma_addr_t),
LABBE Corentin5bacd772017-03-29 07:05:40 +02001500 GFP_KERNEL);
Joao Pinto54139cf2017-04-06 09:49:09 +01001501 if (!rx_q->rx_skbuff_dma)
1502 return -ENOMEM;
1503
1504 rx_q->rx_skbuff = kmalloc_array(DMA_RX_SIZE,
1505 sizeof(struct sk_buff *),
1506 GFP_KERNEL);
1507 if (!rx_q->rx_skbuff)
LABBE Corentin5bacd772017-03-29 07:05:40 +02001508 goto err_dma;
1509
Joao Pinto54139cf2017-04-06 09:49:09 +01001510 if (priv->extend_desc) {
1511 rx_q->dma_erx = dma_zalloc_coherent(priv->device,
1512 DMA_RX_SIZE *
1513 sizeof(struct
1514 dma_extended_desc),
1515 &rx_q->dma_rx_phy,
1516 GFP_KERNEL);
1517 if (!rx_q->dma_erx)
1518 goto err_dma;
1519
1520 } else {
1521 rx_q->dma_rx = dma_zalloc_coherent(priv->device,
1522 DMA_RX_SIZE *
1523 sizeof(struct
1524 dma_desc),
1525 &rx_q->dma_rx_phy,
1526 GFP_KERNEL);
1527 if (!rx_q->dma_rx)
1528 goto err_dma;
1529 }
Joao Pinto71fedb02017-04-06 09:49:08 +01001530 }
1531
1532 return 0;
1533
1534err_dma:
Joao Pinto54139cf2017-04-06 09:49:09 +01001535 free_dma_rx_desc_resources(priv);
1536
Joao Pinto71fedb02017-04-06 09:49:08 +01001537 return ret;
1538}
1539
1540/**
1541 * alloc_dma_tx_desc_resources - alloc TX resources.
1542 * @priv: private structure
1543 * Description: according to which descriptor can be used (extend or basic)
1544 * this function allocates the resources for TX and RX paths. In case of
1545 * reception, for example, it pre-allocated the RX socket buffer in order to
1546 * allow zero-copy mechanism.
1547 */
1548static int alloc_dma_tx_desc_resources(struct stmmac_priv *priv)
1549{
Joao Pintoce736782017-04-06 09:49:10 +01001550 u32 tx_count = priv->plat->tx_queues_to_use;
Joao Pinto71fedb02017-04-06 09:49:08 +01001551 int ret = -ENOMEM;
Joao Pintoce736782017-04-06 09:49:10 +01001552 u32 queue;
Joao Pinto71fedb02017-04-06 09:49:08 +01001553
Joao Pintoce736782017-04-06 09:49:10 +01001554 /* TX queues buffers and DMA */
1555 for (queue = 0; queue < tx_count; queue++) {
1556 struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
Joao Pinto71fedb02017-04-06 09:49:08 +01001557
Joao Pintoce736782017-04-06 09:49:10 +01001558 tx_q->queue_index = queue;
1559 tx_q->priv_data = priv;
Joao Pinto71fedb02017-04-06 09:49:08 +01001560
Joao Pintoce736782017-04-06 09:49:10 +01001561 tx_q->tx_skbuff_dma = kmalloc_array(DMA_TX_SIZE,
1562 sizeof(*tx_q->tx_skbuff_dma),
LABBE Corentin5bacd772017-03-29 07:05:40 +02001563 GFP_KERNEL);
Joao Pintoce736782017-04-06 09:49:10 +01001564 if (!tx_q->tx_skbuff_dma)
1565 return -ENOMEM;
1566
1567 tx_q->tx_skbuff = kmalloc_array(DMA_TX_SIZE,
1568 sizeof(struct sk_buff *),
1569 GFP_KERNEL);
1570 if (!tx_q->tx_skbuff)
1571 goto err_dma_buffers;
1572
1573 if (priv->extend_desc) {
1574 tx_q->dma_etx = dma_zalloc_coherent(priv->device,
1575 DMA_TX_SIZE *
1576 sizeof(struct
1577 dma_extended_desc),
1578 &tx_q->dma_tx_phy,
1579 GFP_KERNEL);
1580 if (!tx_q->dma_etx)
1581 goto err_dma_buffers;
1582 } else {
1583 tx_q->dma_tx = dma_zalloc_coherent(priv->device,
1584 DMA_TX_SIZE *
1585 sizeof(struct
1586 dma_desc),
1587 &tx_q->dma_tx_phy,
1588 GFP_KERNEL);
1589 if (!tx_q->dma_tx)
1590 goto err_dma_buffers;
1591 }
LABBE Corentin5bacd772017-03-29 07:05:40 +02001592 }
1593
1594 return 0;
1595
Joao Pintoce736782017-04-06 09:49:10 +01001596err_dma_buffers:
1597 free_dma_tx_desc_resources(priv);
1598
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001599 return ret;
1600}
1601
Joao Pinto71fedb02017-04-06 09:49:08 +01001602/**
1603 * alloc_dma_desc_resources - alloc TX/RX resources.
1604 * @priv: private structure
1605 * Description: according to which descriptor can be used (extend or basic)
1606 * this function allocates the resources for TX and RX paths. In case of
1607 * reception, for example, it pre-allocated the RX socket buffer in order to
1608 * allow zero-copy mechanism.
1609 */
1610static int alloc_dma_desc_resources(struct stmmac_priv *priv)
LABBE Corentin5bacd772017-03-29 07:05:40 +02001611{
Joao Pinto54139cf2017-04-06 09:49:09 +01001612 /* RX Allocation */
Joao Pinto71fedb02017-04-06 09:49:08 +01001613 int ret = alloc_dma_rx_desc_resources(priv);
1614
1615 if (ret)
1616 return ret;
1617
1618 ret = alloc_dma_tx_desc_resources(priv);
1619
1620 return ret;
1621}
1622
1623/**
Joao Pinto71fedb02017-04-06 09:49:08 +01001624 * free_dma_desc_resources - free dma desc resources
1625 * @priv: private structure
1626 */
1627static void free_dma_desc_resources(struct stmmac_priv *priv)
1628{
1629 /* Release the DMA RX socket buffers */
1630 free_dma_rx_desc_resources(priv);
1631
1632 /* Release the DMA TX socket buffers */
1633 free_dma_tx_desc_resources(priv);
1634}
1635
1636/**
jpinto9eb12472016-12-28 12:57:48 +00001637 * stmmac_mac_enable_rx_queues - Enable MAC rx queues
1638 * @priv: driver private structure
1639 * Description: It is used for enabling the rx queues in the MAC
1640 */
1641static void stmmac_mac_enable_rx_queues(struct stmmac_priv *priv)
1642{
Joao Pinto4f6046f2017-03-10 18:24:54 +00001643 u32 rx_queues_count = priv->plat->rx_queues_to_use;
1644 int queue;
1645 u8 mode;
jpinto9eb12472016-12-28 12:57:48 +00001646
Joao Pinto4f6046f2017-03-10 18:24:54 +00001647 for (queue = 0; queue < rx_queues_count; queue++) {
1648 mode = priv->plat->rx_queues_cfg[queue].mode_to_use;
1649 priv->hw->mac->rx_queue_enable(priv->hw, mode, queue);
1650 }
jpinto9eb12472016-12-28 12:57:48 +00001651}
1652
1653/**
Joao Pintoae4f0d42017-03-15 11:04:47 +00001654 * stmmac_start_rx_dma - start RX DMA channel
1655 * @priv: driver private structure
1656 * @chan: RX channel index
1657 * Description:
1658 * This starts a RX DMA channel
1659 */
1660static void stmmac_start_rx_dma(struct stmmac_priv *priv, u32 chan)
1661{
1662 netdev_dbg(priv->dev, "DMA RX processes started in channel %d\n", chan);
1663 priv->hw->dma->start_rx(priv->ioaddr, chan);
1664}
1665
1666/**
1667 * stmmac_start_tx_dma - start TX DMA channel
1668 * @priv: driver private structure
1669 * @chan: TX channel index
1670 * Description:
1671 * This starts a TX DMA channel
1672 */
1673static void stmmac_start_tx_dma(struct stmmac_priv *priv, u32 chan)
1674{
1675 netdev_dbg(priv->dev, "DMA TX processes started in channel %d\n", chan);
1676 priv->hw->dma->start_tx(priv->ioaddr, chan);
1677}
1678
1679/**
1680 * stmmac_stop_rx_dma - stop RX DMA channel
1681 * @priv: driver private structure
1682 * @chan: RX channel index
1683 * Description:
1684 * This stops a RX DMA channel
1685 */
1686static void stmmac_stop_rx_dma(struct stmmac_priv *priv, u32 chan)
1687{
1688 netdev_dbg(priv->dev, "DMA RX processes stopped in channel %d\n", chan);
1689 priv->hw->dma->stop_rx(priv->ioaddr, chan);
1690}
1691
1692/**
1693 * stmmac_stop_tx_dma - stop TX DMA channel
1694 * @priv: driver private structure
1695 * @chan: TX channel index
1696 * Description:
1697 * This stops a TX DMA channel
1698 */
1699static void stmmac_stop_tx_dma(struct stmmac_priv *priv, u32 chan)
1700{
1701 netdev_dbg(priv->dev, "DMA TX processes stopped in channel %d\n", chan);
1702 priv->hw->dma->stop_tx(priv->ioaddr, chan);
1703}
1704
1705/**
1706 * stmmac_start_all_dma - start all RX and TX DMA channels
1707 * @priv: driver private structure
1708 * Description:
1709 * This starts all the RX and TX DMA channels
1710 */
1711static void stmmac_start_all_dma(struct stmmac_priv *priv)
1712{
1713 u32 rx_channels_count = priv->plat->rx_queues_to_use;
1714 u32 tx_channels_count = priv->plat->tx_queues_to_use;
1715 u32 chan = 0;
1716
1717 for (chan = 0; chan < rx_channels_count; chan++)
1718 stmmac_start_rx_dma(priv, chan);
1719
1720 for (chan = 0; chan < tx_channels_count; chan++)
1721 stmmac_start_tx_dma(priv, chan);
1722}
1723
1724/**
1725 * stmmac_stop_all_dma - stop all RX and TX DMA channels
1726 * @priv: driver private structure
1727 * Description:
1728 * This stops the RX and TX DMA channels
1729 */
1730static void stmmac_stop_all_dma(struct stmmac_priv *priv)
1731{
1732 u32 rx_channels_count = priv->plat->rx_queues_to_use;
1733 u32 tx_channels_count = priv->plat->tx_queues_to_use;
1734 u32 chan = 0;
1735
1736 for (chan = 0; chan < rx_channels_count; chan++)
1737 stmmac_stop_rx_dma(priv, chan);
1738
1739 for (chan = 0; chan < tx_channels_count; chan++)
1740 stmmac_stop_tx_dma(priv, chan);
1741}
1742
1743/**
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001744 * stmmac_dma_operation_mode - HW DMA operation mode
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001745 * @priv: driver private structure
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001746 * Description: it is used for configuring the DMA operation mode register in
1747 * order to program the tx/rx DMA thresholds or Store-And-Forward mode.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001748 */
1749static void stmmac_dma_operation_mode(struct stmmac_priv *priv)
1750{
Joao Pinto6deee222017-03-15 11:04:45 +00001751 u32 rx_channels_count = priv->plat->rx_queues_to_use;
1752 u32 tx_channels_count = priv->plat->tx_queues_to_use;
Vince Bridgersf88203a2015-04-15 11:17:42 -05001753 int rxfifosz = priv->plat->rx_fifo_size;
Joao Pinto6deee222017-03-15 11:04:45 +00001754 u32 txmode = 0;
1755 u32 rxmode = 0;
1756 u32 chan = 0;
Vince Bridgersf88203a2015-04-15 11:17:42 -05001757
Thierry Reding11fbf812017-03-10 17:34:58 +01001758 if (rxfifosz == 0)
1759 rxfifosz = priv->dma_cap.rx_fifo_size;
1760
Joao Pinto6deee222017-03-15 11:04:45 +00001761 if (priv->plat->force_thresh_dma_mode) {
1762 txmode = tc;
1763 rxmode = tc;
1764 } else if (priv->plat->force_sf_dma_mode || priv->plat->tx_coe) {
Srinivas Kandagatla61b80132011-07-17 20:54:09 +00001765 /*
1766 * In case of GMAC, SF mode can be enabled
1767 * to perform the TX COE in HW. This depends on:
Giuseppe CAVALLAROebbb2932010-09-17 03:23:40 +00001768 * 1) TX COE if actually supported
1769 * 2) There is no bugged Jumbo frame support
1770 * that needs to not insert csum in the TDES.
1771 */
Joao Pinto6deee222017-03-15 11:04:45 +00001772 txmode = SF_DMA_MODE;
1773 rxmode = SF_DMA_MODE;
Sonic Zhangb2dec112015-01-30 13:49:32 +08001774 priv->xstats.threshold = SF_DMA_MODE;
Joao Pinto6deee222017-03-15 11:04:45 +00001775 } else {
1776 txmode = tc;
1777 rxmode = SF_DMA_MODE;
1778 }
1779
1780 /* configure all channels */
1781 if (priv->synopsys_id >= DWMAC_CORE_4_00) {
1782 for (chan = 0; chan < rx_channels_count; chan++)
1783 priv->hw->dma->dma_rx_mode(priv->ioaddr, rxmode, chan,
1784 rxfifosz);
1785
1786 for (chan = 0; chan < tx_channels_count; chan++)
1787 priv->hw->dma->dma_tx_mode(priv->ioaddr, txmode, chan);
1788 } else {
1789 priv->hw->dma->dma_mode(priv->ioaddr, txmode, rxmode,
Vince Bridgersf88203a2015-04-15 11:17:42 -05001790 rxfifosz);
Joao Pinto6deee222017-03-15 11:04:45 +00001791 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001792}
1793
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001794/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001795 * stmmac_tx_clean - to manage the transmission completion
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001796 * @priv: driver private structure
Joao Pintoce736782017-04-06 09:49:10 +01001797 * @queue: TX queue index
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001798 * Description: it reclaims the transmit resources after transmission completes.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001799 */
Joao Pintoce736782017-04-06 09:49:10 +01001800static void stmmac_tx_clean(struct stmmac_priv *priv, u32 queue)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001801{
Joao Pintoce736782017-04-06 09:49:10 +01001802 struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
Beniamino Galvani38979572015-01-21 19:07:27 +01001803 unsigned int bytes_compl = 0, pkts_compl = 0;
Joao Pintoce736782017-04-06 09:49:10 +01001804 unsigned int entry = tx_q->dirty_tx;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001805
Lino Sanfilippo739c8e12016-12-09 00:55:43 +01001806 netif_tx_lock(priv->dev);
Giuseppe CAVALLAROa9097a92011-10-18 00:01:19 +00001807
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001808 priv->xstats.tx_clean++;
1809
Joao Pintoce736782017-04-06 09:49:10 +01001810 while (entry != tx_q->cur_tx) {
1811 struct sk_buff *skb = tx_q->tx_skbuff[entry];
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001812 struct dma_desc *p;
Fabrice Gasnierc363b652016-02-29 14:27:36 +01001813 int status;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001814
1815 if (priv->extend_desc)
Joao Pintoce736782017-04-06 09:49:10 +01001816 p = (struct dma_desc *)(tx_q->dma_etx + entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001817 else
Joao Pintoce736782017-04-06 09:49:10 +01001818 p = tx_q->dma_tx + entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001819
Fabrice Gasnierc363b652016-02-29 14:27:36 +01001820 status = priv->hw->desc->tx_status(&priv->dev->stats,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001821 &priv->xstats, p,
1822 priv->ioaddr);
Fabrice Gasnierc363b652016-02-29 14:27:36 +01001823 /* Check if the descriptor is owned by the DMA */
1824 if (unlikely(status & tx_dma_own))
1825 break;
1826
1827 /* Just consider the last segment and ...*/
1828 if (likely(!(status & tx_not_ls))) {
1829 /* ... verify the status error condition */
1830 if (unlikely(status & tx_err)) {
1831 priv->dev->stats.tx_errors++;
1832 } else {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001833 priv->dev->stats.tx_packets++;
1834 priv->xstats.tx_pkt_n++;
Fabrice Gasnierc363b652016-02-29 14:27:36 +01001835 }
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +01001836 stmmac_get_tx_hwtstamp(priv, p, skb);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001837 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001838
Joao Pintoce736782017-04-06 09:49:10 +01001839 if (likely(tx_q->tx_skbuff_dma[entry].buf)) {
1840 if (tx_q->tx_skbuff_dma[entry].map_as_page)
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001841 dma_unmap_page(priv->device,
Joao Pintoce736782017-04-06 09:49:10 +01001842 tx_q->tx_skbuff_dma[entry].buf,
1843 tx_q->tx_skbuff_dma[entry].len,
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001844 DMA_TO_DEVICE);
1845 else
1846 dma_unmap_single(priv->device,
Joao Pintoce736782017-04-06 09:49:10 +01001847 tx_q->tx_skbuff_dma[entry].buf,
1848 tx_q->tx_skbuff_dma[entry].len,
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001849 DMA_TO_DEVICE);
Joao Pintoce736782017-04-06 09:49:10 +01001850 tx_q->tx_skbuff_dma[entry].buf = 0;
1851 tx_q->tx_skbuff_dma[entry].len = 0;
1852 tx_q->tx_skbuff_dma[entry].map_as_page = false;
Rayagond Kokatanurcf32dee2013-03-26 04:43:09 +00001853 }
Alexandre TORGUEf748be52016-04-01 11:37:34 +02001854
1855 if (priv->hw->mode->clean_desc3)
Joao Pintoce736782017-04-06 09:49:10 +01001856 priv->hw->mode->clean_desc3(tx_q, p);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02001857
Joao Pintoce736782017-04-06 09:49:10 +01001858 tx_q->tx_skbuff_dma[entry].last_segment = false;
1859 tx_q->tx_skbuff_dma[entry].is_jumbo = false;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001860
1861 if (likely(skb != NULL)) {
Beniamino Galvani38979572015-01-21 19:07:27 +01001862 pkts_compl++;
1863 bytes_compl += skb->len;
Eric W. Biederman7c565c32014-03-15 18:11:09 -07001864 dev_consume_skb_any(skb);
Joao Pintoce736782017-04-06 09:49:10 +01001865 tx_q->tx_skbuff[entry] = NULL;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001866 }
1867
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00001868 priv->hw->desc->release_tx_desc(p, priv->mode);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001869
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001870 entry = STMMAC_GET_ENTRY(entry, DMA_TX_SIZE);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001871 }
Joao Pintoce736782017-04-06 09:49:10 +01001872 tx_q->dirty_tx = entry;
Beniamino Galvani38979572015-01-21 19:07:27 +01001873
Joao Pintoc22a3f42017-04-06 09:49:11 +01001874 netdev_tx_completed_queue(netdev_get_tx_queue(priv->dev, queue),
1875 pkts_compl, bytes_compl);
Beniamino Galvani38979572015-01-21 19:07:27 +01001876
Joao Pintoc22a3f42017-04-06 09:49:11 +01001877 if (unlikely(netif_tx_queue_stopped(netdev_get_tx_queue(priv->dev,
1878 queue))) &&
1879 stmmac_tx_avail(priv, queue) > STMMAC_TX_THRESH) {
1880
Lino Sanfilippo739c8e12016-12-09 00:55:43 +01001881 netif_dbg(priv, tx_done, priv->dev,
1882 "%s: restart transmit\n", __func__);
Joao Pintoc22a3f42017-04-06 09:49:11 +01001883 netif_tx_wake_queue(netdev_get_tx_queue(priv->dev, queue));
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001884 }
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001885
1886 if ((priv->eee_enabled) && (!priv->tx_path_in_lpi_mode)) {
1887 stmmac_enable_eee_mode(priv);
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +02001888 mod_timer(&priv->eee_ctrl_timer, STMMAC_LPI_T(eee_timer));
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001889 }
Lino Sanfilippo739c8e12016-12-09 00:55:43 +01001890 netif_tx_unlock(priv->dev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001891}
1892
Joao Pinto4f513ec2017-03-15 11:04:46 +00001893static inline void stmmac_enable_dma_irq(struct stmmac_priv *priv, u32 chan)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001894{
Joao Pinto4f513ec2017-03-15 11:04:46 +00001895 priv->hw->dma->enable_dma_irq(priv->ioaddr, chan);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001896}
1897
Joao Pinto4f513ec2017-03-15 11:04:46 +00001898static inline void stmmac_disable_dma_irq(struct stmmac_priv *priv, u32 chan)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001899{
Joao Pinto4f513ec2017-03-15 11:04:46 +00001900 priv->hw->dma->disable_dma_irq(priv->ioaddr, chan);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001901}
1902
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001903/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001904 * stmmac_tx_err - to manage the tx error
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001905 * @priv: driver private structure
LABBE Corentin5bacd772017-03-29 07:05:40 +02001906 * @chan: channel index
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001907 * Description: it cleans the descriptors and restarts the transmission
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001908 * in case of transmission errors.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001909 */
LABBE Corentin5bacd772017-03-29 07:05:40 +02001910static void stmmac_tx_err(struct stmmac_priv *priv, u32 chan)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001911{
Joao Pintoce736782017-04-06 09:49:10 +01001912 struct stmmac_tx_queue *tx_q = &priv->tx_queue[chan];
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001913 int i;
Joao Pintoce736782017-04-06 09:49:10 +01001914
Joao Pintoc22a3f42017-04-06 09:49:11 +01001915 netif_tx_stop_queue(netdev_get_tx_queue(priv->dev, chan));
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001916
Joao Pintoae4f0d42017-03-15 11:04:47 +00001917 stmmac_stop_tx_dma(priv, chan);
Joao Pintoce736782017-04-06 09:49:10 +01001918 dma_free_tx_skbufs(priv, chan);
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001919 for (i = 0; i < DMA_TX_SIZE; i++)
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001920 if (priv->extend_desc)
Joao Pintoce736782017-04-06 09:49:10 +01001921 priv->hw->desc->init_tx_desc(&tx_q->dma_etx[i].basic,
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001922 priv->mode,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001923 (i == DMA_TX_SIZE - 1));
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001924 else
Joao Pintoce736782017-04-06 09:49:10 +01001925 priv->hw->desc->init_tx_desc(&tx_q->dma_tx[i],
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001926 priv->mode,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001927 (i == DMA_TX_SIZE - 1));
Joao Pintoce736782017-04-06 09:49:10 +01001928 tx_q->dirty_tx = 0;
1929 tx_q->cur_tx = 0;
Joao Pintoc22a3f42017-04-06 09:49:11 +01001930 netdev_tx_reset_queue(netdev_get_tx_queue(priv->dev, chan));
Joao Pintoae4f0d42017-03-15 11:04:47 +00001931 stmmac_start_tx_dma(priv, chan);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001932
1933 priv->dev->stats.tx_errors++;
Joao Pintoc22a3f42017-04-06 09:49:11 +01001934 netif_tx_wake_queue(netdev_get_tx_queue(priv->dev, chan));
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001935}
1936
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001937/**
Joao Pinto6deee222017-03-15 11:04:45 +00001938 * stmmac_set_dma_operation_mode - Set DMA operation mode by channel
1939 * @priv: driver private structure
1940 * @txmode: TX operating mode
1941 * @rxmode: RX operating mode
1942 * @chan: channel index
1943 * Description: it is used for configuring of the DMA operation mode in
1944 * runtime in order to program the tx/rx DMA thresholds or Store-And-Forward
1945 * mode.
1946 */
1947static void stmmac_set_dma_operation_mode(struct stmmac_priv *priv, u32 txmode,
1948 u32 rxmode, u32 chan)
1949{
1950 int rxfifosz = priv->plat->rx_fifo_size;
1951
1952 if (rxfifosz == 0)
1953 rxfifosz = priv->dma_cap.rx_fifo_size;
1954
1955 if (priv->synopsys_id >= DWMAC_CORE_4_00) {
1956 priv->hw->dma->dma_rx_mode(priv->ioaddr, rxmode, chan,
1957 rxfifosz);
1958 priv->hw->dma->dma_tx_mode(priv->ioaddr, txmode, chan);
1959 } else {
1960 priv->hw->dma->dma_mode(priv->ioaddr, txmode, rxmode,
1961 rxfifosz);
1962 }
1963}
1964
1965/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001966 * stmmac_dma_interrupt - DMA ISR
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001967 * @priv: driver private structure
1968 * Description: this is the DMA ISR. It is called by the main ISR.
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001969 * It calls the dwmac dma routine and schedule poll method in case of some
1970 * work can be done.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001971 */
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00001972static void stmmac_dma_interrupt(struct stmmac_priv *priv)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001973{
Joao Pintod62a1072017-03-15 11:04:49 +00001974 u32 tx_channel_count = priv->plat->tx_queues_to_use;
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00001975 int status;
Joao Pintod62a1072017-03-15 11:04:49 +00001976 u32 chan;
Joao Pinto68e5cfa2017-03-13 10:36:29 +00001977
Joao Pintod62a1072017-03-15 11:04:49 +00001978 for (chan = 0; chan < tx_channel_count; chan++) {
Joao Pintoc22a3f42017-04-06 09:49:11 +01001979 struct stmmac_rx_queue *rx_q = &priv->rx_queue[chan];
1980
Joao Pintod62a1072017-03-15 11:04:49 +00001981 status = priv->hw->dma->dma_interrupt(priv->ioaddr,
1982 &priv->xstats, chan);
1983 if (likely((status & handle_rx)) || (status & handle_tx)) {
Joao Pintoc22a3f42017-04-06 09:49:11 +01001984 if (likely(napi_schedule_prep(&rx_q->napi))) {
Joao Pintod62a1072017-03-15 11:04:49 +00001985 stmmac_disable_dma_irq(priv, chan);
Joao Pintoc22a3f42017-04-06 09:49:11 +01001986 __napi_schedule(&rx_q->napi);
Joao Pintod62a1072017-03-15 11:04:49 +00001987 }
1988 }
1989
1990 if (unlikely(status & tx_hard_error_bump_tc)) {
1991 /* Try to bump up the dma threshold on this failure */
1992 if (unlikely(priv->xstats.threshold != SF_DMA_MODE) &&
1993 (tc <= 256)) {
1994 tc += 64;
1995 if (priv->plat->force_thresh_dma_mode)
1996 stmmac_set_dma_operation_mode(priv,
1997 tc,
1998 tc,
1999 chan);
2000 else
2001 stmmac_set_dma_operation_mode(priv,
2002 tc,
2003 SF_DMA_MODE,
2004 chan);
2005 priv->xstats.threshold = tc;
2006 }
2007 } else if (unlikely(status == tx_hard_error)) {
2008 stmmac_tx_err(priv, chan);
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002009 }
2010 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002011}
2012
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002013/**
2014 * stmmac_mmc_setup: setup the Mac Management Counters (MMC)
2015 * @priv: driver private structure
2016 * Description: this masks the MMC irq, in fact, the counters are managed in SW.
2017 */
Giuseppe CAVALLARO1c901a42011-09-01 21:51:38 +00002018static void stmmac_mmc_setup(struct stmmac_priv *priv)
2019{
2020 unsigned int mode = MMC_CNTRL_RESET_ON_READ | MMC_CNTRL_COUNTER_RESET |
Alexandre TORGUE36ff7c12016-04-01 11:37:32 +02002021 MMC_CNTRL_PRESET | MMC_CNTRL_FULL_HALF_PRESET;
Giuseppe CAVALLARO1c901a42011-09-01 21:51:38 +00002022
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +01002023 if (priv->synopsys_id >= DWMAC_CORE_4_00) {
2024 priv->ptpaddr = priv->ioaddr + PTP_GMAC4_OFFSET;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002025 priv->mmcaddr = priv->ioaddr + MMC_GMAC4_OFFSET;
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +01002026 } else {
2027 priv->ptpaddr = priv->ioaddr + PTP_GMAC3_X_OFFSET;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002028 priv->mmcaddr = priv->ioaddr + MMC_GMAC3_X_OFFSET;
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +01002029 }
Alexandre TORGUE36ff7c12016-04-01 11:37:32 +02002030
2031 dwmac_mmc_intr_all_mask(priv->mmcaddr);
Giuseppe CAVALLARO4f795b22011-11-18 05:00:20 +00002032
2033 if (priv->dma_cap.rmon) {
Alexandre TORGUE36ff7c12016-04-01 11:37:32 +02002034 dwmac_mmc_ctrl(priv->mmcaddr, mode);
Giuseppe CAVALLARO4f795b22011-11-18 05:00:20 +00002035 memset(&priv->mmc, 0, sizeof(struct stmmac_counters));
2036 } else
LABBE Corentin38ddc592016-11-16 20:09:39 +01002037 netdev_info(priv->dev, "No MAC Management Counters available\n");
Giuseppe CAVALLARO1c901a42011-09-01 21:51:38 +00002038}
2039
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002040/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002041 * stmmac_selec_desc_mode - to select among: normal/alternate/extend descriptors
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002042 * @priv: driver private structure
2043 * Description: select the Enhanced/Alternate or Normal descriptors.
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002044 * In case of Enhanced/Alternate, it checks if the extended descriptors are
2045 * supported by the HW capability register.
Giuseppe CAVALLAROff3dd782012-06-04 19:22:55 +00002046 */
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00002047static void stmmac_selec_desc_mode(struct stmmac_priv *priv)
2048{
2049 if (priv->plat->enh_desc) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01002050 dev_info(priv->device, "Enhanced/Alternate descriptors\n");
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002051
2052 /* GMAC older than 3.50 has no extended descriptors */
2053 if (priv->synopsys_id >= DWMAC_CORE_3_50) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01002054 dev_info(priv->device, "Enabled extended descriptors\n");
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002055 priv->extend_desc = 1;
2056 } else
LABBE Corentin38ddc592016-11-16 20:09:39 +01002057 dev_warn(priv->device, "Extended descriptors not supported\n");
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002058
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00002059 priv->hw->desc = &enh_desc_ops;
2060 } else {
LABBE Corentin38ddc592016-11-16 20:09:39 +01002061 dev_info(priv->device, "Normal descriptors\n");
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00002062 priv->hw->desc = &ndesc_ops;
2063 }
2064}
2065
2066/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002067 * stmmac_get_hw_features - get MAC capabilities from the HW cap. register.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002068 * @priv: driver private structure
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00002069 * Description:
2070 * new GMAC chip generations have a new register to indicate the
2071 * presence of the optional feature/functions.
2072 * This can be also used to override the value passed through the
2073 * platform and necessary for old MAC10/100 and GMAC chips.
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00002074 */
2075static int stmmac_get_hw_features(struct stmmac_priv *priv)
2076{
Alexandre TORGUEf10a6a32016-04-01 11:37:25 +02002077 u32 ret = 0;
Giuseppe CAVALLARO3c20f722011-10-26 19:43:09 +00002078
Giuseppe CAVALLARO5e6efe82011-10-26 19:43:07 +00002079 if (priv->hw->dma->get_hw_feature) {
Alexandre TORGUEf10a6a32016-04-01 11:37:25 +02002080 priv->hw->dma->get_hw_feature(priv->ioaddr,
2081 &priv->dma_cap);
2082 ret = 1;
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00002083 }
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00002084
Alexandre TORGUEf10a6a32016-04-01 11:37:25 +02002085 return ret;
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00002086}
2087
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002088/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002089 * stmmac_check_ether_addr - check if the MAC addr is valid
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002090 * @priv: driver private structure
2091 * Description:
2092 * it is to verify if the MAC address is valid, in case of failures it
2093 * generates a random MAC address
2094 */
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002095static void stmmac_check_ether_addr(struct stmmac_priv *priv)
2096{
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002097 if (!is_valid_ether_addr(priv->dev->dev_addr)) {
Vince Bridgers7ed24bb2014-07-31 15:49:13 -05002098 priv->hw->mac->get_umac_addr(priv->hw,
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002099 priv->dev->dev_addr, 0);
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002100 if (!is_valid_ether_addr(priv->dev->dev_addr))
Danny Kukawkaf2cedb62012-02-15 06:45:39 +00002101 eth_hw_addr_random(priv->dev);
LABBE Corentin38ddc592016-11-16 20:09:39 +01002102 netdev_info(priv->dev, "device MAC address %pM\n",
2103 priv->dev->dev_addr);
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002104 }
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002105}
2106
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002107/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002108 * stmmac_init_dma_engine - DMA init.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002109 * @priv: driver private structure
2110 * Description:
2111 * It inits the DMA invoking the specific MAC/GMAC callback.
2112 * Some DMA parameters can be passed from the platform;
2113 * in case of these are not passed a default is kept for the MAC or GMAC.
2114 */
Giuseppe CAVALLARO0f1f88a2012-04-18 19:48:21 +00002115static int stmmac_init_dma_engine(struct stmmac_priv *priv)
2116{
Joao Pinto47f2a9c2017-03-15 11:04:53 +00002117 u32 rx_channels_count = priv->plat->rx_queues_to_use;
2118 u32 tx_channels_count = priv->plat->tx_queues_to_use;
Joao Pinto54139cf2017-04-06 09:49:09 +01002119 struct stmmac_rx_queue *rx_q;
Joao Pintoce736782017-04-06 09:49:10 +01002120 struct stmmac_tx_queue *tx_q;
Joao Pinto47f2a9c2017-03-15 11:04:53 +00002121 u32 dummy_dma_rx_phy = 0;
2122 u32 dummy_dma_tx_phy = 0;
2123 u32 chan = 0;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002124 int atds = 0;
Giuseppe Cavallaro495db272016-02-29 14:27:27 +01002125 int ret = 0;
Giuseppe CAVALLARO0f1f88a2012-04-18 19:48:21 +00002126
Niklas Cassela332e2f2016-12-07 15:20:05 +01002127 if (!priv->plat->dma_cfg || !priv->plat->dma_cfg->pbl) {
2128 dev_err(priv->device, "Invalid DMA configuration\n");
Niklas Cassel89ab75b2016-12-07 15:20:03 +01002129 return -EINVAL;
Giuseppe CAVALLARO0f1f88a2012-04-18 19:48:21 +00002130 }
2131
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002132 if (priv->extend_desc && (priv->mode == STMMAC_RING_MODE))
2133 atds = 1;
2134
Giuseppe Cavallaro495db272016-02-29 14:27:27 +01002135 ret = priv->hw->dma->reset(priv->ioaddr);
2136 if (ret) {
2137 dev_err(priv->device, "Failed to reset the dma\n");
2138 return ret;
2139 }
2140
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002141 if (priv->synopsys_id >= DWMAC_CORE_4_00) {
Joao Pinto47f2a9c2017-03-15 11:04:53 +00002142 /* DMA Configuration */
2143 priv->hw->dma->init(priv->ioaddr, priv->plat->dma_cfg,
2144 dummy_dma_tx_phy, dummy_dma_rx_phy, atds);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002145
Joao Pinto47f2a9c2017-03-15 11:04:53 +00002146 /* DMA RX Channel Configuration */
2147 for (chan = 0; chan < rx_channels_count; chan++) {
Joao Pinto54139cf2017-04-06 09:49:09 +01002148 rx_q = &priv->rx_queue[chan];
2149
Joao Pinto47f2a9c2017-03-15 11:04:53 +00002150 priv->hw->dma->init_rx_chan(priv->ioaddr,
2151 priv->plat->dma_cfg,
Joao Pinto54139cf2017-04-06 09:49:09 +01002152 rx_q->dma_rx_phy, chan);
Joao Pinto47f2a9c2017-03-15 11:04:53 +00002153
Joao Pinto54139cf2017-04-06 09:49:09 +01002154 rx_q->rx_tail_addr = rx_q->dma_rx_phy +
Joao Pinto47f2a9c2017-03-15 11:04:53 +00002155 (DMA_RX_SIZE * sizeof(struct dma_desc));
2156 priv->hw->dma->set_rx_tail_ptr(priv->ioaddr,
Joao Pinto54139cf2017-04-06 09:49:09 +01002157 rx_q->rx_tail_addr,
Joao Pinto47f2a9c2017-03-15 11:04:53 +00002158 chan);
2159 }
2160
2161 /* DMA TX Channel Configuration */
2162 for (chan = 0; chan < tx_channels_count; chan++) {
Joao Pintoce736782017-04-06 09:49:10 +01002163 tx_q = &priv->tx_queue[chan];
2164
Joao Pinto47f2a9c2017-03-15 11:04:53 +00002165 priv->hw->dma->init_chan(priv->ioaddr,
Joao Pintoce736782017-04-06 09:49:10 +01002166 priv->plat->dma_cfg,
2167 chan);
Joao Pinto47f2a9c2017-03-15 11:04:53 +00002168
2169 priv->hw->dma->init_tx_chan(priv->ioaddr,
2170 priv->plat->dma_cfg,
Joao Pintoce736782017-04-06 09:49:10 +01002171 tx_q->dma_tx_phy, chan);
Joao Pinto47f2a9c2017-03-15 11:04:53 +00002172
Joao Pintoce736782017-04-06 09:49:10 +01002173 tx_q->tx_tail_addr = tx_q->dma_tx_phy +
Joao Pinto47f2a9c2017-03-15 11:04:53 +00002174 (DMA_TX_SIZE * sizeof(struct dma_desc));
2175 priv->hw->dma->set_tx_tail_ptr(priv->ioaddr,
Joao Pintoce736782017-04-06 09:49:10 +01002176 tx_q->tx_tail_addr,
Joao Pinto47f2a9c2017-03-15 11:04:53 +00002177 chan);
2178 }
2179 } else {
Joao Pinto54139cf2017-04-06 09:49:09 +01002180 rx_q = &priv->rx_queue[chan];
Joao Pintoce736782017-04-06 09:49:10 +01002181 tx_q = &priv->tx_queue[chan];
Joao Pinto47f2a9c2017-03-15 11:04:53 +00002182 priv->hw->dma->init(priv->ioaddr, priv->plat->dma_cfg,
Joao Pintoce736782017-04-06 09:49:10 +01002183 tx_q->dma_tx_phy, rx_q->dma_rx_phy, atds);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002184 }
2185
2186 if (priv->plat->axi && priv->hw->dma->axi)
Giuseppe Cavallaroafea0362016-02-29 14:27:28 +01002187 priv->hw->dma->axi(priv->ioaddr, priv->plat->axi);
2188
Giuseppe Cavallaro495db272016-02-29 14:27:27 +01002189 return ret;
Giuseppe CAVALLARO0f1f88a2012-04-18 19:48:21 +00002190}
2191
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002192/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002193 * stmmac_tx_timer - mitigation sw timer for tx.
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002194 * @data: data pointer
2195 * Description:
2196 * This is the timer handler to directly invoke the stmmac_tx_clean.
2197 */
2198static void stmmac_tx_timer(unsigned long data)
2199{
2200 struct stmmac_priv *priv = (struct stmmac_priv *)data;
Joao Pintoce736782017-04-06 09:49:10 +01002201 u32 tx_queues_count = priv->plat->tx_queues_to_use;
2202 u32 queue;
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002203
Joao Pintoce736782017-04-06 09:49:10 +01002204 /* let's scan all the tx queues */
2205 for (queue = 0; queue < tx_queues_count; queue++)
2206 stmmac_tx_clean(priv, queue);
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002207}
2208
2209/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002210 * stmmac_init_tx_coalesce - init tx mitigation options.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002211 * @priv: driver private structure
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002212 * Description:
2213 * This inits the transmit coalesce parameters: i.e. timer rate,
2214 * timer handler and default threshold used for enabling the
2215 * interrupt on completion bit.
2216 */
2217static void stmmac_init_tx_coalesce(struct stmmac_priv *priv)
2218{
2219 priv->tx_coal_frames = STMMAC_TX_FRAMES;
2220 priv->tx_coal_timer = STMMAC_COAL_TX_TIMER;
2221 init_timer(&priv->txtimer);
2222 priv->txtimer.expires = STMMAC_COAL_TIMER(priv->tx_coal_timer);
2223 priv->txtimer.data = (unsigned long)priv;
2224 priv->txtimer.function = stmmac_tx_timer;
2225 add_timer(&priv->txtimer);
2226}
2227
Joao Pinto4854ab92017-03-15 11:04:51 +00002228static void stmmac_set_rings_length(struct stmmac_priv *priv)
2229{
2230 u32 rx_channels_count = priv->plat->rx_queues_to_use;
2231 u32 tx_channels_count = priv->plat->tx_queues_to_use;
2232 u32 chan;
2233
2234 /* set TX ring length */
2235 if (priv->hw->dma->set_tx_ring_len) {
2236 for (chan = 0; chan < tx_channels_count; chan++)
2237 priv->hw->dma->set_tx_ring_len(priv->ioaddr,
2238 (DMA_TX_SIZE - 1), chan);
2239 }
2240
2241 /* set RX ring length */
2242 if (priv->hw->dma->set_rx_ring_len) {
2243 for (chan = 0; chan < rx_channels_count; chan++)
2244 priv->hw->dma->set_rx_ring_len(priv->ioaddr,
2245 (DMA_RX_SIZE - 1), chan);
2246 }
2247}
2248
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002249/**
Joao Pinto6a3a7192017-03-10 18:24:53 +00002250 * stmmac_set_tx_queue_weight - Set TX queue weight
2251 * @priv: driver private structure
2252 * Description: It is used for setting TX queues weight
2253 */
2254static void stmmac_set_tx_queue_weight(struct stmmac_priv *priv)
2255{
2256 u32 tx_queues_count = priv->plat->tx_queues_to_use;
2257 u32 weight;
2258 u32 queue;
2259
2260 for (queue = 0; queue < tx_queues_count; queue++) {
2261 weight = priv->plat->tx_queues_cfg[queue].weight;
2262 priv->hw->mac->set_mtl_tx_queue_weight(priv->hw, weight, queue);
2263 }
2264}
2265
2266/**
Joao Pinto19d91872017-03-10 18:24:59 +00002267 * stmmac_configure_cbs - Configure CBS in TX queue
2268 * @priv: driver private structure
2269 * Description: It is used for configuring CBS in AVB TX queues
2270 */
2271static void stmmac_configure_cbs(struct stmmac_priv *priv)
2272{
2273 u32 tx_queues_count = priv->plat->tx_queues_to_use;
2274 u32 mode_to_use;
2275 u32 queue;
2276
Joao Pinto44781fe2017-03-31 14:22:02 +01002277 /* queue 0 is reserved for legacy traffic */
2278 for (queue = 1; queue < tx_queues_count; queue++) {
Joao Pinto19d91872017-03-10 18:24:59 +00002279 mode_to_use = priv->plat->tx_queues_cfg[queue].mode_to_use;
2280 if (mode_to_use == MTL_QUEUE_DCB)
2281 continue;
2282
2283 priv->hw->mac->config_cbs(priv->hw,
2284 priv->plat->tx_queues_cfg[queue].send_slope,
2285 priv->plat->tx_queues_cfg[queue].idle_slope,
2286 priv->plat->tx_queues_cfg[queue].high_credit,
2287 priv->plat->tx_queues_cfg[queue].low_credit,
2288 queue);
2289 }
2290}
2291
2292/**
Joao Pintod43042f2017-03-10 18:24:55 +00002293 * stmmac_rx_queue_dma_chan_map - Map RX queue to RX dma channel
2294 * @priv: driver private structure
2295 * Description: It is used for mapping RX queues to RX dma channels
2296 */
2297static void stmmac_rx_queue_dma_chan_map(struct stmmac_priv *priv)
2298{
2299 u32 rx_queues_count = priv->plat->rx_queues_to_use;
2300 u32 queue;
2301 u32 chan;
2302
2303 for (queue = 0; queue < rx_queues_count; queue++) {
2304 chan = priv->plat->rx_queues_cfg[queue].chan;
2305 priv->hw->mac->map_mtl_to_dma(priv->hw, queue, chan);
2306 }
2307}
2308
2309/**
Joao Pintoa8f51022017-03-17 16:11:06 +00002310 * stmmac_mac_config_rx_queues_prio - Configure RX Queue priority
2311 * @priv: driver private structure
2312 * Description: It is used for configuring the RX Queue Priority
2313 */
2314static void stmmac_mac_config_rx_queues_prio(struct stmmac_priv *priv)
2315{
2316 u32 rx_queues_count = priv->plat->rx_queues_to_use;
2317 u32 queue;
2318 u32 prio;
2319
2320 for (queue = 0; queue < rx_queues_count; queue++) {
2321 if (!priv->plat->rx_queues_cfg[queue].use_prio)
2322 continue;
2323
2324 prio = priv->plat->rx_queues_cfg[queue].prio;
2325 priv->hw->mac->rx_queue_prio(priv->hw, prio, queue);
2326 }
2327}
2328
2329/**
2330 * stmmac_mac_config_tx_queues_prio - Configure TX Queue priority
2331 * @priv: driver private structure
2332 * Description: It is used for configuring the TX Queue Priority
2333 */
2334static void stmmac_mac_config_tx_queues_prio(struct stmmac_priv *priv)
2335{
2336 u32 tx_queues_count = priv->plat->tx_queues_to_use;
2337 u32 queue;
2338 u32 prio;
2339
2340 for (queue = 0; queue < tx_queues_count; queue++) {
2341 if (!priv->plat->tx_queues_cfg[queue].use_prio)
2342 continue;
2343
2344 prio = priv->plat->tx_queues_cfg[queue].prio;
2345 priv->hw->mac->tx_queue_prio(priv->hw, prio, queue);
2346 }
2347}
2348
2349/**
Joao Pintoabe80fd2017-03-17 16:11:07 +00002350 * stmmac_mac_config_rx_queues_routing - Configure RX Queue Routing
2351 * @priv: driver private structure
2352 * Description: It is used for configuring the RX queue routing
2353 */
2354static void stmmac_mac_config_rx_queues_routing(struct stmmac_priv *priv)
2355{
2356 u32 rx_queues_count = priv->plat->rx_queues_to_use;
2357 u32 queue;
2358 u8 packet;
2359
2360 for (queue = 0; queue < rx_queues_count; queue++) {
2361 /* no specific packet type routing specified for the queue */
2362 if (priv->plat->rx_queues_cfg[queue].pkt_route == 0x0)
2363 continue;
2364
2365 packet = priv->plat->rx_queues_cfg[queue].pkt_route;
2366 priv->hw->mac->rx_queue_prio(priv->hw, packet, queue);
2367 }
2368}
2369
2370/**
Joao Pintod0a9c9f2017-03-10 18:24:52 +00002371 * stmmac_mtl_configuration - Configure MTL
2372 * @priv: driver private structure
2373 * Description: It is used for configurring MTL
2374 */
2375static void stmmac_mtl_configuration(struct stmmac_priv *priv)
2376{
2377 u32 rx_queues_count = priv->plat->rx_queues_to_use;
2378 u32 tx_queues_count = priv->plat->tx_queues_to_use;
2379
Joao Pinto6a3a7192017-03-10 18:24:53 +00002380 if (tx_queues_count > 1 && priv->hw->mac->set_mtl_tx_queue_weight)
2381 stmmac_set_tx_queue_weight(priv);
2382
Joao Pintod0a9c9f2017-03-10 18:24:52 +00002383 /* Configure MTL RX algorithms */
2384 if (rx_queues_count > 1 && priv->hw->mac->prog_mtl_rx_algorithms)
2385 priv->hw->mac->prog_mtl_rx_algorithms(priv->hw,
2386 priv->plat->rx_sched_algorithm);
2387
2388 /* Configure MTL TX algorithms */
2389 if (tx_queues_count > 1 && priv->hw->mac->prog_mtl_tx_algorithms)
2390 priv->hw->mac->prog_mtl_tx_algorithms(priv->hw,
2391 priv->plat->tx_sched_algorithm);
2392
Joao Pinto19d91872017-03-10 18:24:59 +00002393 /* Configure CBS in AVB TX queues */
2394 if (tx_queues_count > 1 && priv->hw->mac->config_cbs)
2395 stmmac_configure_cbs(priv);
2396
Joao Pintod43042f2017-03-10 18:24:55 +00002397 /* Map RX MTL to DMA channels */
Joao Pinto03cf65a2017-04-03 16:34:04 +01002398 if (priv->hw->mac->map_mtl_to_dma)
Joao Pintod43042f2017-03-10 18:24:55 +00002399 stmmac_rx_queue_dma_chan_map(priv);
2400
Joao Pintod0a9c9f2017-03-10 18:24:52 +00002401 /* Enable MAC RX Queues */
Thierry Redingf3976872017-03-21 16:12:09 +01002402 if (priv->hw->mac->rx_queue_enable)
Joao Pintod0a9c9f2017-03-10 18:24:52 +00002403 stmmac_mac_enable_rx_queues(priv);
Joao Pinto6deee222017-03-15 11:04:45 +00002404
Joao Pintoa8f51022017-03-17 16:11:06 +00002405 /* Set RX priorities */
2406 if (rx_queues_count > 1 && priv->hw->mac->rx_queue_prio)
2407 stmmac_mac_config_rx_queues_prio(priv);
2408
2409 /* Set TX priorities */
2410 if (tx_queues_count > 1 && priv->hw->mac->tx_queue_prio)
2411 stmmac_mac_config_tx_queues_prio(priv);
Joao Pintoabe80fd2017-03-17 16:11:07 +00002412
2413 /* Set RX routing */
2414 if (rx_queues_count > 1 && priv->hw->mac->rx_queue_routing)
2415 stmmac_mac_config_rx_queues_routing(priv);
Joao Pintod0a9c9f2017-03-10 18:24:52 +00002416}
2417
2418/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002419 * stmmac_hw_setup - setup mac in a usable state.
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002420 * @dev : pointer to the device structure.
2421 * Description:
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002422 * this is the main function to setup the HW in a usable state because the
2423 * dma engine is reset, the core registers are configured (e.g. AXI,
2424 * Checksum features, timers). The DMA is ready to start receiving and
2425 * transmitting.
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002426 * Return value:
2427 * 0 on success and an appropriate (-)ve integer as defined in errno.h
2428 * file on failure.
2429 */
Huacai Chenfe1319292014-12-19 22:38:18 +08002430static int stmmac_hw_setup(struct net_device *dev, bool init_ptp)
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002431{
2432 struct stmmac_priv *priv = netdev_priv(dev);
Joao Pinto3c55d4d2017-03-15 11:04:50 +00002433 u32 rx_cnt = priv->plat->rx_queues_to_use;
Joao Pinto146617b2017-03-15 11:04:54 +00002434 u32 tx_cnt = priv->plat->tx_queues_to_use;
2435 u32 chan;
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002436 int ret;
2437
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002438 /* DMA initialization and SW reset */
2439 ret = stmmac_init_dma_engine(priv);
2440 if (ret < 0) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01002441 netdev_err(priv->dev, "%s: DMA engine initialization failed\n",
2442 __func__);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002443 return ret;
2444 }
2445
2446 /* Copy the MAC addr into the HW */
Vince Bridgers7ed24bb2014-07-31 15:49:13 -05002447 priv->hw->mac->set_umac_addr(priv->hw, dev->dev_addr, 0);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002448
Giuseppe CAVALLARO02e57b92016-06-24 15:16:26 +02002449 /* PS and related bits will be programmed according to the speed */
2450 if (priv->hw->pcs) {
2451 int speed = priv->plat->mac_port_sel_speed;
2452
2453 if ((speed == SPEED_10) || (speed == SPEED_100) ||
2454 (speed == SPEED_1000)) {
2455 priv->hw->ps = speed;
2456 } else {
2457 dev_warn(priv->device, "invalid port speed\n");
2458 priv->hw->ps = 0;
2459 }
2460 }
2461
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002462 /* Initialize the MAC Core */
Vince Bridgers7ed24bb2014-07-31 15:49:13 -05002463 priv->hw->mac->core_init(priv->hw, dev->mtu);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002464
Joao Pintod0a9c9f2017-03-10 18:24:52 +00002465 /* Initialize MTL*/
2466 if (priv->synopsys_id >= DWMAC_CORE_4_00)
2467 stmmac_mtl_configuration(priv);
jpinto9eb12472016-12-28 12:57:48 +00002468
Giuseppe CAVALLARO978aded2014-08-25 14:56:18 +02002469 ret = priv->hw->mac->rx_ipc(priv->hw);
2470 if (!ret) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01002471 netdev_warn(priv->dev, "RX IPC Checksum Offload disabled\n");
Giuseppe CAVALLARO978aded2014-08-25 14:56:18 +02002472 priv->plat->rx_coe = STMMAC_RX_COE_NONE;
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02002473 priv->hw->rx_csum = 0;
Giuseppe CAVALLARO978aded2014-08-25 14:56:18 +02002474 }
2475
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002476 /* Enable the MAC Rx/Tx */
LABBE Corentin270c7752017-03-23 14:40:22 +01002477 priv->hw->mac->set_mac(priv->ioaddr, true);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002478
Joao Pintob4f0a662017-03-22 11:56:05 +00002479 /* Set the HW DMA mode and the COE */
2480 stmmac_dma_operation_mode(priv);
2481
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002482 stmmac_mmc_setup(priv);
2483
Huacai Chenfe1319292014-12-19 22:38:18 +08002484 if (init_ptp) {
Thierry Reding0ad2be72017-03-10 17:34:56 +01002485 ret = clk_prepare_enable(priv->plat->clk_ptp_ref);
2486 if (ret < 0)
2487 netdev_warn(priv->dev, "failed to enable PTP reference clock: %d\n", ret);
2488
Huacai Chenfe1319292014-12-19 22:38:18 +08002489 ret = stmmac_init_ptp(priv);
Heiner Kallweit722eef22017-02-01 22:02:02 +01002490 if (ret == -EOPNOTSUPP)
2491 netdev_warn(priv->dev, "PTP not supported by HW\n");
2492 else if (ret)
2493 netdev_warn(priv->dev, "PTP init failed\n");
Huacai Chenfe1319292014-12-19 22:38:18 +08002494 }
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002495
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +01002496#ifdef CONFIG_DEBUG_FS
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002497 ret = stmmac_init_fs(dev);
2498 if (ret < 0)
LABBE Corentin38ddc592016-11-16 20:09:39 +01002499 netdev_warn(priv->dev, "%s: failed debugFS registration\n",
2500 __func__);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002501#endif
2502 /* Start the ball rolling... */
Joao Pintoae4f0d42017-03-15 11:04:47 +00002503 stmmac_start_all_dma(priv);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002504
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002505 priv->tx_lpi_timer = STMMAC_DEFAULT_TWT_LS;
2506
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002507 if ((priv->use_riwt) && (priv->hw->dma->rx_watchdog)) {
2508 priv->rx_riwt = MAX_DMA_RIWT;
Joao Pinto3c55d4d2017-03-15 11:04:50 +00002509 priv->hw->dma->rx_watchdog(priv->ioaddr, MAX_DMA_RIWT, rx_cnt);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002510 }
2511
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +02002512 if (priv->hw->pcs && priv->hw->mac->pcs_ctrl_ane)
Giuseppe CAVALLARO02e57b92016-06-24 15:16:26 +02002513 priv->hw->mac->pcs_ctrl_ane(priv->hw, 1, priv->hw->ps, 0);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002514
Joao Pinto4854ab92017-03-15 11:04:51 +00002515 /* set TX and RX rings length */
2516 stmmac_set_rings_length(priv);
2517
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002518 /* Enable TSO */
Joao Pinto146617b2017-03-15 11:04:54 +00002519 if (priv->tso) {
2520 for (chan = 0; chan < tx_cnt; chan++)
2521 priv->hw->dma->enable_tso(priv->ioaddr, 1, chan);
2522 }
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002523
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002524 return 0;
2525}
2526
Thierry Redingc66f6c32017-03-10 17:34:55 +01002527static void stmmac_hw_teardown(struct net_device *dev)
2528{
2529 struct stmmac_priv *priv = netdev_priv(dev);
2530
2531 clk_disable_unprepare(priv->plat->clk_ptp_ref);
2532}
2533
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002534/**
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002535 * stmmac_open - open entry point of the driver
2536 * @dev : pointer to the device structure.
2537 * Description:
2538 * This function is the open entry point of the driver.
2539 * Return value:
2540 * 0 on success and an appropriate (-)ve integer as defined in errno.h
2541 * file on failure.
2542 */
2543static int stmmac_open(struct net_device *dev)
2544{
2545 struct stmmac_priv *priv = netdev_priv(dev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002546 int ret;
2547
Francesco Virlinzi4bfcbd72012-04-18 19:48:20 +00002548 stmmac_check_ether_addr(priv);
2549
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +02002550 if (priv->hw->pcs != STMMAC_PCS_RGMII &&
2551 priv->hw->pcs != STMMAC_PCS_TBI &&
2552 priv->hw->pcs != STMMAC_PCS_RTBI) {
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +00002553 ret = stmmac_init_phy(dev);
2554 if (ret) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01002555 netdev_err(priv->dev,
2556 "%s: Cannot attach to PHY (error: %d)\n",
2557 __func__, ret);
Hans de Goede89df20d2014-05-20 11:38:18 +02002558 return ret;
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +00002559 }
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00002560 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002561
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002562 /* Extra statistics */
2563 memset(&priv->xstats, 0, sizeof(struct stmmac_extra_stats));
2564 priv->xstats.threshold = tc;
2565
LABBE Corentin5bacd772017-03-29 07:05:40 +02002566 priv->dma_buf_sz = STMMAC_ALIGN(buf_sz);
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01002567 priv->rx_copybreak = STMMAC_RX_COPYBREAK;
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02002568
LABBE Corentin5bacd772017-03-29 07:05:40 +02002569 ret = alloc_dma_desc_resources(priv);
2570 if (ret < 0) {
2571 netdev_err(priv->dev, "%s: DMA descriptors allocation failed\n",
2572 __func__);
2573 goto dma_desc_error;
2574 }
2575
2576 ret = init_dma_desc_rings(dev, GFP_KERNEL);
2577 if (ret < 0) {
2578 netdev_err(priv->dev, "%s: DMA descriptors initialization failed\n",
2579 __func__);
2580 goto init_error;
2581 }
2582
Huacai Chenfe1319292014-12-19 22:38:18 +08002583 ret = stmmac_hw_setup(dev, true);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02002584 if (ret < 0) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01002585 netdev_err(priv->dev, "%s: Hw setup failed\n", __func__);
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02002586 goto init_error;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002587 }
2588
Giuseppe CAVALLARO777da232014-11-04 17:08:09 +01002589 stmmac_init_tx_coalesce(priv);
2590
Philippe Reynesd6d50c72016-10-03 08:28:19 +02002591 if (dev->phydev)
2592 phy_start(dev->phydev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002593
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00002594 /* Request the IRQ lines */
2595 ret = request_irq(dev->irq, stmmac_interrupt,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002596 IRQF_SHARED, dev->name, dev);
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00002597 if (unlikely(ret < 0)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01002598 netdev_err(priv->dev,
2599 "%s: ERROR: allocating the IRQ %d (error: %d)\n",
2600 __func__, dev->irq, ret);
Thierry Reding6c1e5ab2017-03-10 17:34:54 +01002601 goto irq_error;
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00002602 }
2603
Francesco Virlinzi7a13f8f2012-02-15 00:10:38 +00002604 /* Request the Wake IRQ in case of another line is used for WoL */
2605 if (priv->wol_irq != dev->irq) {
2606 ret = request_irq(priv->wol_irq, stmmac_interrupt,
2607 IRQF_SHARED, dev->name, dev);
2608 if (unlikely(ret < 0)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01002609 netdev_err(priv->dev,
2610 "%s: ERROR: allocating the WoL IRQ %d (%d)\n",
2611 __func__, priv->wol_irq, ret);
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02002612 goto wolirq_error;
Francesco Virlinzi7a13f8f2012-02-15 00:10:38 +00002613 }
2614 }
2615
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002616 /* Request the IRQ lines */
Chen-Yu Tsaid7ec8582014-05-29 22:31:40 +08002617 if (priv->lpi_irq > 0) {
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002618 ret = request_irq(priv->lpi_irq, stmmac_interrupt, IRQF_SHARED,
2619 dev->name, dev);
2620 if (unlikely(ret < 0)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01002621 netdev_err(priv->dev,
2622 "%s: ERROR: allocating the LPI IRQ %d (%d)\n",
2623 __func__, priv->lpi_irq, ret);
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02002624 goto lpiirq_error;
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002625 }
2626 }
2627
Joao Pintoc22a3f42017-04-06 09:49:11 +01002628 stmmac_enable_all_queues(priv);
2629 stmmac_start_all_queues(priv);
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00002630
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002631 return 0;
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00002632
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02002633lpiirq_error:
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002634 if (priv->wol_irq != dev->irq)
2635 free_irq(priv->wol_irq, dev);
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02002636wolirq_error:
Francesco Virlinzi7a13f8f2012-02-15 00:10:38 +00002637 free_irq(dev->irq, dev);
Thierry Reding6c1e5ab2017-03-10 17:34:54 +01002638irq_error:
2639 if (dev->phydev)
2640 phy_stop(dev->phydev);
Francesco Virlinzi7a13f8f2012-02-15 00:10:38 +00002641
Thierry Reding6c1e5ab2017-03-10 17:34:54 +01002642 del_timer_sync(&priv->txtimer);
Thierry Redingc66f6c32017-03-10 17:34:55 +01002643 stmmac_hw_teardown(dev);
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02002644init_error:
2645 free_dma_desc_resources(priv);
LABBE Corentin5bacd772017-03-29 07:05:40 +02002646dma_desc_error:
Philippe Reynesd6d50c72016-10-03 08:28:19 +02002647 if (dev->phydev)
2648 phy_disconnect(dev->phydev);
Francesco Virlinzi4bfcbd72012-04-18 19:48:20 +00002649
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00002650 return ret;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002651}
2652
2653/**
2654 * stmmac_release - close entry point of the driver
2655 * @dev : device pointer.
2656 * Description:
2657 * This is the stop entry point of the driver.
2658 */
2659static int stmmac_release(struct net_device *dev)
2660{
2661 struct stmmac_priv *priv = netdev_priv(dev);
2662
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002663 if (priv->eee_enabled)
2664 del_timer_sync(&priv->eee_ctrl_timer);
2665
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002666 /* Stop and disconnect the PHY */
Philippe Reynesd6d50c72016-10-03 08:28:19 +02002667 if (dev->phydev) {
2668 phy_stop(dev->phydev);
2669 phy_disconnect(dev->phydev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002670 }
2671
Joao Pintoc22a3f42017-04-06 09:49:11 +01002672 stmmac_stop_all_queues(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002673
Joao Pintoc22a3f42017-04-06 09:49:11 +01002674 stmmac_disable_all_queues(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002675
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002676 del_timer_sync(&priv->txtimer);
2677
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002678 /* Free the IRQ lines */
2679 free_irq(dev->irq, dev);
Francesco Virlinzi7a13f8f2012-02-15 00:10:38 +00002680 if (priv->wol_irq != dev->irq)
2681 free_irq(priv->wol_irq, dev);
Chen-Yu Tsaid7ec8582014-05-29 22:31:40 +08002682 if (priv->lpi_irq > 0)
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002683 free_irq(priv->lpi_irq, dev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002684
2685 /* Stop TX/RX DMA and clear the descriptors */
Joao Pintoae4f0d42017-03-15 11:04:47 +00002686 stmmac_stop_all_dma(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002687
2688 /* Release and free the Rx/Tx resources */
2689 free_dma_desc_resources(priv);
2690
avisconti19449bf2010-10-25 18:58:14 +00002691 /* Disable the MAC Rx/Tx */
LABBE Corentin270c7752017-03-23 14:40:22 +01002692 priv->hw->mac->set_mac(priv->ioaddr, false);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002693
2694 netif_carrier_off(dev);
2695
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +01002696#ifdef CONFIG_DEBUG_FS
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07002697 stmmac_exit_fs(dev);
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002698#endif
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002699
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +00002700 stmmac_release_ptp(priv);
2701
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002702 return 0;
2703}
2704
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002705/**
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002706 * stmmac_tso_allocator - close entry point of the driver
2707 * @priv: driver private structure
2708 * @des: buffer start address
2709 * @total_len: total length to fill in descriptors
2710 * @last_segmant: condition for the last descriptor
Joao Pintoce736782017-04-06 09:49:10 +01002711 * @queue: TX queue index
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002712 * Description:
2713 * This function fills descriptor and request new descriptors according to
2714 * buffer length to fill
2715 */
2716static void stmmac_tso_allocator(struct stmmac_priv *priv, unsigned int des,
Joao Pintoce736782017-04-06 09:49:10 +01002717 int total_len, bool last_segment, u32 queue)
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002718{
Joao Pintoce736782017-04-06 09:49:10 +01002719 struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002720 struct dma_desc *desc;
LABBE Corentin5bacd772017-03-29 07:05:40 +02002721 u32 buff_size;
Joao Pintoce736782017-04-06 09:49:10 +01002722 int tmp_len;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002723
2724 tmp_len = total_len;
2725
2726 while (tmp_len > 0) {
Joao Pintoce736782017-04-06 09:49:10 +01002727 tx_q->cur_tx = STMMAC_GET_ENTRY(tx_q->cur_tx, DMA_TX_SIZE);
2728 desc = tx_q->dma_tx + tx_q->cur_tx;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002729
Michael Weiserf8be0d72016-11-14 18:58:05 +01002730 desc->des0 = cpu_to_le32(des + (total_len - tmp_len));
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002731 buff_size = tmp_len >= TSO_MAX_BUFF_SIZE ?
2732 TSO_MAX_BUFF_SIZE : tmp_len;
2733
2734 priv->hw->desc->prepare_tso_tx_desc(desc, 0, buff_size,
2735 0, 1,
Niklas Cassel426849e2017-06-06 09:25:00 +02002736 (last_segment) && (tmp_len <= TSO_MAX_BUFF_SIZE),
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002737 0, 0);
2738
2739 tmp_len -= TSO_MAX_BUFF_SIZE;
2740 }
2741}
2742
2743/**
2744 * stmmac_tso_xmit - Tx entry point of the driver for oversized frames (TSO)
2745 * @skb : the socket buffer
2746 * @dev : device pointer
2747 * Description: this is the transmit function that is called on TSO frames
2748 * (support available on GMAC4 and newer chips).
2749 * Diagram below show the ring programming in case of TSO frames:
2750 *
2751 * First Descriptor
2752 * --------
2753 * | DES0 |---> buffer1 = L2/L3/L4 header
2754 * | DES1 |---> TCP Payload (can continue on next descr...)
2755 * | DES2 |---> buffer 1 and 2 len
2756 * | DES3 |---> must set TSE, TCP hdr len-> [22:19]. TCP payload len [17:0]
2757 * --------
2758 * |
2759 * ...
2760 * |
2761 * --------
2762 * | DES0 | --| Split TCP Payload on Buffers 1 and 2
2763 * | DES1 | --|
2764 * | DES2 | --> buffer 1 and 2 len
2765 * | DES3 |
2766 * --------
2767 *
2768 * mss is fixed when enable tso, so w/o programming the TDES3 ctx field.
2769 */
2770static netdev_tx_t stmmac_tso_xmit(struct sk_buff *skb, struct net_device *dev)
2771{
Joao Pintoce736782017-04-06 09:49:10 +01002772 struct dma_desc *desc, *first, *mss_desc = NULL;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002773 struct stmmac_priv *priv = netdev_priv(dev);
2774 int nfrags = skb_shinfo(skb)->nr_frags;
Joao Pintoce736782017-04-06 09:49:10 +01002775 u32 queue = skb_get_queue_mapping(skb);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002776 unsigned int first_entry, des;
Joao Pintoce736782017-04-06 09:49:10 +01002777 struct stmmac_tx_queue *tx_q;
2778 int tmp_pay_len = 0;
2779 u32 pay_len, mss;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002780 u8 proto_hdr_len;
2781 int i;
2782
Joao Pintoce736782017-04-06 09:49:10 +01002783 tx_q = &priv->tx_queue[queue];
2784
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002785 /* Compute header lengths */
2786 proto_hdr_len = skb_transport_offset(skb) + tcp_hdrlen(skb);
2787
2788 /* Desc availability based on threshold should be enough safe */
Joao Pintoce736782017-04-06 09:49:10 +01002789 if (unlikely(stmmac_tx_avail(priv, queue) <
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002790 (((skb->len - proto_hdr_len) / TSO_MAX_BUFF_SIZE + 1)))) {
Joao Pintoc22a3f42017-04-06 09:49:11 +01002791 if (!netif_tx_queue_stopped(netdev_get_tx_queue(dev, queue))) {
2792 netif_tx_stop_queue(netdev_get_tx_queue(priv->dev,
2793 queue));
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002794 /* This is a hard error, log it. */
LABBE Corentin38ddc592016-11-16 20:09:39 +01002795 netdev_err(priv->dev,
2796 "%s: Tx Ring full when queue awake\n",
2797 __func__);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002798 }
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002799 return NETDEV_TX_BUSY;
2800 }
2801
2802 pay_len = skb_headlen(skb) - proto_hdr_len; /* no frags */
2803
2804 mss = skb_shinfo(skb)->gso_size;
2805
2806 /* set new MSS value if needed */
2807 if (mss != priv->mss) {
Joao Pintoce736782017-04-06 09:49:10 +01002808 mss_desc = tx_q->dma_tx + tx_q->cur_tx;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002809 priv->hw->desc->set_mss(mss_desc, mss);
2810 priv->mss = mss;
Joao Pintoce736782017-04-06 09:49:10 +01002811 tx_q->cur_tx = STMMAC_GET_ENTRY(tx_q->cur_tx, DMA_TX_SIZE);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002812 }
2813
2814 if (netif_msg_tx_queued(priv)) {
2815 pr_info("%s: tcphdrlen %d, hdr_len %d, pay_len %d, mss %d\n",
2816 __func__, tcp_hdrlen(skb), proto_hdr_len, pay_len, mss);
2817 pr_info("\tskb->len %d, skb->data_len %d\n", skb->len,
2818 skb->data_len);
2819 }
2820
Joao Pintoce736782017-04-06 09:49:10 +01002821 first_entry = tx_q->cur_tx;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002822
Joao Pintoce736782017-04-06 09:49:10 +01002823 desc = tx_q->dma_tx + first_entry;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002824 first = desc;
2825
2826 /* first descriptor: fill Headers on Buf1 */
2827 des = dma_map_single(priv->device, skb->data, skb_headlen(skb),
2828 DMA_TO_DEVICE);
2829 if (dma_mapping_error(priv->device, des))
2830 goto dma_map_err;
2831
Joao Pintoce736782017-04-06 09:49:10 +01002832 tx_q->tx_skbuff_dma[first_entry].buf = des;
2833 tx_q->tx_skbuff_dma[first_entry].len = skb_headlen(skb);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002834
Michael Weiserf8be0d72016-11-14 18:58:05 +01002835 first->des0 = cpu_to_le32(des);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002836
2837 /* Fill start of payload in buff2 of first descriptor */
2838 if (pay_len)
Michael Weiserf8be0d72016-11-14 18:58:05 +01002839 first->des1 = cpu_to_le32(des + proto_hdr_len);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002840
2841 /* If needed take extra descriptors to fill the remaining payload */
2842 tmp_pay_len = pay_len - TSO_MAX_BUFF_SIZE;
2843
Joao Pintoce736782017-04-06 09:49:10 +01002844 stmmac_tso_allocator(priv, des, tmp_pay_len, (nfrags == 0), queue);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002845
2846 /* Prepare fragments */
2847 for (i = 0; i < nfrags; i++) {
2848 const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
2849
2850 des = skb_frag_dma_map(priv->device, frag, 0,
2851 skb_frag_size(frag),
2852 DMA_TO_DEVICE);
Thierry Reding937071c2017-03-10 17:34:57 +01002853 if (dma_mapping_error(priv->device, des))
2854 goto dma_map_err;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002855
2856 stmmac_tso_allocator(priv, des, skb_frag_size(frag),
Joao Pintoce736782017-04-06 09:49:10 +01002857 (i == nfrags - 1), queue);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002858
Joao Pintoce736782017-04-06 09:49:10 +01002859 tx_q->tx_skbuff_dma[tx_q->cur_tx].buf = des;
2860 tx_q->tx_skbuff_dma[tx_q->cur_tx].len = skb_frag_size(frag);
2861 tx_q->tx_skbuff[tx_q->cur_tx] = NULL;
2862 tx_q->tx_skbuff_dma[tx_q->cur_tx].map_as_page = true;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002863 }
2864
Joao Pintoce736782017-04-06 09:49:10 +01002865 tx_q->tx_skbuff_dma[tx_q->cur_tx].last_segment = true;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002866
Niklas Cassel05cf0d12017-06-20 14:32:41 +02002867 /* Only the last descriptor gets to point to the skb. */
2868 tx_q->tx_skbuff[tx_q->cur_tx] = skb;
2869
2870 /* We've used all descriptors we need for this skb, however,
2871 * advance cur_tx so that it references a fresh descriptor.
2872 * ndo_start_xmit will fill this descriptor the next time it's
2873 * called and stmmac_tx_clean may clean up to this descriptor.
2874 */
Joao Pintoce736782017-04-06 09:49:10 +01002875 tx_q->cur_tx = STMMAC_GET_ENTRY(tx_q->cur_tx, DMA_TX_SIZE);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002876
Joao Pintoce736782017-04-06 09:49:10 +01002877 if (unlikely(stmmac_tx_avail(priv, queue) <= (MAX_SKB_FRAGS + 1))) {
LABBE Corentinb3e51062016-11-16 20:09:41 +01002878 netif_dbg(priv, hw, priv->dev, "%s: stop transmitted packets\n",
2879 __func__);
Joao Pintoc22a3f42017-04-06 09:49:11 +01002880 netif_tx_stop_queue(netdev_get_tx_queue(priv->dev, queue));
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002881 }
2882
2883 dev->stats.tx_bytes += skb->len;
2884 priv->xstats.tx_tso_frames++;
2885 priv->xstats.tx_tso_nfrags += nfrags;
2886
2887 /* Manage tx mitigation */
2888 priv->tx_count_frames += nfrags + 1;
2889 if (likely(priv->tx_coal_frames > priv->tx_count_frames)) {
2890 mod_timer(&priv->txtimer,
2891 STMMAC_COAL_TIMER(priv->tx_coal_timer));
2892 } else {
2893 priv->tx_count_frames = 0;
2894 priv->hw->desc->set_tx_ic(desc);
2895 priv->xstats.tx_set_ic_bit++;
2896 }
2897
2898 if (!priv->hwts_tx_en)
2899 skb_tx_timestamp(skb);
2900
2901 if (unlikely((skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP) &&
2902 priv->hwts_tx_en)) {
2903 /* declare that device is doing timestamping */
2904 skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
2905 priv->hw->desc->enable_tx_timestamp(first);
2906 }
2907
2908 /* Complete the first descriptor before granting the DMA */
2909 priv->hw->desc->prepare_tso_tx_desc(first, 1,
2910 proto_hdr_len,
2911 pay_len,
Joao Pintoce736782017-04-06 09:49:10 +01002912 1, tx_q->tx_skbuff_dma[first_entry].last_segment,
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002913 tcp_hdrlen(skb) / 4, (skb->len - proto_hdr_len));
2914
2915 /* If context desc is used to change MSS */
2916 if (mss_desc)
2917 priv->hw->desc->set_tx_owner(mss_desc);
2918
2919 /* The own bit must be the latest setting done when prepare the
2920 * descriptor and then barrier is needed to make sure that
2921 * all is coherent before granting the DMA engine.
2922 */
Pavel Machekad688cd2016-12-18 21:38:12 +01002923 dma_wmb();
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002924
2925 if (netif_msg_pktdata(priv)) {
2926 pr_info("%s: curr=%d dirty=%d f=%d, e=%d, f_p=%p, nfrags %d\n",
Joao Pintoce736782017-04-06 09:49:10 +01002927 __func__, tx_q->cur_tx, tx_q->dirty_tx, first_entry,
2928 tx_q->cur_tx, first, nfrags);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002929
Joao Pintoce736782017-04-06 09:49:10 +01002930 priv->hw->desc->display_ring((void *)tx_q->dma_tx, DMA_TX_SIZE,
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002931 0);
2932
2933 pr_info(">>> frame to be transmitted: ");
2934 print_pkt(skb->data, skb_headlen(skb));
2935 }
2936
Joao Pintoc22a3f42017-04-06 09:49:11 +01002937 netdev_tx_sent_queue(netdev_get_tx_queue(dev, queue), skb->len);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002938
Joao Pintoce736782017-04-06 09:49:10 +01002939 priv->hw->dma->set_tx_tail_ptr(priv->ioaddr, tx_q->tx_tail_addr,
2940 queue);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002941
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002942 return NETDEV_TX_OK;
2943
2944dma_map_err:
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002945 dev_err(priv->device, "Tx dma map failed\n");
2946 dev_kfree_skb(skb);
2947 priv->dev->stats.tx_dropped++;
2948 return NETDEV_TX_OK;
2949}
2950
2951/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002952 * stmmac_xmit - Tx entry point of the driver
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002953 * @skb : the socket buffer
2954 * @dev : device pointer
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002955 * Description : this is the tx entry point of the driver.
2956 * It programs the chain or the ring and supports oversized frames
2957 * and SG feature.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002958 */
2959static netdev_tx_t stmmac_xmit(struct sk_buff *skb, struct net_device *dev)
2960{
2961 struct stmmac_priv *priv = netdev_priv(dev);
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002962 unsigned int nopaged_len = skb_headlen(skb);
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00002963 int i, csum_insertion = 0, is_jumbo = 0;
Joao Pintoce736782017-04-06 09:49:10 +01002964 u32 queue = skb_get_queue_mapping(skb);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002965 int nfrags = skb_shinfo(skb)->nr_frags;
Colin Ian King59423812017-06-05 10:04:52 +01002966 int entry;
2967 unsigned int first_entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002968 struct dma_desc *desc, *first;
Joao Pintoce736782017-04-06 09:49:10 +01002969 struct stmmac_tx_queue *tx_q;
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002970 unsigned int enh_desc;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002971 unsigned int des;
2972
Joao Pintoce736782017-04-06 09:49:10 +01002973 tx_q = &priv->tx_queue[queue];
2974
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002975 /* Manage oversized TCP frames for GMAC4 device */
2976 if (skb_is_gso(skb) && priv->tso) {
2977 if (ip_hdr(skb)->protocol == IPPROTO_TCP)
2978 return stmmac_tso_xmit(skb, dev);
2979 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002980
Joao Pintoce736782017-04-06 09:49:10 +01002981 if (unlikely(stmmac_tx_avail(priv, queue) < nfrags + 1)) {
Joao Pintoc22a3f42017-04-06 09:49:11 +01002982 if (!netif_tx_queue_stopped(netdev_get_tx_queue(dev, queue))) {
2983 netif_tx_stop_queue(netdev_get_tx_queue(priv->dev,
2984 queue));
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002985 /* This is a hard error, log it. */
LABBE Corentin38ddc592016-11-16 20:09:39 +01002986 netdev_err(priv->dev,
2987 "%s: Tx Ring full when queue awake\n",
2988 __func__);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002989 }
2990 return NETDEV_TX_BUSY;
2991 }
2992
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002993 if (priv->tx_path_in_lpi_mode)
2994 stmmac_disable_eee_mode(priv);
2995
Joao Pintoce736782017-04-06 09:49:10 +01002996 entry = tx_q->cur_tx;
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002997 first_entry = entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002998
Michał Mirosław5e982f32011-04-09 02:46:55 +00002999 csum_insertion = (skb->ip_summed == CHECKSUM_PARTIAL);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003000
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01003001 if (likely(priv->extend_desc))
Joao Pintoce736782017-04-06 09:49:10 +01003002 desc = (struct dma_desc *)(tx_q->dma_etx + entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003003 else
Joao Pintoce736782017-04-06 09:49:10 +01003004 desc = tx_q->dma_tx + entry;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003005
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003006 first = desc;
3007
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01003008 enh_desc = priv->plat->enh_desc;
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00003009 /* To program the descriptors according to the size of the frame */
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01003010 if (enh_desc)
3011 is_jumbo = priv->hw->mode->is_jumbo_frm(skb->len, enh_desc);
3012
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003013 if (unlikely(is_jumbo) && likely(priv->synopsys_id <
3014 DWMAC_CORE_4_00)) {
Joao Pintoce736782017-04-06 09:49:10 +01003015 entry = priv->hw->mode->jumbo_frm(tx_q, skb, csum_insertion);
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02003016 if (unlikely(entry < 0))
3017 goto dma_map_err;
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01003018 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003019
3020 for (i = 0; i < nfrags; i++) {
Eric Dumazet9e903e02011-10-18 21:00:24 +00003021 const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
3022 int len = skb_frag_size(frag);
Giuseppe Cavallarobe434d52016-02-29 14:27:35 +01003023 bool last_segment = (i == (nfrags - 1));
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003024
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01003025 entry = STMMAC_GET_ENTRY(entry, DMA_TX_SIZE);
3026
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01003027 if (likely(priv->extend_desc))
Joao Pintoce736782017-04-06 09:49:10 +01003028 desc = (struct dma_desc *)(tx_q->dma_etx + entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003029 else
Joao Pintoce736782017-04-06 09:49:10 +01003030 desc = tx_q->dma_tx + entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003031
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003032 des = skb_frag_dma_map(priv->device, frag, 0, len,
3033 DMA_TO_DEVICE);
3034 if (dma_mapping_error(priv->device, des))
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02003035 goto dma_map_err; /* should reuse desc w/o issues */
3036
Joao Pintoce736782017-04-06 09:49:10 +01003037 tx_q->tx_skbuff[entry] = NULL;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003038
Joao Pintoce736782017-04-06 09:49:10 +01003039 tx_q->tx_skbuff_dma[entry].buf = des;
Michael Weiserf8be0d72016-11-14 18:58:05 +01003040 if (unlikely(priv->synopsys_id >= DWMAC_CORE_4_00))
3041 desc->des0 = cpu_to_le32(des);
3042 else
3043 desc->des2 = cpu_to_le32(des);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003044
Joao Pintoce736782017-04-06 09:49:10 +01003045 tx_q->tx_skbuff_dma[entry].map_as_page = true;
3046 tx_q->tx_skbuff_dma[entry].len = len;
3047 tx_q->tx_skbuff_dma[entry].last_segment = last_segment;
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01003048
3049 /* Prepare the descriptor and set the own bit too */
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00003050 priv->hw->desc->prepare_tx_desc(desc, 0, len, csum_insertion,
Niklas Casselfe6af0e2017-04-10 20:33:29 +02003051 priv->mode, 1, last_segment,
3052 skb->len);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003053 }
3054
Niklas Cassel05cf0d12017-06-20 14:32:41 +02003055 /* Only the last descriptor gets to point to the skb. */
3056 tx_q->tx_skbuff[entry] = skb;
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01003057
Niklas Cassel05cf0d12017-06-20 14:32:41 +02003058 /* We've used all descriptors we need for this skb, however,
3059 * advance cur_tx so that it references a fresh descriptor.
3060 * ndo_start_xmit will fill this descriptor the next time it's
3061 * called and stmmac_tx_clean may clean up to this descriptor.
3062 */
3063 entry = STMMAC_GET_ENTRY(entry, DMA_TX_SIZE);
Joao Pintoce736782017-04-06 09:49:10 +01003064 tx_q->cur_tx = entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003065
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003066 if (netif_msg_pktdata(priv)) {
Alexandre TORGUEd0225e72016-04-01 11:37:26 +02003067 void *tx_head;
3068
LABBE Corentin38ddc592016-11-16 20:09:39 +01003069 netdev_dbg(priv->dev,
3070 "%s: curr=%d dirty=%d f=%d, e=%d, first=%p, nfrags=%d",
Joao Pintoce736782017-04-06 09:49:10 +01003071 __func__, tx_q->cur_tx, tx_q->dirty_tx, first_entry,
LABBE Corentin38ddc592016-11-16 20:09:39 +01003072 entry, first, nfrags);
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02003073
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003074 if (priv->extend_desc)
Joao Pintoce736782017-04-06 09:49:10 +01003075 tx_head = (void *)tx_q->dma_etx;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003076 else
Joao Pintoce736782017-04-06 09:49:10 +01003077 tx_head = (void *)tx_q->dma_tx;
Alexandre TORGUEd0225e72016-04-01 11:37:26 +02003078
3079 priv->hw->desc->display_ring(tx_head, DMA_TX_SIZE, false);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003080
LABBE Corentin38ddc592016-11-16 20:09:39 +01003081 netdev_dbg(priv->dev, ">>> frame to be transmitted: ");
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003082 print_pkt(skb->data, skb->len);
3083 }
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01003084
Joao Pintoce736782017-04-06 09:49:10 +01003085 if (unlikely(stmmac_tx_avail(priv, queue) <= (MAX_SKB_FRAGS + 1))) {
LABBE Corentinb3e51062016-11-16 20:09:41 +01003086 netif_dbg(priv, hw, priv->dev, "%s: stop transmitted packets\n",
3087 __func__);
Joao Pintoc22a3f42017-04-06 09:49:11 +01003088 netif_tx_stop_queue(netdev_get_tx_queue(priv->dev, queue));
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003089 }
3090
3091 dev->stats.tx_bytes += skb->len;
3092
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01003093 /* According to the coalesce parameter the IC bit for the latest
3094 * segment is reset and the timer re-started to clean the tx status.
3095 * This approach takes care about the fragments: desc is the first
3096 * element in case of no SG.
3097 */
3098 priv->tx_count_frames += nfrags + 1;
3099 if (likely(priv->tx_coal_frames > priv->tx_count_frames)) {
3100 mod_timer(&priv->txtimer,
3101 STMMAC_COAL_TIMER(priv->tx_coal_timer));
3102 } else {
3103 priv->tx_count_frames = 0;
3104 priv->hw->desc->set_tx_ic(desc);
3105 priv->xstats.tx_set_ic_bit++;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00003106 }
3107
3108 if (!priv->hwts_tx_en)
3109 skb_tx_timestamp(skb);
Richard Cochran3e82ce12011-06-12 02:19:06 +00003110
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01003111 /* Ready to fill the first descriptor and set the OWN bit w/o any
3112 * problems because all the descriptors are actually ready to be
3113 * passed to the DMA engine.
3114 */
3115 if (likely(!is_jumbo)) {
3116 bool last_segment = (nfrags == 0);
3117
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003118 des = dma_map_single(priv->device, skb->data,
3119 nopaged_len, DMA_TO_DEVICE);
3120 if (dma_mapping_error(priv->device, des))
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01003121 goto dma_map_err;
3122
Joao Pintoce736782017-04-06 09:49:10 +01003123 tx_q->tx_skbuff_dma[first_entry].buf = des;
Michael Weiserf8be0d72016-11-14 18:58:05 +01003124 if (unlikely(priv->synopsys_id >= DWMAC_CORE_4_00))
3125 first->des0 = cpu_to_le32(des);
3126 else
3127 first->des2 = cpu_to_le32(des);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003128
Joao Pintoce736782017-04-06 09:49:10 +01003129 tx_q->tx_skbuff_dma[first_entry].len = nopaged_len;
3130 tx_q->tx_skbuff_dma[first_entry].last_segment = last_segment;
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01003131
3132 if (unlikely((skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP) &&
3133 priv->hwts_tx_en)) {
3134 /* declare that device is doing timestamping */
3135 skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
3136 priv->hw->desc->enable_tx_timestamp(first);
3137 }
3138
3139 /* Prepare the first descriptor setting the OWN bit too */
3140 priv->hw->desc->prepare_tx_desc(first, 1, nopaged_len,
3141 csum_insertion, priv->mode, 1,
Niklas Casselfe6af0e2017-04-10 20:33:29 +02003142 last_segment, skb->len);
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01003143
3144 /* The own bit must be the latest setting done when prepare the
3145 * descriptor and then barrier is needed to make sure that
3146 * all is coherent before granting the DMA engine.
3147 */
Pavel Machekad688cd2016-12-18 21:38:12 +01003148 dma_wmb();
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01003149 }
3150
Joao Pintoc22a3f42017-04-06 09:49:11 +01003151 netdev_tx_sent_queue(netdev_get_tx_queue(dev, queue), skb->len);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003152
3153 if (priv->synopsys_id < DWMAC_CORE_4_00)
3154 priv->hw->dma->enable_dma_transmission(priv->ioaddr);
3155 else
Joao Pintoce736782017-04-06 09:49:10 +01003156 priv->hw->dma->set_tx_tail_ptr(priv->ioaddr, tx_q->tx_tail_addr,
3157 queue);
Richard Cochran52f64fa2011-06-19 03:31:43 +00003158
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02003159 return NETDEV_TX_OK;
Giuseppe CAVALLAROa9097a92011-10-18 00:01:19 +00003160
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02003161dma_map_err:
LABBE Corentin38ddc592016-11-16 20:09:39 +01003162 netdev_err(priv->dev, "Tx DMA map failed\n");
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02003163 dev_kfree_skb(skb);
3164 priv->dev->stats.tx_dropped++;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003165 return NETDEV_TX_OK;
3166}
3167
Vince Bridgersb9381982014-01-14 13:42:05 -06003168static void stmmac_rx_vlan(struct net_device *dev, struct sk_buff *skb)
3169{
3170 struct ethhdr *ehdr;
3171 u16 vlanid;
3172
3173 if ((dev->features & NETIF_F_HW_VLAN_CTAG_RX) ==
3174 NETIF_F_HW_VLAN_CTAG_RX &&
3175 !__vlan_get_tag(skb, &vlanid)) {
3176 /* pop the vlan tag */
3177 ehdr = (struct ethhdr *)skb->data;
3178 memmove(skb->data + VLAN_HLEN, ehdr, ETH_ALEN * 2);
3179 skb_pull(skb, VLAN_HLEN);
3180 __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), vlanid);
3181 }
3182}
3183
3184
Joao Pinto54139cf2017-04-06 09:49:09 +01003185static inline int stmmac_rx_threshold_count(struct stmmac_rx_queue *rx_q)
Giuseppe Cavallaro120e87f2016-02-29 14:27:42 +01003186{
Joao Pinto54139cf2017-04-06 09:49:09 +01003187 if (rx_q->rx_zeroc_thresh < STMMAC_RX_THRESH)
Giuseppe Cavallaro120e87f2016-02-29 14:27:42 +01003188 return 0;
3189
3190 return 1;
3191}
3192
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00003193/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01003194 * stmmac_rx_refill - refill used skb preallocated buffers
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00003195 * @priv: driver private structure
Joao Pinto54139cf2017-04-06 09:49:09 +01003196 * @queue: RX queue index
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00003197 * Description : this is to reallocate the skb for the reception process
3198 * that is based on zero-copy.
3199 */
Joao Pinto54139cf2017-04-06 09:49:09 +01003200static inline void stmmac_rx_refill(struct stmmac_priv *priv, u32 queue)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003201{
Joao Pinto54139cf2017-04-06 09:49:09 +01003202 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
3203 int dirty = stmmac_rx_dirty(priv, queue);
3204 unsigned int entry = rx_q->dirty_rx;
3205
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003206 int bfsize = priv->dma_buf_sz;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003207
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01003208 while (dirty-- > 0) {
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003209 struct dma_desc *p;
3210
3211 if (priv->extend_desc)
Joao Pinto54139cf2017-04-06 09:49:09 +01003212 p = (struct dma_desc *)(rx_q->dma_erx + entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003213 else
Joao Pinto54139cf2017-04-06 09:49:09 +01003214 p = rx_q->dma_rx + entry;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003215
Joao Pinto54139cf2017-04-06 09:49:09 +01003216 if (likely(!rx_q->rx_skbuff[entry])) {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003217 struct sk_buff *skb;
3218
Eric Dumazetacb600d2012-10-05 06:23:55 +00003219 skb = netdev_alloc_skb_ip_align(priv->dev, bfsize);
Giuseppe Cavallaro120e87f2016-02-29 14:27:42 +01003220 if (unlikely(!skb)) {
3221 /* so for a while no zero-copy! */
Joao Pinto54139cf2017-04-06 09:49:09 +01003222 rx_q->rx_zeroc_thresh = STMMAC_RX_THRESH;
Giuseppe Cavallaro120e87f2016-02-29 14:27:42 +01003223 if (unlikely(net_ratelimit()))
3224 dev_err(priv->device,
3225 "fail to alloc skb entry %d\n",
3226 entry);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003227 break;
Giuseppe Cavallaro120e87f2016-02-29 14:27:42 +01003228 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003229
Joao Pinto54139cf2017-04-06 09:49:09 +01003230 rx_q->rx_skbuff[entry] = skb;
3231 rx_q->rx_skbuff_dma[entry] =
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003232 dma_map_single(priv->device, skb->data, bfsize,
3233 DMA_FROM_DEVICE);
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02003234 if (dma_mapping_error(priv->device,
Joao Pinto54139cf2017-04-06 09:49:09 +01003235 rx_q->rx_skbuff_dma[entry])) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01003236 netdev_err(priv->dev, "Rx DMA map failed\n");
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02003237 dev_kfree_skb(skb);
3238 break;
3239 }
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00003240
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003241 if (unlikely(priv->synopsys_id >= DWMAC_CORE_4_00)) {
Joao Pinto54139cf2017-04-06 09:49:09 +01003242 p->des0 = cpu_to_le32(rx_q->rx_skbuff_dma[entry]);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003243 p->des1 = 0;
3244 } else {
Joao Pinto54139cf2017-04-06 09:49:09 +01003245 p->des2 = cpu_to_le32(rx_q->rx_skbuff_dma[entry]);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003246 }
3247 if (priv->hw->mode->refill_desc3)
Joao Pinto54139cf2017-04-06 09:49:09 +01003248 priv->hw->mode->refill_desc3(rx_q, p);
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00003249
Joao Pinto54139cf2017-04-06 09:49:09 +01003250 if (rx_q->rx_zeroc_thresh > 0)
3251 rx_q->rx_zeroc_thresh--;
Giuseppe Cavallaro120e87f2016-02-29 14:27:42 +01003252
LABBE Corentinb3e51062016-11-16 20:09:41 +01003253 netif_dbg(priv, rx_status, priv->dev,
3254 "refill entry #%d\n", entry);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003255 }
Pavel Machekad688cd2016-12-18 21:38:12 +01003256 dma_wmb();
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003257
3258 if (unlikely(priv->synopsys_id >= DWMAC_CORE_4_00))
3259 priv->hw->desc->init_rx_desc(p, priv->use_riwt, 0, 0);
3260 else
3261 priv->hw->desc->set_rx_owner(p);
3262
Pavel Machekad688cd2016-12-18 21:38:12 +01003263 dma_wmb();
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01003264
3265 entry = STMMAC_GET_ENTRY(entry, DMA_RX_SIZE);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003266 }
Joao Pinto54139cf2017-04-06 09:49:09 +01003267 rx_q->dirty_rx = entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003268}
3269
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00003270/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01003271 * stmmac_rx - manage the receive process
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00003272 * @priv: driver private structure
Joao Pinto54139cf2017-04-06 09:49:09 +01003273 * @limit: napi bugget
3274 * @queue: RX queue index.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00003275 * Description : this the function called by the napi poll method.
3276 * It gets all the frames inside the ring.
3277 */
Joao Pinto54139cf2017-04-06 09:49:09 +01003278static int stmmac_rx(struct stmmac_priv *priv, int limit, u32 queue)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003279{
Joao Pinto54139cf2017-04-06 09:49:09 +01003280 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
3281 unsigned int entry = rx_q->cur_rx;
3282 int coe = priv->hw->rx_csum;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003283 unsigned int next_entry;
3284 unsigned int count = 0;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003285
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02003286 if (netif_msg_rx_status(priv)) {
Alexandre TORGUEd0225e72016-04-01 11:37:26 +02003287 void *rx_head;
3288
LABBE Corentin38ddc592016-11-16 20:09:39 +01003289 netdev_dbg(priv->dev, "%s: descriptor ring:\n", __func__);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003290 if (priv->extend_desc)
Joao Pinto54139cf2017-04-06 09:49:09 +01003291 rx_head = (void *)rx_q->dma_erx;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003292 else
Joao Pinto54139cf2017-04-06 09:49:09 +01003293 rx_head = (void *)rx_q->dma_rx;
Alexandre TORGUEd0225e72016-04-01 11:37:26 +02003294
3295 priv->hw->desc->display_ring(rx_head, DMA_RX_SIZE, true);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003296 }
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003297 while (count < limit) {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003298 int status;
Giuseppe CAVALLARO9401bb52013-04-08 02:10:03 +00003299 struct dma_desc *p;
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +01003300 struct dma_desc *np;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003301
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003302 if (priv->extend_desc)
Joao Pinto54139cf2017-04-06 09:49:09 +01003303 p = (struct dma_desc *)(rx_q->dma_erx + entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003304 else
Joao Pinto54139cf2017-04-06 09:49:09 +01003305 p = rx_q->dma_rx + entry;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003306
Fabrice Gasnierc1fa3212016-02-29 14:27:34 +01003307 /* read the status of the incoming frame */
3308 status = priv->hw->desc->rx_status(&priv->dev->stats,
3309 &priv->xstats, p);
3310 /* check if managed by the DMA otherwise go ahead */
3311 if (unlikely(status & dma_own))
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003312 break;
3313
3314 count++;
3315
Joao Pinto54139cf2017-04-06 09:49:09 +01003316 rx_q->cur_rx = STMMAC_GET_ENTRY(rx_q->cur_rx, DMA_RX_SIZE);
3317 next_entry = rx_q->cur_rx;
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01003318
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003319 if (priv->extend_desc)
Joao Pinto54139cf2017-04-06 09:49:09 +01003320 np = (struct dma_desc *)(rx_q->dma_erx + next_entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003321 else
Joao Pinto54139cf2017-04-06 09:49:09 +01003322 np = rx_q->dma_rx + next_entry;
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +01003323
3324 prefetch(np);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003325
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003326 if ((priv->extend_desc) && (priv->hw->desc->rx_extended_status))
3327 priv->hw->desc->rx_extended_status(&priv->dev->stats,
3328 &priv->xstats,
Joao Pinto54139cf2017-04-06 09:49:09 +01003329 rx_q->dma_erx +
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003330 entry);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00003331 if (unlikely(status == discard_frame)) {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003332 priv->dev->stats.rx_errors++;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00003333 if (priv->hwts_rx_en && !priv->extend_desc) {
LABBE Corentin8d45e422017-02-08 09:31:08 +01003334 /* DESC2 & DESC3 will be overwritten by device
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00003335 * with timestamp value, hence reinitialize
3336 * them in stmmac_rx_refill() function so that
3337 * device can reuse it.
3338 */
Joao Pinto54139cf2017-04-06 09:49:09 +01003339 rx_q->rx_skbuff[entry] = NULL;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00003340 dma_unmap_single(priv->device,
Joao Pinto54139cf2017-04-06 09:49:09 +01003341 rx_q->rx_skbuff_dma[entry],
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003342 priv->dma_buf_sz,
3343 DMA_FROM_DEVICE);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00003344 }
3345 } else {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003346 struct sk_buff *skb;
Giuseppe CAVALLARO3eeb2992010-07-27 00:09:47 +00003347 int frame_len;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003348 unsigned int des;
3349
3350 if (unlikely(priv->synopsys_id >= DWMAC_CORE_4_00))
Michael Weiserf8be0d72016-11-14 18:58:05 +01003351 des = le32_to_cpu(p->des0);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003352 else
Michael Weiserf8be0d72016-11-14 18:58:05 +01003353 des = le32_to_cpu(p->des2);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003354
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003355 frame_len = priv->hw->desc->get_rx_frame_len(p, coe);
3356
LABBE Corentin8d45e422017-02-08 09:31:08 +01003357 /* If frame length is greater than skb buffer size
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003358 * (preallocated during init) then the packet is
3359 * ignored
3360 */
Giuseppe CAVALLAROe527c4a2015-11-26 08:35:45 +01003361 if (frame_len > priv->dma_buf_sz) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01003362 netdev_err(priv->dev,
3363 "len %d larger than size (%d)\n",
3364 frame_len, priv->dma_buf_sz);
Giuseppe CAVALLAROe527c4a2015-11-26 08:35:45 +01003365 priv->dev->stats.rx_length_errors++;
3366 break;
3367 }
3368
Giuseppe CAVALLARO3eeb2992010-07-27 00:09:47 +00003369 /* ACS is set; GMAC core strips PAD/FCS for IEEE 802.3
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003370 * Type frames (LLC/LLC-SNAP)
3371 */
Giuseppe CAVALLARO3eeb2992010-07-27 00:09:47 +00003372 if (unlikely(status != llc_snap))
3373 frame_len -= ETH_FCS_LEN;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003374
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02003375 if (netif_msg_rx_status(priv)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01003376 netdev_dbg(priv->dev, "\tdesc: %p [entry %d] buff=0x%x\n",
3377 p, entry, des);
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02003378 if (frame_len > ETH_FRAME_LEN)
LABBE Corentin38ddc592016-11-16 20:09:39 +01003379 netdev_dbg(priv->dev, "frame size %d, COE: %d\n",
3380 frame_len, status);
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02003381 }
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01003382
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003383 /* The zero-copy is always used for all the sizes
3384 * in case of GMAC4 because it needs
3385 * to refill the used descriptors, always.
3386 */
3387 if (unlikely(!priv->plat->has_gmac4 &&
3388 ((frame_len < priv->rx_copybreak) ||
Joao Pinto54139cf2017-04-06 09:49:09 +01003389 stmmac_rx_threshold_count(rx_q)))) {
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01003390 skb = netdev_alloc_skb_ip_align(priv->dev,
3391 frame_len);
3392 if (unlikely(!skb)) {
3393 if (net_ratelimit())
3394 dev_warn(priv->device,
3395 "packet dropped\n");
3396 priv->dev->stats.rx_dropped++;
3397 break;
3398 }
3399
3400 dma_sync_single_for_cpu(priv->device,
Joao Pinto54139cf2017-04-06 09:49:09 +01003401 rx_q->rx_skbuff_dma
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01003402 [entry], frame_len,
3403 DMA_FROM_DEVICE);
3404 skb_copy_to_linear_data(skb,
Joao Pinto54139cf2017-04-06 09:49:09 +01003405 rx_q->
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01003406 rx_skbuff[entry]->data,
3407 frame_len);
3408
3409 skb_put(skb, frame_len);
3410 dma_sync_single_for_device(priv->device,
Joao Pinto54139cf2017-04-06 09:49:09 +01003411 rx_q->rx_skbuff_dma
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01003412 [entry], frame_len,
3413 DMA_FROM_DEVICE);
3414 } else {
Joao Pinto54139cf2017-04-06 09:49:09 +01003415 skb = rx_q->rx_skbuff[entry];
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01003416 if (unlikely(!skb)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01003417 netdev_err(priv->dev,
3418 "%s: Inconsistent Rx chain\n",
3419 priv->dev->name);
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01003420 priv->dev->stats.rx_dropped++;
3421 break;
3422 }
3423 prefetch(skb->data - NET_IP_ALIGN);
Joao Pinto54139cf2017-04-06 09:49:09 +01003424 rx_q->rx_skbuff[entry] = NULL;
3425 rx_q->rx_zeroc_thresh++;
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01003426
3427 skb_put(skb, frame_len);
3428 dma_unmap_single(priv->device,
Joao Pinto54139cf2017-04-06 09:49:09 +01003429 rx_q->rx_skbuff_dma[entry],
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01003430 priv->dma_buf_sz,
3431 DMA_FROM_DEVICE);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003432 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003433
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003434 if (netif_msg_pktdata(priv)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01003435 netdev_dbg(priv->dev, "frame received (%dbytes)",
3436 frame_len);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003437 print_pkt(skb->data, frame_len);
3438 }
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02003439
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +01003440 stmmac_get_rx_hwtstamp(priv, p, np, skb);
3441
Vince Bridgersb9381982014-01-14 13:42:05 -06003442 stmmac_rx_vlan(priv->dev, skb);
3443
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003444 skb->protocol = eth_type_trans(skb, priv->dev);
3445
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003446 if (unlikely(!coe))
Eric Dumazetbc8acf22010-09-02 13:07:41 -07003447 skb_checksum_none_assert(skb);
Giuseppe CAVALLARO62a2ab92012-11-25 23:10:43 +00003448 else
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003449 skb->ip_summed = CHECKSUM_UNNECESSARY;
Giuseppe CAVALLARO62a2ab92012-11-25 23:10:43 +00003450
Joao Pintoc22a3f42017-04-06 09:49:11 +01003451 napi_gro_receive(&rx_q->napi, skb);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003452
3453 priv->dev->stats.rx_packets++;
3454 priv->dev->stats.rx_bytes += frame_len;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003455 }
3456 entry = next_entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003457 }
3458
Joao Pinto54139cf2017-04-06 09:49:09 +01003459 stmmac_rx_refill(priv, queue);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003460
3461 priv->xstats.rx_pkt_n += count;
3462
3463 return count;
3464}
3465
3466/**
3467 * stmmac_poll - stmmac poll method (NAPI)
3468 * @napi : pointer to the napi structure.
3469 * @budget : maximum number of packets that the current CPU can receive from
3470 * all interfaces.
3471 * Description :
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00003472 * To look at the incoming frames and clear the tx resources.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003473 */
3474static int stmmac_poll(struct napi_struct *napi, int budget)
3475{
Joao Pintoc22a3f42017-04-06 09:49:11 +01003476 struct stmmac_rx_queue *rx_q =
3477 container_of(napi, struct stmmac_rx_queue, napi);
3478 struct stmmac_priv *priv = rx_q->priv_data;
Joao Pintoce736782017-04-06 09:49:10 +01003479 u32 tx_count = priv->plat->tx_queues_to_use;
Joao Pintoc22a3f42017-04-06 09:49:11 +01003480 u32 chan = rx_q->queue_index;
Joao Pinto54139cf2017-04-06 09:49:09 +01003481 int work_done = 0;
Joao Pintoc22a3f42017-04-06 09:49:11 +01003482 u32 queue;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003483
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00003484 priv->xstats.napi_poll++;
Joao Pintoce736782017-04-06 09:49:10 +01003485
3486 /* check all the queues */
3487 for (queue = 0; queue < tx_count; queue++)
3488 stmmac_tx_clean(priv, queue);
3489
Joao Pintoc22a3f42017-04-06 09:49:11 +01003490 work_done = stmmac_rx(priv, budget, rx_q->queue_index);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003491 if (work_done < budget) {
Eric Dumazet6ad20162017-01-30 08:22:01 -08003492 napi_complete_done(napi, work_done);
Joao Pinto4f513ec2017-03-15 11:04:46 +00003493 stmmac_enable_dma_irq(priv, chan);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003494 }
3495 return work_done;
3496}
3497
3498/**
3499 * stmmac_tx_timeout
3500 * @dev : Pointer to net device structure
3501 * Description: this function is called when a packet transmission fails to
Giuseppe CAVALLARO7284a3f2012-11-25 23:10:41 +00003502 * complete within a reasonable time. The driver will mark the error in the
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003503 * netdev structure and arrange for the device to be reset to a sane state
3504 * in order to transmit a new packet.
3505 */
3506static void stmmac_tx_timeout(struct net_device *dev)
3507{
3508 struct stmmac_priv *priv = netdev_priv(dev);
Joao Pintoce736782017-04-06 09:49:10 +01003509 u32 tx_count = priv->plat->tx_queues_to_use;
3510 u32 chan;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003511
3512 /* Clear Tx resources and restart transmitting again */
Joao Pintoce736782017-04-06 09:49:10 +01003513 for (chan = 0; chan < tx_count; chan++)
3514 stmmac_tx_err(priv, chan);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003515}
3516
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003517/**
Jiri Pirko01789342011-08-16 06:29:00 +00003518 * stmmac_set_rx_mode - entry point for multicast addressing
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003519 * @dev : pointer to the device structure
3520 * Description:
3521 * This function is a driver entry point which gets called by the kernel
3522 * whenever multicast addresses must be enabled/disabled.
3523 * Return value:
3524 * void.
3525 */
Jiri Pirko01789342011-08-16 06:29:00 +00003526static void stmmac_set_rx_mode(struct net_device *dev)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003527{
3528 struct stmmac_priv *priv = netdev_priv(dev);
3529
Vince Bridgers3b57de92014-07-31 15:49:17 -05003530 priv->hw->mac->set_filter(priv->hw, dev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003531}
3532
3533/**
3534 * stmmac_change_mtu - entry point to change MTU size for the device.
3535 * @dev : device pointer.
3536 * @new_mtu : the new MTU size for the device.
3537 * Description: the Maximum Transfer Unit (MTU) is used by the network layer
3538 * to drive packet transmission. Ethernet has an MTU of 1500 octets
3539 * (ETH_DATA_LEN). This value can be changed with ifconfig.
3540 * Return value:
3541 * 0 on success and an appropriate (-)ve integer as defined in errno.h
3542 * file on failure.
3543 */
3544static int stmmac_change_mtu(struct net_device *dev, int new_mtu)
3545{
LABBE Corentin38ddc592016-11-16 20:09:39 +01003546 struct stmmac_priv *priv = netdev_priv(dev);
3547
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003548 if (netif_running(dev)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01003549 netdev_err(priv->dev, "must be stopped to change its MTU\n");
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003550 return -EBUSY;
3551 }
3552
Michał Mirosław5e982f32011-04-09 02:46:55 +00003553 dev->mtu = new_mtu;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003554
Michał Mirosław5e982f32011-04-09 02:46:55 +00003555 netdev_update_features(dev);
3556
3557 return 0;
3558}
3559
Michał Mirosławc8f44af2011-11-15 15:29:55 +00003560static netdev_features_t stmmac_fix_features(struct net_device *dev,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003561 netdev_features_t features)
Michał Mirosław5e982f32011-04-09 02:46:55 +00003562{
3563 struct stmmac_priv *priv = netdev_priv(dev);
3564
Deepak SIKRI38912bd2012-04-04 04:33:21 +00003565 if (priv->plat->rx_coe == STMMAC_RX_COE_NONE)
Michał Mirosław5e982f32011-04-09 02:46:55 +00003566 features &= ~NETIF_F_RXCSUM;
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02003567
Michał Mirosław5e982f32011-04-09 02:46:55 +00003568 if (!priv->plat->tx_coe)
Tom Herberta1882222015-12-14 11:19:43 -08003569 features &= ~NETIF_F_CSUM_MASK;
Michał Mirosław5e982f32011-04-09 02:46:55 +00003570
Giuseppe CAVALLAROebbb2932010-09-17 03:23:40 +00003571 /* Some GMAC devices have a bugged Jumbo frame support that
3572 * needs to have the Tx COE disabled for oversized frames
3573 * (due to limited buffer sizes). In this case we disable
LABBE Corentin8d45e422017-02-08 09:31:08 +01003574 * the TX csum insertion in the TDES and not use SF.
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003575 */
Michał Mirosław5e982f32011-04-09 02:46:55 +00003576 if (priv->plat->bugged_jumbo && (dev->mtu > ETH_DATA_LEN))
Tom Herberta1882222015-12-14 11:19:43 -08003577 features &= ~NETIF_F_CSUM_MASK;
Giuseppe CAVALLAROebbb2932010-09-17 03:23:40 +00003578
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003579 /* Disable tso if asked by ethtool */
3580 if ((priv->plat->tso_en) && (priv->dma_cap.tsoen)) {
3581 if (features & NETIF_F_TSO)
3582 priv->tso = true;
3583 else
3584 priv->tso = false;
3585 }
3586
Michał Mirosław5e982f32011-04-09 02:46:55 +00003587 return features;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003588}
3589
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02003590static int stmmac_set_features(struct net_device *netdev,
3591 netdev_features_t features)
3592{
3593 struct stmmac_priv *priv = netdev_priv(netdev);
3594
3595 /* Keep the COE Type in case of csum is supporting */
3596 if (features & NETIF_F_RXCSUM)
3597 priv->hw->rx_csum = priv->plat->rx_coe;
3598 else
3599 priv->hw->rx_csum = 0;
3600 /* No check needed because rx_coe has been set before and it will be
3601 * fixed in case of issue.
3602 */
3603 priv->hw->mac->rx_ipc(priv->hw);
3604
3605 return 0;
3606}
3607
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00003608/**
3609 * stmmac_interrupt - main ISR
3610 * @irq: interrupt number.
3611 * @dev_id: to pass the net device pointer.
3612 * Description: this is the main driver interrupt service routine.
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01003613 * It can call:
3614 * o DMA service routine (to manage incoming frame reception and transmission
3615 * status)
3616 * o Core interrupts to manage: remote wake-up, management counter, LPI
3617 * interrupts.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00003618 */
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003619static irqreturn_t stmmac_interrupt(int irq, void *dev_id)
3620{
3621 struct net_device *dev = (struct net_device *)dev_id;
3622 struct stmmac_priv *priv = netdev_priv(dev);
Joao Pinto7bac4e12017-03-15 11:04:55 +00003623 u32 rx_cnt = priv->plat->rx_queues_to_use;
3624 u32 tx_cnt = priv->plat->tx_queues_to_use;
3625 u32 queues_count;
3626 u32 queue;
3627
3628 queues_count = (rx_cnt > tx_cnt) ? rx_cnt : tx_cnt;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003629
Srinivas Kandagatla89f7f2c2014-01-16 10:53:00 +00003630 if (priv->irq_wake)
3631 pm_wakeup_event(priv->device, 0);
3632
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003633 if (unlikely(!dev)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01003634 netdev_err(priv->dev, "%s: invalid dev pointer\n", __func__);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003635 return IRQ_NONE;
3636 }
3637
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00003638 /* To handle GMAC own interrupts */
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003639 if ((priv->plat->has_gmac) || (priv->plat->has_gmac4)) {
Vince Bridgers7ed24bb2014-07-31 15:49:13 -05003640 int status = priv->hw->mac->host_irq_status(priv->hw,
Giuseppe CAVALLARO0982a0f2013-03-26 04:43:07 +00003641 &priv->xstats);
Joao Pinto8f71a882017-03-10 18:24:57 +00003642
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00003643 if (unlikely(status)) {
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00003644 /* For LPI we need to save the tx status */
Giuseppe CAVALLARO0982a0f2013-03-26 04:43:07 +00003645 if (status & CORE_IRQ_TX_PATH_IN_LPI_MODE)
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00003646 priv->tx_path_in_lpi_mode = true;
Giuseppe CAVALLARO0982a0f2013-03-26 04:43:07 +00003647 if (status & CORE_IRQ_TX_PATH_EXIT_LPI_MODE)
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00003648 priv->tx_path_in_lpi_mode = false;
Joao Pinto7bac4e12017-03-15 11:04:55 +00003649 }
3650
3651 if (priv->synopsys_id >= DWMAC_CORE_4_00) {
3652 for (queue = 0; queue < queues_count; queue++) {
Joao Pinto54139cf2017-04-06 09:49:09 +01003653 struct stmmac_rx_queue *rx_q =
3654 &priv->rx_queue[queue];
3655
Joao Pinto7bac4e12017-03-15 11:04:55 +00003656 status |=
3657 priv->hw->mac->host_mtl_irq_status(priv->hw,
3658 queue);
3659
3660 if (status & CORE_IRQ_MTL_RX_OVERFLOW &&
3661 priv->hw->dma->set_rx_tail_ptr)
3662 priv->hw->dma->set_rx_tail_ptr(priv->ioaddr,
Joao Pinto54139cf2017-04-06 09:49:09 +01003663 rx_q->rx_tail_addr,
Joao Pinto7bac4e12017-03-15 11:04:55 +00003664 queue);
3665 }
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00003666 }
Giuseppe CAVALLARO70523e632016-06-24 15:16:24 +02003667
3668 /* PCS link status */
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +02003669 if (priv->hw->pcs) {
Giuseppe CAVALLARO70523e632016-06-24 15:16:24 +02003670 if (priv->xstats.pcs_link)
3671 netif_carrier_on(dev);
3672 else
3673 netif_carrier_off(dev);
3674 }
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00003675 }
3676
3677 /* To handle DMA interrupts */
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00003678 stmmac_dma_interrupt(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003679
3680 return IRQ_HANDLED;
3681}
3682
3683#ifdef CONFIG_NET_POLL_CONTROLLER
3684/* Polling receive - used by NETCONSOLE and other diagnostic tools
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003685 * to allow network I/O with interrupts disabled.
3686 */
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003687static void stmmac_poll_controller(struct net_device *dev)
3688{
3689 disable_irq(dev->irq);
3690 stmmac_interrupt(dev->irq, dev);
3691 enable_irq(dev->irq);
3692}
3693#endif
3694
3695/**
3696 * stmmac_ioctl - Entry point for the Ioctl
3697 * @dev: Device pointer.
3698 * @rq: An IOCTL specefic structure, that can contain a pointer to
3699 * a proprietary structure used to pass information to the driver.
3700 * @cmd: IOCTL command
3701 * Description:
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00003702 * Currently it supports the phy_mii_ioctl(...) and HW time stamping.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003703 */
3704static int stmmac_ioctl(struct net_device *dev, struct ifreq *rq, int cmd)
3705{
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00003706 int ret = -EOPNOTSUPP;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003707
3708 if (!netif_running(dev))
3709 return -EINVAL;
3710
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00003711 switch (cmd) {
3712 case SIOCGMIIPHY:
3713 case SIOCGMIIREG:
3714 case SIOCSMIIREG:
Philippe Reynesd6d50c72016-10-03 08:28:19 +02003715 if (!dev->phydev)
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00003716 return -EINVAL;
Philippe Reynesd6d50c72016-10-03 08:28:19 +02003717 ret = phy_mii_ioctl(dev->phydev, rq, cmd);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00003718 break;
3719 case SIOCSHWTSTAMP:
3720 ret = stmmac_hwtstamp_ioctl(dev, rq);
3721 break;
3722 default:
3723 break;
3724 }
Richard Cochran28b04112010-07-17 08:48:55 +00003725
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003726 return ret;
3727}
3728
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +01003729#ifdef CONFIG_DEBUG_FS
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003730static struct dentry *stmmac_fs_dir;
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003731
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003732static void sysfs_display_ring(void *head, int size, int extend_desc,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003733 struct seq_file *seq)
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003734{
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003735 int i;
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003736 struct dma_extended_desc *ep = (struct dma_extended_desc *)head;
3737 struct dma_desc *p = (struct dma_desc *)head;
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003738
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003739 for (i = 0; i < size; i++) {
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003740 if (extend_desc) {
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003741 seq_printf(seq, "%d [0x%x]: 0x%x 0x%x 0x%x 0x%x\n",
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003742 i, (unsigned int)virt_to_phys(ep),
Michael Weiserf8be0d72016-11-14 18:58:05 +01003743 le32_to_cpu(ep->basic.des0),
3744 le32_to_cpu(ep->basic.des1),
3745 le32_to_cpu(ep->basic.des2),
3746 le32_to_cpu(ep->basic.des3));
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003747 ep++;
3748 } else {
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003749 seq_printf(seq, "%d [0x%x]: 0x%x 0x%x 0x%x 0x%x\n",
Niklas Cassel66c25f62017-05-15 10:56:06 +02003750 i, (unsigned int)virt_to_phys(p),
Michael Weiserf8be0d72016-11-14 18:58:05 +01003751 le32_to_cpu(p->des0), le32_to_cpu(p->des1),
3752 le32_to_cpu(p->des2), le32_to_cpu(p->des3));
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003753 p++;
3754 }
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003755 seq_printf(seq, "\n");
3756 }
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003757}
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003758
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003759static int stmmac_sysfs_ring_read(struct seq_file *seq, void *v)
3760{
3761 struct net_device *dev = seq->private;
3762 struct stmmac_priv *priv = netdev_priv(dev);
Joao Pinto54139cf2017-04-06 09:49:09 +01003763 u32 rx_count = priv->plat->rx_queues_to_use;
Joao Pintoce736782017-04-06 09:49:10 +01003764 u32 tx_count = priv->plat->tx_queues_to_use;
Joao Pinto54139cf2017-04-06 09:49:09 +01003765 u32 queue;
3766
3767 for (queue = 0; queue < rx_count; queue++) {
3768 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
3769
3770 seq_printf(seq, "RX Queue %d:\n", queue);
3771
3772 if (priv->extend_desc) {
3773 seq_printf(seq, "Extended descriptor ring:\n");
3774 sysfs_display_ring((void *)rx_q->dma_erx,
3775 DMA_RX_SIZE, 1, seq);
3776 } else {
3777 seq_printf(seq, "Descriptor ring:\n");
3778 sysfs_display_ring((void *)rx_q->dma_rx,
3779 DMA_RX_SIZE, 0, seq);
3780 }
3781 }
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003782
Joao Pintoce736782017-04-06 09:49:10 +01003783 for (queue = 0; queue < tx_count; queue++) {
3784 struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
3785
3786 seq_printf(seq, "TX Queue %d:\n", queue);
3787
3788 if (priv->extend_desc) {
3789 seq_printf(seq, "Extended descriptor ring:\n");
3790 sysfs_display_ring((void *)tx_q->dma_etx,
3791 DMA_TX_SIZE, 1, seq);
3792 } else {
3793 seq_printf(seq, "Descriptor ring:\n");
3794 sysfs_display_ring((void *)tx_q->dma_tx,
3795 DMA_TX_SIZE, 0, seq);
3796 }
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003797 }
3798
3799 return 0;
3800}
3801
3802static int stmmac_sysfs_ring_open(struct inode *inode, struct file *file)
3803{
3804 return single_open(file, stmmac_sysfs_ring_read, inode->i_private);
3805}
3806
Pavel Machek22d3efe2016-11-28 12:55:59 +01003807/* Debugfs files, should appear in /sys/kernel/debug/stmmaceth/eth0 */
3808
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003809static const struct file_operations stmmac_rings_status_fops = {
3810 .owner = THIS_MODULE,
3811 .open = stmmac_sysfs_ring_open,
3812 .read = seq_read,
3813 .llseek = seq_lseek,
Djalal Harouni74863942012-05-20 13:55:30 +00003814 .release = single_release,
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003815};
3816
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003817static int stmmac_sysfs_dma_cap_read(struct seq_file *seq, void *v)
3818{
3819 struct net_device *dev = seq->private;
3820 struct stmmac_priv *priv = netdev_priv(dev);
3821
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00003822 if (!priv->hw_cap_support) {
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003823 seq_printf(seq, "DMA HW features not supported\n");
3824 return 0;
3825 }
3826
3827 seq_printf(seq, "==============================\n");
3828 seq_printf(seq, "\tDMA HW features\n");
3829 seq_printf(seq, "==============================\n");
3830
Pavel Machek22d3efe2016-11-28 12:55:59 +01003831 seq_printf(seq, "\t10/100 Mbps: %s\n",
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003832 (priv->dma_cap.mbps_10_100) ? "Y" : "N");
Pavel Machek22d3efe2016-11-28 12:55:59 +01003833 seq_printf(seq, "\t1000 Mbps: %s\n",
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003834 (priv->dma_cap.mbps_1000) ? "Y" : "N");
Pavel Machek22d3efe2016-11-28 12:55:59 +01003835 seq_printf(seq, "\tHalf duplex: %s\n",
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003836 (priv->dma_cap.half_duplex) ? "Y" : "N");
3837 seq_printf(seq, "\tHash Filter: %s\n",
3838 (priv->dma_cap.hash_filter) ? "Y" : "N");
3839 seq_printf(seq, "\tMultiple MAC address registers: %s\n",
3840 (priv->dma_cap.multi_addr) ? "Y" : "N");
LABBE Corentin8d45e422017-02-08 09:31:08 +01003841 seq_printf(seq, "\tPCS (TBI/SGMII/RTBI PHY interfaces): %s\n",
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003842 (priv->dma_cap.pcs) ? "Y" : "N");
3843 seq_printf(seq, "\tSMA (MDIO) Interface: %s\n",
3844 (priv->dma_cap.sma_mdio) ? "Y" : "N");
3845 seq_printf(seq, "\tPMT Remote wake up: %s\n",
3846 (priv->dma_cap.pmt_remote_wake_up) ? "Y" : "N");
3847 seq_printf(seq, "\tPMT Magic Frame: %s\n",
3848 (priv->dma_cap.pmt_magic_frame) ? "Y" : "N");
3849 seq_printf(seq, "\tRMON module: %s\n",
3850 (priv->dma_cap.rmon) ? "Y" : "N");
3851 seq_printf(seq, "\tIEEE 1588-2002 Time Stamp: %s\n",
3852 (priv->dma_cap.time_stamp) ? "Y" : "N");
Pavel Machek22d3efe2016-11-28 12:55:59 +01003853 seq_printf(seq, "\tIEEE 1588-2008 Advanced Time Stamp: %s\n",
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003854 (priv->dma_cap.atime_stamp) ? "Y" : "N");
Pavel Machek22d3efe2016-11-28 12:55:59 +01003855 seq_printf(seq, "\t802.3az - Energy-Efficient Ethernet (EEE): %s\n",
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003856 (priv->dma_cap.eee) ? "Y" : "N");
3857 seq_printf(seq, "\tAV features: %s\n", (priv->dma_cap.av) ? "Y" : "N");
3858 seq_printf(seq, "\tChecksum Offload in TX: %s\n",
3859 (priv->dma_cap.tx_coe) ? "Y" : "N");
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003860 if (priv->synopsys_id >= DWMAC_CORE_4_00) {
3861 seq_printf(seq, "\tIP Checksum Offload in RX: %s\n",
3862 (priv->dma_cap.rx_coe) ? "Y" : "N");
3863 } else {
3864 seq_printf(seq, "\tIP Checksum Offload (type1) in RX: %s\n",
3865 (priv->dma_cap.rx_coe_type1) ? "Y" : "N");
3866 seq_printf(seq, "\tIP Checksum Offload (type2) in RX: %s\n",
3867 (priv->dma_cap.rx_coe_type2) ? "Y" : "N");
3868 }
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003869 seq_printf(seq, "\tRXFIFO > 2048bytes: %s\n",
3870 (priv->dma_cap.rxfifo_over_2048) ? "Y" : "N");
3871 seq_printf(seq, "\tNumber of Additional RX channel: %d\n",
3872 priv->dma_cap.number_rx_channel);
3873 seq_printf(seq, "\tNumber of Additional TX channel: %d\n",
3874 priv->dma_cap.number_tx_channel);
3875 seq_printf(seq, "\tEnhanced descriptors: %s\n",
3876 (priv->dma_cap.enh_desc) ? "Y" : "N");
3877
3878 return 0;
3879}
3880
3881static int stmmac_sysfs_dma_cap_open(struct inode *inode, struct file *file)
3882{
3883 return single_open(file, stmmac_sysfs_dma_cap_read, inode->i_private);
3884}
3885
3886static const struct file_operations stmmac_dma_cap_fops = {
3887 .owner = THIS_MODULE,
3888 .open = stmmac_sysfs_dma_cap_open,
3889 .read = seq_read,
3890 .llseek = seq_lseek,
Djalal Harouni74863942012-05-20 13:55:30 +00003891 .release = single_release,
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003892};
3893
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003894static int stmmac_init_fs(struct net_device *dev)
3895{
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003896 struct stmmac_priv *priv = netdev_priv(dev);
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003897
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003898 /* Create per netdev entries */
3899 priv->dbgfs_dir = debugfs_create_dir(dev->name, stmmac_fs_dir);
3900
3901 if (!priv->dbgfs_dir || IS_ERR(priv->dbgfs_dir)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01003902 netdev_err(priv->dev, "ERROR failed to create debugfs directory\n");
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003903
3904 return -ENOMEM;
3905 }
3906
3907 /* Entry to report DMA RX/TX rings */
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003908 priv->dbgfs_rings_status =
3909 debugfs_create_file("descriptors_status", S_IRUGO,
3910 priv->dbgfs_dir, dev,
3911 &stmmac_rings_status_fops);
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003912
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003913 if (!priv->dbgfs_rings_status || IS_ERR(priv->dbgfs_rings_status)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01003914 netdev_err(priv->dev, "ERROR creating stmmac ring debugfs file\n");
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003915 debugfs_remove_recursive(priv->dbgfs_dir);
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003916
3917 return -ENOMEM;
3918 }
3919
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003920 /* Entry to report the DMA HW features */
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003921 priv->dbgfs_dma_cap = debugfs_create_file("dma_cap", S_IRUGO,
3922 priv->dbgfs_dir,
3923 dev, &stmmac_dma_cap_fops);
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003924
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003925 if (!priv->dbgfs_dma_cap || IS_ERR(priv->dbgfs_dma_cap)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01003926 netdev_err(priv->dev, "ERROR creating stmmac MMC debugfs file\n");
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003927 debugfs_remove_recursive(priv->dbgfs_dir);
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003928
3929 return -ENOMEM;
3930 }
3931
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003932 return 0;
3933}
3934
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003935static void stmmac_exit_fs(struct net_device *dev)
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003936{
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003937 struct stmmac_priv *priv = netdev_priv(dev);
3938
3939 debugfs_remove_recursive(priv->dbgfs_dir);
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003940}
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +01003941#endif /* CONFIG_DEBUG_FS */
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003942
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003943static const struct net_device_ops stmmac_netdev_ops = {
3944 .ndo_open = stmmac_open,
3945 .ndo_start_xmit = stmmac_xmit,
3946 .ndo_stop = stmmac_release,
3947 .ndo_change_mtu = stmmac_change_mtu,
Michał Mirosław5e982f32011-04-09 02:46:55 +00003948 .ndo_fix_features = stmmac_fix_features,
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02003949 .ndo_set_features = stmmac_set_features,
Jiri Pirko01789342011-08-16 06:29:00 +00003950 .ndo_set_rx_mode = stmmac_set_rx_mode,
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003951 .ndo_tx_timeout = stmmac_tx_timeout,
3952 .ndo_do_ioctl = stmmac_ioctl,
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003953#ifdef CONFIG_NET_POLL_CONTROLLER
3954 .ndo_poll_controller = stmmac_poll_controller,
3955#endif
3956 .ndo_set_mac_address = eth_mac_addr,
3957};
3958
3959/**
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003960 * stmmac_hw_init - Init the MAC device
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00003961 * @priv: driver private structure
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01003962 * Description: this function is to configure the MAC device according to
3963 * some platform parameters or the HW capability register. It prepares the
3964 * driver to use either ring or chain modes and to setup either enhanced or
3965 * normal descriptors.
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003966 */
3967static int stmmac_hw_init(struct stmmac_priv *priv)
3968{
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003969 struct mac_device_info *mac;
3970
3971 /* Identify the MAC HW device */
Marc Kleine-Budde03f2eec2012-04-03 22:13:01 +00003972 if (priv->plat->has_gmac) {
3973 priv->dev->priv_flags |= IFF_UNICAST_FLT;
Vince Bridgers3b57de92014-07-31 15:49:17 -05003974 mac = dwmac1000_setup(priv->ioaddr,
3975 priv->plat->multicast_filter_bins,
Alexandre TORGUEc623d142016-04-01 11:37:27 +02003976 priv->plat->unicast_filter_entries,
3977 &priv->synopsys_id);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003978 } else if (priv->plat->has_gmac4) {
3979 priv->dev->priv_flags |= IFF_UNICAST_FLT;
3980 mac = dwmac4_setup(priv->ioaddr,
3981 priv->plat->multicast_filter_bins,
3982 priv->plat->unicast_filter_entries,
3983 &priv->synopsys_id);
Marc Kleine-Budde03f2eec2012-04-03 22:13:01 +00003984 } else {
Alexandre TORGUEc623d142016-04-01 11:37:27 +02003985 mac = dwmac100_setup(priv->ioaddr, &priv->synopsys_id);
Marc Kleine-Budde03f2eec2012-04-03 22:13:01 +00003986 }
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003987 if (!mac)
3988 return -ENOMEM;
3989
3990 priv->hw = mac;
3991
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00003992 /* To use the chained or ring mode */
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003993 if (priv->synopsys_id >= DWMAC_CORE_4_00) {
3994 priv->hw->mode = &dwmac4_ring_mode_ops;
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00003995 } else {
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003996 if (chain_mode) {
3997 priv->hw->mode = &chain_mode_ops;
LABBE Corentin38ddc592016-11-16 20:09:39 +01003998 dev_info(priv->device, "Chain mode enabled\n");
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003999 priv->mode = STMMAC_CHAIN_MODE;
4000 } else {
4001 priv->hw->mode = &ring_mode_ops;
LABBE Corentin38ddc592016-11-16 20:09:39 +01004002 dev_info(priv->device, "Ring mode enabled\n");
Alexandre TORGUEf748be52016-04-01 11:37:34 +02004003 priv->mode = STMMAC_RING_MODE;
4004 }
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00004005 }
4006
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004007 /* Get the HW capability (new GMAC newer than 3.50a) */
4008 priv->hw_cap_support = stmmac_get_hw_features(priv);
4009 if (priv->hw_cap_support) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01004010 dev_info(priv->device, "DMA HW capability register supported\n");
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004011
4012 /* We can override some gmac/dma configuration fields: e.g.
4013 * enh_desc, tx_coe (e.g. that are passed through the
4014 * platform) with the values from the HW capability
4015 * register (if supported).
4016 */
4017 priv->plat->enh_desc = priv->dma_cap.enh_desc;
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004018 priv->plat->pmt = priv->dma_cap.pmt_remote_wake_up;
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +02004019 priv->hw->pmt = priv->plat->pmt;
Deepak SIKRI38912bd2012-04-04 04:33:21 +00004020
Ezequiel Garciaa8df35d2016-05-16 12:41:07 -03004021 /* TXCOE doesn't work in thresh DMA mode */
4022 if (priv->plat->force_thresh_dma_mode)
4023 priv->plat->tx_coe = 0;
4024 else
4025 priv->plat->tx_coe = priv->dma_cap.tx_coe;
4026
Alexandre TORGUEf748be52016-04-01 11:37:34 +02004027 /* In case of GMAC4 rx_coe is from HW cap register. */
4028 priv->plat->rx_coe = priv->dma_cap.rx_coe;
Deepak SIKRI38912bd2012-04-04 04:33:21 +00004029
4030 if (priv->dma_cap.rx_coe_type2)
4031 priv->plat->rx_coe = STMMAC_RX_COE_TYPE2;
4032 else if (priv->dma_cap.rx_coe_type1)
4033 priv->plat->rx_coe = STMMAC_RX_COE_TYPE1;
4034
LABBE Corentin38ddc592016-11-16 20:09:39 +01004035 } else {
4036 dev_info(priv->device, "No HW DMA feature register supported\n");
4037 }
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004038
Alexandre TORGUEf748be52016-04-01 11:37:34 +02004039 /* To use alternate (extended), normal or GMAC4 descriptor structures */
4040 if (priv->synopsys_id >= DWMAC_CORE_4_00)
4041 priv->hw->desc = &dwmac4_desc_ops;
4042 else
4043 stmmac_selec_desc_mode(priv);
Byungho An61369d02013-06-28 16:35:32 +09004044
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02004045 if (priv->plat->rx_coe) {
4046 priv->hw->rx_csum = priv->plat->rx_coe;
LABBE Corentin38ddc592016-11-16 20:09:39 +01004047 dev_info(priv->device, "RX Checksum Offload Engine supported\n");
Alexandre TORGUEf748be52016-04-01 11:37:34 +02004048 if (priv->synopsys_id < DWMAC_CORE_4_00)
LABBE Corentin38ddc592016-11-16 20:09:39 +01004049 dev_info(priv->device, "COE Type %d\n", priv->hw->rx_csum);
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02004050 }
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004051 if (priv->plat->tx_coe)
LABBE Corentin38ddc592016-11-16 20:09:39 +01004052 dev_info(priv->device, "TX Checksum insertion supported\n");
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004053
4054 if (priv->plat->pmt) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01004055 dev_info(priv->device, "Wake-Up On Lan supported\n");
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004056 device_set_wakeup_capable(priv->device, 1);
4057 }
4058
Alexandre TORGUEf748be52016-04-01 11:37:34 +02004059 if (priv->dma_cap.tsoen)
LABBE Corentin38ddc592016-11-16 20:09:39 +01004060 dev_info(priv->device, "TSO supported\n");
Alexandre TORGUEf748be52016-04-01 11:37:34 +02004061
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00004062 return 0;
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004063}
4064
4065/**
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00004066 * stmmac_dvr_probe
4067 * @device: device pointer
Giuseppe CAVALLAROff3dd782012-06-04 19:22:55 +00004068 * @plat_dat: platform data pointer
Joachim Eastwoode56788c2015-05-20 20:03:07 +02004069 * @res: stmmac resource pointer
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00004070 * Description: this is the main probe function used to
4071 * call the alloc_etherdev, allocate the priv structure.
Andy Shevchenko9afec6e2015-01-27 18:38:03 +02004072 * Return:
Joachim Eastwood15ffac72015-05-20 20:03:08 +02004073 * returns 0 on success, otherwise errno.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004074 */
Joachim Eastwood15ffac72015-05-20 20:03:08 +02004075int stmmac_dvr_probe(struct device *device,
4076 struct plat_stmmacenet_data *plat_dat,
4077 struct stmmac_resources *res)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004078{
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00004079 struct net_device *ndev = NULL;
4080 struct stmmac_priv *priv;
Joao Pintoc22a3f42017-04-06 09:49:11 +01004081 int ret = 0;
4082 u32 queue;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004083
Joao Pintoc22a3f42017-04-06 09:49:11 +01004084 ndev = alloc_etherdev_mqs(sizeof(struct stmmac_priv),
4085 MTL_MAX_TX_QUEUES,
4086 MTL_MAX_RX_QUEUES);
Joe Perches41de8d42012-01-29 13:47:52 +00004087 if (!ndev)
Joachim Eastwood15ffac72015-05-20 20:03:08 +02004088 return -ENOMEM;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004089
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00004090 SET_NETDEV_DEV(ndev, device);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004091
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00004092 priv = netdev_priv(ndev);
4093 priv->device = device;
4094 priv->dev = ndev;
4095
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00004096 stmmac_set_ethtool_ops(ndev);
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004097 priv->pause = pause;
4098 priv->plat = plat_dat;
Joachim Eastwoode56788c2015-05-20 20:03:07 +02004099 priv->ioaddr = res->addr;
4100 priv->dev->base_addr = (unsigned long)res->addr;
4101
4102 priv->dev->irq = res->irq;
4103 priv->wol_irq = res->wol_irq;
4104 priv->lpi_irq = res->lpi_irq;
4105
4106 if (res->mac)
4107 memcpy(priv->dev->dev_addr, res->mac, ETH_ALEN);
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00004108
Joachim Eastwooda7a62682015-07-17 23:48:17 +02004109 dev_set_drvdata(device, priv->dev);
Joachim Eastwood803f8fc2015-05-20 20:03:06 +02004110
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004111 /* Verify driver arguments */
4112 stmmac_verify_args();
4113
4114 /* Override with kernel parameters if supplied XXX CRS XXX
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00004115 * this needs to have multiple instances
4116 */
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004117 if ((phyaddr >= 0) && (phyaddr <= 31))
4118 priv->plat->phy_addr = phyaddr;
4119
jpintof573c0b2017-01-09 12:35:09 +00004120 if (priv->plat->stmmac_rst)
4121 reset_control_deassert(priv->plat->stmmac_rst);
Chen-Yu Tsaic5e4ddb2014-01-17 21:24:41 +08004122
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004123 /* Init MAC and get the capabilities */
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00004124 ret = stmmac_hw_init(priv);
4125 if (ret)
Chen-Yu Tsai62866e92014-01-17 21:24:40 +08004126 goto error_hw_init;
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004127
Joao Pintoc22a3f42017-04-06 09:49:11 +01004128 /* Configure real RX and TX queues */
Joao Pintoc02b7a92017-04-10 11:32:14 +01004129 netif_set_real_num_rx_queues(ndev, priv->plat->rx_queues_to_use);
4130 netif_set_real_num_tx_queues(ndev, priv->plat->tx_queues_to_use);
Joao Pintoc22a3f42017-04-06 09:49:11 +01004131
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004132 ndev->netdev_ops = &stmmac_netdev_ops;
4133
4134 ndev->hw_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM |
4135 NETIF_F_RXCSUM;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02004136
4137 if ((priv->plat->tso_en) && (priv->dma_cap.tsoen)) {
4138 ndev->hw_features |= NETIF_F_TSO;
4139 priv->tso = true;
LABBE Corentin38ddc592016-11-16 20:09:39 +01004140 dev_info(priv->device, "TSO feature enabled\n");
Alexandre TORGUEf748be52016-04-01 11:37:34 +02004141 }
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00004142 ndev->features |= ndev->hw_features | NETIF_F_HIGHDMA;
4143 ndev->watchdog_timeo = msecs_to_jiffies(watchdog);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004144#ifdef STMMAC_VLAN_TAG_USED
4145 /* Both mac100 and gmac support receive VLAN tag detection */
Patrick McHardyf6469682013-04-19 02:04:27 +00004146 ndev->features |= NETIF_F_HW_VLAN_CTAG_RX;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004147#endif
4148 priv->msg_enable = netif_msg_init(debug, default_msg_level);
4149
Jarod Wilson44770e12016-10-17 15:54:17 -04004150 /* MTU range: 46 - hw-specific max */
4151 ndev->min_mtu = ETH_ZLEN - ETH_HLEN;
4152 if ((priv->plat->enh_desc) || (priv->synopsys_id >= DWMAC_CORE_4_00))
4153 ndev->max_mtu = JUMBO_LEN;
4154 else
4155 ndev->max_mtu = SKB_MAX_HEAD(NET_SKB_PAD + NET_IP_ALIGN);
Kweh, Hock Leonga2cd64f2017-01-07 17:32:03 +08004156 /* Will not overwrite ndev->max_mtu if plat->maxmtu > ndev->max_mtu
4157 * as well as plat->maxmtu < ndev->min_mtu which is a invalid range.
4158 */
4159 if ((priv->plat->maxmtu < ndev->max_mtu) &&
4160 (priv->plat->maxmtu >= ndev->min_mtu))
Jarod Wilson44770e12016-10-17 15:54:17 -04004161 ndev->max_mtu = priv->plat->maxmtu;
Kweh, Hock Leonga2cd64f2017-01-07 17:32:03 +08004162 else if (priv->plat->maxmtu < ndev->min_mtu)
Heiner Kallweitb618ab42017-01-15 19:19:00 +01004163 dev_warn(priv->device,
4164 "%s: warning: maxmtu having invalid value (%d)\n",
4165 __func__, priv->plat->maxmtu);
Jarod Wilson44770e12016-10-17 15:54:17 -04004166
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004167 if (flow_ctrl)
4168 priv->flow_ctrl = FLOW_AUTO; /* RX/TX pause on */
4169
Giuseppe CAVALLARO62a2ab92012-11-25 23:10:43 +00004170 /* Rx Watchdog is available in the COREs newer than the 3.40.
4171 * In some case, for example on bugged HW this feature
4172 * has to be disable and this can be done by passing the
4173 * riwt_off field from the platform.
4174 */
4175 if ((priv->synopsys_id >= DWMAC_CORE_3_50) && (!priv->plat->riwt_off)) {
4176 priv->use_riwt = 1;
Heiner Kallweitb618ab42017-01-15 19:19:00 +01004177 dev_info(priv->device,
4178 "Enable RX Mitigation via HW Watchdog Timer\n");
Giuseppe CAVALLARO62a2ab92012-11-25 23:10:43 +00004179 }
4180
Joao Pintoc22a3f42017-04-06 09:49:11 +01004181 for (queue = 0; queue < priv->plat->rx_queues_to_use; queue++) {
4182 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
4183
4184 netif_napi_add(ndev, &rx_q->napi, stmmac_poll,
4185 (8 * priv->plat->rx_queues_to_use));
4186 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004187
Vlad Lunguf8e96162010-11-29 22:52:52 +00004188 spin_lock_init(&priv->lock);
4189
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +00004190 /* If a specific clk_csr value is passed from the platform
4191 * this means that the CSR Clock Range selection cannot be
4192 * changed at run-time and it is fixed. Viceversa the driver'll try to
4193 * set the MDC clock dynamically according to the csr actual
4194 * clock input.
4195 */
4196 if (!priv->plat->clk_csr)
4197 stmmac_clk_csr_set(priv);
4198 else
4199 priv->clk_csr = priv->plat->clk_csr;
4200
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +00004201 stmmac_check_pcs_mode(priv);
4202
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +02004203 if (priv->hw->pcs != STMMAC_PCS_RGMII &&
4204 priv->hw->pcs != STMMAC_PCS_TBI &&
4205 priv->hw->pcs != STMMAC_PCS_RTBI) {
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +00004206 /* MDIO bus Registration */
4207 ret = stmmac_mdio_register(ndev);
4208 if (ret < 0) {
Heiner Kallweitb618ab42017-01-15 19:19:00 +01004209 dev_err(priv->device,
4210 "%s: MDIO bus (id: %d) registration failed",
4211 __func__, priv->plat->bus_id);
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +00004212 goto error_mdio_register;
4213 }
Francesco Virlinzi4bfcbd72012-04-18 19:48:20 +00004214 }
4215
Florian Fainelli57016592016-12-27 18:23:06 -08004216 ret = register_netdev(ndev);
Florian Fainellib2eb09a2016-12-28 15:44:41 -08004217 if (ret) {
Heiner Kallweitb618ab42017-01-15 19:19:00 +01004218 dev_err(priv->device, "%s: ERROR %i registering the device\n",
4219 __func__, ret);
Florian Fainellib2eb09a2016-12-28 15:44:41 -08004220 goto error_netdev_register;
4221 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004222
Florian Fainelli57016592016-12-27 18:23:06 -08004223 return ret;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004224
Viresh Kumar6a81c262012-07-30 14:39:41 -07004225error_netdev_register:
Florian Fainellib2eb09a2016-12-28 15:44:41 -08004226 if (priv->hw->pcs != STMMAC_PCS_RGMII &&
4227 priv->hw->pcs != STMMAC_PCS_TBI &&
4228 priv->hw->pcs != STMMAC_PCS_RTBI)
4229 stmmac_mdio_unregister(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004230error_mdio_register:
Joao Pintoc22a3f42017-04-06 09:49:11 +01004231 for (queue = 0; queue < priv->plat->rx_queues_to_use; queue++) {
4232 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
4233
4234 netif_napi_del(&rx_q->napi);
4235 }
Chen-Yu Tsai62866e92014-01-17 21:24:40 +08004236error_hw_init:
Dan Carpenter34a52f32010-12-20 21:34:56 +00004237 free_netdev(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004238
Joachim Eastwood15ffac72015-05-20 20:03:08 +02004239 return ret;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004240}
Andy Shevchenkob2e2f0c2014-11-10 12:38:59 +02004241EXPORT_SYMBOL_GPL(stmmac_dvr_probe);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004242
4243/**
4244 * stmmac_dvr_remove
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02004245 * @dev: device pointer
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004246 * Description: this function resets the TX/RX processes, disables the MAC RX/TX
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00004247 * changes the link status, releases the DMA descriptor rings.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004248 */
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02004249int stmmac_dvr_remove(struct device *dev)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004250{
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02004251 struct net_device *ndev = dev_get_drvdata(dev);
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00004252 struct stmmac_priv *priv = netdev_priv(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004253
LABBE Corentin38ddc592016-11-16 20:09:39 +01004254 netdev_info(priv->dev, "%s: removing driver", __func__);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004255
Joao Pintoae4f0d42017-03-15 11:04:47 +00004256 stmmac_stop_all_dma(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004257
LABBE Corentin270c7752017-03-23 14:40:22 +01004258 priv->hw->mac->set_mac(priv->ioaddr, false);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004259 netif_carrier_off(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004260 unregister_netdev(ndev);
jpintof573c0b2017-01-09 12:35:09 +00004261 if (priv->plat->stmmac_rst)
4262 reset_control_assert(priv->plat->stmmac_rst);
4263 clk_disable_unprepare(priv->plat->pclk);
4264 clk_disable_unprepare(priv->plat->stmmac_clk);
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +02004265 if (priv->hw->pcs != STMMAC_PCS_RGMII &&
4266 priv->hw->pcs != STMMAC_PCS_TBI &&
4267 priv->hw->pcs != STMMAC_PCS_RTBI)
Bryan O'Donoghuee7434712015-04-16 17:56:03 +01004268 stmmac_mdio_unregister(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004269 free_netdev(ndev);
4270
4271 return 0;
4272}
Andy Shevchenkob2e2f0c2014-11-10 12:38:59 +02004273EXPORT_SYMBOL_GPL(stmmac_dvr_remove);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004274
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01004275/**
4276 * stmmac_suspend - suspend callback
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02004277 * @dev: device pointer
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01004278 * Description: this is the function to suspend the device and it is called
4279 * by the platform driver to stop the network queue, release the resources,
4280 * program the PMT register (for WoL), clean and release driver resources.
4281 */
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02004282int stmmac_suspend(struct device *dev)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004283{
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02004284 struct net_device *ndev = dev_get_drvdata(dev);
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00004285 struct stmmac_priv *priv = netdev_priv(ndev);
Giuseppe CAVALLAROf8c5a872012-05-13 22:18:43 +00004286 unsigned long flags;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004287
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00004288 if (!ndev || !netif_running(ndev))
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004289 return 0;
4290
Philippe Reynesd6d50c72016-10-03 08:28:19 +02004291 if (ndev->phydev)
4292 phy_stop(ndev->phydev);
Francesco Virlinzi102463b2011-11-16 21:58:02 +00004293
Giuseppe CAVALLAROf8c5a872012-05-13 22:18:43 +00004294 spin_lock_irqsave(&priv->lock, flags);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004295
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00004296 netif_device_detach(ndev);
Joao Pintoc22a3f42017-04-06 09:49:11 +01004297 stmmac_stop_all_queues(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004298
Joao Pintoc22a3f42017-04-06 09:49:11 +01004299 stmmac_disable_all_queues(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004300
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00004301 /* Stop TX/RX DMA */
Joao Pintoae4f0d42017-03-15 11:04:47 +00004302 stmmac_stop_all_dma(priv);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00004303
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00004304 /* Enable Power down mode by programming the PMT regs */
Srinivas Kandagatla89f7f2c2014-01-16 10:53:00 +00004305 if (device_may_wakeup(priv->device)) {
Vince Bridgers7ed24bb2014-07-31 15:49:13 -05004306 priv->hw->mac->pmt(priv->hw, priv->wolopts);
Srinivas Kandagatla89f7f2c2014-01-16 10:53:00 +00004307 priv->irq_wake = 1;
4308 } else {
LABBE Corentin270c7752017-03-23 14:40:22 +01004309 priv->hw->mac->set_mac(priv->ioaddr, false);
Srinivas Kandagatladb88f102014-01-16 10:52:52 +00004310 pinctrl_pm_select_sleep_state(priv->device);
Giuseppe CAVALLAROba1377ff2012-04-04 04:33:25 +00004311 /* Disable clock in case of PWM is off */
jpintof573c0b2017-01-09 12:35:09 +00004312 clk_disable(priv->plat->pclk);
4313 clk_disable(priv->plat->stmmac_clk);
Giuseppe CAVALLAROba1377ff2012-04-04 04:33:25 +00004314 }
Giuseppe CAVALLAROf8c5a872012-05-13 22:18:43 +00004315 spin_unlock_irqrestore(&priv->lock, flags);
Vince Bridgers2d871aa2014-07-28 14:07:58 -05004316
4317 priv->oldlink = 0;
LABBE Corentinbd006322017-02-15 10:46:40 +01004318 priv->speed = SPEED_UNKNOWN;
4319 priv->oldduplex = DUPLEX_UNKNOWN;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004320 return 0;
4321}
Andy Shevchenkob2e2f0c2014-11-10 12:38:59 +02004322EXPORT_SYMBOL_GPL(stmmac_suspend);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004323
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01004324/**
Joao Pinto54139cf2017-04-06 09:49:09 +01004325 * stmmac_reset_queues_param - reset queue parameters
4326 * @dev: device pointer
4327 */
4328static void stmmac_reset_queues_param(struct stmmac_priv *priv)
4329{
4330 u32 rx_cnt = priv->plat->rx_queues_to_use;
Joao Pintoce736782017-04-06 09:49:10 +01004331 u32 tx_cnt = priv->plat->tx_queues_to_use;
Joao Pinto54139cf2017-04-06 09:49:09 +01004332 u32 queue;
4333
4334 for (queue = 0; queue < rx_cnt; queue++) {
4335 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
4336
4337 rx_q->cur_rx = 0;
4338 rx_q->dirty_rx = 0;
4339 }
4340
Joao Pintoce736782017-04-06 09:49:10 +01004341 for (queue = 0; queue < tx_cnt; queue++) {
4342 struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
4343
4344 tx_q->cur_tx = 0;
4345 tx_q->dirty_tx = 0;
4346 }
Joao Pinto54139cf2017-04-06 09:49:09 +01004347}
4348
4349/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01004350 * stmmac_resume - resume callback
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02004351 * @dev: device pointer
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01004352 * Description: when resume this function is invoked to setup the DMA and CORE
4353 * in a usable state.
4354 */
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02004355int stmmac_resume(struct device *dev)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004356{
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02004357 struct net_device *ndev = dev_get_drvdata(dev);
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00004358 struct stmmac_priv *priv = netdev_priv(ndev);
Giuseppe CAVALLAROf8c5a872012-05-13 22:18:43 +00004359 unsigned long flags;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004360
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00004361 if (!netif_running(ndev))
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004362 return 0;
4363
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004364 /* Power Down bit, into the PM register, is cleared
4365 * automatically as soon as a magic packet or a Wake-up frame
4366 * is received. Anyway, it's better to manually clear
4367 * this bit because it can generate problems while resuming
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00004368 * from another devices (e.g. serial console).
4369 */
Srinivas Kandagatla623997f2014-01-16 10:52:35 +00004370 if (device_may_wakeup(priv->device)) {
Vincent Palatinf55d84b2016-06-01 08:53:48 -07004371 spin_lock_irqsave(&priv->lock, flags);
Vince Bridgers7ed24bb2014-07-31 15:49:13 -05004372 priv->hw->mac->pmt(priv->hw, 0);
Vincent Palatinf55d84b2016-06-01 08:53:48 -07004373 spin_unlock_irqrestore(&priv->lock, flags);
Srinivas Kandagatla89f7f2c2014-01-16 10:53:00 +00004374 priv->irq_wake = 0;
Srinivas Kandagatla623997f2014-01-16 10:52:35 +00004375 } else {
Srinivas Kandagatladb88f102014-01-16 10:52:52 +00004376 pinctrl_pm_select_default_state(priv->device);
LABBE Corentin8d45e422017-02-08 09:31:08 +01004377 /* enable the clk previously disabled */
jpintof573c0b2017-01-09 12:35:09 +00004378 clk_enable(priv->plat->stmmac_clk);
4379 clk_enable(priv->plat->pclk);
Srinivas Kandagatla623997f2014-01-16 10:52:35 +00004380 /* reset the phy so that it's ready */
4381 if (priv->mii)
4382 stmmac_mdio_reset(priv->mii);
4383 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004384
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00004385 netif_device_attach(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004386
Vincent Palatinf55d84b2016-06-01 08:53:48 -07004387 spin_lock_irqsave(&priv->lock, flags);
4388
Joao Pinto54139cf2017-04-06 09:49:09 +01004389 stmmac_reset_queues_param(priv);
4390
Alexandre TORGUEf748be52016-04-01 11:37:34 +02004391 /* reset private mss value to force mss context settings at
4392 * next tso xmit (only used for gmac4).
4393 */
4394 priv->mss = 0;
4395
Giuseppe CAVALLAROae79a632015-12-04 07:21:06 +01004396 stmmac_clear_descriptors(priv);
4397
Huacai Chenfe1319292014-12-19 22:38:18 +08004398 stmmac_hw_setup(ndev, false);
Giuseppe CAVALLARO777da232014-11-04 17:08:09 +01004399 stmmac_init_tx_coalesce(priv);
Giuseppe CAVALLAROac316c72015-11-26 08:35:41 +01004400 stmmac_set_rx_mode(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004401
Joao Pintoc22a3f42017-04-06 09:49:11 +01004402 stmmac_enable_all_queues(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004403
Joao Pintoc22a3f42017-04-06 09:49:11 +01004404 stmmac_start_all_queues(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004405
Giuseppe CAVALLAROf8c5a872012-05-13 22:18:43 +00004406 spin_unlock_irqrestore(&priv->lock, flags);
Francesco Virlinzi102463b2011-11-16 21:58:02 +00004407
Philippe Reynesd6d50c72016-10-03 08:28:19 +02004408 if (ndev->phydev)
4409 phy_start(ndev->phydev);
Francesco Virlinzi102463b2011-11-16 21:58:02 +00004410
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004411 return 0;
4412}
Andy Shevchenkob2e2f0c2014-11-10 12:38:59 +02004413EXPORT_SYMBOL_GPL(stmmac_resume);
Giuseppe CAVALLAROba27ec62012-06-04 19:22:57 +00004414
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004415#ifndef MODULE
4416static int __init stmmac_cmdline_opt(char *str)
4417{
4418 char *opt;
4419
4420 if (!str || !*str)
4421 return -EINVAL;
4422 while ((opt = strsep(&str, ",")) != NULL) {
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00004423 if (!strncmp(opt, "debug:", 6)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00004424 if (kstrtoint(opt + 6, 0, &debug))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00004425 goto err;
4426 } else if (!strncmp(opt, "phyaddr:", 8)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00004427 if (kstrtoint(opt + 8, 0, &phyaddr))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00004428 goto err;
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00004429 } else if (!strncmp(opt, "buf_sz:", 7)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00004430 if (kstrtoint(opt + 7, 0, &buf_sz))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00004431 goto err;
4432 } else if (!strncmp(opt, "tc:", 3)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00004433 if (kstrtoint(opt + 3, 0, &tc))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00004434 goto err;
4435 } else if (!strncmp(opt, "watchdog:", 9)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00004436 if (kstrtoint(opt + 9, 0, &watchdog))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00004437 goto err;
4438 } else if (!strncmp(opt, "flow_ctrl:", 10)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00004439 if (kstrtoint(opt + 10, 0, &flow_ctrl))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00004440 goto err;
4441 } else if (!strncmp(opt, "pause:", 6)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00004442 if (kstrtoint(opt + 6, 0, &pause))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00004443 goto err;
Giuseppe CAVALLARO506f6692013-02-14 23:00:13 +00004444 } else if (!strncmp(opt, "eee_timer:", 10)) {
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00004445 if (kstrtoint(opt + 10, 0, &eee_timer))
4446 goto err;
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00004447 } else if (!strncmp(opt, "chain_mode:", 11)) {
4448 if (kstrtoint(opt + 11, 0, &chain_mode))
4449 goto err;
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00004450 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004451 }
4452 return 0;
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00004453
4454err:
4455 pr_err("%s: ERROR broken module parameter conversion", __func__);
4456 return -EINVAL;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004457}
4458
4459__setup("stmmaceth=", stmmac_cmdline_opt);
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00004460#endif /* MODULE */
Giuseppe Cavallaro6fc0d0f2011-12-23 14:21:20 -05004461
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07004462static int __init stmmac_init(void)
4463{
4464#ifdef CONFIG_DEBUG_FS
4465 /* Create debugfs main directory if it doesn't exist yet */
4466 if (!stmmac_fs_dir) {
4467 stmmac_fs_dir = debugfs_create_dir(STMMAC_RESOURCE_NAME, NULL);
4468
4469 if (!stmmac_fs_dir || IS_ERR(stmmac_fs_dir)) {
4470 pr_err("ERROR %s, debugfs create directory failed\n",
4471 STMMAC_RESOURCE_NAME);
4472
4473 return -ENOMEM;
4474 }
4475 }
4476#endif
4477
4478 return 0;
4479}
4480
4481static void __exit stmmac_exit(void)
4482{
4483#ifdef CONFIG_DEBUG_FS
4484 debugfs_remove_recursive(stmmac_fs_dir);
4485#endif
4486}
4487
4488module_init(stmmac_init)
4489module_exit(stmmac_exit)
4490
Giuseppe Cavallaro6fc0d0f2011-12-23 14:21:20 -05004491MODULE_DESCRIPTION("STMMAC 10/100/1000 Ethernet device driver");
4492MODULE_AUTHOR("Giuseppe Cavallaro <peppe.cavallaro@st.com>");
4493MODULE_LICENSE("GPL");