blob: 0046d1e0ededd9a05d85e6be727de6fdfa707808 [file] [log] [blame]
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001/* bnx2x_main.c: Broadcom Everest network driver.
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002 *
Yuval Mintz247fa822013-01-14 05:11:50 +00003 * Copyright (c) 2007-2013 Broadcom Corporation
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004 *
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License as published by
7 * the Free Software Foundation.
8 *
Ariel Elior08f6dd82014-05-27 13:11:36 +03009 * Maintained by: Ariel Elior <ariel.elior@qlogic.com>
Eilon Greenstein24e3fce2008-06-12 14:30:28 -070010 * Written by: Eliezer Tamir
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011 * Based on code from Michael Chan's bnx2 driver
12 * UDP CSUM errata workaround by Arik Gendelman
Eilon Greensteinca003922009-08-12 22:53:28 -070013 * Slowpath and fastpath rework by Vladislav Zolotarov
Eliezer Tamirc14423f2008-02-28 11:49:42 -080014 * Statistics and Link management by Yitchak Gertner
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020015 *
16 */
17
Joe Perchesf1deab52011-08-14 12:16:21 +000018#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
19
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020020#include <linux/module.h>
21#include <linux/moduleparam.h>
22#include <linux/kernel.h>
23#include <linux/device.h> /* for dev_info() */
24#include <linux/timer.h>
25#include <linux/errno.h>
26#include <linux/ioport.h>
27#include <linux/slab.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020028#include <linux/interrupt.h>
29#include <linux/pci.h>
Yuval Mintz33d8e6a2013-12-26 09:57:08 +020030#include <linux/aer.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020031#include <linux/init.h>
32#include <linux/netdevice.h>
33#include <linux/etherdevice.h>
34#include <linux/skbuff.h>
35#include <linux/dma-mapping.h>
36#include <linux/bitops.h>
37#include <linux/irq.h>
38#include <linux/delay.h>
39#include <asm/byteorder.h>
40#include <linux/time.h>
41#include <linux/ethtool.h>
42#include <linux/mii.h>
Eilon Greenstein0c6671b2009-01-14 21:26:51 -080043#include <linux/if_vlan.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020044#include <net/ip.h>
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030045#include <net/ipv6.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020046#include <net/tcp.h>
47#include <net/checksum.h>
Eilon Greenstein34f80b02008-06-23 20:33:01 -070048#include <net/ip6_checksum.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020049#include <linux/workqueue.h>
50#include <linux/crc32.h>
Eilon Greenstein34f80b02008-06-23 20:33:01 -070051#include <linux/crc32c.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020052#include <linux/prefetch.h>
53#include <linux/zlib.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020054#include <linux/io.h>
Yuval Mintz452427b2012-03-26 20:47:07 +000055#include <linux/semaphore.h>
Ben Hutchings45229b42009-11-07 11:53:39 +000056#include <linux/stringify.h>
David S. Miller7ab24bf2011-06-29 05:48:41 -070057#include <linux/vmalloc.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020058
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020059#include "bnx2x.h"
60#include "bnx2x_init.h"
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070061#include "bnx2x_init_ops.h"
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +000062#include "bnx2x_cmn.h"
Ariel Elior1ab44342013-01-01 05:22:23 +000063#include "bnx2x_vfpf.h"
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +000064#include "bnx2x_dcb.h"
Vladislav Zolotarov042181f2011-06-14 01:33:39 +000065#include "bnx2x_sp.h"
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070066#include <linux/firmware.h>
67#include "bnx2x_fw_file_hdr.h"
68/* FW files */
Ben Hutchings45229b42009-11-07 11:53:39 +000069#define FW_FILE_VERSION \
70 __stringify(BCM_5710_FW_MAJOR_VERSION) "." \
71 __stringify(BCM_5710_FW_MINOR_VERSION) "." \
72 __stringify(BCM_5710_FW_REVISION_VERSION) "." \
73 __stringify(BCM_5710_FW_ENGINEERING_VERSION)
Dmitry Kravkov560131f2010-10-06 03:18:47 +000074#define FW_FILE_NAME_E1 "bnx2x/bnx2x-e1-" FW_FILE_VERSION ".fw"
75#define FW_FILE_NAME_E1H "bnx2x/bnx2x-e1h-" FW_FILE_VERSION ".fw"
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000076#define FW_FILE_NAME_E2 "bnx2x/bnx2x-e2-" FW_FILE_VERSION ".fw"
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070077
Eilon Greenstein34f80b02008-06-23 20:33:01 -070078/* Time in jiffies before concluding the transmitter is hung */
79#define TX_TIMEOUT (5*HZ)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020080
Bill Pemberton0329aba2012-12-03 09:24:24 -050081static char version[] =
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030082 "Broadcom NetXtreme II 5771x/578xx 10/20-Gigabit Ethernet Driver "
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020083 DRV_MODULE_NAME " " DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")\n";
84
Eilon Greenstein24e3fce2008-06-12 14:30:28 -070085MODULE_AUTHOR("Eliezer Tamir");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000086MODULE_DESCRIPTION("Broadcom NetXtreme II "
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030087 "BCM57710/57711/57711E/"
88 "57712/57712_MF/57800/57800_MF/57810/57810_MF/"
89 "57840/57840_MF Driver");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020090MODULE_LICENSE("GPL");
91MODULE_VERSION(DRV_MODULE_VERSION);
Ben Hutchings45229b42009-11-07 11:53:39 +000092MODULE_FIRMWARE(FW_FILE_NAME_E1);
93MODULE_FIRMWARE(FW_FILE_NAME_E1H);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000094MODULE_FIRMWARE(FW_FILE_NAME_E2);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020095
stephen hemmingera8f47eb2014-01-09 22:20:11 -080096int bnx2x_num_queues;
James M Leddy1c8bb762014-02-04 15:10:59 -050097module_param_named(num_queues, bnx2x_num_queues, int, S_IRUGO);
Dmitry Kravkov96305232012-04-03 18:41:30 +000098MODULE_PARM_DESC(num_queues,
99 " Set number of queues (default is as a number of CPUs)");
Eilon Greenstein555f6c72009-02-12 08:36:11 +0000100
Eilon Greenstein19680c42008-08-13 15:47:33 -0700101static int disable_tpa;
James M Leddy1c8bb762014-02-04 15:10:59 -0500102module_param(disable_tpa, int, S_IRUGO);
Eilon Greenstein9898f862009-02-12 08:38:27 +0000103MODULE_PARM_DESC(disable_tpa, " Disable the TPA (LRO) feature");
Eilon Greenstein8badd272009-02-12 08:36:15 +0000104
stephen hemmingera8f47eb2014-01-09 22:20:11 -0800105static int int_mode;
James M Leddy1c8bb762014-02-04 15:10:59 -0500106module_param(int_mode, int, S_IRUGO);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300107MODULE_PARM_DESC(int_mode, " Force interrupt mode other than MSI-X "
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000108 "(1 INT#x; 2 MSI)");
Eilon Greenstein8badd272009-02-12 08:36:15 +0000109
Eilon Greensteina18f5122009-08-12 08:23:26 +0000110static int dropless_fc;
James M Leddy1c8bb762014-02-04 15:10:59 -0500111module_param(dropless_fc, int, S_IRUGO);
Eilon Greensteina18f5122009-08-12 08:23:26 +0000112MODULE_PARM_DESC(dropless_fc, " Pause on exhausted host ring");
113
Eilon Greenstein8d5726c2009-02-12 08:37:19 +0000114static int mrrs = -1;
James M Leddy1c8bb762014-02-04 15:10:59 -0500115module_param(mrrs, int, S_IRUGO);
Eilon Greenstein8d5726c2009-02-12 08:37:19 +0000116MODULE_PARM_DESC(mrrs, " Force Max Read Req Size (0..3) (for debug)");
117
Eilon Greenstein9898f862009-02-12 08:38:27 +0000118static int debug;
James M Leddy1c8bb762014-02-04 15:10:59 -0500119module_param(debug, int, S_IRUGO);
Eilon Greenstein9898f862009-02-12 08:38:27 +0000120MODULE_PARM_DESC(debug, " Default debug msglevel");
121
Yuval Mintz370d4a22014-03-23 18:12:24 +0200122static struct workqueue_struct *bnx2x_wq;
123struct workqueue_struct *bnx2x_iov_wq;
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +0000124
Barak Witkowski1ef1d452013-01-10 04:53:40 +0000125struct bnx2x_mac_vals {
126 u32 xmac_addr;
127 u32 xmac_val;
128 u32 emac_addr;
129 u32 emac_val;
130 u32 umac_addr;
131 u32 umac_val;
132 u32 bmac_addr;
133 u32 bmac_val[2];
134};
135
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200136enum bnx2x_board_type {
137 BCM57710 = 0,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300138 BCM57711,
139 BCM57711E,
140 BCM57712,
141 BCM57712_MF,
Ariel Elior1ab44342013-01-01 05:22:23 +0000142 BCM57712_VF,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300143 BCM57800,
144 BCM57800_MF,
Ariel Elior1ab44342013-01-01 05:22:23 +0000145 BCM57800_VF,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300146 BCM57810,
147 BCM57810_MF,
Ariel Elior1ab44342013-01-01 05:22:23 +0000148 BCM57810_VF,
Yuval Mintzc3def942012-07-23 10:25:43 +0300149 BCM57840_4_10,
150 BCM57840_2_20,
Barak Witkowski7e8e02d2012-04-03 18:41:28 +0000151 BCM57840_MF,
Ariel Elior1ab44342013-01-01 05:22:23 +0000152 BCM57840_VF,
Barak Witkowski7e8e02d2012-04-03 18:41:28 +0000153 BCM57811,
Ariel Elior1ab44342013-01-01 05:22:23 +0000154 BCM57811_MF,
155 BCM57840_O,
156 BCM57840_MFO,
157 BCM57811_VF
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200158};
159
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700160/* indexed by board_type, above */
Andrew Morton53a10562008-02-09 23:16:41 -0800161static struct {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200162 char *name;
Bill Pemberton0329aba2012-12-03 09:24:24 -0500163} board_info[] = {
Ariel Elior1ab44342013-01-01 05:22:23 +0000164 [BCM57710] = { "Broadcom NetXtreme II BCM57710 10 Gigabit PCIe [Everest]" },
165 [BCM57711] = { "Broadcom NetXtreme II BCM57711 10 Gigabit PCIe" },
166 [BCM57711E] = { "Broadcom NetXtreme II BCM57711E 10 Gigabit PCIe" },
167 [BCM57712] = { "Broadcom NetXtreme II BCM57712 10 Gigabit Ethernet" },
168 [BCM57712_MF] = { "Broadcom NetXtreme II BCM57712 10 Gigabit Ethernet Multi Function" },
169 [BCM57712_VF] = { "Broadcom NetXtreme II BCM57712 10 Gigabit Ethernet Virtual Function" },
170 [BCM57800] = { "Broadcom NetXtreme II BCM57800 10 Gigabit Ethernet" },
171 [BCM57800_MF] = { "Broadcom NetXtreme II BCM57800 10 Gigabit Ethernet Multi Function" },
172 [BCM57800_VF] = { "Broadcom NetXtreme II BCM57800 10 Gigabit Ethernet Virtual Function" },
173 [BCM57810] = { "Broadcom NetXtreme II BCM57810 10 Gigabit Ethernet" },
174 [BCM57810_MF] = { "Broadcom NetXtreme II BCM57810 10 Gigabit Ethernet Multi Function" },
175 [BCM57810_VF] = { "Broadcom NetXtreme II BCM57810 10 Gigabit Ethernet Virtual Function" },
176 [BCM57840_4_10] = { "Broadcom NetXtreme II BCM57840 10 Gigabit Ethernet" },
177 [BCM57840_2_20] = { "Broadcom NetXtreme II BCM57840 20 Gigabit Ethernet" },
178 [BCM57840_MF] = { "Broadcom NetXtreme II BCM57840 10/20 Gigabit Ethernet Multi Function" },
179 [BCM57840_VF] = { "Broadcom NetXtreme II BCM57840 10/20 Gigabit Ethernet Virtual Function" },
180 [BCM57811] = { "Broadcom NetXtreme II BCM57811 10 Gigabit Ethernet" },
181 [BCM57811_MF] = { "Broadcom NetXtreme II BCM57811 10 Gigabit Ethernet Multi Function" },
182 [BCM57840_O] = { "Broadcom NetXtreme II BCM57840 10/20 Gigabit Ethernet" },
183 [BCM57840_MFO] = { "Broadcom NetXtreme II BCM57840 10/20 Gigabit Ethernet Multi Function" },
184 [BCM57811_VF] = { "Broadcom NetXtreme II BCM57840 10/20 Gigabit Ethernet Virtual Function" }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200185};
186
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300187#ifndef PCI_DEVICE_ID_NX2_57710
188#define PCI_DEVICE_ID_NX2_57710 CHIP_NUM_57710
189#endif
190#ifndef PCI_DEVICE_ID_NX2_57711
191#define PCI_DEVICE_ID_NX2_57711 CHIP_NUM_57711
192#endif
193#ifndef PCI_DEVICE_ID_NX2_57711E
194#define PCI_DEVICE_ID_NX2_57711E CHIP_NUM_57711E
195#endif
196#ifndef PCI_DEVICE_ID_NX2_57712
197#define PCI_DEVICE_ID_NX2_57712 CHIP_NUM_57712
198#endif
199#ifndef PCI_DEVICE_ID_NX2_57712_MF
200#define PCI_DEVICE_ID_NX2_57712_MF CHIP_NUM_57712_MF
201#endif
Ariel Elior8395be52013-01-01 05:22:44 +0000202#ifndef PCI_DEVICE_ID_NX2_57712_VF
203#define PCI_DEVICE_ID_NX2_57712_VF CHIP_NUM_57712_VF
204#endif
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300205#ifndef PCI_DEVICE_ID_NX2_57800
206#define PCI_DEVICE_ID_NX2_57800 CHIP_NUM_57800
207#endif
208#ifndef PCI_DEVICE_ID_NX2_57800_MF
209#define PCI_DEVICE_ID_NX2_57800_MF CHIP_NUM_57800_MF
210#endif
Ariel Elior8395be52013-01-01 05:22:44 +0000211#ifndef PCI_DEVICE_ID_NX2_57800_VF
212#define PCI_DEVICE_ID_NX2_57800_VF CHIP_NUM_57800_VF
213#endif
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300214#ifndef PCI_DEVICE_ID_NX2_57810
215#define PCI_DEVICE_ID_NX2_57810 CHIP_NUM_57810
216#endif
217#ifndef PCI_DEVICE_ID_NX2_57810_MF
218#define PCI_DEVICE_ID_NX2_57810_MF CHIP_NUM_57810_MF
219#endif
Yuval Mintzc3def942012-07-23 10:25:43 +0300220#ifndef PCI_DEVICE_ID_NX2_57840_O
221#define PCI_DEVICE_ID_NX2_57840_O CHIP_NUM_57840_OBSOLETE
222#endif
Ariel Elior8395be52013-01-01 05:22:44 +0000223#ifndef PCI_DEVICE_ID_NX2_57810_VF
224#define PCI_DEVICE_ID_NX2_57810_VF CHIP_NUM_57810_VF
225#endif
Yuval Mintzc3def942012-07-23 10:25:43 +0300226#ifndef PCI_DEVICE_ID_NX2_57840_4_10
227#define PCI_DEVICE_ID_NX2_57840_4_10 CHIP_NUM_57840_4_10
228#endif
229#ifndef PCI_DEVICE_ID_NX2_57840_2_20
230#define PCI_DEVICE_ID_NX2_57840_2_20 CHIP_NUM_57840_2_20
231#endif
232#ifndef PCI_DEVICE_ID_NX2_57840_MFO
233#define PCI_DEVICE_ID_NX2_57840_MFO CHIP_NUM_57840_MF_OBSOLETE
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300234#endif
235#ifndef PCI_DEVICE_ID_NX2_57840_MF
236#define PCI_DEVICE_ID_NX2_57840_MF CHIP_NUM_57840_MF
237#endif
Ariel Elior8395be52013-01-01 05:22:44 +0000238#ifndef PCI_DEVICE_ID_NX2_57840_VF
239#define PCI_DEVICE_ID_NX2_57840_VF CHIP_NUM_57840_VF
240#endif
Barak Witkowski7e8e02d2012-04-03 18:41:28 +0000241#ifndef PCI_DEVICE_ID_NX2_57811
242#define PCI_DEVICE_ID_NX2_57811 CHIP_NUM_57811
243#endif
244#ifndef PCI_DEVICE_ID_NX2_57811_MF
245#define PCI_DEVICE_ID_NX2_57811_MF CHIP_NUM_57811_MF
246#endif
Ariel Elior8395be52013-01-01 05:22:44 +0000247#ifndef PCI_DEVICE_ID_NX2_57811_VF
248#define PCI_DEVICE_ID_NX2_57811_VF CHIP_NUM_57811_VF
249#endif
250
Benoit Taine9baa3c32014-08-08 15:56:03 +0200251static const struct pci_device_id bnx2x_pci_tbl[] = {
Eilon Greensteine4ed7112009-08-12 08:24:10 +0000252 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57710), BCM57710 },
253 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57711), BCM57711 },
254 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57711E), BCM57711E },
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000255 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57712), BCM57712 },
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300256 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57712_MF), BCM57712_MF },
Ariel Elior8395be52013-01-01 05:22:44 +0000257 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57712_VF), BCM57712_VF },
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300258 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57800), BCM57800 },
259 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57800_MF), BCM57800_MF },
Ariel Elior8395be52013-01-01 05:22:44 +0000260 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57800_VF), BCM57800_VF },
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300261 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57810), BCM57810 },
262 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57810_MF), BCM57810_MF },
Yuval Mintzc3def942012-07-23 10:25:43 +0300263 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57840_O), BCM57840_O },
264 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57840_4_10), BCM57840_4_10 },
265 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57840_2_20), BCM57840_2_20 },
Ariel Elior8395be52013-01-01 05:22:44 +0000266 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57810_VF), BCM57810_VF },
Yuval Mintzc3def942012-07-23 10:25:43 +0300267 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57840_MFO), BCM57840_MFO },
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300268 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57840_MF), BCM57840_MF },
Ariel Elior8395be52013-01-01 05:22:44 +0000269 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57840_VF), BCM57840_VF },
Barak Witkowski7e8e02d2012-04-03 18:41:28 +0000270 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57811), BCM57811 },
271 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57811_MF), BCM57811_MF },
Ariel Elior8395be52013-01-01 05:22:44 +0000272 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57811_VF), BCM57811_VF },
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200273 { 0 }
274};
275
276MODULE_DEVICE_TABLE(pci, bnx2x_pci_tbl);
277
Yuval Mintz452427b2012-03-26 20:47:07 +0000278/* Global resources for unloading a previously loaded device */
279#define BNX2X_PREV_WAIT_NEEDED 1
280static DEFINE_SEMAPHORE(bnx2x_prev_sem);
281static LIST_HEAD(bnx2x_prev_list);
stephen hemmingera8f47eb2014-01-09 22:20:11 -0800282
283/* Forward declaration */
284static struct cnic_eth_dev *bnx2x_cnic_probe(struct net_device *dev);
285static u32 bnx2x_rx_ustorm_prods_offset(struct bnx2x_fastpath *fp);
286static int bnx2x_set_storm_rx_mode(struct bnx2x *bp);
287
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200288/****************************************************************************
289* General service functions
290****************************************************************************/
291
Michal Kalderoneeed0182014-08-17 16:47:44 +0300292static int bnx2x_hwtstamp_ioctl(struct bnx2x *bp, struct ifreq *ifr);
293
Eric Dumazet1191cb82012-04-27 21:39:21 +0000294static void __storm_memset_dma_mapping(struct bnx2x *bp,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300295 u32 addr, dma_addr_t mapping)
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000296{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300297 REG_WR(bp, addr, U64_LO(mapping));
298 REG_WR(bp, addr + 4, U64_HI(mapping));
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000299}
300
Eric Dumazet1191cb82012-04-27 21:39:21 +0000301static void storm_memset_spq_addr(struct bnx2x *bp,
302 dma_addr_t mapping, u16 abs_fid)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300303{
304 u32 addr = XSEM_REG_FAST_MEMORY +
305 XSTORM_SPQ_PAGE_BASE_OFFSET(abs_fid);
306
307 __storm_memset_dma_mapping(bp, addr, mapping);
308}
309
Eric Dumazet1191cb82012-04-27 21:39:21 +0000310static void storm_memset_vf_to_pf(struct bnx2x *bp, u16 abs_fid,
311 u16 pf_id)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300312{
313 REG_WR8(bp, BAR_XSTRORM_INTMEM + XSTORM_VF_TO_PF_OFFSET(abs_fid),
314 pf_id);
315 REG_WR8(bp, BAR_CSTRORM_INTMEM + CSTORM_VF_TO_PF_OFFSET(abs_fid),
316 pf_id);
317 REG_WR8(bp, BAR_TSTRORM_INTMEM + TSTORM_VF_TO_PF_OFFSET(abs_fid),
318 pf_id);
319 REG_WR8(bp, BAR_USTRORM_INTMEM + USTORM_VF_TO_PF_OFFSET(abs_fid),
320 pf_id);
321}
322
Eric Dumazet1191cb82012-04-27 21:39:21 +0000323static void storm_memset_func_en(struct bnx2x *bp, u16 abs_fid,
324 u8 enable)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300325{
326 REG_WR8(bp, BAR_XSTRORM_INTMEM + XSTORM_FUNC_EN_OFFSET(abs_fid),
327 enable);
328 REG_WR8(bp, BAR_CSTRORM_INTMEM + CSTORM_FUNC_EN_OFFSET(abs_fid),
329 enable);
330 REG_WR8(bp, BAR_TSTRORM_INTMEM + TSTORM_FUNC_EN_OFFSET(abs_fid),
331 enable);
332 REG_WR8(bp, BAR_USTRORM_INTMEM + USTORM_FUNC_EN_OFFSET(abs_fid),
333 enable);
334}
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000335
Eric Dumazet1191cb82012-04-27 21:39:21 +0000336static void storm_memset_eq_data(struct bnx2x *bp,
337 struct event_ring_data *eq_data,
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000338 u16 pfid)
339{
340 size_t size = sizeof(struct event_ring_data);
341
342 u32 addr = BAR_CSTRORM_INTMEM + CSTORM_EVENT_RING_DATA_OFFSET(pfid);
343
344 __storm_memset_struct(bp, addr, size, (u32 *)eq_data);
345}
346
Eric Dumazet1191cb82012-04-27 21:39:21 +0000347static void storm_memset_eq_prod(struct bnx2x *bp, u16 eq_prod,
348 u16 pfid)
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000349{
350 u32 addr = BAR_CSTRORM_INTMEM + CSTORM_EVENT_RING_PROD_OFFSET(pfid);
351 REG_WR16(bp, addr, eq_prod);
352}
353
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200354/* used only at init
355 * locking is done by mcp
356 */
stephen hemminger8d962862010-10-21 07:50:56 +0000357static void bnx2x_reg_wr_ind(struct bnx2x *bp, u32 addr, u32 val)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200358{
359 pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS, addr);
360 pci_write_config_dword(bp->pdev, PCICFG_GRC_DATA, val);
361 pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS,
362 PCICFG_VENDOR_ID_OFFSET);
363}
364
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200365static u32 bnx2x_reg_rd_ind(struct bnx2x *bp, u32 addr)
366{
367 u32 val;
368
369 pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS, addr);
370 pci_read_config_dword(bp->pdev, PCICFG_GRC_DATA, &val);
371 pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS,
372 PCICFG_VENDOR_ID_OFFSET);
373
374 return val;
375}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200376
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000377#define DMAE_DP_SRC_GRC "grc src_addr [%08x]"
378#define DMAE_DP_SRC_PCI "pci src_addr [%x:%08x]"
379#define DMAE_DP_DST_GRC "grc dst_addr [%08x]"
380#define DMAE_DP_DST_PCI "pci dst_addr [%x:%08x]"
381#define DMAE_DP_DST_NONE "dst_addr [none]"
382
Yuval Mintz6bf07b82013-06-02 00:06:20 +0000383static void bnx2x_dp_dmae(struct bnx2x *bp,
384 struct dmae_command *dmae, int msglvl)
Ariel Eliorfd1fc792013-01-01 05:22:33 +0000385{
386 u32 src_type = dmae->opcode & DMAE_COMMAND_SRC;
Yuval Mintz6bf07b82013-06-02 00:06:20 +0000387 int i;
Ariel Eliorfd1fc792013-01-01 05:22:33 +0000388
389 switch (dmae->opcode & DMAE_COMMAND_DST) {
390 case DMAE_CMD_DST_PCI:
391 if (src_type == DMAE_CMD_SRC_PCI)
392 DP(msglvl, "DMAE: opcode 0x%08x\n"
393 "src [%x:%08x], len [%d*4], dst [%x:%08x]\n"
394 "comp_addr [%x:%08x], comp_val 0x%08x\n",
395 dmae->opcode, dmae->src_addr_hi, dmae->src_addr_lo,
396 dmae->len, dmae->dst_addr_hi, dmae->dst_addr_lo,
397 dmae->comp_addr_hi, dmae->comp_addr_lo,
398 dmae->comp_val);
399 else
400 DP(msglvl, "DMAE: opcode 0x%08x\n"
401 "src [%08x], len [%d*4], dst [%x:%08x]\n"
402 "comp_addr [%x:%08x], comp_val 0x%08x\n",
403 dmae->opcode, dmae->src_addr_lo >> 2,
404 dmae->len, dmae->dst_addr_hi, dmae->dst_addr_lo,
405 dmae->comp_addr_hi, dmae->comp_addr_lo,
406 dmae->comp_val);
407 break;
408 case DMAE_CMD_DST_GRC:
409 if (src_type == DMAE_CMD_SRC_PCI)
410 DP(msglvl, "DMAE: opcode 0x%08x\n"
411 "src [%x:%08x], len [%d*4], dst_addr [%08x]\n"
412 "comp_addr [%x:%08x], comp_val 0x%08x\n",
413 dmae->opcode, dmae->src_addr_hi, dmae->src_addr_lo,
414 dmae->len, dmae->dst_addr_lo >> 2,
415 dmae->comp_addr_hi, dmae->comp_addr_lo,
416 dmae->comp_val);
417 else
418 DP(msglvl, "DMAE: opcode 0x%08x\n"
419 "src [%08x], len [%d*4], dst [%08x]\n"
420 "comp_addr [%x:%08x], comp_val 0x%08x\n",
421 dmae->opcode, dmae->src_addr_lo >> 2,
422 dmae->len, dmae->dst_addr_lo >> 2,
423 dmae->comp_addr_hi, dmae->comp_addr_lo,
424 dmae->comp_val);
425 break;
426 default:
427 if (src_type == DMAE_CMD_SRC_PCI)
428 DP(msglvl, "DMAE: opcode 0x%08x\n"
429 "src_addr [%x:%08x] len [%d * 4] dst_addr [none]\n"
430 "comp_addr [%x:%08x] comp_val 0x%08x\n",
431 dmae->opcode, dmae->src_addr_hi, dmae->src_addr_lo,
432 dmae->len, dmae->comp_addr_hi, dmae->comp_addr_lo,
433 dmae->comp_val);
434 else
435 DP(msglvl, "DMAE: opcode 0x%08x\n"
436 "src_addr [%08x] len [%d * 4] dst_addr [none]\n"
437 "comp_addr [%x:%08x] comp_val 0x%08x\n",
438 dmae->opcode, dmae->src_addr_lo >> 2,
439 dmae->len, dmae->comp_addr_hi, dmae->comp_addr_lo,
440 dmae->comp_val);
441 break;
442 }
Yuval Mintz6bf07b82013-06-02 00:06:20 +0000443
444 for (i = 0; i < (sizeof(struct dmae_command)/4); i++)
445 DP(msglvl, "DMAE RAW [%02d]: 0x%08x\n",
446 i, *(((u32 *)dmae) + i));
Ariel Eliorfd1fc792013-01-01 05:22:33 +0000447}
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000448
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200449/* copy command into DMAE command memory and set DMAE command go */
Dmitry Kravkov6c719d02010-07-27 12:36:15 +0000450void bnx2x_post_dmae(struct bnx2x *bp, struct dmae_command *dmae, int idx)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200451{
452 u32 cmd_offset;
453 int i;
454
455 cmd_offset = (DMAE_REG_CMD_MEM + sizeof(struct dmae_command) * idx);
456 for (i = 0; i < (sizeof(struct dmae_command)/4); i++) {
457 REG_WR(bp, cmd_offset + i*4, *(((u32 *)dmae) + i));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200458 }
459 REG_WR(bp, dmae_reg_go_c[idx], 1);
460}
461
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000462u32 bnx2x_dmae_opcode_add_comp(u32 opcode, u8 comp_type)
463{
464 return opcode | ((comp_type << DMAE_COMMAND_C_DST_SHIFT) |
465 DMAE_CMD_C_ENABLE);
466}
467
468u32 bnx2x_dmae_opcode_clr_src_reset(u32 opcode)
469{
470 return opcode & ~DMAE_CMD_SRC_RESET;
471}
472
473u32 bnx2x_dmae_opcode(struct bnx2x *bp, u8 src_type, u8 dst_type,
474 bool with_comp, u8 comp_type)
475{
476 u32 opcode = 0;
477
478 opcode |= ((src_type << DMAE_COMMAND_SRC_SHIFT) |
479 (dst_type << DMAE_COMMAND_DST_SHIFT));
480
481 opcode |= (DMAE_CMD_SRC_RESET | DMAE_CMD_DST_RESET);
482
483 opcode |= (BP_PORT(bp) ? DMAE_CMD_PORT_1 : DMAE_CMD_PORT_0);
David S. Miller8decf862011-09-22 03:23:13 -0400484 opcode |= ((BP_VN(bp) << DMAE_CMD_E1HVN_SHIFT) |
485 (BP_VN(bp) << DMAE_COMMAND_DST_VN_SHIFT));
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000486 opcode |= (DMAE_COM_SET_ERR << DMAE_COMMAND_ERR_POLICY_SHIFT);
487
488#ifdef __BIG_ENDIAN
489 opcode |= DMAE_CMD_ENDIANITY_B_DW_SWAP;
490#else
491 opcode |= DMAE_CMD_ENDIANITY_DW_SWAP;
492#endif
493 if (with_comp)
494 opcode = bnx2x_dmae_opcode_add_comp(opcode, comp_type);
495 return opcode;
496}
497
Ariel Eliorfd1fc792013-01-01 05:22:33 +0000498void bnx2x_prep_dmae_with_comp(struct bnx2x *bp,
stephen hemminger8d962862010-10-21 07:50:56 +0000499 struct dmae_command *dmae,
500 u8 src_type, u8 dst_type)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000501{
502 memset(dmae, 0, sizeof(struct dmae_command));
503
504 /* set the opcode */
505 dmae->opcode = bnx2x_dmae_opcode(bp, src_type, dst_type,
506 true, DMAE_COMP_PCI);
507
508 /* fill in the completion parameters */
509 dmae->comp_addr_lo = U64_LO(bnx2x_sp_mapping(bp, wb_comp));
510 dmae->comp_addr_hi = U64_HI(bnx2x_sp_mapping(bp, wb_comp));
511 dmae->comp_val = DMAE_COMP_VAL;
512}
513
Ariel Eliorfd1fc792013-01-01 05:22:33 +0000514/* issue a dmae command over the init-channel and wait for completion */
Ariel Elior32316a42013-10-20 16:51:32 +0200515int bnx2x_issue_dmae_with_comp(struct bnx2x *bp, struct dmae_command *dmae,
516 u32 *comp)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000517{
Dmitry Kravkov5e374b52011-05-22 10:09:19 +0000518 int cnt = CHIP_REV_IS_SLOW(bp) ? (400000) : 4000;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000519 int rc = 0;
520
Yuval Mintz6bf07b82013-06-02 00:06:20 +0000521 bnx2x_dp_dmae(bp, dmae, BNX2X_MSG_DMAE);
522
523 /* Lock the dmae channel. Disable BHs to prevent a dead-lock
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300524 * as long as this code is called both from syscall context and
525 * from ndo_set_rx_mode() flow that may be called from BH.
526 */
Michal Kalderoneeed0182014-08-17 16:47:44 +0300527
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -0800528 spin_lock_bh(&bp->dmae_lock);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000529
530 /* reset completion */
Ariel Elior32316a42013-10-20 16:51:32 +0200531 *comp = 0;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000532
533 /* post the command on the channel used for initializations */
534 bnx2x_post_dmae(bp, dmae, INIT_DMAE_C(bp));
535
536 /* wait for completion */
537 udelay(5);
Ariel Elior32316a42013-10-20 16:51:32 +0200538 while ((*comp & ~DMAE_PCI_ERR_FLAG) != DMAE_COMP_VAL) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000539
Ariel Elior95c6c6162012-01-26 06:01:52 +0000540 if (!cnt ||
541 (bp->recovery_state != BNX2X_RECOVERY_DONE &&
542 bp->recovery_state != BNX2X_RECOVERY_NIC_LOADING)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000543 BNX2X_ERR("DMAE timeout!\n");
544 rc = DMAE_TIMEOUT;
545 goto unlock;
546 }
547 cnt--;
548 udelay(50);
549 }
Ariel Elior32316a42013-10-20 16:51:32 +0200550 if (*comp & DMAE_PCI_ERR_FLAG) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000551 BNX2X_ERR("DMAE PCI error!\n");
552 rc = DMAE_PCI_ERROR;
553 }
554
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000555unlock:
Michal Kalderoneeed0182014-08-17 16:47:44 +0300556
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -0800557 spin_unlock_bh(&bp->dmae_lock);
Michal Kalderoneeed0182014-08-17 16:47:44 +0300558
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000559 return rc;
560}
561
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700562void bnx2x_write_dmae(struct bnx2x *bp, dma_addr_t dma_addr, u32 dst_addr,
563 u32 len32)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200564{
Yuval Mintz6bf07b82013-06-02 00:06:20 +0000565 int rc;
Eilon Greenstein5ff7b6d2009-08-12 08:23:44 +0000566 struct dmae_command dmae;
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700567
568 if (!bp->dmae_ready) {
569 u32 *data = bnx2x_sp(bp, wb_data[0]);
570
Ariel Elior127a4252012-01-26 06:01:46 +0000571 if (CHIP_IS_E1(bp))
572 bnx2x_init_ind_wr(bp, dst_addr, data, len32);
573 else
574 bnx2x_init_str_wr(bp, dst_addr, data, len32);
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700575 return;
576 }
577
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000578 /* set opcode and fixed command fields */
579 bnx2x_prep_dmae_with_comp(bp, &dmae, DMAE_SRC_PCI, DMAE_DST_GRC);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200580
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000581 /* fill in addresses and len */
Eilon Greenstein5ff7b6d2009-08-12 08:23:44 +0000582 dmae.src_addr_lo = U64_LO(dma_addr);
583 dmae.src_addr_hi = U64_HI(dma_addr);
584 dmae.dst_addr_lo = dst_addr >> 2;
585 dmae.dst_addr_hi = 0;
586 dmae.len = len32;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200587
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000588 /* issue the command and wait for completion */
Ariel Elior32316a42013-10-20 16:51:32 +0200589 rc = bnx2x_issue_dmae_with_comp(bp, &dmae, bnx2x_sp(bp, wb_comp));
Yuval Mintz6bf07b82013-06-02 00:06:20 +0000590 if (rc) {
591 BNX2X_ERR("DMAE returned failure %d\n", rc);
Dmitry Kravkov9dcd9ac2013-11-17 08:59:27 +0200592#ifdef BNX2X_STOP_ON_ERROR
Yuval Mintz6bf07b82013-06-02 00:06:20 +0000593 bnx2x_panic();
Dmitry Kravkov9dcd9ac2013-11-17 08:59:27 +0200594#endif
Yuval Mintz6bf07b82013-06-02 00:06:20 +0000595 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200596}
597
Yaniv Rosnerc18487e2008-06-23 20:27:52 -0700598void bnx2x_read_dmae(struct bnx2x *bp, u32 src_addr, u32 len32)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200599{
Yuval Mintz6bf07b82013-06-02 00:06:20 +0000600 int rc;
Eilon Greenstein5ff7b6d2009-08-12 08:23:44 +0000601 struct dmae_command dmae;
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700602
603 if (!bp->dmae_ready) {
604 u32 *data = bnx2x_sp(bp, wb_data[0]);
605 int i;
606
Merav Sicron51c1a582012-03-18 10:33:38 +0000607 if (CHIP_IS_E1(bp))
Ariel Elior127a4252012-01-26 06:01:46 +0000608 for (i = 0; i < len32; i++)
609 data[i] = bnx2x_reg_rd_ind(bp, src_addr + i*4);
Merav Sicron51c1a582012-03-18 10:33:38 +0000610 else
Ariel Elior127a4252012-01-26 06:01:46 +0000611 for (i = 0; i < len32; i++)
612 data[i] = REG_RD(bp, src_addr + i*4);
613
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700614 return;
615 }
616
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000617 /* set opcode and fixed command fields */
618 bnx2x_prep_dmae_with_comp(bp, &dmae, DMAE_SRC_GRC, DMAE_DST_PCI);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200619
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000620 /* fill in addresses and len */
Eilon Greenstein5ff7b6d2009-08-12 08:23:44 +0000621 dmae.src_addr_lo = src_addr >> 2;
622 dmae.src_addr_hi = 0;
623 dmae.dst_addr_lo = U64_LO(bnx2x_sp_mapping(bp, wb_data));
624 dmae.dst_addr_hi = U64_HI(bnx2x_sp_mapping(bp, wb_data));
625 dmae.len = len32;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200626
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000627 /* issue the command and wait for completion */
Ariel Elior32316a42013-10-20 16:51:32 +0200628 rc = bnx2x_issue_dmae_with_comp(bp, &dmae, bnx2x_sp(bp, wb_comp));
Yuval Mintz6bf07b82013-06-02 00:06:20 +0000629 if (rc) {
630 BNX2X_ERR("DMAE returned failure %d\n", rc);
Dmitry Kravkov9dcd9ac2013-11-17 08:59:27 +0200631#ifdef BNX2X_STOP_ON_ERROR
Yuval Mintz6bf07b82013-06-02 00:06:20 +0000632 bnx2x_panic();
Dmitry Kravkov9dcd9ac2013-11-17 08:59:27 +0200633#endif
Yuval Mintzc957d092013-06-25 08:50:11 +0300634 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200635}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200636
stephen hemminger8d962862010-10-21 07:50:56 +0000637static void bnx2x_write_dmae_phys_len(struct bnx2x *bp, dma_addr_t phys_addr,
638 u32 addr, u32 len)
Eilon Greenstein573f2032009-08-12 08:24:14 +0000639{
Vladislav Zolotarov02e3c6c2010-04-19 01:13:33 +0000640 int dmae_wr_max = DMAE_LEN32_WR_MAX(bp);
Eilon Greenstein573f2032009-08-12 08:24:14 +0000641 int offset = 0;
642
Vladislav Zolotarov02e3c6c2010-04-19 01:13:33 +0000643 while (len > dmae_wr_max) {
Eilon Greenstein573f2032009-08-12 08:24:14 +0000644 bnx2x_write_dmae(bp, phys_addr + offset,
Vladislav Zolotarov02e3c6c2010-04-19 01:13:33 +0000645 addr + offset, dmae_wr_max);
646 offset += dmae_wr_max * 4;
647 len -= dmae_wr_max;
Eilon Greenstein573f2032009-08-12 08:24:14 +0000648 }
649
650 bnx2x_write_dmae(bp, phys_addr + offset, addr + offset, len);
651}
652
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200653static int bnx2x_mc_assert(struct bnx2x *bp)
654{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200655 char last_idx;
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700656 int i, rc = 0;
657 u32 row0, row1, row2, row3;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200658
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700659 /* XSTORM */
660 last_idx = REG_RD8(bp, BAR_XSTRORM_INTMEM +
661 XSTORM_ASSERT_LIST_INDEX_OFFSET);
662 if (last_idx)
663 BNX2X_ERR("XSTORM_ASSERT_LIST_INDEX 0x%x\n", last_idx);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200664
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700665 /* print the asserts */
666 for (i = 0; i < STROM_ASSERT_ARRAY_SIZE; i++) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200667
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700668 row0 = REG_RD(bp, BAR_XSTRORM_INTMEM +
669 XSTORM_ASSERT_LIST_OFFSET(i));
670 row1 = REG_RD(bp, BAR_XSTRORM_INTMEM +
671 XSTORM_ASSERT_LIST_OFFSET(i) + 4);
672 row2 = REG_RD(bp, BAR_XSTRORM_INTMEM +
673 XSTORM_ASSERT_LIST_OFFSET(i) + 8);
674 row3 = REG_RD(bp, BAR_XSTRORM_INTMEM +
675 XSTORM_ASSERT_LIST_OFFSET(i) + 12);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200676
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700677 if (row0 != COMMON_ASM_INVALID_ASSERT_OPCODE) {
Merav Sicron51c1a582012-03-18 10:33:38 +0000678 BNX2X_ERR("XSTORM_ASSERT_INDEX 0x%x = 0x%08x 0x%08x 0x%08x 0x%08x\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700679 i, row3, row2, row1, row0);
680 rc++;
681 } else {
682 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200683 }
684 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700685
686 /* TSTORM */
687 last_idx = REG_RD8(bp, BAR_TSTRORM_INTMEM +
688 TSTORM_ASSERT_LIST_INDEX_OFFSET);
689 if (last_idx)
690 BNX2X_ERR("TSTORM_ASSERT_LIST_INDEX 0x%x\n", last_idx);
691
692 /* print the asserts */
693 for (i = 0; i < STROM_ASSERT_ARRAY_SIZE; i++) {
694
695 row0 = REG_RD(bp, BAR_TSTRORM_INTMEM +
696 TSTORM_ASSERT_LIST_OFFSET(i));
697 row1 = REG_RD(bp, BAR_TSTRORM_INTMEM +
698 TSTORM_ASSERT_LIST_OFFSET(i) + 4);
699 row2 = REG_RD(bp, BAR_TSTRORM_INTMEM +
700 TSTORM_ASSERT_LIST_OFFSET(i) + 8);
701 row3 = REG_RD(bp, BAR_TSTRORM_INTMEM +
702 TSTORM_ASSERT_LIST_OFFSET(i) + 12);
703
704 if (row0 != COMMON_ASM_INVALID_ASSERT_OPCODE) {
Merav Sicron51c1a582012-03-18 10:33:38 +0000705 BNX2X_ERR("TSTORM_ASSERT_INDEX 0x%x = 0x%08x 0x%08x 0x%08x 0x%08x\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700706 i, row3, row2, row1, row0);
707 rc++;
708 } else {
709 break;
710 }
711 }
712
713 /* CSTORM */
714 last_idx = REG_RD8(bp, BAR_CSTRORM_INTMEM +
715 CSTORM_ASSERT_LIST_INDEX_OFFSET);
716 if (last_idx)
717 BNX2X_ERR("CSTORM_ASSERT_LIST_INDEX 0x%x\n", last_idx);
718
719 /* print the asserts */
720 for (i = 0; i < STROM_ASSERT_ARRAY_SIZE; i++) {
721
722 row0 = REG_RD(bp, BAR_CSTRORM_INTMEM +
723 CSTORM_ASSERT_LIST_OFFSET(i));
724 row1 = REG_RD(bp, BAR_CSTRORM_INTMEM +
725 CSTORM_ASSERT_LIST_OFFSET(i) + 4);
726 row2 = REG_RD(bp, BAR_CSTRORM_INTMEM +
727 CSTORM_ASSERT_LIST_OFFSET(i) + 8);
728 row3 = REG_RD(bp, BAR_CSTRORM_INTMEM +
729 CSTORM_ASSERT_LIST_OFFSET(i) + 12);
730
731 if (row0 != COMMON_ASM_INVALID_ASSERT_OPCODE) {
Merav Sicron51c1a582012-03-18 10:33:38 +0000732 BNX2X_ERR("CSTORM_ASSERT_INDEX 0x%x = 0x%08x 0x%08x 0x%08x 0x%08x\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700733 i, row3, row2, row1, row0);
734 rc++;
735 } else {
736 break;
737 }
738 }
739
740 /* USTORM */
741 last_idx = REG_RD8(bp, BAR_USTRORM_INTMEM +
742 USTORM_ASSERT_LIST_INDEX_OFFSET);
743 if (last_idx)
744 BNX2X_ERR("USTORM_ASSERT_LIST_INDEX 0x%x\n", last_idx);
745
746 /* print the asserts */
747 for (i = 0; i < STROM_ASSERT_ARRAY_SIZE; i++) {
748
749 row0 = REG_RD(bp, BAR_USTRORM_INTMEM +
750 USTORM_ASSERT_LIST_OFFSET(i));
751 row1 = REG_RD(bp, BAR_USTRORM_INTMEM +
752 USTORM_ASSERT_LIST_OFFSET(i) + 4);
753 row2 = REG_RD(bp, BAR_USTRORM_INTMEM +
754 USTORM_ASSERT_LIST_OFFSET(i) + 8);
755 row3 = REG_RD(bp, BAR_USTRORM_INTMEM +
756 USTORM_ASSERT_LIST_OFFSET(i) + 12);
757
758 if (row0 != COMMON_ASM_INVALID_ASSERT_OPCODE) {
Merav Sicron51c1a582012-03-18 10:33:38 +0000759 BNX2X_ERR("USTORM_ASSERT_INDEX 0x%x = 0x%08x 0x%08x 0x%08x 0x%08x\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700760 i, row3, row2, row1, row0);
761 rc++;
762 } else {
763 break;
764 }
765 }
766
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200767 return rc;
768}
Eliezer Tamirc14423f2008-02-28 11:49:42 -0800769
Yuval Mintz1a6974b2013-10-20 16:51:27 +0200770#define MCPR_TRACE_BUFFER_SIZE (0x800)
771#define SCRATCH_BUFFER_SIZE(bp) \
772 (CHIP_IS_E1(bp) ? 0x10000 : (CHIP_IS_E1H(bp) ? 0x20000 : 0x28000))
773
Dmitry Kravkov7a25cc72011-06-14 01:33:25 +0000774void bnx2x_fw_dump_lvl(struct bnx2x *bp, const char *lvl)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200775{
Dmitry Kravkov7a25cc72011-06-14 01:33:25 +0000776 u32 addr, val;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200777 u32 mark, offset;
Eilon Greenstein4781bfa2009-02-12 08:38:17 +0000778 __be32 data[9];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200779 int word;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000780 u32 trace_shmem_base;
Vladislav Zolotarov2145a922010-04-19 01:13:49 +0000781 if (BP_NOMCP(bp)) {
782 BNX2X_ERR("NO MCP - can not dump\n");
783 return;
784 }
Dmitry Kravkov7a25cc72011-06-14 01:33:25 +0000785 netdev_printk(lvl, bp->dev, "bc %d.%d.%d\n",
786 (bp->common.bc_ver & 0xff0000) >> 16,
787 (bp->common.bc_ver & 0xff00) >> 8,
788 (bp->common.bc_ver & 0xff));
789
790 val = REG_RD(bp, MCP_REG_MCPR_CPU_PROGRAM_COUNTER);
791 if (val == REG_RD(bp, MCP_REG_MCPR_CPU_PROGRAM_COUNTER))
Merav Sicron51c1a582012-03-18 10:33:38 +0000792 BNX2X_ERR("%s" "MCP PC at 0x%x\n", lvl, val);
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000793
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000794 if (BP_PATH(bp) == 0)
795 trace_shmem_base = bp->common.shmem_base;
796 else
797 trace_shmem_base = SHMEM2_RD(bp, other_shmem_base_addr);
Yuval Mintz1a6974b2013-10-20 16:51:27 +0200798
799 /* sanity */
800 if (trace_shmem_base < MCPR_SCRATCH_BASE(bp) + MCPR_TRACE_BUFFER_SIZE ||
801 trace_shmem_base >= MCPR_SCRATCH_BASE(bp) +
802 SCRATCH_BUFFER_SIZE(bp)) {
803 BNX2X_ERR("Unable to dump trace buffer (mark %x)\n",
804 trace_shmem_base);
805 return;
806 }
807
808 addr = trace_shmem_base - MCPR_TRACE_BUFFER_SIZE;
Dmitry Kravkovde128802012-03-18 10:33:45 +0000809
810 /* validate TRCB signature */
811 mark = REG_RD(bp, addr);
812 if (mark != MFW_TRACE_SIGNATURE) {
813 BNX2X_ERR("Trace buffer signature is missing.");
814 return ;
815 }
816
817 /* read cyclic buffer pointer */
818 addr += 4;
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000819 mark = REG_RD(bp, addr);
Yuval Mintz1a6974b2013-10-20 16:51:27 +0200820 mark = MCPR_SCRATCH_BASE(bp) + ((mark + 0x3) & ~0x3) - 0x08000000;
821 if (mark >= trace_shmem_base || mark < addr + 4) {
822 BNX2X_ERR("Mark doesn't fall inside Trace Buffer\n");
823 return;
824 }
Dmitry Kravkov7a25cc72011-06-14 01:33:25 +0000825 printk("%s" "begin fw dump (mark 0x%x)\n", lvl, mark);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200826
Dmitry Kravkov7a25cc72011-06-14 01:33:25 +0000827 printk("%s", lvl);
Yuval Mintz2de67432013-01-23 03:21:43 +0000828
829 /* dump buffer after the mark */
Yuval Mintz1a6974b2013-10-20 16:51:27 +0200830 for (offset = mark; offset < trace_shmem_base; offset += 0x8*4) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200831 for (word = 0; word < 8; word++)
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000832 data[word] = htonl(REG_RD(bp, offset + 4*word));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200833 data[8] = 0x0;
Joe Perches7995c642010-02-17 15:01:52 +0000834 pr_cont("%s", (char *)data);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200835 }
Yuval Mintz2de67432013-01-23 03:21:43 +0000836
837 /* dump buffer before the mark */
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000838 for (offset = addr + 4; offset <= mark; offset += 0x8*4) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200839 for (word = 0; word < 8; word++)
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000840 data[word] = htonl(REG_RD(bp, offset + 4*word));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200841 data[8] = 0x0;
Joe Perches7995c642010-02-17 15:01:52 +0000842 pr_cont("%s", (char *)data);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200843 }
Dmitry Kravkov7a25cc72011-06-14 01:33:25 +0000844 printk("%s" "end of fw dump\n", lvl);
845}
846
Eric Dumazet1191cb82012-04-27 21:39:21 +0000847static void bnx2x_fw_dump(struct bnx2x *bp)
Dmitry Kravkov7a25cc72011-06-14 01:33:25 +0000848{
849 bnx2x_fw_dump_lvl(bp, KERN_ERR);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200850}
851
Yuval Mintz823e1d92013-01-14 05:11:47 +0000852static void bnx2x_hc_int_disable(struct bnx2x *bp)
853{
854 int port = BP_PORT(bp);
855 u32 addr = port ? HC_REG_CONFIG_1 : HC_REG_CONFIG_0;
856 u32 val = REG_RD(bp, addr);
857
858 /* in E1 we must use only PCI configuration space to disable
Yuval Mintz16a5fd92013-06-02 00:06:18 +0000859 * MSI/MSIX capability
860 * It's forbidden to disable IGU_PF_CONF_MSI_MSIX_EN in HC block
Yuval Mintz823e1d92013-01-14 05:11:47 +0000861 */
862 if (CHIP_IS_E1(bp)) {
863 /* Since IGU_PF_CONF_MSI_MSIX_EN still always on
864 * Use mask register to prevent from HC sending interrupts
865 * after we exit the function
866 */
867 REG_WR(bp, HC_REG_INT_MASK + port*4, 0);
868
869 val &= ~(HC_CONFIG_0_REG_SINGLE_ISR_EN_0 |
870 HC_CONFIG_0_REG_INT_LINE_EN_0 |
871 HC_CONFIG_0_REG_ATTN_BIT_EN_0);
872 } else
873 val &= ~(HC_CONFIG_0_REG_SINGLE_ISR_EN_0 |
874 HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0 |
875 HC_CONFIG_0_REG_INT_LINE_EN_0 |
876 HC_CONFIG_0_REG_ATTN_BIT_EN_0);
877
878 DP(NETIF_MSG_IFDOWN,
879 "write %x to HC %d (addr 0x%x)\n",
880 val, port, addr);
881
882 /* flush all outstanding writes */
883 mmiowb();
884
885 REG_WR(bp, addr, val);
886 if (REG_RD(bp, addr) != val)
Yuval Mintz6bf07b82013-06-02 00:06:20 +0000887 BNX2X_ERR("BUG! Proper val not read from IGU!\n");
Yuval Mintz823e1d92013-01-14 05:11:47 +0000888}
889
890static void bnx2x_igu_int_disable(struct bnx2x *bp)
891{
892 u32 val = REG_RD(bp, IGU_REG_PF_CONFIGURATION);
893
894 val &= ~(IGU_PF_CONF_MSI_MSIX_EN |
895 IGU_PF_CONF_INT_LINE_EN |
896 IGU_PF_CONF_ATTN_BIT_EN);
897
898 DP(NETIF_MSG_IFDOWN, "write %x to IGU\n", val);
899
900 /* flush all outstanding writes */
901 mmiowb();
902
903 REG_WR(bp, IGU_REG_PF_CONFIGURATION, val);
904 if (REG_RD(bp, IGU_REG_PF_CONFIGURATION) != val)
Yuval Mintz6bf07b82013-06-02 00:06:20 +0000905 BNX2X_ERR("BUG! Proper val not read from IGU!\n");
Yuval Mintz823e1d92013-01-14 05:11:47 +0000906}
907
908static void bnx2x_int_disable(struct bnx2x *bp)
909{
910 if (bp->common.int_block == INT_BLOCK_HC)
911 bnx2x_hc_int_disable(bp);
912 else
913 bnx2x_igu_int_disable(bp);
914}
915
916void bnx2x_panic_dump(struct bnx2x *bp, bool disable_int)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200917{
918 int i;
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000919 u16 j;
920 struct hc_sp_status_block_data sp_sb_data;
921 int func = BP_FUNC(bp);
922#ifdef BNX2X_STOP_ON_ERROR
923 u16 start = 0, end = 0;
Ariel Elior6383c0b2011-07-14 08:31:57 +0000924 u8 cos;
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000925#endif
Yuval Mintz0155a272014-02-12 18:19:55 +0200926 if (IS_PF(bp) && disable_int)
Yuval Mintz823e1d92013-01-14 05:11:47 +0000927 bnx2x_int_disable(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200928
Yitchak Gertner66e855f2008-08-13 15:49:05 -0700929 bp->stats_state = STATS_STATE_DISABLED;
Ariel Elior7a752992012-01-26 06:01:53 +0000930 bp->eth_stats.unrecoverable_error++;
Yitchak Gertner66e855f2008-08-13 15:49:05 -0700931 DP(BNX2X_MSG_STATS, "stats_state - DISABLED\n");
932
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200933 BNX2X_ERR("begin crash dump -----------------\n");
934
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000935 /* Indices */
936 /* Common */
Yuval Mintz0155a272014-02-12 18:19:55 +0200937 if (IS_PF(bp)) {
938 struct host_sp_status_block *def_sb = bp->def_status_blk;
939 int data_size, cstorm_offset;
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000940
Yuval Mintz0155a272014-02-12 18:19:55 +0200941 BNX2X_ERR("def_idx(0x%x) def_att_idx(0x%x) attn_state(0x%x) spq_prod_idx(0x%x) next_stats_cnt(0x%x)\n",
942 bp->def_idx, bp->def_att_idx, bp->attn_state,
943 bp->spq_prod_idx, bp->stats_counter);
944 BNX2X_ERR("DSB: attn bits(0x%x) ack(0x%x) id(0x%x) idx(0x%x)\n",
945 def_sb->atten_status_block.attn_bits,
946 def_sb->atten_status_block.attn_bits_ack,
947 def_sb->atten_status_block.status_block_id,
948 def_sb->atten_status_block.attn_bits_index);
949 BNX2X_ERR(" def (");
950 for (i = 0; i < HC_SP_SB_MAX_INDICES; i++)
951 pr_cont("0x%x%s",
952 def_sb->sp_sb.index_values[i],
953 (i == HC_SP_SB_MAX_INDICES - 1) ? ") " : " ");
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000954
Yuval Mintz0155a272014-02-12 18:19:55 +0200955 data_size = sizeof(struct hc_sp_status_block_data) /
956 sizeof(u32);
957 cstorm_offset = CSTORM_SP_STATUS_BLOCK_DATA_OFFSET(func);
958 for (i = 0; i < data_size; i++)
959 *((u32 *)&sp_sb_data + i) =
960 REG_RD(bp, BAR_CSTRORM_INTMEM + cstorm_offset +
961 i * sizeof(u32));
962
963 pr_cont("igu_sb_id(0x%x) igu_seg_id(0x%x) pf_id(0x%x) vnic_id(0x%x) vf_id(0x%x) vf_valid (0x%x) state(0x%x)\n",
964 sp_sb_data.igu_sb_id,
965 sp_sb_data.igu_seg_id,
966 sp_sb_data.p_func.pf_id,
967 sp_sb_data.p_func.vnic_id,
968 sp_sb_data.p_func.vf_id,
969 sp_sb_data.p_func.vf_valid,
970 sp_sb_data.state);
971 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000972
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +0000973 for_each_eth_queue(bp, i) {
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000974 struct bnx2x_fastpath *fp = &bp->fp[i];
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000975 int loop;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000976 struct hc_status_block_data_e2 sb_data_e2;
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000977 struct hc_status_block_data_e1x sb_data_e1x;
978 struct hc_status_block_sm *hc_sm_p =
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300979 CHIP_IS_E1x(bp) ?
980 sb_data_e1x.common.state_machine :
981 sb_data_e2.common.state_machine;
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000982 struct hc_index_data *hc_index_p =
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300983 CHIP_IS_E1x(bp) ?
984 sb_data_e1x.index_data :
985 sb_data_e2.index_data;
Ariel Elior6383c0b2011-07-14 08:31:57 +0000986 u8 data_size, cos;
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000987 u32 *sb_data_p;
Ariel Elior6383c0b2011-07-14 08:31:57 +0000988 struct bnx2x_fp_txdata txdata;
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000989
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000990 /* Rx */
Merav Sicron51c1a582012-03-18 10:33:38 +0000991 BNX2X_ERR("fp%d: rx_bd_prod(0x%x) rx_bd_cons(0x%x) rx_comp_prod(0x%x) rx_comp_cons(0x%x) *rx_cons_sb(0x%x)\n",
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000992 i, fp->rx_bd_prod, fp->rx_bd_cons,
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000993 fp->rx_comp_prod,
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000994 fp->rx_comp_cons, le16_to_cpu(*fp->rx_cons_sb));
Merav Sicron51c1a582012-03-18 10:33:38 +0000995 BNX2X_ERR(" rx_sge_prod(0x%x) last_max_sge(0x%x) fp_hc_idx(0x%x)\n",
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000996 fp->rx_sge_prod, fp->last_max_sge,
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000997 le16_to_cpu(fp->fp_hc_idx));
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000998
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000999 /* Tx */
Ariel Elior6383c0b2011-07-14 08:31:57 +00001000 for_each_cos_in_tx_queue(fp, cos)
1001 {
Merav Sicron65565882012-06-19 07:48:26 +00001002 txdata = *fp->txdata_ptr[cos];
Merav Sicron51c1a582012-03-18 10:33:38 +00001003 BNX2X_ERR("fp%d: tx_pkt_prod(0x%x) tx_pkt_cons(0x%x) tx_bd_prod(0x%x) tx_bd_cons(0x%x) *tx_cons_sb(0x%x)\n",
Ariel Elior6383c0b2011-07-14 08:31:57 +00001004 i, txdata.tx_pkt_prod,
1005 txdata.tx_pkt_cons, txdata.tx_bd_prod,
1006 txdata.tx_bd_cons,
1007 le16_to_cpu(*txdata.tx_cons_sb));
1008 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001009
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001010 loop = CHIP_IS_E1x(bp) ?
1011 HC_SB_MAX_INDICES_E1X : HC_SB_MAX_INDICES_E2;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001012
1013 /* host sb data */
1014
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00001015 if (IS_FCOE_FP(fp))
1016 continue;
Merav Sicron55c11942012-11-07 00:45:48 +00001017
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001018 BNX2X_ERR(" run indexes (");
1019 for (j = 0; j < HC_SB_MAX_SM; j++)
1020 pr_cont("0x%x%s",
1021 fp->sb_running_index[j],
1022 (j == HC_SB_MAX_SM - 1) ? ")" : " ");
1023
1024 BNX2X_ERR(" indexes (");
1025 for (j = 0; j < loop; j++)
1026 pr_cont("0x%x%s",
1027 fp->sb_index_values[j],
1028 (j == loop - 1) ? ")" : " ");
Yuval Mintz0155a272014-02-12 18:19:55 +02001029
1030 /* VF cannot access FW refelection for status block */
1031 if (IS_VF(bp))
1032 continue;
1033
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001034 /* fw sb data */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001035 data_size = CHIP_IS_E1x(bp) ?
1036 sizeof(struct hc_status_block_data_e1x) :
1037 sizeof(struct hc_status_block_data_e2);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001038 data_size /= sizeof(u32);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001039 sb_data_p = CHIP_IS_E1x(bp) ?
1040 (u32 *)&sb_data_e1x :
1041 (u32 *)&sb_data_e2;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001042 /* copy sb data in here */
1043 for (j = 0; j < data_size; j++)
1044 *(sb_data_p + j) = REG_RD(bp, BAR_CSTRORM_INTMEM +
1045 CSTORM_STATUS_BLOCK_DATA_OFFSET(fp->fw_sb_id) +
1046 j * sizeof(u32));
1047
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001048 if (!CHIP_IS_E1x(bp)) {
Merav Sicron51c1a582012-03-18 10:33:38 +00001049 pr_cont("pf_id(0x%x) vf_id(0x%x) vf_valid(0x%x) vnic_id(0x%x) same_igu_sb_1b(0x%x) state(0x%x)\n",
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001050 sb_data_e2.common.p_func.pf_id,
1051 sb_data_e2.common.p_func.vf_id,
1052 sb_data_e2.common.p_func.vf_valid,
1053 sb_data_e2.common.p_func.vnic_id,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001054 sb_data_e2.common.same_igu_sb_1b,
1055 sb_data_e2.common.state);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001056 } else {
Merav Sicron51c1a582012-03-18 10:33:38 +00001057 pr_cont("pf_id(0x%x) vf_id(0x%x) vf_valid(0x%x) vnic_id(0x%x) same_igu_sb_1b(0x%x) state(0x%x)\n",
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001058 sb_data_e1x.common.p_func.pf_id,
1059 sb_data_e1x.common.p_func.vf_id,
1060 sb_data_e1x.common.p_func.vf_valid,
1061 sb_data_e1x.common.p_func.vnic_id,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001062 sb_data_e1x.common.same_igu_sb_1b,
1063 sb_data_e1x.common.state);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001064 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001065
1066 /* SB_SMs data */
1067 for (j = 0; j < HC_SB_MAX_SM; j++) {
Merav Sicron51c1a582012-03-18 10:33:38 +00001068 pr_cont("SM[%d] __flags (0x%x) igu_sb_id (0x%x) igu_seg_id(0x%x) time_to_expire (0x%x) timer_value(0x%x)\n",
1069 j, hc_sm_p[j].__flags,
1070 hc_sm_p[j].igu_sb_id,
1071 hc_sm_p[j].igu_seg_id,
1072 hc_sm_p[j].time_to_expire,
1073 hc_sm_p[j].timer_value);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001074 }
1075
Yuval Mintz16a5fd92013-06-02 00:06:18 +00001076 /* Indices data */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001077 for (j = 0; j < loop; j++) {
Merav Sicron51c1a582012-03-18 10:33:38 +00001078 pr_cont("INDEX[%d] flags (0x%x) timeout (0x%x)\n", j,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001079 hc_index_p[j].flags,
1080 hc_index_p[j].timeout);
1081 }
Eilon Greenstein8440d2b2009-02-12 08:38:22 +00001082 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001083
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001084#ifdef BNX2X_STOP_ON_ERROR
Yuval Mintz0155a272014-02-12 18:19:55 +02001085 if (IS_PF(bp)) {
1086 /* event queue */
1087 BNX2X_ERR("eq cons %x prod %x\n", bp->eq_cons, bp->eq_prod);
1088 for (i = 0; i < NUM_EQ_DESC; i++) {
1089 u32 *data = (u32 *)&bp->eq_ring[i].message.data;
Yuval Mintz04c46732013-01-23 03:21:46 +00001090
Yuval Mintz0155a272014-02-12 18:19:55 +02001091 BNX2X_ERR("event queue [%d]: header: opcode %d, error %d\n",
1092 i, bp->eq_ring[i].message.opcode,
1093 bp->eq_ring[i].message.error);
1094 BNX2X_ERR("data: %x %x %x\n",
1095 data[0], data[1], data[2]);
1096 }
Yuval Mintz04c46732013-01-23 03:21:46 +00001097 }
1098
Eilon Greenstein8440d2b2009-02-12 08:38:22 +00001099 /* Rings */
1100 /* Rx */
Merav Sicron55c11942012-11-07 00:45:48 +00001101 for_each_valid_rx_queue(bp, i) {
Eilon Greenstein8440d2b2009-02-12 08:38:22 +00001102 struct bnx2x_fastpath *fp = &bp->fp[i];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001103
1104 start = RX_BD(le16_to_cpu(*fp->rx_cons_sb) - 10);
1105 end = RX_BD(le16_to_cpu(*fp->rx_cons_sb) + 503);
Eilon Greenstein8440d2b2009-02-12 08:38:22 +00001106 for (j = start; j != end; j = RX_BD(j + 1)) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001107 u32 *rx_bd = (u32 *)&fp->rx_desc_ring[j];
1108 struct sw_rx_bd *sw_bd = &fp->rx_buf_ring[j];
1109
Eilon Greensteinc3eefaf2009-03-02 08:01:09 +00001110 BNX2X_ERR("fp%d: rx_bd[%x]=[%x:%x] sw_bd=[%p]\n",
Yuval Mintz44151ac2012-01-23 07:31:56 +00001111 i, j, rx_bd[1], rx_bd[0], sw_bd->data);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001112 }
1113
Eilon Greenstein3196a882008-08-13 15:58:49 -07001114 start = RX_SGE(fp->rx_sge_prod);
1115 end = RX_SGE(fp->last_max_sge);
Eilon Greenstein8440d2b2009-02-12 08:38:22 +00001116 for (j = start; j != end; j = RX_SGE(j + 1)) {
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001117 u32 *rx_sge = (u32 *)&fp->rx_sge_ring[j];
1118 struct sw_rx_page *sw_page = &fp->rx_page_ring[j];
1119
Eilon Greensteinc3eefaf2009-03-02 08:01:09 +00001120 BNX2X_ERR("fp%d: rx_sge[%x]=[%x:%x] sw_page=[%p]\n",
1121 i, j, rx_sge[1], rx_sge[0], sw_page->page);
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001122 }
1123
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001124 start = RCQ_BD(fp->rx_comp_cons - 10);
1125 end = RCQ_BD(fp->rx_comp_cons + 503);
Eilon Greenstein8440d2b2009-02-12 08:38:22 +00001126 for (j = start; j != end; j = RCQ_BD(j + 1)) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001127 u32 *cqe = (u32 *)&fp->rx_comp_ring[j];
1128
Eilon Greensteinc3eefaf2009-03-02 08:01:09 +00001129 BNX2X_ERR("fp%d: cqe[%x]=[%x:%x:%x:%x]\n",
1130 i, j, cqe[0], cqe[1], cqe[2], cqe[3]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001131 }
1132 }
1133
Eilon Greenstein8440d2b2009-02-12 08:38:22 +00001134 /* Tx */
Merav Sicron55c11942012-11-07 00:45:48 +00001135 for_each_valid_tx_queue(bp, i) {
Eilon Greenstein8440d2b2009-02-12 08:38:22 +00001136 struct bnx2x_fastpath *fp = &bp->fp[i];
Ariel Elior6383c0b2011-07-14 08:31:57 +00001137 for_each_cos_in_tx_queue(fp, cos) {
Merav Sicron65565882012-06-19 07:48:26 +00001138 struct bnx2x_fp_txdata *txdata = fp->txdata_ptr[cos];
Eilon Greenstein8440d2b2009-02-12 08:38:22 +00001139
Ariel Elior6383c0b2011-07-14 08:31:57 +00001140 start = TX_BD(le16_to_cpu(*txdata->tx_cons_sb) - 10);
1141 end = TX_BD(le16_to_cpu(*txdata->tx_cons_sb) + 245);
1142 for (j = start; j != end; j = TX_BD(j + 1)) {
1143 struct sw_tx_bd *sw_bd =
1144 &txdata->tx_buf_ring[j];
Eilon Greenstein8440d2b2009-02-12 08:38:22 +00001145
Merav Sicron51c1a582012-03-18 10:33:38 +00001146 BNX2X_ERR("fp%d: txdata %d, packet[%x]=[%p,%x]\n",
Ariel Elior6383c0b2011-07-14 08:31:57 +00001147 i, cos, j, sw_bd->skb,
1148 sw_bd->first_bd);
1149 }
Eilon Greenstein8440d2b2009-02-12 08:38:22 +00001150
Ariel Elior6383c0b2011-07-14 08:31:57 +00001151 start = TX_BD(txdata->tx_bd_cons - 10);
1152 end = TX_BD(txdata->tx_bd_cons + 254);
1153 for (j = start; j != end; j = TX_BD(j + 1)) {
1154 u32 *tx_bd = (u32 *)&txdata->tx_desc_ring[j];
Eilon Greenstein8440d2b2009-02-12 08:38:22 +00001155
Merav Sicron51c1a582012-03-18 10:33:38 +00001156 BNX2X_ERR("fp%d: txdata %d, tx_bd[%x]=[%x:%x:%x:%x]\n",
Ariel Elior6383c0b2011-07-14 08:31:57 +00001157 i, cos, j, tx_bd[0], tx_bd[1],
1158 tx_bd[2], tx_bd[3]);
1159 }
Eilon Greenstein8440d2b2009-02-12 08:38:22 +00001160 }
1161 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001162#endif
Yuval Mintz0155a272014-02-12 18:19:55 +02001163 if (IS_PF(bp)) {
1164 bnx2x_fw_dump(bp);
1165 bnx2x_mc_assert(bp);
1166 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001167 BNX2X_ERR("end crash dump -----------------\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001168}
1169
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001170/*
1171 * FLR Support for E2
1172 *
1173 * bnx2x_pf_flr_clnup() is called during nic_load in the per function HW
1174 * initialization.
1175 */
Yuval Mintz16a5fd92013-06-02 00:06:18 +00001176#define FLR_WAIT_USEC 10000 /* 10 milliseconds */
Ariel Elior89db4ad2012-01-26 06:01:48 +00001177#define FLR_WAIT_INTERVAL 50 /* usec */
1178#define FLR_POLL_CNT (FLR_WAIT_USEC/FLR_WAIT_INTERVAL) /* 200 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001179
1180struct pbf_pN_buf_regs {
1181 int pN;
1182 u32 init_crd;
1183 u32 crd;
1184 u32 crd_freed;
1185};
1186
1187struct pbf_pN_cmd_regs {
1188 int pN;
1189 u32 lines_occup;
1190 u32 lines_freed;
1191};
1192
1193static void bnx2x_pbf_pN_buf_flushed(struct bnx2x *bp,
1194 struct pbf_pN_buf_regs *regs,
1195 u32 poll_count)
1196{
1197 u32 init_crd, crd, crd_start, crd_freed, crd_freed_start;
1198 u32 cur_cnt = poll_count;
1199
1200 crd_freed = crd_freed_start = REG_RD(bp, regs->crd_freed);
1201 crd = crd_start = REG_RD(bp, regs->crd);
1202 init_crd = REG_RD(bp, regs->init_crd);
1203
1204 DP(BNX2X_MSG_SP, "INIT CREDIT[%d] : %x\n", regs->pN, init_crd);
1205 DP(BNX2X_MSG_SP, "CREDIT[%d] : s:%x\n", regs->pN, crd);
1206 DP(BNX2X_MSG_SP, "CREDIT_FREED[%d]: s:%x\n", regs->pN, crd_freed);
1207
1208 while ((crd != init_crd) && ((u32)SUB_S32(crd_freed, crd_freed_start) <
1209 (init_crd - crd_start))) {
1210 if (cur_cnt--) {
Ariel Elior89db4ad2012-01-26 06:01:48 +00001211 udelay(FLR_WAIT_INTERVAL);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001212 crd = REG_RD(bp, regs->crd);
1213 crd_freed = REG_RD(bp, regs->crd_freed);
1214 } else {
1215 DP(BNX2X_MSG_SP, "PBF tx buffer[%d] timed out\n",
1216 regs->pN);
1217 DP(BNX2X_MSG_SP, "CREDIT[%d] : c:%x\n",
1218 regs->pN, crd);
1219 DP(BNX2X_MSG_SP, "CREDIT_FREED[%d]: c:%x\n",
1220 regs->pN, crd_freed);
1221 break;
1222 }
1223 }
1224 DP(BNX2X_MSG_SP, "Waited %d*%d usec for PBF tx buffer[%d]\n",
Ariel Elior89db4ad2012-01-26 06:01:48 +00001225 poll_count-cur_cnt, FLR_WAIT_INTERVAL, regs->pN);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001226}
1227
1228static void bnx2x_pbf_pN_cmd_flushed(struct bnx2x *bp,
1229 struct pbf_pN_cmd_regs *regs,
1230 u32 poll_count)
1231{
1232 u32 occup, to_free, freed, freed_start;
1233 u32 cur_cnt = poll_count;
1234
1235 occup = to_free = REG_RD(bp, regs->lines_occup);
1236 freed = freed_start = REG_RD(bp, regs->lines_freed);
1237
1238 DP(BNX2X_MSG_SP, "OCCUPANCY[%d] : s:%x\n", regs->pN, occup);
1239 DP(BNX2X_MSG_SP, "LINES_FREED[%d] : s:%x\n", regs->pN, freed);
1240
1241 while (occup && ((u32)SUB_S32(freed, freed_start) < to_free)) {
1242 if (cur_cnt--) {
Ariel Elior89db4ad2012-01-26 06:01:48 +00001243 udelay(FLR_WAIT_INTERVAL);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001244 occup = REG_RD(bp, regs->lines_occup);
1245 freed = REG_RD(bp, regs->lines_freed);
1246 } else {
1247 DP(BNX2X_MSG_SP, "PBF cmd queue[%d] timed out\n",
1248 regs->pN);
1249 DP(BNX2X_MSG_SP, "OCCUPANCY[%d] : s:%x\n",
1250 regs->pN, occup);
1251 DP(BNX2X_MSG_SP, "LINES_FREED[%d] : s:%x\n",
1252 regs->pN, freed);
1253 break;
1254 }
1255 }
1256 DP(BNX2X_MSG_SP, "Waited %d*%d usec for PBF cmd queue[%d]\n",
Ariel Elior89db4ad2012-01-26 06:01:48 +00001257 poll_count-cur_cnt, FLR_WAIT_INTERVAL, regs->pN);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001258}
1259
Eric Dumazet1191cb82012-04-27 21:39:21 +00001260static u32 bnx2x_flr_clnup_reg_poll(struct bnx2x *bp, u32 reg,
1261 u32 expected, u32 poll_count)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001262{
1263 u32 cur_cnt = poll_count;
1264 u32 val;
1265
1266 while ((val = REG_RD(bp, reg)) != expected && cur_cnt--)
Ariel Elior89db4ad2012-01-26 06:01:48 +00001267 udelay(FLR_WAIT_INTERVAL);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001268
1269 return val;
1270}
1271
Ariel Eliord16132c2013-01-01 05:22:42 +00001272int bnx2x_flr_clnup_poll_hw_counter(struct bnx2x *bp, u32 reg,
1273 char *msg, u32 poll_cnt)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001274{
1275 u32 val = bnx2x_flr_clnup_reg_poll(bp, reg, 0, poll_cnt);
1276 if (val != 0) {
1277 BNX2X_ERR("%s usage count=%d\n", msg, val);
1278 return 1;
1279 }
1280 return 0;
1281}
1282
Ariel Eliord16132c2013-01-01 05:22:42 +00001283/* Common routines with VF FLR cleanup */
1284u32 bnx2x_flr_clnup_poll_count(struct bnx2x *bp)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001285{
1286 /* adjust polling timeout */
1287 if (CHIP_REV_IS_EMUL(bp))
1288 return FLR_POLL_CNT * 2000;
1289
1290 if (CHIP_REV_IS_FPGA(bp))
1291 return FLR_POLL_CNT * 120;
1292
1293 return FLR_POLL_CNT;
1294}
1295
Ariel Eliord16132c2013-01-01 05:22:42 +00001296void bnx2x_tx_hw_flushed(struct bnx2x *bp, u32 poll_count)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001297{
1298 struct pbf_pN_cmd_regs cmd_regs[] = {
1299 {0, (CHIP_IS_E3B0(bp)) ?
1300 PBF_REG_TQ_OCCUPANCY_Q0 :
1301 PBF_REG_P0_TQ_OCCUPANCY,
1302 (CHIP_IS_E3B0(bp)) ?
1303 PBF_REG_TQ_LINES_FREED_CNT_Q0 :
1304 PBF_REG_P0_TQ_LINES_FREED_CNT},
1305 {1, (CHIP_IS_E3B0(bp)) ?
1306 PBF_REG_TQ_OCCUPANCY_Q1 :
1307 PBF_REG_P1_TQ_OCCUPANCY,
1308 (CHIP_IS_E3B0(bp)) ?
1309 PBF_REG_TQ_LINES_FREED_CNT_Q1 :
1310 PBF_REG_P1_TQ_LINES_FREED_CNT},
1311 {4, (CHIP_IS_E3B0(bp)) ?
1312 PBF_REG_TQ_OCCUPANCY_LB_Q :
1313 PBF_REG_P4_TQ_OCCUPANCY,
1314 (CHIP_IS_E3B0(bp)) ?
1315 PBF_REG_TQ_LINES_FREED_CNT_LB_Q :
1316 PBF_REG_P4_TQ_LINES_FREED_CNT}
1317 };
1318
1319 struct pbf_pN_buf_regs buf_regs[] = {
1320 {0, (CHIP_IS_E3B0(bp)) ?
1321 PBF_REG_INIT_CRD_Q0 :
1322 PBF_REG_P0_INIT_CRD ,
1323 (CHIP_IS_E3B0(bp)) ?
1324 PBF_REG_CREDIT_Q0 :
1325 PBF_REG_P0_CREDIT,
1326 (CHIP_IS_E3B0(bp)) ?
1327 PBF_REG_INTERNAL_CRD_FREED_CNT_Q0 :
1328 PBF_REG_P0_INTERNAL_CRD_FREED_CNT},
1329 {1, (CHIP_IS_E3B0(bp)) ?
1330 PBF_REG_INIT_CRD_Q1 :
1331 PBF_REG_P1_INIT_CRD,
1332 (CHIP_IS_E3B0(bp)) ?
1333 PBF_REG_CREDIT_Q1 :
1334 PBF_REG_P1_CREDIT,
1335 (CHIP_IS_E3B0(bp)) ?
1336 PBF_REG_INTERNAL_CRD_FREED_CNT_Q1 :
1337 PBF_REG_P1_INTERNAL_CRD_FREED_CNT},
1338 {4, (CHIP_IS_E3B0(bp)) ?
1339 PBF_REG_INIT_CRD_LB_Q :
1340 PBF_REG_P4_INIT_CRD,
1341 (CHIP_IS_E3B0(bp)) ?
1342 PBF_REG_CREDIT_LB_Q :
1343 PBF_REG_P4_CREDIT,
1344 (CHIP_IS_E3B0(bp)) ?
1345 PBF_REG_INTERNAL_CRD_FREED_CNT_LB_Q :
1346 PBF_REG_P4_INTERNAL_CRD_FREED_CNT},
1347 };
1348
1349 int i;
1350
1351 /* Verify the command queues are flushed P0, P1, P4 */
1352 for (i = 0; i < ARRAY_SIZE(cmd_regs); i++)
1353 bnx2x_pbf_pN_cmd_flushed(bp, &cmd_regs[i], poll_count);
1354
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001355 /* Verify the transmission buffers are flushed P0, P1, P4 */
1356 for (i = 0; i < ARRAY_SIZE(buf_regs); i++)
1357 bnx2x_pbf_pN_buf_flushed(bp, &buf_regs[i], poll_count);
1358}
1359
1360#define OP_GEN_PARAM(param) \
1361 (((param) << SDM_OP_GEN_COMP_PARAM_SHIFT) & SDM_OP_GEN_COMP_PARAM)
1362
1363#define OP_GEN_TYPE(type) \
1364 (((type) << SDM_OP_GEN_COMP_TYPE_SHIFT) & SDM_OP_GEN_COMP_TYPE)
1365
1366#define OP_GEN_AGG_VECT(index) \
1367 (((index) << SDM_OP_GEN_AGG_VECT_IDX_SHIFT) & SDM_OP_GEN_AGG_VECT_IDX)
1368
Ariel Eliord16132c2013-01-01 05:22:42 +00001369int bnx2x_send_final_clnup(struct bnx2x *bp, u8 clnup_func, u32 poll_cnt)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001370{
Yuval Mintz86564c32013-01-23 03:21:50 +00001371 u32 op_gen_command = 0;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001372 u32 comp_addr = BAR_CSTRORM_INTMEM +
1373 CSTORM_FINAL_CLEANUP_COMPLETE_OFFSET(clnup_func);
1374 int ret = 0;
1375
1376 if (REG_RD(bp, comp_addr)) {
Ariel Elior89db4ad2012-01-26 06:01:48 +00001377 BNX2X_ERR("Cleanup complete was not 0 before sending\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001378 return 1;
1379 }
1380
Yuval Mintz86564c32013-01-23 03:21:50 +00001381 op_gen_command |= OP_GEN_PARAM(XSTORM_AGG_INT_FINAL_CLEANUP_INDEX);
1382 op_gen_command |= OP_GEN_TYPE(XSTORM_AGG_INT_FINAL_CLEANUP_COMP_TYPE);
1383 op_gen_command |= OP_GEN_AGG_VECT(clnup_func);
1384 op_gen_command |= 1 << SDM_OP_GEN_AGG_VECT_IDX_VALID_SHIFT;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001385
Ariel Elior89db4ad2012-01-26 06:01:48 +00001386 DP(BNX2X_MSG_SP, "sending FW Final cleanup\n");
Yuval Mintz86564c32013-01-23 03:21:50 +00001387 REG_WR(bp, XSDM_REG_OPERATION_GEN, op_gen_command);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001388
1389 if (bnx2x_flr_clnup_reg_poll(bp, comp_addr, 1, poll_cnt) != 1) {
1390 BNX2X_ERR("FW final cleanup did not succeed\n");
Merav Sicron51c1a582012-03-18 10:33:38 +00001391 DP(BNX2X_MSG_SP, "At timeout completion address contained %x\n",
1392 (REG_RD(bp, comp_addr)));
Ariel Eliord16132c2013-01-01 05:22:42 +00001393 bnx2x_panic();
1394 return 1;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001395 }
Yuval Mintz16a5fd92013-06-02 00:06:18 +00001396 /* Zero completion for next FLR */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001397 REG_WR(bp, comp_addr, 0);
1398
1399 return ret;
1400}
1401
Ariel Eliorb56e9672013-01-01 05:22:32 +00001402u8 bnx2x_is_pcie_pending(struct pci_dev *dev)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001403{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001404 u16 status;
1405
Jiang Liu2a80eeb2012-08-20 13:26:51 -06001406 pcie_capability_read_word(dev, PCI_EXP_DEVSTA, &status);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001407 return status & PCI_EXP_DEVSTA_TRPND;
1408}
1409
1410/* PF FLR specific routines
1411*/
1412static int bnx2x_poll_hw_usage_counters(struct bnx2x *bp, u32 poll_cnt)
1413{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001414 /* wait for CFC PF usage-counter to zero (includes all the VFs) */
1415 if (bnx2x_flr_clnup_poll_hw_counter(bp,
1416 CFC_REG_NUM_LCIDS_INSIDE_PF,
1417 "CFC PF usage counter timed out",
1418 poll_cnt))
1419 return 1;
1420
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001421 /* Wait for DQ PF usage-counter to zero (until DQ cleanup) */
1422 if (bnx2x_flr_clnup_poll_hw_counter(bp,
1423 DORQ_REG_PF_USAGE_CNT,
1424 "DQ PF usage counter timed out",
1425 poll_cnt))
1426 return 1;
1427
1428 /* Wait for QM PF usage-counter to zero (until DQ cleanup) */
1429 if (bnx2x_flr_clnup_poll_hw_counter(bp,
1430 QM_REG_PF_USG_CNT_0 + 4*BP_FUNC(bp),
1431 "QM PF usage counter timed out",
1432 poll_cnt))
1433 return 1;
1434
1435 /* Wait for Timer PF usage-counters to zero (until DQ cleanup) */
1436 if (bnx2x_flr_clnup_poll_hw_counter(bp,
1437 TM_REG_LIN0_VNIC_UC + 4*BP_PORT(bp),
1438 "Timers VNIC usage counter timed out",
1439 poll_cnt))
1440 return 1;
1441 if (bnx2x_flr_clnup_poll_hw_counter(bp,
1442 TM_REG_LIN0_NUM_SCANS + 4*BP_PORT(bp),
1443 "Timers NUM_SCANS usage counter timed out",
1444 poll_cnt))
1445 return 1;
1446
1447 /* Wait DMAE PF usage counter to zero */
1448 if (bnx2x_flr_clnup_poll_hw_counter(bp,
1449 dmae_reg_go_c[INIT_DMAE_C(bp)],
Yuval Mintz6bf07b82013-06-02 00:06:20 +00001450 "DMAE command register timed out",
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001451 poll_cnt))
1452 return 1;
1453
1454 return 0;
1455}
1456
1457static void bnx2x_hw_enable_status(struct bnx2x *bp)
1458{
1459 u32 val;
1460
1461 val = REG_RD(bp, CFC_REG_WEAK_ENABLE_PF);
1462 DP(BNX2X_MSG_SP, "CFC_REG_WEAK_ENABLE_PF is 0x%x\n", val);
1463
1464 val = REG_RD(bp, PBF_REG_DISABLE_PF);
1465 DP(BNX2X_MSG_SP, "PBF_REG_DISABLE_PF is 0x%x\n", val);
1466
1467 val = REG_RD(bp, IGU_REG_PCI_PF_MSI_EN);
1468 DP(BNX2X_MSG_SP, "IGU_REG_PCI_PF_MSI_EN is 0x%x\n", val);
1469
1470 val = REG_RD(bp, IGU_REG_PCI_PF_MSIX_EN);
1471 DP(BNX2X_MSG_SP, "IGU_REG_PCI_PF_MSIX_EN is 0x%x\n", val);
1472
1473 val = REG_RD(bp, IGU_REG_PCI_PF_MSIX_FUNC_MASK);
1474 DP(BNX2X_MSG_SP, "IGU_REG_PCI_PF_MSIX_FUNC_MASK is 0x%x\n", val);
1475
1476 val = REG_RD(bp, PGLUE_B_REG_SHADOW_BME_PF_7_0_CLR);
1477 DP(BNX2X_MSG_SP, "PGLUE_B_REG_SHADOW_BME_PF_7_0_CLR is 0x%x\n", val);
1478
1479 val = REG_RD(bp, PGLUE_B_REG_FLR_REQUEST_PF_7_0_CLR);
1480 DP(BNX2X_MSG_SP, "PGLUE_B_REG_FLR_REQUEST_PF_7_0_CLR is 0x%x\n", val);
1481
1482 val = REG_RD(bp, PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER);
1483 DP(BNX2X_MSG_SP, "PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER is 0x%x\n",
1484 val);
1485}
1486
1487static int bnx2x_pf_flr_clnup(struct bnx2x *bp)
1488{
1489 u32 poll_cnt = bnx2x_flr_clnup_poll_count(bp);
1490
1491 DP(BNX2X_MSG_SP, "Cleanup after FLR PF[%d]\n", BP_ABS_FUNC(bp));
1492
1493 /* Re-enable PF target read access */
1494 REG_WR(bp, PGLUE_B_REG_INTERNAL_PFID_ENABLE_TARGET_READ, 1);
1495
1496 /* Poll HW usage counters */
Ariel Elior89db4ad2012-01-26 06:01:48 +00001497 DP(BNX2X_MSG_SP, "Polling usage counters\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001498 if (bnx2x_poll_hw_usage_counters(bp, poll_cnt))
1499 return -EBUSY;
1500
1501 /* Zero the igu 'trailing edge' and 'leading edge' */
1502
1503 /* Send the FW cleanup command */
1504 if (bnx2x_send_final_clnup(bp, (u8)BP_FUNC(bp), poll_cnt))
1505 return -EBUSY;
1506
1507 /* ATC cleanup */
1508
1509 /* Verify TX hw is flushed */
1510 bnx2x_tx_hw_flushed(bp, poll_cnt);
1511
1512 /* Wait 100ms (not adjusted according to platform) */
1513 msleep(100);
1514
1515 /* Verify no pending pci transactions */
1516 if (bnx2x_is_pcie_pending(bp->pdev))
1517 BNX2X_ERR("PCIE Transactions still pending\n");
1518
1519 /* Debug */
1520 bnx2x_hw_enable_status(bp);
1521
1522 /*
1523 * Master enable - Due to WB DMAE writes performed before this
1524 * register is re-initialized as part of the regular function init
1525 */
1526 REG_WR(bp, PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER, 1);
1527
1528 return 0;
1529}
1530
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001531static void bnx2x_hc_int_enable(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001532{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001533 int port = BP_PORT(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001534 u32 addr = port ? HC_REG_CONFIG_1 : HC_REG_CONFIG_0;
1535 u32 val = REG_RD(bp, addr);
Dmitry Kravkov69c326b2012-05-02 01:16:33 +00001536 bool msix = (bp->flags & USING_MSIX_FLAG) ? true : false;
1537 bool single_msix = (bp->flags & USING_SINGLE_MSIX_FLAG) ? true : false;
1538 bool msi = (bp->flags & USING_MSI_FLAG) ? true : false;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001539
1540 if (msix) {
Eilon Greenstein8badd272009-02-12 08:36:15 +00001541 val &= ~(HC_CONFIG_0_REG_SINGLE_ISR_EN_0 |
1542 HC_CONFIG_0_REG_INT_LINE_EN_0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001543 val |= (HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0 |
1544 HC_CONFIG_0_REG_ATTN_BIT_EN_0);
Dmitry Kravkov69c326b2012-05-02 01:16:33 +00001545 if (single_msix)
1546 val |= HC_CONFIG_0_REG_SINGLE_ISR_EN_0;
Eilon Greenstein8badd272009-02-12 08:36:15 +00001547 } else if (msi) {
1548 val &= ~HC_CONFIG_0_REG_INT_LINE_EN_0;
1549 val |= (HC_CONFIG_0_REG_SINGLE_ISR_EN_0 |
1550 HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0 |
1551 HC_CONFIG_0_REG_ATTN_BIT_EN_0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001552 } else {
1553 val |= (HC_CONFIG_0_REG_SINGLE_ISR_EN_0 |
Eliezer Tamir615f8fd2008-02-28 11:54:54 -08001554 HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0 |
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001555 HC_CONFIG_0_REG_INT_LINE_EN_0 |
1556 HC_CONFIG_0_REG_ATTN_BIT_EN_0);
Eliezer Tamir615f8fd2008-02-28 11:54:54 -08001557
Dmitry Kravkova0fd0652010-10-19 05:13:05 +00001558 if (!CHIP_IS_E1(bp)) {
Merav Sicron51c1a582012-03-18 10:33:38 +00001559 DP(NETIF_MSG_IFUP,
1560 "write %x to HC %d (addr 0x%x)\n", val, port, addr);
Eliezer Tamir615f8fd2008-02-28 11:54:54 -08001561
Dmitry Kravkova0fd0652010-10-19 05:13:05 +00001562 REG_WR(bp, addr, val);
Eliezer Tamir615f8fd2008-02-28 11:54:54 -08001563
Dmitry Kravkova0fd0652010-10-19 05:13:05 +00001564 val &= ~HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0;
1565 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001566 }
1567
Dmitry Kravkova0fd0652010-10-19 05:13:05 +00001568 if (CHIP_IS_E1(bp))
1569 REG_WR(bp, HC_REG_INT_MASK + port*4, 0x1FFFF);
1570
Merav Sicron51c1a582012-03-18 10:33:38 +00001571 DP(NETIF_MSG_IFUP,
1572 "write %x to HC %d (addr 0x%x) mode %s\n", val, port, addr,
1573 (msix ? "MSI-X" : (msi ? "MSI" : "INTx")));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001574
1575 REG_WR(bp, addr, val);
Eilon Greenstein37dbbf32009-07-21 05:47:33 +00001576 /*
1577 * Ensure that HC_CONFIG is written before leading/trailing edge config
1578 */
1579 mmiowb();
1580 barrier();
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001581
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001582 if (!CHIP_IS_E1(bp)) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001583 /* init leading/trailing edge */
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +00001584 if (IS_MF(bp)) {
David S. Miller8decf862011-09-22 03:23:13 -04001585 val = (0xee0f | (1 << (BP_VN(bp) + 4)));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001586 if (bp->port.pmf)
Eilon Greenstein4acac6a2009-02-12 08:36:52 +00001587 /* enable nig and gpio3 attention */
1588 val |= 0x1100;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001589 } else
1590 val = 0xffff;
1591
1592 REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, val);
1593 REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, val);
1594 }
Eilon Greenstein37dbbf32009-07-21 05:47:33 +00001595
1596 /* Make sure that interrupts are indeed enabled from here on */
1597 mmiowb();
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001598}
1599
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001600static void bnx2x_igu_int_enable(struct bnx2x *bp)
1601{
1602 u32 val;
Dmitry Kravkov30a5de72012-04-03 18:41:26 +00001603 bool msix = (bp->flags & USING_MSIX_FLAG) ? true : false;
1604 bool single_msix = (bp->flags & USING_SINGLE_MSIX_FLAG) ? true : false;
1605 bool msi = (bp->flags & USING_MSI_FLAG) ? true : false;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001606
1607 val = REG_RD(bp, IGU_REG_PF_CONFIGURATION);
1608
1609 if (msix) {
1610 val &= ~(IGU_PF_CONF_INT_LINE_EN |
1611 IGU_PF_CONF_SINGLE_ISR_EN);
Yuval Mintzebe61d82013-01-14 05:11:48 +00001612 val |= (IGU_PF_CONF_MSI_MSIX_EN |
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001613 IGU_PF_CONF_ATTN_BIT_EN);
Dmitry Kravkov30a5de72012-04-03 18:41:26 +00001614
1615 if (single_msix)
1616 val |= IGU_PF_CONF_SINGLE_ISR_EN;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001617 } else if (msi) {
1618 val &= ~IGU_PF_CONF_INT_LINE_EN;
Yuval Mintzebe61d82013-01-14 05:11:48 +00001619 val |= (IGU_PF_CONF_MSI_MSIX_EN |
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001620 IGU_PF_CONF_ATTN_BIT_EN |
1621 IGU_PF_CONF_SINGLE_ISR_EN);
1622 } else {
1623 val &= ~IGU_PF_CONF_MSI_MSIX_EN;
Yuval Mintzebe61d82013-01-14 05:11:48 +00001624 val |= (IGU_PF_CONF_INT_LINE_EN |
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001625 IGU_PF_CONF_ATTN_BIT_EN |
1626 IGU_PF_CONF_SINGLE_ISR_EN);
1627 }
1628
Yuval Mintzebe61d82013-01-14 05:11:48 +00001629 /* Clean previous status - need to configure igu prior to ack*/
1630 if ((!msix) || single_msix) {
1631 REG_WR(bp, IGU_REG_PF_CONFIGURATION, val);
1632 bnx2x_ack_int(bp);
1633 }
1634
1635 val |= IGU_PF_CONF_FUNC_EN;
1636
Merav Sicron51c1a582012-03-18 10:33:38 +00001637 DP(NETIF_MSG_IFUP, "write 0x%x to IGU mode %s\n",
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001638 val, (msix ? "MSI-X" : (msi ? "MSI" : "INTx")));
1639
1640 REG_WR(bp, IGU_REG_PF_CONFIGURATION, val);
1641
Yuval Mintz79a85572012-04-03 18:41:25 +00001642 if (val & IGU_PF_CONF_INT_LINE_EN)
1643 pci_intx(bp->pdev, true);
1644
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001645 barrier();
1646
1647 /* init leading/trailing edge */
1648 if (IS_MF(bp)) {
David S. Miller8decf862011-09-22 03:23:13 -04001649 val = (0xee0f | (1 << (BP_VN(bp) + 4)));
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001650 if (bp->port.pmf)
1651 /* enable nig and gpio3 attention */
1652 val |= 0x1100;
1653 } else
1654 val = 0xffff;
1655
1656 REG_WR(bp, IGU_REG_TRAILING_EDGE_LATCH, val);
1657 REG_WR(bp, IGU_REG_LEADING_EDGE_LATCH, val);
1658
1659 /* Make sure that interrupts are indeed enabled from here on */
1660 mmiowb();
1661}
1662
1663void bnx2x_int_enable(struct bnx2x *bp)
1664{
1665 if (bp->common.int_block == INT_BLOCK_HC)
1666 bnx2x_hc_int_enable(bp);
1667 else
1668 bnx2x_igu_int_enable(bp);
1669}
1670
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00001671void bnx2x_int_disable_sync(struct bnx2x *bp, int disable_hw)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001672{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001673 int msix = (bp->flags & USING_MSIX_FLAG) ? 1 : 0;
Eilon Greenstein8badd272009-02-12 08:36:15 +00001674 int i, offset;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001675
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -07001676 if (disable_hw)
1677 /* prevent the HW from sending interrupts */
1678 bnx2x_int_disable(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001679
1680 /* make sure all ISRs are done */
1681 if (msix) {
Eilon Greenstein8badd272009-02-12 08:36:15 +00001682 synchronize_irq(bp->msix_table[0].vector);
1683 offset = 1;
Merav Sicron55c11942012-11-07 00:45:48 +00001684 if (CNIC_SUPPORT(bp))
1685 offset++;
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00001686 for_each_eth_queue(bp, i)
Dmitry Kravkov754a2f52011-06-14 01:34:02 +00001687 synchronize_irq(bp->msix_table[offset++].vector);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001688 } else
1689 synchronize_irq(bp->pdev->irq);
1690
1691 /* make sure sp_task is not running */
Eilon Greenstein1cf167f2009-01-14 21:22:18 -08001692 cancel_delayed_work(&bp->sp_task);
Yaniv Rosner3deb8162011-06-14 01:34:33 +00001693 cancel_delayed_work(&bp->period_task);
Eilon Greenstein1cf167f2009-01-14 21:22:18 -08001694 flush_workqueue(bnx2x_wq);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001695}
1696
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001697/* fast path */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001698
1699/*
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001700 * General service functions
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001701 */
1702
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00001703/* Return true if succeeded to acquire the lock */
1704static bool bnx2x_trylock_hw_lock(struct bnx2x *bp, u32 resource)
1705{
1706 u32 lock_status;
1707 u32 resource_bit = (1 << resource);
1708 int func = BP_FUNC(bp);
1709 u32 hw_lock_control_reg;
1710
Merav Sicron51c1a582012-03-18 10:33:38 +00001711 DP(NETIF_MSG_HW | NETIF_MSG_IFUP,
1712 "Trying to take a lock on resource %d\n", resource);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00001713
1714 /* Validating that the resource is within range */
1715 if (resource > HW_LOCK_MAX_RESOURCE_VALUE) {
Merav Sicron51c1a582012-03-18 10:33:38 +00001716 DP(NETIF_MSG_HW | NETIF_MSG_IFUP,
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00001717 "resource(0x%x) > HW_LOCK_MAX_RESOURCE_VALUE(0x%x)\n",
1718 resource, HW_LOCK_MAX_RESOURCE_VALUE);
Eric Dumazet0fdf4d02010-08-26 22:03:53 -07001719 return false;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00001720 }
1721
1722 if (func <= 5)
1723 hw_lock_control_reg = (MISC_REG_DRIVER_CONTROL_1 + func*8);
1724 else
1725 hw_lock_control_reg =
1726 (MISC_REG_DRIVER_CONTROL_7 + (func - 6)*8);
1727
1728 /* Try to acquire the lock */
1729 REG_WR(bp, hw_lock_control_reg + 4, resource_bit);
1730 lock_status = REG_RD(bp, hw_lock_control_reg);
1731 if (lock_status & resource_bit)
1732 return true;
1733
Merav Sicron51c1a582012-03-18 10:33:38 +00001734 DP(NETIF_MSG_HW | NETIF_MSG_IFUP,
1735 "Failed to get a lock on resource %d\n", resource);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00001736 return false;
1737}
1738
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00001739/**
1740 * bnx2x_get_leader_lock_resource - get the recovery leader resource id
1741 *
1742 * @bp: driver handle
1743 *
1744 * Returns the recovery leader resource id according to the engine this function
1745 * belongs to. Currently only only 2 engines is supported.
1746 */
Eric Dumazet1191cb82012-04-27 21:39:21 +00001747static int bnx2x_get_leader_lock_resource(struct bnx2x *bp)
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00001748{
1749 if (BP_PATH(bp))
1750 return HW_LOCK_RESOURCE_RECOVERY_LEADER_1;
1751 else
1752 return HW_LOCK_RESOURCE_RECOVERY_LEADER_0;
1753}
1754
1755/**
Yuval Mintz2de67432013-01-23 03:21:43 +00001756 * bnx2x_trylock_leader_lock- try to acquire a leader lock.
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00001757 *
1758 * @bp: driver handle
1759 *
Yuval Mintz2de67432013-01-23 03:21:43 +00001760 * Tries to acquire a leader lock for current engine.
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00001761 */
Eric Dumazet1191cb82012-04-27 21:39:21 +00001762static bool bnx2x_trylock_leader_lock(struct bnx2x *bp)
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00001763{
1764 return bnx2x_trylock_hw_lock(bp, bnx2x_get_leader_lock_resource(bp));
1765}
1766
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001767static void bnx2x_cnic_cfc_comp(struct bnx2x *bp, int cid, u8 err);
Merav Sicron55c11942012-11-07 00:45:48 +00001768
Ariel Eliorfd1fc792013-01-01 05:22:33 +00001769/* schedule the sp task and mark that interrupt occurred (runs from ISR) */
1770static int bnx2x_schedule_sp_task(struct bnx2x *bp)
1771{
1772 /* Set the interrupt occurred bit for the sp-task to recognize it
1773 * must ack the interrupt and transition according to the IGU
1774 * state machine.
1775 */
1776 atomic_set(&bp->interrupt_occurred, 1);
1777
1778 /* The sp_task must execute only after this bit
1779 * is set, otherwise we will get out of sync and miss all
1780 * further interrupts. Hence, the barrier.
1781 */
1782 smp_wmb();
1783
1784 /* schedule sp_task to workqueue */
1785 return queue_delayed_work(bnx2x_wq, &bp->sp_task, 0);
1786}
Eilon Greenstein3196a882008-08-13 15:58:49 -07001787
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001788void bnx2x_sp_event(struct bnx2x_fastpath *fp, union eth_rx_cqe *rr_cqe)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001789{
1790 struct bnx2x *bp = fp->bp;
1791 int cid = SW_CID(rr_cqe->ramrod_cqe.conn_and_cmd_data);
1792 int command = CQE_CMD(rr_cqe->ramrod_cqe.conn_and_cmd_data);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001793 enum bnx2x_queue_cmd drv_cmd = BNX2X_Q_CMD_MAX;
Barak Witkowski15192a82012-06-19 07:48:28 +00001794 struct bnx2x_queue_sp_obj *q_obj = &bnx2x_sp_obj(bp, fp).q_obj;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001795
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001796 DP(BNX2X_MSG_SP,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001797 "fp %d cid %d got ramrod #%d state is %x type is %d\n",
Eilon Greenstein0626b892009-02-12 08:38:14 +00001798 fp->index, cid, command, bp->state,
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001799 rr_cqe->ramrod_cqe.ramrod_type);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001800
Ariel Eliorfd1fc792013-01-01 05:22:33 +00001801 /* If cid is within VF range, replace the slowpath object with the
1802 * one corresponding to this VF
1803 */
1804 if (cid >= BNX2X_FIRST_VF_CID &&
1805 cid < BNX2X_FIRST_VF_CID + BNX2X_VF_CIDS)
1806 bnx2x_iov_set_queue_sp_obj(bp, cid, &q_obj);
1807
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001808 switch (command) {
1809 case (RAMROD_CMD_ID_ETH_CLIENT_UPDATE):
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00001810 DP(BNX2X_MSG_SP, "got UPDATE ramrod. CID %d\n", cid);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001811 drv_cmd = BNX2X_Q_CMD_UPDATE;
1812 break;
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00001813
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001814 case (RAMROD_CMD_ID_ETH_CLIENT_SETUP):
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00001815 DP(BNX2X_MSG_SP, "got MULTI[%d] setup ramrod\n", cid);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001816 drv_cmd = BNX2X_Q_CMD_SETUP;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001817 break;
1818
Ariel Elior6383c0b2011-07-14 08:31:57 +00001819 case (RAMROD_CMD_ID_ETH_TX_QUEUE_SETUP):
Merav Sicron51c1a582012-03-18 10:33:38 +00001820 DP(BNX2X_MSG_SP, "got MULTI[%d] tx-only setup ramrod\n", cid);
Ariel Elior6383c0b2011-07-14 08:31:57 +00001821 drv_cmd = BNX2X_Q_CMD_SETUP_TX_ONLY;
1822 break;
1823
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001824 case (RAMROD_CMD_ID_ETH_HALT):
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00001825 DP(BNX2X_MSG_SP, "got MULTI[%d] halt ramrod\n", cid);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001826 drv_cmd = BNX2X_Q_CMD_HALT;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001827 break;
1828
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001829 case (RAMROD_CMD_ID_ETH_TERMINATE):
Yuval Mintz6bf07b82013-06-02 00:06:20 +00001830 DP(BNX2X_MSG_SP, "got MULTI[%d] terminate ramrod\n", cid);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001831 drv_cmd = BNX2X_Q_CMD_TERMINATE;
1832 break;
1833
1834 case (RAMROD_CMD_ID_ETH_EMPTY):
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00001835 DP(BNX2X_MSG_SP, "got MULTI[%d] empty ramrod\n", cid);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001836 drv_cmd = BNX2X_Q_CMD_EMPTY;
Eliezer Tamir49d66772008-02-28 11:53:13 -08001837 break;
1838
Michal Kalderon14a94eb2014-02-12 18:19:53 +02001839 case (RAMROD_CMD_ID_ETH_TPA_UPDATE):
1840 DP(BNX2X_MSG_SP, "got tpa update ramrod CID=%d\n", cid);
1841 drv_cmd = BNX2X_Q_CMD_UPDATE_TPA;
1842 break;
1843
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001844 default:
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001845 BNX2X_ERR("unexpected MC reply (%d) on fp[%d]\n",
1846 command, fp->index);
1847 return;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001848 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001849
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001850 if ((drv_cmd != BNX2X_Q_CMD_MAX) &&
1851 q_obj->complete_cmd(bp, q_obj, drv_cmd))
1852 /* q_obj->complete_cmd() failure means that this was
1853 * an unexpected completion.
1854 *
1855 * In this case we don't want to increase the bp->spq_left
1856 * because apparently we haven't sent this command the first
1857 * place.
1858 */
1859#ifdef BNX2X_STOP_ON_ERROR
1860 bnx2x_panic();
1861#else
1862 return;
1863#endif
1864
Peter Zijlstra4e857c52014-03-17 18:06:10 +01001865 smp_mb__before_atomic();
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08001866 atomic_inc(&bp->cq_spq_left);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001867 /* push the change in bp->spq_left and towards the memory */
Peter Zijlstra4e857c52014-03-17 18:06:10 +01001868 smp_mb__after_atomic();
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001869
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00001870 DP(BNX2X_MSG_SP, "bp->cq_spq_left %x\n", atomic_read(&bp->cq_spq_left));
1871
Barak Witkowskia3348722012-04-23 03:04:46 +00001872 if ((drv_cmd == BNX2X_Q_CMD_UPDATE) && (IS_FCOE_FP(fp)) &&
1873 (!!test_bit(BNX2X_AFEX_FCOE_Q_UPDATE_PENDING, &bp->sp_state))) {
1874 /* if Q update ramrod is completed for last Q in AFEX vif set
1875 * flow, then ACK MCP at the end
1876 *
1877 * mark pending ACK to MCP bit.
1878 * prevent case that both bits are cleared.
1879 * At the end of load/unload driver checks that
Yuval Mintz2de67432013-01-23 03:21:43 +00001880 * sp_state is cleared, and this order prevents
Barak Witkowskia3348722012-04-23 03:04:46 +00001881 * races
1882 */
Peter Zijlstra4e857c52014-03-17 18:06:10 +01001883 smp_mb__before_atomic();
Barak Witkowskia3348722012-04-23 03:04:46 +00001884 set_bit(BNX2X_AFEX_PENDING_VIFSET_MCP_ACK, &bp->sp_state);
1885 wmb();
1886 clear_bit(BNX2X_AFEX_FCOE_Q_UPDATE_PENDING, &bp->sp_state);
Peter Zijlstra4e857c52014-03-17 18:06:10 +01001887 smp_mb__after_atomic();
Barak Witkowskia3348722012-04-23 03:04:46 +00001888
Ariel Eliorfd1fc792013-01-01 05:22:33 +00001889 /* schedule the sp task as mcp ack is required */
1890 bnx2x_schedule_sp_task(bp);
Barak Witkowskia3348722012-04-23 03:04:46 +00001891 }
1892
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001893 return;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001894}
1895
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00001896irqreturn_t bnx2x_interrupt(int irq, void *dev_instance)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001897{
Eilon Greenstein555f6c72009-02-12 08:36:11 +00001898 struct bnx2x *bp = netdev_priv(dev_instance);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001899 u16 status = bnx2x_ack_int(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001900 u16 mask;
Eilon Greensteinca003922009-08-12 22:53:28 -07001901 int i;
Ariel Elior6383c0b2011-07-14 08:31:57 +00001902 u8 cos;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001903
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001904 /* Return here if interrupt is shared and it's not for us */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001905 if (unlikely(status == 0)) {
1906 DP(NETIF_MSG_INTR, "not our interrupt!\n");
1907 return IRQ_NONE;
1908 }
Eilon Greensteinf5372252009-02-12 08:38:30 +00001909 DP(NETIF_MSG_INTR, "got an interrupt status 0x%x\n", status);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001910
Eilon Greenstein3196a882008-08-13 15:58:49 -07001911#ifdef BNX2X_STOP_ON_ERROR
1912 if (unlikely(bp->panic))
1913 return IRQ_HANDLED;
1914#endif
1915
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00001916 for_each_eth_queue(bp, i) {
Eilon Greensteinca003922009-08-12 22:53:28 -07001917 struct bnx2x_fastpath *fp = &bp->fp[i];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001918
Merav Sicron55c11942012-11-07 00:45:48 +00001919 mask = 0x2 << (fp->index + CNIC_SUPPORT(bp));
Eilon Greensteinca003922009-08-12 22:53:28 -07001920 if (status & mask) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001921 /* Handle Rx or Tx according to SB id */
Ariel Elior6383c0b2011-07-14 08:31:57 +00001922 for_each_cos_in_tx_queue(fp, cos)
Merav Sicron65565882012-06-19 07:48:26 +00001923 prefetch(fp->txdata_ptr[cos]->tx_cons_sb);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001924 prefetch(&fp->sb_running_index[SM_RX_ID]);
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +00001925 napi_schedule(&bnx2x_fp(bp, fp->index, napi));
Eilon Greensteinca003922009-08-12 22:53:28 -07001926 status &= ~mask;
1927 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001928 }
1929
Merav Sicron55c11942012-11-07 00:45:48 +00001930 if (CNIC_SUPPORT(bp)) {
1931 mask = 0x2;
1932 if (status & (mask | 0x1)) {
1933 struct cnic_ops *c_ops = NULL;
Michael Chan993ac7b2009-10-10 13:46:56 +00001934
Michael Chanad9b4352013-01-23 03:21:52 +00001935 rcu_read_lock();
1936 c_ops = rcu_dereference(bp->cnic_ops);
1937 if (c_ops && (bp->cnic_eth_dev.drv_state &
1938 CNIC_DRV_STATE_HANDLES_IRQ))
1939 c_ops->cnic_handler(bp->cnic_data, NULL);
1940 rcu_read_unlock();
Merav Sicron55c11942012-11-07 00:45:48 +00001941
1942 status &= ~mask;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001943 }
Michael Chan993ac7b2009-10-10 13:46:56 +00001944 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001945
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001946 if (unlikely(status & 0x1)) {
Ariel Eliorfd1fc792013-01-01 05:22:33 +00001947
1948 /* schedule sp task to perform default status block work, ack
1949 * attentions and enable interrupts.
1950 */
1951 bnx2x_schedule_sp_task(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001952
1953 status &= ~0x1;
1954 if (!status)
1955 return IRQ_HANDLED;
1956 }
1957
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00001958 if (unlikely(status))
1959 DP(NETIF_MSG_INTR, "got an unknown interrupt! (status 0x%x)\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001960 status);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001961
1962 return IRQ_HANDLED;
1963}
1964
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001965/* Link */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001966
1967/*
1968 * General service functions
1969 */
1970
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00001971int bnx2x_acquire_hw_lock(struct bnx2x *bp, u32 resource)
Eliezer Tamirf1410642008-02-28 11:51:50 -08001972{
Eliezer Tamirf1410642008-02-28 11:51:50 -08001973 u32 lock_status;
1974 u32 resource_bit = (1 << resource);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001975 int func = BP_FUNC(bp);
1976 u32 hw_lock_control_reg;
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001977 int cnt;
Eliezer Tamirf1410642008-02-28 11:51:50 -08001978
1979 /* Validating that the resource is within range */
1980 if (resource > HW_LOCK_MAX_RESOURCE_VALUE) {
Merav Sicron51c1a582012-03-18 10:33:38 +00001981 BNX2X_ERR("resource(0x%x) > HW_LOCK_MAX_RESOURCE_VALUE(0x%x)\n",
Eliezer Tamirf1410642008-02-28 11:51:50 -08001982 resource, HW_LOCK_MAX_RESOURCE_VALUE);
1983 return -EINVAL;
1984 }
1985
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001986 if (func <= 5) {
1987 hw_lock_control_reg = (MISC_REG_DRIVER_CONTROL_1 + func*8);
1988 } else {
1989 hw_lock_control_reg =
1990 (MISC_REG_DRIVER_CONTROL_7 + (func - 6)*8);
1991 }
1992
Eliezer Tamirf1410642008-02-28 11:51:50 -08001993 /* Validating that the resource is not already taken */
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001994 lock_status = REG_RD(bp, hw_lock_control_reg);
Eliezer Tamirf1410642008-02-28 11:51:50 -08001995 if (lock_status & resource_bit) {
Merav Sicron51c1a582012-03-18 10:33:38 +00001996 BNX2X_ERR("lock_status 0x%x resource_bit 0x%x\n",
Eliezer Tamirf1410642008-02-28 11:51:50 -08001997 lock_status, resource_bit);
1998 return -EEXIST;
1999 }
2000
Eilon Greenstein46230476b2008-08-25 15:23:30 -07002001 /* Try for 5 second every 5ms */
2002 for (cnt = 0; cnt < 1000; cnt++) {
Eliezer Tamirf1410642008-02-28 11:51:50 -08002003 /* Try to acquire the lock */
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002004 REG_WR(bp, hw_lock_control_reg + 4, resource_bit);
2005 lock_status = REG_RD(bp, hw_lock_control_reg);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002006 if (lock_status & resource_bit)
2007 return 0;
2008
Yuval Mintz639d65b2013-06-02 00:06:21 +00002009 usleep_range(5000, 10000);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002010 }
Merav Sicron51c1a582012-03-18 10:33:38 +00002011 BNX2X_ERR("Timeout\n");
Eliezer Tamirf1410642008-02-28 11:51:50 -08002012 return -EAGAIN;
2013}
2014
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00002015int bnx2x_release_leader_lock(struct bnx2x *bp)
2016{
2017 return bnx2x_release_hw_lock(bp, bnx2x_get_leader_lock_resource(bp));
2018}
2019
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00002020int bnx2x_release_hw_lock(struct bnx2x *bp, u32 resource)
Eliezer Tamirf1410642008-02-28 11:51:50 -08002021{
2022 u32 lock_status;
2023 u32 resource_bit = (1 << resource);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002024 int func = BP_FUNC(bp);
2025 u32 hw_lock_control_reg;
Eliezer Tamirf1410642008-02-28 11:51:50 -08002026
2027 /* Validating that the resource is within range */
2028 if (resource > HW_LOCK_MAX_RESOURCE_VALUE) {
Merav Sicron51c1a582012-03-18 10:33:38 +00002029 BNX2X_ERR("resource(0x%x) > HW_LOCK_MAX_RESOURCE_VALUE(0x%x)\n",
Eliezer Tamirf1410642008-02-28 11:51:50 -08002030 resource, HW_LOCK_MAX_RESOURCE_VALUE);
2031 return -EINVAL;
2032 }
2033
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002034 if (func <= 5) {
2035 hw_lock_control_reg = (MISC_REG_DRIVER_CONTROL_1 + func*8);
2036 } else {
2037 hw_lock_control_reg =
2038 (MISC_REG_DRIVER_CONTROL_7 + (func - 6)*8);
2039 }
2040
Eliezer Tamirf1410642008-02-28 11:51:50 -08002041 /* Validating that the resource is currently taken */
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002042 lock_status = REG_RD(bp, hw_lock_control_reg);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002043 if (!(lock_status & resource_bit)) {
Yuval Mintz6bf07b82013-06-02 00:06:20 +00002044 BNX2X_ERR("lock_status 0x%x resource_bit 0x%x. Unlock was called but lock wasn't taken!\n",
2045 lock_status, resource_bit);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002046 return -EFAULT;
2047 }
2048
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002049 REG_WR(bp, hw_lock_control_reg, resource_bit);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002050 return 0;
2051}
2052
Eilon Greenstein4acac6a2009-02-12 08:36:52 +00002053int bnx2x_get_gpio(struct bnx2x *bp, int gpio_num, u8 port)
2054{
2055 /* The GPIO should be swapped if swap register is set and active */
2056 int gpio_port = (REG_RD(bp, NIG_REG_PORT_SWAP) &&
2057 REG_RD(bp, NIG_REG_STRAP_OVERRIDE)) ^ port;
2058 int gpio_shift = gpio_num +
2059 (gpio_port ? MISC_REGISTERS_GPIO_PORT_SHIFT : 0);
2060 u32 gpio_mask = (1 << gpio_shift);
2061 u32 gpio_reg;
2062 int value;
2063
2064 if (gpio_num > MISC_REGISTERS_GPIO_3) {
2065 BNX2X_ERR("Invalid GPIO %d\n", gpio_num);
2066 return -EINVAL;
2067 }
2068
2069 /* read GPIO value */
2070 gpio_reg = REG_RD(bp, MISC_REG_GPIO);
2071
2072 /* get the requested pin value */
2073 if ((gpio_reg & gpio_mask) == gpio_mask)
2074 value = 1;
2075 else
2076 value = 0;
2077
Eilon Greenstein4acac6a2009-02-12 08:36:52 +00002078 return value;
2079}
2080
Eilon Greenstein17de50b2008-08-13 15:56:59 -07002081int bnx2x_set_gpio(struct bnx2x *bp, int gpio_num, u32 mode, u8 port)
Eliezer Tamirf1410642008-02-28 11:51:50 -08002082{
2083 /* The GPIO should be swapped if swap register is set and active */
2084 int gpio_port = (REG_RD(bp, NIG_REG_PORT_SWAP) &&
Eilon Greenstein17de50b2008-08-13 15:56:59 -07002085 REG_RD(bp, NIG_REG_STRAP_OVERRIDE)) ^ port;
Eliezer Tamirf1410642008-02-28 11:51:50 -08002086 int gpio_shift = gpio_num +
2087 (gpio_port ? MISC_REGISTERS_GPIO_PORT_SHIFT : 0);
2088 u32 gpio_mask = (1 << gpio_shift);
2089 u32 gpio_reg;
2090
2091 if (gpio_num > MISC_REGISTERS_GPIO_3) {
2092 BNX2X_ERR("Invalid GPIO %d\n", gpio_num);
2093 return -EINVAL;
2094 }
2095
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002096 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002097 /* read GPIO and mask except the float bits */
2098 gpio_reg = (REG_RD(bp, MISC_REG_GPIO) & MISC_REGISTERS_GPIO_FLOAT);
2099
2100 switch (mode) {
2101 case MISC_REGISTERS_GPIO_OUTPUT_LOW:
Merav Sicron51c1a582012-03-18 10:33:38 +00002102 DP(NETIF_MSG_LINK,
2103 "Set GPIO %d (shift %d) -> output low\n",
Eliezer Tamirf1410642008-02-28 11:51:50 -08002104 gpio_num, gpio_shift);
2105 /* clear FLOAT and set CLR */
2106 gpio_reg &= ~(gpio_mask << MISC_REGISTERS_GPIO_FLOAT_POS);
2107 gpio_reg |= (gpio_mask << MISC_REGISTERS_GPIO_CLR_POS);
2108 break;
2109
2110 case MISC_REGISTERS_GPIO_OUTPUT_HIGH:
Merav Sicron51c1a582012-03-18 10:33:38 +00002111 DP(NETIF_MSG_LINK,
2112 "Set GPIO %d (shift %d) -> output high\n",
Eliezer Tamirf1410642008-02-28 11:51:50 -08002113 gpio_num, gpio_shift);
2114 /* clear FLOAT and set SET */
2115 gpio_reg &= ~(gpio_mask << MISC_REGISTERS_GPIO_FLOAT_POS);
2116 gpio_reg |= (gpio_mask << MISC_REGISTERS_GPIO_SET_POS);
2117 break;
2118
Eilon Greenstein17de50b2008-08-13 15:56:59 -07002119 case MISC_REGISTERS_GPIO_INPUT_HI_Z:
Merav Sicron51c1a582012-03-18 10:33:38 +00002120 DP(NETIF_MSG_LINK,
2121 "Set GPIO %d (shift %d) -> input\n",
Eliezer Tamirf1410642008-02-28 11:51:50 -08002122 gpio_num, gpio_shift);
2123 /* set FLOAT */
2124 gpio_reg |= (gpio_mask << MISC_REGISTERS_GPIO_FLOAT_POS);
2125 break;
2126
2127 default:
2128 break;
2129 }
2130
2131 REG_WR(bp, MISC_REG_GPIO, gpio_reg);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002132 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002133
2134 return 0;
2135}
2136
Yaniv Rosner0d40f0d2011-06-14 01:34:27 +00002137int bnx2x_set_mult_gpio(struct bnx2x *bp, u8 pins, u32 mode)
2138{
2139 u32 gpio_reg = 0;
2140 int rc = 0;
2141
2142 /* Any port swapping should be handled by caller. */
2143
2144 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
2145 /* read GPIO and mask except the float bits */
2146 gpio_reg = REG_RD(bp, MISC_REG_GPIO);
2147 gpio_reg &= ~(pins << MISC_REGISTERS_GPIO_FLOAT_POS);
2148 gpio_reg &= ~(pins << MISC_REGISTERS_GPIO_CLR_POS);
2149 gpio_reg &= ~(pins << MISC_REGISTERS_GPIO_SET_POS);
2150
2151 switch (mode) {
2152 case MISC_REGISTERS_GPIO_OUTPUT_LOW:
2153 DP(NETIF_MSG_LINK, "Set GPIO 0x%x -> output low\n", pins);
2154 /* set CLR */
2155 gpio_reg |= (pins << MISC_REGISTERS_GPIO_CLR_POS);
2156 break;
2157
2158 case MISC_REGISTERS_GPIO_OUTPUT_HIGH:
2159 DP(NETIF_MSG_LINK, "Set GPIO 0x%x -> output high\n", pins);
2160 /* set SET */
2161 gpio_reg |= (pins << MISC_REGISTERS_GPIO_SET_POS);
2162 break;
2163
2164 case MISC_REGISTERS_GPIO_INPUT_HI_Z:
2165 DP(NETIF_MSG_LINK, "Set GPIO 0x%x -> input\n", pins);
2166 /* set FLOAT */
2167 gpio_reg |= (pins << MISC_REGISTERS_GPIO_FLOAT_POS);
2168 break;
2169
2170 default:
2171 BNX2X_ERR("Invalid GPIO mode assignment %d\n", mode);
2172 rc = -EINVAL;
2173 break;
2174 }
2175
2176 if (rc == 0)
2177 REG_WR(bp, MISC_REG_GPIO, gpio_reg);
2178
2179 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
2180
2181 return rc;
2182}
2183
Eilon Greenstein4acac6a2009-02-12 08:36:52 +00002184int bnx2x_set_gpio_int(struct bnx2x *bp, int gpio_num, u32 mode, u8 port)
2185{
2186 /* The GPIO should be swapped if swap register is set and active */
2187 int gpio_port = (REG_RD(bp, NIG_REG_PORT_SWAP) &&
2188 REG_RD(bp, NIG_REG_STRAP_OVERRIDE)) ^ port;
2189 int gpio_shift = gpio_num +
2190 (gpio_port ? MISC_REGISTERS_GPIO_PORT_SHIFT : 0);
2191 u32 gpio_mask = (1 << gpio_shift);
2192 u32 gpio_reg;
2193
2194 if (gpio_num > MISC_REGISTERS_GPIO_3) {
2195 BNX2X_ERR("Invalid GPIO %d\n", gpio_num);
2196 return -EINVAL;
2197 }
2198
2199 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
2200 /* read GPIO int */
2201 gpio_reg = REG_RD(bp, MISC_REG_GPIO_INT);
2202
2203 switch (mode) {
2204 case MISC_REGISTERS_GPIO_INT_OUTPUT_CLR:
Merav Sicron51c1a582012-03-18 10:33:38 +00002205 DP(NETIF_MSG_LINK,
2206 "Clear GPIO INT %d (shift %d) -> output low\n",
2207 gpio_num, gpio_shift);
Eilon Greenstein4acac6a2009-02-12 08:36:52 +00002208 /* clear SET and set CLR */
2209 gpio_reg &= ~(gpio_mask << MISC_REGISTERS_GPIO_INT_SET_POS);
2210 gpio_reg |= (gpio_mask << MISC_REGISTERS_GPIO_INT_CLR_POS);
2211 break;
2212
2213 case MISC_REGISTERS_GPIO_INT_OUTPUT_SET:
Merav Sicron51c1a582012-03-18 10:33:38 +00002214 DP(NETIF_MSG_LINK,
2215 "Set GPIO INT %d (shift %d) -> output high\n",
2216 gpio_num, gpio_shift);
Eilon Greenstein4acac6a2009-02-12 08:36:52 +00002217 /* clear CLR and set SET */
2218 gpio_reg &= ~(gpio_mask << MISC_REGISTERS_GPIO_INT_CLR_POS);
2219 gpio_reg |= (gpio_mask << MISC_REGISTERS_GPIO_INT_SET_POS);
2220 break;
2221
2222 default:
2223 break;
2224 }
2225
2226 REG_WR(bp, MISC_REG_GPIO_INT, gpio_reg);
2227 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
2228
2229 return 0;
2230}
2231
Yuval Mintzd6d99a32012-12-02 04:05:45 +00002232static int bnx2x_set_spio(struct bnx2x *bp, int spio, u32 mode)
Eliezer Tamirf1410642008-02-28 11:51:50 -08002233{
Eliezer Tamirf1410642008-02-28 11:51:50 -08002234 u32 spio_reg;
2235
Yuval Mintzd6d99a32012-12-02 04:05:45 +00002236 /* Only 2 SPIOs are configurable */
2237 if ((spio != MISC_SPIO_SPIO4) && (spio != MISC_SPIO_SPIO5)) {
2238 BNX2X_ERR("Invalid SPIO 0x%x\n", spio);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002239 return -EINVAL;
2240 }
2241
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002242 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_SPIO);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002243 /* read SPIO and mask except the float bits */
Yuval Mintzd6d99a32012-12-02 04:05:45 +00002244 spio_reg = (REG_RD(bp, MISC_REG_SPIO) & MISC_SPIO_FLOAT);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002245
2246 switch (mode) {
Yuval Mintzd6d99a32012-12-02 04:05:45 +00002247 case MISC_SPIO_OUTPUT_LOW:
2248 DP(NETIF_MSG_HW, "Set SPIO 0x%x -> output low\n", spio);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002249 /* clear FLOAT and set CLR */
Yuval Mintzd6d99a32012-12-02 04:05:45 +00002250 spio_reg &= ~(spio << MISC_SPIO_FLOAT_POS);
2251 spio_reg |= (spio << MISC_SPIO_CLR_POS);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002252 break;
2253
Yuval Mintzd6d99a32012-12-02 04:05:45 +00002254 case MISC_SPIO_OUTPUT_HIGH:
2255 DP(NETIF_MSG_HW, "Set SPIO 0x%x -> output high\n", spio);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002256 /* clear FLOAT and set SET */
Yuval Mintzd6d99a32012-12-02 04:05:45 +00002257 spio_reg &= ~(spio << MISC_SPIO_FLOAT_POS);
2258 spio_reg |= (spio << MISC_SPIO_SET_POS);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002259 break;
2260
Yuval Mintzd6d99a32012-12-02 04:05:45 +00002261 case MISC_SPIO_INPUT_HI_Z:
2262 DP(NETIF_MSG_HW, "Set SPIO 0x%x -> input\n", spio);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002263 /* set FLOAT */
Yuval Mintzd6d99a32012-12-02 04:05:45 +00002264 spio_reg |= (spio << MISC_SPIO_FLOAT_POS);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002265 break;
2266
2267 default:
2268 break;
2269 }
2270
2271 REG_WR(bp, MISC_REG_SPIO, spio_reg);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002272 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_SPIO);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002273
2274 return 0;
2275}
2276
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00002277void bnx2x_calc_fc_adv(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002278{
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002279 u8 cfg_idx = bnx2x_get_link_cfg_idx(bp);
Eilon Greensteinad33ea32009-01-14 21:24:57 -08002280 switch (bp->link_vars.ieee_fc &
2281 MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_MASK) {
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002282 case MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_NONE:
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002283 bp->port.advertising[cfg_idx] &= ~(ADVERTISED_Asym_Pause |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00002284 ADVERTISED_Pause);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002285 break;
Eilon Greenstein356e2382009-02-12 08:38:32 +00002286
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002287 case MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_BOTH:
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002288 bp->port.advertising[cfg_idx] |= (ADVERTISED_Asym_Pause |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00002289 ADVERTISED_Pause);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002290 break;
Eilon Greenstein356e2382009-02-12 08:38:32 +00002291
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002292 case MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_ASYMMETRIC:
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002293 bp->port.advertising[cfg_idx] |= ADVERTISED_Asym_Pause;
Eliezer Tamirf1410642008-02-28 11:51:50 -08002294 break;
Eilon Greenstein356e2382009-02-12 08:38:32 +00002295
Eliezer Tamirf1410642008-02-28 11:51:50 -08002296 default:
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002297 bp->port.advertising[cfg_idx] &= ~(ADVERTISED_Asym_Pause |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00002298 ADVERTISED_Pause);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002299 break;
2300 }
2301}
2302
Yuval Mintzcd1dfce2012-12-02 04:05:56 +00002303static void bnx2x_set_requested_fc(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002304{
Yuval Mintzcd1dfce2012-12-02 04:05:56 +00002305 /* Initialize link parameters structure variables
2306 * It is recommended to turn off RX FC for jumbo frames
2307 * for better performance
2308 */
2309 if (CHIP_IS_E1x(bp) && (bp->dev->mtu > 5000))
2310 bp->link_params.req_fc_auto_adv = BNX2X_FLOW_CTRL_TX;
2311 else
2312 bp->link_params.req_fc_auto_adv = BNX2X_FLOW_CTRL_BOTH;
2313}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002314
Dmitry Kravkov9156b302013-08-19 09:11:56 +03002315static void bnx2x_init_dropless_fc(struct bnx2x *bp)
2316{
2317 u32 pause_enabled = 0;
2318
2319 if (!CHIP_IS_E1(bp) && bp->dropless_fc && bp->link_vars.link_up) {
2320 if (bp->link_vars.flow_ctrl & BNX2X_FLOW_CTRL_TX)
2321 pause_enabled = 1;
2322
2323 REG_WR(bp, BAR_USTRORM_INTMEM +
2324 USTORM_ETH_PAUSE_ENABLED_OFFSET(BP_PORT(bp)),
2325 pause_enabled);
2326 }
2327
2328 DP(NETIF_MSG_IFUP | NETIF_MSG_LINK, "dropless_fc is %s\n",
2329 pause_enabled ? "enabled" : "disabled");
2330}
2331
Yuval Mintzcd1dfce2012-12-02 04:05:56 +00002332int bnx2x_initial_phy_init(struct bnx2x *bp, int load_mode)
2333{
2334 int rc, cfx_idx = bnx2x_get_link_cfg_idx(bp);
2335 u16 req_line_speed = bp->link_params.req_line_speed[cfx_idx];
2336
2337 if (!BP_NOMCP(bp)) {
2338 bnx2x_set_requested_fc(bp);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002339 bnx2x_acquire_phy_lock(bp);
Eilon Greensteinb5bf9062009-02-12 08:38:08 +00002340
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002341 if (load_mode == LOAD_DIAG) {
Yaniv Rosner1cb0c782011-07-24 03:53:21 +00002342 struct link_params *lp = &bp->link_params;
2343 lp->loopback_mode = LOOPBACK_XGXS;
2344 /* do PHY loopback at 10G speed, if possible */
2345 if (lp->req_line_speed[cfx_idx] < SPEED_10000) {
2346 if (lp->speed_cap_mask[cfx_idx] &
2347 PORT_HW_CFG_SPEED_CAPABILITY_D0_10G)
2348 lp->req_line_speed[cfx_idx] =
2349 SPEED_10000;
2350 else
2351 lp->req_line_speed[cfx_idx] =
2352 SPEED_1000;
2353 }
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002354 }
Eilon Greensteinb5bf9062009-02-12 08:38:08 +00002355
Merav Sicron8970b2e2012-06-19 07:48:22 +00002356 if (load_mode == LOAD_LOOPBACK_EXT) {
2357 struct link_params *lp = &bp->link_params;
2358 lp->loopback_mode = LOOPBACK_EXT;
2359 }
2360
Eilon Greenstein19680c42008-08-13 15:47:33 -07002361 rc = bnx2x_phy_init(&bp->link_params, &bp->link_vars);
Eilon Greensteinb5bf9062009-02-12 08:38:08 +00002362
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002363 bnx2x_release_phy_lock(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002364
Dmitry Kravkov9156b302013-08-19 09:11:56 +03002365 bnx2x_init_dropless_fc(bp);
2366
Eilon Greenstein3c96c682009-01-14 21:25:31 -08002367 bnx2x_calc_fc_adv(bp);
2368
Yuval Mintzcd1dfce2012-12-02 04:05:56 +00002369 if (bp->link_vars.link_up) {
Eilon Greensteinb5bf9062009-02-12 08:38:08 +00002370 bnx2x_stats_handle(bp, STATS_EVENT_LINK_UP);
Eilon Greenstein19680c42008-08-13 15:47:33 -07002371 bnx2x_link_report(bp);
Yuval Mintzcd1dfce2012-12-02 04:05:56 +00002372 }
2373 queue_delayed_work(bnx2x_wq, &bp->period_task, 0);
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002374 bp->link_params.req_line_speed[cfx_idx] = req_line_speed;
Eilon Greenstein19680c42008-08-13 15:47:33 -07002375 return rc;
2376 }
Eilon Greensteinf5372252009-02-12 08:38:30 +00002377 BNX2X_ERR("Bootcode is missing - can not initialize link\n");
Eilon Greenstein19680c42008-08-13 15:47:33 -07002378 return -EINVAL;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002379}
2380
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00002381void bnx2x_link_set(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002382{
Eilon Greenstein19680c42008-08-13 15:47:33 -07002383 if (!BP_NOMCP(bp)) {
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002384 bnx2x_acquire_phy_lock(bp);
Eilon Greenstein19680c42008-08-13 15:47:33 -07002385 bnx2x_phy_init(&bp->link_params, &bp->link_vars);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002386 bnx2x_release_phy_lock(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002387
Dmitry Kravkov9156b302013-08-19 09:11:56 +03002388 bnx2x_init_dropless_fc(bp);
2389
Eilon Greenstein19680c42008-08-13 15:47:33 -07002390 bnx2x_calc_fc_adv(bp);
2391 } else
Eilon Greensteinf5372252009-02-12 08:38:30 +00002392 BNX2X_ERR("Bootcode is missing - can not set link\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002393}
2394
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002395static void bnx2x__link_reset(struct bnx2x *bp)
2396{
Eilon Greenstein19680c42008-08-13 15:47:33 -07002397 if (!BP_NOMCP(bp)) {
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002398 bnx2x_acquire_phy_lock(bp);
Yuval Mintz5d07d862012-09-13 02:56:21 +00002399 bnx2x_lfa_reset(&bp->link_params, &bp->link_vars);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002400 bnx2x_release_phy_lock(bp);
Eilon Greenstein19680c42008-08-13 15:47:33 -07002401 } else
Eilon Greensteinf5372252009-02-12 08:38:30 +00002402 BNX2X_ERR("Bootcode is missing - can not reset link\n");
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002403}
2404
Yuval Mintz5d07d862012-09-13 02:56:21 +00002405void bnx2x_force_link_reset(struct bnx2x *bp)
2406{
2407 bnx2x_acquire_phy_lock(bp);
2408 bnx2x_link_reset(&bp->link_params, &bp->link_vars, 1);
2409 bnx2x_release_phy_lock(bp);
2410}
2411
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002412u8 bnx2x_link_test(struct bnx2x *bp, u8 is_serdes)
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002413{
Vladislav Zolotarov2145a922010-04-19 01:13:49 +00002414 u8 rc = 0;
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002415
Vladislav Zolotarov2145a922010-04-19 01:13:49 +00002416 if (!BP_NOMCP(bp)) {
2417 bnx2x_acquire_phy_lock(bp);
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002418 rc = bnx2x_test_link(&bp->link_params, &bp->link_vars,
2419 is_serdes);
Vladislav Zolotarov2145a922010-04-19 01:13:49 +00002420 bnx2x_release_phy_lock(bp);
2421 } else
2422 BNX2X_ERR("Bootcode is missing - can not test link\n");
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002423
2424 return rc;
2425}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002426
Eilon Greenstein2691d512009-08-12 08:22:08 +00002427/* Calculates the sum of vn_min_rates.
2428 It's needed for further normalizing of the min_rates.
2429 Returns:
2430 sum of vn_min_rates.
2431 or
2432 0 - if all the min_rates are 0.
Yuval Mintz16a5fd92013-06-02 00:06:18 +00002433 In the later case fairness algorithm should be deactivated.
Eilon Greenstein2691d512009-08-12 08:22:08 +00002434 If not all min_rates are zero then those that are zeroes will be set to 1.
2435 */
Yuval Mintzb475d782012-04-03 18:41:29 +00002436static void bnx2x_calc_vn_min(struct bnx2x *bp,
2437 struct cmng_init_input *input)
Eilon Greenstein2691d512009-08-12 08:22:08 +00002438{
2439 int all_zero = 1;
Eilon Greenstein2691d512009-08-12 08:22:08 +00002440 int vn;
2441
David S. Miller8decf862011-09-22 03:23:13 -04002442 for (vn = VN_0; vn < BP_MAX_VN_NUM(bp); vn++) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002443 u32 vn_cfg = bp->mf_config[vn];
Eilon Greenstein2691d512009-08-12 08:22:08 +00002444 u32 vn_min_rate = ((vn_cfg & FUNC_MF_CFG_MIN_BW_MASK) >>
2445 FUNC_MF_CFG_MIN_BW_SHIFT) * 100;
2446
2447 /* Skip hidden vns */
2448 if (vn_cfg & FUNC_MF_CFG_FUNC_HIDE)
Yuval Mintzb475d782012-04-03 18:41:29 +00002449 vn_min_rate = 0;
Eilon Greenstein2691d512009-08-12 08:22:08 +00002450 /* If min rate is zero - set it to 1 */
Yuval Mintzb475d782012-04-03 18:41:29 +00002451 else if (!vn_min_rate)
Eilon Greenstein2691d512009-08-12 08:22:08 +00002452 vn_min_rate = DEF_MIN_RATE;
2453 else
2454 all_zero = 0;
2455
Yuval Mintzb475d782012-04-03 18:41:29 +00002456 input->vnic_min_rate[vn] = vn_min_rate;
Eilon Greenstein2691d512009-08-12 08:22:08 +00002457 }
2458
Dmitry Kravkov30ae438b2011-06-14 01:33:13 +00002459 /* if ETS or all min rates are zeros - disable fairness */
2460 if (BNX2X_IS_ETS_ENABLED(bp)) {
Yuval Mintzb475d782012-04-03 18:41:29 +00002461 input->flags.cmng_enables &=
Dmitry Kravkov30ae438b2011-06-14 01:33:13 +00002462 ~CMNG_FLAGS_PER_PORT_FAIRNESS_VN;
2463 DP(NETIF_MSG_IFUP, "Fairness will be disabled due to ETS\n");
2464 } else if (all_zero) {
Yuval Mintzb475d782012-04-03 18:41:29 +00002465 input->flags.cmng_enables &=
Eilon Greensteinb015e3d2009-10-15 00:17:20 -07002466 ~CMNG_FLAGS_PER_PORT_FAIRNESS_VN;
Yuval Mintzb475d782012-04-03 18:41:29 +00002467 DP(NETIF_MSG_IFUP,
2468 "All MIN values are zeroes fairness will be disabled\n");
Eilon Greensteinb015e3d2009-10-15 00:17:20 -07002469 } else
Yuval Mintzb475d782012-04-03 18:41:29 +00002470 input->flags.cmng_enables |=
Eilon Greensteinb015e3d2009-10-15 00:17:20 -07002471 CMNG_FLAGS_PER_PORT_FAIRNESS_VN;
Eilon Greenstein2691d512009-08-12 08:22:08 +00002472}
2473
Yuval Mintzb475d782012-04-03 18:41:29 +00002474static void bnx2x_calc_vn_max(struct bnx2x *bp, int vn,
2475 struct cmng_init_input *input)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002476{
Yuval Mintzb475d782012-04-03 18:41:29 +00002477 u16 vn_max_rate;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002478 u32 vn_cfg = bp->mf_config[vn];
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002479
Yuval Mintzb475d782012-04-03 18:41:29 +00002480 if (vn_cfg & FUNC_MF_CFG_FUNC_HIDE)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002481 vn_max_rate = 0;
Yuval Mintzb475d782012-04-03 18:41:29 +00002482 else {
Dmitry Kravkovfaa6fcb2011-02-28 03:37:20 +00002483 u32 maxCfg = bnx2x_extract_max_cfg(bp, vn_cfg);
2484
Yuval Mintzb475d782012-04-03 18:41:29 +00002485 if (IS_MF_SI(bp)) {
Dmitry Kravkovfaa6fcb2011-02-28 03:37:20 +00002486 /* maxCfg in percents of linkspeed */
2487 vn_max_rate = (bp->link_vars.line_speed * maxCfg) / 100;
Yuval Mintzb475d782012-04-03 18:41:29 +00002488 } else /* SD modes */
Dmitry Kravkovfaa6fcb2011-02-28 03:37:20 +00002489 /* maxCfg is absolute in 100Mb units */
2490 vn_max_rate = maxCfg * 100;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002491 }
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00002492
Yuval Mintzb475d782012-04-03 18:41:29 +00002493 DP(NETIF_MSG_IFUP, "vn %d: vn_max_rate %d\n", vn, vn_max_rate);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002494
Yuval Mintzb475d782012-04-03 18:41:29 +00002495 input->vnic_max_rate[vn] = vn_max_rate;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002496}
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00002497
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002498static int bnx2x_get_cmng_fns_mode(struct bnx2x *bp)
2499{
2500 if (CHIP_REV_IS_SLOW(bp))
2501 return CMNG_FNS_NONE;
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +00002502 if (IS_MF(bp))
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002503 return CMNG_FNS_MINMAX;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002504
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002505 return CMNG_FNS_NONE;
2506}
2507
Vladislav Zolotarov2ae17f62011-05-04 23:48:23 +00002508void bnx2x_read_mf_cfg(struct bnx2x *bp)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002509{
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08002510 int vn, n = (CHIP_MODE_IS_4_PORT(bp) ? 2 : 1);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002511
2512 if (BP_NOMCP(bp))
Yuval Mintz16a5fd92013-06-02 00:06:18 +00002513 return; /* what should be the default value in this case */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002514
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08002515 /* For 2 port configuration the absolute function number formula
2516 * is:
2517 * abs_func = 2 * vn + BP_PORT + BP_PATH
2518 *
2519 * and there are 4 functions per port
2520 *
2521 * For 4 port configuration it is
2522 * abs_func = 4 * vn + 2 * BP_PORT + BP_PATH
2523 *
2524 * and there are 2 functions per port
2525 */
David S. Miller8decf862011-09-22 03:23:13 -04002526 for (vn = VN_0; vn < BP_MAX_VN_NUM(bp); vn++) {
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08002527 int /*abs*/func = n * (2 * vn + BP_PORT(bp)) + BP_PATH(bp);
2528
2529 if (func >= E1H_FUNC_MAX)
2530 break;
2531
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002532 bp->mf_config[vn] =
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002533 MF_CFG_RD(bp, func_mf_config[func].config);
2534 }
Barak Witkowskia3348722012-04-23 03:04:46 +00002535 if (bp->mf_config[BP_VN(bp)] & FUNC_MF_CFG_FUNC_DISABLED) {
2536 DP(NETIF_MSG_IFUP, "mf_cfg function disabled\n");
2537 bp->flags |= MF_FUNC_DIS;
2538 } else {
2539 DP(NETIF_MSG_IFUP, "mf_cfg function enabled\n");
2540 bp->flags &= ~MF_FUNC_DIS;
2541 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002542}
2543
2544static void bnx2x_cmng_fns_init(struct bnx2x *bp, u8 read_cfg, u8 cmng_type)
2545{
Yuval Mintzb475d782012-04-03 18:41:29 +00002546 struct cmng_init_input input;
2547 memset(&input, 0, sizeof(struct cmng_init_input));
2548
2549 input.port_rate = bp->link_vars.line_speed;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002550
Dmitry Kravkov568e2422013-08-13 02:25:00 +03002551 if (cmng_type == CMNG_FNS_MINMAX && input.port_rate) {
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002552 int vn;
2553
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002554 /* read mf conf from shmem */
2555 if (read_cfg)
2556 bnx2x_read_mf_cfg(bp);
2557
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002558 /* vn_weight_sum and enable fairness if not 0 */
Yuval Mintzb475d782012-04-03 18:41:29 +00002559 bnx2x_calc_vn_min(bp, &input);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002560
2561 /* calculate and set min-max rate for each vn */
Dmitry Kravkovc4154f22011-03-06 10:49:25 +00002562 if (bp->port.pmf)
David S. Miller8decf862011-09-22 03:23:13 -04002563 for (vn = VN_0; vn < BP_MAX_VN_NUM(bp); vn++)
Yuval Mintzb475d782012-04-03 18:41:29 +00002564 bnx2x_calc_vn_max(bp, vn, &input);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002565
2566 /* always enable rate shaping and fairness */
Yuval Mintzb475d782012-04-03 18:41:29 +00002567 input.flags.cmng_enables |=
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002568 CMNG_FLAGS_PER_PORT_RATE_SHAPING_VN;
Yuval Mintzb475d782012-04-03 18:41:29 +00002569
2570 bnx2x_init_cmng(&input, &bp->cmng);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002571 return;
2572 }
2573
2574 /* rate shaping and fairness are disabled */
2575 DP(NETIF_MSG_IFUP,
2576 "rate shaping and fairness are disabled\n");
2577}
2578
Eric Dumazet1191cb82012-04-27 21:39:21 +00002579static void storm_memset_cmng(struct bnx2x *bp,
2580 struct cmng_init *cmng,
2581 u8 port)
2582{
2583 int vn;
2584 size_t size = sizeof(struct cmng_struct_per_port);
2585
2586 u32 addr = BAR_XSTRORM_INTMEM +
2587 XSTORM_CMNG_PER_PORT_VARS_OFFSET(port);
2588
2589 __storm_memset_struct(bp, addr, size, (u32 *)&cmng->port);
2590
2591 for (vn = VN_0; vn < BP_MAX_VN_NUM(bp); vn++) {
2592 int func = func_by_vn(bp, vn);
2593
2594 addr = BAR_XSTRORM_INTMEM +
2595 XSTORM_RATE_SHAPING_PER_VN_VARS_OFFSET(func);
2596 size = sizeof(struct rate_shaping_vars_per_vn);
2597 __storm_memset_struct(bp, addr, size,
2598 (u32 *)&cmng->vnic.vnic_max_rate[vn]);
2599
2600 addr = BAR_XSTRORM_INTMEM +
2601 XSTORM_FAIRNESS_PER_VN_VARS_OFFSET(func);
2602 size = sizeof(struct fairness_vars_per_vn);
2603 __storm_memset_struct(bp, addr, size,
2604 (u32 *)&cmng->vnic.vnic_min_rate[vn]);
2605 }
2606}
2607
Dmitry Kravkov568e2422013-08-13 02:25:00 +03002608/* init cmng mode in HW according to local configuration */
2609void bnx2x_set_local_cmng(struct bnx2x *bp)
2610{
2611 int cmng_fns = bnx2x_get_cmng_fns_mode(bp);
2612
2613 if (cmng_fns != CMNG_FNS_NONE) {
2614 bnx2x_cmng_fns_init(bp, false, cmng_fns);
2615 storm_memset_cmng(bp, &bp->cmng, BP_PORT(bp));
2616 } else {
2617 /* rate shaping and fairness are disabled */
2618 DP(NETIF_MSG_IFUP,
2619 "single function mode without fairness\n");
2620 }
2621}
2622
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002623/* This function is called upon link interrupt */
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002624static void bnx2x_link_attn(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002625{
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002626 /* Make sure that we are synced with the current statistics */
2627 bnx2x_stats_handle(bp, STATS_EVENT_STOP);
2628
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002629 bnx2x_link_update(&bp->link_params, &bp->link_vars);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002630
Dmitry Kravkov9156b302013-08-19 09:11:56 +03002631 bnx2x_init_dropless_fc(bp);
2632
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002633 if (bp->link_vars.link_up) {
2634
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002635 if (bp->link_vars.mac_type != MAC_TYPE_EMAC) {
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002636 struct host_port_stats *pstats;
2637
2638 pstats = bnx2x_sp(bp, port_stats);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002639 /* reset old mac stats */
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002640 memset(&(pstats->mac_stx[0]), 0,
2641 sizeof(struct mac_stx));
2642 }
Eilon Greensteinf34d28e2009-10-15 00:18:08 -07002643 if (bp->state == BNX2X_STATE_OPEN)
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002644 bnx2x_stats_handle(bp, STATS_EVENT_LINK_UP);
2645 }
2646
Dmitry Kravkov568e2422013-08-13 02:25:00 +03002647 if (bp->link_vars.link_up && bp->link_vars.line_speed)
2648 bnx2x_set_local_cmng(bp);
Dmitry Kravkov9fdc3e92011-03-06 10:49:15 +00002649
Vladislav Zolotarov2ae17f62011-05-04 23:48:23 +00002650 __bnx2x_link_report(bp);
2651
Dmitry Kravkov9fdc3e92011-03-06 10:49:15 +00002652 if (IS_MF(bp))
2653 bnx2x_link_sync_notify(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002654}
2655
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00002656void bnx2x__link_status_update(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002657{
Vladislav Zolotarov2ae17f62011-05-04 23:48:23 +00002658 if (bp->state != BNX2X_STATE_OPEN)
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002659 return;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002660
Dmitry Kravkov00253a82011-11-13 04:34:25 +00002661 /* read updated dcb configuration */
Ariel Eliorad5afc82013-01-01 05:22:26 +00002662 if (IS_PF(bp)) {
2663 bnx2x_dcbx_pmf_update(bp);
2664 bnx2x_link_status_update(&bp->link_params, &bp->link_vars);
2665 if (bp->link_vars.link_up)
2666 bnx2x_stats_handle(bp, STATS_EVENT_LINK_UP);
2667 else
2668 bnx2x_stats_handle(bp, STATS_EVENT_STOP);
2669 /* indicate link status */
2670 bnx2x_link_report(bp);
Dmitry Kravkov00253a82011-11-13 04:34:25 +00002671
Ariel Eliorad5afc82013-01-01 05:22:26 +00002672 } else { /* VF */
2673 bp->port.supported[0] |= (SUPPORTED_10baseT_Half |
2674 SUPPORTED_10baseT_Full |
2675 SUPPORTED_100baseT_Half |
2676 SUPPORTED_100baseT_Full |
2677 SUPPORTED_1000baseT_Full |
2678 SUPPORTED_2500baseX_Full |
2679 SUPPORTED_10000baseT_Full |
2680 SUPPORTED_TP |
2681 SUPPORTED_FIBRE |
2682 SUPPORTED_Autoneg |
2683 SUPPORTED_Pause |
2684 SUPPORTED_Asym_Pause);
2685 bp->port.advertising[0] = bp->port.supported[0];
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002686
Ariel Eliorad5afc82013-01-01 05:22:26 +00002687 bp->link_params.bp = bp;
2688 bp->link_params.port = BP_PORT(bp);
2689 bp->link_params.req_duplex[0] = DUPLEX_FULL;
2690 bp->link_params.req_flow_ctrl[0] = BNX2X_FLOW_CTRL_NONE;
2691 bp->link_params.req_line_speed[0] = SPEED_10000;
2692 bp->link_params.speed_cap_mask[0] = 0x7f0000;
2693 bp->link_params.switch_cfg = SWITCH_CFG_10G;
2694 bp->link_vars.mac_type = MAC_TYPE_BMAC;
2695 bp->link_vars.line_speed = SPEED_10000;
2696 bp->link_vars.link_status =
2697 (LINK_STATUS_LINK_UP |
2698 LINK_STATUS_SPEED_AND_DUPLEX_10GTFD);
2699 bp->link_vars.link_up = 1;
2700 bp->link_vars.duplex = DUPLEX_FULL;
2701 bp->link_vars.flow_ctrl = BNX2X_FLOW_CTRL_NONE;
2702 __bnx2x_link_report(bp);
Dmitry Kravkov6495d152014-06-26 14:31:04 +03002703
2704 bnx2x_sample_bulletin(bp);
2705
2706 /* if bulletin board did not have an update for link status
2707 * __bnx2x_link_report will report current status
2708 * but it will NOT duplicate report in case of already reported
2709 * during sampling bulletin board.
2710 */
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002711 bnx2x_stats_handle(bp, STATS_EVENT_LINK_UP);
Ariel Eliorad5afc82013-01-01 05:22:26 +00002712 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002713}
2714
Barak Witkowskia3348722012-04-23 03:04:46 +00002715static int bnx2x_afex_func_update(struct bnx2x *bp, u16 vifid,
2716 u16 vlan_val, u8 allowed_prio)
2717{
Yuval Mintz86564c32013-01-23 03:21:50 +00002718 struct bnx2x_func_state_params func_params = {NULL};
Barak Witkowskia3348722012-04-23 03:04:46 +00002719 struct bnx2x_func_afex_update_params *f_update_params =
2720 &func_params.params.afex_update;
2721
2722 func_params.f_obj = &bp->func_obj;
2723 func_params.cmd = BNX2X_F_CMD_AFEX_UPDATE;
2724
2725 /* no need to wait for RAMROD completion, so don't
2726 * set RAMROD_COMP_WAIT flag
2727 */
2728
2729 f_update_params->vif_id = vifid;
2730 f_update_params->afex_default_vlan = vlan_val;
2731 f_update_params->allowed_priorities = allowed_prio;
2732
2733 /* if ramrod can not be sent, response to MCP immediately */
2734 if (bnx2x_func_state_change(bp, &func_params) < 0)
2735 bnx2x_fw_command(bp, DRV_MSG_CODE_AFEX_VIFSET_ACK, 0);
2736
2737 return 0;
2738}
2739
2740static int bnx2x_afex_handle_vif_list_cmd(struct bnx2x *bp, u8 cmd_type,
2741 u16 vif_index, u8 func_bit_map)
2742{
Yuval Mintz86564c32013-01-23 03:21:50 +00002743 struct bnx2x_func_state_params func_params = {NULL};
Barak Witkowskia3348722012-04-23 03:04:46 +00002744 struct bnx2x_func_afex_viflists_params *update_params =
2745 &func_params.params.afex_viflists;
2746 int rc;
2747 u32 drv_msg_code;
2748
2749 /* validate only LIST_SET and LIST_GET are received from switch */
2750 if ((cmd_type != VIF_LIST_RULE_GET) && (cmd_type != VIF_LIST_RULE_SET))
2751 BNX2X_ERR("BUG! afex_handle_vif_list_cmd invalid type 0x%x\n",
2752 cmd_type);
2753
2754 func_params.f_obj = &bp->func_obj;
2755 func_params.cmd = BNX2X_F_CMD_AFEX_VIFLISTS;
2756
2757 /* set parameters according to cmd_type */
2758 update_params->afex_vif_list_command = cmd_type;
Yuval Mintz86564c32013-01-23 03:21:50 +00002759 update_params->vif_list_index = vif_index;
Barak Witkowskia3348722012-04-23 03:04:46 +00002760 update_params->func_bit_map =
2761 (cmd_type == VIF_LIST_RULE_GET) ? 0 : func_bit_map;
2762 update_params->func_to_clear = 0;
2763 drv_msg_code =
2764 (cmd_type == VIF_LIST_RULE_GET) ?
2765 DRV_MSG_CODE_AFEX_LISTGET_ACK :
2766 DRV_MSG_CODE_AFEX_LISTSET_ACK;
2767
2768 /* if ramrod can not be sent, respond to MCP immediately for
2769 * SET and GET requests (other are not triggered from MCP)
2770 */
2771 rc = bnx2x_func_state_change(bp, &func_params);
2772 if (rc < 0)
2773 bnx2x_fw_command(bp, drv_msg_code, 0);
2774
2775 return 0;
2776}
2777
2778static void bnx2x_handle_afex_cmd(struct bnx2x *bp, u32 cmd)
2779{
2780 struct afex_stats afex_stats;
2781 u32 func = BP_ABS_FUNC(bp);
2782 u32 mf_config;
2783 u16 vlan_val;
2784 u32 vlan_prio;
2785 u16 vif_id;
2786 u8 allowed_prio;
2787 u8 vlan_mode;
2788 u32 addr_to_write, vifid, addrs, stats_type, i;
2789
2790 if (cmd & DRV_STATUS_AFEX_LISTGET_REQ) {
2791 vifid = SHMEM2_RD(bp, afex_param1_to_driver[BP_FW_MB_IDX(bp)]);
2792 DP(BNX2X_MSG_MCP,
2793 "afex: got MCP req LISTGET_REQ for vifid 0x%x\n", vifid);
2794 bnx2x_afex_handle_vif_list_cmd(bp, VIF_LIST_RULE_GET, vifid, 0);
2795 }
2796
2797 if (cmd & DRV_STATUS_AFEX_LISTSET_REQ) {
2798 vifid = SHMEM2_RD(bp, afex_param1_to_driver[BP_FW_MB_IDX(bp)]);
2799 addrs = SHMEM2_RD(bp, afex_param2_to_driver[BP_FW_MB_IDX(bp)]);
2800 DP(BNX2X_MSG_MCP,
2801 "afex: got MCP req LISTSET_REQ for vifid 0x%x addrs 0x%x\n",
2802 vifid, addrs);
2803 bnx2x_afex_handle_vif_list_cmd(bp, VIF_LIST_RULE_SET, vifid,
2804 addrs);
2805 }
2806
2807 if (cmd & DRV_STATUS_AFEX_STATSGET_REQ) {
2808 addr_to_write = SHMEM2_RD(bp,
2809 afex_scratchpad_addr_to_write[BP_FW_MB_IDX(bp)]);
2810 stats_type = SHMEM2_RD(bp,
2811 afex_param1_to_driver[BP_FW_MB_IDX(bp)]);
2812
2813 DP(BNX2X_MSG_MCP,
2814 "afex: got MCP req STATSGET_REQ, write to addr 0x%x\n",
2815 addr_to_write);
2816
2817 bnx2x_afex_collect_stats(bp, (void *)&afex_stats, stats_type);
2818
2819 /* write response to scratchpad, for MCP */
2820 for (i = 0; i < (sizeof(struct afex_stats)/sizeof(u32)); i++)
2821 REG_WR(bp, addr_to_write + i*sizeof(u32),
2822 *(((u32 *)(&afex_stats))+i));
2823
2824 /* send ack message to MCP */
2825 bnx2x_fw_command(bp, DRV_MSG_CODE_AFEX_STATSGET_ACK, 0);
2826 }
2827
2828 if (cmd & DRV_STATUS_AFEX_VIFSET_REQ) {
2829 mf_config = MF_CFG_RD(bp, func_mf_config[func].config);
2830 bp->mf_config[BP_VN(bp)] = mf_config;
2831 DP(BNX2X_MSG_MCP,
2832 "afex: got MCP req VIFSET_REQ, mf_config 0x%x\n",
2833 mf_config);
2834
2835 /* if VIF_SET is "enabled" */
2836 if (!(mf_config & FUNC_MF_CFG_FUNC_DISABLED)) {
2837 /* set rate limit directly to internal RAM */
2838 struct cmng_init_input cmng_input;
2839 struct rate_shaping_vars_per_vn m_rs_vn;
2840 size_t size = sizeof(struct rate_shaping_vars_per_vn);
2841 u32 addr = BAR_XSTRORM_INTMEM +
2842 XSTORM_RATE_SHAPING_PER_VN_VARS_OFFSET(BP_FUNC(bp));
2843
2844 bp->mf_config[BP_VN(bp)] = mf_config;
2845
2846 bnx2x_calc_vn_max(bp, BP_VN(bp), &cmng_input);
2847 m_rs_vn.vn_counter.rate =
2848 cmng_input.vnic_max_rate[BP_VN(bp)];
2849 m_rs_vn.vn_counter.quota =
2850 (m_rs_vn.vn_counter.rate *
2851 RS_PERIODIC_TIMEOUT_USEC) / 8;
2852
2853 __storm_memset_struct(bp, addr, size, (u32 *)&m_rs_vn);
2854
2855 /* read relevant values from mf_cfg struct in shmem */
2856 vif_id =
2857 (MF_CFG_RD(bp, func_mf_config[func].e1hov_tag) &
2858 FUNC_MF_CFG_E1HOV_TAG_MASK) >>
2859 FUNC_MF_CFG_E1HOV_TAG_SHIFT;
2860 vlan_val =
2861 (MF_CFG_RD(bp, func_mf_config[func].e1hov_tag) &
2862 FUNC_MF_CFG_AFEX_VLAN_MASK) >>
2863 FUNC_MF_CFG_AFEX_VLAN_SHIFT;
2864 vlan_prio = (mf_config &
2865 FUNC_MF_CFG_TRANSMIT_PRIORITY_MASK) >>
2866 FUNC_MF_CFG_TRANSMIT_PRIORITY_SHIFT;
2867 vlan_val |= (vlan_prio << VLAN_PRIO_SHIFT);
2868 vlan_mode =
2869 (MF_CFG_RD(bp,
2870 func_mf_config[func].afex_config) &
2871 FUNC_MF_CFG_AFEX_VLAN_MODE_MASK) >>
2872 FUNC_MF_CFG_AFEX_VLAN_MODE_SHIFT;
2873 allowed_prio =
2874 (MF_CFG_RD(bp,
2875 func_mf_config[func].afex_config) &
2876 FUNC_MF_CFG_AFEX_COS_FILTER_MASK) >>
2877 FUNC_MF_CFG_AFEX_COS_FILTER_SHIFT;
2878
2879 /* send ramrod to FW, return in case of failure */
2880 if (bnx2x_afex_func_update(bp, vif_id, vlan_val,
2881 allowed_prio))
2882 return;
2883
2884 bp->afex_def_vlan_tag = vlan_val;
2885 bp->afex_vlan_mode = vlan_mode;
2886 } else {
2887 /* notify link down because BP->flags is disabled */
2888 bnx2x_link_report(bp);
2889
2890 /* send INVALID VIF ramrod to FW */
2891 bnx2x_afex_func_update(bp, 0xFFFF, 0, 0);
2892
2893 /* Reset the default afex VLAN */
2894 bp->afex_def_vlan_tag = -1;
2895 }
2896 }
2897}
2898
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002899static void bnx2x_pmf_update(struct bnx2x *bp)
2900{
2901 int port = BP_PORT(bp);
2902 u32 val;
2903
2904 bp->port.pmf = 1;
Merav Sicron51c1a582012-03-18 10:33:38 +00002905 DP(BNX2X_MSG_MCP, "pmf %d\n", bp->port.pmf);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002906
Yaniv Rosner3deb8162011-06-14 01:34:33 +00002907 /*
2908 * We need the mb() to ensure the ordering between the writing to
2909 * bp->port.pmf here and reading it from the bnx2x_periodic_task().
2910 */
2911 smp_mb();
2912
2913 /* queue a periodic task */
2914 queue_delayed_work(bnx2x_wq, &bp->period_task, 0);
2915
Dmitry Kravkovef018542011-06-14 01:33:57 +00002916 bnx2x_dcbx_pmf_update(bp);
2917
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002918 /* enable nig attention */
David S. Miller8decf862011-09-22 03:23:13 -04002919 val = (0xff0f | (1 << (BP_VN(bp) + 4)));
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002920 if (bp->common.int_block == INT_BLOCK_HC) {
2921 REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, val);
2922 REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, val);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002923 } else if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002924 REG_WR(bp, IGU_REG_TRAILING_EDGE_LATCH, val);
2925 REG_WR(bp, IGU_REG_LEADING_EDGE_LATCH, val);
2926 }
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002927
2928 bnx2x_stats_handle(bp, STATS_EVENT_PMF);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002929}
2930
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002931/* end of Link */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002932
2933/* slow path */
2934
2935/*
2936 * General service functions
2937 */
2938
Eilon Greenstein2691d512009-08-12 08:22:08 +00002939/* send the MCP a request, block until there is a reply */
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002940u32 bnx2x_fw_command(struct bnx2x *bp, u32 command, u32 param)
Eilon Greenstein2691d512009-08-12 08:22:08 +00002941{
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002942 int mb_idx = BP_FW_MB_IDX(bp);
Dmitry Kravkova5971d42011-05-25 04:55:51 +00002943 u32 seq;
Eilon Greenstein2691d512009-08-12 08:22:08 +00002944 u32 rc = 0;
2945 u32 cnt = 1;
2946 u8 delay = CHIP_REV_IS_SLOW(bp) ? 100 : 10;
2947
Eilon Greensteinc4ff7cb2009-10-15 00:18:27 -07002948 mutex_lock(&bp->fw_mb_mutex);
Dmitry Kravkova5971d42011-05-25 04:55:51 +00002949 seq = ++bp->fw_seq;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002950 SHMEM_WR(bp, func_mb[mb_idx].drv_mb_param, param);
2951 SHMEM_WR(bp, func_mb[mb_idx].drv_mb_header, (command | seq));
2952
Dmitry Kravkov754a2f52011-06-14 01:34:02 +00002953 DP(BNX2X_MSG_MCP, "wrote command (%x) to FW MB param 0x%08x\n",
2954 (command | seq), param);
Eilon Greenstein2691d512009-08-12 08:22:08 +00002955
2956 do {
2957 /* let the FW do it's magic ... */
2958 msleep(delay);
2959
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002960 rc = SHMEM_RD(bp, func_mb[mb_idx].fw_mb_header);
Eilon Greenstein2691d512009-08-12 08:22:08 +00002961
Eilon Greensteinc4ff7cb2009-10-15 00:18:27 -07002962 /* Give the FW up to 5 second (500*10ms) */
2963 } while ((seq != (rc & FW_MSG_SEQ_NUMBER_MASK)) && (cnt++ < 500));
Eilon Greenstein2691d512009-08-12 08:22:08 +00002964
2965 DP(BNX2X_MSG_MCP, "[after %d ms] read (%x) seq is (%x) from FW MB\n",
2966 cnt*delay, rc, seq);
2967
2968 /* is this a reply to our command? */
2969 if (seq == (rc & FW_MSG_SEQ_NUMBER_MASK))
2970 rc &= FW_MSG_CODE_MASK;
2971 else {
2972 /* FW BUG! */
2973 BNX2X_ERR("FW failed to respond!\n");
2974 bnx2x_fw_dump(bp);
2975 rc = 0;
2976 }
Eilon Greensteinc4ff7cb2009-10-15 00:18:27 -07002977 mutex_unlock(&bp->fw_mb_mutex);
Eilon Greenstein2691d512009-08-12 08:22:08 +00002978
2979 return rc;
2980}
2981
Eric Dumazet1191cb82012-04-27 21:39:21 +00002982static void storm_memset_func_cfg(struct bnx2x *bp,
2983 struct tstorm_eth_function_common_config *tcfg,
2984 u16 abs_fid)
2985{
2986 size_t size = sizeof(struct tstorm_eth_function_common_config);
2987
2988 u32 addr = BAR_TSTRORM_INTMEM +
2989 TSTORM_FUNCTION_COMMON_CONFIG_OFFSET(abs_fid);
2990
2991 __storm_memset_struct(bp, addr, size, (u32 *)tcfg);
2992}
2993
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002994void bnx2x_func_init(struct bnx2x *bp, struct bnx2x_func_init_params *p)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002995{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002996 if (CHIP_IS_E1x(bp)) {
2997 struct tstorm_eth_function_common_config tcfg = {0};
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002998
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002999 storm_memset_func_cfg(bp, &tcfg, p->func_id);
3000 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003001
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003002 /* Enable the function in the FW */
3003 storm_memset_vf_to_pf(bp, p->func_id, p->pf_id);
3004 storm_memset_func_en(bp, p->func_id, 1);
3005
3006 /* spq */
3007 if (p->func_flgs & FUNC_FLG_SPQ) {
3008 storm_memset_spq_addr(bp, p->spq_map, p->func_id);
3009 REG_WR(bp, XSEM_REG_FAST_MEMORY +
3010 XSTORM_SPQ_PROD_OFFSET(p->func_id), p->spq_prod);
3011 }
3012}
3013
Ariel Elior6383c0b2011-07-14 08:31:57 +00003014/**
Yuval Mintz16a5fd92013-06-02 00:06:18 +00003015 * bnx2x_get_common_flags - Return common flags
Ariel Elior6383c0b2011-07-14 08:31:57 +00003016 *
3017 * @bp device handle
3018 * @fp queue handle
3019 * @zero_stats TRUE if statistics zeroing is needed
3020 *
3021 * Return the flags that are common for the Tx-only and not normal connections.
3022 */
Eric Dumazet1191cb82012-04-27 21:39:21 +00003023static unsigned long bnx2x_get_common_flags(struct bnx2x *bp,
3024 struct bnx2x_fastpath *fp,
3025 bool zero_stats)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003026{
3027 unsigned long flags = 0;
3028
3029 /* PF driver will always initialize the Queue to an ACTIVE state */
3030 __set_bit(BNX2X_Q_FLG_ACTIVE, &flags);
3031
Ariel Elior6383c0b2011-07-14 08:31:57 +00003032 /* tx only connections collect statistics (on the same index as the
Dmitry Kravkov91226792013-03-11 05:17:52 +00003033 * parent connection). The statistics are zeroed when the parent
3034 * connection is initialized.
Ariel Elior6383c0b2011-07-14 08:31:57 +00003035 */
Barak Witkowski50f0a562011-12-05 21:52:23 +00003036
3037 __set_bit(BNX2X_Q_FLG_STATS, &flags);
3038 if (zero_stats)
3039 __set_bit(BNX2X_Q_FLG_ZERO_STATS, &flags);
3040
Yuval Mintzc14db202014-01-12 14:37:59 +02003041 if (bp->flags & TX_SWITCHING)
3042 __set_bit(BNX2X_Q_FLG_TX_SWITCH, &flags);
3043
Dmitry Kravkov91226792013-03-11 05:17:52 +00003044 __set_bit(BNX2X_Q_FLG_PCSUM_ON_PKT, &flags);
Dmitry Kravkove287a752013-03-21 15:38:24 +00003045 __set_bit(BNX2X_Q_FLG_TUN_INC_INNER_IP_ID, &flags);
Ariel Elior6383c0b2011-07-14 08:31:57 +00003046
Yuval Mintz823e1d92013-01-14 05:11:47 +00003047#ifdef BNX2X_STOP_ON_ERROR
3048 __set_bit(BNX2X_Q_FLG_TX_SEC, &flags);
3049#endif
3050
Ariel Elior6383c0b2011-07-14 08:31:57 +00003051 return flags;
3052}
3053
Eric Dumazet1191cb82012-04-27 21:39:21 +00003054static unsigned long bnx2x_get_q_flags(struct bnx2x *bp,
3055 struct bnx2x_fastpath *fp,
3056 bool leading)
Ariel Elior6383c0b2011-07-14 08:31:57 +00003057{
3058 unsigned long flags = 0;
3059
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003060 /* calculate other queue flags */
3061 if (IS_MF_SD(bp))
3062 __set_bit(BNX2X_Q_FLG_OV, &flags);
3063
Barak Witkowskia3348722012-04-23 03:04:46 +00003064 if (IS_FCOE_FP(fp)) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003065 __set_bit(BNX2X_Q_FLG_FCOE, &flags);
Barak Witkowskia3348722012-04-23 03:04:46 +00003066 /* For FCoE - force usage of default priority (for afex) */
3067 __set_bit(BNX2X_Q_FLG_FORCE_DEFAULT_PRI, &flags);
3068 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003069
Vladislav Zolotarovf5219d82011-07-19 01:44:11 +00003070 if (!fp->disable_tpa) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003071 __set_bit(BNX2X_Q_FLG_TPA, &flags);
Vladislav Zolotarovf5219d82011-07-19 01:44:11 +00003072 __set_bit(BNX2X_Q_FLG_TPA_IPV6, &flags);
Dmitry Kravkov621b4d62012-02-20 09:59:08 +00003073 if (fp->mode == TPA_MODE_GRO)
3074 __set_bit(BNX2X_Q_FLG_TPA_GRO, &flags);
Vladislav Zolotarovf5219d82011-07-19 01:44:11 +00003075 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003076
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003077 if (leading) {
3078 __set_bit(BNX2X_Q_FLG_LEADING_RSS, &flags);
3079 __set_bit(BNX2X_Q_FLG_MCAST, &flags);
3080 }
3081
3082 /* Always set HW VLAN stripping */
3083 __set_bit(BNX2X_Q_FLG_VLAN, &flags);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003084
Barak Witkowskia3348722012-04-23 03:04:46 +00003085 /* configure silent vlan removal */
3086 if (IS_MF_AFEX(bp))
3087 __set_bit(BNX2X_Q_FLG_SILENT_VLAN_REM, &flags);
3088
Ariel Elior6383c0b2011-07-14 08:31:57 +00003089 return flags | bnx2x_get_common_flags(bp, fp, true);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003090}
3091
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003092static void bnx2x_pf_q_prep_general(struct bnx2x *bp,
Ariel Elior6383c0b2011-07-14 08:31:57 +00003093 struct bnx2x_fastpath *fp, struct bnx2x_general_setup_params *gen_init,
3094 u8 cos)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003095{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003096 gen_init->stat_id = bnx2x_stats_id(fp);
3097 gen_init->spcl_id = fp->cl_id;
3098
3099 /* Always use mini-jumbo MTU for FCoE L2 ring */
3100 if (IS_FCOE_FP(fp))
3101 gen_init->mtu = BNX2X_FCOE_MINI_JUMBO_MTU;
3102 else
3103 gen_init->mtu = bp->dev->mtu;
Ariel Elior6383c0b2011-07-14 08:31:57 +00003104
3105 gen_init->cos = cos;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003106}
3107
3108static void bnx2x_pf_rx_q_prep(struct bnx2x *bp,
3109 struct bnx2x_fastpath *fp, struct rxq_pause_params *pause,
3110 struct bnx2x_rxq_setup_params *rxq_init)
3111{
3112 u8 max_sge = 0;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003113 u16 sge_sz = 0;
3114 u16 tpa_agg_size = 0;
3115
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003116 if (!fp->disable_tpa) {
David S. Miller8decf862011-09-22 03:23:13 -04003117 pause->sge_th_lo = SGE_TH_LO(bp);
3118 pause->sge_th_hi = SGE_TH_HI(bp);
3119
3120 /* validate SGE ring has enough to cross high threshold */
3121 WARN_ON(bp->dropless_fc &&
3122 pause->sge_th_hi + FW_PREFETCH_CNT >
3123 MAX_RX_SGE_CNT * NUM_RX_SGE_PAGES);
3124
Yuval Mintz924d75a2013-01-23 03:21:44 +00003125 tpa_agg_size = TPA_AGG_SIZE;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003126 max_sge = SGE_PAGE_ALIGN(bp->dev->mtu) >>
3127 SGE_PAGE_SHIFT;
3128 max_sge = ((max_sge + PAGES_PER_SGE - 1) &
3129 (~(PAGES_PER_SGE-1))) >> PAGES_PER_SGE_SHIFT;
Yuval Mintz924d75a2013-01-23 03:21:44 +00003130 sge_sz = (u16)min_t(u32, SGE_PAGES, 0xffff);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003131 }
3132
3133 /* pause - not for e1 */
3134 if (!CHIP_IS_E1(bp)) {
David S. Miller8decf862011-09-22 03:23:13 -04003135 pause->bd_th_lo = BD_TH_LO(bp);
3136 pause->bd_th_hi = BD_TH_HI(bp);
3137
3138 pause->rcq_th_lo = RCQ_TH_LO(bp);
3139 pause->rcq_th_hi = RCQ_TH_HI(bp);
3140 /*
3141 * validate that rings have enough entries to cross
3142 * high thresholds
3143 */
3144 WARN_ON(bp->dropless_fc &&
3145 pause->bd_th_hi + FW_PREFETCH_CNT >
3146 bp->rx_ring_size);
3147 WARN_ON(bp->dropless_fc &&
3148 pause->rcq_th_hi + FW_PREFETCH_CNT >
3149 NUM_RCQ_RINGS * MAX_RCQ_DESC_CNT);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003150
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003151 pause->pri_map = 1;
3152 }
3153
3154 /* rxq setup */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003155 rxq_init->dscr_map = fp->rx_desc_mapping;
3156 rxq_init->sge_map = fp->rx_sge_mapping;
3157 rxq_init->rcq_map = fp->rx_comp_mapping;
3158 rxq_init->rcq_np_map = fp->rx_comp_mapping + BCM_PAGE_SIZE;
Vladislav Zolotarova8c94b92011-02-06 11:21:02 -08003159
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003160 /* This should be a maximum number of data bytes that may be
3161 * placed on the BD (not including paddings).
3162 */
Eric Dumazete52fcb22011-11-14 06:05:34 +00003163 rxq_init->buf_sz = fp->rx_buf_size - BNX2X_FW_RX_ALIGN_START -
Yuval Mintz3cdeec22013-06-02 00:06:19 +00003164 BNX2X_FW_RX_ALIGN_END - IP_HEADER_ALIGNMENT_PADDING;
Vladislav Zolotarova8c94b92011-02-06 11:21:02 -08003165
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003166 rxq_init->cl_qzone_id = fp->cl_qzone_id;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003167 rxq_init->tpa_agg_sz = tpa_agg_size;
3168 rxq_init->sge_buf_sz = sge_sz;
3169 rxq_init->max_sges_pkt = max_sge;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003170 rxq_init->rss_engine_id = BP_FUNC(bp);
Yuval Mintz259afa12012-03-12 08:53:10 +00003171 rxq_init->mcast_engine_id = BP_FUNC(bp);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003172
3173 /* Maximum number or simultaneous TPA aggregation for this Queue.
3174 *
Yuval Mintz2de67432013-01-23 03:21:43 +00003175 * For PF Clients it should be the maximum available number.
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003176 * VF driver(s) may want to define it to a smaller value.
3177 */
David S. Miller8decf862011-09-22 03:23:13 -04003178 rxq_init->max_tpa_queues = MAX_AGG_QS(bp);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003179
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003180 rxq_init->cache_line_log = BNX2X_RX_ALIGN_SHIFT;
3181 rxq_init->fw_sb_id = fp->fw_sb_id;
3182
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00003183 if (IS_FCOE_FP(fp))
3184 rxq_init->sb_cq_index = HC_SP_INDEX_ETH_FCOE_RX_CQ_CONS;
3185 else
Ariel Elior6383c0b2011-07-14 08:31:57 +00003186 rxq_init->sb_cq_index = HC_INDEX_ETH_RX_CQ_CONS;
Barak Witkowskia3348722012-04-23 03:04:46 +00003187 /* configure silent vlan removal
3188 * if multi function mode is afex, then mask default vlan
3189 */
3190 if (IS_MF_AFEX(bp)) {
3191 rxq_init->silent_removal_value = bp->afex_def_vlan_tag;
3192 rxq_init->silent_removal_mask = VLAN_VID_MASK;
3193 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003194}
3195
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003196static void bnx2x_pf_tx_q_prep(struct bnx2x *bp,
Ariel Elior6383c0b2011-07-14 08:31:57 +00003197 struct bnx2x_fastpath *fp, struct bnx2x_txq_setup_params *txq_init,
3198 u8 cos)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003199{
Merav Sicron65565882012-06-19 07:48:26 +00003200 txq_init->dscr_map = fp->txdata_ptr[cos]->tx_desc_mapping;
Ariel Elior6383c0b2011-07-14 08:31:57 +00003201 txq_init->sb_cq_index = HC_INDEX_ETH_FIRST_TX_CQ_CONS + cos;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003202 txq_init->traffic_type = LLFC_TRAFFIC_TYPE_NW;
3203 txq_init->fw_sb_id = fp->fw_sb_id;
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00003204
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003205 /*
Yuval Mintz16a5fd92013-06-02 00:06:18 +00003206 * set the tss leading client id for TX classification ==
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003207 * leading RSS client id
3208 */
3209 txq_init->tss_leading_cl_id = bnx2x_fp(bp, 0, cl_id);
3210
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00003211 if (IS_FCOE_FP(fp)) {
3212 txq_init->sb_cq_index = HC_SP_INDEX_ETH_FCOE_TX_CQ_CONS;
3213 txq_init->traffic_type = LLFC_TRAFFIC_TYPE_FCOE;
3214 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003215}
3216
stephen hemminger8d962862010-10-21 07:50:56 +00003217static void bnx2x_pf_init(struct bnx2x *bp)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003218{
3219 struct bnx2x_func_init_params func_init = {0};
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003220 struct event_ring_data eq_data = { {0} };
3221 u16 flags;
3222
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003223 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00003224 /* reset IGU PF statistics: MSIX + ATTN */
3225 /* PF */
3226 REG_WR(bp, IGU_REG_STATISTIC_NUM_MESSAGE_SENT +
3227 BNX2X_IGU_STAS_MSG_VF_CNT*4 +
3228 (CHIP_MODE_IS_4_PORT(bp) ?
3229 BP_FUNC(bp) : BP_VN(bp))*4, 0);
3230 /* ATTN */
3231 REG_WR(bp, IGU_REG_STATISTIC_NUM_MESSAGE_SENT +
3232 BNX2X_IGU_STAS_MSG_VF_CNT*4 +
3233 BNX2X_IGU_STAS_MSG_PF_CNT*4 +
3234 (CHIP_MODE_IS_4_PORT(bp) ?
3235 BP_FUNC(bp) : BP_VN(bp))*4, 0);
3236 }
3237
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003238 /* function setup flags */
3239 flags = (FUNC_FLG_STATS | FUNC_FLG_LEADING | FUNC_FLG_SPQ);
3240
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003241 /* This flag is relevant for E1x only.
3242 * E2 doesn't have a TPA configuration in a function level.
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003243 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003244 flags |= (bp->flags & TPA_ENABLE_FLAG) ? FUNC_FLG_TPA : 0;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003245
3246 func_init.func_flgs = flags;
3247 func_init.pf_id = BP_FUNC(bp);
3248 func_init.func_id = BP_FUNC(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003249 func_init.spq_map = bp->spq_mapping;
3250 func_init.spq_prod = bp->spq_prod_idx;
3251
3252 bnx2x_func_init(bp, &func_init);
3253
3254 memset(&(bp->cmng), 0, sizeof(struct cmng_struct_per_port));
3255
3256 /*
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003257 * Congestion management values depend on the link rate
3258 * There is no active link so initial link rate is set to 10 Gbps.
3259 * When the link comes up The congestion management values are
3260 * re-calculated according to the actual link rate.
3261 */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003262 bp->link_vars.line_speed = SPEED_10000;
3263 bnx2x_cmng_fns_init(bp, true, bnx2x_get_cmng_fns_mode(bp));
3264
3265 /* Only the PMF sets the HW */
3266 if (bp->port.pmf)
3267 storm_memset_cmng(bp, &bp->cmng, BP_PORT(bp));
3268
Yuval Mintz86564c32013-01-23 03:21:50 +00003269 /* init Event Queue - PCI bus guarantees correct endianity*/
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003270 eq_data.base_addr.hi = U64_HI(bp->eq_mapping);
3271 eq_data.base_addr.lo = U64_LO(bp->eq_mapping);
3272 eq_data.producer = bp->eq_prod;
3273 eq_data.index_id = HC_SP_INDEX_EQ_CONS;
3274 eq_data.sb_id = DEF_SB_ID;
3275 storm_memset_eq_data(bp, &eq_data, BP_FUNC(bp));
3276}
3277
Eilon Greenstein2691d512009-08-12 08:22:08 +00003278static void bnx2x_e1h_disable(struct bnx2x *bp)
3279{
3280 int port = BP_PORT(bp);
Eilon Greenstein2691d512009-08-12 08:22:08 +00003281
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003282 bnx2x_tx_disable(bp);
Eilon Greenstein2691d512009-08-12 08:22:08 +00003283
3284 REG_WR(bp, NIG_REG_LLH0_FUNC_EN + port*8, 0);
Eilon Greenstein2691d512009-08-12 08:22:08 +00003285}
3286
3287static void bnx2x_e1h_enable(struct bnx2x *bp)
3288{
3289 int port = BP_PORT(bp);
3290
3291 REG_WR(bp, NIG_REG_LLH0_FUNC_EN + port*8, 1);
3292
Yuval Mintz16a5fd92013-06-02 00:06:18 +00003293 /* Tx queue should be only re-enabled */
Eilon Greenstein2691d512009-08-12 08:22:08 +00003294 netif_tx_wake_all_queues(bp->dev);
3295
Eilon Greenstein061bc702009-10-15 00:18:47 -07003296 /*
3297 * Should not call netif_carrier_on since it will be called if the link
3298 * is up when checking for link state
3299 */
Eilon Greenstein2691d512009-08-12 08:22:08 +00003300}
3301
Barak Witkowski1d187b32011-12-05 22:41:50 +00003302#define DRV_INFO_ETH_STAT_NUM_MACS_REQUIRED 3
3303
3304static void bnx2x_drv_info_ether_stat(struct bnx2x *bp)
3305{
3306 struct eth_stats_info *ether_stat =
3307 &bp->slowpath->drv_info_to_mcp.ether_stat;
Ariel Elior3ec9f9c2013-03-11 05:17:45 +00003308 struct bnx2x_vlan_mac_obj *mac_obj =
3309 &bp->sp_objs->mac_obj;
3310 int i;
Barak Witkowski1d187b32011-12-05 22:41:50 +00003311
Dan Carpenter786fdf02012-10-02 01:47:46 +00003312 strlcpy(ether_stat->version, DRV_MODULE_VERSION,
3313 ETH_STAT_INFO_VERSION_LEN);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003314
Ariel Elior3ec9f9c2013-03-11 05:17:45 +00003315 /* get DRV_INFO_ETH_STAT_NUM_MACS_REQUIRED macs, placing them in the
3316 * mac_local field in ether_stat struct. The base address is offset by 2
3317 * bytes to account for the field being 8 bytes but a mac address is
3318 * only 6 bytes. Likewise, the stride for the get_n_elements function is
3319 * 2 bytes to compensate from the 6 bytes of a mac to the 8 bytes
3320 * allocated by the ether_stat struct, so the macs will land in their
3321 * proper positions.
3322 */
3323 for (i = 0; i < DRV_INFO_ETH_STAT_NUM_MACS_REQUIRED; i++)
3324 memset(ether_stat->mac_local + i, 0,
3325 sizeof(ether_stat->mac_local[0]));
3326 mac_obj->get_n_elements(bp, &bp->sp_objs[0].mac_obj,
3327 DRV_INFO_ETH_STAT_NUM_MACS_REQUIRED,
3328 ether_stat->mac_local + MAC_PAD, MAC_PAD,
3329 ETH_ALEN);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003330 ether_stat->mtu_size = bp->dev->mtu;
Barak Witkowski1d187b32011-12-05 22:41:50 +00003331 if (bp->dev->features & NETIF_F_RXCSUM)
3332 ether_stat->feature_flags |= FEATURE_ETH_CHKSUM_OFFLOAD_MASK;
3333 if (bp->dev->features & NETIF_F_TSO)
3334 ether_stat->feature_flags |= FEATURE_ETH_LSO_MASK;
3335 ether_stat->feature_flags |= bp->common.boot_mode;
3336
3337 ether_stat->promiscuous_mode = (bp->dev->flags & IFF_PROMISC) ? 1 : 0;
3338
3339 ether_stat->txq_size = bp->tx_ring_size;
3340 ether_stat->rxq_size = bp->rx_ring_size;
Yuval Mintz0c757de2013-12-26 09:57:11 +02003341
David S. Millerfcf93a02013-12-26 18:33:10 -05003342#ifdef CONFIG_BNX2X_SRIOV
Yuval Mintz0c757de2013-12-26 09:57:11 +02003343 ether_stat->vf_cnt = IS_SRIOV(bp) ? bp->vfdb->sriov.nr_virtfn : 0;
David S. Millerfcf93a02013-12-26 18:33:10 -05003344#endif
Barak Witkowski1d187b32011-12-05 22:41:50 +00003345}
3346
3347static void bnx2x_drv_info_fcoe_stat(struct bnx2x *bp)
3348{
3349 struct bnx2x_dcbx_app_params *app = &bp->dcbx_port_params.app;
3350 struct fcoe_stats_info *fcoe_stat =
3351 &bp->slowpath->drv_info_to_mcp.fcoe_stat;
3352
Merav Sicron55c11942012-11-07 00:45:48 +00003353 if (!CNIC_LOADED(bp))
3354 return;
3355
Ariel Elior3ec9f9c2013-03-11 05:17:45 +00003356 memcpy(fcoe_stat->mac_local + MAC_PAD, bp->fip_mac, ETH_ALEN);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003357
3358 fcoe_stat->qos_priority =
3359 app->traffic_type_priority[LLFC_TRAFFIC_TYPE_FCOE];
3360
3361 /* insert FCoE stats from ramrod response */
3362 if (!NO_FCOE(bp)) {
3363 struct tstorm_per_queue_stats *fcoe_q_tstorm_stats =
Merav Sicron65565882012-06-19 07:48:26 +00003364 &bp->fw_stats_data->queue_stats[FCOE_IDX(bp)].
Barak Witkowski1d187b32011-12-05 22:41:50 +00003365 tstorm_queue_statistics;
3366
3367 struct xstorm_per_queue_stats *fcoe_q_xstorm_stats =
Merav Sicron65565882012-06-19 07:48:26 +00003368 &bp->fw_stats_data->queue_stats[FCOE_IDX(bp)].
Barak Witkowski1d187b32011-12-05 22:41:50 +00003369 xstorm_queue_statistics;
3370
3371 struct fcoe_statistics_params *fw_fcoe_stat =
3372 &bp->fw_stats_data->fcoe;
3373
Yuval Mintz86564c32013-01-23 03:21:50 +00003374 ADD_64_LE(fcoe_stat->rx_bytes_hi, LE32_0,
3375 fcoe_stat->rx_bytes_lo,
3376 fw_fcoe_stat->rx_stat0.fcoe_rx_byte_cnt);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003377
Yuval Mintz86564c32013-01-23 03:21:50 +00003378 ADD_64_LE(fcoe_stat->rx_bytes_hi,
3379 fcoe_q_tstorm_stats->rcv_ucast_bytes.hi,
3380 fcoe_stat->rx_bytes_lo,
3381 fcoe_q_tstorm_stats->rcv_ucast_bytes.lo);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003382
Yuval Mintz86564c32013-01-23 03:21:50 +00003383 ADD_64_LE(fcoe_stat->rx_bytes_hi,
3384 fcoe_q_tstorm_stats->rcv_bcast_bytes.hi,
3385 fcoe_stat->rx_bytes_lo,
3386 fcoe_q_tstorm_stats->rcv_bcast_bytes.lo);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003387
Yuval Mintz86564c32013-01-23 03:21:50 +00003388 ADD_64_LE(fcoe_stat->rx_bytes_hi,
3389 fcoe_q_tstorm_stats->rcv_mcast_bytes.hi,
3390 fcoe_stat->rx_bytes_lo,
3391 fcoe_q_tstorm_stats->rcv_mcast_bytes.lo);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003392
Yuval Mintz86564c32013-01-23 03:21:50 +00003393 ADD_64_LE(fcoe_stat->rx_frames_hi, LE32_0,
3394 fcoe_stat->rx_frames_lo,
3395 fw_fcoe_stat->rx_stat0.fcoe_rx_pkt_cnt);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003396
Yuval Mintz86564c32013-01-23 03:21:50 +00003397 ADD_64_LE(fcoe_stat->rx_frames_hi, LE32_0,
3398 fcoe_stat->rx_frames_lo,
3399 fcoe_q_tstorm_stats->rcv_ucast_pkts);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003400
Yuval Mintz86564c32013-01-23 03:21:50 +00003401 ADD_64_LE(fcoe_stat->rx_frames_hi, LE32_0,
3402 fcoe_stat->rx_frames_lo,
3403 fcoe_q_tstorm_stats->rcv_bcast_pkts);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003404
Yuval Mintz86564c32013-01-23 03:21:50 +00003405 ADD_64_LE(fcoe_stat->rx_frames_hi, LE32_0,
3406 fcoe_stat->rx_frames_lo,
3407 fcoe_q_tstorm_stats->rcv_mcast_pkts);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003408
Yuval Mintz86564c32013-01-23 03:21:50 +00003409 ADD_64_LE(fcoe_stat->tx_bytes_hi, LE32_0,
3410 fcoe_stat->tx_bytes_lo,
3411 fw_fcoe_stat->tx_stat.fcoe_tx_byte_cnt);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003412
Yuval Mintz86564c32013-01-23 03:21:50 +00003413 ADD_64_LE(fcoe_stat->tx_bytes_hi,
3414 fcoe_q_xstorm_stats->ucast_bytes_sent.hi,
3415 fcoe_stat->tx_bytes_lo,
3416 fcoe_q_xstorm_stats->ucast_bytes_sent.lo);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003417
Yuval Mintz86564c32013-01-23 03:21:50 +00003418 ADD_64_LE(fcoe_stat->tx_bytes_hi,
3419 fcoe_q_xstorm_stats->bcast_bytes_sent.hi,
3420 fcoe_stat->tx_bytes_lo,
3421 fcoe_q_xstorm_stats->bcast_bytes_sent.lo);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003422
Yuval Mintz86564c32013-01-23 03:21:50 +00003423 ADD_64_LE(fcoe_stat->tx_bytes_hi,
3424 fcoe_q_xstorm_stats->mcast_bytes_sent.hi,
3425 fcoe_stat->tx_bytes_lo,
3426 fcoe_q_xstorm_stats->mcast_bytes_sent.lo);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003427
Yuval Mintz86564c32013-01-23 03:21:50 +00003428 ADD_64_LE(fcoe_stat->tx_frames_hi, LE32_0,
3429 fcoe_stat->tx_frames_lo,
3430 fw_fcoe_stat->tx_stat.fcoe_tx_pkt_cnt);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003431
Yuval Mintz86564c32013-01-23 03:21:50 +00003432 ADD_64_LE(fcoe_stat->tx_frames_hi, LE32_0,
3433 fcoe_stat->tx_frames_lo,
3434 fcoe_q_xstorm_stats->ucast_pkts_sent);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003435
Yuval Mintz86564c32013-01-23 03:21:50 +00003436 ADD_64_LE(fcoe_stat->tx_frames_hi, LE32_0,
3437 fcoe_stat->tx_frames_lo,
3438 fcoe_q_xstorm_stats->bcast_pkts_sent);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003439
Yuval Mintz86564c32013-01-23 03:21:50 +00003440 ADD_64_LE(fcoe_stat->tx_frames_hi, LE32_0,
3441 fcoe_stat->tx_frames_lo,
3442 fcoe_q_xstorm_stats->mcast_pkts_sent);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003443 }
3444
Barak Witkowski1d187b32011-12-05 22:41:50 +00003445 /* ask L5 driver to add data to the struct */
3446 bnx2x_cnic_notify(bp, CNIC_CTL_FCOE_STATS_GET_CMD);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003447}
3448
3449static void bnx2x_drv_info_iscsi_stat(struct bnx2x *bp)
3450{
3451 struct bnx2x_dcbx_app_params *app = &bp->dcbx_port_params.app;
3452 struct iscsi_stats_info *iscsi_stat =
3453 &bp->slowpath->drv_info_to_mcp.iscsi_stat;
3454
Merav Sicron55c11942012-11-07 00:45:48 +00003455 if (!CNIC_LOADED(bp))
3456 return;
3457
Ariel Elior3ec9f9c2013-03-11 05:17:45 +00003458 memcpy(iscsi_stat->mac_local + MAC_PAD, bp->cnic_eth_dev.iscsi_mac,
3459 ETH_ALEN);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003460
3461 iscsi_stat->qos_priority =
3462 app->traffic_type_priority[LLFC_TRAFFIC_TYPE_ISCSI];
3463
Barak Witkowski1d187b32011-12-05 22:41:50 +00003464 /* ask L5 driver to add data to the struct */
3465 bnx2x_cnic_notify(bp, CNIC_CTL_ISCSI_STATS_GET_CMD);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003466}
3467
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08003468/* called due to MCP event (on pmf):
3469 * reread new bandwidth configuration
3470 * configure FW
3471 * notify others function about the change
3472 */
Eric Dumazet1191cb82012-04-27 21:39:21 +00003473static void bnx2x_config_mf_bw(struct bnx2x *bp)
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08003474{
3475 if (bp->link_vars.link_up) {
3476 bnx2x_cmng_fns_init(bp, true, CMNG_FNS_MINMAX);
3477 bnx2x_link_sync_notify(bp);
3478 }
3479 storm_memset_cmng(bp, &bp->cmng, BP_PORT(bp));
3480}
3481
Eric Dumazet1191cb82012-04-27 21:39:21 +00003482static void bnx2x_set_mf_bw(struct bnx2x *bp)
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08003483{
3484 bnx2x_config_mf_bw(bp);
3485 bnx2x_fw_command(bp, DRV_MSG_CODE_SET_MF_BW_ACK, 0);
3486}
3487
Yuval Mintzc8c60d82012-06-06 17:13:07 +00003488static void bnx2x_handle_eee_event(struct bnx2x *bp)
3489{
3490 DP(BNX2X_MSG_MCP, "EEE - LLDP event\n");
3491 bnx2x_fw_command(bp, DRV_MSG_CODE_EEE_RESULTS_ACK, 0);
3492}
3493
Yuval Mintz42f82772014-03-23 18:12:23 +02003494#define BNX2X_UPDATE_DRV_INFO_IND_LENGTH (20)
3495#define BNX2X_UPDATE_DRV_INFO_IND_COUNT (25)
3496
Barak Witkowski1d187b32011-12-05 22:41:50 +00003497static void bnx2x_handle_drv_info_req(struct bnx2x *bp)
3498{
3499 enum drv_info_opcode op_code;
3500 u32 drv_info_ctl = SHMEM2_RD(bp, drv_info_control);
Yuval Mintz42f82772014-03-23 18:12:23 +02003501 bool release = false;
3502 int wait;
Barak Witkowski1d187b32011-12-05 22:41:50 +00003503
3504 /* if drv_info version supported by MFW doesn't match - send NACK */
3505 if ((drv_info_ctl & DRV_INFO_CONTROL_VER_MASK) != DRV_INFO_CUR_VER) {
3506 bnx2x_fw_command(bp, DRV_MSG_CODE_DRV_INFO_NACK, 0);
3507 return;
3508 }
3509
3510 op_code = (drv_info_ctl & DRV_INFO_CONTROL_OP_CODE_MASK) >>
3511 DRV_INFO_CONTROL_OP_CODE_SHIFT;
3512
Yuval Mintz42f82772014-03-23 18:12:23 +02003513 /* Must prevent other flows from accessing drv_info_to_mcp */
3514 mutex_lock(&bp->drv_info_mutex);
3515
Barak Witkowski1d187b32011-12-05 22:41:50 +00003516 memset(&bp->slowpath->drv_info_to_mcp, 0,
3517 sizeof(union drv_info_to_mcp));
3518
3519 switch (op_code) {
3520 case ETH_STATS_OPCODE:
3521 bnx2x_drv_info_ether_stat(bp);
3522 break;
3523 case FCOE_STATS_OPCODE:
3524 bnx2x_drv_info_fcoe_stat(bp);
3525 break;
3526 case ISCSI_STATS_OPCODE:
3527 bnx2x_drv_info_iscsi_stat(bp);
3528 break;
3529 default:
3530 /* if op code isn't supported - send NACK */
3531 bnx2x_fw_command(bp, DRV_MSG_CODE_DRV_INFO_NACK, 0);
Yuval Mintz42f82772014-03-23 18:12:23 +02003532 goto out;
Barak Witkowski1d187b32011-12-05 22:41:50 +00003533 }
3534
3535 /* if we got drv_info attn from MFW then these fields are defined in
3536 * shmem2 for sure
3537 */
3538 SHMEM2_WR(bp, drv_info_host_addr_lo,
3539 U64_LO(bnx2x_sp_mapping(bp, drv_info_to_mcp)));
3540 SHMEM2_WR(bp, drv_info_host_addr_hi,
3541 U64_HI(bnx2x_sp_mapping(bp, drv_info_to_mcp)));
3542
3543 bnx2x_fw_command(bp, DRV_MSG_CODE_DRV_INFO_ACK, 0);
Yuval Mintz42f82772014-03-23 18:12:23 +02003544
3545 /* Since possible management wants both this and get_driver_version
3546 * need to wait until management notifies us it finished utilizing
3547 * the buffer.
3548 */
3549 if (!SHMEM2_HAS(bp, mfw_drv_indication)) {
3550 DP(BNX2X_MSG_MCP, "Management does not support indication\n");
3551 } else if (!bp->drv_info_mng_owner) {
3552 u32 bit = MFW_DRV_IND_READ_DONE_OFFSET((BP_ABS_FUNC(bp) >> 1));
3553
3554 for (wait = 0; wait < BNX2X_UPDATE_DRV_INFO_IND_COUNT; wait++) {
3555 u32 indication = SHMEM2_RD(bp, mfw_drv_indication);
3556
3557 /* Management is done; need to clear indication */
3558 if (indication & bit) {
3559 SHMEM2_WR(bp, mfw_drv_indication,
3560 indication & ~bit);
3561 release = true;
3562 break;
3563 }
3564
3565 msleep(BNX2X_UPDATE_DRV_INFO_IND_LENGTH);
3566 }
3567 }
3568 if (!release) {
3569 DP(BNX2X_MSG_MCP, "Management did not release indication\n");
3570 bp->drv_info_mng_owner = true;
3571 }
3572
3573out:
3574 mutex_unlock(&bp->drv_info_mutex);
3575}
3576
3577static u32 bnx2x_update_mng_version_utility(u8 *version, bool bnx2x_format)
3578{
3579 u8 vals[4];
3580 int i = 0;
3581
3582 if (bnx2x_format) {
3583 i = sscanf(version, "1.%c%hhd.%hhd.%hhd",
3584 &vals[0], &vals[1], &vals[2], &vals[3]);
3585 if (i > 0)
3586 vals[0] -= '0';
3587 } else {
3588 i = sscanf(version, "%hhd.%hhd.%hhd.%hhd",
3589 &vals[0], &vals[1], &vals[2], &vals[3]);
3590 }
3591
3592 while (i < 4)
3593 vals[i++] = 0;
3594
3595 return (vals[0] << 24) | (vals[1] << 16) | (vals[2] << 8) | vals[3];
3596}
3597
3598void bnx2x_update_mng_version(struct bnx2x *bp)
3599{
3600 u32 iscsiver = DRV_VER_NOT_LOADED;
3601 u32 fcoever = DRV_VER_NOT_LOADED;
3602 u32 ethver = DRV_VER_NOT_LOADED;
3603 int idx = BP_FW_MB_IDX(bp);
3604 u8 *version;
3605
3606 if (!SHMEM2_HAS(bp, func_os_drv_ver))
3607 return;
3608
3609 mutex_lock(&bp->drv_info_mutex);
3610 /* Must not proceed when `bnx2x_handle_drv_info_req' is feasible */
3611 if (bp->drv_info_mng_owner)
3612 goto out;
3613
3614 if (bp->state != BNX2X_STATE_OPEN)
3615 goto out;
3616
3617 /* Parse ethernet driver version */
3618 ethver = bnx2x_update_mng_version_utility(DRV_MODULE_VERSION, true);
3619 if (!CNIC_LOADED(bp))
3620 goto out;
3621
3622 /* Try getting storage driver version via cnic */
3623 memset(&bp->slowpath->drv_info_to_mcp, 0,
3624 sizeof(union drv_info_to_mcp));
3625 bnx2x_drv_info_iscsi_stat(bp);
3626 version = bp->slowpath->drv_info_to_mcp.iscsi_stat.version;
3627 iscsiver = bnx2x_update_mng_version_utility(version, false);
3628
3629 memset(&bp->slowpath->drv_info_to_mcp, 0,
3630 sizeof(union drv_info_to_mcp));
3631 bnx2x_drv_info_fcoe_stat(bp);
3632 version = bp->slowpath->drv_info_to_mcp.fcoe_stat.version;
3633 fcoever = bnx2x_update_mng_version_utility(version, false);
3634
3635out:
3636 SHMEM2_WR(bp, func_os_drv_ver[idx].versions[DRV_PERS_ETHERNET], ethver);
3637 SHMEM2_WR(bp, func_os_drv_ver[idx].versions[DRV_PERS_ISCSI], iscsiver);
3638 SHMEM2_WR(bp, func_os_drv_ver[idx].versions[DRV_PERS_FCOE], fcoever);
3639
3640 mutex_unlock(&bp->drv_info_mutex);
3641
3642 DP(BNX2X_MSG_MCP, "Setting driver version: ETH [%08x] iSCSI [%08x] FCoE [%08x]\n",
3643 ethver, iscsiver, fcoever);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003644}
3645
Eilon Greenstein2691d512009-08-12 08:22:08 +00003646static void bnx2x_dcc_event(struct bnx2x *bp, u32 dcc_event)
3647{
Eilon Greenstein2691d512009-08-12 08:22:08 +00003648 DP(BNX2X_MSG_MCP, "dcc_event 0x%x\n", dcc_event);
Eilon Greenstein2691d512009-08-12 08:22:08 +00003649
3650 if (dcc_event & DRV_STATUS_DCC_DISABLE_ENABLE_PF) {
3651
Eilon Greensteinf34d28e2009-10-15 00:18:08 -07003652 /*
3653 * This is the only place besides the function initialization
3654 * where the bp->flags can change so it is done without any
3655 * locks
3656 */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00003657 if (bp->mf_config[BP_VN(bp)] & FUNC_MF_CFG_FUNC_DISABLED) {
Merav Sicron51c1a582012-03-18 10:33:38 +00003658 DP(BNX2X_MSG_MCP, "mf_cfg function disabled\n");
Eilon Greensteinf34d28e2009-10-15 00:18:08 -07003659 bp->flags |= MF_FUNC_DIS;
Eilon Greenstein2691d512009-08-12 08:22:08 +00003660
3661 bnx2x_e1h_disable(bp);
3662 } else {
Merav Sicron51c1a582012-03-18 10:33:38 +00003663 DP(BNX2X_MSG_MCP, "mf_cfg function enabled\n");
Eilon Greensteinf34d28e2009-10-15 00:18:08 -07003664 bp->flags &= ~MF_FUNC_DIS;
Eilon Greenstein2691d512009-08-12 08:22:08 +00003665
3666 bnx2x_e1h_enable(bp);
3667 }
3668 dcc_event &= ~DRV_STATUS_DCC_DISABLE_ENABLE_PF;
3669 }
3670 if (dcc_event & DRV_STATUS_DCC_BANDWIDTH_ALLOCATION) {
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08003671 bnx2x_config_mf_bw(bp);
Eilon Greenstein2691d512009-08-12 08:22:08 +00003672 dcc_event &= ~DRV_STATUS_DCC_BANDWIDTH_ALLOCATION;
3673 }
3674
3675 /* Report results to MCP */
3676 if (dcc_event)
Yaniv Rosnera22f0782010-09-07 11:41:20 +00003677 bnx2x_fw_command(bp, DRV_MSG_CODE_DCC_FAILURE, 0);
Eilon Greenstein2691d512009-08-12 08:22:08 +00003678 else
Yaniv Rosnera22f0782010-09-07 11:41:20 +00003679 bnx2x_fw_command(bp, DRV_MSG_CODE_DCC_OK, 0);
Eilon Greenstein2691d512009-08-12 08:22:08 +00003680}
3681
Michael Chan289129022009-10-10 13:46:53 +00003682/* must be called under the spq lock */
Eric Dumazet1191cb82012-04-27 21:39:21 +00003683static struct eth_spe *bnx2x_sp_get_next(struct bnx2x *bp)
Michael Chan289129022009-10-10 13:46:53 +00003684{
3685 struct eth_spe *next_spe = bp->spq_prod_bd;
3686
3687 if (bp->spq_prod_bd == bp->spq_last_bd) {
3688 bp->spq_prod_bd = bp->spq;
3689 bp->spq_prod_idx = 0;
Merav Sicron51c1a582012-03-18 10:33:38 +00003690 DP(BNX2X_MSG_SP, "end of spq\n");
Michael Chan289129022009-10-10 13:46:53 +00003691 } else {
3692 bp->spq_prod_bd++;
3693 bp->spq_prod_idx++;
3694 }
3695 return next_spe;
3696}
3697
3698/* must be called under the spq lock */
Eric Dumazet1191cb82012-04-27 21:39:21 +00003699static void bnx2x_sp_prod_update(struct bnx2x *bp)
Michael Chan289129022009-10-10 13:46:53 +00003700{
3701 int func = BP_FUNC(bp);
3702
Vladislav Zolotarov53e51e22011-07-19 01:45:02 +00003703 /*
3704 * Make sure that BD data is updated before writing the producer:
3705 * BD data is written to the memory, the producer is read from the
3706 * memory, thus we need a full memory barrier to ensure the ordering.
3707 */
3708 mb();
Michael Chan289129022009-10-10 13:46:53 +00003709
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003710 REG_WR16(bp, BAR_XSTRORM_INTMEM + XSTORM_SPQ_PROD_OFFSET(func),
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00003711 bp->spq_prod_idx);
Michael Chan289129022009-10-10 13:46:53 +00003712 mmiowb();
3713}
3714
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003715/**
3716 * bnx2x_is_contextless_ramrod - check if the current command ends on EQ
3717 *
3718 * @cmd: command to check
3719 * @cmd_type: command type
3720 */
Eric Dumazet1191cb82012-04-27 21:39:21 +00003721static bool bnx2x_is_contextless_ramrod(int cmd, int cmd_type)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003722{
3723 if ((cmd_type == NONE_CONNECTION_TYPE) ||
Ariel Elior6383c0b2011-07-14 08:31:57 +00003724 (cmd == RAMROD_CMD_ID_ETH_FORWARD_SETUP) ||
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003725 (cmd == RAMROD_CMD_ID_ETH_CLASSIFICATION_RULES) ||
3726 (cmd == RAMROD_CMD_ID_ETH_FILTER_RULES) ||
3727 (cmd == RAMROD_CMD_ID_ETH_MULTICAST_RULES) ||
3728 (cmd == RAMROD_CMD_ID_ETH_SET_MAC) ||
3729 (cmd == RAMROD_CMD_ID_ETH_RSS_UPDATE))
3730 return true;
3731 else
3732 return false;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003733}
3734
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003735/**
3736 * bnx2x_sp_post - place a single command on an SP ring
3737 *
3738 * @bp: driver handle
3739 * @command: command to place (e.g. SETUP, FILTER_RULES, etc.)
3740 * @cid: SW CID the command is related to
3741 * @data_hi: command private data address (high 32 bits)
3742 * @data_lo: command private data address (low 32 bits)
3743 * @cmd_type: command type (e.g. NONE, ETH)
3744 *
3745 * SP data is handled as if it's always an address pair, thus data fields are
3746 * not swapped to little endian in upper functions. Instead this function swaps
3747 * data as if it's two u32 fields.
3748 */
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00003749int bnx2x_sp_post(struct bnx2x *bp, int command, int cid,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003750 u32 data_hi, u32 data_lo, int cmd_type)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003751{
Michael Chan289129022009-10-10 13:46:53 +00003752 struct eth_spe *spe;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003753 u16 type;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003754 bool common = bnx2x_is_contextless_ramrod(command, cmd_type);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003755
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003756#ifdef BNX2X_STOP_ON_ERROR
Merav Sicron51c1a582012-03-18 10:33:38 +00003757 if (unlikely(bp->panic)) {
3758 BNX2X_ERR("Can't post SP when there is panic\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003759 return -EIO;
Merav Sicron51c1a582012-03-18 10:33:38 +00003760 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003761#endif
3762
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003763 spin_lock_bh(&bp->spq_lock);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003764
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08003765 if (common) {
3766 if (!atomic_read(&bp->eq_spq_left)) {
3767 BNX2X_ERR("BUG! EQ ring full!\n");
3768 spin_unlock_bh(&bp->spq_lock);
3769 bnx2x_panic();
3770 return -EBUSY;
3771 }
3772 } else if (!atomic_read(&bp->cq_spq_left)) {
3773 BNX2X_ERR("BUG! SPQ ring full!\n");
3774 spin_unlock_bh(&bp->spq_lock);
3775 bnx2x_panic();
3776 return -EBUSY;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003777 }
Eliezer Tamirf1410642008-02-28 11:51:50 -08003778
Michael Chan289129022009-10-10 13:46:53 +00003779 spe = bnx2x_sp_get_next(bp);
3780
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003781 /* CID needs port number to be encoded int it */
Michael Chan289129022009-10-10 13:46:53 +00003782 spe->hdr.conn_and_cmd_data =
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00003783 cpu_to_le32((command << SPE_HDR_CMD_ID_SHIFT) |
3784 HW_CID(bp, cid));
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003785
Michal Kalderon14a94eb2014-02-12 18:19:53 +02003786 /* In some cases, type may already contain the func-id
3787 * mainly in SRIOV related use cases, so we add it here only
3788 * if it's not already set.
3789 */
3790 if (!(cmd_type & SPE_HDR_FUNCTION_ID)) {
3791 type = (cmd_type << SPE_HDR_CONN_TYPE_SHIFT) &
3792 SPE_HDR_CONN_TYPE;
3793 type |= ((BP_FUNC(bp) << SPE_HDR_FUNCTION_ID_SHIFT) &
3794 SPE_HDR_FUNCTION_ID);
3795 } else {
3796 type = cmd_type;
3797 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003798
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003799 spe->hdr.type = cpu_to_le16(type);
3800
3801 spe->data.update_data_addr.hi = cpu_to_le32(data_hi);
3802 spe->data.update_data_addr.lo = cpu_to_le32(data_lo);
3803
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00003804 /*
3805 * It's ok if the actual decrement is issued towards the memory
3806 * somewhere between the spin_lock and spin_unlock. Thus no
Yuval Mintz16a5fd92013-06-02 00:06:18 +00003807 * more explicit memory barrier is needed.
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00003808 */
3809 if (common)
3810 atomic_dec(&bp->eq_spq_left);
3811 else
3812 atomic_dec(&bp->cq_spq_left);
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08003813
Merav Sicron51c1a582012-03-18 10:33:38 +00003814 DP(BNX2X_MSG_SP,
3815 "SPQE[%x] (%x:%x) (cmd, common?) (%d,%d) hw_cid %x data (%x:%x) type(0x%x) left (CQ, EQ) (%x,%x)\n",
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00003816 bp->spq_prod_idx, (u32)U64_HI(bp->spq_mapping),
3817 (u32)(U64_LO(bp->spq_mapping) +
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00003818 (void *)bp->spq_prod_bd - (void *)bp->spq), command, common,
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08003819 HW_CID(bp, cid), data_hi, data_lo, type,
3820 atomic_read(&bp->cq_spq_left), atomic_read(&bp->eq_spq_left));
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00003821
Michael Chan289129022009-10-10 13:46:53 +00003822 bnx2x_sp_prod_update(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003823 spin_unlock_bh(&bp->spq_lock);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003824 return 0;
3825}
3826
3827/* acquire split MCP access lock register */
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07003828static int bnx2x_acquire_alr(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003829{
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003830 u32 j, val;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003831 int rc = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003832
3833 might_sleep();
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003834 for (j = 0; j < 1000; j++) {
Yuval Mintz3cdeec22013-06-02 00:06:19 +00003835 REG_WR(bp, MCP_REG_MCPR_ACCESS_LOCK, MCPR_ACCESS_LOCK_LOCK);
3836 val = REG_RD(bp, MCP_REG_MCPR_ACCESS_LOCK);
3837 if (val & MCPR_ACCESS_LOCK_LOCK)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003838 break;
3839
Yuval Mintz639d65b2013-06-02 00:06:21 +00003840 usleep_range(5000, 10000);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003841 }
Yuval Mintz3cdeec22013-06-02 00:06:19 +00003842 if (!(val & MCPR_ACCESS_LOCK_LOCK)) {
Eilon Greenstein19680c42008-08-13 15:47:33 -07003843 BNX2X_ERR("Cannot acquire MCP access lock register\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003844 rc = -EBUSY;
3845 }
3846
3847 return rc;
3848}
3849
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07003850/* release split MCP access lock register */
3851static void bnx2x_release_alr(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003852{
Yuval Mintz3cdeec22013-06-02 00:06:19 +00003853 REG_WR(bp, MCP_REG_MCPR_ACCESS_LOCK, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003854}
3855
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003856#define BNX2X_DEF_SB_ATT_IDX 0x0001
3857#define BNX2X_DEF_SB_IDX 0x0002
3858
Eric Dumazet1191cb82012-04-27 21:39:21 +00003859static u16 bnx2x_update_dsb_idx(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003860{
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003861 struct host_sp_status_block *def_sb = bp->def_status_blk;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003862 u16 rc = 0;
3863
3864 barrier(); /* status block is written to by the chip */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003865 if (bp->def_att_idx != def_sb->atten_status_block.attn_bits_index) {
3866 bp->def_att_idx = def_sb->atten_status_block.attn_bits_index;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003867 rc |= BNX2X_DEF_SB_ATT_IDX;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003868 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003869
3870 if (bp->def_idx != def_sb->sp_sb.running_index) {
3871 bp->def_idx = def_sb->sp_sb.running_index;
3872 rc |= BNX2X_DEF_SB_IDX;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003873 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003874
Yuval Mintz16a5fd92013-06-02 00:06:18 +00003875 /* Do not reorder: indices reading should complete before handling */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003876 barrier();
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003877 return rc;
3878}
3879
3880/*
3881 * slow path service functions
3882 */
3883
3884static void bnx2x_attn_int_asserted(struct bnx2x *bp, u32 asserted)
3885{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003886 int port = BP_PORT(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003887 u32 aeu_addr = port ? MISC_REG_AEU_MASK_ATTN_FUNC_1 :
3888 MISC_REG_AEU_MASK_ATTN_FUNC_0;
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003889 u32 nig_int_mask_addr = port ? NIG_REG_MASK_INTERRUPT_PORT1 :
3890 NIG_REG_MASK_INTERRUPT_PORT0;
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07003891 u32 aeu_mask;
Eilon Greenstein87942b42009-02-12 08:36:49 +00003892 u32 nig_mask = 0;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00003893 u32 reg_addr;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003894
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003895 if (bp->attn_state & asserted)
3896 BNX2X_ERR("IGU ERROR\n");
3897
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07003898 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_PORT0_ATT_MASK + port);
3899 aeu_mask = REG_RD(bp, aeu_addr);
3900
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003901 DP(NETIF_MSG_HW, "aeu_mask %x newly asserted %x\n",
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07003902 aeu_mask, asserted);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003903 aeu_mask &= ~(asserted & 0x3ff);
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07003904 DP(NETIF_MSG_HW, "new mask %x\n", aeu_mask);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003905
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07003906 REG_WR(bp, aeu_addr, aeu_mask);
3907 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_PORT0_ATT_MASK + port);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003908
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07003909 DP(NETIF_MSG_HW, "attn_state %x\n", bp->attn_state);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003910 bp->attn_state |= asserted;
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07003911 DP(NETIF_MSG_HW, "new state %x\n", bp->attn_state);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003912
3913 if (asserted & ATTN_HARD_WIRED_MASK) {
3914 if (asserted & ATTN_NIG_FOR_FUNC) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003915
Eilon Greensteina5e9a7c2009-01-14 21:26:01 -08003916 bnx2x_acquire_phy_lock(bp);
3917
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003918 /* save nig interrupt mask */
Eilon Greenstein87942b42009-02-12 08:36:49 +00003919 nig_mask = REG_RD(bp, nig_int_mask_addr);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003920
Yaniv Rosner361c3912011-06-14 01:33:19 +00003921 /* If nig_mask is not set, no need to call the update
3922 * function.
3923 */
3924 if (nig_mask) {
3925 REG_WR(bp, nig_int_mask_addr, 0);
3926
3927 bnx2x_link_attn(bp);
3928 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003929
3930 /* handle unicore attn? */
3931 }
3932 if (asserted & ATTN_SW_TIMER_4_FUNC)
3933 DP(NETIF_MSG_HW, "ATTN_SW_TIMER_4_FUNC!\n");
3934
3935 if (asserted & GPIO_2_FUNC)
3936 DP(NETIF_MSG_HW, "GPIO_2_FUNC!\n");
3937
3938 if (asserted & GPIO_3_FUNC)
3939 DP(NETIF_MSG_HW, "GPIO_3_FUNC!\n");
3940
3941 if (asserted & GPIO_4_FUNC)
3942 DP(NETIF_MSG_HW, "GPIO_4_FUNC!\n");
3943
3944 if (port == 0) {
3945 if (asserted & ATTN_GENERAL_ATTN_1) {
3946 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_1!\n");
3947 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_1, 0x0);
3948 }
3949 if (asserted & ATTN_GENERAL_ATTN_2) {
3950 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_2!\n");
3951 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_2, 0x0);
3952 }
3953 if (asserted & ATTN_GENERAL_ATTN_3) {
3954 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_3!\n");
3955 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_3, 0x0);
3956 }
3957 } else {
3958 if (asserted & ATTN_GENERAL_ATTN_4) {
3959 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_4!\n");
3960 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_4, 0x0);
3961 }
3962 if (asserted & ATTN_GENERAL_ATTN_5) {
3963 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_5!\n");
3964 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_5, 0x0);
3965 }
3966 if (asserted & ATTN_GENERAL_ATTN_6) {
3967 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_6!\n");
3968 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_6, 0x0);
3969 }
3970 }
3971
3972 } /* if hardwired */
3973
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00003974 if (bp->common.int_block == INT_BLOCK_HC)
3975 reg_addr = (HC_REG_COMMAND_REG + port*32 +
3976 COMMAND_REG_ATTN_BITS_SET);
3977 else
3978 reg_addr = (BAR_IGU_INTMEM + IGU_CMD_ATTN_BIT_SET_UPPER*8);
3979
3980 DP(NETIF_MSG_HW, "about to mask 0x%08x at %s addr 0x%x\n", asserted,
3981 (bp->common.int_block == INT_BLOCK_HC) ? "HC" : "IGU", reg_addr);
3982 REG_WR(bp, reg_addr, asserted);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003983
3984 /* now set back the mask */
Eilon Greensteina5e9a7c2009-01-14 21:26:01 -08003985 if (asserted & ATTN_NIG_FOR_FUNC) {
Yaniv Rosner27c11512012-12-02 04:05:54 +00003986 /* Verify that IGU ack through BAR was written before restoring
3987 * NIG mask. This loop should exit after 2-3 iterations max.
3988 */
3989 if (bp->common.int_block != INT_BLOCK_HC) {
3990 u32 cnt = 0, igu_acked;
3991 do {
3992 igu_acked = REG_RD(bp,
3993 IGU_REG_ATTENTION_ACK_BITS);
3994 } while (((igu_acked & ATTN_NIG_FOR_FUNC) == 0) &&
3995 (++cnt < MAX_IGU_ATTN_ACK_TO));
3996 if (!igu_acked)
3997 DP(NETIF_MSG_HW,
3998 "Failed to verify IGU ack on time\n");
3999 barrier();
4000 }
Eilon Greenstein87942b42009-02-12 08:36:49 +00004001 REG_WR(bp, nig_int_mask_addr, nig_mask);
Eilon Greensteina5e9a7c2009-01-14 21:26:01 -08004002 bnx2x_release_phy_lock(bp);
4003 }
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004004}
4005
Eric Dumazet1191cb82012-04-27 21:39:21 +00004006static void bnx2x_fan_failure(struct bnx2x *bp)
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00004007{
4008 int port = BP_PORT(bp);
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00004009 u32 ext_phy_config;
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00004010 /* mark the failure */
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00004011 ext_phy_config =
4012 SHMEM_RD(bp,
4013 dev_info.port_hw_config[port].external_phy_config);
4014
4015 ext_phy_config &= ~PORT_HW_CFG_XGXS_EXT_PHY_TYPE_MASK;
4016 ext_phy_config |= PORT_HW_CFG_XGXS_EXT_PHY_TYPE_FAILURE;
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00004017 SHMEM_WR(bp, dev_info.port_hw_config[port].external_phy_config,
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00004018 ext_phy_config);
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00004019
4020 /* log the failure */
Merav Sicron51c1a582012-03-18 10:33:38 +00004021 netdev_err(bp->dev, "Fan Failure on Network Controller has caused the driver to shutdown the card to prevent permanent damage.\n"
4022 "Please contact OEM Support for assistance\n");
Ariel Elior83048592011-11-13 04:34:29 +00004023
Yuval Mintz16a5fd92013-06-02 00:06:18 +00004024 /* Schedule device reset (unload)
Ariel Elior83048592011-11-13 04:34:29 +00004025 * This is due to some boards consuming sufficient power when driver is
4026 * up to overheat if fan fails.
4027 */
Yuval Mintz230bb0f2014-02-12 18:19:56 +02004028 bnx2x_schedule_sp_rtnl(bp, BNX2X_SP_RTNL_FAN_FAILURE, 0);
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00004029}
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00004030
Eric Dumazet1191cb82012-04-27 21:39:21 +00004031static void bnx2x_attn_int_deasserted0(struct bnx2x *bp, u32 attn)
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004032{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004033 int port = BP_PORT(bp);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004034 int reg_offset;
Yaniv Rosnerd90d96b2010-09-07 11:41:04 +00004035 u32 val;
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004036
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004037 reg_offset = (port ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_0 :
4038 MISC_REG_AEU_ENABLE1_FUNC_0_OUT_0);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004039
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004040 if (attn & AEU_INPUTS_ATTN_BITS_SPIO5) {
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004041
4042 val = REG_RD(bp, reg_offset);
4043 val &= ~AEU_INPUTS_ATTN_BITS_SPIO5;
4044 REG_WR(bp, reg_offset, val);
4045
4046 BNX2X_ERR("SPIO5 hw attention\n");
4047
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00004048 /* Fan failure attention */
Yaniv Rosnerd90d96b2010-09-07 11:41:04 +00004049 bnx2x_hw_reset_phy(&bp->link_params);
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00004050 bnx2x_fan_failure(bp);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004051 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004052
Yaniv Rosner3deb8162011-06-14 01:34:33 +00004053 if ((attn & bp->link_vars.aeu_int_mask) && bp->port.pmf) {
Eilon Greenstein589abe32009-02-12 08:36:55 +00004054 bnx2x_acquire_phy_lock(bp);
4055 bnx2x_handle_module_detect_int(&bp->link_params);
4056 bnx2x_release_phy_lock(bp);
4057 }
4058
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004059 if (attn & HW_INTERRUT_ASSERT_SET_0) {
4060
4061 val = REG_RD(bp, reg_offset);
4062 val &= ~(attn & HW_INTERRUT_ASSERT_SET_0);
4063 REG_WR(bp, reg_offset, val);
4064
4065 BNX2X_ERR("FATAL HW block attention set0 0x%x\n",
Eilon Greenstein0fc5d002009-08-12 08:24:05 +00004066 (u32)(attn & HW_INTERRUT_ASSERT_SET_0));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004067 bnx2x_panic();
4068 }
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004069}
4070
Eric Dumazet1191cb82012-04-27 21:39:21 +00004071static void bnx2x_attn_int_deasserted1(struct bnx2x *bp, u32 attn)
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004072{
4073 u32 val;
4074
Eilon Greenstein0626b892009-02-12 08:38:14 +00004075 if (attn & AEU_INPUTS_ATTN_BITS_DOORBELLQ_HW_INTERRUPT) {
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004076
4077 val = REG_RD(bp, DORQ_REG_DORQ_INT_STS_CLR);
4078 BNX2X_ERR("DB hw attention 0x%x\n", val);
4079 /* DORQ discard attention */
4080 if (val & 0x2)
4081 BNX2X_ERR("FATAL error from DORQ\n");
4082 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004083
4084 if (attn & HW_INTERRUT_ASSERT_SET_1) {
4085
4086 int port = BP_PORT(bp);
4087 int reg_offset;
4088
4089 reg_offset = (port ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_1 :
4090 MISC_REG_AEU_ENABLE1_FUNC_0_OUT_1);
4091
4092 val = REG_RD(bp, reg_offset);
4093 val &= ~(attn & HW_INTERRUT_ASSERT_SET_1);
4094 REG_WR(bp, reg_offset, val);
4095
4096 BNX2X_ERR("FATAL HW block attention set1 0x%x\n",
Eilon Greenstein0fc5d002009-08-12 08:24:05 +00004097 (u32)(attn & HW_INTERRUT_ASSERT_SET_1));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004098 bnx2x_panic();
4099 }
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004100}
4101
Eric Dumazet1191cb82012-04-27 21:39:21 +00004102static void bnx2x_attn_int_deasserted2(struct bnx2x *bp, u32 attn)
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004103{
4104 u32 val;
4105
4106 if (attn & AEU_INPUTS_ATTN_BITS_CFC_HW_INTERRUPT) {
4107
4108 val = REG_RD(bp, CFC_REG_CFC_INT_STS_CLR);
4109 BNX2X_ERR("CFC hw attention 0x%x\n", val);
4110 /* CFC error attention */
4111 if (val & 0x2)
4112 BNX2X_ERR("FATAL error from CFC\n");
4113 }
4114
4115 if (attn & AEU_INPUTS_ATTN_BITS_PXP_HW_INTERRUPT) {
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004116 val = REG_RD(bp, PXP_REG_PXP_INT_STS_CLR_0);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004117 BNX2X_ERR("PXP hw attention-0 0x%x\n", val);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004118 /* RQ_USDMDP_FIFO_OVERFLOW */
4119 if (val & 0x18000)
4120 BNX2X_ERR("FATAL error from PXP\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004121
4122 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004123 val = REG_RD(bp, PXP_REG_PXP_INT_STS_CLR_1);
4124 BNX2X_ERR("PXP hw attention-1 0x%x\n", val);
4125 }
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004126 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004127
4128 if (attn & HW_INTERRUT_ASSERT_SET_2) {
4129
4130 int port = BP_PORT(bp);
4131 int reg_offset;
4132
4133 reg_offset = (port ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_2 :
4134 MISC_REG_AEU_ENABLE1_FUNC_0_OUT_2);
4135
4136 val = REG_RD(bp, reg_offset);
4137 val &= ~(attn & HW_INTERRUT_ASSERT_SET_2);
4138 REG_WR(bp, reg_offset, val);
4139
4140 BNX2X_ERR("FATAL HW block attention set2 0x%x\n",
Eilon Greenstein0fc5d002009-08-12 08:24:05 +00004141 (u32)(attn & HW_INTERRUT_ASSERT_SET_2));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004142 bnx2x_panic();
4143 }
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004144}
4145
Eric Dumazet1191cb82012-04-27 21:39:21 +00004146static void bnx2x_attn_int_deasserted3(struct bnx2x *bp, u32 attn)
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004147{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004148 u32 val;
4149
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004150 if (attn & EVEREST_GEN_ATTN_IN_USE_MASK) {
4151
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004152 if (attn & BNX2X_PMF_LINK_ASSERT) {
4153 int func = BP_FUNC(bp);
4154
4155 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_12 + func*4, 0);
Barak Witkowskia3348722012-04-23 03:04:46 +00004156 bnx2x_read_mf_cfg(bp);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004157 bp->mf_config[BP_VN(bp)] = MF_CFG_RD(bp,
4158 func_mf_config[BP_ABS_FUNC(bp)].config);
4159 val = SHMEM_RD(bp,
4160 func_mb[BP_FW_MB_IDX(bp)].drv_status);
Eilon Greenstein2691d512009-08-12 08:22:08 +00004161 if (val & DRV_STATUS_DCC_EVENT_MASK)
4162 bnx2x_dcc_event(bp,
4163 (val & DRV_STATUS_DCC_EVENT_MASK));
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08004164
4165 if (val & DRV_STATUS_SET_MF_BW)
4166 bnx2x_set_mf_bw(bp);
4167
Barak Witkowski1d187b32011-12-05 22:41:50 +00004168 if (val & DRV_STATUS_DRV_INFO_REQ)
4169 bnx2x_handle_drv_info_req(bp);
Ariel Eliord16132c2013-01-01 05:22:42 +00004170
4171 if (val & DRV_STATUS_VF_DISABLED)
Yuval Mintz370d4a22014-03-23 18:12:24 +02004172 bnx2x_schedule_iov_task(bp,
4173 BNX2X_IOV_HANDLE_FLR);
Ariel Eliord16132c2013-01-01 05:22:42 +00004174
Eilon Greenstein2691d512009-08-12 08:22:08 +00004175 if ((bp->port.pmf == 0) && (val & DRV_STATUS_PMF))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004176 bnx2x_pmf_update(bp);
4177
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00004178 if (bp->port.pmf &&
Shmulik Ravid785b9b12010-12-30 06:27:03 +00004179 (val & DRV_STATUS_DCBX_NEGOTIATION_RESULTS) &&
4180 bp->dcbx_enabled > 0)
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00004181 /* start dcbx state machine */
4182 bnx2x_dcbx_set_params(bp,
4183 BNX2X_DCBX_STATE_NEG_RECEIVED);
Barak Witkowskia3348722012-04-23 03:04:46 +00004184 if (val & DRV_STATUS_AFEX_EVENT_MASK)
4185 bnx2x_handle_afex_cmd(bp,
4186 val & DRV_STATUS_AFEX_EVENT_MASK);
Yuval Mintzc8c60d82012-06-06 17:13:07 +00004187 if (val & DRV_STATUS_EEE_NEGOTIATION_RESULTS)
4188 bnx2x_handle_eee_event(bp);
Yaniv Rosner3deb8162011-06-14 01:34:33 +00004189 if (bp->link_vars.periodic_flags &
4190 PERIODIC_FLAGS_LINK_EVENT) {
4191 /* sync with link */
4192 bnx2x_acquire_phy_lock(bp);
4193 bp->link_vars.periodic_flags &=
4194 ~PERIODIC_FLAGS_LINK_EVENT;
4195 bnx2x_release_phy_lock(bp);
4196 if (IS_MF(bp))
4197 bnx2x_link_sync_notify(bp);
4198 bnx2x_link_report(bp);
4199 }
4200 /* Always call it here: bnx2x_link_report() will
4201 * prevent the link indication duplication.
4202 */
4203 bnx2x__link_status_update(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004204 } else if (attn & BNX2X_MC_ASSERT_BITS) {
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004205
4206 BNX2X_ERR("MC assert!\n");
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00004207 bnx2x_mc_assert(bp);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004208 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_10, 0);
4209 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_9, 0);
4210 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_8, 0);
4211 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_7, 0);
4212 bnx2x_panic();
4213
4214 } else if (attn & BNX2X_MCP_ASSERT) {
4215
4216 BNX2X_ERR("MCP assert!\n");
4217 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_11, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004218 bnx2x_fw_dump(bp);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004219
4220 } else
4221 BNX2X_ERR("Unknown HW assert! (attn 0x%x)\n", attn);
4222 }
4223
4224 if (attn & EVEREST_LATCHED_ATTN_IN_USE_MASK) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004225 BNX2X_ERR("LATCHED attention 0x%08x (masked)\n", attn);
4226 if (attn & BNX2X_GRC_TIMEOUT) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004227 val = CHIP_IS_E1(bp) ? 0 :
4228 REG_RD(bp, MISC_REG_GRC_TIMEOUT_ATTN);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004229 BNX2X_ERR("GRC time-out 0x%08x\n", val);
4230 }
4231 if (attn & BNX2X_GRC_RSV) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004232 val = CHIP_IS_E1(bp) ? 0 :
4233 REG_RD(bp, MISC_REG_GRC_RSV_ATTN);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004234 BNX2X_ERR("GRC reserved 0x%08x\n", val);
4235 }
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004236 REG_WR(bp, MISC_REG_AEU_CLR_LATCH_SIGNAL, 0x7ff);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004237 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004238}
4239
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004240/*
4241 * Bits map:
4242 * 0-7 - Engine0 load counter.
4243 * 8-15 - Engine1 load counter.
4244 * 16 - Engine0 RESET_IN_PROGRESS bit.
4245 * 17 - Engine1 RESET_IN_PROGRESS bit.
4246 * 18 - Engine0 ONE_IS_LOADED. Set when there is at least one active function
4247 * on the engine
4248 * 19 - Engine1 ONE_IS_LOADED.
4249 * 20 - Chip reset flow bit. When set none-leader must wait for both engines
4250 * leader to complete (check for both RESET_IN_PROGRESS bits and not for
4251 * just the one belonging to its engine).
4252 *
4253 */
4254#define BNX2X_RECOVERY_GLOB_REG MISC_REG_GENERIC_POR_1
4255
4256#define BNX2X_PATH0_LOAD_CNT_MASK 0x000000ff
4257#define BNX2X_PATH0_LOAD_CNT_SHIFT 0
4258#define BNX2X_PATH1_LOAD_CNT_MASK 0x0000ff00
4259#define BNX2X_PATH1_LOAD_CNT_SHIFT 8
4260#define BNX2X_PATH0_RST_IN_PROG_BIT 0x00010000
4261#define BNX2X_PATH1_RST_IN_PROG_BIT 0x00020000
4262#define BNX2X_GLOBAL_RESET_BIT 0x00040000
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00004263
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004264/*
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004265 * Set the GLOBAL_RESET bit.
4266 *
4267 * Should be run under rtnl lock
4268 */
4269void bnx2x_set_reset_global(struct bnx2x *bp)
4270{
Ariel Eliorf16da432012-01-26 06:01:50 +00004271 u32 val;
4272 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
4273 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004274 REG_WR(bp, BNX2X_RECOVERY_GLOB_REG, val | BNX2X_GLOBAL_RESET_BIT);
Ariel Eliorf16da432012-01-26 06:01:50 +00004275 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004276}
4277
4278/*
4279 * Clear the GLOBAL_RESET bit.
4280 *
4281 * Should be run under rtnl lock
4282 */
Eric Dumazet1191cb82012-04-27 21:39:21 +00004283static void bnx2x_clear_reset_global(struct bnx2x *bp)
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004284{
Ariel Eliorf16da432012-01-26 06:01:50 +00004285 u32 val;
4286 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
4287 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004288 REG_WR(bp, BNX2X_RECOVERY_GLOB_REG, val & (~BNX2X_GLOBAL_RESET_BIT));
Ariel Eliorf16da432012-01-26 06:01:50 +00004289 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004290}
4291
4292/*
4293 * Checks the GLOBAL_RESET bit.
4294 *
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004295 * should be run under rtnl lock
4296 */
Eric Dumazet1191cb82012-04-27 21:39:21 +00004297static bool bnx2x_reset_is_global(struct bnx2x *bp)
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004298{
Yuval Mintz3cdeec22013-06-02 00:06:19 +00004299 u32 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004300
4301 DP(NETIF_MSG_HW, "GEN_REG_VAL=0x%08x\n", val);
4302 return (val & BNX2X_GLOBAL_RESET_BIT) ? true : false;
4303}
4304
4305/*
4306 * Clear RESET_IN_PROGRESS bit for the current engine.
4307 *
4308 * Should be run under rtnl lock
4309 */
Eric Dumazet1191cb82012-04-27 21:39:21 +00004310static void bnx2x_set_reset_done(struct bnx2x *bp)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004311{
Ariel Eliorf16da432012-01-26 06:01:50 +00004312 u32 val;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004313 u32 bit = BP_PATH(bp) ?
4314 BNX2X_PATH1_RST_IN_PROG_BIT : BNX2X_PATH0_RST_IN_PROG_BIT;
Ariel Eliorf16da432012-01-26 06:01:50 +00004315 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
4316 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004317
4318 /* Clear the bit */
4319 val &= ~bit;
4320 REG_WR(bp, BNX2X_RECOVERY_GLOB_REG, val);
Ariel Eliorf16da432012-01-26 06:01:50 +00004321
4322 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004323}
4324
4325/*
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004326 * Set RESET_IN_PROGRESS for the current engine.
4327 *
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004328 * should be run under rtnl lock
4329 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004330void bnx2x_set_reset_in_progress(struct bnx2x *bp)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004331{
Ariel Eliorf16da432012-01-26 06:01:50 +00004332 u32 val;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004333 u32 bit = BP_PATH(bp) ?
4334 BNX2X_PATH1_RST_IN_PROG_BIT : BNX2X_PATH0_RST_IN_PROG_BIT;
Ariel Eliorf16da432012-01-26 06:01:50 +00004335 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
4336 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004337
4338 /* Set the bit */
4339 val |= bit;
4340 REG_WR(bp, BNX2X_RECOVERY_GLOB_REG, val);
Ariel Eliorf16da432012-01-26 06:01:50 +00004341 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004342}
4343
4344/*
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004345 * Checks the RESET_IN_PROGRESS bit for the given engine.
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004346 * should be run under rtnl lock
4347 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004348bool bnx2x_reset_is_done(struct bnx2x *bp, int engine)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004349{
Yuval Mintz3cdeec22013-06-02 00:06:19 +00004350 u32 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004351 u32 bit = engine ?
4352 BNX2X_PATH1_RST_IN_PROG_BIT : BNX2X_PATH0_RST_IN_PROG_BIT;
4353
4354 /* return false if bit is set */
4355 return (val & bit) ? false : true;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004356}
4357
4358/*
Ariel Elior889b9af2012-01-26 06:01:51 +00004359 * set pf load for the current pf.
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004360 *
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004361 * should be run under rtnl lock
4362 */
Ariel Elior889b9af2012-01-26 06:01:51 +00004363void bnx2x_set_pf_load(struct bnx2x *bp)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004364{
Ariel Eliorf16da432012-01-26 06:01:50 +00004365 u32 val1, val;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004366 u32 mask = BP_PATH(bp) ? BNX2X_PATH1_LOAD_CNT_MASK :
4367 BNX2X_PATH0_LOAD_CNT_MASK;
4368 u32 shift = BP_PATH(bp) ? BNX2X_PATH1_LOAD_CNT_SHIFT :
4369 BNX2X_PATH0_LOAD_CNT_SHIFT;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004370
Ariel Eliorf16da432012-01-26 06:01:50 +00004371 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
4372 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
4373
Merav Sicron51c1a582012-03-18 10:33:38 +00004374 DP(NETIF_MSG_IFUP, "Old GEN_REG_VAL=0x%08x\n", val);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004375
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004376 /* get the current counter value */
4377 val1 = (val & mask) >> shift;
4378
Ariel Elior889b9af2012-01-26 06:01:51 +00004379 /* set bit of that PF */
4380 val1 |= (1 << bp->pf_num);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004381
4382 /* clear the old value */
4383 val &= ~mask;
4384
4385 /* set the new one */
4386 val |= ((val1 << shift) & mask);
4387
4388 REG_WR(bp, BNX2X_RECOVERY_GLOB_REG, val);
Ariel Eliorf16da432012-01-26 06:01:50 +00004389 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004390}
4391
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004392/**
Ariel Elior889b9af2012-01-26 06:01:51 +00004393 * bnx2x_clear_pf_load - clear pf load mark
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004394 *
4395 * @bp: driver handle
4396 *
4397 * Should be run under rtnl lock.
4398 * Decrements the load counter for the current engine. Returns
Ariel Elior889b9af2012-01-26 06:01:51 +00004399 * whether other functions are still loaded
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004400 */
Ariel Elior889b9af2012-01-26 06:01:51 +00004401bool bnx2x_clear_pf_load(struct bnx2x *bp)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004402{
Ariel Eliorf16da432012-01-26 06:01:50 +00004403 u32 val1, val;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004404 u32 mask = BP_PATH(bp) ? BNX2X_PATH1_LOAD_CNT_MASK :
4405 BNX2X_PATH0_LOAD_CNT_MASK;
4406 u32 shift = BP_PATH(bp) ? BNX2X_PATH1_LOAD_CNT_SHIFT :
4407 BNX2X_PATH0_LOAD_CNT_SHIFT;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004408
Ariel Eliorf16da432012-01-26 06:01:50 +00004409 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
4410 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
Merav Sicron51c1a582012-03-18 10:33:38 +00004411 DP(NETIF_MSG_IFDOWN, "Old GEN_REG_VAL=0x%08x\n", val);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004412
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004413 /* get the current counter value */
4414 val1 = (val & mask) >> shift;
4415
Ariel Elior889b9af2012-01-26 06:01:51 +00004416 /* clear bit of that PF */
4417 val1 &= ~(1 << bp->pf_num);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004418
4419 /* clear the old value */
4420 val &= ~mask;
4421
4422 /* set the new one */
4423 val |= ((val1 << shift) & mask);
4424
4425 REG_WR(bp, BNX2X_RECOVERY_GLOB_REG, val);
Ariel Eliorf16da432012-01-26 06:01:50 +00004426 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
4427 return val1 != 0;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004428}
4429
4430/*
Ariel Elior889b9af2012-01-26 06:01:51 +00004431 * Read the load status for the current engine.
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004432 *
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004433 * should be run under rtnl lock
4434 */
Eric Dumazet1191cb82012-04-27 21:39:21 +00004435static bool bnx2x_get_load_status(struct bnx2x *bp, int engine)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004436{
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004437 u32 mask = (engine ? BNX2X_PATH1_LOAD_CNT_MASK :
4438 BNX2X_PATH0_LOAD_CNT_MASK);
4439 u32 shift = (engine ? BNX2X_PATH1_LOAD_CNT_SHIFT :
4440 BNX2X_PATH0_LOAD_CNT_SHIFT);
4441 u32 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
4442
Merav Sicron51c1a582012-03-18 10:33:38 +00004443 DP(NETIF_MSG_HW | NETIF_MSG_IFUP, "GLOB_REG=0x%08x\n", val);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004444
4445 val = (val & mask) >> shift;
4446
Merav Sicron51c1a582012-03-18 10:33:38 +00004447 DP(NETIF_MSG_HW | NETIF_MSG_IFUP, "load mask for engine %d = 0x%x\n",
4448 engine, val);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004449
Ariel Elior889b9af2012-01-26 06:01:51 +00004450 return val != 0;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004451}
4452
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004453static void _print_parity(struct bnx2x *bp, u32 reg)
4454{
4455 pr_cont(" [0x%08x] ", REG_RD(bp, reg));
4456}
4457
Eric Dumazet1191cb82012-04-27 21:39:21 +00004458static void _print_next_block(int idx, const char *blk)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004459{
Joe Perchesf1deab52011-08-14 12:16:21 +00004460 pr_cont("%s%s", idx ? ", " : "", blk);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004461}
4462
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004463static bool bnx2x_check_blocks_with_parity0(struct bnx2x *bp, u32 sig,
4464 int *par_num, bool print)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004465{
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004466 u32 cur_bit;
4467 bool res;
4468 int i;
4469
4470 res = false;
4471
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004472 for (i = 0; sig; i++) {
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004473 cur_bit = (0x1UL << i);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004474 if (sig & cur_bit) {
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004475 res |= true; /* Each bit is real error! */
4476
4477 if (print) {
4478 switch (cur_bit) {
4479 case AEU_INPUTS_ATTN_BITS_BRB_PARITY_ERROR:
4480 _print_next_block((*par_num)++, "BRB");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004481 _print_parity(bp,
4482 BRB1_REG_BRB1_PRTY_STS);
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004483 break;
4484 case AEU_INPUTS_ATTN_BITS_PARSER_PARITY_ERROR:
4485 _print_next_block((*par_num)++,
4486 "PARSER");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004487 _print_parity(bp, PRS_REG_PRS_PRTY_STS);
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004488 break;
4489 case AEU_INPUTS_ATTN_BITS_TSDM_PARITY_ERROR:
4490 _print_next_block((*par_num)++, "TSDM");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004491 _print_parity(bp,
4492 TSDM_REG_TSDM_PRTY_STS);
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004493 break;
4494 case AEU_INPUTS_ATTN_BITS_SEARCHER_PARITY_ERROR:
4495 _print_next_block((*par_num)++,
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004496 "SEARCHER");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004497 _print_parity(bp, SRC_REG_SRC_PRTY_STS);
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004498 break;
4499 case AEU_INPUTS_ATTN_BITS_TCM_PARITY_ERROR:
4500 _print_next_block((*par_num)++, "TCM");
4501 _print_parity(bp, TCM_REG_TCM_PRTY_STS);
4502 break;
4503 case AEU_INPUTS_ATTN_BITS_TSEMI_PARITY_ERROR:
4504 _print_next_block((*par_num)++,
4505 "TSEMI");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004506 _print_parity(bp,
4507 TSEM_REG_TSEM_PRTY_STS_0);
4508 _print_parity(bp,
4509 TSEM_REG_TSEM_PRTY_STS_1);
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004510 break;
4511 case AEU_INPUTS_ATTN_BITS_PBCLIENT_PARITY_ERROR:
4512 _print_next_block((*par_num)++, "XPB");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004513 _print_parity(bp, GRCBASE_XPB +
4514 PB_REG_PB_PRTY_STS);
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004515 break;
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004516 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004517 }
4518
4519 /* Clear the bit */
4520 sig &= ~cur_bit;
4521 }
4522 }
4523
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004524 return res;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004525}
4526
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004527static bool bnx2x_check_blocks_with_parity1(struct bnx2x *bp, u32 sig,
4528 int *par_num, bool *global,
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004529 bool print)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004530{
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004531 u32 cur_bit;
4532 bool res;
4533 int i;
4534
4535 res = false;
4536
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004537 for (i = 0; sig; i++) {
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004538 cur_bit = (0x1UL << i);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004539 if (sig & cur_bit) {
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004540 res |= true; /* Each bit is real error! */
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004541 switch (cur_bit) {
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004542 case AEU_INPUTS_ATTN_BITS_PBF_PARITY_ERROR:
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004543 if (print) {
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004544 _print_next_block((*par_num)++, "PBF");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004545 _print_parity(bp, PBF_REG_PBF_PRTY_STS);
4546 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004547 break;
4548 case AEU_INPUTS_ATTN_BITS_QM_PARITY_ERROR:
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004549 if (print) {
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004550 _print_next_block((*par_num)++, "QM");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004551 _print_parity(bp, QM_REG_QM_PRTY_STS);
4552 }
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004553 break;
4554 case AEU_INPUTS_ATTN_BITS_TIMERS_PARITY_ERROR:
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004555 if (print) {
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004556 _print_next_block((*par_num)++, "TM");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004557 _print_parity(bp, TM_REG_TM_PRTY_STS);
4558 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004559 break;
4560 case AEU_INPUTS_ATTN_BITS_XSDM_PARITY_ERROR:
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004561 if (print) {
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004562 _print_next_block((*par_num)++, "XSDM");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004563 _print_parity(bp,
4564 XSDM_REG_XSDM_PRTY_STS);
4565 }
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004566 break;
4567 case AEU_INPUTS_ATTN_BITS_XCM_PARITY_ERROR:
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004568 if (print) {
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004569 _print_next_block((*par_num)++, "XCM");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004570 _print_parity(bp, XCM_REG_XCM_PRTY_STS);
4571 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004572 break;
4573 case AEU_INPUTS_ATTN_BITS_XSEMI_PARITY_ERROR:
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004574 if (print) {
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004575 _print_next_block((*par_num)++,
4576 "XSEMI");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004577 _print_parity(bp,
4578 XSEM_REG_XSEM_PRTY_STS_0);
4579 _print_parity(bp,
4580 XSEM_REG_XSEM_PRTY_STS_1);
4581 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004582 break;
4583 case AEU_INPUTS_ATTN_BITS_DOORBELLQ_PARITY_ERROR:
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004584 if (print) {
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004585 _print_next_block((*par_num)++,
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004586 "DOORBELLQ");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004587 _print_parity(bp,
4588 DORQ_REG_DORQ_PRTY_STS);
4589 }
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004590 break;
4591 case AEU_INPUTS_ATTN_BITS_NIG_PARITY_ERROR:
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004592 if (print) {
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004593 _print_next_block((*par_num)++, "NIG");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004594 if (CHIP_IS_E1x(bp)) {
4595 _print_parity(bp,
4596 NIG_REG_NIG_PRTY_STS);
4597 } else {
4598 _print_parity(bp,
4599 NIG_REG_NIG_PRTY_STS_0);
4600 _print_parity(bp,
4601 NIG_REG_NIG_PRTY_STS_1);
4602 }
4603 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004604 break;
4605 case AEU_INPUTS_ATTN_BITS_VAUX_PCI_CORE_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004606 if (print)
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004607 _print_next_block((*par_num)++,
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004608 "VAUX PCI CORE");
4609 *global = true;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004610 break;
4611 case AEU_INPUTS_ATTN_BITS_DEBUG_PARITY_ERROR:
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004612 if (print) {
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004613 _print_next_block((*par_num)++,
4614 "DEBUG");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004615 _print_parity(bp, DBG_REG_DBG_PRTY_STS);
4616 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004617 break;
4618 case AEU_INPUTS_ATTN_BITS_USDM_PARITY_ERROR:
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004619 if (print) {
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004620 _print_next_block((*par_num)++, "USDM");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004621 _print_parity(bp,
4622 USDM_REG_USDM_PRTY_STS);
4623 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004624 break;
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004625 case AEU_INPUTS_ATTN_BITS_UCM_PARITY_ERROR:
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004626 if (print) {
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004627 _print_next_block((*par_num)++, "UCM");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004628 _print_parity(bp, UCM_REG_UCM_PRTY_STS);
4629 }
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004630 break;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004631 case AEU_INPUTS_ATTN_BITS_USEMI_PARITY_ERROR:
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004632 if (print) {
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004633 _print_next_block((*par_num)++,
4634 "USEMI");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004635 _print_parity(bp,
4636 USEM_REG_USEM_PRTY_STS_0);
4637 _print_parity(bp,
4638 USEM_REG_USEM_PRTY_STS_1);
4639 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004640 break;
4641 case AEU_INPUTS_ATTN_BITS_UPB_PARITY_ERROR:
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004642 if (print) {
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004643 _print_next_block((*par_num)++, "UPB");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004644 _print_parity(bp, GRCBASE_UPB +
4645 PB_REG_PB_PRTY_STS);
4646 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004647 break;
4648 case AEU_INPUTS_ATTN_BITS_CSDM_PARITY_ERROR:
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004649 if (print) {
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004650 _print_next_block((*par_num)++, "CSDM");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004651 _print_parity(bp,
4652 CSDM_REG_CSDM_PRTY_STS);
4653 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004654 break;
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004655 case AEU_INPUTS_ATTN_BITS_CCM_PARITY_ERROR:
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004656 if (print) {
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004657 _print_next_block((*par_num)++, "CCM");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004658 _print_parity(bp, CCM_REG_CCM_PRTY_STS);
4659 }
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004660 break;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004661 }
4662
4663 /* Clear the bit */
4664 sig &= ~cur_bit;
4665 }
4666 }
4667
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004668 return res;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004669}
4670
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004671static bool bnx2x_check_blocks_with_parity2(struct bnx2x *bp, u32 sig,
4672 int *par_num, bool print)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004673{
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004674 u32 cur_bit;
4675 bool res;
4676 int i;
4677
4678 res = false;
4679
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004680 for (i = 0; sig; i++) {
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004681 cur_bit = (0x1UL << i);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004682 if (sig & cur_bit) {
Yuval Mintz0c23ad32014-08-17 16:47:45 +03004683 res = true; /* Each bit is real error! */
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004684 if (print) {
4685 switch (cur_bit) {
4686 case AEU_INPUTS_ATTN_BITS_CSEMI_PARITY_ERROR:
4687 _print_next_block((*par_num)++,
4688 "CSEMI");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004689 _print_parity(bp,
4690 CSEM_REG_CSEM_PRTY_STS_0);
4691 _print_parity(bp,
4692 CSEM_REG_CSEM_PRTY_STS_1);
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004693 break;
4694 case AEU_INPUTS_ATTN_BITS_PXP_PARITY_ERROR:
4695 _print_next_block((*par_num)++, "PXP");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004696 _print_parity(bp, PXP_REG_PXP_PRTY_STS);
4697 _print_parity(bp,
4698 PXP2_REG_PXP2_PRTY_STS_0);
4699 _print_parity(bp,
4700 PXP2_REG_PXP2_PRTY_STS_1);
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004701 break;
4702 case AEU_IN_ATTN_BITS_PXPPCICLOCKCLIENT_PARITY_ERROR:
4703 _print_next_block((*par_num)++,
4704 "PXPPCICLOCKCLIENT");
4705 break;
4706 case AEU_INPUTS_ATTN_BITS_CFC_PARITY_ERROR:
4707 _print_next_block((*par_num)++, "CFC");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004708 _print_parity(bp,
4709 CFC_REG_CFC_PRTY_STS);
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004710 break;
4711 case AEU_INPUTS_ATTN_BITS_CDU_PARITY_ERROR:
4712 _print_next_block((*par_num)++, "CDU");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004713 _print_parity(bp, CDU_REG_CDU_PRTY_STS);
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004714 break;
4715 case AEU_INPUTS_ATTN_BITS_DMAE_PARITY_ERROR:
4716 _print_next_block((*par_num)++, "DMAE");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004717 _print_parity(bp,
4718 DMAE_REG_DMAE_PRTY_STS);
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004719 break;
4720 case AEU_INPUTS_ATTN_BITS_IGU_PARITY_ERROR:
4721 _print_next_block((*par_num)++, "IGU");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004722 if (CHIP_IS_E1x(bp))
4723 _print_parity(bp,
4724 HC_REG_HC_PRTY_STS);
4725 else
4726 _print_parity(bp,
4727 IGU_REG_IGU_PRTY_STS);
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004728 break;
4729 case AEU_INPUTS_ATTN_BITS_MISC_PARITY_ERROR:
4730 _print_next_block((*par_num)++, "MISC");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004731 _print_parity(bp,
4732 MISC_REG_MISC_PRTY_STS);
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004733 break;
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004734 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004735 }
4736
4737 /* Clear the bit */
4738 sig &= ~cur_bit;
4739 }
4740 }
4741
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004742 return res;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004743}
4744
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004745static bool bnx2x_check_blocks_with_parity3(struct bnx2x *bp, u32 sig,
4746 int *par_num, bool *global,
4747 bool print)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004748{
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004749 bool res = false;
4750 u32 cur_bit;
4751 int i;
4752
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004753 for (i = 0; sig; i++) {
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004754 cur_bit = (0x1UL << i);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004755 if (sig & cur_bit) {
4756 switch (cur_bit) {
4757 case AEU_INPUTS_ATTN_BITS_MCP_LATCHED_ROM_PARITY:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004758 if (print)
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004759 _print_next_block((*par_num)++,
4760 "MCP ROM");
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004761 *global = true;
Yuval Mintz0c23ad32014-08-17 16:47:45 +03004762 res = true;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004763 break;
4764 case AEU_INPUTS_ATTN_BITS_MCP_LATCHED_UMP_RX_PARITY:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004765 if (print)
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004766 _print_next_block((*par_num)++,
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004767 "MCP UMP RX");
4768 *global = true;
Yuval Mintz0c23ad32014-08-17 16:47:45 +03004769 res = true;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004770 break;
4771 case AEU_INPUTS_ATTN_BITS_MCP_LATCHED_UMP_TX_PARITY:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004772 if (print)
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004773 _print_next_block((*par_num)++,
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004774 "MCP UMP TX");
4775 *global = true;
Yuval Mintz0c23ad32014-08-17 16:47:45 +03004776 res = true;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004777 break;
4778 case AEU_INPUTS_ATTN_BITS_MCP_LATCHED_SCPAD_PARITY:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004779 if (print)
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004780 _print_next_block((*par_num)++,
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004781 "MCP SCPAD");
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004782 /* clear latched SCPAD PATIRY from MCP */
4783 REG_WR(bp, MISC_REG_AEU_CLR_LATCH_SIGNAL,
4784 1UL << 10);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004785 break;
4786 }
4787
4788 /* Clear the bit */
4789 sig &= ~cur_bit;
4790 }
4791 }
4792
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004793 return res;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004794}
4795
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004796static bool bnx2x_check_blocks_with_parity4(struct bnx2x *bp, u32 sig,
4797 int *par_num, bool print)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004798{
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004799 u32 cur_bit;
4800 bool res;
4801 int i;
4802
4803 res = false;
4804
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004805 for (i = 0; sig; i++) {
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004806 cur_bit = (0x1UL << i);
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004807 if (sig & cur_bit) {
Yuval Mintz0c23ad32014-08-17 16:47:45 +03004808 res = true; /* Each bit is real error! */
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004809 if (print) {
4810 switch (cur_bit) {
4811 case AEU_INPUTS_ATTN_BITS_PGLUE_PARITY_ERROR:
4812 _print_next_block((*par_num)++,
4813 "PGLUE_B");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004814 _print_parity(bp,
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004815 PGLUE_B_REG_PGLUE_B_PRTY_STS);
4816 break;
4817 case AEU_INPUTS_ATTN_BITS_ATC_PARITY_ERROR:
4818 _print_next_block((*par_num)++, "ATC");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004819 _print_parity(bp,
4820 ATC_REG_ATC_PRTY_STS);
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004821 break;
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004822 }
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004823 }
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004824 /* Clear the bit */
4825 sig &= ~cur_bit;
4826 }
4827 }
4828
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004829 return res;
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004830}
4831
Eric Dumazet1191cb82012-04-27 21:39:21 +00004832static bool bnx2x_parity_attn(struct bnx2x *bp, bool *global, bool print,
4833 u32 *sig)
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004834{
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004835 bool res = false;
4836
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004837 if ((sig[0] & HW_PRTY_ASSERT_SET_0) ||
4838 (sig[1] & HW_PRTY_ASSERT_SET_1) ||
4839 (sig[2] & HW_PRTY_ASSERT_SET_2) ||
4840 (sig[3] & HW_PRTY_ASSERT_SET_3) ||
4841 (sig[4] & HW_PRTY_ASSERT_SET_4)) {
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004842 int par_num = 0;
Merav Sicron51c1a582012-03-18 10:33:38 +00004843 DP(NETIF_MSG_HW, "Was parity error: HW block parity attention:\n"
4844 "[0]:0x%08x [1]:0x%08x [2]:0x%08x [3]:0x%08x [4]:0x%08x\n",
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004845 sig[0] & HW_PRTY_ASSERT_SET_0,
4846 sig[1] & HW_PRTY_ASSERT_SET_1,
4847 sig[2] & HW_PRTY_ASSERT_SET_2,
4848 sig[3] & HW_PRTY_ASSERT_SET_3,
4849 sig[4] & HW_PRTY_ASSERT_SET_4);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004850 if (print)
4851 netdev_err(bp->dev,
4852 "Parity errors detected in blocks: ");
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004853 res |= bnx2x_check_blocks_with_parity0(bp,
4854 sig[0] & HW_PRTY_ASSERT_SET_0, &par_num, print);
4855 res |= bnx2x_check_blocks_with_parity1(bp,
4856 sig[1] & HW_PRTY_ASSERT_SET_1, &par_num, global, print);
4857 res |= bnx2x_check_blocks_with_parity2(bp,
4858 sig[2] & HW_PRTY_ASSERT_SET_2, &par_num, print);
4859 res |= bnx2x_check_blocks_with_parity3(bp,
4860 sig[3] & HW_PRTY_ASSERT_SET_3, &par_num, global, print);
4861 res |= bnx2x_check_blocks_with_parity4(bp,
4862 sig[4] & HW_PRTY_ASSERT_SET_4, &par_num, print);
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004863
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004864 if (print)
4865 pr_cont("\n");
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004866 }
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004867
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004868 return res;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004869}
4870
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004871/**
4872 * bnx2x_chk_parity_attn - checks for parity attentions.
4873 *
4874 * @bp: driver handle
4875 * @global: true if there was a global attention
4876 * @print: show parity attention in syslog
4877 */
4878bool bnx2x_chk_parity_attn(struct bnx2x *bp, bool *global, bool print)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004879{
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004880 struct attn_route attn = { {0} };
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004881 int port = BP_PORT(bp);
4882
4883 attn.sig[0] = REG_RD(bp,
4884 MISC_REG_AEU_AFTER_INVERT_1_FUNC_0 +
4885 port*4);
4886 attn.sig[1] = REG_RD(bp,
4887 MISC_REG_AEU_AFTER_INVERT_2_FUNC_0 +
4888 port*4);
4889 attn.sig[2] = REG_RD(bp,
4890 MISC_REG_AEU_AFTER_INVERT_3_FUNC_0 +
4891 port*4);
4892 attn.sig[3] = REG_RD(bp,
4893 MISC_REG_AEU_AFTER_INVERT_4_FUNC_0 +
4894 port*4);
Yuval Mintz0a5ccb72013-09-23 10:12:54 +03004895 /* Since MCP attentions can't be disabled inside the block, we need to
4896 * read AEU registers to see whether they're currently disabled
4897 */
4898 attn.sig[3] &= ((REG_RD(bp,
4899 !port ? MISC_REG_AEU_ENABLE4_FUNC_0_OUT_0
4900 : MISC_REG_AEU_ENABLE4_FUNC_1_OUT_0) &
4901 MISC_AEU_ENABLE_MCP_PRTY_BITS) |
4902 ~MISC_AEU_ENABLE_MCP_PRTY_BITS);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004903
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004904 if (!CHIP_IS_E1x(bp))
4905 attn.sig[4] = REG_RD(bp,
4906 MISC_REG_AEU_AFTER_INVERT_5_FUNC_0 +
4907 port*4);
4908
4909 return bnx2x_parity_attn(bp, global, print, attn.sig);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004910}
4911
Eric Dumazet1191cb82012-04-27 21:39:21 +00004912static void bnx2x_attn_int_deasserted4(struct bnx2x *bp, u32 attn)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004913{
4914 u32 val;
4915 if (attn & AEU_INPUTS_ATTN_BITS_PGLUE_HW_INTERRUPT) {
4916
4917 val = REG_RD(bp, PGLUE_B_REG_PGLUE_B_INT_STS_CLR);
4918 BNX2X_ERR("PGLUE hw attention 0x%x\n", val);
4919 if (val & PGLUE_B_PGLUE_B_INT_STS_REG_ADDRESS_ERROR)
Merav Sicron51c1a582012-03-18 10:33:38 +00004920 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_ADDRESS_ERROR\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004921 if (val & PGLUE_B_PGLUE_B_INT_STS_REG_INCORRECT_RCV_BEHAVIOR)
Merav Sicron51c1a582012-03-18 10:33:38 +00004922 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_INCORRECT_RCV_BEHAVIOR\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004923 if (val & PGLUE_B_PGLUE_B_INT_STS_REG_WAS_ERROR_ATTN)
Merav Sicron51c1a582012-03-18 10:33:38 +00004924 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_WAS_ERROR_ATTN\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004925 if (val & PGLUE_B_PGLUE_B_INT_STS_REG_VF_LENGTH_VIOLATION_ATTN)
Merav Sicron51c1a582012-03-18 10:33:38 +00004926 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_VF_LENGTH_VIOLATION_ATTN\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004927 if (val &
4928 PGLUE_B_PGLUE_B_INT_STS_REG_VF_GRC_SPACE_VIOLATION_ATTN)
Merav Sicron51c1a582012-03-18 10:33:38 +00004929 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_VF_GRC_SPACE_VIOLATION_ATTN\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004930 if (val &
4931 PGLUE_B_PGLUE_B_INT_STS_REG_VF_MSIX_BAR_VIOLATION_ATTN)
Merav Sicron51c1a582012-03-18 10:33:38 +00004932 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_VF_MSIX_BAR_VIOLATION_ATTN\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004933 if (val & PGLUE_B_PGLUE_B_INT_STS_REG_TCPL_ERROR_ATTN)
Merav Sicron51c1a582012-03-18 10:33:38 +00004934 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_TCPL_ERROR_ATTN\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004935 if (val & PGLUE_B_PGLUE_B_INT_STS_REG_TCPL_IN_TWO_RCBS_ATTN)
Merav Sicron51c1a582012-03-18 10:33:38 +00004936 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_TCPL_IN_TWO_RCBS_ATTN\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004937 if (val & PGLUE_B_PGLUE_B_INT_STS_REG_CSSNOOP_FIFO_OVERFLOW)
Merav Sicron51c1a582012-03-18 10:33:38 +00004938 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_CSSNOOP_FIFO_OVERFLOW\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004939 }
4940 if (attn & AEU_INPUTS_ATTN_BITS_ATC_HW_INTERRUPT) {
4941 val = REG_RD(bp, ATC_REG_ATC_INT_STS_CLR);
4942 BNX2X_ERR("ATC hw attention 0x%x\n", val);
4943 if (val & ATC_ATC_INT_STS_REG_ADDRESS_ERROR)
4944 BNX2X_ERR("ATC_ATC_INT_STS_REG_ADDRESS_ERROR\n");
4945 if (val & ATC_ATC_INT_STS_REG_ATC_TCPL_TO_NOT_PEND)
Merav Sicron51c1a582012-03-18 10:33:38 +00004946 BNX2X_ERR("ATC_ATC_INT_STS_REG_ATC_TCPL_TO_NOT_PEND\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004947 if (val & ATC_ATC_INT_STS_REG_ATC_GPA_MULTIPLE_HITS)
Merav Sicron51c1a582012-03-18 10:33:38 +00004948 BNX2X_ERR("ATC_ATC_INT_STS_REG_ATC_GPA_MULTIPLE_HITS\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004949 if (val & ATC_ATC_INT_STS_REG_ATC_RCPL_TO_EMPTY_CNT)
Merav Sicron51c1a582012-03-18 10:33:38 +00004950 BNX2X_ERR("ATC_ATC_INT_STS_REG_ATC_RCPL_TO_EMPTY_CNT\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004951 if (val & ATC_ATC_INT_STS_REG_ATC_TCPL_ERROR)
4952 BNX2X_ERR("ATC_ATC_INT_STS_REG_ATC_TCPL_ERROR\n");
4953 if (val & ATC_ATC_INT_STS_REG_ATC_IREQ_LESS_THAN_STU)
Merav Sicron51c1a582012-03-18 10:33:38 +00004954 BNX2X_ERR("ATC_ATC_INT_STS_REG_ATC_IREQ_LESS_THAN_STU\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004955 }
4956
4957 if (attn & (AEU_INPUTS_ATTN_BITS_PGLUE_PARITY_ERROR |
4958 AEU_INPUTS_ATTN_BITS_ATC_PARITY_ERROR)) {
4959 BNX2X_ERR("FATAL parity attention set4 0x%x\n",
4960 (u32)(attn & (AEU_INPUTS_ATTN_BITS_PGLUE_PARITY_ERROR |
4961 AEU_INPUTS_ATTN_BITS_ATC_PARITY_ERROR)));
4962 }
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004963}
4964
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004965static void bnx2x_attn_int_deasserted(struct bnx2x *bp, u32 deasserted)
4966{
4967 struct attn_route attn, *group_mask;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004968 int port = BP_PORT(bp);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004969 int index;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004970 u32 reg_addr;
4971 u32 val;
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07004972 u32 aeu_mask;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004973 bool global = false;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004974
4975 /* need to take HW lock because MCP or other port might also
4976 try to handle this event */
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07004977 bnx2x_acquire_alr(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004978
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004979 if (bnx2x_chk_parity_attn(bp, &global, true)) {
4980#ifndef BNX2X_STOP_ON_ERROR
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004981 bp->recovery_state = BNX2X_RECOVERY_INIT;
Ariel Elior7be08a72011-07-14 08:31:19 +00004982 schedule_delayed_work(&bp->sp_rtnl_task, 0);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004983 /* Disable HW interrupts */
4984 bnx2x_int_disable(bp);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004985 /* In case of parity errors don't handle attentions so that
4986 * other function would "see" parity errors.
4987 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004988#else
4989 bnx2x_panic();
4990#endif
4991 bnx2x_release_alr(bp);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004992 return;
4993 }
4994
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004995 attn.sig[0] = REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_1_FUNC_0 + port*4);
4996 attn.sig[1] = REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_2_FUNC_0 + port*4);
4997 attn.sig[2] = REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_3_FUNC_0 + port*4);
4998 attn.sig[3] = REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_4_FUNC_0 + port*4);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004999 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005000 attn.sig[4] =
5001 REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_5_FUNC_0 + port*4);
5002 else
5003 attn.sig[4] = 0;
5004
5005 DP(NETIF_MSG_HW, "attn: %08x %08x %08x %08x %08x\n",
5006 attn.sig[0], attn.sig[1], attn.sig[2], attn.sig[3], attn.sig[4]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005007
5008 for (index = 0; index < MAX_DYNAMIC_ATTN_GRPS; index++) {
5009 if (deasserted & (1 << index)) {
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00005010 group_mask = &bp->attn_group[index];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005011
Merav Sicron51c1a582012-03-18 10:33:38 +00005012 DP(NETIF_MSG_HW, "group[%d]: %08x %08x %08x %08x %08x\n",
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005013 index,
5014 group_mask->sig[0], group_mask->sig[1],
5015 group_mask->sig[2], group_mask->sig[3],
5016 group_mask->sig[4]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005017
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005018 bnx2x_attn_int_deasserted4(bp,
5019 attn.sig[4] & group_mask->sig[4]);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08005020 bnx2x_attn_int_deasserted3(bp,
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00005021 attn.sig[3] & group_mask->sig[3]);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08005022 bnx2x_attn_int_deasserted1(bp,
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00005023 attn.sig[1] & group_mask->sig[1]);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08005024 bnx2x_attn_int_deasserted2(bp,
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00005025 attn.sig[2] & group_mask->sig[2]);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08005026 bnx2x_attn_int_deasserted0(bp,
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00005027 attn.sig[0] & group_mask->sig[0]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005028 }
5029 }
5030
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07005031 bnx2x_release_alr(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005032
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005033 if (bp->common.int_block == INT_BLOCK_HC)
5034 reg_addr = (HC_REG_COMMAND_REG + port*32 +
5035 COMMAND_REG_ATTN_BITS_CLR);
5036 else
5037 reg_addr = (BAR_IGU_INTMEM + IGU_CMD_ATTN_BIT_CLR_UPPER*8);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005038
5039 val = ~deasserted;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005040 DP(NETIF_MSG_HW, "about to mask 0x%08x at %s addr 0x%x\n", val,
5041 (bp->common.int_block == INT_BLOCK_HC) ? "HC" : "IGU", reg_addr);
Eilon Greenstein5c862842008-08-13 15:51:48 -07005042 REG_WR(bp, reg_addr, val);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005043
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005044 if (~bp->attn_state & deasserted)
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07005045 BNX2X_ERR("IGU ERROR\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005046
5047 reg_addr = port ? MISC_REG_AEU_MASK_ATTN_FUNC_1 :
5048 MISC_REG_AEU_MASK_ATTN_FUNC_0;
5049
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07005050 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_PORT0_ATT_MASK + port);
5051 aeu_mask = REG_RD(bp, reg_addr);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005052
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07005053 DP(NETIF_MSG_HW, "aeu_mask %x newly deasserted %x\n",
5054 aeu_mask, deasserted);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00005055 aeu_mask |= (deasserted & 0x3ff);
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07005056 DP(NETIF_MSG_HW, "new mask %x\n", aeu_mask);
5057
5058 REG_WR(bp, reg_addr, aeu_mask);
5059 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_PORT0_ATT_MASK + port);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005060
5061 DP(NETIF_MSG_HW, "attn_state %x\n", bp->attn_state);
5062 bp->attn_state &= ~deasserted;
5063 DP(NETIF_MSG_HW, "new state %x\n", bp->attn_state);
5064}
5065
5066static void bnx2x_attn_int(struct bnx2x *bp)
5067{
5068 /* read local copy of bits */
Eilon Greenstein68d59482009-01-14 21:27:36 -08005069 u32 attn_bits = le32_to_cpu(bp->def_status_blk->atten_status_block.
5070 attn_bits);
5071 u32 attn_ack = le32_to_cpu(bp->def_status_blk->atten_status_block.
5072 attn_bits_ack);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005073 u32 attn_state = bp->attn_state;
5074
5075 /* look for changed bits */
5076 u32 asserted = attn_bits & ~attn_ack & ~attn_state;
5077 u32 deasserted = ~attn_bits & attn_ack & attn_state;
5078
5079 DP(NETIF_MSG_HW,
5080 "attn_bits %x attn_ack %x asserted %x deasserted %x\n",
5081 attn_bits, attn_ack, asserted, deasserted);
5082
5083 if (~(attn_bits ^ attn_ack) & (attn_bits ^ attn_state))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005084 BNX2X_ERR("BAD attention state\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005085
5086 /* handle bits that were raised */
5087 if (asserted)
5088 bnx2x_attn_int_asserted(bp, asserted);
5089
5090 if (deasserted)
5091 bnx2x_attn_int_deasserted(bp, deasserted);
5092}
5093
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005094void bnx2x_igu_ack_sb(struct bnx2x *bp, u8 igu_sb_id, u8 segment,
5095 u16 index, u8 op, u8 update)
5096{
Ariel Eliordc1ba592013-01-01 05:22:30 +00005097 u32 igu_addr = bp->igu_base_addr;
5098 igu_addr += (IGU_CMD_INT_ACK_BASE + igu_sb_id)*8;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005099 bnx2x_igu_ack_sb_gen(bp, igu_sb_id, segment, index, op, update,
5100 igu_addr);
5101}
5102
Eric Dumazet1191cb82012-04-27 21:39:21 +00005103static void bnx2x_update_eq_prod(struct bnx2x *bp, u16 prod)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005104{
5105 /* No memory barriers */
5106 storm_memset_eq_prod(bp, prod, BP_FUNC(bp));
5107 mmiowb(); /* keep prod updates ordered */
5108}
5109
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005110static int bnx2x_cnic_handle_cfc_del(struct bnx2x *bp, u32 cid,
5111 union event_ring_elem *elem)
5112{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005113 u8 err = elem->message.error;
5114
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005115 if (!bp->cnic_eth_dev.starting_cid ||
Vladislav Zolotarovc3a8ce62011-05-22 10:08:09 +00005116 (cid < bp->cnic_eth_dev.starting_cid &&
5117 cid != bp->cnic_eth_dev.iscsi_l2_cid))
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005118 return 1;
5119
5120 DP(BNX2X_MSG_SP, "got delete ramrod for CNIC CID %d\n", cid);
5121
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005122 if (unlikely(err)) {
5123
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005124 BNX2X_ERR("got delete ramrod for CNIC CID %d with error!\n",
5125 cid);
Yuval Mintz823e1d92013-01-14 05:11:47 +00005126 bnx2x_panic_dump(bp, false);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005127 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005128 bnx2x_cnic_cfc_comp(bp, cid, err);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005129 return 0;
5130}
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005131
Eric Dumazet1191cb82012-04-27 21:39:21 +00005132static void bnx2x_handle_mcast_eqe(struct bnx2x *bp)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005133{
5134 struct bnx2x_mcast_ramrod_params rparam;
5135 int rc;
5136
5137 memset(&rparam, 0, sizeof(rparam));
5138
5139 rparam.mcast_obj = &bp->mcast_obj;
5140
5141 netif_addr_lock_bh(bp->dev);
5142
5143 /* Clear pending state for the last command */
5144 bp->mcast_obj.raw.clear_pending(&bp->mcast_obj.raw);
5145
5146 /* If there are pending mcast commands - send them */
5147 if (bp->mcast_obj.check_pending(&bp->mcast_obj)) {
5148 rc = bnx2x_config_mcast(bp, &rparam, BNX2X_MCAST_CMD_CONT);
5149 if (rc < 0)
5150 BNX2X_ERR("Failed to send pending mcast commands: %d\n",
5151 rc);
5152 }
5153
5154 netif_addr_unlock_bh(bp->dev);
5155}
5156
Eric Dumazet1191cb82012-04-27 21:39:21 +00005157static void bnx2x_handle_classification_eqe(struct bnx2x *bp,
5158 union event_ring_elem *elem)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005159{
5160 unsigned long ramrod_flags = 0;
5161 int rc = 0;
5162 u32 cid = elem->message.data.eth_event.echo & BNX2X_SWCID_MASK;
5163 struct bnx2x_vlan_mac_obj *vlan_mac_obj;
5164
5165 /* Always push next commands out, don't wait here */
5166 __set_bit(RAMROD_CONT, &ramrod_flags);
5167
Yuval Mintz86564c32013-01-23 03:21:50 +00005168 switch (le32_to_cpu((__force __le32)elem->message.data.eth_event.echo)
5169 >> BNX2X_SWCID_SHIFT) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005170 case BNX2X_FILTER_MAC_PENDING:
Merav Sicron51c1a582012-03-18 10:33:38 +00005171 DP(BNX2X_MSG_SP, "Got SETUP_MAC completions\n");
Merav Sicron55c11942012-11-07 00:45:48 +00005172 if (CNIC_LOADED(bp) && (cid == BNX2X_ISCSI_ETH_CID(bp)))
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005173 vlan_mac_obj = &bp->iscsi_l2_mac_obj;
5174 else
Barak Witkowski15192a82012-06-19 07:48:28 +00005175 vlan_mac_obj = &bp->sp_objs[cid].mac_obj;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005176
5177 break;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005178 case BNX2X_FILTER_MCAST_PENDING:
Merav Sicron51c1a582012-03-18 10:33:38 +00005179 DP(BNX2X_MSG_SP, "Got SETUP_MCAST completions\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005180 /* This is only relevant for 57710 where multicast MACs are
5181 * configured as unicast MACs using the same ramrod.
5182 */
5183 bnx2x_handle_mcast_eqe(bp);
5184 return;
5185 default:
5186 BNX2X_ERR("Unsupported classification command: %d\n",
5187 elem->message.data.eth_event.echo);
5188 return;
5189 }
5190
5191 rc = vlan_mac_obj->complete(bp, vlan_mac_obj, elem, &ramrod_flags);
5192
5193 if (rc < 0)
5194 BNX2X_ERR("Failed to schedule new commands: %d\n", rc);
5195 else if (rc > 0)
5196 DP(BNX2X_MSG_SP, "Scheduled next pending commands...\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005197}
5198
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005199static void bnx2x_set_iscsi_eth_rx_mode(struct bnx2x *bp, bool start);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005200
Eric Dumazet1191cb82012-04-27 21:39:21 +00005201static void bnx2x_handle_rx_mode_eqe(struct bnx2x *bp)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005202{
5203 netif_addr_lock_bh(bp->dev);
5204
5205 clear_bit(BNX2X_FILTER_RX_MODE_PENDING, &bp->sp_state);
5206
5207 /* Send rx_mode command again if was requested */
5208 if (test_and_clear_bit(BNX2X_FILTER_RX_MODE_SCHED, &bp->sp_state))
5209 bnx2x_set_storm_rx_mode(bp);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005210 else if (test_and_clear_bit(BNX2X_FILTER_ISCSI_ETH_START_SCHED,
5211 &bp->sp_state))
5212 bnx2x_set_iscsi_eth_rx_mode(bp, true);
5213 else if (test_and_clear_bit(BNX2X_FILTER_ISCSI_ETH_STOP_SCHED,
5214 &bp->sp_state))
5215 bnx2x_set_iscsi_eth_rx_mode(bp, false);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005216
5217 netif_addr_unlock_bh(bp->dev);
5218}
5219
Eric Dumazet1191cb82012-04-27 21:39:21 +00005220static void bnx2x_after_afex_vif_lists(struct bnx2x *bp,
Barak Witkowskia3348722012-04-23 03:04:46 +00005221 union event_ring_elem *elem)
5222{
5223 if (elem->message.data.vif_list_event.echo == VIF_LIST_RULE_GET) {
5224 DP(BNX2X_MSG_SP,
5225 "afex: ramrod completed VIF LIST_GET, addrs 0x%x\n",
5226 elem->message.data.vif_list_event.func_bit_map);
5227 bnx2x_fw_command(bp, DRV_MSG_CODE_AFEX_LISTGET_ACK,
5228 elem->message.data.vif_list_event.func_bit_map);
5229 } else if (elem->message.data.vif_list_event.echo ==
5230 VIF_LIST_RULE_SET) {
5231 DP(BNX2X_MSG_SP, "afex: ramrod completed VIF LIST_SET\n");
5232 bnx2x_fw_command(bp, DRV_MSG_CODE_AFEX_LISTSET_ACK, 0);
5233 }
5234}
5235
5236/* called with rtnl_lock */
Eric Dumazet1191cb82012-04-27 21:39:21 +00005237static void bnx2x_after_function_update(struct bnx2x *bp)
Barak Witkowskia3348722012-04-23 03:04:46 +00005238{
5239 int q, rc;
5240 struct bnx2x_fastpath *fp;
5241 struct bnx2x_queue_state_params queue_params = {NULL};
5242 struct bnx2x_queue_update_params *q_update_params =
5243 &queue_params.params.update;
5244
Yuval Mintz2de67432013-01-23 03:21:43 +00005245 /* Send Q update command with afex vlan removal values for all Qs */
Barak Witkowskia3348722012-04-23 03:04:46 +00005246 queue_params.cmd = BNX2X_Q_CMD_UPDATE;
5247
5248 /* set silent vlan removal values according to vlan mode */
5249 __set_bit(BNX2X_Q_UPDATE_SILENT_VLAN_REM_CHNG,
5250 &q_update_params->update_flags);
5251 __set_bit(BNX2X_Q_UPDATE_SILENT_VLAN_REM,
5252 &q_update_params->update_flags);
5253 __set_bit(RAMROD_COMP_WAIT, &queue_params.ramrod_flags);
5254
5255 /* in access mode mark mask and value are 0 to strip all vlans */
5256 if (bp->afex_vlan_mode == FUNC_MF_CFG_AFEX_VLAN_ACCESS_MODE) {
5257 q_update_params->silent_removal_value = 0;
5258 q_update_params->silent_removal_mask = 0;
5259 } else {
5260 q_update_params->silent_removal_value =
5261 (bp->afex_def_vlan_tag & VLAN_VID_MASK);
5262 q_update_params->silent_removal_mask = VLAN_VID_MASK;
5263 }
5264
5265 for_each_eth_queue(bp, q) {
5266 /* Set the appropriate Queue object */
5267 fp = &bp->fp[q];
Barak Witkowski15192a82012-06-19 07:48:28 +00005268 queue_params.q_obj = &bnx2x_sp_obj(bp, fp).q_obj;
Barak Witkowskia3348722012-04-23 03:04:46 +00005269
5270 /* send the ramrod */
5271 rc = bnx2x_queue_state_change(bp, &queue_params);
5272 if (rc < 0)
5273 BNX2X_ERR("Failed to config silent vlan rem for Q %d\n",
5274 q);
5275 }
5276
Yuval Mintzfea75642013-04-10 13:34:39 +03005277 if (!NO_FCOE(bp) && CNIC_ENABLED(bp)) {
Merav Sicron65565882012-06-19 07:48:26 +00005278 fp = &bp->fp[FCOE_IDX(bp)];
Barak Witkowski15192a82012-06-19 07:48:28 +00005279 queue_params.q_obj = &bnx2x_sp_obj(bp, fp).q_obj;
Barak Witkowskia3348722012-04-23 03:04:46 +00005280
5281 /* clear pending completion bit */
5282 __clear_bit(RAMROD_COMP_WAIT, &queue_params.ramrod_flags);
5283
5284 /* mark latest Q bit */
Peter Zijlstra4e857c52014-03-17 18:06:10 +01005285 smp_mb__before_atomic();
Barak Witkowskia3348722012-04-23 03:04:46 +00005286 set_bit(BNX2X_AFEX_FCOE_Q_UPDATE_PENDING, &bp->sp_state);
Peter Zijlstra4e857c52014-03-17 18:06:10 +01005287 smp_mb__after_atomic();
Barak Witkowskia3348722012-04-23 03:04:46 +00005288
5289 /* send Q update ramrod for FCoE Q */
5290 rc = bnx2x_queue_state_change(bp, &queue_params);
5291 if (rc < 0)
5292 BNX2X_ERR("Failed to config silent vlan rem for Q %d\n",
5293 q);
5294 } else {
5295 /* If no FCoE ring - ACK MCP now */
5296 bnx2x_link_report(bp);
5297 bnx2x_fw_command(bp, DRV_MSG_CODE_AFEX_VIFSET_ACK, 0);
5298 }
Barak Witkowskia3348722012-04-23 03:04:46 +00005299}
5300
Eric Dumazet1191cb82012-04-27 21:39:21 +00005301static struct bnx2x_queue_sp_obj *bnx2x_cid_to_q_obj(
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005302 struct bnx2x *bp, u32 cid)
5303{
Joe Perches94f05b02011-08-14 12:16:20 +00005304 DP(BNX2X_MSG_SP, "retrieving fp from cid %d\n", cid);
Merav Sicron55c11942012-11-07 00:45:48 +00005305
5306 if (CNIC_LOADED(bp) && (cid == BNX2X_FCOE_ETH_CID(bp)))
Barak Witkowski15192a82012-06-19 07:48:28 +00005307 return &bnx2x_fcoe_sp_obj(bp, q_obj);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005308 else
Barak Witkowski15192a82012-06-19 07:48:28 +00005309 return &bp->sp_objs[CID_TO_FP(cid, bp)].q_obj;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005310}
5311
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005312static void bnx2x_eq_int(struct bnx2x *bp)
5313{
5314 u16 hw_cons, sw_cons, sw_prod;
5315 union event_ring_elem *elem;
Merav Sicron55c11942012-11-07 00:45:48 +00005316 u8 echo;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005317 u32 cid;
5318 u8 opcode;
Ariel Eliorfd1fc792013-01-01 05:22:33 +00005319 int rc, spqe_cnt = 0;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005320 struct bnx2x_queue_sp_obj *q_obj;
5321 struct bnx2x_func_sp_obj *f_obj = &bp->func_obj;
5322 struct bnx2x_raw_obj *rss_raw = &bp->rss_conf_obj.raw;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005323
5324 hw_cons = le16_to_cpu(*bp->eq_cons_sb);
5325
5326 /* The hw_cos range is 1-255, 257 - the sw_cons range is 0-254, 256.
Yuval Mintz16a5fd92013-06-02 00:06:18 +00005327 * when we get the next-page we need to adjust so the loop
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005328 * condition below will be met. The next element is the size of a
5329 * regular element and hence incrementing by 1
5330 */
5331 if ((hw_cons & EQ_DESC_MAX_PAGE) == EQ_DESC_MAX_PAGE)
5332 hw_cons++;
5333
Lucas De Marchi25985ed2011-03-30 22:57:33 -03005334 /* This function may never run in parallel with itself for a
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005335 * specific bp, thus there is no need in "paired" read memory
5336 * barrier here.
5337 */
5338 sw_cons = bp->eq_cons;
5339 sw_prod = bp->eq_prod;
5340
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00005341 DP(BNX2X_MSG_SP, "EQ: hw_cons %u sw_cons %u bp->eq_spq_left %x\n",
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08005342 hw_cons, sw_cons, atomic_read(&bp->eq_spq_left));
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005343
5344 for (; sw_cons != hw_cons;
5345 sw_prod = NEXT_EQ_IDX(sw_prod), sw_cons = NEXT_EQ_IDX(sw_cons)) {
5346
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005347 elem = &bp->eq_ring[EQ_DESC(sw_cons)];
5348
Ariel Eliorfd1fc792013-01-01 05:22:33 +00005349 rc = bnx2x_iov_eq_sp_event(bp, elem);
5350 if (!rc) {
5351 DP(BNX2X_MSG_IOV, "bnx2x_iov_eq_sp_event returned %d\n",
5352 rc);
5353 goto next_spqe;
5354 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005355
Yuval Mintz86564c32013-01-23 03:21:50 +00005356 /* elem CID originates from FW; actually LE */
5357 cid = SW_CID((__force __le32)
5358 elem->message.data.cfc_del_event.cid);
5359 opcode = elem->message.opcode;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005360
5361 /* handle eq element */
5362 switch (opcode) {
Ariel Eliorfd1fc792013-01-01 05:22:33 +00005363 case EVENT_RING_OPCODE_VF_PF_CHANNEL:
Yuval Mintz370d4a22014-03-23 18:12:24 +02005364 bnx2x_vf_mbx_schedule(bp,
5365 &elem->message.data.vf_pf_event);
Ariel Eliorfd1fc792013-01-01 05:22:33 +00005366 continue;
5367
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005368 case EVENT_RING_OPCODE_STAT_QUERY:
Yuval Mintz76ca70f2014-02-12 18:19:49 +02005369 DP_AND((BNX2X_MSG_SP | BNX2X_MSG_STATS),
5370 "got statistics comp event %d\n",
5371 bp->stats_comp++);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005372 /* nothing to do with stats comp */
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00005373 goto next_spqe;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005374
5375 case EVENT_RING_OPCODE_CFC_DEL:
5376 /* handle according to cid range */
5377 /*
5378 * we may want to verify here that the bp state is
5379 * HALTING
5380 */
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00005381 DP(BNX2X_MSG_SP,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005382 "got delete ramrod for MULTI[%d]\n", cid);
Merav Sicron55c11942012-11-07 00:45:48 +00005383
5384 if (CNIC_LOADED(bp) &&
5385 !bnx2x_cnic_handle_cfc_del(bp, cid, elem))
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005386 goto next_spqe;
Merav Sicron55c11942012-11-07 00:45:48 +00005387
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005388 q_obj = bnx2x_cid_to_q_obj(bp, cid);
5389
5390 if (q_obj->complete_cmd(bp, q_obj, BNX2X_Q_CMD_CFC_DEL))
5391 break;
5392
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005393 goto next_spqe;
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00005394
5395 case EVENT_RING_OPCODE_STOP_TRAFFIC:
Merav Sicron51c1a582012-03-18 10:33:38 +00005396 DP(BNX2X_MSG_SP | BNX2X_MSG_DCB, "got STOP TRAFFIC\n");
Dmitry Kravkov6ffa39f2013-11-17 08:59:29 +02005397 bnx2x_dcbx_set_params(bp, BNX2X_DCBX_STATE_TX_PAUSED);
Dmitry Kravkov6debea82011-07-19 01:42:04 +00005398 if (f_obj->complete_cmd(bp, f_obj,
5399 BNX2X_F_CMD_TX_STOP))
5400 break;
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00005401 goto next_spqe;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005402
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00005403 case EVENT_RING_OPCODE_START_TRAFFIC:
Merav Sicron51c1a582012-03-18 10:33:38 +00005404 DP(BNX2X_MSG_SP | BNX2X_MSG_DCB, "got START TRAFFIC\n");
Dmitry Kravkov6ffa39f2013-11-17 08:59:29 +02005405 bnx2x_dcbx_set_params(bp, BNX2X_DCBX_STATE_TX_RELEASED);
Dmitry Kravkov6debea82011-07-19 01:42:04 +00005406 if (f_obj->complete_cmd(bp, f_obj,
5407 BNX2X_F_CMD_TX_START))
5408 break;
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00005409 goto next_spqe;
Merav Sicron55c11942012-11-07 00:45:48 +00005410
Barak Witkowskia3348722012-04-23 03:04:46 +00005411 case EVENT_RING_OPCODE_FUNCTION_UPDATE:
Merav Sicron55c11942012-11-07 00:45:48 +00005412 echo = elem->message.data.function_update_event.echo;
5413 if (echo == SWITCH_UPDATE) {
5414 DP(BNX2X_MSG_SP | NETIF_MSG_IFUP,
5415 "got FUNC_SWITCH_UPDATE ramrod\n");
5416 if (f_obj->complete_cmd(
5417 bp, f_obj, BNX2X_F_CMD_SWITCH_UPDATE))
5418 break;
Barak Witkowskia3348722012-04-23 03:04:46 +00005419
Merav Sicron55c11942012-11-07 00:45:48 +00005420 } else {
Yuval Mintz230bb0f2014-02-12 18:19:56 +02005421 int cmd = BNX2X_SP_RTNL_AFEX_F_UPDATE;
5422
Merav Sicron55c11942012-11-07 00:45:48 +00005423 DP(BNX2X_MSG_SP | BNX2X_MSG_MCP,
5424 "AFEX: ramrod completed FUNCTION_UPDATE\n");
5425 f_obj->complete_cmd(bp, f_obj,
5426 BNX2X_F_CMD_AFEX_UPDATE);
Barak Witkowskia3348722012-04-23 03:04:46 +00005427
Merav Sicron55c11942012-11-07 00:45:48 +00005428 /* We will perform the Queues update from
5429 * sp_rtnl task as all Queue SP operations
5430 * should run under rtnl_lock.
5431 */
Yuval Mintz230bb0f2014-02-12 18:19:56 +02005432 bnx2x_schedule_sp_rtnl(bp, cmd, 0);
Merav Sicron55c11942012-11-07 00:45:48 +00005433 }
5434
Barak Witkowskia3348722012-04-23 03:04:46 +00005435 goto next_spqe;
5436
5437 case EVENT_RING_OPCODE_AFEX_VIF_LISTS:
5438 f_obj->complete_cmd(bp, f_obj,
5439 BNX2X_F_CMD_AFEX_VIFLISTS);
5440 bnx2x_after_afex_vif_lists(bp, elem);
5441 goto next_spqe;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005442 case EVENT_RING_OPCODE_FUNCTION_START:
Merav Sicron51c1a582012-03-18 10:33:38 +00005443 DP(BNX2X_MSG_SP | NETIF_MSG_IFUP,
5444 "got FUNC_START ramrod\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005445 if (f_obj->complete_cmd(bp, f_obj, BNX2X_F_CMD_START))
5446 break;
5447
5448 goto next_spqe;
5449
5450 case EVENT_RING_OPCODE_FUNCTION_STOP:
Merav Sicron51c1a582012-03-18 10:33:38 +00005451 DP(BNX2X_MSG_SP | NETIF_MSG_IFUP,
5452 "got FUNC_STOP ramrod\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005453 if (f_obj->complete_cmd(bp, f_obj, BNX2X_F_CMD_STOP))
5454 break;
5455
5456 goto next_spqe;
Michal Kalderoneeed0182014-08-17 16:47:44 +03005457
5458 case EVENT_RING_OPCODE_SET_TIMESYNC:
5459 DP(BNX2X_MSG_SP | BNX2X_MSG_PTP,
5460 "got set_timesync ramrod completion\n");
5461 if (f_obj->complete_cmd(bp, f_obj,
5462 BNX2X_F_CMD_SET_TIMESYNC))
5463 break;
5464 goto next_spqe;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005465 }
5466
5467 switch (opcode | bp->state) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005468 case (EVENT_RING_OPCODE_RSS_UPDATE_RULES |
5469 BNX2X_STATE_OPEN):
5470 case (EVENT_RING_OPCODE_RSS_UPDATE_RULES |
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005471 BNX2X_STATE_OPENING_WAIT4_PORT):
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005472 cid = elem->message.data.eth_event.echo &
5473 BNX2X_SWCID_MASK;
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00005474 DP(BNX2X_MSG_SP, "got RSS_UPDATE ramrod. CID %d\n",
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005475 cid);
5476 rss_raw->clear_pending(rss_raw);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005477 break;
5478
5479 case (EVENT_RING_OPCODE_SET_MAC | BNX2X_STATE_OPEN):
5480 case (EVENT_RING_OPCODE_SET_MAC | BNX2X_STATE_DIAG):
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005481 case (EVENT_RING_OPCODE_SET_MAC |
5482 BNX2X_STATE_CLOSING_WAIT4_HALT):
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005483 case (EVENT_RING_OPCODE_CLASSIFICATION_RULES |
5484 BNX2X_STATE_OPEN):
5485 case (EVENT_RING_OPCODE_CLASSIFICATION_RULES |
5486 BNX2X_STATE_DIAG):
5487 case (EVENT_RING_OPCODE_CLASSIFICATION_RULES |
5488 BNX2X_STATE_CLOSING_WAIT4_HALT):
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00005489 DP(BNX2X_MSG_SP, "got (un)set mac ramrod\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005490 bnx2x_handle_classification_eqe(bp, elem);
5491 break;
5492
5493 case (EVENT_RING_OPCODE_MULTICAST_RULES |
5494 BNX2X_STATE_OPEN):
5495 case (EVENT_RING_OPCODE_MULTICAST_RULES |
5496 BNX2X_STATE_DIAG):
5497 case (EVENT_RING_OPCODE_MULTICAST_RULES |
5498 BNX2X_STATE_CLOSING_WAIT4_HALT):
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00005499 DP(BNX2X_MSG_SP, "got mcast ramrod\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005500 bnx2x_handle_mcast_eqe(bp);
5501 break;
5502
5503 case (EVENT_RING_OPCODE_FILTERS_RULES |
5504 BNX2X_STATE_OPEN):
5505 case (EVENT_RING_OPCODE_FILTERS_RULES |
5506 BNX2X_STATE_DIAG):
5507 case (EVENT_RING_OPCODE_FILTERS_RULES |
5508 BNX2X_STATE_CLOSING_WAIT4_HALT):
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00005509 DP(BNX2X_MSG_SP, "got rx_mode ramrod\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005510 bnx2x_handle_rx_mode_eqe(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005511 break;
5512 default:
5513 /* unknown event log error and continue */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005514 BNX2X_ERR("Unknown EQ event %d, bp->state 0x%x\n",
5515 elem->message.opcode, bp->state);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005516 }
5517next_spqe:
5518 spqe_cnt++;
5519 } /* for */
5520
Peter Zijlstra4e857c52014-03-17 18:06:10 +01005521 smp_mb__before_atomic();
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08005522 atomic_add(spqe_cnt, &bp->eq_spq_left);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005523
5524 bp->eq_cons = sw_cons;
5525 bp->eq_prod = sw_prod;
5526 /* Make sure that above mem writes were issued towards the memory */
5527 smp_wmb();
5528
5529 /* update producer */
5530 bnx2x_update_eq_prod(bp, bp->eq_prod);
5531}
5532
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005533static void bnx2x_sp_task(struct work_struct *work)
5534{
Eilon Greenstein1cf167f2009-01-14 21:22:18 -08005535 struct bnx2x *bp = container_of(work, struct bnx2x, sp_task.work);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005536
Ariel Eliorfd1fc792013-01-01 05:22:33 +00005537 DP(BNX2X_MSG_SP, "sp task invoked\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005538
Yuval Mintz16a5fd92013-06-02 00:06:18 +00005539 /* make sure the atomic interrupt_occurred has been written */
Ariel Eliorfd1fc792013-01-01 05:22:33 +00005540 smp_rmb();
5541 if (atomic_read(&bp->interrupt_occurred)) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005542
Ariel Eliorfd1fc792013-01-01 05:22:33 +00005543 /* what work needs to be performed? */
5544 u16 status = bnx2x_update_dsb_idx(bp);
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00005545
Ariel Eliorfd1fc792013-01-01 05:22:33 +00005546 DP(BNX2X_MSG_SP, "status %x\n", status);
5547 DP(BNX2X_MSG_SP, "setting interrupt_occurred to 0\n");
5548 atomic_set(&bp->interrupt_occurred, 0);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005549
Ariel Eliorfd1fc792013-01-01 05:22:33 +00005550 /* HW attentions */
5551 if (status & BNX2X_DEF_SB_ATT_IDX) {
5552 bnx2x_attn_int(bp);
5553 status &= ~BNX2X_DEF_SB_ATT_IDX;
Vladislav Zolotarov019dbb42011-07-19 01:43:25 +00005554 }
Merav Sicron55c11942012-11-07 00:45:48 +00005555
Ariel Eliorfd1fc792013-01-01 05:22:33 +00005556 /* SP events: STAT_QUERY and others */
5557 if (status & BNX2X_DEF_SB_IDX) {
5558 struct bnx2x_fastpath *fp = bnx2x_fcoe_fp(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005559
Ariel Eliorfd1fc792013-01-01 05:22:33 +00005560 if (FCOE_INIT(bp) &&
5561 (bnx2x_has_rx_work(fp) || bnx2x_has_tx_work(fp))) {
5562 /* Prevent local bottom-halves from running as
5563 * we are going to change the local NAPI list.
5564 */
5565 local_bh_disable();
5566 napi_schedule(&bnx2x_fcoe(bp, napi));
5567 local_bh_enable();
5568 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005569
Ariel Eliorfd1fc792013-01-01 05:22:33 +00005570 /* Handle EQ completions */
5571 bnx2x_eq_int(bp);
5572 bnx2x_ack_sb(bp, bp->igu_dsb_id, USTORM_ID,
5573 le16_to_cpu(bp->def_idx), IGU_INT_NOP, 1);
5574
5575 status &= ~BNX2X_DEF_SB_IDX;
5576 }
5577
5578 /* if status is non zero then perhaps something went wrong */
5579 if (unlikely(status))
5580 DP(BNX2X_MSG_SP,
5581 "got an unknown interrupt! (status 0x%x)\n", status);
5582
5583 /* ack status block only if something was actually handled */
5584 bnx2x_ack_sb(bp, bp->igu_dsb_id, ATTENTION_ID,
5585 le16_to_cpu(bp->def_att_idx), IGU_INT_ENABLE, 1);
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00005586 }
5587
Barak Witkowskia3348722012-04-23 03:04:46 +00005588 /* afex - poll to check if VIFSET_ACK should be sent to MFW */
5589 if (test_and_clear_bit(BNX2X_AFEX_PENDING_VIFSET_MCP_ACK,
5590 &bp->sp_state)) {
5591 bnx2x_link_report(bp);
5592 bnx2x_fw_command(bp, DRV_MSG_CODE_AFEX_VIFSET_ACK, 0);
5593 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005594}
5595
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00005596irqreturn_t bnx2x_msix_sp_int(int irq, void *dev_instance)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005597{
5598 struct net_device *dev = dev_instance;
5599 struct bnx2x *bp = netdev_priv(dev);
5600
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005601 bnx2x_ack_sb(bp, bp->igu_dsb_id, USTORM_ID, 0,
5602 IGU_INT_DISABLE, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005603
5604#ifdef BNX2X_STOP_ON_ERROR
5605 if (unlikely(bp->panic))
5606 return IRQ_HANDLED;
5607#endif
5608
Merav Sicron55c11942012-11-07 00:45:48 +00005609 if (CNIC_LOADED(bp)) {
Michael Chan993ac7b2009-10-10 13:46:56 +00005610 struct cnic_ops *c_ops;
5611
5612 rcu_read_lock();
5613 c_ops = rcu_dereference(bp->cnic_ops);
5614 if (c_ops)
5615 c_ops->cnic_handler(bp->cnic_data, NULL);
5616 rcu_read_unlock();
5617 }
Merav Sicron55c11942012-11-07 00:45:48 +00005618
Ariel Eliorfd1fc792013-01-01 05:22:33 +00005619 /* schedule sp task to perform default status block work, ack
5620 * attentions and enable interrupts.
5621 */
5622 bnx2x_schedule_sp_task(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005623
5624 return IRQ_HANDLED;
5625}
5626
5627/* end of slow path */
5628
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005629void bnx2x_drv_pulse(struct bnx2x *bp)
5630{
5631 SHMEM_WR(bp, func_mb[BP_FW_MB_IDX(bp)].drv_pulse_mb,
5632 bp->fw_drv_pulse_wr_seq);
5633}
5634
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005635static void bnx2x_timer(unsigned long data)
5636{
5637 struct bnx2x *bp = (struct bnx2x *) data;
5638
5639 if (!netif_running(bp->dev))
5640 return;
5641
Ariel Elior67c431a2013-01-01 05:22:36 +00005642 if (IS_PF(bp) &&
5643 !BP_NOMCP(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005644 int mb_idx = BP_FW_MB_IDX(bp);
Eilon Greenstein4c868662013-09-23 10:12:50 +03005645 u16 drv_pulse;
5646 u16 mcp_pulse;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005647
5648 ++bp->fw_drv_pulse_wr_seq;
5649 bp->fw_drv_pulse_wr_seq &= DRV_PULSE_SEQ_MASK;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005650 drv_pulse = bp->fw_drv_pulse_wr_seq;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005651 bnx2x_drv_pulse(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005652
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005653 mcp_pulse = (SHMEM_RD(bp, func_mb[mb_idx].mcp_pulse_mb) &
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005654 MCP_PULSE_SEQ_MASK);
5655 /* The delta between driver pulse and mcp response
Eilon Greenstein4c868662013-09-23 10:12:50 +03005656 * should not get too big. If the MFW is more than 5 pulses
5657 * behind, we should worry about it enough to generate an error
5658 * log.
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005659 */
Eilon Greenstein4c868662013-09-23 10:12:50 +03005660 if (((drv_pulse - mcp_pulse) & MCP_PULSE_SEQ_MASK) > 5)
5661 BNX2X_ERR("MFW seems hanged: drv_pulse (0x%x) != mcp_pulse (0x%x)\n",
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005662 drv_pulse, mcp_pulse);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005663 }
5664
Eilon Greensteinf34d28e2009-10-15 00:18:08 -07005665 if (bp->state == BNX2X_STATE_OPEN)
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07005666 bnx2x_stats_handle(bp, STATS_EVENT_UPDATE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005667
Ariel Eliorabc5a022013-01-01 05:22:43 +00005668 /* sample pf vf bulletin board for new posts from pf */
Yuval Mintz371734882013-06-24 11:04:10 +03005669 if (IS_VF(bp))
5670 bnx2x_timer_sriov(bp);
Ariel Elior78c3bcc2013-06-20 17:39:08 +03005671
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005672 mod_timer(&bp->timer, jiffies + bp->current_interval);
5673}
5674
5675/* end of Statistics */
5676
5677/* nic init */
5678
5679/*
5680 * nic init service functions
5681 */
5682
Eric Dumazet1191cb82012-04-27 21:39:21 +00005683static void bnx2x_fill(struct bnx2x *bp, u32 addr, int fill, u32 len)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005684{
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005685 u32 i;
5686 if (!(len%4) && !(addr%4))
5687 for (i = 0; i < len; i += 4)
5688 REG_WR(bp, addr + i, fill);
5689 else
5690 for (i = 0; i < len; i++)
5691 REG_WR8(bp, addr + i, fill);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005692}
5693
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005694/* helper: writes FP SP data to FW - data_size in dwords */
Eric Dumazet1191cb82012-04-27 21:39:21 +00005695static void bnx2x_wr_fp_sb_data(struct bnx2x *bp,
5696 int fw_sb_id,
5697 u32 *sb_data_p,
5698 u32 data_size)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005699{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005700 int index;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005701 for (index = 0; index < data_size; index++)
5702 REG_WR(bp, BAR_CSTRORM_INTMEM +
5703 CSTORM_STATUS_BLOCK_DATA_OFFSET(fw_sb_id) +
5704 sizeof(u32)*index,
5705 *(sb_data_p + index));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005706}
5707
Eric Dumazet1191cb82012-04-27 21:39:21 +00005708static void bnx2x_zero_fp_sb(struct bnx2x *bp, int fw_sb_id)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005709{
5710 u32 *sb_data_p;
5711 u32 data_size = 0;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005712 struct hc_status_block_data_e2 sb_data_e2;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005713 struct hc_status_block_data_e1x sb_data_e1x;
5714
5715 /* disable the function first */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005716 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005717 memset(&sb_data_e2, 0, sizeof(struct hc_status_block_data_e2));
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005718 sb_data_e2.common.state = SB_DISABLED;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005719 sb_data_e2.common.p_func.vf_valid = false;
5720 sb_data_p = (u32 *)&sb_data_e2;
5721 data_size = sizeof(struct hc_status_block_data_e2)/sizeof(u32);
5722 } else {
5723 memset(&sb_data_e1x, 0,
5724 sizeof(struct hc_status_block_data_e1x));
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005725 sb_data_e1x.common.state = SB_DISABLED;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005726 sb_data_e1x.common.p_func.vf_valid = false;
5727 sb_data_p = (u32 *)&sb_data_e1x;
5728 data_size = sizeof(struct hc_status_block_data_e1x)/sizeof(u32);
5729 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005730 bnx2x_wr_fp_sb_data(bp, fw_sb_id, sb_data_p, data_size);
5731
5732 bnx2x_fill(bp, BAR_CSTRORM_INTMEM +
5733 CSTORM_STATUS_BLOCK_OFFSET(fw_sb_id), 0,
5734 CSTORM_STATUS_BLOCK_SIZE);
5735 bnx2x_fill(bp, BAR_CSTRORM_INTMEM +
5736 CSTORM_SYNC_BLOCK_OFFSET(fw_sb_id), 0,
5737 CSTORM_SYNC_BLOCK_SIZE);
5738}
5739
5740/* helper: writes SP SB data to FW */
Eric Dumazet1191cb82012-04-27 21:39:21 +00005741static void bnx2x_wr_sp_sb_data(struct bnx2x *bp,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005742 struct hc_sp_status_block_data *sp_sb_data)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005743{
5744 int func = BP_FUNC(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005745 int i;
5746 for (i = 0; i < sizeof(struct hc_sp_status_block_data)/sizeof(u32); i++)
5747 REG_WR(bp, BAR_CSTRORM_INTMEM +
5748 CSTORM_SP_STATUS_BLOCK_DATA_OFFSET(func) +
5749 i*sizeof(u32),
5750 *((u32 *)sp_sb_data + i));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005751}
5752
Eric Dumazet1191cb82012-04-27 21:39:21 +00005753static void bnx2x_zero_sp_sb(struct bnx2x *bp)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005754{
5755 int func = BP_FUNC(bp);
5756 struct hc_sp_status_block_data sp_sb_data;
5757 memset(&sp_sb_data, 0, sizeof(struct hc_sp_status_block_data));
5758
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005759 sp_sb_data.state = SB_DISABLED;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005760 sp_sb_data.p_func.vf_valid = false;
5761
5762 bnx2x_wr_sp_sb_data(bp, &sp_sb_data);
5763
5764 bnx2x_fill(bp, BAR_CSTRORM_INTMEM +
5765 CSTORM_SP_STATUS_BLOCK_OFFSET(func), 0,
5766 CSTORM_SP_STATUS_BLOCK_SIZE);
5767 bnx2x_fill(bp, BAR_CSTRORM_INTMEM +
5768 CSTORM_SP_SYNC_BLOCK_OFFSET(func), 0,
5769 CSTORM_SP_SYNC_BLOCK_SIZE);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005770}
5771
Eric Dumazet1191cb82012-04-27 21:39:21 +00005772static void bnx2x_setup_ndsb_state_machine(struct hc_status_block_sm *hc_sm,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005773 int igu_sb_id, int igu_seg_id)
5774{
5775 hc_sm->igu_sb_id = igu_sb_id;
5776 hc_sm->igu_seg_id = igu_seg_id;
5777 hc_sm->timer_value = 0xFF;
5778 hc_sm->time_to_expire = 0xFFFFFFFF;
5779}
5780
David S. Miller8decf862011-09-22 03:23:13 -04005781/* allocates state machine ids. */
Eric Dumazet1191cb82012-04-27 21:39:21 +00005782static void bnx2x_map_sb_state_machines(struct hc_index_data *index_data)
David S. Miller8decf862011-09-22 03:23:13 -04005783{
5784 /* zero out state machine indices */
5785 /* rx indices */
5786 index_data[HC_INDEX_ETH_RX_CQ_CONS].flags &= ~HC_INDEX_DATA_SM_ID;
5787
5788 /* tx indices */
5789 index_data[HC_INDEX_OOO_TX_CQ_CONS].flags &= ~HC_INDEX_DATA_SM_ID;
5790 index_data[HC_INDEX_ETH_TX_CQ_CONS_COS0].flags &= ~HC_INDEX_DATA_SM_ID;
5791 index_data[HC_INDEX_ETH_TX_CQ_CONS_COS1].flags &= ~HC_INDEX_DATA_SM_ID;
5792 index_data[HC_INDEX_ETH_TX_CQ_CONS_COS2].flags &= ~HC_INDEX_DATA_SM_ID;
5793
5794 /* map indices */
5795 /* rx indices */
5796 index_data[HC_INDEX_ETH_RX_CQ_CONS].flags |=
5797 SM_RX_ID << HC_INDEX_DATA_SM_ID_SHIFT;
5798
5799 /* tx indices */
5800 index_data[HC_INDEX_OOO_TX_CQ_CONS].flags |=
5801 SM_TX_ID << HC_INDEX_DATA_SM_ID_SHIFT;
5802 index_data[HC_INDEX_ETH_TX_CQ_CONS_COS0].flags |=
5803 SM_TX_ID << HC_INDEX_DATA_SM_ID_SHIFT;
5804 index_data[HC_INDEX_ETH_TX_CQ_CONS_COS1].flags |=
5805 SM_TX_ID << HC_INDEX_DATA_SM_ID_SHIFT;
5806 index_data[HC_INDEX_ETH_TX_CQ_CONS_COS2].flags |=
5807 SM_TX_ID << HC_INDEX_DATA_SM_ID_SHIFT;
5808}
5809
Ariel Eliorb93288d2013-01-01 05:22:35 +00005810void bnx2x_init_sb(struct bnx2x *bp, dma_addr_t mapping, int vfid,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005811 u8 vf_valid, int fw_sb_id, int igu_sb_id)
5812{
5813 int igu_seg_id;
5814
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005815 struct hc_status_block_data_e2 sb_data_e2;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005816 struct hc_status_block_data_e1x sb_data_e1x;
5817 struct hc_status_block_sm *hc_sm_p;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005818 int data_size;
5819 u32 *sb_data_p;
5820
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005821 if (CHIP_INT_MODE_IS_BC(bp))
5822 igu_seg_id = HC_SEG_ACCESS_NORM;
5823 else
5824 igu_seg_id = IGU_SEG_ACCESS_NORM;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005825
5826 bnx2x_zero_fp_sb(bp, fw_sb_id);
5827
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005828 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005829 memset(&sb_data_e2, 0, sizeof(struct hc_status_block_data_e2));
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005830 sb_data_e2.common.state = SB_ENABLED;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005831 sb_data_e2.common.p_func.pf_id = BP_FUNC(bp);
5832 sb_data_e2.common.p_func.vf_id = vfid;
5833 sb_data_e2.common.p_func.vf_valid = vf_valid;
5834 sb_data_e2.common.p_func.vnic_id = BP_VN(bp);
5835 sb_data_e2.common.same_igu_sb_1b = true;
5836 sb_data_e2.common.host_sb_addr.hi = U64_HI(mapping);
5837 sb_data_e2.common.host_sb_addr.lo = U64_LO(mapping);
5838 hc_sm_p = sb_data_e2.common.state_machine;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005839 sb_data_p = (u32 *)&sb_data_e2;
5840 data_size = sizeof(struct hc_status_block_data_e2)/sizeof(u32);
David S. Miller8decf862011-09-22 03:23:13 -04005841 bnx2x_map_sb_state_machines(sb_data_e2.index_data);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005842 } else {
5843 memset(&sb_data_e1x, 0,
5844 sizeof(struct hc_status_block_data_e1x));
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005845 sb_data_e1x.common.state = SB_ENABLED;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005846 sb_data_e1x.common.p_func.pf_id = BP_FUNC(bp);
5847 sb_data_e1x.common.p_func.vf_id = 0xff;
5848 sb_data_e1x.common.p_func.vf_valid = false;
5849 sb_data_e1x.common.p_func.vnic_id = BP_VN(bp);
5850 sb_data_e1x.common.same_igu_sb_1b = true;
5851 sb_data_e1x.common.host_sb_addr.hi = U64_HI(mapping);
5852 sb_data_e1x.common.host_sb_addr.lo = U64_LO(mapping);
5853 hc_sm_p = sb_data_e1x.common.state_machine;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005854 sb_data_p = (u32 *)&sb_data_e1x;
5855 data_size = sizeof(struct hc_status_block_data_e1x)/sizeof(u32);
David S. Miller8decf862011-09-22 03:23:13 -04005856 bnx2x_map_sb_state_machines(sb_data_e1x.index_data);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005857 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005858
5859 bnx2x_setup_ndsb_state_machine(&hc_sm_p[SM_RX_ID],
5860 igu_sb_id, igu_seg_id);
5861 bnx2x_setup_ndsb_state_machine(&hc_sm_p[SM_TX_ID],
5862 igu_sb_id, igu_seg_id);
5863
Merav Sicron51c1a582012-03-18 10:33:38 +00005864 DP(NETIF_MSG_IFUP, "Init FW SB %d\n", fw_sb_id);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005865
Yuval Mintz86564c32013-01-23 03:21:50 +00005866 /* write indices to HW - PCI guarantees endianity of regpairs */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005867 bnx2x_wr_fp_sb_data(bp, fw_sb_id, sb_data_p, data_size);
5868}
5869
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005870static void bnx2x_update_coalesce_sb(struct bnx2x *bp, u8 fw_sb_id,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005871 u16 tx_usec, u16 rx_usec)
5872{
Ariel Elior6383c0b2011-07-14 08:31:57 +00005873 bnx2x_update_coalesce_sb_index(bp, fw_sb_id, HC_INDEX_ETH_RX_CQ_CONS,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005874 false, rx_usec);
Ariel Elior6383c0b2011-07-14 08:31:57 +00005875 bnx2x_update_coalesce_sb_index(bp, fw_sb_id,
5876 HC_INDEX_ETH_TX_CQ_CONS_COS0, false,
5877 tx_usec);
5878 bnx2x_update_coalesce_sb_index(bp, fw_sb_id,
5879 HC_INDEX_ETH_TX_CQ_CONS_COS1, false,
5880 tx_usec);
5881 bnx2x_update_coalesce_sb_index(bp, fw_sb_id,
5882 HC_INDEX_ETH_TX_CQ_CONS_COS2, false,
5883 tx_usec);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005884}
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005885
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005886static void bnx2x_init_def_sb(struct bnx2x *bp)
5887{
5888 struct host_sp_status_block *def_sb = bp->def_status_blk;
5889 dma_addr_t mapping = bp->def_status_blk_mapping;
5890 int igu_sp_sb_index;
5891 int igu_seg_id;
5892 int port = BP_PORT(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005893 int func = BP_FUNC(bp);
David S. Miller88c51002011-10-07 13:38:43 -04005894 int reg_offset, reg_offset_en5;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005895 u64 section;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005896 int index;
5897 struct hc_sp_status_block_data sp_sb_data;
5898 memset(&sp_sb_data, 0, sizeof(struct hc_sp_status_block_data));
5899
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005900 if (CHIP_INT_MODE_IS_BC(bp)) {
5901 igu_sp_sb_index = DEF_SB_IGU_ID;
5902 igu_seg_id = HC_SEG_ACCESS_DEF;
5903 } else {
5904 igu_sp_sb_index = bp->igu_dsb_id;
5905 igu_seg_id = IGU_SEG_ACCESS_DEF;
5906 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005907
5908 /* ATTN */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005909 section = ((u64)mapping) + offsetof(struct host_sp_status_block,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005910 atten_status_block);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005911 def_sb->atten_status_block.status_block_id = igu_sp_sb_index;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005912
Eliezer Tamir49d66772008-02-28 11:53:13 -08005913 bp->attn_state = 0;
5914
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005915 reg_offset = (port ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_0 :
5916 MISC_REG_AEU_ENABLE1_FUNC_0_OUT_0);
David S. Miller88c51002011-10-07 13:38:43 -04005917 reg_offset_en5 = (port ? MISC_REG_AEU_ENABLE5_FUNC_1_OUT_0 :
5918 MISC_REG_AEU_ENABLE5_FUNC_0_OUT_0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005919 for (index = 0; index < MAX_DYNAMIC_ATTN_GRPS; index++) {
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005920 int sindex;
5921 /* take care of sig[0]..sig[4] */
5922 for (sindex = 0; sindex < 4; sindex++)
5923 bp->attn_group[index].sig[sindex] =
5924 REG_RD(bp, reg_offset + sindex*0x4 + 0x10*index);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005925
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005926 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005927 /*
5928 * enable5 is separate from the rest of the registers,
5929 * and therefore the address skip is 4
5930 * and not 16 between the different groups
5931 */
5932 bp->attn_group[index].sig[4] = REG_RD(bp,
David S. Miller88c51002011-10-07 13:38:43 -04005933 reg_offset_en5 + 0x4*index);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005934 else
5935 bp->attn_group[index].sig[4] = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005936 }
5937
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005938 if (bp->common.int_block == INT_BLOCK_HC) {
5939 reg_offset = (port ? HC_REG_ATTN_MSG1_ADDR_L :
5940 HC_REG_ATTN_MSG0_ADDR_L);
5941
5942 REG_WR(bp, reg_offset, U64_LO(section));
5943 REG_WR(bp, reg_offset + 4, U64_HI(section));
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005944 } else if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005945 REG_WR(bp, IGU_REG_ATTN_MSG_ADDR_L, U64_LO(section));
5946 REG_WR(bp, IGU_REG_ATTN_MSG_ADDR_H, U64_HI(section));
5947 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005948
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005949 section = ((u64)mapping) + offsetof(struct host_sp_status_block,
5950 sp_sb);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005951
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005952 bnx2x_zero_sp_sb(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005953
Yuval Mintz86564c32013-01-23 03:21:50 +00005954 /* PCI guarantees endianity of regpairs */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005955 sp_sb_data.state = SB_ENABLED;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005956 sp_sb_data.host_sb_addr.lo = U64_LO(section);
5957 sp_sb_data.host_sb_addr.hi = U64_HI(section);
5958 sp_sb_data.igu_sb_id = igu_sp_sb_index;
5959 sp_sb_data.igu_seg_id = igu_seg_id;
5960 sp_sb_data.p_func.pf_id = func;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005961 sp_sb_data.p_func.vnic_id = BP_VN(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005962 sp_sb_data.p_func.vf_id = 0xff;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005963
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005964 bnx2x_wr_sp_sb_data(bp, &sp_sb_data);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005965
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005966 bnx2x_ack_sb(bp, bp->igu_dsb_id, USTORM_ID, 0, IGU_INT_ENABLE, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005967}
5968
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00005969void bnx2x_update_coalesce(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005970{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005971 int i;
5972
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00005973 for_each_eth_queue(bp, i)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005974 bnx2x_update_coalesce_sb(bp, bp->fp[i].fw_sb_id,
Ariel Elior423cfa7e2011-03-14 13:43:22 -07005975 bp->tx_ticks, bp->rx_ticks);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005976}
5977
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005978static void bnx2x_init_sp_ring(struct bnx2x *bp)
5979{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005980 spin_lock_init(&bp->spq_lock);
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08005981 atomic_set(&bp->cq_spq_left, MAX_SPQ_PENDING);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005982
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005983 bp->spq_prod_idx = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005984 bp->dsb_sp_prod = BNX2X_SP_DSB_INDEX;
5985 bp->spq_prod_bd = bp->spq;
5986 bp->spq_last_bd = bp->spq_prod_bd + MAX_SP_DESC_CNT;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005987}
5988
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005989static void bnx2x_init_eq_ring(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005990{
5991 int i;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005992 for (i = 1; i <= NUM_EQ_PAGES; i++) {
5993 union event_ring_elem *elem =
5994 &bp->eq_ring[EQ_DESC_CNT_PAGE * i - 1];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005995
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005996 elem->next_page.addr.hi =
5997 cpu_to_le32(U64_HI(bp->eq_mapping +
5998 BCM_PAGE_SIZE * (i % NUM_EQ_PAGES)));
5999 elem->next_page.addr.lo =
6000 cpu_to_le32(U64_LO(bp->eq_mapping +
6001 BCM_PAGE_SIZE*(i % NUM_EQ_PAGES)));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006002 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006003 bp->eq_cons = 0;
6004 bp->eq_prod = NUM_EQ_DESC;
6005 bp->eq_cons_sb = BNX2X_EQ_INDEX;
Yuval Mintz16a5fd92013-06-02 00:06:18 +00006006 /* we want a warning message before it gets wrought... */
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08006007 atomic_set(&bp->eq_spq_left,
6008 min_t(int, MAX_SP_DESC_CNT - MAX_SPQ_PENDING, NUM_EQ_DESC) - 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006009}
6010
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006011/* called with netif_addr_lock_bh() */
stephen hemmingera8f47eb2014-01-09 22:20:11 -08006012static int bnx2x_set_q_rx_mode(struct bnx2x *bp, u8 cl_id,
6013 unsigned long rx_mode_flags,
6014 unsigned long rx_accept_flags,
6015 unsigned long tx_accept_flags,
6016 unsigned long ramrod_flags)
Tom Herbertab532cf2011-02-16 10:27:02 +00006017{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006018 struct bnx2x_rx_mode_ramrod_params ramrod_param;
6019 int rc;
Tom Herbertab532cf2011-02-16 10:27:02 +00006020
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006021 memset(&ramrod_param, 0, sizeof(ramrod_param));
Tom Herbertab532cf2011-02-16 10:27:02 +00006022
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006023 /* Prepare ramrod parameters */
6024 ramrod_param.cid = 0;
6025 ramrod_param.cl_id = cl_id;
6026 ramrod_param.rx_mode_obj = &bp->rx_mode_obj;
6027 ramrod_param.func_id = BP_FUNC(bp);
6028
6029 ramrod_param.pstate = &bp->sp_state;
6030 ramrod_param.state = BNX2X_FILTER_RX_MODE_PENDING;
6031
6032 ramrod_param.rdata = bnx2x_sp(bp, rx_mode_rdata);
6033 ramrod_param.rdata_mapping = bnx2x_sp_mapping(bp, rx_mode_rdata);
6034
6035 set_bit(BNX2X_FILTER_RX_MODE_PENDING, &bp->sp_state);
6036
6037 ramrod_param.ramrod_flags = ramrod_flags;
6038 ramrod_param.rx_mode_flags = rx_mode_flags;
6039
6040 ramrod_param.rx_accept_flags = rx_accept_flags;
6041 ramrod_param.tx_accept_flags = tx_accept_flags;
6042
6043 rc = bnx2x_config_rx_mode(bp, &ramrod_param);
6044 if (rc < 0) {
6045 BNX2X_ERR("Set rx_mode %d failed\n", bp->rx_mode);
Yuval Mintz924d75a2013-01-23 03:21:44 +00006046 return rc;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006047 }
Yuval Mintz924d75a2013-01-23 03:21:44 +00006048
6049 return 0;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006050}
6051
Yuval Mintz86564c32013-01-23 03:21:50 +00006052static int bnx2x_fill_accept_flags(struct bnx2x *bp, u32 rx_mode,
6053 unsigned long *rx_accept_flags,
6054 unsigned long *tx_accept_flags)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006055{
Yuval Mintz924d75a2013-01-23 03:21:44 +00006056 /* Clear the flags first */
6057 *rx_accept_flags = 0;
6058 *tx_accept_flags = 0;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006059
Yuval Mintz924d75a2013-01-23 03:21:44 +00006060 switch (rx_mode) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006061 case BNX2X_RX_MODE_NONE:
6062 /*
6063 * 'drop all' supersedes any accept flags that may have been
6064 * passed to the function.
6065 */
6066 break;
6067 case BNX2X_RX_MODE_NORMAL:
Yuval Mintz924d75a2013-01-23 03:21:44 +00006068 __set_bit(BNX2X_ACCEPT_UNICAST, rx_accept_flags);
6069 __set_bit(BNX2X_ACCEPT_MULTICAST, rx_accept_flags);
6070 __set_bit(BNX2X_ACCEPT_BROADCAST, rx_accept_flags);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006071
6072 /* internal switching mode */
Yuval Mintz924d75a2013-01-23 03:21:44 +00006073 __set_bit(BNX2X_ACCEPT_UNICAST, tx_accept_flags);
6074 __set_bit(BNX2X_ACCEPT_MULTICAST, tx_accept_flags);
6075 __set_bit(BNX2X_ACCEPT_BROADCAST, tx_accept_flags);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006076
6077 break;
6078 case BNX2X_RX_MODE_ALLMULTI:
Yuval Mintz924d75a2013-01-23 03:21:44 +00006079 __set_bit(BNX2X_ACCEPT_UNICAST, rx_accept_flags);
6080 __set_bit(BNX2X_ACCEPT_ALL_MULTICAST, rx_accept_flags);
6081 __set_bit(BNX2X_ACCEPT_BROADCAST, rx_accept_flags);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006082
6083 /* internal switching mode */
Yuval Mintz924d75a2013-01-23 03:21:44 +00006084 __set_bit(BNX2X_ACCEPT_UNICAST, tx_accept_flags);
6085 __set_bit(BNX2X_ACCEPT_ALL_MULTICAST, tx_accept_flags);
6086 __set_bit(BNX2X_ACCEPT_BROADCAST, tx_accept_flags);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006087
6088 break;
6089 case BNX2X_RX_MODE_PROMISC:
Yuval Mintz16a5fd92013-06-02 00:06:18 +00006090 /* According to definition of SI mode, iface in promisc mode
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006091 * should receive matched and unmatched (in resolution of port)
6092 * unicast packets.
6093 */
Yuval Mintz924d75a2013-01-23 03:21:44 +00006094 __set_bit(BNX2X_ACCEPT_UNMATCHED, rx_accept_flags);
6095 __set_bit(BNX2X_ACCEPT_UNICAST, rx_accept_flags);
6096 __set_bit(BNX2X_ACCEPT_ALL_MULTICAST, rx_accept_flags);
6097 __set_bit(BNX2X_ACCEPT_BROADCAST, rx_accept_flags);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006098
6099 /* internal switching mode */
Yuval Mintz924d75a2013-01-23 03:21:44 +00006100 __set_bit(BNX2X_ACCEPT_ALL_MULTICAST, tx_accept_flags);
6101 __set_bit(BNX2X_ACCEPT_BROADCAST, tx_accept_flags);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006102
6103 if (IS_MF_SI(bp))
Yuval Mintz924d75a2013-01-23 03:21:44 +00006104 __set_bit(BNX2X_ACCEPT_ALL_UNICAST, tx_accept_flags);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006105 else
Yuval Mintz924d75a2013-01-23 03:21:44 +00006106 __set_bit(BNX2X_ACCEPT_UNICAST, tx_accept_flags);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006107
6108 break;
6109 default:
Yuval Mintz924d75a2013-01-23 03:21:44 +00006110 BNX2X_ERR("Unknown rx_mode: %d\n", rx_mode);
6111 return -EINVAL;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006112 }
6113
Yuval Mintz924d75a2013-01-23 03:21:44 +00006114 /* Set ACCEPT_ANY_VLAN as we do not enable filtering by VLAN */
Yuval Mintz0c23ad32014-08-17 16:47:45 +03006115 if (rx_mode != BNX2X_RX_MODE_NONE) {
Yuval Mintz924d75a2013-01-23 03:21:44 +00006116 __set_bit(BNX2X_ACCEPT_ANY_VLAN, rx_accept_flags);
6117 __set_bit(BNX2X_ACCEPT_ANY_VLAN, tx_accept_flags);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006118 }
6119
Yuval Mintz924d75a2013-01-23 03:21:44 +00006120 return 0;
6121}
6122
6123/* called with netif_addr_lock_bh() */
stephen hemmingera8f47eb2014-01-09 22:20:11 -08006124static int bnx2x_set_storm_rx_mode(struct bnx2x *bp)
Yuval Mintz924d75a2013-01-23 03:21:44 +00006125{
6126 unsigned long rx_mode_flags = 0, ramrod_flags = 0;
6127 unsigned long rx_accept_flags = 0, tx_accept_flags = 0;
6128 int rc;
6129
6130 if (!NO_FCOE(bp))
6131 /* Configure rx_mode of FCoE Queue */
6132 __set_bit(BNX2X_RX_MODE_FCOE_ETH, &rx_mode_flags);
6133
6134 rc = bnx2x_fill_accept_flags(bp, bp->rx_mode, &rx_accept_flags,
6135 &tx_accept_flags);
6136 if (rc)
6137 return rc;
6138
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006139 __set_bit(RAMROD_RX, &ramrod_flags);
6140 __set_bit(RAMROD_TX, &ramrod_flags);
6141
Yuval Mintz924d75a2013-01-23 03:21:44 +00006142 return bnx2x_set_q_rx_mode(bp, bp->fp->cl_id, rx_mode_flags,
6143 rx_accept_flags, tx_accept_flags,
6144 ramrod_flags);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006145}
6146
Eilon Greenstein471de712008-08-13 15:49:35 -07006147static void bnx2x_init_internal_common(struct bnx2x *bp)
6148{
6149 int i;
6150
6151 /* Zero this manually as its initialization is
6152 currently missing in the initTool */
6153 for (i = 0; i < (USTORM_AGG_DATA_SIZE >> 2); i++)
6154 REG_WR(bp, BAR_USTRORM_INTMEM +
6155 USTORM_AGG_DATA_OFFSET + i * 4, 0);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006156 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006157 REG_WR8(bp, BAR_CSTRORM_INTMEM + CSTORM_IGU_MODE_OFFSET,
6158 CHIP_INT_MODE_IS_BC(bp) ?
6159 HC_IGU_BC_MODE : HC_IGU_NBC_MODE);
6160 }
Eilon Greenstein471de712008-08-13 15:49:35 -07006161}
6162
Eilon Greenstein471de712008-08-13 15:49:35 -07006163static void bnx2x_init_internal(struct bnx2x *bp, u32 load_code)
6164{
6165 switch (load_code) {
6166 case FW_MSG_CODE_DRV_LOAD_COMMON:
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006167 case FW_MSG_CODE_DRV_LOAD_COMMON_CHIP:
Eilon Greenstein471de712008-08-13 15:49:35 -07006168 bnx2x_init_internal_common(bp);
6169 /* no break */
6170
6171 case FW_MSG_CODE_DRV_LOAD_PORT:
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006172 /* nothing to do */
Eilon Greenstein471de712008-08-13 15:49:35 -07006173 /* no break */
6174
6175 case FW_MSG_CODE_DRV_LOAD_FUNCTION:
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006176 /* internal memory per function is
6177 initialized inside bnx2x_pf_init */
Eilon Greenstein471de712008-08-13 15:49:35 -07006178 break;
6179
6180 default:
6181 BNX2X_ERR("Unknown load_code (0x%x) from MCP\n", load_code);
6182 break;
6183 }
6184}
6185
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006186static inline u8 bnx2x_fp_igu_sb_id(struct bnx2x_fastpath *fp)
6187{
Merav Sicron55c11942012-11-07 00:45:48 +00006188 return fp->bp->igu_base_sb + fp->index + CNIC_SUPPORT(fp->bp);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006189}
6190
6191static inline u8 bnx2x_fp_fw_sb_id(struct bnx2x_fastpath *fp)
6192{
Merav Sicron55c11942012-11-07 00:45:48 +00006193 return fp->bp->base_fw_ndsb + fp->index + CNIC_SUPPORT(fp->bp);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006194}
6195
Eric Dumazet1191cb82012-04-27 21:39:21 +00006196static u8 bnx2x_fp_cl_id(struct bnx2x_fastpath *fp)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006197{
6198 if (CHIP_IS_E1x(fp->bp))
6199 return BP_L_ID(fp->bp) + fp->index;
6200 else /* We want Client ID to be the same as IGU SB ID for 57712 */
6201 return bnx2x_fp_igu_sb_id(fp);
6202}
6203
Ariel Elior6383c0b2011-07-14 08:31:57 +00006204static void bnx2x_init_eth_fp(struct bnx2x *bp, int fp_idx)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006205{
6206 struct bnx2x_fastpath *fp = &bp->fp[fp_idx];
Ariel Elior6383c0b2011-07-14 08:31:57 +00006207 u8 cos;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006208 unsigned long q_type = 0;
Ariel Elior6383c0b2011-07-14 08:31:57 +00006209 u32 cids[BNX2X_MULTI_TX_COS] = { 0 };
Dmitry Kravkovf233caf2011-11-13 04:34:22 +00006210 fp->rx_queue = fp_idx;
Dmitry Kravkovb3b83c32011-05-04 23:50:33 +00006211 fp->cid = fp_idx;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006212 fp->cl_id = bnx2x_fp_cl_id(fp);
6213 fp->fw_sb_id = bnx2x_fp_fw_sb_id(fp);
6214 fp->igu_sb_id = bnx2x_fp_igu_sb_id(fp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006215 /* qZone id equals to FW (per path) client id */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006216 fp->cl_qzone_id = bnx2x_fp_qzone_id(fp);
6217
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006218 /* init shortcut */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006219 fp->ustorm_rx_prods_offset = bnx2x_rx_ustorm_prods_offset(fp);
Ariel Elior7a752992012-01-26 06:01:53 +00006220
Yuval Mintz16a5fd92013-06-02 00:06:18 +00006221 /* Setup SB indices */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006222 fp->rx_cons_sb = BNX2X_RX_SB_INDEX;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006223
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006224 /* Configure Queue State object */
6225 __set_bit(BNX2X_Q_TYPE_HAS_RX, &q_type);
6226 __set_bit(BNX2X_Q_TYPE_HAS_TX, &q_type);
Ariel Elior6383c0b2011-07-14 08:31:57 +00006227
6228 BUG_ON(fp->max_cos > BNX2X_MULTI_TX_COS);
6229
6230 /* init tx data */
6231 for_each_cos_in_tx_queue(fp, cos) {
Merav Sicron65565882012-06-19 07:48:26 +00006232 bnx2x_init_txdata(bp, fp->txdata_ptr[cos],
6233 CID_COS_TO_TX_ONLY_CID(fp->cid, cos, bp),
6234 FP_COS_TO_TXQ(fp, cos, bp),
6235 BNX2X_TX_SB_INDEX_BASE + cos, fp);
6236 cids[cos] = fp->txdata_ptr[cos]->cid;
Ariel Elior6383c0b2011-07-14 08:31:57 +00006237 }
6238
Ariel Eliorad5afc82013-01-01 05:22:26 +00006239 /* nothing more for vf to do here */
6240 if (IS_VF(bp))
6241 return;
6242
6243 bnx2x_init_sb(bp, fp->status_blk_mapping, BNX2X_VF_ID_INVALID, false,
6244 fp->fw_sb_id, fp->igu_sb_id);
6245 bnx2x_update_fpsb_idx(fp);
Barak Witkowski15192a82012-06-19 07:48:28 +00006246 bnx2x_init_queue_obj(bp, &bnx2x_sp_obj(bp, fp).q_obj, fp->cl_id, cids,
6247 fp->max_cos, BP_FUNC(bp), bnx2x_sp(bp, q_rdata),
Ariel Elior6383c0b2011-07-14 08:31:57 +00006248 bnx2x_sp_mapping(bp, q_rdata), q_type);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006249
6250 /**
6251 * Configure classification DBs: Always enable Tx switching
6252 */
6253 bnx2x_init_vlan_mac_fp_objs(fp, BNX2X_OBJ_TYPE_RX_TX);
6254
Ariel Eliorad5afc82013-01-01 05:22:26 +00006255 DP(NETIF_MSG_IFUP,
6256 "queue[%d]: bnx2x_init_sb(%p,%p) cl_id %d fw_sb %d igu_sb %d\n",
6257 fp_idx, bp, fp->status_blk.e2_sb, fp->cl_id, fp->fw_sb_id,
6258 fp->igu_sb_id);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006259}
6260
Eric Dumazet1191cb82012-04-27 21:39:21 +00006261static void bnx2x_init_tx_ring_one(struct bnx2x_fp_txdata *txdata)
6262{
6263 int i;
6264
6265 for (i = 1; i <= NUM_TX_RINGS; i++) {
6266 struct eth_tx_next_bd *tx_next_bd =
6267 &txdata->tx_desc_ring[TX_DESC_CNT * i - 1].next_bd;
6268
6269 tx_next_bd->addr_hi =
6270 cpu_to_le32(U64_HI(txdata->tx_desc_mapping +
6271 BCM_PAGE_SIZE*(i % NUM_TX_RINGS)));
6272 tx_next_bd->addr_lo =
6273 cpu_to_le32(U64_LO(txdata->tx_desc_mapping +
6274 BCM_PAGE_SIZE*(i % NUM_TX_RINGS)));
6275 }
6276
Yuval Mintz639d65b2013-06-02 00:06:21 +00006277 *txdata->tx_cons_sb = cpu_to_le16(0);
6278
Eric Dumazet1191cb82012-04-27 21:39:21 +00006279 SET_FLAG(txdata->tx_db.data.header.header, DOORBELL_HDR_DB_TYPE, 1);
6280 txdata->tx_db.data.zero_fill1 = 0;
6281 txdata->tx_db.data.prod = 0;
6282
6283 txdata->tx_pkt_prod = 0;
6284 txdata->tx_pkt_cons = 0;
6285 txdata->tx_bd_prod = 0;
6286 txdata->tx_bd_cons = 0;
6287 txdata->tx_pkt = 0;
6288}
6289
Merav Sicron55c11942012-11-07 00:45:48 +00006290static void bnx2x_init_tx_rings_cnic(struct bnx2x *bp)
6291{
6292 int i;
6293
6294 for_each_tx_queue_cnic(bp, i)
6295 bnx2x_init_tx_ring_one(bp->fp[i].txdata_ptr[0]);
6296}
Yuval Mintzd76a6112013-06-02 00:06:17 +00006297
Eric Dumazet1191cb82012-04-27 21:39:21 +00006298static void bnx2x_init_tx_rings(struct bnx2x *bp)
6299{
6300 int i;
6301 u8 cos;
6302
Merav Sicron55c11942012-11-07 00:45:48 +00006303 for_each_eth_queue(bp, i)
Eric Dumazet1191cb82012-04-27 21:39:21 +00006304 for_each_cos_in_tx_queue(&bp->fp[i], cos)
Merav Sicron65565882012-06-19 07:48:26 +00006305 bnx2x_init_tx_ring_one(bp->fp[i].txdata_ptr[cos]);
Eric Dumazet1191cb82012-04-27 21:39:21 +00006306}
6307
stephen hemmingera8f47eb2014-01-09 22:20:11 -08006308static void bnx2x_init_fcoe_fp(struct bnx2x *bp)
6309{
6310 struct bnx2x_fastpath *fp = bnx2x_fcoe_fp(bp);
6311 unsigned long q_type = 0;
6312
6313 bnx2x_fcoe(bp, rx_queue) = BNX2X_NUM_ETH_QUEUES(bp);
6314 bnx2x_fcoe(bp, cl_id) = bnx2x_cnic_eth_cl_id(bp,
6315 BNX2X_FCOE_ETH_CL_ID_IDX);
6316 bnx2x_fcoe(bp, cid) = BNX2X_FCOE_ETH_CID(bp);
6317 bnx2x_fcoe(bp, fw_sb_id) = DEF_SB_ID;
6318 bnx2x_fcoe(bp, igu_sb_id) = bp->igu_dsb_id;
6319 bnx2x_fcoe(bp, rx_cons_sb) = BNX2X_FCOE_L2_RX_INDEX;
6320 bnx2x_init_txdata(bp, bnx2x_fcoe(bp, txdata_ptr[0]),
6321 fp->cid, FCOE_TXQ_IDX(bp), BNX2X_FCOE_L2_TX_INDEX,
6322 fp);
6323
6324 DP(NETIF_MSG_IFUP, "created fcoe tx data (fp index %d)\n", fp->index);
6325
6326 /* qZone id equals to FW (per path) client id */
6327 bnx2x_fcoe(bp, cl_qzone_id) = bnx2x_fp_qzone_id(fp);
6328 /* init shortcut */
6329 bnx2x_fcoe(bp, ustorm_rx_prods_offset) =
6330 bnx2x_rx_ustorm_prods_offset(fp);
6331
6332 /* Configure Queue State object */
6333 __set_bit(BNX2X_Q_TYPE_HAS_RX, &q_type);
6334 __set_bit(BNX2X_Q_TYPE_HAS_TX, &q_type);
6335
6336 /* No multi-CoS for FCoE L2 client */
6337 BUG_ON(fp->max_cos != 1);
6338
6339 bnx2x_init_queue_obj(bp, &bnx2x_sp_obj(bp, fp).q_obj, fp->cl_id,
6340 &fp->cid, 1, BP_FUNC(bp), bnx2x_sp(bp, q_rdata),
6341 bnx2x_sp_mapping(bp, q_rdata), q_type);
6342
6343 DP(NETIF_MSG_IFUP,
6344 "queue[%d]: bnx2x_init_sb(%p,%p) cl_id %d fw_sb %d igu_sb %d\n",
6345 fp->index, bp, fp->status_blk.e2_sb, fp->cl_id, fp->fw_sb_id,
6346 fp->igu_sb_id);
6347}
6348
Merav Sicron55c11942012-11-07 00:45:48 +00006349void bnx2x_nic_init_cnic(struct bnx2x *bp)
6350{
6351 if (!NO_FCOE(bp))
6352 bnx2x_init_fcoe_fp(bp);
6353
6354 bnx2x_init_sb(bp, bp->cnic_sb_mapping,
6355 BNX2X_VF_ID_INVALID, false,
6356 bnx2x_cnic_fw_sb_id(bp), bnx2x_cnic_igu_sb_id(bp));
6357
6358 /* ensure status block indices were read */
6359 rmb();
6360 bnx2x_init_rx_rings_cnic(bp);
6361 bnx2x_init_tx_rings_cnic(bp);
6362
6363 /* flush all */
6364 mb();
6365 mmiowb();
6366}
6367
Yuval Mintzecf01c22013-04-22 02:53:03 +00006368void bnx2x_pre_irq_nic_init(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006369{
6370 int i;
6371
Yuval Mintzecf01c22013-04-22 02:53:03 +00006372 /* Setup NIC internals and enable interrupts */
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00006373 for_each_eth_queue(bp, i)
Ariel Elior6383c0b2011-07-14 08:31:57 +00006374 bnx2x_init_eth_fp(bp, i);
Ariel Eliorad5afc82013-01-01 05:22:26 +00006375
6376 /* ensure status block indices were read */
6377 rmb();
6378 bnx2x_init_rx_rings(bp);
6379 bnx2x_init_tx_rings(bp);
6380
Yuval Mintzecf01c22013-04-22 02:53:03 +00006381 if (IS_PF(bp)) {
6382 /* Initialize MOD_ABS interrupts */
6383 bnx2x_init_mod_abs_int(bp, &bp->link_vars, bp->common.chip_id,
6384 bp->common.shmem_base,
6385 bp->common.shmem2_base, BP_PORT(bp));
Eilon Greenstein16119782009-03-02 07:59:27 +00006386
Yuval Mintzecf01c22013-04-22 02:53:03 +00006387 /* initialize the default status block and sp ring */
6388 bnx2x_init_def_sb(bp);
6389 bnx2x_update_dsb_idx(bp);
6390 bnx2x_init_sp_ring(bp);
Yuval Mintz3cdeec22013-06-02 00:06:19 +00006391 } else {
6392 bnx2x_memset_stats(bp);
Yuval Mintzecf01c22013-04-22 02:53:03 +00006393 }
6394}
Eilon Greenstein16119782009-03-02 07:59:27 +00006395
Yuval Mintzecf01c22013-04-22 02:53:03 +00006396void bnx2x_post_irq_nic_init(struct bnx2x *bp, u32 load_code)
6397{
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006398 bnx2x_init_eq_ring(bp);
Eilon Greenstein471de712008-08-13 15:49:35 -07006399 bnx2x_init_internal(bp, load_code);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006400 bnx2x_pf_init(bp);
Eilon Greenstein0ef00452009-01-14 21:31:08 -08006401 bnx2x_stats_init(bp);
6402
Eilon Greenstein0ef00452009-01-14 21:31:08 -08006403 /* flush all before enabling interrupts */
6404 mb();
6405 mmiowb();
6406
Eliezer Tamir615f8fd2008-02-28 11:54:54 -08006407 bnx2x_int_enable(bp);
Eilon Greensteineb8da202009-07-21 05:47:30 +00006408
6409 /* Check for SPIO5 */
6410 bnx2x_attn_int_deasserted0(bp,
6411 REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_1_FUNC_0 + BP_PORT(bp)*4) &
6412 AEU_INPUTS_ATTN_BITS_SPIO5);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006413}
6414
Yuval Mintzecf01c22013-04-22 02:53:03 +00006415/* gzip service functions */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006416static int bnx2x_gunzip_init(struct bnx2x *bp)
6417{
FUJITA Tomonori1a983142010-04-04 01:51:03 +00006418 bp->gunzip_buf = dma_alloc_coherent(&bp->pdev->dev, FW_BUF_SIZE,
6419 &bp->gunzip_mapping, GFP_KERNEL);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006420 if (bp->gunzip_buf == NULL)
6421 goto gunzip_nomem1;
6422
6423 bp->strm = kmalloc(sizeof(*bp->strm), GFP_KERNEL);
6424 if (bp->strm == NULL)
6425 goto gunzip_nomem2;
6426
David S. Miller7ab24bf2011-06-29 05:48:41 -07006427 bp->strm->workspace = vmalloc(zlib_inflate_workspacesize());
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006428 if (bp->strm->workspace == NULL)
6429 goto gunzip_nomem3;
6430
6431 return 0;
6432
6433gunzip_nomem3:
6434 kfree(bp->strm);
6435 bp->strm = NULL;
6436
6437gunzip_nomem2:
FUJITA Tomonori1a983142010-04-04 01:51:03 +00006438 dma_free_coherent(&bp->pdev->dev, FW_BUF_SIZE, bp->gunzip_buf,
6439 bp->gunzip_mapping);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006440 bp->gunzip_buf = NULL;
6441
6442gunzip_nomem1:
Merav Sicron51c1a582012-03-18 10:33:38 +00006443 BNX2X_ERR("Cannot allocate firmware buffer for un-compression\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006444 return -ENOMEM;
6445}
6446
6447static void bnx2x_gunzip_end(struct bnx2x *bp)
6448{
Dmitry Kravkovb3b83c32011-05-04 23:50:33 +00006449 if (bp->strm) {
David S. Miller7ab24bf2011-06-29 05:48:41 -07006450 vfree(bp->strm->workspace);
Dmitry Kravkovb3b83c32011-05-04 23:50:33 +00006451 kfree(bp->strm);
6452 bp->strm = NULL;
6453 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006454
6455 if (bp->gunzip_buf) {
FUJITA Tomonori1a983142010-04-04 01:51:03 +00006456 dma_free_coherent(&bp->pdev->dev, FW_BUF_SIZE, bp->gunzip_buf,
6457 bp->gunzip_mapping);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006458 bp->gunzip_buf = NULL;
6459 }
6460}
6461
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006462static int bnx2x_gunzip(struct bnx2x *bp, const u8 *zbuf, int len)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006463{
6464 int n, rc;
6465
6466 /* check gzip header */
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006467 if ((zbuf[0] != 0x1f) || (zbuf[1] != 0x8b) || (zbuf[2] != Z_DEFLATED)) {
6468 BNX2X_ERR("Bad gzip header\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006469 return -EINVAL;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006470 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006471
6472 n = 10;
6473
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006474#define FNAME 0x8
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006475
6476 if (zbuf[3] & FNAME)
6477 while ((zbuf[n++] != 0) && (n < len));
6478
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006479 bp->strm->next_in = (typeof(bp->strm->next_in))zbuf + n;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006480 bp->strm->avail_in = len - n;
6481 bp->strm->next_out = bp->gunzip_buf;
6482 bp->strm->avail_out = FW_BUF_SIZE;
6483
6484 rc = zlib_inflateInit2(bp->strm, -MAX_WBITS);
6485 if (rc != Z_OK)
6486 return rc;
6487
6488 rc = zlib_inflate(bp->strm, Z_FINISH);
6489 if ((rc != Z_OK) && (rc != Z_STREAM_END))
Joe Perches7995c642010-02-17 15:01:52 +00006490 netdev_err(bp->dev, "Firmware decompression error: %s\n",
6491 bp->strm->msg);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006492
6493 bp->gunzip_outlen = (FW_BUF_SIZE - bp->strm->avail_out);
6494 if (bp->gunzip_outlen & 0x3)
Merav Sicron51c1a582012-03-18 10:33:38 +00006495 netdev_err(bp->dev,
6496 "Firmware decompression error: gunzip_outlen (%d) not aligned\n",
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00006497 bp->gunzip_outlen);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006498 bp->gunzip_outlen >>= 2;
6499
6500 zlib_inflateEnd(bp->strm);
6501
6502 if (rc == Z_STREAM_END)
6503 return 0;
6504
6505 return rc;
6506}
6507
6508/* nic load/unload */
6509
6510/*
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006511 * General service functions
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006512 */
6513
6514/* send a NIG loopback debug packet */
6515static void bnx2x_lb_pckt(struct bnx2x *bp)
6516{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006517 u32 wb_write[3];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006518
6519 /* Ethernet source and destination addresses */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006520 wb_write[0] = 0x55555555;
6521 wb_write[1] = 0x55555555;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006522 wb_write[2] = 0x20; /* SOP */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006523 REG_WR_DMAE(bp, NIG_REG_DEBUG_PACKET_LB, wb_write, 3);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006524
6525 /* NON-IP protocol */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006526 wb_write[0] = 0x09000000;
6527 wb_write[1] = 0x55555555;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006528 wb_write[2] = 0x10; /* EOP, eop_bvalid = 0 */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006529 REG_WR_DMAE(bp, NIG_REG_DEBUG_PACKET_LB, wb_write, 3);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006530}
6531
6532/* some of the internal memories
6533 * are not directly readable from the driver
6534 * to test them we send debug packets
6535 */
6536static int bnx2x_int_mem_test(struct bnx2x *bp)
6537{
6538 int factor;
6539 int count, i;
6540 u32 val = 0;
6541
Eilon Greensteinad8d3942008-06-23 20:29:02 -07006542 if (CHIP_REV_IS_FPGA(bp))
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006543 factor = 120;
Eilon Greensteinad8d3942008-06-23 20:29:02 -07006544 else if (CHIP_REV_IS_EMUL(bp))
6545 factor = 200;
6546 else
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006547 factor = 1;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006548
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006549 /* Disable inputs of parser neighbor blocks */
6550 REG_WR(bp, TSDM_REG_ENABLE_IN1, 0x0);
6551 REG_WR(bp, TCM_REG_PRS_IFEN, 0x0);
6552 REG_WR(bp, CFC_REG_DEBUG0, 0x1);
Eilon Greenstein3196a882008-08-13 15:58:49 -07006553 REG_WR(bp, NIG_REG_PRS_REQ_IN_EN, 0x0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006554
6555 /* Write 0 to parser credits for CFC search request */
6556 REG_WR(bp, PRS_REG_CFC_SEARCH_INITIAL_CREDIT, 0x0);
6557
6558 /* send Ethernet packet */
6559 bnx2x_lb_pckt(bp);
6560
6561 /* TODO do i reset NIG statistic? */
6562 /* Wait until NIG register shows 1 packet of size 0x10 */
6563 count = 1000 * factor;
6564 while (count) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006565
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006566 bnx2x_read_dmae(bp, NIG_REG_STAT2_BRB_OCTET, 2);
6567 val = *bnx2x_sp(bp, wb_data[0]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006568 if (val == 0x10)
6569 break;
6570
Yuval Mintz639d65b2013-06-02 00:06:21 +00006571 usleep_range(10000, 20000);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006572 count--;
6573 }
6574 if (val != 0x10) {
6575 BNX2X_ERR("NIG timeout val = 0x%x\n", val);
6576 return -1;
6577 }
6578
6579 /* Wait until PRS register shows 1 packet */
6580 count = 1000 * factor;
6581 while (count) {
6582 val = REG_RD(bp, PRS_REG_NUM_OF_PACKETS);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006583 if (val == 1)
6584 break;
6585
Yuval Mintz639d65b2013-06-02 00:06:21 +00006586 usleep_range(10000, 20000);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006587 count--;
6588 }
6589 if (val != 0x1) {
6590 BNX2X_ERR("PRS timeout val = 0x%x\n", val);
6591 return -2;
6592 }
6593
6594 /* Reset and init BRB, PRS */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006595 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR, 0x03);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006596 msleep(50);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006597 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET, 0x03);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006598 msleep(50);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006599 bnx2x_init_block(bp, BLOCK_BRB1, PHASE_COMMON);
6600 bnx2x_init_block(bp, BLOCK_PRS, PHASE_COMMON);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006601
6602 DP(NETIF_MSG_HW, "part2\n");
6603
6604 /* Disable inputs of parser neighbor blocks */
6605 REG_WR(bp, TSDM_REG_ENABLE_IN1, 0x0);
6606 REG_WR(bp, TCM_REG_PRS_IFEN, 0x0);
6607 REG_WR(bp, CFC_REG_DEBUG0, 0x1);
Eilon Greenstein3196a882008-08-13 15:58:49 -07006608 REG_WR(bp, NIG_REG_PRS_REQ_IN_EN, 0x0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006609
6610 /* Write 0 to parser credits for CFC search request */
6611 REG_WR(bp, PRS_REG_CFC_SEARCH_INITIAL_CREDIT, 0x0);
6612
6613 /* send 10 Ethernet packets */
6614 for (i = 0; i < 10; i++)
6615 bnx2x_lb_pckt(bp);
6616
6617 /* Wait until NIG register shows 10 + 1
6618 packets of size 11*0x10 = 0xb0 */
6619 count = 1000 * factor;
6620 while (count) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006621
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006622 bnx2x_read_dmae(bp, NIG_REG_STAT2_BRB_OCTET, 2);
6623 val = *bnx2x_sp(bp, wb_data[0]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006624 if (val == 0xb0)
6625 break;
6626
Yuval Mintz639d65b2013-06-02 00:06:21 +00006627 usleep_range(10000, 20000);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006628 count--;
6629 }
6630 if (val != 0xb0) {
6631 BNX2X_ERR("NIG timeout val = 0x%x\n", val);
6632 return -3;
6633 }
6634
6635 /* Wait until PRS register shows 2 packets */
6636 val = REG_RD(bp, PRS_REG_NUM_OF_PACKETS);
6637 if (val != 2)
6638 BNX2X_ERR("PRS timeout val = 0x%x\n", val);
6639
6640 /* Write 1 to parser credits for CFC search request */
6641 REG_WR(bp, PRS_REG_CFC_SEARCH_INITIAL_CREDIT, 0x1);
6642
6643 /* Wait until PRS register shows 3 packets */
6644 msleep(10 * factor);
6645 /* Wait until NIG register shows 1 packet of size 0x10 */
6646 val = REG_RD(bp, PRS_REG_NUM_OF_PACKETS);
6647 if (val != 3)
6648 BNX2X_ERR("PRS timeout val = 0x%x\n", val);
6649
6650 /* clear NIG EOP FIFO */
6651 for (i = 0; i < 11; i++)
6652 REG_RD(bp, NIG_REG_INGRESS_EOP_LB_FIFO);
6653 val = REG_RD(bp, NIG_REG_INGRESS_EOP_LB_EMPTY);
6654 if (val != 1) {
6655 BNX2X_ERR("clear of NIG failed\n");
6656 return -4;
6657 }
6658
6659 /* Reset and init BRB, PRS, NIG */
6660 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR, 0x03);
6661 msleep(50);
6662 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET, 0x03);
6663 msleep(50);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006664 bnx2x_init_block(bp, BLOCK_BRB1, PHASE_COMMON);
6665 bnx2x_init_block(bp, BLOCK_PRS, PHASE_COMMON);
Merav Sicron55c11942012-11-07 00:45:48 +00006666 if (!CNIC_SUPPORT(bp))
6667 /* set NIC mode */
6668 REG_WR(bp, PRS_REG_NIC_MODE, 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006669
6670 /* Enable inputs of parser neighbor blocks */
6671 REG_WR(bp, TSDM_REG_ENABLE_IN1, 0x7fffffff);
6672 REG_WR(bp, TCM_REG_PRS_IFEN, 0x1);
6673 REG_WR(bp, CFC_REG_DEBUG0, 0x0);
Eilon Greenstein3196a882008-08-13 15:58:49 -07006674 REG_WR(bp, NIG_REG_PRS_REQ_IN_EN, 0x1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006675
6676 DP(NETIF_MSG_HW, "done\n");
6677
6678 return 0; /* OK */
6679}
6680
Vladislav Zolotarov4a33bc02011-01-09 02:20:04 +00006681static void bnx2x_enable_blocks_attention(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006682{
Yuval Mintzb343d002012-12-02 04:05:53 +00006683 u32 val;
6684
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006685 REG_WR(bp, PXP_REG_PXP_INT_MASK_0, 0);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006686 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006687 REG_WR(bp, PXP_REG_PXP_INT_MASK_1, 0x40);
6688 else
6689 REG_WR(bp, PXP_REG_PXP_INT_MASK_1, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006690 REG_WR(bp, DORQ_REG_DORQ_INT_MASK, 0);
6691 REG_WR(bp, CFC_REG_CFC_INT_MASK, 0);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006692 /*
6693 * mask read length error interrupts in brb for parser
6694 * (parsing unit and 'checksum and crc' unit)
6695 * these errors are legal (PU reads fixed length and CAC can cause
6696 * read length error on truncated packets)
6697 */
6698 REG_WR(bp, BRB1_REG_BRB1_INT_MASK, 0xFC00);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006699 REG_WR(bp, QM_REG_QM_INT_MASK, 0);
6700 REG_WR(bp, TM_REG_TM_INT_MASK, 0);
6701 REG_WR(bp, XSDM_REG_XSDM_INT_MASK_0, 0);
6702 REG_WR(bp, XSDM_REG_XSDM_INT_MASK_1, 0);
6703 REG_WR(bp, XCM_REG_XCM_INT_MASK, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006704/* REG_WR(bp, XSEM_REG_XSEM_INT_MASK_0, 0); */
6705/* REG_WR(bp, XSEM_REG_XSEM_INT_MASK_1, 0); */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006706 REG_WR(bp, USDM_REG_USDM_INT_MASK_0, 0);
6707 REG_WR(bp, USDM_REG_USDM_INT_MASK_1, 0);
6708 REG_WR(bp, UCM_REG_UCM_INT_MASK, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006709/* REG_WR(bp, USEM_REG_USEM_INT_MASK_0, 0); */
6710/* REG_WR(bp, USEM_REG_USEM_INT_MASK_1, 0); */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006711 REG_WR(bp, GRCBASE_UPB + PB_REG_PB_INT_MASK, 0);
6712 REG_WR(bp, CSDM_REG_CSDM_INT_MASK_0, 0);
6713 REG_WR(bp, CSDM_REG_CSDM_INT_MASK_1, 0);
6714 REG_WR(bp, CCM_REG_CCM_INT_MASK, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006715/* REG_WR(bp, CSEM_REG_CSEM_INT_MASK_0, 0); */
6716/* REG_WR(bp, CSEM_REG_CSEM_INT_MASK_1, 0); */
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00006717
Yuval Mintzb343d002012-12-02 04:05:53 +00006718 val = PXP2_PXP2_INT_MASK_0_REG_PGL_CPL_AFT |
6719 PXP2_PXP2_INT_MASK_0_REG_PGL_CPL_OF |
6720 PXP2_PXP2_INT_MASK_0_REG_PGL_PCIE_ATTN;
6721 if (!CHIP_IS_E1x(bp))
6722 val |= PXP2_PXP2_INT_MASK_0_REG_PGL_READ_BLOCKED |
6723 PXP2_PXP2_INT_MASK_0_REG_PGL_WRITE_BLOCKED;
6724 REG_WR(bp, PXP2_REG_PXP2_INT_MASK_0, val);
6725
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006726 REG_WR(bp, TSDM_REG_TSDM_INT_MASK_0, 0);
6727 REG_WR(bp, TSDM_REG_TSDM_INT_MASK_1, 0);
6728 REG_WR(bp, TCM_REG_TCM_INT_MASK, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006729/* REG_WR(bp, TSEM_REG_TSEM_INT_MASK_0, 0); */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006730
6731 if (!CHIP_IS_E1x(bp))
6732 /* enable VFC attentions: bits 11 and 12, bits 31:13 reserved */
6733 REG_WR(bp, TSEM_REG_TSEM_INT_MASK_1, 0x07ff);
6734
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006735 REG_WR(bp, CDU_REG_CDU_INT_MASK, 0);
6736 REG_WR(bp, DMAE_REG_DMAE_INT_MASK, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006737/* REG_WR(bp, MISC_REG_MISC_INT_MASK, 0); */
Vladislav Zolotarov4a33bc02011-01-09 02:20:04 +00006738 REG_WR(bp, PBF_REG_PBF_INT_MASK, 0x18); /* bit 3,4 masked */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006739}
6740
Eilon Greenstein81f75bb2009-01-22 03:37:31 +00006741static void bnx2x_reset_common(struct bnx2x *bp)
6742{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006743 u32 val = 0x1400;
6744
Eilon Greenstein81f75bb2009-01-22 03:37:31 +00006745 /* reset_common */
6746 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR,
6747 0xd3ffff7f);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006748
6749 if (CHIP_IS_E3(bp)) {
6750 val |= MISC_REGISTERS_RESET_REG_2_MSTAT0;
6751 val |= MISC_REGISTERS_RESET_REG_2_MSTAT1;
6752 }
6753
6754 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_CLEAR, val);
6755}
6756
6757static void bnx2x_setup_dmae(struct bnx2x *bp)
6758{
6759 bp->dmae_ready = 0;
6760 spin_lock_init(&bp->dmae_lock);
Eilon Greenstein81f75bb2009-01-22 03:37:31 +00006761}
6762
Eilon Greenstein573f2032009-08-12 08:24:14 +00006763static void bnx2x_init_pxp(struct bnx2x *bp)
6764{
6765 u16 devctl;
6766 int r_order, w_order;
6767
Jiang Liu2a80eeb2012-08-20 13:26:51 -06006768 pcie_capability_read_word(bp->pdev, PCI_EXP_DEVCTL, &devctl);
Eilon Greenstein573f2032009-08-12 08:24:14 +00006769 DP(NETIF_MSG_HW, "read 0x%x from devctl\n", devctl);
6770 w_order = ((devctl & PCI_EXP_DEVCTL_PAYLOAD) >> 5);
6771 if (bp->mrrs == -1)
6772 r_order = ((devctl & PCI_EXP_DEVCTL_READRQ) >> 12);
6773 else {
6774 DP(NETIF_MSG_HW, "force read order to %d\n", bp->mrrs);
6775 r_order = bp->mrrs;
6776 }
6777
6778 bnx2x_init_pxp_arb(bp, r_order, w_order);
6779}
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00006780
6781static void bnx2x_setup_fan_failure_detection(struct bnx2x *bp)
6782{
Vladislav Zolotarov2145a922010-04-19 01:13:49 +00006783 int is_required;
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00006784 u32 val;
Vladislav Zolotarov2145a922010-04-19 01:13:49 +00006785 int port;
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00006786
Vladislav Zolotarov2145a922010-04-19 01:13:49 +00006787 if (BP_NOMCP(bp))
6788 return;
6789
6790 is_required = 0;
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00006791 val = SHMEM_RD(bp, dev_info.shared_hw_config.config2) &
6792 SHARED_HW_CFG_FAN_FAILURE_MASK;
6793
6794 if (val == SHARED_HW_CFG_FAN_FAILURE_ENABLED)
6795 is_required = 1;
6796
6797 /*
6798 * The fan failure mechanism is usually related to the PHY type since
6799 * the power consumption of the board is affected by the PHY. Currently,
6800 * fan is required for most designs with SFX7101, BCM8727 and BCM8481.
6801 */
6802 else if (val == SHARED_HW_CFG_FAN_FAILURE_PHY_TYPE)
6803 for (port = PORT_0; port < PORT_MAX; port++) {
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00006804 is_required |=
Yaniv Rosnerd90d96b2010-09-07 11:41:04 +00006805 bnx2x_fan_failure_det_req(
6806 bp,
6807 bp->common.shmem_base,
Yaniv Rosnera22f0782010-09-07 11:41:20 +00006808 bp->common.shmem2_base,
Yaniv Rosnerd90d96b2010-09-07 11:41:04 +00006809 port);
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00006810 }
6811
6812 DP(NETIF_MSG_HW, "fan detection setting: %d\n", is_required);
6813
6814 if (is_required == 0)
6815 return;
6816
6817 /* Fan failure is indicated by SPIO 5 */
Yuval Mintzd6d99a32012-12-02 04:05:45 +00006818 bnx2x_set_spio(bp, MISC_SPIO_SPIO5, MISC_SPIO_INPUT_HI_Z);
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00006819
6820 /* set to active low mode */
6821 val = REG_RD(bp, MISC_REG_SPIO_INT);
Yuval Mintzd6d99a32012-12-02 04:05:45 +00006822 val |= (MISC_SPIO_SPIO5 << MISC_SPIO_INT_OLD_SET_POS);
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00006823 REG_WR(bp, MISC_REG_SPIO_INT, val);
6824
6825 /* enable interrupt to signal the IGU */
6826 val = REG_RD(bp, MISC_REG_SPIO_EVENT_EN);
Yuval Mintzd6d99a32012-12-02 04:05:45 +00006827 val |= MISC_SPIO_SPIO5;
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00006828 REG_WR(bp, MISC_REG_SPIO_EVENT_EN, val);
6829}
6830
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00006831void bnx2x_pf_disable(struct bnx2x *bp)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006832{
6833 u32 val = REG_RD(bp, IGU_REG_PF_CONFIGURATION);
6834 val &= ~IGU_PF_CONF_FUNC_EN;
6835
6836 REG_WR(bp, IGU_REG_PF_CONFIGURATION, val);
6837 REG_WR(bp, PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER, 0);
6838 REG_WR(bp, CFC_REG_WEAK_ENABLE_PF, 0);
6839}
6840
Eric Dumazet1191cb82012-04-27 21:39:21 +00006841static void bnx2x__common_init_phy(struct bnx2x *bp)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006842{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006843 u32 shmem_base[2], shmem2_base[2];
Yaniv Rosnerb884d952012-11-27 03:46:28 +00006844 /* Avoid common init in case MFW supports LFA */
6845 if (SHMEM2_RD(bp, size) >
6846 (u32)offsetof(struct shmem2_region, lfa_host_addr[BP_PORT(bp)]))
6847 return;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006848 shmem_base[0] = bp->common.shmem_base;
6849 shmem2_base[0] = bp->common.shmem2_base;
6850 if (!CHIP_IS_E1x(bp)) {
6851 shmem_base[1] =
6852 SHMEM2_RD(bp, other_shmem_base_addr);
6853 shmem2_base[1] =
6854 SHMEM2_RD(bp, other_shmem2_base_addr);
6855 }
6856 bnx2x_acquire_phy_lock(bp);
6857 bnx2x_common_init_phy(bp, shmem_base, shmem2_base,
6858 bp->common.chip_id);
6859 bnx2x_release_phy_lock(bp);
6860}
6861
6862/**
6863 * bnx2x_init_hw_common - initialize the HW at the COMMON phase.
6864 *
6865 * @bp: driver handle
6866 */
6867static int bnx2x_init_hw_common(struct bnx2x *bp)
6868{
6869 u32 val;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006870
Merav Sicron51c1a582012-03-18 10:33:38 +00006871 DP(NETIF_MSG_HW, "starting common init func %d\n", BP_ABS_FUNC(bp));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006872
David S. Miller823dcd22011-08-20 10:39:12 -07006873 /*
Yuval Mintz2de67432013-01-23 03:21:43 +00006874 * take the RESET lock to protect undi_unload flow from accessing
David S. Miller823dcd22011-08-20 10:39:12 -07006875 * registers while we're resetting the chip
6876 */
David S. Miller8decf862011-09-22 03:23:13 -04006877 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RESET);
David S. Miller823dcd22011-08-20 10:39:12 -07006878
Eilon Greenstein81f75bb2009-01-22 03:37:31 +00006879 bnx2x_reset_common(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006880 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET, 0xffffffff);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006881
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006882 val = 0xfffc;
6883 if (CHIP_IS_E3(bp)) {
6884 val |= MISC_REGISTERS_RESET_REG_2_MSTAT0;
6885 val |= MISC_REGISTERS_RESET_REG_2_MSTAT1;
6886 }
6887 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_SET, val);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006888
David S. Miller8decf862011-09-22 03:23:13 -04006889 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RESET);
David S. Miller823dcd22011-08-20 10:39:12 -07006890
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006891 bnx2x_init_block(bp, BLOCK_MISC, PHASE_COMMON);
6892
6893 if (!CHIP_IS_E1x(bp)) {
6894 u8 abs_func_id;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006895
6896 /**
6897 * 4-port mode or 2-port mode we need to turn of master-enable
6898 * for everyone, after that, turn it back on for self.
6899 * so, we disregard multi-function or not, and always disable
6900 * for all functions on the given path, this means 0,2,4,6 for
6901 * path 0 and 1,3,5,7 for path 1
6902 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006903 for (abs_func_id = BP_PATH(bp);
6904 abs_func_id < E2_FUNC_MAX*2; abs_func_id += 2) {
6905 if (abs_func_id == BP_ABS_FUNC(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006906 REG_WR(bp,
6907 PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER,
6908 1);
6909 continue;
6910 }
6911
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006912 bnx2x_pretend_func(bp, abs_func_id);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006913 /* clear pf enable */
6914 bnx2x_pf_disable(bp);
6915 bnx2x_pretend_func(bp, BP_ABS_FUNC(bp));
6916 }
6917 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006918
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006919 bnx2x_init_block(bp, BLOCK_PXP, PHASE_COMMON);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006920 if (CHIP_IS_E1(bp)) {
6921 /* enable HW interrupt from PXP on USDM overflow
6922 bit 16 on INT_MASK_0 */
6923 REG_WR(bp, PXP_REG_PXP_INT_MASK_0, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006924 }
6925
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006926 bnx2x_init_block(bp, BLOCK_PXP2, PHASE_COMMON);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006927 bnx2x_init_pxp(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006928
6929#ifdef __BIG_ENDIAN
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006930 REG_WR(bp, PXP2_REG_RQ_QM_ENDIAN_M, 1);
6931 REG_WR(bp, PXP2_REG_RQ_TM_ENDIAN_M, 1);
6932 REG_WR(bp, PXP2_REG_RQ_SRC_ENDIAN_M, 1);
6933 REG_WR(bp, PXP2_REG_RQ_CDU_ENDIAN_M, 1);
6934 REG_WR(bp, PXP2_REG_RQ_DBG_ENDIAN_M, 1);
Eilon Greenstein8badd272009-02-12 08:36:15 +00006935 /* make sure this value is 0 */
6936 REG_WR(bp, PXP2_REG_RQ_HC_ENDIAN_M, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006937
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006938/* REG_WR(bp, PXP2_REG_RD_PBF_SWAP_MODE, 1); */
6939 REG_WR(bp, PXP2_REG_RD_QM_SWAP_MODE, 1);
6940 REG_WR(bp, PXP2_REG_RD_TM_SWAP_MODE, 1);
6941 REG_WR(bp, PXP2_REG_RD_SRC_SWAP_MODE, 1);
6942 REG_WR(bp, PXP2_REG_RD_CDURD_SWAP_MODE, 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006943#endif
6944
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006945 bnx2x_ilt_init_page_size(bp, INITOP_SET);
6946
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006947 if (CHIP_REV_IS_FPGA(bp) && CHIP_IS_E1H(bp))
6948 REG_WR(bp, PXP2_REG_PGL_TAGS_LIMIT, 0x1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006949
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006950 /* let the HW do it's magic ... */
6951 msleep(100);
6952 /* finish PXP init */
6953 val = REG_RD(bp, PXP2_REG_RQ_CFG_DONE);
6954 if (val != 1) {
6955 BNX2X_ERR("PXP2 CFG failed\n");
6956 return -EBUSY;
6957 }
6958 val = REG_RD(bp, PXP2_REG_RD_INIT_DONE);
6959 if (val != 1) {
6960 BNX2X_ERR("PXP2 RD_INIT failed\n");
6961 return -EBUSY;
6962 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006963
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006964 /* Timers bug workaround E2 only. We need to set the entire ILT to
6965 * have entries with value "0" and valid bit on.
6966 * This needs to be done by the first PF that is loaded in a path
6967 * (i.e. common phase)
6968 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006969 if (!CHIP_IS_E1x(bp)) {
6970/* In E2 there is a bug in the timers block that can cause function 6 / 7
6971 * (i.e. vnic3) to start even if it is marked as "scan-off".
6972 * This occurs when a different function (func2,3) is being marked
6973 * as "scan-off". Real-life scenario for example: if a driver is being
6974 * load-unloaded while func6,7 are down. This will cause the timer to access
6975 * the ilt, translate to a logical address and send a request to read/write.
6976 * Since the ilt for the function that is down is not valid, this will cause
6977 * a translation error which is unrecoverable.
6978 * The Workaround is intended to make sure that when this happens nothing fatal
6979 * will occur. The workaround:
6980 * 1. First PF driver which loads on a path will:
6981 * a. After taking the chip out of reset, by using pretend,
6982 * it will write "0" to the following registers of
6983 * the other vnics.
6984 * REG_WR(pdev, PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER, 0);
6985 * REG_WR(pdev, CFC_REG_WEAK_ENABLE_PF,0);
6986 * REG_WR(pdev, CFC_REG_STRONG_ENABLE_PF,0);
6987 * And for itself it will write '1' to
6988 * PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER to enable
6989 * dmae-operations (writing to pram for example.)
6990 * note: can be done for only function 6,7 but cleaner this
6991 * way.
6992 * b. Write zero+valid to the entire ILT.
6993 * c. Init the first_timers_ilt_entry, last_timers_ilt_entry of
6994 * VNIC3 (of that port). The range allocated will be the
6995 * entire ILT. This is needed to prevent ILT range error.
6996 * 2. Any PF driver load flow:
6997 * a. ILT update with the physical addresses of the allocated
6998 * logical pages.
6999 * b. Wait 20msec. - note that this timeout is needed to make
7000 * sure there are no requests in one of the PXP internal
7001 * queues with "old" ILT addresses.
7002 * c. PF enable in the PGLC.
7003 * d. Clear the was_error of the PF in the PGLC. (could have
Yuval Mintz2de67432013-01-23 03:21:43 +00007004 * occurred while driver was down)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007005 * e. PF enable in the CFC (WEAK + STRONG)
7006 * f. Timers scan enable
7007 * 3. PF driver unload flow:
7008 * a. Clear the Timers scan_en.
7009 * b. Polling for scan_on=0 for that PF.
7010 * c. Clear the PF enable bit in the PXP.
7011 * d. Clear the PF enable in the CFC (WEAK + STRONG)
7012 * e. Write zero+valid to all ILT entries (The valid bit must
7013 * stay set)
7014 * f. If this is VNIC 3 of a port then also init
7015 * first_timers_ilt_entry to zero and last_timers_ilt_entry
Yuval Mintz16a5fd92013-06-02 00:06:18 +00007016 * to the last entry in the ILT.
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007017 *
7018 * Notes:
7019 * Currently the PF error in the PGLC is non recoverable.
7020 * In the future the there will be a recovery routine for this error.
7021 * Currently attention is masked.
7022 * Having an MCP lock on the load/unload process does not guarantee that
7023 * there is no Timer disable during Func6/7 enable. This is because the
7024 * Timers scan is currently being cleared by the MCP on FLR.
7025 * Step 2.d can be done only for PF6/7 and the driver can also check if
7026 * there is error before clearing it. But the flow above is simpler and
7027 * more general.
7028 * All ILT entries are written by zero+valid and not just PF6/7
7029 * ILT entries since in the future the ILT entries allocation for
7030 * PF-s might be dynamic.
7031 */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007032 struct ilt_client_info ilt_cli;
7033 struct bnx2x_ilt ilt;
7034 memset(&ilt_cli, 0, sizeof(struct ilt_client_info));
7035 memset(&ilt, 0, sizeof(struct bnx2x_ilt));
7036
Uwe Kleine-Königb5950762010-11-01 15:38:34 -04007037 /* initialize dummy TM client */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007038 ilt_cli.start = 0;
7039 ilt_cli.end = ILT_NUM_PAGE_ENTRIES - 1;
7040 ilt_cli.client_num = ILT_CLIENT_TM;
7041
7042 /* Step 1: set zeroes to all ilt page entries with valid bit on
7043 * Step 2: set the timers first/last ilt entry to point
7044 * to the entire range to prevent ILT range error for 3rd/4th
Yuval Mintz2de67432013-01-23 03:21:43 +00007045 * vnic (this code assumes existence of the vnic)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007046 *
7047 * both steps performed by call to bnx2x_ilt_client_init_op()
7048 * with dummy TM client
7049 *
7050 * we must use pretend since PXP2_REG_RQ_##blk##_FIRST_ILT
7051 * and his brother are split registers
7052 */
7053 bnx2x_pretend_func(bp, (BP_PATH(bp) + 6));
7054 bnx2x_ilt_client_init_op_ilt(bp, &ilt, &ilt_cli, INITOP_CLEAR);
7055 bnx2x_pretend_func(bp, BP_ABS_FUNC(bp));
7056
7057 REG_WR(bp, PXP2_REG_RQ_DRAM_ALIGN, BNX2X_PXP_DRAM_ALIGN);
7058 REG_WR(bp, PXP2_REG_RQ_DRAM_ALIGN_RD, BNX2X_PXP_DRAM_ALIGN);
7059 REG_WR(bp, PXP2_REG_RQ_DRAM_ALIGN_SEL, 1);
7060 }
7061
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007062 REG_WR(bp, PXP2_REG_RQ_DISABLE_INPUTS, 0);
7063 REG_WR(bp, PXP2_REG_RD_DISABLE_INPUTS, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007064
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007065 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007066 int factor = CHIP_REV_IS_EMUL(bp) ? 1000 :
7067 (CHIP_REV_IS_FPGA(bp) ? 400 : 0);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007068 bnx2x_init_block(bp, BLOCK_PGLUE_B, PHASE_COMMON);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007069
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007070 bnx2x_init_block(bp, BLOCK_ATC, PHASE_COMMON);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007071
7072 /* let the HW do it's magic ... */
7073 do {
7074 msleep(200);
7075 val = REG_RD(bp, ATC_REG_ATC_INIT_DONE);
7076 } while (factor-- && (val != 1));
7077
7078 if (val != 1) {
7079 BNX2X_ERR("ATC_INIT failed\n");
7080 return -EBUSY;
7081 }
7082 }
7083
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007084 bnx2x_init_block(bp, BLOCK_DMAE, PHASE_COMMON);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007085
Ariel Eliorb56e9672013-01-01 05:22:32 +00007086 bnx2x_iov_init_dmae(bp);
7087
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007088 /* clean the DMAE memory */
7089 bp->dmae_ready = 1;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007090 bnx2x_init_fill(bp, TSEM_REG_PRAM, 0, 8, 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007091
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007092 bnx2x_init_block(bp, BLOCK_TCM, PHASE_COMMON);
7093
7094 bnx2x_init_block(bp, BLOCK_UCM, PHASE_COMMON);
7095
7096 bnx2x_init_block(bp, BLOCK_CCM, PHASE_COMMON);
7097
7098 bnx2x_init_block(bp, BLOCK_XCM, PHASE_COMMON);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007099
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007100 bnx2x_read_dmae(bp, XSEM_REG_PASSIVE_BUFFER, 3);
7101 bnx2x_read_dmae(bp, CSEM_REG_PASSIVE_BUFFER, 3);
7102 bnx2x_read_dmae(bp, TSEM_REG_PASSIVE_BUFFER, 3);
7103 bnx2x_read_dmae(bp, USEM_REG_PASSIVE_BUFFER, 3);
7104
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007105 bnx2x_init_block(bp, BLOCK_QM, PHASE_COMMON);
Michael Chan37b091b2009-10-10 13:46:55 +00007106
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007107 /* QM queues pointers table */
7108 bnx2x_qm_init_ptr_table(bp, bp->qm_cid_count, INITOP_SET);
Michael Chan37b091b2009-10-10 13:46:55 +00007109
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007110 /* soft reset pulse */
7111 REG_WR(bp, QM_REG_SOFT_RESET, 1);
7112 REG_WR(bp, QM_REG_SOFT_RESET, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007113
Merav Sicron55c11942012-11-07 00:45:48 +00007114 if (CNIC_SUPPORT(bp))
7115 bnx2x_init_block(bp, BLOCK_TM, PHASE_COMMON);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007116
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007117 bnx2x_init_block(bp, BLOCK_DORQ, PHASE_COMMON);
Ariel Eliorb9871bc2013-09-04 14:09:21 +03007118
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007119 if (!CHIP_REV_IS_SLOW(bp))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007120 /* enable hw interrupt from doorbell Q */
7121 REG_WR(bp, DORQ_REG_DORQ_INT_MASK, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007122
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007123 bnx2x_init_block(bp, BLOCK_BRB1, PHASE_COMMON);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007124
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007125 bnx2x_init_block(bp, BLOCK_PRS, PHASE_COMMON);
Eilon Greenstein26c8fa42009-01-14 21:29:55 -08007126 REG_WR(bp, PRS_REG_A_PRSU_20, 0xf);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00007127
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007128 if (!CHIP_IS_E1(bp))
7129 REG_WR(bp, PRS_REG_E1HOV_MODE, bp->path_has_ovlan);
7130
Barak Witkowskia3348722012-04-23 03:04:46 +00007131 if (!CHIP_IS_E1x(bp) && !CHIP_IS_E3B0(bp)) {
7132 if (IS_MF_AFEX(bp)) {
7133 /* configure that VNTag and VLAN headers must be
7134 * received in afex mode
7135 */
7136 REG_WR(bp, PRS_REG_HDRS_AFTER_BASIC, 0xE);
7137 REG_WR(bp, PRS_REG_MUST_HAVE_HDRS, 0xA);
7138 REG_WR(bp, PRS_REG_HDRS_AFTER_TAG_0, 0x6);
7139 REG_WR(bp, PRS_REG_TAG_ETHERTYPE_0, 0x8926);
7140 REG_WR(bp, PRS_REG_TAG_LEN_0, 0x4);
7141 } else {
7142 /* Bit-map indicating which L2 hdrs may appear
7143 * after the basic Ethernet header
7144 */
7145 REG_WR(bp, PRS_REG_HDRS_AFTER_BASIC,
7146 bp->path_has_ovlan ? 7 : 6);
7147 }
7148 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007149
7150 bnx2x_init_block(bp, BLOCK_TSDM, PHASE_COMMON);
7151 bnx2x_init_block(bp, BLOCK_CSDM, PHASE_COMMON);
7152 bnx2x_init_block(bp, BLOCK_USDM, PHASE_COMMON);
7153 bnx2x_init_block(bp, BLOCK_XSDM, PHASE_COMMON);
7154
7155 if (!CHIP_IS_E1x(bp)) {
7156 /* reset VFC memories */
7157 REG_WR(bp, TSEM_REG_FAST_MEMORY + VFC_REG_MEMORIES_RST,
7158 VFC_MEMORIES_RST_REG_CAM_RST |
7159 VFC_MEMORIES_RST_REG_RAM_RST);
7160 REG_WR(bp, XSEM_REG_FAST_MEMORY + VFC_REG_MEMORIES_RST,
7161 VFC_MEMORIES_RST_REG_CAM_RST |
7162 VFC_MEMORIES_RST_REG_RAM_RST);
7163
7164 msleep(20);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007165 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007166
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007167 bnx2x_init_block(bp, BLOCK_TSEM, PHASE_COMMON);
7168 bnx2x_init_block(bp, BLOCK_USEM, PHASE_COMMON);
7169 bnx2x_init_block(bp, BLOCK_CSEM, PHASE_COMMON);
7170 bnx2x_init_block(bp, BLOCK_XSEM, PHASE_COMMON);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007171
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007172 /* sync semi rtc */
7173 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR,
7174 0x80000000);
7175 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET,
7176 0x80000000);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007177
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007178 bnx2x_init_block(bp, BLOCK_UPB, PHASE_COMMON);
7179 bnx2x_init_block(bp, BLOCK_XPB, PHASE_COMMON);
7180 bnx2x_init_block(bp, BLOCK_PBF, PHASE_COMMON);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007181
Barak Witkowskia3348722012-04-23 03:04:46 +00007182 if (!CHIP_IS_E1x(bp)) {
7183 if (IS_MF_AFEX(bp)) {
7184 /* configure that VNTag and VLAN headers must be
7185 * sent in afex mode
7186 */
7187 REG_WR(bp, PBF_REG_HDRS_AFTER_BASIC, 0xE);
7188 REG_WR(bp, PBF_REG_MUST_HAVE_HDRS, 0xA);
7189 REG_WR(bp, PBF_REG_HDRS_AFTER_TAG_0, 0x6);
7190 REG_WR(bp, PBF_REG_TAG_ETHERTYPE_0, 0x8926);
7191 REG_WR(bp, PBF_REG_TAG_LEN_0, 0x4);
7192 } else {
7193 REG_WR(bp, PBF_REG_HDRS_AFTER_BASIC,
7194 bp->path_has_ovlan ? 7 : 6);
7195 }
7196 }
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007197
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007198 REG_WR(bp, SRC_REG_SOFT_RST, 1);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00007199
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007200 bnx2x_init_block(bp, BLOCK_SRC, PHASE_COMMON);
7201
Merav Sicron55c11942012-11-07 00:45:48 +00007202 if (CNIC_SUPPORT(bp)) {
7203 REG_WR(bp, SRC_REG_KEYSEARCH_0, 0x63285672);
7204 REG_WR(bp, SRC_REG_KEYSEARCH_1, 0x24b8f2cc);
7205 REG_WR(bp, SRC_REG_KEYSEARCH_2, 0x223aef9b);
7206 REG_WR(bp, SRC_REG_KEYSEARCH_3, 0x26001e3a);
7207 REG_WR(bp, SRC_REG_KEYSEARCH_4, 0x7ae91116);
7208 REG_WR(bp, SRC_REG_KEYSEARCH_5, 0x5ce5230b);
7209 REG_WR(bp, SRC_REG_KEYSEARCH_6, 0x298d8adf);
7210 REG_WR(bp, SRC_REG_KEYSEARCH_7, 0x6eb0ff09);
7211 REG_WR(bp, SRC_REG_KEYSEARCH_8, 0x1830f82f);
7212 REG_WR(bp, SRC_REG_KEYSEARCH_9, 0x01e46be7);
7213 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007214 REG_WR(bp, SRC_REG_SOFT_RST, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007215
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007216 if (sizeof(union cdu_context) != 1024)
7217 /* we currently assume that a context is 1024 bytes */
Merav Sicron51c1a582012-03-18 10:33:38 +00007218 dev_alert(&bp->pdev->dev,
7219 "please adjust the size of cdu_context(%ld)\n",
7220 (long)sizeof(union cdu_context));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007221
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007222 bnx2x_init_block(bp, BLOCK_CDU, PHASE_COMMON);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007223 val = (4 << 24) + (0 << 12) + 1024;
7224 REG_WR(bp, CDU_REG_CDU_GLOBAL_PARAMS, val);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007225
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007226 bnx2x_init_block(bp, BLOCK_CFC, PHASE_COMMON);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007227 REG_WR(bp, CFC_REG_INIT_REG, 0x7FF);
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08007228 /* enable context validation interrupt from CFC */
7229 REG_WR(bp, CFC_REG_CFC_INT_MASK, 0);
7230
7231 /* set the thresholds to prevent CFC/CDU race */
7232 REG_WR(bp, CFC_REG_DEBUG0, 0x20020000);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007233
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007234 bnx2x_init_block(bp, BLOCK_HC, PHASE_COMMON);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007235
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007236 if (!CHIP_IS_E1x(bp) && BP_NOMCP(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007237 REG_WR(bp, IGU_REG_RESET_MEMORIES, 0x36);
7238
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007239 bnx2x_init_block(bp, BLOCK_IGU, PHASE_COMMON);
7240 bnx2x_init_block(bp, BLOCK_MISC_AEU, PHASE_COMMON);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007241
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007242 /* Reset PCIE errors for debug */
7243 REG_WR(bp, 0x2814, 0xffffffff);
7244 REG_WR(bp, 0x3820, 0xffffffff);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007245
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007246 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007247 REG_WR(bp, PCICFG_OFFSET + PXPCS_TL_CONTROL_5,
7248 (PXPCS_TL_CONTROL_5_ERR_UNSPPORT1 |
7249 PXPCS_TL_CONTROL_5_ERR_UNSPPORT));
7250 REG_WR(bp, PCICFG_OFFSET + PXPCS_TL_FUNC345_STAT,
7251 (PXPCS_TL_FUNC345_STAT_ERR_UNSPPORT4 |
7252 PXPCS_TL_FUNC345_STAT_ERR_UNSPPORT3 |
7253 PXPCS_TL_FUNC345_STAT_ERR_UNSPPORT2));
7254 REG_WR(bp, PCICFG_OFFSET + PXPCS_TL_FUNC678_STAT,
7255 (PXPCS_TL_FUNC678_STAT_ERR_UNSPPORT7 |
7256 PXPCS_TL_FUNC678_STAT_ERR_UNSPPORT6 |
7257 PXPCS_TL_FUNC678_STAT_ERR_UNSPPORT5));
7258 }
7259
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007260 bnx2x_init_block(bp, BLOCK_NIG, PHASE_COMMON);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007261 if (!CHIP_IS_E1(bp)) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007262 /* in E3 this done in per-port section */
7263 if (!CHIP_IS_E3(bp))
7264 REG_WR(bp, NIG_REG_LLH_MF_MODE, IS_MF(bp));
7265 }
7266 if (CHIP_IS_E1H(bp))
7267 /* not applicable for E2 (and above ...) */
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08007268 REG_WR(bp, NIG_REG_LLH_E1HOV_MODE, IS_MF_SD(bp));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007269
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007270 if (CHIP_REV_IS_SLOW(bp))
7271 msleep(200);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007272
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007273 /* finish CFC init */
7274 val = reg_poll(bp, CFC_REG_LL_INIT_DONE, 1, 100, 10);
7275 if (val != 1) {
7276 BNX2X_ERR("CFC LL_INIT failed\n");
7277 return -EBUSY;
7278 }
7279 val = reg_poll(bp, CFC_REG_AC_INIT_DONE, 1, 100, 10);
7280 if (val != 1) {
7281 BNX2X_ERR("CFC AC_INIT failed\n");
7282 return -EBUSY;
7283 }
7284 val = reg_poll(bp, CFC_REG_CAM_INIT_DONE, 1, 100, 10);
7285 if (val != 1) {
7286 BNX2X_ERR("CFC CAM_INIT failed\n");
7287 return -EBUSY;
7288 }
7289 REG_WR(bp, CFC_REG_DEBUG0, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007290
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007291 if (CHIP_IS_E1(bp)) {
7292 /* read NIG statistic
7293 to see if this is our first up since powerup */
7294 bnx2x_read_dmae(bp, NIG_REG_STAT2_BRB_OCTET, 2);
7295 val = *bnx2x_sp(bp, wb_data[0]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007296
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007297 /* do internal memory self test */
7298 if ((val == 0) && bnx2x_int_mem_test(bp)) {
7299 BNX2X_ERR("internal mem self test failed\n");
7300 return -EBUSY;
7301 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007302 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007303
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00007304 bnx2x_setup_fan_failure_detection(bp);
7305
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007306 /* clear PXP2 attentions */
7307 REG_RD(bp, PXP2_REG_PXP2_INT_STS_CLR_0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007308
Vladislav Zolotarov4a33bc02011-01-09 02:20:04 +00007309 bnx2x_enable_blocks_attention(bp);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00007310 bnx2x_enable_blocks_parity(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007311
Yaniv Rosner6bbca912008-08-13 15:57:28 -07007312 if (!BP_NOMCP(bp)) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007313 if (CHIP_IS_E1x(bp))
7314 bnx2x__common_init_phy(bp);
Yaniv Rosner6bbca912008-08-13 15:57:28 -07007315 } else
7316 BNX2X_ERR("Bootcode is missing - can not initialize link\n");
7317
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007318 return 0;
7319}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007320
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007321/**
7322 * bnx2x_init_hw_common_chip - init HW at the COMMON_CHIP phase.
7323 *
7324 * @bp: driver handle
7325 */
7326static int bnx2x_init_hw_common_chip(struct bnx2x *bp)
7327{
7328 int rc = bnx2x_init_hw_common(bp);
7329
7330 if (rc)
7331 return rc;
7332
7333 /* In E2 2-PORT mode, same ext phy is used for the two paths */
7334 if (!BP_NOMCP(bp))
7335 bnx2x__common_init_phy(bp);
7336
7337 return 0;
7338}
7339
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007340static int bnx2x_init_hw_port(struct bnx2x *bp)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007341{
7342 int port = BP_PORT(bp);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007343 int init_phase = port ? PHASE_PORT1 : PHASE_PORT0;
Eilon Greenstein1c063282009-02-12 08:36:43 +00007344 u32 low, high;
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02007345 u32 val, reg;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007346
Merav Sicron51c1a582012-03-18 10:33:38 +00007347 DP(NETIF_MSG_HW, "starting port init port %d\n", port);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007348
7349 REG_WR(bp, NIG_REG_MASK_INTERRUPT_PORT0 + port*4, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007350
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007351 bnx2x_init_block(bp, BLOCK_MISC, init_phase);
7352 bnx2x_init_block(bp, BLOCK_PXP, init_phase);
7353 bnx2x_init_block(bp, BLOCK_PXP2, init_phase);
Eilon Greensteinca003922009-08-12 22:53:28 -07007354
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007355 /* Timers bug workaround: disables the pf_master bit in pglue at
7356 * common phase, we need to enable it here before any dmae access are
7357 * attempted. Therefore we manually added the enable-master to the
7358 * port phase (it also happens in the function phase)
7359 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007360 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007361 REG_WR(bp, PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER, 1);
7362
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007363 bnx2x_init_block(bp, BLOCK_ATC, init_phase);
7364 bnx2x_init_block(bp, BLOCK_DMAE, init_phase);
7365 bnx2x_init_block(bp, BLOCK_PGLUE_B, init_phase);
7366 bnx2x_init_block(bp, BLOCK_QM, init_phase);
7367
7368 bnx2x_init_block(bp, BLOCK_TCM, init_phase);
7369 bnx2x_init_block(bp, BLOCK_UCM, init_phase);
7370 bnx2x_init_block(bp, BLOCK_CCM, init_phase);
7371 bnx2x_init_block(bp, BLOCK_XCM, init_phase);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007372
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007373 /* QM cid (connection) count */
7374 bnx2x_qm_init_cid_count(bp, bp->qm_cid_count, INITOP_SET);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007375
Merav Sicron55c11942012-11-07 00:45:48 +00007376 if (CNIC_SUPPORT(bp)) {
7377 bnx2x_init_block(bp, BLOCK_TM, init_phase);
7378 REG_WR(bp, TM_REG_LIN0_SCAN_TIME + port*4, 20);
7379 REG_WR(bp, TM_REG_LIN0_MAX_ACTIVE_CID + port*4, 31);
7380 }
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00007381
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007382 bnx2x_init_block(bp, BLOCK_DORQ, init_phase);
Eilon Greenstein1c063282009-02-12 08:36:43 +00007383
Dmitry Kravkov2b674042012-10-28 21:59:04 +00007384 bnx2x_init_block(bp, BLOCK_BRB1, init_phase);
7385
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007386 if (CHIP_IS_E1(bp) || CHIP_IS_E1H(bp)) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007387
7388 if (IS_MF(bp))
7389 low = ((bp->flags & ONE_PORT_FLAG) ? 160 : 246);
7390 else if (bp->dev->mtu > 4096) {
7391 if (bp->flags & ONE_PORT_FLAG)
7392 low = 160;
7393 else {
7394 val = bp->dev->mtu;
7395 /* (24*1024 + val*4)/256 */
7396 low = 96 + (val/64) +
7397 ((val % 64) ? 1 : 0);
7398 }
7399 } else
7400 low = ((bp->flags & ONE_PORT_FLAG) ? 80 : 160);
7401 high = low + 56; /* 14*1024/256 */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007402 REG_WR(bp, BRB1_REG_PAUSE_LOW_THRESHOLD_0 + port*4, low);
7403 REG_WR(bp, BRB1_REG_PAUSE_HIGH_THRESHOLD_0 + port*4, high);
7404 }
7405
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007406 if (CHIP_MODE_IS_4_PORT(bp))
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007407 REG_WR(bp, (BP_PORT(bp) ?
7408 BRB1_REG_MAC_GUARANTIED_1 :
7409 BRB1_REG_MAC_GUARANTIED_0), 40);
Eilon Greenstein356e2382009-02-12 08:38:32 +00007410
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007411 bnx2x_init_block(bp, BLOCK_PRS, init_phase);
Barak Witkowskia3348722012-04-23 03:04:46 +00007412 if (CHIP_IS_E3B0(bp)) {
7413 if (IS_MF_AFEX(bp)) {
7414 /* configure headers for AFEX mode */
7415 REG_WR(bp, BP_PORT(bp) ?
7416 PRS_REG_HDRS_AFTER_BASIC_PORT_1 :
7417 PRS_REG_HDRS_AFTER_BASIC_PORT_0, 0xE);
7418 REG_WR(bp, BP_PORT(bp) ?
7419 PRS_REG_HDRS_AFTER_TAG_0_PORT_1 :
7420 PRS_REG_HDRS_AFTER_TAG_0_PORT_0, 0x6);
7421 REG_WR(bp, BP_PORT(bp) ?
7422 PRS_REG_MUST_HAVE_HDRS_PORT_1 :
7423 PRS_REG_MUST_HAVE_HDRS_PORT_0, 0xA);
7424 } else {
7425 /* Ovlan exists only if we are in multi-function +
7426 * switch-dependent mode, in switch-independent there
7427 * is no ovlan headers
7428 */
7429 REG_WR(bp, BP_PORT(bp) ?
7430 PRS_REG_HDRS_AFTER_BASIC_PORT_1 :
7431 PRS_REG_HDRS_AFTER_BASIC_PORT_0,
7432 (bp->path_has_ovlan ? 7 : 6));
7433 }
7434 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007435
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007436 bnx2x_init_block(bp, BLOCK_TSDM, init_phase);
7437 bnx2x_init_block(bp, BLOCK_CSDM, init_phase);
7438 bnx2x_init_block(bp, BLOCK_USDM, init_phase);
7439 bnx2x_init_block(bp, BLOCK_XSDM, init_phase);
7440
7441 bnx2x_init_block(bp, BLOCK_TSEM, init_phase);
7442 bnx2x_init_block(bp, BLOCK_USEM, init_phase);
7443 bnx2x_init_block(bp, BLOCK_CSEM, init_phase);
7444 bnx2x_init_block(bp, BLOCK_XSEM, init_phase);
7445
7446 bnx2x_init_block(bp, BLOCK_UPB, init_phase);
7447 bnx2x_init_block(bp, BLOCK_XPB, init_phase);
7448
7449 bnx2x_init_block(bp, BLOCK_PBF, init_phase);
7450
7451 if (CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007452 /* configure PBF to work without PAUSE mtu 9000 */
7453 REG_WR(bp, PBF_REG_P0_PAUSE_ENABLE + port*4, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007454
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007455 /* update threshold */
7456 REG_WR(bp, PBF_REG_P0_ARB_THRSH + port*4, (9040/16));
7457 /* update init credit */
7458 REG_WR(bp, PBF_REG_P0_INIT_CRD + port*4, (9040/16) + 553 - 22);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007459
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007460 /* probe changes */
7461 REG_WR(bp, PBF_REG_INIT_P0 + port*4, 1);
7462 udelay(50);
7463 REG_WR(bp, PBF_REG_INIT_P0 + port*4, 0);
7464 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007465
Merav Sicron55c11942012-11-07 00:45:48 +00007466 if (CNIC_SUPPORT(bp))
7467 bnx2x_init_block(bp, BLOCK_SRC, init_phase);
7468
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007469 bnx2x_init_block(bp, BLOCK_CDU, init_phase);
7470 bnx2x_init_block(bp, BLOCK_CFC, init_phase);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007471
7472 if (CHIP_IS_E1(bp)) {
7473 REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, 0);
7474 REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, 0);
7475 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007476 bnx2x_init_block(bp, BLOCK_HC, init_phase);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007477
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007478 bnx2x_init_block(bp, BLOCK_IGU, init_phase);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007479
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007480 bnx2x_init_block(bp, BLOCK_MISC_AEU, init_phase);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007481 /* init aeu_mask_attn_func_0/1:
Yuval Mintz16a5fd92013-06-02 00:06:18 +00007482 * - SF mode: bits 3-7 are masked. Only bits 0-2 are in use
7483 * - MF mode: bit 3 is masked. Bits 0-2 are in use as in SF
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007484 * bits 4-7 are used for "per vn group attention" */
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00007485 val = IS_MF(bp) ? 0xF7 : 0x7;
7486 /* Enable DCBX attention for all but E1 */
7487 val |= CHIP_IS_E1(bp) ? 0 : 0x10;
7488 REG_WR(bp, MISC_REG_AEU_MASK_ATTN_FUNC_0 + port*4, val);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007489
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02007490 /* SCPAD_PARITY should NOT trigger close the gates */
7491 reg = port ? MISC_REG_AEU_ENABLE4_NIG_1 : MISC_REG_AEU_ENABLE4_NIG_0;
7492 REG_WR(bp, reg,
7493 REG_RD(bp, reg) &
7494 ~AEU_INPUTS_ATTN_BITS_MCP_LATCHED_SCPAD_PARITY);
7495
7496 reg = port ? MISC_REG_AEU_ENABLE4_PXP_1 : MISC_REG_AEU_ENABLE4_PXP_0;
7497 REG_WR(bp, reg,
7498 REG_RD(bp, reg) &
7499 ~AEU_INPUTS_ATTN_BITS_MCP_LATCHED_SCPAD_PARITY);
7500
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007501 bnx2x_init_block(bp, BLOCK_NIG, init_phase);
Eilon Greenstein356e2382009-02-12 08:38:32 +00007502
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007503 if (!CHIP_IS_E1x(bp)) {
7504 /* Bit-map indicating which L2 hdrs may appear after the
7505 * basic Ethernet header
7506 */
Barak Witkowskia3348722012-04-23 03:04:46 +00007507 if (IS_MF_AFEX(bp))
7508 REG_WR(bp, BP_PORT(bp) ?
7509 NIG_REG_P1_HDRS_AFTER_BASIC :
7510 NIG_REG_P0_HDRS_AFTER_BASIC, 0xE);
7511 else
7512 REG_WR(bp, BP_PORT(bp) ?
7513 NIG_REG_P1_HDRS_AFTER_BASIC :
7514 NIG_REG_P0_HDRS_AFTER_BASIC,
7515 IS_MF_SD(bp) ? 7 : 6);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007516
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007517 if (CHIP_IS_E3(bp))
7518 REG_WR(bp, BP_PORT(bp) ?
7519 NIG_REG_LLH1_MF_MODE :
7520 NIG_REG_LLH_MF_MODE, IS_MF(bp));
7521 }
7522 if (!CHIP_IS_E3(bp))
7523 REG_WR(bp, NIG_REG_XGXS_SERDES0_MODE_SEL + port*4, 1);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007524
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007525 if (!CHIP_IS_E1(bp)) {
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +00007526 /* 0x2 disable mf_ov, 0x1 enable */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007527 REG_WR(bp, NIG_REG_LLH0_BRB1_DRV_MASK_MF + port*4,
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08007528 (IS_MF_SD(bp) ? 0x1 : 0x2));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007529
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007530 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007531 val = 0;
7532 switch (bp->mf_mode) {
7533 case MULTI_FUNCTION_SD:
7534 val = 1;
7535 break;
7536 case MULTI_FUNCTION_SI:
Barak Witkowskia3348722012-04-23 03:04:46 +00007537 case MULTI_FUNCTION_AFEX:
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007538 val = 2;
7539 break;
7540 }
7541
7542 REG_WR(bp, (BP_PORT(bp) ? NIG_REG_LLH1_CLS_TYPE :
7543 NIG_REG_LLH0_CLS_TYPE), val);
7544 }
Eilon Greenstein1c063282009-02-12 08:36:43 +00007545 {
7546 REG_WR(bp, NIG_REG_LLFC_ENABLE_0 + port*4, 0);
7547 REG_WR(bp, NIG_REG_LLFC_OUT_EN_0 + port*4, 0);
7548 REG_WR(bp, NIG_REG_PAUSE_ENABLE_0 + port*4, 1);
7549 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007550 }
7551
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007552 /* If SPIO5 is set to generate interrupts, enable it for this port */
7553 val = REG_RD(bp, MISC_REG_SPIO_EVENT_EN);
Yuval Mintzd6d99a32012-12-02 04:05:45 +00007554 if (val & MISC_SPIO_SPIO5) {
Eilon Greenstein4d295db2009-07-21 05:47:47 +00007555 u32 reg_addr = (port ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_0 :
7556 MISC_REG_AEU_ENABLE1_FUNC_0_OUT_0);
7557 val = REG_RD(bp, reg_addr);
Eliezer Tamirf1410642008-02-28 11:51:50 -08007558 val |= AEU_INPUTS_ATTN_BITS_SPIO5;
Eilon Greenstein4d295db2009-07-21 05:47:47 +00007559 REG_WR(bp, reg_addr, val);
Eliezer Tamirf1410642008-02-28 11:51:50 -08007560 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007561
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007562 return 0;
7563}
7564
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007565static void bnx2x_ilt_wr(struct bnx2x *bp, u32 index, dma_addr_t addr)
7566{
7567 int reg;
Yuval Mintz32d68de2012-04-03 18:41:24 +00007568 u32 wb_write[2];
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007569
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007570 if (CHIP_IS_E1(bp))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007571 reg = PXP2_REG_RQ_ONCHIP_AT + index*8;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007572 else
7573 reg = PXP2_REG_RQ_ONCHIP_AT_B0 + index*8;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007574
Yuval Mintz32d68de2012-04-03 18:41:24 +00007575 wb_write[0] = ONCHIP_ADDR1(addr);
7576 wb_write[1] = ONCHIP_ADDR2(addr);
7577 REG_WR_DMAE(bp, reg, wb_write, 2);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007578}
7579
Ariel Eliorb56e9672013-01-01 05:22:32 +00007580void bnx2x_igu_clear_sb_gen(struct bnx2x *bp, u8 func, u8 idu_sb_id, bool is_pf)
Eric Dumazet1191cb82012-04-27 21:39:21 +00007581{
7582 u32 data, ctl, cnt = 100;
7583 u32 igu_addr_data = IGU_REG_COMMAND_REG_32LSB_DATA;
7584 u32 igu_addr_ctl = IGU_REG_COMMAND_REG_CTRL;
7585 u32 igu_addr_ack = IGU_REG_CSTORM_TYPE_0_SB_CLEANUP + (idu_sb_id/32)*4;
7586 u32 sb_bit = 1 << (idu_sb_id%32);
Ariel Eliorb56e9672013-01-01 05:22:32 +00007587 u32 func_encode = func | (is_pf ? 1 : 0) << IGU_FID_ENCODE_IS_PF_SHIFT;
Eric Dumazet1191cb82012-04-27 21:39:21 +00007588 u32 addr_encode = IGU_CMD_E2_PROD_UPD_BASE + idu_sb_id;
7589
7590 /* Not supported in BC mode */
7591 if (CHIP_INT_MODE_IS_BC(bp))
7592 return;
7593
7594 data = (IGU_USE_REGISTER_cstorm_type_0_sb_cleanup
7595 << IGU_REGULAR_CLEANUP_TYPE_SHIFT) |
7596 IGU_REGULAR_CLEANUP_SET |
7597 IGU_REGULAR_BCLEANUP;
7598
7599 ctl = addr_encode << IGU_CTRL_REG_ADDRESS_SHIFT |
7600 func_encode << IGU_CTRL_REG_FID_SHIFT |
7601 IGU_CTRL_CMD_TYPE_WR << IGU_CTRL_REG_TYPE_SHIFT;
7602
7603 DP(NETIF_MSG_HW, "write 0x%08x to IGU(via GRC) addr 0x%x\n",
7604 data, igu_addr_data);
7605 REG_WR(bp, igu_addr_data, data);
7606 mmiowb();
7607 barrier();
7608 DP(NETIF_MSG_HW, "write 0x%08x to IGU(via GRC) addr 0x%x\n",
7609 ctl, igu_addr_ctl);
7610 REG_WR(bp, igu_addr_ctl, ctl);
7611 mmiowb();
7612 barrier();
7613
7614 /* wait for clean up to finish */
7615 while (!(REG_RD(bp, igu_addr_ack) & sb_bit) && --cnt)
7616 msleep(20);
7617
Eric Dumazet1191cb82012-04-27 21:39:21 +00007618 if (!(REG_RD(bp, igu_addr_ack) & sb_bit)) {
7619 DP(NETIF_MSG_HW,
7620 "Unable to finish IGU cleanup: idu_sb_id %d offset %d bit %d (cnt %d)\n",
7621 idu_sb_id, idu_sb_id/32, idu_sb_id%32, cnt);
7622 }
7623}
7624
7625static void bnx2x_igu_clear_sb(struct bnx2x *bp, u8 idu_sb_id)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007626{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007627 bnx2x_igu_clear_sb_gen(bp, BP_FUNC(bp), idu_sb_id, true /*PF*/);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007628}
7629
Eric Dumazet1191cb82012-04-27 21:39:21 +00007630static void bnx2x_clear_func_ilt(struct bnx2x *bp, u32 func)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007631{
7632 u32 i, base = FUNC_ILT_BASE(func);
7633 for (i = base; i < base + ILT_PER_FUNC; i++)
7634 bnx2x_ilt_wr(bp, i, 0);
7635}
7636
Merav Sicron910cc722012-11-11 03:56:08 +00007637static void bnx2x_init_searcher(struct bnx2x *bp)
Merav Sicron55c11942012-11-07 00:45:48 +00007638{
7639 int port = BP_PORT(bp);
7640 bnx2x_src_init_t2(bp, bp->t2, bp->t2_mapping, SRC_CONN_NUM);
7641 /* T1 hash bits value determines the T1 number of entries */
7642 REG_WR(bp, SRC_REG_NUMBER_HASH_BITS0 + port*4, SRC_HASH_BITS);
7643}
7644
7645static inline int bnx2x_func_switch_update(struct bnx2x *bp, int suspend)
7646{
7647 int rc;
7648 struct bnx2x_func_state_params func_params = {NULL};
7649 struct bnx2x_func_switch_update_params *switch_update_params =
7650 &func_params.params.switch_update;
7651
7652 /* Prepare parameters for function state transitions */
7653 __set_bit(RAMROD_COMP_WAIT, &func_params.ramrod_flags);
7654 __set_bit(RAMROD_RETRY, &func_params.ramrod_flags);
7655
7656 func_params.f_obj = &bp->func_obj;
7657 func_params.cmd = BNX2X_F_CMD_SWITCH_UPDATE;
7658
7659 /* Function parameters */
Dmitry Kravkove42780b2014-08-17 16:47:43 +03007660 __set_bit(BNX2X_F_UPDATE_TX_SWITCH_SUSPEND_CHNG,
7661 &switch_update_params->changes);
7662 if (suspend)
7663 __set_bit(BNX2X_F_UPDATE_TX_SWITCH_SUSPEND,
7664 &switch_update_params->changes);
Merav Sicron55c11942012-11-07 00:45:48 +00007665
7666 rc = bnx2x_func_state_change(bp, &func_params);
7667
7668 return rc;
7669}
7670
Merav Sicron910cc722012-11-11 03:56:08 +00007671static int bnx2x_reset_nic_mode(struct bnx2x *bp)
Merav Sicron55c11942012-11-07 00:45:48 +00007672{
7673 int rc, i, port = BP_PORT(bp);
7674 int vlan_en = 0, mac_en[NUM_MACS];
7675
Merav Sicron55c11942012-11-07 00:45:48 +00007676 /* Close input from network */
7677 if (bp->mf_mode == SINGLE_FUNCTION) {
7678 bnx2x_set_rx_filter(&bp->link_params, 0);
7679 } else {
7680 vlan_en = REG_RD(bp, port ? NIG_REG_LLH1_FUNC_EN :
7681 NIG_REG_LLH0_FUNC_EN);
7682 REG_WR(bp, port ? NIG_REG_LLH1_FUNC_EN :
7683 NIG_REG_LLH0_FUNC_EN, 0);
7684 for (i = 0; i < NUM_MACS; i++) {
7685 mac_en[i] = REG_RD(bp, port ?
7686 (NIG_REG_LLH1_FUNC_MEM_ENABLE +
7687 4 * i) :
7688 (NIG_REG_LLH0_FUNC_MEM_ENABLE +
7689 4 * i));
7690 REG_WR(bp, port ? (NIG_REG_LLH1_FUNC_MEM_ENABLE +
7691 4 * i) :
7692 (NIG_REG_LLH0_FUNC_MEM_ENABLE + 4 * i), 0);
7693 }
7694 }
7695
7696 /* Close BMC to host */
7697 REG_WR(bp, port ? NIG_REG_P0_TX_MNG_HOST_ENABLE :
7698 NIG_REG_P1_TX_MNG_HOST_ENABLE, 0);
7699
7700 /* Suspend Tx switching to the PF. Completion of this ramrod
7701 * further guarantees that all the packets of that PF / child
7702 * VFs in BRB were processed by the Parser, so it is safe to
7703 * change the NIC_MODE register.
7704 */
7705 rc = bnx2x_func_switch_update(bp, 1);
7706 if (rc) {
7707 BNX2X_ERR("Can't suspend tx-switching!\n");
7708 return rc;
7709 }
7710
7711 /* Change NIC_MODE register */
7712 REG_WR(bp, PRS_REG_NIC_MODE, 0);
7713
7714 /* Open input from network */
7715 if (bp->mf_mode == SINGLE_FUNCTION) {
7716 bnx2x_set_rx_filter(&bp->link_params, 1);
7717 } else {
7718 REG_WR(bp, port ? NIG_REG_LLH1_FUNC_EN :
7719 NIG_REG_LLH0_FUNC_EN, vlan_en);
7720 for (i = 0; i < NUM_MACS; i++) {
7721 REG_WR(bp, port ? (NIG_REG_LLH1_FUNC_MEM_ENABLE +
7722 4 * i) :
7723 (NIG_REG_LLH0_FUNC_MEM_ENABLE + 4 * i),
7724 mac_en[i]);
7725 }
7726 }
7727
7728 /* Enable BMC to host */
7729 REG_WR(bp, port ? NIG_REG_P0_TX_MNG_HOST_ENABLE :
7730 NIG_REG_P1_TX_MNG_HOST_ENABLE, 1);
7731
7732 /* Resume Tx switching to the PF */
7733 rc = bnx2x_func_switch_update(bp, 0);
7734 if (rc) {
7735 BNX2X_ERR("Can't resume tx-switching!\n");
7736 return rc;
7737 }
7738
7739 DP(NETIF_MSG_IFUP, "NIC MODE disabled\n");
7740 return 0;
7741}
7742
7743int bnx2x_init_hw_func_cnic(struct bnx2x *bp)
7744{
7745 int rc;
7746
7747 bnx2x_ilt_init_op_cnic(bp, INITOP_SET);
7748
7749 if (CONFIGURE_NIC_MODE(bp)) {
Yuval Mintz16a5fd92013-06-02 00:06:18 +00007750 /* Configure searcher as part of function hw init */
Merav Sicron55c11942012-11-07 00:45:48 +00007751 bnx2x_init_searcher(bp);
7752
7753 /* Reset NIC mode */
7754 rc = bnx2x_reset_nic_mode(bp);
7755 if (rc)
7756 BNX2X_ERR("Can't change NIC mode!\n");
7757 return rc;
7758 }
7759
7760 return 0;
7761}
7762
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007763static int bnx2x_init_hw_func(struct bnx2x *bp)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007764{
7765 int port = BP_PORT(bp);
7766 int func = BP_FUNC(bp);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007767 int init_phase = PHASE_PF0 + func;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007768 struct bnx2x_ilt *ilt = BP_ILT(bp);
7769 u16 cdu_ilt_start;
Eilon Greenstein8badd272009-02-12 08:36:15 +00007770 u32 addr, val;
Vladislav Zolotarovf4a66892010-10-19 05:13:09 +00007771 u32 main_mem_base, main_mem_size, main_mem_prty_clr;
Ariel Elior89db4ad2012-01-26 06:01:48 +00007772 int i, main_mem_width, rc;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007773
Merav Sicron51c1a582012-03-18 10:33:38 +00007774 DP(NETIF_MSG_HW, "starting func init func %d\n", func);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007775
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007776 /* FLR cleanup - hmmm */
Ariel Elior89db4ad2012-01-26 06:01:48 +00007777 if (!CHIP_IS_E1x(bp)) {
7778 rc = bnx2x_pf_flr_clnup(bp);
Yuval Mintz04c46732013-01-23 03:21:46 +00007779 if (rc) {
7780 bnx2x_fw_dump(bp);
Ariel Elior89db4ad2012-01-26 06:01:48 +00007781 return rc;
Yuval Mintz04c46732013-01-23 03:21:46 +00007782 }
Ariel Elior89db4ad2012-01-26 06:01:48 +00007783 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007784
Eilon Greenstein8badd272009-02-12 08:36:15 +00007785 /* set MSI reconfigure capability */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007786 if (bp->common.int_block == INT_BLOCK_HC) {
7787 addr = (port ? HC_REG_CONFIG_1 : HC_REG_CONFIG_0);
7788 val = REG_RD(bp, addr);
7789 val |= HC_CONFIG_0_REG_MSI_ATTN_EN_0;
7790 REG_WR(bp, addr, val);
7791 }
Eilon Greenstein8badd272009-02-12 08:36:15 +00007792
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007793 bnx2x_init_block(bp, BLOCK_PXP, init_phase);
7794 bnx2x_init_block(bp, BLOCK_PXP2, init_phase);
7795
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007796 ilt = BP_ILT(bp);
7797 cdu_ilt_start = ilt->clients[ILT_CLIENT_CDU].start;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007798
Ariel Elior290ca2b2013-01-01 05:22:31 +00007799 if (IS_SRIOV(bp))
7800 cdu_ilt_start += BNX2X_FIRST_VF_CID/ILT_PAGE_CIDS;
7801 cdu_ilt_start = bnx2x_iov_init_ilt(bp, cdu_ilt_start);
7802
7803 /* since BNX2X_FIRST_VF_CID > 0 the PF L2 cids precedes
7804 * those of the VFs, so start line should be reset
7805 */
7806 cdu_ilt_start = ilt->clients[ILT_CLIENT_CDU].start;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007807 for (i = 0; i < L2_ILT_LINES(bp); i++) {
Merav Sicrona0529972012-06-19 07:48:25 +00007808 ilt->lines[cdu_ilt_start + i].page = bp->context[i].vcxt;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007809 ilt->lines[cdu_ilt_start + i].page_mapping =
Merav Sicrona0529972012-06-19 07:48:25 +00007810 bp->context[i].cxt_mapping;
7811 ilt->lines[cdu_ilt_start + i].size = bp->context[i].size;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007812 }
Ariel Elior290ca2b2013-01-01 05:22:31 +00007813
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007814 bnx2x_ilt_init_op(bp, INITOP_SET);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00007815
Merav Sicron55c11942012-11-07 00:45:48 +00007816 if (!CONFIGURE_NIC_MODE(bp)) {
7817 bnx2x_init_searcher(bp);
7818 REG_WR(bp, PRS_REG_NIC_MODE, 0);
7819 DP(NETIF_MSG_IFUP, "NIC MODE disabled\n");
7820 } else {
7821 /* Set NIC mode */
7822 REG_WR(bp, PRS_REG_NIC_MODE, 1);
Yuval Mintz6bf07b82013-06-02 00:06:20 +00007823 DP(NETIF_MSG_IFUP, "NIC MODE configured\n");
Merav Sicron55c11942012-11-07 00:45:48 +00007824 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007825
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007826 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007827 u32 pf_conf = IGU_PF_CONF_FUNC_EN;
7828
7829 /* Turn on a single ISR mode in IGU if driver is going to use
7830 * INT#x or MSI
7831 */
7832 if (!(bp->flags & USING_MSIX_FLAG))
7833 pf_conf |= IGU_PF_CONF_SINGLE_ISR_EN;
7834 /*
7835 * Timers workaround bug: function init part.
7836 * Need to wait 20msec after initializing ILT,
7837 * needed to make sure there are no requests in
7838 * one of the PXP internal queues with "old" ILT addresses
7839 */
7840 msleep(20);
7841 /*
7842 * Master enable - Due to WB DMAE writes performed before this
7843 * register is re-initialized as part of the regular function
7844 * init
7845 */
7846 REG_WR(bp, PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER, 1);
7847 /* Enable the function in IGU */
7848 REG_WR(bp, IGU_REG_PF_CONFIGURATION, pf_conf);
7849 }
7850
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007851 bp->dmae_ready = 1;
7852
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007853 bnx2x_init_block(bp, BLOCK_PGLUE_B, init_phase);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007854
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007855 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007856 REG_WR(bp, PGLUE_B_REG_WAS_ERROR_PF_7_0_CLR, func);
7857
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007858 bnx2x_init_block(bp, BLOCK_ATC, init_phase);
7859 bnx2x_init_block(bp, BLOCK_DMAE, init_phase);
7860 bnx2x_init_block(bp, BLOCK_NIG, init_phase);
7861 bnx2x_init_block(bp, BLOCK_SRC, init_phase);
7862 bnx2x_init_block(bp, BLOCK_MISC, init_phase);
7863 bnx2x_init_block(bp, BLOCK_TCM, init_phase);
7864 bnx2x_init_block(bp, BLOCK_UCM, init_phase);
7865 bnx2x_init_block(bp, BLOCK_CCM, init_phase);
7866 bnx2x_init_block(bp, BLOCK_XCM, init_phase);
7867 bnx2x_init_block(bp, BLOCK_TSEM, init_phase);
7868 bnx2x_init_block(bp, BLOCK_USEM, init_phase);
7869 bnx2x_init_block(bp, BLOCK_CSEM, init_phase);
7870 bnx2x_init_block(bp, BLOCK_XSEM, init_phase);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007871
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007872 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007873 REG_WR(bp, QM_REG_PF_EN, 1);
7874
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007875 if (!CHIP_IS_E1x(bp)) {
7876 REG_WR(bp, TSEM_REG_VFPF_ERR_NUM, BNX2X_MAX_NUM_OF_VFS + func);
7877 REG_WR(bp, USEM_REG_VFPF_ERR_NUM, BNX2X_MAX_NUM_OF_VFS + func);
7878 REG_WR(bp, CSEM_REG_VFPF_ERR_NUM, BNX2X_MAX_NUM_OF_VFS + func);
7879 REG_WR(bp, XSEM_REG_VFPF_ERR_NUM, BNX2X_MAX_NUM_OF_VFS + func);
7880 }
7881 bnx2x_init_block(bp, BLOCK_QM, init_phase);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007882
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007883 bnx2x_init_block(bp, BLOCK_TM, init_phase);
7884 bnx2x_init_block(bp, BLOCK_DORQ, init_phase);
Ariel Eliorc19d65c2013-09-09 14:51:27 +03007885 REG_WR(bp, DORQ_REG_MODE_ACT, 1); /* no dpm */
Ariel Eliorb56e9672013-01-01 05:22:32 +00007886
7887 bnx2x_iov_init_dq(bp);
7888
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007889 bnx2x_init_block(bp, BLOCK_BRB1, init_phase);
7890 bnx2x_init_block(bp, BLOCK_PRS, init_phase);
7891 bnx2x_init_block(bp, BLOCK_TSDM, init_phase);
7892 bnx2x_init_block(bp, BLOCK_CSDM, init_phase);
7893 bnx2x_init_block(bp, BLOCK_USDM, init_phase);
7894 bnx2x_init_block(bp, BLOCK_XSDM, init_phase);
7895 bnx2x_init_block(bp, BLOCK_UPB, init_phase);
7896 bnx2x_init_block(bp, BLOCK_XPB, init_phase);
7897 bnx2x_init_block(bp, BLOCK_PBF, init_phase);
7898 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007899 REG_WR(bp, PBF_REG_DISABLE_PF, 0);
7900
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007901 bnx2x_init_block(bp, BLOCK_CDU, init_phase);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007902
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007903 bnx2x_init_block(bp, BLOCK_CFC, init_phase);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007904
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007905 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007906 REG_WR(bp, CFC_REG_WEAK_ENABLE_PF, 1);
7907
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +00007908 if (IS_MF(bp)) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007909 REG_WR(bp, NIG_REG_LLH0_FUNC_EN + port*8, 1);
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +00007910 REG_WR(bp, NIG_REG_LLH0_FUNC_VLAN_ID + port*8, bp->mf_ov);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007911 }
7912
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007913 bnx2x_init_block(bp, BLOCK_MISC_AEU, init_phase);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007914
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007915 /* HC init per function */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007916 if (bp->common.int_block == INT_BLOCK_HC) {
7917 if (CHIP_IS_E1H(bp)) {
7918 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_12 + func*4, 0);
7919
7920 REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, 0);
7921 REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, 0);
7922 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007923 bnx2x_init_block(bp, BLOCK_HC, init_phase);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007924
7925 } else {
7926 int num_segs, sb_idx, prod_offset;
7927
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007928 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_12 + func*4, 0);
7929
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007930 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007931 REG_WR(bp, IGU_REG_LEADING_EDGE_LATCH, 0);
7932 REG_WR(bp, IGU_REG_TRAILING_EDGE_LATCH, 0);
7933 }
7934
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007935 bnx2x_init_block(bp, BLOCK_IGU, init_phase);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007936
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007937 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007938 int dsb_idx = 0;
7939 /**
7940 * Producer memory:
7941 * E2 mode: address 0-135 match to the mapping memory;
7942 * 136 - PF0 default prod; 137 - PF1 default prod;
7943 * 138 - PF2 default prod; 139 - PF3 default prod;
7944 * 140 - PF0 attn prod; 141 - PF1 attn prod;
7945 * 142 - PF2 attn prod; 143 - PF3 attn prod;
7946 * 144-147 reserved.
7947 *
7948 * E1.5 mode - In backward compatible mode;
7949 * for non default SB; each even line in the memory
7950 * holds the U producer and each odd line hold
7951 * the C producer. The first 128 producers are for
7952 * NDSB (PF0 - 0-31; PF1 - 32-63 and so on). The last 20
7953 * producers are for the DSB for each PF.
7954 * Each PF has five segments: (the order inside each
7955 * segment is PF0; PF1; PF2; PF3) - 128-131 U prods;
7956 * 132-135 C prods; 136-139 X prods; 140-143 T prods;
7957 * 144-147 attn prods;
7958 */
7959 /* non-default-status-blocks */
7960 num_segs = CHIP_INT_MODE_IS_BC(bp) ?
7961 IGU_BC_NDSB_NUM_SEGS : IGU_NORM_NDSB_NUM_SEGS;
7962 for (sb_idx = 0; sb_idx < bp->igu_sb_cnt; sb_idx++) {
7963 prod_offset = (bp->igu_base_sb + sb_idx) *
7964 num_segs;
7965
7966 for (i = 0; i < num_segs; i++) {
7967 addr = IGU_REG_PROD_CONS_MEMORY +
7968 (prod_offset + i) * 4;
7969 REG_WR(bp, addr, 0);
7970 }
7971 /* send consumer update with value 0 */
7972 bnx2x_ack_sb(bp, bp->igu_base_sb + sb_idx,
7973 USTORM_ID, 0, IGU_INT_NOP, 1);
7974 bnx2x_igu_clear_sb(bp,
7975 bp->igu_base_sb + sb_idx);
7976 }
7977
7978 /* default-status-blocks */
7979 num_segs = CHIP_INT_MODE_IS_BC(bp) ?
7980 IGU_BC_DSB_NUM_SEGS : IGU_NORM_DSB_NUM_SEGS;
7981
7982 if (CHIP_MODE_IS_4_PORT(bp))
7983 dsb_idx = BP_FUNC(bp);
7984 else
David S. Miller8decf862011-09-22 03:23:13 -04007985 dsb_idx = BP_VN(bp);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007986
7987 prod_offset = (CHIP_INT_MODE_IS_BC(bp) ?
7988 IGU_BC_BASE_DSB_PROD + dsb_idx :
7989 IGU_NORM_BASE_DSB_PROD + dsb_idx);
7990
David S. Miller8decf862011-09-22 03:23:13 -04007991 /*
7992 * igu prods come in chunks of E1HVN_MAX (4) -
7993 * does not matters what is the current chip mode
7994 */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007995 for (i = 0; i < (num_segs * E1HVN_MAX);
7996 i += E1HVN_MAX) {
7997 addr = IGU_REG_PROD_CONS_MEMORY +
7998 (prod_offset + i)*4;
7999 REG_WR(bp, addr, 0);
8000 }
8001 /* send consumer update with 0 */
8002 if (CHIP_INT_MODE_IS_BC(bp)) {
8003 bnx2x_ack_sb(bp, bp->igu_dsb_id,
8004 USTORM_ID, 0, IGU_INT_NOP, 1);
8005 bnx2x_ack_sb(bp, bp->igu_dsb_id,
8006 CSTORM_ID, 0, IGU_INT_NOP, 1);
8007 bnx2x_ack_sb(bp, bp->igu_dsb_id,
8008 XSTORM_ID, 0, IGU_INT_NOP, 1);
8009 bnx2x_ack_sb(bp, bp->igu_dsb_id,
8010 TSTORM_ID, 0, IGU_INT_NOP, 1);
8011 bnx2x_ack_sb(bp, bp->igu_dsb_id,
8012 ATTENTION_ID, 0, IGU_INT_NOP, 1);
8013 } else {
8014 bnx2x_ack_sb(bp, bp->igu_dsb_id,
8015 USTORM_ID, 0, IGU_INT_NOP, 1);
8016 bnx2x_ack_sb(bp, bp->igu_dsb_id,
8017 ATTENTION_ID, 0, IGU_INT_NOP, 1);
8018 }
8019 bnx2x_igu_clear_sb(bp, bp->igu_dsb_id);
8020
Yuval Mintz16a5fd92013-06-02 00:06:18 +00008021 /* !!! These should become driver const once
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008022 rf-tool supports split-68 const */
8023 REG_WR(bp, IGU_REG_SB_INT_BEFORE_MASK_LSB, 0);
8024 REG_WR(bp, IGU_REG_SB_INT_BEFORE_MASK_MSB, 0);
8025 REG_WR(bp, IGU_REG_SB_MASK_LSB, 0);
8026 REG_WR(bp, IGU_REG_SB_MASK_MSB, 0);
8027 REG_WR(bp, IGU_REG_PBA_STATUS_LSB, 0);
8028 REG_WR(bp, IGU_REG_PBA_STATUS_MSB, 0);
8029 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008030 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008031
Eliezer Tamirc14423f2008-02-28 11:49:42 -08008032 /* Reset PCIE errors for debug */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008033 REG_WR(bp, 0x2114, 0xffffffff);
8034 REG_WR(bp, 0x2120, 0xffffffff);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008035
Vladislav Zolotarovf4a66892010-10-19 05:13:09 +00008036 if (CHIP_IS_E1x(bp)) {
8037 main_mem_size = HC_REG_MAIN_MEMORY_SIZE / 2; /*dwords*/
8038 main_mem_base = HC_REG_MAIN_MEMORY +
8039 BP_PORT(bp) * (main_mem_size * 4);
8040 main_mem_prty_clr = HC_REG_HC_PRTY_STS_CLR;
8041 main_mem_width = 8;
8042
8043 val = REG_RD(bp, main_mem_prty_clr);
8044 if (val)
Merav Sicron51c1a582012-03-18 10:33:38 +00008045 DP(NETIF_MSG_HW,
8046 "Hmmm... Parity errors in HC block during function init (0x%x)!\n",
8047 val);
Vladislav Zolotarovf4a66892010-10-19 05:13:09 +00008048
8049 /* Clear "false" parity errors in MSI-X table */
8050 for (i = main_mem_base;
8051 i < main_mem_base + main_mem_size * 4;
8052 i += main_mem_width) {
8053 bnx2x_read_dmae(bp, i, main_mem_width / 4);
8054 bnx2x_write_dmae(bp, bnx2x_sp_mapping(bp, wb_data),
8055 i, main_mem_width / 4);
8056 }
8057 /* Clear HC parity attention */
8058 REG_RD(bp, main_mem_prty_clr);
8059 }
8060
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008061#ifdef BNX2X_STOP_ON_ERROR
8062 /* Enable STORMs SP logging */
8063 REG_WR8(bp, BAR_USTRORM_INTMEM +
8064 USTORM_RECORD_SLOW_PATH_OFFSET(BP_FUNC(bp)), 1);
8065 REG_WR8(bp, BAR_TSTRORM_INTMEM +
8066 TSTORM_RECORD_SLOW_PATH_OFFSET(BP_FUNC(bp)), 1);
8067 REG_WR8(bp, BAR_CSTRORM_INTMEM +
8068 CSTORM_RECORD_SLOW_PATH_OFFSET(BP_FUNC(bp)), 1);
8069 REG_WR8(bp, BAR_XSTRORM_INTMEM +
8070 XSTORM_RECORD_SLOW_PATH_OFFSET(BP_FUNC(bp)), 1);
8071#endif
8072
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00008073 bnx2x_phy_probe(&bp->link_params);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00008074
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008075 return 0;
8076}
8077
Merav Sicron55c11942012-11-07 00:45:48 +00008078void bnx2x_free_mem_cnic(struct bnx2x *bp)
8079{
8080 bnx2x_ilt_mem_op_cnic(bp, ILT_MEMOP_FREE);
8081
8082 if (!CHIP_IS_E1x(bp))
8083 BNX2X_PCI_FREE(bp->cnic_sb.e2_sb, bp->cnic_sb_mapping,
8084 sizeof(struct host_hc_status_block_e2));
8085 else
8086 BNX2X_PCI_FREE(bp->cnic_sb.e1x_sb, bp->cnic_sb_mapping,
8087 sizeof(struct host_hc_status_block_e1x));
8088
8089 BNX2X_PCI_FREE(bp->t2, bp->t2_mapping, SRC_T2_SZ);
8090}
8091
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00008092void bnx2x_free_mem(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008093{
Merav Sicrona0529972012-06-19 07:48:25 +00008094 int i;
8095
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008096 BNX2X_PCI_FREE(bp->fw_stats, bp->fw_stats_mapping,
8097 bp->fw_stats_data_sz + bp->fw_stats_req_sz);
8098
Ariel Eliorb4cddbd2013-08-28 01:13:03 +03008099 if (IS_VF(bp))
8100 return;
8101
8102 BNX2X_PCI_FREE(bp->def_status_blk, bp->def_status_blk_mapping,
8103 sizeof(struct host_sp_status_block));
8104
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008105 BNX2X_PCI_FREE(bp->slowpath, bp->slowpath_mapping,
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008106 sizeof(struct bnx2x_slowpath));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008107
Merav Sicrona0529972012-06-19 07:48:25 +00008108 for (i = 0; i < L2_ILT_LINES(bp); i++)
8109 BNX2X_PCI_FREE(bp->context[i].vcxt, bp->context[i].cxt_mapping,
8110 bp->context[i].size);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008111 bnx2x_ilt_mem_op(bp, ILT_MEMOP_FREE);
8112
8113 BNX2X_FREE(bp->ilt->lines);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00008114
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07008115 BNX2X_PCI_FREE(bp->spq, bp->spq_mapping, BCM_PAGE_SIZE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008116
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008117 BNX2X_PCI_FREE(bp->eq_ring, bp->eq_mapping,
8118 BCM_PAGE_SIZE * NUM_EQ_PAGES);
Yuval Mintz580d9d02013-01-23 03:21:51 +00008119
Yuval Mintz05952242013-05-01 04:27:58 +00008120 BNX2X_PCI_FREE(bp->t2, bp->t2_mapping, SRC_T2_SZ);
8121
Yuval Mintz580d9d02013-01-23 03:21:51 +00008122 bnx2x_iov_free_mem(bp);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008123}
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008124
Merav Sicron55c11942012-11-07 00:45:48 +00008125int bnx2x_alloc_mem_cnic(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008126{
Joe Perchescd2b0382014-02-20 13:25:51 -08008127 if (!CHIP_IS_E1x(bp)) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008128 /* size = the status block + ramrod buffers */
Joe Perchescd2b0382014-02-20 13:25:51 -08008129 bp->cnic_sb.e2_sb = BNX2X_PCI_ALLOC(&bp->cnic_sb_mapping,
8130 sizeof(struct host_hc_status_block_e2));
8131 if (!bp->cnic_sb.e2_sb)
8132 goto alloc_mem_err;
8133 } else {
8134 bp->cnic_sb.e1x_sb = BNX2X_PCI_ALLOC(&bp->cnic_sb_mapping,
8135 sizeof(struct host_hc_status_block_e1x));
8136 if (!bp->cnic_sb.e1x_sb)
8137 goto alloc_mem_err;
8138 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008139
Joe Perchescd2b0382014-02-20 13:25:51 -08008140 if (CONFIGURE_NIC_MODE(bp) && !bp->t2) {
Yuval Mintz16a5fd92013-06-02 00:06:18 +00008141 /* allocate searcher T2 table, as it wasn't allocated before */
Joe Perchescd2b0382014-02-20 13:25:51 -08008142 bp->t2 = BNX2X_PCI_ALLOC(&bp->t2_mapping, SRC_T2_SZ);
8143 if (!bp->t2)
8144 goto alloc_mem_err;
8145 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008146
Merav Sicron55c11942012-11-07 00:45:48 +00008147 /* write address to which L5 should insert its values */
8148 bp->cnic_eth_dev.addr_drv_info_to_mcp =
8149 &bp->slowpath->drv_info_to_mcp;
8150
8151 if (bnx2x_ilt_mem_op_cnic(bp, ILT_MEMOP_ALLOC))
8152 goto alloc_mem_err;
8153
8154 return 0;
8155
8156alloc_mem_err:
8157 bnx2x_free_mem_cnic(bp);
8158 BNX2X_ERR("Can't allocate memory\n");
8159 return -ENOMEM;
8160}
8161
8162int bnx2x_alloc_mem(struct bnx2x *bp)
8163{
8164 int i, allocated, context_size;
8165
Joe Perchescd2b0382014-02-20 13:25:51 -08008166 if (!CONFIGURE_NIC_MODE(bp) && !bp->t2) {
Merav Sicron55c11942012-11-07 00:45:48 +00008167 /* allocate searcher T2 table */
Joe Perchescd2b0382014-02-20 13:25:51 -08008168 bp->t2 = BNX2X_PCI_ALLOC(&bp->t2_mapping, SRC_T2_SZ);
8169 if (!bp->t2)
8170 goto alloc_mem_err;
8171 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008172
Joe Perchescd2b0382014-02-20 13:25:51 -08008173 bp->def_status_blk = BNX2X_PCI_ALLOC(&bp->def_status_blk_mapping,
8174 sizeof(struct host_sp_status_block));
8175 if (!bp->def_status_blk)
8176 goto alloc_mem_err;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008177
Joe Perchescd2b0382014-02-20 13:25:51 -08008178 bp->slowpath = BNX2X_PCI_ALLOC(&bp->slowpath_mapping,
8179 sizeof(struct bnx2x_slowpath));
8180 if (!bp->slowpath)
8181 goto alloc_mem_err;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008182
Merav Sicrona0529972012-06-19 07:48:25 +00008183 /* Allocate memory for CDU context:
8184 * This memory is allocated separately and not in the generic ILT
8185 * functions because CDU differs in few aspects:
8186 * 1. There are multiple entities allocating memory for context -
8187 * 'regular' driver, CNIC and SRIOV driver. Each separately controls
8188 * its own ILT lines.
8189 * 2. Since CDU page-size is not a single 4KB page (which is the case
8190 * for the other ILT clients), to be efficient we want to support
8191 * allocation of sub-page-size in the last entry.
8192 * 3. Context pointers are used by the driver to pass to FW / update
8193 * the context (for the other ILT clients the pointers are used just to
8194 * free the memory during unload).
8195 */
8196 context_size = sizeof(union cdu_context) * BNX2X_L2_CID_COUNT(bp);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00008197
Merav Sicrona0529972012-06-19 07:48:25 +00008198 for (i = 0, allocated = 0; allocated < context_size; i++) {
8199 bp->context[i].size = min(CDU_ILT_PAGE_SZ,
8200 (context_size - allocated));
Joe Perchescd2b0382014-02-20 13:25:51 -08008201 bp->context[i].vcxt = BNX2X_PCI_ALLOC(&bp->context[i].cxt_mapping,
8202 bp->context[i].size);
8203 if (!bp->context[i].vcxt)
8204 goto alloc_mem_err;
Merav Sicrona0529972012-06-19 07:48:25 +00008205 allocated += bp->context[i].size;
8206 }
Joe Perchescd2b0382014-02-20 13:25:51 -08008207 bp->ilt->lines = kcalloc(ILT_MAX_LINES, sizeof(struct ilt_line),
8208 GFP_KERNEL);
8209 if (!bp->ilt->lines)
8210 goto alloc_mem_err;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008211
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008212 if (bnx2x_ilt_mem_op(bp, ILT_MEMOP_ALLOC))
8213 goto alloc_mem_err;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008214
Ariel Elior67c431a2013-01-01 05:22:36 +00008215 if (bnx2x_iov_alloc_mem(bp))
8216 goto alloc_mem_err;
8217
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008218 /* Slow path ring */
Joe Perchescd2b0382014-02-20 13:25:51 -08008219 bp->spq = BNX2X_PCI_ALLOC(&bp->spq_mapping, BCM_PAGE_SIZE);
8220 if (!bp->spq)
8221 goto alloc_mem_err;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008222
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008223 /* EQ */
Joe Perchescd2b0382014-02-20 13:25:51 -08008224 bp->eq_ring = BNX2X_PCI_ALLOC(&bp->eq_mapping,
8225 BCM_PAGE_SIZE * NUM_EQ_PAGES);
8226 if (!bp->eq_ring)
8227 goto alloc_mem_err;
Tom Herbertab532cf2011-02-16 10:27:02 +00008228
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008229 return 0;
8230
8231alloc_mem_err:
8232 bnx2x_free_mem(bp);
Merav Sicron51c1a582012-03-18 10:33:38 +00008233 BNX2X_ERR("Can't allocate memory\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008234 return -ENOMEM;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008235}
8236
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008237/*
8238 * Init service functions
8239 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008240
8241int bnx2x_set_mac_one(struct bnx2x *bp, u8 *mac,
8242 struct bnx2x_vlan_mac_obj *obj, bool set,
8243 int mac_type, unsigned long *ramrod_flags)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008244{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008245 int rc;
8246 struct bnx2x_vlan_mac_ramrod_params ramrod_param;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008247
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008248 memset(&ramrod_param, 0, sizeof(ramrod_param));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008249
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008250 /* Fill general parameters */
8251 ramrod_param.vlan_mac_obj = obj;
8252 ramrod_param.ramrod_flags = *ramrod_flags;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008253
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008254 /* Fill a user request section if needed */
8255 if (!test_bit(RAMROD_CONT, ramrod_flags)) {
8256 memcpy(ramrod_param.user_req.u.mac.mac, mac, ETH_ALEN);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008257
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008258 __set_bit(mac_type, &ramrod_param.user_req.vlan_mac_flags);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008259
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008260 /* Set the command: ADD or DEL */
8261 if (set)
8262 ramrod_param.user_req.cmd = BNX2X_VLAN_MAC_ADD;
8263 else
8264 ramrod_param.user_req.cmd = BNX2X_VLAN_MAC_DEL;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008265 }
8266
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008267 rc = bnx2x_config_vlan_mac(bp, &ramrod_param);
Yuval Mintz7b5342d2012-09-11 04:34:14 +00008268
8269 if (rc == -EEXIST) {
8270 DP(BNX2X_MSG_SP, "Failed to schedule ADD operations: %d\n", rc);
8271 /* do not treat adding same MAC as error */
8272 rc = 0;
8273 } else if (rc < 0)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008274 BNX2X_ERR("%s MAC failed\n", (set ? "Set" : "Del"));
Yuval Mintz7b5342d2012-09-11 04:34:14 +00008275
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008276 return rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008277}
8278
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008279int bnx2x_del_all_macs(struct bnx2x *bp,
8280 struct bnx2x_vlan_mac_obj *mac_obj,
8281 int mac_type, bool wait_for_comp)
Michael Chane665bfd2009-10-10 13:46:54 +00008282{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008283 int rc;
8284 unsigned long ramrod_flags = 0, vlan_mac_flags = 0;
8285
8286 /* Wait for completion of requested */
8287 if (wait_for_comp)
8288 __set_bit(RAMROD_COMP_WAIT, &ramrod_flags);
8289
8290 /* Set the mac type of addresses we want to clear */
8291 __set_bit(mac_type, &vlan_mac_flags);
8292
8293 rc = mac_obj->delete_all(bp, mac_obj, &vlan_mac_flags, &ramrod_flags);
8294 if (rc < 0)
8295 BNX2X_ERR("Failed to delete MACs: %d\n", rc);
8296
8297 return rc;
Michael Chane665bfd2009-10-10 13:46:54 +00008298}
8299
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008300int bnx2x_set_eth_mac(struct bnx2x *bp, bool set)
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08008301{
Barak Witkowskia3348722012-04-23 03:04:46 +00008302 if (is_zero_ether_addr(bp->dev->dev_addr) &&
8303 (IS_MF_STORAGE_SD(bp) || IS_MF_FCOE_AFEX(bp))) {
Merav Sicron51c1a582012-03-18 10:33:38 +00008304 DP(NETIF_MSG_IFUP | NETIF_MSG_IFDOWN,
8305 "Ignoring Zero MAC for STORAGE SD mode\n");
Dmitry Kravkov614c76d2011-11-28 12:31:49 +00008306 return 0;
8307 }
Dmitry Kravkov614c76d2011-11-28 12:31:49 +00008308
Dmitry Kravkovf8f4f612013-04-24 01:45:00 +00008309 if (IS_PF(bp)) {
8310 unsigned long ramrod_flags = 0;
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08008311
Dmitry Kravkovf8f4f612013-04-24 01:45:00 +00008312 DP(NETIF_MSG_IFUP, "Adding Eth MAC\n");
8313 __set_bit(RAMROD_COMP_WAIT, &ramrod_flags);
8314 return bnx2x_set_mac_one(bp, bp->dev->dev_addr,
8315 &bp->sp_objs->mac_obj, set,
8316 BNX2X_ETH_MAC, &ramrod_flags);
8317 } else { /* vf */
8318 return bnx2x_vfpf_config_mac(bp, bp->dev->dev_addr,
8319 bp->fp->index, true);
8320 }
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08008321}
8322
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008323int bnx2x_setup_leading(struct bnx2x *bp)
Michael Chane665bfd2009-10-10 13:46:54 +00008324{
Ariel Elior60cad4e2013-09-04 14:09:22 +03008325 if (IS_PF(bp))
8326 return bnx2x_setup_queue(bp, &bp->fp[0], true);
8327 else /* VF */
8328 return bnx2x_vfpf_setup_q(bp, &bp->fp[0], true);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008329}
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08008330
Dmitry Kravkovd6214d72010-10-06 03:32:10 +00008331/**
Dmitry Kravkove8920672011-05-04 23:52:40 +00008332 * bnx2x_set_int_mode - configure interrupt mode
8333 *
8334 * @bp: driver handle
8335 *
Dmitry Kravkovd6214d72010-10-06 03:32:10 +00008336 * In case of MSI-X it will also try to enable MSI-X.
Dmitry Kravkovd6214d72010-10-06 03:32:10 +00008337 */
Ariel Elior1ab44342013-01-01 05:22:23 +00008338int bnx2x_set_int_mode(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008339{
Ariel Elior1ab44342013-01-01 05:22:23 +00008340 int rc = 0;
8341
Ariel Elior60cad4e2013-09-04 14:09:22 +03008342 if (IS_VF(bp) && int_mode != BNX2X_INT_MODE_MSIX) {
8343 BNX2X_ERR("VF not loaded since interrupt mode not msix\n");
Ariel Elior1ab44342013-01-01 05:22:23 +00008344 return -EINVAL;
Ariel Elior60cad4e2013-09-04 14:09:22 +03008345 }
Ariel Elior1ab44342013-01-01 05:22:23 +00008346
Dmitry Kravkov9ee3d372011-06-14 01:33:34 +00008347 switch (int_mode) {
Ariel Elior1ab44342013-01-01 05:22:23 +00008348 case BNX2X_INT_MODE_MSIX:
8349 /* attempt to enable msix */
8350 rc = bnx2x_enable_msix(bp);
8351
8352 /* msix attained */
8353 if (!rc)
8354 return 0;
8355
8356 /* vfs use only msix */
8357 if (rc && IS_VF(bp))
8358 return rc;
8359
8360 /* failed to enable multiple MSI-X */
8361 BNX2X_DEV_INFO("Failed to enable multiple MSI-X (%d), set number of queues to %d\n",
8362 bp->num_queues,
8363 1 + bp->num_cnic_queues);
8364
Dmitry Kravkovd6214d72010-10-06 03:32:10 +00008365 /* falling through... */
Ariel Elior1ab44342013-01-01 05:22:23 +00008366 case BNX2X_INT_MODE_MSI:
8367 bnx2x_enable_msi(bp);
8368
8369 /* falling through... */
8370 case BNX2X_INT_MODE_INTX:
Merav Sicron55c11942012-11-07 00:45:48 +00008371 bp->num_ethernet_queues = 1;
8372 bp->num_queues = bp->num_ethernet_queues + bp->num_cnic_queues;
Merav Sicron51c1a582012-03-18 10:33:38 +00008373 BNX2X_DEV_INFO("set number of queues to 1\n");
Eilon Greensteinca003922009-08-12 22:53:28 -07008374 break;
Eilon Greensteinca003922009-08-12 22:53:28 -07008375 default:
Ariel Elior1ab44342013-01-01 05:22:23 +00008376 BNX2X_DEV_INFO("unknown value in int_mode module parameter\n");
8377 return -EINVAL;
Eilon Greensteinca003922009-08-12 22:53:28 -07008378 }
Ariel Elior1ab44342013-01-01 05:22:23 +00008379 return 0;
Eilon Greensteinca003922009-08-12 22:53:28 -07008380}
8381
Ariel Elior1ab44342013-01-01 05:22:23 +00008382/* must be called prior to any HW initializations */
Dmitry Kravkovc2bff632010-10-06 03:33:18 +00008383static inline u16 bnx2x_cid_ilt_lines(struct bnx2x *bp)
8384{
Ariel Elior290ca2b2013-01-01 05:22:31 +00008385 if (IS_SRIOV(bp))
8386 return (BNX2X_FIRST_VF_CID + BNX2X_VF_CIDS)/ILT_PAGE_CIDS;
Dmitry Kravkovc2bff632010-10-06 03:33:18 +00008387 return L2_ILT_LINES(bp);
8388}
8389
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008390void bnx2x_ilt_set_info(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008391{
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008392 struct ilt_client_info *ilt_client;
8393 struct bnx2x_ilt *ilt = BP_ILT(bp);
8394 u16 line = 0;
8395
8396 ilt->start_line = FUNC_ILT_BASE(BP_FUNC(bp));
8397 DP(BNX2X_MSG_SP, "ilt starts at line %d\n", ilt->start_line);
8398
8399 /* CDU */
8400 ilt_client = &ilt->clients[ILT_CLIENT_CDU];
8401 ilt_client->client_num = ILT_CLIENT_CDU;
8402 ilt_client->page_size = CDU_ILT_PAGE_SZ;
8403 ilt_client->flags = ILT_CLIENT_SKIP_MEM;
8404 ilt_client->start = line;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008405 line += bnx2x_cid_ilt_lines(bp);
Merav Sicron55c11942012-11-07 00:45:48 +00008406
8407 if (CNIC_SUPPORT(bp))
8408 line += CNIC_ILT_LINES;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008409 ilt_client->end = line - 1;
8410
Merav Sicron51c1a582012-03-18 10:33:38 +00008411 DP(NETIF_MSG_IFUP, "ilt client[CDU]: start %d, end %d, psz 0x%x, flags 0x%x, hw psz %d\n",
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008412 ilt_client->start,
8413 ilt_client->end,
8414 ilt_client->page_size,
8415 ilt_client->flags,
8416 ilog2(ilt_client->page_size >> 12));
8417
8418 /* QM */
8419 if (QM_INIT(bp->qm_cid_count)) {
8420 ilt_client = &ilt->clients[ILT_CLIENT_QM];
8421 ilt_client->client_num = ILT_CLIENT_QM;
8422 ilt_client->page_size = QM_ILT_PAGE_SZ;
8423 ilt_client->flags = 0;
8424 ilt_client->start = line;
8425
8426 /* 4 bytes for each cid */
8427 line += DIV_ROUND_UP(bp->qm_cid_count * QM_QUEUES_PER_FUNC * 4,
8428 QM_ILT_PAGE_SZ);
8429
8430 ilt_client->end = line - 1;
8431
Merav Sicron51c1a582012-03-18 10:33:38 +00008432 DP(NETIF_MSG_IFUP,
8433 "ilt client[QM]: start %d, end %d, psz 0x%x, flags 0x%x, hw psz %d\n",
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008434 ilt_client->start,
8435 ilt_client->end,
8436 ilt_client->page_size,
8437 ilt_client->flags,
8438 ilog2(ilt_client->page_size >> 12));
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008439 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008440
Merav Sicron55c11942012-11-07 00:45:48 +00008441 if (CNIC_SUPPORT(bp)) {
8442 /* SRC */
8443 ilt_client = &ilt->clients[ILT_CLIENT_SRC];
8444 ilt_client->client_num = ILT_CLIENT_SRC;
8445 ilt_client->page_size = SRC_ILT_PAGE_SZ;
8446 ilt_client->flags = 0;
8447 ilt_client->start = line;
8448 line += SRC_ILT_LINES;
8449 ilt_client->end = line - 1;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008450
Merav Sicron55c11942012-11-07 00:45:48 +00008451 DP(NETIF_MSG_IFUP,
8452 "ilt client[SRC]: start %d, end %d, psz 0x%x, flags 0x%x, hw psz %d\n",
8453 ilt_client->start,
8454 ilt_client->end,
8455 ilt_client->page_size,
8456 ilt_client->flags,
8457 ilog2(ilt_client->page_size >> 12));
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008458
Merav Sicron55c11942012-11-07 00:45:48 +00008459 /* TM */
8460 ilt_client = &ilt->clients[ILT_CLIENT_TM];
8461 ilt_client->client_num = ILT_CLIENT_TM;
8462 ilt_client->page_size = TM_ILT_PAGE_SZ;
8463 ilt_client->flags = 0;
8464 ilt_client->start = line;
8465 line += TM_ILT_LINES;
8466 ilt_client->end = line - 1;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008467
Merav Sicron55c11942012-11-07 00:45:48 +00008468 DP(NETIF_MSG_IFUP,
8469 "ilt client[TM]: start %d, end %d, psz 0x%x, flags 0x%x, hw psz %d\n",
8470 ilt_client->start,
8471 ilt_client->end,
8472 ilt_client->page_size,
8473 ilt_client->flags,
8474 ilog2(ilt_client->page_size >> 12));
8475 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008476
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008477 BUG_ON(line > ILT_MAX_LINES);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008478}
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00008479
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008480/**
8481 * bnx2x_pf_q_prep_init - prepare INIT transition parameters
8482 *
8483 * @bp: driver handle
8484 * @fp: pointer to fastpath
8485 * @init_params: pointer to parameters structure
8486 *
8487 * parameters configured:
8488 * - HC configuration
8489 * - Queue's CDU context
8490 */
Eric Dumazet1191cb82012-04-27 21:39:21 +00008491static void bnx2x_pf_q_prep_init(struct bnx2x *bp,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008492 struct bnx2x_fastpath *fp, struct bnx2x_queue_init_params *init_params)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008493{
Ariel Elior6383c0b2011-07-14 08:31:57 +00008494 u8 cos;
Merav Sicrona0529972012-06-19 07:48:25 +00008495 int cxt_index, cxt_offset;
8496
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008497 /* FCoE Queue uses Default SB, thus has no HC capabilities */
8498 if (!IS_FCOE_FP(fp)) {
8499 __set_bit(BNX2X_Q_FLG_HC, &init_params->rx.flags);
8500 __set_bit(BNX2X_Q_FLG_HC, &init_params->tx.flags);
8501
Yuval Mintz16a5fd92013-06-02 00:06:18 +00008502 /* If HC is supported, enable host coalescing in the transition
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008503 * to INIT state.
8504 */
8505 __set_bit(BNX2X_Q_FLG_HC_EN, &init_params->rx.flags);
8506 __set_bit(BNX2X_Q_FLG_HC_EN, &init_params->tx.flags);
8507
8508 /* HC rate */
8509 init_params->rx.hc_rate = bp->rx_ticks ?
8510 (1000000 / bp->rx_ticks) : 0;
8511 init_params->tx.hc_rate = bp->tx_ticks ?
8512 (1000000 / bp->tx_ticks) : 0;
8513
8514 /* FW SB ID */
8515 init_params->rx.fw_sb_id = init_params->tx.fw_sb_id =
8516 fp->fw_sb_id;
8517
8518 /*
8519 * CQ index among the SB indices: FCoE clients uses the default
8520 * SB, therefore it's different.
8521 */
Ariel Elior6383c0b2011-07-14 08:31:57 +00008522 init_params->rx.sb_cq_index = HC_INDEX_ETH_RX_CQ_CONS;
8523 init_params->tx.sb_cq_index = HC_INDEX_ETH_FIRST_TX_CQ_CONS;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008524 }
8525
Ariel Elior6383c0b2011-07-14 08:31:57 +00008526 /* set maximum number of COSs supported by this queue */
8527 init_params->max_cos = fp->max_cos;
8528
Merav Sicron51c1a582012-03-18 10:33:38 +00008529 DP(NETIF_MSG_IFUP, "fp: %d setting queue params max cos to: %d\n",
Ariel Elior6383c0b2011-07-14 08:31:57 +00008530 fp->index, init_params->max_cos);
8531
8532 /* set the context pointers queue object */
Merav Sicrona0529972012-06-19 07:48:25 +00008533 for (cos = FIRST_TX_COS_INDEX; cos < init_params->max_cos; cos++) {
Merav Sicron65565882012-06-19 07:48:26 +00008534 cxt_index = fp->txdata_ptr[cos]->cid / ILT_PAGE_CIDS;
8535 cxt_offset = fp->txdata_ptr[cos]->cid - (cxt_index *
Merav Sicrona0529972012-06-19 07:48:25 +00008536 ILT_PAGE_CIDS);
Ariel Elior6383c0b2011-07-14 08:31:57 +00008537 init_params->cxts[cos] =
Merav Sicrona0529972012-06-19 07:48:25 +00008538 &bp->context[cxt_index].vcxt[cxt_offset].eth;
8539 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008540}
8541
Merav Sicron910cc722012-11-11 03:56:08 +00008542static int bnx2x_setup_tx_only(struct bnx2x *bp, struct bnx2x_fastpath *fp,
Ariel Elior6383c0b2011-07-14 08:31:57 +00008543 struct bnx2x_queue_state_params *q_params,
8544 struct bnx2x_queue_setup_tx_only_params *tx_only_params,
8545 int tx_index, bool leading)
8546{
8547 memset(tx_only_params, 0, sizeof(*tx_only_params));
8548
8549 /* Set the command */
8550 q_params->cmd = BNX2X_Q_CMD_SETUP_TX_ONLY;
8551
8552 /* Set tx-only QUEUE flags: don't zero statistics */
8553 tx_only_params->flags = bnx2x_get_common_flags(bp, fp, false);
8554
8555 /* choose the index of the cid to send the slow path on */
8556 tx_only_params->cid_index = tx_index;
8557
8558 /* Set general TX_ONLY_SETUP parameters */
8559 bnx2x_pf_q_prep_general(bp, fp, &tx_only_params->gen_params, tx_index);
8560
8561 /* Set Tx TX_ONLY_SETUP parameters */
8562 bnx2x_pf_tx_q_prep(bp, fp, &tx_only_params->txq_params, tx_index);
8563
Merav Sicron51c1a582012-03-18 10:33:38 +00008564 DP(NETIF_MSG_IFUP,
8565 "preparing to send tx-only ramrod for connection: cos %d, primary cid %d, cid %d, client id %d, sp-client id %d, flags %lx\n",
Ariel Elior6383c0b2011-07-14 08:31:57 +00008566 tx_index, q_params->q_obj->cids[FIRST_TX_COS_INDEX],
8567 q_params->q_obj->cids[tx_index], q_params->q_obj->cl_id,
8568 tx_only_params->gen_params.spcl_id, tx_only_params->flags);
8569
8570 /* send the ramrod */
8571 return bnx2x_queue_state_change(bp, q_params);
8572}
8573
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008574/**
8575 * bnx2x_setup_queue - setup queue
8576 *
8577 * @bp: driver handle
8578 * @fp: pointer to fastpath
8579 * @leading: is leading
8580 *
8581 * This function performs 2 steps in a Queue state machine
8582 * actually: 1) RESET->INIT 2) INIT->SETUP
8583 */
8584
8585int bnx2x_setup_queue(struct bnx2x *bp, struct bnx2x_fastpath *fp,
8586 bool leading)
8587{
Yuval Mintz3b603062012-03-18 10:33:39 +00008588 struct bnx2x_queue_state_params q_params = {NULL};
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008589 struct bnx2x_queue_setup_params *setup_params =
8590 &q_params.params.setup;
Ariel Elior6383c0b2011-07-14 08:31:57 +00008591 struct bnx2x_queue_setup_tx_only_params *tx_only_params =
8592 &q_params.params.tx_only;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008593 int rc;
Ariel Elior6383c0b2011-07-14 08:31:57 +00008594 u8 tx_index;
8595
Merav Sicron51c1a582012-03-18 10:33:38 +00008596 DP(NETIF_MSG_IFUP, "setting up queue %d\n", fp->index);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008597
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00008598 /* reset IGU state skip FCoE L2 queue */
8599 if (!IS_FCOE_FP(fp))
8600 bnx2x_ack_sb(bp, fp->igu_sb_id, USTORM_ID, 0,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008601 IGU_INT_ENABLE, 0);
8602
Barak Witkowski15192a82012-06-19 07:48:28 +00008603 q_params.q_obj = &bnx2x_sp_obj(bp, fp).q_obj;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008604 /* We want to wait for completion in this context */
8605 __set_bit(RAMROD_COMP_WAIT, &q_params.ramrod_flags);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008606
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008607 /* Prepare the INIT parameters */
8608 bnx2x_pf_q_prep_init(bp, fp, &q_params.params.init);
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00008609
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008610 /* Set the command */
8611 q_params.cmd = BNX2X_Q_CMD_INIT;
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00008612
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008613 /* Change the state to INIT */
8614 rc = bnx2x_queue_state_change(bp, &q_params);
8615 if (rc) {
Ariel Elior6383c0b2011-07-14 08:31:57 +00008616 BNX2X_ERR("Queue(%d) INIT failed\n", fp->index);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008617 return rc;
8618 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008619
Merav Sicron51c1a582012-03-18 10:33:38 +00008620 DP(NETIF_MSG_IFUP, "init complete\n");
Ariel Elior6383c0b2011-07-14 08:31:57 +00008621
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008622 /* Now move the Queue to the SETUP state... */
8623 memset(setup_params, 0, sizeof(*setup_params));
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008624
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008625 /* Set QUEUE flags */
8626 setup_params->flags = bnx2x_get_q_flags(bp, fp, leading);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008627
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008628 /* Set general SETUP parameters */
Ariel Elior6383c0b2011-07-14 08:31:57 +00008629 bnx2x_pf_q_prep_general(bp, fp, &setup_params->gen_params,
8630 FIRST_TX_COS_INDEX);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008631
Ariel Elior6383c0b2011-07-14 08:31:57 +00008632 bnx2x_pf_rx_q_prep(bp, fp, &setup_params->pause_params,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008633 &setup_params->rxq_params);
8634
Ariel Elior6383c0b2011-07-14 08:31:57 +00008635 bnx2x_pf_tx_q_prep(bp, fp, &setup_params->txq_params,
8636 FIRST_TX_COS_INDEX);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008637
8638 /* Set the command */
8639 q_params.cmd = BNX2X_Q_CMD_SETUP;
8640
Merav Sicron55c11942012-11-07 00:45:48 +00008641 if (IS_FCOE_FP(fp))
8642 bp->fcoe_init = true;
8643
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008644 /* Change the state to SETUP */
8645 rc = bnx2x_queue_state_change(bp, &q_params);
Ariel Elior6383c0b2011-07-14 08:31:57 +00008646 if (rc) {
8647 BNX2X_ERR("Queue(%d) SETUP failed\n", fp->index);
8648 return rc;
8649 }
8650
8651 /* loop through the relevant tx-only indices */
8652 for (tx_index = FIRST_TX_ONLY_COS_INDEX;
8653 tx_index < fp->max_cos;
8654 tx_index++) {
8655
8656 /* prepare and send tx-only ramrod*/
8657 rc = bnx2x_setup_tx_only(bp, fp, &q_params,
8658 tx_only_params, tx_index, leading);
8659 if (rc) {
8660 BNX2X_ERR("Queue(%d.%d) TX_ONLY_SETUP failed\n",
8661 fp->index, tx_index);
8662 return rc;
8663 }
8664 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008665
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008666 return rc;
8667}
8668
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008669static int bnx2x_stop_queue(struct bnx2x *bp, int index)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008670{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008671 struct bnx2x_fastpath *fp = &bp->fp[index];
Ariel Elior6383c0b2011-07-14 08:31:57 +00008672 struct bnx2x_fp_txdata *txdata;
Yuval Mintz3b603062012-03-18 10:33:39 +00008673 struct bnx2x_queue_state_params q_params = {NULL};
Ariel Elior6383c0b2011-07-14 08:31:57 +00008674 int rc, tx_index;
8675
Merav Sicron51c1a582012-03-18 10:33:38 +00008676 DP(NETIF_MSG_IFDOWN, "stopping queue %d cid %d\n", index, fp->cid);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008677
Barak Witkowski15192a82012-06-19 07:48:28 +00008678 q_params.q_obj = &bnx2x_sp_obj(bp, fp).q_obj;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008679 /* We want to wait for completion in this context */
8680 __set_bit(RAMROD_COMP_WAIT, &q_params.ramrod_flags);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008681
Ariel Elior6383c0b2011-07-14 08:31:57 +00008682 /* close tx-only connections */
8683 for (tx_index = FIRST_TX_ONLY_COS_INDEX;
8684 tx_index < fp->max_cos;
8685 tx_index++){
8686
8687 /* ascertain this is a normal queue*/
Merav Sicron65565882012-06-19 07:48:26 +00008688 txdata = fp->txdata_ptr[tx_index];
Ariel Elior6383c0b2011-07-14 08:31:57 +00008689
Merav Sicron51c1a582012-03-18 10:33:38 +00008690 DP(NETIF_MSG_IFDOWN, "stopping tx-only queue %d\n",
Ariel Elior6383c0b2011-07-14 08:31:57 +00008691 txdata->txq_index);
8692
8693 /* send halt terminate on tx-only connection */
8694 q_params.cmd = BNX2X_Q_CMD_TERMINATE;
8695 memset(&q_params.params.terminate, 0,
8696 sizeof(q_params.params.terminate));
8697 q_params.params.terminate.cid_index = tx_index;
8698
8699 rc = bnx2x_queue_state_change(bp, &q_params);
8700 if (rc)
8701 return rc;
8702
8703 /* send halt terminate on tx-only connection */
8704 q_params.cmd = BNX2X_Q_CMD_CFC_DEL;
8705 memset(&q_params.params.cfc_del, 0,
8706 sizeof(q_params.params.cfc_del));
8707 q_params.params.cfc_del.cid_index = tx_index;
8708 rc = bnx2x_queue_state_change(bp, &q_params);
8709 if (rc)
8710 return rc;
8711 }
8712 /* Stop the primary connection: */
8713 /* ...halt the connection */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008714 q_params.cmd = BNX2X_Q_CMD_HALT;
8715 rc = bnx2x_queue_state_change(bp, &q_params);
8716 if (rc)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008717 return rc;
8718
Ariel Elior6383c0b2011-07-14 08:31:57 +00008719 /* ...terminate the connection */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008720 q_params.cmd = BNX2X_Q_CMD_TERMINATE;
Ariel Elior6383c0b2011-07-14 08:31:57 +00008721 memset(&q_params.params.terminate, 0,
8722 sizeof(q_params.params.terminate));
8723 q_params.params.terminate.cid_index = FIRST_TX_COS_INDEX;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008724 rc = bnx2x_queue_state_change(bp, &q_params);
8725 if (rc)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008726 return rc;
Ariel Elior6383c0b2011-07-14 08:31:57 +00008727 /* ...delete cfc entry */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008728 q_params.cmd = BNX2X_Q_CMD_CFC_DEL;
Ariel Elior6383c0b2011-07-14 08:31:57 +00008729 memset(&q_params.params.cfc_del, 0,
8730 sizeof(q_params.params.cfc_del));
8731 q_params.params.cfc_del.cid_index = FIRST_TX_COS_INDEX;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008732 return bnx2x_queue_state_change(bp, &q_params);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008733}
8734
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008735static void bnx2x_reset_func(struct bnx2x *bp)
8736{
8737 int port = BP_PORT(bp);
8738 int func = BP_FUNC(bp);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008739 int i;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008740
8741 /* Disable the function in the FW */
8742 REG_WR8(bp, BAR_XSTRORM_INTMEM + XSTORM_FUNC_EN_OFFSET(func), 0);
8743 REG_WR8(bp, BAR_CSTRORM_INTMEM + CSTORM_FUNC_EN_OFFSET(func), 0);
8744 REG_WR8(bp, BAR_TSTRORM_INTMEM + TSTORM_FUNC_EN_OFFSET(func), 0);
8745 REG_WR8(bp, BAR_USTRORM_INTMEM + USTORM_FUNC_EN_OFFSET(func), 0);
8746
8747 /* FP SBs */
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00008748 for_each_eth_queue(bp, i) {
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008749 struct bnx2x_fastpath *fp = &bp->fp[i];
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008750 REG_WR8(bp, BAR_CSTRORM_INTMEM +
Ariel Elior6383c0b2011-07-14 08:31:57 +00008751 CSTORM_STATUS_BLOCK_DATA_STATE_OFFSET(fp->fw_sb_id),
8752 SB_DISABLED);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008753 }
8754
Merav Sicron55c11942012-11-07 00:45:48 +00008755 if (CNIC_LOADED(bp))
8756 /* CNIC SB */
8757 REG_WR8(bp, BAR_CSTRORM_INTMEM +
8758 CSTORM_STATUS_BLOCK_DATA_STATE_OFFSET
8759 (bnx2x_cnic_fw_sb_id(bp)), SB_DISABLED);
8760
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008761 /* SP SB */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008762 REG_WR8(bp, BAR_CSTRORM_INTMEM +
Yuval Mintz2de67432013-01-23 03:21:43 +00008763 CSTORM_SP_STATUS_BLOCK_DATA_STATE_OFFSET(func),
8764 SB_DISABLED);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008765
8766 for (i = 0; i < XSTORM_SPQ_DATA_SIZE / 4; i++)
8767 REG_WR(bp, BAR_XSTRORM_INTMEM + XSTORM_SPQ_DATA_OFFSET(func),
8768 0);
Eliezer Tamir49d66772008-02-28 11:53:13 -08008769
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008770 /* Configure IGU */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008771 if (bp->common.int_block == INT_BLOCK_HC) {
8772 REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, 0);
8773 REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, 0);
8774 } else {
8775 REG_WR(bp, IGU_REG_LEADING_EDGE_LATCH, 0);
8776 REG_WR(bp, IGU_REG_TRAILING_EDGE_LATCH, 0);
8777 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008778
Merav Sicron55c11942012-11-07 00:45:48 +00008779 if (CNIC_LOADED(bp)) {
8780 /* Disable Timer scan */
8781 REG_WR(bp, TM_REG_EN_LINEAR0_TIMER + port*4, 0);
8782 /*
8783 * Wait for at least 10ms and up to 2 second for the timers
8784 * scan to complete
8785 */
8786 for (i = 0; i < 200; i++) {
Yuval Mintz639d65b2013-06-02 00:06:21 +00008787 usleep_range(10000, 20000);
Merav Sicron55c11942012-11-07 00:45:48 +00008788 if (!REG_RD(bp, TM_REG_LIN0_SCAN_ON + port*4))
8789 break;
8790 }
Michael Chan37b091b2009-10-10 13:46:55 +00008791 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008792 /* Clear ILT */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008793 bnx2x_clear_func_ilt(bp, func);
8794
8795 /* Timers workaround bug for E2: if this is vnic-3,
8796 * we need to set the entire ilt range for this timers.
8797 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008798 if (!CHIP_IS_E1x(bp) && BP_VN(bp) == 3) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008799 struct ilt_client_info ilt_cli;
8800 /* use dummy TM client */
8801 memset(&ilt_cli, 0, sizeof(struct ilt_client_info));
8802 ilt_cli.start = 0;
8803 ilt_cli.end = ILT_NUM_PAGE_ENTRIES - 1;
8804 ilt_cli.client_num = ILT_CLIENT_TM;
8805
8806 bnx2x_ilt_boundry_init_op(bp, &ilt_cli, 0, INITOP_CLEAR);
8807 }
8808
8809 /* this assumes that reset_port() called before reset_func()*/
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008810 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008811 bnx2x_pf_disable(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008812
8813 bp->dmae_ready = 0;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008814}
8815
8816static void bnx2x_reset_port(struct bnx2x *bp)
8817{
8818 int port = BP_PORT(bp);
8819 u32 val;
8820
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008821 /* Reset physical Link */
8822 bnx2x__link_reset(bp);
8823
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008824 REG_WR(bp, NIG_REG_MASK_INTERRUPT_PORT0 + port*4, 0);
8825
8826 /* Do not rcv packets to BRB */
8827 REG_WR(bp, NIG_REG_LLH0_BRB1_DRV_MASK + port*4, 0x0);
8828 /* Do not direct rcv packets that are not for MCP to the BRB */
8829 REG_WR(bp, (port ? NIG_REG_LLH1_BRB1_NOT_MCP :
8830 NIG_REG_LLH0_BRB1_NOT_MCP), 0x0);
8831
8832 /* Configure AEU */
8833 REG_WR(bp, MISC_REG_AEU_MASK_ATTN_FUNC_0 + port*4, 0);
8834
8835 msleep(100);
8836 /* Check for BRB port occupancy */
8837 val = REG_RD(bp, BRB1_REG_PORT_NUM_OCC_BLOCKS_0 + port*4);
8838 if (val)
8839 DP(NETIF_MSG_IFDOWN,
Eilon Greenstein33471622008-08-13 15:59:08 -07008840 "BRB1 is not empty %d blocks are occupied\n", val);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008841
8842 /* TODO: Close Doorbell port? */
8843}
8844
Eric Dumazet1191cb82012-04-27 21:39:21 +00008845static int bnx2x_reset_hw(struct bnx2x *bp, u32 load_code)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008846{
Yuval Mintz3b603062012-03-18 10:33:39 +00008847 struct bnx2x_func_state_params func_params = {NULL};
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008848
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008849 /* Prepare parameters for function state transitions */
8850 __set_bit(RAMROD_COMP_WAIT, &func_params.ramrod_flags);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008851
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008852 func_params.f_obj = &bp->func_obj;
8853 func_params.cmd = BNX2X_F_CMD_HW_RESET;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008854
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008855 func_params.params.hw_init.load_phase = load_code;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008856
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008857 return bnx2x_func_state_change(bp, &func_params);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008858}
8859
Eric Dumazet1191cb82012-04-27 21:39:21 +00008860static int bnx2x_func_stop(struct bnx2x *bp)
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00008861{
Yuval Mintz3b603062012-03-18 10:33:39 +00008862 struct bnx2x_func_state_params func_params = {NULL};
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008863 int rc;
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00008864
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008865 /* Prepare parameters for function state transitions */
8866 __set_bit(RAMROD_COMP_WAIT, &func_params.ramrod_flags);
8867 func_params.f_obj = &bp->func_obj;
8868 func_params.cmd = BNX2X_F_CMD_STOP;
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00008869
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008870 /*
8871 * Try to stop the function the 'good way'. If fails (in case
8872 * of a parity error during bnx2x_chip_cleanup()) and we are
8873 * not in a debug mode, perform a state transaction in order to
8874 * enable further HW_RESET transaction.
8875 */
8876 rc = bnx2x_func_state_change(bp, &func_params);
8877 if (rc) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008878#ifdef BNX2X_STOP_ON_ERROR
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008879 return rc;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008880#else
Merav Sicron51c1a582012-03-18 10:33:38 +00008881 BNX2X_ERR("FUNC_STOP ramrod failed. Running a dry transaction\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008882 __set_bit(RAMROD_DRV_CLR_ONLY, &func_params.ramrod_flags);
8883 return bnx2x_func_state_change(bp, &func_params);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008884#endif
Yitchak Gertner65abd742008-08-25 15:26:24 -07008885 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008886
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008887 return 0;
8888}
Yitchak Gertner65abd742008-08-25 15:26:24 -07008889
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008890/**
8891 * bnx2x_send_unload_req - request unload mode from the MCP.
8892 *
8893 * @bp: driver handle
8894 * @unload_mode: requested function's unload mode
8895 *
8896 * Return unload mode returned by the MCP: COMMON, PORT or FUNC.
8897 */
8898u32 bnx2x_send_unload_req(struct bnx2x *bp, int unload_mode)
8899{
8900 u32 reset_code = 0;
8901 int port = BP_PORT(bp);
8902
8903 /* Select the UNLOAD request mode */
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008904 if (unload_mode == UNLOAD_NORMAL)
8905 reset_code = DRV_MSG_CODE_UNLOAD_REQ_WOL_DIS;
Eliezer Tamir228241e2008-02-28 11:56:57 -08008906
Eilon Greenstein7d0446c2009-07-29 00:20:10 +00008907 else if (bp->flags & NO_WOL_FLAG)
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008908 reset_code = DRV_MSG_CODE_UNLOAD_REQ_WOL_MCP;
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008909
Eilon Greenstein7d0446c2009-07-29 00:20:10 +00008910 else if (bp->wol) {
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008911 u32 emac_base = port ? GRCBASE_EMAC1 : GRCBASE_EMAC0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008912 u8 *mac_addr = bp->dev->dev_addr;
Jon Mason29ed74c2013-09-11 11:22:39 -07008913 struct pci_dev *pdev = bp->pdev;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008914 u32 val;
David S. Miller88c51002011-10-07 13:38:43 -04008915 u16 pmc;
8916
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008917 /* The mac address is written to entries 1-4 to
David S. Miller88c51002011-10-07 13:38:43 -04008918 * preserve entry 0 which is used by the PMF
8919 */
David S. Miller8decf862011-09-22 03:23:13 -04008920 u8 entry = (BP_VN(bp) + 1)*8;
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008921
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008922 val = (mac_addr[0] << 8) | mac_addr[1];
Eilon Greenstein3196a882008-08-13 15:58:49 -07008923 EMAC_WR(bp, EMAC_REG_EMAC_MAC_MATCH + entry, val);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008924
8925 val = (mac_addr[2] << 24) | (mac_addr[3] << 16) |
8926 (mac_addr[4] << 8) | mac_addr[5];
Eilon Greenstein3196a882008-08-13 15:58:49 -07008927 EMAC_WR(bp, EMAC_REG_EMAC_MAC_MATCH + entry + 4, val);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008928
David S. Miller88c51002011-10-07 13:38:43 -04008929 /* Enable the PME and clear the status */
Jon Mason29ed74c2013-09-11 11:22:39 -07008930 pci_read_config_word(pdev, pdev->pm_cap + PCI_PM_CTRL, &pmc);
David S. Miller88c51002011-10-07 13:38:43 -04008931 pmc |= PCI_PM_CTRL_PME_ENABLE | PCI_PM_CTRL_PME_STATUS;
Jon Mason29ed74c2013-09-11 11:22:39 -07008932 pci_write_config_word(pdev, pdev->pm_cap + PCI_PM_CTRL, pmc);
David S. Miller88c51002011-10-07 13:38:43 -04008933
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008934 reset_code = DRV_MSG_CODE_UNLOAD_REQ_WOL_EN;
Eliezer Tamir228241e2008-02-28 11:56:57 -08008935
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008936 } else
8937 reset_code = DRV_MSG_CODE_UNLOAD_REQ_WOL_DIS;
8938
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008939 /* Send the request to the MCP */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008940 if (!BP_NOMCP(bp))
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008941 reset_code = bnx2x_fw_command(bp, reset_code, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008942 else {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008943 int path = BP_PATH(bp);
8944
Merav Sicron51c1a582012-03-18 10:33:38 +00008945 DP(NETIF_MSG_IFDOWN, "NO MCP - load counts[%d] %d, %d, %d\n",
stephen hemmingera8f47eb2014-01-09 22:20:11 -08008946 path, bnx2x_load_count[path][0], bnx2x_load_count[path][1],
8947 bnx2x_load_count[path][2]);
8948 bnx2x_load_count[path][0]--;
8949 bnx2x_load_count[path][1 + port]--;
Merav Sicron51c1a582012-03-18 10:33:38 +00008950 DP(NETIF_MSG_IFDOWN, "NO MCP - new load counts[%d] %d, %d, %d\n",
stephen hemmingera8f47eb2014-01-09 22:20:11 -08008951 path, bnx2x_load_count[path][0], bnx2x_load_count[path][1],
8952 bnx2x_load_count[path][2]);
8953 if (bnx2x_load_count[path][0] == 0)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008954 reset_code = FW_MSG_CODE_DRV_UNLOAD_COMMON;
stephen hemmingera8f47eb2014-01-09 22:20:11 -08008955 else if (bnx2x_load_count[path][1 + port] == 0)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008956 reset_code = FW_MSG_CODE_DRV_UNLOAD_PORT;
8957 else
8958 reset_code = FW_MSG_CODE_DRV_UNLOAD_FUNCTION;
8959 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008960
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008961 return reset_code;
8962}
8963
8964/**
8965 * bnx2x_send_unload_done - send UNLOAD_DONE command to the MCP.
8966 *
8967 * @bp: driver handle
Yuval Mintz5d07d862012-09-13 02:56:21 +00008968 * @keep_link: true iff link should be kept up
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008969 */
Yuval Mintz5d07d862012-09-13 02:56:21 +00008970void bnx2x_send_unload_done(struct bnx2x *bp, bool keep_link)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008971{
Yuval Mintz5d07d862012-09-13 02:56:21 +00008972 u32 reset_param = keep_link ? DRV_MSG_CODE_UNLOAD_SKIP_LINK_RESET : 0;
8973
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008974 /* Report UNLOAD_DONE to MCP */
8975 if (!BP_NOMCP(bp))
Yuval Mintz5d07d862012-09-13 02:56:21 +00008976 bnx2x_fw_command(bp, DRV_MSG_CODE_UNLOAD_DONE, reset_param);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008977}
8978
Eric Dumazet1191cb82012-04-27 21:39:21 +00008979static int bnx2x_func_wait_started(struct bnx2x *bp)
Dmitry Kravkov6debea82011-07-19 01:42:04 +00008980{
8981 int tout = 50;
8982 int msix = (bp->flags & USING_MSIX_FLAG) ? 1 : 0;
8983
8984 if (!bp->port.pmf)
8985 return 0;
8986
8987 /*
8988 * (assumption: No Attention from MCP at this stage)
Yuval Mintz16a5fd92013-06-02 00:06:18 +00008989 * PMF probably in the middle of TX disable/enable transaction
Dmitry Kravkov6debea82011-07-19 01:42:04 +00008990 * 1. Sync IRS for default SB
Yuval Mintz16a5fd92013-06-02 00:06:18 +00008991 * 2. Sync SP queue - this guarantees us that attention handling started
8992 * 3. Wait, that TX disable/enable transaction completes
Dmitry Kravkov6debea82011-07-19 01:42:04 +00008993 *
Yuval Mintz16a5fd92013-06-02 00:06:18 +00008994 * 1+2 guarantee that if DCBx attention was scheduled it already changed
8995 * pending bit of transaction from STARTED-->TX_STOPPED, if we already
8996 * received completion for the transaction the state is TX_STOPPED.
Dmitry Kravkov6debea82011-07-19 01:42:04 +00008997 * State will return to STARTED after completion of TX_STOPPED-->STARTED
8998 * transaction.
8999 */
9000
9001 /* make sure default SB ISR is done */
9002 if (msix)
9003 synchronize_irq(bp->msix_table[0].vector);
9004 else
9005 synchronize_irq(bp->pdev->irq);
9006
9007 flush_workqueue(bnx2x_wq);
Yuval Mintz370d4a22014-03-23 18:12:24 +02009008 flush_workqueue(bnx2x_iov_wq);
Dmitry Kravkov6debea82011-07-19 01:42:04 +00009009
9010 while (bnx2x_func_get_state(bp, &bp->func_obj) !=
9011 BNX2X_F_STATE_STARTED && tout--)
9012 msleep(20);
9013
9014 if (bnx2x_func_get_state(bp, &bp->func_obj) !=
9015 BNX2X_F_STATE_STARTED) {
9016#ifdef BNX2X_STOP_ON_ERROR
Merav Sicron51c1a582012-03-18 10:33:38 +00009017 BNX2X_ERR("Wrong function state\n");
Dmitry Kravkov6debea82011-07-19 01:42:04 +00009018 return -EBUSY;
9019#else
9020 /*
9021 * Failed to complete the transaction in a "good way"
9022 * Force both transactions with CLR bit
9023 */
Yuval Mintz3b603062012-03-18 10:33:39 +00009024 struct bnx2x_func_state_params func_params = {NULL};
Dmitry Kravkov6debea82011-07-19 01:42:04 +00009025
Merav Sicron51c1a582012-03-18 10:33:38 +00009026 DP(NETIF_MSG_IFDOWN,
Yuval Mintz0c23ad32014-08-17 16:47:45 +03009027 "Hmmm... Unexpected function state! Forcing STARTED-->TX_STOPPED-->STARTED\n");
Dmitry Kravkov6debea82011-07-19 01:42:04 +00009028
9029 func_params.f_obj = &bp->func_obj;
9030 __set_bit(RAMROD_DRV_CLR_ONLY,
9031 &func_params.ramrod_flags);
9032
9033 /* STARTED-->TX_ST0PPED */
9034 func_params.cmd = BNX2X_F_CMD_TX_STOP;
9035 bnx2x_func_state_change(bp, &func_params);
9036
9037 /* TX_ST0PPED-->STARTED */
9038 func_params.cmd = BNX2X_F_CMD_TX_START;
9039 return bnx2x_func_state_change(bp, &func_params);
9040#endif
9041 }
9042
9043 return 0;
9044}
9045
Michal Kalderoneeed0182014-08-17 16:47:44 +03009046static void bnx2x_disable_ptp(struct bnx2x *bp)
9047{
9048 int port = BP_PORT(bp);
9049
9050 /* Disable sending PTP packets to host */
9051 REG_WR(bp, port ? NIG_REG_P1_LLH_PTP_TO_HOST :
9052 NIG_REG_P0_LLH_PTP_TO_HOST, 0x0);
9053
9054 /* Reset PTP event detection rules */
9055 REG_WR(bp, port ? NIG_REG_P1_LLH_PTP_PARAM_MASK :
9056 NIG_REG_P0_LLH_PTP_PARAM_MASK, 0x7FF);
9057 REG_WR(bp, port ? NIG_REG_P1_LLH_PTP_RULE_MASK :
9058 NIG_REG_P0_LLH_PTP_RULE_MASK, 0x3FFF);
9059 REG_WR(bp, port ? NIG_REG_P1_TLLH_PTP_PARAM_MASK :
9060 NIG_REG_P0_TLLH_PTP_PARAM_MASK, 0x7FF);
9061 REG_WR(bp, port ? NIG_REG_P1_TLLH_PTP_RULE_MASK :
9062 NIG_REG_P0_TLLH_PTP_RULE_MASK, 0x3FFF);
9063
9064 /* Disable the PTP feature */
9065 REG_WR(bp, port ? NIG_REG_P1_PTP_EN :
9066 NIG_REG_P0_PTP_EN, 0x0);
9067}
9068
9069/* Called during unload, to stop PTP-related stuff */
9070void bnx2x_stop_ptp(struct bnx2x *bp)
9071{
9072 /* Cancel PTP work queue. Should be done after the Tx queues are
9073 * drained to prevent additional scheduling.
9074 */
9075 cancel_work_sync(&bp->ptp_task);
9076
9077 if (bp->ptp_tx_skb) {
9078 dev_kfree_skb_any(bp->ptp_tx_skb);
9079 bp->ptp_tx_skb = NULL;
9080 }
9081
9082 /* Disable PTP in HW */
9083 bnx2x_disable_ptp(bp);
9084
9085 DP(BNX2X_MSG_PTP, "PTP stop ended successfully\n");
9086}
9087
Yuval Mintz5d07d862012-09-13 02:56:21 +00009088void bnx2x_chip_cleanup(struct bnx2x *bp, int unload_mode, bool keep_link)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009089{
9090 int port = BP_PORT(bp);
Ariel Elior6383c0b2011-07-14 08:31:57 +00009091 int i, rc = 0;
9092 u8 cos;
Yuval Mintz3b603062012-03-18 10:33:39 +00009093 struct bnx2x_mcast_ramrod_params rparam = {NULL};
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009094 u32 reset_code;
9095
9096 /* Wait until tx fastpath tasks complete */
9097 for_each_tx_queue(bp, i) {
9098 struct bnx2x_fastpath *fp = &bp->fp[i];
9099
Ariel Elior6383c0b2011-07-14 08:31:57 +00009100 for_each_cos_in_tx_queue(fp, cos)
Merav Sicron65565882012-06-19 07:48:26 +00009101 rc = bnx2x_clean_tx_queue(bp, fp->txdata_ptr[cos]);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009102#ifdef BNX2X_STOP_ON_ERROR
9103 if (rc)
9104 return;
9105#endif
9106 }
9107
9108 /* Give HW time to discard old tx messages */
Yuval Mintz0926d492013-01-23 03:21:45 +00009109 usleep_range(1000, 2000);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009110
9111 /* Clean all ETH MACs */
Barak Witkowski15192a82012-06-19 07:48:28 +00009112 rc = bnx2x_del_all_macs(bp, &bp->sp_objs[0].mac_obj, BNX2X_ETH_MAC,
9113 false);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009114 if (rc < 0)
9115 BNX2X_ERR("Failed to delete all ETH macs: %d\n", rc);
9116
9117 /* Clean up UC list */
Barak Witkowski15192a82012-06-19 07:48:28 +00009118 rc = bnx2x_del_all_macs(bp, &bp->sp_objs[0].mac_obj, BNX2X_UC_LIST_MAC,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009119 true);
9120 if (rc < 0)
Merav Sicron51c1a582012-03-18 10:33:38 +00009121 BNX2X_ERR("Failed to schedule DEL commands for UC MACs list: %d\n",
9122 rc);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009123
9124 /* Disable LLH */
9125 if (!CHIP_IS_E1(bp))
9126 REG_WR(bp, NIG_REG_LLH0_FUNC_EN + port*8, 0);
9127
9128 /* Set "drop all" (stop Rx).
9129 * We need to take a netif_addr_lock() here in order to prevent
9130 * a race between the completion code and this code.
9131 */
9132 netif_addr_lock_bh(bp->dev);
9133 /* Schedule the rx_mode command */
9134 if (test_bit(BNX2X_FILTER_RX_MODE_PENDING, &bp->sp_state))
9135 set_bit(BNX2X_FILTER_RX_MODE_SCHED, &bp->sp_state);
9136 else
9137 bnx2x_set_storm_rx_mode(bp);
9138
9139 /* Cleanup multicast configuration */
9140 rparam.mcast_obj = &bp->mcast_obj;
9141 rc = bnx2x_config_mcast(bp, &rparam, BNX2X_MCAST_CMD_DEL);
9142 if (rc < 0)
9143 BNX2X_ERR("Failed to send DEL multicast command: %d\n", rc);
9144
9145 netif_addr_unlock_bh(bp->dev);
9146
Ariel Eliorf1929b02013-01-01 05:22:41 +00009147 bnx2x_iov_chip_cleanup(bp);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009148
Dmitry Kravkov6debea82011-07-19 01:42:04 +00009149 /*
9150 * Send the UNLOAD_REQUEST to the MCP. This will return if
9151 * this function should perform FUNC, PORT or COMMON HW
9152 * reset.
9153 */
9154 reset_code = bnx2x_send_unload_req(bp, unload_mode);
9155
9156 /*
9157 * (assumption: No Attention from MCP at this stage)
Yuval Mintz16a5fd92013-06-02 00:06:18 +00009158 * PMF probably in the middle of TX disable/enable transaction
Dmitry Kravkov6debea82011-07-19 01:42:04 +00009159 */
9160 rc = bnx2x_func_wait_started(bp);
9161 if (rc) {
9162 BNX2X_ERR("bnx2x_func_wait_started failed\n");
9163#ifdef BNX2X_STOP_ON_ERROR
9164 return;
9165#endif
9166 }
9167
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009168 /* Close multi and leading connections
9169 * Completions for ramrods are collected in a synchronous way
9170 */
Merav Sicron55c11942012-11-07 00:45:48 +00009171 for_each_eth_queue(bp, i)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009172 if (bnx2x_stop_queue(bp, i))
9173#ifdef BNX2X_STOP_ON_ERROR
9174 return;
9175#else
9176 goto unload_error;
9177#endif
Merav Sicron55c11942012-11-07 00:45:48 +00009178
9179 if (CNIC_LOADED(bp)) {
9180 for_each_cnic_queue(bp, i)
9181 if (bnx2x_stop_queue(bp, i))
9182#ifdef BNX2X_STOP_ON_ERROR
9183 return;
9184#else
9185 goto unload_error;
9186#endif
9187 }
9188
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009189 /* If SP settings didn't get completed so far - something
9190 * very wrong has happen.
9191 */
9192 if (!bnx2x_wait_sp_comp(bp, ~0x0UL))
9193 BNX2X_ERR("Hmmm... Common slow path ramrods got stuck!\n");
9194
9195#ifndef BNX2X_STOP_ON_ERROR
9196unload_error:
9197#endif
9198 rc = bnx2x_func_stop(bp);
9199 if (rc) {
9200 BNX2X_ERR("Function stop failed!\n");
9201#ifdef BNX2X_STOP_ON_ERROR
9202 return;
9203#endif
9204 }
9205
Michal Kalderoneeed0182014-08-17 16:47:44 +03009206 /* stop_ptp should be after the Tx queues are drained to prevent
9207 * scheduling to the cancelled PTP work queue. It should also be after
9208 * function stop ramrod is sent, since as part of this ramrod FW access
9209 * PTP registers.
9210 */
9211 bnx2x_stop_ptp(bp);
9212
Dmitry Kravkov523224a2010-10-06 03:23:26 +00009213 /* Disable HW interrupts, NAPI */
9214 bnx2x_netif_stop(bp, 1);
Merav Sicron26614ba2012-08-27 03:26:19 +00009215 /* Delete all NAPI objects */
9216 bnx2x_del_all_napi(bp);
Merav Sicron55c11942012-11-07 00:45:48 +00009217 if (CNIC_LOADED(bp))
9218 bnx2x_del_all_napi_cnic(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00009219
9220 /* Release IRQs */
Dmitry Kravkovd6214d72010-10-06 03:32:10 +00009221 bnx2x_free_irq(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00009222
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009223 /* Reset the chip */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009224 rc = bnx2x_reset_hw(bp, reset_code);
9225 if (rc)
9226 BNX2X_ERR("HW_RESET failed\n");
9227
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009228 /* Report UNLOAD_DONE to MCP */
Yuval Mintz5d07d862012-09-13 02:56:21 +00009229 bnx2x_send_unload_done(bp, keep_link);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009230}
9231
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00009232void bnx2x_disable_close_the_gate(struct bnx2x *bp)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009233{
9234 u32 val;
9235
Merav Sicron51c1a582012-03-18 10:33:38 +00009236 DP(NETIF_MSG_IFDOWN, "Disabling \"close the gates\"\n");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009237
9238 if (CHIP_IS_E1(bp)) {
9239 int port = BP_PORT(bp);
9240 u32 addr = port ? MISC_REG_AEU_MASK_ATTN_FUNC_1 :
9241 MISC_REG_AEU_MASK_ATTN_FUNC_0;
9242
9243 val = REG_RD(bp, addr);
9244 val &= ~(0x300);
9245 REG_WR(bp, addr, val);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009246 } else {
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009247 val = REG_RD(bp, MISC_REG_AEU_GENERAL_MASK);
9248 val &= ~(MISC_AEU_GENERAL_MASK_REG_AEU_PXP_CLOSE_MASK |
9249 MISC_AEU_GENERAL_MASK_REG_AEU_NIG_CLOSE_MASK);
9250 REG_WR(bp, MISC_REG_AEU_GENERAL_MASK, val);
9251 }
9252}
9253
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009254/* Close gates #2, #3 and #4: */
9255static void bnx2x_set_234_gates(struct bnx2x *bp, bool close)
9256{
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009257 u32 val;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009258
9259 /* Gates #2 and #4a are closed/opened for "not E1" only */
9260 if (!CHIP_IS_E1(bp)) {
9261 /* #4 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009262 REG_WR(bp, PXP_REG_HST_DISCARD_DOORBELLS, !!close);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009263 /* #2 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009264 REG_WR(bp, PXP_REG_HST_DISCARD_INTERNAL_WRITES, !!close);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009265 }
9266
9267 /* #3 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009268 if (CHIP_IS_E1x(bp)) {
9269 /* Prevent interrupts from HC on both ports */
9270 val = REG_RD(bp, HC_REG_CONFIG_1);
9271 REG_WR(bp, HC_REG_CONFIG_1,
9272 (!close) ? (val | HC_CONFIG_1_REG_BLOCK_DISABLE_1) :
9273 (val & ~(u32)HC_CONFIG_1_REG_BLOCK_DISABLE_1));
9274
9275 val = REG_RD(bp, HC_REG_CONFIG_0);
9276 REG_WR(bp, HC_REG_CONFIG_0,
9277 (!close) ? (val | HC_CONFIG_0_REG_BLOCK_DISABLE_0) :
9278 (val & ~(u32)HC_CONFIG_0_REG_BLOCK_DISABLE_0));
9279 } else {
Jorrit Schippersd82603c2012-12-27 17:33:02 +01009280 /* Prevent incoming interrupts in IGU */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009281 val = REG_RD(bp, IGU_REG_BLOCK_CONFIGURATION);
9282
9283 REG_WR(bp, IGU_REG_BLOCK_CONFIGURATION,
9284 (!close) ?
9285 (val | IGU_BLOCK_CONFIGURATION_REG_BLOCK_ENABLE) :
9286 (val & ~(u32)IGU_BLOCK_CONFIGURATION_REG_BLOCK_ENABLE));
9287 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009288
Merav Sicron51c1a582012-03-18 10:33:38 +00009289 DP(NETIF_MSG_HW | NETIF_MSG_IFUP, "%s gates #2, #3 and #4\n",
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009290 close ? "closing" : "opening");
9291 mmiowb();
9292}
9293
9294#define SHARED_MF_CLP_MAGIC 0x80000000 /* `magic' bit */
9295
9296static void bnx2x_clp_reset_prep(struct bnx2x *bp, u32 *magic_val)
9297{
9298 /* Do some magic... */
9299 u32 val = MF_CFG_RD(bp, shared_mf_config.clp_mb);
9300 *magic_val = val & SHARED_MF_CLP_MAGIC;
9301 MF_CFG_WR(bp, shared_mf_config.clp_mb, val | SHARED_MF_CLP_MAGIC);
9302}
9303
Dmitry Kravkove8920672011-05-04 23:52:40 +00009304/**
9305 * bnx2x_clp_reset_done - restore the value of the `magic' bit.
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009306 *
Dmitry Kravkove8920672011-05-04 23:52:40 +00009307 * @bp: driver handle
9308 * @magic_val: old value of the `magic' bit.
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009309 */
9310static void bnx2x_clp_reset_done(struct bnx2x *bp, u32 magic_val)
9311{
9312 /* Restore the `magic' bit value... */
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009313 u32 val = MF_CFG_RD(bp, shared_mf_config.clp_mb);
9314 MF_CFG_WR(bp, shared_mf_config.clp_mb,
9315 (val & (~SHARED_MF_CLP_MAGIC)) | magic_val);
9316}
9317
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00009318/**
Dmitry Kravkove8920672011-05-04 23:52:40 +00009319 * bnx2x_reset_mcp_prep - prepare for MCP reset.
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009320 *
Dmitry Kravkove8920672011-05-04 23:52:40 +00009321 * @bp: driver handle
9322 * @magic_val: old value of 'magic' bit.
9323 *
9324 * Takes care of CLP configurations.
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009325 */
9326static void bnx2x_reset_mcp_prep(struct bnx2x *bp, u32 *magic_val)
9327{
9328 u32 shmem;
9329 u32 validity_offset;
9330
Merav Sicron51c1a582012-03-18 10:33:38 +00009331 DP(NETIF_MSG_HW | NETIF_MSG_IFUP, "Starting\n");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009332
9333 /* Set `magic' bit in order to save MF config */
9334 if (!CHIP_IS_E1(bp))
9335 bnx2x_clp_reset_prep(bp, magic_val);
9336
9337 /* Get shmem offset */
9338 shmem = REG_RD(bp, MISC_REG_SHARED_MEM_ADDR);
Barak Witkowskic55e7712012-12-02 04:05:46 +00009339 validity_offset =
9340 offsetof(struct shmem_region, validity_map[BP_PORT(bp)]);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009341
9342 /* Clear validity map flags */
9343 if (shmem > 0)
9344 REG_WR(bp, shmem + validity_offset, 0);
9345}
9346
9347#define MCP_TIMEOUT 5000 /* 5 seconds (in ms) */
9348#define MCP_ONE_TIMEOUT 100 /* 100 ms */
9349
Dmitry Kravkove8920672011-05-04 23:52:40 +00009350/**
9351 * bnx2x_mcp_wait_one - wait for MCP_ONE_TIMEOUT
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009352 *
Dmitry Kravkove8920672011-05-04 23:52:40 +00009353 * @bp: driver handle
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009354 */
Eric Dumazet1191cb82012-04-27 21:39:21 +00009355static void bnx2x_mcp_wait_one(struct bnx2x *bp)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009356{
9357 /* special handling for emulation and FPGA,
9358 wait 10 times longer */
9359 if (CHIP_REV_IS_SLOW(bp))
9360 msleep(MCP_ONE_TIMEOUT*10);
9361 else
9362 msleep(MCP_ONE_TIMEOUT);
9363}
9364
Dmitry Kravkov1b6e2ce2011-05-22 10:11:26 +00009365/*
9366 * initializes bp->common.shmem_base and waits for validity signature to appear
9367 */
9368static int bnx2x_init_shmem(struct bnx2x *bp)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009369{
Dmitry Kravkov1b6e2ce2011-05-22 10:11:26 +00009370 int cnt = 0;
9371 u32 val = 0;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009372
Dmitry Kravkov1b6e2ce2011-05-22 10:11:26 +00009373 do {
9374 bp->common.shmem_base = REG_RD(bp, MISC_REG_SHARED_MEM_ADDR);
9375 if (bp->common.shmem_base) {
9376 val = SHMEM_RD(bp, validity_map[BP_PORT(bp)]);
9377 if (val & SHR_MEM_VALIDITY_MB)
9378 return 0;
9379 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009380
9381 bnx2x_mcp_wait_one(bp);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009382
Dmitry Kravkov1b6e2ce2011-05-22 10:11:26 +00009383 } while (cnt++ < (MCP_TIMEOUT / MCP_ONE_TIMEOUT));
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009384
Dmitry Kravkov1b6e2ce2011-05-22 10:11:26 +00009385 BNX2X_ERR("BAD MCP validity signature\n");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009386
Dmitry Kravkov1b6e2ce2011-05-22 10:11:26 +00009387 return -ENODEV;
9388}
9389
9390static int bnx2x_reset_mcp_comp(struct bnx2x *bp, u32 magic_val)
9391{
9392 int rc = bnx2x_init_shmem(bp);
9393
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009394 /* Restore the `magic' bit value */
9395 if (!CHIP_IS_E1(bp))
9396 bnx2x_clp_reset_done(bp, magic_val);
9397
9398 return rc;
9399}
9400
9401static void bnx2x_pxp_prep(struct bnx2x *bp)
9402{
9403 if (!CHIP_IS_E1(bp)) {
9404 REG_WR(bp, PXP2_REG_RD_START_INIT, 0);
9405 REG_WR(bp, PXP2_REG_RQ_RBC_DONE, 0);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009406 mmiowb();
9407 }
9408}
9409
9410/*
9411 * Reset the whole chip except for:
9412 * - PCIE core
9413 * - PCI Glue, PSWHST, PXP/PXP2 RF (all controlled by
9414 * one reset bit)
9415 * - IGU
9416 * - MISC (including AEU)
9417 * - GRC
9418 * - RBCN, RBCP
9419 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009420static void bnx2x_process_kill_chip_reset(struct bnx2x *bp, bool global)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009421{
9422 u32 not_reset_mask1, reset_mask1, not_reset_mask2, reset_mask2;
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00009423 u32 global_bits2, stay_reset2;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009424
9425 /*
9426 * Bits that have to be set in reset_mask2 if we want to reset 'global'
9427 * (per chip) blocks.
9428 */
9429 global_bits2 =
9430 MISC_REGISTERS_RESET_REG_2_RST_MCP_N_RESET_CMN_CPU |
9431 MISC_REGISTERS_RESET_REG_2_RST_MCP_N_RESET_CMN_CORE;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009432
Barak Witkowskic55e7712012-12-02 04:05:46 +00009433 /* Don't reset the following blocks.
9434 * Important: per port blocks (such as EMAC, BMAC, UMAC) can't be
9435 * reset, as in 4 port device they might still be owned
9436 * by the MCP (there is only one leader per path).
9437 */
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009438 not_reset_mask1 =
9439 MISC_REGISTERS_RESET_REG_1_RST_HC |
9440 MISC_REGISTERS_RESET_REG_1_RST_PXPV |
9441 MISC_REGISTERS_RESET_REG_1_RST_PXP;
9442
9443 not_reset_mask2 =
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009444 MISC_REGISTERS_RESET_REG_2_RST_PCI_MDIO |
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009445 MISC_REGISTERS_RESET_REG_2_RST_EMAC0_HARD_CORE |
9446 MISC_REGISTERS_RESET_REG_2_RST_EMAC1_HARD_CORE |
9447 MISC_REGISTERS_RESET_REG_2_RST_MISC_CORE |
9448 MISC_REGISTERS_RESET_REG_2_RST_RBCN |
9449 MISC_REGISTERS_RESET_REG_2_RST_GRC |
9450 MISC_REGISTERS_RESET_REG_2_RST_MCP_N_RESET_REG_HARD_CORE |
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00009451 MISC_REGISTERS_RESET_REG_2_RST_MCP_N_HARD_CORE_RST_B |
9452 MISC_REGISTERS_RESET_REG_2_RST_ATC |
Barak Witkowskic55e7712012-12-02 04:05:46 +00009453 MISC_REGISTERS_RESET_REG_2_PGLC |
9454 MISC_REGISTERS_RESET_REG_2_RST_BMAC0 |
9455 MISC_REGISTERS_RESET_REG_2_RST_BMAC1 |
9456 MISC_REGISTERS_RESET_REG_2_RST_EMAC0 |
9457 MISC_REGISTERS_RESET_REG_2_RST_EMAC1 |
9458 MISC_REGISTERS_RESET_REG_2_UMAC0 |
9459 MISC_REGISTERS_RESET_REG_2_UMAC1;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009460
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00009461 /*
9462 * Keep the following blocks in reset:
9463 * - all xxMACs are handled by the bnx2x_link code.
9464 */
9465 stay_reset2 =
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00009466 MISC_REGISTERS_RESET_REG_2_XMAC |
9467 MISC_REGISTERS_RESET_REG_2_XMAC_SOFT;
9468
9469 /* Full reset masks according to the chip */
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009470 reset_mask1 = 0xffffffff;
9471
9472 if (CHIP_IS_E1(bp))
9473 reset_mask2 = 0xffff;
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00009474 else if (CHIP_IS_E1H(bp))
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009475 reset_mask2 = 0x1ffff;
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00009476 else if (CHIP_IS_E2(bp))
9477 reset_mask2 = 0xfffff;
9478 else /* CHIP_IS_E3 */
9479 reset_mask2 = 0x3ffffff;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009480
9481 /* Don't reset global blocks unless we need to */
9482 if (!global)
9483 reset_mask2 &= ~global_bits2;
9484
9485 /*
9486 * In case of attention in the QM, we need to reset PXP
9487 * (MISC_REGISTERS_RESET_REG_2_RST_PXP_RQ_RD_WR) before QM
9488 * because otherwise QM reset would release 'close the gates' shortly
9489 * before resetting the PXP, then the PSWRQ would send a write
9490 * request to PGLUE. Then when PXP is reset, PGLUE would try to
9491 * read the payload data from PSWWR, but PSWWR would not
9492 * respond. The write queue in PGLUE would stuck, dmae commands
9493 * would not return. Therefore it's important to reset the second
9494 * reset register (containing the
9495 * MISC_REGISTERS_RESET_REG_2_RST_PXP_RQ_RD_WR bit) before the
9496 * first one (containing the MISC_REGISTERS_RESET_REG_1_RST_QM
9497 * bit).
9498 */
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009499 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_CLEAR,
9500 reset_mask2 & (~not_reset_mask2));
9501
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009502 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR,
9503 reset_mask1 & (~not_reset_mask1));
9504
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009505 barrier();
9506 mmiowb();
9507
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00009508 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_SET,
9509 reset_mask2 & (~stay_reset2));
9510
9511 barrier();
9512 mmiowb();
9513
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009514 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET, reset_mask1);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009515 mmiowb();
9516}
9517
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009518/**
9519 * bnx2x_er_poll_igu_vq - poll for pending writes bit.
9520 * It should get cleared in no more than 1s.
9521 *
9522 * @bp: driver handle
9523 *
9524 * It should get cleared in no more than 1s. Returns 0 if
9525 * pending writes bit gets cleared.
9526 */
9527static int bnx2x_er_poll_igu_vq(struct bnx2x *bp)
9528{
9529 u32 cnt = 1000;
9530 u32 pend_bits = 0;
9531
9532 do {
9533 pend_bits = REG_RD(bp, IGU_REG_PENDING_BITS_STATUS);
9534
9535 if (pend_bits == 0)
9536 break;
9537
Yuval Mintz0926d492013-01-23 03:21:45 +00009538 usleep_range(1000, 2000);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009539 } while (cnt-- > 0);
9540
9541 if (cnt <= 0) {
9542 BNX2X_ERR("Still pending IGU requests pend_bits=%x!\n",
9543 pend_bits);
9544 return -EBUSY;
9545 }
9546
9547 return 0;
9548}
9549
9550static int bnx2x_process_kill(struct bnx2x *bp, bool global)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009551{
9552 int cnt = 1000;
9553 u32 val = 0;
9554 u32 sr_cnt, blk_cnt, port_is_idle_0, port_is_idle_1, pgl_exp_rom2;
Yuval Mintz2de67432013-01-23 03:21:43 +00009555 u32 tags_63_32 = 0;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009556
9557 /* Empty the Tetris buffer, wait for 1s */
9558 do {
9559 sr_cnt = REG_RD(bp, PXP2_REG_RD_SR_CNT);
9560 blk_cnt = REG_RD(bp, PXP2_REG_RD_BLK_CNT);
9561 port_is_idle_0 = REG_RD(bp, PXP2_REG_RD_PORT_IS_IDLE_0);
9562 port_is_idle_1 = REG_RD(bp, PXP2_REG_RD_PORT_IS_IDLE_1);
9563 pgl_exp_rom2 = REG_RD(bp, PXP2_REG_PGL_EXP_ROM2);
Barak Witkowskic55e7712012-12-02 04:05:46 +00009564 if (CHIP_IS_E3(bp))
9565 tags_63_32 = REG_RD(bp, PGLUE_B_REG_TAGS_63_32);
9566
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009567 if ((sr_cnt == 0x7e) && (blk_cnt == 0xa0) &&
9568 ((port_is_idle_0 & 0x1) == 0x1) &&
9569 ((port_is_idle_1 & 0x1) == 0x1) &&
Barak Witkowskic55e7712012-12-02 04:05:46 +00009570 (pgl_exp_rom2 == 0xffffffff) &&
9571 (!CHIP_IS_E3(bp) || (tags_63_32 == 0xffffffff)))
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009572 break;
Yuval Mintz0926d492013-01-23 03:21:45 +00009573 usleep_range(1000, 2000);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009574 } while (cnt-- > 0);
9575
9576 if (cnt <= 0) {
Merav Sicron51c1a582012-03-18 10:33:38 +00009577 BNX2X_ERR("Tetris buffer didn't get empty or there are still outstanding read requests after 1s!\n");
9578 BNX2X_ERR("sr_cnt=0x%08x, blk_cnt=0x%08x, port_is_idle_0=0x%08x, port_is_idle_1=0x%08x, pgl_exp_rom2=0x%08x\n",
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009579 sr_cnt, blk_cnt, port_is_idle_0, port_is_idle_1,
9580 pgl_exp_rom2);
9581 return -EAGAIN;
9582 }
9583
9584 barrier();
9585
9586 /* Close gates #2, #3 and #4 */
9587 bnx2x_set_234_gates(bp, true);
9588
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009589 /* Poll for IGU VQs for 57712 and newer chips */
9590 if (!CHIP_IS_E1x(bp) && bnx2x_er_poll_igu_vq(bp))
9591 return -EAGAIN;
9592
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009593 /* TBD: Indicate that "process kill" is in progress to MCP */
9594
9595 /* Clear "unprepared" bit */
9596 REG_WR(bp, MISC_REG_UNPREPARED, 0);
9597 barrier();
9598
9599 /* Make sure all is written to the chip before the reset */
9600 mmiowb();
9601
9602 /* Wait for 1ms to empty GLUE and PCI-E core queues,
9603 * PSWHST, GRC and PSWRD Tetris buffer.
9604 */
Yuval Mintz0926d492013-01-23 03:21:45 +00009605 usleep_range(1000, 2000);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009606
9607 /* Prepare to chip reset: */
9608 /* MCP */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009609 if (global)
9610 bnx2x_reset_mcp_prep(bp, &val);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009611
9612 /* PXP */
9613 bnx2x_pxp_prep(bp);
9614 barrier();
9615
9616 /* reset the chip */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009617 bnx2x_process_kill_chip_reset(bp, global);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009618 barrier();
9619
Dmitry Kravkov9dcd9ac2013-11-17 08:59:27 +02009620 /* clear errors in PGB */
9621 if (!CHIP_IS_E1x(bp))
9622 REG_WR(bp, PGLUE_B_REG_LATCHED_ERRORS_CLR, 0x7f);
9623
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009624 /* Recover after reset: */
9625 /* MCP */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009626 if (global && bnx2x_reset_mcp_comp(bp, val))
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009627 return -EAGAIN;
9628
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009629 /* TBD: Add resetting the NO_MCP mode DB here */
9630
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009631 /* Open the gates #2, #3 and #4 */
9632 bnx2x_set_234_gates(bp, false);
9633
9634 /* TBD: IGU/AEU preparation bring back the AEU/IGU to a
9635 * reset state, re-enable attentions. */
9636
9637 return 0;
9638}
9639
Merav Sicron910cc722012-11-11 03:56:08 +00009640static int bnx2x_leader_reset(struct bnx2x *bp)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009641{
9642 int rc = 0;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009643 bool global = bnx2x_reset_is_global(bp);
Ariel Elior95c6c6162012-01-26 06:01:52 +00009644 u32 load_code;
9645
9646 /* if not going to reset MCP - load "fake" driver to reset HW while
9647 * driver is owner of the HW
9648 */
9649 if (!global && !BP_NOMCP(bp)) {
Yuval Mintz5d07d862012-09-13 02:56:21 +00009650 load_code = bnx2x_fw_command(bp, DRV_MSG_CODE_LOAD_REQ,
9651 DRV_MSG_CODE_LOAD_REQ_WITH_LFA);
Ariel Elior95c6c6162012-01-26 06:01:52 +00009652 if (!load_code) {
9653 BNX2X_ERR("MCP response failure, aborting\n");
9654 rc = -EAGAIN;
9655 goto exit_leader_reset;
9656 }
9657 if ((load_code != FW_MSG_CODE_DRV_LOAD_COMMON_CHIP) &&
9658 (load_code != FW_MSG_CODE_DRV_LOAD_COMMON)) {
9659 BNX2X_ERR("MCP unexpected resp, aborting\n");
9660 rc = -EAGAIN;
9661 goto exit_leader_reset2;
9662 }
9663 load_code = bnx2x_fw_command(bp, DRV_MSG_CODE_LOAD_DONE, 0);
9664 if (!load_code) {
9665 BNX2X_ERR("MCP response failure, aborting\n");
9666 rc = -EAGAIN;
9667 goto exit_leader_reset2;
9668 }
9669 }
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009670
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009671 /* Try to recover after the failure */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009672 if (bnx2x_process_kill(bp, global)) {
Merav Sicron51c1a582012-03-18 10:33:38 +00009673 BNX2X_ERR("Something bad had happen on engine %d! Aii!\n",
9674 BP_PATH(bp));
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009675 rc = -EAGAIN;
Ariel Elior95c6c6162012-01-26 06:01:52 +00009676 goto exit_leader_reset2;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009677 }
9678
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009679 /*
9680 * Clear RESET_IN_PROGRES and RESET_GLOBAL bits and update the driver
9681 * state.
9682 */
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009683 bnx2x_set_reset_done(bp);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009684 if (global)
9685 bnx2x_clear_reset_global(bp);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009686
Ariel Elior95c6c6162012-01-26 06:01:52 +00009687exit_leader_reset2:
9688 /* unload "fake driver" if it was loaded */
9689 if (!global && !BP_NOMCP(bp)) {
9690 bnx2x_fw_command(bp, DRV_MSG_CODE_UNLOAD_REQ_WOL_MCP, 0);
9691 bnx2x_fw_command(bp, DRV_MSG_CODE_UNLOAD_DONE, 0);
9692 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009693exit_leader_reset:
9694 bp->is_leader = 0;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009695 bnx2x_release_leader_lock(bp);
9696 smp_mb();
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009697 return rc;
9698}
9699
Eric Dumazet1191cb82012-04-27 21:39:21 +00009700static void bnx2x_recovery_failed(struct bnx2x *bp)
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009701{
9702 netdev_err(bp->dev, "Recovery has failed. Power cycle is needed.\n");
9703
9704 /* Disconnect this device */
9705 netif_device_detach(bp->dev);
9706
9707 /*
9708 * Block ifup for all function on this engine until "process kill"
9709 * or power cycle.
9710 */
9711 bnx2x_set_reset_in_progress(bp);
9712
9713 /* Shut down the power */
9714 bnx2x_set_power_state(bp, PCI_D3hot);
9715
9716 bp->recovery_state = BNX2X_RECOVERY_FAILED;
9717
9718 smp_mb();
9719}
9720
9721/*
9722 * Assumption: runs under rtnl lock. This together with the fact
Ariel Elior6383c0b2011-07-14 08:31:57 +00009723 * that it's called only from bnx2x_sp_rtnl() ensure that it
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009724 * will never be called when netif_running(bp->dev) is false.
9725 */
9726static void bnx2x_parity_recover(struct bnx2x *bp)
9727{
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009728 bool global = false;
Ariel Elior7a752992012-01-26 06:01:53 +00009729 u32 error_recovered, error_unrecovered;
Ariel Elior95c6c6162012-01-26 06:01:52 +00009730 bool is_parity;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009731
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009732 DP(NETIF_MSG_HW, "Handling parity\n");
9733 while (1) {
9734 switch (bp->recovery_state) {
9735 case BNX2X_RECOVERY_INIT:
9736 DP(NETIF_MSG_HW, "State is BNX2X_RECOVERY_INIT\n");
Ariel Elior95c6c6162012-01-26 06:01:52 +00009737 is_parity = bnx2x_chk_parity_attn(bp, &global, false);
9738 WARN_ON(!is_parity);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009739
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009740 /* Try to get a LEADER_LOCK HW lock */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009741 if (bnx2x_trylock_leader_lock(bp)) {
9742 bnx2x_set_reset_in_progress(bp);
9743 /*
9744 * Check if there is a global attention and if
9745 * there was a global attention, set the global
9746 * reset bit.
9747 */
9748
9749 if (global)
9750 bnx2x_set_reset_global(bp);
9751
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009752 bp->is_leader = 1;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009753 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009754
9755 /* Stop the driver */
9756 /* If interface has been removed - break */
Yuval Mintz5d07d862012-09-13 02:56:21 +00009757 if (bnx2x_nic_unload(bp, UNLOAD_RECOVERY, false))
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009758 return;
9759
9760 bp->recovery_state = BNX2X_RECOVERY_WAIT;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009761
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009762 /* Ensure "is_leader", MCP command sequence and
9763 * "recovery_state" update values are seen on other
9764 * CPUs.
9765 */
9766 smp_mb();
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009767 break;
9768
9769 case BNX2X_RECOVERY_WAIT:
9770 DP(NETIF_MSG_HW, "State is BNX2X_RECOVERY_WAIT\n");
9771 if (bp->is_leader) {
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009772 int other_engine = BP_PATH(bp) ? 0 : 1;
Ariel Elior889b9af2012-01-26 06:01:51 +00009773 bool other_load_status =
9774 bnx2x_get_load_status(bp, other_engine);
9775 bool load_status =
9776 bnx2x_get_load_status(bp, BP_PATH(bp));
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009777 global = bnx2x_reset_is_global(bp);
9778
9779 /*
9780 * In case of a parity in a global block, let
9781 * the first leader that performs a
9782 * leader_reset() reset the global blocks in
9783 * order to clear global attentions. Otherwise
Yuval Mintz16a5fd92013-06-02 00:06:18 +00009784 * the gates will remain closed for that
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009785 * engine.
9786 */
Ariel Elior889b9af2012-01-26 06:01:51 +00009787 if (load_status ||
9788 (global && other_load_status)) {
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009789 /* Wait until all other functions get
9790 * down.
9791 */
Ariel Elior7be08a72011-07-14 08:31:19 +00009792 schedule_delayed_work(&bp->sp_rtnl_task,
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009793 HZ/10);
9794 return;
9795 } else {
9796 /* If all other functions got down -
9797 * try to bring the chip back to
9798 * normal. In any case it's an exit
9799 * point for a leader.
9800 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009801 if (bnx2x_leader_reset(bp)) {
9802 bnx2x_recovery_failed(bp);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009803 return;
9804 }
9805
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009806 /* If we are here, means that the
9807 * leader has succeeded and doesn't
9808 * want to be a leader any more. Try
9809 * to continue as a none-leader.
9810 */
9811 break;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009812 }
9813 } else { /* non-leader */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009814 if (!bnx2x_reset_is_done(bp, BP_PATH(bp))) {
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009815 /* Try to get a LEADER_LOCK HW lock as
9816 * long as a former leader may have
9817 * been unloaded by the user or
9818 * released a leadership by another
9819 * reason.
9820 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009821 if (bnx2x_trylock_leader_lock(bp)) {
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009822 /* I'm a leader now! Restart a
9823 * switch case.
9824 */
9825 bp->is_leader = 1;
9826 break;
9827 }
9828
Ariel Elior7be08a72011-07-14 08:31:19 +00009829 schedule_delayed_work(&bp->sp_rtnl_task,
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009830 HZ/10);
9831 return;
9832
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009833 } else {
9834 /*
9835 * If there was a global attention, wait
9836 * for it to be cleared.
9837 */
9838 if (bnx2x_reset_is_global(bp)) {
9839 schedule_delayed_work(
Ariel Elior7be08a72011-07-14 08:31:19 +00009840 &bp->sp_rtnl_task,
9841 HZ/10);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009842 return;
9843 }
9844
Ariel Elior7a752992012-01-26 06:01:53 +00009845 error_recovered =
9846 bp->eth_stats.recoverable_error;
9847 error_unrecovered =
9848 bp->eth_stats.unrecoverable_error;
Ariel Elior95c6c6162012-01-26 06:01:52 +00009849 bp->recovery_state =
9850 BNX2X_RECOVERY_NIC_LOADING;
9851 if (bnx2x_nic_load(bp, LOAD_NORMAL)) {
Ariel Elior7a752992012-01-26 06:01:53 +00009852 error_unrecovered++;
Ariel Elior95c6c6162012-01-26 06:01:52 +00009853 netdev_err(bp->dev,
Merav Sicron51c1a582012-03-18 10:33:38 +00009854 "Recovery failed. Power cycle needed\n");
Ariel Elior95c6c6162012-01-26 06:01:52 +00009855 /* Disconnect this device */
9856 netif_device_detach(bp->dev);
9857 /* Shut down the power */
9858 bnx2x_set_power_state(
9859 bp, PCI_D3hot);
9860 smp_mb();
9861 } else {
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009862 bp->recovery_state =
9863 BNX2X_RECOVERY_DONE;
Ariel Elior7a752992012-01-26 06:01:53 +00009864 error_recovered++;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009865 smp_mb();
9866 }
Ariel Elior7a752992012-01-26 06:01:53 +00009867 bp->eth_stats.recoverable_error =
9868 error_recovered;
9869 bp->eth_stats.unrecoverable_error =
9870 error_unrecovered;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009871
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009872 return;
9873 }
9874 }
9875 default:
9876 return;
9877 }
9878 }
9879}
9880
Michal Schmidt56ad3152012-02-16 02:38:48 +00009881static int bnx2x_close(struct net_device *dev);
9882
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009883/* bnx2x_nic_unload() flushes the bnx2x_wq, thus reset task is
9884 * scheduled on a general queue in order to prevent a dead lock.
9885 */
Ariel Elior7be08a72011-07-14 08:31:19 +00009886static void bnx2x_sp_rtnl_task(struct work_struct *work)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009887{
Ariel Elior7be08a72011-07-14 08:31:19 +00009888 struct bnx2x *bp = container_of(work, struct bnx2x, sp_rtnl_task.work);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009889
9890 rtnl_lock();
9891
Ariel Elior8395be52013-01-01 05:22:44 +00009892 if (!netif_running(bp->dev)) {
9893 rtnl_unlock();
9894 return;
9895 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009896
Ariel Elior7be08a72011-07-14 08:31:19 +00009897 if (unlikely(bp->recovery_state != BNX2X_RECOVERY_DONE)) {
Yuval Mintz6bf07b82013-06-02 00:06:20 +00009898#ifdef BNX2X_STOP_ON_ERROR
9899 BNX2X_ERR("recovery flow called but STOP_ON_ERROR defined so reset not done to allow debug dump,\n"
9900 "you will need to reboot when done\n");
9901 goto sp_rtnl_not_reset;
9902#endif
Ariel Elior7be08a72011-07-14 08:31:19 +00009903 /*
Vladislav Zolotarovb1fb8742011-07-24 03:57:46 +00009904 * Clear all pending SP commands as we are going to reset the
9905 * function anyway.
Ariel Elior7be08a72011-07-14 08:31:19 +00009906 */
Vladislav Zolotarovb1fb8742011-07-24 03:57:46 +00009907 bp->sp_rtnl_state = 0;
9908 smp_mb();
9909
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009910 bnx2x_parity_recover(bp);
Vladislav Zolotarovb1fb8742011-07-24 03:57:46 +00009911
Ariel Elior8395be52013-01-01 05:22:44 +00009912 rtnl_unlock();
9913 return;
Vladislav Zolotarovb1fb8742011-07-24 03:57:46 +00009914 }
9915
9916 if (test_and_clear_bit(BNX2X_SP_RTNL_TX_TIMEOUT, &bp->sp_rtnl_state)) {
Yuval Mintz6bf07b82013-06-02 00:06:20 +00009917#ifdef BNX2X_STOP_ON_ERROR
9918 BNX2X_ERR("recovery flow called but STOP_ON_ERROR defined so reset not done to allow debug dump,\n"
9919 "you will need to reboot when done\n");
9920 goto sp_rtnl_not_reset;
9921#endif
9922
Vladislav Zolotarovb1fb8742011-07-24 03:57:46 +00009923 /*
9924 * Clear all pending SP commands as we are going to reset the
9925 * function anyway.
9926 */
9927 bp->sp_rtnl_state = 0;
9928 smp_mb();
9929
Yuval Mintz5d07d862012-09-13 02:56:21 +00009930 bnx2x_nic_unload(bp, UNLOAD_NORMAL, true);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009931 bnx2x_nic_load(bp, LOAD_NORMAL);
Vladislav Zolotarovb1fb8742011-07-24 03:57:46 +00009932
Ariel Elior8395be52013-01-01 05:22:44 +00009933 rtnl_unlock();
9934 return;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009935 }
Vladislav Zolotarovb1fb8742011-07-24 03:57:46 +00009936#ifdef BNX2X_STOP_ON_ERROR
9937sp_rtnl_not_reset:
9938#endif
9939 if (test_and_clear_bit(BNX2X_SP_RTNL_SETUP_TC, &bp->sp_rtnl_state))
9940 bnx2x_setup_tc(bp->dev, bp->dcbx_port_params.ets.num_of_cos);
Barak Witkowskia3348722012-04-23 03:04:46 +00009941 if (test_and_clear_bit(BNX2X_SP_RTNL_AFEX_F_UPDATE, &bp->sp_rtnl_state))
9942 bnx2x_after_function_update(bp);
Ariel Elior83048592011-11-13 04:34:29 +00009943 /*
9944 * in case of fan failure we need to reset id if the "stop on error"
9945 * debug flag is set, since we trying to prevent permanent overheating
9946 * damage
9947 */
9948 if (test_and_clear_bit(BNX2X_SP_RTNL_FAN_FAILURE, &bp->sp_rtnl_state)) {
Merav Sicron51c1a582012-03-18 10:33:38 +00009949 DP(NETIF_MSG_HW, "fan failure detected. Unloading driver\n");
Ariel Elior83048592011-11-13 04:34:29 +00009950 netif_device_detach(bp->dev);
9951 bnx2x_close(bp->dev);
Ariel Elior8395be52013-01-01 05:22:44 +00009952 rtnl_unlock();
9953 return;
Ariel Elior83048592011-11-13 04:34:29 +00009954 }
9955
Ariel Elior381ac162013-01-01 05:22:29 +00009956 if (test_and_clear_bit(BNX2X_SP_RTNL_VFPF_MCAST, &bp->sp_rtnl_state)) {
9957 DP(BNX2X_MSG_SP,
9958 "sending set mcast vf pf channel message from rtnl sp-task\n");
9959 bnx2x_vfpf_set_mcast(bp->dev);
9960 }
Ariel Elior78c3bcc2013-06-20 17:39:08 +03009961 if (test_and_clear_bit(BNX2X_SP_RTNL_VFPF_CHANNEL_DOWN,
9962 &bp->sp_rtnl_state)){
9963 if (!test_bit(__LINK_STATE_NOCARRIER, &bp->dev->state)) {
9964 bnx2x_tx_disable(bp);
9965 BNX2X_ERR("PF indicated channel is not servicable anymore. This means this VF device is no longer operational\n");
9966 }
9967 }
Ariel Elior381ac162013-01-01 05:22:29 +00009968
Yuval Mintz8b09be52013-08-01 17:30:59 +03009969 if (test_and_clear_bit(BNX2X_SP_RTNL_RX_MODE, &bp->sp_rtnl_state)) {
9970 DP(BNX2X_MSG_SP, "Handling Rx Mode setting\n");
9971 bnx2x_set_rx_mode_inner(bp);
Ariel Elior381ac162013-01-01 05:22:29 +00009972 }
9973
Ariel Elior3ec9f9c2013-03-11 05:17:45 +00009974 if (test_and_clear_bit(BNX2X_SP_RTNL_HYPERVISOR_VLAN,
9975 &bp->sp_rtnl_state))
9976 bnx2x_pf_set_vfs_vlan(bp);
9977
Dmitry Kravkov6ffa39f2013-11-17 08:59:29 +02009978 if (test_and_clear_bit(BNX2X_SP_RTNL_TX_STOP, &bp->sp_rtnl_state)) {
Dmitry Kravkov07b4eb32013-08-19 09:11:57 +03009979 bnx2x_dcbx_stop_hw_tx(bp);
Dmitry Kravkov07b4eb32013-08-19 09:11:57 +03009980 bnx2x_dcbx_resume_hw_tx(bp);
Dmitry Kravkov6ffa39f2013-11-17 08:59:29 +02009981 }
Dmitry Kravkov07b4eb32013-08-19 09:11:57 +03009982
Yuval Mintz42f82772014-03-23 18:12:23 +02009983 if (test_and_clear_bit(BNX2X_SP_RTNL_GET_DRV_VERSION,
9984 &bp->sp_rtnl_state))
9985 bnx2x_update_mng_version(bp);
9986
Ariel Elior8395be52013-01-01 05:22:44 +00009987 /* work which needs rtnl lock not-taken (as it takes the lock itself and
9988 * can be called from other contexts as well)
9989 */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009990 rtnl_unlock();
Ariel Elior8395be52013-01-01 05:22:44 +00009991
Ariel Elior64112802013-01-07 00:50:23 +00009992 /* enable SR-IOV if applicable */
Ariel Elior8395be52013-01-01 05:22:44 +00009993 if (IS_SRIOV(bp) && test_and_clear_bit(BNX2X_SP_RTNL_ENABLE_SRIOV,
Ariel Elior3c76fef2013-03-11 05:17:46 +00009994 &bp->sp_rtnl_state)) {
9995 bnx2x_disable_sriov(bp);
Ariel Elior64112802013-01-07 00:50:23 +00009996 bnx2x_enable_sriov(bp);
Ariel Elior3c76fef2013-03-11 05:17:46 +00009997 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009998}
9999
Yaniv Rosner3deb8162011-06-14 01:34:33 +000010000static void bnx2x_period_task(struct work_struct *work)
10001{
10002 struct bnx2x *bp = container_of(work, struct bnx2x, period_task.work);
10003
10004 if (!netif_running(bp->dev))
10005 goto period_task_exit;
10006
10007 if (CHIP_REV_IS_SLOW(bp)) {
10008 BNX2X_ERR("period task called on emulation, ignoring\n");
10009 goto period_task_exit;
10010 }
10011
10012 bnx2x_acquire_phy_lock(bp);
10013 /*
10014 * The barrier is needed to ensure the ordering between the writing to
10015 * the bp->port.pmf in the bnx2x_nic_load() or bnx2x_pmf_update() and
10016 * the reading here.
10017 */
10018 smp_mb();
10019 if (bp->port.pmf) {
10020 bnx2x_period_func(&bp->link_params, &bp->link_vars);
10021
10022 /* Re-queue task in 1 sec */
10023 queue_delayed_work(bnx2x_wq, &bp->period_task, 1*HZ);
10024 }
10025
10026 bnx2x_release_phy_lock(bp);
10027period_task_exit:
10028 return;
10029}
10030
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010031/*
10032 * Init service functions
10033 */
10034
stephen hemmingera8f47eb2014-01-09 22:20:11 -080010035static u32 bnx2x_get_pretend_reg(struct bnx2x *bp)
Eilon Greensteinf1ef27e2009-02-12 08:36:23 +000010036{
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010037 u32 base = PXP2_REG_PGL_PRETEND_FUNC_F0;
10038 u32 stride = PXP2_REG_PGL_PRETEND_FUNC_F1 - base;
10039 return base + (BP_ABS_FUNC(bp)) * stride;
Eilon Greensteinf1ef27e2009-02-12 08:36:23 +000010040}
10041
Barak Witkowski1ef1d452013-01-10 04:53:40 +000010042static void bnx2x_prev_unload_close_mac(struct bnx2x *bp,
10043 struct bnx2x_mac_vals *vals)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010044{
Yuval Mintz452427b2012-03-26 20:47:07 +000010045 u32 val, base_addr, offset, mask, reset_reg;
10046 bool mac_stopped = false;
10047 u8 port = BP_PORT(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010048
Barak Witkowski1ef1d452013-01-10 04:53:40 +000010049 /* reset addresses as they also mark which values were changed */
10050 vals->bmac_addr = 0;
10051 vals->umac_addr = 0;
10052 vals->xmac_addr = 0;
10053 vals->emac_addr = 0;
10054
Yuval Mintz452427b2012-03-26 20:47:07 +000010055 reset_reg = REG_RD(bp, MISC_REG_RESET_REG_2);
David S. Miller8decf862011-09-22 03:23:13 -040010056
Yuval Mintz452427b2012-03-26 20:47:07 +000010057 if (!CHIP_IS_E3(bp)) {
10058 val = REG_RD(bp, NIG_REG_BMAC0_REGS_OUT_EN + port * 4);
10059 mask = MISC_REGISTERS_RESET_REG_2_RST_BMAC0 << port;
10060 if ((mask & reset_reg) && val) {
10061 u32 wb_data[2];
10062 BNX2X_DEV_INFO("Disable bmac Rx\n");
10063 base_addr = BP_PORT(bp) ? NIG_REG_INGRESS_BMAC1_MEM
10064 : NIG_REG_INGRESS_BMAC0_MEM;
10065 offset = CHIP_IS_E2(bp) ? BIGMAC2_REGISTER_BMAC_CONTROL
10066 : BIGMAC_REGISTER_BMAC_CONTROL;
Ariel Eliorf16da432012-01-26 06:01:50 +000010067
Yuval Mintz452427b2012-03-26 20:47:07 +000010068 /*
10069 * use rd/wr since we cannot use dmae. This is safe
10070 * since MCP won't access the bus due to the request
10071 * to unload, and no function on the path can be
10072 * loaded at this time.
10073 */
10074 wb_data[0] = REG_RD(bp, base_addr + offset);
10075 wb_data[1] = REG_RD(bp, base_addr + offset + 0x4);
Barak Witkowski1ef1d452013-01-10 04:53:40 +000010076 vals->bmac_addr = base_addr + offset;
10077 vals->bmac_val[0] = wb_data[0];
10078 vals->bmac_val[1] = wb_data[1];
Yuval Mintz452427b2012-03-26 20:47:07 +000010079 wb_data[0] &= ~BMAC_CONTROL_RX_ENABLE;
Barak Witkowski1ef1d452013-01-10 04:53:40 +000010080 REG_WR(bp, vals->bmac_addr, wb_data[0]);
10081 REG_WR(bp, vals->bmac_addr + 0x4, wb_data[1]);
Yuval Mintz452427b2012-03-26 20:47:07 +000010082 }
10083 BNX2X_DEV_INFO("Disable emac Rx\n");
Barak Witkowski1ef1d452013-01-10 04:53:40 +000010084 vals->emac_addr = NIG_REG_NIG_EMAC0_EN + BP_PORT(bp)*4;
10085 vals->emac_val = REG_RD(bp, vals->emac_addr);
10086 REG_WR(bp, vals->emac_addr, 0);
Yuval Mintz452427b2012-03-26 20:47:07 +000010087 mac_stopped = true;
10088 } else {
10089 if (reset_reg & MISC_REGISTERS_RESET_REG_2_XMAC) {
10090 BNX2X_DEV_INFO("Disable xmac Rx\n");
10091 base_addr = BP_PORT(bp) ? GRCBASE_XMAC1 : GRCBASE_XMAC0;
10092 val = REG_RD(bp, base_addr + XMAC_REG_PFC_CTRL_HI);
10093 REG_WR(bp, base_addr + XMAC_REG_PFC_CTRL_HI,
10094 val & ~(1 << 1));
10095 REG_WR(bp, base_addr + XMAC_REG_PFC_CTRL_HI,
10096 val | (1 << 1));
Barak Witkowski1ef1d452013-01-10 04:53:40 +000010097 vals->xmac_addr = base_addr + XMAC_REG_CTRL;
10098 vals->xmac_val = REG_RD(bp, vals->xmac_addr);
10099 REG_WR(bp, vals->xmac_addr, 0);
Yuval Mintz452427b2012-03-26 20:47:07 +000010100 mac_stopped = true;
10101 }
10102 mask = MISC_REGISTERS_RESET_REG_2_UMAC0 << port;
10103 if (mask & reset_reg) {
10104 BNX2X_DEV_INFO("Disable umac Rx\n");
10105 base_addr = BP_PORT(bp) ? GRCBASE_UMAC1 : GRCBASE_UMAC0;
Barak Witkowski1ef1d452013-01-10 04:53:40 +000010106 vals->umac_addr = base_addr + UMAC_REG_COMMAND_CONFIG;
10107 vals->umac_val = REG_RD(bp, vals->umac_addr);
10108 REG_WR(bp, vals->umac_addr, 0);
Yuval Mintz452427b2012-03-26 20:47:07 +000010109 mac_stopped = true;
David S. Miller8decf862011-09-22 03:23:13 -040010110 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010111 }
Ariel Eliorf16da432012-01-26 06:01:50 +000010112
Yuval Mintz452427b2012-03-26 20:47:07 +000010113 if (mac_stopped)
10114 msleep(20);
Yuval Mintz452427b2012-03-26 20:47:07 +000010115}
10116
10117#define BNX2X_PREV_UNDI_PROD_ADDR(p) (BAR_TSTRORM_INTMEM + 0x1508 + ((p) << 4))
10118#define BNX2X_PREV_UNDI_RCQ(val) ((val) & 0xffff)
10119#define BNX2X_PREV_UNDI_BD(val) ((val) >> 16 & 0xffff)
10120#define BNX2X_PREV_UNDI_PROD(rcq, bd) ((bd) << 16 | (rcq))
10121
Yuval Mintz91ebb922013-12-26 09:57:07 +020010122#define BCM_5710_UNDI_FW_MF_MAJOR (0x07)
10123#define BCM_5710_UNDI_FW_MF_MINOR (0x08)
10124#define BCM_5710_UNDI_FW_MF_VERS (0x05)
Yuval Mintzde682942014-05-08 12:34:31 +030010125#define BNX2X_PREV_UNDI_MF_PORT(p) (BAR_TSTRORM_INTMEM + 0x150c + ((p) << 4))
10126#define BNX2X_PREV_UNDI_MF_FUNC(f) (BAR_TSTRORM_INTMEM + 0x184c + ((f) << 4))
Yuval Mintzb17b0ca2014-06-12 07:55:31 +030010127
10128static bool bnx2x_prev_is_after_undi(struct bnx2x *bp)
10129{
10130 /* UNDI marks its presence in DORQ -
10131 * it initializes CID offset for normal bell to 0x7
10132 */
10133 if (!(REG_RD(bp, MISC_REG_RESET_REG_1) &
10134 MISC_REGISTERS_RESET_REG_1_RST_DORQ))
10135 return false;
10136
10137 if (REG_RD(bp, DORQ_REG_NORM_CID_OFST) == 0x7) {
10138 BNX2X_DEV_INFO("UNDI previously loaded\n");
10139 return true;
10140 }
10141
10142 return false;
10143}
10144
Yuval Mintz91ebb922013-12-26 09:57:07 +020010145static bool bnx2x_prev_unload_undi_fw_supports_mf(struct bnx2x *bp)
10146{
10147 u8 major, minor, version;
10148 u32 fw;
10149
10150 /* Must check that FW is loaded */
10151 if (!(REG_RD(bp, MISC_REG_RESET_REG_1) &
10152 MISC_REGISTERS_RESET_REG_1_RST_XSEM)) {
10153 BNX2X_DEV_INFO("XSEM is reset - UNDI MF FW is not loaded\n");
10154 return false;
10155 }
10156
10157 /* Read Currently loaded FW version */
10158 fw = REG_RD(bp, XSEM_REG_PRAM);
10159 major = fw & 0xff;
10160 minor = (fw >> 0x8) & 0xff;
10161 version = (fw >> 0x10) & 0xff;
10162 BNX2X_DEV_INFO("Loaded FW: 0x%08x: Major 0x%02x Minor 0x%02x Version 0x%02x\n",
10163 fw, major, minor, version);
10164
10165 if (major > BCM_5710_UNDI_FW_MF_MAJOR)
10166 return true;
10167
10168 if ((major == BCM_5710_UNDI_FW_MF_MAJOR) &&
10169 (minor > BCM_5710_UNDI_FW_MF_MINOR))
10170 return true;
10171
10172 if ((major == BCM_5710_UNDI_FW_MF_MAJOR) &&
10173 (minor == BCM_5710_UNDI_FW_MF_MINOR) &&
10174 (version >= BCM_5710_UNDI_FW_MF_VERS))
10175 return true;
10176
10177 return false;
10178}
10179
10180static void bnx2x_prev_unload_undi_mf(struct bnx2x *bp)
10181{
10182 int i;
10183
10184 /* Due to legacy (FW) code, the first function on each engine has a
10185 * different offset macro from the rest of the functions.
10186 * Setting this for all 8 functions is harmless regardless of whether
10187 * this is actually a multi-function device.
10188 */
10189 for (i = 0; i < 2; i++)
10190 REG_WR(bp, BNX2X_PREV_UNDI_MF_PORT(i), 1);
10191
10192 for (i = 2; i < 8; i++)
10193 REG_WR(bp, BNX2X_PREV_UNDI_MF_FUNC(i - 2), 1);
10194
10195 BNX2X_DEV_INFO("UNDI FW (MF) set to discard\n");
10196}
10197
Greg Kroah-Hartman1dd06ae2012-12-06 14:30:56 +000010198static void bnx2x_prev_unload_undi_inc(struct bnx2x *bp, u8 port, u8 inc)
Yuval Mintz452427b2012-03-26 20:47:07 +000010199{
10200 u16 rcq, bd;
10201 u32 tmp_reg = REG_RD(bp, BNX2X_PREV_UNDI_PROD_ADDR(port));
10202
10203 rcq = BNX2X_PREV_UNDI_RCQ(tmp_reg) + inc;
10204 bd = BNX2X_PREV_UNDI_BD(tmp_reg) + inc;
10205
10206 tmp_reg = BNX2X_PREV_UNDI_PROD(rcq, bd);
10207 REG_WR(bp, BNX2X_PREV_UNDI_PROD_ADDR(port), tmp_reg);
10208
10209 BNX2X_DEV_INFO("UNDI producer [%d] rings bd -> 0x%04x, rcq -> 0x%04x\n",
10210 port, bd, rcq);
10211}
10212
Bill Pemberton0329aba2012-12-03 09:24:24 -050010213static int bnx2x_prev_mcp_done(struct bnx2x *bp)
Yuval Mintz452427b2012-03-26 20:47:07 +000010214{
Yuval Mintz5d07d862012-09-13 02:56:21 +000010215 u32 rc = bnx2x_fw_command(bp, DRV_MSG_CODE_UNLOAD_DONE,
10216 DRV_MSG_CODE_UNLOAD_SKIP_LINK_RESET);
Yuval Mintz452427b2012-03-26 20:47:07 +000010217 if (!rc) {
10218 BNX2X_ERR("MCP response failure, aborting\n");
10219 return -EBUSY;
10220 }
10221
10222 return 0;
10223}
10224
Barak Witkowskic63da992012-12-05 23:04:03 +000010225static struct bnx2x_prev_path_list *
10226 bnx2x_prev_path_get_entry(struct bnx2x *bp)
10227{
10228 struct bnx2x_prev_path_list *tmp_list;
10229
10230 list_for_each_entry(tmp_list, &bnx2x_prev_list, list)
10231 if (PCI_SLOT(bp->pdev->devfn) == tmp_list->slot &&
10232 bp->pdev->bus->number == tmp_list->bus &&
10233 BP_PATH(bp) == tmp_list->path)
10234 return tmp_list;
10235
10236 return NULL;
10237}
10238
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000010239static int bnx2x_prev_path_mark_eeh(struct bnx2x *bp)
10240{
10241 struct bnx2x_prev_path_list *tmp_list;
10242 int rc;
10243
10244 rc = down_interruptible(&bnx2x_prev_sem);
10245 if (rc) {
10246 BNX2X_ERR("Received %d when tried to take lock\n", rc);
10247 return rc;
10248 }
10249
10250 tmp_list = bnx2x_prev_path_get_entry(bp);
10251 if (tmp_list) {
10252 tmp_list->aer = 1;
10253 rc = 0;
10254 } else {
10255 BNX2X_ERR("path %d: Entry does not exist for eeh; Flow occurs before initial insmod is over ?\n",
10256 BP_PATH(bp));
10257 }
10258
10259 up(&bnx2x_prev_sem);
10260
10261 return rc;
10262}
10263
Bill Pemberton0329aba2012-12-03 09:24:24 -050010264static bool bnx2x_prev_is_path_marked(struct bnx2x *bp)
Yuval Mintz452427b2012-03-26 20:47:07 +000010265{
10266 struct bnx2x_prev_path_list *tmp_list;
Peter Senna Tschudinb85d7172013-10-02 14:19:49 +020010267 bool rc = false;
Yuval Mintz452427b2012-03-26 20:47:07 +000010268
10269 if (down_trylock(&bnx2x_prev_sem))
10270 return false;
10271
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000010272 tmp_list = bnx2x_prev_path_get_entry(bp);
10273 if (tmp_list) {
10274 if (tmp_list->aer) {
10275 DP(NETIF_MSG_HW, "Path %d was marked by AER\n",
10276 BP_PATH(bp));
10277 } else {
Yuval Mintz452427b2012-03-26 20:47:07 +000010278 rc = true;
10279 BNX2X_DEV_INFO("Path %d was already cleaned from previous drivers\n",
10280 BP_PATH(bp));
Yuval Mintz452427b2012-03-26 20:47:07 +000010281 }
10282 }
10283
10284 up(&bnx2x_prev_sem);
10285
10286 return rc;
10287}
10288
Dmitry Kravkov178135c2013-05-22 21:21:50 +000010289bool bnx2x_port_after_undi(struct bnx2x *bp)
10290{
10291 struct bnx2x_prev_path_list *entry;
10292 bool val;
10293
10294 down(&bnx2x_prev_sem);
10295
10296 entry = bnx2x_prev_path_get_entry(bp);
10297 val = !!(entry && (entry->undi & (1 << BP_PORT(bp))));
10298
10299 up(&bnx2x_prev_sem);
10300
10301 return val;
10302}
10303
Barak Witkowskic63da992012-12-05 23:04:03 +000010304static int bnx2x_prev_mark_path(struct bnx2x *bp, bool after_undi)
Yuval Mintz452427b2012-03-26 20:47:07 +000010305{
10306 struct bnx2x_prev_path_list *tmp_list;
10307 int rc;
10308
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000010309 rc = down_interruptible(&bnx2x_prev_sem);
10310 if (rc) {
10311 BNX2X_ERR("Received %d when tried to take lock\n", rc);
10312 return rc;
10313 }
10314
10315 /* Check whether the entry for this path already exists */
10316 tmp_list = bnx2x_prev_path_get_entry(bp);
10317 if (tmp_list) {
10318 if (!tmp_list->aer) {
10319 BNX2X_ERR("Re-Marking the path.\n");
10320 } else {
10321 DP(NETIF_MSG_HW, "Removing AER indication from path %d\n",
10322 BP_PATH(bp));
10323 tmp_list->aer = 0;
10324 }
10325 up(&bnx2x_prev_sem);
10326 return 0;
10327 }
10328 up(&bnx2x_prev_sem);
10329
10330 /* Create an entry for this path and add it */
Devendra Nagaea4b3852012-07-29 03:19:23 +000010331 tmp_list = kmalloc(sizeof(struct bnx2x_prev_path_list), GFP_KERNEL);
Yuval Mintz452427b2012-03-26 20:47:07 +000010332 if (!tmp_list) {
10333 BNX2X_ERR("Failed to allocate 'bnx2x_prev_path_list'\n");
10334 return -ENOMEM;
10335 }
10336
10337 tmp_list->bus = bp->pdev->bus->number;
10338 tmp_list->slot = PCI_SLOT(bp->pdev->devfn);
10339 tmp_list->path = BP_PATH(bp);
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000010340 tmp_list->aer = 0;
Barak Witkowskic63da992012-12-05 23:04:03 +000010341 tmp_list->undi = after_undi ? (1 << BP_PORT(bp)) : 0;
Yuval Mintz452427b2012-03-26 20:47:07 +000010342
10343 rc = down_interruptible(&bnx2x_prev_sem);
10344 if (rc) {
10345 BNX2X_ERR("Received %d when tried to take lock\n", rc);
10346 kfree(tmp_list);
10347 } else {
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000010348 DP(NETIF_MSG_HW, "Marked path [%d] - finished previous unload\n",
10349 BP_PATH(bp));
Yuval Mintz452427b2012-03-26 20:47:07 +000010350 list_add(&tmp_list->list, &bnx2x_prev_list);
10351 up(&bnx2x_prev_sem);
10352 }
10353
10354 return rc;
10355}
10356
Bill Pemberton0329aba2012-12-03 09:24:24 -050010357static int bnx2x_do_flr(struct bnx2x *bp)
Yuval Mintz452427b2012-03-26 20:47:07 +000010358{
Yuval Mintz452427b2012-03-26 20:47:07 +000010359 struct pci_dev *dev = bp->pdev;
10360
Yuval Mintz8eee6942012-08-09 04:37:25 +000010361 if (CHIP_IS_E1x(bp)) {
10362 BNX2X_DEV_INFO("FLR not supported in E1/E1H\n");
10363 return -EINVAL;
10364 }
10365
10366 /* only bootcode REQ_BC_VER_4_INITIATE_FLR and onwards support flr */
10367 if (bp->common.bc_ver < REQ_BC_VER_4_INITIATE_FLR) {
10368 BNX2X_ERR("FLR not supported by BC_VER: 0x%x\n",
10369 bp->common.bc_ver);
10370 return -EINVAL;
10371 }
Yuval Mintz452427b2012-03-26 20:47:07 +000010372
Casey Leedom8903b9e2013-08-06 15:48:38 +053010373 if (!pci_wait_for_pending_transaction(dev))
10374 dev_err(&dev->dev, "transaction is not cleared; proceeding with reset anyway\n");
Yuval Mintz452427b2012-03-26 20:47:07 +000010375
Yuval Mintz8eee6942012-08-09 04:37:25 +000010376 BNX2X_DEV_INFO("Initiating FLR\n");
Yuval Mintz452427b2012-03-26 20:47:07 +000010377 bnx2x_fw_command(bp, DRV_MSG_CODE_INITIATE_FLR, 0);
10378
10379 return 0;
10380}
10381
Bill Pemberton0329aba2012-12-03 09:24:24 -050010382static int bnx2x_prev_unload_uncommon(struct bnx2x *bp)
Yuval Mintz452427b2012-03-26 20:47:07 +000010383{
10384 int rc;
10385
10386 BNX2X_DEV_INFO("Uncommon unload Flow\n");
10387
10388 /* Test if previous unload process was already finished for this path */
10389 if (bnx2x_prev_is_path_marked(bp))
10390 return bnx2x_prev_mcp_done(bp);
10391
Yuval Mintz04c46732013-01-23 03:21:46 +000010392 BNX2X_DEV_INFO("Path is unmarked\n");
10393
Yuval Mintzb17b0ca2014-06-12 07:55:31 +030010394 /* Cannot proceed with FLR if UNDI is loaded, since FW does not match */
10395 if (bnx2x_prev_is_after_undi(bp))
10396 goto out;
10397
Yuval Mintz452427b2012-03-26 20:47:07 +000010398 /* If function has FLR capabilities, and existing FW version matches
10399 * the one required, then FLR will be sufficient to clean any residue
10400 * left by previous driver
10401 */
Yuval Mintz91ebb922013-12-26 09:57:07 +020010402 rc = bnx2x_compare_fw_ver(bp, FW_MSG_CODE_DRV_LOAD_FUNCTION, false);
Yuval Mintz8eee6942012-08-09 04:37:25 +000010403
10404 if (!rc) {
10405 /* fw version is good */
10406 BNX2X_DEV_INFO("FW version matches our own. Attempting FLR\n");
10407 rc = bnx2x_do_flr(bp);
10408 }
10409
10410 if (!rc) {
10411 /* FLR was performed */
10412 BNX2X_DEV_INFO("FLR successful\n");
10413 return 0;
10414 }
10415
10416 BNX2X_DEV_INFO("Could not FLR\n");
Yuval Mintz452427b2012-03-26 20:47:07 +000010417
Yuval Mintzb17b0ca2014-06-12 07:55:31 +030010418out:
Yuval Mintz452427b2012-03-26 20:47:07 +000010419 /* Close the MCP request, return failure*/
10420 rc = bnx2x_prev_mcp_done(bp);
10421 if (!rc)
10422 rc = BNX2X_PREV_WAIT_NEEDED;
10423
10424 return rc;
10425}
10426
Bill Pemberton0329aba2012-12-03 09:24:24 -050010427static int bnx2x_prev_unload_common(struct bnx2x *bp)
Yuval Mintz452427b2012-03-26 20:47:07 +000010428{
10429 u32 reset_reg, tmp_reg = 0, rc;
Barak Witkowskic63da992012-12-05 23:04:03 +000010430 bool prev_undi = false;
Barak Witkowski1ef1d452013-01-10 04:53:40 +000010431 struct bnx2x_mac_vals mac_vals;
10432
Yuval Mintz452427b2012-03-26 20:47:07 +000010433 /* It is possible a previous function received 'common' answer,
10434 * but hasn't loaded yet, therefore creating a scenario of
10435 * multiple functions receiving 'common' on the same path.
10436 */
10437 BNX2X_DEV_INFO("Common unload Flow\n");
10438
Barak Witkowski1ef1d452013-01-10 04:53:40 +000010439 memset(&mac_vals, 0, sizeof(mac_vals));
10440
Yuval Mintz452427b2012-03-26 20:47:07 +000010441 if (bnx2x_prev_is_path_marked(bp))
10442 return bnx2x_prev_mcp_done(bp);
10443
10444 reset_reg = REG_RD(bp, MISC_REG_RESET_REG_1);
10445
10446 /* Reset should be performed after BRB is emptied */
10447 if (reset_reg & MISC_REGISTERS_RESET_REG_1_RST_BRB1) {
10448 u32 timer_count = 1000;
Yuval Mintzde682942014-05-08 12:34:31 +030010449 bool need_write = true;
Yuval Mintz452427b2012-03-26 20:47:07 +000010450
10451 /* Close the MAC Rx to prevent BRB from filling up */
Barak Witkowski1ef1d452013-01-10 04:53:40 +000010452 bnx2x_prev_unload_close_mac(bp, &mac_vals);
10453
10454 /* close LLH filters towards the BRB */
10455 bnx2x_set_rx_filter(&bp->link_params, 0);
Yuval Mintz452427b2012-03-26 20:47:07 +000010456
Yuval Mintzb17b0ca2014-06-12 07:55:31 +030010457 /* Check if the UNDI driver was previously loaded */
10458 if (bnx2x_prev_is_after_undi(bp)) {
10459 prev_undi = true;
10460 /* clear the UNDI indication */
10461 REG_WR(bp, DORQ_REG_NORM_CID_OFST, 0);
10462 /* clear possible idle check errors */
10463 REG_RD(bp, NIG_REG_NIG_INT_STS_CLR_0);
Yuval Mintz452427b2012-03-26 20:47:07 +000010464 }
Dmitry Kravkovd46f7c42013-04-17 22:49:05 +000010465 if (!CHIP_IS_E1x(bp))
10466 /* block FW from writing to host */
10467 REG_WR(bp, PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER, 0);
10468
Yuval Mintz452427b2012-03-26 20:47:07 +000010469 /* wait until BRB is empty */
10470 tmp_reg = REG_RD(bp, BRB1_REG_NUM_OF_FULL_BLOCKS);
10471 while (timer_count) {
10472 u32 prev_brb = tmp_reg;
10473
10474 tmp_reg = REG_RD(bp, BRB1_REG_NUM_OF_FULL_BLOCKS);
10475 if (!tmp_reg)
10476 break;
10477
10478 BNX2X_DEV_INFO("BRB still has 0x%08x\n", tmp_reg);
10479
10480 /* reset timer as long as BRB actually gets emptied */
10481 if (prev_brb > tmp_reg)
10482 timer_count = 1000;
10483 else
10484 timer_count--;
10485
Yuval Mintz91ebb922013-12-26 09:57:07 +020010486 /* New UNDI FW supports MF and contains better
10487 * cleaning methods - might be redundant but harmless.
10488 */
10489 if (bnx2x_prev_unload_undi_fw_supports_mf(bp)) {
Yuval Mintzde682942014-05-08 12:34:31 +030010490 if (need_write) {
10491 bnx2x_prev_unload_undi_mf(bp);
10492 need_write = false;
10493 }
Yuval Mintz91ebb922013-12-26 09:57:07 +020010494 } else if (prev_undi) {
10495 /* If UNDI resides in memory,
10496 * manually increment it
10497 */
Yuval Mintz452427b2012-03-26 20:47:07 +000010498 bnx2x_prev_unload_undi_inc(bp, BP_PORT(bp), 1);
Yuval Mintz91ebb922013-12-26 09:57:07 +020010499 }
Yuval Mintz452427b2012-03-26 20:47:07 +000010500 udelay(10);
10501 }
10502
10503 if (!timer_count)
10504 BNX2X_ERR("Failed to empty BRB, hope for the best\n");
Yuval Mintz452427b2012-03-26 20:47:07 +000010505 }
10506
10507 /* No packets are in the pipeline, path is ready for reset */
10508 bnx2x_reset_common(bp);
10509
Barak Witkowski1ef1d452013-01-10 04:53:40 +000010510 if (mac_vals.xmac_addr)
10511 REG_WR(bp, mac_vals.xmac_addr, mac_vals.xmac_val);
10512 if (mac_vals.umac_addr)
10513 REG_WR(bp, mac_vals.umac_addr, mac_vals.umac_val);
10514 if (mac_vals.emac_addr)
10515 REG_WR(bp, mac_vals.emac_addr, mac_vals.emac_val);
10516 if (mac_vals.bmac_addr) {
10517 REG_WR(bp, mac_vals.bmac_addr, mac_vals.bmac_val[0]);
10518 REG_WR(bp, mac_vals.bmac_addr + 4, mac_vals.bmac_val[1]);
10519 }
10520
Barak Witkowskic63da992012-12-05 23:04:03 +000010521 rc = bnx2x_prev_mark_path(bp, prev_undi);
Yuval Mintz452427b2012-03-26 20:47:07 +000010522 if (rc) {
10523 bnx2x_prev_mcp_done(bp);
10524 return rc;
10525 }
10526
10527 return bnx2x_prev_mcp_done(bp);
10528}
10529
Ariel Elior24f06712012-05-06 07:05:57 +000010530/* previous driver DMAE transaction may have occurred when pre-boot stage ended
10531 * and boot began, or when kdump kernel was loaded. Either case would invalidate
10532 * the addresses of the transaction, resulting in was-error bit set in the pci
10533 * causing all hw-to-host pcie transactions to timeout. If this happened we want
10534 * to clear the interrupt which detected this from the pglueb and the was done
10535 * bit
10536 */
Bill Pemberton0329aba2012-12-03 09:24:24 -050010537static void bnx2x_prev_interrupted_dmae(struct bnx2x *bp)
Ariel Elior24f06712012-05-06 07:05:57 +000010538{
Ariel Elior4a254172012-11-22 07:16:17 +000010539 if (!CHIP_IS_E1x(bp)) {
10540 u32 val = REG_RD(bp, PGLUE_B_REG_PGLUE_B_INT_STS);
10541 if (val & PGLUE_B_PGLUE_B_INT_STS_REG_WAS_ERROR_ATTN) {
Yuval Mintz04c46732013-01-23 03:21:46 +000010542 DP(BNX2X_MSG_SP,
10543 "'was error' bit was found to be set in pglueb upon startup. Clearing\n");
Ariel Elior4a254172012-11-22 07:16:17 +000010544 REG_WR(bp, PGLUE_B_REG_WAS_ERROR_PF_7_0_CLR,
10545 1 << BP_FUNC(bp));
10546 }
Ariel Elior24f06712012-05-06 07:05:57 +000010547 }
10548}
10549
Bill Pemberton0329aba2012-12-03 09:24:24 -050010550static int bnx2x_prev_unload(struct bnx2x *bp)
Yuval Mintz452427b2012-03-26 20:47:07 +000010551{
10552 int time_counter = 10;
10553 u32 rc, fw, hw_lock_reg, hw_lock_val;
10554 BNX2X_DEV_INFO("Entering Previous Unload Flow\n");
10555
Ariel Elior24f06712012-05-06 07:05:57 +000010556 /* clear hw from errors which may have resulted from an interrupted
10557 * dmae transaction.
10558 */
10559 bnx2x_prev_interrupted_dmae(bp);
10560
10561 /* Release previously held locks */
Yuval Mintz452427b2012-03-26 20:47:07 +000010562 hw_lock_reg = (BP_FUNC(bp) <= 5) ?
10563 (MISC_REG_DRIVER_CONTROL_1 + BP_FUNC(bp) * 8) :
10564 (MISC_REG_DRIVER_CONTROL_7 + (BP_FUNC(bp) - 6) * 8);
10565
Yuval Mintz3cdeec22013-06-02 00:06:19 +000010566 hw_lock_val = REG_RD(bp, hw_lock_reg);
Yuval Mintz452427b2012-03-26 20:47:07 +000010567 if (hw_lock_val) {
10568 if (hw_lock_val & HW_LOCK_RESOURCE_NVRAM) {
10569 BNX2X_DEV_INFO("Release Previously held NVRAM lock\n");
10570 REG_WR(bp, MCP_REG_MCPR_NVM_SW_ARB,
10571 (MCPR_NVM_SW_ARB_ARB_REQ_CLR1 << BP_PORT(bp)));
10572 }
10573
10574 BNX2X_DEV_INFO("Release Previously held hw lock\n");
10575 REG_WR(bp, hw_lock_reg, 0xffffffff);
10576 } else
10577 BNX2X_DEV_INFO("No need to release hw/nvram locks\n");
10578
10579 if (MCPR_ACCESS_LOCK_LOCK & REG_RD(bp, MCP_REG_MCPR_ACCESS_LOCK)) {
10580 BNX2X_DEV_INFO("Release previously held alr\n");
Yuval Mintz3cdeec22013-06-02 00:06:19 +000010581 bnx2x_release_alr(bp);
Yuval Mintz452427b2012-03-26 20:47:07 +000010582 }
10583
Yuval Mintz452427b2012-03-26 20:47:07 +000010584 do {
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000010585 int aer = 0;
Yuval Mintz452427b2012-03-26 20:47:07 +000010586 /* Lock MCP using an unload request */
10587 fw = bnx2x_fw_command(bp, DRV_MSG_CODE_UNLOAD_REQ_WOL_DIS, 0);
10588 if (!fw) {
10589 BNX2X_ERR("MCP response failure, aborting\n");
10590 rc = -EBUSY;
10591 break;
10592 }
10593
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000010594 rc = down_interruptible(&bnx2x_prev_sem);
10595 if (rc) {
10596 BNX2X_ERR("Cannot check for AER; Received %d when tried to take lock\n",
10597 rc);
10598 } else {
10599 /* If Path is marked by EEH, ignore unload status */
10600 aer = !!(bnx2x_prev_path_get_entry(bp) &&
10601 bnx2x_prev_path_get_entry(bp)->aer);
Yuval Mintz60cde812013-03-26 23:28:03 +000010602 up(&bnx2x_prev_sem);
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000010603 }
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000010604
10605 if (fw == FW_MSG_CODE_DRV_UNLOAD_COMMON || aer) {
Yuval Mintz452427b2012-03-26 20:47:07 +000010606 rc = bnx2x_prev_unload_common(bp);
10607 break;
10608 }
10609
Yuval Mintz16a5fd92013-06-02 00:06:18 +000010610 /* non-common reply from MCP might require looping */
Yuval Mintz452427b2012-03-26 20:47:07 +000010611 rc = bnx2x_prev_unload_uncommon(bp);
10612 if (rc != BNX2X_PREV_WAIT_NEEDED)
10613 break;
10614
10615 msleep(20);
10616 } while (--time_counter);
10617
10618 if (!time_counter || rc) {
Yuval Mintz91ebb922013-12-26 09:57:07 +020010619 BNX2X_DEV_INFO("Unloading previous driver did not occur, Possibly due to MF UNDI\n");
10620 rc = -EPROBE_DEFER;
Yuval Mintz452427b2012-03-26 20:47:07 +000010621 }
10622
Barak Witkowskic63da992012-12-05 23:04:03 +000010623 /* Mark function if its port was used to boot from SAN */
Dmitry Kravkov178135c2013-05-22 21:21:50 +000010624 if (bnx2x_port_after_undi(bp))
Barak Witkowskic63da992012-12-05 23:04:03 +000010625 bp->link_params.feature_config_flags |=
10626 FEATURE_CONFIG_BOOT_FROM_SAN;
10627
Yuval Mintz452427b2012-03-26 20:47:07 +000010628 BNX2X_DEV_INFO("Finished Previous Unload Flow [%d]\n", rc);
10629
10630 return rc;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010631}
10632
Bill Pemberton0329aba2012-12-03 09:24:24 -050010633static void bnx2x_get_common_hwinfo(struct bnx2x *bp)
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010634{
Barak Witkowski1d187b32011-12-05 22:41:50 +000010635 u32 val, val2, val3, val4, id, boot_mode;
Eilon Greenstein72ce58c2008-08-13 15:52:46 -070010636 u16 pmc;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010637
10638 /* Get the chip revision id and number. */
10639 /* chip num:16-31, rev:12-15, metal:4-11, bond_id:0-3 */
10640 val = REG_RD(bp, MISC_REG_CHIP_NUM);
10641 id = ((val & 0xffff) << 16);
10642 val = REG_RD(bp, MISC_REG_CHIP_REV);
10643 id |= ((val & 0xf) << 12);
Yuval Mintzf22fdf22013-03-11 05:17:43 +000010644
10645 /* Metal is read from PCI regs, but we can't access >=0x400 from
10646 * the configuration space (so we need to reg_rd)
10647 */
10648 val = REG_RD(bp, PCICFG_OFFSET + PCI_ID_VAL3);
10649 id |= (((val >> 24) & 0xf) << 4);
Eilon Greenstein5a40e082009-01-14 06:44:04 +000010650 val = REG_RD(bp, MISC_REG_BOND_ID);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010651 id |= (val & 0xf);
10652 bp->common.chip_id = id;
Dmitry Kravkov523224a2010-10-06 03:23:26 +000010653
Barak Witkowski7e8e02d2012-04-03 18:41:28 +000010654 /* force 57811 according to MISC register */
10655 if (REG_RD(bp, MISC_REG_CHIP_TYPE) & MISC_REG_CHIP_TYPE_57811_MASK) {
10656 if (CHIP_IS_57810(bp))
10657 bp->common.chip_id = (CHIP_NUM_57811 << 16) |
10658 (bp->common.chip_id & 0x0000FFFF);
10659 else if (CHIP_IS_57810_MF(bp))
10660 bp->common.chip_id = (CHIP_NUM_57811_MF << 16) |
10661 (bp->common.chip_id & 0x0000FFFF);
10662 bp->common.chip_id |= 0x1;
10663 }
10664
Dmitry Kravkov523224a2010-10-06 03:23:26 +000010665 /* Set doorbell size */
10666 bp->db_size = (1 << BNX2X_DB_SHIFT);
10667
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010668 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010669 val = REG_RD(bp, MISC_REG_PORT4MODE_EN_OVWR);
10670 if ((val & 1) == 0)
10671 val = REG_RD(bp, MISC_REG_PORT4MODE_EN);
10672 else
10673 val = (val >> 1) & 1;
10674 BNX2X_DEV_INFO("chip is in %s\n", val ? "4_PORT_MODE" :
10675 "2_PORT_MODE");
10676 bp->common.chip_port_mode = val ? CHIP_4_PORT_MODE :
10677 CHIP_2_PORT_MODE;
10678
10679 if (CHIP_MODE_IS_4_PORT(bp))
10680 bp->pfid = (bp->pf_num >> 1); /* 0..3 */
10681 else
10682 bp->pfid = (bp->pf_num & 0x6); /* 0, 2, 4, 6 */
10683 } else {
10684 bp->common.chip_port_mode = CHIP_PORT_MODE_NONE; /* N/A */
10685 bp->pfid = bp->pf_num; /* 0..7 */
10686 }
10687
Merav Sicron51c1a582012-03-18 10:33:38 +000010688 BNX2X_DEV_INFO("pf_id: %x", bp->pfid);
10689
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010690 bp->link_params.chip_id = bp->common.chip_id;
10691 BNX2X_DEV_INFO("chip ID is 0x%x\n", id);
Dmitry Kravkov523224a2010-10-06 03:23:26 +000010692
Eilon Greenstein1c063282009-02-12 08:36:43 +000010693 val = (REG_RD(bp, 0x2874) & 0x55);
10694 if ((bp->common.chip_id & 0x1) ||
10695 (CHIP_IS_E1(bp) && val) || (CHIP_IS_E1H(bp) && (val == 0x55))) {
10696 bp->flags |= ONE_PORT_FLAG;
10697 BNX2X_DEV_INFO("single port device\n");
10698 }
10699
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010700 val = REG_RD(bp, MCP_REG_MCPR_NVM_CFG4);
Dmitry Kravkov754a2f52011-06-14 01:34:02 +000010701 bp->common.flash_size = (BNX2X_NVRAM_1MB_SIZE <<
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010702 (val & MCPR_NVM_CFG4_FLASH_SIZE));
10703 BNX2X_DEV_INFO("flash_size 0x%x (%d)\n",
10704 bp->common.flash_size, bp->common.flash_size);
10705
Dmitry Kravkov1b6e2ce2011-05-22 10:11:26 +000010706 bnx2x_init_shmem(bp);
10707
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010708 bp->common.shmem2_base = REG_RD(bp, (BP_PATH(bp) ?
10709 MISC_REG_GENERIC_CR_1 :
10710 MISC_REG_GENERIC_CR_0));
Dmitry Kravkov1b6e2ce2011-05-22 10:11:26 +000010711
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010712 bp->link_params.shmem_base = bp->common.shmem_base;
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010713 bp->link_params.shmem2_base = bp->common.shmem2_base;
Yaniv Rosnerb884d952012-11-27 03:46:28 +000010714 if (SHMEM2_RD(bp, size) >
10715 (u32)offsetof(struct shmem2_region, lfa_host_addr[BP_PORT(bp)]))
10716 bp->link_params.lfa_base =
10717 REG_RD(bp, bp->common.shmem2_base +
10718 (u32)offsetof(struct shmem2_region,
10719 lfa_host_addr[BP_PORT(bp)]));
10720 else
10721 bp->link_params.lfa_base = 0;
Eilon Greenstein2691d512009-08-12 08:22:08 +000010722 BNX2X_DEV_INFO("shmem offset 0x%x shmem2 offset 0x%x\n",
10723 bp->common.shmem_base, bp->common.shmem2_base);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010724
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010725 if (!bp->common.shmem_base) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010726 BNX2X_DEV_INFO("MCP not active\n");
10727 bp->flags |= NO_MCP_FLAG;
10728 return;
10729 }
10730
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010731 bp->common.hw_config = SHMEM_RD(bp, dev_info.shared_hw_config.config);
Eilon Greenstein35b19ba2009-02-12 08:36:47 +000010732 BNX2X_DEV_INFO("hw_config 0x%08x\n", bp->common.hw_config);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010733
10734 bp->link_params.hw_led_mode = ((bp->common.hw_config &
10735 SHARED_HW_CFG_LED_MODE_MASK) >>
10736 SHARED_HW_CFG_LED_MODE_SHIFT);
10737
Eilon Greensteinc2c8b032009-02-12 08:37:14 +000010738 bp->link_params.feature_config_flags = 0;
10739 val = SHMEM_RD(bp, dev_info.shared_feature_config.config);
10740 if (val & SHARED_FEAT_CFG_OVERRIDE_PREEMPHASIS_CFG_ENABLED)
10741 bp->link_params.feature_config_flags |=
10742 FEATURE_CONFIG_OVERRIDE_PREEMPHASIS_ENABLED;
10743 else
10744 bp->link_params.feature_config_flags &=
10745 ~FEATURE_CONFIG_OVERRIDE_PREEMPHASIS_ENABLED;
10746
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010747 val = SHMEM_RD(bp, dev_info.bc_rev) >> 8;
10748 bp->common.bc_ver = val;
10749 BNX2X_DEV_INFO("bc_ver %X\n", val);
10750 if (val < BNX2X_BC_VER) {
10751 /* for now only warn
10752 * later we might need to enforce this */
Merav Sicron51c1a582012-03-18 10:33:38 +000010753 BNX2X_ERR("This driver needs bc_ver %X but found %X, please upgrade BC\n",
10754 BNX2X_BC_VER, val);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010755 }
Eilon Greenstein4d295db2009-07-21 05:47:47 +000010756 bp->link_params.feature_config_flags |=
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010757 (val >= REQ_BC_VER_4_VRFY_FIRST_PHY_OPT_MDL) ?
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010758 FEATURE_CONFIG_BC_SUPPORTS_OPT_MDL_VRFY : 0;
10759
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010760 bp->link_params.feature_config_flags |=
10761 (val >= REQ_BC_VER_4_VRFY_SPECIFIC_PHY_OPT_MDL) ?
10762 FEATURE_CONFIG_BC_SUPPORTS_DUAL_PHY_OPT_MDL_VRFY : 0;
Barak Witkowskia3348722012-04-23 03:04:46 +000010763 bp->link_params.feature_config_flags |=
10764 (val >= REQ_BC_VER_4_VRFY_AFEX_SUPPORTED) ?
10765 FEATURE_CONFIG_BC_SUPPORTS_AFEX : 0;
Yaniv Rosner85242ee2011-07-05 01:06:53 +000010766 bp->link_params.feature_config_flags |=
10767 (val >= REQ_BC_VER_4_SFP_TX_DISABLE_SUPPORTED) ?
10768 FEATURE_CONFIG_BC_SUPPORTS_SFP_TX_DISABLED : 0;
Yaniv Rosner55386fe82012-11-27 03:46:30 +000010769
10770 bp->link_params.feature_config_flags |=
10771 (val >= REQ_BC_VER_4_MT_SUPPORTED) ?
10772 FEATURE_CONFIG_MT_SUPPORT : 0;
10773
Barak Witkowski0e898dd2011-12-05 21:52:22 +000010774 bp->flags |= (val >= REQ_BC_VER_4_PFC_STATS_SUPPORTED) ?
10775 BC_SUPPORTS_PFC_STATS : 0;
Yaniv Rosner85242ee2011-07-05 01:06:53 +000010776
Barak Witkowski2e499d32012-06-26 01:31:19 +000010777 bp->flags |= (val >= REQ_BC_VER_4_FCOE_FEATURES) ?
10778 BC_SUPPORTS_FCOE_FEATURES : 0;
10779
Barak Witkowski98768792012-06-19 07:48:31 +000010780 bp->flags |= (val >= REQ_BC_VER_4_DCBX_ADMIN_MSG_NON_PMF) ?
10781 BC_SUPPORTS_DCBX_MSG_NON_PMF : 0;
Barak Witkowskya6d3a5b2013-08-13 02:25:02 +030010782
10783 bp->flags |= (val >= REQ_BC_VER_4_RMMOD_CMD) ?
10784 BC_SUPPORTS_RMMOD_CMD : 0;
10785
Barak Witkowski1d187b32011-12-05 22:41:50 +000010786 boot_mode = SHMEM_RD(bp,
10787 dev_info.port_feature_config[BP_PORT(bp)].mba_config) &
10788 PORT_FEATURE_MBA_BOOT_AGENT_TYPE_MASK;
10789 switch (boot_mode) {
10790 case PORT_FEATURE_MBA_BOOT_AGENT_TYPE_PXE:
10791 bp->common.boot_mode = FEATURE_ETH_BOOTMODE_PXE;
10792 break;
10793 case PORT_FEATURE_MBA_BOOT_AGENT_TYPE_ISCSIB:
10794 bp->common.boot_mode = FEATURE_ETH_BOOTMODE_ISCSI;
10795 break;
10796 case PORT_FEATURE_MBA_BOOT_AGENT_TYPE_FCOE_BOOT:
10797 bp->common.boot_mode = FEATURE_ETH_BOOTMODE_FCOE;
10798 break;
10799 case PORT_FEATURE_MBA_BOOT_AGENT_TYPE_NONE:
10800 bp->common.boot_mode = FEATURE_ETH_BOOTMODE_NONE;
10801 break;
10802 }
10803
Jon Mason29ed74c2013-09-11 11:22:39 -070010804 pci_read_config_word(bp->pdev, bp->pdev->pm_cap + PCI_PM_PMC, &pmc);
Dmitry Kravkovf9a3ebb2011-05-04 23:49:11 +000010805 bp->flags |= (pmc & PCI_PM_CAP_PME_D3cold) ? 0 : NO_WOL_FLAG;
10806
Eilon Greenstein72ce58c2008-08-13 15:52:46 -070010807 BNX2X_DEV_INFO("%sWoL capable\n",
Eilon Greensteinf5372252009-02-12 08:38:30 +000010808 (bp->flags & NO_WOL_FLAG) ? "not " : "");
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010809
10810 val = SHMEM_RD(bp, dev_info.shared_hw_config.part_num);
10811 val2 = SHMEM_RD(bp, dev_info.shared_hw_config.part_num[4]);
10812 val3 = SHMEM_RD(bp, dev_info.shared_hw_config.part_num[8]);
10813 val4 = SHMEM_RD(bp, dev_info.shared_hw_config.part_num[12]);
10814
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000010815 dev_info(&bp->pdev->dev, "part number %X-%X-%X-%X\n",
10816 val, val2, val3, val4);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010817}
10818
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010819#define IGU_FID(val) GET_FIELD((val), IGU_REG_MAPPING_MEMORY_FID)
10820#define IGU_VEC(val) GET_FIELD((val), IGU_REG_MAPPING_MEMORY_VECTOR)
10821
Bill Pemberton0329aba2012-12-03 09:24:24 -050010822static int bnx2x_get_igu_cam_info(struct bnx2x *bp)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010823{
10824 int pfid = BP_FUNC(bp);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010825 int igu_sb_id;
10826 u32 val;
Ariel Elior6383c0b2011-07-14 08:31:57 +000010827 u8 fid, igu_sb_cnt = 0;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010828
10829 bp->igu_base_sb = 0xff;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010830 if (CHIP_INT_MODE_IS_BC(bp)) {
David S. Miller8decf862011-09-22 03:23:13 -040010831 int vn = BP_VN(bp);
Ariel Elior6383c0b2011-07-14 08:31:57 +000010832 igu_sb_cnt = bp->igu_sb_cnt;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010833 bp->igu_base_sb = (CHIP_MODE_IS_4_PORT(bp) ? pfid : vn) *
10834 FP_SB_MAX_E1x;
10835
10836 bp->igu_dsb_id = E1HVN_MAX * FP_SB_MAX_E1x +
10837 (CHIP_MODE_IS_4_PORT(bp) ? pfid : vn);
10838
Barak Witkowski9b341bb2012-12-02 04:05:52 +000010839 return 0;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010840 }
10841
10842 /* IGU in normal mode - read CAM */
10843 for (igu_sb_id = 0; igu_sb_id < IGU_REG_MAPPING_MEMORY_SIZE;
10844 igu_sb_id++) {
10845 val = REG_RD(bp, IGU_REG_MAPPING_MEMORY + igu_sb_id * 4);
10846 if (!(val & IGU_REG_MAPPING_MEMORY_VALID))
10847 continue;
10848 fid = IGU_FID(val);
10849 if ((fid & IGU_FID_ENCODE_IS_PF)) {
10850 if ((fid & IGU_FID_PF_NUM_MASK) != pfid)
10851 continue;
10852 if (IGU_VEC(val) == 0)
10853 /* default status block */
10854 bp->igu_dsb_id = igu_sb_id;
10855 else {
10856 if (bp->igu_base_sb == 0xff)
10857 bp->igu_base_sb = igu_sb_id;
Ariel Elior6383c0b2011-07-14 08:31:57 +000010858 igu_sb_cnt++;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010859 }
10860 }
10861 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010862
Ariel Elior6383c0b2011-07-14 08:31:57 +000010863#ifdef CONFIG_PCI_MSI
Ariel Elior185d4c82012-09-20 05:26:41 +000010864 /* Due to new PF resource allocation by MFW T7.4 and above, it's
10865 * optional that number of CAM entries will not be equal to the value
10866 * advertised in PCI.
10867 * Driver should use the minimal value of both as the actual status
10868 * block count
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010869 */
Ariel Elior185d4c82012-09-20 05:26:41 +000010870 bp->igu_sb_cnt = min_t(int, bp->igu_sb_cnt, igu_sb_cnt);
Ariel Elior6383c0b2011-07-14 08:31:57 +000010871#endif
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010872
Barak Witkowski9b341bb2012-12-02 04:05:52 +000010873 if (igu_sb_cnt == 0) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010874 BNX2X_ERR("CAM configuration error\n");
Barak Witkowski9b341bb2012-12-02 04:05:52 +000010875 return -EINVAL;
10876 }
10877
10878 return 0;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010879}
10880
Greg Kroah-Hartman1dd06ae2012-12-06 14:30:56 +000010881static void bnx2x_link_settings_supported(struct bnx2x *bp, u32 switch_cfg)
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010882{
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010883 int cfg_size = 0, idx, port = BP_PORT(bp);
10884
10885 /* Aggregation of supported attributes of all external phys */
10886 bp->port.supported[0] = 0;
10887 bp->port.supported[1] = 0;
Yaniv Rosnerb7737c92010-09-07 11:40:54 +000010888 switch (bp->link_params.num_phys) {
10889 case 1:
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010890 bp->port.supported[0] = bp->link_params.phy[INT_PHY].supported;
10891 cfg_size = 1;
10892 break;
Yaniv Rosnerb7737c92010-09-07 11:40:54 +000010893 case 2:
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010894 bp->port.supported[0] = bp->link_params.phy[EXT_PHY1].supported;
10895 cfg_size = 1;
10896 break;
10897 case 3:
10898 if (bp->link_params.multi_phy_config &
10899 PORT_HW_CFG_PHY_SWAPPED_ENABLED) {
10900 bp->port.supported[1] =
10901 bp->link_params.phy[EXT_PHY1].supported;
10902 bp->port.supported[0] =
10903 bp->link_params.phy[EXT_PHY2].supported;
10904 } else {
10905 bp->port.supported[0] =
10906 bp->link_params.phy[EXT_PHY1].supported;
10907 bp->port.supported[1] =
10908 bp->link_params.phy[EXT_PHY2].supported;
10909 }
10910 cfg_size = 2;
10911 break;
Yaniv Rosnerb7737c92010-09-07 11:40:54 +000010912 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010913
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010914 if (!(bp->port.supported[0] || bp->port.supported[1])) {
Merav Sicron51c1a582012-03-18 10:33:38 +000010915 BNX2X_ERR("NVRAM config error. BAD phy config. PHY1 config 0x%x, PHY2 config 0x%x\n",
Yaniv Rosnerb7737c92010-09-07 11:40:54 +000010916 SHMEM_RD(bp,
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010917 dev_info.port_hw_config[port].external_phy_config),
10918 SHMEM_RD(bp,
10919 dev_info.port_hw_config[port].external_phy_config2));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010920 return;
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010921 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010922
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010923 if (CHIP_IS_E3(bp))
10924 bp->port.phy_addr = REG_RD(bp, MISC_REG_WC0_CTRL_PHY_ADDR);
10925 else {
10926 switch (switch_cfg) {
10927 case SWITCH_CFG_1G:
10928 bp->port.phy_addr = REG_RD(
10929 bp, NIG_REG_SERDES0_CTRL_PHY_ADDR + port*0x10);
10930 break;
10931 case SWITCH_CFG_10G:
10932 bp->port.phy_addr = REG_RD(
10933 bp, NIG_REG_XGXS0_CTRL_PHY_ADDR + port*0x18);
10934 break;
10935 default:
10936 BNX2X_ERR("BAD switch_cfg link_config 0x%x\n",
10937 bp->port.link_config[0]);
10938 return;
10939 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010940 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010941 BNX2X_DEV_INFO("phy_addr 0x%x\n", bp->port.phy_addr);
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010942 /* mask what we support according to speed_cap_mask per configuration */
10943 for (idx = 0; idx < cfg_size; idx++) {
10944 if (!(bp->link_params.speed_cap_mask[idx] &
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010945 PORT_HW_CFG_SPEED_CAPABILITY_D0_10M_HALF))
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010946 bp->port.supported[idx] &= ~SUPPORTED_10baseT_Half;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010947
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010948 if (!(bp->link_params.speed_cap_mask[idx] &
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010949 PORT_HW_CFG_SPEED_CAPABILITY_D0_10M_FULL))
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010950 bp->port.supported[idx] &= ~SUPPORTED_10baseT_Full;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010951
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010952 if (!(bp->link_params.speed_cap_mask[idx] &
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010953 PORT_HW_CFG_SPEED_CAPABILITY_D0_100M_HALF))
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010954 bp->port.supported[idx] &= ~SUPPORTED_100baseT_Half;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010955
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010956 if (!(bp->link_params.speed_cap_mask[idx] &
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010957 PORT_HW_CFG_SPEED_CAPABILITY_D0_100M_FULL))
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010958 bp->port.supported[idx] &= ~SUPPORTED_100baseT_Full;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010959
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010960 if (!(bp->link_params.speed_cap_mask[idx] &
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010961 PORT_HW_CFG_SPEED_CAPABILITY_D0_1G))
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010962 bp->port.supported[idx] &= ~(SUPPORTED_1000baseT_Half |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010963 SUPPORTED_1000baseT_Full);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010964
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010965 if (!(bp->link_params.speed_cap_mask[idx] &
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010966 PORT_HW_CFG_SPEED_CAPABILITY_D0_2_5G))
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010967 bp->port.supported[idx] &= ~SUPPORTED_2500baseX_Full;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010968
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010969 if (!(bp->link_params.speed_cap_mask[idx] &
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010970 PORT_HW_CFG_SPEED_CAPABILITY_D0_10G))
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010971 bp->port.supported[idx] &= ~SUPPORTED_10000baseT_Full;
Yaniv Rosnerb8e0d882013-06-20 17:39:11 +030010972
10973 if (!(bp->link_params.speed_cap_mask[idx] &
10974 PORT_HW_CFG_SPEED_CAPABILITY_D0_20G))
10975 bp->port.supported[idx] &= ~SUPPORTED_20000baseKR2_Full;
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010976 }
10977
10978 BNX2X_DEV_INFO("supported 0x%x 0x%x\n", bp->port.supported[0],
10979 bp->port.supported[1]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010980}
10981
Bill Pemberton0329aba2012-12-03 09:24:24 -050010982static void bnx2x_link_settings_requested(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010983{
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010984 u32 link_config, idx, cfg_size = 0;
10985 bp->port.advertising[0] = 0;
10986 bp->port.advertising[1] = 0;
10987 switch (bp->link_params.num_phys) {
10988 case 1:
10989 case 2:
10990 cfg_size = 1;
10991 break;
10992 case 3:
10993 cfg_size = 2;
10994 break;
10995 }
10996 for (idx = 0; idx < cfg_size; idx++) {
10997 bp->link_params.req_duplex[idx] = DUPLEX_FULL;
10998 link_config = bp->port.link_config[idx];
10999 switch (link_config & PORT_FEATURE_LINK_SPEED_MASK) {
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000011000 case PORT_FEATURE_LINK_SPEED_AUTO:
Yaniv Rosnera22f0782010-09-07 11:41:20 +000011001 if (bp->port.supported[idx] & SUPPORTED_Autoneg) {
11002 bp->link_params.req_line_speed[idx] =
11003 SPEED_AUTO_NEG;
11004 bp->port.advertising[idx] |=
11005 bp->port.supported[idx];
Mintz Yuval10bd1f22012-02-15 02:10:30 +000011006 if (bp->link_params.phy[EXT_PHY1].type ==
11007 PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM84833)
11008 bp->port.advertising[idx] |=
11009 (SUPPORTED_100baseT_Half |
11010 SUPPORTED_100baseT_Full);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000011011 } else {
11012 /* force 10G, no AN */
Yaniv Rosnera22f0782010-09-07 11:41:20 +000011013 bp->link_params.req_line_speed[idx] =
11014 SPEED_10000;
11015 bp->port.advertising[idx] |=
11016 (ADVERTISED_10000baseT_Full |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000011017 ADVERTISED_FIBRE);
Yaniv Rosnera22f0782010-09-07 11:41:20 +000011018 continue;
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000011019 }
11020 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011021
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000011022 case PORT_FEATURE_LINK_SPEED_10M_FULL:
Yaniv Rosnera22f0782010-09-07 11:41:20 +000011023 if (bp->port.supported[idx] & SUPPORTED_10baseT_Full) {
11024 bp->link_params.req_line_speed[idx] =
11025 SPEED_10;
11026 bp->port.advertising[idx] |=
11027 (ADVERTISED_10baseT_Full |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000011028 ADVERTISED_TP);
11029 } else {
Merav Sicron51c1a582012-03-18 10:33:38 +000011030 BNX2X_ERR("NVRAM config error. Invalid link_config 0x%x speed_cap_mask 0x%x\n",
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000011031 link_config,
Yaniv Rosnera22f0782010-09-07 11:41:20 +000011032 bp->link_params.speed_cap_mask[idx]);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000011033 return;
11034 }
11035 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011036
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000011037 case PORT_FEATURE_LINK_SPEED_10M_HALF:
Yaniv Rosnera22f0782010-09-07 11:41:20 +000011038 if (bp->port.supported[idx] & SUPPORTED_10baseT_Half) {
11039 bp->link_params.req_line_speed[idx] =
11040 SPEED_10;
11041 bp->link_params.req_duplex[idx] =
11042 DUPLEX_HALF;
11043 bp->port.advertising[idx] |=
11044 (ADVERTISED_10baseT_Half |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000011045 ADVERTISED_TP);
11046 } else {
Merav Sicron51c1a582012-03-18 10:33:38 +000011047 BNX2X_ERR("NVRAM config error. Invalid link_config 0x%x speed_cap_mask 0x%x\n",
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000011048 link_config,
11049 bp->link_params.speed_cap_mask[idx]);
11050 return;
11051 }
11052 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011053
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000011054 case PORT_FEATURE_LINK_SPEED_100M_FULL:
11055 if (bp->port.supported[idx] &
11056 SUPPORTED_100baseT_Full) {
Yaniv Rosnera22f0782010-09-07 11:41:20 +000011057 bp->link_params.req_line_speed[idx] =
11058 SPEED_100;
11059 bp->port.advertising[idx] |=
11060 (ADVERTISED_100baseT_Full |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000011061 ADVERTISED_TP);
11062 } else {
Merav Sicron51c1a582012-03-18 10:33:38 +000011063 BNX2X_ERR("NVRAM config error. Invalid link_config 0x%x speed_cap_mask 0x%x\n",
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000011064 link_config,
11065 bp->link_params.speed_cap_mask[idx]);
11066 return;
11067 }
11068 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011069
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000011070 case PORT_FEATURE_LINK_SPEED_100M_HALF:
11071 if (bp->port.supported[idx] &
11072 SUPPORTED_100baseT_Half) {
11073 bp->link_params.req_line_speed[idx] =
11074 SPEED_100;
11075 bp->link_params.req_duplex[idx] =
11076 DUPLEX_HALF;
Yaniv Rosnera22f0782010-09-07 11:41:20 +000011077 bp->port.advertising[idx] |=
11078 (ADVERTISED_100baseT_Half |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000011079 ADVERTISED_TP);
11080 } else {
Merav Sicron51c1a582012-03-18 10:33:38 +000011081 BNX2X_ERR("NVRAM config error. Invalid link_config 0x%x speed_cap_mask 0x%x\n",
Yaniv Rosnera22f0782010-09-07 11:41:20 +000011082 link_config,
11083 bp->link_params.speed_cap_mask[idx]);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000011084 return;
11085 }
11086 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011087
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000011088 case PORT_FEATURE_LINK_SPEED_1G:
Yaniv Rosnera22f0782010-09-07 11:41:20 +000011089 if (bp->port.supported[idx] &
11090 SUPPORTED_1000baseT_Full) {
11091 bp->link_params.req_line_speed[idx] =
11092 SPEED_1000;
11093 bp->port.advertising[idx] |=
11094 (ADVERTISED_1000baseT_Full |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000011095 ADVERTISED_TP);
11096 } else {
Merav Sicron51c1a582012-03-18 10:33:38 +000011097 BNX2X_ERR("NVRAM config error. Invalid link_config 0x%x speed_cap_mask 0x%x\n",
Yaniv Rosnera22f0782010-09-07 11:41:20 +000011098 link_config,
11099 bp->link_params.speed_cap_mask[idx]);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000011100 return;
11101 }
11102 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011103
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000011104 case PORT_FEATURE_LINK_SPEED_2_5G:
Yaniv Rosnera22f0782010-09-07 11:41:20 +000011105 if (bp->port.supported[idx] &
11106 SUPPORTED_2500baseX_Full) {
11107 bp->link_params.req_line_speed[idx] =
11108 SPEED_2500;
11109 bp->port.advertising[idx] |=
11110 (ADVERTISED_2500baseX_Full |
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011111 ADVERTISED_TP);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000011112 } else {
Merav Sicron51c1a582012-03-18 10:33:38 +000011113 BNX2X_ERR("NVRAM config error. Invalid link_config 0x%x speed_cap_mask 0x%x\n",
Yaniv Rosnera22f0782010-09-07 11:41:20 +000011114 link_config,
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000011115 bp->link_params.speed_cap_mask[idx]);
11116 return;
11117 }
11118 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011119
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000011120 case PORT_FEATURE_LINK_SPEED_10G_CX4:
Yaniv Rosnera22f0782010-09-07 11:41:20 +000011121 if (bp->port.supported[idx] &
11122 SUPPORTED_10000baseT_Full) {
11123 bp->link_params.req_line_speed[idx] =
11124 SPEED_10000;
11125 bp->port.advertising[idx] |=
11126 (ADVERTISED_10000baseT_Full |
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011127 ADVERTISED_FIBRE);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000011128 } else {
Merav Sicron51c1a582012-03-18 10:33:38 +000011129 BNX2X_ERR("NVRAM config error. Invalid link_config 0x%x speed_cap_mask 0x%x\n",
Yaniv Rosnera22f0782010-09-07 11:41:20 +000011130 link_config,
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000011131 bp->link_params.speed_cap_mask[idx]);
11132 return;
11133 }
11134 break;
Yaniv Rosner3c9ada22011-06-14 01:34:12 +000011135 case PORT_FEATURE_LINK_SPEED_20G:
11136 bp->link_params.req_line_speed[idx] = SPEED_20000;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011137
Yaniv Rosner3c9ada22011-06-14 01:34:12 +000011138 break;
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000011139 default:
Merav Sicron51c1a582012-03-18 10:33:38 +000011140 BNX2X_ERR("NVRAM config error. BAD link speed link_config 0x%x\n",
Dmitry Kravkov754a2f52011-06-14 01:34:02 +000011141 link_config);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000011142 bp->link_params.req_line_speed[idx] =
11143 SPEED_AUTO_NEG;
11144 bp->port.advertising[idx] =
11145 bp->port.supported[idx];
11146 break;
11147 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011148
Yaniv Rosnera22f0782010-09-07 11:41:20 +000011149 bp->link_params.req_flow_ctrl[idx] = (link_config &
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011150 PORT_FEATURE_FLOW_CONTROL_MASK);
Yuval Mintzcd1dfce2012-12-02 04:05:56 +000011151 if (bp->link_params.req_flow_ctrl[idx] ==
11152 BNX2X_FLOW_CTRL_AUTO) {
11153 if (!(bp->port.supported[idx] & SUPPORTED_Autoneg))
11154 bp->link_params.req_flow_ctrl[idx] =
11155 BNX2X_FLOW_CTRL_NONE;
11156 else
11157 bnx2x_set_requested_fc(bp);
Yaniv Rosnera22f0782010-09-07 11:41:20 +000011158 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011159
Merav Sicron51c1a582012-03-18 10:33:38 +000011160 BNX2X_DEV_INFO("req_line_speed %d req_duplex %d req_flow_ctrl 0x%x advertising 0x%x\n",
Yaniv Rosnera22f0782010-09-07 11:41:20 +000011161 bp->link_params.req_line_speed[idx],
11162 bp->link_params.req_duplex[idx],
11163 bp->link_params.req_flow_ctrl[idx],
11164 bp->port.advertising[idx]);
11165 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011166}
11167
Bill Pemberton0329aba2012-12-03 09:24:24 -050011168static void bnx2x_set_mac_buf(u8 *mac_buf, u32 mac_lo, u16 mac_hi)
Michael Chane665bfd2009-10-10 13:46:54 +000011169{
Yuval Mintz86564c32013-01-23 03:21:50 +000011170 __be16 mac_hi_be = cpu_to_be16(mac_hi);
11171 __be32 mac_lo_be = cpu_to_be32(mac_lo);
11172 memcpy(mac_buf, &mac_hi_be, sizeof(mac_hi_be));
11173 memcpy(mac_buf + sizeof(mac_hi_be), &mac_lo_be, sizeof(mac_lo_be));
Michael Chane665bfd2009-10-10 13:46:54 +000011174}
11175
Bill Pemberton0329aba2012-12-03 09:24:24 -050011176static void bnx2x_get_port_hwinfo(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011177{
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011178 int port = BP_PORT(bp);
Eilon Greenstein589abe32009-02-12 08:36:55 +000011179 u32 config;
Yuval Mintzc8c60d82012-06-06 17:13:07 +000011180 u32 ext_phy_type, ext_phy_config, eee_mode;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011181
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070011182 bp->link_params.bp = bp;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011183 bp->link_params.port = port;
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070011184
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070011185 bp->link_params.lane_config =
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011186 SHMEM_RD(bp, dev_info.port_hw_config[port].lane_config);
Eilon Greenstein4d295db2009-07-21 05:47:47 +000011187
Yaniv Rosnera22f0782010-09-07 11:41:20 +000011188 bp->link_params.speed_cap_mask[0] =
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011189 SHMEM_RD(bp,
Yaniv Rosnerb0261922013-05-01 04:27:57 +000011190 dev_info.port_hw_config[port].speed_capability_mask) &
11191 PORT_HW_CFG_SPEED_CAPABILITY_D0_MASK;
Yaniv Rosnera22f0782010-09-07 11:41:20 +000011192 bp->link_params.speed_cap_mask[1] =
11193 SHMEM_RD(bp,
Yaniv Rosnerb0261922013-05-01 04:27:57 +000011194 dev_info.port_hw_config[port].speed_capability_mask2) &
11195 PORT_HW_CFG_SPEED_CAPABILITY_D0_MASK;
Yaniv Rosnera22f0782010-09-07 11:41:20 +000011196 bp->port.link_config[0] =
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011197 SHMEM_RD(bp, dev_info.port_feature_config[port].link_config);
11198
Yaniv Rosnera22f0782010-09-07 11:41:20 +000011199 bp->port.link_config[1] =
11200 SHMEM_RD(bp, dev_info.port_feature_config[port].link_config2);
Eilon Greensteinc2c8b032009-02-12 08:37:14 +000011201
Yaniv Rosnera22f0782010-09-07 11:41:20 +000011202 bp->link_params.multi_phy_config =
11203 SHMEM_RD(bp, dev_info.port_hw_config[port].multi_phy_config);
Eilon Greenstein3ce2c3f2009-02-12 08:37:52 +000011204 /* If the device is capable of WoL, set the default state according
11205 * to the HW
11206 */
Eilon Greenstein4d295db2009-07-21 05:47:47 +000011207 config = SHMEM_RD(bp, dev_info.port_feature_config[port].config);
Eilon Greenstein3ce2c3f2009-02-12 08:37:52 +000011208 bp->wol = (!(bp->flags & NO_WOL_FLAG) &&
11209 (config & PORT_FEATURE_WOL_ENABLED));
11210
Yuval Mintz4ba76992013-01-14 05:11:45 +000011211 if ((config & PORT_FEAT_CFG_STORAGE_PERSONALITY_MASK) ==
11212 PORT_FEAT_CFG_STORAGE_PERSONALITY_FCOE && !IS_MF(bp))
11213 bp->flags |= NO_ISCSI_FLAG;
11214 if ((config & PORT_FEAT_CFG_STORAGE_PERSONALITY_MASK) ==
11215 PORT_FEAT_CFG_STORAGE_PERSONALITY_ISCSI && !(IS_MF(bp)))
11216 bp->flags |= NO_FCOE_FLAG;
11217
Merav Sicron51c1a582012-03-18 10:33:38 +000011218 BNX2X_DEV_INFO("lane_config 0x%08x speed_cap_mask0 0x%08x link_config0 0x%08x\n",
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070011219 bp->link_params.lane_config,
Yaniv Rosnera22f0782010-09-07 11:41:20 +000011220 bp->link_params.speed_cap_mask[0],
11221 bp->port.link_config[0]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011222
Yaniv Rosnera22f0782010-09-07 11:41:20 +000011223 bp->link_params.switch_cfg = (bp->port.link_config[0] &
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000011224 PORT_FEATURE_CONNECTED_SWITCH_MASK);
Yaniv Rosnerb7737c92010-09-07 11:40:54 +000011225 bnx2x_phy_probe(&bp->link_params);
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070011226 bnx2x_link_settings_supported(bp, bp->link_params.switch_cfg);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011227
11228 bnx2x_link_settings_requested(bp);
11229
Eilon Greenstein01cd4522009-08-12 08:23:08 +000011230 /*
11231 * If connected directly, work with the internal PHY, otherwise, work
11232 * with the external PHY
11233 */
Yaniv Rosnerb7737c92010-09-07 11:40:54 +000011234 ext_phy_config =
11235 SHMEM_RD(bp,
11236 dev_info.port_hw_config[port].external_phy_config);
11237 ext_phy_type = XGXS_EXT_PHY_TYPE(ext_phy_config);
Eilon Greenstein01cd4522009-08-12 08:23:08 +000011238 if (ext_phy_type == PORT_HW_CFG_XGXS_EXT_PHY_TYPE_DIRECT)
Yaniv Rosnerb7737c92010-09-07 11:40:54 +000011239 bp->mdio.prtad = bp->port.phy_addr;
Eilon Greenstein01cd4522009-08-12 08:23:08 +000011240
11241 else if ((ext_phy_type != PORT_HW_CFG_XGXS_EXT_PHY_TYPE_FAILURE) &&
11242 (ext_phy_type != PORT_HW_CFG_XGXS_EXT_PHY_TYPE_NOT_CONN))
11243 bp->mdio.prtad =
Yaniv Rosnerb7737c92010-09-07 11:40:54 +000011244 XGXS_EXT_PHY_ADDR(ext_phy_config);
Yaniv Rosner5866df62011-01-30 04:15:07 +000011245
Yuval Mintzc8c60d82012-06-06 17:13:07 +000011246 /* Configure link feature according to nvram value */
11247 eee_mode = (((SHMEM_RD(bp, dev_info.
11248 port_feature_config[port].eee_power_mode)) &
11249 PORT_FEAT_CFG_EEE_POWER_MODE_MASK) >>
11250 PORT_FEAT_CFG_EEE_POWER_MODE_SHIFT);
11251 if (eee_mode != PORT_FEAT_CFG_EEE_POWER_MODE_DISABLED) {
11252 bp->link_params.eee_mode = EEE_MODE_ADV_LPI |
11253 EEE_MODE_ENABLE_LPI |
11254 EEE_MODE_OUTPUT_TIME;
11255 } else {
11256 bp->link_params.eee_mode = 0;
11257 }
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011258}
Eilon Greenstein01cd4522009-08-12 08:23:08 +000011259
Dmitry Kravkovb306f5e2011-11-13 04:34:24 +000011260void bnx2x_get_iscsi_info(struct bnx2x *bp)
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000011261{
Dmitry Kravkov9e62e912012-03-18 10:33:43 +000011262 u32 no_flags = NO_ISCSI_FLAG;
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +000011263 int port = BP_PORT(bp);
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000011264 u32 max_iscsi_conn = FW_ENCODE_32BIT_PATTERN ^ SHMEM_RD(bp,
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +000011265 drv_lic_key[port].max_iscsi_conn);
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000011266
Merav Sicron55c11942012-11-07 00:45:48 +000011267 if (!CNIC_SUPPORT(bp)) {
11268 bp->flags |= no_flags;
11269 return;
11270 }
11271
Dmitry Kravkovb306f5e2011-11-13 04:34:24 +000011272 /* Get the number of maximum allowed iSCSI connections */
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000011273 bp->cnic_eth_dev.max_iscsi_conn =
11274 (max_iscsi_conn & BNX2X_MAX_ISCSI_INIT_CONN_MASK) >>
11275 BNX2X_MAX_ISCSI_INIT_CONN_SHIFT;
11276
Dmitry Kravkovb306f5e2011-11-13 04:34:24 +000011277 BNX2X_DEV_INFO("max_iscsi_conn 0x%x\n",
11278 bp->cnic_eth_dev.max_iscsi_conn);
11279
11280 /*
11281 * If maximum allowed number of connections is zero -
11282 * disable the feature.
11283 */
11284 if (!bp->cnic_eth_dev.max_iscsi_conn)
Dmitry Kravkov9e62e912012-03-18 10:33:43 +000011285 bp->flags |= no_flags;
Dmitry Kravkovb306f5e2011-11-13 04:34:24 +000011286}
11287
Bill Pemberton0329aba2012-12-03 09:24:24 -050011288static void bnx2x_get_ext_wwn_info(struct bnx2x *bp, int func)
Dmitry Kravkov9e62e912012-03-18 10:33:43 +000011289{
11290 /* Port info */
11291 bp->cnic_eth_dev.fcoe_wwn_port_name_hi =
11292 MF_CFG_RD(bp, func_ext_config[func].fcoe_wwn_port_name_upper);
11293 bp->cnic_eth_dev.fcoe_wwn_port_name_lo =
11294 MF_CFG_RD(bp, func_ext_config[func].fcoe_wwn_port_name_lower);
11295
11296 /* Node info */
11297 bp->cnic_eth_dev.fcoe_wwn_node_name_hi =
11298 MF_CFG_RD(bp, func_ext_config[func].fcoe_wwn_node_name_upper);
11299 bp->cnic_eth_dev.fcoe_wwn_node_name_lo =
11300 MF_CFG_RD(bp, func_ext_config[func].fcoe_wwn_node_name_lower);
11301}
Dmitry Kravkov86800192013-05-27 04:08:29 +000011302
11303static int bnx2x_shared_fcoe_funcs(struct bnx2x *bp)
11304{
11305 u8 count = 0;
11306
11307 if (IS_MF(bp)) {
11308 u8 fid;
11309
11310 /* iterate over absolute function ids for this path: */
11311 for (fid = BP_PATH(bp); fid < E2_FUNC_MAX * 2; fid += 2) {
11312 if (IS_MF_SD(bp)) {
11313 u32 cfg = MF_CFG_RD(bp,
11314 func_mf_config[fid].config);
11315
11316 if (!(cfg & FUNC_MF_CFG_FUNC_HIDE) &&
11317 ((cfg & FUNC_MF_CFG_PROTOCOL_MASK) ==
11318 FUNC_MF_CFG_PROTOCOL_FCOE))
11319 count++;
11320 } else {
11321 u32 cfg = MF_CFG_RD(bp,
11322 func_ext_config[fid].
11323 func_cfg);
11324
11325 if ((cfg & MACP_FUNC_CFG_FLAGS_ENABLED) &&
11326 (cfg & MACP_FUNC_CFG_FLAGS_FCOE_OFFLOAD))
11327 count++;
11328 }
11329 }
11330 } else { /* SF */
11331 int port, port_cnt = CHIP_MODE_IS_4_PORT(bp) ? 2 : 1;
11332
11333 for (port = 0; port < port_cnt; port++) {
11334 u32 lic = SHMEM_RD(bp,
11335 drv_lic_key[port].max_fcoe_conn) ^
11336 FW_ENCODE_32BIT_PATTERN;
11337 if (lic)
11338 count++;
11339 }
11340 }
11341
11342 return count;
11343}
11344
Bill Pemberton0329aba2012-12-03 09:24:24 -050011345static void bnx2x_get_fcoe_info(struct bnx2x *bp)
Dmitry Kravkovb306f5e2011-11-13 04:34:24 +000011346{
11347 int port = BP_PORT(bp);
11348 int func = BP_ABS_FUNC(bp);
Dmitry Kravkovb306f5e2011-11-13 04:34:24 +000011349 u32 max_fcoe_conn = FW_ENCODE_32BIT_PATTERN ^ SHMEM_RD(bp,
11350 drv_lic_key[port].max_fcoe_conn);
Dmitry Kravkov86800192013-05-27 04:08:29 +000011351 u8 num_fcoe_func = bnx2x_shared_fcoe_funcs(bp);
Dmitry Kravkovb306f5e2011-11-13 04:34:24 +000011352
Merav Sicron55c11942012-11-07 00:45:48 +000011353 if (!CNIC_SUPPORT(bp)) {
11354 bp->flags |= NO_FCOE_FLAG;
11355 return;
11356 }
11357
Dmitry Kravkovb306f5e2011-11-13 04:34:24 +000011358 /* Get the number of maximum allowed FCoE connections */
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000011359 bp->cnic_eth_dev.max_fcoe_conn =
11360 (max_fcoe_conn & BNX2X_MAX_FCOE_INIT_CONN_MASK) >>
11361 BNX2X_MAX_FCOE_INIT_CONN_SHIFT;
11362
Bhanu Prakash Gollapudi0eb43b42013-04-22 19:22:30 +000011363 /* Calculate the number of maximum allowed FCoE tasks */
11364 bp->cnic_eth_dev.max_fcoe_exchanges = MAX_NUM_FCOE_TASKS_PER_ENGINE;
Dmitry Kravkov86800192013-05-27 04:08:29 +000011365
11366 /* check if FCoE resources must be shared between different functions */
11367 if (num_fcoe_func)
11368 bp->cnic_eth_dev.max_fcoe_exchanges /= num_fcoe_func;
Bhanu Prakash Gollapudi0eb43b42013-04-22 19:22:30 +000011369
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +000011370 /* Read the WWN: */
11371 if (!IS_MF(bp)) {
11372 /* Port info */
11373 bp->cnic_eth_dev.fcoe_wwn_port_name_hi =
11374 SHMEM_RD(bp,
Yuval Mintz2de67432013-01-23 03:21:43 +000011375 dev_info.port_hw_config[port].
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +000011376 fcoe_wwn_port_name_upper);
11377 bp->cnic_eth_dev.fcoe_wwn_port_name_lo =
11378 SHMEM_RD(bp,
Yuval Mintz2de67432013-01-23 03:21:43 +000011379 dev_info.port_hw_config[port].
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +000011380 fcoe_wwn_port_name_lower);
11381
11382 /* Node info */
11383 bp->cnic_eth_dev.fcoe_wwn_node_name_hi =
11384 SHMEM_RD(bp,
Yuval Mintz2de67432013-01-23 03:21:43 +000011385 dev_info.port_hw_config[port].
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +000011386 fcoe_wwn_node_name_upper);
11387 bp->cnic_eth_dev.fcoe_wwn_node_name_lo =
11388 SHMEM_RD(bp,
Yuval Mintz2de67432013-01-23 03:21:43 +000011389 dev_info.port_hw_config[port].
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +000011390 fcoe_wwn_node_name_lower);
11391 } else if (!IS_MF_SD(bp)) {
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +000011392 /*
11393 * Read the WWN info only if the FCoE feature is enabled for
11394 * this function.
11395 */
Yuval Mintz7b5342d2012-09-11 04:34:14 +000011396 if (BNX2X_MF_EXT_PROTOCOL_FCOE(bp) && !CHIP_IS_E1x(bp))
Dmitry Kravkov9e62e912012-03-18 10:33:43 +000011397 bnx2x_get_ext_wwn_info(bp, func);
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +000011398
Yuval Mintz382e5132012-12-02 04:05:51 +000011399 } else if (IS_MF_FCOE_SD(bp) && !CHIP_IS_E1x(bp)) {
Dmitry Kravkov9e62e912012-03-18 10:33:43 +000011400 bnx2x_get_ext_wwn_info(bp, func);
Yuval Mintz382e5132012-12-02 04:05:51 +000011401 }
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +000011402
Dmitry Kravkovb306f5e2011-11-13 04:34:24 +000011403 BNX2X_DEV_INFO("max_fcoe_conn 0x%x\n", bp->cnic_eth_dev.max_fcoe_conn);
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000011404
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +000011405 /*
11406 * If maximum allowed number of connections is zero -
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000011407 * disable the feature.
11408 */
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000011409 if (!bp->cnic_eth_dev.max_fcoe_conn)
11410 bp->flags |= NO_FCOE_FLAG;
11411}
Dmitry Kravkovb306f5e2011-11-13 04:34:24 +000011412
Bill Pemberton0329aba2012-12-03 09:24:24 -050011413static void bnx2x_get_cnic_info(struct bnx2x *bp)
Dmitry Kravkovb306f5e2011-11-13 04:34:24 +000011414{
11415 /*
11416 * iSCSI may be dynamically disabled but reading
11417 * info here we will decrease memory usage by driver
11418 * if the feature is disabled for good
11419 */
11420 bnx2x_get_iscsi_info(bp);
11421 bnx2x_get_fcoe_info(bp);
11422}
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000011423
Bill Pemberton0329aba2012-12-03 09:24:24 -050011424static void bnx2x_get_cnic_mac_hwinfo(struct bnx2x *bp)
Merav Sicron55c11942012-11-07 00:45:48 +000011425{
11426 u32 val, val2;
11427 int func = BP_ABS_FUNC(bp);
11428 int port = BP_PORT(bp);
11429 u8 *iscsi_mac = bp->cnic_eth_dev.iscsi_mac;
11430 u8 *fip_mac = bp->fip_mac;
11431
11432 if (IS_MF(bp)) {
11433 /* iSCSI and FCoE NPAR MACs: if there is no either iSCSI or
11434 * FCoE MAC then the appropriate feature should be disabled.
11435 * In non SD mode features configuration comes from struct
11436 * func_ext_config.
11437 */
11438 if (!IS_MF_SD(bp) && !CHIP_IS_E1x(bp)) {
11439 u32 cfg = MF_CFG_RD(bp, func_ext_config[func].func_cfg);
11440 if (cfg & MACP_FUNC_CFG_FLAGS_ISCSI_OFFLOAD) {
11441 val2 = MF_CFG_RD(bp, func_ext_config[func].
11442 iscsi_mac_addr_upper);
11443 val = MF_CFG_RD(bp, func_ext_config[func].
11444 iscsi_mac_addr_lower);
11445 bnx2x_set_mac_buf(iscsi_mac, val, val2);
11446 BNX2X_DEV_INFO
11447 ("Read iSCSI MAC: %pM\n", iscsi_mac);
11448 } else {
11449 bp->flags |= NO_ISCSI_OOO_FLAG | NO_ISCSI_FLAG;
11450 }
11451
11452 if (cfg & MACP_FUNC_CFG_FLAGS_FCOE_OFFLOAD) {
11453 val2 = MF_CFG_RD(bp, func_ext_config[func].
11454 fcoe_mac_addr_upper);
11455 val = MF_CFG_RD(bp, func_ext_config[func].
11456 fcoe_mac_addr_lower);
11457 bnx2x_set_mac_buf(fip_mac, val, val2);
11458 BNX2X_DEV_INFO
11459 ("Read FCoE L2 MAC: %pM\n", fip_mac);
11460 } else {
11461 bp->flags |= NO_FCOE_FLAG;
11462 }
11463
11464 bp->mf_ext_config = cfg;
11465
11466 } else { /* SD MODE */
11467 if (BNX2X_IS_MF_SD_PROTOCOL_ISCSI(bp)) {
11468 /* use primary mac as iscsi mac */
11469 memcpy(iscsi_mac, bp->dev->dev_addr, ETH_ALEN);
11470
11471 BNX2X_DEV_INFO("SD ISCSI MODE\n");
11472 BNX2X_DEV_INFO
11473 ("Read iSCSI MAC: %pM\n", iscsi_mac);
11474 } else if (BNX2X_IS_MF_SD_PROTOCOL_FCOE(bp)) {
11475 /* use primary mac as fip mac */
11476 memcpy(fip_mac, bp->dev->dev_addr, ETH_ALEN);
11477 BNX2X_DEV_INFO("SD FCoE MODE\n");
11478 BNX2X_DEV_INFO
11479 ("Read FIP MAC: %pM\n", fip_mac);
11480 }
11481 }
11482
Yuval Mintz82594f82013-03-11 05:17:51 +000011483 /* If this is a storage-only interface, use SAN mac as
11484 * primary MAC. Notice that for SD this is already the case,
11485 * as the SAN mac was copied from the primary MAC.
11486 */
11487 if (IS_MF_FCOE_AFEX(bp))
Merav Sicron55c11942012-11-07 00:45:48 +000011488 memcpy(bp->dev->dev_addr, fip_mac, ETH_ALEN);
Merav Sicron55c11942012-11-07 00:45:48 +000011489 } else {
11490 val2 = SHMEM_RD(bp, dev_info.port_hw_config[port].
11491 iscsi_mac_upper);
11492 val = SHMEM_RD(bp, dev_info.port_hw_config[port].
11493 iscsi_mac_lower);
11494 bnx2x_set_mac_buf(iscsi_mac, val, val2);
11495
11496 val2 = SHMEM_RD(bp, dev_info.port_hw_config[port].
11497 fcoe_fip_mac_upper);
11498 val = SHMEM_RD(bp, dev_info.port_hw_config[port].
11499 fcoe_fip_mac_lower);
11500 bnx2x_set_mac_buf(fip_mac, val, val2);
11501 }
11502
11503 /* Disable iSCSI OOO if MAC configuration is invalid. */
11504 if (!is_valid_ether_addr(iscsi_mac)) {
11505 bp->flags |= NO_ISCSI_OOO_FLAG | NO_ISCSI_FLAG;
11506 memset(iscsi_mac, 0, ETH_ALEN);
11507 }
11508
11509 /* Disable FCoE if MAC configuration is invalid. */
11510 if (!is_valid_ether_addr(fip_mac)) {
11511 bp->flags |= NO_FCOE_FLAG;
11512 memset(bp->fip_mac, 0, ETH_ALEN);
11513 }
11514}
11515
Bill Pemberton0329aba2012-12-03 09:24:24 -050011516static void bnx2x_get_mac_hwinfo(struct bnx2x *bp)
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011517{
11518 u32 val, val2;
11519 int func = BP_ABS_FUNC(bp);
11520 int port = BP_PORT(bp);
11521
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011522 /* Zero primary MAC configuration */
11523 memset(bp->dev->dev_addr, 0, ETH_ALEN);
11524
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011525 if (BP_NOMCP(bp)) {
11526 BNX2X_ERROR("warning: random MAC workaround active\n");
Danny Kukawka7ce5d222012-02-15 06:45:40 +000011527 eth_hw_addr_random(bp->dev);
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011528 } else if (IS_MF(bp)) {
11529 val2 = MF_CFG_RD(bp, func_mf_config[func].mac_upper);
11530 val = MF_CFG_RD(bp, func_mf_config[func].mac_lower);
11531 if ((val2 != FUNC_MF_CFG_UPPERMAC_DEFAULT) &&
11532 (val != FUNC_MF_CFG_LOWERMAC_DEFAULT))
11533 bnx2x_set_mac_buf(bp->dev->dev_addr, val, val2);
11534
Merav Sicron55c11942012-11-07 00:45:48 +000011535 if (CNIC_SUPPORT(bp))
11536 bnx2x_get_cnic_mac_hwinfo(bp);
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011537 } else {
11538 /* in SF read MACs from port configuration */
11539 val2 = SHMEM_RD(bp, dev_info.port_hw_config[port].mac_upper);
11540 val = SHMEM_RD(bp, dev_info.port_hw_config[port].mac_lower);
11541 bnx2x_set_mac_buf(bp->dev->dev_addr, val, val2);
11542
Merav Sicron55c11942012-11-07 00:45:48 +000011543 if (CNIC_SUPPORT(bp))
11544 bnx2x_get_cnic_mac_hwinfo(bp);
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011545 }
11546
Yuval Mintz3d7d5622013-10-09 16:06:28 +020011547 if (!BP_NOMCP(bp)) {
11548 /* Read physical port identifier from shmem */
11549 val2 = SHMEM_RD(bp, dev_info.port_hw_config[port].mac_upper);
11550 val = SHMEM_RD(bp, dev_info.port_hw_config[port].mac_lower);
11551 bnx2x_set_mac_buf(bp->phys_port_id, val, val2);
11552 bp->flags |= HAS_PHYS_PORT_ID;
11553 }
11554
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070011555 memcpy(bp->link_params.mac_addr, bp->dev->dev_addr, ETH_ALEN);
Michael Chan37b091b2009-10-10 13:46:55 +000011556
Dmitry Kravkov614c76d2011-11-28 12:31:49 +000011557 if (!bnx2x_is_valid_ether_addr(bp, bp->dev->dev_addr))
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011558 dev_err(&bp->pdev->dev,
Merav Sicron51c1a582012-03-18 10:33:38 +000011559 "bad Ethernet MAC address configuration: %pM\n"
11560 "change it manually before bringing up the appropriate network interface\n",
Joe Perches0f9dad12011-08-14 12:16:19 +000011561 bp->dev->dev_addr);
Yuval Mintz79642112012-12-02 04:05:50 +000011562}
Merav Sicron51c1a582012-03-18 10:33:38 +000011563
Bill Pemberton0329aba2012-12-03 09:24:24 -050011564static bool bnx2x_get_dropless_info(struct bnx2x *bp)
Yuval Mintz79642112012-12-02 04:05:50 +000011565{
11566 int tmp;
11567 u32 cfg;
Merav Sicron51c1a582012-03-18 10:33:38 +000011568
Yuval Mintzaeeddb82013-08-19 09:11:59 +030011569 if (IS_VF(bp))
11570 return 0;
11571
Yuval Mintz79642112012-12-02 04:05:50 +000011572 if (IS_MF(bp) && !CHIP_IS_E1x(bp)) {
11573 /* Take function: tmp = func */
11574 tmp = BP_ABS_FUNC(bp);
11575 cfg = MF_CFG_RD(bp, func_ext_config[tmp].func_cfg);
11576 cfg = !!(cfg & MACP_FUNC_CFG_PAUSE_ON_HOST_RING);
11577 } else {
11578 /* Take port: tmp = port */
11579 tmp = BP_PORT(bp);
11580 cfg = SHMEM_RD(bp,
11581 dev_info.port_hw_config[tmp].generic_features);
11582 cfg = !!(cfg & PORT_HW_CFG_PAUSE_ON_HOST_RING_ENABLED);
11583 }
11584 return cfg;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011585}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011586
Bill Pemberton0329aba2012-12-03 09:24:24 -050011587static int bnx2x_get_hwinfo(struct bnx2x *bp)
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011588{
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011589 int /*abs*/func = BP_ABS_FUNC(bp);
David S. Millerb8ee8322011-04-17 16:56:12 -070011590 int vn;
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011591 u32 val = 0;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011592 int rc = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011593
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011594 bnx2x_get_common_hwinfo(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011595
Ariel Elior6383c0b2011-07-14 08:31:57 +000011596 /*
11597 * initialize IGU parameters
11598 */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000011599 if (CHIP_IS_E1x(bp)) {
11600 bp->common.int_block = INT_BLOCK_HC;
Dmitry Kravkov523224a2010-10-06 03:23:26 +000011601
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000011602 bp->igu_dsb_id = DEF_SB_IGU_ID;
11603 bp->igu_base_sb = 0;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000011604 } else {
11605 bp->common.int_block = INT_BLOCK_IGU;
David S. Miller8decf862011-09-22 03:23:13 -040011606
Yuval Mintz16a5fd92013-06-02 00:06:18 +000011607 /* do not allow device reset during IGU info processing */
David S. Miller8decf862011-09-22 03:23:13 -040011608 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RESET);
11609
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000011610 val = REG_RD(bp, IGU_REG_BLOCK_CONFIGURATION);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011611
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000011612 if (val & IGU_BLOCK_CONFIGURATION_REG_BACKWARD_COMP_EN) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011613 int tout = 5000;
11614
11615 BNX2X_DEV_INFO("FORCING Normal Mode\n");
11616
11617 val &= ~(IGU_BLOCK_CONFIGURATION_REG_BACKWARD_COMP_EN);
11618 REG_WR(bp, IGU_REG_BLOCK_CONFIGURATION, val);
11619 REG_WR(bp, IGU_REG_RESET_MEMORIES, 0x7f);
11620
11621 while (tout && REG_RD(bp, IGU_REG_RESET_MEMORIES)) {
11622 tout--;
Yuval Mintz0926d492013-01-23 03:21:45 +000011623 usleep_range(1000, 2000);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011624 }
11625
11626 if (REG_RD(bp, IGU_REG_RESET_MEMORIES)) {
11627 dev_err(&bp->pdev->dev,
11628 "FORCING Normal Mode failed!!!\n");
Barak Witkowski9b341bb2012-12-02 04:05:52 +000011629 bnx2x_release_hw_lock(bp,
11630 HW_LOCK_RESOURCE_RESET);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011631 return -EPERM;
11632 }
11633 }
11634
11635 if (val & IGU_BLOCK_CONFIGURATION_REG_BACKWARD_COMP_EN) {
11636 BNX2X_DEV_INFO("IGU Backward Compatible Mode\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000011637 bp->common.int_block |= INT_BLOCK_MODE_BW_COMP;
11638 } else
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011639 BNX2X_DEV_INFO("IGU Normal Mode\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000011640
Barak Witkowski9b341bb2012-12-02 04:05:52 +000011641 rc = bnx2x_get_igu_cam_info(bp);
David S. Miller8decf862011-09-22 03:23:13 -040011642 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RESET);
Barak Witkowski9b341bb2012-12-02 04:05:52 +000011643 if (rc)
11644 return rc;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000011645 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011646
11647 /*
11648 * set base FW non-default (fast path) status block id, this value is
11649 * used to initialize the fw_sb_id saved on the fp/queue structure to
11650 * determine the id used by the FW.
11651 */
11652 if (CHIP_IS_E1x(bp))
11653 bp->base_fw_ndsb = BP_PORT(bp) * FP_SB_MAX_E1x + BP_L_ID(bp);
11654 else /*
11655 * 57712 - we currently use one FW SB per IGU SB (Rx and Tx of
11656 * the same queue are indicated on the same IGU SB). So we prefer
11657 * FW and IGU SBs to be the same value.
11658 */
11659 bp->base_fw_ndsb = bp->igu_base_sb;
11660
11661 BNX2X_DEV_INFO("igu_dsb_id %d igu_base_sb %d igu_sb_cnt %d\n"
11662 "base_fw_ndsb %d\n", bp->igu_dsb_id, bp->igu_base_sb,
11663 bp->igu_sb_cnt, bp->base_fw_ndsb);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000011664
11665 /*
11666 * Initialize MF configuration
11667 */
Dmitry Kravkov523224a2010-10-06 03:23:26 +000011668
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +000011669 bp->mf_ov = 0;
11670 bp->mf_mode = 0;
David S. Miller8decf862011-09-22 03:23:13 -040011671 vn = BP_VN(bp);
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011672
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000011673 if (!CHIP_IS_E1(bp) && !BP_NOMCP(bp)) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011674 BNX2X_DEV_INFO("shmem2base 0x%x, size %d, mfcfg offset %d\n",
11675 bp->common.shmem2_base, SHMEM2_RD(bp, size),
11676 (u32)offsetof(struct shmem2_region, mf_cfg_addr));
11677
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000011678 if (SHMEM2_HAS(bp, mf_cfg_addr))
11679 bp->common.mf_cfg_base = SHMEM2_RD(bp, mf_cfg_addr);
11680 else
11681 bp->common.mf_cfg_base = bp->common.shmem_base +
Dmitry Kravkov523224a2010-10-06 03:23:26 +000011682 offsetof(struct shmem_region, func_mb) +
11683 E1H_FUNC_MAX * sizeof(struct drv_func_mb);
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011684 /*
11685 * get mf configuration:
Yuval Mintz16a5fd92013-06-02 00:06:18 +000011686 * 1. Existence of MF configuration
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011687 * 2. MAC address must be legal (check only upper bytes)
11688 * for Switch-Independent mode;
11689 * OVLAN must be legal for Switch-Dependent mode
11690 * 3. SF_MODE configures specific MF mode
11691 */
11692 if (bp->common.mf_cfg_base != SHMEM_MF_CFG_ADDR_NONE) {
11693 /* get mf configuration */
11694 val = SHMEM_RD(bp,
11695 dev_info.shared_feature_config.config);
11696 val &= SHARED_FEAT_CFG_FORCE_SF_MODE_MASK;
Dmitry Kravkov523224a2010-10-06 03:23:26 +000011697
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011698 switch (val) {
11699 case SHARED_FEAT_CFG_FORCE_SF_MODE_SWITCH_INDEPT:
11700 val = MF_CFG_RD(bp, func_mf_config[func].
11701 mac_upper);
11702 /* check for legal mac (upper bytes)*/
11703 if (val != 0xffff) {
11704 bp->mf_mode = MULTI_FUNCTION_SI;
11705 bp->mf_config[vn] = MF_CFG_RD(bp,
11706 func_mf_config[func].config);
11707 } else
Merav Sicron51c1a582012-03-18 10:33:38 +000011708 BNX2X_DEV_INFO("illegal MAC address for SI\n");
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011709 break;
Barak Witkowskia3348722012-04-23 03:04:46 +000011710 case SHARED_FEAT_CFG_FORCE_SF_MODE_AFEX_MODE:
11711 if ((!CHIP_IS_E1x(bp)) &&
11712 (MF_CFG_RD(bp, func_mf_config[func].
11713 mac_upper) != 0xffff) &&
11714 (SHMEM2_HAS(bp,
11715 afex_driver_support))) {
11716 bp->mf_mode = MULTI_FUNCTION_AFEX;
11717 bp->mf_config[vn] = MF_CFG_RD(bp,
11718 func_mf_config[func].config);
11719 } else {
11720 BNX2X_DEV_INFO("can not configure afex mode\n");
11721 }
11722 break;
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011723 case SHARED_FEAT_CFG_FORCE_SF_MODE_MF_ALLOWED:
11724 /* get OV configuration */
11725 val = MF_CFG_RD(bp,
11726 func_mf_config[FUNC_0].e1hov_tag);
11727 val &= FUNC_MF_CFG_E1HOV_TAG_MASK;
11728
11729 if (val != FUNC_MF_CFG_E1HOV_TAG_DEFAULT) {
11730 bp->mf_mode = MULTI_FUNCTION_SD;
11731 bp->mf_config[vn] = MF_CFG_RD(bp,
11732 func_mf_config[func].config);
11733 } else
Dmitry Kravkov754a2f52011-06-14 01:34:02 +000011734 BNX2X_DEV_INFO("illegal OV for SD\n");
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011735 break;
Ariel Elior3786b942013-03-11 05:17:44 +000011736 case SHARED_FEAT_CFG_FORCE_SF_MODE_FORCED_SF:
11737 bp->mf_config[vn] = 0;
11738 break;
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011739 default:
11740 /* Unknown configuration: reset mf_config */
11741 bp->mf_config[vn] = 0;
Merav Sicron51c1a582012-03-18 10:33:38 +000011742 BNX2X_DEV_INFO("unknown MF mode 0x%x\n", val);
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011743 }
11744 }
11745
Eilon Greenstein2691d512009-08-12 08:22:08 +000011746 BNX2X_DEV_INFO("%s function mode\n",
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +000011747 IS_MF(bp) ? "multi" : "single");
Eilon Greenstein2691d512009-08-12 08:22:08 +000011748
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011749 switch (bp->mf_mode) {
11750 case MULTI_FUNCTION_SD:
11751 val = MF_CFG_RD(bp, func_mf_config[func].e1hov_tag) &
11752 FUNC_MF_CFG_E1HOV_TAG_MASK;
Eilon Greenstein2691d512009-08-12 08:22:08 +000011753 if (val != FUNC_MF_CFG_E1HOV_TAG_DEFAULT) {
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +000011754 bp->mf_ov = val;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011755 bp->path_has_ovlan = true;
11756
Merav Sicron51c1a582012-03-18 10:33:38 +000011757 BNX2X_DEV_INFO("MF OV for func %d is %d (0x%04x)\n",
11758 func, bp->mf_ov, bp->mf_ov);
Eilon Greenstein2691d512009-08-12 08:22:08 +000011759 } else {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011760 dev_err(&bp->pdev->dev,
Merav Sicron51c1a582012-03-18 10:33:38 +000011761 "No valid MF OV for func %d, aborting\n",
11762 func);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011763 return -EPERM;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011764 }
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011765 break;
Barak Witkowskia3348722012-04-23 03:04:46 +000011766 case MULTI_FUNCTION_AFEX:
11767 BNX2X_DEV_INFO("func %d is in MF afex mode\n", func);
11768 break;
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011769 case MULTI_FUNCTION_SI:
Merav Sicron51c1a582012-03-18 10:33:38 +000011770 BNX2X_DEV_INFO("func %d is in MF switch-independent mode\n",
11771 func);
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011772 break;
11773 default:
11774 if (vn) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011775 dev_err(&bp->pdev->dev,
Merav Sicron51c1a582012-03-18 10:33:38 +000011776 "VN %d is in a single function mode, aborting\n",
11777 vn);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011778 return -EPERM;
Eilon Greenstein2691d512009-08-12 08:22:08 +000011779 }
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011780 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011781 }
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011782
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011783 /* check if other port on the path needs ovlan:
11784 * Since MF configuration is shared between ports
11785 * Possible mixed modes are only
11786 * {SF, SI} {SF, SD} {SD, SF} {SI, SF}
11787 */
11788 if (CHIP_MODE_IS_4_PORT(bp) &&
11789 !bp->path_has_ovlan &&
11790 !IS_MF(bp) &&
11791 bp->common.mf_cfg_base != SHMEM_MF_CFG_ADDR_NONE) {
11792 u8 other_port = !BP_PORT(bp);
11793 u8 other_func = BP_PATH(bp) + 2*other_port;
11794 val = MF_CFG_RD(bp,
11795 func_mf_config[other_func].e1hov_tag);
11796 if (val != FUNC_MF_CFG_E1HOV_TAG_DEFAULT)
11797 bp->path_has_ovlan = true;
11798 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011799 }
11800
Dmitry Kravkove8485822014-01-05 18:33:50 +020011801 /* adjust igu_sb_cnt to MF for E1H */
11802 if (CHIP_IS_E1H(bp) && IS_MF(bp))
11803 bp->igu_sb_cnt = min_t(u8, bp->igu_sb_cnt, E1H_MAX_MF_SB_COUNT);
Dmitry Kravkov523224a2010-10-06 03:23:26 +000011804
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011805 /* port info */
11806 bnx2x_get_port_hwinfo(bp);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000011807
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011808 /* Get MAC addresses */
11809 bnx2x_get_mac_hwinfo(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011810
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000011811 bnx2x_get_cnic_info(bp);
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000011812
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011813 return rc;
11814}
11815
Bill Pemberton0329aba2012-12-03 09:24:24 -050011816static void bnx2x_read_fwinfo(struct bnx2x *bp)
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000011817{
11818 int cnt, i, block_end, rodi;
Barak Witkowskifcdf95c2011-12-14 00:14:53 +000011819 char vpd_start[BNX2X_VPD_LEN+1];
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000011820 char str_id_reg[VENDOR_ID_LEN+1];
11821 char str_id_cap[VENDOR_ID_LEN+1];
Barak Witkowskifcdf95c2011-12-14 00:14:53 +000011822 char *vpd_data;
11823 char *vpd_extended_data = NULL;
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000011824 u8 len;
11825
Barak Witkowskifcdf95c2011-12-14 00:14:53 +000011826 cnt = pci_read_vpd(bp->pdev, 0, BNX2X_VPD_LEN, vpd_start);
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000011827 memset(bp->fw_ver, 0, sizeof(bp->fw_ver));
11828
11829 if (cnt < BNX2X_VPD_LEN)
11830 goto out_not_found;
11831
Barak Witkowskifcdf95c2011-12-14 00:14:53 +000011832 /* VPD RO tag should be first tag after identifier string, hence
11833 * we should be able to find it in first BNX2X_VPD_LEN chars
11834 */
11835 i = pci_vpd_find_tag(vpd_start, 0, BNX2X_VPD_LEN,
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000011836 PCI_VPD_LRDT_RO_DATA);
11837 if (i < 0)
11838 goto out_not_found;
11839
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000011840 block_end = i + PCI_VPD_LRDT_TAG_SIZE +
Barak Witkowskifcdf95c2011-12-14 00:14:53 +000011841 pci_vpd_lrdt_size(&vpd_start[i]);
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000011842
11843 i += PCI_VPD_LRDT_TAG_SIZE;
11844
Barak Witkowskifcdf95c2011-12-14 00:14:53 +000011845 if (block_end > BNX2X_VPD_LEN) {
11846 vpd_extended_data = kmalloc(block_end, GFP_KERNEL);
11847 if (vpd_extended_data == NULL)
11848 goto out_not_found;
11849
11850 /* read rest of vpd image into vpd_extended_data */
11851 memcpy(vpd_extended_data, vpd_start, BNX2X_VPD_LEN);
11852 cnt = pci_read_vpd(bp->pdev, BNX2X_VPD_LEN,
11853 block_end - BNX2X_VPD_LEN,
11854 vpd_extended_data + BNX2X_VPD_LEN);
11855 if (cnt < (block_end - BNX2X_VPD_LEN))
11856 goto out_not_found;
11857 vpd_data = vpd_extended_data;
11858 } else
11859 vpd_data = vpd_start;
11860
11861 /* now vpd_data holds full vpd content in both cases */
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000011862
11863 rodi = pci_vpd_find_info_keyword(vpd_data, i, block_end,
11864 PCI_VPD_RO_KEYWORD_MFR_ID);
11865 if (rodi < 0)
11866 goto out_not_found;
11867
11868 len = pci_vpd_info_field_size(&vpd_data[rodi]);
11869
11870 if (len != VENDOR_ID_LEN)
11871 goto out_not_found;
11872
11873 rodi += PCI_VPD_INFO_FLD_HDR_SIZE;
11874
11875 /* vendor specific info */
11876 snprintf(str_id_reg, VENDOR_ID_LEN + 1, "%04x", PCI_VENDOR_ID_DELL);
11877 snprintf(str_id_cap, VENDOR_ID_LEN + 1, "%04X", PCI_VENDOR_ID_DELL);
11878 if (!strncmp(str_id_reg, &vpd_data[rodi], VENDOR_ID_LEN) ||
11879 !strncmp(str_id_cap, &vpd_data[rodi], VENDOR_ID_LEN)) {
11880
11881 rodi = pci_vpd_find_info_keyword(vpd_data, i, block_end,
11882 PCI_VPD_RO_KEYWORD_VENDOR0);
11883 if (rodi >= 0) {
11884 len = pci_vpd_info_field_size(&vpd_data[rodi]);
11885
11886 rodi += PCI_VPD_INFO_FLD_HDR_SIZE;
11887
11888 if (len < 32 && (len + rodi) <= BNX2X_VPD_LEN) {
11889 memcpy(bp->fw_ver, &vpd_data[rodi], len);
11890 bp->fw_ver[len] = ' ';
11891 }
11892 }
Barak Witkowskifcdf95c2011-12-14 00:14:53 +000011893 kfree(vpd_extended_data);
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000011894 return;
11895 }
11896out_not_found:
Barak Witkowskifcdf95c2011-12-14 00:14:53 +000011897 kfree(vpd_extended_data);
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000011898 return;
11899}
11900
Bill Pemberton0329aba2012-12-03 09:24:24 -050011901static void bnx2x_set_modes_bitmap(struct bnx2x *bp)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011902{
11903 u32 flags = 0;
11904
11905 if (CHIP_REV_IS_FPGA(bp))
11906 SET_FLAGS(flags, MODE_FPGA);
11907 else if (CHIP_REV_IS_EMUL(bp))
11908 SET_FLAGS(flags, MODE_EMUL);
11909 else
11910 SET_FLAGS(flags, MODE_ASIC);
11911
11912 if (CHIP_MODE_IS_4_PORT(bp))
11913 SET_FLAGS(flags, MODE_PORT4);
11914 else
11915 SET_FLAGS(flags, MODE_PORT2);
11916
11917 if (CHIP_IS_E2(bp))
11918 SET_FLAGS(flags, MODE_E2);
11919 else if (CHIP_IS_E3(bp)) {
11920 SET_FLAGS(flags, MODE_E3);
11921 if (CHIP_REV(bp) == CHIP_REV_Ax)
11922 SET_FLAGS(flags, MODE_E3_A0);
Ariel Elior6383c0b2011-07-14 08:31:57 +000011923 else /*if (CHIP_REV(bp) == CHIP_REV_Bx)*/
11924 SET_FLAGS(flags, MODE_E3_B0 | MODE_COS3);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011925 }
11926
11927 if (IS_MF(bp)) {
11928 SET_FLAGS(flags, MODE_MF);
11929 switch (bp->mf_mode) {
11930 case MULTI_FUNCTION_SD:
11931 SET_FLAGS(flags, MODE_MF_SD);
11932 break;
11933 case MULTI_FUNCTION_SI:
11934 SET_FLAGS(flags, MODE_MF_SI);
11935 break;
Barak Witkowskia3348722012-04-23 03:04:46 +000011936 case MULTI_FUNCTION_AFEX:
11937 SET_FLAGS(flags, MODE_MF_AFEX);
11938 break;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011939 }
11940 } else
11941 SET_FLAGS(flags, MODE_SF);
11942
11943#if defined(__LITTLE_ENDIAN)
11944 SET_FLAGS(flags, MODE_LITTLE_ENDIAN);
11945#else /*(__BIG_ENDIAN)*/
11946 SET_FLAGS(flags, MODE_BIG_ENDIAN);
11947#endif
11948 INIT_MODE_FLAGS(bp) = flags;
11949}
11950
Bill Pemberton0329aba2012-12-03 09:24:24 -050011951static int bnx2x_init_bp(struct bnx2x *bp)
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011952{
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000011953 int func;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011954 int rc;
11955
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011956 mutex_init(&bp->port.phy_mutex);
Eilon Greensteinc4ff7cb2009-10-15 00:18:27 -070011957 mutex_init(&bp->fw_mb_mutex);
Yuval Mintz42f82772014-03-23 18:12:23 +020011958 mutex_init(&bp->drv_info_mutex);
11959 bp->drv_info_mng_owner = false;
David S. Millerbb7e95c2010-07-27 21:01:35 -070011960 spin_lock_init(&bp->stats_lock);
Dmitry Kravkov507393e2013-08-13 02:24:59 +030011961 sema_init(&bp->stats_sema, 1);
Merav Sicron55c11942012-11-07 00:45:48 +000011962
Eilon Greenstein1cf167f2009-01-14 21:22:18 -080011963 INIT_DELAYED_WORK(&bp->sp_task, bnx2x_sp_task);
Ariel Elior7be08a72011-07-14 08:31:19 +000011964 INIT_DELAYED_WORK(&bp->sp_rtnl_task, bnx2x_sp_rtnl_task);
Yaniv Rosner3deb8162011-06-14 01:34:33 +000011965 INIT_DELAYED_WORK(&bp->period_task, bnx2x_period_task);
Yuval Mintz370d4a22014-03-23 18:12:24 +020011966 INIT_DELAYED_WORK(&bp->iov_task, bnx2x_iov_task);
Ariel Elior1ab44342013-01-01 05:22:23 +000011967 if (IS_PF(bp)) {
11968 rc = bnx2x_get_hwinfo(bp);
11969 if (rc)
11970 return rc;
11971 } else {
Ariel Eliore09b74d2013-05-27 04:08:26 +000011972 eth_zero_addr(bp->dev->dev_addr);
Ariel Elior1ab44342013-01-01 05:22:23 +000011973 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011974
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011975 bnx2x_set_modes_bitmap(bp);
11976
11977 rc = bnx2x_alloc_mem_bp(bp);
11978 if (rc)
11979 return rc;
Dmitry Kravkov523224a2010-10-06 03:23:26 +000011980
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000011981 bnx2x_read_fwinfo(bp);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000011982
11983 func = BP_FUNC(bp);
11984
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011985 /* need to reset chip if undi was active */
Ariel Elior1ab44342013-01-01 05:22:23 +000011986 if (IS_PF(bp) && !BP_NOMCP(bp)) {
Yuval Mintz452427b2012-03-26 20:47:07 +000011987 /* init fw_seq */
11988 bp->fw_seq =
11989 SHMEM_RD(bp, func_mb[BP_FW_MB_IDX(bp)].drv_mb_header) &
11990 DRV_MSG_SEQ_NUMBER_MASK;
11991 BNX2X_DEV_INFO("fw_seq 0x%08x\n", bp->fw_seq);
11992
Yuval Mintz91ebb922013-12-26 09:57:07 +020011993 rc = bnx2x_prev_unload(bp);
11994 if (rc) {
11995 bnx2x_free_mem_bp(bp);
11996 return rc;
11997 }
Yuval Mintz452427b2012-03-26 20:47:07 +000011998 }
11999
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012000 if (CHIP_REV_IS_FPGA(bp))
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000012001 dev_err(&bp->pdev->dev, "FPGA detected\n");
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012002
12003 if (BP_NOMCP(bp) && (func == 0))
Merav Sicron51c1a582012-03-18 10:33:38 +000012004 dev_err(&bp->pdev->dev, "MCP disabled, must load devices in order!\n");
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012005
Dmitry Kravkov614c76d2011-11-28 12:31:49 +000012006 bp->disable_tpa = disable_tpa;
Barak Witkowskia3348722012-04-23 03:04:46 +000012007 bp->disable_tpa |= IS_MF_STORAGE_SD(bp) || IS_MF_FCOE_AFEX(bp);
Michal Schmidt94d9de32014-02-25 16:04:26 +010012008 /* Reduce memory usage in kdump environment by disabling TPA */
12009 bp->disable_tpa |= reset_devices;
Dmitry Kravkov614c76d2011-11-28 12:31:49 +000012010
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -070012011 /* Set TPA flags */
Dmitry Kravkov614c76d2011-11-28 12:31:49 +000012012 if (bp->disable_tpa) {
Dmitry Kravkov621b4d62012-02-20 09:59:08 +000012013 bp->flags &= ~(TPA_ENABLE_FLAG | GRO_ENABLE_FLAG);
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -070012014 bp->dev->features &= ~NETIF_F_LRO;
12015 } else {
Dmitry Kravkov621b4d62012-02-20 09:59:08 +000012016 bp->flags |= (TPA_ENABLE_FLAG | GRO_ENABLE_FLAG);
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -070012017 bp->dev->features |= NETIF_F_LRO;
12018 }
12019
Eilon Greensteina18f5122009-08-12 08:23:26 +000012020 if (CHIP_IS_E1(bp))
12021 bp->dropless_fc = 0;
12022 else
Yuval Mintz79642112012-12-02 04:05:50 +000012023 bp->dropless_fc = dropless_fc | bnx2x_get_dropless_info(bp);
Eilon Greensteina18f5122009-08-12 08:23:26 +000012024
Eilon Greenstein8d5726c2009-02-12 08:37:19 +000012025 bp->mrrs = mrrs;
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -070012026
Barak Witkowskia3348722012-04-23 03:04:46 +000012027 bp->tx_ring_size = IS_MF_FCOE_AFEX(bp) ? 0 : MAX_TX_AVAIL;
Ariel Elior1ab44342013-01-01 05:22:23 +000012028 if (IS_VF(bp))
12029 bp->rx_ring_size = MAX_RX_AVAIL;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012030
Eilon Greenstein7d323bf2009-11-09 06:09:35 +000012031 /* make sure that the numbers are in the right granularity */
Dmitry Kravkov523224a2010-10-06 03:23:26 +000012032 bp->tx_ticks = (50 / BNX2X_BTR) * BNX2X_BTR;
12033 bp->rx_ticks = (25 / BNX2X_BTR) * BNX2X_BTR;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012034
Michal Schmidtfc543632012-02-14 09:05:46 +000012035 bp->current_interval = CHIP_REV_IS_SLOW(bp) ? 5*HZ : HZ;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012036
12037 init_timer(&bp->timer);
12038 bp->timer.expires = jiffies + bp->current_interval;
12039 bp->timer.data = (unsigned long) bp;
12040 bp->timer.function = bnx2x_timer;
12041
Barak Witkowski0370cf92012-12-02 04:05:55 +000012042 if (SHMEM2_HAS(bp, dcbx_lldp_params_offset) &&
12043 SHMEM2_HAS(bp, dcbx_lldp_dcbx_stat_offset) &&
12044 SHMEM2_RD(bp, dcbx_lldp_params_offset) &&
12045 SHMEM2_RD(bp, dcbx_lldp_dcbx_stat_offset)) {
12046 bnx2x_dcbx_set_state(bp, true, BNX2X_DCBX_ENABLED_ON_NEG_ON);
12047 bnx2x_dcbx_init_params(bp);
12048 } else {
12049 bnx2x_dcbx_set_state(bp, false, BNX2X_DCBX_ENABLED_OFF);
12050 }
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +000012051
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012052 if (CHIP_IS_E1x(bp))
12053 bp->cnic_base_cl_id = FP_SB_MAX_E1x;
12054 else
12055 bp->cnic_base_cl_id = FP_SB_MAX_E2;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012056
Ariel Elior6383c0b2011-07-14 08:31:57 +000012057 /* multiple tx priority */
Ariel Elior1ab44342013-01-01 05:22:23 +000012058 if (IS_VF(bp))
12059 bp->max_cos = 1;
12060 else if (CHIP_IS_E1x(bp))
Ariel Elior6383c0b2011-07-14 08:31:57 +000012061 bp->max_cos = BNX2X_MULTI_TX_COS_E1X;
Ariel Elior1ab44342013-01-01 05:22:23 +000012062 else if (CHIP_IS_E2(bp) || CHIP_IS_E3A0(bp))
Ariel Elior6383c0b2011-07-14 08:31:57 +000012063 bp->max_cos = BNX2X_MULTI_TX_COS_E2_E3A0;
Ariel Elior1ab44342013-01-01 05:22:23 +000012064 else if (CHIP_IS_E3B0(bp))
Ariel Elior6383c0b2011-07-14 08:31:57 +000012065 bp->max_cos = BNX2X_MULTI_TX_COS_E3B0;
Ariel Elior1ab44342013-01-01 05:22:23 +000012066 else
12067 BNX2X_ERR("unknown chip %x revision %x\n",
12068 CHIP_NUM(bp), CHIP_REV(bp));
12069 BNX2X_DEV_INFO("set bp->max_cos to %d\n", bp->max_cos);
Ariel Elior6383c0b2011-07-14 08:31:57 +000012070
Merav Sicron55c11942012-11-07 00:45:48 +000012071 /* We need at least one default status block for slow-path events,
12072 * second status block for the L2 queue, and a third status block for
Yuval Mintz16a5fd92013-06-02 00:06:18 +000012073 * CNIC if supported.
Merav Sicron55c11942012-11-07 00:45:48 +000012074 */
Ariel Elior60cad4e2013-09-04 14:09:22 +030012075 if (IS_VF(bp))
12076 bp->min_msix_vec_cnt = 1;
12077 else if (CNIC_SUPPORT(bp))
Merav Sicron55c11942012-11-07 00:45:48 +000012078 bp->min_msix_vec_cnt = 3;
Ariel Elior60cad4e2013-09-04 14:09:22 +030012079 else /* PF w/o cnic */
Merav Sicron55c11942012-11-07 00:45:48 +000012080 bp->min_msix_vec_cnt = 2;
12081 BNX2X_DEV_INFO("bp->min_msix_vec_cnt %d", bp->min_msix_vec_cnt);
12082
Michal Schmidt5bb680d2013-07-01 17:23:06 +020012083 bp->dump_preset_idx = 1;
12084
Michal Kalderoneeed0182014-08-17 16:47:44 +030012085 if (CHIP_IS_E3B0(bp))
12086 bp->flags |= PTP_SUPPORTED;
12087
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012088 return rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012089}
12090
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +000012091/****************************************************************************
12092* General service functions
12093****************************************************************************/
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012094
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012095/*
12096 * net_device service functions
12097 */
12098
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -070012099/* called with rtnl_lock */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012100static int bnx2x_open(struct net_device *dev)
12101{
12102 struct bnx2x *bp = netdev_priv(dev);
Ariel Elior8395be52013-01-01 05:22:44 +000012103 int rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012104
Mintz Yuval1355b702012-02-15 02:10:22 +000012105 bp->stats_init = true;
12106
Eilon Greenstein6eccabb2009-01-22 03:37:48 +000012107 netif_carrier_off(dev);
12108
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012109 bnx2x_set_power_state(bp, PCI_D0);
12110
Ariel Eliorad5afc82013-01-01 05:22:26 +000012111 /* If parity had happen during the unload, then attentions
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +000012112 * and/or RECOVERY_IN_PROGRES may still be set. In this case we
12113 * want the first function loaded on the current engine to
12114 * complete the recovery.
Ariel Eliorad5afc82013-01-01 05:22:26 +000012115 * Parity recovery is only relevant for PF driver.
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +000012116 */
Ariel Eliorad5afc82013-01-01 05:22:26 +000012117 if (IS_PF(bp)) {
Yuval Mintz1a6974b2013-10-20 16:51:27 +020012118 int other_engine = BP_PATH(bp) ? 0 : 1;
12119 bool other_load_status, load_status;
12120 bool global = false;
12121
Ariel Eliorad5afc82013-01-01 05:22:26 +000012122 other_load_status = bnx2x_get_load_status(bp, other_engine);
12123 load_status = bnx2x_get_load_status(bp, BP_PATH(bp));
12124 if (!bnx2x_reset_is_done(bp, BP_PATH(bp)) ||
12125 bnx2x_chk_parity_attn(bp, &global, true)) {
12126 do {
12127 /* If there are attentions and they are in a
12128 * global blocks, set the GLOBAL_RESET bit
12129 * regardless whether it will be this function
12130 * that will complete the recovery or not.
12131 */
12132 if (global)
12133 bnx2x_set_reset_global(bp);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +000012134
Ariel Eliorad5afc82013-01-01 05:22:26 +000012135 /* Only the first function on the current
12136 * engine should try to recover in open. In case
12137 * of attentions in global blocks only the first
12138 * in the chip should try to recover.
12139 */
12140 if ((!load_status &&
12141 (!global || !other_load_status)) &&
12142 bnx2x_trylock_leader_lock(bp) &&
12143 !bnx2x_leader_reset(bp)) {
12144 netdev_info(bp->dev,
12145 "Recovered in open\n");
12146 break;
12147 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000012148
Ariel Eliorad5afc82013-01-01 05:22:26 +000012149 /* recovery has failed... */
12150 bnx2x_set_power_state(bp, PCI_D3hot);
12151 bp->recovery_state = BNX2X_RECOVERY_FAILED;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000012152
Ariel Eliorad5afc82013-01-01 05:22:26 +000012153 BNX2X_ERR("Recovery flow hasn't been properly completed yet. Try again later.\n"
12154 "If you still see this message after a few retries then power cycle is required.\n");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000012155
Ariel Eliorad5afc82013-01-01 05:22:26 +000012156 return -EAGAIN;
12157 } while (0);
12158 }
12159 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000012160
12161 bp->recovery_state = BNX2X_RECOVERY_DONE;
Ariel Elior8395be52013-01-01 05:22:44 +000012162 rc = bnx2x_nic_load(bp, LOAD_OPEN);
12163 if (rc)
12164 return rc;
Ariel Elior9a8130b2013-09-28 08:46:09 +030012165 return 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012166}
12167
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -070012168/* called with rtnl_lock */
Michal Schmidt56ad3152012-02-16 02:38:48 +000012169static int bnx2x_close(struct net_device *dev)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012170{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012171 struct bnx2x *bp = netdev_priv(dev);
12172
12173 /* Unload the driver, release IRQs */
Yuval Mintz5d07d862012-09-13 02:56:21 +000012174 bnx2x_nic_unload(bp, UNLOAD_CLOSE, false);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +000012175
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012176 return 0;
12177}
12178
Eric Dumazet1191cb82012-04-27 21:39:21 +000012179static int bnx2x_init_mcast_macs_list(struct bnx2x *bp,
12180 struct bnx2x_mcast_ramrod_params *p)
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080012181{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012182 int mc_count = netdev_mc_count(bp->dev);
12183 struct bnx2x_mcast_list_elem *mc_mac =
Joe Perchescd2b0382014-02-20 13:25:51 -080012184 kcalloc(mc_count, sizeof(*mc_mac), GFP_ATOMIC);
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080012185 struct netdev_hw_addr *ha;
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080012186
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012187 if (!mc_mac)
12188 return -ENOMEM;
12189
12190 INIT_LIST_HEAD(&p->mcast_list);
12191
12192 netdev_for_each_mc_addr(ha, bp->dev) {
12193 mc_mac->mac = bnx2x_mc_addr(ha);
12194 list_add_tail(&mc_mac->link, &p->mcast_list);
12195 mc_mac++;
12196 }
12197
12198 p->mcast_list_len = mc_count;
12199
12200 return 0;
12201}
12202
Eric Dumazet1191cb82012-04-27 21:39:21 +000012203static void bnx2x_free_mcast_macs_list(
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012204 struct bnx2x_mcast_ramrod_params *p)
12205{
12206 struct bnx2x_mcast_list_elem *mc_mac =
12207 list_first_entry(&p->mcast_list, struct bnx2x_mcast_list_elem,
12208 link);
12209
12210 WARN_ON(!mc_mac);
12211 kfree(mc_mac);
12212}
12213
12214/**
12215 * bnx2x_set_uc_list - configure a new unicast MACs list.
12216 *
12217 * @bp: driver handle
12218 *
12219 * We will use zero (0) as a MAC type for these MACs.
12220 */
Eric Dumazet1191cb82012-04-27 21:39:21 +000012221static int bnx2x_set_uc_list(struct bnx2x *bp)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012222{
12223 int rc;
12224 struct net_device *dev = bp->dev;
12225 struct netdev_hw_addr *ha;
Barak Witkowski15192a82012-06-19 07:48:28 +000012226 struct bnx2x_vlan_mac_obj *mac_obj = &bp->sp_objs->mac_obj;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012227 unsigned long ramrod_flags = 0;
12228
12229 /* First schedule a cleanup up of old configuration */
12230 rc = bnx2x_del_all_macs(bp, mac_obj, BNX2X_UC_LIST_MAC, false);
12231 if (rc < 0) {
12232 BNX2X_ERR("Failed to schedule DELETE operations: %d\n", rc);
12233 return rc;
12234 }
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080012235
12236 netdev_for_each_uc_addr(ha, dev) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012237 rc = bnx2x_set_mac_one(bp, bnx2x_uc_addr(ha), mac_obj, true,
12238 BNX2X_UC_LIST_MAC, &ramrod_flags);
Yuval Mintz7b5342d2012-09-11 04:34:14 +000012239 if (rc == -EEXIST) {
12240 DP(BNX2X_MSG_SP,
12241 "Failed to schedule ADD operations: %d\n", rc);
12242 /* do not treat adding same MAC as error */
12243 rc = 0;
12244
12245 } else if (rc < 0) {
12246
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012247 BNX2X_ERR("Failed to schedule ADD operations: %d\n",
12248 rc);
12249 return rc;
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080012250 }
12251 }
12252
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012253 /* Execute the pending commands */
12254 __set_bit(RAMROD_CONT, &ramrod_flags);
12255 return bnx2x_set_mac_one(bp, NULL, mac_obj, false /* don't care */,
12256 BNX2X_UC_LIST_MAC, &ramrod_flags);
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080012257}
12258
Eric Dumazet1191cb82012-04-27 21:39:21 +000012259static int bnx2x_set_mc_list(struct bnx2x *bp)
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080012260{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012261 struct net_device *dev = bp->dev;
Yuval Mintz3b603062012-03-18 10:33:39 +000012262 struct bnx2x_mcast_ramrod_params rparam = {NULL};
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012263 int rc = 0;
12264
12265 rparam.mcast_obj = &bp->mcast_obj;
12266
12267 /* first, clear all configured multicast MACs */
12268 rc = bnx2x_config_mcast(bp, &rparam, BNX2X_MCAST_CMD_DEL);
12269 if (rc < 0) {
Merav Sicron51c1a582012-03-18 10:33:38 +000012270 BNX2X_ERR("Failed to clear multicast configuration: %d\n", rc);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012271 return rc;
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080012272 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012273
12274 /* then, configure a new MACs list */
12275 if (netdev_mc_count(dev)) {
12276 rc = bnx2x_init_mcast_macs_list(bp, &rparam);
12277 if (rc) {
Merav Sicron51c1a582012-03-18 10:33:38 +000012278 BNX2X_ERR("Failed to create multicast MACs list: %d\n",
12279 rc);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012280 return rc;
12281 }
12282
12283 /* Now add the new MACs */
12284 rc = bnx2x_config_mcast(bp, &rparam,
12285 BNX2X_MCAST_CMD_ADD);
12286 if (rc < 0)
Merav Sicron51c1a582012-03-18 10:33:38 +000012287 BNX2X_ERR("Failed to set a new multicast configuration: %d\n",
12288 rc);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012289
12290 bnx2x_free_mcast_macs_list(&rparam);
12291 }
12292
12293 return rc;
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080012294}
12295
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012296/* If bp->state is OPEN, should be called with netif_addr_lock_bh() */
stephen hemmingera8f47eb2014-01-09 22:20:11 -080012297static void bnx2x_set_rx_mode(struct net_device *dev)
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012298{
12299 struct bnx2x *bp = netdev_priv(dev);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012300
12301 if (bp->state != BNX2X_STATE_OPEN) {
12302 DP(NETIF_MSG_IFUP, "state is %x, returning\n", bp->state);
12303 return;
Yuval Mintz8b09be52013-08-01 17:30:59 +030012304 } else {
12305 /* Schedule an SP task to handle rest of change */
Yuval Mintz230bb0f2014-02-12 18:19:56 +020012306 bnx2x_schedule_sp_rtnl(bp, BNX2X_SP_RTNL_RX_MODE,
12307 NETIF_MSG_IFUP);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012308 }
Yuval Mintz8b09be52013-08-01 17:30:59 +030012309}
12310
12311void bnx2x_set_rx_mode_inner(struct bnx2x *bp)
12312{
12313 u32 rx_mode = BNX2X_RX_MODE_NORMAL;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012314
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012315 DP(NETIF_MSG_IFUP, "dev->flags = %x\n", bp->dev->flags);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012316
Yuval Mintz8b09be52013-08-01 17:30:59 +030012317 netif_addr_lock_bh(bp->dev);
12318
12319 if (bp->dev->flags & IFF_PROMISC) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012320 rx_mode = BNX2X_RX_MODE_PROMISC;
Yuval Mintz8b09be52013-08-01 17:30:59 +030012321 } else if ((bp->dev->flags & IFF_ALLMULTI) ||
12322 ((netdev_mc_count(bp->dev) > BNX2X_MAX_MULTICAST) &&
12323 CHIP_IS_E1(bp))) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012324 rx_mode = BNX2X_RX_MODE_ALLMULTI;
Yuval Mintz8b09be52013-08-01 17:30:59 +030012325 } else {
Ariel Elior381ac162013-01-01 05:22:29 +000012326 if (IS_PF(bp)) {
12327 /* some multicasts */
12328 if (bnx2x_set_mc_list(bp) < 0)
12329 rx_mode = BNX2X_RX_MODE_ALLMULTI;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012330
Yuval Mintz8b09be52013-08-01 17:30:59 +030012331 /* release bh lock, as bnx2x_set_uc_list might sleep */
12332 netif_addr_unlock_bh(bp->dev);
Ariel Elior381ac162013-01-01 05:22:29 +000012333 if (bnx2x_set_uc_list(bp) < 0)
12334 rx_mode = BNX2X_RX_MODE_PROMISC;
Yuval Mintz8b09be52013-08-01 17:30:59 +030012335 netif_addr_lock_bh(bp->dev);
Ariel Elior381ac162013-01-01 05:22:29 +000012336 } else {
12337 /* configuring mcast to a vf involves sleeping (when we
Yuval Mintz8b09be52013-08-01 17:30:59 +030012338 * wait for the pf's response).
Ariel Elior381ac162013-01-01 05:22:29 +000012339 */
Yuval Mintz230bb0f2014-02-12 18:19:56 +020012340 bnx2x_schedule_sp_rtnl(bp,
12341 BNX2X_SP_RTNL_VFPF_MCAST, 0);
Ariel Elior381ac162013-01-01 05:22:29 +000012342 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012343 }
12344
12345 bp->rx_mode = rx_mode;
Dmitry Kravkov614c76d2011-11-28 12:31:49 +000012346 /* handle ISCSI SD mode */
12347 if (IS_MF_ISCSI_SD(bp))
12348 bp->rx_mode = BNX2X_RX_MODE_NONE;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012349
12350 /* Schedule the rx_mode command */
12351 if (test_bit(BNX2X_FILTER_RX_MODE_PENDING, &bp->sp_state)) {
12352 set_bit(BNX2X_FILTER_RX_MODE_SCHED, &bp->sp_state);
Yuval Mintz8b09be52013-08-01 17:30:59 +030012353 netif_addr_unlock_bh(bp->dev);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012354 return;
12355 }
12356
Ariel Elior381ac162013-01-01 05:22:29 +000012357 if (IS_PF(bp)) {
12358 bnx2x_set_storm_rx_mode(bp);
Yuval Mintz8b09be52013-08-01 17:30:59 +030012359 netif_addr_unlock_bh(bp->dev);
Ariel Elior381ac162013-01-01 05:22:29 +000012360 } else {
Yuval Mintz8b09be52013-08-01 17:30:59 +030012361 /* VF will need to request the PF to make this change, and so
12362 * the VF needs to release the bottom-half lock prior to the
12363 * request (as it will likely require sleep on the VF side)
Ariel Elior381ac162013-01-01 05:22:29 +000012364 */
Yuval Mintz8b09be52013-08-01 17:30:59 +030012365 netif_addr_unlock_bh(bp->dev);
12366 bnx2x_vfpf_storm_rx_mode(bp);
Ariel Elior381ac162013-01-01 05:22:29 +000012367 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012368}
12369
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070012370/* called with rtnl_lock */
Eilon Greenstein01cd4522009-08-12 08:23:08 +000012371static int bnx2x_mdio_read(struct net_device *netdev, int prtad,
12372 int devad, u16 addr)
12373{
12374 struct bnx2x *bp = netdev_priv(netdev);
12375 u16 value;
12376 int rc;
Eilon Greenstein01cd4522009-08-12 08:23:08 +000012377
12378 DP(NETIF_MSG_LINK, "mdio_read: prtad 0x%x, devad 0x%x, addr 0x%x\n",
12379 prtad, devad, addr);
12380
Eilon Greenstein01cd4522009-08-12 08:23:08 +000012381 /* The HW expects different devad if CL22 is used */
12382 devad = (devad == MDIO_DEVAD_NONE) ? DEFAULT_PHY_DEV_ADDR : devad;
12383
12384 bnx2x_acquire_phy_lock(bp);
Yaniv Rosnere10bc842010-09-07 11:40:50 +000012385 rc = bnx2x_phy_read(&bp->link_params, prtad, devad, addr, &value);
Eilon Greenstein01cd4522009-08-12 08:23:08 +000012386 bnx2x_release_phy_lock(bp);
12387 DP(NETIF_MSG_LINK, "mdio_read_val 0x%x rc = 0x%x\n", value, rc);
12388
12389 if (!rc)
12390 rc = value;
12391 return rc;
12392}
12393
12394/* called with rtnl_lock */
12395static int bnx2x_mdio_write(struct net_device *netdev, int prtad, int devad,
12396 u16 addr, u16 value)
12397{
12398 struct bnx2x *bp = netdev_priv(netdev);
Eilon Greenstein01cd4522009-08-12 08:23:08 +000012399 int rc;
12400
Merav Sicron51c1a582012-03-18 10:33:38 +000012401 DP(NETIF_MSG_LINK,
12402 "mdio_write: prtad 0x%x, devad 0x%x, addr 0x%x, value 0x%x\n",
12403 prtad, devad, addr, value);
Eilon Greenstein01cd4522009-08-12 08:23:08 +000012404
Eilon Greenstein01cd4522009-08-12 08:23:08 +000012405 /* The HW expects different devad if CL22 is used */
12406 devad = (devad == MDIO_DEVAD_NONE) ? DEFAULT_PHY_DEV_ADDR : devad;
12407
12408 bnx2x_acquire_phy_lock(bp);
Yaniv Rosnere10bc842010-09-07 11:40:50 +000012409 rc = bnx2x_phy_write(&bp->link_params, prtad, devad, addr, value);
Eilon Greenstein01cd4522009-08-12 08:23:08 +000012410 bnx2x_release_phy_lock(bp);
12411 return rc;
12412}
12413
12414/* called with rtnl_lock */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012415static int bnx2x_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
12416{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012417 struct bnx2x *bp = netdev_priv(dev);
Eilon Greenstein01cd4522009-08-12 08:23:08 +000012418 struct mii_ioctl_data *mdio = if_mii(ifr);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012419
Eilon Greenstein01cd4522009-08-12 08:23:08 +000012420 if (!netif_running(dev))
12421 return -EAGAIN;
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070012422
Michal Kalderoneeed0182014-08-17 16:47:44 +030012423 switch (cmd) {
12424 case SIOCSHWTSTAMP:
12425 return bnx2x_hwtstamp_ioctl(bp, ifr);
12426 default:
12427 DP(NETIF_MSG_LINK, "ioctl: phy id 0x%x, reg 0x%x, val_in 0x%x\n",
12428 mdio->phy_id, mdio->reg_num, mdio->val_in);
12429 return mdio_mii_ioctl(&bp->mdio, mdio, cmd);
12430 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012431}
12432
Alexey Dobriyan257ddbd2010-01-27 10:17:41 +000012433#ifdef CONFIG_NET_POLL_CONTROLLER
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012434static void poll_bnx2x(struct net_device *dev)
12435{
12436 struct bnx2x *bp = netdev_priv(dev);
Merav Sicron14a15d62012-08-27 03:26:20 +000012437 int i;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012438
Merav Sicron14a15d62012-08-27 03:26:20 +000012439 for_each_eth_queue(bp, i) {
12440 struct bnx2x_fastpath *fp = &bp->fp[i];
12441 napi_schedule(&bnx2x_fp(bp, fp->index, napi));
12442 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012443}
12444#endif
12445
Dmitry Kravkov614c76d2011-11-28 12:31:49 +000012446static int bnx2x_validate_addr(struct net_device *dev)
12447{
12448 struct bnx2x *bp = netdev_priv(dev);
12449
Ariel Eliore09b74d2013-05-27 04:08:26 +000012450 /* query the bulletin board for mac address configured by the PF */
12451 if (IS_VF(bp))
12452 bnx2x_sample_bulletin(bp);
12453
Merav Sicron51c1a582012-03-18 10:33:38 +000012454 if (!bnx2x_is_valid_ether_addr(bp, dev->dev_addr)) {
12455 BNX2X_ERR("Non-valid Ethernet address\n");
Dmitry Kravkov614c76d2011-11-28 12:31:49 +000012456 return -EADDRNOTAVAIL;
Merav Sicron51c1a582012-03-18 10:33:38 +000012457 }
Dmitry Kravkov614c76d2011-11-28 12:31:49 +000012458 return 0;
12459}
12460
Yuval Mintz3d7d5622013-10-09 16:06:28 +020012461static int bnx2x_get_phys_port_id(struct net_device *netdev,
12462 struct netdev_phys_port_id *ppid)
12463{
12464 struct bnx2x *bp = netdev_priv(netdev);
12465
12466 if (!(bp->flags & HAS_PHYS_PORT_ID))
12467 return -EOPNOTSUPP;
12468
12469 ppid->id_len = sizeof(bp->phys_port_id);
12470 memcpy(ppid->id, bp->phys_port_id, ppid->id_len);
12471
12472 return 0;
12473}
12474
Stephen Hemmingerc64213c2008-11-21 17:36:04 -080012475static const struct net_device_ops bnx2x_netdev_ops = {
12476 .ndo_open = bnx2x_open,
12477 .ndo_stop = bnx2x_close,
12478 .ndo_start_xmit = bnx2x_start_xmit,
Vladislav Zolotarov8307fa32010-12-13 05:44:09 +000012479 .ndo_select_queue = bnx2x_select_queue,
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080012480 .ndo_set_rx_mode = bnx2x_set_rx_mode,
Stephen Hemmingerc64213c2008-11-21 17:36:04 -080012481 .ndo_set_mac_address = bnx2x_change_mac_addr,
Dmitry Kravkov614c76d2011-11-28 12:31:49 +000012482 .ndo_validate_addr = bnx2x_validate_addr,
Stephen Hemmingerc64213c2008-11-21 17:36:04 -080012483 .ndo_do_ioctl = bnx2x_ioctl,
12484 .ndo_change_mtu = bnx2x_change_mtu,
Michał Mirosław66371c42011-04-12 09:38:23 +000012485 .ndo_fix_features = bnx2x_fix_features,
12486 .ndo_set_features = bnx2x_set_features,
Stephen Hemmingerc64213c2008-11-21 17:36:04 -080012487 .ndo_tx_timeout = bnx2x_tx_timeout,
Alexey Dobriyan257ddbd2010-01-27 10:17:41 +000012488#ifdef CONFIG_NET_POLL_CONTROLLER
Stephen Hemmingerc64213c2008-11-21 17:36:04 -080012489 .ndo_poll_controller = poll_bnx2x,
12490#endif
Ariel Elior6383c0b2011-07-14 08:31:57 +000012491 .ndo_setup_tc = bnx2x_setup_tc,
Ariel Elior64112802013-01-07 00:50:23 +000012492#ifdef CONFIG_BNX2X_SRIOV
Ariel Eliorabc5a022013-01-01 05:22:43 +000012493 .ndo_set_vf_mac = bnx2x_set_vf_mac,
Yuval Mintz3cdeec22013-06-02 00:06:19 +000012494 .ndo_set_vf_vlan = bnx2x_set_vf_vlan,
Ariel Elior3ec9f9c2013-03-11 05:17:45 +000012495 .ndo_get_vf_config = bnx2x_get_vf_config,
Ariel Elior64112802013-01-07 00:50:23 +000012496#endif
Merav Sicron55c11942012-11-07 00:45:48 +000012497#ifdef NETDEV_FCOE_WWNN
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +000012498 .ndo_fcoe_get_wwn = bnx2x_fcoe_get_wwn,
12499#endif
Dmitry Kravkov8f20aa52013-06-19 01:36:04 +030012500
Cong Wange0d10952013-08-01 11:10:25 +080012501#ifdef CONFIG_NET_RX_BUSY_POLL
Eliezer Tamir8b80cda2013-07-10 17:13:26 +030012502 .ndo_busy_poll = bnx2x_low_latency_recv,
Dmitry Kravkov8f20aa52013-06-19 01:36:04 +030012503#endif
Yuval Mintz3d7d5622013-10-09 16:06:28 +020012504 .ndo_get_phys_port_id = bnx2x_get_phys_port_id,
Dmitry Kravkov6495d152014-06-26 14:31:04 +030012505 .ndo_set_vf_link_state = bnx2x_set_vf_link_state,
Stephen Hemmingerc64213c2008-11-21 17:36:04 -080012506};
12507
Eric Dumazet1191cb82012-04-27 21:39:21 +000012508static int bnx2x_set_coherency_mask(struct bnx2x *bp)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012509{
12510 struct device *dev = &bp->pdev->dev;
12511
Linus Torvalds8ceafbf2013-11-14 07:55:21 +090012512 if (dma_set_mask_and_coherent(dev, DMA_BIT_MASK(64)) != 0 &&
12513 dma_set_mask_and_coherent(dev, DMA_BIT_MASK(32)) != 0) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012514 dev_err(dev, "System does not support DMA, aborting\n");
12515 return -EIO;
12516 }
12517
12518 return 0;
12519}
12520
Yuval Mintz33d8e6a2013-12-26 09:57:08 +020012521static void bnx2x_disable_pcie_error_reporting(struct bnx2x *bp)
12522{
12523 if (bp->flags & AER_ENABLED) {
12524 pci_disable_pcie_error_reporting(bp->pdev);
12525 bp->flags &= ~AER_ENABLED;
12526 }
12527}
12528
Ariel Elior1ab44342013-01-01 05:22:23 +000012529static int bnx2x_init_dev(struct bnx2x *bp, struct pci_dev *pdev,
12530 struct net_device *dev, unsigned long board_type)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012531{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012532 int rc;
Ariel Eliorc22610d02012-01-26 06:01:47 +000012533 u32 pci_cfg_dword;
Ariel Elior65087cf2012-01-23 07:31:55 +000012534 bool chip_is_e1x = (board_type == BCM57710 ||
12535 board_type == BCM57711 ||
12536 board_type == BCM57711E);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012537
12538 SET_NETDEV_DEV(dev, &pdev->dev);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012539
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012540 bp->dev = dev;
12541 bp->pdev = pdev;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012542
12543 rc = pci_enable_device(pdev);
12544 if (rc) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000012545 dev_err(&bp->pdev->dev,
12546 "Cannot enable PCI device, aborting\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012547 goto err_out;
12548 }
12549
12550 if (!(pci_resource_flags(pdev, 0) & IORESOURCE_MEM)) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000012551 dev_err(&bp->pdev->dev,
12552 "Cannot find PCI device base address, aborting\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012553 rc = -ENODEV;
12554 goto err_out_disable;
12555 }
12556
Ariel Elior1ab44342013-01-01 05:22:23 +000012557 if (IS_PF(bp) && !(pci_resource_flags(pdev, 2) & IORESOURCE_MEM)) {
12558 dev_err(&bp->pdev->dev, "Cannot find second PCI device base address, aborting\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012559 rc = -ENODEV;
12560 goto err_out_disable;
12561 }
12562
Yaniv Rosner092a5fc2012-12-02 23:56:49 +000012563 pci_read_config_dword(pdev, PCICFG_REVISION_ID_OFFSET, &pci_cfg_dword);
12564 if ((pci_cfg_dword & PCICFG_REVESION_ID_MASK) ==
12565 PCICFG_REVESION_ID_ERROR_VAL) {
12566 pr_err("PCI device error, probably due to fan failure, aborting\n");
12567 rc = -ENODEV;
12568 goto err_out_disable;
12569 }
12570
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012571 if (atomic_read(&pdev->enable_cnt) == 1) {
12572 rc = pci_request_regions(pdev, DRV_MODULE_NAME);
12573 if (rc) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000012574 dev_err(&bp->pdev->dev,
12575 "Cannot obtain PCI resources, aborting\n");
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012576 goto err_out_disable;
12577 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012578
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012579 pci_set_master(pdev);
12580 pci_save_state(pdev);
12581 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012582
Ariel Elior1ab44342013-01-01 05:22:23 +000012583 if (IS_PF(bp)) {
Jon Mason29ed74c2013-09-11 11:22:39 -070012584 if (!pdev->pm_cap) {
Ariel Elior1ab44342013-01-01 05:22:23 +000012585 dev_err(&bp->pdev->dev,
12586 "Cannot find power management capability, aborting\n");
12587 rc = -EIO;
12588 goto err_out_release;
12589 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012590 }
12591
Jon Mason77c98e62011-06-27 07:45:12 +000012592 if (!pci_is_pcie(pdev)) {
Merav Sicron51c1a582012-03-18 10:33:38 +000012593 dev_err(&bp->pdev->dev, "Not PCI Express, aborting\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012594 rc = -EIO;
12595 goto err_out_release;
12596 }
12597
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012598 rc = bnx2x_set_coherency_mask(bp);
12599 if (rc)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012600 goto err_out_release;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012601
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012602 dev->mem_start = pci_resource_start(pdev, 0);
12603 dev->base_addr = dev->mem_start;
12604 dev->mem_end = pci_resource_end(pdev, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012605
12606 dev->irq = pdev->irq;
12607
Arjan van de Ven275f1652008-10-20 21:42:39 -070012608 bp->regview = pci_ioremap_bar(pdev, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012609 if (!bp->regview) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000012610 dev_err(&bp->pdev->dev,
12611 "Cannot map register space, aborting\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012612 rc = -ENOMEM;
12613 goto err_out_release;
12614 }
12615
Ariel Eliorc22610d02012-01-26 06:01:47 +000012616 /* In E1/E1H use pci device function given by kernel.
12617 * In E2/E3 read physical function from ME register since these chips
12618 * support Physical Device Assignment where kernel BDF maybe arbitrary
12619 * (depending on hypervisor).
12620 */
Yuval Mintz2de67432013-01-23 03:21:43 +000012621 if (chip_is_e1x) {
Ariel Eliorc22610d02012-01-26 06:01:47 +000012622 bp->pf_num = PCI_FUNC(pdev->devfn);
Yuval Mintz2de67432013-01-23 03:21:43 +000012623 } else {
12624 /* chip is E2/3*/
Ariel Eliorc22610d02012-01-26 06:01:47 +000012625 pci_read_config_dword(bp->pdev,
12626 PCICFG_ME_REGISTER, &pci_cfg_dword);
12627 bp->pf_num = (u8)((pci_cfg_dword & ME_REG_ABS_PF_NUM) >>
Yuval Mintz2de67432013-01-23 03:21:43 +000012628 ME_REG_ABS_PF_NUM_SHIFT);
Ariel Eliorc22610d02012-01-26 06:01:47 +000012629 }
Merav Sicron51c1a582012-03-18 10:33:38 +000012630 BNX2X_DEV_INFO("me reg PF num: %d\n", bp->pf_num);
Ariel Eliorc22610d02012-01-26 06:01:47 +000012631
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012632 /* clean indirect addresses */
12633 pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS,
12634 PCICFG_VENDOR_ID_OFFSET);
Yuval Mintz33d8e6a2013-12-26 09:57:08 +020012635
12636 /* AER (Advanced Error reporting) configuration */
12637 rc = pci_enable_pcie_error_reporting(pdev);
12638 if (!rc)
12639 bp->flags |= AER_ENABLED;
12640 else
12641 BNX2X_DEV_INFO("Failed To configure PCIe AER [%d]\n", rc);
12642
David S. Miller8decf862011-09-22 03:23:13 -040012643 /*
12644 * Clean the following indirect addresses for all functions since it
David S. Miller823dcd22011-08-20 10:39:12 -070012645 * is not used by the driver.
12646 */
Ariel Elior1ab44342013-01-01 05:22:23 +000012647 if (IS_PF(bp)) {
12648 REG_WR(bp, PXP2_REG_PGL_ADDR_88_F0, 0);
12649 REG_WR(bp, PXP2_REG_PGL_ADDR_8C_F0, 0);
12650 REG_WR(bp, PXP2_REG_PGL_ADDR_90_F0, 0);
12651 REG_WR(bp, PXP2_REG_PGL_ADDR_94_F0, 0);
David S. Miller8decf862011-09-22 03:23:13 -040012652
Ariel Elior1ab44342013-01-01 05:22:23 +000012653 if (chip_is_e1x) {
12654 REG_WR(bp, PXP2_REG_PGL_ADDR_88_F1, 0);
12655 REG_WR(bp, PXP2_REG_PGL_ADDR_8C_F1, 0);
12656 REG_WR(bp, PXP2_REG_PGL_ADDR_90_F1, 0);
12657 REG_WR(bp, PXP2_REG_PGL_ADDR_94_F1, 0);
12658 }
12659
12660 /* Enable internal target-read (in case we are probed after PF
12661 * FLR). Must be done prior to any BAR read access. Only for
12662 * 57712 and up
12663 */
12664 if (!chip_is_e1x)
12665 REG_WR(bp,
12666 PGLUE_B_REG_INTERNAL_PFID_ENABLE_TARGET_READ, 1);
David S. Miller8decf862011-09-22 03:23:13 -040012667 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012668
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012669 dev->watchdog_timeo = TX_TIMEOUT;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012670
Stephen Hemmingerc64213c2008-11-21 17:36:04 -080012671 dev->netdev_ops = &bnx2x_netdev_ops;
Ariel Elior005a07ba2013-03-11 05:17:42 +000012672 bnx2x_set_ethtool_ops(bp, dev);
Michał Mirosław66371c42011-04-12 09:38:23 +000012673
Jiri Pirko01789342011-08-16 06:29:00 +000012674 dev->priv_flags |= IFF_UNICAST_FLT;
12675
Michał Mirosław66371c42011-04-12 09:38:23 +000012676 dev->hw_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM |
Dmitry Kravkov621b4d62012-02-20 09:59:08 +000012677 NETIF_F_TSO | NETIF_F_TSO_ECN | NETIF_F_TSO6 |
12678 NETIF_F_RXCSUM | NETIF_F_LRO | NETIF_F_GRO |
Patrick McHardyf6469682013-04-19 02:04:27 +000012679 NETIF_F_RXHASH | NETIF_F_HW_VLAN_CTAG_TX;
Dmitry Kravkova848ade2013-03-18 06:51:03 +000012680 if (!CHIP_IS_E1x(bp)) {
Eric Dumazet117401e2013-10-19 11:42:58 -070012681 dev->hw_features |= NETIF_F_GSO_GRE | NETIF_F_GSO_UDP_TUNNEL |
Eric Dumazet2e3bd6a2013-10-20 20:47:31 -070012682 NETIF_F_GSO_IPIP | NETIF_F_GSO_SIT;
Dmitry Kravkova848ade2013-03-18 06:51:03 +000012683 dev->hw_enc_features =
12684 NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM | NETIF_F_SG |
12685 NETIF_F_TSO | NETIF_F_TSO_ECN | NETIF_F_TSO6 |
Eric Dumazet117401e2013-10-19 11:42:58 -070012686 NETIF_F_GSO_IPIP |
Eric Dumazet2e3bd6a2013-10-20 20:47:31 -070012687 NETIF_F_GSO_SIT |
Dmitry Kravkov65bc0cf2013-04-28 08:16:02 +000012688 NETIF_F_GSO_GRE | NETIF_F_GSO_UDP_TUNNEL;
Dmitry Kravkova848ade2013-03-18 06:51:03 +000012689 }
Michał Mirosław66371c42011-04-12 09:38:23 +000012690
12691 dev->vlan_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM |
12692 NETIF_F_TSO | NETIF_F_TSO_ECN | NETIF_F_TSO6 | NETIF_F_HIGHDMA;
12693
Patrick McHardyf6469682013-04-19 02:04:27 +000012694 dev->features |= dev->hw_features | NETIF_F_HW_VLAN_CTAG_RX;
Merav Sicronedd31472013-10-20 16:51:34 +020012695 dev->features |= NETIF_F_HIGHDMA;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012696
Mahesh Bandewar538dd2e2011-05-13 15:08:49 +000012697 /* Add Loopback capability to the device */
12698 dev->hw_features |= NETIF_F_LOOPBACK;
12699
Shmulik Ravid98507672011-02-28 12:19:55 -080012700#ifdef BCM_DCBNL
Shmulik Ravid785b9b12010-12-30 06:27:03 +000012701 dev->dcbnl_ops = &bnx2x_dcbnl_ops;
12702#endif
12703
Eilon Greenstein01cd4522009-08-12 08:23:08 +000012704 /* get_port_hwinfo() will set prtad and mmds properly */
12705 bp->mdio.prtad = MDIO_PRTAD_NONE;
12706 bp->mdio.mmds = 0;
12707 bp->mdio.mode_support = MDIO_SUPPORTS_C45 | MDIO_EMULATE_C22;
12708 bp->mdio.dev = dev;
12709 bp->mdio.mdio_read = bnx2x_mdio_read;
12710 bp->mdio.mdio_write = bnx2x_mdio_write;
12711
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012712 return 0;
12713
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012714err_out_release:
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012715 if (atomic_read(&pdev->enable_cnt) == 1)
12716 pci_release_regions(pdev);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012717
12718err_out_disable:
12719 pci_disable_device(pdev);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012720
12721err_out:
12722 return rc;
12723}
12724
Dmitry Kravkov6891dd22010-08-03 21:49:40 +000012725static int bnx2x_check_firmware(struct bnx2x *bp)
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012726{
Eilon Greenstein37f9ce62009-08-12 08:23:34 +000012727 const struct firmware *firmware = bp->firmware;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012728 struct bnx2x_fw_file_hdr *fw_hdr;
12729 struct bnx2x_fw_file_section *sections;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012730 u32 offset, len, num_ops;
Yuval Mintz86564c32013-01-23 03:21:50 +000012731 __be16 *ops_offsets;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012732 int i;
Eilon Greenstein37f9ce62009-08-12 08:23:34 +000012733 const u8 *fw_ver;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012734
Merav Sicron51c1a582012-03-18 10:33:38 +000012735 if (firmware->size < sizeof(struct bnx2x_fw_file_hdr)) {
12736 BNX2X_ERR("Wrong FW size\n");
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012737 return -EINVAL;
Merav Sicron51c1a582012-03-18 10:33:38 +000012738 }
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012739
12740 fw_hdr = (struct bnx2x_fw_file_hdr *)firmware->data;
12741 sections = (struct bnx2x_fw_file_section *)fw_hdr;
12742
12743 /* Make sure none of the offsets and sizes make us read beyond
12744 * the end of the firmware data */
12745 for (i = 0; i < sizeof(*fw_hdr) / sizeof(*sections); i++) {
12746 offset = be32_to_cpu(sections[i].offset);
12747 len = be32_to_cpu(sections[i].len);
12748 if (offset + len > firmware->size) {
Merav Sicron51c1a582012-03-18 10:33:38 +000012749 BNX2X_ERR("Section %d length is out of bounds\n", i);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012750 return -EINVAL;
12751 }
12752 }
12753
12754 /* Likewise for the init_ops offsets */
12755 offset = be32_to_cpu(fw_hdr->init_ops_offsets.offset);
Yuval Mintz86564c32013-01-23 03:21:50 +000012756 ops_offsets = (__force __be16 *)(firmware->data + offset);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012757 num_ops = be32_to_cpu(fw_hdr->init_ops.len) / sizeof(struct raw_op);
12758
12759 for (i = 0; i < be32_to_cpu(fw_hdr->init_ops_offsets.len) / 2; i++) {
12760 if (be16_to_cpu(ops_offsets[i]) > num_ops) {
Merav Sicron51c1a582012-03-18 10:33:38 +000012761 BNX2X_ERR("Section offset %d is out of bounds\n", i);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012762 return -EINVAL;
12763 }
12764 }
12765
12766 /* Check FW version */
12767 offset = be32_to_cpu(fw_hdr->fw_version.offset);
12768 fw_ver = firmware->data + offset;
12769 if ((fw_ver[0] != BCM_5710_FW_MAJOR_VERSION) ||
12770 (fw_ver[1] != BCM_5710_FW_MINOR_VERSION) ||
12771 (fw_ver[2] != BCM_5710_FW_REVISION_VERSION) ||
12772 (fw_ver[3] != BCM_5710_FW_ENGINEERING_VERSION)) {
Merav Sicron51c1a582012-03-18 10:33:38 +000012773 BNX2X_ERR("Bad FW version:%d.%d.%d.%d. Should be %d.%d.%d.%d\n",
12774 fw_ver[0], fw_ver[1], fw_ver[2], fw_ver[3],
12775 BCM_5710_FW_MAJOR_VERSION,
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012776 BCM_5710_FW_MINOR_VERSION,
12777 BCM_5710_FW_REVISION_VERSION,
12778 BCM_5710_FW_ENGINEERING_VERSION);
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000012779 return -EINVAL;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012780 }
12781
12782 return 0;
12783}
12784
Eric Dumazet1191cb82012-04-27 21:39:21 +000012785static void be32_to_cpu_n(const u8 *_source, u8 *_target, u32 n)
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012786{
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000012787 const __be32 *source = (const __be32 *)_source;
12788 u32 *target = (u32 *)_target;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012789 u32 i;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012790
12791 for (i = 0; i < n/4; i++)
12792 target[i] = be32_to_cpu(source[i]);
12793}
12794
12795/*
12796 Ops array is stored in the following format:
12797 {op(8bit), offset(24bit, big endian), data(32bit, big endian)}
12798 */
Eric Dumazet1191cb82012-04-27 21:39:21 +000012799static void bnx2x_prep_ops(const u8 *_source, u8 *_target, u32 n)
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012800{
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000012801 const __be32 *source = (const __be32 *)_source;
12802 struct raw_op *target = (struct raw_op *)_target;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012803 u32 i, j, tmp;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012804
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000012805 for (i = 0, j = 0; i < n/8; i++, j += 2) {
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012806 tmp = be32_to_cpu(source[j]);
12807 target[i].op = (tmp >> 24) & 0xff;
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000012808 target[i].offset = tmp & 0xffffff;
12809 target[i].raw_data = be32_to_cpu(source[j + 1]);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012810 }
12811}
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000012812
Ben Hutchings1aa8b472012-07-10 10:56:59 +000012813/* IRO array is stored in the following format:
Dmitry Kravkov523224a2010-10-06 03:23:26 +000012814 * {base(24bit), m1(16bit), m2(16bit), m3(16bit), size(16bit) }
12815 */
Eric Dumazet1191cb82012-04-27 21:39:21 +000012816static void bnx2x_prep_iro(const u8 *_source, u8 *_target, u32 n)
Dmitry Kravkov523224a2010-10-06 03:23:26 +000012817{
12818 const __be32 *source = (const __be32 *)_source;
12819 struct iro *target = (struct iro *)_target;
12820 u32 i, j, tmp;
12821
12822 for (i = 0, j = 0; i < n/sizeof(struct iro); i++) {
12823 target[i].base = be32_to_cpu(source[j]);
12824 j++;
12825 tmp = be32_to_cpu(source[j]);
12826 target[i].m1 = (tmp >> 16) & 0xffff;
12827 target[i].m2 = tmp & 0xffff;
12828 j++;
12829 tmp = be32_to_cpu(source[j]);
12830 target[i].m3 = (tmp >> 16) & 0xffff;
12831 target[i].size = tmp & 0xffff;
12832 j++;
12833 }
12834}
12835
Eric Dumazet1191cb82012-04-27 21:39:21 +000012836static void be16_to_cpu_n(const u8 *_source, u8 *_target, u32 n)
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012837{
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000012838 const __be16 *source = (const __be16 *)_source;
12839 u16 *target = (u16 *)_target;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012840 u32 i;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012841
12842 for (i = 0; i < n/2; i++)
12843 target[i] = be16_to_cpu(source[i]);
12844}
12845
Joe Perches7995c642010-02-17 15:01:52 +000012846#define BNX2X_ALLOC_AND_SET(arr, lbl, func) \
12847do { \
12848 u32 len = be32_to_cpu(fw_hdr->arr.len); \
12849 bp->arr = kmalloc(len, GFP_KERNEL); \
Joe Perchese404dec2012-01-29 12:56:23 +000012850 if (!bp->arr) \
Joe Perches7995c642010-02-17 15:01:52 +000012851 goto lbl; \
Joe Perches7995c642010-02-17 15:01:52 +000012852 func(bp->firmware->data + be32_to_cpu(fw_hdr->arr.offset), \
12853 (u8 *)bp->arr, len); \
12854} while (0)
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012855
Yuval Mintz3b603062012-03-18 10:33:39 +000012856static int bnx2x_init_firmware(struct bnx2x *bp)
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012857{
Michal Schmidtc0ea4522012-03-15 14:08:29 +000012858 const char *fw_file_name;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012859 struct bnx2x_fw_file_hdr *fw_hdr;
Ben Hutchings45229b42009-11-07 11:53:39 +000012860 int rc;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012861
Michal Schmidtc0ea4522012-03-15 14:08:29 +000012862 if (bp->firmware)
12863 return 0;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012864
Michal Schmidtc0ea4522012-03-15 14:08:29 +000012865 if (CHIP_IS_E1(bp))
12866 fw_file_name = FW_FILE_NAME_E1;
12867 else if (CHIP_IS_E1H(bp))
12868 fw_file_name = FW_FILE_NAME_E1H;
12869 else if (!CHIP_IS_E1x(bp))
12870 fw_file_name = FW_FILE_NAME_E2;
12871 else {
12872 BNX2X_ERR("Unsupported chip revision\n");
12873 return -EINVAL;
12874 }
12875 BNX2X_DEV_INFO("Loading %s\n", fw_file_name);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012876
Michal Schmidtc0ea4522012-03-15 14:08:29 +000012877 rc = request_firmware(&bp->firmware, fw_file_name, &bp->pdev->dev);
12878 if (rc) {
12879 BNX2X_ERR("Can't load firmware file %s\n",
12880 fw_file_name);
12881 goto request_firmware_exit;
12882 }
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012883
Michal Schmidtc0ea4522012-03-15 14:08:29 +000012884 rc = bnx2x_check_firmware(bp);
12885 if (rc) {
12886 BNX2X_ERR("Corrupt firmware file %s\n", fw_file_name);
12887 goto request_firmware_exit;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012888 }
12889
12890 fw_hdr = (struct bnx2x_fw_file_hdr *)bp->firmware->data;
12891
12892 /* Initialize the pointers to the init arrays */
12893 /* Blob */
12894 BNX2X_ALLOC_AND_SET(init_data, request_firmware_exit, be32_to_cpu_n);
12895
12896 /* Opcodes */
12897 BNX2X_ALLOC_AND_SET(init_ops, init_ops_alloc_err, bnx2x_prep_ops);
12898
12899 /* Offsets */
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000012900 BNX2X_ALLOC_AND_SET(init_ops_offsets, init_offsets_alloc_err,
12901 be16_to_cpu_n);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012902
12903 /* STORMs firmware */
Eilon Greenstein573f2032009-08-12 08:24:14 +000012904 INIT_TSEM_INT_TABLE_DATA(bp) = bp->firmware->data +
12905 be32_to_cpu(fw_hdr->tsem_int_table_data.offset);
12906 INIT_TSEM_PRAM_DATA(bp) = bp->firmware->data +
12907 be32_to_cpu(fw_hdr->tsem_pram_data.offset);
12908 INIT_USEM_INT_TABLE_DATA(bp) = bp->firmware->data +
12909 be32_to_cpu(fw_hdr->usem_int_table_data.offset);
12910 INIT_USEM_PRAM_DATA(bp) = bp->firmware->data +
12911 be32_to_cpu(fw_hdr->usem_pram_data.offset);
12912 INIT_XSEM_INT_TABLE_DATA(bp) = bp->firmware->data +
12913 be32_to_cpu(fw_hdr->xsem_int_table_data.offset);
12914 INIT_XSEM_PRAM_DATA(bp) = bp->firmware->data +
12915 be32_to_cpu(fw_hdr->xsem_pram_data.offset);
12916 INIT_CSEM_INT_TABLE_DATA(bp) = bp->firmware->data +
12917 be32_to_cpu(fw_hdr->csem_int_table_data.offset);
12918 INIT_CSEM_PRAM_DATA(bp) = bp->firmware->data +
12919 be32_to_cpu(fw_hdr->csem_pram_data.offset);
Dmitry Kravkov523224a2010-10-06 03:23:26 +000012920 /* IRO */
12921 BNX2X_ALLOC_AND_SET(iro_arr, iro_alloc_err, bnx2x_prep_iro);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012922
12923 return 0;
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000012924
Dmitry Kravkov523224a2010-10-06 03:23:26 +000012925iro_alloc_err:
12926 kfree(bp->init_ops_offsets);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012927init_offsets_alloc_err:
12928 kfree(bp->init_ops);
12929init_ops_alloc_err:
12930 kfree(bp->init_data);
12931request_firmware_exit:
12932 release_firmware(bp->firmware);
Michal Schmidt127d0a12012-03-15 14:08:28 +000012933 bp->firmware = NULL;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012934
12935 return rc;
12936}
12937
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012938static void bnx2x_release_firmware(struct bnx2x *bp)
12939{
12940 kfree(bp->init_ops_offsets);
12941 kfree(bp->init_ops);
12942 kfree(bp->init_data);
12943 release_firmware(bp->firmware);
Dmitry Kravkoveb2afd42011-11-15 12:07:33 +000012944 bp->firmware = NULL;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012945}
12946
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012947static struct bnx2x_func_sp_drv_ops bnx2x_func_sp_drv = {
12948 .init_hw_cmn_chip = bnx2x_init_hw_common_chip,
12949 .init_hw_cmn = bnx2x_init_hw_common,
12950 .init_hw_port = bnx2x_init_hw_port,
12951 .init_hw_func = bnx2x_init_hw_func,
12952
12953 .reset_hw_cmn = bnx2x_reset_common,
12954 .reset_hw_port = bnx2x_reset_port,
12955 .reset_hw_func = bnx2x_reset_func,
12956
12957 .gunzip_init = bnx2x_gunzip_init,
12958 .gunzip_end = bnx2x_gunzip_end,
12959
12960 .init_fw = bnx2x_init_firmware,
12961 .release_fw = bnx2x_release_firmware,
12962};
12963
12964void bnx2x__init_func_obj(struct bnx2x *bp)
12965{
12966 /* Prepare DMAE related driver resources */
12967 bnx2x_setup_dmae(bp);
12968
12969 bnx2x_init_func_obj(bp, &bp->func_obj,
12970 bnx2x_sp(bp, func_rdata),
12971 bnx2x_sp_mapping(bp, func_rdata),
Barak Witkowskia3348722012-04-23 03:04:46 +000012972 bnx2x_sp(bp, func_afex_rdata),
12973 bnx2x_sp_mapping(bp, func_afex_rdata),
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012974 &bnx2x_func_sp_drv);
12975}
12976
12977/* must be called after sriov-enable */
Eric Dumazet1191cb82012-04-27 21:39:21 +000012978static int bnx2x_set_qm_cid_count(struct bnx2x *bp)
Dmitry Kravkov523224a2010-10-06 03:23:26 +000012979{
Merav Sicron37ae41a2012-06-19 07:48:27 +000012980 int cid_count = BNX2X_L2_MAX_CID(bp);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012981
Ariel Elior290ca2b2013-01-01 05:22:31 +000012982 if (IS_SRIOV(bp))
12983 cid_count += BNX2X_VF_CIDS;
12984
Merav Sicron55c11942012-11-07 00:45:48 +000012985 if (CNIC_SUPPORT(bp))
12986 cid_count += CNIC_CID_MAX;
Ariel Elior290ca2b2013-01-01 05:22:31 +000012987
Dmitry Kravkov523224a2010-10-06 03:23:26 +000012988 return roundup(cid_count, QM_CID_ROUND);
12989}
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000012990
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012991/**
Ariel Elior6383c0b2011-07-14 08:31:57 +000012992 * bnx2x_get_num_none_def_sbs - return the number of none default SBs
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012993 *
12994 * @dev: pci device
12995 *
12996 */
Ariel Elior60cad4e2013-09-04 14:09:22 +030012997static int bnx2x_get_num_non_def_sbs(struct pci_dev *pdev, int cnic_cnt)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012998{
Yijing Wangae2104b2013-08-08 21:02:36 +080012999 int index;
Ariel Elior1ab44342013-01-01 05:22:23 +000013000 u16 control = 0;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013001
Ariel Elior6383c0b2011-07-14 08:31:57 +000013002 /*
13003 * If MSI-X is not supported - return number of SBs needed to support
13004 * one fast path queue: one FP queue + SB for CNIC
13005 */
Yijing Wangae2104b2013-08-08 21:02:36 +080013006 if (!pdev->msix_cap) {
Ariel Elior1ab44342013-01-01 05:22:23 +000013007 dev_info(&pdev->dev, "no msix capability found\n");
Merav Sicron55c11942012-11-07 00:45:48 +000013008 return 1 + cnic_cnt;
Ariel Elior1ab44342013-01-01 05:22:23 +000013009 }
13010 dev_info(&pdev->dev, "msix capability found\n");
Ariel Elior6383c0b2011-07-14 08:31:57 +000013011
13012 /*
13013 * The value in the PCI configuration space is the index of the last
13014 * entry, namely one less than the actual size of the table, which is
13015 * exactly what we want to return from this function: number of all SBs
13016 * without the default SB.
Ariel Elior1ab44342013-01-01 05:22:23 +000013017 * For VFs there is no default SB, then we return (index+1).
Ariel Elior6383c0b2011-07-14 08:31:57 +000013018 */
Yijing Wang73413ff2014-06-25 12:22:56 +080013019 pci_read_config_word(pdev, pdev->msix_cap + PCI_MSIX_FLAGS, &control);
Ariel Elior1ab44342013-01-01 05:22:23 +000013020
13021 index = control & PCI_MSIX_FLAGS_QSIZE;
13022
Ariel Elior60cad4e2013-09-04 14:09:22 +030013023 return index;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013024}
13025
Ariel Elior1ab44342013-01-01 05:22:23 +000013026static int set_max_cos_est(int chip_id)
13027{
13028 switch (chip_id) {
13029 case BCM57710:
13030 case BCM57711:
13031 case BCM57711E:
13032 return BNX2X_MULTI_TX_COS_E1X;
13033 case BCM57712:
13034 case BCM57712_MF:
Ariel Elior1ab44342013-01-01 05:22:23 +000013035 return BNX2X_MULTI_TX_COS_E2_E3A0;
13036 case BCM57800:
13037 case BCM57800_MF:
Ariel Elior1ab44342013-01-01 05:22:23 +000013038 case BCM57810:
13039 case BCM57810_MF:
13040 case BCM57840_4_10:
13041 case BCM57840_2_20:
13042 case BCM57840_O:
13043 case BCM57840_MFO:
Ariel Elior1ab44342013-01-01 05:22:23 +000013044 case BCM57840_MF:
Ariel Elior1ab44342013-01-01 05:22:23 +000013045 case BCM57811:
13046 case BCM57811_MF:
Ariel Elior1ab44342013-01-01 05:22:23 +000013047 return BNX2X_MULTI_TX_COS_E3B0;
Yuval Mintzb1239722013-10-20 16:51:26 +020013048 case BCM57712_VF:
13049 case BCM57800_VF:
13050 case BCM57810_VF:
13051 case BCM57840_VF:
13052 case BCM57811_VF:
Ariel Elior1ab44342013-01-01 05:22:23 +000013053 return 1;
13054 default:
13055 pr_err("Unknown board_type (%d), aborting\n", chip_id);
13056 return -ENODEV;
13057 }
13058}
Michael Chan4bd9b0ff2012-12-06 10:33:12 +000013059
Ariel Elior1ab44342013-01-01 05:22:23 +000013060static int set_is_vf(int chip_id)
13061{
13062 switch (chip_id) {
13063 case BCM57712_VF:
13064 case BCM57800_VF:
13065 case BCM57810_VF:
13066 case BCM57840_VF:
13067 case BCM57811_VF:
13068 return true;
13069 default:
13070 return false;
13071 }
13072}
13073
Michal Kalderoneeed0182014-08-17 16:47:44 +030013074/* nig_tsgen registers relative address */
13075#define tsgen_ctrl 0x0
13076#define tsgen_freecount 0x10
13077#define tsgen_synctime_t0 0x20
13078#define tsgen_offset_t0 0x28
13079#define tsgen_drift_t0 0x30
13080#define tsgen_synctime_t1 0x58
13081#define tsgen_offset_t1 0x60
13082#define tsgen_drift_t1 0x68
13083
13084/* FW workaround for setting drift */
13085static int bnx2x_send_update_drift_ramrod(struct bnx2x *bp, int drift_dir,
13086 int best_val, int best_period)
13087{
13088 struct bnx2x_func_state_params func_params = {NULL};
13089 struct bnx2x_func_set_timesync_params *set_timesync_params =
13090 &func_params.params.set_timesync;
13091
13092 /* Prepare parameters for function state transitions */
13093 __set_bit(RAMROD_COMP_WAIT, &func_params.ramrod_flags);
13094 __set_bit(RAMROD_RETRY, &func_params.ramrod_flags);
13095
13096 func_params.f_obj = &bp->func_obj;
13097 func_params.cmd = BNX2X_F_CMD_SET_TIMESYNC;
13098
13099 /* Function parameters */
13100 set_timesync_params->drift_adjust_cmd = TS_DRIFT_ADJUST_SET;
13101 set_timesync_params->offset_cmd = TS_OFFSET_KEEP;
13102 set_timesync_params->add_sub_drift_adjust_value =
13103 drift_dir ? TS_ADD_VALUE : TS_SUB_VALUE;
13104 set_timesync_params->drift_adjust_value = best_val;
13105 set_timesync_params->drift_adjust_period = best_period;
13106
13107 return bnx2x_func_state_change(bp, &func_params);
13108}
13109
13110static int bnx2x_ptp_adjfreq(struct ptp_clock_info *ptp, s32 ppb)
13111{
13112 struct bnx2x *bp = container_of(ptp, struct bnx2x, ptp_clock_info);
13113 int rc;
13114 int drift_dir = 1;
13115 int val, period, period1, period2, dif, dif1, dif2;
13116 int best_dif = BNX2X_MAX_PHC_DRIFT, best_period = 0, best_val = 0;
13117
13118 DP(BNX2X_MSG_PTP, "PTP adjfreq called, ppb = %d\n", ppb);
13119
13120 if (!netif_running(bp->dev)) {
13121 DP(BNX2X_MSG_PTP,
13122 "PTP adjfreq called while the interface is down\n");
13123 return -EFAULT;
13124 }
13125
13126 if (ppb < 0) {
13127 ppb = -ppb;
13128 drift_dir = 0;
13129 }
13130
13131 if (ppb == 0) {
13132 best_val = 1;
13133 best_period = 0x1FFFFFF;
13134 } else if (ppb >= BNX2X_MAX_PHC_DRIFT) {
13135 best_val = 31;
13136 best_period = 1;
13137 } else {
13138 /* Changed not to allow val = 8, 16, 24 as these values
13139 * are not supported in workaround.
13140 */
13141 for (val = 0; val <= 31; val++) {
13142 if ((val & 0x7) == 0)
13143 continue;
13144 period1 = val * 1000000 / ppb;
13145 period2 = period1 + 1;
13146 if (period1 != 0)
13147 dif1 = ppb - (val * 1000000 / period1);
13148 else
13149 dif1 = BNX2X_MAX_PHC_DRIFT;
13150 if (dif1 < 0)
13151 dif1 = -dif1;
13152 dif2 = ppb - (val * 1000000 / period2);
13153 if (dif2 < 0)
13154 dif2 = -dif2;
13155 dif = (dif1 < dif2) ? dif1 : dif2;
13156 period = (dif1 < dif2) ? period1 : period2;
13157 if (dif < best_dif) {
13158 best_dif = dif;
13159 best_val = val;
13160 best_period = period;
13161 }
13162 }
13163 }
13164
13165 rc = bnx2x_send_update_drift_ramrod(bp, drift_dir, best_val,
13166 best_period);
13167 if (rc) {
13168 BNX2X_ERR("Failed to set drift\n");
13169 return -EFAULT;
13170 }
13171
13172 DP(BNX2X_MSG_PTP, "Configrued val = %d, period = %d\n", best_val,
13173 best_period);
13174
13175 return 0;
13176}
13177
13178static int bnx2x_ptp_adjtime(struct ptp_clock_info *ptp, s64 delta)
13179{
13180 struct bnx2x *bp = container_of(ptp, struct bnx2x, ptp_clock_info);
13181 u64 now;
13182
13183 DP(BNX2X_MSG_PTP, "PTP adjtime called, delta = %llx\n", delta);
13184
13185 now = timecounter_read(&bp->timecounter);
13186 now += delta;
13187 /* Re-init the timecounter */
13188 timecounter_init(&bp->timecounter, &bp->cyclecounter, now);
13189
13190 return 0;
13191}
13192
13193static int bnx2x_ptp_gettime(struct ptp_clock_info *ptp, struct timespec *ts)
13194{
13195 struct bnx2x *bp = container_of(ptp, struct bnx2x, ptp_clock_info);
13196 u64 ns;
13197 u32 remainder;
13198
13199 ns = timecounter_read(&bp->timecounter);
13200
13201 DP(BNX2X_MSG_PTP, "PTP gettime called, ns = %llu\n", ns);
13202
13203 ts->tv_sec = div_u64_rem(ns, 1000000000ULL, &remainder);
13204 ts->tv_nsec = remainder;
13205
13206 return 0;
13207}
13208
13209static int bnx2x_ptp_settime(struct ptp_clock_info *ptp,
13210 const struct timespec *ts)
13211{
13212 struct bnx2x *bp = container_of(ptp, struct bnx2x, ptp_clock_info);
13213 u64 ns;
13214
13215 ns = ts->tv_sec * 1000000000ULL;
13216 ns += ts->tv_nsec;
13217
13218 DP(BNX2X_MSG_PTP, "PTP settime called, ns = %llu\n", ns);
13219
13220 /* Re-init the timecounter */
13221 timecounter_init(&bp->timecounter, &bp->cyclecounter, ns);
13222
13223 return 0;
13224}
13225
13226/* Enable (or disable) ancillary features of the phc subsystem */
13227static int bnx2x_ptp_enable(struct ptp_clock_info *ptp,
13228 struct ptp_clock_request *rq, int on)
13229{
13230 struct bnx2x *bp = container_of(ptp, struct bnx2x, ptp_clock_info);
13231
13232 BNX2X_ERR("PHC ancillary features are not supported\n");
13233 return -ENOTSUPP;
13234}
13235
13236void bnx2x_register_phc(struct bnx2x *bp)
13237{
13238 /* Fill the ptp_clock_info struct and register PTP clock*/
13239 bp->ptp_clock_info.owner = THIS_MODULE;
13240 snprintf(bp->ptp_clock_info.name, 16, "%s", bp->dev->name);
13241 bp->ptp_clock_info.max_adj = BNX2X_MAX_PHC_DRIFT; /* In PPB */
13242 bp->ptp_clock_info.n_alarm = 0;
13243 bp->ptp_clock_info.n_ext_ts = 0;
13244 bp->ptp_clock_info.n_per_out = 0;
13245 bp->ptp_clock_info.pps = 0;
13246 bp->ptp_clock_info.adjfreq = bnx2x_ptp_adjfreq;
13247 bp->ptp_clock_info.adjtime = bnx2x_ptp_adjtime;
13248 bp->ptp_clock_info.gettime = bnx2x_ptp_gettime;
13249 bp->ptp_clock_info.settime = bnx2x_ptp_settime;
13250 bp->ptp_clock_info.enable = bnx2x_ptp_enable;
13251
13252 bp->ptp_clock = ptp_clock_register(&bp->ptp_clock_info, &bp->pdev->dev);
13253 if (IS_ERR(bp->ptp_clock)) {
13254 bp->ptp_clock = NULL;
13255 BNX2X_ERR("PTP clock registeration failed\n");
13256 }
13257}
13258
Ariel Elior1ab44342013-01-01 05:22:23 +000013259static int bnx2x_init_one(struct pci_dev *pdev,
13260 const struct pci_device_id *ent)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013261{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013262 struct net_device *dev = NULL;
13263 struct bnx2x *bp;
Yuval Mintzb91e1a12013-09-28 08:46:12 +030013264 enum pcie_link_width pcie_width;
13265 enum pci_bus_speed pcie_speed;
Ariel Elior6383c0b2011-07-14 08:31:57 +000013266 int rc, max_non_def_sbs;
Merav Sicron65565882012-06-19 07:48:26 +000013267 int rx_count, tx_count, rss_count, doorbell_size;
Ariel Elior1ab44342013-01-01 05:22:23 +000013268 int max_cos_est;
13269 bool is_vf;
Merav Sicron55c11942012-11-07 00:45:48 +000013270 int cnic_cnt;
Ariel Elior1ab44342013-01-01 05:22:23 +000013271
13272 /* An estimated maximum supported CoS number according to the chip
Ariel Elior6383c0b2011-07-14 08:31:57 +000013273 * version.
13274 * We will try to roughly estimate the maximum number of CoSes this chip
13275 * may support in order to minimize the memory allocated for Tx
13276 * netdev_queue's. This number will be accurately calculated during the
13277 * initialization of bp->max_cos based on the chip versions AND chip
13278 * revision in the bnx2x_init_bp().
13279 */
Ariel Elior1ab44342013-01-01 05:22:23 +000013280 max_cos_est = set_max_cos_est(ent->driver_data);
13281 if (max_cos_est < 0)
13282 return max_cos_est;
13283 is_vf = set_is_vf(ent->driver_data);
13284 cnic_cnt = is_vf ? 0 : 1;
Dmitry Kravkov523224a2010-10-06 03:23:26 +000013285
Ariel Elior60cad4e2013-09-04 14:09:22 +030013286 max_non_def_sbs = bnx2x_get_num_non_def_sbs(pdev, cnic_cnt);
13287
13288 /* add another SB for VF as it has no default SB */
13289 max_non_def_sbs += is_vf ? 1 : 0;
Ariel Elior6383c0b2011-07-14 08:31:57 +000013290
13291 /* Maximum number of RSS queues: one IGU SB goes to CNIC */
Ariel Elior60cad4e2013-09-04 14:09:22 +030013292 rss_count = max_non_def_sbs - cnic_cnt;
Ariel Elior1ab44342013-01-01 05:22:23 +000013293
13294 if (rss_count < 1)
13295 return -EINVAL;
Ariel Elior6383c0b2011-07-14 08:31:57 +000013296
13297 /* Maximum number of netdev Rx queues: RSS + FCoE L2 */
Merav Sicron55c11942012-11-07 00:45:48 +000013298 rx_count = rss_count + cnic_cnt;
Ariel Elior6383c0b2011-07-14 08:31:57 +000013299
Ariel Elior1ab44342013-01-01 05:22:23 +000013300 /* Maximum number of netdev Tx queues:
Merav Sicron37ae41a2012-06-19 07:48:27 +000013301 * Maximum TSS queues * Maximum supported number of CoS + FCoE L2
Ariel Elior6383c0b2011-07-14 08:31:57 +000013302 */
Merav Sicron55c11942012-11-07 00:45:48 +000013303 tx_count = rss_count * max_cos_est + cnic_cnt;
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000013304
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013305 /* dev zeroed in init_etherdev */
Ariel Elior6383c0b2011-07-14 08:31:57 +000013306 dev = alloc_etherdev_mqs(sizeof(*bp), tx_count, rx_count);
Joe Perches41de8d42012-01-29 13:47:52 +000013307 if (!dev)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013308 return -ENOMEM;
13309
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013310 bp = netdev_priv(dev);
Ariel Elior6383c0b2011-07-14 08:31:57 +000013311
Ariel Elior1ab44342013-01-01 05:22:23 +000013312 bp->flags = 0;
13313 if (is_vf)
13314 bp->flags |= IS_VF_FLAG;
13315
Ariel Elior6383c0b2011-07-14 08:31:57 +000013316 bp->igu_sb_cnt = max_non_def_sbs;
Ariel Elior1ab44342013-01-01 05:22:23 +000013317 bp->igu_base_addr = IS_VF(bp) ? PXP_VF_ADDR_IGU_START : BAR_IGU_INTMEM;
Joe Perches7995c642010-02-17 15:01:52 +000013318 bp->msg_enable = debug;
Merav Sicron55c11942012-11-07 00:45:48 +000013319 bp->cnic_support = cnic_cnt;
Michael Chan4bd9b0ff2012-12-06 10:33:12 +000013320 bp->cnic_probe = bnx2x_cnic_probe;
Merav Sicron55c11942012-11-07 00:45:48 +000013321
Eilon Greensteindf4770de2009-08-12 08:23:28 +000013322 pci_set_drvdata(pdev, dev);
13323
Ariel Elior1ab44342013-01-01 05:22:23 +000013324 rc = bnx2x_init_dev(bp, pdev, dev, ent->driver_data);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013325 if (rc < 0) {
13326 free_netdev(dev);
13327 return rc;
13328 }
13329
Ariel Elior1ab44342013-01-01 05:22:23 +000013330 BNX2X_DEV_INFO("This is a %s function\n",
13331 IS_PF(bp) ? "physical" : "virtual");
Merav Sicron55c11942012-11-07 00:45:48 +000013332 BNX2X_DEV_INFO("Cnic support is %s\n", CNIC_SUPPORT(bp) ? "on" : "off");
Ariel Elior1ab44342013-01-01 05:22:23 +000013333 BNX2X_DEV_INFO("Max num of status blocks %d\n", max_non_def_sbs);
Merav Sicron60aa0502012-06-19 07:48:29 +000013334 BNX2X_DEV_INFO("Allocated netdev with %d tx and %d rx queues\n",
Yuval Mintz2de67432013-01-23 03:21:43 +000013335 tx_count, rx_count);
Merav Sicron60aa0502012-06-19 07:48:29 +000013336
Eilon Greenstein34f80b02008-06-23 20:33:01 -070013337 rc = bnx2x_init_bp(bp);
Eilon Greenstein693fc0d2009-01-14 06:43:52 +000013338 if (rc)
13339 goto init_one_exit;
13340
Ariel Elior1ab44342013-01-01 05:22:23 +000013341 /* Map doorbells here as we need the real value of bp->max_cos which
13342 * is initialized in bnx2x_init_bp() to determine the number of
13343 * l2 connections.
Ariel Elior6383c0b2011-07-14 08:31:57 +000013344 */
Ariel Elior1ab44342013-01-01 05:22:23 +000013345 if (IS_VF(bp)) {
Dmitry Kravkov1d6f3cd2013-03-27 01:05:17 +000013346 bp->doorbells = bnx2x_vf_doorbells(bp);
Ariel Elior64112802013-01-07 00:50:23 +000013347 rc = bnx2x_vf_pci_alloc(bp);
13348 if (rc)
13349 goto init_one_exit;
Ariel Elior1ab44342013-01-01 05:22:23 +000013350 } else {
13351 doorbell_size = BNX2X_L2_MAX_CID(bp) * (1 << BNX2X_DB_SHIFT);
13352 if (doorbell_size > pci_resource_len(pdev, 2)) {
13353 dev_err(&bp->pdev->dev,
13354 "Cannot map doorbells, bar size too small, aborting\n");
13355 rc = -ENOMEM;
13356 goto init_one_exit;
13357 }
13358 bp->doorbells = ioremap_nocache(pci_resource_start(pdev, 2),
13359 doorbell_size);
Merav Sicron37ae41a2012-06-19 07:48:27 +000013360 }
Ariel Elior6383c0b2011-07-14 08:31:57 +000013361 if (!bp->doorbells) {
13362 dev_err(&bp->pdev->dev,
13363 "Cannot map doorbell space, aborting\n");
13364 rc = -ENOMEM;
13365 goto init_one_exit;
13366 }
13367
Ariel Eliorbe1f1ffa2013-01-01 05:22:24 +000013368 if (IS_VF(bp)) {
13369 rc = bnx2x_vfpf_acquire(bp, tx_count, rx_count);
13370 if (rc)
13371 goto init_one_exit;
13372 }
13373
Ariel Elior3c76fef2013-03-11 05:17:46 +000013374 /* Enable SRIOV if capability found in configuration space */
13375 rc = bnx2x_iov_init_one(bp, int_mode, BNX2X_MAX_NUM_OF_VFS);
Ariel Elior290ca2b2013-01-01 05:22:31 +000013376 if (rc)
13377 goto init_one_exit;
13378
Dmitry Kravkov523224a2010-10-06 03:23:26 +000013379 /* calc qm_cid_count */
Ariel Elior6383c0b2011-07-14 08:31:57 +000013380 bp->qm_cid_count = bnx2x_set_qm_cid_count(bp);
Ariel Elior1ab44342013-01-01 05:22:23 +000013381 BNX2X_DEV_INFO("qm_cid_count %d\n", bp->qm_cid_count);
Dmitry Kravkov523224a2010-10-06 03:23:26 +000013382
Merav Sicron55c11942012-11-07 00:45:48 +000013383 /* disable FCOE L2 queue for E1x*/
Dmitry Kravkov62ac0dc2011-11-13 04:34:21 +000013384 if (CHIP_IS_E1x(bp))
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +000013385 bp->flags |= NO_FCOE_FLAG;
13386
Merav Sicron0e8d2ec2012-06-19 07:48:30 +000013387 /* Set bp->num_queues for MSI-X mode*/
13388 bnx2x_set_num_queues(bp);
13389
Lucas De Marchi25985ed2011-03-30 22:57:33 -030013390 /* Configure interrupt mode: try to enable MSI-X/MSI if
Merav Sicron0e8d2ec2012-06-19 07:48:30 +000013391 * needed.
Dmitry Kravkovd6214d72010-10-06 03:32:10 +000013392 */
Ariel Elior1ab44342013-01-01 05:22:23 +000013393 rc = bnx2x_set_int_mode(bp);
13394 if (rc) {
13395 dev_err(&pdev->dev, "Cannot set interrupts\n");
13396 goto init_one_exit;
13397 }
Yuval Mintz04c46732013-01-23 03:21:46 +000013398 BNX2X_DEV_INFO("set interrupts successfully\n");
Dmitry Kravkovd6214d72010-10-06 03:32:10 +000013399
Ariel Elior1ab44342013-01-01 05:22:23 +000013400 /* register the net device */
Vladislav Zolotarovb3400072010-11-24 11:09:50 -080013401 rc = register_netdev(dev);
13402 if (rc) {
13403 dev_err(&pdev->dev, "Cannot register net device\n");
13404 goto init_one_exit;
13405 }
Ariel Elior1ab44342013-01-01 05:22:23 +000013406 BNX2X_DEV_INFO("device name after netdev register %s\n", dev->name);
Vladislav Zolotarovb3400072010-11-24 11:09:50 -080013407
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +000013408 if (!NO_FCOE(bp)) {
13409 /* Add storage MAC address */
13410 rtnl_lock();
13411 dev_addr_add(bp->dev, bp->fip_mac, NETDEV_HW_ADDR_T_SAN);
13412 rtnl_unlock();
13413 }
Yuval Mintzb91e1a12013-09-28 08:46:12 +030013414 if (pcie_get_minimum_link(bp->pdev, &pcie_speed, &pcie_width) ||
13415 pcie_speed == PCI_SPEED_UNKNOWN ||
13416 pcie_width == PCIE_LNK_WIDTH_UNKNOWN)
13417 BNX2X_DEV_INFO("Failed to determine PCI Express Bandwidth\n");
13418 else
13419 BNX2X_DEV_INFO(
13420 "%s (%c%d) PCI-E x%d %s found at mem %lx, IRQ %d, node addr %pM\n",
Dmitry Kravkovca1ee4b2013-05-27 04:08:27 +000013421 board_info[ent->driver_data].name,
13422 (CHIP_REV(bp) >> 12) + 'A', (CHIP_METAL(bp) >> 4),
13423 pcie_width,
Yuval Mintzb91e1a12013-09-28 08:46:12 +030013424 pcie_speed == PCIE_SPEED_2_5GT ? "2.5GHz" :
13425 pcie_speed == PCIE_SPEED_5_0GT ? "5.0GHz" :
13426 pcie_speed == PCIE_SPEED_8_0GT ? "8.0GHz" :
Dmitry Kravkovca1ee4b2013-05-27 04:08:27 +000013427 "Unknown",
13428 dev->base_addr, bp->pdev->irq, dev->dev_addr);
Eilon Greensteinc0162012009-03-02 08:01:05 +000013429
Michal Kalderoneeed0182014-08-17 16:47:44 +030013430 bnx2x_register_phc(bp);
13431
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013432 return 0;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070013433
13434init_one_exit:
Yuval Mintz33d8e6a2013-12-26 09:57:08 +020013435 bnx2x_disable_pcie_error_reporting(bp);
13436
Eilon Greenstein34f80b02008-06-23 20:33:01 -070013437 if (bp->regview)
13438 iounmap(bp->regview);
13439
Ariel Elior1ab44342013-01-01 05:22:23 +000013440 if (IS_PF(bp) && bp->doorbells)
Eilon Greenstein34f80b02008-06-23 20:33:01 -070013441 iounmap(bp->doorbells);
13442
13443 free_netdev(dev);
13444
13445 if (atomic_read(&pdev->enable_cnt) == 1)
13446 pci_release_regions(pdev);
13447
13448 pci_disable_device(pdev);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070013449
13450 return rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013451}
13452
Yuval Mintzb030ed22013-05-27 04:08:30 +000013453static void __bnx2x_remove(struct pci_dev *pdev,
13454 struct net_device *dev,
13455 struct bnx2x *bp,
13456 bool remove_netdev)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013457{
Michal Kalderoneeed0182014-08-17 16:47:44 +030013458 if (bp->ptp_clock) {
13459 ptp_clock_unregister(bp->ptp_clock);
13460 bp->ptp_clock = NULL;
13461 }
13462
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +000013463 /* Delete storage MAC address */
13464 if (!NO_FCOE(bp)) {
13465 rtnl_lock();
13466 dev_addr_del(bp->dev, bp->fip_mac, NETDEV_HW_ADDR_T_SAN);
13467 rtnl_unlock();
13468 }
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +000013469
Shmulik Ravid98507672011-02-28 12:19:55 -080013470#ifdef BCM_DCBNL
13471 /* Delete app tlvs from dcbnl */
13472 bnx2x_dcbnl_update_applist(bp, true);
13473#endif
13474
Barak Witkowskya6d3a5b2013-08-13 02:25:02 +030013475 if (IS_PF(bp) &&
13476 !BP_NOMCP(bp) &&
13477 (bp->flags & BC_SUPPORTS_RMMOD_CMD))
13478 bnx2x_fw_command(bp, DRV_MSG_CODE_RMMOD, 0);
13479
Yuval Mintzb030ed22013-05-27 04:08:30 +000013480 /* Close the interface - either directly or implicitly */
13481 if (remove_netdev) {
13482 unregister_netdev(dev);
13483 } else {
13484 rtnl_lock();
Yuval Mintz6ef5a922013-08-13 02:25:03 +030013485 dev_close(dev);
Yuval Mintzb030ed22013-05-27 04:08:30 +000013486 rtnl_unlock();
13487 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013488
Ariel Elior78c3bcc2013-06-20 17:39:08 +030013489 bnx2x_iov_remove_one(bp);
13490
Vladislav Zolotarov084d6cb2011-01-09 02:20:19 +000013491 /* Power on: we can't let PCI layer write to us while we are in D3 */
Ariel Elior1ab44342013-01-01 05:22:23 +000013492 if (IS_PF(bp))
13493 bnx2x_set_power_state(bp, PCI_D0);
Vladislav Zolotarov084d6cb2011-01-09 02:20:19 +000013494
Dmitry Kravkovd6214d72010-10-06 03:32:10 +000013495 /* Disable MSI/MSI-X */
13496 bnx2x_disable_msi(bp);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000013497
Vladislav Zolotarov084d6cb2011-01-09 02:20:19 +000013498 /* Power off */
Ariel Elior1ab44342013-01-01 05:22:23 +000013499 if (IS_PF(bp))
13500 bnx2x_set_power_state(bp, PCI_D3hot);
Vladislav Zolotarov084d6cb2011-01-09 02:20:19 +000013501
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000013502 /* Make sure RESET task is not scheduled before continuing */
Ariel Elior7be08a72011-07-14 08:31:19 +000013503 cancel_delayed_work_sync(&bp->sp_rtnl_task);
Ariel Elior290ca2b2013-01-01 05:22:31 +000013504
Ariel Elior4513f922013-01-01 05:22:25 +000013505 /* send message via vfpf channel to release the resources of this vf */
13506 if (IS_VF(bp))
13507 bnx2x_vfpf_release(bp);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000013508
Yuval Mintzb030ed22013-05-27 04:08:30 +000013509 /* Assumes no further PCIe PM changes will occur */
13510 if (system_state == SYSTEM_POWER_OFF) {
13511 pci_wake_from_d3(pdev, bp->wol);
13512 pci_set_power_state(pdev, PCI_D3hot);
13513 }
13514
Yuval Mintz33d8e6a2013-12-26 09:57:08 +020013515 bnx2x_disable_pcie_error_reporting(bp);
Yuval Mintzd9aee592014-01-15 12:05:30 +020013516 if (remove_netdev) {
13517 if (bp->regview)
13518 iounmap(bp->regview);
Yuval Mintz33d8e6a2013-12-26 09:57:08 +020013519
Yuval Mintzd9aee592014-01-15 12:05:30 +020013520 /* For vfs, doorbells are part of the regview and were unmapped
13521 * along with it. FW is only loaded by PF.
13522 */
13523 if (IS_PF(bp)) {
13524 if (bp->doorbells)
13525 iounmap(bp->doorbells);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013526
Yuval Mintzd9aee592014-01-15 12:05:30 +020013527 bnx2x_release_firmware(bp);
Yuval Mintze2a367f2014-04-24 19:29:52 +030013528 } else {
13529 bnx2x_vf_pci_dealloc(bp);
Yuval Mintzd9aee592014-01-15 12:05:30 +020013530 }
13531 bnx2x_free_mem_bp(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013532
Yuval Mintzb030ed22013-05-27 04:08:30 +000013533 free_netdev(dev);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070013534
Yuval Mintzd9aee592014-01-15 12:05:30 +020013535 if (atomic_read(&pdev->enable_cnt) == 1)
13536 pci_release_regions(pdev);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070013537
Yuval Mintz5f6db132014-01-27 17:11:58 +020013538 pci_disable_device(pdev);
13539 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013540}
13541
Yuval Mintzb030ed22013-05-27 04:08:30 +000013542static void bnx2x_remove_one(struct pci_dev *pdev)
13543{
13544 struct net_device *dev = pci_get_drvdata(pdev);
13545 struct bnx2x *bp;
13546
13547 if (!dev) {
13548 dev_err(&pdev->dev, "BAD net device from bnx2x_init_one\n");
13549 return;
13550 }
13551 bp = netdev_priv(dev);
13552
13553 __bnx2x_remove(pdev, dev, bp, true);
13554}
13555
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070013556static int bnx2x_eeh_nic_unload(struct bnx2x *bp)
13557{
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000013558 bp->state = BNX2X_STATE_CLOSING_WAIT4_HALT;
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070013559
13560 bp->rx_mode = BNX2X_RX_MODE_NONE;
13561
Merav Sicron55c11942012-11-07 00:45:48 +000013562 if (CNIC_LOADED(bp))
13563 bnx2x_cnic_notify(bp, CNIC_CTL_STOP_CMD);
13564
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013565 /* Stop Tx */
13566 bnx2x_tx_disable(bp);
Merav Sicron26614ba2012-08-27 03:26:19 +000013567 /* Delete all NAPI objects */
13568 bnx2x_del_all_napi(bp);
Merav Sicron55c11942012-11-07 00:45:48 +000013569 if (CNIC_LOADED(bp))
13570 bnx2x_del_all_napi_cnic(bp);
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000013571 netdev_reset_tc(bp->dev);
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070013572
13573 del_timer_sync(&bp->timer);
wenxiong@linux.vnet.ibm.com0c0e6342014-06-03 14:14:45 -050013574 cancel_delayed_work_sync(&bp->sp_task);
13575 cancel_delayed_work_sync(&bp->period_task);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013576
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000013577 spin_lock_bh(&bp->stats_lock);
13578 bp->stats_state = STATS_STATE_DISABLED;
13579 spin_unlock_bh(&bp->stats_lock);
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070013580
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000013581 bnx2x_save_statistics(bp);
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070013582
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013583 netif_carrier_off(bp->dev);
13584
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070013585 return 0;
13586}
13587
Wendy Xiong493adb12008-06-23 20:36:22 -070013588/**
13589 * bnx2x_io_error_detected - called when PCI error is detected
13590 * @pdev: Pointer to PCI device
13591 * @state: The current pci connection state
13592 *
13593 * This function is called after a PCI bus error affecting
13594 * this device has been detected.
13595 */
13596static pci_ers_result_t bnx2x_io_error_detected(struct pci_dev *pdev,
13597 pci_channel_state_t state)
13598{
13599 struct net_device *dev = pci_get_drvdata(pdev);
13600 struct bnx2x *bp = netdev_priv(dev);
13601
13602 rtnl_lock();
13603
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000013604 BNX2X_ERR("IO error detected\n");
13605
Wendy Xiong493adb12008-06-23 20:36:22 -070013606 netif_device_detach(dev);
13607
Dean Nelson07ce50e42009-07-31 09:13:25 +000013608 if (state == pci_channel_io_perm_failure) {
13609 rtnl_unlock();
13610 return PCI_ERS_RESULT_DISCONNECT;
13611 }
13612
Wendy Xiong493adb12008-06-23 20:36:22 -070013613 if (netif_running(dev))
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070013614 bnx2x_eeh_nic_unload(bp);
Wendy Xiong493adb12008-06-23 20:36:22 -070013615
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000013616 bnx2x_prev_path_mark_eeh(bp);
13617
Wendy Xiong493adb12008-06-23 20:36:22 -070013618 pci_disable_device(pdev);
13619
13620 rtnl_unlock();
13621
13622 /* Request a slot reset */
13623 return PCI_ERS_RESULT_NEED_RESET;
13624}
13625
13626/**
13627 * bnx2x_io_slot_reset - called after the PCI bus has been reset
13628 * @pdev: Pointer to PCI device
13629 *
13630 * Restart the card from scratch, as if from a cold-boot.
13631 */
13632static pci_ers_result_t bnx2x_io_slot_reset(struct pci_dev *pdev)
13633{
13634 struct net_device *dev = pci_get_drvdata(pdev);
13635 struct bnx2x *bp = netdev_priv(dev);
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000013636 int i;
Wendy Xiong493adb12008-06-23 20:36:22 -070013637
13638 rtnl_lock();
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000013639 BNX2X_ERR("IO slot reset initializing...\n");
Wendy Xiong493adb12008-06-23 20:36:22 -070013640 if (pci_enable_device(pdev)) {
13641 dev_err(&pdev->dev,
13642 "Cannot re-enable PCI device after reset\n");
13643 rtnl_unlock();
13644 return PCI_ERS_RESULT_DISCONNECT;
13645 }
13646
13647 pci_set_master(pdev);
13648 pci_restore_state(pdev);
Yuval Mintz70632d02013-04-24 01:45:02 +000013649 pci_save_state(pdev);
Wendy Xiong493adb12008-06-23 20:36:22 -070013650
13651 if (netif_running(dev))
13652 bnx2x_set_power_state(bp, PCI_D0);
13653
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000013654 if (netif_running(dev)) {
13655 BNX2X_ERR("IO slot reset --> driver unload\n");
Yuval Mintze68072e2013-05-22 21:21:51 +000013656
13657 /* MCP should have been reset; Need to wait for validity */
13658 bnx2x_init_shmem(bp);
13659
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000013660 if (IS_PF(bp) && SHMEM2_HAS(bp, drv_capabilities_flag)) {
13661 u32 v;
13662
13663 v = SHMEM2_RD(bp,
13664 drv_capabilities_flag[BP_FW_MB_IDX(bp)]);
13665 SHMEM2_WR(bp, drv_capabilities_flag[BP_FW_MB_IDX(bp)],
13666 v & ~DRV_FLAGS_CAPABILITIES_LOADED_L2);
13667 }
13668 bnx2x_drain_tx_queues(bp);
13669 bnx2x_send_unload_req(bp, UNLOAD_RECOVERY);
13670 bnx2x_netif_stop(bp, 1);
13671 bnx2x_free_irq(bp);
13672
13673 /* Report UNLOAD_DONE to MCP */
13674 bnx2x_send_unload_done(bp, true);
13675
13676 bp->sp_state = 0;
13677 bp->port.pmf = 0;
13678
13679 bnx2x_prev_unload(bp);
13680
Yuval Mintz16a5fd92013-06-02 00:06:18 +000013681 /* We should have reseted the engine, so It's fair to
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000013682 * assume the FW will no longer write to the bnx2x driver.
13683 */
13684 bnx2x_squeeze_objects(bp);
13685 bnx2x_free_skbs(bp);
13686 for_each_rx_queue(bp, i)
13687 bnx2x_free_rx_sge_range(bp, bp->fp + i, NUM_RX_SGE);
13688 bnx2x_free_fp_mem(bp);
13689 bnx2x_free_mem(bp);
13690
13691 bp->state = BNX2X_STATE_CLOSED;
13692 }
13693
Wendy Xiong493adb12008-06-23 20:36:22 -070013694 rtnl_unlock();
13695
Yuval Mintz33d8e6a2013-12-26 09:57:08 +020013696 /* If AER, perform cleanup of the PCIe registers */
13697 if (bp->flags & AER_ENABLED) {
13698 if (pci_cleanup_aer_uncorrect_error_status(pdev))
13699 BNX2X_ERR("pci_cleanup_aer_uncorrect_error_status failed\n");
13700 else
13701 DP(NETIF_MSG_HW, "pci_cleanup_aer_uncorrect_error_status succeeded\n");
13702 }
13703
Wendy Xiong493adb12008-06-23 20:36:22 -070013704 return PCI_ERS_RESULT_RECOVERED;
13705}
13706
13707/**
13708 * bnx2x_io_resume - called when traffic can start flowing again
13709 * @pdev: Pointer to PCI device
13710 *
13711 * This callback is called when the error recovery driver tells us that
13712 * its OK to resume normal operation.
13713 */
13714static void bnx2x_io_resume(struct pci_dev *pdev)
13715{
13716 struct net_device *dev = pci_get_drvdata(pdev);
13717 struct bnx2x *bp = netdev_priv(dev);
13718
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000013719 if (bp->recovery_state != BNX2X_RECOVERY_DONE) {
Merav Sicron51c1a582012-03-18 10:33:38 +000013720 netdev_err(bp->dev, "Handling parity error recovery. Try again later\n");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000013721 return;
13722 }
13723
Wendy Xiong493adb12008-06-23 20:36:22 -070013724 rtnl_lock();
13725
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000013726 bp->fw_seq = SHMEM_RD(bp, func_mb[BP_FW_MB_IDX(bp)].drv_mb_header) &
13727 DRV_MSG_SEQ_NUMBER_MASK;
13728
Wendy Xiong493adb12008-06-23 20:36:22 -070013729 if (netif_running(dev))
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070013730 bnx2x_nic_load(bp, LOAD_NORMAL);
Wendy Xiong493adb12008-06-23 20:36:22 -070013731
13732 netif_device_attach(dev);
13733
13734 rtnl_unlock();
13735}
13736
Stephen Hemminger3646f0e2012-09-07 09:33:15 -070013737static const struct pci_error_handlers bnx2x_err_handler = {
Wendy Xiong493adb12008-06-23 20:36:22 -070013738 .error_detected = bnx2x_io_error_detected,
Eilon Greenstein356e2382009-02-12 08:38:32 +000013739 .slot_reset = bnx2x_io_slot_reset,
13740 .resume = bnx2x_io_resume,
Wendy Xiong493adb12008-06-23 20:36:22 -070013741};
13742
Yuval Mintzb030ed22013-05-27 04:08:30 +000013743static void bnx2x_shutdown(struct pci_dev *pdev)
13744{
13745 struct net_device *dev = pci_get_drvdata(pdev);
13746 struct bnx2x *bp;
13747
13748 if (!dev)
13749 return;
13750
13751 bp = netdev_priv(dev);
13752 if (!bp)
13753 return;
13754
13755 rtnl_lock();
13756 netif_device_detach(dev);
13757 rtnl_unlock();
13758
13759 /* Don't remove the netdevice, as there are scenarios which will cause
13760 * the kernel to hang, e.g., when trying to remove bnx2i while the
13761 * rootfs is mounted from SAN.
13762 */
13763 __bnx2x_remove(pdev, dev, bp, false);
13764}
13765
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013766static struct pci_driver bnx2x_pci_driver = {
Wendy Xiong493adb12008-06-23 20:36:22 -070013767 .name = DRV_MODULE_NAME,
13768 .id_table = bnx2x_pci_tbl,
13769 .probe = bnx2x_init_one,
Bill Pemberton0329aba2012-12-03 09:24:24 -050013770 .remove = bnx2x_remove_one,
Wendy Xiong493adb12008-06-23 20:36:22 -070013771 .suspend = bnx2x_suspend,
13772 .resume = bnx2x_resume,
13773 .err_handler = &bnx2x_err_handler,
Ariel Elior3c76fef2013-03-11 05:17:46 +000013774#ifdef CONFIG_BNX2X_SRIOV
13775 .sriov_configure = bnx2x_sriov_configure,
13776#endif
Yuval Mintzb030ed22013-05-27 04:08:30 +000013777 .shutdown = bnx2x_shutdown,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013778};
13779
13780static int __init bnx2x_init(void)
13781{
Stanislaw Gruszkadd21ca62009-05-05 23:22:01 +000013782 int ret;
13783
Joe Perches7995c642010-02-17 15:01:52 +000013784 pr_info("%s", version);
Eilon Greenstein938cf542009-08-12 08:23:37 +000013785
Eilon Greenstein1cf167f2009-01-14 21:22:18 -080013786 bnx2x_wq = create_singlethread_workqueue("bnx2x");
13787 if (bnx2x_wq == NULL) {
Joe Perches7995c642010-02-17 15:01:52 +000013788 pr_err("Cannot create workqueue\n");
Eilon Greenstein1cf167f2009-01-14 21:22:18 -080013789 return -ENOMEM;
13790 }
Yuval Mintz370d4a22014-03-23 18:12:24 +020013791 bnx2x_iov_wq = create_singlethread_workqueue("bnx2x_iov");
13792 if (!bnx2x_iov_wq) {
13793 pr_err("Cannot create iov workqueue\n");
13794 destroy_workqueue(bnx2x_wq);
13795 return -ENOMEM;
13796 }
Eilon Greenstein1cf167f2009-01-14 21:22:18 -080013797
Stanislaw Gruszkadd21ca62009-05-05 23:22:01 +000013798 ret = pci_register_driver(&bnx2x_pci_driver);
13799 if (ret) {
Joe Perches7995c642010-02-17 15:01:52 +000013800 pr_err("Cannot register driver\n");
Stanislaw Gruszkadd21ca62009-05-05 23:22:01 +000013801 destroy_workqueue(bnx2x_wq);
Yuval Mintz370d4a22014-03-23 18:12:24 +020013802 destroy_workqueue(bnx2x_iov_wq);
Stanislaw Gruszkadd21ca62009-05-05 23:22:01 +000013803 }
13804 return ret;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013805}
13806
13807static void __exit bnx2x_cleanup(void)
13808{
Yuval Mintz452427b2012-03-26 20:47:07 +000013809 struct list_head *pos, *q;
Yuval Mintzd76a6112013-06-02 00:06:17 +000013810
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013811 pci_unregister_driver(&bnx2x_pci_driver);
Eilon Greenstein1cf167f2009-01-14 21:22:18 -080013812
13813 destroy_workqueue(bnx2x_wq);
Yuval Mintz370d4a22014-03-23 18:12:24 +020013814 destroy_workqueue(bnx2x_iov_wq);
Yuval Mintz452427b2012-03-26 20:47:07 +000013815
Yuval Mintz16a5fd92013-06-02 00:06:18 +000013816 /* Free globally allocated resources */
Yuval Mintz452427b2012-03-26 20:47:07 +000013817 list_for_each_safe(pos, q, &bnx2x_prev_list) {
13818 struct bnx2x_prev_path_list *tmp =
13819 list_entry(pos, struct bnx2x_prev_path_list, list);
13820 list_del(pos);
13821 kfree(tmp);
13822 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013823}
13824
Yaniv Rosner3deb8162011-06-14 01:34:33 +000013825void bnx2x_notify_link_changed(struct bnx2x *bp)
13826{
13827 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_12 + BP_FUNC(bp)*sizeof(u32), 1);
13828}
13829
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013830module_init(bnx2x_init);
13831module_exit(bnx2x_cleanup);
13832
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013833/**
13834 * bnx2x_set_iscsi_eth_mac_addr - set iSCSI MAC(s).
13835 *
13836 * @bp: driver handle
13837 * @set: set or clear the CAM entry
13838 *
Yuval Mintz16a5fd92013-06-02 00:06:18 +000013839 * This function will wait until the ramrod completion returns.
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013840 * Return 0 if success, -ENODEV if ramrod doesn't return.
13841 */
Eric Dumazet1191cb82012-04-27 21:39:21 +000013842static int bnx2x_set_iscsi_eth_mac_addr(struct bnx2x *bp)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013843{
13844 unsigned long ramrod_flags = 0;
13845
13846 __set_bit(RAMROD_COMP_WAIT, &ramrod_flags);
13847 return bnx2x_set_mac_one(bp, bp->cnic_eth_dev.iscsi_mac,
13848 &bp->iscsi_l2_mac_obj, true,
13849 BNX2X_ISCSI_ETH_MAC, &ramrod_flags);
13850}
Michael Chan993ac7b2009-10-10 13:46:56 +000013851
13852/* count denotes the number of new completions we have seen */
13853static void bnx2x_cnic_sp_post(struct bnx2x *bp, int count)
13854{
13855 struct eth_spe *spe;
Merav Sicrona0529972012-06-19 07:48:25 +000013856 int cxt_index, cxt_offset;
Michael Chan993ac7b2009-10-10 13:46:56 +000013857
13858#ifdef BNX2X_STOP_ON_ERROR
13859 if (unlikely(bp->panic))
13860 return;
13861#endif
13862
13863 spin_lock_bh(&bp->spq_lock);
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000013864 BUG_ON(bp->cnic_spq_pending < count);
Michael Chan993ac7b2009-10-10 13:46:56 +000013865 bp->cnic_spq_pending -= count;
13866
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000013867 for (; bp->cnic_kwq_pending; bp->cnic_kwq_pending--) {
13868 u16 type = (le16_to_cpu(bp->cnic_kwq_cons->hdr.type)
13869 & SPE_HDR_CONN_TYPE) >>
13870 SPE_HDR_CONN_TYPE_SHIFT;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013871 u8 cmd = (le32_to_cpu(bp->cnic_kwq_cons->hdr.conn_and_cmd_data)
13872 >> SPE_HDR_CMD_ID_SHIFT) & 0xff;
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000013873
13874 /* Set validation for iSCSI L2 client before sending SETUP
13875 * ramrod
13876 */
13877 if (type == ETH_CONNECTION_TYPE) {
Merav Sicrona0529972012-06-19 07:48:25 +000013878 if (cmd == RAMROD_CMD_ID_ETH_CLIENT_SETUP) {
Merav Sicron37ae41a2012-06-19 07:48:27 +000013879 cxt_index = BNX2X_ISCSI_ETH_CID(bp) /
Merav Sicrona0529972012-06-19 07:48:25 +000013880 ILT_PAGE_CIDS;
Merav Sicron37ae41a2012-06-19 07:48:27 +000013881 cxt_offset = BNX2X_ISCSI_ETH_CID(bp) -
Merav Sicrona0529972012-06-19 07:48:25 +000013882 (cxt_index * ILT_PAGE_CIDS);
13883 bnx2x_set_ctx_validation(bp,
13884 &bp->context[cxt_index].
13885 vcxt[cxt_offset].eth,
Merav Sicron37ae41a2012-06-19 07:48:27 +000013886 BNX2X_ISCSI_ETH_CID(bp));
Merav Sicrona0529972012-06-19 07:48:25 +000013887 }
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000013888 }
13889
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013890 /*
13891 * There may be not more than 8 L2, not more than 8 L5 SPEs
13892 * and in the air. We also check that number of outstanding
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080013893 * COMMON ramrods is not more than the EQ and SPQ can
13894 * accommodate.
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000013895 */
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080013896 if (type == ETH_CONNECTION_TYPE) {
13897 if (!atomic_read(&bp->cq_spq_left))
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000013898 break;
13899 else
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080013900 atomic_dec(&bp->cq_spq_left);
13901 } else if (type == NONE_CONNECTION_TYPE) {
13902 if (!atomic_read(&bp->eq_spq_left))
13903 break;
13904 else
13905 atomic_dec(&bp->eq_spq_left);
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +000013906 } else if ((type == ISCSI_CONNECTION_TYPE) ||
13907 (type == FCOE_CONNECTION_TYPE)) {
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000013908 if (bp->cnic_spq_pending >=
13909 bp->cnic_eth_dev.max_kwqe_pending)
13910 break;
13911 else
13912 bp->cnic_spq_pending++;
13913 } else {
13914 BNX2X_ERR("Unknown SPE type: %d\n", type);
13915 bnx2x_panic();
Michael Chan993ac7b2009-10-10 13:46:56 +000013916 break;
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000013917 }
Michael Chan993ac7b2009-10-10 13:46:56 +000013918
13919 spe = bnx2x_sp_get_next(bp);
13920 *spe = *bp->cnic_kwq_cons;
13921
Merav Sicron51c1a582012-03-18 10:33:38 +000013922 DP(BNX2X_MSG_SP, "pending on SPQ %d, on KWQ %d count %d\n",
Michael Chan993ac7b2009-10-10 13:46:56 +000013923 bp->cnic_spq_pending, bp->cnic_kwq_pending, count);
13924
13925 if (bp->cnic_kwq_cons == bp->cnic_kwq_last)
13926 bp->cnic_kwq_cons = bp->cnic_kwq;
13927 else
13928 bp->cnic_kwq_cons++;
13929 }
13930 bnx2x_sp_prod_update(bp);
13931 spin_unlock_bh(&bp->spq_lock);
13932}
13933
13934static int bnx2x_cnic_sp_queue(struct net_device *dev,
13935 struct kwqe_16 *kwqes[], u32 count)
13936{
13937 struct bnx2x *bp = netdev_priv(dev);
13938 int i;
13939
13940#ifdef BNX2X_STOP_ON_ERROR
Merav Sicron51c1a582012-03-18 10:33:38 +000013941 if (unlikely(bp->panic)) {
13942 BNX2X_ERR("Can't post to SP queue while panic\n");
Michael Chan993ac7b2009-10-10 13:46:56 +000013943 return -EIO;
Merav Sicron51c1a582012-03-18 10:33:38 +000013944 }
Michael Chan993ac7b2009-10-10 13:46:56 +000013945#endif
13946
Ariel Elior95c6c6162012-01-26 06:01:52 +000013947 if ((bp->recovery_state != BNX2X_RECOVERY_DONE) &&
13948 (bp->recovery_state != BNX2X_RECOVERY_NIC_LOADING)) {
Merav Sicron51c1a582012-03-18 10:33:38 +000013949 BNX2X_ERR("Handling parity error recovery. Try again later\n");
Ariel Elior95c6c6162012-01-26 06:01:52 +000013950 return -EAGAIN;
13951 }
13952
Michael Chan993ac7b2009-10-10 13:46:56 +000013953 spin_lock_bh(&bp->spq_lock);
13954
13955 for (i = 0; i < count; i++) {
13956 struct eth_spe *spe = (struct eth_spe *)kwqes[i];
13957
13958 if (bp->cnic_kwq_pending == MAX_SP_DESC_CNT)
13959 break;
13960
13961 *bp->cnic_kwq_prod = *spe;
13962
13963 bp->cnic_kwq_pending++;
13964
Merav Sicron51c1a582012-03-18 10:33:38 +000013965 DP(BNX2X_MSG_SP, "L5 SPQE %x %x %x:%x pos %d\n",
Michael Chan993ac7b2009-10-10 13:46:56 +000013966 spe->hdr.conn_and_cmd_data, spe->hdr.type,
Dmitry Kravkov523224a2010-10-06 03:23:26 +000013967 spe->data.update_data_addr.hi,
13968 spe->data.update_data_addr.lo,
Michael Chan993ac7b2009-10-10 13:46:56 +000013969 bp->cnic_kwq_pending);
13970
13971 if (bp->cnic_kwq_prod == bp->cnic_kwq_last)
13972 bp->cnic_kwq_prod = bp->cnic_kwq;
13973 else
13974 bp->cnic_kwq_prod++;
13975 }
13976
13977 spin_unlock_bh(&bp->spq_lock);
13978
13979 if (bp->cnic_spq_pending < bp->cnic_eth_dev.max_kwqe_pending)
13980 bnx2x_cnic_sp_post(bp, 0);
13981
13982 return i;
13983}
13984
13985static int bnx2x_cnic_ctl_send(struct bnx2x *bp, struct cnic_ctl_info *ctl)
13986{
13987 struct cnic_ops *c_ops;
13988 int rc = 0;
13989
13990 mutex_lock(&bp->cnic_mutex);
Eric Dumazet13707f92011-01-26 19:28:23 +000013991 c_ops = rcu_dereference_protected(bp->cnic_ops,
13992 lockdep_is_held(&bp->cnic_mutex));
Michael Chan993ac7b2009-10-10 13:46:56 +000013993 if (c_ops)
13994 rc = c_ops->cnic_ctl(bp->cnic_data, ctl);
13995 mutex_unlock(&bp->cnic_mutex);
13996
13997 return rc;
13998}
13999
14000static int bnx2x_cnic_ctl_send_bh(struct bnx2x *bp, struct cnic_ctl_info *ctl)
14001{
14002 struct cnic_ops *c_ops;
14003 int rc = 0;
14004
14005 rcu_read_lock();
14006 c_ops = rcu_dereference(bp->cnic_ops);
14007 if (c_ops)
14008 rc = c_ops->cnic_ctl(bp->cnic_data, ctl);
14009 rcu_read_unlock();
14010
14011 return rc;
14012}
14013
14014/*
14015 * for commands that have no data
14016 */
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +000014017int bnx2x_cnic_notify(struct bnx2x *bp, int cmd)
Michael Chan993ac7b2009-10-10 13:46:56 +000014018{
14019 struct cnic_ctl_info ctl = {0};
14020
14021 ctl.cmd = cmd;
14022
14023 return bnx2x_cnic_ctl_send(bp, &ctl);
14024}
14025
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030014026static void bnx2x_cnic_cfc_comp(struct bnx2x *bp, int cid, u8 err)
Michael Chan993ac7b2009-10-10 13:46:56 +000014027{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030014028 struct cnic_ctl_info ctl = {0};
Michael Chan993ac7b2009-10-10 13:46:56 +000014029
14030 /* first we tell CNIC and only then we count this as a completion */
14031 ctl.cmd = CNIC_CTL_COMPLETION_CMD;
14032 ctl.data.comp.cid = cid;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030014033 ctl.data.comp.error = err;
Michael Chan993ac7b2009-10-10 13:46:56 +000014034
14035 bnx2x_cnic_ctl_send_bh(bp, &ctl);
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000014036 bnx2x_cnic_sp_post(bp, 0);
Michael Chan993ac7b2009-10-10 13:46:56 +000014037}
14038
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030014039/* Called with netif_addr_lock_bh() taken.
14040 * Sets an rx_mode config for an iSCSI ETH client.
14041 * Doesn't block.
14042 * Completion should be checked outside.
14043 */
14044static void bnx2x_set_iscsi_eth_rx_mode(struct bnx2x *bp, bool start)
14045{
14046 unsigned long accept_flags = 0, ramrod_flags = 0;
14047 u8 cl_id = bnx2x_cnic_eth_cl_id(bp, BNX2X_ISCSI_ETH_CL_ID_IDX);
14048 int sched_state = BNX2X_FILTER_ISCSI_ETH_STOP_SCHED;
14049
14050 if (start) {
14051 /* Start accepting on iSCSI L2 ring. Accept all multicasts
14052 * because it's the only way for UIO Queue to accept
14053 * multicasts (in non-promiscuous mode only one Queue per
14054 * function will receive multicast packets (leading in our
14055 * case).
14056 */
14057 __set_bit(BNX2X_ACCEPT_UNICAST, &accept_flags);
14058 __set_bit(BNX2X_ACCEPT_ALL_MULTICAST, &accept_flags);
14059 __set_bit(BNX2X_ACCEPT_BROADCAST, &accept_flags);
14060 __set_bit(BNX2X_ACCEPT_ANY_VLAN, &accept_flags);
14061
14062 /* Clear STOP_PENDING bit if START is requested */
14063 clear_bit(BNX2X_FILTER_ISCSI_ETH_STOP_SCHED, &bp->sp_state);
14064
14065 sched_state = BNX2X_FILTER_ISCSI_ETH_START_SCHED;
14066 } else
14067 /* Clear START_PENDING bit if STOP is requested */
14068 clear_bit(BNX2X_FILTER_ISCSI_ETH_START_SCHED, &bp->sp_state);
14069
14070 if (test_bit(BNX2X_FILTER_RX_MODE_PENDING, &bp->sp_state))
14071 set_bit(sched_state, &bp->sp_state);
14072 else {
14073 __set_bit(RAMROD_RX, &ramrod_flags);
14074 bnx2x_set_q_rx_mode(bp, cl_id, 0, accept_flags, 0,
14075 ramrod_flags);
14076 }
14077}
14078
Michael Chan993ac7b2009-10-10 13:46:56 +000014079static int bnx2x_drv_ctl(struct net_device *dev, struct drv_ctl_info *ctl)
14080{
14081 struct bnx2x *bp = netdev_priv(dev);
14082 int rc = 0;
14083
14084 switch (ctl->cmd) {
14085 case DRV_CTL_CTXTBL_WR_CMD: {
14086 u32 index = ctl->data.io.offset;
14087 dma_addr_t addr = ctl->data.io.dma_addr;
14088
14089 bnx2x_ilt_wr(bp, index, addr);
14090 break;
14091 }
14092
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000014093 case DRV_CTL_RET_L5_SPQ_CREDIT_CMD: {
14094 int count = ctl->data.credit.credit_count;
Michael Chan993ac7b2009-10-10 13:46:56 +000014095
14096 bnx2x_cnic_sp_post(bp, count);
14097 break;
14098 }
14099
14100 /* rtnl_lock is held. */
14101 case DRV_CTL_START_L2_CMD: {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030014102 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
14103 unsigned long sp_bits = 0;
Michael Chan993ac7b2009-10-10 13:46:56 +000014104
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030014105 /* Configure the iSCSI classification object */
14106 bnx2x_init_mac_obj(bp, &bp->iscsi_l2_mac_obj,
14107 cp->iscsi_l2_client_id,
14108 cp->iscsi_l2_cid, BP_FUNC(bp),
14109 bnx2x_sp(bp, mac_rdata),
14110 bnx2x_sp_mapping(bp, mac_rdata),
14111 BNX2X_FILTER_MAC_PENDING,
14112 &bp->sp_state, BNX2X_OBJ_TYPE_RX,
14113 &bp->macs_pool);
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +000014114
Dmitry Kravkov523224a2010-10-06 03:23:26 +000014115 /* Set iSCSI MAC address */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030014116 rc = bnx2x_set_iscsi_eth_mac_addr(bp);
14117 if (rc)
14118 break;
Dmitry Kravkov523224a2010-10-06 03:23:26 +000014119
14120 mmiowb();
14121 barrier();
14122
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030014123 /* Start accepting on iSCSI L2 ring */
14124
14125 netif_addr_lock_bh(dev);
14126 bnx2x_set_iscsi_eth_rx_mode(bp, true);
14127 netif_addr_unlock_bh(dev);
14128
14129 /* bits to wait on */
14130 __set_bit(BNX2X_FILTER_RX_MODE_PENDING, &sp_bits);
14131 __set_bit(BNX2X_FILTER_ISCSI_ETH_START_SCHED, &sp_bits);
14132
14133 if (!bnx2x_wait_sp_comp(bp, sp_bits))
14134 BNX2X_ERR("rx_mode completion timed out!\n");
Dmitry Kravkov523224a2010-10-06 03:23:26 +000014135
Michael Chan993ac7b2009-10-10 13:46:56 +000014136 break;
14137 }
14138
14139 /* rtnl_lock is held. */
14140 case DRV_CTL_STOP_L2_CMD: {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030014141 unsigned long sp_bits = 0;
Michael Chan993ac7b2009-10-10 13:46:56 +000014142
Dmitry Kravkov523224a2010-10-06 03:23:26 +000014143 /* Stop accepting on iSCSI L2 ring */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030014144 netif_addr_lock_bh(dev);
14145 bnx2x_set_iscsi_eth_rx_mode(bp, false);
14146 netif_addr_unlock_bh(dev);
14147
14148 /* bits to wait on */
14149 __set_bit(BNX2X_FILTER_RX_MODE_PENDING, &sp_bits);
14150 __set_bit(BNX2X_FILTER_ISCSI_ETH_STOP_SCHED, &sp_bits);
14151
14152 if (!bnx2x_wait_sp_comp(bp, sp_bits))
14153 BNX2X_ERR("rx_mode completion timed out!\n");
Dmitry Kravkov523224a2010-10-06 03:23:26 +000014154
14155 mmiowb();
14156 barrier();
14157
14158 /* Unset iSCSI L2 MAC */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030014159 rc = bnx2x_del_all_macs(bp, &bp->iscsi_l2_mac_obj,
14160 BNX2X_ISCSI_ETH_MAC, true);
Michael Chan993ac7b2009-10-10 13:46:56 +000014161 break;
14162 }
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000014163 case DRV_CTL_RET_L2_SPQ_CREDIT_CMD: {
14164 int count = ctl->data.credit.credit_count;
14165
Peter Zijlstra4e857c52014-03-17 18:06:10 +010014166 smp_mb__before_atomic();
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080014167 atomic_add(count, &bp->cq_spq_left);
Peter Zijlstra4e857c52014-03-17 18:06:10 +010014168 smp_mb__after_atomic();
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000014169 break;
14170 }
Barak Witkowski1d187b32011-12-05 22:41:50 +000014171 case DRV_CTL_ULP_REGISTER_CMD: {
Barak Witkowski2e499d32012-06-26 01:31:19 +000014172 int ulp_type = ctl->data.register_data.ulp_type;
Barak Witkowski1d187b32011-12-05 22:41:50 +000014173
14174 if (CHIP_IS_E3(bp)) {
14175 int idx = BP_FW_MB_IDX(bp);
Barak Witkowski2e499d32012-06-26 01:31:19 +000014176 u32 cap = SHMEM2_RD(bp, drv_capabilities_flag[idx]);
14177 int path = BP_PATH(bp);
14178 int port = BP_PORT(bp);
14179 int i;
14180 u32 scratch_offset;
14181 u32 *host_addr;
Barak Witkowski1d187b32011-12-05 22:41:50 +000014182
Barak Witkowski2e499d32012-06-26 01:31:19 +000014183 /* first write capability to shmem2 */
Barak Witkowski1d187b32011-12-05 22:41:50 +000014184 if (ulp_type == CNIC_ULP_ISCSI)
14185 cap |= DRV_FLAGS_CAPABILITIES_LOADED_ISCSI;
14186 else if (ulp_type == CNIC_ULP_FCOE)
14187 cap |= DRV_FLAGS_CAPABILITIES_LOADED_FCOE;
14188 SHMEM2_WR(bp, drv_capabilities_flag[idx], cap);
Barak Witkowski2e499d32012-06-26 01:31:19 +000014189
14190 if ((ulp_type != CNIC_ULP_FCOE) ||
14191 (!SHMEM2_HAS(bp, ncsi_oem_data_addr)) ||
14192 (!(bp->flags & BC_SUPPORTS_FCOE_FEATURES)))
14193 break;
14194
14195 /* if reached here - should write fcoe capabilities */
14196 scratch_offset = SHMEM2_RD(bp, ncsi_oem_data_addr);
14197 if (!scratch_offset)
14198 break;
14199 scratch_offset += offsetof(struct glob_ncsi_oem_data,
14200 fcoe_features[path][port]);
14201 host_addr = (u32 *) &(ctl->data.register_data.
14202 fcoe_features);
14203 for (i = 0; i < sizeof(struct fcoe_capabilities);
14204 i += 4)
14205 REG_WR(bp, scratch_offset + i,
14206 *(host_addr + i/4));
Barak Witkowski1d187b32011-12-05 22:41:50 +000014207 }
Yuval Mintz42f82772014-03-23 18:12:23 +020014208 bnx2x_schedule_sp_rtnl(bp, BNX2X_SP_RTNL_GET_DRV_VERSION, 0);
Barak Witkowski1d187b32011-12-05 22:41:50 +000014209 break;
14210 }
Barak Witkowski2e499d32012-06-26 01:31:19 +000014211
Barak Witkowski1d187b32011-12-05 22:41:50 +000014212 case DRV_CTL_ULP_UNREGISTER_CMD: {
14213 int ulp_type = ctl->data.ulp_type;
14214
14215 if (CHIP_IS_E3(bp)) {
14216 int idx = BP_FW_MB_IDX(bp);
14217 u32 cap;
14218
14219 cap = SHMEM2_RD(bp, drv_capabilities_flag[idx]);
14220 if (ulp_type == CNIC_ULP_ISCSI)
14221 cap &= ~DRV_FLAGS_CAPABILITIES_LOADED_ISCSI;
14222 else if (ulp_type == CNIC_ULP_FCOE)
14223 cap &= ~DRV_FLAGS_CAPABILITIES_LOADED_FCOE;
14224 SHMEM2_WR(bp, drv_capabilities_flag[idx], cap);
14225 }
Yuval Mintz42f82772014-03-23 18:12:23 +020014226 bnx2x_schedule_sp_rtnl(bp, BNX2X_SP_RTNL_GET_DRV_VERSION, 0);
Barak Witkowski1d187b32011-12-05 22:41:50 +000014227 break;
14228 }
Michael Chan993ac7b2009-10-10 13:46:56 +000014229
14230 default:
14231 BNX2X_ERR("unknown command %x\n", ctl->cmd);
14232 rc = -EINVAL;
14233 }
14234
14235 return rc;
14236}
14237
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +000014238void bnx2x_setup_cnic_irq_info(struct bnx2x *bp)
Michael Chan993ac7b2009-10-10 13:46:56 +000014239{
14240 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
14241
14242 if (bp->flags & USING_MSIX_FLAG) {
14243 cp->drv_state |= CNIC_DRV_STATE_USING_MSIX;
14244 cp->irq_arr[0].irq_flags |= CNIC_IRQ_FL_MSIX;
14245 cp->irq_arr[0].vector = bp->msix_table[1].vector;
14246 } else {
14247 cp->drv_state &= ~CNIC_DRV_STATE_USING_MSIX;
14248 cp->irq_arr[0].irq_flags &= ~CNIC_IRQ_FL_MSIX;
14249 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030014250 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000014251 cp->irq_arr[0].status_blk = (void *)bp->cnic_sb.e2_sb;
14252 else
14253 cp->irq_arr[0].status_blk = (void *)bp->cnic_sb.e1x_sb;
14254
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030014255 cp->irq_arr[0].status_blk_num = bnx2x_cnic_fw_sb_id(bp);
14256 cp->irq_arr[0].status_blk_num2 = bnx2x_cnic_igu_sb_id(bp);
Michael Chan993ac7b2009-10-10 13:46:56 +000014257 cp->irq_arr[1].status_blk = bp->def_status_blk;
14258 cp->irq_arr[1].status_blk_num = DEF_SB_ID;
Dmitry Kravkov523224a2010-10-06 03:23:26 +000014259 cp->irq_arr[1].status_blk_num2 = DEF_SB_IGU_ID;
Michael Chan993ac7b2009-10-10 13:46:56 +000014260
14261 cp->num_irq = 2;
14262}
14263
Merav Sicron37ae41a2012-06-19 07:48:27 +000014264void bnx2x_setup_cnic_info(struct bnx2x *bp)
14265{
14266 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
14267
Merav Sicron37ae41a2012-06-19 07:48:27 +000014268 cp->ctx_tbl_offset = FUNC_ILT_BASE(BP_FUNC(bp)) +
14269 bnx2x_cid_ilt_lines(bp);
14270 cp->starting_cid = bnx2x_cid_ilt_lines(bp) * ILT_PAGE_CIDS;
14271 cp->fcoe_init_cid = BNX2X_FCOE_ETH_CID(bp);
14272 cp->iscsi_l2_cid = BNX2X_ISCSI_ETH_CID(bp);
14273
Michael Chanf78afb32013-09-18 01:50:38 -070014274 DP(NETIF_MSG_IFUP, "BNX2X_1st_NON_L2_ETH_CID(bp) %x, cp->starting_cid %x, cp->fcoe_init_cid %x, cp->iscsi_l2_cid %x\n",
14275 BNX2X_1st_NON_L2_ETH_CID(bp), cp->starting_cid, cp->fcoe_init_cid,
14276 cp->iscsi_l2_cid);
14277
Merav Sicron37ae41a2012-06-19 07:48:27 +000014278 if (NO_ISCSI_OOO(bp))
14279 cp->drv_state |= CNIC_DRV_STATE_NO_ISCSI_OOO;
14280}
14281
Michael Chan993ac7b2009-10-10 13:46:56 +000014282static int bnx2x_register_cnic(struct net_device *dev, struct cnic_ops *ops,
14283 void *data)
14284{
14285 struct bnx2x *bp = netdev_priv(dev);
14286 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
Merav Sicron55c11942012-11-07 00:45:48 +000014287 int rc;
14288
14289 DP(NETIF_MSG_IFUP, "Register_cnic called\n");
Michael Chan993ac7b2009-10-10 13:46:56 +000014290
Merav Sicron51c1a582012-03-18 10:33:38 +000014291 if (ops == NULL) {
14292 BNX2X_ERR("NULL ops received\n");
Michael Chan993ac7b2009-10-10 13:46:56 +000014293 return -EINVAL;
Merav Sicron51c1a582012-03-18 10:33:38 +000014294 }
Michael Chan993ac7b2009-10-10 13:46:56 +000014295
Merav Sicron55c11942012-11-07 00:45:48 +000014296 if (!CNIC_SUPPORT(bp)) {
14297 BNX2X_ERR("Can't register CNIC when not supported\n");
14298 return -EOPNOTSUPP;
14299 }
14300
14301 if (!CNIC_LOADED(bp)) {
14302 rc = bnx2x_load_cnic(bp);
14303 if (rc) {
14304 BNX2X_ERR("CNIC-related load failed\n");
14305 return rc;
14306 }
Merav Sicron55c11942012-11-07 00:45:48 +000014307 }
14308
14309 bp->cnic_enabled = true;
14310
Michael Chan993ac7b2009-10-10 13:46:56 +000014311 bp->cnic_kwq = kzalloc(PAGE_SIZE, GFP_KERNEL);
14312 if (!bp->cnic_kwq)
14313 return -ENOMEM;
14314
14315 bp->cnic_kwq_cons = bp->cnic_kwq;
14316 bp->cnic_kwq_prod = bp->cnic_kwq;
14317 bp->cnic_kwq_last = bp->cnic_kwq + MAX_SP_DESC_CNT;
14318
14319 bp->cnic_spq_pending = 0;
14320 bp->cnic_kwq_pending = 0;
14321
14322 bp->cnic_data = data;
14323
14324 cp->num_irq = 0;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030014325 cp->drv_state |= CNIC_DRV_STATE_REGD;
Dmitry Kravkov523224a2010-10-06 03:23:26 +000014326 cp->iro_arr = bp->iro_arr;
Michael Chan993ac7b2009-10-10 13:46:56 +000014327
Michael Chan993ac7b2009-10-10 13:46:56 +000014328 bnx2x_setup_cnic_irq_info(bp);
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000014329
Michael Chan993ac7b2009-10-10 13:46:56 +000014330 rcu_assign_pointer(bp->cnic_ops, ops);
14331
Yuval Mintz42f82772014-03-23 18:12:23 +020014332 /* Schedule driver to read CNIC driver versions */
14333 bnx2x_schedule_sp_rtnl(bp, BNX2X_SP_RTNL_GET_DRV_VERSION, 0);
14334
Michael Chan993ac7b2009-10-10 13:46:56 +000014335 return 0;
14336}
14337
14338static int bnx2x_unregister_cnic(struct net_device *dev)
14339{
14340 struct bnx2x *bp = netdev_priv(dev);
14341 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
14342
14343 mutex_lock(&bp->cnic_mutex);
Michael Chan993ac7b2009-10-10 13:46:56 +000014344 cp->drv_state = 0;
Eric Dumazet2cfa5a02011-11-23 07:09:32 +000014345 RCU_INIT_POINTER(bp->cnic_ops, NULL);
Michael Chan993ac7b2009-10-10 13:46:56 +000014346 mutex_unlock(&bp->cnic_mutex);
14347 synchronize_rcu();
Yuval Mintzfea75642013-04-10 13:34:39 +030014348 bp->cnic_enabled = false;
Michael Chan993ac7b2009-10-10 13:46:56 +000014349 kfree(bp->cnic_kwq);
14350 bp->cnic_kwq = NULL;
14351
14352 return 0;
14353}
14354
stephen hemmingera8f47eb2014-01-09 22:20:11 -080014355static struct cnic_eth_dev *bnx2x_cnic_probe(struct net_device *dev)
Michael Chan993ac7b2009-10-10 13:46:56 +000014356{
14357 struct bnx2x *bp = netdev_priv(dev);
14358 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
14359
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000014360 /* If both iSCSI and FCoE are disabled - return NULL in
14361 * order to indicate CNIC that it should not try to work
14362 * with this device.
14363 */
14364 if (NO_ISCSI(bp) && NO_FCOE(bp))
14365 return NULL;
14366
Michael Chan993ac7b2009-10-10 13:46:56 +000014367 cp->drv_owner = THIS_MODULE;
14368 cp->chip_id = CHIP_ID(bp);
14369 cp->pdev = bp->pdev;
14370 cp->io_base = bp->regview;
14371 cp->io_base2 = bp->doorbells;
14372 cp->max_kwqe_pending = 8;
Dmitry Kravkov523224a2010-10-06 03:23:26 +000014373 cp->ctx_blk_size = CDU_ILT_PAGE_SZ;
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000014374 cp->ctx_tbl_offset = FUNC_ILT_BASE(BP_FUNC(bp)) +
14375 bnx2x_cid_ilt_lines(bp);
Michael Chan993ac7b2009-10-10 13:46:56 +000014376 cp->ctx_tbl_len = CNIC_ILT_LINES;
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000014377 cp->starting_cid = bnx2x_cid_ilt_lines(bp) * ILT_PAGE_CIDS;
Michael Chan993ac7b2009-10-10 13:46:56 +000014378 cp->drv_submit_kwqes_16 = bnx2x_cnic_sp_queue;
14379 cp->drv_ctl = bnx2x_drv_ctl;
14380 cp->drv_register_cnic = bnx2x_register_cnic;
14381 cp->drv_unregister_cnic = bnx2x_unregister_cnic;
Merav Sicron37ae41a2012-06-19 07:48:27 +000014382 cp->fcoe_init_cid = BNX2X_FCOE_ETH_CID(bp);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030014383 cp->iscsi_l2_client_id =
14384 bnx2x_cnic_eth_cl_id(bp, BNX2X_ISCSI_ETH_CL_ID_IDX);
Merav Sicron37ae41a2012-06-19 07:48:27 +000014385 cp->iscsi_l2_cid = BNX2X_ISCSI_ETH_CID(bp);
Michael Chan993ac7b2009-10-10 13:46:56 +000014386
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000014387 if (NO_ISCSI_OOO(bp))
14388 cp->drv_state |= CNIC_DRV_STATE_NO_ISCSI_OOO;
14389
14390 if (NO_ISCSI(bp))
14391 cp->drv_state |= CNIC_DRV_STATE_NO_ISCSI;
14392
14393 if (NO_FCOE(bp))
14394 cp->drv_state |= CNIC_DRV_STATE_NO_FCOE;
14395
Merav Sicron51c1a582012-03-18 10:33:38 +000014396 BNX2X_DEV_INFO(
14397 "page_size %d, tbl_offset %d, tbl_lines %d, starting cid %d\n",
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000014398 cp->ctx_blk_size,
14399 cp->ctx_tbl_offset,
14400 cp->ctx_tbl_len,
14401 cp->starting_cid);
Michael Chan993ac7b2009-10-10 13:46:56 +000014402 return cp;
14403}
Michael Chan993ac7b2009-10-10 13:46:56 +000014404
stephen hemmingera8f47eb2014-01-09 22:20:11 -080014405static u32 bnx2x_rx_ustorm_prods_offset(struct bnx2x_fastpath *fp)
Ariel Eliorbe1f1ffa2013-01-01 05:22:24 +000014406{
Ariel Elior64112802013-01-07 00:50:23 +000014407 struct bnx2x *bp = fp->bp;
14408 u32 offset = BAR_USTRORM_INTMEM;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070014409
Ariel Elior64112802013-01-07 00:50:23 +000014410 if (IS_VF(bp))
14411 return bnx2x_vf_ustorm_prods_offset(bp, fp);
14412 else if (!CHIP_IS_E1x(bp))
14413 offset += USTORM_RX_PRODS_E2_OFFSET(fp->cl_qzone_id);
14414 else
14415 offset += USTORM_RX_PRODS_E1X_OFFSET(BP_PORT(bp), fp->cl_id);
Ariel Eliorbe1f1ffa2013-01-01 05:22:24 +000014416
Ariel Elior64112802013-01-07 00:50:23 +000014417 return offset;
14418}
Ariel Eliorbe1f1ffa2013-01-01 05:22:24 +000014419
Ariel Elior64112802013-01-07 00:50:23 +000014420/* called only on E1H or E2.
14421 * When pretending to be PF, the pretend value is the function number 0...7
14422 * When pretending to be VF, the pretend val is the PF-num:VF-valid:ABS-VFID
14423 * combination
14424 */
14425int bnx2x_pretend_func(struct bnx2x *bp, u16 pretend_func_val)
14426{
14427 u32 pretend_reg;
Ariel Eliorbe1f1ffa2013-01-01 05:22:24 +000014428
Ariel Elior23826852013-01-09 07:04:35 +000014429 if (CHIP_IS_E1H(bp) && pretend_func_val >= E1H_FUNC_MAX)
Ariel Elior64112802013-01-07 00:50:23 +000014430 return -1;
Ariel Eliorbe1f1ffa2013-01-01 05:22:24 +000014431
Ariel Elior64112802013-01-07 00:50:23 +000014432 /* get my own pretend register */
14433 pretend_reg = bnx2x_get_pretend_reg(bp);
14434 REG_WR(bp, pretend_reg, pretend_func_val);
14435 REG_RD(bp, pretend_reg);
Ariel Eliorbe1f1ffa2013-01-01 05:22:24 +000014436 return 0;
14437}
Michal Kalderoneeed0182014-08-17 16:47:44 +030014438
14439static void bnx2x_ptp_task(struct work_struct *work)
14440{
14441 struct bnx2x *bp = container_of(work, struct bnx2x, ptp_task);
14442 int port = BP_PORT(bp);
14443 u32 val_seq;
14444 u64 timestamp, ns;
14445 struct skb_shared_hwtstamps shhwtstamps;
14446
14447 /* Read Tx timestamp registers */
14448 val_seq = REG_RD(bp, port ? NIG_REG_P1_TLLH_PTP_BUF_SEQID :
14449 NIG_REG_P0_TLLH_PTP_BUF_SEQID);
14450 if (val_seq & 0x10000) {
14451 /* There is a valid timestamp value */
14452 timestamp = REG_RD(bp, port ? NIG_REG_P1_TLLH_PTP_BUF_TS_MSB :
14453 NIG_REG_P0_TLLH_PTP_BUF_TS_MSB);
14454 timestamp <<= 32;
14455 timestamp |= REG_RD(bp, port ? NIG_REG_P1_TLLH_PTP_BUF_TS_LSB :
14456 NIG_REG_P0_TLLH_PTP_BUF_TS_LSB);
14457 /* Reset timestamp register to allow new timestamp */
14458 REG_WR(bp, port ? NIG_REG_P1_TLLH_PTP_BUF_SEQID :
14459 NIG_REG_P0_TLLH_PTP_BUF_SEQID, 0x10000);
14460 ns = timecounter_cyc2time(&bp->timecounter, timestamp);
14461
14462 memset(&shhwtstamps, 0, sizeof(shhwtstamps));
14463 shhwtstamps.hwtstamp = ns_to_ktime(ns);
14464 skb_tstamp_tx(bp->ptp_tx_skb, &shhwtstamps);
14465 dev_kfree_skb_any(bp->ptp_tx_skb);
14466 bp->ptp_tx_skb = NULL;
14467
14468 DP(BNX2X_MSG_PTP, "Tx timestamp, timestamp cycles = %llu, ns = %llu\n",
14469 timestamp, ns);
14470 } else {
14471 DP(BNX2X_MSG_PTP, "There is no valid Tx timestamp yet\n");
14472 /* Reschedule to keep checking for a valid timestamp value */
14473 schedule_work(&bp->ptp_task);
14474 }
14475}
14476
14477void bnx2x_set_rx_ts(struct bnx2x *bp, struct sk_buff *skb)
14478{
14479 int port = BP_PORT(bp);
14480 u64 timestamp, ns;
14481
14482 timestamp = REG_RD(bp, port ? NIG_REG_P1_LLH_PTP_HOST_BUF_TS_MSB :
14483 NIG_REG_P0_LLH_PTP_HOST_BUF_TS_MSB);
14484 timestamp <<= 32;
14485 timestamp |= REG_RD(bp, port ? NIG_REG_P1_LLH_PTP_HOST_BUF_TS_LSB :
14486 NIG_REG_P0_LLH_PTP_HOST_BUF_TS_LSB);
14487
14488 /* Reset timestamp register to allow new timestamp */
14489 REG_WR(bp, port ? NIG_REG_P1_LLH_PTP_HOST_BUF_SEQID :
14490 NIG_REG_P0_LLH_PTP_HOST_BUF_SEQID, 0x10000);
14491
14492 ns = timecounter_cyc2time(&bp->timecounter, timestamp);
14493
14494 skb_hwtstamps(skb)->hwtstamp = ns_to_ktime(ns);
14495
14496 DP(BNX2X_MSG_PTP, "Rx timestamp, timestamp cycles = %llu, ns = %llu\n",
14497 timestamp, ns);
14498}
14499
14500/* Read the PHC */
14501static cycle_t bnx2x_cyclecounter_read(const struct cyclecounter *cc)
14502{
14503 struct bnx2x *bp = container_of(cc, struct bnx2x, cyclecounter);
14504 int port = BP_PORT(bp);
14505 u32 wb_data[2];
14506 u64 phc_cycles;
14507
14508 REG_RD_DMAE(bp, port ? NIG_REG_TIMESYNC_GEN_REG + tsgen_synctime_t1 :
14509 NIG_REG_TIMESYNC_GEN_REG + tsgen_synctime_t0, wb_data, 2);
14510 phc_cycles = wb_data[1];
14511 phc_cycles = (phc_cycles << 32) + wb_data[0];
14512
14513 DP(BNX2X_MSG_PTP, "PHC read cycles = %llu\n", phc_cycles);
14514
14515 return phc_cycles;
14516}
14517
14518static void bnx2x_init_cyclecounter(struct bnx2x *bp)
14519{
14520 memset(&bp->cyclecounter, 0, sizeof(bp->cyclecounter));
14521 bp->cyclecounter.read = bnx2x_cyclecounter_read;
14522 bp->cyclecounter.mask = CLOCKSOURCE_MASK(64);
14523 bp->cyclecounter.shift = 1;
14524 bp->cyclecounter.mult = 1;
14525}
14526
14527static int bnx2x_send_reset_timesync_ramrod(struct bnx2x *bp)
14528{
14529 struct bnx2x_func_state_params func_params = {NULL};
14530 struct bnx2x_func_set_timesync_params *set_timesync_params =
14531 &func_params.params.set_timesync;
14532
14533 /* Prepare parameters for function state transitions */
14534 __set_bit(RAMROD_COMP_WAIT, &func_params.ramrod_flags);
14535 __set_bit(RAMROD_RETRY, &func_params.ramrod_flags);
14536
14537 func_params.f_obj = &bp->func_obj;
14538 func_params.cmd = BNX2X_F_CMD_SET_TIMESYNC;
14539
14540 /* Function parameters */
14541 set_timesync_params->drift_adjust_cmd = TS_DRIFT_ADJUST_RESET;
14542 set_timesync_params->offset_cmd = TS_OFFSET_KEEP;
14543
14544 return bnx2x_func_state_change(bp, &func_params);
14545}
14546
14547int bnx2x_enable_ptp_packets(struct bnx2x *bp)
14548{
14549 struct bnx2x_queue_state_params q_params;
14550 int rc, i;
14551
14552 /* send queue update ramrod to enable PTP packets */
14553 memset(&q_params, 0, sizeof(q_params));
14554 __set_bit(RAMROD_COMP_WAIT, &q_params.ramrod_flags);
14555 q_params.cmd = BNX2X_Q_CMD_UPDATE;
14556 __set_bit(BNX2X_Q_UPDATE_PTP_PKTS_CHNG,
14557 &q_params.params.update.update_flags);
14558 __set_bit(BNX2X_Q_UPDATE_PTP_PKTS,
14559 &q_params.params.update.update_flags);
14560
14561 /* send the ramrod on all the queues of the PF */
14562 for_each_eth_queue(bp, i) {
14563 struct bnx2x_fastpath *fp = &bp->fp[i];
14564
14565 /* Set the appropriate Queue object */
14566 q_params.q_obj = &bnx2x_sp_obj(bp, fp).q_obj;
14567
14568 /* Update the Queue state */
14569 rc = bnx2x_queue_state_change(bp, &q_params);
14570 if (rc) {
14571 BNX2X_ERR("Failed to enable PTP packets\n");
14572 return rc;
14573 }
14574 }
14575
14576 return 0;
14577}
14578
14579int bnx2x_configure_ptp_filters(struct bnx2x *bp)
14580{
14581 int port = BP_PORT(bp);
14582 int rc;
14583
14584 if (!bp->hwtstamp_ioctl_called)
14585 return 0;
14586
14587 switch (bp->tx_type) {
14588 case HWTSTAMP_TX_ON:
14589 bp->flags |= TX_TIMESTAMPING_EN;
14590 REG_WR(bp, port ? NIG_REG_P1_TLLH_PTP_PARAM_MASK :
14591 NIG_REG_P0_TLLH_PTP_PARAM_MASK, 0x6AA);
14592 REG_WR(bp, port ? NIG_REG_P1_TLLH_PTP_RULE_MASK :
14593 NIG_REG_P0_TLLH_PTP_RULE_MASK, 0x3EEE);
14594 break;
14595 case HWTSTAMP_TX_ONESTEP_SYNC:
14596 BNX2X_ERR("One-step timestamping is not supported\n");
14597 return -ERANGE;
14598 }
14599
14600 switch (bp->rx_filter) {
14601 case HWTSTAMP_FILTER_NONE:
14602 break;
14603 case HWTSTAMP_FILTER_ALL:
14604 case HWTSTAMP_FILTER_SOME:
14605 bp->rx_filter = HWTSTAMP_FILTER_NONE;
14606 break;
14607 case HWTSTAMP_FILTER_PTP_V1_L4_EVENT:
14608 case HWTSTAMP_FILTER_PTP_V1_L4_SYNC:
14609 case HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ:
14610 bp->rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_EVENT;
14611 /* Initialize PTP detection for UDP/IPv4 events */
14612 REG_WR(bp, port ? NIG_REG_P1_LLH_PTP_PARAM_MASK :
14613 NIG_REG_P0_LLH_PTP_PARAM_MASK, 0x7EE);
14614 REG_WR(bp, port ? NIG_REG_P1_LLH_PTP_RULE_MASK :
14615 NIG_REG_P0_LLH_PTP_RULE_MASK, 0x3FFE);
14616 break;
14617 case HWTSTAMP_FILTER_PTP_V2_L4_EVENT:
14618 case HWTSTAMP_FILTER_PTP_V2_L4_SYNC:
14619 case HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ:
14620 bp->rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_EVENT;
14621 /* Initialize PTP detection for UDP/IPv4 or UDP/IPv6 events */
14622 REG_WR(bp, port ? NIG_REG_P1_LLH_PTP_PARAM_MASK :
14623 NIG_REG_P0_LLH_PTP_PARAM_MASK, 0x7EA);
14624 REG_WR(bp, port ? NIG_REG_P1_LLH_PTP_RULE_MASK :
14625 NIG_REG_P0_LLH_PTP_RULE_MASK, 0x3FEE);
14626 break;
14627 case HWTSTAMP_FILTER_PTP_V2_L2_EVENT:
14628 case HWTSTAMP_FILTER_PTP_V2_L2_SYNC:
14629 case HWTSTAMP_FILTER_PTP_V2_L2_DELAY_REQ:
14630 bp->rx_filter = HWTSTAMP_FILTER_PTP_V2_L2_EVENT;
14631 /* Initialize PTP detection L2 events */
14632 REG_WR(bp, port ? NIG_REG_P1_LLH_PTP_PARAM_MASK :
14633 NIG_REG_P0_LLH_PTP_PARAM_MASK, 0x6BF);
14634 REG_WR(bp, port ? NIG_REG_P1_LLH_PTP_RULE_MASK :
14635 NIG_REG_P0_LLH_PTP_RULE_MASK, 0x3EFF);
14636
14637 break;
14638 case HWTSTAMP_FILTER_PTP_V2_EVENT:
14639 case HWTSTAMP_FILTER_PTP_V2_SYNC:
14640 case HWTSTAMP_FILTER_PTP_V2_DELAY_REQ:
14641 bp->rx_filter = HWTSTAMP_FILTER_PTP_V2_EVENT;
14642 /* Initialize PTP detection L2, UDP/IPv4 or UDP/IPv6 events */
14643 REG_WR(bp, port ? NIG_REG_P1_LLH_PTP_PARAM_MASK :
14644 NIG_REG_P0_LLH_PTP_PARAM_MASK, 0x6AA);
14645 REG_WR(bp, port ? NIG_REG_P1_LLH_PTP_RULE_MASK :
14646 NIG_REG_P0_LLH_PTP_RULE_MASK, 0x3EEE);
14647 break;
14648 }
14649
14650 /* Indicate to FW that this PF expects recorded PTP packets */
14651 rc = bnx2x_enable_ptp_packets(bp);
14652 if (rc)
14653 return rc;
14654
14655 /* Enable sending PTP packets to host */
14656 REG_WR(bp, port ? NIG_REG_P1_LLH_PTP_TO_HOST :
14657 NIG_REG_P0_LLH_PTP_TO_HOST, 0x1);
14658
14659 return 0;
14660}
14661
14662static int bnx2x_hwtstamp_ioctl(struct bnx2x *bp, struct ifreq *ifr)
14663{
14664 struct hwtstamp_config config;
14665 int rc;
14666
14667 DP(BNX2X_MSG_PTP, "HWTSTAMP IOCTL called\n");
14668
14669 if (copy_from_user(&config, ifr->ifr_data, sizeof(config)))
14670 return -EFAULT;
14671
14672 DP(BNX2X_MSG_PTP, "Requested tx_type: %d, requested rx_filters = %d\n",
14673 config.tx_type, config.rx_filter);
14674
14675 if (config.flags) {
14676 BNX2X_ERR("config.flags is reserved for future use\n");
14677 return -EINVAL;
14678 }
14679
14680 bp->hwtstamp_ioctl_called = 1;
14681 bp->tx_type = config.tx_type;
14682 bp->rx_filter = config.rx_filter;
14683
14684 rc = bnx2x_configure_ptp_filters(bp);
14685 if (rc)
14686 return rc;
14687
14688 config.rx_filter = bp->rx_filter;
14689
14690 return copy_to_user(ifr->ifr_data, &config, sizeof(config)) ?
14691 -EFAULT : 0;
14692}
14693
14694/* Configrues HW for PTP */
14695static int bnx2x_configure_ptp(struct bnx2x *bp)
14696{
14697 int rc, port = BP_PORT(bp);
14698 u32 wb_data[2];
14699
14700 /* Reset PTP event detection rules - will be configured in the IOCTL */
14701 REG_WR(bp, port ? NIG_REG_P1_LLH_PTP_PARAM_MASK :
14702 NIG_REG_P0_LLH_PTP_PARAM_MASK, 0x7FF);
14703 REG_WR(bp, port ? NIG_REG_P1_LLH_PTP_RULE_MASK :
14704 NIG_REG_P0_LLH_PTP_RULE_MASK, 0x3FFF);
14705 REG_WR(bp, port ? NIG_REG_P1_TLLH_PTP_PARAM_MASK :
14706 NIG_REG_P0_TLLH_PTP_PARAM_MASK, 0x7FF);
14707 REG_WR(bp, port ? NIG_REG_P1_TLLH_PTP_RULE_MASK :
14708 NIG_REG_P0_TLLH_PTP_RULE_MASK, 0x3FFF);
14709
14710 /* Disable PTP packets to host - will be configured in the IOCTL*/
14711 REG_WR(bp, port ? NIG_REG_P1_LLH_PTP_TO_HOST :
14712 NIG_REG_P0_LLH_PTP_TO_HOST, 0x0);
14713
14714 /* Enable the PTP feature */
14715 REG_WR(bp, port ? NIG_REG_P1_PTP_EN :
14716 NIG_REG_P0_PTP_EN, 0x3F);
14717
14718 /* Enable the free-running counter */
14719 wb_data[0] = 0;
14720 wb_data[1] = 0;
14721 REG_WR_DMAE(bp, NIG_REG_TIMESYNC_GEN_REG + tsgen_ctrl, wb_data, 2);
14722
14723 /* Reset drift register (offset register is not reset) */
14724 rc = bnx2x_send_reset_timesync_ramrod(bp);
14725 if (rc) {
14726 BNX2X_ERR("Failed to reset PHC drift register\n");
14727 return -EFAULT;
14728 }
14729
14730 /* Reset possibly old timestamps */
14731 REG_WR(bp, port ? NIG_REG_P1_LLH_PTP_HOST_BUF_SEQID :
14732 NIG_REG_P0_LLH_PTP_HOST_BUF_SEQID, 0x10000);
14733 REG_WR(bp, port ? NIG_REG_P1_TLLH_PTP_BUF_SEQID :
14734 NIG_REG_P0_TLLH_PTP_BUF_SEQID, 0x10000);
14735
14736 return 0;
14737}
14738
14739/* Called during load, to initialize PTP-related stuff */
14740void bnx2x_init_ptp(struct bnx2x *bp)
14741{
14742 int rc;
14743
14744 /* Configure PTP in HW */
14745 rc = bnx2x_configure_ptp(bp);
14746 if (rc) {
14747 BNX2X_ERR("Stopping PTP initialization\n");
14748 return;
14749 }
14750
14751 /* Init work queue for Tx timestamping */
14752 INIT_WORK(&bp->ptp_task, bnx2x_ptp_task);
14753
14754 /* Init cyclecounter and timecounter. This is done only in the first
14755 * load. If done in every load, PTP application will fail when doing
14756 * unload / load (e.g. MTU change) while it is running.
14757 */
14758 if (!bp->timecounter_init_done) {
14759 bnx2x_init_cyclecounter(bp);
14760 timecounter_init(&bp->timecounter, &bp->cyclecounter,
14761 ktime_to_ns(ktime_get_real()));
14762 bp->timecounter_init_done = 1;
14763 }
14764
14765 DP(BNX2X_MSG_PTP, "PTP initialization ended successfully\n");
14766}