Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 1 | /* bnx2x_main.c: Broadcom Everest network driver. |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 2 | * |
Yuval Mintz | 247fa82 | 2013-01-14 05:11:50 +0000 | [diff] [blame] | 3 | * Copyright (c) 2007-2013 Broadcom Corporation |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 4 | * |
| 5 | * This program is free software; you can redistribute it and/or modify |
| 6 | * it under the terms of the GNU General Public License as published by |
| 7 | * the Free Software Foundation. |
| 8 | * |
Ariel Elior | 08f6dd8 | 2014-05-27 13:11:36 +0300 | [diff] [blame] | 9 | * Maintained by: Ariel Elior <ariel.elior@qlogic.com> |
Eilon Greenstein | 24e3fce | 2008-06-12 14:30:28 -0700 | [diff] [blame] | 10 | * Written by: Eliezer Tamir |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 11 | * Based on code from Michael Chan's bnx2 driver |
| 12 | * UDP CSUM errata workaround by Arik Gendelman |
Eilon Greenstein | ca00392 | 2009-08-12 22:53:28 -0700 | [diff] [blame] | 13 | * Slowpath and fastpath rework by Vladislav Zolotarov |
Eliezer Tamir | c14423f | 2008-02-28 11:49:42 -0800 | [diff] [blame] | 14 | * Statistics and Link management by Yitchak Gertner |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 15 | * |
| 16 | */ |
| 17 | |
Joe Perches | f1deab5 | 2011-08-14 12:16:21 +0000 | [diff] [blame] | 18 | #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt |
| 19 | |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 20 | #include <linux/module.h> |
| 21 | #include <linux/moduleparam.h> |
| 22 | #include <linux/kernel.h> |
| 23 | #include <linux/device.h> /* for dev_info() */ |
| 24 | #include <linux/timer.h> |
| 25 | #include <linux/errno.h> |
| 26 | #include <linux/ioport.h> |
| 27 | #include <linux/slab.h> |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 28 | #include <linux/interrupt.h> |
| 29 | #include <linux/pci.h> |
Yuval Mintz | 33d8e6a | 2013-12-26 09:57:08 +0200 | [diff] [blame] | 30 | #include <linux/aer.h> |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 31 | #include <linux/init.h> |
| 32 | #include <linux/netdevice.h> |
| 33 | #include <linux/etherdevice.h> |
| 34 | #include <linux/skbuff.h> |
| 35 | #include <linux/dma-mapping.h> |
| 36 | #include <linux/bitops.h> |
| 37 | #include <linux/irq.h> |
| 38 | #include <linux/delay.h> |
| 39 | #include <asm/byteorder.h> |
| 40 | #include <linux/time.h> |
| 41 | #include <linux/ethtool.h> |
| 42 | #include <linux/mii.h> |
Eilon Greenstein | 0c6671b | 2009-01-14 21:26:51 -0800 | [diff] [blame] | 43 | #include <linux/if_vlan.h> |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 44 | #include <net/ip.h> |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 45 | #include <net/ipv6.h> |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 46 | #include <net/tcp.h> |
| 47 | #include <net/checksum.h> |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 48 | #include <net/ip6_checksum.h> |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 49 | #include <linux/workqueue.h> |
| 50 | #include <linux/crc32.h> |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 51 | #include <linux/crc32c.h> |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 52 | #include <linux/prefetch.h> |
| 53 | #include <linux/zlib.h> |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 54 | #include <linux/io.h> |
Yuval Mintz | 452427b | 2012-03-26 20:47:07 +0000 | [diff] [blame] | 55 | #include <linux/semaphore.h> |
Ben Hutchings | 45229b4 | 2009-11-07 11:53:39 +0000 | [diff] [blame] | 56 | #include <linux/stringify.h> |
David S. Miller | 7ab24bf | 2011-06-29 05:48:41 -0700 | [diff] [blame] | 57 | #include <linux/vmalloc.h> |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 58 | |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 59 | #include "bnx2x.h" |
| 60 | #include "bnx2x_init.h" |
Vladislav Zolotarov | 94a78b7 | 2009-04-27 03:27:43 -0700 | [diff] [blame] | 61 | #include "bnx2x_init_ops.h" |
Dmitry Kravkov | 9f6c925 | 2010-07-27 12:34:34 +0000 | [diff] [blame] | 62 | #include "bnx2x_cmn.h" |
Ariel Elior | 1ab4434 | 2013-01-01 05:22:23 +0000 | [diff] [blame] | 63 | #include "bnx2x_vfpf.h" |
Vladislav Zolotarov | e4901dd | 2010-12-13 05:44:18 +0000 | [diff] [blame] | 64 | #include "bnx2x_dcb.h" |
Vladislav Zolotarov | 042181f | 2011-06-14 01:33:39 +0000 | [diff] [blame] | 65 | #include "bnx2x_sp.h" |
Vladislav Zolotarov | 94a78b7 | 2009-04-27 03:27:43 -0700 | [diff] [blame] | 66 | #include <linux/firmware.h> |
| 67 | #include "bnx2x_fw_file_hdr.h" |
| 68 | /* FW files */ |
Ben Hutchings | 45229b4 | 2009-11-07 11:53:39 +0000 | [diff] [blame] | 69 | #define FW_FILE_VERSION \ |
| 70 | __stringify(BCM_5710_FW_MAJOR_VERSION) "." \ |
| 71 | __stringify(BCM_5710_FW_MINOR_VERSION) "." \ |
| 72 | __stringify(BCM_5710_FW_REVISION_VERSION) "." \ |
| 73 | __stringify(BCM_5710_FW_ENGINEERING_VERSION) |
Dmitry Kravkov | 560131f | 2010-10-06 03:18:47 +0000 | [diff] [blame] | 74 | #define FW_FILE_NAME_E1 "bnx2x/bnx2x-e1-" FW_FILE_VERSION ".fw" |
| 75 | #define FW_FILE_NAME_E1H "bnx2x/bnx2x-e1h-" FW_FILE_VERSION ".fw" |
Dmitry Kravkov | f2e0899 | 2010-10-06 03:28:26 +0000 | [diff] [blame] | 76 | #define FW_FILE_NAME_E2 "bnx2x/bnx2x-e2-" FW_FILE_VERSION ".fw" |
Vladislav Zolotarov | 94a78b7 | 2009-04-27 03:27:43 -0700 | [diff] [blame] | 77 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 78 | /* Time in jiffies before concluding the transmitter is hung */ |
| 79 | #define TX_TIMEOUT (5*HZ) |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 80 | |
Bill Pemberton | 0329aba | 2012-12-03 09:24:24 -0500 | [diff] [blame] | 81 | static char version[] = |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 82 | "Broadcom NetXtreme II 5771x/578xx 10/20-Gigabit Ethernet Driver " |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 83 | DRV_MODULE_NAME " " DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")\n"; |
| 84 | |
Eilon Greenstein | 24e3fce | 2008-06-12 14:30:28 -0700 | [diff] [blame] | 85 | MODULE_AUTHOR("Eliezer Tamir"); |
Dmitry Kravkov | f2e0899 | 2010-10-06 03:28:26 +0000 | [diff] [blame] | 86 | MODULE_DESCRIPTION("Broadcom NetXtreme II " |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 87 | "BCM57710/57711/57711E/" |
| 88 | "57712/57712_MF/57800/57800_MF/57810/57810_MF/" |
| 89 | "57840/57840_MF Driver"); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 90 | MODULE_LICENSE("GPL"); |
| 91 | MODULE_VERSION(DRV_MODULE_VERSION); |
Ben Hutchings | 45229b4 | 2009-11-07 11:53:39 +0000 | [diff] [blame] | 92 | MODULE_FIRMWARE(FW_FILE_NAME_E1); |
| 93 | MODULE_FIRMWARE(FW_FILE_NAME_E1H); |
Dmitry Kravkov | f2e0899 | 2010-10-06 03:28:26 +0000 | [diff] [blame] | 94 | MODULE_FIRMWARE(FW_FILE_NAME_E2); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 95 | |
stephen hemminger | a8f47eb | 2014-01-09 22:20:11 -0800 | [diff] [blame] | 96 | int bnx2x_num_queues; |
James M Leddy | 1c8bb76 | 2014-02-04 15:10:59 -0500 | [diff] [blame] | 97 | module_param_named(num_queues, bnx2x_num_queues, int, S_IRUGO); |
Dmitry Kravkov | 9630523 | 2012-04-03 18:41:30 +0000 | [diff] [blame] | 98 | MODULE_PARM_DESC(num_queues, |
| 99 | " Set number of queues (default is as a number of CPUs)"); |
Eilon Greenstein | 555f6c7 | 2009-02-12 08:36:11 +0000 | [diff] [blame] | 100 | |
Eilon Greenstein | 19680c4 | 2008-08-13 15:47:33 -0700 | [diff] [blame] | 101 | static int disable_tpa; |
James M Leddy | 1c8bb76 | 2014-02-04 15:10:59 -0500 | [diff] [blame] | 102 | module_param(disable_tpa, int, S_IRUGO); |
Eilon Greenstein | 9898f86 | 2009-02-12 08:38:27 +0000 | [diff] [blame] | 103 | MODULE_PARM_DESC(disable_tpa, " Disable the TPA (LRO) feature"); |
Eilon Greenstein | 8badd27 | 2009-02-12 08:36:15 +0000 | [diff] [blame] | 104 | |
stephen hemminger | a8f47eb | 2014-01-09 22:20:11 -0800 | [diff] [blame] | 105 | static int int_mode; |
James M Leddy | 1c8bb76 | 2014-02-04 15:10:59 -0500 | [diff] [blame] | 106 | module_param(int_mode, int, S_IRUGO); |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 107 | MODULE_PARM_DESC(int_mode, " Force interrupt mode other than MSI-X " |
Vladislav Zolotarov | cdaa7cb | 2010-04-19 01:13:57 +0000 | [diff] [blame] | 108 | "(1 INT#x; 2 MSI)"); |
Eilon Greenstein | 8badd27 | 2009-02-12 08:36:15 +0000 | [diff] [blame] | 109 | |
Eilon Greenstein | a18f512 | 2009-08-12 08:23:26 +0000 | [diff] [blame] | 110 | static int dropless_fc; |
James M Leddy | 1c8bb76 | 2014-02-04 15:10:59 -0500 | [diff] [blame] | 111 | module_param(dropless_fc, int, S_IRUGO); |
Eilon Greenstein | a18f512 | 2009-08-12 08:23:26 +0000 | [diff] [blame] | 112 | MODULE_PARM_DESC(dropless_fc, " Pause on exhausted host ring"); |
| 113 | |
Eilon Greenstein | 8d5726c | 2009-02-12 08:37:19 +0000 | [diff] [blame] | 114 | static int mrrs = -1; |
James M Leddy | 1c8bb76 | 2014-02-04 15:10:59 -0500 | [diff] [blame] | 115 | module_param(mrrs, int, S_IRUGO); |
Eilon Greenstein | 8d5726c | 2009-02-12 08:37:19 +0000 | [diff] [blame] | 116 | MODULE_PARM_DESC(mrrs, " Force Max Read Req Size (0..3) (for debug)"); |
| 117 | |
Eilon Greenstein | 9898f86 | 2009-02-12 08:38:27 +0000 | [diff] [blame] | 118 | static int debug; |
James M Leddy | 1c8bb76 | 2014-02-04 15:10:59 -0500 | [diff] [blame] | 119 | module_param(debug, int, S_IRUGO); |
Eilon Greenstein | 9898f86 | 2009-02-12 08:38:27 +0000 | [diff] [blame] | 120 | MODULE_PARM_DESC(debug, " Default debug msglevel"); |
| 121 | |
Yuval Mintz | 370d4a2 | 2014-03-23 18:12:24 +0200 | [diff] [blame] | 122 | static struct workqueue_struct *bnx2x_wq; |
| 123 | struct workqueue_struct *bnx2x_iov_wq; |
Vladislav Zolotarov | ec6ba94 | 2010-12-13 05:44:01 +0000 | [diff] [blame] | 124 | |
Barak Witkowski | 1ef1d45 | 2013-01-10 04:53:40 +0000 | [diff] [blame] | 125 | struct bnx2x_mac_vals { |
| 126 | u32 xmac_addr; |
| 127 | u32 xmac_val; |
| 128 | u32 emac_addr; |
| 129 | u32 emac_val; |
| 130 | u32 umac_addr; |
| 131 | u32 umac_val; |
| 132 | u32 bmac_addr; |
| 133 | u32 bmac_val[2]; |
| 134 | }; |
| 135 | |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 136 | enum bnx2x_board_type { |
| 137 | BCM57710 = 0, |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 138 | BCM57711, |
| 139 | BCM57711E, |
| 140 | BCM57712, |
| 141 | BCM57712_MF, |
Ariel Elior | 1ab4434 | 2013-01-01 05:22:23 +0000 | [diff] [blame] | 142 | BCM57712_VF, |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 143 | BCM57800, |
| 144 | BCM57800_MF, |
Ariel Elior | 1ab4434 | 2013-01-01 05:22:23 +0000 | [diff] [blame] | 145 | BCM57800_VF, |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 146 | BCM57810, |
| 147 | BCM57810_MF, |
Ariel Elior | 1ab4434 | 2013-01-01 05:22:23 +0000 | [diff] [blame] | 148 | BCM57810_VF, |
Yuval Mintz | c3def94 | 2012-07-23 10:25:43 +0300 | [diff] [blame] | 149 | BCM57840_4_10, |
| 150 | BCM57840_2_20, |
Barak Witkowski | 7e8e02d | 2012-04-03 18:41:28 +0000 | [diff] [blame] | 151 | BCM57840_MF, |
Ariel Elior | 1ab4434 | 2013-01-01 05:22:23 +0000 | [diff] [blame] | 152 | BCM57840_VF, |
Barak Witkowski | 7e8e02d | 2012-04-03 18:41:28 +0000 | [diff] [blame] | 153 | BCM57811, |
Ariel Elior | 1ab4434 | 2013-01-01 05:22:23 +0000 | [diff] [blame] | 154 | BCM57811_MF, |
| 155 | BCM57840_O, |
| 156 | BCM57840_MFO, |
| 157 | BCM57811_VF |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 158 | }; |
| 159 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 160 | /* indexed by board_type, above */ |
Andrew Morton | 53a1056 | 2008-02-09 23:16:41 -0800 | [diff] [blame] | 161 | static struct { |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 162 | char *name; |
Bill Pemberton | 0329aba | 2012-12-03 09:24:24 -0500 | [diff] [blame] | 163 | } board_info[] = { |
Ariel Elior | 1ab4434 | 2013-01-01 05:22:23 +0000 | [diff] [blame] | 164 | [BCM57710] = { "Broadcom NetXtreme II BCM57710 10 Gigabit PCIe [Everest]" }, |
| 165 | [BCM57711] = { "Broadcom NetXtreme II BCM57711 10 Gigabit PCIe" }, |
| 166 | [BCM57711E] = { "Broadcom NetXtreme II BCM57711E 10 Gigabit PCIe" }, |
| 167 | [BCM57712] = { "Broadcom NetXtreme II BCM57712 10 Gigabit Ethernet" }, |
| 168 | [BCM57712_MF] = { "Broadcom NetXtreme II BCM57712 10 Gigabit Ethernet Multi Function" }, |
| 169 | [BCM57712_VF] = { "Broadcom NetXtreme II BCM57712 10 Gigabit Ethernet Virtual Function" }, |
| 170 | [BCM57800] = { "Broadcom NetXtreme II BCM57800 10 Gigabit Ethernet" }, |
| 171 | [BCM57800_MF] = { "Broadcom NetXtreme II BCM57800 10 Gigabit Ethernet Multi Function" }, |
| 172 | [BCM57800_VF] = { "Broadcom NetXtreme II BCM57800 10 Gigabit Ethernet Virtual Function" }, |
| 173 | [BCM57810] = { "Broadcom NetXtreme II BCM57810 10 Gigabit Ethernet" }, |
| 174 | [BCM57810_MF] = { "Broadcom NetXtreme II BCM57810 10 Gigabit Ethernet Multi Function" }, |
| 175 | [BCM57810_VF] = { "Broadcom NetXtreme II BCM57810 10 Gigabit Ethernet Virtual Function" }, |
| 176 | [BCM57840_4_10] = { "Broadcom NetXtreme II BCM57840 10 Gigabit Ethernet" }, |
| 177 | [BCM57840_2_20] = { "Broadcom NetXtreme II BCM57840 20 Gigabit Ethernet" }, |
| 178 | [BCM57840_MF] = { "Broadcom NetXtreme II BCM57840 10/20 Gigabit Ethernet Multi Function" }, |
| 179 | [BCM57840_VF] = { "Broadcom NetXtreme II BCM57840 10/20 Gigabit Ethernet Virtual Function" }, |
| 180 | [BCM57811] = { "Broadcom NetXtreme II BCM57811 10 Gigabit Ethernet" }, |
| 181 | [BCM57811_MF] = { "Broadcom NetXtreme II BCM57811 10 Gigabit Ethernet Multi Function" }, |
| 182 | [BCM57840_O] = { "Broadcom NetXtreme II BCM57840 10/20 Gigabit Ethernet" }, |
| 183 | [BCM57840_MFO] = { "Broadcom NetXtreme II BCM57840 10/20 Gigabit Ethernet Multi Function" }, |
| 184 | [BCM57811_VF] = { "Broadcom NetXtreme II BCM57840 10/20 Gigabit Ethernet Virtual Function" } |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 185 | }; |
| 186 | |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 187 | #ifndef PCI_DEVICE_ID_NX2_57710 |
| 188 | #define PCI_DEVICE_ID_NX2_57710 CHIP_NUM_57710 |
| 189 | #endif |
| 190 | #ifndef PCI_DEVICE_ID_NX2_57711 |
| 191 | #define PCI_DEVICE_ID_NX2_57711 CHIP_NUM_57711 |
| 192 | #endif |
| 193 | #ifndef PCI_DEVICE_ID_NX2_57711E |
| 194 | #define PCI_DEVICE_ID_NX2_57711E CHIP_NUM_57711E |
| 195 | #endif |
| 196 | #ifndef PCI_DEVICE_ID_NX2_57712 |
| 197 | #define PCI_DEVICE_ID_NX2_57712 CHIP_NUM_57712 |
| 198 | #endif |
| 199 | #ifndef PCI_DEVICE_ID_NX2_57712_MF |
| 200 | #define PCI_DEVICE_ID_NX2_57712_MF CHIP_NUM_57712_MF |
| 201 | #endif |
Ariel Elior | 8395be5 | 2013-01-01 05:22:44 +0000 | [diff] [blame] | 202 | #ifndef PCI_DEVICE_ID_NX2_57712_VF |
| 203 | #define PCI_DEVICE_ID_NX2_57712_VF CHIP_NUM_57712_VF |
| 204 | #endif |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 205 | #ifndef PCI_DEVICE_ID_NX2_57800 |
| 206 | #define PCI_DEVICE_ID_NX2_57800 CHIP_NUM_57800 |
| 207 | #endif |
| 208 | #ifndef PCI_DEVICE_ID_NX2_57800_MF |
| 209 | #define PCI_DEVICE_ID_NX2_57800_MF CHIP_NUM_57800_MF |
| 210 | #endif |
Ariel Elior | 8395be5 | 2013-01-01 05:22:44 +0000 | [diff] [blame] | 211 | #ifndef PCI_DEVICE_ID_NX2_57800_VF |
| 212 | #define PCI_DEVICE_ID_NX2_57800_VF CHIP_NUM_57800_VF |
| 213 | #endif |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 214 | #ifndef PCI_DEVICE_ID_NX2_57810 |
| 215 | #define PCI_DEVICE_ID_NX2_57810 CHIP_NUM_57810 |
| 216 | #endif |
| 217 | #ifndef PCI_DEVICE_ID_NX2_57810_MF |
| 218 | #define PCI_DEVICE_ID_NX2_57810_MF CHIP_NUM_57810_MF |
| 219 | #endif |
Yuval Mintz | c3def94 | 2012-07-23 10:25:43 +0300 | [diff] [blame] | 220 | #ifndef PCI_DEVICE_ID_NX2_57840_O |
| 221 | #define PCI_DEVICE_ID_NX2_57840_O CHIP_NUM_57840_OBSOLETE |
| 222 | #endif |
Ariel Elior | 8395be5 | 2013-01-01 05:22:44 +0000 | [diff] [blame] | 223 | #ifndef PCI_DEVICE_ID_NX2_57810_VF |
| 224 | #define PCI_DEVICE_ID_NX2_57810_VF CHIP_NUM_57810_VF |
| 225 | #endif |
Yuval Mintz | c3def94 | 2012-07-23 10:25:43 +0300 | [diff] [blame] | 226 | #ifndef PCI_DEVICE_ID_NX2_57840_4_10 |
| 227 | #define PCI_DEVICE_ID_NX2_57840_4_10 CHIP_NUM_57840_4_10 |
| 228 | #endif |
| 229 | #ifndef PCI_DEVICE_ID_NX2_57840_2_20 |
| 230 | #define PCI_DEVICE_ID_NX2_57840_2_20 CHIP_NUM_57840_2_20 |
| 231 | #endif |
| 232 | #ifndef PCI_DEVICE_ID_NX2_57840_MFO |
| 233 | #define PCI_DEVICE_ID_NX2_57840_MFO CHIP_NUM_57840_MF_OBSOLETE |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 234 | #endif |
| 235 | #ifndef PCI_DEVICE_ID_NX2_57840_MF |
| 236 | #define PCI_DEVICE_ID_NX2_57840_MF CHIP_NUM_57840_MF |
| 237 | #endif |
Ariel Elior | 8395be5 | 2013-01-01 05:22:44 +0000 | [diff] [blame] | 238 | #ifndef PCI_DEVICE_ID_NX2_57840_VF |
| 239 | #define PCI_DEVICE_ID_NX2_57840_VF CHIP_NUM_57840_VF |
| 240 | #endif |
Barak Witkowski | 7e8e02d | 2012-04-03 18:41:28 +0000 | [diff] [blame] | 241 | #ifndef PCI_DEVICE_ID_NX2_57811 |
| 242 | #define PCI_DEVICE_ID_NX2_57811 CHIP_NUM_57811 |
| 243 | #endif |
| 244 | #ifndef PCI_DEVICE_ID_NX2_57811_MF |
| 245 | #define PCI_DEVICE_ID_NX2_57811_MF CHIP_NUM_57811_MF |
| 246 | #endif |
Ariel Elior | 8395be5 | 2013-01-01 05:22:44 +0000 | [diff] [blame] | 247 | #ifndef PCI_DEVICE_ID_NX2_57811_VF |
| 248 | #define PCI_DEVICE_ID_NX2_57811_VF CHIP_NUM_57811_VF |
| 249 | #endif |
| 250 | |
Benoit Taine | 9baa3c3 | 2014-08-08 15:56:03 +0200 | [diff] [blame] | 251 | static const struct pci_device_id bnx2x_pci_tbl[] = { |
Eilon Greenstein | e4ed711 | 2009-08-12 08:24:10 +0000 | [diff] [blame] | 252 | { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57710), BCM57710 }, |
| 253 | { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57711), BCM57711 }, |
| 254 | { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57711E), BCM57711E }, |
Dmitry Kravkov | f2e0899 | 2010-10-06 03:28:26 +0000 | [diff] [blame] | 255 | { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57712), BCM57712 }, |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 256 | { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57712_MF), BCM57712_MF }, |
Ariel Elior | 8395be5 | 2013-01-01 05:22:44 +0000 | [diff] [blame] | 257 | { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57712_VF), BCM57712_VF }, |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 258 | { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57800), BCM57800 }, |
| 259 | { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57800_MF), BCM57800_MF }, |
Ariel Elior | 8395be5 | 2013-01-01 05:22:44 +0000 | [diff] [blame] | 260 | { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57800_VF), BCM57800_VF }, |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 261 | { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57810), BCM57810 }, |
| 262 | { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57810_MF), BCM57810_MF }, |
Yuval Mintz | c3def94 | 2012-07-23 10:25:43 +0300 | [diff] [blame] | 263 | { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57840_O), BCM57840_O }, |
| 264 | { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57840_4_10), BCM57840_4_10 }, |
| 265 | { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57840_2_20), BCM57840_2_20 }, |
Ariel Elior | 8395be5 | 2013-01-01 05:22:44 +0000 | [diff] [blame] | 266 | { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57810_VF), BCM57810_VF }, |
Yuval Mintz | c3def94 | 2012-07-23 10:25:43 +0300 | [diff] [blame] | 267 | { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57840_MFO), BCM57840_MFO }, |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 268 | { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57840_MF), BCM57840_MF }, |
Ariel Elior | 8395be5 | 2013-01-01 05:22:44 +0000 | [diff] [blame] | 269 | { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57840_VF), BCM57840_VF }, |
Barak Witkowski | 7e8e02d | 2012-04-03 18:41:28 +0000 | [diff] [blame] | 270 | { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57811), BCM57811 }, |
| 271 | { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57811_MF), BCM57811_MF }, |
Ariel Elior | 8395be5 | 2013-01-01 05:22:44 +0000 | [diff] [blame] | 272 | { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57811_VF), BCM57811_VF }, |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 273 | { 0 } |
| 274 | }; |
| 275 | |
| 276 | MODULE_DEVICE_TABLE(pci, bnx2x_pci_tbl); |
| 277 | |
Yuval Mintz | 452427b | 2012-03-26 20:47:07 +0000 | [diff] [blame] | 278 | /* Global resources for unloading a previously loaded device */ |
| 279 | #define BNX2X_PREV_WAIT_NEEDED 1 |
| 280 | static DEFINE_SEMAPHORE(bnx2x_prev_sem); |
| 281 | static LIST_HEAD(bnx2x_prev_list); |
stephen hemminger | a8f47eb | 2014-01-09 22:20:11 -0800 | [diff] [blame] | 282 | |
| 283 | /* Forward declaration */ |
| 284 | static struct cnic_eth_dev *bnx2x_cnic_probe(struct net_device *dev); |
| 285 | static u32 bnx2x_rx_ustorm_prods_offset(struct bnx2x_fastpath *fp); |
| 286 | static int bnx2x_set_storm_rx_mode(struct bnx2x *bp); |
| 287 | |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 288 | /**************************************************************************** |
| 289 | * General service functions |
| 290 | ****************************************************************************/ |
| 291 | |
Michal Kalderon | eeed018 | 2014-08-17 16:47:44 +0300 | [diff] [blame] | 292 | static int bnx2x_hwtstamp_ioctl(struct bnx2x *bp, struct ifreq *ifr); |
| 293 | |
Eric Dumazet | 1191cb8 | 2012-04-27 21:39:21 +0000 | [diff] [blame] | 294 | static void __storm_memset_dma_mapping(struct bnx2x *bp, |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 295 | u32 addr, dma_addr_t mapping) |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 296 | { |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 297 | REG_WR(bp, addr, U64_LO(mapping)); |
| 298 | REG_WR(bp, addr + 4, U64_HI(mapping)); |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 299 | } |
| 300 | |
Eric Dumazet | 1191cb8 | 2012-04-27 21:39:21 +0000 | [diff] [blame] | 301 | static void storm_memset_spq_addr(struct bnx2x *bp, |
| 302 | dma_addr_t mapping, u16 abs_fid) |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 303 | { |
| 304 | u32 addr = XSEM_REG_FAST_MEMORY + |
| 305 | XSTORM_SPQ_PAGE_BASE_OFFSET(abs_fid); |
| 306 | |
| 307 | __storm_memset_dma_mapping(bp, addr, mapping); |
| 308 | } |
| 309 | |
Eric Dumazet | 1191cb8 | 2012-04-27 21:39:21 +0000 | [diff] [blame] | 310 | static void storm_memset_vf_to_pf(struct bnx2x *bp, u16 abs_fid, |
| 311 | u16 pf_id) |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 312 | { |
| 313 | REG_WR8(bp, BAR_XSTRORM_INTMEM + XSTORM_VF_TO_PF_OFFSET(abs_fid), |
| 314 | pf_id); |
| 315 | REG_WR8(bp, BAR_CSTRORM_INTMEM + CSTORM_VF_TO_PF_OFFSET(abs_fid), |
| 316 | pf_id); |
| 317 | REG_WR8(bp, BAR_TSTRORM_INTMEM + TSTORM_VF_TO_PF_OFFSET(abs_fid), |
| 318 | pf_id); |
| 319 | REG_WR8(bp, BAR_USTRORM_INTMEM + USTORM_VF_TO_PF_OFFSET(abs_fid), |
| 320 | pf_id); |
| 321 | } |
| 322 | |
Eric Dumazet | 1191cb8 | 2012-04-27 21:39:21 +0000 | [diff] [blame] | 323 | static void storm_memset_func_en(struct bnx2x *bp, u16 abs_fid, |
| 324 | u8 enable) |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 325 | { |
| 326 | REG_WR8(bp, BAR_XSTRORM_INTMEM + XSTORM_FUNC_EN_OFFSET(abs_fid), |
| 327 | enable); |
| 328 | REG_WR8(bp, BAR_CSTRORM_INTMEM + CSTORM_FUNC_EN_OFFSET(abs_fid), |
| 329 | enable); |
| 330 | REG_WR8(bp, BAR_TSTRORM_INTMEM + TSTORM_FUNC_EN_OFFSET(abs_fid), |
| 331 | enable); |
| 332 | REG_WR8(bp, BAR_USTRORM_INTMEM + USTORM_FUNC_EN_OFFSET(abs_fid), |
| 333 | enable); |
| 334 | } |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 335 | |
Eric Dumazet | 1191cb8 | 2012-04-27 21:39:21 +0000 | [diff] [blame] | 336 | static void storm_memset_eq_data(struct bnx2x *bp, |
| 337 | struct event_ring_data *eq_data, |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 338 | u16 pfid) |
| 339 | { |
| 340 | size_t size = sizeof(struct event_ring_data); |
| 341 | |
| 342 | u32 addr = BAR_CSTRORM_INTMEM + CSTORM_EVENT_RING_DATA_OFFSET(pfid); |
| 343 | |
| 344 | __storm_memset_struct(bp, addr, size, (u32 *)eq_data); |
| 345 | } |
| 346 | |
Eric Dumazet | 1191cb8 | 2012-04-27 21:39:21 +0000 | [diff] [blame] | 347 | static void storm_memset_eq_prod(struct bnx2x *bp, u16 eq_prod, |
| 348 | u16 pfid) |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 349 | { |
| 350 | u32 addr = BAR_CSTRORM_INTMEM + CSTORM_EVENT_RING_PROD_OFFSET(pfid); |
| 351 | REG_WR16(bp, addr, eq_prod); |
| 352 | } |
| 353 | |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 354 | /* used only at init |
| 355 | * locking is done by mcp |
| 356 | */ |
stephen hemminger | 8d96286 | 2010-10-21 07:50:56 +0000 | [diff] [blame] | 357 | static void bnx2x_reg_wr_ind(struct bnx2x *bp, u32 addr, u32 val) |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 358 | { |
| 359 | pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS, addr); |
| 360 | pci_write_config_dword(bp->pdev, PCICFG_GRC_DATA, val); |
| 361 | pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS, |
| 362 | PCICFG_VENDOR_ID_OFFSET); |
| 363 | } |
| 364 | |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 365 | static u32 bnx2x_reg_rd_ind(struct bnx2x *bp, u32 addr) |
| 366 | { |
| 367 | u32 val; |
| 368 | |
| 369 | pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS, addr); |
| 370 | pci_read_config_dword(bp->pdev, PCICFG_GRC_DATA, &val); |
| 371 | pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS, |
| 372 | PCICFG_VENDOR_ID_OFFSET); |
| 373 | |
| 374 | return val; |
| 375 | } |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 376 | |
Dmitry Kravkov | f2e0899 | 2010-10-06 03:28:26 +0000 | [diff] [blame] | 377 | #define DMAE_DP_SRC_GRC "grc src_addr [%08x]" |
| 378 | #define DMAE_DP_SRC_PCI "pci src_addr [%x:%08x]" |
| 379 | #define DMAE_DP_DST_GRC "grc dst_addr [%08x]" |
| 380 | #define DMAE_DP_DST_PCI "pci dst_addr [%x:%08x]" |
| 381 | #define DMAE_DP_DST_NONE "dst_addr [none]" |
| 382 | |
Yuval Mintz | 6bf07b8 | 2013-06-02 00:06:20 +0000 | [diff] [blame] | 383 | static void bnx2x_dp_dmae(struct bnx2x *bp, |
| 384 | struct dmae_command *dmae, int msglvl) |
Ariel Elior | fd1fc79 | 2013-01-01 05:22:33 +0000 | [diff] [blame] | 385 | { |
| 386 | u32 src_type = dmae->opcode & DMAE_COMMAND_SRC; |
Yuval Mintz | 6bf07b8 | 2013-06-02 00:06:20 +0000 | [diff] [blame] | 387 | int i; |
Ariel Elior | fd1fc79 | 2013-01-01 05:22:33 +0000 | [diff] [blame] | 388 | |
| 389 | switch (dmae->opcode & DMAE_COMMAND_DST) { |
| 390 | case DMAE_CMD_DST_PCI: |
| 391 | if (src_type == DMAE_CMD_SRC_PCI) |
| 392 | DP(msglvl, "DMAE: opcode 0x%08x\n" |
| 393 | "src [%x:%08x], len [%d*4], dst [%x:%08x]\n" |
| 394 | "comp_addr [%x:%08x], comp_val 0x%08x\n", |
| 395 | dmae->opcode, dmae->src_addr_hi, dmae->src_addr_lo, |
| 396 | dmae->len, dmae->dst_addr_hi, dmae->dst_addr_lo, |
| 397 | dmae->comp_addr_hi, dmae->comp_addr_lo, |
| 398 | dmae->comp_val); |
| 399 | else |
| 400 | DP(msglvl, "DMAE: opcode 0x%08x\n" |
| 401 | "src [%08x], len [%d*4], dst [%x:%08x]\n" |
| 402 | "comp_addr [%x:%08x], comp_val 0x%08x\n", |
| 403 | dmae->opcode, dmae->src_addr_lo >> 2, |
| 404 | dmae->len, dmae->dst_addr_hi, dmae->dst_addr_lo, |
| 405 | dmae->comp_addr_hi, dmae->comp_addr_lo, |
| 406 | dmae->comp_val); |
| 407 | break; |
| 408 | case DMAE_CMD_DST_GRC: |
| 409 | if (src_type == DMAE_CMD_SRC_PCI) |
| 410 | DP(msglvl, "DMAE: opcode 0x%08x\n" |
| 411 | "src [%x:%08x], len [%d*4], dst_addr [%08x]\n" |
| 412 | "comp_addr [%x:%08x], comp_val 0x%08x\n", |
| 413 | dmae->opcode, dmae->src_addr_hi, dmae->src_addr_lo, |
| 414 | dmae->len, dmae->dst_addr_lo >> 2, |
| 415 | dmae->comp_addr_hi, dmae->comp_addr_lo, |
| 416 | dmae->comp_val); |
| 417 | else |
| 418 | DP(msglvl, "DMAE: opcode 0x%08x\n" |
| 419 | "src [%08x], len [%d*4], dst [%08x]\n" |
| 420 | "comp_addr [%x:%08x], comp_val 0x%08x\n", |
| 421 | dmae->opcode, dmae->src_addr_lo >> 2, |
| 422 | dmae->len, dmae->dst_addr_lo >> 2, |
| 423 | dmae->comp_addr_hi, dmae->comp_addr_lo, |
| 424 | dmae->comp_val); |
| 425 | break; |
| 426 | default: |
| 427 | if (src_type == DMAE_CMD_SRC_PCI) |
| 428 | DP(msglvl, "DMAE: opcode 0x%08x\n" |
| 429 | "src_addr [%x:%08x] len [%d * 4] dst_addr [none]\n" |
| 430 | "comp_addr [%x:%08x] comp_val 0x%08x\n", |
| 431 | dmae->opcode, dmae->src_addr_hi, dmae->src_addr_lo, |
| 432 | dmae->len, dmae->comp_addr_hi, dmae->comp_addr_lo, |
| 433 | dmae->comp_val); |
| 434 | else |
| 435 | DP(msglvl, "DMAE: opcode 0x%08x\n" |
| 436 | "src_addr [%08x] len [%d * 4] dst_addr [none]\n" |
| 437 | "comp_addr [%x:%08x] comp_val 0x%08x\n", |
| 438 | dmae->opcode, dmae->src_addr_lo >> 2, |
| 439 | dmae->len, dmae->comp_addr_hi, dmae->comp_addr_lo, |
| 440 | dmae->comp_val); |
| 441 | break; |
| 442 | } |
Yuval Mintz | 6bf07b8 | 2013-06-02 00:06:20 +0000 | [diff] [blame] | 443 | |
| 444 | for (i = 0; i < (sizeof(struct dmae_command)/4); i++) |
| 445 | DP(msglvl, "DMAE RAW [%02d]: 0x%08x\n", |
| 446 | i, *(((u32 *)dmae) + i)); |
Ariel Elior | fd1fc79 | 2013-01-01 05:22:33 +0000 | [diff] [blame] | 447 | } |
Dmitry Kravkov | f2e0899 | 2010-10-06 03:28:26 +0000 | [diff] [blame] | 448 | |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 449 | /* copy command into DMAE command memory and set DMAE command go */ |
Dmitry Kravkov | 6c719d0 | 2010-07-27 12:36:15 +0000 | [diff] [blame] | 450 | void bnx2x_post_dmae(struct bnx2x *bp, struct dmae_command *dmae, int idx) |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 451 | { |
| 452 | u32 cmd_offset; |
| 453 | int i; |
| 454 | |
| 455 | cmd_offset = (DMAE_REG_CMD_MEM + sizeof(struct dmae_command) * idx); |
| 456 | for (i = 0; i < (sizeof(struct dmae_command)/4); i++) { |
| 457 | REG_WR(bp, cmd_offset + i*4, *(((u32 *)dmae) + i)); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 458 | } |
| 459 | REG_WR(bp, dmae_reg_go_c[idx], 1); |
| 460 | } |
| 461 | |
Dmitry Kravkov | f2e0899 | 2010-10-06 03:28:26 +0000 | [diff] [blame] | 462 | u32 bnx2x_dmae_opcode_add_comp(u32 opcode, u8 comp_type) |
| 463 | { |
| 464 | return opcode | ((comp_type << DMAE_COMMAND_C_DST_SHIFT) | |
| 465 | DMAE_CMD_C_ENABLE); |
| 466 | } |
| 467 | |
| 468 | u32 bnx2x_dmae_opcode_clr_src_reset(u32 opcode) |
| 469 | { |
| 470 | return opcode & ~DMAE_CMD_SRC_RESET; |
| 471 | } |
| 472 | |
| 473 | u32 bnx2x_dmae_opcode(struct bnx2x *bp, u8 src_type, u8 dst_type, |
| 474 | bool with_comp, u8 comp_type) |
| 475 | { |
| 476 | u32 opcode = 0; |
| 477 | |
| 478 | opcode |= ((src_type << DMAE_COMMAND_SRC_SHIFT) | |
| 479 | (dst_type << DMAE_COMMAND_DST_SHIFT)); |
| 480 | |
| 481 | opcode |= (DMAE_CMD_SRC_RESET | DMAE_CMD_DST_RESET); |
| 482 | |
| 483 | opcode |= (BP_PORT(bp) ? DMAE_CMD_PORT_1 : DMAE_CMD_PORT_0); |
David S. Miller | 8decf86 | 2011-09-22 03:23:13 -0400 | [diff] [blame] | 484 | opcode |= ((BP_VN(bp) << DMAE_CMD_E1HVN_SHIFT) | |
| 485 | (BP_VN(bp) << DMAE_COMMAND_DST_VN_SHIFT)); |
Dmitry Kravkov | f2e0899 | 2010-10-06 03:28:26 +0000 | [diff] [blame] | 486 | opcode |= (DMAE_COM_SET_ERR << DMAE_COMMAND_ERR_POLICY_SHIFT); |
| 487 | |
| 488 | #ifdef __BIG_ENDIAN |
| 489 | opcode |= DMAE_CMD_ENDIANITY_B_DW_SWAP; |
| 490 | #else |
| 491 | opcode |= DMAE_CMD_ENDIANITY_DW_SWAP; |
| 492 | #endif |
| 493 | if (with_comp) |
| 494 | opcode = bnx2x_dmae_opcode_add_comp(opcode, comp_type); |
| 495 | return opcode; |
| 496 | } |
| 497 | |
Ariel Elior | fd1fc79 | 2013-01-01 05:22:33 +0000 | [diff] [blame] | 498 | void bnx2x_prep_dmae_with_comp(struct bnx2x *bp, |
stephen hemminger | 8d96286 | 2010-10-21 07:50:56 +0000 | [diff] [blame] | 499 | struct dmae_command *dmae, |
| 500 | u8 src_type, u8 dst_type) |
Dmitry Kravkov | f2e0899 | 2010-10-06 03:28:26 +0000 | [diff] [blame] | 501 | { |
| 502 | memset(dmae, 0, sizeof(struct dmae_command)); |
| 503 | |
| 504 | /* set the opcode */ |
| 505 | dmae->opcode = bnx2x_dmae_opcode(bp, src_type, dst_type, |
| 506 | true, DMAE_COMP_PCI); |
| 507 | |
| 508 | /* fill in the completion parameters */ |
| 509 | dmae->comp_addr_lo = U64_LO(bnx2x_sp_mapping(bp, wb_comp)); |
| 510 | dmae->comp_addr_hi = U64_HI(bnx2x_sp_mapping(bp, wb_comp)); |
| 511 | dmae->comp_val = DMAE_COMP_VAL; |
| 512 | } |
| 513 | |
Ariel Elior | fd1fc79 | 2013-01-01 05:22:33 +0000 | [diff] [blame] | 514 | /* issue a dmae command over the init-channel and wait for completion */ |
Ariel Elior | 32316a4 | 2013-10-20 16:51:32 +0200 | [diff] [blame] | 515 | int bnx2x_issue_dmae_with_comp(struct bnx2x *bp, struct dmae_command *dmae, |
| 516 | u32 *comp) |
Dmitry Kravkov | f2e0899 | 2010-10-06 03:28:26 +0000 | [diff] [blame] | 517 | { |
Dmitry Kravkov | 5e374b5 | 2011-05-22 10:09:19 +0000 | [diff] [blame] | 518 | int cnt = CHIP_REV_IS_SLOW(bp) ? (400000) : 4000; |
Dmitry Kravkov | f2e0899 | 2010-10-06 03:28:26 +0000 | [diff] [blame] | 519 | int rc = 0; |
| 520 | |
Yuval Mintz | 6bf07b8 | 2013-06-02 00:06:20 +0000 | [diff] [blame] | 521 | bnx2x_dp_dmae(bp, dmae, BNX2X_MSG_DMAE); |
| 522 | |
| 523 | /* Lock the dmae channel. Disable BHs to prevent a dead-lock |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 524 | * as long as this code is called both from syscall context and |
| 525 | * from ndo_set_rx_mode() flow that may be called from BH. |
| 526 | */ |
Michal Kalderon | eeed018 | 2014-08-17 16:47:44 +0300 | [diff] [blame] | 527 | |
Vladislav Zolotarov | 6e30dd4 | 2011-02-06 11:25:41 -0800 | [diff] [blame] | 528 | spin_lock_bh(&bp->dmae_lock); |
Dmitry Kravkov | f2e0899 | 2010-10-06 03:28:26 +0000 | [diff] [blame] | 529 | |
| 530 | /* reset completion */ |
Ariel Elior | 32316a4 | 2013-10-20 16:51:32 +0200 | [diff] [blame] | 531 | *comp = 0; |
Dmitry Kravkov | f2e0899 | 2010-10-06 03:28:26 +0000 | [diff] [blame] | 532 | |
| 533 | /* post the command on the channel used for initializations */ |
| 534 | bnx2x_post_dmae(bp, dmae, INIT_DMAE_C(bp)); |
| 535 | |
| 536 | /* wait for completion */ |
| 537 | udelay(5); |
Ariel Elior | 32316a4 | 2013-10-20 16:51:32 +0200 | [diff] [blame] | 538 | while ((*comp & ~DMAE_PCI_ERR_FLAG) != DMAE_COMP_VAL) { |
Dmitry Kravkov | f2e0899 | 2010-10-06 03:28:26 +0000 | [diff] [blame] | 539 | |
Ariel Elior | 95c6c616 | 2012-01-26 06:01:52 +0000 | [diff] [blame] | 540 | if (!cnt || |
| 541 | (bp->recovery_state != BNX2X_RECOVERY_DONE && |
| 542 | bp->recovery_state != BNX2X_RECOVERY_NIC_LOADING)) { |
Dmitry Kravkov | f2e0899 | 2010-10-06 03:28:26 +0000 | [diff] [blame] | 543 | BNX2X_ERR("DMAE timeout!\n"); |
| 544 | rc = DMAE_TIMEOUT; |
| 545 | goto unlock; |
| 546 | } |
| 547 | cnt--; |
| 548 | udelay(50); |
| 549 | } |
Ariel Elior | 32316a4 | 2013-10-20 16:51:32 +0200 | [diff] [blame] | 550 | if (*comp & DMAE_PCI_ERR_FLAG) { |
Dmitry Kravkov | f2e0899 | 2010-10-06 03:28:26 +0000 | [diff] [blame] | 551 | BNX2X_ERR("DMAE PCI error!\n"); |
| 552 | rc = DMAE_PCI_ERROR; |
| 553 | } |
| 554 | |
Dmitry Kravkov | f2e0899 | 2010-10-06 03:28:26 +0000 | [diff] [blame] | 555 | unlock: |
Michal Kalderon | eeed018 | 2014-08-17 16:47:44 +0300 | [diff] [blame] | 556 | |
Vladislav Zolotarov | 6e30dd4 | 2011-02-06 11:25:41 -0800 | [diff] [blame] | 557 | spin_unlock_bh(&bp->dmae_lock); |
Michal Kalderon | eeed018 | 2014-08-17 16:47:44 +0300 | [diff] [blame] | 558 | |
Dmitry Kravkov | f2e0899 | 2010-10-06 03:28:26 +0000 | [diff] [blame] | 559 | return rc; |
| 560 | } |
| 561 | |
Eilon Greenstein | ad8d394 | 2008-06-23 20:29:02 -0700 | [diff] [blame] | 562 | void bnx2x_write_dmae(struct bnx2x *bp, dma_addr_t dma_addr, u32 dst_addr, |
| 563 | u32 len32) |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 564 | { |
Yuval Mintz | 6bf07b8 | 2013-06-02 00:06:20 +0000 | [diff] [blame] | 565 | int rc; |
Eilon Greenstein | 5ff7b6d | 2009-08-12 08:23:44 +0000 | [diff] [blame] | 566 | struct dmae_command dmae; |
Eilon Greenstein | ad8d394 | 2008-06-23 20:29:02 -0700 | [diff] [blame] | 567 | |
| 568 | if (!bp->dmae_ready) { |
| 569 | u32 *data = bnx2x_sp(bp, wb_data[0]); |
| 570 | |
Ariel Elior | 127a425 | 2012-01-26 06:01:46 +0000 | [diff] [blame] | 571 | if (CHIP_IS_E1(bp)) |
| 572 | bnx2x_init_ind_wr(bp, dst_addr, data, len32); |
| 573 | else |
| 574 | bnx2x_init_str_wr(bp, dst_addr, data, len32); |
Eilon Greenstein | ad8d394 | 2008-06-23 20:29:02 -0700 | [diff] [blame] | 575 | return; |
| 576 | } |
| 577 | |
Dmitry Kravkov | f2e0899 | 2010-10-06 03:28:26 +0000 | [diff] [blame] | 578 | /* set opcode and fixed command fields */ |
| 579 | bnx2x_prep_dmae_with_comp(bp, &dmae, DMAE_SRC_PCI, DMAE_DST_GRC); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 580 | |
Dmitry Kravkov | f2e0899 | 2010-10-06 03:28:26 +0000 | [diff] [blame] | 581 | /* fill in addresses and len */ |
Eilon Greenstein | 5ff7b6d | 2009-08-12 08:23:44 +0000 | [diff] [blame] | 582 | dmae.src_addr_lo = U64_LO(dma_addr); |
| 583 | dmae.src_addr_hi = U64_HI(dma_addr); |
| 584 | dmae.dst_addr_lo = dst_addr >> 2; |
| 585 | dmae.dst_addr_hi = 0; |
| 586 | dmae.len = len32; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 587 | |
Dmitry Kravkov | f2e0899 | 2010-10-06 03:28:26 +0000 | [diff] [blame] | 588 | /* issue the command and wait for completion */ |
Ariel Elior | 32316a4 | 2013-10-20 16:51:32 +0200 | [diff] [blame] | 589 | rc = bnx2x_issue_dmae_with_comp(bp, &dmae, bnx2x_sp(bp, wb_comp)); |
Yuval Mintz | 6bf07b8 | 2013-06-02 00:06:20 +0000 | [diff] [blame] | 590 | if (rc) { |
| 591 | BNX2X_ERR("DMAE returned failure %d\n", rc); |
Dmitry Kravkov | 9dcd9ac | 2013-11-17 08:59:27 +0200 | [diff] [blame] | 592 | #ifdef BNX2X_STOP_ON_ERROR |
Yuval Mintz | 6bf07b8 | 2013-06-02 00:06:20 +0000 | [diff] [blame] | 593 | bnx2x_panic(); |
Dmitry Kravkov | 9dcd9ac | 2013-11-17 08:59:27 +0200 | [diff] [blame] | 594 | #endif |
Yuval Mintz | 6bf07b8 | 2013-06-02 00:06:20 +0000 | [diff] [blame] | 595 | } |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 596 | } |
| 597 | |
Yaniv Rosner | c18487e | 2008-06-23 20:27:52 -0700 | [diff] [blame] | 598 | void bnx2x_read_dmae(struct bnx2x *bp, u32 src_addr, u32 len32) |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 599 | { |
Yuval Mintz | 6bf07b8 | 2013-06-02 00:06:20 +0000 | [diff] [blame] | 600 | int rc; |
Eilon Greenstein | 5ff7b6d | 2009-08-12 08:23:44 +0000 | [diff] [blame] | 601 | struct dmae_command dmae; |
Eilon Greenstein | ad8d394 | 2008-06-23 20:29:02 -0700 | [diff] [blame] | 602 | |
| 603 | if (!bp->dmae_ready) { |
| 604 | u32 *data = bnx2x_sp(bp, wb_data[0]); |
| 605 | int i; |
| 606 | |
Merav Sicron | 51c1a58 | 2012-03-18 10:33:38 +0000 | [diff] [blame] | 607 | if (CHIP_IS_E1(bp)) |
Ariel Elior | 127a425 | 2012-01-26 06:01:46 +0000 | [diff] [blame] | 608 | for (i = 0; i < len32; i++) |
| 609 | data[i] = bnx2x_reg_rd_ind(bp, src_addr + i*4); |
Merav Sicron | 51c1a58 | 2012-03-18 10:33:38 +0000 | [diff] [blame] | 610 | else |
Ariel Elior | 127a425 | 2012-01-26 06:01:46 +0000 | [diff] [blame] | 611 | for (i = 0; i < len32; i++) |
| 612 | data[i] = REG_RD(bp, src_addr + i*4); |
| 613 | |
Eilon Greenstein | ad8d394 | 2008-06-23 20:29:02 -0700 | [diff] [blame] | 614 | return; |
| 615 | } |
| 616 | |
Dmitry Kravkov | f2e0899 | 2010-10-06 03:28:26 +0000 | [diff] [blame] | 617 | /* set opcode and fixed command fields */ |
| 618 | bnx2x_prep_dmae_with_comp(bp, &dmae, DMAE_SRC_GRC, DMAE_DST_PCI); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 619 | |
Dmitry Kravkov | f2e0899 | 2010-10-06 03:28:26 +0000 | [diff] [blame] | 620 | /* fill in addresses and len */ |
Eilon Greenstein | 5ff7b6d | 2009-08-12 08:23:44 +0000 | [diff] [blame] | 621 | dmae.src_addr_lo = src_addr >> 2; |
| 622 | dmae.src_addr_hi = 0; |
| 623 | dmae.dst_addr_lo = U64_LO(bnx2x_sp_mapping(bp, wb_data)); |
| 624 | dmae.dst_addr_hi = U64_HI(bnx2x_sp_mapping(bp, wb_data)); |
| 625 | dmae.len = len32; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 626 | |
Dmitry Kravkov | f2e0899 | 2010-10-06 03:28:26 +0000 | [diff] [blame] | 627 | /* issue the command and wait for completion */ |
Ariel Elior | 32316a4 | 2013-10-20 16:51:32 +0200 | [diff] [blame] | 628 | rc = bnx2x_issue_dmae_with_comp(bp, &dmae, bnx2x_sp(bp, wb_comp)); |
Yuval Mintz | 6bf07b8 | 2013-06-02 00:06:20 +0000 | [diff] [blame] | 629 | if (rc) { |
| 630 | BNX2X_ERR("DMAE returned failure %d\n", rc); |
Dmitry Kravkov | 9dcd9ac | 2013-11-17 08:59:27 +0200 | [diff] [blame] | 631 | #ifdef BNX2X_STOP_ON_ERROR |
Yuval Mintz | 6bf07b8 | 2013-06-02 00:06:20 +0000 | [diff] [blame] | 632 | bnx2x_panic(); |
Dmitry Kravkov | 9dcd9ac | 2013-11-17 08:59:27 +0200 | [diff] [blame] | 633 | #endif |
Yuval Mintz | c957d09 | 2013-06-25 08:50:11 +0300 | [diff] [blame] | 634 | } |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 635 | } |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 636 | |
stephen hemminger | 8d96286 | 2010-10-21 07:50:56 +0000 | [diff] [blame] | 637 | static void bnx2x_write_dmae_phys_len(struct bnx2x *bp, dma_addr_t phys_addr, |
| 638 | u32 addr, u32 len) |
Eilon Greenstein | 573f203 | 2009-08-12 08:24:14 +0000 | [diff] [blame] | 639 | { |
Vladislav Zolotarov | 02e3c6c | 2010-04-19 01:13:33 +0000 | [diff] [blame] | 640 | int dmae_wr_max = DMAE_LEN32_WR_MAX(bp); |
Eilon Greenstein | 573f203 | 2009-08-12 08:24:14 +0000 | [diff] [blame] | 641 | int offset = 0; |
| 642 | |
Vladislav Zolotarov | 02e3c6c | 2010-04-19 01:13:33 +0000 | [diff] [blame] | 643 | while (len > dmae_wr_max) { |
Eilon Greenstein | 573f203 | 2009-08-12 08:24:14 +0000 | [diff] [blame] | 644 | bnx2x_write_dmae(bp, phys_addr + offset, |
Vladislav Zolotarov | 02e3c6c | 2010-04-19 01:13:33 +0000 | [diff] [blame] | 645 | addr + offset, dmae_wr_max); |
| 646 | offset += dmae_wr_max * 4; |
| 647 | len -= dmae_wr_max; |
Eilon Greenstein | 573f203 | 2009-08-12 08:24:14 +0000 | [diff] [blame] | 648 | } |
| 649 | |
| 650 | bnx2x_write_dmae(bp, phys_addr + offset, addr + offset, len); |
| 651 | } |
| 652 | |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 653 | static int bnx2x_mc_assert(struct bnx2x *bp) |
| 654 | { |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 655 | char last_idx; |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 656 | int i, rc = 0; |
| 657 | u32 row0, row1, row2, row3; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 658 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 659 | /* XSTORM */ |
| 660 | last_idx = REG_RD8(bp, BAR_XSTRORM_INTMEM + |
| 661 | XSTORM_ASSERT_LIST_INDEX_OFFSET); |
| 662 | if (last_idx) |
| 663 | BNX2X_ERR("XSTORM_ASSERT_LIST_INDEX 0x%x\n", last_idx); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 664 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 665 | /* print the asserts */ |
| 666 | for (i = 0; i < STROM_ASSERT_ARRAY_SIZE; i++) { |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 667 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 668 | row0 = REG_RD(bp, BAR_XSTRORM_INTMEM + |
| 669 | XSTORM_ASSERT_LIST_OFFSET(i)); |
| 670 | row1 = REG_RD(bp, BAR_XSTRORM_INTMEM + |
| 671 | XSTORM_ASSERT_LIST_OFFSET(i) + 4); |
| 672 | row2 = REG_RD(bp, BAR_XSTRORM_INTMEM + |
| 673 | XSTORM_ASSERT_LIST_OFFSET(i) + 8); |
| 674 | row3 = REG_RD(bp, BAR_XSTRORM_INTMEM + |
| 675 | XSTORM_ASSERT_LIST_OFFSET(i) + 12); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 676 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 677 | if (row0 != COMMON_ASM_INVALID_ASSERT_OPCODE) { |
Merav Sicron | 51c1a58 | 2012-03-18 10:33:38 +0000 | [diff] [blame] | 678 | BNX2X_ERR("XSTORM_ASSERT_INDEX 0x%x = 0x%08x 0x%08x 0x%08x 0x%08x\n", |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 679 | i, row3, row2, row1, row0); |
| 680 | rc++; |
| 681 | } else { |
| 682 | break; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 683 | } |
| 684 | } |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 685 | |
| 686 | /* TSTORM */ |
| 687 | last_idx = REG_RD8(bp, BAR_TSTRORM_INTMEM + |
| 688 | TSTORM_ASSERT_LIST_INDEX_OFFSET); |
| 689 | if (last_idx) |
| 690 | BNX2X_ERR("TSTORM_ASSERT_LIST_INDEX 0x%x\n", last_idx); |
| 691 | |
| 692 | /* print the asserts */ |
| 693 | for (i = 0; i < STROM_ASSERT_ARRAY_SIZE; i++) { |
| 694 | |
| 695 | row0 = REG_RD(bp, BAR_TSTRORM_INTMEM + |
| 696 | TSTORM_ASSERT_LIST_OFFSET(i)); |
| 697 | row1 = REG_RD(bp, BAR_TSTRORM_INTMEM + |
| 698 | TSTORM_ASSERT_LIST_OFFSET(i) + 4); |
| 699 | row2 = REG_RD(bp, BAR_TSTRORM_INTMEM + |
| 700 | TSTORM_ASSERT_LIST_OFFSET(i) + 8); |
| 701 | row3 = REG_RD(bp, BAR_TSTRORM_INTMEM + |
| 702 | TSTORM_ASSERT_LIST_OFFSET(i) + 12); |
| 703 | |
| 704 | if (row0 != COMMON_ASM_INVALID_ASSERT_OPCODE) { |
Merav Sicron | 51c1a58 | 2012-03-18 10:33:38 +0000 | [diff] [blame] | 705 | BNX2X_ERR("TSTORM_ASSERT_INDEX 0x%x = 0x%08x 0x%08x 0x%08x 0x%08x\n", |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 706 | i, row3, row2, row1, row0); |
| 707 | rc++; |
| 708 | } else { |
| 709 | break; |
| 710 | } |
| 711 | } |
| 712 | |
| 713 | /* CSTORM */ |
| 714 | last_idx = REG_RD8(bp, BAR_CSTRORM_INTMEM + |
| 715 | CSTORM_ASSERT_LIST_INDEX_OFFSET); |
| 716 | if (last_idx) |
| 717 | BNX2X_ERR("CSTORM_ASSERT_LIST_INDEX 0x%x\n", last_idx); |
| 718 | |
| 719 | /* print the asserts */ |
| 720 | for (i = 0; i < STROM_ASSERT_ARRAY_SIZE; i++) { |
| 721 | |
| 722 | row0 = REG_RD(bp, BAR_CSTRORM_INTMEM + |
| 723 | CSTORM_ASSERT_LIST_OFFSET(i)); |
| 724 | row1 = REG_RD(bp, BAR_CSTRORM_INTMEM + |
| 725 | CSTORM_ASSERT_LIST_OFFSET(i) + 4); |
| 726 | row2 = REG_RD(bp, BAR_CSTRORM_INTMEM + |
| 727 | CSTORM_ASSERT_LIST_OFFSET(i) + 8); |
| 728 | row3 = REG_RD(bp, BAR_CSTRORM_INTMEM + |
| 729 | CSTORM_ASSERT_LIST_OFFSET(i) + 12); |
| 730 | |
| 731 | if (row0 != COMMON_ASM_INVALID_ASSERT_OPCODE) { |
Merav Sicron | 51c1a58 | 2012-03-18 10:33:38 +0000 | [diff] [blame] | 732 | BNX2X_ERR("CSTORM_ASSERT_INDEX 0x%x = 0x%08x 0x%08x 0x%08x 0x%08x\n", |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 733 | i, row3, row2, row1, row0); |
| 734 | rc++; |
| 735 | } else { |
| 736 | break; |
| 737 | } |
| 738 | } |
| 739 | |
| 740 | /* USTORM */ |
| 741 | last_idx = REG_RD8(bp, BAR_USTRORM_INTMEM + |
| 742 | USTORM_ASSERT_LIST_INDEX_OFFSET); |
| 743 | if (last_idx) |
| 744 | BNX2X_ERR("USTORM_ASSERT_LIST_INDEX 0x%x\n", last_idx); |
| 745 | |
| 746 | /* print the asserts */ |
| 747 | for (i = 0; i < STROM_ASSERT_ARRAY_SIZE; i++) { |
| 748 | |
| 749 | row0 = REG_RD(bp, BAR_USTRORM_INTMEM + |
| 750 | USTORM_ASSERT_LIST_OFFSET(i)); |
| 751 | row1 = REG_RD(bp, BAR_USTRORM_INTMEM + |
| 752 | USTORM_ASSERT_LIST_OFFSET(i) + 4); |
| 753 | row2 = REG_RD(bp, BAR_USTRORM_INTMEM + |
| 754 | USTORM_ASSERT_LIST_OFFSET(i) + 8); |
| 755 | row3 = REG_RD(bp, BAR_USTRORM_INTMEM + |
| 756 | USTORM_ASSERT_LIST_OFFSET(i) + 12); |
| 757 | |
| 758 | if (row0 != COMMON_ASM_INVALID_ASSERT_OPCODE) { |
Merav Sicron | 51c1a58 | 2012-03-18 10:33:38 +0000 | [diff] [blame] | 759 | BNX2X_ERR("USTORM_ASSERT_INDEX 0x%x = 0x%08x 0x%08x 0x%08x 0x%08x\n", |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 760 | i, row3, row2, row1, row0); |
| 761 | rc++; |
| 762 | } else { |
| 763 | break; |
| 764 | } |
| 765 | } |
| 766 | |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 767 | return rc; |
| 768 | } |
Eliezer Tamir | c14423f | 2008-02-28 11:49:42 -0800 | [diff] [blame] | 769 | |
Yuval Mintz | 1a6974b | 2013-10-20 16:51:27 +0200 | [diff] [blame] | 770 | #define MCPR_TRACE_BUFFER_SIZE (0x800) |
| 771 | #define SCRATCH_BUFFER_SIZE(bp) \ |
| 772 | (CHIP_IS_E1(bp) ? 0x10000 : (CHIP_IS_E1H(bp) ? 0x20000 : 0x28000)) |
| 773 | |
Dmitry Kravkov | 7a25cc7 | 2011-06-14 01:33:25 +0000 | [diff] [blame] | 774 | void bnx2x_fw_dump_lvl(struct bnx2x *bp, const char *lvl) |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 775 | { |
Dmitry Kravkov | 7a25cc7 | 2011-06-14 01:33:25 +0000 | [diff] [blame] | 776 | u32 addr, val; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 777 | u32 mark, offset; |
Eilon Greenstein | 4781bfa | 2009-02-12 08:38:17 +0000 | [diff] [blame] | 778 | __be32 data[9]; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 779 | int word; |
Dmitry Kravkov | f2e0899 | 2010-10-06 03:28:26 +0000 | [diff] [blame] | 780 | u32 trace_shmem_base; |
Vladislav Zolotarov | 2145a92 | 2010-04-19 01:13:49 +0000 | [diff] [blame] | 781 | if (BP_NOMCP(bp)) { |
| 782 | BNX2X_ERR("NO MCP - can not dump\n"); |
| 783 | return; |
| 784 | } |
Dmitry Kravkov | 7a25cc7 | 2011-06-14 01:33:25 +0000 | [diff] [blame] | 785 | netdev_printk(lvl, bp->dev, "bc %d.%d.%d\n", |
| 786 | (bp->common.bc_ver & 0xff0000) >> 16, |
| 787 | (bp->common.bc_ver & 0xff00) >> 8, |
| 788 | (bp->common.bc_ver & 0xff)); |
| 789 | |
| 790 | val = REG_RD(bp, MCP_REG_MCPR_CPU_PROGRAM_COUNTER); |
| 791 | if (val == REG_RD(bp, MCP_REG_MCPR_CPU_PROGRAM_COUNTER)) |
Merav Sicron | 51c1a58 | 2012-03-18 10:33:38 +0000 | [diff] [blame] | 792 | BNX2X_ERR("%s" "MCP PC at 0x%x\n", lvl, val); |
Vladislav Zolotarov | cdaa7cb | 2010-04-19 01:13:57 +0000 | [diff] [blame] | 793 | |
Dmitry Kravkov | f2e0899 | 2010-10-06 03:28:26 +0000 | [diff] [blame] | 794 | if (BP_PATH(bp) == 0) |
| 795 | trace_shmem_base = bp->common.shmem_base; |
| 796 | else |
| 797 | trace_shmem_base = SHMEM2_RD(bp, other_shmem_base_addr); |
Yuval Mintz | 1a6974b | 2013-10-20 16:51:27 +0200 | [diff] [blame] | 798 | |
| 799 | /* sanity */ |
| 800 | if (trace_shmem_base < MCPR_SCRATCH_BASE(bp) + MCPR_TRACE_BUFFER_SIZE || |
| 801 | trace_shmem_base >= MCPR_SCRATCH_BASE(bp) + |
| 802 | SCRATCH_BUFFER_SIZE(bp)) { |
| 803 | BNX2X_ERR("Unable to dump trace buffer (mark %x)\n", |
| 804 | trace_shmem_base); |
| 805 | return; |
| 806 | } |
| 807 | |
| 808 | addr = trace_shmem_base - MCPR_TRACE_BUFFER_SIZE; |
Dmitry Kravkov | de12880 | 2012-03-18 10:33:45 +0000 | [diff] [blame] | 809 | |
| 810 | /* validate TRCB signature */ |
| 811 | mark = REG_RD(bp, addr); |
| 812 | if (mark != MFW_TRACE_SIGNATURE) { |
| 813 | BNX2X_ERR("Trace buffer signature is missing."); |
| 814 | return ; |
| 815 | } |
| 816 | |
| 817 | /* read cyclic buffer pointer */ |
| 818 | addr += 4; |
Vladislav Zolotarov | cdaa7cb | 2010-04-19 01:13:57 +0000 | [diff] [blame] | 819 | mark = REG_RD(bp, addr); |
Yuval Mintz | 1a6974b | 2013-10-20 16:51:27 +0200 | [diff] [blame] | 820 | mark = MCPR_SCRATCH_BASE(bp) + ((mark + 0x3) & ~0x3) - 0x08000000; |
| 821 | if (mark >= trace_shmem_base || mark < addr + 4) { |
| 822 | BNX2X_ERR("Mark doesn't fall inside Trace Buffer\n"); |
| 823 | return; |
| 824 | } |
Dmitry Kravkov | 7a25cc7 | 2011-06-14 01:33:25 +0000 | [diff] [blame] | 825 | printk("%s" "begin fw dump (mark 0x%x)\n", lvl, mark); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 826 | |
Dmitry Kravkov | 7a25cc7 | 2011-06-14 01:33:25 +0000 | [diff] [blame] | 827 | printk("%s", lvl); |
Yuval Mintz | 2de6743 | 2013-01-23 03:21:43 +0000 | [diff] [blame] | 828 | |
| 829 | /* dump buffer after the mark */ |
Yuval Mintz | 1a6974b | 2013-10-20 16:51:27 +0200 | [diff] [blame] | 830 | for (offset = mark; offset < trace_shmem_base; offset += 0x8*4) { |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 831 | for (word = 0; word < 8; word++) |
Vladislav Zolotarov | cdaa7cb | 2010-04-19 01:13:57 +0000 | [diff] [blame] | 832 | data[word] = htonl(REG_RD(bp, offset + 4*word)); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 833 | data[8] = 0x0; |
Joe Perches | 7995c64 | 2010-02-17 15:01:52 +0000 | [diff] [blame] | 834 | pr_cont("%s", (char *)data); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 835 | } |
Yuval Mintz | 2de6743 | 2013-01-23 03:21:43 +0000 | [diff] [blame] | 836 | |
| 837 | /* dump buffer before the mark */ |
Vladislav Zolotarov | cdaa7cb | 2010-04-19 01:13:57 +0000 | [diff] [blame] | 838 | for (offset = addr + 4; offset <= mark; offset += 0x8*4) { |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 839 | for (word = 0; word < 8; word++) |
Vladislav Zolotarov | cdaa7cb | 2010-04-19 01:13:57 +0000 | [diff] [blame] | 840 | data[word] = htonl(REG_RD(bp, offset + 4*word)); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 841 | data[8] = 0x0; |
Joe Perches | 7995c64 | 2010-02-17 15:01:52 +0000 | [diff] [blame] | 842 | pr_cont("%s", (char *)data); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 843 | } |
Dmitry Kravkov | 7a25cc7 | 2011-06-14 01:33:25 +0000 | [diff] [blame] | 844 | printk("%s" "end of fw dump\n", lvl); |
| 845 | } |
| 846 | |
Eric Dumazet | 1191cb8 | 2012-04-27 21:39:21 +0000 | [diff] [blame] | 847 | static void bnx2x_fw_dump(struct bnx2x *bp) |
Dmitry Kravkov | 7a25cc7 | 2011-06-14 01:33:25 +0000 | [diff] [blame] | 848 | { |
| 849 | bnx2x_fw_dump_lvl(bp, KERN_ERR); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 850 | } |
| 851 | |
Yuval Mintz | 823e1d9 | 2013-01-14 05:11:47 +0000 | [diff] [blame] | 852 | static void bnx2x_hc_int_disable(struct bnx2x *bp) |
| 853 | { |
| 854 | int port = BP_PORT(bp); |
| 855 | u32 addr = port ? HC_REG_CONFIG_1 : HC_REG_CONFIG_0; |
| 856 | u32 val = REG_RD(bp, addr); |
| 857 | |
| 858 | /* in E1 we must use only PCI configuration space to disable |
Yuval Mintz | 16a5fd9 | 2013-06-02 00:06:18 +0000 | [diff] [blame] | 859 | * MSI/MSIX capability |
| 860 | * It's forbidden to disable IGU_PF_CONF_MSI_MSIX_EN in HC block |
Yuval Mintz | 823e1d9 | 2013-01-14 05:11:47 +0000 | [diff] [blame] | 861 | */ |
| 862 | if (CHIP_IS_E1(bp)) { |
| 863 | /* Since IGU_PF_CONF_MSI_MSIX_EN still always on |
| 864 | * Use mask register to prevent from HC sending interrupts |
| 865 | * after we exit the function |
| 866 | */ |
| 867 | REG_WR(bp, HC_REG_INT_MASK + port*4, 0); |
| 868 | |
| 869 | val &= ~(HC_CONFIG_0_REG_SINGLE_ISR_EN_0 | |
| 870 | HC_CONFIG_0_REG_INT_LINE_EN_0 | |
| 871 | HC_CONFIG_0_REG_ATTN_BIT_EN_0); |
| 872 | } else |
| 873 | val &= ~(HC_CONFIG_0_REG_SINGLE_ISR_EN_0 | |
| 874 | HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0 | |
| 875 | HC_CONFIG_0_REG_INT_LINE_EN_0 | |
| 876 | HC_CONFIG_0_REG_ATTN_BIT_EN_0); |
| 877 | |
| 878 | DP(NETIF_MSG_IFDOWN, |
| 879 | "write %x to HC %d (addr 0x%x)\n", |
| 880 | val, port, addr); |
| 881 | |
| 882 | /* flush all outstanding writes */ |
| 883 | mmiowb(); |
| 884 | |
| 885 | REG_WR(bp, addr, val); |
| 886 | if (REG_RD(bp, addr) != val) |
Yuval Mintz | 6bf07b8 | 2013-06-02 00:06:20 +0000 | [diff] [blame] | 887 | BNX2X_ERR("BUG! Proper val not read from IGU!\n"); |
Yuval Mintz | 823e1d9 | 2013-01-14 05:11:47 +0000 | [diff] [blame] | 888 | } |
| 889 | |
| 890 | static void bnx2x_igu_int_disable(struct bnx2x *bp) |
| 891 | { |
| 892 | u32 val = REG_RD(bp, IGU_REG_PF_CONFIGURATION); |
| 893 | |
| 894 | val &= ~(IGU_PF_CONF_MSI_MSIX_EN | |
| 895 | IGU_PF_CONF_INT_LINE_EN | |
| 896 | IGU_PF_CONF_ATTN_BIT_EN); |
| 897 | |
| 898 | DP(NETIF_MSG_IFDOWN, "write %x to IGU\n", val); |
| 899 | |
| 900 | /* flush all outstanding writes */ |
| 901 | mmiowb(); |
| 902 | |
| 903 | REG_WR(bp, IGU_REG_PF_CONFIGURATION, val); |
| 904 | if (REG_RD(bp, IGU_REG_PF_CONFIGURATION) != val) |
Yuval Mintz | 6bf07b8 | 2013-06-02 00:06:20 +0000 | [diff] [blame] | 905 | BNX2X_ERR("BUG! Proper val not read from IGU!\n"); |
Yuval Mintz | 823e1d9 | 2013-01-14 05:11:47 +0000 | [diff] [blame] | 906 | } |
| 907 | |
| 908 | static void bnx2x_int_disable(struct bnx2x *bp) |
| 909 | { |
| 910 | if (bp->common.int_block == INT_BLOCK_HC) |
| 911 | bnx2x_hc_int_disable(bp); |
| 912 | else |
| 913 | bnx2x_igu_int_disable(bp); |
| 914 | } |
| 915 | |
| 916 | void bnx2x_panic_dump(struct bnx2x *bp, bool disable_int) |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 917 | { |
| 918 | int i; |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 919 | u16 j; |
| 920 | struct hc_sp_status_block_data sp_sb_data; |
| 921 | int func = BP_FUNC(bp); |
| 922 | #ifdef BNX2X_STOP_ON_ERROR |
| 923 | u16 start = 0, end = 0; |
Ariel Elior | 6383c0b | 2011-07-14 08:31:57 +0000 | [diff] [blame] | 924 | u8 cos; |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 925 | #endif |
Yuval Mintz | 0155a27 | 2014-02-12 18:19:55 +0200 | [diff] [blame] | 926 | if (IS_PF(bp) && disable_int) |
Yuval Mintz | 823e1d9 | 2013-01-14 05:11:47 +0000 | [diff] [blame] | 927 | bnx2x_int_disable(bp); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 928 | |
Yitchak Gertner | 66e855f | 2008-08-13 15:49:05 -0700 | [diff] [blame] | 929 | bp->stats_state = STATS_STATE_DISABLED; |
Ariel Elior | 7a75299 | 2012-01-26 06:01:53 +0000 | [diff] [blame] | 930 | bp->eth_stats.unrecoverable_error++; |
Yitchak Gertner | 66e855f | 2008-08-13 15:49:05 -0700 | [diff] [blame] | 931 | DP(BNX2X_MSG_STATS, "stats_state - DISABLED\n"); |
| 932 | |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 933 | BNX2X_ERR("begin crash dump -----------------\n"); |
| 934 | |
Eilon Greenstein | 8440d2b | 2009-02-12 08:38:22 +0000 | [diff] [blame] | 935 | /* Indices */ |
| 936 | /* Common */ |
Yuval Mintz | 0155a27 | 2014-02-12 18:19:55 +0200 | [diff] [blame] | 937 | if (IS_PF(bp)) { |
| 938 | struct host_sp_status_block *def_sb = bp->def_status_blk; |
| 939 | int data_size, cstorm_offset; |
Eilon Greenstein | 8440d2b | 2009-02-12 08:38:22 +0000 | [diff] [blame] | 940 | |
Yuval Mintz | 0155a27 | 2014-02-12 18:19:55 +0200 | [diff] [blame] | 941 | BNX2X_ERR("def_idx(0x%x) def_att_idx(0x%x) attn_state(0x%x) spq_prod_idx(0x%x) next_stats_cnt(0x%x)\n", |
| 942 | bp->def_idx, bp->def_att_idx, bp->attn_state, |
| 943 | bp->spq_prod_idx, bp->stats_counter); |
| 944 | BNX2X_ERR("DSB: attn bits(0x%x) ack(0x%x) id(0x%x) idx(0x%x)\n", |
| 945 | def_sb->atten_status_block.attn_bits, |
| 946 | def_sb->atten_status_block.attn_bits_ack, |
| 947 | def_sb->atten_status_block.status_block_id, |
| 948 | def_sb->atten_status_block.attn_bits_index); |
| 949 | BNX2X_ERR(" def ("); |
| 950 | for (i = 0; i < HC_SP_SB_MAX_INDICES; i++) |
| 951 | pr_cont("0x%x%s", |
| 952 | def_sb->sp_sb.index_values[i], |
| 953 | (i == HC_SP_SB_MAX_INDICES - 1) ? ") " : " "); |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 954 | |
Yuval Mintz | 0155a27 | 2014-02-12 18:19:55 +0200 | [diff] [blame] | 955 | data_size = sizeof(struct hc_sp_status_block_data) / |
| 956 | sizeof(u32); |
| 957 | cstorm_offset = CSTORM_SP_STATUS_BLOCK_DATA_OFFSET(func); |
| 958 | for (i = 0; i < data_size; i++) |
| 959 | *((u32 *)&sp_sb_data + i) = |
| 960 | REG_RD(bp, BAR_CSTRORM_INTMEM + cstorm_offset + |
| 961 | i * sizeof(u32)); |
| 962 | |
| 963 | pr_cont("igu_sb_id(0x%x) igu_seg_id(0x%x) pf_id(0x%x) vnic_id(0x%x) vf_id(0x%x) vf_valid (0x%x) state(0x%x)\n", |
| 964 | sp_sb_data.igu_sb_id, |
| 965 | sp_sb_data.igu_seg_id, |
| 966 | sp_sb_data.p_func.pf_id, |
| 967 | sp_sb_data.p_func.vnic_id, |
| 968 | sp_sb_data.p_func.vf_id, |
| 969 | sp_sb_data.p_func.vf_valid, |
| 970 | sp_sb_data.state); |
| 971 | } |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 972 | |
Vladislav Zolotarov | ec6ba94 | 2010-12-13 05:44:01 +0000 | [diff] [blame] | 973 | for_each_eth_queue(bp, i) { |
Eilon Greenstein | 8440d2b | 2009-02-12 08:38:22 +0000 | [diff] [blame] | 974 | struct bnx2x_fastpath *fp = &bp->fp[i]; |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 975 | int loop; |
Dmitry Kravkov | f2e0899 | 2010-10-06 03:28:26 +0000 | [diff] [blame] | 976 | struct hc_status_block_data_e2 sb_data_e2; |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 977 | struct hc_status_block_data_e1x sb_data_e1x; |
| 978 | struct hc_status_block_sm *hc_sm_p = |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 979 | CHIP_IS_E1x(bp) ? |
| 980 | sb_data_e1x.common.state_machine : |
| 981 | sb_data_e2.common.state_machine; |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 982 | struct hc_index_data *hc_index_p = |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 983 | CHIP_IS_E1x(bp) ? |
| 984 | sb_data_e1x.index_data : |
| 985 | sb_data_e2.index_data; |
Ariel Elior | 6383c0b | 2011-07-14 08:31:57 +0000 | [diff] [blame] | 986 | u8 data_size, cos; |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 987 | u32 *sb_data_p; |
Ariel Elior | 6383c0b | 2011-07-14 08:31:57 +0000 | [diff] [blame] | 988 | struct bnx2x_fp_txdata txdata; |
Eilon Greenstein | 8440d2b | 2009-02-12 08:38:22 +0000 | [diff] [blame] | 989 | |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 990 | /* Rx */ |
Merav Sicron | 51c1a58 | 2012-03-18 10:33:38 +0000 | [diff] [blame] | 991 | BNX2X_ERR("fp%d: rx_bd_prod(0x%x) rx_bd_cons(0x%x) rx_comp_prod(0x%x) rx_comp_cons(0x%x) *rx_cons_sb(0x%x)\n", |
Eilon Greenstein | 8440d2b | 2009-02-12 08:38:22 +0000 | [diff] [blame] | 992 | i, fp->rx_bd_prod, fp->rx_bd_cons, |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 993 | fp->rx_comp_prod, |
Eilon Greenstein | 8440d2b | 2009-02-12 08:38:22 +0000 | [diff] [blame] | 994 | fp->rx_comp_cons, le16_to_cpu(*fp->rx_cons_sb)); |
Merav Sicron | 51c1a58 | 2012-03-18 10:33:38 +0000 | [diff] [blame] | 995 | BNX2X_ERR(" rx_sge_prod(0x%x) last_max_sge(0x%x) fp_hc_idx(0x%x)\n", |
Eilon Greenstein | 8440d2b | 2009-02-12 08:38:22 +0000 | [diff] [blame] | 996 | fp->rx_sge_prod, fp->last_max_sge, |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 997 | le16_to_cpu(fp->fp_hc_idx)); |
Eilon Greenstein | 8440d2b | 2009-02-12 08:38:22 +0000 | [diff] [blame] | 998 | |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 999 | /* Tx */ |
Ariel Elior | 6383c0b | 2011-07-14 08:31:57 +0000 | [diff] [blame] | 1000 | for_each_cos_in_tx_queue(fp, cos) |
| 1001 | { |
Merav Sicron | 6556588 | 2012-06-19 07:48:26 +0000 | [diff] [blame] | 1002 | txdata = *fp->txdata_ptr[cos]; |
Merav Sicron | 51c1a58 | 2012-03-18 10:33:38 +0000 | [diff] [blame] | 1003 | BNX2X_ERR("fp%d: tx_pkt_prod(0x%x) tx_pkt_cons(0x%x) tx_bd_prod(0x%x) tx_bd_cons(0x%x) *tx_cons_sb(0x%x)\n", |
Ariel Elior | 6383c0b | 2011-07-14 08:31:57 +0000 | [diff] [blame] | 1004 | i, txdata.tx_pkt_prod, |
| 1005 | txdata.tx_pkt_cons, txdata.tx_bd_prod, |
| 1006 | txdata.tx_bd_cons, |
| 1007 | le16_to_cpu(*txdata.tx_cons_sb)); |
| 1008 | } |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 1009 | |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 1010 | loop = CHIP_IS_E1x(bp) ? |
| 1011 | HC_SB_MAX_INDICES_E1X : HC_SB_MAX_INDICES_E2; |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 1012 | |
| 1013 | /* host sb data */ |
| 1014 | |
Vladislav Zolotarov | ec6ba94 | 2010-12-13 05:44:01 +0000 | [diff] [blame] | 1015 | if (IS_FCOE_FP(fp)) |
| 1016 | continue; |
Merav Sicron | 55c1194 | 2012-11-07 00:45:48 +0000 | [diff] [blame] | 1017 | |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 1018 | BNX2X_ERR(" run indexes ("); |
| 1019 | for (j = 0; j < HC_SB_MAX_SM; j++) |
| 1020 | pr_cont("0x%x%s", |
| 1021 | fp->sb_running_index[j], |
| 1022 | (j == HC_SB_MAX_SM - 1) ? ")" : " "); |
| 1023 | |
| 1024 | BNX2X_ERR(" indexes ("); |
| 1025 | for (j = 0; j < loop; j++) |
| 1026 | pr_cont("0x%x%s", |
| 1027 | fp->sb_index_values[j], |
| 1028 | (j == loop - 1) ? ")" : " "); |
Yuval Mintz | 0155a27 | 2014-02-12 18:19:55 +0200 | [diff] [blame] | 1029 | |
| 1030 | /* VF cannot access FW refelection for status block */ |
| 1031 | if (IS_VF(bp)) |
| 1032 | continue; |
| 1033 | |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 1034 | /* fw sb data */ |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 1035 | data_size = CHIP_IS_E1x(bp) ? |
| 1036 | sizeof(struct hc_status_block_data_e1x) : |
| 1037 | sizeof(struct hc_status_block_data_e2); |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 1038 | data_size /= sizeof(u32); |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 1039 | sb_data_p = CHIP_IS_E1x(bp) ? |
| 1040 | (u32 *)&sb_data_e1x : |
| 1041 | (u32 *)&sb_data_e2; |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 1042 | /* copy sb data in here */ |
| 1043 | for (j = 0; j < data_size; j++) |
| 1044 | *(sb_data_p + j) = REG_RD(bp, BAR_CSTRORM_INTMEM + |
| 1045 | CSTORM_STATUS_BLOCK_DATA_OFFSET(fp->fw_sb_id) + |
| 1046 | j * sizeof(u32)); |
| 1047 | |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 1048 | if (!CHIP_IS_E1x(bp)) { |
Merav Sicron | 51c1a58 | 2012-03-18 10:33:38 +0000 | [diff] [blame] | 1049 | pr_cont("pf_id(0x%x) vf_id(0x%x) vf_valid(0x%x) vnic_id(0x%x) same_igu_sb_1b(0x%x) state(0x%x)\n", |
Dmitry Kravkov | f2e0899 | 2010-10-06 03:28:26 +0000 | [diff] [blame] | 1050 | sb_data_e2.common.p_func.pf_id, |
| 1051 | sb_data_e2.common.p_func.vf_id, |
| 1052 | sb_data_e2.common.p_func.vf_valid, |
| 1053 | sb_data_e2.common.p_func.vnic_id, |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 1054 | sb_data_e2.common.same_igu_sb_1b, |
| 1055 | sb_data_e2.common.state); |
Dmitry Kravkov | f2e0899 | 2010-10-06 03:28:26 +0000 | [diff] [blame] | 1056 | } else { |
Merav Sicron | 51c1a58 | 2012-03-18 10:33:38 +0000 | [diff] [blame] | 1057 | pr_cont("pf_id(0x%x) vf_id(0x%x) vf_valid(0x%x) vnic_id(0x%x) same_igu_sb_1b(0x%x) state(0x%x)\n", |
Dmitry Kravkov | f2e0899 | 2010-10-06 03:28:26 +0000 | [diff] [blame] | 1058 | sb_data_e1x.common.p_func.pf_id, |
| 1059 | sb_data_e1x.common.p_func.vf_id, |
| 1060 | sb_data_e1x.common.p_func.vf_valid, |
| 1061 | sb_data_e1x.common.p_func.vnic_id, |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 1062 | sb_data_e1x.common.same_igu_sb_1b, |
| 1063 | sb_data_e1x.common.state); |
Dmitry Kravkov | f2e0899 | 2010-10-06 03:28:26 +0000 | [diff] [blame] | 1064 | } |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 1065 | |
| 1066 | /* SB_SMs data */ |
| 1067 | for (j = 0; j < HC_SB_MAX_SM; j++) { |
Merav Sicron | 51c1a58 | 2012-03-18 10:33:38 +0000 | [diff] [blame] | 1068 | pr_cont("SM[%d] __flags (0x%x) igu_sb_id (0x%x) igu_seg_id(0x%x) time_to_expire (0x%x) timer_value(0x%x)\n", |
| 1069 | j, hc_sm_p[j].__flags, |
| 1070 | hc_sm_p[j].igu_sb_id, |
| 1071 | hc_sm_p[j].igu_seg_id, |
| 1072 | hc_sm_p[j].time_to_expire, |
| 1073 | hc_sm_p[j].timer_value); |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 1074 | } |
| 1075 | |
Yuval Mintz | 16a5fd9 | 2013-06-02 00:06:18 +0000 | [diff] [blame] | 1076 | /* Indices data */ |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 1077 | for (j = 0; j < loop; j++) { |
Merav Sicron | 51c1a58 | 2012-03-18 10:33:38 +0000 | [diff] [blame] | 1078 | pr_cont("INDEX[%d] flags (0x%x) timeout (0x%x)\n", j, |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 1079 | hc_index_p[j].flags, |
| 1080 | hc_index_p[j].timeout); |
| 1081 | } |
Eilon Greenstein | 8440d2b | 2009-02-12 08:38:22 +0000 | [diff] [blame] | 1082 | } |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 1083 | |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 1084 | #ifdef BNX2X_STOP_ON_ERROR |
Yuval Mintz | 0155a27 | 2014-02-12 18:19:55 +0200 | [diff] [blame] | 1085 | if (IS_PF(bp)) { |
| 1086 | /* event queue */ |
| 1087 | BNX2X_ERR("eq cons %x prod %x\n", bp->eq_cons, bp->eq_prod); |
| 1088 | for (i = 0; i < NUM_EQ_DESC; i++) { |
| 1089 | u32 *data = (u32 *)&bp->eq_ring[i].message.data; |
Yuval Mintz | 04c4673 | 2013-01-23 03:21:46 +0000 | [diff] [blame] | 1090 | |
Yuval Mintz | 0155a27 | 2014-02-12 18:19:55 +0200 | [diff] [blame] | 1091 | BNX2X_ERR("event queue [%d]: header: opcode %d, error %d\n", |
| 1092 | i, bp->eq_ring[i].message.opcode, |
| 1093 | bp->eq_ring[i].message.error); |
| 1094 | BNX2X_ERR("data: %x %x %x\n", |
| 1095 | data[0], data[1], data[2]); |
| 1096 | } |
Yuval Mintz | 04c4673 | 2013-01-23 03:21:46 +0000 | [diff] [blame] | 1097 | } |
| 1098 | |
Eilon Greenstein | 8440d2b | 2009-02-12 08:38:22 +0000 | [diff] [blame] | 1099 | /* Rings */ |
| 1100 | /* Rx */ |
Merav Sicron | 55c1194 | 2012-11-07 00:45:48 +0000 | [diff] [blame] | 1101 | for_each_valid_rx_queue(bp, i) { |
Eilon Greenstein | 8440d2b | 2009-02-12 08:38:22 +0000 | [diff] [blame] | 1102 | struct bnx2x_fastpath *fp = &bp->fp[i]; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 1103 | |
| 1104 | start = RX_BD(le16_to_cpu(*fp->rx_cons_sb) - 10); |
| 1105 | end = RX_BD(le16_to_cpu(*fp->rx_cons_sb) + 503); |
Eilon Greenstein | 8440d2b | 2009-02-12 08:38:22 +0000 | [diff] [blame] | 1106 | for (j = start; j != end; j = RX_BD(j + 1)) { |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 1107 | u32 *rx_bd = (u32 *)&fp->rx_desc_ring[j]; |
| 1108 | struct sw_rx_bd *sw_bd = &fp->rx_buf_ring[j]; |
| 1109 | |
Eilon Greenstein | c3eefaf | 2009-03-02 08:01:09 +0000 | [diff] [blame] | 1110 | BNX2X_ERR("fp%d: rx_bd[%x]=[%x:%x] sw_bd=[%p]\n", |
Yuval Mintz | 44151ac | 2012-01-23 07:31:56 +0000 | [diff] [blame] | 1111 | i, j, rx_bd[1], rx_bd[0], sw_bd->data); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 1112 | } |
| 1113 | |
Eilon Greenstein | 3196a88 | 2008-08-13 15:58:49 -0700 | [diff] [blame] | 1114 | start = RX_SGE(fp->rx_sge_prod); |
| 1115 | end = RX_SGE(fp->last_max_sge); |
Eilon Greenstein | 8440d2b | 2009-02-12 08:38:22 +0000 | [diff] [blame] | 1116 | for (j = start; j != end; j = RX_SGE(j + 1)) { |
Vladislav Zolotarov | 7a9b255 | 2008-06-23 20:34:36 -0700 | [diff] [blame] | 1117 | u32 *rx_sge = (u32 *)&fp->rx_sge_ring[j]; |
| 1118 | struct sw_rx_page *sw_page = &fp->rx_page_ring[j]; |
| 1119 | |
Eilon Greenstein | c3eefaf | 2009-03-02 08:01:09 +0000 | [diff] [blame] | 1120 | BNX2X_ERR("fp%d: rx_sge[%x]=[%x:%x] sw_page=[%p]\n", |
| 1121 | i, j, rx_sge[1], rx_sge[0], sw_page->page); |
Vladislav Zolotarov | 7a9b255 | 2008-06-23 20:34:36 -0700 | [diff] [blame] | 1122 | } |
| 1123 | |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 1124 | start = RCQ_BD(fp->rx_comp_cons - 10); |
| 1125 | end = RCQ_BD(fp->rx_comp_cons + 503); |
Eilon Greenstein | 8440d2b | 2009-02-12 08:38:22 +0000 | [diff] [blame] | 1126 | for (j = start; j != end; j = RCQ_BD(j + 1)) { |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 1127 | u32 *cqe = (u32 *)&fp->rx_comp_ring[j]; |
| 1128 | |
Eilon Greenstein | c3eefaf | 2009-03-02 08:01:09 +0000 | [diff] [blame] | 1129 | BNX2X_ERR("fp%d: cqe[%x]=[%x:%x:%x:%x]\n", |
| 1130 | i, j, cqe[0], cqe[1], cqe[2], cqe[3]); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 1131 | } |
| 1132 | } |
| 1133 | |
Eilon Greenstein | 8440d2b | 2009-02-12 08:38:22 +0000 | [diff] [blame] | 1134 | /* Tx */ |
Merav Sicron | 55c1194 | 2012-11-07 00:45:48 +0000 | [diff] [blame] | 1135 | for_each_valid_tx_queue(bp, i) { |
Eilon Greenstein | 8440d2b | 2009-02-12 08:38:22 +0000 | [diff] [blame] | 1136 | struct bnx2x_fastpath *fp = &bp->fp[i]; |
Ariel Elior | 6383c0b | 2011-07-14 08:31:57 +0000 | [diff] [blame] | 1137 | for_each_cos_in_tx_queue(fp, cos) { |
Merav Sicron | 6556588 | 2012-06-19 07:48:26 +0000 | [diff] [blame] | 1138 | struct bnx2x_fp_txdata *txdata = fp->txdata_ptr[cos]; |
Eilon Greenstein | 8440d2b | 2009-02-12 08:38:22 +0000 | [diff] [blame] | 1139 | |
Ariel Elior | 6383c0b | 2011-07-14 08:31:57 +0000 | [diff] [blame] | 1140 | start = TX_BD(le16_to_cpu(*txdata->tx_cons_sb) - 10); |
| 1141 | end = TX_BD(le16_to_cpu(*txdata->tx_cons_sb) + 245); |
| 1142 | for (j = start; j != end; j = TX_BD(j + 1)) { |
| 1143 | struct sw_tx_bd *sw_bd = |
| 1144 | &txdata->tx_buf_ring[j]; |
Eilon Greenstein | 8440d2b | 2009-02-12 08:38:22 +0000 | [diff] [blame] | 1145 | |
Merav Sicron | 51c1a58 | 2012-03-18 10:33:38 +0000 | [diff] [blame] | 1146 | BNX2X_ERR("fp%d: txdata %d, packet[%x]=[%p,%x]\n", |
Ariel Elior | 6383c0b | 2011-07-14 08:31:57 +0000 | [diff] [blame] | 1147 | i, cos, j, sw_bd->skb, |
| 1148 | sw_bd->first_bd); |
| 1149 | } |
Eilon Greenstein | 8440d2b | 2009-02-12 08:38:22 +0000 | [diff] [blame] | 1150 | |
Ariel Elior | 6383c0b | 2011-07-14 08:31:57 +0000 | [diff] [blame] | 1151 | start = TX_BD(txdata->tx_bd_cons - 10); |
| 1152 | end = TX_BD(txdata->tx_bd_cons + 254); |
| 1153 | for (j = start; j != end; j = TX_BD(j + 1)) { |
| 1154 | u32 *tx_bd = (u32 *)&txdata->tx_desc_ring[j]; |
Eilon Greenstein | 8440d2b | 2009-02-12 08:38:22 +0000 | [diff] [blame] | 1155 | |
Merav Sicron | 51c1a58 | 2012-03-18 10:33:38 +0000 | [diff] [blame] | 1156 | BNX2X_ERR("fp%d: txdata %d, tx_bd[%x]=[%x:%x:%x:%x]\n", |
Ariel Elior | 6383c0b | 2011-07-14 08:31:57 +0000 | [diff] [blame] | 1157 | i, cos, j, tx_bd[0], tx_bd[1], |
| 1158 | tx_bd[2], tx_bd[3]); |
| 1159 | } |
Eilon Greenstein | 8440d2b | 2009-02-12 08:38:22 +0000 | [diff] [blame] | 1160 | } |
| 1161 | } |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 1162 | #endif |
Yuval Mintz | 0155a27 | 2014-02-12 18:19:55 +0200 | [diff] [blame] | 1163 | if (IS_PF(bp)) { |
| 1164 | bnx2x_fw_dump(bp); |
| 1165 | bnx2x_mc_assert(bp); |
| 1166 | } |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 1167 | BNX2X_ERR("end crash dump -----------------\n"); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 1168 | } |
| 1169 | |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 1170 | /* |
| 1171 | * FLR Support for E2 |
| 1172 | * |
| 1173 | * bnx2x_pf_flr_clnup() is called during nic_load in the per function HW |
| 1174 | * initialization. |
| 1175 | */ |
Yuval Mintz | 16a5fd9 | 2013-06-02 00:06:18 +0000 | [diff] [blame] | 1176 | #define FLR_WAIT_USEC 10000 /* 10 milliseconds */ |
Ariel Elior | 89db4ad | 2012-01-26 06:01:48 +0000 | [diff] [blame] | 1177 | #define FLR_WAIT_INTERVAL 50 /* usec */ |
| 1178 | #define FLR_POLL_CNT (FLR_WAIT_USEC/FLR_WAIT_INTERVAL) /* 200 */ |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 1179 | |
| 1180 | struct pbf_pN_buf_regs { |
| 1181 | int pN; |
| 1182 | u32 init_crd; |
| 1183 | u32 crd; |
| 1184 | u32 crd_freed; |
| 1185 | }; |
| 1186 | |
| 1187 | struct pbf_pN_cmd_regs { |
| 1188 | int pN; |
| 1189 | u32 lines_occup; |
| 1190 | u32 lines_freed; |
| 1191 | }; |
| 1192 | |
| 1193 | static void bnx2x_pbf_pN_buf_flushed(struct bnx2x *bp, |
| 1194 | struct pbf_pN_buf_regs *regs, |
| 1195 | u32 poll_count) |
| 1196 | { |
| 1197 | u32 init_crd, crd, crd_start, crd_freed, crd_freed_start; |
| 1198 | u32 cur_cnt = poll_count; |
| 1199 | |
| 1200 | crd_freed = crd_freed_start = REG_RD(bp, regs->crd_freed); |
| 1201 | crd = crd_start = REG_RD(bp, regs->crd); |
| 1202 | init_crd = REG_RD(bp, regs->init_crd); |
| 1203 | |
| 1204 | DP(BNX2X_MSG_SP, "INIT CREDIT[%d] : %x\n", regs->pN, init_crd); |
| 1205 | DP(BNX2X_MSG_SP, "CREDIT[%d] : s:%x\n", regs->pN, crd); |
| 1206 | DP(BNX2X_MSG_SP, "CREDIT_FREED[%d]: s:%x\n", regs->pN, crd_freed); |
| 1207 | |
| 1208 | while ((crd != init_crd) && ((u32)SUB_S32(crd_freed, crd_freed_start) < |
| 1209 | (init_crd - crd_start))) { |
| 1210 | if (cur_cnt--) { |
Ariel Elior | 89db4ad | 2012-01-26 06:01:48 +0000 | [diff] [blame] | 1211 | udelay(FLR_WAIT_INTERVAL); |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 1212 | crd = REG_RD(bp, regs->crd); |
| 1213 | crd_freed = REG_RD(bp, regs->crd_freed); |
| 1214 | } else { |
| 1215 | DP(BNX2X_MSG_SP, "PBF tx buffer[%d] timed out\n", |
| 1216 | regs->pN); |
| 1217 | DP(BNX2X_MSG_SP, "CREDIT[%d] : c:%x\n", |
| 1218 | regs->pN, crd); |
| 1219 | DP(BNX2X_MSG_SP, "CREDIT_FREED[%d]: c:%x\n", |
| 1220 | regs->pN, crd_freed); |
| 1221 | break; |
| 1222 | } |
| 1223 | } |
| 1224 | DP(BNX2X_MSG_SP, "Waited %d*%d usec for PBF tx buffer[%d]\n", |
Ariel Elior | 89db4ad | 2012-01-26 06:01:48 +0000 | [diff] [blame] | 1225 | poll_count-cur_cnt, FLR_WAIT_INTERVAL, regs->pN); |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 1226 | } |
| 1227 | |
| 1228 | static void bnx2x_pbf_pN_cmd_flushed(struct bnx2x *bp, |
| 1229 | struct pbf_pN_cmd_regs *regs, |
| 1230 | u32 poll_count) |
| 1231 | { |
| 1232 | u32 occup, to_free, freed, freed_start; |
| 1233 | u32 cur_cnt = poll_count; |
| 1234 | |
| 1235 | occup = to_free = REG_RD(bp, regs->lines_occup); |
| 1236 | freed = freed_start = REG_RD(bp, regs->lines_freed); |
| 1237 | |
| 1238 | DP(BNX2X_MSG_SP, "OCCUPANCY[%d] : s:%x\n", regs->pN, occup); |
| 1239 | DP(BNX2X_MSG_SP, "LINES_FREED[%d] : s:%x\n", regs->pN, freed); |
| 1240 | |
| 1241 | while (occup && ((u32)SUB_S32(freed, freed_start) < to_free)) { |
| 1242 | if (cur_cnt--) { |
Ariel Elior | 89db4ad | 2012-01-26 06:01:48 +0000 | [diff] [blame] | 1243 | udelay(FLR_WAIT_INTERVAL); |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 1244 | occup = REG_RD(bp, regs->lines_occup); |
| 1245 | freed = REG_RD(bp, regs->lines_freed); |
| 1246 | } else { |
| 1247 | DP(BNX2X_MSG_SP, "PBF cmd queue[%d] timed out\n", |
| 1248 | regs->pN); |
| 1249 | DP(BNX2X_MSG_SP, "OCCUPANCY[%d] : s:%x\n", |
| 1250 | regs->pN, occup); |
| 1251 | DP(BNX2X_MSG_SP, "LINES_FREED[%d] : s:%x\n", |
| 1252 | regs->pN, freed); |
| 1253 | break; |
| 1254 | } |
| 1255 | } |
| 1256 | DP(BNX2X_MSG_SP, "Waited %d*%d usec for PBF cmd queue[%d]\n", |
Ariel Elior | 89db4ad | 2012-01-26 06:01:48 +0000 | [diff] [blame] | 1257 | poll_count-cur_cnt, FLR_WAIT_INTERVAL, regs->pN); |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 1258 | } |
| 1259 | |
Eric Dumazet | 1191cb8 | 2012-04-27 21:39:21 +0000 | [diff] [blame] | 1260 | static u32 bnx2x_flr_clnup_reg_poll(struct bnx2x *bp, u32 reg, |
| 1261 | u32 expected, u32 poll_count) |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 1262 | { |
| 1263 | u32 cur_cnt = poll_count; |
| 1264 | u32 val; |
| 1265 | |
| 1266 | while ((val = REG_RD(bp, reg)) != expected && cur_cnt--) |
Ariel Elior | 89db4ad | 2012-01-26 06:01:48 +0000 | [diff] [blame] | 1267 | udelay(FLR_WAIT_INTERVAL); |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 1268 | |
| 1269 | return val; |
| 1270 | } |
| 1271 | |
Ariel Elior | d16132c | 2013-01-01 05:22:42 +0000 | [diff] [blame] | 1272 | int bnx2x_flr_clnup_poll_hw_counter(struct bnx2x *bp, u32 reg, |
| 1273 | char *msg, u32 poll_cnt) |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 1274 | { |
| 1275 | u32 val = bnx2x_flr_clnup_reg_poll(bp, reg, 0, poll_cnt); |
| 1276 | if (val != 0) { |
| 1277 | BNX2X_ERR("%s usage count=%d\n", msg, val); |
| 1278 | return 1; |
| 1279 | } |
| 1280 | return 0; |
| 1281 | } |
| 1282 | |
Ariel Elior | d16132c | 2013-01-01 05:22:42 +0000 | [diff] [blame] | 1283 | /* Common routines with VF FLR cleanup */ |
| 1284 | u32 bnx2x_flr_clnup_poll_count(struct bnx2x *bp) |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 1285 | { |
| 1286 | /* adjust polling timeout */ |
| 1287 | if (CHIP_REV_IS_EMUL(bp)) |
| 1288 | return FLR_POLL_CNT * 2000; |
| 1289 | |
| 1290 | if (CHIP_REV_IS_FPGA(bp)) |
| 1291 | return FLR_POLL_CNT * 120; |
| 1292 | |
| 1293 | return FLR_POLL_CNT; |
| 1294 | } |
| 1295 | |
Ariel Elior | d16132c | 2013-01-01 05:22:42 +0000 | [diff] [blame] | 1296 | void bnx2x_tx_hw_flushed(struct bnx2x *bp, u32 poll_count) |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 1297 | { |
| 1298 | struct pbf_pN_cmd_regs cmd_regs[] = { |
| 1299 | {0, (CHIP_IS_E3B0(bp)) ? |
| 1300 | PBF_REG_TQ_OCCUPANCY_Q0 : |
| 1301 | PBF_REG_P0_TQ_OCCUPANCY, |
| 1302 | (CHIP_IS_E3B0(bp)) ? |
| 1303 | PBF_REG_TQ_LINES_FREED_CNT_Q0 : |
| 1304 | PBF_REG_P0_TQ_LINES_FREED_CNT}, |
| 1305 | {1, (CHIP_IS_E3B0(bp)) ? |
| 1306 | PBF_REG_TQ_OCCUPANCY_Q1 : |
| 1307 | PBF_REG_P1_TQ_OCCUPANCY, |
| 1308 | (CHIP_IS_E3B0(bp)) ? |
| 1309 | PBF_REG_TQ_LINES_FREED_CNT_Q1 : |
| 1310 | PBF_REG_P1_TQ_LINES_FREED_CNT}, |
| 1311 | {4, (CHIP_IS_E3B0(bp)) ? |
| 1312 | PBF_REG_TQ_OCCUPANCY_LB_Q : |
| 1313 | PBF_REG_P4_TQ_OCCUPANCY, |
| 1314 | (CHIP_IS_E3B0(bp)) ? |
| 1315 | PBF_REG_TQ_LINES_FREED_CNT_LB_Q : |
| 1316 | PBF_REG_P4_TQ_LINES_FREED_CNT} |
| 1317 | }; |
| 1318 | |
| 1319 | struct pbf_pN_buf_regs buf_regs[] = { |
| 1320 | {0, (CHIP_IS_E3B0(bp)) ? |
| 1321 | PBF_REG_INIT_CRD_Q0 : |
| 1322 | PBF_REG_P0_INIT_CRD , |
| 1323 | (CHIP_IS_E3B0(bp)) ? |
| 1324 | PBF_REG_CREDIT_Q0 : |
| 1325 | PBF_REG_P0_CREDIT, |
| 1326 | (CHIP_IS_E3B0(bp)) ? |
| 1327 | PBF_REG_INTERNAL_CRD_FREED_CNT_Q0 : |
| 1328 | PBF_REG_P0_INTERNAL_CRD_FREED_CNT}, |
| 1329 | {1, (CHIP_IS_E3B0(bp)) ? |
| 1330 | PBF_REG_INIT_CRD_Q1 : |
| 1331 | PBF_REG_P1_INIT_CRD, |
| 1332 | (CHIP_IS_E3B0(bp)) ? |
| 1333 | PBF_REG_CREDIT_Q1 : |
| 1334 | PBF_REG_P1_CREDIT, |
| 1335 | (CHIP_IS_E3B0(bp)) ? |
| 1336 | PBF_REG_INTERNAL_CRD_FREED_CNT_Q1 : |
| 1337 | PBF_REG_P1_INTERNAL_CRD_FREED_CNT}, |
| 1338 | {4, (CHIP_IS_E3B0(bp)) ? |
| 1339 | PBF_REG_INIT_CRD_LB_Q : |
| 1340 | PBF_REG_P4_INIT_CRD, |
| 1341 | (CHIP_IS_E3B0(bp)) ? |
| 1342 | PBF_REG_CREDIT_LB_Q : |
| 1343 | PBF_REG_P4_CREDIT, |
| 1344 | (CHIP_IS_E3B0(bp)) ? |
| 1345 | PBF_REG_INTERNAL_CRD_FREED_CNT_LB_Q : |
| 1346 | PBF_REG_P4_INTERNAL_CRD_FREED_CNT}, |
| 1347 | }; |
| 1348 | |
| 1349 | int i; |
| 1350 | |
| 1351 | /* Verify the command queues are flushed P0, P1, P4 */ |
| 1352 | for (i = 0; i < ARRAY_SIZE(cmd_regs); i++) |
| 1353 | bnx2x_pbf_pN_cmd_flushed(bp, &cmd_regs[i], poll_count); |
| 1354 | |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 1355 | /* Verify the transmission buffers are flushed P0, P1, P4 */ |
| 1356 | for (i = 0; i < ARRAY_SIZE(buf_regs); i++) |
| 1357 | bnx2x_pbf_pN_buf_flushed(bp, &buf_regs[i], poll_count); |
| 1358 | } |
| 1359 | |
| 1360 | #define OP_GEN_PARAM(param) \ |
| 1361 | (((param) << SDM_OP_GEN_COMP_PARAM_SHIFT) & SDM_OP_GEN_COMP_PARAM) |
| 1362 | |
| 1363 | #define OP_GEN_TYPE(type) \ |
| 1364 | (((type) << SDM_OP_GEN_COMP_TYPE_SHIFT) & SDM_OP_GEN_COMP_TYPE) |
| 1365 | |
| 1366 | #define OP_GEN_AGG_VECT(index) \ |
| 1367 | (((index) << SDM_OP_GEN_AGG_VECT_IDX_SHIFT) & SDM_OP_GEN_AGG_VECT_IDX) |
| 1368 | |
Ariel Elior | d16132c | 2013-01-01 05:22:42 +0000 | [diff] [blame] | 1369 | int bnx2x_send_final_clnup(struct bnx2x *bp, u8 clnup_func, u32 poll_cnt) |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 1370 | { |
Yuval Mintz | 86564c3 | 2013-01-23 03:21:50 +0000 | [diff] [blame] | 1371 | u32 op_gen_command = 0; |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 1372 | u32 comp_addr = BAR_CSTRORM_INTMEM + |
| 1373 | CSTORM_FINAL_CLEANUP_COMPLETE_OFFSET(clnup_func); |
| 1374 | int ret = 0; |
| 1375 | |
| 1376 | if (REG_RD(bp, comp_addr)) { |
Ariel Elior | 89db4ad | 2012-01-26 06:01:48 +0000 | [diff] [blame] | 1377 | BNX2X_ERR("Cleanup complete was not 0 before sending\n"); |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 1378 | return 1; |
| 1379 | } |
| 1380 | |
Yuval Mintz | 86564c3 | 2013-01-23 03:21:50 +0000 | [diff] [blame] | 1381 | op_gen_command |= OP_GEN_PARAM(XSTORM_AGG_INT_FINAL_CLEANUP_INDEX); |
| 1382 | op_gen_command |= OP_GEN_TYPE(XSTORM_AGG_INT_FINAL_CLEANUP_COMP_TYPE); |
| 1383 | op_gen_command |= OP_GEN_AGG_VECT(clnup_func); |
| 1384 | op_gen_command |= 1 << SDM_OP_GEN_AGG_VECT_IDX_VALID_SHIFT; |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 1385 | |
Ariel Elior | 89db4ad | 2012-01-26 06:01:48 +0000 | [diff] [blame] | 1386 | DP(BNX2X_MSG_SP, "sending FW Final cleanup\n"); |
Yuval Mintz | 86564c3 | 2013-01-23 03:21:50 +0000 | [diff] [blame] | 1387 | REG_WR(bp, XSDM_REG_OPERATION_GEN, op_gen_command); |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 1388 | |
| 1389 | if (bnx2x_flr_clnup_reg_poll(bp, comp_addr, 1, poll_cnt) != 1) { |
| 1390 | BNX2X_ERR("FW final cleanup did not succeed\n"); |
Merav Sicron | 51c1a58 | 2012-03-18 10:33:38 +0000 | [diff] [blame] | 1391 | DP(BNX2X_MSG_SP, "At timeout completion address contained %x\n", |
| 1392 | (REG_RD(bp, comp_addr))); |
Ariel Elior | d16132c | 2013-01-01 05:22:42 +0000 | [diff] [blame] | 1393 | bnx2x_panic(); |
| 1394 | return 1; |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 1395 | } |
Yuval Mintz | 16a5fd9 | 2013-06-02 00:06:18 +0000 | [diff] [blame] | 1396 | /* Zero completion for next FLR */ |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 1397 | REG_WR(bp, comp_addr, 0); |
| 1398 | |
| 1399 | return ret; |
| 1400 | } |
| 1401 | |
Ariel Elior | b56e967 | 2013-01-01 05:22:32 +0000 | [diff] [blame] | 1402 | u8 bnx2x_is_pcie_pending(struct pci_dev *dev) |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 1403 | { |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 1404 | u16 status; |
| 1405 | |
Jiang Liu | 2a80eeb | 2012-08-20 13:26:51 -0600 | [diff] [blame] | 1406 | pcie_capability_read_word(dev, PCI_EXP_DEVSTA, &status); |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 1407 | return status & PCI_EXP_DEVSTA_TRPND; |
| 1408 | } |
| 1409 | |
| 1410 | /* PF FLR specific routines |
| 1411 | */ |
| 1412 | static int bnx2x_poll_hw_usage_counters(struct bnx2x *bp, u32 poll_cnt) |
| 1413 | { |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 1414 | /* wait for CFC PF usage-counter to zero (includes all the VFs) */ |
| 1415 | if (bnx2x_flr_clnup_poll_hw_counter(bp, |
| 1416 | CFC_REG_NUM_LCIDS_INSIDE_PF, |
| 1417 | "CFC PF usage counter timed out", |
| 1418 | poll_cnt)) |
| 1419 | return 1; |
| 1420 | |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 1421 | /* Wait for DQ PF usage-counter to zero (until DQ cleanup) */ |
| 1422 | if (bnx2x_flr_clnup_poll_hw_counter(bp, |
| 1423 | DORQ_REG_PF_USAGE_CNT, |
| 1424 | "DQ PF usage counter timed out", |
| 1425 | poll_cnt)) |
| 1426 | return 1; |
| 1427 | |
| 1428 | /* Wait for QM PF usage-counter to zero (until DQ cleanup) */ |
| 1429 | if (bnx2x_flr_clnup_poll_hw_counter(bp, |
| 1430 | QM_REG_PF_USG_CNT_0 + 4*BP_FUNC(bp), |
| 1431 | "QM PF usage counter timed out", |
| 1432 | poll_cnt)) |
| 1433 | return 1; |
| 1434 | |
| 1435 | /* Wait for Timer PF usage-counters to zero (until DQ cleanup) */ |
| 1436 | if (bnx2x_flr_clnup_poll_hw_counter(bp, |
| 1437 | TM_REG_LIN0_VNIC_UC + 4*BP_PORT(bp), |
| 1438 | "Timers VNIC usage counter timed out", |
| 1439 | poll_cnt)) |
| 1440 | return 1; |
| 1441 | if (bnx2x_flr_clnup_poll_hw_counter(bp, |
| 1442 | TM_REG_LIN0_NUM_SCANS + 4*BP_PORT(bp), |
| 1443 | "Timers NUM_SCANS usage counter timed out", |
| 1444 | poll_cnt)) |
| 1445 | return 1; |
| 1446 | |
| 1447 | /* Wait DMAE PF usage counter to zero */ |
| 1448 | if (bnx2x_flr_clnup_poll_hw_counter(bp, |
| 1449 | dmae_reg_go_c[INIT_DMAE_C(bp)], |
Yuval Mintz | 6bf07b8 | 2013-06-02 00:06:20 +0000 | [diff] [blame] | 1450 | "DMAE command register timed out", |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 1451 | poll_cnt)) |
| 1452 | return 1; |
| 1453 | |
| 1454 | return 0; |
| 1455 | } |
| 1456 | |
| 1457 | static void bnx2x_hw_enable_status(struct bnx2x *bp) |
| 1458 | { |
| 1459 | u32 val; |
| 1460 | |
| 1461 | val = REG_RD(bp, CFC_REG_WEAK_ENABLE_PF); |
| 1462 | DP(BNX2X_MSG_SP, "CFC_REG_WEAK_ENABLE_PF is 0x%x\n", val); |
| 1463 | |
| 1464 | val = REG_RD(bp, PBF_REG_DISABLE_PF); |
| 1465 | DP(BNX2X_MSG_SP, "PBF_REG_DISABLE_PF is 0x%x\n", val); |
| 1466 | |
| 1467 | val = REG_RD(bp, IGU_REG_PCI_PF_MSI_EN); |
| 1468 | DP(BNX2X_MSG_SP, "IGU_REG_PCI_PF_MSI_EN is 0x%x\n", val); |
| 1469 | |
| 1470 | val = REG_RD(bp, IGU_REG_PCI_PF_MSIX_EN); |
| 1471 | DP(BNX2X_MSG_SP, "IGU_REG_PCI_PF_MSIX_EN is 0x%x\n", val); |
| 1472 | |
| 1473 | val = REG_RD(bp, IGU_REG_PCI_PF_MSIX_FUNC_MASK); |
| 1474 | DP(BNX2X_MSG_SP, "IGU_REG_PCI_PF_MSIX_FUNC_MASK is 0x%x\n", val); |
| 1475 | |
| 1476 | val = REG_RD(bp, PGLUE_B_REG_SHADOW_BME_PF_7_0_CLR); |
| 1477 | DP(BNX2X_MSG_SP, "PGLUE_B_REG_SHADOW_BME_PF_7_0_CLR is 0x%x\n", val); |
| 1478 | |
| 1479 | val = REG_RD(bp, PGLUE_B_REG_FLR_REQUEST_PF_7_0_CLR); |
| 1480 | DP(BNX2X_MSG_SP, "PGLUE_B_REG_FLR_REQUEST_PF_7_0_CLR is 0x%x\n", val); |
| 1481 | |
| 1482 | val = REG_RD(bp, PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER); |
| 1483 | DP(BNX2X_MSG_SP, "PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER is 0x%x\n", |
| 1484 | val); |
| 1485 | } |
| 1486 | |
| 1487 | static int bnx2x_pf_flr_clnup(struct bnx2x *bp) |
| 1488 | { |
| 1489 | u32 poll_cnt = bnx2x_flr_clnup_poll_count(bp); |
| 1490 | |
| 1491 | DP(BNX2X_MSG_SP, "Cleanup after FLR PF[%d]\n", BP_ABS_FUNC(bp)); |
| 1492 | |
| 1493 | /* Re-enable PF target read access */ |
| 1494 | REG_WR(bp, PGLUE_B_REG_INTERNAL_PFID_ENABLE_TARGET_READ, 1); |
| 1495 | |
| 1496 | /* Poll HW usage counters */ |
Ariel Elior | 89db4ad | 2012-01-26 06:01:48 +0000 | [diff] [blame] | 1497 | DP(BNX2X_MSG_SP, "Polling usage counters\n"); |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 1498 | if (bnx2x_poll_hw_usage_counters(bp, poll_cnt)) |
| 1499 | return -EBUSY; |
| 1500 | |
| 1501 | /* Zero the igu 'trailing edge' and 'leading edge' */ |
| 1502 | |
| 1503 | /* Send the FW cleanup command */ |
| 1504 | if (bnx2x_send_final_clnup(bp, (u8)BP_FUNC(bp), poll_cnt)) |
| 1505 | return -EBUSY; |
| 1506 | |
| 1507 | /* ATC cleanup */ |
| 1508 | |
| 1509 | /* Verify TX hw is flushed */ |
| 1510 | bnx2x_tx_hw_flushed(bp, poll_cnt); |
| 1511 | |
| 1512 | /* Wait 100ms (not adjusted according to platform) */ |
| 1513 | msleep(100); |
| 1514 | |
| 1515 | /* Verify no pending pci transactions */ |
| 1516 | if (bnx2x_is_pcie_pending(bp->pdev)) |
| 1517 | BNX2X_ERR("PCIE Transactions still pending\n"); |
| 1518 | |
| 1519 | /* Debug */ |
| 1520 | bnx2x_hw_enable_status(bp); |
| 1521 | |
| 1522 | /* |
| 1523 | * Master enable - Due to WB DMAE writes performed before this |
| 1524 | * register is re-initialized as part of the regular function init |
| 1525 | */ |
| 1526 | REG_WR(bp, PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER, 1); |
| 1527 | |
| 1528 | return 0; |
| 1529 | } |
| 1530 | |
Dmitry Kravkov | f2e0899 | 2010-10-06 03:28:26 +0000 | [diff] [blame] | 1531 | static void bnx2x_hc_int_enable(struct bnx2x *bp) |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 1532 | { |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 1533 | int port = BP_PORT(bp); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 1534 | u32 addr = port ? HC_REG_CONFIG_1 : HC_REG_CONFIG_0; |
| 1535 | u32 val = REG_RD(bp, addr); |
Dmitry Kravkov | 69c326b | 2012-05-02 01:16:33 +0000 | [diff] [blame] | 1536 | bool msix = (bp->flags & USING_MSIX_FLAG) ? true : false; |
| 1537 | bool single_msix = (bp->flags & USING_SINGLE_MSIX_FLAG) ? true : false; |
| 1538 | bool msi = (bp->flags & USING_MSI_FLAG) ? true : false; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 1539 | |
| 1540 | if (msix) { |
Eilon Greenstein | 8badd27 | 2009-02-12 08:36:15 +0000 | [diff] [blame] | 1541 | val &= ~(HC_CONFIG_0_REG_SINGLE_ISR_EN_0 | |
| 1542 | HC_CONFIG_0_REG_INT_LINE_EN_0); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 1543 | val |= (HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0 | |
| 1544 | HC_CONFIG_0_REG_ATTN_BIT_EN_0); |
Dmitry Kravkov | 69c326b | 2012-05-02 01:16:33 +0000 | [diff] [blame] | 1545 | if (single_msix) |
| 1546 | val |= HC_CONFIG_0_REG_SINGLE_ISR_EN_0; |
Eilon Greenstein | 8badd27 | 2009-02-12 08:36:15 +0000 | [diff] [blame] | 1547 | } else if (msi) { |
| 1548 | val &= ~HC_CONFIG_0_REG_INT_LINE_EN_0; |
| 1549 | val |= (HC_CONFIG_0_REG_SINGLE_ISR_EN_0 | |
| 1550 | HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0 | |
| 1551 | HC_CONFIG_0_REG_ATTN_BIT_EN_0); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 1552 | } else { |
| 1553 | val |= (HC_CONFIG_0_REG_SINGLE_ISR_EN_0 | |
Eliezer Tamir | 615f8fd | 2008-02-28 11:54:54 -0800 | [diff] [blame] | 1554 | HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0 | |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 1555 | HC_CONFIG_0_REG_INT_LINE_EN_0 | |
| 1556 | HC_CONFIG_0_REG_ATTN_BIT_EN_0); |
Eliezer Tamir | 615f8fd | 2008-02-28 11:54:54 -0800 | [diff] [blame] | 1557 | |
Dmitry Kravkov | a0fd065 | 2010-10-19 05:13:05 +0000 | [diff] [blame] | 1558 | if (!CHIP_IS_E1(bp)) { |
Merav Sicron | 51c1a58 | 2012-03-18 10:33:38 +0000 | [diff] [blame] | 1559 | DP(NETIF_MSG_IFUP, |
| 1560 | "write %x to HC %d (addr 0x%x)\n", val, port, addr); |
Eliezer Tamir | 615f8fd | 2008-02-28 11:54:54 -0800 | [diff] [blame] | 1561 | |
Dmitry Kravkov | a0fd065 | 2010-10-19 05:13:05 +0000 | [diff] [blame] | 1562 | REG_WR(bp, addr, val); |
Eliezer Tamir | 615f8fd | 2008-02-28 11:54:54 -0800 | [diff] [blame] | 1563 | |
Dmitry Kravkov | a0fd065 | 2010-10-19 05:13:05 +0000 | [diff] [blame] | 1564 | val &= ~HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0; |
| 1565 | } |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 1566 | } |
| 1567 | |
Dmitry Kravkov | a0fd065 | 2010-10-19 05:13:05 +0000 | [diff] [blame] | 1568 | if (CHIP_IS_E1(bp)) |
| 1569 | REG_WR(bp, HC_REG_INT_MASK + port*4, 0x1FFFF); |
| 1570 | |
Merav Sicron | 51c1a58 | 2012-03-18 10:33:38 +0000 | [diff] [blame] | 1571 | DP(NETIF_MSG_IFUP, |
| 1572 | "write %x to HC %d (addr 0x%x) mode %s\n", val, port, addr, |
| 1573 | (msix ? "MSI-X" : (msi ? "MSI" : "INTx"))); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 1574 | |
| 1575 | REG_WR(bp, addr, val); |
Eilon Greenstein | 37dbbf3 | 2009-07-21 05:47:33 +0000 | [diff] [blame] | 1576 | /* |
| 1577 | * Ensure that HC_CONFIG is written before leading/trailing edge config |
| 1578 | */ |
| 1579 | mmiowb(); |
| 1580 | barrier(); |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 1581 | |
Dmitry Kravkov | f2e0899 | 2010-10-06 03:28:26 +0000 | [diff] [blame] | 1582 | if (!CHIP_IS_E1(bp)) { |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 1583 | /* init leading/trailing edge */ |
Dmitry Kravkov | fb3bff1 | 2010-10-06 03:26:40 +0000 | [diff] [blame] | 1584 | if (IS_MF(bp)) { |
David S. Miller | 8decf86 | 2011-09-22 03:23:13 -0400 | [diff] [blame] | 1585 | val = (0xee0f | (1 << (BP_VN(bp) + 4))); |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 1586 | if (bp->port.pmf) |
Eilon Greenstein | 4acac6a | 2009-02-12 08:36:52 +0000 | [diff] [blame] | 1587 | /* enable nig and gpio3 attention */ |
| 1588 | val |= 0x1100; |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 1589 | } else |
| 1590 | val = 0xffff; |
| 1591 | |
| 1592 | REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, val); |
| 1593 | REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, val); |
| 1594 | } |
Eilon Greenstein | 37dbbf3 | 2009-07-21 05:47:33 +0000 | [diff] [blame] | 1595 | |
| 1596 | /* Make sure that interrupts are indeed enabled from here on */ |
| 1597 | mmiowb(); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 1598 | } |
| 1599 | |
Dmitry Kravkov | f2e0899 | 2010-10-06 03:28:26 +0000 | [diff] [blame] | 1600 | static void bnx2x_igu_int_enable(struct bnx2x *bp) |
| 1601 | { |
| 1602 | u32 val; |
Dmitry Kravkov | 30a5de7 | 2012-04-03 18:41:26 +0000 | [diff] [blame] | 1603 | bool msix = (bp->flags & USING_MSIX_FLAG) ? true : false; |
| 1604 | bool single_msix = (bp->flags & USING_SINGLE_MSIX_FLAG) ? true : false; |
| 1605 | bool msi = (bp->flags & USING_MSI_FLAG) ? true : false; |
Dmitry Kravkov | f2e0899 | 2010-10-06 03:28:26 +0000 | [diff] [blame] | 1606 | |
| 1607 | val = REG_RD(bp, IGU_REG_PF_CONFIGURATION); |
| 1608 | |
| 1609 | if (msix) { |
| 1610 | val &= ~(IGU_PF_CONF_INT_LINE_EN | |
| 1611 | IGU_PF_CONF_SINGLE_ISR_EN); |
Yuval Mintz | ebe61d8 | 2013-01-14 05:11:48 +0000 | [diff] [blame] | 1612 | val |= (IGU_PF_CONF_MSI_MSIX_EN | |
Dmitry Kravkov | f2e0899 | 2010-10-06 03:28:26 +0000 | [diff] [blame] | 1613 | IGU_PF_CONF_ATTN_BIT_EN); |
Dmitry Kravkov | 30a5de7 | 2012-04-03 18:41:26 +0000 | [diff] [blame] | 1614 | |
| 1615 | if (single_msix) |
| 1616 | val |= IGU_PF_CONF_SINGLE_ISR_EN; |
Dmitry Kravkov | f2e0899 | 2010-10-06 03:28:26 +0000 | [diff] [blame] | 1617 | } else if (msi) { |
| 1618 | val &= ~IGU_PF_CONF_INT_LINE_EN; |
Yuval Mintz | ebe61d8 | 2013-01-14 05:11:48 +0000 | [diff] [blame] | 1619 | val |= (IGU_PF_CONF_MSI_MSIX_EN | |
Dmitry Kravkov | f2e0899 | 2010-10-06 03:28:26 +0000 | [diff] [blame] | 1620 | IGU_PF_CONF_ATTN_BIT_EN | |
| 1621 | IGU_PF_CONF_SINGLE_ISR_EN); |
| 1622 | } else { |
| 1623 | val &= ~IGU_PF_CONF_MSI_MSIX_EN; |
Yuval Mintz | ebe61d8 | 2013-01-14 05:11:48 +0000 | [diff] [blame] | 1624 | val |= (IGU_PF_CONF_INT_LINE_EN | |
Dmitry Kravkov | f2e0899 | 2010-10-06 03:28:26 +0000 | [diff] [blame] | 1625 | IGU_PF_CONF_ATTN_BIT_EN | |
| 1626 | IGU_PF_CONF_SINGLE_ISR_EN); |
| 1627 | } |
| 1628 | |
Yuval Mintz | ebe61d8 | 2013-01-14 05:11:48 +0000 | [diff] [blame] | 1629 | /* Clean previous status - need to configure igu prior to ack*/ |
| 1630 | if ((!msix) || single_msix) { |
| 1631 | REG_WR(bp, IGU_REG_PF_CONFIGURATION, val); |
| 1632 | bnx2x_ack_int(bp); |
| 1633 | } |
| 1634 | |
| 1635 | val |= IGU_PF_CONF_FUNC_EN; |
| 1636 | |
Merav Sicron | 51c1a58 | 2012-03-18 10:33:38 +0000 | [diff] [blame] | 1637 | DP(NETIF_MSG_IFUP, "write 0x%x to IGU mode %s\n", |
Dmitry Kravkov | f2e0899 | 2010-10-06 03:28:26 +0000 | [diff] [blame] | 1638 | val, (msix ? "MSI-X" : (msi ? "MSI" : "INTx"))); |
| 1639 | |
| 1640 | REG_WR(bp, IGU_REG_PF_CONFIGURATION, val); |
| 1641 | |
Yuval Mintz | 79a8557 | 2012-04-03 18:41:25 +0000 | [diff] [blame] | 1642 | if (val & IGU_PF_CONF_INT_LINE_EN) |
| 1643 | pci_intx(bp->pdev, true); |
| 1644 | |
Dmitry Kravkov | f2e0899 | 2010-10-06 03:28:26 +0000 | [diff] [blame] | 1645 | barrier(); |
| 1646 | |
| 1647 | /* init leading/trailing edge */ |
| 1648 | if (IS_MF(bp)) { |
David S. Miller | 8decf86 | 2011-09-22 03:23:13 -0400 | [diff] [blame] | 1649 | val = (0xee0f | (1 << (BP_VN(bp) + 4))); |
Dmitry Kravkov | f2e0899 | 2010-10-06 03:28:26 +0000 | [diff] [blame] | 1650 | if (bp->port.pmf) |
| 1651 | /* enable nig and gpio3 attention */ |
| 1652 | val |= 0x1100; |
| 1653 | } else |
| 1654 | val = 0xffff; |
| 1655 | |
| 1656 | REG_WR(bp, IGU_REG_TRAILING_EDGE_LATCH, val); |
| 1657 | REG_WR(bp, IGU_REG_LEADING_EDGE_LATCH, val); |
| 1658 | |
| 1659 | /* Make sure that interrupts are indeed enabled from here on */ |
| 1660 | mmiowb(); |
| 1661 | } |
| 1662 | |
| 1663 | void bnx2x_int_enable(struct bnx2x *bp) |
| 1664 | { |
| 1665 | if (bp->common.int_block == INT_BLOCK_HC) |
| 1666 | bnx2x_hc_int_enable(bp); |
| 1667 | else |
| 1668 | bnx2x_igu_int_enable(bp); |
| 1669 | } |
| 1670 | |
Dmitry Kravkov | 9f6c925 | 2010-07-27 12:34:34 +0000 | [diff] [blame] | 1671 | void bnx2x_int_disable_sync(struct bnx2x *bp, int disable_hw) |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 1672 | { |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 1673 | int msix = (bp->flags & USING_MSIX_FLAG) ? 1 : 0; |
Eilon Greenstein | 8badd27 | 2009-02-12 08:36:15 +0000 | [diff] [blame] | 1674 | int i, offset; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 1675 | |
Yitchak Gertner | f8ef6e4 | 2008-09-09 05:07:25 -0700 | [diff] [blame] | 1676 | if (disable_hw) |
| 1677 | /* prevent the HW from sending interrupts */ |
| 1678 | bnx2x_int_disable(bp); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 1679 | |
| 1680 | /* make sure all ISRs are done */ |
| 1681 | if (msix) { |
Eilon Greenstein | 8badd27 | 2009-02-12 08:36:15 +0000 | [diff] [blame] | 1682 | synchronize_irq(bp->msix_table[0].vector); |
| 1683 | offset = 1; |
Merav Sicron | 55c1194 | 2012-11-07 00:45:48 +0000 | [diff] [blame] | 1684 | if (CNIC_SUPPORT(bp)) |
| 1685 | offset++; |
Vladislav Zolotarov | ec6ba94 | 2010-12-13 05:44:01 +0000 | [diff] [blame] | 1686 | for_each_eth_queue(bp, i) |
Dmitry Kravkov | 754a2f5 | 2011-06-14 01:34:02 +0000 | [diff] [blame] | 1687 | synchronize_irq(bp->msix_table[offset++].vector); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 1688 | } else |
| 1689 | synchronize_irq(bp->pdev->irq); |
| 1690 | |
| 1691 | /* make sure sp_task is not running */ |
Eilon Greenstein | 1cf167f | 2009-01-14 21:22:18 -0800 | [diff] [blame] | 1692 | cancel_delayed_work(&bp->sp_task); |
Yaniv Rosner | 3deb816 | 2011-06-14 01:34:33 +0000 | [diff] [blame] | 1693 | cancel_delayed_work(&bp->period_task); |
Eilon Greenstein | 1cf167f | 2009-01-14 21:22:18 -0800 | [diff] [blame] | 1694 | flush_workqueue(bnx2x_wq); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 1695 | } |
| 1696 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 1697 | /* fast path */ |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 1698 | |
| 1699 | /* |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 1700 | * General service functions |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 1701 | */ |
| 1702 | |
Vladislav Zolotarov | 72fd071 | 2010-04-19 01:13:12 +0000 | [diff] [blame] | 1703 | /* Return true if succeeded to acquire the lock */ |
| 1704 | static bool bnx2x_trylock_hw_lock(struct bnx2x *bp, u32 resource) |
| 1705 | { |
| 1706 | u32 lock_status; |
| 1707 | u32 resource_bit = (1 << resource); |
| 1708 | int func = BP_FUNC(bp); |
| 1709 | u32 hw_lock_control_reg; |
| 1710 | |
Merav Sicron | 51c1a58 | 2012-03-18 10:33:38 +0000 | [diff] [blame] | 1711 | DP(NETIF_MSG_HW | NETIF_MSG_IFUP, |
| 1712 | "Trying to take a lock on resource %d\n", resource); |
Vladislav Zolotarov | 72fd071 | 2010-04-19 01:13:12 +0000 | [diff] [blame] | 1713 | |
| 1714 | /* Validating that the resource is within range */ |
| 1715 | if (resource > HW_LOCK_MAX_RESOURCE_VALUE) { |
Merav Sicron | 51c1a58 | 2012-03-18 10:33:38 +0000 | [diff] [blame] | 1716 | DP(NETIF_MSG_HW | NETIF_MSG_IFUP, |
Vladislav Zolotarov | 72fd071 | 2010-04-19 01:13:12 +0000 | [diff] [blame] | 1717 | "resource(0x%x) > HW_LOCK_MAX_RESOURCE_VALUE(0x%x)\n", |
| 1718 | resource, HW_LOCK_MAX_RESOURCE_VALUE); |
Eric Dumazet | 0fdf4d0 | 2010-08-26 22:03:53 -0700 | [diff] [blame] | 1719 | return false; |
Vladislav Zolotarov | 72fd071 | 2010-04-19 01:13:12 +0000 | [diff] [blame] | 1720 | } |
| 1721 | |
| 1722 | if (func <= 5) |
| 1723 | hw_lock_control_reg = (MISC_REG_DRIVER_CONTROL_1 + func*8); |
| 1724 | else |
| 1725 | hw_lock_control_reg = |
| 1726 | (MISC_REG_DRIVER_CONTROL_7 + (func - 6)*8); |
| 1727 | |
| 1728 | /* Try to acquire the lock */ |
| 1729 | REG_WR(bp, hw_lock_control_reg + 4, resource_bit); |
| 1730 | lock_status = REG_RD(bp, hw_lock_control_reg); |
| 1731 | if (lock_status & resource_bit) |
| 1732 | return true; |
| 1733 | |
Merav Sicron | 51c1a58 | 2012-03-18 10:33:38 +0000 | [diff] [blame] | 1734 | DP(NETIF_MSG_HW | NETIF_MSG_IFUP, |
| 1735 | "Failed to get a lock on resource %d\n", resource); |
Vladislav Zolotarov | 72fd071 | 2010-04-19 01:13:12 +0000 | [diff] [blame] | 1736 | return false; |
| 1737 | } |
| 1738 | |
Vladislav Zolotarov | c9ee920 | 2011-06-14 01:33:51 +0000 | [diff] [blame] | 1739 | /** |
| 1740 | * bnx2x_get_leader_lock_resource - get the recovery leader resource id |
| 1741 | * |
| 1742 | * @bp: driver handle |
| 1743 | * |
| 1744 | * Returns the recovery leader resource id according to the engine this function |
| 1745 | * belongs to. Currently only only 2 engines is supported. |
| 1746 | */ |
Eric Dumazet | 1191cb8 | 2012-04-27 21:39:21 +0000 | [diff] [blame] | 1747 | static int bnx2x_get_leader_lock_resource(struct bnx2x *bp) |
Vladislav Zolotarov | c9ee920 | 2011-06-14 01:33:51 +0000 | [diff] [blame] | 1748 | { |
| 1749 | if (BP_PATH(bp)) |
| 1750 | return HW_LOCK_RESOURCE_RECOVERY_LEADER_1; |
| 1751 | else |
| 1752 | return HW_LOCK_RESOURCE_RECOVERY_LEADER_0; |
| 1753 | } |
| 1754 | |
| 1755 | /** |
Yuval Mintz | 2de6743 | 2013-01-23 03:21:43 +0000 | [diff] [blame] | 1756 | * bnx2x_trylock_leader_lock- try to acquire a leader lock. |
Vladislav Zolotarov | c9ee920 | 2011-06-14 01:33:51 +0000 | [diff] [blame] | 1757 | * |
| 1758 | * @bp: driver handle |
| 1759 | * |
Yuval Mintz | 2de6743 | 2013-01-23 03:21:43 +0000 | [diff] [blame] | 1760 | * Tries to acquire a leader lock for current engine. |
Vladislav Zolotarov | c9ee920 | 2011-06-14 01:33:51 +0000 | [diff] [blame] | 1761 | */ |
Eric Dumazet | 1191cb8 | 2012-04-27 21:39:21 +0000 | [diff] [blame] | 1762 | static bool bnx2x_trylock_leader_lock(struct bnx2x *bp) |
Vladislav Zolotarov | c9ee920 | 2011-06-14 01:33:51 +0000 | [diff] [blame] | 1763 | { |
| 1764 | return bnx2x_trylock_hw_lock(bp, bnx2x_get_leader_lock_resource(bp)); |
| 1765 | } |
| 1766 | |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 1767 | static void bnx2x_cnic_cfc_comp(struct bnx2x *bp, int cid, u8 err); |
Merav Sicron | 55c1194 | 2012-11-07 00:45:48 +0000 | [diff] [blame] | 1768 | |
Ariel Elior | fd1fc79 | 2013-01-01 05:22:33 +0000 | [diff] [blame] | 1769 | /* schedule the sp task and mark that interrupt occurred (runs from ISR) */ |
| 1770 | static int bnx2x_schedule_sp_task(struct bnx2x *bp) |
| 1771 | { |
| 1772 | /* Set the interrupt occurred bit for the sp-task to recognize it |
| 1773 | * must ack the interrupt and transition according to the IGU |
| 1774 | * state machine. |
| 1775 | */ |
| 1776 | atomic_set(&bp->interrupt_occurred, 1); |
| 1777 | |
| 1778 | /* The sp_task must execute only after this bit |
| 1779 | * is set, otherwise we will get out of sync and miss all |
| 1780 | * further interrupts. Hence, the barrier. |
| 1781 | */ |
| 1782 | smp_wmb(); |
| 1783 | |
| 1784 | /* schedule sp_task to workqueue */ |
| 1785 | return queue_delayed_work(bnx2x_wq, &bp->sp_task, 0); |
| 1786 | } |
Eilon Greenstein | 3196a88 | 2008-08-13 15:58:49 -0700 | [diff] [blame] | 1787 | |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 1788 | void bnx2x_sp_event(struct bnx2x_fastpath *fp, union eth_rx_cqe *rr_cqe) |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 1789 | { |
| 1790 | struct bnx2x *bp = fp->bp; |
| 1791 | int cid = SW_CID(rr_cqe->ramrod_cqe.conn_and_cmd_data); |
| 1792 | int command = CQE_CMD(rr_cqe->ramrod_cqe.conn_and_cmd_data); |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 1793 | enum bnx2x_queue_cmd drv_cmd = BNX2X_Q_CMD_MAX; |
Barak Witkowski | 15192a8 | 2012-06-19 07:48:28 +0000 | [diff] [blame] | 1794 | struct bnx2x_queue_sp_obj *q_obj = &bnx2x_sp_obj(bp, fp).q_obj; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 1795 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 1796 | DP(BNX2X_MSG_SP, |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 1797 | "fp %d cid %d got ramrod #%d state is %x type is %d\n", |
Eilon Greenstein | 0626b89 | 2009-02-12 08:38:14 +0000 | [diff] [blame] | 1798 | fp->index, cid, command, bp->state, |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 1799 | rr_cqe->ramrod_cqe.ramrod_type); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 1800 | |
Ariel Elior | fd1fc79 | 2013-01-01 05:22:33 +0000 | [diff] [blame] | 1801 | /* If cid is within VF range, replace the slowpath object with the |
| 1802 | * one corresponding to this VF |
| 1803 | */ |
| 1804 | if (cid >= BNX2X_FIRST_VF_CID && |
| 1805 | cid < BNX2X_FIRST_VF_CID + BNX2X_VF_CIDS) |
| 1806 | bnx2x_iov_set_queue_sp_obj(bp, cid, &q_obj); |
| 1807 | |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 1808 | switch (command) { |
| 1809 | case (RAMROD_CMD_ID_ETH_CLIENT_UPDATE): |
Vladislav Zolotarov | d6cae23 | 2011-07-24 03:54:17 +0000 | [diff] [blame] | 1810 | DP(BNX2X_MSG_SP, "got UPDATE ramrod. CID %d\n", cid); |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 1811 | drv_cmd = BNX2X_Q_CMD_UPDATE; |
| 1812 | break; |
Vladislav Zolotarov | d6cae23 | 2011-07-24 03:54:17 +0000 | [diff] [blame] | 1813 | |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 1814 | case (RAMROD_CMD_ID_ETH_CLIENT_SETUP): |
Vladislav Zolotarov | d6cae23 | 2011-07-24 03:54:17 +0000 | [diff] [blame] | 1815 | DP(BNX2X_MSG_SP, "got MULTI[%d] setup ramrod\n", cid); |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 1816 | drv_cmd = BNX2X_Q_CMD_SETUP; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 1817 | break; |
| 1818 | |
Ariel Elior | 6383c0b | 2011-07-14 08:31:57 +0000 | [diff] [blame] | 1819 | case (RAMROD_CMD_ID_ETH_TX_QUEUE_SETUP): |
Merav Sicron | 51c1a58 | 2012-03-18 10:33:38 +0000 | [diff] [blame] | 1820 | DP(BNX2X_MSG_SP, "got MULTI[%d] tx-only setup ramrod\n", cid); |
Ariel Elior | 6383c0b | 2011-07-14 08:31:57 +0000 | [diff] [blame] | 1821 | drv_cmd = BNX2X_Q_CMD_SETUP_TX_ONLY; |
| 1822 | break; |
| 1823 | |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 1824 | case (RAMROD_CMD_ID_ETH_HALT): |
Vladislav Zolotarov | d6cae23 | 2011-07-24 03:54:17 +0000 | [diff] [blame] | 1825 | DP(BNX2X_MSG_SP, "got MULTI[%d] halt ramrod\n", cid); |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 1826 | drv_cmd = BNX2X_Q_CMD_HALT; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 1827 | break; |
| 1828 | |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 1829 | case (RAMROD_CMD_ID_ETH_TERMINATE): |
Yuval Mintz | 6bf07b8 | 2013-06-02 00:06:20 +0000 | [diff] [blame] | 1830 | DP(BNX2X_MSG_SP, "got MULTI[%d] terminate ramrod\n", cid); |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 1831 | drv_cmd = BNX2X_Q_CMD_TERMINATE; |
| 1832 | break; |
| 1833 | |
| 1834 | case (RAMROD_CMD_ID_ETH_EMPTY): |
Vladislav Zolotarov | d6cae23 | 2011-07-24 03:54:17 +0000 | [diff] [blame] | 1835 | DP(BNX2X_MSG_SP, "got MULTI[%d] empty ramrod\n", cid); |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 1836 | drv_cmd = BNX2X_Q_CMD_EMPTY; |
Eliezer Tamir | 49d6677 | 2008-02-28 11:53:13 -0800 | [diff] [blame] | 1837 | break; |
| 1838 | |
Michal Kalderon | 14a94eb | 2014-02-12 18:19:53 +0200 | [diff] [blame] | 1839 | case (RAMROD_CMD_ID_ETH_TPA_UPDATE): |
| 1840 | DP(BNX2X_MSG_SP, "got tpa update ramrod CID=%d\n", cid); |
| 1841 | drv_cmd = BNX2X_Q_CMD_UPDATE_TPA; |
| 1842 | break; |
| 1843 | |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 1844 | default: |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 1845 | BNX2X_ERR("unexpected MC reply (%d) on fp[%d]\n", |
| 1846 | command, fp->index); |
| 1847 | return; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 1848 | } |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 1849 | |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 1850 | if ((drv_cmd != BNX2X_Q_CMD_MAX) && |
| 1851 | q_obj->complete_cmd(bp, q_obj, drv_cmd)) |
| 1852 | /* q_obj->complete_cmd() failure means that this was |
| 1853 | * an unexpected completion. |
| 1854 | * |
| 1855 | * In this case we don't want to increase the bp->spq_left |
| 1856 | * because apparently we haven't sent this command the first |
| 1857 | * place. |
| 1858 | */ |
| 1859 | #ifdef BNX2X_STOP_ON_ERROR |
| 1860 | bnx2x_panic(); |
| 1861 | #else |
| 1862 | return; |
| 1863 | #endif |
| 1864 | |
Peter Zijlstra | 4e857c5 | 2014-03-17 18:06:10 +0100 | [diff] [blame] | 1865 | smp_mb__before_atomic(); |
Vladislav Zolotarov | 6e30dd4 | 2011-02-06 11:25:41 -0800 | [diff] [blame] | 1866 | atomic_inc(&bp->cq_spq_left); |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 1867 | /* push the change in bp->spq_left and towards the memory */ |
Peter Zijlstra | 4e857c5 | 2014-03-17 18:06:10 +0100 | [diff] [blame] | 1868 | smp_mb__after_atomic(); |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 1869 | |
Vladislav Zolotarov | d6cae23 | 2011-07-24 03:54:17 +0000 | [diff] [blame] | 1870 | DP(BNX2X_MSG_SP, "bp->cq_spq_left %x\n", atomic_read(&bp->cq_spq_left)); |
| 1871 | |
Barak Witkowski | a334872 | 2012-04-23 03:04:46 +0000 | [diff] [blame] | 1872 | if ((drv_cmd == BNX2X_Q_CMD_UPDATE) && (IS_FCOE_FP(fp)) && |
| 1873 | (!!test_bit(BNX2X_AFEX_FCOE_Q_UPDATE_PENDING, &bp->sp_state))) { |
| 1874 | /* if Q update ramrod is completed for last Q in AFEX vif set |
| 1875 | * flow, then ACK MCP at the end |
| 1876 | * |
| 1877 | * mark pending ACK to MCP bit. |
| 1878 | * prevent case that both bits are cleared. |
| 1879 | * At the end of load/unload driver checks that |
Yuval Mintz | 2de6743 | 2013-01-23 03:21:43 +0000 | [diff] [blame] | 1880 | * sp_state is cleared, and this order prevents |
Barak Witkowski | a334872 | 2012-04-23 03:04:46 +0000 | [diff] [blame] | 1881 | * races |
| 1882 | */ |
Peter Zijlstra | 4e857c5 | 2014-03-17 18:06:10 +0100 | [diff] [blame] | 1883 | smp_mb__before_atomic(); |
Barak Witkowski | a334872 | 2012-04-23 03:04:46 +0000 | [diff] [blame] | 1884 | set_bit(BNX2X_AFEX_PENDING_VIFSET_MCP_ACK, &bp->sp_state); |
| 1885 | wmb(); |
| 1886 | clear_bit(BNX2X_AFEX_FCOE_Q_UPDATE_PENDING, &bp->sp_state); |
Peter Zijlstra | 4e857c5 | 2014-03-17 18:06:10 +0100 | [diff] [blame] | 1887 | smp_mb__after_atomic(); |
Barak Witkowski | a334872 | 2012-04-23 03:04:46 +0000 | [diff] [blame] | 1888 | |
Ariel Elior | fd1fc79 | 2013-01-01 05:22:33 +0000 | [diff] [blame] | 1889 | /* schedule the sp task as mcp ack is required */ |
| 1890 | bnx2x_schedule_sp_task(bp); |
Barak Witkowski | a334872 | 2012-04-23 03:04:46 +0000 | [diff] [blame] | 1891 | } |
| 1892 | |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 1893 | return; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 1894 | } |
| 1895 | |
Dmitry Kravkov | 9f6c925 | 2010-07-27 12:34:34 +0000 | [diff] [blame] | 1896 | irqreturn_t bnx2x_interrupt(int irq, void *dev_instance) |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 1897 | { |
Eilon Greenstein | 555f6c7 | 2009-02-12 08:36:11 +0000 | [diff] [blame] | 1898 | struct bnx2x *bp = netdev_priv(dev_instance); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 1899 | u16 status = bnx2x_ack_int(bp); |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 1900 | u16 mask; |
Eilon Greenstein | ca00392 | 2009-08-12 22:53:28 -0700 | [diff] [blame] | 1901 | int i; |
Ariel Elior | 6383c0b | 2011-07-14 08:31:57 +0000 | [diff] [blame] | 1902 | u8 cos; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 1903 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 1904 | /* Return here if interrupt is shared and it's not for us */ |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 1905 | if (unlikely(status == 0)) { |
| 1906 | DP(NETIF_MSG_INTR, "not our interrupt!\n"); |
| 1907 | return IRQ_NONE; |
| 1908 | } |
Eilon Greenstein | f537225 | 2009-02-12 08:38:30 +0000 | [diff] [blame] | 1909 | DP(NETIF_MSG_INTR, "got an interrupt status 0x%x\n", status); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 1910 | |
Eilon Greenstein | 3196a88 | 2008-08-13 15:58:49 -0700 | [diff] [blame] | 1911 | #ifdef BNX2X_STOP_ON_ERROR |
| 1912 | if (unlikely(bp->panic)) |
| 1913 | return IRQ_HANDLED; |
| 1914 | #endif |
| 1915 | |
Vladislav Zolotarov | ec6ba94 | 2010-12-13 05:44:01 +0000 | [diff] [blame] | 1916 | for_each_eth_queue(bp, i) { |
Eilon Greenstein | ca00392 | 2009-08-12 22:53:28 -0700 | [diff] [blame] | 1917 | struct bnx2x_fastpath *fp = &bp->fp[i]; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 1918 | |
Merav Sicron | 55c1194 | 2012-11-07 00:45:48 +0000 | [diff] [blame] | 1919 | mask = 0x2 << (fp->index + CNIC_SUPPORT(bp)); |
Eilon Greenstein | ca00392 | 2009-08-12 22:53:28 -0700 | [diff] [blame] | 1920 | if (status & mask) { |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 1921 | /* Handle Rx or Tx according to SB id */ |
Ariel Elior | 6383c0b | 2011-07-14 08:31:57 +0000 | [diff] [blame] | 1922 | for_each_cos_in_tx_queue(fp, cos) |
Merav Sicron | 6556588 | 2012-06-19 07:48:26 +0000 | [diff] [blame] | 1923 | prefetch(fp->txdata_ptr[cos]->tx_cons_sb); |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 1924 | prefetch(&fp->sb_running_index[SM_RX_ID]); |
Vladislav Zolotarov | 54b9dda | 2009-11-16 06:05:58 +0000 | [diff] [blame] | 1925 | napi_schedule(&bnx2x_fp(bp, fp->index, napi)); |
Eilon Greenstein | ca00392 | 2009-08-12 22:53:28 -0700 | [diff] [blame] | 1926 | status &= ~mask; |
| 1927 | } |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 1928 | } |
| 1929 | |
Merav Sicron | 55c1194 | 2012-11-07 00:45:48 +0000 | [diff] [blame] | 1930 | if (CNIC_SUPPORT(bp)) { |
| 1931 | mask = 0x2; |
| 1932 | if (status & (mask | 0x1)) { |
| 1933 | struct cnic_ops *c_ops = NULL; |
Michael Chan | 993ac7b | 2009-10-10 13:46:56 +0000 | [diff] [blame] | 1934 | |
Michael Chan | ad9b435 | 2013-01-23 03:21:52 +0000 | [diff] [blame] | 1935 | rcu_read_lock(); |
| 1936 | c_ops = rcu_dereference(bp->cnic_ops); |
| 1937 | if (c_ops && (bp->cnic_eth_dev.drv_state & |
| 1938 | CNIC_DRV_STATE_HANDLES_IRQ)) |
| 1939 | c_ops->cnic_handler(bp->cnic_data, NULL); |
| 1940 | rcu_read_unlock(); |
Merav Sicron | 55c1194 | 2012-11-07 00:45:48 +0000 | [diff] [blame] | 1941 | |
| 1942 | status &= ~mask; |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 1943 | } |
Michael Chan | 993ac7b | 2009-10-10 13:46:56 +0000 | [diff] [blame] | 1944 | } |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 1945 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 1946 | if (unlikely(status & 0x1)) { |
Ariel Elior | fd1fc79 | 2013-01-01 05:22:33 +0000 | [diff] [blame] | 1947 | |
| 1948 | /* schedule sp task to perform default status block work, ack |
| 1949 | * attentions and enable interrupts. |
| 1950 | */ |
| 1951 | bnx2x_schedule_sp_task(bp); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 1952 | |
| 1953 | status &= ~0x1; |
| 1954 | if (!status) |
| 1955 | return IRQ_HANDLED; |
| 1956 | } |
| 1957 | |
Vladislav Zolotarov | cdaa7cb | 2010-04-19 01:13:57 +0000 | [diff] [blame] | 1958 | if (unlikely(status)) |
| 1959 | DP(NETIF_MSG_INTR, "got an unknown interrupt! (status 0x%x)\n", |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 1960 | status); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 1961 | |
| 1962 | return IRQ_HANDLED; |
| 1963 | } |
| 1964 | |
Yaniv Rosner | c18487e | 2008-06-23 20:27:52 -0700 | [diff] [blame] | 1965 | /* Link */ |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 1966 | |
| 1967 | /* |
| 1968 | * General service functions |
| 1969 | */ |
| 1970 | |
Dmitry Kravkov | 9f6c925 | 2010-07-27 12:34:34 +0000 | [diff] [blame] | 1971 | int bnx2x_acquire_hw_lock(struct bnx2x *bp, u32 resource) |
Eliezer Tamir | f141064 | 2008-02-28 11:51:50 -0800 | [diff] [blame] | 1972 | { |
Eliezer Tamir | f141064 | 2008-02-28 11:51:50 -0800 | [diff] [blame] | 1973 | u32 lock_status; |
| 1974 | u32 resource_bit = (1 << resource); |
Yitchak Gertner | 4a37fb6 | 2008-08-13 15:50:23 -0700 | [diff] [blame] | 1975 | int func = BP_FUNC(bp); |
| 1976 | u32 hw_lock_control_reg; |
Yaniv Rosner | c18487e | 2008-06-23 20:27:52 -0700 | [diff] [blame] | 1977 | int cnt; |
Eliezer Tamir | f141064 | 2008-02-28 11:51:50 -0800 | [diff] [blame] | 1978 | |
| 1979 | /* Validating that the resource is within range */ |
| 1980 | if (resource > HW_LOCK_MAX_RESOURCE_VALUE) { |
Merav Sicron | 51c1a58 | 2012-03-18 10:33:38 +0000 | [diff] [blame] | 1981 | BNX2X_ERR("resource(0x%x) > HW_LOCK_MAX_RESOURCE_VALUE(0x%x)\n", |
Eliezer Tamir | f141064 | 2008-02-28 11:51:50 -0800 | [diff] [blame] | 1982 | resource, HW_LOCK_MAX_RESOURCE_VALUE); |
| 1983 | return -EINVAL; |
| 1984 | } |
| 1985 | |
Yitchak Gertner | 4a37fb6 | 2008-08-13 15:50:23 -0700 | [diff] [blame] | 1986 | if (func <= 5) { |
| 1987 | hw_lock_control_reg = (MISC_REG_DRIVER_CONTROL_1 + func*8); |
| 1988 | } else { |
| 1989 | hw_lock_control_reg = |
| 1990 | (MISC_REG_DRIVER_CONTROL_7 + (func - 6)*8); |
| 1991 | } |
| 1992 | |
Eliezer Tamir | f141064 | 2008-02-28 11:51:50 -0800 | [diff] [blame] | 1993 | /* Validating that the resource is not already taken */ |
Yitchak Gertner | 4a37fb6 | 2008-08-13 15:50:23 -0700 | [diff] [blame] | 1994 | lock_status = REG_RD(bp, hw_lock_control_reg); |
Eliezer Tamir | f141064 | 2008-02-28 11:51:50 -0800 | [diff] [blame] | 1995 | if (lock_status & resource_bit) { |
Merav Sicron | 51c1a58 | 2012-03-18 10:33:38 +0000 | [diff] [blame] | 1996 | BNX2X_ERR("lock_status 0x%x resource_bit 0x%x\n", |
Eliezer Tamir | f141064 | 2008-02-28 11:51:50 -0800 | [diff] [blame] | 1997 | lock_status, resource_bit); |
| 1998 | return -EEXIST; |
| 1999 | } |
| 2000 | |
Eilon Greenstein | 46230476b | 2008-08-25 15:23:30 -0700 | [diff] [blame] | 2001 | /* Try for 5 second every 5ms */ |
| 2002 | for (cnt = 0; cnt < 1000; cnt++) { |
Eliezer Tamir | f141064 | 2008-02-28 11:51:50 -0800 | [diff] [blame] | 2003 | /* Try to acquire the lock */ |
Yitchak Gertner | 4a37fb6 | 2008-08-13 15:50:23 -0700 | [diff] [blame] | 2004 | REG_WR(bp, hw_lock_control_reg + 4, resource_bit); |
| 2005 | lock_status = REG_RD(bp, hw_lock_control_reg); |
Eliezer Tamir | f141064 | 2008-02-28 11:51:50 -0800 | [diff] [blame] | 2006 | if (lock_status & resource_bit) |
| 2007 | return 0; |
| 2008 | |
Yuval Mintz | 639d65b | 2013-06-02 00:06:21 +0000 | [diff] [blame] | 2009 | usleep_range(5000, 10000); |
Eliezer Tamir | f141064 | 2008-02-28 11:51:50 -0800 | [diff] [blame] | 2010 | } |
Merav Sicron | 51c1a58 | 2012-03-18 10:33:38 +0000 | [diff] [blame] | 2011 | BNX2X_ERR("Timeout\n"); |
Eliezer Tamir | f141064 | 2008-02-28 11:51:50 -0800 | [diff] [blame] | 2012 | return -EAGAIN; |
| 2013 | } |
| 2014 | |
Vladislav Zolotarov | c9ee920 | 2011-06-14 01:33:51 +0000 | [diff] [blame] | 2015 | int bnx2x_release_leader_lock(struct bnx2x *bp) |
| 2016 | { |
| 2017 | return bnx2x_release_hw_lock(bp, bnx2x_get_leader_lock_resource(bp)); |
| 2018 | } |
| 2019 | |
Dmitry Kravkov | 9f6c925 | 2010-07-27 12:34:34 +0000 | [diff] [blame] | 2020 | int bnx2x_release_hw_lock(struct bnx2x *bp, u32 resource) |
Eliezer Tamir | f141064 | 2008-02-28 11:51:50 -0800 | [diff] [blame] | 2021 | { |
| 2022 | u32 lock_status; |
| 2023 | u32 resource_bit = (1 << resource); |
Yitchak Gertner | 4a37fb6 | 2008-08-13 15:50:23 -0700 | [diff] [blame] | 2024 | int func = BP_FUNC(bp); |
| 2025 | u32 hw_lock_control_reg; |
Eliezer Tamir | f141064 | 2008-02-28 11:51:50 -0800 | [diff] [blame] | 2026 | |
| 2027 | /* Validating that the resource is within range */ |
| 2028 | if (resource > HW_LOCK_MAX_RESOURCE_VALUE) { |
Merav Sicron | 51c1a58 | 2012-03-18 10:33:38 +0000 | [diff] [blame] | 2029 | BNX2X_ERR("resource(0x%x) > HW_LOCK_MAX_RESOURCE_VALUE(0x%x)\n", |
Eliezer Tamir | f141064 | 2008-02-28 11:51:50 -0800 | [diff] [blame] | 2030 | resource, HW_LOCK_MAX_RESOURCE_VALUE); |
| 2031 | return -EINVAL; |
| 2032 | } |
| 2033 | |
Yitchak Gertner | 4a37fb6 | 2008-08-13 15:50:23 -0700 | [diff] [blame] | 2034 | if (func <= 5) { |
| 2035 | hw_lock_control_reg = (MISC_REG_DRIVER_CONTROL_1 + func*8); |
| 2036 | } else { |
| 2037 | hw_lock_control_reg = |
| 2038 | (MISC_REG_DRIVER_CONTROL_7 + (func - 6)*8); |
| 2039 | } |
| 2040 | |
Eliezer Tamir | f141064 | 2008-02-28 11:51:50 -0800 | [diff] [blame] | 2041 | /* Validating that the resource is currently taken */ |
Yitchak Gertner | 4a37fb6 | 2008-08-13 15:50:23 -0700 | [diff] [blame] | 2042 | lock_status = REG_RD(bp, hw_lock_control_reg); |
Eliezer Tamir | f141064 | 2008-02-28 11:51:50 -0800 | [diff] [blame] | 2043 | if (!(lock_status & resource_bit)) { |
Yuval Mintz | 6bf07b8 | 2013-06-02 00:06:20 +0000 | [diff] [blame] | 2044 | BNX2X_ERR("lock_status 0x%x resource_bit 0x%x. Unlock was called but lock wasn't taken!\n", |
| 2045 | lock_status, resource_bit); |
Eliezer Tamir | f141064 | 2008-02-28 11:51:50 -0800 | [diff] [blame] | 2046 | return -EFAULT; |
| 2047 | } |
| 2048 | |
Yitchak Gertner | 4a37fb6 | 2008-08-13 15:50:23 -0700 | [diff] [blame] | 2049 | REG_WR(bp, hw_lock_control_reg, resource_bit); |
Eliezer Tamir | f141064 | 2008-02-28 11:51:50 -0800 | [diff] [blame] | 2050 | return 0; |
| 2051 | } |
| 2052 | |
Eilon Greenstein | 4acac6a | 2009-02-12 08:36:52 +0000 | [diff] [blame] | 2053 | int bnx2x_get_gpio(struct bnx2x *bp, int gpio_num, u8 port) |
| 2054 | { |
| 2055 | /* The GPIO should be swapped if swap register is set and active */ |
| 2056 | int gpio_port = (REG_RD(bp, NIG_REG_PORT_SWAP) && |
| 2057 | REG_RD(bp, NIG_REG_STRAP_OVERRIDE)) ^ port; |
| 2058 | int gpio_shift = gpio_num + |
| 2059 | (gpio_port ? MISC_REGISTERS_GPIO_PORT_SHIFT : 0); |
| 2060 | u32 gpio_mask = (1 << gpio_shift); |
| 2061 | u32 gpio_reg; |
| 2062 | int value; |
| 2063 | |
| 2064 | if (gpio_num > MISC_REGISTERS_GPIO_3) { |
| 2065 | BNX2X_ERR("Invalid GPIO %d\n", gpio_num); |
| 2066 | return -EINVAL; |
| 2067 | } |
| 2068 | |
| 2069 | /* read GPIO value */ |
| 2070 | gpio_reg = REG_RD(bp, MISC_REG_GPIO); |
| 2071 | |
| 2072 | /* get the requested pin value */ |
| 2073 | if ((gpio_reg & gpio_mask) == gpio_mask) |
| 2074 | value = 1; |
| 2075 | else |
| 2076 | value = 0; |
| 2077 | |
Eilon Greenstein | 4acac6a | 2009-02-12 08:36:52 +0000 | [diff] [blame] | 2078 | return value; |
| 2079 | } |
| 2080 | |
Eilon Greenstein | 17de50b | 2008-08-13 15:56:59 -0700 | [diff] [blame] | 2081 | int bnx2x_set_gpio(struct bnx2x *bp, int gpio_num, u32 mode, u8 port) |
Eliezer Tamir | f141064 | 2008-02-28 11:51:50 -0800 | [diff] [blame] | 2082 | { |
| 2083 | /* The GPIO should be swapped if swap register is set and active */ |
| 2084 | int gpio_port = (REG_RD(bp, NIG_REG_PORT_SWAP) && |
Eilon Greenstein | 17de50b | 2008-08-13 15:56:59 -0700 | [diff] [blame] | 2085 | REG_RD(bp, NIG_REG_STRAP_OVERRIDE)) ^ port; |
Eliezer Tamir | f141064 | 2008-02-28 11:51:50 -0800 | [diff] [blame] | 2086 | int gpio_shift = gpio_num + |
| 2087 | (gpio_port ? MISC_REGISTERS_GPIO_PORT_SHIFT : 0); |
| 2088 | u32 gpio_mask = (1 << gpio_shift); |
| 2089 | u32 gpio_reg; |
| 2090 | |
| 2091 | if (gpio_num > MISC_REGISTERS_GPIO_3) { |
| 2092 | BNX2X_ERR("Invalid GPIO %d\n", gpio_num); |
| 2093 | return -EINVAL; |
| 2094 | } |
| 2095 | |
Yitchak Gertner | 4a37fb6 | 2008-08-13 15:50:23 -0700 | [diff] [blame] | 2096 | bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_GPIO); |
Eliezer Tamir | f141064 | 2008-02-28 11:51:50 -0800 | [diff] [blame] | 2097 | /* read GPIO and mask except the float bits */ |
| 2098 | gpio_reg = (REG_RD(bp, MISC_REG_GPIO) & MISC_REGISTERS_GPIO_FLOAT); |
| 2099 | |
| 2100 | switch (mode) { |
| 2101 | case MISC_REGISTERS_GPIO_OUTPUT_LOW: |
Merav Sicron | 51c1a58 | 2012-03-18 10:33:38 +0000 | [diff] [blame] | 2102 | DP(NETIF_MSG_LINK, |
| 2103 | "Set GPIO %d (shift %d) -> output low\n", |
Eliezer Tamir | f141064 | 2008-02-28 11:51:50 -0800 | [diff] [blame] | 2104 | gpio_num, gpio_shift); |
| 2105 | /* clear FLOAT and set CLR */ |
| 2106 | gpio_reg &= ~(gpio_mask << MISC_REGISTERS_GPIO_FLOAT_POS); |
| 2107 | gpio_reg |= (gpio_mask << MISC_REGISTERS_GPIO_CLR_POS); |
| 2108 | break; |
| 2109 | |
| 2110 | case MISC_REGISTERS_GPIO_OUTPUT_HIGH: |
Merav Sicron | 51c1a58 | 2012-03-18 10:33:38 +0000 | [diff] [blame] | 2111 | DP(NETIF_MSG_LINK, |
| 2112 | "Set GPIO %d (shift %d) -> output high\n", |
Eliezer Tamir | f141064 | 2008-02-28 11:51:50 -0800 | [diff] [blame] | 2113 | gpio_num, gpio_shift); |
| 2114 | /* clear FLOAT and set SET */ |
| 2115 | gpio_reg &= ~(gpio_mask << MISC_REGISTERS_GPIO_FLOAT_POS); |
| 2116 | gpio_reg |= (gpio_mask << MISC_REGISTERS_GPIO_SET_POS); |
| 2117 | break; |
| 2118 | |
Eilon Greenstein | 17de50b | 2008-08-13 15:56:59 -0700 | [diff] [blame] | 2119 | case MISC_REGISTERS_GPIO_INPUT_HI_Z: |
Merav Sicron | 51c1a58 | 2012-03-18 10:33:38 +0000 | [diff] [blame] | 2120 | DP(NETIF_MSG_LINK, |
| 2121 | "Set GPIO %d (shift %d) -> input\n", |
Eliezer Tamir | f141064 | 2008-02-28 11:51:50 -0800 | [diff] [blame] | 2122 | gpio_num, gpio_shift); |
| 2123 | /* set FLOAT */ |
| 2124 | gpio_reg |= (gpio_mask << MISC_REGISTERS_GPIO_FLOAT_POS); |
| 2125 | break; |
| 2126 | |
| 2127 | default: |
| 2128 | break; |
| 2129 | } |
| 2130 | |
| 2131 | REG_WR(bp, MISC_REG_GPIO, gpio_reg); |
Yitchak Gertner | 4a37fb6 | 2008-08-13 15:50:23 -0700 | [diff] [blame] | 2132 | bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_GPIO); |
Eliezer Tamir | f141064 | 2008-02-28 11:51:50 -0800 | [diff] [blame] | 2133 | |
| 2134 | return 0; |
| 2135 | } |
| 2136 | |
Yaniv Rosner | 0d40f0d | 2011-06-14 01:34:27 +0000 | [diff] [blame] | 2137 | int bnx2x_set_mult_gpio(struct bnx2x *bp, u8 pins, u32 mode) |
| 2138 | { |
| 2139 | u32 gpio_reg = 0; |
| 2140 | int rc = 0; |
| 2141 | |
| 2142 | /* Any port swapping should be handled by caller. */ |
| 2143 | |
| 2144 | bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_GPIO); |
| 2145 | /* read GPIO and mask except the float bits */ |
| 2146 | gpio_reg = REG_RD(bp, MISC_REG_GPIO); |
| 2147 | gpio_reg &= ~(pins << MISC_REGISTERS_GPIO_FLOAT_POS); |
| 2148 | gpio_reg &= ~(pins << MISC_REGISTERS_GPIO_CLR_POS); |
| 2149 | gpio_reg &= ~(pins << MISC_REGISTERS_GPIO_SET_POS); |
| 2150 | |
| 2151 | switch (mode) { |
| 2152 | case MISC_REGISTERS_GPIO_OUTPUT_LOW: |
| 2153 | DP(NETIF_MSG_LINK, "Set GPIO 0x%x -> output low\n", pins); |
| 2154 | /* set CLR */ |
| 2155 | gpio_reg |= (pins << MISC_REGISTERS_GPIO_CLR_POS); |
| 2156 | break; |
| 2157 | |
| 2158 | case MISC_REGISTERS_GPIO_OUTPUT_HIGH: |
| 2159 | DP(NETIF_MSG_LINK, "Set GPIO 0x%x -> output high\n", pins); |
| 2160 | /* set SET */ |
| 2161 | gpio_reg |= (pins << MISC_REGISTERS_GPIO_SET_POS); |
| 2162 | break; |
| 2163 | |
| 2164 | case MISC_REGISTERS_GPIO_INPUT_HI_Z: |
| 2165 | DP(NETIF_MSG_LINK, "Set GPIO 0x%x -> input\n", pins); |
| 2166 | /* set FLOAT */ |
| 2167 | gpio_reg |= (pins << MISC_REGISTERS_GPIO_FLOAT_POS); |
| 2168 | break; |
| 2169 | |
| 2170 | default: |
| 2171 | BNX2X_ERR("Invalid GPIO mode assignment %d\n", mode); |
| 2172 | rc = -EINVAL; |
| 2173 | break; |
| 2174 | } |
| 2175 | |
| 2176 | if (rc == 0) |
| 2177 | REG_WR(bp, MISC_REG_GPIO, gpio_reg); |
| 2178 | |
| 2179 | bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_GPIO); |
| 2180 | |
| 2181 | return rc; |
| 2182 | } |
| 2183 | |
Eilon Greenstein | 4acac6a | 2009-02-12 08:36:52 +0000 | [diff] [blame] | 2184 | int bnx2x_set_gpio_int(struct bnx2x *bp, int gpio_num, u32 mode, u8 port) |
| 2185 | { |
| 2186 | /* The GPIO should be swapped if swap register is set and active */ |
| 2187 | int gpio_port = (REG_RD(bp, NIG_REG_PORT_SWAP) && |
| 2188 | REG_RD(bp, NIG_REG_STRAP_OVERRIDE)) ^ port; |
| 2189 | int gpio_shift = gpio_num + |
| 2190 | (gpio_port ? MISC_REGISTERS_GPIO_PORT_SHIFT : 0); |
| 2191 | u32 gpio_mask = (1 << gpio_shift); |
| 2192 | u32 gpio_reg; |
| 2193 | |
| 2194 | if (gpio_num > MISC_REGISTERS_GPIO_3) { |
| 2195 | BNX2X_ERR("Invalid GPIO %d\n", gpio_num); |
| 2196 | return -EINVAL; |
| 2197 | } |
| 2198 | |
| 2199 | bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_GPIO); |
| 2200 | /* read GPIO int */ |
| 2201 | gpio_reg = REG_RD(bp, MISC_REG_GPIO_INT); |
| 2202 | |
| 2203 | switch (mode) { |
| 2204 | case MISC_REGISTERS_GPIO_INT_OUTPUT_CLR: |
Merav Sicron | 51c1a58 | 2012-03-18 10:33:38 +0000 | [diff] [blame] | 2205 | DP(NETIF_MSG_LINK, |
| 2206 | "Clear GPIO INT %d (shift %d) -> output low\n", |
| 2207 | gpio_num, gpio_shift); |
Eilon Greenstein | 4acac6a | 2009-02-12 08:36:52 +0000 | [diff] [blame] | 2208 | /* clear SET and set CLR */ |
| 2209 | gpio_reg &= ~(gpio_mask << MISC_REGISTERS_GPIO_INT_SET_POS); |
| 2210 | gpio_reg |= (gpio_mask << MISC_REGISTERS_GPIO_INT_CLR_POS); |
| 2211 | break; |
| 2212 | |
| 2213 | case MISC_REGISTERS_GPIO_INT_OUTPUT_SET: |
Merav Sicron | 51c1a58 | 2012-03-18 10:33:38 +0000 | [diff] [blame] | 2214 | DP(NETIF_MSG_LINK, |
| 2215 | "Set GPIO INT %d (shift %d) -> output high\n", |
| 2216 | gpio_num, gpio_shift); |
Eilon Greenstein | 4acac6a | 2009-02-12 08:36:52 +0000 | [diff] [blame] | 2217 | /* clear CLR and set SET */ |
| 2218 | gpio_reg &= ~(gpio_mask << MISC_REGISTERS_GPIO_INT_CLR_POS); |
| 2219 | gpio_reg |= (gpio_mask << MISC_REGISTERS_GPIO_INT_SET_POS); |
| 2220 | break; |
| 2221 | |
| 2222 | default: |
| 2223 | break; |
| 2224 | } |
| 2225 | |
| 2226 | REG_WR(bp, MISC_REG_GPIO_INT, gpio_reg); |
| 2227 | bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_GPIO); |
| 2228 | |
| 2229 | return 0; |
| 2230 | } |
| 2231 | |
Yuval Mintz | d6d99a3 | 2012-12-02 04:05:45 +0000 | [diff] [blame] | 2232 | static int bnx2x_set_spio(struct bnx2x *bp, int spio, u32 mode) |
Eliezer Tamir | f141064 | 2008-02-28 11:51:50 -0800 | [diff] [blame] | 2233 | { |
Eliezer Tamir | f141064 | 2008-02-28 11:51:50 -0800 | [diff] [blame] | 2234 | u32 spio_reg; |
| 2235 | |
Yuval Mintz | d6d99a3 | 2012-12-02 04:05:45 +0000 | [diff] [blame] | 2236 | /* Only 2 SPIOs are configurable */ |
| 2237 | if ((spio != MISC_SPIO_SPIO4) && (spio != MISC_SPIO_SPIO5)) { |
| 2238 | BNX2X_ERR("Invalid SPIO 0x%x\n", spio); |
Eliezer Tamir | f141064 | 2008-02-28 11:51:50 -0800 | [diff] [blame] | 2239 | return -EINVAL; |
| 2240 | } |
| 2241 | |
Yitchak Gertner | 4a37fb6 | 2008-08-13 15:50:23 -0700 | [diff] [blame] | 2242 | bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_SPIO); |
Eliezer Tamir | f141064 | 2008-02-28 11:51:50 -0800 | [diff] [blame] | 2243 | /* read SPIO and mask except the float bits */ |
Yuval Mintz | d6d99a3 | 2012-12-02 04:05:45 +0000 | [diff] [blame] | 2244 | spio_reg = (REG_RD(bp, MISC_REG_SPIO) & MISC_SPIO_FLOAT); |
Eliezer Tamir | f141064 | 2008-02-28 11:51:50 -0800 | [diff] [blame] | 2245 | |
| 2246 | switch (mode) { |
Yuval Mintz | d6d99a3 | 2012-12-02 04:05:45 +0000 | [diff] [blame] | 2247 | case MISC_SPIO_OUTPUT_LOW: |
| 2248 | DP(NETIF_MSG_HW, "Set SPIO 0x%x -> output low\n", spio); |
Eliezer Tamir | f141064 | 2008-02-28 11:51:50 -0800 | [diff] [blame] | 2249 | /* clear FLOAT and set CLR */ |
Yuval Mintz | d6d99a3 | 2012-12-02 04:05:45 +0000 | [diff] [blame] | 2250 | spio_reg &= ~(spio << MISC_SPIO_FLOAT_POS); |
| 2251 | spio_reg |= (spio << MISC_SPIO_CLR_POS); |
Eliezer Tamir | f141064 | 2008-02-28 11:51:50 -0800 | [diff] [blame] | 2252 | break; |
| 2253 | |
Yuval Mintz | d6d99a3 | 2012-12-02 04:05:45 +0000 | [diff] [blame] | 2254 | case MISC_SPIO_OUTPUT_HIGH: |
| 2255 | DP(NETIF_MSG_HW, "Set SPIO 0x%x -> output high\n", spio); |
Eliezer Tamir | f141064 | 2008-02-28 11:51:50 -0800 | [diff] [blame] | 2256 | /* clear FLOAT and set SET */ |
Yuval Mintz | d6d99a3 | 2012-12-02 04:05:45 +0000 | [diff] [blame] | 2257 | spio_reg &= ~(spio << MISC_SPIO_FLOAT_POS); |
| 2258 | spio_reg |= (spio << MISC_SPIO_SET_POS); |
Eliezer Tamir | f141064 | 2008-02-28 11:51:50 -0800 | [diff] [blame] | 2259 | break; |
| 2260 | |
Yuval Mintz | d6d99a3 | 2012-12-02 04:05:45 +0000 | [diff] [blame] | 2261 | case MISC_SPIO_INPUT_HI_Z: |
| 2262 | DP(NETIF_MSG_HW, "Set SPIO 0x%x -> input\n", spio); |
Eliezer Tamir | f141064 | 2008-02-28 11:51:50 -0800 | [diff] [blame] | 2263 | /* set FLOAT */ |
Yuval Mintz | d6d99a3 | 2012-12-02 04:05:45 +0000 | [diff] [blame] | 2264 | spio_reg |= (spio << MISC_SPIO_FLOAT_POS); |
Eliezer Tamir | f141064 | 2008-02-28 11:51:50 -0800 | [diff] [blame] | 2265 | break; |
| 2266 | |
| 2267 | default: |
| 2268 | break; |
| 2269 | } |
| 2270 | |
| 2271 | REG_WR(bp, MISC_REG_SPIO, spio_reg); |
Yitchak Gertner | 4a37fb6 | 2008-08-13 15:50:23 -0700 | [diff] [blame] | 2272 | bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_SPIO); |
Eliezer Tamir | f141064 | 2008-02-28 11:51:50 -0800 | [diff] [blame] | 2273 | |
| 2274 | return 0; |
| 2275 | } |
| 2276 | |
Dmitry Kravkov | 9f6c925 | 2010-07-27 12:34:34 +0000 | [diff] [blame] | 2277 | void bnx2x_calc_fc_adv(struct bnx2x *bp) |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 2278 | { |
Yaniv Rosner | a22f078 | 2010-09-07 11:41:20 +0000 | [diff] [blame] | 2279 | u8 cfg_idx = bnx2x_get_link_cfg_idx(bp); |
Eilon Greenstein | ad33ea3 | 2009-01-14 21:24:57 -0800 | [diff] [blame] | 2280 | switch (bp->link_vars.ieee_fc & |
| 2281 | MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_MASK) { |
Yaniv Rosner | c18487e | 2008-06-23 20:27:52 -0700 | [diff] [blame] | 2282 | case MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_NONE: |
Yaniv Rosner | a22f078 | 2010-09-07 11:41:20 +0000 | [diff] [blame] | 2283 | bp->port.advertising[cfg_idx] &= ~(ADVERTISED_Asym_Pause | |
Dmitry Kravkov | f85582f | 2010-10-06 03:34:21 +0000 | [diff] [blame] | 2284 | ADVERTISED_Pause); |
Eliezer Tamir | f141064 | 2008-02-28 11:51:50 -0800 | [diff] [blame] | 2285 | break; |
Eilon Greenstein | 356e238 | 2009-02-12 08:38:32 +0000 | [diff] [blame] | 2286 | |
Yaniv Rosner | c18487e | 2008-06-23 20:27:52 -0700 | [diff] [blame] | 2287 | case MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_BOTH: |
Yaniv Rosner | a22f078 | 2010-09-07 11:41:20 +0000 | [diff] [blame] | 2288 | bp->port.advertising[cfg_idx] |= (ADVERTISED_Asym_Pause | |
Dmitry Kravkov | f85582f | 2010-10-06 03:34:21 +0000 | [diff] [blame] | 2289 | ADVERTISED_Pause); |
Eliezer Tamir | f141064 | 2008-02-28 11:51:50 -0800 | [diff] [blame] | 2290 | break; |
Eilon Greenstein | 356e238 | 2009-02-12 08:38:32 +0000 | [diff] [blame] | 2291 | |
Yaniv Rosner | c18487e | 2008-06-23 20:27:52 -0700 | [diff] [blame] | 2292 | case MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_ASYMMETRIC: |
Yaniv Rosner | a22f078 | 2010-09-07 11:41:20 +0000 | [diff] [blame] | 2293 | bp->port.advertising[cfg_idx] |= ADVERTISED_Asym_Pause; |
Eliezer Tamir | f141064 | 2008-02-28 11:51:50 -0800 | [diff] [blame] | 2294 | break; |
Eilon Greenstein | 356e238 | 2009-02-12 08:38:32 +0000 | [diff] [blame] | 2295 | |
Eliezer Tamir | f141064 | 2008-02-28 11:51:50 -0800 | [diff] [blame] | 2296 | default: |
Yaniv Rosner | a22f078 | 2010-09-07 11:41:20 +0000 | [diff] [blame] | 2297 | bp->port.advertising[cfg_idx] &= ~(ADVERTISED_Asym_Pause | |
Dmitry Kravkov | f85582f | 2010-10-06 03:34:21 +0000 | [diff] [blame] | 2298 | ADVERTISED_Pause); |
Eliezer Tamir | f141064 | 2008-02-28 11:51:50 -0800 | [diff] [blame] | 2299 | break; |
| 2300 | } |
| 2301 | } |
| 2302 | |
Yuval Mintz | cd1dfce | 2012-12-02 04:05:56 +0000 | [diff] [blame] | 2303 | static void bnx2x_set_requested_fc(struct bnx2x *bp) |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 2304 | { |
Yuval Mintz | cd1dfce | 2012-12-02 04:05:56 +0000 | [diff] [blame] | 2305 | /* Initialize link parameters structure variables |
| 2306 | * It is recommended to turn off RX FC for jumbo frames |
| 2307 | * for better performance |
| 2308 | */ |
| 2309 | if (CHIP_IS_E1x(bp) && (bp->dev->mtu > 5000)) |
| 2310 | bp->link_params.req_fc_auto_adv = BNX2X_FLOW_CTRL_TX; |
| 2311 | else |
| 2312 | bp->link_params.req_fc_auto_adv = BNX2X_FLOW_CTRL_BOTH; |
| 2313 | } |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 2314 | |
Dmitry Kravkov | 9156b30 | 2013-08-19 09:11:56 +0300 | [diff] [blame] | 2315 | static void bnx2x_init_dropless_fc(struct bnx2x *bp) |
| 2316 | { |
| 2317 | u32 pause_enabled = 0; |
| 2318 | |
| 2319 | if (!CHIP_IS_E1(bp) && bp->dropless_fc && bp->link_vars.link_up) { |
| 2320 | if (bp->link_vars.flow_ctrl & BNX2X_FLOW_CTRL_TX) |
| 2321 | pause_enabled = 1; |
| 2322 | |
| 2323 | REG_WR(bp, BAR_USTRORM_INTMEM + |
| 2324 | USTORM_ETH_PAUSE_ENABLED_OFFSET(BP_PORT(bp)), |
| 2325 | pause_enabled); |
| 2326 | } |
| 2327 | |
| 2328 | DP(NETIF_MSG_IFUP | NETIF_MSG_LINK, "dropless_fc is %s\n", |
| 2329 | pause_enabled ? "enabled" : "disabled"); |
| 2330 | } |
| 2331 | |
Yuval Mintz | cd1dfce | 2012-12-02 04:05:56 +0000 | [diff] [blame] | 2332 | int bnx2x_initial_phy_init(struct bnx2x *bp, int load_mode) |
| 2333 | { |
| 2334 | int rc, cfx_idx = bnx2x_get_link_cfg_idx(bp); |
| 2335 | u16 req_line_speed = bp->link_params.req_line_speed[cfx_idx]; |
| 2336 | |
| 2337 | if (!BP_NOMCP(bp)) { |
| 2338 | bnx2x_set_requested_fc(bp); |
Yitchak Gertner | 4a37fb6 | 2008-08-13 15:50:23 -0700 | [diff] [blame] | 2339 | bnx2x_acquire_phy_lock(bp); |
Eilon Greenstein | b5bf906 | 2009-02-12 08:38:08 +0000 | [diff] [blame] | 2340 | |
Yaniv Rosner | a22f078 | 2010-09-07 11:41:20 +0000 | [diff] [blame] | 2341 | if (load_mode == LOAD_DIAG) { |
Yaniv Rosner | 1cb0c78 | 2011-07-24 03:53:21 +0000 | [diff] [blame] | 2342 | struct link_params *lp = &bp->link_params; |
| 2343 | lp->loopback_mode = LOOPBACK_XGXS; |
| 2344 | /* do PHY loopback at 10G speed, if possible */ |
| 2345 | if (lp->req_line_speed[cfx_idx] < SPEED_10000) { |
| 2346 | if (lp->speed_cap_mask[cfx_idx] & |
| 2347 | PORT_HW_CFG_SPEED_CAPABILITY_D0_10G) |
| 2348 | lp->req_line_speed[cfx_idx] = |
| 2349 | SPEED_10000; |
| 2350 | else |
| 2351 | lp->req_line_speed[cfx_idx] = |
| 2352 | SPEED_1000; |
| 2353 | } |
Yaniv Rosner | a22f078 | 2010-09-07 11:41:20 +0000 | [diff] [blame] | 2354 | } |
Eilon Greenstein | b5bf906 | 2009-02-12 08:38:08 +0000 | [diff] [blame] | 2355 | |
Merav Sicron | 8970b2e | 2012-06-19 07:48:22 +0000 | [diff] [blame] | 2356 | if (load_mode == LOAD_LOOPBACK_EXT) { |
| 2357 | struct link_params *lp = &bp->link_params; |
| 2358 | lp->loopback_mode = LOOPBACK_EXT; |
| 2359 | } |
| 2360 | |
Eilon Greenstein | 19680c4 | 2008-08-13 15:47:33 -0700 | [diff] [blame] | 2361 | rc = bnx2x_phy_init(&bp->link_params, &bp->link_vars); |
Eilon Greenstein | b5bf906 | 2009-02-12 08:38:08 +0000 | [diff] [blame] | 2362 | |
Yitchak Gertner | 4a37fb6 | 2008-08-13 15:50:23 -0700 | [diff] [blame] | 2363 | bnx2x_release_phy_lock(bp); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 2364 | |
Dmitry Kravkov | 9156b30 | 2013-08-19 09:11:56 +0300 | [diff] [blame] | 2365 | bnx2x_init_dropless_fc(bp); |
| 2366 | |
Eilon Greenstein | 3c96c68 | 2009-01-14 21:25:31 -0800 | [diff] [blame] | 2367 | bnx2x_calc_fc_adv(bp); |
| 2368 | |
Yuval Mintz | cd1dfce | 2012-12-02 04:05:56 +0000 | [diff] [blame] | 2369 | if (bp->link_vars.link_up) { |
Eilon Greenstein | b5bf906 | 2009-02-12 08:38:08 +0000 | [diff] [blame] | 2370 | bnx2x_stats_handle(bp, STATS_EVENT_LINK_UP); |
Eilon Greenstein | 19680c4 | 2008-08-13 15:47:33 -0700 | [diff] [blame] | 2371 | bnx2x_link_report(bp); |
Yuval Mintz | cd1dfce | 2012-12-02 04:05:56 +0000 | [diff] [blame] | 2372 | } |
| 2373 | queue_delayed_work(bnx2x_wq, &bp->period_task, 0); |
Yaniv Rosner | a22f078 | 2010-09-07 11:41:20 +0000 | [diff] [blame] | 2374 | bp->link_params.req_line_speed[cfx_idx] = req_line_speed; |
Eilon Greenstein | 19680c4 | 2008-08-13 15:47:33 -0700 | [diff] [blame] | 2375 | return rc; |
| 2376 | } |
Eilon Greenstein | f537225 | 2009-02-12 08:38:30 +0000 | [diff] [blame] | 2377 | BNX2X_ERR("Bootcode is missing - can not initialize link\n"); |
Eilon Greenstein | 19680c4 | 2008-08-13 15:47:33 -0700 | [diff] [blame] | 2378 | return -EINVAL; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 2379 | } |
| 2380 | |
Dmitry Kravkov | 9f6c925 | 2010-07-27 12:34:34 +0000 | [diff] [blame] | 2381 | void bnx2x_link_set(struct bnx2x *bp) |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 2382 | { |
Eilon Greenstein | 19680c4 | 2008-08-13 15:47:33 -0700 | [diff] [blame] | 2383 | if (!BP_NOMCP(bp)) { |
Yitchak Gertner | 4a37fb6 | 2008-08-13 15:50:23 -0700 | [diff] [blame] | 2384 | bnx2x_acquire_phy_lock(bp); |
Eilon Greenstein | 19680c4 | 2008-08-13 15:47:33 -0700 | [diff] [blame] | 2385 | bnx2x_phy_init(&bp->link_params, &bp->link_vars); |
Yitchak Gertner | 4a37fb6 | 2008-08-13 15:50:23 -0700 | [diff] [blame] | 2386 | bnx2x_release_phy_lock(bp); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 2387 | |
Dmitry Kravkov | 9156b30 | 2013-08-19 09:11:56 +0300 | [diff] [blame] | 2388 | bnx2x_init_dropless_fc(bp); |
| 2389 | |
Eilon Greenstein | 19680c4 | 2008-08-13 15:47:33 -0700 | [diff] [blame] | 2390 | bnx2x_calc_fc_adv(bp); |
| 2391 | } else |
Eilon Greenstein | f537225 | 2009-02-12 08:38:30 +0000 | [diff] [blame] | 2392 | BNX2X_ERR("Bootcode is missing - can not set link\n"); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 2393 | } |
| 2394 | |
Yaniv Rosner | c18487e | 2008-06-23 20:27:52 -0700 | [diff] [blame] | 2395 | static void bnx2x__link_reset(struct bnx2x *bp) |
| 2396 | { |
Eilon Greenstein | 19680c4 | 2008-08-13 15:47:33 -0700 | [diff] [blame] | 2397 | if (!BP_NOMCP(bp)) { |
Yitchak Gertner | 4a37fb6 | 2008-08-13 15:50:23 -0700 | [diff] [blame] | 2398 | bnx2x_acquire_phy_lock(bp); |
Yuval Mintz | 5d07d86 | 2012-09-13 02:56:21 +0000 | [diff] [blame] | 2399 | bnx2x_lfa_reset(&bp->link_params, &bp->link_vars); |
Yitchak Gertner | 4a37fb6 | 2008-08-13 15:50:23 -0700 | [diff] [blame] | 2400 | bnx2x_release_phy_lock(bp); |
Eilon Greenstein | 19680c4 | 2008-08-13 15:47:33 -0700 | [diff] [blame] | 2401 | } else |
Eilon Greenstein | f537225 | 2009-02-12 08:38:30 +0000 | [diff] [blame] | 2402 | BNX2X_ERR("Bootcode is missing - can not reset link\n"); |
Yaniv Rosner | c18487e | 2008-06-23 20:27:52 -0700 | [diff] [blame] | 2403 | } |
| 2404 | |
Yuval Mintz | 5d07d86 | 2012-09-13 02:56:21 +0000 | [diff] [blame] | 2405 | void bnx2x_force_link_reset(struct bnx2x *bp) |
| 2406 | { |
| 2407 | bnx2x_acquire_phy_lock(bp); |
| 2408 | bnx2x_link_reset(&bp->link_params, &bp->link_vars, 1); |
| 2409 | bnx2x_release_phy_lock(bp); |
| 2410 | } |
| 2411 | |
Yaniv Rosner | a22f078 | 2010-09-07 11:41:20 +0000 | [diff] [blame] | 2412 | u8 bnx2x_link_test(struct bnx2x *bp, u8 is_serdes) |
Yaniv Rosner | c18487e | 2008-06-23 20:27:52 -0700 | [diff] [blame] | 2413 | { |
Vladislav Zolotarov | 2145a92 | 2010-04-19 01:13:49 +0000 | [diff] [blame] | 2414 | u8 rc = 0; |
Yaniv Rosner | c18487e | 2008-06-23 20:27:52 -0700 | [diff] [blame] | 2415 | |
Vladislav Zolotarov | 2145a92 | 2010-04-19 01:13:49 +0000 | [diff] [blame] | 2416 | if (!BP_NOMCP(bp)) { |
| 2417 | bnx2x_acquire_phy_lock(bp); |
Yaniv Rosner | a22f078 | 2010-09-07 11:41:20 +0000 | [diff] [blame] | 2418 | rc = bnx2x_test_link(&bp->link_params, &bp->link_vars, |
| 2419 | is_serdes); |
Vladislav Zolotarov | 2145a92 | 2010-04-19 01:13:49 +0000 | [diff] [blame] | 2420 | bnx2x_release_phy_lock(bp); |
| 2421 | } else |
| 2422 | BNX2X_ERR("Bootcode is missing - can not test link\n"); |
Yaniv Rosner | c18487e | 2008-06-23 20:27:52 -0700 | [diff] [blame] | 2423 | |
| 2424 | return rc; |
| 2425 | } |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 2426 | |
Eilon Greenstein | 2691d51 | 2009-08-12 08:22:08 +0000 | [diff] [blame] | 2427 | /* Calculates the sum of vn_min_rates. |
| 2428 | It's needed for further normalizing of the min_rates. |
| 2429 | Returns: |
| 2430 | sum of vn_min_rates. |
| 2431 | or |
| 2432 | 0 - if all the min_rates are 0. |
Yuval Mintz | 16a5fd9 | 2013-06-02 00:06:18 +0000 | [diff] [blame] | 2433 | In the later case fairness algorithm should be deactivated. |
Eilon Greenstein | 2691d51 | 2009-08-12 08:22:08 +0000 | [diff] [blame] | 2434 | If not all min_rates are zero then those that are zeroes will be set to 1. |
| 2435 | */ |
Yuval Mintz | b475d78 | 2012-04-03 18:41:29 +0000 | [diff] [blame] | 2436 | static void bnx2x_calc_vn_min(struct bnx2x *bp, |
| 2437 | struct cmng_init_input *input) |
Eilon Greenstein | 2691d51 | 2009-08-12 08:22:08 +0000 | [diff] [blame] | 2438 | { |
| 2439 | int all_zero = 1; |
Eilon Greenstein | 2691d51 | 2009-08-12 08:22:08 +0000 | [diff] [blame] | 2440 | int vn; |
| 2441 | |
David S. Miller | 8decf86 | 2011-09-22 03:23:13 -0400 | [diff] [blame] | 2442 | for (vn = VN_0; vn < BP_MAX_VN_NUM(bp); vn++) { |
Dmitry Kravkov | f2e0899 | 2010-10-06 03:28:26 +0000 | [diff] [blame] | 2443 | u32 vn_cfg = bp->mf_config[vn]; |
Eilon Greenstein | 2691d51 | 2009-08-12 08:22:08 +0000 | [diff] [blame] | 2444 | u32 vn_min_rate = ((vn_cfg & FUNC_MF_CFG_MIN_BW_MASK) >> |
| 2445 | FUNC_MF_CFG_MIN_BW_SHIFT) * 100; |
| 2446 | |
| 2447 | /* Skip hidden vns */ |
| 2448 | if (vn_cfg & FUNC_MF_CFG_FUNC_HIDE) |
Yuval Mintz | b475d78 | 2012-04-03 18:41:29 +0000 | [diff] [blame] | 2449 | vn_min_rate = 0; |
Eilon Greenstein | 2691d51 | 2009-08-12 08:22:08 +0000 | [diff] [blame] | 2450 | /* If min rate is zero - set it to 1 */ |
Yuval Mintz | b475d78 | 2012-04-03 18:41:29 +0000 | [diff] [blame] | 2451 | else if (!vn_min_rate) |
Eilon Greenstein | 2691d51 | 2009-08-12 08:22:08 +0000 | [diff] [blame] | 2452 | vn_min_rate = DEF_MIN_RATE; |
| 2453 | else |
| 2454 | all_zero = 0; |
| 2455 | |
Yuval Mintz | b475d78 | 2012-04-03 18:41:29 +0000 | [diff] [blame] | 2456 | input->vnic_min_rate[vn] = vn_min_rate; |
Eilon Greenstein | 2691d51 | 2009-08-12 08:22:08 +0000 | [diff] [blame] | 2457 | } |
| 2458 | |
Dmitry Kravkov | 30ae438b | 2011-06-14 01:33:13 +0000 | [diff] [blame] | 2459 | /* if ETS or all min rates are zeros - disable fairness */ |
| 2460 | if (BNX2X_IS_ETS_ENABLED(bp)) { |
Yuval Mintz | b475d78 | 2012-04-03 18:41:29 +0000 | [diff] [blame] | 2461 | input->flags.cmng_enables &= |
Dmitry Kravkov | 30ae438b | 2011-06-14 01:33:13 +0000 | [diff] [blame] | 2462 | ~CMNG_FLAGS_PER_PORT_FAIRNESS_VN; |
| 2463 | DP(NETIF_MSG_IFUP, "Fairness will be disabled due to ETS\n"); |
| 2464 | } else if (all_zero) { |
Yuval Mintz | b475d78 | 2012-04-03 18:41:29 +0000 | [diff] [blame] | 2465 | input->flags.cmng_enables &= |
Eilon Greenstein | b015e3d | 2009-10-15 00:17:20 -0700 | [diff] [blame] | 2466 | ~CMNG_FLAGS_PER_PORT_FAIRNESS_VN; |
Yuval Mintz | b475d78 | 2012-04-03 18:41:29 +0000 | [diff] [blame] | 2467 | DP(NETIF_MSG_IFUP, |
| 2468 | "All MIN values are zeroes fairness will be disabled\n"); |
Eilon Greenstein | b015e3d | 2009-10-15 00:17:20 -0700 | [diff] [blame] | 2469 | } else |
Yuval Mintz | b475d78 | 2012-04-03 18:41:29 +0000 | [diff] [blame] | 2470 | input->flags.cmng_enables |= |
Eilon Greenstein | b015e3d | 2009-10-15 00:17:20 -0700 | [diff] [blame] | 2471 | CMNG_FLAGS_PER_PORT_FAIRNESS_VN; |
Eilon Greenstein | 2691d51 | 2009-08-12 08:22:08 +0000 | [diff] [blame] | 2472 | } |
| 2473 | |
Yuval Mintz | b475d78 | 2012-04-03 18:41:29 +0000 | [diff] [blame] | 2474 | static void bnx2x_calc_vn_max(struct bnx2x *bp, int vn, |
| 2475 | struct cmng_init_input *input) |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 2476 | { |
Yuval Mintz | b475d78 | 2012-04-03 18:41:29 +0000 | [diff] [blame] | 2477 | u16 vn_max_rate; |
Dmitry Kravkov | f2e0899 | 2010-10-06 03:28:26 +0000 | [diff] [blame] | 2478 | u32 vn_cfg = bp->mf_config[vn]; |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 2479 | |
Yuval Mintz | b475d78 | 2012-04-03 18:41:29 +0000 | [diff] [blame] | 2480 | if (vn_cfg & FUNC_MF_CFG_FUNC_HIDE) |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 2481 | vn_max_rate = 0; |
Yuval Mintz | b475d78 | 2012-04-03 18:41:29 +0000 | [diff] [blame] | 2482 | else { |
Dmitry Kravkov | faa6fcb | 2011-02-28 03:37:20 +0000 | [diff] [blame] | 2483 | u32 maxCfg = bnx2x_extract_max_cfg(bp, vn_cfg); |
| 2484 | |
Yuval Mintz | b475d78 | 2012-04-03 18:41:29 +0000 | [diff] [blame] | 2485 | if (IS_MF_SI(bp)) { |
Dmitry Kravkov | faa6fcb | 2011-02-28 03:37:20 +0000 | [diff] [blame] | 2486 | /* maxCfg in percents of linkspeed */ |
| 2487 | vn_max_rate = (bp->link_vars.line_speed * maxCfg) / 100; |
Yuval Mintz | b475d78 | 2012-04-03 18:41:29 +0000 | [diff] [blame] | 2488 | } else /* SD modes */ |
Dmitry Kravkov | faa6fcb | 2011-02-28 03:37:20 +0000 | [diff] [blame] | 2489 | /* maxCfg is absolute in 100Mb units */ |
| 2490 | vn_max_rate = maxCfg * 100; |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 2491 | } |
Dmitry Kravkov | f85582f | 2010-10-06 03:34:21 +0000 | [diff] [blame] | 2492 | |
Yuval Mintz | b475d78 | 2012-04-03 18:41:29 +0000 | [diff] [blame] | 2493 | DP(NETIF_MSG_IFUP, "vn %d: vn_max_rate %d\n", vn, vn_max_rate); |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 2494 | |
Yuval Mintz | b475d78 | 2012-04-03 18:41:29 +0000 | [diff] [blame] | 2495 | input->vnic_max_rate[vn] = vn_max_rate; |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 2496 | } |
Dmitry Kravkov | f85582f | 2010-10-06 03:34:21 +0000 | [diff] [blame] | 2497 | |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 2498 | static int bnx2x_get_cmng_fns_mode(struct bnx2x *bp) |
| 2499 | { |
| 2500 | if (CHIP_REV_IS_SLOW(bp)) |
| 2501 | return CMNG_FNS_NONE; |
Dmitry Kravkov | fb3bff1 | 2010-10-06 03:26:40 +0000 | [diff] [blame] | 2502 | if (IS_MF(bp)) |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 2503 | return CMNG_FNS_MINMAX; |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 2504 | |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 2505 | return CMNG_FNS_NONE; |
| 2506 | } |
| 2507 | |
Vladislav Zolotarov | 2ae17f6 | 2011-05-04 23:48:23 +0000 | [diff] [blame] | 2508 | void bnx2x_read_mf_cfg(struct bnx2x *bp) |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 2509 | { |
Dmitry Kravkov | 0793f83f | 2010-12-01 12:39:28 -0800 | [diff] [blame] | 2510 | int vn, n = (CHIP_MODE_IS_4_PORT(bp) ? 2 : 1); |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 2511 | |
| 2512 | if (BP_NOMCP(bp)) |
Yuval Mintz | 16a5fd9 | 2013-06-02 00:06:18 +0000 | [diff] [blame] | 2513 | return; /* what should be the default value in this case */ |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 2514 | |
Dmitry Kravkov | 0793f83f | 2010-12-01 12:39:28 -0800 | [diff] [blame] | 2515 | /* For 2 port configuration the absolute function number formula |
| 2516 | * is: |
| 2517 | * abs_func = 2 * vn + BP_PORT + BP_PATH |
| 2518 | * |
| 2519 | * and there are 4 functions per port |
| 2520 | * |
| 2521 | * For 4 port configuration it is |
| 2522 | * abs_func = 4 * vn + 2 * BP_PORT + BP_PATH |
| 2523 | * |
| 2524 | * and there are 2 functions per port |
| 2525 | */ |
David S. Miller | 8decf86 | 2011-09-22 03:23:13 -0400 | [diff] [blame] | 2526 | for (vn = VN_0; vn < BP_MAX_VN_NUM(bp); vn++) { |
Dmitry Kravkov | 0793f83f | 2010-12-01 12:39:28 -0800 | [diff] [blame] | 2527 | int /*abs*/func = n * (2 * vn + BP_PORT(bp)) + BP_PATH(bp); |
| 2528 | |
| 2529 | if (func >= E1H_FUNC_MAX) |
| 2530 | break; |
| 2531 | |
Dmitry Kravkov | f2e0899 | 2010-10-06 03:28:26 +0000 | [diff] [blame] | 2532 | bp->mf_config[vn] = |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 2533 | MF_CFG_RD(bp, func_mf_config[func].config); |
| 2534 | } |
Barak Witkowski | a334872 | 2012-04-23 03:04:46 +0000 | [diff] [blame] | 2535 | if (bp->mf_config[BP_VN(bp)] & FUNC_MF_CFG_FUNC_DISABLED) { |
| 2536 | DP(NETIF_MSG_IFUP, "mf_cfg function disabled\n"); |
| 2537 | bp->flags |= MF_FUNC_DIS; |
| 2538 | } else { |
| 2539 | DP(NETIF_MSG_IFUP, "mf_cfg function enabled\n"); |
| 2540 | bp->flags &= ~MF_FUNC_DIS; |
| 2541 | } |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 2542 | } |
| 2543 | |
| 2544 | static void bnx2x_cmng_fns_init(struct bnx2x *bp, u8 read_cfg, u8 cmng_type) |
| 2545 | { |
Yuval Mintz | b475d78 | 2012-04-03 18:41:29 +0000 | [diff] [blame] | 2546 | struct cmng_init_input input; |
| 2547 | memset(&input, 0, sizeof(struct cmng_init_input)); |
| 2548 | |
| 2549 | input.port_rate = bp->link_vars.line_speed; |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 2550 | |
Dmitry Kravkov | 568e242 | 2013-08-13 02:25:00 +0300 | [diff] [blame] | 2551 | if (cmng_type == CMNG_FNS_MINMAX && input.port_rate) { |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 2552 | int vn; |
| 2553 | |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 2554 | /* read mf conf from shmem */ |
| 2555 | if (read_cfg) |
| 2556 | bnx2x_read_mf_cfg(bp); |
| 2557 | |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 2558 | /* vn_weight_sum and enable fairness if not 0 */ |
Yuval Mintz | b475d78 | 2012-04-03 18:41:29 +0000 | [diff] [blame] | 2559 | bnx2x_calc_vn_min(bp, &input); |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 2560 | |
| 2561 | /* calculate and set min-max rate for each vn */ |
Dmitry Kravkov | c4154f2 | 2011-03-06 10:49:25 +0000 | [diff] [blame] | 2562 | if (bp->port.pmf) |
David S. Miller | 8decf86 | 2011-09-22 03:23:13 -0400 | [diff] [blame] | 2563 | for (vn = VN_0; vn < BP_MAX_VN_NUM(bp); vn++) |
Yuval Mintz | b475d78 | 2012-04-03 18:41:29 +0000 | [diff] [blame] | 2564 | bnx2x_calc_vn_max(bp, vn, &input); |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 2565 | |
| 2566 | /* always enable rate shaping and fairness */ |
Yuval Mintz | b475d78 | 2012-04-03 18:41:29 +0000 | [diff] [blame] | 2567 | input.flags.cmng_enables |= |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 2568 | CMNG_FLAGS_PER_PORT_RATE_SHAPING_VN; |
Yuval Mintz | b475d78 | 2012-04-03 18:41:29 +0000 | [diff] [blame] | 2569 | |
| 2570 | bnx2x_init_cmng(&input, &bp->cmng); |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 2571 | return; |
| 2572 | } |
| 2573 | |
| 2574 | /* rate shaping and fairness are disabled */ |
| 2575 | DP(NETIF_MSG_IFUP, |
| 2576 | "rate shaping and fairness are disabled\n"); |
| 2577 | } |
| 2578 | |
Eric Dumazet | 1191cb8 | 2012-04-27 21:39:21 +0000 | [diff] [blame] | 2579 | static void storm_memset_cmng(struct bnx2x *bp, |
| 2580 | struct cmng_init *cmng, |
| 2581 | u8 port) |
| 2582 | { |
| 2583 | int vn; |
| 2584 | size_t size = sizeof(struct cmng_struct_per_port); |
| 2585 | |
| 2586 | u32 addr = BAR_XSTRORM_INTMEM + |
| 2587 | XSTORM_CMNG_PER_PORT_VARS_OFFSET(port); |
| 2588 | |
| 2589 | __storm_memset_struct(bp, addr, size, (u32 *)&cmng->port); |
| 2590 | |
| 2591 | for (vn = VN_0; vn < BP_MAX_VN_NUM(bp); vn++) { |
| 2592 | int func = func_by_vn(bp, vn); |
| 2593 | |
| 2594 | addr = BAR_XSTRORM_INTMEM + |
| 2595 | XSTORM_RATE_SHAPING_PER_VN_VARS_OFFSET(func); |
| 2596 | size = sizeof(struct rate_shaping_vars_per_vn); |
| 2597 | __storm_memset_struct(bp, addr, size, |
| 2598 | (u32 *)&cmng->vnic.vnic_max_rate[vn]); |
| 2599 | |
| 2600 | addr = BAR_XSTRORM_INTMEM + |
| 2601 | XSTORM_FAIRNESS_PER_VN_VARS_OFFSET(func); |
| 2602 | size = sizeof(struct fairness_vars_per_vn); |
| 2603 | __storm_memset_struct(bp, addr, size, |
| 2604 | (u32 *)&cmng->vnic.vnic_min_rate[vn]); |
| 2605 | } |
| 2606 | } |
| 2607 | |
Dmitry Kravkov | 568e242 | 2013-08-13 02:25:00 +0300 | [diff] [blame] | 2608 | /* init cmng mode in HW according to local configuration */ |
| 2609 | void bnx2x_set_local_cmng(struct bnx2x *bp) |
| 2610 | { |
| 2611 | int cmng_fns = bnx2x_get_cmng_fns_mode(bp); |
| 2612 | |
| 2613 | if (cmng_fns != CMNG_FNS_NONE) { |
| 2614 | bnx2x_cmng_fns_init(bp, false, cmng_fns); |
| 2615 | storm_memset_cmng(bp, &bp->cmng, BP_PORT(bp)); |
| 2616 | } else { |
| 2617 | /* rate shaping and fairness are disabled */ |
| 2618 | DP(NETIF_MSG_IFUP, |
| 2619 | "single function mode without fairness\n"); |
| 2620 | } |
| 2621 | } |
| 2622 | |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 2623 | /* This function is called upon link interrupt */ |
Yaniv Rosner | c18487e | 2008-06-23 20:27:52 -0700 | [diff] [blame] | 2624 | static void bnx2x_link_attn(struct bnx2x *bp) |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 2625 | { |
Yitchak Gertner | bb2a0f7 | 2008-06-23 20:33:36 -0700 | [diff] [blame] | 2626 | /* Make sure that we are synced with the current statistics */ |
| 2627 | bnx2x_stats_handle(bp, STATS_EVENT_STOP); |
| 2628 | |
Yaniv Rosner | c18487e | 2008-06-23 20:27:52 -0700 | [diff] [blame] | 2629 | bnx2x_link_update(&bp->link_params, &bp->link_vars); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 2630 | |
Dmitry Kravkov | 9156b30 | 2013-08-19 09:11:56 +0300 | [diff] [blame] | 2631 | bnx2x_init_dropless_fc(bp); |
| 2632 | |
Yitchak Gertner | bb2a0f7 | 2008-06-23 20:33:36 -0700 | [diff] [blame] | 2633 | if (bp->link_vars.link_up) { |
| 2634 | |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 2635 | if (bp->link_vars.mac_type != MAC_TYPE_EMAC) { |
Yitchak Gertner | bb2a0f7 | 2008-06-23 20:33:36 -0700 | [diff] [blame] | 2636 | struct host_port_stats *pstats; |
| 2637 | |
| 2638 | pstats = bnx2x_sp(bp, port_stats); |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 2639 | /* reset old mac stats */ |
Yitchak Gertner | bb2a0f7 | 2008-06-23 20:33:36 -0700 | [diff] [blame] | 2640 | memset(&(pstats->mac_stx[0]), 0, |
| 2641 | sizeof(struct mac_stx)); |
| 2642 | } |
Eilon Greenstein | f34d28e | 2009-10-15 00:18:08 -0700 | [diff] [blame] | 2643 | if (bp->state == BNX2X_STATE_OPEN) |
Yitchak Gertner | bb2a0f7 | 2008-06-23 20:33:36 -0700 | [diff] [blame] | 2644 | bnx2x_stats_handle(bp, STATS_EVENT_LINK_UP); |
| 2645 | } |
| 2646 | |
Dmitry Kravkov | 568e242 | 2013-08-13 02:25:00 +0300 | [diff] [blame] | 2647 | if (bp->link_vars.link_up && bp->link_vars.line_speed) |
| 2648 | bnx2x_set_local_cmng(bp); |
Dmitry Kravkov | 9fdc3e9 | 2011-03-06 10:49:15 +0000 | [diff] [blame] | 2649 | |
Vladislav Zolotarov | 2ae17f6 | 2011-05-04 23:48:23 +0000 | [diff] [blame] | 2650 | __bnx2x_link_report(bp); |
| 2651 | |
Dmitry Kravkov | 9fdc3e9 | 2011-03-06 10:49:15 +0000 | [diff] [blame] | 2652 | if (IS_MF(bp)) |
| 2653 | bnx2x_link_sync_notify(bp); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 2654 | } |
| 2655 | |
Dmitry Kravkov | 9f6c925 | 2010-07-27 12:34:34 +0000 | [diff] [blame] | 2656 | void bnx2x__link_status_update(struct bnx2x *bp) |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 2657 | { |
Vladislav Zolotarov | 2ae17f6 | 2011-05-04 23:48:23 +0000 | [diff] [blame] | 2658 | if (bp->state != BNX2X_STATE_OPEN) |
Yaniv Rosner | c18487e | 2008-06-23 20:27:52 -0700 | [diff] [blame] | 2659 | return; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 2660 | |
Dmitry Kravkov | 00253a8 | 2011-11-13 04:34:25 +0000 | [diff] [blame] | 2661 | /* read updated dcb configuration */ |
Ariel Elior | ad5afc8 | 2013-01-01 05:22:26 +0000 | [diff] [blame] | 2662 | if (IS_PF(bp)) { |
| 2663 | bnx2x_dcbx_pmf_update(bp); |
| 2664 | bnx2x_link_status_update(&bp->link_params, &bp->link_vars); |
| 2665 | if (bp->link_vars.link_up) |
| 2666 | bnx2x_stats_handle(bp, STATS_EVENT_LINK_UP); |
| 2667 | else |
| 2668 | bnx2x_stats_handle(bp, STATS_EVENT_STOP); |
| 2669 | /* indicate link status */ |
| 2670 | bnx2x_link_report(bp); |
Dmitry Kravkov | 00253a8 | 2011-11-13 04:34:25 +0000 | [diff] [blame] | 2671 | |
Ariel Elior | ad5afc8 | 2013-01-01 05:22:26 +0000 | [diff] [blame] | 2672 | } else { /* VF */ |
| 2673 | bp->port.supported[0] |= (SUPPORTED_10baseT_Half | |
| 2674 | SUPPORTED_10baseT_Full | |
| 2675 | SUPPORTED_100baseT_Half | |
| 2676 | SUPPORTED_100baseT_Full | |
| 2677 | SUPPORTED_1000baseT_Full | |
| 2678 | SUPPORTED_2500baseX_Full | |
| 2679 | SUPPORTED_10000baseT_Full | |
| 2680 | SUPPORTED_TP | |
| 2681 | SUPPORTED_FIBRE | |
| 2682 | SUPPORTED_Autoneg | |
| 2683 | SUPPORTED_Pause | |
| 2684 | SUPPORTED_Asym_Pause); |
| 2685 | bp->port.advertising[0] = bp->port.supported[0]; |
Yaniv Rosner | c18487e | 2008-06-23 20:27:52 -0700 | [diff] [blame] | 2686 | |
Ariel Elior | ad5afc8 | 2013-01-01 05:22:26 +0000 | [diff] [blame] | 2687 | bp->link_params.bp = bp; |
| 2688 | bp->link_params.port = BP_PORT(bp); |
| 2689 | bp->link_params.req_duplex[0] = DUPLEX_FULL; |
| 2690 | bp->link_params.req_flow_ctrl[0] = BNX2X_FLOW_CTRL_NONE; |
| 2691 | bp->link_params.req_line_speed[0] = SPEED_10000; |
| 2692 | bp->link_params.speed_cap_mask[0] = 0x7f0000; |
| 2693 | bp->link_params.switch_cfg = SWITCH_CFG_10G; |
| 2694 | bp->link_vars.mac_type = MAC_TYPE_BMAC; |
| 2695 | bp->link_vars.line_speed = SPEED_10000; |
| 2696 | bp->link_vars.link_status = |
| 2697 | (LINK_STATUS_LINK_UP | |
| 2698 | LINK_STATUS_SPEED_AND_DUPLEX_10GTFD); |
| 2699 | bp->link_vars.link_up = 1; |
| 2700 | bp->link_vars.duplex = DUPLEX_FULL; |
| 2701 | bp->link_vars.flow_ctrl = BNX2X_FLOW_CTRL_NONE; |
| 2702 | __bnx2x_link_report(bp); |
Dmitry Kravkov | 6495d15 | 2014-06-26 14:31:04 +0300 | [diff] [blame] | 2703 | |
| 2704 | bnx2x_sample_bulletin(bp); |
| 2705 | |
| 2706 | /* if bulletin board did not have an update for link status |
| 2707 | * __bnx2x_link_report will report current status |
| 2708 | * but it will NOT duplicate report in case of already reported |
| 2709 | * during sampling bulletin board. |
| 2710 | */ |
Yitchak Gertner | bb2a0f7 | 2008-06-23 20:33:36 -0700 | [diff] [blame] | 2711 | bnx2x_stats_handle(bp, STATS_EVENT_LINK_UP); |
Ariel Elior | ad5afc8 | 2013-01-01 05:22:26 +0000 | [diff] [blame] | 2712 | } |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 2713 | } |
| 2714 | |
Barak Witkowski | a334872 | 2012-04-23 03:04:46 +0000 | [diff] [blame] | 2715 | static int bnx2x_afex_func_update(struct bnx2x *bp, u16 vifid, |
| 2716 | u16 vlan_val, u8 allowed_prio) |
| 2717 | { |
Yuval Mintz | 86564c3 | 2013-01-23 03:21:50 +0000 | [diff] [blame] | 2718 | struct bnx2x_func_state_params func_params = {NULL}; |
Barak Witkowski | a334872 | 2012-04-23 03:04:46 +0000 | [diff] [blame] | 2719 | struct bnx2x_func_afex_update_params *f_update_params = |
| 2720 | &func_params.params.afex_update; |
| 2721 | |
| 2722 | func_params.f_obj = &bp->func_obj; |
| 2723 | func_params.cmd = BNX2X_F_CMD_AFEX_UPDATE; |
| 2724 | |
| 2725 | /* no need to wait for RAMROD completion, so don't |
| 2726 | * set RAMROD_COMP_WAIT flag |
| 2727 | */ |
| 2728 | |
| 2729 | f_update_params->vif_id = vifid; |
| 2730 | f_update_params->afex_default_vlan = vlan_val; |
| 2731 | f_update_params->allowed_priorities = allowed_prio; |
| 2732 | |
| 2733 | /* if ramrod can not be sent, response to MCP immediately */ |
| 2734 | if (bnx2x_func_state_change(bp, &func_params) < 0) |
| 2735 | bnx2x_fw_command(bp, DRV_MSG_CODE_AFEX_VIFSET_ACK, 0); |
| 2736 | |
| 2737 | return 0; |
| 2738 | } |
| 2739 | |
| 2740 | static int bnx2x_afex_handle_vif_list_cmd(struct bnx2x *bp, u8 cmd_type, |
| 2741 | u16 vif_index, u8 func_bit_map) |
| 2742 | { |
Yuval Mintz | 86564c3 | 2013-01-23 03:21:50 +0000 | [diff] [blame] | 2743 | struct bnx2x_func_state_params func_params = {NULL}; |
Barak Witkowski | a334872 | 2012-04-23 03:04:46 +0000 | [diff] [blame] | 2744 | struct bnx2x_func_afex_viflists_params *update_params = |
| 2745 | &func_params.params.afex_viflists; |
| 2746 | int rc; |
| 2747 | u32 drv_msg_code; |
| 2748 | |
| 2749 | /* validate only LIST_SET and LIST_GET are received from switch */ |
| 2750 | if ((cmd_type != VIF_LIST_RULE_GET) && (cmd_type != VIF_LIST_RULE_SET)) |
| 2751 | BNX2X_ERR("BUG! afex_handle_vif_list_cmd invalid type 0x%x\n", |
| 2752 | cmd_type); |
| 2753 | |
| 2754 | func_params.f_obj = &bp->func_obj; |
| 2755 | func_params.cmd = BNX2X_F_CMD_AFEX_VIFLISTS; |
| 2756 | |
| 2757 | /* set parameters according to cmd_type */ |
| 2758 | update_params->afex_vif_list_command = cmd_type; |
Yuval Mintz | 86564c3 | 2013-01-23 03:21:50 +0000 | [diff] [blame] | 2759 | update_params->vif_list_index = vif_index; |
Barak Witkowski | a334872 | 2012-04-23 03:04:46 +0000 | [diff] [blame] | 2760 | update_params->func_bit_map = |
| 2761 | (cmd_type == VIF_LIST_RULE_GET) ? 0 : func_bit_map; |
| 2762 | update_params->func_to_clear = 0; |
| 2763 | drv_msg_code = |
| 2764 | (cmd_type == VIF_LIST_RULE_GET) ? |
| 2765 | DRV_MSG_CODE_AFEX_LISTGET_ACK : |
| 2766 | DRV_MSG_CODE_AFEX_LISTSET_ACK; |
| 2767 | |
| 2768 | /* if ramrod can not be sent, respond to MCP immediately for |
| 2769 | * SET and GET requests (other are not triggered from MCP) |
| 2770 | */ |
| 2771 | rc = bnx2x_func_state_change(bp, &func_params); |
| 2772 | if (rc < 0) |
| 2773 | bnx2x_fw_command(bp, drv_msg_code, 0); |
| 2774 | |
| 2775 | return 0; |
| 2776 | } |
| 2777 | |
| 2778 | static void bnx2x_handle_afex_cmd(struct bnx2x *bp, u32 cmd) |
| 2779 | { |
| 2780 | struct afex_stats afex_stats; |
| 2781 | u32 func = BP_ABS_FUNC(bp); |
| 2782 | u32 mf_config; |
| 2783 | u16 vlan_val; |
| 2784 | u32 vlan_prio; |
| 2785 | u16 vif_id; |
| 2786 | u8 allowed_prio; |
| 2787 | u8 vlan_mode; |
| 2788 | u32 addr_to_write, vifid, addrs, stats_type, i; |
| 2789 | |
| 2790 | if (cmd & DRV_STATUS_AFEX_LISTGET_REQ) { |
| 2791 | vifid = SHMEM2_RD(bp, afex_param1_to_driver[BP_FW_MB_IDX(bp)]); |
| 2792 | DP(BNX2X_MSG_MCP, |
| 2793 | "afex: got MCP req LISTGET_REQ for vifid 0x%x\n", vifid); |
| 2794 | bnx2x_afex_handle_vif_list_cmd(bp, VIF_LIST_RULE_GET, vifid, 0); |
| 2795 | } |
| 2796 | |
| 2797 | if (cmd & DRV_STATUS_AFEX_LISTSET_REQ) { |
| 2798 | vifid = SHMEM2_RD(bp, afex_param1_to_driver[BP_FW_MB_IDX(bp)]); |
| 2799 | addrs = SHMEM2_RD(bp, afex_param2_to_driver[BP_FW_MB_IDX(bp)]); |
| 2800 | DP(BNX2X_MSG_MCP, |
| 2801 | "afex: got MCP req LISTSET_REQ for vifid 0x%x addrs 0x%x\n", |
| 2802 | vifid, addrs); |
| 2803 | bnx2x_afex_handle_vif_list_cmd(bp, VIF_LIST_RULE_SET, vifid, |
| 2804 | addrs); |
| 2805 | } |
| 2806 | |
| 2807 | if (cmd & DRV_STATUS_AFEX_STATSGET_REQ) { |
| 2808 | addr_to_write = SHMEM2_RD(bp, |
| 2809 | afex_scratchpad_addr_to_write[BP_FW_MB_IDX(bp)]); |
| 2810 | stats_type = SHMEM2_RD(bp, |
| 2811 | afex_param1_to_driver[BP_FW_MB_IDX(bp)]); |
| 2812 | |
| 2813 | DP(BNX2X_MSG_MCP, |
| 2814 | "afex: got MCP req STATSGET_REQ, write to addr 0x%x\n", |
| 2815 | addr_to_write); |
| 2816 | |
| 2817 | bnx2x_afex_collect_stats(bp, (void *)&afex_stats, stats_type); |
| 2818 | |
| 2819 | /* write response to scratchpad, for MCP */ |
| 2820 | for (i = 0; i < (sizeof(struct afex_stats)/sizeof(u32)); i++) |
| 2821 | REG_WR(bp, addr_to_write + i*sizeof(u32), |
| 2822 | *(((u32 *)(&afex_stats))+i)); |
| 2823 | |
| 2824 | /* send ack message to MCP */ |
| 2825 | bnx2x_fw_command(bp, DRV_MSG_CODE_AFEX_STATSGET_ACK, 0); |
| 2826 | } |
| 2827 | |
| 2828 | if (cmd & DRV_STATUS_AFEX_VIFSET_REQ) { |
| 2829 | mf_config = MF_CFG_RD(bp, func_mf_config[func].config); |
| 2830 | bp->mf_config[BP_VN(bp)] = mf_config; |
| 2831 | DP(BNX2X_MSG_MCP, |
| 2832 | "afex: got MCP req VIFSET_REQ, mf_config 0x%x\n", |
| 2833 | mf_config); |
| 2834 | |
| 2835 | /* if VIF_SET is "enabled" */ |
| 2836 | if (!(mf_config & FUNC_MF_CFG_FUNC_DISABLED)) { |
| 2837 | /* set rate limit directly to internal RAM */ |
| 2838 | struct cmng_init_input cmng_input; |
| 2839 | struct rate_shaping_vars_per_vn m_rs_vn; |
| 2840 | size_t size = sizeof(struct rate_shaping_vars_per_vn); |
| 2841 | u32 addr = BAR_XSTRORM_INTMEM + |
| 2842 | XSTORM_RATE_SHAPING_PER_VN_VARS_OFFSET(BP_FUNC(bp)); |
| 2843 | |
| 2844 | bp->mf_config[BP_VN(bp)] = mf_config; |
| 2845 | |
| 2846 | bnx2x_calc_vn_max(bp, BP_VN(bp), &cmng_input); |
| 2847 | m_rs_vn.vn_counter.rate = |
| 2848 | cmng_input.vnic_max_rate[BP_VN(bp)]; |
| 2849 | m_rs_vn.vn_counter.quota = |
| 2850 | (m_rs_vn.vn_counter.rate * |
| 2851 | RS_PERIODIC_TIMEOUT_USEC) / 8; |
| 2852 | |
| 2853 | __storm_memset_struct(bp, addr, size, (u32 *)&m_rs_vn); |
| 2854 | |
| 2855 | /* read relevant values from mf_cfg struct in shmem */ |
| 2856 | vif_id = |
| 2857 | (MF_CFG_RD(bp, func_mf_config[func].e1hov_tag) & |
| 2858 | FUNC_MF_CFG_E1HOV_TAG_MASK) >> |
| 2859 | FUNC_MF_CFG_E1HOV_TAG_SHIFT; |
| 2860 | vlan_val = |
| 2861 | (MF_CFG_RD(bp, func_mf_config[func].e1hov_tag) & |
| 2862 | FUNC_MF_CFG_AFEX_VLAN_MASK) >> |
| 2863 | FUNC_MF_CFG_AFEX_VLAN_SHIFT; |
| 2864 | vlan_prio = (mf_config & |
| 2865 | FUNC_MF_CFG_TRANSMIT_PRIORITY_MASK) >> |
| 2866 | FUNC_MF_CFG_TRANSMIT_PRIORITY_SHIFT; |
| 2867 | vlan_val |= (vlan_prio << VLAN_PRIO_SHIFT); |
| 2868 | vlan_mode = |
| 2869 | (MF_CFG_RD(bp, |
| 2870 | func_mf_config[func].afex_config) & |
| 2871 | FUNC_MF_CFG_AFEX_VLAN_MODE_MASK) >> |
| 2872 | FUNC_MF_CFG_AFEX_VLAN_MODE_SHIFT; |
| 2873 | allowed_prio = |
| 2874 | (MF_CFG_RD(bp, |
| 2875 | func_mf_config[func].afex_config) & |
| 2876 | FUNC_MF_CFG_AFEX_COS_FILTER_MASK) >> |
| 2877 | FUNC_MF_CFG_AFEX_COS_FILTER_SHIFT; |
| 2878 | |
| 2879 | /* send ramrod to FW, return in case of failure */ |
| 2880 | if (bnx2x_afex_func_update(bp, vif_id, vlan_val, |
| 2881 | allowed_prio)) |
| 2882 | return; |
| 2883 | |
| 2884 | bp->afex_def_vlan_tag = vlan_val; |
| 2885 | bp->afex_vlan_mode = vlan_mode; |
| 2886 | } else { |
| 2887 | /* notify link down because BP->flags is disabled */ |
| 2888 | bnx2x_link_report(bp); |
| 2889 | |
| 2890 | /* send INVALID VIF ramrod to FW */ |
| 2891 | bnx2x_afex_func_update(bp, 0xFFFF, 0, 0); |
| 2892 | |
| 2893 | /* Reset the default afex VLAN */ |
| 2894 | bp->afex_def_vlan_tag = -1; |
| 2895 | } |
| 2896 | } |
| 2897 | } |
| 2898 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 2899 | static void bnx2x_pmf_update(struct bnx2x *bp) |
| 2900 | { |
| 2901 | int port = BP_PORT(bp); |
| 2902 | u32 val; |
| 2903 | |
| 2904 | bp->port.pmf = 1; |
Merav Sicron | 51c1a58 | 2012-03-18 10:33:38 +0000 | [diff] [blame] | 2905 | DP(BNX2X_MSG_MCP, "pmf %d\n", bp->port.pmf); |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 2906 | |
Yaniv Rosner | 3deb816 | 2011-06-14 01:34:33 +0000 | [diff] [blame] | 2907 | /* |
| 2908 | * We need the mb() to ensure the ordering between the writing to |
| 2909 | * bp->port.pmf here and reading it from the bnx2x_periodic_task(). |
| 2910 | */ |
| 2911 | smp_mb(); |
| 2912 | |
| 2913 | /* queue a periodic task */ |
| 2914 | queue_delayed_work(bnx2x_wq, &bp->period_task, 0); |
| 2915 | |
Dmitry Kravkov | ef01854 | 2011-06-14 01:33:57 +0000 | [diff] [blame] | 2916 | bnx2x_dcbx_pmf_update(bp); |
| 2917 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 2918 | /* enable nig attention */ |
David S. Miller | 8decf86 | 2011-09-22 03:23:13 -0400 | [diff] [blame] | 2919 | val = (0xff0f | (1 << (BP_VN(bp) + 4))); |
Dmitry Kravkov | f2e0899 | 2010-10-06 03:28:26 +0000 | [diff] [blame] | 2920 | if (bp->common.int_block == INT_BLOCK_HC) { |
| 2921 | REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, val); |
| 2922 | REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, val); |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 2923 | } else if (!CHIP_IS_E1x(bp)) { |
Dmitry Kravkov | f2e0899 | 2010-10-06 03:28:26 +0000 | [diff] [blame] | 2924 | REG_WR(bp, IGU_REG_TRAILING_EDGE_LATCH, val); |
| 2925 | REG_WR(bp, IGU_REG_LEADING_EDGE_LATCH, val); |
| 2926 | } |
Yitchak Gertner | bb2a0f7 | 2008-06-23 20:33:36 -0700 | [diff] [blame] | 2927 | |
| 2928 | bnx2x_stats_handle(bp, STATS_EVENT_PMF); |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 2929 | } |
| 2930 | |
Yaniv Rosner | c18487e | 2008-06-23 20:27:52 -0700 | [diff] [blame] | 2931 | /* end of Link */ |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 2932 | |
| 2933 | /* slow path */ |
| 2934 | |
| 2935 | /* |
| 2936 | * General service functions |
| 2937 | */ |
| 2938 | |
Eilon Greenstein | 2691d51 | 2009-08-12 08:22:08 +0000 | [diff] [blame] | 2939 | /* send the MCP a request, block until there is a reply */ |
Yaniv Rosner | a22f078 | 2010-09-07 11:41:20 +0000 | [diff] [blame] | 2940 | u32 bnx2x_fw_command(struct bnx2x *bp, u32 command, u32 param) |
Eilon Greenstein | 2691d51 | 2009-08-12 08:22:08 +0000 | [diff] [blame] | 2941 | { |
Dmitry Kravkov | f2e0899 | 2010-10-06 03:28:26 +0000 | [diff] [blame] | 2942 | int mb_idx = BP_FW_MB_IDX(bp); |
Dmitry Kravkov | a5971d4 | 2011-05-25 04:55:51 +0000 | [diff] [blame] | 2943 | u32 seq; |
Eilon Greenstein | 2691d51 | 2009-08-12 08:22:08 +0000 | [diff] [blame] | 2944 | u32 rc = 0; |
| 2945 | u32 cnt = 1; |
| 2946 | u8 delay = CHIP_REV_IS_SLOW(bp) ? 100 : 10; |
| 2947 | |
Eilon Greenstein | c4ff7cb | 2009-10-15 00:18:27 -0700 | [diff] [blame] | 2948 | mutex_lock(&bp->fw_mb_mutex); |
Dmitry Kravkov | a5971d4 | 2011-05-25 04:55:51 +0000 | [diff] [blame] | 2949 | seq = ++bp->fw_seq; |
Dmitry Kravkov | f2e0899 | 2010-10-06 03:28:26 +0000 | [diff] [blame] | 2950 | SHMEM_WR(bp, func_mb[mb_idx].drv_mb_param, param); |
| 2951 | SHMEM_WR(bp, func_mb[mb_idx].drv_mb_header, (command | seq)); |
| 2952 | |
Dmitry Kravkov | 754a2f5 | 2011-06-14 01:34:02 +0000 | [diff] [blame] | 2953 | DP(BNX2X_MSG_MCP, "wrote command (%x) to FW MB param 0x%08x\n", |
| 2954 | (command | seq), param); |
Eilon Greenstein | 2691d51 | 2009-08-12 08:22:08 +0000 | [diff] [blame] | 2955 | |
| 2956 | do { |
| 2957 | /* let the FW do it's magic ... */ |
| 2958 | msleep(delay); |
| 2959 | |
Dmitry Kravkov | f2e0899 | 2010-10-06 03:28:26 +0000 | [diff] [blame] | 2960 | rc = SHMEM_RD(bp, func_mb[mb_idx].fw_mb_header); |
Eilon Greenstein | 2691d51 | 2009-08-12 08:22:08 +0000 | [diff] [blame] | 2961 | |
Eilon Greenstein | c4ff7cb | 2009-10-15 00:18:27 -0700 | [diff] [blame] | 2962 | /* Give the FW up to 5 second (500*10ms) */ |
| 2963 | } while ((seq != (rc & FW_MSG_SEQ_NUMBER_MASK)) && (cnt++ < 500)); |
Eilon Greenstein | 2691d51 | 2009-08-12 08:22:08 +0000 | [diff] [blame] | 2964 | |
| 2965 | DP(BNX2X_MSG_MCP, "[after %d ms] read (%x) seq is (%x) from FW MB\n", |
| 2966 | cnt*delay, rc, seq); |
| 2967 | |
| 2968 | /* is this a reply to our command? */ |
| 2969 | if (seq == (rc & FW_MSG_SEQ_NUMBER_MASK)) |
| 2970 | rc &= FW_MSG_CODE_MASK; |
| 2971 | else { |
| 2972 | /* FW BUG! */ |
| 2973 | BNX2X_ERR("FW failed to respond!\n"); |
| 2974 | bnx2x_fw_dump(bp); |
| 2975 | rc = 0; |
| 2976 | } |
Eilon Greenstein | c4ff7cb | 2009-10-15 00:18:27 -0700 | [diff] [blame] | 2977 | mutex_unlock(&bp->fw_mb_mutex); |
Eilon Greenstein | 2691d51 | 2009-08-12 08:22:08 +0000 | [diff] [blame] | 2978 | |
| 2979 | return rc; |
| 2980 | } |
| 2981 | |
Eric Dumazet | 1191cb8 | 2012-04-27 21:39:21 +0000 | [diff] [blame] | 2982 | static void storm_memset_func_cfg(struct bnx2x *bp, |
| 2983 | struct tstorm_eth_function_common_config *tcfg, |
| 2984 | u16 abs_fid) |
| 2985 | { |
| 2986 | size_t size = sizeof(struct tstorm_eth_function_common_config); |
| 2987 | |
| 2988 | u32 addr = BAR_TSTRORM_INTMEM + |
| 2989 | TSTORM_FUNCTION_COMMON_CONFIG_OFFSET(abs_fid); |
| 2990 | |
| 2991 | __storm_memset_struct(bp, addr, size, (u32 *)tcfg); |
| 2992 | } |
| 2993 | |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 2994 | void bnx2x_func_init(struct bnx2x *bp, struct bnx2x_func_init_params *p) |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 2995 | { |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 2996 | if (CHIP_IS_E1x(bp)) { |
| 2997 | struct tstorm_eth_function_common_config tcfg = {0}; |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 2998 | |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 2999 | storm_memset_func_cfg(bp, &tcfg, p->func_id); |
| 3000 | } |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 3001 | |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 3002 | /* Enable the function in the FW */ |
| 3003 | storm_memset_vf_to_pf(bp, p->func_id, p->pf_id); |
| 3004 | storm_memset_func_en(bp, p->func_id, 1); |
| 3005 | |
| 3006 | /* spq */ |
| 3007 | if (p->func_flgs & FUNC_FLG_SPQ) { |
| 3008 | storm_memset_spq_addr(bp, p->spq_map, p->func_id); |
| 3009 | REG_WR(bp, XSEM_REG_FAST_MEMORY + |
| 3010 | XSTORM_SPQ_PROD_OFFSET(p->func_id), p->spq_prod); |
| 3011 | } |
| 3012 | } |
| 3013 | |
Ariel Elior | 6383c0b | 2011-07-14 08:31:57 +0000 | [diff] [blame] | 3014 | /** |
Yuval Mintz | 16a5fd9 | 2013-06-02 00:06:18 +0000 | [diff] [blame] | 3015 | * bnx2x_get_common_flags - Return common flags |
Ariel Elior | 6383c0b | 2011-07-14 08:31:57 +0000 | [diff] [blame] | 3016 | * |
| 3017 | * @bp device handle |
| 3018 | * @fp queue handle |
| 3019 | * @zero_stats TRUE if statistics zeroing is needed |
| 3020 | * |
| 3021 | * Return the flags that are common for the Tx-only and not normal connections. |
| 3022 | */ |
Eric Dumazet | 1191cb8 | 2012-04-27 21:39:21 +0000 | [diff] [blame] | 3023 | static unsigned long bnx2x_get_common_flags(struct bnx2x *bp, |
| 3024 | struct bnx2x_fastpath *fp, |
| 3025 | bool zero_stats) |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 3026 | { |
| 3027 | unsigned long flags = 0; |
| 3028 | |
| 3029 | /* PF driver will always initialize the Queue to an ACTIVE state */ |
| 3030 | __set_bit(BNX2X_Q_FLG_ACTIVE, &flags); |
| 3031 | |
Ariel Elior | 6383c0b | 2011-07-14 08:31:57 +0000 | [diff] [blame] | 3032 | /* tx only connections collect statistics (on the same index as the |
Dmitry Kravkov | 9122679 | 2013-03-11 05:17:52 +0000 | [diff] [blame] | 3033 | * parent connection). The statistics are zeroed when the parent |
| 3034 | * connection is initialized. |
Ariel Elior | 6383c0b | 2011-07-14 08:31:57 +0000 | [diff] [blame] | 3035 | */ |
Barak Witkowski | 50f0a56 | 2011-12-05 21:52:23 +0000 | [diff] [blame] | 3036 | |
| 3037 | __set_bit(BNX2X_Q_FLG_STATS, &flags); |
| 3038 | if (zero_stats) |
| 3039 | __set_bit(BNX2X_Q_FLG_ZERO_STATS, &flags); |
| 3040 | |
Yuval Mintz | c14db20 | 2014-01-12 14:37:59 +0200 | [diff] [blame] | 3041 | if (bp->flags & TX_SWITCHING) |
| 3042 | __set_bit(BNX2X_Q_FLG_TX_SWITCH, &flags); |
| 3043 | |
Dmitry Kravkov | 9122679 | 2013-03-11 05:17:52 +0000 | [diff] [blame] | 3044 | __set_bit(BNX2X_Q_FLG_PCSUM_ON_PKT, &flags); |
Dmitry Kravkov | e287a75 | 2013-03-21 15:38:24 +0000 | [diff] [blame] | 3045 | __set_bit(BNX2X_Q_FLG_TUN_INC_INNER_IP_ID, &flags); |
Ariel Elior | 6383c0b | 2011-07-14 08:31:57 +0000 | [diff] [blame] | 3046 | |
Yuval Mintz | 823e1d9 | 2013-01-14 05:11:47 +0000 | [diff] [blame] | 3047 | #ifdef BNX2X_STOP_ON_ERROR |
| 3048 | __set_bit(BNX2X_Q_FLG_TX_SEC, &flags); |
| 3049 | #endif |
| 3050 | |
Ariel Elior | 6383c0b | 2011-07-14 08:31:57 +0000 | [diff] [blame] | 3051 | return flags; |
| 3052 | } |
| 3053 | |
Eric Dumazet | 1191cb8 | 2012-04-27 21:39:21 +0000 | [diff] [blame] | 3054 | static unsigned long bnx2x_get_q_flags(struct bnx2x *bp, |
| 3055 | struct bnx2x_fastpath *fp, |
| 3056 | bool leading) |
Ariel Elior | 6383c0b | 2011-07-14 08:31:57 +0000 | [diff] [blame] | 3057 | { |
| 3058 | unsigned long flags = 0; |
| 3059 | |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 3060 | /* calculate other queue flags */ |
| 3061 | if (IS_MF_SD(bp)) |
| 3062 | __set_bit(BNX2X_Q_FLG_OV, &flags); |
| 3063 | |
Barak Witkowski | a334872 | 2012-04-23 03:04:46 +0000 | [diff] [blame] | 3064 | if (IS_FCOE_FP(fp)) { |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 3065 | __set_bit(BNX2X_Q_FLG_FCOE, &flags); |
Barak Witkowski | a334872 | 2012-04-23 03:04:46 +0000 | [diff] [blame] | 3066 | /* For FCoE - force usage of default priority (for afex) */ |
| 3067 | __set_bit(BNX2X_Q_FLG_FORCE_DEFAULT_PRI, &flags); |
| 3068 | } |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 3069 | |
Vladislav Zolotarov | f5219d8 | 2011-07-19 01:44:11 +0000 | [diff] [blame] | 3070 | if (!fp->disable_tpa) { |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 3071 | __set_bit(BNX2X_Q_FLG_TPA, &flags); |
Vladislav Zolotarov | f5219d8 | 2011-07-19 01:44:11 +0000 | [diff] [blame] | 3072 | __set_bit(BNX2X_Q_FLG_TPA_IPV6, &flags); |
Dmitry Kravkov | 621b4d6 | 2012-02-20 09:59:08 +0000 | [diff] [blame] | 3073 | if (fp->mode == TPA_MODE_GRO) |
| 3074 | __set_bit(BNX2X_Q_FLG_TPA_GRO, &flags); |
Vladislav Zolotarov | f5219d8 | 2011-07-19 01:44:11 +0000 | [diff] [blame] | 3075 | } |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 3076 | |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 3077 | if (leading) { |
| 3078 | __set_bit(BNX2X_Q_FLG_LEADING_RSS, &flags); |
| 3079 | __set_bit(BNX2X_Q_FLG_MCAST, &flags); |
| 3080 | } |
| 3081 | |
| 3082 | /* Always set HW VLAN stripping */ |
| 3083 | __set_bit(BNX2X_Q_FLG_VLAN, &flags); |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 3084 | |
Barak Witkowski | a334872 | 2012-04-23 03:04:46 +0000 | [diff] [blame] | 3085 | /* configure silent vlan removal */ |
| 3086 | if (IS_MF_AFEX(bp)) |
| 3087 | __set_bit(BNX2X_Q_FLG_SILENT_VLAN_REM, &flags); |
| 3088 | |
Ariel Elior | 6383c0b | 2011-07-14 08:31:57 +0000 | [diff] [blame] | 3089 | return flags | bnx2x_get_common_flags(bp, fp, true); |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 3090 | } |
| 3091 | |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 3092 | static void bnx2x_pf_q_prep_general(struct bnx2x *bp, |
Ariel Elior | 6383c0b | 2011-07-14 08:31:57 +0000 | [diff] [blame] | 3093 | struct bnx2x_fastpath *fp, struct bnx2x_general_setup_params *gen_init, |
| 3094 | u8 cos) |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 3095 | { |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 3096 | gen_init->stat_id = bnx2x_stats_id(fp); |
| 3097 | gen_init->spcl_id = fp->cl_id; |
| 3098 | |
| 3099 | /* Always use mini-jumbo MTU for FCoE L2 ring */ |
| 3100 | if (IS_FCOE_FP(fp)) |
| 3101 | gen_init->mtu = BNX2X_FCOE_MINI_JUMBO_MTU; |
| 3102 | else |
| 3103 | gen_init->mtu = bp->dev->mtu; |
Ariel Elior | 6383c0b | 2011-07-14 08:31:57 +0000 | [diff] [blame] | 3104 | |
| 3105 | gen_init->cos = cos; |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 3106 | } |
| 3107 | |
| 3108 | static void bnx2x_pf_rx_q_prep(struct bnx2x *bp, |
| 3109 | struct bnx2x_fastpath *fp, struct rxq_pause_params *pause, |
| 3110 | struct bnx2x_rxq_setup_params *rxq_init) |
| 3111 | { |
| 3112 | u8 max_sge = 0; |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 3113 | u16 sge_sz = 0; |
| 3114 | u16 tpa_agg_size = 0; |
| 3115 | |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 3116 | if (!fp->disable_tpa) { |
David S. Miller | 8decf86 | 2011-09-22 03:23:13 -0400 | [diff] [blame] | 3117 | pause->sge_th_lo = SGE_TH_LO(bp); |
| 3118 | pause->sge_th_hi = SGE_TH_HI(bp); |
| 3119 | |
| 3120 | /* validate SGE ring has enough to cross high threshold */ |
| 3121 | WARN_ON(bp->dropless_fc && |
| 3122 | pause->sge_th_hi + FW_PREFETCH_CNT > |
| 3123 | MAX_RX_SGE_CNT * NUM_RX_SGE_PAGES); |
| 3124 | |
Yuval Mintz | 924d75a | 2013-01-23 03:21:44 +0000 | [diff] [blame] | 3125 | tpa_agg_size = TPA_AGG_SIZE; |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 3126 | max_sge = SGE_PAGE_ALIGN(bp->dev->mtu) >> |
| 3127 | SGE_PAGE_SHIFT; |
| 3128 | max_sge = ((max_sge + PAGES_PER_SGE - 1) & |
| 3129 | (~(PAGES_PER_SGE-1))) >> PAGES_PER_SGE_SHIFT; |
Yuval Mintz | 924d75a | 2013-01-23 03:21:44 +0000 | [diff] [blame] | 3130 | sge_sz = (u16)min_t(u32, SGE_PAGES, 0xffff); |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 3131 | } |
| 3132 | |
| 3133 | /* pause - not for e1 */ |
| 3134 | if (!CHIP_IS_E1(bp)) { |
David S. Miller | 8decf86 | 2011-09-22 03:23:13 -0400 | [diff] [blame] | 3135 | pause->bd_th_lo = BD_TH_LO(bp); |
| 3136 | pause->bd_th_hi = BD_TH_HI(bp); |
| 3137 | |
| 3138 | pause->rcq_th_lo = RCQ_TH_LO(bp); |
| 3139 | pause->rcq_th_hi = RCQ_TH_HI(bp); |
| 3140 | /* |
| 3141 | * validate that rings have enough entries to cross |
| 3142 | * high thresholds |
| 3143 | */ |
| 3144 | WARN_ON(bp->dropless_fc && |
| 3145 | pause->bd_th_hi + FW_PREFETCH_CNT > |
| 3146 | bp->rx_ring_size); |
| 3147 | WARN_ON(bp->dropless_fc && |
| 3148 | pause->rcq_th_hi + FW_PREFETCH_CNT > |
| 3149 | NUM_RCQ_RINGS * MAX_RCQ_DESC_CNT); |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 3150 | |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 3151 | pause->pri_map = 1; |
| 3152 | } |
| 3153 | |
| 3154 | /* rxq setup */ |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 3155 | rxq_init->dscr_map = fp->rx_desc_mapping; |
| 3156 | rxq_init->sge_map = fp->rx_sge_mapping; |
| 3157 | rxq_init->rcq_map = fp->rx_comp_mapping; |
| 3158 | rxq_init->rcq_np_map = fp->rx_comp_mapping + BCM_PAGE_SIZE; |
Vladislav Zolotarov | a8c94b9 | 2011-02-06 11:21:02 -0800 | [diff] [blame] | 3159 | |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 3160 | /* This should be a maximum number of data bytes that may be |
| 3161 | * placed on the BD (not including paddings). |
| 3162 | */ |
Eric Dumazet | e52fcb2 | 2011-11-14 06:05:34 +0000 | [diff] [blame] | 3163 | rxq_init->buf_sz = fp->rx_buf_size - BNX2X_FW_RX_ALIGN_START - |
Yuval Mintz | 3cdeec2 | 2013-06-02 00:06:19 +0000 | [diff] [blame] | 3164 | BNX2X_FW_RX_ALIGN_END - IP_HEADER_ALIGNMENT_PADDING; |
Vladislav Zolotarov | a8c94b9 | 2011-02-06 11:21:02 -0800 | [diff] [blame] | 3165 | |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 3166 | rxq_init->cl_qzone_id = fp->cl_qzone_id; |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 3167 | rxq_init->tpa_agg_sz = tpa_agg_size; |
| 3168 | rxq_init->sge_buf_sz = sge_sz; |
| 3169 | rxq_init->max_sges_pkt = max_sge; |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 3170 | rxq_init->rss_engine_id = BP_FUNC(bp); |
Yuval Mintz | 259afa1 | 2012-03-12 08:53:10 +0000 | [diff] [blame] | 3171 | rxq_init->mcast_engine_id = BP_FUNC(bp); |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 3172 | |
| 3173 | /* Maximum number or simultaneous TPA aggregation for this Queue. |
| 3174 | * |
Yuval Mintz | 2de6743 | 2013-01-23 03:21:43 +0000 | [diff] [blame] | 3175 | * For PF Clients it should be the maximum available number. |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 3176 | * VF driver(s) may want to define it to a smaller value. |
| 3177 | */ |
David S. Miller | 8decf86 | 2011-09-22 03:23:13 -0400 | [diff] [blame] | 3178 | rxq_init->max_tpa_queues = MAX_AGG_QS(bp); |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 3179 | |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 3180 | rxq_init->cache_line_log = BNX2X_RX_ALIGN_SHIFT; |
| 3181 | rxq_init->fw_sb_id = fp->fw_sb_id; |
| 3182 | |
Vladislav Zolotarov | ec6ba94 | 2010-12-13 05:44:01 +0000 | [diff] [blame] | 3183 | if (IS_FCOE_FP(fp)) |
| 3184 | rxq_init->sb_cq_index = HC_SP_INDEX_ETH_FCOE_RX_CQ_CONS; |
| 3185 | else |
Ariel Elior | 6383c0b | 2011-07-14 08:31:57 +0000 | [diff] [blame] | 3186 | rxq_init->sb_cq_index = HC_INDEX_ETH_RX_CQ_CONS; |
Barak Witkowski | a334872 | 2012-04-23 03:04:46 +0000 | [diff] [blame] | 3187 | /* configure silent vlan removal |
| 3188 | * if multi function mode is afex, then mask default vlan |
| 3189 | */ |
| 3190 | if (IS_MF_AFEX(bp)) { |
| 3191 | rxq_init->silent_removal_value = bp->afex_def_vlan_tag; |
| 3192 | rxq_init->silent_removal_mask = VLAN_VID_MASK; |
| 3193 | } |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 3194 | } |
| 3195 | |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 3196 | static void bnx2x_pf_tx_q_prep(struct bnx2x *bp, |
Ariel Elior | 6383c0b | 2011-07-14 08:31:57 +0000 | [diff] [blame] | 3197 | struct bnx2x_fastpath *fp, struct bnx2x_txq_setup_params *txq_init, |
| 3198 | u8 cos) |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 3199 | { |
Merav Sicron | 6556588 | 2012-06-19 07:48:26 +0000 | [diff] [blame] | 3200 | txq_init->dscr_map = fp->txdata_ptr[cos]->tx_desc_mapping; |
Ariel Elior | 6383c0b | 2011-07-14 08:31:57 +0000 | [diff] [blame] | 3201 | txq_init->sb_cq_index = HC_INDEX_ETH_FIRST_TX_CQ_CONS + cos; |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 3202 | txq_init->traffic_type = LLFC_TRAFFIC_TYPE_NW; |
| 3203 | txq_init->fw_sb_id = fp->fw_sb_id; |
Vladislav Zolotarov | ec6ba94 | 2010-12-13 05:44:01 +0000 | [diff] [blame] | 3204 | |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 3205 | /* |
Yuval Mintz | 16a5fd9 | 2013-06-02 00:06:18 +0000 | [diff] [blame] | 3206 | * set the tss leading client id for TX classification == |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 3207 | * leading RSS client id |
| 3208 | */ |
| 3209 | txq_init->tss_leading_cl_id = bnx2x_fp(bp, 0, cl_id); |
| 3210 | |
Vladislav Zolotarov | ec6ba94 | 2010-12-13 05:44:01 +0000 | [diff] [blame] | 3211 | if (IS_FCOE_FP(fp)) { |
| 3212 | txq_init->sb_cq_index = HC_SP_INDEX_ETH_FCOE_TX_CQ_CONS; |
| 3213 | txq_init->traffic_type = LLFC_TRAFFIC_TYPE_FCOE; |
| 3214 | } |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 3215 | } |
| 3216 | |
stephen hemminger | 8d96286 | 2010-10-21 07:50:56 +0000 | [diff] [blame] | 3217 | static void bnx2x_pf_init(struct bnx2x *bp) |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 3218 | { |
| 3219 | struct bnx2x_func_init_params func_init = {0}; |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 3220 | struct event_ring_data eq_data = { {0} }; |
| 3221 | u16 flags; |
| 3222 | |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 3223 | if (!CHIP_IS_E1x(bp)) { |
Dmitry Kravkov | f2e0899 | 2010-10-06 03:28:26 +0000 | [diff] [blame] | 3224 | /* reset IGU PF statistics: MSIX + ATTN */ |
| 3225 | /* PF */ |
| 3226 | REG_WR(bp, IGU_REG_STATISTIC_NUM_MESSAGE_SENT + |
| 3227 | BNX2X_IGU_STAS_MSG_VF_CNT*4 + |
| 3228 | (CHIP_MODE_IS_4_PORT(bp) ? |
| 3229 | BP_FUNC(bp) : BP_VN(bp))*4, 0); |
| 3230 | /* ATTN */ |
| 3231 | REG_WR(bp, IGU_REG_STATISTIC_NUM_MESSAGE_SENT + |
| 3232 | BNX2X_IGU_STAS_MSG_VF_CNT*4 + |
| 3233 | BNX2X_IGU_STAS_MSG_PF_CNT*4 + |
| 3234 | (CHIP_MODE_IS_4_PORT(bp) ? |
| 3235 | BP_FUNC(bp) : BP_VN(bp))*4, 0); |
| 3236 | } |
| 3237 | |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 3238 | /* function setup flags */ |
| 3239 | flags = (FUNC_FLG_STATS | FUNC_FLG_LEADING | FUNC_FLG_SPQ); |
| 3240 | |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 3241 | /* This flag is relevant for E1x only. |
| 3242 | * E2 doesn't have a TPA configuration in a function level. |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 3243 | */ |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 3244 | flags |= (bp->flags & TPA_ENABLE_FLAG) ? FUNC_FLG_TPA : 0; |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 3245 | |
| 3246 | func_init.func_flgs = flags; |
| 3247 | func_init.pf_id = BP_FUNC(bp); |
| 3248 | func_init.func_id = BP_FUNC(bp); |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 3249 | func_init.spq_map = bp->spq_mapping; |
| 3250 | func_init.spq_prod = bp->spq_prod_idx; |
| 3251 | |
| 3252 | bnx2x_func_init(bp, &func_init); |
| 3253 | |
| 3254 | memset(&(bp->cmng), 0, sizeof(struct cmng_struct_per_port)); |
| 3255 | |
| 3256 | /* |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 3257 | * Congestion management values depend on the link rate |
| 3258 | * There is no active link so initial link rate is set to 10 Gbps. |
| 3259 | * When the link comes up The congestion management values are |
| 3260 | * re-calculated according to the actual link rate. |
| 3261 | */ |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 3262 | bp->link_vars.line_speed = SPEED_10000; |
| 3263 | bnx2x_cmng_fns_init(bp, true, bnx2x_get_cmng_fns_mode(bp)); |
| 3264 | |
| 3265 | /* Only the PMF sets the HW */ |
| 3266 | if (bp->port.pmf) |
| 3267 | storm_memset_cmng(bp, &bp->cmng, BP_PORT(bp)); |
| 3268 | |
Yuval Mintz | 86564c3 | 2013-01-23 03:21:50 +0000 | [diff] [blame] | 3269 | /* init Event Queue - PCI bus guarantees correct endianity*/ |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 3270 | eq_data.base_addr.hi = U64_HI(bp->eq_mapping); |
| 3271 | eq_data.base_addr.lo = U64_LO(bp->eq_mapping); |
| 3272 | eq_data.producer = bp->eq_prod; |
| 3273 | eq_data.index_id = HC_SP_INDEX_EQ_CONS; |
| 3274 | eq_data.sb_id = DEF_SB_ID; |
| 3275 | storm_memset_eq_data(bp, &eq_data, BP_FUNC(bp)); |
| 3276 | } |
| 3277 | |
Eilon Greenstein | 2691d51 | 2009-08-12 08:22:08 +0000 | [diff] [blame] | 3278 | static void bnx2x_e1h_disable(struct bnx2x *bp) |
| 3279 | { |
| 3280 | int port = BP_PORT(bp); |
Eilon Greenstein | 2691d51 | 2009-08-12 08:22:08 +0000 | [diff] [blame] | 3281 | |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 3282 | bnx2x_tx_disable(bp); |
Eilon Greenstein | 2691d51 | 2009-08-12 08:22:08 +0000 | [diff] [blame] | 3283 | |
| 3284 | REG_WR(bp, NIG_REG_LLH0_FUNC_EN + port*8, 0); |
Eilon Greenstein | 2691d51 | 2009-08-12 08:22:08 +0000 | [diff] [blame] | 3285 | } |
| 3286 | |
| 3287 | static void bnx2x_e1h_enable(struct bnx2x *bp) |
| 3288 | { |
| 3289 | int port = BP_PORT(bp); |
| 3290 | |
| 3291 | REG_WR(bp, NIG_REG_LLH0_FUNC_EN + port*8, 1); |
| 3292 | |
Yuval Mintz | 16a5fd9 | 2013-06-02 00:06:18 +0000 | [diff] [blame] | 3293 | /* Tx queue should be only re-enabled */ |
Eilon Greenstein | 2691d51 | 2009-08-12 08:22:08 +0000 | [diff] [blame] | 3294 | netif_tx_wake_all_queues(bp->dev); |
| 3295 | |
Eilon Greenstein | 061bc70 | 2009-10-15 00:18:47 -0700 | [diff] [blame] | 3296 | /* |
| 3297 | * Should not call netif_carrier_on since it will be called if the link |
| 3298 | * is up when checking for link state |
| 3299 | */ |
Eilon Greenstein | 2691d51 | 2009-08-12 08:22:08 +0000 | [diff] [blame] | 3300 | } |
| 3301 | |
Barak Witkowski | 1d187b3 | 2011-12-05 22:41:50 +0000 | [diff] [blame] | 3302 | #define DRV_INFO_ETH_STAT_NUM_MACS_REQUIRED 3 |
| 3303 | |
| 3304 | static void bnx2x_drv_info_ether_stat(struct bnx2x *bp) |
| 3305 | { |
| 3306 | struct eth_stats_info *ether_stat = |
| 3307 | &bp->slowpath->drv_info_to_mcp.ether_stat; |
Ariel Elior | 3ec9f9c | 2013-03-11 05:17:45 +0000 | [diff] [blame] | 3308 | struct bnx2x_vlan_mac_obj *mac_obj = |
| 3309 | &bp->sp_objs->mac_obj; |
| 3310 | int i; |
Barak Witkowski | 1d187b3 | 2011-12-05 22:41:50 +0000 | [diff] [blame] | 3311 | |
Dan Carpenter | 786fdf0 | 2012-10-02 01:47:46 +0000 | [diff] [blame] | 3312 | strlcpy(ether_stat->version, DRV_MODULE_VERSION, |
| 3313 | ETH_STAT_INFO_VERSION_LEN); |
Barak Witkowski | 1d187b3 | 2011-12-05 22:41:50 +0000 | [diff] [blame] | 3314 | |
Ariel Elior | 3ec9f9c | 2013-03-11 05:17:45 +0000 | [diff] [blame] | 3315 | /* get DRV_INFO_ETH_STAT_NUM_MACS_REQUIRED macs, placing them in the |
| 3316 | * mac_local field in ether_stat struct. The base address is offset by 2 |
| 3317 | * bytes to account for the field being 8 bytes but a mac address is |
| 3318 | * only 6 bytes. Likewise, the stride for the get_n_elements function is |
| 3319 | * 2 bytes to compensate from the 6 bytes of a mac to the 8 bytes |
| 3320 | * allocated by the ether_stat struct, so the macs will land in their |
| 3321 | * proper positions. |
| 3322 | */ |
| 3323 | for (i = 0; i < DRV_INFO_ETH_STAT_NUM_MACS_REQUIRED; i++) |
| 3324 | memset(ether_stat->mac_local + i, 0, |
| 3325 | sizeof(ether_stat->mac_local[0])); |
| 3326 | mac_obj->get_n_elements(bp, &bp->sp_objs[0].mac_obj, |
| 3327 | DRV_INFO_ETH_STAT_NUM_MACS_REQUIRED, |
| 3328 | ether_stat->mac_local + MAC_PAD, MAC_PAD, |
| 3329 | ETH_ALEN); |
Barak Witkowski | 1d187b3 | 2011-12-05 22:41:50 +0000 | [diff] [blame] | 3330 | ether_stat->mtu_size = bp->dev->mtu; |
Barak Witkowski | 1d187b3 | 2011-12-05 22:41:50 +0000 | [diff] [blame] | 3331 | if (bp->dev->features & NETIF_F_RXCSUM) |
| 3332 | ether_stat->feature_flags |= FEATURE_ETH_CHKSUM_OFFLOAD_MASK; |
| 3333 | if (bp->dev->features & NETIF_F_TSO) |
| 3334 | ether_stat->feature_flags |= FEATURE_ETH_LSO_MASK; |
| 3335 | ether_stat->feature_flags |= bp->common.boot_mode; |
| 3336 | |
| 3337 | ether_stat->promiscuous_mode = (bp->dev->flags & IFF_PROMISC) ? 1 : 0; |
| 3338 | |
| 3339 | ether_stat->txq_size = bp->tx_ring_size; |
| 3340 | ether_stat->rxq_size = bp->rx_ring_size; |
Yuval Mintz | 0c757de | 2013-12-26 09:57:11 +0200 | [diff] [blame] | 3341 | |
David S. Miller | fcf93a0 | 2013-12-26 18:33:10 -0500 | [diff] [blame] | 3342 | #ifdef CONFIG_BNX2X_SRIOV |
Yuval Mintz | 0c757de | 2013-12-26 09:57:11 +0200 | [diff] [blame] | 3343 | ether_stat->vf_cnt = IS_SRIOV(bp) ? bp->vfdb->sriov.nr_virtfn : 0; |
David S. Miller | fcf93a0 | 2013-12-26 18:33:10 -0500 | [diff] [blame] | 3344 | #endif |
Barak Witkowski | 1d187b3 | 2011-12-05 22:41:50 +0000 | [diff] [blame] | 3345 | } |
| 3346 | |
| 3347 | static void bnx2x_drv_info_fcoe_stat(struct bnx2x *bp) |
| 3348 | { |
| 3349 | struct bnx2x_dcbx_app_params *app = &bp->dcbx_port_params.app; |
| 3350 | struct fcoe_stats_info *fcoe_stat = |
| 3351 | &bp->slowpath->drv_info_to_mcp.fcoe_stat; |
| 3352 | |
Merav Sicron | 55c1194 | 2012-11-07 00:45:48 +0000 | [diff] [blame] | 3353 | if (!CNIC_LOADED(bp)) |
| 3354 | return; |
| 3355 | |
Ariel Elior | 3ec9f9c | 2013-03-11 05:17:45 +0000 | [diff] [blame] | 3356 | memcpy(fcoe_stat->mac_local + MAC_PAD, bp->fip_mac, ETH_ALEN); |
Barak Witkowski | 1d187b3 | 2011-12-05 22:41:50 +0000 | [diff] [blame] | 3357 | |
| 3358 | fcoe_stat->qos_priority = |
| 3359 | app->traffic_type_priority[LLFC_TRAFFIC_TYPE_FCOE]; |
| 3360 | |
| 3361 | /* insert FCoE stats from ramrod response */ |
| 3362 | if (!NO_FCOE(bp)) { |
| 3363 | struct tstorm_per_queue_stats *fcoe_q_tstorm_stats = |
Merav Sicron | 6556588 | 2012-06-19 07:48:26 +0000 | [diff] [blame] | 3364 | &bp->fw_stats_data->queue_stats[FCOE_IDX(bp)]. |
Barak Witkowski | 1d187b3 | 2011-12-05 22:41:50 +0000 | [diff] [blame] | 3365 | tstorm_queue_statistics; |
| 3366 | |
| 3367 | struct xstorm_per_queue_stats *fcoe_q_xstorm_stats = |
Merav Sicron | 6556588 | 2012-06-19 07:48:26 +0000 | [diff] [blame] | 3368 | &bp->fw_stats_data->queue_stats[FCOE_IDX(bp)]. |
Barak Witkowski | 1d187b3 | 2011-12-05 22:41:50 +0000 | [diff] [blame] | 3369 | xstorm_queue_statistics; |
| 3370 | |
| 3371 | struct fcoe_statistics_params *fw_fcoe_stat = |
| 3372 | &bp->fw_stats_data->fcoe; |
| 3373 | |
Yuval Mintz | 86564c3 | 2013-01-23 03:21:50 +0000 | [diff] [blame] | 3374 | ADD_64_LE(fcoe_stat->rx_bytes_hi, LE32_0, |
| 3375 | fcoe_stat->rx_bytes_lo, |
| 3376 | fw_fcoe_stat->rx_stat0.fcoe_rx_byte_cnt); |
Barak Witkowski | 1d187b3 | 2011-12-05 22:41:50 +0000 | [diff] [blame] | 3377 | |
Yuval Mintz | 86564c3 | 2013-01-23 03:21:50 +0000 | [diff] [blame] | 3378 | ADD_64_LE(fcoe_stat->rx_bytes_hi, |
| 3379 | fcoe_q_tstorm_stats->rcv_ucast_bytes.hi, |
| 3380 | fcoe_stat->rx_bytes_lo, |
| 3381 | fcoe_q_tstorm_stats->rcv_ucast_bytes.lo); |
Barak Witkowski | 1d187b3 | 2011-12-05 22:41:50 +0000 | [diff] [blame] | 3382 | |
Yuval Mintz | 86564c3 | 2013-01-23 03:21:50 +0000 | [diff] [blame] | 3383 | ADD_64_LE(fcoe_stat->rx_bytes_hi, |
| 3384 | fcoe_q_tstorm_stats->rcv_bcast_bytes.hi, |
| 3385 | fcoe_stat->rx_bytes_lo, |
| 3386 | fcoe_q_tstorm_stats->rcv_bcast_bytes.lo); |
Barak Witkowski | 1d187b3 | 2011-12-05 22:41:50 +0000 | [diff] [blame] | 3387 | |
Yuval Mintz | 86564c3 | 2013-01-23 03:21:50 +0000 | [diff] [blame] | 3388 | ADD_64_LE(fcoe_stat->rx_bytes_hi, |
| 3389 | fcoe_q_tstorm_stats->rcv_mcast_bytes.hi, |
| 3390 | fcoe_stat->rx_bytes_lo, |
| 3391 | fcoe_q_tstorm_stats->rcv_mcast_bytes.lo); |
Barak Witkowski | 1d187b3 | 2011-12-05 22:41:50 +0000 | [diff] [blame] | 3392 | |
Yuval Mintz | 86564c3 | 2013-01-23 03:21:50 +0000 | [diff] [blame] | 3393 | ADD_64_LE(fcoe_stat->rx_frames_hi, LE32_0, |
| 3394 | fcoe_stat->rx_frames_lo, |
| 3395 | fw_fcoe_stat->rx_stat0.fcoe_rx_pkt_cnt); |
Barak Witkowski | 1d187b3 | 2011-12-05 22:41:50 +0000 | [diff] [blame] | 3396 | |
Yuval Mintz | 86564c3 | 2013-01-23 03:21:50 +0000 | [diff] [blame] | 3397 | ADD_64_LE(fcoe_stat->rx_frames_hi, LE32_0, |
| 3398 | fcoe_stat->rx_frames_lo, |
| 3399 | fcoe_q_tstorm_stats->rcv_ucast_pkts); |
Barak Witkowski | 1d187b3 | 2011-12-05 22:41:50 +0000 | [diff] [blame] | 3400 | |
Yuval Mintz | 86564c3 | 2013-01-23 03:21:50 +0000 | [diff] [blame] | 3401 | ADD_64_LE(fcoe_stat->rx_frames_hi, LE32_0, |
| 3402 | fcoe_stat->rx_frames_lo, |
| 3403 | fcoe_q_tstorm_stats->rcv_bcast_pkts); |
Barak Witkowski | 1d187b3 | 2011-12-05 22:41:50 +0000 | [diff] [blame] | 3404 | |
Yuval Mintz | 86564c3 | 2013-01-23 03:21:50 +0000 | [diff] [blame] | 3405 | ADD_64_LE(fcoe_stat->rx_frames_hi, LE32_0, |
| 3406 | fcoe_stat->rx_frames_lo, |
| 3407 | fcoe_q_tstorm_stats->rcv_mcast_pkts); |
Barak Witkowski | 1d187b3 | 2011-12-05 22:41:50 +0000 | [diff] [blame] | 3408 | |
Yuval Mintz | 86564c3 | 2013-01-23 03:21:50 +0000 | [diff] [blame] | 3409 | ADD_64_LE(fcoe_stat->tx_bytes_hi, LE32_0, |
| 3410 | fcoe_stat->tx_bytes_lo, |
| 3411 | fw_fcoe_stat->tx_stat.fcoe_tx_byte_cnt); |
Barak Witkowski | 1d187b3 | 2011-12-05 22:41:50 +0000 | [diff] [blame] | 3412 | |
Yuval Mintz | 86564c3 | 2013-01-23 03:21:50 +0000 | [diff] [blame] | 3413 | ADD_64_LE(fcoe_stat->tx_bytes_hi, |
| 3414 | fcoe_q_xstorm_stats->ucast_bytes_sent.hi, |
| 3415 | fcoe_stat->tx_bytes_lo, |
| 3416 | fcoe_q_xstorm_stats->ucast_bytes_sent.lo); |
Barak Witkowski | 1d187b3 | 2011-12-05 22:41:50 +0000 | [diff] [blame] | 3417 | |
Yuval Mintz | 86564c3 | 2013-01-23 03:21:50 +0000 | [diff] [blame] | 3418 | ADD_64_LE(fcoe_stat->tx_bytes_hi, |
| 3419 | fcoe_q_xstorm_stats->bcast_bytes_sent.hi, |
| 3420 | fcoe_stat->tx_bytes_lo, |
| 3421 | fcoe_q_xstorm_stats->bcast_bytes_sent.lo); |
Barak Witkowski | 1d187b3 | 2011-12-05 22:41:50 +0000 | [diff] [blame] | 3422 | |
Yuval Mintz | 86564c3 | 2013-01-23 03:21:50 +0000 | [diff] [blame] | 3423 | ADD_64_LE(fcoe_stat->tx_bytes_hi, |
| 3424 | fcoe_q_xstorm_stats->mcast_bytes_sent.hi, |
| 3425 | fcoe_stat->tx_bytes_lo, |
| 3426 | fcoe_q_xstorm_stats->mcast_bytes_sent.lo); |
Barak Witkowski | 1d187b3 | 2011-12-05 22:41:50 +0000 | [diff] [blame] | 3427 | |
Yuval Mintz | 86564c3 | 2013-01-23 03:21:50 +0000 | [diff] [blame] | 3428 | ADD_64_LE(fcoe_stat->tx_frames_hi, LE32_0, |
| 3429 | fcoe_stat->tx_frames_lo, |
| 3430 | fw_fcoe_stat->tx_stat.fcoe_tx_pkt_cnt); |
Barak Witkowski | 1d187b3 | 2011-12-05 22:41:50 +0000 | [diff] [blame] | 3431 | |
Yuval Mintz | 86564c3 | 2013-01-23 03:21:50 +0000 | [diff] [blame] | 3432 | ADD_64_LE(fcoe_stat->tx_frames_hi, LE32_0, |
| 3433 | fcoe_stat->tx_frames_lo, |
| 3434 | fcoe_q_xstorm_stats->ucast_pkts_sent); |
Barak Witkowski | 1d187b3 | 2011-12-05 22:41:50 +0000 | [diff] [blame] | 3435 | |
Yuval Mintz | 86564c3 | 2013-01-23 03:21:50 +0000 | [diff] [blame] | 3436 | ADD_64_LE(fcoe_stat->tx_frames_hi, LE32_0, |
| 3437 | fcoe_stat->tx_frames_lo, |
| 3438 | fcoe_q_xstorm_stats->bcast_pkts_sent); |
Barak Witkowski | 1d187b3 | 2011-12-05 22:41:50 +0000 | [diff] [blame] | 3439 | |
Yuval Mintz | 86564c3 | 2013-01-23 03:21:50 +0000 | [diff] [blame] | 3440 | ADD_64_LE(fcoe_stat->tx_frames_hi, LE32_0, |
| 3441 | fcoe_stat->tx_frames_lo, |
| 3442 | fcoe_q_xstorm_stats->mcast_pkts_sent); |
Barak Witkowski | 1d187b3 | 2011-12-05 22:41:50 +0000 | [diff] [blame] | 3443 | } |
| 3444 | |
Barak Witkowski | 1d187b3 | 2011-12-05 22:41:50 +0000 | [diff] [blame] | 3445 | /* ask L5 driver to add data to the struct */ |
| 3446 | bnx2x_cnic_notify(bp, CNIC_CTL_FCOE_STATS_GET_CMD); |
Barak Witkowski | 1d187b3 | 2011-12-05 22:41:50 +0000 | [diff] [blame] | 3447 | } |
| 3448 | |
| 3449 | static void bnx2x_drv_info_iscsi_stat(struct bnx2x *bp) |
| 3450 | { |
| 3451 | struct bnx2x_dcbx_app_params *app = &bp->dcbx_port_params.app; |
| 3452 | struct iscsi_stats_info *iscsi_stat = |
| 3453 | &bp->slowpath->drv_info_to_mcp.iscsi_stat; |
| 3454 | |
Merav Sicron | 55c1194 | 2012-11-07 00:45:48 +0000 | [diff] [blame] | 3455 | if (!CNIC_LOADED(bp)) |
| 3456 | return; |
| 3457 | |
Ariel Elior | 3ec9f9c | 2013-03-11 05:17:45 +0000 | [diff] [blame] | 3458 | memcpy(iscsi_stat->mac_local + MAC_PAD, bp->cnic_eth_dev.iscsi_mac, |
| 3459 | ETH_ALEN); |
Barak Witkowski | 1d187b3 | 2011-12-05 22:41:50 +0000 | [diff] [blame] | 3460 | |
| 3461 | iscsi_stat->qos_priority = |
| 3462 | app->traffic_type_priority[LLFC_TRAFFIC_TYPE_ISCSI]; |
| 3463 | |
Barak Witkowski | 1d187b3 | 2011-12-05 22:41:50 +0000 | [diff] [blame] | 3464 | /* ask L5 driver to add data to the struct */ |
| 3465 | bnx2x_cnic_notify(bp, CNIC_CTL_ISCSI_STATS_GET_CMD); |
Barak Witkowski | 1d187b3 | 2011-12-05 22:41:50 +0000 | [diff] [blame] | 3466 | } |
| 3467 | |
Dmitry Kravkov | 0793f83f | 2010-12-01 12:39:28 -0800 | [diff] [blame] | 3468 | /* called due to MCP event (on pmf): |
| 3469 | * reread new bandwidth configuration |
| 3470 | * configure FW |
| 3471 | * notify others function about the change |
| 3472 | */ |
Eric Dumazet | 1191cb8 | 2012-04-27 21:39:21 +0000 | [diff] [blame] | 3473 | static void bnx2x_config_mf_bw(struct bnx2x *bp) |
Dmitry Kravkov | 0793f83f | 2010-12-01 12:39:28 -0800 | [diff] [blame] | 3474 | { |
| 3475 | if (bp->link_vars.link_up) { |
| 3476 | bnx2x_cmng_fns_init(bp, true, CMNG_FNS_MINMAX); |
| 3477 | bnx2x_link_sync_notify(bp); |
| 3478 | } |
| 3479 | storm_memset_cmng(bp, &bp->cmng, BP_PORT(bp)); |
| 3480 | } |
| 3481 | |
Eric Dumazet | 1191cb8 | 2012-04-27 21:39:21 +0000 | [diff] [blame] | 3482 | static void bnx2x_set_mf_bw(struct bnx2x *bp) |
Dmitry Kravkov | 0793f83f | 2010-12-01 12:39:28 -0800 | [diff] [blame] | 3483 | { |
| 3484 | bnx2x_config_mf_bw(bp); |
| 3485 | bnx2x_fw_command(bp, DRV_MSG_CODE_SET_MF_BW_ACK, 0); |
| 3486 | } |
| 3487 | |
Yuval Mintz | c8c60d8 | 2012-06-06 17:13:07 +0000 | [diff] [blame] | 3488 | static void bnx2x_handle_eee_event(struct bnx2x *bp) |
| 3489 | { |
| 3490 | DP(BNX2X_MSG_MCP, "EEE - LLDP event\n"); |
| 3491 | bnx2x_fw_command(bp, DRV_MSG_CODE_EEE_RESULTS_ACK, 0); |
| 3492 | } |
| 3493 | |
Yuval Mintz | 42f8277 | 2014-03-23 18:12:23 +0200 | [diff] [blame] | 3494 | #define BNX2X_UPDATE_DRV_INFO_IND_LENGTH (20) |
| 3495 | #define BNX2X_UPDATE_DRV_INFO_IND_COUNT (25) |
| 3496 | |
Barak Witkowski | 1d187b3 | 2011-12-05 22:41:50 +0000 | [diff] [blame] | 3497 | static void bnx2x_handle_drv_info_req(struct bnx2x *bp) |
| 3498 | { |
| 3499 | enum drv_info_opcode op_code; |
| 3500 | u32 drv_info_ctl = SHMEM2_RD(bp, drv_info_control); |
Yuval Mintz | 42f8277 | 2014-03-23 18:12:23 +0200 | [diff] [blame] | 3501 | bool release = false; |
| 3502 | int wait; |
Barak Witkowski | 1d187b3 | 2011-12-05 22:41:50 +0000 | [diff] [blame] | 3503 | |
| 3504 | /* if drv_info version supported by MFW doesn't match - send NACK */ |
| 3505 | if ((drv_info_ctl & DRV_INFO_CONTROL_VER_MASK) != DRV_INFO_CUR_VER) { |
| 3506 | bnx2x_fw_command(bp, DRV_MSG_CODE_DRV_INFO_NACK, 0); |
| 3507 | return; |
| 3508 | } |
| 3509 | |
| 3510 | op_code = (drv_info_ctl & DRV_INFO_CONTROL_OP_CODE_MASK) >> |
| 3511 | DRV_INFO_CONTROL_OP_CODE_SHIFT; |
| 3512 | |
Yuval Mintz | 42f8277 | 2014-03-23 18:12:23 +0200 | [diff] [blame] | 3513 | /* Must prevent other flows from accessing drv_info_to_mcp */ |
| 3514 | mutex_lock(&bp->drv_info_mutex); |
| 3515 | |
Barak Witkowski | 1d187b3 | 2011-12-05 22:41:50 +0000 | [diff] [blame] | 3516 | memset(&bp->slowpath->drv_info_to_mcp, 0, |
| 3517 | sizeof(union drv_info_to_mcp)); |
| 3518 | |
| 3519 | switch (op_code) { |
| 3520 | case ETH_STATS_OPCODE: |
| 3521 | bnx2x_drv_info_ether_stat(bp); |
| 3522 | break; |
| 3523 | case FCOE_STATS_OPCODE: |
| 3524 | bnx2x_drv_info_fcoe_stat(bp); |
| 3525 | break; |
| 3526 | case ISCSI_STATS_OPCODE: |
| 3527 | bnx2x_drv_info_iscsi_stat(bp); |
| 3528 | break; |
| 3529 | default: |
| 3530 | /* if op code isn't supported - send NACK */ |
| 3531 | bnx2x_fw_command(bp, DRV_MSG_CODE_DRV_INFO_NACK, 0); |
Yuval Mintz | 42f8277 | 2014-03-23 18:12:23 +0200 | [diff] [blame] | 3532 | goto out; |
Barak Witkowski | 1d187b3 | 2011-12-05 22:41:50 +0000 | [diff] [blame] | 3533 | } |
| 3534 | |
| 3535 | /* if we got drv_info attn from MFW then these fields are defined in |
| 3536 | * shmem2 for sure |
| 3537 | */ |
| 3538 | SHMEM2_WR(bp, drv_info_host_addr_lo, |
| 3539 | U64_LO(bnx2x_sp_mapping(bp, drv_info_to_mcp))); |
| 3540 | SHMEM2_WR(bp, drv_info_host_addr_hi, |
| 3541 | U64_HI(bnx2x_sp_mapping(bp, drv_info_to_mcp))); |
| 3542 | |
| 3543 | bnx2x_fw_command(bp, DRV_MSG_CODE_DRV_INFO_ACK, 0); |
Yuval Mintz | 42f8277 | 2014-03-23 18:12:23 +0200 | [diff] [blame] | 3544 | |
| 3545 | /* Since possible management wants both this and get_driver_version |
| 3546 | * need to wait until management notifies us it finished utilizing |
| 3547 | * the buffer. |
| 3548 | */ |
| 3549 | if (!SHMEM2_HAS(bp, mfw_drv_indication)) { |
| 3550 | DP(BNX2X_MSG_MCP, "Management does not support indication\n"); |
| 3551 | } else if (!bp->drv_info_mng_owner) { |
| 3552 | u32 bit = MFW_DRV_IND_READ_DONE_OFFSET((BP_ABS_FUNC(bp) >> 1)); |
| 3553 | |
| 3554 | for (wait = 0; wait < BNX2X_UPDATE_DRV_INFO_IND_COUNT; wait++) { |
| 3555 | u32 indication = SHMEM2_RD(bp, mfw_drv_indication); |
| 3556 | |
| 3557 | /* Management is done; need to clear indication */ |
| 3558 | if (indication & bit) { |
| 3559 | SHMEM2_WR(bp, mfw_drv_indication, |
| 3560 | indication & ~bit); |
| 3561 | release = true; |
| 3562 | break; |
| 3563 | } |
| 3564 | |
| 3565 | msleep(BNX2X_UPDATE_DRV_INFO_IND_LENGTH); |
| 3566 | } |
| 3567 | } |
| 3568 | if (!release) { |
| 3569 | DP(BNX2X_MSG_MCP, "Management did not release indication\n"); |
| 3570 | bp->drv_info_mng_owner = true; |
| 3571 | } |
| 3572 | |
| 3573 | out: |
| 3574 | mutex_unlock(&bp->drv_info_mutex); |
| 3575 | } |
| 3576 | |
| 3577 | static u32 bnx2x_update_mng_version_utility(u8 *version, bool bnx2x_format) |
| 3578 | { |
| 3579 | u8 vals[4]; |
| 3580 | int i = 0; |
| 3581 | |
| 3582 | if (bnx2x_format) { |
| 3583 | i = sscanf(version, "1.%c%hhd.%hhd.%hhd", |
| 3584 | &vals[0], &vals[1], &vals[2], &vals[3]); |
| 3585 | if (i > 0) |
| 3586 | vals[0] -= '0'; |
| 3587 | } else { |
| 3588 | i = sscanf(version, "%hhd.%hhd.%hhd.%hhd", |
| 3589 | &vals[0], &vals[1], &vals[2], &vals[3]); |
| 3590 | } |
| 3591 | |
| 3592 | while (i < 4) |
| 3593 | vals[i++] = 0; |
| 3594 | |
| 3595 | return (vals[0] << 24) | (vals[1] << 16) | (vals[2] << 8) | vals[3]; |
| 3596 | } |
| 3597 | |
| 3598 | void bnx2x_update_mng_version(struct bnx2x *bp) |
| 3599 | { |
| 3600 | u32 iscsiver = DRV_VER_NOT_LOADED; |
| 3601 | u32 fcoever = DRV_VER_NOT_LOADED; |
| 3602 | u32 ethver = DRV_VER_NOT_LOADED; |
| 3603 | int idx = BP_FW_MB_IDX(bp); |
| 3604 | u8 *version; |
| 3605 | |
| 3606 | if (!SHMEM2_HAS(bp, func_os_drv_ver)) |
| 3607 | return; |
| 3608 | |
| 3609 | mutex_lock(&bp->drv_info_mutex); |
| 3610 | /* Must not proceed when `bnx2x_handle_drv_info_req' is feasible */ |
| 3611 | if (bp->drv_info_mng_owner) |
| 3612 | goto out; |
| 3613 | |
| 3614 | if (bp->state != BNX2X_STATE_OPEN) |
| 3615 | goto out; |
| 3616 | |
| 3617 | /* Parse ethernet driver version */ |
| 3618 | ethver = bnx2x_update_mng_version_utility(DRV_MODULE_VERSION, true); |
| 3619 | if (!CNIC_LOADED(bp)) |
| 3620 | goto out; |
| 3621 | |
| 3622 | /* Try getting storage driver version via cnic */ |
| 3623 | memset(&bp->slowpath->drv_info_to_mcp, 0, |
| 3624 | sizeof(union drv_info_to_mcp)); |
| 3625 | bnx2x_drv_info_iscsi_stat(bp); |
| 3626 | version = bp->slowpath->drv_info_to_mcp.iscsi_stat.version; |
| 3627 | iscsiver = bnx2x_update_mng_version_utility(version, false); |
| 3628 | |
| 3629 | memset(&bp->slowpath->drv_info_to_mcp, 0, |
| 3630 | sizeof(union drv_info_to_mcp)); |
| 3631 | bnx2x_drv_info_fcoe_stat(bp); |
| 3632 | version = bp->slowpath->drv_info_to_mcp.fcoe_stat.version; |
| 3633 | fcoever = bnx2x_update_mng_version_utility(version, false); |
| 3634 | |
| 3635 | out: |
| 3636 | SHMEM2_WR(bp, func_os_drv_ver[idx].versions[DRV_PERS_ETHERNET], ethver); |
| 3637 | SHMEM2_WR(bp, func_os_drv_ver[idx].versions[DRV_PERS_ISCSI], iscsiver); |
| 3638 | SHMEM2_WR(bp, func_os_drv_ver[idx].versions[DRV_PERS_FCOE], fcoever); |
| 3639 | |
| 3640 | mutex_unlock(&bp->drv_info_mutex); |
| 3641 | |
| 3642 | DP(BNX2X_MSG_MCP, "Setting driver version: ETH [%08x] iSCSI [%08x] FCoE [%08x]\n", |
| 3643 | ethver, iscsiver, fcoever); |
Barak Witkowski | 1d187b3 | 2011-12-05 22:41:50 +0000 | [diff] [blame] | 3644 | } |
| 3645 | |
Eilon Greenstein | 2691d51 | 2009-08-12 08:22:08 +0000 | [diff] [blame] | 3646 | static void bnx2x_dcc_event(struct bnx2x *bp, u32 dcc_event) |
| 3647 | { |
Eilon Greenstein | 2691d51 | 2009-08-12 08:22:08 +0000 | [diff] [blame] | 3648 | DP(BNX2X_MSG_MCP, "dcc_event 0x%x\n", dcc_event); |
Eilon Greenstein | 2691d51 | 2009-08-12 08:22:08 +0000 | [diff] [blame] | 3649 | |
| 3650 | if (dcc_event & DRV_STATUS_DCC_DISABLE_ENABLE_PF) { |
| 3651 | |
Eilon Greenstein | f34d28e | 2009-10-15 00:18:08 -0700 | [diff] [blame] | 3652 | /* |
| 3653 | * This is the only place besides the function initialization |
| 3654 | * where the bp->flags can change so it is done without any |
| 3655 | * locks |
| 3656 | */ |
Dmitry Kravkov | f2e0899 | 2010-10-06 03:28:26 +0000 | [diff] [blame] | 3657 | if (bp->mf_config[BP_VN(bp)] & FUNC_MF_CFG_FUNC_DISABLED) { |
Merav Sicron | 51c1a58 | 2012-03-18 10:33:38 +0000 | [diff] [blame] | 3658 | DP(BNX2X_MSG_MCP, "mf_cfg function disabled\n"); |
Eilon Greenstein | f34d28e | 2009-10-15 00:18:08 -0700 | [diff] [blame] | 3659 | bp->flags |= MF_FUNC_DIS; |
Eilon Greenstein | 2691d51 | 2009-08-12 08:22:08 +0000 | [diff] [blame] | 3660 | |
| 3661 | bnx2x_e1h_disable(bp); |
| 3662 | } else { |
Merav Sicron | 51c1a58 | 2012-03-18 10:33:38 +0000 | [diff] [blame] | 3663 | DP(BNX2X_MSG_MCP, "mf_cfg function enabled\n"); |
Eilon Greenstein | f34d28e | 2009-10-15 00:18:08 -0700 | [diff] [blame] | 3664 | bp->flags &= ~MF_FUNC_DIS; |
Eilon Greenstein | 2691d51 | 2009-08-12 08:22:08 +0000 | [diff] [blame] | 3665 | |
| 3666 | bnx2x_e1h_enable(bp); |
| 3667 | } |
| 3668 | dcc_event &= ~DRV_STATUS_DCC_DISABLE_ENABLE_PF; |
| 3669 | } |
| 3670 | if (dcc_event & DRV_STATUS_DCC_BANDWIDTH_ALLOCATION) { |
Dmitry Kravkov | 0793f83f | 2010-12-01 12:39:28 -0800 | [diff] [blame] | 3671 | bnx2x_config_mf_bw(bp); |
Eilon Greenstein | 2691d51 | 2009-08-12 08:22:08 +0000 | [diff] [blame] | 3672 | dcc_event &= ~DRV_STATUS_DCC_BANDWIDTH_ALLOCATION; |
| 3673 | } |
| 3674 | |
| 3675 | /* Report results to MCP */ |
| 3676 | if (dcc_event) |
Yaniv Rosner | a22f078 | 2010-09-07 11:41:20 +0000 | [diff] [blame] | 3677 | bnx2x_fw_command(bp, DRV_MSG_CODE_DCC_FAILURE, 0); |
Eilon Greenstein | 2691d51 | 2009-08-12 08:22:08 +0000 | [diff] [blame] | 3678 | else |
Yaniv Rosner | a22f078 | 2010-09-07 11:41:20 +0000 | [diff] [blame] | 3679 | bnx2x_fw_command(bp, DRV_MSG_CODE_DCC_OK, 0); |
Eilon Greenstein | 2691d51 | 2009-08-12 08:22:08 +0000 | [diff] [blame] | 3680 | } |
| 3681 | |
Michael Chan | 28912902 | 2009-10-10 13:46:53 +0000 | [diff] [blame] | 3682 | /* must be called under the spq lock */ |
Eric Dumazet | 1191cb8 | 2012-04-27 21:39:21 +0000 | [diff] [blame] | 3683 | static struct eth_spe *bnx2x_sp_get_next(struct bnx2x *bp) |
Michael Chan | 28912902 | 2009-10-10 13:46:53 +0000 | [diff] [blame] | 3684 | { |
| 3685 | struct eth_spe *next_spe = bp->spq_prod_bd; |
| 3686 | |
| 3687 | if (bp->spq_prod_bd == bp->spq_last_bd) { |
| 3688 | bp->spq_prod_bd = bp->spq; |
| 3689 | bp->spq_prod_idx = 0; |
Merav Sicron | 51c1a58 | 2012-03-18 10:33:38 +0000 | [diff] [blame] | 3690 | DP(BNX2X_MSG_SP, "end of spq\n"); |
Michael Chan | 28912902 | 2009-10-10 13:46:53 +0000 | [diff] [blame] | 3691 | } else { |
| 3692 | bp->spq_prod_bd++; |
| 3693 | bp->spq_prod_idx++; |
| 3694 | } |
| 3695 | return next_spe; |
| 3696 | } |
| 3697 | |
| 3698 | /* must be called under the spq lock */ |
Eric Dumazet | 1191cb8 | 2012-04-27 21:39:21 +0000 | [diff] [blame] | 3699 | static void bnx2x_sp_prod_update(struct bnx2x *bp) |
Michael Chan | 28912902 | 2009-10-10 13:46:53 +0000 | [diff] [blame] | 3700 | { |
| 3701 | int func = BP_FUNC(bp); |
| 3702 | |
Vladislav Zolotarov | 53e51e2 | 2011-07-19 01:45:02 +0000 | [diff] [blame] | 3703 | /* |
| 3704 | * Make sure that BD data is updated before writing the producer: |
| 3705 | * BD data is written to the memory, the producer is read from the |
| 3706 | * memory, thus we need a full memory barrier to ensure the ordering. |
| 3707 | */ |
| 3708 | mb(); |
Michael Chan | 28912902 | 2009-10-10 13:46:53 +0000 | [diff] [blame] | 3709 | |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 3710 | REG_WR16(bp, BAR_XSTRORM_INTMEM + XSTORM_SPQ_PROD_OFFSET(func), |
Dmitry Kravkov | f85582f | 2010-10-06 03:34:21 +0000 | [diff] [blame] | 3711 | bp->spq_prod_idx); |
Michael Chan | 28912902 | 2009-10-10 13:46:53 +0000 | [diff] [blame] | 3712 | mmiowb(); |
| 3713 | } |
| 3714 | |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 3715 | /** |
| 3716 | * bnx2x_is_contextless_ramrod - check if the current command ends on EQ |
| 3717 | * |
| 3718 | * @cmd: command to check |
| 3719 | * @cmd_type: command type |
| 3720 | */ |
Eric Dumazet | 1191cb8 | 2012-04-27 21:39:21 +0000 | [diff] [blame] | 3721 | static bool bnx2x_is_contextless_ramrod(int cmd, int cmd_type) |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 3722 | { |
| 3723 | if ((cmd_type == NONE_CONNECTION_TYPE) || |
Ariel Elior | 6383c0b | 2011-07-14 08:31:57 +0000 | [diff] [blame] | 3724 | (cmd == RAMROD_CMD_ID_ETH_FORWARD_SETUP) || |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 3725 | (cmd == RAMROD_CMD_ID_ETH_CLASSIFICATION_RULES) || |
| 3726 | (cmd == RAMROD_CMD_ID_ETH_FILTER_RULES) || |
| 3727 | (cmd == RAMROD_CMD_ID_ETH_MULTICAST_RULES) || |
| 3728 | (cmd == RAMROD_CMD_ID_ETH_SET_MAC) || |
| 3729 | (cmd == RAMROD_CMD_ID_ETH_RSS_UPDATE)) |
| 3730 | return true; |
| 3731 | else |
| 3732 | return false; |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 3733 | } |
| 3734 | |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 3735 | /** |
| 3736 | * bnx2x_sp_post - place a single command on an SP ring |
| 3737 | * |
| 3738 | * @bp: driver handle |
| 3739 | * @command: command to place (e.g. SETUP, FILTER_RULES, etc.) |
| 3740 | * @cid: SW CID the command is related to |
| 3741 | * @data_hi: command private data address (high 32 bits) |
| 3742 | * @data_lo: command private data address (low 32 bits) |
| 3743 | * @cmd_type: command type (e.g. NONE, ETH) |
| 3744 | * |
| 3745 | * SP data is handled as if it's always an address pair, thus data fields are |
| 3746 | * not swapped to little endian in upper functions. Instead this function swaps |
| 3747 | * data as if it's two u32 fields. |
| 3748 | */ |
Dmitry Kravkov | 9f6c925 | 2010-07-27 12:34:34 +0000 | [diff] [blame] | 3749 | int bnx2x_sp_post(struct bnx2x *bp, int command, int cid, |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 3750 | u32 data_hi, u32 data_lo, int cmd_type) |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 3751 | { |
Michael Chan | 28912902 | 2009-10-10 13:46:53 +0000 | [diff] [blame] | 3752 | struct eth_spe *spe; |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 3753 | u16 type; |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 3754 | bool common = bnx2x_is_contextless_ramrod(command, cmd_type); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 3755 | |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 3756 | #ifdef BNX2X_STOP_ON_ERROR |
Merav Sicron | 51c1a58 | 2012-03-18 10:33:38 +0000 | [diff] [blame] | 3757 | if (unlikely(bp->panic)) { |
| 3758 | BNX2X_ERR("Can't post SP when there is panic\n"); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 3759 | return -EIO; |
Merav Sicron | 51c1a58 | 2012-03-18 10:33:38 +0000 | [diff] [blame] | 3760 | } |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 3761 | #endif |
| 3762 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 3763 | spin_lock_bh(&bp->spq_lock); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 3764 | |
Vladislav Zolotarov | 6e30dd4 | 2011-02-06 11:25:41 -0800 | [diff] [blame] | 3765 | if (common) { |
| 3766 | if (!atomic_read(&bp->eq_spq_left)) { |
| 3767 | BNX2X_ERR("BUG! EQ ring full!\n"); |
| 3768 | spin_unlock_bh(&bp->spq_lock); |
| 3769 | bnx2x_panic(); |
| 3770 | return -EBUSY; |
| 3771 | } |
| 3772 | } else if (!atomic_read(&bp->cq_spq_left)) { |
| 3773 | BNX2X_ERR("BUG! SPQ ring full!\n"); |
| 3774 | spin_unlock_bh(&bp->spq_lock); |
| 3775 | bnx2x_panic(); |
| 3776 | return -EBUSY; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 3777 | } |
Eliezer Tamir | f141064 | 2008-02-28 11:51:50 -0800 | [diff] [blame] | 3778 | |
Michael Chan | 28912902 | 2009-10-10 13:46:53 +0000 | [diff] [blame] | 3779 | spe = bnx2x_sp_get_next(bp); |
| 3780 | |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 3781 | /* CID needs port number to be encoded int it */ |
Michael Chan | 28912902 | 2009-10-10 13:46:53 +0000 | [diff] [blame] | 3782 | spe->hdr.conn_and_cmd_data = |
Vladislav Zolotarov | cdaa7cb | 2010-04-19 01:13:57 +0000 | [diff] [blame] | 3783 | cpu_to_le32((command << SPE_HDR_CMD_ID_SHIFT) | |
| 3784 | HW_CID(bp, cid)); |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 3785 | |
Michal Kalderon | 14a94eb | 2014-02-12 18:19:53 +0200 | [diff] [blame] | 3786 | /* In some cases, type may already contain the func-id |
| 3787 | * mainly in SRIOV related use cases, so we add it here only |
| 3788 | * if it's not already set. |
| 3789 | */ |
| 3790 | if (!(cmd_type & SPE_HDR_FUNCTION_ID)) { |
| 3791 | type = (cmd_type << SPE_HDR_CONN_TYPE_SHIFT) & |
| 3792 | SPE_HDR_CONN_TYPE; |
| 3793 | type |= ((BP_FUNC(bp) << SPE_HDR_FUNCTION_ID_SHIFT) & |
| 3794 | SPE_HDR_FUNCTION_ID); |
| 3795 | } else { |
| 3796 | type = cmd_type; |
| 3797 | } |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 3798 | |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 3799 | spe->hdr.type = cpu_to_le16(type); |
| 3800 | |
| 3801 | spe->data.update_data_addr.hi = cpu_to_le32(data_hi); |
| 3802 | spe->data.update_data_addr.lo = cpu_to_le32(data_lo); |
| 3803 | |
Vladislav Zolotarov | d6cae23 | 2011-07-24 03:54:17 +0000 | [diff] [blame] | 3804 | /* |
| 3805 | * It's ok if the actual decrement is issued towards the memory |
| 3806 | * somewhere between the spin_lock and spin_unlock. Thus no |
Yuval Mintz | 16a5fd9 | 2013-06-02 00:06:18 +0000 | [diff] [blame] | 3807 | * more explicit memory barrier is needed. |
Vladislav Zolotarov | d6cae23 | 2011-07-24 03:54:17 +0000 | [diff] [blame] | 3808 | */ |
| 3809 | if (common) |
| 3810 | atomic_dec(&bp->eq_spq_left); |
| 3811 | else |
| 3812 | atomic_dec(&bp->cq_spq_left); |
Vladislav Zolotarov | 6e30dd4 | 2011-02-06 11:25:41 -0800 | [diff] [blame] | 3813 | |
Merav Sicron | 51c1a58 | 2012-03-18 10:33:38 +0000 | [diff] [blame] | 3814 | DP(BNX2X_MSG_SP, |
| 3815 | "SPQE[%x] (%x:%x) (cmd, common?) (%d,%d) hw_cid %x data (%x:%x) type(0x%x) left (CQ, EQ) (%x,%x)\n", |
Vladislav Zolotarov | cdaa7cb | 2010-04-19 01:13:57 +0000 | [diff] [blame] | 3816 | bp->spq_prod_idx, (u32)U64_HI(bp->spq_mapping), |
| 3817 | (u32)(U64_LO(bp->spq_mapping) + |
Vladislav Zolotarov | d6cae23 | 2011-07-24 03:54:17 +0000 | [diff] [blame] | 3818 | (void *)bp->spq_prod_bd - (void *)bp->spq), command, common, |
Vladislav Zolotarov | 6e30dd4 | 2011-02-06 11:25:41 -0800 | [diff] [blame] | 3819 | HW_CID(bp, cid), data_hi, data_lo, type, |
| 3820 | atomic_read(&bp->cq_spq_left), atomic_read(&bp->eq_spq_left)); |
Vladislav Zolotarov | cdaa7cb | 2010-04-19 01:13:57 +0000 | [diff] [blame] | 3821 | |
Michael Chan | 28912902 | 2009-10-10 13:46:53 +0000 | [diff] [blame] | 3822 | bnx2x_sp_prod_update(bp); |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 3823 | spin_unlock_bh(&bp->spq_lock); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 3824 | return 0; |
| 3825 | } |
| 3826 | |
| 3827 | /* acquire split MCP access lock register */ |
Yitchak Gertner | 4a37fb6 | 2008-08-13 15:50:23 -0700 | [diff] [blame] | 3828 | static int bnx2x_acquire_alr(struct bnx2x *bp) |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 3829 | { |
Vladislav Zolotarov | 72fd071 | 2010-04-19 01:13:12 +0000 | [diff] [blame] | 3830 | u32 j, val; |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 3831 | int rc = 0; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 3832 | |
| 3833 | might_sleep(); |
Vladislav Zolotarov | 72fd071 | 2010-04-19 01:13:12 +0000 | [diff] [blame] | 3834 | for (j = 0; j < 1000; j++) { |
Yuval Mintz | 3cdeec2 | 2013-06-02 00:06:19 +0000 | [diff] [blame] | 3835 | REG_WR(bp, MCP_REG_MCPR_ACCESS_LOCK, MCPR_ACCESS_LOCK_LOCK); |
| 3836 | val = REG_RD(bp, MCP_REG_MCPR_ACCESS_LOCK); |
| 3837 | if (val & MCPR_ACCESS_LOCK_LOCK) |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 3838 | break; |
| 3839 | |
Yuval Mintz | 639d65b | 2013-06-02 00:06:21 +0000 | [diff] [blame] | 3840 | usleep_range(5000, 10000); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 3841 | } |
Yuval Mintz | 3cdeec2 | 2013-06-02 00:06:19 +0000 | [diff] [blame] | 3842 | if (!(val & MCPR_ACCESS_LOCK_LOCK)) { |
Eilon Greenstein | 19680c4 | 2008-08-13 15:47:33 -0700 | [diff] [blame] | 3843 | BNX2X_ERR("Cannot acquire MCP access lock register\n"); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 3844 | rc = -EBUSY; |
| 3845 | } |
| 3846 | |
| 3847 | return rc; |
| 3848 | } |
| 3849 | |
Yitchak Gertner | 4a37fb6 | 2008-08-13 15:50:23 -0700 | [diff] [blame] | 3850 | /* release split MCP access lock register */ |
| 3851 | static void bnx2x_release_alr(struct bnx2x *bp) |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 3852 | { |
Yuval Mintz | 3cdeec2 | 2013-06-02 00:06:19 +0000 | [diff] [blame] | 3853 | REG_WR(bp, MCP_REG_MCPR_ACCESS_LOCK, 0); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 3854 | } |
| 3855 | |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 3856 | #define BNX2X_DEF_SB_ATT_IDX 0x0001 |
| 3857 | #define BNX2X_DEF_SB_IDX 0x0002 |
| 3858 | |
Eric Dumazet | 1191cb8 | 2012-04-27 21:39:21 +0000 | [diff] [blame] | 3859 | static u16 bnx2x_update_dsb_idx(struct bnx2x *bp) |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 3860 | { |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 3861 | struct host_sp_status_block *def_sb = bp->def_status_blk; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 3862 | u16 rc = 0; |
| 3863 | |
| 3864 | barrier(); /* status block is written to by the chip */ |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 3865 | if (bp->def_att_idx != def_sb->atten_status_block.attn_bits_index) { |
| 3866 | bp->def_att_idx = def_sb->atten_status_block.attn_bits_index; |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 3867 | rc |= BNX2X_DEF_SB_ATT_IDX; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 3868 | } |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 3869 | |
| 3870 | if (bp->def_idx != def_sb->sp_sb.running_index) { |
| 3871 | bp->def_idx = def_sb->sp_sb.running_index; |
| 3872 | rc |= BNX2X_DEF_SB_IDX; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 3873 | } |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 3874 | |
Yuval Mintz | 16a5fd9 | 2013-06-02 00:06:18 +0000 | [diff] [blame] | 3875 | /* Do not reorder: indices reading should complete before handling */ |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 3876 | barrier(); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 3877 | return rc; |
| 3878 | } |
| 3879 | |
| 3880 | /* |
| 3881 | * slow path service functions |
| 3882 | */ |
| 3883 | |
| 3884 | static void bnx2x_attn_int_asserted(struct bnx2x *bp, u32 asserted) |
| 3885 | { |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 3886 | int port = BP_PORT(bp); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 3887 | u32 aeu_addr = port ? MISC_REG_AEU_MASK_ATTN_FUNC_1 : |
| 3888 | MISC_REG_AEU_MASK_ATTN_FUNC_0; |
Eliezer Tamir | 877e9aa | 2008-02-28 11:55:53 -0800 | [diff] [blame] | 3889 | u32 nig_int_mask_addr = port ? NIG_REG_MASK_INTERRUPT_PORT1 : |
| 3890 | NIG_REG_MASK_INTERRUPT_PORT0; |
Eilon Greenstein | 3fcaf2e | 2008-08-13 15:50:45 -0700 | [diff] [blame] | 3891 | u32 aeu_mask; |
Eilon Greenstein | 87942b4 | 2009-02-12 08:36:49 +0000 | [diff] [blame] | 3892 | u32 nig_mask = 0; |
Dmitry Kravkov | f2e0899 | 2010-10-06 03:28:26 +0000 | [diff] [blame] | 3893 | u32 reg_addr; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 3894 | |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 3895 | if (bp->attn_state & asserted) |
| 3896 | BNX2X_ERR("IGU ERROR\n"); |
| 3897 | |
Eilon Greenstein | 3fcaf2e | 2008-08-13 15:50:45 -0700 | [diff] [blame] | 3898 | bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_PORT0_ATT_MASK + port); |
| 3899 | aeu_mask = REG_RD(bp, aeu_addr); |
| 3900 | |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 3901 | DP(NETIF_MSG_HW, "aeu_mask %x newly asserted %x\n", |
Eilon Greenstein | 3fcaf2e | 2008-08-13 15:50:45 -0700 | [diff] [blame] | 3902 | aeu_mask, asserted); |
Vladislav Zolotarov | 72fd071 | 2010-04-19 01:13:12 +0000 | [diff] [blame] | 3903 | aeu_mask &= ~(asserted & 0x3ff); |
Eilon Greenstein | 3fcaf2e | 2008-08-13 15:50:45 -0700 | [diff] [blame] | 3904 | DP(NETIF_MSG_HW, "new mask %x\n", aeu_mask); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 3905 | |
Eilon Greenstein | 3fcaf2e | 2008-08-13 15:50:45 -0700 | [diff] [blame] | 3906 | REG_WR(bp, aeu_addr, aeu_mask); |
| 3907 | bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_PORT0_ATT_MASK + port); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 3908 | |
Eilon Greenstein | 3fcaf2e | 2008-08-13 15:50:45 -0700 | [diff] [blame] | 3909 | DP(NETIF_MSG_HW, "attn_state %x\n", bp->attn_state); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 3910 | bp->attn_state |= asserted; |
Eilon Greenstein | 3fcaf2e | 2008-08-13 15:50:45 -0700 | [diff] [blame] | 3911 | DP(NETIF_MSG_HW, "new state %x\n", bp->attn_state); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 3912 | |
| 3913 | if (asserted & ATTN_HARD_WIRED_MASK) { |
| 3914 | if (asserted & ATTN_NIG_FOR_FUNC) { |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 3915 | |
Eilon Greenstein | a5e9a7c | 2009-01-14 21:26:01 -0800 | [diff] [blame] | 3916 | bnx2x_acquire_phy_lock(bp); |
| 3917 | |
Eliezer Tamir | 877e9aa | 2008-02-28 11:55:53 -0800 | [diff] [blame] | 3918 | /* save nig interrupt mask */ |
Eilon Greenstein | 87942b4 | 2009-02-12 08:36:49 +0000 | [diff] [blame] | 3919 | nig_mask = REG_RD(bp, nig_int_mask_addr); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 3920 | |
Yaniv Rosner | 361c391 | 2011-06-14 01:33:19 +0000 | [diff] [blame] | 3921 | /* If nig_mask is not set, no need to call the update |
| 3922 | * function. |
| 3923 | */ |
| 3924 | if (nig_mask) { |
| 3925 | REG_WR(bp, nig_int_mask_addr, 0); |
| 3926 | |
| 3927 | bnx2x_link_attn(bp); |
| 3928 | } |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 3929 | |
| 3930 | /* handle unicore attn? */ |
| 3931 | } |
| 3932 | if (asserted & ATTN_SW_TIMER_4_FUNC) |
| 3933 | DP(NETIF_MSG_HW, "ATTN_SW_TIMER_4_FUNC!\n"); |
| 3934 | |
| 3935 | if (asserted & GPIO_2_FUNC) |
| 3936 | DP(NETIF_MSG_HW, "GPIO_2_FUNC!\n"); |
| 3937 | |
| 3938 | if (asserted & GPIO_3_FUNC) |
| 3939 | DP(NETIF_MSG_HW, "GPIO_3_FUNC!\n"); |
| 3940 | |
| 3941 | if (asserted & GPIO_4_FUNC) |
| 3942 | DP(NETIF_MSG_HW, "GPIO_4_FUNC!\n"); |
| 3943 | |
| 3944 | if (port == 0) { |
| 3945 | if (asserted & ATTN_GENERAL_ATTN_1) { |
| 3946 | DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_1!\n"); |
| 3947 | REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_1, 0x0); |
| 3948 | } |
| 3949 | if (asserted & ATTN_GENERAL_ATTN_2) { |
| 3950 | DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_2!\n"); |
| 3951 | REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_2, 0x0); |
| 3952 | } |
| 3953 | if (asserted & ATTN_GENERAL_ATTN_3) { |
| 3954 | DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_3!\n"); |
| 3955 | REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_3, 0x0); |
| 3956 | } |
| 3957 | } else { |
| 3958 | if (asserted & ATTN_GENERAL_ATTN_4) { |
| 3959 | DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_4!\n"); |
| 3960 | REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_4, 0x0); |
| 3961 | } |
| 3962 | if (asserted & ATTN_GENERAL_ATTN_5) { |
| 3963 | DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_5!\n"); |
| 3964 | REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_5, 0x0); |
| 3965 | } |
| 3966 | if (asserted & ATTN_GENERAL_ATTN_6) { |
| 3967 | DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_6!\n"); |
| 3968 | REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_6, 0x0); |
| 3969 | } |
| 3970 | } |
| 3971 | |
| 3972 | } /* if hardwired */ |
| 3973 | |
Dmitry Kravkov | f2e0899 | 2010-10-06 03:28:26 +0000 | [diff] [blame] | 3974 | if (bp->common.int_block == INT_BLOCK_HC) |
| 3975 | reg_addr = (HC_REG_COMMAND_REG + port*32 + |
| 3976 | COMMAND_REG_ATTN_BITS_SET); |
| 3977 | else |
| 3978 | reg_addr = (BAR_IGU_INTMEM + IGU_CMD_ATTN_BIT_SET_UPPER*8); |
| 3979 | |
| 3980 | DP(NETIF_MSG_HW, "about to mask 0x%08x at %s addr 0x%x\n", asserted, |
| 3981 | (bp->common.int_block == INT_BLOCK_HC) ? "HC" : "IGU", reg_addr); |
| 3982 | REG_WR(bp, reg_addr, asserted); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 3983 | |
| 3984 | /* now set back the mask */ |
Eilon Greenstein | a5e9a7c | 2009-01-14 21:26:01 -0800 | [diff] [blame] | 3985 | if (asserted & ATTN_NIG_FOR_FUNC) { |
Yaniv Rosner | 27c1151 | 2012-12-02 04:05:54 +0000 | [diff] [blame] | 3986 | /* Verify that IGU ack through BAR was written before restoring |
| 3987 | * NIG mask. This loop should exit after 2-3 iterations max. |
| 3988 | */ |
| 3989 | if (bp->common.int_block != INT_BLOCK_HC) { |
| 3990 | u32 cnt = 0, igu_acked; |
| 3991 | do { |
| 3992 | igu_acked = REG_RD(bp, |
| 3993 | IGU_REG_ATTENTION_ACK_BITS); |
| 3994 | } while (((igu_acked & ATTN_NIG_FOR_FUNC) == 0) && |
| 3995 | (++cnt < MAX_IGU_ATTN_ACK_TO)); |
| 3996 | if (!igu_acked) |
| 3997 | DP(NETIF_MSG_HW, |
| 3998 | "Failed to verify IGU ack on time\n"); |
| 3999 | barrier(); |
| 4000 | } |
Eilon Greenstein | 87942b4 | 2009-02-12 08:36:49 +0000 | [diff] [blame] | 4001 | REG_WR(bp, nig_int_mask_addr, nig_mask); |
Eilon Greenstein | a5e9a7c | 2009-01-14 21:26:01 -0800 | [diff] [blame] | 4002 | bnx2x_release_phy_lock(bp); |
| 4003 | } |
Eliezer Tamir | 877e9aa | 2008-02-28 11:55:53 -0800 | [diff] [blame] | 4004 | } |
| 4005 | |
Eric Dumazet | 1191cb8 | 2012-04-27 21:39:21 +0000 | [diff] [blame] | 4006 | static void bnx2x_fan_failure(struct bnx2x *bp) |
Eilon Greenstein | fd4ef40 | 2009-07-21 05:47:27 +0000 | [diff] [blame] | 4007 | { |
| 4008 | int port = BP_PORT(bp); |
Yaniv Rosner | b7737c9 | 2010-09-07 11:40:54 +0000 | [diff] [blame] | 4009 | u32 ext_phy_config; |
Eilon Greenstein | fd4ef40 | 2009-07-21 05:47:27 +0000 | [diff] [blame] | 4010 | /* mark the failure */ |
Yaniv Rosner | b7737c9 | 2010-09-07 11:40:54 +0000 | [diff] [blame] | 4011 | ext_phy_config = |
| 4012 | SHMEM_RD(bp, |
| 4013 | dev_info.port_hw_config[port].external_phy_config); |
| 4014 | |
| 4015 | ext_phy_config &= ~PORT_HW_CFG_XGXS_EXT_PHY_TYPE_MASK; |
| 4016 | ext_phy_config |= PORT_HW_CFG_XGXS_EXT_PHY_TYPE_FAILURE; |
Eilon Greenstein | fd4ef40 | 2009-07-21 05:47:27 +0000 | [diff] [blame] | 4017 | SHMEM_WR(bp, dev_info.port_hw_config[port].external_phy_config, |
Yaniv Rosner | b7737c9 | 2010-09-07 11:40:54 +0000 | [diff] [blame] | 4018 | ext_phy_config); |
Eilon Greenstein | fd4ef40 | 2009-07-21 05:47:27 +0000 | [diff] [blame] | 4019 | |
| 4020 | /* log the failure */ |
Merav Sicron | 51c1a58 | 2012-03-18 10:33:38 +0000 | [diff] [blame] | 4021 | netdev_err(bp->dev, "Fan Failure on Network Controller has caused the driver to shutdown the card to prevent permanent damage.\n" |
| 4022 | "Please contact OEM Support for assistance\n"); |
Ariel Elior | 8304859 | 2011-11-13 04:34:29 +0000 | [diff] [blame] | 4023 | |
Yuval Mintz | 16a5fd9 | 2013-06-02 00:06:18 +0000 | [diff] [blame] | 4024 | /* Schedule device reset (unload) |
Ariel Elior | 8304859 | 2011-11-13 04:34:29 +0000 | [diff] [blame] | 4025 | * This is due to some boards consuming sufficient power when driver is |
| 4026 | * up to overheat if fan fails. |
| 4027 | */ |
Yuval Mintz | 230bb0f | 2014-02-12 18:19:56 +0200 | [diff] [blame] | 4028 | bnx2x_schedule_sp_rtnl(bp, BNX2X_SP_RTNL_FAN_FAILURE, 0); |
Eilon Greenstein | fd4ef40 | 2009-07-21 05:47:27 +0000 | [diff] [blame] | 4029 | } |
Eilon Greenstein | ab6ad5a | 2009-08-12 08:24:29 +0000 | [diff] [blame] | 4030 | |
Eric Dumazet | 1191cb8 | 2012-04-27 21:39:21 +0000 | [diff] [blame] | 4031 | static void bnx2x_attn_int_deasserted0(struct bnx2x *bp, u32 attn) |
Eliezer Tamir | 877e9aa | 2008-02-28 11:55:53 -0800 | [diff] [blame] | 4032 | { |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 4033 | int port = BP_PORT(bp); |
Eliezer Tamir | 877e9aa | 2008-02-28 11:55:53 -0800 | [diff] [blame] | 4034 | int reg_offset; |
Yaniv Rosner | d90d96b | 2010-09-07 11:41:04 +0000 | [diff] [blame] | 4035 | u32 val; |
Eliezer Tamir | 877e9aa | 2008-02-28 11:55:53 -0800 | [diff] [blame] | 4036 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 4037 | reg_offset = (port ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_0 : |
| 4038 | MISC_REG_AEU_ENABLE1_FUNC_0_OUT_0); |
Eliezer Tamir | 877e9aa | 2008-02-28 11:55:53 -0800 | [diff] [blame] | 4039 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 4040 | if (attn & AEU_INPUTS_ATTN_BITS_SPIO5) { |
Eliezer Tamir | 877e9aa | 2008-02-28 11:55:53 -0800 | [diff] [blame] | 4041 | |
| 4042 | val = REG_RD(bp, reg_offset); |
| 4043 | val &= ~AEU_INPUTS_ATTN_BITS_SPIO5; |
| 4044 | REG_WR(bp, reg_offset, val); |
| 4045 | |
| 4046 | BNX2X_ERR("SPIO5 hw attention\n"); |
| 4047 | |
Eilon Greenstein | fd4ef40 | 2009-07-21 05:47:27 +0000 | [diff] [blame] | 4048 | /* Fan failure attention */ |
Yaniv Rosner | d90d96b | 2010-09-07 11:41:04 +0000 | [diff] [blame] | 4049 | bnx2x_hw_reset_phy(&bp->link_params); |
Eilon Greenstein | fd4ef40 | 2009-07-21 05:47:27 +0000 | [diff] [blame] | 4050 | bnx2x_fan_failure(bp); |
Eliezer Tamir | 877e9aa | 2008-02-28 11:55:53 -0800 | [diff] [blame] | 4051 | } |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 4052 | |
Yaniv Rosner | 3deb816 | 2011-06-14 01:34:33 +0000 | [diff] [blame] | 4053 | if ((attn & bp->link_vars.aeu_int_mask) && bp->port.pmf) { |
Eilon Greenstein | 589abe3 | 2009-02-12 08:36:55 +0000 | [diff] [blame] | 4054 | bnx2x_acquire_phy_lock(bp); |
| 4055 | bnx2x_handle_module_detect_int(&bp->link_params); |
| 4056 | bnx2x_release_phy_lock(bp); |
| 4057 | } |
| 4058 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 4059 | if (attn & HW_INTERRUT_ASSERT_SET_0) { |
| 4060 | |
| 4061 | val = REG_RD(bp, reg_offset); |
| 4062 | val &= ~(attn & HW_INTERRUT_ASSERT_SET_0); |
| 4063 | REG_WR(bp, reg_offset, val); |
| 4064 | |
| 4065 | BNX2X_ERR("FATAL HW block attention set0 0x%x\n", |
Eilon Greenstein | 0fc5d00 | 2009-08-12 08:24:05 +0000 | [diff] [blame] | 4066 | (u32)(attn & HW_INTERRUT_ASSERT_SET_0)); |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 4067 | bnx2x_panic(); |
| 4068 | } |
Eliezer Tamir | 877e9aa | 2008-02-28 11:55:53 -0800 | [diff] [blame] | 4069 | } |
| 4070 | |
Eric Dumazet | 1191cb8 | 2012-04-27 21:39:21 +0000 | [diff] [blame] | 4071 | static void bnx2x_attn_int_deasserted1(struct bnx2x *bp, u32 attn) |
Eliezer Tamir | 877e9aa | 2008-02-28 11:55:53 -0800 | [diff] [blame] | 4072 | { |
| 4073 | u32 val; |
| 4074 | |
Eilon Greenstein | 0626b89 | 2009-02-12 08:38:14 +0000 | [diff] [blame] | 4075 | if (attn & AEU_INPUTS_ATTN_BITS_DOORBELLQ_HW_INTERRUPT) { |
Eliezer Tamir | 877e9aa | 2008-02-28 11:55:53 -0800 | [diff] [blame] | 4076 | |
| 4077 | val = REG_RD(bp, DORQ_REG_DORQ_INT_STS_CLR); |
| 4078 | BNX2X_ERR("DB hw attention 0x%x\n", val); |
| 4079 | /* DORQ discard attention */ |
| 4080 | if (val & 0x2) |
| 4081 | BNX2X_ERR("FATAL error from DORQ\n"); |
| 4082 | } |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 4083 | |
| 4084 | if (attn & HW_INTERRUT_ASSERT_SET_1) { |
| 4085 | |
| 4086 | int port = BP_PORT(bp); |
| 4087 | int reg_offset; |
| 4088 | |
| 4089 | reg_offset = (port ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_1 : |
| 4090 | MISC_REG_AEU_ENABLE1_FUNC_0_OUT_1); |
| 4091 | |
| 4092 | val = REG_RD(bp, reg_offset); |
| 4093 | val &= ~(attn & HW_INTERRUT_ASSERT_SET_1); |
| 4094 | REG_WR(bp, reg_offset, val); |
| 4095 | |
| 4096 | BNX2X_ERR("FATAL HW block attention set1 0x%x\n", |
Eilon Greenstein | 0fc5d00 | 2009-08-12 08:24:05 +0000 | [diff] [blame] | 4097 | (u32)(attn & HW_INTERRUT_ASSERT_SET_1)); |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 4098 | bnx2x_panic(); |
| 4099 | } |
Eliezer Tamir | 877e9aa | 2008-02-28 11:55:53 -0800 | [diff] [blame] | 4100 | } |
| 4101 | |
Eric Dumazet | 1191cb8 | 2012-04-27 21:39:21 +0000 | [diff] [blame] | 4102 | static void bnx2x_attn_int_deasserted2(struct bnx2x *bp, u32 attn) |
Eliezer Tamir | 877e9aa | 2008-02-28 11:55:53 -0800 | [diff] [blame] | 4103 | { |
| 4104 | u32 val; |
| 4105 | |
| 4106 | if (attn & AEU_INPUTS_ATTN_BITS_CFC_HW_INTERRUPT) { |
| 4107 | |
| 4108 | val = REG_RD(bp, CFC_REG_CFC_INT_STS_CLR); |
| 4109 | BNX2X_ERR("CFC hw attention 0x%x\n", val); |
| 4110 | /* CFC error attention */ |
| 4111 | if (val & 0x2) |
| 4112 | BNX2X_ERR("FATAL error from CFC\n"); |
| 4113 | } |
| 4114 | |
| 4115 | if (attn & AEU_INPUTS_ATTN_BITS_PXP_HW_INTERRUPT) { |
Eliezer Tamir | 877e9aa | 2008-02-28 11:55:53 -0800 | [diff] [blame] | 4116 | val = REG_RD(bp, PXP_REG_PXP_INT_STS_CLR_0); |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 4117 | BNX2X_ERR("PXP hw attention-0 0x%x\n", val); |
Eliezer Tamir | 877e9aa | 2008-02-28 11:55:53 -0800 | [diff] [blame] | 4118 | /* RQ_USDMDP_FIFO_OVERFLOW */ |
| 4119 | if (val & 0x18000) |
| 4120 | BNX2X_ERR("FATAL error from PXP\n"); |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 4121 | |
| 4122 | if (!CHIP_IS_E1x(bp)) { |
Dmitry Kravkov | f2e0899 | 2010-10-06 03:28:26 +0000 | [diff] [blame] | 4123 | val = REG_RD(bp, PXP_REG_PXP_INT_STS_CLR_1); |
| 4124 | BNX2X_ERR("PXP hw attention-1 0x%x\n", val); |
| 4125 | } |
Eliezer Tamir | 877e9aa | 2008-02-28 11:55:53 -0800 | [diff] [blame] | 4126 | } |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 4127 | |
| 4128 | if (attn & HW_INTERRUT_ASSERT_SET_2) { |
| 4129 | |
| 4130 | int port = BP_PORT(bp); |
| 4131 | int reg_offset; |
| 4132 | |
| 4133 | reg_offset = (port ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_2 : |
| 4134 | MISC_REG_AEU_ENABLE1_FUNC_0_OUT_2); |
| 4135 | |
| 4136 | val = REG_RD(bp, reg_offset); |
| 4137 | val &= ~(attn & HW_INTERRUT_ASSERT_SET_2); |
| 4138 | REG_WR(bp, reg_offset, val); |
| 4139 | |
| 4140 | BNX2X_ERR("FATAL HW block attention set2 0x%x\n", |
Eilon Greenstein | 0fc5d00 | 2009-08-12 08:24:05 +0000 | [diff] [blame] | 4141 | (u32)(attn & HW_INTERRUT_ASSERT_SET_2)); |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 4142 | bnx2x_panic(); |
| 4143 | } |
Eliezer Tamir | 877e9aa | 2008-02-28 11:55:53 -0800 | [diff] [blame] | 4144 | } |
| 4145 | |
Eric Dumazet | 1191cb8 | 2012-04-27 21:39:21 +0000 | [diff] [blame] | 4146 | static void bnx2x_attn_int_deasserted3(struct bnx2x *bp, u32 attn) |
Eliezer Tamir | 877e9aa | 2008-02-28 11:55:53 -0800 | [diff] [blame] | 4147 | { |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 4148 | u32 val; |
| 4149 | |
Eliezer Tamir | 877e9aa | 2008-02-28 11:55:53 -0800 | [diff] [blame] | 4150 | if (attn & EVEREST_GEN_ATTN_IN_USE_MASK) { |
| 4151 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 4152 | if (attn & BNX2X_PMF_LINK_ASSERT) { |
| 4153 | int func = BP_FUNC(bp); |
| 4154 | |
| 4155 | REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_12 + func*4, 0); |
Barak Witkowski | a334872 | 2012-04-23 03:04:46 +0000 | [diff] [blame] | 4156 | bnx2x_read_mf_cfg(bp); |
Dmitry Kravkov | f2e0899 | 2010-10-06 03:28:26 +0000 | [diff] [blame] | 4157 | bp->mf_config[BP_VN(bp)] = MF_CFG_RD(bp, |
| 4158 | func_mf_config[BP_ABS_FUNC(bp)].config); |
| 4159 | val = SHMEM_RD(bp, |
| 4160 | func_mb[BP_FW_MB_IDX(bp)].drv_status); |
Eilon Greenstein | 2691d51 | 2009-08-12 08:22:08 +0000 | [diff] [blame] | 4161 | if (val & DRV_STATUS_DCC_EVENT_MASK) |
| 4162 | bnx2x_dcc_event(bp, |
| 4163 | (val & DRV_STATUS_DCC_EVENT_MASK)); |
Dmitry Kravkov | 0793f83f | 2010-12-01 12:39:28 -0800 | [diff] [blame] | 4164 | |
| 4165 | if (val & DRV_STATUS_SET_MF_BW) |
| 4166 | bnx2x_set_mf_bw(bp); |
| 4167 | |
Barak Witkowski | 1d187b3 | 2011-12-05 22:41:50 +0000 | [diff] [blame] | 4168 | if (val & DRV_STATUS_DRV_INFO_REQ) |
| 4169 | bnx2x_handle_drv_info_req(bp); |
Ariel Elior | d16132c | 2013-01-01 05:22:42 +0000 | [diff] [blame] | 4170 | |
| 4171 | if (val & DRV_STATUS_VF_DISABLED) |
Yuval Mintz | 370d4a2 | 2014-03-23 18:12:24 +0200 | [diff] [blame] | 4172 | bnx2x_schedule_iov_task(bp, |
| 4173 | BNX2X_IOV_HANDLE_FLR); |
Ariel Elior | d16132c | 2013-01-01 05:22:42 +0000 | [diff] [blame] | 4174 | |
Eilon Greenstein | 2691d51 | 2009-08-12 08:22:08 +0000 | [diff] [blame] | 4175 | if ((bp->port.pmf == 0) && (val & DRV_STATUS_PMF)) |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 4176 | bnx2x_pmf_update(bp); |
| 4177 | |
Vladislav Zolotarov | e4901dd | 2010-12-13 05:44:18 +0000 | [diff] [blame] | 4178 | if (bp->port.pmf && |
Shmulik Ravid | 785b9b1 | 2010-12-30 06:27:03 +0000 | [diff] [blame] | 4179 | (val & DRV_STATUS_DCBX_NEGOTIATION_RESULTS) && |
| 4180 | bp->dcbx_enabled > 0) |
Vladislav Zolotarov | e4901dd | 2010-12-13 05:44:18 +0000 | [diff] [blame] | 4181 | /* start dcbx state machine */ |
| 4182 | bnx2x_dcbx_set_params(bp, |
| 4183 | BNX2X_DCBX_STATE_NEG_RECEIVED); |
Barak Witkowski | a334872 | 2012-04-23 03:04:46 +0000 | [diff] [blame] | 4184 | if (val & DRV_STATUS_AFEX_EVENT_MASK) |
| 4185 | bnx2x_handle_afex_cmd(bp, |
| 4186 | val & DRV_STATUS_AFEX_EVENT_MASK); |
Yuval Mintz | c8c60d8 | 2012-06-06 17:13:07 +0000 | [diff] [blame] | 4187 | if (val & DRV_STATUS_EEE_NEGOTIATION_RESULTS) |
| 4188 | bnx2x_handle_eee_event(bp); |
Yaniv Rosner | 3deb816 | 2011-06-14 01:34:33 +0000 | [diff] [blame] | 4189 | if (bp->link_vars.periodic_flags & |
| 4190 | PERIODIC_FLAGS_LINK_EVENT) { |
| 4191 | /* sync with link */ |
| 4192 | bnx2x_acquire_phy_lock(bp); |
| 4193 | bp->link_vars.periodic_flags &= |
| 4194 | ~PERIODIC_FLAGS_LINK_EVENT; |
| 4195 | bnx2x_release_phy_lock(bp); |
| 4196 | if (IS_MF(bp)) |
| 4197 | bnx2x_link_sync_notify(bp); |
| 4198 | bnx2x_link_report(bp); |
| 4199 | } |
| 4200 | /* Always call it here: bnx2x_link_report() will |
| 4201 | * prevent the link indication duplication. |
| 4202 | */ |
| 4203 | bnx2x__link_status_update(bp); |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 4204 | } else if (attn & BNX2X_MC_ASSERT_BITS) { |
Eliezer Tamir | 877e9aa | 2008-02-28 11:55:53 -0800 | [diff] [blame] | 4205 | |
| 4206 | BNX2X_ERR("MC assert!\n"); |
Vladislav Zolotarov | d6cae23 | 2011-07-24 03:54:17 +0000 | [diff] [blame] | 4207 | bnx2x_mc_assert(bp); |
Eliezer Tamir | 877e9aa | 2008-02-28 11:55:53 -0800 | [diff] [blame] | 4208 | REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_10, 0); |
| 4209 | REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_9, 0); |
| 4210 | REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_8, 0); |
| 4211 | REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_7, 0); |
| 4212 | bnx2x_panic(); |
| 4213 | |
| 4214 | } else if (attn & BNX2X_MCP_ASSERT) { |
| 4215 | |
| 4216 | BNX2X_ERR("MCP assert!\n"); |
| 4217 | REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_11, 0); |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 4218 | bnx2x_fw_dump(bp); |
Eliezer Tamir | 877e9aa | 2008-02-28 11:55:53 -0800 | [diff] [blame] | 4219 | |
| 4220 | } else |
| 4221 | BNX2X_ERR("Unknown HW assert! (attn 0x%x)\n", attn); |
| 4222 | } |
| 4223 | |
| 4224 | if (attn & EVEREST_LATCHED_ATTN_IN_USE_MASK) { |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 4225 | BNX2X_ERR("LATCHED attention 0x%08x (masked)\n", attn); |
| 4226 | if (attn & BNX2X_GRC_TIMEOUT) { |
Dmitry Kravkov | f2e0899 | 2010-10-06 03:28:26 +0000 | [diff] [blame] | 4227 | val = CHIP_IS_E1(bp) ? 0 : |
| 4228 | REG_RD(bp, MISC_REG_GRC_TIMEOUT_ATTN); |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 4229 | BNX2X_ERR("GRC time-out 0x%08x\n", val); |
| 4230 | } |
| 4231 | if (attn & BNX2X_GRC_RSV) { |
Dmitry Kravkov | f2e0899 | 2010-10-06 03:28:26 +0000 | [diff] [blame] | 4232 | val = CHIP_IS_E1(bp) ? 0 : |
| 4233 | REG_RD(bp, MISC_REG_GRC_RSV_ATTN); |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 4234 | BNX2X_ERR("GRC reserved 0x%08x\n", val); |
| 4235 | } |
Eliezer Tamir | 877e9aa | 2008-02-28 11:55:53 -0800 | [diff] [blame] | 4236 | REG_WR(bp, MISC_REG_AEU_CLR_LATCH_SIGNAL, 0x7ff); |
Eliezer Tamir | 877e9aa | 2008-02-28 11:55:53 -0800 | [diff] [blame] | 4237 | } |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 4238 | } |
| 4239 | |
Vladislav Zolotarov | c9ee920 | 2011-06-14 01:33:51 +0000 | [diff] [blame] | 4240 | /* |
| 4241 | * Bits map: |
| 4242 | * 0-7 - Engine0 load counter. |
| 4243 | * 8-15 - Engine1 load counter. |
| 4244 | * 16 - Engine0 RESET_IN_PROGRESS bit. |
| 4245 | * 17 - Engine1 RESET_IN_PROGRESS bit. |
| 4246 | * 18 - Engine0 ONE_IS_LOADED. Set when there is at least one active function |
| 4247 | * on the engine |
| 4248 | * 19 - Engine1 ONE_IS_LOADED. |
| 4249 | * 20 - Chip reset flow bit. When set none-leader must wait for both engines |
| 4250 | * leader to complete (check for both RESET_IN_PROGRESS bits and not for |
| 4251 | * just the one belonging to its engine). |
| 4252 | * |
| 4253 | */ |
| 4254 | #define BNX2X_RECOVERY_GLOB_REG MISC_REG_GENERIC_POR_1 |
| 4255 | |
| 4256 | #define BNX2X_PATH0_LOAD_CNT_MASK 0x000000ff |
| 4257 | #define BNX2X_PATH0_LOAD_CNT_SHIFT 0 |
| 4258 | #define BNX2X_PATH1_LOAD_CNT_MASK 0x0000ff00 |
| 4259 | #define BNX2X_PATH1_LOAD_CNT_SHIFT 8 |
| 4260 | #define BNX2X_PATH0_RST_IN_PROG_BIT 0x00010000 |
| 4261 | #define BNX2X_PATH1_RST_IN_PROG_BIT 0x00020000 |
| 4262 | #define BNX2X_GLOBAL_RESET_BIT 0x00040000 |
Dmitry Kravkov | f85582f | 2010-10-06 03:34:21 +0000 | [diff] [blame] | 4263 | |
Vladislav Zolotarov | 72fd071 | 2010-04-19 01:13:12 +0000 | [diff] [blame] | 4264 | /* |
Vladislav Zolotarov | c9ee920 | 2011-06-14 01:33:51 +0000 | [diff] [blame] | 4265 | * Set the GLOBAL_RESET bit. |
| 4266 | * |
| 4267 | * Should be run under rtnl lock |
| 4268 | */ |
| 4269 | void bnx2x_set_reset_global(struct bnx2x *bp) |
| 4270 | { |
Ariel Elior | f16da43 | 2012-01-26 06:01:50 +0000 | [diff] [blame] | 4271 | u32 val; |
| 4272 | bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG); |
| 4273 | val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG); |
Vladislav Zolotarov | c9ee920 | 2011-06-14 01:33:51 +0000 | [diff] [blame] | 4274 | REG_WR(bp, BNX2X_RECOVERY_GLOB_REG, val | BNX2X_GLOBAL_RESET_BIT); |
Ariel Elior | f16da43 | 2012-01-26 06:01:50 +0000 | [diff] [blame] | 4275 | bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG); |
Vladislav Zolotarov | c9ee920 | 2011-06-14 01:33:51 +0000 | [diff] [blame] | 4276 | } |
| 4277 | |
| 4278 | /* |
| 4279 | * Clear the GLOBAL_RESET bit. |
| 4280 | * |
| 4281 | * Should be run under rtnl lock |
| 4282 | */ |
Eric Dumazet | 1191cb8 | 2012-04-27 21:39:21 +0000 | [diff] [blame] | 4283 | static void bnx2x_clear_reset_global(struct bnx2x *bp) |
Vladislav Zolotarov | c9ee920 | 2011-06-14 01:33:51 +0000 | [diff] [blame] | 4284 | { |
Ariel Elior | f16da43 | 2012-01-26 06:01:50 +0000 | [diff] [blame] | 4285 | u32 val; |
| 4286 | bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG); |
| 4287 | val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG); |
Vladislav Zolotarov | c9ee920 | 2011-06-14 01:33:51 +0000 | [diff] [blame] | 4288 | REG_WR(bp, BNX2X_RECOVERY_GLOB_REG, val & (~BNX2X_GLOBAL_RESET_BIT)); |
Ariel Elior | f16da43 | 2012-01-26 06:01:50 +0000 | [diff] [blame] | 4289 | bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG); |
Vladislav Zolotarov | c9ee920 | 2011-06-14 01:33:51 +0000 | [diff] [blame] | 4290 | } |
| 4291 | |
| 4292 | /* |
| 4293 | * Checks the GLOBAL_RESET bit. |
| 4294 | * |
Vladislav Zolotarov | 72fd071 | 2010-04-19 01:13:12 +0000 | [diff] [blame] | 4295 | * should be run under rtnl lock |
| 4296 | */ |
Eric Dumazet | 1191cb8 | 2012-04-27 21:39:21 +0000 | [diff] [blame] | 4297 | static bool bnx2x_reset_is_global(struct bnx2x *bp) |
Vladislav Zolotarov | c9ee920 | 2011-06-14 01:33:51 +0000 | [diff] [blame] | 4298 | { |
Yuval Mintz | 3cdeec2 | 2013-06-02 00:06:19 +0000 | [diff] [blame] | 4299 | u32 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG); |
Vladislav Zolotarov | c9ee920 | 2011-06-14 01:33:51 +0000 | [diff] [blame] | 4300 | |
| 4301 | DP(NETIF_MSG_HW, "GEN_REG_VAL=0x%08x\n", val); |
| 4302 | return (val & BNX2X_GLOBAL_RESET_BIT) ? true : false; |
| 4303 | } |
| 4304 | |
| 4305 | /* |
| 4306 | * Clear RESET_IN_PROGRESS bit for the current engine. |
| 4307 | * |
| 4308 | * Should be run under rtnl lock |
| 4309 | */ |
Eric Dumazet | 1191cb8 | 2012-04-27 21:39:21 +0000 | [diff] [blame] | 4310 | static void bnx2x_set_reset_done(struct bnx2x *bp) |
Vladislav Zolotarov | 72fd071 | 2010-04-19 01:13:12 +0000 | [diff] [blame] | 4311 | { |
Ariel Elior | f16da43 | 2012-01-26 06:01:50 +0000 | [diff] [blame] | 4312 | u32 val; |
Vladislav Zolotarov | c9ee920 | 2011-06-14 01:33:51 +0000 | [diff] [blame] | 4313 | u32 bit = BP_PATH(bp) ? |
| 4314 | BNX2X_PATH1_RST_IN_PROG_BIT : BNX2X_PATH0_RST_IN_PROG_BIT; |
Ariel Elior | f16da43 | 2012-01-26 06:01:50 +0000 | [diff] [blame] | 4315 | bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG); |
| 4316 | val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG); |
Vladislav Zolotarov | c9ee920 | 2011-06-14 01:33:51 +0000 | [diff] [blame] | 4317 | |
| 4318 | /* Clear the bit */ |
| 4319 | val &= ~bit; |
| 4320 | REG_WR(bp, BNX2X_RECOVERY_GLOB_REG, val); |
Ariel Elior | f16da43 | 2012-01-26 06:01:50 +0000 | [diff] [blame] | 4321 | |
| 4322 | bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG); |
Vladislav Zolotarov | 72fd071 | 2010-04-19 01:13:12 +0000 | [diff] [blame] | 4323 | } |
| 4324 | |
| 4325 | /* |
Vladislav Zolotarov | c9ee920 | 2011-06-14 01:33:51 +0000 | [diff] [blame] | 4326 | * Set RESET_IN_PROGRESS for the current engine. |
| 4327 | * |
Vladislav Zolotarov | 72fd071 | 2010-04-19 01:13:12 +0000 | [diff] [blame] | 4328 | * should be run under rtnl lock |
| 4329 | */ |
Vladislav Zolotarov | c9ee920 | 2011-06-14 01:33:51 +0000 | [diff] [blame] | 4330 | void bnx2x_set_reset_in_progress(struct bnx2x *bp) |
Vladislav Zolotarov | 72fd071 | 2010-04-19 01:13:12 +0000 | [diff] [blame] | 4331 | { |
Ariel Elior | f16da43 | 2012-01-26 06:01:50 +0000 | [diff] [blame] | 4332 | u32 val; |
Vladislav Zolotarov | c9ee920 | 2011-06-14 01:33:51 +0000 | [diff] [blame] | 4333 | u32 bit = BP_PATH(bp) ? |
| 4334 | BNX2X_PATH1_RST_IN_PROG_BIT : BNX2X_PATH0_RST_IN_PROG_BIT; |
Ariel Elior | f16da43 | 2012-01-26 06:01:50 +0000 | [diff] [blame] | 4335 | bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG); |
| 4336 | val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG); |
Vladislav Zolotarov | c9ee920 | 2011-06-14 01:33:51 +0000 | [diff] [blame] | 4337 | |
| 4338 | /* Set the bit */ |
| 4339 | val |= bit; |
| 4340 | REG_WR(bp, BNX2X_RECOVERY_GLOB_REG, val); |
Ariel Elior | f16da43 | 2012-01-26 06:01:50 +0000 | [diff] [blame] | 4341 | bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG); |
Vladislav Zolotarov | 72fd071 | 2010-04-19 01:13:12 +0000 | [diff] [blame] | 4342 | } |
| 4343 | |
| 4344 | /* |
Vladislav Zolotarov | c9ee920 | 2011-06-14 01:33:51 +0000 | [diff] [blame] | 4345 | * Checks the RESET_IN_PROGRESS bit for the given engine. |
Vladislav Zolotarov | 72fd071 | 2010-04-19 01:13:12 +0000 | [diff] [blame] | 4346 | * should be run under rtnl lock |
| 4347 | */ |
Vladislav Zolotarov | c9ee920 | 2011-06-14 01:33:51 +0000 | [diff] [blame] | 4348 | bool bnx2x_reset_is_done(struct bnx2x *bp, int engine) |
Vladislav Zolotarov | 72fd071 | 2010-04-19 01:13:12 +0000 | [diff] [blame] | 4349 | { |
Yuval Mintz | 3cdeec2 | 2013-06-02 00:06:19 +0000 | [diff] [blame] | 4350 | u32 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG); |
Vladislav Zolotarov | c9ee920 | 2011-06-14 01:33:51 +0000 | [diff] [blame] | 4351 | u32 bit = engine ? |
| 4352 | BNX2X_PATH1_RST_IN_PROG_BIT : BNX2X_PATH0_RST_IN_PROG_BIT; |
| 4353 | |
| 4354 | /* return false if bit is set */ |
| 4355 | return (val & bit) ? false : true; |
Vladislav Zolotarov | 72fd071 | 2010-04-19 01:13:12 +0000 | [diff] [blame] | 4356 | } |
| 4357 | |
| 4358 | /* |
Ariel Elior | 889b9af | 2012-01-26 06:01:51 +0000 | [diff] [blame] | 4359 | * set pf load for the current pf. |
Vladislav Zolotarov | c9ee920 | 2011-06-14 01:33:51 +0000 | [diff] [blame] | 4360 | * |
Vladislav Zolotarov | 72fd071 | 2010-04-19 01:13:12 +0000 | [diff] [blame] | 4361 | * should be run under rtnl lock |
| 4362 | */ |
Ariel Elior | 889b9af | 2012-01-26 06:01:51 +0000 | [diff] [blame] | 4363 | void bnx2x_set_pf_load(struct bnx2x *bp) |
Vladislav Zolotarov | 72fd071 | 2010-04-19 01:13:12 +0000 | [diff] [blame] | 4364 | { |
Ariel Elior | f16da43 | 2012-01-26 06:01:50 +0000 | [diff] [blame] | 4365 | u32 val1, val; |
Vladislav Zolotarov | c9ee920 | 2011-06-14 01:33:51 +0000 | [diff] [blame] | 4366 | u32 mask = BP_PATH(bp) ? BNX2X_PATH1_LOAD_CNT_MASK : |
| 4367 | BNX2X_PATH0_LOAD_CNT_MASK; |
| 4368 | u32 shift = BP_PATH(bp) ? BNX2X_PATH1_LOAD_CNT_SHIFT : |
| 4369 | BNX2X_PATH0_LOAD_CNT_SHIFT; |
Vladislav Zolotarov | 72fd071 | 2010-04-19 01:13:12 +0000 | [diff] [blame] | 4370 | |
Ariel Elior | f16da43 | 2012-01-26 06:01:50 +0000 | [diff] [blame] | 4371 | bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG); |
| 4372 | val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG); |
| 4373 | |
Merav Sicron | 51c1a58 | 2012-03-18 10:33:38 +0000 | [diff] [blame] | 4374 | DP(NETIF_MSG_IFUP, "Old GEN_REG_VAL=0x%08x\n", val); |
Vladislav Zolotarov | 72fd071 | 2010-04-19 01:13:12 +0000 | [diff] [blame] | 4375 | |
Vladislav Zolotarov | c9ee920 | 2011-06-14 01:33:51 +0000 | [diff] [blame] | 4376 | /* get the current counter value */ |
| 4377 | val1 = (val & mask) >> shift; |
| 4378 | |
Ariel Elior | 889b9af | 2012-01-26 06:01:51 +0000 | [diff] [blame] | 4379 | /* set bit of that PF */ |
| 4380 | val1 |= (1 << bp->pf_num); |
Vladislav Zolotarov | c9ee920 | 2011-06-14 01:33:51 +0000 | [diff] [blame] | 4381 | |
| 4382 | /* clear the old value */ |
| 4383 | val &= ~mask; |
| 4384 | |
| 4385 | /* set the new one */ |
| 4386 | val |= ((val1 << shift) & mask); |
| 4387 | |
| 4388 | REG_WR(bp, BNX2X_RECOVERY_GLOB_REG, val); |
Ariel Elior | f16da43 | 2012-01-26 06:01:50 +0000 | [diff] [blame] | 4389 | bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG); |
Vladislav Zolotarov | 72fd071 | 2010-04-19 01:13:12 +0000 | [diff] [blame] | 4390 | } |
| 4391 | |
Vladislav Zolotarov | c9ee920 | 2011-06-14 01:33:51 +0000 | [diff] [blame] | 4392 | /** |
Ariel Elior | 889b9af | 2012-01-26 06:01:51 +0000 | [diff] [blame] | 4393 | * bnx2x_clear_pf_load - clear pf load mark |
Vladislav Zolotarov | c9ee920 | 2011-06-14 01:33:51 +0000 | [diff] [blame] | 4394 | * |
| 4395 | * @bp: driver handle |
| 4396 | * |
| 4397 | * Should be run under rtnl lock. |
| 4398 | * Decrements the load counter for the current engine. Returns |
Ariel Elior | 889b9af | 2012-01-26 06:01:51 +0000 | [diff] [blame] | 4399 | * whether other functions are still loaded |
Vladislav Zolotarov | 72fd071 | 2010-04-19 01:13:12 +0000 | [diff] [blame] | 4400 | */ |
Ariel Elior | 889b9af | 2012-01-26 06:01:51 +0000 | [diff] [blame] | 4401 | bool bnx2x_clear_pf_load(struct bnx2x *bp) |
Vladislav Zolotarov | 72fd071 | 2010-04-19 01:13:12 +0000 | [diff] [blame] | 4402 | { |
Ariel Elior | f16da43 | 2012-01-26 06:01:50 +0000 | [diff] [blame] | 4403 | u32 val1, val; |
Vladislav Zolotarov | c9ee920 | 2011-06-14 01:33:51 +0000 | [diff] [blame] | 4404 | u32 mask = BP_PATH(bp) ? BNX2X_PATH1_LOAD_CNT_MASK : |
| 4405 | BNX2X_PATH0_LOAD_CNT_MASK; |
| 4406 | u32 shift = BP_PATH(bp) ? BNX2X_PATH1_LOAD_CNT_SHIFT : |
| 4407 | BNX2X_PATH0_LOAD_CNT_SHIFT; |
Vladislav Zolotarov | 72fd071 | 2010-04-19 01:13:12 +0000 | [diff] [blame] | 4408 | |
Ariel Elior | f16da43 | 2012-01-26 06:01:50 +0000 | [diff] [blame] | 4409 | bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG); |
| 4410 | val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG); |
Merav Sicron | 51c1a58 | 2012-03-18 10:33:38 +0000 | [diff] [blame] | 4411 | DP(NETIF_MSG_IFDOWN, "Old GEN_REG_VAL=0x%08x\n", val); |
Vladislav Zolotarov | 72fd071 | 2010-04-19 01:13:12 +0000 | [diff] [blame] | 4412 | |
Vladislav Zolotarov | c9ee920 | 2011-06-14 01:33:51 +0000 | [diff] [blame] | 4413 | /* get the current counter value */ |
| 4414 | val1 = (val & mask) >> shift; |
| 4415 | |
Ariel Elior | 889b9af | 2012-01-26 06:01:51 +0000 | [diff] [blame] | 4416 | /* clear bit of that PF */ |
| 4417 | val1 &= ~(1 << bp->pf_num); |
Vladislav Zolotarov | c9ee920 | 2011-06-14 01:33:51 +0000 | [diff] [blame] | 4418 | |
| 4419 | /* clear the old value */ |
| 4420 | val &= ~mask; |
| 4421 | |
| 4422 | /* set the new one */ |
| 4423 | val |= ((val1 << shift) & mask); |
| 4424 | |
| 4425 | REG_WR(bp, BNX2X_RECOVERY_GLOB_REG, val); |
Ariel Elior | f16da43 | 2012-01-26 06:01:50 +0000 | [diff] [blame] | 4426 | bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG); |
| 4427 | return val1 != 0; |
Vladislav Zolotarov | 72fd071 | 2010-04-19 01:13:12 +0000 | [diff] [blame] | 4428 | } |
| 4429 | |
| 4430 | /* |
Ariel Elior | 889b9af | 2012-01-26 06:01:51 +0000 | [diff] [blame] | 4431 | * Read the load status for the current engine. |
Vladislav Zolotarov | c9ee920 | 2011-06-14 01:33:51 +0000 | [diff] [blame] | 4432 | * |
Vladislav Zolotarov | 72fd071 | 2010-04-19 01:13:12 +0000 | [diff] [blame] | 4433 | * should be run under rtnl lock |
| 4434 | */ |
Eric Dumazet | 1191cb8 | 2012-04-27 21:39:21 +0000 | [diff] [blame] | 4435 | static bool bnx2x_get_load_status(struct bnx2x *bp, int engine) |
Vladislav Zolotarov | 72fd071 | 2010-04-19 01:13:12 +0000 | [diff] [blame] | 4436 | { |
Vladislav Zolotarov | c9ee920 | 2011-06-14 01:33:51 +0000 | [diff] [blame] | 4437 | u32 mask = (engine ? BNX2X_PATH1_LOAD_CNT_MASK : |
| 4438 | BNX2X_PATH0_LOAD_CNT_MASK); |
| 4439 | u32 shift = (engine ? BNX2X_PATH1_LOAD_CNT_SHIFT : |
| 4440 | BNX2X_PATH0_LOAD_CNT_SHIFT); |
| 4441 | u32 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG); |
| 4442 | |
Merav Sicron | 51c1a58 | 2012-03-18 10:33:38 +0000 | [diff] [blame] | 4443 | DP(NETIF_MSG_HW | NETIF_MSG_IFUP, "GLOB_REG=0x%08x\n", val); |
Vladislav Zolotarov | c9ee920 | 2011-06-14 01:33:51 +0000 | [diff] [blame] | 4444 | |
| 4445 | val = (val & mask) >> shift; |
| 4446 | |
Merav Sicron | 51c1a58 | 2012-03-18 10:33:38 +0000 | [diff] [blame] | 4447 | DP(NETIF_MSG_HW | NETIF_MSG_IFUP, "load mask for engine %d = 0x%x\n", |
| 4448 | engine, val); |
Vladislav Zolotarov | c9ee920 | 2011-06-14 01:33:51 +0000 | [diff] [blame] | 4449 | |
Ariel Elior | 889b9af | 2012-01-26 06:01:51 +0000 | [diff] [blame] | 4450 | return val != 0; |
Vladislav Zolotarov | 72fd071 | 2010-04-19 01:13:12 +0000 | [diff] [blame] | 4451 | } |
| 4452 | |
Yuval Mintz | 6bf07b8 | 2013-06-02 00:06:20 +0000 | [diff] [blame] | 4453 | static void _print_parity(struct bnx2x *bp, u32 reg) |
| 4454 | { |
| 4455 | pr_cont(" [0x%08x] ", REG_RD(bp, reg)); |
| 4456 | } |
| 4457 | |
Eric Dumazet | 1191cb8 | 2012-04-27 21:39:21 +0000 | [diff] [blame] | 4458 | static void _print_next_block(int idx, const char *blk) |
Vladislav Zolotarov | 72fd071 | 2010-04-19 01:13:12 +0000 | [diff] [blame] | 4459 | { |
Joe Perches | f1deab5 | 2011-08-14 12:16:21 +0000 | [diff] [blame] | 4460 | pr_cont("%s%s", idx ? ", " : "", blk); |
Vladislav Zolotarov | 72fd071 | 2010-04-19 01:13:12 +0000 | [diff] [blame] | 4461 | } |
| 4462 | |
Dmitry Kravkov | 4293b9f | 2013-10-20 16:51:33 +0200 | [diff] [blame] | 4463 | static bool bnx2x_check_blocks_with_parity0(struct bnx2x *bp, u32 sig, |
| 4464 | int *par_num, bool print) |
Vladislav Zolotarov | 72fd071 | 2010-04-19 01:13:12 +0000 | [diff] [blame] | 4465 | { |
Dmitry Kravkov | 4293b9f | 2013-10-20 16:51:33 +0200 | [diff] [blame] | 4466 | u32 cur_bit; |
| 4467 | bool res; |
| 4468 | int i; |
| 4469 | |
| 4470 | res = false; |
| 4471 | |
Vladislav Zolotarov | 72fd071 | 2010-04-19 01:13:12 +0000 | [diff] [blame] | 4472 | for (i = 0; sig; i++) { |
Dmitry Kravkov | 4293b9f | 2013-10-20 16:51:33 +0200 | [diff] [blame] | 4473 | cur_bit = (0x1UL << i); |
Vladislav Zolotarov | 72fd071 | 2010-04-19 01:13:12 +0000 | [diff] [blame] | 4474 | if (sig & cur_bit) { |
Dmitry Kravkov | 4293b9f | 2013-10-20 16:51:33 +0200 | [diff] [blame] | 4475 | res |= true; /* Each bit is real error! */ |
| 4476 | |
| 4477 | if (print) { |
| 4478 | switch (cur_bit) { |
| 4479 | case AEU_INPUTS_ATTN_BITS_BRB_PARITY_ERROR: |
| 4480 | _print_next_block((*par_num)++, "BRB"); |
Yuval Mintz | 6bf07b8 | 2013-06-02 00:06:20 +0000 | [diff] [blame] | 4481 | _print_parity(bp, |
| 4482 | BRB1_REG_BRB1_PRTY_STS); |
Dmitry Kravkov | 4293b9f | 2013-10-20 16:51:33 +0200 | [diff] [blame] | 4483 | break; |
| 4484 | case AEU_INPUTS_ATTN_BITS_PARSER_PARITY_ERROR: |
| 4485 | _print_next_block((*par_num)++, |
| 4486 | "PARSER"); |
Yuval Mintz | 6bf07b8 | 2013-06-02 00:06:20 +0000 | [diff] [blame] | 4487 | _print_parity(bp, PRS_REG_PRS_PRTY_STS); |
Dmitry Kravkov | 4293b9f | 2013-10-20 16:51:33 +0200 | [diff] [blame] | 4488 | break; |
| 4489 | case AEU_INPUTS_ATTN_BITS_TSDM_PARITY_ERROR: |
| 4490 | _print_next_block((*par_num)++, "TSDM"); |
Yuval Mintz | 6bf07b8 | 2013-06-02 00:06:20 +0000 | [diff] [blame] | 4491 | _print_parity(bp, |
| 4492 | TSDM_REG_TSDM_PRTY_STS); |
Dmitry Kravkov | 4293b9f | 2013-10-20 16:51:33 +0200 | [diff] [blame] | 4493 | break; |
| 4494 | case AEU_INPUTS_ATTN_BITS_SEARCHER_PARITY_ERROR: |
| 4495 | _print_next_block((*par_num)++, |
Vladislav Zolotarov | c9ee920 | 2011-06-14 01:33:51 +0000 | [diff] [blame] | 4496 | "SEARCHER"); |
Yuval Mintz | 6bf07b8 | 2013-06-02 00:06:20 +0000 | [diff] [blame] | 4497 | _print_parity(bp, SRC_REG_SRC_PRTY_STS); |
Dmitry Kravkov | 4293b9f | 2013-10-20 16:51:33 +0200 | [diff] [blame] | 4498 | break; |
| 4499 | case AEU_INPUTS_ATTN_BITS_TCM_PARITY_ERROR: |
| 4500 | _print_next_block((*par_num)++, "TCM"); |
| 4501 | _print_parity(bp, TCM_REG_TCM_PRTY_STS); |
| 4502 | break; |
| 4503 | case AEU_INPUTS_ATTN_BITS_TSEMI_PARITY_ERROR: |
| 4504 | _print_next_block((*par_num)++, |
| 4505 | "TSEMI"); |
Yuval Mintz | 6bf07b8 | 2013-06-02 00:06:20 +0000 | [diff] [blame] | 4506 | _print_parity(bp, |
| 4507 | TSEM_REG_TSEM_PRTY_STS_0); |
| 4508 | _print_parity(bp, |
| 4509 | TSEM_REG_TSEM_PRTY_STS_1); |
Dmitry Kravkov | 4293b9f | 2013-10-20 16:51:33 +0200 | [diff] [blame] | 4510 | break; |
| 4511 | case AEU_INPUTS_ATTN_BITS_PBCLIENT_PARITY_ERROR: |
| 4512 | _print_next_block((*par_num)++, "XPB"); |
Yuval Mintz | 6bf07b8 | 2013-06-02 00:06:20 +0000 | [diff] [blame] | 4513 | _print_parity(bp, GRCBASE_XPB + |
| 4514 | PB_REG_PB_PRTY_STS); |
Dmitry Kravkov | 4293b9f | 2013-10-20 16:51:33 +0200 | [diff] [blame] | 4515 | break; |
Yuval Mintz | 6bf07b8 | 2013-06-02 00:06:20 +0000 | [diff] [blame] | 4516 | } |
Vladislav Zolotarov | 72fd071 | 2010-04-19 01:13:12 +0000 | [diff] [blame] | 4517 | } |
| 4518 | |
| 4519 | /* Clear the bit */ |
| 4520 | sig &= ~cur_bit; |
| 4521 | } |
| 4522 | } |
| 4523 | |
Dmitry Kravkov | 4293b9f | 2013-10-20 16:51:33 +0200 | [diff] [blame] | 4524 | return res; |
Vladislav Zolotarov | 72fd071 | 2010-04-19 01:13:12 +0000 | [diff] [blame] | 4525 | } |
| 4526 | |
Dmitry Kravkov | 4293b9f | 2013-10-20 16:51:33 +0200 | [diff] [blame] | 4527 | static bool bnx2x_check_blocks_with_parity1(struct bnx2x *bp, u32 sig, |
| 4528 | int *par_num, bool *global, |
Yuval Mintz | 6bf07b8 | 2013-06-02 00:06:20 +0000 | [diff] [blame] | 4529 | bool print) |
Vladislav Zolotarov | 72fd071 | 2010-04-19 01:13:12 +0000 | [diff] [blame] | 4530 | { |
Dmitry Kravkov | 4293b9f | 2013-10-20 16:51:33 +0200 | [diff] [blame] | 4531 | u32 cur_bit; |
| 4532 | bool res; |
| 4533 | int i; |
| 4534 | |
| 4535 | res = false; |
| 4536 | |
Vladislav Zolotarov | 72fd071 | 2010-04-19 01:13:12 +0000 | [diff] [blame] | 4537 | for (i = 0; sig; i++) { |
Dmitry Kravkov | 4293b9f | 2013-10-20 16:51:33 +0200 | [diff] [blame] | 4538 | cur_bit = (0x1UL << i); |
Vladislav Zolotarov | 72fd071 | 2010-04-19 01:13:12 +0000 | [diff] [blame] | 4539 | if (sig & cur_bit) { |
Dmitry Kravkov | 4293b9f | 2013-10-20 16:51:33 +0200 | [diff] [blame] | 4540 | res |= true; /* Each bit is real error! */ |
Vladislav Zolotarov | 72fd071 | 2010-04-19 01:13:12 +0000 | [diff] [blame] | 4541 | switch (cur_bit) { |
Vladislav Zolotarov | c9ee920 | 2011-06-14 01:33:51 +0000 | [diff] [blame] | 4542 | case AEU_INPUTS_ATTN_BITS_PBF_PARITY_ERROR: |
Yuval Mintz | 6bf07b8 | 2013-06-02 00:06:20 +0000 | [diff] [blame] | 4543 | if (print) { |
Dmitry Kravkov | 4293b9f | 2013-10-20 16:51:33 +0200 | [diff] [blame] | 4544 | _print_next_block((*par_num)++, "PBF"); |
Yuval Mintz | 6bf07b8 | 2013-06-02 00:06:20 +0000 | [diff] [blame] | 4545 | _print_parity(bp, PBF_REG_PBF_PRTY_STS); |
| 4546 | } |
Vladislav Zolotarov | 72fd071 | 2010-04-19 01:13:12 +0000 | [diff] [blame] | 4547 | break; |
| 4548 | case AEU_INPUTS_ATTN_BITS_QM_PARITY_ERROR: |
Yuval Mintz | 6bf07b8 | 2013-06-02 00:06:20 +0000 | [diff] [blame] | 4549 | if (print) { |
Dmitry Kravkov | 4293b9f | 2013-10-20 16:51:33 +0200 | [diff] [blame] | 4550 | _print_next_block((*par_num)++, "QM"); |
Yuval Mintz | 6bf07b8 | 2013-06-02 00:06:20 +0000 | [diff] [blame] | 4551 | _print_parity(bp, QM_REG_QM_PRTY_STS); |
| 4552 | } |
Vladislav Zolotarov | c9ee920 | 2011-06-14 01:33:51 +0000 | [diff] [blame] | 4553 | break; |
| 4554 | case AEU_INPUTS_ATTN_BITS_TIMERS_PARITY_ERROR: |
Yuval Mintz | 6bf07b8 | 2013-06-02 00:06:20 +0000 | [diff] [blame] | 4555 | if (print) { |
Dmitry Kravkov | 4293b9f | 2013-10-20 16:51:33 +0200 | [diff] [blame] | 4556 | _print_next_block((*par_num)++, "TM"); |
Yuval Mintz | 6bf07b8 | 2013-06-02 00:06:20 +0000 | [diff] [blame] | 4557 | _print_parity(bp, TM_REG_TM_PRTY_STS); |
| 4558 | } |
Vladislav Zolotarov | 72fd071 | 2010-04-19 01:13:12 +0000 | [diff] [blame] | 4559 | break; |
| 4560 | case AEU_INPUTS_ATTN_BITS_XSDM_PARITY_ERROR: |
Yuval Mintz | 6bf07b8 | 2013-06-02 00:06:20 +0000 | [diff] [blame] | 4561 | if (print) { |
Dmitry Kravkov | 4293b9f | 2013-10-20 16:51:33 +0200 | [diff] [blame] | 4562 | _print_next_block((*par_num)++, "XSDM"); |
Yuval Mintz | 6bf07b8 | 2013-06-02 00:06:20 +0000 | [diff] [blame] | 4563 | _print_parity(bp, |
| 4564 | XSDM_REG_XSDM_PRTY_STS); |
| 4565 | } |
Vladislav Zolotarov | c9ee920 | 2011-06-14 01:33:51 +0000 | [diff] [blame] | 4566 | break; |
| 4567 | case AEU_INPUTS_ATTN_BITS_XCM_PARITY_ERROR: |
Yuval Mintz | 6bf07b8 | 2013-06-02 00:06:20 +0000 | [diff] [blame] | 4568 | if (print) { |
Dmitry Kravkov | 4293b9f | 2013-10-20 16:51:33 +0200 | [diff] [blame] | 4569 | _print_next_block((*par_num)++, "XCM"); |
Yuval Mintz | 6bf07b8 | 2013-06-02 00:06:20 +0000 | [diff] [blame] | 4570 | _print_parity(bp, XCM_REG_XCM_PRTY_STS); |
| 4571 | } |
Vladislav Zolotarov | 72fd071 | 2010-04-19 01:13:12 +0000 | [diff] [blame] | 4572 | break; |
| 4573 | case AEU_INPUTS_ATTN_BITS_XSEMI_PARITY_ERROR: |
Yuval Mintz | 6bf07b8 | 2013-06-02 00:06:20 +0000 | [diff] [blame] | 4574 | if (print) { |
Dmitry Kravkov | 4293b9f | 2013-10-20 16:51:33 +0200 | [diff] [blame] | 4575 | _print_next_block((*par_num)++, |
| 4576 | "XSEMI"); |
Yuval Mintz | 6bf07b8 | 2013-06-02 00:06:20 +0000 | [diff] [blame] | 4577 | _print_parity(bp, |
| 4578 | XSEM_REG_XSEM_PRTY_STS_0); |
| 4579 | _print_parity(bp, |
| 4580 | XSEM_REG_XSEM_PRTY_STS_1); |
| 4581 | } |
Vladislav Zolotarov | 72fd071 | 2010-04-19 01:13:12 +0000 | [diff] [blame] | 4582 | break; |
| 4583 | case AEU_INPUTS_ATTN_BITS_DOORBELLQ_PARITY_ERROR: |
Yuval Mintz | 6bf07b8 | 2013-06-02 00:06:20 +0000 | [diff] [blame] | 4584 | if (print) { |
Dmitry Kravkov | 4293b9f | 2013-10-20 16:51:33 +0200 | [diff] [blame] | 4585 | _print_next_block((*par_num)++, |
Vladislav Zolotarov | c9ee920 | 2011-06-14 01:33:51 +0000 | [diff] [blame] | 4586 | "DOORBELLQ"); |
Yuval Mintz | 6bf07b8 | 2013-06-02 00:06:20 +0000 | [diff] [blame] | 4587 | _print_parity(bp, |
| 4588 | DORQ_REG_DORQ_PRTY_STS); |
| 4589 | } |
Vladislav Zolotarov | c9ee920 | 2011-06-14 01:33:51 +0000 | [diff] [blame] | 4590 | break; |
| 4591 | case AEU_INPUTS_ATTN_BITS_NIG_PARITY_ERROR: |
Yuval Mintz | 6bf07b8 | 2013-06-02 00:06:20 +0000 | [diff] [blame] | 4592 | if (print) { |
Dmitry Kravkov | 4293b9f | 2013-10-20 16:51:33 +0200 | [diff] [blame] | 4593 | _print_next_block((*par_num)++, "NIG"); |
Yuval Mintz | 6bf07b8 | 2013-06-02 00:06:20 +0000 | [diff] [blame] | 4594 | if (CHIP_IS_E1x(bp)) { |
| 4595 | _print_parity(bp, |
| 4596 | NIG_REG_NIG_PRTY_STS); |
| 4597 | } else { |
| 4598 | _print_parity(bp, |
| 4599 | NIG_REG_NIG_PRTY_STS_0); |
| 4600 | _print_parity(bp, |
| 4601 | NIG_REG_NIG_PRTY_STS_1); |
| 4602 | } |
| 4603 | } |
Vladislav Zolotarov | 72fd071 | 2010-04-19 01:13:12 +0000 | [diff] [blame] | 4604 | break; |
| 4605 | case AEU_INPUTS_ATTN_BITS_VAUX_PCI_CORE_PARITY_ERROR: |
Vladislav Zolotarov | c9ee920 | 2011-06-14 01:33:51 +0000 | [diff] [blame] | 4606 | if (print) |
Dmitry Kravkov | 4293b9f | 2013-10-20 16:51:33 +0200 | [diff] [blame] | 4607 | _print_next_block((*par_num)++, |
Vladislav Zolotarov | c9ee920 | 2011-06-14 01:33:51 +0000 | [diff] [blame] | 4608 | "VAUX PCI CORE"); |
| 4609 | *global = true; |
Vladislav Zolotarov | 72fd071 | 2010-04-19 01:13:12 +0000 | [diff] [blame] | 4610 | break; |
| 4611 | case AEU_INPUTS_ATTN_BITS_DEBUG_PARITY_ERROR: |
Yuval Mintz | 6bf07b8 | 2013-06-02 00:06:20 +0000 | [diff] [blame] | 4612 | if (print) { |
Dmitry Kravkov | 4293b9f | 2013-10-20 16:51:33 +0200 | [diff] [blame] | 4613 | _print_next_block((*par_num)++, |
| 4614 | "DEBUG"); |
Yuval Mintz | 6bf07b8 | 2013-06-02 00:06:20 +0000 | [diff] [blame] | 4615 | _print_parity(bp, DBG_REG_DBG_PRTY_STS); |
| 4616 | } |
Vladislav Zolotarov | 72fd071 | 2010-04-19 01:13:12 +0000 | [diff] [blame] | 4617 | break; |
| 4618 | case AEU_INPUTS_ATTN_BITS_USDM_PARITY_ERROR: |
Yuval Mintz | 6bf07b8 | 2013-06-02 00:06:20 +0000 | [diff] [blame] | 4619 | if (print) { |
Dmitry Kravkov | 4293b9f | 2013-10-20 16:51:33 +0200 | [diff] [blame] | 4620 | _print_next_block((*par_num)++, "USDM"); |
Yuval Mintz | 6bf07b8 | 2013-06-02 00:06:20 +0000 | [diff] [blame] | 4621 | _print_parity(bp, |
| 4622 | USDM_REG_USDM_PRTY_STS); |
| 4623 | } |
Vladislav Zolotarov | 72fd071 | 2010-04-19 01:13:12 +0000 | [diff] [blame] | 4624 | break; |
Vladislav Zolotarov | 8736c82 | 2011-07-21 07:58:36 +0000 | [diff] [blame] | 4625 | case AEU_INPUTS_ATTN_BITS_UCM_PARITY_ERROR: |
Yuval Mintz | 6bf07b8 | 2013-06-02 00:06:20 +0000 | [diff] [blame] | 4626 | if (print) { |
Dmitry Kravkov | 4293b9f | 2013-10-20 16:51:33 +0200 | [diff] [blame] | 4627 | _print_next_block((*par_num)++, "UCM"); |
Yuval Mintz | 6bf07b8 | 2013-06-02 00:06:20 +0000 | [diff] [blame] | 4628 | _print_parity(bp, UCM_REG_UCM_PRTY_STS); |
| 4629 | } |
Vladislav Zolotarov | 8736c82 | 2011-07-21 07:58:36 +0000 | [diff] [blame] | 4630 | break; |
Vladislav Zolotarov | 72fd071 | 2010-04-19 01:13:12 +0000 | [diff] [blame] | 4631 | case AEU_INPUTS_ATTN_BITS_USEMI_PARITY_ERROR: |
Yuval Mintz | 6bf07b8 | 2013-06-02 00:06:20 +0000 | [diff] [blame] | 4632 | if (print) { |
Dmitry Kravkov | 4293b9f | 2013-10-20 16:51:33 +0200 | [diff] [blame] | 4633 | _print_next_block((*par_num)++, |
| 4634 | "USEMI"); |
Yuval Mintz | 6bf07b8 | 2013-06-02 00:06:20 +0000 | [diff] [blame] | 4635 | _print_parity(bp, |
| 4636 | USEM_REG_USEM_PRTY_STS_0); |
| 4637 | _print_parity(bp, |
| 4638 | USEM_REG_USEM_PRTY_STS_1); |
| 4639 | } |
Vladislav Zolotarov | 72fd071 | 2010-04-19 01:13:12 +0000 | [diff] [blame] | 4640 | break; |
| 4641 | case AEU_INPUTS_ATTN_BITS_UPB_PARITY_ERROR: |
Yuval Mintz | 6bf07b8 | 2013-06-02 00:06:20 +0000 | [diff] [blame] | 4642 | if (print) { |
Dmitry Kravkov | 4293b9f | 2013-10-20 16:51:33 +0200 | [diff] [blame] | 4643 | _print_next_block((*par_num)++, "UPB"); |
Yuval Mintz | 6bf07b8 | 2013-06-02 00:06:20 +0000 | [diff] [blame] | 4644 | _print_parity(bp, GRCBASE_UPB + |
| 4645 | PB_REG_PB_PRTY_STS); |
| 4646 | } |
Vladislav Zolotarov | 72fd071 | 2010-04-19 01:13:12 +0000 | [diff] [blame] | 4647 | break; |
| 4648 | case AEU_INPUTS_ATTN_BITS_CSDM_PARITY_ERROR: |
Yuval Mintz | 6bf07b8 | 2013-06-02 00:06:20 +0000 | [diff] [blame] | 4649 | if (print) { |
Dmitry Kravkov | 4293b9f | 2013-10-20 16:51:33 +0200 | [diff] [blame] | 4650 | _print_next_block((*par_num)++, "CSDM"); |
Yuval Mintz | 6bf07b8 | 2013-06-02 00:06:20 +0000 | [diff] [blame] | 4651 | _print_parity(bp, |
| 4652 | CSDM_REG_CSDM_PRTY_STS); |
| 4653 | } |
Vladislav Zolotarov | 72fd071 | 2010-04-19 01:13:12 +0000 | [diff] [blame] | 4654 | break; |
Vladislav Zolotarov | 8736c82 | 2011-07-21 07:58:36 +0000 | [diff] [blame] | 4655 | case AEU_INPUTS_ATTN_BITS_CCM_PARITY_ERROR: |
Yuval Mintz | 6bf07b8 | 2013-06-02 00:06:20 +0000 | [diff] [blame] | 4656 | if (print) { |
Dmitry Kravkov | 4293b9f | 2013-10-20 16:51:33 +0200 | [diff] [blame] | 4657 | _print_next_block((*par_num)++, "CCM"); |
Yuval Mintz | 6bf07b8 | 2013-06-02 00:06:20 +0000 | [diff] [blame] | 4658 | _print_parity(bp, CCM_REG_CCM_PRTY_STS); |
| 4659 | } |
Vladislav Zolotarov | 8736c82 | 2011-07-21 07:58:36 +0000 | [diff] [blame] | 4660 | break; |
Vladislav Zolotarov | 72fd071 | 2010-04-19 01:13:12 +0000 | [diff] [blame] | 4661 | } |
| 4662 | |
| 4663 | /* Clear the bit */ |
| 4664 | sig &= ~cur_bit; |
| 4665 | } |
| 4666 | } |
| 4667 | |
Dmitry Kravkov | 4293b9f | 2013-10-20 16:51:33 +0200 | [diff] [blame] | 4668 | return res; |
Vladislav Zolotarov | 72fd071 | 2010-04-19 01:13:12 +0000 | [diff] [blame] | 4669 | } |
| 4670 | |
Dmitry Kravkov | 4293b9f | 2013-10-20 16:51:33 +0200 | [diff] [blame] | 4671 | static bool bnx2x_check_blocks_with_parity2(struct bnx2x *bp, u32 sig, |
| 4672 | int *par_num, bool print) |
Vladislav Zolotarov | 72fd071 | 2010-04-19 01:13:12 +0000 | [diff] [blame] | 4673 | { |
Dmitry Kravkov | 4293b9f | 2013-10-20 16:51:33 +0200 | [diff] [blame] | 4674 | u32 cur_bit; |
| 4675 | bool res; |
| 4676 | int i; |
| 4677 | |
| 4678 | res = false; |
| 4679 | |
Vladislav Zolotarov | 72fd071 | 2010-04-19 01:13:12 +0000 | [diff] [blame] | 4680 | for (i = 0; sig; i++) { |
Dmitry Kravkov | 4293b9f | 2013-10-20 16:51:33 +0200 | [diff] [blame] | 4681 | cur_bit = (0x1UL << i); |
Vladislav Zolotarov | 72fd071 | 2010-04-19 01:13:12 +0000 | [diff] [blame] | 4682 | if (sig & cur_bit) { |
Yuval Mintz | 0c23ad3 | 2014-08-17 16:47:45 +0300 | [diff] [blame^] | 4683 | res = true; /* Each bit is real error! */ |
Dmitry Kravkov | 4293b9f | 2013-10-20 16:51:33 +0200 | [diff] [blame] | 4684 | if (print) { |
| 4685 | switch (cur_bit) { |
| 4686 | case AEU_INPUTS_ATTN_BITS_CSEMI_PARITY_ERROR: |
| 4687 | _print_next_block((*par_num)++, |
| 4688 | "CSEMI"); |
Yuval Mintz | 6bf07b8 | 2013-06-02 00:06:20 +0000 | [diff] [blame] | 4689 | _print_parity(bp, |
| 4690 | CSEM_REG_CSEM_PRTY_STS_0); |
| 4691 | _print_parity(bp, |
| 4692 | CSEM_REG_CSEM_PRTY_STS_1); |
Dmitry Kravkov | 4293b9f | 2013-10-20 16:51:33 +0200 | [diff] [blame] | 4693 | break; |
| 4694 | case AEU_INPUTS_ATTN_BITS_PXP_PARITY_ERROR: |
| 4695 | _print_next_block((*par_num)++, "PXP"); |
Yuval Mintz | 6bf07b8 | 2013-06-02 00:06:20 +0000 | [diff] [blame] | 4696 | _print_parity(bp, PXP_REG_PXP_PRTY_STS); |
| 4697 | _print_parity(bp, |
| 4698 | PXP2_REG_PXP2_PRTY_STS_0); |
| 4699 | _print_parity(bp, |
| 4700 | PXP2_REG_PXP2_PRTY_STS_1); |
Dmitry Kravkov | 4293b9f | 2013-10-20 16:51:33 +0200 | [diff] [blame] | 4701 | break; |
| 4702 | case AEU_IN_ATTN_BITS_PXPPCICLOCKCLIENT_PARITY_ERROR: |
| 4703 | _print_next_block((*par_num)++, |
| 4704 | "PXPPCICLOCKCLIENT"); |
| 4705 | break; |
| 4706 | case AEU_INPUTS_ATTN_BITS_CFC_PARITY_ERROR: |
| 4707 | _print_next_block((*par_num)++, "CFC"); |
Yuval Mintz | 6bf07b8 | 2013-06-02 00:06:20 +0000 | [diff] [blame] | 4708 | _print_parity(bp, |
| 4709 | CFC_REG_CFC_PRTY_STS); |
Dmitry Kravkov | 4293b9f | 2013-10-20 16:51:33 +0200 | [diff] [blame] | 4710 | break; |
| 4711 | case AEU_INPUTS_ATTN_BITS_CDU_PARITY_ERROR: |
| 4712 | _print_next_block((*par_num)++, "CDU"); |
Yuval Mintz | 6bf07b8 | 2013-06-02 00:06:20 +0000 | [diff] [blame] | 4713 | _print_parity(bp, CDU_REG_CDU_PRTY_STS); |
Dmitry Kravkov | 4293b9f | 2013-10-20 16:51:33 +0200 | [diff] [blame] | 4714 | break; |
| 4715 | case AEU_INPUTS_ATTN_BITS_DMAE_PARITY_ERROR: |
| 4716 | _print_next_block((*par_num)++, "DMAE"); |
Yuval Mintz | 6bf07b8 | 2013-06-02 00:06:20 +0000 | [diff] [blame] | 4717 | _print_parity(bp, |
| 4718 | DMAE_REG_DMAE_PRTY_STS); |
Dmitry Kravkov | 4293b9f | 2013-10-20 16:51:33 +0200 | [diff] [blame] | 4719 | break; |
| 4720 | case AEU_INPUTS_ATTN_BITS_IGU_PARITY_ERROR: |
| 4721 | _print_next_block((*par_num)++, "IGU"); |
Yuval Mintz | 6bf07b8 | 2013-06-02 00:06:20 +0000 | [diff] [blame] | 4722 | if (CHIP_IS_E1x(bp)) |
| 4723 | _print_parity(bp, |
| 4724 | HC_REG_HC_PRTY_STS); |
| 4725 | else |
| 4726 | _print_parity(bp, |
| 4727 | IGU_REG_IGU_PRTY_STS); |
Dmitry Kravkov | 4293b9f | 2013-10-20 16:51:33 +0200 | [diff] [blame] | 4728 | break; |
| 4729 | case AEU_INPUTS_ATTN_BITS_MISC_PARITY_ERROR: |
| 4730 | _print_next_block((*par_num)++, "MISC"); |
Yuval Mintz | 6bf07b8 | 2013-06-02 00:06:20 +0000 | [diff] [blame] | 4731 | _print_parity(bp, |
| 4732 | MISC_REG_MISC_PRTY_STS); |
Dmitry Kravkov | 4293b9f | 2013-10-20 16:51:33 +0200 | [diff] [blame] | 4733 | break; |
Yuval Mintz | 6bf07b8 | 2013-06-02 00:06:20 +0000 | [diff] [blame] | 4734 | } |
Vladislav Zolotarov | 72fd071 | 2010-04-19 01:13:12 +0000 | [diff] [blame] | 4735 | } |
| 4736 | |
| 4737 | /* Clear the bit */ |
| 4738 | sig &= ~cur_bit; |
| 4739 | } |
| 4740 | } |
| 4741 | |
Dmitry Kravkov | 4293b9f | 2013-10-20 16:51:33 +0200 | [diff] [blame] | 4742 | return res; |
Vladislav Zolotarov | 72fd071 | 2010-04-19 01:13:12 +0000 | [diff] [blame] | 4743 | } |
| 4744 | |
Dmitry Kravkov | 4293b9f | 2013-10-20 16:51:33 +0200 | [diff] [blame] | 4745 | static bool bnx2x_check_blocks_with_parity3(struct bnx2x *bp, u32 sig, |
| 4746 | int *par_num, bool *global, |
| 4747 | bool print) |
Vladislav Zolotarov | 72fd071 | 2010-04-19 01:13:12 +0000 | [diff] [blame] | 4748 | { |
Dmitry Kravkov | 4293b9f | 2013-10-20 16:51:33 +0200 | [diff] [blame] | 4749 | bool res = false; |
| 4750 | u32 cur_bit; |
| 4751 | int i; |
| 4752 | |
Vladislav Zolotarov | 72fd071 | 2010-04-19 01:13:12 +0000 | [diff] [blame] | 4753 | for (i = 0; sig; i++) { |
Dmitry Kravkov | 4293b9f | 2013-10-20 16:51:33 +0200 | [diff] [blame] | 4754 | cur_bit = (0x1UL << i); |
Vladislav Zolotarov | 72fd071 | 2010-04-19 01:13:12 +0000 | [diff] [blame] | 4755 | if (sig & cur_bit) { |
| 4756 | switch (cur_bit) { |
| 4757 | case AEU_INPUTS_ATTN_BITS_MCP_LATCHED_ROM_PARITY: |
Vladislav Zolotarov | c9ee920 | 2011-06-14 01:33:51 +0000 | [diff] [blame] | 4758 | if (print) |
Dmitry Kravkov | 4293b9f | 2013-10-20 16:51:33 +0200 | [diff] [blame] | 4759 | _print_next_block((*par_num)++, |
| 4760 | "MCP ROM"); |
Vladislav Zolotarov | c9ee920 | 2011-06-14 01:33:51 +0000 | [diff] [blame] | 4761 | *global = true; |
Yuval Mintz | 0c23ad3 | 2014-08-17 16:47:45 +0300 | [diff] [blame^] | 4762 | res = true; |
Vladislav Zolotarov | 72fd071 | 2010-04-19 01:13:12 +0000 | [diff] [blame] | 4763 | break; |
| 4764 | case AEU_INPUTS_ATTN_BITS_MCP_LATCHED_UMP_RX_PARITY: |
Vladislav Zolotarov | c9ee920 | 2011-06-14 01:33:51 +0000 | [diff] [blame] | 4765 | if (print) |
Dmitry Kravkov | 4293b9f | 2013-10-20 16:51:33 +0200 | [diff] [blame] | 4766 | _print_next_block((*par_num)++, |
Vladislav Zolotarov | c9ee920 | 2011-06-14 01:33:51 +0000 | [diff] [blame] | 4767 | "MCP UMP RX"); |
| 4768 | *global = true; |
Yuval Mintz | 0c23ad3 | 2014-08-17 16:47:45 +0300 | [diff] [blame^] | 4769 | res = true; |
Vladislav Zolotarov | 72fd071 | 2010-04-19 01:13:12 +0000 | [diff] [blame] | 4770 | break; |
| 4771 | case AEU_INPUTS_ATTN_BITS_MCP_LATCHED_UMP_TX_PARITY: |
Vladislav Zolotarov | c9ee920 | 2011-06-14 01:33:51 +0000 | [diff] [blame] | 4772 | if (print) |
Dmitry Kravkov | 4293b9f | 2013-10-20 16:51:33 +0200 | [diff] [blame] | 4773 | _print_next_block((*par_num)++, |
Vladislav Zolotarov | c9ee920 | 2011-06-14 01:33:51 +0000 | [diff] [blame] | 4774 | "MCP UMP TX"); |
| 4775 | *global = true; |
Yuval Mintz | 0c23ad3 | 2014-08-17 16:47:45 +0300 | [diff] [blame^] | 4776 | res = true; |
Vladislav Zolotarov | 72fd071 | 2010-04-19 01:13:12 +0000 | [diff] [blame] | 4777 | break; |
| 4778 | case AEU_INPUTS_ATTN_BITS_MCP_LATCHED_SCPAD_PARITY: |
Vladislav Zolotarov | c9ee920 | 2011-06-14 01:33:51 +0000 | [diff] [blame] | 4779 | if (print) |
Dmitry Kravkov | 4293b9f | 2013-10-20 16:51:33 +0200 | [diff] [blame] | 4780 | _print_next_block((*par_num)++, |
Vladislav Zolotarov | c9ee920 | 2011-06-14 01:33:51 +0000 | [diff] [blame] | 4781 | "MCP SCPAD"); |
Dmitry Kravkov | 4293b9f | 2013-10-20 16:51:33 +0200 | [diff] [blame] | 4782 | /* clear latched SCPAD PATIRY from MCP */ |
| 4783 | REG_WR(bp, MISC_REG_AEU_CLR_LATCH_SIGNAL, |
| 4784 | 1UL << 10); |
Vladislav Zolotarov | 72fd071 | 2010-04-19 01:13:12 +0000 | [diff] [blame] | 4785 | break; |
| 4786 | } |
| 4787 | |
| 4788 | /* Clear the bit */ |
| 4789 | sig &= ~cur_bit; |
| 4790 | } |
| 4791 | } |
| 4792 | |
Dmitry Kravkov | 4293b9f | 2013-10-20 16:51:33 +0200 | [diff] [blame] | 4793 | return res; |
Vladislav Zolotarov | 72fd071 | 2010-04-19 01:13:12 +0000 | [diff] [blame] | 4794 | } |
| 4795 | |
Dmitry Kravkov | 4293b9f | 2013-10-20 16:51:33 +0200 | [diff] [blame] | 4796 | static bool bnx2x_check_blocks_with_parity4(struct bnx2x *bp, u32 sig, |
| 4797 | int *par_num, bool print) |
Vladislav Zolotarov | 72fd071 | 2010-04-19 01:13:12 +0000 | [diff] [blame] | 4798 | { |
Dmitry Kravkov | 4293b9f | 2013-10-20 16:51:33 +0200 | [diff] [blame] | 4799 | u32 cur_bit; |
| 4800 | bool res; |
| 4801 | int i; |
| 4802 | |
| 4803 | res = false; |
| 4804 | |
Vladislav Zolotarov | 8736c82 | 2011-07-21 07:58:36 +0000 | [diff] [blame] | 4805 | for (i = 0; sig; i++) { |
Dmitry Kravkov | 4293b9f | 2013-10-20 16:51:33 +0200 | [diff] [blame] | 4806 | cur_bit = (0x1UL << i); |
Vladislav Zolotarov | 8736c82 | 2011-07-21 07:58:36 +0000 | [diff] [blame] | 4807 | if (sig & cur_bit) { |
Yuval Mintz | 0c23ad3 | 2014-08-17 16:47:45 +0300 | [diff] [blame^] | 4808 | res = true; /* Each bit is real error! */ |
Dmitry Kravkov | 4293b9f | 2013-10-20 16:51:33 +0200 | [diff] [blame] | 4809 | if (print) { |
| 4810 | switch (cur_bit) { |
| 4811 | case AEU_INPUTS_ATTN_BITS_PGLUE_PARITY_ERROR: |
| 4812 | _print_next_block((*par_num)++, |
| 4813 | "PGLUE_B"); |
Yuval Mintz | 6bf07b8 | 2013-06-02 00:06:20 +0000 | [diff] [blame] | 4814 | _print_parity(bp, |
Dmitry Kravkov | 4293b9f | 2013-10-20 16:51:33 +0200 | [diff] [blame] | 4815 | PGLUE_B_REG_PGLUE_B_PRTY_STS); |
| 4816 | break; |
| 4817 | case AEU_INPUTS_ATTN_BITS_ATC_PARITY_ERROR: |
| 4818 | _print_next_block((*par_num)++, "ATC"); |
Yuval Mintz | 6bf07b8 | 2013-06-02 00:06:20 +0000 | [diff] [blame] | 4819 | _print_parity(bp, |
| 4820 | ATC_REG_ATC_PRTY_STS); |
Dmitry Kravkov | 4293b9f | 2013-10-20 16:51:33 +0200 | [diff] [blame] | 4821 | break; |
Yuval Mintz | 6bf07b8 | 2013-06-02 00:06:20 +0000 | [diff] [blame] | 4822 | } |
Vladislav Zolotarov | 8736c82 | 2011-07-21 07:58:36 +0000 | [diff] [blame] | 4823 | } |
Vladislav Zolotarov | 8736c82 | 2011-07-21 07:58:36 +0000 | [diff] [blame] | 4824 | /* Clear the bit */ |
| 4825 | sig &= ~cur_bit; |
| 4826 | } |
| 4827 | } |
| 4828 | |
Dmitry Kravkov | 4293b9f | 2013-10-20 16:51:33 +0200 | [diff] [blame] | 4829 | return res; |
Vladislav Zolotarov | 8736c82 | 2011-07-21 07:58:36 +0000 | [diff] [blame] | 4830 | } |
| 4831 | |
Eric Dumazet | 1191cb8 | 2012-04-27 21:39:21 +0000 | [diff] [blame] | 4832 | static bool bnx2x_parity_attn(struct bnx2x *bp, bool *global, bool print, |
| 4833 | u32 *sig) |
Vladislav Zolotarov | 8736c82 | 2011-07-21 07:58:36 +0000 | [diff] [blame] | 4834 | { |
Dmitry Kravkov | 4293b9f | 2013-10-20 16:51:33 +0200 | [diff] [blame] | 4835 | bool res = false; |
| 4836 | |
Vladislav Zolotarov | 8736c82 | 2011-07-21 07:58:36 +0000 | [diff] [blame] | 4837 | if ((sig[0] & HW_PRTY_ASSERT_SET_0) || |
| 4838 | (sig[1] & HW_PRTY_ASSERT_SET_1) || |
| 4839 | (sig[2] & HW_PRTY_ASSERT_SET_2) || |
| 4840 | (sig[3] & HW_PRTY_ASSERT_SET_3) || |
| 4841 | (sig[4] & HW_PRTY_ASSERT_SET_4)) { |
Vladislav Zolotarov | 72fd071 | 2010-04-19 01:13:12 +0000 | [diff] [blame] | 4842 | int par_num = 0; |
Merav Sicron | 51c1a58 | 2012-03-18 10:33:38 +0000 | [diff] [blame] | 4843 | DP(NETIF_MSG_HW, "Was parity error: HW block parity attention:\n" |
| 4844 | "[0]:0x%08x [1]:0x%08x [2]:0x%08x [3]:0x%08x [4]:0x%08x\n", |
Vladislav Zolotarov | 8736c82 | 2011-07-21 07:58:36 +0000 | [diff] [blame] | 4845 | sig[0] & HW_PRTY_ASSERT_SET_0, |
| 4846 | sig[1] & HW_PRTY_ASSERT_SET_1, |
| 4847 | sig[2] & HW_PRTY_ASSERT_SET_2, |
| 4848 | sig[3] & HW_PRTY_ASSERT_SET_3, |
| 4849 | sig[4] & HW_PRTY_ASSERT_SET_4); |
Vladislav Zolotarov | c9ee920 | 2011-06-14 01:33:51 +0000 | [diff] [blame] | 4850 | if (print) |
| 4851 | netdev_err(bp->dev, |
| 4852 | "Parity errors detected in blocks: "); |
Dmitry Kravkov | 4293b9f | 2013-10-20 16:51:33 +0200 | [diff] [blame] | 4853 | res |= bnx2x_check_blocks_with_parity0(bp, |
| 4854 | sig[0] & HW_PRTY_ASSERT_SET_0, &par_num, print); |
| 4855 | res |= bnx2x_check_blocks_with_parity1(bp, |
| 4856 | sig[1] & HW_PRTY_ASSERT_SET_1, &par_num, global, print); |
| 4857 | res |= bnx2x_check_blocks_with_parity2(bp, |
| 4858 | sig[2] & HW_PRTY_ASSERT_SET_2, &par_num, print); |
| 4859 | res |= bnx2x_check_blocks_with_parity3(bp, |
| 4860 | sig[3] & HW_PRTY_ASSERT_SET_3, &par_num, global, print); |
| 4861 | res |= bnx2x_check_blocks_with_parity4(bp, |
| 4862 | sig[4] & HW_PRTY_ASSERT_SET_4, &par_num, print); |
Vladislav Zolotarov | 8736c82 | 2011-07-21 07:58:36 +0000 | [diff] [blame] | 4863 | |
Vladislav Zolotarov | c9ee920 | 2011-06-14 01:33:51 +0000 | [diff] [blame] | 4864 | if (print) |
| 4865 | pr_cont("\n"); |
Dmitry Kravkov | 4293b9f | 2013-10-20 16:51:33 +0200 | [diff] [blame] | 4866 | } |
Vladislav Zolotarov | 8736c82 | 2011-07-21 07:58:36 +0000 | [diff] [blame] | 4867 | |
Dmitry Kravkov | 4293b9f | 2013-10-20 16:51:33 +0200 | [diff] [blame] | 4868 | return res; |
Vladislav Zolotarov | 72fd071 | 2010-04-19 01:13:12 +0000 | [diff] [blame] | 4869 | } |
| 4870 | |
Vladislav Zolotarov | c9ee920 | 2011-06-14 01:33:51 +0000 | [diff] [blame] | 4871 | /** |
| 4872 | * bnx2x_chk_parity_attn - checks for parity attentions. |
| 4873 | * |
| 4874 | * @bp: driver handle |
| 4875 | * @global: true if there was a global attention |
| 4876 | * @print: show parity attention in syslog |
| 4877 | */ |
| 4878 | bool bnx2x_chk_parity_attn(struct bnx2x *bp, bool *global, bool print) |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 4879 | { |
Vladislav Zolotarov | 8736c82 | 2011-07-21 07:58:36 +0000 | [diff] [blame] | 4880 | struct attn_route attn = { {0} }; |
Vladislav Zolotarov | 72fd071 | 2010-04-19 01:13:12 +0000 | [diff] [blame] | 4881 | int port = BP_PORT(bp); |
| 4882 | |
| 4883 | attn.sig[0] = REG_RD(bp, |
| 4884 | MISC_REG_AEU_AFTER_INVERT_1_FUNC_0 + |
| 4885 | port*4); |
| 4886 | attn.sig[1] = REG_RD(bp, |
| 4887 | MISC_REG_AEU_AFTER_INVERT_2_FUNC_0 + |
| 4888 | port*4); |
| 4889 | attn.sig[2] = REG_RD(bp, |
| 4890 | MISC_REG_AEU_AFTER_INVERT_3_FUNC_0 + |
| 4891 | port*4); |
| 4892 | attn.sig[3] = REG_RD(bp, |
| 4893 | MISC_REG_AEU_AFTER_INVERT_4_FUNC_0 + |
| 4894 | port*4); |
Yuval Mintz | 0a5ccb7 | 2013-09-23 10:12:54 +0300 | [diff] [blame] | 4895 | /* Since MCP attentions can't be disabled inside the block, we need to |
| 4896 | * read AEU registers to see whether they're currently disabled |
| 4897 | */ |
| 4898 | attn.sig[3] &= ((REG_RD(bp, |
| 4899 | !port ? MISC_REG_AEU_ENABLE4_FUNC_0_OUT_0 |
| 4900 | : MISC_REG_AEU_ENABLE4_FUNC_1_OUT_0) & |
| 4901 | MISC_AEU_ENABLE_MCP_PRTY_BITS) | |
| 4902 | ~MISC_AEU_ENABLE_MCP_PRTY_BITS); |
Vladislav Zolotarov | 72fd071 | 2010-04-19 01:13:12 +0000 | [diff] [blame] | 4903 | |
Vladislav Zolotarov | 8736c82 | 2011-07-21 07:58:36 +0000 | [diff] [blame] | 4904 | if (!CHIP_IS_E1x(bp)) |
| 4905 | attn.sig[4] = REG_RD(bp, |
| 4906 | MISC_REG_AEU_AFTER_INVERT_5_FUNC_0 + |
| 4907 | port*4); |
| 4908 | |
| 4909 | return bnx2x_parity_attn(bp, global, print, attn.sig); |
Vladislav Zolotarov | 72fd071 | 2010-04-19 01:13:12 +0000 | [diff] [blame] | 4910 | } |
| 4911 | |
Eric Dumazet | 1191cb8 | 2012-04-27 21:39:21 +0000 | [diff] [blame] | 4912 | static void bnx2x_attn_int_deasserted4(struct bnx2x *bp, u32 attn) |
Dmitry Kravkov | f2e0899 | 2010-10-06 03:28:26 +0000 | [diff] [blame] | 4913 | { |
| 4914 | u32 val; |
| 4915 | if (attn & AEU_INPUTS_ATTN_BITS_PGLUE_HW_INTERRUPT) { |
| 4916 | |
| 4917 | val = REG_RD(bp, PGLUE_B_REG_PGLUE_B_INT_STS_CLR); |
| 4918 | BNX2X_ERR("PGLUE hw attention 0x%x\n", val); |
| 4919 | if (val & PGLUE_B_PGLUE_B_INT_STS_REG_ADDRESS_ERROR) |
Merav Sicron | 51c1a58 | 2012-03-18 10:33:38 +0000 | [diff] [blame] | 4920 | BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_ADDRESS_ERROR\n"); |
Dmitry Kravkov | f2e0899 | 2010-10-06 03:28:26 +0000 | [diff] [blame] | 4921 | if (val & PGLUE_B_PGLUE_B_INT_STS_REG_INCORRECT_RCV_BEHAVIOR) |
Merav Sicron | 51c1a58 | 2012-03-18 10:33:38 +0000 | [diff] [blame] | 4922 | BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_INCORRECT_RCV_BEHAVIOR\n"); |
Dmitry Kravkov | f2e0899 | 2010-10-06 03:28:26 +0000 | [diff] [blame] | 4923 | if (val & PGLUE_B_PGLUE_B_INT_STS_REG_WAS_ERROR_ATTN) |
Merav Sicron | 51c1a58 | 2012-03-18 10:33:38 +0000 | [diff] [blame] | 4924 | BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_WAS_ERROR_ATTN\n"); |
Dmitry Kravkov | f2e0899 | 2010-10-06 03:28:26 +0000 | [diff] [blame] | 4925 | if (val & PGLUE_B_PGLUE_B_INT_STS_REG_VF_LENGTH_VIOLATION_ATTN) |
Merav Sicron | 51c1a58 | 2012-03-18 10:33:38 +0000 | [diff] [blame] | 4926 | BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_VF_LENGTH_VIOLATION_ATTN\n"); |
Dmitry Kravkov | f2e0899 | 2010-10-06 03:28:26 +0000 | [diff] [blame] | 4927 | if (val & |
| 4928 | PGLUE_B_PGLUE_B_INT_STS_REG_VF_GRC_SPACE_VIOLATION_ATTN) |
Merav Sicron | 51c1a58 | 2012-03-18 10:33:38 +0000 | [diff] [blame] | 4929 | BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_VF_GRC_SPACE_VIOLATION_ATTN\n"); |
Dmitry Kravkov | f2e0899 | 2010-10-06 03:28:26 +0000 | [diff] [blame] | 4930 | if (val & |
| 4931 | PGLUE_B_PGLUE_B_INT_STS_REG_VF_MSIX_BAR_VIOLATION_ATTN) |
Merav Sicron | 51c1a58 | 2012-03-18 10:33:38 +0000 | [diff] [blame] | 4932 | BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_VF_MSIX_BAR_VIOLATION_ATTN\n"); |
Dmitry Kravkov | f2e0899 | 2010-10-06 03:28:26 +0000 | [diff] [blame] | 4933 | if (val & PGLUE_B_PGLUE_B_INT_STS_REG_TCPL_ERROR_ATTN) |
Merav Sicron | 51c1a58 | 2012-03-18 10:33:38 +0000 | [diff] [blame] | 4934 | BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_TCPL_ERROR_ATTN\n"); |
Dmitry Kravkov | f2e0899 | 2010-10-06 03:28:26 +0000 | [diff] [blame] | 4935 | if (val & PGLUE_B_PGLUE_B_INT_STS_REG_TCPL_IN_TWO_RCBS_ATTN) |
Merav Sicron | 51c1a58 | 2012-03-18 10:33:38 +0000 | [diff] [blame] | 4936 | BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_TCPL_IN_TWO_RCBS_ATTN\n"); |
Dmitry Kravkov | f2e0899 | 2010-10-06 03:28:26 +0000 | [diff] [blame] | 4937 | if (val & PGLUE_B_PGLUE_B_INT_STS_REG_CSSNOOP_FIFO_OVERFLOW) |
Merav Sicron | 51c1a58 | 2012-03-18 10:33:38 +0000 | [diff] [blame] | 4938 | BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_CSSNOOP_FIFO_OVERFLOW\n"); |
Dmitry Kravkov | f2e0899 | 2010-10-06 03:28:26 +0000 | [diff] [blame] | 4939 | } |
| 4940 | if (attn & AEU_INPUTS_ATTN_BITS_ATC_HW_INTERRUPT) { |
| 4941 | val = REG_RD(bp, ATC_REG_ATC_INT_STS_CLR); |
| 4942 | BNX2X_ERR("ATC hw attention 0x%x\n", val); |
| 4943 | if (val & ATC_ATC_INT_STS_REG_ADDRESS_ERROR) |
| 4944 | BNX2X_ERR("ATC_ATC_INT_STS_REG_ADDRESS_ERROR\n"); |
| 4945 | if (val & ATC_ATC_INT_STS_REG_ATC_TCPL_TO_NOT_PEND) |
Merav Sicron | 51c1a58 | 2012-03-18 10:33:38 +0000 | [diff] [blame] | 4946 | BNX2X_ERR("ATC_ATC_INT_STS_REG_ATC_TCPL_TO_NOT_PEND\n"); |
Dmitry Kravkov | f2e0899 | 2010-10-06 03:28:26 +0000 | [diff] [blame] | 4947 | if (val & ATC_ATC_INT_STS_REG_ATC_GPA_MULTIPLE_HITS) |
Merav Sicron | 51c1a58 | 2012-03-18 10:33:38 +0000 | [diff] [blame] | 4948 | BNX2X_ERR("ATC_ATC_INT_STS_REG_ATC_GPA_MULTIPLE_HITS\n"); |
Dmitry Kravkov | f2e0899 | 2010-10-06 03:28:26 +0000 | [diff] [blame] | 4949 | if (val & ATC_ATC_INT_STS_REG_ATC_RCPL_TO_EMPTY_CNT) |
Merav Sicron | 51c1a58 | 2012-03-18 10:33:38 +0000 | [diff] [blame] | 4950 | BNX2X_ERR("ATC_ATC_INT_STS_REG_ATC_RCPL_TO_EMPTY_CNT\n"); |
Dmitry Kravkov | f2e0899 | 2010-10-06 03:28:26 +0000 | [diff] [blame] | 4951 | if (val & ATC_ATC_INT_STS_REG_ATC_TCPL_ERROR) |
| 4952 | BNX2X_ERR("ATC_ATC_INT_STS_REG_ATC_TCPL_ERROR\n"); |
| 4953 | if (val & ATC_ATC_INT_STS_REG_ATC_IREQ_LESS_THAN_STU) |
Merav Sicron | 51c1a58 | 2012-03-18 10:33:38 +0000 | [diff] [blame] | 4954 | BNX2X_ERR("ATC_ATC_INT_STS_REG_ATC_IREQ_LESS_THAN_STU\n"); |
Dmitry Kravkov | f2e0899 | 2010-10-06 03:28:26 +0000 | [diff] [blame] | 4955 | } |
| 4956 | |
| 4957 | if (attn & (AEU_INPUTS_ATTN_BITS_PGLUE_PARITY_ERROR | |
| 4958 | AEU_INPUTS_ATTN_BITS_ATC_PARITY_ERROR)) { |
| 4959 | BNX2X_ERR("FATAL parity attention set4 0x%x\n", |
| 4960 | (u32)(attn & (AEU_INPUTS_ATTN_BITS_PGLUE_PARITY_ERROR | |
| 4961 | AEU_INPUTS_ATTN_BITS_ATC_PARITY_ERROR))); |
| 4962 | } |
Dmitry Kravkov | f2e0899 | 2010-10-06 03:28:26 +0000 | [diff] [blame] | 4963 | } |
| 4964 | |
Vladislav Zolotarov | 72fd071 | 2010-04-19 01:13:12 +0000 | [diff] [blame] | 4965 | static void bnx2x_attn_int_deasserted(struct bnx2x *bp, u32 deasserted) |
| 4966 | { |
| 4967 | struct attn_route attn, *group_mask; |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 4968 | int port = BP_PORT(bp); |
Eliezer Tamir | 877e9aa | 2008-02-28 11:55:53 -0800 | [diff] [blame] | 4969 | int index; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 4970 | u32 reg_addr; |
| 4971 | u32 val; |
Eilon Greenstein | 3fcaf2e | 2008-08-13 15:50:45 -0700 | [diff] [blame] | 4972 | u32 aeu_mask; |
Vladislav Zolotarov | c9ee920 | 2011-06-14 01:33:51 +0000 | [diff] [blame] | 4973 | bool global = false; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 4974 | |
| 4975 | /* need to take HW lock because MCP or other port might also |
| 4976 | try to handle this event */ |
Yitchak Gertner | 4a37fb6 | 2008-08-13 15:50:23 -0700 | [diff] [blame] | 4977 | bnx2x_acquire_alr(bp); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 4978 | |
Vladislav Zolotarov | c9ee920 | 2011-06-14 01:33:51 +0000 | [diff] [blame] | 4979 | if (bnx2x_chk_parity_attn(bp, &global, true)) { |
| 4980 | #ifndef BNX2X_STOP_ON_ERROR |
Vladislav Zolotarov | 72fd071 | 2010-04-19 01:13:12 +0000 | [diff] [blame] | 4981 | bp->recovery_state = BNX2X_RECOVERY_INIT; |
Ariel Elior | 7be08a7 | 2011-07-14 08:31:19 +0000 | [diff] [blame] | 4982 | schedule_delayed_work(&bp->sp_rtnl_task, 0); |
Vladislav Zolotarov | 72fd071 | 2010-04-19 01:13:12 +0000 | [diff] [blame] | 4983 | /* Disable HW interrupts */ |
| 4984 | bnx2x_int_disable(bp); |
Vladislav Zolotarov | 72fd071 | 2010-04-19 01:13:12 +0000 | [diff] [blame] | 4985 | /* In case of parity errors don't handle attentions so that |
| 4986 | * other function would "see" parity errors. |
| 4987 | */ |
Vladislav Zolotarov | c9ee920 | 2011-06-14 01:33:51 +0000 | [diff] [blame] | 4988 | #else |
| 4989 | bnx2x_panic(); |
| 4990 | #endif |
| 4991 | bnx2x_release_alr(bp); |
Vladislav Zolotarov | 72fd071 | 2010-04-19 01:13:12 +0000 | [diff] [blame] | 4992 | return; |
| 4993 | } |
| 4994 | |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 4995 | attn.sig[0] = REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_1_FUNC_0 + port*4); |
| 4996 | attn.sig[1] = REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_2_FUNC_0 + port*4); |
| 4997 | attn.sig[2] = REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_3_FUNC_0 + port*4); |
| 4998 | attn.sig[3] = REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_4_FUNC_0 + port*4); |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 4999 | if (!CHIP_IS_E1x(bp)) |
Dmitry Kravkov | f2e0899 | 2010-10-06 03:28:26 +0000 | [diff] [blame] | 5000 | attn.sig[4] = |
| 5001 | REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_5_FUNC_0 + port*4); |
| 5002 | else |
| 5003 | attn.sig[4] = 0; |
| 5004 | |
| 5005 | DP(NETIF_MSG_HW, "attn: %08x %08x %08x %08x %08x\n", |
| 5006 | attn.sig[0], attn.sig[1], attn.sig[2], attn.sig[3], attn.sig[4]); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 5007 | |
| 5008 | for (index = 0; index < MAX_DYNAMIC_ATTN_GRPS; index++) { |
| 5009 | if (deasserted & (1 << index)) { |
Vladislav Zolotarov | 72fd071 | 2010-04-19 01:13:12 +0000 | [diff] [blame] | 5010 | group_mask = &bp->attn_group[index]; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 5011 | |
Merav Sicron | 51c1a58 | 2012-03-18 10:33:38 +0000 | [diff] [blame] | 5012 | DP(NETIF_MSG_HW, "group[%d]: %08x %08x %08x %08x %08x\n", |
Dmitry Kravkov | f2e0899 | 2010-10-06 03:28:26 +0000 | [diff] [blame] | 5013 | index, |
| 5014 | group_mask->sig[0], group_mask->sig[1], |
| 5015 | group_mask->sig[2], group_mask->sig[3], |
| 5016 | group_mask->sig[4]); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 5017 | |
Dmitry Kravkov | f2e0899 | 2010-10-06 03:28:26 +0000 | [diff] [blame] | 5018 | bnx2x_attn_int_deasserted4(bp, |
| 5019 | attn.sig[4] & group_mask->sig[4]); |
Eliezer Tamir | 877e9aa | 2008-02-28 11:55:53 -0800 | [diff] [blame] | 5020 | bnx2x_attn_int_deasserted3(bp, |
Vladislav Zolotarov | 72fd071 | 2010-04-19 01:13:12 +0000 | [diff] [blame] | 5021 | attn.sig[3] & group_mask->sig[3]); |
Eliezer Tamir | 877e9aa | 2008-02-28 11:55:53 -0800 | [diff] [blame] | 5022 | bnx2x_attn_int_deasserted1(bp, |
Vladislav Zolotarov | 72fd071 | 2010-04-19 01:13:12 +0000 | [diff] [blame] | 5023 | attn.sig[1] & group_mask->sig[1]); |
Eliezer Tamir | 877e9aa | 2008-02-28 11:55:53 -0800 | [diff] [blame] | 5024 | bnx2x_attn_int_deasserted2(bp, |
Vladislav Zolotarov | 72fd071 | 2010-04-19 01:13:12 +0000 | [diff] [blame] | 5025 | attn.sig[2] & group_mask->sig[2]); |
Eliezer Tamir | 877e9aa | 2008-02-28 11:55:53 -0800 | [diff] [blame] | 5026 | bnx2x_attn_int_deasserted0(bp, |
Vladislav Zolotarov | 72fd071 | 2010-04-19 01:13:12 +0000 | [diff] [blame] | 5027 | attn.sig[0] & group_mask->sig[0]); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 5028 | } |
| 5029 | } |
| 5030 | |
Yitchak Gertner | 4a37fb6 | 2008-08-13 15:50:23 -0700 | [diff] [blame] | 5031 | bnx2x_release_alr(bp); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 5032 | |
Dmitry Kravkov | f2e0899 | 2010-10-06 03:28:26 +0000 | [diff] [blame] | 5033 | if (bp->common.int_block == INT_BLOCK_HC) |
| 5034 | reg_addr = (HC_REG_COMMAND_REG + port*32 + |
| 5035 | COMMAND_REG_ATTN_BITS_CLR); |
| 5036 | else |
| 5037 | reg_addr = (BAR_IGU_INTMEM + IGU_CMD_ATTN_BIT_CLR_UPPER*8); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 5038 | |
| 5039 | val = ~deasserted; |
Dmitry Kravkov | f2e0899 | 2010-10-06 03:28:26 +0000 | [diff] [blame] | 5040 | DP(NETIF_MSG_HW, "about to mask 0x%08x at %s addr 0x%x\n", val, |
| 5041 | (bp->common.int_block == INT_BLOCK_HC) ? "HC" : "IGU", reg_addr); |
Eilon Greenstein | 5c86284 | 2008-08-13 15:51:48 -0700 | [diff] [blame] | 5042 | REG_WR(bp, reg_addr, val); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 5043 | |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 5044 | if (~bp->attn_state & deasserted) |
Eilon Greenstein | 3fcaf2e | 2008-08-13 15:50:45 -0700 | [diff] [blame] | 5045 | BNX2X_ERR("IGU ERROR\n"); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 5046 | |
| 5047 | reg_addr = port ? MISC_REG_AEU_MASK_ATTN_FUNC_1 : |
| 5048 | MISC_REG_AEU_MASK_ATTN_FUNC_0; |
| 5049 | |
Eilon Greenstein | 3fcaf2e | 2008-08-13 15:50:45 -0700 | [diff] [blame] | 5050 | bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_PORT0_ATT_MASK + port); |
| 5051 | aeu_mask = REG_RD(bp, reg_addr); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 5052 | |
Eilon Greenstein | 3fcaf2e | 2008-08-13 15:50:45 -0700 | [diff] [blame] | 5053 | DP(NETIF_MSG_HW, "aeu_mask %x newly deasserted %x\n", |
| 5054 | aeu_mask, deasserted); |
Vladislav Zolotarov | 72fd071 | 2010-04-19 01:13:12 +0000 | [diff] [blame] | 5055 | aeu_mask |= (deasserted & 0x3ff); |
Eilon Greenstein | 3fcaf2e | 2008-08-13 15:50:45 -0700 | [diff] [blame] | 5056 | DP(NETIF_MSG_HW, "new mask %x\n", aeu_mask); |
| 5057 | |
| 5058 | REG_WR(bp, reg_addr, aeu_mask); |
| 5059 | bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_PORT0_ATT_MASK + port); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 5060 | |
| 5061 | DP(NETIF_MSG_HW, "attn_state %x\n", bp->attn_state); |
| 5062 | bp->attn_state &= ~deasserted; |
| 5063 | DP(NETIF_MSG_HW, "new state %x\n", bp->attn_state); |
| 5064 | } |
| 5065 | |
| 5066 | static void bnx2x_attn_int(struct bnx2x *bp) |
| 5067 | { |
| 5068 | /* read local copy of bits */ |
Eilon Greenstein | 68d5948 | 2009-01-14 21:27:36 -0800 | [diff] [blame] | 5069 | u32 attn_bits = le32_to_cpu(bp->def_status_blk->atten_status_block. |
| 5070 | attn_bits); |
| 5071 | u32 attn_ack = le32_to_cpu(bp->def_status_blk->atten_status_block. |
| 5072 | attn_bits_ack); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 5073 | u32 attn_state = bp->attn_state; |
| 5074 | |
| 5075 | /* look for changed bits */ |
| 5076 | u32 asserted = attn_bits & ~attn_ack & ~attn_state; |
| 5077 | u32 deasserted = ~attn_bits & attn_ack & attn_state; |
| 5078 | |
| 5079 | DP(NETIF_MSG_HW, |
| 5080 | "attn_bits %x attn_ack %x asserted %x deasserted %x\n", |
| 5081 | attn_bits, attn_ack, asserted, deasserted); |
| 5082 | |
| 5083 | if (~(attn_bits ^ attn_ack) & (attn_bits ^ attn_state)) |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 5084 | BNX2X_ERR("BAD attention state\n"); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 5085 | |
| 5086 | /* handle bits that were raised */ |
| 5087 | if (asserted) |
| 5088 | bnx2x_attn_int_asserted(bp, asserted); |
| 5089 | |
| 5090 | if (deasserted) |
| 5091 | bnx2x_attn_int_deasserted(bp, deasserted); |
| 5092 | } |
| 5093 | |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 5094 | void bnx2x_igu_ack_sb(struct bnx2x *bp, u8 igu_sb_id, u8 segment, |
| 5095 | u16 index, u8 op, u8 update) |
| 5096 | { |
Ariel Elior | dc1ba59 | 2013-01-01 05:22:30 +0000 | [diff] [blame] | 5097 | u32 igu_addr = bp->igu_base_addr; |
| 5098 | igu_addr += (IGU_CMD_INT_ACK_BASE + igu_sb_id)*8; |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 5099 | bnx2x_igu_ack_sb_gen(bp, igu_sb_id, segment, index, op, update, |
| 5100 | igu_addr); |
| 5101 | } |
| 5102 | |
Eric Dumazet | 1191cb8 | 2012-04-27 21:39:21 +0000 | [diff] [blame] | 5103 | static void bnx2x_update_eq_prod(struct bnx2x *bp, u16 prod) |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 5104 | { |
| 5105 | /* No memory barriers */ |
| 5106 | storm_memset_eq_prod(bp, prod, BP_FUNC(bp)); |
| 5107 | mmiowb(); /* keep prod updates ordered */ |
| 5108 | } |
| 5109 | |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 5110 | static int bnx2x_cnic_handle_cfc_del(struct bnx2x *bp, u32 cid, |
| 5111 | union event_ring_elem *elem) |
| 5112 | { |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 5113 | u8 err = elem->message.error; |
| 5114 | |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 5115 | if (!bp->cnic_eth_dev.starting_cid || |
Vladislav Zolotarov | c3a8ce6 | 2011-05-22 10:08:09 +0000 | [diff] [blame] | 5116 | (cid < bp->cnic_eth_dev.starting_cid && |
| 5117 | cid != bp->cnic_eth_dev.iscsi_l2_cid)) |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 5118 | return 1; |
| 5119 | |
| 5120 | DP(BNX2X_MSG_SP, "got delete ramrod for CNIC CID %d\n", cid); |
| 5121 | |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 5122 | if (unlikely(err)) { |
| 5123 | |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 5124 | BNX2X_ERR("got delete ramrod for CNIC CID %d with error!\n", |
| 5125 | cid); |
Yuval Mintz | 823e1d9 | 2013-01-14 05:11:47 +0000 | [diff] [blame] | 5126 | bnx2x_panic_dump(bp, false); |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 5127 | } |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 5128 | bnx2x_cnic_cfc_comp(bp, cid, err); |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 5129 | return 0; |
| 5130 | } |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 5131 | |
Eric Dumazet | 1191cb8 | 2012-04-27 21:39:21 +0000 | [diff] [blame] | 5132 | static void bnx2x_handle_mcast_eqe(struct bnx2x *bp) |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 5133 | { |
| 5134 | struct bnx2x_mcast_ramrod_params rparam; |
| 5135 | int rc; |
| 5136 | |
| 5137 | memset(&rparam, 0, sizeof(rparam)); |
| 5138 | |
| 5139 | rparam.mcast_obj = &bp->mcast_obj; |
| 5140 | |
| 5141 | netif_addr_lock_bh(bp->dev); |
| 5142 | |
| 5143 | /* Clear pending state for the last command */ |
| 5144 | bp->mcast_obj.raw.clear_pending(&bp->mcast_obj.raw); |
| 5145 | |
| 5146 | /* If there are pending mcast commands - send them */ |
| 5147 | if (bp->mcast_obj.check_pending(&bp->mcast_obj)) { |
| 5148 | rc = bnx2x_config_mcast(bp, &rparam, BNX2X_MCAST_CMD_CONT); |
| 5149 | if (rc < 0) |
| 5150 | BNX2X_ERR("Failed to send pending mcast commands: %d\n", |
| 5151 | rc); |
| 5152 | } |
| 5153 | |
| 5154 | netif_addr_unlock_bh(bp->dev); |
| 5155 | } |
| 5156 | |
Eric Dumazet | 1191cb8 | 2012-04-27 21:39:21 +0000 | [diff] [blame] | 5157 | static void bnx2x_handle_classification_eqe(struct bnx2x *bp, |
| 5158 | union event_ring_elem *elem) |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 5159 | { |
| 5160 | unsigned long ramrod_flags = 0; |
| 5161 | int rc = 0; |
| 5162 | u32 cid = elem->message.data.eth_event.echo & BNX2X_SWCID_MASK; |
| 5163 | struct bnx2x_vlan_mac_obj *vlan_mac_obj; |
| 5164 | |
| 5165 | /* Always push next commands out, don't wait here */ |
| 5166 | __set_bit(RAMROD_CONT, &ramrod_flags); |
| 5167 | |
Yuval Mintz | 86564c3 | 2013-01-23 03:21:50 +0000 | [diff] [blame] | 5168 | switch (le32_to_cpu((__force __le32)elem->message.data.eth_event.echo) |
| 5169 | >> BNX2X_SWCID_SHIFT) { |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 5170 | case BNX2X_FILTER_MAC_PENDING: |
Merav Sicron | 51c1a58 | 2012-03-18 10:33:38 +0000 | [diff] [blame] | 5171 | DP(BNX2X_MSG_SP, "Got SETUP_MAC completions\n"); |
Merav Sicron | 55c1194 | 2012-11-07 00:45:48 +0000 | [diff] [blame] | 5172 | if (CNIC_LOADED(bp) && (cid == BNX2X_ISCSI_ETH_CID(bp))) |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 5173 | vlan_mac_obj = &bp->iscsi_l2_mac_obj; |
| 5174 | else |
Barak Witkowski | 15192a8 | 2012-06-19 07:48:28 +0000 | [diff] [blame] | 5175 | vlan_mac_obj = &bp->sp_objs[cid].mac_obj; |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 5176 | |
| 5177 | break; |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 5178 | case BNX2X_FILTER_MCAST_PENDING: |
Merav Sicron | 51c1a58 | 2012-03-18 10:33:38 +0000 | [diff] [blame] | 5179 | DP(BNX2X_MSG_SP, "Got SETUP_MCAST completions\n"); |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 5180 | /* This is only relevant for 57710 where multicast MACs are |
| 5181 | * configured as unicast MACs using the same ramrod. |
| 5182 | */ |
| 5183 | bnx2x_handle_mcast_eqe(bp); |
| 5184 | return; |
| 5185 | default: |
| 5186 | BNX2X_ERR("Unsupported classification command: %d\n", |
| 5187 | elem->message.data.eth_event.echo); |
| 5188 | return; |
| 5189 | } |
| 5190 | |
| 5191 | rc = vlan_mac_obj->complete(bp, vlan_mac_obj, elem, &ramrod_flags); |
| 5192 | |
| 5193 | if (rc < 0) |
| 5194 | BNX2X_ERR("Failed to schedule new commands: %d\n", rc); |
| 5195 | else if (rc > 0) |
| 5196 | DP(BNX2X_MSG_SP, "Scheduled next pending commands...\n"); |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 5197 | } |
| 5198 | |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 5199 | static void bnx2x_set_iscsi_eth_rx_mode(struct bnx2x *bp, bool start); |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 5200 | |
Eric Dumazet | 1191cb8 | 2012-04-27 21:39:21 +0000 | [diff] [blame] | 5201 | static void bnx2x_handle_rx_mode_eqe(struct bnx2x *bp) |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 5202 | { |
| 5203 | netif_addr_lock_bh(bp->dev); |
| 5204 | |
| 5205 | clear_bit(BNX2X_FILTER_RX_MODE_PENDING, &bp->sp_state); |
| 5206 | |
| 5207 | /* Send rx_mode command again if was requested */ |
| 5208 | if (test_and_clear_bit(BNX2X_FILTER_RX_MODE_SCHED, &bp->sp_state)) |
| 5209 | bnx2x_set_storm_rx_mode(bp); |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 5210 | else if (test_and_clear_bit(BNX2X_FILTER_ISCSI_ETH_START_SCHED, |
| 5211 | &bp->sp_state)) |
| 5212 | bnx2x_set_iscsi_eth_rx_mode(bp, true); |
| 5213 | else if (test_and_clear_bit(BNX2X_FILTER_ISCSI_ETH_STOP_SCHED, |
| 5214 | &bp->sp_state)) |
| 5215 | bnx2x_set_iscsi_eth_rx_mode(bp, false); |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 5216 | |
| 5217 | netif_addr_unlock_bh(bp->dev); |
| 5218 | } |
| 5219 | |
Eric Dumazet | 1191cb8 | 2012-04-27 21:39:21 +0000 | [diff] [blame] | 5220 | static void bnx2x_after_afex_vif_lists(struct bnx2x *bp, |
Barak Witkowski | a334872 | 2012-04-23 03:04:46 +0000 | [diff] [blame] | 5221 | union event_ring_elem *elem) |
| 5222 | { |
| 5223 | if (elem->message.data.vif_list_event.echo == VIF_LIST_RULE_GET) { |
| 5224 | DP(BNX2X_MSG_SP, |
| 5225 | "afex: ramrod completed VIF LIST_GET, addrs 0x%x\n", |
| 5226 | elem->message.data.vif_list_event.func_bit_map); |
| 5227 | bnx2x_fw_command(bp, DRV_MSG_CODE_AFEX_LISTGET_ACK, |
| 5228 | elem->message.data.vif_list_event.func_bit_map); |
| 5229 | } else if (elem->message.data.vif_list_event.echo == |
| 5230 | VIF_LIST_RULE_SET) { |
| 5231 | DP(BNX2X_MSG_SP, "afex: ramrod completed VIF LIST_SET\n"); |
| 5232 | bnx2x_fw_command(bp, DRV_MSG_CODE_AFEX_LISTSET_ACK, 0); |
| 5233 | } |
| 5234 | } |
| 5235 | |
| 5236 | /* called with rtnl_lock */ |
Eric Dumazet | 1191cb8 | 2012-04-27 21:39:21 +0000 | [diff] [blame] | 5237 | static void bnx2x_after_function_update(struct bnx2x *bp) |
Barak Witkowski | a334872 | 2012-04-23 03:04:46 +0000 | [diff] [blame] | 5238 | { |
| 5239 | int q, rc; |
| 5240 | struct bnx2x_fastpath *fp; |
| 5241 | struct bnx2x_queue_state_params queue_params = {NULL}; |
| 5242 | struct bnx2x_queue_update_params *q_update_params = |
| 5243 | &queue_params.params.update; |
| 5244 | |
Yuval Mintz | 2de6743 | 2013-01-23 03:21:43 +0000 | [diff] [blame] | 5245 | /* Send Q update command with afex vlan removal values for all Qs */ |
Barak Witkowski | a334872 | 2012-04-23 03:04:46 +0000 | [diff] [blame] | 5246 | queue_params.cmd = BNX2X_Q_CMD_UPDATE; |
| 5247 | |
| 5248 | /* set silent vlan removal values according to vlan mode */ |
| 5249 | __set_bit(BNX2X_Q_UPDATE_SILENT_VLAN_REM_CHNG, |
| 5250 | &q_update_params->update_flags); |
| 5251 | __set_bit(BNX2X_Q_UPDATE_SILENT_VLAN_REM, |
| 5252 | &q_update_params->update_flags); |
| 5253 | __set_bit(RAMROD_COMP_WAIT, &queue_params.ramrod_flags); |
| 5254 | |
| 5255 | /* in access mode mark mask and value are 0 to strip all vlans */ |
| 5256 | if (bp->afex_vlan_mode == FUNC_MF_CFG_AFEX_VLAN_ACCESS_MODE) { |
| 5257 | q_update_params->silent_removal_value = 0; |
| 5258 | q_update_params->silent_removal_mask = 0; |
| 5259 | } else { |
| 5260 | q_update_params->silent_removal_value = |
| 5261 | (bp->afex_def_vlan_tag & VLAN_VID_MASK); |
| 5262 | q_update_params->silent_removal_mask = VLAN_VID_MASK; |
| 5263 | } |
| 5264 | |
| 5265 | for_each_eth_queue(bp, q) { |
| 5266 | /* Set the appropriate Queue object */ |
| 5267 | fp = &bp->fp[q]; |
Barak Witkowski | 15192a8 | 2012-06-19 07:48:28 +0000 | [diff] [blame] | 5268 | queue_params.q_obj = &bnx2x_sp_obj(bp, fp).q_obj; |
Barak Witkowski | a334872 | 2012-04-23 03:04:46 +0000 | [diff] [blame] | 5269 | |
| 5270 | /* send the ramrod */ |
| 5271 | rc = bnx2x_queue_state_change(bp, &queue_params); |
| 5272 | if (rc < 0) |
| 5273 | BNX2X_ERR("Failed to config silent vlan rem for Q %d\n", |
| 5274 | q); |
| 5275 | } |
| 5276 | |
Yuval Mintz | fea7564 | 2013-04-10 13:34:39 +0300 | [diff] [blame] | 5277 | if (!NO_FCOE(bp) && CNIC_ENABLED(bp)) { |
Merav Sicron | 6556588 | 2012-06-19 07:48:26 +0000 | [diff] [blame] | 5278 | fp = &bp->fp[FCOE_IDX(bp)]; |
Barak Witkowski | 15192a8 | 2012-06-19 07:48:28 +0000 | [diff] [blame] | 5279 | queue_params.q_obj = &bnx2x_sp_obj(bp, fp).q_obj; |
Barak Witkowski | a334872 | 2012-04-23 03:04:46 +0000 | [diff] [blame] | 5280 | |
| 5281 | /* clear pending completion bit */ |
| 5282 | __clear_bit(RAMROD_COMP_WAIT, &queue_params.ramrod_flags); |
| 5283 | |
| 5284 | /* mark latest Q bit */ |
Peter Zijlstra | 4e857c5 | 2014-03-17 18:06:10 +0100 | [diff] [blame] | 5285 | smp_mb__before_atomic(); |
Barak Witkowski | a334872 | 2012-04-23 03:04:46 +0000 | [diff] [blame] | 5286 | set_bit(BNX2X_AFEX_FCOE_Q_UPDATE_PENDING, &bp->sp_state); |
Peter Zijlstra | 4e857c5 | 2014-03-17 18:06:10 +0100 | [diff] [blame] | 5287 | smp_mb__after_atomic(); |
Barak Witkowski | a334872 | 2012-04-23 03:04:46 +0000 | [diff] [blame] | 5288 | |
| 5289 | /* send Q update ramrod for FCoE Q */ |
| 5290 | rc = bnx2x_queue_state_change(bp, &queue_params); |
| 5291 | if (rc < 0) |
| 5292 | BNX2X_ERR("Failed to config silent vlan rem for Q %d\n", |
| 5293 | q); |
| 5294 | } else { |
| 5295 | /* If no FCoE ring - ACK MCP now */ |
| 5296 | bnx2x_link_report(bp); |
| 5297 | bnx2x_fw_command(bp, DRV_MSG_CODE_AFEX_VIFSET_ACK, 0); |
| 5298 | } |
Barak Witkowski | a334872 | 2012-04-23 03:04:46 +0000 | [diff] [blame] | 5299 | } |
| 5300 | |
Eric Dumazet | 1191cb8 | 2012-04-27 21:39:21 +0000 | [diff] [blame] | 5301 | static struct bnx2x_queue_sp_obj *bnx2x_cid_to_q_obj( |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 5302 | struct bnx2x *bp, u32 cid) |
| 5303 | { |
Joe Perches | 94f05b0 | 2011-08-14 12:16:20 +0000 | [diff] [blame] | 5304 | DP(BNX2X_MSG_SP, "retrieving fp from cid %d\n", cid); |
Merav Sicron | 55c1194 | 2012-11-07 00:45:48 +0000 | [diff] [blame] | 5305 | |
| 5306 | if (CNIC_LOADED(bp) && (cid == BNX2X_FCOE_ETH_CID(bp))) |
Barak Witkowski | 15192a8 | 2012-06-19 07:48:28 +0000 | [diff] [blame] | 5307 | return &bnx2x_fcoe_sp_obj(bp, q_obj); |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 5308 | else |
Barak Witkowski | 15192a8 | 2012-06-19 07:48:28 +0000 | [diff] [blame] | 5309 | return &bp->sp_objs[CID_TO_FP(cid, bp)].q_obj; |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 5310 | } |
| 5311 | |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 5312 | static void bnx2x_eq_int(struct bnx2x *bp) |
| 5313 | { |
| 5314 | u16 hw_cons, sw_cons, sw_prod; |
| 5315 | union event_ring_elem *elem; |
Merav Sicron | 55c1194 | 2012-11-07 00:45:48 +0000 | [diff] [blame] | 5316 | u8 echo; |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 5317 | u32 cid; |
| 5318 | u8 opcode; |
Ariel Elior | fd1fc79 | 2013-01-01 05:22:33 +0000 | [diff] [blame] | 5319 | int rc, spqe_cnt = 0; |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 5320 | struct bnx2x_queue_sp_obj *q_obj; |
| 5321 | struct bnx2x_func_sp_obj *f_obj = &bp->func_obj; |
| 5322 | struct bnx2x_raw_obj *rss_raw = &bp->rss_conf_obj.raw; |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 5323 | |
| 5324 | hw_cons = le16_to_cpu(*bp->eq_cons_sb); |
| 5325 | |
| 5326 | /* The hw_cos range is 1-255, 257 - the sw_cons range is 0-254, 256. |
Yuval Mintz | 16a5fd9 | 2013-06-02 00:06:18 +0000 | [diff] [blame] | 5327 | * when we get the next-page we need to adjust so the loop |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 5328 | * condition below will be met. The next element is the size of a |
| 5329 | * regular element and hence incrementing by 1 |
| 5330 | */ |
| 5331 | if ((hw_cons & EQ_DESC_MAX_PAGE) == EQ_DESC_MAX_PAGE) |
| 5332 | hw_cons++; |
| 5333 | |
Lucas De Marchi | 25985ed | 2011-03-30 22:57:33 -0300 | [diff] [blame] | 5334 | /* This function may never run in parallel with itself for a |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 5335 | * specific bp, thus there is no need in "paired" read memory |
| 5336 | * barrier here. |
| 5337 | */ |
| 5338 | sw_cons = bp->eq_cons; |
| 5339 | sw_prod = bp->eq_prod; |
| 5340 | |
Vladislav Zolotarov | d6cae23 | 2011-07-24 03:54:17 +0000 | [diff] [blame] | 5341 | DP(BNX2X_MSG_SP, "EQ: hw_cons %u sw_cons %u bp->eq_spq_left %x\n", |
Vladislav Zolotarov | 6e30dd4 | 2011-02-06 11:25:41 -0800 | [diff] [blame] | 5342 | hw_cons, sw_cons, atomic_read(&bp->eq_spq_left)); |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 5343 | |
| 5344 | for (; sw_cons != hw_cons; |
| 5345 | sw_prod = NEXT_EQ_IDX(sw_prod), sw_cons = NEXT_EQ_IDX(sw_cons)) { |
| 5346 | |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 5347 | elem = &bp->eq_ring[EQ_DESC(sw_cons)]; |
| 5348 | |
Ariel Elior | fd1fc79 | 2013-01-01 05:22:33 +0000 | [diff] [blame] | 5349 | rc = bnx2x_iov_eq_sp_event(bp, elem); |
| 5350 | if (!rc) { |
| 5351 | DP(BNX2X_MSG_IOV, "bnx2x_iov_eq_sp_event returned %d\n", |
| 5352 | rc); |
| 5353 | goto next_spqe; |
| 5354 | } |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 5355 | |
Yuval Mintz | 86564c3 | 2013-01-23 03:21:50 +0000 | [diff] [blame] | 5356 | /* elem CID originates from FW; actually LE */ |
| 5357 | cid = SW_CID((__force __le32) |
| 5358 | elem->message.data.cfc_del_event.cid); |
| 5359 | opcode = elem->message.opcode; |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 5360 | |
| 5361 | /* handle eq element */ |
| 5362 | switch (opcode) { |
Ariel Elior | fd1fc79 | 2013-01-01 05:22:33 +0000 | [diff] [blame] | 5363 | case EVENT_RING_OPCODE_VF_PF_CHANNEL: |
Yuval Mintz | 370d4a2 | 2014-03-23 18:12:24 +0200 | [diff] [blame] | 5364 | bnx2x_vf_mbx_schedule(bp, |
| 5365 | &elem->message.data.vf_pf_event); |
Ariel Elior | fd1fc79 | 2013-01-01 05:22:33 +0000 | [diff] [blame] | 5366 | continue; |
| 5367 | |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 5368 | case EVENT_RING_OPCODE_STAT_QUERY: |
Yuval Mintz | 76ca70f | 2014-02-12 18:19:49 +0200 | [diff] [blame] | 5369 | DP_AND((BNX2X_MSG_SP | BNX2X_MSG_STATS), |
| 5370 | "got statistics comp event %d\n", |
| 5371 | bp->stats_comp++); |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 5372 | /* nothing to do with stats comp */ |
Vladislav Zolotarov | d6cae23 | 2011-07-24 03:54:17 +0000 | [diff] [blame] | 5373 | goto next_spqe; |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 5374 | |
| 5375 | case EVENT_RING_OPCODE_CFC_DEL: |
| 5376 | /* handle according to cid range */ |
| 5377 | /* |
| 5378 | * we may want to verify here that the bp state is |
| 5379 | * HALTING |
| 5380 | */ |
Vladislav Zolotarov | d6cae23 | 2011-07-24 03:54:17 +0000 | [diff] [blame] | 5381 | DP(BNX2X_MSG_SP, |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 5382 | "got delete ramrod for MULTI[%d]\n", cid); |
Merav Sicron | 55c1194 | 2012-11-07 00:45:48 +0000 | [diff] [blame] | 5383 | |
| 5384 | if (CNIC_LOADED(bp) && |
| 5385 | !bnx2x_cnic_handle_cfc_del(bp, cid, elem)) |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 5386 | goto next_spqe; |
Merav Sicron | 55c1194 | 2012-11-07 00:45:48 +0000 | [diff] [blame] | 5387 | |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 5388 | q_obj = bnx2x_cid_to_q_obj(bp, cid); |
| 5389 | |
| 5390 | if (q_obj->complete_cmd(bp, q_obj, BNX2X_Q_CMD_CFC_DEL)) |
| 5391 | break; |
| 5392 | |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 5393 | goto next_spqe; |
Vladislav Zolotarov | e4901dd | 2010-12-13 05:44:18 +0000 | [diff] [blame] | 5394 | |
| 5395 | case EVENT_RING_OPCODE_STOP_TRAFFIC: |
Merav Sicron | 51c1a58 | 2012-03-18 10:33:38 +0000 | [diff] [blame] | 5396 | DP(BNX2X_MSG_SP | BNX2X_MSG_DCB, "got STOP TRAFFIC\n"); |
Dmitry Kravkov | 6ffa39f | 2013-11-17 08:59:29 +0200 | [diff] [blame] | 5397 | bnx2x_dcbx_set_params(bp, BNX2X_DCBX_STATE_TX_PAUSED); |
Dmitry Kravkov | 6debea8 | 2011-07-19 01:42:04 +0000 | [diff] [blame] | 5398 | if (f_obj->complete_cmd(bp, f_obj, |
| 5399 | BNX2X_F_CMD_TX_STOP)) |
| 5400 | break; |
Vladislav Zolotarov | e4901dd | 2010-12-13 05:44:18 +0000 | [diff] [blame] | 5401 | goto next_spqe; |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 5402 | |
Vladislav Zolotarov | e4901dd | 2010-12-13 05:44:18 +0000 | [diff] [blame] | 5403 | case EVENT_RING_OPCODE_START_TRAFFIC: |
Merav Sicron | 51c1a58 | 2012-03-18 10:33:38 +0000 | [diff] [blame] | 5404 | DP(BNX2X_MSG_SP | BNX2X_MSG_DCB, "got START TRAFFIC\n"); |
Dmitry Kravkov | 6ffa39f | 2013-11-17 08:59:29 +0200 | [diff] [blame] | 5405 | bnx2x_dcbx_set_params(bp, BNX2X_DCBX_STATE_TX_RELEASED); |
Dmitry Kravkov | 6debea8 | 2011-07-19 01:42:04 +0000 | [diff] [blame] | 5406 | if (f_obj->complete_cmd(bp, f_obj, |
| 5407 | BNX2X_F_CMD_TX_START)) |
| 5408 | break; |
Vladislav Zolotarov | e4901dd | 2010-12-13 05:44:18 +0000 | [diff] [blame] | 5409 | goto next_spqe; |
Merav Sicron | 55c1194 | 2012-11-07 00:45:48 +0000 | [diff] [blame] | 5410 | |
Barak Witkowski | a334872 | 2012-04-23 03:04:46 +0000 | [diff] [blame] | 5411 | case EVENT_RING_OPCODE_FUNCTION_UPDATE: |
Merav Sicron | 55c1194 | 2012-11-07 00:45:48 +0000 | [diff] [blame] | 5412 | echo = elem->message.data.function_update_event.echo; |
| 5413 | if (echo == SWITCH_UPDATE) { |
| 5414 | DP(BNX2X_MSG_SP | NETIF_MSG_IFUP, |
| 5415 | "got FUNC_SWITCH_UPDATE ramrod\n"); |
| 5416 | if (f_obj->complete_cmd( |
| 5417 | bp, f_obj, BNX2X_F_CMD_SWITCH_UPDATE)) |
| 5418 | break; |
Barak Witkowski | a334872 | 2012-04-23 03:04:46 +0000 | [diff] [blame] | 5419 | |
Merav Sicron | 55c1194 | 2012-11-07 00:45:48 +0000 | [diff] [blame] | 5420 | } else { |
Yuval Mintz | 230bb0f | 2014-02-12 18:19:56 +0200 | [diff] [blame] | 5421 | int cmd = BNX2X_SP_RTNL_AFEX_F_UPDATE; |
| 5422 | |
Merav Sicron | 55c1194 | 2012-11-07 00:45:48 +0000 | [diff] [blame] | 5423 | DP(BNX2X_MSG_SP | BNX2X_MSG_MCP, |
| 5424 | "AFEX: ramrod completed FUNCTION_UPDATE\n"); |
| 5425 | f_obj->complete_cmd(bp, f_obj, |
| 5426 | BNX2X_F_CMD_AFEX_UPDATE); |
Barak Witkowski | a334872 | 2012-04-23 03:04:46 +0000 | [diff] [blame] | 5427 | |
Merav Sicron | 55c1194 | 2012-11-07 00:45:48 +0000 | [diff] [blame] | 5428 | /* We will perform the Queues update from |
| 5429 | * sp_rtnl task as all Queue SP operations |
| 5430 | * should run under rtnl_lock. |
| 5431 | */ |
Yuval Mintz | 230bb0f | 2014-02-12 18:19:56 +0200 | [diff] [blame] | 5432 | bnx2x_schedule_sp_rtnl(bp, cmd, 0); |
Merav Sicron | 55c1194 | 2012-11-07 00:45:48 +0000 | [diff] [blame] | 5433 | } |
| 5434 | |
Barak Witkowski | a334872 | 2012-04-23 03:04:46 +0000 | [diff] [blame] | 5435 | goto next_spqe; |
| 5436 | |
| 5437 | case EVENT_RING_OPCODE_AFEX_VIF_LISTS: |
| 5438 | f_obj->complete_cmd(bp, f_obj, |
| 5439 | BNX2X_F_CMD_AFEX_VIFLISTS); |
| 5440 | bnx2x_after_afex_vif_lists(bp, elem); |
| 5441 | goto next_spqe; |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 5442 | case EVENT_RING_OPCODE_FUNCTION_START: |
Merav Sicron | 51c1a58 | 2012-03-18 10:33:38 +0000 | [diff] [blame] | 5443 | DP(BNX2X_MSG_SP | NETIF_MSG_IFUP, |
| 5444 | "got FUNC_START ramrod\n"); |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 5445 | if (f_obj->complete_cmd(bp, f_obj, BNX2X_F_CMD_START)) |
| 5446 | break; |
| 5447 | |
| 5448 | goto next_spqe; |
| 5449 | |
| 5450 | case EVENT_RING_OPCODE_FUNCTION_STOP: |
Merav Sicron | 51c1a58 | 2012-03-18 10:33:38 +0000 | [diff] [blame] | 5451 | DP(BNX2X_MSG_SP | NETIF_MSG_IFUP, |
| 5452 | "got FUNC_STOP ramrod\n"); |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 5453 | if (f_obj->complete_cmd(bp, f_obj, BNX2X_F_CMD_STOP)) |
| 5454 | break; |
| 5455 | |
| 5456 | goto next_spqe; |
Michal Kalderon | eeed018 | 2014-08-17 16:47:44 +0300 | [diff] [blame] | 5457 | |
| 5458 | case EVENT_RING_OPCODE_SET_TIMESYNC: |
| 5459 | DP(BNX2X_MSG_SP | BNX2X_MSG_PTP, |
| 5460 | "got set_timesync ramrod completion\n"); |
| 5461 | if (f_obj->complete_cmd(bp, f_obj, |
| 5462 | BNX2X_F_CMD_SET_TIMESYNC)) |
| 5463 | break; |
| 5464 | goto next_spqe; |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 5465 | } |
| 5466 | |
| 5467 | switch (opcode | bp->state) { |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 5468 | case (EVENT_RING_OPCODE_RSS_UPDATE_RULES | |
| 5469 | BNX2X_STATE_OPEN): |
| 5470 | case (EVENT_RING_OPCODE_RSS_UPDATE_RULES | |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 5471 | BNX2X_STATE_OPENING_WAIT4_PORT): |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 5472 | cid = elem->message.data.eth_event.echo & |
| 5473 | BNX2X_SWCID_MASK; |
Vladislav Zolotarov | d6cae23 | 2011-07-24 03:54:17 +0000 | [diff] [blame] | 5474 | DP(BNX2X_MSG_SP, "got RSS_UPDATE ramrod. CID %d\n", |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 5475 | cid); |
| 5476 | rss_raw->clear_pending(rss_raw); |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 5477 | break; |
| 5478 | |
| 5479 | case (EVENT_RING_OPCODE_SET_MAC | BNX2X_STATE_OPEN): |
| 5480 | case (EVENT_RING_OPCODE_SET_MAC | BNX2X_STATE_DIAG): |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 5481 | case (EVENT_RING_OPCODE_SET_MAC | |
| 5482 | BNX2X_STATE_CLOSING_WAIT4_HALT): |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 5483 | case (EVENT_RING_OPCODE_CLASSIFICATION_RULES | |
| 5484 | BNX2X_STATE_OPEN): |
| 5485 | case (EVENT_RING_OPCODE_CLASSIFICATION_RULES | |
| 5486 | BNX2X_STATE_DIAG): |
| 5487 | case (EVENT_RING_OPCODE_CLASSIFICATION_RULES | |
| 5488 | BNX2X_STATE_CLOSING_WAIT4_HALT): |
Vladislav Zolotarov | d6cae23 | 2011-07-24 03:54:17 +0000 | [diff] [blame] | 5489 | DP(BNX2X_MSG_SP, "got (un)set mac ramrod\n"); |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 5490 | bnx2x_handle_classification_eqe(bp, elem); |
| 5491 | break; |
| 5492 | |
| 5493 | case (EVENT_RING_OPCODE_MULTICAST_RULES | |
| 5494 | BNX2X_STATE_OPEN): |
| 5495 | case (EVENT_RING_OPCODE_MULTICAST_RULES | |
| 5496 | BNX2X_STATE_DIAG): |
| 5497 | case (EVENT_RING_OPCODE_MULTICAST_RULES | |
| 5498 | BNX2X_STATE_CLOSING_WAIT4_HALT): |
Vladislav Zolotarov | d6cae23 | 2011-07-24 03:54:17 +0000 | [diff] [blame] | 5499 | DP(BNX2X_MSG_SP, "got mcast ramrod\n"); |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 5500 | bnx2x_handle_mcast_eqe(bp); |
| 5501 | break; |
| 5502 | |
| 5503 | case (EVENT_RING_OPCODE_FILTERS_RULES | |
| 5504 | BNX2X_STATE_OPEN): |
| 5505 | case (EVENT_RING_OPCODE_FILTERS_RULES | |
| 5506 | BNX2X_STATE_DIAG): |
| 5507 | case (EVENT_RING_OPCODE_FILTERS_RULES | |
| 5508 | BNX2X_STATE_CLOSING_WAIT4_HALT): |
Vladislav Zolotarov | d6cae23 | 2011-07-24 03:54:17 +0000 | [diff] [blame] | 5509 | DP(BNX2X_MSG_SP, "got rx_mode ramrod\n"); |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 5510 | bnx2x_handle_rx_mode_eqe(bp); |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 5511 | break; |
| 5512 | default: |
| 5513 | /* unknown event log error and continue */ |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 5514 | BNX2X_ERR("Unknown EQ event %d, bp->state 0x%x\n", |
| 5515 | elem->message.opcode, bp->state); |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 5516 | } |
| 5517 | next_spqe: |
| 5518 | spqe_cnt++; |
| 5519 | } /* for */ |
| 5520 | |
Peter Zijlstra | 4e857c5 | 2014-03-17 18:06:10 +0100 | [diff] [blame] | 5521 | smp_mb__before_atomic(); |
Vladislav Zolotarov | 6e30dd4 | 2011-02-06 11:25:41 -0800 | [diff] [blame] | 5522 | atomic_add(spqe_cnt, &bp->eq_spq_left); |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 5523 | |
| 5524 | bp->eq_cons = sw_cons; |
| 5525 | bp->eq_prod = sw_prod; |
| 5526 | /* Make sure that above mem writes were issued towards the memory */ |
| 5527 | smp_wmb(); |
| 5528 | |
| 5529 | /* update producer */ |
| 5530 | bnx2x_update_eq_prod(bp, bp->eq_prod); |
| 5531 | } |
| 5532 | |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 5533 | static void bnx2x_sp_task(struct work_struct *work) |
| 5534 | { |
Eilon Greenstein | 1cf167f | 2009-01-14 21:22:18 -0800 | [diff] [blame] | 5535 | struct bnx2x *bp = container_of(work, struct bnx2x, sp_task.work); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 5536 | |
Ariel Elior | fd1fc79 | 2013-01-01 05:22:33 +0000 | [diff] [blame] | 5537 | DP(BNX2X_MSG_SP, "sp task invoked\n"); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 5538 | |
Yuval Mintz | 16a5fd9 | 2013-06-02 00:06:18 +0000 | [diff] [blame] | 5539 | /* make sure the atomic interrupt_occurred has been written */ |
Ariel Elior | fd1fc79 | 2013-01-01 05:22:33 +0000 | [diff] [blame] | 5540 | smp_rmb(); |
| 5541 | if (atomic_read(&bp->interrupt_occurred)) { |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 5542 | |
Ariel Elior | fd1fc79 | 2013-01-01 05:22:33 +0000 | [diff] [blame] | 5543 | /* what work needs to be performed? */ |
| 5544 | u16 status = bnx2x_update_dsb_idx(bp); |
Vladislav Zolotarov | cdaa7cb | 2010-04-19 01:13:57 +0000 | [diff] [blame] | 5545 | |
Ariel Elior | fd1fc79 | 2013-01-01 05:22:33 +0000 | [diff] [blame] | 5546 | DP(BNX2X_MSG_SP, "status %x\n", status); |
| 5547 | DP(BNX2X_MSG_SP, "setting interrupt_occurred to 0\n"); |
| 5548 | atomic_set(&bp->interrupt_occurred, 0); |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 5549 | |
Ariel Elior | fd1fc79 | 2013-01-01 05:22:33 +0000 | [diff] [blame] | 5550 | /* HW attentions */ |
| 5551 | if (status & BNX2X_DEF_SB_ATT_IDX) { |
| 5552 | bnx2x_attn_int(bp); |
| 5553 | status &= ~BNX2X_DEF_SB_ATT_IDX; |
Vladislav Zolotarov | 019dbb4 | 2011-07-19 01:43:25 +0000 | [diff] [blame] | 5554 | } |
Merav Sicron | 55c1194 | 2012-11-07 00:45:48 +0000 | [diff] [blame] | 5555 | |
Ariel Elior | fd1fc79 | 2013-01-01 05:22:33 +0000 | [diff] [blame] | 5556 | /* SP events: STAT_QUERY and others */ |
| 5557 | if (status & BNX2X_DEF_SB_IDX) { |
| 5558 | struct bnx2x_fastpath *fp = bnx2x_fcoe_fp(bp); |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 5559 | |
Ariel Elior | fd1fc79 | 2013-01-01 05:22:33 +0000 | [diff] [blame] | 5560 | if (FCOE_INIT(bp) && |
| 5561 | (bnx2x_has_rx_work(fp) || bnx2x_has_tx_work(fp))) { |
| 5562 | /* Prevent local bottom-halves from running as |
| 5563 | * we are going to change the local NAPI list. |
| 5564 | */ |
| 5565 | local_bh_disable(); |
| 5566 | napi_schedule(&bnx2x_fcoe(bp, napi)); |
| 5567 | local_bh_enable(); |
| 5568 | } |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 5569 | |
Ariel Elior | fd1fc79 | 2013-01-01 05:22:33 +0000 | [diff] [blame] | 5570 | /* Handle EQ completions */ |
| 5571 | bnx2x_eq_int(bp); |
| 5572 | bnx2x_ack_sb(bp, bp->igu_dsb_id, USTORM_ID, |
| 5573 | le16_to_cpu(bp->def_idx), IGU_INT_NOP, 1); |
| 5574 | |
| 5575 | status &= ~BNX2X_DEF_SB_IDX; |
| 5576 | } |
| 5577 | |
| 5578 | /* if status is non zero then perhaps something went wrong */ |
| 5579 | if (unlikely(status)) |
| 5580 | DP(BNX2X_MSG_SP, |
| 5581 | "got an unknown interrupt! (status 0x%x)\n", status); |
| 5582 | |
| 5583 | /* ack status block only if something was actually handled */ |
| 5584 | bnx2x_ack_sb(bp, bp->igu_dsb_id, ATTENTION_ID, |
| 5585 | le16_to_cpu(bp->def_att_idx), IGU_INT_ENABLE, 1); |
Vladislav Zolotarov | cdaa7cb | 2010-04-19 01:13:57 +0000 | [diff] [blame] | 5586 | } |
| 5587 | |
Barak Witkowski | a334872 | 2012-04-23 03:04:46 +0000 | [diff] [blame] | 5588 | /* afex - poll to check if VIFSET_ACK should be sent to MFW */ |
| 5589 | if (test_and_clear_bit(BNX2X_AFEX_PENDING_VIFSET_MCP_ACK, |
| 5590 | &bp->sp_state)) { |
| 5591 | bnx2x_link_report(bp); |
| 5592 | bnx2x_fw_command(bp, DRV_MSG_CODE_AFEX_VIFSET_ACK, 0); |
| 5593 | } |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 5594 | } |
| 5595 | |
Dmitry Kravkov | 9f6c925 | 2010-07-27 12:34:34 +0000 | [diff] [blame] | 5596 | irqreturn_t bnx2x_msix_sp_int(int irq, void *dev_instance) |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 5597 | { |
| 5598 | struct net_device *dev = dev_instance; |
| 5599 | struct bnx2x *bp = netdev_priv(dev); |
| 5600 | |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 5601 | bnx2x_ack_sb(bp, bp->igu_dsb_id, USTORM_ID, 0, |
| 5602 | IGU_INT_DISABLE, 0); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 5603 | |
| 5604 | #ifdef BNX2X_STOP_ON_ERROR |
| 5605 | if (unlikely(bp->panic)) |
| 5606 | return IRQ_HANDLED; |
| 5607 | #endif |
| 5608 | |
Merav Sicron | 55c1194 | 2012-11-07 00:45:48 +0000 | [diff] [blame] | 5609 | if (CNIC_LOADED(bp)) { |
Michael Chan | 993ac7b | 2009-10-10 13:46:56 +0000 | [diff] [blame] | 5610 | struct cnic_ops *c_ops; |
| 5611 | |
| 5612 | rcu_read_lock(); |
| 5613 | c_ops = rcu_dereference(bp->cnic_ops); |
| 5614 | if (c_ops) |
| 5615 | c_ops->cnic_handler(bp->cnic_data, NULL); |
| 5616 | rcu_read_unlock(); |
| 5617 | } |
Merav Sicron | 55c1194 | 2012-11-07 00:45:48 +0000 | [diff] [blame] | 5618 | |
Ariel Elior | fd1fc79 | 2013-01-01 05:22:33 +0000 | [diff] [blame] | 5619 | /* schedule sp task to perform default status block work, ack |
| 5620 | * attentions and enable interrupts. |
| 5621 | */ |
| 5622 | bnx2x_schedule_sp_task(bp); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 5623 | |
| 5624 | return IRQ_HANDLED; |
| 5625 | } |
| 5626 | |
| 5627 | /* end of slow path */ |
| 5628 | |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 5629 | void bnx2x_drv_pulse(struct bnx2x *bp) |
| 5630 | { |
| 5631 | SHMEM_WR(bp, func_mb[BP_FW_MB_IDX(bp)].drv_pulse_mb, |
| 5632 | bp->fw_drv_pulse_wr_seq); |
| 5633 | } |
| 5634 | |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 5635 | static void bnx2x_timer(unsigned long data) |
| 5636 | { |
| 5637 | struct bnx2x *bp = (struct bnx2x *) data; |
| 5638 | |
| 5639 | if (!netif_running(bp->dev)) |
| 5640 | return; |
| 5641 | |
Ariel Elior | 67c431a | 2013-01-01 05:22:36 +0000 | [diff] [blame] | 5642 | if (IS_PF(bp) && |
| 5643 | !BP_NOMCP(bp)) { |
Dmitry Kravkov | f2e0899 | 2010-10-06 03:28:26 +0000 | [diff] [blame] | 5644 | int mb_idx = BP_FW_MB_IDX(bp); |
Eilon Greenstein | 4c86866 | 2013-09-23 10:12:50 +0300 | [diff] [blame] | 5645 | u16 drv_pulse; |
| 5646 | u16 mcp_pulse; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 5647 | |
| 5648 | ++bp->fw_drv_pulse_wr_seq; |
| 5649 | bp->fw_drv_pulse_wr_seq &= DRV_PULSE_SEQ_MASK; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 5650 | drv_pulse = bp->fw_drv_pulse_wr_seq; |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 5651 | bnx2x_drv_pulse(bp); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 5652 | |
Dmitry Kravkov | f2e0899 | 2010-10-06 03:28:26 +0000 | [diff] [blame] | 5653 | mcp_pulse = (SHMEM_RD(bp, func_mb[mb_idx].mcp_pulse_mb) & |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 5654 | MCP_PULSE_SEQ_MASK); |
| 5655 | /* The delta between driver pulse and mcp response |
Eilon Greenstein | 4c86866 | 2013-09-23 10:12:50 +0300 | [diff] [blame] | 5656 | * should not get too big. If the MFW is more than 5 pulses |
| 5657 | * behind, we should worry about it enough to generate an error |
| 5658 | * log. |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 5659 | */ |
Eilon Greenstein | 4c86866 | 2013-09-23 10:12:50 +0300 | [diff] [blame] | 5660 | if (((drv_pulse - mcp_pulse) & MCP_PULSE_SEQ_MASK) > 5) |
| 5661 | BNX2X_ERR("MFW seems hanged: drv_pulse (0x%x) != mcp_pulse (0x%x)\n", |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 5662 | drv_pulse, mcp_pulse); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 5663 | } |
| 5664 | |
Eilon Greenstein | f34d28e | 2009-10-15 00:18:08 -0700 | [diff] [blame] | 5665 | if (bp->state == BNX2X_STATE_OPEN) |
Yitchak Gertner | bb2a0f7 | 2008-06-23 20:33:36 -0700 | [diff] [blame] | 5666 | bnx2x_stats_handle(bp, STATS_EVENT_UPDATE); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 5667 | |
Ariel Elior | abc5a02 | 2013-01-01 05:22:43 +0000 | [diff] [blame] | 5668 | /* sample pf vf bulletin board for new posts from pf */ |
Yuval Mintz | 37173488 | 2013-06-24 11:04:10 +0300 | [diff] [blame] | 5669 | if (IS_VF(bp)) |
| 5670 | bnx2x_timer_sriov(bp); |
Ariel Elior | 78c3bcc | 2013-06-20 17:39:08 +0300 | [diff] [blame] | 5671 | |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 5672 | mod_timer(&bp->timer, jiffies + bp->current_interval); |
| 5673 | } |
| 5674 | |
| 5675 | /* end of Statistics */ |
| 5676 | |
| 5677 | /* nic init */ |
| 5678 | |
| 5679 | /* |
| 5680 | * nic init service functions |
| 5681 | */ |
| 5682 | |
Eric Dumazet | 1191cb8 | 2012-04-27 21:39:21 +0000 | [diff] [blame] | 5683 | static void bnx2x_fill(struct bnx2x *bp, u32 addr, int fill, u32 len) |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 5684 | { |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 5685 | u32 i; |
| 5686 | if (!(len%4) && !(addr%4)) |
| 5687 | for (i = 0; i < len; i += 4) |
| 5688 | REG_WR(bp, addr + i, fill); |
| 5689 | else |
| 5690 | for (i = 0; i < len; i++) |
| 5691 | REG_WR8(bp, addr + i, fill); |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 5692 | } |
| 5693 | |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 5694 | /* helper: writes FP SP data to FW - data_size in dwords */ |
Eric Dumazet | 1191cb8 | 2012-04-27 21:39:21 +0000 | [diff] [blame] | 5695 | static void bnx2x_wr_fp_sb_data(struct bnx2x *bp, |
| 5696 | int fw_sb_id, |
| 5697 | u32 *sb_data_p, |
| 5698 | u32 data_size) |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 5699 | { |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 5700 | int index; |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 5701 | for (index = 0; index < data_size; index++) |
| 5702 | REG_WR(bp, BAR_CSTRORM_INTMEM + |
| 5703 | CSTORM_STATUS_BLOCK_DATA_OFFSET(fw_sb_id) + |
| 5704 | sizeof(u32)*index, |
| 5705 | *(sb_data_p + index)); |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 5706 | } |
| 5707 | |
Eric Dumazet | 1191cb8 | 2012-04-27 21:39:21 +0000 | [diff] [blame] | 5708 | static void bnx2x_zero_fp_sb(struct bnx2x *bp, int fw_sb_id) |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 5709 | { |
| 5710 | u32 *sb_data_p; |
| 5711 | u32 data_size = 0; |
Dmitry Kravkov | f2e0899 | 2010-10-06 03:28:26 +0000 | [diff] [blame] | 5712 | struct hc_status_block_data_e2 sb_data_e2; |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 5713 | struct hc_status_block_data_e1x sb_data_e1x; |
| 5714 | |
| 5715 | /* disable the function first */ |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 5716 | if (!CHIP_IS_E1x(bp)) { |
Dmitry Kravkov | f2e0899 | 2010-10-06 03:28:26 +0000 | [diff] [blame] | 5717 | memset(&sb_data_e2, 0, sizeof(struct hc_status_block_data_e2)); |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 5718 | sb_data_e2.common.state = SB_DISABLED; |
Dmitry Kravkov | f2e0899 | 2010-10-06 03:28:26 +0000 | [diff] [blame] | 5719 | sb_data_e2.common.p_func.vf_valid = false; |
| 5720 | sb_data_p = (u32 *)&sb_data_e2; |
| 5721 | data_size = sizeof(struct hc_status_block_data_e2)/sizeof(u32); |
| 5722 | } else { |
| 5723 | memset(&sb_data_e1x, 0, |
| 5724 | sizeof(struct hc_status_block_data_e1x)); |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 5725 | sb_data_e1x.common.state = SB_DISABLED; |
Dmitry Kravkov | f2e0899 | 2010-10-06 03:28:26 +0000 | [diff] [blame] | 5726 | sb_data_e1x.common.p_func.vf_valid = false; |
| 5727 | sb_data_p = (u32 *)&sb_data_e1x; |
| 5728 | data_size = sizeof(struct hc_status_block_data_e1x)/sizeof(u32); |
| 5729 | } |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 5730 | bnx2x_wr_fp_sb_data(bp, fw_sb_id, sb_data_p, data_size); |
| 5731 | |
| 5732 | bnx2x_fill(bp, BAR_CSTRORM_INTMEM + |
| 5733 | CSTORM_STATUS_BLOCK_OFFSET(fw_sb_id), 0, |
| 5734 | CSTORM_STATUS_BLOCK_SIZE); |
| 5735 | bnx2x_fill(bp, BAR_CSTRORM_INTMEM + |
| 5736 | CSTORM_SYNC_BLOCK_OFFSET(fw_sb_id), 0, |
| 5737 | CSTORM_SYNC_BLOCK_SIZE); |
| 5738 | } |
| 5739 | |
| 5740 | /* helper: writes SP SB data to FW */ |
Eric Dumazet | 1191cb8 | 2012-04-27 21:39:21 +0000 | [diff] [blame] | 5741 | static void bnx2x_wr_sp_sb_data(struct bnx2x *bp, |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 5742 | struct hc_sp_status_block_data *sp_sb_data) |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 5743 | { |
| 5744 | int func = BP_FUNC(bp); |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 5745 | int i; |
| 5746 | for (i = 0; i < sizeof(struct hc_sp_status_block_data)/sizeof(u32); i++) |
| 5747 | REG_WR(bp, BAR_CSTRORM_INTMEM + |
| 5748 | CSTORM_SP_STATUS_BLOCK_DATA_OFFSET(func) + |
| 5749 | i*sizeof(u32), |
| 5750 | *((u32 *)sp_sb_data + i)); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 5751 | } |
| 5752 | |
Eric Dumazet | 1191cb8 | 2012-04-27 21:39:21 +0000 | [diff] [blame] | 5753 | static void bnx2x_zero_sp_sb(struct bnx2x *bp) |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 5754 | { |
| 5755 | int func = BP_FUNC(bp); |
| 5756 | struct hc_sp_status_block_data sp_sb_data; |
| 5757 | memset(&sp_sb_data, 0, sizeof(struct hc_sp_status_block_data)); |
| 5758 | |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 5759 | sp_sb_data.state = SB_DISABLED; |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 5760 | sp_sb_data.p_func.vf_valid = false; |
| 5761 | |
| 5762 | bnx2x_wr_sp_sb_data(bp, &sp_sb_data); |
| 5763 | |
| 5764 | bnx2x_fill(bp, BAR_CSTRORM_INTMEM + |
| 5765 | CSTORM_SP_STATUS_BLOCK_OFFSET(func), 0, |
| 5766 | CSTORM_SP_STATUS_BLOCK_SIZE); |
| 5767 | bnx2x_fill(bp, BAR_CSTRORM_INTMEM + |
| 5768 | CSTORM_SP_SYNC_BLOCK_OFFSET(func), 0, |
| 5769 | CSTORM_SP_SYNC_BLOCK_SIZE); |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 5770 | } |
| 5771 | |
Eric Dumazet | 1191cb8 | 2012-04-27 21:39:21 +0000 | [diff] [blame] | 5772 | static void bnx2x_setup_ndsb_state_machine(struct hc_status_block_sm *hc_sm, |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 5773 | int igu_sb_id, int igu_seg_id) |
| 5774 | { |
| 5775 | hc_sm->igu_sb_id = igu_sb_id; |
| 5776 | hc_sm->igu_seg_id = igu_seg_id; |
| 5777 | hc_sm->timer_value = 0xFF; |
| 5778 | hc_sm->time_to_expire = 0xFFFFFFFF; |
| 5779 | } |
| 5780 | |
David S. Miller | 8decf86 | 2011-09-22 03:23:13 -0400 | [diff] [blame] | 5781 | /* allocates state machine ids. */ |
Eric Dumazet | 1191cb8 | 2012-04-27 21:39:21 +0000 | [diff] [blame] | 5782 | static void bnx2x_map_sb_state_machines(struct hc_index_data *index_data) |
David S. Miller | 8decf86 | 2011-09-22 03:23:13 -0400 | [diff] [blame] | 5783 | { |
| 5784 | /* zero out state machine indices */ |
| 5785 | /* rx indices */ |
| 5786 | index_data[HC_INDEX_ETH_RX_CQ_CONS].flags &= ~HC_INDEX_DATA_SM_ID; |
| 5787 | |
| 5788 | /* tx indices */ |
| 5789 | index_data[HC_INDEX_OOO_TX_CQ_CONS].flags &= ~HC_INDEX_DATA_SM_ID; |
| 5790 | index_data[HC_INDEX_ETH_TX_CQ_CONS_COS0].flags &= ~HC_INDEX_DATA_SM_ID; |
| 5791 | index_data[HC_INDEX_ETH_TX_CQ_CONS_COS1].flags &= ~HC_INDEX_DATA_SM_ID; |
| 5792 | index_data[HC_INDEX_ETH_TX_CQ_CONS_COS2].flags &= ~HC_INDEX_DATA_SM_ID; |
| 5793 | |
| 5794 | /* map indices */ |
| 5795 | /* rx indices */ |
| 5796 | index_data[HC_INDEX_ETH_RX_CQ_CONS].flags |= |
| 5797 | SM_RX_ID << HC_INDEX_DATA_SM_ID_SHIFT; |
| 5798 | |
| 5799 | /* tx indices */ |
| 5800 | index_data[HC_INDEX_OOO_TX_CQ_CONS].flags |= |
| 5801 | SM_TX_ID << HC_INDEX_DATA_SM_ID_SHIFT; |
| 5802 | index_data[HC_INDEX_ETH_TX_CQ_CONS_COS0].flags |= |
| 5803 | SM_TX_ID << HC_INDEX_DATA_SM_ID_SHIFT; |
| 5804 | index_data[HC_INDEX_ETH_TX_CQ_CONS_COS1].flags |= |
| 5805 | SM_TX_ID << HC_INDEX_DATA_SM_ID_SHIFT; |
| 5806 | index_data[HC_INDEX_ETH_TX_CQ_CONS_COS2].flags |= |
| 5807 | SM_TX_ID << HC_INDEX_DATA_SM_ID_SHIFT; |
| 5808 | } |
| 5809 | |
Ariel Elior | b93288d | 2013-01-01 05:22:35 +0000 | [diff] [blame] | 5810 | void bnx2x_init_sb(struct bnx2x *bp, dma_addr_t mapping, int vfid, |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 5811 | u8 vf_valid, int fw_sb_id, int igu_sb_id) |
| 5812 | { |
| 5813 | int igu_seg_id; |
| 5814 | |
Dmitry Kravkov | f2e0899 | 2010-10-06 03:28:26 +0000 | [diff] [blame] | 5815 | struct hc_status_block_data_e2 sb_data_e2; |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 5816 | struct hc_status_block_data_e1x sb_data_e1x; |
| 5817 | struct hc_status_block_sm *hc_sm_p; |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 5818 | int data_size; |
| 5819 | u32 *sb_data_p; |
| 5820 | |
Dmitry Kravkov | f2e0899 | 2010-10-06 03:28:26 +0000 | [diff] [blame] | 5821 | if (CHIP_INT_MODE_IS_BC(bp)) |
| 5822 | igu_seg_id = HC_SEG_ACCESS_NORM; |
| 5823 | else |
| 5824 | igu_seg_id = IGU_SEG_ACCESS_NORM; |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 5825 | |
| 5826 | bnx2x_zero_fp_sb(bp, fw_sb_id); |
| 5827 | |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 5828 | if (!CHIP_IS_E1x(bp)) { |
Dmitry Kravkov | f2e0899 | 2010-10-06 03:28:26 +0000 | [diff] [blame] | 5829 | memset(&sb_data_e2, 0, sizeof(struct hc_status_block_data_e2)); |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 5830 | sb_data_e2.common.state = SB_ENABLED; |
Dmitry Kravkov | f2e0899 | 2010-10-06 03:28:26 +0000 | [diff] [blame] | 5831 | sb_data_e2.common.p_func.pf_id = BP_FUNC(bp); |
| 5832 | sb_data_e2.common.p_func.vf_id = vfid; |
| 5833 | sb_data_e2.common.p_func.vf_valid = vf_valid; |
| 5834 | sb_data_e2.common.p_func.vnic_id = BP_VN(bp); |
| 5835 | sb_data_e2.common.same_igu_sb_1b = true; |
| 5836 | sb_data_e2.common.host_sb_addr.hi = U64_HI(mapping); |
| 5837 | sb_data_e2.common.host_sb_addr.lo = U64_LO(mapping); |
| 5838 | hc_sm_p = sb_data_e2.common.state_machine; |
Dmitry Kravkov | f2e0899 | 2010-10-06 03:28:26 +0000 | [diff] [blame] | 5839 | sb_data_p = (u32 *)&sb_data_e2; |
| 5840 | data_size = sizeof(struct hc_status_block_data_e2)/sizeof(u32); |
David S. Miller | 8decf86 | 2011-09-22 03:23:13 -0400 | [diff] [blame] | 5841 | bnx2x_map_sb_state_machines(sb_data_e2.index_data); |
Dmitry Kravkov | f2e0899 | 2010-10-06 03:28:26 +0000 | [diff] [blame] | 5842 | } else { |
| 5843 | memset(&sb_data_e1x, 0, |
| 5844 | sizeof(struct hc_status_block_data_e1x)); |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 5845 | sb_data_e1x.common.state = SB_ENABLED; |
Dmitry Kravkov | f2e0899 | 2010-10-06 03:28:26 +0000 | [diff] [blame] | 5846 | sb_data_e1x.common.p_func.pf_id = BP_FUNC(bp); |
| 5847 | sb_data_e1x.common.p_func.vf_id = 0xff; |
| 5848 | sb_data_e1x.common.p_func.vf_valid = false; |
| 5849 | sb_data_e1x.common.p_func.vnic_id = BP_VN(bp); |
| 5850 | sb_data_e1x.common.same_igu_sb_1b = true; |
| 5851 | sb_data_e1x.common.host_sb_addr.hi = U64_HI(mapping); |
| 5852 | sb_data_e1x.common.host_sb_addr.lo = U64_LO(mapping); |
| 5853 | hc_sm_p = sb_data_e1x.common.state_machine; |
Dmitry Kravkov | f2e0899 | 2010-10-06 03:28:26 +0000 | [diff] [blame] | 5854 | sb_data_p = (u32 *)&sb_data_e1x; |
| 5855 | data_size = sizeof(struct hc_status_block_data_e1x)/sizeof(u32); |
David S. Miller | 8decf86 | 2011-09-22 03:23:13 -0400 | [diff] [blame] | 5856 | bnx2x_map_sb_state_machines(sb_data_e1x.index_data); |
Dmitry Kravkov | f2e0899 | 2010-10-06 03:28:26 +0000 | [diff] [blame] | 5857 | } |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 5858 | |
| 5859 | bnx2x_setup_ndsb_state_machine(&hc_sm_p[SM_RX_ID], |
| 5860 | igu_sb_id, igu_seg_id); |
| 5861 | bnx2x_setup_ndsb_state_machine(&hc_sm_p[SM_TX_ID], |
| 5862 | igu_sb_id, igu_seg_id); |
| 5863 | |
Merav Sicron | 51c1a58 | 2012-03-18 10:33:38 +0000 | [diff] [blame] | 5864 | DP(NETIF_MSG_IFUP, "Init FW SB %d\n", fw_sb_id); |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 5865 | |
Yuval Mintz | 86564c3 | 2013-01-23 03:21:50 +0000 | [diff] [blame] | 5866 | /* write indices to HW - PCI guarantees endianity of regpairs */ |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 5867 | bnx2x_wr_fp_sb_data(bp, fw_sb_id, sb_data_p, data_size); |
| 5868 | } |
| 5869 | |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 5870 | static void bnx2x_update_coalesce_sb(struct bnx2x *bp, u8 fw_sb_id, |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 5871 | u16 tx_usec, u16 rx_usec) |
| 5872 | { |
Ariel Elior | 6383c0b | 2011-07-14 08:31:57 +0000 | [diff] [blame] | 5873 | bnx2x_update_coalesce_sb_index(bp, fw_sb_id, HC_INDEX_ETH_RX_CQ_CONS, |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 5874 | false, rx_usec); |
Ariel Elior | 6383c0b | 2011-07-14 08:31:57 +0000 | [diff] [blame] | 5875 | bnx2x_update_coalesce_sb_index(bp, fw_sb_id, |
| 5876 | HC_INDEX_ETH_TX_CQ_CONS_COS0, false, |
| 5877 | tx_usec); |
| 5878 | bnx2x_update_coalesce_sb_index(bp, fw_sb_id, |
| 5879 | HC_INDEX_ETH_TX_CQ_CONS_COS1, false, |
| 5880 | tx_usec); |
| 5881 | bnx2x_update_coalesce_sb_index(bp, fw_sb_id, |
| 5882 | HC_INDEX_ETH_TX_CQ_CONS_COS2, false, |
| 5883 | tx_usec); |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 5884 | } |
Dmitry Kravkov | f2e0899 | 2010-10-06 03:28:26 +0000 | [diff] [blame] | 5885 | |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 5886 | static void bnx2x_init_def_sb(struct bnx2x *bp) |
| 5887 | { |
| 5888 | struct host_sp_status_block *def_sb = bp->def_status_blk; |
| 5889 | dma_addr_t mapping = bp->def_status_blk_mapping; |
| 5890 | int igu_sp_sb_index; |
| 5891 | int igu_seg_id; |
| 5892 | int port = BP_PORT(bp); |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 5893 | int func = BP_FUNC(bp); |
David S. Miller | 88c5100 | 2011-10-07 13:38:43 -0400 | [diff] [blame] | 5894 | int reg_offset, reg_offset_en5; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 5895 | u64 section; |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 5896 | int index; |
| 5897 | struct hc_sp_status_block_data sp_sb_data; |
| 5898 | memset(&sp_sb_data, 0, sizeof(struct hc_sp_status_block_data)); |
| 5899 | |
Dmitry Kravkov | f2e0899 | 2010-10-06 03:28:26 +0000 | [diff] [blame] | 5900 | if (CHIP_INT_MODE_IS_BC(bp)) { |
| 5901 | igu_sp_sb_index = DEF_SB_IGU_ID; |
| 5902 | igu_seg_id = HC_SEG_ACCESS_DEF; |
| 5903 | } else { |
| 5904 | igu_sp_sb_index = bp->igu_dsb_id; |
| 5905 | igu_seg_id = IGU_SEG_ACCESS_DEF; |
| 5906 | } |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 5907 | |
| 5908 | /* ATTN */ |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 5909 | section = ((u64)mapping) + offsetof(struct host_sp_status_block, |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 5910 | atten_status_block); |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 5911 | def_sb->atten_status_block.status_block_id = igu_sp_sb_index; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 5912 | |
Eliezer Tamir | 49d6677 | 2008-02-28 11:53:13 -0800 | [diff] [blame] | 5913 | bp->attn_state = 0; |
| 5914 | |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 5915 | reg_offset = (port ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_0 : |
| 5916 | MISC_REG_AEU_ENABLE1_FUNC_0_OUT_0); |
David S. Miller | 88c5100 | 2011-10-07 13:38:43 -0400 | [diff] [blame] | 5917 | reg_offset_en5 = (port ? MISC_REG_AEU_ENABLE5_FUNC_1_OUT_0 : |
| 5918 | MISC_REG_AEU_ENABLE5_FUNC_0_OUT_0); |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 5919 | for (index = 0; index < MAX_DYNAMIC_ATTN_GRPS; index++) { |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 5920 | int sindex; |
| 5921 | /* take care of sig[0]..sig[4] */ |
| 5922 | for (sindex = 0; sindex < 4; sindex++) |
| 5923 | bp->attn_group[index].sig[sindex] = |
| 5924 | REG_RD(bp, reg_offset + sindex*0x4 + 0x10*index); |
Dmitry Kravkov | f2e0899 | 2010-10-06 03:28:26 +0000 | [diff] [blame] | 5925 | |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 5926 | if (!CHIP_IS_E1x(bp)) |
Dmitry Kravkov | f2e0899 | 2010-10-06 03:28:26 +0000 | [diff] [blame] | 5927 | /* |
| 5928 | * enable5 is separate from the rest of the registers, |
| 5929 | * and therefore the address skip is 4 |
| 5930 | * and not 16 between the different groups |
| 5931 | */ |
| 5932 | bp->attn_group[index].sig[4] = REG_RD(bp, |
David S. Miller | 88c5100 | 2011-10-07 13:38:43 -0400 | [diff] [blame] | 5933 | reg_offset_en5 + 0x4*index); |
Dmitry Kravkov | f2e0899 | 2010-10-06 03:28:26 +0000 | [diff] [blame] | 5934 | else |
| 5935 | bp->attn_group[index].sig[4] = 0; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 5936 | } |
| 5937 | |
Dmitry Kravkov | f2e0899 | 2010-10-06 03:28:26 +0000 | [diff] [blame] | 5938 | if (bp->common.int_block == INT_BLOCK_HC) { |
| 5939 | reg_offset = (port ? HC_REG_ATTN_MSG1_ADDR_L : |
| 5940 | HC_REG_ATTN_MSG0_ADDR_L); |
| 5941 | |
| 5942 | REG_WR(bp, reg_offset, U64_LO(section)); |
| 5943 | REG_WR(bp, reg_offset + 4, U64_HI(section)); |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 5944 | } else if (!CHIP_IS_E1x(bp)) { |
Dmitry Kravkov | f2e0899 | 2010-10-06 03:28:26 +0000 | [diff] [blame] | 5945 | REG_WR(bp, IGU_REG_ATTN_MSG_ADDR_L, U64_LO(section)); |
| 5946 | REG_WR(bp, IGU_REG_ATTN_MSG_ADDR_H, U64_HI(section)); |
| 5947 | } |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 5948 | |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 5949 | section = ((u64)mapping) + offsetof(struct host_sp_status_block, |
| 5950 | sp_sb); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 5951 | |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 5952 | bnx2x_zero_sp_sb(bp); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 5953 | |
Yuval Mintz | 86564c3 | 2013-01-23 03:21:50 +0000 | [diff] [blame] | 5954 | /* PCI guarantees endianity of regpairs */ |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 5955 | sp_sb_data.state = SB_ENABLED; |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 5956 | sp_sb_data.host_sb_addr.lo = U64_LO(section); |
| 5957 | sp_sb_data.host_sb_addr.hi = U64_HI(section); |
| 5958 | sp_sb_data.igu_sb_id = igu_sp_sb_index; |
| 5959 | sp_sb_data.igu_seg_id = igu_seg_id; |
| 5960 | sp_sb_data.p_func.pf_id = func; |
Dmitry Kravkov | f2e0899 | 2010-10-06 03:28:26 +0000 | [diff] [blame] | 5961 | sp_sb_data.p_func.vnic_id = BP_VN(bp); |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 5962 | sp_sb_data.p_func.vf_id = 0xff; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 5963 | |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 5964 | bnx2x_wr_sp_sb_data(bp, &sp_sb_data); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 5965 | |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 5966 | bnx2x_ack_sb(bp, bp->igu_dsb_id, USTORM_ID, 0, IGU_INT_ENABLE, 0); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 5967 | } |
| 5968 | |
Dmitry Kravkov | 9f6c925 | 2010-07-27 12:34:34 +0000 | [diff] [blame] | 5969 | void bnx2x_update_coalesce(struct bnx2x *bp) |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 5970 | { |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 5971 | int i; |
| 5972 | |
Vladislav Zolotarov | ec6ba94 | 2010-12-13 05:44:01 +0000 | [diff] [blame] | 5973 | for_each_eth_queue(bp, i) |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 5974 | bnx2x_update_coalesce_sb(bp, bp->fp[i].fw_sb_id, |
Ariel Elior | 423cfa7e | 2011-03-14 13:43:22 -0700 | [diff] [blame] | 5975 | bp->tx_ticks, bp->rx_ticks); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 5976 | } |
| 5977 | |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 5978 | static void bnx2x_init_sp_ring(struct bnx2x *bp) |
| 5979 | { |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 5980 | spin_lock_init(&bp->spq_lock); |
Vladislav Zolotarov | 6e30dd4 | 2011-02-06 11:25:41 -0800 | [diff] [blame] | 5981 | atomic_set(&bp->cq_spq_left, MAX_SPQ_PENDING); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 5982 | |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 5983 | bp->spq_prod_idx = 0; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 5984 | bp->dsb_sp_prod = BNX2X_SP_DSB_INDEX; |
| 5985 | bp->spq_prod_bd = bp->spq; |
| 5986 | bp->spq_last_bd = bp->spq_prod_bd + MAX_SP_DESC_CNT; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 5987 | } |
| 5988 | |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 5989 | static void bnx2x_init_eq_ring(struct bnx2x *bp) |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 5990 | { |
| 5991 | int i; |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 5992 | for (i = 1; i <= NUM_EQ_PAGES; i++) { |
| 5993 | union event_ring_elem *elem = |
| 5994 | &bp->eq_ring[EQ_DESC_CNT_PAGE * i - 1]; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 5995 | |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 5996 | elem->next_page.addr.hi = |
| 5997 | cpu_to_le32(U64_HI(bp->eq_mapping + |
| 5998 | BCM_PAGE_SIZE * (i % NUM_EQ_PAGES))); |
| 5999 | elem->next_page.addr.lo = |
| 6000 | cpu_to_le32(U64_LO(bp->eq_mapping + |
| 6001 | BCM_PAGE_SIZE*(i % NUM_EQ_PAGES))); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 6002 | } |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 6003 | bp->eq_cons = 0; |
| 6004 | bp->eq_prod = NUM_EQ_DESC; |
| 6005 | bp->eq_cons_sb = BNX2X_EQ_INDEX; |
Yuval Mintz | 16a5fd9 | 2013-06-02 00:06:18 +0000 | [diff] [blame] | 6006 | /* we want a warning message before it gets wrought... */ |
Vladislav Zolotarov | 6e30dd4 | 2011-02-06 11:25:41 -0800 | [diff] [blame] | 6007 | atomic_set(&bp->eq_spq_left, |
| 6008 | min_t(int, MAX_SP_DESC_CNT - MAX_SPQ_PENDING, NUM_EQ_DESC) - 1); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 6009 | } |
| 6010 | |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 6011 | /* called with netif_addr_lock_bh() */ |
stephen hemminger | a8f47eb | 2014-01-09 22:20:11 -0800 | [diff] [blame] | 6012 | static int bnx2x_set_q_rx_mode(struct bnx2x *bp, u8 cl_id, |
| 6013 | unsigned long rx_mode_flags, |
| 6014 | unsigned long rx_accept_flags, |
| 6015 | unsigned long tx_accept_flags, |
| 6016 | unsigned long ramrod_flags) |
Tom Herbert | ab532cf | 2011-02-16 10:27:02 +0000 | [diff] [blame] | 6017 | { |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 6018 | struct bnx2x_rx_mode_ramrod_params ramrod_param; |
| 6019 | int rc; |
Tom Herbert | ab532cf | 2011-02-16 10:27:02 +0000 | [diff] [blame] | 6020 | |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 6021 | memset(&ramrod_param, 0, sizeof(ramrod_param)); |
Tom Herbert | ab532cf | 2011-02-16 10:27:02 +0000 | [diff] [blame] | 6022 | |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 6023 | /* Prepare ramrod parameters */ |
| 6024 | ramrod_param.cid = 0; |
| 6025 | ramrod_param.cl_id = cl_id; |
| 6026 | ramrod_param.rx_mode_obj = &bp->rx_mode_obj; |
| 6027 | ramrod_param.func_id = BP_FUNC(bp); |
| 6028 | |
| 6029 | ramrod_param.pstate = &bp->sp_state; |
| 6030 | ramrod_param.state = BNX2X_FILTER_RX_MODE_PENDING; |
| 6031 | |
| 6032 | ramrod_param.rdata = bnx2x_sp(bp, rx_mode_rdata); |
| 6033 | ramrod_param.rdata_mapping = bnx2x_sp_mapping(bp, rx_mode_rdata); |
| 6034 | |
| 6035 | set_bit(BNX2X_FILTER_RX_MODE_PENDING, &bp->sp_state); |
| 6036 | |
| 6037 | ramrod_param.ramrod_flags = ramrod_flags; |
| 6038 | ramrod_param.rx_mode_flags = rx_mode_flags; |
| 6039 | |
| 6040 | ramrod_param.rx_accept_flags = rx_accept_flags; |
| 6041 | ramrod_param.tx_accept_flags = tx_accept_flags; |
| 6042 | |
| 6043 | rc = bnx2x_config_rx_mode(bp, &ramrod_param); |
| 6044 | if (rc < 0) { |
| 6045 | BNX2X_ERR("Set rx_mode %d failed\n", bp->rx_mode); |
Yuval Mintz | 924d75a | 2013-01-23 03:21:44 +0000 | [diff] [blame] | 6046 | return rc; |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 6047 | } |
Yuval Mintz | 924d75a | 2013-01-23 03:21:44 +0000 | [diff] [blame] | 6048 | |
| 6049 | return 0; |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 6050 | } |
| 6051 | |
Yuval Mintz | 86564c3 | 2013-01-23 03:21:50 +0000 | [diff] [blame] | 6052 | static int bnx2x_fill_accept_flags(struct bnx2x *bp, u32 rx_mode, |
| 6053 | unsigned long *rx_accept_flags, |
| 6054 | unsigned long *tx_accept_flags) |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 6055 | { |
Yuval Mintz | 924d75a | 2013-01-23 03:21:44 +0000 | [diff] [blame] | 6056 | /* Clear the flags first */ |
| 6057 | *rx_accept_flags = 0; |
| 6058 | *tx_accept_flags = 0; |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 6059 | |
Yuval Mintz | 924d75a | 2013-01-23 03:21:44 +0000 | [diff] [blame] | 6060 | switch (rx_mode) { |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 6061 | case BNX2X_RX_MODE_NONE: |
| 6062 | /* |
| 6063 | * 'drop all' supersedes any accept flags that may have been |
| 6064 | * passed to the function. |
| 6065 | */ |
| 6066 | break; |
| 6067 | case BNX2X_RX_MODE_NORMAL: |
Yuval Mintz | 924d75a | 2013-01-23 03:21:44 +0000 | [diff] [blame] | 6068 | __set_bit(BNX2X_ACCEPT_UNICAST, rx_accept_flags); |
| 6069 | __set_bit(BNX2X_ACCEPT_MULTICAST, rx_accept_flags); |
| 6070 | __set_bit(BNX2X_ACCEPT_BROADCAST, rx_accept_flags); |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 6071 | |
| 6072 | /* internal switching mode */ |
Yuval Mintz | 924d75a | 2013-01-23 03:21:44 +0000 | [diff] [blame] | 6073 | __set_bit(BNX2X_ACCEPT_UNICAST, tx_accept_flags); |
| 6074 | __set_bit(BNX2X_ACCEPT_MULTICAST, tx_accept_flags); |
| 6075 | __set_bit(BNX2X_ACCEPT_BROADCAST, tx_accept_flags); |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 6076 | |
| 6077 | break; |
| 6078 | case BNX2X_RX_MODE_ALLMULTI: |
Yuval Mintz | 924d75a | 2013-01-23 03:21:44 +0000 | [diff] [blame] | 6079 | __set_bit(BNX2X_ACCEPT_UNICAST, rx_accept_flags); |
| 6080 | __set_bit(BNX2X_ACCEPT_ALL_MULTICAST, rx_accept_flags); |
| 6081 | __set_bit(BNX2X_ACCEPT_BROADCAST, rx_accept_flags); |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 6082 | |
| 6083 | /* internal switching mode */ |
Yuval Mintz | 924d75a | 2013-01-23 03:21:44 +0000 | [diff] [blame] | 6084 | __set_bit(BNX2X_ACCEPT_UNICAST, tx_accept_flags); |
| 6085 | __set_bit(BNX2X_ACCEPT_ALL_MULTICAST, tx_accept_flags); |
| 6086 | __set_bit(BNX2X_ACCEPT_BROADCAST, tx_accept_flags); |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 6087 | |
| 6088 | break; |
| 6089 | case BNX2X_RX_MODE_PROMISC: |
Yuval Mintz | 16a5fd9 | 2013-06-02 00:06:18 +0000 | [diff] [blame] | 6090 | /* According to definition of SI mode, iface in promisc mode |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 6091 | * should receive matched and unmatched (in resolution of port) |
| 6092 | * unicast packets. |
| 6093 | */ |
Yuval Mintz | 924d75a | 2013-01-23 03:21:44 +0000 | [diff] [blame] | 6094 | __set_bit(BNX2X_ACCEPT_UNMATCHED, rx_accept_flags); |
| 6095 | __set_bit(BNX2X_ACCEPT_UNICAST, rx_accept_flags); |
| 6096 | __set_bit(BNX2X_ACCEPT_ALL_MULTICAST, rx_accept_flags); |
| 6097 | __set_bit(BNX2X_ACCEPT_BROADCAST, rx_accept_flags); |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 6098 | |
| 6099 | /* internal switching mode */ |
Yuval Mintz | 924d75a | 2013-01-23 03:21:44 +0000 | [diff] [blame] | 6100 | __set_bit(BNX2X_ACCEPT_ALL_MULTICAST, tx_accept_flags); |
| 6101 | __set_bit(BNX2X_ACCEPT_BROADCAST, tx_accept_flags); |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 6102 | |
| 6103 | if (IS_MF_SI(bp)) |
Yuval Mintz | 924d75a | 2013-01-23 03:21:44 +0000 | [diff] [blame] | 6104 | __set_bit(BNX2X_ACCEPT_ALL_UNICAST, tx_accept_flags); |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 6105 | else |
Yuval Mintz | 924d75a | 2013-01-23 03:21:44 +0000 | [diff] [blame] | 6106 | __set_bit(BNX2X_ACCEPT_UNICAST, tx_accept_flags); |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 6107 | |
| 6108 | break; |
| 6109 | default: |
Yuval Mintz | 924d75a | 2013-01-23 03:21:44 +0000 | [diff] [blame] | 6110 | BNX2X_ERR("Unknown rx_mode: %d\n", rx_mode); |
| 6111 | return -EINVAL; |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 6112 | } |
| 6113 | |
Yuval Mintz | 924d75a | 2013-01-23 03:21:44 +0000 | [diff] [blame] | 6114 | /* Set ACCEPT_ANY_VLAN as we do not enable filtering by VLAN */ |
Yuval Mintz | 0c23ad3 | 2014-08-17 16:47:45 +0300 | [diff] [blame^] | 6115 | if (rx_mode != BNX2X_RX_MODE_NONE) { |
Yuval Mintz | 924d75a | 2013-01-23 03:21:44 +0000 | [diff] [blame] | 6116 | __set_bit(BNX2X_ACCEPT_ANY_VLAN, rx_accept_flags); |
| 6117 | __set_bit(BNX2X_ACCEPT_ANY_VLAN, tx_accept_flags); |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 6118 | } |
| 6119 | |
Yuval Mintz | 924d75a | 2013-01-23 03:21:44 +0000 | [diff] [blame] | 6120 | return 0; |
| 6121 | } |
| 6122 | |
| 6123 | /* called with netif_addr_lock_bh() */ |
stephen hemminger | a8f47eb | 2014-01-09 22:20:11 -0800 | [diff] [blame] | 6124 | static int bnx2x_set_storm_rx_mode(struct bnx2x *bp) |
Yuval Mintz | 924d75a | 2013-01-23 03:21:44 +0000 | [diff] [blame] | 6125 | { |
| 6126 | unsigned long rx_mode_flags = 0, ramrod_flags = 0; |
| 6127 | unsigned long rx_accept_flags = 0, tx_accept_flags = 0; |
| 6128 | int rc; |
| 6129 | |
| 6130 | if (!NO_FCOE(bp)) |
| 6131 | /* Configure rx_mode of FCoE Queue */ |
| 6132 | __set_bit(BNX2X_RX_MODE_FCOE_ETH, &rx_mode_flags); |
| 6133 | |
| 6134 | rc = bnx2x_fill_accept_flags(bp, bp->rx_mode, &rx_accept_flags, |
| 6135 | &tx_accept_flags); |
| 6136 | if (rc) |
| 6137 | return rc; |
| 6138 | |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 6139 | __set_bit(RAMROD_RX, &ramrod_flags); |
| 6140 | __set_bit(RAMROD_TX, &ramrod_flags); |
| 6141 | |
Yuval Mintz | 924d75a | 2013-01-23 03:21:44 +0000 | [diff] [blame] | 6142 | return bnx2x_set_q_rx_mode(bp, bp->fp->cl_id, rx_mode_flags, |
| 6143 | rx_accept_flags, tx_accept_flags, |
| 6144 | ramrod_flags); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 6145 | } |
| 6146 | |
Eilon Greenstein | 471de71 | 2008-08-13 15:49:35 -0700 | [diff] [blame] | 6147 | static void bnx2x_init_internal_common(struct bnx2x *bp) |
| 6148 | { |
| 6149 | int i; |
| 6150 | |
| 6151 | /* Zero this manually as its initialization is |
| 6152 | currently missing in the initTool */ |
| 6153 | for (i = 0; i < (USTORM_AGG_DATA_SIZE >> 2); i++) |
| 6154 | REG_WR(bp, BAR_USTRORM_INTMEM + |
| 6155 | USTORM_AGG_DATA_OFFSET + i * 4, 0); |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 6156 | if (!CHIP_IS_E1x(bp)) { |
Dmitry Kravkov | f2e0899 | 2010-10-06 03:28:26 +0000 | [diff] [blame] | 6157 | REG_WR8(bp, BAR_CSTRORM_INTMEM + CSTORM_IGU_MODE_OFFSET, |
| 6158 | CHIP_INT_MODE_IS_BC(bp) ? |
| 6159 | HC_IGU_BC_MODE : HC_IGU_NBC_MODE); |
| 6160 | } |
Eilon Greenstein | 471de71 | 2008-08-13 15:49:35 -0700 | [diff] [blame] | 6161 | } |
| 6162 | |
Eilon Greenstein | 471de71 | 2008-08-13 15:49:35 -0700 | [diff] [blame] | 6163 | static void bnx2x_init_internal(struct bnx2x *bp, u32 load_code) |
| 6164 | { |
| 6165 | switch (load_code) { |
| 6166 | case FW_MSG_CODE_DRV_LOAD_COMMON: |
Dmitry Kravkov | f2e0899 | 2010-10-06 03:28:26 +0000 | [diff] [blame] | 6167 | case FW_MSG_CODE_DRV_LOAD_COMMON_CHIP: |
Eilon Greenstein | 471de71 | 2008-08-13 15:49:35 -0700 | [diff] [blame] | 6168 | bnx2x_init_internal_common(bp); |
| 6169 | /* no break */ |
| 6170 | |
| 6171 | case FW_MSG_CODE_DRV_LOAD_PORT: |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 6172 | /* nothing to do */ |
Eilon Greenstein | 471de71 | 2008-08-13 15:49:35 -0700 | [diff] [blame] | 6173 | /* no break */ |
| 6174 | |
| 6175 | case FW_MSG_CODE_DRV_LOAD_FUNCTION: |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 6176 | /* internal memory per function is |
| 6177 | initialized inside bnx2x_pf_init */ |
Eilon Greenstein | 471de71 | 2008-08-13 15:49:35 -0700 | [diff] [blame] | 6178 | break; |
| 6179 | |
| 6180 | default: |
| 6181 | BNX2X_ERR("Unknown load_code (0x%x) from MCP\n", load_code); |
| 6182 | break; |
| 6183 | } |
| 6184 | } |
| 6185 | |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 6186 | static inline u8 bnx2x_fp_igu_sb_id(struct bnx2x_fastpath *fp) |
| 6187 | { |
Merav Sicron | 55c1194 | 2012-11-07 00:45:48 +0000 | [diff] [blame] | 6188 | return fp->bp->igu_base_sb + fp->index + CNIC_SUPPORT(fp->bp); |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 6189 | } |
| 6190 | |
| 6191 | static inline u8 bnx2x_fp_fw_sb_id(struct bnx2x_fastpath *fp) |
| 6192 | { |
Merav Sicron | 55c1194 | 2012-11-07 00:45:48 +0000 | [diff] [blame] | 6193 | return fp->bp->base_fw_ndsb + fp->index + CNIC_SUPPORT(fp->bp); |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 6194 | } |
| 6195 | |
Eric Dumazet | 1191cb8 | 2012-04-27 21:39:21 +0000 | [diff] [blame] | 6196 | static u8 bnx2x_fp_cl_id(struct bnx2x_fastpath *fp) |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 6197 | { |
| 6198 | if (CHIP_IS_E1x(fp->bp)) |
| 6199 | return BP_L_ID(fp->bp) + fp->index; |
| 6200 | else /* We want Client ID to be the same as IGU SB ID for 57712 */ |
| 6201 | return bnx2x_fp_igu_sb_id(fp); |
| 6202 | } |
| 6203 | |
Ariel Elior | 6383c0b | 2011-07-14 08:31:57 +0000 | [diff] [blame] | 6204 | static void bnx2x_init_eth_fp(struct bnx2x *bp, int fp_idx) |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 6205 | { |
| 6206 | struct bnx2x_fastpath *fp = &bp->fp[fp_idx]; |
Ariel Elior | 6383c0b | 2011-07-14 08:31:57 +0000 | [diff] [blame] | 6207 | u8 cos; |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 6208 | unsigned long q_type = 0; |
Ariel Elior | 6383c0b | 2011-07-14 08:31:57 +0000 | [diff] [blame] | 6209 | u32 cids[BNX2X_MULTI_TX_COS] = { 0 }; |
Dmitry Kravkov | f233caf | 2011-11-13 04:34:22 +0000 | [diff] [blame] | 6210 | fp->rx_queue = fp_idx; |
Dmitry Kravkov | b3b83c3 | 2011-05-04 23:50:33 +0000 | [diff] [blame] | 6211 | fp->cid = fp_idx; |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 6212 | fp->cl_id = bnx2x_fp_cl_id(fp); |
| 6213 | fp->fw_sb_id = bnx2x_fp_fw_sb_id(fp); |
| 6214 | fp->igu_sb_id = bnx2x_fp_igu_sb_id(fp); |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 6215 | /* qZone id equals to FW (per path) client id */ |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 6216 | fp->cl_qzone_id = bnx2x_fp_qzone_id(fp); |
| 6217 | |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 6218 | /* init shortcut */ |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 6219 | fp->ustorm_rx_prods_offset = bnx2x_rx_ustorm_prods_offset(fp); |
Ariel Elior | 7a75299 | 2012-01-26 06:01:53 +0000 | [diff] [blame] | 6220 | |
Yuval Mintz | 16a5fd9 | 2013-06-02 00:06:18 +0000 | [diff] [blame] | 6221 | /* Setup SB indices */ |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 6222 | fp->rx_cons_sb = BNX2X_RX_SB_INDEX; |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 6223 | |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 6224 | /* Configure Queue State object */ |
| 6225 | __set_bit(BNX2X_Q_TYPE_HAS_RX, &q_type); |
| 6226 | __set_bit(BNX2X_Q_TYPE_HAS_TX, &q_type); |
Ariel Elior | 6383c0b | 2011-07-14 08:31:57 +0000 | [diff] [blame] | 6227 | |
| 6228 | BUG_ON(fp->max_cos > BNX2X_MULTI_TX_COS); |
| 6229 | |
| 6230 | /* init tx data */ |
| 6231 | for_each_cos_in_tx_queue(fp, cos) { |
Merav Sicron | 6556588 | 2012-06-19 07:48:26 +0000 | [diff] [blame] | 6232 | bnx2x_init_txdata(bp, fp->txdata_ptr[cos], |
| 6233 | CID_COS_TO_TX_ONLY_CID(fp->cid, cos, bp), |
| 6234 | FP_COS_TO_TXQ(fp, cos, bp), |
| 6235 | BNX2X_TX_SB_INDEX_BASE + cos, fp); |
| 6236 | cids[cos] = fp->txdata_ptr[cos]->cid; |
Ariel Elior | 6383c0b | 2011-07-14 08:31:57 +0000 | [diff] [blame] | 6237 | } |
| 6238 | |
Ariel Elior | ad5afc8 | 2013-01-01 05:22:26 +0000 | [diff] [blame] | 6239 | /* nothing more for vf to do here */ |
| 6240 | if (IS_VF(bp)) |
| 6241 | return; |
| 6242 | |
| 6243 | bnx2x_init_sb(bp, fp->status_blk_mapping, BNX2X_VF_ID_INVALID, false, |
| 6244 | fp->fw_sb_id, fp->igu_sb_id); |
| 6245 | bnx2x_update_fpsb_idx(fp); |
Barak Witkowski | 15192a8 | 2012-06-19 07:48:28 +0000 | [diff] [blame] | 6246 | bnx2x_init_queue_obj(bp, &bnx2x_sp_obj(bp, fp).q_obj, fp->cl_id, cids, |
| 6247 | fp->max_cos, BP_FUNC(bp), bnx2x_sp(bp, q_rdata), |
Ariel Elior | 6383c0b | 2011-07-14 08:31:57 +0000 | [diff] [blame] | 6248 | bnx2x_sp_mapping(bp, q_rdata), q_type); |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 6249 | |
| 6250 | /** |
| 6251 | * Configure classification DBs: Always enable Tx switching |
| 6252 | */ |
| 6253 | bnx2x_init_vlan_mac_fp_objs(fp, BNX2X_OBJ_TYPE_RX_TX); |
| 6254 | |
Ariel Elior | ad5afc8 | 2013-01-01 05:22:26 +0000 | [diff] [blame] | 6255 | DP(NETIF_MSG_IFUP, |
| 6256 | "queue[%d]: bnx2x_init_sb(%p,%p) cl_id %d fw_sb %d igu_sb %d\n", |
| 6257 | fp_idx, bp, fp->status_blk.e2_sb, fp->cl_id, fp->fw_sb_id, |
| 6258 | fp->igu_sb_id); |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 6259 | } |
| 6260 | |
Eric Dumazet | 1191cb8 | 2012-04-27 21:39:21 +0000 | [diff] [blame] | 6261 | static void bnx2x_init_tx_ring_one(struct bnx2x_fp_txdata *txdata) |
| 6262 | { |
| 6263 | int i; |
| 6264 | |
| 6265 | for (i = 1; i <= NUM_TX_RINGS; i++) { |
| 6266 | struct eth_tx_next_bd *tx_next_bd = |
| 6267 | &txdata->tx_desc_ring[TX_DESC_CNT * i - 1].next_bd; |
| 6268 | |
| 6269 | tx_next_bd->addr_hi = |
| 6270 | cpu_to_le32(U64_HI(txdata->tx_desc_mapping + |
| 6271 | BCM_PAGE_SIZE*(i % NUM_TX_RINGS))); |
| 6272 | tx_next_bd->addr_lo = |
| 6273 | cpu_to_le32(U64_LO(txdata->tx_desc_mapping + |
| 6274 | BCM_PAGE_SIZE*(i % NUM_TX_RINGS))); |
| 6275 | } |
| 6276 | |
Yuval Mintz | 639d65b | 2013-06-02 00:06:21 +0000 | [diff] [blame] | 6277 | *txdata->tx_cons_sb = cpu_to_le16(0); |
| 6278 | |
Eric Dumazet | 1191cb8 | 2012-04-27 21:39:21 +0000 | [diff] [blame] | 6279 | SET_FLAG(txdata->tx_db.data.header.header, DOORBELL_HDR_DB_TYPE, 1); |
| 6280 | txdata->tx_db.data.zero_fill1 = 0; |
| 6281 | txdata->tx_db.data.prod = 0; |
| 6282 | |
| 6283 | txdata->tx_pkt_prod = 0; |
| 6284 | txdata->tx_pkt_cons = 0; |
| 6285 | txdata->tx_bd_prod = 0; |
| 6286 | txdata->tx_bd_cons = 0; |
| 6287 | txdata->tx_pkt = 0; |
| 6288 | } |
| 6289 | |
Merav Sicron | 55c1194 | 2012-11-07 00:45:48 +0000 | [diff] [blame] | 6290 | static void bnx2x_init_tx_rings_cnic(struct bnx2x *bp) |
| 6291 | { |
| 6292 | int i; |
| 6293 | |
| 6294 | for_each_tx_queue_cnic(bp, i) |
| 6295 | bnx2x_init_tx_ring_one(bp->fp[i].txdata_ptr[0]); |
| 6296 | } |
Yuval Mintz | d76a611 | 2013-06-02 00:06:17 +0000 | [diff] [blame] | 6297 | |
Eric Dumazet | 1191cb8 | 2012-04-27 21:39:21 +0000 | [diff] [blame] | 6298 | static void bnx2x_init_tx_rings(struct bnx2x *bp) |
| 6299 | { |
| 6300 | int i; |
| 6301 | u8 cos; |
| 6302 | |
Merav Sicron | 55c1194 | 2012-11-07 00:45:48 +0000 | [diff] [blame] | 6303 | for_each_eth_queue(bp, i) |
Eric Dumazet | 1191cb8 | 2012-04-27 21:39:21 +0000 | [diff] [blame] | 6304 | for_each_cos_in_tx_queue(&bp->fp[i], cos) |
Merav Sicron | 6556588 | 2012-06-19 07:48:26 +0000 | [diff] [blame] | 6305 | bnx2x_init_tx_ring_one(bp->fp[i].txdata_ptr[cos]); |
Eric Dumazet | 1191cb8 | 2012-04-27 21:39:21 +0000 | [diff] [blame] | 6306 | } |
| 6307 | |
stephen hemminger | a8f47eb | 2014-01-09 22:20:11 -0800 | [diff] [blame] | 6308 | static void bnx2x_init_fcoe_fp(struct bnx2x *bp) |
| 6309 | { |
| 6310 | struct bnx2x_fastpath *fp = bnx2x_fcoe_fp(bp); |
| 6311 | unsigned long q_type = 0; |
| 6312 | |
| 6313 | bnx2x_fcoe(bp, rx_queue) = BNX2X_NUM_ETH_QUEUES(bp); |
| 6314 | bnx2x_fcoe(bp, cl_id) = bnx2x_cnic_eth_cl_id(bp, |
| 6315 | BNX2X_FCOE_ETH_CL_ID_IDX); |
| 6316 | bnx2x_fcoe(bp, cid) = BNX2X_FCOE_ETH_CID(bp); |
| 6317 | bnx2x_fcoe(bp, fw_sb_id) = DEF_SB_ID; |
| 6318 | bnx2x_fcoe(bp, igu_sb_id) = bp->igu_dsb_id; |
| 6319 | bnx2x_fcoe(bp, rx_cons_sb) = BNX2X_FCOE_L2_RX_INDEX; |
| 6320 | bnx2x_init_txdata(bp, bnx2x_fcoe(bp, txdata_ptr[0]), |
| 6321 | fp->cid, FCOE_TXQ_IDX(bp), BNX2X_FCOE_L2_TX_INDEX, |
| 6322 | fp); |
| 6323 | |
| 6324 | DP(NETIF_MSG_IFUP, "created fcoe tx data (fp index %d)\n", fp->index); |
| 6325 | |
| 6326 | /* qZone id equals to FW (per path) client id */ |
| 6327 | bnx2x_fcoe(bp, cl_qzone_id) = bnx2x_fp_qzone_id(fp); |
| 6328 | /* init shortcut */ |
| 6329 | bnx2x_fcoe(bp, ustorm_rx_prods_offset) = |
| 6330 | bnx2x_rx_ustorm_prods_offset(fp); |
| 6331 | |
| 6332 | /* Configure Queue State object */ |
| 6333 | __set_bit(BNX2X_Q_TYPE_HAS_RX, &q_type); |
| 6334 | __set_bit(BNX2X_Q_TYPE_HAS_TX, &q_type); |
| 6335 | |
| 6336 | /* No multi-CoS for FCoE L2 client */ |
| 6337 | BUG_ON(fp->max_cos != 1); |
| 6338 | |
| 6339 | bnx2x_init_queue_obj(bp, &bnx2x_sp_obj(bp, fp).q_obj, fp->cl_id, |
| 6340 | &fp->cid, 1, BP_FUNC(bp), bnx2x_sp(bp, q_rdata), |
| 6341 | bnx2x_sp_mapping(bp, q_rdata), q_type); |
| 6342 | |
| 6343 | DP(NETIF_MSG_IFUP, |
| 6344 | "queue[%d]: bnx2x_init_sb(%p,%p) cl_id %d fw_sb %d igu_sb %d\n", |
| 6345 | fp->index, bp, fp->status_blk.e2_sb, fp->cl_id, fp->fw_sb_id, |
| 6346 | fp->igu_sb_id); |
| 6347 | } |
| 6348 | |
Merav Sicron | 55c1194 | 2012-11-07 00:45:48 +0000 | [diff] [blame] | 6349 | void bnx2x_nic_init_cnic(struct bnx2x *bp) |
| 6350 | { |
| 6351 | if (!NO_FCOE(bp)) |
| 6352 | bnx2x_init_fcoe_fp(bp); |
| 6353 | |
| 6354 | bnx2x_init_sb(bp, bp->cnic_sb_mapping, |
| 6355 | BNX2X_VF_ID_INVALID, false, |
| 6356 | bnx2x_cnic_fw_sb_id(bp), bnx2x_cnic_igu_sb_id(bp)); |
| 6357 | |
| 6358 | /* ensure status block indices were read */ |
| 6359 | rmb(); |
| 6360 | bnx2x_init_rx_rings_cnic(bp); |
| 6361 | bnx2x_init_tx_rings_cnic(bp); |
| 6362 | |
| 6363 | /* flush all */ |
| 6364 | mb(); |
| 6365 | mmiowb(); |
| 6366 | } |
| 6367 | |
Yuval Mintz | ecf01c2 | 2013-04-22 02:53:03 +0000 | [diff] [blame] | 6368 | void bnx2x_pre_irq_nic_init(struct bnx2x *bp) |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 6369 | { |
| 6370 | int i; |
| 6371 | |
Yuval Mintz | ecf01c2 | 2013-04-22 02:53:03 +0000 | [diff] [blame] | 6372 | /* Setup NIC internals and enable interrupts */ |
Vladislav Zolotarov | ec6ba94 | 2010-12-13 05:44:01 +0000 | [diff] [blame] | 6373 | for_each_eth_queue(bp, i) |
Ariel Elior | 6383c0b | 2011-07-14 08:31:57 +0000 | [diff] [blame] | 6374 | bnx2x_init_eth_fp(bp, i); |
Ariel Elior | ad5afc8 | 2013-01-01 05:22:26 +0000 | [diff] [blame] | 6375 | |
| 6376 | /* ensure status block indices were read */ |
| 6377 | rmb(); |
| 6378 | bnx2x_init_rx_rings(bp); |
| 6379 | bnx2x_init_tx_rings(bp); |
| 6380 | |
Yuval Mintz | ecf01c2 | 2013-04-22 02:53:03 +0000 | [diff] [blame] | 6381 | if (IS_PF(bp)) { |
| 6382 | /* Initialize MOD_ABS interrupts */ |
| 6383 | bnx2x_init_mod_abs_int(bp, &bp->link_vars, bp->common.chip_id, |
| 6384 | bp->common.shmem_base, |
| 6385 | bp->common.shmem2_base, BP_PORT(bp)); |
Eilon Greenstein | 1611978 | 2009-03-02 07:59:27 +0000 | [diff] [blame] | 6386 | |
Yuval Mintz | ecf01c2 | 2013-04-22 02:53:03 +0000 | [diff] [blame] | 6387 | /* initialize the default status block and sp ring */ |
| 6388 | bnx2x_init_def_sb(bp); |
| 6389 | bnx2x_update_dsb_idx(bp); |
| 6390 | bnx2x_init_sp_ring(bp); |
Yuval Mintz | 3cdeec2 | 2013-06-02 00:06:19 +0000 | [diff] [blame] | 6391 | } else { |
| 6392 | bnx2x_memset_stats(bp); |
Yuval Mintz | ecf01c2 | 2013-04-22 02:53:03 +0000 | [diff] [blame] | 6393 | } |
| 6394 | } |
Eilon Greenstein | 1611978 | 2009-03-02 07:59:27 +0000 | [diff] [blame] | 6395 | |
Yuval Mintz | ecf01c2 | 2013-04-22 02:53:03 +0000 | [diff] [blame] | 6396 | void bnx2x_post_irq_nic_init(struct bnx2x *bp, u32 load_code) |
| 6397 | { |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 6398 | bnx2x_init_eq_ring(bp); |
Eilon Greenstein | 471de71 | 2008-08-13 15:49:35 -0700 | [diff] [blame] | 6399 | bnx2x_init_internal(bp, load_code); |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 6400 | bnx2x_pf_init(bp); |
Eilon Greenstein | 0ef0045 | 2009-01-14 21:31:08 -0800 | [diff] [blame] | 6401 | bnx2x_stats_init(bp); |
| 6402 | |
Eilon Greenstein | 0ef0045 | 2009-01-14 21:31:08 -0800 | [diff] [blame] | 6403 | /* flush all before enabling interrupts */ |
| 6404 | mb(); |
| 6405 | mmiowb(); |
| 6406 | |
Eliezer Tamir | 615f8fd | 2008-02-28 11:54:54 -0800 | [diff] [blame] | 6407 | bnx2x_int_enable(bp); |
Eilon Greenstein | eb8da20 | 2009-07-21 05:47:30 +0000 | [diff] [blame] | 6408 | |
| 6409 | /* Check for SPIO5 */ |
| 6410 | bnx2x_attn_int_deasserted0(bp, |
| 6411 | REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_1_FUNC_0 + BP_PORT(bp)*4) & |
| 6412 | AEU_INPUTS_ATTN_BITS_SPIO5); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 6413 | } |
| 6414 | |
Yuval Mintz | ecf01c2 | 2013-04-22 02:53:03 +0000 | [diff] [blame] | 6415 | /* gzip service functions */ |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 6416 | static int bnx2x_gunzip_init(struct bnx2x *bp) |
| 6417 | { |
FUJITA Tomonori | 1a98314 | 2010-04-04 01:51:03 +0000 | [diff] [blame] | 6418 | bp->gunzip_buf = dma_alloc_coherent(&bp->pdev->dev, FW_BUF_SIZE, |
| 6419 | &bp->gunzip_mapping, GFP_KERNEL); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 6420 | if (bp->gunzip_buf == NULL) |
| 6421 | goto gunzip_nomem1; |
| 6422 | |
| 6423 | bp->strm = kmalloc(sizeof(*bp->strm), GFP_KERNEL); |
| 6424 | if (bp->strm == NULL) |
| 6425 | goto gunzip_nomem2; |
| 6426 | |
David S. Miller | 7ab24bf | 2011-06-29 05:48:41 -0700 | [diff] [blame] | 6427 | bp->strm->workspace = vmalloc(zlib_inflate_workspacesize()); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 6428 | if (bp->strm->workspace == NULL) |
| 6429 | goto gunzip_nomem3; |
| 6430 | |
| 6431 | return 0; |
| 6432 | |
| 6433 | gunzip_nomem3: |
| 6434 | kfree(bp->strm); |
| 6435 | bp->strm = NULL; |
| 6436 | |
| 6437 | gunzip_nomem2: |
FUJITA Tomonori | 1a98314 | 2010-04-04 01:51:03 +0000 | [diff] [blame] | 6438 | dma_free_coherent(&bp->pdev->dev, FW_BUF_SIZE, bp->gunzip_buf, |
| 6439 | bp->gunzip_mapping); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 6440 | bp->gunzip_buf = NULL; |
| 6441 | |
| 6442 | gunzip_nomem1: |
Merav Sicron | 51c1a58 | 2012-03-18 10:33:38 +0000 | [diff] [blame] | 6443 | BNX2X_ERR("Cannot allocate firmware buffer for un-compression\n"); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 6444 | return -ENOMEM; |
| 6445 | } |
| 6446 | |
| 6447 | static void bnx2x_gunzip_end(struct bnx2x *bp) |
| 6448 | { |
Dmitry Kravkov | b3b83c3 | 2011-05-04 23:50:33 +0000 | [diff] [blame] | 6449 | if (bp->strm) { |
David S. Miller | 7ab24bf | 2011-06-29 05:48:41 -0700 | [diff] [blame] | 6450 | vfree(bp->strm->workspace); |
Dmitry Kravkov | b3b83c3 | 2011-05-04 23:50:33 +0000 | [diff] [blame] | 6451 | kfree(bp->strm); |
| 6452 | bp->strm = NULL; |
| 6453 | } |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 6454 | |
| 6455 | if (bp->gunzip_buf) { |
FUJITA Tomonori | 1a98314 | 2010-04-04 01:51:03 +0000 | [diff] [blame] | 6456 | dma_free_coherent(&bp->pdev->dev, FW_BUF_SIZE, bp->gunzip_buf, |
| 6457 | bp->gunzip_mapping); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 6458 | bp->gunzip_buf = NULL; |
| 6459 | } |
| 6460 | } |
| 6461 | |
Vladislav Zolotarov | 94a78b7 | 2009-04-27 03:27:43 -0700 | [diff] [blame] | 6462 | static int bnx2x_gunzip(struct bnx2x *bp, const u8 *zbuf, int len) |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 6463 | { |
| 6464 | int n, rc; |
| 6465 | |
| 6466 | /* check gzip header */ |
Vladislav Zolotarov | 94a78b7 | 2009-04-27 03:27:43 -0700 | [diff] [blame] | 6467 | if ((zbuf[0] != 0x1f) || (zbuf[1] != 0x8b) || (zbuf[2] != Z_DEFLATED)) { |
| 6468 | BNX2X_ERR("Bad gzip header\n"); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 6469 | return -EINVAL; |
Vladislav Zolotarov | 94a78b7 | 2009-04-27 03:27:43 -0700 | [diff] [blame] | 6470 | } |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 6471 | |
| 6472 | n = 10; |
| 6473 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 6474 | #define FNAME 0x8 |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 6475 | |
| 6476 | if (zbuf[3] & FNAME) |
| 6477 | while ((zbuf[n++] != 0) && (n < len)); |
| 6478 | |
Vladislav Zolotarov | 94a78b7 | 2009-04-27 03:27:43 -0700 | [diff] [blame] | 6479 | bp->strm->next_in = (typeof(bp->strm->next_in))zbuf + n; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 6480 | bp->strm->avail_in = len - n; |
| 6481 | bp->strm->next_out = bp->gunzip_buf; |
| 6482 | bp->strm->avail_out = FW_BUF_SIZE; |
| 6483 | |
| 6484 | rc = zlib_inflateInit2(bp->strm, -MAX_WBITS); |
| 6485 | if (rc != Z_OK) |
| 6486 | return rc; |
| 6487 | |
| 6488 | rc = zlib_inflate(bp->strm, Z_FINISH); |
| 6489 | if ((rc != Z_OK) && (rc != Z_STREAM_END)) |
Joe Perches | 7995c64 | 2010-02-17 15:01:52 +0000 | [diff] [blame] | 6490 | netdev_err(bp->dev, "Firmware decompression error: %s\n", |
| 6491 | bp->strm->msg); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 6492 | |
| 6493 | bp->gunzip_outlen = (FW_BUF_SIZE - bp->strm->avail_out); |
| 6494 | if (bp->gunzip_outlen & 0x3) |
Merav Sicron | 51c1a58 | 2012-03-18 10:33:38 +0000 | [diff] [blame] | 6495 | netdev_err(bp->dev, |
| 6496 | "Firmware decompression error: gunzip_outlen (%d) not aligned\n", |
Vladislav Zolotarov | cdaa7cb | 2010-04-19 01:13:57 +0000 | [diff] [blame] | 6497 | bp->gunzip_outlen); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 6498 | bp->gunzip_outlen >>= 2; |
| 6499 | |
| 6500 | zlib_inflateEnd(bp->strm); |
| 6501 | |
| 6502 | if (rc == Z_STREAM_END) |
| 6503 | return 0; |
| 6504 | |
| 6505 | return rc; |
| 6506 | } |
| 6507 | |
| 6508 | /* nic load/unload */ |
| 6509 | |
| 6510 | /* |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 6511 | * General service functions |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 6512 | */ |
| 6513 | |
| 6514 | /* send a NIG loopback debug packet */ |
| 6515 | static void bnx2x_lb_pckt(struct bnx2x *bp) |
| 6516 | { |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 6517 | u32 wb_write[3]; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 6518 | |
| 6519 | /* Ethernet source and destination addresses */ |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 6520 | wb_write[0] = 0x55555555; |
| 6521 | wb_write[1] = 0x55555555; |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 6522 | wb_write[2] = 0x20; /* SOP */ |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 6523 | REG_WR_DMAE(bp, NIG_REG_DEBUG_PACKET_LB, wb_write, 3); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 6524 | |
| 6525 | /* NON-IP protocol */ |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 6526 | wb_write[0] = 0x09000000; |
| 6527 | wb_write[1] = 0x55555555; |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 6528 | wb_write[2] = 0x10; /* EOP, eop_bvalid = 0 */ |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 6529 | REG_WR_DMAE(bp, NIG_REG_DEBUG_PACKET_LB, wb_write, 3); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 6530 | } |
| 6531 | |
| 6532 | /* some of the internal memories |
| 6533 | * are not directly readable from the driver |
| 6534 | * to test them we send debug packets |
| 6535 | */ |
| 6536 | static int bnx2x_int_mem_test(struct bnx2x *bp) |
| 6537 | { |
| 6538 | int factor; |
| 6539 | int count, i; |
| 6540 | u32 val = 0; |
| 6541 | |
Eilon Greenstein | ad8d394 | 2008-06-23 20:29:02 -0700 | [diff] [blame] | 6542 | if (CHIP_REV_IS_FPGA(bp)) |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 6543 | factor = 120; |
Eilon Greenstein | ad8d394 | 2008-06-23 20:29:02 -0700 | [diff] [blame] | 6544 | else if (CHIP_REV_IS_EMUL(bp)) |
| 6545 | factor = 200; |
| 6546 | else |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 6547 | factor = 1; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 6548 | |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 6549 | /* Disable inputs of parser neighbor blocks */ |
| 6550 | REG_WR(bp, TSDM_REG_ENABLE_IN1, 0x0); |
| 6551 | REG_WR(bp, TCM_REG_PRS_IFEN, 0x0); |
| 6552 | REG_WR(bp, CFC_REG_DEBUG0, 0x1); |
Eilon Greenstein | 3196a88 | 2008-08-13 15:58:49 -0700 | [diff] [blame] | 6553 | REG_WR(bp, NIG_REG_PRS_REQ_IN_EN, 0x0); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 6554 | |
| 6555 | /* Write 0 to parser credits for CFC search request */ |
| 6556 | REG_WR(bp, PRS_REG_CFC_SEARCH_INITIAL_CREDIT, 0x0); |
| 6557 | |
| 6558 | /* send Ethernet packet */ |
| 6559 | bnx2x_lb_pckt(bp); |
| 6560 | |
| 6561 | /* TODO do i reset NIG statistic? */ |
| 6562 | /* Wait until NIG register shows 1 packet of size 0x10 */ |
| 6563 | count = 1000 * factor; |
| 6564 | while (count) { |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 6565 | |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 6566 | bnx2x_read_dmae(bp, NIG_REG_STAT2_BRB_OCTET, 2); |
| 6567 | val = *bnx2x_sp(bp, wb_data[0]); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 6568 | if (val == 0x10) |
| 6569 | break; |
| 6570 | |
Yuval Mintz | 639d65b | 2013-06-02 00:06:21 +0000 | [diff] [blame] | 6571 | usleep_range(10000, 20000); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 6572 | count--; |
| 6573 | } |
| 6574 | if (val != 0x10) { |
| 6575 | BNX2X_ERR("NIG timeout val = 0x%x\n", val); |
| 6576 | return -1; |
| 6577 | } |
| 6578 | |
| 6579 | /* Wait until PRS register shows 1 packet */ |
| 6580 | count = 1000 * factor; |
| 6581 | while (count) { |
| 6582 | val = REG_RD(bp, PRS_REG_NUM_OF_PACKETS); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 6583 | if (val == 1) |
| 6584 | break; |
| 6585 | |
Yuval Mintz | 639d65b | 2013-06-02 00:06:21 +0000 | [diff] [blame] | 6586 | usleep_range(10000, 20000); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 6587 | count--; |
| 6588 | } |
| 6589 | if (val != 0x1) { |
| 6590 | BNX2X_ERR("PRS timeout val = 0x%x\n", val); |
| 6591 | return -2; |
| 6592 | } |
| 6593 | |
| 6594 | /* Reset and init BRB, PRS */ |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 6595 | REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR, 0x03); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 6596 | msleep(50); |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 6597 | REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET, 0x03); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 6598 | msleep(50); |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 6599 | bnx2x_init_block(bp, BLOCK_BRB1, PHASE_COMMON); |
| 6600 | bnx2x_init_block(bp, BLOCK_PRS, PHASE_COMMON); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 6601 | |
| 6602 | DP(NETIF_MSG_HW, "part2\n"); |
| 6603 | |
| 6604 | /* Disable inputs of parser neighbor blocks */ |
| 6605 | REG_WR(bp, TSDM_REG_ENABLE_IN1, 0x0); |
| 6606 | REG_WR(bp, TCM_REG_PRS_IFEN, 0x0); |
| 6607 | REG_WR(bp, CFC_REG_DEBUG0, 0x1); |
Eilon Greenstein | 3196a88 | 2008-08-13 15:58:49 -0700 | [diff] [blame] | 6608 | REG_WR(bp, NIG_REG_PRS_REQ_IN_EN, 0x0); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 6609 | |
| 6610 | /* Write 0 to parser credits for CFC search request */ |
| 6611 | REG_WR(bp, PRS_REG_CFC_SEARCH_INITIAL_CREDIT, 0x0); |
| 6612 | |
| 6613 | /* send 10 Ethernet packets */ |
| 6614 | for (i = 0; i < 10; i++) |
| 6615 | bnx2x_lb_pckt(bp); |
| 6616 | |
| 6617 | /* Wait until NIG register shows 10 + 1 |
| 6618 | packets of size 11*0x10 = 0xb0 */ |
| 6619 | count = 1000 * factor; |
| 6620 | while (count) { |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 6621 | |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 6622 | bnx2x_read_dmae(bp, NIG_REG_STAT2_BRB_OCTET, 2); |
| 6623 | val = *bnx2x_sp(bp, wb_data[0]); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 6624 | if (val == 0xb0) |
| 6625 | break; |
| 6626 | |
Yuval Mintz | 639d65b | 2013-06-02 00:06:21 +0000 | [diff] [blame] | 6627 | usleep_range(10000, 20000); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 6628 | count--; |
| 6629 | } |
| 6630 | if (val != 0xb0) { |
| 6631 | BNX2X_ERR("NIG timeout val = 0x%x\n", val); |
| 6632 | return -3; |
| 6633 | } |
| 6634 | |
| 6635 | /* Wait until PRS register shows 2 packets */ |
| 6636 | val = REG_RD(bp, PRS_REG_NUM_OF_PACKETS); |
| 6637 | if (val != 2) |
| 6638 | BNX2X_ERR("PRS timeout val = 0x%x\n", val); |
| 6639 | |
| 6640 | /* Write 1 to parser credits for CFC search request */ |
| 6641 | REG_WR(bp, PRS_REG_CFC_SEARCH_INITIAL_CREDIT, 0x1); |
| 6642 | |
| 6643 | /* Wait until PRS register shows 3 packets */ |
| 6644 | msleep(10 * factor); |
| 6645 | /* Wait until NIG register shows 1 packet of size 0x10 */ |
| 6646 | val = REG_RD(bp, PRS_REG_NUM_OF_PACKETS); |
| 6647 | if (val != 3) |
| 6648 | BNX2X_ERR("PRS timeout val = 0x%x\n", val); |
| 6649 | |
| 6650 | /* clear NIG EOP FIFO */ |
| 6651 | for (i = 0; i < 11; i++) |
| 6652 | REG_RD(bp, NIG_REG_INGRESS_EOP_LB_FIFO); |
| 6653 | val = REG_RD(bp, NIG_REG_INGRESS_EOP_LB_EMPTY); |
| 6654 | if (val != 1) { |
| 6655 | BNX2X_ERR("clear of NIG failed\n"); |
| 6656 | return -4; |
| 6657 | } |
| 6658 | |
| 6659 | /* Reset and init BRB, PRS, NIG */ |
| 6660 | REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR, 0x03); |
| 6661 | msleep(50); |
| 6662 | REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET, 0x03); |
| 6663 | msleep(50); |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 6664 | bnx2x_init_block(bp, BLOCK_BRB1, PHASE_COMMON); |
| 6665 | bnx2x_init_block(bp, BLOCK_PRS, PHASE_COMMON); |
Merav Sicron | 55c1194 | 2012-11-07 00:45:48 +0000 | [diff] [blame] | 6666 | if (!CNIC_SUPPORT(bp)) |
| 6667 | /* set NIC mode */ |
| 6668 | REG_WR(bp, PRS_REG_NIC_MODE, 1); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 6669 | |
| 6670 | /* Enable inputs of parser neighbor blocks */ |
| 6671 | REG_WR(bp, TSDM_REG_ENABLE_IN1, 0x7fffffff); |
| 6672 | REG_WR(bp, TCM_REG_PRS_IFEN, 0x1); |
| 6673 | REG_WR(bp, CFC_REG_DEBUG0, 0x0); |
Eilon Greenstein | 3196a88 | 2008-08-13 15:58:49 -0700 | [diff] [blame] | 6674 | REG_WR(bp, NIG_REG_PRS_REQ_IN_EN, 0x1); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 6675 | |
| 6676 | DP(NETIF_MSG_HW, "done\n"); |
| 6677 | |
| 6678 | return 0; /* OK */ |
| 6679 | } |
| 6680 | |
Vladislav Zolotarov | 4a33bc0 | 2011-01-09 02:20:04 +0000 | [diff] [blame] | 6681 | static void bnx2x_enable_blocks_attention(struct bnx2x *bp) |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 6682 | { |
Yuval Mintz | b343d00 | 2012-12-02 04:05:53 +0000 | [diff] [blame] | 6683 | u32 val; |
| 6684 | |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 6685 | REG_WR(bp, PXP_REG_PXP_INT_MASK_0, 0); |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 6686 | if (!CHIP_IS_E1x(bp)) |
Dmitry Kravkov | f2e0899 | 2010-10-06 03:28:26 +0000 | [diff] [blame] | 6687 | REG_WR(bp, PXP_REG_PXP_INT_MASK_1, 0x40); |
| 6688 | else |
| 6689 | REG_WR(bp, PXP_REG_PXP_INT_MASK_1, 0); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 6690 | REG_WR(bp, DORQ_REG_DORQ_INT_MASK, 0); |
| 6691 | REG_WR(bp, CFC_REG_CFC_INT_MASK, 0); |
Dmitry Kravkov | f2e0899 | 2010-10-06 03:28:26 +0000 | [diff] [blame] | 6692 | /* |
| 6693 | * mask read length error interrupts in brb for parser |
| 6694 | * (parsing unit and 'checksum and crc' unit) |
| 6695 | * these errors are legal (PU reads fixed length and CAC can cause |
| 6696 | * read length error on truncated packets) |
| 6697 | */ |
| 6698 | REG_WR(bp, BRB1_REG_BRB1_INT_MASK, 0xFC00); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 6699 | REG_WR(bp, QM_REG_QM_INT_MASK, 0); |
| 6700 | REG_WR(bp, TM_REG_TM_INT_MASK, 0); |
| 6701 | REG_WR(bp, XSDM_REG_XSDM_INT_MASK_0, 0); |
| 6702 | REG_WR(bp, XSDM_REG_XSDM_INT_MASK_1, 0); |
| 6703 | REG_WR(bp, XCM_REG_XCM_INT_MASK, 0); |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 6704 | /* REG_WR(bp, XSEM_REG_XSEM_INT_MASK_0, 0); */ |
| 6705 | /* REG_WR(bp, XSEM_REG_XSEM_INT_MASK_1, 0); */ |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 6706 | REG_WR(bp, USDM_REG_USDM_INT_MASK_0, 0); |
| 6707 | REG_WR(bp, USDM_REG_USDM_INT_MASK_1, 0); |
| 6708 | REG_WR(bp, UCM_REG_UCM_INT_MASK, 0); |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 6709 | /* REG_WR(bp, USEM_REG_USEM_INT_MASK_0, 0); */ |
| 6710 | /* REG_WR(bp, USEM_REG_USEM_INT_MASK_1, 0); */ |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 6711 | REG_WR(bp, GRCBASE_UPB + PB_REG_PB_INT_MASK, 0); |
| 6712 | REG_WR(bp, CSDM_REG_CSDM_INT_MASK_0, 0); |
| 6713 | REG_WR(bp, CSDM_REG_CSDM_INT_MASK_1, 0); |
| 6714 | REG_WR(bp, CCM_REG_CCM_INT_MASK, 0); |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 6715 | /* REG_WR(bp, CSEM_REG_CSEM_INT_MASK_0, 0); */ |
| 6716 | /* REG_WR(bp, CSEM_REG_CSEM_INT_MASK_1, 0); */ |
Dmitry Kravkov | f85582f | 2010-10-06 03:34:21 +0000 | [diff] [blame] | 6717 | |
Yuval Mintz | b343d00 | 2012-12-02 04:05:53 +0000 | [diff] [blame] | 6718 | val = PXP2_PXP2_INT_MASK_0_REG_PGL_CPL_AFT | |
| 6719 | PXP2_PXP2_INT_MASK_0_REG_PGL_CPL_OF | |
| 6720 | PXP2_PXP2_INT_MASK_0_REG_PGL_PCIE_ATTN; |
| 6721 | if (!CHIP_IS_E1x(bp)) |
| 6722 | val |= PXP2_PXP2_INT_MASK_0_REG_PGL_READ_BLOCKED | |
| 6723 | PXP2_PXP2_INT_MASK_0_REG_PGL_WRITE_BLOCKED; |
| 6724 | REG_WR(bp, PXP2_REG_PXP2_INT_MASK_0, val); |
| 6725 | |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 6726 | REG_WR(bp, TSDM_REG_TSDM_INT_MASK_0, 0); |
| 6727 | REG_WR(bp, TSDM_REG_TSDM_INT_MASK_1, 0); |
| 6728 | REG_WR(bp, TCM_REG_TCM_INT_MASK, 0); |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 6729 | /* REG_WR(bp, TSEM_REG_TSEM_INT_MASK_0, 0); */ |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 6730 | |
| 6731 | if (!CHIP_IS_E1x(bp)) |
| 6732 | /* enable VFC attentions: bits 11 and 12, bits 31:13 reserved */ |
| 6733 | REG_WR(bp, TSEM_REG_TSEM_INT_MASK_1, 0x07ff); |
| 6734 | |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 6735 | REG_WR(bp, CDU_REG_CDU_INT_MASK, 0); |
| 6736 | REG_WR(bp, DMAE_REG_DMAE_INT_MASK, 0); |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 6737 | /* REG_WR(bp, MISC_REG_MISC_INT_MASK, 0); */ |
Vladislav Zolotarov | 4a33bc0 | 2011-01-09 02:20:04 +0000 | [diff] [blame] | 6738 | REG_WR(bp, PBF_REG_PBF_INT_MASK, 0x18); /* bit 3,4 masked */ |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 6739 | } |
| 6740 | |
Eilon Greenstein | 81f75bb | 2009-01-22 03:37:31 +0000 | [diff] [blame] | 6741 | static void bnx2x_reset_common(struct bnx2x *bp) |
| 6742 | { |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 6743 | u32 val = 0x1400; |
| 6744 | |
Eilon Greenstein | 81f75bb | 2009-01-22 03:37:31 +0000 | [diff] [blame] | 6745 | /* reset_common */ |
| 6746 | REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR, |
| 6747 | 0xd3ffff7f); |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 6748 | |
| 6749 | if (CHIP_IS_E3(bp)) { |
| 6750 | val |= MISC_REGISTERS_RESET_REG_2_MSTAT0; |
| 6751 | val |= MISC_REGISTERS_RESET_REG_2_MSTAT1; |
| 6752 | } |
| 6753 | |
| 6754 | REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_CLEAR, val); |
| 6755 | } |
| 6756 | |
| 6757 | static void bnx2x_setup_dmae(struct bnx2x *bp) |
| 6758 | { |
| 6759 | bp->dmae_ready = 0; |
| 6760 | spin_lock_init(&bp->dmae_lock); |
Eilon Greenstein | 81f75bb | 2009-01-22 03:37:31 +0000 | [diff] [blame] | 6761 | } |
| 6762 | |
Eilon Greenstein | 573f203 | 2009-08-12 08:24:14 +0000 | [diff] [blame] | 6763 | static void bnx2x_init_pxp(struct bnx2x *bp) |
| 6764 | { |
| 6765 | u16 devctl; |
| 6766 | int r_order, w_order; |
| 6767 | |
Jiang Liu | 2a80eeb | 2012-08-20 13:26:51 -0600 | [diff] [blame] | 6768 | pcie_capability_read_word(bp->pdev, PCI_EXP_DEVCTL, &devctl); |
Eilon Greenstein | 573f203 | 2009-08-12 08:24:14 +0000 | [diff] [blame] | 6769 | DP(NETIF_MSG_HW, "read 0x%x from devctl\n", devctl); |
| 6770 | w_order = ((devctl & PCI_EXP_DEVCTL_PAYLOAD) >> 5); |
| 6771 | if (bp->mrrs == -1) |
| 6772 | r_order = ((devctl & PCI_EXP_DEVCTL_READRQ) >> 12); |
| 6773 | else { |
| 6774 | DP(NETIF_MSG_HW, "force read order to %d\n", bp->mrrs); |
| 6775 | r_order = bp->mrrs; |
| 6776 | } |
| 6777 | |
| 6778 | bnx2x_init_pxp_arb(bp, r_order, w_order); |
| 6779 | } |
Eilon Greenstein | fd4ef40 | 2009-07-21 05:47:27 +0000 | [diff] [blame] | 6780 | |
| 6781 | static void bnx2x_setup_fan_failure_detection(struct bnx2x *bp) |
| 6782 | { |
Vladislav Zolotarov | 2145a92 | 2010-04-19 01:13:49 +0000 | [diff] [blame] | 6783 | int is_required; |
Eilon Greenstein | fd4ef40 | 2009-07-21 05:47:27 +0000 | [diff] [blame] | 6784 | u32 val; |
Vladislav Zolotarov | 2145a92 | 2010-04-19 01:13:49 +0000 | [diff] [blame] | 6785 | int port; |
Eilon Greenstein | fd4ef40 | 2009-07-21 05:47:27 +0000 | [diff] [blame] | 6786 | |
Vladislav Zolotarov | 2145a92 | 2010-04-19 01:13:49 +0000 | [diff] [blame] | 6787 | if (BP_NOMCP(bp)) |
| 6788 | return; |
| 6789 | |
| 6790 | is_required = 0; |
Eilon Greenstein | fd4ef40 | 2009-07-21 05:47:27 +0000 | [diff] [blame] | 6791 | val = SHMEM_RD(bp, dev_info.shared_hw_config.config2) & |
| 6792 | SHARED_HW_CFG_FAN_FAILURE_MASK; |
| 6793 | |
| 6794 | if (val == SHARED_HW_CFG_FAN_FAILURE_ENABLED) |
| 6795 | is_required = 1; |
| 6796 | |
| 6797 | /* |
| 6798 | * The fan failure mechanism is usually related to the PHY type since |
| 6799 | * the power consumption of the board is affected by the PHY. Currently, |
| 6800 | * fan is required for most designs with SFX7101, BCM8727 and BCM8481. |
| 6801 | */ |
| 6802 | else if (val == SHARED_HW_CFG_FAN_FAILURE_PHY_TYPE) |
| 6803 | for (port = PORT_0; port < PORT_MAX; port++) { |
Eilon Greenstein | fd4ef40 | 2009-07-21 05:47:27 +0000 | [diff] [blame] | 6804 | is_required |= |
Yaniv Rosner | d90d96b | 2010-09-07 11:41:04 +0000 | [diff] [blame] | 6805 | bnx2x_fan_failure_det_req( |
| 6806 | bp, |
| 6807 | bp->common.shmem_base, |
Yaniv Rosner | a22f078 | 2010-09-07 11:41:20 +0000 | [diff] [blame] | 6808 | bp->common.shmem2_base, |
Yaniv Rosner | d90d96b | 2010-09-07 11:41:04 +0000 | [diff] [blame] | 6809 | port); |
Eilon Greenstein | fd4ef40 | 2009-07-21 05:47:27 +0000 | [diff] [blame] | 6810 | } |
| 6811 | |
| 6812 | DP(NETIF_MSG_HW, "fan detection setting: %d\n", is_required); |
| 6813 | |
| 6814 | if (is_required == 0) |
| 6815 | return; |
| 6816 | |
| 6817 | /* Fan failure is indicated by SPIO 5 */ |
Yuval Mintz | d6d99a3 | 2012-12-02 04:05:45 +0000 | [diff] [blame] | 6818 | bnx2x_set_spio(bp, MISC_SPIO_SPIO5, MISC_SPIO_INPUT_HI_Z); |
Eilon Greenstein | fd4ef40 | 2009-07-21 05:47:27 +0000 | [diff] [blame] | 6819 | |
| 6820 | /* set to active low mode */ |
| 6821 | val = REG_RD(bp, MISC_REG_SPIO_INT); |
Yuval Mintz | d6d99a3 | 2012-12-02 04:05:45 +0000 | [diff] [blame] | 6822 | val |= (MISC_SPIO_SPIO5 << MISC_SPIO_INT_OLD_SET_POS); |
Eilon Greenstein | fd4ef40 | 2009-07-21 05:47:27 +0000 | [diff] [blame] | 6823 | REG_WR(bp, MISC_REG_SPIO_INT, val); |
| 6824 | |
| 6825 | /* enable interrupt to signal the IGU */ |
| 6826 | val = REG_RD(bp, MISC_REG_SPIO_EVENT_EN); |
Yuval Mintz | d6d99a3 | 2012-12-02 04:05:45 +0000 | [diff] [blame] | 6827 | val |= MISC_SPIO_SPIO5; |
Eilon Greenstein | fd4ef40 | 2009-07-21 05:47:27 +0000 | [diff] [blame] | 6828 | REG_WR(bp, MISC_REG_SPIO_EVENT_EN, val); |
| 6829 | } |
| 6830 | |
Vladislav Zolotarov | c9ee920 | 2011-06-14 01:33:51 +0000 | [diff] [blame] | 6831 | void bnx2x_pf_disable(struct bnx2x *bp) |
Dmitry Kravkov | f2e0899 | 2010-10-06 03:28:26 +0000 | [diff] [blame] | 6832 | { |
| 6833 | u32 val = REG_RD(bp, IGU_REG_PF_CONFIGURATION); |
| 6834 | val &= ~IGU_PF_CONF_FUNC_EN; |
| 6835 | |
| 6836 | REG_WR(bp, IGU_REG_PF_CONFIGURATION, val); |
| 6837 | REG_WR(bp, PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER, 0); |
| 6838 | REG_WR(bp, CFC_REG_WEAK_ENABLE_PF, 0); |
| 6839 | } |
| 6840 | |
Eric Dumazet | 1191cb8 | 2012-04-27 21:39:21 +0000 | [diff] [blame] | 6841 | static void bnx2x__common_init_phy(struct bnx2x *bp) |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 6842 | { |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 6843 | u32 shmem_base[2], shmem2_base[2]; |
Yaniv Rosner | b884d95 | 2012-11-27 03:46:28 +0000 | [diff] [blame] | 6844 | /* Avoid common init in case MFW supports LFA */ |
| 6845 | if (SHMEM2_RD(bp, size) > |
| 6846 | (u32)offsetof(struct shmem2_region, lfa_host_addr[BP_PORT(bp)])) |
| 6847 | return; |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 6848 | shmem_base[0] = bp->common.shmem_base; |
| 6849 | shmem2_base[0] = bp->common.shmem2_base; |
| 6850 | if (!CHIP_IS_E1x(bp)) { |
| 6851 | shmem_base[1] = |
| 6852 | SHMEM2_RD(bp, other_shmem_base_addr); |
| 6853 | shmem2_base[1] = |
| 6854 | SHMEM2_RD(bp, other_shmem2_base_addr); |
| 6855 | } |
| 6856 | bnx2x_acquire_phy_lock(bp); |
| 6857 | bnx2x_common_init_phy(bp, shmem_base, shmem2_base, |
| 6858 | bp->common.chip_id); |
| 6859 | bnx2x_release_phy_lock(bp); |
| 6860 | } |
| 6861 | |
| 6862 | /** |
| 6863 | * bnx2x_init_hw_common - initialize the HW at the COMMON phase. |
| 6864 | * |
| 6865 | * @bp: driver handle |
| 6866 | */ |
| 6867 | static int bnx2x_init_hw_common(struct bnx2x *bp) |
| 6868 | { |
| 6869 | u32 val; |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 6870 | |
Merav Sicron | 51c1a58 | 2012-03-18 10:33:38 +0000 | [diff] [blame] | 6871 | DP(NETIF_MSG_HW, "starting common init func %d\n", BP_ABS_FUNC(bp)); |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 6872 | |
David S. Miller | 823dcd2 | 2011-08-20 10:39:12 -0700 | [diff] [blame] | 6873 | /* |
Yuval Mintz | 2de6743 | 2013-01-23 03:21:43 +0000 | [diff] [blame] | 6874 | * take the RESET lock to protect undi_unload flow from accessing |
David S. Miller | 823dcd2 | 2011-08-20 10:39:12 -0700 | [diff] [blame] | 6875 | * registers while we're resetting the chip |
| 6876 | */ |
David S. Miller | 8decf86 | 2011-09-22 03:23:13 -0400 | [diff] [blame] | 6877 | bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RESET); |
David S. Miller | 823dcd2 | 2011-08-20 10:39:12 -0700 | [diff] [blame] | 6878 | |
Eilon Greenstein | 81f75bb | 2009-01-22 03:37:31 +0000 | [diff] [blame] | 6879 | bnx2x_reset_common(bp); |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 6880 | REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET, 0xffffffff); |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 6881 | |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 6882 | val = 0xfffc; |
| 6883 | if (CHIP_IS_E3(bp)) { |
| 6884 | val |= MISC_REGISTERS_RESET_REG_2_MSTAT0; |
| 6885 | val |= MISC_REGISTERS_RESET_REG_2_MSTAT1; |
| 6886 | } |
| 6887 | REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_SET, val); |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 6888 | |
David S. Miller | 8decf86 | 2011-09-22 03:23:13 -0400 | [diff] [blame] | 6889 | bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RESET); |
David S. Miller | 823dcd2 | 2011-08-20 10:39:12 -0700 | [diff] [blame] | 6890 | |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 6891 | bnx2x_init_block(bp, BLOCK_MISC, PHASE_COMMON); |
| 6892 | |
| 6893 | if (!CHIP_IS_E1x(bp)) { |
| 6894 | u8 abs_func_id; |
Dmitry Kravkov | f2e0899 | 2010-10-06 03:28:26 +0000 | [diff] [blame] | 6895 | |
| 6896 | /** |
| 6897 | * 4-port mode or 2-port mode we need to turn of master-enable |
| 6898 | * for everyone, after that, turn it back on for self. |
| 6899 | * so, we disregard multi-function or not, and always disable |
| 6900 | * for all functions on the given path, this means 0,2,4,6 for |
| 6901 | * path 0 and 1,3,5,7 for path 1 |
| 6902 | */ |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 6903 | for (abs_func_id = BP_PATH(bp); |
| 6904 | abs_func_id < E2_FUNC_MAX*2; abs_func_id += 2) { |
| 6905 | if (abs_func_id == BP_ABS_FUNC(bp)) { |
Dmitry Kravkov | f2e0899 | 2010-10-06 03:28:26 +0000 | [diff] [blame] | 6906 | REG_WR(bp, |
| 6907 | PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER, |
| 6908 | 1); |
| 6909 | continue; |
| 6910 | } |
| 6911 | |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 6912 | bnx2x_pretend_func(bp, abs_func_id); |
Dmitry Kravkov | f2e0899 | 2010-10-06 03:28:26 +0000 | [diff] [blame] | 6913 | /* clear pf enable */ |
| 6914 | bnx2x_pf_disable(bp); |
| 6915 | bnx2x_pretend_func(bp, BP_ABS_FUNC(bp)); |
| 6916 | } |
| 6917 | } |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 6918 | |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 6919 | bnx2x_init_block(bp, BLOCK_PXP, PHASE_COMMON); |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 6920 | if (CHIP_IS_E1(bp)) { |
| 6921 | /* enable HW interrupt from PXP on USDM overflow |
| 6922 | bit 16 on INT_MASK_0 */ |
| 6923 | REG_WR(bp, PXP_REG_PXP_INT_MASK_0, 0); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 6924 | } |
| 6925 | |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 6926 | bnx2x_init_block(bp, BLOCK_PXP2, PHASE_COMMON); |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 6927 | bnx2x_init_pxp(bp); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 6928 | |
| 6929 | #ifdef __BIG_ENDIAN |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 6930 | REG_WR(bp, PXP2_REG_RQ_QM_ENDIAN_M, 1); |
| 6931 | REG_WR(bp, PXP2_REG_RQ_TM_ENDIAN_M, 1); |
| 6932 | REG_WR(bp, PXP2_REG_RQ_SRC_ENDIAN_M, 1); |
| 6933 | REG_WR(bp, PXP2_REG_RQ_CDU_ENDIAN_M, 1); |
| 6934 | REG_WR(bp, PXP2_REG_RQ_DBG_ENDIAN_M, 1); |
Eilon Greenstein | 8badd27 | 2009-02-12 08:36:15 +0000 | [diff] [blame] | 6935 | /* make sure this value is 0 */ |
| 6936 | REG_WR(bp, PXP2_REG_RQ_HC_ENDIAN_M, 0); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 6937 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 6938 | /* REG_WR(bp, PXP2_REG_RD_PBF_SWAP_MODE, 1); */ |
| 6939 | REG_WR(bp, PXP2_REG_RD_QM_SWAP_MODE, 1); |
| 6940 | REG_WR(bp, PXP2_REG_RD_TM_SWAP_MODE, 1); |
| 6941 | REG_WR(bp, PXP2_REG_RD_SRC_SWAP_MODE, 1); |
| 6942 | REG_WR(bp, PXP2_REG_RD_CDURD_SWAP_MODE, 1); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 6943 | #endif |
| 6944 | |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 6945 | bnx2x_ilt_init_page_size(bp, INITOP_SET); |
| 6946 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 6947 | if (CHIP_REV_IS_FPGA(bp) && CHIP_IS_E1H(bp)) |
| 6948 | REG_WR(bp, PXP2_REG_PGL_TAGS_LIMIT, 0x1); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 6949 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 6950 | /* let the HW do it's magic ... */ |
| 6951 | msleep(100); |
| 6952 | /* finish PXP init */ |
| 6953 | val = REG_RD(bp, PXP2_REG_RQ_CFG_DONE); |
| 6954 | if (val != 1) { |
| 6955 | BNX2X_ERR("PXP2 CFG failed\n"); |
| 6956 | return -EBUSY; |
| 6957 | } |
| 6958 | val = REG_RD(bp, PXP2_REG_RD_INIT_DONE); |
| 6959 | if (val != 1) { |
| 6960 | BNX2X_ERR("PXP2 RD_INIT failed\n"); |
| 6961 | return -EBUSY; |
| 6962 | } |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 6963 | |
Dmitry Kravkov | f2e0899 | 2010-10-06 03:28:26 +0000 | [diff] [blame] | 6964 | /* Timers bug workaround E2 only. We need to set the entire ILT to |
| 6965 | * have entries with value "0" and valid bit on. |
| 6966 | * This needs to be done by the first PF that is loaded in a path |
| 6967 | * (i.e. common phase) |
| 6968 | */ |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 6969 | if (!CHIP_IS_E1x(bp)) { |
| 6970 | /* In E2 there is a bug in the timers block that can cause function 6 / 7 |
| 6971 | * (i.e. vnic3) to start even if it is marked as "scan-off". |
| 6972 | * This occurs when a different function (func2,3) is being marked |
| 6973 | * as "scan-off". Real-life scenario for example: if a driver is being |
| 6974 | * load-unloaded while func6,7 are down. This will cause the timer to access |
| 6975 | * the ilt, translate to a logical address and send a request to read/write. |
| 6976 | * Since the ilt for the function that is down is not valid, this will cause |
| 6977 | * a translation error which is unrecoverable. |
| 6978 | * The Workaround is intended to make sure that when this happens nothing fatal |
| 6979 | * will occur. The workaround: |
| 6980 | * 1. First PF driver which loads on a path will: |
| 6981 | * a. After taking the chip out of reset, by using pretend, |
| 6982 | * it will write "0" to the following registers of |
| 6983 | * the other vnics. |
| 6984 | * REG_WR(pdev, PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER, 0); |
| 6985 | * REG_WR(pdev, CFC_REG_WEAK_ENABLE_PF,0); |
| 6986 | * REG_WR(pdev, CFC_REG_STRONG_ENABLE_PF,0); |
| 6987 | * And for itself it will write '1' to |
| 6988 | * PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER to enable |
| 6989 | * dmae-operations (writing to pram for example.) |
| 6990 | * note: can be done for only function 6,7 but cleaner this |
| 6991 | * way. |
| 6992 | * b. Write zero+valid to the entire ILT. |
| 6993 | * c. Init the first_timers_ilt_entry, last_timers_ilt_entry of |
| 6994 | * VNIC3 (of that port). The range allocated will be the |
| 6995 | * entire ILT. This is needed to prevent ILT range error. |
| 6996 | * 2. Any PF driver load flow: |
| 6997 | * a. ILT update with the physical addresses of the allocated |
| 6998 | * logical pages. |
| 6999 | * b. Wait 20msec. - note that this timeout is needed to make |
| 7000 | * sure there are no requests in one of the PXP internal |
| 7001 | * queues with "old" ILT addresses. |
| 7002 | * c. PF enable in the PGLC. |
| 7003 | * d. Clear the was_error of the PF in the PGLC. (could have |
Yuval Mintz | 2de6743 | 2013-01-23 03:21:43 +0000 | [diff] [blame] | 7004 | * occurred while driver was down) |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 7005 | * e. PF enable in the CFC (WEAK + STRONG) |
| 7006 | * f. Timers scan enable |
| 7007 | * 3. PF driver unload flow: |
| 7008 | * a. Clear the Timers scan_en. |
| 7009 | * b. Polling for scan_on=0 for that PF. |
| 7010 | * c. Clear the PF enable bit in the PXP. |
| 7011 | * d. Clear the PF enable in the CFC (WEAK + STRONG) |
| 7012 | * e. Write zero+valid to all ILT entries (The valid bit must |
| 7013 | * stay set) |
| 7014 | * f. If this is VNIC 3 of a port then also init |
| 7015 | * first_timers_ilt_entry to zero and last_timers_ilt_entry |
Yuval Mintz | 16a5fd9 | 2013-06-02 00:06:18 +0000 | [diff] [blame] | 7016 | * to the last entry in the ILT. |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 7017 | * |
| 7018 | * Notes: |
| 7019 | * Currently the PF error in the PGLC is non recoverable. |
| 7020 | * In the future the there will be a recovery routine for this error. |
| 7021 | * Currently attention is masked. |
| 7022 | * Having an MCP lock on the load/unload process does not guarantee that |
| 7023 | * there is no Timer disable during Func6/7 enable. This is because the |
| 7024 | * Timers scan is currently being cleared by the MCP on FLR. |
| 7025 | * Step 2.d can be done only for PF6/7 and the driver can also check if |
| 7026 | * there is error before clearing it. But the flow above is simpler and |
| 7027 | * more general. |
| 7028 | * All ILT entries are written by zero+valid and not just PF6/7 |
| 7029 | * ILT entries since in the future the ILT entries allocation for |
| 7030 | * PF-s might be dynamic. |
| 7031 | */ |
Dmitry Kravkov | f2e0899 | 2010-10-06 03:28:26 +0000 | [diff] [blame] | 7032 | struct ilt_client_info ilt_cli; |
| 7033 | struct bnx2x_ilt ilt; |
| 7034 | memset(&ilt_cli, 0, sizeof(struct ilt_client_info)); |
| 7035 | memset(&ilt, 0, sizeof(struct bnx2x_ilt)); |
| 7036 | |
Uwe Kleine-König | b595076 | 2010-11-01 15:38:34 -0400 | [diff] [blame] | 7037 | /* initialize dummy TM client */ |
Dmitry Kravkov | f2e0899 | 2010-10-06 03:28:26 +0000 | [diff] [blame] | 7038 | ilt_cli.start = 0; |
| 7039 | ilt_cli.end = ILT_NUM_PAGE_ENTRIES - 1; |
| 7040 | ilt_cli.client_num = ILT_CLIENT_TM; |
| 7041 | |
| 7042 | /* Step 1: set zeroes to all ilt page entries with valid bit on |
| 7043 | * Step 2: set the timers first/last ilt entry to point |
| 7044 | * to the entire range to prevent ILT range error for 3rd/4th |
Yuval Mintz | 2de6743 | 2013-01-23 03:21:43 +0000 | [diff] [blame] | 7045 | * vnic (this code assumes existence of the vnic) |
Dmitry Kravkov | f2e0899 | 2010-10-06 03:28:26 +0000 | [diff] [blame] | 7046 | * |
| 7047 | * both steps performed by call to bnx2x_ilt_client_init_op() |
| 7048 | * with dummy TM client |
| 7049 | * |
| 7050 | * we must use pretend since PXP2_REG_RQ_##blk##_FIRST_ILT |
| 7051 | * and his brother are split registers |
| 7052 | */ |
| 7053 | bnx2x_pretend_func(bp, (BP_PATH(bp) + 6)); |
| 7054 | bnx2x_ilt_client_init_op_ilt(bp, &ilt, &ilt_cli, INITOP_CLEAR); |
| 7055 | bnx2x_pretend_func(bp, BP_ABS_FUNC(bp)); |
| 7056 | |
| 7057 | REG_WR(bp, PXP2_REG_RQ_DRAM_ALIGN, BNX2X_PXP_DRAM_ALIGN); |
| 7058 | REG_WR(bp, PXP2_REG_RQ_DRAM_ALIGN_RD, BNX2X_PXP_DRAM_ALIGN); |
| 7059 | REG_WR(bp, PXP2_REG_RQ_DRAM_ALIGN_SEL, 1); |
| 7060 | } |
| 7061 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 7062 | REG_WR(bp, PXP2_REG_RQ_DISABLE_INPUTS, 0); |
| 7063 | REG_WR(bp, PXP2_REG_RD_DISABLE_INPUTS, 0); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 7064 | |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 7065 | if (!CHIP_IS_E1x(bp)) { |
Dmitry Kravkov | f2e0899 | 2010-10-06 03:28:26 +0000 | [diff] [blame] | 7066 | int factor = CHIP_REV_IS_EMUL(bp) ? 1000 : |
| 7067 | (CHIP_REV_IS_FPGA(bp) ? 400 : 0); |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 7068 | bnx2x_init_block(bp, BLOCK_PGLUE_B, PHASE_COMMON); |
Dmitry Kravkov | f2e0899 | 2010-10-06 03:28:26 +0000 | [diff] [blame] | 7069 | |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 7070 | bnx2x_init_block(bp, BLOCK_ATC, PHASE_COMMON); |
Dmitry Kravkov | f2e0899 | 2010-10-06 03:28:26 +0000 | [diff] [blame] | 7071 | |
| 7072 | /* let the HW do it's magic ... */ |
| 7073 | do { |
| 7074 | msleep(200); |
| 7075 | val = REG_RD(bp, ATC_REG_ATC_INIT_DONE); |
| 7076 | } while (factor-- && (val != 1)); |
| 7077 | |
| 7078 | if (val != 1) { |
| 7079 | BNX2X_ERR("ATC_INIT failed\n"); |
| 7080 | return -EBUSY; |
| 7081 | } |
| 7082 | } |
| 7083 | |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 7084 | bnx2x_init_block(bp, BLOCK_DMAE, PHASE_COMMON); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 7085 | |
Ariel Elior | b56e967 | 2013-01-01 05:22:32 +0000 | [diff] [blame] | 7086 | bnx2x_iov_init_dmae(bp); |
| 7087 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 7088 | /* clean the DMAE memory */ |
| 7089 | bp->dmae_ready = 1; |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 7090 | bnx2x_init_fill(bp, TSEM_REG_PRAM, 0, 8, 1); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 7091 | |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 7092 | bnx2x_init_block(bp, BLOCK_TCM, PHASE_COMMON); |
| 7093 | |
| 7094 | bnx2x_init_block(bp, BLOCK_UCM, PHASE_COMMON); |
| 7095 | |
| 7096 | bnx2x_init_block(bp, BLOCK_CCM, PHASE_COMMON); |
| 7097 | |
| 7098 | bnx2x_init_block(bp, BLOCK_XCM, PHASE_COMMON); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 7099 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 7100 | bnx2x_read_dmae(bp, XSEM_REG_PASSIVE_BUFFER, 3); |
| 7101 | bnx2x_read_dmae(bp, CSEM_REG_PASSIVE_BUFFER, 3); |
| 7102 | bnx2x_read_dmae(bp, TSEM_REG_PASSIVE_BUFFER, 3); |
| 7103 | bnx2x_read_dmae(bp, USEM_REG_PASSIVE_BUFFER, 3); |
| 7104 | |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 7105 | bnx2x_init_block(bp, BLOCK_QM, PHASE_COMMON); |
Michael Chan | 37b091b | 2009-10-10 13:46:55 +0000 | [diff] [blame] | 7106 | |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 7107 | /* QM queues pointers table */ |
| 7108 | bnx2x_qm_init_ptr_table(bp, bp->qm_cid_count, INITOP_SET); |
Michael Chan | 37b091b | 2009-10-10 13:46:55 +0000 | [diff] [blame] | 7109 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 7110 | /* soft reset pulse */ |
| 7111 | REG_WR(bp, QM_REG_SOFT_RESET, 1); |
| 7112 | REG_WR(bp, QM_REG_SOFT_RESET, 0); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 7113 | |
Merav Sicron | 55c1194 | 2012-11-07 00:45:48 +0000 | [diff] [blame] | 7114 | if (CNIC_SUPPORT(bp)) |
| 7115 | bnx2x_init_block(bp, BLOCK_TM, PHASE_COMMON); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 7116 | |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 7117 | bnx2x_init_block(bp, BLOCK_DORQ, PHASE_COMMON); |
Ariel Elior | b9871bc | 2013-09-04 14:09:21 +0300 | [diff] [blame] | 7118 | |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 7119 | if (!CHIP_REV_IS_SLOW(bp)) |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 7120 | /* enable hw interrupt from doorbell Q */ |
| 7121 | REG_WR(bp, DORQ_REG_DORQ_INT_MASK, 0); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 7122 | |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 7123 | bnx2x_init_block(bp, BLOCK_BRB1, PHASE_COMMON); |
Dmitry Kravkov | f2e0899 | 2010-10-06 03:28:26 +0000 | [diff] [blame] | 7124 | |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 7125 | bnx2x_init_block(bp, BLOCK_PRS, PHASE_COMMON); |
Eilon Greenstein | 26c8fa4 | 2009-01-14 21:29:55 -0800 | [diff] [blame] | 7126 | REG_WR(bp, PRS_REG_A_PRSU_20, 0xf); |
Dmitry Kravkov | f85582f | 2010-10-06 03:34:21 +0000 | [diff] [blame] | 7127 | |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 7128 | if (!CHIP_IS_E1(bp)) |
| 7129 | REG_WR(bp, PRS_REG_E1HOV_MODE, bp->path_has_ovlan); |
| 7130 | |
Barak Witkowski | a334872 | 2012-04-23 03:04:46 +0000 | [diff] [blame] | 7131 | if (!CHIP_IS_E1x(bp) && !CHIP_IS_E3B0(bp)) { |
| 7132 | if (IS_MF_AFEX(bp)) { |
| 7133 | /* configure that VNTag and VLAN headers must be |
| 7134 | * received in afex mode |
| 7135 | */ |
| 7136 | REG_WR(bp, PRS_REG_HDRS_AFTER_BASIC, 0xE); |
| 7137 | REG_WR(bp, PRS_REG_MUST_HAVE_HDRS, 0xA); |
| 7138 | REG_WR(bp, PRS_REG_HDRS_AFTER_TAG_0, 0x6); |
| 7139 | REG_WR(bp, PRS_REG_TAG_ETHERTYPE_0, 0x8926); |
| 7140 | REG_WR(bp, PRS_REG_TAG_LEN_0, 0x4); |
| 7141 | } else { |
| 7142 | /* Bit-map indicating which L2 hdrs may appear |
| 7143 | * after the basic Ethernet header |
| 7144 | */ |
| 7145 | REG_WR(bp, PRS_REG_HDRS_AFTER_BASIC, |
| 7146 | bp->path_has_ovlan ? 7 : 6); |
| 7147 | } |
| 7148 | } |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 7149 | |
| 7150 | bnx2x_init_block(bp, BLOCK_TSDM, PHASE_COMMON); |
| 7151 | bnx2x_init_block(bp, BLOCK_CSDM, PHASE_COMMON); |
| 7152 | bnx2x_init_block(bp, BLOCK_USDM, PHASE_COMMON); |
| 7153 | bnx2x_init_block(bp, BLOCK_XSDM, PHASE_COMMON); |
| 7154 | |
| 7155 | if (!CHIP_IS_E1x(bp)) { |
| 7156 | /* reset VFC memories */ |
| 7157 | REG_WR(bp, TSEM_REG_FAST_MEMORY + VFC_REG_MEMORIES_RST, |
| 7158 | VFC_MEMORIES_RST_REG_CAM_RST | |
| 7159 | VFC_MEMORIES_RST_REG_RAM_RST); |
| 7160 | REG_WR(bp, XSEM_REG_FAST_MEMORY + VFC_REG_MEMORIES_RST, |
| 7161 | VFC_MEMORIES_RST_REG_CAM_RST | |
| 7162 | VFC_MEMORIES_RST_REG_RAM_RST); |
| 7163 | |
| 7164 | msleep(20); |
Dmitry Kravkov | f2e0899 | 2010-10-06 03:28:26 +0000 | [diff] [blame] | 7165 | } |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 7166 | |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 7167 | bnx2x_init_block(bp, BLOCK_TSEM, PHASE_COMMON); |
| 7168 | bnx2x_init_block(bp, BLOCK_USEM, PHASE_COMMON); |
| 7169 | bnx2x_init_block(bp, BLOCK_CSEM, PHASE_COMMON); |
| 7170 | bnx2x_init_block(bp, BLOCK_XSEM, PHASE_COMMON); |
Dmitry Kravkov | f2e0899 | 2010-10-06 03:28:26 +0000 | [diff] [blame] | 7171 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 7172 | /* sync semi rtc */ |
| 7173 | REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR, |
| 7174 | 0x80000000); |
| 7175 | REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET, |
| 7176 | 0x80000000); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 7177 | |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 7178 | bnx2x_init_block(bp, BLOCK_UPB, PHASE_COMMON); |
| 7179 | bnx2x_init_block(bp, BLOCK_XPB, PHASE_COMMON); |
| 7180 | bnx2x_init_block(bp, BLOCK_PBF, PHASE_COMMON); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 7181 | |
Barak Witkowski | a334872 | 2012-04-23 03:04:46 +0000 | [diff] [blame] | 7182 | if (!CHIP_IS_E1x(bp)) { |
| 7183 | if (IS_MF_AFEX(bp)) { |
| 7184 | /* configure that VNTag and VLAN headers must be |
| 7185 | * sent in afex mode |
| 7186 | */ |
| 7187 | REG_WR(bp, PBF_REG_HDRS_AFTER_BASIC, 0xE); |
| 7188 | REG_WR(bp, PBF_REG_MUST_HAVE_HDRS, 0xA); |
| 7189 | REG_WR(bp, PBF_REG_HDRS_AFTER_TAG_0, 0x6); |
| 7190 | REG_WR(bp, PBF_REG_TAG_ETHERTYPE_0, 0x8926); |
| 7191 | REG_WR(bp, PBF_REG_TAG_LEN_0, 0x4); |
| 7192 | } else { |
| 7193 | REG_WR(bp, PBF_REG_HDRS_AFTER_BASIC, |
| 7194 | bp->path_has_ovlan ? 7 : 6); |
| 7195 | } |
| 7196 | } |
Dmitry Kravkov | f2e0899 | 2010-10-06 03:28:26 +0000 | [diff] [blame] | 7197 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 7198 | REG_WR(bp, SRC_REG_SOFT_RST, 1); |
Dmitry Kravkov | f85582f | 2010-10-06 03:34:21 +0000 | [diff] [blame] | 7199 | |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 7200 | bnx2x_init_block(bp, BLOCK_SRC, PHASE_COMMON); |
| 7201 | |
Merav Sicron | 55c1194 | 2012-11-07 00:45:48 +0000 | [diff] [blame] | 7202 | if (CNIC_SUPPORT(bp)) { |
| 7203 | REG_WR(bp, SRC_REG_KEYSEARCH_0, 0x63285672); |
| 7204 | REG_WR(bp, SRC_REG_KEYSEARCH_1, 0x24b8f2cc); |
| 7205 | REG_WR(bp, SRC_REG_KEYSEARCH_2, 0x223aef9b); |
| 7206 | REG_WR(bp, SRC_REG_KEYSEARCH_3, 0x26001e3a); |
| 7207 | REG_WR(bp, SRC_REG_KEYSEARCH_4, 0x7ae91116); |
| 7208 | REG_WR(bp, SRC_REG_KEYSEARCH_5, 0x5ce5230b); |
| 7209 | REG_WR(bp, SRC_REG_KEYSEARCH_6, 0x298d8adf); |
| 7210 | REG_WR(bp, SRC_REG_KEYSEARCH_7, 0x6eb0ff09); |
| 7211 | REG_WR(bp, SRC_REG_KEYSEARCH_8, 0x1830f82f); |
| 7212 | REG_WR(bp, SRC_REG_KEYSEARCH_9, 0x01e46be7); |
| 7213 | } |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 7214 | REG_WR(bp, SRC_REG_SOFT_RST, 0); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 7215 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 7216 | if (sizeof(union cdu_context) != 1024) |
| 7217 | /* we currently assume that a context is 1024 bytes */ |
Merav Sicron | 51c1a58 | 2012-03-18 10:33:38 +0000 | [diff] [blame] | 7218 | dev_alert(&bp->pdev->dev, |
| 7219 | "please adjust the size of cdu_context(%ld)\n", |
| 7220 | (long)sizeof(union cdu_context)); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 7221 | |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 7222 | bnx2x_init_block(bp, BLOCK_CDU, PHASE_COMMON); |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 7223 | val = (4 << 24) + (0 << 12) + 1024; |
| 7224 | REG_WR(bp, CDU_REG_CDU_GLOBAL_PARAMS, val); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 7225 | |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 7226 | bnx2x_init_block(bp, BLOCK_CFC, PHASE_COMMON); |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 7227 | REG_WR(bp, CFC_REG_INIT_REG, 0x7FF); |
Eilon Greenstein | 8d9c5f3 | 2009-02-15 23:24:08 -0800 | [diff] [blame] | 7228 | /* enable context validation interrupt from CFC */ |
| 7229 | REG_WR(bp, CFC_REG_CFC_INT_MASK, 0); |
| 7230 | |
| 7231 | /* set the thresholds to prevent CFC/CDU race */ |
| 7232 | REG_WR(bp, CFC_REG_DEBUG0, 0x20020000); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 7233 | |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 7234 | bnx2x_init_block(bp, BLOCK_HC, PHASE_COMMON); |
Dmitry Kravkov | f2e0899 | 2010-10-06 03:28:26 +0000 | [diff] [blame] | 7235 | |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 7236 | if (!CHIP_IS_E1x(bp) && BP_NOMCP(bp)) |
Dmitry Kravkov | f2e0899 | 2010-10-06 03:28:26 +0000 | [diff] [blame] | 7237 | REG_WR(bp, IGU_REG_RESET_MEMORIES, 0x36); |
| 7238 | |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 7239 | bnx2x_init_block(bp, BLOCK_IGU, PHASE_COMMON); |
| 7240 | bnx2x_init_block(bp, BLOCK_MISC_AEU, PHASE_COMMON); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 7241 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 7242 | /* Reset PCIE errors for debug */ |
| 7243 | REG_WR(bp, 0x2814, 0xffffffff); |
| 7244 | REG_WR(bp, 0x3820, 0xffffffff); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 7245 | |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 7246 | if (!CHIP_IS_E1x(bp)) { |
Dmitry Kravkov | f2e0899 | 2010-10-06 03:28:26 +0000 | [diff] [blame] | 7247 | REG_WR(bp, PCICFG_OFFSET + PXPCS_TL_CONTROL_5, |
| 7248 | (PXPCS_TL_CONTROL_5_ERR_UNSPPORT1 | |
| 7249 | PXPCS_TL_CONTROL_5_ERR_UNSPPORT)); |
| 7250 | REG_WR(bp, PCICFG_OFFSET + PXPCS_TL_FUNC345_STAT, |
| 7251 | (PXPCS_TL_FUNC345_STAT_ERR_UNSPPORT4 | |
| 7252 | PXPCS_TL_FUNC345_STAT_ERR_UNSPPORT3 | |
| 7253 | PXPCS_TL_FUNC345_STAT_ERR_UNSPPORT2)); |
| 7254 | REG_WR(bp, PCICFG_OFFSET + PXPCS_TL_FUNC678_STAT, |
| 7255 | (PXPCS_TL_FUNC678_STAT_ERR_UNSPPORT7 | |
| 7256 | PXPCS_TL_FUNC678_STAT_ERR_UNSPPORT6 | |
| 7257 | PXPCS_TL_FUNC678_STAT_ERR_UNSPPORT5)); |
| 7258 | } |
| 7259 | |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 7260 | bnx2x_init_block(bp, BLOCK_NIG, PHASE_COMMON); |
Dmitry Kravkov | f2e0899 | 2010-10-06 03:28:26 +0000 | [diff] [blame] | 7261 | if (!CHIP_IS_E1(bp)) { |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 7262 | /* in E3 this done in per-port section */ |
| 7263 | if (!CHIP_IS_E3(bp)) |
| 7264 | REG_WR(bp, NIG_REG_LLH_MF_MODE, IS_MF(bp)); |
| 7265 | } |
| 7266 | if (CHIP_IS_E1H(bp)) |
| 7267 | /* not applicable for E2 (and above ...) */ |
Dmitry Kravkov | 0793f83f | 2010-12-01 12:39:28 -0800 | [diff] [blame] | 7268 | REG_WR(bp, NIG_REG_LLH_E1HOV_MODE, IS_MF_SD(bp)); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 7269 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 7270 | if (CHIP_REV_IS_SLOW(bp)) |
| 7271 | msleep(200); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 7272 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 7273 | /* finish CFC init */ |
| 7274 | val = reg_poll(bp, CFC_REG_LL_INIT_DONE, 1, 100, 10); |
| 7275 | if (val != 1) { |
| 7276 | BNX2X_ERR("CFC LL_INIT failed\n"); |
| 7277 | return -EBUSY; |
| 7278 | } |
| 7279 | val = reg_poll(bp, CFC_REG_AC_INIT_DONE, 1, 100, 10); |
| 7280 | if (val != 1) { |
| 7281 | BNX2X_ERR("CFC AC_INIT failed\n"); |
| 7282 | return -EBUSY; |
| 7283 | } |
| 7284 | val = reg_poll(bp, CFC_REG_CAM_INIT_DONE, 1, 100, 10); |
| 7285 | if (val != 1) { |
| 7286 | BNX2X_ERR("CFC CAM_INIT failed\n"); |
| 7287 | return -EBUSY; |
| 7288 | } |
| 7289 | REG_WR(bp, CFC_REG_DEBUG0, 0); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 7290 | |
Dmitry Kravkov | f2e0899 | 2010-10-06 03:28:26 +0000 | [diff] [blame] | 7291 | if (CHIP_IS_E1(bp)) { |
| 7292 | /* read NIG statistic |
| 7293 | to see if this is our first up since powerup */ |
| 7294 | bnx2x_read_dmae(bp, NIG_REG_STAT2_BRB_OCTET, 2); |
| 7295 | val = *bnx2x_sp(bp, wb_data[0]); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 7296 | |
Dmitry Kravkov | f2e0899 | 2010-10-06 03:28:26 +0000 | [diff] [blame] | 7297 | /* do internal memory self test */ |
| 7298 | if ((val == 0) && bnx2x_int_mem_test(bp)) { |
| 7299 | BNX2X_ERR("internal mem self test failed\n"); |
| 7300 | return -EBUSY; |
| 7301 | } |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 7302 | } |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 7303 | |
Eilon Greenstein | fd4ef40 | 2009-07-21 05:47:27 +0000 | [diff] [blame] | 7304 | bnx2x_setup_fan_failure_detection(bp); |
| 7305 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 7306 | /* clear PXP2 attentions */ |
| 7307 | REG_RD(bp, PXP2_REG_PXP2_INT_STS_CLR_0); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 7308 | |
Vladislav Zolotarov | 4a33bc0 | 2011-01-09 02:20:04 +0000 | [diff] [blame] | 7309 | bnx2x_enable_blocks_attention(bp); |
Vladislav Zolotarov | c9ee920 | 2011-06-14 01:33:51 +0000 | [diff] [blame] | 7310 | bnx2x_enable_blocks_parity(bp); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 7311 | |
Yaniv Rosner | 6bbca91 | 2008-08-13 15:57:28 -0700 | [diff] [blame] | 7312 | if (!BP_NOMCP(bp)) { |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 7313 | if (CHIP_IS_E1x(bp)) |
| 7314 | bnx2x__common_init_phy(bp); |
Yaniv Rosner | 6bbca91 | 2008-08-13 15:57:28 -0700 | [diff] [blame] | 7315 | } else |
| 7316 | BNX2X_ERR("Bootcode is missing - can not initialize link\n"); |
| 7317 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 7318 | return 0; |
| 7319 | } |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 7320 | |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 7321 | /** |
| 7322 | * bnx2x_init_hw_common_chip - init HW at the COMMON_CHIP phase. |
| 7323 | * |
| 7324 | * @bp: driver handle |
| 7325 | */ |
| 7326 | static int bnx2x_init_hw_common_chip(struct bnx2x *bp) |
| 7327 | { |
| 7328 | int rc = bnx2x_init_hw_common(bp); |
| 7329 | |
| 7330 | if (rc) |
| 7331 | return rc; |
| 7332 | |
| 7333 | /* In E2 2-PORT mode, same ext phy is used for the two paths */ |
| 7334 | if (!BP_NOMCP(bp)) |
| 7335 | bnx2x__common_init_phy(bp); |
| 7336 | |
| 7337 | return 0; |
| 7338 | } |
| 7339 | |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 7340 | static int bnx2x_init_hw_port(struct bnx2x *bp) |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 7341 | { |
| 7342 | int port = BP_PORT(bp); |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 7343 | int init_phase = port ? PHASE_PORT1 : PHASE_PORT0; |
Eilon Greenstein | 1c06328 | 2009-02-12 08:36:43 +0000 | [diff] [blame] | 7344 | u32 low, high; |
Dmitry Kravkov | 4293b9f | 2013-10-20 16:51:33 +0200 | [diff] [blame] | 7345 | u32 val, reg; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 7346 | |
Merav Sicron | 51c1a58 | 2012-03-18 10:33:38 +0000 | [diff] [blame] | 7347 | DP(NETIF_MSG_HW, "starting port init port %d\n", port); |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 7348 | |
| 7349 | REG_WR(bp, NIG_REG_MASK_INTERRUPT_PORT0 + port*4, 0); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 7350 | |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 7351 | bnx2x_init_block(bp, BLOCK_MISC, init_phase); |
| 7352 | bnx2x_init_block(bp, BLOCK_PXP, init_phase); |
| 7353 | bnx2x_init_block(bp, BLOCK_PXP2, init_phase); |
Eilon Greenstein | ca00392 | 2009-08-12 22:53:28 -0700 | [diff] [blame] | 7354 | |
Dmitry Kravkov | f2e0899 | 2010-10-06 03:28:26 +0000 | [diff] [blame] | 7355 | /* Timers bug workaround: disables the pf_master bit in pglue at |
| 7356 | * common phase, we need to enable it here before any dmae access are |
| 7357 | * attempted. Therefore we manually added the enable-master to the |
| 7358 | * port phase (it also happens in the function phase) |
| 7359 | */ |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 7360 | if (!CHIP_IS_E1x(bp)) |
Dmitry Kravkov | f2e0899 | 2010-10-06 03:28:26 +0000 | [diff] [blame] | 7361 | REG_WR(bp, PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER, 1); |
| 7362 | |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 7363 | bnx2x_init_block(bp, BLOCK_ATC, init_phase); |
| 7364 | bnx2x_init_block(bp, BLOCK_DMAE, init_phase); |
| 7365 | bnx2x_init_block(bp, BLOCK_PGLUE_B, init_phase); |
| 7366 | bnx2x_init_block(bp, BLOCK_QM, init_phase); |
| 7367 | |
| 7368 | bnx2x_init_block(bp, BLOCK_TCM, init_phase); |
| 7369 | bnx2x_init_block(bp, BLOCK_UCM, init_phase); |
| 7370 | bnx2x_init_block(bp, BLOCK_CCM, init_phase); |
| 7371 | bnx2x_init_block(bp, BLOCK_XCM, init_phase); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 7372 | |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 7373 | /* QM cid (connection) count */ |
| 7374 | bnx2x_qm_init_cid_count(bp, bp->qm_cid_count, INITOP_SET); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 7375 | |
Merav Sicron | 55c1194 | 2012-11-07 00:45:48 +0000 | [diff] [blame] | 7376 | if (CNIC_SUPPORT(bp)) { |
| 7377 | bnx2x_init_block(bp, BLOCK_TM, init_phase); |
| 7378 | REG_WR(bp, TM_REG_LIN0_SCAN_TIME + port*4, 20); |
| 7379 | REG_WR(bp, TM_REG_LIN0_MAX_ACTIVE_CID + port*4, 31); |
| 7380 | } |
Vladislav Zolotarov | cdaa7cb | 2010-04-19 01:13:57 +0000 | [diff] [blame] | 7381 | |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 7382 | bnx2x_init_block(bp, BLOCK_DORQ, init_phase); |
Eilon Greenstein | 1c06328 | 2009-02-12 08:36:43 +0000 | [diff] [blame] | 7383 | |
Dmitry Kravkov | 2b67404 | 2012-10-28 21:59:04 +0000 | [diff] [blame] | 7384 | bnx2x_init_block(bp, BLOCK_BRB1, init_phase); |
| 7385 | |
Dmitry Kravkov | f2e0899 | 2010-10-06 03:28:26 +0000 | [diff] [blame] | 7386 | if (CHIP_IS_E1(bp) || CHIP_IS_E1H(bp)) { |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 7387 | |
| 7388 | if (IS_MF(bp)) |
| 7389 | low = ((bp->flags & ONE_PORT_FLAG) ? 160 : 246); |
| 7390 | else if (bp->dev->mtu > 4096) { |
| 7391 | if (bp->flags & ONE_PORT_FLAG) |
| 7392 | low = 160; |
| 7393 | else { |
| 7394 | val = bp->dev->mtu; |
| 7395 | /* (24*1024 + val*4)/256 */ |
| 7396 | low = 96 + (val/64) + |
| 7397 | ((val % 64) ? 1 : 0); |
| 7398 | } |
| 7399 | } else |
| 7400 | low = ((bp->flags & ONE_PORT_FLAG) ? 80 : 160); |
| 7401 | high = low + 56; /* 14*1024/256 */ |
Dmitry Kravkov | f2e0899 | 2010-10-06 03:28:26 +0000 | [diff] [blame] | 7402 | REG_WR(bp, BRB1_REG_PAUSE_LOW_THRESHOLD_0 + port*4, low); |
| 7403 | REG_WR(bp, BRB1_REG_PAUSE_HIGH_THRESHOLD_0 + port*4, high); |
| 7404 | } |
| 7405 | |
Dmitry Kravkov | f2e0899 | 2010-10-06 03:28:26 +0000 | [diff] [blame] | 7406 | if (CHIP_MODE_IS_4_PORT(bp)) |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 7407 | REG_WR(bp, (BP_PORT(bp) ? |
| 7408 | BRB1_REG_MAC_GUARANTIED_1 : |
| 7409 | BRB1_REG_MAC_GUARANTIED_0), 40); |
Eilon Greenstein | 356e238 | 2009-02-12 08:38:32 +0000 | [diff] [blame] | 7410 | |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 7411 | bnx2x_init_block(bp, BLOCK_PRS, init_phase); |
Barak Witkowski | a334872 | 2012-04-23 03:04:46 +0000 | [diff] [blame] | 7412 | if (CHIP_IS_E3B0(bp)) { |
| 7413 | if (IS_MF_AFEX(bp)) { |
| 7414 | /* configure headers for AFEX mode */ |
| 7415 | REG_WR(bp, BP_PORT(bp) ? |
| 7416 | PRS_REG_HDRS_AFTER_BASIC_PORT_1 : |
| 7417 | PRS_REG_HDRS_AFTER_BASIC_PORT_0, 0xE); |
| 7418 | REG_WR(bp, BP_PORT(bp) ? |
| 7419 | PRS_REG_HDRS_AFTER_TAG_0_PORT_1 : |
| 7420 | PRS_REG_HDRS_AFTER_TAG_0_PORT_0, 0x6); |
| 7421 | REG_WR(bp, BP_PORT(bp) ? |
| 7422 | PRS_REG_MUST_HAVE_HDRS_PORT_1 : |
| 7423 | PRS_REG_MUST_HAVE_HDRS_PORT_0, 0xA); |
| 7424 | } else { |
| 7425 | /* Ovlan exists only if we are in multi-function + |
| 7426 | * switch-dependent mode, in switch-independent there |
| 7427 | * is no ovlan headers |
| 7428 | */ |
| 7429 | REG_WR(bp, BP_PORT(bp) ? |
| 7430 | PRS_REG_HDRS_AFTER_BASIC_PORT_1 : |
| 7431 | PRS_REG_HDRS_AFTER_BASIC_PORT_0, |
| 7432 | (bp->path_has_ovlan ? 7 : 6)); |
| 7433 | } |
| 7434 | } |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 7435 | |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 7436 | bnx2x_init_block(bp, BLOCK_TSDM, init_phase); |
| 7437 | bnx2x_init_block(bp, BLOCK_CSDM, init_phase); |
| 7438 | bnx2x_init_block(bp, BLOCK_USDM, init_phase); |
| 7439 | bnx2x_init_block(bp, BLOCK_XSDM, init_phase); |
| 7440 | |
| 7441 | bnx2x_init_block(bp, BLOCK_TSEM, init_phase); |
| 7442 | bnx2x_init_block(bp, BLOCK_USEM, init_phase); |
| 7443 | bnx2x_init_block(bp, BLOCK_CSEM, init_phase); |
| 7444 | bnx2x_init_block(bp, BLOCK_XSEM, init_phase); |
| 7445 | |
| 7446 | bnx2x_init_block(bp, BLOCK_UPB, init_phase); |
| 7447 | bnx2x_init_block(bp, BLOCK_XPB, init_phase); |
| 7448 | |
| 7449 | bnx2x_init_block(bp, BLOCK_PBF, init_phase); |
| 7450 | |
| 7451 | if (CHIP_IS_E1x(bp)) { |
Dmitry Kravkov | f2e0899 | 2010-10-06 03:28:26 +0000 | [diff] [blame] | 7452 | /* configure PBF to work without PAUSE mtu 9000 */ |
| 7453 | REG_WR(bp, PBF_REG_P0_PAUSE_ENABLE + port*4, 0); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 7454 | |
Dmitry Kravkov | f2e0899 | 2010-10-06 03:28:26 +0000 | [diff] [blame] | 7455 | /* update threshold */ |
| 7456 | REG_WR(bp, PBF_REG_P0_ARB_THRSH + port*4, (9040/16)); |
| 7457 | /* update init credit */ |
| 7458 | REG_WR(bp, PBF_REG_P0_INIT_CRD + port*4, (9040/16) + 553 - 22); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 7459 | |
Dmitry Kravkov | f2e0899 | 2010-10-06 03:28:26 +0000 | [diff] [blame] | 7460 | /* probe changes */ |
| 7461 | REG_WR(bp, PBF_REG_INIT_P0 + port*4, 1); |
| 7462 | udelay(50); |
| 7463 | REG_WR(bp, PBF_REG_INIT_P0 + port*4, 0); |
| 7464 | } |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 7465 | |
Merav Sicron | 55c1194 | 2012-11-07 00:45:48 +0000 | [diff] [blame] | 7466 | if (CNIC_SUPPORT(bp)) |
| 7467 | bnx2x_init_block(bp, BLOCK_SRC, init_phase); |
| 7468 | |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 7469 | bnx2x_init_block(bp, BLOCK_CDU, init_phase); |
| 7470 | bnx2x_init_block(bp, BLOCK_CFC, init_phase); |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 7471 | |
| 7472 | if (CHIP_IS_E1(bp)) { |
| 7473 | REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, 0); |
| 7474 | REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, 0); |
| 7475 | } |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 7476 | bnx2x_init_block(bp, BLOCK_HC, init_phase); |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 7477 | |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 7478 | bnx2x_init_block(bp, BLOCK_IGU, init_phase); |
Dmitry Kravkov | f2e0899 | 2010-10-06 03:28:26 +0000 | [diff] [blame] | 7479 | |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 7480 | bnx2x_init_block(bp, BLOCK_MISC_AEU, init_phase); |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 7481 | /* init aeu_mask_attn_func_0/1: |
Yuval Mintz | 16a5fd9 | 2013-06-02 00:06:18 +0000 | [diff] [blame] | 7482 | * - SF mode: bits 3-7 are masked. Only bits 0-2 are in use |
| 7483 | * - MF mode: bit 3 is masked. Bits 0-2 are in use as in SF |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 7484 | * bits 4-7 are used for "per vn group attention" */ |
Vladislav Zolotarov | e4901dd | 2010-12-13 05:44:18 +0000 | [diff] [blame] | 7485 | val = IS_MF(bp) ? 0xF7 : 0x7; |
| 7486 | /* Enable DCBX attention for all but E1 */ |
| 7487 | val |= CHIP_IS_E1(bp) ? 0 : 0x10; |
| 7488 | REG_WR(bp, MISC_REG_AEU_MASK_ATTN_FUNC_0 + port*4, val); |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 7489 | |
Dmitry Kravkov | 4293b9f | 2013-10-20 16:51:33 +0200 | [diff] [blame] | 7490 | /* SCPAD_PARITY should NOT trigger close the gates */ |
| 7491 | reg = port ? MISC_REG_AEU_ENABLE4_NIG_1 : MISC_REG_AEU_ENABLE4_NIG_0; |
| 7492 | REG_WR(bp, reg, |
| 7493 | REG_RD(bp, reg) & |
| 7494 | ~AEU_INPUTS_ATTN_BITS_MCP_LATCHED_SCPAD_PARITY); |
| 7495 | |
| 7496 | reg = port ? MISC_REG_AEU_ENABLE4_PXP_1 : MISC_REG_AEU_ENABLE4_PXP_0; |
| 7497 | REG_WR(bp, reg, |
| 7498 | REG_RD(bp, reg) & |
| 7499 | ~AEU_INPUTS_ATTN_BITS_MCP_LATCHED_SCPAD_PARITY); |
| 7500 | |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 7501 | bnx2x_init_block(bp, BLOCK_NIG, init_phase); |
Eilon Greenstein | 356e238 | 2009-02-12 08:38:32 +0000 | [diff] [blame] | 7502 | |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 7503 | if (!CHIP_IS_E1x(bp)) { |
| 7504 | /* Bit-map indicating which L2 hdrs may appear after the |
| 7505 | * basic Ethernet header |
| 7506 | */ |
Barak Witkowski | a334872 | 2012-04-23 03:04:46 +0000 | [diff] [blame] | 7507 | if (IS_MF_AFEX(bp)) |
| 7508 | REG_WR(bp, BP_PORT(bp) ? |
| 7509 | NIG_REG_P1_HDRS_AFTER_BASIC : |
| 7510 | NIG_REG_P0_HDRS_AFTER_BASIC, 0xE); |
| 7511 | else |
| 7512 | REG_WR(bp, BP_PORT(bp) ? |
| 7513 | NIG_REG_P1_HDRS_AFTER_BASIC : |
| 7514 | NIG_REG_P0_HDRS_AFTER_BASIC, |
| 7515 | IS_MF_SD(bp) ? 7 : 6); |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 7516 | |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 7517 | if (CHIP_IS_E3(bp)) |
| 7518 | REG_WR(bp, BP_PORT(bp) ? |
| 7519 | NIG_REG_LLH1_MF_MODE : |
| 7520 | NIG_REG_LLH_MF_MODE, IS_MF(bp)); |
| 7521 | } |
| 7522 | if (!CHIP_IS_E3(bp)) |
| 7523 | REG_WR(bp, NIG_REG_XGXS_SERDES0_MODE_SEL + port*4, 1); |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 7524 | |
Dmitry Kravkov | f2e0899 | 2010-10-06 03:28:26 +0000 | [diff] [blame] | 7525 | if (!CHIP_IS_E1(bp)) { |
Dmitry Kravkov | fb3bff1 | 2010-10-06 03:26:40 +0000 | [diff] [blame] | 7526 | /* 0x2 disable mf_ov, 0x1 enable */ |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 7527 | REG_WR(bp, NIG_REG_LLH0_BRB1_DRV_MASK_MF + port*4, |
Dmitry Kravkov | 0793f83f | 2010-12-01 12:39:28 -0800 | [diff] [blame] | 7528 | (IS_MF_SD(bp) ? 0x1 : 0x2)); |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 7529 | |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 7530 | if (!CHIP_IS_E1x(bp)) { |
Dmitry Kravkov | f2e0899 | 2010-10-06 03:28:26 +0000 | [diff] [blame] | 7531 | val = 0; |
| 7532 | switch (bp->mf_mode) { |
| 7533 | case MULTI_FUNCTION_SD: |
| 7534 | val = 1; |
| 7535 | break; |
| 7536 | case MULTI_FUNCTION_SI: |
Barak Witkowski | a334872 | 2012-04-23 03:04:46 +0000 | [diff] [blame] | 7537 | case MULTI_FUNCTION_AFEX: |
Dmitry Kravkov | f2e0899 | 2010-10-06 03:28:26 +0000 | [diff] [blame] | 7538 | val = 2; |
| 7539 | break; |
| 7540 | } |
| 7541 | |
| 7542 | REG_WR(bp, (BP_PORT(bp) ? NIG_REG_LLH1_CLS_TYPE : |
| 7543 | NIG_REG_LLH0_CLS_TYPE), val); |
| 7544 | } |
Eilon Greenstein | 1c06328 | 2009-02-12 08:36:43 +0000 | [diff] [blame] | 7545 | { |
| 7546 | REG_WR(bp, NIG_REG_LLFC_ENABLE_0 + port*4, 0); |
| 7547 | REG_WR(bp, NIG_REG_LLFC_OUT_EN_0 + port*4, 0); |
| 7548 | REG_WR(bp, NIG_REG_PAUSE_ENABLE_0 + port*4, 1); |
| 7549 | } |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 7550 | } |
| 7551 | |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 7552 | /* If SPIO5 is set to generate interrupts, enable it for this port */ |
| 7553 | val = REG_RD(bp, MISC_REG_SPIO_EVENT_EN); |
Yuval Mintz | d6d99a3 | 2012-12-02 04:05:45 +0000 | [diff] [blame] | 7554 | if (val & MISC_SPIO_SPIO5) { |
Eilon Greenstein | 4d295db | 2009-07-21 05:47:47 +0000 | [diff] [blame] | 7555 | u32 reg_addr = (port ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_0 : |
| 7556 | MISC_REG_AEU_ENABLE1_FUNC_0_OUT_0); |
| 7557 | val = REG_RD(bp, reg_addr); |
Eliezer Tamir | f141064 | 2008-02-28 11:51:50 -0800 | [diff] [blame] | 7558 | val |= AEU_INPUTS_ATTN_BITS_SPIO5; |
Eilon Greenstein | 4d295db | 2009-07-21 05:47:47 +0000 | [diff] [blame] | 7559 | REG_WR(bp, reg_addr, val); |
Eliezer Tamir | f141064 | 2008-02-28 11:51:50 -0800 | [diff] [blame] | 7560 | } |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 7561 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 7562 | return 0; |
| 7563 | } |
| 7564 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 7565 | static void bnx2x_ilt_wr(struct bnx2x *bp, u32 index, dma_addr_t addr) |
| 7566 | { |
| 7567 | int reg; |
Yuval Mintz | 32d68de | 2012-04-03 18:41:24 +0000 | [diff] [blame] | 7568 | u32 wb_write[2]; |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 7569 | |
Dmitry Kravkov | f2e0899 | 2010-10-06 03:28:26 +0000 | [diff] [blame] | 7570 | if (CHIP_IS_E1(bp)) |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 7571 | reg = PXP2_REG_RQ_ONCHIP_AT + index*8; |
Dmitry Kravkov | f2e0899 | 2010-10-06 03:28:26 +0000 | [diff] [blame] | 7572 | else |
| 7573 | reg = PXP2_REG_RQ_ONCHIP_AT_B0 + index*8; |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 7574 | |
Yuval Mintz | 32d68de | 2012-04-03 18:41:24 +0000 | [diff] [blame] | 7575 | wb_write[0] = ONCHIP_ADDR1(addr); |
| 7576 | wb_write[1] = ONCHIP_ADDR2(addr); |
| 7577 | REG_WR_DMAE(bp, reg, wb_write, 2); |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 7578 | } |
| 7579 | |
Ariel Elior | b56e967 | 2013-01-01 05:22:32 +0000 | [diff] [blame] | 7580 | void bnx2x_igu_clear_sb_gen(struct bnx2x *bp, u8 func, u8 idu_sb_id, bool is_pf) |
Eric Dumazet | 1191cb8 | 2012-04-27 21:39:21 +0000 | [diff] [blame] | 7581 | { |
| 7582 | u32 data, ctl, cnt = 100; |
| 7583 | u32 igu_addr_data = IGU_REG_COMMAND_REG_32LSB_DATA; |
| 7584 | u32 igu_addr_ctl = IGU_REG_COMMAND_REG_CTRL; |
| 7585 | u32 igu_addr_ack = IGU_REG_CSTORM_TYPE_0_SB_CLEANUP + (idu_sb_id/32)*4; |
| 7586 | u32 sb_bit = 1 << (idu_sb_id%32); |
Ariel Elior | b56e967 | 2013-01-01 05:22:32 +0000 | [diff] [blame] | 7587 | u32 func_encode = func | (is_pf ? 1 : 0) << IGU_FID_ENCODE_IS_PF_SHIFT; |
Eric Dumazet | 1191cb8 | 2012-04-27 21:39:21 +0000 | [diff] [blame] | 7588 | u32 addr_encode = IGU_CMD_E2_PROD_UPD_BASE + idu_sb_id; |
| 7589 | |
| 7590 | /* Not supported in BC mode */ |
| 7591 | if (CHIP_INT_MODE_IS_BC(bp)) |
| 7592 | return; |
| 7593 | |
| 7594 | data = (IGU_USE_REGISTER_cstorm_type_0_sb_cleanup |
| 7595 | << IGU_REGULAR_CLEANUP_TYPE_SHIFT) | |
| 7596 | IGU_REGULAR_CLEANUP_SET | |
| 7597 | IGU_REGULAR_BCLEANUP; |
| 7598 | |
| 7599 | ctl = addr_encode << IGU_CTRL_REG_ADDRESS_SHIFT | |
| 7600 | func_encode << IGU_CTRL_REG_FID_SHIFT | |
| 7601 | IGU_CTRL_CMD_TYPE_WR << IGU_CTRL_REG_TYPE_SHIFT; |
| 7602 | |
| 7603 | DP(NETIF_MSG_HW, "write 0x%08x to IGU(via GRC) addr 0x%x\n", |
| 7604 | data, igu_addr_data); |
| 7605 | REG_WR(bp, igu_addr_data, data); |
| 7606 | mmiowb(); |
| 7607 | barrier(); |
| 7608 | DP(NETIF_MSG_HW, "write 0x%08x to IGU(via GRC) addr 0x%x\n", |
| 7609 | ctl, igu_addr_ctl); |
| 7610 | REG_WR(bp, igu_addr_ctl, ctl); |
| 7611 | mmiowb(); |
| 7612 | barrier(); |
| 7613 | |
| 7614 | /* wait for clean up to finish */ |
| 7615 | while (!(REG_RD(bp, igu_addr_ack) & sb_bit) && --cnt) |
| 7616 | msleep(20); |
| 7617 | |
Eric Dumazet | 1191cb8 | 2012-04-27 21:39:21 +0000 | [diff] [blame] | 7618 | if (!(REG_RD(bp, igu_addr_ack) & sb_bit)) { |
| 7619 | DP(NETIF_MSG_HW, |
| 7620 | "Unable to finish IGU cleanup: idu_sb_id %d offset %d bit %d (cnt %d)\n", |
| 7621 | idu_sb_id, idu_sb_id/32, idu_sb_id%32, cnt); |
| 7622 | } |
| 7623 | } |
| 7624 | |
| 7625 | static void bnx2x_igu_clear_sb(struct bnx2x *bp, u8 idu_sb_id) |
Dmitry Kravkov | f2e0899 | 2010-10-06 03:28:26 +0000 | [diff] [blame] | 7626 | { |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 7627 | bnx2x_igu_clear_sb_gen(bp, BP_FUNC(bp), idu_sb_id, true /*PF*/); |
Dmitry Kravkov | f2e0899 | 2010-10-06 03:28:26 +0000 | [diff] [blame] | 7628 | } |
| 7629 | |
Eric Dumazet | 1191cb8 | 2012-04-27 21:39:21 +0000 | [diff] [blame] | 7630 | static void bnx2x_clear_func_ilt(struct bnx2x *bp, u32 func) |
Dmitry Kravkov | f2e0899 | 2010-10-06 03:28:26 +0000 | [diff] [blame] | 7631 | { |
| 7632 | u32 i, base = FUNC_ILT_BASE(func); |
| 7633 | for (i = base; i < base + ILT_PER_FUNC; i++) |
| 7634 | bnx2x_ilt_wr(bp, i, 0); |
| 7635 | } |
| 7636 | |
Merav Sicron | 910cc72 | 2012-11-11 03:56:08 +0000 | [diff] [blame] | 7637 | static void bnx2x_init_searcher(struct bnx2x *bp) |
Merav Sicron | 55c1194 | 2012-11-07 00:45:48 +0000 | [diff] [blame] | 7638 | { |
| 7639 | int port = BP_PORT(bp); |
| 7640 | bnx2x_src_init_t2(bp, bp->t2, bp->t2_mapping, SRC_CONN_NUM); |
| 7641 | /* T1 hash bits value determines the T1 number of entries */ |
| 7642 | REG_WR(bp, SRC_REG_NUMBER_HASH_BITS0 + port*4, SRC_HASH_BITS); |
| 7643 | } |
| 7644 | |
| 7645 | static inline int bnx2x_func_switch_update(struct bnx2x *bp, int suspend) |
| 7646 | { |
| 7647 | int rc; |
| 7648 | struct bnx2x_func_state_params func_params = {NULL}; |
| 7649 | struct bnx2x_func_switch_update_params *switch_update_params = |
| 7650 | &func_params.params.switch_update; |
| 7651 | |
| 7652 | /* Prepare parameters for function state transitions */ |
| 7653 | __set_bit(RAMROD_COMP_WAIT, &func_params.ramrod_flags); |
| 7654 | __set_bit(RAMROD_RETRY, &func_params.ramrod_flags); |
| 7655 | |
| 7656 | func_params.f_obj = &bp->func_obj; |
| 7657 | func_params.cmd = BNX2X_F_CMD_SWITCH_UPDATE; |
| 7658 | |
| 7659 | /* Function parameters */ |
Dmitry Kravkov | e42780b | 2014-08-17 16:47:43 +0300 | [diff] [blame] | 7660 | __set_bit(BNX2X_F_UPDATE_TX_SWITCH_SUSPEND_CHNG, |
| 7661 | &switch_update_params->changes); |
| 7662 | if (suspend) |
| 7663 | __set_bit(BNX2X_F_UPDATE_TX_SWITCH_SUSPEND, |
| 7664 | &switch_update_params->changes); |
Merav Sicron | 55c1194 | 2012-11-07 00:45:48 +0000 | [diff] [blame] | 7665 | |
| 7666 | rc = bnx2x_func_state_change(bp, &func_params); |
| 7667 | |
| 7668 | return rc; |
| 7669 | } |
| 7670 | |
Merav Sicron | 910cc72 | 2012-11-11 03:56:08 +0000 | [diff] [blame] | 7671 | static int bnx2x_reset_nic_mode(struct bnx2x *bp) |
Merav Sicron | 55c1194 | 2012-11-07 00:45:48 +0000 | [diff] [blame] | 7672 | { |
| 7673 | int rc, i, port = BP_PORT(bp); |
| 7674 | int vlan_en = 0, mac_en[NUM_MACS]; |
| 7675 | |
Merav Sicron | 55c1194 | 2012-11-07 00:45:48 +0000 | [diff] [blame] | 7676 | /* Close input from network */ |
| 7677 | if (bp->mf_mode == SINGLE_FUNCTION) { |
| 7678 | bnx2x_set_rx_filter(&bp->link_params, 0); |
| 7679 | } else { |
| 7680 | vlan_en = REG_RD(bp, port ? NIG_REG_LLH1_FUNC_EN : |
| 7681 | NIG_REG_LLH0_FUNC_EN); |
| 7682 | REG_WR(bp, port ? NIG_REG_LLH1_FUNC_EN : |
| 7683 | NIG_REG_LLH0_FUNC_EN, 0); |
| 7684 | for (i = 0; i < NUM_MACS; i++) { |
| 7685 | mac_en[i] = REG_RD(bp, port ? |
| 7686 | (NIG_REG_LLH1_FUNC_MEM_ENABLE + |
| 7687 | 4 * i) : |
| 7688 | (NIG_REG_LLH0_FUNC_MEM_ENABLE + |
| 7689 | 4 * i)); |
| 7690 | REG_WR(bp, port ? (NIG_REG_LLH1_FUNC_MEM_ENABLE + |
| 7691 | 4 * i) : |
| 7692 | (NIG_REG_LLH0_FUNC_MEM_ENABLE + 4 * i), 0); |
| 7693 | } |
| 7694 | } |
| 7695 | |
| 7696 | /* Close BMC to host */ |
| 7697 | REG_WR(bp, port ? NIG_REG_P0_TX_MNG_HOST_ENABLE : |
| 7698 | NIG_REG_P1_TX_MNG_HOST_ENABLE, 0); |
| 7699 | |
| 7700 | /* Suspend Tx switching to the PF. Completion of this ramrod |
| 7701 | * further guarantees that all the packets of that PF / child |
| 7702 | * VFs in BRB were processed by the Parser, so it is safe to |
| 7703 | * change the NIC_MODE register. |
| 7704 | */ |
| 7705 | rc = bnx2x_func_switch_update(bp, 1); |
| 7706 | if (rc) { |
| 7707 | BNX2X_ERR("Can't suspend tx-switching!\n"); |
| 7708 | return rc; |
| 7709 | } |
| 7710 | |
| 7711 | /* Change NIC_MODE register */ |
| 7712 | REG_WR(bp, PRS_REG_NIC_MODE, 0); |
| 7713 | |
| 7714 | /* Open input from network */ |
| 7715 | if (bp->mf_mode == SINGLE_FUNCTION) { |
| 7716 | bnx2x_set_rx_filter(&bp->link_params, 1); |
| 7717 | } else { |
| 7718 | REG_WR(bp, port ? NIG_REG_LLH1_FUNC_EN : |
| 7719 | NIG_REG_LLH0_FUNC_EN, vlan_en); |
| 7720 | for (i = 0; i < NUM_MACS; i++) { |
| 7721 | REG_WR(bp, port ? (NIG_REG_LLH1_FUNC_MEM_ENABLE + |
| 7722 | 4 * i) : |
| 7723 | (NIG_REG_LLH0_FUNC_MEM_ENABLE + 4 * i), |
| 7724 | mac_en[i]); |
| 7725 | } |
| 7726 | } |
| 7727 | |
| 7728 | /* Enable BMC to host */ |
| 7729 | REG_WR(bp, port ? NIG_REG_P0_TX_MNG_HOST_ENABLE : |
| 7730 | NIG_REG_P1_TX_MNG_HOST_ENABLE, 1); |
| 7731 | |
| 7732 | /* Resume Tx switching to the PF */ |
| 7733 | rc = bnx2x_func_switch_update(bp, 0); |
| 7734 | if (rc) { |
| 7735 | BNX2X_ERR("Can't resume tx-switching!\n"); |
| 7736 | return rc; |
| 7737 | } |
| 7738 | |
| 7739 | DP(NETIF_MSG_IFUP, "NIC MODE disabled\n"); |
| 7740 | return 0; |
| 7741 | } |
| 7742 | |
| 7743 | int bnx2x_init_hw_func_cnic(struct bnx2x *bp) |
| 7744 | { |
| 7745 | int rc; |
| 7746 | |
| 7747 | bnx2x_ilt_init_op_cnic(bp, INITOP_SET); |
| 7748 | |
| 7749 | if (CONFIGURE_NIC_MODE(bp)) { |
Yuval Mintz | 16a5fd9 | 2013-06-02 00:06:18 +0000 | [diff] [blame] | 7750 | /* Configure searcher as part of function hw init */ |
Merav Sicron | 55c1194 | 2012-11-07 00:45:48 +0000 | [diff] [blame] | 7751 | bnx2x_init_searcher(bp); |
| 7752 | |
| 7753 | /* Reset NIC mode */ |
| 7754 | rc = bnx2x_reset_nic_mode(bp); |
| 7755 | if (rc) |
| 7756 | BNX2X_ERR("Can't change NIC mode!\n"); |
| 7757 | return rc; |
| 7758 | } |
| 7759 | |
| 7760 | return 0; |
| 7761 | } |
| 7762 | |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 7763 | static int bnx2x_init_hw_func(struct bnx2x *bp) |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 7764 | { |
| 7765 | int port = BP_PORT(bp); |
| 7766 | int func = BP_FUNC(bp); |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 7767 | int init_phase = PHASE_PF0 + func; |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 7768 | struct bnx2x_ilt *ilt = BP_ILT(bp); |
| 7769 | u16 cdu_ilt_start; |
Eilon Greenstein | 8badd27 | 2009-02-12 08:36:15 +0000 | [diff] [blame] | 7770 | u32 addr, val; |
Vladislav Zolotarov | f4a6689 | 2010-10-19 05:13:09 +0000 | [diff] [blame] | 7771 | u32 main_mem_base, main_mem_size, main_mem_prty_clr; |
Ariel Elior | 89db4ad | 2012-01-26 06:01:48 +0000 | [diff] [blame] | 7772 | int i, main_mem_width, rc; |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 7773 | |
Merav Sicron | 51c1a58 | 2012-03-18 10:33:38 +0000 | [diff] [blame] | 7774 | DP(NETIF_MSG_HW, "starting func init func %d\n", func); |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 7775 | |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 7776 | /* FLR cleanup - hmmm */ |
Ariel Elior | 89db4ad | 2012-01-26 06:01:48 +0000 | [diff] [blame] | 7777 | if (!CHIP_IS_E1x(bp)) { |
| 7778 | rc = bnx2x_pf_flr_clnup(bp); |
Yuval Mintz | 04c4673 | 2013-01-23 03:21:46 +0000 | [diff] [blame] | 7779 | if (rc) { |
| 7780 | bnx2x_fw_dump(bp); |
Ariel Elior | 89db4ad | 2012-01-26 06:01:48 +0000 | [diff] [blame] | 7781 | return rc; |
Yuval Mintz | 04c4673 | 2013-01-23 03:21:46 +0000 | [diff] [blame] | 7782 | } |
Ariel Elior | 89db4ad | 2012-01-26 06:01:48 +0000 | [diff] [blame] | 7783 | } |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 7784 | |
Eilon Greenstein | 8badd27 | 2009-02-12 08:36:15 +0000 | [diff] [blame] | 7785 | /* set MSI reconfigure capability */ |
Dmitry Kravkov | f2e0899 | 2010-10-06 03:28:26 +0000 | [diff] [blame] | 7786 | if (bp->common.int_block == INT_BLOCK_HC) { |
| 7787 | addr = (port ? HC_REG_CONFIG_1 : HC_REG_CONFIG_0); |
| 7788 | val = REG_RD(bp, addr); |
| 7789 | val |= HC_CONFIG_0_REG_MSI_ATTN_EN_0; |
| 7790 | REG_WR(bp, addr, val); |
| 7791 | } |
Eilon Greenstein | 8badd27 | 2009-02-12 08:36:15 +0000 | [diff] [blame] | 7792 | |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 7793 | bnx2x_init_block(bp, BLOCK_PXP, init_phase); |
| 7794 | bnx2x_init_block(bp, BLOCK_PXP2, init_phase); |
| 7795 | |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 7796 | ilt = BP_ILT(bp); |
| 7797 | cdu_ilt_start = ilt->clients[ILT_CLIENT_CDU].start; |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 7798 | |
Ariel Elior | 290ca2b | 2013-01-01 05:22:31 +0000 | [diff] [blame] | 7799 | if (IS_SRIOV(bp)) |
| 7800 | cdu_ilt_start += BNX2X_FIRST_VF_CID/ILT_PAGE_CIDS; |
| 7801 | cdu_ilt_start = bnx2x_iov_init_ilt(bp, cdu_ilt_start); |
| 7802 | |
| 7803 | /* since BNX2X_FIRST_VF_CID > 0 the PF L2 cids precedes |
| 7804 | * those of the VFs, so start line should be reset |
| 7805 | */ |
| 7806 | cdu_ilt_start = ilt->clients[ILT_CLIENT_CDU].start; |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 7807 | for (i = 0; i < L2_ILT_LINES(bp); i++) { |
Merav Sicron | a052997 | 2012-06-19 07:48:25 +0000 | [diff] [blame] | 7808 | ilt->lines[cdu_ilt_start + i].page = bp->context[i].vcxt; |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 7809 | ilt->lines[cdu_ilt_start + i].page_mapping = |
Merav Sicron | a052997 | 2012-06-19 07:48:25 +0000 | [diff] [blame] | 7810 | bp->context[i].cxt_mapping; |
| 7811 | ilt->lines[cdu_ilt_start + i].size = bp->context[i].size; |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 7812 | } |
Ariel Elior | 290ca2b | 2013-01-01 05:22:31 +0000 | [diff] [blame] | 7813 | |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 7814 | bnx2x_ilt_init_op(bp, INITOP_SET); |
Dmitry Kravkov | f85582f | 2010-10-06 03:34:21 +0000 | [diff] [blame] | 7815 | |
Merav Sicron | 55c1194 | 2012-11-07 00:45:48 +0000 | [diff] [blame] | 7816 | if (!CONFIGURE_NIC_MODE(bp)) { |
| 7817 | bnx2x_init_searcher(bp); |
| 7818 | REG_WR(bp, PRS_REG_NIC_MODE, 0); |
| 7819 | DP(NETIF_MSG_IFUP, "NIC MODE disabled\n"); |
| 7820 | } else { |
| 7821 | /* Set NIC mode */ |
| 7822 | REG_WR(bp, PRS_REG_NIC_MODE, 1); |
Yuval Mintz | 6bf07b8 | 2013-06-02 00:06:20 +0000 | [diff] [blame] | 7823 | DP(NETIF_MSG_IFUP, "NIC MODE configured\n"); |
Merav Sicron | 55c1194 | 2012-11-07 00:45:48 +0000 | [diff] [blame] | 7824 | } |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 7825 | |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 7826 | if (!CHIP_IS_E1x(bp)) { |
Dmitry Kravkov | f2e0899 | 2010-10-06 03:28:26 +0000 | [diff] [blame] | 7827 | u32 pf_conf = IGU_PF_CONF_FUNC_EN; |
| 7828 | |
| 7829 | /* Turn on a single ISR mode in IGU if driver is going to use |
| 7830 | * INT#x or MSI |
| 7831 | */ |
| 7832 | if (!(bp->flags & USING_MSIX_FLAG)) |
| 7833 | pf_conf |= IGU_PF_CONF_SINGLE_ISR_EN; |
| 7834 | /* |
| 7835 | * Timers workaround bug: function init part. |
| 7836 | * Need to wait 20msec after initializing ILT, |
| 7837 | * needed to make sure there are no requests in |
| 7838 | * one of the PXP internal queues with "old" ILT addresses |
| 7839 | */ |
| 7840 | msleep(20); |
| 7841 | /* |
| 7842 | * Master enable - Due to WB DMAE writes performed before this |
| 7843 | * register is re-initialized as part of the regular function |
| 7844 | * init |
| 7845 | */ |
| 7846 | REG_WR(bp, PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER, 1); |
| 7847 | /* Enable the function in IGU */ |
| 7848 | REG_WR(bp, IGU_REG_PF_CONFIGURATION, pf_conf); |
| 7849 | } |
| 7850 | |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 7851 | bp->dmae_ready = 1; |
| 7852 | |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 7853 | bnx2x_init_block(bp, BLOCK_PGLUE_B, init_phase); |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 7854 | |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 7855 | if (!CHIP_IS_E1x(bp)) |
Dmitry Kravkov | f2e0899 | 2010-10-06 03:28:26 +0000 | [diff] [blame] | 7856 | REG_WR(bp, PGLUE_B_REG_WAS_ERROR_PF_7_0_CLR, func); |
| 7857 | |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 7858 | bnx2x_init_block(bp, BLOCK_ATC, init_phase); |
| 7859 | bnx2x_init_block(bp, BLOCK_DMAE, init_phase); |
| 7860 | bnx2x_init_block(bp, BLOCK_NIG, init_phase); |
| 7861 | bnx2x_init_block(bp, BLOCK_SRC, init_phase); |
| 7862 | bnx2x_init_block(bp, BLOCK_MISC, init_phase); |
| 7863 | bnx2x_init_block(bp, BLOCK_TCM, init_phase); |
| 7864 | bnx2x_init_block(bp, BLOCK_UCM, init_phase); |
| 7865 | bnx2x_init_block(bp, BLOCK_CCM, init_phase); |
| 7866 | bnx2x_init_block(bp, BLOCK_XCM, init_phase); |
| 7867 | bnx2x_init_block(bp, BLOCK_TSEM, init_phase); |
| 7868 | bnx2x_init_block(bp, BLOCK_USEM, init_phase); |
| 7869 | bnx2x_init_block(bp, BLOCK_CSEM, init_phase); |
| 7870 | bnx2x_init_block(bp, BLOCK_XSEM, init_phase); |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 7871 | |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 7872 | if (!CHIP_IS_E1x(bp)) |
Dmitry Kravkov | f2e0899 | 2010-10-06 03:28:26 +0000 | [diff] [blame] | 7873 | REG_WR(bp, QM_REG_PF_EN, 1); |
| 7874 | |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 7875 | if (!CHIP_IS_E1x(bp)) { |
| 7876 | REG_WR(bp, TSEM_REG_VFPF_ERR_NUM, BNX2X_MAX_NUM_OF_VFS + func); |
| 7877 | REG_WR(bp, USEM_REG_VFPF_ERR_NUM, BNX2X_MAX_NUM_OF_VFS + func); |
| 7878 | REG_WR(bp, CSEM_REG_VFPF_ERR_NUM, BNX2X_MAX_NUM_OF_VFS + func); |
| 7879 | REG_WR(bp, XSEM_REG_VFPF_ERR_NUM, BNX2X_MAX_NUM_OF_VFS + func); |
| 7880 | } |
| 7881 | bnx2x_init_block(bp, BLOCK_QM, init_phase); |
Dmitry Kravkov | f2e0899 | 2010-10-06 03:28:26 +0000 | [diff] [blame] | 7882 | |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 7883 | bnx2x_init_block(bp, BLOCK_TM, init_phase); |
| 7884 | bnx2x_init_block(bp, BLOCK_DORQ, init_phase); |
Ariel Elior | c19d65c | 2013-09-09 14:51:27 +0300 | [diff] [blame] | 7885 | REG_WR(bp, DORQ_REG_MODE_ACT, 1); /* no dpm */ |
Ariel Elior | b56e967 | 2013-01-01 05:22:32 +0000 | [diff] [blame] | 7886 | |
| 7887 | bnx2x_iov_init_dq(bp); |
| 7888 | |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 7889 | bnx2x_init_block(bp, BLOCK_BRB1, init_phase); |
| 7890 | bnx2x_init_block(bp, BLOCK_PRS, init_phase); |
| 7891 | bnx2x_init_block(bp, BLOCK_TSDM, init_phase); |
| 7892 | bnx2x_init_block(bp, BLOCK_CSDM, init_phase); |
| 7893 | bnx2x_init_block(bp, BLOCK_USDM, init_phase); |
| 7894 | bnx2x_init_block(bp, BLOCK_XSDM, init_phase); |
| 7895 | bnx2x_init_block(bp, BLOCK_UPB, init_phase); |
| 7896 | bnx2x_init_block(bp, BLOCK_XPB, init_phase); |
| 7897 | bnx2x_init_block(bp, BLOCK_PBF, init_phase); |
| 7898 | if (!CHIP_IS_E1x(bp)) |
Dmitry Kravkov | f2e0899 | 2010-10-06 03:28:26 +0000 | [diff] [blame] | 7899 | REG_WR(bp, PBF_REG_DISABLE_PF, 0); |
| 7900 | |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 7901 | bnx2x_init_block(bp, BLOCK_CDU, init_phase); |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 7902 | |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 7903 | bnx2x_init_block(bp, BLOCK_CFC, init_phase); |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 7904 | |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 7905 | if (!CHIP_IS_E1x(bp)) |
Dmitry Kravkov | f2e0899 | 2010-10-06 03:28:26 +0000 | [diff] [blame] | 7906 | REG_WR(bp, CFC_REG_WEAK_ENABLE_PF, 1); |
| 7907 | |
Dmitry Kravkov | fb3bff1 | 2010-10-06 03:26:40 +0000 | [diff] [blame] | 7908 | if (IS_MF(bp)) { |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 7909 | REG_WR(bp, NIG_REG_LLH0_FUNC_EN + port*8, 1); |
Dmitry Kravkov | fb3bff1 | 2010-10-06 03:26:40 +0000 | [diff] [blame] | 7910 | REG_WR(bp, NIG_REG_LLH0_FUNC_VLAN_ID + port*8, bp->mf_ov); |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 7911 | } |
| 7912 | |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 7913 | bnx2x_init_block(bp, BLOCK_MISC_AEU, init_phase); |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 7914 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 7915 | /* HC init per function */ |
Dmitry Kravkov | f2e0899 | 2010-10-06 03:28:26 +0000 | [diff] [blame] | 7916 | if (bp->common.int_block == INT_BLOCK_HC) { |
| 7917 | if (CHIP_IS_E1H(bp)) { |
| 7918 | REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_12 + func*4, 0); |
| 7919 | |
| 7920 | REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, 0); |
| 7921 | REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, 0); |
| 7922 | } |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 7923 | bnx2x_init_block(bp, BLOCK_HC, init_phase); |
Dmitry Kravkov | f2e0899 | 2010-10-06 03:28:26 +0000 | [diff] [blame] | 7924 | |
| 7925 | } else { |
| 7926 | int num_segs, sb_idx, prod_offset; |
| 7927 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 7928 | REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_12 + func*4, 0); |
| 7929 | |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 7930 | if (!CHIP_IS_E1x(bp)) { |
Dmitry Kravkov | f2e0899 | 2010-10-06 03:28:26 +0000 | [diff] [blame] | 7931 | REG_WR(bp, IGU_REG_LEADING_EDGE_LATCH, 0); |
| 7932 | REG_WR(bp, IGU_REG_TRAILING_EDGE_LATCH, 0); |
| 7933 | } |
| 7934 | |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 7935 | bnx2x_init_block(bp, BLOCK_IGU, init_phase); |
Dmitry Kravkov | f2e0899 | 2010-10-06 03:28:26 +0000 | [diff] [blame] | 7936 | |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 7937 | if (!CHIP_IS_E1x(bp)) { |
Dmitry Kravkov | f2e0899 | 2010-10-06 03:28:26 +0000 | [diff] [blame] | 7938 | int dsb_idx = 0; |
| 7939 | /** |
| 7940 | * Producer memory: |
| 7941 | * E2 mode: address 0-135 match to the mapping memory; |
| 7942 | * 136 - PF0 default prod; 137 - PF1 default prod; |
| 7943 | * 138 - PF2 default prod; 139 - PF3 default prod; |
| 7944 | * 140 - PF0 attn prod; 141 - PF1 attn prod; |
| 7945 | * 142 - PF2 attn prod; 143 - PF3 attn prod; |
| 7946 | * 144-147 reserved. |
| 7947 | * |
| 7948 | * E1.5 mode - In backward compatible mode; |
| 7949 | * for non default SB; each even line in the memory |
| 7950 | * holds the U producer and each odd line hold |
| 7951 | * the C producer. The first 128 producers are for |
| 7952 | * NDSB (PF0 - 0-31; PF1 - 32-63 and so on). The last 20 |
| 7953 | * producers are for the DSB for each PF. |
| 7954 | * Each PF has five segments: (the order inside each |
| 7955 | * segment is PF0; PF1; PF2; PF3) - 128-131 U prods; |
| 7956 | * 132-135 C prods; 136-139 X prods; 140-143 T prods; |
| 7957 | * 144-147 attn prods; |
| 7958 | */ |
| 7959 | /* non-default-status-blocks */ |
| 7960 | num_segs = CHIP_INT_MODE_IS_BC(bp) ? |
| 7961 | IGU_BC_NDSB_NUM_SEGS : IGU_NORM_NDSB_NUM_SEGS; |
| 7962 | for (sb_idx = 0; sb_idx < bp->igu_sb_cnt; sb_idx++) { |
| 7963 | prod_offset = (bp->igu_base_sb + sb_idx) * |
| 7964 | num_segs; |
| 7965 | |
| 7966 | for (i = 0; i < num_segs; i++) { |
| 7967 | addr = IGU_REG_PROD_CONS_MEMORY + |
| 7968 | (prod_offset + i) * 4; |
| 7969 | REG_WR(bp, addr, 0); |
| 7970 | } |
| 7971 | /* send consumer update with value 0 */ |
| 7972 | bnx2x_ack_sb(bp, bp->igu_base_sb + sb_idx, |
| 7973 | USTORM_ID, 0, IGU_INT_NOP, 1); |
| 7974 | bnx2x_igu_clear_sb(bp, |
| 7975 | bp->igu_base_sb + sb_idx); |
| 7976 | } |
| 7977 | |
| 7978 | /* default-status-blocks */ |
| 7979 | num_segs = CHIP_INT_MODE_IS_BC(bp) ? |
| 7980 | IGU_BC_DSB_NUM_SEGS : IGU_NORM_DSB_NUM_SEGS; |
| 7981 | |
| 7982 | if (CHIP_MODE_IS_4_PORT(bp)) |
| 7983 | dsb_idx = BP_FUNC(bp); |
| 7984 | else |
David S. Miller | 8decf86 | 2011-09-22 03:23:13 -0400 | [diff] [blame] | 7985 | dsb_idx = BP_VN(bp); |
Dmitry Kravkov | f2e0899 | 2010-10-06 03:28:26 +0000 | [diff] [blame] | 7986 | |
| 7987 | prod_offset = (CHIP_INT_MODE_IS_BC(bp) ? |
| 7988 | IGU_BC_BASE_DSB_PROD + dsb_idx : |
| 7989 | IGU_NORM_BASE_DSB_PROD + dsb_idx); |
| 7990 | |
David S. Miller | 8decf86 | 2011-09-22 03:23:13 -0400 | [diff] [blame] | 7991 | /* |
| 7992 | * igu prods come in chunks of E1HVN_MAX (4) - |
| 7993 | * does not matters what is the current chip mode |
| 7994 | */ |
Dmitry Kravkov | f2e0899 | 2010-10-06 03:28:26 +0000 | [diff] [blame] | 7995 | for (i = 0; i < (num_segs * E1HVN_MAX); |
| 7996 | i += E1HVN_MAX) { |
| 7997 | addr = IGU_REG_PROD_CONS_MEMORY + |
| 7998 | (prod_offset + i)*4; |
| 7999 | REG_WR(bp, addr, 0); |
| 8000 | } |
| 8001 | /* send consumer update with 0 */ |
| 8002 | if (CHIP_INT_MODE_IS_BC(bp)) { |
| 8003 | bnx2x_ack_sb(bp, bp->igu_dsb_id, |
| 8004 | USTORM_ID, 0, IGU_INT_NOP, 1); |
| 8005 | bnx2x_ack_sb(bp, bp->igu_dsb_id, |
| 8006 | CSTORM_ID, 0, IGU_INT_NOP, 1); |
| 8007 | bnx2x_ack_sb(bp, bp->igu_dsb_id, |
| 8008 | XSTORM_ID, 0, IGU_INT_NOP, 1); |
| 8009 | bnx2x_ack_sb(bp, bp->igu_dsb_id, |
| 8010 | TSTORM_ID, 0, IGU_INT_NOP, 1); |
| 8011 | bnx2x_ack_sb(bp, bp->igu_dsb_id, |
| 8012 | ATTENTION_ID, 0, IGU_INT_NOP, 1); |
| 8013 | } else { |
| 8014 | bnx2x_ack_sb(bp, bp->igu_dsb_id, |
| 8015 | USTORM_ID, 0, IGU_INT_NOP, 1); |
| 8016 | bnx2x_ack_sb(bp, bp->igu_dsb_id, |
| 8017 | ATTENTION_ID, 0, IGU_INT_NOP, 1); |
| 8018 | } |
| 8019 | bnx2x_igu_clear_sb(bp, bp->igu_dsb_id); |
| 8020 | |
Yuval Mintz | 16a5fd9 | 2013-06-02 00:06:18 +0000 | [diff] [blame] | 8021 | /* !!! These should become driver const once |
Dmitry Kravkov | f2e0899 | 2010-10-06 03:28:26 +0000 | [diff] [blame] | 8022 | rf-tool supports split-68 const */ |
| 8023 | REG_WR(bp, IGU_REG_SB_INT_BEFORE_MASK_LSB, 0); |
| 8024 | REG_WR(bp, IGU_REG_SB_INT_BEFORE_MASK_MSB, 0); |
| 8025 | REG_WR(bp, IGU_REG_SB_MASK_LSB, 0); |
| 8026 | REG_WR(bp, IGU_REG_SB_MASK_MSB, 0); |
| 8027 | REG_WR(bp, IGU_REG_PBA_STATUS_LSB, 0); |
| 8028 | REG_WR(bp, IGU_REG_PBA_STATUS_MSB, 0); |
| 8029 | } |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 8030 | } |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 8031 | |
Eliezer Tamir | c14423f | 2008-02-28 11:49:42 -0800 | [diff] [blame] | 8032 | /* Reset PCIE errors for debug */ |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 8033 | REG_WR(bp, 0x2114, 0xffffffff); |
| 8034 | REG_WR(bp, 0x2120, 0xffffffff); |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 8035 | |
Vladislav Zolotarov | f4a6689 | 2010-10-19 05:13:09 +0000 | [diff] [blame] | 8036 | if (CHIP_IS_E1x(bp)) { |
| 8037 | main_mem_size = HC_REG_MAIN_MEMORY_SIZE / 2; /*dwords*/ |
| 8038 | main_mem_base = HC_REG_MAIN_MEMORY + |
| 8039 | BP_PORT(bp) * (main_mem_size * 4); |
| 8040 | main_mem_prty_clr = HC_REG_HC_PRTY_STS_CLR; |
| 8041 | main_mem_width = 8; |
| 8042 | |
| 8043 | val = REG_RD(bp, main_mem_prty_clr); |
| 8044 | if (val) |
Merav Sicron | 51c1a58 | 2012-03-18 10:33:38 +0000 | [diff] [blame] | 8045 | DP(NETIF_MSG_HW, |
| 8046 | "Hmmm... Parity errors in HC block during function init (0x%x)!\n", |
| 8047 | val); |
Vladislav Zolotarov | f4a6689 | 2010-10-19 05:13:09 +0000 | [diff] [blame] | 8048 | |
| 8049 | /* Clear "false" parity errors in MSI-X table */ |
| 8050 | for (i = main_mem_base; |
| 8051 | i < main_mem_base + main_mem_size * 4; |
| 8052 | i += main_mem_width) { |
| 8053 | bnx2x_read_dmae(bp, i, main_mem_width / 4); |
| 8054 | bnx2x_write_dmae(bp, bnx2x_sp_mapping(bp, wb_data), |
| 8055 | i, main_mem_width / 4); |
| 8056 | } |
| 8057 | /* Clear HC parity attention */ |
| 8058 | REG_RD(bp, main_mem_prty_clr); |
| 8059 | } |
| 8060 | |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 8061 | #ifdef BNX2X_STOP_ON_ERROR |
| 8062 | /* Enable STORMs SP logging */ |
| 8063 | REG_WR8(bp, BAR_USTRORM_INTMEM + |
| 8064 | USTORM_RECORD_SLOW_PATH_OFFSET(BP_FUNC(bp)), 1); |
| 8065 | REG_WR8(bp, BAR_TSTRORM_INTMEM + |
| 8066 | TSTORM_RECORD_SLOW_PATH_OFFSET(BP_FUNC(bp)), 1); |
| 8067 | REG_WR8(bp, BAR_CSTRORM_INTMEM + |
| 8068 | CSTORM_RECORD_SLOW_PATH_OFFSET(BP_FUNC(bp)), 1); |
| 8069 | REG_WR8(bp, BAR_XSTRORM_INTMEM + |
| 8070 | XSTORM_RECORD_SLOW_PATH_OFFSET(BP_FUNC(bp)), 1); |
| 8071 | #endif |
| 8072 | |
Yaniv Rosner | b7737c9 | 2010-09-07 11:40:54 +0000 | [diff] [blame] | 8073 | bnx2x_phy_probe(&bp->link_params); |
Dmitry Kravkov | f85582f | 2010-10-06 03:34:21 +0000 | [diff] [blame] | 8074 | |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 8075 | return 0; |
| 8076 | } |
| 8077 | |
Merav Sicron | 55c1194 | 2012-11-07 00:45:48 +0000 | [diff] [blame] | 8078 | void bnx2x_free_mem_cnic(struct bnx2x *bp) |
| 8079 | { |
| 8080 | bnx2x_ilt_mem_op_cnic(bp, ILT_MEMOP_FREE); |
| 8081 | |
| 8082 | if (!CHIP_IS_E1x(bp)) |
| 8083 | BNX2X_PCI_FREE(bp->cnic_sb.e2_sb, bp->cnic_sb_mapping, |
| 8084 | sizeof(struct host_hc_status_block_e2)); |
| 8085 | else |
| 8086 | BNX2X_PCI_FREE(bp->cnic_sb.e1x_sb, bp->cnic_sb_mapping, |
| 8087 | sizeof(struct host_hc_status_block_e1x)); |
| 8088 | |
| 8089 | BNX2X_PCI_FREE(bp->t2, bp->t2_mapping, SRC_T2_SZ); |
| 8090 | } |
| 8091 | |
Dmitry Kravkov | 9f6c925 | 2010-07-27 12:34:34 +0000 | [diff] [blame] | 8092 | void bnx2x_free_mem(struct bnx2x *bp) |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 8093 | { |
Merav Sicron | a052997 | 2012-06-19 07:48:25 +0000 | [diff] [blame] | 8094 | int i; |
| 8095 | |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 8096 | BNX2X_PCI_FREE(bp->fw_stats, bp->fw_stats_mapping, |
| 8097 | bp->fw_stats_data_sz + bp->fw_stats_req_sz); |
| 8098 | |
Ariel Elior | b4cddbd | 2013-08-28 01:13:03 +0300 | [diff] [blame] | 8099 | if (IS_VF(bp)) |
| 8100 | return; |
| 8101 | |
| 8102 | BNX2X_PCI_FREE(bp->def_status_blk, bp->def_status_blk_mapping, |
| 8103 | sizeof(struct host_sp_status_block)); |
| 8104 | |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 8105 | BNX2X_PCI_FREE(bp->slowpath, bp->slowpath_mapping, |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 8106 | sizeof(struct bnx2x_slowpath)); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 8107 | |
Merav Sicron | a052997 | 2012-06-19 07:48:25 +0000 | [diff] [blame] | 8108 | for (i = 0; i < L2_ILT_LINES(bp); i++) |
| 8109 | BNX2X_PCI_FREE(bp->context[i].vcxt, bp->context[i].cxt_mapping, |
| 8110 | bp->context[i].size); |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 8111 | bnx2x_ilt_mem_op(bp, ILT_MEMOP_FREE); |
| 8112 | |
| 8113 | BNX2X_FREE(bp->ilt->lines); |
Dmitry Kravkov | f85582f | 2010-10-06 03:34:21 +0000 | [diff] [blame] | 8114 | |
Vladislav Zolotarov | 7a9b255 | 2008-06-23 20:34:36 -0700 | [diff] [blame] | 8115 | BNX2X_PCI_FREE(bp->spq, bp->spq_mapping, BCM_PAGE_SIZE); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 8116 | |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 8117 | BNX2X_PCI_FREE(bp->eq_ring, bp->eq_mapping, |
| 8118 | BCM_PAGE_SIZE * NUM_EQ_PAGES); |
Yuval Mintz | 580d9d0 | 2013-01-23 03:21:51 +0000 | [diff] [blame] | 8119 | |
Yuval Mintz | 0595224 | 2013-05-01 04:27:58 +0000 | [diff] [blame] | 8120 | BNX2X_PCI_FREE(bp->t2, bp->t2_mapping, SRC_T2_SZ); |
| 8121 | |
Yuval Mintz | 580d9d0 | 2013-01-23 03:21:51 +0000 | [diff] [blame] | 8122 | bnx2x_iov_free_mem(bp); |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 8123 | } |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 8124 | |
Merav Sicron | 55c1194 | 2012-11-07 00:45:48 +0000 | [diff] [blame] | 8125 | int bnx2x_alloc_mem_cnic(struct bnx2x *bp) |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 8126 | { |
Joe Perches | cd2b038 | 2014-02-20 13:25:51 -0800 | [diff] [blame] | 8127 | if (!CHIP_IS_E1x(bp)) { |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 8128 | /* size = the status block + ramrod buffers */ |
Joe Perches | cd2b038 | 2014-02-20 13:25:51 -0800 | [diff] [blame] | 8129 | bp->cnic_sb.e2_sb = BNX2X_PCI_ALLOC(&bp->cnic_sb_mapping, |
| 8130 | sizeof(struct host_hc_status_block_e2)); |
| 8131 | if (!bp->cnic_sb.e2_sb) |
| 8132 | goto alloc_mem_err; |
| 8133 | } else { |
| 8134 | bp->cnic_sb.e1x_sb = BNX2X_PCI_ALLOC(&bp->cnic_sb_mapping, |
| 8135 | sizeof(struct host_hc_status_block_e1x)); |
| 8136 | if (!bp->cnic_sb.e1x_sb) |
| 8137 | goto alloc_mem_err; |
| 8138 | } |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 8139 | |
Joe Perches | cd2b038 | 2014-02-20 13:25:51 -0800 | [diff] [blame] | 8140 | if (CONFIGURE_NIC_MODE(bp) && !bp->t2) { |
Yuval Mintz | 16a5fd9 | 2013-06-02 00:06:18 +0000 | [diff] [blame] | 8141 | /* allocate searcher T2 table, as it wasn't allocated before */ |
Joe Perches | cd2b038 | 2014-02-20 13:25:51 -0800 | [diff] [blame] | 8142 | bp->t2 = BNX2X_PCI_ALLOC(&bp->t2_mapping, SRC_T2_SZ); |
| 8143 | if (!bp->t2) |
| 8144 | goto alloc_mem_err; |
| 8145 | } |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 8146 | |
Merav Sicron | 55c1194 | 2012-11-07 00:45:48 +0000 | [diff] [blame] | 8147 | /* write address to which L5 should insert its values */ |
| 8148 | bp->cnic_eth_dev.addr_drv_info_to_mcp = |
| 8149 | &bp->slowpath->drv_info_to_mcp; |
| 8150 | |
| 8151 | if (bnx2x_ilt_mem_op_cnic(bp, ILT_MEMOP_ALLOC)) |
| 8152 | goto alloc_mem_err; |
| 8153 | |
| 8154 | return 0; |
| 8155 | |
| 8156 | alloc_mem_err: |
| 8157 | bnx2x_free_mem_cnic(bp); |
| 8158 | BNX2X_ERR("Can't allocate memory\n"); |
| 8159 | return -ENOMEM; |
| 8160 | } |
| 8161 | |
| 8162 | int bnx2x_alloc_mem(struct bnx2x *bp) |
| 8163 | { |
| 8164 | int i, allocated, context_size; |
| 8165 | |
Joe Perches | cd2b038 | 2014-02-20 13:25:51 -0800 | [diff] [blame] | 8166 | if (!CONFIGURE_NIC_MODE(bp) && !bp->t2) { |
Merav Sicron | 55c1194 | 2012-11-07 00:45:48 +0000 | [diff] [blame] | 8167 | /* allocate searcher T2 table */ |
Joe Perches | cd2b038 | 2014-02-20 13:25:51 -0800 | [diff] [blame] | 8168 | bp->t2 = BNX2X_PCI_ALLOC(&bp->t2_mapping, SRC_T2_SZ); |
| 8169 | if (!bp->t2) |
| 8170 | goto alloc_mem_err; |
| 8171 | } |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 8172 | |
Joe Perches | cd2b038 | 2014-02-20 13:25:51 -0800 | [diff] [blame] | 8173 | bp->def_status_blk = BNX2X_PCI_ALLOC(&bp->def_status_blk_mapping, |
| 8174 | sizeof(struct host_sp_status_block)); |
| 8175 | if (!bp->def_status_blk) |
| 8176 | goto alloc_mem_err; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 8177 | |
Joe Perches | cd2b038 | 2014-02-20 13:25:51 -0800 | [diff] [blame] | 8178 | bp->slowpath = BNX2X_PCI_ALLOC(&bp->slowpath_mapping, |
| 8179 | sizeof(struct bnx2x_slowpath)); |
| 8180 | if (!bp->slowpath) |
| 8181 | goto alloc_mem_err; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 8182 | |
Merav Sicron | a052997 | 2012-06-19 07:48:25 +0000 | [diff] [blame] | 8183 | /* Allocate memory for CDU context: |
| 8184 | * This memory is allocated separately and not in the generic ILT |
| 8185 | * functions because CDU differs in few aspects: |
| 8186 | * 1. There are multiple entities allocating memory for context - |
| 8187 | * 'regular' driver, CNIC and SRIOV driver. Each separately controls |
| 8188 | * its own ILT lines. |
| 8189 | * 2. Since CDU page-size is not a single 4KB page (which is the case |
| 8190 | * for the other ILT clients), to be efficient we want to support |
| 8191 | * allocation of sub-page-size in the last entry. |
| 8192 | * 3. Context pointers are used by the driver to pass to FW / update |
| 8193 | * the context (for the other ILT clients the pointers are used just to |
| 8194 | * free the memory during unload). |
| 8195 | */ |
| 8196 | context_size = sizeof(union cdu_context) * BNX2X_L2_CID_COUNT(bp); |
Dmitry Kravkov | f85582f | 2010-10-06 03:34:21 +0000 | [diff] [blame] | 8197 | |
Merav Sicron | a052997 | 2012-06-19 07:48:25 +0000 | [diff] [blame] | 8198 | for (i = 0, allocated = 0; allocated < context_size; i++) { |
| 8199 | bp->context[i].size = min(CDU_ILT_PAGE_SZ, |
| 8200 | (context_size - allocated)); |
Joe Perches | cd2b038 | 2014-02-20 13:25:51 -0800 | [diff] [blame] | 8201 | bp->context[i].vcxt = BNX2X_PCI_ALLOC(&bp->context[i].cxt_mapping, |
| 8202 | bp->context[i].size); |
| 8203 | if (!bp->context[i].vcxt) |
| 8204 | goto alloc_mem_err; |
Merav Sicron | a052997 | 2012-06-19 07:48:25 +0000 | [diff] [blame] | 8205 | allocated += bp->context[i].size; |
| 8206 | } |
Joe Perches | cd2b038 | 2014-02-20 13:25:51 -0800 | [diff] [blame] | 8207 | bp->ilt->lines = kcalloc(ILT_MAX_LINES, sizeof(struct ilt_line), |
| 8208 | GFP_KERNEL); |
| 8209 | if (!bp->ilt->lines) |
| 8210 | goto alloc_mem_err; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 8211 | |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 8212 | if (bnx2x_ilt_mem_op(bp, ILT_MEMOP_ALLOC)) |
| 8213 | goto alloc_mem_err; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 8214 | |
Ariel Elior | 67c431a | 2013-01-01 05:22:36 +0000 | [diff] [blame] | 8215 | if (bnx2x_iov_alloc_mem(bp)) |
| 8216 | goto alloc_mem_err; |
| 8217 | |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 8218 | /* Slow path ring */ |
Joe Perches | cd2b038 | 2014-02-20 13:25:51 -0800 | [diff] [blame] | 8219 | bp->spq = BNX2X_PCI_ALLOC(&bp->spq_mapping, BCM_PAGE_SIZE); |
| 8220 | if (!bp->spq) |
| 8221 | goto alloc_mem_err; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 8222 | |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 8223 | /* EQ */ |
Joe Perches | cd2b038 | 2014-02-20 13:25:51 -0800 | [diff] [blame] | 8224 | bp->eq_ring = BNX2X_PCI_ALLOC(&bp->eq_mapping, |
| 8225 | BCM_PAGE_SIZE * NUM_EQ_PAGES); |
| 8226 | if (!bp->eq_ring) |
| 8227 | goto alloc_mem_err; |
Tom Herbert | ab532cf | 2011-02-16 10:27:02 +0000 | [diff] [blame] | 8228 | |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 8229 | return 0; |
| 8230 | |
| 8231 | alloc_mem_err: |
| 8232 | bnx2x_free_mem(bp); |
Merav Sicron | 51c1a58 | 2012-03-18 10:33:38 +0000 | [diff] [blame] | 8233 | BNX2X_ERR("Can't allocate memory\n"); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 8234 | return -ENOMEM; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 8235 | } |
| 8236 | |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 8237 | /* |
| 8238 | * Init service functions |
| 8239 | */ |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 8240 | |
| 8241 | int bnx2x_set_mac_one(struct bnx2x *bp, u8 *mac, |
| 8242 | struct bnx2x_vlan_mac_obj *obj, bool set, |
| 8243 | int mac_type, unsigned long *ramrod_flags) |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 8244 | { |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 8245 | int rc; |
| 8246 | struct bnx2x_vlan_mac_ramrod_params ramrod_param; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 8247 | |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 8248 | memset(&ramrod_param, 0, sizeof(ramrod_param)); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 8249 | |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 8250 | /* Fill general parameters */ |
| 8251 | ramrod_param.vlan_mac_obj = obj; |
| 8252 | ramrod_param.ramrod_flags = *ramrod_flags; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 8253 | |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 8254 | /* Fill a user request section if needed */ |
| 8255 | if (!test_bit(RAMROD_CONT, ramrod_flags)) { |
| 8256 | memcpy(ramrod_param.user_req.u.mac.mac, mac, ETH_ALEN); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 8257 | |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 8258 | __set_bit(mac_type, &ramrod_param.user_req.vlan_mac_flags); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 8259 | |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 8260 | /* Set the command: ADD or DEL */ |
| 8261 | if (set) |
| 8262 | ramrod_param.user_req.cmd = BNX2X_VLAN_MAC_ADD; |
| 8263 | else |
| 8264 | ramrod_param.user_req.cmd = BNX2X_VLAN_MAC_DEL; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 8265 | } |
| 8266 | |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 8267 | rc = bnx2x_config_vlan_mac(bp, &ramrod_param); |
Yuval Mintz | 7b5342d | 2012-09-11 04:34:14 +0000 | [diff] [blame] | 8268 | |
| 8269 | if (rc == -EEXIST) { |
| 8270 | DP(BNX2X_MSG_SP, "Failed to schedule ADD operations: %d\n", rc); |
| 8271 | /* do not treat adding same MAC as error */ |
| 8272 | rc = 0; |
| 8273 | } else if (rc < 0) |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 8274 | BNX2X_ERR("%s MAC failed\n", (set ? "Set" : "Del")); |
Yuval Mintz | 7b5342d | 2012-09-11 04:34:14 +0000 | [diff] [blame] | 8275 | |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 8276 | return rc; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 8277 | } |
| 8278 | |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 8279 | int bnx2x_del_all_macs(struct bnx2x *bp, |
| 8280 | struct bnx2x_vlan_mac_obj *mac_obj, |
| 8281 | int mac_type, bool wait_for_comp) |
Michael Chan | e665bfd | 2009-10-10 13:46:54 +0000 | [diff] [blame] | 8282 | { |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 8283 | int rc; |
| 8284 | unsigned long ramrod_flags = 0, vlan_mac_flags = 0; |
| 8285 | |
| 8286 | /* Wait for completion of requested */ |
| 8287 | if (wait_for_comp) |
| 8288 | __set_bit(RAMROD_COMP_WAIT, &ramrod_flags); |
| 8289 | |
| 8290 | /* Set the mac type of addresses we want to clear */ |
| 8291 | __set_bit(mac_type, &vlan_mac_flags); |
| 8292 | |
| 8293 | rc = mac_obj->delete_all(bp, mac_obj, &vlan_mac_flags, &ramrod_flags); |
| 8294 | if (rc < 0) |
| 8295 | BNX2X_ERR("Failed to delete MACs: %d\n", rc); |
| 8296 | |
| 8297 | return rc; |
Michael Chan | e665bfd | 2009-10-10 13:46:54 +0000 | [diff] [blame] | 8298 | } |
| 8299 | |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 8300 | int bnx2x_set_eth_mac(struct bnx2x *bp, bool set) |
Dmitry Kravkov | 0793f83f | 2010-12-01 12:39:28 -0800 | [diff] [blame] | 8301 | { |
Barak Witkowski | a334872 | 2012-04-23 03:04:46 +0000 | [diff] [blame] | 8302 | if (is_zero_ether_addr(bp->dev->dev_addr) && |
| 8303 | (IS_MF_STORAGE_SD(bp) || IS_MF_FCOE_AFEX(bp))) { |
Merav Sicron | 51c1a58 | 2012-03-18 10:33:38 +0000 | [diff] [blame] | 8304 | DP(NETIF_MSG_IFUP | NETIF_MSG_IFDOWN, |
| 8305 | "Ignoring Zero MAC for STORAGE SD mode\n"); |
Dmitry Kravkov | 614c76d | 2011-11-28 12:31:49 +0000 | [diff] [blame] | 8306 | return 0; |
| 8307 | } |
Dmitry Kravkov | 614c76d | 2011-11-28 12:31:49 +0000 | [diff] [blame] | 8308 | |
Dmitry Kravkov | f8f4f61 | 2013-04-24 01:45:00 +0000 | [diff] [blame] | 8309 | if (IS_PF(bp)) { |
| 8310 | unsigned long ramrod_flags = 0; |
Dmitry Kravkov | 0793f83f | 2010-12-01 12:39:28 -0800 | [diff] [blame] | 8311 | |
Dmitry Kravkov | f8f4f61 | 2013-04-24 01:45:00 +0000 | [diff] [blame] | 8312 | DP(NETIF_MSG_IFUP, "Adding Eth MAC\n"); |
| 8313 | __set_bit(RAMROD_COMP_WAIT, &ramrod_flags); |
| 8314 | return bnx2x_set_mac_one(bp, bp->dev->dev_addr, |
| 8315 | &bp->sp_objs->mac_obj, set, |
| 8316 | BNX2X_ETH_MAC, &ramrod_flags); |
| 8317 | } else { /* vf */ |
| 8318 | return bnx2x_vfpf_config_mac(bp, bp->dev->dev_addr, |
| 8319 | bp->fp->index, true); |
| 8320 | } |
Dmitry Kravkov | 0793f83f | 2010-12-01 12:39:28 -0800 | [diff] [blame] | 8321 | } |
| 8322 | |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 8323 | int bnx2x_setup_leading(struct bnx2x *bp) |
Michael Chan | e665bfd | 2009-10-10 13:46:54 +0000 | [diff] [blame] | 8324 | { |
Ariel Elior | 60cad4e | 2013-09-04 14:09:22 +0300 | [diff] [blame] | 8325 | if (IS_PF(bp)) |
| 8326 | return bnx2x_setup_queue(bp, &bp->fp[0], true); |
| 8327 | else /* VF */ |
| 8328 | return bnx2x_vfpf_setup_q(bp, &bp->fp[0], true); |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 8329 | } |
Vladislav Zolotarov | 6e30dd4 | 2011-02-06 11:25:41 -0800 | [diff] [blame] | 8330 | |
Dmitry Kravkov | d6214d7 | 2010-10-06 03:32:10 +0000 | [diff] [blame] | 8331 | /** |
Dmitry Kravkov | e892067 | 2011-05-04 23:52:40 +0000 | [diff] [blame] | 8332 | * bnx2x_set_int_mode - configure interrupt mode |
| 8333 | * |
| 8334 | * @bp: driver handle |
| 8335 | * |
Dmitry Kravkov | d6214d7 | 2010-10-06 03:32:10 +0000 | [diff] [blame] | 8336 | * In case of MSI-X it will also try to enable MSI-X. |
Dmitry Kravkov | d6214d7 | 2010-10-06 03:32:10 +0000 | [diff] [blame] | 8337 | */ |
Ariel Elior | 1ab4434 | 2013-01-01 05:22:23 +0000 | [diff] [blame] | 8338 | int bnx2x_set_int_mode(struct bnx2x *bp) |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 8339 | { |
Ariel Elior | 1ab4434 | 2013-01-01 05:22:23 +0000 | [diff] [blame] | 8340 | int rc = 0; |
| 8341 | |
Ariel Elior | 60cad4e | 2013-09-04 14:09:22 +0300 | [diff] [blame] | 8342 | if (IS_VF(bp) && int_mode != BNX2X_INT_MODE_MSIX) { |
| 8343 | BNX2X_ERR("VF not loaded since interrupt mode not msix\n"); |
Ariel Elior | 1ab4434 | 2013-01-01 05:22:23 +0000 | [diff] [blame] | 8344 | return -EINVAL; |
Ariel Elior | 60cad4e | 2013-09-04 14:09:22 +0300 | [diff] [blame] | 8345 | } |
Ariel Elior | 1ab4434 | 2013-01-01 05:22:23 +0000 | [diff] [blame] | 8346 | |
Dmitry Kravkov | 9ee3d37 | 2011-06-14 01:33:34 +0000 | [diff] [blame] | 8347 | switch (int_mode) { |
Ariel Elior | 1ab4434 | 2013-01-01 05:22:23 +0000 | [diff] [blame] | 8348 | case BNX2X_INT_MODE_MSIX: |
| 8349 | /* attempt to enable msix */ |
| 8350 | rc = bnx2x_enable_msix(bp); |
| 8351 | |
| 8352 | /* msix attained */ |
| 8353 | if (!rc) |
| 8354 | return 0; |
| 8355 | |
| 8356 | /* vfs use only msix */ |
| 8357 | if (rc && IS_VF(bp)) |
| 8358 | return rc; |
| 8359 | |
| 8360 | /* failed to enable multiple MSI-X */ |
| 8361 | BNX2X_DEV_INFO("Failed to enable multiple MSI-X (%d), set number of queues to %d\n", |
| 8362 | bp->num_queues, |
| 8363 | 1 + bp->num_cnic_queues); |
| 8364 | |
Dmitry Kravkov | d6214d7 | 2010-10-06 03:32:10 +0000 | [diff] [blame] | 8365 | /* falling through... */ |
Ariel Elior | 1ab4434 | 2013-01-01 05:22:23 +0000 | [diff] [blame] | 8366 | case BNX2X_INT_MODE_MSI: |
| 8367 | bnx2x_enable_msi(bp); |
| 8368 | |
| 8369 | /* falling through... */ |
| 8370 | case BNX2X_INT_MODE_INTX: |
Merav Sicron | 55c1194 | 2012-11-07 00:45:48 +0000 | [diff] [blame] | 8371 | bp->num_ethernet_queues = 1; |
| 8372 | bp->num_queues = bp->num_ethernet_queues + bp->num_cnic_queues; |
Merav Sicron | 51c1a58 | 2012-03-18 10:33:38 +0000 | [diff] [blame] | 8373 | BNX2X_DEV_INFO("set number of queues to 1\n"); |
Eilon Greenstein | ca00392 | 2009-08-12 22:53:28 -0700 | [diff] [blame] | 8374 | break; |
Eilon Greenstein | ca00392 | 2009-08-12 22:53:28 -0700 | [diff] [blame] | 8375 | default: |
Ariel Elior | 1ab4434 | 2013-01-01 05:22:23 +0000 | [diff] [blame] | 8376 | BNX2X_DEV_INFO("unknown value in int_mode module parameter\n"); |
| 8377 | return -EINVAL; |
Eilon Greenstein | ca00392 | 2009-08-12 22:53:28 -0700 | [diff] [blame] | 8378 | } |
Ariel Elior | 1ab4434 | 2013-01-01 05:22:23 +0000 | [diff] [blame] | 8379 | return 0; |
Eilon Greenstein | ca00392 | 2009-08-12 22:53:28 -0700 | [diff] [blame] | 8380 | } |
| 8381 | |
Ariel Elior | 1ab4434 | 2013-01-01 05:22:23 +0000 | [diff] [blame] | 8382 | /* must be called prior to any HW initializations */ |
Dmitry Kravkov | c2bff63 | 2010-10-06 03:33:18 +0000 | [diff] [blame] | 8383 | static inline u16 bnx2x_cid_ilt_lines(struct bnx2x *bp) |
| 8384 | { |
Ariel Elior | 290ca2b | 2013-01-01 05:22:31 +0000 | [diff] [blame] | 8385 | if (IS_SRIOV(bp)) |
| 8386 | return (BNX2X_FIRST_VF_CID + BNX2X_VF_CIDS)/ILT_PAGE_CIDS; |
Dmitry Kravkov | c2bff63 | 2010-10-06 03:33:18 +0000 | [diff] [blame] | 8387 | return L2_ILT_LINES(bp); |
| 8388 | } |
| 8389 | |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 8390 | void bnx2x_ilt_set_info(struct bnx2x *bp) |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 8391 | { |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 8392 | struct ilt_client_info *ilt_client; |
| 8393 | struct bnx2x_ilt *ilt = BP_ILT(bp); |
| 8394 | u16 line = 0; |
| 8395 | |
| 8396 | ilt->start_line = FUNC_ILT_BASE(BP_FUNC(bp)); |
| 8397 | DP(BNX2X_MSG_SP, "ilt starts at line %d\n", ilt->start_line); |
| 8398 | |
| 8399 | /* CDU */ |
| 8400 | ilt_client = &ilt->clients[ILT_CLIENT_CDU]; |
| 8401 | ilt_client->client_num = ILT_CLIENT_CDU; |
| 8402 | ilt_client->page_size = CDU_ILT_PAGE_SZ; |
| 8403 | ilt_client->flags = ILT_CLIENT_SKIP_MEM; |
| 8404 | ilt_client->start = line; |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 8405 | line += bnx2x_cid_ilt_lines(bp); |
Merav Sicron | 55c1194 | 2012-11-07 00:45:48 +0000 | [diff] [blame] | 8406 | |
| 8407 | if (CNIC_SUPPORT(bp)) |
| 8408 | line += CNIC_ILT_LINES; |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 8409 | ilt_client->end = line - 1; |
| 8410 | |
Merav Sicron | 51c1a58 | 2012-03-18 10:33:38 +0000 | [diff] [blame] | 8411 | DP(NETIF_MSG_IFUP, "ilt client[CDU]: start %d, end %d, psz 0x%x, flags 0x%x, hw psz %d\n", |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 8412 | ilt_client->start, |
| 8413 | ilt_client->end, |
| 8414 | ilt_client->page_size, |
| 8415 | ilt_client->flags, |
| 8416 | ilog2(ilt_client->page_size >> 12)); |
| 8417 | |
| 8418 | /* QM */ |
| 8419 | if (QM_INIT(bp->qm_cid_count)) { |
| 8420 | ilt_client = &ilt->clients[ILT_CLIENT_QM]; |
| 8421 | ilt_client->client_num = ILT_CLIENT_QM; |
| 8422 | ilt_client->page_size = QM_ILT_PAGE_SZ; |
| 8423 | ilt_client->flags = 0; |
| 8424 | ilt_client->start = line; |
| 8425 | |
| 8426 | /* 4 bytes for each cid */ |
| 8427 | line += DIV_ROUND_UP(bp->qm_cid_count * QM_QUEUES_PER_FUNC * 4, |
| 8428 | QM_ILT_PAGE_SZ); |
| 8429 | |
| 8430 | ilt_client->end = line - 1; |
| 8431 | |
Merav Sicron | 51c1a58 | 2012-03-18 10:33:38 +0000 | [diff] [blame] | 8432 | DP(NETIF_MSG_IFUP, |
| 8433 | "ilt client[QM]: start %d, end %d, psz 0x%x, flags 0x%x, hw psz %d\n", |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 8434 | ilt_client->start, |
| 8435 | ilt_client->end, |
| 8436 | ilt_client->page_size, |
| 8437 | ilt_client->flags, |
| 8438 | ilog2(ilt_client->page_size >> 12)); |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 8439 | } |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 8440 | |
Merav Sicron | 55c1194 | 2012-11-07 00:45:48 +0000 | [diff] [blame] | 8441 | if (CNIC_SUPPORT(bp)) { |
| 8442 | /* SRC */ |
| 8443 | ilt_client = &ilt->clients[ILT_CLIENT_SRC]; |
| 8444 | ilt_client->client_num = ILT_CLIENT_SRC; |
| 8445 | ilt_client->page_size = SRC_ILT_PAGE_SZ; |
| 8446 | ilt_client->flags = 0; |
| 8447 | ilt_client->start = line; |
| 8448 | line += SRC_ILT_LINES; |
| 8449 | ilt_client->end = line - 1; |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 8450 | |
Merav Sicron | 55c1194 | 2012-11-07 00:45:48 +0000 | [diff] [blame] | 8451 | DP(NETIF_MSG_IFUP, |
| 8452 | "ilt client[SRC]: start %d, end %d, psz 0x%x, flags 0x%x, hw psz %d\n", |
| 8453 | ilt_client->start, |
| 8454 | ilt_client->end, |
| 8455 | ilt_client->page_size, |
| 8456 | ilt_client->flags, |
| 8457 | ilog2(ilt_client->page_size >> 12)); |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 8458 | |
Merav Sicron | 55c1194 | 2012-11-07 00:45:48 +0000 | [diff] [blame] | 8459 | /* TM */ |
| 8460 | ilt_client = &ilt->clients[ILT_CLIENT_TM]; |
| 8461 | ilt_client->client_num = ILT_CLIENT_TM; |
| 8462 | ilt_client->page_size = TM_ILT_PAGE_SZ; |
| 8463 | ilt_client->flags = 0; |
| 8464 | ilt_client->start = line; |
| 8465 | line += TM_ILT_LINES; |
| 8466 | ilt_client->end = line - 1; |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 8467 | |
Merav Sicron | 55c1194 | 2012-11-07 00:45:48 +0000 | [diff] [blame] | 8468 | DP(NETIF_MSG_IFUP, |
| 8469 | "ilt client[TM]: start %d, end %d, psz 0x%x, flags 0x%x, hw psz %d\n", |
| 8470 | ilt_client->start, |
| 8471 | ilt_client->end, |
| 8472 | ilt_client->page_size, |
| 8473 | ilt_client->flags, |
| 8474 | ilog2(ilt_client->page_size >> 12)); |
| 8475 | } |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 8476 | |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 8477 | BUG_ON(line > ILT_MAX_LINES); |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 8478 | } |
Dmitry Kravkov | f85582f | 2010-10-06 03:34:21 +0000 | [diff] [blame] | 8479 | |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 8480 | /** |
| 8481 | * bnx2x_pf_q_prep_init - prepare INIT transition parameters |
| 8482 | * |
| 8483 | * @bp: driver handle |
| 8484 | * @fp: pointer to fastpath |
| 8485 | * @init_params: pointer to parameters structure |
| 8486 | * |
| 8487 | * parameters configured: |
| 8488 | * - HC configuration |
| 8489 | * - Queue's CDU context |
| 8490 | */ |
Eric Dumazet | 1191cb8 | 2012-04-27 21:39:21 +0000 | [diff] [blame] | 8491 | static void bnx2x_pf_q_prep_init(struct bnx2x *bp, |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 8492 | struct bnx2x_fastpath *fp, struct bnx2x_queue_init_params *init_params) |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 8493 | { |
Ariel Elior | 6383c0b | 2011-07-14 08:31:57 +0000 | [diff] [blame] | 8494 | u8 cos; |
Merav Sicron | a052997 | 2012-06-19 07:48:25 +0000 | [diff] [blame] | 8495 | int cxt_index, cxt_offset; |
| 8496 | |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 8497 | /* FCoE Queue uses Default SB, thus has no HC capabilities */ |
| 8498 | if (!IS_FCOE_FP(fp)) { |
| 8499 | __set_bit(BNX2X_Q_FLG_HC, &init_params->rx.flags); |
| 8500 | __set_bit(BNX2X_Q_FLG_HC, &init_params->tx.flags); |
| 8501 | |
Yuval Mintz | 16a5fd9 | 2013-06-02 00:06:18 +0000 | [diff] [blame] | 8502 | /* If HC is supported, enable host coalescing in the transition |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 8503 | * to INIT state. |
| 8504 | */ |
| 8505 | __set_bit(BNX2X_Q_FLG_HC_EN, &init_params->rx.flags); |
| 8506 | __set_bit(BNX2X_Q_FLG_HC_EN, &init_params->tx.flags); |
| 8507 | |
| 8508 | /* HC rate */ |
| 8509 | init_params->rx.hc_rate = bp->rx_ticks ? |
| 8510 | (1000000 / bp->rx_ticks) : 0; |
| 8511 | init_params->tx.hc_rate = bp->tx_ticks ? |
| 8512 | (1000000 / bp->tx_ticks) : 0; |
| 8513 | |
| 8514 | /* FW SB ID */ |
| 8515 | init_params->rx.fw_sb_id = init_params->tx.fw_sb_id = |
| 8516 | fp->fw_sb_id; |
| 8517 | |
| 8518 | /* |
| 8519 | * CQ index among the SB indices: FCoE clients uses the default |
| 8520 | * SB, therefore it's different. |
| 8521 | */ |
Ariel Elior | 6383c0b | 2011-07-14 08:31:57 +0000 | [diff] [blame] | 8522 | init_params->rx.sb_cq_index = HC_INDEX_ETH_RX_CQ_CONS; |
| 8523 | init_params->tx.sb_cq_index = HC_INDEX_ETH_FIRST_TX_CQ_CONS; |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 8524 | } |
| 8525 | |
Ariel Elior | 6383c0b | 2011-07-14 08:31:57 +0000 | [diff] [blame] | 8526 | /* set maximum number of COSs supported by this queue */ |
| 8527 | init_params->max_cos = fp->max_cos; |
| 8528 | |
Merav Sicron | 51c1a58 | 2012-03-18 10:33:38 +0000 | [diff] [blame] | 8529 | DP(NETIF_MSG_IFUP, "fp: %d setting queue params max cos to: %d\n", |
Ariel Elior | 6383c0b | 2011-07-14 08:31:57 +0000 | [diff] [blame] | 8530 | fp->index, init_params->max_cos); |
| 8531 | |
| 8532 | /* set the context pointers queue object */ |
Merav Sicron | a052997 | 2012-06-19 07:48:25 +0000 | [diff] [blame] | 8533 | for (cos = FIRST_TX_COS_INDEX; cos < init_params->max_cos; cos++) { |
Merav Sicron | 6556588 | 2012-06-19 07:48:26 +0000 | [diff] [blame] | 8534 | cxt_index = fp->txdata_ptr[cos]->cid / ILT_PAGE_CIDS; |
| 8535 | cxt_offset = fp->txdata_ptr[cos]->cid - (cxt_index * |
Merav Sicron | a052997 | 2012-06-19 07:48:25 +0000 | [diff] [blame] | 8536 | ILT_PAGE_CIDS); |
Ariel Elior | 6383c0b | 2011-07-14 08:31:57 +0000 | [diff] [blame] | 8537 | init_params->cxts[cos] = |
Merav Sicron | a052997 | 2012-06-19 07:48:25 +0000 | [diff] [blame] | 8538 | &bp->context[cxt_index].vcxt[cxt_offset].eth; |
| 8539 | } |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 8540 | } |
| 8541 | |
Merav Sicron | 910cc72 | 2012-11-11 03:56:08 +0000 | [diff] [blame] | 8542 | static int bnx2x_setup_tx_only(struct bnx2x *bp, struct bnx2x_fastpath *fp, |
Ariel Elior | 6383c0b | 2011-07-14 08:31:57 +0000 | [diff] [blame] | 8543 | struct bnx2x_queue_state_params *q_params, |
| 8544 | struct bnx2x_queue_setup_tx_only_params *tx_only_params, |
| 8545 | int tx_index, bool leading) |
| 8546 | { |
| 8547 | memset(tx_only_params, 0, sizeof(*tx_only_params)); |
| 8548 | |
| 8549 | /* Set the command */ |
| 8550 | q_params->cmd = BNX2X_Q_CMD_SETUP_TX_ONLY; |
| 8551 | |
| 8552 | /* Set tx-only QUEUE flags: don't zero statistics */ |
| 8553 | tx_only_params->flags = bnx2x_get_common_flags(bp, fp, false); |
| 8554 | |
| 8555 | /* choose the index of the cid to send the slow path on */ |
| 8556 | tx_only_params->cid_index = tx_index; |
| 8557 | |
| 8558 | /* Set general TX_ONLY_SETUP parameters */ |
| 8559 | bnx2x_pf_q_prep_general(bp, fp, &tx_only_params->gen_params, tx_index); |
| 8560 | |
| 8561 | /* Set Tx TX_ONLY_SETUP parameters */ |
| 8562 | bnx2x_pf_tx_q_prep(bp, fp, &tx_only_params->txq_params, tx_index); |
| 8563 | |
Merav Sicron | 51c1a58 | 2012-03-18 10:33:38 +0000 | [diff] [blame] | 8564 | DP(NETIF_MSG_IFUP, |
| 8565 | "preparing to send tx-only ramrod for connection: cos %d, primary cid %d, cid %d, client id %d, sp-client id %d, flags %lx\n", |
Ariel Elior | 6383c0b | 2011-07-14 08:31:57 +0000 | [diff] [blame] | 8566 | tx_index, q_params->q_obj->cids[FIRST_TX_COS_INDEX], |
| 8567 | q_params->q_obj->cids[tx_index], q_params->q_obj->cl_id, |
| 8568 | tx_only_params->gen_params.spcl_id, tx_only_params->flags); |
| 8569 | |
| 8570 | /* send the ramrod */ |
| 8571 | return bnx2x_queue_state_change(bp, q_params); |
| 8572 | } |
| 8573 | |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 8574 | /** |
| 8575 | * bnx2x_setup_queue - setup queue |
| 8576 | * |
| 8577 | * @bp: driver handle |
| 8578 | * @fp: pointer to fastpath |
| 8579 | * @leading: is leading |
| 8580 | * |
| 8581 | * This function performs 2 steps in a Queue state machine |
| 8582 | * actually: 1) RESET->INIT 2) INIT->SETUP |
| 8583 | */ |
| 8584 | |
| 8585 | int bnx2x_setup_queue(struct bnx2x *bp, struct bnx2x_fastpath *fp, |
| 8586 | bool leading) |
| 8587 | { |
Yuval Mintz | 3b60306 | 2012-03-18 10:33:39 +0000 | [diff] [blame] | 8588 | struct bnx2x_queue_state_params q_params = {NULL}; |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 8589 | struct bnx2x_queue_setup_params *setup_params = |
| 8590 | &q_params.params.setup; |
Ariel Elior | 6383c0b | 2011-07-14 08:31:57 +0000 | [diff] [blame] | 8591 | struct bnx2x_queue_setup_tx_only_params *tx_only_params = |
| 8592 | &q_params.params.tx_only; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 8593 | int rc; |
Ariel Elior | 6383c0b | 2011-07-14 08:31:57 +0000 | [diff] [blame] | 8594 | u8 tx_index; |
| 8595 | |
Merav Sicron | 51c1a58 | 2012-03-18 10:33:38 +0000 | [diff] [blame] | 8596 | DP(NETIF_MSG_IFUP, "setting up queue %d\n", fp->index); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 8597 | |
Vladislav Zolotarov | ec6ba94 | 2010-12-13 05:44:01 +0000 | [diff] [blame] | 8598 | /* reset IGU state skip FCoE L2 queue */ |
| 8599 | if (!IS_FCOE_FP(fp)) |
| 8600 | bnx2x_ack_sb(bp, fp->igu_sb_id, USTORM_ID, 0, |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 8601 | IGU_INT_ENABLE, 0); |
| 8602 | |
Barak Witkowski | 15192a8 | 2012-06-19 07:48:28 +0000 | [diff] [blame] | 8603 | q_params.q_obj = &bnx2x_sp_obj(bp, fp).q_obj; |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 8604 | /* We want to wait for completion in this context */ |
| 8605 | __set_bit(RAMROD_COMP_WAIT, &q_params.ramrod_flags); |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 8606 | |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 8607 | /* Prepare the INIT parameters */ |
| 8608 | bnx2x_pf_q_prep_init(bp, fp, &q_params.params.init); |
Vladislav Zolotarov | ec6ba94 | 2010-12-13 05:44:01 +0000 | [diff] [blame] | 8609 | |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 8610 | /* Set the command */ |
| 8611 | q_params.cmd = BNX2X_Q_CMD_INIT; |
Vladislav Zolotarov | ec6ba94 | 2010-12-13 05:44:01 +0000 | [diff] [blame] | 8612 | |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 8613 | /* Change the state to INIT */ |
| 8614 | rc = bnx2x_queue_state_change(bp, &q_params); |
| 8615 | if (rc) { |
Ariel Elior | 6383c0b | 2011-07-14 08:31:57 +0000 | [diff] [blame] | 8616 | BNX2X_ERR("Queue(%d) INIT failed\n", fp->index); |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 8617 | return rc; |
| 8618 | } |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 8619 | |
Merav Sicron | 51c1a58 | 2012-03-18 10:33:38 +0000 | [diff] [blame] | 8620 | DP(NETIF_MSG_IFUP, "init complete\n"); |
Ariel Elior | 6383c0b | 2011-07-14 08:31:57 +0000 | [diff] [blame] | 8621 | |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 8622 | /* Now move the Queue to the SETUP state... */ |
| 8623 | memset(setup_params, 0, sizeof(*setup_params)); |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 8624 | |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 8625 | /* Set QUEUE flags */ |
| 8626 | setup_params->flags = bnx2x_get_q_flags(bp, fp, leading); |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 8627 | |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 8628 | /* Set general SETUP parameters */ |
Ariel Elior | 6383c0b | 2011-07-14 08:31:57 +0000 | [diff] [blame] | 8629 | bnx2x_pf_q_prep_general(bp, fp, &setup_params->gen_params, |
| 8630 | FIRST_TX_COS_INDEX); |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 8631 | |
Ariel Elior | 6383c0b | 2011-07-14 08:31:57 +0000 | [diff] [blame] | 8632 | bnx2x_pf_rx_q_prep(bp, fp, &setup_params->pause_params, |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 8633 | &setup_params->rxq_params); |
| 8634 | |
Ariel Elior | 6383c0b | 2011-07-14 08:31:57 +0000 | [diff] [blame] | 8635 | bnx2x_pf_tx_q_prep(bp, fp, &setup_params->txq_params, |
| 8636 | FIRST_TX_COS_INDEX); |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 8637 | |
| 8638 | /* Set the command */ |
| 8639 | q_params.cmd = BNX2X_Q_CMD_SETUP; |
| 8640 | |
Merav Sicron | 55c1194 | 2012-11-07 00:45:48 +0000 | [diff] [blame] | 8641 | if (IS_FCOE_FP(fp)) |
| 8642 | bp->fcoe_init = true; |
| 8643 | |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 8644 | /* Change the state to SETUP */ |
| 8645 | rc = bnx2x_queue_state_change(bp, &q_params); |
Ariel Elior | 6383c0b | 2011-07-14 08:31:57 +0000 | [diff] [blame] | 8646 | if (rc) { |
| 8647 | BNX2X_ERR("Queue(%d) SETUP failed\n", fp->index); |
| 8648 | return rc; |
| 8649 | } |
| 8650 | |
| 8651 | /* loop through the relevant tx-only indices */ |
| 8652 | for (tx_index = FIRST_TX_ONLY_COS_INDEX; |
| 8653 | tx_index < fp->max_cos; |
| 8654 | tx_index++) { |
| 8655 | |
| 8656 | /* prepare and send tx-only ramrod*/ |
| 8657 | rc = bnx2x_setup_tx_only(bp, fp, &q_params, |
| 8658 | tx_only_params, tx_index, leading); |
| 8659 | if (rc) { |
| 8660 | BNX2X_ERR("Queue(%d.%d) TX_ONLY_SETUP failed\n", |
| 8661 | fp->index, tx_index); |
| 8662 | return rc; |
| 8663 | } |
| 8664 | } |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 8665 | |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 8666 | return rc; |
| 8667 | } |
| 8668 | |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 8669 | static int bnx2x_stop_queue(struct bnx2x *bp, int index) |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 8670 | { |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 8671 | struct bnx2x_fastpath *fp = &bp->fp[index]; |
Ariel Elior | 6383c0b | 2011-07-14 08:31:57 +0000 | [diff] [blame] | 8672 | struct bnx2x_fp_txdata *txdata; |
Yuval Mintz | 3b60306 | 2012-03-18 10:33:39 +0000 | [diff] [blame] | 8673 | struct bnx2x_queue_state_params q_params = {NULL}; |
Ariel Elior | 6383c0b | 2011-07-14 08:31:57 +0000 | [diff] [blame] | 8674 | int rc, tx_index; |
| 8675 | |
Merav Sicron | 51c1a58 | 2012-03-18 10:33:38 +0000 | [diff] [blame] | 8676 | DP(NETIF_MSG_IFDOWN, "stopping queue %d cid %d\n", index, fp->cid); |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 8677 | |
Barak Witkowski | 15192a8 | 2012-06-19 07:48:28 +0000 | [diff] [blame] | 8678 | q_params.q_obj = &bnx2x_sp_obj(bp, fp).q_obj; |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 8679 | /* We want to wait for completion in this context */ |
| 8680 | __set_bit(RAMROD_COMP_WAIT, &q_params.ramrod_flags); |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 8681 | |
Ariel Elior | 6383c0b | 2011-07-14 08:31:57 +0000 | [diff] [blame] | 8682 | /* close tx-only connections */ |
| 8683 | for (tx_index = FIRST_TX_ONLY_COS_INDEX; |
| 8684 | tx_index < fp->max_cos; |
| 8685 | tx_index++){ |
| 8686 | |
| 8687 | /* ascertain this is a normal queue*/ |
Merav Sicron | 6556588 | 2012-06-19 07:48:26 +0000 | [diff] [blame] | 8688 | txdata = fp->txdata_ptr[tx_index]; |
Ariel Elior | 6383c0b | 2011-07-14 08:31:57 +0000 | [diff] [blame] | 8689 | |
Merav Sicron | 51c1a58 | 2012-03-18 10:33:38 +0000 | [diff] [blame] | 8690 | DP(NETIF_MSG_IFDOWN, "stopping tx-only queue %d\n", |
Ariel Elior | 6383c0b | 2011-07-14 08:31:57 +0000 | [diff] [blame] | 8691 | txdata->txq_index); |
| 8692 | |
| 8693 | /* send halt terminate on tx-only connection */ |
| 8694 | q_params.cmd = BNX2X_Q_CMD_TERMINATE; |
| 8695 | memset(&q_params.params.terminate, 0, |
| 8696 | sizeof(q_params.params.terminate)); |
| 8697 | q_params.params.terminate.cid_index = tx_index; |
| 8698 | |
| 8699 | rc = bnx2x_queue_state_change(bp, &q_params); |
| 8700 | if (rc) |
| 8701 | return rc; |
| 8702 | |
| 8703 | /* send halt terminate on tx-only connection */ |
| 8704 | q_params.cmd = BNX2X_Q_CMD_CFC_DEL; |
| 8705 | memset(&q_params.params.cfc_del, 0, |
| 8706 | sizeof(q_params.params.cfc_del)); |
| 8707 | q_params.params.cfc_del.cid_index = tx_index; |
| 8708 | rc = bnx2x_queue_state_change(bp, &q_params); |
| 8709 | if (rc) |
| 8710 | return rc; |
| 8711 | } |
| 8712 | /* Stop the primary connection: */ |
| 8713 | /* ...halt the connection */ |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 8714 | q_params.cmd = BNX2X_Q_CMD_HALT; |
| 8715 | rc = bnx2x_queue_state_change(bp, &q_params); |
| 8716 | if (rc) |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 8717 | return rc; |
| 8718 | |
Ariel Elior | 6383c0b | 2011-07-14 08:31:57 +0000 | [diff] [blame] | 8719 | /* ...terminate the connection */ |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 8720 | q_params.cmd = BNX2X_Q_CMD_TERMINATE; |
Ariel Elior | 6383c0b | 2011-07-14 08:31:57 +0000 | [diff] [blame] | 8721 | memset(&q_params.params.terminate, 0, |
| 8722 | sizeof(q_params.params.terminate)); |
| 8723 | q_params.params.terminate.cid_index = FIRST_TX_COS_INDEX; |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 8724 | rc = bnx2x_queue_state_change(bp, &q_params); |
| 8725 | if (rc) |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 8726 | return rc; |
Ariel Elior | 6383c0b | 2011-07-14 08:31:57 +0000 | [diff] [blame] | 8727 | /* ...delete cfc entry */ |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 8728 | q_params.cmd = BNX2X_Q_CMD_CFC_DEL; |
Ariel Elior | 6383c0b | 2011-07-14 08:31:57 +0000 | [diff] [blame] | 8729 | memset(&q_params.params.cfc_del, 0, |
| 8730 | sizeof(q_params.params.cfc_del)); |
| 8731 | q_params.params.cfc_del.cid_index = FIRST_TX_COS_INDEX; |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 8732 | return bnx2x_queue_state_change(bp, &q_params); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 8733 | } |
| 8734 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 8735 | static void bnx2x_reset_func(struct bnx2x *bp) |
| 8736 | { |
| 8737 | int port = BP_PORT(bp); |
| 8738 | int func = BP_FUNC(bp); |
Dmitry Kravkov | f2e0899 | 2010-10-06 03:28:26 +0000 | [diff] [blame] | 8739 | int i; |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 8740 | |
| 8741 | /* Disable the function in the FW */ |
| 8742 | REG_WR8(bp, BAR_XSTRORM_INTMEM + XSTORM_FUNC_EN_OFFSET(func), 0); |
| 8743 | REG_WR8(bp, BAR_CSTRORM_INTMEM + CSTORM_FUNC_EN_OFFSET(func), 0); |
| 8744 | REG_WR8(bp, BAR_TSTRORM_INTMEM + TSTORM_FUNC_EN_OFFSET(func), 0); |
| 8745 | REG_WR8(bp, BAR_USTRORM_INTMEM + USTORM_FUNC_EN_OFFSET(func), 0); |
| 8746 | |
| 8747 | /* FP SBs */ |
Vladislav Zolotarov | ec6ba94 | 2010-12-13 05:44:01 +0000 | [diff] [blame] | 8748 | for_each_eth_queue(bp, i) { |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 8749 | struct bnx2x_fastpath *fp = &bp->fp[i]; |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 8750 | REG_WR8(bp, BAR_CSTRORM_INTMEM + |
Ariel Elior | 6383c0b | 2011-07-14 08:31:57 +0000 | [diff] [blame] | 8751 | CSTORM_STATUS_BLOCK_DATA_STATE_OFFSET(fp->fw_sb_id), |
| 8752 | SB_DISABLED); |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 8753 | } |
| 8754 | |
Merav Sicron | 55c1194 | 2012-11-07 00:45:48 +0000 | [diff] [blame] | 8755 | if (CNIC_LOADED(bp)) |
| 8756 | /* CNIC SB */ |
| 8757 | REG_WR8(bp, BAR_CSTRORM_INTMEM + |
| 8758 | CSTORM_STATUS_BLOCK_DATA_STATE_OFFSET |
| 8759 | (bnx2x_cnic_fw_sb_id(bp)), SB_DISABLED); |
| 8760 | |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 8761 | /* SP SB */ |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 8762 | REG_WR8(bp, BAR_CSTRORM_INTMEM + |
Yuval Mintz | 2de6743 | 2013-01-23 03:21:43 +0000 | [diff] [blame] | 8763 | CSTORM_SP_STATUS_BLOCK_DATA_STATE_OFFSET(func), |
| 8764 | SB_DISABLED); |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 8765 | |
| 8766 | for (i = 0; i < XSTORM_SPQ_DATA_SIZE / 4; i++) |
| 8767 | REG_WR(bp, BAR_XSTRORM_INTMEM + XSTORM_SPQ_DATA_OFFSET(func), |
| 8768 | 0); |
Eliezer Tamir | 49d6677 | 2008-02-28 11:53:13 -0800 | [diff] [blame] | 8769 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 8770 | /* Configure IGU */ |
Dmitry Kravkov | f2e0899 | 2010-10-06 03:28:26 +0000 | [diff] [blame] | 8771 | if (bp->common.int_block == INT_BLOCK_HC) { |
| 8772 | REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, 0); |
| 8773 | REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, 0); |
| 8774 | } else { |
| 8775 | REG_WR(bp, IGU_REG_LEADING_EDGE_LATCH, 0); |
| 8776 | REG_WR(bp, IGU_REG_TRAILING_EDGE_LATCH, 0); |
| 8777 | } |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 8778 | |
Merav Sicron | 55c1194 | 2012-11-07 00:45:48 +0000 | [diff] [blame] | 8779 | if (CNIC_LOADED(bp)) { |
| 8780 | /* Disable Timer scan */ |
| 8781 | REG_WR(bp, TM_REG_EN_LINEAR0_TIMER + port*4, 0); |
| 8782 | /* |
| 8783 | * Wait for at least 10ms and up to 2 second for the timers |
| 8784 | * scan to complete |
| 8785 | */ |
| 8786 | for (i = 0; i < 200; i++) { |
Yuval Mintz | 639d65b | 2013-06-02 00:06:21 +0000 | [diff] [blame] | 8787 | usleep_range(10000, 20000); |
Merav Sicron | 55c1194 | 2012-11-07 00:45:48 +0000 | [diff] [blame] | 8788 | if (!REG_RD(bp, TM_REG_LIN0_SCAN_ON + port*4)) |
| 8789 | break; |
| 8790 | } |
Michael Chan | 37b091b | 2009-10-10 13:46:55 +0000 | [diff] [blame] | 8791 | } |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 8792 | /* Clear ILT */ |
Dmitry Kravkov | f2e0899 | 2010-10-06 03:28:26 +0000 | [diff] [blame] | 8793 | bnx2x_clear_func_ilt(bp, func); |
| 8794 | |
| 8795 | /* Timers workaround bug for E2: if this is vnic-3, |
| 8796 | * we need to set the entire ilt range for this timers. |
| 8797 | */ |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 8798 | if (!CHIP_IS_E1x(bp) && BP_VN(bp) == 3) { |
Dmitry Kravkov | f2e0899 | 2010-10-06 03:28:26 +0000 | [diff] [blame] | 8799 | struct ilt_client_info ilt_cli; |
| 8800 | /* use dummy TM client */ |
| 8801 | memset(&ilt_cli, 0, sizeof(struct ilt_client_info)); |
| 8802 | ilt_cli.start = 0; |
| 8803 | ilt_cli.end = ILT_NUM_PAGE_ENTRIES - 1; |
| 8804 | ilt_cli.client_num = ILT_CLIENT_TM; |
| 8805 | |
| 8806 | bnx2x_ilt_boundry_init_op(bp, &ilt_cli, 0, INITOP_CLEAR); |
| 8807 | } |
| 8808 | |
| 8809 | /* this assumes that reset_port() called before reset_func()*/ |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 8810 | if (!CHIP_IS_E1x(bp)) |
Dmitry Kravkov | f2e0899 | 2010-10-06 03:28:26 +0000 | [diff] [blame] | 8811 | bnx2x_pf_disable(bp); |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 8812 | |
| 8813 | bp->dmae_ready = 0; |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 8814 | } |
| 8815 | |
| 8816 | static void bnx2x_reset_port(struct bnx2x *bp) |
| 8817 | { |
| 8818 | int port = BP_PORT(bp); |
| 8819 | u32 val; |
| 8820 | |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 8821 | /* Reset physical Link */ |
| 8822 | bnx2x__link_reset(bp); |
| 8823 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 8824 | REG_WR(bp, NIG_REG_MASK_INTERRUPT_PORT0 + port*4, 0); |
| 8825 | |
| 8826 | /* Do not rcv packets to BRB */ |
| 8827 | REG_WR(bp, NIG_REG_LLH0_BRB1_DRV_MASK + port*4, 0x0); |
| 8828 | /* Do not direct rcv packets that are not for MCP to the BRB */ |
| 8829 | REG_WR(bp, (port ? NIG_REG_LLH1_BRB1_NOT_MCP : |
| 8830 | NIG_REG_LLH0_BRB1_NOT_MCP), 0x0); |
| 8831 | |
| 8832 | /* Configure AEU */ |
| 8833 | REG_WR(bp, MISC_REG_AEU_MASK_ATTN_FUNC_0 + port*4, 0); |
| 8834 | |
| 8835 | msleep(100); |
| 8836 | /* Check for BRB port occupancy */ |
| 8837 | val = REG_RD(bp, BRB1_REG_PORT_NUM_OCC_BLOCKS_0 + port*4); |
| 8838 | if (val) |
| 8839 | DP(NETIF_MSG_IFDOWN, |
Eilon Greenstein | 3347162 | 2008-08-13 15:59:08 -0700 | [diff] [blame] | 8840 | "BRB1 is not empty %d blocks are occupied\n", val); |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 8841 | |
| 8842 | /* TODO: Close Doorbell port? */ |
| 8843 | } |
| 8844 | |
Eric Dumazet | 1191cb8 | 2012-04-27 21:39:21 +0000 | [diff] [blame] | 8845 | static int bnx2x_reset_hw(struct bnx2x *bp, u32 load_code) |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 8846 | { |
Yuval Mintz | 3b60306 | 2012-03-18 10:33:39 +0000 | [diff] [blame] | 8847 | struct bnx2x_func_state_params func_params = {NULL}; |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 8848 | |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 8849 | /* Prepare parameters for function state transitions */ |
| 8850 | __set_bit(RAMROD_COMP_WAIT, &func_params.ramrod_flags); |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 8851 | |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 8852 | func_params.f_obj = &bp->func_obj; |
| 8853 | func_params.cmd = BNX2X_F_CMD_HW_RESET; |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 8854 | |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 8855 | func_params.params.hw_init.load_phase = load_code; |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 8856 | |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 8857 | return bnx2x_func_state_change(bp, &func_params); |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 8858 | } |
| 8859 | |
Eric Dumazet | 1191cb8 | 2012-04-27 21:39:21 +0000 | [diff] [blame] | 8860 | static int bnx2x_func_stop(struct bnx2x *bp) |
Vladislav Zolotarov | ec6ba94 | 2010-12-13 05:44:01 +0000 | [diff] [blame] | 8861 | { |
Yuval Mintz | 3b60306 | 2012-03-18 10:33:39 +0000 | [diff] [blame] | 8862 | struct bnx2x_func_state_params func_params = {NULL}; |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 8863 | int rc; |
Vladislav Zolotarov | ec6ba94 | 2010-12-13 05:44:01 +0000 | [diff] [blame] | 8864 | |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 8865 | /* Prepare parameters for function state transitions */ |
| 8866 | __set_bit(RAMROD_COMP_WAIT, &func_params.ramrod_flags); |
| 8867 | func_params.f_obj = &bp->func_obj; |
| 8868 | func_params.cmd = BNX2X_F_CMD_STOP; |
Vladislav Zolotarov | ec6ba94 | 2010-12-13 05:44:01 +0000 | [diff] [blame] | 8869 | |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 8870 | /* |
| 8871 | * Try to stop the function the 'good way'. If fails (in case |
| 8872 | * of a parity error during bnx2x_chip_cleanup()) and we are |
| 8873 | * not in a debug mode, perform a state transaction in order to |
| 8874 | * enable further HW_RESET transaction. |
| 8875 | */ |
| 8876 | rc = bnx2x_func_state_change(bp, &func_params); |
| 8877 | if (rc) { |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 8878 | #ifdef BNX2X_STOP_ON_ERROR |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 8879 | return rc; |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 8880 | #else |
Merav Sicron | 51c1a58 | 2012-03-18 10:33:38 +0000 | [diff] [blame] | 8881 | BNX2X_ERR("FUNC_STOP ramrod failed. Running a dry transaction\n"); |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 8882 | __set_bit(RAMROD_DRV_CLR_ONLY, &func_params.ramrod_flags); |
| 8883 | return bnx2x_func_state_change(bp, &func_params); |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 8884 | #endif |
Yitchak Gertner | 65abd74 | 2008-08-25 15:26:24 -0700 | [diff] [blame] | 8885 | } |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 8886 | |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 8887 | return 0; |
| 8888 | } |
Yitchak Gertner | 65abd74 | 2008-08-25 15:26:24 -0700 | [diff] [blame] | 8889 | |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 8890 | /** |
| 8891 | * bnx2x_send_unload_req - request unload mode from the MCP. |
| 8892 | * |
| 8893 | * @bp: driver handle |
| 8894 | * @unload_mode: requested function's unload mode |
| 8895 | * |
| 8896 | * Return unload mode returned by the MCP: COMMON, PORT or FUNC. |
| 8897 | */ |
| 8898 | u32 bnx2x_send_unload_req(struct bnx2x *bp, int unload_mode) |
| 8899 | { |
| 8900 | u32 reset_code = 0; |
| 8901 | int port = BP_PORT(bp); |
| 8902 | |
| 8903 | /* Select the UNLOAD request mode */ |
Vladislav Zolotarov | da5a662 | 2008-08-13 15:50:00 -0700 | [diff] [blame] | 8904 | if (unload_mode == UNLOAD_NORMAL) |
| 8905 | reset_code = DRV_MSG_CODE_UNLOAD_REQ_WOL_DIS; |
Eliezer Tamir | 228241e | 2008-02-28 11:56:57 -0800 | [diff] [blame] | 8906 | |
Eilon Greenstein | 7d0446c | 2009-07-29 00:20:10 +0000 | [diff] [blame] | 8907 | else if (bp->flags & NO_WOL_FLAG) |
Vladislav Zolotarov | da5a662 | 2008-08-13 15:50:00 -0700 | [diff] [blame] | 8908 | reset_code = DRV_MSG_CODE_UNLOAD_REQ_WOL_MCP; |
Vladislav Zolotarov | da5a662 | 2008-08-13 15:50:00 -0700 | [diff] [blame] | 8909 | |
Eilon Greenstein | 7d0446c | 2009-07-29 00:20:10 +0000 | [diff] [blame] | 8910 | else if (bp->wol) { |
Vladislav Zolotarov | da5a662 | 2008-08-13 15:50:00 -0700 | [diff] [blame] | 8911 | u32 emac_base = port ? GRCBASE_EMAC1 : GRCBASE_EMAC0; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 8912 | u8 *mac_addr = bp->dev->dev_addr; |
Jon Mason | 29ed74c | 2013-09-11 11:22:39 -0700 | [diff] [blame] | 8913 | struct pci_dev *pdev = bp->pdev; |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 8914 | u32 val; |
David S. Miller | 88c5100 | 2011-10-07 13:38:43 -0400 | [diff] [blame] | 8915 | u16 pmc; |
| 8916 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 8917 | /* The mac address is written to entries 1-4 to |
David S. Miller | 88c5100 | 2011-10-07 13:38:43 -0400 | [diff] [blame] | 8918 | * preserve entry 0 which is used by the PMF |
| 8919 | */ |
David S. Miller | 8decf86 | 2011-09-22 03:23:13 -0400 | [diff] [blame] | 8920 | u8 entry = (BP_VN(bp) + 1)*8; |
Vladislav Zolotarov | da5a662 | 2008-08-13 15:50:00 -0700 | [diff] [blame] | 8921 | |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 8922 | val = (mac_addr[0] << 8) | mac_addr[1]; |
Eilon Greenstein | 3196a88 | 2008-08-13 15:58:49 -0700 | [diff] [blame] | 8923 | EMAC_WR(bp, EMAC_REG_EMAC_MAC_MATCH + entry, val); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 8924 | |
| 8925 | val = (mac_addr[2] << 24) | (mac_addr[3] << 16) | |
| 8926 | (mac_addr[4] << 8) | mac_addr[5]; |
Eilon Greenstein | 3196a88 | 2008-08-13 15:58:49 -0700 | [diff] [blame] | 8927 | EMAC_WR(bp, EMAC_REG_EMAC_MAC_MATCH + entry + 4, val); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 8928 | |
David S. Miller | 88c5100 | 2011-10-07 13:38:43 -0400 | [diff] [blame] | 8929 | /* Enable the PME and clear the status */ |
Jon Mason | 29ed74c | 2013-09-11 11:22:39 -0700 | [diff] [blame] | 8930 | pci_read_config_word(pdev, pdev->pm_cap + PCI_PM_CTRL, &pmc); |
David S. Miller | 88c5100 | 2011-10-07 13:38:43 -0400 | [diff] [blame] | 8931 | pmc |= PCI_PM_CTRL_PME_ENABLE | PCI_PM_CTRL_PME_STATUS; |
Jon Mason | 29ed74c | 2013-09-11 11:22:39 -0700 | [diff] [blame] | 8932 | pci_write_config_word(pdev, pdev->pm_cap + PCI_PM_CTRL, pmc); |
David S. Miller | 88c5100 | 2011-10-07 13:38:43 -0400 | [diff] [blame] | 8933 | |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 8934 | reset_code = DRV_MSG_CODE_UNLOAD_REQ_WOL_EN; |
Eliezer Tamir | 228241e | 2008-02-28 11:56:57 -0800 | [diff] [blame] | 8935 | |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 8936 | } else |
| 8937 | reset_code = DRV_MSG_CODE_UNLOAD_REQ_WOL_DIS; |
| 8938 | |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 8939 | /* Send the request to the MCP */ |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 8940 | if (!BP_NOMCP(bp)) |
Yaniv Rosner | a22f078 | 2010-09-07 11:41:20 +0000 | [diff] [blame] | 8941 | reset_code = bnx2x_fw_command(bp, reset_code, 0); |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 8942 | else { |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 8943 | int path = BP_PATH(bp); |
| 8944 | |
Merav Sicron | 51c1a58 | 2012-03-18 10:33:38 +0000 | [diff] [blame] | 8945 | DP(NETIF_MSG_IFDOWN, "NO MCP - load counts[%d] %d, %d, %d\n", |
stephen hemminger | a8f47eb | 2014-01-09 22:20:11 -0800 | [diff] [blame] | 8946 | path, bnx2x_load_count[path][0], bnx2x_load_count[path][1], |
| 8947 | bnx2x_load_count[path][2]); |
| 8948 | bnx2x_load_count[path][0]--; |
| 8949 | bnx2x_load_count[path][1 + port]--; |
Merav Sicron | 51c1a58 | 2012-03-18 10:33:38 +0000 | [diff] [blame] | 8950 | DP(NETIF_MSG_IFDOWN, "NO MCP - new load counts[%d] %d, %d, %d\n", |
stephen hemminger | a8f47eb | 2014-01-09 22:20:11 -0800 | [diff] [blame] | 8951 | path, bnx2x_load_count[path][0], bnx2x_load_count[path][1], |
| 8952 | bnx2x_load_count[path][2]); |
| 8953 | if (bnx2x_load_count[path][0] == 0) |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 8954 | reset_code = FW_MSG_CODE_DRV_UNLOAD_COMMON; |
stephen hemminger | a8f47eb | 2014-01-09 22:20:11 -0800 | [diff] [blame] | 8955 | else if (bnx2x_load_count[path][1 + port] == 0) |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 8956 | reset_code = FW_MSG_CODE_DRV_UNLOAD_PORT; |
| 8957 | else |
| 8958 | reset_code = FW_MSG_CODE_DRV_UNLOAD_FUNCTION; |
| 8959 | } |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 8960 | |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 8961 | return reset_code; |
| 8962 | } |
| 8963 | |
| 8964 | /** |
| 8965 | * bnx2x_send_unload_done - send UNLOAD_DONE command to the MCP. |
| 8966 | * |
| 8967 | * @bp: driver handle |
Yuval Mintz | 5d07d86 | 2012-09-13 02:56:21 +0000 | [diff] [blame] | 8968 | * @keep_link: true iff link should be kept up |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 8969 | */ |
Yuval Mintz | 5d07d86 | 2012-09-13 02:56:21 +0000 | [diff] [blame] | 8970 | void bnx2x_send_unload_done(struct bnx2x *bp, bool keep_link) |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 8971 | { |
Yuval Mintz | 5d07d86 | 2012-09-13 02:56:21 +0000 | [diff] [blame] | 8972 | u32 reset_param = keep_link ? DRV_MSG_CODE_UNLOAD_SKIP_LINK_RESET : 0; |
| 8973 | |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 8974 | /* Report UNLOAD_DONE to MCP */ |
| 8975 | if (!BP_NOMCP(bp)) |
Yuval Mintz | 5d07d86 | 2012-09-13 02:56:21 +0000 | [diff] [blame] | 8976 | bnx2x_fw_command(bp, DRV_MSG_CODE_UNLOAD_DONE, reset_param); |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 8977 | } |
| 8978 | |
Eric Dumazet | 1191cb8 | 2012-04-27 21:39:21 +0000 | [diff] [blame] | 8979 | static int bnx2x_func_wait_started(struct bnx2x *bp) |
Dmitry Kravkov | 6debea8 | 2011-07-19 01:42:04 +0000 | [diff] [blame] | 8980 | { |
| 8981 | int tout = 50; |
| 8982 | int msix = (bp->flags & USING_MSIX_FLAG) ? 1 : 0; |
| 8983 | |
| 8984 | if (!bp->port.pmf) |
| 8985 | return 0; |
| 8986 | |
| 8987 | /* |
| 8988 | * (assumption: No Attention from MCP at this stage) |
Yuval Mintz | 16a5fd9 | 2013-06-02 00:06:18 +0000 | [diff] [blame] | 8989 | * PMF probably in the middle of TX disable/enable transaction |
Dmitry Kravkov | 6debea8 | 2011-07-19 01:42:04 +0000 | [diff] [blame] | 8990 | * 1. Sync IRS for default SB |
Yuval Mintz | 16a5fd9 | 2013-06-02 00:06:18 +0000 | [diff] [blame] | 8991 | * 2. Sync SP queue - this guarantees us that attention handling started |
| 8992 | * 3. Wait, that TX disable/enable transaction completes |
Dmitry Kravkov | 6debea8 | 2011-07-19 01:42:04 +0000 | [diff] [blame] | 8993 | * |
Yuval Mintz | 16a5fd9 | 2013-06-02 00:06:18 +0000 | [diff] [blame] | 8994 | * 1+2 guarantee that if DCBx attention was scheduled it already changed |
| 8995 | * pending bit of transaction from STARTED-->TX_STOPPED, if we already |
| 8996 | * received completion for the transaction the state is TX_STOPPED. |
Dmitry Kravkov | 6debea8 | 2011-07-19 01:42:04 +0000 | [diff] [blame] | 8997 | * State will return to STARTED after completion of TX_STOPPED-->STARTED |
| 8998 | * transaction. |
| 8999 | */ |
| 9000 | |
| 9001 | /* make sure default SB ISR is done */ |
| 9002 | if (msix) |
| 9003 | synchronize_irq(bp->msix_table[0].vector); |
| 9004 | else |
| 9005 | synchronize_irq(bp->pdev->irq); |
| 9006 | |
| 9007 | flush_workqueue(bnx2x_wq); |
Yuval Mintz | 370d4a2 | 2014-03-23 18:12:24 +0200 | [diff] [blame] | 9008 | flush_workqueue(bnx2x_iov_wq); |
Dmitry Kravkov | 6debea8 | 2011-07-19 01:42:04 +0000 | [diff] [blame] | 9009 | |
| 9010 | while (bnx2x_func_get_state(bp, &bp->func_obj) != |
| 9011 | BNX2X_F_STATE_STARTED && tout--) |
| 9012 | msleep(20); |
| 9013 | |
| 9014 | if (bnx2x_func_get_state(bp, &bp->func_obj) != |
| 9015 | BNX2X_F_STATE_STARTED) { |
| 9016 | #ifdef BNX2X_STOP_ON_ERROR |
Merav Sicron | 51c1a58 | 2012-03-18 10:33:38 +0000 | [diff] [blame] | 9017 | BNX2X_ERR("Wrong function state\n"); |
Dmitry Kravkov | 6debea8 | 2011-07-19 01:42:04 +0000 | [diff] [blame] | 9018 | return -EBUSY; |
| 9019 | #else |
| 9020 | /* |
| 9021 | * Failed to complete the transaction in a "good way" |
| 9022 | * Force both transactions with CLR bit |
| 9023 | */ |
Yuval Mintz | 3b60306 | 2012-03-18 10:33:39 +0000 | [diff] [blame] | 9024 | struct bnx2x_func_state_params func_params = {NULL}; |
Dmitry Kravkov | 6debea8 | 2011-07-19 01:42:04 +0000 | [diff] [blame] | 9025 | |
Merav Sicron | 51c1a58 | 2012-03-18 10:33:38 +0000 | [diff] [blame] | 9026 | DP(NETIF_MSG_IFDOWN, |
Yuval Mintz | 0c23ad3 | 2014-08-17 16:47:45 +0300 | [diff] [blame^] | 9027 | "Hmmm... Unexpected function state! Forcing STARTED-->TX_STOPPED-->STARTED\n"); |
Dmitry Kravkov | 6debea8 | 2011-07-19 01:42:04 +0000 | [diff] [blame] | 9028 | |
| 9029 | func_params.f_obj = &bp->func_obj; |
| 9030 | __set_bit(RAMROD_DRV_CLR_ONLY, |
| 9031 | &func_params.ramrod_flags); |
| 9032 | |
| 9033 | /* STARTED-->TX_ST0PPED */ |
| 9034 | func_params.cmd = BNX2X_F_CMD_TX_STOP; |
| 9035 | bnx2x_func_state_change(bp, &func_params); |
| 9036 | |
| 9037 | /* TX_ST0PPED-->STARTED */ |
| 9038 | func_params.cmd = BNX2X_F_CMD_TX_START; |
| 9039 | return bnx2x_func_state_change(bp, &func_params); |
| 9040 | #endif |
| 9041 | } |
| 9042 | |
| 9043 | return 0; |
| 9044 | } |
| 9045 | |
Michal Kalderon | eeed018 | 2014-08-17 16:47:44 +0300 | [diff] [blame] | 9046 | static void bnx2x_disable_ptp(struct bnx2x *bp) |
| 9047 | { |
| 9048 | int port = BP_PORT(bp); |
| 9049 | |
| 9050 | /* Disable sending PTP packets to host */ |
| 9051 | REG_WR(bp, port ? NIG_REG_P1_LLH_PTP_TO_HOST : |
| 9052 | NIG_REG_P0_LLH_PTP_TO_HOST, 0x0); |
| 9053 | |
| 9054 | /* Reset PTP event detection rules */ |
| 9055 | REG_WR(bp, port ? NIG_REG_P1_LLH_PTP_PARAM_MASK : |
| 9056 | NIG_REG_P0_LLH_PTP_PARAM_MASK, 0x7FF); |
| 9057 | REG_WR(bp, port ? NIG_REG_P1_LLH_PTP_RULE_MASK : |
| 9058 | NIG_REG_P0_LLH_PTP_RULE_MASK, 0x3FFF); |
| 9059 | REG_WR(bp, port ? NIG_REG_P1_TLLH_PTP_PARAM_MASK : |
| 9060 | NIG_REG_P0_TLLH_PTP_PARAM_MASK, 0x7FF); |
| 9061 | REG_WR(bp, port ? NIG_REG_P1_TLLH_PTP_RULE_MASK : |
| 9062 | NIG_REG_P0_TLLH_PTP_RULE_MASK, 0x3FFF); |
| 9063 | |
| 9064 | /* Disable the PTP feature */ |
| 9065 | REG_WR(bp, port ? NIG_REG_P1_PTP_EN : |
| 9066 | NIG_REG_P0_PTP_EN, 0x0); |
| 9067 | } |
| 9068 | |
| 9069 | /* Called during unload, to stop PTP-related stuff */ |
| 9070 | void bnx2x_stop_ptp(struct bnx2x *bp) |
| 9071 | { |
| 9072 | /* Cancel PTP work queue. Should be done after the Tx queues are |
| 9073 | * drained to prevent additional scheduling. |
| 9074 | */ |
| 9075 | cancel_work_sync(&bp->ptp_task); |
| 9076 | |
| 9077 | if (bp->ptp_tx_skb) { |
| 9078 | dev_kfree_skb_any(bp->ptp_tx_skb); |
| 9079 | bp->ptp_tx_skb = NULL; |
| 9080 | } |
| 9081 | |
| 9082 | /* Disable PTP in HW */ |
| 9083 | bnx2x_disable_ptp(bp); |
| 9084 | |
| 9085 | DP(BNX2X_MSG_PTP, "PTP stop ended successfully\n"); |
| 9086 | } |
| 9087 | |
Yuval Mintz | 5d07d86 | 2012-09-13 02:56:21 +0000 | [diff] [blame] | 9088 | void bnx2x_chip_cleanup(struct bnx2x *bp, int unload_mode, bool keep_link) |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 9089 | { |
| 9090 | int port = BP_PORT(bp); |
Ariel Elior | 6383c0b | 2011-07-14 08:31:57 +0000 | [diff] [blame] | 9091 | int i, rc = 0; |
| 9092 | u8 cos; |
Yuval Mintz | 3b60306 | 2012-03-18 10:33:39 +0000 | [diff] [blame] | 9093 | struct bnx2x_mcast_ramrod_params rparam = {NULL}; |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 9094 | u32 reset_code; |
| 9095 | |
| 9096 | /* Wait until tx fastpath tasks complete */ |
| 9097 | for_each_tx_queue(bp, i) { |
| 9098 | struct bnx2x_fastpath *fp = &bp->fp[i]; |
| 9099 | |
Ariel Elior | 6383c0b | 2011-07-14 08:31:57 +0000 | [diff] [blame] | 9100 | for_each_cos_in_tx_queue(fp, cos) |
Merav Sicron | 6556588 | 2012-06-19 07:48:26 +0000 | [diff] [blame] | 9101 | rc = bnx2x_clean_tx_queue(bp, fp->txdata_ptr[cos]); |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 9102 | #ifdef BNX2X_STOP_ON_ERROR |
| 9103 | if (rc) |
| 9104 | return; |
| 9105 | #endif |
| 9106 | } |
| 9107 | |
| 9108 | /* Give HW time to discard old tx messages */ |
Yuval Mintz | 0926d49 | 2013-01-23 03:21:45 +0000 | [diff] [blame] | 9109 | usleep_range(1000, 2000); |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 9110 | |
| 9111 | /* Clean all ETH MACs */ |
Barak Witkowski | 15192a8 | 2012-06-19 07:48:28 +0000 | [diff] [blame] | 9112 | rc = bnx2x_del_all_macs(bp, &bp->sp_objs[0].mac_obj, BNX2X_ETH_MAC, |
| 9113 | false); |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 9114 | if (rc < 0) |
| 9115 | BNX2X_ERR("Failed to delete all ETH macs: %d\n", rc); |
| 9116 | |
| 9117 | /* Clean up UC list */ |
Barak Witkowski | 15192a8 | 2012-06-19 07:48:28 +0000 | [diff] [blame] | 9118 | rc = bnx2x_del_all_macs(bp, &bp->sp_objs[0].mac_obj, BNX2X_UC_LIST_MAC, |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 9119 | true); |
| 9120 | if (rc < 0) |
Merav Sicron | 51c1a58 | 2012-03-18 10:33:38 +0000 | [diff] [blame] | 9121 | BNX2X_ERR("Failed to schedule DEL commands for UC MACs list: %d\n", |
| 9122 | rc); |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 9123 | |
| 9124 | /* Disable LLH */ |
| 9125 | if (!CHIP_IS_E1(bp)) |
| 9126 | REG_WR(bp, NIG_REG_LLH0_FUNC_EN + port*8, 0); |
| 9127 | |
| 9128 | /* Set "drop all" (stop Rx). |
| 9129 | * We need to take a netif_addr_lock() here in order to prevent |
| 9130 | * a race between the completion code and this code. |
| 9131 | */ |
| 9132 | netif_addr_lock_bh(bp->dev); |
| 9133 | /* Schedule the rx_mode command */ |
| 9134 | if (test_bit(BNX2X_FILTER_RX_MODE_PENDING, &bp->sp_state)) |
| 9135 | set_bit(BNX2X_FILTER_RX_MODE_SCHED, &bp->sp_state); |
| 9136 | else |
| 9137 | bnx2x_set_storm_rx_mode(bp); |
| 9138 | |
| 9139 | /* Cleanup multicast configuration */ |
| 9140 | rparam.mcast_obj = &bp->mcast_obj; |
| 9141 | rc = bnx2x_config_mcast(bp, &rparam, BNX2X_MCAST_CMD_DEL); |
| 9142 | if (rc < 0) |
| 9143 | BNX2X_ERR("Failed to send DEL multicast command: %d\n", rc); |
| 9144 | |
| 9145 | netif_addr_unlock_bh(bp->dev); |
| 9146 | |
Ariel Elior | f1929b0 | 2013-01-01 05:22:41 +0000 | [diff] [blame] | 9147 | bnx2x_iov_chip_cleanup(bp); |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 9148 | |
Dmitry Kravkov | 6debea8 | 2011-07-19 01:42:04 +0000 | [diff] [blame] | 9149 | /* |
| 9150 | * Send the UNLOAD_REQUEST to the MCP. This will return if |
| 9151 | * this function should perform FUNC, PORT or COMMON HW |
| 9152 | * reset. |
| 9153 | */ |
| 9154 | reset_code = bnx2x_send_unload_req(bp, unload_mode); |
| 9155 | |
| 9156 | /* |
| 9157 | * (assumption: No Attention from MCP at this stage) |
Yuval Mintz | 16a5fd9 | 2013-06-02 00:06:18 +0000 | [diff] [blame] | 9158 | * PMF probably in the middle of TX disable/enable transaction |
Dmitry Kravkov | 6debea8 | 2011-07-19 01:42:04 +0000 | [diff] [blame] | 9159 | */ |
| 9160 | rc = bnx2x_func_wait_started(bp); |
| 9161 | if (rc) { |
| 9162 | BNX2X_ERR("bnx2x_func_wait_started failed\n"); |
| 9163 | #ifdef BNX2X_STOP_ON_ERROR |
| 9164 | return; |
| 9165 | #endif |
| 9166 | } |
| 9167 | |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 9168 | /* Close multi and leading connections |
| 9169 | * Completions for ramrods are collected in a synchronous way |
| 9170 | */ |
Merav Sicron | 55c1194 | 2012-11-07 00:45:48 +0000 | [diff] [blame] | 9171 | for_each_eth_queue(bp, i) |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 9172 | if (bnx2x_stop_queue(bp, i)) |
| 9173 | #ifdef BNX2X_STOP_ON_ERROR |
| 9174 | return; |
| 9175 | #else |
| 9176 | goto unload_error; |
| 9177 | #endif |
Merav Sicron | 55c1194 | 2012-11-07 00:45:48 +0000 | [diff] [blame] | 9178 | |
| 9179 | if (CNIC_LOADED(bp)) { |
| 9180 | for_each_cnic_queue(bp, i) |
| 9181 | if (bnx2x_stop_queue(bp, i)) |
| 9182 | #ifdef BNX2X_STOP_ON_ERROR |
| 9183 | return; |
| 9184 | #else |
| 9185 | goto unload_error; |
| 9186 | #endif |
| 9187 | } |
| 9188 | |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 9189 | /* If SP settings didn't get completed so far - something |
| 9190 | * very wrong has happen. |
| 9191 | */ |
| 9192 | if (!bnx2x_wait_sp_comp(bp, ~0x0UL)) |
| 9193 | BNX2X_ERR("Hmmm... Common slow path ramrods got stuck!\n"); |
| 9194 | |
| 9195 | #ifndef BNX2X_STOP_ON_ERROR |
| 9196 | unload_error: |
| 9197 | #endif |
| 9198 | rc = bnx2x_func_stop(bp); |
| 9199 | if (rc) { |
| 9200 | BNX2X_ERR("Function stop failed!\n"); |
| 9201 | #ifdef BNX2X_STOP_ON_ERROR |
| 9202 | return; |
| 9203 | #endif |
| 9204 | } |
| 9205 | |
Michal Kalderon | eeed018 | 2014-08-17 16:47:44 +0300 | [diff] [blame] | 9206 | /* stop_ptp should be after the Tx queues are drained to prevent |
| 9207 | * scheduling to the cancelled PTP work queue. It should also be after |
| 9208 | * function stop ramrod is sent, since as part of this ramrod FW access |
| 9209 | * PTP registers. |
| 9210 | */ |
| 9211 | bnx2x_stop_ptp(bp); |
| 9212 | |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 9213 | /* Disable HW interrupts, NAPI */ |
| 9214 | bnx2x_netif_stop(bp, 1); |
Merav Sicron | 26614ba | 2012-08-27 03:26:19 +0000 | [diff] [blame] | 9215 | /* Delete all NAPI objects */ |
| 9216 | bnx2x_del_all_napi(bp); |
Merav Sicron | 55c1194 | 2012-11-07 00:45:48 +0000 | [diff] [blame] | 9217 | if (CNIC_LOADED(bp)) |
| 9218 | bnx2x_del_all_napi_cnic(bp); |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 9219 | |
| 9220 | /* Release IRQs */ |
Dmitry Kravkov | d6214d7 | 2010-10-06 03:32:10 +0000 | [diff] [blame] | 9221 | bnx2x_free_irq(bp); |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 9222 | |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 9223 | /* Reset the chip */ |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 9224 | rc = bnx2x_reset_hw(bp, reset_code); |
| 9225 | if (rc) |
| 9226 | BNX2X_ERR("HW_RESET failed\n"); |
| 9227 | |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 9228 | /* Report UNLOAD_DONE to MCP */ |
Yuval Mintz | 5d07d86 | 2012-09-13 02:56:21 +0000 | [diff] [blame] | 9229 | bnx2x_send_unload_done(bp, keep_link); |
Vladislav Zolotarov | 72fd071 | 2010-04-19 01:13:12 +0000 | [diff] [blame] | 9230 | } |
| 9231 | |
Dmitry Kravkov | 9f6c925 | 2010-07-27 12:34:34 +0000 | [diff] [blame] | 9232 | void bnx2x_disable_close_the_gate(struct bnx2x *bp) |
Vladislav Zolotarov | 72fd071 | 2010-04-19 01:13:12 +0000 | [diff] [blame] | 9233 | { |
| 9234 | u32 val; |
| 9235 | |
Merav Sicron | 51c1a58 | 2012-03-18 10:33:38 +0000 | [diff] [blame] | 9236 | DP(NETIF_MSG_IFDOWN, "Disabling \"close the gates\"\n"); |
Vladislav Zolotarov | 72fd071 | 2010-04-19 01:13:12 +0000 | [diff] [blame] | 9237 | |
| 9238 | if (CHIP_IS_E1(bp)) { |
| 9239 | int port = BP_PORT(bp); |
| 9240 | u32 addr = port ? MISC_REG_AEU_MASK_ATTN_FUNC_1 : |
| 9241 | MISC_REG_AEU_MASK_ATTN_FUNC_0; |
| 9242 | |
| 9243 | val = REG_RD(bp, addr); |
| 9244 | val &= ~(0x300); |
| 9245 | REG_WR(bp, addr, val); |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 9246 | } else { |
Vladislav Zolotarov | 72fd071 | 2010-04-19 01:13:12 +0000 | [diff] [blame] | 9247 | val = REG_RD(bp, MISC_REG_AEU_GENERAL_MASK); |
| 9248 | val &= ~(MISC_AEU_GENERAL_MASK_REG_AEU_PXP_CLOSE_MASK | |
| 9249 | MISC_AEU_GENERAL_MASK_REG_AEU_NIG_CLOSE_MASK); |
| 9250 | REG_WR(bp, MISC_REG_AEU_GENERAL_MASK, val); |
| 9251 | } |
| 9252 | } |
| 9253 | |
Vladislav Zolotarov | 72fd071 | 2010-04-19 01:13:12 +0000 | [diff] [blame] | 9254 | /* Close gates #2, #3 and #4: */ |
| 9255 | static void bnx2x_set_234_gates(struct bnx2x *bp, bool close) |
| 9256 | { |
Vladislav Zolotarov | c9ee920 | 2011-06-14 01:33:51 +0000 | [diff] [blame] | 9257 | u32 val; |
Vladislav Zolotarov | 72fd071 | 2010-04-19 01:13:12 +0000 | [diff] [blame] | 9258 | |
| 9259 | /* Gates #2 and #4a are closed/opened for "not E1" only */ |
| 9260 | if (!CHIP_IS_E1(bp)) { |
| 9261 | /* #4 */ |
Vladislav Zolotarov | c9ee920 | 2011-06-14 01:33:51 +0000 | [diff] [blame] | 9262 | REG_WR(bp, PXP_REG_HST_DISCARD_DOORBELLS, !!close); |
Vladislav Zolotarov | 72fd071 | 2010-04-19 01:13:12 +0000 | [diff] [blame] | 9263 | /* #2 */ |
Vladislav Zolotarov | c9ee920 | 2011-06-14 01:33:51 +0000 | [diff] [blame] | 9264 | REG_WR(bp, PXP_REG_HST_DISCARD_INTERNAL_WRITES, !!close); |
Vladislav Zolotarov | 72fd071 | 2010-04-19 01:13:12 +0000 | [diff] [blame] | 9265 | } |
| 9266 | |
| 9267 | /* #3 */ |
Vladislav Zolotarov | c9ee920 | 2011-06-14 01:33:51 +0000 | [diff] [blame] | 9268 | if (CHIP_IS_E1x(bp)) { |
| 9269 | /* Prevent interrupts from HC on both ports */ |
| 9270 | val = REG_RD(bp, HC_REG_CONFIG_1); |
| 9271 | REG_WR(bp, HC_REG_CONFIG_1, |
| 9272 | (!close) ? (val | HC_CONFIG_1_REG_BLOCK_DISABLE_1) : |
| 9273 | (val & ~(u32)HC_CONFIG_1_REG_BLOCK_DISABLE_1)); |
| 9274 | |
| 9275 | val = REG_RD(bp, HC_REG_CONFIG_0); |
| 9276 | REG_WR(bp, HC_REG_CONFIG_0, |
| 9277 | (!close) ? (val | HC_CONFIG_0_REG_BLOCK_DISABLE_0) : |
| 9278 | (val & ~(u32)HC_CONFIG_0_REG_BLOCK_DISABLE_0)); |
| 9279 | } else { |
Jorrit Schippers | d82603c | 2012-12-27 17:33:02 +0100 | [diff] [blame] | 9280 | /* Prevent incoming interrupts in IGU */ |
Vladislav Zolotarov | c9ee920 | 2011-06-14 01:33:51 +0000 | [diff] [blame] | 9281 | val = REG_RD(bp, IGU_REG_BLOCK_CONFIGURATION); |
| 9282 | |
| 9283 | REG_WR(bp, IGU_REG_BLOCK_CONFIGURATION, |
| 9284 | (!close) ? |
| 9285 | (val | IGU_BLOCK_CONFIGURATION_REG_BLOCK_ENABLE) : |
| 9286 | (val & ~(u32)IGU_BLOCK_CONFIGURATION_REG_BLOCK_ENABLE)); |
| 9287 | } |
Vladislav Zolotarov | 72fd071 | 2010-04-19 01:13:12 +0000 | [diff] [blame] | 9288 | |
Merav Sicron | 51c1a58 | 2012-03-18 10:33:38 +0000 | [diff] [blame] | 9289 | DP(NETIF_MSG_HW | NETIF_MSG_IFUP, "%s gates #2, #3 and #4\n", |
Vladislav Zolotarov | 72fd071 | 2010-04-19 01:13:12 +0000 | [diff] [blame] | 9290 | close ? "closing" : "opening"); |
| 9291 | mmiowb(); |
| 9292 | } |
| 9293 | |
| 9294 | #define SHARED_MF_CLP_MAGIC 0x80000000 /* `magic' bit */ |
| 9295 | |
| 9296 | static void bnx2x_clp_reset_prep(struct bnx2x *bp, u32 *magic_val) |
| 9297 | { |
| 9298 | /* Do some magic... */ |
| 9299 | u32 val = MF_CFG_RD(bp, shared_mf_config.clp_mb); |
| 9300 | *magic_val = val & SHARED_MF_CLP_MAGIC; |
| 9301 | MF_CFG_WR(bp, shared_mf_config.clp_mb, val | SHARED_MF_CLP_MAGIC); |
| 9302 | } |
| 9303 | |
Dmitry Kravkov | e892067 | 2011-05-04 23:52:40 +0000 | [diff] [blame] | 9304 | /** |
| 9305 | * bnx2x_clp_reset_done - restore the value of the `magic' bit. |
Vladislav Zolotarov | 72fd071 | 2010-04-19 01:13:12 +0000 | [diff] [blame] | 9306 | * |
Dmitry Kravkov | e892067 | 2011-05-04 23:52:40 +0000 | [diff] [blame] | 9307 | * @bp: driver handle |
| 9308 | * @magic_val: old value of the `magic' bit. |
Vladislav Zolotarov | 72fd071 | 2010-04-19 01:13:12 +0000 | [diff] [blame] | 9309 | */ |
| 9310 | static void bnx2x_clp_reset_done(struct bnx2x *bp, u32 magic_val) |
| 9311 | { |
| 9312 | /* Restore the `magic' bit value... */ |
Vladislav Zolotarov | 72fd071 | 2010-04-19 01:13:12 +0000 | [diff] [blame] | 9313 | u32 val = MF_CFG_RD(bp, shared_mf_config.clp_mb); |
| 9314 | MF_CFG_WR(bp, shared_mf_config.clp_mb, |
| 9315 | (val & (~SHARED_MF_CLP_MAGIC)) | magic_val); |
| 9316 | } |
| 9317 | |
Dmitry Kravkov | f85582f | 2010-10-06 03:34:21 +0000 | [diff] [blame] | 9318 | /** |
Dmitry Kravkov | e892067 | 2011-05-04 23:52:40 +0000 | [diff] [blame] | 9319 | * bnx2x_reset_mcp_prep - prepare for MCP reset. |
Vladislav Zolotarov | 72fd071 | 2010-04-19 01:13:12 +0000 | [diff] [blame] | 9320 | * |
Dmitry Kravkov | e892067 | 2011-05-04 23:52:40 +0000 | [diff] [blame] | 9321 | * @bp: driver handle |
| 9322 | * @magic_val: old value of 'magic' bit. |
| 9323 | * |
| 9324 | * Takes care of CLP configurations. |
Vladislav Zolotarov | 72fd071 | 2010-04-19 01:13:12 +0000 | [diff] [blame] | 9325 | */ |
| 9326 | static void bnx2x_reset_mcp_prep(struct bnx2x *bp, u32 *magic_val) |
| 9327 | { |
| 9328 | u32 shmem; |
| 9329 | u32 validity_offset; |
| 9330 | |
Merav Sicron | 51c1a58 | 2012-03-18 10:33:38 +0000 | [diff] [blame] | 9331 | DP(NETIF_MSG_HW | NETIF_MSG_IFUP, "Starting\n"); |
Vladislav Zolotarov | 72fd071 | 2010-04-19 01:13:12 +0000 | [diff] [blame] | 9332 | |
| 9333 | /* Set `magic' bit in order to save MF config */ |
| 9334 | if (!CHIP_IS_E1(bp)) |
| 9335 | bnx2x_clp_reset_prep(bp, magic_val); |
| 9336 | |
| 9337 | /* Get shmem offset */ |
| 9338 | shmem = REG_RD(bp, MISC_REG_SHARED_MEM_ADDR); |
Barak Witkowski | c55e771 | 2012-12-02 04:05:46 +0000 | [diff] [blame] | 9339 | validity_offset = |
| 9340 | offsetof(struct shmem_region, validity_map[BP_PORT(bp)]); |
Vladislav Zolotarov | 72fd071 | 2010-04-19 01:13:12 +0000 | [diff] [blame] | 9341 | |
| 9342 | /* Clear validity map flags */ |
| 9343 | if (shmem > 0) |
| 9344 | REG_WR(bp, shmem + validity_offset, 0); |
| 9345 | } |
| 9346 | |
| 9347 | #define MCP_TIMEOUT 5000 /* 5 seconds (in ms) */ |
| 9348 | #define MCP_ONE_TIMEOUT 100 /* 100 ms */ |
| 9349 | |
Dmitry Kravkov | e892067 | 2011-05-04 23:52:40 +0000 | [diff] [blame] | 9350 | /** |
| 9351 | * bnx2x_mcp_wait_one - wait for MCP_ONE_TIMEOUT |
Vladislav Zolotarov | 72fd071 | 2010-04-19 01:13:12 +0000 | [diff] [blame] | 9352 | * |
Dmitry Kravkov | e892067 | 2011-05-04 23:52:40 +0000 | [diff] [blame] | 9353 | * @bp: driver handle |
Vladislav Zolotarov | 72fd071 | 2010-04-19 01:13:12 +0000 | [diff] [blame] | 9354 | */ |
Eric Dumazet | 1191cb8 | 2012-04-27 21:39:21 +0000 | [diff] [blame] | 9355 | static void bnx2x_mcp_wait_one(struct bnx2x *bp) |
Vladislav Zolotarov | 72fd071 | 2010-04-19 01:13:12 +0000 | [diff] [blame] | 9356 | { |
| 9357 | /* special handling for emulation and FPGA, |
| 9358 | wait 10 times longer */ |
| 9359 | if (CHIP_REV_IS_SLOW(bp)) |
| 9360 | msleep(MCP_ONE_TIMEOUT*10); |
| 9361 | else |
| 9362 | msleep(MCP_ONE_TIMEOUT); |
| 9363 | } |
| 9364 | |
Dmitry Kravkov | 1b6e2ce | 2011-05-22 10:11:26 +0000 | [diff] [blame] | 9365 | /* |
| 9366 | * initializes bp->common.shmem_base and waits for validity signature to appear |
| 9367 | */ |
| 9368 | static int bnx2x_init_shmem(struct bnx2x *bp) |
Vladislav Zolotarov | 72fd071 | 2010-04-19 01:13:12 +0000 | [diff] [blame] | 9369 | { |
Dmitry Kravkov | 1b6e2ce | 2011-05-22 10:11:26 +0000 | [diff] [blame] | 9370 | int cnt = 0; |
| 9371 | u32 val = 0; |
Vladislav Zolotarov | 72fd071 | 2010-04-19 01:13:12 +0000 | [diff] [blame] | 9372 | |
Dmitry Kravkov | 1b6e2ce | 2011-05-22 10:11:26 +0000 | [diff] [blame] | 9373 | do { |
| 9374 | bp->common.shmem_base = REG_RD(bp, MISC_REG_SHARED_MEM_ADDR); |
| 9375 | if (bp->common.shmem_base) { |
| 9376 | val = SHMEM_RD(bp, validity_map[BP_PORT(bp)]); |
| 9377 | if (val & SHR_MEM_VALIDITY_MB) |
| 9378 | return 0; |
| 9379 | } |
Vladislav Zolotarov | 72fd071 | 2010-04-19 01:13:12 +0000 | [diff] [blame] | 9380 | |
| 9381 | bnx2x_mcp_wait_one(bp); |
Vladislav Zolotarov | 72fd071 | 2010-04-19 01:13:12 +0000 | [diff] [blame] | 9382 | |
Dmitry Kravkov | 1b6e2ce | 2011-05-22 10:11:26 +0000 | [diff] [blame] | 9383 | } while (cnt++ < (MCP_TIMEOUT / MCP_ONE_TIMEOUT)); |
Vladislav Zolotarov | 72fd071 | 2010-04-19 01:13:12 +0000 | [diff] [blame] | 9384 | |
Dmitry Kravkov | 1b6e2ce | 2011-05-22 10:11:26 +0000 | [diff] [blame] | 9385 | BNX2X_ERR("BAD MCP validity signature\n"); |
Vladislav Zolotarov | 72fd071 | 2010-04-19 01:13:12 +0000 | [diff] [blame] | 9386 | |
Dmitry Kravkov | 1b6e2ce | 2011-05-22 10:11:26 +0000 | [diff] [blame] | 9387 | return -ENODEV; |
| 9388 | } |
| 9389 | |
| 9390 | static int bnx2x_reset_mcp_comp(struct bnx2x *bp, u32 magic_val) |
| 9391 | { |
| 9392 | int rc = bnx2x_init_shmem(bp); |
| 9393 | |
Vladislav Zolotarov | 72fd071 | 2010-04-19 01:13:12 +0000 | [diff] [blame] | 9394 | /* Restore the `magic' bit value */ |
| 9395 | if (!CHIP_IS_E1(bp)) |
| 9396 | bnx2x_clp_reset_done(bp, magic_val); |
| 9397 | |
| 9398 | return rc; |
| 9399 | } |
| 9400 | |
| 9401 | static void bnx2x_pxp_prep(struct bnx2x *bp) |
| 9402 | { |
| 9403 | if (!CHIP_IS_E1(bp)) { |
| 9404 | REG_WR(bp, PXP2_REG_RD_START_INIT, 0); |
| 9405 | REG_WR(bp, PXP2_REG_RQ_RBC_DONE, 0); |
Vladislav Zolotarov | 72fd071 | 2010-04-19 01:13:12 +0000 | [diff] [blame] | 9406 | mmiowb(); |
| 9407 | } |
| 9408 | } |
| 9409 | |
| 9410 | /* |
| 9411 | * Reset the whole chip except for: |
| 9412 | * - PCIE core |
| 9413 | * - PCI Glue, PSWHST, PXP/PXP2 RF (all controlled by |
| 9414 | * one reset bit) |
| 9415 | * - IGU |
| 9416 | * - MISC (including AEU) |
| 9417 | * - GRC |
| 9418 | * - RBCN, RBCP |
| 9419 | */ |
Vladislav Zolotarov | c9ee920 | 2011-06-14 01:33:51 +0000 | [diff] [blame] | 9420 | static void bnx2x_process_kill_chip_reset(struct bnx2x *bp, bool global) |
Vladislav Zolotarov | 72fd071 | 2010-04-19 01:13:12 +0000 | [diff] [blame] | 9421 | { |
| 9422 | u32 not_reset_mask1, reset_mask1, not_reset_mask2, reset_mask2; |
Vladislav Zolotarov | 8736c82 | 2011-07-21 07:58:36 +0000 | [diff] [blame] | 9423 | u32 global_bits2, stay_reset2; |
Vladislav Zolotarov | c9ee920 | 2011-06-14 01:33:51 +0000 | [diff] [blame] | 9424 | |
| 9425 | /* |
| 9426 | * Bits that have to be set in reset_mask2 if we want to reset 'global' |
| 9427 | * (per chip) blocks. |
| 9428 | */ |
| 9429 | global_bits2 = |
| 9430 | MISC_REGISTERS_RESET_REG_2_RST_MCP_N_RESET_CMN_CPU | |
| 9431 | MISC_REGISTERS_RESET_REG_2_RST_MCP_N_RESET_CMN_CORE; |
Vladislav Zolotarov | 72fd071 | 2010-04-19 01:13:12 +0000 | [diff] [blame] | 9432 | |
Barak Witkowski | c55e771 | 2012-12-02 04:05:46 +0000 | [diff] [blame] | 9433 | /* Don't reset the following blocks. |
| 9434 | * Important: per port blocks (such as EMAC, BMAC, UMAC) can't be |
| 9435 | * reset, as in 4 port device they might still be owned |
| 9436 | * by the MCP (there is only one leader per path). |
| 9437 | */ |
Vladislav Zolotarov | 72fd071 | 2010-04-19 01:13:12 +0000 | [diff] [blame] | 9438 | not_reset_mask1 = |
| 9439 | MISC_REGISTERS_RESET_REG_1_RST_HC | |
| 9440 | MISC_REGISTERS_RESET_REG_1_RST_PXPV | |
| 9441 | MISC_REGISTERS_RESET_REG_1_RST_PXP; |
| 9442 | |
| 9443 | not_reset_mask2 = |
Vladislav Zolotarov | c9ee920 | 2011-06-14 01:33:51 +0000 | [diff] [blame] | 9444 | MISC_REGISTERS_RESET_REG_2_RST_PCI_MDIO | |
Vladislav Zolotarov | 72fd071 | 2010-04-19 01:13:12 +0000 | [diff] [blame] | 9445 | MISC_REGISTERS_RESET_REG_2_RST_EMAC0_HARD_CORE | |
| 9446 | MISC_REGISTERS_RESET_REG_2_RST_EMAC1_HARD_CORE | |
| 9447 | MISC_REGISTERS_RESET_REG_2_RST_MISC_CORE | |
| 9448 | MISC_REGISTERS_RESET_REG_2_RST_RBCN | |
| 9449 | MISC_REGISTERS_RESET_REG_2_RST_GRC | |
| 9450 | MISC_REGISTERS_RESET_REG_2_RST_MCP_N_RESET_REG_HARD_CORE | |
Vladislav Zolotarov | 8736c82 | 2011-07-21 07:58:36 +0000 | [diff] [blame] | 9451 | MISC_REGISTERS_RESET_REG_2_RST_MCP_N_HARD_CORE_RST_B | |
| 9452 | MISC_REGISTERS_RESET_REG_2_RST_ATC | |
Barak Witkowski | c55e771 | 2012-12-02 04:05:46 +0000 | [diff] [blame] | 9453 | MISC_REGISTERS_RESET_REG_2_PGLC | |
| 9454 | MISC_REGISTERS_RESET_REG_2_RST_BMAC0 | |
| 9455 | MISC_REGISTERS_RESET_REG_2_RST_BMAC1 | |
| 9456 | MISC_REGISTERS_RESET_REG_2_RST_EMAC0 | |
| 9457 | MISC_REGISTERS_RESET_REG_2_RST_EMAC1 | |
| 9458 | MISC_REGISTERS_RESET_REG_2_UMAC0 | |
| 9459 | MISC_REGISTERS_RESET_REG_2_UMAC1; |
Vladislav Zolotarov | 72fd071 | 2010-04-19 01:13:12 +0000 | [diff] [blame] | 9460 | |
Vladislav Zolotarov | 8736c82 | 2011-07-21 07:58:36 +0000 | [diff] [blame] | 9461 | /* |
| 9462 | * Keep the following blocks in reset: |
| 9463 | * - all xxMACs are handled by the bnx2x_link code. |
| 9464 | */ |
| 9465 | stay_reset2 = |
Vladislav Zolotarov | 8736c82 | 2011-07-21 07:58:36 +0000 | [diff] [blame] | 9466 | MISC_REGISTERS_RESET_REG_2_XMAC | |
| 9467 | MISC_REGISTERS_RESET_REG_2_XMAC_SOFT; |
| 9468 | |
| 9469 | /* Full reset masks according to the chip */ |
Vladislav Zolotarov | 72fd071 | 2010-04-19 01:13:12 +0000 | [diff] [blame] | 9470 | reset_mask1 = 0xffffffff; |
| 9471 | |
| 9472 | if (CHIP_IS_E1(bp)) |
| 9473 | reset_mask2 = 0xffff; |
Vladislav Zolotarov | 8736c82 | 2011-07-21 07:58:36 +0000 | [diff] [blame] | 9474 | else if (CHIP_IS_E1H(bp)) |
Vladislav Zolotarov | 72fd071 | 2010-04-19 01:13:12 +0000 | [diff] [blame] | 9475 | reset_mask2 = 0x1ffff; |
Vladislav Zolotarov | 8736c82 | 2011-07-21 07:58:36 +0000 | [diff] [blame] | 9476 | else if (CHIP_IS_E2(bp)) |
| 9477 | reset_mask2 = 0xfffff; |
| 9478 | else /* CHIP_IS_E3 */ |
| 9479 | reset_mask2 = 0x3ffffff; |
Vladislav Zolotarov | c9ee920 | 2011-06-14 01:33:51 +0000 | [diff] [blame] | 9480 | |
| 9481 | /* Don't reset global blocks unless we need to */ |
| 9482 | if (!global) |
| 9483 | reset_mask2 &= ~global_bits2; |
| 9484 | |
| 9485 | /* |
| 9486 | * In case of attention in the QM, we need to reset PXP |
| 9487 | * (MISC_REGISTERS_RESET_REG_2_RST_PXP_RQ_RD_WR) before QM |
| 9488 | * because otherwise QM reset would release 'close the gates' shortly |
| 9489 | * before resetting the PXP, then the PSWRQ would send a write |
| 9490 | * request to PGLUE. Then when PXP is reset, PGLUE would try to |
| 9491 | * read the payload data from PSWWR, but PSWWR would not |
| 9492 | * respond. The write queue in PGLUE would stuck, dmae commands |
| 9493 | * would not return. Therefore it's important to reset the second |
| 9494 | * reset register (containing the |
| 9495 | * MISC_REGISTERS_RESET_REG_2_RST_PXP_RQ_RD_WR bit) before the |
| 9496 | * first one (containing the MISC_REGISTERS_RESET_REG_1_RST_QM |
| 9497 | * bit). |
| 9498 | */ |
Vladislav Zolotarov | 72fd071 | 2010-04-19 01:13:12 +0000 | [diff] [blame] | 9499 | REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_CLEAR, |
| 9500 | reset_mask2 & (~not_reset_mask2)); |
| 9501 | |
Vladislav Zolotarov | c9ee920 | 2011-06-14 01:33:51 +0000 | [diff] [blame] | 9502 | REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR, |
| 9503 | reset_mask1 & (~not_reset_mask1)); |
| 9504 | |
Vladislav Zolotarov | 72fd071 | 2010-04-19 01:13:12 +0000 | [diff] [blame] | 9505 | barrier(); |
| 9506 | mmiowb(); |
| 9507 | |
Vladislav Zolotarov | 8736c82 | 2011-07-21 07:58:36 +0000 | [diff] [blame] | 9508 | REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_SET, |
| 9509 | reset_mask2 & (~stay_reset2)); |
| 9510 | |
| 9511 | barrier(); |
| 9512 | mmiowb(); |
| 9513 | |
Vladislav Zolotarov | c9ee920 | 2011-06-14 01:33:51 +0000 | [diff] [blame] | 9514 | REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET, reset_mask1); |
Vladislav Zolotarov | 72fd071 | 2010-04-19 01:13:12 +0000 | [diff] [blame] | 9515 | mmiowb(); |
| 9516 | } |
| 9517 | |
Vladislav Zolotarov | c9ee920 | 2011-06-14 01:33:51 +0000 | [diff] [blame] | 9518 | /** |
| 9519 | * bnx2x_er_poll_igu_vq - poll for pending writes bit. |
| 9520 | * It should get cleared in no more than 1s. |
| 9521 | * |
| 9522 | * @bp: driver handle |
| 9523 | * |
| 9524 | * It should get cleared in no more than 1s. Returns 0 if |
| 9525 | * pending writes bit gets cleared. |
| 9526 | */ |
| 9527 | static int bnx2x_er_poll_igu_vq(struct bnx2x *bp) |
| 9528 | { |
| 9529 | u32 cnt = 1000; |
| 9530 | u32 pend_bits = 0; |
| 9531 | |
| 9532 | do { |
| 9533 | pend_bits = REG_RD(bp, IGU_REG_PENDING_BITS_STATUS); |
| 9534 | |
| 9535 | if (pend_bits == 0) |
| 9536 | break; |
| 9537 | |
Yuval Mintz | 0926d49 | 2013-01-23 03:21:45 +0000 | [diff] [blame] | 9538 | usleep_range(1000, 2000); |
Vladislav Zolotarov | c9ee920 | 2011-06-14 01:33:51 +0000 | [diff] [blame] | 9539 | } while (cnt-- > 0); |
| 9540 | |
| 9541 | if (cnt <= 0) { |
| 9542 | BNX2X_ERR("Still pending IGU requests pend_bits=%x!\n", |
| 9543 | pend_bits); |
| 9544 | return -EBUSY; |
| 9545 | } |
| 9546 | |
| 9547 | return 0; |
| 9548 | } |
| 9549 | |
| 9550 | static int bnx2x_process_kill(struct bnx2x *bp, bool global) |
Vladislav Zolotarov | 72fd071 | 2010-04-19 01:13:12 +0000 | [diff] [blame] | 9551 | { |
| 9552 | int cnt = 1000; |
| 9553 | u32 val = 0; |
| 9554 | u32 sr_cnt, blk_cnt, port_is_idle_0, port_is_idle_1, pgl_exp_rom2; |
Yuval Mintz | 2de6743 | 2013-01-23 03:21:43 +0000 | [diff] [blame] | 9555 | u32 tags_63_32 = 0; |
Vladislav Zolotarov | 72fd071 | 2010-04-19 01:13:12 +0000 | [diff] [blame] | 9556 | |
| 9557 | /* Empty the Tetris buffer, wait for 1s */ |
| 9558 | do { |
| 9559 | sr_cnt = REG_RD(bp, PXP2_REG_RD_SR_CNT); |
| 9560 | blk_cnt = REG_RD(bp, PXP2_REG_RD_BLK_CNT); |
| 9561 | port_is_idle_0 = REG_RD(bp, PXP2_REG_RD_PORT_IS_IDLE_0); |
| 9562 | port_is_idle_1 = REG_RD(bp, PXP2_REG_RD_PORT_IS_IDLE_1); |
| 9563 | pgl_exp_rom2 = REG_RD(bp, PXP2_REG_PGL_EXP_ROM2); |
Barak Witkowski | c55e771 | 2012-12-02 04:05:46 +0000 | [diff] [blame] | 9564 | if (CHIP_IS_E3(bp)) |
| 9565 | tags_63_32 = REG_RD(bp, PGLUE_B_REG_TAGS_63_32); |
| 9566 | |
Vladislav Zolotarov | 72fd071 | 2010-04-19 01:13:12 +0000 | [diff] [blame] | 9567 | if ((sr_cnt == 0x7e) && (blk_cnt == 0xa0) && |
| 9568 | ((port_is_idle_0 & 0x1) == 0x1) && |
| 9569 | ((port_is_idle_1 & 0x1) == 0x1) && |
Barak Witkowski | c55e771 | 2012-12-02 04:05:46 +0000 | [diff] [blame] | 9570 | (pgl_exp_rom2 == 0xffffffff) && |
| 9571 | (!CHIP_IS_E3(bp) || (tags_63_32 == 0xffffffff))) |
Vladislav Zolotarov | 72fd071 | 2010-04-19 01:13:12 +0000 | [diff] [blame] | 9572 | break; |
Yuval Mintz | 0926d49 | 2013-01-23 03:21:45 +0000 | [diff] [blame] | 9573 | usleep_range(1000, 2000); |
Vladislav Zolotarov | 72fd071 | 2010-04-19 01:13:12 +0000 | [diff] [blame] | 9574 | } while (cnt-- > 0); |
| 9575 | |
| 9576 | if (cnt <= 0) { |
Merav Sicron | 51c1a58 | 2012-03-18 10:33:38 +0000 | [diff] [blame] | 9577 | BNX2X_ERR("Tetris buffer didn't get empty or there are still outstanding read requests after 1s!\n"); |
| 9578 | BNX2X_ERR("sr_cnt=0x%08x, blk_cnt=0x%08x, port_is_idle_0=0x%08x, port_is_idle_1=0x%08x, pgl_exp_rom2=0x%08x\n", |
Vladislav Zolotarov | 72fd071 | 2010-04-19 01:13:12 +0000 | [diff] [blame] | 9579 | sr_cnt, blk_cnt, port_is_idle_0, port_is_idle_1, |
| 9580 | pgl_exp_rom2); |
| 9581 | return -EAGAIN; |
| 9582 | } |
| 9583 | |
| 9584 | barrier(); |
| 9585 | |
| 9586 | /* Close gates #2, #3 and #4 */ |
| 9587 | bnx2x_set_234_gates(bp, true); |
| 9588 | |
Vladislav Zolotarov | c9ee920 | 2011-06-14 01:33:51 +0000 | [diff] [blame] | 9589 | /* Poll for IGU VQs for 57712 and newer chips */ |
| 9590 | if (!CHIP_IS_E1x(bp) && bnx2x_er_poll_igu_vq(bp)) |
| 9591 | return -EAGAIN; |
| 9592 | |
Vladislav Zolotarov | 72fd071 | 2010-04-19 01:13:12 +0000 | [diff] [blame] | 9593 | /* TBD: Indicate that "process kill" is in progress to MCP */ |
| 9594 | |
| 9595 | /* Clear "unprepared" bit */ |
| 9596 | REG_WR(bp, MISC_REG_UNPREPARED, 0); |
| 9597 | barrier(); |
| 9598 | |
| 9599 | /* Make sure all is written to the chip before the reset */ |
| 9600 | mmiowb(); |
| 9601 | |
| 9602 | /* Wait for 1ms to empty GLUE and PCI-E core queues, |
| 9603 | * PSWHST, GRC and PSWRD Tetris buffer. |
| 9604 | */ |
Yuval Mintz | 0926d49 | 2013-01-23 03:21:45 +0000 | [diff] [blame] | 9605 | usleep_range(1000, 2000); |
Vladislav Zolotarov | 72fd071 | 2010-04-19 01:13:12 +0000 | [diff] [blame] | 9606 | |
| 9607 | /* Prepare to chip reset: */ |
| 9608 | /* MCP */ |
Vladislav Zolotarov | c9ee920 | 2011-06-14 01:33:51 +0000 | [diff] [blame] | 9609 | if (global) |
| 9610 | bnx2x_reset_mcp_prep(bp, &val); |
Vladislav Zolotarov | 72fd071 | 2010-04-19 01:13:12 +0000 | [diff] [blame] | 9611 | |
| 9612 | /* PXP */ |
| 9613 | bnx2x_pxp_prep(bp); |
| 9614 | barrier(); |
| 9615 | |
| 9616 | /* reset the chip */ |
Vladislav Zolotarov | c9ee920 | 2011-06-14 01:33:51 +0000 | [diff] [blame] | 9617 | bnx2x_process_kill_chip_reset(bp, global); |
Vladislav Zolotarov | 72fd071 | 2010-04-19 01:13:12 +0000 | [diff] [blame] | 9618 | barrier(); |
| 9619 | |
Dmitry Kravkov | 9dcd9ac | 2013-11-17 08:59:27 +0200 | [diff] [blame] | 9620 | /* clear errors in PGB */ |
| 9621 | if (!CHIP_IS_E1x(bp)) |
| 9622 | REG_WR(bp, PGLUE_B_REG_LATCHED_ERRORS_CLR, 0x7f); |
| 9623 | |
Vladislav Zolotarov | 72fd071 | 2010-04-19 01:13:12 +0000 | [diff] [blame] | 9624 | /* Recover after reset: */ |
| 9625 | /* MCP */ |
Vladislav Zolotarov | c9ee920 | 2011-06-14 01:33:51 +0000 | [diff] [blame] | 9626 | if (global && bnx2x_reset_mcp_comp(bp, val)) |
Vladislav Zolotarov | 72fd071 | 2010-04-19 01:13:12 +0000 | [diff] [blame] | 9627 | return -EAGAIN; |
| 9628 | |
Vladislav Zolotarov | c9ee920 | 2011-06-14 01:33:51 +0000 | [diff] [blame] | 9629 | /* TBD: Add resetting the NO_MCP mode DB here */ |
| 9630 | |
Vladislav Zolotarov | 72fd071 | 2010-04-19 01:13:12 +0000 | [diff] [blame] | 9631 | /* Open the gates #2, #3 and #4 */ |
| 9632 | bnx2x_set_234_gates(bp, false); |
| 9633 | |
| 9634 | /* TBD: IGU/AEU preparation bring back the AEU/IGU to a |
| 9635 | * reset state, re-enable attentions. */ |
| 9636 | |
| 9637 | return 0; |
| 9638 | } |
| 9639 | |
Merav Sicron | 910cc72 | 2012-11-11 03:56:08 +0000 | [diff] [blame] | 9640 | static int bnx2x_leader_reset(struct bnx2x *bp) |
Vladislav Zolotarov | 72fd071 | 2010-04-19 01:13:12 +0000 | [diff] [blame] | 9641 | { |
| 9642 | int rc = 0; |
Vladislav Zolotarov | c9ee920 | 2011-06-14 01:33:51 +0000 | [diff] [blame] | 9643 | bool global = bnx2x_reset_is_global(bp); |
Ariel Elior | 95c6c616 | 2012-01-26 06:01:52 +0000 | [diff] [blame] | 9644 | u32 load_code; |
| 9645 | |
| 9646 | /* if not going to reset MCP - load "fake" driver to reset HW while |
| 9647 | * driver is owner of the HW |
| 9648 | */ |
| 9649 | if (!global && !BP_NOMCP(bp)) { |
Yuval Mintz | 5d07d86 | 2012-09-13 02:56:21 +0000 | [diff] [blame] | 9650 | load_code = bnx2x_fw_command(bp, DRV_MSG_CODE_LOAD_REQ, |
| 9651 | DRV_MSG_CODE_LOAD_REQ_WITH_LFA); |
Ariel Elior | 95c6c616 | 2012-01-26 06:01:52 +0000 | [diff] [blame] | 9652 | if (!load_code) { |
| 9653 | BNX2X_ERR("MCP response failure, aborting\n"); |
| 9654 | rc = -EAGAIN; |
| 9655 | goto exit_leader_reset; |
| 9656 | } |
| 9657 | if ((load_code != FW_MSG_CODE_DRV_LOAD_COMMON_CHIP) && |
| 9658 | (load_code != FW_MSG_CODE_DRV_LOAD_COMMON)) { |
| 9659 | BNX2X_ERR("MCP unexpected resp, aborting\n"); |
| 9660 | rc = -EAGAIN; |
| 9661 | goto exit_leader_reset2; |
| 9662 | } |
| 9663 | load_code = bnx2x_fw_command(bp, DRV_MSG_CODE_LOAD_DONE, 0); |
| 9664 | if (!load_code) { |
| 9665 | BNX2X_ERR("MCP response failure, aborting\n"); |
| 9666 | rc = -EAGAIN; |
| 9667 | goto exit_leader_reset2; |
| 9668 | } |
| 9669 | } |
Vladislav Zolotarov | c9ee920 | 2011-06-14 01:33:51 +0000 | [diff] [blame] | 9670 | |
Vladislav Zolotarov | 72fd071 | 2010-04-19 01:13:12 +0000 | [diff] [blame] | 9671 | /* Try to recover after the failure */ |
Vladislav Zolotarov | c9ee920 | 2011-06-14 01:33:51 +0000 | [diff] [blame] | 9672 | if (bnx2x_process_kill(bp, global)) { |
Merav Sicron | 51c1a58 | 2012-03-18 10:33:38 +0000 | [diff] [blame] | 9673 | BNX2X_ERR("Something bad had happen on engine %d! Aii!\n", |
| 9674 | BP_PATH(bp)); |
Vladislav Zolotarov | 72fd071 | 2010-04-19 01:13:12 +0000 | [diff] [blame] | 9675 | rc = -EAGAIN; |
Ariel Elior | 95c6c616 | 2012-01-26 06:01:52 +0000 | [diff] [blame] | 9676 | goto exit_leader_reset2; |
Vladislav Zolotarov | 72fd071 | 2010-04-19 01:13:12 +0000 | [diff] [blame] | 9677 | } |
| 9678 | |
Vladislav Zolotarov | c9ee920 | 2011-06-14 01:33:51 +0000 | [diff] [blame] | 9679 | /* |
| 9680 | * Clear RESET_IN_PROGRES and RESET_GLOBAL bits and update the driver |
| 9681 | * state. |
| 9682 | */ |
Vladislav Zolotarov | 72fd071 | 2010-04-19 01:13:12 +0000 | [diff] [blame] | 9683 | bnx2x_set_reset_done(bp); |
Vladislav Zolotarov | c9ee920 | 2011-06-14 01:33:51 +0000 | [diff] [blame] | 9684 | if (global) |
| 9685 | bnx2x_clear_reset_global(bp); |
Vladislav Zolotarov | 72fd071 | 2010-04-19 01:13:12 +0000 | [diff] [blame] | 9686 | |
Ariel Elior | 95c6c616 | 2012-01-26 06:01:52 +0000 | [diff] [blame] | 9687 | exit_leader_reset2: |
| 9688 | /* unload "fake driver" if it was loaded */ |
| 9689 | if (!global && !BP_NOMCP(bp)) { |
| 9690 | bnx2x_fw_command(bp, DRV_MSG_CODE_UNLOAD_REQ_WOL_MCP, 0); |
| 9691 | bnx2x_fw_command(bp, DRV_MSG_CODE_UNLOAD_DONE, 0); |
| 9692 | } |
Vladislav Zolotarov | 72fd071 | 2010-04-19 01:13:12 +0000 | [diff] [blame] | 9693 | exit_leader_reset: |
| 9694 | bp->is_leader = 0; |
Vladislav Zolotarov | c9ee920 | 2011-06-14 01:33:51 +0000 | [diff] [blame] | 9695 | bnx2x_release_leader_lock(bp); |
| 9696 | smp_mb(); |
Vladislav Zolotarov | 72fd071 | 2010-04-19 01:13:12 +0000 | [diff] [blame] | 9697 | return rc; |
| 9698 | } |
| 9699 | |
Eric Dumazet | 1191cb8 | 2012-04-27 21:39:21 +0000 | [diff] [blame] | 9700 | static void bnx2x_recovery_failed(struct bnx2x *bp) |
Vladislav Zolotarov | c9ee920 | 2011-06-14 01:33:51 +0000 | [diff] [blame] | 9701 | { |
| 9702 | netdev_err(bp->dev, "Recovery has failed. Power cycle is needed.\n"); |
| 9703 | |
| 9704 | /* Disconnect this device */ |
| 9705 | netif_device_detach(bp->dev); |
| 9706 | |
| 9707 | /* |
| 9708 | * Block ifup for all function on this engine until "process kill" |
| 9709 | * or power cycle. |
| 9710 | */ |
| 9711 | bnx2x_set_reset_in_progress(bp); |
| 9712 | |
| 9713 | /* Shut down the power */ |
| 9714 | bnx2x_set_power_state(bp, PCI_D3hot); |
| 9715 | |
| 9716 | bp->recovery_state = BNX2X_RECOVERY_FAILED; |
| 9717 | |
| 9718 | smp_mb(); |
| 9719 | } |
| 9720 | |
| 9721 | /* |
| 9722 | * Assumption: runs under rtnl lock. This together with the fact |
Ariel Elior | 6383c0b | 2011-07-14 08:31:57 +0000 | [diff] [blame] | 9723 | * that it's called only from bnx2x_sp_rtnl() ensure that it |
Vladislav Zolotarov | 72fd071 | 2010-04-19 01:13:12 +0000 | [diff] [blame] | 9724 | * will never be called when netif_running(bp->dev) is false. |
| 9725 | */ |
| 9726 | static void bnx2x_parity_recover(struct bnx2x *bp) |
| 9727 | { |
Vladislav Zolotarov | c9ee920 | 2011-06-14 01:33:51 +0000 | [diff] [blame] | 9728 | bool global = false; |
Ariel Elior | 7a75299 | 2012-01-26 06:01:53 +0000 | [diff] [blame] | 9729 | u32 error_recovered, error_unrecovered; |
Ariel Elior | 95c6c616 | 2012-01-26 06:01:52 +0000 | [diff] [blame] | 9730 | bool is_parity; |
Vladislav Zolotarov | c9ee920 | 2011-06-14 01:33:51 +0000 | [diff] [blame] | 9731 | |
Vladislav Zolotarov | 72fd071 | 2010-04-19 01:13:12 +0000 | [diff] [blame] | 9732 | DP(NETIF_MSG_HW, "Handling parity\n"); |
| 9733 | while (1) { |
| 9734 | switch (bp->recovery_state) { |
| 9735 | case BNX2X_RECOVERY_INIT: |
| 9736 | DP(NETIF_MSG_HW, "State is BNX2X_RECOVERY_INIT\n"); |
Ariel Elior | 95c6c616 | 2012-01-26 06:01:52 +0000 | [diff] [blame] | 9737 | is_parity = bnx2x_chk_parity_attn(bp, &global, false); |
| 9738 | WARN_ON(!is_parity); |
Vladislav Zolotarov | c9ee920 | 2011-06-14 01:33:51 +0000 | [diff] [blame] | 9739 | |
Vladislav Zolotarov | 72fd071 | 2010-04-19 01:13:12 +0000 | [diff] [blame] | 9740 | /* Try to get a LEADER_LOCK HW lock */ |
Vladislav Zolotarov | c9ee920 | 2011-06-14 01:33:51 +0000 | [diff] [blame] | 9741 | if (bnx2x_trylock_leader_lock(bp)) { |
| 9742 | bnx2x_set_reset_in_progress(bp); |
| 9743 | /* |
| 9744 | * Check if there is a global attention and if |
| 9745 | * there was a global attention, set the global |
| 9746 | * reset bit. |
| 9747 | */ |
| 9748 | |
| 9749 | if (global) |
| 9750 | bnx2x_set_reset_global(bp); |
| 9751 | |
Vladislav Zolotarov | 72fd071 | 2010-04-19 01:13:12 +0000 | [diff] [blame] | 9752 | bp->is_leader = 1; |
Vladislav Zolotarov | c9ee920 | 2011-06-14 01:33:51 +0000 | [diff] [blame] | 9753 | } |
Vladislav Zolotarov | 72fd071 | 2010-04-19 01:13:12 +0000 | [diff] [blame] | 9754 | |
| 9755 | /* Stop the driver */ |
| 9756 | /* If interface has been removed - break */ |
Yuval Mintz | 5d07d86 | 2012-09-13 02:56:21 +0000 | [diff] [blame] | 9757 | if (bnx2x_nic_unload(bp, UNLOAD_RECOVERY, false)) |
Vladislav Zolotarov | 72fd071 | 2010-04-19 01:13:12 +0000 | [diff] [blame] | 9758 | return; |
| 9759 | |
| 9760 | bp->recovery_state = BNX2X_RECOVERY_WAIT; |
Vladislav Zolotarov | c9ee920 | 2011-06-14 01:33:51 +0000 | [diff] [blame] | 9761 | |
Vladislav Zolotarov | c9ee920 | 2011-06-14 01:33:51 +0000 | [diff] [blame] | 9762 | /* Ensure "is_leader", MCP command sequence and |
| 9763 | * "recovery_state" update values are seen on other |
| 9764 | * CPUs. |
| 9765 | */ |
| 9766 | smp_mb(); |
Vladislav Zolotarov | 72fd071 | 2010-04-19 01:13:12 +0000 | [diff] [blame] | 9767 | break; |
| 9768 | |
| 9769 | case BNX2X_RECOVERY_WAIT: |
| 9770 | DP(NETIF_MSG_HW, "State is BNX2X_RECOVERY_WAIT\n"); |
| 9771 | if (bp->is_leader) { |
Vladislav Zolotarov | c9ee920 | 2011-06-14 01:33:51 +0000 | [diff] [blame] | 9772 | int other_engine = BP_PATH(bp) ? 0 : 1; |
Ariel Elior | 889b9af | 2012-01-26 06:01:51 +0000 | [diff] [blame] | 9773 | bool other_load_status = |
| 9774 | bnx2x_get_load_status(bp, other_engine); |
| 9775 | bool load_status = |
| 9776 | bnx2x_get_load_status(bp, BP_PATH(bp)); |
Vladislav Zolotarov | c9ee920 | 2011-06-14 01:33:51 +0000 | [diff] [blame] | 9777 | global = bnx2x_reset_is_global(bp); |
| 9778 | |
| 9779 | /* |
| 9780 | * In case of a parity in a global block, let |
| 9781 | * the first leader that performs a |
| 9782 | * leader_reset() reset the global blocks in |
| 9783 | * order to clear global attentions. Otherwise |
Yuval Mintz | 16a5fd9 | 2013-06-02 00:06:18 +0000 | [diff] [blame] | 9784 | * the gates will remain closed for that |
Vladislav Zolotarov | c9ee920 | 2011-06-14 01:33:51 +0000 | [diff] [blame] | 9785 | * engine. |
| 9786 | */ |
Ariel Elior | 889b9af | 2012-01-26 06:01:51 +0000 | [diff] [blame] | 9787 | if (load_status || |
| 9788 | (global && other_load_status)) { |
Vladislav Zolotarov | 72fd071 | 2010-04-19 01:13:12 +0000 | [diff] [blame] | 9789 | /* Wait until all other functions get |
| 9790 | * down. |
| 9791 | */ |
Ariel Elior | 7be08a7 | 2011-07-14 08:31:19 +0000 | [diff] [blame] | 9792 | schedule_delayed_work(&bp->sp_rtnl_task, |
Vladislav Zolotarov | 72fd071 | 2010-04-19 01:13:12 +0000 | [diff] [blame] | 9793 | HZ/10); |
| 9794 | return; |
| 9795 | } else { |
| 9796 | /* If all other functions got down - |
| 9797 | * try to bring the chip back to |
| 9798 | * normal. In any case it's an exit |
| 9799 | * point for a leader. |
| 9800 | */ |
Vladislav Zolotarov | c9ee920 | 2011-06-14 01:33:51 +0000 | [diff] [blame] | 9801 | if (bnx2x_leader_reset(bp)) { |
| 9802 | bnx2x_recovery_failed(bp); |
Vladislav Zolotarov | 72fd071 | 2010-04-19 01:13:12 +0000 | [diff] [blame] | 9803 | return; |
| 9804 | } |
| 9805 | |
Vladislav Zolotarov | c9ee920 | 2011-06-14 01:33:51 +0000 | [diff] [blame] | 9806 | /* If we are here, means that the |
| 9807 | * leader has succeeded and doesn't |
| 9808 | * want to be a leader any more. Try |
| 9809 | * to continue as a none-leader. |
| 9810 | */ |
| 9811 | break; |
Vladislav Zolotarov | 72fd071 | 2010-04-19 01:13:12 +0000 | [diff] [blame] | 9812 | } |
| 9813 | } else { /* non-leader */ |
Vladislav Zolotarov | c9ee920 | 2011-06-14 01:33:51 +0000 | [diff] [blame] | 9814 | if (!bnx2x_reset_is_done(bp, BP_PATH(bp))) { |
Vladislav Zolotarov | 72fd071 | 2010-04-19 01:13:12 +0000 | [diff] [blame] | 9815 | /* Try to get a LEADER_LOCK HW lock as |
| 9816 | * long as a former leader may have |
| 9817 | * been unloaded by the user or |
| 9818 | * released a leadership by another |
| 9819 | * reason. |
| 9820 | */ |
Vladislav Zolotarov | c9ee920 | 2011-06-14 01:33:51 +0000 | [diff] [blame] | 9821 | if (bnx2x_trylock_leader_lock(bp)) { |
Vladislav Zolotarov | 72fd071 | 2010-04-19 01:13:12 +0000 | [diff] [blame] | 9822 | /* I'm a leader now! Restart a |
| 9823 | * switch case. |
| 9824 | */ |
| 9825 | bp->is_leader = 1; |
| 9826 | break; |
| 9827 | } |
| 9828 | |
Ariel Elior | 7be08a7 | 2011-07-14 08:31:19 +0000 | [diff] [blame] | 9829 | schedule_delayed_work(&bp->sp_rtnl_task, |
Vladislav Zolotarov | 72fd071 | 2010-04-19 01:13:12 +0000 | [diff] [blame] | 9830 | HZ/10); |
| 9831 | return; |
| 9832 | |
Vladislav Zolotarov | c9ee920 | 2011-06-14 01:33:51 +0000 | [diff] [blame] | 9833 | } else { |
| 9834 | /* |
| 9835 | * If there was a global attention, wait |
| 9836 | * for it to be cleared. |
| 9837 | */ |
| 9838 | if (bnx2x_reset_is_global(bp)) { |
| 9839 | schedule_delayed_work( |
Ariel Elior | 7be08a7 | 2011-07-14 08:31:19 +0000 | [diff] [blame] | 9840 | &bp->sp_rtnl_task, |
| 9841 | HZ/10); |
Vladislav Zolotarov | c9ee920 | 2011-06-14 01:33:51 +0000 | [diff] [blame] | 9842 | return; |
| 9843 | } |
| 9844 | |
Ariel Elior | 7a75299 | 2012-01-26 06:01:53 +0000 | [diff] [blame] | 9845 | error_recovered = |
| 9846 | bp->eth_stats.recoverable_error; |
| 9847 | error_unrecovered = |
| 9848 | bp->eth_stats.unrecoverable_error; |
Ariel Elior | 95c6c616 | 2012-01-26 06:01:52 +0000 | [diff] [blame] | 9849 | bp->recovery_state = |
| 9850 | BNX2X_RECOVERY_NIC_LOADING; |
| 9851 | if (bnx2x_nic_load(bp, LOAD_NORMAL)) { |
Ariel Elior | 7a75299 | 2012-01-26 06:01:53 +0000 | [diff] [blame] | 9852 | error_unrecovered++; |
Ariel Elior | 95c6c616 | 2012-01-26 06:01:52 +0000 | [diff] [blame] | 9853 | netdev_err(bp->dev, |
Merav Sicron | 51c1a58 | 2012-03-18 10:33:38 +0000 | [diff] [blame] | 9854 | "Recovery failed. Power cycle needed\n"); |
Ariel Elior | 95c6c616 | 2012-01-26 06:01:52 +0000 | [diff] [blame] | 9855 | /* Disconnect this device */ |
| 9856 | netif_device_detach(bp->dev); |
| 9857 | /* Shut down the power */ |
| 9858 | bnx2x_set_power_state( |
| 9859 | bp, PCI_D3hot); |
| 9860 | smp_mb(); |
| 9861 | } else { |
Vladislav Zolotarov | c9ee920 | 2011-06-14 01:33:51 +0000 | [diff] [blame] | 9862 | bp->recovery_state = |
| 9863 | BNX2X_RECOVERY_DONE; |
Ariel Elior | 7a75299 | 2012-01-26 06:01:53 +0000 | [diff] [blame] | 9864 | error_recovered++; |
Vladislav Zolotarov | c9ee920 | 2011-06-14 01:33:51 +0000 | [diff] [blame] | 9865 | smp_mb(); |
| 9866 | } |
Ariel Elior | 7a75299 | 2012-01-26 06:01:53 +0000 | [diff] [blame] | 9867 | bp->eth_stats.recoverable_error = |
| 9868 | error_recovered; |
| 9869 | bp->eth_stats.unrecoverable_error = |
| 9870 | error_unrecovered; |
Vladislav Zolotarov | c9ee920 | 2011-06-14 01:33:51 +0000 | [diff] [blame] | 9871 | |
Vladislav Zolotarov | 72fd071 | 2010-04-19 01:13:12 +0000 | [diff] [blame] | 9872 | return; |
| 9873 | } |
| 9874 | } |
| 9875 | default: |
| 9876 | return; |
| 9877 | } |
| 9878 | } |
| 9879 | } |
| 9880 | |
Michal Schmidt | 56ad315 | 2012-02-16 02:38:48 +0000 | [diff] [blame] | 9881 | static int bnx2x_close(struct net_device *dev); |
| 9882 | |
Vladislav Zolotarov | 72fd071 | 2010-04-19 01:13:12 +0000 | [diff] [blame] | 9883 | /* bnx2x_nic_unload() flushes the bnx2x_wq, thus reset task is |
| 9884 | * scheduled on a general queue in order to prevent a dead lock. |
| 9885 | */ |
Ariel Elior | 7be08a7 | 2011-07-14 08:31:19 +0000 | [diff] [blame] | 9886 | static void bnx2x_sp_rtnl_task(struct work_struct *work) |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 9887 | { |
Ariel Elior | 7be08a7 | 2011-07-14 08:31:19 +0000 | [diff] [blame] | 9888 | struct bnx2x *bp = container_of(work, struct bnx2x, sp_rtnl_task.work); |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 9889 | |
| 9890 | rtnl_lock(); |
| 9891 | |
Ariel Elior | 8395be5 | 2013-01-01 05:22:44 +0000 | [diff] [blame] | 9892 | if (!netif_running(bp->dev)) { |
| 9893 | rtnl_unlock(); |
| 9894 | return; |
| 9895 | } |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 9896 | |
Ariel Elior | 7be08a7 | 2011-07-14 08:31:19 +0000 | [diff] [blame] | 9897 | if (unlikely(bp->recovery_state != BNX2X_RECOVERY_DONE)) { |
Yuval Mintz | 6bf07b8 | 2013-06-02 00:06:20 +0000 | [diff] [blame] | 9898 | #ifdef BNX2X_STOP_ON_ERROR |
| 9899 | BNX2X_ERR("recovery flow called but STOP_ON_ERROR defined so reset not done to allow debug dump,\n" |
| 9900 | "you will need to reboot when done\n"); |
| 9901 | goto sp_rtnl_not_reset; |
| 9902 | #endif |
Ariel Elior | 7be08a7 | 2011-07-14 08:31:19 +0000 | [diff] [blame] | 9903 | /* |
Vladislav Zolotarov | b1fb874 | 2011-07-24 03:57:46 +0000 | [diff] [blame] | 9904 | * Clear all pending SP commands as we are going to reset the |
| 9905 | * function anyway. |
Ariel Elior | 7be08a7 | 2011-07-14 08:31:19 +0000 | [diff] [blame] | 9906 | */ |
Vladislav Zolotarov | b1fb874 | 2011-07-24 03:57:46 +0000 | [diff] [blame] | 9907 | bp->sp_rtnl_state = 0; |
| 9908 | smp_mb(); |
| 9909 | |
Vladislav Zolotarov | 72fd071 | 2010-04-19 01:13:12 +0000 | [diff] [blame] | 9910 | bnx2x_parity_recover(bp); |
Vladislav Zolotarov | b1fb874 | 2011-07-24 03:57:46 +0000 | [diff] [blame] | 9911 | |
Ariel Elior | 8395be5 | 2013-01-01 05:22:44 +0000 | [diff] [blame] | 9912 | rtnl_unlock(); |
| 9913 | return; |
Vladislav Zolotarov | b1fb874 | 2011-07-24 03:57:46 +0000 | [diff] [blame] | 9914 | } |
| 9915 | |
| 9916 | if (test_and_clear_bit(BNX2X_SP_RTNL_TX_TIMEOUT, &bp->sp_rtnl_state)) { |
Yuval Mintz | 6bf07b8 | 2013-06-02 00:06:20 +0000 | [diff] [blame] | 9917 | #ifdef BNX2X_STOP_ON_ERROR |
| 9918 | BNX2X_ERR("recovery flow called but STOP_ON_ERROR defined so reset not done to allow debug dump,\n" |
| 9919 | "you will need to reboot when done\n"); |
| 9920 | goto sp_rtnl_not_reset; |
| 9921 | #endif |
| 9922 | |
Vladislav Zolotarov | b1fb874 | 2011-07-24 03:57:46 +0000 | [diff] [blame] | 9923 | /* |
| 9924 | * Clear all pending SP commands as we are going to reset the |
| 9925 | * function anyway. |
| 9926 | */ |
| 9927 | bp->sp_rtnl_state = 0; |
| 9928 | smp_mb(); |
| 9929 | |
Yuval Mintz | 5d07d86 | 2012-09-13 02:56:21 +0000 | [diff] [blame] | 9930 | bnx2x_nic_unload(bp, UNLOAD_NORMAL, true); |
Vladislav Zolotarov | 72fd071 | 2010-04-19 01:13:12 +0000 | [diff] [blame] | 9931 | bnx2x_nic_load(bp, LOAD_NORMAL); |
Vladislav Zolotarov | b1fb874 | 2011-07-24 03:57:46 +0000 | [diff] [blame] | 9932 | |
Ariel Elior | 8395be5 | 2013-01-01 05:22:44 +0000 | [diff] [blame] | 9933 | rtnl_unlock(); |
| 9934 | return; |
Vladislav Zolotarov | 72fd071 | 2010-04-19 01:13:12 +0000 | [diff] [blame] | 9935 | } |
Vladislav Zolotarov | b1fb874 | 2011-07-24 03:57:46 +0000 | [diff] [blame] | 9936 | #ifdef BNX2X_STOP_ON_ERROR |
| 9937 | sp_rtnl_not_reset: |
| 9938 | #endif |
| 9939 | if (test_and_clear_bit(BNX2X_SP_RTNL_SETUP_TC, &bp->sp_rtnl_state)) |
| 9940 | bnx2x_setup_tc(bp->dev, bp->dcbx_port_params.ets.num_of_cos); |
Barak Witkowski | a334872 | 2012-04-23 03:04:46 +0000 | [diff] [blame] | 9941 | if (test_and_clear_bit(BNX2X_SP_RTNL_AFEX_F_UPDATE, &bp->sp_rtnl_state)) |
| 9942 | bnx2x_after_function_update(bp); |
Ariel Elior | 8304859 | 2011-11-13 04:34:29 +0000 | [diff] [blame] | 9943 | /* |
| 9944 | * in case of fan failure we need to reset id if the "stop on error" |
| 9945 | * debug flag is set, since we trying to prevent permanent overheating |
| 9946 | * damage |
| 9947 | */ |
| 9948 | if (test_and_clear_bit(BNX2X_SP_RTNL_FAN_FAILURE, &bp->sp_rtnl_state)) { |
Merav Sicron | 51c1a58 | 2012-03-18 10:33:38 +0000 | [diff] [blame] | 9949 | DP(NETIF_MSG_HW, "fan failure detected. Unloading driver\n"); |
Ariel Elior | 8304859 | 2011-11-13 04:34:29 +0000 | [diff] [blame] | 9950 | netif_device_detach(bp->dev); |
| 9951 | bnx2x_close(bp->dev); |
Ariel Elior | 8395be5 | 2013-01-01 05:22:44 +0000 | [diff] [blame] | 9952 | rtnl_unlock(); |
| 9953 | return; |
Ariel Elior | 8304859 | 2011-11-13 04:34:29 +0000 | [diff] [blame] | 9954 | } |
| 9955 | |
Ariel Elior | 381ac16 | 2013-01-01 05:22:29 +0000 | [diff] [blame] | 9956 | if (test_and_clear_bit(BNX2X_SP_RTNL_VFPF_MCAST, &bp->sp_rtnl_state)) { |
| 9957 | DP(BNX2X_MSG_SP, |
| 9958 | "sending set mcast vf pf channel message from rtnl sp-task\n"); |
| 9959 | bnx2x_vfpf_set_mcast(bp->dev); |
| 9960 | } |
Ariel Elior | 78c3bcc | 2013-06-20 17:39:08 +0300 | [diff] [blame] | 9961 | if (test_and_clear_bit(BNX2X_SP_RTNL_VFPF_CHANNEL_DOWN, |
| 9962 | &bp->sp_rtnl_state)){ |
| 9963 | if (!test_bit(__LINK_STATE_NOCARRIER, &bp->dev->state)) { |
| 9964 | bnx2x_tx_disable(bp); |
| 9965 | BNX2X_ERR("PF indicated channel is not servicable anymore. This means this VF device is no longer operational\n"); |
| 9966 | } |
| 9967 | } |
Ariel Elior | 381ac16 | 2013-01-01 05:22:29 +0000 | [diff] [blame] | 9968 | |
Yuval Mintz | 8b09be5 | 2013-08-01 17:30:59 +0300 | [diff] [blame] | 9969 | if (test_and_clear_bit(BNX2X_SP_RTNL_RX_MODE, &bp->sp_rtnl_state)) { |
| 9970 | DP(BNX2X_MSG_SP, "Handling Rx Mode setting\n"); |
| 9971 | bnx2x_set_rx_mode_inner(bp); |
Ariel Elior | 381ac16 | 2013-01-01 05:22:29 +0000 | [diff] [blame] | 9972 | } |
| 9973 | |
Ariel Elior | 3ec9f9c | 2013-03-11 05:17:45 +0000 | [diff] [blame] | 9974 | if (test_and_clear_bit(BNX2X_SP_RTNL_HYPERVISOR_VLAN, |
| 9975 | &bp->sp_rtnl_state)) |
| 9976 | bnx2x_pf_set_vfs_vlan(bp); |
| 9977 | |
Dmitry Kravkov | 6ffa39f | 2013-11-17 08:59:29 +0200 | [diff] [blame] | 9978 | if (test_and_clear_bit(BNX2X_SP_RTNL_TX_STOP, &bp->sp_rtnl_state)) { |
Dmitry Kravkov | 07b4eb3 | 2013-08-19 09:11:57 +0300 | [diff] [blame] | 9979 | bnx2x_dcbx_stop_hw_tx(bp); |
Dmitry Kravkov | 07b4eb3 | 2013-08-19 09:11:57 +0300 | [diff] [blame] | 9980 | bnx2x_dcbx_resume_hw_tx(bp); |
Dmitry Kravkov | 6ffa39f | 2013-11-17 08:59:29 +0200 | [diff] [blame] | 9981 | } |
Dmitry Kravkov | 07b4eb3 | 2013-08-19 09:11:57 +0300 | [diff] [blame] | 9982 | |
Yuval Mintz | 42f8277 | 2014-03-23 18:12:23 +0200 | [diff] [blame] | 9983 | if (test_and_clear_bit(BNX2X_SP_RTNL_GET_DRV_VERSION, |
| 9984 | &bp->sp_rtnl_state)) |
| 9985 | bnx2x_update_mng_version(bp); |
| 9986 | |
Ariel Elior | 8395be5 | 2013-01-01 05:22:44 +0000 | [diff] [blame] | 9987 | /* work which needs rtnl lock not-taken (as it takes the lock itself and |
| 9988 | * can be called from other contexts as well) |
| 9989 | */ |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 9990 | rtnl_unlock(); |
Ariel Elior | 8395be5 | 2013-01-01 05:22:44 +0000 | [diff] [blame] | 9991 | |
Ariel Elior | 6411280 | 2013-01-07 00:50:23 +0000 | [diff] [blame] | 9992 | /* enable SR-IOV if applicable */ |
Ariel Elior | 8395be5 | 2013-01-01 05:22:44 +0000 | [diff] [blame] | 9993 | if (IS_SRIOV(bp) && test_and_clear_bit(BNX2X_SP_RTNL_ENABLE_SRIOV, |
Ariel Elior | 3c76fef | 2013-03-11 05:17:46 +0000 | [diff] [blame] | 9994 | &bp->sp_rtnl_state)) { |
| 9995 | bnx2x_disable_sriov(bp); |
Ariel Elior | 6411280 | 2013-01-07 00:50:23 +0000 | [diff] [blame] | 9996 | bnx2x_enable_sriov(bp); |
Ariel Elior | 3c76fef | 2013-03-11 05:17:46 +0000 | [diff] [blame] | 9997 | } |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 9998 | } |
| 9999 | |
Yaniv Rosner | 3deb816 | 2011-06-14 01:34:33 +0000 | [diff] [blame] | 10000 | static void bnx2x_period_task(struct work_struct *work) |
| 10001 | { |
| 10002 | struct bnx2x *bp = container_of(work, struct bnx2x, period_task.work); |
| 10003 | |
| 10004 | if (!netif_running(bp->dev)) |
| 10005 | goto period_task_exit; |
| 10006 | |
| 10007 | if (CHIP_REV_IS_SLOW(bp)) { |
| 10008 | BNX2X_ERR("period task called on emulation, ignoring\n"); |
| 10009 | goto period_task_exit; |
| 10010 | } |
| 10011 | |
| 10012 | bnx2x_acquire_phy_lock(bp); |
| 10013 | /* |
| 10014 | * The barrier is needed to ensure the ordering between the writing to |
| 10015 | * the bp->port.pmf in the bnx2x_nic_load() or bnx2x_pmf_update() and |
| 10016 | * the reading here. |
| 10017 | */ |
| 10018 | smp_mb(); |
| 10019 | if (bp->port.pmf) { |
| 10020 | bnx2x_period_func(&bp->link_params, &bp->link_vars); |
| 10021 | |
| 10022 | /* Re-queue task in 1 sec */ |
| 10023 | queue_delayed_work(bnx2x_wq, &bp->period_task, 1*HZ); |
| 10024 | } |
| 10025 | |
| 10026 | bnx2x_release_phy_lock(bp); |
| 10027 | period_task_exit: |
| 10028 | return; |
| 10029 | } |
| 10030 | |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 10031 | /* |
| 10032 | * Init service functions |
| 10033 | */ |
| 10034 | |
stephen hemminger | a8f47eb | 2014-01-09 22:20:11 -0800 | [diff] [blame] | 10035 | static u32 bnx2x_get_pretend_reg(struct bnx2x *bp) |
Eilon Greenstein | f1ef27e | 2009-02-12 08:36:23 +0000 | [diff] [blame] | 10036 | { |
Dmitry Kravkov | f2e0899 | 2010-10-06 03:28:26 +0000 | [diff] [blame] | 10037 | u32 base = PXP2_REG_PGL_PRETEND_FUNC_F0; |
| 10038 | u32 stride = PXP2_REG_PGL_PRETEND_FUNC_F1 - base; |
| 10039 | return base + (BP_ABS_FUNC(bp)) * stride; |
Eilon Greenstein | f1ef27e | 2009-02-12 08:36:23 +0000 | [diff] [blame] | 10040 | } |
| 10041 | |
Barak Witkowski | 1ef1d45 | 2013-01-10 04:53:40 +0000 | [diff] [blame] | 10042 | static void bnx2x_prev_unload_close_mac(struct bnx2x *bp, |
| 10043 | struct bnx2x_mac_vals *vals) |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 10044 | { |
Yuval Mintz | 452427b | 2012-03-26 20:47:07 +0000 | [diff] [blame] | 10045 | u32 val, base_addr, offset, mask, reset_reg; |
| 10046 | bool mac_stopped = false; |
| 10047 | u8 port = BP_PORT(bp); |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 10048 | |
Barak Witkowski | 1ef1d45 | 2013-01-10 04:53:40 +0000 | [diff] [blame] | 10049 | /* reset addresses as they also mark which values were changed */ |
| 10050 | vals->bmac_addr = 0; |
| 10051 | vals->umac_addr = 0; |
| 10052 | vals->xmac_addr = 0; |
| 10053 | vals->emac_addr = 0; |
| 10054 | |
Yuval Mintz | 452427b | 2012-03-26 20:47:07 +0000 | [diff] [blame] | 10055 | reset_reg = REG_RD(bp, MISC_REG_RESET_REG_2); |
David S. Miller | 8decf86 | 2011-09-22 03:23:13 -0400 | [diff] [blame] | 10056 | |
Yuval Mintz | 452427b | 2012-03-26 20:47:07 +0000 | [diff] [blame] | 10057 | if (!CHIP_IS_E3(bp)) { |
| 10058 | val = REG_RD(bp, NIG_REG_BMAC0_REGS_OUT_EN + port * 4); |
| 10059 | mask = MISC_REGISTERS_RESET_REG_2_RST_BMAC0 << port; |
| 10060 | if ((mask & reset_reg) && val) { |
| 10061 | u32 wb_data[2]; |
| 10062 | BNX2X_DEV_INFO("Disable bmac Rx\n"); |
| 10063 | base_addr = BP_PORT(bp) ? NIG_REG_INGRESS_BMAC1_MEM |
| 10064 | : NIG_REG_INGRESS_BMAC0_MEM; |
| 10065 | offset = CHIP_IS_E2(bp) ? BIGMAC2_REGISTER_BMAC_CONTROL |
| 10066 | : BIGMAC_REGISTER_BMAC_CONTROL; |
Ariel Elior | f16da43 | 2012-01-26 06:01:50 +0000 | [diff] [blame] | 10067 | |
Yuval Mintz | 452427b | 2012-03-26 20:47:07 +0000 | [diff] [blame] | 10068 | /* |
| 10069 | * use rd/wr since we cannot use dmae. This is safe |
| 10070 | * since MCP won't access the bus due to the request |
| 10071 | * to unload, and no function on the path can be |
| 10072 | * loaded at this time. |
| 10073 | */ |
| 10074 | wb_data[0] = REG_RD(bp, base_addr + offset); |
| 10075 | wb_data[1] = REG_RD(bp, base_addr + offset + 0x4); |
Barak Witkowski | 1ef1d45 | 2013-01-10 04:53:40 +0000 | [diff] [blame] | 10076 | vals->bmac_addr = base_addr + offset; |
| 10077 | vals->bmac_val[0] = wb_data[0]; |
| 10078 | vals->bmac_val[1] = wb_data[1]; |
Yuval Mintz | 452427b | 2012-03-26 20:47:07 +0000 | [diff] [blame] | 10079 | wb_data[0] &= ~BMAC_CONTROL_RX_ENABLE; |
Barak Witkowski | 1ef1d45 | 2013-01-10 04:53:40 +0000 | [diff] [blame] | 10080 | REG_WR(bp, vals->bmac_addr, wb_data[0]); |
| 10081 | REG_WR(bp, vals->bmac_addr + 0x4, wb_data[1]); |
Yuval Mintz | 452427b | 2012-03-26 20:47:07 +0000 | [diff] [blame] | 10082 | } |
| 10083 | BNX2X_DEV_INFO("Disable emac Rx\n"); |
Barak Witkowski | 1ef1d45 | 2013-01-10 04:53:40 +0000 | [diff] [blame] | 10084 | vals->emac_addr = NIG_REG_NIG_EMAC0_EN + BP_PORT(bp)*4; |
| 10085 | vals->emac_val = REG_RD(bp, vals->emac_addr); |
| 10086 | REG_WR(bp, vals->emac_addr, 0); |
Yuval Mintz | 452427b | 2012-03-26 20:47:07 +0000 | [diff] [blame] | 10087 | mac_stopped = true; |
| 10088 | } else { |
| 10089 | if (reset_reg & MISC_REGISTERS_RESET_REG_2_XMAC) { |
| 10090 | BNX2X_DEV_INFO("Disable xmac Rx\n"); |
| 10091 | base_addr = BP_PORT(bp) ? GRCBASE_XMAC1 : GRCBASE_XMAC0; |
| 10092 | val = REG_RD(bp, base_addr + XMAC_REG_PFC_CTRL_HI); |
| 10093 | REG_WR(bp, base_addr + XMAC_REG_PFC_CTRL_HI, |
| 10094 | val & ~(1 << 1)); |
| 10095 | REG_WR(bp, base_addr + XMAC_REG_PFC_CTRL_HI, |
| 10096 | val | (1 << 1)); |
Barak Witkowski | 1ef1d45 | 2013-01-10 04:53:40 +0000 | [diff] [blame] | 10097 | vals->xmac_addr = base_addr + XMAC_REG_CTRL; |
| 10098 | vals->xmac_val = REG_RD(bp, vals->xmac_addr); |
| 10099 | REG_WR(bp, vals->xmac_addr, 0); |
Yuval Mintz | 452427b | 2012-03-26 20:47:07 +0000 | [diff] [blame] | 10100 | mac_stopped = true; |
| 10101 | } |
| 10102 | mask = MISC_REGISTERS_RESET_REG_2_UMAC0 << port; |
| 10103 | if (mask & reset_reg) { |
| 10104 | BNX2X_DEV_INFO("Disable umac Rx\n"); |
| 10105 | base_addr = BP_PORT(bp) ? GRCBASE_UMAC1 : GRCBASE_UMAC0; |
Barak Witkowski | 1ef1d45 | 2013-01-10 04:53:40 +0000 | [diff] [blame] | 10106 | vals->umac_addr = base_addr + UMAC_REG_COMMAND_CONFIG; |
| 10107 | vals->umac_val = REG_RD(bp, vals->umac_addr); |
| 10108 | REG_WR(bp, vals->umac_addr, 0); |
Yuval Mintz | 452427b | 2012-03-26 20:47:07 +0000 | [diff] [blame] | 10109 | mac_stopped = true; |
David S. Miller | 8decf86 | 2011-09-22 03:23:13 -0400 | [diff] [blame] | 10110 | } |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 10111 | } |
Ariel Elior | f16da43 | 2012-01-26 06:01:50 +0000 | [diff] [blame] | 10112 | |
Yuval Mintz | 452427b | 2012-03-26 20:47:07 +0000 | [diff] [blame] | 10113 | if (mac_stopped) |
| 10114 | msleep(20); |
Yuval Mintz | 452427b | 2012-03-26 20:47:07 +0000 | [diff] [blame] | 10115 | } |
| 10116 | |
| 10117 | #define BNX2X_PREV_UNDI_PROD_ADDR(p) (BAR_TSTRORM_INTMEM + 0x1508 + ((p) << 4)) |
| 10118 | #define BNX2X_PREV_UNDI_RCQ(val) ((val) & 0xffff) |
| 10119 | #define BNX2X_PREV_UNDI_BD(val) ((val) >> 16 & 0xffff) |
| 10120 | #define BNX2X_PREV_UNDI_PROD(rcq, bd) ((bd) << 16 | (rcq)) |
| 10121 | |
Yuval Mintz | 91ebb92 | 2013-12-26 09:57:07 +0200 | [diff] [blame] | 10122 | #define BCM_5710_UNDI_FW_MF_MAJOR (0x07) |
| 10123 | #define BCM_5710_UNDI_FW_MF_MINOR (0x08) |
| 10124 | #define BCM_5710_UNDI_FW_MF_VERS (0x05) |
Yuval Mintz | de68294 | 2014-05-08 12:34:31 +0300 | [diff] [blame] | 10125 | #define BNX2X_PREV_UNDI_MF_PORT(p) (BAR_TSTRORM_INTMEM + 0x150c + ((p) << 4)) |
| 10126 | #define BNX2X_PREV_UNDI_MF_FUNC(f) (BAR_TSTRORM_INTMEM + 0x184c + ((f) << 4)) |
Yuval Mintz | b17b0ca | 2014-06-12 07:55:31 +0300 | [diff] [blame] | 10127 | |
| 10128 | static bool bnx2x_prev_is_after_undi(struct bnx2x *bp) |
| 10129 | { |
| 10130 | /* UNDI marks its presence in DORQ - |
| 10131 | * it initializes CID offset for normal bell to 0x7 |
| 10132 | */ |
| 10133 | if (!(REG_RD(bp, MISC_REG_RESET_REG_1) & |
| 10134 | MISC_REGISTERS_RESET_REG_1_RST_DORQ)) |
| 10135 | return false; |
| 10136 | |
| 10137 | if (REG_RD(bp, DORQ_REG_NORM_CID_OFST) == 0x7) { |
| 10138 | BNX2X_DEV_INFO("UNDI previously loaded\n"); |
| 10139 | return true; |
| 10140 | } |
| 10141 | |
| 10142 | return false; |
| 10143 | } |
| 10144 | |
Yuval Mintz | 91ebb92 | 2013-12-26 09:57:07 +0200 | [diff] [blame] | 10145 | static bool bnx2x_prev_unload_undi_fw_supports_mf(struct bnx2x *bp) |
| 10146 | { |
| 10147 | u8 major, minor, version; |
| 10148 | u32 fw; |
| 10149 | |
| 10150 | /* Must check that FW is loaded */ |
| 10151 | if (!(REG_RD(bp, MISC_REG_RESET_REG_1) & |
| 10152 | MISC_REGISTERS_RESET_REG_1_RST_XSEM)) { |
| 10153 | BNX2X_DEV_INFO("XSEM is reset - UNDI MF FW is not loaded\n"); |
| 10154 | return false; |
| 10155 | } |
| 10156 | |
| 10157 | /* Read Currently loaded FW version */ |
| 10158 | fw = REG_RD(bp, XSEM_REG_PRAM); |
| 10159 | major = fw & 0xff; |
| 10160 | minor = (fw >> 0x8) & 0xff; |
| 10161 | version = (fw >> 0x10) & 0xff; |
| 10162 | BNX2X_DEV_INFO("Loaded FW: 0x%08x: Major 0x%02x Minor 0x%02x Version 0x%02x\n", |
| 10163 | fw, major, minor, version); |
| 10164 | |
| 10165 | if (major > BCM_5710_UNDI_FW_MF_MAJOR) |
| 10166 | return true; |
| 10167 | |
| 10168 | if ((major == BCM_5710_UNDI_FW_MF_MAJOR) && |
| 10169 | (minor > BCM_5710_UNDI_FW_MF_MINOR)) |
| 10170 | return true; |
| 10171 | |
| 10172 | if ((major == BCM_5710_UNDI_FW_MF_MAJOR) && |
| 10173 | (minor == BCM_5710_UNDI_FW_MF_MINOR) && |
| 10174 | (version >= BCM_5710_UNDI_FW_MF_VERS)) |
| 10175 | return true; |
| 10176 | |
| 10177 | return false; |
| 10178 | } |
| 10179 | |
| 10180 | static void bnx2x_prev_unload_undi_mf(struct bnx2x *bp) |
| 10181 | { |
| 10182 | int i; |
| 10183 | |
| 10184 | /* Due to legacy (FW) code, the first function on each engine has a |
| 10185 | * different offset macro from the rest of the functions. |
| 10186 | * Setting this for all 8 functions is harmless regardless of whether |
| 10187 | * this is actually a multi-function device. |
| 10188 | */ |
| 10189 | for (i = 0; i < 2; i++) |
| 10190 | REG_WR(bp, BNX2X_PREV_UNDI_MF_PORT(i), 1); |
| 10191 | |
| 10192 | for (i = 2; i < 8; i++) |
| 10193 | REG_WR(bp, BNX2X_PREV_UNDI_MF_FUNC(i - 2), 1); |
| 10194 | |
| 10195 | BNX2X_DEV_INFO("UNDI FW (MF) set to discard\n"); |
| 10196 | } |
| 10197 | |
Greg Kroah-Hartman | 1dd06ae | 2012-12-06 14:30:56 +0000 | [diff] [blame] | 10198 | static void bnx2x_prev_unload_undi_inc(struct bnx2x *bp, u8 port, u8 inc) |
Yuval Mintz | 452427b | 2012-03-26 20:47:07 +0000 | [diff] [blame] | 10199 | { |
| 10200 | u16 rcq, bd; |
| 10201 | u32 tmp_reg = REG_RD(bp, BNX2X_PREV_UNDI_PROD_ADDR(port)); |
| 10202 | |
| 10203 | rcq = BNX2X_PREV_UNDI_RCQ(tmp_reg) + inc; |
| 10204 | bd = BNX2X_PREV_UNDI_BD(tmp_reg) + inc; |
| 10205 | |
| 10206 | tmp_reg = BNX2X_PREV_UNDI_PROD(rcq, bd); |
| 10207 | REG_WR(bp, BNX2X_PREV_UNDI_PROD_ADDR(port), tmp_reg); |
| 10208 | |
| 10209 | BNX2X_DEV_INFO("UNDI producer [%d] rings bd -> 0x%04x, rcq -> 0x%04x\n", |
| 10210 | port, bd, rcq); |
| 10211 | } |
| 10212 | |
Bill Pemberton | 0329aba | 2012-12-03 09:24:24 -0500 | [diff] [blame] | 10213 | static int bnx2x_prev_mcp_done(struct bnx2x *bp) |
Yuval Mintz | 452427b | 2012-03-26 20:47:07 +0000 | [diff] [blame] | 10214 | { |
Yuval Mintz | 5d07d86 | 2012-09-13 02:56:21 +0000 | [diff] [blame] | 10215 | u32 rc = bnx2x_fw_command(bp, DRV_MSG_CODE_UNLOAD_DONE, |
| 10216 | DRV_MSG_CODE_UNLOAD_SKIP_LINK_RESET); |
Yuval Mintz | 452427b | 2012-03-26 20:47:07 +0000 | [diff] [blame] | 10217 | if (!rc) { |
| 10218 | BNX2X_ERR("MCP response failure, aborting\n"); |
| 10219 | return -EBUSY; |
| 10220 | } |
| 10221 | |
| 10222 | return 0; |
| 10223 | } |
| 10224 | |
Barak Witkowski | c63da99 | 2012-12-05 23:04:03 +0000 | [diff] [blame] | 10225 | static struct bnx2x_prev_path_list * |
| 10226 | bnx2x_prev_path_get_entry(struct bnx2x *bp) |
| 10227 | { |
| 10228 | struct bnx2x_prev_path_list *tmp_list; |
| 10229 | |
| 10230 | list_for_each_entry(tmp_list, &bnx2x_prev_list, list) |
| 10231 | if (PCI_SLOT(bp->pdev->devfn) == tmp_list->slot && |
| 10232 | bp->pdev->bus->number == tmp_list->bus && |
| 10233 | BP_PATH(bp) == tmp_list->path) |
| 10234 | return tmp_list; |
| 10235 | |
| 10236 | return NULL; |
| 10237 | } |
| 10238 | |
Yuval Mintz | 7fa6f340 | 2013-03-20 05:21:28 +0000 | [diff] [blame] | 10239 | static int bnx2x_prev_path_mark_eeh(struct bnx2x *bp) |
| 10240 | { |
| 10241 | struct bnx2x_prev_path_list *tmp_list; |
| 10242 | int rc; |
| 10243 | |
| 10244 | rc = down_interruptible(&bnx2x_prev_sem); |
| 10245 | if (rc) { |
| 10246 | BNX2X_ERR("Received %d when tried to take lock\n", rc); |
| 10247 | return rc; |
| 10248 | } |
| 10249 | |
| 10250 | tmp_list = bnx2x_prev_path_get_entry(bp); |
| 10251 | if (tmp_list) { |
| 10252 | tmp_list->aer = 1; |
| 10253 | rc = 0; |
| 10254 | } else { |
| 10255 | BNX2X_ERR("path %d: Entry does not exist for eeh; Flow occurs before initial insmod is over ?\n", |
| 10256 | BP_PATH(bp)); |
| 10257 | } |
| 10258 | |
| 10259 | up(&bnx2x_prev_sem); |
| 10260 | |
| 10261 | return rc; |
| 10262 | } |
| 10263 | |
Bill Pemberton | 0329aba | 2012-12-03 09:24:24 -0500 | [diff] [blame] | 10264 | static bool bnx2x_prev_is_path_marked(struct bnx2x *bp) |
Yuval Mintz | 452427b | 2012-03-26 20:47:07 +0000 | [diff] [blame] | 10265 | { |
| 10266 | struct bnx2x_prev_path_list *tmp_list; |
Peter Senna Tschudin | b85d717 | 2013-10-02 14:19:49 +0200 | [diff] [blame] | 10267 | bool rc = false; |
Yuval Mintz | 452427b | 2012-03-26 20:47:07 +0000 | [diff] [blame] | 10268 | |
| 10269 | if (down_trylock(&bnx2x_prev_sem)) |
| 10270 | return false; |
| 10271 | |
Yuval Mintz | 7fa6f340 | 2013-03-20 05:21:28 +0000 | [diff] [blame] | 10272 | tmp_list = bnx2x_prev_path_get_entry(bp); |
| 10273 | if (tmp_list) { |
| 10274 | if (tmp_list->aer) { |
| 10275 | DP(NETIF_MSG_HW, "Path %d was marked by AER\n", |
| 10276 | BP_PATH(bp)); |
| 10277 | } else { |
Yuval Mintz | 452427b | 2012-03-26 20:47:07 +0000 | [diff] [blame] | 10278 | rc = true; |
| 10279 | BNX2X_DEV_INFO("Path %d was already cleaned from previous drivers\n", |
| 10280 | BP_PATH(bp)); |
Yuval Mintz | 452427b | 2012-03-26 20:47:07 +0000 | [diff] [blame] | 10281 | } |
| 10282 | } |
| 10283 | |
| 10284 | up(&bnx2x_prev_sem); |
| 10285 | |
| 10286 | return rc; |
| 10287 | } |
| 10288 | |
Dmitry Kravkov | 178135c | 2013-05-22 21:21:50 +0000 | [diff] [blame] | 10289 | bool bnx2x_port_after_undi(struct bnx2x *bp) |
| 10290 | { |
| 10291 | struct bnx2x_prev_path_list *entry; |
| 10292 | bool val; |
| 10293 | |
| 10294 | down(&bnx2x_prev_sem); |
| 10295 | |
| 10296 | entry = bnx2x_prev_path_get_entry(bp); |
| 10297 | val = !!(entry && (entry->undi & (1 << BP_PORT(bp)))); |
| 10298 | |
| 10299 | up(&bnx2x_prev_sem); |
| 10300 | |
| 10301 | return val; |
| 10302 | } |
| 10303 | |
Barak Witkowski | c63da99 | 2012-12-05 23:04:03 +0000 | [diff] [blame] | 10304 | static int bnx2x_prev_mark_path(struct bnx2x *bp, bool after_undi) |
Yuval Mintz | 452427b | 2012-03-26 20:47:07 +0000 | [diff] [blame] | 10305 | { |
| 10306 | struct bnx2x_prev_path_list *tmp_list; |
| 10307 | int rc; |
| 10308 | |
Yuval Mintz | 7fa6f340 | 2013-03-20 05:21:28 +0000 | [diff] [blame] | 10309 | rc = down_interruptible(&bnx2x_prev_sem); |
| 10310 | if (rc) { |
| 10311 | BNX2X_ERR("Received %d when tried to take lock\n", rc); |
| 10312 | return rc; |
| 10313 | } |
| 10314 | |
| 10315 | /* Check whether the entry for this path already exists */ |
| 10316 | tmp_list = bnx2x_prev_path_get_entry(bp); |
| 10317 | if (tmp_list) { |
| 10318 | if (!tmp_list->aer) { |
| 10319 | BNX2X_ERR("Re-Marking the path.\n"); |
| 10320 | } else { |
| 10321 | DP(NETIF_MSG_HW, "Removing AER indication from path %d\n", |
| 10322 | BP_PATH(bp)); |
| 10323 | tmp_list->aer = 0; |
| 10324 | } |
| 10325 | up(&bnx2x_prev_sem); |
| 10326 | return 0; |
| 10327 | } |
| 10328 | up(&bnx2x_prev_sem); |
| 10329 | |
| 10330 | /* Create an entry for this path and add it */ |
Devendra Naga | ea4b385 | 2012-07-29 03:19:23 +0000 | [diff] [blame] | 10331 | tmp_list = kmalloc(sizeof(struct bnx2x_prev_path_list), GFP_KERNEL); |
Yuval Mintz | 452427b | 2012-03-26 20:47:07 +0000 | [diff] [blame] | 10332 | if (!tmp_list) { |
| 10333 | BNX2X_ERR("Failed to allocate 'bnx2x_prev_path_list'\n"); |
| 10334 | return -ENOMEM; |
| 10335 | } |
| 10336 | |
| 10337 | tmp_list->bus = bp->pdev->bus->number; |
| 10338 | tmp_list->slot = PCI_SLOT(bp->pdev->devfn); |
| 10339 | tmp_list->path = BP_PATH(bp); |
Yuval Mintz | 7fa6f340 | 2013-03-20 05:21:28 +0000 | [diff] [blame] | 10340 | tmp_list->aer = 0; |
Barak Witkowski | c63da99 | 2012-12-05 23:04:03 +0000 | [diff] [blame] | 10341 | tmp_list->undi = after_undi ? (1 << BP_PORT(bp)) : 0; |
Yuval Mintz | 452427b | 2012-03-26 20:47:07 +0000 | [diff] [blame] | 10342 | |
| 10343 | rc = down_interruptible(&bnx2x_prev_sem); |
| 10344 | if (rc) { |
| 10345 | BNX2X_ERR("Received %d when tried to take lock\n", rc); |
| 10346 | kfree(tmp_list); |
| 10347 | } else { |
Yuval Mintz | 7fa6f340 | 2013-03-20 05:21:28 +0000 | [diff] [blame] | 10348 | DP(NETIF_MSG_HW, "Marked path [%d] - finished previous unload\n", |
| 10349 | BP_PATH(bp)); |
Yuval Mintz | 452427b | 2012-03-26 20:47:07 +0000 | [diff] [blame] | 10350 | list_add(&tmp_list->list, &bnx2x_prev_list); |
| 10351 | up(&bnx2x_prev_sem); |
| 10352 | } |
| 10353 | |
| 10354 | return rc; |
| 10355 | } |
| 10356 | |
Bill Pemberton | 0329aba | 2012-12-03 09:24:24 -0500 | [diff] [blame] | 10357 | static int bnx2x_do_flr(struct bnx2x *bp) |
Yuval Mintz | 452427b | 2012-03-26 20:47:07 +0000 | [diff] [blame] | 10358 | { |
Yuval Mintz | 452427b | 2012-03-26 20:47:07 +0000 | [diff] [blame] | 10359 | struct pci_dev *dev = bp->pdev; |
| 10360 | |
Yuval Mintz | 8eee694 | 2012-08-09 04:37:25 +0000 | [diff] [blame] | 10361 | if (CHIP_IS_E1x(bp)) { |
| 10362 | BNX2X_DEV_INFO("FLR not supported in E1/E1H\n"); |
| 10363 | return -EINVAL; |
| 10364 | } |
| 10365 | |
| 10366 | /* only bootcode REQ_BC_VER_4_INITIATE_FLR and onwards support flr */ |
| 10367 | if (bp->common.bc_ver < REQ_BC_VER_4_INITIATE_FLR) { |
| 10368 | BNX2X_ERR("FLR not supported by BC_VER: 0x%x\n", |
| 10369 | bp->common.bc_ver); |
| 10370 | return -EINVAL; |
| 10371 | } |
Yuval Mintz | 452427b | 2012-03-26 20:47:07 +0000 | [diff] [blame] | 10372 | |
Casey Leedom | 8903b9e | 2013-08-06 15:48:38 +0530 | [diff] [blame] | 10373 | if (!pci_wait_for_pending_transaction(dev)) |
| 10374 | dev_err(&dev->dev, "transaction is not cleared; proceeding with reset anyway\n"); |
Yuval Mintz | 452427b | 2012-03-26 20:47:07 +0000 | [diff] [blame] | 10375 | |
Yuval Mintz | 8eee694 | 2012-08-09 04:37:25 +0000 | [diff] [blame] | 10376 | BNX2X_DEV_INFO("Initiating FLR\n"); |
Yuval Mintz | 452427b | 2012-03-26 20:47:07 +0000 | [diff] [blame] | 10377 | bnx2x_fw_command(bp, DRV_MSG_CODE_INITIATE_FLR, 0); |
| 10378 | |
| 10379 | return 0; |
| 10380 | } |
| 10381 | |
Bill Pemberton | 0329aba | 2012-12-03 09:24:24 -0500 | [diff] [blame] | 10382 | static int bnx2x_prev_unload_uncommon(struct bnx2x *bp) |
Yuval Mintz | 452427b | 2012-03-26 20:47:07 +0000 | [diff] [blame] | 10383 | { |
| 10384 | int rc; |
| 10385 | |
| 10386 | BNX2X_DEV_INFO("Uncommon unload Flow\n"); |
| 10387 | |
| 10388 | /* Test if previous unload process was already finished for this path */ |
| 10389 | if (bnx2x_prev_is_path_marked(bp)) |
| 10390 | return bnx2x_prev_mcp_done(bp); |
| 10391 | |
Yuval Mintz | 04c4673 | 2013-01-23 03:21:46 +0000 | [diff] [blame] | 10392 | BNX2X_DEV_INFO("Path is unmarked\n"); |
| 10393 | |
Yuval Mintz | b17b0ca | 2014-06-12 07:55:31 +0300 | [diff] [blame] | 10394 | /* Cannot proceed with FLR if UNDI is loaded, since FW does not match */ |
| 10395 | if (bnx2x_prev_is_after_undi(bp)) |
| 10396 | goto out; |
| 10397 | |
Yuval Mintz | 452427b | 2012-03-26 20:47:07 +0000 | [diff] [blame] | 10398 | /* If function has FLR capabilities, and existing FW version matches |
| 10399 | * the one required, then FLR will be sufficient to clean any residue |
| 10400 | * left by previous driver |
| 10401 | */ |
Yuval Mintz | 91ebb92 | 2013-12-26 09:57:07 +0200 | [diff] [blame] | 10402 | rc = bnx2x_compare_fw_ver(bp, FW_MSG_CODE_DRV_LOAD_FUNCTION, false); |
Yuval Mintz | 8eee694 | 2012-08-09 04:37:25 +0000 | [diff] [blame] | 10403 | |
| 10404 | if (!rc) { |
| 10405 | /* fw version is good */ |
| 10406 | BNX2X_DEV_INFO("FW version matches our own. Attempting FLR\n"); |
| 10407 | rc = bnx2x_do_flr(bp); |
| 10408 | } |
| 10409 | |
| 10410 | if (!rc) { |
| 10411 | /* FLR was performed */ |
| 10412 | BNX2X_DEV_INFO("FLR successful\n"); |
| 10413 | return 0; |
| 10414 | } |
| 10415 | |
| 10416 | BNX2X_DEV_INFO("Could not FLR\n"); |
Yuval Mintz | 452427b | 2012-03-26 20:47:07 +0000 | [diff] [blame] | 10417 | |
Yuval Mintz | b17b0ca | 2014-06-12 07:55:31 +0300 | [diff] [blame] | 10418 | out: |
Yuval Mintz | 452427b | 2012-03-26 20:47:07 +0000 | [diff] [blame] | 10419 | /* Close the MCP request, return failure*/ |
| 10420 | rc = bnx2x_prev_mcp_done(bp); |
| 10421 | if (!rc) |
| 10422 | rc = BNX2X_PREV_WAIT_NEEDED; |
| 10423 | |
| 10424 | return rc; |
| 10425 | } |
| 10426 | |
Bill Pemberton | 0329aba | 2012-12-03 09:24:24 -0500 | [diff] [blame] | 10427 | static int bnx2x_prev_unload_common(struct bnx2x *bp) |
Yuval Mintz | 452427b | 2012-03-26 20:47:07 +0000 | [diff] [blame] | 10428 | { |
| 10429 | u32 reset_reg, tmp_reg = 0, rc; |
Barak Witkowski | c63da99 | 2012-12-05 23:04:03 +0000 | [diff] [blame] | 10430 | bool prev_undi = false; |
Barak Witkowski | 1ef1d45 | 2013-01-10 04:53:40 +0000 | [diff] [blame] | 10431 | struct bnx2x_mac_vals mac_vals; |
| 10432 | |
Yuval Mintz | 452427b | 2012-03-26 20:47:07 +0000 | [diff] [blame] | 10433 | /* It is possible a previous function received 'common' answer, |
| 10434 | * but hasn't loaded yet, therefore creating a scenario of |
| 10435 | * multiple functions receiving 'common' on the same path. |
| 10436 | */ |
| 10437 | BNX2X_DEV_INFO("Common unload Flow\n"); |
| 10438 | |
Barak Witkowski | 1ef1d45 | 2013-01-10 04:53:40 +0000 | [diff] [blame] | 10439 | memset(&mac_vals, 0, sizeof(mac_vals)); |
| 10440 | |
Yuval Mintz | 452427b | 2012-03-26 20:47:07 +0000 | [diff] [blame] | 10441 | if (bnx2x_prev_is_path_marked(bp)) |
| 10442 | return bnx2x_prev_mcp_done(bp); |
| 10443 | |
| 10444 | reset_reg = REG_RD(bp, MISC_REG_RESET_REG_1); |
| 10445 | |
| 10446 | /* Reset should be performed after BRB is emptied */ |
| 10447 | if (reset_reg & MISC_REGISTERS_RESET_REG_1_RST_BRB1) { |
| 10448 | u32 timer_count = 1000; |
Yuval Mintz | de68294 | 2014-05-08 12:34:31 +0300 | [diff] [blame] | 10449 | bool need_write = true; |
Yuval Mintz | 452427b | 2012-03-26 20:47:07 +0000 | [diff] [blame] | 10450 | |
| 10451 | /* Close the MAC Rx to prevent BRB from filling up */ |
Barak Witkowski | 1ef1d45 | 2013-01-10 04:53:40 +0000 | [diff] [blame] | 10452 | bnx2x_prev_unload_close_mac(bp, &mac_vals); |
| 10453 | |
| 10454 | /* close LLH filters towards the BRB */ |
| 10455 | bnx2x_set_rx_filter(&bp->link_params, 0); |
Yuval Mintz | 452427b | 2012-03-26 20:47:07 +0000 | [diff] [blame] | 10456 | |
Yuval Mintz | b17b0ca | 2014-06-12 07:55:31 +0300 | [diff] [blame] | 10457 | /* Check if the UNDI driver was previously loaded */ |
| 10458 | if (bnx2x_prev_is_after_undi(bp)) { |
| 10459 | prev_undi = true; |
| 10460 | /* clear the UNDI indication */ |
| 10461 | REG_WR(bp, DORQ_REG_NORM_CID_OFST, 0); |
| 10462 | /* clear possible idle check errors */ |
| 10463 | REG_RD(bp, NIG_REG_NIG_INT_STS_CLR_0); |
Yuval Mintz | 452427b | 2012-03-26 20:47:07 +0000 | [diff] [blame] | 10464 | } |
Dmitry Kravkov | d46f7c4 | 2013-04-17 22:49:05 +0000 | [diff] [blame] | 10465 | if (!CHIP_IS_E1x(bp)) |
| 10466 | /* block FW from writing to host */ |
| 10467 | REG_WR(bp, PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER, 0); |
| 10468 | |
Yuval Mintz | 452427b | 2012-03-26 20:47:07 +0000 | [diff] [blame] | 10469 | /* wait until BRB is empty */ |
| 10470 | tmp_reg = REG_RD(bp, BRB1_REG_NUM_OF_FULL_BLOCKS); |
| 10471 | while (timer_count) { |
| 10472 | u32 prev_brb = tmp_reg; |
| 10473 | |
| 10474 | tmp_reg = REG_RD(bp, BRB1_REG_NUM_OF_FULL_BLOCKS); |
| 10475 | if (!tmp_reg) |
| 10476 | break; |
| 10477 | |
| 10478 | BNX2X_DEV_INFO("BRB still has 0x%08x\n", tmp_reg); |
| 10479 | |
| 10480 | /* reset timer as long as BRB actually gets emptied */ |
| 10481 | if (prev_brb > tmp_reg) |
| 10482 | timer_count = 1000; |
| 10483 | else |
| 10484 | timer_count--; |
| 10485 | |
Yuval Mintz | 91ebb92 | 2013-12-26 09:57:07 +0200 | [diff] [blame] | 10486 | /* New UNDI FW supports MF and contains better |
| 10487 | * cleaning methods - might be redundant but harmless. |
| 10488 | */ |
| 10489 | if (bnx2x_prev_unload_undi_fw_supports_mf(bp)) { |
Yuval Mintz | de68294 | 2014-05-08 12:34:31 +0300 | [diff] [blame] | 10490 | if (need_write) { |
| 10491 | bnx2x_prev_unload_undi_mf(bp); |
| 10492 | need_write = false; |
| 10493 | } |
Yuval Mintz | 91ebb92 | 2013-12-26 09:57:07 +0200 | [diff] [blame] | 10494 | } else if (prev_undi) { |
| 10495 | /* If UNDI resides in memory, |
| 10496 | * manually increment it |
| 10497 | */ |
Yuval Mintz | 452427b | 2012-03-26 20:47:07 +0000 | [diff] [blame] | 10498 | bnx2x_prev_unload_undi_inc(bp, BP_PORT(bp), 1); |
Yuval Mintz | 91ebb92 | 2013-12-26 09:57:07 +0200 | [diff] [blame] | 10499 | } |
Yuval Mintz | 452427b | 2012-03-26 20:47:07 +0000 | [diff] [blame] | 10500 | udelay(10); |
| 10501 | } |
| 10502 | |
| 10503 | if (!timer_count) |
| 10504 | BNX2X_ERR("Failed to empty BRB, hope for the best\n"); |
Yuval Mintz | 452427b | 2012-03-26 20:47:07 +0000 | [diff] [blame] | 10505 | } |
| 10506 | |
| 10507 | /* No packets are in the pipeline, path is ready for reset */ |
| 10508 | bnx2x_reset_common(bp); |
| 10509 | |
Barak Witkowski | 1ef1d45 | 2013-01-10 04:53:40 +0000 | [diff] [blame] | 10510 | if (mac_vals.xmac_addr) |
| 10511 | REG_WR(bp, mac_vals.xmac_addr, mac_vals.xmac_val); |
| 10512 | if (mac_vals.umac_addr) |
| 10513 | REG_WR(bp, mac_vals.umac_addr, mac_vals.umac_val); |
| 10514 | if (mac_vals.emac_addr) |
| 10515 | REG_WR(bp, mac_vals.emac_addr, mac_vals.emac_val); |
| 10516 | if (mac_vals.bmac_addr) { |
| 10517 | REG_WR(bp, mac_vals.bmac_addr, mac_vals.bmac_val[0]); |
| 10518 | REG_WR(bp, mac_vals.bmac_addr + 4, mac_vals.bmac_val[1]); |
| 10519 | } |
| 10520 | |
Barak Witkowski | c63da99 | 2012-12-05 23:04:03 +0000 | [diff] [blame] | 10521 | rc = bnx2x_prev_mark_path(bp, prev_undi); |
Yuval Mintz | 452427b | 2012-03-26 20:47:07 +0000 | [diff] [blame] | 10522 | if (rc) { |
| 10523 | bnx2x_prev_mcp_done(bp); |
| 10524 | return rc; |
| 10525 | } |
| 10526 | |
| 10527 | return bnx2x_prev_mcp_done(bp); |
| 10528 | } |
| 10529 | |
Ariel Elior | 24f0671 | 2012-05-06 07:05:57 +0000 | [diff] [blame] | 10530 | /* previous driver DMAE transaction may have occurred when pre-boot stage ended |
| 10531 | * and boot began, or when kdump kernel was loaded. Either case would invalidate |
| 10532 | * the addresses of the transaction, resulting in was-error bit set in the pci |
| 10533 | * causing all hw-to-host pcie transactions to timeout. If this happened we want |
| 10534 | * to clear the interrupt which detected this from the pglueb and the was done |
| 10535 | * bit |
| 10536 | */ |
Bill Pemberton | 0329aba | 2012-12-03 09:24:24 -0500 | [diff] [blame] | 10537 | static void bnx2x_prev_interrupted_dmae(struct bnx2x *bp) |
Ariel Elior | 24f0671 | 2012-05-06 07:05:57 +0000 | [diff] [blame] | 10538 | { |
Ariel Elior | 4a25417 | 2012-11-22 07:16:17 +0000 | [diff] [blame] | 10539 | if (!CHIP_IS_E1x(bp)) { |
| 10540 | u32 val = REG_RD(bp, PGLUE_B_REG_PGLUE_B_INT_STS); |
| 10541 | if (val & PGLUE_B_PGLUE_B_INT_STS_REG_WAS_ERROR_ATTN) { |
Yuval Mintz | 04c4673 | 2013-01-23 03:21:46 +0000 | [diff] [blame] | 10542 | DP(BNX2X_MSG_SP, |
| 10543 | "'was error' bit was found to be set in pglueb upon startup. Clearing\n"); |
Ariel Elior | 4a25417 | 2012-11-22 07:16:17 +0000 | [diff] [blame] | 10544 | REG_WR(bp, PGLUE_B_REG_WAS_ERROR_PF_7_0_CLR, |
| 10545 | 1 << BP_FUNC(bp)); |
| 10546 | } |
Ariel Elior | 24f0671 | 2012-05-06 07:05:57 +0000 | [diff] [blame] | 10547 | } |
| 10548 | } |
| 10549 | |
Bill Pemberton | 0329aba | 2012-12-03 09:24:24 -0500 | [diff] [blame] | 10550 | static int bnx2x_prev_unload(struct bnx2x *bp) |
Yuval Mintz | 452427b | 2012-03-26 20:47:07 +0000 | [diff] [blame] | 10551 | { |
| 10552 | int time_counter = 10; |
| 10553 | u32 rc, fw, hw_lock_reg, hw_lock_val; |
| 10554 | BNX2X_DEV_INFO("Entering Previous Unload Flow\n"); |
| 10555 | |
Ariel Elior | 24f0671 | 2012-05-06 07:05:57 +0000 | [diff] [blame] | 10556 | /* clear hw from errors which may have resulted from an interrupted |
| 10557 | * dmae transaction. |
| 10558 | */ |
| 10559 | bnx2x_prev_interrupted_dmae(bp); |
| 10560 | |
| 10561 | /* Release previously held locks */ |
Yuval Mintz | 452427b | 2012-03-26 20:47:07 +0000 | [diff] [blame] | 10562 | hw_lock_reg = (BP_FUNC(bp) <= 5) ? |
| 10563 | (MISC_REG_DRIVER_CONTROL_1 + BP_FUNC(bp) * 8) : |
| 10564 | (MISC_REG_DRIVER_CONTROL_7 + (BP_FUNC(bp) - 6) * 8); |
| 10565 | |
Yuval Mintz | 3cdeec2 | 2013-06-02 00:06:19 +0000 | [diff] [blame] | 10566 | hw_lock_val = REG_RD(bp, hw_lock_reg); |
Yuval Mintz | 452427b | 2012-03-26 20:47:07 +0000 | [diff] [blame] | 10567 | if (hw_lock_val) { |
| 10568 | if (hw_lock_val & HW_LOCK_RESOURCE_NVRAM) { |
| 10569 | BNX2X_DEV_INFO("Release Previously held NVRAM lock\n"); |
| 10570 | REG_WR(bp, MCP_REG_MCPR_NVM_SW_ARB, |
| 10571 | (MCPR_NVM_SW_ARB_ARB_REQ_CLR1 << BP_PORT(bp))); |
| 10572 | } |
| 10573 | |
| 10574 | BNX2X_DEV_INFO("Release Previously held hw lock\n"); |
| 10575 | REG_WR(bp, hw_lock_reg, 0xffffffff); |
| 10576 | } else |
| 10577 | BNX2X_DEV_INFO("No need to release hw/nvram locks\n"); |
| 10578 | |
| 10579 | if (MCPR_ACCESS_LOCK_LOCK & REG_RD(bp, MCP_REG_MCPR_ACCESS_LOCK)) { |
| 10580 | BNX2X_DEV_INFO("Release previously held alr\n"); |
Yuval Mintz | 3cdeec2 | 2013-06-02 00:06:19 +0000 | [diff] [blame] | 10581 | bnx2x_release_alr(bp); |
Yuval Mintz | 452427b | 2012-03-26 20:47:07 +0000 | [diff] [blame] | 10582 | } |
| 10583 | |
Yuval Mintz | 452427b | 2012-03-26 20:47:07 +0000 | [diff] [blame] | 10584 | do { |
Yuval Mintz | 7fa6f340 | 2013-03-20 05:21:28 +0000 | [diff] [blame] | 10585 | int aer = 0; |
Yuval Mintz | 452427b | 2012-03-26 20:47:07 +0000 | [diff] [blame] | 10586 | /* Lock MCP using an unload request */ |
| 10587 | fw = bnx2x_fw_command(bp, DRV_MSG_CODE_UNLOAD_REQ_WOL_DIS, 0); |
| 10588 | if (!fw) { |
| 10589 | BNX2X_ERR("MCP response failure, aborting\n"); |
| 10590 | rc = -EBUSY; |
| 10591 | break; |
| 10592 | } |
| 10593 | |
Yuval Mintz | 7fa6f340 | 2013-03-20 05:21:28 +0000 | [diff] [blame] | 10594 | rc = down_interruptible(&bnx2x_prev_sem); |
| 10595 | if (rc) { |
| 10596 | BNX2X_ERR("Cannot check for AER; Received %d when tried to take lock\n", |
| 10597 | rc); |
| 10598 | } else { |
| 10599 | /* If Path is marked by EEH, ignore unload status */ |
| 10600 | aer = !!(bnx2x_prev_path_get_entry(bp) && |
| 10601 | bnx2x_prev_path_get_entry(bp)->aer); |
Yuval Mintz | 60cde81 | 2013-03-26 23:28:03 +0000 | [diff] [blame] | 10602 | up(&bnx2x_prev_sem); |
Yuval Mintz | 7fa6f340 | 2013-03-20 05:21:28 +0000 | [diff] [blame] | 10603 | } |
Yuval Mintz | 7fa6f340 | 2013-03-20 05:21:28 +0000 | [diff] [blame] | 10604 | |
| 10605 | if (fw == FW_MSG_CODE_DRV_UNLOAD_COMMON || aer) { |
Yuval Mintz | 452427b | 2012-03-26 20:47:07 +0000 | [diff] [blame] | 10606 | rc = bnx2x_prev_unload_common(bp); |
| 10607 | break; |
| 10608 | } |
| 10609 | |
Yuval Mintz | 16a5fd9 | 2013-06-02 00:06:18 +0000 | [diff] [blame] | 10610 | /* non-common reply from MCP might require looping */ |
Yuval Mintz | 452427b | 2012-03-26 20:47:07 +0000 | [diff] [blame] | 10611 | rc = bnx2x_prev_unload_uncommon(bp); |
| 10612 | if (rc != BNX2X_PREV_WAIT_NEEDED) |
| 10613 | break; |
| 10614 | |
| 10615 | msleep(20); |
| 10616 | } while (--time_counter); |
| 10617 | |
| 10618 | if (!time_counter || rc) { |
Yuval Mintz | 91ebb92 | 2013-12-26 09:57:07 +0200 | [diff] [blame] | 10619 | BNX2X_DEV_INFO("Unloading previous driver did not occur, Possibly due to MF UNDI\n"); |
| 10620 | rc = -EPROBE_DEFER; |
Yuval Mintz | 452427b | 2012-03-26 20:47:07 +0000 | [diff] [blame] | 10621 | } |
| 10622 | |
Barak Witkowski | c63da99 | 2012-12-05 23:04:03 +0000 | [diff] [blame] | 10623 | /* Mark function if its port was used to boot from SAN */ |
Dmitry Kravkov | 178135c | 2013-05-22 21:21:50 +0000 | [diff] [blame] | 10624 | if (bnx2x_port_after_undi(bp)) |
Barak Witkowski | c63da99 | 2012-12-05 23:04:03 +0000 | [diff] [blame] | 10625 | bp->link_params.feature_config_flags |= |
| 10626 | FEATURE_CONFIG_BOOT_FROM_SAN; |
| 10627 | |
Yuval Mintz | 452427b | 2012-03-26 20:47:07 +0000 | [diff] [blame] | 10628 | BNX2X_DEV_INFO("Finished Previous Unload Flow [%d]\n", rc); |
| 10629 | |
| 10630 | return rc; |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 10631 | } |
| 10632 | |
Bill Pemberton | 0329aba | 2012-12-03 09:24:24 -0500 | [diff] [blame] | 10633 | static void bnx2x_get_common_hwinfo(struct bnx2x *bp) |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 10634 | { |
Barak Witkowski | 1d187b3 | 2011-12-05 22:41:50 +0000 | [diff] [blame] | 10635 | u32 val, val2, val3, val4, id, boot_mode; |
Eilon Greenstein | 72ce58c | 2008-08-13 15:52:46 -0700 | [diff] [blame] | 10636 | u16 pmc; |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 10637 | |
| 10638 | /* Get the chip revision id and number. */ |
| 10639 | /* chip num:16-31, rev:12-15, metal:4-11, bond_id:0-3 */ |
| 10640 | val = REG_RD(bp, MISC_REG_CHIP_NUM); |
| 10641 | id = ((val & 0xffff) << 16); |
| 10642 | val = REG_RD(bp, MISC_REG_CHIP_REV); |
| 10643 | id |= ((val & 0xf) << 12); |
Yuval Mintz | f22fdf2 | 2013-03-11 05:17:43 +0000 | [diff] [blame] | 10644 | |
| 10645 | /* Metal is read from PCI regs, but we can't access >=0x400 from |
| 10646 | * the configuration space (so we need to reg_rd) |
| 10647 | */ |
| 10648 | val = REG_RD(bp, PCICFG_OFFSET + PCI_ID_VAL3); |
| 10649 | id |= (((val >> 24) & 0xf) << 4); |
Eilon Greenstein | 5a40e08 | 2009-01-14 06:44:04 +0000 | [diff] [blame] | 10650 | val = REG_RD(bp, MISC_REG_BOND_ID); |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 10651 | id |= (val & 0xf); |
| 10652 | bp->common.chip_id = id; |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 10653 | |
Barak Witkowski | 7e8e02d | 2012-04-03 18:41:28 +0000 | [diff] [blame] | 10654 | /* force 57811 according to MISC register */ |
| 10655 | if (REG_RD(bp, MISC_REG_CHIP_TYPE) & MISC_REG_CHIP_TYPE_57811_MASK) { |
| 10656 | if (CHIP_IS_57810(bp)) |
| 10657 | bp->common.chip_id = (CHIP_NUM_57811 << 16) | |
| 10658 | (bp->common.chip_id & 0x0000FFFF); |
| 10659 | else if (CHIP_IS_57810_MF(bp)) |
| 10660 | bp->common.chip_id = (CHIP_NUM_57811_MF << 16) | |
| 10661 | (bp->common.chip_id & 0x0000FFFF); |
| 10662 | bp->common.chip_id |= 0x1; |
| 10663 | } |
| 10664 | |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 10665 | /* Set doorbell size */ |
| 10666 | bp->db_size = (1 << BNX2X_DB_SHIFT); |
| 10667 | |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 10668 | if (!CHIP_IS_E1x(bp)) { |
Dmitry Kravkov | f2e0899 | 2010-10-06 03:28:26 +0000 | [diff] [blame] | 10669 | val = REG_RD(bp, MISC_REG_PORT4MODE_EN_OVWR); |
| 10670 | if ((val & 1) == 0) |
| 10671 | val = REG_RD(bp, MISC_REG_PORT4MODE_EN); |
| 10672 | else |
| 10673 | val = (val >> 1) & 1; |
| 10674 | BNX2X_DEV_INFO("chip is in %s\n", val ? "4_PORT_MODE" : |
| 10675 | "2_PORT_MODE"); |
| 10676 | bp->common.chip_port_mode = val ? CHIP_4_PORT_MODE : |
| 10677 | CHIP_2_PORT_MODE; |
| 10678 | |
| 10679 | if (CHIP_MODE_IS_4_PORT(bp)) |
| 10680 | bp->pfid = (bp->pf_num >> 1); /* 0..3 */ |
| 10681 | else |
| 10682 | bp->pfid = (bp->pf_num & 0x6); /* 0, 2, 4, 6 */ |
| 10683 | } else { |
| 10684 | bp->common.chip_port_mode = CHIP_PORT_MODE_NONE; /* N/A */ |
| 10685 | bp->pfid = bp->pf_num; /* 0..7 */ |
| 10686 | } |
| 10687 | |
Merav Sicron | 51c1a58 | 2012-03-18 10:33:38 +0000 | [diff] [blame] | 10688 | BNX2X_DEV_INFO("pf_id: %x", bp->pfid); |
| 10689 | |
Dmitry Kravkov | f2e0899 | 2010-10-06 03:28:26 +0000 | [diff] [blame] | 10690 | bp->link_params.chip_id = bp->common.chip_id; |
| 10691 | BNX2X_DEV_INFO("chip ID is 0x%x\n", id); |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 10692 | |
Eilon Greenstein | 1c06328 | 2009-02-12 08:36:43 +0000 | [diff] [blame] | 10693 | val = (REG_RD(bp, 0x2874) & 0x55); |
| 10694 | if ((bp->common.chip_id & 0x1) || |
| 10695 | (CHIP_IS_E1(bp) && val) || (CHIP_IS_E1H(bp) && (val == 0x55))) { |
| 10696 | bp->flags |= ONE_PORT_FLAG; |
| 10697 | BNX2X_DEV_INFO("single port device\n"); |
| 10698 | } |
| 10699 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 10700 | val = REG_RD(bp, MCP_REG_MCPR_NVM_CFG4); |
Dmitry Kravkov | 754a2f5 | 2011-06-14 01:34:02 +0000 | [diff] [blame] | 10701 | bp->common.flash_size = (BNX2X_NVRAM_1MB_SIZE << |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 10702 | (val & MCPR_NVM_CFG4_FLASH_SIZE)); |
| 10703 | BNX2X_DEV_INFO("flash_size 0x%x (%d)\n", |
| 10704 | bp->common.flash_size, bp->common.flash_size); |
| 10705 | |
Dmitry Kravkov | 1b6e2ce | 2011-05-22 10:11:26 +0000 | [diff] [blame] | 10706 | bnx2x_init_shmem(bp); |
| 10707 | |
Dmitry Kravkov | f2e0899 | 2010-10-06 03:28:26 +0000 | [diff] [blame] | 10708 | bp->common.shmem2_base = REG_RD(bp, (BP_PATH(bp) ? |
| 10709 | MISC_REG_GENERIC_CR_1 : |
| 10710 | MISC_REG_GENERIC_CR_0)); |
Dmitry Kravkov | 1b6e2ce | 2011-05-22 10:11:26 +0000 | [diff] [blame] | 10711 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 10712 | bp->link_params.shmem_base = bp->common.shmem_base; |
Yaniv Rosner | a22f078 | 2010-09-07 11:41:20 +0000 | [diff] [blame] | 10713 | bp->link_params.shmem2_base = bp->common.shmem2_base; |
Yaniv Rosner | b884d95 | 2012-11-27 03:46:28 +0000 | [diff] [blame] | 10714 | if (SHMEM2_RD(bp, size) > |
| 10715 | (u32)offsetof(struct shmem2_region, lfa_host_addr[BP_PORT(bp)])) |
| 10716 | bp->link_params.lfa_base = |
| 10717 | REG_RD(bp, bp->common.shmem2_base + |
| 10718 | (u32)offsetof(struct shmem2_region, |
| 10719 | lfa_host_addr[BP_PORT(bp)])); |
| 10720 | else |
| 10721 | bp->link_params.lfa_base = 0; |
Eilon Greenstein | 2691d51 | 2009-08-12 08:22:08 +0000 | [diff] [blame] | 10722 | BNX2X_DEV_INFO("shmem offset 0x%x shmem2 offset 0x%x\n", |
| 10723 | bp->common.shmem_base, bp->common.shmem2_base); |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 10724 | |
Dmitry Kravkov | f2e0899 | 2010-10-06 03:28:26 +0000 | [diff] [blame] | 10725 | if (!bp->common.shmem_base) { |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 10726 | BNX2X_DEV_INFO("MCP not active\n"); |
| 10727 | bp->flags |= NO_MCP_FLAG; |
| 10728 | return; |
| 10729 | } |
| 10730 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 10731 | bp->common.hw_config = SHMEM_RD(bp, dev_info.shared_hw_config.config); |
Eilon Greenstein | 35b19ba | 2009-02-12 08:36:47 +0000 | [diff] [blame] | 10732 | BNX2X_DEV_INFO("hw_config 0x%08x\n", bp->common.hw_config); |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 10733 | |
| 10734 | bp->link_params.hw_led_mode = ((bp->common.hw_config & |
| 10735 | SHARED_HW_CFG_LED_MODE_MASK) >> |
| 10736 | SHARED_HW_CFG_LED_MODE_SHIFT); |
| 10737 | |
Eilon Greenstein | c2c8b03 | 2009-02-12 08:37:14 +0000 | [diff] [blame] | 10738 | bp->link_params.feature_config_flags = 0; |
| 10739 | val = SHMEM_RD(bp, dev_info.shared_feature_config.config); |
| 10740 | if (val & SHARED_FEAT_CFG_OVERRIDE_PREEMPHASIS_CFG_ENABLED) |
| 10741 | bp->link_params.feature_config_flags |= |
| 10742 | FEATURE_CONFIG_OVERRIDE_PREEMPHASIS_ENABLED; |
| 10743 | else |
| 10744 | bp->link_params.feature_config_flags &= |
| 10745 | ~FEATURE_CONFIG_OVERRIDE_PREEMPHASIS_ENABLED; |
| 10746 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 10747 | val = SHMEM_RD(bp, dev_info.bc_rev) >> 8; |
| 10748 | bp->common.bc_ver = val; |
| 10749 | BNX2X_DEV_INFO("bc_ver %X\n", val); |
| 10750 | if (val < BNX2X_BC_VER) { |
| 10751 | /* for now only warn |
| 10752 | * later we might need to enforce this */ |
Merav Sicron | 51c1a58 | 2012-03-18 10:33:38 +0000 | [diff] [blame] | 10753 | BNX2X_ERR("This driver needs bc_ver %X but found %X, please upgrade BC\n", |
| 10754 | BNX2X_BC_VER, val); |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 10755 | } |
Eilon Greenstein | 4d295db | 2009-07-21 05:47:47 +0000 | [diff] [blame] | 10756 | bp->link_params.feature_config_flags |= |
Yaniv Rosner | a22f078 | 2010-09-07 11:41:20 +0000 | [diff] [blame] | 10757 | (val >= REQ_BC_VER_4_VRFY_FIRST_PHY_OPT_MDL) ? |
Dmitry Kravkov | f85582f | 2010-10-06 03:34:21 +0000 | [diff] [blame] | 10758 | FEATURE_CONFIG_BC_SUPPORTS_OPT_MDL_VRFY : 0; |
| 10759 | |
Yaniv Rosner | a22f078 | 2010-09-07 11:41:20 +0000 | [diff] [blame] | 10760 | bp->link_params.feature_config_flags |= |
| 10761 | (val >= REQ_BC_VER_4_VRFY_SPECIFIC_PHY_OPT_MDL) ? |
| 10762 | FEATURE_CONFIG_BC_SUPPORTS_DUAL_PHY_OPT_MDL_VRFY : 0; |
Barak Witkowski | a334872 | 2012-04-23 03:04:46 +0000 | [diff] [blame] | 10763 | bp->link_params.feature_config_flags |= |
| 10764 | (val >= REQ_BC_VER_4_VRFY_AFEX_SUPPORTED) ? |
| 10765 | FEATURE_CONFIG_BC_SUPPORTS_AFEX : 0; |
Yaniv Rosner | 85242ee | 2011-07-05 01:06:53 +0000 | [diff] [blame] | 10766 | bp->link_params.feature_config_flags |= |
| 10767 | (val >= REQ_BC_VER_4_SFP_TX_DISABLE_SUPPORTED) ? |
| 10768 | FEATURE_CONFIG_BC_SUPPORTS_SFP_TX_DISABLED : 0; |
Yaniv Rosner | 55386fe8 | 2012-11-27 03:46:30 +0000 | [diff] [blame] | 10769 | |
| 10770 | bp->link_params.feature_config_flags |= |
| 10771 | (val >= REQ_BC_VER_4_MT_SUPPORTED) ? |
| 10772 | FEATURE_CONFIG_MT_SUPPORT : 0; |
| 10773 | |
Barak Witkowski | 0e898dd | 2011-12-05 21:52:22 +0000 | [diff] [blame] | 10774 | bp->flags |= (val >= REQ_BC_VER_4_PFC_STATS_SUPPORTED) ? |
| 10775 | BC_SUPPORTS_PFC_STATS : 0; |
Yaniv Rosner | 85242ee | 2011-07-05 01:06:53 +0000 | [diff] [blame] | 10776 | |
Barak Witkowski | 2e499d3 | 2012-06-26 01:31:19 +0000 | [diff] [blame] | 10777 | bp->flags |= (val >= REQ_BC_VER_4_FCOE_FEATURES) ? |
| 10778 | BC_SUPPORTS_FCOE_FEATURES : 0; |
| 10779 | |
Barak Witkowski | 9876879 | 2012-06-19 07:48:31 +0000 | [diff] [blame] | 10780 | bp->flags |= (val >= REQ_BC_VER_4_DCBX_ADMIN_MSG_NON_PMF) ? |
| 10781 | BC_SUPPORTS_DCBX_MSG_NON_PMF : 0; |
Barak Witkowsky | a6d3a5b | 2013-08-13 02:25:02 +0300 | [diff] [blame] | 10782 | |
| 10783 | bp->flags |= (val >= REQ_BC_VER_4_RMMOD_CMD) ? |
| 10784 | BC_SUPPORTS_RMMOD_CMD : 0; |
| 10785 | |
Barak Witkowski | 1d187b3 | 2011-12-05 22:41:50 +0000 | [diff] [blame] | 10786 | boot_mode = SHMEM_RD(bp, |
| 10787 | dev_info.port_feature_config[BP_PORT(bp)].mba_config) & |
| 10788 | PORT_FEATURE_MBA_BOOT_AGENT_TYPE_MASK; |
| 10789 | switch (boot_mode) { |
| 10790 | case PORT_FEATURE_MBA_BOOT_AGENT_TYPE_PXE: |
| 10791 | bp->common.boot_mode = FEATURE_ETH_BOOTMODE_PXE; |
| 10792 | break; |
| 10793 | case PORT_FEATURE_MBA_BOOT_AGENT_TYPE_ISCSIB: |
| 10794 | bp->common.boot_mode = FEATURE_ETH_BOOTMODE_ISCSI; |
| 10795 | break; |
| 10796 | case PORT_FEATURE_MBA_BOOT_AGENT_TYPE_FCOE_BOOT: |
| 10797 | bp->common.boot_mode = FEATURE_ETH_BOOTMODE_FCOE; |
| 10798 | break; |
| 10799 | case PORT_FEATURE_MBA_BOOT_AGENT_TYPE_NONE: |
| 10800 | bp->common.boot_mode = FEATURE_ETH_BOOTMODE_NONE; |
| 10801 | break; |
| 10802 | } |
| 10803 | |
Jon Mason | 29ed74c | 2013-09-11 11:22:39 -0700 | [diff] [blame] | 10804 | pci_read_config_word(bp->pdev, bp->pdev->pm_cap + PCI_PM_PMC, &pmc); |
Dmitry Kravkov | f9a3ebb | 2011-05-04 23:49:11 +0000 | [diff] [blame] | 10805 | bp->flags |= (pmc & PCI_PM_CAP_PME_D3cold) ? 0 : NO_WOL_FLAG; |
| 10806 | |
Eilon Greenstein | 72ce58c | 2008-08-13 15:52:46 -0700 | [diff] [blame] | 10807 | BNX2X_DEV_INFO("%sWoL capable\n", |
Eilon Greenstein | f537225 | 2009-02-12 08:38:30 +0000 | [diff] [blame] | 10808 | (bp->flags & NO_WOL_FLAG) ? "not " : ""); |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 10809 | |
| 10810 | val = SHMEM_RD(bp, dev_info.shared_hw_config.part_num); |
| 10811 | val2 = SHMEM_RD(bp, dev_info.shared_hw_config.part_num[4]); |
| 10812 | val3 = SHMEM_RD(bp, dev_info.shared_hw_config.part_num[8]); |
| 10813 | val4 = SHMEM_RD(bp, dev_info.shared_hw_config.part_num[12]); |
| 10814 | |
Vladislav Zolotarov | cdaa7cb | 2010-04-19 01:13:57 +0000 | [diff] [blame] | 10815 | dev_info(&bp->pdev->dev, "part number %X-%X-%X-%X\n", |
| 10816 | val, val2, val3, val4); |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 10817 | } |
| 10818 | |
Dmitry Kravkov | f2e0899 | 2010-10-06 03:28:26 +0000 | [diff] [blame] | 10819 | #define IGU_FID(val) GET_FIELD((val), IGU_REG_MAPPING_MEMORY_FID) |
| 10820 | #define IGU_VEC(val) GET_FIELD((val), IGU_REG_MAPPING_MEMORY_VECTOR) |
| 10821 | |
Bill Pemberton | 0329aba | 2012-12-03 09:24:24 -0500 | [diff] [blame] | 10822 | static int bnx2x_get_igu_cam_info(struct bnx2x *bp) |
Dmitry Kravkov | f2e0899 | 2010-10-06 03:28:26 +0000 | [diff] [blame] | 10823 | { |
| 10824 | int pfid = BP_FUNC(bp); |
Dmitry Kravkov | f2e0899 | 2010-10-06 03:28:26 +0000 | [diff] [blame] | 10825 | int igu_sb_id; |
| 10826 | u32 val; |
Ariel Elior | 6383c0b | 2011-07-14 08:31:57 +0000 | [diff] [blame] | 10827 | u8 fid, igu_sb_cnt = 0; |
Dmitry Kravkov | f2e0899 | 2010-10-06 03:28:26 +0000 | [diff] [blame] | 10828 | |
| 10829 | bp->igu_base_sb = 0xff; |
Dmitry Kravkov | f2e0899 | 2010-10-06 03:28:26 +0000 | [diff] [blame] | 10830 | if (CHIP_INT_MODE_IS_BC(bp)) { |
David S. Miller | 8decf86 | 2011-09-22 03:23:13 -0400 | [diff] [blame] | 10831 | int vn = BP_VN(bp); |
Ariel Elior | 6383c0b | 2011-07-14 08:31:57 +0000 | [diff] [blame] | 10832 | igu_sb_cnt = bp->igu_sb_cnt; |
Dmitry Kravkov | f2e0899 | 2010-10-06 03:28:26 +0000 | [diff] [blame] | 10833 | bp->igu_base_sb = (CHIP_MODE_IS_4_PORT(bp) ? pfid : vn) * |
| 10834 | FP_SB_MAX_E1x; |
| 10835 | |
| 10836 | bp->igu_dsb_id = E1HVN_MAX * FP_SB_MAX_E1x + |
| 10837 | (CHIP_MODE_IS_4_PORT(bp) ? pfid : vn); |
| 10838 | |
Barak Witkowski | 9b341bb | 2012-12-02 04:05:52 +0000 | [diff] [blame] | 10839 | return 0; |
Dmitry Kravkov | f2e0899 | 2010-10-06 03:28:26 +0000 | [diff] [blame] | 10840 | } |
| 10841 | |
| 10842 | /* IGU in normal mode - read CAM */ |
| 10843 | for (igu_sb_id = 0; igu_sb_id < IGU_REG_MAPPING_MEMORY_SIZE; |
| 10844 | igu_sb_id++) { |
| 10845 | val = REG_RD(bp, IGU_REG_MAPPING_MEMORY + igu_sb_id * 4); |
| 10846 | if (!(val & IGU_REG_MAPPING_MEMORY_VALID)) |
| 10847 | continue; |
| 10848 | fid = IGU_FID(val); |
| 10849 | if ((fid & IGU_FID_ENCODE_IS_PF)) { |
| 10850 | if ((fid & IGU_FID_PF_NUM_MASK) != pfid) |
| 10851 | continue; |
| 10852 | if (IGU_VEC(val) == 0) |
| 10853 | /* default status block */ |
| 10854 | bp->igu_dsb_id = igu_sb_id; |
| 10855 | else { |
| 10856 | if (bp->igu_base_sb == 0xff) |
| 10857 | bp->igu_base_sb = igu_sb_id; |
Ariel Elior | 6383c0b | 2011-07-14 08:31:57 +0000 | [diff] [blame] | 10858 | igu_sb_cnt++; |
Dmitry Kravkov | f2e0899 | 2010-10-06 03:28:26 +0000 | [diff] [blame] | 10859 | } |
| 10860 | } |
| 10861 | } |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 10862 | |
Ariel Elior | 6383c0b | 2011-07-14 08:31:57 +0000 | [diff] [blame] | 10863 | #ifdef CONFIG_PCI_MSI |
Ariel Elior | 185d4c8 | 2012-09-20 05:26:41 +0000 | [diff] [blame] | 10864 | /* Due to new PF resource allocation by MFW T7.4 and above, it's |
| 10865 | * optional that number of CAM entries will not be equal to the value |
| 10866 | * advertised in PCI. |
| 10867 | * Driver should use the minimal value of both as the actual status |
| 10868 | * block count |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 10869 | */ |
Ariel Elior | 185d4c8 | 2012-09-20 05:26:41 +0000 | [diff] [blame] | 10870 | bp->igu_sb_cnt = min_t(int, bp->igu_sb_cnt, igu_sb_cnt); |
Ariel Elior | 6383c0b | 2011-07-14 08:31:57 +0000 | [diff] [blame] | 10871 | #endif |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 10872 | |
Barak Witkowski | 9b341bb | 2012-12-02 04:05:52 +0000 | [diff] [blame] | 10873 | if (igu_sb_cnt == 0) { |
Dmitry Kravkov | f2e0899 | 2010-10-06 03:28:26 +0000 | [diff] [blame] | 10874 | BNX2X_ERR("CAM configuration error\n"); |
Barak Witkowski | 9b341bb | 2012-12-02 04:05:52 +0000 | [diff] [blame] | 10875 | return -EINVAL; |
| 10876 | } |
| 10877 | |
| 10878 | return 0; |
Dmitry Kravkov | f2e0899 | 2010-10-06 03:28:26 +0000 | [diff] [blame] | 10879 | } |
| 10880 | |
Greg Kroah-Hartman | 1dd06ae | 2012-12-06 14:30:56 +0000 | [diff] [blame] | 10881 | static void bnx2x_link_settings_supported(struct bnx2x *bp, u32 switch_cfg) |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 10882 | { |
Yaniv Rosner | a22f078 | 2010-09-07 11:41:20 +0000 | [diff] [blame] | 10883 | int cfg_size = 0, idx, port = BP_PORT(bp); |
| 10884 | |
| 10885 | /* Aggregation of supported attributes of all external phys */ |
| 10886 | bp->port.supported[0] = 0; |
| 10887 | bp->port.supported[1] = 0; |
Yaniv Rosner | b7737c9 | 2010-09-07 11:40:54 +0000 | [diff] [blame] | 10888 | switch (bp->link_params.num_phys) { |
| 10889 | case 1: |
Yaniv Rosner | a22f078 | 2010-09-07 11:41:20 +0000 | [diff] [blame] | 10890 | bp->port.supported[0] = bp->link_params.phy[INT_PHY].supported; |
| 10891 | cfg_size = 1; |
| 10892 | break; |
Yaniv Rosner | b7737c9 | 2010-09-07 11:40:54 +0000 | [diff] [blame] | 10893 | case 2: |
Yaniv Rosner | a22f078 | 2010-09-07 11:41:20 +0000 | [diff] [blame] | 10894 | bp->port.supported[0] = bp->link_params.phy[EXT_PHY1].supported; |
| 10895 | cfg_size = 1; |
| 10896 | break; |
| 10897 | case 3: |
| 10898 | if (bp->link_params.multi_phy_config & |
| 10899 | PORT_HW_CFG_PHY_SWAPPED_ENABLED) { |
| 10900 | bp->port.supported[1] = |
| 10901 | bp->link_params.phy[EXT_PHY1].supported; |
| 10902 | bp->port.supported[0] = |
| 10903 | bp->link_params.phy[EXT_PHY2].supported; |
| 10904 | } else { |
| 10905 | bp->port.supported[0] = |
| 10906 | bp->link_params.phy[EXT_PHY1].supported; |
| 10907 | bp->port.supported[1] = |
| 10908 | bp->link_params.phy[EXT_PHY2].supported; |
| 10909 | } |
| 10910 | cfg_size = 2; |
| 10911 | break; |
Yaniv Rosner | b7737c9 | 2010-09-07 11:40:54 +0000 | [diff] [blame] | 10912 | } |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 10913 | |
Yaniv Rosner | a22f078 | 2010-09-07 11:41:20 +0000 | [diff] [blame] | 10914 | if (!(bp->port.supported[0] || bp->port.supported[1])) { |
Merav Sicron | 51c1a58 | 2012-03-18 10:33:38 +0000 | [diff] [blame] | 10915 | BNX2X_ERR("NVRAM config error. BAD phy config. PHY1 config 0x%x, PHY2 config 0x%x\n", |
Yaniv Rosner | b7737c9 | 2010-09-07 11:40:54 +0000 | [diff] [blame] | 10916 | SHMEM_RD(bp, |
Yaniv Rosner | a22f078 | 2010-09-07 11:41:20 +0000 | [diff] [blame] | 10917 | dev_info.port_hw_config[port].external_phy_config), |
| 10918 | SHMEM_RD(bp, |
| 10919 | dev_info.port_hw_config[port].external_phy_config2)); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 10920 | return; |
Dmitry Kravkov | f85582f | 2010-10-06 03:34:21 +0000 | [diff] [blame] | 10921 | } |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 10922 | |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 10923 | if (CHIP_IS_E3(bp)) |
| 10924 | bp->port.phy_addr = REG_RD(bp, MISC_REG_WC0_CTRL_PHY_ADDR); |
| 10925 | else { |
| 10926 | switch (switch_cfg) { |
| 10927 | case SWITCH_CFG_1G: |
| 10928 | bp->port.phy_addr = REG_RD( |
| 10929 | bp, NIG_REG_SERDES0_CTRL_PHY_ADDR + port*0x10); |
| 10930 | break; |
| 10931 | case SWITCH_CFG_10G: |
| 10932 | bp->port.phy_addr = REG_RD( |
| 10933 | bp, NIG_REG_XGXS0_CTRL_PHY_ADDR + port*0x18); |
| 10934 | break; |
| 10935 | default: |
| 10936 | BNX2X_ERR("BAD switch_cfg link_config 0x%x\n", |
| 10937 | bp->port.link_config[0]); |
| 10938 | return; |
| 10939 | } |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 10940 | } |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 10941 | BNX2X_DEV_INFO("phy_addr 0x%x\n", bp->port.phy_addr); |
Yaniv Rosner | a22f078 | 2010-09-07 11:41:20 +0000 | [diff] [blame] | 10942 | /* mask what we support according to speed_cap_mask per configuration */ |
| 10943 | for (idx = 0; idx < cfg_size; idx++) { |
| 10944 | if (!(bp->link_params.speed_cap_mask[idx] & |
Yaniv Rosner | c18487e | 2008-06-23 20:27:52 -0700 | [diff] [blame] | 10945 | PORT_HW_CFG_SPEED_CAPABILITY_D0_10M_HALF)) |
Yaniv Rosner | a22f078 | 2010-09-07 11:41:20 +0000 | [diff] [blame] | 10946 | bp->port.supported[idx] &= ~SUPPORTED_10baseT_Half; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 10947 | |
Yaniv Rosner | a22f078 | 2010-09-07 11:41:20 +0000 | [diff] [blame] | 10948 | if (!(bp->link_params.speed_cap_mask[idx] & |
Yaniv Rosner | c18487e | 2008-06-23 20:27:52 -0700 | [diff] [blame] | 10949 | PORT_HW_CFG_SPEED_CAPABILITY_D0_10M_FULL)) |
Yaniv Rosner | a22f078 | 2010-09-07 11:41:20 +0000 | [diff] [blame] | 10950 | bp->port.supported[idx] &= ~SUPPORTED_10baseT_Full; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 10951 | |
Yaniv Rosner | a22f078 | 2010-09-07 11:41:20 +0000 | [diff] [blame] | 10952 | if (!(bp->link_params.speed_cap_mask[idx] & |
Yaniv Rosner | c18487e | 2008-06-23 20:27:52 -0700 | [diff] [blame] | 10953 | PORT_HW_CFG_SPEED_CAPABILITY_D0_100M_HALF)) |
Yaniv Rosner | a22f078 | 2010-09-07 11:41:20 +0000 | [diff] [blame] | 10954 | bp->port.supported[idx] &= ~SUPPORTED_100baseT_Half; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 10955 | |
Yaniv Rosner | a22f078 | 2010-09-07 11:41:20 +0000 | [diff] [blame] | 10956 | if (!(bp->link_params.speed_cap_mask[idx] & |
Yaniv Rosner | c18487e | 2008-06-23 20:27:52 -0700 | [diff] [blame] | 10957 | PORT_HW_CFG_SPEED_CAPABILITY_D0_100M_FULL)) |
Yaniv Rosner | a22f078 | 2010-09-07 11:41:20 +0000 | [diff] [blame] | 10958 | bp->port.supported[idx] &= ~SUPPORTED_100baseT_Full; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 10959 | |
Yaniv Rosner | a22f078 | 2010-09-07 11:41:20 +0000 | [diff] [blame] | 10960 | if (!(bp->link_params.speed_cap_mask[idx] & |
Yaniv Rosner | c18487e | 2008-06-23 20:27:52 -0700 | [diff] [blame] | 10961 | PORT_HW_CFG_SPEED_CAPABILITY_D0_1G)) |
Yaniv Rosner | a22f078 | 2010-09-07 11:41:20 +0000 | [diff] [blame] | 10962 | bp->port.supported[idx] &= ~(SUPPORTED_1000baseT_Half | |
Dmitry Kravkov | f85582f | 2010-10-06 03:34:21 +0000 | [diff] [blame] | 10963 | SUPPORTED_1000baseT_Full); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 10964 | |
Yaniv Rosner | a22f078 | 2010-09-07 11:41:20 +0000 | [diff] [blame] | 10965 | if (!(bp->link_params.speed_cap_mask[idx] & |
Yaniv Rosner | c18487e | 2008-06-23 20:27:52 -0700 | [diff] [blame] | 10966 | PORT_HW_CFG_SPEED_CAPABILITY_D0_2_5G)) |
Yaniv Rosner | a22f078 | 2010-09-07 11:41:20 +0000 | [diff] [blame] | 10967 | bp->port.supported[idx] &= ~SUPPORTED_2500baseX_Full; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 10968 | |
Yaniv Rosner | a22f078 | 2010-09-07 11:41:20 +0000 | [diff] [blame] | 10969 | if (!(bp->link_params.speed_cap_mask[idx] & |
Yaniv Rosner | c18487e | 2008-06-23 20:27:52 -0700 | [diff] [blame] | 10970 | PORT_HW_CFG_SPEED_CAPABILITY_D0_10G)) |
Yaniv Rosner | a22f078 | 2010-09-07 11:41:20 +0000 | [diff] [blame] | 10971 | bp->port.supported[idx] &= ~SUPPORTED_10000baseT_Full; |
Yaniv Rosner | b8e0d88 | 2013-06-20 17:39:11 +0300 | [diff] [blame] | 10972 | |
| 10973 | if (!(bp->link_params.speed_cap_mask[idx] & |
| 10974 | PORT_HW_CFG_SPEED_CAPABILITY_D0_20G)) |
| 10975 | bp->port.supported[idx] &= ~SUPPORTED_20000baseKR2_Full; |
Yaniv Rosner | a22f078 | 2010-09-07 11:41:20 +0000 | [diff] [blame] | 10976 | } |
| 10977 | |
| 10978 | BNX2X_DEV_INFO("supported 0x%x 0x%x\n", bp->port.supported[0], |
| 10979 | bp->port.supported[1]); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 10980 | } |
| 10981 | |
Bill Pemberton | 0329aba | 2012-12-03 09:24:24 -0500 | [diff] [blame] | 10982 | static void bnx2x_link_settings_requested(struct bnx2x *bp) |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 10983 | { |
Yaniv Rosner | a22f078 | 2010-09-07 11:41:20 +0000 | [diff] [blame] | 10984 | u32 link_config, idx, cfg_size = 0; |
| 10985 | bp->port.advertising[0] = 0; |
| 10986 | bp->port.advertising[1] = 0; |
| 10987 | switch (bp->link_params.num_phys) { |
| 10988 | case 1: |
| 10989 | case 2: |
| 10990 | cfg_size = 1; |
| 10991 | break; |
| 10992 | case 3: |
| 10993 | cfg_size = 2; |
| 10994 | break; |
| 10995 | } |
| 10996 | for (idx = 0; idx < cfg_size; idx++) { |
| 10997 | bp->link_params.req_duplex[idx] = DUPLEX_FULL; |
| 10998 | link_config = bp->port.link_config[idx]; |
| 10999 | switch (link_config & PORT_FEATURE_LINK_SPEED_MASK) { |
Dmitry Kravkov | f85582f | 2010-10-06 03:34:21 +0000 | [diff] [blame] | 11000 | case PORT_FEATURE_LINK_SPEED_AUTO: |
Yaniv Rosner | a22f078 | 2010-09-07 11:41:20 +0000 | [diff] [blame] | 11001 | if (bp->port.supported[idx] & SUPPORTED_Autoneg) { |
| 11002 | bp->link_params.req_line_speed[idx] = |
| 11003 | SPEED_AUTO_NEG; |
| 11004 | bp->port.advertising[idx] |= |
| 11005 | bp->port.supported[idx]; |
Mintz Yuval | 10bd1f2 | 2012-02-15 02:10:30 +0000 | [diff] [blame] | 11006 | if (bp->link_params.phy[EXT_PHY1].type == |
| 11007 | PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM84833) |
| 11008 | bp->port.advertising[idx] |= |
| 11009 | (SUPPORTED_100baseT_Half | |
| 11010 | SUPPORTED_100baseT_Full); |
Dmitry Kravkov | f85582f | 2010-10-06 03:34:21 +0000 | [diff] [blame] | 11011 | } else { |
| 11012 | /* force 10G, no AN */ |
Yaniv Rosner | a22f078 | 2010-09-07 11:41:20 +0000 | [diff] [blame] | 11013 | bp->link_params.req_line_speed[idx] = |
| 11014 | SPEED_10000; |
| 11015 | bp->port.advertising[idx] |= |
| 11016 | (ADVERTISED_10000baseT_Full | |
Dmitry Kravkov | f85582f | 2010-10-06 03:34:21 +0000 | [diff] [blame] | 11017 | ADVERTISED_FIBRE); |
Yaniv Rosner | a22f078 | 2010-09-07 11:41:20 +0000 | [diff] [blame] | 11018 | continue; |
Dmitry Kravkov | f85582f | 2010-10-06 03:34:21 +0000 | [diff] [blame] | 11019 | } |
| 11020 | break; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 11021 | |
Dmitry Kravkov | f85582f | 2010-10-06 03:34:21 +0000 | [diff] [blame] | 11022 | case PORT_FEATURE_LINK_SPEED_10M_FULL: |
Yaniv Rosner | a22f078 | 2010-09-07 11:41:20 +0000 | [diff] [blame] | 11023 | if (bp->port.supported[idx] & SUPPORTED_10baseT_Full) { |
| 11024 | bp->link_params.req_line_speed[idx] = |
| 11025 | SPEED_10; |
| 11026 | bp->port.advertising[idx] |= |
| 11027 | (ADVERTISED_10baseT_Full | |
Dmitry Kravkov | f85582f | 2010-10-06 03:34:21 +0000 | [diff] [blame] | 11028 | ADVERTISED_TP); |
| 11029 | } else { |
Merav Sicron | 51c1a58 | 2012-03-18 10:33:38 +0000 | [diff] [blame] | 11030 | BNX2X_ERR("NVRAM config error. Invalid link_config 0x%x speed_cap_mask 0x%x\n", |
Dmitry Kravkov | f85582f | 2010-10-06 03:34:21 +0000 | [diff] [blame] | 11031 | link_config, |
Yaniv Rosner | a22f078 | 2010-09-07 11:41:20 +0000 | [diff] [blame] | 11032 | bp->link_params.speed_cap_mask[idx]); |
Dmitry Kravkov | f85582f | 2010-10-06 03:34:21 +0000 | [diff] [blame] | 11033 | return; |
| 11034 | } |
| 11035 | break; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 11036 | |
Dmitry Kravkov | f85582f | 2010-10-06 03:34:21 +0000 | [diff] [blame] | 11037 | case PORT_FEATURE_LINK_SPEED_10M_HALF: |
Yaniv Rosner | a22f078 | 2010-09-07 11:41:20 +0000 | [diff] [blame] | 11038 | if (bp->port.supported[idx] & SUPPORTED_10baseT_Half) { |
| 11039 | bp->link_params.req_line_speed[idx] = |
| 11040 | SPEED_10; |
| 11041 | bp->link_params.req_duplex[idx] = |
| 11042 | DUPLEX_HALF; |
| 11043 | bp->port.advertising[idx] |= |
| 11044 | (ADVERTISED_10baseT_Half | |
Dmitry Kravkov | f85582f | 2010-10-06 03:34:21 +0000 | [diff] [blame] | 11045 | ADVERTISED_TP); |
| 11046 | } else { |
Merav Sicron | 51c1a58 | 2012-03-18 10:33:38 +0000 | [diff] [blame] | 11047 | BNX2X_ERR("NVRAM config error. Invalid link_config 0x%x speed_cap_mask 0x%x\n", |
Dmitry Kravkov | f85582f | 2010-10-06 03:34:21 +0000 | [diff] [blame] | 11048 | link_config, |
| 11049 | bp->link_params.speed_cap_mask[idx]); |
| 11050 | return; |
| 11051 | } |
| 11052 | break; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 11053 | |
Dmitry Kravkov | f85582f | 2010-10-06 03:34:21 +0000 | [diff] [blame] | 11054 | case PORT_FEATURE_LINK_SPEED_100M_FULL: |
| 11055 | if (bp->port.supported[idx] & |
| 11056 | SUPPORTED_100baseT_Full) { |
Yaniv Rosner | a22f078 | 2010-09-07 11:41:20 +0000 | [diff] [blame] | 11057 | bp->link_params.req_line_speed[idx] = |
| 11058 | SPEED_100; |
| 11059 | bp->port.advertising[idx] |= |
| 11060 | (ADVERTISED_100baseT_Full | |
Dmitry Kravkov | f85582f | 2010-10-06 03:34:21 +0000 | [diff] [blame] | 11061 | ADVERTISED_TP); |
| 11062 | } else { |
Merav Sicron | 51c1a58 | 2012-03-18 10:33:38 +0000 | [diff] [blame] | 11063 | BNX2X_ERR("NVRAM config error. Invalid link_config 0x%x speed_cap_mask 0x%x\n", |
Dmitry Kravkov | f85582f | 2010-10-06 03:34:21 +0000 | [diff] [blame] | 11064 | link_config, |
| 11065 | bp->link_params.speed_cap_mask[idx]); |
| 11066 | return; |
| 11067 | } |
| 11068 | break; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 11069 | |
Dmitry Kravkov | f85582f | 2010-10-06 03:34:21 +0000 | [diff] [blame] | 11070 | case PORT_FEATURE_LINK_SPEED_100M_HALF: |
| 11071 | if (bp->port.supported[idx] & |
| 11072 | SUPPORTED_100baseT_Half) { |
| 11073 | bp->link_params.req_line_speed[idx] = |
| 11074 | SPEED_100; |
| 11075 | bp->link_params.req_duplex[idx] = |
| 11076 | DUPLEX_HALF; |
Yaniv Rosner | a22f078 | 2010-09-07 11:41:20 +0000 | [diff] [blame] | 11077 | bp->port.advertising[idx] |= |
| 11078 | (ADVERTISED_100baseT_Half | |
Dmitry Kravkov | f85582f | 2010-10-06 03:34:21 +0000 | [diff] [blame] | 11079 | ADVERTISED_TP); |
| 11080 | } else { |
Merav Sicron | 51c1a58 | 2012-03-18 10:33:38 +0000 | [diff] [blame] | 11081 | BNX2X_ERR("NVRAM config error. Invalid link_config 0x%x speed_cap_mask 0x%x\n", |
Yaniv Rosner | a22f078 | 2010-09-07 11:41:20 +0000 | [diff] [blame] | 11082 | link_config, |
| 11083 | bp->link_params.speed_cap_mask[idx]); |
Dmitry Kravkov | f85582f | 2010-10-06 03:34:21 +0000 | [diff] [blame] | 11084 | return; |
| 11085 | } |
| 11086 | break; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 11087 | |
Dmitry Kravkov | f85582f | 2010-10-06 03:34:21 +0000 | [diff] [blame] | 11088 | case PORT_FEATURE_LINK_SPEED_1G: |
Yaniv Rosner | a22f078 | 2010-09-07 11:41:20 +0000 | [diff] [blame] | 11089 | if (bp->port.supported[idx] & |
| 11090 | SUPPORTED_1000baseT_Full) { |
| 11091 | bp->link_params.req_line_speed[idx] = |
| 11092 | SPEED_1000; |
| 11093 | bp->port.advertising[idx] |= |
| 11094 | (ADVERTISED_1000baseT_Full | |
Dmitry Kravkov | f85582f | 2010-10-06 03:34:21 +0000 | [diff] [blame] | 11095 | ADVERTISED_TP); |
| 11096 | } else { |
Merav Sicron | 51c1a58 | 2012-03-18 10:33:38 +0000 | [diff] [blame] | 11097 | BNX2X_ERR("NVRAM config error. Invalid link_config 0x%x speed_cap_mask 0x%x\n", |
Yaniv Rosner | a22f078 | 2010-09-07 11:41:20 +0000 | [diff] [blame] | 11098 | link_config, |
| 11099 | bp->link_params.speed_cap_mask[idx]); |
Dmitry Kravkov | f85582f | 2010-10-06 03:34:21 +0000 | [diff] [blame] | 11100 | return; |
| 11101 | } |
| 11102 | break; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 11103 | |
Dmitry Kravkov | f85582f | 2010-10-06 03:34:21 +0000 | [diff] [blame] | 11104 | case PORT_FEATURE_LINK_SPEED_2_5G: |
Yaniv Rosner | a22f078 | 2010-09-07 11:41:20 +0000 | [diff] [blame] | 11105 | if (bp->port.supported[idx] & |
| 11106 | SUPPORTED_2500baseX_Full) { |
| 11107 | bp->link_params.req_line_speed[idx] = |
| 11108 | SPEED_2500; |
| 11109 | bp->port.advertising[idx] |= |
| 11110 | (ADVERTISED_2500baseX_Full | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 11111 | ADVERTISED_TP); |
Dmitry Kravkov | f85582f | 2010-10-06 03:34:21 +0000 | [diff] [blame] | 11112 | } else { |
Merav Sicron | 51c1a58 | 2012-03-18 10:33:38 +0000 | [diff] [blame] | 11113 | BNX2X_ERR("NVRAM config error. Invalid link_config 0x%x speed_cap_mask 0x%x\n", |
Yaniv Rosner | a22f078 | 2010-09-07 11:41:20 +0000 | [diff] [blame] | 11114 | link_config, |
Dmitry Kravkov | f85582f | 2010-10-06 03:34:21 +0000 | [diff] [blame] | 11115 | bp->link_params.speed_cap_mask[idx]); |
| 11116 | return; |
| 11117 | } |
| 11118 | break; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 11119 | |
Dmitry Kravkov | f85582f | 2010-10-06 03:34:21 +0000 | [diff] [blame] | 11120 | case PORT_FEATURE_LINK_SPEED_10G_CX4: |
Yaniv Rosner | a22f078 | 2010-09-07 11:41:20 +0000 | [diff] [blame] | 11121 | if (bp->port.supported[idx] & |
| 11122 | SUPPORTED_10000baseT_Full) { |
| 11123 | bp->link_params.req_line_speed[idx] = |
| 11124 | SPEED_10000; |
| 11125 | bp->port.advertising[idx] |= |
| 11126 | (ADVERTISED_10000baseT_Full | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 11127 | ADVERTISED_FIBRE); |
Dmitry Kravkov | f85582f | 2010-10-06 03:34:21 +0000 | [diff] [blame] | 11128 | } else { |
Merav Sicron | 51c1a58 | 2012-03-18 10:33:38 +0000 | [diff] [blame] | 11129 | BNX2X_ERR("NVRAM config error. Invalid link_config 0x%x speed_cap_mask 0x%x\n", |
Yaniv Rosner | a22f078 | 2010-09-07 11:41:20 +0000 | [diff] [blame] | 11130 | link_config, |
Dmitry Kravkov | f85582f | 2010-10-06 03:34:21 +0000 | [diff] [blame] | 11131 | bp->link_params.speed_cap_mask[idx]); |
| 11132 | return; |
| 11133 | } |
| 11134 | break; |
Yaniv Rosner | 3c9ada2 | 2011-06-14 01:34:12 +0000 | [diff] [blame] | 11135 | case PORT_FEATURE_LINK_SPEED_20G: |
| 11136 | bp->link_params.req_line_speed[idx] = SPEED_20000; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 11137 | |
Yaniv Rosner | 3c9ada2 | 2011-06-14 01:34:12 +0000 | [diff] [blame] | 11138 | break; |
Dmitry Kravkov | f85582f | 2010-10-06 03:34:21 +0000 | [diff] [blame] | 11139 | default: |
Merav Sicron | 51c1a58 | 2012-03-18 10:33:38 +0000 | [diff] [blame] | 11140 | BNX2X_ERR("NVRAM config error. BAD link speed link_config 0x%x\n", |
Dmitry Kravkov | 754a2f5 | 2011-06-14 01:34:02 +0000 | [diff] [blame] | 11141 | link_config); |
Dmitry Kravkov | f85582f | 2010-10-06 03:34:21 +0000 | [diff] [blame] | 11142 | bp->link_params.req_line_speed[idx] = |
| 11143 | SPEED_AUTO_NEG; |
| 11144 | bp->port.advertising[idx] = |
| 11145 | bp->port.supported[idx]; |
| 11146 | break; |
| 11147 | } |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 11148 | |
Yaniv Rosner | a22f078 | 2010-09-07 11:41:20 +0000 | [diff] [blame] | 11149 | bp->link_params.req_flow_ctrl[idx] = (link_config & |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 11150 | PORT_FEATURE_FLOW_CONTROL_MASK); |
Yuval Mintz | cd1dfce | 2012-12-02 04:05:56 +0000 | [diff] [blame] | 11151 | if (bp->link_params.req_flow_ctrl[idx] == |
| 11152 | BNX2X_FLOW_CTRL_AUTO) { |
| 11153 | if (!(bp->port.supported[idx] & SUPPORTED_Autoneg)) |
| 11154 | bp->link_params.req_flow_ctrl[idx] = |
| 11155 | BNX2X_FLOW_CTRL_NONE; |
| 11156 | else |
| 11157 | bnx2x_set_requested_fc(bp); |
Yaniv Rosner | a22f078 | 2010-09-07 11:41:20 +0000 | [diff] [blame] | 11158 | } |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 11159 | |
Merav Sicron | 51c1a58 | 2012-03-18 10:33:38 +0000 | [diff] [blame] | 11160 | BNX2X_DEV_INFO("req_line_speed %d req_duplex %d req_flow_ctrl 0x%x advertising 0x%x\n", |
Yaniv Rosner | a22f078 | 2010-09-07 11:41:20 +0000 | [diff] [blame] | 11161 | bp->link_params.req_line_speed[idx], |
| 11162 | bp->link_params.req_duplex[idx], |
| 11163 | bp->link_params.req_flow_ctrl[idx], |
| 11164 | bp->port.advertising[idx]); |
| 11165 | } |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 11166 | } |
| 11167 | |
Bill Pemberton | 0329aba | 2012-12-03 09:24:24 -0500 | [diff] [blame] | 11168 | static void bnx2x_set_mac_buf(u8 *mac_buf, u32 mac_lo, u16 mac_hi) |
Michael Chan | e665bfd | 2009-10-10 13:46:54 +0000 | [diff] [blame] | 11169 | { |
Yuval Mintz | 86564c3 | 2013-01-23 03:21:50 +0000 | [diff] [blame] | 11170 | __be16 mac_hi_be = cpu_to_be16(mac_hi); |
| 11171 | __be32 mac_lo_be = cpu_to_be32(mac_lo); |
| 11172 | memcpy(mac_buf, &mac_hi_be, sizeof(mac_hi_be)); |
| 11173 | memcpy(mac_buf + sizeof(mac_hi_be), &mac_lo_be, sizeof(mac_lo_be)); |
Michael Chan | e665bfd | 2009-10-10 13:46:54 +0000 | [diff] [blame] | 11174 | } |
| 11175 | |
Bill Pemberton | 0329aba | 2012-12-03 09:24:24 -0500 | [diff] [blame] | 11176 | static void bnx2x_get_port_hwinfo(struct bnx2x *bp) |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 11177 | { |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 11178 | int port = BP_PORT(bp); |
Eilon Greenstein | 589abe3 | 2009-02-12 08:36:55 +0000 | [diff] [blame] | 11179 | u32 config; |
Yuval Mintz | c8c60d8 | 2012-06-06 17:13:07 +0000 | [diff] [blame] | 11180 | u32 ext_phy_type, ext_phy_config, eee_mode; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 11181 | |
Yaniv Rosner | c18487e | 2008-06-23 20:27:52 -0700 | [diff] [blame] | 11182 | bp->link_params.bp = bp; |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 11183 | bp->link_params.port = port; |
Yaniv Rosner | c18487e | 2008-06-23 20:27:52 -0700 | [diff] [blame] | 11184 | |
Yaniv Rosner | c18487e | 2008-06-23 20:27:52 -0700 | [diff] [blame] | 11185 | bp->link_params.lane_config = |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 11186 | SHMEM_RD(bp, dev_info.port_hw_config[port].lane_config); |
Eilon Greenstein | 4d295db | 2009-07-21 05:47:47 +0000 | [diff] [blame] | 11187 | |
Yaniv Rosner | a22f078 | 2010-09-07 11:41:20 +0000 | [diff] [blame] | 11188 | bp->link_params.speed_cap_mask[0] = |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 11189 | SHMEM_RD(bp, |
Yaniv Rosner | b026192 | 2013-05-01 04:27:57 +0000 | [diff] [blame] | 11190 | dev_info.port_hw_config[port].speed_capability_mask) & |
| 11191 | PORT_HW_CFG_SPEED_CAPABILITY_D0_MASK; |
Yaniv Rosner | a22f078 | 2010-09-07 11:41:20 +0000 | [diff] [blame] | 11192 | bp->link_params.speed_cap_mask[1] = |
| 11193 | SHMEM_RD(bp, |
Yaniv Rosner | b026192 | 2013-05-01 04:27:57 +0000 | [diff] [blame] | 11194 | dev_info.port_hw_config[port].speed_capability_mask2) & |
| 11195 | PORT_HW_CFG_SPEED_CAPABILITY_D0_MASK; |
Yaniv Rosner | a22f078 | 2010-09-07 11:41:20 +0000 | [diff] [blame] | 11196 | bp->port.link_config[0] = |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 11197 | SHMEM_RD(bp, dev_info.port_feature_config[port].link_config); |
| 11198 | |
Yaniv Rosner | a22f078 | 2010-09-07 11:41:20 +0000 | [diff] [blame] | 11199 | bp->port.link_config[1] = |
| 11200 | SHMEM_RD(bp, dev_info.port_feature_config[port].link_config2); |
Eilon Greenstein | c2c8b03 | 2009-02-12 08:37:14 +0000 | [diff] [blame] | 11201 | |
Yaniv Rosner | a22f078 | 2010-09-07 11:41:20 +0000 | [diff] [blame] | 11202 | bp->link_params.multi_phy_config = |
| 11203 | SHMEM_RD(bp, dev_info.port_hw_config[port].multi_phy_config); |
Eilon Greenstein | 3ce2c3f | 2009-02-12 08:37:52 +0000 | [diff] [blame] | 11204 | /* If the device is capable of WoL, set the default state according |
| 11205 | * to the HW |
| 11206 | */ |
Eilon Greenstein | 4d295db | 2009-07-21 05:47:47 +0000 | [diff] [blame] | 11207 | config = SHMEM_RD(bp, dev_info.port_feature_config[port].config); |
Eilon Greenstein | 3ce2c3f | 2009-02-12 08:37:52 +0000 | [diff] [blame] | 11208 | bp->wol = (!(bp->flags & NO_WOL_FLAG) && |
| 11209 | (config & PORT_FEATURE_WOL_ENABLED)); |
| 11210 | |
Yuval Mintz | 4ba7699 | 2013-01-14 05:11:45 +0000 | [diff] [blame] | 11211 | if ((config & PORT_FEAT_CFG_STORAGE_PERSONALITY_MASK) == |
| 11212 | PORT_FEAT_CFG_STORAGE_PERSONALITY_FCOE && !IS_MF(bp)) |
| 11213 | bp->flags |= NO_ISCSI_FLAG; |
| 11214 | if ((config & PORT_FEAT_CFG_STORAGE_PERSONALITY_MASK) == |
| 11215 | PORT_FEAT_CFG_STORAGE_PERSONALITY_ISCSI && !(IS_MF(bp))) |
| 11216 | bp->flags |= NO_FCOE_FLAG; |
| 11217 | |
Merav Sicron | 51c1a58 | 2012-03-18 10:33:38 +0000 | [diff] [blame] | 11218 | BNX2X_DEV_INFO("lane_config 0x%08x speed_cap_mask0 0x%08x link_config0 0x%08x\n", |
Yaniv Rosner | c18487e | 2008-06-23 20:27:52 -0700 | [diff] [blame] | 11219 | bp->link_params.lane_config, |
Yaniv Rosner | a22f078 | 2010-09-07 11:41:20 +0000 | [diff] [blame] | 11220 | bp->link_params.speed_cap_mask[0], |
| 11221 | bp->port.link_config[0]); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 11222 | |
Yaniv Rosner | a22f078 | 2010-09-07 11:41:20 +0000 | [diff] [blame] | 11223 | bp->link_params.switch_cfg = (bp->port.link_config[0] & |
Dmitry Kravkov | f85582f | 2010-10-06 03:34:21 +0000 | [diff] [blame] | 11224 | PORT_FEATURE_CONNECTED_SWITCH_MASK); |
Yaniv Rosner | b7737c9 | 2010-09-07 11:40:54 +0000 | [diff] [blame] | 11225 | bnx2x_phy_probe(&bp->link_params); |
Yaniv Rosner | c18487e | 2008-06-23 20:27:52 -0700 | [diff] [blame] | 11226 | bnx2x_link_settings_supported(bp, bp->link_params.switch_cfg); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 11227 | |
| 11228 | bnx2x_link_settings_requested(bp); |
| 11229 | |
Eilon Greenstein | 01cd452 | 2009-08-12 08:23:08 +0000 | [diff] [blame] | 11230 | /* |
| 11231 | * If connected directly, work with the internal PHY, otherwise, work |
| 11232 | * with the external PHY |
| 11233 | */ |
Yaniv Rosner | b7737c9 | 2010-09-07 11:40:54 +0000 | [diff] [blame] | 11234 | ext_phy_config = |
| 11235 | SHMEM_RD(bp, |
| 11236 | dev_info.port_hw_config[port].external_phy_config); |
| 11237 | ext_phy_type = XGXS_EXT_PHY_TYPE(ext_phy_config); |
Eilon Greenstein | 01cd452 | 2009-08-12 08:23:08 +0000 | [diff] [blame] | 11238 | if (ext_phy_type == PORT_HW_CFG_XGXS_EXT_PHY_TYPE_DIRECT) |
Yaniv Rosner | b7737c9 | 2010-09-07 11:40:54 +0000 | [diff] [blame] | 11239 | bp->mdio.prtad = bp->port.phy_addr; |
Eilon Greenstein | 01cd452 | 2009-08-12 08:23:08 +0000 | [diff] [blame] | 11240 | |
| 11241 | else if ((ext_phy_type != PORT_HW_CFG_XGXS_EXT_PHY_TYPE_FAILURE) && |
| 11242 | (ext_phy_type != PORT_HW_CFG_XGXS_EXT_PHY_TYPE_NOT_CONN)) |
| 11243 | bp->mdio.prtad = |
Yaniv Rosner | b7737c9 | 2010-09-07 11:40:54 +0000 | [diff] [blame] | 11244 | XGXS_EXT_PHY_ADDR(ext_phy_config); |
Yaniv Rosner | 5866df6 | 2011-01-30 04:15:07 +0000 | [diff] [blame] | 11245 | |
Yuval Mintz | c8c60d8 | 2012-06-06 17:13:07 +0000 | [diff] [blame] | 11246 | /* Configure link feature according to nvram value */ |
| 11247 | eee_mode = (((SHMEM_RD(bp, dev_info. |
| 11248 | port_feature_config[port].eee_power_mode)) & |
| 11249 | PORT_FEAT_CFG_EEE_POWER_MODE_MASK) >> |
| 11250 | PORT_FEAT_CFG_EEE_POWER_MODE_SHIFT); |
| 11251 | if (eee_mode != PORT_FEAT_CFG_EEE_POWER_MODE_DISABLED) { |
| 11252 | bp->link_params.eee_mode = EEE_MODE_ADV_LPI | |
| 11253 | EEE_MODE_ENABLE_LPI | |
| 11254 | EEE_MODE_OUTPUT_TIME; |
| 11255 | } else { |
| 11256 | bp->link_params.eee_mode = 0; |
| 11257 | } |
Dmitry Kravkov | 0793f83f | 2010-12-01 12:39:28 -0800 | [diff] [blame] | 11258 | } |
Eilon Greenstein | 01cd452 | 2009-08-12 08:23:08 +0000 | [diff] [blame] | 11259 | |
Dmitry Kravkov | b306f5e | 2011-11-13 04:34:24 +0000 | [diff] [blame] | 11260 | void bnx2x_get_iscsi_info(struct bnx2x *bp) |
Vladislav Zolotarov | 2ba4514 | 2011-01-31 14:39:17 +0000 | [diff] [blame] | 11261 | { |
Dmitry Kravkov | 9e62e91 | 2012-03-18 10:33:43 +0000 | [diff] [blame] | 11262 | u32 no_flags = NO_ISCSI_FLAG; |
Vladislav Zolotarov | bf61ee1 | 2011-07-21 07:56:51 +0000 | [diff] [blame] | 11263 | int port = BP_PORT(bp); |
Vladislav Zolotarov | 2ba4514 | 2011-01-31 14:39:17 +0000 | [diff] [blame] | 11264 | u32 max_iscsi_conn = FW_ENCODE_32BIT_PATTERN ^ SHMEM_RD(bp, |
Vladislav Zolotarov | bf61ee1 | 2011-07-21 07:56:51 +0000 | [diff] [blame] | 11265 | drv_lic_key[port].max_iscsi_conn); |
Vladislav Zolotarov | 2ba4514 | 2011-01-31 14:39:17 +0000 | [diff] [blame] | 11266 | |
Merav Sicron | 55c1194 | 2012-11-07 00:45:48 +0000 | [diff] [blame] | 11267 | if (!CNIC_SUPPORT(bp)) { |
| 11268 | bp->flags |= no_flags; |
| 11269 | return; |
| 11270 | } |
| 11271 | |
Dmitry Kravkov | b306f5e | 2011-11-13 04:34:24 +0000 | [diff] [blame] | 11272 | /* Get the number of maximum allowed iSCSI connections */ |
Vladislav Zolotarov | 2ba4514 | 2011-01-31 14:39:17 +0000 | [diff] [blame] | 11273 | bp->cnic_eth_dev.max_iscsi_conn = |
| 11274 | (max_iscsi_conn & BNX2X_MAX_ISCSI_INIT_CONN_MASK) >> |
| 11275 | BNX2X_MAX_ISCSI_INIT_CONN_SHIFT; |
| 11276 | |
Dmitry Kravkov | b306f5e | 2011-11-13 04:34:24 +0000 | [diff] [blame] | 11277 | BNX2X_DEV_INFO("max_iscsi_conn 0x%x\n", |
| 11278 | bp->cnic_eth_dev.max_iscsi_conn); |
| 11279 | |
| 11280 | /* |
| 11281 | * If maximum allowed number of connections is zero - |
| 11282 | * disable the feature. |
| 11283 | */ |
| 11284 | if (!bp->cnic_eth_dev.max_iscsi_conn) |
Dmitry Kravkov | 9e62e91 | 2012-03-18 10:33:43 +0000 | [diff] [blame] | 11285 | bp->flags |= no_flags; |
Dmitry Kravkov | b306f5e | 2011-11-13 04:34:24 +0000 | [diff] [blame] | 11286 | } |
| 11287 | |
Bill Pemberton | 0329aba | 2012-12-03 09:24:24 -0500 | [diff] [blame] | 11288 | static void bnx2x_get_ext_wwn_info(struct bnx2x *bp, int func) |
Dmitry Kravkov | 9e62e91 | 2012-03-18 10:33:43 +0000 | [diff] [blame] | 11289 | { |
| 11290 | /* Port info */ |
| 11291 | bp->cnic_eth_dev.fcoe_wwn_port_name_hi = |
| 11292 | MF_CFG_RD(bp, func_ext_config[func].fcoe_wwn_port_name_upper); |
| 11293 | bp->cnic_eth_dev.fcoe_wwn_port_name_lo = |
| 11294 | MF_CFG_RD(bp, func_ext_config[func].fcoe_wwn_port_name_lower); |
| 11295 | |
| 11296 | /* Node info */ |
| 11297 | bp->cnic_eth_dev.fcoe_wwn_node_name_hi = |
| 11298 | MF_CFG_RD(bp, func_ext_config[func].fcoe_wwn_node_name_upper); |
| 11299 | bp->cnic_eth_dev.fcoe_wwn_node_name_lo = |
| 11300 | MF_CFG_RD(bp, func_ext_config[func].fcoe_wwn_node_name_lower); |
| 11301 | } |
Dmitry Kravkov | 8680019 | 2013-05-27 04:08:29 +0000 | [diff] [blame] | 11302 | |
| 11303 | static int bnx2x_shared_fcoe_funcs(struct bnx2x *bp) |
| 11304 | { |
| 11305 | u8 count = 0; |
| 11306 | |
| 11307 | if (IS_MF(bp)) { |
| 11308 | u8 fid; |
| 11309 | |
| 11310 | /* iterate over absolute function ids for this path: */ |
| 11311 | for (fid = BP_PATH(bp); fid < E2_FUNC_MAX * 2; fid += 2) { |
| 11312 | if (IS_MF_SD(bp)) { |
| 11313 | u32 cfg = MF_CFG_RD(bp, |
| 11314 | func_mf_config[fid].config); |
| 11315 | |
| 11316 | if (!(cfg & FUNC_MF_CFG_FUNC_HIDE) && |
| 11317 | ((cfg & FUNC_MF_CFG_PROTOCOL_MASK) == |
| 11318 | FUNC_MF_CFG_PROTOCOL_FCOE)) |
| 11319 | count++; |
| 11320 | } else { |
| 11321 | u32 cfg = MF_CFG_RD(bp, |
| 11322 | func_ext_config[fid]. |
| 11323 | func_cfg); |
| 11324 | |
| 11325 | if ((cfg & MACP_FUNC_CFG_FLAGS_ENABLED) && |
| 11326 | (cfg & MACP_FUNC_CFG_FLAGS_FCOE_OFFLOAD)) |
| 11327 | count++; |
| 11328 | } |
| 11329 | } |
| 11330 | } else { /* SF */ |
| 11331 | int port, port_cnt = CHIP_MODE_IS_4_PORT(bp) ? 2 : 1; |
| 11332 | |
| 11333 | for (port = 0; port < port_cnt; port++) { |
| 11334 | u32 lic = SHMEM_RD(bp, |
| 11335 | drv_lic_key[port].max_fcoe_conn) ^ |
| 11336 | FW_ENCODE_32BIT_PATTERN; |
| 11337 | if (lic) |
| 11338 | count++; |
| 11339 | } |
| 11340 | } |
| 11341 | |
| 11342 | return count; |
| 11343 | } |
| 11344 | |
Bill Pemberton | 0329aba | 2012-12-03 09:24:24 -0500 | [diff] [blame] | 11345 | static void bnx2x_get_fcoe_info(struct bnx2x *bp) |
Dmitry Kravkov | b306f5e | 2011-11-13 04:34:24 +0000 | [diff] [blame] | 11346 | { |
| 11347 | int port = BP_PORT(bp); |
| 11348 | int func = BP_ABS_FUNC(bp); |
Dmitry Kravkov | b306f5e | 2011-11-13 04:34:24 +0000 | [diff] [blame] | 11349 | u32 max_fcoe_conn = FW_ENCODE_32BIT_PATTERN ^ SHMEM_RD(bp, |
| 11350 | drv_lic_key[port].max_fcoe_conn); |
Dmitry Kravkov | 8680019 | 2013-05-27 04:08:29 +0000 | [diff] [blame] | 11351 | u8 num_fcoe_func = bnx2x_shared_fcoe_funcs(bp); |
Dmitry Kravkov | b306f5e | 2011-11-13 04:34:24 +0000 | [diff] [blame] | 11352 | |
Merav Sicron | 55c1194 | 2012-11-07 00:45:48 +0000 | [diff] [blame] | 11353 | if (!CNIC_SUPPORT(bp)) { |
| 11354 | bp->flags |= NO_FCOE_FLAG; |
| 11355 | return; |
| 11356 | } |
| 11357 | |
Dmitry Kravkov | b306f5e | 2011-11-13 04:34:24 +0000 | [diff] [blame] | 11358 | /* Get the number of maximum allowed FCoE connections */ |
Vladislav Zolotarov | 2ba4514 | 2011-01-31 14:39:17 +0000 | [diff] [blame] | 11359 | bp->cnic_eth_dev.max_fcoe_conn = |
| 11360 | (max_fcoe_conn & BNX2X_MAX_FCOE_INIT_CONN_MASK) >> |
| 11361 | BNX2X_MAX_FCOE_INIT_CONN_SHIFT; |
| 11362 | |
Bhanu Prakash Gollapudi | 0eb43b4 | 2013-04-22 19:22:30 +0000 | [diff] [blame] | 11363 | /* Calculate the number of maximum allowed FCoE tasks */ |
| 11364 | bp->cnic_eth_dev.max_fcoe_exchanges = MAX_NUM_FCOE_TASKS_PER_ENGINE; |
Dmitry Kravkov | 8680019 | 2013-05-27 04:08:29 +0000 | [diff] [blame] | 11365 | |
| 11366 | /* check if FCoE resources must be shared between different functions */ |
| 11367 | if (num_fcoe_func) |
| 11368 | bp->cnic_eth_dev.max_fcoe_exchanges /= num_fcoe_func; |
Bhanu Prakash Gollapudi | 0eb43b4 | 2013-04-22 19:22:30 +0000 | [diff] [blame] | 11369 | |
Vladislav Zolotarov | bf61ee1 | 2011-07-21 07:56:51 +0000 | [diff] [blame] | 11370 | /* Read the WWN: */ |
| 11371 | if (!IS_MF(bp)) { |
| 11372 | /* Port info */ |
| 11373 | bp->cnic_eth_dev.fcoe_wwn_port_name_hi = |
| 11374 | SHMEM_RD(bp, |
Yuval Mintz | 2de6743 | 2013-01-23 03:21:43 +0000 | [diff] [blame] | 11375 | dev_info.port_hw_config[port]. |
Vladislav Zolotarov | bf61ee1 | 2011-07-21 07:56:51 +0000 | [diff] [blame] | 11376 | fcoe_wwn_port_name_upper); |
| 11377 | bp->cnic_eth_dev.fcoe_wwn_port_name_lo = |
| 11378 | SHMEM_RD(bp, |
Yuval Mintz | 2de6743 | 2013-01-23 03:21:43 +0000 | [diff] [blame] | 11379 | dev_info.port_hw_config[port]. |
Vladislav Zolotarov | bf61ee1 | 2011-07-21 07:56:51 +0000 | [diff] [blame] | 11380 | fcoe_wwn_port_name_lower); |
| 11381 | |
| 11382 | /* Node info */ |
| 11383 | bp->cnic_eth_dev.fcoe_wwn_node_name_hi = |
| 11384 | SHMEM_RD(bp, |
Yuval Mintz | 2de6743 | 2013-01-23 03:21:43 +0000 | [diff] [blame] | 11385 | dev_info.port_hw_config[port]. |
Vladislav Zolotarov | bf61ee1 | 2011-07-21 07:56:51 +0000 | [diff] [blame] | 11386 | fcoe_wwn_node_name_upper); |
| 11387 | bp->cnic_eth_dev.fcoe_wwn_node_name_lo = |
| 11388 | SHMEM_RD(bp, |
Yuval Mintz | 2de6743 | 2013-01-23 03:21:43 +0000 | [diff] [blame] | 11389 | dev_info.port_hw_config[port]. |
Vladislav Zolotarov | bf61ee1 | 2011-07-21 07:56:51 +0000 | [diff] [blame] | 11390 | fcoe_wwn_node_name_lower); |
| 11391 | } else if (!IS_MF_SD(bp)) { |
Vladislav Zolotarov | bf61ee1 | 2011-07-21 07:56:51 +0000 | [diff] [blame] | 11392 | /* |
| 11393 | * Read the WWN info only if the FCoE feature is enabled for |
| 11394 | * this function. |
| 11395 | */ |
Yuval Mintz | 7b5342d | 2012-09-11 04:34:14 +0000 | [diff] [blame] | 11396 | if (BNX2X_MF_EXT_PROTOCOL_FCOE(bp) && !CHIP_IS_E1x(bp)) |
Dmitry Kravkov | 9e62e91 | 2012-03-18 10:33:43 +0000 | [diff] [blame] | 11397 | bnx2x_get_ext_wwn_info(bp, func); |
Vladislav Zolotarov | bf61ee1 | 2011-07-21 07:56:51 +0000 | [diff] [blame] | 11398 | |
Yuval Mintz | 382e513 | 2012-12-02 04:05:51 +0000 | [diff] [blame] | 11399 | } else if (IS_MF_FCOE_SD(bp) && !CHIP_IS_E1x(bp)) { |
Dmitry Kravkov | 9e62e91 | 2012-03-18 10:33:43 +0000 | [diff] [blame] | 11400 | bnx2x_get_ext_wwn_info(bp, func); |
Yuval Mintz | 382e513 | 2012-12-02 04:05:51 +0000 | [diff] [blame] | 11401 | } |
Vladislav Zolotarov | bf61ee1 | 2011-07-21 07:56:51 +0000 | [diff] [blame] | 11402 | |
Dmitry Kravkov | b306f5e | 2011-11-13 04:34:24 +0000 | [diff] [blame] | 11403 | BNX2X_DEV_INFO("max_fcoe_conn 0x%x\n", bp->cnic_eth_dev.max_fcoe_conn); |
Vladislav Zolotarov | 2ba4514 | 2011-01-31 14:39:17 +0000 | [diff] [blame] | 11404 | |
Vladislav Zolotarov | bf61ee1 | 2011-07-21 07:56:51 +0000 | [diff] [blame] | 11405 | /* |
| 11406 | * If maximum allowed number of connections is zero - |
Vladislav Zolotarov | 2ba4514 | 2011-01-31 14:39:17 +0000 | [diff] [blame] | 11407 | * disable the feature. |
| 11408 | */ |
Vladislav Zolotarov | 2ba4514 | 2011-01-31 14:39:17 +0000 | [diff] [blame] | 11409 | if (!bp->cnic_eth_dev.max_fcoe_conn) |
| 11410 | bp->flags |= NO_FCOE_FLAG; |
| 11411 | } |
Dmitry Kravkov | b306f5e | 2011-11-13 04:34:24 +0000 | [diff] [blame] | 11412 | |
Bill Pemberton | 0329aba | 2012-12-03 09:24:24 -0500 | [diff] [blame] | 11413 | static void bnx2x_get_cnic_info(struct bnx2x *bp) |
Dmitry Kravkov | b306f5e | 2011-11-13 04:34:24 +0000 | [diff] [blame] | 11414 | { |
| 11415 | /* |
| 11416 | * iSCSI may be dynamically disabled but reading |
| 11417 | * info here we will decrease memory usage by driver |
| 11418 | * if the feature is disabled for good |
| 11419 | */ |
| 11420 | bnx2x_get_iscsi_info(bp); |
| 11421 | bnx2x_get_fcoe_info(bp); |
| 11422 | } |
Vladislav Zolotarov | 2ba4514 | 2011-01-31 14:39:17 +0000 | [diff] [blame] | 11423 | |
Bill Pemberton | 0329aba | 2012-12-03 09:24:24 -0500 | [diff] [blame] | 11424 | static void bnx2x_get_cnic_mac_hwinfo(struct bnx2x *bp) |
Merav Sicron | 55c1194 | 2012-11-07 00:45:48 +0000 | [diff] [blame] | 11425 | { |
| 11426 | u32 val, val2; |
| 11427 | int func = BP_ABS_FUNC(bp); |
| 11428 | int port = BP_PORT(bp); |
| 11429 | u8 *iscsi_mac = bp->cnic_eth_dev.iscsi_mac; |
| 11430 | u8 *fip_mac = bp->fip_mac; |
| 11431 | |
| 11432 | if (IS_MF(bp)) { |
| 11433 | /* iSCSI and FCoE NPAR MACs: if there is no either iSCSI or |
| 11434 | * FCoE MAC then the appropriate feature should be disabled. |
| 11435 | * In non SD mode features configuration comes from struct |
| 11436 | * func_ext_config. |
| 11437 | */ |
| 11438 | if (!IS_MF_SD(bp) && !CHIP_IS_E1x(bp)) { |
| 11439 | u32 cfg = MF_CFG_RD(bp, func_ext_config[func].func_cfg); |
| 11440 | if (cfg & MACP_FUNC_CFG_FLAGS_ISCSI_OFFLOAD) { |
| 11441 | val2 = MF_CFG_RD(bp, func_ext_config[func]. |
| 11442 | iscsi_mac_addr_upper); |
| 11443 | val = MF_CFG_RD(bp, func_ext_config[func]. |
| 11444 | iscsi_mac_addr_lower); |
| 11445 | bnx2x_set_mac_buf(iscsi_mac, val, val2); |
| 11446 | BNX2X_DEV_INFO |
| 11447 | ("Read iSCSI MAC: %pM\n", iscsi_mac); |
| 11448 | } else { |
| 11449 | bp->flags |= NO_ISCSI_OOO_FLAG | NO_ISCSI_FLAG; |
| 11450 | } |
| 11451 | |
| 11452 | if (cfg & MACP_FUNC_CFG_FLAGS_FCOE_OFFLOAD) { |
| 11453 | val2 = MF_CFG_RD(bp, func_ext_config[func]. |
| 11454 | fcoe_mac_addr_upper); |
| 11455 | val = MF_CFG_RD(bp, func_ext_config[func]. |
| 11456 | fcoe_mac_addr_lower); |
| 11457 | bnx2x_set_mac_buf(fip_mac, val, val2); |
| 11458 | BNX2X_DEV_INFO |
| 11459 | ("Read FCoE L2 MAC: %pM\n", fip_mac); |
| 11460 | } else { |
| 11461 | bp->flags |= NO_FCOE_FLAG; |
| 11462 | } |
| 11463 | |
| 11464 | bp->mf_ext_config = cfg; |
| 11465 | |
| 11466 | } else { /* SD MODE */ |
| 11467 | if (BNX2X_IS_MF_SD_PROTOCOL_ISCSI(bp)) { |
| 11468 | /* use primary mac as iscsi mac */ |
| 11469 | memcpy(iscsi_mac, bp->dev->dev_addr, ETH_ALEN); |
| 11470 | |
| 11471 | BNX2X_DEV_INFO("SD ISCSI MODE\n"); |
| 11472 | BNX2X_DEV_INFO |
| 11473 | ("Read iSCSI MAC: %pM\n", iscsi_mac); |
| 11474 | } else if (BNX2X_IS_MF_SD_PROTOCOL_FCOE(bp)) { |
| 11475 | /* use primary mac as fip mac */ |
| 11476 | memcpy(fip_mac, bp->dev->dev_addr, ETH_ALEN); |
| 11477 | BNX2X_DEV_INFO("SD FCoE MODE\n"); |
| 11478 | BNX2X_DEV_INFO |
| 11479 | ("Read FIP MAC: %pM\n", fip_mac); |
| 11480 | } |
| 11481 | } |
| 11482 | |
Yuval Mintz | 82594f8 | 2013-03-11 05:17:51 +0000 | [diff] [blame] | 11483 | /* If this is a storage-only interface, use SAN mac as |
| 11484 | * primary MAC. Notice that for SD this is already the case, |
| 11485 | * as the SAN mac was copied from the primary MAC. |
| 11486 | */ |
| 11487 | if (IS_MF_FCOE_AFEX(bp)) |
Merav Sicron | 55c1194 | 2012-11-07 00:45:48 +0000 | [diff] [blame] | 11488 | memcpy(bp->dev->dev_addr, fip_mac, ETH_ALEN); |
Merav Sicron | 55c1194 | 2012-11-07 00:45:48 +0000 | [diff] [blame] | 11489 | } else { |
| 11490 | val2 = SHMEM_RD(bp, dev_info.port_hw_config[port]. |
| 11491 | iscsi_mac_upper); |
| 11492 | val = SHMEM_RD(bp, dev_info.port_hw_config[port]. |
| 11493 | iscsi_mac_lower); |
| 11494 | bnx2x_set_mac_buf(iscsi_mac, val, val2); |
| 11495 | |
| 11496 | val2 = SHMEM_RD(bp, dev_info.port_hw_config[port]. |
| 11497 | fcoe_fip_mac_upper); |
| 11498 | val = SHMEM_RD(bp, dev_info.port_hw_config[port]. |
| 11499 | fcoe_fip_mac_lower); |
| 11500 | bnx2x_set_mac_buf(fip_mac, val, val2); |
| 11501 | } |
| 11502 | |
| 11503 | /* Disable iSCSI OOO if MAC configuration is invalid. */ |
| 11504 | if (!is_valid_ether_addr(iscsi_mac)) { |
| 11505 | bp->flags |= NO_ISCSI_OOO_FLAG | NO_ISCSI_FLAG; |
| 11506 | memset(iscsi_mac, 0, ETH_ALEN); |
| 11507 | } |
| 11508 | |
| 11509 | /* Disable FCoE if MAC configuration is invalid. */ |
| 11510 | if (!is_valid_ether_addr(fip_mac)) { |
| 11511 | bp->flags |= NO_FCOE_FLAG; |
| 11512 | memset(bp->fip_mac, 0, ETH_ALEN); |
| 11513 | } |
| 11514 | } |
| 11515 | |
Bill Pemberton | 0329aba | 2012-12-03 09:24:24 -0500 | [diff] [blame] | 11516 | static void bnx2x_get_mac_hwinfo(struct bnx2x *bp) |
Dmitry Kravkov | 0793f83f | 2010-12-01 12:39:28 -0800 | [diff] [blame] | 11517 | { |
| 11518 | u32 val, val2; |
| 11519 | int func = BP_ABS_FUNC(bp); |
| 11520 | int port = BP_PORT(bp); |
| 11521 | |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 11522 | /* Zero primary MAC configuration */ |
| 11523 | memset(bp->dev->dev_addr, 0, ETH_ALEN); |
| 11524 | |
Dmitry Kravkov | 0793f83f | 2010-12-01 12:39:28 -0800 | [diff] [blame] | 11525 | if (BP_NOMCP(bp)) { |
| 11526 | BNX2X_ERROR("warning: random MAC workaround active\n"); |
Danny Kukawka | 7ce5d22 | 2012-02-15 06:45:40 +0000 | [diff] [blame] | 11527 | eth_hw_addr_random(bp->dev); |
Dmitry Kravkov | 0793f83f | 2010-12-01 12:39:28 -0800 | [diff] [blame] | 11528 | } else if (IS_MF(bp)) { |
| 11529 | val2 = MF_CFG_RD(bp, func_mf_config[func].mac_upper); |
| 11530 | val = MF_CFG_RD(bp, func_mf_config[func].mac_lower); |
| 11531 | if ((val2 != FUNC_MF_CFG_UPPERMAC_DEFAULT) && |
| 11532 | (val != FUNC_MF_CFG_LOWERMAC_DEFAULT)) |
| 11533 | bnx2x_set_mac_buf(bp->dev->dev_addr, val, val2); |
| 11534 | |
Merav Sicron | 55c1194 | 2012-11-07 00:45:48 +0000 | [diff] [blame] | 11535 | if (CNIC_SUPPORT(bp)) |
| 11536 | bnx2x_get_cnic_mac_hwinfo(bp); |
Dmitry Kravkov | 0793f83f | 2010-12-01 12:39:28 -0800 | [diff] [blame] | 11537 | } else { |
| 11538 | /* in SF read MACs from port configuration */ |
| 11539 | val2 = SHMEM_RD(bp, dev_info.port_hw_config[port].mac_upper); |
| 11540 | val = SHMEM_RD(bp, dev_info.port_hw_config[port].mac_lower); |
| 11541 | bnx2x_set_mac_buf(bp->dev->dev_addr, val, val2); |
| 11542 | |
Merav Sicron | 55c1194 | 2012-11-07 00:45:48 +0000 | [diff] [blame] | 11543 | if (CNIC_SUPPORT(bp)) |
| 11544 | bnx2x_get_cnic_mac_hwinfo(bp); |
Dmitry Kravkov | 0793f83f | 2010-12-01 12:39:28 -0800 | [diff] [blame] | 11545 | } |
| 11546 | |
Yuval Mintz | 3d7d562 | 2013-10-09 16:06:28 +0200 | [diff] [blame] | 11547 | if (!BP_NOMCP(bp)) { |
| 11548 | /* Read physical port identifier from shmem */ |
| 11549 | val2 = SHMEM_RD(bp, dev_info.port_hw_config[port].mac_upper); |
| 11550 | val = SHMEM_RD(bp, dev_info.port_hw_config[port].mac_lower); |
| 11551 | bnx2x_set_mac_buf(bp->phys_port_id, val, val2); |
| 11552 | bp->flags |= HAS_PHYS_PORT_ID; |
| 11553 | } |
| 11554 | |
Yaniv Rosner | c18487e | 2008-06-23 20:27:52 -0700 | [diff] [blame] | 11555 | memcpy(bp->link_params.mac_addr, bp->dev->dev_addr, ETH_ALEN); |
Michael Chan | 37b091b | 2009-10-10 13:46:55 +0000 | [diff] [blame] | 11556 | |
Dmitry Kravkov | 614c76d | 2011-11-28 12:31:49 +0000 | [diff] [blame] | 11557 | if (!bnx2x_is_valid_ether_addr(bp, bp->dev->dev_addr)) |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 11558 | dev_err(&bp->pdev->dev, |
Merav Sicron | 51c1a58 | 2012-03-18 10:33:38 +0000 | [diff] [blame] | 11559 | "bad Ethernet MAC address configuration: %pM\n" |
| 11560 | "change it manually before bringing up the appropriate network interface\n", |
Joe Perches | 0f9dad1 | 2011-08-14 12:16:19 +0000 | [diff] [blame] | 11561 | bp->dev->dev_addr); |
Yuval Mintz | 7964211 | 2012-12-02 04:05:50 +0000 | [diff] [blame] | 11562 | } |
Merav Sicron | 51c1a58 | 2012-03-18 10:33:38 +0000 | [diff] [blame] | 11563 | |
Bill Pemberton | 0329aba | 2012-12-03 09:24:24 -0500 | [diff] [blame] | 11564 | static bool bnx2x_get_dropless_info(struct bnx2x *bp) |
Yuval Mintz | 7964211 | 2012-12-02 04:05:50 +0000 | [diff] [blame] | 11565 | { |
| 11566 | int tmp; |
| 11567 | u32 cfg; |
Merav Sicron | 51c1a58 | 2012-03-18 10:33:38 +0000 | [diff] [blame] | 11568 | |
Yuval Mintz | aeeddb8 | 2013-08-19 09:11:59 +0300 | [diff] [blame] | 11569 | if (IS_VF(bp)) |
| 11570 | return 0; |
| 11571 | |
Yuval Mintz | 7964211 | 2012-12-02 04:05:50 +0000 | [diff] [blame] | 11572 | if (IS_MF(bp) && !CHIP_IS_E1x(bp)) { |
| 11573 | /* Take function: tmp = func */ |
| 11574 | tmp = BP_ABS_FUNC(bp); |
| 11575 | cfg = MF_CFG_RD(bp, func_ext_config[tmp].func_cfg); |
| 11576 | cfg = !!(cfg & MACP_FUNC_CFG_PAUSE_ON_HOST_RING); |
| 11577 | } else { |
| 11578 | /* Take port: tmp = port */ |
| 11579 | tmp = BP_PORT(bp); |
| 11580 | cfg = SHMEM_RD(bp, |
| 11581 | dev_info.port_hw_config[tmp].generic_features); |
| 11582 | cfg = !!(cfg & PORT_HW_CFG_PAUSE_ON_HOST_RING_ENABLED); |
| 11583 | } |
| 11584 | return cfg; |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 11585 | } |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 11586 | |
Bill Pemberton | 0329aba | 2012-12-03 09:24:24 -0500 | [diff] [blame] | 11587 | static int bnx2x_get_hwinfo(struct bnx2x *bp) |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 11588 | { |
Dmitry Kravkov | 0793f83f | 2010-12-01 12:39:28 -0800 | [diff] [blame] | 11589 | int /*abs*/func = BP_ABS_FUNC(bp); |
David S. Miller | b8ee832 | 2011-04-17 16:56:12 -0700 | [diff] [blame] | 11590 | int vn; |
Dmitry Kravkov | 0793f83f | 2010-12-01 12:39:28 -0800 | [diff] [blame] | 11591 | u32 val = 0; |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 11592 | int rc = 0; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 11593 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 11594 | bnx2x_get_common_hwinfo(bp); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 11595 | |
Ariel Elior | 6383c0b | 2011-07-14 08:31:57 +0000 | [diff] [blame] | 11596 | /* |
| 11597 | * initialize IGU parameters |
| 11598 | */ |
Dmitry Kravkov | f2e0899 | 2010-10-06 03:28:26 +0000 | [diff] [blame] | 11599 | if (CHIP_IS_E1x(bp)) { |
| 11600 | bp->common.int_block = INT_BLOCK_HC; |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 11601 | |
Dmitry Kravkov | f2e0899 | 2010-10-06 03:28:26 +0000 | [diff] [blame] | 11602 | bp->igu_dsb_id = DEF_SB_IGU_ID; |
| 11603 | bp->igu_base_sb = 0; |
Dmitry Kravkov | f2e0899 | 2010-10-06 03:28:26 +0000 | [diff] [blame] | 11604 | } else { |
| 11605 | bp->common.int_block = INT_BLOCK_IGU; |
David S. Miller | 8decf86 | 2011-09-22 03:23:13 -0400 | [diff] [blame] | 11606 | |
Yuval Mintz | 16a5fd9 | 2013-06-02 00:06:18 +0000 | [diff] [blame] | 11607 | /* do not allow device reset during IGU info processing */ |
David S. Miller | 8decf86 | 2011-09-22 03:23:13 -0400 | [diff] [blame] | 11608 | bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RESET); |
| 11609 | |
Dmitry Kravkov | f2e0899 | 2010-10-06 03:28:26 +0000 | [diff] [blame] | 11610 | val = REG_RD(bp, IGU_REG_BLOCK_CONFIGURATION); |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 11611 | |
Dmitry Kravkov | f2e0899 | 2010-10-06 03:28:26 +0000 | [diff] [blame] | 11612 | if (val & IGU_BLOCK_CONFIGURATION_REG_BACKWARD_COMP_EN) { |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 11613 | int tout = 5000; |
| 11614 | |
| 11615 | BNX2X_DEV_INFO("FORCING Normal Mode\n"); |
| 11616 | |
| 11617 | val &= ~(IGU_BLOCK_CONFIGURATION_REG_BACKWARD_COMP_EN); |
| 11618 | REG_WR(bp, IGU_REG_BLOCK_CONFIGURATION, val); |
| 11619 | REG_WR(bp, IGU_REG_RESET_MEMORIES, 0x7f); |
| 11620 | |
| 11621 | while (tout && REG_RD(bp, IGU_REG_RESET_MEMORIES)) { |
| 11622 | tout--; |
Yuval Mintz | 0926d49 | 2013-01-23 03:21:45 +0000 | [diff] [blame] | 11623 | usleep_range(1000, 2000); |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 11624 | } |
| 11625 | |
| 11626 | if (REG_RD(bp, IGU_REG_RESET_MEMORIES)) { |
| 11627 | dev_err(&bp->pdev->dev, |
| 11628 | "FORCING Normal Mode failed!!!\n"); |
Barak Witkowski | 9b341bb | 2012-12-02 04:05:52 +0000 | [diff] [blame] | 11629 | bnx2x_release_hw_lock(bp, |
| 11630 | HW_LOCK_RESOURCE_RESET); |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 11631 | return -EPERM; |
| 11632 | } |
| 11633 | } |
| 11634 | |
| 11635 | if (val & IGU_BLOCK_CONFIGURATION_REG_BACKWARD_COMP_EN) { |
| 11636 | BNX2X_DEV_INFO("IGU Backward Compatible Mode\n"); |
Dmitry Kravkov | f2e0899 | 2010-10-06 03:28:26 +0000 | [diff] [blame] | 11637 | bp->common.int_block |= INT_BLOCK_MODE_BW_COMP; |
| 11638 | } else |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 11639 | BNX2X_DEV_INFO("IGU Normal Mode\n"); |
Dmitry Kravkov | f2e0899 | 2010-10-06 03:28:26 +0000 | [diff] [blame] | 11640 | |
Barak Witkowski | 9b341bb | 2012-12-02 04:05:52 +0000 | [diff] [blame] | 11641 | rc = bnx2x_get_igu_cam_info(bp); |
David S. Miller | 8decf86 | 2011-09-22 03:23:13 -0400 | [diff] [blame] | 11642 | bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RESET); |
Barak Witkowski | 9b341bb | 2012-12-02 04:05:52 +0000 | [diff] [blame] | 11643 | if (rc) |
| 11644 | return rc; |
Dmitry Kravkov | f2e0899 | 2010-10-06 03:28:26 +0000 | [diff] [blame] | 11645 | } |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 11646 | |
| 11647 | /* |
| 11648 | * set base FW non-default (fast path) status block id, this value is |
| 11649 | * used to initialize the fw_sb_id saved on the fp/queue structure to |
| 11650 | * determine the id used by the FW. |
| 11651 | */ |
| 11652 | if (CHIP_IS_E1x(bp)) |
| 11653 | bp->base_fw_ndsb = BP_PORT(bp) * FP_SB_MAX_E1x + BP_L_ID(bp); |
| 11654 | else /* |
| 11655 | * 57712 - we currently use one FW SB per IGU SB (Rx and Tx of |
| 11656 | * the same queue are indicated on the same IGU SB). So we prefer |
| 11657 | * FW and IGU SBs to be the same value. |
| 11658 | */ |
| 11659 | bp->base_fw_ndsb = bp->igu_base_sb; |
| 11660 | |
| 11661 | BNX2X_DEV_INFO("igu_dsb_id %d igu_base_sb %d igu_sb_cnt %d\n" |
| 11662 | "base_fw_ndsb %d\n", bp->igu_dsb_id, bp->igu_base_sb, |
| 11663 | bp->igu_sb_cnt, bp->base_fw_ndsb); |
Dmitry Kravkov | f2e0899 | 2010-10-06 03:28:26 +0000 | [diff] [blame] | 11664 | |
| 11665 | /* |
| 11666 | * Initialize MF configuration |
| 11667 | */ |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 11668 | |
Dmitry Kravkov | fb3bff1 | 2010-10-06 03:26:40 +0000 | [diff] [blame] | 11669 | bp->mf_ov = 0; |
| 11670 | bp->mf_mode = 0; |
David S. Miller | 8decf86 | 2011-09-22 03:23:13 -0400 | [diff] [blame] | 11671 | vn = BP_VN(bp); |
Dmitry Kravkov | 0793f83f | 2010-12-01 12:39:28 -0800 | [diff] [blame] | 11672 | |
Dmitry Kravkov | f2e0899 | 2010-10-06 03:28:26 +0000 | [diff] [blame] | 11673 | if (!CHIP_IS_E1(bp) && !BP_NOMCP(bp)) { |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 11674 | BNX2X_DEV_INFO("shmem2base 0x%x, size %d, mfcfg offset %d\n", |
| 11675 | bp->common.shmem2_base, SHMEM2_RD(bp, size), |
| 11676 | (u32)offsetof(struct shmem2_region, mf_cfg_addr)); |
| 11677 | |
Dmitry Kravkov | f2e0899 | 2010-10-06 03:28:26 +0000 | [diff] [blame] | 11678 | if (SHMEM2_HAS(bp, mf_cfg_addr)) |
| 11679 | bp->common.mf_cfg_base = SHMEM2_RD(bp, mf_cfg_addr); |
| 11680 | else |
| 11681 | bp->common.mf_cfg_base = bp->common.shmem_base + |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 11682 | offsetof(struct shmem_region, func_mb) + |
| 11683 | E1H_FUNC_MAX * sizeof(struct drv_func_mb); |
Dmitry Kravkov | 0793f83f | 2010-12-01 12:39:28 -0800 | [diff] [blame] | 11684 | /* |
| 11685 | * get mf configuration: |
Yuval Mintz | 16a5fd9 | 2013-06-02 00:06:18 +0000 | [diff] [blame] | 11686 | * 1. Existence of MF configuration |
Dmitry Kravkov | 0793f83f | 2010-12-01 12:39:28 -0800 | [diff] [blame] | 11687 | * 2. MAC address must be legal (check only upper bytes) |
| 11688 | * for Switch-Independent mode; |
| 11689 | * OVLAN must be legal for Switch-Dependent mode |
| 11690 | * 3. SF_MODE configures specific MF mode |
| 11691 | */ |
| 11692 | if (bp->common.mf_cfg_base != SHMEM_MF_CFG_ADDR_NONE) { |
| 11693 | /* get mf configuration */ |
| 11694 | val = SHMEM_RD(bp, |
| 11695 | dev_info.shared_feature_config.config); |
| 11696 | val &= SHARED_FEAT_CFG_FORCE_SF_MODE_MASK; |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 11697 | |
Dmitry Kravkov | 0793f83f | 2010-12-01 12:39:28 -0800 | [diff] [blame] | 11698 | switch (val) { |
| 11699 | case SHARED_FEAT_CFG_FORCE_SF_MODE_SWITCH_INDEPT: |
| 11700 | val = MF_CFG_RD(bp, func_mf_config[func]. |
| 11701 | mac_upper); |
| 11702 | /* check for legal mac (upper bytes)*/ |
| 11703 | if (val != 0xffff) { |
| 11704 | bp->mf_mode = MULTI_FUNCTION_SI; |
| 11705 | bp->mf_config[vn] = MF_CFG_RD(bp, |
| 11706 | func_mf_config[func].config); |
| 11707 | } else |
Merav Sicron | 51c1a58 | 2012-03-18 10:33:38 +0000 | [diff] [blame] | 11708 | BNX2X_DEV_INFO("illegal MAC address for SI\n"); |
Dmitry Kravkov | 0793f83f | 2010-12-01 12:39:28 -0800 | [diff] [blame] | 11709 | break; |
Barak Witkowski | a334872 | 2012-04-23 03:04:46 +0000 | [diff] [blame] | 11710 | case SHARED_FEAT_CFG_FORCE_SF_MODE_AFEX_MODE: |
| 11711 | if ((!CHIP_IS_E1x(bp)) && |
| 11712 | (MF_CFG_RD(bp, func_mf_config[func]. |
| 11713 | mac_upper) != 0xffff) && |
| 11714 | (SHMEM2_HAS(bp, |
| 11715 | afex_driver_support))) { |
| 11716 | bp->mf_mode = MULTI_FUNCTION_AFEX; |
| 11717 | bp->mf_config[vn] = MF_CFG_RD(bp, |
| 11718 | func_mf_config[func].config); |
| 11719 | } else { |
| 11720 | BNX2X_DEV_INFO("can not configure afex mode\n"); |
| 11721 | } |
| 11722 | break; |
Dmitry Kravkov | 0793f83f | 2010-12-01 12:39:28 -0800 | [diff] [blame] | 11723 | case SHARED_FEAT_CFG_FORCE_SF_MODE_MF_ALLOWED: |
| 11724 | /* get OV configuration */ |
| 11725 | val = MF_CFG_RD(bp, |
| 11726 | func_mf_config[FUNC_0].e1hov_tag); |
| 11727 | val &= FUNC_MF_CFG_E1HOV_TAG_MASK; |
| 11728 | |
| 11729 | if (val != FUNC_MF_CFG_E1HOV_TAG_DEFAULT) { |
| 11730 | bp->mf_mode = MULTI_FUNCTION_SD; |
| 11731 | bp->mf_config[vn] = MF_CFG_RD(bp, |
| 11732 | func_mf_config[func].config); |
| 11733 | } else |
Dmitry Kravkov | 754a2f5 | 2011-06-14 01:34:02 +0000 | [diff] [blame] | 11734 | BNX2X_DEV_INFO("illegal OV for SD\n"); |
Dmitry Kravkov | 0793f83f | 2010-12-01 12:39:28 -0800 | [diff] [blame] | 11735 | break; |
Ariel Elior | 3786b94 | 2013-03-11 05:17:44 +0000 | [diff] [blame] | 11736 | case SHARED_FEAT_CFG_FORCE_SF_MODE_FORCED_SF: |
| 11737 | bp->mf_config[vn] = 0; |
| 11738 | break; |
Dmitry Kravkov | 0793f83f | 2010-12-01 12:39:28 -0800 | [diff] [blame] | 11739 | default: |
| 11740 | /* Unknown configuration: reset mf_config */ |
| 11741 | bp->mf_config[vn] = 0; |
Merav Sicron | 51c1a58 | 2012-03-18 10:33:38 +0000 | [diff] [blame] | 11742 | BNX2X_DEV_INFO("unknown MF mode 0x%x\n", val); |
Dmitry Kravkov | 0793f83f | 2010-12-01 12:39:28 -0800 | [diff] [blame] | 11743 | } |
| 11744 | } |
| 11745 | |
Eilon Greenstein | 2691d51 | 2009-08-12 08:22:08 +0000 | [diff] [blame] | 11746 | BNX2X_DEV_INFO("%s function mode\n", |
Dmitry Kravkov | fb3bff1 | 2010-10-06 03:26:40 +0000 | [diff] [blame] | 11747 | IS_MF(bp) ? "multi" : "single"); |
Eilon Greenstein | 2691d51 | 2009-08-12 08:22:08 +0000 | [diff] [blame] | 11748 | |
Dmitry Kravkov | 0793f83f | 2010-12-01 12:39:28 -0800 | [diff] [blame] | 11749 | switch (bp->mf_mode) { |
| 11750 | case MULTI_FUNCTION_SD: |
| 11751 | val = MF_CFG_RD(bp, func_mf_config[func].e1hov_tag) & |
| 11752 | FUNC_MF_CFG_E1HOV_TAG_MASK; |
Eilon Greenstein | 2691d51 | 2009-08-12 08:22:08 +0000 | [diff] [blame] | 11753 | if (val != FUNC_MF_CFG_E1HOV_TAG_DEFAULT) { |
Dmitry Kravkov | fb3bff1 | 2010-10-06 03:26:40 +0000 | [diff] [blame] | 11754 | bp->mf_ov = val; |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 11755 | bp->path_has_ovlan = true; |
| 11756 | |
Merav Sicron | 51c1a58 | 2012-03-18 10:33:38 +0000 | [diff] [blame] | 11757 | BNX2X_DEV_INFO("MF OV for func %d is %d (0x%04x)\n", |
| 11758 | func, bp->mf_ov, bp->mf_ov); |
Eilon Greenstein | 2691d51 | 2009-08-12 08:22:08 +0000 | [diff] [blame] | 11759 | } else { |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 11760 | dev_err(&bp->pdev->dev, |
Merav Sicron | 51c1a58 | 2012-03-18 10:33:38 +0000 | [diff] [blame] | 11761 | "No valid MF OV for func %d, aborting\n", |
| 11762 | func); |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 11763 | return -EPERM; |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 11764 | } |
Dmitry Kravkov | 0793f83f | 2010-12-01 12:39:28 -0800 | [diff] [blame] | 11765 | break; |
Barak Witkowski | a334872 | 2012-04-23 03:04:46 +0000 | [diff] [blame] | 11766 | case MULTI_FUNCTION_AFEX: |
| 11767 | BNX2X_DEV_INFO("func %d is in MF afex mode\n", func); |
| 11768 | break; |
Dmitry Kravkov | 0793f83f | 2010-12-01 12:39:28 -0800 | [diff] [blame] | 11769 | case MULTI_FUNCTION_SI: |
Merav Sicron | 51c1a58 | 2012-03-18 10:33:38 +0000 | [diff] [blame] | 11770 | BNX2X_DEV_INFO("func %d is in MF switch-independent mode\n", |
| 11771 | func); |
Dmitry Kravkov | 0793f83f | 2010-12-01 12:39:28 -0800 | [diff] [blame] | 11772 | break; |
| 11773 | default: |
| 11774 | if (vn) { |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 11775 | dev_err(&bp->pdev->dev, |
Merav Sicron | 51c1a58 | 2012-03-18 10:33:38 +0000 | [diff] [blame] | 11776 | "VN %d is in a single function mode, aborting\n", |
| 11777 | vn); |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 11778 | return -EPERM; |
Eilon Greenstein | 2691d51 | 2009-08-12 08:22:08 +0000 | [diff] [blame] | 11779 | } |
Dmitry Kravkov | 0793f83f | 2010-12-01 12:39:28 -0800 | [diff] [blame] | 11780 | break; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 11781 | } |
Dmitry Kravkov | 0793f83f | 2010-12-01 12:39:28 -0800 | [diff] [blame] | 11782 | |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 11783 | /* check if other port on the path needs ovlan: |
| 11784 | * Since MF configuration is shared between ports |
| 11785 | * Possible mixed modes are only |
| 11786 | * {SF, SI} {SF, SD} {SD, SF} {SI, SF} |
| 11787 | */ |
| 11788 | if (CHIP_MODE_IS_4_PORT(bp) && |
| 11789 | !bp->path_has_ovlan && |
| 11790 | !IS_MF(bp) && |
| 11791 | bp->common.mf_cfg_base != SHMEM_MF_CFG_ADDR_NONE) { |
| 11792 | u8 other_port = !BP_PORT(bp); |
| 11793 | u8 other_func = BP_PATH(bp) + 2*other_port; |
| 11794 | val = MF_CFG_RD(bp, |
| 11795 | func_mf_config[other_func].e1hov_tag); |
| 11796 | if (val != FUNC_MF_CFG_E1HOV_TAG_DEFAULT) |
| 11797 | bp->path_has_ovlan = true; |
| 11798 | } |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 11799 | } |
| 11800 | |
Dmitry Kravkov | e848582 | 2014-01-05 18:33:50 +0200 | [diff] [blame] | 11801 | /* adjust igu_sb_cnt to MF for E1H */ |
| 11802 | if (CHIP_IS_E1H(bp) && IS_MF(bp)) |
| 11803 | bp->igu_sb_cnt = min_t(u8, bp->igu_sb_cnt, E1H_MAX_MF_SB_COUNT); |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 11804 | |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 11805 | /* port info */ |
| 11806 | bnx2x_get_port_hwinfo(bp); |
Dmitry Kravkov | f2e0899 | 2010-10-06 03:28:26 +0000 | [diff] [blame] | 11807 | |
Dmitry Kravkov | 0793f83f | 2010-12-01 12:39:28 -0800 | [diff] [blame] | 11808 | /* Get MAC addresses */ |
| 11809 | bnx2x_get_mac_hwinfo(bp); |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 11810 | |
Vladislav Zolotarov | 2ba4514 | 2011-01-31 14:39:17 +0000 | [diff] [blame] | 11811 | bnx2x_get_cnic_info(bp); |
Vladislav Zolotarov | 2ba4514 | 2011-01-31 14:39:17 +0000 | [diff] [blame] | 11812 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 11813 | return rc; |
| 11814 | } |
| 11815 | |
Bill Pemberton | 0329aba | 2012-12-03 09:24:24 -0500 | [diff] [blame] | 11816 | static void bnx2x_read_fwinfo(struct bnx2x *bp) |
Vladislav Zolotarov | 34f24c7 | 2010-04-19 01:13:23 +0000 | [diff] [blame] | 11817 | { |
| 11818 | int cnt, i, block_end, rodi; |
Barak Witkowski | fcdf95c | 2011-12-14 00:14:53 +0000 | [diff] [blame] | 11819 | char vpd_start[BNX2X_VPD_LEN+1]; |
Vladislav Zolotarov | 34f24c7 | 2010-04-19 01:13:23 +0000 | [diff] [blame] | 11820 | char str_id_reg[VENDOR_ID_LEN+1]; |
| 11821 | char str_id_cap[VENDOR_ID_LEN+1]; |
Barak Witkowski | fcdf95c | 2011-12-14 00:14:53 +0000 | [diff] [blame] | 11822 | char *vpd_data; |
| 11823 | char *vpd_extended_data = NULL; |
Vladislav Zolotarov | 34f24c7 | 2010-04-19 01:13:23 +0000 | [diff] [blame] | 11824 | u8 len; |
| 11825 | |
Barak Witkowski | fcdf95c | 2011-12-14 00:14:53 +0000 | [diff] [blame] | 11826 | cnt = pci_read_vpd(bp->pdev, 0, BNX2X_VPD_LEN, vpd_start); |
Vladislav Zolotarov | 34f24c7 | 2010-04-19 01:13:23 +0000 | [diff] [blame] | 11827 | memset(bp->fw_ver, 0, sizeof(bp->fw_ver)); |
| 11828 | |
| 11829 | if (cnt < BNX2X_VPD_LEN) |
| 11830 | goto out_not_found; |
| 11831 | |
Barak Witkowski | fcdf95c | 2011-12-14 00:14:53 +0000 | [diff] [blame] | 11832 | /* VPD RO tag should be first tag after identifier string, hence |
| 11833 | * we should be able to find it in first BNX2X_VPD_LEN chars |
| 11834 | */ |
| 11835 | i = pci_vpd_find_tag(vpd_start, 0, BNX2X_VPD_LEN, |
Vladislav Zolotarov | 34f24c7 | 2010-04-19 01:13:23 +0000 | [diff] [blame] | 11836 | PCI_VPD_LRDT_RO_DATA); |
| 11837 | if (i < 0) |
| 11838 | goto out_not_found; |
| 11839 | |
Vladislav Zolotarov | 34f24c7 | 2010-04-19 01:13:23 +0000 | [diff] [blame] | 11840 | block_end = i + PCI_VPD_LRDT_TAG_SIZE + |
Barak Witkowski | fcdf95c | 2011-12-14 00:14:53 +0000 | [diff] [blame] | 11841 | pci_vpd_lrdt_size(&vpd_start[i]); |
Vladislav Zolotarov | 34f24c7 | 2010-04-19 01:13:23 +0000 | [diff] [blame] | 11842 | |
| 11843 | i += PCI_VPD_LRDT_TAG_SIZE; |
| 11844 | |
Barak Witkowski | fcdf95c | 2011-12-14 00:14:53 +0000 | [diff] [blame] | 11845 | if (block_end > BNX2X_VPD_LEN) { |
| 11846 | vpd_extended_data = kmalloc(block_end, GFP_KERNEL); |
| 11847 | if (vpd_extended_data == NULL) |
| 11848 | goto out_not_found; |
| 11849 | |
| 11850 | /* read rest of vpd image into vpd_extended_data */ |
| 11851 | memcpy(vpd_extended_data, vpd_start, BNX2X_VPD_LEN); |
| 11852 | cnt = pci_read_vpd(bp->pdev, BNX2X_VPD_LEN, |
| 11853 | block_end - BNX2X_VPD_LEN, |
| 11854 | vpd_extended_data + BNX2X_VPD_LEN); |
| 11855 | if (cnt < (block_end - BNX2X_VPD_LEN)) |
| 11856 | goto out_not_found; |
| 11857 | vpd_data = vpd_extended_data; |
| 11858 | } else |
| 11859 | vpd_data = vpd_start; |
| 11860 | |
| 11861 | /* now vpd_data holds full vpd content in both cases */ |
Vladislav Zolotarov | 34f24c7 | 2010-04-19 01:13:23 +0000 | [diff] [blame] | 11862 | |
| 11863 | rodi = pci_vpd_find_info_keyword(vpd_data, i, block_end, |
| 11864 | PCI_VPD_RO_KEYWORD_MFR_ID); |
| 11865 | if (rodi < 0) |
| 11866 | goto out_not_found; |
| 11867 | |
| 11868 | len = pci_vpd_info_field_size(&vpd_data[rodi]); |
| 11869 | |
| 11870 | if (len != VENDOR_ID_LEN) |
| 11871 | goto out_not_found; |
| 11872 | |
| 11873 | rodi += PCI_VPD_INFO_FLD_HDR_SIZE; |
| 11874 | |
| 11875 | /* vendor specific info */ |
| 11876 | snprintf(str_id_reg, VENDOR_ID_LEN + 1, "%04x", PCI_VENDOR_ID_DELL); |
| 11877 | snprintf(str_id_cap, VENDOR_ID_LEN + 1, "%04X", PCI_VENDOR_ID_DELL); |
| 11878 | if (!strncmp(str_id_reg, &vpd_data[rodi], VENDOR_ID_LEN) || |
| 11879 | !strncmp(str_id_cap, &vpd_data[rodi], VENDOR_ID_LEN)) { |
| 11880 | |
| 11881 | rodi = pci_vpd_find_info_keyword(vpd_data, i, block_end, |
| 11882 | PCI_VPD_RO_KEYWORD_VENDOR0); |
| 11883 | if (rodi >= 0) { |
| 11884 | len = pci_vpd_info_field_size(&vpd_data[rodi]); |
| 11885 | |
| 11886 | rodi += PCI_VPD_INFO_FLD_HDR_SIZE; |
| 11887 | |
| 11888 | if (len < 32 && (len + rodi) <= BNX2X_VPD_LEN) { |
| 11889 | memcpy(bp->fw_ver, &vpd_data[rodi], len); |
| 11890 | bp->fw_ver[len] = ' '; |
| 11891 | } |
| 11892 | } |
Barak Witkowski | fcdf95c | 2011-12-14 00:14:53 +0000 | [diff] [blame] | 11893 | kfree(vpd_extended_data); |
Vladislav Zolotarov | 34f24c7 | 2010-04-19 01:13:23 +0000 | [diff] [blame] | 11894 | return; |
| 11895 | } |
| 11896 | out_not_found: |
Barak Witkowski | fcdf95c | 2011-12-14 00:14:53 +0000 | [diff] [blame] | 11897 | kfree(vpd_extended_data); |
Vladislav Zolotarov | 34f24c7 | 2010-04-19 01:13:23 +0000 | [diff] [blame] | 11898 | return; |
| 11899 | } |
| 11900 | |
Bill Pemberton | 0329aba | 2012-12-03 09:24:24 -0500 | [diff] [blame] | 11901 | static void bnx2x_set_modes_bitmap(struct bnx2x *bp) |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 11902 | { |
| 11903 | u32 flags = 0; |
| 11904 | |
| 11905 | if (CHIP_REV_IS_FPGA(bp)) |
| 11906 | SET_FLAGS(flags, MODE_FPGA); |
| 11907 | else if (CHIP_REV_IS_EMUL(bp)) |
| 11908 | SET_FLAGS(flags, MODE_EMUL); |
| 11909 | else |
| 11910 | SET_FLAGS(flags, MODE_ASIC); |
| 11911 | |
| 11912 | if (CHIP_MODE_IS_4_PORT(bp)) |
| 11913 | SET_FLAGS(flags, MODE_PORT4); |
| 11914 | else |
| 11915 | SET_FLAGS(flags, MODE_PORT2); |
| 11916 | |
| 11917 | if (CHIP_IS_E2(bp)) |
| 11918 | SET_FLAGS(flags, MODE_E2); |
| 11919 | else if (CHIP_IS_E3(bp)) { |
| 11920 | SET_FLAGS(flags, MODE_E3); |
| 11921 | if (CHIP_REV(bp) == CHIP_REV_Ax) |
| 11922 | SET_FLAGS(flags, MODE_E3_A0); |
Ariel Elior | 6383c0b | 2011-07-14 08:31:57 +0000 | [diff] [blame] | 11923 | else /*if (CHIP_REV(bp) == CHIP_REV_Bx)*/ |
| 11924 | SET_FLAGS(flags, MODE_E3_B0 | MODE_COS3); |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 11925 | } |
| 11926 | |
| 11927 | if (IS_MF(bp)) { |
| 11928 | SET_FLAGS(flags, MODE_MF); |
| 11929 | switch (bp->mf_mode) { |
| 11930 | case MULTI_FUNCTION_SD: |
| 11931 | SET_FLAGS(flags, MODE_MF_SD); |
| 11932 | break; |
| 11933 | case MULTI_FUNCTION_SI: |
| 11934 | SET_FLAGS(flags, MODE_MF_SI); |
| 11935 | break; |
Barak Witkowski | a334872 | 2012-04-23 03:04:46 +0000 | [diff] [blame] | 11936 | case MULTI_FUNCTION_AFEX: |
| 11937 | SET_FLAGS(flags, MODE_MF_AFEX); |
| 11938 | break; |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 11939 | } |
| 11940 | } else |
| 11941 | SET_FLAGS(flags, MODE_SF); |
| 11942 | |
| 11943 | #if defined(__LITTLE_ENDIAN) |
| 11944 | SET_FLAGS(flags, MODE_LITTLE_ENDIAN); |
| 11945 | #else /*(__BIG_ENDIAN)*/ |
| 11946 | SET_FLAGS(flags, MODE_BIG_ENDIAN); |
| 11947 | #endif |
| 11948 | INIT_MODE_FLAGS(bp) = flags; |
| 11949 | } |
| 11950 | |
Bill Pemberton | 0329aba | 2012-12-03 09:24:24 -0500 | [diff] [blame] | 11951 | static int bnx2x_init_bp(struct bnx2x *bp) |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 11952 | { |
Dmitry Kravkov | f2e0899 | 2010-10-06 03:28:26 +0000 | [diff] [blame] | 11953 | int func; |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 11954 | int rc; |
| 11955 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 11956 | mutex_init(&bp->port.phy_mutex); |
Eilon Greenstein | c4ff7cb | 2009-10-15 00:18:27 -0700 | [diff] [blame] | 11957 | mutex_init(&bp->fw_mb_mutex); |
Yuval Mintz | 42f8277 | 2014-03-23 18:12:23 +0200 | [diff] [blame] | 11958 | mutex_init(&bp->drv_info_mutex); |
| 11959 | bp->drv_info_mng_owner = false; |
David S. Miller | bb7e95c | 2010-07-27 21:01:35 -0700 | [diff] [blame] | 11960 | spin_lock_init(&bp->stats_lock); |
Dmitry Kravkov | 507393e | 2013-08-13 02:24:59 +0300 | [diff] [blame] | 11961 | sema_init(&bp->stats_sema, 1); |
Merav Sicron | 55c1194 | 2012-11-07 00:45:48 +0000 | [diff] [blame] | 11962 | |
Eilon Greenstein | 1cf167f | 2009-01-14 21:22:18 -0800 | [diff] [blame] | 11963 | INIT_DELAYED_WORK(&bp->sp_task, bnx2x_sp_task); |
Ariel Elior | 7be08a7 | 2011-07-14 08:31:19 +0000 | [diff] [blame] | 11964 | INIT_DELAYED_WORK(&bp->sp_rtnl_task, bnx2x_sp_rtnl_task); |
Yaniv Rosner | 3deb816 | 2011-06-14 01:34:33 +0000 | [diff] [blame] | 11965 | INIT_DELAYED_WORK(&bp->period_task, bnx2x_period_task); |
Yuval Mintz | 370d4a2 | 2014-03-23 18:12:24 +0200 | [diff] [blame] | 11966 | INIT_DELAYED_WORK(&bp->iov_task, bnx2x_iov_task); |
Ariel Elior | 1ab4434 | 2013-01-01 05:22:23 +0000 | [diff] [blame] | 11967 | if (IS_PF(bp)) { |
| 11968 | rc = bnx2x_get_hwinfo(bp); |
| 11969 | if (rc) |
| 11970 | return rc; |
| 11971 | } else { |
Ariel Elior | e09b74d | 2013-05-27 04:08:26 +0000 | [diff] [blame] | 11972 | eth_zero_addr(bp->dev->dev_addr); |
Ariel Elior | 1ab4434 | 2013-01-01 05:22:23 +0000 | [diff] [blame] | 11973 | } |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 11974 | |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 11975 | bnx2x_set_modes_bitmap(bp); |
| 11976 | |
| 11977 | rc = bnx2x_alloc_mem_bp(bp); |
| 11978 | if (rc) |
| 11979 | return rc; |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 11980 | |
Vladislav Zolotarov | 34f24c7 | 2010-04-19 01:13:23 +0000 | [diff] [blame] | 11981 | bnx2x_read_fwinfo(bp); |
Dmitry Kravkov | f2e0899 | 2010-10-06 03:28:26 +0000 | [diff] [blame] | 11982 | |
| 11983 | func = BP_FUNC(bp); |
| 11984 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 11985 | /* need to reset chip if undi was active */ |
Ariel Elior | 1ab4434 | 2013-01-01 05:22:23 +0000 | [diff] [blame] | 11986 | if (IS_PF(bp) && !BP_NOMCP(bp)) { |
Yuval Mintz | 452427b | 2012-03-26 20:47:07 +0000 | [diff] [blame] | 11987 | /* init fw_seq */ |
| 11988 | bp->fw_seq = |
| 11989 | SHMEM_RD(bp, func_mb[BP_FW_MB_IDX(bp)].drv_mb_header) & |
| 11990 | DRV_MSG_SEQ_NUMBER_MASK; |
| 11991 | BNX2X_DEV_INFO("fw_seq 0x%08x\n", bp->fw_seq); |
| 11992 | |
Yuval Mintz | 91ebb92 | 2013-12-26 09:57:07 +0200 | [diff] [blame] | 11993 | rc = bnx2x_prev_unload(bp); |
| 11994 | if (rc) { |
| 11995 | bnx2x_free_mem_bp(bp); |
| 11996 | return rc; |
| 11997 | } |
Yuval Mintz | 452427b | 2012-03-26 20:47:07 +0000 | [diff] [blame] | 11998 | } |
| 11999 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 12000 | if (CHIP_REV_IS_FPGA(bp)) |
Vladislav Zolotarov | cdaa7cb | 2010-04-19 01:13:57 +0000 | [diff] [blame] | 12001 | dev_err(&bp->pdev->dev, "FPGA detected\n"); |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 12002 | |
| 12003 | if (BP_NOMCP(bp) && (func == 0)) |
Merav Sicron | 51c1a58 | 2012-03-18 10:33:38 +0000 | [diff] [blame] | 12004 | dev_err(&bp->pdev->dev, "MCP disabled, must load devices in order!\n"); |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 12005 | |
Dmitry Kravkov | 614c76d | 2011-11-28 12:31:49 +0000 | [diff] [blame] | 12006 | bp->disable_tpa = disable_tpa; |
Barak Witkowski | a334872 | 2012-04-23 03:04:46 +0000 | [diff] [blame] | 12007 | bp->disable_tpa |= IS_MF_STORAGE_SD(bp) || IS_MF_FCOE_AFEX(bp); |
Michal Schmidt | 94d9de3 | 2014-02-25 16:04:26 +0100 | [diff] [blame] | 12008 | /* Reduce memory usage in kdump environment by disabling TPA */ |
| 12009 | bp->disable_tpa |= reset_devices; |
Dmitry Kravkov | 614c76d | 2011-11-28 12:31:49 +0000 | [diff] [blame] | 12010 | |
Vladislav Zolotarov | 7a9b255 | 2008-06-23 20:34:36 -0700 | [diff] [blame] | 12011 | /* Set TPA flags */ |
Dmitry Kravkov | 614c76d | 2011-11-28 12:31:49 +0000 | [diff] [blame] | 12012 | if (bp->disable_tpa) { |
Dmitry Kravkov | 621b4d6 | 2012-02-20 09:59:08 +0000 | [diff] [blame] | 12013 | bp->flags &= ~(TPA_ENABLE_FLAG | GRO_ENABLE_FLAG); |
Vladislav Zolotarov | 7a9b255 | 2008-06-23 20:34:36 -0700 | [diff] [blame] | 12014 | bp->dev->features &= ~NETIF_F_LRO; |
| 12015 | } else { |
Dmitry Kravkov | 621b4d6 | 2012-02-20 09:59:08 +0000 | [diff] [blame] | 12016 | bp->flags |= (TPA_ENABLE_FLAG | GRO_ENABLE_FLAG); |
Vladislav Zolotarov | 7a9b255 | 2008-06-23 20:34:36 -0700 | [diff] [blame] | 12017 | bp->dev->features |= NETIF_F_LRO; |
| 12018 | } |
| 12019 | |
Eilon Greenstein | a18f512 | 2009-08-12 08:23:26 +0000 | [diff] [blame] | 12020 | if (CHIP_IS_E1(bp)) |
| 12021 | bp->dropless_fc = 0; |
| 12022 | else |
Yuval Mintz | 7964211 | 2012-12-02 04:05:50 +0000 | [diff] [blame] | 12023 | bp->dropless_fc = dropless_fc | bnx2x_get_dropless_info(bp); |
Eilon Greenstein | a18f512 | 2009-08-12 08:23:26 +0000 | [diff] [blame] | 12024 | |
Eilon Greenstein | 8d5726c | 2009-02-12 08:37:19 +0000 | [diff] [blame] | 12025 | bp->mrrs = mrrs; |
Vladislav Zolotarov | 7a9b255 | 2008-06-23 20:34:36 -0700 | [diff] [blame] | 12026 | |
Barak Witkowski | a334872 | 2012-04-23 03:04:46 +0000 | [diff] [blame] | 12027 | bp->tx_ring_size = IS_MF_FCOE_AFEX(bp) ? 0 : MAX_TX_AVAIL; |
Ariel Elior | 1ab4434 | 2013-01-01 05:22:23 +0000 | [diff] [blame] | 12028 | if (IS_VF(bp)) |
| 12029 | bp->rx_ring_size = MAX_RX_AVAIL; |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 12030 | |
Eilon Greenstein | 7d323bf | 2009-11-09 06:09:35 +0000 | [diff] [blame] | 12031 | /* make sure that the numbers are in the right granularity */ |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 12032 | bp->tx_ticks = (50 / BNX2X_BTR) * BNX2X_BTR; |
| 12033 | bp->rx_ticks = (25 / BNX2X_BTR) * BNX2X_BTR; |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 12034 | |
Michal Schmidt | fc54363 | 2012-02-14 09:05:46 +0000 | [diff] [blame] | 12035 | bp->current_interval = CHIP_REV_IS_SLOW(bp) ? 5*HZ : HZ; |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 12036 | |
| 12037 | init_timer(&bp->timer); |
| 12038 | bp->timer.expires = jiffies + bp->current_interval; |
| 12039 | bp->timer.data = (unsigned long) bp; |
| 12040 | bp->timer.function = bnx2x_timer; |
| 12041 | |
Barak Witkowski | 0370cf9 | 2012-12-02 04:05:55 +0000 | [diff] [blame] | 12042 | if (SHMEM2_HAS(bp, dcbx_lldp_params_offset) && |
| 12043 | SHMEM2_HAS(bp, dcbx_lldp_dcbx_stat_offset) && |
| 12044 | SHMEM2_RD(bp, dcbx_lldp_params_offset) && |
| 12045 | SHMEM2_RD(bp, dcbx_lldp_dcbx_stat_offset)) { |
| 12046 | bnx2x_dcbx_set_state(bp, true, BNX2X_DCBX_ENABLED_ON_NEG_ON); |
| 12047 | bnx2x_dcbx_init_params(bp); |
| 12048 | } else { |
| 12049 | bnx2x_dcbx_set_state(bp, false, BNX2X_DCBX_ENABLED_OFF); |
| 12050 | } |
Vladislav Zolotarov | e4901dd | 2010-12-13 05:44:18 +0000 | [diff] [blame] | 12051 | |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 12052 | if (CHIP_IS_E1x(bp)) |
| 12053 | bp->cnic_base_cl_id = FP_SB_MAX_E1x; |
| 12054 | else |
| 12055 | bp->cnic_base_cl_id = FP_SB_MAX_E2; |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 12056 | |
Ariel Elior | 6383c0b | 2011-07-14 08:31:57 +0000 | [diff] [blame] | 12057 | /* multiple tx priority */ |
Ariel Elior | 1ab4434 | 2013-01-01 05:22:23 +0000 | [diff] [blame] | 12058 | if (IS_VF(bp)) |
| 12059 | bp->max_cos = 1; |
| 12060 | else if (CHIP_IS_E1x(bp)) |
Ariel Elior | 6383c0b | 2011-07-14 08:31:57 +0000 | [diff] [blame] | 12061 | bp->max_cos = BNX2X_MULTI_TX_COS_E1X; |
Ariel Elior | 1ab4434 | 2013-01-01 05:22:23 +0000 | [diff] [blame] | 12062 | else if (CHIP_IS_E2(bp) || CHIP_IS_E3A0(bp)) |
Ariel Elior | 6383c0b | 2011-07-14 08:31:57 +0000 | [diff] [blame] | 12063 | bp->max_cos = BNX2X_MULTI_TX_COS_E2_E3A0; |
Ariel Elior | 1ab4434 | 2013-01-01 05:22:23 +0000 | [diff] [blame] | 12064 | else if (CHIP_IS_E3B0(bp)) |
Ariel Elior | 6383c0b | 2011-07-14 08:31:57 +0000 | [diff] [blame] | 12065 | bp->max_cos = BNX2X_MULTI_TX_COS_E3B0; |
Ariel Elior | 1ab4434 | 2013-01-01 05:22:23 +0000 | [diff] [blame] | 12066 | else |
| 12067 | BNX2X_ERR("unknown chip %x revision %x\n", |
| 12068 | CHIP_NUM(bp), CHIP_REV(bp)); |
| 12069 | BNX2X_DEV_INFO("set bp->max_cos to %d\n", bp->max_cos); |
Ariel Elior | 6383c0b | 2011-07-14 08:31:57 +0000 | [diff] [blame] | 12070 | |
Merav Sicron | 55c1194 | 2012-11-07 00:45:48 +0000 | [diff] [blame] | 12071 | /* We need at least one default status block for slow-path events, |
| 12072 | * second status block for the L2 queue, and a third status block for |
Yuval Mintz | 16a5fd9 | 2013-06-02 00:06:18 +0000 | [diff] [blame] | 12073 | * CNIC if supported. |
Merav Sicron | 55c1194 | 2012-11-07 00:45:48 +0000 | [diff] [blame] | 12074 | */ |
Ariel Elior | 60cad4e | 2013-09-04 14:09:22 +0300 | [diff] [blame] | 12075 | if (IS_VF(bp)) |
| 12076 | bp->min_msix_vec_cnt = 1; |
| 12077 | else if (CNIC_SUPPORT(bp)) |
Merav Sicron | 55c1194 | 2012-11-07 00:45:48 +0000 | [diff] [blame] | 12078 | bp->min_msix_vec_cnt = 3; |
Ariel Elior | 60cad4e | 2013-09-04 14:09:22 +0300 | [diff] [blame] | 12079 | else /* PF w/o cnic */ |
Merav Sicron | 55c1194 | 2012-11-07 00:45:48 +0000 | [diff] [blame] | 12080 | bp->min_msix_vec_cnt = 2; |
| 12081 | BNX2X_DEV_INFO("bp->min_msix_vec_cnt %d", bp->min_msix_vec_cnt); |
| 12082 | |
Michal Schmidt | 5bb680d | 2013-07-01 17:23:06 +0200 | [diff] [blame] | 12083 | bp->dump_preset_idx = 1; |
| 12084 | |
Michal Kalderon | eeed018 | 2014-08-17 16:47:44 +0300 | [diff] [blame] | 12085 | if (CHIP_IS_E3B0(bp)) |
| 12086 | bp->flags |= PTP_SUPPORTED; |
| 12087 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 12088 | return rc; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 12089 | } |
| 12090 | |
Dmitry Kravkov | de0c62d | 2010-07-27 12:35:24 +0000 | [diff] [blame] | 12091 | /**************************************************************************** |
| 12092 | * General service functions |
| 12093 | ****************************************************************************/ |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 12094 | |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 12095 | /* |
| 12096 | * net_device service functions |
| 12097 | */ |
| 12098 | |
Yitchak Gertner | bb2a0f7 | 2008-06-23 20:33:36 -0700 | [diff] [blame] | 12099 | /* called with rtnl_lock */ |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 12100 | static int bnx2x_open(struct net_device *dev) |
| 12101 | { |
| 12102 | struct bnx2x *bp = netdev_priv(dev); |
Ariel Elior | 8395be5 | 2013-01-01 05:22:44 +0000 | [diff] [blame] | 12103 | int rc; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 12104 | |
Mintz Yuval | 1355b70 | 2012-02-15 02:10:22 +0000 | [diff] [blame] | 12105 | bp->stats_init = true; |
| 12106 | |
Eilon Greenstein | 6eccabb | 2009-01-22 03:37:48 +0000 | [diff] [blame] | 12107 | netif_carrier_off(dev); |
| 12108 | |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 12109 | bnx2x_set_power_state(bp, PCI_D0); |
| 12110 | |
Ariel Elior | ad5afc8 | 2013-01-01 05:22:26 +0000 | [diff] [blame] | 12111 | /* If parity had happen during the unload, then attentions |
Vladislav Zolotarov | c9ee920 | 2011-06-14 01:33:51 +0000 | [diff] [blame] | 12112 | * and/or RECOVERY_IN_PROGRES may still be set. In this case we |
| 12113 | * want the first function loaded on the current engine to |
| 12114 | * complete the recovery. |
Ariel Elior | ad5afc8 | 2013-01-01 05:22:26 +0000 | [diff] [blame] | 12115 | * Parity recovery is only relevant for PF driver. |
Vladislav Zolotarov | c9ee920 | 2011-06-14 01:33:51 +0000 | [diff] [blame] | 12116 | */ |
Ariel Elior | ad5afc8 | 2013-01-01 05:22:26 +0000 | [diff] [blame] | 12117 | if (IS_PF(bp)) { |
Yuval Mintz | 1a6974b | 2013-10-20 16:51:27 +0200 | [diff] [blame] | 12118 | int other_engine = BP_PATH(bp) ? 0 : 1; |
| 12119 | bool other_load_status, load_status; |
| 12120 | bool global = false; |
| 12121 | |
Ariel Elior | ad5afc8 | 2013-01-01 05:22:26 +0000 | [diff] [blame] | 12122 | other_load_status = bnx2x_get_load_status(bp, other_engine); |
| 12123 | load_status = bnx2x_get_load_status(bp, BP_PATH(bp)); |
| 12124 | if (!bnx2x_reset_is_done(bp, BP_PATH(bp)) || |
| 12125 | bnx2x_chk_parity_attn(bp, &global, true)) { |
| 12126 | do { |
| 12127 | /* If there are attentions and they are in a |
| 12128 | * global blocks, set the GLOBAL_RESET bit |
| 12129 | * regardless whether it will be this function |
| 12130 | * that will complete the recovery or not. |
| 12131 | */ |
| 12132 | if (global) |
| 12133 | bnx2x_set_reset_global(bp); |
Vladislav Zolotarov | c9ee920 | 2011-06-14 01:33:51 +0000 | [diff] [blame] | 12134 | |
Ariel Elior | ad5afc8 | 2013-01-01 05:22:26 +0000 | [diff] [blame] | 12135 | /* Only the first function on the current |
| 12136 | * engine should try to recover in open. In case |
| 12137 | * of attentions in global blocks only the first |
| 12138 | * in the chip should try to recover. |
| 12139 | */ |
| 12140 | if ((!load_status && |
| 12141 | (!global || !other_load_status)) && |
| 12142 | bnx2x_trylock_leader_lock(bp) && |
| 12143 | !bnx2x_leader_reset(bp)) { |
| 12144 | netdev_info(bp->dev, |
| 12145 | "Recovered in open\n"); |
| 12146 | break; |
| 12147 | } |
Vladislav Zolotarov | 72fd071 | 2010-04-19 01:13:12 +0000 | [diff] [blame] | 12148 | |
Ariel Elior | ad5afc8 | 2013-01-01 05:22:26 +0000 | [diff] [blame] | 12149 | /* recovery has failed... */ |
| 12150 | bnx2x_set_power_state(bp, PCI_D3hot); |
| 12151 | bp->recovery_state = BNX2X_RECOVERY_FAILED; |
Vladislav Zolotarov | 72fd071 | 2010-04-19 01:13:12 +0000 | [diff] [blame] | 12152 | |
Ariel Elior | ad5afc8 | 2013-01-01 05:22:26 +0000 | [diff] [blame] | 12153 | BNX2X_ERR("Recovery flow hasn't been properly completed yet. Try again later.\n" |
| 12154 | "If you still see this message after a few retries then power cycle is required.\n"); |
Vladislav Zolotarov | 72fd071 | 2010-04-19 01:13:12 +0000 | [diff] [blame] | 12155 | |
Ariel Elior | ad5afc8 | 2013-01-01 05:22:26 +0000 | [diff] [blame] | 12156 | return -EAGAIN; |
| 12157 | } while (0); |
| 12158 | } |
| 12159 | } |
Vladislav Zolotarov | 72fd071 | 2010-04-19 01:13:12 +0000 | [diff] [blame] | 12160 | |
| 12161 | bp->recovery_state = BNX2X_RECOVERY_DONE; |
Ariel Elior | 8395be5 | 2013-01-01 05:22:44 +0000 | [diff] [blame] | 12162 | rc = bnx2x_nic_load(bp, LOAD_OPEN); |
| 12163 | if (rc) |
| 12164 | return rc; |
Ariel Elior | 9a8130b | 2013-09-28 08:46:09 +0300 | [diff] [blame] | 12165 | return 0; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 12166 | } |
| 12167 | |
Yitchak Gertner | bb2a0f7 | 2008-06-23 20:33:36 -0700 | [diff] [blame] | 12168 | /* called with rtnl_lock */ |
Michal Schmidt | 56ad315 | 2012-02-16 02:38:48 +0000 | [diff] [blame] | 12169 | static int bnx2x_close(struct net_device *dev) |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 12170 | { |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 12171 | struct bnx2x *bp = netdev_priv(dev); |
| 12172 | |
| 12173 | /* Unload the driver, release IRQs */ |
Yuval Mintz | 5d07d86 | 2012-09-13 02:56:21 +0000 | [diff] [blame] | 12174 | bnx2x_nic_unload(bp, UNLOAD_CLOSE, false); |
Vladislav Zolotarov | c9ee920 | 2011-06-14 01:33:51 +0000 | [diff] [blame] | 12175 | |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 12176 | return 0; |
| 12177 | } |
| 12178 | |
Eric Dumazet | 1191cb8 | 2012-04-27 21:39:21 +0000 | [diff] [blame] | 12179 | static int bnx2x_init_mcast_macs_list(struct bnx2x *bp, |
| 12180 | struct bnx2x_mcast_ramrod_params *p) |
Vladislav Zolotarov | 6e30dd4 | 2011-02-06 11:25:41 -0800 | [diff] [blame] | 12181 | { |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 12182 | int mc_count = netdev_mc_count(bp->dev); |
| 12183 | struct bnx2x_mcast_list_elem *mc_mac = |
Joe Perches | cd2b038 | 2014-02-20 13:25:51 -0800 | [diff] [blame] | 12184 | kcalloc(mc_count, sizeof(*mc_mac), GFP_ATOMIC); |
Vladislav Zolotarov | 6e30dd4 | 2011-02-06 11:25:41 -0800 | [diff] [blame] | 12185 | struct netdev_hw_addr *ha; |
Vladislav Zolotarov | 6e30dd4 | 2011-02-06 11:25:41 -0800 | [diff] [blame] | 12186 | |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 12187 | if (!mc_mac) |
| 12188 | return -ENOMEM; |
| 12189 | |
| 12190 | INIT_LIST_HEAD(&p->mcast_list); |
| 12191 | |
| 12192 | netdev_for_each_mc_addr(ha, bp->dev) { |
| 12193 | mc_mac->mac = bnx2x_mc_addr(ha); |
| 12194 | list_add_tail(&mc_mac->link, &p->mcast_list); |
| 12195 | mc_mac++; |
| 12196 | } |
| 12197 | |
| 12198 | p->mcast_list_len = mc_count; |
| 12199 | |
| 12200 | return 0; |
| 12201 | } |
| 12202 | |
Eric Dumazet | 1191cb8 | 2012-04-27 21:39:21 +0000 | [diff] [blame] | 12203 | static void bnx2x_free_mcast_macs_list( |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 12204 | struct bnx2x_mcast_ramrod_params *p) |
| 12205 | { |
| 12206 | struct bnx2x_mcast_list_elem *mc_mac = |
| 12207 | list_first_entry(&p->mcast_list, struct bnx2x_mcast_list_elem, |
| 12208 | link); |
| 12209 | |
| 12210 | WARN_ON(!mc_mac); |
| 12211 | kfree(mc_mac); |
| 12212 | } |
| 12213 | |
| 12214 | /** |
| 12215 | * bnx2x_set_uc_list - configure a new unicast MACs list. |
| 12216 | * |
| 12217 | * @bp: driver handle |
| 12218 | * |
| 12219 | * We will use zero (0) as a MAC type for these MACs. |
| 12220 | */ |
Eric Dumazet | 1191cb8 | 2012-04-27 21:39:21 +0000 | [diff] [blame] | 12221 | static int bnx2x_set_uc_list(struct bnx2x *bp) |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 12222 | { |
| 12223 | int rc; |
| 12224 | struct net_device *dev = bp->dev; |
| 12225 | struct netdev_hw_addr *ha; |
Barak Witkowski | 15192a8 | 2012-06-19 07:48:28 +0000 | [diff] [blame] | 12226 | struct bnx2x_vlan_mac_obj *mac_obj = &bp->sp_objs->mac_obj; |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 12227 | unsigned long ramrod_flags = 0; |
| 12228 | |
| 12229 | /* First schedule a cleanup up of old configuration */ |
| 12230 | rc = bnx2x_del_all_macs(bp, mac_obj, BNX2X_UC_LIST_MAC, false); |
| 12231 | if (rc < 0) { |
| 12232 | BNX2X_ERR("Failed to schedule DELETE operations: %d\n", rc); |
| 12233 | return rc; |
| 12234 | } |
Vladislav Zolotarov | 6e30dd4 | 2011-02-06 11:25:41 -0800 | [diff] [blame] | 12235 | |
| 12236 | netdev_for_each_uc_addr(ha, dev) { |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 12237 | rc = bnx2x_set_mac_one(bp, bnx2x_uc_addr(ha), mac_obj, true, |
| 12238 | BNX2X_UC_LIST_MAC, &ramrod_flags); |
Yuval Mintz | 7b5342d | 2012-09-11 04:34:14 +0000 | [diff] [blame] | 12239 | if (rc == -EEXIST) { |
| 12240 | DP(BNX2X_MSG_SP, |
| 12241 | "Failed to schedule ADD operations: %d\n", rc); |
| 12242 | /* do not treat adding same MAC as error */ |
| 12243 | rc = 0; |
| 12244 | |
| 12245 | } else if (rc < 0) { |
| 12246 | |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 12247 | BNX2X_ERR("Failed to schedule ADD operations: %d\n", |
| 12248 | rc); |
| 12249 | return rc; |
Vladislav Zolotarov | 6e30dd4 | 2011-02-06 11:25:41 -0800 | [diff] [blame] | 12250 | } |
| 12251 | } |
| 12252 | |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 12253 | /* Execute the pending commands */ |
| 12254 | __set_bit(RAMROD_CONT, &ramrod_flags); |
| 12255 | return bnx2x_set_mac_one(bp, NULL, mac_obj, false /* don't care */, |
| 12256 | BNX2X_UC_LIST_MAC, &ramrod_flags); |
Vladislav Zolotarov | 6e30dd4 | 2011-02-06 11:25:41 -0800 | [diff] [blame] | 12257 | } |
| 12258 | |
Eric Dumazet | 1191cb8 | 2012-04-27 21:39:21 +0000 | [diff] [blame] | 12259 | static int bnx2x_set_mc_list(struct bnx2x *bp) |
Vladislav Zolotarov | 6e30dd4 | 2011-02-06 11:25:41 -0800 | [diff] [blame] | 12260 | { |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 12261 | struct net_device *dev = bp->dev; |
Yuval Mintz | 3b60306 | 2012-03-18 10:33:39 +0000 | [diff] [blame] | 12262 | struct bnx2x_mcast_ramrod_params rparam = {NULL}; |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 12263 | int rc = 0; |
| 12264 | |
| 12265 | rparam.mcast_obj = &bp->mcast_obj; |
| 12266 | |
| 12267 | /* first, clear all configured multicast MACs */ |
| 12268 | rc = bnx2x_config_mcast(bp, &rparam, BNX2X_MCAST_CMD_DEL); |
| 12269 | if (rc < 0) { |
Merav Sicron | 51c1a58 | 2012-03-18 10:33:38 +0000 | [diff] [blame] | 12270 | BNX2X_ERR("Failed to clear multicast configuration: %d\n", rc); |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 12271 | return rc; |
Vladislav Zolotarov | 6e30dd4 | 2011-02-06 11:25:41 -0800 | [diff] [blame] | 12272 | } |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 12273 | |
| 12274 | /* then, configure a new MACs list */ |
| 12275 | if (netdev_mc_count(dev)) { |
| 12276 | rc = bnx2x_init_mcast_macs_list(bp, &rparam); |
| 12277 | if (rc) { |
Merav Sicron | 51c1a58 | 2012-03-18 10:33:38 +0000 | [diff] [blame] | 12278 | BNX2X_ERR("Failed to create multicast MACs list: %d\n", |
| 12279 | rc); |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 12280 | return rc; |
| 12281 | } |
| 12282 | |
| 12283 | /* Now add the new MACs */ |
| 12284 | rc = bnx2x_config_mcast(bp, &rparam, |
| 12285 | BNX2X_MCAST_CMD_ADD); |
| 12286 | if (rc < 0) |
Merav Sicron | 51c1a58 | 2012-03-18 10:33:38 +0000 | [diff] [blame] | 12287 | BNX2X_ERR("Failed to set a new multicast configuration: %d\n", |
| 12288 | rc); |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 12289 | |
| 12290 | bnx2x_free_mcast_macs_list(&rparam); |
| 12291 | } |
| 12292 | |
| 12293 | return rc; |
Vladislav Zolotarov | 6e30dd4 | 2011-02-06 11:25:41 -0800 | [diff] [blame] | 12294 | } |
| 12295 | |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 12296 | /* If bp->state is OPEN, should be called with netif_addr_lock_bh() */ |
stephen hemminger | a8f47eb | 2014-01-09 22:20:11 -0800 | [diff] [blame] | 12297 | static void bnx2x_set_rx_mode(struct net_device *dev) |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 12298 | { |
| 12299 | struct bnx2x *bp = netdev_priv(dev); |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 12300 | |
| 12301 | if (bp->state != BNX2X_STATE_OPEN) { |
| 12302 | DP(NETIF_MSG_IFUP, "state is %x, returning\n", bp->state); |
| 12303 | return; |
Yuval Mintz | 8b09be5 | 2013-08-01 17:30:59 +0300 | [diff] [blame] | 12304 | } else { |
| 12305 | /* Schedule an SP task to handle rest of change */ |
Yuval Mintz | 230bb0f | 2014-02-12 18:19:56 +0200 | [diff] [blame] | 12306 | bnx2x_schedule_sp_rtnl(bp, BNX2X_SP_RTNL_RX_MODE, |
| 12307 | NETIF_MSG_IFUP); |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 12308 | } |
Yuval Mintz | 8b09be5 | 2013-08-01 17:30:59 +0300 | [diff] [blame] | 12309 | } |
| 12310 | |
| 12311 | void bnx2x_set_rx_mode_inner(struct bnx2x *bp) |
| 12312 | { |
| 12313 | u32 rx_mode = BNX2X_RX_MODE_NORMAL; |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 12314 | |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 12315 | DP(NETIF_MSG_IFUP, "dev->flags = %x\n", bp->dev->flags); |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 12316 | |
Yuval Mintz | 8b09be5 | 2013-08-01 17:30:59 +0300 | [diff] [blame] | 12317 | netif_addr_lock_bh(bp->dev); |
| 12318 | |
| 12319 | if (bp->dev->flags & IFF_PROMISC) { |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 12320 | rx_mode = BNX2X_RX_MODE_PROMISC; |
Yuval Mintz | 8b09be5 | 2013-08-01 17:30:59 +0300 | [diff] [blame] | 12321 | } else if ((bp->dev->flags & IFF_ALLMULTI) || |
| 12322 | ((netdev_mc_count(bp->dev) > BNX2X_MAX_MULTICAST) && |
| 12323 | CHIP_IS_E1(bp))) { |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 12324 | rx_mode = BNX2X_RX_MODE_ALLMULTI; |
Yuval Mintz | 8b09be5 | 2013-08-01 17:30:59 +0300 | [diff] [blame] | 12325 | } else { |
Ariel Elior | 381ac16 | 2013-01-01 05:22:29 +0000 | [diff] [blame] | 12326 | if (IS_PF(bp)) { |
| 12327 | /* some multicasts */ |
| 12328 | if (bnx2x_set_mc_list(bp) < 0) |
| 12329 | rx_mode = BNX2X_RX_MODE_ALLMULTI; |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 12330 | |
Yuval Mintz | 8b09be5 | 2013-08-01 17:30:59 +0300 | [diff] [blame] | 12331 | /* release bh lock, as bnx2x_set_uc_list might sleep */ |
| 12332 | netif_addr_unlock_bh(bp->dev); |
Ariel Elior | 381ac16 | 2013-01-01 05:22:29 +0000 | [diff] [blame] | 12333 | if (bnx2x_set_uc_list(bp) < 0) |
| 12334 | rx_mode = BNX2X_RX_MODE_PROMISC; |
Yuval Mintz | 8b09be5 | 2013-08-01 17:30:59 +0300 | [diff] [blame] | 12335 | netif_addr_lock_bh(bp->dev); |
Ariel Elior | 381ac16 | 2013-01-01 05:22:29 +0000 | [diff] [blame] | 12336 | } else { |
| 12337 | /* configuring mcast to a vf involves sleeping (when we |
Yuval Mintz | 8b09be5 | 2013-08-01 17:30:59 +0300 | [diff] [blame] | 12338 | * wait for the pf's response). |
Ariel Elior | 381ac16 | 2013-01-01 05:22:29 +0000 | [diff] [blame] | 12339 | */ |
Yuval Mintz | 230bb0f | 2014-02-12 18:19:56 +0200 | [diff] [blame] | 12340 | bnx2x_schedule_sp_rtnl(bp, |
| 12341 | BNX2X_SP_RTNL_VFPF_MCAST, 0); |
Ariel Elior | 381ac16 | 2013-01-01 05:22:29 +0000 | [diff] [blame] | 12342 | } |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 12343 | } |
| 12344 | |
| 12345 | bp->rx_mode = rx_mode; |
Dmitry Kravkov | 614c76d | 2011-11-28 12:31:49 +0000 | [diff] [blame] | 12346 | /* handle ISCSI SD mode */ |
| 12347 | if (IS_MF_ISCSI_SD(bp)) |
| 12348 | bp->rx_mode = BNX2X_RX_MODE_NONE; |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 12349 | |
| 12350 | /* Schedule the rx_mode command */ |
| 12351 | if (test_bit(BNX2X_FILTER_RX_MODE_PENDING, &bp->sp_state)) { |
| 12352 | set_bit(BNX2X_FILTER_RX_MODE_SCHED, &bp->sp_state); |
Yuval Mintz | 8b09be5 | 2013-08-01 17:30:59 +0300 | [diff] [blame] | 12353 | netif_addr_unlock_bh(bp->dev); |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 12354 | return; |
| 12355 | } |
| 12356 | |
Ariel Elior | 381ac16 | 2013-01-01 05:22:29 +0000 | [diff] [blame] | 12357 | if (IS_PF(bp)) { |
| 12358 | bnx2x_set_storm_rx_mode(bp); |
Yuval Mintz | 8b09be5 | 2013-08-01 17:30:59 +0300 | [diff] [blame] | 12359 | netif_addr_unlock_bh(bp->dev); |
Ariel Elior | 381ac16 | 2013-01-01 05:22:29 +0000 | [diff] [blame] | 12360 | } else { |
Yuval Mintz | 8b09be5 | 2013-08-01 17:30:59 +0300 | [diff] [blame] | 12361 | /* VF will need to request the PF to make this change, and so |
| 12362 | * the VF needs to release the bottom-half lock prior to the |
| 12363 | * request (as it will likely require sleep on the VF side) |
Ariel Elior | 381ac16 | 2013-01-01 05:22:29 +0000 | [diff] [blame] | 12364 | */ |
Yuval Mintz | 8b09be5 | 2013-08-01 17:30:59 +0300 | [diff] [blame] | 12365 | netif_addr_unlock_bh(bp->dev); |
| 12366 | bnx2x_vfpf_storm_rx_mode(bp); |
Ariel Elior | 381ac16 | 2013-01-01 05:22:29 +0000 | [diff] [blame] | 12367 | } |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 12368 | } |
| 12369 | |
Yaniv Rosner | c18487e | 2008-06-23 20:27:52 -0700 | [diff] [blame] | 12370 | /* called with rtnl_lock */ |
Eilon Greenstein | 01cd452 | 2009-08-12 08:23:08 +0000 | [diff] [blame] | 12371 | static int bnx2x_mdio_read(struct net_device *netdev, int prtad, |
| 12372 | int devad, u16 addr) |
| 12373 | { |
| 12374 | struct bnx2x *bp = netdev_priv(netdev); |
| 12375 | u16 value; |
| 12376 | int rc; |
Eilon Greenstein | 01cd452 | 2009-08-12 08:23:08 +0000 | [diff] [blame] | 12377 | |
| 12378 | DP(NETIF_MSG_LINK, "mdio_read: prtad 0x%x, devad 0x%x, addr 0x%x\n", |
| 12379 | prtad, devad, addr); |
| 12380 | |
Eilon Greenstein | 01cd452 | 2009-08-12 08:23:08 +0000 | [diff] [blame] | 12381 | /* The HW expects different devad if CL22 is used */ |
| 12382 | devad = (devad == MDIO_DEVAD_NONE) ? DEFAULT_PHY_DEV_ADDR : devad; |
| 12383 | |
| 12384 | bnx2x_acquire_phy_lock(bp); |
Yaniv Rosner | e10bc84 | 2010-09-07 11:40:50 +0000 | [diff] [blame] | 12385 | rc = bnx2x_phy_read(&bp->link_params, prtad, devad, addr, &value); |
Eilon Greenstein | 01cd452 | 2009-08-12 08:23:08 +0000 | [diff] [blame] | 12386 | bnx2x_release_phy_lock(bp); |
| 12387 | DP(NETIF_MSG_LINK, "mdio_read_val 0x%x rc = 0x%x\n", value, rc); |
| 12388 | |
| 12389 | if (!rc) |
| 12390 | rc = value; |
| 12391 | return rc; |
| 12392 | } |
| 12393 | |
| 12394 | /* called with rtnl_lock */ |
| 12395 | static int bnx2x_mdio_write(struct net_device *netdev, int prtad, int devad, |
| 12396 | u16 addr, u16 value) |
| 12397 | { |
| 12398 | struct bnx2x *bp = netdev_priv(netdev); |
Eilon Greenstein | 01cd452 | 2009-08-12 08:23:08 +0000 | [diff] [blame] | 12399 | int rc; |
| 12400 | |
Merav Sicron | 51c1a58 | 2012-03-18 10:33:38 +0000 | [diff] [blame] | 12401 | DP(NETIF_MSG_LINK, |
| 12402 | "mdio_write: prtad 0x%x, devad 0x%x, addr 0x%x, value 0x%x\n", |
| 12403 | prtad, devad, addr, value); |
Eilon Greenstein | 01cd452 | 2009-08-12 08:23:08 +0000 | [diff] [blame] | 12404 | |
Eilon Greenstein | 01cd452 | 2009-08-12 08:23:08 +0000 | [diff] [blame] | 12405 | /* The HW expects different devad if CL22 is used */ |
| 12406 | devad = (devad == MDIO_DEVAD_NONE) ? DEFAULT_PHY_DEV_ADDR : devad; |
| 12407 | |
| 12408 | bnx2x_acquire_phy_lock(bp); |
Yaniv Rosner | e10bc84 | 2010-09-07 11:40:50 +0000 | [diff] [blame] | 12409 | rc = bnx2x_phy_write(&bp->link_params, prtad, devad, addr, value); |
Eilon Greenstein | 01cd452 | 2009-08-12 08:23:08 +0000 | [diff] [blame] | 12410 | bnx2x_release_phy_lock(bp); |
| 12411 | return rc; |
| 12412 | } |
| 12413 | |
| 12414 | /* called with rtnl_lock */ |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 12415 | static int bnx2x_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd) |
| 12416 | { |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 12417 | struct bnx2x *bp = netdev_priv(dev); |
Eilon Greenstein | 01cd452 | 2009-08-12 08:23:08 +0000 | [diff] [blame] | 12418 | struct mii_ioctl_data *mdio = if_mii(ifr); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 12419 | |
Eilon Greenstein | 01cd452 | 2009-08-12 08:23:08 +0000 | [diff] [blame] | 12420 | if (!netif_running(dev)) |
| 12421 | return -EAGAIN; |
Yaniv Rosner | c18487e | 2008-06-23 20:27:52 -0700 | [diff] [blame] | 12422 | |
Michal Kalderon | eeed018 | 2014-08-17 16:47:44 +0300 | [diff] [blame] | 12423 | switch (cmd) { |
| 12424 | case SIOCSHWTSTAMP: |
| 12425 | return bnx2x_hwtstamp_ioctl(bp, ifr); |
| 12426 | default: |
| 12427 | DP(NETIF_MSG_LINK, "ioctl: phy id 0x%x, reg 0x%x, val_in 0x%x\n", |
| 12428 | mdio->phy_id, mdio->reg_num, mdio->val_in); |
| 12429 | return mdio_mii_ioctl(&bp->mdio, mdio, cmd); |
| 12430 | } |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 12431 | } |
| 12432 | |
Alexey Dobriyan | 257ddbd | 2010-01-27 10:17:41 +0000 | [diff] [blame] | 12433 | #ifdef CONFIG_NET_POLL_CONTROLLER |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 12434 | static void poll_bnx2x(struct net_device *dev) |
| 12435 | { |
| 12436 | struct bnx2x *bp = netdev_priv(dev); |
Merav Sicron | 14a15d6 | 2012-08-27 03:26:20 +0000 | [diff] [blame] | 12437 | int i; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 12438 | |
Merav Sicron | 14a15d6 | 2012-08-27 03:26:20 +0000 | [diff] [blame] | 12439 | for_each_eth_queue(bp, i) { |
| 12440 | struct bnx2x_fastpath *fp = &bp->fp[i]; |
| 12441 | napi_schedule(&bnx2x_fp(bp, fp->index, napi)); |
| 12442 | } |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 12443 | } |
| 12444 | #endif |
| 12445 | |
Dmitry Kravkov | 614c76d | 2011-11-28 12:31:49 +0000 | [diff] [blame] | 12446 | static int bnx2x_validate_addr(struct net_device *dev) |
| 12447 | { |
| 12448 | struct bnx2x *bp = netdev_priv(dev); |
| 12449 | |
Ariel Elior | e09b74d | 2013-05-27 04:08:26 +0000 | [diff] [blame] | 12450 | /* query the bulletin board for mac address configured by the PF */ |
| 12451 | if (IS_VF(bp)) |
| 12452 | bnx2x_sample_bulletin(bp); |
| 12453 | |
Merav Sicron | 51c1a58 | 2012-03-18 10:33:38 +0000 | [diff] [blame] | 12454 | if (!bnx2x_is_valid_ether_addr(bp, dev->dev_addr)) { |
| 12455 | BNX2X_ERR("Non-valid Ethernet address\n"); |
Dmitry Kravkov | 614c76d | 2011-11-28 12:31:49 +0000 | [diff] [blame] | 12456 | return -EADDRNOTAVAIL; |
Merav Sicron | 51c1a58 | 2012-03-18 10:33:38 +0000 | [diff] [blame] | 12457 | } |
Dmitry Kravkov | 614c76d | 2011-11-28 12:31:49 +0000 | [diff] [blame] | 12458 | return 0; |
| 12459 | } |
| 12460 | |
Yuval Mintz | 3d7d562 | 2013-10-09 16:06:28 +0200 | [diff] [blame] | 12461 | static int bnx2x_get_phys_port_id(struct net_device *netdev, |
| 12462 | struct netdev_phys_port_id *ppid) |
| 12463 | { |
| 12464 | struct bnx2x *bp = netdev_priv(netdev); |
| 12465 | |
| 12466 | if (!(bp->flags & HAS_PHYS_PORT_ID)) |
| 12467 | return -EOPNOTSUPP; |
| 12468 | |
| 12469 | ppid->id_len = sizeof(bp->phys_port_id); |
| 12470 | memcpy(ppid->id, bp->phys_port_id, ppid->id_len); |
| 12471 | |
| 12472 | return 0; |
| 12473 | } |
| 12474 | |
Stephen Hemminger | c64213c | 2008-11-21 17:36:04 -0800 | [diff] [blame] | 12475 | static const struct net_device_ops bnx2x_netdev_ops = { |
| 12476 | .ndo_open = bnx2x_open, |
| 12477 | .ndo_stop = bnx2x_close, |
| 12478 | .ndo_start_xmit = bnx2x_start_xmit, |
Vladislav Zolotarov | 8307fa3 | 2010-12-13 05:44:09 +0000 | [diff] [blame] | 12479 | .ndo_select_queue = bnx2x_select_queue, |
Vladislav Zolotarov | 6e30dd4 | 2011-02-06 11:25:41 -0800 | [diff] [blame] | 12480 | .ndo_set_rx_mode = bnx2x_set_rx_mode, |
Stephen Hemminger | c64213c | 2008-11-21 17:36:04 -0800 | [diff] [blame] | 12481 | .ndo_set_mac_address = bnx2x_change_mac_addr, |
Dmitry Kravkov | 614c76d | 2011-11-28 12:31:49 +0000 | [diff] [blame] | 12482 | .ndo_validate_addr = bnx2x_validate_addr, |
Stephen Hemminger | c64213c | 2008-11-21 17:36:04 -0800 | [diff] [blame] | 12483 | .ndo_do_ioctl = bnx2x_ioctl, |
| 12484 | .ndo_change_mtu = bnx2x_change_mtu, |
Michał Mirosław | 66371c4 | 2011-04-12 09:38:23 +0000 | [diff] [blame] | 12485 | .ndo_fix_features = bnx2x_fix_features, |
| 12486 | .ndo_set_features = bnx2x_set_features, |
Stephen Hemminger | c64213c | 2008-11-21 17:36:04 -0800 | [diff] [blame] | 12487 | .ndo_tx_timeout = bnx2x_tx_timeout, |
Alexey Dobriyan | 257ddbd | 2010-01-27 10:17:41 +0000 | [diff] [blame] | 12488 | #ifdef CONFIG_NET_POLL_CONTROLLER |
Stephen Hemminger | c64213c | 2008-11-21 17:36:04 -0800 | [diff] [blame] | 12489 | .ndo_poll_controller = poll_bnx2x, |
| 12490 | #endif |
Ariel Elior | 6383c0b | 2011-07-14 08:31:57 +0000 | [diff] [blame] | 12491 | .ndo_setup_tc = bnx2x_setup_tc, |
Ariel Elior | 6411280 | 2013-01-07 00:50:23 +0000 | [diff] [blame] | 12492 | #ifdef CONFIG_BNX2X_SRIOV |
Ariel Elior | abc5a02 | 2013-01-01 05:22:43 +0000 | [diff] [blame] | 12493 | .ndo_set_vf_mac = bnx2x_set_vf_mac, |
Yuval Mintz | 3cdeec2 | 2013-06-02 00:06:19 +0000 | [diff] [blame] | 12494 | .ndo_set_vf_vlan = bnx2x_set_vf_vlan, |
Ariel Elior | 3ec9f9c | 2013-03-11 05:17:45 +0000 | [diff] [blame] | 12495 | .ndo_get_vf_config = bnx2x_get_vf_config, |
Ariel Elior | 6411280 | 2013-01-07 00:50:23 +0000 | [diff] [blame] | 12496 | #endif |
Merav Sicron | 55c1194 | 2012-11-07 00:45:48 +0000 | [diff] [blame] | 12497 | #ifdef NETDEV_FCOE_WWNN |
Vladislav Zolotarov | bf61ee1 | 2011-07-21 07:56:51 +0000 | [diff] [blame] | 12498 | .ndo_fcoe_get_wwn = bnx2x_fcoe_get_wwn, |
| 12499 | #endif |
Dmitry Kravkov | 8f20aa5 | 2013-06-19 01:36:04 +0300 | [diff] [blame] | 12500 | |
Cong Wang | e0d1095 | 2013-08-01 11:10:25 +0800 | [diff] [blame] | 12501 | #ifdef CONFIG_NET_RX_BUSY_POLL |
Eliezer Tamir | 8b80cda | 2013-07-10 17:13:26 +0300 | [diff] [blame] | 12502 | .ndo_busy_poll = bnx2x_low_latency_recv, |
Dmitry Kravkov | 8f20aa5 | 2013-06-19 01:36:04 +0300 | [diff] [blame] | 12503 | #endif |
Yuval Mintz | 3d7d562 | 2013-10-09 16:06:28 +0200 | [diff] [blame] | 12504 | .ndo_get_phys_port_id = bnx2x_get_phys_port_id, |
Dmitry Kravkov | 6495d15 | 2014-06-26 14:31:04 +0300 | [diff] [blame] | 12505 | .ndo_set_vf_link_state = bnx2x_set_vf_link_state, |
Stephen Hemminger | c64213c | 2008-11-21 17:36:04 -0800 | [diff] [blame] | 12506 | }; |
| 12507 | |
Eric Dumazet | 1191cb8 | 2012-04-27 21:39:21 +0000 | [diff] [blame] | 12508 | static int bnx2x_set_coherency_mask(struct bnx2x *bp) |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 12509 | { |
| 12510 | struct device *dev = &bp->pdev->dev; |
| 12511 | |
Linus Torvalds | 8ceafbf | 2013-11-14 07:55:21 +0900 | [diff] [blame] | 12512 | if (dma_set_mask_and_coherent(dev, DMA_BIT_MASK(64)) != 0 && |
| 12513 | dma_set_mask_and_coherent(dev, DMA_BIT_MASK(32)) != 0) { |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 12514 | dev_err(dev, "System does not support DMA, aborting\n"); |
| 12515 | return -EIO; |
| 12516 | } |
| 12517 | |
| 12518 | return 0; |
| 12519 | } |
| 12520 | |
Yuval Mintz | 33d8e6a | 2013-12-26 09:57:08 +0200 | [diff] [blame] | 12521 | static void bnx2x_disable_pcie_error_reporting(struct bnx2x *bp) |
| 12522 | { |
| 12523 | if (bp->flags & AER_ENABLED) { |
| 12524 | pci_disable_pcie_error_reporting(bp->pdev); |
| 12525 | bp->flags &= ~AER_ENABLED; |
| 12526 | } |
| 12527 | } |
| 12528 | |
Ariel Elior | 1ab4434 | 2013-01-01 05:22:23 +0000 | [diff] [blame] | 12529 | static int bnx2x_init_dev(struct bnx2x *bp, struct pci_dev *pdev, |
| 12530 | struct net_device *dev, unsigned long board_type) |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 12531 | { |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 12532 | int rc; |
Ariel Elior | c22610d0 | 2012-01-26 06:01:47 +0000 | [diff] [blame] | 12533 | u32 pci_cfg_dword; |
Ariel Elior | 65087cf | 2012-01-23 07:31:55 +0000 | [diff] [blame] | 12534 | bool chip_is_e1x = (board_type == BCM57710 || |
| 12535 | board_type == BCM57711 || |
| 12536 | board_type == BCM57711E); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 12537 | |
| 12538 | SET_NETDEV_DEV(dev, &pdev->dev); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 12539 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 12540 | bp->dev = dev; |
| 12541 | bp->pdev = pdev; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 12542 | |
| 12543 | rc = pci_enable_device(pdev); |
| 12544 | if (rc) { |
Vladislav Zolotarov | cdaa7cb | 2010-04-19 01:13:57 +0000 | [diff] [blame] | 12545 | dev_err(&bp->pdev->dev, |
| 12546 | "Cannot enable PCI device, aborting\n"); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 12547 | goto err_out; |
| 12548 | } |
| 12549 | |
| 12550 | if (!(pci_resource_flags(pdev, 0) & IORESOURCE_MEM)) { |
Vladislav Zolotarov | cdaa7cb | 2010-04-19 01:13:57 +0000 | [diff] [blame] | 12551 | dev_err(&bp->pdev->dev, |
| 12552 | "Cannot find PCI device base address, aborting\n"); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 12553 | rc = -ENODEV; |
| 12554 | goto err_out_disable; |
| 12555 | } |
| 12556 | |
Ariel Elior | 1ab4434 | 2013-01-01 05:22:23 +0000 | [diff] [blame] | 12557 | if (IS_PF(bp) && !(pci_resource_flags(pdev, 2) & IORESOURCE_MEM)) { |
| 12558 | dev_err(&bp->pdev->dev, "Cannot find second PCI device base address, aborting\n"); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 12559 | rc = -ENODEV; |
| 12560 | goto err_out_disable; |
| 12561 | } |
| 12562 | |
Yaniv Rosner | 092a5fc | 2012-12-02 23:56:49 +0000 | [diff] [blame] | 12563 | pci_read_config_dword(pdev, PCICFG_REVISION_ID_OFFSET, &pci_cfg_dword); |
| 12564 | if ((pci_cfg_dword & PCICFG_REVESION_ID_MASK) == |
| 12565 | PCICFG_REVESION_ID_ERROR_VAL) { |
| 12566 | pr_err("PCI device error, probably due to fan failure, aborting\n"); |
| 12567 | rc = -ENODEV; |
| 12568 | goto err_out_disable; |
| 12569 | } |
| 12570 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 12571 | if (atomic_read(&pdev->enable_cnt) == 1) { |
| 12572 | rc = pci_request_regions(pdev, DRV_MODULE_NAME); |
| 12573 | if (rc) { |
Vladislav Zolotarov | cdaa7cb | 2010-04-19 01:13:57 +0000 | [diff] [blame] | 12574 | dev_err(&bp->pdev->dev, |
| 12575 | "Cannot obtain PCI resources, aborting\n"); |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 12576 | goto err_out_disable; |
| 12577 | } |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 12578 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 12579 | pci_set_master(pdev); |
| 12580 | pci_save_state(pdev); |
| 12581 | } |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 12582 | |
Ariel Elior | 1ab4434 | 2013-01-01 05:22:23 +0000 | [diff] [blame] | 12583 | if (IS_PF(bp)) { |
Jon Mason | 29ed74c | 2013-09-11 11:22:39 -0700 | [diff] [blame] | 12584 | if (!pdev->pm_cap) { |
Ariel Elior | 1ab4434 | 2013-01-01 05:22:23 +0000 | [diff] [blame] | 12585 | dev_err(&bp->pdev->dev, |
| 12586 | "Cannot find power management capability, aborting\n"); |
| 12587 | rc = -EIO; |
| 12588 | goto err_out_release; |
| 12589 | } |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 12590 | } |
| 12591 | |
Jon Mason | 77c98e6 | 2011-06-27 07:45:12 +0000 | [diff] [blame] | 12592 | if (!pci_is_pcie(pdev)) { |
Merav Sicron | 51c1a58 | 2012-03-18 10:33:38 +0000 | [diff] [blame] | 12593 | dev_err(&bp->pdev->dev, "Not PCI Express, aborting\n"); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 12594 | rc = -EIO; |
| 12595 | goto err_out_release; |
| 12596 | } |
| 12597 | |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 12598 | rc = bnx2x_set_coherency_mask(bp); |
| 12599 | if (rc) |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 12600 | goto err_out_release; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 12601 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 12602 | dev->mem_start = pci_resource_start(pdev, 0); |
| 12603 | dev->base_addr = dev->mem_start; |
| 12604 | dev->mem_end = pci_resource_end(pdev, 0); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 12605 | |
| 12606 | dev->irq = pdev->irq; |
| 12607 | |
Arjan van de Ven | 275f165 | 2008-10-20 21:42:39 -0700 | [diff] [blame] | 12608 | bp->regview = pci_ioremap_bar(pdev, 0); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 12609 | if (!bp->regview) { |
Vladislav Zolotarov | cdaa7cb | 2010-04-19 01:13:57 +0000 | [diff] [blame] | 12610 | dev_err(&bp->pdev->dev, |
| 12611 | "Cannot map register space, aborting\n"); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 12612 | rc = -ENOMEM; |
| 12613 | goto err_out_release; |
| 12614 | } |
| 12615 | |
Ariel Elior | c22610d0 | 2012-01-26 06:01:47 +0000 | [diff] [blame] | 12616 | /* In E1/E1H use pci device function given by kernel. |
| 12617 | * In E2/E3 read physical function from ME register since these chips |
| 12618 | * support Physical Device Assignment where kernel BDF maybe arbitrary |
| 12619 | * (depending on hypervisor). |
| 12620 | */ |
Yuval Mintz | 2de6743 | 2013-01-23 03:21:43 +0000 | [diff] [blame] | 12621 | if (chip_is_e1x) { |
Ariel Elior | c22610d0 | 2012-01-26 06:01:47 +0000 | [diff] [blame] | 12622 | bp->pf_num = PCI_FUNC(pdev->devfn); |
Yuval Mintz | 2de6743 | 2013-01-23 03:21:43 +0000 | [diff] [blame] | 12623 | } else { |
| 12624 | /* chip is E2/3*/ |
Ariel Elior | c22610d0 | 2012-01-26 06:01:47 +0000 | [diff] [blame] | 12625 | pci_read_config_dword(bp->pdev, |
| 12626 | PCICFG_ME_REGISTER, &pci_cfg_dword); |
| 12627 | bp->pf_num = (u8)((pci_cfg_dword & ME_REG_ABS_PF_NUM) >> |
Yuval Mintz | 2de6743 | 2013-01-23 03:21:43 +0000 | [diff] [blame] | 12628 | ME_REG_ABS_PF_NUM_SHIFT); |
Ariel Elior | c22610d0 | 2012-01-26 06:01:47 +0000 | [diff] [blame] | 12629 | } |
Merav Sicron | 51c1a58 | 2012-03-18 10:33:38 +0000 | [diff] [blame] | 12630 | BNX2X_DEV_INFO("me reg PF num: %d\n", bp->pf_num); |
Ariel Elior | c22610d0 | 2012-01-26 06:01:47 +0000 | [diff] [blame] | 12631 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 12632 | /* clean indirect addresses */ |
| 12633 | pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS, |
| 12634 | PCICFG_VENDOR_ID_OFFSET); |
Yuval Mintz | 33d8e6a | 2013-12-26 09:57:08 +0200 | [diff] [blame] | 12635 | |
| 12636 | /* AER (Advanced Error reporting) configuration */ |
| 12637 | rc = pci_enable_pcie_error_reporting(pdev); |
| 12638 | if (!rc) |
| 12639 | bp->flags |= AER_ENABLED; |
| 12640 | else |
| 12641 | BNX2X_DEV_INFO("Failed To configure PCIe AER [%d]\n", rc); |
| 12642 | |
David S. Miller | 8decf86 | 2011-09-22 03:23:13 -0400 | [diff] [blame] | 12643 | /* |
| 12644 | * Clean the following indirect addresses for all functions since it |
David S. Miller | 823dcd2 | 2011-08-20 10:39:12 -0700 | [diff] [blame] | 12645 | * is not used by the driver. |
| 12646 | */ |
Ariel Elior | 1ab4434 | 2013-01-01 05:22:23 +0000 | [diff] [blame] | 12647 | if (IS_PF(bp)) { |
| 12648 | REG_WR(bp, PXP2_REG_PGL_ADDR_88_F0, 0); |
| 12649 | REG_WR(bp, PXP2_REG_PGL_ADDR_8C_F0, 0); |
| 12650 | REG_WR(bp, PXP2_REG_PGL_ADDR_90_F0, 0); |
| 12651 | REG_WR(bp, PXP2_REG_PGL_ADDR_94_F0, 0); |
David S. Miller | 8decf86 | 2011-09-22 03:23:13 -0400 | [diff] [blame] | 12652 | |
Ariel Elior | 1ab4434 | 2013-01-01 05:22:23 +0000 | [diff] [blame] | 12653 | if (chip_is_e1x) { |
| 12654 | REG_WR(bp, PXP2_REG_PGL_ADDR_88_F1, 0); |
| 12655 | REG_WR(bp, PXP2_REG_PGL_ADDR_8C_F1, 0); |
| 12656 | REG_WR(bp, PXP2_REG_PGL_ADDR_90_F1, 0); |
| 12657 | REG_WR(bp, PXP2_REG_PGL_ADDR_94_F1, 0); |
| 12658 | } |
| 12659 | |
| 12660 | /* Enable internal target-read (in case we are probed after PF |
| 12661 | * FLR). Must be done prior to any BAR read access. Only for |
| 12662 | * 57712 and up |
| 12663 | */ |
| 12664 | if (!chip_is_e1x) |
| 12665 | REG_WR(bp, |
| 12666 | PGLUE_B_REG_INTERNAL_PFID_ENABLE_TARGET_READ, 1); |
David S. Miller | 8decf86 | 2011-09-22 03:23:13 -0400 | [diff] [blame] | 12667 | } |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 12668 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 12669 | dev->watchdog_timeo = TX_TIMEOUT; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 12670 | |
Stephen Hemminger | c64213c | 2008-11-21 17:36:04 -0800 | [diff] [blame] | 12671 | dev->netdev_ops = &bnx2x_netdev_ops; |
Ariel Elior | 005a07ba | 2013-03-11 05:17:42 +0000 | [diff] [blame] | 12672 | bnx2x_set_ethtool_ops(bp, dev); |
Michał Mirosław | 66371c4 | 2011-04-12 09:38:23 +0000 | [diff] [blame] | 12673 | |
Jiri Pirko | 0178934 | 2011-08-16 06:29:00 +0000 | [diff] [blame] | 12674 | dev->priv_flags |= IFF_UNICAST_FLT; |
| 12675 | |
Michał Mirosław | 66371c4 | 2011-04-12 09:38:23 +0000 | [diff] [blame] | 12676 | dev->hw_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM | |
Dmitry Kravkov | 621b4d6 | 2012-02-20 09:59:08 +0000 | [diff] [blame] | 12677 | NETIF_F_TSO | NETIF_F_TSO_ECN | NETIF_F_TSO6 | |
| 12678 | NETIF_F_RXCSUM | NETIF_F_LRO | NETIF_F_GRO | |
Patrick McHardy | f646968 | 2013-04-19 02:04:27 +0000 | [diff] [blame] | 12679 | NETIF_F_RXHASH | NETIF_F_HW_VLAN_CTAG_TX; |
Dmitry Kravkov | a848ade | 2013-03-18 06:51:03 +0000 | [diff] [blame] | 12680 | if (!CHIP_IS_E1x(bp)) { |
Eric Dumazet | 117401e | 2013-10-19 11:42:58 -0700 | [diff] [blame] | 12681 | dev->hw_features |= NETIF_F_GSO_GRE | NETIF_F_GSO_UDP_TUNNEL | |
Eric Dumazet | 2e3bd6a | 2013-10-20 20:47:31 -0700 | [diff] [blame] | 12682 | NETIF_F_GSO_IPIP | NETIF_F_GSO_SIT; |
Dmitry Kravkov | a848ade | 2013-03-18 06:51:03 +0000 | [diff] [blame] | 12683 | dev->hw_enc_features = |
| 12684 | NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM | NETIF_F_SG | |
| 12685 | NETIF_F_TSO | NETIF_F_TSO_ECN | NETIF_F_TSO6 | |
Eric Dumazet | 117401e | 2013-10-19 11:42:58 -0700 | [diff] [blame] | 12686 | NETIF_F_GSO_IPIP | |
Eric Dumazet | 2e3bd6a | 2013-10-20 20:47:31 -0700 | [diff] [blame] | 12687 | NETIF_F_GSO_SIT | |
Dmitry Kravkov | 65bc0cf | 2013-04-28 08:16:02 +0000 | [diff] [blame] | 12688 | NETIF_F_GSO_GRE | NETIF_F_GSO_UDP_TUNNEL; |
Dmitry Kravkov | a848ade | 2013-03-18 06:51:03 +0000 | [diff] [blame] | 12689 | } |
Michał Mirosław | 66371c4 | 2011-04-12 09:38:23 +0000 | [diff] [blame] | 12690 | |
| 12691 | dev->vlan_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM | |
| 12692 | NETIF_F_TSO | NETIF_F_TSO_ECN | NETIF_F_TSO6 | NETIF_F_HIGHDMA; |
| 12693 | |
Patrick McHardy | f646968 | 2013-04-19 02:04:27 +0000 | [diff] [blame] | 12694 | dev->features |= dev->hw_features | NETIF_F_HW_VLAN_CTAG_RX; |
Merav Sicron | edd3147 | 2013-10-20 16:51:34 +0200 | [diff] [blame] | 12695 | dev->features |= NETIF_F_HIGHDMA; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 12696 | |
Mahesh Bandewar | 538dd2e | 2011-05-13 15:08:49 +0000 | [diff] [blame] | 12697 | /* Add Loopback capability to the device */ |
| 12698 | dev->hw_features |= NETIF_F_LOOPBACK; |
| 12699 | |
Shmulik Ravid | 9850767 | 2011-02-28 12:19:55 -0800 | [diff] [blame] | 12700 | #ifdef BCM_DCBNL |
Shmulik Ravid | 785b9b1 | 2010-12-30 06:27:03 +0000 | [diff] [blame] | 12701 | dev->dcbnl_ops = &bnx2x_dcbnl_ops; |
| 12702 | #endif |
| 12703 | |
Eilon Greenstein | 01cd452 | 2009-08-12 08:23:08 +0000 | [diff] [blame] | 12704 | /* get_port_hwinfo() will set prtad and mmds properly */ |
| 12705 | bp->mdio.prtad = MDIO_PRTAD_NONE; |
| 12706 | bp->mdio.mmds = 0; |
| 12707 | bp->mdio.mode_support = MDIO_SUPPORTS_C45 | MDIO_EMULATE_C22; |
| 12708 | bp->mdio.dev = dev; |
| 12709 | bp->mdio.mdio_read = bnx2x_mdio_read; |
| 12710 | bp->mdio.mdio_write = bnx2x_mdio_write; |
| 12711 | |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 12712 | return 0; |
| 12713 | |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 12714 | err_out_release: |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 12715 | if (atomic_read(&pdev->enable_cnt) == 1) |
| 12716 | pci_release_regions(pdev); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 12717 | |
| 12718 | err_out_disable: |
| 12719 | pci_disable_device(pdev); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 12720 | |
| 12721 | err_out: |
| 12722 | return rc; |
| 12723 | } |
| 12724 | |
Dmitry Kravkov | 6891dd2 | 2010-08-03 21:49:40 +0000 | [diff] [blame] | 12725 | static int bnx2x_check_firmware(struct bnx2x *bp) |
Vladislav Zolotarov | 94a78b7 | 2009-04-27 03:27:43 -0700 | [diff] [blame] | 12726 | { |
Eilon Greenstein | 37f9ce6 | 2009-08-12 08:23:34 +0000 | [diff] [blame] | 12727 | const struct firmware *firmware = bp->firmware; |
Vladislav Zolotarov | 94a78b7 | 2009-04-27 03:27:43 -0700 | [diff] [blame] | 12728 | struct bnx2x_fw_file_hdr *fw_hdr; |
| 12729 | struct bnx2x_fw_file_section *sections; |
Vladislav Zolotarov | 94a78b7 | 2009-04-27 03:27:43 -0700 | [diff] [blame] | 12730 | u32 offset, len, num_ops; |
Yuval Mintz | 86564c3 | 2013-01-23 03:21:50 +0000 | [diff] [blame] | 12731 | __be16 *ops_offsets; |
Vladislav Zolotarov | 94a78b7 | 2009-04-27 03:27:43 -0700 | [diff] [blame] | 12732 | int i; |
Eilon Greenstein | 37f9ce6 | 2009-08-12 08:23:34 +0000 | [diff] [blame] | 12733 | const u8 *fw_ver; |
Vladislav Zolotarov | 94a78b7 | 2009-04-27 03:27:43 -0700 | [diff] [blame] | 12734 | |
Merav Sicron | 51c1a58 | 2012-03-18 10:33:38 +0000 | [diff] [blame] | 12735 | if (firmware->size < sizeof(struct bnx2x_fw_file_hdr)) { |
| 12736 | BNX2X_ERR("Wrong FW size\n"); |
Vladislav Zolotarov | 94a78b7 | 2009-04-27 03:27:43 -0700 | [diff] [blame] | 12737 | return -EINVAL; |
Merav Sicron | 51c1a58 | 2012-03-18 10:33:38 +0000 | [diff] [blame] | 12738 | } |
Vladislav Zolotarov | 94a78b7 | 2009-04-27 03:27:43 -0700 | [diff] [blame] | 12739 | |
| 12740 | fw_hdr = (struct bnx2x_fw_file_hdr *)firmware->data; |
| 12741 | sections = (struct bnx2x_fw_file_section *)fw_hdr; |
| 12742 | |
| 12743 | /* Make sure none of the offsets and sizes make us read beyond |
| 12744 | * the end of the firmware data */ |
| 12745 | for (i = 0; i < sizeof(*fw_hdr) / sizeof(*sections); i++) { |
| 12746 | offset = be32_to_cpu(sections[i].offset); |
| 12747 | len = be32_to_cpu(sections[i].len); |
| 12748 | if (offset + len > firmware->size) { |
Merav Sicron | 51c1a58 | 2012-03-18 10:33:38 +0000 | [diff] [blame] | 12749 | BNX2X_ERR("Section %d length is out of bounds\n", i); |
Vladislav Zolotarov | 94a78b7 | 2009-04-27 03:27:43 -0700 | [diff] [blame] | 12750 | return -EINVAL; |
| 12751 | } |
| 12752 | } |
| 12753 | |
| 12754 | /* Likewise for the init_ops offsets */ |
| 12755 | offset = be32_to_cpu(fw_hdr->init_ops_offsets.offset); |
Yuval Mintz | 86564c3 | 2013-01-23 03:21:50 +0000 | [diff] [blame] | 12756 | ops_offsets = (__force __be16 *)(firmware->data + offset); |
Vladislav Zolotarov | 94a78b7 | 2009-04-27 03:27:43 -0700 | [diff] [blame] | 12757 | num_ops = be32_to_cpu(fw_hdr->init_ops.len) / sizeof(struct raw_op); |
| 12758 | |
| 12759 | for (i = 0; i < be32_to_cpu(fw_hdr->init_ops_offsets.len) / 2; i++) { |
| 12760 | if (be16_to_cpu(ops_offsets[i]) > num_ops) { |
Merav Sicron | 51c1a58 | 2012-03-18 10:33:38 +0000 | [diff] [blame] | 12761 | BNX2X_ERR("Section offset %d is out of bounds\n", i); |
Vladislav Zolotarov | 94a78b7 | 2009-04-27 03:27:43 -0700 | [diff] [blame] | 12762 | return -EINVAL; |
| 12763 | } |
| 12764 | } |
| 12765 | |
| 12766 | /* Check FW version */ |
| 12767 | offset = be32_to_cpu(fw_hdr->fw_version.offset); |
| 12768 | fw_ver = firmware->data + offset; |
| 12769 | if ((fw_ver[0] != BCM_5710_FW_MAJOR_VERSION) || |
| 12770 | (fw_ver[1] != BCM_5710_FW_MINOR_VERSION) || |
| 12771 | (fw_ver[2] != BCM_5710_FW_REVISION_VERSION) || |
| 12772 | (fw_ver[3] != BCM_5710_FW_ENGINEERING_VERSION)) { |
Merav Sicron | 51c1a58 | 2012-03-18 10:33:38 +0000 | [diff] [blame] | 12773 | BNX2X_ERR("Bad FW version:%d.%d.%d.%d. Should be %d.%d.%d.%d\n", |
| 12774 | fw_ver[0], fw_ver[1], fw_ver[2], fw_ver[3], |
| 12775 | BCM_5710_FW_MAJOR_VERSION, |
Vladislav Zolotarov | 94a78b7 | 2009-04-27 03:27:43 -0700 | [diff] [blame] | 12776 | BCM_5710_FW_MINOR_VERSION, |
| 12777 | BCM_5710_FW_REVISION_VERSION, |
| 12778 | BCM_5710_FW_ENGINEERING_VERSION); |
Eilon Greenstein | ab6ad5a | 2009-08-12 08:24:29 +0000 | [diff] [blame] | 12779 | return -EINVAL; |
Vladislav Zolotarov | 94a78b7 | 2009-04-27 03:27:43 -0700 | [diff] [blame] | 12780 | } |
| 12781 | |
| 12782 | return 0; |
| 12783 | } |
| 12784 | |
Eric Dumazet | 1191cb8 | 2012-04-27 21:39:21 +0000 | [diff] [blame] | 12785 | static void be32_to_cpu_n(const u8 *_source, u8 *_target, u32 n) |
Vladislav Zolotarov | 94a78b7 | 2009-04-27 03:27:43 -0700 | [diff] [blame] | 12786 | { |
Eilon Greenstein | ab6ad5a | 2009-08-12 08:24:29 +0000 | [diff] [blame] | 12787 | const __be32 *source = (const __be32 *)_source; |
| 12788 | u32 *target = (u32 *)_target; |
Vladislav Zolotarov | 94a78b7 | 2009-04-27 03:27:43 -0700 | [diff] [blame] | 12789 | u32 i; |
Vladislav Zolotarov | 94a78b7 | 2009-04-27 03:27:43 -0700 | [diff] [blame] | 12790 | |
| 12791 | for (i = 0; i < n/4; i++) |
| 12792 | target[i] = be32_to_cpu(source[i]); |
| 12793 | } |
| 12794 | |
| 12795 | /* |
| 12796 | Ops array is stored in the following format: |
| 12797 | {op(8bit), offset(24bit, big endian), data(32bit, big endian)} |
| 12798 | */ |
Eric Dumazet | 1191cb8 | 2012-04-27 21:39:21 +0000 | [diff] [blame] | 12799 | static void bnx2x_prep_ops(const u8 *_source, u8 *_target, u32 n) |
Vladislav Zolotarov | 94a78b7 | 2009-04-27 03:27:43 -0700 | [diff] [blame] | 12800 | { |
Eilon Greenstein | ab6ad5a | 2009-08-12 08:24:29 +0000 | [diff] [blame] | 12801 | const __be32 *source = (const __be32 *)_source; |
| 12802 | struct raw_op *target = (struct raw_op *)_target; |
Vladislav Zolotarov | 94a78b7 | 2009-04-27 03:27:43 -0700 | [diff] [blame] | 12803 | u32 i, j, tmp; |
Vladislav Zolotarov | 94a78b7 | 2009-04-27 03:27:43 -0700 | [diff] [blame] | 12804 | |
Eilon Greenstein | ab6ad5a | 2009-08-12 08:24:29 +0000 | [diff] [blame] | 12805 | for (i = 0, j = 0; i < n/8; i++, j += 2) { |
Vladislav Zolotarov | 94a78b7 | 2009-04-27 03:27:43 -0700 | [diff] [blame] | 12806 | tmp = be32_to_cpu(source[j]); |
| 12807 | target[i].op = (tmp >> 24) & 0xff; |
Vladislav Zolotarov | cdaa7cb | 2010-04-19 01:13:57 +0000 | [diff] [blame] | 12808 | target[i].offset = tmp & 0xffffff; |
| 12809 | target[i].raw_data = be32_to_cpu(source[j + 1]); |
Vladislav Zolotarov | 94a78b7 | 2009-04-27 03:27:43 -0700 | [diff] [blame] | 12810 | } |
| 12811 | } |
Eilon Greenstein | ab6ad5a | 2009-08-12 08:24:29 +0000 | [diff] [blame] | 12812 | |
Ben Hutchings | 1aa8b47 | 2012-07-10 10:56:59 +0000 | [diff] [blame] | 12813 | /* IRO array is stored in the following format: |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 12814 | * {base(24bit), m1(16bit), m2(16bit), m3(16bit), size(16bit) } |
| 12815 | */ |
Eric Dumazet | 1191cb8 | 2012-04-27 21:39:21 +0000 | [diff] [blame] | 12816 | static void bnx2x_prep_iro(const u8 *_source, u8 *_target, u32 n) |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 12817 | { |
| 12818 | const __be32 *source = (const __be32 *)_source; |
| 12819 | struct iro *target = (struct iro *)_target; |
| 12820 | u32 i, j, tmp; |
| 12821 | |
| 12822 | for (i = 0, j = 0; i < n/sizeof(struct iro); i++) { |
| 12823 | target[i].base = be32_to_cpu(source[j]); |
| 12824 | j++; |
| 12825 | tmp = be32_to_cpu(source[j]); |
| 12826 | target[i].m1 = (tmp >> 16) & 0xffff; |
| 12827 | target[i].m2 = tmp & 0xffff; |
| 12828 | j++; |
| 12829 | tmp = be32_to_cpu(source[j]); |
| 12830 | target[i].m3 = (tmp >> 16) & 0xffff; |
| 12831 | target[i].size = tmp & 0xffff; |
| 12832 | j++; |
| 12833 | } |
| 12834 | } |
| 12835 | |
Eric Dumazet | 1191cb8 | 2012-04-27 21:39:21 +0000 | [diff] [blame] | 12836 | static void be16_to_cpu_n(const u8 *_source, u8 *_target, u32 n) |
Vladislav Zolotarov | 94a78b7 | 2009-04-27 03:27:43 -0700 | [diff] [blame] | 12837 | { |
Eilon Greenstein | ab6ad5a | 2009-08-12 08:24:29 +0000 | [diff] [blame] | 12838 | const __be16 *source = (const __be16 *)_source; |
| 12839 | u16 *target = (u16 *)_target; |
Vladislav Zolotarov | 94a78b7 | 2009-04-27 03:27:43 -0700 | [diff] [blame] | 12840 | u32 i; |
Vladislav Zolotarov | 94a78b7 | 2009-04-27 03:27:43 -0700 | [diff] [blame] | 12841 | |
| 12842 | for (i = 0; i < n/2; i++) |
| 12843 | target[i] = be16_to_cpu(source[i]); |
| 12844 | } |
| 12845 | |
Joe Perches | 7995c64 | 2010-02-17 15:01:52 +0000 | [diff] [blame] | 12846 | #define BNX2X_ALLOC_AND_SET(arr, lbl, func) \ |
| 12847 | do { \ |
| 12848 | u32 len = be32_to_cpu(fw_hdr->arr.len); \ |
| 12849 | bp->arr = kmalloc(len, GFP_KERNEL); \ |
Joe Perches | e404dec | 2012-01-29 12:56:23 +0000 | [diff] [blame] | 12850 | if (!bp->arr) \ |
Joe Perches | 7995c64 | 2010-02-17 15:01:52 +0000 | [diff] [blame] | 12851 | goto lbl; \ |
Joe Perches | 7995c64 | 2010-02-17 15:01:52 +0000 | [diff] [blame] | 12852 | func(bp->firmware->data + be32_to_cpu(fw_hdr->arr.offset), \ |
| 12853 | (u8 *)bp->arr, len); \ |
| 12854 | } while (0) |
Vladislav Zolotarov | 94a78b7 | 2009-04-27 03:27:43 -0700 | [diff] [blame] | 12855 | |
Yuval Mintz | 3b60306 | 2012-03-18 10:33:39 +0000 | [diff] [blame] | 12856 | static int bnx2x_init_firmware(struct bnx2x *bp) |
Vladislav Zolotarov | 94a78b7 | 2009-04-27 03:27:43 -0700 | [diff] [blame] | 12857 | { |
Michal Schmidt | c0ea452 | 2012-03-15 14:08:29 +0000 | [diff] [blame] | 12858 | const char *fw_file_name; |
Vladislav Zolotarov | 94a78b7 | 2009-04-27 03:27:43 -0700 | [diff] [blame] | 12859 | struct bnx2x_fw_file_hdr *fw_hdr; |
Ben Hutchings | 45229b4 | 2009-11-07 11:53:39 +0000 | [diff] [blame] | 12860 | int rc; |
Vladislav Zolotarov | 94a78b7 | 2009-04-27 03:27:43 -0700 | [diff] [blame] | 12861 | |
Michal Schmidt | c0ea452 | 2012-03-15 14:08:29 +0000 | [diff] [blame] | 12862 | if (bp->firmware) |
| 12863 | return 0; |
Vladislav Zolotarov | 94a78b7 | 2009-04-27 03:27:43 -0700 | [diff] [blame] | 12864 | |
Michal Schmidt | c0ea452 | 2012-03-15 14:08:29 +0000 | [diff] [blame] | 12865 | if (CHIP_IS_E1(bp)) |
| 12866 | fw_file_name = FW_FILE_NAME_E1; |
| 12867 | else if (CHIP_IS_E1H(bp)) |
| 12868 | fw_file_name = FW_FILE_NAME_E1H; |
| 12869 | else if (!CHIP_IS_E1x(bp)) |
| 12870 | fw_file_name = FW_FILE_NAME_E2; |
| 12871 | else { |
| 12872 | BNX2X_ERR("Unsupported chip revision\n"); |
| 12873 | return -EINVAL; |
| 12874 | } |
| 12875 | BNX2X_DEV_INFO("Loading %s\n", fw_file_name); |
Vladislav Zolotarov | 94a78b7 | 2009-04-27 03:27:43 -0700 | [diff] [blame] | 12876 | |
Michal Schmidt | c0ea452 | 2012-03-15 14:08:29 +0000 | [diff] [blame] | 12877 | rc = request_firmware(&bp->firmware, fw_file_name, &bp->pdev->dev); |
| 12878 | if (rc) { |
| 12879 | BNX2X_ERR("Can't load firmware file %s\n", |
| 12880 | fw_file_name); |
| 12881 | goto request_firmware_exit; |
| 12882 | } |
Vladislav Zolotarov | 94a78b7 | 2009-04-27 03:27:43 -0700 | [diff] [blame] | 12883 | |
Michal Schmidt | c0ea452 | 2012-03-15 14:08:29 +0000 | [diff] [blame] | 12884 | rc = bnx2x_check_firmware(bp); |
| 12885 | if (rc) { |
| 12886 | BNX2X_ERR("Corrupt firmware file %s\n", fw_file_name); |
| 12887 | goto request_firmware_exit; |
Vladislav Zolotarov | 94a78b7 | 2009-04-27 03:27:43 -0700 | [diff] [blame] | 12888 | } |
| 12889 | |
| 12890 | fw_hdr = (struct bnx2x_fw_file_hdr *)bp->firmware->data; |
| 12891 | |
| 12892 | /* Initialize the pointers to the init arrays */ |
| 12893 | /* Blob */ |
| 12894 | BNX2X_ALLOC_AND_SET(init_data, request_firmware_exit, be32_to_cpu_n); |
| 12895 | |
| 12896 | /* Opcodes */ |
| 12897 | BNX2X_ALLOC_AND_SET(init_ops, init_ops_alloc_err, bnx2x_prep_ops); |
| 12898 | |
| 12899 | /* Offsets */ |
Eilon Greenstein | ab6ad5a | 2009-08-12 08:24:29 +0000 | [diff] [blame] | 12900 | BNX2X_ALLOC_AND_SET(init_ops_offsets, init_offsets_alloc_err, |
| 12901 | be16_to_cpu_n); |
Vladislav Zolotarov | 94a78b7 | 2009-04-27 03:27:43 -0700 | [diff] [blame] | 12902 | |
| 12903 | /* STORMs firmware */ |
Eilon Greenstein | 573f203 | 2009-08-12 08:24:14 +0000 | [diff] [blame] | 12904 | INIT_TSEM_INT_TABLE_DATA(bp) = bp->firmware->data + |
| 12905 | be32_to_cpu(fw_hdr->tsem_int_table_data.offset); |
| 12906 | INIT_TSEM_PRAM_DATA(bp) = bp->firmware->data + |
| 12907 | be32_to_cpu(fw_hdr->tsem_pram_data.offset); |
| 12908 | INIT_USEM_INT_TABLE_DATA(bp) = bp->firmware->data + |
| 12909 | be32_to_cpu(fw_hdr->usem_int_table_data.offset); |
| 12910 | INIT_USEM_PRAM_DATA(bp) = bp->firmware->data + |
| 12911 | be32_to_cpu(fw_hdr->usem_pram_data.offset); |
| 12912 | INIT_XSEM_INT_TABLE_DATA(bp) = bp->firmware->data + |
| 12913 | be32_to_cpu(fw_hdr->xsem_int_table_data.offset); |
| 12914 | INIT_XSEM_PRAM_DATA(bp) = bp->firmware->data + |
| 12915 | be32_to_cpu(fw_hdr->xsem_pram_data.offset); |
| 12916 | INIT_CSEM_INT_TABLE_DATA(bp) = bp->firmware->data + |
| 12917 | be32_to_cpu(fw_hdr->csem_int_table_data.offset); |
| 12918 | INIT_CSEM_PRAM_DATA(bp) = bp->firmware->data + |
| 12919 | be32_to_cpu(fw_hdr->csem_pram_data.offset); |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 12920 | /* IRO */ |
| 12921 | BNX2X_ALLOC_AND_SET(iro_arr, iro_alloc_err, bnx2x_prep_iro); |
Vladislav Zolotarov | 94a78b7 | 2009-04-27 03:27:43 -0700 | [diff] [blame] | 12922 | |
| 12923 | return 0; |
Eilon Greenstein | ab6ad5a | 2009-08-12 08:24:29 +0000 | [diff] [blame] | 12924 | |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 12925 | iro_alloc_err: |
| 12926 | kfree(bp->init_ops_offsets); |
Vladislav Zolotarov | 94a78b7 | 2009-04-27 03:27:43 -0700 | [diff] [blame] | 12927 | init_offsets_alloc_err: |
| 12928 | kfree(bp->init_ops); |
| 12929 | init_ops_alloc_err: |
| 12930 | kfree(bp->init_data); |
| 12931 | request_firmware_exit: |
| 12932 | release_firmware(bp->firmware); |
Michal Schmidt | 127d0a1 | 2012-03-15 14:08:28 +0000 | [diff] [blame] | 12933 | bp->firmware = NULL; |
Vladislav Zolotarov | 94a78b7 | 2009-04-27 03:27:43 -0700 | [diff] [blame] | 12934 | |
| 12935 | return rc; |
| 12936 | } |
| 12937 | |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 12938 | static void bnx2x_release_firmware(struct bnx2x *bp) |
| 12939 | { |
| 12940 | kfree(bp->init_ops_offsets); |
| 12941 | kfree(bp->init_ops); |
| 12942 | kfree(bp->init_data); |
| 12943 | release_firmware(bp->firmware); |
Dmitry Kravkov | eb2afd4 | 2011-11-15 12:07:33 +0000 | [diff] [blame] | 12944 | bp->firmware = NULL; |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 12945 | } |
| 12946 | |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 12947 | static struct bnx2x_func_sp_drv_ops bnx2x_func_sp_drv = { |
| 12948 | .init_hw_cmn_chip = bnx2x_init_hw_common_chip, |
| 12949 | .init_hw_cmn = bnx2x_init_hw_common, |
| 12950 | .init_hw_port = bnx2x_init_hw_port, |
| 12951 | .init_hw_func = bnx2x_init_hw_func, |
| 12952 | |
| 12953 | .reset_hw_cmn = bnx2x_reset_common, |
| 12954 | .reset_hw_port = bnx2x_reset_port, |
| 12955 | .reset_hw_func = bnx2x_reset_func, |
| 12956 | |
| 12957 | .gunzip_init = bnx2x_gunzip_init, |
| 12958 | .gunzip_end = bnx2x_gunzip_end, |
| 12959 | |
| 12960 | .init_fw = bnx2x_init_firmware, |
| 12961 | .release_fw = bnx2x_release_firmware, |
| 12962 | }; |
| 12963 | |
| 12964 | void bnx2x__init_func_obj(struct bnx2x *bp) |
| 12965 | { |
| 12966 | /* Prepare DMAE related driver resources */ |
| 12967 | bnx2x_setup_dmae(bp); |
| 12968 | |
| 12969 | bnx2x_init_func_obj(bp, &bp->func_obj, |
| 12970 | bnx2x_sp(bp, func_rdata), |
| 12971 | bnx2x_sp_mapping(bp, func_rdata), |
Barak Witkowski | a334872 | 2012-04-23 03:04:46 +0000 | [diff] [blame] | 12972 | bnx2x_sp(bp, func_afex_rdata), |
| 12973 | bnx2x_sp_mapping(bp, func_afex_rdata), |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 12974 | &bnx2x_func_sp_drv); |
| 12975 | } |
| 12976 | |
| 12977 | /* must be called after sriov-enable */ |
Eric Dumazet | 1191cb8 | 2012-04-27 21:39:21 +0000 | [diff] [blame] | 12978 | static int bnx2x_set_qm_cid_count(struct bnx2x *bp) |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 12979 | { |
Merav Sicron | 37ae41a | 2012-06-19 07:48:27 +0000 | [diff] [blame] | 12980 | int cid_count = BNX2X_L2_MAX_CID(bp); |
Vladislav Zolotarov | 94a78b7 | 2009-04-27 03:27:43 -0700 | [diff] [blame] | 12981 | |
Ariel Elior | 290ca2b | 2013-01-01 05:22:31 +0000 | [diff] [blame] | 12982 | if (IS_SRIOV(bp)) |
| 12983 | cid_count += BNX2X_VF_CIDS; |
| 12984 | |
Merav Sicron | 55c1194 | 2012-11-07 00:45:48 +0000 | [diff] [blame] | 12985 | if (CNIC_SUPPORT(bp)) |
| 12986 | cid_count += CNIC_CID_MAX; |
Ariel Elior | 290ca2b | 2013-01-01 05:22:31 +0000 | [diff] [blame] | 12987 | |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 12988 | return roundup(cid_count, QM_CID_ROUND); |
| 12989 | } |
Dmitry Kravkov | f85582f | 2010-10-06 03:34:21 +0000 | [diff] [blame] | 12990 | |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 12991 | /** |
Ariel Elior | 6383c0b | 2011-07-14 08:31:57 +0000 | [diff] [blame] | 12992 | * bnx2x_get_num_none_def_sbs - return the number of none default SBs |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 12993 | * |
| 12994 | * @dev: pci device |
| 12995 | * |
| 12996 | */ |
Ariel Elior | 60cad4e | 2013-09-04 14:09:22 +0300 | [diff] [blame] | 12997 | static int bnx2x_get_num_non_def_sbs(struct pci_dev *pdev, int cnic_cnt) |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 12998 | { |
Yijing Wang | ae2104b | 2013-08-08 21:02:36 +0800 | [diff] [blame] | 12999 | int index; |
Ariel Elior | 1ab4434 | 2013-01-01 05:22:23 +0000 | [diff] [blame] | 13000 | u16 control = 0; |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 13001 | |
Ariel Elior | 6383c0b | 2011-07-14 08:31:57 +0000 | [diff] [blame] | 13002 | /* |
| 13003 | * If MSI-X is not supported - return number of SBs needed to support |
| 13004 | * one fast path queue: one FP queue + SB for CNIC |
| 13005 | */ |
Yijing Wang | ae2104b | 2013-08-08 21:02:36 +0800 | [diff] [blame] | 13006 | if (!pdev->msix_cap) { |
Ariel Elior | 1ab4434 | 2013-01-01 05:22:23 +0000 | [diff] [blame] | 13007 | dev_info(&pdev->dev, "no msix capability found\n"); |
Merav Sicron | 55c1194 | 2012-11-07 00:45:48 +0000 | [diff] [blame] | 13008 | return 1 + cnic_cnt; |
Ariel Elior | 1ab4434 | 2013-01-01 05:22:23 +0000 | [diff] [blame] | 13009 | } |
| 13010 | dev_info(&pdev->dev, "msix capability found\n"); |
Ariel Elior | 6383c0b | 2011-07-14 08:31:57 +0000 | [diff] [blame] | 13011 | |
| 13012 | /* |
| 13013 | * The value in the PCI configuration space is the index of the last |
| 13014 | * entry, namely one less than the actual size of the table, which is |
| 13015 | * exactly what we want to return from this function: number of all SBs |
| 13016 | * without the default SB. |
Ariel Elior | 1ab4434 | 2013-01-01 05:22:23 +0000 | [diff] [blame] | 13017 | * For VFs there is no default SB, then we return (index+1). |
Ariel Elior | 6383c0b | 2011-07-14 08:31:57 +0000 | [diff] [blame] | 13018 | */ |
Yijing Wang | 73413ff | 2014-06-25 12:22:56 +0800 | [diff] [blame] | 13019 | pci_read_config_word(pdev, pdev->msix_cap + PCI_MSIX_FLAGS, &control); |
Ariel Elior | 1ab4434 | 2013-01-01 05:22:23 +0000 | [diff] [blame] | 13020 | |
| 13021 | index = control & PCI_MSIX_FLAGS_QSIZE; |
| 13022 | |
Ariel Elior | 60cad4e | 2013-09-04 14:09:22 +0300 | [diff] [blame] | 13023 | return index; |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 13024 | } |
| 13025 | |
Ariel Elior | 1ab4434 | 2013-01-01 05:22:23 +0000 | [diff] [blame] | 13026 | static int set_max_cos_est(int chip_id) |
| 13027 | { |
| 13028 | switch (chip_id) { |
| 13029 | case BCM57710: |
| 13030 | case BCM57711: |
| 13031 | case BCM57711E: |
| 13032 | return BNX2X_MULTI_TX_COS_E1X; |
| 13033 | case BCM57712: |
| 13034 | case BCM57712_MF: |
Ariel Elior | 1ab4434 | 2013-01-01 05:22:23 +0000 | [diff] [blame] | 13035 | return BNX2X_MULTI_TX_COS_E2_E3A0; |
| 13036 | case BCM57800: |
| 13037 | case BCM57800_MF: |
Ariel Elior | 1ab4434 | 2013-01-01 05:22:23 +0000 | [diff] [blame] | 13038 | case BCM57810: |
| 13039 | case BCM57810_MF: |
| 13040 | case BCM57840_4_10: |
| 13041 | case BCM57840_2_20: |
| 13042 | case BCM57840_O: |
| 13043 | case BCM57840_MFO: |
Ariel Elior | 1ab4434 | 2013-01-01 05:22:23 +0000 | [diff] [blame] | 13044 | case BCM57840_MF: |
Ariel Elior | 1ab4434 | 2013-01-01 05:22:23 +0000 | [diff] [blame] | 13045 | case BCM57811: |
| 13046 | case BCM57811_MF: |
Ariel Elior | 1ab4434 | 2013-01-01 05:22:23 +0000 | [diff] [blame] | 13047 | return BNX2X_MULTI_TX_COS_E3B0; |
Yuval Mintz | b123972 | 2013-10-20 16:51:26 +0200 | [diff] [blame] | 13048 | case BCM57712_VF: |
| 13049 | case BCM57800_VF: |
| 13050 | case BCM57810_VF: |
| 13051 | case BCM57840_VF: |
| 13052 | case BCM57811_VF: |
Ariel Elior | 1ab4434 | 2013-01-01 05:22:23 +0000 | [diff] [blame] | 13053 | return 1; |
| 13054 | default: |
| 13055 | pr_err("Unknown board_type (%d), aborting\n", chip_id); |
| 13056 | return -ENODEV; |
| 13057 | } |
| 13058 | } |
Michael Chan | 4bd9b0ff | 2012-12-06 10:33:12 +0000 | [diff] [blame] | 13059 | |
Ariel Elior | 1ab4434 | 2013-01-01 05:22:23 +0000 | [diff] [blame] | 13060 | static int set_is_vf(int chip_id) |
| 13061 | { |
| 13062 | switch (chip_id) { |
| 13063 | case BCM57712_VF: |
| 13064 | case BCM57800_VF: |
| 13065 | case BCM57810_VF: |
| 13066 | case BCM57840_VF: |
| 13067 | case BCM57811_VF: |
| 13068 | return true; |
| 13069 | default: |
| 13070 | return false; |
| 13071 | } |
| 13072 | } |
| 13073 | |
Michal Kalderon | eeed018 | 2014-08-17 16:47:44 +0300 | [diff] [blame] | 13074 | /* nig_tsgen registers relative address */ |
| 13075 | #define tsgen_ctrl 0x0 |
| 13076 | #define tsgen_freecount 0x10 |
| 13077 | #define tsgen_synctime_t0 0x20 |
| 13078 | #define tsgen_offset_t0 0x28 |
| 13079 | #define tsgen_drift_t0 0x30 |
| 13080 | #define tsgen_synctime_t1 0x58 |
| 13081 | #define tsgen_offset_t1 0x60 |
| 13082 | #define tsgen_drift_t1 0x68 |
| 13083 | |
| 13084 | /* FW workaround for setting drift */ |
| 13085 | static int bnx2x_send_update_drift_ramrod(struct bnx2x *bp, int drift_dir, |
| 13086 | int best_val, int best_period) |
| 13087 | { |
| 13088 | struct bnx2x_func_state_params func_params = {NULL}; |
| 13089 | struct bnx2x_func_set_timesync_params *set_timesync_params = |
| 13090 | &func_params.params.set_timesync; |
| 13091 | |
| 13092 | /* Prepare parameters for function state transitions */ |
| 13093 | __set_bit(RAMROD_COMP_WAIT, &func_params.ramrod_flags); |
| 13094 | __set_bit(RAMROD_RETRY, &func_params.ramrod_flags); |
| 13095 | |
| 13096 | func_params.f_obj = &bp->func_obj; |
| 13097 | func_params.cmd = BNX2X_F_CMD_SET_TIMESYNC; |
| 13098 | |
| 13099 | /* Function parameters */ |
| 13100 | set_timesync_params->drift_adjust_cmd = TS_DRIFT_ADJUST_SET; |
| 13101 | set_timesync_params->offset_cmd = TS_OFFSET_KEEP; |
| 13102 | set_timesync_params->add_sub_drift_adjust_value = |
| 13103 | drift_dir ? TS_ADD_VALUE : TS_SUB_VALUE; |
| 13104 | set_timesync_params->drift_adjust_value = best_val; |
| 13105 | set_timesync_params->drift_adjust_period = best_period; |
| 13106 | |
| 13107 | return bnx2x_func_state_change(bp, &func_params); |
| 13108 | } |
| 13109 | |
| 13110 | static int bnx2x_ptp_adjfreq(struct ptp_clock_info *ptp, s32 ppb) |
| 13111 | { |
| 13112 | struct bnx2x *bp = container_of(ptp, struct bnx2x, ptp_clock_info); |
| 13113 | int rc; |
| 13114 | int drift_dir = 1; |
| 13115 | int val, period, period1, period2, dif, dif1, dif2; |
| 13116 | int best_dif = BNX2X_MAX_PHC_DRIFT, best_period = 0, best_val = 0; |
| 13117 | |
| 13118 | DP(BNX2X_MSG_PTP, "PTP adjfreq called, ppb = %d\n", ppb); |
| 13119 | |
| 13120 | if (!netif_running(bp->dev)) { |
| 13121 | DP(BNX2X_MSG_PTP, |
| 13122 | "PTP adjfreq called while the interface is down\n"); |
| 13123 | return -EFAULT; |
| 13124 | } |
| 13125 | |
| 13126 | if (ppb < 0) { |
| 13127 | ppb = -ppb; |
| 13128 | drift_dir = 0; |
| 13129 | } |
| 13130 | |
| 13131 | if (ppb == 0) { |
| 13132 | best_val = 1; |
| 13133 | best_period = 0x1FFFFFF; |
| 13134 | } else if (ppb >= BNX2X_MAX_PHC_DRIFT) { |
| 13135 | best_val = 31; |
| 13136 | best_period = 1; |
| 13137 | } else { |
| 13138 | /* Changed not to allow val = 8, 16, 24 as these values |
| 13139 | * are not supported in workaround. |
| 13140 | */ |
| 13141 | for (val = 0; val <= 31; val++) { |
| 13142 | if ((val & 0x7) == 0) |
| 13143 | continue; |
| 13144 | period1 = val * 1000000 / ppb; |
| 13145 | period2 = period1 + 1; |
| 13146 | if (period1 != 0) |
| 13147 | dif1 = ppb - (val * 1000000 / period1); |
| 13148 | else |
| 13149 | dif1 = BNX2X_MAX_PHC_DRIFT; |
| 13150 | if (dif1 < 0) |
| 13151 | dif1 = -dif1; |
| 13152 | dif2 = ppb - (val * 1000000 / period2); |
| 13153 | if (dif2 < 0) |
| 13154 | dif2 = -dif2; |
| 13155 | dif = (dif1 < dif2) ? dif1 : dif2; |
| 13156 | period = (dif1 < dif2) ? period1 : period2; |
| 13157 | if (dif < best_dif) { |
| 13158 | best_dif = dif; |
| 13159 | best_val = val; |
| 13160 | best_period = period; |
| 13161 | } |
| 13162 | } |
| 13163 | } |
| 13164 | |
| 13165 | rc = bnx2x_send_update_drift_ramrod(bp, drift_dir, best_val, |
| 13166 | best_period); |
| 13167 | if (rc) { |
| 13168 | BNX2X_ERR("Failed to set drift\n"); |
| 13169 | return -EFAULT; |
| 13170 | } |
| 13171 | |
| 13172 | DP(BNX2X_MSG_PTP, "Configrued val = %d, period = %d\n", best_val, |
| 13173 | best_period); |
| 13174 | |
| 13175 | return 0; |
| 13176 | } |
| 13177 | |
| 13178 | static int bnx2x_ptp_adjtime(struct ptp_clock_info *ptp, s64 delta) |
| 13179 | { |
| 13180 | struct bnx2x *bp = container_of(ptp, struct bnx2x, ptp_clock_info); |
| 13181 | u64 now; |
| 13182 | |
| 13183 | DP(BNX2X_MSG_PTP, "PTP adjtime called, delta = %llx\n", delta); |
| 13184 | |
| 13185 | now = timecounter_read(&bp->timecounter); |
| 13186 | now += delta; |
| 13187 | /* Re-init the timecounter */ |
| 13188 | timecounter_init(&bp->timecounter, &bp->cyclecounter, now); |
| 13189 | |
| 13190 | return 0; |
| 13191 | } |
| 13192 | |
| 13193 | static int bnx2x_ptp_gettime(struct ptp_clock_info *ptp, struct timespec *ts) |
| 13194 | { |
| 13195 | struct bnx2x *bp = container_of(ptp, struct bnx2x, ptp_clock_info); |
| 13196 | u64 ns; |
| 13197 | u32 remainder; |
| 13198 | |
| 13199 | ns = timecounter_read(&bp->timecounter); |
| 13200 | |
| 13201 | DP(BNX2X_MSG_PTP, "PTP gettime called, ns = %llu\n", ns); |
| 13202 | |
| 13203 | ts->tv_sec = div_u64_rem(ns, 1000000000ULL, &remainder); |
| 13204 | ts->tv_nsec = remainder; |
| 13205 | |
| 13206 | return 0; |
| 13207 | } |
| 13208 | |
| 13209 | static int bnx2x_ptp_settime(struct ptp_clock_info *ptp, |
| 13210 | const struct timespec *ts) |
| 13211 | { |
| 13212 | struct bnx2x *bp = container_of(ptp, struct bnx2x, ptp_clock_info); |
| 13213 | u64 ns; |
| 13214 | |
| 13215 | ns = ts->tv_sec * 1000000000ULL; |
| 13216 | ns += ts->tv_nsec; |
| 13217 | |
| 13218 | DP(BNX2X_MSG_PTP, "PTP settime called, ns = %llu\n", ns); |
| 13219 | |
| 13220 | /* Re-init the timecounter */ |
| 13221 | timecounter_init(&bp->timecounter, &bp->cyclecounter, ns); |
| 13222 | |
| 13223 | return 0; |
| 13224 | } |
| 13225 | |
| 13226 | /* Enable (or disable) ancillary features of the phc subsystem */ |
| 13227 | static int bnx2x_ptp_enable(struct ptp_clock_info *ptp, |
| 13228 | struct ptp_clock_request *rq, int on) |
| 13229 | { |
| 13230 | struct bnx2x *bp = container_of(ptp, struct bnx2x, ptp_clock_info); |
| 13231 | |
| 13232 | BNX2X_ERR("PHC ancillary features are not supported\n"); |
| 13233 | return -ENOTSUPP; |
| 13234 | } |
| 13235 | |
| 13236 | void bnx2x_register_phc(struct bnx2x *bp) |
| 13237 | { |
| 13238 | /* Fill the ptp_clock_info struct and register PTP clock*/ |
| 13239 | bp->ptp_clock_info.owner = THIS_MODULE; |
| 13240 | snprintf(bp->ptp_clock_info.name, 16, "%s", bp->dev->name); |
| 13241 | bp->ptp_clock_info.max_adj = BNX2X_MAX_PHC_DRIFT; /* In PPB */ |
| 13242 | bp->ptp_clock_info.n_alarm = 0; |
| 13243 | bp->ptp_clock_info.n_ext_ts = 0; |
| 13244 | bp->ptp_clock_info.n_per_out = 0; |
| 13245 | bp->ptp_clock_info.pps = 0; |
| 13246 | bp->ptp_clock_info.adjfreq = bnx2x_ptp_adjfreq; |
| 13247 | bp->ptp_clock_info.adjtime = bnx2x_ptp_adjtime; |
| 13248 | bp->ptp_clock_info.gettime = bnx2x_ptp_gettime; |
| 13249 | bp->ptp_clock_info.settime = bnx2x_ptp_settime; |
| 13250 | bp->ptp_clock_info.enable = bnx2x_ptp_enable; |
| 13251 | |
| 13252 | bp->ptp_clock = ptp_clock_register(&bp->ptp_clock_info, &bp->pdev->dev); |
| 13253 | if (IS_ERR(bp->ptp_clock)) { |
| 13254 | bp->ptp_clock = NULL; |
| 13255 | BNX2X_ERR("PTP clock registeration failed\n"); |
| 13256 | } |
| 13257 | } |
| 13258 | |
Ariel Elior | 1ab4434 | 2013-01-01 05:22:23 +0000 | [diff] [blame] | 13259 | static int bnx2x_init_one(struct pci_dev *pdev, |
| 13260 | const struct pci_device_id *ent) |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 13261 | { |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 13262 | struct net_device *dev = NULL; |
| 13263 | struct bnx2x *bp; |
Yuval Mintz | b91e1a1 | 2013-09-28 08:46:12 +0300 | [diff] [blame] | 13264 | enum pcie_link_width pcie_width; |
| 13265 | enum pci_bus_speed pcie_speed; |
Ariel Elior | 6383c0b | 2011-07-14 08:31:57 +0000 | [diff] [blame] | 13266 | int rc, max_non_def_sbs; |
Merav Sicron | 6556588 | 2012-06-19 07:48:26 +0000 | [diff] [blame] | 13267 | int rx_count, tx_count, rss_count, doorbell_size; |
Ariel Elior | 1ab4434 | 2013-01-01 05:22:23 +0000 | [diff] [blame] | 13268 | int max_cos_est; |
| 13269 | bool is_vf; |
Merav Sicron | 55c1194 | 2012-11-07 00:45:48 +0000 | [diff] [blame] | 13270 | int cnic_cnt; |
Ariel Elior | 1ab4434 | 2013-01-01 05:22:23 +0000 | [diff] [blame] | 13271 | |
| 13272 | /* An estimated maximum supported CoS number according to the chip |
Ariel Elior | 6383c0b | 2011-07-14 08:31:57 +0000 | [diff] [blame] | 13273 | * version. |
| 13274 | * We will try to roughly estimate the maximum number of CoSes this chip |
| 13275 | * may support in order to minimize the memory allocated for Tx |
| 13276 | * netdev_queue's. This number will be accurately calculated during the |
| 13277 | * initialization of bp->max_cos based on the chip versions AND chip |
| 13278 | * revision in the bnx2x_init_bp(). |
| 13279 | */ |
Ariel Elior | 1ab4434 | 2013-01-01 05:22:23 +0000 | [diff] [blame] | 13280 | max_cos_est = set_max_cos_est(ent->driver_data); |
| 13281 | if (max_cos_est < 0) |
| 13282 | return max_cos_est; |
| 13283 | is_vf = set_is_vf(ent->driver_data); |
| 13284 | cnic_cnt = is_vf ? 0 : 1; |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 13285 | |
Ariel Elior | 60cad4e | 2013-09-04 14:09:22 +0300 | [diff] [blame] | 13286 | max_non_def_sbs = bnx2x_get_num_non_def_sbs(pdev, cnic_cnt); |
| 13287 | |
| 13288 | /* add another SB for VF as it has no default SB */ |
| 13289 | max_non_def_sbs += is_vf ? 1 : 0; |
Ariel Elior | 6383c0b | 2011-07-14 08:31:57 +0000 | [diff] [blame] | 13290 | |
| 13291 | /* Maximum number of RSS queues: one IGU SB goes to CNIC */ |
Ariel Elior | 60cad4e | 2013-09-04 14:09:22 +0300 | [diff] [blame] | 13292 | rss_count = max_non_def_sbs - cnic_cnt; |
Ariel Elior | 1ab4434 | 2013-01-01 05:22:23 +0000 | [diff] [blame] | 13293 | |
| 13294 | if (rss_count < 1) |
| 13295 | return -EINVAL; |
Ariel Elior | 6383c0b | 2011-07-14 08:31:57 +0000 | [diff] [blame] | 13296 | |
| 13297 | /* Maximum number of netdev Rx queues: RSS + FCoE L2 */ |
Merav Sicron | 55c1194 | 2012-11-07 00:45:48 +0000 | [diff] [blame] | 13298 | rx_count = rss_count + cnic_cnt; |
Ariel Elior | 6383c0b | 2011-07-14 08:31:57 +0000 | [diff] [blame] | 13299 | |
Ariel Elior | 1ab4434 | 2013-01-01 05:22:23 +0000 | [diff] [blame] | 13300 | /* Maximum number of netdev Tx queues: |
Merav Sicron | 37ae41a | 2012-06-19 07:48:27 +0000 | [diff] [blame] | 13301 | * Maximum TSS queues * Maximum supported number of CoS + FCoE L2 |
Ariel Elior | 6383c0b | 2011-07-14 08:31:57 +0000 | [diff] [blame] | 13302 | */ |
Merav Sicron | 55c1194 | 2012-11-07 00:45:48 +0000 | [diff] [blame] | 13303 | tx_count = rss_count * max_cos_est + cnic_cnt; |
Dmitry Kravkov | f85582f | 2010-10-06 03:34:21 +0000 | [diff] [blame] | 13304 | |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 13305 | /* dev zeroed in init_etherdev */ |
Ariel Elior | 6383c0b | 2011-07-14 08:31:57 +0000 | [diff] [blame] | 13306 | dev = alloc_etherdev_mqs(sizeof(*bp), tx_count, rx_count); |
Joe Perches | 41de8d4 | 2012-01-29 13:47:52 +0000 | [diff] [blame] | 13307 | if (!dev) |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 13308 | return -ENOMEM; |
| 13309 | |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 13310 | bp = netdev_priv(dev); |
Ariel Elior | 6383c0b | 2011-07-14 08:31:57 +0000 | [diff] [blame] | 13311 | |
Ariel Elior | 1ab4434 | 2013-01-01 05:22:23 +0000 | [diff] [blame] | 13312 | bp->flags = 0; |
| 13313 | if (is_vf) |
| 13314 | bp->flags |= IS_VF_FLAG; |
| 13315 | |
Ariel Elior | 6383c0b | 2011-07-14 08:31:57 +0000 | [diff] [blame] | 13316 | bp->igu_sb_cnt = max_non_def_sbs; |
Ariel Elior | 1ab4434 | 2013-01-01 05:22:23 +0000 | [diff] [blame] | 13317 | bp->igu_base_addr = IS_VF(bp) ? PXP_VF_ADDR_IGU_START : BAR_IGU_INTMEM; |
Joe Perches | 7995c64 | 2010-02-17 15:01:52 +0000 | [diff] [blame] | 13318 | bp->msg_enable = debug; |
Merav Sicron | 55c1194 | 2012-11-07 00:45:48 +0000 | [diff] [blame] | 13319 | bp->cnic_support = cnic_cnt; |
Michael Chan | 4bd9b0ff | 2012-12-06 10:33:12 +0000 | [diff] [blame] | 13320 | bp->cnic_probe = bnx2x_cnic_probe; |
Merav Sicron | 55c1194 | 2012-11-07 00:45:48 +0000 | [diff] [blame] | 13321 | |
Eilon Greenstein | df4770de | 2009-08-12 08:23:28 +0000 | [diff] [blame] | 13322 | pci_set_drvdata(pdev, dev); |
| 13323 | |
Ariel Elior | 1ab4434 | 2013-01-01 05:22:23 +0000 | [diff] [blame] | 13324 | rc = bnx2x_init_dev(bp, pdev, dev, ent->driver_data); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 13325 | if (rc < 0) { |
| 13326 | free_netdev(dev); |
| 13327 | return rc; |
| 13328 | } |
| 13329 | |
Ariel Elior | 1ab4434 | 2013-01-01 05:22:23 +0000 | [diff] [blame] | 13330 | BNX2X_DEV_INFO("This is a %s function\n", |
| 13331 | IS_PF(bp) ? "physical" : "virtual"); |
Merav Sicron | 55c1194 | 2012-11-07 00:45:48 +0000 | [diff] [blame] | 13332 | BNX2X_DEV_INFO("Cnic support is %s\n", CNIC_SUPPORT(bp) ? "on" : "off"); |
Ariel Elior | 1ab4434 | 2013-01-01 05:22:23 +0000 | [diff] [blame] | 13333 | BNX2X_DEV_INFO("Max num of status blocks %d\n", max_non_def_sbs); |
Merav Sicron | 60aa050 | 2012-06-19 07:48:29 +0000 | [diff] [blame] | 13334 | BNX2X_DEV_INFO("Allocated netdev with %d tx and %d rx queues\n", |
Yuval Mintz | 2de6743 | 2013-01-23 03:21:43 +0000 | [diff] [blame] | 13335 | tx_count, rx_count); |
Merav Sicron | 60aa050 | 2012-06-19 07:48:29 +0000 | [diff] [blame] | 13336 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 13337 | rc = bnx2x_init_bp(bp); |
Eilon Greenstein | 693fc0d | 2009-01-14 06:43:52 +0000 | [diff] [blame] | 13338 | if (rc) |
| 13339 | goto init_one_exit; |
| 13340 | |
Ariel Elior | 1ab4434 | 2013-01-01 05:22:23 +0000 | [diff] [blame] | 13341 | /* Map doorbells here as we need the real value of bp->max_cos which |
| 13342 | * is initialized in bnx2x_init_bp() to determine the number of |
| 13343 | * l2 connections. |
Ariel Elior | 6383c0b | 2011-07-14 08:31:57 +0000 | [diff] [blame] | 13344 | */ |
Ariel Elior | 1ab4434 | 2013-01-01 05:22:23 +0000 | [diff] [blame] | 13345 | if (IS_VF(bp)) { |
Dmitry Kravkov | 1d6f3cd | 2013-03-27 01:05:17 +0000 | [diff] [blame] | 13346 | bp->doorbells = bnx2x_vf_doorbells(bp); |
Ariel Elior | 6411280 | 2013-01-07 00:50:23 +0000 | [diff] [blame] | 13347 | rc = bnx2x_vf_pci_alloc(bp); |
| 13348 | if (rc) |
| 13349 | goto init_one_exit; |
Ariel Elior | 1ab4434 | 2013-01-01 05:22:23 +0000 | [diff] [blame] | 13350 | } else { |
| 13351 | doorbell_size = BNX2X_L2_MAX_CID(bp) * (1 << BNX2X_DB_SHIFT); |
| 13352 | if (doorbell_size > pci_resource_len(pdev, 2)) { |
| 13353 | dev_err(&bp->pdev->dev, |
| 13354 | "Cannot map doorbells, bar size too small, aborting\n"); |
| 13355 | rc = -ENOMEM; |
| 13356 | goto init_one_exit; |
| 13357 | } |
| 13358 | bp->doorbells = ioremap_nocache(pci_resource_start(pdev, 2), |
| 13359 | doorbell_size); |
Merav Sicron | 37ae41a | 2012-06-19 07:48:27 +0000 | [diff] [blame] | 13360 | } |
Ariel Elior | 6383c0b | 2011-07-14 08:31:57 +0000 | [diff] [blame] | 13361 | if (!bp->doorbells) { |
| 13362 | dev_err(&bp->pdev->dev, |
| 13363 | "Cannot map doorbell space, aborting\n"); |
| 13364 | rc = -ENOMEM; |
| 13365 | goto init_one_exit; |
| 13366 | } |
| 13367 | |
Ariel Elior | be1f1ffa | 2013-01-01 05:22:24 +0000 | [diff] [blame] | 13368 | if (IS_VF(bp)) { |
| 13369 | rc = bnx2x_vfpf_acquire(bp, tx_count, rx_count); |
| 13370 | if (rc) |
| 13371 | goto init_one_exit; |
| 13372 | } |
| 13373 | |
Ariel Elior | 3c76fef | 2013-03-11 05:17:46 +0000 | [diff] [blame] | 13374 | /* Enable SRIOV if capability found in configuration space */ |
| 13375 | rc = bnx2x_iov_init_one(bp, int_mode, BNX2X_MAX_NUM_OF_VFS); |
Ariel Elior | 290ca2b | 2013-01-01 05:22:31 +0000 | [diff] [blame] | 13376 | if (rc) |
| 13377 | goto init_one_exit; |
| 13378 | |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 13379 | /* calc qm_cid_count */ |
Ariel Elior | 6383c0b | 2011-07-14 08:31:57 +0000 | [diff] [blame] | 13380 | bp->qm_cid_count = bnx2x_set_qm_cid_count(bp); |
Ariel Elior | 1ab4434 | 2013-01-01 05:22:23 +0000 | [diff] [blame] | 13381 | BNX2X_DEV_INFO("qm_cid_count %d\n", bp->qm_cid_count); |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 13382 | |
Merav Sicron | 55c1194 | 2012-11-07 00:45:48 +0000 | [diff] [blame] | 13383 | /* disable FCOE L2 queue for E1x*/ |
Dmitry Kravkov | 62ac0dc | 2011-11-13 04:34:21 +0000 | [diff] [blame] | 13384 | if (CHIP_IS_E1x(bp)) |
Vladislav Zolotarov | ec6ba94 | 2010-12-13 05:44:01 +0000 | [diff] [blame] | 13385 | bp->flags |= NO_FCOE_FLAG; |
| 13386 | |
Merav Sicron | 0e8d2ec | 2012-06-19 07:48:30 +0000 | [diff] [blame] | 13387 | /* Set bp->num_queues for MSI-X mode*/ |
| 13388 | bnx2x_set_num_queues(bp); |
| 13389 | |
Lucas De Marchi | 25985ed | 2011-03-30 22:57:33 -0300 | [diff] [blame] | 13390 | /* Configure interrupt mode: try to enable MSI-X/MSI if |
Merav Sicron | 0e8d2ec | 2012-06-19 07:48:30 +0000 | [diff] [blame] | 13391 | * needed. |
Dmitry Kravkov | d6214d7 | 2010-10-06 03:32:10 +0000 | [diff] [blame] | 13392 | */ |
Ariel Elior | 1ab4434 | 2013-01-01 05:22:23 +0000 | [diff] [blame] | 13393 | rc = bnx2x_set_int_mode(bp); |
| 13394 | if (rc) { |
| 13395 | dev_err(&pdev->dev, "Cannot set interrupts\n"); |
| 13396 | goto init_one_exit; |
| 13397 | } |
Yuval Mintz | 04c4673 | 2013-01-23 03:21:46 +0000 | [diff] [blame] | 13398 | BNX2X_DEV_INFO("set interrupts successfully\n"); |
Dmitry Kravkov | d6214d7 | 2010-10-06 03:32:10 +0000 | [diff] [blame] | 13399 | |
Ariel Elior | 1ab4434 | 2013-01-01 05:22:23 +0000 | [diff] [blame] | 13400 | /* register the net device */ |
Vladislav Zolotarov | b340007 | 2010-11-24 11:09:50 -0800 | [diff] [blame] | 13401 | rc = register_netdev(dev); |
| 13402 | if (rc) { |
| 13403 | dev_err(&pdev->dev, "Cannot register net device\n"); |
| 13404 | goto init_one_exit; |
| 13405 | } |
Ariel Elior | 1ab4434 | 2013-01-01 05:22:23 +0000 | [diff] [blame] | 13406 | BNX2X_DEV_INFO("device name after netdev register %s\n", dev->name); |
Vladislav Zolotarov | b340007 | 2010-11-24 11:09:50 -0800 | [diff] [blame] | 13407 | |
Vladislav Zolotarov | ec6ba94 | 2010-12-13 05:44:01 +0000 | [diff] [blame] | 13408 | if (!NO_FCOE(bp)) { |
| 13409 | /* Add storage MAC address */ |
| 13410 | rtnl_lock(); |
| 13411 | dev_addr_add(bp->dev, bp->fip_mac, NETDEV_HW_ADDR_T_SAN); |
| 13412 | rtnl_unlock(); |
| 13413 | } |
Yuval Mintz | b91e1a1 | 2013-09-28 08:46:12 +0300 | [diff] [blame] | 13414 | if (pcie_get_minimum_link(bp->pdev, &pcie_speed, &pcie_width) || |
| 13415 | pcie_speed == PCI_SPEED_UNKNOWN || |
| 13416 | pcie_width == PCIE_LNK_WIDTH_UNKNOWN) |
| 13417 | BNX2X_DEV_INFO("Failed to determine PCI Express Bandwidth\n"); |
| 13418 | else |
| 13419 | BNX2X_DEV_INFO( |
| 13420 | "%s (%c%d) PCI-E x%d %s found at mem %lx, IRQ %d, node addr %pM\n", |
Dmitry Kravkov | ca1ee4b | 2013-05-27 04:08:27 +0000 | [diff] [blame] | 13421 | board_info[ent->driver_data].name, |
| 13422 | (CHIP_REV(bp) >> 12) + 'A', (CHIP_METAL(bp) >> 4), |
| 13423 | pcie_width, |
Yuval Mintz | b91e1a1 | 2013-09-28 08:46:12 +0300 | [diff] [blame] | 13424 | pcie_speed == PCIE_SPEED_2_5GT ? "2.5GHz" : |
| 13425 | pcie_speed == PCIE_SPEED_5_0GT ? "5.0GHz" : |
| 13426 | pcie_speed == PCIE_SPEED_8_0GT ? "8.0GHz" : |
Dmitry Kravkov | ca1ee4b | 2013-05-27 04:08:27 +0000 | [diff] [blame] | 13427 | "Unknown", |
| 13428 | dev->base_addr, bp->pdev->irq, dev->dev_addr); |
Eilon Greenstein | c016201 | 2009-03-02 08:01:05 +0000 | [diff] [blame] | 13429 | |
Michal Kalderon | eeed018 | 2014-08-17 16:47:44 +0300 | [diff] [blame] | 13430 | bnx2x_register_phc(bp); |
| 13431 | |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 13432 | return 0; |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 13433 | |
| 13434 | init_one_exit: |
Yuval Mintz | 33d8e6a | 2013-12-26 09:57:08 +0200 | [diff] [blame] | 13435 | bnx2x_disable_pcie_error_reporting(bp); |
| 13436 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 13437 | if (bp->regview) |
| 13438 | iounmap(bp->regview); |
| 13439 | |
Ariel Elior | 1ab4434 | 2013-01-01 05:22:23 +0000 | [diff] [blame] | 13440 | if (IS_PF(bp) && bp->doorbells) |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 13441 | iounmap(bp->doorbells); |
| 13442 | |
| 13443 | free_netdev(dev); |
| 13444 | |
| 13445 | if (atomic_read(&pdev->enable_cnt) == 1) |
| 13446 | pci_release_regions(pdev); |
| 13447 | |
| 13448 | pci_disable_device(pdev); |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 13449 | |
| 13450 | return rc; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 13451 | } |
| 13452 | |
Yuval Mintz | b030ed2 | 2013-05-27 04:08:30 +0000 | [diff] [blame] | 13453 | static void __bnx2x_remove(struct pci_dev *pdev, |
| 13454 | struct net_device *dev, |
| 13455 | struct bnx2x *bp, |
| 13456 | bool remove_netdev) |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 13457 | { |
Michal Kalderon | eeed018 | 2014-08-17 16:47:44 +0300 | [diff] [blame] | 13458 | if (bp->ptp_clock) { |
| 13459 | ptp_clock_unregister(bp->ptp_clock); |
| 13460 | bp->ptp_clock = NULL; |
| 13461 | } |
| 13462 | |
Vladislav Zolotarov | ec6ba94 | 2010-12-13 05:44:01 +0000 | [diff] [blame] | 13463 | /* Delete storage MAC address */ |
| 13464 | if (!NO_FCOE(bp)) { |
| 13465 | rtnl_lock(); |
| 13466 | dev_addr_del(bp->dev, bp->fip_mac, NETDEV_HW_ADDR_T_SAN); |
| 13467 | rtnl_unlock(); |
| 13468 | } |
Vladislav Zolotarov | ec6ba94 | 2010-12-13 05:44:01 +0000 | [diff] [blame] | 13469 | |
Shmulik Ravid | 9850767 | 2011-02-28 12:19:55 -0800 | [diff] [blame] | 13470 | #ifdef BCM_DCBNL |
| 13471 | /* Delete app tlvs from dcbnl */ |
| 13472 | bnx2x_dcbnl_update_applist(bp, true); |
| 13473 | #endif |
| 13474 | |
Barak Witkowsky | a6d3a5b | 2013-08-13 02:25:02 +0300 | [diff] [blame] | 13475 | if (IS_PF(bp) && |
| 13476 | !BP_NOMCP(bp) && |
| 13477 | (bp->flags & BC_SUPPORTS_RMMOD_CMD)) |
| 13478 | bnx2x_fw_command(bp, DRV_MSG_CODE_RMMOD, 0); |
| 13479 | |
Yuval Mintz | b030ed2 | 2013-05-27 04:08:30 +0000 | [diff] [blame] | 13480 | /* Close the interface - either directly or implicitly */ |
| 13481 | if (remove_netdev) { |
| 13482 | unregister_netdev(dev); |
| 13483 | } else { |
| 13484 | rtnl_lock(); |
Yuval Mintz | 6ef5a92 | 2013-08-13 02:25:03 +0300 | [diff] [blame] | 13485 | dev_close(dev); |
Yuval Mintz | b030ed2 | 2013-05-27 04:08:30 +0000 | [diff] [blame] | 13486 | rtnl_unlock(); |
| 13487 | } |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 13488 | |
Ariel Elior | 78c3bcc | 2013-06-20 17:39:08 +0300 | [diff] [blame] | 13489 | bnx2x_iov_remove_one(bp); |
| 13490 | |
Vladislav Zolotarov | 084d6cb | 2011-01-09 02:20:19 +0000 | [diff] [blame] | 13491 | /* Power on: we can't let PCI layer write to us while we are in D3 */ |
Ariel Elior | 1ab4434 | 2013-01-01 05:22:23 +0000 | [diff] [blame] | 13492 | if (IS_PF(bp)) |
| 13493 | bnx2x_set_power_state(bp, PCI_D0); |
Vladislav Zolotarov | 084d6cb | 2011-01-09 02:20:19 +0000 | [diff] [blame] | 13494 | |
Dmitry Kravkov | d6214d7 | 2010-10-06 03:32:10 +0000 | [diff] [blame] | 13495 | /* Disable MSI/MSI-X */ |
| 13496 | bnx2x_disable_msi(bp); |
Dmitry Kravkov | f85582f | 2010-10-06 03:34:21 +0000 | [diff] [blame] | 13497 | |
Vladislav Zolotarov | 084d6cb | 2011-01-09 02:20:19 +0000 | [diff] [blame] | 13498 | /* Power off */ |
Ariel Elior | 1ab4434 | 2013-01-01 05:22:23 +0000 | [diff] [blame] | 13499 | if (IS_PF(bp)) |
| 13500 | bnx2x_set_power_state(bp, PCI_D3hot); |
Vladislav Zolotarov | 084d6cb | 2011-01-09 02:20:19 +0000 | [diff] [blame] | 13501 | |
Vladislav Zolotarov | 72fd071 | 2010-04-19 01:13:12 +0000 | [diff] [blame] | 13502 | /* Make sure RESET task is not scheduled before continuing */ |
Ariel Elior | 7be08a7 | 2011-07-14 08:31:19 +0000 | [diff] [blame] | 13503 | cancel_delayed_work_sync(&bp->sp_rtnl_task); |
Ariel Elior | 290ca2b | 2013-01-01 05:22:31 +0000 | [diff] [blame] | 13504 | |
Ariel Elior | 4513f92 | 2013-01-01 05:22:25 +0000 | [diff] [blame] | 13505 | /* send message via vfpf channel to release the resources of this vf */ |
| 13506 | if (IS_VF(bp)) |
| 13507 | bnx2x_vfpf_release(bp); |
Vladislav Zolotarov | 72fd071 | 2010-04-19 01:13:12 +0000 | [diff] [blame] | 13508 | |
Yuval Mintz | b030ed2 | 2013-05-27 04:08:30 +0000 | [diff] [blame] | 13509 | /* Assumes no further PCIe PM changes will occur */ |
| 13510 | if (system_state == SYSTEM_POWER_OFF) { |
| 13511 | pci_wake_from_d3(pdev, bp->wol); |
| 13512 | pci_set_power_state(pdev, PCI_D3hot); |
| 13513 | } |
| 13514 | |
Yuval Mintz | 33d8e6a | 2013-12-26 09:57:08 +0200 | [diff] [blame] | 13515 | bnx2x_disable_pcie_error_reporting(bp); |
Yuval Mintz | d9aee59 | 2014-01-15 12:05:30 +0200 | [diff] [blame] | 13516 | if (remove_netdev) { |
| 13517 | if (bp->regview) |
| 13518 | iounmap(bp->regview); |
Yuval Mintz | 33d8e6a | 2013-12-26 09:57:08 +0200 | [diff] [blame] | 13519 | |
Yuval Mintz | d9aee59 | 2014-01-15 12:05:30 +0200 | [diff] [blame] | 13520 | /* For vfs, doorbells are part of the regview and were unmapped |
| 13521 | * along with it. FW is only loaded by PF. |
| 13522 | */ |
| 13523 | if (IS_PF(bp)) { |
| 13524 | if (bp->doorbells) |
| 13525 | iounmap(bp->doorbells); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 13526 | |
Yuval Mintz | d9aee59 | 2014-01-15 12:05:30 +0200 | [diff] [blame] | 13527 | bnx2x_release_firmware(bp); |
Yuval Mintz | e2a367f | 2014-04-24 19:29:52 +0300 | [diff] [blame] | 13528 | } else { |
| 13529 | bnx2x_vf_pci_dealloc(bp); |
Yuval Mintz | d9aee59 | 2014-01-15 12:05:30 +0200 | [diff] [blame] | 13530 | } |
| 13531 | bnx2x_free_mem_bp(bp); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 13532 | |
Yuval Mintz | b030ed2 | 2013-05-27 04:08:30 +0000 | [diff] [blame] | 13533 | free_netdev(dev); |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 13534 | |
Yuval Mintz | d9aee59 | 2014-01-15 12:05:30 +0200 | [diff] [blame] | 13535 | if (atomic_read(&pdev->enable_cnt) == 1) |
| 13536 | pci_release_regions(pdev); |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 13537 | |
Yuval Mintz | 5f6db13 | 2014-01-27 17:11:58 +0200 | [diff] [blame] | 13538 | pci_disable_device(pdev); |
| 13539 | } |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 13540 | } |
| 13541 | |
Yuval Mintz | b030ed2 | 2013-05-27 04:08:30 +0000 | [diff] [blame] | 13542 | static void bnx2x_remove_one(struct pci_dev *pdev) |
| 13543 | { |
| 13544 | struct net_device *dev = pci_get_drvdata(pdev); |
| 13545 | struct bnx2x *bp; |
| 13546 | |
| 13547 | if (!dev) { |
| 13548 | dev_err(&pdev->dev, "BAD net device from bnx2x_init_one\n"); |
| 13549 | return; |
| 13550 | } |
| 13551 | bp = netdev_priv(dev); |
| 13552 | |
| 13553 | __bnx2x_remove(pdev, dev, bp, true); |
| 13554 | } |
| 13555 | |
Yitchak Gertner | f8ef6e4 | 2008-09-09 05:07:25 -0700 | [diff] [blame] | 13556 | static int bnx2x_eeh_nic_unload(struct bnx2x *bp) |
| 13557 | { |
Yuval Mintz | 7fa6f340 | 2013-03-20 05:21:28 +0000 | [diff] [blame] | 13558 | bp->state = BNX2X_STATE_CLOSING_WAIT4_HALT; |
Yitchak Gertner | f8ef6e4 | 2008-09-09 05:07:25 -0700 | [diff] [blame] | 13559 | |
| 13560 | bp->rx_mode = BNX2X_RX_MODE_NONE; |
| 13561 | |
Merav Sicron | 55c1194 | 2012-11-07 00:45:48 +0000 | [diff] [blame] | 13562 | if (CNIC_LOADED(bp)) |
| 13563 | bnx2x_cnic_notify(bp, CNIC_CTL_STOP_CMD); |
| 13564 | |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 13565 | /* Stop Tx */ |
| 13566 | bnx2x_tx_disable(bp); |
Merav Sicron | 26614ba | 2012-08-27 03:26:19 +0000 | [diff] [blame] | 13567 | /* Delete all NAPI objects */ |
| 13568 | bnx2x_del_all_napi(bp); |
Merav Sicron | 55c1194 | 2012-11-07 00:45:48 +0000 | [diff] [blame] | 13569 | if (CNIC_LOADED(bp)) |
| 13570 | bnx2x_del_all_napi_cnic(bp); |
Yuval Mintz | 7fa6f340 | 2013-03-20 05:21:28 +0000 | [diff] [blame] | 13571 | netdev_reset_tc(bp->dev); |
Yitchak Gertner | f8ef6e4 | 2008-09-09 05:07:25 -0700 | [diff] [blame] | 13572 | |
| 13573 | del_timer_sync(&bp->timer); |
wenxiong@linux.vnet.ibm.com | 0c0e634 | 2014-06-03 14:14:45 -0500 | [diff] [blame] | 13574 | cancel_delayed_work_sync(&bp->sp_task); |
| 13575 | cancel_delayed_work_sync(&bp->period_task); |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 13576 | |
Yuval Mintz | 7fa6f340 | 2013-03-20 05:21:28 +0000 | [diff] [blame] | 13577 | spin_lock_bh(&bp->stats_lock); |
| 13578 | bp->stats_state = STATS_STATE_DISABLED; |
| 13579 | spin_unlock_bh(&bp->stats_lock); |
Yitchak Gertner | f8ef6e4 | 2008-09-09 05:07:25 -0700 | [diff] [blame] | 13580 | |
Yuval Mintz | 7fa6f340 | 2013-03-20 05:21:28 +0000 | [diff] [blame] | 13581 | bnx2x_save_statistics(bp); |
Yitchak Gertner | f8ef6e4 | 2008-09-09 05:07:25 -0700 | [diff] [blame] | 13582 | |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 13583 | netif_carrier_off(bp->dev); |
| 13584 | |
Yitchak Gertner | f8ef6e4 | 2008-09-09 05:07:25 -0700 | [diff] [blame] | 13585 | return 0; |
| 13586 | } |
| 13587 | |
Wendy Xiong | 493adb1 | 2008-06-23 20:36:22 -0700 | [diff] [blame] | 13588 | /** |
| 13589 | * bnx2x_io_error_detected - called when PCI error is detected |
| 13590 | * @pdev: Pointer to PCI device |
| 13591 | * @state: The current pci connection state |
| 13592 | * |
| 13593 | * This function is called after a PCI bus error affecting |
| 13594 | * this device has been detected. |
| 13595 | */ |
| 13596 | static pci_ers_result_t bnx2x_io_error_detected(struct pci_dev *pdev, |
| 13597 | pci_channel_state_t state) |
| 13598 | { |
| 13599 | struct net_device *dev = pci_get_drvdata(pdev); |
| 13600 | struct bnx2x *bp = netdev_priv(dev); |
| 13601 | |
| 13602 | rtnl_lock(); |
| 13603 | |
Yuval Mintz | 7fa6f340 | 2013-03-20 05:21:28 +0000 | [diff] [blame] | 13604 | BNX2X_ERR("IO error detected\n"); |
| 13605 | |
Wendy Xiong | 493adb1 | 2008-06-23 20:36:22 -0700 | [diff] [blame] | 13606 | netif_device_detach(dev); |
| 13607 | |
Dean Nelson | 07ce50e4 | 2009-07-31 09:13:25 +0000 | [diff] [blame] | 13608 | if (state == pci_channel_io_perm_failure) { |
| 13609 | rtnl_unlock(); |
| 13610 | return PCI_ERS_RESULT_DISCONNECT; |
| 13611 | } |
| 13612 | |
Wendy Xiong | 493adb1 | 2008-06-23 20:36:22 -0700 | [diff] [blame] | 13613 | if (netif_running(dev)) |
Yitchak Gertner | f8ef6e4 | 2008-09-09 05:07:25 -0700 | [diff] [blame] | 13614 | bnx2x_eeh_nic_unload(bp); |
Wendy Xiong | 493adb1 | 2008-06-23 20:36:22 -0700 | [diff] [blame] | 13615 | |
Yuval Mintz | 7fa6f340 | 2013-03-20 05:21:28 +0000 | [diff] [blame] | 13616 | bnx2x_prev_path_mark_eeh(bp); |
| 13617 | |
Wendy Xiong | 493adb1 | 2008-06-23 20:36:22 -0700 | [diff] [blame] | 13618 | pci_disable_device(pdev); |
| 13619 | |
| 13620 | rtnl_unlock(); |
| 13621 | |
| 13622 | /* Request a slot reset */ |
| 13623 | return PCI_ERS_RESULT_NEED_RESET; |
| 13624 | } |
| 13625 | |
| 13626 | /** |
| 13627 | * bnx2x_io_slot_reset - called after the PCI bus has been reset |
| 13628 | * @pdev: Pointer to PCI device |
| 13629 | * |
| 13630 | * Restart the card from scratch, as if from a cold-boot. |
| 13631 | */ |
| 13632 | static pci_ers_result_t bnx2x_io_slot_reset(struct pci_dev *pdev) |
| 13633 | { |
| 13634 | struct net_device *dev = pci_get_drvdata(pdev); |
| 13635 | struct bnx2x *bp = netdev_priv(dev); |
Yuval Mintz | 7fa6f340 | 2013-03-20 05:21:28 +0000 | [diff] [blame] | 13636 | int i; |
Wendy Xiong | 493adb1 | 2008-06-23 20:36:22 -0700 | [diff] [blame] | 13637 | |
| 13638 | rtnl_lock(); |
Yuval Mintz | 7fa6f340 | 2013-03-20 05:21:28 +0000 | [diff] [blame] | 13639 | BNX2X_ERR("IO slot reset initializing...\n"); |
Wendy Xiong | 493adb1 | 2008-06-23 20:36:22 -0700 | [diff] [blame] | 13640 | if (pci_enable_device(pdev)) { |
| 13641 | dev_err(&pdev->dev, |
| 13642 | "Cannot re-enable PCI device after reset\n"); |
| 13643 | rtnl_unlock(); |
| 13644 | return PCI_ERS_RESULT_DISCONNECT; |
| 13645 | } |
| 13646 | |
| 13647 | pci_set_master(pdev); |
| 13648 | pci_restore_state(pdev); |
Yuval Mintz | 70632d0 | 2013-04-24 01:45:02 +0000 | [diff] [blame] | 13649 | pci_save_state(pdev); |
Wendy Xiong | 493adb1 | 2008-06-23 20:36:22 -0700 | [diff] [blame] | 13650 | |
| 13651 | if (netif_running(dev)) |
| 13652 | bnx2x_set_power_state(bp, PCI_D0); |
| 13653 | |
Yuval Mintz | 7fa6f340 | 2013-03-20 05:21:28 +0000 | [diff] [blame] | 13654 | if (netif_running(dev)) { |
| 13655 | BNX2X_ERR("IO slot reset --> driver unload\n"); |
Yuval Mintz | e68072e | 2013-05-22 21:21:51 +0000 | [diff] [blame] | 13656 | |
| 13657 | /* MCP should have been reset; Need to wait for validity */ |
| 13658 | bnx2x_init_shmem(bp); |
| 13659 | |
Yuval Mintz | 7fa6f340 | 2013-03-20 05:21:28 +0000 | [diff] [blame] | 13660 | if (IS_PF(bp) && SHMEM2_HAS(bp, drv_capabilities_flag)) { |
| 13661 | u32 v; |
| 13662 | |
| 13663 | v = SHMEM2_RD(bp, |
| 13664 | drv_capabilities_flag[BP_FW_MB_IDX(bp)]); |
| 13665 | SHMEM2_WR(bp, drv_capabilities_flag[BP_FW_MB_IDX(bp)], |
| 13666 | v & ~DRV_FLAGS_CAPABILITIES_LOADED_L2); |
| 13667 | } |
| 13668 | bnx2x_drain_tx_queues(bp); |
| 13669 | bnx2x_send_unload_req(bp, UNLOAD_RECOVERY); |
| 13670 | bnx2x_netif_stop(bp, 1); |
| 13671 | bnx2x_free_irq(bp); |
| 13672 | |
| 13673 | /* Report UNLOAD_DONE to MCP */ |
| 13674 | bnx2x_send_unload_done(bp, true); |
| 13675 | |
| 13676 | bp->sp_state = 0; |
| 13677 | bp->port.pmf = 0; |
| 13678 | |
| 13679 | bnx2x_prev_unload(bp); |
| 13680 | |
Yuval Mintz | 16a5fd9 | 2013-06-02 00:06:18 +0000 | [diff] [blame] | 13681 | /* We should have reseted the engine, so It's fair to |
Yuval Mintz | 7fa6f340 | 2013-03-20 05:21:28 +0000 | [diff] [blame] | 13682 | * assume the FW will no longer write to the bnx2x driver. |
| 13683 | */ |
| 13684 | bnx2x_squeeze_objects(bp); |
| 13685 | bnx2x_free_skbs(bp); |
| 13686 | for_each_rx_queue(bp, i) |
| 13687 | bnx2x_free_rx_sge_range(bp, bp->fp + i, NUM_RX_SGE); |
| 13688 | bnx2x_free_fp_mem(bp); |
| 13689 | bnx2x_free_mem(bp); |
| 13690 | |
| 13691 | bp->state = BNX2X_STATE_CLOSED; |
| 13692 | } |
| 13693 | |
Wendy Xiong | 493adb1 | 2008-06-23 20:36:22 -0700 | [diff] [blame] | 13694 | rtnl_unlock(); |
| 13695 | |
Yuval Mintz | 33d8e6a | 2013-12-26 09:57:08 +0200 | [diff] [blame] | 13696 | /* If AER, perform cleanup of the PCIe registers */ |
| 13697 | if (bp->flags & AER_ENABLED) { |
| 13698 | if (pci_cleanup_aer_uncorrect_error_status(pdev)) |
| 13699 | BNX2X_ERR("pci_cleanup_aer_uncorrect_error_status failed\n"); |
| 13700 | else |
| 13701 | DP(NETIF_MSG_HW, "pci_cleanup_aer_uncorrect_error_status succeeded\n"); |
| 13702 | } |
| 13703 | |
Wendy Xiong | 493adb1 | 2008-06-23 20:36:22 -0700 | [diff] [blame] | 13704 | return PCI_ERS_RESULT_RECOVERED; |
| 13705 | } |
| 13706 | |
| 13707 | /** |
| 13708 | * bnx2x_io_resume - called when traffic can start flowing again |
| 13709 | * @pdev: Pointer to PCI device |
| 13710 | * |
| 13711 | * This callback is called when the error recovery driver tells us that |
| 13712 | * its OK to resume normal operation. |
| 13713 | */ |
| 13714 | static void bnx2x_io_resume(struct pci_dev *pdev) |
| 13715 | { |
| 13716 | struct net_device *dev = pci_get_drvdata(pdev); |
| 13717 | struct bnx2x *bp = netdev_priv(dev); |
| 13718 | |
Vladislav Zolotarov | 72fd071 | 2010-04-19 01:13:12 +0000 | [diff] [blame] | 13719 | if (bp->recovery_state != BNX2X_RECOVERY_DONE) { |
Merav Sicron | 51c1a58 | 2012-03-18 10:33:38 +0000 | [diff] [blame] | 13720 | netdev_err(bp->dev, "Handling parity error recovery. Try again later\n"); |
Vladislav Zolotarov | 72fd071 | 2010-04-19 01:13:12 +0000 | [diff] [blame] | 13721 | return; |
| 13722 | } |
| 13723 | |
Wendy Xiong | 493adb1 | 2008-06-23 20:36:22 -0700 | [diff] [blame] | 13724 | rtnl_lock(); |
| 13725 | |
Yuval Mintz | 7fa6f340 | 2013-03-20 05:21:28 +0000 | [diff] [blame] | 13726 | bp->fw_seq = SHMEM_RD(bp, func_mb[BP_FW_MB_IDX(bp)].drv_mb_header) & |
| 13727 | DRV_MSG_SEQ_NUMBER_MASK; |
| 13728 | |
Wendy Xiong | 493adb1 | 2008-06-23 20:36:22 -0700 | [diff] [blame] | 13729 | if (netif_running(dev)) |
Yitchak Gertner | f8ef6e4 | 2008-09-09 05:07:25 -0700 | [diff] [blame] | 13730 | bnx2x_nic_load(bp, LOAD_NORMAL); |
Wendy Xiong | 493adb1 | 2008-06-23 20:36:22 -0700 | [diff] [blame] | 13731 | |
| 13732 | netif_device_attach(dev); |
| 13733 | |
| 13734 | rtnl_unlock(); |
| 13735 | } |
| 13736 | |
Stephen Hemminger | 3646f0e | 2012-09-07 09:33:15 -0700 | [diff] [blame] | 13737 | static const struct pci_error_handlers bnx2x_err_handler = { |
Wendy Xiong | 493adb1 | 2008-06-23 20:36:22 -0700 | [diff] [blame] | 13738 | .error_detected = bnx2x_io_error_detected, |
Eilon Greenstein | 356e238 | 2009-02-12 08:38:32 +0000 | [diff] [blame] | 13739 | .slot_reset = bnx2x_io_slot_reset, |
| 13740 | .resume = bnx2x_io_resume, |
Wendy Xiong | 493adb1 | 2008-06-23 20:36:22 -0700 | [diff] [blame] | 13741 | }; |
| 13742 | |
Yuval Mintz | b030ed2 | 2013-05-27 04:08:30 +0000 | [diff] [blame] | 13743 | static void bnx2x_shutdown(struct pci_dev *pdev) |
| 13744 | { |
| 13745 | struct net_device *dev = pci_get_drvdata(pdev); |
| 13746 | struct bnx2x *bp; |
| 13747 | |
| 13748 | if (!dev) |
| 13749 | return; |
| 13750 | |
| 13751 | bp = netdev_priv(dev); |
| 13752 | if (!bp) |
| 13753 | return; |
| 13754 | |
| 13755 | rtnl_lock(); |
| 13756 | netif_device_detach(dev); |
| 13757 | rtnl_unlock(); |
| 13758 | |
| 13759 | /* Don't remove the netdevice, as there are scenarios which will cause |
| 13760 | * the kernel to hang, e.g., when trying to remove bnx2i while the |
| 13761 | * rootfs is mounted from SAN. |
| 13762 | */ |
| 13763 | __bnx2x_remove(pdev, dev, bp, false); |
| 13764 | } |
| 13765 | |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 13766 | static struct pci_driver bnx2x_pci_driver = { |
Wendy Xiong | 493adb1 | 2008-06-23 20:36:22 -0700 | [diff] [blame] | 13767 | .name = DRV_MODULE_NAME, |
| 13768 | .id_table = bnx2x_pci_tbl, |
| 13769 | .probe = bnx2x_init_one, |
Bill Pemberton | 0329aba | 2012-12-03 09:24:24 -0500 | [diff] [blame] | 13770 | .remove = bnx2x_remove_one, |
Wendy Xiong | 493adb1 | 2008-06-23 20:36:22 -0700 | [diff] [blame] | 13771 | .suspend = bnx2x_suspend, |
| 13772 | .resume = bnx2x_resume, |
| 13773 | .err_handler = &bnx2x_err_handler, |
Ariel Elior | 3c76fef | 2013-03-11 05:17:46 +0000 | [diff] [blame] | 13774 | #ifdef CONFIG_BNX2X_SRIOV |
| 13775 | .sriov_configure = bnx2x_sriov_configure, |
| 13776 | #endif |
Yuval Mintz | b030ed2 | 2013-05-27 04:08:30 +0000 | [diff] [blame] | 13777 | .shutdown = bnx2x_shutdown, |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 13778 | }; |
| 13779 | |
| 13780 | static int __init bnx2x_init(void) |
| 13781 | { |
Stanislaw Gruszka | dd21ca6 | 2009-05-05 23:22:01 +0000 | [diff] [blame] | 13782 | int ret; |
| 13783 | |
Joe Perches | 7995c64 | 2010-02-17 15:01:52 +0000 | [diff] [blame] | 13784 | pr_info("%s", version); |
Eilon Greenstein | 938cf54 | 2009-08-12 08:23:37 +0000 | [diff] [blame] | 13785 | |
Eilon Greenstein | 1cf167f | 2009-01-14 21:22:18 -0800 | [diff] [blame] | 13786 | bnx2x_wq = create_singlethread_workqueue("bnx2x"); |
| 13787 | if (bnx2x_wq == NULL) { |
Joe Perches | 7995c64 | 2010-02-17 15:01:52 +0000 | [diff] [blame] | 13788 | pr_err("Cannot create workqueue\n"); |
Eilon Greenstein | 1cf167f | 2009-01-14 21:22:18 -0800 | [diff] [blame] | 13789 | return -ENOMEM; |
| 13790 | } |
Yuval Mintz | 370d4a2 | 2014-03-23 18:12:24 +0200 | [diff] [blame] | 13791 | bnx2x_iov_wq = create_singlethread_workqueue("bnx2x_iov"); |
| 13792 | if (!bnx2x_iov_wq) { |
| 13793 | pr_err("Cannot create iov workqueue\n"); |
| 13794 | destroy_workqueue(bnx2x_wq); |
| 13795 | return -ENOMEM; |
| 13796 | } |
Eilon Greenstein | 1cf167f | 2009-01-14 21:22:18 -0800 | [diff] [blame] | 13797 | |
Stanislaw Gruszka | dd21ca6 | 2009-05-05 23:22:01 +0000 | [diff] [blame] | 13798 | ret = pci_register_driver(&bnx2x_pci_driver); |
| 13799 | if (ret) { |
Joe Perches | 7995c64 | 2010-02-17 15:01:52 +0000 | [diff] [blame] | 13800 | pr_err("Cannot register driver\n"); |
Stanislaw Gruszka | dd21ca6 | 2009-05-05 23:22:01 +0000 | [diff] [blame] | 13801 | destroy_workqueue(bnx2x_wq); |
Yuval Mintz | 370d4a2 | 2014-03-23 18:12:24 +0200 | [diff] [blame] | 13802 | destroy_workqueue(bnx2x_iov_wq); |
Stanislaw Gruszka | dd21ca6 | 2009-05-05 23:22:01 +0000 | [diff] [blame] | 13803 | } |
| 13804 | return ret; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 13805 | } |
| 13806 | |
| 13807 | static void __exit bnx2x_cleanup(void) |
| 13808 | { |
Yuval Mintz | 452427b | 2012-03-26 20:47:07 +0000 | [diff] [blame] | 13809 | struct list_head *pos, *q; |
Yuval Mintz | d76a611 | 2013-06-02 00:06:17 +0000 | [diff] [blame] | 13810 | |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 13811 | pci_unregister_driver(&bnx2x_pci_driver); |
Eilon Greenstein | 1cf167f | 2009-01-14 21:22:18 -0800 | [diff] [blame] | 13812 | |
| 13813 | destroy_workqueue(bnx2x_wq); |
Yuval Mintz | 370d4a2 | 2014-03-23 18:12:24 +0200 | [diff] [blame] | 13814 | destroy_workqueue(bnx2x_iov_wq); |
Yuval Mintz | 452427b | 2012-03-26 20:47:07 +0000 | [diff] [blame] | 13815 | |
Yuval Mintz | 16a5fd9 | 2013-06-02 00:06:18 +0000 | [diff] [blame] | 13816 | /* Free globally allocated resources */ |
Yuval Mintz | 452427b | 2012-03-26 20:47:07 +0000 | [diff] [blame] | 13817 | list_for_each_safe(pos, q, &bnx2x_prev_list) { |
| 13818 | struct bnx2x_prev_path_list *tmp = |
| 13819 | list_entry(pos, struct bnx2x_prev_path_list, list); |
| 13820 | list_del(pos); |
| 13821 | kfree(tmp); |
| 13822 | } |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 13823 | } |
| 13824 | |
Yaniv Rosner | 3deb816 | 2011-06-14 01:34:33 +0000 | [diff] [blame] | 13825 | void bnx2x_notify_link_changed(struct bnx2x *bp) |
| 13826 | { |
| 13827 | REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_12 + BP_FUNC(bp)*sizeof(u32), 1); |
| 13828 | } |
| 13829 | |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 13830 | module_init(bnx2x_init); |
| 13831 | module_exit(bnx2x_cleanup); |
| 13832 | |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 13833 | /** |
| 13834 | * bnx2x_set_iscsi_eth_mac_addr - set iSCSI MAC(s). |
| 13835 | * |
| 13836 | * @bp: driver handle |
| 13837 | * @set: set or clear the CAM entry |
| 13838 | * |
Yuval Mintz | 16a5fd9 | 2013-06-02 00:06:18 +0000 | [diff] [blame] | 13839 | * This function will wait until the ramrod completion returns. |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 13840 | * Return 0 if success, -ENODEV if ramrod doesn't return. |
| 13841 | */ |
Eric Dumazet | 1191cb8 | 2012-04-27 21:39:21 +0000 | [diff] [blame] | 13842 | static int bnx2x_set_iscsi_eth_mac_addr(struct bnx2x *bp) |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 13843 | { |
| 13844 | unsigned long ramrod_flags = 0; |
| 13845 | |
| 13846 | __set_bit(RAMROD_COMP_WAIT, &ramrod_flags); |
| 13847 | return bnx2x_set_mac_one(bp, bp->cnic_eth_dev.iscsi_mac, |
| 13848 | &bp->iscsi_l2_mac_obj, true, |
| 13849 | BNX2X_ISCSI_ETH_MAC, &ramrod_flags); |
| 13850 | } |
Michael Chan | 993ac7b | 2009-10-10 13:46:56 +0000 | [diff] [blame] | 13851 | |
| 13852 | /* count denotes the number of new completions we have seen */ |
| 13853 | static void bnx2x_cnic_sp_post(struct bnx2x *bp, int count) |
| 13854 | { |
| 13855 | struct eth_spe *spe; |
Merav Sicron | a052997 | 2012-06-19 07:48:25 +0000 | [diff] [blame] | 13856 | int cxt_index, cxt_offset; |
Michael Chan | 993ac7b | 2009-10-10 13:46:56 +0000 | [diff] [blame] | 13857 | |
| 13858 | #ifdef BNX2X_STOP_ON_ERROR |
| 13859 | if (unlikely(bp->panic)) |
| 13860 | return; |
| 13861 | #endif |
| 13862 | |
| 13863 | spin_lock_bh(&bp->spq_lock); |
Dmitry Kravkov | c2bff63 | 2010-10-06 03:33:18 +0000 | [diff] [blame] | 13864 | BUG_ON(bp->cnic_spq_pending < count); |
Michael Chan | 993ac7b | 2009-10-10 13:46:56 +0000 | [diff] [blame] | 13865 | bp->cnic_spq_pending -= count; |
| 13866 | |
Dmitry Kravkov | c2bff63 | 2010-10-06 03:33:18 +0000 | [diff] [blame] | 13867 | for (; bp->cnic_kwq_pending; bp->cnic_kwq_pending--) { |
| 13868 | u16 type = (le16_to_cpu(bp->cnic_kwq_cons->hdr.type) |
| 13869 | & SPE_HDR_CONN_TYPE) >> |
| 13870 | SPE_HDR_CONN_TYPE_SHIFT; |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 13871 | u8 cmd = (le32_to_cpu(bp->cnic_kwq_cons->hdr.conn_and_cmd_data) |
| 13872 | >> SPE_HDR_CMD_ID_SHIFT) & 0xff; |
Dmitry Kravkov | c2bff63 | 2010-10-06 03:33:18 +0000 | [diff] [blame] | 13873 | |
| 13874 | /* Set validation for iSCSI L2 client before sending SETUP |
| 13875 | * ramrod |
| 13876 | */ |
| 13877 | if (type == ETH_CONNECTION_TYPE) { |
Merav Sicron | a052997 | 2012-06-19 07:48:25 +0000 | [diff] [blame] | 13878 | if (cmd == RAMROD_CMD_ID_ETH_CLIENT_SETUP) { |
Merav Sicron | 37ae41a | 2012-06-19 07:48:27 +0000 | [diff] [blame] | 13879 | cxt_index = BNX2X_ISCSI_ETH_CID(bp) / |
Merav Sicron | a052997 | 2012-06-19 07:48:25 +0000 | [diff] [blame] | 13880 | ILT_PAGE_CIDS; |
Merav Sicron | 37ae41a | 2012-06-19 07:48:27 +0000 | [diff] [blame] | 13881 | cxt_offset = BNX2X_ISCSI_ETH_CID(bp) - |
Merav Sicron | a052997 | 2012-06-19 07:48:25 +0000 | [diff] [blame] | 13882 | (cxt_index * ILT_PAGE_CIDS); |
| 13883 | bnx2x_set_ctx_validation(bp, |
| 13884 | &bp->context[cxt_index]. |
| 13885 | vcxt[cxt_offset].eth, |
Merav Sicron | 37ae41a | 2012-06-19 07:48:27 +0000 | [diff] [blame] | 13886 | BNX2X_ISCSI_ETH_CID(bp)); |
Merav Sicron | a052997 | 2012-06-19 07:48:25 +0000 | [diff] [blame] | 13887 | } |
Dmitry Kravkov | c2bff63 | 2010-10-06 03:33:18 +0000 | [diff] [blame] | 13888 | } |
| 13889 | |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 13890 | /* |
| 13891 | * There may be not more than 8 L2, not more than 8 L5 SPEs |
| 13892 | * and in the air. We also check that number of outstanding |
Vladislav Zolotarov | 6e30dd4 | 2011-02-06 11:25:41 -0800 | [diff] [blame] | 13893 | * COMMON ramrods is not more than the EQ and SPQ can |
| 13894 | * accommodate. |
Dmitry Kravkov | c2bff63 | 2010-10-06 03:33:18 +0000 | [diff] [blame] | 13895 | */ |
Vladislav Zolotarov | 6e30dd4 | 2011-02-06 11:25:41 -0800 | [diff] [blame] | 13896 | if (type == ETH_CONNECTION_TYPE) { |
| 13897 | if (!atomic_read(&bp->cq_spq_left)) |
Dmitry Kravkov | c2bff63 | 2010-10-06 03:33:18 +0000 | [diff] [blame] | 13898 | break; |
| 13899 | else |
Vladislav Zolotarov | 6e30dd4 | 2011-02-06 11:25:41 -0800 | [diff] [blame] | 13900 | atomic_dec(&bp->cq_spq_left); |
| 13901 | } else if (type == NONE_CONNECTION_TYPE) { |
| 13902 | if (!atomic_read(&bp->eq_spq_left)) |
| 13903 | break; |
| 13904 | else |
| 13905 | atomic_dec(&bp->eq_spq_left); |
Vladislav Zolotarov | ec6ba94 | 2010-12-13 05:44:01 +0000 | [diff] [blame] | 13906 | } else if ((type == ISCSI_CONNECTION_TYPE) || |
| 13907 | (type == FCOE_CONNECTION_TYPE)) { |
Dmitry Kravkov | c2bff63 | 2010-10-06 03:33:18 +0000 | [diff] [blame] | 13908 | if (bp->cnic_spq_pending >= |
| 13909 | bp->cnic_eth_dev.max_kwqe_pending) |
| 13910 | break; |
| 13911 | else |
| 13912 | bp->cnic_spq_pending++; |
| 13913 | } else { |
| 13914 | BNX2X_ERR("Unknown SPE type: %d\n", type); |
| 13915 | bnx2x_panic(); |
Michael Chan | 993ac7b | 2009-10-10 13:46:56 +0000 | [diff] [blame] | 13916 | break; |
Dmitry Kravkov | c2bff63 | 2010-10-06 03:33:18 +0000 | [diff] [blame] | 13917 | } |
Michael Chan | 993ac7b | 2009-10-10 13:46:56 +0000 | [diff] [blame] | 13918 | |
| 13919 | spe = bnx2x_sp_get_next(bp); |
| 13920 | *spe = *bp->cnic_kwq_cons; |
| 13921 | |
Merav Sicron | 51c1a58 | 2012-03-18 10:33:38 +0000 | [diff] [blame] | 13922 | DP(BNX2X_MSG_SP, "pending on SPQ %d, on KWQ %d count %d\n", |
Michael Chan | 993ac7b | 2009-10-10 13:46:56 +0000 | [diff] [blame] | 13923 | bp->cnic_spq_pending, bp->cnic_kwq_pending, count); |
| 13924 | |
| 13925 | if (bp->cnic_kwq_cons == bp->cnic_kwq_last) |
| 13926 | bp->cnic_kwq_cons = bp->cnic_kwq; |
| 13927 | else |
| 13928 | bp->cnic_kwq_cons++; |
| 13929 | } |
| 13930 | bnx2x_sp_prod_update(bp); |
| 13931 | spin_unlock_bh(&bp->spq_lock); |
| 13932 | } |
| 13933 | |
| 13934 | static int bnx2x_cnic_sp_queue(struct net_device *dev, |
| 13935 | struct kwqe_16 *kwqes[], u32 count) |
| 13936 | { |
| 13937 | struct bnx2x *bp = netdev_priv(dev); |
| 13938 | int i; |
| 13939 | |
| 13940 | #ifdef BNX2X_STOP_ON_ERROR |
Merav Sicron | 51c1a58 | 2012-03-18 10:33:38 +0000 | [diff] [blame] | 13941 | if (unlikely(bp->panic)) { |
| 13942 | BNX2X_ERR("Can't post to SP queue while panic\n"); |
Michael Chan | 993ac7b | 2009-10-10 13:46:56 +0000 | [diff] [blame] | 13943 | return -EIO; |
Merav Sicron | 51c1a58 | 2012-03-18 10:33:38 +0000 | [diff] [blame] | 13944 | } |
Michael Chan | 993ac7b | 2009-10-10 13:46:56 +0000 | [diff] [blame] | 13945 | #endif |
| 13946 | |
Ariel Elior | 95c6c616 | 2012-01-26 06:01:52 +0000 | [diff] [blame] | 13947 | if ((bp->recovery_state != BNX2X_RECOVERY_DONE) && |
| 13948 | (bp->recovery_state != BNX2X_RECOVERY_NIC_LOADING)) { |
Merav Sicron | 51c1a58 | 2012-03-18 10:33:38 +0000 | [diff] [blame] | 13949 | BNX2X_ERR("Handling parity error recovery. Try again later\n"); |
Ariel Elior | 95c6c616 | 2012-01-26 06:01:52 +0000 | [diff] [blame] | 13950 | return -EAGAIN; |
| 13951 | } |
| 13952 | |
Michael Chan | 993ac7b | 2009-10-10 13:46:56 +0000 | [diff] [blame] | 13953 | spin_lock_bh(&bp->spq_lock); |
| 13954 | |
| 13955 | for (i = 0; i < count; i++) { |
| 13956 | struct eth_spe *spe = (struct eth_spe *)kwqes[i]; |
| 13957 | |
| 13958 | if (bp->cnic_kwq_pending == MAX_SP_DESC_CNT) |
| 13959 | break; |
| 13960 | |
| 13961 | *bp->cnic_kwq_prod = *spe; |
| 13962 | |
| 13963 | bp->cnic_kwq_pending++; |
| 13964 | |
Merav Sicron | 51c1a58 | 2012-03-18 10:33:38 +0000 | [diff] [blame] | 13965 | DP(BNX2X_MSG_SP, "L5 SPQE %x %x %x:%x pos %d\n", |
Michael Chan | 993ac7b | 2009-10-10 13:46:56 +0000 | [diff] [blame] | 13966 | spe->hdr.conn_and_cmd_data, spe->hdr.type, |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 13967 | spe->data.update_data_addr.hi, |
| 13968 | spe->data.update_data_addr.lo, |
Michael Chan | 993ac7b | 2009-10-10 13:46:56 +0000 | [diff] [blame] | 13969 | bp->cnic_kwq_pending); |
| 13970 | |
| 13971 | if (bp->cnic_kwq_prod == bp->cnic_kwq_last) |
| 13972 | bp->cnic_kwq_prod = bp->cnic_kwq; |
| 13973 | else |
| 13974 | bp->cnic_kwq_prod++; |
| 13975 | } |
| 13976 | |
| 13977 | spin_unlock_bh(&bp->spq_lock); |
| 13978 | |
| 13979 | if (bp->cnic_spq_pending < bp->cnic_eth_dev.max_kwqe_pending) |
| 13980 | bnx2x_cnic_sp_post(bp, 0); |
| 13981 | |
| 13982 | return i; |
| 13983 | } |
| 13984 | |
| 13985 | static int bnx2x_cnic_ctl_send(struct bnx2x *bp, struct cnic_ctl_info *ctl) |
| 13986 | { |
| 13987 | struct cnic_ops *c_ops; |
| 13988 | int rc = 0; |
| 13989 | |
| 13990 | mutex_lock(&bp->cnic_mutex); |
Eric Dumazet | 13707f9 | 2011-01-26 19:28:23 +0000 | [diff] [blame] | 13991 | c_ops = rcu_dereference_protected(bp->cnic_ops, |
| 13992 | lockdep_is_held(&bp->cnic_mutex)); |
Michael Chan | 993ac7b | 2009-10-10 13:46:56 +0000 | [diff] [blame] | 13993 | if (c_ops) |
| 13994 | rc = c_ops->cnic_ctl(bp->cnic_data, ctl); |
| 13995 | mutex_unlock(&bp->cnic_mutex); |
| 13996 | |
| 13997 | return rc; |
| 13998 | } |
| 13999 | |
| 14000 | static int bnx2x_cnic_ctl_send_bh(struct bnx2x *bp, struct cnic_ctl_info *ctl) |
| 14001 | { |
| 14002 | struct cnic_ops *c_ops; |
| 14003 | int rc = 0; |
| 14004 | |
| 14005 | rcu_read_lock(); |
| 14006 | c_ops = rcu_dereference(bp->cnic_ops); |
| 14007 | if (c_ops) |
| 14008 | rc = c_ops->cnic_ctl(bp->cnic_data, ctl); |
| 14009 | rcu_read_unlock(); |
| 14010 | |
| 14011 | return rc; |
| 14012 | } |
| 14013 | |
| 14014 | /* |
| 14015 | * for commands that have no data |
| 14016 | */ |
Dmitry Kravkov | 9f6c925 | 2010-07-27 12:34:34 +0000 | [diff] [blame] | 14017 | int bnx2x_cnic_notify(struct bnx2x *bp, int cmd) |
Michael Chan | 993ac7b | 2009-10-10 13:46:56 +0000 | [diff] [blame] | 14018 | { |
| 14019 | struct cnic_ctl_info ctl = {0}; |
| 14020 | |
| 14021 | ctl.cmd = cmd; |
| 14022 | |
| 14023 | return bnx2x_cnic_ctl_send(bp, &ctl); |
| 14024 | } |
| 14025 | |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 14026 | static void bnx2x_cnic_cfc_comp(struct bnx2x *bp, int cid, u8 err) |
Michael Chan | 993ac7b | 2009-10-10 13:46:56 +0000 | [diff] [blame] | 14027 | { |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 14028 | struct cnic_ctl_info ctl = {0}; |
Michael Chan | 993ac7b | 2009-10-10 13:46:56 +0000 | [diff] [blame] | 14029 | |
| 14030 | /* first we tell CNIC and only then we count this as a completion */ |
| 14031 | ctl.cmd = CNIC_CTL_COMPLETION_CMD; |
| 14032 | ctl.data.comp.cid = cid; |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 14033 | ctl.data.comp.error = err; |
Michael Chan | 993ac7b | 2009-10-10 13:46:56 +0000 | [diff] [blame] | 14034 | |
| 14035 | bnx2x_cnic_ctl_send_bh(bp, &ctl); |
Dmitry Kravkov | c2bff63 | 2010-10-06 03:33:18 +0000 | [diff] [blame] | 14036 | bnx2x_cnic_sp_post(bp, 0); |
Michael Chan | 993ac7b | 2009-10-10 13:46:56 +0000 | [diff] [blame] | 14037 | } |
| 14038 | |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 14039 | /* Called with netif_addr_lock_bh() taken. |
| 14040 | * Sets an rx_mode config for an iSCSI ETH client. |
| 14041 | * Doesn't block. |
| 14042 | * Completion should be checked outside. |
| 14043 | */ |
| 14044 | static void bnx2x_set_iscsi_eth_rx_mode(struct bnx2x *bp, bool start) |
| 14045 | { |
| 14046 | unsigned long accept_flags = 0, ramrod_flags = 0; |
| 14047 | u8 cl_id = bnx2x_cnic_eth_cl_id(bp, BNX2X_ISCSI_ETH_CL_ID_IDX); |
| 14048 | int sched_state = BNX2X_FILTER_ISCSI_ETH_STOP_SCHED; |
| 14049 | |
| 14050 | if (start) { |
| 14051 | /* Start accepting on iSCSI L2 ring. Accept all multicasts |
| 14052 | * because it's the only way for UIO Queue to accept |
| 14053 | * multicasts (in non-promiscuous mode only one Queue per |
| 14054 | * function will receive multicast packets (leading in our |
| 14055 | * case). |
| 14056 | */ |
| 14057 | __set_bit(BNX2X_ACCEPT_UNICAST, &accept_flags); |
| 14058 | __set_bit(BNX2X_ACCEPT_ALL_MULTICAST, &accept_flags); |
| 14059 | __set_bit(BNX2X_ACCEPT_BROADCAST, &accept_flags); |
| 14060 | __set_bit(BNX2X_ACCEPT_ANY_VLAN, &accept_flags); |
| 14061 | |
| 14062 | /* Clear STOP_PENDING bit if START is requested */ |
| 14063 | clear_bit(BNX2X_FILTER_ISCSI_ETH_STOP_SCHED, &bp->sp_state); |
| 14064 | |
| 14065 | sched_state = BNX2X_FILTER_ISCSI_ETH_START_SCHED; |
| 14066 | } else |
| 14067 | /* Clear START_PENDING bit if STOP is requested */ |
| 14068 | clear_bit(BNX2X_FILTER_ISCSI_ETH_START_SCHED, &bp->sp_state); |
| 14069 | |
| 14070 | if (test_bit(BNX2X_FILTER_RX_MODE_PENDING, &bp->sp_state)) |
| 14071 | set_bit(sched_state, &bp->sp_state); |
| 14072 | else { |
| 14073 | __set_bit(RAMROD_RX, &ramrod_flags); |
| 14074 | bnx2x_set_q_rx_mode(bp, cl_id, 0, accept_flags, 0, |
| 14075 | ramrod_flags); |
| 14076 | } |
| 14077 | } |
| 14078 | |
Michael Chan | 993ac7b | 2009-10-10 13:46:56 +0000 | [diff] [blame] | 14079 | static int bnx2x_drv_ctl(struct net_device *dev, struct drv_ctl_info *ctl) |
| 14080 | { |
| 14081 | struct bnx2x *bp = netdev_priv(dev); |
| 14082 | int rc = 0; |
| 14083 | |
| 14084 | switch (ctl->cmd) { |
| 14085 | case DRV_CTL_CTXTBL_WR_CMD: { |
| 14086 | u32 index = ctl->data.io.offset; |
| 14087 | dma_addr_t addr = ctl->data.io.dma_addr; |
| 14088 | |
| 14089 | bnx2x_ilt_wr(bp, index, addr); |
| 14090 | break; |
| 14091 | } |
| 14092 | |
Dmitry Kravkov | c2bff63 | 2010-10-06 03:33:18 +0000 | [diff] [blame] | 14093 | case DRV_CTL_RET_L5_SPQ_CREDIT_CMD: { |
| 14094 | int count = ctl->data.credit.credit_count; |
Michael Chan | 993ac7b | 2009-10-10 13:46:56 +0000 | [diff] [blame] | 14095 | |
| 14096 | bnx2x_cnic_sp_post(bp, count); |
| 14097 | break; |
| 14098 | } |
| 14099 | |
| 14100 | /* rtnl_lock is held. */ |
| 14101 | case DRV_CTL_START_L2_CMD: { |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 14102 | struct cnic_eth_dev *cp = &bp->cnic_eth_dev; |
| 14103 | unsigned long sp_bits = 0; |
Michael Chan | 993ac7b | 2009-10-10 13:46:56 +0000 | [diff] [blame] | 14104 | |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 14105 | /* Configure the iSCSI classification object */ |
| 14106 | bnx2x_init_mac_obj(bp, &bp->iscsi_l2_mac_obj, |
| 14107 | cp->iscsi_l2_client_id, |
| 14108 | cp->iscsi_l2_cid, BP_FUNC(bp), |
| 14109 | bnx2x_sp(bp, mac_rdata), |
| 14110 | bnx2x_sp_mapping(bp, mac_rdata), |
| 14111 | BNX2X_FILTER_MAC_PENDING, |
| 14112 | &bp->sp_state, BNX2X_OBJ_TYPE_RX, |
| 14113 | &bp->macs_pool); |
Vladislav Zolotarov | ec6ba94 | 2010-12-13 05:44:01 +0000 | [diff] [blame] | 14114 | |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 14115 | /* Set iSCSI MAC address */ |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 14116 | rc = bnx2x_set_iscsi_eth_mac_addr(bp); |
| 14117 | if (rc) |
| 14118 | break; |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 14119 | |
| 14120 | mmiowb(); |
| 14121 | barrier(); |
| 14122 | |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 14123 | /* Start accepting on iSCSI L2 ring */ |
| 14124 | |
| 14125 | netif_addr_lock_bh(dev); |
| 14126 | bnx2x_set_iscsi_eth_rx_mode(bp, true); |
| 14127 | netif_addr_unlock_bh(dev); |
| 14128 | |
| 14129 | /* bits to wait on */ |
| 14130 | __set_bit(BNX2X_FILTER_RX_MODE_PENDING, &sp_bits); |
| 14131 | __set_bit(BNX2X_FILTER_ISCSI_ETH_START_SCHED, &sp_bits); |
| 14132 | |
| 14133 | if (!bnx2x_wait_sp_comp(bp, sp_bits)) |
| 14134 | BNX2X_ERR("rx_mode completion timed out!\n"); |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 14135 | |
Michael Chan | 993ac7b | 2009-10-10 13:46:56 +0000 | [diff] [blame] | 14136 | break; |
| 14137 | } |
| 14138 | |
| 14139 | /* rtnl_lock is held. */ |
| 14140 | case DRV_CTL_STOP_L2_CMD: { |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 14141 | unsigned long sp_bits = 0; |
Michael Chan | 993ac7b | 2009-10-10 13:46:56 +0000 | [diff] [blame] | 14142 | |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 14143 | /* Stop accepting on iSCSI L2 ring */ |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 14144 | netif_addr_lock_bh(dev); |
| 14145 | bnx2x_set_iscsi_eth_rx_mode(bp, false); |
| 14146 | netif_addr_unlock_bh(dev); |
| 14147 | |
| 14148 | /* bits to wait on */ |
| 14149 | __set_bit(BNX2X_FILTER_RX_MODE_PENDING, &sp_bits); |
| 14150 | __set_bit(BNX2X_FILTER_ISCSI_ETH_STOP_SCHED, &sp_bits); |
| 14151 | |
| 14152 | if (!bnx2x_wait_sp_comp(bp, sp_bits)) |
| 14153 | BNX2X_ERR("rx_mode completion timed out!\n"); |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 14154 | |
| 14155 | mmiowb(); |
| 14156 | barrier(); |
| 14157 | |
| 14158 | /* Unset iSCSI L2 MAC */ |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 14159 | rc = bnx2x_del_all_macs(bp, &bp->iscsi_l2_mac_obj, |
| 14160 | BNX2X_ISCSI_ETH_MAC, true); |
Michael Chan | 993ac7b | 2009-10-10 13:46:56 +0000 | [diff] [blame] | 14161 | break; |
| 14162 | } |
Dmitry Kravkov | c2bff63 | 2010-10-06 03:33:18 +0000 | [diff] [blame] | 14163 | case DRV_CTL_RET_L2_SPQ_CREDIT_CMD: { |
| 14164 | int count = ctl->data.credit.credit_count; |
| 14165 | |
Peter Zijlstra | 4e857c5 | 2014-03-17 18:06:10 +0100 | [diff] [blame] | 14166 | smp_mb__before_atomic(); |
Vladislav Zolotarov | 6e30dd4 | 2011-02-06 11:25:41 -0800 | [diff] [blame] | 14167 | atomic_add(count, &bp->cq_spq_left); |
Peter Zijlstra | 4e857c5 | 2014-03-17 18:06:10 +0100 | [diff] [blame] | 14168 | smp_mb__after_atomic(); |
Dmitry Kravkov | c2bff63 | 2010-10-06 03:33:18 +0000 | [diff] [blame] | 14169 | break; |
| 14170 | } |
Barak Witkowski | 1d187b3 | 2011-12-05 22:41:50 +0000 | [diff] [blame] | 14171 | case DRV_CTL_ULP_REGISTER_CMD: { |
Barak Witkowski | 2e499d3 | 2012-06-26 01:31:19 +0000 | [diff] [blame] | 14172 | int ulp_type = ctl->data.register_data.ulp_type; |
Barak Witkowski | 1d187b3 | 2011-12-05 22:41:50 +0000 | [diff] [blame] | 14173 | |
| 14174 | if (CHIP_IS_E3(bp)) { |
| 14175 | int idx = BP_FW_MB_IDX(bp); |
Barak Witkowski | 2e499d3 | 2012-06-26 01:31:19 +0000 | [diff] [blame] | 14176 | u32 cap = SHMEM2_RD(bp, drv_capabilities_flag[idx]); |
| 14177 | int path = BP_PATH(bp); |
| 14178 | int port = BP_PORT(bp); |
| 14179 | int i; |
| 14180 | u32 scratch_offset; |
| 14181 | u32 *host_addr; |
Barak Witkowski | 1d187b3 | 2011-12-05 22:41:50 +0000 | [diff] [blame] | 14182 | |
Barak Witkowski | 2e499d3 | 2012-06-26 01:31:19 +0000 | [diff] [blame] | 14183 | /* first write capability to shmem2 */ |
Barak Witkowski | 1d187b3 | 2011-12-05 22:41:50 +0000 | [diff] [blame] | 14184 | if (ulp_type == CNIC_ULP_ISCSI) |
| 14185 | cap |= DRV_FLAGS_CAPABILITIES_LOADED_ISCSI; |
| 14186 | else if (ulp_type == CNIC_ULP_FCOE) |
| 14187 | cap |= DRV_FLAGS_CAPABILITIES_LOADED_FCOE; |
| 14188 | SHMEM2_WR(bp, drv_capabilities_flag[idx], cap); |
Barak Witkowski | 2e499d3 | 2012-06-26 01:31:19 +0000 | [diff] [blame] | 14189 | |
| 14190 | if ((ulp_type != CNIC_ULP_FCOE) || |
| 14191 | (!SHMEM2_HAS(bp, ncsi_oem_data_addr)) || |
| 14192 | (!(bp->flags & BC_SUPPORTS_FCOE_FEATURES))) |
| 14193 | break; |
| 14194 | |
| 14195 | /* if reached here - should write fcoe capabilities */ |
| 14196 | scratch_offset = SHMEM2_RD(bp, ncsi_oem_data_addr); |
| 14197 | if (!scratch_offset) |
| 14198 | break; |
| 14199 | scratch_offset += offsetof(struct glob_ncsi_oem_data, |
| 14200 | fcoe_features[path][port]); |
| 14201 | host_addr = (u32 *) &(ctl->data.register_data. |
| 14202 | fcoe_features); |
| 14203 | for (i = 0; i < sizeof(struct fcoe_capabilities); |
| 14204 | i += 4) |
| 14205 | REG_WR(bp, scratch_offset + i, |
| 14206 | *(host_addr + i/4)); |
Barak Witkowski | 1d187b3 | 2011-12-05 22:41:50 +0000 | [diff] [blame] | 14207 | } |
Yuval Mintz | 42f8277 | 2014-03-23 18:12:23 +0200 | [diff] [blame] | 14208 | bnx2x_schedule_sp_rtnl(bp, BNX2X_SP_RTNL_GET_DRV_VERSION, 0); |
Barak Witkowski | 1d187b3 | 2011-12-05 22:41:50 +0000 | [diff] [blame] | 14209 | break; |
| 14210 | } |
Barak Witkowski | 2e499d3 | 2012-06-26 01:31:19 +0000 | [diff] [blame] | 14211 | |
Barak Witkowski | 1d187b3 | 2011-12-05 22:41:50 +0000 | [diff] [blame] | 14212 | case DRV_CTL_ULP_UNREGISTER_CMD: { |
| 14213 | int ulp_type = ctl->data.ulp_type; |
| 14214 | |
| 14215 | if (CHIP_IS_E3(bp)) { |
| 14216 | int idx = BP_FW_MB_IDX(bp); |
| 14217 | u32 cap; |
| 14218 | |
| 14219 | cap = SHMEM2_RD(bp, drv_capabilities_flag[idx]); |
| 14220 | if (ulp_type == CNIC_ULP_ISCSI) |
| 14221 | cap &= ~DRV_FLAGS_CAPABILITIES_LOADED_ISCSI; |
| 14222 | else if (ulp_type == CNIC_ULP_FCOE) |
| 14223 | cap &= ~DRV_FLAGS_CAPABILITIES_LOADED_FCOE; |
| 14224 | SHMEM2_WR(bp, drv_capabilities_flag[idx], cap); |
| 14225 | } |
Yuval Mintz | 42f8277 | 2014-03-23 18:12:23 +0200 | [diff] [blame] | 14226 | bnx2x_schedule_sp_rtnl(bp, BNX2X_SP_RTNL_GET_DRV_VERSION, 0); |
Barak Witkowski | 1d187b3 | 2011-12-05 22:41:50 +0000 | [diff] [blame] | 14227 | break; |
| 14228 | } |
Michael Chan | 993ac7b | 2009-10-10 13:46:56 +0000 | [diff] [blame] | 14229 | |
| 14230 | default: |
| 14231 | BNX2X_ERR("unknown command %x\n", ctl->cmd); |
| 14232 | rc = -EINVAL; |
| 14233 | } |
| 14234 | |
| 14235 | return rc; |
| 14236 | } |
| 14237 | |
Dmitry Kravkov | 9f6c925 | 2010-07-27 12:34:34 +0000 | [diff] [blame] | 14238 | void bnx2x_setup_cnic_irq_info(struct bnx2x *bp) |
Michael Chan | 993ac7b | 2009-10-10 13:46:56 +0000 | [diff] [blame] | 14239 | { |
| 14240 | struct cnic_eth_dev *cp = &bp->cnic_eth_dev; |
| 14241 | |
| 14242 | if (bp->flags & USING_MSIX_FLAG) { |
| 14243 | cp->drv_state |= CNIC_DRV_STATE_USING_MSIX; |
| 14244 | cp->irq_arr[0].irq_flags |= CNIC_IRQ_FL_MSIX; |
| 14245 | cp->irq_arr[0].vector = bp->msix_table[1].vector; |
| 14246 | } else { |
| 14247 | cp->drv_state &= ~CNIC_DRV_STATE_USING_MSIX; |
| 14248 | cp->irq_arr[0].irq_flags &= ~CNIC_IRQ_FL_MSIX; |
| 14249 | } |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 14250 | if (!CHIP_IS_E1x(bp)) |
Dmitry Kravkov | f2e0899 | 2010-10-06 03:28:26 +0000 | [diff] [blame] | 14251 | cp->irq_arr[0].status_blk = (void *)bp->cnic_sb.e2_sb; |
| 14252 | else |
| 14253 | cp->irq_arr[0].status_blk = (void *)bp->cnic_sb.e1x_sb; |
| 14254 | |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 14255 | cp->irq_arr[0].status_blk_num = bnx2x_cnic_fw_sb_id(bp); |
| 14256 | cp->irq_arr[0].status_blk_num2 = bnx2x_cnic_igu_sb_id(bp); |
Michael Chan | 993ac7b | 2009-10-10 13:46:56 +0000 | [diff] [blame] | 14257 | cp->irq_arr[1].status_blk = bp->def_status_blk; |
| 14258 | cp->irq_arr[1].status_blk_num = DEF_SB_ID; |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 14259 | cp->irq_arr[1].status_blk_num2 = DEF_SB_IGU_ID; |
Michael Chan | 993ac7b | 2009-10-10 13:46:56 +0000 | [diff] [blame] | 14260 | |
| 14261 | cp->num_irq = 2; |
| 14262 | } |
| 14263 | |
Merav Sicron | 37ae41a | 2012-06-19 07:48:27 +0000 | [diff] [blame] | 14264 | void bnx2x_setup_cnic_info(struct bnx2x *bp) |
| 14265 | { |
| 14266 | struct cnic_eth_dev *cp = &bp->cnic_eth_dev; |
| 14267 | |
Merav Sicron | 37ae41a | 2012-06-19 07:48:27 +0000 | [diff] [blame] | 14268 | cp->ctx_tbl_offset = FUNC_ILT_BASE(BP_FUNC(bp)) + |
| 14269 | bnx2x_cid_ilt_lines(bp); |
| 14270 | cp->starting_cid = bnx2x_cid_ilt_lines(bp) * ILT_PAGE_CIDS; |
| 14271 | cp->fcoe_init_cid = BNX2X_FCOE_ETH_CID(bp); |
| 14272 | cp->iscsi_l2_cid = BNX2X_ISCSI_ETH_CID(bp); |
| 14273 | |
Michael Chan | f78afb3 | 2013-09-18 01:50:38 -0700 | [diff] [blame] | 14274 | DP(NETIF_MSG_IFUP, "BNX2X_1st_NON_L2_ETH_CID(bp) %x, cp->starting_cid %x, cp->fcoe_init_cid %x, cp->iscsi_l2_cid %x\n", |
| 14275 | BNX2X_1st_NON_L2_ETH_CID(bp), cp->starting_cid, cp->fcoe_init_cid, |
| 14276 | cp->iscsi_l2_cid); |
| 14277 | |
Merav Sicron | 37ae41a | 2012-06-19 07:48:27 +0000 | [diff] [blame] | 14278 | if (NO_ISCSI_OOO(bp)) |
| 14279 | cp->drv_state |= CNIC_DRV_STATE_NO_ISCSI_OOO; |
| 14280 | } |
| 14281 | |
Michael Chan | 993ac7b | 2009-10-10 13:46:56 +0000 | [diff] [blame] | 14282 | static int bnx2x_register_cnic(struct net_device *dev, struct cnic_ops *ops, |
| 14283 | void *data) |
| 14284 | { |
| 14285 | struct bnx2x *bp = netdev_priv(dev); |
| 14286 | struct cnic_eth_dev *cp = &bp->cnic_eth_dev; |
Merav Sicron | 55c1194 | 2012-11-07 00:45:48 +0000 | [diff] [blame] | 14287 | int rc; |
| 14288 | |
| 14289 | DP(NETIF_MSG_IFUP, "Register_cnic called\n"); |
Michael Chan | 993ac7b | 2009-10-10 13:46:56 +0000 | [diff] [blame] | 14290 | |
Merav Sicron | 51c1a58 | 2012-03-18 10:33:38 +0000 | [diff] [blame] | 14291 | if (ops == NULL) { |
| 14292 | BNX2X_ERR("NULL ops received\n"); |
Michael Chan | 993ac7b | 2009-10-10 13:46:56 +0000 | [diff] [blame] | 14293 | return -EINVAL; |
Merav Sicron | 51c1a58 | 2012-03-18 10:33:38 +0000 | [diff] [blame] | 14294 | } |
Michael Chan | 993ac7b | 2009-10-10 13:46:56 +0000 | [diff] [blame] | 14295 | |
Merav Sicron | 55c1194 | 2012-11-07 00:45:48 +0000 | [diff] [blame] | 14296 | if (!CNIC_SUPPORT(bp)) { |
| 14297 | BNX2X_ERR("Can't register CNIC when not supported\n"); |
| 14298 | return -EOPNOTSUPP; |
| 14299 | } |
| 14300 | |
| 14301 | if (!CNIC_LOADED(bp)) { |
| 14302 | rc = bnx2x_load_cnic(bp); |
| 14303 | if (rc) { |
| 14304 | BNX2X_ERR("CNIC-related load failed\n"); |
| 14305 | return rc; |
| 14306 | } |
Merav Sicron | 55c1194 | 2012-11-07 00:45:48 +0000 | [diff] [blame] | 14307 | } |
| 14308 | |
| 14309 | bp->cnic_enabled = true; |
| 14310 | |
Michael Chan | 993ac7b | 2009-10-10 13:46:56 +0000 | [diff] [blame] | 14311 | bp->cnic_kwq = kzalloc(PAGE_SIZE, GFP_KERNEL); |
| 14312 | if (!bp->cnic_kwq) |
| 14313 | return -ENOMEM; |
| 14314 | |
| 14315 | bp->cnic_kwq_cons = bp->cnic_kwq; |
| 14316 | bp->cnic_kwq_prod = bp->cnic_kwq; |
| 14317 | bp->cnic_kwq_last = bp->cnic_kwq + MAX_SP_DESC_CNT; |
| 14318 | |
| 14319 | bp->cnic_spq_pending = 0; |
| 14320 | bp->cnic_kwq_pending = 0; |
| 14321 | |
| 14322 | bp->cnic_data = data; |
| 14323 | |
| 14324 | cp->num_irq = 0; |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 14325 | cp->drv_state |= CNIC_DRV_STATE_REGD; |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 14326 | cp->iro_arr = bp->iro_arr; |
Michael Chan | 993ac7b | 2009-10-10 13:46:56 +0000 | [diff] [blame] | 14327 | |
Michael Chan | 993ac7b | 2009-10-10 13:46:56 +0000 | [diff] [blame] | 14328 | bnx2x_setup_cnic_irq_info(bp); |
Dmitry Kravkov | c2bff63 | 2010-10-06 03:33:18 +0000 | [diff] [blame] | 14329 | |
Michael Chan | 993ac7b | 2009-10-10 13:46:56 +0000 | [diff] [blame] | 14330 | rcu_assign_pointer(bp->cnic_ops, ops); |
| 14331 | |
Yuval Mintz | 42f8277 | 2014-03-23 18:12:23 +0200 | [diff] [blame] | 14332 | /* Schedule driver to read CNIC driver versions */ |
| 14333 | bnx2x_schedule_sp_rtnl(bp, BNX2X_SP_RTNL_GET_DRV_VERSION, 0); |
| 14334 | |
Michael Chan | 993ac7b | 2009-10-10 13:46:56 +0000 | [diff] [blame] | 14335 | return 0; |
| 14336 | } |
| 14337 | |
| 14338 | static int bnx2x_unregister_cnic(struct net_device *dev) |
| 14339 | { |
| 14340 | struct bnx2x *bp = netdev_priv(dev); |
| 14341 | struct cnic_eth_dev *cp = &bp->cnic_eth_dev; |
| 14342 | |
| 14343 | mutex_lock(&bp->cnic_mutex); |
Michael Chan | 993ac7b | 2009-10-10 13:46:56 +0000 | [diff] [blame] | 14344 | cp->drv_state = 0; |
Eric Dumazet | 2cfa5a0 | 2011-11-23 07:09:32 +0000 | [diff] [blame] | 14345 | RCU_INIT_POINTER(bp->cnic_ops, NULL); |
Michael Chan | 993ac7b | 2009-10-10 13:46:56 +0000 | [diff] [blame] | 14346 | mutex_unlock(&bp->cnic_mutex); |
| 14347 | synchronize_rcu(); |
Yuval Mintz | fea7564 | 2013-04-10 13:34:39 +0300 | [diff] [blame] | 14348 | bp->cnic_enabled = false; |
Michael Chan | 993ac7b | 2009-10-10 13:46:56 +0000 | [diff] [blame] | 14349 | kfree(bp->cnic_kwq); |
| 14350 | bp->cnic_kwq = NULL; |
| 14351 | |
| 14352 | return 0; |
| 14353 | } |
| 14354 | |
stephen hemminger | a8f47eb | 2014-01-09 22:20:11 -0800 | [diff] [blame] | 14355 | static struct cnic_eth_dev *bnx2x_cnic_probe(struct net_device *dev) |
Michael Chan | 993ac7b | 2009-10-10 13:46:56 +0000 | [diff] [blame] | 14356 | { |
| 14357 | struct bnx2x *bp = netdev_priv(dev); |
| 14358 | struct cnic_eth_dev *cp = &bp->cnic_eth_dev; |
| 14359 | |
Vladislav Zolotarov | 2ba4514 | 2011-01-31 14:39:17 +0000 | [diff] [blame] | 14360 | /* If both iSCSI and FCoE are disabled - return NULL in |
| 14361 | * order to indicate CNIC that it should not try to work |
| 14362 | * with this device. |
| 14363 | */ |
| 14364 | if (NO_ISCSI(bp) && NO_FCOE(bp)) |
| 14365 | return NULL; |
| 14366 | |
Michael Chan | 993ac7b | 2009-10-10 13:46:56 +0000 | [diff] [blame] | 14367 | cp->drv_owner = THIS_MODULE; |
| 14368 | cp->chip_id = CHIP_ID(bp); |
| 14369 | cp->pdev = bp->pdev; |
| 14370 | cp->io_base = bp->regview; |
| 14371 | cp->io_base2 = bp->doorbells; |
| 14372 | cp->max_kwqe_pending = 8; |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 14373 | cp->ctx_blk_size = CDU_ILT_PAGE_SZ; |
Dmitry Kravkov | c2bff63 | 2010-10-06 03:33:18 +0000 | [diff] [blame] | 14374 | cp->ctx_tbl_offset = FUNC_ILT_BASE(BP_FUNC(bp)) + |
| 14375 | bnx2x_cid_ilt_lines(bp); |
Michael Chan | 993ac7b | 2009-10-10 13:46:56 +0000 | [diff] [blame] | 14376 | cp->ctx_tbl_len = CNIC_ILT_LINES; |
Dmitry Kravkov | c2bff63 | 2010-10-06 03:33:18 +0000 | [diff] [blame] | 14377 | cp->starting_cid = bnx2x_cid_ilt_lines(bp) * ILT_PAGE_CIDS; |
Michael Chan | 993ac7b | 2009-10-10 13:46:56 +0000 | [diff] [blame] | 14378 | cp->drv_submit_kwqes_16 = bnx2x_cnic_sp_queue; |
| 14379 | cp->drv_ctl = bnx2x_drv_ctl; |
| 14380 | cp->drv_register_cnic = bnx2x_register_cnic; |
| 14381 | cp->drv_unregister_cnic = bnx2x_unregister_cnic; |
Merav Sicron | 37ae41a | 2012-06-19 07:48:27 +0000 | [diff] [blame] | 14382 | cp->fcoe_init_cid = BNX2X_FCOE_ETH_CID(bp); |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 14383 | cp->iscsi_l2_client_id = |
| 14384 | bnx2x_cnic_eth_cl_id(bp, BNX2X_ISCSI_ETH_CL_ID_IDX); |
Merav Sicron | 37ae41a | 2012-06-19 07:48:27 +0000 | [diff] [blame] | 14385 | cp->iscsi_l2_cid = BNX2X_ISCSI_ETH_CID(bp); |
Michael Chan | 993ac7b | 2009-10-10 13:46:56 +0000 | [diff] [blame] | 14386 | |
Vladislav Zolotarov | 2ba4514 | 2011-01-31 14:39:17 +0000 | [diff] [blame] | 14387 | if (NO_ISCSI_OOO(bp)) |
| 14388 | cp->drv_state |= CNIC_DRV_STATE_NO_ISCSI_OOO; |
| 14389 | |
| 14390 | if (NO_ISCSI(bp)) |
| 14391 | cp->drv_state |= CNIC_DRV_STATE_NO_ISCSI; |
| 14392 | |
| 14393 | if (NO_FCOE(bp)) |
| 14394 | cp->drv_state |= CNIC_DRV_STATE_NO_FCOE; |
| 14395 | |
Merav Sicron | 51c1a58 | 2012-03-18 10:33:38 +0000 | [diff] [blame] | 14396 | BNX2X_DEV_INFO( |
| 14397 | "page_size %d, tbl_offset %d, tbl_lines %d, starting cid %d\n", |
Dmitry Kravkov | c2bff63 | 2010-10-06 03:33:18 +0000 | [diff] [blame] | 14398 | cp->ctx_blk_size, |
| 14399 | cp->ctx_tbl_offset, |
| 14400 | cp->ctx_tbl_len, |
| 14401 | cp->starting_cid); |
Michael Chan | 993ac7b | 2009-10-10 13:46:56 +0000 | [diff] [blame] | 14402 | return cp; |
| 14403 | } |
Michael Chan | 993ac7b | 2009-10-10 13:46:56 +0000 | [diff] [blame] | 14404 | |
stephen hemminger | a8f47eb | 2014-01-09 22:20:11 -0800 | [diff] [blame] | 14405 | static u32 bnx2x_rx_ustorm_prods_offset(struct bnx2x_fastpath *fp) |
Ariel Elior | be1f1ffa | 2013-01-01 05:22:24 +0000 | [diff] [blame] | 14406 | { |
Ariel Elior | 6411280 | 2013-01-07 00:50:23 +0000 | [diff] [blame] | 14407 | struct bnx2x *bp = fp->bp; |
| 14408 | u32 offset = BAR_USTRORM_INTMEM; |
Vladislav Zolotarov | 94a78b7 | 2009-04-27 03:27:43 -0700 | [diff] [blame] | 14409 | |
Ariel Elior | 6411280 | 2013-01-07 00:50:23 +0000 | [diff] [blame] | 14410 | if (IS_VF(bp)) |
| 14411 | return bnx2x_vf_ustorm_prods_offset(bp, fp); |
| 14412 | else if (!CHIP_IS_E1x(bp)) |
| 14413 | offset += USTORM_RX_PRODS_E2_OFFSET(fp->cl_qzone_id); |
| 14414 | else |
| 14415 | offset += USTORM_RX_PRODS_E1X_OFFSET(BP_PORT(bp), fp->cl_id); |
Ariel Elior | be1f1ffa | 2013-01-01 05:22:24 +0000 | [diff] [blame] | 14416 | |
Ariel Elior | 6411280 | 2013-01-07 00:50:23 +0000 | [diff] [blame] | 14417 | return offset; |
| 14418 | } |
Ariel Elior | be1f1ffa | 2013-01-01 05:22:24 +0000 | [diff] [blame] | 14419 | |
Ariel Elior | 6411280 | 2013-01-07 00:50:23 +0000 | [diff] [blame] | 14420 | /* called only on E1H or E2. |
| 14421 | * When pretending to be PF, the pretend value is the function number 0...7 |
| 14422 | * When pretending to be VF, the pretend val is the PF-num:VF-valid:ABS-VFID |
| 14423 | * combination |
| 14424 | */ |
| 14425 | int bnx2x_pretend_func(struct bnx2x *bp, u16 pretend_func_val) |
| 14426 | { |
| 14427 | u32 pretend_reg; |
Ariel Elior | be1f1ffa | 2013-01-01 05:22:24 +0000 | [diff] [blame] | 14428 | |
Ariel Elior | 2382685 | 2013-01-09 07:04:35 +0000 | [diff] [blame] | 14429 | if (CHIP_IS_E1H(bp) && pretend_func_val >= E1H_FUNC_MAX) |
Ariel Elior | 6411280 | 2013-01-07 00:50:23 +0000 | [diff] [blame] | 14430 | return -1; |
Ariel Elior | be1f1ffa | 2013-01-01 05:22:24 +0000 | [diff] [blame] | 14431 | |
Ariel Elior | 6411280 | 2013-01-07 00:50:23 +0000 | [diff] [blame] | 14432 | /* get my own pretend register */ |
| 14433 | pretend_reg = bnx2x_get_pretend_reg(bp); |
| 14434 | REG_WR(bp, pretend_reg, pretend_func_val); |
| 14435 | REG_RD(bp, pretend_reg); |
Ariel Elior | be1f1ffa | 2013-01-01 05:22:24 +0000 | [diff] [blame] | 14436 | return 0; |
| 14437 | } |
Michal Kalderon | eeed018 | 2014-08-17 16:47:44 +0300 | [diff] [blame] | 14438 | |
| 14439 | static void bnx2x_ptp_task(struct work_struct *work) |
| 14440 | { |
| 14441 | struct bnx2x *bp = container_of(work, struct bnx2x, ptp_task); |
| 14442 | int port = BP_PORT(bp); |
| 14443 | u32 val_seq; |
| 14444 | u64 timestamp, ns; |
| 14445 | struct skb_shared_hwtstamps shhwtstamps; |
| 14446 | |
| 14447 | /* Read Tx timestamp registers */ |
| 14448 | val_seq = REG_RD(bp, port ? NIG_REG_P1_TLLH_PTP_BUF_SEQID : |
| 14449 | NIG_REG_P0_TLLH_PTP_BUF_SEQID); |
| 14450 | if (val_seq & 0x10000) { |
| 14451 | /* There is a valid timestamp value */ |
| 14452 | timestamp = REG_RD(bp, port ? NIG_REG_P1_TLLH_PTP_BUF_TS_MSB : |
| 14453 | NIG_REG_P0_TLLH_PTP_BUF_TS_MSB); |
| 14454 | timestamp <<= 32; |
| 14455 | timestamp |= REG_RD(bp, port ? NIG_REG_P1_TLLH_PTP_BUF_TS_LSB : |
| 14456 | NIG_REG_P0_TLLH_PTP_BUF_TS_LSB); |
| 14457 | /* Reset timestamp register to allow new timestamp */ |
| 14458 | REG_WR(bp, port ? NIG_REG_P1_TLLH_PTP_BUF_SEQID : |
| 14459 | NIG_REG_P0_TLLH_PTP_BUF_SEQID, 0x10000); |
| 14460 | ns = timecounter_cyc2time(&bp->timecounter, timestamp); |
| 14461 | |
| 14462 | memset(&shhwtstamps, 0, sizeof(shhwtstamps)); |
| 14463 | shhwtstamps.hwtstamp = ns_to_ktime(ns); |
| 14464 | skb_tstamp_tx(bp->ptp_tx_skb, &shhwtstamps); |
| 14465 | dev_kfree_skb_any(bp->ptp_tx_skb); |
| 14466 | bp->ptp_tx_skb = NULL; |
| 14467 | |
| 14468 | DP(BNX2X_MSG_PTP, "Tx timestamp, timestamp cycles = %llu, ns = %llu\n", |
| 14469 | timestamp, ns); |
| 14470 | } else { |
| 14471 | DP(BNX2X_MSG_PTP, "There is no valid Tx timestamp yet\n"); |
| 14472 | /* Reschedule to keep checking for a valid timestamp value */ |
| 14473 | schedule_work(&bp->ptp_task); |
| 14474 | } |
| 14475 | } |
| 14476 | |
| 14477 | void bnx2x_set_rx_ts(struct bnx2x *bp, struct sk_buff *skb) |
| 14478 | { |
| 14479 | int port = BP_PORT(bp); |
| 14480 | u64 timestamp, ns; |
| 14481 | |
| 14482 | timestamp = REG_RD(bp, port ? NIG_REG_P1_LLH_PTP_HOST_BUF_TS_MSB : |
| 14483 | NIG_REG_P0_LLH_PTP_HOST_BUF_TS_MSB); |
| 14484 | timestamp <<= 32; |
| 14485 | timestamp |= REG_RD(bp, port ? NIG_REG_P1_LLH_PTP_HOST_BUF_TS_LSB : |
| 14486 | NIG_REG_P0_LLH_PTP_HOST_BUF_TS_LSB); |
| 14487 | |
| 14488 | /* Reset timestamp register to allow new timestamp */ |
| 14489 | REG_WR(bp, port ? NIG_REG_P1_LLH_PTP_HOST_BUF_SEQID : |
| 14490 | NIG_REG_P0_LLH_PTP_HOST_BUF_SEQID, 0x10000); |
| 14491 | |
| 14492 | ns = timecounter_cyc2time(&bp->timecounter, timestamp); |
| 14493 | |
| 14494 | skb_hwtstamps(skb)->hwtstamp = ns_to_ktime(ns); |
| 14495 | |
| 14496 | DP(BNX2X_MSG_PTP, "Rx timestamp, timestamp cycles = %llu, ns = %llu\n", |
| 14497 | timestamp, ns); |
| 14498 | } |
| 14499 | |
| 14500 | /* Read the PHC */ |
| 14501 | static cycle_t bnx2x_cyclecounter_read(const struct cyclecounter *cc) |
| 14502 | { |
| 14503 | struct bnx2x *bp = container_of(cc, struct bnx2x, cyclecounter); |
| 14504 | int port = BP_PORT(bp); |
| 14505 | u32 wb_data[2]; |
| 14506 | u64 phc_cycles; |
| 14507 | |
| 14508 | REG_RD_DMAE(bp, port ? NIG_REG_TIMESYNC_GEN_REG + tsgen_synctime_t1 : |
| 14509 | NIG_REG_TIMESYNC_GEN_REG + tsgen_synctime_t0, wb_data, 2); |
| 14510 | phc_cycles = wb_data[1]; |
| 14511 | phc_cycles = (phc_cycles << 32) + wb_data[0]; |
| 14512 | |
| 14513 | DP(BNX2X_MSG_PTP, "PHC read cycles = %llu\n", phc_cycles); |
| 14514 | |
| 14515 | return phc_cycles; |
| 14516 | } |
| 14517 | |
| 14518 | static void bnx2x_init_cyclecounter(struct bnx2x *bp) |
| 14519 | { |
| 14520 | memset(&bp->cyclecounter, 0, sizeof(bp->cyclecounter)); |
| 14521 | bp->cyclecounter.read = bnx2x_cyclecounter_read; |
| 14522 | bp->cyclecounter.mask = CLOCKSOURCE_MASK(64); |
| 14523 | bp->cyclecounter.shift = 1; |
| 14524 | bp->cyclecounter.mult = 1; |
| 14525 | } |
| 14526 | |
| 14527 | static int bnx2x_send_reset_timesync_ramrod(struct bnx2x *bp) |
| 14528 | { |
| 14529 | struct bnx2x_func_state_params func_params = {NULL}; |
| 14530 | struct bnx2x_func_set_timesync_params *set_timesync_params = |
| 14531 | &func_params.params.set_timesync; |
| 14532 | |
| 14533 | /* Prepare parameters for function state transitions */ |
| 14534 | __set_bit(RAMROD_COMP_WAIT, &func_params.ramrod_flags); |
| 14535 | __set_bit(RAMROD_RETRY, &func_params.ramrod_flags); |
| 14536 | |
| 14537 | func_params.f_obj = &bp->func_obj; |
| 14538 | func_params.cmd = BNX2X_F_CMD_SET_TIMESYNC; |
| 14539 | |
| 14540 | /* Function parameters */ |
| 14541 | set_timesync_params->drift_adjust_cmd = TS_DRIFT_ADJUST_RESET; |
| 14542 | set_timesync_params->offset_cmd = TS_OFFSET_KEEP; |
| 14543 | |
| 14544 | return bnx2x_func_state_change(bp, &func_params); |
| 14545 | } |
| 14546 | |
| 14547 | int bnx2x_enable_ptp_packets(struct bnx2x *bp) |
| 14548 | { |
| 14549 | struct bnx2x_queue_state_params q_params; |
| 14550 | int rc, i; |
| 14551 | |
| 14552 | /* send queue update ramrod to enable PTP packets */ |
| 14553 | memset(&q_params, 0, sizeof(q_params)); |
| 14554 | __set_bit(RAMROD_COMP_WAIT, &q_params.ramrod_flags); |
| 14555 | q_params.cmd = BNX2X_Q_CMD_UPDATE; |
| 14556 | __set_bit(BNX2X_Q_UPDATE_PTP_PKTS_CHNG, |
| 14557 | &q_params.params.update.update_flags); |
| 14558 | __set_bit(BNX2X_Q_UPDATE_PTP_PKTS, |
| 14559 | &q_params.params.update.update_flags); |
| 14560 | |
| 14561 | /* send the ramrod on all the queues of the PF */ |
| 14562 | for_each_eth_queue(bp, i) { |
| 14563 | struct bnx2x_fastpath *fp = &bp->fp[i]; |
| 14564 | |
| 14565 | /* Set the appropriate Queue object */ |
| 14566 | q_params.q_obj = &bnx2x_sp_obj(bp, fp).q_obj; |
| 14567 | |
| 14568 | /* Update the Queue state */ |
| 14569 | rc = bnx2x_queue_state_change(bp, &q_params); |
| 14570 | if (rc) { |
| 14571 | BNX2X_ERR("Failed to enable PTP packets\n"); |
| 14572 | return rc; |
| 14573 | } |
| 14574 | } |
| 14575 | |
| 14576 | return 0; |
| 14577 | } |
| 14578 | |
| 14579 | int bnx2x_configure_ptp_filters(struct bnx2x *bp) |
| 14580 | { |
| 14581 | int port = BP_PORT(bp); |
| 14582 | int rc; |
| 14583 | |
| 14584 | if (!bp->hwtstamp_ioctl_called) |
| 14585 | return 0; |
| 14586 | |
| 14587 | switch (bp->tx_type) { |
| 14588 | case HWTSTAMP_TX_ON: |
| 14589 | bp->flags |= TX_TIMESTAMPING_EN; |
| 14590 | REG_WR(bp, port ? NIG_REG_P1_TLLH_PTP_PARAM_MASK : |
| 14591 | NIG_REG_P0_TLLH_PTP_PARAM_MASK, 0x6AA); |
| 14592 | REG_WR(bp, port ? NIG_REG_P1_TLLH_PTP_RULE_MASK : |
| 14593 | NIG_REG_P0_TLLH_PTP_RULE_MASK, 0x3EEE); |
| 14594 | break; |
| 14595 | case HWTSTAMP_TX_ONESTEP_SYNC: |
| 14596 | BNX2X_ERR("One-step timestamping is not supported\n"); |
| 14597 | return -ERANGE; |
| 14598 | } |
| 14599 | |
| 14600 | switch (bp->rx_filter) { |
| 14601 | case HWTSTAMP_FILTER_NONE: |
| 14602 | break; |
| 14603 | case HWTSTAMP_FILTER_ALL: |
| 14604 | case HWTSTAMP_FILTER_SOME: |
| 14605 | bp->rx_filter = HWTSTAMP_FILTER_NONE; |
| 14606 | break; |
| 14607 | case HWTSTAMP_FILTER_PTP_V1_L4_EVENT: |
| 14608 | case HWTSTAMP_FILTER_PTP_V1_L4_SYNC: |
| 14609 | case HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ: |
| 14610 | bp->rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_EVENT; |
| 14611 | /* Initialize PTP detection for UDP/IPv4 events */ |
| 14612 | REG_WR(bp, port ? NIG_REG_P1_LLH_PTP_PARAM_MASK : |
| 14613 | NIG_REG_P0_LLH_PTP_PARAM_MASK, 0x7EE); |
| 14614 | REG_WR(bp, port ? NIG_REG_P1_LLH_PTP_RULE_MASK : |
| 14615 | NIG_REG_P0_LLH_PTP_RULE_MASK, 0x3FFE); |
| 14616 | break; |
| 14617 | case HWTSTAMP_FILTER_PTP_V2_L4_EVENT: |
| 14618 | case HWTSTAMP_FILTER_PTP_V2_L4_SYNC: |
| 14619 | case HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ: |
| 14620 | bp->rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_EVENT; |
| 14621 | /* Initialize PTP detection for UDP/IPv4 or UDP/IPv6 events */ |
| 14622 | REG_WR(bp, port ? NIG_REG_P1_LLH_PTP_PARAM_MASK : |
| 14623 | NIG_REG_P0_LLH_PTP_PARAM_MASK, 0x7EA); |
| 14624 | REG_WR(bp, port ? NIG_REG_P1_LLH_PTP_RULE_MASK : |
| 14625 | NIG_REG_P0_LLH_PTP_RULE_MASK, 0x3FEE); |
| 14626 | break; |
| 14627 | case HWTSTAMP_FILTER_PTP_V2_L2_EVENT: |
| 14628 | case HWTSTAMP_FILTER_PTP_V2_L2_SYNC: |
| 14629 | case HWTSTAMP_FILTER_PTP_V2_L2_DELAY_REQ: |
| 14630 | bp->rx_filter = HWTSTAMP_FILTER_PTP_V2_L2_EVENT; |
| 14631 | /* Initialize PTP detection L2 events */ |
| 14632 | REG_WR(bp, port ? NIG_REG_P1_LLH_PTP_PARAM_MASK : |
| 14633 | NIG_REG_P0_LLH_PTP_PARAM_MASK, 0x6BF); |
| 14634 | REG_WR(bp, port ? NIG_REG_P1_LLH_PTP_RULE_MASK : |
| 14635 | NIG_REG_P0_LLH_PTP_RULE_MASK, 0x3EFF); |
| 14636 | |
| 14637 | break; |
| 14638 | case HWTSTAMP_FILTER_PTP_V2_EVENT: |
| 14639 | case HWTSTAMP_FILTER_PTP_V2_SYNC: |
| 14640 | case HWTSTAMP_FILTER_PTP_V2_DELAY_REQ: |
| 14641 | bp->rx_filter = HWTSTAMP_FILTER_PTP_V2_EVENT; |
| 14642 | /* Initialize PTP detection L2, UDP/IPv4 or UDP/IPv6 events */ |
| 14643 | REG_WR(bp, port ? NIG_REG_P1_LLH_PTP_PARAM_MASK : |
| 14644 | NIG_REG_P0_LLH_PTP_PARAM_MASK, 0x6AA); |
| 14645 | REG_WR(bp, port ? NIG_REG_P1_LLH_PTP_RULE_MASK : |
| 14646 | NIG_REG_P0_LLH_PTP_RULE_MASK, 0x3EEE); |
| 14647 | break; |
| 14648 | } |
| 14649 | |
| 14650 | /* Indicate to FW that this PF expects recorded PTP packets */ |
| 14651 | rc = bnx2x_enable_ptp_packets(bp); |
| 14652 | if (rc) |
| 14653 | return rc; |
| 14654 | |
| 14655 | /* Enable sending PTP packets to host */ |
| 14656 | REG_WR(bp, port ? NIG_REG_P1_LLH_PTP_TO_HOST : |
| 14657 | NIG_REG_P0_LLH_PTP_TO_HOST, 0x1); |
| 14658 | |
| 14659 | return 0; |
| 14660 | } |
| 14661 | |
| 14662 | static int bnx2x_hwtstamp_ioctl(struct bnx2x *bp, struct ifreq *ifr) |
| 14663 | { |
| 14664 | struct hwtstamp_config config; |
| 14665 | int rc; |
| 14666 | |
| 14667 | DP(BNX2X_MSG_PTP, "HWTSTAMP IOCTL called\n"); |
| 14668 | |
| 14669 | if (copy_from_user(&config, ifr->ifr_data, sizeof(config))) |
| 14670 | return -EFAULT; |
| 14671 | |
| 14672 | DP(BNX2X_MSG_PTP, "Requested tx_type: %d, requested rx_filters = %d\n", |
| 14673 | config.tx_type, config.rx_filter); |
| 14674 | |
| 14675 | if (config.flags) { |
| 14676 | BNX2X_ERR("config.flags is reserved for future use\n"); |
| 14677 | return -EINVAL; |
| 14678 | } |
| 14679 | |
| 14680 | bp->hwtstamp_ioctl_called = 1; |
| 14681 | bp->tx_type = config.tx_type; |
| 14682 | bp->rx_filter = config.rx_filter; |
| 14683 | |
| 14684 | rc = bnx2x_configure_ptp_filters(bp); |
| 14685 | if (rc) |
| 14686 | return rc; |
| 14687 | |
| 14688 | config.rx_filter = bp->rx_filter; |
| 14689 | |
| 14690 | return copy_to_user(ifr->ifr_data, &config, sizeof(config)) ? |
| 14691 | -EFAULT : 0; |
| 14692 | } |
| 14693 | |
| 14694 | /* Configrues HW for PTP */ |
| 14695 | static int bnx2x_configure_ptp(struct bnx2x *bp) |
| 14696 | { |
| 14697 | int rc, port = BP_PORT(bp); |
| 14698 | u32 wb_data[2]; |
| 14699 | |
| 14700 | /* Reset PTP event detection rules - will be configured in the IOCTL */ |
| 14701 | REG_WR(bp, port ? NIG_REG_P1_LLH_PTP_PARAM_MASK : |
| 14702 | NIG_REG_P0_LLH_PTP_PARAM_MASK, 0x7FF); |
| 14703 | REG_WR(bp, port ? NIG_REG_P1_LLH_PTP_RULE_MASK : |
| 14704 | NIG_REG_P0_LLH_PTP_RULE_MASK, 0x3FFF); |
| 14705 | REG_WR(bp, port ? NIG_REG_P1_TLLH_PTP_PARAM_MASK : |
| 14706 | NIG_REG_P0_TLLH_PTP_PARAM_MASK, 0x7FF); |
| 14707 | REG_WR(bp, port ? NIG_REG_P1_TLLH_PTP_RULE_MASK : |
| 14708 | NIG_REG_P0_TLLH_PTP_RULE_MASK, 0x3FFF); |
| 14709 | |
| 14710 | /* Disable PTP packets to host - will be configured in the IOCTL*/ |
| 14711 | REG_WR(bp, port ? NIG_REG_P1_LLH_PTP_TO_HOST : |
| 14712 | NIG_REG_P0_LLH_PTP_TO_HOST, 0x0); |
| 14713 | |
| 14714 | /* Enable the PTP feature */ |
| 14715 | REG_WR(bp, port ? NIG_REG_P1_PTP_EN : |
| 14716 | NIG_REG_P0_PTP_EN, 0x3F); |
| 14717 | |
| 14718 | /* Enable the free-running counter */ |
| 14719 | wb_data[0] = 0; |
| 14720 | wb_data[1] = 0; |
| 14721 | REG_WR_DMAE(bp, NIG_REG_TIMESYNC_GEN_REG + tsgen_ctrl, wb_data, 2); |
| 14722 | |
| 14723 | /* Reset drift register (offset register is not reset) */ |
| 14724 | rc = bnx2x_send_reset_timesync_ramrod(bp); |
| 14725 | if (rc) { |
| 14726 | BNX2X_ERR("Failed to reset PHC drift register\n"); |
| 14727 | return -EFAULT; |
| 14728 | } |
| 14729 | |
| 14730 | /* Reset possibly old timestamps */ |
| 14731 | REG_WR(bp, port ? NIG_REG_P1_LLH_PTP_HOST_BUF_SEQID : |
| 14732 | NIG_REG_P0_LLH_PTP_HOST_BUF_SEQID, 0x10000); |
| 14733 | REG_WR(bp, port ? NIG_REG_P1_TLLH_PTP_BUF_SEQID : |
| 14734 | NIG_REG_P0_TLLH_PTP_BUF_SEQID, 0x10000); |
| 14735 | |
| 14736 | return 0; |
| 14737 | } |
| 14738 | |
| 14739 | /* Called during load, to initialize PTP-related stuff */ |
| 14740 | void bnx2x_init_ptp(struct bnx2x *bp) |
| 14741 | { |
| 14742 | int rc; |
| 14743 | |
| 14744 | /* Configure PTP in HW */ |
| 14745 | rc = bnx2x_configure_ptp(bp); |
| 14746 | if (rc) { |
| 14747 | BNX2X_ERR("Stopping PTP initialization\n"); |
| 14748 | return; |
| 14749 | } |
| 14750 | |
| 14751 | /* Init work queue for Tx timestamping */ |
| 14752 | INIT_WORK(&bp->ptp_task, bnx2x_ptp_task); |
| 14753 | |
| 14754 | /* Init cyclecounter and timecounter. This is done only in the first |
| 14755 | * load. If done in every load, PTP application will fail when doing |
| 14756 | * unload / load (e.g. MTU change) while it is running. |
| 14757 | */ |
| 14758 | if (!bp->timecounter_init_done) { |
| 14759 | bnx2x_init_cyclecounter(bp); |
| 14760 | timecounter_init(&bp->timecounter, &bp->cyclecounter, |
| 14761 | ktime_to_ns(ktime_get_real())); |
| 14762 | bp->timecounter_init_done = 1; |
| 14763 | } |
| 14764 | |
| 14765 | DP(BNX2X_MSG_PTP, "PTP initialization ended successfully\n"); |
| 14766 | } |