blob: dccb7c2560fe40c2364c61f73280f6d49510ce95 [file] [log] [blame]
Dave Airlie0d6aa602006-01-02 20:14:23 +11001/* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07004 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10006 *
7 * Permission is hereby granted, free of charge, to any person obtaining a
8 * copy of this software and associated documentation files (the
9 * "Software"), to deal in the Software without restriction, including
10 * without limitation the rights to use, copy, modify, merge, publish,
11 * distribute, sub license, and/or sell copies of the Software, and to
12 * permit persons to whom the Software is furnished to do so, subject to
13 * the following conditions:
14 *
15 * The above copyright notice and this permission notice (including the
16 * next paragraph) shall be included in all copies or substantial portions
17 * of the Software.
18 *
19 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110027 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070028
Joe Perchesa70491c2012-03-18 13:00:11 -070029#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
30
Jesse Barnes63eeaf32009-06-18 16:56:52 -070031#include <linux/sysrq.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Damien Lespiaub2c88f52013-10-15 18:55:29 +010033#include <linux/circ_buf.h>
David Howells760285e2012-10-02 18:01:07 +010034#include <drm/drmP.h>
35#include <drm/i915_drm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070036#include "i915_drv.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010037#include "i915_trace.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "intel_drv.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070039
Daniel Vetterfca52a52014-09-30 10:56:45 +020040/**
41 * DOC: interrupt handling
42 *
43 * These functions provide the basic support for enabling and disabling the
44 * interrupt handling support. There's a lot more functionality in i915_irq.c
45 * and related files, but that will be described in separate chapters.
46 */
47
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +030048static const u32 hpd_ilk[HPD_NUM_PINS] = {
49 [HPD_PORT_A] = DE_DP_A_HOTPLUG,
50};
51
Ville Syrjälä23bb4cb2015-08-27 23:56:04 +030052static const u32 hpd_ivb[HPD_NUM_PINS] = {
53 [HPD_PORT_A] = DE_DP_A_HOTPLUG_IVB,
54};
55
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +030056static const u32 hpd_bdw[HPD_NUM_PINS] = {
57 [HPD_PORT_A] = GEN8_PORT_DP_A_HOTPLUG,
58};
59
Ville Syrjälä7c7e10d2015-01-09 14:21:12 +020060static const u32 hpd_ibx[HPD_NUM_PINS] = {
Egbert Eiche5868a32013-02-28 04:17:12 -050061 [HPD_CRT] = SDE_CRT_HOTPLUG,
62 [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG,
63 [HPD_PORT_B] = SDE_PORTB_HOTPLUG,
64 [HPD_PORT_C] = SDE_PORTC_HOTPLUG,
65 [HPD_PORT_D] = SDE_PORTD_HOTPLUG
66};
67
Ville Syrjälä7c7e10d2015-01-09 14:21:12 +020068static const u32 hpd_cpt[HPD_NUM_PINS] = {
Egbert Eiche5868a32013-02-28 04:17:12 -050069 [HPD_CRT] = SDE_CRT_HOTPLUG_CPT,
Daniel Vetter73c352a2013-03-26 22:38:43 +010070 [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT,
Egbert Eiche5868a32013-02-28 04:17:12 -050071 [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
72 [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
73 [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT
74};
75
Xiong Zhang26951ca2015-08-17 15:55:50 +080076static const u32 hpd_spt[HPD_NUM_PINS] = {
Ville Syrjälä74c0b392015-08-27 23:56:07 +030077 [HPD_PORT_A] = SDE_PORTA_HOTPLUG_SPT,
Xiong Zhang26951ca2015-08-17 15:55:50 +080078 [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
79 [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
80 [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT,
81 [HPD_PORT_E] = SDE_PORTE_HOTPLUG_SPT
82};
83
Ville Syrjälä7c7e10d2015-01-09 14:21:12 +020084static const u32 hpd_mask_i915[HPD_NUM_PINS] = {
Egbert Eiche5868a32013-02-28 04:17:12 -050085 [HPD_CRT] = CRT_HOTPLUG_INT_EN,
86 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN,
87 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN,
88 [HPD_PORT_B] = PORTB_HOTPLUG_INT_EN,
89 [HPD_PORT_C] = PORTC_HOTPLUG_INT_EN,
90 [HPD_PORT_D] = PORTD_HOTPLUG_INT_EN
91};
92
Ville Syrjälä7c7e10d2015-01-09 14:21:12 +020093static const u32 hpd_status_g4x[HPD_NUM_PINS] = {
Egbert Eiche5868a32013-02-28 04:17:12 -050094 [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
95 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X,
96 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X,
97 [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
98 [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
99 [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
100};
101
Ville Syrjälä4bca26d2015-05-11 20:49:10 +0300102static const u32 hpd_status_i915[HPD_NUM_PINS] = {
Egbert Eiche5868a32013-02-28 04:17:12 -0500103 [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
104 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915,
105 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915,
106 [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
107 [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
108 [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
109};
110
Shashank Sharmae0a20ad2015-03-27 14:54:14 +0200111/* BXT hpd list */
112static const u32 hpd_bxt[HPD_NUM_PINS] = {
Sonika Jindal7f3561b2015-08-10 10:35:35 +0530113 [HPD_PORT_A] = BXT_DE_PORT_HP_DDIA,
Shashank Sharmae0a20ad2015-03-27 14:54:14 +0200114 [HPD_PORT_B] = BXT_DE_PORT_HP_DDIB,
115 [HPD_PORT_C] = BXT_DE_PORT_HP_DDIC
116};
117
Paulo Zanoni5c502442014-04-01 15:37:11 -0300118/* IIR can theoretically queue up two events. Be paranoid. */
Paulo Zanonif86f3fb2014-04-01 15:37:14 -0300119#define GEN8_IRQ_RESET_NDX(type, which) do { \
Paulo Zanoni5c502442014-04-01 15:37:11 -0300120 I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff); \
121 POSTING_READ(GEN8_##type##_IMR(which)); \
122 I915_WRITE(GEN8_##type##_IER(which), 0); \
123 I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
124 POSTING_READ(GEN8_##type##_IIR(which)); \
125 I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
126 POSTING_READ(GEN8_##type##_IIR(which)); \
127} while (0)
128
Paulo Zanonif86f3fb2014-04-01 15:37:14 -0300129#define GEN5_IRQ_RESET(type) do { \
Paulo Zanonia9d356a2014-04-01 15:37:09 -0300130 I915_WRITE(type##IMR, 0xffffffff); \
Paulo Zanoni5c502442014-04-01 15:37:11 -0300131 POSTING_READ(type##IMR); \
Paulo Zanonia9d356a2014-04-01 15:37:09 -0300132 I915_WRITE(type##IER, 0); \
Paulo Zanoni5c502442014-04-01 15:37:11 -0300133 I915_WRITE(type##IIR, 0xffffffff); \
134 POSTING_READ(type##IIR); \
135 I915_WRITE(type##IIR, 0xffffffff); \
136 POSTING_READ(type##IIR); \
Paulo Zanonia9d356a2014-04-01 15:37:09 -0300137} while (0)
138
Paulo Zanoni337ba012014-04-01 15:37:16 -0300139/*
140 * We should clear IMR at preinstall/uninstall, and just check at postinstall.
141 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200142static void gen5_assert_iir_is_zero(struct drm_i915_private *dev_priv,
143 i915_reg_t reg)
Ville Syrjäläb51a2842015-09-18 20:03:41 +0300144{
145 u32 val = I915_READ(reg);
146
147 if (val == 0)
148 return;
149
150 WARN(1, "Interrupt register 0x%x is not zero: 0x%08x\n",
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200151 i915_mmio_reg_offset(reg), val);
Ville Syrjäläb51a2842015-09-18 20:03:41 +0300152 I915_WRITE(reg, 0xffffffff);
153 POSTING_READ(reg);
154 I915_WRITE(reg, 0xffffffff);
155 POSTING_READ(reg);
156}
Paulo Zanoni337ba012014-04-01 15:37:16 -0300157
Paulo Zanoni35079892014-04-01 15:37:15 -0300158#define GEN8_IRQ_INIT_NDX(type, which, imr_val, ier_val) do { \
Ville Syrjäläb51a2842015-09-18 20:03:41 +0300159 gen5_assert_iir_is_zero(dev_priv, GEN8_##type##_IIR(which)); \
Paulo Zanoni35079892014-04-01 15:37:15 -0300160 I915_WRITE(GEN8_##type##_IER(which), (ier_val)); \
Ville Syrjälä7d1bd5392014-10-30 19:42:50 +0200161 I915_WRITE(GEN8_##type##_IMR(which), (imr_val)); \
162 POSTING_READ(GEN8_##type##_IMR(which)); \
Paulo Zanoni35079892014-04-01 15:37:15 -0300163} while (0)
164
165#define GEN5_IRQ_INIT(type, imr_val, ier_val) do { \
Ville Syrjäläb51a2842015-09-18 20:03:41 +0300166 gen5_assert_iir_is_zero(dev_priv, type##IIR); \
Paulo Zanoni35079892014-04-01 15:37:15 -0300167 I915_WRITE(type##IER, (ier_val)); \
Ville Syrjälä7d1bd5392014-10-30 19:42:50 +0200168 I915_WRITE(type##IMR, (imr_val)); \
169 POSTING_READ(type##IMR); \
Paulo Zanoni35079892014-04-01 15:37:15 -0300170} while (0)
171
Imre Deakc9a9a262014-11-05 20:48:37 +0200172static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir);
Sagar Arun Kamble26705e22016-10-12 21:54:31 +0530173static void gen9_guc_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir);
Imre Deakc9a9a262014-11-05 20:48:37 +0200174
Egbert Eich0706f172015-09-23 16:15:27 +0200175/* For display hotplug interrupt */
176static inline void
177i915_hotplug_interrupt_update_locked(struct drm_i915_private *dev_priv,
178 uint32_t mask,
179 uint32_t bits)
180{
181 uint32_t val;
182
Chris Wilson67520412017-03-02 13:28:01 +0000183 lockdep_assert_held(&dev_priv->irq_lock);
Egbert Eich0706f172015-09-23 16:15:27 +0200184 WARN_ON(bits & ~mask);
185
186 val = I915_READ(PORT_HOTPLUG_EN);
187 val &= ~mask;
188 val |= bits;
189 I915_WRITE(PORT_HOTPLUG_EN, val);
190}
191
192/**
193 * i915_hotplug_interrupt_update - update hotplug interrupt enable
194 * @dev_priv: driver private
195 * @mask: bits to update
196 * @bits: bits to enable
197 * NOTE: the HPD enable bits are modified both inside and outside
198 * of an interrupt context. To avoid that read-modify-write cycles
199 * interfer, these bits are protected by a spinlock. Since this
200 * function is usually not called from a context where the lock is
201 * held already, this function acquires the lock itself. A non-locking
202 * version is also available.
203 */
204void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv,
205 uint32_t mask,
206 uint32_t bits)
207{
208 spin_lock_irq(&dev_priv->irq_lock);
209 i915_hotplug_interrupt_update_locked(dev_priv, mask, bits);
210 spin_unlock_irq(&dev_priv->irq_lock);
211}
212
Ville Syrjäläd9dc34f12015-08-27 23:55:58 +0300213/**
214 * ilk_update_display_irq - update DEIMR
215 * @dev_priv: driver private
216 * @interrupt_mask: mask of interrupt bits to update
217 * @enabled_irq_mask: mask of interrupt bits to enable
218 */
Ville Syrjäläfbdedaea2015-11-23 18:06:16 +0200219void ilk_update_display_irq(struct drm_i915_private *dev_priv,
220 uint32_t interrupt_mask,
221 uint32_t enabled_irq_mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800222{
Ville Syrjäläd9dc34f12015-08-27 23:55:58 +0300223 uint32_t new_val;
224
Chris Wilson67520412017-03-02 13:28:01 +0000225 lockdep_assert_held(&dev_priv->irq_lock);
Daniel Vetter4bc9d432013-06-27 13:44:58 +0200226
Ville Syrjäläd9dc34f12015-08-27 23:55:58 +0300227 WARN_ON(enabled_irq_mask & ~interrupt_mask);
228
Jesse Barnes9df7575f2014-06-20 09:29:20 -0700229 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Paulo Zanonic67a4702013-08-19 13:18:09 -0300230 return;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300231
Ville Syrjäläd9dc34f12015-08-27 23:55:58 +0300232 new_val = dev_priv->irq_mask;
233 new_val &= ~interrupt_mask;
234 new_val |= (~enabled_irq_mask & interrupt_mask);
235
236 if (new_val != dev_priv->irq_mask) {
237 dev_priv->irq_mask = new_val;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000238 I915_WRITE(DEIMR, dev_priv->irq_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000239 POSTING_READ(DEIMR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800240 }
241}
242
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300243/**
244 * ilk_update_gt_irq - update GTIMR
245 * @dev_priv: driver private
246 * @interrupt_mask: mask of interrupt bits to update
247 * @enabled_irq_mask: mask of interrupt bits to enable
248 */
249static void ilk_update_gt_irq(struct drm_i915_private *dev_priv,
250 uint32_t interrupt_mask,
251 uint32_t enabled_irq_mask)
252{
Chris Wilson67520412017-03-02 13:28:01 +0000253 lockdep_assert_held(&dev_priv->irq_lock);
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300254
Daniel Vetter15a17aa2014-12-08 16:30:00 +0100255 WARN_ON(enabled_irq_mask & ~interrupt_mask);
256
Jesse Barnes9df7575f2014-06-20 09:29:20 -0700257 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Paulo Zanonic67a4702013-08-19 13:18:09 -0300258 return;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300259
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300260 dev_priv->gt_irq_mask &= ~interrupt_mask;
261 dev_priv->gt_irq_mask |= (~enabled_irq_mask & interrupt_mask);
262 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300263}
264
Daniel Vetter480c8032014-07-16 09:49:40 +0200265void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300266{
267 ilk_update_gt_irq(dev_priv, mask, mask);
Chris Wilson31bb59c2016-07-01 17:23:27 +0100268 POSTING_READ_FW(GTIMR);
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300269}
270
Daniel Vetter480c8032014-07-16 09:49:40 +0200271void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300272{
273 ilk_update_gt_irq(dev_priv, mask, 0);
274}
275
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200276static i915_reg_t gen6_pm_iir(struct drm_i915_private *dev_priv)
Imre Deakb900b942014-11-05 20:48:48 +0200277{
278 return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IIR(2) : GEN6_PMIIR;
279}
280
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200281static i915_reg_t gen6_pm_imr(struct drm_i915_private *dev_priv)
Imre Deaka72fbc32014-11-05 20:48:31 +0200282{
283 return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IMR(2) : GEN6_PMIMR;
284}
285
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200286static i915_reg_t gen6_pm_ier(struct drm_i915_private *dev_priv)
Imre Deakb900b942014-11-05 20:48:48 +0200287{
288 return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IER(2) : GEN6_PMIER;
289}
290
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300291/**
Ville Syrjälä81fd8742015-11-25 16:21:30 +0200292 * snb_update_pm_irq - update GEN6_PMIMR
293 * @dev_priv: driver private
294 * @interrupt_mask: mask of interrupt bits to update
295 * @enabled_irq_mask: mask of interrupt bits to enable
296 */
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300297static void snb_update_pm_irq(struct drm_i915_private *dev_priv,
298 uint32_t interrupt_mask,
299 uint32_t enabled_irq_mask)
300{
Paulo Zanoni605cd252013-08-06 18:57:15 -0300301 uint32_t new_val;
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300302
Daniel Vetter15a17aa2014-12-08 16:30:00 +0100303 WARN_ON(enabled_irq_mask & ~interrupt_mask);
304
Chris Wilson67520412017-03-02 13:28:01 +0000305 lockdep_assert_held(&dev_priv->irq_lock);
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300306
Akash Goelf4e9af42016-10-12 21:54:30 +0530307 new_val = dev_priv->pm_imr;
Paulo Zanonif52ecbc2013-08-06 18:57:14 -0300308 new_val &= ~interrupt_mask;
309 new_val |= (~enabled_irq_mask & interrupt_mask);
310
Akash Goelf4e9af42016-10-12 21:54:30 +0530311 if (new_val != dev_priv->pm_imr) {
312 dev_priv->pm_imr = new_val;
313 I915_WRITE(gen6_pm_imr(dev_priv), dev_priv->pm_imr);
Imre Deaka72fbc32014-11-05 20:48:31 +0200314 POSTING_READ(gen6_pm_imr(dev_priv));
Paulo Zanonif52ecbc2013-08-06 18:57:14 -0300315 }
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300316}
317
Akash Goelf4e9af42016-10-12 21:54:30 +0530318void gen6_unmask_pm_irq(struct drm_i915_private *dev_priv, u32 mask)
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300319{
Imre Deak9939fba2014-11-20 23:01:47 +0200320 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
321 return;
322
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300323 snb_update_pm_irq(dev_priv, mask, mask);
324}
325
Akash Goelf4e9af42016-10-12 21:54:30 +0530326static void __gen6_mask_pm_irq(struct drm_i915_private *dev_priv, u32 mask)
Imre Deak9939fba2014-11-20 23:01:47 +0200327{
328 snb_update_pm_irq(dev_priv, mask, 0);
329}
330
Akash Goelf4e9af42016-10-12 21:54:30 +0530331void gen6_mask_pm_irq(struct drm_i915_private *dev_priv, u32 mask)
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300332{
Imre Deak9939fba2014-11-20 23:01:47 +0200333 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
334 return;
335
Akash Goelf4e9af42016-10-12 21:54:30 +0530336 __gen6_mask_pm_irq(dev_priv, mask);
337}
338
339void gen6_reset_pm_iir(struct drm_i915_private *dev_priv, u32 reset_mask)
340{
341 i915_reg_t reg = gen6_pm_iir(dev_priv);
342
Chris Wilson67520412017-03-02 13:28:01 +0000343 lockdep_assert_held(&dev_priv->irq_lock);
Akash Goelf4e9af42016-10-12 21:54:30 +0530344
345 I915_WRITE(reg, reset_mask);
346 I915_WRITE(reg, reset_mask);
347 POSTING_READ(reg);
348}
349
350void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, u32 enable_mask)
351{
Chris Wilson67520412017-03-02 13:28:01 +0000352 lockdep_assert_held(&dev_priv->irq_lock);
Akash Goelf4e9af42016-10-12 21:54:30 +0530353
354 dev_priv->pm_ier |= enable_mask;
355 I915_WRITE(gen6_pm_ier(dev_priv), dev_priv->pm_ier);
356 gen6_unmask_pm_irq(dev_priv, enable_mask);
357 /* unmask_pm_irq provides an implicit barrier (POSTING_READ) */
358}
359
360void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, u32 disable_mask)
361{
Chris Wilson67520412017-03-02 13:28:01 +0000362 lockdep_assert_held(&dev_priv->irq_lock);
Akash Goelf4e9af42016-10-12 21:54:30 +0530363
364 dev_priv->pm_ier &= ~disable_mask;
365 __gen6_mask_pm_irq(dev_priv, disable_mask);
366 I915_WRITE(gen6_pm_ier(dev_priv), dev_priv->pm_ier);
367 /* though a barrier is missing here, but don't really need a one */
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300368}
369
Chris Wilsondc979972016-05-10 14:10:04 +0100370void gen6_reset_rps_interrupts(struct drm_i915_private *dev_priv)
Imre Deak3cc134e2014-11-19 15:30:03 +0200371{
Imre Deak3cc134e2014-11-19 15:30:03 +0200372 spin_lock_irq(&dev_priv->irq_lock);
Akash Goelf4e9af42016-10-12 21:54:30 +0530373 gen6_reset_pm_iir(dev_priv, dev_priv->pm_rps_events);
Imre Deak096fad92015-03-23 19:11:35 +0200374 dev_priv->rps.pm_iir = 0;
Imre Deak3cc134e2014-11-19 15:30:03 +0200375 spin_unlock_irq(&dev_priv->irq_lock);
376}
377
Tvrtko Ursulin91d14252016-05-06 14:48:28 +0100378void gen6_enable_rps_interrupts(struct drm_i915_private *dev_priv)
Imre Deakb900b942014-11-05 20:48:48 +0200379{
Chris Wilsonf2a91d12016-09-21 14:51:06 +0100380 if (READ_ONCE(dev_priv->rps.interrupts_enabled))
381 return;
382
Imre Deakb900b942014-11-05 20:48:48 +0200383 spin_lock_irq(&dev_priv->irq_lock);
Chris Wilsonc33d2472016-07-04 08:08:36 +0100384 WARN_ON_ONCE(dev_priv->rps.pm_iir);
385 WARN_ON_ONCE(I915_READ(gen6_pm_iir(dev_priv)) & dev_priv->pm_rps_events);
Imre Deakd4d70aa2014-11-19 15:30:04 +0200386 dev_priv->rps.interrupts_enabled = true;
Imre Deakb900b942014-11-05 20:48:48 +0200387 gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
Imre Deak78e68d32014-12-15 18:59:27 +0200388
Imre Deakb900b942014-11-05 20:48:48 +0200389 spin_unlock_irq(&dev_priv->irq_lock);
390}
391
Tvrtko Ursulin91d14252016-05-06 14:48:28 +0100392void gen6_disable_rps_interrupts(struct drm_i915_private *dev_priv)
Imre Deakb900b942014-11-05 20:48:48 +0200393{
Chris Wilsonf2a91d12016-09-21 14:51:06 +0100394 if (!READ_ONCE(dev_priv->rps.interrupts_enabled))
395 return;
396
Imre Deakd4d70aa2014-11-19 15:30:04 +0200397 spin_lock_irq(&dev_priv->irq_lock);
398 dev_priv->rps.interrupts_enabled = false;
Imre Deak9939fba2014-11-20 23:01:47 +0200399
Dave Gordonb20e3cf2016-09-12 21:19:35 +0100400 I915_WRITE(GEN6_PMINTRMSK, gen6_sanitize_rps_pm_mask(dev_priv, ~0u));
Imre Deak9939fba2014-11-20 23:01:47 +0200401
Akash Goelf4e9af42016-10-12 21:54:30 +0530402 gen6_disable_pm_irq(dev_priv, dev_priv->pm_rps_events);
Imre Deak58072cc2015-03-23 19:11:34 +0200403
404 spin_unlock_irq(&dev_priv->irq_lock);
Chris Wilson91c8a322016-07-05 10:40:23 +0100405 synchronize_irq(dev_priv->drm.irq);
Chris Wilsonc33d2472016-07-04 08:08:36 +0100406
407 /* Now that we will not be generating any more work, flush any
408 * outsanding tasks. As we are called on the RPS idle path,
409 * we will reset the GPU to minimum frequencies, so the current
410 * state of the worker can be discarded.
411 */
412 cancel_work_sync(&dev_priv->rps.work);
413 gen6_reset_rps_interrupts(dev_priv);
Imre Deakb900b942014-11-05 20:48:48 +0200414}
415
Sagar Arun Kamble26705e22016-10-12 21:54:31 +0530416void gen9_reset_guc_interrupts(struct drm_i915_private *dev_priv)
417{
418 spin_lock_irq(&dev_priv->irq_lock);
419 gen6_reset_pm_iir(dev_priv, dev_priv->pm_guc_events);
420 spin_unlock_irq(&dev_priv->irq_lock);
421}
422
423void gen9_enable_guc_interrupts(struct drm_i915_private *dev_priv)
424{
425 spin_lock_irq(&dev_priv->irq_lock);
426 if (!dev_priv->guc.interrupts_enabled) {
427 WARN_ON_ONCE(I915_READ(gen6_pm_iir(dev_priv)) &
428 dev_priv->pm_guc_events);
429 dev_priv->guc.interrupts_enabled = true;
430 gen6_enable_pm_irq(dev_priv, dev_priv->pm_guc_events);
431 }
432 spin_unlock_irq(&dev_priv->irq_lock);
433}
434
435void gen9_disable_guc_interrupts(struct drm_i915_private *dev_priv)
436{
437 spin_lock_irq(&dev_priv->irq_lock);
438 dev_priv->guc.interrupts_enabled = false;
439
440 gen6_disable_pm_irq(dev_priv, dev_priv->pm_guc_events);
441
442 spin_unlock_irq(&dev_priv->irq_lock);
443 synchronize_irq(dev_priv->drm.irq);
444
445 gen9_reset_guc_interrupts(dev_priv);
446}
447
Ben Widawsky09610212014-05-15 20:58:08 +0300448/**
Ville Syrjälä81fd8742015-11-25 16:21:30 +0200449 * bdw_update_port_irq - update DE port interrupt
450 * @dev_priv: driver private
451 * @interrupt_mask: mask of interrupt bits to update
452 * @enabled_irq_mask: mask of interrupt bits to enable
453 */
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +0300454static void bdw_update_port_irq(struct drm_i915_private *dev_priv,
455 uint32_t interrupt_mask,
456 uint32_t enabled_irq_mask)
457{
458 uint32_t new_val;
459 uint32_t old_val;
460
Chris Wilson67520412017-03-02 13:28:01 +0000461 lockdep_assert_held(&dev_priv->irq_lock);
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +0300462
463 WARN_ON(enabled_irq_mask & ~interrupt_mask);
464
465 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
466 return;
467
468 old_val = I915_READ(GEN8_DE_PORT_IMR);
469
470 new_val = old_val;
471 new_val &= ~interrupt_mask;
472 new_val |= (~enabled_irq_mask & interrupt_mask);
473
474 if (new_val != old_val) {
475 I915_WRITE(GEN8_DE_PORT_IMR, new_val);
476 POSTING_READ(GEN8_DE_PORT_IMR);
477 }
478}
479
480/**
Ville Syrjälä013d3752015-11-23 18:06:17 +0200481 * bdw_update_pipe_irq - update DE pipe interrupt
482 * @dev_priv: driver private
483 * @pipe: pipe whose interrupt to update
484 * @interrupt_mask: mask of interrupt bits to update
485 * @enabled_irq_mask: mask of interrupt bits to enable
486 */
487void bdw_update_pipe_irq(struct drm_i915_private *dev_priv,
488 enum pipe pipe,
489 uint32_t interrupt_mask,
490 uint32_t enabled_irq_mask)
491{
492 uint32_t new_val;
493
Chris Wilson67520412017-03-02 13:28:01 +0000494 lockdep_assert_held(&dev_priv->irq_lock);
Ville Syrjälä013d3752015-11-23 18:06:17 +0200495
496 WARN_ON(enabled_irq_mask & ~interrupt_mask);
497
498 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
499 return;
500
501 new_val = dev_priv->de_irq_mask[pipe];
502 new_val &= ~interrupt_mask;
503 new_val |= (~enabled_irq_mask & interrupt_mask);
504
505 if (new_val != dev_priv->de_irq_mask[pipe]) {
506 dev_priv->de_irq_mask[pipe] = new_val;
507 I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
508 POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
509 }
510}
511
512/**
Daniel Vetterfee884e2013-07-04 23:35:21 +0200513 * ibx_display_interrupt_update - update SDEIMR
514 * @dev_priv: driver private
515 * @interrupt_mask: mask of interrupt bits to update
516 * @enabled_irq_mask: mask of interrupt bits to enable
517 */
Daniel Vetter47339cd2014-09-30 10:56:46 +0200518void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
519 uint32_t interrupt_mask,
520 uint32_t enabled_irq_mask)
Daniel Vetterfee884e2013-07-04 23:35:21 +0200521{
522 uint32_t sdeimr = I915_READ(SDEIMR);
523 sdeimr &= ~interrupt_mask;
524 sdeimr |= (~enabled_irq_mask & interrupt_mask);
525
Daniel Vetter15a17aa2014-12-08 16:30:00 +0100526 WARN_ON(enabled_irq_mask & ~interrupt_mask);
527
Chris Wilson67520412017-03-02 13:28:01 +0000528 lockdep_assert_held(&dev_priv->irq_lock);
Daniel Vetterfee884e2013-07-04 23:35:21 +0200529
Jesse Barnes9df7575f2014-06-20 09:29:20 -0700530 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Paulo Zanonic67a4702013-08-19 13:18:09 -0300531 return;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300532
Daniel Vetterfee884e2013-07-04 23:35:21 +0200533 I915_WRITE(SDEIMR, sdeimr);
534 POSTING_READ(SDEIMR);
535}
Paulo Zanoni86642812013-04-12 17:57:57 -0300536
Daniel Vetterb5ea6422014-03-02 21:18:00 +0100537static void
Imre Deak755e9012014-02-10 18:42:47 +0200538__i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
539 u32 enable_mask, u32 status_mask)
Keith Packard7c463582008-11-04 02:03:27 -0800540{
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200541 i915_reg_t reg = PIPESTAT(pipe);
Imre Deak755e9012014-02-10 18:42:47 +0200542 u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
Keith Packard7c463582008-11-04 02:03:27 -0800543
Chris Wilson67520412017-03-02 13:28:01 +0000544 lockdep_assert_held(&dev_priv->irq_lock);
Daniel Vetterd518ce52014-08-27 10:43:37 +0200545 WARN_ON(!intel_irqs_enabled(dev_priv));
Daniel Vetterb79480b2013-06-27 17:52:10 +0200546
Ville Syrjälä04feced2014-04-03 13:28:33 +0300547 if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
548 status_mask & ~PIPESTAT_INT_STATUS_MASK,
549 "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
550 pipe_name(pipe), enable_mask, status_mask))
Imre Deak755e9012014-02-10 18:42:47 +0200551 return;
552
553 if ((pipestat & enable_mask) == enable_mask)
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200554 return;
555
Imre Deak91d181d2014-02-10 18:42:49 +0200556 dev_priv->pipestat_irq_mask[pipe] |= status_mask;
557
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200558 /* Enable the interrupt, clear any pending status */
Imre Deak755e9012014-02-10 18:42:47 +0200559 pipestat |= enable_mask | status_mask;
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200560 I915_WRITE(reg, pipestat);
561 POSTING_READ(reg);
Keith Packard7c463582008-11-04 02:03:27 -0800562}
563
Daniel Vetterb5ea6422014-03-02 21:18:00 +0100564static void
Imre Deak755e9012014-02-10 18:42:47 +0200565__i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
566 u32 enable_mask, u32 status_mask)
Keith Packard7c463582008-11-04 02:03:27 -0800567{
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200568 i915_reg_t reg = PIPESTAT(pipe);
Imre Deak755e9012014-02-10 18:42:47 +0200569 u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
Keith Packard7c463582008-11-04 02:03:27 -0800570
Chris Wilson67520412017-03-02 13:28:01 +0000571 lockdep_assert_held(&dev_priv->irq_lock);
Daniel Vetterd518ce52014-08-27 10:43:37 +0200572 WARN_ON(!intel_irqs_enabled(dev_priv));
Daniel Vetterb79480b2013-06-27 17:52:10 +0200573
Ville Syrjälä04feced2014-04-03 13:28:33 +0300574 if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
575 status_mask & ~PIPESTAT_INT_STATUS_MASK,
576 "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
577 pipe_name(pipe), enable_mask, status_mask))
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200578 return;
579
Imre Deak755e9012014-02-10 18:42:47 +0200580 if ((pipestat & enable_mask) == 0)
581 return;
582
Imre Deak91d181d2014-02-10 18:42:49 +0200583 dev_priv->pipestat_irq_mask[pipe] &= ~status_mask;
584
Imre Deak755e9012014-02-10 18:42:47 +0200585 pipestat &= ~enable_mask;
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200586 I915_WRITE(reg, pipestat);
587 POSTING_READ(reg);
Keith Packard7c463582008-11-04 02:03:27 -0800588}
589
Imre Deak10c59c52014-02-10 18:42:48 +0200590static u32 vlv_get_pipestat_enable_mask(struct drm_device *dev, u32 status_mask)
591{
592 u32 enable_mask = status_mask << 16;
593
594 /*
Ville Syrjälä724a6902014-04-09 13:28:48 +0300595 * On pipe A we don't support the PSR interrupt yet,
596 * on pipe B and C the same bit MBZ.
Imre Deak10c59c52014-02-10 18:42:48 +0200597 */
598 if (WARN_ON_ONCE(status_mask & PIPE_A_PSR_STATUS_VLV))
599 return 0;
Ville Syrjälä724a6902014-04-09 13:28:48 +0300600 /*
601 * On pipe B and C we don't support the PSR interrupt yet, on pipe
602 * A the same bit is for perf counters which we don't use either.
603 */
604 if (WARN_ON_ONCE(status_mask & PIPE_B_PSR_STATUS_VLV))
605 return 0;
Imre Deak10c59c52014-02-10 18:42:48 +0200606
607 enable_mask &= ~(PIPE_FIFO_UNDERRUN_STATUS |
608 SPRITE0_FLIP_DONE_INT_EN_VLV |
609 SPRITE1_FLIP_DONE_INT_EN_VLV);
610 if (status_mask & SPRITE0_FLIP_DONE_INT_STATUS_VLV)
611 enable_mask |= SPRITE0_FLIP_DONE_INT_EN_VLV;
612 if (status_mask & SPRITE1_FLIP_DONE_INT_STATUS_VLV)
613 enable_mask |= SPRITE1_FLIP_DONE_INT_EN_VLV;
614
615 return enable_mask;
616}
617
Imre Deak755e9012014-02-10 18:42:47 +0200618void
619i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
620 u32 status_mask)
621{
622 u32 enable_mask;
623
Wayne Boyer666a4532015-12-09 12:29:35 -0800624 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Chris Wilson91c8a322016-07-05 10:40:23 +0100625 enable_mask = vlv_get_pipestat_enable_mask(&dev_priv->drm,
Imre Deak10c59c52014-02-10 18:42:48 +0200626 status_mask);
627 else
628 enable_mask = status_mask << 16;
Imre Deak755e9012014-02-10 18:42:47 +0200629 __i915_enable_pipestat(dev_priv, pipe, enable_mask, status_mask);
630}
631
632void
633i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
634 u32 status_mask)
635{
636 u32 enable_mask;
637
Wayne Boyer666a4532015-12-09 12:29:35 -0800638 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Chris Wilson91c8a322016-07-05 10:40:23 +0100639 enable_mask = vlv_get_pipestat_enable_mask(&dev_priv->drm,
Imre Deak10c59c52014-02-10 18:42:48 +0200640 status_mask);
641 else
642 enable_mask = status_mask << 16;
Imre Deak755e9012014-02-10 18:42:47 +0200643 __i915_disable_pipestat(dev_priv, pipe, enable_mask, status_mask);
644}
645
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000646/**
Jani Nikulaf49e38d2013-04-29 13:02:54 +0300647 * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +0100648 * @dev_priv: i915 device private
Zhao Yakui01c66882009-10-28 05:10:00 +0000649 */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +0100650static void i915_enable_asle_pipestat(struct drm_i915_private *dev_priv)
Zhao Yakui01c66882009-10-28 05:10:00 +0000651{
Tvrtko Ursulin91d14252016-05-06 14:48:28 +0100652 if (!dev_priv->opregion.asle || !IS_MOBILE(dev_priv))
Jani Nikulaf49e38d2013-04-29 13:02:54 +0300653 return;
654
Daniel Vetter13321782014-09-15 14:55:29 +0200655 spin_lock_irq(&dev_priv->irq_lock);
Zhao Yakui01c66882009-10-28 05:10:00 +0000656
Imre Deak755e9012014-02-10 18:42:47 +0200657 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_STATUS);
Tvrtko Ursulin91d14252016-05-06 14:48:28 +0100658 if (INTEL_GEN(dev_priv) >= 4)
Daniel Vetter3b6c42e2013-10-21 18:04:35 +0200659 i915_enable_pipestat(dev_priv, PIPE_A,
Imre Deak755e9012014-02-10 18:42:47 +0200660 PIPE_LEGACY_BLC_EVENT_STATUS);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000661
Daniel Vetter13321782014-09-15 14:55:29 +0200662 spin_unlock_irq(&dev_priv->irq_lock);
Zhao Yakui01c66882009-10-28 05:10:00 +0000663}
664
Ville Syrjäläf75f3742014-05-15 20:20:36 +0300665/*
666 * This timing diagram depicts the video signal in and
667 * around the vertical blanking period.
668 *
669 * Assumptions about the fictitious mode used in this example:
670 * vblank_start >= 3
671 * vsync_start = vblank_start + 1
672 * vsync_end = vblank_start + 2
673 * vtotal = vblank_start + 3
674 *
675 * start of vblank:
676 * latch double buffered registers
677 * increment frame counter (ctg+)
678 * generate start of vblank interrupt (gen4+)
679 * |
680 * | frame start:
681 * | generate frame start interrupt (aka. vblank interrupt) (gmch)
682 * | may be shifted forward 1-3 extra lines via PIPECONF
683 * | |
684 * | | start of vsync:
685 * | | generate vsync interrupt
686 * | | |
687 * ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx
688 * . \hs/ . \hs/ \hs/ \hs/ . \hs/
689 * ----va---> <-----------------vb--------------------> <--------va-------------
690 * | | <----vs-----> |
691 * -vbs-----> <---vbs+1---> <---vbs+2---> <-----0-----> <-----1-----> <-----2--- (scanline counter gen2)
692 * -vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2---> <-----0--- (scanline counter gen3+)
693 * -vbs-2---> <---vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2- (scanline counter hsw+ hdmi)
694 * | | |
695 * last visible pixel first visible pixel
696 * | increment frame counter (gen3/4)
697 * pixel counter = vblank_start * htotal pixel counter = 0 (gen3/4)
698 *
699 * x = horizontal active
700 * _ = horizontal blanking
701 * hs = horizontal sync
702 * va = vertical active
703 * vb = vertical blanking
704 * vs = vertical sync
705 * vbs = vblank_start (number)
706 *
707 * Summary:
708 * - most events happen at the start of horizontal sync
709 * - frame start happens at the start of horizontal blank, 1-4 lines
710 * (depending on PIPECONF settings) after the start of vblank
711 * - gen3/4 pixel and frame counter are synchronized with the start
712 * of horizontal active on the first line of vertical active
713 */
714
Keith Packard42f52ef2008-10-18 19:39:29 -0700715/* Called from drm generic code, passed a 'crtc', which
716 * we use as a pipe index
717 */
Thierry Reding88e72712015-09-24 18:35:31 +0200718static u32 i915_get_vblank_counter(struct drm_device *dev, unsigned int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700719{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100720 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200721 i915_reg_t high_frame, low_frame;
Ville Syrjälä0b2a8e02014-04-29 13:35:50 +0300722 u32 high1, high2, low, pixel, vbl_start, hsync_start, htotal;
Ville Syrjälä98187832016-10-31 22:37:10 +0200723 struct intel_crtc *intel_crtc = intel_get_crtc_for_pipe(dev_priv,
724 pipe);
Maarten Lankhorstfc467a222015-06-01 12:50:07 +0200725 const struct drm_display_mode *mode = &intel_crtc->base.hwmode;
Ville Syrjälä694e4092017-03-09 17:44:30 +0200726 unsigned long irqflags;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700727
Daniel Vetterf3a5c3f2015-02-13 21:03:44 +0100728 htotal = mode->crtc_htotal;
729 hsync_start = mode->crtc_hsync_start;
730 vbl_start = mode->crtc_vblank_start;
731 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
732 vbl_start = DIV_ROUND_UP(vbl_start, 2);
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300733
Ville Syrjälä0b2a8e02014-04-29 13:35:50 +0300734 /* Convert to pixel count */
735 vbl_start *= htotal;
736
737 /* Start of vblank event occurs at start of hsync */
738 vbl_start -= htotal - hsync_start;
739
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800740 high_frame = PIPEFRAME(pipe);
741 low_frame = PIPEFRAMEPIXEL(pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +0100742
Ville Syrjälä694e4092017-03-09 17:44:30 +0200743 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
744
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700745 /*
746 * High & low register fields aren't synchronized, so make sure
747 * we get a low value that's stable across two reads of the high
748 * register.
749 */
750 do {
Ville Syrjälä694e4092017-03-09 17:44:30 +0200751 high1 = I915_READ_FW(high_frame) & PIPE_FRAME_HIGH_MASK;
752 low = I915_READ_FW(low_frame);
753 high2 = I915_READ_FW(high_frame) & PIPE_FRAME_HIGH_MASK;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700754 } while (high1 != high2);
755
Ville Syrjälä694e4092017-03-09 17:44:30 +0200756 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
757
Chris Wilson5eddb702010-09-11 13:48:45 +0100758 high1 >>= PIPE_FRAME_HIGH_SHIFT;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300759 pixel = low & PIPE_PIXEL_MASK;
Chris Wilson5eddb702010-09-11 13:48:45 +0100760 low >>= PIPE_FRAME_LOW_SHIFT;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300761
762 /*
763 * The frame counter increments at beginning of active.
764 * Cook up a vblank counter by also checking the pixel
765 * counter against vblank start.
766 */
Ville Syrjäläedc08d02013-11-06 13:56:27 -0200767 return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700768}
769
Dave Airlie974e59b2015-10-30 09:45:33 +1000770static u32 g4x_get_vblank_counter(struct drm_device *dev, unsigned int pipe)
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800771{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100772 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800773
Ville Syrjälä649636e2015-09-22 19:50:01 +0300774 return I915_READ(PIPE_FRMCOUNT_G4X(pipe));
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800775}
776
Ville Syrjälä75aa3f62015-10-22 15:34:56 +0300777/* I915_READ_FW, only for fast reads of display block, no need for forcewake etc. */
Ville Syrjäläa225f072014-04-29 13:35:45 +0300778static int __intel_get_crtc_scanline(struct intel_crtc *crtc)
779{
780 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100781 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorstfc467a222015-06-01 12:50:07 +0200782 const struct drm_display_mode *mode = &crtc->base.hwmode;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300783 enum pipe pipe = crtc->pipe;
Ville Syrjälä80715b22014-05-15 20:23:23 +0300784 int position, vtotal;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300785
Ville Syrjälä72259532017-03-02 19:15:05 +0200786 if (!crtc->active)
787 return -1;
788
Ville Syrjälä80715b22014-05-15 20:23:23 +0300789 vtotal = mode->crtc_vtotal;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300790 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
791 vtotal /= 2;
792
Tvrtko Ursulin91d14252016-05-06 14:48:28 +0100793 if (IS_GEN2(dev_priv))
Ville Syrjälä75aa3f62015-10-22 15:34:56 +0300794 position = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN2;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300795 else
Ville Syrjälä75aa3f62015-10-22 15:34:56 +0300796 position = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN3;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300797
798 /*
Jesse Barnes41b578f2015-09-22 12:15:54 -0700799 * On HSW, the DSL reg (0x70000) appears to return 0 if we
800 * read it just before the start of vblank. So try it again
801 * so we don't accidentally end up spanning a vblank frame
802 * increment, causing the pipe_update_end() code to squak at us.
803 *
804 * The nature of this problem means we can't simply check the ISR
805 * bit and return the vblank start value; nor can we use the scanline
806 * debug register in the transcoder as it appears to have the same
807 * problem. We may need to extend this to include other platforms,
808 * but so far testing only shows the problem on HSW.
809 */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +0100810 if (HAS_DDI(dev_priv) && !position) {
Jesse Barnes41b578f2015-09-22 12:15:54 -0700811 int i, temp;
812
813 for (i = 0; i < 100; i++) {
814 udelay(1);
Ville Syrjälä707bdd32017-03-09 17:44:31 +0200815 temp = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN3;
Jesse Barnes41b578f2015-09-22 12:15:54 -0700816 if (temp != position) {
817 position = temp;
818 break;
819 }
820 }
821 }
822
823 /*
Ville Syrjälä80715b22014-05-15 20:23:23 +0300824 * See update_scanline_offset() for the details on the
825 * scanline_offset adjustment.
Ville Syrjäläa225f072014-04-29 13:35:45 +0300826 */
Ville Syrjälä80715b22014-05-15 20:23:23 +0300827 return (position + crtc->scanline_offset) % vtotal;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300828}
829
Daniel Vetter1bf6ad62017-05-09 16:03:28 +0200830static bool i915_get_crtc_scanoutpos(struct drm_device *dev, unsigned int pipe,
831 bool in_vblank_irq, int *vpos, int *hpos,
832 ktime_t *stime, ktime_t *etime,
833 const struct drm_display_mode *mode)
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100834{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100835 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä98187832016-10-31 22:37:10 +0200836 struct intel_crtc *intel_crtc = intel_get_crtc_for_pipe(dev_priv,
837 pipe);
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300838 int position;
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300839 int vbl_start, vbl_end, hsync_start, htotal, vtotal;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100840 bool in_vbl = true;
Mario Kleinerad3543e2013-10-30 05:13:08 +0100841 unsigned long irqflags;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100842
Maarten Lankhorstfc467a222015-06-01 12:50:07 +0200843 if (WARN_ON(!mode->crtc_clock)) {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100844 DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800845 "pipe %c\n", pipe_name(pipe));
Daniel Vetter1bf6ad62017-05-09 16:03:28 +0200846 return false;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100847 }
848
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300849 htotal = mode->crtc_htotal;
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300850 hsync_start = mode->crtc_hsync_start;
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300851 vtotal = mode->crtc_vtotal;
852 vbl_start = mode->crtc_vblank_start;
853 vbl_end = mode->crtc_vblank_end;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100854
Ville Syrjäläd31faf62013-10-28 16:31:41 +0200855 if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
856 vbl_start = DIV_ROUND_UP(vbl_start, 2);
857 vbl_end /= 2;
858 vtotal /= 2;
859 }
860
Mario Kleinerad3543e2013-10-30 05:13:08 +0100861 /*
862 * Lock uncore.lock, as we will do multiple timing critical raw
863 * register reads, potentially with preemption disabled, so the
864 * following code must not block on uncore.lock.
865 */
866 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300867
Mario Kleinerad3543e2013-10-30 05:13:08 +0100868 /* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */
869
870 /* Get optional system timestamp before query. */
871 if (stime)
872 *stime = ktime_get();
873
Tvrtko Ursulin91d14252016-05-06 14:48:28 +0100874 if (IS_GEN2(dev_priv) || IS_G4X(dev_priv) || INTEL_GEN(dev_priv) >= 5) {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100875 /* No obvious pixelcount register. Only query vertical
876 * scanout position from Display scan line register.
877 */
Ville Syrjäläa225f072014-04-29 13:35:45 +0300878 position = __intel_get_crtc_scanline(intel_crtc);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100879 } else {
880 /* Have access to pixelcount since start of frame.
881 * We can split this into vertical and horizontal
882 * scanout position.
883 */
Ville Syrjälä75aa3f62015-10-22 15:34:56 +0300884 position = (I915_READ_FW(PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100885
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300886 /* convert to pixel counts */
887 vbl_start *= htotal;
888 vbl_end *= htotal;
889 vtotal *= htotal;
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300890
891 /*
Ville Syrjälä7e78f1cb2014-04-29 13:35:49 +0300892 * In interlaced modes, the pixel counter counts all pixels,
893 * so one field will have htotal more pixels. In order to avoid
894 * the reported position from jumping backwards when the pixel
895 * counter is beyond the length of the shorter field, just
896 * clamp the position the length of the shorter field. This
897 * matches how the scanline counter based position works since
898 * the scanline counter doesn't count the two half lines.
899 */
900 if (position >= vtotal)
901 position = vtotal - 1;
902
903 /*
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300904 * Start of vblank interrupt is triggered at start of hsync,
905 * just prior to the first active line of vblank. However we
906 * consider lines to start at the leading edge of horizontal
907 * active. So, should we get here before we've crossed into
908 * the horizontal active of the first line in vblank, we would
909 * not set the DRM_SCANOUTPOS_INVBL flag. In order to fix that,
910 * always add htotal-hsync_start to the current pixel position.
911 */
912 position = (position + htotal - hsync_start) % vtotal;
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300913 }
914
Mario Kleinerad3543e2013-10-30 05:13:08 +0100915 /* Get optional system timestamp after query. */
916 if (etime)
917 *etime = ktime_get();
918
919 /* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */
920
921 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
922
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300923 in_vbl = position >= vbl_start && position < vbl_end;
924
925 /*
926 * While in vblank, position will be negative
927 * counting up towards 0 at vbl_end. And outside
928 * vblank, position will be positive counting
929 * up since vbl_end.
930 */
931 if (position >= vbl_start)
932 position -= vbl_end;
933 else
934 position += vtotal - vbl_end;
935
Tvrtko Ursulin91d14252016-05-06 14:48:28 +0100936 if (IS_GEN2(dev_priv) || IS_G4X(dev_priv) || INTEL_GEN(dev_priv) >= 5) {
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300937 *vpos = position;
938 *hpos = 0;
939 } else {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100940 *vpos = position / htotal;
941 *hpos = position - (*vpos * htotal);
942 }
943
Daniel Vetter1bf6ad62017-05-09 16:03:28 +0200944 return true;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100945}
946
Ville Syrjäläa225f072014-04-29 13:35:45 +0300947int intel_get_crtc_scanline(struct intel_crtc *crtc)
948{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100949 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjäläa225f072014-04-29 13:35:45 +0300950 unsigned long irqflags;
951 int position;
952
953 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
954 position = __intel_get_crtc_scanline(crtc);
955 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
956
957 return position;
958}
959
Tvrtko Ursulin91d14252016-05-06 14:48:28 +0100960static void ironlake_rps_change_irq_handler(struct drm_i915_private *dev_priv)
Jesse Barnesf97108d2010-01-29 11:27:07 -0800961{
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000962 u32 busy_up, busy_down, max_avg, min_avg;
Daniel Vetter92703882012-08-09 16:46:01 +0200963 u8 new_delay;
Daniel Vetter92703882012-08-09 16:46:01 +0200964
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +0200965 spin_lock(&mchdev_lock);
Jesse Barnesf97108d2010-01-29 11:27:07 -0800966
Daniel Vetter73edd18f2012-08-08 23:35:37 +0200967 I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
968
Daniel Vetter20e4d402012-08-08 23:35:39 +0200969 new_delay = dev_priv->ips.cur_delay;
Daniel Vetter92703882012-08-09 16:46:01 +0200970
Jesse Barnes7648fa92010-05-20 14:28:11 -0700971 I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000972 busy_up = I915_READ(RCPREVBSYTUPAVG);
973 busy_down = I915_READ(RCPREVBSYTDNAVG);
Jesse Barnesf97108d2010-01-29 11:27:07 -0800974 max_avg = I915_READ(RCBMAXAVG);
975 min_avg = I915_READ(RCBMINAVG);
976
977 /* Handle RCS change request from hw */
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000978 if (busy_up > max_avg) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200979 if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay)
980 new_delay = dev_priv->ips.cur_delay - 1;
981 if (new_delay < dev_priv->ips.max_delay)
982 new_delay = dev_priv->ips.max_delay;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000983 } else if (busy_down < min_avg) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200984 if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay)
985 new_delay = dev_priv->ips.cur_delay + 1;
986 if (new_delay > dev_priv->ips.min_delay)
987 new_delay = dev_priv->ips.min_delay;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800988 }
989
Tvrtko Ursulin91d14252016-05-06 14:48:28 +0100990 if (ironlake_set_drps(dev_priv, new_delay))
Daniel Vetter20e4d402012-08-08 23:35:39 +0200991 dev_priv->ips.cur_delay = new_delay;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800992
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +0200993 spin_unlock(&mchdev_lock);
Daniel Vetter92703882012-08-09 16:46:01 +0200994
Jesse Barnesf97108d2010-01-29 11:27:07 -0800995 return;
996}
997
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000998static void notify_ring(struct intel_engine_cs *engine)
Chris Wilson549f7362010-10-19 11:19:32 +0100999{
Chris Wilson56299fb2017-02-27 20:58:48 +00001000 struct drm_i915_gem_request *rq = NULL;
1001 struct intel_wait *wait;
Tvrtko Ursulindffabc82017-02-21 09:13:48 +00001002
Chris Wilson2246bea2017-02-17 15:13:00 +00001003 atomic_inc(&engine->irq_count);
Chris Wilson538b2572017-01-24 15:18:05 +00001004 set_bit(ENGINE_IRQ_BREADCRUMB, &engine->irq_posted);
Chris Wilson56299fb2017-02-27 20:58:48 +00001005
Chris Wilson61d3dc72017-03-03 19:08:24 +00001006 spin_lock(&engine->breadcrumbs.irq_lock);
1007 wait = engine->breadcrumbs.irq_wait;
Chris Wilson56299fb2017-02-27 20:58:48 +00001008 if (wait) {
1009 /* We use a callback from the dma-fence to submit
1010 * requests after waiting on our own requests. To
1011 * ensure minimum delay in queuing the next request to
1012 * hardware, signal the fence now rather than wait for
1013 * the signaler to be woken up. We still wake up the
1014 * waiter in order to handle the irq-seqno coherency
1015 * issues (we may receive the interrupt before the
1016 * seqno is written, see __i915_request_irq_complete())
1017 * and to handle coalescing of multiple seqno updates
1018 * and many waiters.
1019 */
1020 if (i915_seqno_passed(intel_engine_get_seqno(engine),
Chris Wilsondb939912017-03-15 21:07:26 +00001021 wait->seqno) &&
1022 !test_bit(DMA_FENCE_FLAG_SIGNALED_BIT,
1023 &wait->request->fence.flags))
Chris Wilson24754d72017-03-03 14:45:57 +00001024 rq = i915_gem_request_get(wait->request);
Chris Wilson56299fb2017-02-27 20:58:48 +00001025
1026 wake_up_process(wait->tsk);
Chris Wilson67b807a82017-02-27 20:58:50 +00001027 } else {
1028 __intel_engine_disarm_breadcrumbs(engine);
Chris Wilson56299fb2017-02-27 20:58:48 +00001029 }
Chris Wilson61d3dc72017-03-03 19:08:24 +00001030 spin_unlock(&engine->breadcrumbs.irq_lock);
Chris Wilson56299fb2017-02-27 20:58:48 +00001031
Chris Wilson24754d72017-03-03 14:45:57 +00001032 if (rq) {
Chris Wilson56299fb2017-02-27 20:58:48 +00001033 dma_fence_signal(&rq->fence);
Chris Wilson24754d72017-03-03 14:45:57 +00001034 i915_gem_request_put(rq);
1035 }
Chris Wilson56299fb2017-02-27 20:58:48 +00001036
1037 trace_intel_engine_notify(engine, wait);
Chris Wilson549f7362010-10-19 11:19:32 +01001038}
1039
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001040static void vlv_c0_read(struct drm_i915_private *dev_priv,
1041 struct intel_rps_ei *ei)
Deepak S31685c22014-07-03 17:33:01 -04001042{
Mika Kuoppala679cb6c2017-03-15 17:43:03 +02001043 ei->ktime = ktime_get_raw();
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001044 ei->render_c0 = I915_READ(VLV_RENDER_C0_COUNT);
1045 ei->media_c0 = I915_READ(VLV_MEDIA_C0_COUNT);
Deepak S31685c22014-07-03 17:33:01 -04001046}
1047
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001048void gen6_rps_reset_ei(struct drm_i915_private *dev_priv)
1049{
Chris Wilsone0e8c7c2017-03-09 21:12:30 +00001050 memset(&dev_priv->rps.ei, 0, sizeof(dev_priv->rps.ei));
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001051}
1052
1053static u32 vlv_wa_c0_ei(struct drm_i915_private *dev_priv, u32 pm_iir)
1054{
Chris Wilsone0e8c7c2017-03-09 21:12:30 +00001055 const struct intel_rps_ei *prev = &dev_priv->rps.ei;
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001056 struct intel_rps_ei now;
1057 u32 events = 0;
1058
Chris Wilsone0e8c7c2017-03-09 21:12:30 +00001059 if ((pm_iir & GEN6_PM_RP_UP_EI_EXPIRED) == 0)
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001060 return 0;
1061
1062 vlv_c0_read(dev_priv, &now);
Deepak S31685c22014-07-03 17:33:01 -04001063
Mika Kuoppala679cb6c2017-03-15 17:43:03 +02001064 if (prev->ktime) {
Chris Wilsone0e8c7c2017-03-09 21:12:30 +00001065 u64 time, c0;
Chris Wilson569884e2017-03-09 21:12:31 +00001066 u32 render, media;
Chris Wilsone0e8c7c2017-03-09 21:12:30 +00001067
Mika Kuoppala679cb6c2017-03-15 17:43:03 +02001068 time = ktime_us_delta(now.ktime, prev->ktime);
Chris Wilson8f68d592017-03-13 17:06:17 +00001069
Chris Wilsone0e8c7c2017-03-09 21:12:30 +00001070 time *= dev_priv->czclk_freq;
1071
1072 /* Workload can be split between render + media,
1073 * e.g. SwapBuffers being blitted in X after being rendered in
1074 * mesa. To account for this we need to combine both engines
1075 * into our activity counter.
1076 */
Chris Wilson569884e2017-03-09 21:12:31 +00001077 render = now.render_c0 - prev->render_c0;
1078 media = now.media_c0 - prev->media_c0;
1079 c0 = max(render, media);
Mika Kuoppala6b7f6aa2017-03-15 18:12:59 +02001080 c0 *= 1000 * 100 << 8; /* to usecs and scale to threshold% */
Chris Wilsone0e8c7c2017-03-09 21:12:30 +00001081
1082 if (c0 > time * dev_priv->rps.up_threshold)
1083 events = GEN6_PM_RP_UP_THRESHOLD;
1084 else if (c0 < time * dev_priv->rps.down_threshold)
1085 events = GEN6_PM_RP_DOWN_THRESHOLD;
Deepak S31685c22014-07-03 17:33:01 -04001086 }
1087
Chris Wilsone0e8c7c2017-03-09 21:12:30 +00001088 dev_priv->rps.ei = now;
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001089 return events;
Deepak S31685c22014-07-03 17:33:01 -04001090}
1091
Chris Wilsonf5a4c672015-04-27 13:41:23 +01001092static bool any_waiters(struct drm_i915_private *dev_priv)
1093{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001094 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05301095 enum intel_engine_id id;
Chris Wilsonf5a4c672015-04-27 13:41:23 +01001096
Akash Goel3b3f1652016-10-13 22:44:48 +05301097 for_each_engine(engine, dev_priv, id)
Chris Wilson688e6c72016-07-01 17:23:15 +01001098 if (intel_engine_has_waiter(engine))
Chris Wilsonf5a4c672015-04-27 13:41:23 +01001099 return true;
1100
1101 return false;
1102}
1103
Ben Widawsky4912d042011-04-25 11:25:20 -07001104static void gen6_pm_rps_work(struct work_struct *work)
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001105{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001106 struct drm_i915_private *dev_priv =
1107 container_of(work, struct drm_i915_private, rps.work);
Chris Wilson7c0a16a2017-03-09 21:12:32 +00001108 bool client_boost = false;
Chris Wilson8d3afd72015-05-21 21:01:47 +01001109 int new_delay, adj, min, max;
Chris Wilson7c0a16a2017-03-09 21:12:32 +00001110 u32 pm_iir = 0;
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001111
Daniel Vetter59cdb632013-07-04 23:35:28 +02001112 spin_lock_irq(&dev_priv->irq_lock);
Chris Wilson7c0a16a2017-03-09 21:12:32 +00001113 if (dev_priv->rps.interrupts_enabled) {
1114 pm_iir = fetch_and_zero(&dev_priv->rps.pm_iir);
1115 client_boost = fetch_and_zero(&dev_priv->rps.client_boost);
Imre Deakd4d70aa2014-11-19 15:30:04 +02001116 }
Daniel Vetter59cdb632013-07-04 23:35:28 +02001117 spin_unlock_irq(&dev_priv->irq_lock);
Ben Widawsky4912d042011-04-25 11:25:20 -07001118
Paulo Zanoni60611c12013-08-15 11:50:01 -03001119 /* Make sure we didn't queue anything we're not going to process. */
Deepak Sa6706b42014-03-15 20:23:22 +05301120 WARN_ON(pm_iir & ~dev_priv->pm_rps_events);
Chris Wilson8d3afd72015-05-21 21:01:47 +01001121 if ((pm_iir & dev_priv->pm_rps_events) == 0 && !client_boost)
Chris Wilson7c0a16a2017-03-09 21:12:32 +00001122 goto out;
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001123
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001124 mutex_lock(&dev_priv->rps.hw_lock);
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01001125
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001126 pm_iir |= vlv_wa_c0_ei(dev_priv, pm_iir);
1127
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001128 adj = dev_priv->rps.last_adj;
Chris Wilsonedcf2842015-04-07 16:20:29 +01001129 new_delay = dev_priv->rps.cur_freq;
Chris Wilson8d3afd72015-05-21 21:01:47 +01001130 min = dev_priv->rps.min_freq_softlimit;
1131 max = dev_priv->rps.max_freq_softlimit;
Chris Wilson29ecd78d2016-07-13 09:10:35 +01001132 if (client_boost || any_waiters(dev_priv))
1133 max = dev_priv->rps.max_freq;
1134 if (client_boost && new_delay < dev_priv->rps.boost_freq) {
1135 new_delay = dev_priv->rps.boost_freq;
Chris Wilson8d3afd72015-05-21 21:01:47 +01001136 adj = 0;
1137 } else if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) {
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001138 if (adj > 0)
1139 adj *= 2;
Chris Wilsonedcf2842015-04-07 16:20:29 +01001140 else /* CHV needs even encode values */
1141 adj = IS_CHERRYVIEW(dev_priv) ? 2 : 1;
Sagar Arun Kamble7e79a682017-01-20 09:18:24 +05301142
1143 if (new_delay >= dev_priv->rps.max_freq_softlimit)
1144 adj = 0;
Chris Wilson29ecd78d2016-07-13 09:10:35 +01001145 } else if (client_boost || any_waiters(dev_priv)) {
Chris Wilsonf5a4c672015-04-27 13:41:23 +01001146 adj = 0;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001147 } else if (pm_iir & GEN6_PM_RP_DOWN_TIMEOUT) {
Ben Widawskyb39fb292014-03-19 18:31:11 -07001148 if (dev_priv->rps.cur_freq > dev_priv->rps.efficient_freq)
1149 new_delay = dev_priv->rps.efficient_freq;
Chris Wilson17136d52017-02-10 15:03:47 +00001150 else if (dev_priv->rps.cur_freq > dev_priv->rps.min_freq_softlimit)
Ben Widawskyb39fb292014-03-19 18:31:11 -07001151 new_delay = dev_priv->rps.min_freq_softlimit;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001152 adj = 0;
1153 } else if (pm_iir & GEN6_PM_RP_DOWN_THRESHOLD) {
1154 if (adj < 0)
1155 adj *= 2;
Chris Wilsonedcf2842015-04-07 16:20:29 +01001156 else /* CHV needs even encode values */
1157 adj = IS_CHERRYVIEW(dev_priv) ? -2 : -1;
Sagar Arun Kamble7e79a682017-01-20 09:18:24 +05301158
1159 if (new_delay <= dev_priv->rps.min_freq_softlimit)
1160 adj = 0;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001161 } else { /* unknown event */
Chris Wilsonedcf2842015-04-07 16:20:29 +01001162 adj = 0;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001163 }
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001164
Chris Wilsonedcf2842015-04-07 16:20:29 +01001165 dev_priv->rps.last_adj = adj;
1166
Ben Widawsky79249632012-09-07 19:43:42 -07001167 /* sysfs frequency interfaces may have snuck in while servicing the
1168 * interrupt
1169 */
Chris Wilsonedcf2842015-04-07 16:20:29 +01001170 new_delay += adj;
Chris Wilson8d3afd72015-05-21 21:01:47 +01001171 new_delay = clamp_t(int, new_delay, min, max);
Deepak S27544362014-01-27 21:35:05 +05301172
Chris Wilson9fcee2f2017-01-26 10:19:19 +00001173 if (intel_set_rps(dev_priv, new_delay)) {
1174 DRM_DEBUG_DRIVER("Failed to set new GPU frequency\n");
1175 dev_priv->rps.last_adj = 0;
1176 }
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001177
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001178 mutex_unlock(&dev_priv->rps.hw_lock);
Chris Wilson7c0a16a2017-03-09 21:12:32 +00001179
1180out:
1181 /* Make sure not to corrupt PMIMR state used by ringbuffer on GEN6 */
1182 spin_lock_irq(&dev_priv->irq_lock);
1183 if (dev_priv->rps.interrupts_enabled)
1184 gen6_unmask_pm_irq(dev_priv, dev_priv->pm_rps_events);
1185 spin_unlock_irq(&dev_priv->irq_lock);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001186}
1187
Ben Widawskye3689192012-05-25 16:56:22 -07001188
1189/**
1190 * ivybridge_parity_work - Workqueue called when a parity error interrupt
1191 * occurred.
1192 * @work: workqueue struct
1193 *
1194 * Doesn't actually do anything except notify userspace. As a consequence of
1195 * this event, userspace should try to remap the bad rows since statistically
1196 * it is likely the same row is more likely to go bad again.
1197 */
1198static void ivybridge_parity_work(struct work_struct *work)
1199{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001200 struct drm_i915_private *dev_priv =
1201 container_of(work, struct drm_i915_private, l3_parity.error_work);
Ben Widawskye3689192012-05-25 16:56:22 -07001202 u32 error_status, row, bank, subbank;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001203 char *parity_event[6];
Ben Widawskye3689192012-05-25 16:56:22 -07001204 uint32_t misccpctl;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001205 uint8_t slice = 0;
Ben Widawskye3689192012-05-25 16:56:22 -07001206
1207 /* We must turn off DOP level clock gating to access the L3 registers.
1208 * In order to prevent a get/put style interface, acquire struct mutex
1209 * any time we access those registers.
1210 */
Chris Wilson91c8a322016-07-05 10:40:23 +01001211 mutex_lock(&dev_priv->drm.struct_mutex);
Ben Widawskye3689192012-05-25 16:56:22 -07001212
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001213 /* If we've screwed up tracking, just let the interrupt fire again */
1214 if (WARN_ON(!dev_priv->l3_parity.which_slice))
1215 goto out;
1216
Ben Widawskye3689192012-05-25 16:56:22 -07001217 misccpctl = I915_READ(GEN7_MISCCPCTL);
1218 I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
1219 POSTING_READ(GEN7_MISCCPCTL);
1220
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001221 while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001222 i915_reg_t reg;
Ben Widawskye3689192012-05-25 16:56:22 -07001223
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001224 slice--;
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001225 if (WARN_ON_ONCE(slice >= NUM_L3_SLICES(dev_priv)))
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001226 break;
1227
1228 dev_priv->l3_parity.which_slice &= ~(1<<slice);
1229
Ville Syrjälä6fa1c5f2015-11-04 23:20:02 +02001230 reg = GEN7_L3CDERRST1(slice);
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001231
1232 error_status = I915_READ(reg);
1233 row = GEN7_PARITY_ERROR_ROW(error_status);
1234 bank = GEN7_PARITY_ERROR_BANK(error_status);
1235 subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);
1236
1237 I915_WRITE(reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE);
1238 POSTING_READ(reg);
1239
1240 parity_event[0] = I915_L3_PARITY_UEVENT "=1";
1241 parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
1242 parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
1243 parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
1244 parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice);
1245 parity_event[5] = NULL;
1246
Chris Wilson91c8a322016-07-05 10:40:23 +01001247 kobject_uevent_env(&dev_priv->drm.primary->kdev->kobj,
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001248 KOBJ_CHANGE, parity_event);
1249
1250 DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n",
1251 slice, row, bank, subbank);
1252
1253 kfree(parity_event[4]);
1254 kfree(parity_event[3]);
1255 kfree(parity_event[2]);
1256 kfree(parity_event[1]);
1257 }
Ben Widawskye3689192012-05-25 16:56:22 -07001258
1259 I915_WRITE(GEN7_MISCCPCTL, misccpctl);
1260
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001261out:
1262 WARN_ON(dev_priv->l3_parity.which_slice);
Daniel Vetter4cb21832014-09-15 14:55:26 +02001263 spin_lock_irq(&dev_priv->irq_lock);
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001264 gen5_enable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv));
Daniel Vetter4cb21832014-09-15 14:55:26 +02001265 spin_unlock_irq(&dev_priv->irq_lock);
Ben Widawskye3689192012-05-25 16:56:22 -07001266
Chris Wilson91c8a322016-07-05 10:40:23 +01001267 mutex_unlock(&dev_priv->drm.struct_mutex);
Ben Widawskye3689192012-05-25 16:56:22 -07001268}
1269
Ville Syrjälä261e40b2016-04-13 21:19:57 +03001270static void ivybridge_parity_error_irq_handler(struct drm_i915_private *dev_priv,
1271 u32 iir)
Ben Widawskye3689192012-05-25 16:56:22 -07001272{
Ville Syrjälä261e40b2016-04-13 21:19:57 +03001273 if (!HAS_L3_DPF(dev_priv))
Ben Widawskye3689192012-05-25 16:56:22 -07001274 return;
1275
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001276 spin_lock(&dev_priv->irq_lock);
Ville Syrjälä261e40b2016-04-13 21:19:57 +03001277 gen5_disable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv));
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001278 spin_unlock(&dev_priv->irq_lock);
Ben Widawskye3689192012-05-25 16:56:22 -07001279
Ville Syrjälä261e40b2016-04-13 21:19:57 +03001280 iir &= GT_PARITY_ERROR(dev_priv);
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001281 if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1)
1282 dev_priv->l3_parity.which_slice |= 1 << 1;
1283
1284 if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT)
1285 dev_priv->l3_parity.which_slice |= 1 << 0;
1286
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001287 queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work);
Ben Widawskye3689192012-05-25 16:56:22 -07001288}
1289
Ville Syrjälä261e40b2016-04-13 21:19:57 +03001290static void ilk_gt_irq_handler(struct drm_i915_private *dev_priv,
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03001291 u32 gt_iir)
1292{
Chris Wilsonf8973c22016-07-01 17:23:21 +01001293 if (gt_iir & GT_RENDER_USER_INTERRUPT)
Akash Goel3b3f1652016-10-13 22:44:48 +05301294 notify_ring(dev_priv->engine[RCS]);
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03001295 if (gt_iir & ILK_BSD_USER_INTERRUPT)
Akash Goel3b3f1652016-10-13 22:44:48 +05301296 notify_ring(dev_priv->engine[VCS]);
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03001297}
1298
Ville Syrjälä261e40b2016-04-13 21:19:57 +03001299static void snb_gt_irq_handler(struct drm_i915_private *dev_priv,
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001300 u32 gt_iir)
1301{
Chris Wilsonf8973c22016-07-01 17:23:21 +01001302 if (gt_iir & GT_RENDER_USER_INTERRUPT)
Akash Goel3b3f1652016-10-13 22:44:48 +05301303 notify_ring(dev_priv->engine[RCS]);
Ben Widawskycc609d52013-05-28 19:22:29 -07001304 if (gt_iir & GT_BSD_USER_INTERRUPT)
Akash Goel3b3f1652016-10-13 22:44:48 +05301305 notify_ring(dev_priv->engine[VCS]);
Ben Widawskycc609d52013-05-28 19:22:29 -07001306 if (gt_iir & GT_BLT_USER_INTERRUPT)
Akash Goel3b3f1652016-10-13 22:44:48 +05301307 notify_ring(dev_priv->engine[BCS]);
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001308
Ben Widawskycc609d52013-05-28 19:22:29 -07001309 if (gt_iir & (GT_BLT_CS_ERROR_INTERRUPT |
1310 GT_BSD_CS_ERROR_INTERRUPT |
Daniel Vetteraaecdf62014-11-04 15:52:22 +01001311 GT_RENDER_CS_MASTER_ERROR_INTERRUPT))
1312 DRM_DEBUG("Command parser error, gt_iir 0x%08x\n", gt_iir);
Ben Widawskye3689192012-05-25 16:56:22 -07001313
Ville Syrjälä261e40b2016-04-13 21:19:57 +03001314 if (gt_iir & GT_PARITY_ERROR(dev_priv))
1315 ivybridge_parity_error_irq_handler(dev_priv, gt_iir);
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001316}
1317
Nick Hoathfbcc1a02015-10-20 10:23:52 +01001318static __always_inline void
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001319gen8_cs_irq_handler(struct intel_engine_cs *engine, u32 iir, int test_shift)
Nick Hoathfbcc1a02015-10-20 10:23:52 +01001320{
Chris Wilson31de7352017-03-16 12:56:18 +00001321 bool tasklet = false;
Chris Wilsonf7470262017-01-24 15:20:21 +00001322
1323 if (iir & (GT_CONTEXT_SWITCH_INTERRUPT << test_shift)) {
1324 set_bit(ENGINE_IRQ_EXECLIST, &engine->irq_posted);
Chris Wilson31de7352017-03-16 12:56:18 +00001325 tasklet = true;
Chris Wilsonf7470262017-01-24 15:20:21 +00001326 }
Chris Wilson31de7352017-03-16 12:56:18 +00001327
1328 if (iir & (GT_RENDER_USER_INTERRUPT << test_shift)) {
1329 notify_ring(engine);
1330 tasklet |= i915.enable_guc_submission;
1331 }
1332
1333 if (tasklet)
1334 tasklet_hi_schedule(&engine->irq_tasklet);
Nick Hoathfbcc1a02015-10-20 10:23:52 +01001335}
1336
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001337static irqreturn_t gen8_gt_irq_ack(struct drm_i915_private *dev_priv,
1338 u32 master_ctl,
1339 u32 gt_iir[4])
Ben Widawskyabd58f02013-11-02 21:07:09 -07001340{
Ben Widawskyabd58f02013-11-02 21:07:09 -07001341 irqreturn_t ret = IRQ_NONE;
1342
1343 if (master_ctl & (GEN8_GT_RCS_IRQ | GEN8_GT_BCS_IRQ)) {
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001344 gt_iir[0] = I915_READ_FW(GEN8_GT_IIR(0));
1345 if (gt_iir[0]) {
1346 I915_WRITE_FW(GEN8_GT_IIR(0), gt_iir[0]);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001347 ret = IRQ_HANDLED;
Ben Widawskyabd58f02013-11-02 21:07:09 -07001348 } else
1349 DRM_ERROR("The master control interrupt lied (GT0)!\n");
1350 }
1351
Zhao Yakui85f9b5f2014-04-17 10:37:38 +08001352 if (master_ctl & (GEN8_GT_VCS1_IRQ | GEN8_GT_VCS2_IRQ)) {
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001353 gt_iir[1] = I915_READ_FW(GEN8_GT_IIR(1));
1354 if (gt_iir[1]) {
1355 I915_WRITE_FW(GEN8_GT_IIR(1), gt_iir[1]);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001356 ret = IRQ_HANDLED;
Ben Widawskyabd58f02013-11-02 21:07:09 -07001357 } else
1358 DRM_ERROR("The master control interrupt lied (GT1)!\n");
1359 }
1360
Chris Wilson74cdb332015-04-07 16:21:05 +01001361 if (master_ctl & GEN8_GT_VECS_IRQ) {
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001362 gt_iir[3] = I915_READ_FW(GEN8_GT_IIR(3));
1363 if (gt_iir[3]) {
1364 I915_WRITE_FW(GEN8_GT_IIR(3), gt_iir[3]);
Chris Wilson74cdb332015-04-07 16:21:05 +01001365 ret = IRQ_HANDLED;
Chris Wilson74cdb332015-04-07 16:21:05 +01001366 } else
1367 DRM_ERROR("The master control interrupt lied (GT3)!\n");
1368 }
1369
Sagar Arun Kamble26705e22016-10-12 21:54:31 +05301370 if (master_ctl & (GEN8_GT_PM_IRQ | GEN8_GT_GUC_IRQ)) {
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001371 gt_iir[2] = I915_READ_FW(GEN8_GT_IIR(2));
Sagar Arun Kamble26705e22016-10-12 21:54:31 +05301372 if (gt_iir[2] & (dev_priv->pm_rps_events |
1373 dev_priv->pm_guc_events)) {
Chris Wilsoncb0d2052015-04-07 16:21:04 +01001374 I915_WRITE_FW(GEN8_GT_IIR(2),
Sagar Arun Kamble26705e22016-10-12 21:54:31 +05301375 gt_iir[2] & (dev_priv->pm_rps_events |
1376 dev_priv->pm_guc_events));
Oscar Mateo38cc46d2014-06-16 16:10:59 +01001377 ret = IRQ_HANDLED;
Ben Widawsky09610212014-05-15 20:58:08 +03001378 } else
1379 DRM_ERROR("The master control interrupt lied (PM)!\n");
1380 }
1381
Ben Widawskyabd58f02013-11-02 21:07:09 -07001382 return ret;
1383}
1384
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001385static void gen8_gt_irq_handler(struct drm_i915_private *dev_priv,
1386 u32 gt_iir[4])
1387{
1388 if (gt_iir[0]) {
Akash Goel3b3f1652016-10-13 22:44:48 +05301389 gen8_cs_irq_handler(dev_priv->engine[RCS],
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001390 gt_iir[0], GEN8_RCS_IRQ_SHIFT);
Akash Goel3b3f1652016-10-13 22:44:48 +05301391 gen8_cs_irq_handler(dev_priv->engine[BCS],
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001392 gt_iir[0], GEN8_BCS_IRQ_SHIFT);
1393 }
1394
1395 if (gt_iir[1]) {
Akash Goel3b3f1652016-10-13 22:44:48 +05301396 gen8_cs_irq_handler(dev_priv->engine[VCS],
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001397 gt_iir[1], GEN8_VCS1_IRQ_SHIFT);
Akash Goel3b3f1652016-10-13 22:44:48 +05301398 gen8_cs_irq_handler(dev_priv->engine[VCS2],
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001399 gt_iir[1], GEN8_VCS2_IRQ_SHIFT);
1400 }
1401
1402 if (gt_iir[3])
Akash Goel3b3f1652016-10-13 22:44:48 +05301403 gen8_cs_irq_handler(dev_priv->engine[VECS],
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001404 gt_iir[3], GEN8_VECS_IRQ_SHIFT);
1405
1406 if (gt_iir[2] & dev_priv->pm_rps_events)
1407 gen6_rps_irq_handler(dev_priv, gt_iir[2]);
Sagar Arun Kamble26705e22016-10-12 21:54:31 +05301408
1409 if (gt_iir[2] & dev_priv->pm_guc_events)
1410 gen9_guc_irq_handler(dev_priv, gt_iir[2]);
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001411}
1412
Imre Deak63c88d22015-07-20 14:43:39 -07001413static bool bxt_port_hotplug_long_detect(enum port port, u32 val)
1414{
1415 switch (port) {
1416 case PORT_A:
Ville Syrjälä195baa02015-08-27 23:56:00 +03001417 return val & PORTA_HOTPLUG_LONG_DETECT;
Imre Deak63c88d22015-07-20 14:43:39 -07001418 case PORT_B:
1419 return val & PORTB_HOTPLUG_LONG_DETECT;
1420 case PORT_C:
1421 return val & PORTC_HOTPLUG_LONG_DETECT;
Imre Deak63c88d22015-07-20 14:43:39 -07001422 default:
1423 return false;
1424 }
1425}
1426
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03001427static bool spt_port_hotplug2_long_detect(enum port port, u32 val)
1428{
1429 switch (port) {
1430 case PORT_E:
1431 return val & PORTE_HOTPLUG_LONG_DETECT;
1432 default:
1433 return false;
1434 }
1435}
1436
Ville Syrjälä74c0b392015-08-27 23:56:07 +03001437static bool spt_port_hotplug_long_detect(enum port port, u32 val)
1438{
1439 switch (port) {
1440 case PORT_A:
1441 return val & PORTA_HOTPLUG_LONG_DETECT;
1442 case PORT_B:
1443 return val & PORTB_HOTPLUG_LONG_DETECT;
1444 case PORT_C:
1445 return val & PORTC_HOTPLUG_LONG_DETECT;
1446 case PORT_D:
1447 return val & PORTD_HOTPLUG_LONG_DETECT;
1448 default:
1449 return false;
1450 }
1451}
1452
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03001453static bool ilk_port_hotplug_long_detect(enum port port, u32 val)
1454{
1455 switch (port) {
1456 case PORT_A:
1457 return val & DIGITAL_PORTA_HOTPLUG_LONG_DETECT;
1458 default:
1459 return false;
1460 }
1461}
1462
Jani Nikula676574d2015-05-28 15:43:53 +03001463static bool pch_port_hotplug_long_detect(enum port port, u32 val)
Dave Airlie13cf5502014-06-18 11:29:35 +10001464{
1465 switch (port) {
Dave Airlie13cf5502014-06-18 11:29:35 +10001466 case PORT_B:
Jani Nikula676574d2015-05-28 15:43:53 +03001467 return val & PORTB_HOTPLUG_LONG_DETECT;
Dave Airlie13cf5502014-06-18 11:29:35 +10001468 case PORT_C:
Jani Nikula676574d2015-05-28 15:43:53 +03001469 return val & PORTC_HOTPLUG_LONG_DETECT;
Dave Airlie13cf5502014-06-18 11:29:35 +10001470 case PORT_D:
Jani Nikula676574d2015-05-28 15:43:53 +03001471 return val & PORTD_HOTPLUG_LONG_DETECT;
1472 default:
1473 return false;
Dave Airlie13cf5502014-06-18 11:29:35 +10001474 }
1475}
1476
Jani Nikula676574d2015-05-28 15:43:53 +03001477static bool i9xx_port_hotplug_long_detect(enum port port, u32 val)
Dave Airlie13cf5502014-06-18 11:29:35 +10001478{
1479 switch (port) {
Dave Airlie13cf5502014-06-18 11:29:35 +10001480 case PORT_B:
Jani Nikula676574d2015-05-28 15:43:53 +03001481 return val & PORTB_HOTPLUG_INT_LONG_PULSE;
Dave Airlie13cf5502014-06-18 11:29:35 +10001482 case PORT_C:
Jani Nikula676574d2015-05-28 15:43:53 +03001483 return val & PORTC_HOTPLUG_INT_LONG_PULSE;
Dave Airlie13cf5502014-06-18 11:29:35 +10001484 case PORT_D:
Jani Nikula676574d2015-05-28 15:43:53 +03001485 return val & PORTD_HOTPLUG_INT_LONG_PULSE;
1486 default:
1487 return false;
Dave Airlie13cf5502014-06-18 11:29:35 +10001488 }
1489}
1490
Ville Syrjälä42db67d2015-08-28 21:26:27 +03001491/*
1492 * Get a bit mask of pins that have triggered, and which ones may be long.
1493 * This can be called multiple times with the same masks to accumulate
1494 * hotplug detection results from several registers.
1495 *
1496 * Note that the caller is expected to zero out the masks initially.
1497 */
Imre Deakfd63e2a2015-07-21 15:32:44 -07001498static void intel_get_hpd_pins(u32 *pin_mask, u32 *long_mask,
Jani Nikula8c841e52015-06-18 13:06:17 +03001499 u32 hotplug_trigger, u32 dig_hotplug_reg,
Imre Deakfd63e2a2015-07-21 15:32:44 -07001500 const u32 hpd[HPD_NUM_PINS],
1501 bool long_pulse_detect(enum port port, u32 val))
Jani Nikula676574d2015-05-28 15:43:53 +03001502{
Jani Nikula8c841e52015-06-18 13:06:17 +03001503 enum port port;
Jani Nikula676574d2015-05-28 15:43:53 +03001504 int i;
1505
Jani Nikula676574d2015-05-28 15:43:53 +03001506 for_each_hpd_pin(i) {
Jani Nikula8c841e52015-06-18 13:06:17 +03001507 if ((hpd[i] & hotplug_trigger) == 0)
1508 continue;
Jani Nikula676574d2015-05-28 15:43:53 +03001509
Jani Nikula8c841e52015-06-18 13:06:17 +03001510 *pin_mask |= BIT(i);
1511
Imre Deakcc24fcd2015-07-21 15:32:45 -07001512 if (!intel_hpd_pin_to_port(i, &port))
1513 continue;
1514
Imre Deakfd63e2a2015-07-21 15:32:44 -07001515 if (long_pulse_detect(port, dig_hotplug_reg))
Jani Nikula8c841e52015-06-18 13:06:17 +03001516 *long_mask |= BIT(i);
Jani Nikula676574d2015-05-28 15:43:53 +03001517 }
1518
1519 DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x, dig 0x%08x, pins 0x%08x\n",
1520 hotplug_trigger, dig_hotplug_reg, *pin_mask);
1521
1522}
1523
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001524static void gmbus_irq_handler(struct drm_i915_private *dev_priv)
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001525{
Daniel Vetter28c70f12012-12-01 13:53:45 +01001526 wake_up_all(&dev_priv->gmbus_wait_queue);
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001527}
1528
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001529static void dp_aux_irq_handler(struct drm_i915_private *dev_priv)
Daniel Vetterce99c252012-12-01 13:53:47 +01001530{
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001531 wake_up_all(&dev_priv->gmbus_wait_queue);
Daniel Vetterce99c252012-12-01 13:53:47 +01001532}
1533
Shuang He8bf1e9f2013-10-15 18:55:27 +01001534#if defined(CONFIG_DEBUG_FS)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001535static void display_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
1536 enum pipe pipe,
Daniel Vetter277de952013-10-18 16:37:07 +02001537 uint32_t crc0, uint32_t crc1,
1538 uint32_t crc2, uint32_t crc3,
1539 uint32_t crc4)
Shuang He8bf1e9f2013-10-15 18:55:27 +01001540{
Shuang He8bf1e9f2013-10-15 18:55:27 +01001541 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
1542 struct intel_pipe_crc_entry *entry;
Tomeu Vizoso8c6b7092017-01-10 14:43:04 +01001543 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
1544 struct drm_driver *driver = dev_priv->drm.driver;
1545 uint32_t crcs[5];
Damien Lespiauac2300d2013-10-15 18:55:30 +01001546 int head, tail;
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001547
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001548 spin_lock(&pipe_crc->lock);
Tomeu Vizoso8c6b7092017-01-10 14:43:04 +01001549 if (pipe_crc->source) {
1550 if (!pipe_crc->entries) {
1551 spin_unlock(&pipe_crc->lock);
1552 DRM_DEBUG_KMS("spurious interrupt\n");
1553 return;
1554 }
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001555
Tomeu Vizoso8c6b7092017-01-10 14:43:04 +01001556 head = pipe_crc->head;
1557 tail = pipe_crc->tail;
1558
1559 if (CIRC_SPACE(head, tail, INTEL_PIPE_CRC_ENTRIES_NR) < 1) {
1560 spin_unlock(&pipe_crc->lock);
1561 DRM_ERROR("CRC buffer overflowing\n");
1562 return;
1563 }
1564
1565 entry = &pipe_crc->entries[head];
1566
1567 entry->frame = driver->get_vblank_counter(&dev_priv->drm, pipe);
1568 entry->crc[0] = crc0;
1569 entry->crc[1] = crc1;
1570 entry->crc[2] = crc2;
1571 entry->crc[3] = crc3;
1572 entry->crc[4] = crc4;
1573
1574 head = (head + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);
1575 pipe_crc->head = head;
1576
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001577 spin_unlock(&pipe_crc->lock);
Damien Lespiau0c912c72013-10-15 18:55:37 +01001578
Tomeu Vizoso8c6b7092017-01-10 14:43:04 +01001579 wake_up_interruptible(&pipe_crc->wq);
1580 } else {
1581 /*
1582 * For some not yet identified reason, the first CRC is
1583 * bonkers. So let's just wait for the next vblank and read
1584 * out the buggy result.
1585 *
1586 * On CHV sometimes the second CRC is bonkers as well, so
1587 * don't trust that one either.
1588 */
1589 if (pipe_crc->skipped == 0 ||
1590 (IS_CHERRYVIEW(dev_priv) && pipe_crc->skipped == 1)) {
1591 pipe_crc->skipped++;
1592 spin_unlock(&pipe_crc->lock);
1593 return;
1594 }
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001595 spin_unlock(&pipe_crc->lock);
Tomeu Vizoso8c6b7092017-01-10 14:43:04 +01001596 crcs[0] = crc0;
1597 crcs[1] = crc1;
1598 crcs[2] = crc2;
1599 crcs[3] = crc3;
1600 crcs[4] = crc4;
Tomeu Vizoso246ee522017-01-10 14:43:05 +01001601 drm_crtc_add_crc_entry(&crtc->base, true,
1602 drm_accurate_vblank_count(&crtc->base),
1603 crcs);
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001604 }
Shuang He8bf1e9f2013-10-15 18:55:27 +01001605}
Daniel Vetter277de952013-10-18 16:37:07 +02001606#else
1607static inline void
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001608display_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
1609 enum pipe pipe,
Daniel Vetter277de952013-10-18 16:37:07 +02001610 uint32_t crc0, uint32_t crc1,
1611 uint32_t crc2, uint32_t crc3,
1612 uint32_t crc4) {}
1613#endif
Daniel Vettereba94eb2013-10-16 22:55:46 +02001614
Daniel Vetter277de952013-10-18 16:37:07 +02001615
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001616static void hsw_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
1617 enum pipe pipe)
Daniel Vetter5a69b892013-10-16 22:55:52 +02001618{
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001619 display_pipe_crc_irq_handler(dev_priv, pipe,
Daniel Vetter277de952013-10-18 16:37:07 +02001620 I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
1621 0, 0, 0, 0);
Daniel Vetter5a69b892013-10-16 22:55:52 +02001622}
1623
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001624static void ivb_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
1625 enum pipe pipe)
Daniel Vettereba94eb2013-10-16 22:55:46 +02001626{
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001627 display_pipe_crc_irq_handler(dev_priv, pipe,
Daniel Vetter277de952013-10-18 16:37:07 +02001628 I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
1629 I915_READ(PIPE_CRC_RES_2_IVB(pipe)),
1630 I915_READ(PIPE_CRC_RES_3_IVB(pipe)),
1631 I915_READ(PIPE_CRC_RES_4_IVB(pipe)),
1632 I915_READ(PIPE_CRC_RES_5_IVB(pipe)));
Daniel Vettereba94eb2013-10-16 22:55:46 +02001633}
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001634
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001635static void i9xx_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
1636 enum pipe pipe)
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001637{
Daniel Vetter0b5c5ed2013-10-16 22:55:53 +02001638 uint32_t res1, res2;
1639
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001640 if (INTEL_GEN(dev_priv) >= 3)
Daniel Vetter0b5c5ed2013-10-16 22:55:53 +02001641 res1 = I915_READ(PIPE_CRC_RES_RES1_I915(pipe));
1642 else
1643 res1 = 0;
1644
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001645 if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv))
Daniel Vetter0b5c5ed2013-10-16 22:55:53 +02001646 res2 = I915_READ(PIPE_CRC_RES_RES2_G4X(pipe));
1647 else
1648 res2 = 0;
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001649
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001650 display_pipe_crc_irq_handler(dev_priv, pipe,
Daniel Vetter277de952013-10-18 16:37:07 +02001651 I915_READ(PIPE_CRC_RES_RED(pipe)),
1652 I915_READ(PIPE_CRC_RES_GREEN(pipe)),
1653 I915_READ(PIPE_CRC_RES_BLUE(pipe)),
1654 res1, res2);
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001655}
Shuang He8bf1e9f2013-10-15 18:55:27 +01001656
Paulo Zanoni1403c0d2013-08-15 11:51:32 -03001657/* The RPS events need forcewake, so we add them to a work queue and mask their
1658 * IMR bits until the work is done. Other interrupts can be processed without
1659 * the work queue. */
1660static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir)
Ben Widawskybaf02a12013-05-28 19:22:24 -07001661{
Deepak Sa6706b42014-03-15 20:23:22 +05301662 if (pm_iir & dev_priv->pm_rps_events) {
Daniel Vetter59cdb632013-07-04 23:35:28 +02001663 spin_lock(&dev_priv->irq_lock);
Akash Goelf4e9af42016-10-12 21:54:30 +05301664 gen6_mask_pm_irq(dev_priv, pm_iir & dev_priv->pm_rps_events);
Imre Deakd4d70aa2014-11-19 15:30:04 +02001665 if (dev_priv->rps.interrupts_enabled) {
1666 dev_priv->rps.pm_iir |= pm_iir & dev_priv->pm_rps_events;
Chris Wilsonc33d2472016-07-04 08:08:36 +01001667 schedule_work(&dev_priv->rps.work);
Imre Deakd4d70aa2014-11-19 15:30:04 +02001668 }
Daniel Vetter59cdb632013-07-04 23:35:28 +02001669 spin_unlock(&dev_priv->irq_lock);
Ben Widawskybaf02a12013-05-28 19:22:24 -07001670 }
Ben Widawskybaf02a12013-05-28 19:22:24 -07001671
Imre Deakc9a9a262014-11-05 20:48:37 +02001672 if (INTEL_INFO(dev_priv)->gen >= 8)
1673 return;
1674
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001675 if (HAS_VEBOX(dev_priv)) {
Paulo Zanoni1403c0d2013-08-15 11:51:32 -03001676 if (pm_iir & PM_VEBOX_USER_INTERRUPT)
Akash Goel3b3f1652016-10-13 22:44:48 +05301677 notify_ring(dev_priv->engine[VECS]);
Ben Widawsky12638c52013-05-28 19:22:31 -07001678
Daniel Vetteraaecdf62014-11-04 15:52:22 +01001679 if (pm_iir & PM_VEBOX_CS_ERROR_INTERRUPT)
1680 DRM_DEBUG("Command parser error, pm_iir 0x%08x\n", pm_iir);
Ben Widawsky12638c52013-05-28 19:22:31 -07001681 }
Ben Widawskybaf02a12013-05-28 19:22:24 -07001682}
1683
Sagar Arun Kamble26705e22016-10-12 21:54:31 +05301684static void gen9_guc_irq_handler(struct drm_i915_private *dev_priv, u32 gt_iir)
1685{
1686 if (gt_iir & GEN9_GUC_TO_HOST_INT_EVENT) {
Sagar Arun Kamble4100b2a2016-10-12 21:54:32 +05301687 /* Sample the log buffer flush related bits & clear them out now
1688 * itself from the message identity register to minimize the
1689 * probability of losing a flush interrupt, when there are back
1690 * to back flush interrupts.
1691 * There can be a new flush interrupt, for different log buffer
1692 * type (like for ISR), whilst Host is handling one (for DPC).
1693 * Since same bit is used in message register for ISR & DPC, it
1694 * could happen that GuC sets the bit for 2nd interrupt but Host
1695 * clears out the bit on handling the 1st interrupt.
1696 */
1697 u32 msg, flush;
1698
1699 msg = I915_READ(SOFT_SCRATCH(15));
Arkadiusz Hilera80bc452016-11-25 18:59:34 +01001700 flush = msg & (INTEL_GUC_RECV_MSG_CRASH_DUMP_POSTED |
1701 INTEL_GUC_RECV_MSG_FLUSH_LOG_BUFFER);
Sagar Arun Kamble4100b2a2016-10-12 21:54:32 +05301702 if (flush) {
1703 /* Clear the message bits that are handled */
1704 I915_WRITE(SOFT_SCRATCH(15), msg & ~flush);
1705
1706 /* Handle flush interrupt in bottom half */
Oscar Mateoe7465472017-03-22 10:39:48 -07001707 queue_work(dev_priv->guc.log.runtime.flush_wq,
1708 &dev_priv->guc.log.runtime.flush_work);
Akash Goel5aa1ee42016-10-12 21:54:36 +05301709
1710 dev_priv->guc.log.flush_interrupt_count++;
Sagar Arun Kamble4100b2a2016-10-12 21:54:32 +05301711 } else {
1712 /* Not clearing of unhandled event bits won't result in
1713 * re-triggering of the interrupt.
1714 */
1715 }
Sagar Arun Kamble26705e22016-10-12 21:54:31 +05301716 }
1717}
1718
Daniel Vetter5a21b662016-05-24 17:13:53 +02001719static bool intel_pipe_handle_vblank(struct drm_i915_private *dev_priv,
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001720 enum pipe pipe)
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03001721{
Daniel Vetter5a21b662016-05-24 17:13:53 +02001722 bool ret;
1723
Chris Wilson91c8a322016-07-05 10:40:23 +01001724 ret = drm_handle_vblank(&dev_priv->drm, pipe);
Daniel Vetter5a21b662016-05-24 17:13:53 +02001725 if (ret)
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +02001726 intel_finish_page_flip_mmio(dev_priv, pipe);
Daniel Vetter5a21b662016-05-24 17:13:53 +02001727
1728 return ret;
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03001729}
1730
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001731static void valleyview_pipestat_irq_ack(struct drm_i915_private *dev_priv,
1732 u32 iir, u32 pipe_stats[I915_MAX_PIPES])
Imre Deakc1874ed2014-02-04 21:35:46 +02001733{
Imre Deakc1874ed2014-02-04 21:35:46 +02001734 int pipe;
1735
Imre Deak58ead0d2014-02-04 21:35:47 +02001736 spin_lock(&dev_priv->irq_lock);
Ville Syrjälä1ca993d2016-02-18 21:54:26 +02001737
1738 if (!dev_priv->display_irqs_enabled) {
1739 spin_unlock(&dev_priv->irq_lock);
1740 return;
1741 }
1742
Damien Lespiau055e3932014-08-18 13:49:10 +01001743 for_each_pipe(dev_priv, pipe) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001744 i915_reg_t reg;
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001745 u32 mask, iir_bit = 0;
Imre Deak91d181d2014-02-10 18:42:49 +02001746
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001747 /*
1748 * PIPESTAT bits get signalled even when the interrupt is
1749 * disabled with the mask bits, and some of the status bits do
1750 * not generate interrupts at all (like the underrun bit). Hence
1751 * we need to be careful that we only handle what we want to
1752 * handle.
1753 */
Daniel Vetter0f239f42014-09-30 10:56:49 +02001754
1755 /* fifo underruns are filterered in the underrun handler. */
1756 mask = PIPE_FIFO_UNDERRUN_STATUS;
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001757
1758 switch (pipe) {
1759 case PIPE_A:
1760 iir_bit = I915_DISPLAY_PIPE_A_EVENT_INTERRUPT;
1761 break;
1762 case PIPE_B:
1763 iir_bit = I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
1764 break;
Ville Syrjälä3278f672014-04-09 13:28:49 +03001765 case PIPE_C:
1766 iir_bit = I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
1767 break;
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001768 }
1769 if (iir & iir_bit)
1770 mask |= dev_priv->pipestat_irq_mask[pipe];
1771
1772 if (!mask)
Imre Deak91d181d2014-02-10 18:42:49 +02001773 continue;
1774
1775 reg = PIPESTAT(pipe);
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001776 mask |= PIPESTAT_INT_ENABLE_MASK;
1777 pipe_stats[pipe] = I915_READ(reg) & mask;
Imre Deakc1874ed2014-02-04 21:35:46 +02001778
1779 /*
1780 * Clear the PIPE*STAT regs before the IIR
1781 */
Imre Deak91d181d2014-02-10 18:42:49 +02001782 if (pipe_stats[pipe] & (PIPE_FIFO_UNDERRUN_STATUS |
1783 PIPESTAT_INT_STATUS_MASK))
Imre Deakc1874ed2014-02-04 21:35:46 +02001784 I915_WRITE(reg, pipe_stats[pipe]);
1785 }
Imre Deak58ead0d2014-02-04 21:35:47 +02001786 spin_unlock(&dev_priv->irq_lock);
Ville Syrjälä2ecb8ca2016-04-13 21:19:55 +03001787}
1788
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001789static void valleyview_pipestat_irq_handler(struct drm_i915_private *dev_priv,
Ville Syrjälä2ecb8ca2016-04-13 21:19:55 +03001790 u32 pipe_stats[I915_MAX_PIPES])
1791{
Ville Syrjälä2ecb8ca2016-04-13 21:19:55 +03001792 enum pipe pipe;
Imre Deakc1874ed2014-02-04 21:35:46 +02001793
Damien Lespiau055e3932014-08-18 13:49:10 +01001794 for_each_pipe(dev_priv, pipe) {
Daniel Vetter5a21b662016-05-24 17:13:53 +02001795 if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
1796 intel_pipe_handle_vblank(dev_priv, pipe))
1797 intel_check_page_flip(dev_priv, pipe);
Imre Deakc1874ed2014-02-04 21:35:46 +02001798
Maarten Lankhorst5251f042016-05-17 15:07:47 +02001799 if (pipe_stats[pipe] & PLANE_FLIP_DONE_INT_STATUS_VLV)
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +02001800 intel_finish_page_flip_cs(dev_priv, pipe);
Imre Deakc1874ed2014-02-04 21:35:46 +02001801
1802 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001803 i9xx_pipe_crc_irq_handler(dev_priv, pipe);
Imre Deakc1874ed2014-02-04 21:35:46 +02001804
Daniel Vetter1f7247c2014-09-30 10:56:48 +02001805 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
1806 intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
Imre Deakc1874ed2014-02-04 21:35:46 +02001807 }
1808
1809 if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001810 gmbus_irq_handler(dev_priv);
Imre Deakc1874ed2014-02-04 21:35:46 +02001811}
1812
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03001813static u32 i9xx_hpd_irq_ack(struct drm_i915_private *dev_priv)
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001814{
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001815 u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03001816
1817 if (hotplug_status)
1818 I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
1819
1820 return hotplug_status;
1821}
1822
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001823static void i9xx_hpd_irq_handler(struct drm_i915_private *dev_priv,
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03001824 u32 hotplug_status)
1825{
Ville Syrjälä42db67d2015-08-28 21:26:27 +03001826 u32 pin_mask = 0, long_mask = 0;
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001827
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001828 if (IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) ||
1829 IS_CHERRYVIEW(dev_priv)) {
Jani Nikula0d2e4292015-05-27 15:03:39 +03001830 u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_G4X;
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001831
Ville Syrjälä58f2cf22015-08-28 22:59:08 +03001832 if (hotplug_trigger) {
1833 intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
1834 hotplug_trigger, hpd_status_g4x,
1835 i9xx_port_hotplug_long_detect);
1836
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001837 intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
Ville Syrjälä58f2cf22015-08-28 22:59:08 +03001838 }
Jani Nikula369712e2015-05-27 15:03:40 +03001839
1840 if (hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001841 dp_aux_irq_handler(dev_priv);
Jani Nikula0d2e4292015-05-27 15:03:39 +03001842 } else {
1843 u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001844
Ville Syrjälä58f2cf22015-08-28 22:59:08 +03001845 if (hotplug_trigger) {
1846 intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
Daniel Vetter44cc6c02015-09-30 08:47:41 +02001847 hotplug_trigger, hpd_status_i915,
Ville Syrjälä58f2cf22015-08-28 22:59:08 +03001848 i9xx_port_hotplug_long_detect);
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001849 intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
Ville Syrjälä58f2cf22015-08-28 22:59:08 +03001850 }
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001851 }
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001852}
1853
Daniel Vetterff1f5252012-10-02 15:10:55 +02001854static irqreturn_t valleyview_irq_handler(int irq, void *arg)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001855{
Daniel Vetter45a83f82014-05-12 19:17:55 +02001856 struct drm_device *dev = arg;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001857 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001858 irqreturn_t ret = IRQ_NONE;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001859
Imre Deak2dd2a882015-02-24 11:14:30 +02001860 if (!intel_irqs_enabled(dev_priv))
1861 return IRQ_NONE;
1862
Imre Deak1f814da2015-12-16 02:52:19 +02001863 /* IRQs are synced during runtime_suspend, we don't require a wakeref */
1864 disable_rpm_wakeref_asserts(dev_priv);
1865
Ville Syrjälä1e1cace2016-04-13 21:19:52 +03001866 do {
Ville Syrjälä6e814802016-04-13 21:19:53 +03001867 u32 iir, gt_iir, pm_iir;
Ville Syrjälä2ecb8ca2016-04-13 21:19:55 +03001868 u32 pipe_stats[I915_MAX_PIPES] = {};
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03001869 u32 hotplug_status = 0;
Ville Syrjäläa5e485a2016-04-13 21:19:51 +03001870 u32 ier = 0;
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001871
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001872 gt_iir = I915_READ(GTIIR);
1873 pm_iir = I915_READ(GEN6_PMIIR);
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001874 iir = I915_READ(VLV_IIR);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001875
1876 if (gt_iir == 0 && pm_iir == 0 && iir == 0)
Ville Syrjälä1e1cace2016-04-13 21:19:52 +03001877 break;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001878
1879 ret = IRQ_HANDLED;
1880
Ville Syrjäläa5e485a2016-04-13 21:19:51 +03001881 /*
1882 * Theory on interrupt generation, based on empirical evidence:
1883 *
1884 * x = ((VLV_IIR & VLV_IER) ||
1885 * (((GT_IIR & GT_IER) || (GEN6_PMIIR & GEN6_PMIER)) &&
1886 * (VLV_MASTER_IER & MASTER_INTERRUPT_ENABLE)));
1887 *
1888 * A CPU interrupt will only be raised when 'x' has a 0->1 edge.
1889 * Hence we clear MASTER_INTERRUPT_ENABLE and VLV_IER to
1890 * guarantee the CPU interrupt will be raised again even if we
1891 * don't end up clearing all the VLV_IIR, GT_IIR, GEN6_PMIIR
1892 * bits this time around.
1893 */
Ville Syrjälä4a0a0202016-04-13 21:19:50 +03001894 I915_WRITE(VLV_MASTER_IER, 0);
Ville Syrjäläa5e485a2016-04-13 21:19:51 +03001895 ier = I915_READ(VLV_IER);
1896 I915_WRITE(VLV_IER, 0);
Ville Syrjälä4a0a0202016-04-13 21:19:50 +03001897
1898 if (gt_iir)
1899 I915_WRITE(GTIIR, gt_iir);
1900 if (pm_iir)
1901 I915_WRITE(GEN6_PMIIR, pm_iir);
1902
Ville Syrjälä7ce4d1f2016-04-13 21:19:49 +03001903 if (iir & I915_DISPLAY_PORT_INTERRUPT)
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03001904 hotplug_status = i9xx_hpd_irq_ack(dev_priv);
Ville Syrjälä7ce4d1f2016-04-13 21:19:49 +03001905
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001906 /* Call regardless, as some status bits might not be
1907 * signalled in iir */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001908 valleyview_pipestat_irq_ack(dev_priv, iir, pipe_stats);
Ville Syrjälä7ce4d1f2016-04-13 21:19:49 +03001909
Jerome Anandeef57322017-01-25 04:27:49 +05301910 if (iir & (I915_LPE_PIPE_A_INTERRUPT |
1911 I915_LPE_PIPE_B_INTERRUPT))
1912 intel_lpe_audio_irq_handler(dev_priv);
1913
Ville Syrjälä7ce4d1f2016-04-13 21:19:49 +03001914 /*
1915 * VLV_IIR is single buffered, and reflects the level
1916 * from PIPESTAT/PORT_HOTPLUG_STAT, hence clear it last.
1917 */
1918 if (iir)
1919 I915_WRITE(VLV_IIR, iir);
Ville Syrjälä4a0a0202016-04-13 21:19:50 +03001920
Ville Syrjäläa5e485a2016-04-13 21:19:51 +03001921 I915_WRITE(VLV_IER, ier);
Ville Syrjälä4a0a0202016-04-13 21:19:50 +03001922 I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
1923 POSTING_READ(VLV_MASTER_IER);
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03001924
Ville Syrjälä52894872016-04-13 21:19:56 +03001925 if (gt_iir)
Ville Syrjälä261e40b2016-04-13 21:19:57 +03001926 snb_gt_irq_handler(dev_priv, gt_iir);
Ville Syrjälä52894872016-04-13 21:19:56 +03001927 if (pm_iir)
1928 gen6_rps_irq_handler(dev_priv, pm_iir);
1929
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03001930 if (hotplug_status)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001931 i9xx_hpd_irq_handler(dev_priv, hotplug_status);
Ville Syrjälä2ecb8ca2016-04-13 21:19:55 +03001932
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001933 valleyview_pipestat_irq_handler(dev_priv, pipe_stats);
Ville Syrjälä1e1cace2016-04-13 21:19:52 +03001934 } while (0);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001935
Imre Deak1f814da2015-12-16 02:52:19 +02001936 enable_rpm_wakeref_asserts(dev_priv);
1937
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001938 return ret;
1939}
1940
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001941static irqreturn_t cherryview_irq_handler(int irq, void *arg)
1942{
Daniel Vetter45a83f82014-05-12 19:17:55 +02001943 struct drm_device *dev = arg;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001944 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001945 irqreturn_t ret = IRQ_NONE;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001946
Imre Deak2dd2a882015-02-24 11:14:30 +02001947 if (!intel_irqs_enabled(dev_priv))
1948 return IRQ_NONE;
1949
Imre Deak1f814da2015-12-16 02:52:19 +02001950 /* IRQs are synced during runtime_suspend, we don't require a wakeref */
1951 disable_rpm_wakeref_asserts(dev_priv);
1952
Chris Wilson579de732016-03-14 09:01:57 +00001953 do {
Ville Syrjälä6e814802016-04-13 21:19:53 +03001954 u32 master_ctl, iir;
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001955 u32 gt_iir[4] = {};
Ville Syrjälä2ecb8ca2016-04-13 21:19:55 +03001956 u32 pipe_stats[I915_MAX_PIPES] = {};
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03001957 u32 hotplug_status = 0;
Ville Syrjäläa5e485a2016-04-13 21:19:51 +03001958 u32 ier = 0;
1959
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03001960 master_ctl = I915_READ(GEN8_MASTER_IRQ) & ~GEN8_MASTER_IRQ_CONTROL;
1961 iir = I915_READ(VLV_IIR);
Ville Syrjälä3278f672014-04-09 13:28:49 +03001962
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03001963 if (master_ctl == 0 && iir == 0)
1964 break;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001965
Oscar Mateo27b6c122014-06-16 16:11:00 +01001966 ret = IRQ_HANDLED;
1967
Ville Syrjäläa5e485a2016-04-13 21:19:51 +03001968 /*
1969 * Theory on interrupt generation, based on empirical evidence:
1970 *
1971 * x = ((VLV_IIR & VLV_IER) ||
1972 * ((GEN8_MASTER_IRQ & ~GEN8_MASTER_IRQ_CONTROL) &&
1973 * (GEN8_MASTER_IRQ & GEN8_MASTER_IRQ_CONTROL)));
1974 *
1975 * A CPU interrupt will only be raised when 'x' has a 0->1 edge.
1976 * Hence we clear GEN8_MASTER_IRQ_CONTROL and VLV_IER to
1977 * guarantee the CPU interrupt will be raised again even if we
1978 * don't end up clearing all the VLV_IIR and GEN8_MASTER_IRQ_CONTROL
1979 * bits this time around.
1980 */
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03001981 I915_WRITE(GEN8_MASTER_IRQ, 0);
Ville Syrjäläa5e485a2016-04-13 21:19:51 +03001982 ier = I915_READ(VLV_IER);
1983 I915_WRITE(VLV_IER, 0);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001984
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001985 gen8_gt_irq_ack(dev_priv, master_ctl, gt_iir);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001986
Ville Syrjälä7ce4d1f2016-04-13 21:19:49 +03001987 if (iir & I915_DISPLAY_PORT_INTERRUPT)
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03001988 hotplug_status = i9xx_hpd_irq_ack(dev_priv);
Ville Syrjälä7ce4d1f2016-04-13 21:19:49 +03001989
Oscar Mateo27b6c122014-06-16 16:11:00 +01001990 /* Call regardless, as some status bits might not be
1991 * signalled in iir */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001992 valleyview_pipestat_irq_ack(dev_priv, iir, pipe_stats);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001993
Jerome Anandeef57322017-01-25 04:27:49 +05301994 if (iir & (I915_LPE_PIPE_A_INTERRUPT |
1995 I915_LPE_PIPE_B_INTERRUPT |
1996 I915_LPE_PIPE_C_INTERRUPT))
1997 intel_lpe_audio_irq_handler(dev_priv);
1998
Ville Syrjälä7ce4d1f2016-04-13 21:19:49 +03001999 /*
2000 * VLV_IIR is single buffered, and reflects the level
2001 * from PIPESTAT/PORT_HOTPLUG_STAT, hence clear it last.
2002 */
2003 if (iir)
2004 I915_WRITE(VLV_IIR, iir);
2005
Ville Syrjäläa5e485a2016-04-13 21:19:51 +03002006 I915_WRITE(VLV_IER, ier);
Ville Syrjäläe5328c42016-04-13 21:19:47 +03002007 I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03002008 POSTING_READ(GEN8_MASTER_IRQ);
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03002009
Ville Syrjäläe30e2512016-04-13 21:19:58 +03002010 gen8_gt_irq_handler(dev_priv, gt_iir);
2011
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03002012 if (hotplug_status)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002013 i9xx_hpd_irq_handler(dev_priv, hotplug_status);
Ville Syrjälä2ecb8ca2016-04-13 21:19:55 +03002014
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002015 valleyview_pipestat_irq_handler(dev_priv, pipe_stats);
Chris Wilson579de732016-03-14 09:01:57 +00002016 } while (0);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03002017
Imre Deak1f814da2015-12-16 02:52:19 +02002018 enable_rpm_wakeref_asserts(dev_priv);
2019
Ville Syrjälä43f328d2014-04-09 20:40:52 +03002020 return ret;
2021}
2022
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002023static void ibx_hpd_irq_handler(struct drm_i915_private *dev_priv,
2024 u32 hotplug_trigger,
Ville Syrjälä40e56412015-08-27 23:56:10 +03002025 const u32 hpd[HPD_NUM_PINS])
2026{
Ville Syrjälä40e56412015-08-27 23:56:10 +03002027 u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
2028
Jani Nikula6a39d7c2015-11-25 16:47:22 +02002029 /*
2030 * Somehow the PCH doesn't seem to really ack the interrupt to the CPU
2031 * unless we touch the hotplug register, even if hotplug_trigger is
2032 * zero. Not acking leads to "The master control interrupt lied (SDE)!"
2033 * errors.
2034 */
Ville Syrjälä40e56412015-08-27 23:56:10 +03002035 dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
Jani Nikula6a39d7c2015-11-25 16:47:22 +02002036 if (!hotplug_trigger) {
2037 u32 mask = PORTA_HOTPLUG_STATUS_MASK |
2038 PORTD_HOTPLUG_STATUS_MASK |
2039 PORTC_HOTPLUG_STATUS_MASK |
2040 PORTB_HOTPLUG_STATUS_MASK;
2041 dig_hotplug_reg &= ~mask;
2042 }
2043
Ville Syrjälä40e56412015-08-27 23:56:10 +03002044 I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
Jani Nikula6a39d7c2015-11-25 16:47:22 +02002045 if (!hotplug_trigger)
2046 return;
Ville Syrjälä40e56412015-08-27 23:56:10 +03002047
2048 intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
2049 dig_hotplug_reg, hpd,
2050 pch_port_hotplug_long_detect);
2051
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002052 intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
Ville Syrjälä40e56412015-08-27 23:56:10 +03002053}
2054
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002055static void ibx_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
Jesse Barnes776ad802011-01-04 15:09:39 -08002056{
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002057 int pipe;
Egbert Eichb543fb02013-04-16 13:36:54 +02002058 u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK;
Jesse Barnes776ad802011-01-04 15:09:39 -08002059
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002060 ibx_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ibx);
Daniel Vetter91d131d2013-06-27 17:52:14 +02002061
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +03002062 if (pch_iir & SDE_AUDIO_POWER_MASK) {
2063 int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >>
2064 SDE_AUDIO_POWER_SHIFT);
Jesse Barnes776ad802011-01-04 15:09:39 -08002065 DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +03002066 port_name(port));
2067 }
Jesse Barnes776ad802011-01-04 15:09:39 -08002068
Daniel Vetterce99c252012-12-01 13:53:47 +01002069 if (pch_iir & SDE_AUX_MASK)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002070 dp_aux_irq_handler(dev_priv);
Daniel Vetterce99c252012-12-01 13:53:47 +01002071
Jesse Barnes776ad802011-01-04 15:09:39 -08002072 if (pch_iir & SDE_GMBUS)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002073 gmbus_irq_handler(dev_priv);
Jesse Barnes776ad802011-01-04 15:09:39 -08002074
2075 if (pch_iir & SDE_AUDIO_HDCP_MASK)
2076 DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");
2077
2078 if (pch_iir & SDE_AUDIO_TRANS_MASK)
2079 DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");
2080
2081 if (pch_iir & SDE_POISON)
2082 DRM_ERROR("PCH poison interrupt\n");
2083
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002084 if (pch_iir & SDE_FDI_MASK)
Damien Lespiau055e3932014-08-18 13:49:10 +01002085 for_each_pipe(dev_priv, pipe)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002086 DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
2087 pipe_name(pipe),
2088 I915_READ(FDI_RX_IIR(pipe)));
Jesse Barnes776ad802011-01-04 15:09:39 -08002089
2090 if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
2091 DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");
2092
2093 if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
2094 DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");
2095
Jesse Barnes776ad802011-01-04 15:09:39 -08002096 if (pch_iir & SDE_TRANSA_FIFO_UNDER)
Daniel Vetter1f7247c2014-09-30 10:56:48 +02002097 intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_A);
Paulo Zanoni86642812013-04-12 17:57:57 -03002098
2099 if (pch_iir & SDE_TRANSB_FIFO_UNDER)
Daniel Vetter1f7247c2014-09-30 10:56:48 +02002100 intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_B);
Paulo Zanoni86642812013-04-12 17:57:57 -03002101}
2102
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002103static void ivb_err_int_handler(struct drm_i915_private *dev_priv)
Paulo Zanoni86642812013-04-12 17:57:57 -03002104{
Paulo Zanoni86642812013-04-12 17:57:57 -03002105 u32 err_int = I915_READ(GEN7_ERR_INT);
Daniel Vetter5a69b892013-10-16 22:55:52 +02002106 enum pipe pipe;
Paulo Zanoni86642812013-04-12 17:57:57 -03002107
Paulo Zanonide032bf2013-04-12 17:57:58 -03002108 if (err_int & ERR_INT_POISON)
2109 DRM_ERROR("Poison interrupt\n");
2110
Damien Lespiau055e3932014-08-18 13:49:10 +01002111 for_each_pipe(dev_priv, pipe) {
Daniel Vetter1f7247c2014-09-30 10:56:48 +02002112 if (err_int & ERR_INT_FIFO_UNDERRUN(pipe))
2113 intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
Paulo Zanoni86642812013-04-12 17:57:57 -03002114
Daniel Vetter5a69b892013-10-16 22:55:52 +02002115 if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) {
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002116 if (IS_IVYBRIDGE(dev_priv))
2117 ivb_pipe_crc_irq_handler(dev_priv, pipe);
Daniel Vetter5a69b892013-10-16 22:55:52 +02002118 else
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002119 hsw_pipe_crc_irq_handler(dev_priv, pipe);
Daniel Vetter5a69b892013-10-16 22:55:52 +02002120 }
2121 }
Shuang He8bf1e9f2013-10-15 18:55:27 +01002122
Paulo Zanoni86642812013-04-12 17:57:57 -03002123 I915_WRITE(GEN7_ERR_INT, err_int);
2124}
2125
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002126static void cpt_serr_int_handler(struct drm_i915_private *dev_priv)
Paulo Zanoni86642812013-04-12 17:57:57 -03002127{
Paulo Zanoni86642812013-04-12 17:57:57 -03002128 u32 serr_int = I915_READ(SERR_INT);
2129
Paulo Zanonide032bf2013-04-12 17:57:58 -03002130 if (serr_int & SERR_INT_POISON)
2131 DRM_ERROR("PCH poison interrupt\n");
2132
Paulo Zanoni86642812013-04-12 17:57:57 -03002133 if (serr_int & SERR_INT_TRANS_A_FIFO_UNDERRUN)
Daniel Vetter1f7247c2014-09-30 10:56:48 +02002134 intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_A);
Paulo Zanoni86642812013-04-12 17:57:57 -03002135
2136 if (serr_int & SERR_INT_TRANS_B_FIFO_UNDERRUN)
Daniel Vetter1f7247c2014-09-30 10:56:48 +02002137 intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_B);
Paulo Zanoni86642812013-04-12 17:57:57 -03002138
2139 if (serr_int & SERR_INT_TRANS_C_FIFO_UNDERRUN)
Daniel Vetter1f7247c2014-09-30 10:56:48 +02002140 intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_C);
Paulo Zanoni86642812013-04-12 17:57:57 -03002141
2142 I915_WRITE(SERR_INT, serr_int);
Jesse Barnes776ad802011-01-04 15:09:39 -08002143}
2144
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002145static void cpt_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
Adam Jackson23e81d62012-06-06 15:45:44 -04002146{
Adam Jackson23e81d62012-06-06 15:45:44 -04002147 int pipe;
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03002148 u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT;
Adam Jackson23e81d62012-06-06 15:45:44 -04002149
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002150 ibx_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_cpt);
Daniel Vetter91d131d2013-06-27 17:52:14 +02002151
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +03002152 if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) {
2153 int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
2154 SDE_AUDIO_POWER_SHIFT_CPT);
2155 DRM_DEBUG_DRIVER("PCH audio power change on port %c\n",
2156 port_name(port));
2157 }
Adam Jackson23e81d62012-06-06 15:45:44 -04002158
2159 if (pch_iir & SDE_AUX_MASK_CPT)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002160 dp_aux_irq_handler(dev_priv);
Adam Jackson23e81d62012-06-06 15:45:44 -04002161
2162 if (pch_iir & SDE_GMBUS_CPT)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002163 gmbus_irq_handler(dev_priv);
Adam Jackson23e81d62012-06-06 15:45:44 -04002164
2165 if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
2166 DRM_DEBUG_DRIVER("Audio CP request interrupt\n");
2167
2168 if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
2169 DRM_DEBUG_DRIVER("Audio CP change interrupt\n");
2170
2171 if (pch_iir & SDE_FDI_MASK_CPT)
Damien Lespiau055e3932014-08-18 13:49:10 +01002172 for_each_pipe(dev_priv, pipe)
Adam Jackson23e81d62012-06-06 15:45:44 -04002173 DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
2174 pipe_name(pipe),
2175 I915_READ(FDI_RX_IIR(pipe)));
Paulo Zanoni86642812013-04-12 17:57:57 -03002176
2177 if (pch_iir & SDE_ERROR_CPT)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002178 cpt_serr_int_handler(dev_priv);
Adam Jackson23e81d62012-06-06 15:45:44 -04002179}
2180
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002181static void spt_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03002182{
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03002183 u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_SPT &
2184 ~SDE_PORTE_HOTPLUG_SPT;
2185 u32 hotplug2_trigger = pch_iir & SDE_PORTE_HOTPLUG_SPT;
2186 u32 pin_mask = 0, long_mask = 0;
2187
2188 if (hotplug_trigger) {
2189 u32 dig_hotplug_reg;
2190
2191 dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
2192 I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
2193
2194 intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
2195 dig_hotplug_reg, hpd_spt,
Ville Syrjälä74c0b392015-08-27 23:56:07 +03002196 spt_port_hotplug_long_detect);
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03002197 }
2198
2199 if (hotplug2_trigger) {
2200 u32 dig_hotplug_reg;
2201
2202 dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG2);
2203 I915_WRITE(PCH_PORT_HOTPLUG2, dig_hotplug_reg);
2204
2205 intel_get_hpd_pins(&pin_mask, &long_mask, hotplug2_trigger,
2206 dig_hotplug_reg, hpd_spt,
2207 spt_port_hotplug2_long_detect);
2208 }
2209
2210 if (pin_mask)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002211 intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03002212
2213 if (pch_iir & SDE_GMBUS_CPT)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002214 gmbus_irq_handler(dev_priv);
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03002215}
2216
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002217static void ilk_hpd_irq_handler(struct drm_i915_private *dev_priv,
2218 u32 hotplug_trigger,
Ville Syrjälä40e56412015-08-27 23:56:10 +03002219 const u32 hpd[HPD_NUM_PINS])
2220{
Ville Syrjälä40e56412015-08-27 23:56:10 +03002221 u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
2222
2223 dig_hotplug_reg = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL);
2224 I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, dig_hotplug_reg);
2225
2226 intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
2227 dig_hotplug_reg, hpd,
2228 ilk_port_hotplug_long_detect);
2229
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002230 intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
Ville Syrjälä40e56412015-08-27 23:56:10 +03002231}
2232
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002233static void ilk_display_irq_handler(struct drm_i915_private *dev_priv,
2234 u32 de_iir)
Paulo Zanonic008bc62013-07-12 16:35:10 -03002235{
Daniel Vetter40da17c22013-10-21 18:04:36 +02002236 enum pipe pipe;
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03002237 u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG;
2238
Ville Syrjälä40e56412015-08-27 23:56:10 +03002239 if (hotplug_trigger)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002240 ilk_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ilk);
Paulo Zanonic008bc62013-07-12 16:35:10 -03002241
2242 if (de_iir & DE_AUX_CHANNEL_A)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002243 dp_aux_irq_handler(dev_priv);
Paulo Zanonic008bc62013-07-12 16:35:10 -03002244
2245 if (de_iir & DE_GSE)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002246 intel_opregion_asle_intr(dev_priv);
Paulo Zanonic008bc62013-07-12 16:35:10 -03002247
Paulo Zanonic008bc62013-07-12 16:35:10 -03002248 if (de_iir & DE_POISON)
2249 DRM_ERROR("Poison interrupt\n");
2250
Damien Lespiau055e3932014-08-18 13:49:10 +01002251 for_each_pipe(dev_priv, pipe) {
Daniel Vetter5a21b662016-05-24 17:13:53 +02002252 if (de_iir & DE_PIPE_VBLANK(pipe) &&
2253 intel_pipe_handle_vblank(dev_priv, pipe))
2254 intel_check_page_flip(dev_priv, pipe);
Paulo Zanonic008bc62013-07-12 16:35:10 -03002255
Daniel Vetter40da17c22013-10-21 18:04:36 +02002256 if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe))
Daniel Vetter1f7247c2014-09-30 10:56:48 +02002257 intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
Paulo Zanonic008bc62013-07-12 16:35:10 -03002258
Daniel Vetter40da17c22013-10-21 18:04:36 +02002259 if (de_iir & DE_PIPE_CRC_DONE(pipe))
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002260 i9xx_pipe_crc_irq_handler(dev_priv, pipe);
Daniel Vetter5b3a8562013-10-16 22:55:48 +02002261
Daniel Vetter40da17c22013-10-21 18:04:36 +02002262 /* plane/pipes map 1:1 on ilk+ */
Maarten Lankhorst5251f042016-05-17 15:07:47 +02002263 if (de_iir & DE_PLANE_FLIP_DONE(pipe))
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +02002264 intel_finish_page_flip_cs(dev_priv, pipe);
Paulo Zanonic008bc62013-07-12 16:35:10 -03002265 }
2266
2267 /* check event from PCH */
2268 if (de_iir & DE_PCH_EVENT) {
2269 u32 pch_iir = I915_READ(SDEIIR);
2270
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002271 if (HAS_PCH_CPT(dev_priv))
2272 cpt_irq_handler(dev_priv, pch_iir);
Paulo Zanonic008bc62013-07-12 16:35:10 -03002273 else
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002274 ibx_irq_handler(dev_priv, pch_iir);
Paulo Zanonic008bc62013-07-12 16:35:10 -03002275
2276 /* should clear PCH hotplug event before clear CPU irq */
2277 I915_WRITE(SDEIIR, pch_iir);
2278 }
2279
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002280 if (IS_GEN5(dev_priv) && de_iir & DE_PCU_EVENT)
2281 ironlake_rps_change_irq_handler(dev_priv);
Paulo Zanonic008bc62013-07-12 16:35:10 -03002282}
2283
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002284static void ivb_display_irq_handler(struct drm_i915_private *dev_priv,
2285 u32 de_iir)
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002286{
Damien Lespiau07d27e22014-03-03 17:31:46 +00002287 enum pipe pipe;
Ville Syrjälä23bb4cb2015-08-27 23:56:04 +03002288 u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG_IVB;
2289
Ville Syrjälä40e56412015-08-27 23:56:10 +03002290 if (hotplug_trigger)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002291 ilk_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ivb);
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002292
2293 if (de_iir & DE_ERR_INT_IVB)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002294 ivb_err_int_handler(dev_priv);
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002295
2296 if (de_iir & DE_AUX_CHANNEL_A_IVB)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002297 dp_aux_irq_handler(dev_priv);
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002298
2299 if (de_iir & DE_GSE_IVB)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002300 intel_opregion_asle_intr(dev_priv);
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002301
Damien Lespiau055e3932014-08-18 13:49:10 +01002302 for_each_pipe(dev_priv, pipe) {
Daniel Vetter5a21b662016-05-24 17:13:53 +02002303 if (de_iir & (DE_PIPE_VBLANK_IVB(pipe)) &&
2304 intel_pipe_handle_vblank(dev_priv, pipe))
2305 intel_check_page_flip(dev_priv, pipe);
Daniel Vetter40da17c22013-10-21 18:04:36 +02002306
2307 /* plane/pipes map 1:1 on ilk+ */
Maarten Lankhorst5251f042016-05-17 15:07:47 +02002308 if (de_iir & DE_PLANE_FLIP_DONE_IVB(pipe))
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +02002309 intel_finish_page_flip_cs(dev_priv, pipe);
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002310 }
2311
2312 /* check event from PCH */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002313 if (!HAS_PCH_NOP(dev_priv) && (de_iir & DE_PCH_EVENT_IVB)) {
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002314 u32 pch_iir = I915_READ(SDEIIR);
2315
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002316 cpt_irq_handler(dev_priv, pch_iir);
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002317
2318 /* clear PCH hotplug event before clear CPU irq */
2319 I915_WRITE(SDEIIR, pch_iir);
2320 }
2321}
2322
Oscar Mateo72c90f62014-06-16 16:10:57 +01002323/*
2324 * To handle irqs with the minimum potential races with fresh interrupts, we:
2325 * 1 - Disable Master Interrupt Control.
2326 * 2 - Find the source(s) of the interrupt.
2327 * 3 - Clear the Interrupt Identity bits (IIR).
2328 * 4 - Process the interrupt(s) that had bits set in the IIRs.
2329 * 5 - Re-enable Master Interrupt Control.
2330 */
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002331static irqreturn_t ironlake_irq_handler(int irq, void *arg)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002332{
Daniel Vetter45a83f82014-05-12 19:17:55 +02002333 struct drm_device *dev = arg;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002334 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002335 u32 de_iir, gt_iir, de_ier, sde_ier = 0;
Chris Wilson0e434062012-05-09 21:45:44 +01002336 irqreturn_t ret = IRQ_NONE;
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002337
Imre Deak2dd2a882015-02-24 11:14:30 +02002338 if (!intel_irqs_enabled(dev_priv))
2339 return IRQ_NONE;
2340
Imre Deak1f814da2015-12-16 02:52:19 +02002341 /* IRQs are synced during runtime_suspend, we don't require a wakeref */
2342 disable_rpm_wakeref_asserts(dev_priv);
2343
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002344 /* disable master interrupt before clearing iir */
2345 de_ier = I915_READ(DEIER);
2346 I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
Paulo Zanoni23a78512013-07-12 16:35:14 -03002347 POSTING_READ(DEIER);
Chris Wilson0e434062012-05-09 21:45:44 +01002348
Paulo Zanoni44498ae2013-02-22 17:05:28 -03002349 /* Disable south interrupts. We'll only write to SDEIIR once, so further
2350 * interrupts will will be stored on its back queue, and then we'll be
2351 * able to process them after we restore SDEIER (as soon as we restore
2352 * it, we'll get an interrupt if SDEIIR still has something to process
2353 * due to its back queue). */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002354 if (!HAS_PCH_NOP(dev_priv)) {
Ben Widawskyab5c6082013-04-05 13:12:41 -07002355 sde_ier = I915_READ(SDEIER);
2356 I915_WRITE(SDEIER, 0);
2357 POSTING_READ(SDEIER);
2358 }
Paulo Zanoni44498ae2013-02-22 17:05:28 -03002359
Oscar Mateo72c90f62014-06-16 16:10:57 +01002360 /* Find, clear, then process each source of interrupt */
2361
Chris Wilson0e434062012-05-09 21:45:44 +01002362 gt_iir = I915_READ(GTIIR);
2363 if (gt_iir) {
Oscar Mateo72c90f62014-06-16 16:10:57 +01002364 I915_WRITE(GTIIR, gt_iir);
2365 ret = IRQ_HANDLED;
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002366 if (INTEL_GEN(dev_priv) >= 6)
Ville Syrjälä261e40b2016-04-13 21:19:57 +03002367 snb_gt_irq_handler(dev_priv, gt_iir);
Paulo Zanonid8fc8a42013-07-19 18:57:55 -03002368 else
Ville Syrjälä261e40b2016-04-13 21:19:57 +03002369 ilk_gt_irq_handler(dev_priv, gt_iir);
Chris Wilson0e434062012-05-09 21:45:44 +01002370 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002371
2372 de_iir = I915_READ(DEIIR);
Chris Wilson0e434062012-05-09 21:45:44 +01002373 if (de_iir) {
Oscar Mateo72c90f62014-06-16 16:10:57 +01002374 I915_WRITE(DEIIR, de_iir);
2375 ret = IRQ_HANDLED;
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002376 if (INTEL_GEN(dev_priv) >= 7)
2377 ivb_display_irq_handler(dev_priv, de_iir);
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002378 else
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002379 ilk_display_irq_handler(dev_priv, de_iir);
Chris Wilson0e434062012-05-09 21:45:44 +01002380 }
2381
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002382 if (INTEL_GEN(dev_priv) >= 6) {
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002383 u32 pm_iir = I915_READ(GEN6_PMIIR);
2384 if (pm_iir) {
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002385 I915_WRITE(GEN6_PMIIR, pm_iir);
2386 ret = IRQ_HANDLED;
Oscar Mateo72c90f62014-06-16 16:10:57 +01002387 gen6_rps_irq_handler(dev_priv, pm_iir);
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002388 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002389 }
2390
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002391 I915_WRITE(DEIER, de_ier);
2392 POSTING_READ(DEIER);
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002393 if (!HAS_PCH_NOP(dev_priv)) {
Ben Widawskyab5c6082013-04-05 13:12:41 -07002394 I915_WRITE(SDEIER, sde_ier);
2395 POSTING_READ(SDEIER);
2396 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002397
Imre Deak1f814da2015-12-16 02:52:19 +02002398 /* IRQs are synced during runtime_suspend, we don't require a wakeref */
2399 enable_rpm_wakeref_asserts(dev_priv);
2400
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002401 return ret;
2402}
2403
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002404static void bxt_hpd_irq_handler(struct drm_i915_private *dev_priv,
2405 u32 hotplug_trigger,
Ville Syrjälä40e56412015-08-27 23:56:10 +03002406 const u32 hpd[HPD_NUM_PINS])
Shashank Sharmad04a4922014-08-22 17:40:41 +05302407{
Ville Syrjäläcebd87a2015-08-27 23:56:09 +03002408 u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
Shashank Sharmad04a4922014-08-22 17:40:41 +05302409
Ville Syrjäläa52bb152015-08-27 23:56:11 +03002410 dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
2411 I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
Shashank Sharmad04a4922014-08-22 17:40:41 +05302412
Ville Syrjäläcebd87a2015-08-27 23:56:09 +03002413 intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
Ville Syrjälä40e56412015-08-27 23:56:10 +03002414 dig_hotplug_reg, hpd,
Ville Syrjäläcebd87a2015-08-27 23:56:09 +03002415 bxt_port_hotplug_long_detect);
Ville Syrjälä40e56412015-08-27 23:56:10 +03002416
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002417 intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
Shashank Sharmad04a4922014-08-22 17:40:41 +05302418}
2419
Tvrtko Ursulinf11a0f42016-01-12 16:04:07 +00002420static irqreturn_t
2421gen8_de_irq_handler(struct drm_i915_private *dev_priv, u32 master_ctl)
Ben Widawskyabd58f02013-11-02 21:07:09 -07002422{
Ben Widawskyabd58f02013-11-02 21:07:09 -07002423 irqreturn_t ret = IRQ_NONE;
Tvrtko Ursulinf11a0f42016-01-12 16:04:07 +00002424 u32 iir;
Daniel Vetterc42664c2013-11-07 11:05:40 +01002425 enum pipe pipe;
Jesse Barnes88e04702014-11-13 17:51:48 +00002426
Ben Widawskyabd58f02013-11-02 21:07:09 -07002427 if (master_ctl & GEN8_DE_MISC_IRQ) {
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002428 iir = I915_READ(GEN8_DE_MISC_IIR);
2429 if (iir) {
2430 I915_WRITE(GEN8_DE_MISC_IIR, iir);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002431 ret = IRQ_HANDLED;
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002432 if (iir & GEN8_DE_MISC_GSE)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002433 intel_opregion_asle_intr(dev_priv);
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002434 else
2435 DRM_ERROR("Unexpected DE Misc interrupt\n");
Ben Widawskyabd58f02013-11-02 21:07:09 -07002436 }
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002437 else
2438 DRM_ERROR("The master control interrupt lied (DE MISC)!\n");
Ben Widawskyabd58f02013-11-02 21:07:09 -07002439 }
2440
Daniel Vetter6d766f02013-11-07 14:49:55 +01002441 if (master_ctl & GEN8_DE_PORT_IRQ) {
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002442 iir = I915_READ(GEN8_DE_PORT_IIR);
2443 if (iir) {
2444 u32 tmp_mask;
Shashank Sharmad04a4922014-08-22 17:40:41 +05302445 bool found = false;
Ville Syrjäläcebd87a2015-08-27 23:56:09 +03002446
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002447 I915_WRITE(GEN8_DE_PORT_IIR, iir);
Daniel Vetter6d766f02013-11-07 14:49:55 +01002448 ret = IRQ_HANDLED;
Jesse Barnes88e04702014-11-13 17:51:48 +00002449
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002450 tmp_mask = GEN8_AUX_CHANNEL_A;
2451 if (INTEL_INFO(dev_priv)->gen >= 9)
2452 tmp_mask |= GEN9_AUX_CHANNEL_B |
2453 GEN9_AUX_CHANNEL_C |
2454 GEN9_AUX_CHANNEL_D;
2455
2456 if (iir & tmp_mask) {
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002457 dp_aux_irq_handler(dev_priv);
Shashank Sharmad04a4922014-08-22 17:40:41 +05302458 found = true;
2459 }
2460
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02002461 if (IS_GEN9_LP(dev_priv)) {
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002462 tmp_mask = iir & BXT_DE_PORT_HOTPLUG_MASK;
2463 if (tmp_mask) {
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002464 bxt_hpd_irq_handler(dev_priv, tmp_mask,
2465 hpd_bxt);
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002466 found = true;
2467 }
2468 } else if (IS_BROADWELL(dev_priv)) {
2469 tmp_mask = iir & GEN8_PORT_DP_A_HOTPLUG;
2470 if (tmp_mask) {
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002471 ilk_hpd_irq_handler(dev_priv,
2472 tmp_mask, hpd_bdw);
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002473 found = true;
2474 }
Shashank Sharmad04a4922014-08-22 17:40:41 +05302475 }
2476
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02002477 if (IS_GEN9_LP(dev_priv) && (iir & BXT_DE_PORT_GMBUS)) {
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002478 gmbus_irq_handler(dev_priv);
Shashank Sharma9e637432014-08-22 17:40:43 +05302479 found = true;
2480 }
2481
Shashank Sharmad04a4922014-08-22 17:40:41 +05302482 if (!found)
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002483 DRM_ERROR("Unexpected DE Port interrupt\n");
Daniel Vetter6d766f02013-11-07 14:49:55 +01002484 }
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002485 else
2486 DRM_ERROR("The master control interrupt lied (DE PORT)!\n");
Daniel Vetter6d766f02013-11-07 14:49:55 +01002487 }
2488
Damien Lespiau055e3932014-08-18 13:49:10 +01002489 for_each_pipe(dev_priv, pipe) {
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002490 u32 flip_done, fault_errors;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002491
Daniel Vetterc42664c2013-11-07 11:05:40 +01002492 if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe)))
2493 continue;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002494
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002495 iir = I915_READ(GEN8_DE_PIPE_IIR(pipe));
2496 if (!iir) {
Ben Widawskyabd58f02013-11-02 21:07:09 -07002497 DRM_ERROR("The master control interrupt lied (DE PIPE)!\n");
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002498 continue;
2499 }
2500
2501 ret = IRQ_HANDLED;
2502 I915_WRITE(GEN8_DE_PIPE_IIR(pipe), iir);
2503
Daniel Vetter5a21b662016-05-24 17:13:53 +02002504 if (iir & GEN8_PIPE_VBLANK &&
2505 intel_pipe_handle_vblank(dev_priv, pipe))
2506 intel_check_page_flip(dev_priv, pipe);
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002507
2508 flip_done = iir;
2509 if (INTEL_INFO(dev_priv)->gen >= 9)
2510 flip_done &= GEN9_PIPE_PLANE1_FLIP_DONE;
2511 else
2512 flip_done &= GEN8_PIPE_PRIMARY_FLIP_DONE;
2513
Maarten Lankhorst5251f042016-05-17 15:07:47 +02002514 if (flip_done)
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +02002515 intel_finish_page_flip_cs(dev_priv, pipe);
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002516
2517 if (iir & GEN8_PIPE_CDCLK_CRC_DONE)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002518 hsw_pipe_crc_irq_handler(dev_priv, pipe);
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002519
2520 if (iir & GEN8_PIPE_FIFO_UNDERRUN)
2521 intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
2522
2523 fault_errors = iir;
2524 if (INTEL_INFO(dev_priv)->gen >= 9)
2525 fault_errors &= GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
2526 else
2527 fault_errors &= GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
2528
2529 if (fault_errors)
Tvrtko Ursulin1353ec32016-10-27 13:48:32 +01002530 DRM_ERROR("Fault errors on pipe %c: 0x%08x\n",
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002531 pipe_name(pipe),
2532 fault_errors);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002533 }
2534
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002535 if (HAS_PCH_SPLIT(dev_priv) && !HAS_PCH_NOP(dev_priv) &&
Shashank Sharma266ea3d2014-08-22 17:40:42 +05302536 master_ctl & GEN8_DE_PCH_IRQ) {
Daniel Vetter92d03a82013-11-07 11:05:43 +01002537 /*
2538 * FIXME(BDW): Assume for now that the new interrupt handling
2539 * scheme also closed the SDE interrupt handling race we've seen
2540 * on older pch-split platforms. But this needs testing.
2541 */
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002542 iir = I915_READ(SDEIIR);
2543 if (iir) {
2544 I915_WRITE(SDEIIR, iir);
Daniel Vetter92d03a82013-11-07 11:05:43 +01002545 ret = IRQ_HANDLED;
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03002546
Rodrigo Vivi22dea0b2016-07-01 17:07:12 -07002547 if (HAS_PCH_SPT(dev_priv) || HAS_PCH_KBP(dev_priv))
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002548 spt_irq_handler(dev_priv, iir);
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03002549 else
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002550 cpt_irq_handler(dev_priv, iir);
Jani Nikula2dfb0b82016-01-07 10:29:10 +02002551 } else {
2552 /*
2553 * Like on previous PCH there seems to be something
2554 * fishy going on with forwarding PCH interrupts.
2555 */
2556 DRM_DEBUG_DRIVER("The master control interrupt lied (SDE)!\n");
2557 }
Daniel Vetter92d03a82013-11-07 11:05:43 +01002558 }
2559
Tvrtko Ursulinf11a0f42016-01-12 16:04:07 +00002560 return ret;
2561}
2562
2563static irqreturn_t gen8_irq_handler(int irq, void *arg)
2564{
2565 struct drm_device *dev = arg;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002566 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursulinf11a0f42016-01-12 16:04:07 +00002567 u32 master_ctl;
Ville Syrjäläe30e2512016-04-13 21:19:58 +03002568 u32 gt_iir[4] = {};
Tvrtko Ursulinf11a0f42016-01-12 16:04:07 +00002569 irqreturn_t ret;
2570
2571 if (!intel_irqs_enabled(dev_priv))
2572 return IRQ_NONE;
2573
2574 master_ctl = I915_READ_FW(GEN8_MASTER_IRQ);
2575 master_ctl &= ~GEN8_MASTER_IRQ_CONTROL;
2576 if (!master_ctl)
2577 return IRQ_NONE;
2578
2579 I915_WRITE_FW(GEN8_MASTER_IRQ, 0);
2580
2581 /* IRQs are synced during runtime_suspend, we don't require a wakeref */
2582 disable_rpm_wakeref_asserts(dev_priv);
2583
2584 /* Find, clear, then process each source of interrupt */
Ville Syrjäläe30e2512016-04-13 21:19:58 +03002585 ret = gen8_gt_irq_ack(dev_priv, master_ctl, gt_iir);
2586 gen8_gt_irq_handler(dev_priv, gt_iir);
Tvrtko Ursulinf11a0f42016-01-12 16:04:07 +00002587 ret |= gen8_de_irq_handler(dev_priv, master_ctl);
2588
Chris Wilsoncb0d2052015-04-07 16:21:04 +01002589 I915_WRITE_FW(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
2590 POSTING_READ_FW(GEN8_MASTER_IRQ);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002591
Imre Deak1f814da2015-12-16 02:52:19 +02002592 enable_rpm_wakeref_asserts(dev_priv);
2593
Ben Widawskyabd58f02013-11-02 21:07:09 -07002594 return ret;
2595}
2596
Jesse Barnes8a905232009-07-11 16:48:03 -04002597/**
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02002598 * i915_reset_and_wakeup - do process context error handling work
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01002599 * @dev_priv: i915 device private
Jesse Barnes8a905232009-07-11 16:48:03 -04002600 *
2601 * Fire an error uevent so userspace can see that a hang or error
2602 * was detected.
2603 */
Chris Wilsonc0336662016-05-06 15:40:21 +01002604static void i915_reset_and_wakeup(struct drm_i915_private *dev_priv)
Jesse Barnes8a905232009-07-11 16:48:03 -04002605{
Chris Wilson91c8a322016-07-05 10:40:23 +01002606 struct kobject *kobj = &dev_priv->drm.primary->kdev->kobj;
Ben Widawskycce723e2013-07-19 09:16:42 -07002607 char *error_event[] = { I915_ERROR_UEVENT "=1", NULL };
2608 char *reset_event[] = { I915_RESET_UEVENT "=1", NULL };
2609 char *reset_done_event[] = { I915_ERROR_UEVENT "=0", NULL };
Jesse Barnes8a905232009-07-11 16:48:03 -04002610
Chris Wilsonc0336662016-05-06 15:40:21 +01002611 kobject_uevent_env(kobj, KOBJ_CHANGE, error_event);
Jesse Barnes8a905232009-07-11 16:48:03 -04002612
Chris Wilson8af29b02016-09-09 14:11:47 +01002613 DRM_DEBUG_DRIVER("resetting chip\n");
2614 kobject_uevent_env(kobj, KOBJ_CHANGE, reset_event);
2615
Chris Wilson8af29b02016-09-09 14:11:47 +01002616 intel_prepare_reset(dev_priv);
Ville Syrjälä75147472014-11-24 18:28:11 +02002617
Chris Wilson8c185ec2017-03-16 17:13:02 +00002618 set_bit(I915_RESET_HANDOFF, &dev_priv->gpu_error.flags);
2619 wake_up_all(&dev_priv->gpu_error.wait_queue);
2620
Chris Wilson780f2622016-09-09 14:11:52 +01002621 do {
2622 /*
2623 * All state reset _must_ be completed before we update the
2624 * reset counter, for otherwise waiters might miss the reset
2625 * pending state and not properly drop locks, resulting in
2626 * deadlocks with the reset work.
2627 */
2628 if (mutex_trylock(&dev_priv->drm.struct_mutex)) {
2629 i915_reset(dev_priv);
2630 mutex_unlock(&dev_priv->drm.struct_mutex);
2631 }
2632
2633 /* We need to wait for anyone holding the lock to wakeup */
2634 } while (wait_on_bit_timeout(&dev_priv->gpu_error.flags,
Chris Wilson8c185ec2017-03-16 17:13:02 +00002635 I915_RESET_HANDOFF,
Chris Wilson780f2622016-09-09 14:11:52 +01002636 TASK_UNINTERRUPTIBLE,
2637 HZ));
Ville Syrjälä75147472014-11-24 18:28:11 +02002638
Chris Wilson8af29b02016-09-09 14:11:47 +01002639 intel_finish_reset(dev_priv);
Daniel Vetter17e1df02013-09-08 21:57:13 +02002640
Chris Wilson780f2622016-09-09 14:11:52 +01002641 if (!test_bit(I915_WEDGED, &dev_priv->gpu_error.flags))
Chris Wilson8af29b02016-09-09 14:11:47 +01002642 kobject_uevent_env(kobj,
2643 KOBJ_CHANGE, reset_done_event);
Imre Deakf454c692014-04-23 01:09:04 +03002644
Chris Wilson8af29b02016-09-09 14:11:47 +01002645 /*
2646 * Note: The wake_up also serves as a memory barrier so that
2647 * waiters see the updated value of the dev_priv->gpu_error.
2648 */
Chris Wilson8c185ec2017-03-16 17:13:02 +00002649 clear_bit(I915_RESET_BACKOFF, &dev_priv->gpu_error.flags);
Chris Wilson8af29b02016-09-09 14:11:47 +01002650 wake_up_all(&dev_priv->gpu_error.reset_queue);
Jesse Barnes8a905232009-07-11 16:48:03 -04002651}
2652
Ben Widawskyd6369512016-09-20 16:54:32 +03002653static inline void
2654i915_err_print_instdone(struct drm_i915_private *dev_priv,
2655 struct intel_instdone *instdone)
2656{
Ben Widawskyf9e61372016-09-20 16:54:33 +03002657 int slice;
2658 int subslice;
2659
Ben Widawskyd6369512016-09-20 16:54:32 +03002660 pr_err(" INSTDONE: 0x%08x\n", instdone->instdone);
2661
2662 if (INTEL_GEN(dev_priv) <= 3)
2663 return;
2664
2665 pr_err(" SC_INSTDONE: 0x%08x\n", instdone->slice_common);
2666
2667 if (INTEL_GEN(dev_priv) <= 6)
2668 return;
2669
Ben Widawskyf9e61372016-09-20 16:54:33 +03002670 for_each_instdone_slice_subslice(dev_priv, slice, subslice)
2671 pr_err(" SAMPLER_INSTDONE[%d][%d]: 0x%08x\n",
2672 slice, subslice, instdone->sampler[slice][subslice]);
2673
2674 for_each_instdone_slice_subslice(dev_priv, slice, subslice)
2675 pr_err(" ROW_INSTDONE[%d][%d]: 0x%08x\n",
2676 slice, subslice, instdone->row[slice][subslice]);
Ben Widawskyd6369512016-09-20 16:54:32 +03002677}
2678
Chris Wilsoneaa14c22016-10-19 13:52:03 +01002679static void i915_clear_error_registers(struct drm_i915_private *dev_priv)
Jesse Barnes8a905232009-07-11 16:48:03 -04002680{
Chris Wilsoneaa14c22016-10-19 13:52:03 +01002681 u32 eir;
Jesse Barnes8a905232009-07-11 16:48:03 -04002682
Chris Wilsoneaa14c22016-10-19 13:52:03 +01002683 if (!IS_GEN2(dev_priv))
2684 I915_WRITE(PGTBL_ER, I915_READ(PGTBL_ER));
Jesse Barnes8a905232009-07-11 16:48:03 -04002685
Chris Wilsoneaa14c22016-10-19 13:52:03 +01002686 if (INTEL_GEN(dev_priv) < 4)
2687 I915_WRITE(IPEIR, I915_READ(IPEIR));
2688 else
2689 I915_WRITE(IPEIR_I965, I915_READ(IPEIR_I965));
Jesse Barnes8a905232009-07-11 16:48:03 -04002690
Chris Wilsoneaa14c22016-10-19 13:52:03 +01002691 I915_WRITE(EIR, I915_READ(EIR));
Jesse Barnes8a905232009-07-11 16:48:03 -04002692 eir = I915_READ(EIR);
2693 if (eir) {
2694 /*
2695 * some errors might have become stuck,
2696 * mask them.
2697 */
Chris Wilsoneaa14c22016-10-19 13:52:03 +01002698 DRM_DEBUG_DRIVER("EIR stuck: 0x%08x, masking\n", eir);
Jesse Barnes8a905232009-07-11 16:48:03 -04002699 I915_WRITE(EMR, I915_READ(EMR) | eir);
2700 I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
2701 }
Chris Wilson35aed2e2010-05-27 13:18:12 +01002702}
2703
2704/**
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02002705 * i915_handle_error - handle a gpu error
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01002706 * @dev_priv: i915 device private
arun.siluvery@linux.intel.com14b730f2016-03-18 20:07:55 +00002707 * @engine_mask: mask representing engines that are hung
Michel Thierry87c390b2017-01-11 20:18:08 -08002708 * @fmt: Error message format string
2709 *
Javier Martinez Canillasaafd8582015-10-08 09:57:49 +02002710 * Do some basic checking of register state at error time and
Chris Wilson35aed2e2010-05-27 13:18:12 +01002711 * dump it to the syslog. Also call i915_capture_error_state() to make
2712 * sure we get a record and make it available in debugfs. Fire a uevent
2713 * so userspace knows something bad happened (should trigger collection
2714 * of a ring dump etc.).
2715 */
Chris Wilsonc0336662016-05-06 15:40:21 +01002716void i915_handle_error(struct drm_i915_private *dev_priv,
2717 u32 engine_mask,
Mika Kuoppala58174462014-02-25 17:11:26 +02002718 const char *fmt, ...)
Chris Wilson35aed2e2010-05-27 13:18:12 +01002719{
Mika Kuoppala58174462014-02-25 17:11:26 +02002720 va_list args;
2721 char error_msg[80];
Chris Wilson35aed2e2010-05-27 13:18:12 +01002722
Mika Kuoppala58174462014-02-25 17:11:26 +02002723 va_start(args, fmt);
2724 vscnprintf(error_msg, sizeof(error_msg), fmt, args);
2725 va_end(args);
2726
Chris Wilson1604a862017-03-14 17:18:40 +00002727 /*
2728 * In most cases it's guaranteed that we get here with an RPM
2729 * reference held, for example because there is a pending GPU
2730 * request that won't finish until the reset is done. This
2731 * isn't the case at least when we get here by doing a
2732 * simulated reset via debugfs, so get an RPM reference.
2733 */
2734 intel_runtime_pm_get(dev_priv);
2735
Chris Wilsonc0336662016-05-06 15:40:21 +01002736 i915_capture_error_state(dev_priv, engine_mask, error_msg);
Chris Wilsoneaa14c22016-10-19 13:52:03 +01002737 i915_clear_error_registers(dev_priv);
Jesse Barnes8a905232009-07-11 16:48:03 -04002738
Chris Wilson8af29b02016-09-09 14:11:47 +01002739 if (!engine_mask)
Chris Wilson1604a862017-03-14 17:18:40 +00002740 goto out;
Ben Gamariba1234d2009-09-14 17:48:47 -04002741
Chris Wilson8c185ec2017-03-16 17:13:02 +00002742 if (test_and_set_bit(I915_RESET_BACKOFF,
Chris Wilson8af29b02016-09-09 14:11:47 +01002743 &dev_priv->gpu_error.flags))
Chris Wilson1604a862017-03-14 17:18:40 +00002744 goto out;
Chris Wilson8af29b02016-09-09 14:11:47 +01002745
Chris Wilsonc0336662016-05-06 15:40:21 +01002746 i915_reset_and_wakeup(dev_priv);
Chris Wilson1604a862017-03-14 17:18:40 +00002747
2748out:
2749 intel_runtime_pm_put(dev_priv);
Jesse Barnes8a905232009-07-11 16:48:03 -04002750}
2751
Keith Packard42f52ef2008-10-18 19:39:29 -07002752/* Called from drm generic code, passed 'crtc' which
2753 * we use as a pipe index
2754 */
Chris Wilson86e83e32016-10-07 20:49:52 +01002755static int i8xx_enable_vblank(struct drm_device *dev, unsigned int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002756{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002757 struct drm_i915_private *dev_priv = to_i915(dev);
Keith Packarde9d21d72008-10-16 11:31:38 -07002758 unsigned long irqflags;
Jesse Barnes71e0ffa2009-01-08 10:42:15 -08002759
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002760 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Chris Wilson86e83e32016-10-07 20:49:52 +01002761 i915_enable_pipestat(dev_priv, pipe, PIPE_VBLANK_INTERRUPT_STATUS);
2762 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2763
2764 return 0;
2765}
2766
2767static int i965_enable_vblank(struct drm_device *dev, unsigned int pipe)
2768{
2769 struct drm_i915_private *dev_priv = to_i915(dev);
2770 unsigned long irqflags;
2771
2772 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2773 i915_enable_pipestat(dev_priv, pipe,
2774 PIPE_START_VBLANK_INTERRUPT_STATUS);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002775 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Chris Wilson8692d00e2011-02-05 10:08:21 +00002776
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002777 return 0;
2778}
2779
Thierry Reding88e72712015-09-24 18:35:31 +02002780static int ironlake_enable_vblank(struct drm_device *dev, unsigned int pipe)
Jesse Barnesf796cf82011-04-07 13:58:17 -07002781{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002782 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002783 unsigned long irqflags;
Tvrtko Ursulin55b8f2a2016-10-14 09:17:22 +01002784 uint32_t bit = INTEL_GEN(dev_priv) >= 7 ?
Chris Wilson86e83e32016-10-07 20:49:52 +01002785 DE_PIPE_VBLANK_IVB(pipe) : DE_PIPE_VBLANK(pipe);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002786
Jesse Barnesf796cf82011-04-07 13:58:17 -07002787 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Ville Syrjäläfbdedaea2015-11-23 18:06:16 +02002788 ilk_enable_display_irq(dev_priv, bit);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002789 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2790
2791 return 0;
2792}
2793
Thierry Reding88e72712015-09-24 18:35:31 +02002794static int gen8_enable_vblank(struct drm_device *dev, unsigned int pipe)
Ben Widawskyabd58f02013-11-02 21:07:09 -07002795{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002796 struct drm_i915_private *dev_priv = to_i915(dev);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002797 unsigned long irqflags;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002798
Ben Widawskyabd58f02013-11-02 21:07:09 -07002799 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Ville Syrjälä013d3752015-11-23 18:06:17 +02002800 bdw_enable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002801 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Ville Syrjälä013d3752015-11-23 18:06:17 +02002802
Ben Widawskyabd58f02013-11-02 21:07:09 -07002803 return 0;
2804}
2805
Keith Packard42f52ef2008-10-18 19:39:29 -07002806/* Called from drm generic code, passed 'crtc' which
2807 * we use as a pipe index
2808 */
Chris Wilson86e83e32016-10-07 20:49:52 +01002809static void i8xx_disable_vblank(struct drm_device *dev, unsigned int pipe)
2810{
2811 struct drm_i915_private *dev_priv = to_i915(dev);
2812 unsigned long irqflags;
2813
2814 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2815 i915_disable_pipestat(dev_priv, pipe, PIPE_VBLANK_INTERRUPT_STATUS);
2816 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2817}
2818
2819static void i965_disable_vblank(struct drm_device *dev, unsigned int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002820{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002821 struct drm_i915_private *dev_priv = to_i915(dev);
Keith Packarde9d21d72008-10-16 11:31:38 -07002822 unsigned long irqflags;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002823
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002824 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002825 i915_disable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002826 PIPE_START_VBLANK_INTERRUPT_STATUS);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002827 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2828}
2829
Thierry Reding88e72712015-09-24 18:35:31 +02002830static void ironlake_disable_vblank(struct drm_device *dev, unsigned int pipe)
Jesse Barnesf796cf82011-04-07 13:58:17 -07002831{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002832 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002833 unsigned long irqflags;
Tvrtko Ursulin55b8f2a2016-10-14 09:17:22 +01002834 uint32_t bit = INTEL_GEN(dev_priv) >= 7 ?
Chris Wilson86e83e32016-10-07 20:49:52 +01002835 DE_PIPE_VBLANK_IVB(pipe) : DE_PIPE_VBLANK(pipe);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002836
2837 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Ville Syrjäläfbdedaea2015-11-23 18:06:16 +02002838 ilk_disable_display_irq(dev_priv, bit);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002839 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2840}
2841
Thierry Reding88e72712015-09-24 18:35:31 +02002842static void gen8_disable_vblank(struct drm_device *dev, unsigned int pipe)
Ben Widawskyabd58f02013-11-02 21:07:09 -07002843{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002844 struct drm_i915_private *dev_priv = to_i915(dev);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002845 unsigned long irqflags;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002846
Ben Widawskyabd58f02013-11-02 21:07:09 -07002847 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Ville Syrjälä013d3752015-11-23 18:06:17 +02002848 bdw_disable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002849 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2850}
2851
Tvrtko Ursulinb243f532016-11-16 08:55:38 +00002852static void ibx_irq_reset(struct drm_i915_private *dev_priv)
Paulo Zanoni91738a92013-06-05 14:21:51 -03002853{
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01002854 if (HAS_PCH_NOP(dev_priv))
Paulo Zanoni91738a92013-06-05 14:21:51 -03002855 return;
2856
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03002857 GEN5_IRQ_RESET(SDE);
Paulo Zanoni105b1222014-04-01 15:37:17 -03002858
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01002859 if (HAS_PCH_CPT(dev_priv) || HAS_PCH_LPT(dev_priv))
Paulo Zanoni105b1222014-04-01 15:37:17 -03002860 I915_WRITE(SERR_INT, 0xffffffff);
Paulo Zanoni622364b2014-04-01 15:37:22 -03002861}
Paulo Zanoni105b1222014-04-01 15:37:17 -03002862
Paulo Zanoni622364b2014-04-01 15:37:22 -03002863/*
2864 * SDEIER is also touched by the interrupt handler to work around missed PCH
2865 * interrupts. Hence we can't update it after the interrupt handler is enabled -
2866 * instead we unconditionally enable all PCH interrupt sources here, but then
2867 * only unmask them as needed with SDEIMR.
2868 *
2869 * This function needs to be called before interrupts are enabled.
2870 */
2871static void ibx_irq_pre_postinstall(struct drm_device *dev)
2872{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002873 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanoni622364b2014-04-01 15:37:22 -03002874
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01002875 if (HAS_PCH_NOP(dev_priv))
Paulo Zanoni622364b2014-04-01 15:37:22 -03002876 return;
2877
2878 WARN_ON(I915_READ(SDEIER) != 0);
Paulo Zanoni91738a92013-06-05 14:21:51 -03002879 I915_WRITE(SDEIER, 0xffffffff);
2880 POSTING_READ(SDEIER);
2881}
2882
Tvrtko Ursulinb243f532016-11-16 08:55:38 +00002883static void gen5_gt_irq_reset(struct drm_i915_private *dev_priv)
Daniel Vetterd18ea1b2013-07-12 22:43:25 +02002884{
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03002885 GEN5_IRQ_RESET(GT);
Tvrtko Ursulinb243f532016-11-16 08:55:38 +00002886 if (INTEL_GEN(dev_priv) >= 6)
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03002887 GEN5_IRQ_RESET(GEN6_PM);
Daniel Vetterd18ea1b2013-07-12 22:43:25 +02002888}
2889
Ville Syrjälä70591a42014-10-30 19:42:58 +02002890static void vlv_display_irq_reset(struct drm_i915_private *dev_priv)
2891{
2892 enum pipe pipe;
2893
Ville Syrjälä71b8b412016-04-11 16:56:31 +03002894 if (IS_CHERRYVIEW(dev_priv))
2895 I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK_CHV);
2896 else
2897 I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
2898
Ville Syrjäläad22d102016-04-12 18:56:14 +03002899 i915_hotplug_interrupt_update_locked(dev_priv, 0xffffffff, 0);
Ville Syrjälä70591a42014-10-30 19:42:58 +02002900 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
2901
Ville Syrjäläad22d102016-04-12 18:56:14 +03002902 for_each_pipe(dev_priv, pipe) {
2903 I915_WRITE(PIPESTAT(pipe),
2904 PIPE_FIFO_UNDERRUN_STATUS |
2905 PIPESTAT_INT_STATUS_MASK);
2906 dev_priv->pipestat_irq_mask[pipe] = 0;
2907 }
Ville Syrjälä70591a42014-10-30 19:42:58 +02002908
2909 GEN5_IRQ_RESET(VLV_);
Ville Syrjäläad22d102016-04-12 18:56:14 +03002910 dev_priv->irq_mask = ~0;
Ville Syrjälä70591a42014-10-30 19:42:58 +02002911}
2912
Ville Syrjälä8bb61302016-04-12 18:56:44 +03002913static void vlv_display_irq_postinstall(struct drm_i915_private *dev_priv)
2914{
2915 u32 pipestat_mask;
Ville Syrjälä9ab981f2016-04-11 16:56:28 +03002916 u32 enable_mask;
Ville Syrjälä8bb61302016-04-12 18:56:44 +03002917 enum pipe pipe;
Jerome Anandeef57322017-01-25 04:27:49 +05302918 u32 val;
Ville Syrjälä8bb61302016-04-12 18:56:44 +03002919
Ville Syrjälä8bb61302016-04-12 18:56:44 +03002920 pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
2921 PIPE_CRC_DONE_INTERRUPT_STATUS;
2922
2923 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
2924 for_each_pipe(dev_priv, pipe)
2925 i915_enable_pipestat(dev_priv, pipe, pipestat_mask);
2926
Ville Syrjälä9ab981f2016-04-11 16:56:28 +03002927 enable_mask = I915_DISPLAY_PORT_INTERRUPT |
2928 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2929 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
Ville Syrjälä8bb61302016-04-12 18:56:44 +03002930 if (IS_CHERRYVIEW(dev_priv))
Ville Syrjälä9ab981f2016-04-11 16:56:28 +03002931 enable_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
Ville Syrjälä6b7eafc2016-04-11 16:56:29 +03002932
2933 WARN_ON(dev_priv->irq_mask != ~0);
2934
Jerome Anandeef57322017-01-25 04:27:49 +05302935 val = (I915_LPE_PIPE_A_INTERRUPT |
2936 I915_LPE_PIPE_B_INTERRUPT |
2937 I915_LPE_PIPE_C_INTERRUPT);
2938
2939 enable_mask |= val;
2940
Ville Syrjälä9ab981f2016-04-11 16:56:28 +03002941 dev_priv->irq_mask = ~enable_mask;
Ville Syrjälä8bb61302016-04-12 18:56:44 +03002942
Ville Syrjälä9ab981f2016-04-11 16:56:28 +03002943 GEN5_IRQ_INIT(VLV_, dev_priv->irq_mask, enable_mask);
Ville Syrjälä8bb61302016-04-12 18:56:44 +03002944}
2945
2946/* drm_dma.h hooks
2947*/
2948static void ironlake_irq_reset(struct drm_device *dev)
2949{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002950 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä8bb61302016-04-12 18:56:44 +03002951
2952 I915_WRITE(HWSTAM, 0xffffffff);
2953
2954 GEN5_IRQ_RESET(DE);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002955 if (IS_GEN7(dev_priv))
Ville Syrjälä8bb61302016-04-12 18:56:44 +03002956 I915_WRITE(GEN7_ERR_INT, 0xffffffff);
2957
Tvrtko Ursulinb243f532016-11-16 08:55:38 +00002958 gen5_gt_irq_reset(dev_priv);
Ville Syrjälä8bb61302016-04-12 18:56:44 +03002959
Tvrtko Ursulinb243f532016-11-16 08:55:38 +00002960 ibx_irq_reset(dev_priv);
Ville Syrjälä8bb61302016-04-12 18:56:44 +03002961}
2962
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002963static void valleyview_irq_preinstall(struct drm_device *dev)
2964{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002965 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002966
Ville Syrjälä34c7b8a2016-04-13 21:19:48 +03002967 I915_WRITE(VLV_MASTER_IER, 0);
2968 POSTING_READ(VLV_MASTER_IER);
2969
Tvrtko Ursulinb243f532016-11-16 08:55:38 +00002970 gen5_gt_irq_reset(dev_priv);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002971
Ville Syrjäläad22d102016-04-12 18:56:14 +03002972 spin_lock_irq(&dev_priv->irq_lock);
Ville Syrjälä99182712016-04-11 16:56:25 +03002973 if (dev_priv->display_irqs_enabled)
2974 vlv_display_irq_reset(dev_priv);
Ville Syrjäläad22d102016-04-12 18:56:14 +03002975 spin_unlock_irq(&dev_priv->irq_lock);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002976}
2977
Daniel Vetterd6e3cca2014-05-22 22:18:22 +02002978static void gen8_gt_irq_reset(struct drm_i915_private *dev_priv)
2979{
2980 GEN8_IRQ_RESET_NDX(GT, 0);
2981 GEN8_IRQ_RESET_NDX(GT, 1);
2982 GEN8_IRQ_RESET_NDX(GT, 2);
2983 GEN8_IRQ_RESET_NDX(GT, 3);
2984}
2985
Paulo Zanoni823f6b32014-04-01 15:37:26 -03002986static void gen8_irq_reset(struct drm_device *dev)
Ben Widawskyabd58f02013-11-02 21:07:09 -07002987{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002988 struct drm_i915_private *dev_priv = to_i915(dev);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002989 int pipe;
2990
Ben Widawskyabd58f02013-11-02 21:07:09 -07002991 I915_WRITE(GEN8_MASTER_IRQ, 0);
2992 POSTING_READ(GEN8_MASTER_IRQ);
2993
Daniel Vetterd6e3cca2014-05-22 22:18:22 +02002994 gen8_gt_irq_reset(dev_priv);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002995
Damien Lespiau055e3932014-08-18 13:49:10 +01002996 for_each_pipe(dev_priv, pipe)
Daniel Vetterf458ebb2014-09-30 10:56:39 +02002997 if (intel_display_power_is_enabled(dev_priv,
2998 POWER_DOMAIN_PIPE(pipe)))
Paulo Zanoni813bde42014-07-04 11:50:29 -03002999 GEN8_IRQ_RESET_NDX(DE_PIPE, pipe);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003000
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03003001 GEN5_IRQ_RESET(GEN8_DE_PORT_);
3002 GEN5_IRQ_RESET(GEN8_DE_MISC_);
3003 GEN5_IRQ_RESET(GEN8_PCU_);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003004
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003005 if (HAS_PCH_SPLIT(dev_priv))
Tvrtko Ursulinb243f532016-11-16 08:55:38 +00003006 ibx_irq_reset(dev_priv);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003007}
Ben Widawskyabd58f02013-11-02 21:07:09 -07003008
Damien Lespiau4c6c03b2015-03-06 18:50:48 +00003009void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv,
3010 unsigned int pipe_mask)
Paulo Zanonid49bdb02014-07-04 11:50:31 -03003011{
Paulo Zanoni1180e202014-10-07 18:02:52 -03003012 uint32_t extra_ier = GEN8_PIPE_VBLANK | GEN8_PIPE_FIFO_UNDERRUN;
Ville Syrjälä6831f3e2016-02-19 20:47:31 +02003013 enum pipe pipe;
Paulo Zanonid49bdb02014-07-04 11:50:31 -03003014
Daniel Vetter13321782014-09-15 14:55:29 +02003015 spin_lock_irq(&dev_priv->irq_lock);
Ville Syrjälä6831f3e2016-02-19 20:47:31 +02003016 for_each_pipe_masked(dev_priv, pipe, pipe_mask)
3017 GEN8_IRQ_INIT_NDX(DE_PIPE, pipe,
3018 dev_priv->de_irq_mask[pipe],
3019 ~dev_priv->de_irq_mask[pipe] | extra_ier);
Daniel Vetter13321782014-09-15 14:55:29 +02003020 spin_unlock_irq(&dev_priv->irq_lock);
Paulo Zanonid49bdb02014-07-04 11:50:31 -03003021}
3022
Ville Syrjäläaae8ba82016-02-19 20:47:30 +02003023void gen8_irq_power_well_pre_disable(struct drm_i915_private *dev_priv,
3024 unsigned int pipe_mask)
3025{
Ville Syrjälä6831f3e2016-02-19 20:47:31 +02003026 enum pipe pipe;
3027
Ville Syrjäläaae8ba82016-02-19 20:47:30 +02003028 spin_lock_irq(&dev_priv->irq_lock);
Ville Syrjälä6831f3e2016-02-19 20:47:31 +02003029 for_each_pipe_masked(dev_priv, pipe, pipe_mask)
3030 GEN8_IRQ_RESET_NDX(DE_PIPE, pipe);
Ville Syrjäläaae8ba82016-02-19 20:47:30 +02003031 spin_unlock_irq(&dev_priv->irq_lock);
3032
3033 /* make sure we're done processing display irqs */
Chris Wilson91c8a322016-07-05 10:40:23 +01003034 synchronize_irq(dev_priv->drm.irq);
Ville Syrjäläaae8ba82016-02-19 20:47:30 +02003035}
3036
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003037static void cherryview_irq_preinstall(struct drm_device *dev)
3038{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003039 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003040
3041 I915_WRITE(GEN8_MASTER_IRQ, 0);
3042 POSTING_READ(GEN8_MASTER_IRQ);
3043
Daniel Vetterd6e3cca2014-05-22 22:18:22 +02003044 gen8_gt_irq_reset(dev_priv);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003045
3046 GEN5_IRQ_RESET(GEN8_PCU_);
3047
Ville Syrjäläad22d102016-04-12 18:56:14 +03003048 spin_lock_irq(&dev_priv->irq_lock);
Ville Syrjälä99182712016-04-11 16:56:25 +03003049 if (dev_priv->display_irqs_enabled)
3050 vlv_display_irq_reset(dev_priv);
Ville Syrjäläad22d102016-04-12 18:56:14 +03003051 spin_unlock_irq(&dev_priv->irq_lock);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003052}
3053
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003054static u32 intel_hpd_enabled_irqs(struct drm_i915_private *dev_priv,
Ville Syrjälä87a02102015-08-27 23:55:57 +03003055 const u32 hpd[HPD_NUM_PINS])
3056{
Ville Syrjälä87a02102015-08-27 23:55:57 +03003057 struct intel_encoder *encoder;
3058 u32 enabled_irqs = 0;
3059
Chris Wilson91c8a322016-07-05 10:40:23 +01003060 for_each_intel_encoder(&dev_priv->drm, encoder)
Ville Syrjälä87a02102015-08-27 23:55:57 +03003061 if (dev_priv->hotplug.stats[encoder->hpd_pin].state == HPD_ENABLED)
3062 enabled_irqs |= hpd[encoder->hpd_pin];
3063
3064 return enabled_irqs;
3065}
3066
Imre Deak1a56b1a2017-01-27 11:39:21 +02003067static void ibx_hpd_detection_setup(struct drm_i915_private *dev_priv)
3068{
3069 u32 hotplug;
3070
3071 /*
3072 * Enable digital hotplug on the PCH, and configure the DP short pulse
3073 * duration to 2ms (which is the minimum in the Display Port spec).
3074 * The pulse duration bits are reserved on LPT+.
3075 */
3076 hotplug = I915_READ(PCH_PORT_HOTPLUG);
3077 hotplug &= ~(PORTB_PULSE_DURATION_MASK |
3078 PORTC_PULSE_DURATION_MASK |
3079 PORTD_PULSE_DURATION_MASK);
3080 hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
3081 hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
3082 hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
3083 /*
3084 * When CPU and PCH are on the same package, port A
3085 * HPD must be enabled in both north and south.
3086 */
3087 if (HAS_PCH_LPT_LP(dev_priv))
3088 hotplug |= PORTA_HOTPLUG_ENABLE;
3089 I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
3090}
3091
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003092static void ibx_hpd_irq_setup(struct drm_i915_private *dev_priv)
Keith Packard7fe0b972011-09-19 13:31:02 -07003093{
Imre Deak1a56b1a2017-01-27 11:39:21 +02003094 u32 hotplug_irqs, enabled_irqs;
Keith Packard7fe0b972011-09-19 13:31:02 -07003095
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003096 if (HAS_PCH_IBX(dev_priv)) {
Daniel Vetterfee884e2013-07-04 23:35:21 +02003097 hotplug_irqs = SDE_HOTPLUG_MASK;
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003098 enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ibx);
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003099 } else {
Daniel Vetterfee884e2013-07-04 23:35:21 +02003100 hotplug_irqs = SDE_HOTPLUG_MASK_CPT;
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003101 enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_cpt);
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003102 }
3103
Daniel Vetterfee884e2013-07-04 23:35:21 +02003104 ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003105
Imre Deak1a56b1a2017-01-27 11:39:21 +02003106 ibx_hpd_detection_setup(dev_priv);
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03003107}
Xiong Zhang26951ca2015-08-17 15:55:50 +08003108
Imre Deak2a57d9c2017-01-27 11:39:18 +02003109static void spt_hpd_detection_setup(struct drm_i915_private *dev_priv)
3110{
3111 u32 hotplug;
3112
3113 /* Enable digital hotplug on the PCH */
3114 hotplug = I915_READ(PCH_PORT_HOTPLUG);
3115 hotplug |= PORTA_HOTPLUG_ENABLE |
3116 PORTB_HOTPLUG_ENABLE |
3117 PORTC_HOTPLUG_ENABLE |
3118 PORTD_HOTPLUG_ENABLE;
3119 I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
3120
3121 hotplug = I915_READ(PCH_PORT_HOTPLUG2);
3122 hotplug |= PORTE_HOTPLUG_ENABLE;
3123 I915_WRITE(PCH_PORT_HOTPLUG2, hotplug);
3124}
3125
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003126static void spt_hpd_irq_setup(struct drm_i915_private *dev_priv)
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03003127{
Imre Deak2a57d9c2017-01-27 11:39:18 +02003128 u32 hotplug_irqs, enabled_irqs;
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03003129
3130 hotplug_irqs = SDE_HOTPLUG_MASK_SPT;
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003131 enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_spt);
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03003132
3133 ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
3134
Imre Deak2a57d9c2017-01-27 11:39:18 +02003135 spt_hpd_detection_setup(dev_priv);
Keith Packard7fe0b972011-09-19 13:31:02 -07003136}
3137
Imre Deak1a56b1a2017-01-27 11:39:21 +02003138static void ilk_hpd_detection_setup(struct drm_i915_private *dev_priv)
3139{
3140 u32 hotplug;
3141
3142 /*
3143 * Enable digital hotplug on the CPU, and configure the DP short pulse
3144 * duration to 2ms (which is the minimum in the Display Port spec)
3145 * The pulse duration bits are reserved on HSW+.
3146 */
3147 hotplug = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL);
3148 hotplug &= ~DIGITAL_PORTA_PULSE_DURATION_MASK;
3149 hotplug |= DIGITAL_PORTA_HOTPLUG_ENABLE |
3150 DIGITAL_PORTA_PULSE_DURATION_2ms;
3151 I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, hotplug);
3152}
3153
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003154static void ilk_hpd_irq_setup(struct drm_i915_private *dev_priv)
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03003155{
Imre Deak1a56b1a2017-01-27 11:39:21 +02003156 u32 hotplug_irqs, enabled_irqs;
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03003157
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003158 if (INTEL_GEN(dev_priv) >= 8) {
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003159 hotplug_irqs = GEN8_PORT_DP_A_HOTPLUG;
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003160 enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_bdw);
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003161
3162 bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs);
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003163 } else if (INTEL_GEN(dev_priv) >= 7) {
Ville Syrjälä23bb4cb2015-08-27 23:56:04 +03003164 hotplug_irqs = DE_DP_A_HOTPLUG_IVB;
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003165 enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ivb);
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003166
3167 ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs);
Ville Syrjälä23bb4cb2015-08-27 23:56:04 +03003168 } else {
3169 hotplug_irqs = DE_DP_A_HOTPLUG;
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003170 enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ilk);
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03003171
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003172 ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs);
3173 }
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03003174
Imre Deak1a56b1a2017-01-27 11:39:21 +02003175 ilk_hpd_detection_setup(dev_priv);
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03003176
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003177 ibx_hpd_irq_setup(dev_priv);
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03003178}
3179
Imre Deak2a57d9c2017-01-27 11:39:18 +02003180static void __bxt_hpd_detection_setup(struct drm_i915_private *dev_priv,
3181 u32 enabled_irqs)
Shashank Sharmae0a20ad2015-03-27 14:54:14 +02003182{
Imre Deak2a57d9c2017-01-27 11:39:18 +02003183 u32 hotplug;
Shashank Sharmae0a20ad2015-03-27 14:54:14 +02003184
Ville Syrjäläa52bb152015-08-27 23:56:11 +03003185 hotplug = I915_READ(PCH_PORT_HOTPLUG);
Imre Deak2a57d9c2017-01-27 11:39:18 +02003186 hotplug |= PORTA_HOTPLUG_ENABLE |
3187 PORTB_HOTPLUG_ENABLE |
3188 PORTC_HOTPLUG_ENABLE;
Shubhangi Shrivastavad252bf62016-03-31 16:11:47 +05303189
3190 DRM_DEBUG_KMS("Invert bit setting: hp_ctl:%x hp_port:%x\n",
3191 hotplug, enabled_irqs);
3192 hotplug &= ~BXT_DDI_HPD_INVERT_MASK;
3193
3194 /*
3195 * For BXT invert bit has to be set based on AOB design
3196 * for HPD detection logic, update it based on VBT fields.
3197 */
Shubhangi Shrivastavad252bf62016-03-31 16:11:47 +05303198 if ((enabled_irqs & BXT_DE_PORT_HP_DDIA) &&
3199 intel_bios_is_port_hpd_inverted(dev_priv, PORT_A))
3200 hotplug |= BXT_DDIA_HPD_INVERT;
3201 if ((enabled_irqs & BXT_DE_PORT_HP_DDIB) &&
3202 intel_bios_is_port_hpd_inverted(dev_priv, PORT_B))
3203 hotplug |= BXT_DDIB_HPD_INVERT;
3204 if ((enabled_irqs & BXT_DE_PORT_HP_DDIC) &&
3205 intel_bios_is_port_hpd_inverted(dev_priv, PORT_C))
3206 hotplug |= BXT_DDIC_HPD_INVERT;
3207
Ville Syrjäläa52bb152015-08-27 23:56:11 +03003208 I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
Shashank Sharmae0a20ad2015-03-27 14:54:14 +02003209}
3210
Imre Deak2a57d9c2017-01-27 11:39:18 +02003211static void bxt_hpd_detection_setup(struct drm_i915_private *dev_priv)
3212{
3213 __bxt_hpd_detection_setup(dev_priv, BXT_DE_PORT_HOTPLUG_MASK);
3214}
3215
3216static void bxt_hpd_irq_setup(struct drm_i915_private *dev_priv)
3217{
3218 u32 hotplug_irqs, enabled_irqs;
3219
3220 enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_bxt);
3221 hotplug_irqs = BXT_DE_PORT_HOTPLUG_MASK;
3222
3223 bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs);
3224
3225 __bxt_hpd_detection_setup(dev_priv, enabled_irqs);
3226}
3227
Paulo Zanonid46da432013-02-08 17:35:15 -02003228static void ibx_irq_postinstall(struct drm_device *dev)
3229{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003230 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003231 u32 mask;
Paulo Zanonid46da432013-02-08 17:35:15 -02003232
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003233 if (HAS_PCH_NOP(dev_priv))
Daniel Vetter692a04c2013-05-29 21:43:05 +02003234 return;
3235
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003236 if (HAS_PCH_IBX(dev_priv))
Daniel Vetter5c673b62014-03-07 20:34:46 +01003237 mask = SDE_GMBUS | SDE_AUX_MASK | SDE_POISON;
Paulo Zanoni105b1222014-04-01 15:37:17 -03003238 else
Daniel Vetter5c673b62014-03-07 20:34:46 +01003239 mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT;
Paulo Zanoni86642812013-04-12 17:57:57 -03003240
Ville Syrjäläb51a2842015-09-18 20:03:41 +03003241 gen5_assert_iir_is_zero(dev_priv, SDEIIR);
Paulo Zanonid46da432013-02-08 17:35:15 -02003242 I915_WRITE(SDEIMR, ~mask);
Imre Deak2a57d9c2017-01-27 11:39:18 +02003243
3244 if (HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv) ||
3245 HAS_PCH_LPT(dev_priv))
Imre Deak1a56b1a2017-01-27 11:39:21 +02003246 ibx_hpd_detection_setup(dev_priv);
Imre Deak2a57d9c2017-01-27 11:39:18 +02003247 else
3248 spt_hpd_detection_setup(dev_priv);
Paulo Zanonid46da432013-02-08 17:35:15 -02003249}
3250
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003251static void gen5_gt_irq_postinstall(struct drm_device *dev)
3252{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003253 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003254 u32 pm_irqs, gt_irqs;
3255
3256 pm_irqs = gt_irqs = 0;
3257
3258 dev_priv->gt_irq_mask = ~0;
Tvrtko Ursulin3c9192b2016-10-13 11:03:05 +01003259 if (HAS_L3_DPF(dev_priv)) {
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003260 /* L3 parity interrupt is always unmasked. */
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01003261 dev_priv->gt_irq_mask = ~GT_PARITY_ERROR(dev_priv);
3262 gt_irqs |= GT_PARITY_ERROR(dev_priv);
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003263 }
3264
3265 gt_irqs |= GT_RENDER_USER_INTERRUPT;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003266 if (IS_GEN5(dev_priv)) {
Chris Wilsonf8973c22016-07-01 17:23:21 +01003267 gt_irqs |= ILK_BSD_USER_INTERRUPT;
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003268 } else {
3269 gt_irqs |= GT_BLT_USER_INTERRUPT | GT_BSD_USER_INTERRUPT;
3270 }
3271
Paulo Zanoni35079892014-04-01 15:37:15 -03003272 GEN5_IRQ_INIT(GT, dev_priv->gt_irq_mask, gt_irqs);
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003273
Tvrtko Ursulinb243f532016-11-16 08:55:38 +00003274 if (INTEL_GEN(dev_priv) >= 6) {
Imre Deak78e68d32014-12-15 18:59:27 +02003275 /*
3276 * RPS interrupts will get enabled/disabled on demand when RPS
3277 * itself is enabled/disabled.
3278 */
Akash Goelf4e9af42016-10-12 21:54:30 +05303279 if (HAS_VEBOX(dev_priv)) {
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003280 pm_irqs |= PM_VEBOX_USER_INTERRUPT;
Akash Goelf4e9af42016-10-12 21:54:30 +05303281 dev_priv->pm_ier |= PM_VEBOX_USER_INTERRUPT;
3282 }
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003283
Akash Goelf4e9af42016-10-12 21:54:30 +05303284 dev_priv->pm_imr = 0xffffffff;
3285 GEN5_IRQ_INIT(GEN6_PM, dev_priv->pm_imr, pm_irqs);
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003286 }
3287}
3288
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003289static int ironlake_irq_postinstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003290{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003291 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003292 u32 display_mask, extra_mask;
3293
Tvrtko Ursulinb243f532016-11-16 08:55:38 +00003294 if (INTEL_GEN(dev_priv) >= 7) {
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003295 display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB |
3296 DE_PCH_EVENT_IVB | DE_PLANEC_FLIP_DONE_IVB |
3297 DE_PLANEB_FLIP_DONE_IVB |
Daniel Vetter5c673b62014-03-07 20:34:46 +01003298 DE_PLANEA_FLIP_DONE_IVB | DE_AUX_CHANNEL_A_IVB);
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003299 extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB |
Ville Syrjälä23bb4cb2015-08-27 23:56:04 +03003300 DE_PIPEA_VBLANK_IVB | DE_ERR_INT_IVB |
3301 DE_DP_A_HOTPLUG_IVB);
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003302 } else {
3303 display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
3304 DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE |
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003305 DE_AUX_CHANNEL_A |
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003306 DE_PIPEB_CRC_DONE | DE_PIPEA_CRC_DONE |
3307 DE_POISON);
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03003308 extra_mask = (DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT |
3309 DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN |
3310 DE_DP_A_HOTPLUG);
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003311 }
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003312
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003313 dev_priv->irq_mask = ~display_mask;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003314
Paulo Zanoni0c841212014-04-01 15:37:27 -03003315 I915_WRITE(HWSTAM, 0xeffe);
3316
Paulo Zanoni622364b2014-04-01 15:37:22 -03003317 ibx_irq_pre_postinstall(dev);
3318
Paulo Zanoni35079892014-04-01 15:37:15 -03003319 GEN5_IRQ_INIT(DE, dev_priv->irq_mask, display_mask | extra_mask);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003320
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003321 gen5_gt_irq_postinstall(dev);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003322
Imre Deak1a56b1a2017-01-27 11:39:21 +02003323 ilk_hpd_detection_setup(dev_priv);
3324
Paulo Zanonid46da432013-02-08 17:35:15 -02003325 ibx_irq_postinstall(dev);
Keith Packard7fe0b972011-09-19 13:31:02 -07003326
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01003327 if (IS_IRONLAKE_M(dev_priv)) {
Daniel Vetter6005ce42013-06-27 13:44:59 +02003328 /* Enable PCU event interrupts
3329 *
3330 * spinlocking not required here for correctness since interrupt
Daniel Vetter4bc9d432013-06-27 13:44:58 +02003331 * setup is guaranteed to run in single-threaded context. But we
3332 * need it to make the assert_spin_locked happy. */
Daniel Vetterd6207432014-09-15 14:55:27 +02003333 spin_lock_irq(&dev_priv->irq_lock);
Ville Syrjäläfbdedaea2015-11-23 18:06:16 +02003334 ilk_enable_display_irq(dev_priv, DE_PCU_EVENT);
Daniel Vetterd6207432014-09-15 14:55:27 +02003335 spin_unlock_irq(&dev_priv->irq_lock);
Jesse Barnesf97108d2010-01-29 11:27:07 -08003336 }
3337
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003338 return 0;
3339}
3340
Imre Deakf8b79e52014-03-04 19:23:07 +02003341void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv)
3342{
Chris Wilson67520412017-03-02 13:28:01 +00003343 lockdep_assert_held(&dev_priv->irq_lock);
Imre Deakf8b79e52014-03-04 19:23:07 +02003344
3345 if (dev_priv->display_irqs_enabled)
3346 return;
3347
3348 dev_priv->display_irqs_enabled = true;
3349
Ville Syrjäläd6c69802016-04-11 16:56:27 +03003350 if (intel_irqs_enabled(dev_priv)) {
3351 vlv_display_irq_reset(dev_priv);
Ville Syrjäläad22d102016-04-12 18:56:14 +03003352 vlv_display_irq_postinstall(dev_priv);
Ville Syrjäläd6c69802016-04-11 16:56:27 +03003353 }
Imre Deakf8b79e52014-03-04 19:23:07 +02003354}
3355
3356void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv)
3357{
Chris Wilson67520412017-03-02 13:28:01 +00003358 lockdep_assert_held(&dev_priv->irq_lock);
Imre Deakf8b79e52014-03-04 19:23:07 +02003359
3360 if (!dev_priv->display_irqs_enabled)
3361 return;
3362
3363 dev_priv->display_irqs_enabled = false;
3364
Imre Deak950eaba2014-09-08 15:21:09 +03003365 if (intel_irqs_enabled(dev_priv))
Ville Syrjäläad22d102016-04-12 18:56:14 +03003366 vlv_display_irq_reset(dev_priv);
Imre Deakf8b79e52014-03-04 19:23:07 +02003367}
3368
Ville Syrjälä0e6c9a92014-10-30 19:43:00 +02003369
3370static int valleyview_irq_postinstall(struct drm_device *dev)
3371{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003372 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä0e6c9a92014-10-30 19:43:00 +02003373
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003374 gen5_gt_irq_postinstall(dev);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003375
Ville Syrjäläad22d102016-04-12 18:56:14 +03003376 spin_lock_irq(&dev_priv->irq_lock);
Ville Syrjälä99182712016-04-11 16:56:25 +03003377 if (dev_priv->display_irqs_enabled)
3378 vlv_display_irq_postinstall(dev_priv);
Ville Syrjäläad22d102016-04-12 18:56:14 +03003379 spin_unlock_irq(&dev_priv->irq_lock);
3380
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003381 I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
Ville Syrjälä34c7b8a2016-04-13 21:19:48 +03003382 POSTING_READ(VLV_MASTER_IER);
Daniel Vetter20afbda2012-12-11 14:05:07 +01003383
3384 return 0;
3385}
3386
Ben Widawskyabd58f02013-11-02 21:07:09 -07003387static void gen8_gt_irq_postinstall(struct drm_i915_private *dev_priv)
3388{
Ben Widawskyabd58f02013-11-02 21:07:09 -07003389 /* These are interrupts we'll toggle with the ring mask register */
3390 uint32_t gt_interrupts[] = {
3391 GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
Oscar Mateo73d477f2014-07-24 17:04:31 +01003392 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
Oscar Mateo73d477f2014-07-24 17:04:31 +01003393 GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT |
3394 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_BCS_IRQ_SHIFT,
Ben Widawskyabd58f02013-11-02 21:07:09 -07003395 GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
Oscar Mateo73d477f2014-07-24 17:04:31 +01003396 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
3397 GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT |
3398 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS2_IRQ_SHIFT,
Ben Widawskyabd58f02013-11-02 21:07:09 -07003399 0,
Oscar Mateo73d477f2014-07-24 17:04:31 +01003400 GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT |
3401 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VECS_IRQ_SHIFT
Ben Widawskyabd58f02013-11-02 21:07:09 -07003402 };
3403
Tvrtko Ursulin98735732016-04-19 16:46:08 +01003404 if (HAS_L3_DPF(dev_priv))
3405 gt_interrupts[0] |= GT_RENDER_L3_PARITY_ERROR_INTERRUPT;
3406
Akash Goelf4e9af42016-10-12 21:54:30 +05303407 dev_priv->pm_ier = 0x0;
3408 dev_priv->pm_imr = ~dev_priv->pm_ier;
Deepak S9a2d2d82014-08-22 08:32:40 +05303409 GEN8_IRQ_INIT_NDX(GT, 0, ~gt_interrupts[0], gt_interrupts[0]);
3410 GEN8_IRQ_INIT_NDX(GT, 1, ~gt_interrupts[1], gt_interrupts[1]);
Imre Deak78e68d32014-12-15 18:59:27 +02003411 /*
3412 * RPS interrupts will get enabled/disabled on demand when RPS itself
Sagar Arun Kamble26705e22016-10-12 21:54:31 +05303413 * is enabled/disabled. Same wil be the case for GuC interrupts.
Imre Deak78e68d32014-12-15 18:59:27 +02003414 */
Akash Goelf4e9af42016-10-12 21:54:30 +05303415 GEN8_IRQ_INIT_NDX(GT, 2, dev_priv->pm_imr, dev_priv->pm_ier);
Deepak S9a2d2d82014-08-22 08:32:40 +05303416 GEN8_IRQ_INIT_NDX(GT, 3, ~gt_interrupts[3], gt_interrupts[3]);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003417}
3418
3419static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv)
3420{
Damien Lespiau770de832014-03-20 20:45:01 +00003421 uint32_t de_pipe_masked = GEN8_PIPE_CDCLK_CRC_DONE;
3422 uint32_t de_pipe_enables;
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003423 u32 de_port_masked = GEN8_AUX_CHANNEL_A;
3424 u32 de_port_enables;
Ville Syrjälä11825b02016-05-19 12:14:43 +03003425 u32 de_misc_masked = GEN8_DE_MISC_GSE;
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003426 enum pipe pipe;
Damien Lespiau770de832014-03-20 20:45:01 +00003427
Rodrigo Vivib4834a52015-09-02 15:19:24 -07003428 if (INTEL_INFO(dev_priv)->gen >= 9) {
Damien Lespiau770de832014-03-20 20:45:01 +00003429 de_pipe_masked |= GEN9_PIPE_PLANE1_FLIP_DONE |
3430 GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003431 de_port_masked |= GEN9_AUX_CHANNEL_B | GEN9_AUX_CHANNEL_C |
3432 GEN9_AUX_CHANNEL_D;
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02003433 if (IS_GEN9_LP(dev_priv))
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003434 de_port_masked |= BXT_DE_PORT_GMBUS;
3435 } else {
Damien Lespiau770de832014-03-20 20:45:01 +00003436 de_pipe_masked |= GEN8_PIPE_PRIMARY_FLIP_DONE |
3437 GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003438 }
Damien Lespiau770de832014-03-20 20:45:01 +00003439
3440 de_pipe_enables = de_pipe_masked | GEN8_PIPE_VBLANK |
3441 GEN8_PIPE_FIFO_UNDERRUN;
3442
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003443 de_port_enables = de_port_masked;
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02003444 if (IS_GEN9_LP(dev_priv))
Ville Syrjäläa52bb152015-08-27 23:56:11 +03003445 de_port_enables |= BXT_DE_PORT_HOTPLUG_MASK;
3446 else if (IS_BROADWELL(dev_priv))
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003447 de_port_enables |= GEN8_PORT_DP_A_HOTPLUG;
3448
Daniel Vetter13b3a0a2013-11-07 15:31:52 +01003449 dev_priv->de_irq_mask[PIPE_A] = ~de_pipe_masked;
3450 dev_priv->de_irq_mask[PIPE_B] = ~de_pipe_masked;
3451 dev_priv->de_irq_mask[PIPE_C] = ~de_pipe_masked;
Ben Widawskyabd58f02013-11-02 21:07:09 -07003452
Damien Lespiau055e3932014-08-18 13:49:10 +01003453 for_each_pipe(dev_priv, pipe)
Daniel Vetterf458ebb2014-09-30 10:56:39 +02003454 if (intel_display_power_is_enabled(dev_priv,
Paulo Zanoni813bde42014-07-04 11:50:29 -03003455 POWER_DOMAIN_PIPE(pipe)))
3456 GEN8_IRQ_INIT_NDX(DE_PIPE, pipe,
3457 dev_priv->de_irq_mask[pipe],
3458 de_pipe_enables);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003459
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003460 GEN5_IRQ_INIT(GEN8_DE_PORT_, ~de_port_masked, de_port_enables);
Ville Syrjälä11825b02016-05-19 12:14:43 +03003461 GEN5_IRQ_INIT(GEN8_DE_MISC_, ~de_misc_masked, de_misc_masked);
Imre Deak2a57d9c2017-01-27 11:39:18 +02003462
3463 if (IS_GEN9_LP(dev_priv))
3464 bxt_hpd_detection_setup(dev_priv);
Imre Deak1a56b1a2017-01-27 11:39:21 +02003465 else if (IS_BROADWELL(dev_priv))
3466 ilk_hpd_detection_setup(dev_priv);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003467}
3468
3469static int gen8_irq_postinstall(struct drm_device *dev)
3470{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003471 struct drm_i915_private *dev_priv = to_i915(dev);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003472
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003473 if (HAS_PCH_SPLIT(dev_priv))
Shashank Sharma266ea3d2014-08-22 17:40:42 +05303474 ibx_irq_pre_postinstall(dev);
Paulo Zanoni622364b2014-04-01 15:37:22 -03003475
Ben Widawskyabd58f02013-11-02 21:07:09 -07003476 gen8_gt_irq_postinstall(dev_priv);
3477 gen8_de_irq_postinstall(dev_priv);
3478
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003479 if (HAS_PCH_SPLIT(dev_priv))
Shashank Sharma266ea3d2014-08-22 17:40:42 +05303480 ibx_irq_postinstall(dev);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003481
Ville Syrjäläe5328c42016-04-13 21:19:47 +03003482 I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003483 POSTING_READ(GEN8_MASTER_IRQ);
3484
3485 return 0;
3486}
3487
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003488static int cherryview_irq_postinstall(struct drm_device *dev)
3489{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003490 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003491
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003492 gen8_gt_irq_postinstall(dev_priv);
3493
Ville Syrjäläad22d102016-04-12 18:56:14 +03003494 spin_lock_irq(&dev_priv->irq_lock);
Ville Syrjälä99182712016-04-11 16:56:25 +03003495 if (dev_priv->display_irqs_enabled)
3496 vlv_display_irq_postinstall(dev_priv);
Ville Syrjäläad22d102016-04-12 18:56:14 +03003497 spin_unlock_irq(&dev_priv->irq_lock);
3498
Ville Syrjäläe5328c42016-04-13 21:19:47 +03003499 I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003500 POSTING_READ(GEN8_MASTER_IRQ);
3501
3502 return 0;
3503}
3504
Ben Widawskyabd58f02013-11-02 21:07:09 -07003505static void gen8_irq_uninstall(struct drm_device *dev)
3506{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003507 struct drm_i915_private *dev_priv = to_i915(dev);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003508
3509 if (!dev_priv)
3510 return;
3511
Paulo Zanoni823f6b32014-04-01 15:37:26 -03003512 gen8_irq_reset(dev);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003513}
3514
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003515static void valleyview_irq_uninstall(struct drm_device *dev)
3516{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003517 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003518
3519 if (!dev_priv)
3520 return;
3521
Imre Deak843d0e72014-04-14 20:24:23 +03003522 I915_WRITE(VLV_MASTER_IER, 0);
Ville Syrjälä34c7b8a2016-04-13 21:19:48 +03003523 POSTING_READ(VLV_MASTER_IER);
Imre Deak843d0e72014-04-14 20:24:23 +03003524
Tvrtko Ursulinb243f532016-11-16 08:55:38 +00003525 gen5_gt_irq_reset(dev_priv);
Ville Syrjälä893fce82014-10-30 19:42:56 +02003526
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003527 I915_WRITE(HWSTAM, 0xffffffff);
Imre Deakf8b79e52014-03-04 19:23:07 +02003528
Ville Syrjäläad22d102016-04-12 18:56:14 +03003529 spin_lock_irq(&dev_priv->irq_lock);
Ville Syrjälä99182712016-04-11 16:56:25 +03003530 if (dev_priv->display_irqs_enabled)
3531 vlv_display_irq_reset(dev_priv);
Ville Syrjäläad22d102016-04-12 18:56:14 +03003532 spin_unlock_irq(&dev_priv->irq_lock);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003533}
3534
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003535static void cherryview_irq_uninstall(struct drm_device *dev)
3536{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003537 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003538
3539 if (!dev_priv)
3540 return;
3541
3542 I915_WRITE(GEN8_MASTER_IRQ, 0);
3543 POSTING_READ(GEN8_MASTER_IRQ);
3544
Ville Syrjäläa2c30fb2014-10-30 19:42:52 +02003545 gen8_gt_irq_reset(dev_priv);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003546
Ville Syrjäläa2c30fb2014-10-30 19:42:52 +02003547 GEN5_IRQ_RESET(GEN8_PCU_);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003548
Ville Syrjäläad22d102016-04-12 18:56:14 +03003549 spin_lock_irq(&dev_priv->irq_lock);
Ville Syrjälä99182712016-04-11 16:56:25 +03003550 if (dev_priv->display_irqs_enabled)
3551 vlv_display_irq_reset(dev_priv);
Ville Syrjäläad22d102016-04-12 18:56:14 +03003552 spin_unlock_irq(&dev_priv->irq_lock);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003553}
3554
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003555static void ironlake_irq_uninstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003556{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003557 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes46979952011-04-07 13:53:55 -07003558
3559 if (!dev_priv)
3560 return;
3561
Paulo Zanonibe30b292014-04-01 15:37:25 -03003562 ironlake_irq_reset(dev);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003563}
3564
Chris Wilsonc2798b12012-04-22 21:13:57 +01003565static void i8xx_irq_preinstall(struct drm_device * dev)
3566{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003567 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003568 int pipe;
3569
Damien Lespiau055e3932014-08-18 13:49:10 +01003570 for_each_pipe(dev_priv, pipe)
Chris Wilsonc2798b12012-04-22 21:13:57 +01003571 I915_WRITE(PIPESTAT(pipe), 0);
3572 I915_WRITE16(IMR, 0xffff);
3573 I915_WRITE16(IER, 0x0);
3574 POSTING_READ16(IER);
3575}
3576
3577static int i8xx_irq_postinstall(struct drm_device *dev)
3578{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003579 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003580
Chris Wilsonc2798b12012-04-22 21:13:57 +01003581 I915_WRITE16(EMR,
3582 ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
3583
3584 /* Unmask the interrupts that we always want on. */
3585 dev_priv->irq_mask =
3586 ~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3587 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3588 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
Daniel Vetter37ef01a2015-04-01 13:43:46 +02003589 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003590 I915_WRITE16(IMR, dev_priv->irq_mask);
3591
3592 I915_WRITE16(IER,
3593 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3594 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
Chris Wilsonc2798b12012-04-22 21:13:57 +01003595 I915_USER_INTERRUPT);
3596 POSTING_READ16(IER);
3597
Daniel Vetter379ef822013-10-16 22:55:56 +02003598 /* Interrupt setup is already guaranteed to be single-threaded, this is
3599 * just to make the assert_spin_locked check happy. */
Daniel Vetterd6207432014-09-15 14:55:27 +02003600 spin_lock_irq(&dev_priv->irq_lock);
Imre Deak755e9012014-02-10 18:42:47 +02003601 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3602 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
Daniel Vetterd6207432014-09-15 14:55:27 +02003603 spin_unlock_irq(&dev_priv->irq_lock);
Daniel Vetter379ef822013-10-16 22:55:56 +02003604
Chris Wilsonc2798b12012-04-22 21:13:57 +01003605 return 0;
3606}
3607
Daniel Vetter5a21b662016-05-24 17:13:53 +02003608/*
3609 * Returns true when a page flip has completed.
3610 */
3611static bool i8xx_handle_vblank(struct drm_i915_private *dev_priv,
3612 int plane, int pipe, u32 iir)
3613{
3614 u16 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
3615
3616 if (!intel_pipe_handle_vblank(dev_priv, pipe))
3617 return false;
3618
3619 if ((iir & flip_pending) == 0)
3620 goto check_page_flip;
3621
3622 /* We detect FlipDone by looking for the change in PendingFlip from '1'
3623 * to '0' on the following vblank, i.e. IIR has the Pendingflip
3624 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
3625 * the flip is completed (no longer pending). Since this doesn't raise
3626 * an interrupt per se, we watch for the change at vblank.
3627 */
3628 if (I915_READ16(ISR) & flip_pending)
3629 goto check_page_flip;
3630
3631 intel_finish_page_flip_cs(dev_priv, pipe);
3632 return true;
3633
3634check_page_flip:
3635 intel_check_page_flip(dev_priv, pipe);
3636 return false;
3637}
3638
Daniel Vetterff1f5252012-10-02 15:10:55 +02003639static irqreturn_t i8xx_irq_handler(int irq, void *arg)
Chris Wilsonc2798b12012-04-22 21:13:57 +01003640{
Daniel Vetter45a83f82014-05-12 19:17:55 +02003641 struct drm_device *dev = arg;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003642 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003643 u16 iir, new_iir;
3644 u32 pipe_stats[2];
Chris Wilsonc2798b12012-04-22 21:13:57 +01003645 int pipe;
3646 u16 flip_mask =
3647 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3648 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
Imre Deak1f814da2015-12-16 02:52:19 +02003649 irqreturn_t ret;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003650
Imre Deak2dd2a882015-02-24 11:14:30 +02003651 if (!intel_irqs_enabled(dev_priv))
3652 return IRQ_NONE;
3653
Imre Deak1f814da2015-12-16 02:52:19 +02003654 /* IRQs are synced during runtime_suspend, we don't require a wakeref */
3655 disable_rpm_wakeref_asserts(dev_priv);
3656
3657 ret = IRQ_NONE;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003658 iir = I915_READ16(IIR);
3659 if (iir == 0)
Imre Deak1f814da2015-12-16 02:52:19 +02003660 goto out;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003661
3662 while (iir & ~flip_mask) {
3663 /* Can't rely on pipestat interrupt bit in iir as it might
3664 * have been cleared after the pipestat interrupt was received.
3665 * It doesn't set the bit in iir again, but it still produces
3666 * interrupts (for non-MSI).
3667 */
Daniel Vetter222c7f52014-09-15 14:55:28 +02003668 spin_lock(&dev_priv->irq_lock);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003669 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
Daniel Vetteraaecdf62014-11-04 15:52:22 +01003670 DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003671
Damien Lespiau055e3932014-08-18 13:49:10 +01003672 for_each_pipe(dev_priv, pipe) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003673 i915_reg_t reg = PIPESTAT(pipe);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003674 pipe_stats[pipe] = I915_READ(reg);
3675
3676 /*
3677 * Clear the PIPE*STAT regs before the IIR
3678 */
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02003679 if (pipe_stats[pipe] & 0x8000ffff)
Chris Wilsonc2798b12012-04-22 21:13:57 +01003680 I915_WRITE(reg, pipe_stats[pipe]);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003681 }
Daniel Vetter222c7f52014-09-15 14:55:28 +02003682 spin_unlock(&dev_priv->irq_lock);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003683
3684 I915_WRITE16(IIR, iir & ~flip_mask);
3685 new_iir = I915_READ16(IIR); /* Flush posted writes */
3686
Chris Wilsonc2798b12012-04-22 21:13:57 +01003687 if (iir & I915_USER_INTERRUPT)
Akash Goel3b3f1652016-10-13 22:44:48 +05303688 notify_ring(dev_priv->engine[RCS]);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003689
Damien Lespiau055e3932014-08-18 13:49:10 +01003690 for_each_pipe(dev_priv, pipe) {
Daniel Vetter5a21b662016-05-24 17:13:53 +02003691 int plane = pipe;
3692 if (HAS_FBC(dev_priv))
3693 plane = !plane;
3694
3695 if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
3696 i8xx_handle_vblank(dev_priv, plane, pipe, iir))
3697 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003698
Daniel Vetter4356d582013-10-16 22:55:55 +02003699 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003700 i9xx_pipe_crc_irq_handler(dev_priv, pipe);
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02003701
Daniel Vetter1f7247c2014-09-30 10:56:48 +02003702 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
3703 intel_cpu_fifo_underrun_irq_handler(dev_priv,
3704 pipe);
Daniel Vetter4356d582013-10-16 22:55:55 +02003705 }
Chris Wilsonc2798b12012-04-22 21:13:57 +01003706
3707 iir = new_iir;
3708 }
Imre Deak1f814da2015-12-16 02:52:19 +02003709 ret = IRQ_HANDLED;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003710
Imre Deak1f814da2015-12-16 02:52:19 +02003711out:
3712 enable_rpm_wakeref_asserts(dev_priv);
3713
3714 return ret;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003715}
3716
3717static void i8xx_irq_uninstall(struct drm_device * dev)
3718{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003719 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003720 int pipe;
3721
Damien Lespiau055e3932014-08-18 13:49:10 +01003722 for_each_pipe(dev_priv, pipe) {
Chris Wilsonc2798b12012-04-22 21:13:57 +01003723 /* Clear enable bits; then clear status bits */
3724 I915_WRITE(PIPESTAT(pipe), 0);
3725 I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
3726 }
3727 I915_WRITE16(IMR, 0xffff);
3728 I915_WRITE16(IER, 0x0);
3729 I915_WRITE16(IIR, I915_READ16(IIR));
3730}
3731
Chris Wilsona266c7d2012-04-24 22:59:44 +01003732static void i915_irq_preinstall(struct drm_device * dev)
3733{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003734 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003735 int pipe;
3736
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +00003737 if (I915_HAS_HOTPLUG(dev_priv)) {
Egbert Eich0706f172015-09-23 16:15:27 +02003738 i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003739 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3740 }
3741
Chris Wilson00d98eb2012-04-24 22:59:48 +01003742 I915_WRITE16(HWSTAM, 0xeffe);
Damien Lespiau055e3932014-08-18 13:49:10 +01003743 for_each_pipe(dev_priv, pipe)
Chris Wilsona266c7d2012-04-24 22:59:44 +01003744 I915_WRITE(PIPESTAT(pipe), 0);
3745 I915_WRITE(IMR, 0xffffffff);
3746 I915_WRITE(IER, 0x0);
3747 POSTING_READ(IER);
3748}
3749
3750static int i915_irq_postinstall(struct drm_device *dev)
3751{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003752 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson38bde182012-04-24 22:59:50 +01003753 u32 enable_mask;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003754
Chris Wilson38bde182012-04-24 22:59:50 +01003755 I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
3756
3757 /* Unmask the interrupts that we always want on. */
3758 dev_priv->irq_mask =
3759 ~(I915_ASLE_INTERRUPT |
3760 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3761 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3762 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
Daniel Vetter37ef01a2015-04-01 13:43:46 +02003763 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
Chris Wilson38bde182012-04-24 22:59:50 +01003764
3765 enable_mask =
3766 I915_ASLE_INTERRUPT |
3767 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3768 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
Chris Wilson38bde182012-04-24 22:59:50 +01003769 I915_USER_INTERRUPT;
3770
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +00003771 if (I915_HAS_HOTPLUG(dev_priv)) {
Egbert Eich0706f172015-09-23 16:15:27 +02003772 i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
Daniel Vetter20afbda2012-12-11 14:05:07 +01003773 POSTING_READ(PORT_HOTPLUG_EN);
3774
Chris Wilsona266c7d2012-04-24 22:59:44 +01003775 /* Enable in IER... */
3776 enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
3777 /* and unmask in IMR */
3778 dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
3779 }
3780
Chris Wilsona266c7d2012-04-24 22:59:44 +01003781 I915_WRITE(IMR, dev_priv->irq_mask);
3782 I915_WRITE(IER, enable_mask);
3783 POSTING_READ(IER);
3784
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003785 i915_enable_asle_pipestat(dev_priv);
Daniel Vetter20afbda2012-12-11 14:05:07 +01003786
Daniel Vetter379ef822013-10-16 22:55:56 +02003787 /* Interrupt setup is already guaranteed to be single-threaded, this is
3788 * just to make the assert_spin_locked check happy. */
Daniel Vetterd6207432014-09-15 14:55:27 +02003789 spin_lock_irq(&dev_priv->irq_lock);
Imre Deak755e9012014-02-10 18:42:47 +02003790 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3791 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
Daniel Vetterd6207432014-09-15 14:55:27 +02003792 spin_unlock_irq(&dev_priv->irq_lock);
Daniel Vetter379ef822013-10-16 22:55:56 +02003793
Daniel Vetter20afbda2012-12-11 14:05:07 +01003794 return 0;
3795}
3796
Daniel Vetter5a21b662016-05-24 17:13:53 +02003797/*
3798 * Returns true when a page flip has completed.
3799 */
3800static bool i915_handle_vblank(struct drm_i915_private *dev_priv,
3801 int plane, int pipe, u32 iir)
3802{
3803 u32 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
3804
3805 if (!intel_pipe_handle_vblank(dev_priv, pipe))
3806 return false;
3807
3808 if ((iir & flip_pending) == 0)
3809 goto check_page_flip;
3810
3811 /* We detect FlipDone by looking for the change in PendingFlip from '1'
3812 * to '0' on the following vblank, i.e. IIR has the Pendingflip
3813 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
3814 * the flip is completed (no longer pending). Since this doesn't raise
3815 * an interrupt per se, we watch for the change at vblank.
3816 */
3817 if (I915_READ(ISR) & flip_pending)
3818 goto check_page_flip;
3819
3820 intel_finish_page_flip_cs(dev_priv, pipe);
3821 return true;
3822
3823check_page_flip:
3824 intel_check_page_flip(dev_priv, pipe);
3825 return false;
3826}
3827
Daniel Vetterff1f5252012-10-02 15:10:55 +02003828static irqreturn_t i915_irq_handler(int irq, void *arg)
Chris Wilsona266c7d2012-04-24 22:59:44 +01003829{
Daniel Vetter45a83f82014-05-12 19:17:55 +02003830 struct drm_device *dev = arg;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003831 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson8291ee92012-04-24 22:59:47 +01003832 u32 iir, new_iir, pipe_stats[I915_MAX_PIPES];
Chris Wilson38bde182012-04-24 22:59:50 +01003833 u32 flip_mask =
3834 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3835 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
Chris Wilson38bde182012-04-24 22:59:50 +01003836 int pipe, ret = IRQ_NONE;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003837
Imre Deak2dd2a882015-02-24 11:14:30 +02003838 if (!intel_irqs_enabled(dev_priv))
3839 return IRQ_NONE;
3840
Imre Deak1f814da2015-12-16 02:52:19 +02003841 /* IRQs are synced during runtime_suspend, we don't require a wakeref */
3842 disable_rpm_wakeref_asserts(dev_priv);
3843
Chris Wilsona266c7d2012-04-24 22:59:44 +01003844 iir = I915_READ(IIR);
Chris Wilson38bde182012-04-24 22:59:50 +01003845 do {
3846 bool irq_received = (iir & ~flip_mask) != 0;
Chris Wilson8291ee92012-04-24 22:59:47 +01003847 bool blc_event = false;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003848
3849 /* Can't rely on pipestat interrupt bit in iir as it might
3850 * have been cleared after the pipestat interrupt was received.
3851 * It doesn't set the bit in iir again, but it still produces
3852 * interrupts (for non-MSI).
3853 */
Daniel Vetter222c7f52014-09-15 14:55:28 +02003854 spin_lock(&dev_priv->irq_lock);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003855 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
Daniel Vetteraaecdf62014-11-04 15:52:22 +01003856 DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003857
Damien Lespiau055e3932014-08-18 13:49:10 +01003858 for_each_pipe(dev_priv, pipe) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003859 i915_reg_t reg = PIPESTAT(pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003860 pipe_stats[pipe] = I915_READ(reg);
3861
Chris Wilson38bde182012-04-24 22:59:50 +01003862 /* Clear the PIPE*STAT regs before the IIR */
Chris Wilsona266c7d2012-04-24 22:59:44 +01003863 if (pipe_stats[pipe] & 0x8000ffff) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01003864 I915_WRITE(reg, pipe_stats[pipe]);
Chris Wilson38bde182012-04-24 22:59:50 +01003865 irq_received = true;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003866 }
3867 }
Daniel Vetter222c7f52014-09-15 14:55:28 +02003868 spin_unlock(&dev_priv->irq_lock);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003869
3870 if (!irq_received)
3871 break;
3872
Chris Wilsona266c7d2012-04-24 22:59:44 +01003873 /* Consume port. Then clear IIR or we'll miss events */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003874 if (I915_HAS_HOTPLUG(dev_priv) &&
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03003875 iir & I915_DISPLAY_PORT_INTERRUPT) {
3876 u32 hotplug_status = i9xx_hpd_irq_ack(dev_priv);
3877 if (hotplug_status)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003878 i9xx_hpd_irq_handler(dev_priv, hotplug_status);
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03003879 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01003880
Chris Wilson38bde182012-04-24 22:59:50 +01003881 I915_WRITE(IIR, iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003882 new_iir = I915_READ(IIR); /* Flush posted writes */
3883
Chris Wilsona266c7d2012-04-24 22:59:44 +01003884 if (iir & I915_USER_INTERRUPT)
Akash Goel3b3f1652016-10-13 22:44:48 +05303885 notify_ring(dev_priv->engine[RCS]);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003886
Damien Lespiau055e3932014-08-18 13:49:10 +01003887 for_each_pipe(dev_priv, pipe) {
Daniel Vetter5a21b662016-05-24 17:13:53 +02003888 int plane = pipe;
3889 if (HAS_FBC(dev_priv))
3890 plane = !plane;
3891
3892 if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
3893 i915_handle_vblank(dev_priv, plane, pipe, iir))
3894 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003895
3896 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
3897 blc_event = true;
Daniel Vetter4356d582013-10-16 22:55:55 +02003898
3899 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003900 i9xx_pipe_crc_irq_handler(dev_priv, pipe);
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02003901
Daniel Vetter1f7247c2014-09-30 10:56:48 +02003902 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
3903 intel_cpu_fifo_underrun_irq_handler(dev_priv,
3904 pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003905 }
3906
Chris Wilsona266c7d2012-04-24 22:59:44 +01003907 if (blc_event || (iir & I915_ASLE_INTERRUPT))
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003908 intel_opregion_asle_intr(dev_priv);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003909
3910 /* With MSI, interrupts are only generated when iir
3911 * transitions from zero to nonzero. If another bit got
3912 * set while we were handling the existing iir bits, then
3913 * we would never get another interrupt.
3914 *
3915 * This is fine on non-MSI as well, as if we hit this path
3916 * we avoid exiting the interrupt handler only to generate
3917 * another one.
3918 *
3919 * Note that for MSI this could cause a stray interrupt report
3920 * if an interrupt landed in the time between writing IIR and
3921 * the posting read. This should be rare enough to never
3922 * trigger the 99% of 100,000 interrupts test for disabling
3923 * stray interrupts.
3924 */
Chris Wilson38bde182012-04-24 22:59:50 +01003925 ret = IRQ_HANDLED;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003926 iir = new_iir;
Chris Wilson38bde182012-04-24 22:59:50 +01003927 } while (iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003928
Imre Deak1f814da2015-12-16 02:52:19 +02003929 enable_rpm_wakeref_asserts(dev_priv);
3930
Chris Wilsona266c7d2012-04-24 22:59:44 +01003931 return ret;
3932}
3933
3934static void i915_irq_uninstall(struct drm_device * dev)
3935{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003936 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003937 int pipe;
3938
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +00003939 if (I915_HAS_HOTPLUG(dev_priv)) {
Egbert Eich0706f172015-09-23 16:15:27 +02003940 i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003941 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3942 }
3943
Chris Wilson00d98eb2012-04-24 22:59:48 +01003944 I915_WRITE16(HWSTAM, 0xffff);
Damien Lespiau055e3932014-08-18 13:49:10 +01003945 for_each_pipe(dev_priv, pipe) {
Chris Wilson55b39752012-04-24 22:59:49 +01003946 /* Clear enable bits; then clear status bits */
Chris Wilsona266c7d2012-04-24 22:59:44 +01003947 I915_WRITE(PIPESTAT(pipe), 0);
Chris Wilson55b39752012-04-24 22:59:49 +01003948 I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
3949 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01003950 I915_WRITE(IMR, 0xffffffff);
3951 I915_WRITE(IER, 0x0);
3952
Chris Wilsona266c7d2012-04-24 22:59:44 +01003953 I915_WRITE(IIR, I915_READ(IIR));
3954}
3955
3956static void i965_irq_preinstall(struct drm_device * dev)
3957{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003958 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003959 int pipe;
3960
Egbert Eich0706f172015-09-23 16:15:27 +02003961 i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
Chris Wilsonadca4732012-05-11 18:01:31 +01003962 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
Chris Wilsona266c7d2012-04-24 22:59:44 +01003963
3964 I915_WRITE(HWSTAM, 0xeffe);
Damien Lespiau055e3932014-08-18 13:49:10 +01003965 for_each_pipe(dev_priv, pipe)
Chris Wilsona266c7d2012-04-24 22:59:44 +01003966 I915_WRITE(PIPESTAT(pipe), 0);
3967 I915_WRITE(IMR, 0xffffffff);
3968 I915_WRITE(IER, 0x0);
3969 POSTING_READ(IER);
3970}
3971
3972static int i965_irq_postinstall(struct drm_device *dev)
3973{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003974 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsonbbba0a92012-04-24 22:59:51 +01003975 u32 enable_mask;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003976 u32 error_mask;
3977
Chris Wilsona266c7d2012-04-24 22:59:44 +01003978 /* Unmask the interrupts that we always want on. */
Chris Wilsonbbba0a92012-04-24 22:59:51 +01003979 dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT |
Chris Wilsonadca4732012-05-11 18:01:31 +01003980 I915_DISPLAY_PORT_INTERRUPT |
Chris Wilsonbbba0a92012-04-24 22:59:51 +01003981 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3982 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3983 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3984 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
3985 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
3986
3987 enable_mask = ~dev_priv->irq_mask;
Ville Syrjälä21ad8332013-02-19 15:16:39 +02003988 enable_mask &= ~(I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3989 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
Chris Wilsonbbba0a92012-04-24 22:59:51 +01003990 enable_mask |= I915_USER_INTERRUPT;
3991
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003992 if (IS_G4X(dev_priv))
Chris Wilsonbbba0a92012-04-24 22:59:51 +01003993 enable_mask |= I915_BSD_USER_INTERRUPT;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003994
Daniel Vetterb79480b2013-06-27 17:52:10 +02003995 /* Interrupt setup is already guaranteed to be single-threaded, this is
3996 * just to make the assert_spin_locked check happy. */
Daniel Vetterd6207432014-09-15 14:55:27 +02003997 spin_lock_irq(&dev_priv->irq_lock);
Imre Deak755e9012014-02-10 18:42:47 +02003998 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
3999 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
4000 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
Daniel Vetterd6207432014-09-15 14:55:27 +02004001 spin_unlock_irq(&dev_priv->irq_lock);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004002
Chris Wilsona266c7d2012-04-24 22:59:44 +01004003 /*
4004 * Enable some error detection, note the instruction error mask
4005 * bit is reserved, so we leave it masked.
4006 */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004007 if (IS_G4X(dev_priv)) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01004008 error_mask = ~(GM45_ERROR_PAGE_TABLE |
4009 GM45_ERROR_MEM_PRIV |
4010 GM45_ERROR_CP_PRIV |
4011 I915_ERROR_MEMORY_REFRESH);
4012 } else {
4013 error_mask = ~(I915_ERROR_PAGE_TABLE |
4014 I915_ERROR_MEMORY_REFRESH);
4015 }
4016 I915_WRITE(EMR, error_mask);
4017
4018 I915_WRITE(IMR, dev_priv->irq_mask);
4019 I915_WRITE(IER, enable_mask);
4020 POSTING_READ(IER);
4021
Egbert Eich0706f172015-09-23 16:15:27 +02004022 i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
Daniel Vetter20afbda2012-12-11 14:05:07 +01004023 POSTING_READ(PORT_HOTPLUG_EN);
4024
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004025 i915_enable_asle_pipestat(dev_priv);
Daniel Vetter20afbda2012-12-11 14:05:07 +01004026
4027 return 0;
4028}
4029
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004030static void i915_hpd_irq_setup(struct drm_i915_private *dev_priv)
Daniel Vetter20afbda2012-12-11 14:05:07 +01004031{
Daniel Vetter20afbda2012-12-11 14:05:07 +01004032 u32 hotplug_en;
4033
Chris Wilson67520412017-03-02 13:28:01 +00004034 lockdep_assert_held(&dev_priv->irq_lock);
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02004035
Ville Syrjälä778eb332015-01-09 14:21:13 +02004036 /* Note HDMI and DP share hotplug bits */
4037 /* enable bits are the same for all generations */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004038 hotplug_en = intel_hpd_enabled_irqs(dev_priv, hpd_mask_i915);
Ville Syrjälä778eb332015-01-09 14:21:13 +02004039 /* Programming the CRT detection parameters tends
4040 to generate a spurious hotplug event about three
4041 seconds later. So just do it once.
4042 */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004043 if (IS_G4X(dev_priv))
Ville Syrjälä778eb332015-01-09 14:21:13 +02004044 hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
Ville Syrjälä778eb332015-01-09 14:21:13 +02004045 hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004046
Ville Syrjälä778eb332015-01-09 14:21:13 +02004047 /* Ignore TV since it's buggy */
Egbert Eich0706f172015-09-23 16:15:27 +02004048 i915_hotplug_interrupt_update_locked(dev_priv,
Jani Nikulaf9e3dc72015-10-21 17:22:43 +03004049 HOTPLUG_INT_EN_MASK |
4050 CRT_HOTPLUG_VOLTAGE_COMPARE_MASK |
4051 CRT_HOTPLUG_ACTIVATION_PERIOD_64,
4052 hotplug_en);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004053}
4054
Daniel Vetterff1f5252012-10-02 15:10:55 +02004055static irqreturn_t i965_irq_handler(int irq, void *arg)
Chris Wilsona266c7d2012-04-24 22:59:44 +01004056{
Daniel Vetter45a83f82014-05-12 19:17:55 +02004057 struct drm_device *dev = arg;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004058 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004059 u32 iir, new_iir;
4060 u32 pipe_stats[I915_MAX_PIPES];
Chris Wilsona266c7d2012-04-24 22:59:44 +01004061 int ret = IRQ_NONE, pipe;
Ville Syrjälä21ad8332013-02-19 15:16:39 +02004062 u32 flip_mask =
4063 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
4064 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004065
Imre Deak2dd2a882015-02-24 11:14:30 +02004066 if (!intel_irqs_enabled(dev_priv))
4067 return IRQ_NONE;
4068
Imre Deak1f814da2015-12-16 02:52:19 +02004069 /* IRQs are synced during runtime_suspend, we don't require a wakeref */
4070 disable_rpm_wakeref_asserts(dev_priv);
4071
Chris Wilsona266c7d2012-04-24 22:59:44 +01004072 iir = I915_READ(IIR);
4073
Chris Wilsona266c7d2012-04-24 22:59:44 +01004074 for (;;) {
Ville Syrjälä501e01d2014-01-17 11:35:15 +02004075 bool irq_received = (iir & ~flip_mask) != 0;
Chris Wilson2c8ba292012-04-24 22:59:46 +01004076 bool blc_event = false;
4077
Chris Wilsona266c7d2012-04-24 22:59:44 +01004078 /* Can't rely on pipestat interrupt bit in iir as it might
4079 * have been cleared after the pipestat interrupt was received.
4080 * It doesn't set the bit in iir again, but it still produces
4081 * interrupts (for non-MSI).
4082 */
Daniel Vetter222c7f52014-09-15 14:55:28 +02004083 spin_lock(&dev_priv->irq_lock);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004084 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
Daniel Vetteraaecdf62014-11-04 15:52:22 +01004085 DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004086
Damien Lespiau055e3932014-08-18 13:49:10 +01004087 for_each_pipe(dev_priv, pipe) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004088 i915_reg_t reg = PIPESTAT(pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004089 pipe_stats[pipe] = I915_READ(reg);
4090
4091 /*
4092 * Clear the PIPE*STAT regs before the IIR
4093 */
4094 if (pipe_stats[pipe] & 0x8000ffff) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01004095 I915_WRITE(reg, pipe_stats[pipe]);
Ville Syrjälä501e01d2014-01-17 11:35:15 +02004096 irq_received = true;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004097 }
4098 }
Daniel Vetter222c7f52014-09-15 14:55:28 +02004099 spin_unlock(&dev_priv->irq_lock);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004100
4101 if (!irq_received)
4102 break;
4103
4104 ret = IRQ_HANDLED;
4105
4106 /* Consume port. Then clear IIR or we'll miss events */
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03004107 if (iir & I915_DISPLAY_PORT_INTERRUPT) {
4108 u32 hotplug_status = i9xx_hpd_irq_ack(dev_priv);
4109 if (hotplug_status)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004110 i9xx_hpd_irq_handler(dev_priv, hotplug_status);
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03004111 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01004112
Ville Syrjälä21ad8332013-02-19 15:16:39 +02004113 I915_WRITE(IIR, iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004114 new_iir = I915_READ(IIR); /* Flush posted writes */
4115
Chris Wilsona266c7d2012-04-24 22:59:44 +01004116 if (iir & I915_USER_INTERRUPT)
Akash Goel3b3f1652016-10-13 22:44:48 +05304117 notify_ring(dev_priv->engine[RCS]);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004118 if (iir & I915_BSD_USER_INTERRUPT)
Akash Goel3b3f1652016-10-13 22:44:48 +05304119 notify_ring(dev_priv->engine[VCS]);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004120
Damien Lespiau055e3932014-08-18 13:49:10 +01004121 for_each_pipe(dev_priv, pipe) {
Daniel Vetter5a21b662016-05-24 17:13:53 +02004122 if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
4123 i915_handle_vblank(dev_priv, pipe, pipe, iir))
4124 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004125
4126 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
4127 blc_event = true;
Daniel Vetter4356d582013-10-16 22:55:55 +02004128
4129 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004130 i9xx_pipe_crc_irq_handler(dev_priv, pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004131
Daniel Vetter1f7247c2014-09-30 10:56:48 +02004132 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
4133 intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02004134 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01004135
4136 if (blc_event || (iir & I915_ASLE_INTERRUPT))
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004137 intel_opregion_asle_intr(dev_priv);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004138
Daniel Vetter515ac2b2012-12-01 13:53:44 +01004139 if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004140 gmbus_irq_handler(dev_priv);
Daniel Vetter515ac2b2012-12-01 13:53:44 +01004141
Chris Wilsona266c7d2012-04-24 22:59:44 +01004142 /* With MSI, interrupts are only generated when iir
4143 * transitions from zero to nonzero. If another bit got
4144 * set while we were handling the existing iir bits, then
4145 * we would never get another interrupt.
4146 *
4147 * This is fine on non-MSI as well, as if we hit this path
4148 * we avoid exiting the interrupt handler only to generate
4149 * another one.
4150 *
4151 * Note that for MSI this could cause a stray interrupt report
4152 * if an interrupt landed in the time between writing IIR and
4153 * the posting read. This should be rare enough to never
4154 * trigger the 99% of 100,000 interrupts test for disabling
4155 * stray interrupts.
4156 */
4157 iir = new_iir;
4158 }
4159
Imre Deak1f814da2015-12-16 02:52:19 +02004160 enable_rpm_wakeref_asserts(dev_priv);
4161
Chris Wilsona266c7d2012-04-24 22:59:44 +01004162 return ret;
4163}
4164
4165static void i965_irq_uninstall(struct drm_device * dev)
4166{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004167 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004168 int pipe;
4169
4170 if (!dev_priv)
4171 return;
4172
Egbert Eich0706f172015-09-23 16:15:27 +02004173 i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
Chris Wilsonadca4732012-05-11 18:01:31 +01004174 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
Chris Wilsona266c7d2012-04-24 22:59:44 +01004175
4176 I915_WRITE(HWSTAM, 0xffffffff);
Damien Lespiau055e3932014-08-18 13:49:10 +01004177 for_each_pipe(dev_priv, pipe)
Chris Wilsona266c7d2012-04-24 22:59:44 +01004178 I915_WRITE(PIPESTAT(pipe), 0);
4179 I915_WRITE(IMR, 0xffffffff);
4180 I915_WRITE(IER, 0x0);
4181
Damien Lespiau055e3932014-08-18 13:49:10 +01004182 for_each_pipe(dev_priv, pipe)
Chris Wilsona266c7d2012-04-24 22:59:44 +01004183 I915_WRITE(PIPESTAT(pipe),
4184 I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
4185 I915_WRITE(IIR, I915_READ(IIR));
4186}
4187
Daniel Vetterfca52a52014-09-30 10:56:45 +02004188/**
4189 * intel_irq_init - initializes irq support
4190 * @dev_priv: i915 device instance
4191 *
4192 * This function initializes all the irq support including work items, timers
4193 * and all the vtables. It does not setup the interrupt itself though.
4194 */
Daniel Vetterb9632912014-09-30 10:56:44 +02004195void intel_irq_init(struct drm_i915_private *dev_priv)
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004196{
Chris Wilson91c8a322016-07-05 10:40:23 +01004197 struct drm_device *dev = &dev_priv->drm;
Chris Wilson8b2e3262012-04-24 22:59:41 +01004198
Jani Nikula77913b32015-06-18 13:06:16 +03004199 intel_hpd_init_work(dev_priv);
4200
Daniel Vetterc6a828d2012-08-08 23:35:35 +02004201 INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work);
Daniel Vettera4da4fa2012-11-02 19:55:07 +01004202 INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work);
Chris Wilson8b2e3262012-04-24 22:59:41 +01004203
Tvrtko Ursulin4805fe82016-11-04 14:42:46 +00004204 if (HAS_GUC_SCHED(dev_priv))
Sagar Arun Kamble26705e22016-10-12 21:54:31 +05304205 dev_priv->pm_guc_events = GEN9_GUC_TO_HOST_INT_EVENT;
4206
Deepak Sa6706b42014-03-15 20:23:22 +05304207 /* Let's track the enabled rps events */
Wayne Boyer666a4532015-12-09 12:29:35 -08004208 if (IS_VALLEYVIEW(dev_priv))
Ville Syrjälä6c65a582014-08-29 14:14:07 +03004209 /* WaGsvRC0ResidencyMethod:vlv */
Chris Wilsone0e8c7c2017-03-09 21:12:30 +00004210 dev_priv->pm_rps_events = GEN6_PM_RP_UP_EI_EXPIRED;
Deepak S31685c22014-07-03 17:33:01 -04004211 else
4212 dev_priv->pm_rps_events = GEN6_PM_RPS_EVENTS;
Deepak Sa6706b42014-03-15 20:23:22 +05304213
Sagar Arun Kamble5dd04552017-03-11 08:07:00 +05304214 dev_priv->rps.pm_intrmsk_mbz = 0;
Sagar Arun Kamble1800ad22016-05-31 13:58:27 +05304215
4216 /*
Mika Kuoppalaacf2dc22017-04-13 14:15:27 +03004217 * SNB,IVB,HSW can while VLV,CHV may hard hang on looping batchbuffer
Sagar Arun Kamble1800ad22016-05-31 13:58:27 +05304218 * if GEN6_PM_UP_EI_EXPIRED is masked.
4219 *
4220 * TODO: verify if this can be reproduced on VLV,CHV.
4221 */
Mika Kuoppalaacf2dc22017-04-13 14:15:27 +03004222 if (INTEL_INFO(dev_priv)->gen <= 7)
Sagar Arun Kamble5dd04552017-03-11 08:07:00 +05304223 dev_priv->rps.pm_intrmsk_mbz |= GEN6_PM_RP_UP_EI_EXPIRED;
Sagar Arun Kamble1800ad22016-05-31 13:58:27 +05304224
4225 if (INTEL_INFO(dev_priv)->gen >= 8)
Chris Wilson655d49e2017-03-12 13:27:45 +00004226 dev_priv->rps.pm_intrmsk_mbz |= GEN8_PMINTR_DISABLE_REDIRECT_TO_GUC;
Sagar Arun Kamble1800ad22016-05-31 13:58:27 +05304227
Daniel Vetterb9632912014-09-30 10:56:44 +02004228 if (IS_GEN2(dev_priv)) {
Rodrigo Vivi4194c082016-08-03 10:00:56 -07004229 /* Gen2 doesn't have a hardware frame counter */
Ville Syrjälä4cdb83e2013-10-11 21:52:44 +03004230 dev->max_vblank_count = 0;
Daniel Vetterb9632912014-09-30 10:56:44 +02004231 } else if (IS_G4X(dev_priv) || INTEL_INFO(dev_priv)->gen >= 5) {
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004232 dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
Ville Syrjäläfd8f5072015-09-18 20:03:42 +03004233 dev->driver->get_vblank_counter = g4x_get_vblank_counter;
Ville Syrjälä391f75e2013-09-25 19:55:26 +03004234 } else {
4235 dev->driver->get_vblank_counter = i915_get_vblank_counter;
4236 dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004237 }
4238
Ville Syrjälä21da2702014-08-06 14:49:55 +03004239 /*
4240 * Opt out of the vblank disable timer on everything except gen2.
4241 * Gen2 doesn't have a hardware frame counter and so depends on
4242 * vblank interrupts to produce sane vblank seuquence numbers.
4243 */
Daniel Vetterb9632912014-09-30 10:56:44 +02004244 if (!IS_GEN2(dev_priv))
Ville Syrjälä21da2702014-08-06 14:49:55 +03004245 dev->vblank_disable_immediate = true;
4246
Chris Wilson262fd482017-02-15 13:15:47 +00004247 /* Most platforms treat the display irq block as an always-on
4248 * power domain. vlv/chv can disable it at runtime and need
4249 * special care to avoid writing any of the display block registers
4250 * outside of the power domain. We defer setting up the display irqs
4251 * in this case to the runtime pm.
4252 */
4253 dev_priv->display_irqs_enabled = true;
4254 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
4255 dev_priv->display_irqs_enabled = false;
4256
Lyude317eaa92017-02-03 21:18:25 -05004257 dev_priv->hotplug.hpd_storm_threshold = HPD_STORM_DEFAULT_THRESHOLD;
4258
Daniel Vetter1bf6ad62017-05-09 16:03:28 +02004259 dev->driver->get_vblank_timestamp = drm_calc_vbltimestamp_from_scanoutpos;
Daniel Vetterf3a5c3f2015-02-13 21:03:44 +01004260 dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004261
Daniel Vetterb9632912014-09-30 10:56:44 +02004262 if (IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä43f328d2014-04-09 20:40:52 +03004263 dev->driver->irq_handler = cherryview_irq_handler;
4264 dev->driver->irq_preinstall = cherryview_irq_preinstall;
4265 dev->driver->irq_postinstall = cherryview_irq_postinstall;
4266 dev->driver->irq_uninstall = cherryview_irq_uninstall;
Chris Wilson86e83e32016-10-07 20:49:52 +01004267 dev->driver->enable_vblank = i965_enable_vblank;
4268 dev->driver->disable_vblank = i965_disable_vblank;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03004269 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Daniel Vetterb9632912014-09-30 10:56:44 +02004270 } else if (IS_VALLEYVIEW(dev_priv)) {
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07004271 dev->driver->irq_handler = valleyview_irq_handler;
4272 dev->driver->irq_preinstall = valleyview_irq_preinstall;
4273 dev->driver->irq_postinstall = valleyview_irq_postinstall;
4274 dev->driver->irq_uninstall = valleyview_irq_uninstall;
Chris Wilson86e83e32016-10-07 20:49:52 +01004275 dev->driver->enable_vblank = i965_enable_vblank;
4276 dev->driver->disable_vblank = i965_disable_vblank;
Egbert Eichfa00abe2013-02-25 12:06:48 -05004277 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Daniel Vetterb9632912014-09-30 10:56:44 +02004278 } else if (INTEL_INFO(dev_priv)->gen >= 8) {
Ben Widawskyabd58f02013-11-02 21:07:09 -07004279 dev->driver->irq_handler = gen8_irq_handler;
Daniel Vetter723761b2014-05-22 17:56:34 +02004280 dev->driver->irq_preinstall = gen8_irq_reset;
Ben Widawskyabd58f02013-11-02 21:07:09 -07004281 dev->driver->irq_postinstall = gen8_irq_postinstall;
4282 dev->driver->irq_uninstall = gen8_irq_uninstall;
4283 dev->driver->enable_vblank = gen8_enable_vblank;
4284 dev->driver->disable_vblank = gen8_disable_vblank;
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02004285 if (IS_GEN9_LP(dev_priv))
Shashank Sharmae0a20ad2015-03-27 14:54:14 +02004286 dev_priv->display.hpd_irq_setup = bxt_hpd_irq_setup;
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004287 else if (HAS_PCH_SPT(dev_priv) || HAS_PCH_KBP(dev_priv))
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03004288 dev_priv->display.hpd_irq_setup = spt_hpd_irq_setup;
4289 else
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03004290 dev_priv->display.hpd_irq_setup = ilk_hpd_irq_setup;
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004291 } else if (HAS_PCH_SPLIT(dev_priv)) {
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004292 dev->driver->irq_handler = ironlake_irq_handler;
Daniel Vetter723761b2014-05-22 17:56:34 +02004293 dev->driver->irq_preinstall = ironlake_irq_reset;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004294 dev->driver->irq_postinstall = ironlake_irq_postinstall;
4295 dev->driver->irq_uninstall = ironlake_irq_uninstall;
4296 dev->driver->enable_vblank = ironlake_enable_vblank;
4297 dev->driver->disable_vblank = ironlake_disable_vblank;
Ville Syrjälä23bb4cb2015-08-27 23:56:04 +03004298 dev_priv->display.hpd_irq_setup = ilk_hpd_irq_setup;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004299 } else {
Tvrtko Ursulin7e22dbb2016-05-10 10:57:06 +01004300 if (IS_GEN2(dev_priv)) {
Chris Wilsonc2798b12012-04-22 21:13:57 +01004301 dev->driver->irq_preinstall = i8xx_irq_preinstall;
4302 dev->driver->irq_postinstall = i8xx_irq_postinstall;
4303 dev->driver->irq_handler = i8xx_irq_handler;
4304 dev->driver->irq_uninstall = i8xx_irq_uninstall;
Chris Wilson86e83e32016-10-07 20:49:52 +01004305 dev->driver->enable_vblank = i8xx_enable_vblank;
4306 dev->driver->disable_vblank = i8xx_disable_vblank;
Tvrtko Ursulin7e22dbb2016-05-10 10:57:06 +01004307 } else if (IS_GEN3(dev_priv)) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01004308 dev->driver->irq_preinstall = i915_irq_preinstall;
4309 dev->driver->irq_postinstall = i915_irq_postinstall;
4310 dev->driver->irq_uninstall = i915_irq_uninstall;
4311 dev->driver->irq_handler = i915_irq_handler;
Chris Wilson86e83e32016-10-07 20:49:52 +01004312 dev->driver->enable_vblank = i8xx_enable_vblank;
4313 dev->driver->disable_vblank = i8xx_disable_vblank;
Chris Wilsonc2798b12012-04-22 21:13:57 +01004314 } else {
Chris Wilsona266c7d2012-04-24 22:59:44 +01004315 dev->driver->irq_preinstall = i965_irq_preinstall;
4316 dev->driver->irq_postinstall = i965_irq_postinstall;
4317 dev->driver->irq_uninstall = i965_irq_uninstall;
4318 dev->driver->irq_handler = i965_irq_handler;
Chris Wilson86e83e32016-10-07 20:49:52 +01004319 dev->driver->enable_vblank = i965_enable_vblank;
4320 dev->driver->disable_vblank = i965_disable_vblank;
Chris Wilsonc2798b12012-04-22 21:13:57 +01004321 }
Ville Syrjälä778eb332015-01-09 14:21:13 +02004322 if (I915_HAS_HOTPLUG(dev_priv))
4323 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004324 }
4325}
Daniel Vetter20afbda2012-12-11 14:05:07 +01004326
Daniel Vetterfca52a52014-09-30 10:56:45 +02004327/**
Daniel Vetterfca52a52014-09-30 10:56:45 +02004328 * intel_irq_install - enables the hardware interrupt
4329 * @dev_priv: i915 device instance
4330 *
4331 * This function enables the hardware interrupt handling, but leaves the hotplug
4332 * handling still disabled. It is called after intel_irq_init().
4333 *
4334 * In the driver load and resume code we need working interrupts in a few places
4335 * but don't want to deal with the hassle of concurrent probe and hotplug
4336 * workers. Hence the split into this two-stage approach.
4337 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02004338int intel_irq_install(struct drm_i915_private *dev_priv)
4339{
4340 /*
4341 * We enable some interrupt sources in our postinstall hooks, so mark
4342 * interrupts as enabled _before_ actually enabling them to avoid
4343 * special cases in our ordering checks.
4344 */
4345 dev_priv->pm.irqs_enabled = true;
4346
Chris Wilson91c8a322016-07-05 10:40:23 +01004347 return drm_irq_install(&dev_priv->drm, dev_priv->drm.pdev->irq);
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02004348}
4349
Daniel Vetterfca52a52014-09-30 10:56:45 +02004350/**
4351 * intel_irq_uninstall - finilizes all irq handling
4352 * @dev_priv: i915 device instance
4353 *
4354 * This stops interrupt and hotplug handling and unregisters and frees all
4355 * resources acquired in the init functions.
4356 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02004357void intel_irq_uninstall(struct drm_i915_private *dev_priv)
4358{
Chris Wilson91c8a322016-07-05 10:40:23 +01004359 drm_irq_uninstall(&dev_priv->drm);
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02004360 intel_hpd_cancel_work(dev_priv);
4361 dev_priv->pm.irqs_enabled = false;
4362}
4363
Daniel Vetterfca52a52014-09-30 10:56:45 +02004364/**
4365 * intel_runtime_pm_disable_interrupts - runtime interrupt disabling
4366 * @dev_priv: i915 device instance
4367 *
4368 * This function is used to disable interrupts at runtime, both in the runtime
4369 * pm and the system suspend/resume code.
4370 */
Daniel Vetterb9632912014-09-30 10:56:44 +02004371void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03004372{
Chris Wilson91c8a322016-07-05 10:40:23 +01004373 dev_priv->drm.driver->irq_uninstall(&dev_priv->drm);
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02004374 dev_priv->pm.irqs_enabled = false;
Chris Wilson91c8a322016-07-05 10:40:23 +01004375 synchronize_irq(dev_priv->drm.irq);
Paulo Zanonic67a4702013-08-19 13:18:09 -03004376}
4377
Daniel Vetterfca52a52014-09-30 10:56:45 +02004378/**
4379 * intel_runtime_pm_enable_interrupts - runtime interrupt enabling
4380 * @dev_priv: i915 device instance
4381 *
4382 * This function is used to enable interrupts at runtime, both in the runtime
4383 * pm and the system suspend/resume code.
4384 */
Daniel Vetterb9632912014-09-30 10:56:44 +02004385void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03004386{
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02004387 dev_priv->pm.irqs_enabled = true;
Chris Wilson91c8a322016-07-05 10:40:23 +01004388 dev_priv->drm.driver->irq_preinstall(&dev_priv->drm);
4389 dev_priv->drm.driver->irq_postinstall(&dev_priv->drm);
Paulo Zanonic67a4702013-08-19 13:18:09 -03004390}