blob: 787bce8c52464e5749991d53970866ef39ccf218 [file] [log] [blame]
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001/*
Vasundhara Volamc7bb15a2013-03-06 20:05:05 +00002 * Copyright (C) 2005 - 2013 Emulex
Sathya Perla6b7c5b92009-03-11 23:32:03 -07003 * All rights reserved.
4 *
5 * This program is free software; you can redistribute it and/or
6 * modify it under the terms of the GNU General Public License version 2
7 * as published by the Free Software Foundation. The full GNU General
8 * Public License is included in this distribution in the file called COPYING.
9 *
10 * Contact Information:
Ajit Khaparded2145cd2011-03-16 08:20:46 +000011 * linux-drivers@emulex.com
Sathya Perla6b7c5b92009-03-11 23:32:03 -070012 *
Ajit Khaparded2145cd2011-03-16 08:20:46 +000013 * Emulex
14 * 3333 Susan Street
15 * Costa Mesa, CA 92626
Sathya Perla6b7c5b92009-03-11 23:32:03 -070016 */
17
Parav Pandit6a4ab662012-03-26 14:27:12 +000018#include <linux/module.h>
Sathya Perla6b7c5b92009-03-11 23:32:03 -070019#include "be.h"
Sathya Perla8788fdc2009-07-27 22:52:03 +000020#include "be_cmds.h"
Sathya Perla6b7c5b92009-03-11 23:32:03 -070021
Padmanabh Ratnakarf25b1192012-10-20 06:02:52 +000022static struct be_cmd_priv_map cmd_priv_map[] = {
23 {
24 OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG,
25 CMD_SUBSYSTEM_ETH,
26 BE_PRIV_LNKMGMT | BE_PRIV_VHADM |
27 BE_PRIV_DEVCFG | BE_PRIV_DEVSEC
28 },
29 {
30 OPCODE_COMMON_GET_FLOW_CONTROL,
31 CMD_SUBSYSTEM_COMMON,
32 BE_PRIV_LNKQUERY | BE_PRIV_VHADM |
33 BE_PRIV_DEVCFG | BE_PRIV_DEVSEC
34 },
35 {
36 OPCODE_COMMON_SET_FLOW_CONTROL,
37 CMD_SUBSYSTEM_COMMON,
38 BE_PRIV_LNKMGMT | BE_PRIV_VHADM |
39 BE_PRIV_DEVCFG | BE_PRIV_DEVSEC
40 },
41 {
42 OPCODE_ETH_GET_PPORT_STATS,
43 CMD_SUBSYSTEM_ETH,
44 BE_PRIV_LNKMGMT | BE_PRIV_VHADM |
45 BE_PRIV_DEVCFG | BE_PRIV_DEVSEC
46 },
47 {
48 OPCODE_COMMON_GET_PHY_DETAILS,
49 CMD_SUBSYSTEM_COMMON,
50 BE_PRIV_LNKMGMT | BE_PRIV_VHADM |
51 BE_PRIV_DEVCFG | BE_PRIV_DEVSEC
52 }
53};
54
55static bool be_cmd_allowed(struct be_adapter *adapter, u8 opcode,
56 u8 subsystem)
57{
58 int i;
59 int num_entries = sizeof(cmd_priv_map)/sizeof(struct be_cmd_priv_map);
60 u32 cmd_privileges = adapter->cmd_privileges;
61
62 for (i = 0; i < num_entries; i++)
63 if (opcode == cmd_priv_map[i].opcode &&
64 subsystem == cmd_priv_map[i].subsystem)
65 if (!(cmd_privileges & cmd_priv_map[i].priv_mask))
66 return false;
67
68 return true;
69}
70
Somnath Kotur3de09452011-09-30 07:25:05 +000071static inline void *embedded_payload(struct be_mcc_wrb *wrb)
72{
73 return wrb->payload.embedded_payload;
74}
Ajit Khaparde609ff3b2011-02-20 11:42:07 +000075
Sathya Perla8788fdc2009-07-27 22:52:03 +000076static void be_mcc_notify(struct be_adapter *adapter)
Sathya Perla5fb379e2009-06-18 00:02:59 +000077{
Sathya Perla8788fdc2009-07-27 22:52:03 +000078 struct be_queue_info *mccq = &adapter->mcc_obj.q;
Sathya Perla5fb379e2009-06-18 00:02:59 +000079 u32 val = 0;
80
Sathya Perla6589ade2011-11-10 19:18:00 +000081 if (be_error(adapter))
Ajit Khaparde7acc2082011-02-11 13:38:17 +000082 return;
Ajit Khaparde7acc2082011-02-11 13:38:17 +000083
Sathya Perla5fb379e2009-06-18 00:02:59 +000084 val |= mccq->id & DB_MCCQ_RING_ID_MASK;
85 val |= 1 << DB_MCCQ_NUM_POSTED_SHIFT;
Sathya Perlaf3eb62d2010-06-29 00:11:17 +000086
87 wmb();
Sathya Perla8788fdc2009-07-27 22:52:03 +000088 iowrite32(val, adapter->db + DB_MCCQ_OFFSET);
Sathya Perla5fb379e2009-06-18 00:02:59 +000089}
90
91/* To check if valid bit is set, check the entire word as we don't know
92 * the endianness of the data (old entry is host endian while a new entry is
93 * little endian) */
Sathya Perlaefd2e402009-07-27 22:53:10 +000094static inline bool be_mcc_compl_is_new(struct be_mcc_compl *compl)
Sathya Perla5fb379e2009-06-18 00:02:59 +000095{
Sathya Perla9e9ff4b2013-02-12 23:05:19 +000096 u32 flags;
97
Sathya Perla5fb379e2009-06-18 00:02:59 +000098 if (compl->flags != 0) {
Sathya Perla9e9ff4b2013-02-12 23:05:19 +000099 flags = le32_to_cpu(compl->flags);
100 if (flags & CQE_FLAGS_VALID_MASK) {
101 compl->flags = flags;
102 return true;
103 }
Sathya Perla5fb379e2009-06-18 00:02:59 +0000104 }
Sathya Perla9e9ff4b2013-02-12 23:05:19 +0000105 return false;
Sathya Perla5fb379e2009-06-18 00:02:59 +0000106}
107
108/* Need to reset the entire word that houses the valid bit */
Sathya Perlaefd2e402009-07-27 22:53:10 +0000109static inline void be_mcc_compl_use(struct be_mcc_compl *compl)
Sathya Perla5fb379e2009-06-18 00:02:59 +0000110{
111 compl->flags = 0;
112}
113
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000114static struct be_cmd_resp_hdr *be_decode_resp_hdr(u32 tag0, u32 tag1)
115{
116 unsigned long addr;
117
118 addr = tag1;
119 addr = ((addr << 16) << 16) | tag0;
120 return (void *)addr;
121}
122
Sathya Perla8788fdc2009-07-27 22:52:03 +0000123static int be_mcc_compl_process(struct be_adapter *adapter,
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000124 struct be_mcc_compl *compl)
Sathya Perla5fb379e2009-06-18 00:02:59 +0000125{
126 u16 compl_status, extd_status;
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000127 struct be_cmd_resp_hdr *resp_hdr;
128 u8 opcode = 0, subsystem = 0;
Sathya Perla5fb379e2009-06-18 00:02:59 +0000129
130 /* Just swap the status to host endian; mcc tag is opaquely copied
131 * from mcc_wrb */
132 be_dws_le_to_cpu(compl, 4);
133
134 compl_status = (compl->status >> CQE_STATUS_COMPL_SHIFT) &
135 CQE_STATUS_COMPL_MASK;
Sarveshwar Bandidd131e72010-05-25 16:16:32 -0700136
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000137 resp_hdr = be_decode_resp_hdr(compl->tag0, compl->tag1);
138
139 if (resp_hdr) {
140 opcode = resp_hdr->opcode;
141 subsystem = resp_hdr->subsystem;
142 }
143
144 if (((opcode == OPCODE_COMMON_WRITE_FLASHROM) ||
145 (opcode == OPCODE_COMMON_WRITE_OBJECT)) &&
146 (subsystem == CMD_SUBSYSTEM_COMMON)) {
Sarveshwar Bandidd131e72010-05-25 16:16:32 -0700147 adapter->flash_status = compl_status;
148 complete(&adapter->flash_compl);
149 }
150
Sathya Perlab31c50a2009-09-17 10:30:13 -0700151 if (compl_status == MCC_STATUS_SUCCESS) {
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000152 if (((opcode == OPCODE_ETH_GET_STATISTICS) ||
153 (opcode == OPCODE_ETH_GET_PPORT_STATS)) &&
154 (subsystem == CMD_SUBSYSTEM_ETH)) {
Ajit Khaparde89a88ab2011-05-16 07:36:18 +0000155 be_parse_stats(adapter);
Ajit Khapardeb2aebe62011-02-20 11:41:39 +0000156 adapter->stats_cmd_sent = false;
Sathya Perlab31c50a2009-09-17 10:30:13 -0700157 }
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000158 if (opcode == OPCODE_COMMON_GET_CNTL_ADDITIONAL_ATTRIBUTES &&
159 subsystem == CMD_SUBSYSTEM_COMMON) {
Somnath Kotur3de09452011-09-30 07:25:05 +0000160 struct be_cmd_resp_get_cntl_addnl_attribs *resp =
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000161 (void *)resp_hdr;
Somnath Kotur3de09452011-09-30 07:25:05 +0000162 adapter->drv_stats.be_on_die_temperature =
163 resp->on_die_temperature;
164 }
Sathya Perla2b3f2912011-06-29 23:32:56 +0000165 } else {
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000166 if (opcode == OPCODE_COMMON_GET_CNTL_ADDITIONAL_ATTRIBUTES)
Padmanabh Ratnakar7aeb2152012-07-12 03:56:46 +0000167 adapter->be_get_temp_freq = 0;
Somnath Kotur3de09452011-09-30 07:25:05 +0000168
Sathya Perla2b3f2912011-06-29 23:32:56 +0000169 if (compl_status == MCC_STATUS_NOT_SUPPORTED ||
170 compl_status == MCC_STATUS_ILLEGAL_REQUEST)
171 goto done;
172
173 if (compl_status == MCC_STATUS_UNAUTHORIZED_REQUEST) {
Vasundhara Volam97f1d8c2012-06-13 19:51:44 +0000174 dev_warn(&adapter->pdev->dev,
Vasundhara Volam522609f2012-08-28 20:37:44 +0000175 "VF is not privileged to issue opcode %d-%d\n",
Vasundhara Volam97f1d8c2012-06-13 19:51:44 +0000176 opcode, subsystem);
Sathya Perla2b3f2912011-06-29 23:32:56 +0000177 } else {
178 extd_status = (compl->status >> CQE_STATUS_EXTD_SHIFT) &
179 CQE_STATUS_EXTD_MASK;
Vasundhara Volam97f1d8c2012-06-13 19:51:44 +0000180 dev_err(&adapter->pdev->dev,
181 "opcode %d-%d failed:status %d-%d\n",
182 opcode, subsystem, compl_status, extd_status);
Ajit Khaparded9d604f2013-09-27 15:17:58 -0500183
184 if (extd_status == MCC_ADDL_STS_INSUFFICIENT_RESOURCES)
185 return extd_status;
Sathya Perla2b3f2912011-06-29 23:32:56 +0000186 }
Sathya Perla5fb379e2009-06-18 00:02:59 +0000187 }
Sathya Perla2b3f2912011-06-29 23:32:56 +0000188done:
Sathya Perlab31c50a2009-09-17 10:30:13 -0700189 return compl_status;
Sathya Perla5fb379e2009-06-18 00:02:59 +0000190}
191
Sathya Perlaa8f447bd2009-06-18 00:10:27 +0000192/* Link state evt is a string of bytes; no need for endian swapping */
Sathya Perla8788fdc2009-07-27 22:52:03 +0000193static void be_async_link_state_process(struct be_adapter *adapter,
Sathya Perlaa8f447bd2009-06-18 00:10:27 +0000194 struct be_async_event_link_state *evt)
195{
Ajit Khapardeb236916a2011-12-30 12:15:40 +0000196 /* When link status changes, link speed must be re-queried from FW */
Ajit Khaparde42f11cf2012-04-21 18:53:22 +0000197 adapter->phy.link_speed = -1;
Ajit Khapardeb236916a2011-12-30 12:15:40 +0000198
Padmanabh Ratnakar2e177a52012-07-18 02:52:15 +0000199 /* Ignore physical link event */
200 if (lancer_chip(adapter) &&
201 !(evt->port_link_status & LOGICAL_LINK_STATUS_MASK))
202 return;
203
Ajit Khapardeb236916a2011-12-30 12:15:40 +0000204 /* For the initial link status do not rely on the ASYNC event as
205 * it may not be received in some cases.
206 */
207 if (adapter->flags & BE_FLAGS_LINK_STATUS_INIT)
208 be_link_status_update(adapter, evt->port_link_status);
Sathya Perlaa8f447bd2009-06-18 00:10:27 +0000209}
210
Somnath Koturcc4ce022010-10-21 07:11:14 -0700211/* Grp5 CoS Priority evt */
212static void be_async_grp5_cos_priority_process(struct be_adapter *adapter,
213 struct be_async_event_grp5_cos_priority *evt)
214{
215 if (evt->valid) {
216 adapter->vlan_prio_bmap = evt->available_priority_bmap;
Ajit Khaparde60964dd2011-02-11 13:37:25 +0000217 adapter->recommended_prio &= ~VLAN_PRIO_MASK;
Somnath Koturcc4ce022010-10-21 07:11:14 -0700218 adapter->recommended_prio =
219 evt->reco_default_priority << VLAN_PRIO_SHIFT;
220 }
221}
222
Sathya Perla323ff712012-09-28 04:39:43 +0000223/* Grp5 QOS Speed evt: qos_link_speed is in units of 10 Mbps */
Somnath Koturcc4ce022010-10-21 07:11:14 -0700224static void be_async_grp5_qos_speed_process(struct be_adapter *adapter,
225 struct be_async_event_grp5_qos_link_speed *evt)
226{
Sathya Perla323ff712012-09-28 04:39:43 +0000227 if (adapter->phy.link_speed >= 0 &&
228 evt->physical_port == adapter->port_num)
229 adapter->phy.link_speed = le16_to_cpu(evt->qos_link_speed) * 10;
Somnath Koturcc4ce022010-10-21 07:11:14 -0700230}
231
Ajit Khaparde3968fa12011-02-20 11:41:53 +0000232/*Grp5 PVID evt*/
233static void be_async_grp5_pvid_state_process(struct be_adapter *adapter,
234 struct be_async_event_grp5_pvid_state *evt)
235{
236 if (evt->enabled)
Somnath Kotur939cf302011-08-18 21:51:49 -0700237 adapter->pvid = le16_to_cpu(evt->tag) & VLAN_VID_MASK;
Ajit Khaparde3968fa12011-02-20 11:41:53 +0000238 else
239 adapter->pvid = 0;
240}
241
Somnath Koturcc4ce022010-10-21 07:11:14 -0700242static void be_async_grp5_evt_process(struct be_adapter *adapter,
243 u32 trailer, struct be_mcc_compl *evt)
244{
245 u8 event_type = 0;
246
247 event_type = (trailer >> ASYNC_TRAILER_EVENT_TYPE_SHIFT) &
248 ASYNC_TRAILER_EVENT_TYPE_MASK;
249
250 switch (event_type) {
251 case ASYNC_EVENT_COS_PRIORITY:
252 be_async_grp5_cos_priority_process(adapter,
253 (struct be_async_event_grp5_cos_priority *)evt);
254 break;
255 case ASYNC_EVENT_QOS_SPEED:
256 be_async_grp5_qos_speed_process(adapter,
257 (struct be_async_event_grp5_qos_link_speed *)evt);
258 break;
Ajit Khaparde3968fa12011-02-20 11:41:53 +0000259 case ASYNC_EVENT_PVID_STATE:
260 be_async_grp5_pvid_state_process(adapter,
261 (struct be_async_event_grp5_pvid_state *)evt);
262 break;
Somnath Koturcc4ce022010-10-21 07:11:14 -0700263 default:
Vasundhara Volam05ccaa22013-08-06 09:27:19 +0530264 dev_warn(&adapter->pdev->dev, "Unknown grp5 event 0x%x!\n",
265 event_type);
Somnath Koturcc4ce022010-10-21 07:11:14 -0700266 break;
267 }
268}
269
Ajit Khapardebc0c3402013-04-24 11:52:50 +0000270static void be_async_dbg_evt_process(struct be_adapter *adapter,
271 u32 trailer, struct be_mcc_compl *cmp)
272{
273 u8 event_type = 0;
274 struct be_async_event_qnq *evt = (struct be_async_event_qnq *) cmp;
275
276 event_type = (trailer >> ASYNC_TRAILER_EVENT_TYPE_SHIFT) &
277 ASYNC_TRAILER_EVENT_TYPE_MASK;
278
279 switch (event_type) {
280 case ASYNC_DEBUG_EVENT_TYPE_QNQ:
281 if (evt->valid)
282 adapter->qnq_vid = le16_to_cpu(evt->vlan_tag);
283 adapter->flags |= BE_FLAGS_QNQ_ASYNC_EVT_RCVD;
284 break;
285 default:
Vasundhara Volam05ccaa22013-08-06 09:27:19 +0530286 dev_warn(&adapter->pdev->dev, "Unknown debug event 0x%x!\n",
287 event_type);
Ajit Khapardebc0c3402013-04-24 11:52:50 +0000288 break;
289 }
290}
291
Sathya Perlaa8f447bd2009-06-18 00:10:27 +0000292static inline bool is_link_state_evt(u32 trailer)
293{
Eric Dumazet807540b2010-09-23 05:40:09 +0000294 return ((trailer >> ASYNC_TRAILER_EVENT_CODE_SHIFT) &
Sathya Perlaa8f447bd2009-06-18 00:10:27 +0000295 ASYNC_TRAILER_EVENT_CODE_MASK) ==
Eric Dumazet807540b2010-09-23 05:40:09 +0000296 ASYNC_EVENT_CODE_LINK_STATE;
Sathya Perlaa8f447bd2009-06-18 00:10:27 +0000297}
Sathya Perla5fb379e2009-06-18 00:02:59 +0000298
Somnath Koturcc4ce022010-10-21 07:11:14 -0700299static inline bool is_grp5_evt(u32 trailer)
300{
301 return (((trailer >> ASYNC_TRAILER_EVENT_CODE_SHIFT) &
302 ASYNC_TRAILER_EVENT_CODE_MASK) ==
303 ASYNC_EVENT_CODE_GRP_5);
304}
305
Ajit Khapardebc0c3402013-04-24 11:52:50 +0000306static inline bool is_dbg_evt(u32 trailer)
307{
308 return (((trailer >> ASYNC_TRAILER_EVENT_CODE_SHIFT) &
309 ASYNC_TRAILER_EVENT_CODE_MASK) ==
310 ASYNC_EVENT_CODE_QNQ);
311}
312
Sathya Perlaefd2e402009-07-27 22:53:10 +0000313static struct be_mcc_compl *be_mcc_compl_get(struct be_adapter *adapter)
Sathya Perla5fb379e2009-06-18 00:02:59 +0000314{
Sathya Perla8788fdc2009-07-27 22:52:03 +0000315 struct be_queue_info *mcc_cq = &adapter->mcc_obj.cq;
Sathya Perlaefd2e402009-07-27 22:53:10 +0000316 struct be_mcc_compl *compl = queue_tail_node(mcc_cq);
Sathya Perla5fb379e2009-06-18 00:02:59 +0000317
318 if (be_mcc_compl_is_new(compl)) {
319 queue_tail_inc(mcc_cq);
320 return compl;
321 }
322 return NULL;
323}
324
Sathya Perla7a1e9b22010-02-17 01:35:11 +0000325void be_async_mcc_enable(struct be_adapter *adapter)
326{
327 spin_lock_bh(&adapter->mcc_cq_lock);
328
329 be_cq_notify(adapter, adapter->mcc_obj.cq.id, true, 0);
330 adapter->mcc_obj.rearm_cq = true;
331
332 spin_unlock_bh(&adapter->mcc_cq_lock);
333}
334
335void be_async_mcc_disable(struct be_adapter *adapter)
336{
Sathya Perlaa323d9b2012-12-17 19:38:50 +0000337 spin_lock_bh(&adapter->mcc_cq_lock);
338
Sathya Perla7a1e9b22010-02-17 01:35:11 +0000339 adapter->mcc_obj.rearm_cq = false;
Sathya Perlaa323d9b2012-12-17 19:38:50 +0000340 be_cq_notify(adapter, adapter->mcc_obj.cq.id, false, 0);
341
342 spin_unlock_bh(&adapter->mcc_cq_lock);
Sathya Perla7a1e9b22010-02-17 01:35:11 +0000343}
344
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000345int be_process_mcc(struct be_adapter *adapter)
Sathya Perla5fb379e2009-06-18 00:02:59 +0000346{
Sathya Perlaefd2e402009-07-27 22:53:10 +0000347 struct be_mcc_compl *compl;
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000348 int num = 0, status = 0;
Sathya Perla7a1e9b22010-02-17 01:35:11 +0000349 struct be_mcc_obj *mcc_obj = &adapter->mcc_obj;
Sathya Perla5fb379e2009-06-18 00:02:59 +0000350
Amerigo Wang072a9c42012-08-24 21:41:11 +0000351 spin_lock(&adapter->mcc_cq_lock);
Sathya Perla8788fdc2009-07-27 22:52:03 +0000352 while ((compl = be_mcc_compl_get(adapter))) {
Sathya Perlaa8f447bd2009-06-18 00:10:27 +0000353 if (compl->flags & CQE_FLAGS_ASYNC_MASK) {
354 /* Interpret flags as an async trailer */
Ajit Khaparde323f30b2010-09-03 06:24:13 +0000355 if (is_link_state_evt(compl->flags))
356 be_async_link_state_process(adapter,
Sathya Perlaa8f447bd2009-06-18 00:10:27 +0000357 (struct be_async_event_link_state *) compl);
Somnath Koturcc4ce022010-10-21 07:11:14 -0700358 else if (is_grp5_evt(compl->flags))
359 be_async_grp5_evt_process(adapter,
360 compl->flags, compl);
Ajit Khapardebc0c3402013-04-24 11:52:50 +0000361 else if (is_dbg_evt(compl->flags))
362 be_async_dbg_evt_process(adapter,
363 compl->flags, compl);
Sathya Perlab31c50a2009-09-17 10:30:13 -0700364 } else if (compl->flags & CQE_FLAGS_COMPLETED_MASK) {
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000365 status = be_mcc_compl_process(adapter, compl);
Sathya Perla7a1e9b22010-02-17 01:35:11 +0000366 atomic_dec(&mcc_obj->q.used);
Sathya Perla5fb379e2009-06-18 00:02:59 +0000367 }
368 be_mcc_compl_use(compl);
369 num++;
370 }
Sathya Perlab31c50a2009-09-17 10:30:13 -0700371
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000372 if (num)
373 be_cq_notify(adapter, mcc_obj->cq.id, mcc_obj->rearm_cq, num);
374
Amerigo Wang072a9c42012-08-24 21:41:11 +0000375 spin_unlock(&adapter->mcc_cq_lock);
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000376 return status;
Sathya Perla5fb379e2009-06-18 00:02:59 +0000377}
378
Sathya Perla6ac7b682009-06-18 00:05:54 +0000379/* Wait till no more pending mcc requests are present */
Sathya Perlab31c50a2009-09-17 10:30:13 -0700380static int be_mcc_wait_compl(struct be_adapter *adapter)
Sathya Perla6ac7b682009-06-18 00:05:54 +0000381{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700382#define mcc_timeout 120000 /* 12s timeout */
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000383 int i, status = 0;
Sathya Perlaf31e50a2010-03-02 03:56:39 -0800384 struct be_mcc_obj *mcc_obj = &adapter->mcc_obj;
Sathya Perlab31c50a2009-09-17 10:30:13 -0700385
Sathya Perlaf31e50a2010-03-02 03:56:39 -0800386 for (i = 0; i < mcc_timeout; i++) {
Sathya Perla6589ade2011-11-10 19:18:00 +0000387 if (be_error(adapter))
388 return -EIO;
389
Amerigo Wang072a9c42012-08-24 21:41:11 +0000390 local_bh_disable();
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000391 status = be_process_mcc(adapter);
Amerigo Wang072a9c42012-08-24 21:41:11 +0000392 local_bh_enable();
Sathya Perlaf31e50a2010-03-02 03:56:39 -0800393
394 if (atomic_read(&mcc_obj->q.used) == 0)
Sathya Perla6ac7b682009-06-18 00:05:54 +0000395 break;
396 udelay(100);
397 }
Sathya Perlab31c50a2009-09-17 10:30:13 -0700398 if (i == mcc_timeout) {
Sathya Perla6589ade2011-11-10 19:18:00 +0000399 dev_err(&adapter->pdev->dev, "FW not responding\n");
400 adapter->fw_timeout = true;
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000401 return -EIO;
Sathya Perlab31c50a2009-09-17 10:30:13 -0700402 }
Sathya Perlaf31e50a2010-03-02 03:56:39 -0800403 return status;
Sathya Perla6ac7b682009-06-18 00:05:54 +0000404}
405
406/* Notify MCC requests and wait for completion */
Sathya Perlab31c50a2009-09-17 10:30:13 -0700407static int be_mcc_notify_wait(struct be_adapter *adapter)
Sathya Perla6ac7b682009-06-18 00:05:54 +0000408{
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000409 int status;
410 struct be_mcc_wrb *wrb;
411 struct be_mcc_obj *mcc_obj = &adapter->mcc_obj;
412 u16 index = mcc_obj->q.head;
413 struct be_cmd_resp_hdr *resp;
414
415 index_dec(&index, mcc_obj->q.len);
416 wrb = queue_index_node(&mcc_obj->q, index);
417
418 resp = be_decode_resp_hdr(wrb->tag0, wrb->tag1);
419
Sathya Perla8788fdc2009-07-27 22:52:03 +0000420 be_mcc_notify(adapter);
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000421
422 status = be_mcc_wait_compl(adapter);
423 if (status == -EIO)
424 goto out;
425
426 status = resp->status;
427out:
428 return status;
Sathya Perla6ac7b682009-06-18 00:05:54 +0000429}
430
Sathya Perla5f0b8492009-07-27 22:52:56 +0000431static int be_mbox_db_ready_wait(struct be_adapter *adapter, void __iomem *db)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700432{
Sathya Perlaf25b03a2010-05-30 23:34:14 +0000433 int msecs = 0;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700434 u32 ready;
435
436 do {
Sathya Perla6589ade2011-11-10 19:18:00 +0000437 if (be_error(adapter))
438 return -EIO;
439
Sathya Perlacf588472010-02-14 21:22:01 +0000440 ready = ioread32(db);
Sathya Perla434b3642011-11-10 19:17:59 +0000441 if (ready == 0xffffffff)
Sathya Perlacf588472010-02-14 21:22:01 +0000442 return -1;
Sathya Perlacf588472010-02-14 21:22:01 +0000443
444 ready &= MPU_MAILBOX_DB_RDY_MASK;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700445 if (ready)
446 break;
447
Sathya Perlaf25b03a2010-05-30 23:34:14 +0000448 if (msecs > 4000) {
Sathya Perla6589ade2011-11-10 19:18:00 +0000449 dev_err(&adapter->pdev->dev, "FW not responding\n");
450 adapter->fw_timeout = true;
Padmanabh Ratnakarf67ef7b2012-07-12 03:57:09 +0000451 be_detect_error(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700452 return -1;
453 }
454
Sathya Perla1dbf53a2011-05-12 19:32:16 +0000455 msleep(1);
Sathya Perlaf25b03a2010-05-30 23:34:14 +0000456 msecs++;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700457 } while (true);
458
459 return 0;
460}
461
462/*
463 * Insert the mailbox address into the doorbell in two steps
Sathya Perla5fb379e2009-06-18 00:02:59 +0000464 * Polls on the mbox doorbell till a command completion (or a timeout) occurs
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700465 */
Sathya Perlab31c50a2009-09-17 10:30:13 -0700466static int be_mbox_notify_wait(struct be_adapter *adapter)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700467{
468 int status;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700469 u32 val = 0;
Sathya Perla8788fdc2009-07-27 22:52:03 +0000470 void __iomem *db = adapter->db + MPU_MAILBOX_DB_OFFSET;
471 struct be_dma_mem *mbox_mem = &adapter->mbox_mem;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700472 struct be_mcc_mailbox *mbox = mbox_mem->va;
Sathya Perlaefd2e402009-07-27 22:53:10 +0000473 struct be_mcc_compl *compl = &mbox->compl;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700474
Sathya Perlacf588472010-02-14 21:22:01 +0000475 /* wait for ready to be set */
476 status = be_mbox_db_ready_wait(adapter, db);
477 if (status != 0)
478 return status;
479
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700480 val |= MPU_MAILBOX_DB_HI_MASK;
481 /* at bits 2 - 31 place mbox dma addr msb bits 34 - 63 */
482 val |= (upper_32_bits(mbox_mem->dma) >> 2) << 2;
483 iowrite32(val, db);
484
485 /* wait for ready to be set */
Sathya Perla5f0b8492009-07-27 22:52:56 +0000486 status = be_mbox_db_ready_wait(adapter, db);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700487 if (status != 0)
488 return status;
489
490 val = 0;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700491 /* at bits 2 - 31 place mbox dma addr lsb bits 4 - 33 */
492 val |= (u32)(mbox_mem->dma >> 4) << 2;
493 iowrite32(val, db);
494
Sathya Perla5f0b8492009-07-27 22:52:56 +0000495 status = be_mbox_db_ready_wait(adapter, db);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700496 if (status != 0)
497 return status;
498
Sathya Perla5fb379e2009-06-18 00:02:59 +0000499 /* A cq entry has been made now */
Sathya Perlaefd2e402009-07-27 22:53:10 +0000500 if (be_mcc_compl_is_new(compl)) {
501 status = be_mcc_compl_process(adapter, &mbox->compl);
502 be_mcc_compl_use(compl);
Sathya Perla5fb379e2009-06-18 00:02:59 +0000503 if (status)
504 return status;
505 } else {
Sathya Perla5f0b8492009-07-27 22:52:56 +0000506 dev_err(&adapter->pdev->dev, "invalid mailbox completion\n");
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700507 return -1;
508 }
Sathya Perla5fb379e2009-06-18 00:02:59 +0000509 return 0;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700510}
511
Sathya Perlac5b3ad42013-03-05 22:23:20 +0000512static u16 be_POST_stage_get(struct be_adapter *adapter)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700513{
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000514 u32 sem;
515
Sathya Perlac5b3ad42013-03-05 22:23:20 +0000516 if (BEx_chip(adapter))
517 sem = ioread32(adapter->csr + SLIPORT_SEMAPHORE_OFFSET_BEx);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700518 else
Sathya Perlac5b3ad42013-03-05 22:23:20 +0000519 pci_read_config_dword(adapter->pdev,
520 SLIPORT_SEMAPHORE_OFFSET_SH, &sem);
521
522 return sem & POST_STAGE_MASK;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700523}
524
Padmanabh Ratnakarbf99e502012-07-12 03:56:58 +0000525int lancer_wait_ready(struct be_adapter *adapter)
526{
527#define SLIPORT_READY_TIMEOUT 30
528 u32 sliport_status;
529 int status = 0, i;
530
531 for (i = 0; i < SLIPORT_READY_TIMEOUT; i++) {
532 sliport_status = ioread32(adapter->db + SLIPORT_STATUS_OFFSET);
533 if (sliport_status & SLIPORT_STATUS_RDY_MASK)
534 break;
535
536 msleep(1000);
537 }
538
539 if (i == SLIPORT_READY_TIMEOUT)
540 status = -1;
541
542 return status;
543}
544
Padmanabh Ratnakar67297ad2012-10-20 06:02:27 +0000545static bool lancer_provisioning_error(struct be_adapter *adapter)
546{
547 u32 sliport_status = 0, sliport_err1 = 0, sliport_err2 = 0;
548 sliport_status = ioread32(adapter->db + SLIPORT_STATUS_OFFSET);
549 if (sliport_status & SLIPORT_STATUS_ERR_MASK) {
550 sliport_err1 = ioread32(adapter->db +
551 SLIPORT_ERROR1_OFFSET);
552 sliport_err2 = ioread32(adapter->db +
553 SLIPORT_ERROR2_OFFSET);
554
555 if (sliport_err1 == SLIPORT_ERROR_NO_RESOURCE1 &&
556 sliport_err2 == SLIPORT_ERROR_NO_RESOURCE2)
557 return true;
558 }
559 return false;
560}
561
Padmanabh Ratnakarbf99e502012-07-12 03:56:58 +0000562int lancer_test_and_set_rdy_state(struct be_adapter *adapter)
563{
564 int status;
565 u32 sliport_status, err, reset_needed;
Padmanabh Ratnakar67297ad2012-10-20 06:02:27 +0000566 bool resource_error;
567
568 resource_error = lancer_provisioning_error(adapter);
569 if (resource_error)
Somnath Kotur01e5b2c2013-05-29 22:56:17 +0000570 return -EAGAIN;
Padmanabh Ratnakar67297ad2012-10-20 06:02:27 +0000571
Padmanabh Ratnakarbf99e502012-07-12 03:56:58 +0000572 status = lancer_wait_ready(adapter);
573 if (!status) {
574 sliport_status = ioread32(adapter->db + SLIPORT_STATUS_OFFSET);
575 err = sliport_status & SLIPORT_STATUS_ERR_MASK;
576 reset_needed = sliport_status & SLIPORT_STATUS_RN_MASK;
577 if (err && reset_needed) {
578 iowrite32(SLI_PORT_CONTROL_IP_MASK,
579 adapter->db + SLIPORT_CONTROL_OFFSET);
580
581 /* check adapter has corrected the error */
582 status = lancer_wait_ready(adapter);
583 sliport_status = ioread32(adapter->db +
584 SLIPORT_STATUS_OFFSET);
585 sliport_status &= (SLIPORT_STATUS_ERR_MASK |
586 SLIPORT_STATUS_RN_MASK);
587 if (status || sliport_status)
588 status = -1;
589 } else if (err || reset_needed) {
590 status = -1;
591 }
592 }
Padmanabh Ratnakar67297ad2012-10-20 06:02:27 +0000593 /* Stop error recovery if error is not recoverable.
594 * No resource error is temporary errors and will go away
595 * when PF provisions resources.
596 */
597 resource_error = lancer_provisioning_error(adapter);
Somnath Kotur01e5b2c2013-05-29 22:56:17 +0000598 if (resource_error)
599 status = -EAGAIN;
Padmanabh Ratnakar67297ad2012-10-20 06:02:27 +0000600
Padmanabh Ratnakarbf99e502012-07-12 03:56:58 +0000601 return status;
602}
603
604int be_fw_wait_ready(struct be_adapter *adapter)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700605{
Sathya Perla43a04fdc2009-10-14 20:21:17 +0000606 u16 stage;
607 int status, timeout = 0;
Sathya Perla6ed35ee2011-05-12 19:32:15 +0000608 struct device *dev = &adapter->pdev->dev;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700609
Padmanabh Ratnakarbf99e502012-07-12 03:56:58 +0000610 if (lancer_chip(adapter)) {
611 status = lancer_wait_ready(adapter);
612 return status;
613 }
614
Sathya Perla43a04fdc2009-10-14 20:21:17 +0000615 do {
Sathya Perlac5b3ad42013-03-05 22:23:20 +0000616 stage = be_POST_stage_get(adapter);
Gavin Shan66d29cb2013-03-03 21:48:46 +0000617 if (stage == POST_STAGE_ARMFW_RDY)
Sathya Perla43a04fdc2009-10-14 20:21:17 +0000618 return 0;
Gavin Shan66d29cb2013-03-03 21:48:46 +0000619
620 dev_info(dev, "Waiting for POST, %ds elapsed\n",
621 timeout);
622 if (msleep_interruptible(2000)) {
623 dev_err(dev, "Waiting for POST aborted\n");
624 return -EINTR;
Sathya Perla43a04fdc2009-10-14 20:21:17 +0000625 }
Gavin Shan66d29cb2013-03-03 21:48:46 +0000626 timeout += 2;
Somnath Kotur3ab81b52011-10-03 08:10:57 +0000627 } while (timeout < 60);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700628
Sathya Perla6ed35ee2011-05-12 19:32:15 +0000629 dev_err(dev, "POST timeout; stage=0x%x\n", stage);
Sathya Perla43a04fdc2009-10-14 20:21:17 +0000630 return -1;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700631}
632
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700633
634static inline struct be_sge *nonembedded_sgl(struct be_mcc_wrb *wrb)
635{
636 return &wrb->payload.sgl[0];
637}
638
Sathya Perlabea50982013-08-27 16:57:33 +0530639static inline void fill_wrb_tags(struct be_mcc_wrb *wrb,
640 unsigned long addr)
641{
642 wrb->tag0 = addr & 0xFFFFFFFF;
643 wrb->tag1 = upper_32_bits(addr);
644}
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700645
646/* Don't touch the hdr after it's prepared */
Somnath Kotur106df1e2011-10-27 07:12:13 +0000647/* mem will be NULL for embedded commands */
648static void be_wrb_cmd_hdr_prepare(struct be_cmd_req_hdr *req_hdr,
649 u8 subsystem, u8 opcode, int cmd_len,
650 struct be_mcc_wrb *wrb, struct be_dma_mem *mem)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700651{
Somnath Kotur106df1e2011-10-27 07:12:13 +0000652 struct be_sge *sge;
653
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700654 req_hdr->opcode = opcode;
655 req_hdr->subsystem = subsystem;
656 req_hdr->request_length = cpu_to_le32(cmd_len - sizeof(*req_hdr));
Ajit Khaparde07793d32010-02-16 00:18:46 +0000657 req_hdr->version = 0;
Sathya Perlabea50982013-08-27 16:57:33 +0530658 fill_wrb_tags(wrb, (ulong) req_hdr);
Somnath Kotur106df1e2011-10-27 07:12:13 +0000659 wrb->payload_length = cmd_len;
660 if (mem) {
661 wrb->embedded |= (1 & MCC_WRB_SGE_CNT_MASK) <<
662 MCC_WRB_SGE_CNT_SHIFT;
663 sge = nonembedded_sgl(wrb);
664 sge->pa_hi = cpu_to_le32(upper_32_bits(mem->dma));
665 sge->pa_lo = cpu_to_le32(mem->dma & 0xFFFFFFFF);
666 sge->len = cpu_to_le32(mem->size);
667 } else
668 wrb->embedded |= MCC_WRB_EMBEDDED_MASK;
669 be_dws_cpu_to_le(wrb, 8);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700670}
671
672static void be_cmd_page_addrs_prepare(struct phys_addr *pages, u32 max_pages,
673 struct be_dma_mem *mem)
674{
675 int i, buf_pages = min(PAGES_4K_SPANNED(mem->va, mem->size), max_pages);
676 u64 dma = (u64)mem->dma;
677
678 for (i = 0; i < buf_pages; i++) {
679 pages[i].lo = cpu_to_le32(dma & 0xFFFFFFFF);
680 pages[i].hi = cpu_to_le32(upper_32_bits(dma));
681 dma += PAGE_SIZE_4K;
682 }
683}
684
Sathya Perlab31c50a2009-09-17 10:30:13 -0700685static inline struct be_mcc_wrb *wrb_from_mbox(struct be_adapter *adapter)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700686{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700687 struct be_dma_mem *mbox_mem = &adapter->mbox_mem;
688 struct be_mcc_wrb *wrb
689 = &((struct be_mcc_mailbox *)(mbox_mem->va))->wrb;
690 memset(wrb, 0, sizeof(*wrb));
691 return wrb;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700692}
693
Sathya Perlab31c50a2009-09-17 10:30:13 -0700694static struct be_mcc_wrb *wrb_from_mccq(struct be_adapter *adapter)
Sathya Perla5fb379e2009-06-18 00:02:59 +0000695{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700696 struct be_queue_info *mccq = &adapter->mcc_obj.q;
697 struct be_mcc_wrb *wrb;
698
Padmanabh Ratnakaraa790db2012-10-20 06:03:25 +0000699 if (!mccq->created)
700 return NULL;
701
Vasundhara Volam4d277122013-04-21 23:28:15 +0000702 if (atomic_read(&mccq->used) >= mccq->len)
Sathya Perla713d03942009-11-22 22:02:45 +0000703 return NULL;
Sathya Perla713d03942009-11-22 22:02:45 +0000704
Sathya Perlab31c50a2009-09-17 10:30:13 -0700705 wrb = queue_head_node(mccq);
706 queue_head_inc(mccq);
707 atomic_inc(&mccq->used);
708 memset(wrb, 0, sizeof(*wrb));
Sathya Perla5fb379e2009-06-18 00:02:59 +0000709 return wrb;
710}
711
Sathya Perlabea50982013-08-27 16:57:33 +0530712static bool use_mcc(struct be_adapter *adapter)
713{
714 return adapter->mcc_obj.q.created;
715}
716
717/* Must be used only in process context */
718static int be_cmd_lock(struct be_adapter *adapter)
719{
720 if (use_mcc(adapter)) {
721 spin_lock_bh(&adapter->mcc_lock);
722 return 0;
723 } else {
724 return mutex_lock_interruptible(&adapter->mbox_lock);
725 }
726}
727
728/* Must be used only in process context */
729static void be_cmd_unlock(struct be_adapter *adapter)
730{
731 if (use_mcc(adapter))
732 spin_unlock_bh(&adapter->mcc_lock);
733 else
734 return mutex_unlock(&adapter->mbox_lock);
735}
736
737static struct be_mcc_wrb *be_cmd_copy(struct be_adapter *adapter,
738 struct be_mcc_wrb *wrb)
739{
740 struct be_mcc_wrb *dest_wrb;
741
742 if (use_mcc(adapter)) {
743 dest_wrb = wrb_from_mccq(adapter);
744 if (!dest_wrb)
745 return NULL;
746 } else {
747 dest_wrb = wrb_from_mbox(adapter);
748 }
749
750 memcpy(dest_wrb, wrb, sizeof(*wrb));
751 if (wrb->embedded & cpu_to_le32(MCC_WRB_EMBEDDED_MASK))
752 fill_wrb_tags(dest_wrb, (ulong) embedded_payload(wrb));
753
754 return dest_wrb;
755}
756
757/* Must be used only in process context */
758static int be_cmd_notify_wait(struct be_adapter *adapter,
759 struct be_mcc_wrb *wrb)
760{
761 struct be_mcc_wrb *dest_wrb;
762 int status;
763
764 status = be_cmd_lock(adapter);
765 if (status)
766 return status;
767
768 dest_wrb = be_cmd_copy(adapter, wrb);
769 if (!dest_wrb)
770 return -EBUSY;
771
772 if (use_mcc(adapter))
773 status = be_mcc_notify_wait(adapter);
774 else
775 status = be_mbox_notify_wait(adapter);
776
777 if (!status)
778 memcpy(wrb, dest_wrb, sizeof(*wrb));
779
780 be_cmd_unlock(adapter);
781 return status;
782}
783
Sathya Perla2243e2e2009-11-22 22:02:03 +0000784/* Tell fw we're about to start firing cmds by writing a
785 * special pattern across the wrb hdr; uses mbox
786 */
787int be_cmd_fw_init(struct be_adapter *adapter)
788{
789 u8 *wrb;
790 int status;
791
Padmanabh Ratnakarbf99e502012-07-12 03:56:58 +0000792 if (lancer_chip(adapter))
793 return 0;
794
Ivan Vecera29849612010-12-14 05:43:19 +0000795 if (mutex_lock_interruptible(&adapter->mbox_lock))
796 return -1;
Sathya Perla2243e2e2009-11-22 22:02:03 +0000797
798 wrb = (u8 *)wrb_from_mbox(adapter);
Sathya Perla359a9722010-12-01 01:03:36 +0000799 *wrb++ = 0xFF;
800 *wrb++ = 0x12;
801 *wrb++ = 0x34;
802 *wrb++ = 0xFF;
803 *wrb++ = 0xFF;
804 *wrb++ = 0x56;
805 *wrb++ = 0x78;
806 *wrb = 0xFF;
Sathya Perla2243e2e2009-11-22 22:02:03 +0000807
808 status = be_mbox_notify_wait(adapter);
809
Ivan Vecera29849612010-12-14 05:43:19 +0000810 mutex_unlock(&adapter->mbox_lock);
Sathya Perla2243e2e2009-11-22 22:02:03 +0000811 return status;
812}
813
814/* Tell fw we're done with firing cmds by writing a
815 * special pattern across the wrb hdr; uses mbox
816 */
817int be_cmd_fw_clean(struct be_adapter *adapter)
818{
819 u8 *wrb;
820 int status;
821
Padmanabh Ratnakarbf99e502012-07-12 03:56:58 +0000822 if (lancer_chip(adapter))
823 return 0;
824
Ivan Vecera29849612010-12-14 05:43:19 +0000825 if (mutex_lock_interruptible(&adapter->mbox_lock))
826 return -1;
Sathya Perla2243e2e2009-11-22 22:02:03 +0000827
828 wrb = (u8 *)wrb_from_mbox(adapter);
829 *wrb++ = 0xFF;
830 *wrb++ = 0xAA;
831 *wrb++ = 0xBB;
832 *wrb++ = 0xFF;
833 *wrb++ = 0xFF;
834 *wrb++ = 0xCC;
835 *wrb++ = 0xDD;
836 *wrb = 0xFF;
837
838 status = be_mbox_notify_wait(adapter);
839
Ivan Vecera29849612010-12-14 05:43:19 +0000840 mutex_unlock(&adapter->mbox_lock);
Sathya Perla2243e2e2009-11-22 22:02:03 +0000841 return status;
842}
Padmanabh Ratnakarbf99e502012-07-12 03:56:58 +0000843
Sathya Perlaf2f781a2013-08-27 16:57:30 +0530844int be_cmd_eq_create(struct be_adapter *adapter, struct be_eq_obj *eqo)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700845{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700846 struct be_mcc_wrb *wrb;
847 struct be_cmd_req_eq_create *req;
Sathya Perlaf2f781a2013-08-27 16:57:30 +0530848 struct be_dma_mem *q_mem = &eqo->q.dma_mem;
849 int status, ver = 0;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700850
Ivan Vecera29849612010-12-14 05:43:19 +0000851 if (mutex_lock_interruptible(&adapter->mbox_lock))
852 return -1;
Sathya Perlab31c50a2009-09-17 10:30:13 -0700853
854 wrb = wrb_from_mbox(adapter);
855 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700856
Somnath Kotur106df1e2011-10-27 07:12:13 +0000857 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
858 OPCODE_COMMON_EQ_CREATE, sizeof(*req), wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700859
Sathya Perlaf2f781a2013-08-27 16:57:30 +0530860 /* Support for EQ_CREATEv2 available only SH-R onwards */
861 if (!(BEx_chip(adapter) || lancer_chip(adapter)))
862 ver = 2;
863
864 req->hdr.version = ver;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700865 req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
866
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700867 AMAP_SET_BITS(struct amap_eq_context, valid, req->context, 1);
868 /* 4byte eqe*/
869 AMAP_SET_BITS(struct amap_eq_context, size, req->context, 0);
870 AMAP_SET_BITS(struct amap_eq_context, count, req->context,
Sathya Perlaf2f781a2013-08-27 16:57:30 +0530871 __ilog2_u32(eqo->q.len / 256));
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700872 be_dws_cpu_to_le(req->context, sizeof(req->context));
873
874 be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
875
Sathya Perlab31c50a2009-09-17 10:30:13 -0700876 status = be_mbox_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700877 if (!status) {
Sathya Perlab31c50a2009-09-17 10:30:13 -0700878 struct be_cmd_resp_eq_create *resp = embedded_payload(wrb);
Sathya Perlaf2f781a2013-08-27 16:57:30 +0530879 eqo->q.id = le16_to_cpu(resp->eq_id);
880 eqo->msix_idx =
881 (ver == 2) ? le16_to_cpu(resp->msix_idx) : eqo->idx;
882 eqo->q.created = true;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700883 }
Sathya Perlab31c50a2009-09-17 10:30:13 -0700884
Ivan Vecera29849612010-12-14 05:43:19 +0000885 mutex_unlock(&adapter->mbox_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700886 return status;
887}
888
Sathya Perlaf9449ab2011-10-24 02:45:01 +0000889/* Use MCC */
Sathya Perla8788fdc2009-07-27 22:52:03 +0000890int be_cmd_mac_addr_query(struct be_adapter *adapter, u8 *mac_addr,
Sathya Perla5ee49792012-09-28 04:39:41 +0000891 bool permanent, u32 if_handle, u32 pmac_id)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700892{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700893 struct be_mcc_wrb *wrb;
894 struct be_cmd_req_mac_query *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700895 int status;
896
Sathya Perlaf9449ab2011-10-24 02:45:01 +0000897 spin_lock_bh(&adapter->mcc_lock);
Sathya Perlab31c50a2009-09-17 10:30:13 -0700898
Sathya Perlaf9449ab2011-10-24 02:45:01 +0000899 wrb = wrb_from_mccq(adapter);
900 if (!wrb) {
901 status = -EBUSY;
902 goto err;
903 }
Sathya Perlab31c50a2009-09-17 10:30:13 -0700904 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700905
Somnath Kotur106df1e2011-10-27 07:12:13 +0000906 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
907 OPCODE_COMMON_NTWK_MAC_QUERY, sizeof(*req), wrb, NULL);
Sathya Perla5ee49792012-09-28 04:39:41 +0000908 req->type = MAC_ADDRESS_TYPE_NETWORK;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700909 if (permanent) {
910 req->permanent = 1;
911 } else {
Sathya Perlab31c50a2009-09-17 10:30:13 -0700912 req->if_id = cpu_to_le16((u16) if_handle);
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +0000913 req->pmac_id = cpu_to_le32(pmac_id);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700914 req->permanent = 0;
915 }
916
Sathya Perlaf9449ab2011-10-24 02:45:01 +0000917 status = be_mcc_notify_wait(adapter);
Sathya Perlab31c50a2009-09-17 10:30:13 -0700918 if (!status) {
919 struct be_cmd_resp_mac_query *resp = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700920 memcpy(mac_addr, resp->mac.addr, ETH_ALEN);
Sathya Perlab31c50a2009-09-17 10:30:13 -0700921 }
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700922
Sathya Perlaf9449ab2011-10-24 02:45:01 +0000923err:
924 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700925 return status;
926}
927
Sathya Perlab31c50a2009-09-17 10:30:13 -0700928/* Uses synchronous MCCQ */
Sathya Perla8788fdc2009-07-27 22:52:03 +0000929int be_cmd_pmac_add(struct be_adapter *adapter, u8 *mac_addr,
Ajit Khapardef8617e02011-02-11 13:36:37 +0000930 u32 if_id, u32 *pmac_id, u32 domain)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700931{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700932 struct be_mcc_wrb *wrb;
933 struct be_cmd_req_pmac_add *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700934 int status;
935
Sathya Perlab31c50a2009-09-17 10:30:13 -0700936 spin_lock_bh(&adapter->mcc_lock);
937
938 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +0000939 if (!wrb) {
940 status = -EBUSY;
941 goto err;
942 }
Sathya Perlab31c50a2009-09-17 10:30:13 -0700943 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700944
Somnath Kotur106df1e2011-10-27 07:12:13 +0000945 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
946 OPCODE_COMMON_NTWK_PMAC_ADD, sizeof(*req), wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700947
Ajit Khapardef8617e02011-02-11 13:36:37 +0000948 req->hdr.domain = domain;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700949 req->if_id = cpu_to_le32(if_id);
950 memcpy(req->mac_address, mac_addr, ETH_ALEN);
951
Sathya Perlab31c50a2009-09-17 10:30:13 -0700952 status = be_mcc_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700953 if (!status) {
954 struct be_cmd_resp_pmac_add *resp = embedded_payload(wrb);
955 *pmac_id = le32_to_cpu(resp->pmac_id);
956 }
957
Sathya Perla713d03942009-11-22 22:02:45 +0000958err:
Sathya Perlab31c50a2009-09-17 10:30:13 -0700959 spin_unlock_bh(&adapter->mcc_lock);
Somnath Koture3a7ae22011-10-27 07:14:05 +0000960
961 if (status == MCC_STATUS_UNAUTHORIZED_REQUEST)
962 status = -EPERM;
963
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700964 return status;
965}
966
Sathya Perlab31c50a2009-09-17 10:30:13 -0700967/* Uses synchronous MCCQ */
Sathya Perla30128032011-11-10 19:17:57 +0000968int be_cmd_pmac_del(struct be_adapter *adapter, u32 if_id, int pmac_id, u32 dom)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700969{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700970 struct be_mcc_wrb *wrb;
971 struct be_cmd_req_pmac_del *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700972 int status;
973
Sathya Perla30128032011-11-10 19:17:57 +0000974 if (pmac_id == -1)
975 return 0;
976
Sathya Perlab31c50a2009-09-17 10:30:13 -0700977 spin_lock_bh(&adapter->mcc_lock);
978
979 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +0000980 if (!wrb) {
981 status = -EBUSY;
982 goto err;
983 }
Sathya Perlab31c50a2009-09-17 10:30:13 -0700984 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700985
Somnath Kotur106df1e2011-10-27 07:12:13 +0000986 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
987 OPCODE_COMMON_NTWK_PMAC_DEL, sizeof(*req), wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700988
Ajit Khapardef8617e02011-02-11 13:36:37 +0000989 req->hdr.domain = dom;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700990 req->if_id = cpu_to_le32(if_id);
991 req->pmac_id = cpu_to_le32(pmac_id);
992
Sathya Perlab31c50a2009-09-17 10:30:13 -0700993 status = be_mcc_notify_wait(adapter);
994
Sathya Perla713d03942009-11-22 22:02:45 +0000995err:
Sathya Perlab31c50a2009-09-17 10:30:13 -0700996 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700997 return status;
998}
999
Sathya Perlab31c50a2009-09-17 10:30:13 -07001000/* Uses Mbox */
Sathya Perla10ef9ab2012-02-09 18:05:27 +00001001int be_cmd_cq_create(struct be_adapter *adapter, struct be_queue_info *cq,
1002 struct be_queue_info *eq, bool no_delay, int coalesce_wm)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001003{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001004 struct be_mcc_wrb *wrb;
1005 struct be_cmd_req_cq_create *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001006 struct be_dma_mem *q_mem = &cq->dma_mem;
Sathya Perlab31c50a2009-09-17 10:30:13 -07001007 void *ctxt;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001008 int status;
1009
Ivan Vecera29849612010-12-14 05:43:19 +00001010 if (mutex_lock_interruptible(&adapter->mbox_lock))
1011 return -1;
Sathya Perlab31c50a2009-09-17 10:30:13 -07001012
1013 wrb = wrb_from_mbox(adapter);
1014 req = embedded_payload(wrb);
1015 ctxt = &req->context;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001016
Somnath Kotur106df1e2011-10-27 07:12:13 +00001017 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1018 OPCODE_COMMON_CQ_CREATE, sizeof(*req), wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001019
1020 req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
Ajit Khapardebbdc42f2013-05-01 09:37:17 +00001021
1022 if (BEx_chip(adapter)) {
Sathya Perlafe6d2a32010-11-21 23:25:50 +00001023 AMAP_SET_BITS(struct amap_cq_context_be, coalescwm, ctxt,
1024 coalesce_wm);
1025 AMAP_SET_BITS(struct amap_cq_context_be, nodelay,
1026 ctxt, no_delay);
1027 AMAP_SET_BITS(struct amap_cq_context_be, count, ctxt,
1028 __ilog2_u32(cq->len/256));
1029 AMAP_SET_BITS(struct amap_cq_context_be, valid, ctxt, 1);
Sathya Perlafe6d2a32010-11-21 23:25:50 +00001030 AMAP_SET_BITS(struct amap_cq_context_be, eventable, ctxt, 1);
1031 AMAP_SET_BITS(struct amap_cq_context_be, eqid, ctxt, eq->id);
Ajit Khapardebbdc42f2013-05-01 09:37:17 +00001032 } else {
1033 req->hdr.version = 2;
1034 req->page_size = 1; /* 1 for 4K */
1035 AMAP_SET_BITS(struct amap_cq_context_v2, nodelay, ctxt,
1036 no_delay);
1037 AMAP_SET_BITS(struct amap_cq_context_v2, count, ctxt,
1038 __ilog2_u32(cq->len/256));
1039 AMAP_SET_BITS(struct amap_cq_context_v2, valid, ctxt, 1);
1040 AMAP_SET_BITS(struct amap_cq_context_v2, eventable,
1041 ctxt, 1);
1042 AMAP_SET_BITS(struct amap_cq_context_v2, eqid,
1043 ctxt, eq->id);
Sathya Perlafe6d2a32010-11-21 23:25:50 +00001044 }
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001045
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001046 be_dws_cpu_to_le(ctxt, sizeof(req->context));
1047
1048 be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
1049
Sathya Perlab31c50a2009-09-17 10:30:13 -07001050 status = be_mbox_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001051 if (!status) {
Sathya Perlab31c50a2009-09-17 10:30:13 -07001052 struct be_cmd_resp_cq_create *resp = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001053 cq->id = le16_to_cpu(resp->cq_id);
1054 cq->created = true;
1055 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001056
Ivan Vecera29849612010-12-14 05:43:19 +00001057 mutex_unlock(&adapter->mbox_lock);
Sathya Perla5fb379e2009-06-18 00:02:59 +00001058
1059 return status;
1060}
1061
1062static u32 be_encoded_q_len(int q_len)
1063{
1064 u32 len_encoded = fls(q_len); /* log2(len) + 1 */
1065 if (len_encoded == 16)
1066 len_encoded = 0;
1067 return len_encoded;
1068}
1069
Jingoo Han4188e7d2013-08-05 18:02:02 +09001070static int be_cmd_mccq_ext_create(struct be_adapter *adapter,
1071 struct be_queue_info *mccq,
1072 struct be_queue_info *cq)
Sathya Perla5fb379e2009-06-18 00:02:59 +00001073{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001074 struct be_mcc_wrb *wrb;
Somnath Kotur34b1ef02011-06-01 00:33:22 +00001075 struct be_cmd_req_mcc_ext_create *req;
Sathya Perla5fb379e2009-06-18 00:02:59 +00001076 struct be_dma_mem *q_mem = &mccq->dma_mem;
Sathya Perlab31c50a2009-09-17 10:30:13 -07001077 void *ctxt;
Sathya Perla5fb379e2009-06-18 00:02:59 +00001078 int status;
1079
Ivan Vecera29849612010-12-14 05:43:19 +00001080 if (mutex_lock_interruptible(&adapter->mbox_lock))
1081 return -1;
Sathya Perlab31c50a2009-09-17 10:30:13 -07001082
1083 wrb = wrb_from_mbox(adapter);
1084 req = embedded_payload(wrb);
1085 ctxt = &req->context;
Sathya Perla5fb379e2009-06-18 00:02:59 +00001086
Somnath Kotur106df1e2011-10-27 07:12:13 +00001087 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1088 OPCODE_COMMON_MCC_CREATE_EXT, sizeof(*req), wrb, NULL);
Sathya Perla5fb379e2009-06-18 00:02:59 +00001089
Ajit Khaparded4a2ac32010-03-11 01:35:59 +00001090 req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
Sathya Perlafe6d2a32010-11-21 23:25:50 +00001091 if (lancer_chip(adapter)) {
1092 req->hdr.version = 1;
1093 req->cq_id = cpu_to_le16(cq->id);
Sathya Perla5fb379e2009-06-18 00:02:59 +00001094
Sathya Perlafe6d2a32010-11-21 23:25:50 +00001095 AMAP_SET_BITS(struct amap_mcc_context_lancer, ring_size, ctxt,
1096 be_encoded_q_len(mccq->len));
1097 AMAP_SET_BITS(struct amap_mcc_context_lancer, valid, ctxt, 1);
1098 AMAP_SET_BITS(struct amap_mcc_context_lancer, async_cq_id,
1099 ctxt, cq->id);
1100 AMAP_SET_BITS(struct amap_mcc_context_lancer, async_cq_valid,
1101 ctxt, 1);
1102
1103 } else {
1104 AMAP_SET_BITS(struct amap_mcc_context_be, valid, ctxt, 1);
1105 AMAP_SET_BITS(struct amap_mcc_context_be, ring_size, ctxt,
1106 be_encoded_q_len(mccq->len));
1107 AMAP_SET_BITS(struct amap_mcc_context_be, cq_id, ctxt, cq->id);
1108 }
1109
Somnath Koturcc4ce022010-10-21 07:11:14 -07001110 /* Subscribe to Link State and Group 5 Events(bits 1 and 5 set) */
Sathya Perlafe6d2a32010-11-21 23:25:50 +00001111 req->async_event_bitmap[0] = cpu_to_le32(0x00000022);
Ajit Khapardebc0c3402013-04-24 11:52:50 +00001112 req->async_event_bitmap[0] |= cpu_to_le32(1 << ASYNC_EVENT_CODE_QNQ);
Sathya Perla5fb379e2009-06-18 00:02:59 +00001113 be_dws_cpu_to_le(ctxt, sizeof(req->context));
1114
1115 be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
1116
Sathya Perlab31c50a2009-09-17 10:30:13 -07001117 status = be_mbox_notify_wait(adapter);
Sathya Perla5fb379e2009-06-18 00:02:59 +00001118 if (!status) {
1119 struct be_cmd_resp_mcc_create *resp = embedded_payload(wrb);
1120 mccq->id = le16_to_cpu(resp->id);
1121 mccq->created = true;
1122 }
Ivan Vecera29849612010-12-14 05:43:19 +00001123 mutex_unlock(&adapter->mbox_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001124
1125 return status;
1126}
1127
Jingoo Han4188e7d2013-08-05 18:02:02 +09001128static int be_cmd_mccq_org_create(struct be_adapter *adapter,
1129 struct be_queue_info *mccq,
1130 struct be_queue_info *cq)
Somnath Kotur34b1ef02011-06-01 00:33:22 +00001131{
1132 struct be_mcc_wrb *wrb;
1133 struct be_cmd_req_mcc_create *req;
1134 struct be_dma_mem *q_mem = &mccq->dma_mem;
1135 void *ctxt;
1136 int status;
1137
1138 if (mutex_lock_interruptible(&adapter->mbox_lock))
1139 return -1;
1140
1141 wrb = wrb_from_mbox(adapter);
1142 req = embedded_payload(wrb);
1143 ctxt = &req->context;
1144
Somnath Kotur106df1e2011-10-27 07:12:13 +00001145 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1146 OPCODE_COMMON_MCC_CREATE, sizeof(*req), wrb, NULL);
Somnath Kotur34b1ef02011-06-01 00:33:22 +00001147
1148 req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
1149
1150 AMAP_SET_BITS(struct amap_mcc_context_be, valid, ctxt, 1);
1151 AMAP_SET_BITS(struct amap_mcc_context_be, ring_size, ctxt,
1152 be_encoded_q_len(mccq->len));
1153 AMAP_SET_BITS(struct amap_mcc_context_be, cq_id, ctxt, cq->id);
1154
1155 be_dws_cpu_to_le(ctxt, sizeof(req->context));
1156
1157 be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
1158
1159 status = be_mbox_notify_wait(adapter);
1160 if (!status) {
1161 struct be_cmd_resp_mcc_create *resp = embedded_payload(wrb);
1162 mccq->id = le16_to_cpu(resp->id);
1163 mccq->created = true;
1164 }
1165
1166 mutex_unlock(&adapter->mbox_lock);
1167 return status;
1168}
1169
1170int be_cmd_mccq_create(struct be_adapter *adapter,
1171 struct be_queue_info *mccq,
1172 struct be_queue_info *cq)
1173{
1174 int status;
1175
1176 status = be_cmd_mccq_ext_create(adapter, mccq, cq);
1177 if (status && !lancer_chip(adapter)) {
1178 dev_warn(&adapter->pdev->dev, "Upgrade to F/W ver 2.102.235.0 "
1179 "or newer to avoid conflicting priorities between NIC "
1180 "and FCoE traffic");
1181 status = be_cmd_mccq_org_create(adapter, mccq, cq);
1182 }
1183 return status;
1184}
1185
Vasundhara Volam94d73aa2013-04-21 23:28:14 +00001186int be_cmd_txq_create(struct be_adapter *adapter, struct be_tx_obj *txo)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001187{
Sathya Perla77071332013-08-27 16:57:34 +05301188 struct be_mcc_wrb wrb = {0};
Sathya Perlab31c50a2009-09-17 10:30:13 -07001189 struct be_cmd_req_eth_tx_create *req;
Vasundhara Volam94d73aa2013-04-21 23:28:14 +00001190 struct be_queue_info *txq = &txo->q;
1191 struct be_queue_info *cq = &txo->cq;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001192 struct be_dma_mem *q_mem = &txq->dma_mem;
Vasundhara Volam94d73aa2013-04-21 23:28:14 +00001193 int status, ver = 0;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001194
Sathya Perla77071332013-08-27 16:57:34 +05301195 req = embedded_payload(&wrb);
Somnath Kotur106df1e2011-10-27 07:12:13 +00001196 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
Sathya Perla77071332013-08-27 16:57:34 +05301197 OPCODE_ETH_TX_CREATE, sizeof(*req), &wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001198
Padmanabh Ratnakar8b7756c2011-03-07 03:08:52 +00001199 if (lancer_chip(adapter)) {
1200 req->hdr.version = 1;
Vasundhara Volam94d73aa2013-04-21 23:28:14 +00001201 } else if (BEx_chip(adapter)) {
1202 if (adapter->function_caps & BE_FUNCTION_CAPS_SUPER_NIC)
1203 req->hdr.version = 2;
1204 } else { /* For SH */
1205 req->hdr.version = 2;
Padmanabh Ratnakar8b7756c2011-03-07 03:08:52 +00001206 }
1207
Vasundhara Volam81b02652013-10-01 15:59:57 +05301208 if (req->hdr.version > 0)
1209 req->if_id = cpu_to_le16(adapter->if_handle);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001210 req->num_pages = PAGES_4K_SPANNED(q_mem->va, q_mem->size);
1211 req->ulp_num = BE_ULP1_NUM;
1212 req->type = BE_ETH_TX_RING_TYPE_STANDARD;
Vasundhara Volam94d73aa2013-04-21 23:28:14 +00001213 req->cq_id = cpu_to_le16(cq->id);
1214 req->queue_size = be_encoded_q_len(txq->len);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001215 be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
Vasundhara Volam94d73aa2013-04-21 23:28:14 +00001216 ver = req->hdr.version;
1217
Sathya Perla77071332013-08-27 16:57:34 +05301218 status = be_cmd_notify_wait(adapter, &wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001219 if (!status) {
Sathya Perla77071332013-08-27 16:57:34 +05301220 struct be_cmd_resp_eth_tx_create *resp = embedded_payload(&wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001221 txq->id = le16_to_cpu(resp->cid);
Vasundhara Volam94d73aa2013-04-21 23:28:14 +00001222 if (ver == 2)
1223 txo->db_offset = le32_to_cpu(resp->db_offset);
1224 else
1225 txo->db_offset = DB_TXULP1_OFFSET;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001226 txq->created = true;
1227 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001228
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001229 return status;
1230}
1231
Sathya Perla482c9e72011-06-29 23:33:17 +00001232/* Uses MCC */
Sathya Perla8788fdc2009-07-27 22:52:03 +00001233int be_cmd_rxq_create(struct be_adapter *adapter,
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001234 struct be_queue_info *rxq, u16 cq_id, u16 frag_size,
Sathya Perla10ef9ab2012-02-09 18:05:27 +00001235 u32 if_id, u32 rss, u8 *rss_id)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001236{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001237 struct be_mcc_wrb *wrb;
1238 struct be_cmd_req_eth_rx_create *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001239 struct be_dma_mem *q_mem = &rxq->dma_mem;
1240 int status;
1241
Sathya Perla482c9e72011-06-29 23:33:17 +00001242 spin_lock_bh(&adapter->mcc_lock);
Sathya Perlab31c50a2009-09-17 10:30:13 -07001243
Sathya Perla482c9e72011-06-29 23:33:17 +00001244 wrb = wrb_from_mccq(adapter);
1245 if (!wrb) {
1246 status = -EBUSY;
1247 goto err;
1248 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001249 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001250
Somnath Kotur106df1e2011-10-27 07:12:13 +00001251 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
1252 OPCODE_ETH_RX_CREATE, sizeof(*req), wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001253
1254 req->cq_id = cpu_to_le16(cq_id);
1255 req->frag_size = fls(frag_size) - 1;
1256 req->num_pages = 2;
1257 be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
1258 req->interface_id = cpu_to_le32(if_id);
Sathya Perla10ef9ab2012-02-09 18:05:27 +00001259 req->max_frame_size = cpu_to_le16(BE_MAX_JUMBO_FRAME_SIZE);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001260 req->rss_queue = cpu_to_le32(rss);
1261
Sathya Perla482c9e72011-06-29 23:33:17 +00001262 status = be_mcc_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001263 if (!status) {
1264 struct be_cmd_resp_eth_rx_create *resp = embedded_payload(wrb);
1265 rxq->id = le16_to_cpu(resp->id);
1266 rxq->created = true;
Sathya Perla3abcded2010-10-03 22:12:27 -07001267 *rss_id = resp->rss_id;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001268 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001269
Sathya Perla482c9e72011-06-29 23:33:17 +00001270err:
1271 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001272 return status;
1273}
1274
Sathya Perlab31c50a2009-09-17 10:30:13 -07001275/* Generic destroyer function for all types of queues
1276 * Uses Mbox
1277 */
Sathya Perla8788fdc2009-07-27 22:52:03 +00001278int be_cmd_q_destroy(struct be_adapter *adapter, struct be_queue_info *q,
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001279 int queue_type)
1280{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001281 struct be_mcc_wrb *wrb;
1282 struct be_cmd_req_q_destroy *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001283 u8 subsys = 0, opcode = 0;
1284 int status;
1285
Ivan Vecera29849612010-12-14 05:43:19 +00001286 if (mutex_lock_interruptible(&adapter->mbox_lock))
1287 return -1;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001288
Sathya Perlab31c50a2009-09-17 10:30:13 -07001289 wrb = wrb_from_mbox(adapter);
1290 req = embedded_payload(wrb);
1291
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001292 switch (queue_type) {
1293 case QTYPE_EQ:
1294 subsys = CMD_SUBSYSTEM_COMMON;
1295 opcode = OPCODE_COMMON_EQ_DESTROY;
1296 break;
1297 case QTYPE_CQ:
1298 subsys = CMD_SUBSYSTEM_COMMON;
1299 opcode = OPCODE_COMMON_CQ_DESTROY;
1300 break;
1301 case QTYPE_TXQ:
1302 subsys = CMD_SUBSYSTEM_ETH;
1303 opcode = OPCODE_ETH_TX_DESTROY;
1304 break;
1305 case QTYPE_RXQ:
1306 subsys = CMD_SUBSYSTEM_ETH;
1307 opcode = OPCODE_ETH_RX_DESTROY;
1308 break;
Sathya Perla5fb379e2009-06-18 00:02:59 +00001309 case QTYPE_MCCQ:
1310 subsys = CMD_SUBSYSTEM_COMMON;
1311 opcode = OPCODE_COMMON_MCC_DESTROY;
1312 break;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001313 default:
Sathya Perla5f0b8492009-07-27 22:52:56 +00001314 BUG();
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001315 }
Ajit Khaparded744b442009-12-03 06:12:06 +00001316
Somnath Kotur106df1e2011-10-27 07:12:13 +00001317 be_wrb_cmd_hdr_prepare(&req->hdr, subsys, opcode, sizeof(*req), wrb,
1318 NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001319 req->id = cpu_to_le16(q->id);
1320
Sathya Perlab31c50a2009-09-17 10:30:13 -07001321 status = be_mbox_notify_wait(adapter);
Padmanabh Ratnakaraa790db2012-10-20 06:03:25 +00001322 q->created = false;
Sathya Perla5f0b8492009-07-27 22:52:56 +00001323
Ivan Vecera29849612010-12-14 05:43:19 +00001324 mutex_unlock(&adapter->mbox_lock);
Sathya Perla482c9e72011-06-29 23:33:17 +00001325 return status;
1326}
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001327
Sathya Perla482c9e72011-06-29 23:33:17 +00001328/* Uses MCC */
1329int be_cmd_rxq_destroy(struct be_adapter *adapter, struct be_queue_info *q)
1330{
1331 struct be_mcc_wrb *wrb;
1332 struct be_cmd_req_q_destroy *req;
1333 int status;
1334
1335 spin_lock_bh(&adapter->mcc_lock);
1336
1337 wrb = wrb_from_mccq(adapter);
1338 if (!wrb) {
1339 status = -EBUSY;
1340 goto err;
1341 }
1342 req = embedded_payload(wrb);
1343
Somnath Kotur106df1e2011-10-27 07:12:13 +00001344 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
1345 OPCODE_ETH_RX_DESTROY, sizeof(*req), wrb, NULL);
Sathya Perla482c9e72011-06-29 23:33:17 +00001346 req->id = cpu_to_le16(q->id);
1347
1348 status = be_mcc_notify_wait(adapter);
Padmanabh Ratnakaraa790db2012-10-20 06:03:25 +00001349 q->created = false;
Sathya Perla482c9e72011-06-29 23:33:17 +00001350
1351err:
1352 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001353 return status;
1354}
1355
Sathya Perlab31c50a2009-09-17 10:30:13 -07001356/* Create an rx filtering policy configuration on an i/f
Sathya Perlabea50982013-08-27 16:57:33 +05301357 * Will use MBOX only if MCCQ has not been created.
Sathya Perlab31c50a2009-09-17 10:30:13 -07001358 */
Sathya Perla73d540f2009-10-14 20:20:42 +00001359int be_cmd_if_create(struct be_adapter *adapter, u32 cap_flags, u32 en_flags,
Padmanabh Ratnakar1578e772012-06-07 04:37:08 +00001360 u32 *if_handle, u32 domain)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001361{
Sathya Perlabea50982013-08-27 16:57:33 +05301362 struct be_mcc_wrb wrb = {0};
Sathya Perlab31c50a2009-09-17 10:30:13 -07001363 struct be_cmd_req_if_create *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001364 int status;
1365
Sathya Perlabea50982013-08-27 16:57:33 +05301366 req = embedded_payload(&wrb);
Somnath Kotur106df1e2011-10-27 07:12:13 +00001367 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlabea50982013-08-27 16:57:33 +05301368 OPCODE_COMMON_NTWK_INTERFACE_CREATE, sizeof(*req), &wrb, NULL);
Sarveshwar Bandiba343c72010-03-31 02:56:12 +00001369 req->hdr.domain = domain;
Sathya Perla73d540f2009-10-14 20:20:42 +00001370 req->capability_flags = cpu_to_le32(cap_flags);
1371 req->enable_flags = cpu_to_le32(en_flags);
Padmanabh Ratnakar1578e772012-06-07 04:37:08 +00001372 req->pmac_invalid = true;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001373
Sathya Perlabea50982013-08-27 16:57:33 +05301374 status = be_cmd_notify_wait(adapter, &wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001375 if (!status) {
Sathya Perlabea50982013-08-27 16:57:33 +05301376 struct be_cmd_resp_if_create *resp = embedded_payload(&wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001377 *if_handle = le32_to_cpu(resp->interface_id);
Sathya Perlab5bb9772013-07-23 15:25:01 +05301378
1379 /* Hack to retrieve VF's pmac-id on BE3 */
1380 if (BE3_chip(adapter) && !be_physfn(adapter))
1381 adapter->pmac_id[0] = le32_to_cpu(resp->pmac_id);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001382 }
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001383 return status;
1384}
1385
Sathya Perlaf9449ab2011-10-24 02:45:01 +00001386/* Uses MCCQ */
Sathya Perla30128032011-11-10 19:17:57 +00001387int be_cmd_if_destroy(struct be_adapter *adapter, int interface_id, u32 domain)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001388{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001389 struct be_mcc_wrb *wrb;
1390 struct be_cmd_req_if_destroy *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001391 int status;
1392
Sathya Perla30128032011-11-10 19:17:57 +00001393 if (interface_id == -1)
Sathya Perlaf9449ab2011-10-24 02:45:01 +00001394 return 0;
Sathya Perlab31c50a2009-09-17 10:30:13 -07001395
Sathya Perlaf9449ab2011-10-24 02:45:01 +00001396 spin_lock_bh(&adapter->mcc_lock);
1397
1398 wrb = wrb_from_mccq(adapter);
1399 if (!wrb) {
1400 status = -EBUSY;
1401 goto err;
1402 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001403 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001404
Somnath Kotur106df1e2011-10-27 07:12:13 +00001405 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1406 OPCODE_COMMON_NTWK_INTERFACE_DESTROY, sizeof(*req), wrb, NULL);
Ajit Khaparde658681f2011-02-11 13:34:46 +00001407 req->hdr.domain = domain;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001408 req->interface_id = cpu_to_le32(interface_id);
Sathya Perlab31c50a2009-09-17 10:30:13 -07001409
Sathya Perlaf9449ab2011-10-24 02:45:01 +00001410 status = be_mcc_notify_wait(adapter);
1411err:
1412 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001413 return status;
1414}
1415
1416/* Get stats is a non embedded command: the request is not embedded inside
1417 * WRB but is a separate dma memory block
Sathya Perlab31c50a2009-09-17 10:30:13 -07001418 * Uses asynchronous MCC
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001419 */
Sathya Perla8788fdc2009-07-27 22:52:03 +00001420int be_cmd_get_stats(struct be_adapter *adapter, struct be_dma_mem *nonemb_cmd)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001421{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001422 struct be_mcc_wrb *wrb;
Ajit Khaparde89a88ab2011-05-16 07:36:18 +00001423 struct be_cmd_req_hdr *hdr;
Sathya Perla713d03942009-11-22 22:02:45 +00001424 int status = 0;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001425
Sathya Perlab31c50a2009-09-17 10:30:13 -07001426 spin_lock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001427
Sathya Perlab31c50a2009-09-17 10:30:13 -07001428 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001429 if (!wrb) {
1430 status = -EBUSY;
1431 goto err;
1432 }
Ajit Khaparde89a88ab2011-05-16 07:36:18 +00001433 hdr = nonemb_cmd->va;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001434
Somnath Kotur106df1e2011-10-27 07:12:13 +00001435 be_wrb_cmd_hdr_prepare(hdr, CMD_SUBSYSTEM_ETH,
1436 OPCODE_ETH_GET_STATISTICS, nonemb_cmd->size, wrb, nonemb_cmd);
Ajit Khaparde89a88ab2011-05-16 07:36:18 +00001437
Sathya Perlaca34fe32012-11-06 17:48:56 +00001438 /* version 1 of the cmd is not supported only by BE2 */
1439 if (!BE2_chip(adapter))
Ajit Khaparde89a88ab2011-05-16 07:36:18 +00001440 hdr->version = 1;
1441
Sathya Perlab31c50a2009-09-17 10:30:13 -07001442 be_mcc_notify(adapter);
Ajit Khapardeb2aebe62011-02-20 11:41:39 +00001443 adapter->stats_cmd_sent = true;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001444
Sathya Perla713d03942009-11-22 22:02:45 +00001445err:
Sathya Perlab31c50a2009-09-17 10:30:13 -07001446 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla713d03942009-11-22 22:02:45 +00001447 return status;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001448}
1449
Selvin Xavier005d5692011-05-16 07:36:35 +00001450/* Lancer Stats */
1451int lancer_cmd_get_pport_stats(struct be_adapter *adapter,
1452 struct be_dma_mem *nonemb_cmd)
1453{
1454
1455 struct be_mcc_wrb *wrb;
1456 struct lancer_cmd_req_pport_stats *req;
Selvin Xavier005d5692011-05-16 07:36:35 +00001457 int status = 0;
1458
Padmanabh Ratnakarf25b1192012-10-20 06:02:52 +00001459 if (!be_cmd_allowed(adapter, OPCODE_ETH_GET_PPORT_STATS,
1460 CMD_SUBSYSTEM_ETH))
1461 return -EPERM;
1462
Selvin Xavier005d5692011-05-16 07:36:35 +00001463 spin_lock_bh(&adapter->mcc_lock);
1464
1465 wrb = wrb_from_mccq(adapter);
1466 if (!wrb) {
1467 status = -EBUSY;
1468 goto err;
1469 }
1470 req = nonemb_cmd->va;
Selvin Xavier005d5692011-05-16 07:36:35 +00001471
Somnath Kotur106df1e2011-10-27 07:12:13 +00001472 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
1473 OPCODE_ETH_GET_PPORT_STATS, nonemb_cmd->size, wrb,
1474 nonemb_cmd);
Selvin Xavier005d5692011-05-16 07:36:35 +00001475
Padmanabh Ratnakard51ebd32012-04-25 01:46:52 +00001476 req->cmd_params.params.pport_num = cpu_to_le16(adapter->hba_port_num);
Selvin Xavier005d5692011-05-16 07:36:35 +00001477 req->cmd_params.params.reset_stats = 0;
1478
Selvin Xavier005d5692011-05-16 07:36:35 +00001479 be_mcc_notify(adapter);
1480 adapter->stats_cmd_sent = true;
1481
1482err:
1483 spin_unlock_bh(&adapter->mcc_lock);
1484 return status;
1485}
1486
Sathya Perla323ff712012-09-28 04:39:43 +00001487static int be_mac_to_link_speed(int mac_speed)
1488{
1489 switch (mac_speed) {
1490 case PHY_LINK_SPEED_ZERO:
1491 return 0;
1492 case PHY_LINK_SPEED_10MBPS:
1493 return 10;
1494 case PHY_LINK_SPEED_100MBPS:
1495 return 100;
1496 case PHY_LINK_SPEED_1GBPS:
1497 return 1000;
1498 case PHY_LINK_SPEED_10GBPS:
1499 return 10000;
Vasundhara Volamb971f842013-08-06 09:27:15 +05301500 case PHY_LINK_SPEED_20GBPS:
1501 return 20000;
1502 case PHY_LINK_SPEED_25GBPS:
1503 return 25000;
1504 case PHY_LINK_SPEED_40GBPS:
1505 return 40000;
Sathya Perla323ff712012-09-28 04:39:43 +00001506 }
1507 return 0;
1508}
1509
1510/* Uses synchronous mcc
1511 * Returns link_speed in Mbps
1512 */
1513int be_cmd_link_status_query(struct be_adapter *adapter, u16 *link_speed,
1514 u8 *link_status, u32 dom)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001515{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001516 struct be_mcc_wrb *wrb;
1517 struct be_cmd_req_link_status *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001518 int status;
1519
Sathya Perlab31c50a2009-09-17 10:30:13 -07001520 spin_lock_bh(&adapter->mcc_lock);
1521
Ajit Khapardeb236916a2011-12-30 12:15:40 +00001522 if (link_status)
1523 *link_status = LINK_DOWN;
1524
Sathya Perlab31c50a2009-09-17 10:30:13 -07001525 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001526 if (!wrb) {
1527 status = -EBUSY;
1528 goto err;
1529 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001530 req = embedded_payload(wrb);
Sathya Perlaa8f447bd2009-06-18 00:10:27 +00001531
Padmanabh Ratnakar57cd80d2012-02-03 09:49:46 +00001532 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1533 OPCODE_COMMON_NTWK_LINK_STATUS_QUERY, sizeof(*req), wrb, NULL);
1534
Sathya Perlaca34fe32012-11-06 17:48:56 +00001535 /* version 1 of the cmd is not supported only by BE2 */
1536 if (!BE2_chip(adapter))
Padmanabh Ratnakardaad6162011-11-16 02:03:45 +00001537 req->hdr.version = 1;
1538
Padmanabh Ratnakar57cd80d2012-02-03 09:49:46 +00001539 req->hdr.domain = dom;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001540
Sathya Perlab31c50a2009-09-17 10:30:13 -07001541 status = be_mcc_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001542 if (!status) {
1543 struct be_cmd_resp_link_status *resp = embedded_payload(wrb);
Sathya Perla323ff712012-09-28 04:39:43 +00001544 if (link_speed) {
1545 *link_speed = resp->link_speed ?
1546 le16_to_cpu(resp->link_speed) * 10 :
1547 be_mac_to_link_speed(resp->mac_speed);
1548
1549 if (!resp->logical_link_status)
1550 *link_speed = 0;
Sarveshwar Bandi0388f252009-10-28 04:15:20 -07001551 }
Ajit Khapardeb236916a2011-12-30 12:15:40 +00001552 if (link_status)
1553 *link_status = resp->logical_link_status;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001554 }
1555
Sathya Perla713d03942009-11-22 22:02:45 +00001556err:
Sathya Perlab31c50a2009-09-17 10:30:13 -07001557 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001558 return status;
1559}
1560
Ajit Khaparde609ff3b2011-02-20 11:42:07 +00001561/* Uses synchronous mcc */
1562int be_cmd_get_die_temperature(struct be_adapter *adapter)
1563{
1564 struct be_mcc_wrb *wrb;
1565 struct be_cmd_req_get_cntl_addnl_attribs *req;
Vasundhara Volam117affe2013-08-06 09:27:20 +05301566 int status = 0;
Ajit Khaparde609ff3b2011-02-20 11:42:07 +00001567
1568 spin_lock_bh(&adapter->mcc_lock);
1569
1570 wrb = wrb_from_mccq(adapter);
1571 if (!wrb) {
1572 status = -EBUSY;
1573 goto err;
1574 }
1575 req = embedded_payload(wrb);
1576
Somnath Kotur106df1e2011-10-27 07:12:13 +00001577 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1578 OPCODE_COMMON_GET_CNTL_ADDITIONAL_ATTRIBUTES, sizeof(*req),
1579 wrb, NULL);
Ajit Khaparde609ff3b2011-02-20 11:42:07 +00001580
Somnath Kotur3de09452011-09-30 07:25:05 +00001581 be_mcc_notify(adapter);
Ajit Khaparde609ff3b2011-02-20 11:42:07 +00001582
1583err:
1584 spin_unlock_bh(&adapter->mcc_lock);
1585 return status;
1586}
1587
Somnath Kotur311fddc2011-03-16 21:22:43 +00001588/* Uses synchronous mcc */
1589int be_cmd_get_reg_len(struct be_adapter *adapter, u32 *log_size)
1590{
1591 struct be_mcc_wrb *wrb;
1592 struct be_cmd_req_get_fat *req;
1593 int status;
1594
1595 spin_lock_bh(&adapter->mcc_lock);
1596
1597 wrb = wrb_from_mccq(adapter);
1598 if (!wrb) {
1599 status = -EBUSY;
1600 goto err;
1601 }
1602 req = embedded_payload(wrb);
1603
Somnath Kotur106df1e2011-10-27 07:12:13 +00001604 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1605 OPCODE_COMMON_MANAGE_FAT, sizeof(*req), wrb, NULL);
Somnath Kotur311fddc2011-03-16 21:22:43 +00001606 req->fat_operation = cpu_to_le32(QUERY_FAT);
1607 status = be_mcc_notify_wait(adapter);
1608 if (!status) {
1609 struct be_cmd_resp_get_fat *resp = embedded_payload(wrb);
1610 if (log_size && resp->log_size)
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001611 *log_size = le32_to_cpu(resp->log_size) -
1612 sizeof(u32);
Somnath Kotur311fddc2011-03-16 21:22:43 +00001613 }
1614err:
1615 spin_unlock_bh(&adapter->mcc_lock);
1616 return status;
1617}
1618
1619void be_cmd_get_regs(struct be_adapter *adapter, u32 buf_len, void *buf)
1620{
1621 struct be_dma_mem get_fat_cmd;
1622 struct be_mcc_wrb *wrb;
1623 struct be_cmd_req_get_fat *req;
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001624 u32 offset = 0, total_size, buf_size,
1625 log_offset = sizeof(u32), payload_len;
Somnath Kotur311fddc2011-03-16 21:22:43 +00001626 int status;
1627
1628 if (buf_len == 0)
1629 return;
1630
1631 total_size = buf_len;
1632
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001633 get_fat_cmd.size = sizeof(struct be_cmd_req_get_fat) + 60*1024;
1634 get_fat_cmd.va = pci_alloc_consistent(adapter->pdev,
1635 get_fat_cmd.size,
1636 &get_fat_cmd.dma);
1637 if (!get_fat_cmd.va) {
1638 status = -ENOMEM;
1639 dev_err(&adapter->pdev->dev,
1640 "Memory allocation failure while retrieving FAT data\n");
1641 return;
1642 }
1643
Somnath Kotur311fddc2011-03-16 21:22:43 +00001644 spin_lock_bh(&adapter->mcc_lock);
1645
Somnath Kotur311fddc2011-03-16 21:22:43 +00001646 while (total_size) {
1647 buf_size = min(total_size, (u32)60*1024);
1648 total_size -= buf_size;
1649
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001650 wrb = wrb_from_mccq(adapter);
1651 if (!wrb) {
1652 status = -EBUSY;
Somnath Kotur311fddc2011-03-16 21:22:43 +00001653 goto err;
1654 }
1655 req = get_fat_cmd.va;
Somnath Kotur311fddc2011-03-16 21:22:43 +00001656
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001657 payload_len = sizeof(struct be_cmd_req_get_fat) + buf_size;
Somnath Kotur106df1e2011-10-27 07:12:13 +00001658 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1659 OPCODE_COMMON_MANAGE_FAT, payload_len, wrb,
1660 &get_fat_cmd);
Somnath Kotur311fddc2011-03-16 21:22:43 +00001661
1662 req->fat_operation = cpu_to_le32(RETRIEVE_FAT);
1663 req->read_log_offset = cpu_to_le32(log_offset);
1664 req->read_log_length = cpu_to_le32(buf_size);
1665 req->data_buffer_size = cpu_to_le32(buf_size);
1666
1667 status = be_mcc_notify_wait(adapter);
1668 if (!status) {
1669 struct be_cmd_resp_get_fat *resp = get_fat_cmd.va;
1670 memcpy(buf + offset,
1671 resp->data_buffer,
Somnath Kotur92aa9212011-09-30 07:24:00 +00001672 le32_to_cpu(resp->read_log_length));
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001673 } else {
Somnath Kotur311fddc2011-03-16 21:22:43 +00001674 dev_err(&adapter->pdev->dev, "FAT Table Retrieve error\n");
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001675 goto err;
1676 }
Somnath Kotur311fddc2011-03-16 21:22:43 +00001677 offset += buf_size;
1678 log_offset += buf_size;
1679 }
1680err:
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001681 pci_free_consistent(adapter->pdev, get_fat_cmd.size,
1682 get_fat_cmd.va,
1683 get_fat_cmd.dma);
Somnath Kotur311fddc2011-03-16 21:22:43 +00001684 spin_unlock_bh(&adapter->mcc_lock);
1685}
1686
Sathya Perla04b71172011-09-27 13:30:27 -04001687/* Uses synchronous mcc */
1688int be_cmd_get_fw_ver(struct be_adapter *adapter, char *fw_ver,
1689 char *fw_on_flash)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001690{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001691 struct be_mcc_wrb *wrb;
1692 struct be_cmd_req_get_fw_version *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001693 int status;
1694
Sathya Perla04b71172011-09-27 13:30:27 -04001695 spin_lock_bh(&adapter->mcc_lock);
Sathya Perlab31c50a2009-09-17 10:30:13 -07001696
Sathya Perla04b71172011-09-27 13:30:27 -04001697 wrb = wrb_from_mccq(adapter);
1698 if (!wrb) {
1699 status = -EBUSY;
1700 goto err;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001701 }
1702
Sathya Perla04b71172011-09-27 13:30:27 -04001703 req = embedded_payload(wrb);
Sathya Perla04b71172011-09-27 13:30:27 -04001704
Somnath Kotur106df1e2011-10-27 07:12:13 +00001705 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1706 OPCODE_COMMON_GET_FW_VERSION, sizeof(*req), wrb, NULL);
Sathya Perla04b71172011-09-27 13:30:27 -04001707 status = be_mcc_notify_wait(adapter);
1708 if (!status) {
1709 struct be_cmd_resp_get_fw_version *resp = embedded_payload(wrb);
1710 strcpy(fw_ver, resp->firmware_version_string);
1711 if (fw_on_flash)
1712 strcpy(fw_on_flash, resp->fw_on_flash_version_string);
1713 }
1714err:
1715 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001716 return status;
1717}
1718
Sathya Perlab31c50a2009-09-17 10:30:13 -07001719/* set the EQ delay interval of an EQ to specified value
1720 * Uses async mcc
1721 */
Sathya Perla2632baf2013-10-01 16:00:00 +05301722int be_cmd_modify_eqd(struct be_adapter *adapter, struct be_set_eqd *set_eqd,
1723 int num)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001724{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001725 struct be_mcc_wrb *wrb;
1726 struct be_cmd_req_modify_eq_delay *req;
Sathya Perla2632baf2013-10-01 16:00:00 +05301727 int status = 0, i;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001728
Sathya Perlab31c50a2009-09-17 10:30:13 -07001729 spin_lock_bh(&adapter->mcc_lock);
1730
1731 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001732 if (!wrb) {
1733 status = -EBUSY;
1734 goto err;
1735 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001736 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001737
Somnath Kotur106df1e2011-10-27 07:12:13 +00001738 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1739 OPCODE_COMMON_MODIFY_EQ_DELAY, sizeof(*req), wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001740
Sathya Perla2632baf2013-10-01 16:00:00 +05301741 req->num_eq = cpu_to_le32(num);
1742 for (i = 0; i < num; i++) {
1743 req->set_eqd[i].eq_id = cpu_to_le32(set_eqd[i].eq_id);
1744 req->set_eqd[i].phase = 0;
1745 req->set_eqd[i].delay_multiplier =
1746 cpu_to_le32(set_eqd[i].delay_multiplier);
1747 }
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001748
Sathya Perlab31c50a2009-09-17 10:30:13 -07001749 be_mcc_notify(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001750err:
Sathya Perlab31c50a2009-09-17 10:30:13 -07001751 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla713d03942009-11-22 22:02:45 +00001752 return status;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001753}
1754
Sathya Perlab31c50a2009-09-17 10:30:13 -07001755/* Uses sycnhronous mcc */
Sathya Perla8788fdc2009-07-27 22:52:03 +00001756int be_cmd_vlan_config(struct be_adapter *adapter, u32 if_id, u16 *vtag_array,
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001757 u32 num, bool untagged, bool promiscuous)
1758{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001759 struct be_mcc_wrb *wrb;
1760 struct be_cmd_req_vlan_config *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001761 int status;
1762
Sathya Perlab31c50a2009-09-17 10:30:13 -07001763 spin_lock_bh(&adapter->mcc_lock);
1764
1765 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001766 if (!wrb) {
1767 status = -EBUSY;
1768 goto err;
1769 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001770 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001771
Somnath Kotur106df1e2011-10-27 07:12:13 +00001772 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1773 OPCODE_COMMON_NTWK_VLAN_CONFIG, sizeof(*req), wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001774
1775 req->interface_id = if_id;
1776 req->promiscuous = promiscuous;
1777 req->untagged = untagged;
1778 req->num_vlan = num;
1779 if (!promiscuous) {
1780 memcpy(req->normal_vlan, vtag_array,
1781 req->num_vlan * sizeof(vtag_array[0]));
1782 }
1783
Sathya Perlab31c50a2009-09-17 10:30:13 -07001784 status = be_mcc_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001785
Sathya Perla713d03942009-11-22 22:02:45 +00001786err:
Sathya Perlab31c50a2009-09-17 10:30:13 -07001787 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001788 return status;
1789}
1790
Sathya Perla5b8821b2011-08-02 19:57:44 +00001791int be_cmd_rx_filter(struct be_adapter *adapter, u32 flags, u32 value)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001792{
Sathya Perla6ac7b682009-06-18 00:05:54 +00001793 struct be_mcc_wrb *wrb;
Sathya Perla5b8821b2011-08-02 19:57:44 +00001794 struct be_dma_mem *mem = &adapter->rx_filter;
1795 struct be_cmd_req_rx_filter *req = mem->va;
Sathya Perlae7b909a2009-11-22 22:01:10 +00001796 int status;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001797
Sathya Perla8788fdc2009-07-27 22:52:03 +00001798 spin_lock_bh(&adapter->mcc_lock);
Sathya Perla6ac7b682009-06-18 00:05:54 +00001799
Sathya Perlab31c50a2009-09-17 10:30:13 -07001800 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001801 if (!wrb) {
1802 status = -EBUSY;
1803 goto err;
1804 }
Sathya Perla5b8821b2011-08-02 19:57:44 +00001805 memset(req, 0, sizeof(*req));
Somnath Kotur106df1e2011-10-27 07:12:13 +00001806 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1807 OPCODE_COMMON_NTWK_RX_FILTER, sizeof(*req),
1808 wrb, mem);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001809
Sathya Perla5b8821b2011-08-02 19:57:44 +00001810 req->if_id = cpu_to_le32(adapter->if_handle);
1811 if (flags & IFF_PROMISC) {
1812 req->if_flags_mask = cpu_to_le32(BE_IF_FLAGS_PROMISCUOUS |
Ajit Khapardec5dae582013-05-01 09:38:24 +00001813 BE_IF_FLAGS_VLAN_PROMISCUOUS |
1814 BE_IF_FLAGS_MCAST_PROMISCUOUS);
Sathya Perla5b8821b2011-08-02 19:57:44 +00001815 if (value == ON)
1816 req->if_flags = cpu_to_le32(BE_IF_FLAGS_PROMISCUOUS |
Ajit Khapardec5dae582013-05-01 09:38:24 +00001817 BE_IF_FLAGS_VLAN_PROMISCUOUS |
1818 BE_IF_FLAGS_MCAST_PROMISCUOUS);
Sathya Perla5b8821b2011-08-02 19:57:44 +00001819 } else if (flags & IFF_ALLMULTI) {
1820 req->if_flags_mask = req->if_flags =
Sathya Perla8e7d3f62011-09-27 13:29:38 -04001821 cpu_to_le32(BE_IF_FLAGS_MCAST_PROMISCUOUS);
Ajit Khaparded9d604f2013-09-27 15:17:58 -05001822 } else if (flags & BE_FLAGS_VLAN_PROMISC) {
1823 req->if_flags_mask = cpu_to_le32(BE_IF_FLAGS_VLAN_PROMISCUOUS);
1824
1825 if (value == ON)
1826 req->if_flags =
1827 cpu_to_le32(BE_IF_FLAGS_VLAN_PROMISCUOUS);
Sathya Perla24307ee2009-06-18 00:09:25 +00001828 } else {
Sathya Perla5b8821b2011-08-02 19:57:44 +00001829 struct netdev_hw_addr *ha;
1830 int i = 0;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001831
Sathya Perla8e7d3f62011-09-27 13:29:38 -04001832 req->if_flags_mask = req->if_flags =
1833 cpu_to_le32(BE_IF_FLAGS_MULTICAST);
Padmanabh Ratnakar1610c792011-11-03 01:49:27 +00001834
1835 /* Reset mcast promisc mode if already set by setting mask
1836 * and not setting flags field
1837 */
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00001838 req->if_flags_mask |=
1839 cpu_to_le32(BE_IF_FLAGS_MCAST_PROMISCUOUS &
Sathya Perla92bf14a2013-08-27 16:57:32 +05301840 be_if_cap_flags(adapter));
Padmanabh Ratnakar016f97b2011-11-03 01:49:13 +00001841 req->mcast_num = cpu_to_le32(netdev_mc_count(adapter->netdev));
Sathya Perla5b8821b2011-08-02 19:57:44 +00001842 netdev_for_each_mc_addr(ha, adapter->netdev)
1843 memcpy(req->mcast_mac[i++].byte, ha->addr, ETH_ALEN);
1844 }
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001845
Sathya Perla0d1d5872011-08-03 05:19:27 -07001846 status = be_mcc_notify_wait(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001847err:
Sathya Perla8788fdc2009-07-27 22:52:03 +00001848 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perlae7b909a2009-11-22 22:01:10 +00001849 return status;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001850}
1851
Sathya Perlab31c50a2009-09-17 10:30:13 -07001852/* Uses synchrounous mcc */
Sathya Perla8788fdc2009-07-27 22:52:03 +00001853int be_cmd_set_flow_control(struct be_adapter *adapter, u32 tx_fc, u32 rx_fc)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001854{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001855 struct be_mcc_wrb *wrb;
1856 struct be_cmd_req_set_flow_control *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001857 int status;
1858
Padmanabh Ratnakarf25b1192012-10-20 06:02:52 +00001859 if (!be_cmd_allowed(adapter, OPCODE_COMMON_SET_FLOW_CONTROL,
1860 CMD_SUBSYSTEM_COMMON))
1861 return -EPERM;
1862
Sathya Perlab31c50a2009-09-17 10:30:13 -07001863 spin_lock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001864
Sathya Perlab31c50a2009-09-17 10:30:13 -07001865 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001866 if (!wrb) {
1867 status = -EBUSY;
1868 goto err;
1869 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001870 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001871
Somnath Kotur106df1e2011-10-27 07:12:13 +00001872 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1873 OPCODE_COMMON_SET_FLOW_CONTROL, sizeof(*req), wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001874
1875 req->tx_flow_control = cpu_to_le16((u16)tx_fc);
1876 req->rx_flow_control = cpu_to_le16((u16)rx_fc);
1877
Sathya Perlab31c50a2009-09-17 10:30:13 -07001878 status = be_mcc_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001879
Sathya Perla713d03942009-11-22 22:02:45 +00001880err:
Sathya Perlab31c50a2009-09-17 10:30:13 -07001881 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001882 return status;
1883}
1884
Sathya Perlab31c50a2009-09-17 10:30:13 -07001885/* Uses sycn mcc */
Sathya Perla8788fdc2009-07-27 22:52:03 +00001886int be_cmd_get_flow_control(struct be_adapter *adapter, u32 *tx_fc, u32 *rx_fc)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001887{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001888 struct be_mcc_wrb *wrb;
1889 struct be_cmd_req_get_flow_control *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001890 int status;
1891
Padmanabh Ratnakarf25b1192012-10-20 06:02:52 +00001892 if (!be_cmd_allowed(adapter, OPCODE_COMMON_GET_FLOW_CONTROL,
1893 CMD_SUBSYSTEM_COMMON))
1894 return -EPERM;
1895
Sathya Perlab31c50a2009-09-17 10:30:13 -07001896 spin_lock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001897
Sathya Perlab31c50a2009-09-17 10:30:13 -07001898 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001899 if (!wrb) {
1900 status = -EBUSY;
1901 goto err;
1902 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001903 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001904
Somnath Kotur106df1e2011-10-27 07:12:13 +00001905 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1906 OPCODE_COMMON_GET_FLOW_CONTROL, sizeof(*req), wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001907
Sathya Perlab31c50a2009-09-17 10:30:13 -07001908 status = be_mcc_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001909 if (!status) {
1910 struct be_cmd_resp_get_flow_control *resp =
1911 embedded_payload(wrb);
1912 *tx_fc = le16_to_cpu(resp->tx_flow_control);
1913 *rx_fc = le16_to_cpu(resp->rx_flow_control);
1914 }
1915
Sathya Perla713d03942009-11-22 22:02:45 +00001916err:
Sathya Perlab31c50a2009-09-17 10:30:13 -07001917 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001918 return status;
1919}
1920
Sathya Perlab31c50a2009-09-17 10:30:13 -07001921/* Uses mbox */
Sathya Perla3abcded2010-10-03 22:12:27 -07001922int be_cmd_query_fw_cfg(struct be_adapter *adapter, u32 *port_num,
Vasundhara Volam0ad31572013-04-21 23:28:16 +00001923 u32 *mode, u32 *caps, u16 *asic_rev)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001924{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001925 struct be_mcc_wrb *wrb;
1926 struct be_cmd_req_query_fw_cfg *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001927 int status;
1928
Ivan Vecera29849612010-12-14 05:43:19 +00001929 if (mutex_lock_interruptible(&adapter->mbox_lock))
1930 return -1;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001931
Sathya Perlab31c50a2009-09-17 10:30:13 -07001932 wrb = wrb_from_mbox(adapter);
1933 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001934
Somnath Kotur106df1e2011-10-27 07:12:13 +00001935 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1936 OPCODE_COMMON_QUERY_FIRMWARE_CONFIG, sizeof(*req), wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001937
Sathya Perlab31c50a2009-09-17 10:30:13 -07001938 status = be_mbox_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001939 if (!status) {
1940 struct be_cmd_resp_query_fw_cfg *resp = embedded_payload(wrb);
1941 *port_num = le32_to_cpu(resp->phys_port);
Ajit Khaparde3486be22010-07-23 02:04:54 +00001942 *mode = le32_to_cpu(resp->function_mode);
Sathya Perla3abcded2010-10-03 22:12:27 -07001943 *caps = le32_to_cpu(resp->function_caps);
Vasundhara Volam0ad31572013-04-21 23:28:16 +00001944 *asic_rev = le32_to_cpu(resp->asic_revision) & 0xFF;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001945 }
1946
Ivan Vecera29849612010-12-14 05:43:19 +00001947 mutex_unlock(&adapter->mbox_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001948 return status;
1949}
sarveshwarb14074ea2009-08-05 13:05:24 -07001950
Sathya Perlab31c50a2009-09-17 10:30:13 -07001951/* Uses mbox */
sarveshwarb14074ea2009-08-05 13:05:24 -07001952int be_cmd_reset_function(struct be_adapter *adapter)
1953{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001954 struct be_mcc_wrb *wrb;
1955 struct be_cmd_req_hdr *req;
sarveshwarb14074ea2009-08-05 13:05:24 -07001956 int status;
1957
Padmanabh Ratnakarbf99e502012-07-12 03:56:58 +00001958 if (lancer_chip(adapter)) {
1959 status = lancer_wait_ready(adapter);
1960 if (!status) {
1961 iowrite32(SLI_PORT_CONTROL_IP_MASK,
1962 adapter->db + SLIPORT_CONTROL_OFFSET);
1963 status = lancer_test_and_set_rdy_state(adapter);
1964 }
1965 if (status) {
1966 dev_err(&adapter->pdev->dev,
1967 "Adapter in non recoverable error\n");
1968 }
1969 return status;
1970 }
1971
Ivan Vecera29849612010-12-14 05:43:19 +00001972 if (mutex_lock_interruptible(&adapter->mbox_lock))
1973 return -1;
sarveshwarb14074ea2009-08-05 13:05:24 -07001974
Sathya Perlab31c50a2009-09-17 10:30:13 -07001975 wrb = wrb_from_mbox(adapter);
1976 req = embedded_payload(wrb);
sarveshwarb14074ea2009-08-05 13:05:24 -07001977
Somnath Kotur106df1e2011-10-27 07:12:13 +00001978 be_wrb_cmd_hdr_prepare(req, CMD_SUBSYSTEM_COMMON,
1979 OPCODE_COMMON_FUNCTION_RESET, sizeof(*req), wrb, NULL);
sarveshwarb14074ea2009-08-05 13:05:24 -07001980
Sathya Perlab31c50a2009-09-17 10:30:13 -07001981 status = be_mbox_notify_wait(adapter);
sarveshwarb14074ea2009-08-05 13:05:24 -07001982
Ivan Vecera29849612010-12-14 05:43:19 +00001983 mutex_unlock(&adapter->mbox_lock);
sarveshwarb14074ea2009-08-05 13:05:24 -07001984 return status;
1985}
Ajit Khaparde84517482009-09-04 03:12:16 +00001986
Suresh Reddy594ad542013-04-25 23:03:20 +00001987int be_cmd_rss_config(struct be_adapter *adapter, u8 *rsstable,
1988 u32 rss_hash_opts, u16 table_size)
Sathya Perla3abcded2010-10-03 22:12:27 -07001989{
1990 struct be_mcc_wrb *wrb;
1991 struct be_cmd_req_rss_config *req;
Padmanabh Ratnakar65f85842011-11-25 05:48:38 +00001992 u32 myhash[10] = {0x15d43fa5, 0x2534685a, 0x5f87693a, 0x5668494e,
1993 0x33cf6a53, 0x383334c6, 0x76ac4257, 0x59b242b2,
1994 0x3ea83c02, 0x4a110304};
Sathya Perla3abcded2010-10-03 22:12:27 -07001995 int status;
1996
Ivan Vecera29849612010-12-14 05:43:19 +00001997 if (mutex_lock_interruptible(&adapter->mbox_lock))
1998 return -1;
Sathya Perla3abcded2010-10-03 22:12:27 -07001999
2000 wrb = wrb_from_mbox(adapter);
2001 req = embedded_payload(wrb);
2002
Somnath Kotur106df1e2011-10-27 07:12:13 +00002003 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
2004 OPCODE_ETH_RSS_CONFIG, sizeof(*req), wrb, NULL);
Sathya Perla3abcded2010-10-03 22:12:27 -07002005
2006 req->if_id = cpu_to_le32(adapter->if_handle);
Suresh Reddy594ad542013-04-25 23:03:20 +00002007 req->enable_rss = cpu_to_le16(rss_hash_opts);
Sathya Perla3abcded2010-10-03 22:12:27 -07002008 req->cpu_table_size_log2 = cpu_to_le16(fls(table_size) - 1);
Suresh Reddy594ad542013-04-25 23:03:20 +00002009
2010 if (lancer_chip(adapter) || skyhawk_chip(adapter))
2011 req->hdr.version = 1;
2012
Sathya Perla3abcded2010-10-03 22:12:27 -07002013 memcpy(req->cpu_table, rsstable, table_size);
2014 memcpy(req->hash, myhash, sizeof(myhash));
2015 be_dws_cpu_to_le(req->hash, sizeof(req->hash));
2016
2017 status = be_mbox_notify_wait(adapter);
2018
Ivan Vecera29849612010-12-14 05:43:19 +00002019 mutex_unlock(&adapter->mbox_lock);
Sathya Perla3abcded2010-10-03 22:12:27 -07002020 return status;
2021}
2022
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07002023/* Uses sync mcc */
2024int be_cmd_set_beacon_state(struct be_adapter *adapter, u8 port_num,
2025 u8 bcn, u8 sts, u8 state)
2026{
2027 struct be_mcc_wrb *wrb;
2028 struct be_cmd_req_enable_disable_beacon *req;
2029 int status;
2030
2031 spin_lock_bh(&adapter->mcc_lock);
2032
2033 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00002034 if (!wrb) {
2035 status = -EBUSY;
2036 goto err;
2037 }
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07002038 req = embedded_payload(wrb);
2039
Somnath Kotur106df1e2011-10-27 07:12:13 +00002040 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2041 OPCODE_COMMON_ENABLE_DISABLE_BEACON, sizeof(*req), wrb, NULL);
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07002042
2043 req->port_num = port_num;
2044 req->beacon_state = state;
2045 req->beacon_duration = bcn;
2046 req->status_duration = sts;
2047
2048 status = be_mcc_notify_wait(adapter);
2049
Sathya Perla713d03942009-11-22 22:02:45 +00002050err:
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07002051 spin_unlock_bh(&adapter->mcc_lock);
2052 return status;
2053}
2054
2055/* Uses sync mcc */
2056int be_cmd_get_beacon_state(struct be_adapter *adapter, u8 port_num, u32 *state)
2057{
2058 struct be_mcc_wrb *wrb;
2059 struct be_cmd_req_get_beacon_state *req;
2060 int status;
2061
2062 spin_lock_bh(&adapter->mcc_lock);
2063
2064 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00002065 if (!wrb) {
2066 status = -EBUSY;
2067 goto err;
2068 }
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07002069 req = embedded_payload(wrb);
2070
Somnath Kotur106df1e2011-10-27 07:12:13 +00002071 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2072 OPCODE_COMMON_GET_BEACON_STATE, sizeof(*req), wrb, NULL);
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07002073
2074 req->port_num = port_num;
2075
2076 status = be_mcc_notify_wait(adapter);
2077 if (!status) {
2078 struct be_cmd_resp_get_beacon_state *resp =
2079 embedded_payload(wrb);
2080 *state = resp->beacon_state;
2081 }
2082
Sathya Perla713d03942009-11-22 22:02:45 +00002083err:
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07002084 spin_unlock_bh(&adapter->mcc_lock);
2085 return status;
2086}
2087
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00002088int lancer_cmd_write_object(struct be_adapter *adapter, struct be_dma_mem *cmd,
Padmanabh Ratnakarf67ef7b2012-07-12 03:57:09 +00002089 u32 data_size, u32 data_offset,
2090 const char *obj_name, u32 *data_written,
2091 u8 *change_status, u8 *addn_status)
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00002092{
2093 struct be_mcc_wrb *wrb;
2094 struct lancer_cmd_req_write_object *req;
2095 struct lancer_cmd_resp_write_object *resp;
2096 void *ctxt = NULL;
2097 int status;
2098
2099 spin_lock_bh(&adapter->mcc_lock);
2100 adapter->flash_status = 0;
2101
2102 wrb = wrb_from_mccq(adapter);
2103 if (!wrb) {
2104 status = -EBUSY;
2105 goto err_unlock;
2106 }
2107
2108 req = embedded_payload(wrb);
2109
Somnath Kotur106df1e2011-10-27 07:12:13 +00002110 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00002111 OPCODE_COMMON_WRITE_OBJECT,
Somnath Kotur106df1e2011-10-27 07:12:13 +00002112 sizeof(struct lancer_cmd_req_write_object), wrb,
2113 NULL);
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00002114
2115 ctxt = &req->context;
2116 AMAP_SET_BITS(struct amap_lancer_write_obj_context,
2117 write_length, ctxt, data_size);
2118
2119 if (data_size == 0)
2120 AMAP_SET_BITS(struct amap_lancer_write_obj_context,
2121 eof, ctxt, 1);
2122 else
2123 AMAP_SET_BITS(struct amap_lancer_write_obj_context,
2124 eof, ctxt, 0);
2125
2126 be_dws_cpu_to_le(ctxt, sizeof(req->context));
2127 req->write_offset = cpu_to_le32(data_offset);
2128 strcpy(req->object_name, obj_name);
2129 req->descriptor_count = cpu_to_le32(1);
2130 req->buf_len = cpu_to_le32(data_size);
2131 req->addr_low = cpu_to_le32((cmd->dma +
2132 sizeof(struct lancer_cmd_req_write_object))
2133 & 0xFFFFFFFF);
2134 req->addr_high = cpu_to_le32(upper_32_bits(cmd->dma +
2135 sizeof(struct lancer_cmd_req_write_object)));
2136
2137 be_mcc_notify(adapter);
2138 spin_unlock_bh(&adapter->mcc_lock);
2139
2140 if (!wait_for_completion_timeout(&adapter->flash_compl,
Somnath Kotur701962d2013-05-02 03:36:34 +00002141 msecs_to_jiffies(60000)))
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00002142 status = -1;
2143 else
2144 status = adapter->flash_status;
2145
2146 resp = embedded_payload(wrb);
Padmanabh Ratnakarf67ef7b2012-07-12 03:57:09 +00002147 if (!status) {
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00002148 *data_written = le32_to_cpu(resp->actual_write_len);
Padmanabh Ratnakarf67ef7b2012-07-12 03:57:09 +00002149 *change_status = resp->change_status;
2150 } else {
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00002151 *addn_status = resp->additional_status;
Padmanabh Ratnakarf67ef7b2012-07-12 03:57:09 +00002152 }
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00002153
2154 return status;
2155
2156err_unlock:
2157 spin_unlock_bh(&adapter->mcc_lock);
2158 return status;
2159}
2160
Padmanabh Ratnakarde49bd52011-11-16 02:02:43 +00002161int lancer_cmd_read_object(struct be_adapter *adapter, struct be_dma_mem *cmd,
2162 u32 data_size, u32 data_offset, const char *obj_name,
2163 u32 *data_read, u32 *eof, u8 *addn_status)
2164{
2165 struct be_mcc_wrb *wrb;
2166 struct lancer_cmd_req_read_object *req;
2167 struct lancer_cmd_resp_read_object *resp;
2168 int status;
2169
2170 spin_lock_bh(&adapter->mcc_lock);
2171
2172 wrb = wrb_from_mccq(adapter);
2173 if (!wrb) {
2174 status = -EBUSY;
2175 goto err_unlock;
2176 }
2177
2178 req = embedded_payload(wrb);
2179
2180 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2181 OPCODE_COMMON_READ_OBJECT,
2182 sizeof(struct lancer_cmd_req_read_object), wrb,
2183 NULL);
2184
2185 req->desired_read_len = cpu_to_le32(data_size);
2186 req->read_offset = cpu_to_le32(data_offset);
2187 strcpy(req->object_name, obj_name);
2188 req->descriptor_count = cpu_to_le32(1);
2189 req->buf_len = cpu_to_le32(data_size);
2190 req->addr_low = cpu_to_le32((cmd->dma & 0xFFFFFFFF));
2191 req->addr_high = cpu_to_le32(upper_32_bits(cmd->dma));
2192
2193 status = be_mcc_notify_wait(adapter);
2194
2195 resp = embedded_payload(wrb);
2196 if (!status) {
2197 *data_read = le32_to_cpu(resp->actual_read_len);
2198 *eof = le32_to_cpu(resp->eof);
2199 } else {
2200 *addn_status = resp->additional_status;
2201 }
2202
2203err_unlock:
2204 spin_unlock_bh(&adapter->mcc_lock);
2205 return status;
2206}
2207
Ajit Khaparde84517482009-09-04 03:12:16 +00002208int be_cmd_write_flashrom(struct be_adapter *adapter, struct be_dma_mem *cmd,
2209 u32 flash_type, u32 flash_opcode, u32 buf_size)
2210{
Sathya Perlab31c50a2009-09-17 10:30:13 -07002211 struct be_mcc_wrb *wrb;
Ajit Khaparde3f0d4562010-02-09 01:30:35 +00002212 struct be_cmd_write_flashrom *req;
Ajit Khaparde84517482009-09-04 03:12:16 +00002213 int status;
2214
Sathya Perlab31c50a2009-09-17 10:30:13 -07002215 spin_lock_bh(&adapter->mcc_lock);
Sarveshwar Bandidd131e72010-05-25 16:16:32 -07002216 adapter->flash_status = 0;
Sathya Perlab31c50a2009-09-17 10:30:13 -07002217
2218 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00002219 if (!wrb) {
2220 status = -EBUSY;
Dan Carpenter2892d9c2010-05-26 04:46:35 +00002221 goto err_unlock;
Sathya Perla713d03942009-11-22 22:02:45 +00002222 }
2223 req = cmd->va;
Sathya Perlab31c50a2009-09-17 10:30:13 -07002224
Somnath Kotur106df1e2011-10-27 07:12:13 +00002225 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2226 OPCODE_COMMON_WRITE_FLASHROM, cmd->size, wrb, cmd);
Ajit Khaparde84517482009-09-04 03:12:16 +00002227
2228 req->params.op_type = cpu_to_le32(flash_type);
2229 req->params.op_code = cpu_to_le32(flash_opcode);
2230 req->params.data_buf_size = cpu_to_le32(buf_size);
2231
Sarveshwar Bandidd131e72010-05-25 16:16:32 -07002232 be_mcc_notify(adapter);
2233 spin_unlock_bh(&adapter->mcc_lock);
2234
2235 if (!wait_for_completion_timeout(&adapter->flash_compl,
Sathya Perlae2edb7d2011-08-22 19:41:54 +00002236 msecs_to_jiffies(40000)))
Sarveshwar Bandidd131e72010-05-25 16:16:32 -07002237 status = -1;
2238 else
2239 status = adapter->flash_status;
Ajit Khaparde84517482009-09-04 03:12:16 +00002240
Dan Carpenter2892d9c2010-05-26 04:46:35 +00002241 return status;
2242
2243err_unlock:
2244 spin_unlock_bh(&adapter->mcc_lock);
Ajit Khaparde84517482009-09-04 03:12:16 +00002245 return status;
2246}
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08002247
Ajit Khaparde3f0d4562010-02-09 01:30:35 +00002248int be_cmd_get_flash_crc(struct be_adapter *adapter, u8 *flashed_crc,
2249 int offset)
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08002250{
2251 struct be_mcc_wrb *wrb;
Padmanabh Ratnakarbe716442012-10-22 23:02:44 +00002252 struct be_cmd_read_flash_crc *req;
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08002253 int status;
2254
2255 spin_lock_bh(&adapter->mcc_lock);
2256
2257 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00002258 if (!wrb) {
2259 status = -EBUSY;
2260 goto err;
2261 }
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08002262 req = embedded_payload(wrb);
2263
Somnath Kotur106df1e2011-10-27 07:12:13 +00002264 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Padmanabh Ratnakarbe716442012-10-22 23:02:44 +00002265 OPCODE_COMMON_READ_FLASHROM, sizeof(*req),
2266 wrb, NULL);
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08002267
Padmanabh Ratnakarc165541e2012-04-25 01:47:15 +00002268 req->params.op_type = cpu_to_le32(OPTYPE_REDBOOT);
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08002269 req->params.op_code = cpu_to_le32(FLASHROM_OPER_REPORT);
Ajit Khaparde8b93b712010-03-31 01:57:10 +00002270 req->params.offset = cpu_to_le32(offset);
2271 req->params.data_buf_size = cpu_to_le32(0x4);
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08002272
2273 status = be_mcc_notify_wait(adapter);
2274 if (!status)
Padmanabh Ratnakarbe716442012-10-22 23:02:44 +00002275 memcpy(flashed_crc, req->crc, 4);
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08002276
Sathya Perla713d03942009-11-22 22:02:45 +00002277err:
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08002278 spin_unlock_bh(&adapter->mcc_lock);
2279 return status;
2280}
Ajit Khaparde71d8d1b2009-12-03 06:16:59 +00002281
Dan Carpenterc196b022010-05-26 04:47:39 +00002282int be_cmd_enable_magic_wol(struct be_adapter *adapter, u8 *mac,
Ajit Khaparde71d8d1b2009-12-03 06:16:59 +00002283 struct be_dma_mem *nonemb_cmd)
2284{
2285 struct be_mcc_wrb *wrb;
2286 struct be_cmd_req_acpi_wol_magic_config *req;
Ajit Khaparde71d8d1b2009-12-03 06:16:59 +00002287 int status;
2288
2289 spin_lock_bh(&adapter->mcc_lock);
2290
2291 wrb = wrb_from_mccq(adapter);
2292 if (!wrb) {
2293 status = -EBUSY;
2294 goto err;
2295 }
2296 req = nonemb_cmd->va;
Ajit Khaparde71d8d1b2009-12-03 06:16:59 +00002297
Somnath Kotur106df1e2011-10-27 07:12:13 +00002298 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
2299 OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG, sizeof(*req), wrb,
2300 nonemb_cmd);
Ajit Khaparde71d8d1b2009-12-03 06:16:59 +00002301 memcpy(req->magic_mac, mac, ETH_ALEN);
2302
Ajit Khaparde71d8d1b2009-12-03 06:16:59 +00002303 status = be_mcc_notify_wait(adapter);
2304
2305err:
2306 spin_unlock_bh(&adapter->mcc_lock);
2307 return status;
2308}
Suresh Rff33a6e2009-12-03 16:15:52 -08002309
Sarveshwar Bandifced9992009-12-23 04:41:44 +00002310int be_cmd_set_loopback(struct be_adapter *adapter, u8 port_num,
2311 u8 loopback_type, u8 enable)
2312{
2313 struct be_mcc_wrb *wrb;
2314 struct be_cmd_req_set_lmode *req;
2315 int status;
2316
2317 spin_lock_bh(&adapter->mcc_lock);
2318
2319 wrb = wrb_from_mccq(adapter);
2320 if (!wrb) {
2321 status = -EBUSY;
2322 goto err;
2323 }
2324
2325 req = embedded_payload(wrb);
2326
Somnath Kotur106df1e2011-10-27 07:12:13 +00002327 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
2328 OPCODE_LOWLEVEL_SET_LOOPBACK_MODE, sizeof(*req), wrb,
2329 NULL);
Sarveshwar Bandifced9992009-12-23 04:41:44 +00002330
2331 req->src_port = port_num;
2332 req->dest_port = port_num;
2333 req->loopback_type = loopback_type;
2334 req->loopback_state = enable;
2335
2336 status = be_mcc_notify_wait(adapter);
2337err:
2338 spin_unlock_bh(&adapter->mcc_lock);
2339 return status;
2340}
2341
Suresh Rff33a6e2009-12-03 16:15:52 -08002342int be_cmd_loopback_test(struct be_adapter *adapter, u32 port_num,
2343 u32 loopback_type, u32 pkt_size, u32 num_pkts, u64 pattern)
2344{
2345 struct be_mcc_wrb *wrb;
2346 struct be_cmd_req_loopback_test *req;
2347 int status;
2348
2349 spin_lock_bh(&adapter->mcc_lock);
2350
2351 wrb = wrb_from_mccq(adapter);
2352 if (!wrb) {
2353 status = -EBUSY;
2354 goto err;
2355 }
2356
2357 req = embedded_payload(wrb);
2358
Somnath Kotur106df1e2011-10-27 07:12:13 +00002359 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
2360 OPCODE_LOWLEVEL_LOOPBACK_TEST, sizeof(*req), wrb, NULL);
Sathya Perla3ffd0512010-06-01 00:19:33 -07002361 req->hdr.timeout = cpu_to_le32(4);
Suresh Rff33a6e2009-12-03 16:15:52 -08002362
2363 req->pattern = cpu_to_le64(pattern);
2364 req->src_port = cpu_to_le32(port_num);
2365 req->dest_port = cpu_to_le32(port_num);
2366 req->pkt_size = cpu_to_le32(pkt_size);
2367 req->num_pkts = cpu_to_le32(num_pkts);
2368 req->loopback_type = cpu_to_le32(loopback_type);
2369
2370 status = be_mcc_notify_wait(adapter);
2371 if (!status) {
2372 struct be_cmd_resp_loopback_test *resp = embedded_payload(wrb);
2373 status = le32_to_cpu(resp->status);
2374 }
2375
2376err:
2377 spin_unlock_bh(&adapter->mcc_lock);
2378 return status;
2379}
2380
2381int be_cmd_ddr_dma_test(struct be_adapter *adapter, u64 pattern,
2382 u32 byte_cnt, struct be_dma_mem *cmd)
2383{
2384 struct be_mcc_wrb *wrb;
2385 struct be_cmd_req_ddrdma_test *req;
Suresh Rff33a6e2009-12-03 16:15:52 -08002386 int status;
2387 int i, j = 0;
2388
2389 spin_lock_bh(&adapter->mcc_lock);
2390
2391 wrb = wrb_from_mccq(adapter);
2392 if (!wrb) {
2393 status = -EBUSY;
2394 goto err;
2395 }
2396 req = cmd->va;
Somnath Kotur106df1e2011-10-27 07:12:13 +00002397 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
2398 OPCODE_LOWLEVEL_HOST_DDR_DMA, cmd->size, wrb, cmd);
Suresh Rff33a6e2009-12-03 16:15:52 -08002399
2400 req->pattern = cpu_to_le64(pattern);
2401 req->byte_count = cpu_to_le32(byte_cnt);
2402 for (i = 0; i < byte_cnt; i++) {
2403 req->snd_buff[i] = (u8)(pattern >> (j*8));
2404 j++;
2405 if (j > 7)
2406 j = 0;
2407 }
2408
2409 status = be_mcc_notify_wait(adapter);
2410
2411 if (!status) {
2412 struct be_cmd_resp_ddrdma_test *resp;
2413 resp = cmd->va;
2414 if ((memcmp(resp->rcv_buff, req->snd_buff, byte_cnt) != 0) ||
2415 resp->snd_err) {
2416 status = -1;
2417 }
2418 }
2419
2420err:
2421 spin_unlock_bh(&adapter->mcc_lock);
2422 return status;
2423}
Sarveshwar Bandi368c0ca2010-01-08 00:07:27 -08002424
Dan Carpenterc196b022010-05-26 04:47:39 +00002425int be_cmd_get_seeprom_data(struct be_adapter *adapter,
Sarveshwar Bandi368c0ca2010-01-08 00:07:27 -08002426 struct be_dma_mem *nonemb_cmd)
2427{
2428 struct be_mcc_wrb *wrb;
2429 struct be_cmd_req_seeprom_read *req;
Sarveshwar Bandi368c0ca2010-01-08 00:07:27 -08002430 int status;
2431
2432 spin_lock_bh(&adapter->mcc_lock);
2433
2434 wrb = wrb_from_mccq(adapter);
Ajit Khapardee45ff012011-02-04 17:18:28 +00002435 if (!wrb) {
2436 status = -EBUSY;
2437 goto err;
2438 }
Sarveshwar Bandi368c0ca2010-01-08 00:07:27 -08002439 req = nonemb_cmd->va;
Sarveshwar Bandi368c0ca2010-01-08 00:07:27 -08002440
Somnath Kotur106df1e2011-10-27 07:12:13 +00002441 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2442 OPCODE_COMMON_SEEPROM_READ, sizeof(*req), wrb,
2443 nonemb_cmd);
Sarveshwar Bandi368c0ca2010-01-08 00:07:27 -08002444
2445 status = be_mcc_notify_wait(adapter);
2446
Ajit Khapardee45ff012011-02-04 17:18:28 +00002447err:
Sarveshwar Bandi368c0ca2010-01-08 00:07:27 -08002448 spin_unlock_bh(&adapter->mcc_lock);
2449 return status;
2450}
Ajit Khapardeee3cb622010-07-01 03:51:00 +00002451
Ajit Khaparde42f11cf2012-04-21 18:53:22 +00002452int be_cmd_get_phy_info(struct be_adapter *adapter)
Ajit Khapardeee3cb622010-07-01 03:51:00 +00002453{
2454 struct be_mcc_wrb *wrb;
2455 struct be_cmd_req_get_phy_info *req;
Sathya Perla306f1342011-08-02 19:57:45 +00002456 struct be_dma_mem cmd;
Ajit Khapardeee3cb622010-07-01 03:51:00 +00002457 int status;
2458
Padmanabh Ratnakarf25b1192012-10-20 06:02:52 +00002459 if (!be_cmd_allowed(adapter, OPCODE_COMMON_GET_PHY_DETAILS,
2460 CMD_SUBSYSTEM_COMMON))
2461 return -EPERM;
2462
Ajit Khapardeee3cb622010-07-01 03:51:00 +00002463 spin_lock_bh(&adapter->mcc_lock);
2464
2465 wrb = wrb_from_mccq(adapter);
2466 if (!wrb) {
2467 status = -EBUSY;
2468 goto err;
2469 }
Sathya Perla306f1342011-08-02 19:57:45 +00002470 cmd.size = sizeof(struct be_cmd_req_get_phy_info);
2471 cmd.va = pci_alloc_consistent(adapter->pdev, cmd.size,
2472 &cmd.dma);
2473 if (!cmd.va) {
2474 dev_err(&adapter->pdev->dev, "Memory alloc failure\n");
2475 status = -ENOMEM;
2476 goto err;
2477 }
Ajit Khapardeee3cb622010-07-01 03:51:00 +00002478
Sathya Perla306f1342011-08-02 19:57:45 +00002479 req = cmd.va;
Ajit Khapardeee3cb622010-07-01 03:51:00 +00002480
Somnath Kotur106df1e2011-10-27 07:12:13 +00002481 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2482 OPCODE_COMMON_GET_PHY_DETAILS, sizeof(*req),
2483 wrb, &cmd);
Ajit Khapardeee3cb622010-07-01 03:51:00 +00002484
2485 status = be_mcc_notify_wait(adapter);
Sathya Perla306f1342011-08-02 19:57:45 +00002486 if (!status) {
2487 struct be_phy_info *resp_phy_info =
2488 cmd.va + sizeof(struct be_cmd_req_hdr);
Ajit Khaparde42f11cf2012-04-21 18:53:22 +00002489 adapter->phy.phy_type = le16_to_cpu(resp_phy_info->phy_type);
2490 adapter->phy.interface_type =
Sathya Perla306f1342011-08-02 19:57:45 +00002491 le16_to_cpu(resp_phy_info->interface_type);
Ajit Khaparde42f11cf2012-04-21 18:53:22 +00002492 adapter->phy.auto_speeds_supported =
2493 le16_to_cpu(resp_phy_info->auto_speeds_supported);
2494 adapter->phy.fixed_speeds_supported =
2495 le16_to_cpu(resp_phy_info->fixed_speeds_supported);
2496 adapter->phy.misc_params =
2497 le32_to_cpu(resp_phy_info->misc_params);
Vasundhara Volam68cb7e42013-08-06 09:27:18 +05302498
2499 if (BE2_chip(adapter)) {
2500 adapter->phy.fixed_speeds_supported =
2501 BE_SUPPORTED_SPEED_10GBPS |
2502 BE_SUPPORTED_SPEED_1GBPS;
2503 }
Sathya Perla306f1342011-08-02 19:57:45 +00002504 }
2505 pci_free_consistent(adapter->pdev, cmd.size,
2506 cmd.va, cmd.dma);
Ajit Khapardeee3cb622010-07-01 03:51:00 +00002507err:
2508 spin_unlock_bh(&adapter->mcc_lock);
2509 return status;
2510}
Ajit Khapardee1d18732010-07-23 01:52:13 +00002511
2512int be_cmd_set_qos(struct be_adapter *adapter, u32 bps, u32 domain)
2513{
2514 struct be_mcc_wrb *wrb;
2515 struct be_cmd_req_set_qos *req;
2516 int status;
2517
2518 spin_lock_bh(&adapter->mcc_lock);
2519
2520 wrb = wrb_from_mccq(adapter);
2521 if (!wrb) {
2522 status = -EBUSY;
2523 goto err;
2524 }
2525
2526 req = embedded_payload(wrb);
2527
Somnath Kotur106df1e2011-10-27 07:12:13 +00002528 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2529 OPCODE_COMMON_SET_QOS, sizeof(*req), wrb, NULL);
Ajit Khapardee1d18732010-07-23 01:52:13 +00002530
2531 req->hdr.domain = domain;
Ajit Khaparde6bff57a2011-02-11 13:33:02 +00002532 req->valid_bits = cpu_to_le32(BE_QOS_BITS_NIC);
2533 req->max_bps_nic = cpu_to_le32(bps);
Ajit Khapardee1d18732010-07-23 01:52:13 +00002534
2535 status = be_mcc_notify_wait(adapter);
2536
2537err:
2538 spin_unlock_bh(&adapter->mcc_lock);
2539 return status;
2540}
Ajit Khaparde9e1453c2011-02-20 11:42:22 +00002541
2542int be_cmd_get_cntl_attributes(struct be_adapter *adapter)
2543{
2544 struct be_mcc_wrb *wrb;
2545 struct be_cmd_req_cntl_attribs *req;
2546 struct be_cmd_resp_cntl_attribs *resp;
Ajit Khaparde9e1453c2011-02-20 11:42:22 +00002547 int status;
2548 int payload_len = max(sizeof(*req), sizeof(*resp));
2549 struct mgmt_controller_attrib *attribs;
2550 struct be_dma_mem attribs_cmd;
2551
Suresh Reddyd98ef502013-04-25 00:56:55 +00002552 if (mutex_lock_interruptible(&adapter->mbox_lock))
2553 return -1;
2554
Ajit Khaparde9e1453c2011-02-20 11:42:22 +00002555 memset(&attribs_cmd, 0, sizeof(struct be_dma_mem));
2556 attribs_cmd.size = sizeof(struct be_cmd_resp_cntl_attribs);
2557 attribs_cmd.va = pci_alloc_consistent(adapter->pdev, attribs_cmd.size,
2558 &attribs_cmd.dma);
2559 if (!attribs_cmd.va) {
2560 dev_err(&adapter->pdev->dev,
2561 "Memory allocation failure\n");
Suresh Reddyd98ef502013-04-25 00:56:55 +00002562 status = -ENOMEM;
2563 goto err;
Ajit Khaparde9e1453c2011-02-20 11:42:22 +00002564 }
2565
Ajit Khaparde9e1453c2011-02-20 11:42:22 +00002566 wrb = wrb_from_mbox(adapter);
2567 if (!wrb) {
2568 status = -EBUSY;
2569 goto err;
2570 }
2571 req = attribs_cmd.va;
Ajit Khaparde9e1453c2011-02-20 11:42:22 +00002572
Somnath Kotur106df1e2011-10-27 07:12:13 +00002573 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2574 OPCODE_COMMON_GET_CNTL_ATTRIBUTES, payload_len, wrb,
2575 &attribs_cmd);
Ajit Khaparde9e1453c2011-02-20 11:42:22 +00002576
2577 status = be_mbox_notify_wait(adapter);
2578 if (!status) {
Joe Perches43d620c2011-06-16 19:08:06 +00002579 attribs = attribs_cmd.va + sizeof(struct be_cmd_resp_hdr);
Ajit Khaparde9e1453c2011-02-20 11:42:22 +00002580 adapter->hba_port_num = attribs->hba_attribs.phy_port;
2581 }
2582
2583err:
2584 mutex_unlock(&adapter->mbox_lock);
Suresh Reddyd98ef502013-04-25 00:56:55 +00002585 if (attribs_cmd.va)
2586 pci_free_consistent(adapter->pdev, attribs_cmd.size,
2587 attribs_cmd.va, attribs_cmd.dma);
Ajit Khaparde9e1453c2011-02-20 11:42:22 +00002588 return status;
2589}
Sathya Perla2e588f82011-03-11 02:49:26 +00002590
2591/* Uses mbox */
Sathya Perla2dc1deb2011-07-19 19:52:33 +00002592int be_cmd_req_native_mode(struct be_adapter *adapter)
Sathya Perla2e588f82011-03-11 02:49:26 +00002593{
2594 struct be_mcc_wrb *wrb;
2595 struct be_cmd_req_set_func_cap *req;
2596 int status;
2597
2598 if (mutex_lock_interruptible(&adapter->mbox_lock))
2599 return -1;
2600
2601 wrb = wrb_from_mbox(adapter);
2602 if (!wrb) {
2603 status = -EBUSY;
2604 goto err;
2605 }
2606
2607 req = embedded_payload(wrb);
2608
Somnath Kotur106df1e2011-10-27 07:12:13 +00002609 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2610 OPCODE_COMMON_SET_DRIVER_FUNCTION_CAP, sizeof(*req), wrb, NULL);
Sathya Perla2e588f82011-03-11 02:49:26 +00002611
2612 req->valid_cap_flags = cpu_to_le32(CAPABILITY_SW_TIMESTAMPS |
2613 CAPABILITY_BE3_NATIVE_ERX_API);
2614 req->cap_flags = cpu_to_le32(CAPABILITY_BE3_NATIVE_ERX_API);
2615
2616 status = be_mbox_notify_wait(adapter);
2617 if (!status) {
2618 struct be_cmd_resp_set_func_cap *resp = embedded_payload(wrb);
2619 adapter->be3_native = le32_to_cpu(resp->cap_flags) &
2620 CAPABILITY_BE3_NATIVE_ERX_API;
Sathya Perlad3791422012-09-28 04:39:44 +00002621 if (!adapter->be3_native)
2622 dev_warn(&adapter->pdev->dev,
2623 "adapter not in advanced mode\n");
Sathya Perla2e588f82011-03-11 02:49:26 +00002624 }
2625err:
2626 mutex_unlock(&adapter->mbox_lock);
2627 return status;
2628}
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002629
Padmanabh Ratnakarf25b1192012-10-20 06:02:52 +00002630/* Get privilege(s) for a function */
2631int be_cmd_get_fn_privileges(struct be_adapter *adapter, u32 *privilege,
2632 u32 domain)
2633{
2634 struct be_mcc_wrb *wrb;
2635 struct be_cmd_req_get_fn_privileges *req;
2636 int status;
2637
2638 spin_lock_bh(&adapter->mcc_lock);
2639
2640 wrb = wrb_from_mccq(adapter);
2641 if (!wrb) {
2642 status = -EBUSY;
2643 goto err;
2644 }
2645
2646 req = embedded_payload(wrb);
2647
2648 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2649 OPCODE_COMMON_GET_FN_PRIVILEGES, sizeof(*req),
2650 wrb, NULL);
2651
2652 req->hdr.domain = domain;
2653
2654 status = be_mcc_notify_wait(adapter);
2655 if (!status) {
2656 struct be_cmd_resp_get_fn_privileges *resp =
2657 embedded_payload(wrb);
2658 *privilege = le32_to_cpu(resp->privilege_mask);
2659 }
2660
2661err:
2662 spin_unlock_bh(&adapter->mcc_lock);
2663 return status;
2664}
2665
Sathya Perla04a06022013-07-23 15:25:00 +05302666/* Set privilege(s) for a function */
2667int be_cmd_set_fn_privileges(struct be_adapter *adapter, u32 privileges,
2668 u32 domain)
2669{
2670 struct be_mcc_wrb *wrb;
2671 struct be_cmd_req_set_fn_privileges *req;
2672 int status;
2673
2674 spin_lock_bh(&adapter->mcc_lock);
2675
2676 wrb = wrb_from_mccq(adapter);
2677 if (!wrb) {
2678 status = -EBUSY;
2679 goto err;
2680 }
2681
2682 req = embedded_payload(wrb);
2683 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2684 OPCODE_COMMON_SET_FN_PRIVILEGES, sizeof(*req),
2685 wrb, NULL);
2686 req->hdr.domain = domain;
2687 if (lancer_chip(adapter))
2688 req->privileges_lancer = cpu_to_le32(privileges);
2689 else
2690 req->privileges = cpu_to_le32(privileges);
2691
2692 status = be_mcc_notify_wait(adapter);
2693err:
2694 spin_unlock_bh(&adapter->mcc_lock);
2695 return status;
2696}
2697
Sathya Perla5a712c12013-07-23 15:24:59 +05302698/* pmac_id_valid: true => pmac_id is supplied and MAC address is requested.
2699 * pmac_id_valid: false => pmac_id or MAC address is requested.
2700 * If pmac_id is returned, pmac_id_valid is returned as true
2701 */
Padmanabh Ratnakar1578e772012-06-07 04:37:08 +00002702int be_cmd_get_mac_from_list(struct be_adapter *adapter, u8 *mac,
Sathya Perla5a712c12013-07-23 15:24:59 +05302703 bool *pmac_id_valid, u32 *pmac_id, u8 domain)
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002704{
2705 struct be_mcc_wrb *wrb;
2706 struct be_cmd_req_get_mac_list *req;
2707 int status;
2708 int mac_count;
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00002709 struct be_dma_mem get_mac_list_cmd;
2710 int i;
2711
2712 memset(&get_mac_list_cmd, 0, sizeof(struct be_dma_mem));
2713 get_mac_list_cmd.size = sizeof(struct be_cmd_resp_get_mac_list);
2714 get_mac_list_cmd.va = pci_alloc_consistent(adapter->pdev,
2715 get_mac_list_cmd.size,
2716 &get_mac_list_cmd.dma);
2717
2718 if (!get_mac_list_cmd.va) {
2719 dev_err(&adapter->pdev->dev,
2720 "Memory allocation failure during GET_MAC_LIST\n");
2721 return -ENOMEM;
2722 }
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002723
2724 spin_lock_bh(&adapter->mcc_lock);
2725
2726 wrb = wrb_from_mccq(adapter);
2727 if (!wrb) {
2728 status = -EBUSY;
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00002729 goto out;
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002730 }
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00002731
2732 req = get_mac_list_cmd.va;
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002733
2734 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlabf591f52013-05-08 02:05:48 +00002735 OPCODE_COMMON_GET_MAC_LIST,
2736 get_mac_list_cmd.size, wrb, &get_mac_list_cmd);
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002737 req->hdr.domain = domain;
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00002738 req->mac_type = MAC_ADDRESS_TYPE_NETWORK;
Sathya Perla5a712c12013-07-23 15:24:59 +05302739 if (*pmac_id_valid) {
2740 req->mac_id = cpu_to_le32(*pmac_id);
2741 req->iface_id = cpu_to_le16(adapter->if_handle);
2742 req->perm_override = 0;
2743 } else {
2744 req->perm_override = 1;
2745 }
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002746
2747 status = be_mcc_notify_wait(adapter);
2748 if (!status) {
2749 struct be_cmd_resp_get_mac_list *resp =
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00002750 get_mac_list_cmd.va;
Sathya Perla5a712c12013-07-23 15:24:59 +05302751
2752 if (*pmac_id_valid) {
2753 memcpy(mac, resp->macid_macaddr.mac_addr_id.macaddr,
2754 ETH_ALEN);
2755 goto out;
2756 }
2757
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00002758 mac_count = resp->true_mac_count + resp->pseudo_mac_count;
2759 /* Mac list returned could contain one or more active mac_ids
Padmanabh Ratnakar1578e772012-06-07 04:37:08 +00002760 * or one or more true or pseudo permanant mac addresses.
2761 * If an active mac_id is present, return first active mac_id
2762 * found.
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00002763 */
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002764 for (i = 0; i < mac_count; i++) {
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00002765 struct get_list_macaddr *mac_entry;
2766 u16 mac_addr_size;
2767 u32 mac_id;
2768
2769 mac_entry = &resp->macaddr_list[i];
2770 mac_addr_size = le16_to_cpu(mac_entry->mac_addr_size);
2771 /* mac_id is a 32 bit value and mac_addr size
2772 * is 6 bytes
2773 */
2774 if (mac_addr_size == sizeof(u32)) {
Sathya Perla5a712c12013-07-23 15:24:59 +05302775 *pmac_id_valid = true;
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00002776 mac_id = mac_entry->mac_addr_id.s_mac_id.mac_id;
2777 *pmac_id = le32_to_cpu(mac_id);
2778 goto out;
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002779 }
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002780 }
Padmanabh Ratnakar1578e772012-06-07 04:37:08 +00002781 /* If no active mac_id found, return first mac addr */
Sathya Perla5a712c12013-07-23 15:24:59 +05302782 *pmac_id_valid = false;
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00002783 memcpy(mac, resp->macaddr_list[0].mac_addr_id.macaddr,
2784 ETH_ALEN);
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002785 }
2786
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00002787out:
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002788 spin_unlock_bh(&adapter->mcc_lock);
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00002789 pci_free_consistent(adapter->pdev, get_mac_list_cmd.size,
2790 get_mac_list_cmd.va, get_mac_list_cmd.dma);
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002791 return status;
2792}
2793
Sathya Perla5a712c12013-07-23 15:24:59 +05302794int be_cmd_get_active_mac(struct be_adapter *adapter, u32 curr_pmac_id, u8 *mac)
2795{
Sathya Perla5a712c12013-07-23 15:24:59 +05302796 bool active = true;
2797
Sathya Perla3175d8c2013-07-23 15:25:03 +05302798 if (BEx_chip(adapter))
Sathya Perla5a712c12013-07-23 15:24:59 +05302799 return be_cmd_mac_addr_query(adapter, mac, false,
2800 adapter->if_handle, curr_pmac_id);
Sathya Perla3175d8c2013-07-23 15:25:03 +05302801 else
2802 /* Fetch the MAC address using pmac_id */
2803 return be_cmd_get_mac_from_list(adapter, mac, &active,
2804 &curr_pmac_id, 0);
Sathya Perla5a712c12013-07-23 15:24:59 +05302805}
2806
Sathya Perla95046b92013-07-23 15:25:02 +05302807int be_cmd_get_perm_mac(struct be_adapter *adapter, u8 *mac)
2808{
2809 int status;
2810 bool pmac_valid = false;
2811
2812 memset(mac, 0, ETH_ALEN);
2813
Sathya Perla3175d8c2013-07-23 15:25:03 +05302814 if (BEx_chip(adapter)) {
2815 if (be_physfn(adapter))
2816 status = be_cmd_mac_addr_query(adapter, mac, true, 0,
2817 0);
2818 else
2819 status = be_cmd_mac_addr_query(adapter, mac, false,
2820 adapter->if_handle, 0);
2821 } else {
Sathya Perla95046b92013-07-23 15:25:02 +05302822 status = be_cmd_get_mac_from_list(adapter, mac, &pmac_valid,
2823 NULL, 0);
Sathya Perla3175d8c2013-07-23 15:25:03 +05302824 }
2825
Sathya Perla95046b92013-07-23 15:25:02 +05302826 return status;
2827}
2828
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002829/* Uses synchronous MCCQ */
2830int be_cmd_set_mac_list(struct be_adapter *adapter, u8 *mac_array,
2831 u8 mac_count, u32 domain)
2832{
2833 struct be_mcc_wrb *wrb;
2834 struct be_cmd_req_set_mac_list *req;
2835 int status;
2836 struct be_dma_mem cmd;
2837
2838 memset(&cmd, 0, sizeof(struct be_dma_mem));
2839 cmd.size = sizeof(struct be_cmd_req_set_mac_list);
2840 cmd.va = dma_alloc_coherent(&adapter->pdev->dev, cmd.size,
2841 &cmd.dma, GFP_KERNEL);
Joe Perchesd0320f72013-03-14 13:07:21 +00002842 if (!cmd.va)
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002843 return -ENOMEM;
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002844
2845 spin_lock_bh(&adapter->mcc_lock);
2846
2847 wrb = wrb_from_mccq(adapter);
2848 if (!wrb) {
2849 status = -EBUSY;
2850 goto err;
2851 }
2852
2853 req = cmd.va;
2854 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2855 OPCODE_COMMON_SET_MAC_LIST, sizeof(*req),
2856 wrb, &cmd);
2857
2858 req->hdr.domain = domain;
2859 req->mac_count = mac_count;
2860 if (mac_count)
2861 memcpy(req->mac, mac_array, ETH_ALEN*mac_count);
2862
2863 status = be_mcc_notify_wait(adapter);
2864
2865err:
2866 dma_free_coherent(&adapter->pdev->dev, cmd.size,
2867 cmd.va, cmd.dma);
2868 spin_unlock_bh(&adapter->mcc_lock);
2869 return status;
2870}
Ajit Khaparde4762f6c2012-03-18 06:23:11 +00002871
Sathya Perla3175d8c2013-07-23 15:25:03 +05302872/* Wrapper to delete any active MACs and provision the new mac.
2873 * Changes to MAC_LIST are allowed iff none of the MAC addresses in the
2874 * current list are active.
2875 */
2876int be_cmd_set_mac(struct be_adapter *adapter, u8 *mac, int if_id, u32 dom)
2877{
2878 bool active_mac = false;
2879 u8 old_mac[ETH_ALEN];
2880 u32 pmac_id;
2881 int status;
2882
2883 status = be_cmd_get_mac_from_list(adapter, old_mac, &active_mac,
2884 &pmac_id, dom);
2885 if (!status && active_mac)
2886 be_cmd_pmac_del(adapter, if_id, pmac_id, dom);
2887
2888 return be_cmd_set_mac_list(adapter, mac, mac ? 1 : 0, dom);
2889}
2890
Ajit Khapardef1f3ee12012-03-18 06:23:41 +00002891int be_cmd_set_hsw_config(struct be_adapter *adapter, u16 pvid,
Ajit Khapardea77dcb82013-08-30 15:01:16 -05002892 u32 domain, u16 intf_id, u16 hsw_mode)
Ajit Khapardef1f3ee12012-03-18 06:23:41 +00002893{
2894 struct be_mcc_wrb *wrb;
2895 struct be_cmd_req_set_hsw_config *req;
2896 void *ctxt;
2897 int status;
2898
2899 spin_lock_bh(&adapter->mcc_lock);
2900
2901 wrb = wrb_from_mccq(adapter);
2902 if (!wrb) {
2903 status = -EBUSY;
2904 goto err;
2905 }
2906
2907 req = embedded_payload(wrb);
2908 ctxt = &req->context;
2909
2910 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2911 OPCODE_COMMON_SET_HSW_CONFIG, sizeof(*req), wrb, NULL);
2912
2913 req->hdr.domain = domain;
2914 AMAP_SET_BITS(struct amap_set_hsw_context, interface_id, ctxt, intf_id);
2915 if (pvid) {
2916 AMAP_SET_BITS(struct amap_set_hsw_context, pvid_valid, ctxt, 1);
2917 AMAP_SET_BITS(struct amap_set_hsw_context, pvid, ctxt, pvid);
2918 }
Ajit Khapardea77dcb82013-08-30 15:01:16 -05002919 if (!BEx_chip(adapter) && hsw_mode) {
2920 AMAP_SET_BITS(struct amap_set_hsw_context, interface_id,
2921 ctxt, adapter->hba_port_num);
2922 AMAP_SET_BITS(struct amap_set_hsw_context, pport, ctxt, 1);
2923 AMAP_SET_BITS(struct amap_set_hsw_context, port_fwd_type,
2924 ctxt, hsw_mode);
2925 }
Ajit Khapardef1f3ee12012-03-18 06:23:41 +00002926
2927 be_dws_cpu_to_le(req->context, sizeof(req->context));
2928 status = be_mcc_notify_wait(adapter);
2929
2930err:
2931 spin_unlock_bh(&adapter->mcc_lock);
2932 return status;
2933}
2934
2935/* Get Hyper switch config */
2936int be_cmd_get_hsw_config(struct be_adapter *adapter, u16 *pvid,
Ajit Khapardea77dcb82013-08-30 15:01:16 -05002937 u32 domain, u16 intf_id, u8 *mode)
Ajit Khapardef1f3ee12012-03-18 06:23:41 +00002938{
2939 struct be_mcc_wrb *wrb;
2940 struct be_cmd_req_get_hsw_config *req;
2941 void *ctxt;
2942 int status;
2943 u16 vid;
2944
2945 spin_lock_bh(&adapter->mcc_lock);
2946
2947 wrb = wrb_from_mccq(adapter);
2948 if (!wrb) {
2949 status = -EBUSY;
2950 goto err;
2951 }
2952
2953 req = embedded_payload(wrb);
2954 ctxt = &req->context;
2955
2956 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2957 OPCODE_COMMON_GET_HSW_CONFIG, sizeof(*req), wrb, NULL);
2958
2959 req->hdr.domain = domain;
Ajit Khapardea77dcb82013-08-30 15:01:16 -05002960 AMAP_SET_BITS(struct amap_get_hsw_req_context, interface_id,
2961 ctxt, intf_id);
Ajit Khapardef1f3ee12012-03-18 06:23:41 +00002962 AMAP_SET_BITS(struct amap_get_hsw_req_context, pvid_valid, ctxt, 1);
Ajit Khapardea77dcb82013-08-30 15:01:16 -05002963
2964 if (!BEx_chip(adapter)) {
2965 AMAP_SET_BITS(struct amap_get_hsw_req_context, interface_id,
2966 ctxt, adapter->hba_port_num);
2967 AMAP_SET_BITS(struct amap_get_hsw_req_context, pport, ctxt, 1);
2968 }
Ajit Khapardef1f3ee12012-03-18 06:23:41 +00002969 be_dws_cpu_to_le(req->context, sizeof(req->context));
2970
2971 status = be_mcc_notify_wait(adapter);
2972 if (!status) {
2973 struct be_cmd_resp_get_hsw_config *resp =
2974 embedded_payload(wrb);
2975 be_dws_le_to_cpu(&resp->context,
2976 sizeof(resp->context));
2977 vid = AMAP_GET_BITS(struct amap_get_hsw_resp_context,
2978 pvid, &resp->context);
Ajit Khapardea77dcb82013-08-30 15:01:16 -05002979 if (pvid)
2980 *pvid = le16_to_cpu(vid);
2981 if (mode)
2982 *mode = AMAP_GET_BITS(struct amap_get_hsw_resp_context,
2983 port_fwd_type, &resp->context);
Ajit Khapardef1f3ee12012-03-18 06:23:41 +00002984 }
2985
2986err:
2987 spin_unlock_bh(&adapter->mcc_lock);
2988 return status;
2989}
2990
Ajit Khaparde4762f6c2012-03-18 06:23:11 +00002991int be_cmd_get_acpi_wol_cap(struct be_adapter *adapter)
2992{
2993 struct be_mcc_wrb *wrb;
2994 struct be_cmd_req_acpi_wol_magic_config_v1 *req;
2995 int status;
2996 int payload_len = sizeof(*req);
2997 struct be_dma_mem cmd;
2998
Padmanabh Ratnakarf25b1192012-10-20 06:02:52 +00002999 if (!be_cmd_allowed(adapter, OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG,
3000 CMD_SUBSYSTEM_ETH))
3001 return -EPERM;
3002
Suresh Reddyd98ef502013-04-25 00:56:55 +00003003 if (mutex_lock_interruptible(&adapter->mbox_lock))
3004 return -1;
3005
Ajit Khaparde4762f6c2012-03-18 06:23:11 +00003006 memset(&cmd, 0, sizeof(struct be_dma_mem));
3007 cmd.size = sizeof(struct be_cmd_resp_acpi_wol_magic_config_v1);
3008 cmd.va = pci_alloc_consistent(adapter->pdev, cmd.size,
3009 &cmd.dma);
3010 if (!cmd.va) {
3011 dev_err(&adapter->pdev->dev,
3012 "Memory allocation failure\n");
Suresh Reddyd98ef502013-04-25 00:56:55 +00003013 status = -ENOMEM;
3014 goto err;
Ajit Khaparde4762f6c2012-03-18 06:23:11 +00003015 }
3016
Ajit Khaparde4762f6c2012-03-18 06:23:11 +00003017 wrb = wrb_from_mbox(adapter);
3018 if (!wrb) {
3019 status = -EBUSY;
3020 goto err;
3021 }
3022
3023 req = cmd.va;
3024
3025 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
3026 OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG,
3027 payload_len, wrb, &cmd);
3028
3029 req->hdr.version = 1;
3030 req->query_options = BE_GET_WOL_CAP;
3031
3032 status = be_mbox_notify_wait(adapter);
3033 if (!status) {
3034 struct be_cmd_resp_acpi_wol_magic_config_v1 *resp;
3035 resp = (struct be_cmd_resp_acpi_wol_magic_config_v1 *) cmd.va;
3036
3037 /* the command could succeed misleadingly on old f/w
3038 * which is not aware of the V1 version. fake an error. */
3039 if (resp->hdr.response_length < payload_len) {
3040 status = -1;
3041 goto err;
3042 }
3043 adapter->wol_cap = resp->wol_settings;
3044 }
3045err:
3046 mutex_unlock(&adapter->mbox_lock);
Suresh Reddyd98ef502013-04-25 00:56:55 +00003047 if (cmd.va)
3048 pci_free_consistent(adapter->pdev, cmd.size, cmd.va, cmd.dma);
Ajit Khaparde4762f6c2012-03-18 06:23:11 +00003049 return status;
Somnath Kotur941a77d2012-05-17 22:59:03 +00003050
3051}
3052int be_cmd_get_ext_fat_capabilites(struct be_adapter *adapter,
3053 struct be_dma_mem *cmd)
3054{
3055 struct be_mcc_wrb *wrb;
3056 struct be_cmd_req_get_ext_fat_caps *req;
3057 int status;
3058
3059 if (mutex_lock_interruptible(&adapter->mbox_lock))
3060 return -1;
3061
3062 wrb = wrb_from_mbox(adapter);
3063 if (!wrb) {
3064 status = -EBUSY;
3065 goto err;
3066 }
3067
3068 req = cmd->va;
3069 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
3070 OPCODE_COMMON_GET_EXT_FAT_CAPABILITES,
3071 cmd->size, wrb, cmd);
3072 req->parameter_type = cpu_to_le32(1);
3073
3074 status = be_mbox_notify_wait(adapter);
3075err:
3076 mutex_unlock(&adapter->mbox_lock);
3077 return status;
3078}
3079
3080int be_cmd_set_ext_fat_capabilites(struct be_adapter *adapter,
3081 struct be_dma_mem *cmd,
3082 struct be_fat_conf_params *configs)
3083{
3084 struct be_mcc_wrb *wrb;
3085 struct be_cmd_req_set_ext_fat_caps *req;
3086 int status;
3087
3088 spin_lock_bh(&adapter->mcc_lock);
3089
3090 wrb = wrb_from_mccq(adapter);
3091 if (!wrb) {
3092 status = -EBUSY;
3093 goto err;
3094 }
3095
3096 req = cmd->va;
3097 memcpy(&req->set_params, configs, sizeof(struct be_fat_conf_params));
3098 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
3099 OPCODE_COMMON_SET_EXT_FAT_CAPABILITES,
3100 cmd->size, wrb, cmd);
3101
3102 status = be_mcc_notify_wait(adapter);
3103err:
3104 spin_unlock_bh(&adapter->mcc_lock);
3105 return status;
Ajit Khaparde4762f6c2012-03-18 06:23:11 +00003106}
Parav Pandit6a4ab662012-03-26 14:27:12 +00003107
Padmanabh Ratnakarb4e32a72012-07-12 03:57:35 +00003108int be_cmd_query_port_name(struct be_adapter *adapter, u8 *port_name)
3109{
3110 struct be_mcc_wrb *wrb;
3111 struct be_cmd_req_get_port_name *req;
3112 int status;
3113
3114 if (!lancer_chip(adapter)) {
3115 *port_name = adapter->hba_port_num + '0';
3116 return 0;
3117 }
3118
3119 spin_lock_bh(&adapter->mcc_lock);
3120
3121 wrb = wrb_from_mccq(adapter);
3122 if (!wrb) {
3123 status = -EBUSY;
3124 goto err;
3125 }
3126
3127 req = embedded_payload(wrb);
3128
3129 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
3130 OPCODE_COMMON_GET_PORT_NAME, sizeof(*req), wrb,
3131 NULL);
3132 req->hdr.version = 1;
3133
3134 status = be_mcc_notify_wait(adapter);
3135 if (!status) {
3136 struct be_cmd_resp_get_port_name *resp = embedded_payload(wrb);
3137 *port_name = resp->port_name[adapter->hba_port_num];
3138 } else {
3139 *port_name = adapter->hba_port_num + '0';
3140 }
3141err:
3142 spin_unlock_bh(&adapter->mcc_lock);
3143 return status;
3144}
3145
Vasundhara Volam150d58c2013-08-27 16:57:31 +05303146static struct be_nic_res_desc *be_get_nic_desc(u8 *buf, u32 desc_count)
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003147{
Vasundhara Volam150d58c2013-08-27 16:57:31 +05303148 struct be_res_desc_hdr *hdr = (struct be_res_desc_hdr *)buf;
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003149 int i;
3150
3151 for (i = 0; i < desc_count; i++) {
Vasundhara Volam150d58c2013-08-27 16:57:31 +05303152 if (hdr->desc_type == NIC_RESOURCE_DESC_TYPE_V0 ||
3153 hdr->desc_type == NIC_RESOURCE_DESC_TYPE_V1)
3154 return (struct be_nic_res_desc *)hdr;
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003155
Vasundhara Volam150d58c2013-08-27 16:57:31 +05303156 hdr->desc_len = hdr->desc_len ? : RESOURCE_DESC_SIZE_V0;
3157 hdr = (void *)hdr + hdr->desc_len;
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003158 }
Vasundhara Volam150d58c2013-08-27 16:57:31 +05303159 return NULL;
3160}
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003161
Vasundhara Volam150d58c2013-08-27 16:57:31 +05303162static struct be_pcie_res_desc *be_get_pcie_desc(u8 devfn, u8 *buf,
3163 u32 desc_count)
3164{
3165 struct be_res_desc_hdr *hdr = (struct be_res_desc_hdr *)buf;
3166 struct be_pcie_res_desc *pcie;
3167 int i;
3168
3169 for (i = 0; i < desc_count; i++) {
3170 if ((hdr->desc_type == PCIE_RESOURCE_DESC_TYPE_V0 ||
3171 hdr->desc_type == PCIE_RESOURCE_DESC_TYPE_V1)) {
3172 pcie = (struct be_pcie_res_desc *)hdr;
3173 if (pcie->pf_num == devfn)
3174 return pcie;
3175 }
3176
3177 hdr->desc_len = hdr->desc_len ? : RESOURCE_DESC_SIZE_V0;
3178 hdr = (void *)hdr + hdr->desc_len;
3179 }
Wei Yang950e2952013-05-22 15:58:22 +00003180 return NULL;
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003181}
3182
Sathya Perla92bf14a2013-08-27 16:57:32 +05303183static void be_copy_nic_desc(struct be_resources *res,
3184 struct be_nic_res_desc *desc)
3185{
3186 res->max_uc_mac = le16_to_cpu(desc->unicast_mac_count);
3187 res->max_vlans = le16_to_cpu(desc->vlan_count);
3188 res->max_mcast_mac = le16_to_cpu(desc->mcast_mac_count);
3189 res->max_tx_qs = le16_to_cpu(desc->txq_count);
3190 res->max_rss_qs = le16_to_cpu(desc->rssq_count);
3191 res->max_rx_qs = le16_to_cpu(desc->rq_count);
3192 res->max_evt_qs = le16_to_cpu(desc->eq_count);
3193 /* Clear flags that driver is not interested in */
3194 res->if_cap_flags = le32_to_cpu(desc->cap_flags) &
3195 BE_IF_CAP_FLAGS_WANT;
3196 /* Need 1 RXQ as the default RXQ */
3197 if (res->max_rss_qs && res->max_rss_qs == res->max_rx_qs)
3198 res->max_rss_qs -= 1;
3199}
3200
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003201/* Uses Mbox */
Sathya Perla92bf14a2013-08-27 16:57:32 +05303202int be_cmd_get_func_config(struct be_adapter *adapter, struct be_resources *res)
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003203{
3204 struct be_mcc_wrb *wrb;
3205 struct be_cmd_req_get_func_config *req;
3206 int status;
3207 struct be_dma_mem cmd;
3208
Suresh Reddyd98ef502013-04-25 00:56:55 +00003209 if (mutex_lock_interruptible(&adapter->mbox_lock))
3210 return -1;
3211
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003212 memset(&cmd, 0, sizeof(struct be_dma_mem));
3213 cmd.size = sizeof(struct be_cmd_resp_get_func_config);
3214 cmd.va = pci_alloc_consistent(adapter->pdev, cmd.size,
3215 &cmd.dma);
3216 if (!cmd.va) {
3217 dev_err(&adapter->pdev->dev, "Memory alloc failure\n");
Suresh Reddyd98ef502013-04-25 00:56:55 +00003218 status = -ENOMEM;
3219 goto err;
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003220 }
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003221
3222 wrb = wrb_from_mbox(adapter);
3223 if (!wrb) {
3224 status = -EBUSY;
3225 goto err;
3226 }
3227
3228 req = cmd.va;
3229
3230 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
3231 OPCODE_COMMON_GET_FUNC_CONFIG,
3232 cmd.size, wrb, &cmd);
3233
Kalesh AP28710c52013-04-28 22:21:13 +00003234 if (skyhawk_chip(adapter))
3235 req->hdr.version = 1;
3236
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003237 status = be_mbox_notify_wait(adapter);
3238 if (!status) {
3239 struct be_cmd_resp_get_func_config *resp = cmd.va;
3240 u32 desc_count = le32_to_cpu(resp->desc_count);
Vasundhara Volam150d58c2013-08-27 16:57:31 +05303241 struct be_nic_res_desc *desc;
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003242
Vasundhara Volam150d58c2013-08-27 16:57:31 +05303243 desc = be_get_nic_desc(resp->func_param, desc_count);
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003244 if (!desc) {
3245 status = -EINVAL;
3246 goto err;
3247 }
3248
Padmanabh Ratnakard5c18472012-10-20 06:01:53 +00003249 adapter->pf_number = desc->pf_num;
Sathya Perla92bf14a2013-08-27 16:57:32 +05303250 be_copy_nic_desc(res, desc);
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003251 }
3252err:
3253 mutex_unlock(&adapter->mbox_lock);
Suresh Reddyd98ef502013-04-25 00:56:55 +00003254 if (cmd.va)
3255 pci_free_consistent(adapter->pdev, cmd.size, cmd.va, cmd.dma);
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003256 return status;
3257}
3258
Vasundhara Volama05f99d2013-04-21 23:28:17 +00003259/* Uses mbox */
Jingoo Han4188e7d2013-08-05 18:02:02 +09003260static int be_cmd_get_profile_config_mbox(struct be_adapter *adapter,
3261 u8 domain, struct be_dma_mem *cmd)
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003262{
3263 struct be_mcc_wrb *wrb;
3264 struct be_cmd_req_get_profile_config *req;
3265 int status;
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003266
Vasundhara Volama05f99d2013-04-21 23:28:17 +00003267 if (mutex_lock_interruptible(&adapter->mbox_lock))
3268 return -1;
3269 wrb = wrb_from_mbox(adapter);
3270
3271 req = cmd->va;
3272 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
3273 OPCODE_COMMON_GET_PROFILE_CONFIG,
3274 cmd->size, wrb, cmd);
3275
3276 req->type = ACTIVE_PROFILE_TYPE;
3277 req->hdr.domain = domain;
3278 if (!lancer_chip(adapter))
3279 req->hdr.version = 1;
3280
3281 status = be_mbox_notify_wait(adapter);
3282
3283 mutex_unlock(&adapter->mbox_lock);
3284 return status;
3285}
3286
3287/* Uses sync mcc */
Jingoo Han4188e7d2013-08-05 18:02:02 +09003288static int be_cmd_get_profile_config_mccq(struct be_adapter *adapter,
3289 u8 domain, struct be_dma_mem *cmd)
Vasundhara Volama05f99d2013-04-21 23:28:17 +00003290{
3291 struct be_mcc_wrb *wrb;
3292 struct be_cmd_req_get_profile_config *req;
3293 int status;
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003294
3295 spin_lock_bh(&adapter->mcc_lock);
3296
3297 wrb = wrb_from_mccq(adapter);
3298 if (!wrb) {
3299 status = -EBUSY;
3300 goto err;
3301 }
3302
Vasundhara Volama05f99d2013-04-21 23:28:17 +00003303 req = cmd->va;
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003304 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
3305 OPCODE_COMMON_GET_PROFILE_CONFIG,
Vasundhara Volama05f99d2013-04-21 23:28:17 +00003306 cmd->size, wrb, cmd);
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003307
3308 req->type = ACTIVE_PROFILE_TYPE;
3309 req->hdr.domain = domain;
Vasundhara Volama05f99d2013-04-21 23:28:17 +00003310 if (!lancer_chip(adapter))
3311 req->hdr.version = 1;
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003312
3313 status = be_mcc_notify_wait(adapter);
Vasundhara Volama05f99d2013-04-21 23:28:17 +00003314
3315err:
3316 spin_unlock_bh(&adapter->mcc_lock);
3317 return status;
3318}
3319
3320/* Uses sync mcc, if MCCQ is already created otherwise mbox */
Sathya Perla92bf14a2013-08-27 16:57:32 +05303321int be_cmd_get_profile_config(struct be_adapter *adapter,
3322 struct be_resources *res, u8 domain)
Vasundhara Volama05f99d2013-04-21 23:28:17 +00003323{
Vasundhara Volam150d58c2013-08-27 16:57:31 +05303324 struct be_cmd_resp_get_profile_config *resp;
3325 struct be_pcie_res_desc *pcie;
3326 struct be_nic_res_desc *nic;
Vasundhara Volama05f99d2013-04-21 23:28:17 +00003327 struct be_queue_info *mccq = &adapter->mcc_obj.q;
3328 struct be_dma_mem cmd;
Vasundhara Volam150d58c2013-08-27 16:57:31 +05303329 u32 desc_count;
Vasundhara Volama05f99d2013-04-21 23:28:17 +00003330 int status;
3331
3332 memset(&cmd, 0, sizeof(struct be_dma_mem));
Vasundhara Volam150d58c2013-08-27 16:57:31 +05303333 cmd.size = sizeof(struct be_cmd_resp_get_profile_config);
3334 cmd.va = pci_alloc_consistent(adapter->pdev, cmd.size, &cmd.dma);
3335 if (!cmd.va)
Vasundhara Volama05f99d2013-04-21 23:28:17 +00003336 return -ENOMEM;
Vasundhara Volama05f99d2013-04-21 23:28:17 +00003337
3338 if (!mccq->created)
3339 status = be_cmd_get_profile_config_mbox(adapter, domain, &cmd);
3340 else
3341 status = be_cmd_get_profile_config_mccq(adapter, domain, &cmd);
Vasundhara Volam150d58c2013-08-27 16:57:31 +05303342 if (status)
3343 goto err;
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003344
Vasundhara Volam150d58c2013-08-27 16:57:31 +05303345 resp = cmd.va;
3346 desc_count = le32_to_cpu(resp->desc_count);
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003347
Vasundhara Volam150d58c2013-08-27 16:57:31 +05303348 pcie = be_get_pcie_desc(adapter->pdev->devfn, resp->func_param,
3349 desc_count);
3350 if (pcie)
Sathya Perla92bf14a2013-08-27 16:57:32 +05303351 res->max_vfs = le16_to_cpu(pcie->num_vfs);
Vasundhara Volam150d58c2013-08-27 16:57:31 +05303352
3353 nic = be_get_nic_desc(resp->func_param, desc_count);
Sathya Perla92bf14a2013-08-27 16:57:32 +05303354 if (nic)
3355 be_copy_nic_desc(res, nic);
3356
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003357err:
Vasundhara Volama05f99d2013-04-21 23:28:17 +00003358 if (cmd.va)
Vasundhara Volam150d58c2013-08-27 16:57:31 +05303359 pci_free_consistent(adapter->pdev, cmd.size, cmd.va, cmd.dma);
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003360 return status;
3361}
3362
Vasundhara Volam150d58c2013-08-27 16:57:31 +05303363/* Currently only Lancer uses this command and it supports version 0 only
3364 * Uses sync mcc
3365 */
Padmanabh Ratnakard5c18472012-10-20 06:01:53 +00003366int be_cmd_set_profile_config(struct be_adapter *adapter, u32 bps,
3367 u8 domain)
3368{
3369 struct be_mcc_wrb *wrb;
3370 struct be_cmd_req_set_profile_config *req;
3371 int status;
3372
3373 spin_lock_bh(&adapter->mcc_lock);
3374
3375 wrb = wrb_from_mccq(adapter);
3376 if (!wrb) {
3377 status = -EBUSY;
3378 goto err;
3379 }
3380
3381 req = embedded_payload(wrb);
3382
3383 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
3384 OPCODE_COMMON_SET_PROFILE_CONFIG, sizeof(*req),
3385 wrb, NULL);
Padmanabh Ratnakard5c18472012-10-20 06:01:53 +00003386 req->hdr.domain = domain;
3387 req->desc_count = cpu_to_le32(1);
Vasundhara Volam150d58c2013-08-27 16:57:31 +05303388 req->nic_desc.hdr.desc_type = NIC_RESOURCE_DESC_TYPE_V0;
3389 req->nic_desc.hdr.desc_len = RESOURCE_DESC_SIZE_V0;
Padmanabh Ratnakard5c18472012-10-20 06:01:53 +00003390 req->nic_desc.flags = (1 << QUN) | (1 << IMM) | (1 << NOSV);
3391 req->nic_desc.pf_num = adapter->pf_number;
3392 req->nic_desc.vf_num = domain;
3393
3394 /* Mark fields invalid */
3395 req->nic_desc.unicast_mac_count = 0xFFFF;
3396 req->nic_desc.mcc_count = 0xFFFF;
3397 req->nic_desc.vlan_count = 0xFFFF;
3398 req->nic_desc.mcast_mac_count = 0xFFFF;
3399 req->nic_desc.txq_count = 0xFFFF;
3400 req->nic_desc.rq_count = 0xFFFF;
3401 req->nic_desc.rssq_count = 0xFFFF;
3402 req->nic_desc.lro_count = 0xFFFF;
3403 req->nic_desc.cq_count = 0xFFFF;
3404 req->nic_desc.toe_conn_count = 0xFFFF;
3405 req->nic_desc.eq_count = 0xFFFF;
3406 req->nic_desc.link_param = 0xFF;
3407 req->nic_desc.bw_min = 0xFFFFFFFF;
3408 req->nic_desc.acpi_params = 0xFF;
3409 req->nic_desc.wol_param = 0x0F;
3410
3411 /* Change BW */
3412 req->nic_desc.bw_min = cpu_to_le32(bps);
3413 req->nic_desc.bw_max = cpu_to_le32(bps);
3414 status = be_mcc_notify_wait(adapter);
3415err:
3416 spin_unlock_bh(&adapter->mcc_lock);
3417 return status;
3418}
3419
Sathya Perla4c876612013-02-03 20:30:11 +00003420int be_cmd_get_if_id(struct be_adapter *adapter, struct be_vf_cfg *vf_cfg,
3421 int vf_num)
3422{
3423 struct be_mcc_wrb *wrb;
3424 struct be_cmd_req_get_iface_list *req;
3425 struct be_cmd_resp_get_iface_list *resp;
3426 int status;
3427
3428 spin_lock_bh(&adapter->mcc_lock);
3429
3430 wrb = wrb_from_mccq(adapter);
3431 if (!wrb) {
3432 status = -EBUSY;
3433 goto err;
3434 }
3435 req = embedded_payload(wrb);
3436
3437 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
3438 OPCODE_COMMON_GET_IFACE_LIST, sizeof(*resp),
3439 wrb, NULL);
3440 req->hdr.domain = vf_num + 1;
3441
3442 status = be_mcc_notify_wait(adapter);
3443 if (!status) {
3444 resp = (struct be_cmd_resp_get_iface_list *)req;
3445 vf_cfg->if_handle = le32_to_cpu(resp->if_desc.if_id);
3446 }
3447
3448err:
3449 spin_unlock_bh(&adapter->mcc_lock);
3450 return status;
3451}
3452
Somnath Kotur5c510812013-05-30 02:52:23 +00003453static int lancer_wait_idle(struct be_adapter *adapter)
3454{
3455#define SLIPORT_IDLE_TIMEOUT 30
3456 u32 reg_val;
3457 int status = 0, i;
3458
3459 for (i = 0; i < SLIPORT_IDLE_TIMEOUT; i++) {
3460 reg_val = ioread32(adapter->db + PHYSDEV_CONTROL_OFFSET);
3461 if ((reg_val & PHYSDEV_CONTROL_INP_MASK) == 0)
3462 break;
3463
3464 ssleep(1);
3465 }
3466
3467 if (i == SLIPORT_IDLE_TIMEOUT)
3468 status = -1;
3469
3470 return status;
3471}
3472
3473int lancer_physdev_ctrl(struct be_adapter *adapter, u32 mask)
3474{
3475 int status = 0;
3476
3477 status = lancer_wait_idle(adapter);
3478 if (status)
3479 return status;
3480
3481 iowrite32(mask, adapter->db + PHYSDEV_CONTROL_OFFSET);
3482
3483 return status;
3484}
3485
3486/* Routine to check whether dump image is present or not */
3487bool dump_present(struct be_adapter *adapter)
3488{
3489 u32 sliport_status = 0;
3490
3491 sliport_status = ioread32(adapter->db + SLIPORT_STATUS_OFFSET);
3492 return !!(sliport_status & SLIPORT_STATUS_DIP_MASK);
3493}
3494
3495int lancer_initiate_dump(struct be_adapter *adapter)
3496{
3497 int status;
3498
3499 /* give firmware reset and diagnostic dump */
3500 status = lancer_physdev_ctrl(adapter, PHYSDEV_CONTROL_FW_RESET_MASK |
3501 PHYSDEV_CONTROL_DD_MASK);
3502 if (status < 0) {
3503 dev_err(&adapter->pdev->dev, "Firmware reset failed\n");
3504 return status;
3505 }
3506
3507 status = lancer_wait_idle(adapter);
3508 if (status)
3509 return status;
3510
3511 if (!dump_present(adapter)) {
3512 dev_err(&adapter->pdev->dev, "Dump image not present\n");
3513 return -1;
3514 }
3515
3516 return 0;
3517}
3518
Padmanabh Ratnakardcf7ebb2012-10-20 06:03:49 +00003519/* Uses sync mcc */
3520int be_cmd_enable_vf(struct be_adapter *adapter, u8 domain)
3521{
3522 struct be_mcc_wrb *wrb;
3523 struct be_cmd_enable_disable_vf *req;
3524 int status;
3525
Vasundhara Volam05998632013-10-01 15:59:59 +05303526 if (BEx_chip(adapter))
Padmanabh Ratnakardcf7ebb2012-10-20 06:03:49 +00003527 return 0;
3528
3529 spin_lock_bh(&adapter->mcc_lock);
3530
3531 wrb = wrb_from_mccq(adapter);
3532 if (!wrb) {
3533 status = -EBUSY;
3534 goto err;
3535 }
3536
3537 req = embedded_payload(wrb);
3538
3539 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
3540 OPCODE_COMMON_ENABLE_DISABLE_VF, sizeof(*req),
3541 wrb, NULL);
3542
3543 req->hdr.domain = domain;
3544 req->enable = 1;
3545 status = be_mcc_notify_wait(adapter);
3546err:
3547 spin_unlock_bh(&adapter->mcc_lock);
3548 return status;
3549}
3550
Somnath Kotur68c45a22013-03-14 02:42:07 +00003551int be_cmd_intr_set(struct be_adapter *adapter, bool intr_enable)
3552{
3553 struct be_mcc_wrb *wrb;
3554 struct be_cmd_req_intr_set *req;
3555 int status;
3556
3557 if (mutex_lock_interruptible(&adapter->mbox_lock))
3558 return -1;
3559
3560 wrb = wrb_from_mbox(adapter);
3561
3562 req = embedded_payload(wrb);
3563
3564 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
3565 OPCODE_COMMON_SET_INTERRUPT_ENABLE, sizeof(*req),
3566 wrb, NULL);
3567
3568 req->intr_enabled = intr_enable;
3569
3570 status = be_mbox_notify_wait(adapter);
3571
3572 mutex_unlock(&adapter->mbox_lock);
3573 return status;
3574}
3575
Parav Pandit6a4ab662012-03-26 14:27:12 +00003576int be_roce_mcc_cmd(void *netdev_handle, void *wrb_payload,
3577 int wrb_payload_size, u16 *cmd_status, u16 *ext_status)
3578{
3579 struct be_adapter *adapter = netdev_priv(netdev_handle);
3580 struct be_mcc_wrb *wrb;
3581 struct be_cmd_req_hdr *hdr = (struct be_cmd_req_hdr *) wrb_payload;
3582 struct be_cmd_req_hdr *req;
3583 struct be_cmd_resp_hdr *resp;
3584 int status;
3585
3586 spin_lock_bh(&adapter->mcc_lock);
3587
3588 wrb = wrb_from_mccq(adapter);
3589 if (!wrb) {
3590 status = -EBUSY;
3591 goto err;
3592 }
3593 req = embedded_payload(wrb);
3594 resp = embedded_payload(wrb);
3595
3596 be_wrb_cmd_hdr_prepare(req, hdr->subsystem,
3597 hdr->opcode, wrb_payload_size, wrb, NULL);
3598 memcpy(req, wrb_payload, wrb_payload_size);
3599 be_dws_cpu_to_le(req, wrb_payload_size);
3600
3601 status = be_mcc_notify_wait(adapter);
3602 if (cmd_status)
3603 *cmd_status = (status & 0xffff);
3604 if (ext_status)
3605 *ext_status = 0;
3606 memcpy(wrb_payload, resp, sizeof(*resp) + resp->response_length);
3607 be_dws_le_to_cpu(wrb_payload, sizeof(*resp) + resp->response_length);
3608err:
3609 spin_unlock_bh(&adapter->mcc_lock);
3610 return status;
3611}
3612EXPORT_SYMBOL(be_roce_mcc_cmd);