blob: e968aeae1d845602468d2041ed1faaafae32a560 [file] [log] [blame]
Ben Gamari20172632009-02-17 20:08:50 -05001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 * Keith Packard <keithp@keithp.com>
26 *
27 */
28
Chris Wilsonf3cd4742009-10-13 22:20:20 +010029#include <linux/debugfs.h>
Chris Wilsone637d2c2017-03-16 13:19:57 +000030#include <linux/sort.h>
Peter Zijlstrad92a8cf2017-03-03 10:13:38 +010031#include <linux/sched/mm.h>
Simon Farnsworth4e5359c2010-09-01 17:47:52 +010032#include "intel_drv.h"
Sagar Arun Kamblea2695742017-11-16 19:02:41 +053033#include "intel_guc_submission.h"
Ben Gamari20172632009-02-17 20:08:50 -050034
David Weinehall36cdd012016-08-22 13:59:31 +030035static inline struct drm_i915_private *node_to_i915(struct drm_info_node *node)
36{
37 return to_i915(node->minor->dev);
38}
39
Chris Wilson70d39fe2010-08-25 16:03:34 +010040static int i915_capabilities(struct seq_file *m, void *data)
41{
David Weinehall36cdd012016-08-22 13:59:31 +030042 struct drm_i915_private *dev_priv = node_to_i915(m->private);
43 const struct intel_device_info *info = INTEL_INFO(dev_priv);
Michal Wajdeczkoa8c9b842017-12-19 11:43:44 +000044 struct drm_printer p = drm_seq_file_printer(m);
Chris Wilson70d39fe2010-08-25 16:03:34 +010045
David Weinehall36cdd012016-08-22 13:59:31 +030046 seq_printf(m, "gen: %d\n", INTEL_GEN(dev_priv));
Jani Nikula2e0d26f2016-12-01 14:49:55 +020047 seq_printf(m, "platform: %s\n", intel_platform_name(info->platform));
David Weinehall36cdd012016-08-22 13:59:31 +030048 seq_printf(m, "pch: %d\n", INTEL_PCH_TYPE(dev_priv));
Chris Wilson418e3cd2017-02-06 21:36:08 +000049
Michal Wajdeczkoa8c9b842017-12-19 11:43:44 +000050 intel_device_info_dump_flags(info, &p);
Michal Wajdeczko5fbbe8d2017-12-21 21:57:34 +000051 intel_device_info_dump_runtime(info, &p);
Chris Wilson70d39fe2010-08-25 16:03:34 +010052
Chris Wilson418e3cd2017-02-06 21:36:08 +000053 kernel_param_lock(THIS_MODULE);
Michal Wajdeczkoacfb9972017-12-19 11:43:46 +000054 i915_params_dump(&i915_modparams, &p);
Chris Wilson418e3cd2017-02-06 21:36:08 +000055 kernel_param_unlock(THIS_MODULE);
56
Chris Wilson70d39fe2010-08-25 16:03:34 +010057 return 0;
58}
Ben Gamari433e12f2009-02-17 20:08:51 -050059
Imre Deaka7363de2016-05-12 16:18:52 +030060static char get_active_flag(struct drm_i915_gem_object *obj)
Chris Wilsona6172a82009-02-11 14:26:38 +000061{
Chris Wilson573adb32016-08-04 16:32:39 +010062 return i915_gem_object_is_active(obj) ? '*' : ' ';
Chris Wilsona6172a82009-02-11 14:26:38 +000063}
64
Imre Deaka7363de2016-05-12 16:18:52 +030065static char get_pin_flag(struct drm_i915_gem_object *obj)
Tvrtko Ursulinbe12a862016-04-15 11:34:52 +010066{
Chris Wilsonbd3d2252017-10-13 21:26:14 +010067 return obj->pin_global ? 'p' : ' ';
Tvrtko Ursulinbe12a862016-04-15 11:34:52 +010068}
69
Imre Deaka7363de2016-05-12 16:18:52 +030070static char get_tiling_flag(struct drm_i915_gem_object *obj)
Chris Wilsona6172a82009-02-11 14:26:38 +000071{
Chris Wilson3e510a82016-08-05 10:14:23 +010072 switch (i915_gem_object_get_tiling(obj)) {
Akshay Joshi0206e352011-08-16 15:34:10 -040073 default:
Tvrtko Ursulinbe12a862016-04-15 11:34:52 +010074 case I915_TILING_NONE: return ' ';
75 case I915_TILING_X: return 'X';
76 case I915_TILING_Y: return 'Y';
Akshay Joshi0206e352011-08-16 15:34:10 -040077 }
Chris Wilsona6172a82009-02-11 14:26:38 +000078}
79
Imre Deaka7363de2016-05-12 16:18:52 +030080static char get_global_flag(struct drm_i915_gem_object *obj)
Ben Widawsky1d693bc2013-07-31 17:00:00 -070081{
Chris Wilsona65adaf2017-10-09 09:43:57 +010082 return obj->userfault_count ? 'g' : ' ';
Tvrtko Ursulinbe12a862016-04-15 11:34:52 +010083}
84
Imre Deaka7363de2016-05-12 16:18:52 +030085static char get_pin_mapped_flag(struct drm_i915_gem_object *obj)
Tvrtko Ursulinbe12a862016-04-15 11:34:52 +010086{
Chris Wilsona4f5ea62016-10-28 13:58:35 +010087 return obj->mm.mapping ? 'M' : ' ';
Ben Widawsky1d693bc2013-07-31 17:00:00 -070088}
89
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +010090static u64 i915_gem_obj_total_ggtt_size(struct drm_i915_gem_object *obj)
91{
92 u64 size = 0;
93 struct i915_vma *vma;
94
Chris Wilsone2189dd2017-12-07 21:14:07 +000095 for_each_ggtt_vma(vma, obj) {
96 if (drm_mm_node_allocated(&vma->node))
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +010097 size += vma->node.size;
98 }
99
100 return size;
101}
102
Matthew Auld7393b7e2017-10-06 23:18:28 +0100103static const char *
104stringify_page_sizes(unsigned int page_sizes, char *buf, size_t len)
105{
106 size_t x = 0;
107
108 switch (page_sizes) {
109 case 0:
110 return "";
111 case I915_GTT_PAGE_SIZE_4K:
112 return "4K";
113 case I915_GTT_PAGE_SIZE_64K:
114 return "64K";
115 case I915_GTT_PAGE_SIZE_2M:
116 return "2M";
117 default:
118 if (!buf)
119 return "M";
120
121 if (page_sizes & I915_GTT_PAGE_SIZE_2M)
122 x += snprintf(buf + x, len - x, "2M, ");
123 if (page_sizes & I915_GTT_PAGE_SIZE_64K)
124 x += snprintf(buf + x, len - x, "64K, ");
125 if (page_sizes & I915_GTT_PAGE_SIZE_4K)
126 x += snprintf(buf + x, len - x, "4K, ");
127 buf[x-2] = '\0';
128
129 return buf;
130 }
131}
132
Chris Wilson37811fc2010-08-25 22:45:57 +0100133static void
134describe_obj(struct seq_file *m, struct drm_i915_gem_object *obj)
135{
Chris Wilsonb4716182015-04-27 13:41:17 +0100136 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000137 struct intel_engine_cs *engine;
Ben Widawsky1d693bc2013-07-31 17:00:00 -0700138 struct i915_vma *vma;
Chris Wilsonfaf5bf02016-08-04 16:32:37 +0100139 unsigned int frontbuffer_bits;
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800140 int pin_count = 0;
141
Chris Wilson188c1ab2016-04-03 14:14:20 +0100142 lockdep_assert_held(&obj->base.dev->struct_mutex);
143
Chris Wilsond07f0e52016-10-28 13:58:44 +0100144 seq_printf(m, "%pK: %c%c%c%c%c %8zdKiB %02x %02x %s%s%s",
Chris Wilson37811fc2010-08-25 22:45:57 +0100145 &obj->base,
Tvrtko Ursulinbe12a862016-04-15 11:34:52 +0100146 get_active_flag(obj),
Chris Wilson37811fc2010-08-25 22:45:57 +0100147 get_pin_flag(obj),
148 get_tiling_flag(obj),
Ben Widawsky1d693bc2013-07-31 17:00:00 -0700149 get_global_flag(obj),
Tvrtko Ursulinbe12a862016-04-15 11:34:52 +0100150 get_pin_mapped_flag(obj),
Eric Anholta05a5862011-12-20 08:54:15 -0800151 obj->base.size / 1024,
Chris Wilson37811fc2010-08-25 22:45:57 +0100152 obj->base.read_domains,
Chris Wilsond07f0e52016-10-28 13:58:44 +0100153 obj->base.write_domain,
David Weinehall36cdd012016-08-22 13:59:31 +0300154 i915_cache_level_str(dev_priv, obj->cache_level),
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100155 obj->mm.dirty ? " dirty" : "",
156 obj->mm.madv == I915_MADV_DONTNEED ? " purgeable" : "");
Chris Wilson37811fc2010-08-25 22:45:57 +0100157 if (obj->base.name)
158 seq_printf(m, " (name: %d)", obj->base.name);
Chris Wilson1c7f4bc2016-02-26 11:03:19 +0000159 list_for_each_entry(vma, &obj->vma_list, obj_link) {
Chris Wilson20dfbde2016-08-04 16:32:30 +0100160 if (i915_vma_is_pinned(vma))
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800161 pin_count++;
Dan Carpenterba0635ff2015-02-25 16:17:48 +0300162 }
163 seq_printf(m, " (pinned x %d)", pin_count);
Chris Wilsonbd3d2252017-10-13 21:26:14 +0100164 if (obj->pin_global)
165 seq_printf(m, " (global)");
Chris Wilson1c7f4bc2016-02-26 11:03:19 +0000166 list_for_each_entry(vma, &obj->vma_list, obj_link) {
Chris Wilson15717de2016-08-04 07:52:26 +0100167 if (!drm_mm_node_allocated(&vma->node))
168 continue;
169
Matthew Auld7393b7e2017-10-06 23:18:28 +0100170 seq_printf(m, " (%sgtt offset: %08llx, size: %08llx, pages: %s",
Chris Wilson3272db52016-08-04 16:32:32 +0100171 i915_vma_is_ggtt(vma) ? "g" : "pp",
Matthew Auld7393b7e2017-10-06 23:18:28 +0100172 vma->node.start, vma->node.size,
173 stringify_page_sizes(vma->page_sizes.gtt, NULL, 0));
Chris Wilson21976852017-01-12 11:21:08 +0000174 if (i915_vma_is_ggtt(vma)) {
175 switch (vma->ggtt_view.type) {
176 case I915_GGTT_VIEW_NORMAL:
177 seq_puts(m, ", normal");
178 break;
179
180 case I915_GGTT_VIEW_PARTIAL:
181 seq_printf(m, ", partial [%08llx+%x]",
Chris Wilson8bab11932017-01-14 00:28:25 +0000182 vma->ggtt_view.partial.offset << PAGE_SHIFT,
183 vma->ggtt_view.partial.size << PAGE_SHIFT);
Chris Wilson21976852017-01-12 11:21:08 +0000184 break;
185
186 case I915_GGTT_VIEW_ROTATED:
187 seq_printf(m, ", rotated [(%ux%u, stride=%u, offset=%u), (%ux%u, stride=%u, offset=%u)]",
Chris Wilson8bab11932017-01-14 00:28:25 +0000188 vma->ggtt_view.rotated.plane[0].width,
189 vma->ggtt_view.rotated.plane[0].height,
190 vma->ggtt_view.rotated.plane[0].stride,
191 vma->ggtt_view.rotated.plane[0].offset,
192 vma->ggtt_view.rotated.plane[1].width,
193 vma->ggtt_view.rotated.plane[1].height,
194 vma->ggtt_view.rotated.plane[1].stride,
195 vma->ggtt_view.rotated.plane[1].offset);
Chris Wilson21976852017-01-12 11:21:08 +0000196 break;
197
198 default:
199 MISSING_CASE(vma->ggtt_view.type);
200 break;
201 }
202 }
Chris Wilson49ef5292016-08-18 17:17:00 +0100203 if (vma->fence)
204 seq_printf(m, " , fence: %d%s",
205 vma->fence->id,
206 i915_gem_active_isset(&vma->last_fence) ? "*" : "");
Chris Wilson596c5922016-02-26 11:03:20 +0000207 seq_puts(m, ")");
Ben Widawsky1d693bc2013-07-31 17:00:00 -0700208 }
Chris Wilsonc1ad11f2012-11-15 11:32:21 +0000209 if (obj->stolen)
Thierry Reding440fd522015-01-23 09:05:06 +0100210 seq_printf(m, " (stolen: %08llx)", obj->stolen->start);
Chris Wilson27c01aa2016-08-04 07:52:30 +0100211
Chris Wilsond07f0e52016-10-28 13:58:44 +0100212 engine = i915_gem_object_last_write_engine(obj);
Chris Wilson27c01aa2016-08-04 07:52:30 +0100213 if (engine)
214 seq_printf(m, " (%s)", engine->name);
215
Chris Wilsonfaf5bf02016-08-04 16:32:37 +0100216 frontbuffer_bits = atomic_read(&obj->frontbuffer_bits);
217 if (frontbuffer_bits)
218 seq_printf(m, " (frontbuffer: 0x%03x)", frontbuffer_bits);
Chris Wilson37811fc2010-08-25 22:45:57 +0100219}
220
Chris Wilsone637d2c2017-03-16 13:19:57 +0000221static int obj_rank_by_stolen(const void *A, const void *B)
Chris Wilson6d2b88852013-08-07 18:30:54 +0100222{
Chris Wilsone637d2c2017-03-16 13:19:57 +0000223 const struct drm_i915_gem_object *a =
224 *(const struct drm_i915_gem_object **)A;
225 const struct drm_i915_gem_object *b =
226 *(const struct drm_i915_gem_object **)B;
Chris Wilson6d2b88852013-08-07 18:30:54 +0100227
Rasmus Villemoes2d05fa12015-09-28 23:08:50 +0200228 if (a->stolen->start < b->stolen->start)
229 return -1;
230 if (a->stolen->start > b->stolen->start)
231 return 1;
232 return 0;
Chris Wilson6d2b88852013-08-07 18:30:54 +0100233}
234
235static int i915_gem_stolen_list_info(struct seq_file *m, void *data)
236{
David Weinehall36cdd012016-08-22 13:59:31 +0300237 struct drm_i915_private *dev_priv = node_to_i915(m->private);
238 struct drm_device *dev = &dev_priv->drm;
Chris Wilsone637d2c2017-03-16 13:19:57 +0000239 struct drm_i915_gem_object **objects;
Chris Wilson6d2b88852013-08-07 18:30:54 +0100240 struct drm_i915_gem_object *obj;
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300241 u64 total_obj_size, total_gtt_size;
Chris Wilsone637d2c2017-03-16 13:19:57 +0000242 unsigned long total, count, n;
243 int ret;
244
245 total = READ_ONCE(dev_priv->mm.object_count);
Michal Hocko20981052017-05-17 14:23:12 +0200246 objects = kvmalloc_array(total, sizeof(*objects), GFP_KERNEL);
Chris Wilsone637d2c2017-03-16 13:19:57 +0000247 if (!objects)
248 return -ENOMEM;
Chris Wilson6d2b88852013-08-07 18:30:54 +0100249
250 ret = mutex_lock_interruptible(&dev->struct_mutex);
251 if (ret)
Chris Wilsone637d2c2017-03-16 13:19:57 +0000252 goto out;
Chris Wilson6d2b88852013-08-07 18:30:54 +0100253
254 total_obj_size = total_gtt_size = count = 0;
Chris Wilsonf2123812017-10-16 12:40:37 +0100255
256 spin_lock(&dev_priv->mm.obj_lock);
257 list_for_each_entry(obj, &dev_priv->mm.bound_list, mm.link) {
Chris Wilsone637d2c2017-03-16 13:19:57 +0000258 if (count == total)
259 break;
260
Chris Wilson6d2b88852013-08-07 18:30:54 +0100261 if (obj->stolen == NULL)
262 continue;
263
Chris Wilsone637d2c2017-03-16 13:19:57 +0000264 objects[count++] = obj;
Chris Wilson6d2b88852013-08-07 18:30:54 +0100265 total_obj_size += obj->base.size;
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100266 total_gtt_size += i915_gem_obj_total_ggtt_size(obj);
Chris Wilsone637d2c2017-03-16 13:19:57 +0000267
Chris Wilson6d2b88852013-08-07 18:30:54 +0100268 }
Chris Wilsonf2123812017-10-16 12:40:37 +0100269 list_for_each_entry(obj, &dev_priv->mm.unbound_list, mm.link) {
Chris Wilsone637d2c2017-03-16 13:19:57 +0000270 if (count == total)
271 break;
272
Chris Wilson6d2b88852013-08-07 18:30:54 +0100273 if (obj->stolen == NULL)
274 continue;
275
Chris Wilsone637d2c2017-03-16 13:19:57 +0000276 objects[count++] = obj;
Chris Wilson6d2b88852013-08-07 18:30:54 +0100277 total_obj_size += obj->base.size;
Chris Wilson6d2b88852013-08-07 18:30:54 +0100278 }
Chris Wilsonf2123812017-10-16 12:40:37 +0100279 spin_unlock(&dev_priv->mm.obj_lock);
Chris Wilson6d2b88852013-08-07 18:30:54 +0100280
Chris Wilsone637d2c2017-03-16 13:19:57 +0000281 sort(objects, count, sizeof(*objects), obj_rank_by_stolen, NULL);
282
283 seq_puts(m, "Stolen:\n");
284 for (n = 0; n < count; n++) {
285 seq_puts(m, " ");
286 describe_obj(m, objects[n]);
287 seq_putc(m, '\n');
288 }
289 seq_printf(m, "Total %lu objects, %llu bytes, %llu GTT size\n",
Chris Wilson6d2b88852013-08-07 18:30:54 +0100290 count, total_obj_size, total_gtt_size);
Chris Wilsone637d2c2017-03-16 13:19:57 +0000291
292 mutex_unlock(&dev->struct_mutex);
293out:
Michal Hocko20981052017-05-17 14:23:12 +0200294 kvfree(objects);
Chris Wilsone637d2c2017-03-16 13:19:57 +0000295 return ret;
Chris Wilson6d2b88852013-08-07 18:30:54 +0100296}
297
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100298struct file_stats {
Chris Wilson6313c202014-03-19 13:45:45 +0000299 struct drm_i915_file_private *file_priv;
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300300 unsigned long count;
301 u64 total, unbound;
302 u64 global, shared;
303 u64 active, inactive;
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100304};
305
306static int per_file_stats(int id, void *ptr, void *data)
307{
308 struct drm_i915_gem_object *obj = ptr;
309 struct file_stats *stats = data;
Chris Wilson6313c202014-03-19 13:45:45 +0000310 struct i915_vma *vma;
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100311
Chris Wilson0caf81b2017-06-17 12:57:44 +0100312 lockdep_assert_held(&obj->base.dev->struct_mutex);
313
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100314 stats->count++;
315 stats->total += obj->base.size;
Chris Wilson15717de2016-08-04 07:52:26 +0100316 if (!obj->bind_count)
317 stats->unbound += obj->base.size;
Chris Wilsonc67a17e2014-03-19 13:45:46 +0000318 if (obj->base.name || obj->base.dma_buf)
319 stats->shared += obj->base.size;
320
Chris Wilson894eeec2016-08-04 07:52:20 +0100321 list_for_each_entry(vma, &obj->vma_list, obj_link) {
322 if (!drm_mm_node_allocated(&vma->node))
323 continue;
Chris Wilson6313c202014-03-19 13:45:45 +0000324
Chris Wilson3272db52016-08-04 16:32:32 +0100325 if (i915_vma_is_ggtt(vma)) {
Chris Wilson894eeec2016-08-04 07:52:20 +0100326 stats->global += vma->node.size;
327 } else {
328 struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vma->vm);
Chris Wilson6313c202014-03-19 13:45:45 +0000329
Chris Wilson2bfa9962016-08-04 07:52:25 +0100330 if (ppgtt->base.file != stats->file_priv)
Chris Wilson6313c202014-03-19 13:45:45 +0000331 continue;
Chris Wilson6313c202014-03-19 13:45:45 +0000332 }
Chris Wilson894eeec2016-08-04 07:52:20 +0100333
Chris Wilsonb0decaf2016-08-04 07:52:44 +0100334 if (i915_vma_is_active(vma))
Chris Wilson894eeec2016-08-04 07:52:20 +0100335 stats->active += vma->node.size;
336 else
337 stats->inactive += vma->node.size;
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100338 }
339
340 return 0;
341}
342
Chris Wilsonb0da1b72015-04-07 16:20:40 +0100343#define print_file_stats(m, name, stats) do { \
344 if (stats.count) \
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300345 seq_printf(m, "%s: %lu objects, %llu bytes (%llu active, %llu inactive, %llu global, %llu shared, %llu unbound)\n", \
Chris Wilsonb0da1b72015-04-07 16:20:40 +0100346 name, \
347 stats.count, \
348 stats.total, \
349 stats.active, \
350 stats.inactive, \
351 stats.global, \
352 stats.shared, \
353 stats.unbound); \
354} while (0)
Brad Volkin493018d2014-12-11 12:13:08 -0800355
356static void print_batch_pool_stats(struct seq_file *m,
357 struct drm_i915_private *dev_priv)
358{
359 struct drm_i915_gem_object *obj;
360 struct file_stats stats;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000361 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +0530362 enum intel_engine_id id;
Dave Gordonb4ac5af2016-03-24 11:20:38 +0000363 int j;
Brad Volkin493018d2014-12-11 12:13:08 -0800364
365 memset(&stats, 0, sizeof(stats));
366
Akash Goel3b3f1652016-10-13 22:44:48 +0530367 for_each_engine(engine, dev_priv, id) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000368 for (j = 0; j < ARRAY_SIZE(engine->batch_pool.cache_list); j++) {
Chris Wilson8d9d5742015-04-07 16:20:38 +0100369 list_for_each_entry(obj,
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000370 &engine->batch_pool.cache_list[j],
Chris Wilson8d9d5742015-04-07 16:20:38 +0100371 batch_pool_link)
372 per_file_stats(0, obj, &stats);
373 }
Chris Wilson06fbca72015-04-07 16:20:36 +0100374 }
Brad Volkin493018d2014-12-11 12:13:08 -0800375
Chris Wilsonb0da1b72015-04-07 16:20:40 +0100376 print_file_stats(m, "[k]batch pool", stats);
Brad Volkin493018d2014-12-11 12:13:08 -0800377}
378
Chris Wilson15da9562016-05-24 14:53:43 +0100379static int per_file_ctx_stats(int id, void *ptr, void *data)
380{
381 struct i915_gem_context *ctx = ptr;
382 int n;
383
384 for (n = 0; n < ARRAY_SIZE(ctx->engine); n++) {
385 if (ctx->engine[n].state)
Chris Wilsonbf3783e2016-08-15 10:48:54 +0100386 per_file_stats(0, ctx->engine[n].state->obj, data);
Chris Wilsondca33ec2016-08-02 22:50:20 +0100387 if (ctx->engine[n].ring)
Chris Wilson57e88532016-08-15 10:48:57 +0100388 per_file_stats(0, ctx->engine[n].ring->vma->obj, data);
Chris Wilson15da9562016-05-24 14:53:43 +0100389 }
390
391 return 0;
392}
393
394static void print_context_stats(struct seq_file *m,
395 struct drm_i915_private *dev_priv)
396{
David Weinehall36cdd012016-08-22 13:59:31 +0300397 struct drm_device *dev = &dev_priv->drm;
Chris Wilson15da9562016-05-24 14:53:43 +0100398 struct file_stats stats;
399 struct drm_file *file;
400
401 memset(&stats, 0, sizeof(stats));
402
David Weinehall36cdd012016-08-22 13:59:31 +0300403 mutex_lock(&dev->struct_mutex);
Chris Wilson15da9562016-05-24 14:53:43 +0100404 if (dev_priv->kernel_context)
405 per_file_ctx_stats(0, dev_priv->kernel_context, &stats);
406
David Weinehall36cdd012016-08-22 13:59:31 +0300407 list_for_each_entry(file, &dev->filelist, lhead) {
Chris Wilson15da9562016-05-24 14:53:43 +0100408 struct drm_i915_file_private *fpriv = file->driver_priv;
409 idr_for_each(&fpriv->context_idr, per_file_ctx_stats, &stats);
410 }
David Weinehall36cdd012016-08-22 13:59:31 +0300411 mutex_unlock(&dev->struct_mutex);
Chris Wilson15da9562016-05-24 14:53:43 +0100412
413 print_file_stats(m, "[k]contexts", stats);
414}
415
David Weinehall36cdd012016-08-22 13:59:31 +0300416static int i915_gem_object_info(struct seq_file *m, void *data)
Chris Wilson73aa8082010-09-30 11:46:12 +0100417{
David Weinehall36cdd012016-08-22 13:59:31 +0300418 struct drm_i915_private *dev_priv = node_to_i915(m->private);
419 struct drm_device *dev = &dev_priv->drm;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300420 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Matthew Auld7393b7e2017-10-06 23:18:28 +0100421 u32 count, mapped_count, purgeable_count, dpy_count, huge_count;
422 u64 size, mapped_size, purgeable_size, dpy_size, huge_size;
Chris Wilson6299f992010-11-24 12:23:44 +0000423 struct drm_i915_gem_object *obj;
Matthew Auld7393b7e2017-10-06 23:18:28 +0100424 unsigned int page_sizes = 0;
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100425 struct drm_file *file;
Matthew Auld7393b7e2017-10-06 23:18:28 +0100426 char buf[80];
Chris Wilson73aa8082010-09-30 11:46:12 +0100427 int ret;
428
429 ret = mutex_lock_interruptible(&dev->struct_mutex);
430 if (ret)
431 return ret;
432
Chris Wilson3ef7f222016-10-18 13:02:48 +0100433 seq_printf(m, "%u objects, %llu bytes\n",
Chris Wilson6299f992010-11-24 12:23:44 +0000434 dev_priv->mm.object_count,
435 dev_priv->mm.object_memory);
436
Chris Wilson1544c422016-08-15 13:18:16 +0100437 size = count = 0;
438 mapped_size = mapped_count = 0;
439 purgeable_size = purgeable_count = 0;
Matthew Auld7393b7e2017-10-06 23:18:28 +0100440 huge_size = huge_count = 0;
Chris Wilsonf2123812017-10-16 12:40:37 +0100441
442 spin_lock(&dev_priv->mm.obj_lock);
443 list_for_each_entry(obj, &dev_priv->mm.unbound_list, mm.link) {
Chris Wilson2bd160a2016-08-15 10:48:45 +0100444 size += obj->base.size;
445 ++count;
Chris Wilson6c085a72012-08-20 11:40:46 +0200446
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100447 if (obj->mm.madv == I915_MADV_DONTNEED) {
Chris Wilsonb7abb712012-08-20 11:33:30 +0200448 purgeable_size += obj->base.size;
449 ++purgeable_count;
450 }
Chris Wilson2bd160a2016-08-15 10:48:45 +0100451
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100452 if (obj->mm.mapping) {
Chris Wilson2bd160a2016-08-15 10:48:45 +0100453 mapped_count++;
454 mapped_size += obj->base.size;
Tvrtko Ursulinbe19b102016-04-15 11:34:53 +0100455 }
Matthew Auld7393b7e2017-10-06 23:18:28 +0100456
457 if (obj->mm.page_sizes.sg > I915_GTT_PAGE_SIZE) {
458 huge_count++;
459 huge_size += obj->base.size;
460 page_sizes |= obj->mm.page_sizes.sg;
461 }
Chris Wilson6299f992010-11-24 12:23:44 +0000462 }
Chris Wilson2bd160a2016-08-15 10:48:45 +0100463 seq_printf(m, "%u unbound objects, %llu bytes\n", count, size);
464
465 size = count = dpy_size = dpy_count = 0;
Chris Wilsonf2123812017-10-16 12:40:37 +0100466 list_for_each_entry(obj, &dev_priv->mm.bound_list, mm.link) {
Chris Wilson2bd160a2016-08-15 10:48:45 +0100467 size += obj->base.size;
468 ++count;
469
Chris Wilsonbd3d2252017-10-13 21:26:14 +0100470 if (obj->pin_global) {
Chris Wilson2bd160a2016-08-15 10:48:45 +0100471 dpy_size += obj->base.size;
472 ++dpy_count;
473 }
474
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100475 if (obj->mm.madv == I915_MADV_DONTNEED) {
Chris Wilson2bd160a2016-08-15 10:48:45 +0100476 purgeable_size += obj->base.size;
477 ++purgeable_count;
478 }
479
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100480 if (obj->mm.mapping) {
Chris Wilson2bd160a2016-08-15 10:48:45 +0100481 mapped_count++;
482 mapped_size += obj->base.size;
483 }
Matthew Auld7393b7e2017-10-06 23:18:28 +0100484
485 if (obj->mm.page_sizes.sg > I915_GTT_PAGE_SIZE) {
486 huge_count++;
487 huge_size += obj->base.size;
488 page_sizes |= obj->mm.page_sizes.sg;
489 }
Chris Wilson2bd160a2016-08-15 10:48:45 +0100490 }
Chris Wilsonf2123812017-10-16 12:40:37 +0100491 spin_unlock(&dev_priv->mm.obj_lock);
492
Chris Wilson2bd160a2016-08-15 10:48:45 +0100493 seq_printf(m, "%u bound objects, %llu bytes\n",
494 count, size);
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300495 seq_printf(m, "%u purgeable objects, %llu bytes\n",
Chris Wilsonb7abb712012-08-20 11:33:30 +0200496 purgeable_count, purgeable_size);
Chris Wilson2bd160a2016-08-15 10:48:45 +0100497 seq_printf(m, "%u mapped objects, %llu bytes\n",
498 mapped_count, mapped_size);
Matthew Auld7393b7e2017-10-06 23:18:28 +0100499 seq_printf(m, "%u huge-paged objects (%s) %llu bytes\n",
500 huge_count,
501 stringify_page_sizes(page_sizes, buf, sizeof(buf)),
502 huge_size);
Chris Wilsonbd3d2252017-10-13 21:26:14 +0100503 seq_printf(m, "%u display objects (globally pinned), %llu bytes\n",
Chris Wilson2bd160a2016-08-15 10:48:45 +0100504 dpy_count, dpy_size);
Chris Wilson6299f992010-11-24 12:23:44 +0000505
Matthew Auldb7128ef2017-12-11 15:18:22 +0000506 seq_printf(m, "%llu [%pa] gtt total\n",
507 ggtt->base.total, &ggtt->mappable_end);
Matthew Auld7393b7e2017-10-06 23:18:28 +0100508 seq_printf(m, "Supported page sizes: %s\n",
509 stringify_page_sizes(INTEL_INFO(dev_priv)->page_sizes,
510 buf, sizeof(buf)));
Chris Wilson73aa8082010-09-30 11:46:12 +0100511
Damien Lespiau267f0c92013-06-24 22:59:48 +0100512 seq_putc(m, '\n');
Brad Volkin493018d2014-12-11 12:13:08 -0800513 print_batch_pool_stats(m, dev_priv);
Daniel Vetter1d2ac402016-04-26 19:29:41 +0200514 mutex_unlock(&dev->struct_mutex);
515
516 mutex_lock(&dev->filelist_mutex);
Chris Wilson15da9562016-05-24 14:53:43 +0100517 print_context_stats(m, dev_priv);
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100518 list_for_each_entry_reverse(file, &dev->filelist, lhead) {
519 struct file_stats stats;
Chris Wilsonc84455b2016-08-15 10:49:08 +0100520 struct drm_i915_file_private *file_priv = file->driver_priv;
521 struct drm_i915_gem_request *request;
Tetsuo Handa3ec2f422014-01-03 20:42:18 +0900522 struct task_struct *task;
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100523
Chris Wilson0caf81b2017-06-17 12:57:44 +0100524 mutex_lock(&dev->struct_mutex);
525
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100526 memset(&stats, 0, sizeof(stats));
Chris Wilson6313c202014-03-19 13:45:45 +0000527 stats.file_priv = file->driver_priv;
Chris Wilson5b5ffff2014-06-17 09:56:24 +0100528 spin_lock(&file->table_lock);
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100529 idr_for_each(&file->object_idr, per_file_stats, &stats);
Chris Wilson5b5ffff2014-06-17 09:56:24 +0100530 spin_unlock(&file->table_lock);
Tetsuo Handa3ec2f422014-01-03 20:42:18 +0900531 /*
532 * Although we have a valid reference on file->pid, that does
533 * not guarantee that the task_struct who called get_pid() is
534 * still alive (e.g. get_pid(current) => fork() => exit()).
535 * Therefore, we need to protect this ->comm access using RCU.
536 */
Chris Wilsonc84455b2016-08-15 10:49:08 +0100537 request = list_first_entry_or_null(&file_priv->mm.request_list,
538 struct drm_i915_gem_request,
Chris Wilsonc8659ef2017-03-02 12:25:25 +0000539 client_link);
Tetsuo Handa3ec2f422014-01-03 20:42:18 +0900540 rcu_read_lock();
Chris Wilsonc84455b2016-08-15 10:49:08 +0100541 task = pid_task(request && request->ctx->pid ?
542 request->ctx->pid : file->pid,
543 PIDTYPE_PID);
Brad Volkin493018d2014-12-11 12:13:08 -0800544 print_file_stats(m, task ? task->comm : "<unknown>", stats);
Tetsuo Handa3ec2f422014-01-03 20:42:18 +0900545 rcu_read_unlock();
Chris Wilson0caf81b2017-06-17 12:57:44 +0100546
Chris Wilsonc84455b2016-08-15 10:49:08 +0100547 mutex_unlock(&dev->struct_mutex);
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100548 }
Daniel Vetter1d2ac402016-04-26 19:29:41 +0200549 mutex_unlock(&dev->filelist_mutex);
Chris Wilson73aa8082010-09-30 11:46:12 +0100550
551 return 0;
552}
553
Damien Lespiauaee56cf2013-06-24 22:59:49 +0100554static int i915_gem_gtt_info(struct seq_file *m, void *data)
Chris Wilson08c18322011-01-10 00:00:24 +0000555{
Damien Lespiau9f25d002014-05-13 15:30:28 +0100556 struct drm_info_node *node = m->private;
David Weinehall36cdd012016-08-22 13:59:31 +0300557 struct drm_i915_private *dev_priv = node_to_i915(node);
558 struct drm_device *dev = &dev_priv->drm;
Chris Wilsonf2123812017-10-16 12:40:37 +0100559 struct drm_i915_gem_object **objects;
Chris Wilson08c18322011-01-10 00:00:24 +0000560 struct drm_i915_gem_object *obj;
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300561 u64 total_obj_size, total_gtt_size;
Chris Wilsonf2123812017-10-16 12:40:37 +0100562 unsigned long nobject, n;
Chris Wilson08c18322011-01-10 00:00:24 +0000563 int count, ret;
564
Chris Wilsonf2123812017-10-16 12:40:37 +0100565 nobject = READ_ONCE(dev_priv->mm.object_count);
566 objects = kvmalloc_array(nobject, sizeof(*objects), GFP_KERNEL);
567 if (!objects)
568 return -ENOMEM;
569
Chris Wilson08c18322011-01-10 00:00:24 +0000570 ret = mutex_lock_interruptible(&dev->struct_mutex);
571 if (ret)
572 return ret;
573
Chris Wilsonf2123812017-10-16 12:40:37 +0100574 count = 0;
575 spin_lock(&dev_priv->mm.obj_lock);
576 list_for_each_entry(obj, &dev_priv->mm.bound_list, mm.link) {
577 objects[count++] = obj;
578 if (count == nobject)
579 break;
580 }
581 spin_unlock(&dev_priv->mm.obj_lock);
582
583 total_obj_size = total_gtt_size = 0;
584 for (n = 0; n < count; n++) {
585 obj = objects[n];
586
Damien Lespiau267f0c92013-06-24 22:59:48 +0100587 seq_puts(m, " ");
Chris Wilson08c18322011-01-10 00:00:24 +0000588 describe_obj(m, obj);
Damien Lespiau267f0c92013-06-24 22:59:48 +0100589 seq_putc(m, '\n');
Chris Wilson08c18322011-01-10 00:00:24 +0000590 total_obj_size += obj->base.size;
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100591 total_gtt_size += i915_gem_obj_total_ggtt_size(obj);
Chris Wilson08c18322011-01-10 00:00:24 +0000592 }
593
594 mutex_unlock(&dev->struct_mutex);
595
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300596 seq_printf(m, "Total %d objects, %llu bytes, %llu GTT size\n",
Chris Wilson08c18322011-01-10 00:00:24 +0000597 count, total_obj_size, total_gtt_size);
Chris Wilsonf2123812017-10-16 12:40:37 +0100598 kvfree(objects);
Chris Wilson08c18322011-01-10 00:00:24 +0000599
600 return 0;
601}
602
Brad Volkin493018d2014-12-11 12:13:08 -0800603static int i915_gem_batch_pool_info(struct seq_file *m, void *data)
604{
David Weinehall36cdd012016-08-22 13:59:31 +0300605 struct drm_i915_private *dev_priv = node_to_i915(m->private);
606 struct drm_device *dev = &dev_priv->drm;
Brad Volkin493018d2014-12-11 12:13:08 -0800607 struct drm_i915_gem_object *obj;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000608 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +0530609 enum intel_engine_id id;
Chris Wilson8d9d5742015-04-07 16:20:38 +0100610 int total = 0;
Dave Gordonb4ac5af2016-03-24 11:20:38 +0000611 int ret, j;
Brad Volkin493018d2014-12-11 12:13:08 -0800612
613 ret = mutex_lock_interruptible(&dev->struct_mutex);
614 if (ret)
615 return ret;
616
Akash Goel3b3f1652016-10-13 22:44:48 +0530617 for_each_engine(engine, dev_priv, id) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000618 for (j = 0; j < ARRAY_SIZE(engine->batch_pool.cache_list); j++) {
Chris Wilson8d9d5742015-04-07 16:20:38 +0100619 int count;
620
621 count = 0;
622 list_for_each_entry(obj,
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000623 &engine->batch_pool.cache_list[j],
Chris Wilson8d9d5742015-04-07 16:20:38 +0100624 batch_pool_link)
625 count++;
626 seq_printf(m, "%s cache[%d]: %d objects\n",
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000627 engine->name, j, count);
Chris Wilson8d9d5742015-04-07 16:20:38 +0100628
629 list_for_each_entry(obj,
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000630 &engine->batch_pool.cache_list[j],
Chris Wilson8d9d5742015-04-07 16:20:38 +0100631 batch_pool_link) {
632 seq_puts(m, " ");
633 describe_obj(m, obj);
634 seq_putc(m, '\n');
635 }
636
637 total += count;
Chris Wilson06fbca72015-04-07 16:20:36 +0100638 }
Brad Volkin493018d2014-12-11 12:13:08 -0800639 }
640
Chris Wilson8d9d5742015-04-07 16:20:38 +0100641 seq_printf(m, "total: %d\n", total);
Brad Volkin493018d2014-12-11 12:13:08 -0800642
643 mutex_unlock(&dev->struct_mutex);
644
645 return 0;
646}
647
Ben Gamari20172632009-02-17 20:08:50 -0500648static int i915_interrupt_info(struct seq_file *m, void *data)
649{
David Weinehall36cdd012016-08-22 13:59:31 +0300650 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000651 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +0530652 enum intel_engine_id id;
Chris Wilson4bb05042016-09-03 07:53:43 +0100653 int i, pipe;
Chris Wilsonde227ef2010-07-03 07:58:38 +0100654
Paulo Zanonic8c8fb32013-11-27 18:21:54 -0200655 intel_runtime_pm_get(dev_priv);
Ben Gamari20172632009-02-17 20:08:50 -0500656
David Weinehall36cdd012016-08-22 13:59:31 +0300657 if (IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä74e1ca82014-04-09 13:28:09 +0300658 seq_printf(m, "Master Interrupt Control:\t%08x\n",
659 I915_READ(GEN8_MASTER_IRQ));
660
661 seq_printf(m, "Display IER:\t%08x\n",
662 I915_READ(VLV_IER));
663 seq_printf(m, "Display IIR:\t%08x\n",
664 I915_READ(VLV_IIR));
665 seq_printf(m, "Display IIR_RW:\t%08x\n",
666 I915_READ(VLV_IIR_RW));
667 seq_printf(m, "Display IMR:\t%08x\n",
668 I915_READ(VLV_IMR));
Chris Wilson9c870d02016-10-24 13:42:15 +0100669 for_each_pipe(dev_priv, pipe) {
670 enum intel_display_power_domain power_domain;
671
672 power_domain = POWER_DOMAIN_PIPE(pipe);
673 if (!intel_display_power_get_if_enabled(dev_priv,
674 power_domain)) {
675 seq_printf(m, "Pipe %c power disabled\n",
676 pipe_name(pipe));
677 continue;
678 }
679
Ville Syrjälä74e1ca82014-04-09 13:28:09 +0300680 seq_printf(m, "Pipe %c stat:\t%08x\n",
681 pipe_name(pipe),
682 I915_READ(PIPESTAT(pipe)));
683
Chris Wilson9c870d02016-10-24 13:42:15 +0100684 intel_display_power_put(dev_priv, power_domain);
685 }
686
687 intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
Ville Syrjälä74e1ca82014-04-09 13:28:09 +0300688 seq_printf(m, "Port hotplug:\t%08x\n",
689 I915_READ(PORT_HOTPLUG_EN));
690 seq_printf(m, "DPFLIPSTAT:\t%08x\n",
691 I915_READ(VLV_DPFLIPSTAT));
692 seq_printf(m, "DPINVGTT:\t%08x\n",
693 I915_READ(DPINVGTT));
Chris Wilson9c870d02016-10-24 13:42:15 +0100694 intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
Ville Syrjälä74e1ca82014-04-09 13:28:09 +0300695
696 for (i = 0; i < 4; i++) {
697 seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
698 i, I915_READ(GEN8_GT_IMR(i)));
699 seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
700 i, I915_READ(GEN8_GT_IIR(i)));
701 seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
702 i, I915_READ(GEN8_GT_IER(i)));
703 }
704
705 seq_printf(m, "PCU interrupt mask:\t%08x\n",
706 I915_READ(GEN8_PCU_IMR));
707 seq_printf(m, "PCU interrupt identity:\t%08x\n",
708 I915_READ(GEN8_PCU_IIR));
709 seq_printf(m, "PCU interrupt enable:\t%08x\n",
710 I915_READ(GEN8_PCU_IER));
David Weinehall36cdd012016-08-22 13:59:31 +0300711 } else if (INTEL_GEN(dev_priv) >= 8) {
Ben Widawskya123f152013-11-02 21:07:10 -0700712 seq_printf(m, "Master Interrupt Control:\t%08x\n",
713 I915_READ(GEN8_MASTER_IRQ));
714
715 for (i = 0; i < 4; i++) {
716 seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
717 i, I915_READ(GEN8_GT_IMR(i)));
718 seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
719 i, I915_READ(GEN8_GT_IIR(i)));
720 seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
721 i, I915_READ(GEN8_GT_IER(i)));
722 }
723
Damien Lespiau055e3932014-08-18 13:49:10 +0100724 for_each_pipe(dev_priv, pipe) {
Imre Deake1296492016-02-12 18:55:17 +0200725 enum intel_display_power_domain power_domain;
726
727 power_domain = POWER_DOMAIN_PIPE(pipe);
728 if (!intel_display_power_get_if_enabled(dev_priv,
729 power_domain)) {
Paulo Zanoni22c59962014-08-08 17:45:32 -0300730 seq_printf(m, "Pipe %c power disabled\n",
731 pipe_name(pipe));
732 continue;
733 }
Ben Widawskya123f152013-11-02 21:07:10 -0700734 seq_printf(m, "Pipe %c IMR:\t%08x\n",
Damien Lespiau07d27e22014-03-03 17:31:46 +0000735 pipe_name(pipe),
736 I915_READ(GEN8_DE_PIPE_IMR(pipe)));
Ben Widawskya123f152013-11-02 21:07:10 -0700737 seq_printf(m, "Pipe %c IIR:\t%08x\n",
Damien Lespiau07d27e22014-03-03 17:31:46 +0000738 pipe_name(pipe),
739 I915_READ(GEN8_DE_PIPE_IIR(pipe)));
Ben Widawskya123f152013-11-02 21:07:10 -0700740 seq_printf(m, "Pipe %c IER:\t%08x\n",
Damien Lespiau07d27e22014-03-03 17:31:46 +0000741 pipe_name(pipe),
742 I915_READ(GEN8_DE_PIPE_IER(pipe)));
Imre Deake1296492016-02-12 18:55:17 +0200743
744 intel_display_power_put(dev_priv, power_domain);
Ben Widawskya123f152013-11-02 21:07:10 -0700745 }
746
747 seq_printf(m, "Display Engine port interrupt mask:\t%08x\n",
748 I915_READ(GEN8_DE_PORT_IMR));
749 seq_printf(m, "Display Engine port interrupt identity:\t%08x\n",
750 I915_READ(GEN8_DE_PORT_IIR));
751 seq_printf(m, "Display Engine port interrupt enable:\t%08x\n",
752 I915_READ(GEN8_DE_PORT_IER));
753
754 seq_printf(m, "Display Engine misc interrupt mask:\t%08x\n",
755 I915_READ(GEN8_DE_MISC_IMR));
756 seq_printf(m, "Display Engine misc interrupt identity:\t%08x\n",
757 I915_READ(GEN8_DE_MISC_IIR));
758 seq_printf(m, "Display Engine misc interrupt enable:\t%08x\n",
759 I915_READ(GEN8_DE_MISC_IER));
760
761 seq_printf(m, "PCU interrupt mask:\t%08x\n",
762 I915_READ(GEN8_PCU_IMR));
763 seq_printf(m, "PCU interrupt identity:\t%08x\n",
764 I915_READ(GEN8_PCU_IIR));
765 seq_printf(m, "PCU interrupt enable:\t%08x\n",
766 I915_READ(GEN8_PCU_IER));
David Weinehall36cdd012016-08-22 13:59:31 +0300767 } else if (IS_VALLEYVIEW(dev_priv)) {
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700768 seq_printf(m, "Display IER:\t%08x\n",
769 I915_READ(VLV_IER));
770 seq_printf(m, "Display IIR:\t%08x\n",
771 I915_READ(VLV_IIR));
772 seq_printf(m, "Display IIR_RW:\t%08x\n",
773 I915_READ(VLV_IIR_RW));
774 seq_printf(m, "Display IMR:\t%08x\n",
775 I915_READ(VLV_IMR));
Chris Wilson4f4631a2017-02-10 13:36:32 +0000776 for_each_pipe(dev_priv, pipe) {
777 enum intel_display_power_domain power_domain;
778
779 power_domain = POWER_DOMAIN_PIPE(pipe);
780 if (!intel_display_power_get_if_enabled(dev_priv,
781 power_domain)) {
782 seq_printf(m, "Pipe %c power disabled\n",
783 pipe_name(pipe));
784 continue;
785 }
786
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700787 seq_printf(m, "Pipe %c stat:\t%08x\n",
788 pipe_name(pipe),
789 I915_READ(PIPESTAT(pipe)));
Chris Wilson4f4631a2017-02-10 13:36:32 +0000790 intel_display_power_put(dev_priv, power_domain);
791 }
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700792
793 seq_printf(m, "Master IER:\t%08x\n",
794 I915_READ(VLV_MASTER_IER));
795
796 seq_printf(m, "Render IER:\t%08x\n",
797 I915_READ(GTIER));
798 seq_printf(m, "Render IIR:\t%08x\n",
799 I915_READ(GTIIR));
800 seq_printf(m, "Render IMR:\t%08x\n",
801 I915_READ(GTIMR));
802
803 seq_printf(m, "PM IER:\t\t%08x\n",
804 I915_READ(GEN6_PMIER));
805 seq_printf(m, "PM IIR:\t\t%08x\n",
806 I915_READ(GEN6_PMIIR));
807 seq_printf(m, "PM IMR:\t\t%08x\n",
808 I915_READ(GEN6_PMIMR));
809
810 seq_printf(m, "Port hotplug:\t%08x\n",
811 I915_READ(PORT_HOTPLUG_EN));
812 seq_printf(m, "DPFLIPSTAT:\t%08x\n",
813 I915_READ(VLV_DPFLIPSTAT));
814 seq_printf(m, "DPINVGTT:\t%08x\n",
815 I915_READ(DPINVGTT));
816
David Weinehall36cdd012016-08-22 13:59:31 +0300817 } else if (!HAS_PCH_SPLIT(dev_priv)) {
Zhenyu Wang5f6a1692009-08-10 21:37:24 +0800818 seq_printf(m, "Interrupt enable: %08x\n",
819 I915_READ(IER));
820 seq_printf(m, "Interrupt identity: %08x\n",
821 I915_READ(IIR));
822 seq_printf(m, "Interrupt mask: %08x\n",
823 I915_READ(IMR));
Damien Lespiau055e3932014-08-18 13:49:10 +0100824 for_each_pipe(dev_priv, pipe)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800825 seq_printf(m, "Pipe %c stat: %08x\n",
826 pipe_name(pipe),
827 I915_READ(PIPESTAT(pipe)));
Zhenyu Wang5f6a1692009-08-10 21:37:24 +0800828 } else {
829 seq_printf(m, "North Display Interrupt enable: %08x\n",
830 I915_READ(DEIER));
831 seq_printf(m, "North Display Interrupt identity: %08x\n",
832 I915_READ(DEIIR));
833 seq_printf(m, "North Display Interrupt mask: %08x\n",
834 I915_READ(DEIMR));
835 seq_printf(m, "South Display Interrupt enable: %08x\n",
836 I915_READ(SDEIER));
837 seq_printf(m, "South Display Interrupt identity: %08x\n",
838 I915_READ(SDEIIR));
839 seq_printf(m, "South Display Interrupt mask: %08x\n",
840 I915_READ(SDEIMR));
841 seq_printf(m, "Graphics Interrupt enable: %08x\n",
842 I915_READ(GTIER));
843 seq_printf(m, "Graphics Interrupt identity: %08x\n",
844 I915_READ(GTIIR));
845 seq_printf(m, "Graphics Interrupt mask: %08x\n",
846 I915_READ(GTIMR));
847 }
Chris Wilsond5acadf2017-12-09 10:44:18 +0000848 if (INTEL_GEN(dev_priv) >= 6) {
849 for_each_engine(engine, dev_priv, id) {
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100850 seq_printf(m,
851 "Graphics Interrupt mask (%s): %08x\n",
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000852 engine->name, I915_READ_IMR(engine));
Chris Wilson9862e602011-01-04 22:22:17 +0000853 }
Chris Wilson9862e602011-01-04 22:22:17 +0000854 }
Paulo Zanonic8c8fb32013-11-27 18:21:54 -0200855 intel_runtime_pm_put(dev_priv);
Chris Wilsonde227ef2010-07-03 07:58:38 +0100856
Ben Gamari20172632009-02-17 20:08:50 -0500857 return 0;
858}
859
Chris Wilsona6172a82009-02-11 14:26:38 +0000860static int i915_gem_fence_regs_info(struct seq_file *m, void *data)
861{
David Weinehall36cdd012016-08-22 13:59:31 +0300862 struct drm_i915_private *dev_priv = node_to_i915(m->private);
863 struct drm_device *dev = &dev_priv->drm;
Chris Wilsonde227ef2010-07-03 07:58:38 +0100864 int i, ret;
865
866 ret = mutex_lock_interruptible(&dev->struct_mutex);
867 if (ret)
868 return ret;
Chris Wilsona6172a82009-02-11 14:26:38 +0000869
Chris Wilsona6172a82009-02-11 14:26:38 +0000870 seq_printf(m, "Total fences = %d\n", dev_priv->num_fence_regs);
871 for (i = 0; i < dev_priv->num_fence_regs; i++) {
Chris Wilson49ef5292016-08-18 17:17:00 +0100872 struct i915_vma *vma = dev_priv->fence_regs[i].vma;
Chris Wilsona6172a82009-02-11 14:26:38 +0000873
Chris Wilson6c085a72012-08-20 11:40:46 +0200874 seq_printf(m, "Fence %d, pin count = %d, object = ",
875 i, dev_priv->fence_regs[i].pin_count);
Chris Wilson49ef5292016-08-18 17:17:00 +0100876 if (!vma)
Damien Lespiau267f0c92013-06-24 22:59:48 +0100877 seq_puts(m, "unused");
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100878 else
Chris Wilson49ef5292016-08-18 17:17:00 +0100879 describe_obj(m, vma->obj);
Damien Lespiau267f0c92013-06-24 22:59:48 +0100880 seq_putc(m, '\n');
Chris Wilsona6172a82009-02-11 14:26:38 +0000881 }
882
Chris Wilson05394f32010-11-08 19:18:58 +0000883 mutex_unlock(&dev->struct_mutex);
Chris Wilsona6172a82009-02-11 14:26:38 +0000884 return 0;
885}
886
Chris Wilson98a2f412016-10-12 10:05:18 +0100887#if IS_ENABLED(CONFIG_DRM_I915_CAPTURE_ERROR)
Chris Wilson5a4c6f12017-02-14 16:46:11 +0000888static ssize_t gpu_state_read(struct file *file, char __user *ubuf,
889 size_t count, loff_t *pos)
890{
891 struct i915_gpu_state *error = file->private_data;
892 struct drm_i915_error_state_buf str;
893 ssize_t ret;
894 loff_t tmp;
895
896 if (!error)
897 return 0;
898
899 ret = i915_error_state_buf_init(&str, error->i915, count, *pos);
900 if (ret)
901 return ret;
902
903 ret = i915_error_state_to_str(&str, error);
904 if (ret)
905 goto out;
906
907 tmp = 0;
908 ret = simple_read_from_buffer(ubuf, count, &tmp, str.buf, str.bytes);
909 if (ret < 0)
910 goto out;
911
912 *pos = str.start + ret;
913out:
914 i915_error_state_buf_release(&str);
915 return ret;
916}
917
918static int gpu_state_release(struct inode *inode, struct file *file)
919{
920 i915_gpu_state_put(file->private_data);
921 return 0;
922}
923
924static int i915_gpu_info_open(struct inode *inode, struct file *file)
925{
Chris Wilson090e5fe2017-03-28 14:14:07 +0100926 struct drm_i915_private *i915 = inode->i_private;
Chris Wilson5a4c6f12017-02-14 16:46:11 +0000927 struct i915_gpu_state *gpu;
928
Chris Wilson090e5fe2017-03-28 14:14:07 +0100929 intel_runtime_pm_get(i915);
930 gpu = i915_capture_gpu_state(i915);
931 intel_runtime_pm_put(i915);
Chris Wilson5a4c6f12017-02-14 16:46:11 +0000932 if (!gpu)
933 return -ENOMEM;
934
935 file->private_data = gpu;
936 return 0;
937}
938
939static const struct file_operations i915_gpu_info_fops = {
940 .owner = THIS_MODULE,
941 .open = i915_gpu_info_open,
942 .read = gpu_state_read,
943 .llseek = default_llseek,
944 .release = gpu_state_release,
945};
Chris Wilson98a2f412016-10-12 10:05:18 +0100946
Daniel Vetterd5442302012-04-27 15:17:40 +0200947static ssize_t
948i915_error_state_write(struct file *filp,
949 const char __user *ubuf,
950 size_t cnt,
951 loff_t *ppos)
952{
Chris Wilson5a4c6f12017-02-14 16:46:11 +0000953 struct i915_gpu_state *error = filp->private_data;
954
955 if (!error)
956 return 0;
Daniel Vetterd5442302012-04-27 15:17:40 +0200957
958 DRM_DEBUG_DRIVER("Resetting error state\n");
Chris Wilson5a4c6f12017-02-14 16:46:11 +0000959 i915_reset_error_state(error->i915);
Daniel Vetterd5442302012-04-27 15:17:40 +0200960
961 return cnt;
962}
963
964static int i915_error_state_open(struct inode *inode, struct file *file)
965{
Chris Wilson5a4c6f12017-02-14 16:46:11 +0000966 file->private_data = i915_first_error_state(inode->i_private);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300967 return 0;
Daniel Vetterd5442302012-04-27 15:17:40 +0200968}
969
Daniel Vetterd5442302012-04-27 15:17:40 +0200970static const struct file_operations i915_error_state_fops = {
971 .owner = THIS_MODULE,
972 .open = i915_error_state_open,
Chris Wilson5a4c6f12017-02-14 16:46:11 +0000973 .read = gpu_state_read,
Daniel Vetterd5442302012-04-27 15:17:40 +0200974 .write = i915_error_state_write,
975 .llseek = default_llseek,
Chris Wilson5a4c6f12017-02-14 16:46:11 +0000976 .release = gpu_state_release,
Daniel Vetterd5442302012-04-27 15:17:40 +0200977};
Chris Wilson98a2f412016-10-12 10:05:18 +0100978#endif
979
Kees Cook647416f2013-03-10 14:10:06 -0700980static int
Kees Cook647416f2013-03-10 14:10:06 -0700981i915_next_seqno_set(void *data, u64 val)
Mika Kuoppala40633212012-12-04 15:12:00 +0200982{
David Weinehall36cdd012016-08-22 13:59:31 +0300983 struct drm_i915_private *dev_priv = data;
984 struct drm_device *dev = &dev_priv->drm;
Mika Kuoppala40633212012-12-04 15:12:00 +0200985 int ret;
986
Mika Kuoppala40633212012-12-04 15:12:00 +0200987 ret = mutex_lock_interruptible(&dev->struct_mutex);
988 if (ret)
989 return ret;
990
Chris Wilson73cb9702016-10-28 13:58:46 +0100991 ret = i915_gem_set_global_seqno(dev, val);
Mika Kuoppala40633212012-12-04 15:12:00 +0200992 mutex_unlock(&dev->struct_mutex);
993
Kees Cook647416f2013-03-10 14:10:06 -0700994 return ret;
Mika Kuoppala40633212012-12-04 15:12:00 +0200995}
996
Kees Cook647416f2013-03-10 14:10:06 -0700997DEFINE_SIMPLE_ATTRIBUTE(i915_next_seqno_fops,
Chris Wilson9b6586a2017-02-23 07:44:08 +0000998 NULL, i915_next_seqno_set,
Mika Kuoppala3a3b4f92013-04-12 12:10:05 +0300999 "0x%llx\n");
Mika Kuoppala40633212012-12-04 15:12:00 +02001000
Deepak Sadb4bd12014-03-31 11:30:02 +05301001static int i915_frequency_info(struct seq_file *m, void *unused)
Jesse Barnesf97108d2010-01-29 11:27:07 -08001002{
David Weinehall36cdd012016-08-22 13:59:31 +03001003 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01001004 struct intel_rps *rps = &dev_priv->gt_pm.rps;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001005 int ret = 0;
1006
1007 intel_runtime_pm_get(dev_priv);
Jesse Barnesf97108d2010-01-29 11:27:07 -08001008
David Weinehall36cdd012016-08-22 13:59:31 +03001009 if (IS_GEN5(dev_priv)) {
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001010 u16 rgvswctl = I915_READ16(MEMSWCTL);
1011 u16 rgvstat = I915_READ16(MEMSTAT_ILK);
1012
1013 seq_printf(m, "Requested P-state: %d\n", (rgvswctl >> 8) & 0xf);
1014 seq_printf(m, "Requested VID: %d\n", rgvswctl & 0x3f);
1015 seq_printf(m, "Current VID: %d\n", (rgvstat & MEMSTAT_VID_MASK) >>
1016 MEMSTAT_VID_SHIFT);
1017 seq_printf(m, "Current P-state: %d\n",
1018 (rgvstat & MEMSTAT_PSTATE_MASK) >> MEMSTAT_PSTATE_SHIFT);
David Weinehall36cdd012016-08-22 13:59:31 +03001019 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Sagar Arun Kamble0d6fc922017-10-10 22:30:02 +01001020 u32 rpmodectl, freq_sts;
Wayne Boyer666a4532015-12-09 12:29:35 -08001021
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01001022 mutex_lock(&dev_priv->pcu_lock);
Sagar Arun Kamble0d6fc922017-10-10 22:30:02 +01001023
1024 rpmodectl = I915_READ(GEN6_RP_CONTROL);
1025 seq_printf(m, "Video Turbo Mode: %s\n",
1026 yesno(rpmodectl & GEN6_RP_MEDIA_TURBO));
1027 seq_printf(m, "HW control enabled: %s\n",
1028 yesno(rpmodectl & GEN6_RP_ENABLE));
1029 seq_printf(m, "SW control enabled: %s\n",
1030 yesno((rpmodectl & GEN6_RP_MEDIA_MODE_MASK) ==
1031 GEN6_RP_MEDIA_SW_MODE));
1032
Wayne Boyer666a4532015-12-09 12:29:35 -08001033 freq_sts = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
1034 seq_printf(m, "PUNIT_REG_GPU_FREQ_STS: 0x%08x\n", freq_sts);
1035 seq_printf(m, "DDR freq: %d MHz\n", dev_priv->mem_freq);
1036
1037 seq_printf(m, "actual GPU freq: %d MHz\n",
1038 intel_gpu_freq(dev_priv, (freq_sts >> 8) & 0xff));
1039
1040 seq_printf(m, "current GPU freq: %d MHz\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01001041 intel_gpu_freq(dev_priv, rps->cur_freq));
Wayne Boyer666a4532015-12-09 12:29:35 -08001042
1043 seq_printf(m, "max GPU freq: %d MHz\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01001044 intel_gpu_freq(dev_priv, rps->max_freq));
Wayne Boyer666a4532015-12-09 12:29:35 -08001045
1046 seq_printf(m, "min GPU freq: %d MHz\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01001047 intel_gpu_freq(dev_priv, rps->min_freq));
Wayne Boyer666a4532015-12-09 12:29:35 -08001048
1049 seq_printf(m, "idle GPU freq: %d MHz\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01001050 intel_gpu_freq(dev_priv, rps->idle_freq));
Wayne Boyer666a4532015-12-09 12:29:35 -08001051
1052 seq_printf(m,
1053 "efficient (RPe) frequency: %d MHz\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01001054 intel_gpu_freq(dev_priv, rps->efficient_freq));
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01001055 mutex_unlock(&dev_priv->pcu_lock);
David Weinehall36cdd012016-08-22 13:59:31 +03001056 } else if (INTEL_GEN(dev_priv) >= 6) {
Bob Paauwe35040562015-06-25 14:54:07 -07001057 u32 rp_state_limits;
1058 u32 gt_perf_status;
1059 u32 rp_state_cap;
Chris Wilson0d8f9492014-03-27 09:06:14 +00001060 u32 rpmodectl, rpinclimit, rpdeclimit;
Chris Wilson8e8c06c2013-08-26 19:51:01 -03001061 u32 rpstat, cagf, reqf;
Jesse Barnesccab5c82011-01-18 15:49:25 -08001062 u32 rpupei, rpcurup, rpprevup;
1063 u32 rpdownei, rpcurdown, rpprevdown;
Paulo Zanoni9dd3c602014-08-01 18:14:48 -03001064 u32 pm_ier, pm_imr, pm_isr, pm_iir, pm_mask;
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001065 int max_freq;
1066
Bob Paauwe35040562015-06-25 14:54:07 -07001067 rp_state_limits = I915_READ(GEN6_RP_STATE_LIMITS);
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02001068 if (IS_GEN9_LP(dev_priv)) {
Bob Paauwe35040562015-06-25 14:54:07 -07001069 rp_state_cap = I915_READ(BXT_RP_STATE_CAP);
1070 gt_perf_status = I915_READ(BXT_GT_PERF_STATUS);
1071 } else {
1072 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
1073 gt_perf_status = I915_READ(GEN6_GT_PERF_STATUS);
1074 }
1075
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001076 /* RPSTAT1 is in the GT power well */
Mika Kuoppala59bad942015-01-16 11:34:40 +02001077 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001078
Chris Wilson8e8c06c2013-08-26 19:51:01 -03001079 reqf = I915_READ(GEN6_RPNSWREQ);
Rodrigo Vivi35ceabf2017-07-06 13:41:13 -07001080 if (INTEL_GEN(dev_priv) >= 9)
Akash Goel60260a52015-03-06 11:07:21 +05301081 reqf >>= 23;
1082 else {
1083 reqf &= ~GEN6_TURBO_DISABLE;
David Weinehall36cdd012016-08-22 13:59:31 +03001084 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Akash Goel60260a52015-03-06 11:07:21 +05301085 reqf >>= 24;
1086 else
1087 reqf >>= 25;
1088 }
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02001089 reqf = intel_gpu_freq(dev_priv, reqf);
Chris Wilson8e8c06c2013-08-26 19:51:01 -03001090
Chris Wilson0d8f9492014-03-27 09:06:14 +00001091 rpmodectl = I915_READ(GEN6_RP_CONTROL);
1092 rpinclimit = I915_READ(GEN6_RP_UP_THRESHOLD);
1093 rpdeclimit = I915_READ(GEN6_RP_DOWN_THRESHOLD);
1094
Jesse Barnesccab5c82011-01-18 15:49:25 -08001095 rpstat = I915_READ(GEN6_RPSTAT1);
Akash Goeld6cda9c2016-04-23 00:05:46 +05301096 rpupei = I915_READ(GEN6_RP_CUR_UP_EI) & GEN6_CURICONT_MASK;
1097 rpcurup = I915_READ(GEN6_RP_CUR_UP) & GEN6_CURBSYTAVG_MASK;
1098 rpprevup = I915_READ(GEN6_RP_PREV_UP) & GEN6_CURBSYTAVG_MASK;
1099 rpdownei = I915_READ(GEN6_RP_CUR_DOWN_EI) & GEN6_CURIAVG_MASK;
1100 rpcurdown = I915_READ(GEN6_RP_CUR_DOWN) & GEN6_CURBSYTAVG_MASK;
1101 rpprevdown = I915_READ(GEN6_RP_PREV_DOWN) & GEN6_CURBSYTAVG_MASK;
Tvrtko Ursulinc84b2702017-11-21 18:18:44 +00001102 cagf = intel_gpu_freq(dev_priv,
1103 intel_get_cagf(dev_priv, rpstat));
Jesse Barnesccab5c82011-01-18 15:49:25 -08001104
Mika Kuoppala59bad942015-01-16 11:34:40 +02001105 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01001106
David Weinehall36cdd012016-08-22 13:59:31 +03001107 if (IS_GEN6(dev_priv) || IS_GEN7(dev_priv)) {
Paulo Zanoni9dd3c602014-08-01 18:14:48 -03001108 pm_ier = I915_READ(GEN6_PMIER);
1109 pm_imr = I915_READ(GEN6_PMIMR);
1110 pm_isr = I915_READ(GEN6_PMISR);
1111 pm_iir = I915_READ(GEN6_PMIIR);
1112 pm_mask = I915_READ(GEN6_PMINTRMSK);
1113 } else {
1114 pm_ier = I915_READ(GEN8_GT_IER(2));
1115 pm_imr = I915_READ(GEN8_GT_IMR(2));
1116 pm_isr = I915_READ(GEN8_GT_ISR(2));
1117 pm_iir = I915_READ(GEN8_GT_IIR(2));
1118 pm_mask = I915_READ(GEN6_PMINTRMSK);
1119 }
Sagar Arun Kamble960e5462017-10-10 22:29:59 +01001120 seq_printf(m, "Video Turbo Mode: %s\n",
1121 yesno(rpmodectl & GEN6_RP_MEDIA_TURBO));
1122 seq_printf(m, "HW control enabled: %s\n",
1123 yesno(rpmodectl & GEN6_RP_ENABLE));
1124 seq_printf(m, "SW control enabled: %s\n",
1125 yesno((rpmodectl & GEN6_RP_MEDIA_MODE_MASK) ==
1126 GEN6_RP_MEDIA_SW_MODE));
Chris Wilson0d8f9492014-03-27 09:06:14 +00001127 seq_printf(m, "PM IER=0x%08x IMR=0x%08x ISR=0x%08x IIR=0x%08x, MASK=0x%08x\n",
Paulo Zanoni9dd3c602014-08-01 18:14:48 -03001128 pm_ier, pm_imr, pm_isr, pm_iir, pm_mask);
Sagar Arun Kamble5dd04552017-03-11 08:07:00 +05301129 seq_printf(m, "pm_intrmsk_mbz: 0x%08x\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01001130 rps->pm_intrmsk_mbz);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001131 seq_printf(m, "GT_PERF_STATUS: 0x%08x\n", gt_perf_status);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001132 seq_printf(m, "Render p-state ratio: %d\n",
Rodrigo Vivi35ceabf2017-07-06 13:41:13 -07001133 (gt_perf_status & (INTEL_GEN(dev_priv) >= 9 ? 0x1ff00 : 0xff00)) >> 8);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001134 seq_printf(m, "Render p-state VID: %d\n",
1135 gt_perf_status & 0xff);
1136 seq_printf(m, "Render p-state limit: %d\n",
1137 rp_state_limits & 0xff);
Chris Wilson0d8f9492014-03-27 09:06:14 +00001138 seq_printf(m, "RPSTAT1: 0x%08x\n", rpstat);
1139 seq_printf(m, "RPMODECTL: 0x%08x\n", rpmodectl);
1140 seq_printf(m, "RPINCLIMIT: 0x%08x\n", rpinclimit);
1141 seq_printf(m, "RPDECLIMIT: 0x%08x\n", rpdeclimit);
Chris Wilson8e8c06c2013-08-26 19:51:01 -03001142 seq_printf(m, "RPNSWREQ: %dMHz\n", reqf);
Ben Widawskyf82855d2013-01-29 12:00:15 -08001143 seq_printf(m, "CAGF: %dMHz\n", cagf);
Akash Goeld6cda9c2016-04-23 00:05:46 +05301144 seq_printf(m, "RP CUR UP EI: %d (%dus)\n",
1145 rpupei, GT_PM_INTERVAL_TO_US(dev_priv, rpupei));
1146 seq_printf(m, "RP CUR UP: %d (%dus)\n",
1147 rpcurup, GT_PM_INTERVAL_TO_US(dev_priv, rpcurup));
1148 seq_printf(m, "RP PREV UP: %d (%dus)\n",
1149 rpprevup, GT_PM_INTERVAL_TO_US(dev_priv, rpprevup));
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01001150 seq_printf(m, "Up threshold: %d%%\n", rps->up_threshold);
Chris Wilsond86ed342015-04-27 13:41:19 +01001151
Akash Goeld6cda9c2016-04-23 00:05:46 +05301152 seq_printf(m, "RP CUR DOWN EI: %d (%dus)\n",
1153 rpdownei, GT_PM_INTERVAL_TO_US(dev_priv, rpdownei));
1154 seq_printf(m, "RP CUR DOWN: %d (%dus)\n",
1155 rpcurdown, GT_PM_INTERVAL_TO_US(dev_priv, rpcurdown));
1156 seq_printf(m, "RP PREV DOWN: %d (%dus)\n",
1157 rpprevdown, GT_PM_INTERVAL_TO_US(dev_priv, rpprevdown));
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01001158 seq_printf(m, "Down threshold: %d%%\n", rps->down_threshold);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001159
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02001160 max_freq = (IS_GEN9_LP(dev_priv) ? rp_state_cap >> 0 :
Bob Paauwe35040562015-06-25 14:54:07 -07001161 rp_state_cap >> 16) & 0xff;
Rodrigo Vivi35ceabf2017-07-06 13:41:13 -07001162 max_freq *= (IS_GEN9_BC(dev_priv) ||
1163 IS_CANNONLAKE(dev_priv) ? GEN9_FREQ_SCALER : 1);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001164 seq_printf(m, "Lowest (RPN) frequency: %dMHz\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02001165 intel_gpu_freq(dev_priv, max_freq));
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001166
1167 max_freq = (rp_state_cap & 0xff00) >> 8;
Rodrigo Vivi35ceabf2017-07-06 13:41:13 -07001168 max_freq *= (IS_GEN9_BC(dev_priv) ||
1169 IS_CANNONLAKE(dev_priv) ? GEN9_FREQ_SCALER : 1);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001170 seq_printf(m, "Nominal (RP1) frequency: %dMHz\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02001171 intel_gpu_freq(dev_priv, max_freq));
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001172
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02001173 max_freq = (IS_GEN9_LP(dev_priv) ? rp_state_cap >> 16 :
Bob Paauwe35040562015-06-25 14:54:07 -07001174 rp_state_cap >> 0) & 0xff;
Rodrigo Vivi35ceabf2017-07-06 13:41:13 -07001175 max_freq *= (IS_GEN9_BC(dev_priv) ||
1176 IS_CANNONLAKE(dev_priv) ? GEN9_FREQ_SCALER : 1);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001177 seq_printf(m, "Max non-overclocked (RP0) frequency: %dMHz\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02001178 intel_gpu_freq(dev_priv, max_freq));
Ben Widawsky31c77382013-04-05 14:29:22 -07001179 seq_printf(m, "Max overclocked frequency: %dMHz\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01001180 intel_gpu_freq(dev_priv, rps->max_freq));
Chris Wilsonaed242f2015-03-18 09:48:21 +00001181
Chris Wilsond86ed342015-04-27 13:41:19 +01001182 seq_printf(m, "Current freq: %d MHz\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01001183 intel_gpu_freq(dev_priv, rps->cur_freq));
Chris Wilsond86ed342015-04-27 13:41:19 +01001184 seq_printf(m, "Actual freq: %d MHz\n", cagf);
Chris Wilsonaed242f2015-03-18 09:48:21 +00001185 seq_printf(m, "Idle freq: %d MHz\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01001186 intel_gpu_freq(dev_priv, rps->idle_freq));
Chris Wilsond86ed342015-04-27 13:41:19 +01001187 seq_printf(m, "Min freq: %d MHz\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01001188 intel_gpu_freq(dev_priv, rps->min_freq));
Chris Wilson29ecd78d2016-07-13 09:10:35 +01001189 seq_printf(m, "Boost freq: %d MHz\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01001190 intel_gpu_freq(dev_priv, rps->boost_freq));
Chris Wilsond86ed342015-04-27 13:41:19 +01001191 seq_printf(m, "Max freq: %d MHz\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01001192 intel_gpu_freq(dev_priv, rps->max_freq));
Chris Wilsond86ed342015-04-27 13:41:19 +01001193 seq_printf(m,
1194 "efficient (RPe) frequency: %d MHz\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01001195 intel_gpu_freq(dev_priv, rps->efficient_freq));
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001196 } else {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001197 seq_puts(m, "no P-state info available\n");
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001198 }
Jesse Barnesf97108d2010-01-29 11:27:07 -08001199
Ville Syrjälä49cd97a2017-02-07 20:33:45 +02001200 seq_printf(m, "Current CD clock frequency: %d kHz\n", dev_priv->cdclk.hw.cdclk);
Mika Kahola1170f282015-09-25 14:00:32 +03001201 seq_printf(m, "Max CD clock frequency: %d kHz\n", dev_priv->max_cdclk_freq);
1202 seq_printf(m, "Max pixel clock frequency: %d kHz\n", dev_priv->max_dotclk_freq);
1203
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001204 intel_runtime_pm_put(dev_priv);
1205 return ret;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001206}
1207
Ben Widawskyd6369512016-09-20 16:54:32 +03001208static void i915_instdone_info(struct drm_i915_private *dev_priv,
1209 struct seq_file *m,
1210 struct intel_instdone *instdone)
1211{
Ben Widawskyf9e61372016-09-20 16:54:33 +03001212 int slice;
1213 int subslice;
1214
Ben Widawskyd6369512016-09-20 16:54:32 +03001215 seq_printf(m, "\t\tINSTDONE: 0x%08x\n",
1216 instdone->instdone);
1217
1218 if (INTEL_GEN(dev_priv) <= 3)
1219 return;
1220
1221 seq_printf(m, "\t\tSC_INSTDONE: 0x%08x\n",
1222 instdone->slice_common);
1223
1224 if (INTEL_GEN(dev_priv) <= 6)
1225 return;
1226
Ben Widawskyf9e61372016-09-20 16:54:33 +03001227 for_each_instdone_slice_subslice(dev_priv, slice, subslice)
1228 seq_printf(m, "\t\tSAMPLER_INSTDONE[%d][%d]: 0x%08x\n",
1229 slice, subslice, instdone->sampler[slice][subslice]);
1230
1231 for_each_instdone_slice_subslice(dev_priv, slice, subslice)
1232 seq_printf(m, "\t\tROW_INSTDONE[%d][%d]: 0x%08x\n",
1233 slice, subslice, instdone->row[slice][subslice]);
Ben Widawskyd6369512016-09-20 16:54:32 +03001234}
1235
Chris Wilsonf6544492015-01-26 18:03:04 +02001236static int i915_hangcheck_info(struct seq_file *m, void *unused)
1237{
David Weinehall36cdd012016-08-22 13:59:31 +03001238 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001239 struct intel_engine_cs *engine;
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00001240 u64 acthd[I915_NUM_ENGINES];
1241 u32 seqno[I915_NUM_ENGINES];
Ben Widawskyd6369512016-09-20 16:54:32 +03001242 struct intel_instdone instdone;
Dave Gordonc3232b12016-03-23 18:19:53 +00001243 enum intel_engine_id id;
Chris Wilsonf6544492015-01-26 18:03:04 +02001244
Chris Wilson8af29b02016-09-09 14:11:47 +01001245 if (test_bit(I915_WEDGED, &dev_priv->gpu_error.flags))
Chris Wilson8c185ec2017-03-16 17:13:02 +00001246 seq_puts(m, "Wedged\n");
1247 if (test_bit(I915_RESET_BACKOFF, &dev_priv->gpu_error.flags))
1248 seq_puts(m, "Reset in progress: struct_mutex backoff\n");
1249 if (test_bit(I915_RESET_HANDOFF, &dev_priv->gpu_error.flags))
1250 seq_puts(m, "Reset in progress: reset handoff to waiter\n");
Chris Wilson8af29b02016-09-09 14:11:47 +01001251 if (waitqueue_active(&dev_priv->gpu_error.wait_queue))
Chris Wilson8c185ec2017-03-16 17:13:02 +00001252 seq_puts(m, "Waiter holding struct mutex\n");
Chris Wilson8af29b02016-09-09 14:11:47 +01001253 if (waitqueue_active(&dev_priv->gpu_error.reset_queue))
Chris Wilson8c185ec2017-03-16 17:13:02 +00001254 seq_puts(m, "struct_mutex blocked for reset\n");
Chris Wilson8af29b02016-09-09 14:11:47 +01001255
Michal Wajdeczko4f044a82017-09-19 19:38:44 +00001256 if (!i915_modparams.enable_hangcheck) {
Chris Wilson8c185ec2017-03-16 17:13:02 +00001257 seq_puts(m, "Hangcheck disabled\n");
Chris Wilsonf6544492015-01-26 18:03:04 +02001258 return 0;
1259 }
1260
Mika Kuoppalaebbc7542015-02-05 18:41:48 +02001261 intel_runtime_pm_get(dev_priv);
1262
Akash Goel3b3f1652016-10-13 22:44:48 +05301263 for_each_engine(engine, dev_priv, id) {
Chris Wilson7e37f882016-08-02 22:50:21 +01001264 acthd[id] = intel_engine_get_active_head(engine);
Chris Wilson1b7744e2016-07-01 17:23:17 +01001265 seqno[id] = intel_engine_get_seqno(engine);
Mika Kuoppalaebbc7542015-02-05 18:41:48 +02001266 }
1267
Akash Goel3b3f1652016-10-13 22:44:48 +05301268 intel_engine_get_instdone(dev_priv->engine[RCS], &instdone);
Mika Kuoppala61642ff2015-12-01 17:56:12 +02001269
Mika Kuoppalaebbc7542015-02-05 18:41:48 +02001270 intel_runtime_pm_put(dev_priv);
1271
Chris Wilson8352aea2017-03-03 09:00:56 +00001272 if (timer_pending(&dev_priv->gpu_error.hangcheck_work.timer))
1273 seq_printf(m, "Hangcheck active, timer fires in %dms\n",
Chris Wilsonf6544492015-01-26 18:03:04 +02001274 jiffies_to_msecs(dev_priv->gpu_error.hangcheck_work.timer.expires -
1275 jiffies));
Chris Wilson8352aea2017-03-03 09:00:56 +00001276 else if (delayed_work_pending(&dev_priv->gpu_error.hangcheck_work))
1277 seq_puts(m, "Hangcheck active, work pending\n");
1278 else
1279 seq_puts(m, "Hangcheck inactive\n");
Chris Wilsonf6544492015-01-26 18:03:04 +02001280
Chris Wilsonf73b5672017-03-02 15:03:56 +00001281 seq_printf(m, "GT active? %s\n", yesno(dev_priv->gt.awake));
1282
Akash Goel3b3f1652016-10-13 22:44:48 +05301283 for_each_engine(engine, dev_priv, id) {
Chris Wilson33f53712016-10-04 21:11:32 +01001284 struct intel_breadcrumbs *b = &engine->breadcrumbs;
1285 struct rb_node *rb;
1286
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001287 seq_printf(m, "%s:\n", engine->name);
Chris Wilsonf73b5672017-03-02 15:03:56 +00001288 seq_printf(m, "\tseqno = %x [current %x, last %x], inflight %d\n",
Chris Wilsoncb399ea2016-11-01 10:03:16 +00001289 engine->hangcheck.seqno, seqno[id],
Chris Wilsonf73b5672017-03-02 15:03:56 +00001290 intel_engine_last_submit(engine),
1291 engine->timeline->inflight_seqnos);
Mika Kuoppala3fe3b032016-11-18 15:09:04 +02001292 seq_printf(m, "\twaiters? %s, fake irq active? %s, stalled? %s\n",
Chris Wilson83348ba2016-08-09 17:47:51 +01001293 yesno(intel_engine_has_waiter(engine)),
1294 yesno(test_bit(engine->id,
Mika Kuoppala3fe3b032016-11-18 15:09:04 +02001295 &dev_priv->gpu_error.missed_irq_rings)),
1296 yesno(engine->hangcheck.stalled));
1297
Chris Wilson61d3dc72017-03-03 19:08:24 +00001298 spin_lock_irq(&b->rb_lock);
Chris Wilson33f53712016-10-04 21:11:32 +01001299 for (rb = rb_first(&b->waiters); rb; rb = rb_next(rb)) {
Geliang Tangf802cf72016-12-19 22:43:49 +08001300 struct intel_wait *w = rb_entry(rb, typeof(*w), node);
Chris Wilson33f53712016-10-04 21:11:32 +01001301
1302 seq_printf(m, "\t%s [%d] waiting for %x\n",
1303 w->tsk->comm, w->tsk->pid, w->seqno);
1304 }
Chris Wilson61d3dc72017-03-03 19:08:24 +00001305 spin_unlock_irq(&b->rb_lock);
Chris Wilson33f53712016-10-04 21:11:32 +01001306
Chris Wilsonf6544492015-01-26 18:03:04 +02001307 seq_printf(m, "\tACTHD = 0x%08llx [current 0x%08llx]\n",
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001308 (long long)engine->hangcheck.acthd,
Dave Gordonc3232b12016-03-23 18:19:53 +00001309 (long long)acthd[id]);
Mika Kuoppala3fe3b032016-11-18 15:09:04 +02001310 seq_printf(m, "\taction = %s(%d) %d ms ago\n",
1311 hangcheck_action_to_str(engine->hangcheck.action),
1312 engine->hangcheck.action,
1313 jiffies_to_msecs(jiffies -
1314 engine->hangcheck.action_timestamp));
Mika Kuoppala61642ff2015-12-01 17:56:12 +02001315
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001316 if (engine->id == RCS) {
Ben Widawskyd6369512016-09-20 16:54:32 +03001317 seq_puts(m, "\tinstdone read =\n");
Mika Kuoppala61642ff2015-12-01 17:56:12 +02001318
Ben Widawskyd6369512016-09-20 16:54:32 +03001319 i915_instdone_info(dev_priv, m, &instdone);
Mika Kuoppala61642ff2015-12-01 17:56:12 +02001320
Ben Widawskyd6369512016-09-20 16:54:32 +03001321 seq_puts(m, "\tinstdone accu =\n");
Mika Kuoppala61642ff2015-12-01 17:56:12 +02001322
Ben Widawskyd6369512016-09-20 16:54:32 +03001323 i915_instdone_info(dev_priv, m,
1324 &engine->hangcheck.instdone);
Mika Kuoppala61642ff2015-12-01 17:56:12 +02001325 }
Chris Wilsonf6544492015-01-26 18:03:04 +02001326 }
1327
1328 return 0;
1329}
1330
Michel Thierry061d06a2017-06-20 10:57:49 +01001331static int i915_reset_info(struct seq_file *m, void *unused)
1332{
1333 struct drm_i915_private *dev_priv = node_to_i915(m->private);
1334 struct i915_gpu_error *error = &dev_priv->gpu_error;
1335 struct intel_engine_cs *engine;
1336 enum intel_engine_id id;
1337
1338 seq_printf(m, "full gpu reset = %u\n", i915_reset_count(error));
1339
1340 for_each_engine(engine, dev_priv, id) {
1341 seq_printf(m, "%s = %u\n", engine->name,
1342 i915_reset_engine_count(error, engine));
1343 }
1344
1345 return 0;
1346}
1347
Ben Widawsky4d855292011-12-12 19:34:16 -08001348static int ironlake_drpc_info(struct seq_file *m)
Jesse Barnesf97108d2010-01-29 11:27:07 -08001349{
David Weinehall36cdd012016-08-22 13:59:31 +03001350 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Ben Widawsky616fdb52011-10-05 11:44:54 -07001351 u32 rgvmodectl, rstdbyctl;
1352 u16 crstandvid;
Ben Widawsky616fdb52011-10-05 11:44:54 -07001353
Ben Widawsky616fdb52011-10-05 11:44:54 -07001354 rgvmodectl = I915_READ(MEMMODECTL);
1355 rstdbyctl = I915_READ(RSTDBYCTL);
1356 crstandvid = I915_READ16(CRSTANDVID);
1357
Jani Nikula742f4912015-09-03 11:16:09 +03001358 seq_printf(m, "HD boost: %s\n", yesno(rgvmodectl & MEMMODE_BOOST_EN));
Jesse Barnesf97108d2010-01-29 11:27:07 -08001359 seq_printf(m, "Boost freq: %d\n",
1360 (rgvmodectl & MEMMODE_BOOST_FREQ_MASK) >>
1361 MEMMODE_BOOST_FREQ_SHIFT);
1362 seq_printf(m, "HW control enabled: %s\n",
Jani Nikula742f4912015-09-03 11:16:09 +03001363 yesno(rgvmodectl & MEMMODE_HWIDLE_EN));
Jesse Barnesf97108d2010-01-29 11:27:07 -08001364 seq_printf(m, "SW control enabled: %s\n",
Jani Nikula742f4912015-09-03 11:16:09 +03001365 yesno(rgvmodectl & MEMMODE_SWMODE_EN));
Jesse Barnesf97108d2010-01-29 11:27:07 -08001366 seq_printf(m, "Gated voltage change: %s\n",
Jani Nikula742f4912015-09-03 11:16:09 +03001367 yesno(rgvmodectl & MEMMODE_RCLK_GATE));
Jesse Barnesf97108d2010-01-29 11:27:07 -08001368 seq_printf(m, "Starting frequency: P%d\n",
1369 (rgvmodectl & MEMMODE_FSTART_MASK) >> MEMMODE_FSTART_SHIFT);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001370 seq_printf(m, "Max P-state: P%d\n",
Jesse Barnesf97108d2010-01-29 11:27:07 -08001371 (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001372 seq_printf(m, "Min P-state: P%d\n", (rgvmodectl & MEMMODE_FMIN_MASK));
1373 seq_printf(m, "RS1 VID: %d\n", (crstandvid & 0x3f));
1374 seq_printf(m, "RS2 VID: %d\n", ((crstandvid >> 8) & 0x3f));
1375 seq_printf(m, "Render standby enabled: %s\n",
Jani Nikula742f4912015-09-03 11:16:09 +03001376 yesno(!(rstdbyctl & RCX_SW_EXIT)));
Damien Lespiau267f0c92013-06-24 22:59:48 +01001377 seq_puts(m, "Current RS state: ");
Jesse Barnes88271da2011-01-05 12:01:24 -08001378 switch (rstdbyctl & RSX_STATUS_MASK) {
1379 case RSX_STATUS_ON:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001380 seq_puts(m, "on\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001381 break;
1382 case RSX_STATUS_RC1:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001383 seq_puts(m, "RC1\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001384 break;
1385 case RSX_STATUS_RC1E:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001386 seq_puts(m, "RC1E\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001387 break;
1388 case RSX_STATUS_RS1:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001389 seq_puts(m, "RS1\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001390 break;
1391 case RSX_STATUS_RS2:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001392 seq_puts(m, "RS2 (RC6)\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001393 break;
1394 case RSX_STATUS_RS3:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001395 seq_puts(m, "RC3 (RC6+)\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001396 break;
1397 default:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001398 seq_puts(m, "unknown\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001399 break;
1400 }
Jesse Barnesf97108d2010-01-29 11:27:07 -08001401
1402 return 0;
1403}
1404
Mika Kuoppalaf65367b2015-01-16 11:34:42 +02001405static int i915_forcewake_domains(struct seq_file *m, void *data)
Chris Wilsonb2cff0d2015-01-16 11:34:37 +02001406{
Chris Wilson233ebf52017-03-23 10:19:44 +00001407 struct drm_i915_private *i915 = node_to_i915(m->private);
Chris Wilsonb2cff0d2015-01-16 11:34:37 +02001408 struct intel_uncore_forcewake_domain *fw_domain;
Chris Wilsond2dc94b2017-03-23 10:19:41 +00001409 unsigned int tmp;
Chris Wilsonb2cff0d2015-01-16 11:34:37 +02001410
Chris Wilsond7a133d2017-09-07 14:44:41 +01001411 seq_printf(m, "user.bypass_count = %u\n",
1412 i915->uncore.user_forcewake.count);
1413
Chris Wilson233ebf52017-03-23 10:19:44 +00001414 for_each_fw_domain(fw_domain, i915, tmp)
Chris Wilsonb2cff0d2015-01-16 11:34:37 +02001415 seq_printf(m, "%s.wake_count = %u\n",
Tvrtko Ursulin33c582c2016-04-07 17:04:33 +01001416 intel_uncore_forcewake_domain_to_str(fw_domain->id),
Chris Wilson233ebf52017-03-23 10:19:44 +00001417 READ_ONCE(fw_domain->wake_count));
Chris Wilsonb2cff0d2015-01-16 11:34:37 +02001418
1419 return 0;
1420}
1421
Mika Kuoppala13628772017-03-15 17:43:02 +02001422static void print_rc6_res(struct seq_file *m,
1423 const char *title,
1424 const i915_reg_t reg)
1425{
1426 struct drm_i915_private *dev_priv = node_to_i915(m->private);
1427
1428 seq_printf(m, "%s %u (%llu us)\n",
1429 title, I915_READ(reg),
1430 intel_rc6_residency_us(dev_priv, reg));
1431}
1432
Deepak S669ab5a2014-01-10 15:18:26 +05301433static int vlv_drpc_info(struct seq_file *m)
1434{
David Weinehall36cdd012016-08-22 13:59:31 +03001435 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Sagar Arun Kamble0d6fc922017-10-10 22:30:02 +01001436 u32 rcctl1, pw_status;
Deepak S669ab5a2014-01-10 15:18:26 +05301437
Ville Syrjälä6b312cd2014-11-19 20:07:42 +02001438 pw_status = I915_READ(VLV_GTLC_PW_STATUS);
Deepak S669ab5a2014-01-10 15:18:26 +05301439 rcctl1 = I915_READ(GEN6_RC_CONTROL);
1440
Deepak S669ab5a2014-01-10 15:18:26 +05301441 seq_printf(m, "RC6 Enabled: %s\n",
1442 yesno(rcctl1 & (GEN7_RC_CTL_TO_MODE |
1443 GEN6_RC_CTL_EI_MODE(1))));
1444 seq_printf(m, "Render Power Well: %s\n",
Ville Syrjälä6b312cd2014-11-19 20:07:42 +02001445 (pw_status & VLV_GTLC_PW_RENDER_STATUS_MASK) ? "Up" : "Down");
Deepak S669ab5a2014-01-10 15:18:26 +05301446 seq_printf(m, "Media Power Well: %s\n",
Ville Syrjälä6b312cd2014-11-19 20:07:42 +02001447 (pw_status & VLV_GTLC_PW_MEDIA_STATUS_MASK) ? "Up" : "Down");
Deepak S669ab5a2014-01-10 15:18:26 +05301448
Mika Kuoppala13628772017-03-15 17:43:02 +02001449 print_rc6_res(m, "Render RC6 residency since boot:", VLV_GT_RENDER_RC6);
1450 print_rc6_res(m, "Media RC6 residency since boot:", VLV_GT_MEDIA_RC6);
Imre Deak9cc19be2014-04-14 20:24:24 +03001451
Mika Kuoppalaf65367b2015-01-16 11:34:42 +02001452 return i915_forcewake_domains(m, NULL);
Deepak S669ab5a2014-01-10 15:18:26 +05301453}
1454
Ben Widawsky4d855292011-12-12 19:34:16 -08001455static int gen6_drpc_info(struct seq_file *m)
1456{
David Weinehall36cdd012016-08-22 13:59:31 +03001457 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Sagar Arun Kamble960e5462017-10-10 22:29:59 +01001458 u32 gt_core_status, rcctl1, rc6vids = 0;
Akash Goelf2dd7572016-06-27 20:10:01 +05301459 u32 gen9_powergate_enable = 0, gen9_powergate_status = 0;
Daniel Vetter93b525d2012-01-25 13:52:43 +01001460 unsigned forcewake_count;
Chris Wilsoncf632bd2017-03-13 09:56:17 +00001461 int count = 0;
Ben Widawsky4d855292011-12-12 19:34:16 -08001462
Chris Wilsoncf632bd2017-03-13 09:56:17 +00001463 forcewake_count = READ_ONCE(dev_priv->uncore.fw_domain[FW_DOMAIN_ID_RENDER].wake_count);
Daniel Vetter93b525d2012-01-25 13:52:43 +01001464 if (forcewake_count) {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001465 seq_puts(m, "RC information inaccurate because somebody "
1466 "holds a forcewake reference \n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001467 } else {
1468 /* NB: we cannot use forcewake, else we read the wrong values */
1469 while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1))
1470 udelay(10);
1471 seq_printf(m, "RC information accurate: %s\n", yesno(count < 51));
1472 }
1473
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03001474 gt_core_status = I915_READ_FW(GEN6_GT_CORE_STATUS);
Chris Wilsoned71f1b2013-07-19 20:36:56 +01001475 trace_i915_reg_rw(false, GEN6_GT_CORE_STATUS, gt_core_status, 4, true);
Ben Widawsky4d855292011-12-12 19:34:16 -08001476
Ben Widawsky4d855292011-12-12 19:34:16 -08001477 rcctl1 = I915_READ(GEN6_RC_CONTROL);
David Weinehall36cdd012016-08-22 13:59:31 +03001478 if (INTEL_GEN(dev_priv) >= 9) {
Akash Goelf2dd7572016-06-27 20:10:01 +05301479 gen9_powergate_enable = I915_READ(GEN9_PG_ENABLE);
1480 gen9_powergate_status = I915_READ(GEN9_PWRGT_DOMAIN_STATUS);
1481 }
Chris Wilsoncf632bd2017-03-13 09:56:17 +00001482
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01001483 mutex_lock(&dev_priv->pcu_lock);
Ben Widawsky44cbd332012-11-06 14:36:36 +00001484 sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS, &rc6vids);
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01001485 mutex_unlock(&dev_priv->pcu_lock);
Ben Widawsky4d855292011-12-12 19:34:16 -08001486
Eric Anholtfff24e22012-01-23 16:14:05 -08001487 seq_printf(m, "RC1e Enabled: %s\n",
Ben Widawsky4d855292011-12-12 19:34:16 -08001488 yesno(rcctl1 & GEN6_RC_CTL_RC1e_ENABLE));
1489 seq_printf(m, "RC6 Enabled: %s\n",
1490 yesno(rcctl1 & GEN6_RC_CTL_RC6_ENABLE));
David Weinehall36cdd012016-08-22 13:59:31 +03001491 if (INTEL_GEN(dev_priv) >= 9) {
Akash Goelf2dd7572016-06-27 20:10:01 +05301492 seq_printf(m, "Render Well Gating Enabled: %s\n",
1493 yesno(gen9_powergate_enable & GEN9_RENDER_PG_ENABLE));
1494 seq_printf(m, "Media Well Gating Enabled: %s\n",
1495 yesno(gen9_powergate_enable & GEN9_MEDIA_PG_ENABLE));
1496 }
Ben Widawsky4d855292011-12-12 19:34:16 -08001497 seq_printf(m, "Deep RC6 Enabled: %s\n",
1498 yesno(rcctl1 & GEN6_RC_CTL_RC6p_ENABLE));
1499 seq_printf(m, "Deepest RC6 Enabled: %s\n",
1500 yesno(rcctl1 & GEN6_RC_CTL_RC6pp_ENABLE));
Damien Lespiau267f0c92013-06-24 22:59:48 +01001501 seq_puts(m, "Current RC state: ");
Ben Widawsky4d855292011-12-12 19:34:16 -08001502 switch (gt_core_status & GEN6_RCn_MASK) {
1503 case GEN6_RC0:
1504 if (gt_core_status & GEN6_CORE_CPD_STATE_MASK)
Damien Lespiau267f0c92013-06-24 22:59:48 +01001505 seq_puts(m, "Core Power Down\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001506 else
Damien Lespiau267f0c92013-06-24 22:59:48 +01001507 seq_puts(m, "on\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001508 break;
1509 case GEN6_RC3:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001510 seq_puts(m, "RC3\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001511 break;
1512 case GEN6_RC6:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001513 seq_puts(m, "RC6\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001514 break;
1515 case GEN6_RC7:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001516 seq_puts(m, "RC7\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001517 break;
1518 default:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001519 seq_puts(m, "Unknown\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001520 break;
1521 }
1522
1523 seq_printf(m, "Core Power Down: %s\n",
1524 yesno(gt_core_status & GEN6_CORE_CPD_STATE_MASK));
David Weinehall36cdd012016-08-22 13:59:31 +03001525 if (INTEL_GEN(dev_priv) >= 9) {
Akash Goelf2dd7572016-06-27 20:10:01 +05301526 seq_printf(m, "Render Power Well: %s\n",
1527 (gen9_powergate_status &
1528 GEN9_PWRGT_RENDER_STATUS_MASK) ? "Up" : "Down");
1529 seq_printf(m, "Media Power Well: %s\n",
1530 (gen9_powergate_status &
1531 GEN9_PWRGT_MEDIA_STATUS_MASK) ? "Up" : "Down");
1532 }
Ben Widawskycce66a22012-03-27 18:59:38 -07001533
1534 /* Not exactly sure what this is */
Mika Kuoppala13628772017-03-15 17:43:02 +02001535 print_rc6_res(m, "RC6 \"Locked to RPn\" residency since boot:",
1536 GEN6_GT_GFX_RC6_LOCKED);
1537 print_rc6_res(m, "RC6 residency since boot:", GEN6_GT_GFX_RC6);
1538 print_rc6_res(m, "RC6+ residency since boot:", GEN6_GT_GFX_RC6p);
1539 print_rc6_res(m, "RC6++ residency since boot:", GEN6_GT_GFX_RC6pp);
Ben Widawskycce66a22012-03-27 18:59:38 -07001540
Ben Widawskyecd8fae2012-09-26 10:34:02 -07001541 seq_printf(m, "RC6 voltage: %dmV\n",
1542 GEN6_DECODE_RC6_VID(((rc6vids >> 0) & 0xff)));
1543 seq_printf(m, "RC6+ voltage: %dmV\n",
1544 GEN6_DECODE_RC6_VID(((rc6vids >> 8) & 0xff)));
1545 seq_printf(m, "RC6++ voltage: %dmV\n",
1546 GEN6_DECODE_RC6_VID(((rc6vids >> 16) & 0xff)));
Akash Goelf2dd7572016-06-27 20:10:01 +05301547 return i915_forcewake_domains(m, NULL);
Ben Widawsky4d855292011-12-12 19:34:16 -08001548}
1549
1550static int i915_drpc_info(struct seq_file *m, void *unused)
1551{
David Weinehall36cdd012016-08-22 13:59:31 +03001552 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Chris Wilsoncf632bd2017-03-13 09:56:17 +00001553 int err;
1554
1555 intel_runtime_pm_get(dev_priv);
Ben Widawsky4d855292011-12-12 19:34:16 -08001556
David Weinehall36cdd012016-08-22 13:59:31 +03001557 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Chris Wilsoncf632bd2017-03-13 09:56:17 +00001558 err = vlv_drpc_info(m);
David Weinehall36cdd012016-08-22 13:59:31 +03001559 else if (INTEL_GEN(dev_priv) >= 6)
Chris Wilsoncf632bd2017-03-13 09:56:17 +00001560 err = gen6_drpc_info(m);
Ben Widawsky4d855292011-12-12 19:34:16 -08001561 else
Chris Wilsoncf632bd2017-03-13 09:56:17 +00001562 err = ironlake_drpc_info(m);
1563
1564 intel_runtime_pm_put(dev_priv);
1565
1566 return err;
Ben Widawsky4d855292011-12-12 19:34:16 -08001567}
1568
Daniel Vetter9a851782015-06-18 10:30:22 +02001569static int i915_frontbuffer_tracking(struct seq_file *m, void *unused)
1570{
David Weinehall36cdd012016-08-22 13:59:31 +03001571 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Daniel Vetter9a851782015-06-18 10:30:22 +02001572
1573 seq_printf(m, "FB tracking busy bits: 0x%08x\n",
1574 dev_priv->fb_tracking.busy_bits);
1575
1576 seq_printf(m, "FB tracking flip bits: 0x%08x\n",
1577 dev_priv->fb_tracking.flip_bits);
1578
1579 return 0;
1580}
1581
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001582static int i915_fbc_status(struct seq_file *m, void *unused)
1583{
David Weinehall36cdd012016-08-22 13:59:31 +03001584 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Chris Wilson31388722017-12-20 20:58:48 +00001585 struct intel_fbc *fbc = &dev_priv->fbc;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001586
Michal Wajdeczkoab309a62017-12-15 14:36:35 +00001587 if (!HAS_FBC(dev_priv))
1588 return -ENODEV;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001589
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001590 intel_runtime_pm_get(dev_priv);
Chris Wilson31388722017-12-20 20:58:48 +00001591 mutex_lock(&fbc->lock);
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001592
Paulo Zanoni0e631ad2015-10-14 17:45:36 -03001593 if (intel_fbc_is_active(dev_priv))
Damien Lespiau267f0c92013-06-24 22:59:48 +01001594 seq_puts(m, "FBC enabled\n");
Paulo Zanoni2e8144a2015-06-12 14:36:20 -03001595 else
Chris Wilson31388722017-12-20 20:58:48 +00001596 seq_printf(m, "FBC disabled: %s\n", fbc->no_fbc_reason);
1597
1598 if (fbc->work.scheduled)
1599 seq_printf(m, "FBC worker scheduled on vblank %u, now %llu\n",
1600 fbc->work.scheduled_vblank,
1601 drm_crtc_vblank_count(&fbc->crtc->base));
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001602
Ville Syrjälä3fd5d1e2017-06-06 15:43:18 +03001603 if (intel_fbc_is_active(dev_priv)) {
1604 u32 mask;
1605
1606 if (INTEL_GEN(dev_priv) >= 8)
1607 mask = I915_READ(IVB_FBC_STATUS2) & BDW_FBC_COMP_SEG_MASK;
1608 else if (INTEL_GEN(dev_priv) >= 7)
1609 mask = I915_READ(IVB_FBC_STATUS2) & IVB_FBC_COMP_SEG_MASK;
1610 else if (INTEL_GEN(dev_priv) >= 5)
1611 mask = I915_READ(ILK_DPFC_STATUS) & ILK_DPFC_COMP_SEG_MASK;
1612 else if (IS_G4X(dev_priv))
1613 mask = I915_READ(DPFC_STATUS) & DPFC_COMP_SEG_MASK;
1614 else
1615 mask = I915_READ(FBC_STATUS) & (FBC_STAT_COMPRESSING |
1616 FBC_STAT_COMPRESSED);
1617
1618 seq_printf(m, "Compressing: %s\n", yesno(mask));
Paulo Zanoni0fc6a9d2016-10-21 13:55:46 -02001619 }
Paulo Zanoni31b9df12015-06-12 14:36:18 -03001620
Chris Wilson31388722017-12-20 20:58:48 +00001621 mutex_unlock(&fbc->lock);
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001622 intel_runtime_pm_put(dev_priv);
1623
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001624 return 0;
1625}
1626
Ville Syrjälä4127dc42017-06-06 15:44:12 +03001627static int i915_fbc_false_color_get(void *data, u64 *val)
Rodrigo Vivida46f932014-08-01 02:04:45 -07001628{
David Weinehall36cdd012016-08-22 13:59:31 +03001629 struct drm_i915_private *dev_priv = data;
Rodrigo Vivida46f932014-08-01 02:04:45 -07001630
David Weinehall36cdd012016-08-22 13:59:31 +03001631 if (INTEL_GEN(dev_priv) < 7 || !HAS_FBC(dev_priv))
Rodrigo Vivida46f932014-08-01 02:04:45 -07001632 return -ENODEV;
1633
Rodrigo Vivida46f932014-08-01 02:04:45 -07001634 *val = dev_priv->fbc.false_color;
Rodrigo Vivida46f932014-08-01 02:04:45 -07001635
1636 return 0;
1637}
1638
Ville Syrjälä4127dc42017-06-06 15:44:12 +03001639static int i915_fbc_false_color_set(void *data, u64 val)
Rodrigo Vivida46f932014-08-01 02:04:45 -07001640{
David Weinehall36cdd012016-08-22 13:59:31 +03001641 struct drm_i915_private *dev_priv = data;
Rodrigo Vivida46f932014-08-01 02:04:45 -07001642 u32 reg;
1643
David Weinehall36cdd012016-08-22 13:59:31 +03001644 if (INTEL_GEN(dev_priv) < 7 || !HAS_FBC(dev_priv))
Rodrigo Vivida46f932014-08-01 02:04:45 -07001645 return -ENODEV;
1646
Paulo Zanoni25ad93f2015-07-02 19:25:10 -03001647 mutex_lock(&dev_priv->fbc.lock);
Rodrigo Vivida46f932014-08-01 02:04:45 -07001648
1649 reg = I915_READ(ILK_DPFC_CONTROL);
1650 dev_priv->fbc.false_color = val;
1651
1652 I915_WRITE(ILK_DPFC_CONTROL, val ?
1653 (reg | FBC_CTL_FALSE_COLOR) :
1654 (reg & ~FBC_CTL_FALSE_COLOR));
1655
Paulo Zanoni25ad93f2015-07-02 19:25:10 -03001656 mutex_unlock(&dev_priv->fbc.lock);
Rodrigo Vivida46f932014-08-01 02:04:45 -07001657 return 0;
1658}
1659
Ville Syrjälä4127dc42017-06-06 15:44:12 +03001660DEFINE_SIMPLE_ATTRIBUTE(i915_fbc_false_color_fops,
1661 i915_fbc_false_color_get, i915_fbc_false_color_set,
Rodrigo Vivida46f932014-08-01 02:04:45 -07001662 "%llu\n");
1663
Paulo Zanoni92d44622013-05-31 16:33:24 -03001664static int i915_ips_status(struct seq_file *m, void *unused)
1665{
David Weinehall36cdd012016-08-22 13:59:31 +03001666 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Paulo Zanoni92d44622013-05-31 16:33:24 -03001667
Michal Wajdeczkoab309a62017-12-15 14:36:35 +00001668 if (!HAS_IPS(dev_priv))
1669 return -ENODEV;
Paulo Zanoni92d44622013-05-31 16:33:24 -03001670
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001671 intel_runtime_pm_get(dev_priv);
1672
Rodrigo Vivi0eaa53f2014-06-30 04:45:01 -07001673 seq_printf(m, "Enabled by kernel parameter: %s\n",
Michal Wajdeczko4f044a82017-09-19 19:38:44 +00001674 yesno(i915_modparams.enable_ips));
Rodrigo Vivi0eaa53f2014-06-30 04:45:01 -07001675
David Weinehall36cdd012016-08-22 13:59:31 +03001676 if (INTEL_GEN(dev_priv) >= 8) {
Rodrigo Vivi0eaa53f2014-06-30 04:45:01 -07001677 seq_puts(m, "Currently: unknown\n");
1678 } else {
1679 if (I915_READ(IPS_CTL) & IPS_ENABLE)
1680 seq_puts(m, "Currently: enabled\n");
1681 else
1682 seq_puts(m, "Currently: disabled\n");
1683 }
Paulo Zanoni92d44622013-05-31 16:33:24 -03001684
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001685 intel_runtime_pm_put(dev_priv);
1686
Paulo Zanoni92d44622013-05-31 16:33:24 -03001687 return 0;
1688}
1689
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001690static int i915_sr_status(struct seq_file *m, void *unused)
1691{
David Weinehall36cdd012016-08-22 13:59:31 +03001692 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001693 bool sr_enabled = false;
1694
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001695 intel_runtime_pm_get(dev_priv);
Chris Wilson9c870d02016-10-24 13:42:15 +01001696 intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001697
Chris Wilson7342a722017-03-09 14:20:49 +00001698 if (INTEL_GEN(dev_priv) >= 9)
1699 /* no global SR status; inspect per-plane WM */;
1700 else if (HAS_PCH_SPLIT(dev_priv))
Chris Wilson5ba2aaa2010-08-19 18:04:08 +01001701 sr_enabled = I915_READ(WM1_LP_ILK) & WM1_LP_SR_EN;
Jani Nikulac0f86832016-12-07 12:13:04 +02001702 else if (IS_I965GM(dev_priv) || IS_G4X(dev_priv) ||
David Weinehall36cdd012016-08-22 13:59:31 +03001703 IS_I945G(dev_priv) || IS_I945GM(dev_priv))
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001704 sr_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
David Weinehall36cdd012016-08-22 13:59:31 +03001705 else if (IS_I915GM(dev_priv))
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001706 sr_enabled = I915_READ(INSTPM) & INSTPM_SELF_EN;
David Weinehall36cdd012016-08-22 13:59:31 +03001707 else if (IS_PINEVIEW(dev_priv))
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001708 sr_enabled = I915_READ(DSPFW3) & PINEVIEW_SELF_REFRESH_EN;
David Weinehall36cdd012016-08-22 13:59:31 +03001709 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Ander Conselvan de Oliveira77b64552015-06-02 14:17:47 +03001710 sr_enabled = I915_READ(FW_BLC_SELF_VLV) & FW_CSPWRDWNEN;
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001711
Chris Wilson9c870d02016-10-24 13:42:15 +01001712 intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001713 intel_runtime_pm_put(dev_priv);
1714
Tvrtko Ursulin08c4d7f2016-11-17 12:30:14 +00001715 seq_printf(m, "self-refresh: %s\n", enableddisabled(sr_enabled));
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001716
1717 return 0;
1718}
1719
Jesse Barnes7648fa92010-05-20 14:28:11 -07001720static int i915_emon_status(struct seq_file *m, void *unused)
1721{
David Weinehall36cdd012016-08-22 13:59:31 +03001722 struct drm_i915_private *dev_priv = node_to_i915(m->private);
1723 struct drm_device *dev = &dev_priv->drm;
Jesse Barnes7648fa92010-05-20 14:28:11 -07001724 unsigned long temp, chipset, gfx;
Chris Wilsonde227ef2010-07-03 07:58:38 +01001725 int ret;
1726
David Weinehall36cdd012016-08-22 13:59:31 +03001727 if (!IS_GEN5(dev_priv))
Chris Wilson582be6b2012-04-30 19:35:02 +01001728 return -ENODEV;
1729
Chris Wilsonde227ef2010-07-03 07:58:38 +01001730 ret = mutex_lock_interruptible(&dev->struct_mutex);
1731 if (ret)
1732 return ret;
Jesse Barnes7648fa92010-05-20 14:28:11 -07001733
1734 temp = i915_mch_val(dev_priv);
1735 chipset = i915_chipset_val(dev_priv);
1736 gfx = i915_gfx_val(dev_priv);
Chris Wilsonde227ef2010-07-03 07:58:38 +01001737 mutex_unlock(&dev->struct_mutex);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001738
1739 seq_printf(m, "GMCH temp: %ld\n", temp);
1740 seq_printf(m, "Chipset power: %ld\n", chipset);
1741 seq_printf(m, "GFX power: %ld\n", gfx);
1742 seq_printf(m, "Total power: %ld\n", chipset + gfx);
1743
1744 return 0;
1745}
1746
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001747static int i915_ring_freq_table(struct seq_file *m, void *unused)
1748{
David Weinehall36cdd012016-08-22 13:59:31 +03001749 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01001750 struct intel_rps *rps = &dev_priv->gt_pm.rps;
Paulo Zanoni5bfa0192013-12-19 11:54:52 -02001751 int ret = 0;
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001752 int gpu_freq, ia_freq;
Akash Goelf936ec32015-06-29 14:50:22 +05301753 unsigned int max_gpu_freq, min_gpu_freq;
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001754
Michal Wajdeczkoab309a62017-12-15 14:36:35 +00001755 if (!HAS_LLC(dev_priv))
1756 return -ENODEV;
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001757
Paulo Zanoni5bfa0192013-12-19 11:54:52 -02001758 intel_runtime_pm_get(dev_priv);
1759
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01001760 ret = mutex_lock_interruptible(&dev_priv->pcu_lock);
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001761 if (ret)
Paulo Zanoni5bfa0192013-12-19 11:54:52 -02001762 goto out;
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001763
Rodrigo Vivi35ceabf2017-07-06 13:41:13 -07001764 if (IS_GEN9_BC(dev_priv) || IS_CANNONLAKE(dev_priv)) {
Akash Goelf936ec32015-06-29 14:50:22 +05301765 /* Convert GT frequency to 50 HZ units */
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01001766 min_gpu_freq = rps->min_freq_softlimit / GEN9_FREQ_SCALER;
1767 max_gpu_freq = rps->max_freq_softlimit / GEN9_FREQ_SCALER;
Akash Goelf936ec32015-06-29 14:50:22 +05301768 } else {
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01001769 min_gpu_freq = rps->min_freq_softlimit;
1770 max_gpu_freq = rps->max_freq_softlimit;
Akash Goelf936ec32015-06-29 14:50:22 +05301771 }
1772
Damien Lespiau267f0c92013-06-24 22:59:48 +01001773 seq_puts(m, "GPU freq (MHz)\tEffective CPU freq (MHz)\tEffective Ring freq (MHz)\n");
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001774
Akash Goelf936ec32015-06-29 14:50:22 +05301775 for (gpu_freq = min_gpu_freq; gpu_freq <= max_gpu_freq; gpu_freq++) {
Ben Widawsky42c05262012-09-26 10:34:00 -07001776 ia_freq = gpu_freq;
1777 sandybridge_pcode_read(dev_priv,
1778 GEN6_PCODE_READ_MIN_FREQ_TABLE,
1779 &ia_freq);
Chris Wilson3ebecd02013-04-12 19:10:13 +01001780 seq_printf(m, "%d\t\t%d\t\t\t\t%d\n",
Akash Goelf936ec32015-06-29 14:50:22 +05301781 intel_gpu_freq(dev_priv, (gpu_freq *
Rodrigo Vivi35ceabf2017-07-06 13:41:13 -07001782 (IS_GEN9_BC(dev_priv) ||
1783 IS_CANNONLAKE(dev_priv) ?
Rodrigo Vivib976dc52017-01-23 10:32:37 -08001784 GEN9_FREQ_SCALER : 1))),
Chris Wilson3ebecd02013-04-12 19:10:13 +01001785 ((ia_freq >> 0) & 0xff) * 100,
1786 ((ia_freq >> 8) & 0xff) * 100);
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001787 }
1788
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01001789 mutex_unlock(&dev_priv->pcu_lock);
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001790
Paulo Zanoni5bfa0192013-12-19 11:54:52 -02001791out:
1792 intel_runtime_pm_put(dev_priv);
1793 return ret;
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001794}
1795
Chris Wilson44834a62010-08-19 16:09:23 +01001796static int i915_opregion(struct seq_file *m, void *unused)
1797{
David Weinehall36cdd012016-08-22 13:59:31 +03001798 struct drm_i915_private *dev_priv = node_to_i915(m->private);
1799 struct drm_device *dev = &dev_priv->drm;
Chris Wilson44834a62010-08-19 16:09:23 +01001800 struct intel_opregion *opregion = &dev_priv->opregion;
1801 int ret;
1802
1803 ret = mutex_lock_interruptible(&dev->struct_mutex);
1804 if (ret)
Daniel Vetter0d38f002012-04-21 22:49:10 +02001805 goto out;
Chris Wilson44834a62010-08-19 16:09:23 +01001806
Jani Nikula2455a8e2015-12-14 12:50:53 +02001807 if (opregion->header)
1808 seq_write(m, opregion->header, OPREGION_SIZE);
Chris Wilson44834a62010-08-19 16:09:23 +01001809
1810 mutex_unlock(&dev->struct_mutex);
1811
Daniel Vetter0d38f002012-04-21 22:49:10 +02001812out:
Chris Wilson44834a62010-08-19 16:09:23 +01001813 return 0;
1814}
1815
Jani Nikulaada8f952015-12-15 13:17:12 +02001816static int i915_vbt(struct seq_file *m, void *unused)
1817{
David Weinehall36cdd012016-08-22 13:59:31 +03001818 struct intel_opregion *opregion = &node_to_i915(m->private)->opregion;
Jani Nikulaada8f952015-12-15 13:17:12 +02001819
1820 if (opregion->vbt)
1821 seq_write(m, opregion->vbt, opregion->vbt_size);
1822
1823 return 0;
1824}
1825
Chris Wilson37811fc2010-08-25 22:45:57 +01001826static int i915_gem_framebuffer_info(struct seq_file *m, void *data)
1827{
David Weinehall36cdd012016-08-22 13:59:31 +03001828 struct drm_i915_private *dev_priv = node_to_i915(m->private);
1829 struct drm_device *dev = &dev_priv->drm;
Namrta Salonieb13b8402015-11-27 13:43:11 +05301830 struct intel_framebuffer *fbdev_fb = NULL;
Daniel Vetter3a58ee12015-07-10 19:02:51 +02001831 struct drm_framebuffer *drm_fb;
Chris Wilson188c1ab2016-04-03 14:14:20 +01001832 int ret;
1833
1834 ret = mutex_lock_interruptible(&dev->struct_mutex);
1835 if (ret)
1836 return ret;
Chris Wilson37811fc2010-08-25 22:45:57 +01001837
Daniel Vetter06957262015-08-10 13:34:08 +02001838#ifdef CONFIG_DRM_FBDEV_EMULATION
Daniel Vetter346fb4e2017-07-06 15:00:20 +02001839 if (dev_priv->fbdev && dev_priv->fbdev->helper.fb) {
David Weinehall36cdd012016-08-22 13:59:31 +03001840 fbdev_fb = to_intel_framebuffer(dev_priv->fbdev->helper.fb);
Chris Wilson37811fc2010-08-25 22:45:57 +01001841
Chris Wilson25bcce92016-07-02 15:36:00 +01001842 seq_printf(m, "fbcon size: %d x %d, depth %d, %d bpp, modifier 0x%llx, refcount %d, obj ",
1843 fbdev_fb->base.width,
1844 fbdev_fb->base.height,
Ville Syrjäläb00c6002016-12-14 23:31:35 +02001845 fbdev_fb->base.format->depth,
Ville Syrjälä272725c2016-12-14 23:32:20 +02001846 fbdev_fb->base.format->cpp[0] * 8,
Ville Syrjäläbae781b2016-11-16 13:33:16 +02001847 fbdev_fb->base.modifier,
Chris Wilson25bcce92016-07-02 15:36:00 +01001848 drm_framebuffer_read_refcount(&fbdev_fb->base));
1849 describe_obj(m, fbdev_fb->obj);
1850 seq_putc(m, '\n');
1851 }
Daniel Vetter4520f532013-10-09 09:18:51 +02001852#endif
Chris Wilson37811fc2010-08-25 22:45:57 +01001853
Daniel Vetter4b096ac2012-12-10 21:19:18 +01001854 mutex_lock(&dev->mode_config.fb_lock);
Daniel Vetter3a58ee12015-07-10 19:02:51 +02001855 drm_for_each_fb(drm_fb, dev) {
Namrta Salonieb13b8402015-11-27 13:43:11 +05301856 struct intel_framebuffer *fb = to_intel_framebuffer(drm_fb);
1857 if (fb == fbdev_fb)
Chris Wilson37811fc2010-08-25 22:45:57 +01001858 continue;
1859
Tvrtko Ursulinc1ca506d2015-02-10 17:16:07 +00001860 seq_printf(m, "user size: %d x %d, depth %d, %d bpp, modifier 0x%llx, refcount %d, obj ",
Chris Wilson37811fc2010-08-25 22:45:57 +01001861 fb->base.width,
1862 fb->base.height,
Ville Syrjäläb00c6002016-12-14 23:31:35 +02001863 fb->base.format->depth,
Ville Syrjälä272725c2016-12-14 23:32:20 +02001864 fb->base.format->cpp[0] * 8,
Ville Syrjäläbae781b2016-11-16 13:33:16 +02001865 fb->base.modifier,
Dave Airlie747a5982016-04-15 15:10:35 +10001866 drm_framebuffer_read_refcount(&fb->base));
Chris Wilson05394f32010-11-08 19:18:58 +00001867 describe_obj(m, fb->obj);
Damien Lespiau267f0c92013-06-24 22:59:48 +01001868 seq_putc(m, '\n');
Chris Wilson37811fc2010-08-25 22:45:57 +01001869 }
Daniel Vetter4b096ac2012-12-10 21:19:18 +01001870 mutex_unlock(&dev->mode_config.fb_lock);
Chris Wilson188c1ab2016-04-03 14:14:20 +01001871 mutex_unlock(&dev->struct_mutex);
Chris Wilson37811fc2010-08-25 22:45:57 +01001872
1873 return 0;
1874}
1875
Chris Wilson7e37f882016-08-02 22:50:21 +01001876static void describe_ctx_ring(struct seq_file *m, struct intel_ring *ring)
Oscar Mateoc9fe99b2014-07-24 17:04:46 +01001877{
Chris Wilsonfe085f12017-03-21 10:25:52 +00001878 seq_printf(m, " (ringbuffer, space: %d, head: %u, tail: %u)",
1879 ring->space, ring->head, ring->tail);
Oscar Mateoc9fe99b2014-07-24 17:04:46 +01001880}
1881
Ben Widawskye76d3632011-03-19 18:14:29 -07001882static int i915_context_status(struct seq_file *m, void *unused)
1883{
David Weinehall36cdd012016-08-22 13:59:31 +03001884 struct drm_i915_private *dev_priv = node_to_i915(m->private);
1885 struct drm_device *dev = &dev_priv->drm;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001886 struct intel_engine_cs *engine;
Chris Wilsone2efd132016-05-24 14:53:34 +01001887 struct i915_gem_context *ctx;
Akash Goel3b3f1652016-10-13 22:44:48 +05301888 enum intel_engine_id id;
Dave Gordonc3232b12016-03-23 18:19:53 +00001889 int ret;
Ben Widawskye76d3632011-03-19 18:14:29 -07001890
Daniel Vetterf3d28872014-05-29 23:23:08 +02001891 ret = mutex_lock_interruptible(&dev->struct_mutex);
Ben Widawskye76d3632011-03-19 18:14:29 -07001892 if (ret)
1893 return ret;
1894
Chris Wilson829a0af2017-06-20 12:05:45 +01001895 list_for_each_entry(ctx, &dev_priv->contexts.list, link) {
Chris Wilson5d1808e2016-04-28 09:56:51 +01001896 seq_printf(m, "HW context %u ", ctx->hw_id);
Chris Wilsonc84455b2016-08-15 10:49:08 +01001897 if (ctx->pid) {
Chris Wilsond28b99a2016-05-24 14:53:39 +01001898 struct task_struct *task;
1899
Chris Wilsonc84455b2016-08-15 10:49:08 +01001900 task = get_pid_task(ctx->pid, PIDTYPE_PID);
Chris Wilsond28b99a2016-05-24 14:53:39 +01001901 if (task) {
1902 seq_printf(m, "(%s [%d]) ",
1903 task->comm, task->pid);
1904 put_task_struct(task);
1905 }
Chris Wilsonc84455b2016-08-15 10:49:08 +01001906 } else if (IS_ERR(ctx->file_priv)) {
1907 seq_puts(m, "(deleted) ");
Chris Wilsond28b99a2016-05-24 14:53:39 +01001908 } else {
1909 seq_puts(m, "(kernel) ");
1910 }
1911
Chris Wilsonbca44d82016-05-24 14:53:41 +01001912 seq_putc(m, ctx->remap_slice ? 'R' : 'r');
1913 seq_putc(m, '\n');
Ben Widawskya33afea2013-09-17 21:12:45 -07001914
Akash Goel3b3f1652016-10-13 22:44:48 +05301915 for_each_engine(engine, dev_priv, id) {
Chris Wilsonbca44d82016-05-24 14:53:41 +01001916 struct intel_context *ce = &ctx->engine[engine->id];
1917
1918 seq_printf(m, "%s: ", engine->name);
Chris Wilsonbca44d82016-05-24 14:53:41 +01001919 if (ce->state)
Chris Wilsonbf3783e2016-08-15 10:48:54 +01001920 describe_obj(m, ce->state->obj);
Chris Wilsondca33ec2016-08-02 22:50:20 +01001921 if (ce->ring)
Chris Wilson7e37f882016-08-02 22:50:21 +01001922 describe_ctx_ring(m, ce->ring);
Oscar Mateoc9fe99b2014-07-24 17:04:46 +01001923 seq_putc(m, '\n');
Oscar Mateoc9fe99b2014-07-24 17:04:46 +01001924 }
1925
Ben Widawskya33afea2013-09-17 21:12:45 -07001926 seq_putc(m, '\n');
Ben Widawskya168c292013-02-14 15:05:12 -08001927 }
1928
Daniel Vetterf3d28872014-05-29 23:23:08 +02001929 mutex_unlock(&dev->struct_mutex);
Ben Widawskye76d3632011-03-19 18:14:29 -07001930
1931 return 0;
1932}
1933
Daniel Vetterea16a3c2011-12-14 13:57:16 +01001934static const char *swizzle_string(unsigned swizzle)
1935{
Damien Lespiauaee56cf2013-06-24 22:59:49 +01001936 switch (swizzle) {
Daniel Vetterea16a3c2011-12-14 13:57:16 +01001937 case I915_BIT_6_SWIZZLE_NONE:
1938 return "none";
1939 case I915_BIT_6_SWIZZLE_9:
1940 return "bit9";
1941 case I915_BIT_6_SWIZZLE_9_10:
1942 return "bit9/bit10";
1943 case I915_BIT_6_SWIZZLE_9_11:
1944 return "bit9/bit11";
1945 case I915_BIT_6_SWIZZLE_9_10_11:
1946 return "bit9/bit10/bit11";
1947 case I915_BIT_6_SWIZZLE_9_17:
1948 return "bit9/bit17";
1949 case I915_BIT_6_SWIZZLE_9_10_17:
1950 return "bit9/bit10/bit17";
1951 case I915_BIT_6_SWIZZLE_UNKNOWN:
Masanari Iida8a168ca2012-12-29 02:00:09 +09001952 return "unknown";
Daniel Vetterea16a3c2011-12-14 13:57:16 +01001953 }
1954
1955 return "bug";
1956}
1957
1958static int i915_swizzle_info(struct seq_file *m, void *data)
1959{
David Weinehall36cdd012016-08-22 13:59:31 +03001960 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Daniel Vetterea16a3c2011-12-14 13:57:16 +01001961
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001962 intel_runtime_pm_get(dev_priv);
Daniel Vetter22bcfc62012-08-09 15:07:02 +02001963
Daniel Vetterea16a3c2011-12-14 13:57:16 +01001964 seq_printf(m, "bit6 swizzle for X-tiling = %s\n",
1965 swizzle_string(dev_priv->mm.bit_6_swizzle_x));
1966 seq_printf(m, "bit6 swizzle for Y-tiling = %s\n",
1967 swizzle_string(dev_priv->mm.bit_6_swizzle_y));
1968
David Weinehall36cdd012016-08-22 13:59:31 +03001969 if (IS_GEN3(dev_priv) || IS_GEN4(dev_priv)) {
Daniel Vetterea16a3c2011-12-14 13:57:16 +01001970 seq_printf(m, "DDC = 0x%08x\n",
1971 I915_READ(DCC));
Daniel Vetter656bfa32014-11-20 09:26:30 +01001972 seq_printf(m, "DDC2 = 0x%08x\n",
1973 I915_READ(DCC2));
Daniel Vetterea16a3c2011-12-14 13:57:16 +01001974 seq_printf(m, "C0DRB3 = 0x%04x\n",
1975 I915_READ16(C0DRB3));
1976 seq_printf(m, "C1DRB3 = 0x%04x\n",
1977 I915_READ16(C1DRB3));
David Weinehall36cdd012016-08-22 13:59:31 +03001978 } else if (INTEL_GEN(dev_priv) >= 6) {
Daniel Vetter3fa7d232012-01-31 16:47:56 +01001979 seq_printf(m, "MAD_DIMM_C0 = 0x%08x\n",
1980 I915_READ(MAD_DIMM_C0));
1981 seq_printf(m, "MAD_DIMM_C1 = 0x%08x\n",
1982 I915_READ(MAD_DIMM_C1));
1983 seq_printf(m, "MAD_DIMM_C2 = 0x%08x\n",
1984 I915_READ(MAD_DIMM_C2));
1985 seq_printf(m, "TILECTL = 0x%08x\n",
1986 I915_READ(TILECTL));
David Weinehall36cdd012016-08-22 13:59:31 +03001987 if (INTEL_GEN(dev_priv) >= 8)
Ben Widawsky9d3203e2013-11-02 21:07:14 -07001988 seq_printf(m, "GAMTARBMODE = 0x%08x\n",
1989 I915_READ(GAMTARBMODE));
1990 else
1991 seq_printf(m, "ARB_MODE = 0x%08x\n",
1992 I915_READ(ARB_MODE));
Daniel Vetter3fa7d232012-01-31 16:47:56 +01001993 seq_printf(m, "DISP_ARB_CTL = 0x%08x\n",
1994 I915_READ(DISP_ARB_CTL));
Daniel Vetterea16a3c2011-12-14 13:57:16 +01001995 }
Daniel Vetter656bfa32014-11-20 09:26:30 +01001996
1997 if (dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES)
1998 seq_puts(m, "L-shaped memory detected\n");
1999
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02002000 intel_runtime_pm_put(dev_priv);
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002001
2002 return 0;
2003}
2004
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002005static int per_file_ctx(int id, void *ptr, void *data)
2006{
Chris Wilsone2efd132016-05-24 14:53:34 +01002007 struct i915_gem_context *ctx = ptr;
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002008 struct seq_file *m = data;
Daniel Vetterae6c4802014-08-06 15:04:53 +02002009 struct i915_hw_ppgtt *ppgtt = ctx->ppgtt;
2010
2011 if (!ppgtt) {
2012 seq_printf(m, " no ppgtt for context %d\n",
2013 ctx->user_handle);
2014 return 0;
2015 }
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002016
Oscar Mateof83d6512014-05-22 14:13:38 +01002017 if (i915_gem_context_is_default(ctx))
2018 seq_puts(m, " default context:\n");
2019 else
Oscar Mateo821d66d2014-07-03 16:28:00 +01002020 seq_printf(m, " context %d:\n", ctx->user_handle);
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002021 ppgtt->debug_dump(ppgtt, m);
2022
2023 return 0;
2024}
2025
David Weinehall36cdd012016-08-22 13:59:31 +03002026static void gen8_ppgtt_info(struct seq_file *m,
2027 struct drm_i915_private *dev_priv)
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002028{
Ben Widawsky77df6772013-11-02 21:07:30 -07002029 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
Akash Goel3b3f1652016-10-13 22:44:48 +05302030 struct intel_engine_cs *engine;
2031 enum intel_engine_id id;
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002032 int i;
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002033
Ben Widawsky77df6772013-11-02 21:07:30 -07002034 if (!ppgtt)
2035 return;
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002036
Akash Goel3b3f1652016-10-13 22:44:48 +05302037 for_each_engine(engine, dev_priv, id) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002038 seq_printf(m, "%s\n", engine->name);
Ben Widawsky77df6772013-11-02 21:07:30 -07002039 for (i = 0; i < 4; i++) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002040 u64 pdp = I915_READ(GEN8_RING_PDP_UDW(engine, i));
Ben Widawsky77df6772013-11-02 21:07:30 -07002041 pdp <<= 32;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002042 pdp |= I915_READ(GEN8_RING_PDP_LDW(engine, i));
Ville Syrjäläa2a5b152014-03-31 18:17:16 +03002043 seq_printf(m, "\tPDP%d 0x%016llx\n", i, pdp);
Ben Widawsky77df6772013-11-02 21:07:30 -07002044 }
2045 }
2046}
2047
David Weinehall36cdd012016-08-22 13:59:31 +03002048static void gen6_ppgtt_info(struct seq_file *m,
2049 struct drm_i915_private *dev_priv)
Ben Widawsky77df6772013-11-02 21:07:30 -07002050{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002051 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05302052 enum intel_engine_id id;
Ben Widawsky77df6772013-11-02 21:07:30 -07002053
Tvrtko Ursulin7e22dbb2016-05-10 10:57:06 +01002054 if (IS_GEN6(dev_priv))
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002055 seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(GFX_MODE));
2056
Akash Goel3b3f1652016-10-13 22:44:48 +05302057 for_each_engine(engine, dev_priv, id) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002058 seq_printf(m, "%s\n", engine->name);
Tvrtko Ursulin7e22dbb2016-05-10 10:57:06 +01002059 if (IS_GEN7(dev_priv))
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002060 seq_printf(m, "GFX_MODE: 0x%08x\n",
2061 I915_READ(RING_MODE_GEN7(engine)));
2062 seq_printf(m, "PP_DIR_BASE: 0x%08x\n",
2063 I915_READ(RING_PP_DIR_BASE(engine)));
2064 seq_printf(m, "PP_DIR_BASE_READ: 0x%08x\n",
2065 I915_READ(RING_PP_DIR_BASE_READ(engine)));
2066 seq_printf(m, "PP_DIR_DCLV: 0x%08x\n",
2067 I915_READ(RING_PP_DIR_DCLV(engine)));
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002068 }
2069 if (dev_priv->mm.aliasing_ppgtt) {
2070 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
2071
Damien Lespiau267f0c92013-06-24 22:59:48 +01002072 seq_puts(m, "aliasing PPGTT:\n");
Mika Kuoppala44159dd2015-06-25 18:35:07 +03002073 seq_printf(m, "pd gtt offset: 0x%08x\n", ppgtt->pd.base.ggtt_offset);
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002074
Ben Widawsky87d60b62013-12-06 14:11:29 -08002075 ppgtt->debug_dump(ppgtt, m);
Daniel Vetterae6c4802014-08-06 15:04:53 +02002076 }
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002077
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002078 seq_printf(m, "ECOCHK: 0x%08x\n", I915_READ(GAM_ECOCHK));
Ben Widawsky77df6772013-11-02 21:07:30 -07002079}
2080
2081static int i915_ppgtt_info(struct seq_file *m, void *data)
2082{
David Weinehall36cdd012016-08-22 13:59:31 +03002083 struct drm_i915_private *dev_priv = node_to_i915(m->private);
2084 struct drm_device *dev = &dev_priv->drm;
Michel Thierryea91e402015-07-29 17:23:57 +01002085 struct drm_file *file;
Chris Wilson637ee292016-08-22 14:28:20 +01002086 int ret;
Ben Widawsky77df6772013-11-02 21:07:30 -07002087
Chris Wilson637ee292016-08-22 14:28:20 +01002088 mutex_lock(&dev->filelist_mutex);
2089 ret = mutex_lock_interruptible(&dev->struct_mutex);
Ben Widawsky77df6772013-11-02 21:07:30 -07002090 if (ret)
Chris Wilson637ee292016-08-22 14:28:20 +01002091 goto out_unlock;
2092
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02002093 intel_runtime_pm_get(dev_priv);
Ben Widawsky77df6772013-11-02 21:07:30 -07002094
David Weinehall36cdd012016-08-22 13:59:31 +03002095 if (INTEL_GEN(dev_priv) >= 8)
2096 gen8_ppgtt_info(m, dev_priv);
2097 else if (INTEL_GEN(dev_priv) >= 6)
2098 gen6_ppgtt_info(m, dev_priv);
Ben Widawsky77df6772013-11-02 21:07:30 -07002099
Michel Thierryea91e402015-07-29 17:23:57 +01002100 list_for_each_entry_reverse(file, &dev->filelist, lhead) {
2101 struct drm_i915_file_private *file_priv = file->driver_priv;
Geliang Tang7cb5dff2015-09-25 03:58:11 -07002102 struct task_struct *task;
Michel Thierryea91e402015-07-29 17:23:57 +01002103
Geliang Tang7cb5dff2015-09-25 03:58:11 -07002104 task = get_pid_task(file->pid, PIDTYPE_PID);
Dan Carpenter06812762015-10-02 18:14:22 +03002105 if (!task) {
2106 ret = -ESRCH;
Chris Wilson637ee292016-08-22 14:28:20 +01002107 goto out_rpm;
Dan Carpenter06812762015-10-02 18:14:22 +03002108 }
Geliang Tang7cb5dff2015-09-25 03:58:11 -07002109 seq_printf(m, "\nproc: %s\n", task->comm);
2110 put_task_struct(task);
Michel Thierryea91e402015-07-29 17:23:57 +01002111 idr_for_each(&file_priv->context_idr, per_file_ctx,
2112 (void *)(unsigned long)m);
2113 }
2114
Chris Wilson637ee292016-08-22 14:28:20 +01002115out_rpm:
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02002116 intel_runtime_pm_put(dev_priv);
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002117 mutex_unlock(&dev->struct_mutex);
Chris Wilson637ee292016-08-22 14:28:20 +01002118out_unlock:
2119 mutex_unlock(&dev->filelist_mutex);
Dan Carpenter06812762015-10-02 18:14:22 +03002120 return ret;
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002121}
2122
Chris Wilsonf5a4c672015-04-27 13:41:23 +01002123static int count_irq_waiters(struct drm_i915_private *i915)
2124{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002125 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05302126 enum intel_engine_id id;
Chris Wilsonf5a4c672015-04-27 13:41:23 +01002127 int count = 0;
Chris Wilsonf5a4c672015-04-27 13:41:23 +01002128
Akash Goel3b3f1652016-10-13 22:44:48 +05302129 for_each_engine(engine, i915, id)
Chris Wilson688e6c72016-07-01 17:23:15 +01002130 count += intel_engine_has_waiter(engine);
Chris Wilsonf5a4c672015-04-27 13:41:23 +01002131
2132 return count;
2133}
2134
Chris Wilson7466c292016-08-15 09:49:33 +01002135static const char *rps_power_to_str(unsigned int power)
2136{
2137 static const char * const strings[] = {
2138 [LOW_POWER] = "low power",
2139 [BETWEEN] = "mixed",
2140 [HIGH_POWER] = "high power",
2141 };
2142
2143 if (power >= ARRAY_SIZE(strings) || !strings[power])
2144 return "unknown";
2145
2146 return strings[power];
2147}
2148
Chris Wilson1854d5c2015-04-07 16:20:32 +01002149static int i915_rps_boost_info(struct seq_file *m, void *data)
2150{
David Weinehall36cdd012016-08-22 13:59:31 +03002151 struct drm_i915_private *dev_priv = node_to_i915(m->private);
2152 struct drm_device *dev = &dev_priv->drm;
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01002153 struct intel_rps *rps = &dev_priv->gt_pm.rps;
Chris Wilson1854d5c2015-04-07 16:20:32 +01002154 struct drm_file *file;
Chris Wilson1854d5c2015-04-07 16:20:32 +01002155
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01002156 seq_printf(m, "RPS enabled? %d\n", rps->enabled);
Chris Wilson28176ef2016-10-28 13:58:56 +01002157 seq_printf(m, "GPU busy? %s [%d requests]\n",
2158 yesno(dev_priv->gt.awake), dev_priv->gt.active_requests);
Chris Wilsonf5a4c672015-04-27 13:41:23 +01002159 seq_printf(m, "CPU waiting? %d\n", count_irq_waiters(dev_priv));
Chris Wilson7b92c1b2017-06-28 13:35:48 +01002160 seq_printf(m, "Boosts outstanding? %d\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01002161 atomic_read(&rps->num_waiters));
Chris Wilson7466c292016-08-15 09:49:33 +01002162 seq_printf(m, "Frequency requested %d\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01002163 intel_gpu_freq(dev_priv, rps->cur_freq));
Chris Wilson7466c292016-08-15 09:49:33 +01002164 seq_printf(m, " min hard:%d, soft:%d; max soft:%d, hard:%d\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01002165 intel_gpu_freq(dev_priv, rps->min_freq),
2166 intel_gpu_freq(dev_priv, rps->min_freq_softlimit),
2167 intel_gpu_freq(dev_priv, rps->max_freq_softlimit),
2168 intel_gpu_freq(dev_priv, rps->max_freq));
Chris Wilson7466c292016-08-15 09:49:33 +01002169 seq_printf(m, " idle:%d, efficient:%d, boost:%d\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01002170 intel_gpu_freq(dev_priv, rps->idle_freq),
2171 intel_gpu_freq(dev_priv, rps->efficient_freq),
2172 intel_gpu_freq(dev_priv, rps->boost_freq));
Daniel Vetter1d2ac402016-04-26 19:29:41 +02002173
2174 mutex_lock(&dev->filelist_mutex);
Chris Wilson1854d5c2015-04-07 16:20:32 +01002175 list_for_each_entry_reverse(file, &dev->filelist, lhead) {
2176 struct drm_i915_file_private *file_priv = file->driver_priv;
2177 struct task_struct *task;
2178
2179 rcu_read_lock();
2180 task = pid_task(file->pid, PIDTYPE_PID);
Chris Wilson7b92c1b2017-06-28 13:35:48 +01002181 seq_printf(m, "%s [%d]: %d boosts\n",
Chris Wilson1854d5c2015-04-07 16:20:32 +01002182 task ? task->comm : "<unknown>",
2183 task ? task->pid : -1,
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01002184 atomic_read(&file_priv->rps_client.boosts));
Chris Wilson1854d5c2015-04-07 16:20:32 +01002185 rcu_read_unlock();
2186 }
Chris Wilson7b92c1b2017-06-28 13:35:48 +01002187 seq_printf(m, "Kernel (anonymous) boosts: %d\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01002188 atomic_read(&rps->boosts));
Daniel Vetter1d2ac402016-04-26 19:29:41 +02002189 mutex_unlock(&dev->filelist_mutex);
Chris Wilson1854d5c2015-04-07 16:20:32 +01002190
Chris Wilson7466c292016-08-15 09:49:33 +01002191 if (INTEL_GEN(dev_priv) >= 6 &&
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01002192 rps->enabled &&
Chris Wilson28176ef2016-10-28 13:58:56 +01002193 dev_priv->gt.active_requests) {
Chris Wilson7466c292016-08-15 09:49:33 +01002194 u32 rpup, rpupei;
2195 u32 rpdown, rpdownei;
2196
2197 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
2198 rpup = I915_READ_FW(GEN6_RP_CUR_UP) & GEN6_RP_EI_MASK;
2199 rpupei = I915_READ_FW(GEN6_RP_CUR_UP_EI) & GEN6_RP_EI_MASK;
2200 rpdown = I915_READ_FW(GEN6_RP_CUR_DOWN) & GEN6_RP_EI_MASK;
2201 rpdownei = I915_READ_FW(GEN6_RP_CUR_DOWN_EI) & GEN6_RP_EI_MASK;
2202 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
2203
2204 seq_printf(m, "\nRPS Autotuning (current \"%s\" window):\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01002205 rps_power_to_str(rps->power));
Chris Wilson7466c292016-08-15 09:49:33 +01002206 seq_printf(m, " Avg. up: %d%% [above threshold? %d%%]\n",
Chris Wilson23f4a282017-02-18 11:27:08 +00002207 rpup && rpupei ? 100 * rpup / rpupei : 0,
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01002208 rps->up_threshold);
Chris Wilson7466c292016-08-15 09:49:33 +01002209 seq_printf(m, " Avg. down: %d%% [below threshold? %d%%]\n",
Chris Wilson23f4a282017-02-18 11:27:08 +00002210 rpdown && rpdownei ? 100 * rpdown / rpdownei : 0,
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01002211 rps->down_threshold);
Chris Wilson7466c292016-08-15 09:49:33 +01002212 } else {
2213 seq_puts(m, "\nRPS Autotuning inactive\n");
2214 }
2215
Chris Wilson8d3afd72015-05-21 21:01:47 +01002216 return 0;
Chris Wilson1854d5c2015-04-07 16:20:32 +01002217}
2218
Ben Widawsky63573eb2013-07-04 11:02:07 -07002219static int i915_llc(struct seq_file *m, void *data)
2220{
David Weinehall36cdd012016-08-22 13:59:31 +03002221 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Mika Kuoppala3accaf72016-04-13 17:26:43 +03002222 const bool edram = INTEL_GEN(dev_priv) > 8;
Ben Widawsky63573eb2013-07-04 11:02:07 -07002223
David Weinehall36cdd012016-08-22 13:59:31 +03002224 seq_printf(m, "LLC: %s\n", yesno(HAS_LLC(dev_priv)));
Mika Kuoppala3accaf72016-04-13 17:26:43 +03002225 seq_printf(m, "%s: %lluMB\n", edram ? "eDRAM" : "eLLC",
2226 intel_uncore_edram_size(dev_priv)/1024/1024);
Ben Widawsky63573eb2013-07-04 11:02:07 -07002227
2228 return 0;
2229}
2230
Anusha Srivatsa0509ead2017-01-18 08:05:56 -08002231static int i915_huc_load_status_info(struct seq_file *m, void *data)
2232{
2233 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Michal Wajdeczko56ffc742017-10-17 09:44:49 +00002234 struct drm_printer p;
Anusha Srivatsa0509ead2017-01-18 08:05:56 -08002235
Michal Wajdeczkoab309a62017-12-15 14:36:35 +00002236 if (!HAS_HUC(dev_priv))
2237 return -ENODEV;
Anusha Srivatsa0509ead2017-01-18 08:05:56 -08002238
Michal Wajdeczko56ffc742017-10-17 09:44:49 +00002239 p = drm_seq_file_printer(m);
2240 intel_uc_fw_dump(&dev_priv->huc.fw, &p);
Anusha Srivatsa0509ead2017-01-18 08:05:56 -08002241
sagar.a.kamble@intel.com3582ad12017-02-03 13:58:33 +05302242 intel_runtime_pm_get(dev_priv);
Anusha Srivatsa0509ead2017-01-18 08:05:56 -08002243 seq_printf(m, "\nHuC status 0x%08x:\n", I915_READ(HUC_STATUS2));
sagar.a.kamble@intel.com3582ad12017-02-03 13:58:33 +05302244 intel_runtime_pm_put(dev_priv);
Anusha Srivatsa0509ead2017-01-18 08:05:56 -08002245
2246 return 0;
2247}
2248
Alex Daifdf5d352015-08-12 15:43:37 +01002249static int i915_guc_load_status_info(struct seq_file *m, void *data)
2250{
David Weinehall36cdd012016-08-22 13:59:31 +03002251 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Michal Wajdeczko56ffc742017-10-17 09:44:49 +00002252 struct drm_printer p;
Alex Daifdf5d352015-08-12 15:43:37 +01002253 u32 tmp, i;
2254
Michal Wajdeczkoab309a62017-12-15 14:36:35 +00002255 if (!HAS_GUC(dev_priv))
2256 return -ENODEV;
Alex Daifdf5d352015-08-12 15:43:37 +01002257
Michal Wajdeczko56ffc742017-10-17 09:44:49 +00002258 p = drm_seq_file_printer(m);
2259 intel_uc_fw_dump(&dev_priv->guc.fw, &p);
Alex Daifdf5d352015-08-12 15:43:37 +01002260
sagar.a.kamble@intel.com3582ad12017-02-03 13:58:33 +05302261 intel_runtime_pm_get(dev_priv);
2262
Alex Daifdf5d352015-08-12 15:43:37 +01002263 tmp = I915_READ(GUC_STATUS);
2264
2265 seq_printf(m, "\nGuC status 0x%08x:\n", tmp);
2266 seq_printf(m, "\tBootrom status = 0x%x\n",
2267 (tmp & GS_BOOTROM_MASK) >> GS_BOOTROM_SHIFT);
2268 seq_printf(m, "\tuKernel status = 0x%x\n",
2269 (tmp & GS_UKERNEL_MASK) >> GS_UKERNEL_SHIFT);
2270 seq_printf(m, "\tMIA Core status = 0x%x\n",
2271 (tmp & GS_MIA_MASK) >> GS_MIA_SHIFT);
2272 seq_puts(m, "\nScratch registers:\n");
2273 for (i = 0; i < 16; i++)
2274 seq_printf(m, "\t%2d: \t0x%x\n", i, I915_READ(SOFT_SCRATCH(i)));
2275
sagar.a.kamble@intel.com3582ad12017-02-03 13:58:33 +05302276 intel_runtime_pm_put(dev_priv);
2277
Alex Daifdf5d352015-08-12 15:43:37 +01002278 return 0;
2279}
2280
Akash Goel5aa1ee42016-10-12 21:54:36 +05302281static void i915_guc_log_info(struct seq_file *m,
2282 struct drm_i915_private *dev_priv)
2283{
2284 struct intel_guc *guc = &dev_priv->guc;
2285
2286 seq_puts(m, "\nGuC logging stats:\n");
2287
2288 seq_printf(m, "\tISR: flush count %10u, overflow count %10u\n",
2289 guc->log.flush_count[GUC_ISR_LOG_BUFFER],
2290 guc->log.total_overflow_count[GUC_ISR_LOG_BUFFER]);
2291
2292 seq_printf(m, "\tDPC: flush count %10u, overflow count %10u\n",
2293 guc->log.flush_count[GUC_DPC_LOG_BUFFER],
2294 guc->log.total_overflow_count[GUC_DPC_LOG_BUFFER]);
2295
2296 seq_printf(m, "\tCRASH: flush count %10u, overflow count %10u\n",
2297 guc->log.flush_count[GUC_CRASH_DUMP_LOG_BUFFER],
2298 guc->log.total_overflow_count[GUC_CRASH_DUMP_LOG_BUFFER]);
2299
2300 seq_printf(m, "\tTotal flush interrupt count: %u\n",
2301 guc->log.flush_interrupt_count);
2302
2303 seq_printf(m, "\tCapture miss count: %u\n",
2304 guc->log.capture_miss_count);
2305}
2306
Dave Gordon8b417c22015-08-12 15:43:44 +01002307static void i915_guc_client_info(struct seq_file *m,
2308 struct drm_i915_private *dev_priv,
Sagar Arun Kamble5afc8b42017-11-16 19:02:40 +05302309 struct intel_guc_client *client)
Dave Gordon8b417c22015-08-12 15:43:44 +01002310{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002311 struct intel_engine_cs *engine;
Dave Gordonc18468c2016-08-09 15:19:22 +01002312 enum intel_engine_id id;
Dave Gordon8b417c22015-08-12 15:43:44 +01002313 uint64_t tot = 0;
Dave Gordon8b417c22015-08-12 15:43:44 +01002314
Oscar Mateob09935a2017-03-22 10:39:53 -07002315 seq_printf(m, "\tPriority %d, GuC stage index: %u, PD offset 0x%x\n",
2316 client->priority, client->stage_id, client->proc_desc_offset);
Michał Winiarski59db36c2017-09-14 12:51:23 +02002317 seq_printf(m, "\tDoorbell id %d, offset: 0x%lx\n",
2318 client->doorbell_id, client->doorbell_offset);
Dave Gordon8b417c22015-08-12 15:43:44 +01002319
Akash Goel3b3f1652016-10-13 22:44:48 +05302320 for_each_engine(engine, dev_priv, id) {
Dave Gordonc18468c2016-08-09 15:19:22 +01002321 u64 submissions = client->submissions[id];
2322 tot += submissions;
Dave Gordon8b417c22015-08-12 15:43:44 +01002323 seq_printf(m, "\tSubmissions: %llu %s\n",
Dave Gordonc18468c2016-08-09 15:19:22 +01002324 submissions, engine->name);
Dave Gordon8b417c22015-08-12 15:43:44 +01002325 }
2326 seq_printf(m, "\tTotal: %llu\n", tot);
2327}
2328
2329static int i915_guc_info(struct seq_file *m, void *data)
2330{
David Weinehall36cdd012016-08-22 13:59:31 +03002331 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Chris Wilson334636c2016-11-29 12:10:20 +00002332 const struct intel_guc *guc = &dev_priv->guc;
Dave Gordon8b417c22015-08-12 15:43:44 +01002333
Michal Wajdeczkoab309a62017-12-15 14:36:35 +00002334 if (!USES_GUC_SUBMISSION(dev_priv))
2335 return -ENODEV;
2336
2337 GEM_BUG_ON(!guc->execbuf_client);
2338 GEM_BUG_ON(!guc->preempt_client);
Dave Gordon8b417c22015-08-12 15:43:44 +01002339
Dave Gordon9636f6d2016-06-13 17:57:28 +01002340 seq_printf(m, "Doorbell map:\n");
Joonas Lahtinenabddffd2017-03-22 10:39:44 -07002341 seq_printf(m, "\t%*pb\n", GUC_NUM_DOORBELLS, guc->doorbell_bitmap);
Chris Wilson334636c2016-11-29 12:10:20 +00002342 seq_printf(m, "Doorbell next cacheline: 0x%x\n\n", guc->db_cacheline);
Dave Gordon9636f6d2016-06-13 17:57:28 +01002343
Chris Wilson334636c2016-11-29 12:10:20 +00002344 seq_printf(m, "\nGuC execbuf client @ %p:\n", guc->execbuf_client);
2345 i915_guc_client_info(m, dev_priv, guc->execbuf_client);
Dave Gordone12ab162017-10-26 16:17:37 +02002346 seq_printf(m, "\nGuC preempt client @ %p:\n", guc->preempt_client);
2347 i915_guc_client_info(m, dev_priv, guc->preempt_client);
Dave Gordon8b417c22015-08-12 15:43:44 +01002348
Akash Goel5aa1ee42016-10-12 21:54:36 +05302349 i915_guc_log_info(m, dev_priv);
2350
Dave Gordon8b417c22015-08-12 15:43:44 +01002351 /* Add more as required ... */
2352
2353 return 0;
2354}
2355
Oscar Mateoa8b93702017-05-10 15:04:51 +00002356static int i915_guc_stage_pool(struct seq_file *m, void *data)
Alex Dai4c7e77f2015-08-12 15:43:40 +01002357{
David Weinehall36cdd012016-08-22 13:59:31 +03002358 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Oscar Mateoa8b93702017-05-10 15:04:51 +00002359 const struct intel_guc *guc = &dev_priv->guc;
2360 struct guc_stage_desc *desc = guc->stage_desc_pool_vaddr;
Sagar Arun Kamble5afc8b42017-11-16 19:02:40 +05302361 struct intel_guc_client *client = guc->execbuf_client;
Oscar Mateoa8b93702017-05-10 15:04:51 +00002362 unsigned int tmp;
2363 int index;
Alex Dai4c7e77f2015-08-12 15:43:40 +01002364
Michal Wajdeczkoab309a62017-12-15 14:36:35 +00002365 if (!USES_GUC_SUBMISSION(dev_priv))
2366 return -ENODEV;
Alex Dai4c7e77f2015-08-12 15:43:40 +01002367
Oscar Mateoa8b93702017-05-10 15:04:51 +00002368 for (index = 0; index < GUC_MAX_STAGE_DESCRIPTORS; index++, desc++) {
2369 struct intel_engine_cs *engine;
Alex Dai4c7e77f2015-08-12 15:43:40 +01002370
Oscar Mateoa8b93702017-05-10 15:04:51 +00002371 if (!(desc->attribute & GUC_STAGE_DESC_ATTR_ACTIVE))
2372 continue;
Alex Dai4c7e77f2015-08-12 15:43:40 +01002373
Oscar Mateoa8b93702017-05-10 15:04:51 +00002374 seq_printf(m, "GuC stage descriptor %u:\n", index);
2375 seq_printf(m, "\tIndex: %u\n", desc->stage_id);
2376 seq_printf(m, "\tAttribute: 0x%x\n", desc->attribute);
2377 seq_printf(m, "\tPriority: %d\n", desc->priority);
2378 seq_printf(m, "\tDoorbell id: %d\n", desc->db_id);
2379 seq_printf(m, "\tEngines used: 0x%x\n",
2380 desc->engines_used);
2381 seq_printf(m, "\tDoorbell trigger phy: 0x%llx, cpu: 0x%llx, uK: 0x%x\n",
2382 desc->db_trigger_phy,
2383 desc->db_trigger_cpu,
2384 desc->db_trigger_uk);
2385 seq_printf(m, "\tProcess descriptor: 0x%x\n",
2386 desc->process_desc);
Colin Ian King9a094852017-05-16 10:22:35 +01002387 seq_printf(m, "\tWorkqueue address: 0x%x, size: 0x%x\n",
Oscar Mateoa8b93702017-05-10 15:04:51 +00002388 desc->wq_addr, desc->wq_size);
2389 seq_putc(m, '\n');
2390
2391 for_each_engine_masked(engine, dev_priv, client->engines, tmp) {
2392 u32 guc_engine_id = engine->guc_id;
2393 struct guc_execlist_context *lrc =
2394 &desc->lrc[guc_engine_id];
2395
2396 seq_printf(m, "\t%s LRC:\n", engine->name);
2397 seq_printf(m, "\t\tContext desc: 0x%x\n",
2398 lrc->context_desc);
2399 seq_printf(m, "\t\tContext id: 0x%x\n", lrc->context_id);
2400 seq_printf(m, "\t\tLRCA: 0x%x\n", lrc->ring_lrca);
2401 seq_printf(m, "\t\tRing begin: 0x%x\n", lrc->ring_begin);
2402 seq_printf(m, "\t\tRing end: 0x%x\n", lrc->ring_end);
2403 seq_putc(m, '\n');
2404 }
Alex Dai4c7e77f2015-08-12 15:43:40 +01002405 }
2406
Oscar Mateoa8b93702017-05-10 15:04:51 +00002407 return 0;
2408}
2409
Alex Dai4c7e77f2015-08-12 15:43:40 +01002410static int i915_guc_log_dump(struct seq_file *m, void *data)
2411{
Daniele Ceraolo Spurioac58d2a2017-05-22 10:50:28 -07002412 struct drm_info_node *node = m->private;
2413 struct drm_i915_private *dev_priv = node_to_i915(node);
2414 bool dump_load_err = !!node->info_ent->data;
2415 struct drm_i915_gem_object *obj = NULL;
2416 u32 *log;
2417 int i = 0;
Alex Dai4c7e77f2015-08-12 15:43:40 +01002418
Michal Wajdeczkoab309a62017-12-15 14:36:35 +00002419 if (!HAS_GUC(dev_priv))
2420 return -ENODEV;
2421
Daniele Ceraolo Spurioac58d2a2017-05-22 10:50:28 -07002422 if (dump_load_err)
2423 obj = dev_priv->guc.load_err_log;
2424 else if (dev_priv->guc.log.vma)
2425 obj = dev_priv->guc.log.vma->obj;
2426
2427 if (!obj)
Alex Dai4c7e77f2015-08-12 15:43:40 +01002428 return 0;
2429
Daniele Ceraolo Spurioac58d2a2017-05-22 10:50:28 -07002430 log = i915_gem_object_pin_map(obj, I915_MAP_WC);
2431 if (IS_ERR(log)) {
2432 DRM_DEBUG("Failed to pin object\n");
2433 seq_puts(m, "(log data unaccessible)\n");
2434 return PTR_ERR(log);
Alex Dai4c7e77f2015-08-12 15:43:40 +01002435 }
2436
Daniele Ceraolo Spurioac58d2a2017-05-22 10:50:28 -07002437 for (i = 0; i < obj->base.size / sizeof(u32); i += 4)
2438 seq_printf(m, "0x%08x 0x%08x 0x%08x 0x%08x\n",
2439 *(log + i), *(log + i + 1),
2440 *(log + i + 2), *(log + i + 3));
2441
Alex Dai4c7e77f2015-08-12 15:43:40 +01002442 seq_putc(m, '\n');
2443
Daniele Ceraolo Spurioac58d2a2017-05-22 10:50:28 -07002444 i915_gem_object_unpin_map(obj);
2445
Alex Dai4c7e77f2015-08-12 15:43:40 +01002446 return 0;
2447}
2448
Sagar Arun Kamble685534e2016-10-12 21:54:41 +05302449static int i915_guc_log_control_get(void *data, u64 *val)
2450{
Chris Wilsonbcc36d82017-04-07 20:42:20 +01002451 struct drm_i915_private *dev_priv = data;
Sagar Arun Kamble685534e2016-10-12 21:54:41 +05302452
Michal Wajdeczkoab309a62017-12-15 14:36:35 +00002453 if (!HAS_GUC(dev_priv))
2454 return -ENODEV;
2455
Sagar Arun Kamble685534e2016-10-12 21:54:41 +05302456 if (!dev_priv->guc.log.vma)
2457 return -EINVAL;
2458
Michal Wajdeczko4f044a82017-09-19 19:38:44 +00002459 *val = i915_modparams.guc_log_level;
Sagar Arun Kamble685534e2016-10-12 21:54:41 +05302460
2461 return 0;
2462}
2463
2464static int i915_guc_log_control_set(void *data, u64 val)
2465{
Chris Wilsonbcc36d82017-04-07 20:42:20 +01002466 struct drm_i915_private *dev_priv = data;
Sagar Arun Kamble685534e2016-10-12 21:54:41 +05302467 int ret;
2468
Michal Wajdeczkoab309a62017-12-15 14:36:35 +00002469 if (!HAS_GUC(dev_priv))
2470 return -ENODEV;
2471
Sagar Arun Kamble685534e2016-10-12 21:54:41 +05302472 if (!dev_priv->guc.log.vma)
2473 return -EINVAL;
2474
Chris Wilsonbcc36d82017-04-07 20:42:20 +01002475 ret = mutex_lock_interruptible(&dev_priv->drm.struct_mutex);
Sagar Arun Kamble685534e2016-10-12 21:54:41 +05302476 if (ret)
2477 return ret;
2478
2479 intel_runtime_pm_get(dev_priv);
2480 ret = i915_guc_log_control(dev_priv, val);
2481 intel_runtime_pm_put(dev_priv);
2482
Chris Wilsonbcc36d82017-04-07 20:42:20 +01002483 mutex_unlock(&dev_priv->drm.struct_mutex);
Sagar Arun Kamble685534e2016-10-12 21:54:41 +05302484 return ret;
2485}
2486
2487DEFINE_SIMPLE_ATTRIBUTE(i915_guc_log_control_fops,
2488 i915_guc_log_control_get, i915_guc_log_control_set,
2489 "%lld\n");
2490
Chris Wilsonb86bef202017-01-16 13:06:21 +00002491static const char *psr2_live_status(u32 val)
2492{
2493 static const char * const live_status[] = {
2494 "IDLE",
2495 "CAPTURE",
2496 "CAPTURE_FS",
2497 "SLEEP",
2498 "BUFON_FW",
2499 "ML_UP",
2500 "SU_STANDBY",
2501 "FAST_SLEEP",
2502 "DEEP_SLEEP",
2503 "BUF_ON",
2504 "TG_ON"
2505 };
2506
2507 val = (val & EDP_PSR2_STATUS_STATE_MASK) >> EDP_PSR2_STATUS_STATE_SHIFT;
2508 if (val < ARRAY_SIZE(live_status))
2509 return live_status[val];
2510
2511 return "unknown";
2512}
2513
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002514static int i915_edp_psr_status(struct seq_file *m, void *data)
2515{
David Weinehall36cdd012016-08-22 13:59:31 +03002516 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Rodrigo Vivia031d702013-10-03 16:15:06 -03002517 u32 psrperf = 0;
Rodrigo Vivia6cbdb82014-11-14 08:52:40 -08002518 u32 stat[3];
2519 enum pipe pipe;
Rodrigo Vivia031d702013-10-03 16:15:06 -03002520 bool enabled = false;
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002521
Michal Wajdeczkoab309a62017-12-15 14:36:35 +00002522 if (!HAS_PSR(dev_priv))
2523 return -ENODEV;
Damien Lespiau3553a8e2015-03-09 14:17:58 +00002524
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02002525 intel_runtime_pm_get(dev_priv);
2526
Daniel Vetterfa128fa2014-07-11 10:30:17 -07002527 mutex_lock(&dev_priv->psr.lock);
Rodrigo Vivia031d702013-10-03 16:15:06 -03002528 seq_printf(m, "Sink_Support: %s\n", yesno(dev_priv->psr.sink_support));
2529 seq_printf(m, "Source_OK: %s\n", yesno(dev_priv->psr.source_ok));
Daniel Vetter2807cf62014-07-11 10:30:11 -07002530 seq_printf(m, "Enabled: %s\n", yesno((bool)dev_priv->psr.enabled));
Rodrigo Vivi5755c782014-06-12 10:16:45 -07002531 seq_printf(m, "Active: %s\n", yesno(dev_priv->psr.active));
Daniel Vetterfa128fa2014-07-11 10:30:17 -07002532 seq_printf(m, "Busy frontbuffer bits: 0x%03x\n",
2533 dev_priv->psr.busy_frontbuffer_bits);
2534 seq_printf(m, "Re-enable work scheduled: %s\n",
2535 yesno(work_busy(&dev_priv->psr.work.work)));
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002536
Nagaraju, Vathsala7e3eb592016-12-09 23:42:09 +05302537 if (HAS_DDI(dev_priv)) {
2538 if (dev_priv->psr.psr2_support)
2539 enabled = I915_READ(EDP_PSR2_CTL) & EDP_PSR2_ENABLE;
2540 else
2541 enabled = I915_READ(EDP_PSR_CTL) & EDP_PSR_ENABLE;
2542 } else {
Damien Lespiau3553a8e2015-03-09 14:17:58 +00002543 for_each_pipe(dev_priv, pipe) {
Chris Wilson9c870d02016-10-24 13:42:15 +01002544 enum transcoder cpu_transcoder =
2545 intel_pipe_to_cpu_transcoder(dev_priv, pipe);
2546 enum intel_display_power_domain power_domain;
2547
2548 power_domain = POWER_DOMAIN_TRANSCODER(cpu_transcoder);
2549 if (!intel_display_power_get_if_enabled(dev_priv,
2550 power_domain))
2551 continue;
2552
Damien Lespiau3553a8e2015-03-09 14:17:58 +00002553 stat[pipe] = I915_READ(VLV_PSRSTAT(pipe)) &
2554 VLV_EDP_PSR_CURR_STATE_MASK;
2555 if ((stat[pipe] == VLV_EDP_PSR_ACTIVE_NORFB_UP) ||
2556 (stat[pipe] == VLV_EDP_PSR_ACTIVE_SF_UPDATE))
2557 enabled = true;
Chris Wilson9c870d02016-10-24 13:42:15 +01002558
2559 intel_display_power_put(dev_priv, power_domain);
Rodrigo Vivia6cbdb82014-11-14 08:52:40 -08002560 }
2561 }
Rodrigo Vivi60e5ffe2016-02-01 12:02:07 -08002562
2563 seq_printf(m, "Main link in standby mode: %s\n",
2564 yesno(dev_priv->psr.link_standby));
2565
Rodrigo Vivia6cbdb82014-11-14 08:52:40 -08002566 seq_printf(m, "HW Enabled & Active bit: %s", yesno(enabled));
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002567
David Weinehall36cdd012016-08-22 13:59:31 +03002568 if (!HAS_DDI(dev_priv))
Rodrigo Vivia6cbdb82014-11-14 08:52:40 -08002569 for_each_pipe(dev_priv, pipe) {
2570 if ((stat[pipe] == VLV_EDP_PSR_ACTIVE_NORFB_UP) ||
2571 (stat[pipe] == VLV_EDP_PSR_ACTIVE_SF_UPDATE))
2572 seq_printf(m, " pipe %c", pipe_name(pipe));
2573 }
2574 seq_puts(m, "\n");
2575
Rodrigo Vivi05eec3c2015-11-23 14:16:40 -08002576 /*
2577 * VLV/CHV PSR has no kind of performance counter
2578 * SKL+ Perf counter is reset to 0 everytime DC state is entered
2579 */
David Weinehall36cdd012016-08-22 13:59:31 +03002580 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Ville Syrjälä443a3892015-11-11 20:34:15 +02002581 psrperf = I915_READ(EDP_PSR_PERF_CNT) &
Rodrigo Vivia031d702013-10-03 16:15:06 -03002582 EDP_PSR_PERF_CNT_MASK;
Rodrigo Vivia6cbdb82014-11-14 08:52:40 -08002583
2584 seq_printf(m, "Performance_Counter: %u\n", psrperf);
2585 }
Nagaraju, Vathsala6ba1f9e2017-01-06 22:02:32 +05302586 if (dev_priv->psr.psr2_support) {
Chris Wilsonb86bef202017-01-16 13:06:21 +00002587 u32 psr2 = I915_READ(EDP_PSR2_STATUS_CTL);
Nagaraju, Vathsala6ba1f9e2017-01-06 22:02:32 +05302588
Chris Wilsonb86bef202017-01-16 13:06:21 +00002589 seq_printf(m, "EDP_PSR2_STATUS_CTL: %x [%s]\n",
2590 psr2, psr2_live_status(psr2));
Nagaraju, Vathsala6ba1f9e2017-01-06 22:02:32 +05302591 }
Daniel Vetterfa128fa2014-07-11 10:30:17 -07002592 mutex_unlock(&dev_priv->psr.lock);
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002593
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02002594 intel_runtime_pm_put(dev_priv);
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002595 return 0;
2596}
2597
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02002598static int i915_sink_crc(struct seq_file *m, void *data)
2599{
David Weinehall36cdd012016-08-22 13:59:31 +03002600 struct drm_i915_private *dev_priv = node_to_i915(m->private);
2601 struct drm_device *dev = &dev_priv->drm;
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02002602 struct intel_connector *connector;
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01002603 struct drm_connector_list_iter conn_iter;
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02002604 struct intel_dp *intel_dp = NULL;
Maarten Lankhorst10bf0a32017-11-10 12:34:58 +01002605 struct drm_modeset_acquire_ctx ctx;
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02002606 int ret;
2607 u8 crc[6];
2608
Maarten Lankhorst10bf0a32017-11-10 12:34:58 +01002609 drm_modeset_acquire_init(&ctx, DRM_MODESET_ACQUIRE_INTERRUPTIBLE);
2610
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01002611 drm_connector_list_iter_begin(dev, &conn_iter);
Maarten Lankhorst10bf0a32017-11-10 12:34:58 +01002612
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01002613 for_each_intel_connector_iter(connector, &conn_iter) {
Maarten Lankhorst26c17cf2016-06-20 15:57:38 +02002614 struct drm_crtc *crtc;
Maarten Lankhorst10bf0a32017-11-10 12:34:58 +01002615 struct drm_connector_state *state;
Maarten Lankhorst93313532017-11-10 12:34:59 +01002616 struct intel_crtc_state *crtc_state;
Paulo Zanonib6ae3c72014-02-13 17:51:33 -02002617
Maarten Lankhorst26c17cf2016-06-20 15:57:38 +02002618 if (connector->base.connector_type != DRM_MODE_CONNECTOR_eDP)
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02002619 continue;
2620
Maarten Lankhorst10bf0a32017-11-10 12:34:58 +01002621retry:
2622 ret = drm_modeset_lock(&dev->mode_config.connection_mutex, &ctx);
2623 if (ret)
2624 goto err;
2625
2626 state = connector->base.state;
2627 if (!state->best_encoder)
2628 continue;
2629
2630 crtc = state->crtc;
2631 ret = drm_modeset_lock(&crtc->mutex, &ctx);
2632 if (ret)
2633 goto err;
2634
Maarten Lankhorst93313532017-11-10 12:34:59 +01002635 crtc_state = to_intel_crtc_state(crtc->state);
2636 if (!crtc_state->base.active)
Maarten Lankhorst10bf0a32017-11-10 12:34:58 +01002637 continue;
2638
Maarten Lankhorst93313532017-11-10 12:34:59 +01002639 /*
2640 * We need to wait for all crtc updates to complete, to make
2641 * sure any pending modesets and plane updates are completed.
2642 */
2643 if (crtc_state->base.commit) {
2644 ret = wait_for_completion_interruptible(&crtc_state->base.commit->hw_done);
2645
2646 if (ret)
2647 goto err;
2648 }
2649
Maarten Lankhorst10bf0a32017-11-10 12:34:58 +01002650 intel_dp = enc_to_intel_dp(state->best_encoder);
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02002651
Maarten Lankhorst93313532017-11-10 12:34:59 +01002652 ret = intel_dp_sink_crc(intel_dp, crtc_state, crc);
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02002653 if (ret)
Maarten Lankhorst10bf0a32017-11-10 12:34:58 +01002654 goto err;
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02002655
2656 seq_printf(m, "%02x%02x%02x%02x%02x%02x\n",
2657 crc[0], crc[1], crc[2],
2658 crc[3], crc[4], crc[5]);
2659 goto out;
Maarten Lankhorst10bf0a32017-11-10 12:34:58 +01002660
2661err:
2662 if (ret == -EDEADLK) {
2663 ret = drm_modeset_backoff(&ctx);
2664 if (!ret)
2665 goto retry;
2666 }
2667 goto out;
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02002668 }
2669 ret = -ENODEV;
2670out:
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01002671 drm_connector_list_iter_end(&conn_iter);
Maarten Lankhorst10bf0a32017-11-10 12:34:58 +01002672 drm_modeset_drop_locks(&ctx);
2673 drm_modeset_acquire_fini(&ctx);
2674
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02002675 return ret;
2676}
2677
Jesse Barnesec013e72013-08-20 10:29:23 +01002678static int i915_energy_uJ(struct seq_file *m, void *data)
2679{
David Weinehall36cdd012016-08-22 13:59:31 +03002680 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Gabriel Krisman Bertazid38014e2017-07-26 02:30:16 -03002681 unsigned long long power;
Jesse Barnesec013e72013-08-20 10:29:23 +01002682 u32 units;
2683
David Weinehall36cdd012016-08-22 13:59:31 +03002684 if (INTEL_GEN(dev_priv) < 6)
Jesse Barnesec013e72013-08-20 10:29:23 +01002685 return -ENODEV;
2686
Paulo Zanoni36623ef2014-02-21 13:52:23 -03002687 intel_runtime_pm_get(dev_priv);
2688
Gabriel Krisman Bertazid38014e2017-07-26 02:30:16 -03002689 if (rdmsrl_safe(MSR_RAPL_POWER_UNIT, &power)) {
2690 intel_runtime_pm_put(dev_priv);
2691 return -ENODEV;
2692 }
2693
2694 units = (power & 0x1f00) >> 8;
Jesse Barnesec013e72013-08-20 10:29:23 +01002695 power = I915_READ(MCH_SECP_NRG_STTS);
Gabriel Krisman Bertazid38014e2017-07-26 02:30:16 -03002696 power = (1000000 * power) >> units; /* convert to uJ */
Jesse Barnesec013e72013-08-20 10:29:23 +01002697
Paulo Zanoni36623ef2014-02-21 13:52:23 -03002698 intel_runtime_pm_put(dev_priv);
2699
Gabriel Krisman Bertazid38014e2017-07-26 02:30:16 -03002700 seq_printf(m, "%llu", power);
Paulo Zanoni371db662013-08-19 13:18:10 -03002701
2702 return 0;
2703}
2704
Damien Lespiau6455c872015-06-04 18:23:57 +01002705static int i915_runtime_pm_status(struct seq_file *m, void *unused)
Paulo Zanoni371db662013-08-19 13:18:10 -03002706{
David Weinehall36cdd012016-08-22 13:59:31 +03002707 struct drm_i915_private *dev_priv = node_to_i915(m->private);
David Weinehall52a05c32016-08-22 13:32:44 +03002708 struct pci_dev *pdev = dev_priv->drm.pdev;
Paulo Zanoni371db662013-08-19 13:18:10 -03002709
Chris Wilsona156e642016-04-03 14:14:21 +01002710 if (!HAS_RUNTIME_PM(dev_priv))
2711 seq_puts(m, "Runtime power management not supported\n");
Paulo Zanoni371db662013-08-19 13:18:10 -03002712
Chris Wilson67d97da2016-07-04 08:08:31 +01002713 seq_printf(m, "GPU idle: %s\n", yesno(!dev_priv->gt.awake));
Paulo Zanoni371db662013-08-19 13:18:10 -03002714 seq_printf(m, "IRQs disabled: %s\n",
Jesse Barnes9df7575f2014-06-20 09:29:20 -07002715 yesno(!intel_irqs_enabled(dev_priv)));
Chris Wilson0d804182015-06-15 12:52:28 +01002716#ifdef CONFIG_PM
Damien Lespiaua6aaec82015-06-04 18:23:58 +01002717 seq_printf(m, "Usage count: %d\n",
David Weinehall36cdd012016-08-22 13:59:31 +03002718 atomic_read(&dev_priv->drm.dev->power.usage_count));
Chris Wilson0d804182015-06-15 12:52:28 +01002719#else
2720 seq_printf(m, "Device Power Management (CONFIG_PM) disabled\n");
2721#endif
Chris Wilsona156e642016-04-03 14:14:21 +01002722 seq_printf(m, "PCI device power state: %s [%d]\n",
David Weinehall52a05c32016-08-22 13:32:44 +03002723 pci_power_name(pdev->current_state),
2724 pdev->current_state);
Paulo Zanoni371db662013-08-19 13:18:10 -03002725
Jesse Barnesec013e72013-08-20 10:29:23 +01002726 return 0;
2727}
2728
Imre Deak1da51582013-11-25 17:15:35 +02002729static int i915_power_domain_info(struct seq_file *m, void *unused)
2730{
David Weinehall36cdd012016-08-22 13:59:31 +03002731 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Imre Deak1da51582013-11-25 17:15:35 +02002732 struct i915_power_domains *power_domains = &dev_priv->power_domains;
2733 int i;
2734
2735 mutex_lock(&power_domains->lock);
2736
2737 seq_printf(m, "%-25s %s\n", "Power well/domain", "Use count");
2738 for (i = 0; i < power_domains->power_well_count; i++) {
2739 struct i915_power_well *power_well;
2740 enum intel_display_power_domain power_domain;
2741
2742 power_well = &power_domains->power_wells[i];
2743 seq_printf(m, "%-25s %d\n", power_well->name,
2744 power_well->count);
2745
Joonas Lahtinen8385c2e2017-02-08 15:12:10 +02002746 for_each_power_domain(power_domain, power_well->domains)
Imre Deak1da51582013-11-25 17:15:35 +02002747 seq_printf(m, " %-23s %d\n",
Daniel Stone9895ad02015-11-20 15:55:33 +00002748 intel_display_power_domain_str(power_domain),
Imre Deak1da51582013-11-25 17:15:35 +02002749 power_domains->domain_use_count[power_domain]);
Imre Deak1da51582013-11-25 17:15:35 +02002750 }
2751
2752 mutex_unlock(&power_domains->lock);
2753
2754 return 0;
2755}
2756
Damien Lespiaub7cec662015-10-27 14:47:01 +02002757static int i915_dmc_info(struct seq_file *m, void *unused)
2758{
David Weinehall36cdd012016-08-22 13:59:31 +03002759 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Damien Lespiaub7cec662015-10-27 14:47:01 +02002760 struct intel_csr *csr;
2761
Michal Wajdeczkoab309a62017-12-15 14:36:35 +00002762 if (!HAS_CSR(dev_priv))
2763 return -ENODEV;
Damien Lespiaub7cec662015-10-27 14:47:01 +02002764
2765 csr = &dev_priv->csr;
2766
Mika Kuoppala6fb403d2015-10-30 17:54:47 +02002767 intel_runtime_pm_get(dev_priv);
2768
Damien Lespiaub7cec662015-10-27 14:47:01 +02002769 seq_printf(m, "fw loaded: %s\n", yesno(csr->dmc_payload != NULL));
2770 seq_printf(m, "path: %s\n", csr->fw_path);
2771
2772 if (!csr->dmc_payload)
Mika Kuoppala6fb403d2015-10-30 17:54:47 +02002773 goto out;
Damien Lespiaub7cec662015-10-27 14:47:01 +02002774
2775 seq_printf(m, "version: %d.%d\n", CSR_VERSION_MAJOR(csr->version),
2776 CSR_VERSION_MINOR(csr->version));
2777
Mika Kuoppala48de5682017-05-09 13:05:22 +03002778 if (IS_KABYLAKE(dev_priv) ||
2779 (IS_SKYLAKE(dev_priv) && csr->version >= CSR_VERSION(1, 6))) {
Damien Lespiau83372062015-10-30 17:53:32 +02002780 seq_printf(m, "DC3 -> DC5 count: %d\n",
2781 I915_READ(SKL_CSR_DC3_DC5_COUNT));
2782 seq_printf(m, "DC5 -> DC6 count: %d\n",
2783 I915_READ(SKL_CSR_DC5_DC6_COUNT));
David Weinehall36cdd012016-08-22 13:59:31 +03002784 } else if (IS_BROXTON(dev_priv) && csr->version >= CSR_VERSION(1, 4)) {
Mika Kuoppala16e11b92015-10-27 14:47:03 +02002785 seq_printf(m, "DC3 -> DC5 count: %d\n",
2786 I915_READ(BXT_CSR_DC3_DC5_COUNT));
Damien Lespiau83372062015-10-30 17:53:32 +02002787 }
2788
Mika Kuoppala6fb403d2015-10-30 17:54:47 +02002789out:
2790 seq_printf(m, "program base: 0x%08x\n", I915_READ(CSR_PROGRAM(0)));
2791 seq_printf(m, "ssp base: 0x%08x\n", I915_READ(CSR_SSP_BASE));
2792 seq_printf(m, "htp: 0x%08x\n", I915_READ(CSR_HTP_SKL));
2793
Damien Lespiau83372062015-10-30 17:53:32 +02002794 intel_runtime_pm_put(dev_priv);
2795
Damien Lespiaub7cec662015-10-27 14:47:01 +02002796 return 0;
2797}
2798
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002799static void intel_seq_print_mode(struct seq_file *m, int tabs,
2800 struct drm_display_mode *mode)
2801{
2802 int i;
2803
2804 for (i = 0; i < tabs; i++)
2805 seq_putc(m, '\t');
2806
2807 seq_printf(m, "id %d:\"%s\" freq %d clock %d hdisp %d hss %d hse %d htot %d vdisp %d vss %d vse %d vtot %d type 0x%x flags 0x%x\n",
2808 mode->base.id, mode->name,
2809 mode->vrefresh, mode->clock,
2810 mode->hdisplay, mode->hsync_start,
2811 mode->hsync_end, mode->htotal,
2812 mode->vdisplay, mode->vsync_start,
2813 mode->vsync_end, mode->vtotal,
2814 mode->type, mode->flags);
2815}
2816
2817static void intel_encoder_info(struct seq_file *m,
2818 struct intel_crtc *intel_crtc,
2819 struct intel_encoder *intel_encoder)
2820{
David Weinehall36cdd012016-08-22 13:59:31 +03002821 struct drm_i915_private *dev_priv = node_to_i915(m->private);
2822 struct drm_device *dev = &dev_priv->drm;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002823 struct drm_crtc *crtc = &intel_crtc->base;
2824 struct intel_connector *intel_connector;
2825 struct drm_encoder *encoder;
2826
2827 encoder = &intel_encoder->base;
2828 seq_printf(m, "\tencoder %d: type: %s, connectors:\n",
Jani Nikula8e329a032014-06-03 14:56:21 +03002829 encoder->base.id, encoder->name);
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002830 for_each_connector_on_encoder(dev, encoder, intel_connector) {
2831 struct drm_connector *connector = &intel_connector->base;
2832 seq_printf(m, "\t\tconnector %d: type: %s, status: %s",
2833 connector->base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +03002834 connector->name,
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002835 drm_get_connector_status_name(connector->status));
2836 if (connector->status == connector_status_connected) {
2837 struct drm_display_mode *mode = &crtc->mode;
2838 seq_printf(m, ", mode:\n");
2839 intel_seq_print_mode(m, 2, mode);
2840 } else {
2841 seq_putc(m, '\n');
2842 }
2843 }
2844}
2845
2846static void intel_crtc_info(struct seq_file *m, struct intel_crtc *intel_crtc)
2847{
David Weinehall36cdd012016-08-22 13:59:31 +03002848 struct drm_i915_private *dev_priv = node_to_i915(m->private);
2849 struct drm_device *dev = &dev_priv->drm;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002850 struct drm_crtc *crtc = &intel_crtc->base;
2851 struct intel_encoder *intel_encoder;
Maarten Lankhorst23a48d52015-09-10 16:07:57 +02002852 struct drm_plane_state *plane_state = crtc->primary->state;
2853 struct drm_framebuffer *fb = plane_state->fb;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002854
Maarten Lankhorst23a48d52015-09-10 16:07:57 +02002855 if (fb)
Matt Roper5aa8a932014-06-16 10:12:55 -07002856 seq_printf(m, "\tfb: %d, pos: %dx%d, size: %dx%d\n",
Maarten Lankhorst23a48d52015-09-10 16:07:57 +02002857 fb->base.id, plane_state->src_x >> 16,
2858 plane_state->src_y >> 16, fb->width, fb->height);
Matt Roper5aa8a932014-06-16 10:12:55 -07002859 else
2860 seq_puts(m, "\tprimary plane disabled\n");
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002861 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
2862 intel_encoder_info(m, intel_crtc, intel_encoder);
2863}
2864
2865static void intel_panel_info(struct seq_file *m, struct intel_panel *panel)
2866{
2867 struct drm_display_mode *mode = panel->fixed_mode;
2868
2869 seq_printf(m, "\tfixed mode:\n");
2870 intel_seq_print_mode(m, 2, mode);
2871}
2872
2873static void intel_dp_info(struct seq_file *m,
2874 struct intel_connector *intel_connector)
2875{
2876 struct intel_encoder *intel_encoder = intel_connector->encoder;
2877 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
2878
2879 seq_printf(m, "\tDPCD rev: %x\n", intel_dp->dpcd[DP_DPCD_REV]);
Jani Nikula742f4912015-09-03 11:16:09 +03002880 seq_printf(m, "\taudio support: %s\n", yesno(intel_dp->has_audio));
Maarten Lankhorstb6dabe32016-06-20 15:57:37 +02002881 if (intel_connector->base.connector_type == DRM_MODE_CONNECTOR_eDP)
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002882 intel_panel_info(m, &intel_connector->panel);
Mika Kahola80209e52016-09-09 14:10:57 +03002883
2884 drm_dp_downstream_debug(m, intel_dp->dpcd, intel_dp->downstream_ports,
2885 &intel_dp->aux);
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002886}
2887
Libin Yang9a148a92016-11-28 20:07:05 +08002888static void intel_dp_mst_info(struct seq_file *m,
2889 struct intel_connector *intel_connector)
2890{
2891 struct intel_encoder *intel_encoder = intel_connector->encoder;
2892 struct intel_dp_mst_encoder *intel_mst =
2893 enc_to_mst(&intel_encoder->base);
2894 struct intel_digital_port *intel_dig_port = intel_mst->primary;
2895 struct intel_dp *intel_dp = &intel_dig_port->dp;
2896 bool has_audio = drm_dp_mst_port_has_audio(&intel_dp->mst_mgr,
2897 intel_connector->port);
2898
2899 seq_printf(m, "\taudio support: %s\n", yesno(has_audio));
2900}
2901
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002902static void intel_hdmi_info(struct seq_file *m,
2903 struct intel_connector *intel_connector)
2904{
2905 struct intel_encoder *intel_encoder = intel_connector->encoder;
2906 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&intel_encoder->base);
2907
Jani Nikula742f4912015-09-03 11:16:09 +03002908 seq_printf(m, "\taudio support: %s\n", yesno(intel_hdmi->has_audio));
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002909}
2910
2911static void intel_lvds_info(struct seq_file *m,
2912 struct intel_connector *intel_connector)
2913{
2914 intel_panel_info(m, &intel_connector->panel);
2915}
2916
2917static void intel_connector_info(struct seq_file *m,
2918 struct drm_connector *connector)
2919{
2920 struct intel_connector *intel_connector = to_intel_connector(connector);
2921 struct intel_encoder *intel_encoder = intel_connector->encoder;
Jesse Barnesf103fc72014-02-20 12:39:57 -08002922 struct drm_display_mode *mode;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002923
2924 seq_printf(m, "connector %d: type %s, status: %s\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03002925 connector->base.id, connector->name,
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002926 drm_get_connector_status_name(connector->status));
2927 if (connector->status == connector_status_connected) {
2928 seq_printf(m, "\tname: %s\n", connector->display_info.name);
2929 seq_printf(m, "\tphysical dimensions: %dx%dmm\n",
2930 connector->display_info.width_mm,
2931 connector->display_info.height_mm);
2932 seq_printf(m, "\tsubpixel order: %s\n",
2933 drm_get_subpixel_order_name(connector->display_info.subpixel_order));
2934 seq_printf(m, "\tCEA rev: %d\n",
2935 connector->display_info.cea_rev);
2936 }
Maarten Lankhorstee648a72016-06-21 12:00:38 +02002937
Maarten Lankhorst77d1f612017-06-26 10:33:49 +02002938 if (!intel_encoder)
Maarten Lankhorstee648a72016-06-21 12:00:38 +02002939 return;
2940
2941 switch (connector->connector_type) {
2942 case DRM_MODE_CONNECTOR_DisplayPort:
2943 case DRM_MODE_CONNECTOR_eDP:
Libin Yang9a148a92016-11-28 20:07:05 +08002944 if (intel_encoder->type == INTEL_OUTPUT_DP_MST)
2945 intel_dp_mst_info(m, intel_connector);
2946 else
2947 intel_dp_info(m, intel_connector);
Maarten Lankhorstee648a72016-06-21 12:00:38 +02002948 break;
2949 case DRM_MODE_CONNECTOR_LVDS:
2950 if (intel_encoder->type == INTEL_OUTPUT_LVDS)
Dave Airlie36cd7442014-05-02 13:44:18 +10002951 intel_lvds_info(m, intel_connector);
Maarten Lankhorstee648a72016-06-21 12:00:38 +02002952 break;
2953 case DRM_MODE_CONNECTOR_HDMIA:
2954 if (intel_encoder->type == INTEL_OUTPUT_HDMI ||
Ville Syrjälä7e732ca2017-10-27 22:31:24 +03002955 intel_encoder->type == INTEL_OUTPUT_DDI)
Maarten Lankhorstee648a72016-06-21 12:00:38 +02002956 intel_hdmi_info(m, intel_connector);
2957 break;
2958 default:
2959 break;
Dave Airlie36cd7442014-05-02 13:44:18 +10002960 }
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002961
Jesse Barnesf103fc72014-02-20 12:39:57 -08002962 seq_printf(m, "\tmodes:\n");
2963 list_for_each_entry(mode, &connector->modes, head)
2964 intel_seq_print_mode(m, 2, mode);
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002965}
2966
Robert Fekete3abc4e02015-10-27 16:58:32 +01002967static const char *plane_type(enum drm_plane_type type)
2968{
2969 switch (type) {
2970 case DRM_PLANE_TYPE_OVERLAY:
2971 return "OVL";
2972 case DRM_PLANE_TYPE_PRIMARY:
2973 return "PRI";
2974 case DRM_PLANE_TYPE_CURSOR:
2975 return "CUR";
2976 /*
2977 * Deliberately omitting default: to generate compiler warnings
2978 * when a new drm_plane_type gets added.
2979 */
2980 }
2981
2982 return "unknown";
2983}
2984
2985static const char *plane_rotation(unsigned int rotation)
2986{
2987 static char buf[48];
2988 /*
Robert Fossc2c446a2017-05-19 16:50:17 -04002989 * According to doc only one DRM_MODE_ROTATE_ is allowed but this
Robert Fekete3abc4e02015-10-27 16:58:32 +01002990 * will print them all to visualize if the values are misused
2991 */
2992 snprintf(buf, sizeof(buf),
2993 "%s%s%s%s%s%s(0x%08x)",
Robert Fossc2c446a2017-05-19 16:50:17 -04002994 (rotation & DRM_MODE_ROTATE_0) ? "0 " : "",
2995 (rotation & DRM_MODE_ROTATE_90) ? "90 " : "",
2996 (rotation & DRM_MODE_ROTATE_180) ? "180 " : "",
2997 (rotation & DRM_MODE_ROTATE_270) ? "270 " : "",
2998 (rotation & DRM_MODE_REFLECT_X) ? "FLIPX " : "",
2999 (rotation & DRM_MODE_REFLECT_Y) ? "FLIPY " : "",
Robert Fekete3abc4e02015-10-27 16:58:32 +01003000 rotation);
3001
3002 return buf;
3003}
3004
3005static void intel_plane_info(struct seq_file *m, struct intel_crtc *intel_crtc)
3006{
David Weinehall36cdd012016-08-22 13:59:31 +03003007 struct drm_i915_private *dev_priv = node_to_i915(m->private);
3008 struct drm_device *dev = &dev_priv->drm;
Robert Fekete3abc4e02015-10-27 16:58:32 +01003009 struct intel_plane *intel_plane;
3010
3011 for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) {
3012 struct drm_plane_state *state;
3013 struct drm_plane *plane = &intel_plane->base;
Eric Engestromb3c11ac2016-11-12 01:12:56 +00003014 struct drm_format_name_buf format_name;
Robert Fekete3abc4e02015-10-27 16:58:32 +01003015
3016 if (!plane->state) {
3017 seq_puts(m, "plane->state is NULL!\n");
3018 continue;
3019 }
3020
3021 state = plane->state;
3022
Eric Engestrom90844f02016-08-15 01:02:38 +01003023 if (state->fb) {
Ville Syrjälä438b74a2016-12-14 23:32:55 +02003024 drm_get_format_name(state->fb->format->format,
3025 &format_name);
Eric Engestrom90844f02016-08-15 01:02:38 +01003026 } else {
Eric Engestromb3c11ac2016-11-12 01:12:56 +00003027 sprintf(format_name.str, "N/A");
Eric Engestrom90844f02016-08-15 01:02:38 +01003028 }
3029
Robert Fekete3abc4e02015-10-27 16:58:32 +01003030 seq_printf(m, "\t--Plane id %d: type=%s, crtc_pos=%4dx%4d, crtc_size=%4dx%4d, src_pos=%d.%04ux%d.%04u, src_size=%d.%04ux%d.%04u, format=%s, rotation=%s\n",
3031 plane->base.id,
3032 plane_type(intel_plane->base.type),
3033 state->crtc_x, state->crtc_y,
3034 state->crtc_w, state->crtc_h,
3035 (state->src_x >> 16),
3036 ((state->src_x & 0xffff) * 15625) >> 10,
3037 (state->src_y >> 16),
3038 ((state->src_y & 0xffff) * 15625) >> 10,
3039 (state->src_w >> 16),
3040 ((state->src_w & 0xffff) * 15625) >> 10,
3041 (state->src_h >> 16),
3042 ((state->src_h & 0xffff) * 15625) >> 10,
Eric Engestromb3c11ac2016-11-12 01:12:56 +00003043 format_name.str,
Robert Fekete3abc4e02015-10-27 16:58:32 +01003044 plane_rotation(state->rotation));
3045 }
3046}
3047
3048static void intel_scaler_info(struct seq_file *m, struct intel_crtc *intel_crtc)
3049{
3050 struct intel_crtc_state *pipe_config;
3051 int num_scalers = intel_crtc->num_scalers;
3052 int i;
3053
3054 pipe_config = to_intel_crtc_state(intel_crtc->base.state);
3055
3056 /* Not all platformas have a scaler */
3057 if (num_scalers) {
3058 seq_printf(m, "\tnum_scalers=%d, scaler_users=%x scaler_id=%d",
3059 num_scalers,
3060 pipe_config->scaler_state.scaler_users,
3061 pipe_config->scaler_state.scaler_id);
3062
A.Sunil Kamath58415912016-11-20 23:20:26 +05303063 for (i = 0; i < num_scalers; i++) {
Robert Fekete3abc4e02015-10-27 16:58:32 +01003064 struct intel_scaler *sc =
3065 &pipe_config->scaler_state.scalers[i];
3066
3067 seq_printf(m, ", scalers[%d]: use=%s, mode=%x",
3068 i, yesno(sc->in_use), sc->mode);
3069 }
3070 seq_puts(m, "\n");
3071 } else {
3072 seq_puts(m, "\tNo scalers available on this platform\n");
3073 }
3074}
3075
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003076static int i915_display_info(struct seq_file *m, void *unused)
3077{
David Weinehall36cdd012016-08-22 13:59:31 +03003078 struct drm_i915_private *dev_priv = node_to_i915(m->private);
3079 struct drm_device *dev = &dev_priv->drm;
Chris Wilson065f2ec2014-03-12 09:13:13 +00003080 struct intel_crtc *crtc;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003081 struct drm_connector *connector;
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01003082 struct drm_connector_list_iter conn_iter;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003083
Paulo Zanonib0e5ddf2014-04-01 14:55:10 -03003084 intel_runtime_pm_get(dev_priv);
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003085 seq_printf(m, "CRTC info\n");
3086 seq_printf(m, "---------\n");
Damien Lespiaud3fcc802014-05-13 23:32:22 +01003087 for_each_intel_crtc(dev, crtc) {
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02003088 struct intel_crtc_state *pipe_config;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003089
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01003090 drm_modeset_lock(&crtc->base.mutex, NULL);
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02003091 pipe_config = to_intel_crtc_state(crtc->base.state);
3092
Robert Fekete3abc4e02015-10-27 16:58:32 +01003093 seq_printf(m, "CRTC %d: pipe: %c, active=%s, (size=%dx%d), dither=%s, bpp=%d\n",
Chris Wilson065f2ec2014-03-12 09:13:13 +00003094 crtc->base.base.id, pipe_name(crtc->pipe),
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02003095 yesno(pipe_config->base.active),
Robert Fekete3abc4e02015-10-27 16:58:32 +01003096 pipe_config->pipe_src_w, pipe_config->pipe_src_h,
3097 yesno(pipe_config->dither), pipe_config->pipe_bpp);
3098
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02003099 if (pipe_config->base.active) {
Ville Syrjäläcd5dcbf2017-03-27 21:55:35 +03003100 struct intel_plane *cursor =
3101 to_intel_plane(crtc->base.cursor);
3102
Chris Wilson065f2ec2014-03-12 09:13:13 +00003103 intel_crtc_info(m, crtc);
3104
Ville Syrjäläcd5dcbf2017-03-27 21:55:35 +03003105 seq_printf(m, "\tcursor visible? %s, position (%d, %d), size %dx%d, addr 0x%08x\n",
3106 yesno(cursor->base.state->visible),
3107 cursor->base.state->crtc_x,
3108 cursor->base.state->crtc_y,
3109 cursor->base.state->crtc_w,
3110 cursor->base.state->crtc_h,
3111 cursor->cursor.base);
Robert Fekete3abc4e02015-10-27 16:58:32 +01003112 intel_scaler_info(m, crtc);
3113 intel_plane_info(m, crtc);
Paulo Zanonia23dc652014-04-01 14:55:11 -03003114 }
Daniel Vettercace8412014-05-22 17:56:31 +02003115
3116 seq_printf(m, "\tunderrun reporting: cpu=%s pch=%s \n",
3117 yesno(!crtc->cpu_fifo_underrun_disabled),
3118 yesno(!crtc->pch_fifo_underrun_disabled));
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01003119 drm_modeset_unlock(&crtc->base.mutex);
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003120 }
3121
3122 seq_printf(m, "\n");
3123 seq_printf(m, "Connector info\n");
3124 seq_printf(m, "--------------\n");
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01003125 mutex_lock(&dev->mode_config.mutex);
3126 drm_connector_list_iter_begin(dev, &conn_iter);
3127 drm_for_each_connector_iter(connector, &conn_iter)
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003128 intel_connector_info(m, connector);
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01003129 drm_connector_list_iter_end(&conn_iter);
3130 mutex_unlock(&dev->mode_config.mutex);
3131
Paulo Zanonib0e5ddf2014-04-01 14:55:10 -03003132 intel_runtime_pm_put(dev_priv);
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003133
3134 return 0;
3135}
3136
Chris Wilson1b365952016-10-04 21:11:31 +01003137static int i915_engine_info(struct seq_file *m, void *unused)
3138{
3139 struct drm_i915_private *dev_priv = node_to_i915(m->private);
3140 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05303141 enum intel_engine_id id;
Chris Wilsonf636edb2017-10-09 12:02:57 +01003142 struct drm_printer p;
Chris Wilson1b365952016-10-04 21:11:31 +01003143
Chris Wilson9c870d02016-10-24 13:42:15 +01003144 intel_runtime_pm_get(dev_priv);
3145
Chris Wilsonf73b5672017-03-02 15:03:56 +00003146 seq_printf(m, "GT awake? %s\n",
3147 yesno(dev_priv->gt.awake));
3148 seq_printf(m, "Global active requests: %d\n",
3149 dev_priv->gt.active_requests);
Lionel Landwerlinf577a032017-11-13 23:34:53 +00003150 seq_printf(m, "CS timestamp frequency: %u kHz\n",
3151 dev_priv->info.cs_timestamp_frequency_khz);
Chris Wilsonf73b5672017-03-02 15:03:56 +00003152
Chris Wilsonf636edb2017-10-09 12:02:57 +01003153 p = drm_seq_file_printer(m);
3154 for_each_engine(engine, dev_priv, id)
Chris Wilson0db18b12017-12-08 01:23:00 +00003155 intel_engine_dump(engine, &p, "%s\n", engine->name);
Chris Wilson1b365952016-10-04 21:11:31 +01003156
Chris Wilson9c870d02016-10-24 13:42:15 +01003157 intel_runtime_pm_put(dev_priv);
3158
Chris Wilson1b365952016-10-04 21:11:31 +01003159 return 0;
3160}
3161
Chris Wilsonc5418a82017-10-13 21:26:19 +01003162static int i915_shrinker_info(struct seq_file *m, void *unused)
3163{
3164 struct drm_i915_private *i915 = node_to_i915(m->private);
3165
3166 seq_printf(m, "seeks = %d\n", i915->mm.shrinker.seeks);
3167 seq_printf(m, "batch = %lu\n", i915->mm.shrinker.batch);
3168
3169 return 0;
3170}
3171
Daniel Vetter728e29d2014-06-25 22:01:53 +03003172static int i915_shared_dplls_info(struct seq_file *m, void *unused)
3173{
David Weinehall36cdd012016-08-22 13:59:31 +03003174 struct drm_i915_private *dev_priv = node_to_i915(m->private);
3175 struct drm_device *dev = &dev_priv->drm;
Daniel Vetter728e29d2014-06-25 22:01:53 +03003176 int i;
3177
3178 drm_modeset_lock_all(dev);
3179 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3180 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
3181
3182 seq_printf(m, "DPLL%i: %s, id: %i\n", i, pll->name, pll->id);
Maarten Lankhorst2dd66ebd2016-03-14 09:27:52 +01003183 seq_printf(m, " crtc_mask: 0x%08x, active: 0x%x, on: %s\n",
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +02003184 pll->state.crtc_mask, pll->active_mask, yesno(pll->on));
Daniel Vetter728e29d2014-06-25 22:01:53 +03003185 seq_printf(m, " tracked hardware state:\n");
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +02003186 seq_printf(m, " dpll: 0x%08x\n", pll->state.hw_state.dpll);
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02003187 seq_printf(m, " dpll_md: 0x%08x\n",
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +02003188 pll->state.hw_state.dpll_md);
3189 seq_printf(m, " fp0: 0x%08x\n", pll->state.hw_state.fp0);
3190 seq_printf(m, " fp1: 0x%08x\n", pll->state.hw_state.fp1);
3191 seq_printf(m, " wrpll: 0x%08x\n", pll->state.hw_state.wrpll);
Daniel Vetter728e29d2014-06-25 22:01:53 +03003192 }
3193 drm_modeset_unlock_all(dev);
3194
3195 return 0;
3196}
3197
Damien Lespiau1ed1ef92014-08-30 16:50:59 +01003198static int i915_wa_registers(struct seq_file *m, void *unused)
Arun Siluvery888b5992014-08-26 14:44:51 +01003199{
3200 int i;
3201 int ret;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003202 struct intel_engine_cs *engine;
David Weinehall36cdd012016-08-22 13:59:31 +03003203 struct drm_i915_private *dev_priv = node_to_i915(m->private);
3204 struct drm_device *dev = &dev_priv->drm;
Arun Siluvery33136b02016-01-21 21:43:47 +00003205 struct i915_workarounds *workarounds = &dev_priv->workarounds;
Dave Gordonc3232b12016-03-23 18:19:53 +00003206 enum intel_engine_id id;
Arun Siluvery888b5992014-08-26 14:44:51 +01003207
Arun Siluvery888b5992014-08-26 14:44:51 +01003208 ret = mutex_lock_interruptible(&dev->struct_mutex);
3209 if (ret)
3210 return ret;
3211
3212 intel_runtime_pm_get(dev_priv);
3213
Arun Siluvery33136b02016-01-21 21:43:47 +00003214 seq_printf(m, "Workarounds applied: %d\n", workarounds->count);
Akash Goel3b3f1652016-10-13 22:44:48 +05303215 for_each_engine(engine, dev_priv, id)
Arun Siluvery33136b02016-01-21 21:43:47 +00003216 seq_printf(m, "HW whitelist count for %s: %d\n",
Dave Gordonc3232b12016-03-23 18:19:53 +00003217 engine->name, workarounds->hw_whitelist_count[id]);
Arun Siluvery33136b02016-01-21 21:43:47 +00003218 for (i = 0; i < workarounds->count; ++i) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003219 i915_reg_t addr;
3220 u32 mask, value, read;
Mika Kuoppala2fa60f62014-10-07 17:21:27 +03003221 bool ok;
Arun Siluvery888b5992014-08-26 14:44:51 +01003222
Arun Siluvery33136b02016-01-21 21:43:47 +00003223 addr = workarounds->reg[i].addr;
3224 mask = workarounds->reg[i].mask;
3225 value = workarounds->reg[i].value;
Mika Kuoppala2fa60f62014-10-07 17:21:27 +03003226 read = I915_READ(addr);
3227 ok = (value & mask) == (read & mask);
3228 seq_printf(m, "0x%X: 0x%08X, mask: 0x%08X, read: 0x%08x, status: %s\n",
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003229 i915_mmio_reg_offset(addr), value, mask, read, ok ? "OK" : "FAIL");
Arun Siluvery888b5992014-08-26 14:44:51 +01003230 }
3231
3232 intel_runtime_pm_put(dev_priv);
3233 mutex_unlock(&dev->struct_mutex);
3234
3235 return 0;
3236}
3237
Kumar, Maheshd2d4f392017-08-17 19:15:29 +05303238static int i915_ipc_status_show(struct seq_file *m, void *data)
3239{
3240 struct drm_i915_private *dev_priv = m->private;
3241
3242 seq_printf(m, "Isochronous Priority Control: %s\n",
3243 yesno(dev_priv->ipc_enabled));
3244 return 0;
3245}
3246
3247static int i915_ipc_status_open(struct inode *inode, struct file *file)
3248{
3249 struct drm_i915_private *dev_priv = inode->i_private;
3250
3251 if (!HAS_IPC(dev_priv))
3252 return -ENODEV;
3253
3254 return single_open(file, i915_ipc_status_show, dev_priv);
3255}
3256
3257static ssize_t i915_ipc_status_write(struct file *file, const char __user *ubuf,
3258 size_t len, loff_t *offp)
3259{
3260 struct seq_file *m = file->private_data;
3261 struct drm_i915_private *dev_priv = m->private;
3262 int ret;
3263 bool enable;
3264
3265 ret = kstrtobool_from_user(ubuf, len, &enable);
3266 if (ret < 0)
3267 return ret;
3268
3269 intel_runtime_pm_get(dev_priv);
3270 if (!dev_priv->ipc_enabled && enable)
3271 DRM_INFO("Enabling IPC: WM will be proper only after next commit\n");
3272 dev_priv->wm.distrust_bios_wm = true;
3273 dev_priv->ipc_enabled = enable;
3274 intel_enable_ipc(dev_priv);
3275 intel_runtime_pm_put(dev_priv);
3276
3277 return len;
3278}
3279
3280static const struct file_operations i915_ipc_status_fops = {
3281 .owner = THIS_MODULE,
3282 .open = i915_ipc_status_open,
3283 .read = seq_read,
3284 .llseek = seq_lseek,
3285 .release = single_release,
3286 .write = i915_ipc_status_write
3287};
3288
Damien Lespiauc5511e42014-11-04 17:06:51 +00003289static int i915_ddb_info(struct seq_file *m, void *unused)
3290{
David Weinehall36cdd012016-08-22 13:59:31 +03003291 struct drm_i915_private *dev_priv = node_to_i915(m->private);
3292 struct drm_device *dev = &dev_priv->drm;
Damien Lespiauc5511e42014-11-04 17:06:51 +00003293 struct skl_ddb_allocation *ddb;
3294 struct skl_ddb_entry *entry;
3295 enum pipe pipe;
3296 int plane;
3297
David Weinehall36cdd012016-08-22 13:59:31 +03003298 if (INTEL_GEN(dev_priv) < 9)
Michal Wajdeczkoab309a62017-12-15 14:36:35 +00003299 return -ENODEV;
Damien Lespiau2fcffe12014-12-03 17:33:24 +00003300
Damien Lespiauc5511e42014-11-04 17:06:51 +00003301 drm_modeset_lock_all(dev);
3302
3303 ddb = &dev_priv->wm.skl_hw.ddb;
3304
3305 seq_printf(m, "%-15s%8s%8s%8s\n", "", "Start", "End", "Size");
3306
3307 for_each_pipe(dev_priv, pipe) {
3308 seq_printf(m, "Pipe %c\n", pipe_name(pipe));
3309
Matt Roper8b364b42016-10-26 15:51:28 -07003310 for_each_universal_plane(dev_priv, pipe, plane) {
Damien Lespiauc5511e42014-11-04 17:06:51 +00003311 entry = &ddb->plane[pipe][plane];
3312 seq_printf(m, " Plane%-8d%8u%8u%8u\n", plane + 1,
3313 entry->start, entry->end,
3314 skl_ddb_entry_size(entry));
3315 }
3316
Matt Roper4969d332015-09-24 15:53:10 -07003317 entry = &ddb->plane[pipe][PLANE_CURSOR];
Damien Lespiauc5511e42014-11-04 17:06:51 +00003318 seq_printf(m, " %-13s%8u%8u%8u\n", "Cursor", entry->start,
3319 entry->end, skl_ddb_entry_size(entry));
3320 }
3321
3322 drm_modeset_unlock_all(dev);
3323
3324 return 0;
3325}
3326
Vandana Kannana54746e2015-03-03 20:53:10 +05303327static void drrs_status_per_crtc(struct seq_file *m,
David Weinehall36cdd012016-08-22 13:59:31 +03003328 struct drm_device *dev,
3329 struct intel_crtc *intel_crtc)
Vandana Kannana54746e2015-03-03 20:53:10 +05303330{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003331 struct drm_i915_private *dev_priv = to_i915(dev);
Vandana Kannana54746e2015-03-03 20:53:10 +05303332 struct i915_drrs *drrs = &dev_priv->drrs;
3333 int vrefresh = 0;
Maarten Lankhorst26875fe2016-06-20 15:57:36 +02003334 struct drm_connector *connector;
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01003335 struct drm_connector_list_iter conn_iter;
Vandana Kannana54746e2015-03-03 20:53:10 +05303336
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01003337 drm_connector_list_iter_begin(dev, &conn_iter);
3338 drm_for_each_connector_iter(connector, &conn_iter) {
Maarten Lankhorst26875fe2016-06-20 15:57:36 +02003339 if (connector->state->crtc != &intel_crtc->base)
3340 continue;
3341
3342 seq_printf(m, "%s:\n", connector->name);
Vandana Kannana54746e2015-03-03 20:53:10 +05303343 }
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01003344 drm_connector_list_iter_end(&conn_iter);
Vandana Kannana54746e2015-03-03 20:53:10 +05303345
3346 if (dev_priv->vbt.drrs_type == STATIC_DRRS_SUPPORT)
3347 seq_puts(m, "\tVBT: DRRS_type: Static");
3348 else if (dev_priv->vbt.drrs_type == SEAMLESS_DRRS_SUPPORT)
3349 seq_puts(m, "\tVBT: DRRS_type: Seamless");
3350 else if (dev_priv->vbt.drrs_type == DRRS_NOT_SUPPORTED)
3351 seq_puts(m, "\tVBT: DRRS_type: None");
3352 else
3353 seq_puts(m, "\tVBT: DRRS_type: FIXME: Unrecognized Value");
3354
3355 seq_puts(m, "\n\n");
3356
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02003357 if (to_intel_crtc_state(intel_crtc->base.state)->has_drrs) {
Vandana Kannana54746e2015-03-03 20:53:10 +05303358 struct intel_panel *panel;
3359
3360 mutex_lock(&drrs->mutex);
3361 /* DRRS Supported */
3362 seq_puts(m, "\tDRRS Supported: Yes\n");
3363
3364 /* disable_drrs() will make drrs->dp NULL */
3365 if (!drrs->dp) {
3366 seq_puts(m, "Idleness DRRS: Disabled");
3367 mutex_unlock(&drrs->mutex);
3368 return;
3369 }
3370
3371 panel = &drrs->dp->attached_connector->panel;
3372 seq_printf(m, "\t\tBusy_frontbuffer_bits: 0x%X",
3373 drrs->busy_frontbuffer_bits);
3374
3375 seq_puts(m, "\n\t\t");
3376 if (drrs->refresh_rate_type == DRRS_HIGH_RR) {
3377 seq_puts(m, "DRRS_State: DRRS_HIGH_RR\n");
3378 vrefresh = panel->fixed_mode->vrefresh;
3379 } else if (drrs->refresh_rate_type == DRRS_LOW_RR) {
3380 seq_puts(m, "DRRS_State: DRRS_LOW_RR\n");
3381 vrefresh = panel->downclock_mode->vrefresh;
3382 } else {
3383 seq_printf(m, "DRRS_State: Unknown(%d)\n",
3384 drrs->refresh_rate_type);
3385 mutex_unlock(&drrs->mutex);
3386 return;
3387 }
3388 seq_printf(m, "\t\tVrefresh: %d", vrefresh);
3389
3390 seq_puts(m, "\n\t\t");
3391 mutex_unlock(&drrs->mutex);
3392 } else {
3393 /* DRRS not supported. Print the VBT parameter*/
3394 seq_puts(m, "\tDRRS Supported : No");
3395 }
3396 seq_puts(m, "\n");
3397}
3398
3399static int i915_drrs_status(struct seq_file *m, void *unused)
3400{
David Weinehall36cdd012016-08-22 13:59:31 +03003401 struct drm_i915_private *dev_priv = node_to_i915(m->private);
3402 struct drm_device *dev = &dev_priv->drm;
Vandana Kannana54746e2015-03-03 20:53:10 +05303403 struct intel_crtc *intel_crtc;
3404 int active_crtc_cnt = 0;
3405
Maarten Lankhorst26875fe2016-06-20 15:57:36 +02003406 drm_modeset_lock_all(dev);
Vandana Kannana54746e2015-03-03 20:53:10 +05303407 for_each_intel_crtc(dev, intel_crtc) {
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02003408 if (intel_crtc->base.state->active) {
Vandana Kannana54746e2015-03-03 20:53:10 +05303409 active_crtc_cnt++;
3410 seq_printf(m, "\nCRTC %d: ", active_crtc_cnt);
3411
3412 drrs_status_per_crtc(m, dev, intel_crtc);
3413 }
Vandana Kannana54746e2015-03-03 20:53:10 +05303414 }
Maarten Lankhorst26875fe2016-06-20 15:57:36 +02003415 drm_modeset_unlock_all(dev);
Vandana Kannana54746e2015-03-03 20:53:10 +05303416
3417 if (!active_crtc_cnt)
3418 seq_puts(m, "No active crtc found\n");
3419
3420 return 0;
3421}
3422
Dave Airlie11bed952014-05-12 15:22:27 +10003423static int i915_dp_mst_info(struct seq_file *m, void *unused)
3424{
David Weinehall36cdd012016-08-22 13:59:31 +03003425 struct drm_i915_private *dev_priv = node_to_i915(m->private);
3426 struct drm_device *dev = &dev_priv->drm;
Dave Airlie11bed952014-05-12 15:22:27 +10003427 struct intel_encoder *intel_encoder;
3428 struct intel_digital_port *intel_dig_port;
Maarten Lankhorstb6dabe32016-06-20 15:57:37 +02003429 struct drm_connector *connector;
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01003430 struct drm_connector_list_iter conn_iter;
Maarten Lankhorstb6dabe32016-06-20 15:57:37 +02003431
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01003432 drm_connector_list_iter_begin(dev, &conn_iter);
3433 drm_for_each_connector_iter(connector, &conn_iter) {
Maarten Lankhorstb6dabe32016-06-20 15:57:37 +02003434 if (connector->connector_type != DRM_MODE_CONNECTOR_DisplayPort)
Dave Airlie11bed952014-05-12 15:22:27 +10003435 continue;
Maarten Lankhorstb6dabe32016-06-20 15:57:37 +02003436
3437 intel_encoder = intel_attached_encoder(connector);
3438 if (!intel_encoder || intel_encoder->type == INTEL_OUTPUT_DP_MST)
3439 continue;
3440
3441 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
Dave Airlie11bed952014-05-12 15:22:27 +10003442 if (!intel_dig_port->dp.can_mst)
3443 continue;
Maarten Lankhorstb6dabe32016-06-20 15:57:37 +02003444
Jim Bride40ae80c2016-04-14 10:18:37 -07003445 seq_printf(m, "MST Source Port %c\n",
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02003446 port_name(intel_dig_port->base.port));
Dave Airlie11bed952014-05-12 15:22:27 +10003447 drm_dp_mst_dump_topology(m, &intel_dig_port->dp.mst_mgr);
3448 }
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01003449 drm_connector_list_iter_end(&conn_iter);
3450
Dave Airlie11bed952014-05-12 15:22:27 +10003451 return 0;
3452}
3453
Todd Previteeb3394fa2015-04-18 00:04:19 -07003454static ssize_t i915_displayport_test_active_write(struct file *file,
David Weinehall36cdd012016-08-22 13:59:31 +03003455 const char __user *ubuf,
3456 size_t len, loff_t *offp)
Todd Previteeb3394fa2015-04-18 00:04:19 -07003457{
3458 char *input_buffer;
3459 int status = 0;
Todd Previteeb3394fa2015-04-18 00:04:19 -07003460 struct drm_device *dev;
3461 struct drm_connector *connector;
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01003462 struct drm_connector_list_iter conn_iter;
Todd Previteeb3394fa2015-04-18 00:04:19 -07003463 struct intel_dp *intel_dp;
3464 int val = 0;
3465
Sudip Mukherjee9aaffa32015-07-21 17:36:45 +05303466 dev = ((struct seq_file *)file->private_data)->private;
Todd Previteeb3394fa2015-04-18 00:04:19 -07003467
Todd Previteeb3394fa2015-04-18 00:04:19 -07003468 if (len == 0)
3469 return 0;
3470
Geliang Tang261aeba2017-05-06 23:40:17 +08003471 input_buffer = memdup_user_nul(ubuf, len);
3472 if (IS_ERR(input_buffer))
3473 return PTR_ERR(input_buffer);
Todd Previteeb3394fa2015-04-18 00:04:19 -07003474
Todd Previteeb3394fa2015-04-18 00:04:19 -07003475 DRM_DEBUG_DRIVER("Copied %d bytes from user\n", (unsigned int)len);
3476
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01003477 drm_connector_list_iter_begin(dev, &conn_iter);
3478 drm_for_each_connector_iter(connector, &conn_iter) {
Maarten Lankhorsta874b6a2017-06-26 10:18:35 +02003479 struct intel_encoder *encoder;
3480
Todd Previteeb3394fa2015-04-18 00:04:19 -07003481 if (connector->connector_type !=
3482 DRM_MODE_CONNECTOR_DisplayPort)
3483 continue;
3484
Maarten Lankhorsta874b6a2017-06-26 10:18:35 +02003485 encoder = to_intel_encoder(connector->encoder);
3486 if (encoder && encoder->type == INTEL_OUTPUT_DP_MST)
3487 continue;
3488
3489 if (encoder && connector->status == connector_status_connected) {
3490 intel_dp = enc_to_intel_dp(&encoder->base);
Todd Previteeb3394fa2015-04-18 00:04:19 -07003491 status = kstrtoint(input_buffer, 10, &val);
3492 if (status < 0)
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01003493 break;
Todd Previteeb3394fa2015-04-18 00:04:19 -07003494 DRM_DEBUG_DRIVER("Got %d for test active\n", val);
3495 /* To prevent erroneous activation of the compliance
3496 * testing code, only accept an actual value of 1 here
3497 */
3498 if (val == 1)
Manasi Navarec1617ab2016-12-09 16:22:50 -08003499 intel_dp->compliance.test_active = 1;
Todd Previteeb3394fa2015-04-18 00:04:19 -07003500 else
Manasi Navarec1617ab2016-12-09 16:22:50 -08003501 intel_dp->compliance.test_active = 0;
Todd Previteeb3394fa2015-04-18 00:04:19 -07003502 }
3503 }
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01003504 drm_connector_list_iter_end(&conn_iter);
Todd Previteeb3394fa2015-04-18 00:04:19 -07003505 kfree(input_buffer);
3506 if (status < 0)
3507 return status;
3508
3509 *offp += len;
3510 return len;
3511}
3512
3513static int i915_displayport_test_active_show(struct seq_file *m, void *data)
3514{
3515 struct drm_device *dev = m->private;
3516 struct drm_connector *connector;
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01003517 struct drm_connector_list_iter conn_iter;
Todd Previteeb3394fa2015-04-18 00:04:19 -07003518 struct intel_dp *intel_dp;
3519
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01003520 drm_connector_list_iter_begin(dev, &conn_iter);
3521 drm_for_each_connector_iter(connector, &conn_iter) {
Maarten Lankhorsta874b6a2017-06-26 10:18:35 +02003522 struct intel_encoder *encoder;
3523
Todd Previteeb3394fa2015-04-18 00:04:19 -07003524 if (connector->connector_type !=
3525 DRM_MODE_CONNECTOR_DisplayPort)
3526 continue;
3527
Maarten Lankhorsta874b6a2017-06-26 10:18:35 +02003528 encoder = to_intel_encoder(connector->encoder);
3529 if (encoder && encoder->type == INTEL_OUTPUT_DP_MST)
3530 continue;
3531
3532 if (encoder && connector->status == connector_status_connected) {
3533 intel_dp = enc_to_intel_dp(&encoder->base);
Manasi Navarec1617ab2016-12-09 16:22:50 -08003534 if (intel_dp->compliance.test_active)
Todd Previteeb3394fa2015-04-18 00:04:19 -07003535 seq_puts(m, "1");
3536 else
3537 seq_puts(m, "0");
3538 } else
3539 seq_puts(m, "0");
3540 }
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01003541 drm_connector_list_iter_end(&conn_iter);
Todd Previteeb3394fa2015-04-18 00:04:19 -07003542
3543 return 0;
3544}
3545
3546static int i915_displayport_test_active_open(struct inode *inode,
David Weinehall36cdd012016-08-22 13:59:31 +03003547 struct file *file)
Todd Previteeb3394fa2015-04-18 00:04:19 -07003548{
David Weinehall36cdd012016-08-22 13:59:31 +03003549 struct drm_i915_private *dev_priv = inode->i_private;
Todd Previteeb3394fa2015-04-18 00:04:19 -07003550
David Weinehall36cdd012016-08-22 13:59:31 +03003551 return single_open(file, i915_displayport_test_active_show,
3552 &dev_priv->drm);
Todd Previteeb3394fa2015-04-18 00:04:19 -07003553}
3554
3555static const struct file_operations i915_displayport_test_active_fops = {
3556 .owner = THIS_MODULE,
3557 .open = i915_displayport_test_active_open,
3558 .read = seq_read,
3559 .llseek = seq_lseek,
3560 .release = single_release,
3561 .write = i915_displayport_test_active_write
3562};
3563
3564static int i915_displayport_test_data_show(struct seq_file *m, void *data)
3565{
3566 struct drm_device *dev = m->private;
3567 struct drm_connector *connector;
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01003568 struct drm_connector_list_iter conn_iter;
Todd Previteeb3394fa2015-04-18 00:04:19 -07003569 struct intel_dp *intel_dp;
3570
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01003571 drm_connector_list_iter_begin(dev, &conn_iter);
3572 drm_for_each_connector_iter(connector, &conn_iter) {
Maarten Lankhorsta874b6a2017-06-26 10:18:35 +02003573 struct intel_encoder *encoder;
3574
Todd Previteeb3394fa2015-04-18 00:04:19 -07003575 if (connector->connector_type !=
3576 DRM_MODE_CONNECTOR_DisplayPort)
3577 continue;
3578
Maarten Lankhorsta874b6a2017-06-26 10:18:35 +02003579 encoder = to_intel_encoder(connector->encoder);
3580 if (encoder && encoder->type == INTEL_OUTPUT_DP_MST)
3581 continue;
3582
3583 if (encoder && connector->status == connector_status_connected) {
3584 intel_dp = enc_to_intel_dp(&encoder->base);
Manasi Navareb48a5ba2017-01-20 19:09:28 -08003585 if (intel_dp->compliance.test_type ==
3586 DP_TEST_LINK_EDID_READ)
3587 seq_printf(m, "%lx",
3588 intel_dp->compliance.test_data.edid);
Manasi Navare611032b2017-01-24 08:21:49 -08003589 else if (intel_dp->compliance.test_type ==
3590 DP_TEST_LINK_VIDEO_PATTERN) {
3591 seq_printf(m, "hdisplay: %d\n",
3592 intel_dp->compliance.test_data.hdisplay);
3593 seq_printf(m, "vdisplay: %d\n",
3594 intel_dp->compliance.test_data.vdisplay);
3595 seq_printf(m, "bpc: %u\n",
3596 intel_dp->compliance.test_data.bpc);
3597 }
Todd Previteeb3394fa2015-04-18 00:04:19 -07003598 } else
3599 seq_puts(m, "0");
3600 }
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01003601 drm_connector_list_iter_end(&conn_iter);
Todd Previteeb3394fa2015-04-18 00:04:19 -07003602
3603 return 0;
3604}
3605static int i915_displayport_test_data_open(struct inode *inode,
David Weinehall36cdd012016-08-22 13:59:31 +03003606 struct file *file)
Todd Previteeb3394fa2015-04-18 00:04:19 -07003607{
David Weinehall36cdd012016-08-22 13:59:31 +03003608 struct drm_i915_private *dev_priv = inode->i_private;
Todd Previteeb3394fa2015-04-18 00:04:19 -07003609
David Weinehall36cdd012016-08-22 13:59:31 +03003610 return single_open(file, i915_displayport_test_data_show,
3611 &dev_priv->drm);
Todd Previteeb3394fa2015-04-18 00:04:19 -07003612}
3613
3614static const struct file_operations i915_displayport_test_data_fops = {
3615 .owner = THIS_MODULE,
3616 .open = i915_displayport_test_data_open,
3617 .read = seq_read,
3618 .llseek = seq_lseek,
3619 .release = single_release
3620};
3621
3622static int i915_displayport_test_type_show(struct seq_file *m, void *data)
3623{
3624 struct drm_device *dev = m->private;
3625 struct drm_connector *connector;
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01003626 struct drm_connector_list_iter conn_iter;
Todd Previteeb3394fa2015-04-18 00:04:19 -07003627 struct intel_dp *intel_dp;
3628
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01003629 drm_connector_list_iter_begin(dev, &conn_iter);
3630 drm_for_each_connector_iter(connector, &conn_iter) {
Maarten Lankhorsta874b6a2017-06-26 10:18:35 +02003631 struct intel_encoder *encoder;
3632
Todd Previteeb3394fa2015-04-18 00:04:19 -07003633 if (connector->connector_type !=
3634 DRM_MODE_CONNECTOR_DisplayPort)
3635 continue;
3636
Maarten Lankhorsta874b6a2017-06-26 10:18:35 +02003637 encoder = to_intel_encoder(connector->encoder);
3638 if (encoder && encoder->type == INTEL_OUTPUT_DP_MST)
3639 continue;
3640
3641 if (encoder && connector->status == connector_status_connected) {
3642 intel_dp = enc_to_intel_dp(&encoder->base);
Manasi Navarec1617ab2016-12-09 16:22:50 -08003643 seq_printf(m, "%02lx", intel_dp->compliance.test_type);
Todd Previteeb3394fa2015-04-18 00:04:19 -07003644 } else
3645 seq_puts(m, "0");
3646 }
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01003647 drm_connector_list_iter_end(&conn_iter);
Todd Previteeb3394fa2015-04-18 00:04:19 -07003648
3649 return 0;
3650}
3651
3652static int i915_displayport_test_type_open(struct inode *inode,
3653 struct file *file)
3654{
David Weinehall36cdd012016-08-22 13:59:31 +03003655 struct drm_i915_private *dev_priv = inode->i_private;
Todd Previteeb3394fa2015-04-18 00:04:19 -07003656
David Weinehall36cdd012016-08-22 13:59:31 +03003657 return single_open(file, i915_displayport_test_type_show,
3658 &dev_priv->drm);
Todd Previteeb3394fa2015-04-18 00:04:19 -07003659}
3660
3661static const struct file_operations i915_displayport_test_type_fops = {
3662 .owner = THIS_MODULE,
3663 .open = i915_displayport_test_type_open,
3664 .read = seq_read,
3665 .llseek = seq_lseek,
3666 .release = single_release
3667};
3668
Damien Lespiau97e94b22014-11-04 17:06:50 +00003669static void wm_latency_show(struct seq_file *m, const uint16_t wm[8])
Ville Syrjälä369a1342014-01-22 14:36:08 +02003670{
David Weinehall36cdd012016-08-22 13:59:31 +03003671 struct drm_i915_private *dev_priv = m->private;
3672 struct drm_device *dev = &dev_priv->drm;
Ville Syrjälä369a1342014-01-22 14:36:08 +02003673 int level;
Ville Syrjäläde38b952015-06-24 22:00:09 +03003674 int num_levels;
3675
David Weinehall36cdd012016-08-22 13:59:31 +03003676 if (IS_CHERRYVIEW(dev_priv))
Ville Syrjäläde38b952015-06-24 22:00:09 +03003677 num_levels = 3;
David Weinehall36cdd012016-08-22 13:59:31 +03003678 else if (IS_VALLEYVIEW(dev_priv))
Ville Syrjäläde38b952015-06-24 22:00:09 +03003679 num_levels = 1;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03003680 else if (IS_G4X(dev_priv))
3681 num_levels = 3;
Ville Syrjäläde38b952015-06-24 22:00:09 +03003682 else
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003683 num_levels = ilk_wm_max_level(dev_priv) + 1;
Ville Syrjälä369a1342014-01-22 14:36:08 +02003684
3685 drm_modeset_lock_all(dev);
3686
3687 for (level = 0; level < num_levels; level++) {
3688 unsigned int latency = wm[level];
3689
Damien Lespiau97e94b22014-11-04 17:06:50 +00003690 /*
3691 * - WM1+ latency values in 0.5us units
Ville Syrjäläde38b952015-06-24 22:00:09 +03003692 * - latencies are in us on gen9/vlv/chv
Damien Lespiau97e94b22014-11-04 17:06:50 +00003693 */
Ville Syrjälä04548cb2017-04-21 21:14:29 +03003694 if (INTEL_GEN(dev_priv) >= 9 ||
3695 IS_VALLEYVIEW(dev_priv) ||
3696 IS_CHERRYVIEW(dev_priv) ||
3697 IS_G4X(dev_priv))
Damien Lespiau97e94b22014-11-04 17:06:50 +00003698 latency *= 10;
3699 else if (level > 0)
Ville Syrjälä369a1342014-01-22 14:36:08 +02003700 latency *= 5;
3701
3702 seq_printf(m, "WM%d %u (%u.%u usec)\n",
Damien Lespiau97e94b22014-11-04 17:06:50 +00003703 level, wm[level], latency / 10, latency % 10);
Ville Syrjälä369a1342014-01-22 14:36:08 +02003704 }
3705
3706 drm_modeset_unlock_all(dev);
3707}
3708
3709static int pri_wm_latency_show(struct seq_file *m, void *data)
3710{
David Weinehall36cdd012016-08-22 13:59:31 +03003711 struct drm_i915_private *dev_priv = m->private;
Damien Lespiau97e94b22014-11-04 17:06:50 +00003712 const uint16_t *latencies;
Ville Syrjälä369a1342014-01-22 14:36:08 +02003713
David Weinehall36cdd012016-08-22 13:59:31 +03003714 if (INTEL_GEN(dev_priv) >= 9)
Damien Lespiau97e94b22014-11-04 17:06:50 +00003715 latencies = dev_priv->wm.skl_latency;
3716 else
David Weinehall36cdd012016-08-22 13:59:31 +03003717 latencies = dev_priv->wm.pri_latency;
Damien Lespiau97e94b22014-11-04 17:06:50 +00003718
3719 wm_latency_show(m, latencies);
Ville Syrjälä369a1342014-01-22 14:36:08 +02003720
3721 return 0;
3722}
3723
3724static int spr_wm_latency_show(struct seq_file *m, void *data)
3725{
David Weinehall36cdd012016-08-22 13:59:31 +03003726 struct drm_i915_private *dev_priv = m->private;
Damien Lespiau97e94b22014-11-04 17:06:50 +00003727 const uint16_t *latencies;
Ville Syrjälä369a1342014-01-22 14:36:08 +02003728
David Weinehall36cdd012016-08-22 13:59:31 +03003729 if (INTEL_GEN(dev_priv) >= 9)
Damien Lespiau97e94b22014-11-04 17:06:50 +00003730 latencies = dev_priv->wm.skl_latency;
3731 else
David Weinehall36cdd012016-08-22 13:59:31 +03003732 latencies = dev_priv->wm.spr_latency;
Damien Lespiau97e94b22014-11-04 17:06:50 +00003733
3734 wm_latency_show(m, latencies);
Ville Syrjälä369a1342014-01-22 14:36:08 +02003735
3736 return 0;
3737}
3738
3739static int cur_wm_latency_show(struct seq_file *m, void *data)
3740{
David Weinehall36cdd012016-08-22 13:59:31 +03003741 struct drm_i915_private *dev_priv = m->private;
Damien Lespiau97e94b22014-11-04 17:06:50 +00003742 const uint16_t *latencies;
Ville Syrjälä369a1342014-01-22 14:36:08 +02003743
David Weinehall36cdd012016-08-22 13:59:31 +03003744 if (INTEL_GEN(dev_priv) >= 9)
Damien Lespiau97e94b22014-11-04 17:06:50 +00003745 latencies = dev_priv->wm.skl_latency;
3746 else
David Weinehall36cdd012016-08-22 13:59:31 +03003747 latencies = dev_priv->wm.cur_latency;
Damien Lespiau97e94b22014-11-04 17:06:50 +00003748
3749 wm_latency_show(m, latencies);
Ville Syrjälä369a1342014-01-22 14:36:08 +02003750
3751 return 0;
3752}
3753
3754static int pri_wm_latency_open(struct inode *inode, struct file *file)
3755{
David Weinehall36cdd012016-08-22 13:59:31 +03003756 struct drm_i915_private *dev_priv = inode->i_private;
Ville Syrjälä369a1342014-01-22 14:36:08 +02003757
Ville Syrjälä04548cb2017-04-21 21:14:29 +03003758 if (INTEL_GEN(dev_priv) < 5 && !IS_G4X(dev_priv))
Ville Syrjälä369a1342014-01-22 14:36:08 +02003759 return -ENODEV;
3760
David Weinehall36cdd012016-08-22 13:59:31 +03003761 return single_open(file, pri_wm_latency_show, dev_priv);
Ville Syrjälä369a1342014-01-22 14:36:08 +02003762}
3763
3764static int spr_wm_latency_open(struct inode *inode, struct file *file)
3765{
David Weinehall36cdd012016-08-22 13:59:31 +03003766 struct drm_i915_private *dev_priv = inode->i_private;
Ville Syrjälä369a1342014-01-22 14:36:08 +02003767
David Weinehall36cdd012016-08-22 13:59:31 +03003768 if (HAS_GMCH_DISPLAY(dev_priv))
Ville Syrjälä369a1342014-01-22 14:36:08 +02003769 return -ENODEV;
3770
David Weinehall36cdd012016-08-22 13:59:31 +03003771 return single_open(file, spr_wm_latency_show, dev_priv);
Ville Syrjälä369a1342014-01-22 14:36:08 +02003772}
3773
3774static int cur_wm_latency_open(struct inode *inode, struct file *file)
3775{
David Weinehall36cdd012016-08-22 13:59:31 +03003776 struct drm_i915_private *dev_priv = inode->i_private;
Ville Syrjälä369a1342014-01-22 14:36:08 +02003777
David Weinehall36cdd012016-08-22 13:59:31 +03003778 if (HAS_GMCH_DISPLAY(dev_priv))
Ville Syrjälä369a1342014-01-22 14:36:08 +02003779 return -ENODEV;
3780
David Weinehall36cdd012016-08-22 13:59:31 +03003781 return single_open(file, cur_wm_latency_show, dev_priv);
Ville Syrjälä369a1342014-01-22 14:36:08 +02003782}
3783
3784static ssize_t wm_latency_write(struct file *file, const char __user *ubuf,
Damien Lespiau97e94b22014-11-04 17:06:50 +00003785 size_t len, loff_t *offp, uint16_t wm[8])
Ville Syrjälä369a1342014-01-22 14:36:08 +02003786{
3787 struct seq_file *m = file->private_data;
David Weinehall36cdd012016-08-22 13:59:31 +03003788 struct drm_i915_private *dev_priv = m->private;
3789 struct drm_device *dev = &dev_priv->drm;
Damien Lespiau97e94b22014-11-04 17:06:50 +00003790 uint16_t new[8] = { 0 };
Ville Syrjäläde38b952015-06-24 22:00:09 +03003791 int num_levels;
Ville Syrjälä369a1342014-01-22 14:36:08 +02003792 int level;
3793 int ret;
3794 char tmp[32];
3795
David Weinehall36cdd012016-08-22 13:59:31 +03003796 if (IS_CHERRYVIEW(dev_priv))
Ville Syrjäläde38b952015-06-24 22:00:09 +03003797 num_levels = 3;
David Weinehall36cdd012016-08-22 13:59:31 +03003798 else if (IS_VALLEYVIEW(dev_priv))
Ville Syrjäläde38b952015-06-24 22:00:09 +03003799 num_levels = 1;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03003800 else if (IS_G4X(dev_priv))
3801 num_levels = 3;
Ville Syrjäläde38b952015-06-24 22:00:09 +03003802 else
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003803 num_levels = ilk_wm_max_level(dev_priv) + 1;
Ville Syrjäläde38b952015-06-24 22:00:09 +03003804
Ville Syrjälä369a1342014-01-22 14:36:08 +02003805 if (len >= sizeof(tmp))
3806 return -EINVAL;
3807
3808 if (copy_from_user(tmp, ubuf, len))
3809 return -EFAULT;
3810
3811 tmp[len] = '\0';
3812
Damien Lespiau97e94b22014-11-04 17:06:50 +00003813 ret = sscanf(tmp, "%hu %hu %hu %hu %hu %hu %hu %hu",
3814 &new[0], &new[1], &new[2], &new[3],
3815 &new[4], &new[5], &new[6], &new[7]);
Ville Syrjälä369a1342014-01-22 14:36:08 +02003816 if (ret != num_levels)
3817 return -EINVAL;
3818
3819 drm_modeset_lock_all(dev);
3820
3821 for (level = 0; level < num_levels; level++)
3822 wm[level] = new[level];
3823
3824 drm_modeset_unlock_all(dev);
3825
3826 return len;
3827}
3828
3829
3830static ssize_t pri_wm_latency_write(struct file *file, const char __user *ubuf,
3831 size_t len, loff_t *offp)
3832{
3833 struct seq_file *m = file->private_data;
David Weinehall36cdd012016-08-22 13:59:31 +03003834 struct drm_i915_private *dev_priv = m->private;
Damien Lespiau97e94b22014-11-04 17:06:50 +00003835 uint16_t *latencies;
Ville Syrjälä369a1342014-01-22 14:36:08 +02003836
David Weinehall36cdd012016-08-22 13:59:31 +03003837 if (INTEL_GEN(dev_priv) >= 9)
Damien Lespiau97e94b22014-11-04 17:06:50 +00003838 latencies = dev_priv->wm.skl_latency;
3839 else
David Weinehall36cdd012016-08-22 13:59:31 +03003840 latencies = dev_priv->wm.pri_latency;
Damien Lespiau97e94b22014-11-04 17:06:50 +00003841
3842 return wm_latency_write(file, ubuf, len, offp, latencies);
Ville Syrjälä369a1342014-01-22 14:36:08 +02003843}
3844
3845static ssize_t spr_wm_latency_write(struct file *file, const char __user *ubuf,
3846 size_t len, loff_t *offp)
3847{
3848 struct seq_file *m = file->private_data;
David Weinehall36cdd012016-08-22 13:59:31 +03003849 struct drm_i915_private *dev_priv = m->private;
Damien Lespiau97e94b22014-11-04 17:06:50 +00003850 uint16_t *latencies;
Ville Syrjälä369a1342014-01-22 14:36:08 +02003851
David Weinehall36cdd012016-08-22 13:59:31 +03003852 if (INTEL_GEN(dev_priv) >= 9)
Damien Lespiau97e94b22014-11-04 17:06:50 +00003853 latencies = dev_priv->wm.skl_latency;
3854 else
David Weinehall36cdd012016-08-22 13:59:31 +03003855 latencies = dev_priv->wm.spr_latency;
Damien Lespiau97e94b22014-11-04 17:06:50 +00003856
3857 return wm_latency_write(file, ubuf, len, offp, latencies);
Ville Syrjälä369a1342014-01-22 14:36:08 +02003858}
3859
3860static ssize_t cur_wm_latency_write(struct file *file, const char __user *ubuf,
3861 size_t len, loff_t *offp)
3862{
3863 struct seq_file *m = file->private_data;
David Weinehall36cdd012016-08-22 13:59:31 +03003864 struct drm_i915_private *dev_priv = m->private;
Damien Lespiau97e94b22014-11-04 17:06:50 +00003865 uint16_t *latencies;
Ville Syrjälä369a1342014-01-22 14:36:08 +02003866
David Weinehall36cdd012016-08-22 13:59:31 +03003867 if (INTEL_GEN(dev_priv) >= 9)
Damien Lespiau97e94b22014-11-04 17:06:50 +00003868 latencies = dev_priv->wm.skl_latency;
3869 else
David Weinehall36cdd012016-08-22 13:59:31 +03003870 latencies = dev_priv->wm.cur_latency;
Damien Lespiau97e94b22014-11-04 17:06:50 +00003871
3872 return wm_latency_write(file, ubuf, len, offp, latencies);
Ville Syrjälä369a1342014-01-22 14:36:08 +02003873}
3874
3875static const struct file_operations i915_pri_wm_latency_fops = {
3876 .owner = THIS_MODULE,
3877 .open = pri_wm_latency_open,
3878 .read = seq_read,
3879 .llseek = seq_lseek,
3880 .release = single_release,
3881 .write = pri_wm_latency_write
3882};
3883
3884static const struct file_operations i915_spr_wm_latency_fops = {
3885 .owner = THIS_MODULE,
3886 .open = spr_wm_latency_open,
3887 .read = seq_read,
3888 .llseek = seq_lseek,
3889 .release = single_release,
3890 .write = spr_wm_latency_write
3891};
3892
3893static const struct file_operations i915_cur_wm_latency_fops = {
3894 .owner = THIS_MODULE,
3895 .open = cur_wm_latency_open,
3896 .read = seq_read,
3897 .llseek = seq_lseek,
3898 .release = single_release,
3899 .write = cur_wm_latency_write
3900};
3901
Kees Cook647416f2013-03-10 14:10:06 -07003902static int
3903i915_wedged_get(void *data, u64 *val)
Chris Wilsonf3cd4742009-10-13 22:20:20 +01003904{
David Weinehall36cdd012016-08-22 13:59:31 +03003905 struct drm_i915_private *dev_priv = data;
Chris Wilsonf3cd4742009-10-13 22:20:20 +01003906
Chris Wilsond98c52c2016-04-13 17:35:05 +01003907 *val = i915_terminally_wedged(&dev_priv->gpu_error);
Chris Wilsonf3cd4742009-10-13 22:20:20 +01003908
Kees Cook647416f2013-03-10 14:10:06 -07003909 return 0;
Chris Wilsonf3cd4742009-10-13 22:20:20 +01003910}
3911
Kees Cook647416f2013-03-10 14:10:06 -07003912static int
3913i915_wedged_set(void *data, u64 val)
Chris Wilsonf3cd4742009-10-13 22:20:20 +01003914{
Chris Wilson598b6b52017-03-25 13:47:35 +00003915 struct drm_i915_private *i915 = data;
3916 struct intel_engine_cs *engine;
3917 unsigned int tmp;
Imre Deakd46c0512014-04-14 20:24:27 +03003918
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02003919 /*
3920 * There is no safeguard against this debugfs entry colliding
3921 * with the hangcheck calling same i915_handle_error() in
3922 * parallel, causing an explosion. For now we assume that the
3923 * test harness is responsible enough not to inject gpu hangs
3924 * while it is writing to 'i915_wedged'
3925 */
3926
Chris Wilson598b6b52017-03-25 13:47:35 +00003927 if (i915_reset_backoff(&i915->gpu_error))
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02003928 return -EAGAIN;
3929
Chris Wilson598b6b52017-03-25 13:47:35 +00003930 for_each_engine_masked(engine, i915, val, tmp) {
3931 engine->hangcheck.seqno = intel_engine_get_seqno(engine);
3932 engine->hangcheck.stalled = true;
3933 }
Imre Deakd46c0512014-04-14 20:24:27 +03003934
Chris Wilson598b6b52017-03-25 13:47:35 +00003935 i915_handle_error(i915, val, "Manually setting wedged to %llu", val);
3936
3937 wait_on_bit(&i915->gpu_error.flags,
Chris Wilsond3df42b2017-03-16 17:13:05 +00003938 I915_RESET_HANDOFF,
3939 TASK_UNINTERRUPTIBLE);
3940
Kees Cook647416f2013-03-10 14:10:06 -07003941 return 0;
Chris Wilsonf3cd4742009-10-13 22:20:20 +01003942}
3943
Kees Cook647416f2013-03-10 14:10:06 -07003944DEFINE_SIMPLE_ATTRIBUTE(i915_wedged_fops,
3945 i915_wedged_get, i915_wedged_set,
Mika Kuoppala3a3b4f92013-04-12 12:10:05 +03003946 "%llu\n");
Chris Wilsonf3cd4742009-10-13 22:20:20 +01003947
Kees Cook647416f2013-03-10 14:10:06 -07003948static int
Chris Wilson64486ae2017-03-07 15:59:08 +00003949fault_irq_set(struct drm_i915_private *i915,
3950 unsigned long *irq,
3951 unsigned long val)
3952{
3953 int err;
3954
3955 err = mutex_lock_interruptible(&i915->drm.struct_mutex);
3956 if (err)
3957 return err;
3958
3959 err = i915_gem_wait_for_idle(i915,
3960 I915_WAIT_LOCKED |
3961 I915_WAIT_INTERRUPTIBLE);
3962 if (err)
3963 goto err_unlock;
3964
Chris Wilson64486ae2017-03-07 15:59:08 +00003965 *irq = val;
3966 mutex_unlock(&i915->drm.struct_mutex);
3967
3968 /* Flush idle worker to disarm irq */
Chris Wilson7c262402017-10-06 11:40:38 +01003969 drain_delayed_work(&i915->gt.idle_work);
Chris Wilson64486ae2017-03-07 15:59:08 +00003970
3971 return 0;
3972
3973err_unlock:
3974 mutex_unlock(&i915->drm.struct_mutex);
3975 return err;
3976}
3977
3978static int
Chris Wilson094f9a52013-09-25 17:34:55 +01003979i915_ring_missed_irq_get(void *data, u64 *val)
3980{
David Weinehall36cdd012016-08-22 13:59:31 +03003981 struct drm_i915_private *dev_priv = data;
Chris Wilson094f9a52013-09-25 17:34:55 +01003982
3983 *val = dev_priv->gpu_error.missed_irq_rings;
3984 return 0;
3985}
3986
3987static int
3988i915_ring_missed_irq_set(void *data, u64 val)
3989{
Chris Wilson64486ae2017-03-07 15:59:08 +00003990 struct drm_i915_private *i915 = data;
Chris Wilson094f9a52013-09-25 17:34:55 +01003991
Chris Wilson64486ae2017-03-07 15:59:08 +00003992 return fault_irq_set(i915, &i915->gpu_error.missed_irq_rings, val);
Chris Wilson094f9a52013-09-25 17:34:55 +01003993}
3994
3995DEFINE_SIMPLE_ATTRIBUTE(i915_ring_missed_irq_fops,
3996 i915_ring_missed_irq_get, i915_ring_missed_irq_set,
3997 "0x%08llx\n");
3998
3999static int
4000i915_ring_test_irq_get(void *data, u64 *val)
4001{
David Weinehall36cdd012016-08-22 13:59:31 +03004002 struct drm_i915_private *dev_priv = data;
Chris Wilson094f9a52013-09-25 17:34:55 +01004003
4004 *val = dev_priv->gpu_error.test_irq_rings;
4005
4006 return 0;
4007}
4008
4009static int
4010i915_ring_test_irq_set(void *data, u64 val)
4011{
Chris Wilson64486ae2017-03-07 15:59:08 +00004012 struct drm_i915_private *i915 = data;
Chris Wilson094f9a52013-09-25 17:34:55 +01004013
Chris Wilson64486ae2017-03-07 15:59:08 +00004014 val &= INTEL_INFO(i915)->ring_mask;
Chris Wilson094f9a52013-09-25 17:34:55 +01004015 DRM_DEBUG_DRIVER("Masking interrupts on rings 0x%08llx\n", val);
Chris Wilson094f9a52013-09-25 17:34:55 +01004016
Chris Wilson64486ae2017-03-07 15:59:08 +00004017 return fault_irq_set(i915, &i915->gpu_error.test_irq_rings, val);
Chris Wilson094f9a52013-09-25 17:34:55 +01004018}
4019
4020DEFINE_SIMPLE_ATTRIBUTE(i915_ring_test_irq_fops,
4021 i915_ring_test_irq_get, i915_ring_test_irq_set,
4022 "0x%08llx\n");
4023
Chris Wilsonb4a0b322017-10-18 13:16:21 +01004024#define DROP_UNBOUND BIT(0)
4025#define DROP_BOUND BIT(1)
4026#define DROP_RETIRE BIT(2)
4027#define DROP_ACTIVE BIT(3)
4028#define DROP_FREED BIT(4)
4029#define DROP_SHRINK_ALL BIT(5)
4030#define DROP_IDLE BIT(6)
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004031#define DROP_ALL (DROP_UNBOUND | \
4032 DROP_BOUND | \
4033 DROP_RETIRE | \
4034 DROP_ACTIVE | \
Chris Wilson8eadc192017-03-08 14:46:22 +00004035 DROP_FREED | \
Chris Wilsonb4a0b322017-10-18 13:16:21 +01004036 DROP_SHRINK_ALL |\
4037 DROP_IDLE)
Kees Cook647416f2013-03-10 14:10:06 -07004038static int
4039i915_drop_caches_get(void *data, u64 *val)
Chris Wilsondd624af2013-01-15 12:39:35 +00004040{
Kees Cook647416f2013-03-10 14:10:06 -07004041 *val = DROP_ALL;
Chris Wilsondd624af2013-01-15 12:39:35 +00004042
Kees Cook647416f2013-03-10 14:10:06 -07004043 return 0;
Chris Wilsondd624af2013-01-15 12:39:35 +00004044}
4045
Kees Cook647416f2013-03-10 14:10:06 -07004046static int
4047i915_drop_caches_set(void *data, u64 val)
Chris Wilsondd624af2013-01-15 12:39:35 +00004048{
David Weinehall36cdd012016-08-22 13:59:31 +03004049 struct drm_i915_private *dev_priv = data;
4050 struct drm_device *dev = &dev_priv->drm;
Chris Wilson00c26cf2017-05-24 17:26:53 +01004051 int ret = 0;
Chris Wilsondd624af2013-01-15 12:39:35 +00004052
Chris Wilsonb4a0b322017-10-18 13:16:21 +01004053 DRM_DEBUG("Dropping caches: 0x%08llx [0x%08llx]\n",
4054 val, val & DROP_ALL);
Chris Wilsondd624af2013-01-15 12:39:35 +00004055
4056 /* No need to check and wait for gpu resets, only libdrm auto-restarts
4057 * on ioctls on -EAGAIN. */
Chris Wilson00c26cf2017-05-24 17:26:53 +01004058 if (val & (DROP_ACTIVE | DROP_RETIRE)) {
4059 ret = mutex_lock_interruptible(&dev->struct_mutex);
Chris Wilsondd624af2013-01-15 12:39:35 +00004060 if (ret)
Chris Wilson00c26cf2017-05-24 17:26:53 +01004061 return ret;
Chris Wilsondd624af2013-01-15 12:39:35 +00004062
Chris Wilson00c26cf2017-05-24 17:26:53 +01004063 if (val & DROP_ACTIVE)
4064 ret = i915_gem_wait_for_idle(dev_priv,
4065 I915_WAIT_INTERRUPTIBLE |
4066 I915_WAIT_LOCKED);
4067
4068 if (val & DROP_RETIRE)
4069 i915_gem_retire_requests(dev_priv);
4070
4071 mutex_unlock(&dev->struct_mutex);
4072 }
Chris Wilsondd624af2013-01-15 12:39:35 +00004073
Peter Zijlstrad92a8cf2017-03-03 10:13:38 +01004074 fs_reclaim_acquire(GFP_KERNEL);
Chris Wilson21ab4e72014-09-09 11:16:08 +01004075 if (val & DROP_BOUND)
Chris Wilson912d5722017-09-06 16:19:30 -07004076 i915_gem_shrink(dev_priv, LONG_MAX, NULL, I915_SHRINK_BOUND);
Chris Wilson4ad72b72014-09-03 19:23:37 +01004077
Chris Wilson21ab4e72014-09-09 11:16:08 +01004078 if (val & DROP_UNBOUND)
Chris Wilson912d5722017-09-06 16:19:30 -07004079 i915_gem_shrink(dev_priv, LONG_MAX, NULL, I915_SHRINK_UNBOUND);
Chris Wilsondd624af2013-01-15 12:39:35 +00004080
Chris Wilson8eadc192017-03-08 14:46:22 +00004081 if (val & DROP_SHRINK_ALL)
4082 i915_gem_shrink_all(dev_priv);
Peter Zijlstrad92a8cf2017-03-03 10:13:38 +01004083 fs_reclaim_release(GFP_KERNEL);
Chris Wilson8eadc192017-03-08 14:46:22 +00004084
Chris Wilsonb4a0b322017-10-18 13:16:21 +01004085 if (val & DROP_IDLE)
4086 drain_delayed_work(&dev_priv->gt.idle_work);
4087
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004088 if (val & DROP_FREED) {
4089 synchronize_rcu();
Chris Wilsonbdeb9782016-12-23 14:57:56 +00004090 i915_gem_drain_freed_objects(dev_priv);
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004091 }
4092
Kees Cook647416f2013-03-10 14:10:06 -07004093 return ret;
Chris Wilsondd624af2013-01-15 12:39:35 +00004094}
4095
Kees Cook647416f2013-03-10 14:10:06 -07004096DEFINE_SIMPLE_ATTRIBUTE(i915_drop_caches_fops,
4097 i915_drop_caches_get, i915_drop_caches_set,
4098 "0x%08llx\n");
Chris Wilsondd624af2013-01-15 12:39:35 +00004099
Kees Cook647416f2013-03-10 14:10:06 -07004100static int
4101i915_max_freq_get(void *data, u64 *val)
Jesse Barnes358733e2011-07-27 11:53:01 -07004102{
David Weinehall36cdd012016-08-22 13:59:31 +03004103 struct drm_i915_private *dev_priv = data;
Daniel Vetter004777c2012-08-09 15:07:01 +02004104
David Weinehall36cdd012016-08-22 13:59:31 +03004105 if (INTEL_GEN(dev_priv) < 6)
Daniel Vetter004777c2012-08-09 15:07:01 +02004106 return -ENODEV;
4107
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01004108 *val = intel_gpu_freq(dev_priv, dev_priv->gt_pm.rps.max_freq_softlimit);
Kees Cook647416f2013-03-10 14:10:06 -07004109 return 0;
Jesse Barnes358733e2011-07-27 11:53:01 -07004110}
4111
Kees Cook647416f2013-03-10 14:10:06 -07004112static int
4113i915_max_freq_set(void *data, u64 val)
Jesse Barnes358733e2011-07-27 11:53:01 -07004114{
David Weinehall36cdd012016-08-22 13:59:31 +03004115 struct drm_i915_private *dev_priv = data;
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01004116 struct intel_rps *rps = &dev_priv->gt_pm.rps;
Akash Goelbc4d91f2015-02-26 16:09:47 +05304117 u32 hw_max, hw_min;
Kees Cook647416f2013-03-10 14:10:06 -07004118 int ret;
Daniel Vetter004777c2012-08-09 15:07:01 +02004119
David Weinehall36cdd012016-08-22 13:59:31 +03004120 if (INTEL_GEN(dev_priv) < 6)
Daniel Vetter004777c2012-08-09 15:07:01 +02004121 return -ENODEV;
Jesse Barnes358733e2011-07-27 11:53:01 -07004122
Kees Cook647416f2013-03-10 14:10:06 -07004123 DRM_DEBUG_DRIVER("Manually setting max freq to %llu\n", val);
Jesse Barnes358733e2011-07-27 11:53:01 -07004124
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01004125 ret = mutex_lock_interruptible(&dev_priv->pcu_lock);
Daniel Vetter004777c2012-08-09 15:07:01 +02004126 if (ret)
4127 return ret;
4128
Jesse Barnes358733e2011-07-27 11:53:01 -07004129 /*
4130 * Turbo will still be enabled, but won't go above the set value.
4131 */
Akash Goelbc4d91f2015-02-26 16:09:47 +05304132 val = intel_freq_opcode(dev_priv, val);
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004133
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01004134 hw_max = rps->max_freq;
4135 hw_min = rps->min_freq;
Jesse Barnes0a073b82013-04-17 15:54:58 -07004136
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01004137 if (val < hw_min || val > hw_max || val < rps->min_freq_softlimit) {
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01004138 mutex_unlock(&dev_priv->pcu_lock);
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004139 return -EINVAL;
4140 }
4141
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01004142 rps->max_freq_softlimit = val;
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004143
Chris Wilson9fcee2f2017-01-26 10:19:19 +00004144 if (intel_set_rps(dev_priv, val))
4145 DRM_DEBUG_DRIVER("failed to update RPS to new softlimit\n");
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004146
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01004147 mutex_unlock(&dev_priv->pcu_lock);
Jesse Barnes358733e2011-07-27 11:53:01 -07004148
Kees Cook647416f2013-03-10 14:10:06 -07004149 return 0;
Jesse Barnes358733e2011-07-27 11:53:01 -07004150}
4151
Kees Cook647416f2013-03-10 14:10:06 -07004152DEFINE_SIMPLE_ATTRIBUTE(i915_max_freq_fops,
4153 i915_max_freq_get, i915_max_freq_set,
Mika Kuoppala3a3b4f92013-04-12 12:10:05 +03004154 "%llu\n");
Jesse Barnes358733e2011-07-27 11:53:01 -07004155
Kees Cook647416f2013-03-10 14:10:06 -07004156static int
4157i915_min_freq_get(void *data, u64 *val)
Jesse Barnes1523c312012-05-25 12:34:54 -07004158{
David Weinehall36cdd012016-08-22 13:59:31 +03004159 struct drm_i915_private *dev_priv = data;
Daniel Vetter004777c2012-08-09 15:07:01 +02004160
Chris Wilson62e1baa2016-07-13 09:10:36 +01004161 if (INTEL_GEN(dev_priv) < 6)
Daniel Vetter004777c2012-08-09 15:07:01 +02004162 return -ENODEV;
4163
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01004164 *val = intel_gpu_freq(dev_priv, dev_priv->gt_pm.rps.min_freq_softlimit);
Kees Cook647416f2013-03-10 14:10:06 -07004165 return 0;
Jesse Barnes1523c312012-05-25 12:34:54 -07004166}
4167
Kees Cook647416f2013-03-10 14:10:06 -07004168static int
4169i915_min_freq_set(void *data, u64 val)
Jesse Barnes1523c312012-05-25 12:34:54 -07004170{
David Weinehall36cdd012016-08-22 13:59:31 +03004171 struct drm_i915_private *dev_priv = data;
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01004172 struct intel_rps *rps = &dev_priv->gt_pm.rps;
Akash Goelbc4d91f2015-02-26 16:09:47 +05304173 u32 hw_max, hw_min;
Kees Cook647416f2013-03-10 14:10:06 -07004174 int ret;
Daniel Vetter004777c2012-08-09 15:07:01 +02004175
Chris Wilson62e1baa2016-07-13 09:10:36 +01004176 if (INTEL_GEN(dev_priv) < 6)
Daniel Vetter004777c2012-08-09 15:07:01 +02004177 return -ENODEV;
Jesse Barnes1523c312012-05-25 12:34:54 -07004178
Kees Cook647416f2013-03-10 14:10:06 -07004179 DRM_DEBUG_DRIVER("Manually setting min freq to %llu\n", val);
Jesse Barnes1523c312012-05-25 12:34:54 -07004180
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01004181 ret = mutex_lock_interruptible(&dev_priv->pcu_lock);
Daniel Vetter004777c2012-08-09 15:07:01 +02004182 if (ret)
4183 return ret;
4184
Jesse Barnes1523c312012-05-25 12:34:54 -07004185 /*
4186 * Turbo will still be enabled, but won't go below the set value.
4187 */
Akash Goelbc4d91f2015-02-26 16:09:47 +05304188 val = intel_freq_opcode(dev_priv, val);
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004189
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01004190 hw_max = rps->max_freq;
4191 hw_min = rps->min_freq;
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004192
David Weinehall36cdd012016-08-22 13:59:31 +03004193 if (val < hw_min ||
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01004194 val > hw_max || val > rps->max_freq_softlimit) {
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01004195 mutex_unlock(&dev_priv->pcu_lock);
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004196 return -EINVAL;
4197 }
4198
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01004199 rps->min_freq_softlimit = val;
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004200
Chris Wilson9fcee2f2017-01-26 10:19:19 +00004201 if (intel_set_rps(dev_priv, val))
4202 DRM_DEBUG_DRIVER("failed to update RPS to new softlimit\n");
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004203
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01004204 mutex_unlock(&dev_priv->pcu_lock);
Jesse Barnes1523c312012-05-25 12:34:54 -07004205
Kees Cook647416f2013-03-10 14:10:06 -07004206 return 0;
Jesse Barnes1523c312012-05-25 12:34:54 -07004207}
4208
Kees Cook647416f2013-03-10 14:10:06 -07004209DEFINE_SIMPLE_ATTRIBUTE(i915_min_freq_fops,
4210 i915_min_freq_get, i915_min_freq_set,
Mika Kuoppala3a3b4f92013-04-12 12:10:05 +03004211 "%llu\n");
Jesse Barnes1523c312012-05-25 12:34:54 -07004212
Kees Cook647416f2013-03-10 14:10:06 -07004213static int
4214i915_cache_sharing_get(void *data, u64 *val)
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004215{
David Weinehall36cdd012016-08-22 13:59:31 +03004216 struct drm_i915_private *dev_priv = data;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004217 u32 snpcr;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004218
David Weinehall36cdd012016-08-22 13:59:31 +03004219 if (!(IS_GEN6(dev_priv) || IS_GEN7(dev_priv)))
Daniel Vetter004777c2012-08-09 15:07:01 +02004220 return -ENODEV;
4221
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004222 intel_runtime_pm_get(dev_priv);
Daniel Vetter22bcfc62012-08-09 15:07:02 +02004223
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004224 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004225
4226 intel_runtime_pm_put(dev_priv);
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004227
Kees Cook647416f2013-03-10 14:10:06 -07004228 *val = (snpcr & GEN6_MBC_SNPCR_MASK) >> GEN6_MBC_SNPCR_SHIFT;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004229
Kees Cook647416f2013-03-10 14:10:06 -07004230 return 0;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004231}
4232
Kees Cook647416f2013-03-10 14:10:06 -07004233static int
4234i915_cache_sharing_set(void *data, u64 val)
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004235{
David Weinehall36cdd012016-08-22 13:59:31 +03004236 struct drm_i915_private *dev_priv = data;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004237 u32 snpcr;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004238
David Weinehall36cdd012016-08-22 13:59:31 +03004239 if (!(IS_GEN6(dev_priv) || IS_GEN7(dev_priv)))
Daniel Vetter004777c2012-08-09 15:07:01 +02004240 return -ENODEV;
4241
Kees Cook647416f2013-03-10 14:10:06 -07004242 if (val > 3)
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004243 return -EINVAL;
4244
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004245 intel_runtime_pm_get(dev_priv);
Kees Cook647416f2013-03-10 14:10:06 -07004246 DRM_DEBUG_DRIVER("Manually setting uncore sharing to %llu\n", val);
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004247
4248 /* Update the cache sharing policy here as well */
4249 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
4250 snpcr &= ~GEN6_MBC_SNPCR_MASK;
4251 snpcr |= (val << GEN6_MBC_SNPCR_SHIFT);
4252 I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);
4253
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004254 intel_runtime_pm_put(dev_priv);
Kees Cook647416f2013-03-10 14:10:06 -07004255 return 0;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004256}
4257
Kees Cook647416f2013-03-10 14:10:06 -07004258DEFINE_SIMPLE_ATTRIBUTE(i915_cache_sharing_fops,
4259 i915_cache_sharing_get, i915_cache_sharing_set,
4260 "%llu\n");
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004261
David Weinehall36cdd012016-08-22 13:59:31 +03004262static void cherryview_sseu_device_status(struct drm_i915_private *dev_priv,
Imre Deak915490d2016-08-31 19:13:01 +03004263 struct sseu_dev_info *sseu)
Jeff McGee5d395252015-04-03 18:13:17 -07004264{
Ville Syrjälä0a0b4572015-08-21 20:45:27 +03004265 int ss_max = 2;
Jeff McGee5d395252015-04-03 18:13:17 -07004266 int ss;
4267 u32 sig1[ss_max], sig2[ss_max];
4268
4269 sig1[0] = I915_READ(CHV_POWER_SS0_SIG1);
4270 sig1[1] = I915_READ(CHV_POWER_SS1_SIG1);
4271 sig2[0] = I915_READ(CHV_POWER_SS0_SIG2);
4272 sig2[1] = I915_READ(CHV_POWER_SS1_SIG2);
4273
4274 for (ss = 0; ss < ss_max; ss++) {
4275 unsigned int eu_cnt;
4276
4277 if (sig1[ss] & CHV_SS_PG_ENABLE)
4278 /* skip disabled subslice */
4279 continue;
4280
Imre Deakf08a0c92016-08-31 19:13:04 +03004281 sseu->slice_mask = BIT(0);
Imre Deak57ec1712016-08-31 19:13:05 +03004282 sseu->subslice_mask |= BIT(ss);
Jeff McGee5d395252015-04-03 18:13:17 -07004283 eu_cnt = ((sig1[ss] & CHV_EU08_PG_ENABLE) ? 0 : 2) +
4284 ((sig1[ss] & CHV_EU19_PG_ENABLE) ? 0 : 2) +
4285 ((sig1[ss] & CHV_EU210_PG_ENABLE) ? 0 : 2) +
4286 ((sig2[ss] & CHV_EU311_PG_ENABLE) ? 0 : 2);
Imre Deak915490d2016-08-31 19:13:01 +03004287 sseu->eu_total += eu_cnt;
4288 sseu->eu_per_subslice = max_t(unsigned int,
4289 sseu->eu_per_subslice, eu_cnt);
Jeff McGee5d395252015-04-03 18:13:17 -07004290 }
Jeff McGee5d395252015-04-03 18:13:17 -07004291}
4292
Rodrigo Vivif8c3dcf2017-10-25 17:15:46 -07004293static void gen10_sseu_device_status(struct drm_i915_private *dev_priv,
4294 struct sseu_dev_info *sseu)
4295{
4296 const struct intel_device_info *info = INTEL_INFO(dev_priv);
4297 int s_max = 6, ss_max = 4;
4298 int s, ss;
4299 u32 s_reg[s_max], eu_reg[2 * s_max], eu_mask[2];
4300
4301 for (s = 0; s < s_max; s++) {
4302 /*
4303 * FIXME: Valid SS Mask respects the spec and read
4304 * only valid bits for those registers, excluding reserverd
4305 * although this seems wrong because it would leave many
4306 * subslices without ACK.
4307 */
4308 s_reg[s] = I915_READ(GEN10_SLICE_PGCTL_ACK(s)) &
4309 GEN10_PGCTL_VALID_SS_MASK(s);
4310 eu_reg[2 * s] = I915_READ(GEN10_SS01_EU_PGCTL_ACK(s));
4311 eu_reg[2 * s + 1] = I915_READ(GEN10_SS23_EU_PGCTL_ACK(s));
4312 }
4313
4314 eu_mask[0] = GEN9_PGCTL_SSA_EU08_ACK |
4315 GEN9_PGCTL_SSA_EU19_ACK |
4316 GEN9_PGCTL_SSA_EU210_ACK |
4317 GEN9_PGCTL_SSA_EU311_ACK;
4318 eu_mask[1] = GEN9_PGCTL_SSB_EU08_ACK |
4319 GEN9_PGCTL_SSB_EU19_ACK |
4320 GEN9_PGCTL_SSB_EU210_ACK |
4321 GEN9_PGCTL_SSB_EU311_ACK;
4322
4323 for (s = 0; s < s_max; s++) {
4324 if ((s_reg[s] & GEN9_PGCTL_SLICE_ACK) == 0)
4325 /* skip disabled slice */
4326 continue;
4327
4328 sseu->slice_mask |= BIT(s);
4329 sseu->subslice_mask = info->sseu.subslice_mask;
4330
4331 for (ss = 0; ss < ss_max; ss++) {
4332 unsigned int eu_cnt;
4333
4334 if (!(s_reg[s] & (GEN9_PGCTL_SS_ACK(ss))))
4335 /* skip disabled subslice */
4336 continue;
4337
4338 eu_cnt = 2 * hweight32(eu_reg[2 * s + ss / 2] &
4339 eu_mask[ss % 2]);
4340 sseu->eu_total += eu_cnt;
4341 sseu->eu_per_subslice = max_t(unsigned int,
4342 sseu->eu_per_subslice,
4343 eu_cnt);
4344 }
4345 }
4346}
4347
David Weinehall36cdd012016-08-22 13:59:31 +03004348static void gen9_sseu_device_status(struct drm_i915_private *dev_priv,
Imre Deak915490d2016-08-31 19:13:01 +03004349 struct sseu_dev_info *sseu)
Jeff McGee5d395252015-04-03 18:13:17 -07004350{
Jeff McGee1c046bc2015-04-03 18:13:18 -07004351 int s_max = 3, ss_max = 4;
Jeff McGee5d395252015-04-03 18:13:17 -07004352 int s, ss;
4353 u32 s_reg[s_max], eu_reg[2*s_max], eu_mask[2];
4354
Jeff McGee1c046bc2015-04-03 18:13:18 -07004355 /* BXT has a single slice and at most 3 subslices. */
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02004356 if (IS_GEN9_LP(dev_priv)) {
Jeff McGee1c046bc2015-04-03 18:13:18 -07004357 s_max = 1;
4358 ss_max = 3;
4359 }
4360
4361 for (s = 0; s < s_max; s++) {
4362 s_reg[s] = I915_READ(GEN9_SLICE_PGCTL_ACK(s));
4363 eu_reg[2*s] = I915_READ(GEN9_SS01_EU_PGCTL_ACK(s));
4364 eu_reg[2*s + 1] = I915_READ(GEN9_SS23_EU_PGCTL_ACK(s));
4365 }
4366
Jeff McGee5d395252015-04-03 18:13:17 -07004367 eu_mask[0] = GEN9_PGCTL_SSA_EU08_ACK |
4368 GEN9_PGCTL_SSA_EU19_ACK |
4369 GEN9_PGCTL_SSA_EU210_ACK |
4370 GEN9_PGCTL_SSA_EU311_ACK;
4371 eu_mask[1] = GEN9_PGCTL_SSB_EU08_ACK |
4372 GEN9_PGCTL_SSB_EU19_ACK |
4373 GEN9_PGCTL_SSB_EU210_ACK |
4374 GEN9_PGCTL_SSB_EU311_ACK;
4375
4376 for (s = 0; s < s_max; s++) {
4377 if ((s_reg[s] & GEN9_PGCTL_SLICE_ACK) == 0)
4378 /* skip disabled slice */
4379 continue;
4380
Imre Deakf08a0c92016-08-31 19:13:04 +03004381 sseu->slice_mask |= BIT(s);
Jeff McGee1c046bc2015-04-03 18:13:18 -07004382
Rodrigo Vivif8c3dcf2017-10-25 17:15:46 -07004383 if (IS_GEN9_BC(dev_priv))
Imre Deak57ec1712016-08-31 19:13:05 +03004384 sseu->subslice_mask =
4385 INTEL_INFO(dev_priv)->sseu.subslice_mask;
Jeff McGee1c046bc2015-04-03 18:13:18 -07004386
Jeff McGee5d395252015-04-03 18:13:17 -07004387 for (ss = 0; ss < ss_max; ss++) {
4388 unsigned int eu_cnt;
4389
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02004390 if (IS_GEN9_LP(dev_priv)) {
Imre Deak57ec1712016-08-31 19:13:05 +03004391 if (!(s_reg[s] & (GEN9_PGCTL_SS_ACK(ss))))
4392 /* skip disabled subslice */
4393 continue;
Jeff McGee1c046bc2015-04-03 18:13:18 -07004394
Imre Deak57ec1712016-08-31 19:13:05 +03004395 sseu->subslice_mask |= BIT(ss);
4396 }
Jeff McGee1c046bc2015-04-03 18:13:18 -07004397
Jeff McGee5d395252015-04-03 18:13:17 -07004398 eu_cnt = 2 * hweight32(eu_reg[2*s + ss/2] &
4399 eu_mask[ss%2]);
Imre Deak915490d2016-08-31 19:13:01 +03004400 sseu->eu_total += eu_cnt;
4401 sseu->eu_per_subslice = max_t(unsigned int,
4402 sseu->eu_per_subslice,
4403 eu_cnt);
Jeff McGee5d395252015-04-03 18:13:17 -07004404 }
4405 }
4406}
4407
David Weinehall36cdd012016-08-22 13:59:31 +03004408static void broadwell_sseu_device_status(struct drm_i915_private *dev_priv,
Imre Deak915490d2016-08-31 19:13:01 +03004409 struct sseu_dev_info *sseu)
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02004410{
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02004411 u32 slice_info = I915_READ(GEN8_GT_SLICE_INFO);
David Weinehall36cdd012016-08-22 13:59:31 +03004412 int s;
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02004413
Imre Deakf08a0c92016-08-31 19:13:04 +03004414 sseu->slice_mask = slice_info & GEN8_LSLICESTAT_MASK;
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02004415
Imre Deakf08a0c92016-08-31 19:13:04 +03004416 if (sseu->slice_mask) {
Imre Deak57ec1712016-08-31 19:13:05 +03004417 sseu->subslice_mask = INTEL_INFO(dev_priv)->sseu.subslice_mask;
Imre Deak43b67992016-08-31 19:13:02 +03004418 sseu->eu_per_subslice =
4419 INTEL_INFO(dev_priv)->sseu.eu_per_subslice;
Imre Deak57ec1712016-08-31 19:13:05 +03004420 sseu->eu_total = sseu->eu_per_subslice *
4421 sseu_subslice_total(sseu);
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02004422
4423 /* subtract fused off EU(s) from enabled slice(s) */
Imre Deak795b38b2016-08-31 19:13:07 +03004424 for (s = 0; s < fls(sseu->slice_mask); s++) {
Imre Deak43b67992016-08-31 19:13:02 +03004425 u8 subslice_7eu =
4426 INTEL_INFO(dev_priv)->sseu.subslice_7eu[s];
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02004427
Imre Deak915490d2016-08-31 19:13:01 +03004428 sseu->eu_total -= hweight8(subslice_7eu);
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02004429 }
4430 }
4431}
4432
Imre Deak615d8902016-08-31 19:13:03 +03004433static void i915_print_sseu_info(struct seq_file *m, bool is_available_info,
4434 const struct sseu_dev_info *sseu)
4435{
4436 struct drm_i915_private *dev_priv = node_to_i915(m->private);
4437 const char *type = is_available_info ? "Available" : "Enabled";
4438
Imre Deakc67ba532016-08-31 19:13:06 +03004439 seq_printf(m, " %s Slice Mask: %04x\n", type,
4440 sseu->slice_mask);
Imre Deak615d8902016-08-31 19:13:03 +03004441 seq_printf(m, " %s Slice Total: %u\n", type,
Imre Deakf08a0c92016-08-31 19:13:04 +03004442 hweight8(sseu->slice_mask));
Imre Deak615d8902016-08-31 19:13:03 +03004443 seq_printf(m, " %s Subslice Total: %u\n", type,
Imre Deak57ec1712016-08-31 19:13:05 +03004444 sseu_subslice_total(sseu));
Imre Deakc67ba532016-08-31 19:13:06 +03004445 seq_printf(m, " %s Subslice Mask: %04x\n", type,
4446 sseu->subslice_mask);
Imre Deak615d8902016-08-31 19:13:03 +03004447 seq_printf(m, " %s Subslice Per Slice: %u\n", type,
Imre Deak57ec1712016-08-31 19:13:05 +03004448 hweight8(sseu->subslice_mask));
Imre Deak615d8902016-08-31 19:13:03 +03004449 seq_printf(m, " %s EU Total: %u\n", type,
4450 sseu->eu_total);
4451 seq_printf(m, " %s EU Per Subslice: %u\n", type,
4452 sseu->eu_per_subslice);
4453
4454 if (!is_available_info)
4455 return;
4456
4457 seq_printf(m, " Has Pooled EU: %s\n", yesno(HAS_POOLED_EU(dev_priv)));
4458 if (HAS_POOLED_EU(dev_priv))
4459 seq_printf(m, " Min EU in pool: %u\n", sseu->min_eu_in_pool);
4460
4461 seq_printf(m, " Has Slice Power Gating: %s\n",
4462 yesno(sseu->has_slice_pg));
4463 seq_printf(m, " Has Subslice Power Gating: %s\n",
4464 yesno(sseu->has_subslice_pg));
4465 seq_printf(m, " Has EU Power Gating: %s\n",
4466 yesno(sseu->has_eu_pg));
4467}
4468
Jeff McGee38732182015-02-13 10:27:54 -06004469static int i915_sseu_status(struct seq_file *m, void *unused)
4470{
David Weinehall36cdd012016-08-22 13:59:31 +03004471 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Imre Deak915490d2016-08-31 19:13:01 +03004472 struct sseu_dev_info sseu;
Jeff McGee38732182015-02-13 10:27:54 -06004473
David Weinehall36cdd012016-08-22 13:59:31 +03004474 if (INTEL_GEN(dev_priv) < 8)
Jeff McGee38732182015-02-13 10:27:54 -06004475 return -ENODEV;
4476
4477 seq_puts(m, "SSEU Device Info\n");
Imre Deak615d8902016-08-31 19:13:03 +03004478 i915_print_sseu_info(m, true, &INTEL_INFO(dev_priv)->sseu);
Jeff McGee38732182015-02-13 10:27:54 -06004479
Jeff McGee7f992ab2015-02-13 10:27:55 -06004480 seq_puts(m, "SSEU Device Status\n");
Imre Deak915490d2016-08-31 19:13:01 +03004481 memset(&sseu, 0, sizeof(sseu));
David Weinehall238010e2016-08-01 17:33:27 +03004482
4483 intel_runtime_pm_get(dev_priv);
4484
David Weinehall36cdd012016-08-22 13:59:31 +03004485 if (IS_CHERRYVIEW(dev_priv)) {
Imre Deak915490d2016-08-31 19:13:01 +03004486 cherryview_sseu_device_status(dev_priv, &sseu);
David Weinehall36cdd012016-08-22 13:59:31 +03004487 } else if (IS_BROADWELL(dev_priv)) {
Imre Deak915490d2016-08-31 19:13:01 +03004488 broadwell_sseu_device_status(dev_priv, &sseu);
Rodrigo Vivif8c3dcf2017-10-25 17:15:46 -07004489 } else if (IS_GEN9(dev_priv)) {
Imre Deak915490d2016-08-31 19:13:01 +03004490 gen9_sseu_device_status(dev_priv, &sseu);
Rodrigo Vivif8c3dcf2017-10-25 17:15:46 -07004491 } else if (INTEL_GEN(dev_priv) >= 10) {
4492 gen10_sseu_device_status(dev_priv, &sseu);
Jeff McGee7f992ab2015-02-13 10:27:55 -06004493 }
David Weinehall238010e2016-08-01 17:33:27 +03004494
4495 intel_runtime_pm_put(dev_priv);
4496
Imre Deak615d8902016-08-31 19:13:03 +03004497 i915_print_sseu_info(m, false, &sseu);
Jeff McGee7f992ab2015-02-13 10:27:55 -06004498
Jeff McGee38732182015-02-13 10:27:54 -06004499 return 0;
4500}
4501
Ben Widawsky6d794d42011-04-25 11:25:56 -07004502static int i915_forcewake_open(struct inode *inode, struct file *file)
4503{
Chris Wilsond7a133d2017-09-07 14:44:41 +01004504 struct drm_i915_private *i915 = inode->i_private;
Ben Widawsky6d794d42011-04-25 11:25:56 -07004505
Chris Wilsond7a133d2017-09-07 14:44:41 +01004506 if (INTEL_GEN(i915) < 6)
Ben Widawsky6d794d42011-04-25 11:25:56 -07004507 return 0;
4508
Chris Wilsond7a133d2017-09-07 14:44:41 +01004509 intel_runtime_pm_get(i915);
4510 intel_uncore_forcewake_user_get(i915);
Ben Widawsky6d794d42011-04-25 11:25:56 -07004511
4512 return 0;
4513}
4514
Ben Widawskyc43b5632012-04-16 14:07:40 -07004515static int i915_forcewake_release(struct inode *inode, struct file *file)
Ben Widawsky6d794d42011-04-25 11:25:56 -07004516{
Chris Wilsond7a133d2017-09-07 14:44:41 +01004517 struct drm_i915_private *i915 = inode->i_private;
Ben Widawsky6d794d42011-04-25 11:25:56 -07004518
Chris Wilsond7a133d2017-09-07 14:44:41 +01004519 if (INTEL_GEN(i915) < 6)
Ben Widawsky6d794d42011-04-25 11:25:56 -07004520 return 0;
4521
Chris Wilsond7a133d2017-09-07 14:44:41 +01004522 intel_uncore_forcewake_user_put(i915);
4523 intel_runtime_pm_put(i915);
Ben Widawsky6d794d42011-04-25 11:25:56 -07004524
4525 return 0;
4526}
4527
4528static const struct file_operations i915_forcewake_fops = {
4529 .owner = THIS_MODULE,
4530 .open = i915_forcewake_open,
4531 .release = i915_forcewake_release,
4532};
4533
Lyude317eaa92017-02-03 21:18:25 -05004534static int i915_hpd_storm_ctl_show(struct seq_file *m, void *data)
4535{
4536 struct drm_i915_private *dev_priv = m->private;
4537 struct i915_hotplug *hotplug = &dev_priv->hotplug;
4538
4539 seq_printf(m, "Threshold: %d\n", hotplug->hpd_storm_threshold);
4540 seq_printf(m, "Detected: %s\n",
4541 yesno(delayed_work_pending(&hotplug->reenable_work)));
4542
4543 return 0;
4544}
4545
4546static ssize_t i915_hpd_storm_ctl_write(struct file *file,
4547 const char __user *ubuf, size_t len,
4548 loff_t *offp)
4549{
4550 struct seq_file *m = file->private_data;
4551 struct drm_i915_private *dev_priv = m->private;
4552 struct i915_hotplug *hotplug = &dev_priv->hotplug;
4553 unsigned int new_threshold;
4554 int i;
4555 char *newline;
4556 char tmp[16];
4557
4558 if (len >= sizeof(tmp))
4559 return -EINVAL;
4560
4561 if (copy_from_user(tmp, ubuf, len))
4562 return -EFAULT;
4563
4564 tmp[len] = '\0';
4565
4566 /* Strip newline, if any */
4567 newline = strchr(tmp, '\n');
4568 if (newline)
4569 *newline = '\0';
4570
4571 if (strcmp(tmp, "reset") == 0)
4572 new_threshold = HPD_STORM_DEFAULT_THRESHOLD;
4573 else if (kstrtouint(tmp, 10, &new_threshold) != 0)
4574 return -EINVAL;
4575
4576 if (new_threshold > 0)
4577 DRM_DEBUG_KMS("Setting HPD storm detection threshold to %d\n",
4578 new_threshold);
4579 else
4580 DRM_DEBUG_KMS("Disabling HPD storm detection\n");
4581
4582 spin_lock_irq(&dev_priv->irq_lock);
4583 hotplug->hpd_storm_threshold = new_threshold;
4584 /* Reset the HPD storm stats so we don't accidentally trigger a storm */
4585 for_each_hpd_pin(i)
4586 hotplug->stats[i].count = 0;
4587 spin_unlock_irq(&dev_priv->irq_lock);
4588
4589 /* Re-enable hpd immediately if we were in an irq storm */
4590 flush_delayed_work(&dev_priv->hotplug.reenable_work);
4591
4592 return len;
4593}
4594
4595static int i915_hpd_storm_ctl_open(struct inode *inode, struct file *file)
4596{
4597 return single_open(file, i915_hpd_storm_ctl_show, inode->i_private);
4598}
4599
4600static const struct file_operations i915_hpd_storm_ctl_fops = {
4601 .owner = THIS_MODULE,
4602 .open = i915_hpd_storm_ctl_open,
4603 .read = seq_read,
4604 .llseek = seq_lseek,
4605 .release = single_release,
4606 .write = i915_hpd_storm_ctl_write
4607};
4608
Lespiau, Damien06c5bf82013-10-17 19:09:56 +01004609static const struct drm_info_list i915_debugfs_list[] = {
Chris Wilson311bd682011-01-13 19:06:50 +00004610 {"i915_capabilities", i915_capabilities, 0},
Chris Wilson73aa8082010-09-30 11:46:12 +01004611 {"i915_gem_objects", i915_gem_object_info, 0},
Chris Wilson08c18322011-01-10 00:00:24 +00004612 {"i915_gem_gtt", i915_gem_gtt_info, 0},
Chris Wilson6d2b88852013-08-07 18:30:54 +01004613 {"i915_gem_stolen", i915_gem_stolen_list_info },
Chris Wilsona6172a82009-02-11 14:26:38 +00004614 {"i915_gem_fence_regs", i915_gem_fence_regs_info, 0},
Ben Gamari20172632009-02-17 20:08:50 -05004615 {"i915_gem_interrupt", i915_interrupt_info, 0},
Brad Volkin493018d2014-12-11 12:13:08 -08004616 {"i915_gem_batch_pool", i915_gem_batch_pool_info, 0},
Dave Gordon8b417c22015-08-12 15:43:44 +01004617 {"i915_guc_info", i915_guc_info, 0},
Alex Daifdf5d352015-08-12 15:43:37 +01004618 {"i915_guc_load_status", i915_guc_load_status_info, 0},
Alex Dai4c7e77f2015-08-12 15:43:40 +01004619 {"i915_guc_log_dump", i915_guc_log_dump, 0},
Daniele Ceraolo Spurioac58d2a2017-05-22 10:50:28 -07004620 {"i915_guc_load_err_log_dump", i915_guc_log_dump, 0, (void *)1},
Oscar Mateoa8b93702017-05-10 15:04:51 +00004621 {"i915_guc_stage_pool", i915_guc_stage_pool, 0},
Anusha Srivatsa0509ead2017-01-18 08:05:56 -08004622 {"i915_huc_load_status", i915_huc_load_status_info, 0},
Deepak Sadb4bd12014-03-31 11:30:02 +05304623 {"i915_frequency_info", i915_frequency_info, 0},
Chris Wilsonf6544492015-01-26 18:03:04 +02004624 {"i915_hangcheck_info", i915_hangcheck_info, 0},
Michel Thierry061d06a2017-06-20 10:57:49 +01004625 {"i915_reset_info", i915_reset_info, 0},
Jesse Barnesf97108d2010-01-29 11:27:07 -08004626 {"i915_drpc_info", i915_drpc_info, 0},
Jesse Barnes7648fa92010-05-20 14:28:11 -07004627 {"i915_emon_status", i915_emon_status, 0},
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07004628 {"i915_ring_freq_table", i915_ring_freq_table, 0},
Daniel Vetter9a851782015-06-18 10:30:22 +02004629 {"i915_frontbuffer_tracking", i915_frontbuffer_tracking, 0},
Jesse Barnesb5e50c32010-02-05 12:42:41 -08004630 {"i915_fbc_status", i915_fbc_status, 0},
Paulo Zanoni92d44622013-05-31 16:33:24 -03004631 {"i915_ips_status", i915_ips_status, 0},
Jesse Barnes4a9bef32010-02-05 12:47:35 -08004632 {"i915_sr_status", i915_sr_status, 0},
Chris Wilson44834a62010-08-19 16:09:23 +01004633 {"i915_opregion", i915_opregion, 0},
Jani Nikulaada8f952015-12-15 13:17:12 +02004634 {"i915_vbt", i915_vbt, 0},
Chris Wilson37811fc2010-08-25 22:45:57 +01004635 {"i915_gem_framebuffer", i915_gem_framebuffer_info, 0},
Ben Widawskye76d3632011-03-19 18:14:29 -07004636 {"i915_context_status", i915_context_status, 0},
Mika Kuoppalaf65367b2015-01-16 11:34:42 +02004637 {"i915_forcewake_domains", i915_forcewake_domains, 0},
Daniel Vetterea16a3c2011-12-14 13:57:16 +01004638 {"i915_swizzle_info", i915_swizzle_info, 0},
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01004639 {"i915_ppgtt_info", i915_ppgtt_info, 0},
Ben Widawsky63573eb2013-07-04 11:02:07 -07004640 {"i915_llc", i915_llc, 0},
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03004641 {"i915_edp_psr_status", i915_edp_psr_status, 0},
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02004642 {"i915_sink_crc_eDP1", i915_sink_crc, 0},
Jesse Barnesec013e72013-08-20 10:29:23 +01004643 {"i915_energy_uJ", i915_energy_uJ, 0},
Damien Lespiau6455c872015-06-04 18:23:57 +01004644 {"i915_runtime_pm_status", i915_runtime_pm_status, 0},
Imre Deak1da51582013-11-25 17:15:35 +02004645 {"i915_power_domain_info", i915_power_domain_info, 0},
Damien Lespiaub7cec662015-10-27 14:47:01 +02004646 {"i915_dmc_info", i915_dmc_info, 0},
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08004647 {"i915_display_info", i915_display_info, 0},
Chris Wilson1b365952016-10-04 21:11:31 +01004648 {"i915_engine_info", i915_engine_info, 0},
Chris Wilsonc5418a82017-10-13 21:26:19 +01004649 {"i915_shrinker_info", i915_shrinker_info, 0},
Daniel Vetter728e29d2014-06-25 22:01:53 +03004650 {"i915_shared_dplls_info", i915_shared_dplls_info, 0},
Dave Airlie11bed952014-05-12 15:22:27 +10004651 {"i915_dp_mst_info", i915_dp_mst_info, 0},
Damien Lespiau1ed1ef92014-08-30 16:50:59 +01004652 {"i915_wa_registers", i915_wa_registers, 0},
Damien Lespiauc5511e42014-11-04 17:06:51 +00004653 {"i915_ddb_info", i915_ddb_info, 0},
Jeff McGee38732182015-02-13 10:27:54 -06004654 {"i915_sseu_status", i915_sseu_status, 0},
Vandana Kannana54746e2015-03-03 20:53:10 +05304655 {"i915_drrs_status", i915_drrs_status, 0},
Chris Wilson1854d5c2015-04-07 16:20:32 +01004656 {"i915_rps_boost_info", i915_rps_boost_info, 0},
Ben Gamari20172632009-02-17 20:08:50 -05004657};
Ben Gamari27c202a2009-07-01 22:26:52 -04004658#define I915_DEBUGFS_ENTRIES ARRAY_SIZE(i915_debugfs_list)
Ben Gamari20172632009-02-17 20:08:50 -05004659
Lespiau, Damien06c5bf82013-10-17 19:09:56 +01004660static const struct i915_debugfs_files {
Daniel Vetter34b96742013-07-04 20:49:44 +02004661 const char *name;
4662 const struct file_operations *fops;
4663} i915_debugfs_files[] = {
4664 {"i915_wedged", &i915_wedged_fops},
4665 {"i915_max_freq", &i915_max_freq_fops},
4666 {"i915_min_freq", &i915_min_freq_fops},
4667 {"i915_cache_sharing", &i915_cache_sharing_fops},
Chris Wilson094f9a52013-09-25 17:34:55 +01004668 {"i915_ring_missed_irq", &i915_ring_missed_irq_fops},
4669 {"i915_ring_test_irq", &i915_ring_test_irq_fops},
Daniel Vetter34b96742013-07-04 20:49:44 +02004670 {"i915_gem_drop_caches", &i915_drop_caches_fops},
Chris Wilson98a2f412016-10-12 10:05:18 +01004671#if IS_ENABLED(CONFIG_DRM_I915_CAPTURE_ERROR)
Daniel Vetter34b96742013-07-04 20:49:44 +02004672 {"i915_error_state", &i915_error_state_fops},
Chris Wilson5a4c6f12017-02-14 16:46:11 +00004673 {"i915_gpu_info", &i915_gpu_info_fops},
Chris Wilson98a2f412016-10-12 10:05:18 +01004674#endif
Daniel Vetter34b96742013-07-04 20:49:44 +02004675 {"i915_next_seqno", &i915_next_seqno_fops},
Damien Lespiaubd9db022013-10-15 18:55:36 +01004676 {"i915_display_crc_ctl", &i915_display_crc_ctl_fops},
Ville Syrjälä369a1342014-01-22 14:36:08 +02004677 {"i915_pri_wm_latency", &i915_pri_wm_latency_fops},
4678 {"i915_spr_wm_latency", &i915_spr_wm_latency_fops},
4679 {"i915_cur_wm_latency", &i915_cur_wm_latency_fops},
Ville Syrjälä4127dc42017-06-06 15:44:12 +03004680 {"i915_fbc_false_color", &i915_fbc_false_color_fops},
Todd Previteeb3394fa2015-04-18 00:04:19 -07004681 {"i915_dp_test_data", &i915_displayport_test_data_fops},
4682 {"i915_dp_test_type", &i915_displayport_test_type_fops},
Sagar Arun Kamble685534e2016-10-12 21:54:41 +05304683 {"i915_dp_test_active", &i915_displayport_test_active_fops},
Lyude317eaa92017-02-03 21:18:25 -05004684 {"i915_guc_log_control", &i915_guc_log_control_fops},
Kumar, Maheshd2d4f392017-08-17 19:15:29 +05304685 {"i915_hpd_storm_ctl", &i915_hpd_storm_ctl_fops},
4686 {"i915_ipc_status", &i915_ipc_status_fops}
Daniel Vetter34b96742013-07-04 20:49:44 +02004687};
4688
Chris Wilson1dac8912016-06-24 14:00:17 +01004689int i915_debugfs_register(struct drm_i915_private *dev_priv)
Ben Gamari20172632009-02-17 20:08:50 -05004690{
Chris Wilson91c8a322016-07-05 10:40:23 +01004691 struct drm_minor *minor = dev_priv->drm.primary;
Noralf Trønnesb05eeb02017-01-26 23:56:21 +01004692 struct dentry *ent;
Daniel Vetter34b96742013-07-04 20:49:44 +02004693 int ret, i;
Chris Wilsonf3cd4742009-10-13 22:20:20 +01004694
Noralf Trønnesb05eeb02017-01-26 23:56:21 +01004695 ent = debugfs_create_file("i915_forcewake_user", S_IRUSR,
4696 minor->debugfs_root, to_i915(minor->dev),
4697 &i915_forcewake_fops);
4698 if (!ent)
4699 return -ENOMEM;
Daniel Vetter6a9c3082011-12-14 13:57:11 +01004700
Tomeu Vizoso731035f2016-12-12 13:29:48 +01004701 ret = intel_pipe_crc_create(minor);
4702 if (ret)
4703 return ret;
Damien Lespiau07144422013-10-15 18:55:40 +01004704
Daniel Vetter34b96742013-07-04 20:49:44 +02004705 for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
Noralf Trønnesb05eeb02017-01-26 23:56:21 +01004706 ent = debugfs_create_file(i915_debugfs_files[i].name,
4707 S_IRUGO | S_IWUSR,
4708 minor->debugfs_root,
4709 to_i915(minor->dev),
Daniel Vetter34b96742013-07-04 20:49:44 +02004710 i915_debugfs_files[i].fops);
Noralf Trønnesb05eeb02017-01-26 23:56:21 +01004711 if (!ent)
4712 return -ENOMEM;
Daniel Vetter34b96742013-07-04 20:49:44 +02004713 }
Mika Kuoppala40633212012-12-04 15:12:00 +02004714
Ben Gamari27c202a2009-07-01 22:26:52 -04004715 return drm_debugfs_create_files(i915_debugfs_list,
4716 I915_DEBUGFS_ENTRIES,
Ben Gamari20172632009-02-17 20:08:50 -05004717 minor->debugfs_root, minor);
4718}
4719
Jani Nikulaaa7471d2015-04-01 11:15:21 +03004720struct dpcd_block {
4721 /* DPCD dump start address. */
4722 unsigned int offset;
4723 /* DPCD dump end address, inclusive. If unset, .size will be used. */
4724 unsigned int end;
4725 /* DPCD dump size. Used if .end is unset. If unset, defaults to 1. */
4726 size_t size;
4727 /* Only valid for eDP. */
4728 bool edp;
4729};
4730
4731static const struct dpcd_block i915_dpcd_debug[] = {
4732 { .offset = DP_DPCD_REV, .size = DP_RECEIVER_CAP_SIZE },
4733 { .offset = DP_PSR_SUPPORT, .end = DP_PSR_CAPS },
4734 { .offset = DP_DOWNSTREAM_PORT_0, .size = 16 },
4735 { .offset = DP_LINK_BW_SET, .end = DP_EDP_CONFIGURATION_SET },
4736 { .offset = DP_SINK_COUNT, .end = DP_ADJUST_REQUEST_LANE2_3 },
4737 { .offset = DP_SET_POWER },
4738 { .offset = DP_EDP_DPCD_REV },
4739 { .offset = DP_EDP_GENERAL_CAP_1, .end = DP_EDP_GENERAL_CAP_3 },
4740 { .offset = DP_EDP_DISPLAY_CONTROL_REGISTER, .end = DP_EDP_BACKLIGHT_FREQ_CAP_MAX_LSB },
4741 { .offset = DP_EDP_DBC_MINIMUM_BRIGHTNESS_SET, .end = DP_EDP_DBC_MAXIMUM_BRIGHTNESS_SET },
4742};
4743
4744static int i915_dpcd_show(struct seq_file *m, void *data)
4745{
4746 struct drm_connector *connector = m->private;
4747 struct intel_dp *intel_dp =
4748 enc_to_intel_dp(&intel_attached_encoder(connector)->base);
4749 uint8_t buf[16];
4750 ssize_t err;
4751 int i;
4752
Mika Kuoppala5c1a8872015-05-15 13:09:21 +03004753 if (connector->status != connector_status_connected)
4754 return -ENODEV;
4755
Jani Nikulaaa7471d2015-04-01 11:15:21 +03004756 for (i = 0; i < ARRAY_SIZE(i915_dpcd_debug); i++) {
4757 const struct dpcd_block *b = &i915_dpcd_debug[i];
4758 size_t size = b->end ? b->end - b->offset + 1 : (b->size ?: 1);
4759
4760 if (b->edp &&
4761 connector->connector_type != DRM_MODE_CONNECTOR_eDP)
4762 continue;
4763
4764 /* low tech for now */
4765 if (WARN_ON(size > sizeof(buf)))
4766 continue;
4767
4768 err = drm_dp_dpcd_read(&intel_dp->aux, b->offset, buf, size);
4769 if (err <= 0) {
4770 DRM_ERROR("dpcd read (%zu bytes at %u) failed (%zd)\n",
4771 size, b->offset, err);
4772 continue;
4773 }
4774
4775 seq_printf(m, "%04x: %*ph\n", b->offset, (int) size, buf);
kbuild test robotb3f9d7d2015-04-16 18:34:06 +08004776 }
Jani Nikulaaa7471d2015-04-01 11:15:21 +03004777
4778 return 0;
4779}
4780
4781static int i915_dpcd_open(struct inode *inode, struct file *file)
4782{
4783 return single_open(file, i915_dpcd_show, inode->i_private);
4784}
4785
4786static const struct file_operations i915_dpcd_fops = {
4787 .owner = THIS_MODULE,
4788 .open = i915_dpcd_open,
4789 .read = seq_read,
4790 .llseek = seq_lseek,
4791 .release = single_release,
4792};
4793
David Weinehallecbd6782016-08-23 12:23:56 +03004794static int i915_panel_show(struct seq_file *m, void *data)
4795{
4796 struct drm_connector *connector = m->private;
4797 struct intel_dp *intel_dp =
4798 enc_to_intel_dp(&intel_attached_encoder(connector)->base);
4799
4800 if (connector->status != connector_status_connected)
4801 return -ENODEV;
4802
4803 seq_printf(m, "Panel power up delay: %d\n",
4804 intel_dp->panel_power_up_delay);
4805 seq_printf(m, "Panel power down delay: %d\n",
4806 intel_dp->panel_power_down_delay);
4807 seq_printf(m, "Backlight on delay: %d\n",
4808 intel_dp->backlight_on_delay);
4809 seq_printf(m, "Backlight off delay: %d\n",
4810 intel_dp->backlight_off_delay);
4811
4812 return 0;
4813}
4814
4815static int i915_panel_open(struct inode *inode, struct file *file)
4816{
4817 return single_open(file, i915_panel_show, inode->i_private);
4818}
4819
4820static const struct file_operations i915_panel_fops = {
4821 .owner = THIS_MODULE,
4822 .open = i915_panel_open,
4823 .read = seq_read,
4824 .llseek = seq_lseek,
4825 .release = single_release,
4826};
4827
Jani Nikulaaa7471d2015-04-01 11:15:21 +03004828/**
4829 * i915_debugfs_connector_add - add i915 specific connector debugfs files
4830 * @connector: pointer to a registered drm_connector
4831 *
4832 * Cleanup will be done by drm_connector_unregister() through a call to
4833 * drm_debugfs_connector_remove().
4834 *
4835 * Returns 0 on success, negative error codes on error.
4836 */
4837int i915_debugfs_connector_add(struct drm_connector *connector)
4838{
4839 struct dentry *root = connector->debugfs_entry;
4840
4841 /* The connector must have been registered beforehands. */
4842 if (!root)
4843 return -ENODEV;
4844
4845 if (connector->connector_type == DRM_MODE_CONNECTOR_DisplayPort ||
4846 connector->connector_type == DRM_MODE_CONNECTOR_eDP)
David Weinehallecbd6782016-08-23 12:23:56 +03004847 debugfs_create_file("i915_dpcd", S_IRUGO, root,
4848 connector, &i915_dpcd_fops);
4849
4850 if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
4851 debugfs_create_file("i915_panel_timings", S_IRUGO, root,
4852 connector, &i915_panel_fops);
Jani Nikulaaa7471d2015-04-01 11:15:21 +03004853
4854 return 0;
4855}