blob: 9ec138dc04f95aefa3fb8cbafb8888c56878ba34 [file] [log] [blame]
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001/*******************************************************************************
2 This is the driver for the ST MAC 10/100/1000 on-chip Ethernet controllers.
3 ST Ethernet IPs are built around a Synopsys IP Core.
4
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00005 Copyright(C) 2007-2011 STMicroelectronics Ltd
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07006
7 This program is free software; you can redistribute it and/or modify it
8 under the terms and conditions of the GNU General Public License,
9 version 2, as published by the Free Software Foundation.
10
11 This program is distributed in the hope it will be useful, but WITHOUT
12 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
13 FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
14 more details.
15
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070016 The full GNU General Public License is included in this distribution in
17 the file called "COPYING".
18
19 Author: Giuseppe Cavallaro <peppe.cavallaro@st.com>
20
21 Documentation available at:
22 http://www.stlinux.com
23 Support available at:
24 https://bugzilla.stlinux.com/
25*******************************************************************************/
26
Viresh Kumar6a81c262012-07-30 14:39:41 -070027#include <linux/clk.h>
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070028#include <linux/kernel.h>
29#include <linux/interrupt.h>
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070030#include <linux/ip.h>
31#include <linux/tcp.h>
32#include <linux/skbuff.h>
33#include <linux/ethtool.h>
34#include <linux/if_ether.h>
35#include <linux/crc32.h>
36#include <linux/mii.h>
Jiri Pirko01789342011-08-16 06:29:00 +000037#include <linux/if.h>
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070038#include <linux/if_vlan.h>
39#include <linux/dma-mapping.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090040#include <linux/slab.h>
Paul Gortmaker70c71602011-05-22 16:47:17 -040041#include <linux/prefetch.h>
Srinivas Kandagatladb88f102014-01-16 10:52:52 +000042#include <linux/pinctrl/consumer.h>
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +010043#ifdef CONFIG_DEBUG_FS
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +000044#include <linux/debugfs.h>
45#include <linux/seq_file.h>
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +010046#endif /* CONFIG_DEBUG_FS */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +000047#include <linux/net_tstamp.h>
48#include "stmmac_ptp.h"
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +000049#include "stmmac.h"
Chen-Yu Tsaic5e4ddb2014-01-17 21:24:41 +080050#include <linux/reset.h>
Mathieu Olivari5790cf32015-05-27 11:02:47 -070051#include <linux/of_mdio.h>
Phil Reid19d857c2015-12-14 11:32:01 +080052#include "dwmac1000.h"
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070053
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070054#define STMMAC_ALIGN(x) L1_CACHE_ALIGN(x)
Alexandre TORGUEf748be52016-04-01 11:37:34 +020055#define TSO_MAX_BUFF_SIZE (SZ_16K - 1)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070056
57/* Module parameters */
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +000058#define TX_TIMEO 5000
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070059static int watchdog = TX_TIMEO;
60module_param(watchdog, int, S_IRUGO | S_IWUSR);
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +000061MODULE_PARM_DESC(watchdog, "Transmit timeout in milliseconds (default 5s)");
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070062
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +000063static int debug = -1;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070064module_param(debug, int, S_IRUGO | S_IWUSR);
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +000065MODULE_PARM_DESC(debug, "Message Level (-1: default, 0: no output, 16: all)");
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070066
stephen hemminger47d1f712013-12-30 10:38:57 -080067static int phyaddr = -1;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070068module_param(phyaddr, int, S_IRUGO);
69MODULE_PARM_DESC(phyaddr, "Physical device address");
70
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +010071#define STMMAC_TX_THRESH (DMA_TX_SIZE / 4)
Giuseppe Cavallaro120e87f2016-02-29 14:27:42 +010072#define STMMAC_RX_THRESH (DMA_RX_SIZE / 4)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070073
74static int flow_ctrl = FLOW_OFF;
75module_param(flow_ctrl, int, S_IRUGO | S_IWUSR);
76MODULE_PARM_DESC(flow_ctrl, "Flow control ability [on/off]");
77
78static int pause = PAUSE_TIME;
79module_param(pause, int, S_IRUGO | S_IWUSR);
80MODULE_PARM_DESC(pause, "Flow Control Pause Time");
81
82#define TC_DEFAULT 64
83static int tc = TC_DEFAULT;
84module_param(tc, int, S_IRUGO | S_IWUSR);
85MODULE_PARM_DESC(tc, "DMA threshold control value");
86
Giuseppe CAVALLAROd9167012014-03-10 13:40:32 +010087#define DEFAULT_BUFSIZE 1536
88static int buf_sz = DEFAULT_BUFSIZE;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070089module_param(buf_sz, int, S_IRUGO | S_IWUSR);
90MODULE_PARM_DESC(buf_sz, "DMA buffer size");
91
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +010092#define STMMAC_RX_COPYBREAK 256
93
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070094static const u32 default_msg_level = (NETIF_MSG_DRV | NETIF_MSG_PROBE |
95 NETIF_MSG_LINK | NETIF_MSG_IFUP |
96 NETIF_MSG_IFDOWN | NETIF_MSG_TIMER);
97
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +000098#define STMMAC_DEFAULT_LPI_TIMER 1000
99static int eee_timer = STMMAC_DEFAULT_LPI_TIMER;
100module_param(eee_timer, int, S_IRUGO | S_IWUSR);
101MODULE_PARM_DESC(eee_timer, "LPI tx expiration time in msec");
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200102#define STMMAC_LPI_T(x) (jiffies + msecs_to_jiffies(x))
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000103
Pavel Machek22d3efe2016-11-28 12:55:59 +0100104/* By default the driver will use the ring mode to manage tx and rx descriptors,
105 * but allow user to force to use the chain instead of the ring
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +0000106 */
107static unsigned int chain_mode;
108module_param(chain_mode, int, S_IRUGO);
109MODULE_PARM_DESC(chain_mode, "To use chain instead of ring mode");
110
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700111static irqreturn_t stmmac_interrupt(int irq, void *dev_id);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700112
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +0100113#ifdef CONFIG_DEBUG_FS
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +0000114static int stmmac_init_fs(struct net_device *dev);
Mathieu Olivari466c5ac2015-05-22 19:03:29 -0700115static void stmmac_exit_fs(struct net_device *dev);
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +0000116#endif
117
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +0000118#define STMMAC_COAL_TIMER(x) (jiffies + usecs_to_jiffies(x))
119
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700120/**
121 * stmmac_verify_args - verify the driver parameters.
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100122 * Description: it checks the driver parameters and set a default in case of
123 * errors.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700124 */
125static void stmmac_verify_args(void)
126{
127 if (unlikely(watchdog < 0))
128 watchdog = TX_TIMEO;
Giuseppe CAVALLAROd9167012014-03-10 13:40:32 +0100129 if (unlikely((buf_sz < DEFAULT_BUFSIZE) || (buf_sz > BUF_SIZE_16KiB)))
130 buf_sz = DEFAULT_BUFSIZE;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700131 if (unlikely(flow_ctrl > 1))
132 flow_ctrl = FLOW_AUTO;
133 else if (likely(flow_ctrl < 0))
134 flow_ctrl = FLOW_OFF;
135 if (unlikely((pause < 0) || (pause > 0xffff)))
136 pause = PAUSE_TIME;
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000137 if (eee_timer < 0)
138 eee_timer = STMMAC_DEFAULT_LPI_TIMER;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700139}
140
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000141/**
Joao Pintoc22a3f42017-04-06 09:49:11 +0100142 * stmmac_disable_all_queues - Disable all queues
143 * @priv: driver private structure
144 */
145static void stmmac_disable_all_queues(struct stmmac_priv *priv)
146{
147 u32 rx_queues_cnt = priv->plat->rx_queues_to_use;
148 u32 queue;
149
150 for (queue = 0; queue < rx_queues_cnt; queue++) {
151 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
152
153 napi_disable(&rx_q->napi);
154 }
155}
156
157/**
158 * stmmac_enable_all_queues - Enable all queues
159 * @priv: driver private structure
160 */
161static void stmmac_enable_all_queues(struct stmmac_priv *priv)
162{
163 u32 rx_queues_cnt = priv->plat->rx_queues_to_use;
164 u32 queue;
165
166 for (queue = 0; queue < rx_queues_cnt; queue++) {
167 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
168
169 napi_enable(&rx_q->napi);
170 }
171}
172
173/**
174 * stmmac_stop_all_queues - Stop all queues
175 * @priv: driver private structure
176 */
177static void stmmac_stop_all_queues(struct stmmac_priv *priv)
178{
179 u32 tx_queues_cnt = priv->plat->tx_queues_to_use;
180 u32 queue;
181
182 for (queue = 0; queue < tx_queues_cnt; queue++)
183 netif_tx_stop_queue(netdev_get_tx_queue(priv->dev, queue));
184}
185
186/**
187 * stmmac_start_all_queues - Start all queues
188 * @priv: driver private structure
189 */
190static void stmmac_start_all_queues(struct stmmac_priv *priv)
191{
192 u32 tx_queues_cnt = priv->plat->tx_queues_to_use;
193 u32 queue;
194
195 for (queue = 0; queue < tx_queues_cnt; queue++)
196 netif_tx_start_queue(netdev_get_tx_queue(priv->dev, queue));
197}
198
199/**
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000200 * stmmac_clk_csr_set - dynamically set the MDC clock
201 * @priv: driver private structure
202 * Description: this is to dynamically set the MDC clock according to the csr
203 * clock input.
204 * Note:
205 * If a specific clk_csr value is passed from the platform
206 * this means that the CSR Clock Range selection cannot be
207 * changed at run-time and it is fixed (as reported in the driver
208 * documentation). Viceversa the driver will try to set the MDC
209 * clock dynamically according to the actual clock input.
210 */
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +0000211static void stmmac_clk_csr_set(struct stmmac_priv *priv)
212{
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +0000213 u32 clk_rate;
214
jpintof573c0b2017-01-09 12:35:09 +0000215 clk_rate = clk_get_rate(priv->plat->stmmac_clk);
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +0000216
217 /* Platform provided default clk_csr would be assumed valid
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000218 * for all other cases except for the below mentioned ones.
219 * For values higher than the IEEE 802.3 specified frequency
220 * we can not estimate the proper divider as it is not known
221 * the frequency of clk_csr_i. So we do not change the default
222 * divider.
223 */
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +0000224 if (!(priv->clk_csr & MAC_CSR_H_FRQ_MASK)) {
225 if (clk_rate < CSR_F_35M)
226 priv->clk_csr = STMMAC_CSR_20_35M;
227 else if ((clk_rate >= CSR_F_35M) && (clk_rate < CSR_F_60M))
228 priv->clk_csr = STMMAC_CSR_35_60M;
229 else if ((clk_rate >= CSR_F_60M) && (clk_rate < CSR_F_100M))
230 priv->clk_csr = STMMAC_CSR_60_100M;
231 else if ((clk_rate >= CSR_F_100M) && (clk_rate < CSR_F_150M))
232 priv->clk_csr = STMMAC_CSR_100_150M;
233 else if ((clk_rate >= CSR_F_150M) && (clk_rate < CSR_F_250M))
234 priv->clk_csr = STMMAC_CSR_150_250M;
Phil Reid19d857c2015-12-14 11:32:01 +0800235 else if ((clk_rate >= CSR_F_250M) && (clk_rate < CSR_F_300M))
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +0000236 priv->clk_csr = STMMAC_CSR_250_300M;
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000237 }
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +0000238}
239
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700240static void print_pkt(unsigned char *buf, int len)
241{
Andy Shevchenko424c4f72014-11-07 16:53:12 +0200242 pr_debug("len = %d byte, buf addr: 0x%p\n", len, buf);
243 print_hex_dump_bytes("", DUMP_PREFIX_OFFSET, buf, len);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700244}
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700245
Joao Pintoce736782017-04-06 09:49:10 +0100246static inline u32 stmmac_tx_avail(struct stmmac_priv *priv, u32 queue)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700247{
Joao Pintoce736782017-04-06 09:49:10 +0100248 struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
LABBE Corentina6a3e022017-02-08 09:31:21 +0100249 u32 avail;
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100250
Joao Pintoce736782017-04-06 09:49:10 +0100251 if (tx_q->dirty_tx > tx_q->cur_tx)
252 avail = tx_q->dirty_tx - tx_q->cur_tx - 1;
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100253 else
Joao Pintoce736782017-04-06 09:49:10 +0100254 avail = DMA_TX_SIZE - tx_q->cur_tx + tx_q->dirty_tx - 1;
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100255
256 return avail;
257}
258
Joao Pinto54139cf2017-04-06 09:49:09 +0100259/**
260 * stmmac_rx_dirty - Get RX queue dirty
261 * @priv: driver private structure
262 * @queue: RX queue index
263 */
264static inline u32 stmmac_rx_dirty(struct stmmac_priv *priv, u32 queue)
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100265{
Joao Pinto54139cf2017-04-06 09:49:09 +0100266 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
LABBE Corentina6a3e022017-02-08 09:31:21 +0100267 u32 dirty;
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100268
Joao Pinto54139cf2017-04-06 09:49:09 +0100269 if (rx_q->dirty_rx <= rx_q->cur_rx)
270 dirty = rx_q->cur_rx - rx_q->dirty_rx;
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100271 else
Joao Pinto54139cf2017-04-06 09:49:09 +0100272 dirty = DMA_RX_SIZE - rx_q->dirty_rx + rx_q->cur_rx;
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100273
274 return dirty;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700275}
276
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000277/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100278 * stmmac_hw_fix_mac_speed - callback for speed selection
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000279 * @priv: driver private structure
LABBE Corentin8d45e422017-02-08 09:31:08 +0100280 * Description: on some platforms (e.g. ST), some HW system configuration
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000281 * registers have to be set according to the link speed negotiated.
Giuseppe CAVALLARO9dfeb4d2010-11-24 02:37:58 +0000282 */
283static inline void stmmac_hw_fix_mac_speed(struct stmmac_priv *priv)
284{
Philippe Reynesd6d50c72016-10-03 08:28:19 +0200285 struct net_device *ndev = priv->dev;
286 struct phy_device *phydev = ndev->phydev;
Giuseppe CAVALLARO9dfeb4d2010-11-24 02:37:58 +0000287
288 if (likely(priv->plat->fix_mac_speed))
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000289 priv->plat->fix_mac_speed(priv->plat->bsp_priv, phydev->speed);
Giuseppe CAVALLARO9dfeb4d2010-11-24 02:37:58 +0000290}
291
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000292/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100293 * stmmac_enable_eee_mode - check and enter in LPI mode
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000294 * @priv: driver private structure
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100295 * Description: this function is to verify and enter in LPI mode in case of
296 * EEE.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000297 */
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000298static void stmmac_enable_eee_mode(struct stmmac_priv *priv)
299{
Joao Pintoce736782017-04-06 09:49:10 +0100300 u32 tx_cnt = priv->plat->tx_queues_to_use;
301 u32 queue;
302
303 /* check if all TX queues have the work finished */
304 for (queue = 0; queue < tx_cnt; queue++) {
305 struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
306
307 if (tx_q->dirty_tx != tx_q->cur_tx)
308 return; /* still unfinished work */
309 }
310
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000311 /* Check and enter in LPI mode */
Joao Pintoce736782017-04-06 09:49:10 +0100312 if (!priv->tx_path_in_lpi_mode)
jpintob4b7b772017-01-09 12:35:08 +0000313 priv->hw->mac->set_eee_mode(priv->hw,
314 priv->plat->en_tx_lpi_clockgating);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000315}
316
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000317/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100318 * stmmac_disable_eee_mode - disable and exit from LPI mode
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000319 * @priv: driver private structure
320 * Description: this function is to exit and disable EEE in case of
321 * LPI state is true. This is called by the xmit.
322 */
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000323void stmmac_disable_eee_mode(struct stmmac_priv *priv)
324{
Vince Bridgers7ed24bb2014-07-31 15:49:13 -0500325 priv->hw->mac->reset_eee_mode(priv->hw);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000326 del_timer_sync(&priv->eee_ctrl_timer);
327 priv->tx_path_in_lpi_mode = false;
328}
329
330/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100331 * stmmac_eee_ctrl_timer - EEE TX SW timer.
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000332 * @arg : data hook
333 * Description:
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000334 * if there is no data transfer and if we are not in LPI state,
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000335 * then MAC Transmitter can be moved to LPI state.
336 */
337static void stmmac_eee_ctrl_timer(unsigned long arg)
338{
339 struct stmmac_priv *priv = (struct stmmac_priv *)arg;
340
341 stmmac_enable_eee_mode(priv);
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200342 mod_timer(&priv->eee_ctrl_timer, STMMAC_LPI_T(eee_timer));
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000343}
344
345/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100346 * stmmac_eee_init - init EEE
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000347 * @priv: driver private structure
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000348 * Description:
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100349 * if the GMAC supports the EEE (from the HW cap reg) and the phy device
350 * can also manage EEE, this function enable the LPI state and start related
351 * timer.
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000352 */
353bool stmmac_eee_init(struct stmmac_priv *priv)
354{
Philippe Reynesd6d50c72016-10-03 08:28:19 +0200355 struct net_device *ndev = priv->dev;
Giuseppe CAVALLARO4741cf92014-11-04 17:08:08 +0100356 unsigned long flags;
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000357 bool ret = false;
358
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200359 /* Using PCS we cannot dial with the phy registers at this stage
360 * so we do not support extra feature like EEE.
361 */
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +0200362 if ((priv->hw->pcs == STMMAC_PCS_RGMII) ||
363 (priv->hw->pcs == STMMAC_PCS_TBI) ||
364 (priv->hw->pcs == STMMAC_PCS_RTBI))
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200365 goto out;
366
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000367 /* MAC core supports the EEE feature. */
368 if (priv->dma_cap.eee) {
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100369 int tx_lpi_timer = priv->tx_lpi_timer;
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000370
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100371 /* Check if the PHY supports EEE */
Philippe Reynesd6d50c72016-10-03 08:28:19 +0200372 if (phy_init_eee(ndev->phydev, 1)) {
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100373 /* To manage at run-time if the EEE cannot be supported
374 * anymore (for example because the lp caps have been
375 * changed).
376 * In that case the driver disable own timers.
377 */
Giuseppe CAVALLARO4741cf92014-11-04 17:08:08 +0100378 spin_lock_irqsave(&priv->lock, flags);
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100379 if (priv->eee_active) {
LABBE Corentin38ddc592016-11-16 20:09:39 +0100380 netdev_dbg(priv->dev, "disable EEE\n");
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100381 del_timer_sync(&priv->eee_ctrl_timer);
Vince Bridgers7ed24bb2014-07-31 15:49:13 -0500382 priv->hw->mac->set_eee_timer(priv->hw, 0,
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100383 tx_lpi_timer);
384 }
385 priv->eee_active = 0;
Giuseppe CAVALLARO4741cf92014-11-04 17:08:08 +0100386 spin_unlock_irqrestore(&priv->lock, flags);
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100387 goto out;
388 }
389 /* Activate the EEE and start timers */
Giuseppe CAVALLARO4741cf92014-11-04 17:08:08 +0100390 spin_lock_irqsave(&priv->lock, flags);
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200391 if (!priv->eee_active) {
392 priv->eee_active = 1;
Vaishali Thakkarccb36da2015-02-28 00:12:34 +0530393 setup_timer(&priv->eee_ctrl_timer,
394 stmmac_eee_ctrl_timer,
395 (unsigned long)priv);
396 mod_timer(&priv->eee_ctrl_timer,
397 STMMAC_LPI_T(eee_timer));
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000398
Vince Bridgers7ed24bb2014-07-31 15:49:13 -0500399 priv->hw->mac->set_eee_timer(priv->hw,
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200400 STMMAC_DEFAULT_LIT_LS,
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100401 tx_lpi_timer);
Giuseppe CAVALLARO71965352014-08-28 08:11:44 +0200402 }
403 /* Set HW EEE according to the speed */
Philippe Reynesd6d50c72016-10-03 08:28:19 +0200404 priv->hw->mac->set_eee_pls(priv->hw, ndev->phydev->link);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000405
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000406 ret = true;
Giuseppe CAVALLARO4741cf92014-11-04 17:08:08 +0100407 spin_unlock_irqrestore(&priv->lock, flags);
408
LABBE Corentin38ddc592016-11-16 20:09:39 +0100409 netdev_dbg(priv->dev, "Energy-Efficient Ethernet initialized\n");
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000410 }
411out:
412 return ret;
413}
414
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100415/* stmmac_get_tx_hwtstamp - get HW TX timestamps
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000416 * @priv: driver private structure
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100417 * @p : descriptor pointer
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000418 * @skb : the socket buffer
419 * Description :
420 * This function will read timestamp from the descriptor & pass it to stack.
421 * and also perform some sanity checks.
422 */
423static void stmmac_get_tx_hwtstamp(struct stmmac_priv *priv,
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100424 struct dma_desc *p, struct sk_buff *skb)
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000425{
426 struct skb_shared_hwtstamps shhwtstamp;
427 u64 ns;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000428
429 if (!priv->hwts_tx_en)
430 return;
431
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000432 /* exit if skb doesn't support hw tstamp */
damuzi00075e43642014-01-17 23:47:59 +0800433 if (likely(!skb || !(skb_shinfo(skb)->tx_flags & SKBTX_IN_PROGRESS)))
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000434 return;
435
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000436 /* check tx tstamp status */
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100437 if (!priv->hw->desc->get_tx_timestamp_status(p)) {
438 /* get the valid tstamp */
439 ns = priv->hw->desc->get_timestamp(p, priv->adv_ts);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000440
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100441 memset(&shhwtstamp, 0, sizeof(struct skb_shared_hwtstamps));
442 shhwtstamp.hwtstamp = ns_to_ktime(ns);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000443
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100444 netdev_info(priv->dev, "get valid TX hw timestamp %llu\n", ns);
445 /* pass tstamp to stack */
446 skb_tstamp_tx(skb, &shhwtstamp);
447 }
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000448
449 return;
450}
451
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100452/* stmmac_get_rx_hwtstamp - get HW RX timestamps
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000453 * @priv: driver private structure
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100454 * @p : descriptor pointer
455 * @np : next descriptor pointer
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000456 * @skb : the socket buffer
457 * Description :
458 * This function will read received packet's timestamp from the descriptor
459 * and pass it to stack. It also perform some sanity checks.
460 */
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100461static void stmmac_get_rx_hwtstamp(struct stmmac_priv *priv, struct dma_desc *p,
462 struct dma_desc *np, struct sk_buff *skb)
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000463{
464 struct skb_shared_hwtstamps *shhwtstamp = NULL;
465 u64 ns;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000466
467 if (!priv->hwts_rx_en)
468 return;
469
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100470 /* Check if timestamp is available */
471 if (!priv->hw->desc->get_rx_timestamp_status(p, priv->adv_ts)) {
472 /* For GMAC4, the valid timestamp is from CTX next desc. */
473 if (priv->plat->has_gmac4)
474 ns = priv->hw->desc->get_timestamp(np, priv->adv_ts);
475 else
476 ns = priv->hw->desc->get_timestamp(p, priv->adv_ts);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000477
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100478 netdev_info(priv->dev, "get valid RX hw timestamp %llu\n", ns);
479 shhwtstamp = skb_hwtstamps(skb);
480 memset(shhwtstamp, 0, sizeof(struct skb_shared_hwtstamps));
481 shhwtstamp->hwtstamp = ns_to_ktime(ns);
482 } else {
483 netdev_err(priv->dev, "cannot get RX hw timestamp\n");
484 }
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000485}
486
487/**
488 * stmmac_hwtstamp_ioctl - control hardware timestamping.
489 * @dev: device pointer.
LABBE Corentin8d45e422017-02-08 09:31:08 +0100490 * @ifr: An IOCTL specific structure, that can contain a pointer to
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000491 * a proprietary structure used to pass information to the driver.
492 * Description:
493 * This function configures the MAC to enable/disable both outgoing(TX)
494 * and incoming(RX) packets time stamping based on user input.
495 * Return Value:
496 * 0 on success and an appropriate -ve integer on failure.
497 */
498static int stmmac_hwtstamp_ioctl(struct net_device *dev, struct ifreq *ifr)
499{
500 struct stmmac_priv *priv = netdev_priv(dev);
501 struct hwtstamp_config config;
Arnd Bergmann0a624152015-09-30 13:26:32 +0200502 struct timespec64 now;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000503 u64 temp = 0;
504 u32 ptp_v2 = 0;
505 u32 tstamp_all = 0;
506 u32 ptp_over_ipv4_udp = 0;
507 u32 ptp_over_ipv6_udp = 0;
508 u32 ptp_over_ethernet = 0;
509 u32 snap_type_sel = 0;
510 u32 ts_master_en = 0;
511 u32 ts_event_en = 0;
512 u32 value = 0;
Phil Reid19d857c2015-12-14 11:32:01 +0800513 u32 sec_inc;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000514
515 if (!(priv->dma_cap.time_stamp || priv->adv_ts)) {
516 netdev_alert(priv->dev, "No support for HW time stamping\n");
517 priv->hwts_tx_en = 0;
518 priv->hwts_rx_en = 0;
519
520 return -EOPNOTSUPP;
521 }
522
523 if (copy_from_user(&config, ifr->ifr_data,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000524 sizeof(struct hwtstamp_config)))
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000525 return -EFAULT;
526
LABBE Corentin38ddc592016-11-16 20:09:39 +0100527 netdev_dbg(priv->dev, "%s config flags:0x%x, tx_type:0x%x, rx_filter:0x%x\n",
528 __func__, config.flags, config.tx_type, config.rx_filter);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000529
530 /* reserved for future extensions */
531 if (config.flags)
532 return -EINVAL;
533
Ben Hutchings5f3da322013-11-14 00:43:41 +0000534 if (config.tx_type != HWTSTAMP_TX_OFF &&
535 config.tx_type != HWTSTAMP_TX_ON)
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000536 return -ERANGE;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000537
538 if (priv->adv_ts) {
539 switch (config.rx_filter) {
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000540 case HWTSTAMP_FILTER_NONE:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000541 /* time stamp no incoming packet at all */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000542 config.rx_filter = HWTSTAMP_FILTER_NONE;
543 break;
544
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000545 case HWTSTAMP_FILTER_PTP_V1_L4_EVENT:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000546 /* PTP v1, UDP, any kind of event packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000547 config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_EVENT;
548 /* take time stamp for all event messages */
549 snap_type_sel = PTP_TCR_SNAPTYPSEL_1;
550
551 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
552 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
553 break;
554
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000555 case HWTSTAMP_FILTER_PTP_V1_L4_SYNC:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000556 /* PTP v1, UDP, Sync packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000557 config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_SYNC;
558 /* take time stamp for SYNC messages only */
559 ts_event_en = PTP_TCR_TSEVNTENA;
560
561 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
562 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
563 break;
564
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000565 case HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000566 /* PTP v1, UDP, Delay_req packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000567 config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ;
568 /* take time stamp for Delay_Req messages only */
569 ts_master_en = PTP_TCR_TSMSTRENA;
570 ts_event_en = PTP_TCR_TSEVNTENA;
571
572 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
573 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
574 break;
575
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000576 case HWTSTAMP_FILTER_PTP_V2_L4_EVENT:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000577 /* PTP v2, UDP, any kind of event packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000578 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_EVENT;
579 ptp_v2 = PTP_TCR_TSVER2ENA;
580 /* take time stamp for all event messages */
581 snap_type_sel = PTP_TCR_SNAPTYPSEL_1;
582
583 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
584 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
585 break;
586
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000587 case HWTSTAMP_FILTER_PTP_V2_L4_SYNC:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000588 /* PTP v2, UDP, Sync packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000589 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_SYNC;
590 ptp_v2 = PTP_TCR_TSVER2ENA;
591 /* take time stamp for SYNC messages only */
592 ts_event_en = PTP_TCR_TSEVNTENA;
593
594 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
595 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
596 break;
597
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000598 case HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000599 /* PTP v2, UDP, Delay_req packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000600 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ;
601 ptp_v2 = PTP_TCR_TSVER2ENA;
602 /* take time stamp for Delay_Req messages only */
603 ts_master_en = PTP_TCR_TSMSTRENA;
604 ts_event_en = PTP_TCR_TSEVNTENA;
605
606 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
607 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
608 break;
609
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000610 case HWTSTAMP_FILTER_PTP_V2_EVENT:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000611 /* PTP v2/802.AS1 any layer, any kind of event packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000612 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_EVENT;
613 ptp_v2 = PTP_TCR_TSVER2ENA;
614 /* take time stamp for all event messages */
615 snap_type_sel = PTP_TCR_SNAPTYPSEL_1;
616
617 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
618 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
619 ptp_over_ethernet = PTP_TCR_TSIPENA;
620 break;
621
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000622 case HWTSTAMP_FILTER_PTP_V2_SYNC:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000623 /* PTP v2/802.AS1, any layer, Sync packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000624 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_SYNC;
625 ptp_v2 = PTP_TCR_TSVER2ENA;
626 /* take time stamp for SYNC messages only */
627 ts_event_en = PTP_TCR_TSEVNTENA;
628
629 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
630 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
631 ptp_over_ethernet = PTP_TCR_TSIPENA;
632 break;
633
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000634 case HWTSTAMP_FILTER_PTP_V2_DELAY_REQ:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000635 /* PTP v2/802.AS1, any layer, Delay_req packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000636 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_DELAY_REQ;
637 ptp_v2 = PTP_TCR_TSVER2ENA;
638 /* take time stamp for Delay_Req messages only */
639 ts_master_en = PTP_TCR_TSMSTRENA;
640 ts_event_en = PTP_TCR_TSEVNTENA;
641
642 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
643 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
644 ptp_over_ethernet = PTP_TCR_TSIPENA;
645 break;
646
Miroslav Lichvare3412572017-05-19 17:52:36 +0200647 case HWTSTAMP_FILTER_NTP_ALL:
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000648 case HWTSTAMP_FILTER_ALL:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000649 /* time stamp any incoming packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000650 config.rx_filter = HWTSTAMP_FILTER_ALL;
651 tstamp_all = PTP_TCR_TSENALL;
652 break;
653
654 default:
655 return -ERANGE;
656 }
657 } else {
658 switch (config.rx_filter) {
659 case HWTSTAMP_FILTER_NONE:
660 config.rx_filter = HWTSTAMP_FILTER_NONE;
661 break;
662 default:
663 /* PTP v1, UDP, any kind of event packet */
664 config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_EVENT;
665 break;
666 }
667 }
668 priv->hwts_rx_en = ((config.rx_filter == HWTSTAMP_FILTER_NONE) ? 0 : 1);
Ben Hutchings5f3da322013-11-14 00:43:41 +0000669 priv->hwts_tx_en = config.tx_type == HWTSTAMP_TX_ON;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000670
671 if (!priv->hwts_tx_en && !priv->hwts_rx_en)
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100672 priv->hw->ptp->config_hw_tstamping(priv->ptpaddr, 0);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000673 else {
674 value = (PTP_TCR_TSENA | PTP_TCR_TSCFUPDT | PTP_TCR_TSCTRLSSR |
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000675 tstamp_all | ptp_v2 | ptp_over_ethernet |
676 ptp_over_ipv6_udp | ptp_over_ipv4_udp | ts_event_en |
677 ts_master_en | snap_type_sel);
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100678 priv->hw->ptp->config_hw_tstamping(priv->ptpaddr, value);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000679
680 /* program Sub Second Increment reg */
Phil Reid19d857c2015-12-14 11:32:01 +0800681 sec_inc = priv->hw->ptp->config_sub_second_increment(
jpintof573c0b2017-01-09 12:35:09 +0000682 priv->ptpaddr, priv->plat->clk_ptp_rate,
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100683 priv->plat->has_gmac4);
Phil Reid19d857c2015-12-14 11:32:01 +0800684 temp = div_u64(1000000000ULL, sec_inc);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000685
686 /* calculate default added value:
687 * formula is :
688 * addend = (2^32)/freq_div_ratio;
Phil Reid19d857c2015-12-14 11:32:01 +0800689 * where, freq_div_ratio = 1e9ns/sec_inc
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000690 */
Phil Reid19d857c2015-12-14 11:32:01 +0800691 temp = (u64)(temp << 32);
jpintof573c0b2017-01-09 12:35:09 +0000692 priv->default_addend = div_u64(temp, priv->plat->clk_ptp_rate);
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100693 priv->hw->ptp->config_addend(priv->ptpaddr,
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000694 priv->default_addend);
695
696 /* initialize system time */
Arnd Bergmann0a624152015-09-30 13:26:32 +0200697 ktime_get_real_ts64(&now);
698
699 /* lower 32 bits of tv_sec are safe until y2106 */
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100700 priv->hw->ptp->init_systime(priv->ptpaddr, (u32)now.tv_sec,
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000701 now.tv_nsec);
702 }
703
704 return copy_to_user(ifr->ifr_data, &config,
705 sizeof(struct hwtstamp_config)) ? -EFAULT : 0;
706}
707
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000708/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100709 * stmmac_init_ptp - init PTP
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000710 * @priv: driver private structure
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100711 * Description: this is to verify if the HW supports the PTPv1 or PTPv2.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000712 * This is done by looking at the HW cap. register.
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100713 * This function also registers the ptp driver.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000714 */
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +0000715static int stmmac_init_ptp(struct stmmac_priv *priv)
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000716{
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +0000717 if (!(priv->dma_cap.time_stamp || priv->dma_cap.atime_stamp))
718 return -EOPNOTSUPP;
719
Vince Bridgers7cd01392013-12-20 11:19:34 -0600720 priv->adv_ts = 0;
Giuseppe CAVALLARObe9b3172016-10-12 15:42:03 +0200721 /* Check if adv_ts can be enabled for dwmac 4.x core */
722 if (priv->plat->has_gmac4 && priv->dma_cap.atime_stamp)
723 priv->adv_ts = 1;
724 /* Dwmac 3.x core with extend_desc can support adv_ts */
725 else if (priv->extend_desc && priv->dma_cap.atime_stamp)
Vince Bridgers7cd01392013-12-20 11:19:34 -0600726 priv->adv_ts = 1;
727
Giuseppe CAVALLARObe9b3172016-10-12 15:42:03 +0200728 if (priv->dma_cap.time_stamp)
729 netdev_info(priv->dev, "IEEE 1588-2002 Timestamp supported\n");
Vince Bridgers7cd01392013-12-20 11:19:34 -0600730
Giuseppe CAVALLARObe9b3172016-10-12 15:42:03 +0200731 if (priv->adv_ts)
732 netdev_info(priv->dev,
733 "IEEE 1588-2008 Advanced Timestamp supported\n");
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000734
735 priv->hw->ptp = &stmmac_ptp;
736 priv->hwts_tx_en = 0;
737 priv->hwts_rx_en = 0;
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +0000738
Giuseppe CAVALLAROc30a70d2016-10-19 09:06:41 +0200739 stmmac_ptp_register(priv);
740
741 return 0;
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +0000742}
743
744static void stmmac_release_ptp(struct stmmac_priv *priv)
745{
jpintof573c0b2017-01-09 12:35:09 +0000746 if (priv->plat->clk_ptp_ref)
747 clk_disable_unprepare(priv->plat->clk_ptp_ref);
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +0000748 stmmac_ptp_unregister(priv);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000749}
750
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700751/**
Joao Pinto29feff32017-03-10 18:24:56 +0000752 * stmmac_mac_flow_ctrl - Configure flow control in all queues
753 * @priv: driver private structure
754 * Description: It is used for configuring the flow control in all queues
755 */
756static void stmmac_mac_flow_ctrl(struct stmmac_priv *priv, u32 duplex)
757{
758 u32 tx_cnt = priv->plat->tx_queues_to_use;
759
760 priv->hw->mac->flow_ctrl(priv->hw, duplex, priv->flow_ctrl,
761 priv->pause, tx_cnt);
762}
763
764/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100765 * stmmac_adjust_link - adjusts the link parameters
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700766 * @dev: net device structure
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100767 * Description: this is the helper called by the physical abstraction layer
768 * drivers to communicate the phy link status. According the speed and duplex
769 * this driver can invoke registered glue-logic as well.
770 * It also invoke the eee initialization because it could happen when switch
771 * on different networks (that are eee capable).
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700772 */
773static void stmmac_adjust_link(struct net_device *dev)
774{
775 struct stmmac_priv *priv = netdev_priv(dev);
Philippe Reynesd6d50c72016-10-03 08:28:19 +0200776 struct phy_device *phydev = dev->phydev;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700777 unsigned long flags;
LABBE Corentin99a4cca2017-05-24 09:16:43 +0200778 bool new_state = false;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700779
LABBE Corentin662ec2b2017-02-08 09:31:16 +0100780 if (!phydev)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700781 return;
782
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700783 spin_lock_irqsave(&priv->lock, flags);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000784
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700785 if (phydev->link) {
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +0000786 u32 ctrl = readl(priv->ioaddr + MAC_CTRL_REG);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700787
788 /* Now we make sure that we can be in full duplex mode.
789 * If not, we operate in half-duplex mode. */
790 if (phydev->duplex != priv->oldduplex) {
LABBE Corentin99a4cca2017-05-24 09:16:43 +0200791 new_state = true;
LABBE Corentin50cb16d2017-05-24 09:16:44 +0200792 if (!phydev->duplex)
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000793 ctrl &= ~priv->hw->link.duplex;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700794 else
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000795 ctrl |= priv->hw->link.duplex;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700796 priv->oldduplex = phydev->duplex;
797 }
798 /* Flow Control operation */
799 if (phydev->pause)
Joao Pinto29feff32017-03-10 18:24:56 +0000800 stmmac_mac_flow_ctrl(priv, phydev->duplex);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700801
802 if (phydev->speed != priv->speed) {
LABBE Corentin99a4cca2017-05-24 09:16:43 +0200803 new_state = true;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700804 switch (phydev->speed) {
LABBE Corentinafbe17a2017-05-24 09:16:45 +0200805 case SPEED_1000:
LABBE Corentin3e12790e2017-02-15 10:46:39 +0100806 if (priv->plat->has_gmac ||
807 priv->plat->has_gmac4)
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000808 ctrl &= ~priv->hw->link.port;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700809 break;
LABBE Corentinafbe17a2017-05-24 09:16:45 +0200810 case SPEED_100:
LABBE Corentin9beae262017-02-15 10:46:43 +0100811 if (priv->plat->has_gmac ||
812 priv->plat->has_gmac4) {
813 ctrl |= priv->hw->link.port;
814 ctrl |= priv->hw->link.speed;
815 } else {
816 ctrl &= ~priv->hw->link.port;
817 }
818 break;
LABBE Corentinafbe17a2017-05-24 09:16:45 +0200819 case SPEED_10:
LABBE Corentin3e12790e2017-02-15 10:46:39 +0100820 if (priv->plat->has_gmac ||
821 priv->plat->has_gmac4) {
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000822 ctrl |= priv->hw->link.port;
LABBE Corentin9beae262017-02-15 10:46:43 +0100823 ctrl &= ~(priv->hw->link.speed);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700824 } else {
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000825 ctrl &= ~priv->hw->link.port;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700826 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700827 break;
828 default:
LABBE Corentinb3e51062016-11-16 20:09:41 +0100829 netif_warn(priv, link, priv->dev,
LABBE Corentincba920a2017-02-08 09:31:15 +0100830 "broken speed: %d\n", phydev->speed);
LABBE Corentin688495b2017-02-15 10:46:41 +0100831 phydev->speed = SPEED_UNKNOWN;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700832 break;
833 }
LABBE Corentin5db13552017-02-15 10:46:42 +0100834 if (phydev->speed != SPEED_UNKNOWN)
835 stmmac_hw_fix_mac_speed(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700836 priv->speed = phydev->speed;
837 }
838
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +0000839 writel(ctrl, priv->ioaddr + MAC_CTRL_REG);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700840
841 if (!priv->oldlink) {
LABBE Corentin99a4cca2017-05-24 09:16:43 +0200842 new_state = true;
LABBE Corentin4d869b02017-05-24 09:16:46 +0200843 priv->oldlink = true;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700844 }
845 } else if (priv->oldlink) {
LABBE Corentin99a4cca2017-05-24 09:16:43 +0200846 new_state = true;
LABBE Corentin4d869b02017-05-24 09:16:46 +0200847 priv->oldlink = false;
LABBE Corentinbd006322017-02-15 10:46:40 +0100848 priv->speed = SPEED_UNKNOWN;
849 priv->oldduplex = DUPLEX_UNKNOWN;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700850 }
851
852 if (new_state && netif_msg_link(priv))
853 phy_print_status(phydev);
854
Giuseppe CAVALLARO4741cf92014-11-04 17:08:08 +0100855 spin_unlock_irqrestore(&priv->lock, flags);
856
Giuseppe CAVALLARO52f95bb2016-04-05 08:46:57 +0200857 if (phydev->is_pseudo_fixed_link)
858 /* Stop PHY layer to call the hook to adjust the link in case
859 * of a switch is attached to the stmmac driver.
860 */
861 phydev->irq = PHY_IGNORE_INTERRUPT;
862 else
863 /* At this stage, init the EEE if supported.
864 * Never called in case of fixed_link.
865 */
866 priv->eee_enabled = stmmac_eee_init(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700867}
868
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000869/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100870 * stmmac_check_pcs_mode - verify if RGMII/SGMII is supported
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000871 * @priv: driver private structure
872 * Description: this is to verify if the HW supports the PCS.
873 * Physical Coding Sublayer (PCS) interface that can be used when the MAC is
874 * configured for the TBI, RTBI, or SGMII PHY interface.
875 */
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +0000876static void stmmac_check_pcs_mode(struct stmmac_priv *priv)
877{
878 int interface = priv->plat->interface;
879
880 if (priv->dma_cap.pcs) {
Byungho An0d909dc2013-06-28 16:35:31 +0900881 if ((interface == PHY_INTERFACE_MODE_RGMII) ||
882 (interface == PHY_INTERFACE_MODE_RGMII_ID) ||
883 (interface == PHY_INTERFACE_MODE_RGMII_RXID) ||
884 (interface == PHY_INTERFACE_MODE_RGMII_TXID)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +0100885 netdev_dbg(priv->dev, "PCS RGMII support enabled\n");
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +0200886 priv->hw->pcs = STMMAC_PCS_RGMII;
Byungho An0d909dc2013-06-28 16:35:31 +0900887 } else if (interface == PHY_INTERFACE_MODE_SGMII) {
LABBE Corentin38ddc592016-11-16 20:09:39 +0100888 netdev_dbg(priv->dev, "PCS SGMII support enabled\n");
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +0200889 priv->hw->pcs = STMMAC_PCS_SGMII;
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +0000890 }
891 }
892}
893
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700894/**
895 * stmmac_init_phy - PHY initialization
896 * @dev: net device structure
897 * Description: it initializes the driver's PHY state, and attaches the PHY
898 * to the mac driver.
899 * Return value:
900 * 0 on success
901 */
902static int stmmac_init_phy(struct net_device *dev)
903{
904 struct stmmac_priv *priv = netdev_priv(dev);
905 struct phy_device *phydev;
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000906 char phy_id_fmt[MII_BUS_ID_SIZE + 3];
Giuseppe CAVALLARO109cdd62010-01-06 23:07:11 +0000907 char bus_id[MII_BUS_ID_SIZE];
Srinivas Kandagatla79ee1dc2011-10-18 00:01:18 +0000908 int interface = priv->plat->interface;
Srinivas Kandagatla9cbadf02014-01-16 10:51:43 +0000909 int max_speed = priv->plat->max_speed;
LABBE Corentin4d869b02017-05-24 09:16:46 +0200910 priv->oldlink = false;
LABBE Corentinbd006322017-02-15 10:46:40 +0100911 priv->speed = SPEED_UNKNOWN;
912 priv->oldduplex = DUPLEX_UNKNOWN;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700913
Mathieu Olivari5790cf32015-05-27 11:02:47 -0700914 if (priv->plat->phy_node) {
915 phydev = of_phy_connect(dev, priv->plat->phy_node,
916 &stmmac_adjust_link, 0, interface);
917 } else {
Giuseppe CAVALLAROa7657f12016-04-01 09:07:16 +0200918 snprintf(bus_id, MII_BUS_ID_SIZE, "stmmac-%x",
919 priv->plat->bus_id);
Srinivas Kandagatlaf142af22012-04-04 04:33:19 +0000920
Mathieu Olivari5790cf32015-05-27 11:02:47 -0700921 snprintf(phy_id_fmt, MII_BUS_ID_SIZE + 3, PHY_ID_FMT, bus_id,
922 priv->plat->phy_addr);
LABBE Corentinde9a2162016-11-16 20:09:40 +0100923 netdev_dbg(priv->dev, "%s: trying to attach to %s\n", __func__,
LABBE Corentin38ddc592016-11-16 20:09:39 +0100924 phy_id_fmt);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700925
Mathieu Olivari5790cf32015-05-27 11:02:47 -0700926 phydev = phy_connect(dev, phy_id_fmt, &stmmac_adjust_link,
927 interface);
928 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700929
Alexey Brodkindfc50fc2015-09-09 18:01:08 +0300930 if (IS_ERR_OR_NULL(phydev)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +0100931 netdev_err(priv->dev, "Could not attach to PHY\n");
Alexey Brodkindfc50fc2015-09-09 18:01:08 +0300932 if (!phydev)
933 return -ENODEV;
934
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700935 return PTR_ERR(phydev);
936 }
937
Srinivas Kandagatla79ee1dc2011-10-18 00:01:18 +0000938 /* Stop Advertising 1000BASE Capability if interface is not GMII */
Srinivas Kandagatlac5b9b4e2011-11-16 21:57:59 +0000939 if ((interface == PHY_INTERFACE_MODE_MII) ||
Srinivas Kandagatla9cbadf02014-01-16 10:51:43 +0000940 (interface == PHY_INTERFACE_MODE_RMII) ||
Pavel Macheka77e4ac2014-08-25 13:31:16 +0200941 (max_speed < 1000 && max_speed > 0))
Srinivas Kandagatlac5b9b4e2011-11-16 21:57:59 +0000942 phydev->advertising &= ~(SUPPORTED_1000baseT_Half |
943 SUPPORTED_1000baseT_Full);
Srinivas Kandagatla79ee1dc2011-10-18 00:01:18 +0000944
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700945 /*
946 * Broken HW is sometimes missing the pull-up resistor on the
947 * MDIO line, which results in reads to non-existent devices returning
948 * 0 rather than 0xffff. Catch this here and treat 0 as a non-existent
949 * device as well.
950 * Note: phydev->phy_id is the result of reading the UID PHY registers.
951 */
Mathieu Olivari27732382015-05-27 11:02:48 -0700952 if (!priv->plat->phy_node && phydev->phy_id == 0) {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700953 phy_disconnect(phydev);
954 return -ENODEV;
955 }
Giuseppe Cavallaro8e99fc52016-02-29 14:27:39 +0100956
Florian Fainellic51e4242016-11-13 17:50:35 -0800957 /* stmmac_adjust_link will change this to PHY_IGNORE_INTERRUPT to avoid
958 * subsequent PHY polling, make sure we force a link transition if
959 * we have a UP/DOWN/UP transition
960 */
961 if (phydev->is_pseudo_fixed_link)
962 phydev->irq = PHY_POLL;
963
LABBE Corentinb05c76a2017-02-08 09:31:18 +0100964 phy_attached_info(phydev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700965 return 0;
966}
967
Joao Pinto71fedb02017-04-06 09:49:08 +0100968static void stmmac_display_rx_rings(struct stmmac_priv *priv)
969{
Joao Pinto54139cf2017-04-06 09:49:09 +0100970 u32 rx_cnt = priv->plat->rx_queues_to_use;
Joao Pinto71fedb02017-04-06 09:49:08 +0100971 void *head_rx;
Joao Pinto54139cf2017-04-06 09:49:09 +0100972 u32 queue;
Joao Pinto71fedb02017-04-06 09:49:08 +0100973
Joao Pinto54139cf2017-04-06 09:49:09 +0100974 /* Display RX rings */
975 for (queue = 0; queue < rx_cnt; queue++) {
976 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
Joao Pinto71fedb02017-04-06 09:49:08 +0100977
Joao Pinto54139cf2017-04-06 09:49:09 +0100978 pr_info("\tRX Queue %u rings\n", queue);
979
980 if (priv->extend_desc)
981 head_rx = (void *)rx_q->dma_erx;
982 else
983 head_rx = (void *)rx_q->dma_rx;
984
985 /* Display RX ring */
986 priv->hw->desc->display_ring(head_rx, DMA_RX_SIZE, true);
987 }
Joao Pinto71fedb02017-04-06 09:49:08 +0100988}
989
990static void stmmac_display_tx_rings(struct stmmac_priv *priv)
991{
Joao Pintoce736782017-04-06 09:49:10 +0100992 u32 tx_cnt = priv->plat->tx_queues_to_use;
Joao Pinto71fedb02017-04-06 09:49:08 +0100993 void *head_tx;
Joao Pintoce736782017-04-06 09:49:10 +0100994 u32 queue;
Joao Pinto71fedb02017-04-06 09:49:08 +0100995
Joao Pintoce736782017-04-06 09:49:10 +0100996 /* Display TX rings */
997 for (queue = 0; queue < tx_cnt; queue++) {
998 struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
Joao Pinto71fedb02017-04-06 09:49:08 +0100999
Joao Pintoce736782017-04-06 09:49:10 +01001000 pr_info("\tTX Queue %d rings\n", queue);
1001
1002 if (priv->extend_desc)
1003 head_tx = (void *)tx_q->dma_etx;
1004 else
1005 head_tx = (void *)tx_q->dma_tx;
1006
1007 priv->hw->desc->display_ring(head_tx, DMA_TX_SIZE, false);
1008 }
Joao Pinto71fedb02017-04-06 09:49:08 +01001009}
1010
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001011static void stmmac_display_rings(struct stmmac_priv *priv)
1012{
Joao Pinto71fedb02017-04-06 09:49:08 +01001013 /* Display RX ring */
1014 stmmac_display_rx_rings(priv);
Alexandre TORGUEd0225e72016-04-01 11:37:26 +02001015
Joao Pinto71fedb02017-04-06 09:49:08 +01001016 /* Display TX ring */
1017 stmmac_display_tx_rings(priv);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001018}
1019
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001020static int stmmac_set_bfsize(int mtu, int bufsize)
1021{
1022 int ret = bufsize;
1023
1024 if (mtu >= BUF_SIZE_4KiB)
1025 ret = BUF_SIZE_8KiB;
1026 else if (mtu >= BUF_SIZE_2KiB)
1027 ret = BUF_SIZE_4KiB;
Giuseppe CAVALLAROd9167012014-03-10 13:40:32 +01001028 else if (mtu > DEFAULT_BUFSIZE)
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001029 ret = BUF_SIZE_2KiB;
1030 else
Giuseppe CAVALLAROd9167012014-03-10 13:40:32 +01001031 ret = DEFAULT_BUFSIZE;
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001032
1033 return ret;
1034}
1035
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001036/**
Joao Pinto71fedb02017-04-06 09:49:08 +01001037 * stmmac_clear_rx_descriptors - clear RX descriptors
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001038 * @priv: driver private structure
Joao Pinto54139cf2017-04-06 09:49:09 +01001039 * @queue: RX queue index
Joao Pinto71fedb02017-04-06 09:49:08 +01001040 * Description: this function is called to clear the RX descriptors
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001041 * in case of both basic and extended descriptors are used.
1042 */
Joao Pinto54139cf2017-04-06 09:49:09 +01001043static void stmmac_clear_rx_descriptors(struct stmmac_priv *priv, u32 queue)
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001044{
Joao Pinto54139cf2017-04-06 09:49:09 +01001045 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
LABBE Corentin5bacd772017-03-29 07:05:40 +02001046 int i;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001047
Joao Pinto71fedb02017-04-06 09:49:08 +01001048 /* Clear the RX descriptors */
LABBE Corentin5bacd772017-03-29 07:05:40 +02001049 for (i = 0; i < DMA_RX_SIZE; i++)
1050 if (priv->extend_desc)
Joao Pinto54139cf2017-04-06 09:49:09 +01001051 priv->hw->desc->init_rx_desc(&rx_q->dma_erx[i].basic,
LABBE Corentin5bacd772017-03-29 07:05:40 +02001052 priv->use_riwt, priv->mode,
1053 (i == DMA_RX_SIZE - 1));
1054 else
Joao Pinto54139cf2017-04-06 09:49:09 +01001055 priv->hw->desc->init_rx_desc(&rx_q->dma_rx[i],
LABBE Corentin5bacd772017-03-29 07:05:40 +02001056 priv->use_riwt, priv->mode,
1057 (i == DMA_RX_SIZE - 1));
Joao Pinto71fedb02017-04-06 09:49:08 +01001058}
1059
1060/**
1061 * stmmac_clear_tx_descriptors - clear tx descriptors
1062 * @priv: driver private structure
Joao Pintoce736782017-04-06 09:49:10 +01001063 * @queue: TX queue index.
Joao Pinto71fedb02017-04-06 09:49:08 +01001064 * Description: this function is called to clear the TX descriptors
1065 * in case of both basic and extended descriptors are used.
1066 */
Joao Pintoce736782017-04-06 09:49:10 +01001067static void stmmac_clear_tx_descriptors(struct stmmac_priv *priv, u32 queue)
Joao Pinto71fedb02017-04-06 09:49:08 +01001068{
Joao Pintoce736782017-04-06 09:49:10 +01001069 struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
Joao Pinto71fedb02017-04-06 09:49:08 +01001070 int i;
1071
1072 /* Clear the TX descriptors */
LABBE Corentin5bacd772017-03-29 07:05:40 +02001073 for (i = 0; i < DMA_TX_SIZE; i++)
1074 if (priv->extend_desc)
Joao Pintoce736782017-04-06 09:49:10 +01001075 priv->hw->desc->init_tx_desc(&tx_q->dma_etx[i].basic,
LABBE Corentin5bacd772017-03-29 07:05:40 +02001076 priv->mode,
1077 (i == DMA_TX_SIZE - 1));
1078 else
Joao Pintoce736782017-04-06 09:49:10 +01001079 priv->hw->desc->init_tx_desc(&tx_q->dma_tx[i],
LABBE Corentin5bacd772017-03-29 07:05:40 +02001080 priv->mode,
1081 (i == DMA_TX_SIZE - 1));
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001082}
1083
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001084/**
Joao Pinto71fedb02017-04-06 09:49:08 +01001085 * stmmac_clear_descriptors - clear descriptors
1086 * @priv: driver private structure
1087 * Description: this function is called to clear the TX and RX descriptors
1088 * in case of both basic and extended descriptors are used.
1089 */
1090static void stmmac_clear_descriptors(struct stmmac_priv *priv)
1091{
Joao Pinto54139cf2017-04-06 09:49:09 +01001092 u32 rx_queue_cnt = priv->plat->rx_queues_to_use;
Joao Pintoce736782017-04-06 09:49:10 +01001093 u32 tx_queue_cnt = priv->plat->tx_queues_to_use;
Joao Pinto54139cf2017-04-06 09:49:09 +01001094 u32 queue;
1095
Joao Pinto71fedb02017-04-06 09:49:08 +01001096 /* Clear the RX descriptors */
Joao Pinto54139cf2017-04-06 09:49:09 +01001097 for (queue = 0; queue < rx_queue_cnt; queue++)
1098 stmmac_clear_rx_descriptors(priv, queue);
Joao Pinto71fedb02017-04-06 09:49:08 +01001099
1100 /* Clear the TX descriptors */
Joao Pintoce736782017-04-06 09:49:10 +01001101 for (queue = 0; queue < tx_queue_cnt; queue++)
1102 stmmac_clear_tx_descriptors(priv, queue);
Joao Pinto71fedb02017-04-06 09:49:08 +01001103}
1104
1105/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001106 * stmmac_init_rx_buffers - init the RX descriptor buffer.
1107 * @priv: driver private structure
1108 * @p: descriptor pointer
1109 * @i: descriptor index
Joao Pinto54139cf2017-04-06 09:49:09 +01001110 * @flags: gfp flag
1111 * @queue: RX queue index
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001112 * Description: this function is called to allocate a receive buffer, perform
1113 * the DMA mapping and init the descriptor.
1114 */
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001115static int stmmac_init_rx_buffers(struct stmmac_priv *priv, struct dma_desc *p,
Joao Pinto54139cf2017-04-06 09:49:09 +01001116 int i, gfp_t flags, u32 queue)
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001117{
Joao Pinto54139cf2017-04-06 09:49:09 +01001118 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001119 struct sk_buff *skb;
1120
Vineet Gupta4ec49a32015-05-20 12:04:40 +05301121 skb = __netdev_alloc_skb_ip_align(priv->dev, priv->dma_buf_sz, flags);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001122 if (!skb) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01001123 netdev_err(priv->dev,
1124 "%s: Rx init fails; skb is NULL\n", __func__);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001125 return -ENOMEM;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001126 }
Joao Pinto54139cf2017-04-06 09:49:09 +01001127 rx_q->rx_skbuff[i] = skb;
1128 rx_q->rx_skbuff_dma[i] = dma_map_single(priv->device, skb->data,
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001129 priv->dma_buf_sz,
1130 DMA_FROM_DEVICE);
Joao Pinto54139cf2017-04-06 09:49:09 +01001131 if (dma_mapping_error(priv->device, rx_q->rx_skbuff_dma[i])) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01001132 netdev_err(priv->dev, "%s: DMA mapping error\n", __func__);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001133 dev_kfree_skb_any(skb);
1134 return -EINVAL;
1135 }
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001136
Alexandre TORGUEf748be52016-04-01 11:37:34 +02001137 if (priv->synopsys_id >= DWMAC_CORE_4_00)
Joao Pinto54139cf2017-04-06 09:49:09 +01001138 p->des0 = cpu_to_le32(rx_q->rx_skbuff_dma[i]);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02001139 else
Joao Pinto54139cf2017-04-06 09:49:09 +01001140 p->des2 = cpu_to_le32(rx_q->rx_skbuff_dma[i]);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001141
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01001142 if ((priv->hw->mode->init_desc3) &&
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001143 (priv->dma_buf_sz == BUF_SIZE_16KiB))
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01001144 priv->hw->mode->init_desc3(p);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001145
1146 return 0;
1147}
1148
Joao Pinto71fedb02017-04-06 09:49:08 +01001149/**
1150 * stmmac_free_rx_buffer - free RX dma buffers
1151 * @priv: private structure
Joao Pinto54139cf2017-04-06 09:49:09 +01001152 * @queue: RX queue index
Joao Pinto71fedb02017-04-06 09:49:08 +01001153 * @i: buffer index.
1154 */
Joao Pinto54139cf2017-04-06 09:49:09 +01001155static void stmmac_free_rx_buffer(struct stmmac_priv *priv, u32 queue, int i)
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001156{
Joao Pinto54139cf2017-04-06 09:49:09 +01001157 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
1158
1159 if (rx_q->rx_skbuff[i]) {
1160 dma_unmap_single(priv->device, rx_q->rx_skbuff_dma[i],
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001161 priv->dma_buf_sz, DMA_FROM_DEVICE);
Joao Pinto54139cf2017-04-06 09:49:09 +01001162 dev_kfree_skb_any(rx_q->rx_skbuff[i]);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001163 }
Joao Pinto54139cf2017-04-06 09:49:09 +01001164 rx_q->rx_skbuff[i] = NULL;
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001165}
1166
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001167/**
Joao Pinto71fedb02017-04-06 09:49:08 +01001168 * stmmac_free_tx_buffer - free RX dma buffers
1169 * @priv: private structure
Joao Pintoce736782017-04-06 09:49:10 +01001170 * @queue: RX queue index
Joao Pinto71fedb02017-04-06 09:49:08 +01001171 * @i: buffer index.
1172 */
Joao Pintoce736782017-04-06 09:49:10 +01001173static void stmmac_free_tx_buffer(struct stmmac_priv *priv, u32 queue, int i)
Joao Pinto71fedb02017-04-06 09:49:08 +01001174{
Joao Pintoce736782017-04-06 09:49:10 +01001175 struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
1176
1177 if (tx_q->tx_skbuff_dma[i].buf) {
1178 if (tx_q->tx_skbuff_dma[i].map_as_page)
Joao Pinto71fedb02017-04-06 09:49:08 +01001179 dma_unmap_page(priv->device,
Joao Pintoce736782017-04-06 09:49:10 +01001180 tx_q->tx_skbuff_dma[i].buf,
1181 tx_q->tx_skbuff_dma[i].len,
Joao Pinto71fedb02017-04-06 09:49:08 +01001182 DMA_TO_DEVICE);
1183 else
1184 dma_unmap_single(priv->device,
Joao Pintoce736782017-04-06 09:49:10 +01001185 tx_q->tx_skbuff_dma[i].buf,
1186 tx_q->tx_skbuff_dma[i].len,
Joao Pinto71fedb02017-04-06 09:49:08 +01001187 DMA_TO_DEVICE);
1188 }
1189
Joao Pintoce736782017-04-06 09:49:10 +01001190 if (tx_q->tx_skbuff[i]) {
1191 dev_kfree_skb_any(tx_q->tx_skbuff[i]);
1192 tx_q->tx_skbuff[i] = NULL;
1193 tx_q->tx_skbuff_dma[i].buf = 0;
1194 tx_q->tx_skbuff_dma[i].map_as_page = false;
Joao Pinto71fedb02017-04-06 09:49:08 +01001195 }
1196}
1197
1198/**
1199 * init_dma_rx_desc_rings - init the RX descriptor rings
Joao Pintoaff3d9e2017-03-17 16:11:05 +00001200 * @dev: net device structure
1201 * @flags: gfp flag.
Joao Pinto71fedb02017-04-06 09:49:08 +01001202 * Description: this function initializes the DMA RX descriptors
LABBE Corentin5bacd772017-03-29 07:05:40 +02001203 * and allocates the socket buffers. It supports the chained and ring
Joao Pintoaff3d9e2017-03-17 16:11:05 +00001204 * modes.
1205 */
Joao Pinto71fedb02017-04-06 09:49:08 +01001206static int init_dma_rx_desc_rings(struct net_device *dev, gfp_t flags)
Joao Pintoaff3d9e2017-03-17 16:11:05 +00001207{
1208 struct stmmac_priv *priv = netdev_priv(dev);
Joao Pinto54139cf2017-04-06 09:49:09 +01001209 u32 rx_count = priv->plat->rx_queues_to_use;
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00001210 unsigned int bfsize = 0;
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001211 int ret = -ENOMEM;
Joao Pinto54139cf2017-04-06 09:49:09 +01001212 u32 queue;
1213 int i;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001214
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01001215 if (priv->hw->mode->set_16kib_bfsize)
1216 bfsize = priv->hw->mode->set_16kib_bfsize(dev->mtu);
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001217
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00001218 if (bfsize < BUF_SIZE_16KiB)
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001219 bfsize = stmmac_set_bfsize(dev->mtu, priv->dma_buf_sz);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001220
Vince Bridgers2618abb2014-01-20 05:39:01 -06001221 priv->dma_buf_sz = bfsize;
1222
Joao Pinto54139cf2017-04-06 09:49:09 +01001223 /* RX INITIALIZATION */
LABBE Corentinb3e51062016-11-16 20:09:41 +01001224 netif_dbg(priv, probe, priv->dev,
1225 "SKB addresses:\nskb\t\tskb data\tdma data\n");
1226
Joao Pinto54139cf2017-04-06 09:49:09 +01001227 for (queue = 0; queue < rx_count; queue++) {
1228 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001229
Joao Pinto54139cf2017-04-06 09:49:09 +01001230 netif_dbg(priv, probe, priv->dev,
1231 "(%s) dma_rx_phy=0x%08x\n", __func__,
1232 (u32)rx_q->dma_rx_phy);
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001233
Joao Pinto54139cf2017-04-06 09:49:09 +01001234 for (i = 0; i < DMA_RX_SIZE; i++) {
1235 struct dma_desc *p;
1236
1237 if (priv->extend_desc)
1238 p = &((rx_q->dma_erx + i)->basic);
1239 else
1240 p = rx_q->dma_rx + i;
1241
1242 ret = stmmac_init_rx_buffers(priv, p, i, flags,
1243 queue);
1244 if (ret)
1245 goto err_init_rx_buffers;
1246
1247 netif_dbg(priv, probe, priv->dev, "[%p]\t[%p]\t[%x]\n",
1248 rx_q->rx_skbuff[i], rx_q->rx_skbuff[i]->data,
1249 (unsigned int)rx_q->rx_skbuff_dma[i]);
1250 }
1251
1252 rx_q->cur_rx = 0;
1253 rx_q->dirty_rx = (unsigned int)(i - DMA_RX_SIZE);
1254
1255 stmmac_clear_rx_descriptors(priv, queue);
1256
1257 /* Setup the chained descriptor addresses */
1258 if (priv->mode == STMMAC_CHAIN_MODE) {
1259 if (priv->extend_desc)
1260 priv->hw->mode->init(rx_q->dma_erx,
1261 rx_q->dma_rx_phy,
1262 DMA_RX_SIZE, 1);
1263 else
1264 priv->hw->mode->init(rx_q->dma_rx,
1265 rx_q->dma_rx_phy,
1266 DMA_RX_SIZE, 0);
1267 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001268 }
Joao Pinto54139cf2017-04-06 09:49:09 +01001269
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001270 buf_sz = bfsize;
1271
Joao Pinto54139cf2017-04-06 09:49:09 +01001272 return 0;
1273
1274err_init_rx_buffers:
1275 while (queue >= 0) {
1276 while (--i >= 0)
1277 stmmac_free_rx_buffer(priv, queue, i);
1278
1279 if (queue == 0)
1280 break;
1281
1282 i = DMA_RX_SIZE;
1283 queue--;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001284 }
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001285
Joao Pinto71fedb02017-04-06 09:49:08 +01001286 return ret;
1287}
1288
1289/**
1290 * init_dma_tx_desc_rings - init the TX descriptor rings
1291 * @dev: net device structure.
1292 * Description: this function initializes the DMA TX descriptors
1293 * and allocates the socket buffers. It supports the chained and ring
1294 * modes.
1295 */
1296static int init_dma_tx_desc_rings(struct net_device *dev)
1297{
1298 struct stmmac_priv *priv = netdev_priv(dev);
Joao Pintoce736782017-04-06 09:49:10 +01001299 u32 tx_queue_cnt = priv->plat->tx_queues_to_use;
1300 u32 queue;
Joao Pinto71fedb02017-04-06 09:49:08 +01001301 int i;
1302
Joao Pintoce736782017-04-06 09:49:10 +01001303 for (queue = 0; queue < tx_queue_cnt; queue++) {
1304 struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
Joao Pinto71fedb02017-04-06 09:49:08 +01001305
Joao Pintoce736782017-04-06 09:49:10 +01001306 netif_dbg(priv, probe, priv->dev,
1307 "(%s) dma_tx_phy=0x%08x\n", __func__,
1308 (u32)tx_q->dma_tx_phy);
Joao Pinto71fedb02017-04-06 09:49:08 +01001309
Joao Pintoce736782017-04-06 09:49:10 +01001310 /* Setup the chained descriptor addresses */
1311 if (priv->mode == STMMAC_CHAIN_MODE) {
1312 if (priv->extend_desc)
1313 priv->hw->mode->init(tx_q->dma_etx,
1314 tx_q->dma_tx_phy,
1315 DMA_TX_SIZE, 1);
1316 else
1317 priv->hw->mode->init(tx_q->dma_tx,
1318 tx_q->dma_tx_phy,
1319 DMA_TX_SIZE, 0);
LABBE Corentin5bacd772017-03-29 07:05:40 +02001320 }
Alexandre TORGUEf748be52016-04-01 11:37:34 +02001321
Joao Pintoce736782017-04-06 09:49:10 +01001322 for (i = 0; i < DMA_TX_SIZE; i++) {
1323 struct dma_desc *p;
Joao Pintoce736782017-04-06 09:49:10 +01001324 if (priv->extend_desc)
1325 p = &((tx_q->dma_etx + i)->basic);
1326 else
1327 p = tx_q->dma_tx + i;
1328
1329 if (priv->synopsys_id >= DWMAC_CORE_4_00) {
1330 p->des0 = 0;
1331 p->des1 = 0;
1332 p->des2 = 0;
1333 p->des3 = 0;
1334 } else {
1335 p->des2 = 0;
1336 }
1337
1338 tx_q->tx_skbuff_dma[i].buf = 0;
1339 tx_q->tx_skbuff_dma[i].map_as_page = false;
1340 tx_q->tx_skbuff_dma[i].len = 0;
1341 tx_q->tx_skbuff_dma[i].last_segment = false;
1342 tx_q->tx_skbuff[i] = NULL;
1343 }
1344
1345 tx_q->dirty_tx = 0;
1346 tx_q->cur_tx = 0;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001347
Joao Pintoc22a3f42017-04-06 09:49:11 +01001348 netdev_tx_reset_queue(netdev_get_tx_queue(priv->dev, queue));
1349 }
LABBE Corentin5bacd772017-03-29 07:05:40 +02001350
Joao Pinto71fedb02017-04-06 09:49:08 +01001351 return 0;
1352}
1353
1354/**
1355 * init_dma_desc_rings - init the RX/TX descriptor rings
1356 * @dev: net device structure
1357 * @flags: gfp flag.
1358 * Description: this function initializes the DMA RX/TX descriptors
1359 * and allocates the socket buffers. It supports the chained and ring
1360 * modes.
1361 */
1362static int init_dma_desc_rings(struct net_device *dev, gfp_t flags)
1363{
1364 struct stmmac_priv *priv = netdev_priv(dev);
1365 int ret;
1366
1367 ret = init_dma_rx_desc_rings(dev, flags);
1368 if (ret)
1369 return ret;
1370
1371 ret = init_dma_tx_desc_rings(dev);
1372
LABBE Corentin5bacd772017-03-29 07:05:40 +02001373 stmmac_clear_descriptors(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001374
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001375 if (netif_msg_hw(priv))
1376 stmmac_display_rings(priv);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001377
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001378 return ret;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001379}
1380
Joao Pinto71fedb02017-04-06 09:49:08 +01001381/**
1382 * dma_free_rx_skbufs - free RX dma buffers
1383 * @priv: private structure
Joao Pinto54139cf2017-04-06 09:49:09 +01001384 * @queue: RX queue index
Joao Pinto71fedb02017-04-06 09:49:08 +01001385 */
Joao Pinto54139cf2017-04-06 09:49:09 +01001386static void dma_free_rx_skbufs(struct stmmac_priv *priv, u32 queue)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001387{
1388 int i;
1389
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001390 for (i = 0; i < DMA_RX_SIZE; i++)
Joao Pinto54139cf2017-04-06 09:49:09 +01001391 stmmac_free_rx_buffer(priv, queue, i);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001392}
1393
Joao Pinto71fedb02017-04-06 09:49:08 +01001394/**
1395 * dma_free_tx_skbufs - free TX dma buffers
1396 * @priv: private structure
Joao Pintoce736782017-04-06 09:49:10 +01001397 * @queue: TX queue index
Joao Pinto71fedb02017-04-06 09:49:08 +01001398 */
Joao Pintoce736782017-04-06 09:49:10 +01001399static void dma_free_tx_skbufs(struct stmmac_priv *priv, u32 queue)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001400{
1401 int i;
1402
Joao Pinto71fedb02017-04-06 09:49:08 +01001403 for (i = 0; i < DMA_TX_SIZE; i++)
Joao Pintoce736782017-04-06 09:49:10 +01001404 stmmac_free_tx_buffer(priv, queue, i);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001405}
1406
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001407/**
Joao Pinto54139cf2017-04-06 09:49:09 +01001408 * free_dma_rx_desc_resources - free RX dma desc resources
1409 * @priv: private structure
1410 */
1411static void free_dma_rx_desc_resources(struct stmmac_priv *priv)
1412{
1413 u32 rx_count = priv->plat->rx_queues_to_use;
1414 u32 queue;
1415
1416 /* Free RX queue resources */
1417 for (queue = 0; queue < rx_count; queue++) {
1418 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
1419
1420 /* Release the DMA RX socket buffers */
1421 dma_free_rx_skbufs(priv, queue);
1422
1423 /* Free DMA regions of consistent memory previously allocated */
1424 if (!priv->extend_desc)
1425 dma_free_coherent(priv->device,
1426 DMA_RX_SIZE * sizeof(struct dma_desc),
1427 rx_q->dma_rx, rx_q->dma_rx_phy);
1428 else
1429 dma_free_coherent(priv->device, DMA_RX_SIZE *
1430 sizeof(struct dma_extended_desc),
1431 rx_q->dma_erx, rx_q->dma_rx_phy);
1432
1433 kfree(rx_q->rx_skbuff_dma);
1434 kfree(rx_q->rx_skbuff);
1435 }
1436}
1437
1438/**
Joao Pintoce736782017-04-06 09:49:10 +01001439 * free_dma_tx_desc_resources - free TX dma desc resources
1440 * @priv: private structure
1441 */
1442static void free_dma_tx_desc_resources(struct stmmac_priv *priv)
1443{
1444 u32 tx_count = priv->plat->tx_queues_to_use;
1445 u32 queue = 0;
1446
1447 /* Free TX queue resources */
1448 for (queue = 0; queue < tx_count; queue++) {
1449 struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
1450
1451 /* Release the DMA TX socket buffers */
1452 dma_free_tx_skbufs(priv, queue);
1453
1454 /* Free DMA regions of consistent memory previously allocated */
1455 if (!priv->extend_desc)
1456 dma_free_coherent(priv->device,
1457 DMA_TX_SIZE * sizeof(struct dma_desc),
1458 tx_q->dma_tx, tx_q->dma_tx_phy);
1459 else
1460 dma_free_coherent(priv->device, DMA_TX_SIZE *
1461 sizeof(struct dma_extended_desc),
1462 tx_q->dma_etx, tx_q->dma_tx_phy);
1463
1464 kfree(tx_q->tx_skbuff_dma);
1465 kfree(tx_q->tx_skbuff);
1466 }
1467}
1468
1469/**
Joao Pinto71fedb02017-04-06 09:49:08 +01001470 * alloc_dma_rx_desc_resources - alloc RX resources.
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001471 * @priv: private structure
1472 * Description: according to which descriptor can be used (extend or basic)
1473 * this function allocates the resources for TX and RX paths. In case of
1474 * reception, for example, it pre-allocated the RX socket buffer in order to
1475 * allow zero-copy mechanism.
1476 */
Joao Pinto71fedb02017-04-06 09:49:08 +01001477static int alloc_dma_rx_desc_resources(struct stmmac_priv *priv)
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001478{
Joao Pinto54139cf2017-04-06 09:49:09 +01001479 u32 rx_count = priv->plat->rx_queues_to_use;
LABBE Corentin5bacd772017-03-29 07:05:40 +02001480 int ret = -ENOMEM;
Joao Pinto54139cf2017-04-06 09:49:09 +01001481 u32 queue;
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001482
Joao Pinto54139cf2017-04-06 09:49:09 +01001483 /* RX queues buffers and DMA */
1484 for (queue = 0; queue < rx_count; queue++) {
1485 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001486
Joao Pinto54139cf2017-04-06 09:49:09 +01001487 rx_q->queue_index = queue;
1488 rx_q->priv_data = priv;
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001489
Joao Pinto54139cf2017-04-06 09:49:09 +01001490 rx_q->rx_skbuff_dma = kmalloc_array(DMA_RX_SIZE,
1491 sizeof(dma_addr_t),
LABBE Corentin5bacd772017-03-29 07:05:40 +02001492 GFP_KERNEL);
Joao Pinto54139cf2017-04-06 09:49:09 +01001493 if (!rx_q->rx_skbuff_dma)
1494 return -ENOMEM;
1495
1496 rx_q->rx_skbuff = kmalloc_array(DMA_RX_SIZE,
1497 sizeof(struct sk_buff *),
1498 GFP_KERNEL);
1499 if (!rx_q->rx_skbuff)
LABBE Corentin5bacd772017-03-29 07:05:40 +02001500 goto err_dma;
1501
Joao Pinto54139cf2017-04-06 09:49:09 +01001502 if (priv->extend_desc) {
1503 rx_q->dma_erx = dma_zalloc_coherent(priv->device,
1504 DMA_RX_SIZE *
1505 sizeof(struct
1506 dma_extended_desc),
1507 &rx_q->dma_rx_phy,
1508 GFP_KERNEL);
1509 if (!rx_q->dma_erx)
1510 goto err_dma;
1511
1512 } else {
1513 rx_q->dma_rx = dma_zalloc_coherent(priv->device,
1514 DMA_RX_SIZE *
1515 sizeof(struct
1516 dma_desc),
1517 &rx_q->dma_rx_phy,
1518 GFP_KERNEL);
1519 if (!rx_q->dma_rx)
1520 goto err_dma;
1521 }
Joao Pinto71fedb02017-04-06 09:49:08 +01001522 }
1523
1524 return 0;
1525
1526err_dma:
Joao Pinto54139cf2017-04-06 09:49:09 +01001527 free_dma_rx_desc_resources(priv);
1528
Joao Pinto71fedb02017-04-06 09:49:08 +01001529 return ret;
1530}
1531
1532/**
1533 * alloc_dma_tx_desc_resources - alloc TX resources.
1534 * @priv: private structure
1535 * Description: according to which descriptor can be used (extend or basic)
1536 * this function allocates the resources for TX and RX paths. In case of
1537 * reception, for example, it pre-allocated the RX socket buffer in order to
1538 * allow zero-copy mechanism.
1539 */
1540static int alloc_dma_tx_desc_resources(struct stmmac_priv *priv)
1541{
Joao Pintoce736782017-04-06 09:49:10 +01001542 u32 tx_count = priv->plat->tx_queues_to_use;
Joao Pinto71fedb02017-04-06 09:49:08 +01001543 int ret = -ENOMEM;
Joao Pintoce736782017-04-06 09:49:10 +01001544 u32 queue;
Joao Pinto71fedb02017-04-06 09:49:08 +01001545
Joao Pintoce736782017-04-06 09:49:10 +01001546 /* TX queues buffers and DMA */
1547 for (queue = 0; queue < tx_count; queue++) {
1548 struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
Joao Pinto71fedb02017-04-06 09:49:08 +01001549
Joao Pintoce736782017-04-06 09:49:10 +01001550 tx_q->queue_index = queue;
1551 tx_q->priv_data = priv;
Joao Pinto71fedb02017-04-06 09:49:08 +01001552
Joao Pintoce736782017-04-06 09:49:10 +01001553 tx_q->tx_skbuff_dma = kmalloc_array(DMA_TX_SIZE,
1554 sizeof(*tx_q->tx_skbuff_dma),
LABBE Corentin5bacd772017-03-29 07:05:40 +02001555 GFP_KERNEL);
Joao Pintoce736782017-04-06 09:49:10 +01001556 if (!tx_q->tx_skbuff_dma)
1557 return -ENOMEM;
1558
1559 tx_q->tx_skbuff = kmalloc_array(DMA_TX_SIZE,
1560 sizeof(struct sk_buff *),
1561 GFP_KERNEL);
1562 if (!tx_q->tx_skbuff)
1563 goto err_dma_buffers;
1564
1565 if (priv->extend_desc) {
1566 tx_q->dma_etx = dma_zalloc_coherent(priv->device,
1567 DMA_TX_SIZE *
1568 sizeof(struct
1569 dma_extended_desc),
1570 &tx_q->dma_tx_phy,
1571 GFP_KERNEL);
1572 if (!tx_q->dma_etx)
1573 goto err_dma_buffers;
1574 } else {
1575 tx_q->dma_tx = dma_zalloc_coherent(priv->device,
1576 DMA_TX_SIZE *
1577 sizeof(struct
1578 dma_desc),
1579 &tx_q->dma_tx_phy,
1580 GFP_KERNEL);
1581 if (!tx_q->dma_tx)
1582 goto err_dma_buffers;
1583 }
LABBE Corentin5bacd772017-03-29 07:05:40 +02001584 }
1585
1586 return 0;
1587
Joao Pintoce736782017-04-06 09:49:10 +01001588err_dma_buffers:
1589 free_dma_tx_desc_resources(priv);
1590
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001591 return ret;
1592}
1593
Joao Pinto71fedb02017-04-06 09:49:08 +01001594/**
1595 * alloc_dma_desc_resources - alloc TX/RX resources.
1596 * @priv: private structure
1597 * Description: according to which descriptor can be used (extend or basic)
1598 * this function allocates the resources for TX and RX paths. In case of
1599 * reception, for example, it pre-allocated the RX socket buffer in order to
1600 * allow zero-copy mechanism.
1601 */
1602static int alloc_dma_desc_resources(struct stmmac_priv *priv)
LABBE Corentin5bacd772017-03-29 07:05:40 +02001603{
Joao Pinto54139cf2017-04-06 09:49:09 +01001604 /* RX Allocation */
Joao Pinto71fedb02017-04-06 09:49:08 +01001605 int ret = alloc_dma_rx_desc_resources(priv);
1606
1607 if (ret)
1608 return ret;
1609
1610 ret = alloc_dma_tx_desc_resources(priv);
1611
1612 return ret;
1613}
1614
1615/**
Joao Pinto71fedb02017-04-06 09:49:08 +01001616 * free_dma_desc_resources - free dma desc resources
1617 * @priv: private structure
1618 */
1619static void free_dma_desc_resources(struct stmmac_priv *priv)
1620{
1621 /* Release the DMA RX socket buffers */
1622 free_dma_rx_desc_resources(priv);
1623
1624 /* Release the DMA TX socket buffers */
1625 free_dma_tx_desc_resources(priv);
1626}
1627
1628/**
jpinto9eb12472016-12-28 12:57:48 +00001629 * stmmac_mac_enable_rx_queues - Enable MAC rx queues
1630 * @priv: driver private structure
1631 * Description: It is used for enabling the rx queues in the MAC
1632 */
1633static void stmmac_mac_enable_rx_queues(struct stmmac_priv *priv)
1634{
Joao Pinto4f6046f2017-03-10 18:24:54 +00001635 u32 rx_queues_count = priv->plat->rx_queues_to_use;
1636 int queue;
1637 u8 mode;
jpinto9eb12472016-12-28 12:57:48 +00001638
Joao Pinto4f6046f2017-03-10 18:24:54 +00001639 for (queue = 0; queue < rx_queues_count; queue++) {
1640 mode = priv->plat->rx_queues_cfg[queue].mode_to_use;
1641 priv->hw->mac->rx_queue_enable(priv->hw, mode, queue);
1642 }
jpinto9eb12472016-12-28 12:57:48 +00001643}
1644
1645/**
Joao Pintoae4f0d42017-03-15 11:04:47 +00001646 * stmmac_start_rx_dma - start RX DMA channel
1647 * @priv: driver private structure
1648 * @chan: RX channel index
1649 * Description:
1650 * This starts a RX DMA channel
1651 */
1652static void stmmac_start_rx_dma(struct stmmac_priv *priv, u32 chan)
1653{
1654 netdev_dbg(priv->dev, "DMA RX processes started in channel %d\n", chan);
1655 priv->hw->dma->start_rx(priv->ioaddr, chan);
1656}
1657
1658/**
1659 * stmmac_start_tx_dma - start TX DMA channel
1660 * @priv: driver private structure
1661 * @chan: TX channel index
1662 * Description:
1663 * This starts a TX DMA channel
1664 */
1665static void stmmac_start_tx_dma(struct stmmac_priv *priv, u32 chan)
1666{
1667 netdev_dbg(priv->dev, "DMA TX processes started in channel %d\n", chan);
1668 priv->hw->dma->start_tx(priv->ioaddr, chan);
1669}
1670
1671/**
1672 * stmmac_stop_rx_dma - stop RX DMA channel
1673 * @priv: driver private structure
1674 * @chan: RX channel index
1675 * Description:
1676 * This stops a RX DMA channel
1677 */
1678static void stmmac_stop_rx_dma(struct stmmac_priv *priv, u32 chan)
1679{
1680 netdev_dbg(priv->dev, "DMA RX processes stopped in channel %d\n", chan);
1681 priv->hw->dma->stop_rx(priv->ioaddr, chan);
1682}
1683
1684/**
1685 * stmmac_stop_tx_dma - stop TX DMA channel
1686 * @priv: driver private structure
1687 * @chan: TX channel index
1688 * Description:
1689 * This stops a TX DMA channel
1690 */
1691static void stmmac_stop_tx_dma(struct stmmac_priv *priv, u32 chan)
1692{
1693 netdev_dbg(priv->dev, "DMA TX processes stopped in channel %d\n", chan);
1694 priv->hw->dma->stop_tx(priv->ioaddr, chan);
1695}
1696
1697/**
1698 * stmmac_start_all_dma - start all RX and TX DMA channels
1699 * @priv: driver private structure
1700 * Description:
1701 * This starts all the RX and TX DMA channels
1702 */
1703static void stmmac_start_all_dma(struct stmmac_priv *priv)
1704{
1705 u32 rx_channels_count = priv->plat->rx_queues_to_use;
1706 u32 tx_channels_count = priv->plat->tx_queues_to_use;
1707 u32 chan = 0;
1708
1709 for (chan = 0; chan < rx_channels_count; chan++)
1710 stmmac_start_rx_dma(priv, chan);
1711
1712 for (chan = 0; chan < tx_channels_count; chan++)
1713 stmmac_start_tx_dma(priv, chan);
1714}
1715
1716/**
1717 * stmmac_stop_all_dma - stop all RX and TX DMA channels
1718 * @priv: driver private structure
1719 * Description:
1720 * This stops the RX and TX DMA channels
1721 */
1722static void stmmac_stop_all_dma(struct stmmac_priv *priv)
1723{
1724 u32 rx_channels_count = priv->plat->rx_queues_to_use;
1725 u32 tx_channels_count = priv->plat->tx_queues_to_use;
1726 u32 chan = 0;
1727
1728 for (chan = 0; chan < rx_channels_count; chan++)
1729 stmmac_stop_rx_dma(priv, chan);
1730
1731 for (chan = 0; chan < tx_channels_count; chan++)
1732 stmmac_stop_tx_dma(priv, chan);
1733}
1734
1735/**
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001736 * stmmac_dma_operation_mode - HW DMA operation mode
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001737 * @priv: driver private structure
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001738 * Description: it is used for configuring the DMA operation mode register in
1739 * order to program the tx/rx DMA thresholds or Store-And-Forward mode.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001740 */
1741static void stmmac_dma_operation_mode(struct stmmac_priv *priv)
1742{
Joao Pinto6deee222017-03-15 11:04:45 +00001743 u32 rx_channels_count = priv->plat->rx_queues_to_use;
1744 u32 tx_channels_count = priv->plat->tx_queues_to_use;
Vince Bridgersf88203a2015-04-15 11:17:42 -05001745 int rxfifosz = priv->plat->rx_fifo_size;
Joao Pinto6deee222017-03-15 11:04:45 +00001746 u32 txmode = 0;
1747 u32 rxmode = 0;
1748 u32 chan = 0;
Vince Bridgersf88203a2015-04-15 11:17:42 -05001749
Thierry Reding11fbf812017-03-10 17:34:58 +01001750 if (rxfifosz == 0)
1751 rxfifosz = priv->dma_cap.rx_fifo_size;
1752
Joao Pinto6deee222017-03-15 11:04:45 +00001753 if (priv->plat->force_thresh_dma_mode) {
1754 txmode = tc;
1755 rxmode = tc;
1756 } else if (priv->plat->force_sf_dma_mode || priv->plat->tx_coe) {
Srinivas Kandagatla61b80132011-07-17 20:54:09 +00001757 /*
1758 * In case of GMAC, SF mode can be enabled
1759 * to perform the TX COE in HW. This depends on:
Giuseppe CAVALLAROebbb2932010-09-17 03:23:40 +00001760 * 1) TX COE if actually supported
1761 * 2) There is no bugged Jumbo frame support
1762 * that needs to not insert csum in the TDES.
1763 */
Joao Pinto6deee222017-03-15 11:04:45 +00001764 txmode = SF_DMA_MODE;
1765 rxmode = SF_DMA_MODE;
Sonic Zhangb2dec112015-01-30 13:49:32 +08001766 priv->xstats.threshold = SF_DMA_MODE;
Joao Pinto6deee222017-03-15 11:04:45 +00001767 } else {
1768 txmode = tc;
1769 rxmode = SF_DMA_MODE;
1770 }
1771
1772 /* configure all channels */
1773 if (priv->synopsys_id >= DWMAC_CORE_4_00) {
1774 for (chan = 0; chan < rx_channels_count; chan++)
1775 priv->hw->dma->dma_rx_mode(priv->ioaddr, rxmode, chan,
1776 rxfifosz);
1777
1778 for (chan = 0; chan < tx_channels_count; chan++)
1779 priv->hw->dma->dma_tx_mode(priv->ioaddr, txmode, chan);
1780 } else {
1781 priv->hw->dma->dma_mode(priv->ioaddr, txmode, rxmode,
Vince Bridgersf88203a2015-04-15 11:17:42 -05001782 rxfifosz);
Joao Pinto6deee222017-03-15 11:04:45 +00001783 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001784}
1785
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001786/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001787 * stmmac_tx_clean - to manage the transmission completion
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001788 * @priv: driver private structure
Joao Pintoce736782017-04-06 09:49:10 +01001789 * @queue: TX queue index
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001790 * Description: it reclaims the transmit resources after transmission completes.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001791 */
Joao Pintoce736782017-04-06 09:49:10 +01001792static void stmmac_tx_clean(struct stmmac_priv *priv, u32 queue)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001793{
Joao Pintoce736782017-04-06 09:49:10 +01001794 struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
Beniamino Galvani38979572015-01-21 19:07:27 +01001795 unsigned int bytes_compl = 0, pkts_compl = 0;
Joao Pintoce736782017-04-06 09:49:10 +01001796 unsigned int entry = tx_q->dirty_tx;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001797
Lino Sanfilippo739c8e12016-12-09 00:55:43 +01001798 netif_tx_lock(priv->dev);
Giuseppe CAVALLAROa9097a92011-10-18 00:01:19 +00001799
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001800 priv->xstats.tx_clean++;
1801
Joao Pintoce736782017-04-06 09:49:10 +01001802 while (entry != tx_q->cur_tx) {
1803 struct sk_buff *skb = tx_q->tx_skbuff[entry];
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001804 struct dma_desc *p;
Fabrice Gasnierc363b652016-02-29 14:27:36 +01001805 int status;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001806
1807 if (priv->extend_desc)
Joao Pintoce736782017-04-06 09:49:10 +01001808 p = (struct dma_desc *)(tx_q->dma_etx + entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001809 else
Joao Pintoce736782017-04-06 09:49:10 +01001810 p = tx_q->dma_tx + entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001811
Fabrice Gasnierc363b652016-02-29 14:27:36 +01001812 status = priv->hw->desc->tx_status(&priv->dev->stats,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001813 &priv->xstats, p,
1814 priv->ioaddr);
Fabrice Gasnierc363b652016-02-29 14:27:36 +01001815 /* Check if the descriptor is owned by the DMA */
1816 if (unlikely(status & tx_dma_own))
1817 break;
1818
1819 /* Just consider the last segment and ...*/
1820 if (likely(!(status & tx_not_ls))) {
1821 /* ... verify the status error condition */
1822 if (unlikely(status & tx_err)) {
1823 priv->dev->stats.tx_errors++;
1824 } else {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001825 priv->dev->stats.tx_packets++;
1826 priv->xstats.tx_pkt_n++;
Fabrice Gasnierc363b652016-02-29 14:27:36 +01001827 }
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +01001828 stmmac_get_tx_hwtstamp(priv, p, skb);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001829 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001830
Joao Pintoce736782017-04-06 09:49:10 +01001831 if (likely(tx_q->tx_skbuff_dma[entry].buf)) {
1832 if (tx_q->tx_skbuff_dma[entry].map_as_page)
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001833 dma_unmap_page(priv->device,
Joao Pintoce736782017-04-06 09:49:10 +01001834 tx_q->tx_skbuff_dma[entry].buf,
1835 tx_q->tx_skbuff_dma[entry].len,
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001836 DMA_TO_DEVICE);
1837 else
1838 dma_unmap_single(priv->device,
Joao Pintoce736782017-04-06 09:49:10 +01001839 tx_q->tx_skbuff_dma[entry].buf,
1840 tx_q->tx_skbuff_dma[entry].len,
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001841 DMA_TO_DEVICE);
Joao Pintoce736782017-04-06 09:49:10 +01001842 tx_q->tx_skbuff_dma[entry].buf = 0;
1843 tx_q->tx_skbuff_dma[entry].len = 0;
1844 tx_q->tx_skbuff_dma[entry].map_as_page = false;
Rayagond Kokatanurcf32dee2013-03-26 04:43:09 +00001845 }
Alexandre TORGUEf748be52016-04-01 11:37:34 +02001846
1847 if (priv->hw->mode->clean_desc3)
Joao Pintoce736782017-04-06 09:49:10 +01001848 priv->hw->mode->clean_desc3(tx_q, p);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02001849
Joao Pintoce736782017-04-06 09:49:10 +01001850 tx_q->tx_skbuff_dma[entry].last_segment = false;
1851 tx_q->tx_skbuff_dma[entry].is_jumbo = false;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001852
1853 if (likely(skb != NULL)) {
Beniamino Galvani38979572015-01-21 19:07:27 +01001854 pkts_compl++;
1855 bytes_compl += skb->len;
Eric W. Biederman7c565c32014-03-15 18:11:09 -07001856 dev_consume_skb_any(skb);
Joao Pintoce736782017-04-06 09:49:10 +01001857 tx_q->tx_skbuff[entry] = NULL;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001858 }
1859
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00001860 priv->hw->desc->release_tx_desc(p, priv->mode);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001861
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001862 entry = STMMAC_GET_ENTRY(entry, DMA_TX_SIZE);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001863 }
Joao Pintoce736782017-04-06 09:49:10 +01001864 tx_q->dirty_tx = entry;
Beniamino Galvani38979572015-01-21 19:07:27 +01001865
Joao Pintoc22a3f42017-04-06 09:49:11 +01001866 netdev_tx_completed_queue(netdev_get_tx_queue(priv->dev, queue),
1867 pkts_compl, bytes_compl);
Beniamino Galvani38979572015-01-21 19:07:27 +01001868
Joao Pintoc22a3f42017-04-06 09:49:11 +01001869 if (unlikely(netif_tx_queue_stopped(netdev_get_tx_queue(priv->dev,
1870 queue))) &&
1871 stmmac_tx_avail(priv, queue) > STMMAC_TX_THRESH) {
1872
Lino Sanfilippo739c8e12016-12-09 00:55:43 +01001873 netif_dbg(priv, tx_done, priv->dev,
1874 "%s: restart transmit\n", __func__);
Joao Pintoc22a3f42017-04-06 09:49:11 +01001875 netif_tx_wake_queue(netdev_get_tx_queue(priv->dev, queue));
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001876 }
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001877
1878 if ((priv->eee_enabled) && (!priv->tx_path_in_lpi_mode)) {
1879 stmmac_enable_eee_mode(priv);
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +02001880 mod_timer(&priv->eee_ctrl_timer, STMMAC_LPI_T(eee_timer));
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001881 }
Lino Sanfilippo739c8e12016-12-09 00:55:43 +01001882 netif_tx_unlock(priv->dev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001883}
1884
Joao Pinto4f513ec2017-03-15 11:04:46 +00001885static inline void stmmac_enable_dma_irq(struct stmmac_priv *priv, u32 chan)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001886{
Joao Pinto4f513ec2017-03-15 11:04:46 +00001887 priv->hw->dma->enable_dma_irq(priv->ioaddr, chan);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001888}
1889
Joao Pinto4f513ec2017-03-15 11:04:46 +00001890static inline void stmmac_disable_dma_irq(struct stmmac_priv *priv, u32 chan)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001891{
Joao Pinto4f513ec2017-03-15 11:04:46 +00001892 priv->hw->dma->disable_dma_irq(priv->ioaddr, chan);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001893}
1894
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001895/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001896 * stmmac_tx_err - to manage the tx error
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001897 * @priv: driver private structure
LABBE Corentin5bacd772017-03-29 07:05:40 +02001898 * @chan: channel index
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001899 * Description: it cleans the descriptors and restarts the transmission
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001900 * in case of transmission errors.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001901 */
LABBE Corentin5bacd772017-03-29 07:05:40 +02001902static void stmmac_tx_err(struct stmmac_priv *priv, u32 chan)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001903{
Joao Pintoce736782017-04-06 09:49:10 +01001904 struct stmmac_tx_queue *tx_q = &priv->tx_queue[chan];
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001905 int i;
Joao Pintoce736782017-04-06 09:49:10 +01001906
Joao Pintoc22a3f42017-04-06 09:49:11 +01001907 netif_tx_stop_queue(netdev_get_tx_queue(priv->dev, chan));
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001908
Joao Pintoae4f0d42017-03-15 11:04:47 +00001909 stmmac_stop_tx_dma(priv, chan);
Joao Pintoce736782017-04-06 09:49:10 +01001910 dma_free_tx_skbufs(priv, chan);
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001911 for (i = 0; i < DMA_TX_SIZE; i++)
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001912 if (priv->extend_desc)
Joao Pintoce736782017-04-06 09:49:10 +01001913 priv->hw->desc->init_tx_desc(&tx_q->dma_etx[i].basic,
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001914 priv->mode,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001915 (i == DMA_TX_SIZE - 1));
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001916 else
Joao Pintoce736782017-04-06 09:49:10 +01001917 priv->hw->desc->init_tx_desc(&tx_q->dma_tx[i],
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001918 priv->mode,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001919 (i == DMA_TX_SIZE - 1));
Joao Pintoce736782017-04-06 09:49:10 +01001920 tx_q->dirty_tx = 0;
1921 tx_q->cur_tx = 0;
Joao Pintoc22a3f42017-04-06 09:49:11 +01001922 netdev_tx_reset_queue(netdev_get_tx_queue(priv->dev, chan));
Joao Pintoae4f0d42017-03-15 11:04:47 +00001923 stmmac_start_tx_dma(priv, chan);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001924
1925 priv->dev->stats.tx_errors++;
Joao Pintoc22a3f42017-04-06 09:49:11 +01001926 netif_tx_wake_queue(netdev_get_tx_queue(priv->dev, chan));
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001927}
1928
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001929/**
Joao Pinto6deee222017-03-15 11:04:45 +00001930 * stmmac_set_dma_operation_mode - Set DMA operation mode by channel
1931 * @priv: driver private structure
1932 * @txmode: TX operating mode
1933 * @rxmode: RX operating mode
1934 * @chan: channel index
1935 * Description: it is used for configuring of the DMA operation mode in
1936 * runtime in order to program the tx/rx DMA thresholds or Store-And-Forward
1937 * mode.
1938 */
1939static void stmmac_set_dma_operation_mode(struct stmmac_priv *priv, u32 txmode,
1940 u32 rxmode, u32 chan)
1941{
1942 int rxfifosz = priv->plat->rx_fifo_size;
1943
1944 if (rxfifosz == 0)
1945 rxfifosz = priv->dma_cap.rx_fifo_size;
1946
1947 if (priv->synopsys_id >= DWMAC_CORE_4_00) {
1948 priv->hw->dma->dma_rx_mode(priv->ioaddr, rxmode, chan,
1949 rxfifosz);
1950 priv->hw->dma->dma_tx_mode(priv->ioaddr, txmode, chan);
1951 } else {
1952 priv->hw->dma->dma_mode(priv->ioaddr, txmode, rxmode,
1953 rxfifosz);
1954 }
1955}
1956
1957/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001958 * stmmac_dma_interrupt - DMA ISR
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001959 * @priv: driver private structure
1960 * Description: this is the DMA ISR. It is called by the main ISR.
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001961 * It calls the dwmac dma routine and schedule poll method in case of some
1962 * work can be done.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001963 */
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00001964static void stmmac_dma_interrupt(struct stmmac_priv *priv)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001965{
Joao Pintod62a1072017-03-15 11:04:49 +00001966 u32 tx_channel_count = priv->plat->tx_queues_to_use;
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00001967 int status;
Joao Pintod62a1072017-03-15 11:04:49 +00001968 u32 chan;
Joao Pinto68e5cfa2017-03-13 10:36:29 +00001969
Joao Pintod62a1072017-03-15 11:04:49 +00001970 for (chan = 0; chan < tx_channel_count; chan++) {
Joao Pintoc22a3f42017-04-06 09:49:11 +01001971 struct stmmac_rx_queue *rx_q = &priv->rx_queue[chan];
1972
Joao Pintod62a1072017-03-15 11:04:49 +00001973 status = priv->hw->dma->dma_interrupt(priv->ioaddr,
1974 &priv->xstats, chan);
1975 if (likely((status & handle_rx)) || (status & handle_tx)) {
Joao Pintoc22a3f42017-04-06 09:49:11 +01001976 if (likely(napi_schedule_prep(&rx_q->napi))) {
Joao Pintod62a1072017-03-15 11:04:49 +00001977 stmmac_disable_dma_irq(priv, chan);
Joao Pintoc22a3f42017-04-06 09:49:11 +01001978 __napi_schedule(&rx_q->napi);
Joao Pintod62a1072017-03-15 11:04:49 +00001979 }
1980 }
1981
1982 if (unlikely(status & tx_hard_error_bump_tc)) {
1983 /* Try to bump up the dma threshold on this failure */
1984 if (unlikely(priv->xstats.threshold != SF_DMA_MODE) &&
1985 (tc <= 256)) {
1986 tc += 64;
1987 if (priv->plat->force_thresh_dma_mode)
1988 stmmac_set_dma_operation_mode(priv,
1989 tc,
1990 tc,
1991 chan);
1992 else
1993 stmmac_set_dma_operation_mode(priv,
1994 tc,
1995 SF_DMA_MODE,
1996 chan);
1997 priv->xstats.threshold = tc;
1998 }
1999 } else if (unlikely(status == tx_hard_error)) {
2000 stmmac_tx_err(priv, chan);
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002001 }
2002 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002003}
2004
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002005/**
2006 * stmmac_mmc_setup: setup the Mac Management Counters (MMC)
2007 * @priv: driver private structure
2008 * Description: this masks the MMC irq, in fact, the counters are managed in SW.
2009 */
Giuseppe CAVALLARO1c901a42011-09-01 21:51:38 +00002010static void stmmac_mmc_setup(struct stmmac_priv *priv)
2011{
2012 unsigned int mode = MMC_CNTRL_RESET_ON_READ | MMC_CNTRL_COUNTER_RESET |
Alexandre TORGUE36ff7c12016-04-01 11:37:32 +02002013 MMC_CNTRL_PRESET | MMC_CNTRL_FULL_HALF_PRESET;
Giuseppe CAVALLARO1c901a42011-09-01 21:51:38 +00002014
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +01002015 if (priv->synopsys_id >= DWMAC_CORE_4_00) {
2016 priv->ptpaddr = priv->ioaddr + PTP_GMAC4_OFFSET;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002017 priv->mmcaddr = priv->ioaddr + MMC_GMAC4_OFFSET;
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +01002018 } else {
2019 priv->ptpaddr = priv->ioaddr + PTP_GMAC3_X_OFFSET;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002020 priv->mmcaddr = priv->ioaddr + MMC_GMAC3_X_OFFSET;
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +01002021 }
Alexandre TORGUE36ff7c12016-04-01 11:37:32 +02002022
2023 dwmac_mmc_intr_all_mask(priv->mmcaddr);
Giuseppe CAVALLARO4f795b22011-11-18 05:00:20 +00002024
2025 if (priv->dma_cap.rmon) {
Alexandre TORGUE36ff7c12016-04-01 11:37:32 +02002026 dwmac_mmc_ctrl(priv->mmcaddr, mode);
Giuseppe CAVALLARO4f795b22011-11-18 05:00:20 +00002027 memset(&priv->mmc, 0, sizeof(struct stmmac_counters));
2028 } else
LABBE Corentin38ddc592016-11-16 20:09:39 +01002029 netdev_info(priv->dev, "No MAC Management Counters available\n");
Giuseppe CAVALLARO1c901a42011-09-01 21:51:38 +00002030}
2031
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002032/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002033 * stmmac_selec_desc_mode - to select among: normal/alternate/extend descriptors
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002034 * @priv: driver private structure
2035 * Description: select the Enhanced/Alternate or Normal descriptors.
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002036 * In case of Enhanced/Alternate, it checks if the extended descriptors are
2037 * supported by the HW capability register.
Giuseppe CAVALLAROff3dd782012-06-04 19:22:55 +00002038 */
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00002039static void stmmac_selec_desc_mode(struct stmmac_priv *priv)
2040{
2041 if (priv->plat->enh_desc) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01002042 dev_info(priv->device, "Enhanced/Alternate descriptors\n");
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002043
2044 /* GMAC older than 3.50 has no extended descriptors */
2045 if (priv->synopsys_id >= DWMAC_CORE_3_50) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01002046 dev_info(priv->device, "Enabled extended descriptors\n");
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002047 priv->extend_desc = 1;
2048 } else
LABBE Corentin38ddc592016-11-16 20:09:39 +01002049 dev_warn(priv->device, "Extended descriptors not supported\n");
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002050
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00002051 priv->hw->desc = &enh_desc_ops;
2052 } else {
LABBE Corentin38ddc592016-11-16 20:09:39 +01002053 dev_info(priv->device, "Normal descriptors\n");
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00002054 priv->hw->desc = &ndesc_ops;
2055 }
2056}
2057
2058/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002059 * stmmac_get_hw_features - get MAC capabilities from the HW cap. register.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002060 * @priv: driver private structure
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00002061 * Description:
2062 * new GMAC chip generations have a new register to indicate the
2063 * presence of the optional feature/functions.
2064 * This can be also used to override the value passed through the
2065 * platform and necessary for old MAC10/100 and GMAC chips.
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00002066 */
2067static int stmmac_get_hw_features(struct stmmac_priv *priv)
2068{
Alexandre TORGUEf10a6a32016-04-01 11:37:25 +02002069 u32 ret = 0;
Giuseppe CAVALLARO3c20f722011-10-26 19:43:09 +00002070
Giuseppe CAVALLARO5e6efe82011-10-26 19:43:07 +00002071 if (priv->hw->dma->get_hw_feature) {
Alexandre TORGUEf10a6a32016-04-01 11:37:25 +02002072 priv->hw->dma->get_hw_feature(priv->ioaddr,
2073 &priv->dma_cap);
2074 ret = 1;
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00002075 }
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00002076
Alexandre TORGUEf10a6a32016-04-01 11:37:25 +02002077 return ret;
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00002078}
2079
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002080/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002081 * stmmac_check_ether_addr - check if the MAC addr is valid
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002082 * @priv: driver private structure
2083 * Description:
2084 * it is to verify if the MAC address is valid, in case of failures it
2085 * generates a random MAC address
2086 */
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002087static void stmmac_check_ether_addr(struct stmmac_priv *priv)
2088{
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002089 if (!is_valid_ether_addr(priv->dev->dev_addr)) {
Vince Bridgers7ed24bb2014-07-31 15:49:13 -05002090 priv->hw->mac->get_umac_addr(priv->hw,
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002091 priv->dev->dev_addr, 0);
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002092 if (!is_valid_ether_addr(priv->dev->dev_addr))
Danny Kukawkaf2cedb62012-02-15 06:45:39 +00002093 eth_hw_addr_random(priv->dev);
LABBE Corentin38ddc592016-11-16 20:09:39 +01002094 netdev_info(priv->dev, "device MAC address %pM\n",
2095 priv->dev->dev_addr);
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002096 }
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002097}
2098
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002099/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002100 * stmmac_init_dma_engine - DMA init.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002101 * @priv: driver private structure
2102 * Description:
2103 * It inits the DMA invoking the specific MAC/GMAC callback.
2104 * Some DMA parameters can be passed from the platform;
2105 * in case of these are not passed a default is kept for the MAC or GMAC.
2106 */
Giuseppe CAVALLARO0f1f88a2012-04-18 19:48:21 +00002107static int stmmac_init_dma_engine(struct stmmac_priv *priv)
2108{
Joao Pinto47f2a9c2017-03-15 11:04:53 +00002109 u32 rx_channels_count = priv->plat->rx_queues_to_use;
2110 u32 tx_channels_count = priv->plat->tx_queues_to_use;
Joao Pinto54139cf2017-04-06 09:49:09 +01002111 struct stmmac_rx_queue *rx_q;
Joao Pintoce736782017-04-06 09:49:10 +01002112 struct stmmac_tx_queue *tx_q;
Joao Pinto47f2a9c2017-03-15 11:04:53 +00002113 u32 dummy_dma_rx_phy = 0;
2114 u32 dummy_dma_tx_phy = 0;
2115 u32 chan = 0;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002116 int atds = 0;
Giuseppe Cavallaro495db272016-02-29 14:27:27 +01002117 int ret = 0;
Giuseppe CAVALLARO0f1f88a2012-04-18 19:48:21 +00002118
Niklas Cassela332e2f2016-12-07 15:20:05 +01002119 if (!priv->plat->dma_cfg || !priv->plat->dma_cfg->pbl) {
2120 dev_err(priv->device, "Invalid DMA configuration\n");
Niklas Cassel89ab75b2016-12-07 15:20:03 +01002121 return -EINVAL;
Giuseppe CAVALLARO0f1f88a2012-04-18 19:48:21 +00002122 }
2123
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002124 if (priv->extend_desc && (priv->mode == STMMAC_RING_MODE))
2125 atds = 1;
2126
Giuseppe Cavallaro495db272016-02-29 14:27:27 +01002127 ret = priv->hw->dma->reset(priv->ioaddr);
2128 if (ret) {
2129 dev_err(priv->device, "Failed to reset the dma\n");
2130 return ret;
2131 }
2132
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002133 if (priv->synopsys_id >= DWMAC_CORE_4_00) {
Joao Pinto47f2a9c2017-03-15 11:04:53 +00002134 /* DMA Configuration */
2135 priv->hw->dma->init(priv->ioaddr, priv->plat->dma_cfg,
2136 dummy_dma_tx_phy, dummy_dma_rx_phy, atds);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002137
Joao Pinto47f2a9c2017-03-15 11:04:53 +00002138 /* DMA RX Channel Configuration */
2139 for (chan = 0; chan < rx_channels_count; chan++) {
Joao Pinto54139cf2017-04-06 09:49:09 +01002140 rx_q = &priv->rx_queue[chan];
2141
Joao Pinto47f2a9c2017-03-15 11:04:53 +00002142 priv->hw->dma->init_rx_chan(priv->ioaddr,
2143 priv->plat->dma_cfg,
Joao Pinto54139cf2017-04-06 09:49:09 +01002144 rx_q->dma_rx_phy, chan);
Joao Pinto47f2a9c2017-03-15 11:04:53 +00002145
Joao Pinto54139cf2017-04-06 09:49:09 +01002146 rx_q->rx_tail_addr = rx_q->dma_rx_phy +
Joao Pinto47f2a9c2017-03-15 11:04:53 +00002147 (DMA_RX_SIZE * sizeof(struct dma_desc));
2148 priv->hw->dma->set_rx_tail_ptr(priv->ioaddr,
Joao Pinto54139cf2017-04-06 09:49:09 +01002149 rx_q->rx_tail_addr,
Joao Pinto47f2a9c2017-03-15 11:04:53 +00002150 chan);
2151 }
2152
2153 /* DMA TX Channel Configuration */
2154 for (chan = 0; chan < tx_channels_count; chan++) {
Joao Pintoce736782017-04-06 09:49:10 +01002155 tx_q = &priv->tx_queue[chan];
2156
Joao Pinto47f2a9c2017-03-15 11:04:53 +00002157 priv->hw->dma->init_chan(priv->ioaddr,
Joao Pintoce736782017-04-06 09:49:10 +01002158 priv->plat->dma_cfg,
2159 chan);
Joao Pinto47f2a9c2017-03-15 11:04:53 +00002160
2161 priv->hw->dma->init_tx_chan(priv->ioaddr,
2162 priv->plat->dma_cfg,
Joao Pintoce736782017-04-06 09:49:10 +01002163 tx_q->dma_tx_phy, chan);
Joao Pinto47f2a9c2017-03-15 11:04:53 +00002164
Joao Pintoce736782017-04-06 09:49:10 +01002165 tx_q->tx_tail_addr = tx_q->dma_tx_phy +
Joao Pinto47f2a9c2017-03-15 11:04:53 +00002166 (DMA_TX_SIZE * sizeof(struct dma_desc));
2167 priv->hw->dma->set_tx_tail_ptr(priv->ioaddr,
Joao Pintoce736782017-04-06 09:49:10 +01002168 tx_q->tx_tail_addr,
Joao Pinto47f2a9c2017-03-15 11:04:53 +00002169 chan);
2170 }
2171 } else {
Joao Pinto54139cf2017-04-06 09:49:09 +01002172 rx_q = &priv->rx_queue[chan];
Joao Pintoce736782017-04-06 09:49:10 +01002173 tx_q = &priv->tx_queue[chan];
Joao Pinto47f2a9c2017-03-15 11:04:53 +00002174 priv->hw->dma->init(priv->ioaddr, priv->plat->dma_cfg,
Joao Pintoce736782017-04-06 09:49:10 +01002175 tx_q->dma_tx_phy, rx_q->dma_rx_phy, atds);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002176 }
2177
2178 if (priv->plat->axi && priv->hw->dma->axi)
Giuseppe Cavallaroafea0362016-02-29 14:27:28 +01002179 priv->hw->dma->axi(priv->ioaddr, priv->plat->axi);
2180
Giuseppe Cavallaro495db272016-02-29 14:27:27 +01002181 return ret;
Giuseppe CAVALLARO0f1f88a2012-04-18 19:48:21 +00002182}
2183
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002184/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002185 * stmmac_tx_timer - mitigation sw timer for tx.
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002186 * @data: data pointer
2187 * Description:
2188 * This is the timer handler to directly invoke the stmmac_tx_clean.
2189 */
2190static void stmmac_tx_timer(unsigned long data)
2191{
2192 struct stmmac_priv *priv = (struct stmmac_priv *)data;
Joao Pintoce736782017-04-06 09:49:10 +01002193 u32 tx_queues_count = priv->plat->tx_queues_to_use;
2194 u32 queue;
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002195
Joao Pintoce736782017-04-06 09:49:10 +01002196 /* let's scan all the tx queues */
2197 for (queue = 0; queue < tx_queues_count; queue++)
2198 stmmac_tx_clean(priv, queue);
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002199}
2200
2201/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002202 * stmmac_init_tx_coalesce - init tx mitigation options.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002203 * @priv: driver private structure
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002204 * Description:
2205 * This inits the transmit coalesce parameters: i.e. timer rate,
2206 * timer handler and default threshold used for enabling the
2207 * interrupt on completion bit.
2208 */
2209static void stmmac_init_tx_coalesce(struct stmmac_priv *priv)
2210{
2211 priv->tx_coal_frames = STMMAC_TX_FRAMES;
2212 priv->tx_coal_timer = STMMAC_COAL_TX_TIMER;
2213 init_timer(&priv->txtimer);
2214 priv->txtimer.expires = STMMAC_COAL_TIMER(priv->tx_coal_timer);
2215 priv->txtimer.data = (unsigned long)priv;
2216 priv->txtimer.function = stmmac_tx_timer;
2217 add_timer(&priv->txtimer);
2218}
2219
Joao Pinto4854ab92017-03-15 11:04:51 +00002220static void stmmac_set_rings_length(struct stmmac_priv *priv)
2221{
2222 u32 rx_channels_count = priv->plat->rx_queues_to_use;
2223 u32 tx_channels_count = priv->plat->tx_queues_to_use;
2224 u32 chan;
2225
2226 /* set TX ring length */
2227 if (priv->hw->dma->set_tx_ring_len) {
2228 for (chan = 0; chan < tx_channels_count; chan++)
2229 priv->hw->dma->set_tx_ring_len(priv->ioaddr,
2230 (DMA_TX_SIZE - 1), chan);
2231 }
2232
2233 /* set RX ring length */
2234 if (priv->hw->dma->set_rx_ring_len) {
2235 for (chan = 0; chan < rx_channels_count; chan++)
2236 priv->hw->dma->set_rx_ring_len(priv->ioaddr,
2237 (DMA_RX_SIZE - 1), chan);
2238 }
2239}
2240
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002241/**
Joao Pinto6a3a7192017-03-10 18:24:53 +00002242 * stmmac_set_tx_queue_weight - Set TX queue weight
2243 * @priv: driver private structure
2244 * Description: It is used for setting TX queues weight
2245 */
2246static void stmmac_set_tx_queue_weight(struct stmmac_priv *priv)
2247{
2248 u32 tx_queues_count = priv->plat->tx_queues_to_use;
2249 u32 weight;
2250 u32 queue;
2251
2252 for (queue = 0; queue < tx_queues_count; queue++) {
2253 weight = priv->plat->tx_queues_cfg[queue].weight;
2254 priv->hw->mac->set_mtl_tx_queue_weight(priv->hw, weight, queue);
2255 }
2256}
2257
2258/**
Joao Pinto19d91872017-03-10 18:24:59 +00002259 * stmmac_configure_cbs - Configure CBS in TX queue
2260 * @priv: driver private structure
2261 * Description: It is used for configuring CBS in AVB TX queues
2262 */
2263static void stmmac_configure_cbs(struct stmmac_priv *priv)
2264{
2265 u32 tx_queues_count = priv->plat->tx_queues_to_use;
2266 u32 mode_to_use;
2267 u32 queue;
2268
Joao Pinto44781fe2017-03-31 14:22:02 +01002269 /* queue 0 is reserved for legacy traffic */
2270 for (queue = 1; queue < tx_queues_count; queue++) {
Joao Pinto19d91872017-03-10 18:24:59 +00002271 mode_to_use = priv->plat->tx_queues_cfg[queue].mode_to_use;
2272 if (mode_to_use == MTL_QUEUE_DCB)
2273 continue;
2274
2275 priv->hw->mac->config_cbs(priv->hw,
2276 priv->plat->tx_queues_cfg[queue].send_slope,
2277 priv->plat->tx_queues_cfg[queue].idle_slope,
2278 priv->plat->tx_queues_cfg[queue].high_credit,
2279 priv->plat->tx_queues_cfg[queue].low_credit,
2280 queue);
2281 }
2282}
2283
2284/**
Joao Pintod43042f2017-03-10 18:24:55 +00002285 * stmmac_rx_queue_dma_chan_map - Map RX queue to RX dma channel
2286 * @priv: driver private structure
2287 * Description: It is used for mapping RX queues to RX dma channels
2288 */
2289static void stmmac_rx_queue_dma_chan_map(struct stmmac_priv *priv)
2290{
2291 u32 rx_queues_count = priv->plat->rx_queues_to_use;
2292 u32 queue;
2293 u32 chan;
2294
2295 for (queue = 0; queue < rx_queues_count; queue++) {
2296 chan = priv->plat->rx_queues_cfg[queue].chan;
2297 priv->hw->mac->map_mtl_to_dma(priv->hw, queue, chan);
2298 }
2299}
2300
2301/**
Joao Pintoa8f51022017-03-17 16:11:06 +00002302 * stmmac_mac_config_rx_queues_prio - Configure RX Queue priority
2303 * @priv: driver private structure
2304 * Description: It is used for configuring the RX Queue Priority
2305 */
2306static void stmmac_mac_config_rx_queues_prio(struct stmmac_priv *priv)
2307{
2308 u32 rx_queues_count = priv->plat->rx_queues_to_use;
2309 u32 queue;
2310 u32 prio;
2311
2312 for (queue = 0; queue < rx_queues_count; queue++) {
2313 if (!priv->plat->rx_queues_cfg[queue].use_prio)
2314 continue;
2315
2316 prio = priv->plat->rx_queues_cfg[queue].prio;
2317 priv->hw->mac->rx_queue_prio(priv->hw, prio, queue);
2318 }
2319}
2320
2321/**
2322 * stmmac_mac_config_tx_queues_prio - Configure TX Queue priority
2323 * @priv: driver private structure
2324 * Description: It is used for configuring the TX Queue Priority
2325 */
2326static void stmmac_mac_config_tx_queues_prio(struct stmmac_priv *priv)
2327{
2328 u32 tx_queues_count = priv->plat->tx_queues_to_use;
2329 u32 queue;
2330 u32 prio;
2331
2332 for (queue = 0; queue < tx_queues_count; queue++) {
2333 if (!priv->plat->tx_queues_cfg[queue].use_prio)
2334 continue;
2335
2336 prio = priv->plat->tx_queues_cfg[queue].prio;
2337 priv->hw->mac->tx_queue_prio(priv->hw, prio, queue);
2338 }
2339}
2340
2341/**
Joao Pintoabe80fd2017-03-17 16:11:07 +00002342 * stmmac_mac_config_rx_queues_routing - Configure RX Queue Routing
2343 * @priv: driver private structure
2344 * Description: It is used for configuring the RX queue routing
2345 */
2346static void stmmac_mac_config_rx_queues_routing(struct stmmac_priv *priv)
2347{
2348 u32 rx_queues_count = priv->plat->rx_queues_to_use;
2349 u32 queue;
2350 u8 packet;
2351
2352 for (queue = 0; queue < rx_queues_count; queue++) {
2353 /* no specific packet type routing specified for the queue */
2354 if (priv->plat->rx_queues_cfg[queue].pkt_route == 0x0)
2355 continue;
2356
2357 packet = priv->plat->rx_queues_cfg[queue].pkt_route;
2358 priv->hw->mac->rx_queue_prio(priv->hw, packet, queue);
2359 }
2360}
2361
2362/**
Joao Pintod0a9c9f2017-03-10 18:24:52 +00002363 * stmmac_mtl_configuration - Configure MTL
2364 * @priv: driver private structure
2365 * Description: It is used for configurring MTL
2366 */
2367static void stmmac_mtl_configuration(struct stmmac_priv *priv)
2368{
2369 u32 rx_queues_count = priv->plat->rx_queues_to_use;
2370 u32 tx_queues_count = priv->plat->tx_queues_to_use;
2371
Joao Pinto6a3a7192017-03-10 18:24:53 +00002372 if (tx_queues_count > 1 && priv->hw->mac->set_mtl_tx_queue_weight)
2373 stmmac_set_tx_queue_weight(priv);
2374
Joao Pintod0a9c9f2017-03-10 18:24:52 +00002375 /* Configure MTL RX algorithms */
2376 if (rx_queues_count > 1 && priv->hw->mac->prog_mtl_rx_algorithms)
2377 priv->hw->mac->prog_mtl_rx_algorithms(priv->hw,
2378 priv->plat->rx_sched_algorithm);
2379
2380 /* Configure MTL TX algorithms */
2381 if (tx_queues_count > 1 && priv->hw->mac->prog_mtl_tx_algorithms)
2382 priv->hw->mac->prog_mtl_tx_algorithms(priv->hw,
2383 priv->plat->tx_sched_algorithm);
2384
Joao Pinto19d91872017-03-10 18:24:59 +00002385 /* Configure CBS in AVB TX queues */
2386 if (tx_queues_count > 1 && priv->hw->mac->config_cbs)
2387 stmmac_configure_cbs(priv);
2388
Joao Pintod43042f2017-03-10 18:24:55 +00002389 /* Map RX MTL to DMA channels */
Joao Pinto03cf65a2017-04-03 16:34:04 +01002390 if (priv->hw->mac->map_mtl_to_dma)
Joao Pintod43042f2017-03-10 18:24:55 +00002391 stmmac_rx_queue_dma_chan_map(priv);
2392
Joao Pintod0a9c9f2017-03-10 18:24:52 +00002393 /* Enable MAC RX Queues */
Thierry Redingf3976872017-03-21 16:12:09 +01002394 if (priv->hw->mac->rx_queue_enable)
Joao Pintod0a9c9f2017-03-10 18:24:52 +00002395 stmmac_mac_enable_rx_queues(priv);
Joao Pinto6deee222017-03-15 11:04:45 +00002396
Joao Pintoa8f51022017-03-17 16:11:06 +00002397 /* Set RX priorities */
2398 if (rx_queues_count > 1 && priv->hw->mac->rx_queue_prio)
2399 stmmac_mac_config_rx_queues_prio(priv);
2400
2401 /* Set TX priorities */
2402 if (tx_queues_count > 1 && priv->hw->mac->tx_queue_prio)
2403 stmmac_mac_config_tx_queues_prio(priv);
Joao Pintoabe80fd2017-03-17 16:11:07 +00002404
2405 /* Set RX routing */
2406 if (rx_queues_count > 1 && priv->hw->mac->rx_queue_routing)
2407 stmmac_mac_config_rx_queues_routing(priv);
Joao Pintod0a9c9f2017-03-10 18:24:52 +00002408}
2409
2410/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002411 * stmmac_hw_setup - setup mac in a usable state.
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002412 * @dev : pointer to the device structure.
2413 * Description:
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002414 * this is the main function to setup the HW in a usable state because the
2415 * dma engine is reset, the core registers are configured (e.g. AXI,
2416 * Checksum features, timers). The DMA is ready to start receiving and
2417 * transmitting.
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002418 * Return value:
2419 * 0 on success and an appropriate (-)ve integer as defined in errno.h
2420 * file on failure.
2421 */
Huacai Chenfe1319292014-12-19 22:38:18 +08002422static int stmmac_hw_setup(struct net_device *dev, bool init_ptp)
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002423{
2424 struct stmmac_priv *priv = netdev_priv(dev);
Joao Pinto3c55d4d2017-03-15 11:04:50 +00002425 u32 rx_cnt = priv->plat->rx_queues_to_use;
Joao Pinto146617b2017-03-15 11:04:54 +00002426 u32 tx_cnt = priv->plat->tx_queues_to_use;
2427 u32 chan;
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002428 int ret;
2429
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002430 /* DMA initialization and SW reset */
2431 ret = stmmac_init_dma_engine(priv);
2432 if (ret < 0) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01002433 netdev_err(priv->dev, "%s: DMA engine initialization failed\n",
2434 __func__);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002435 return ret;
2436 }
2437
2438 /* Copy the MAC addr into the HW */
Vince Bridgers7ed24bb2014-07-31 15:49:13 -05002439 priv->hw->mac->set_umac_addr(priv->hw, dev->dev_addr, 0);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002440
Giuseppe CAVALLARO02e57b92016-06-24 15:16:26 +02002441 /* PS and related bits will be programmed according to the speed */
2442 if (priv->hw->pcs) {
2443 int speed = priv->plat->mac_port_sel_speed;
2444
2445 if ((speed == SPEED_10) || (speed == SPEED_100) ||
2446 (speed == SPEED_1000)) {
2447 priv->hw->ps = speed;
2448 } else {
2449 dev_warn(priv->device, "invalid port speed\n");
2450 priv->hw->ps = 0;
2451 }
2452 }
2453
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002454 /* Initialize the MAC Core */
Vince Bridgers7ed24bb2014-07-31 15:49:13 -05002455 priv->hw->mac->core_init(priv->hw, dev->mtu);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002456
Joao Pintod0a9c9f2017-03-10 18:24:52 +00002457 /* Initialize MTL*/
2458 if (priv->synopsys_id >= DWMAC_CORE_4_00)
2459 stmmac_mtl_configuration(priv);
jpinto9eb12472016-12-28 12:57:48 +00002460
Giuseppe CAVALLARO978aded2014-08-25 14:56:18 +02002461 ret = priv->hw->mac->rx_ipc(priv->hw);
2462 if (!ret) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01002463 netdev_warn(priv->dev, "RX IPC Checksum Offload disabled\n");
Giuseppe CAVALLARO978aded2014-08-25 14:56:18 +02002464 priv->plat->rx_coe = STMMAC_RX_COE_NONE;
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02002465 priv->hw->rx_csum = 0;
Giuseppe CAVALLARO978aded2014-08-25 14:56:18 +02002466 }
2467
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002468 /* Enable the MAC Rx/Tx */
LABBE Corentin270c7752017-03-23 14:40:22 +01002469 priv->hw->mac->set_mac(priv->ioaddr, true);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002470
Joao Pintob4f0a662017-03-22 11:56:05 +00002471 /* Set the HW DMA mode and the COE */
2472 stmmac_dma_operation_mode(priv);
2473
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002474 stmmac_mmc_setup(priv);
2475
Huacai Chenfe1319292014-12-19 22:38:18 +08002476 if (init_ptp) {
Thierry Reding0ad2be72017-03-10 17:34:56 +01002477 ret = clk_prepare_enable(priv->plat->clk_ptp_ref);
2478 if (ret < 0)
2479 netdev_warn(priv->dev, "failed to enable PTP reference clock: %d\n", ret);
2480
Huacai Chenfe1319292014-12-19 22:38:18 +08002481 ret = stmmac_init_ptp(priv);
Heiner Kallweit722eef22017-02-01 22:02:02 +01002482 if (ret == -EOPNOTSUPP)
2483 netdev_warn(priv->dev, "PTP not supported by HW\n");
2484 else if (ret)
2485 netdev_warn(priv->dev, "PTP init failed\n");
Huacai Chenfe1319292014-12-19 22:38:18 +08002486 }
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002487
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +01002488#ifdef CONFIG_DEBUG_FS
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002489 ret = stmmac_init_fs(dev);
2490 if (ret < 0)
LABBE Corentin38ddc592016-11-16 20:09:39 +01002491 netdev_warn(priv->dev, "%s: failed debugFS registration\n",
2492 __func__);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002493#endif
2494 /* Start the ball rolling... */
Joao Pintoae4f0d42017-03-15 11:04:47 +00002495 stmmac_start_all_dma(priv);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002496
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002497 priv->tx_lpi_timer = STMMAC_DEFAULT_TWT_LS;
2498
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002499 if ((priv->use_riwt) && (priv->hw->dma->rx_watchdog)) {
2500 priv->rx_riwt = MAX_DMA_RIWT;
Joao Pinto3c55d4d2017-03-15 11:04:50 +00002501 priv->hw->dma->rx_watchdog(priv->ioaddr, MAX_DMA_RIWT, rx_cnt);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002502 }
2503
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +02002504 if (priv->hw->pcs && priv->hw->mac->pcs_ctrl_ane)
Giuseppe CAVALLARO02e57b92016-06-24 15:16:26 +02002505 priv->hw->mac->pcs_ctrl_ane(priv->hw, 1, priv->hw->ps, 0);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002506
Joao Pinto4854ab92017-03-15 11:04:51 +00002507 /* set TX and RX rings length */
2508 stmmac_set_rings_length(priv);
2509
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002510 /* Enable TSO */
Joao Pinto146617b2017-03-15 11:04:54 +00002511 if (priv->tso) {
2512 for (chan = 0; chan < tx_cnt; chan++)
2513 priv->hw->dma->enable_tso(priv->ioaddr, 1, chan);
2514 }
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002515
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002516 return 0;
2517}
2518
Thierry Redingc66f6c32017-03-10 17:34:55 +01002519static void stmmac_hw_teardown(struct net_device *dev)
2520{
2521 struct stmmac_priv *priv = netdev_priv(dev);
2522
2523 clk_disable_unprepare(priv->plat->clk_ptp_ref);
2524}
2525
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002526/**
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002527 * stmmac_open - open entry point of the driver
2528 * @dev : pointer to the device structure.
2529 * Description:
2530 * This function is the open entry point of the driver.
2531 * Return value:
2532 * 0 on success and an appropriate (-)ve integer as defined in errno.h
2533 * file on failure.
2534 */
2535static int stmmac_open(struct net_device *dev)
2536{
2537 struct stmmac_priv *priv = netdev_priv(dev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002538 int ret;
2539
Francesco Virlinzi4bfcbd72012-04-18 19:48:20 +00002540 stmmac_check_ether_addr(priv);
2541
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +02002542 if (priv->hw->pcs != STMMAC_PCS_RGMII &&
2543 priv->hw->pcs != STMMAC_PCS_TBI &&
2544 priv->hw->pcs != STMMAC_PCS_RTBI) {
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +00002545 ret = stmmac_init_phy(dev);
2546 if (ret) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01002547 netdev_err(priv->dev,
2548 "%s: Cannot attach to PHY (error: %d)\n",
2549 __func__, ret);
Hans de Goede89df20d2014-05-20 11:38:18 +02002550 return ret;
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +00002551 }
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00002552 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002553
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002554 /* Extra statistics */
2555 memset(&priv->xstats, 0, sizeof(struct stmmac_extra_stats));
2556 priv->xstats.threshold = tc;
2557
LABBE Corentin5bacd772017-03-29 07:05:40 +02002558 priv->dma_buf_sz = STMMAC_ALIGN(buf_sz);
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01002559 priv->rx_copybreak = STMMAC_RX_COPYBREAK;
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02002560
LABBE Corentin5bacd772017-03-29 07:05:40 +02002561 ret = alloc_dma_desc_resources(priv);
2562 if (ret < 0) {
2563 netdev_err(priv->dev, "%s: DMA descriptors allocation failed\n",
2564 __func__);
2565 goto dma_desc_error;
2566 }
2567
2568 ret = init_dma_desc_rings(dev, GFP_KERNEL);
2569 if (ret < 0) {
2570 netdev_err(priv->dev, "%s: DMA descriptors initialization failed\n",
2571 __func__);
2572 goto init_error;
2573 }
2574
Huacai Chenfe1319292014-12-19 22:38:18 +08002575 ret = stmmac_hw_setup(dev, true);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02002576 if (ret < 0) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01002577 netdev_err(priv->dev, "%s: Hw setup failed\n", __func__);
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02002578 goto init_error;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002579 }
2580
Giuseppe CAVALLARO777da232014-11-04 17:08:09 +01002581 stmmac_init_tx_coalesce(priv);
2582
Philippe Reynesd6d50c72016-10-03 08:28:19 +02002583 if (dev->phydev)
2584 phy_start(dev->phydev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002585
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00002586 /* Request the IRQ lines */
2587 ret = request_irq(dev->irq, stmmac_interrupt,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002588 IRQF_SHARED, dev->name, dev);
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00002589 if (unlikely(ret < 0)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01002590 netdev_err(priv->dev,
2591 "%s: ERROR: allocating the IRQ %d (error: %d)\n",
2592 __func__, dev->irq, ret);
Thierry Reding6c1e5ab2017-03-10 17:34:54 +01002593 goto irq_error;
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00002594 }
2595
Francesco Virlinzi7a13f8f2012-02-15 00:10:38 +00002596 /* Request the Wake IRQ in case of another line is used for WoL */
2597 if (priv->wol_irq != dev->irq) {
2598 ret = request_irq(priv->wol_irq, stmmac_interrupt,
2599 IRQF_SHARED, dev->name, dev);
2600 if (unlikely(ret < 0)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01002601 netdev_err(priv->dev,
2602 "%s: ERROR: allocating the WoL IRQ %d (%d)\n",
2603 __func__, priv->wol_irq, ret);
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02002604 goto wolirq_error;
Francesco Virlinzi7a13f8f2012-02-15 00:10:38 +00002605 }
2606 }
2607
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002608 /* Request the IRQ lines */
Chen-Yu Tsaid7ec8582014-05-29 22:31:40 +08002609 if (priv->lpi_irq > 0) {
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002610 ret = request_irq(priv->lpi_irq, stmmac_interrupt, IRQF_SHARED,
2611 dev->name, dev);
2612 if (unlikely(ret < 0)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01002613 netdev_err(priv->dev,
2614 "%s: ERROR: allocating the LPI IRQ %d (%d)\n",
2615 __func__, priv->lpi_irq, ret);
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02002616 goto lpiirq_error;
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002617 }
2618 }
2619
Joao Pintoc22a3f42017-04-06 09:49:11 +01002620 stmmac_enable_all_queues(priv);
2621 stmmac_start_all_queues(priv);
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00002622
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002623 return 0;
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00002624
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02002625lpiirq_error:
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002626 if (priv->wol_irq != dev->irq)
2627 free_irq(priv->wol_irq, dev);
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02002628wolirq_error:
Francesco Virlinzi7a13f8f2012-02-15 00:10:38 +00002629 free_irq(dev->irq, dev);
Thierry Reding6c1e5ab2017-03-10 17:34:54 +01002630irq_error:
2631 if (dev->phydev)
2632 phy_stop(dev->phydev);
Francesco Virlinzi7a13f8f2012-02-15 00:10:38 +00002633
Thierry Reding6c1e5ab2017-03-10 17:34:54 +01002634 del_timer_sync(&priv->txtimer);
Thierry Redingc66f6c32017-03-10 17:34:55 +01002635 stmmac_hw_teardown(dev);
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02002636init_error:
2637 free_dma_desc_resources(priv);
LABBE Corentin5bacd772017-03-29 07:05:40 +02002638dma_desc_error:
Philippe Reynesd6d50c72016-10-03 08:28:19 +02002639 if (dev->phydev)
2640 phy_disconnect(dev->phydev);
Francesco Virlinzi4bfcbd72012-04-18 19:48:20 +00002641
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00002642 return ret;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002643}
2644
2645/**
2646 * stmmac_release - close entry point of the driver
2647 * @dev : device pointer.
2648 * Description:
2649 * This is the stop entry point of the driver.
2650 */
2651static int stmmac_release(struct net_device *dev)
2652{
2653 struct stmmac_priv *priv = netdev_priv(dev);
2654
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002655 if (priv->eee_enabled)
2656 del_timer_sync(&priv->eee_ctrl_timer);
2657
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002658 /* Stop and disconnect the PHY */
Philippe Reynesd6d50c72016-10-03 08:28:19 +02002659 if (dev->phydev) {
2660 phy_stop(dev->phydev);
2661 phy_disconnect(dev->phydev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002662 }
2663
Joao Pintoc22a3f42017-04-06 09:49:11 +01002664 stmmac_stop_all_queues(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002665
Joao Pintoc22a3f42017-04-06 09:49:11 +01002666 stmmac_disable_all_queues(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002667
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002668 del_timer_sync(&priv->txtimer);
2669
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002670 /* Free the IRQ lines */
2671 free_irq(dev->irq, dev);
Francesco Virlinzi7a13f8f2012-02-15 00:10:38 +00002672 if (priv->wol_irq != dev->irq)
2673 free_irq(priv->wol_irq, dev);
Chen-Yu Tsaid7ec8582014-05-29 22:31:40 +08002674 if (priv->lpi_irq > 0)
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002675 free_irq(priv->lpi_irq, dev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002676
2677 /* Stop TX/RX DMA and clear the descriptors */
Joao Pintoae4f0d42017-03-15 11:04:47 +00002678 stmmac_stop_all_dma(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002679
2680 /* Release and free the Rx/Tx resources */
2681 free_dma_desc_resources(priv);
2682
avisconti19449bf2010-10-25 18:58:14 +00002683 /* Disable the MAC Rx/Tx */
LABBE Corentin270c7752017-03-23 14:40:22 +01002684 priv->hw->mac->set_mac(priv->ioaddr, false);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002685
2686 netif_carrier_off(dev);
2687
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +01002688#ifdef CONFIG_DEBUG_FS
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07002689 stmmac_exit_fs(dev);
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002690#endif
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002691
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +00002692 stmmac_release_ptp(priv);
2693
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002694 return 0;
2695}
2696
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002697/**
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002698 * stmmac_tso_allocator - close entry point of the driver
2699 * @priv: driver private structure
2700 * @des: buffer start address
2701 * @total_len: total length to fill in descriptors
2702 * @last_segmant: condition for the last descriptor
Joao Pintoce736782017-04-06 09:49:10 +01002703 * @queue: TX queue index
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002704 * Description:
2705 * This function fills descriptor and request new descriptors according to
2706 * buffer length to fill
2707 */
2708static void stmmac_tso_allocator(struct stmmac_priv *priv, unsigned int des,
Joao Pintoce736782017-04-06 09:49:10 +01002709 int total_len, bool last_segment, u32 queue)
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002710{
Joao Pintoce736782017-04-06 09:49:10 +01002711 struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002712 struct dma_desc *desc;
LABBE Corentin5bacd772017-03-29 07:05:40 +02002713 u32 buff_size;
Joao Pintoce736782017-04-06 09:49:10 +01002714 int tmp_len;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002715
2716 tmp_len = total_len;
2717
2718 while (tmp_len > 0) {
Joao Pintoce736782017-04-06 09:49:10 +01002719 tx_q->cur_tx = STMMAC_GET_ENTRY(tx_q->cur_tx, DMA_TX_SIZE);
2720 desc = tx_q->dma_tx + tx_q->cur_tx;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002721
Michael Weiserf8be0d72016-11-14 18:58:05 +01002722 desc->des0 = cpu_to_le32(des + (total_len - tmp_len));
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002723 buff_size = tmp_len >= TSO_MAX_BUFF_SIZE ?
2724 TSO_MAX_BUFF_SIZE : tmp_len;
2725
2726 priv->hw->desc->prepare_tso_tx_desc(desc, 0, buff_size,
2727 0, 1,
2728 (last_segment) && (buff_size < TSO_MAX_BUFF_SIZE),
2729 0, 0);
2730
2731 tmp_len -= TSO_MAX_BUFF_SIZE;
2732 }
2733}
2734
2735/**
2736 * stmmac_tso_xmit - Tx entry point of the driver for oversized frames (TSO)
2737 * @skb : the socket buffer
2738 * @dev : device pointer
2739 * Description: this is the transmit function that is called on TSO frames
2740 * (support available on GMAC4 and newer chips).
2741 * Diagram below show the ring programming in case of TSO frames:
2742 *
2743 * First Descriptor
2744 * --------
2745 * | DES0 |---> buffer1 = L2/L3/L4 header
2746 * | DES1 |---> TCP Payload (can continue on next descr...)
2747 * | DES2 |---> buffer 1 and 2 len
2748 * | DES3 |---> must set TSE, TCP hdr len-> [22:19]. TCP payload len [17:0]
2749 * --------
2750 * |
2751 * ...
2752 * |
2753 * --------
2754 * | DES0 | --| Split TCP Payload on Buffers 1 and 2
2755 * | DES1 | --|
2756 * | DES2 | --> buffer 1 and 2 len
2757 * | DES3 |
2758 * --------
2759 *
2760 * mss is fixed when enable tso, so w/o programming the TDES3 ctx field.
2761 */
2762static netdev_tx_t stmmac_tso_xmit(struct sk_buff *skb, struct net_device *dev)
2763{
Joao Pintoce736782017-04-06 09:49:10 +01002764 struct dma_desc *desc, *first, *mss_desc = NULL;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002765 struct stmmac_priv *priv = netdev_priv(dev);
2766 int nfrags = skb_shinfo(skb)->nr_frags;
Joao Pintoce736782017-04-06 09:49:10 +01002767 u32 queue = skb_get_queue_mapping(skb);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002768 unsigned int first_entry, des;
Joao Pintoce736782017-04-06 09:49:10 +01002769 struct stmmac_tx_queue *tx_q;
2770 int tmp_pay_len = 0;
2771 u32 pay_len, mss;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002772 u8 proto_hdr_len;
2773 int i;
2774
Joao Pintoce736782017-04-06 09:49:10 +01002775 tx_q = &priv->tx_queue[queue];
2776
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002777 /* Compute header lengths */
2778 proto_hdr_len = skb_transport_offset(skb) + tcp_hdrlen(skb);
2779
2780 /* Desc availability based on threshold should be enough safe */
Joao Pintoce736782017-04-06 09:49:10 +01002781 if (unlikely(stmmac_tx_avail(priv, queue) <
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002782 (((skb->len - proto_hdr_len) / TSO_MAX_BUFF_SIZE + 1)))) {
Joao Pintoc22a3f42017-04-06 09:49:11 +01002783 if (!netif_tx_queue_stopped(netdev_get_tx_queue(dev, queue))) {
2784 netif_tx_stop_queue(netdev_get_tx_queue(priv->dev,
2785 queue));
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002786 /* This is a hard error, log it. */
LABBE Corentin38ddc592016-11-16 20:09:39 +01002787 netdev_err(priv->dev,
2788 "%s: Tx Ring full when queue awake\n",
2789 __func__);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002790 }
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002791 return NETDEV_TX_BUSY;
2792 }
2793
2794 pay_len = skb_headlen(skb) - proto_hdr_len; /* no frags */
2795
2796 mss = skb_shinfo(skb)->gso_size;
2797
2798 /* set new MSS value if needed */
2799 if (mss != priv->mss) {
Joao Pintoce736782017-04-06 09:49:10 +01002800 mss_desc = tx_q->dma_tx + tx_q->cur_tx;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002801 priv->hw->desc->set_mss(mss_desc, mss);
2802 priv->mss = mss;
Joao Pintoce736782017-04-06 09:49:10 +01002803 tx_q->cur_tx = STMMAC_GET_ENTRY(tx_q->cur_tx, DMA_TX_SIZE);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002804 }
2805
2806 if (netif_msg_tx_queued(priv)) {
2807 pr_info("%s: tcphdrlen %d, hdr_len %d, pay_len %d, mss %d\n",
2808 __func__, tcp_hdrlen(skb), proto_hdr_len, pay_len, mss);
2809 pr_info("\tskb->len %d, skb->data_len %d\n", skb->len,
2810 skb->data_len);
2811 }
2812
Joao Pintoce736782017-04-06 09:49:10 +01002813 first_entry = tx_q->cur_tx;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002814
Joao Pintoce736782017-04-06 09:49:10 +01002815 desc = tx_q->dma_tx + first_entry;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002816 first = desc;
2817
2818 /* first descriptor: fill Headers on Buf1 */
2819 des = dma_map_single(priv->device, skb->data, skb_headlen(skb),
2820 DMA_TO_DEVICE);
2821 if (dma_mapping_error(priv->device, des))
2822 goto dma_map_err;
2823
Joao Pintoce736782017-04-06 09:49:10 +01002824 tx_q->tx_skbuff_dma[first_entry].buf = des;
2825 tx_q->tx_skbuff_dma[first_entry].len = skb_headlen(skb);
2826 tx_q->tx_skbuff[first_entry] = skb;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002827
Michael Weiserf8be0d72016-11-14 18:58:05 +01002828 first->des0 = cpu_to_le32(des);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002829
2830 /* Fill start of payload in buff2 of first descriptor */
2831 if (pay_len)
Michael Weiserf8be0d72016-11-14 18:58:05 +01002832 first->des1 = cpu_to_le32(des + proto_hdr_len);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002833
2834 /* If needed take extra descriptors to fill the remaining payload */
2835 tmp_pay_len = pay_len - TSO_MAX_BUFF_SIZE;
2836
Joao Pintoce736782017-04-06 09:49:10 +01002837 stmmac_tso_allocator(priv, des, tmp_pay_len, (nfrags == 0), queue);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002838
2839 /* Prepare fragments */
2840 for (i = 0; i < nfrags; i++) {
2841 const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
2842
2843 des = skb_frag_dma_map(priv->device, frag, 0,
2844 skb_frag_size(frag),
2845 DMA_TO_DEVICE);
Thierry Reding937071c2017-03-10 17:34:57 +01002846 if (dma_mapping_error(priv->device, des))
2847 goto dma_map_err;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002848
2849 stmmac_tso_allocator(priv, des, skb_frag_size(frag),
Joao Pintoce736782017-04-06 09:49:10 +01002850 (i == nfrags - 1), queue);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002851
Joao Pintoce736782017-04-06 09:49:10 +01002852 tx_q->tx_skbuff_dma[tx_q->cur_tx].buf = des;
2853 tx_q->tx_skbuff_dma[tx_q->cur_tx].len = skb_frag_size(frag);
2854 tx_q->tx_skbuff[tx_q->cur_tx] = NULL;
2855 tx_q->tx_skbuff_dma[tx_q->cur_tx].map_as_page = true;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002856 }
2857
Joao Pintoce736782017-04-06 09:49:10 +01002858 tx_q->tx_skbuff_dma[tx_q->cur_tx].last_segment = true;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002859
Joao Pintoce736782017-04-06 09:49:10 +01002860 tx_q->cur_tx = STMMAC_GET_ENTRY(tx_q->cur_tx, DMA_TX_SIZE);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002861
Joao Pintoce736782017-04-06 09:49:10 +01002862 if (unlikely(stmmac_tx_avail(priv, queue) <= (MAX_SKB_FRAGS + 1))) {
LABBE Corentinb3e51062016-11-16 20:09:41 +01002863 netif_dbg(priv, hw, priv->dev, "%s: stop transmitted packets\n",
2864 __func__);
Joao Pintoc22a3f42017-04-06 09:49:11 +01002865 netif_tx_stop_queue(netdev_get_tx_queue(priv->dev, queue));
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002866 }
2867
2868 dev->stats.tx_bytes += skb->len;
2869 priv->xstats.tx_tso_frames++;
2870 priv->xstats.tx_tso_nfrags += nfrags;
2871
2872 /* Manage tx mitigation */
2873 priv->tx_count_frames += nfrags + 1;
2874 if (likely(priv->tx_coal_frames > priv->tx_count_frames)) {
2875 mod_timer(&priv->txtimer,
2876 STMMAC_COAL_TIMER(priv->tx_coal_timer));
2877 } else {
2878 priv->tx_count_frames = 0;
2879 priv->hw->desc->set_tx_ic(desc);
2880 priv->xstats.tx_set_ic_bit++;
2881 }
2882
Miroslav Lichvar74abc9b12017-05-19 17:52:41 +02002883 skb_tx_timestamp(skb);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002884
2885 if (unlikely((skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP) &&
2886 priv->hwts_tx_en)) {
2887 /* declare that device is doing timestamping */
2888 skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
2889 priv->hw->desc->enable_tx_timestamp(first);
2890 }
2891
2892 /* Complete the first descriptor before granting the DMA */
2893 priv->hw->desc->prepare_tso_tx_desc(first, 1,
2894 proto_hdr_len,
2895 pay_len,
Joao Pintoce736782017-04-06 09:49:10 +01002896 1, tx_q->tx_skbuff_dma[first_entry].last_segment,
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002897 tcp_hdrlen(skb) / 4, (skb->len - proto_hdr_len));
2898
2899 /* If context desc is used to change MSS */
2900 if (mss_desc)
2901 priv->hw->desc->set_tx_owner(mss_desc);
2902
2903 /* The own bit must be the latest setting done when prepare the
2904 * descriptor and then barrier is needed to make sure that
2905 * all is coherent before granting the DMA engine.
2906 */
Pavel Machekad688cd2016-12-18 21:38:12 +01002907 dma_wmb();
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002908
2909 if (netif_msg_pktdata(priv)) {
2910 pr_info("%s: curr=%d dirty=%d f=%d, e=%d, f_p=%p, nfrags %d\n",
Joao Pintoce736782017-04-06 09:49:10 +01002911 __func__, tx_q->cur_tx, tx_q->dirty_tx, first_entry,
2912 tx_q->cur_tx, first, nfrags);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002913
Joao Pintoce736782017-04-06 09:49:10 +01002914 priv->hw->desc->display_ring((void *)tx_q->dma_tx, DMA_TX_SIZE,
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002915 0);
2916
2917 pr_info(">>> frame to be transmitted: ");
2918 print_pkt(skb->data, skb_headlen(skb));
2919 }
2920
Joao Pintoc22a3f42017-04-06 09:49:11 +01002921 netdev_tx_sent_queue(netdev_get_tx_queue(dev, queue), skb->len);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002922
Joao Pintoce736782017-04-06 09:49:10 +01002923 priv->hw->dma->set_tx_tail_ptr(priv->ioaddr, tx_q->tx_tail_addr,
2924 queue);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002925
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002926 return NETDEV_TX_OK;
2927
2928dma_map_err:
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002929 dev_err(priv->device, "Tx dma map failed\n");
2930 dev_kfree_skb(skb);
2931 priv->dev->stats.tx_dropped++;
2932 return NETDEV_TX_OK;
2933}
2934
2935/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002936 * stmmac_xmit - Tx entry point of the driver
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002937 * @skb : the socket buffer
2938 * @dev : device pointer
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002939 * Description : this is the tx entry point of the driver.
2940 * It programs the chain or the ring and supports oversized frames
2941 * and SG feature.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002942 */
2943static netdev_tx_t stmmac_xmit(struct sk_buff *skb, struct net_device *dev)
2944{
2945 struct stmmac_priv *priv = netdev_priv(dev);
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002946 unsigned int nopaged_len = skb_headlen(skb);
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00002947 int i, csum_insertion = 0, is_jumbo = 0;
Joao Pintoce736782017-04-06 09:49:10 +01002948 u32 queue = skb_get_queue_mapping(skb);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002949 int nfrags = skb_shinfo(skb)->nr_frags;
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002950 unsigned int entry, first_entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002951 struct dma_desc *desc, *first;
Joao Pintoce736782017-04-06 09:49:10 +01002952 struct stmmac_tx_queue *tx_q;
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002953 unsigned int enh_desc;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002954 unsigned int des;
2955
Joao Pintoce736782017-04-06 09:49:10 +01002956 tx_q = &priv->tx_queue[queue];
2957
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002958 /* Manage oversized TCP frames for GMAC4 device */
2959 if (skb_is_gso(skb) && priv->tso) {
2960 if (ip_hdr(skb)->protocol == IPPROTO_TCP)
2961 return stmmac_tso_xmit(skb, dev);
2962 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002963
Joao Pintoce736782017-04-06 09:49:10 +01002964 if (unlikely(stmmac_tx_avail(priv, queue) < nfrags + 1)) {
Joao Pintoc22a3f42017-04-06 09:49:11 +01002965 if (!netif_tx_queue_stopped(netdev_get_tx_queue(dev, queue))) {
2966 netif_tx_stop_queue(netdev_get_tx_queue(priv->dev,
2967 queue));
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002968 /* This is a hard error, log it. */
LABBE Corentin38ddc592016-11-16 20:09:39 +01002969 netdev_err(priv->dev,
2970 "%s: Tx Ring full when queue awake\n",
2971 __func__);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002972 }
2973 return NETDEV_TX_BUSY;
2974 }
2975
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002976 if (priv->tx_path_in_lpi_mode)
2977 stmmac_disable_eee_mode(priv);
2978
Joao Pintoce736782017-04-06 09:49:10 +01002979 entry = tx_q->cur_tx;
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002980 first_entry = entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002981
Michał Mirosław5e982f32011-04-09 02:46:55 +00002982 csum_insertion = (skb->ip_summed == CHECKSUM_PARTIAL);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002983
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002984 if (likely(priv->extend_desc))
Joao Pintoce736782017-04-06 09:49:10 +01002985 desc = (struct dma_desc *)(tx_q->dma_etx + entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002986 else
Joao Pintoce736782017-04-06 09:49:10 +01002987 desc = tx_q->dma_tx + entry;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002988
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002989 first = desc;
2990
Joao Pintoce736782017-04-06 09:49:10 +01002991 tx_q->tx_skbuff[first_entry] = skb;
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002992
2993 enh_desc = priv->plat->enh_desc;
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00002994 /* To program the descriptors according to the size of the frame */
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01002995 if (enh_desc)
2996 is_jumbo = priv->hw->mode->is_jumbo_frm(skb->len, enh_desc);
2997
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002998 if (unlikely(is_jumbo) && likely(priv->synopsys_id <
2999 DWMAC_CORE_4_00)) {
Joao Pintoce736782017-04-06 09:49:10 +01003000 entry = priv->hw->mode->jumbo_frm(tx_q, skb, csum_insertion);
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02003001 if (unlikely(entry < 0))
3002 goto dma_map_err;
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01003003 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003004
3005 for (i = 0; i < nfrags; i++) {
Eric Dumazet9e903e02011-10-18 21:00:24 +00003006 const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
3007 int len = skb_frag_size(frag);
Giuseppe Cavallarobe434d52016-02-29 14:27:35 +01003008 bool last_segment = (i == (nfrags - 1));
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003009
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01003010 entry = STMMAC_GET_ENTRY(entry, DMA_TX_SIZE);
3011
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01003012 if (likely(priv->extend_desc))
Joao Pintoce736782017-04-06 09:49:10 +01003013 desc = (struct dma_desc *)(tx_q->dma_etx + entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003014 else
Joao Pintoce736782017-04-06 09:49:10 +01003015 desc = tx_q->dma_tx + entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003016
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003017 des = skb_frag_dma_map(priv->device, frag, 0, len,
3018 DMA_TO_DEVICE);
3019 if (dma_mapping_error(priv->device, des))
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02003020 goto dma_map_err; /* should reuse desc w/o issues */
3021
Joao Pintoce736782017-04-06 09:49:10 +01003022 tx_q->tx_skbuff[entry] = NULL;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003023
Joao Pintoce736782017-04-06 09:49:10 +01003024 tx_q->tx_skbuff_dma[entry].buf = des;
Michael Weiserf8be0d72016-11-14 18:58:05 +01003025 if (unlikely(priv->synopsys_id >= DWMAC_CORE_4_00))
3026 desc->des0 = cpu_to_le32(des);
3027 else
3028 desc->des2 = cpu_to_le32(des);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003029
Joao Pintoce736782017-04-06 09:49:10 +01003030 tx_q->tx_skbuff_dma[entry].map_as_page = true;
3031 tx_q->tx_skbuff_dma[entry].len = len;
3032 tx_q->tx_skbuff_dma[entry].last_segment = last_segment;
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01003033
3034 /* Prepare the descriptor and set the own bit too */
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00003035 priv->hw->desc->prepare_tx_desc(desc, 0, len, csum_insertion,
Niklas Casselfe6af0e2017-04-10 20:33:29 +02003036 priv->mode, 1, last_segment,
3037 skb->len);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003038 }
3039
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01003040 entry = STMMAC_GET_ENTRY(entry, DMA_TX_SIZE);
3041
Joao Pintoce736782017-04-06 09:49:10 +01003042 tx_q->cur_tx = entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003043
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003044 if (netif_msg_pktdata(priv)) {
Alexandre TORGUEd0225e72016-04-01 11:37:26 +02003045 void *tx_head;
3046
LABBE Corentin38ddc592016-11-16 20:09:39 +01003047 netdev_dbg(priv->dev,
3048 "%s: curr=%d dirty=%d f=%d, e=%d, first=%p, nfrags=%d",
Joao Pintoce736782017-04-06 09:49:10 +01003049 __func__, tx_q->cur_tx, tx_q->dirty_tx, first_entry,
LABBE Corentin38ddc592016-11-16 20:09:39 +01003050 entry, first, nfrags);
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02003051
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003052 if (priv->extend_desc)
Joao Pintoce736782017-04-06 09:49:10 +01003053 tx_head = (void *)tx_q->dma_etx;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003054 else
Joao Pintoce736782017-04-06 09:49:10 +01003055 tx_head = (void *)tx_q->dma_tx;
Alexandre TORGUEd0225e72016-04-01 11:37:26 +02003056
3057 priv->hw->desc->display_ring(tx_head, DMA_TX_SIZE, false);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003058
LABBE Corentin38ddc592016-11-16 20:09:39 +01003059 netdev_dbg(priv->dev, ">>> frame to be transmitted: ");
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003060 print_pkt(skb->data, skb->len);
3061 }
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01003062
Joao Pintoce736782017-04-06 09:49:10 +01003063 if (unlikely(stmmac_tx_avail(priv, queue) <= (MAX_SKB_FRAGS + 1))) {
LABBE Corentinb3e51062016-11-16 20:09:41 +01003064 netif_dbg(priv, hw, priv->dev, "%s: stop transmitted packets\n",
3065 __func__);
Joao Pintoc22a3f42017-04-06 09:49:11 +01003066 netif_tx_stop_queue(netdev_get_tx_queue(priv->dev, queue));
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003067 }
3068
3069 dev->stats.tx_bytes += skb->len;
3070
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01003071 /* According to the coalesce parameter the IC bit for the latest
3072 * segment is reset and the timer re-started to clean the tx status.
3073 * This approach takes care about the fragments: desc is the first
3074 * element in case of no SG.
3075 */
3076 priv->tx_count_frames += nfrags + 1;
3077 if (likely(priv->tx_coal_frames > priv->tx_count_frames)) {
3078 mod_timer(&priv->txtimer,
3079 STMMAC_COAL_TIMER(priv->tx_coal_timer));
3080 } else {
3081 priv->tx_count_frames = 0;
3082 priv->hw->desc->set_tx_ic(desc);
3083 priv->xstats.tx_set_ic_bit++;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00003084 }
3085
Miroslav Lichvar74abc9b12017-05-19 17:52:41 +02003086 skb_tx_timestamp(skb);
Richard Cochran3e82ce12011-06-12 02:19:06 +00003087
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01003088 /* Ready to fill the first descriptor and set the OWN bit w/o any
3089 * problems because all the descriptors are actually ready to be
3090 * passed to the DMA engine.
3091 */
3092 if (likely(!is_jumbo)) {
3093 bool last_segment = (nfrags == 0);
3094
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003095 des = dma_map_single(priv->device, skb->data,
3096 nopaged_len, DMA_TO_DEVICE);
3097 if (dma_mapping_error(priv->device, des))
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01003098 goto dma_map_err;
3099
Joao Pintoce736782017-04-06 09:49:10 +01003100 tx_q->tx_skbuff_dma[first_entry].buf = des;
Michael Weiserf8be0d72016-11-14 18:58:05 +01003101 if (unlikely(priv->synopsys_id >= DWMAC_CORE_4_00))
3102 first->des0 = cpu_to_le32(des);
3103 else
3104 first->des2 = cpu_to_le32(des);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003105
Joao Pintoce736782017-04-06 09:49:10 +01003106 tx_q->tx_skbuff_dma[first_entry].len = nopaged_len;
3107 tx_q->tx_skbuff_dma[first_entry].last_segment = last_segment;
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01003108
3109 if (unlikely((skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP) &&
3110 priv->hwts_tx_en)) {
3111 /* declare that device is doing timestamping */
3112 skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
3113 priv->hw->desc->enable_tx_timestamp(first);
3114 }
3115
3116 /* Prepare the first descriptor setting the OWN bit too */
3117 priv->hw->desc->prepare_tx_desc(first, 1, nopaged_len,
3118 csum_insertion, priv->mode, 1,
Niklas Casselfe6af0e2017-04-10 20:33:29 +02003119 last_segment, skb->len);
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01003120
3121 /* The own bit must be the latest setting done when prepare the
3122 * descriptor and then barrier is needed to make sure that
3123 * all is coherent before granting the DMA engine.
3124 */
Pavel Machekad688cd2016-12-18 21:38:12 +01003125 dma_wmb();
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01003126 }
3127
Joao Pintoc22a3f42017-04-06 09:49:11 +01003128 netdev_tx_sent_queue(netdev_get_tx_queue(dev, queue), skb->len);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003129
3130 if (priv->synopsys_id < DWMAC_CORE_4_00)
3131 priv->hw->dma->enable_dma_transmission(priv->ioaddr);
3132 else
Joao Pintoce736782017-04-06 09:49:10 +01003133 priv->hw->dma->set_tx_tail_ptr(priv->ioaddr, tx_q->tx_tail_addr,
3134 queue);
Richard Cochran52f64fa2011-06-19 03:31:43 +00003135
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02003136 return NETDEV_TX_OK;
Giuseppe CAVALLAROa9097a92011-10-18 00:01:19 +00003137
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02003138dma_map_err:
LABBE Corentin38ddc592016-11-16 20:09:39 +01003139 netdev_err(priv->dev, "Tx DMA map failed\n");
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02003140 dev_kfree_skb(skb);
3141 priv->dev->stats.tx_dropped++;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003142 return NETDEV_TX_OK;
3143}
3144
Vince Bridgersb9381982014-01-14 13:42:05 -06003145static void stmmac_rx_vlan(struct net_device *dev, struct sk_buff *skb)
3146{
3147 struct ethhdr *ehdr;
3148 u16 vlanid;
3149
3150 if ((dev->features & NETIF_F_HW_VLAN_CTAG_RX) ==
3151 NETIF_F_HW_VLAN_CTAG_RX &&
3152 !__vlan_get_tag(skb, &vlanid)) {
3153 /* pop the vlan tag */
3154 ehdr = (struct ethhdr *)skb->data;
3155 memmove(skb->data + VLAN_HLEN, ehdr, ETH_ALEN * 2);
3156 skb_pull(skb, VLAN_HLEN);
3157 __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), vlanid);
3158 }
3159}
3160
3161
Joao Pinto54139cf2017-04-06 09:49:09 +01003162static inline int stmmac_rx_threshold_count(struct stmmac_rx_queue *rx_q)
Giuseppe Cavallaro120e87f2016-02-29 14:27:42 +01003163{
Joao Pinto54139cf2017-04-06 09:49:09 +01003164 if (rx_q->rx_zeroc_thresh < STMMAC_RX_THRESH)
Giuseppe Cavallaro120e87f2016-02-29 14:27:42 +01003165 return 0;
3166
3167 return 1;
3168}
3169
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00003170/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01003171 * stmmac_rx_refill - refill used skb preallocated buffers
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00003172 * @priv: driver private structure
Joao Pinto54139cf2017-04-06 09:49:09 +01003173 * @queue: RX queue index
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00003174 * Description : this is to reallocate the skb for the reception process
3175 * that is based on zero-copy.
3176 */
Joao Pinto54139cf2017-04-06 09:49:09 +01003177static inline void stmmac_rx_refill(struct stmmac_priv *priv, u32 queue)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003178{
Joao Pinto54139cf2017-04-06 09:49:09 +01003179 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
3180 int dirty = stmmac_rx_dirty(priv, queue);
3181 unsigned int entry = rx_q->dirty_rx;
3182
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003183 int bfsize = priv->dma_buf_sz;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003184
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01003185 while (dirty-- > 0) {
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003186 struct dma_desc *p;
3187
3188 if (priv->extend_desc)
Joao Pinto54139cf2017-04-06 09:49:09 +01003189 p = (struct dma_desc *)(rx_q->dma_erx + entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003190 else
Joao Pinto54139cf2017-04-06 09:49:09 +01003191 p = rx_q->dma_rx + entry;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003192
Joao Pinto54139cf2017-04-06 09:49:09 +01003193 if (likely(!rx_q->rx_skbuff[entry])) {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003194 struct sk_buff *skb;
3195
Eric Dumazetacb600d2012-10-05 06:23:55 +00003196 skb = netdev_alloc_skb_ip_align(priv->dev, bfsize);
Giuseppe Cavallaro120e87f2016-02-29 14:27:42 +01003197 if (unlikely(!skb)) {
3198 /* so for a while no zero-copy! */
Joao Pinto54139cf2017-04-06 09:49:09 +01003199 rx_q->rx_zeroc_thresh = STMMAC_RX_THRESH;
Giuseppe Cavallaro120e87f2016-02-29 14:27:42 +01003200 if (unlikely(net_ratelimit()))
3201 dev_err(priv->device,
3202 "fail to alloc skb entry %d\n",
3203 entry);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003204 break;
Giuseppe Cavallaro120e87f2016-02-29 14:27:42 +01003205 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003206
Joao Pinto54139cf2017-04-06 09:49:09 +01003207 rx_q->rx_skbuff[entry] = skb;
3208 rx_q->rx_skbuff_dma[entry] =
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003209 dma_map_single(priv->device, skb->data, bfsize,
3210 DMA_FROM_DEVICE);
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02003211 if (dma_mapping_error(priv->device,
Joao Pinto54139cf2017-04-06 09:49:09 +01003212 rx_q->rx_skbuff_dma[entry])) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01003213 netdev_err(priv->dev, "Rx DMA map failed\n");
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02003214 dev_kfree_skb(skb);
3215 break;
3216 }
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00003217
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003218 if (unlikely(priv->synopsys_id >= DWMAC_CORE_4_00)) {
Joao Pinto54139cf2017-04-06 09:49:09 +01003219 p->des0 = cpu_to_le32(rx_q->rx_skbuff_dma[entry]);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003220 p->des1 = 0;
3221 } else {
Joao Pinto54139cf2017-04-06 09:49:09 +01003222 p->des2 = cpu_to_le32(rx_q->rx_skbuff_dma[entry]);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003223 }
3224 if (priv->hw->mode->refill_desc3)
Joao Pinto54139cf2017-04-06 09:49:09 +01003225 priv->hw->mode->refill_desc3(rx_q, p);
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00003226
Joao Pinto54139cf2017-04-06 09:49:09 +01003227 if (rx_q->rx_zeroc_thresh > 0)
3228 rx_q->rx_zeroc_thresh--;
Giuseppe Cavallaro120e87f2016-02-29 14:27:42 +01003229
LABBE Corentinb3e51062016-11-16 20:09:41 +01003230 netif_dbg(priv, rx_status, priv->dev,
3231 "refill entry #%d\n", entry);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003232 }
Pavel Machekad688cd2016-12-18 21:38:12 +01003233 dma_wmb();
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003234
3235 if (unlikely(priv->synopsys_id >= DWMAC_CORE_4_00))
3236 priv->hw->desc->init_rx_desc(p, priv->use_riwt, 0, 0);
3237 else
3238 priv->hw->desc->set_rx_owner(p);
3239
Pavel Machekad688cd2016-12-18 21:38:12 +01003240 dma_wmb();
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01003241
3242 entry = STMMAC_GET_ENTRY(entry, DMA_RX_SIZE);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003243 }
Joao Pinto54139cf2017-04-06 09:49:09 +01003244 rx_q->dirty_rx = entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003245}
3246
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00003247/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01003248 * stmmac_rx - manage the receive process
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00003249 * @priv: driver private structure
Joao Pinto54139cf2017-04-06 09:49:09 +01003250 * @limit: napi bugget
3251 * @queue: RX queue index.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00003252 * Description : this the function called by the napi poll method.
3253 * It gets all the frames inside the ring.
3254 */
Joao Pinto54139cf2017-04-06 09:49:09 +01003255static int stmmac_rx(struct stmmac_priv *priv, int limit, u32 queue)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003256{
Joao Pinto54139cf2017-04-06 09:49:09 +01003257 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
3258 unsigned int entry = rx_q->cur_rx;
3259 int coe = priv->hw->rx_csum;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003260 unsigned int next_entry;
3261 unsigned int count = 0;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003262
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02003263 if (netif_msg_rx_status(priv)) {
Alexandre TORGUEd0225e72016-04-01 11:37:26 +02003264 void *rx_head;
3265
LABBE Corentin38ddc592016-11-16 20:09:39 +01003266 netdev_dbg(priv->dev, "%s: descriptor ring:\n", __func__);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003267 if (priv->extend_desc)
Joao Pinto54139cf2017-04-06 09:49:09 +01003268 rx_head = (void *)rx_q->dma_erx;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003269 else
Joao Pinto54139cf2017-04-06 09:49:09 +01003270 rx_head = (void *)rx_q->dma_rx;
Alexandre TORGUEd0225e72016-04-01 11:37:26 +02003271
3272 priv->hw->desc->display_ring(rx_head, DMA_RX_SIZE, true);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003273 }
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003274 while (count < limit) {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003275 int status;
Giuseppe CAVALLARO9401bb52013-04-08 02:10:03 +00003276 struct dma_desc *p;
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +01003277 struct dma_desc *np;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003278
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003279 if (priv->extend_desc)
Joao Pinto54139cf2017-04-06 09:49:09 +01003280 p = (struct dma_desc *)(rx_q->dma_erx + entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003281 else
Joao Pinto54139cf2017-04-06 09:49:09 +01003282 p = rx_q->dma_rx + entry;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003283
Fabrice Gasnierc1fa3212016-02-29 14:27:34 +01003284 /* read the status of the incoming frame */
3285 status = priv->hw->desc->rx_status(&priv->dev->stats,
3286 &priv->xstats, p);
3287 /* check if managed by the DMA otherwise go ahead */
3288 if (unlikely(status & dma_own))
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003289 break;
3290
3291 count++;
3292
Joao Pinto54139cf2017-04-06 09:49:09 +01003293 rx_q->cur_rx = STMMAC_GET_ENTRY(rx_q->cur_rx, DMA_RX_SIZE);
3294 next_entry = rx_q->cur_rx;
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01003295
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003296 if (priv->extend_desc)
Joao Pinto54139cf2017-04-06 09:49:09 +01003297 np = (struct dma_desc *)(rx_q->dma_erx + next_entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003298 else
Joao Pinto54139cf2017-04-06 09:49:09 +01003299 np = rx_q->dma_rx + next_entry;
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +01003300
3301 prefetch(np);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003302
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003303 if ((priv->extend_desc) && (priv->hw->desc->rx_extended_status))
3304 priv->hw->desc->rx_extended_status(&priv->dev->stats,
3305 &priv->xstats,
Joao Pinto54139cf2017-04-06 09:49:09 +01003306 rx_q->dma_erx +
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003307 entry);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00003308 if (unlikely(status == discard_frame)) {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003309 priv->dev->stats.rx_errors++;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00003310 if (priv->hwts_rx_en && !priv->extend_desc) {
LABBE Corentin8d45e422017-02-08 09:31:08 +01003311 /* DESC2 & DESC3 will be overwritten by device
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00003312 * with timestamp value, hence reinitialize
3313 * them in stmmac_rx_refill() function so that
3314 * device can reuse it.
3315 */
Joao Pinto54139cf2017-04-06 09:49:09 +01003316 rx_q->rx_skbuff[entry] = NULL;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00003317 dma_unmap_single(priv->device,
Joao Pinto54139cf2017-04-06 09:49:09 +01003318 rx_q->rx_skbuff_dma[entry],
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003319 priv->dma_buf_sz,
3320 DMA_FROM_DEVICE);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00003321 }
3322 } else {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003323 struct sk_buff *skb;
Giuseppe CAVALLARO3eeb2992010-07-27 00:09:47 +00003324 int frame_len;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003325 unsigned int des;
3326
3327 if (unlikely(priv->synopsys_id >= DWMAC_CORE_4_00))
Michael Weiserf8be0d72016-11-14 18:58:05 +01003328 des = le32_to_cpu(p->des0);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003329 else
Michael Weiserf8be0d72016-11-14 18:58:05 +01003330 des = le32_to_cpu(p->des2);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003331
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003332 frame_len = priv->hw->desc->get_rx_frame_len(p, coe);
3333
LABBE Corentin8d45e422017-02-08 09:31:08 +01003334 /* If frame length is greater than skb buffer size
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003335 * (preallocated during init) then the packet is
3336 * ignored
3337 */
Giuseppe CAVALLAROe527c4a2015-11-26 08:35:45 +01003338 if (frame_len > priv->dma_buf_sz) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01003339 netdev_err(priv->dev,
3340 "len %d larger than size (%d)\n",
3341 frame_len, priv->dma_buf_sz);
Giuseppe CAVALLAROe527c4a2015-11-26 08:35:45 +01003342 priv->dev->stats.rx_length_errors++;
3343 break;
3344 }
3345
Giuseppe CAVALLARO3eeb2992010-07-27 00:09:47 +00003346 /* ACS is set; GMAC core strips PAD/FCS for IEEE 802.3
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003347 * Type frames (LLC/LLC-SNAP)
3348 */
Giuseppe CAVALLARO3eeb2992010-07-27 00:09:47 +00003349 if (unlikely(status != llc_snap))
3350 frame_len -= ETH_FCS_LEN;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003351
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02003352 if (netif_msg_rx_status(priv)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01003353 netdev_dbg(priv->dev, "\tdesc: %p [entry %d] buff=0x%x\n",
3354 p, entry, des);
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02003355 if (frame_len > ETH_FRAME_LEN)
LABBE Corentin38ddc592016-11-16 20:09:39 +01003356 netdev_dbg(priv->dev, "frame size %d, COE: %d\n",
3357 frame_len, status);
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02003358 }
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01003359
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003360 /* The zero-copy is always used for all the sizes
3361 * in case of GMAC4 because it needs
3362 * to refill the used descriptors, always.
3363 */
3364 if (unlikely(!priv->plat->has_gmac4 &&
3365 ((frame_len < priv->rx_copybreak) ||
Joao Pinto54139cf2017-04-06 09:49:09 +01003366 stmmac_rx_threshold_count(rx_q)))) {
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01003367 skb = netdev_alloc_skb_ip_align(priv->dev,
3368 frame_len);
3369 if (unlikely(!skb)) {
3370 if (net_ratelimit())
3371 dev_warn(priv->device,
3372 "packet dropped\n");
3373 priv->dev->stats.rx_dropped++;
3374 break;
3375 }
3376
3377 dma_sync_single_for_cpu(priv->device,
Joao Pinto54139cf2017-04-06 09:49:09 +01003378 rx_q->rx_skbuff_dma
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01003379 [entry], frame_len,
3380 DMA_FROM_DEVICE);
3381 skb_copy_to_linear_data(skb,
Joao Pinto54139cf2017-04-06 09:49:09 +01003382 rx_q->
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01003383 rx_skbuff[entry]->data,
3384 frame_len);
3385
3386 skb_put(skb, frame_len);
3387 dma_sync_single_for_device(priv->device,
Joao Pinto54139cf2017-04-06 09:49:09 +01003388 rx_q->rx_skbuff_dma
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01003389 [entry], frame_len,
3390 DMA_FROM_DEVICE);
3391 } else {
Joao Pinto54139cf2017-04-06 09:49:09 +01003392 skb = rx_q->rx_skbuff[entry];
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01003393 if (unlikely(!skb)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01003394 netdev_err(priv->dev,
3395 "%s: Inconsistent Rx chain\n",
3396 priv->dev->name);
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01003397 priv->dev->stats.rx_dropped++;
3398 break;
3399 }
3400 prefetch(skb->data - NET_IP_ALIGN);
Joao Pinto54139cf2017-04-06 09:49:09 +01003401 rx_q->rx_skbuff[entry] = NULL;
3402 rx_q->rx_zeroc_thresh++;
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01003403
3404 skb_put(skb, frame_len);
3405 dma_unmap_single(priv->device,
Joao Pinto54139cf2017-04-06 09:49:09 +01003406 rx_q->rx_skbuff_dma[entry],
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01003407 priv->dma_buf_sz,
3408 DMA_FROM_DEVICE);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003409 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003410
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003411 if (netif_msg_pktdata(priv)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01003412 netdev_dbg(priv->dev, "frame received (%dbytes)",
3413 frame_len);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003414 print_pkt(skb->data, frame_len);
3415 }
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02003416
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +01003417 stmmac_get_rx_hwtstamp(priv, p, np, skb);
3418
Vince Bridgersb9381982014-01-14 13:42:05 -06003419 stmmac_rx_vlan(priv->dev, skb);
3420
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003421 skb->protocol = eth_type_trans(skb, priv->dev);
3422
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003423 if (unlikely(!coe))
Eric Dumazetbc8acf22010-09-02 13:07:41 -07003424 skb_checksum_none_assert(skb);
Giuseppe CAVALLARO62a2ab92012-11-25 23:10:43 +00003425 else
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003426 skb->ip_summed = CHECKSUM_UNNECESSARY;
Giuseppe CAVALLARO62a2ab92012-11-25 23:10:43 +00003427
Joao Pintoc22a3f42017-04-06 09:49:11 +01003428 napi_gro_receive(&rx_q->napi, skb);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003429
3430 priv->dev->stats.rx_packets++;
3431 priv->dev->stats.rx_bytes += frame_len;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003432 }
3433 entry = next_entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003434 }
3435
Joao Pinto54139cf2017-04-06 09:49:09 +01003436 stmmac_rx_refill(priv, queue);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003437
3438 priv->xstats.rx_pkt_n += count;
3439
3440 return count;
3441}
3442
3443/**
3444 * stmmac_poll - stmmac poll method (NAPI)
3445 * @napi : pointer to the napi structure.
3446 * @budget : maximum number of packets that the current CPU can receive from
3447 * all interfaces.
3448 * Description :
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00003449 * To look at the incoming frames and clear the tx resources.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003450 */
3451static int stmmac_poll(struct napi_struct *napi, int budget)
3452{
Joao Pintoc22a3f42017-04-06 09:49:11 +01003453 struct stmmac_rx_queue *rx_q =
3454 container_of(napi, struct stmmac_rx_queue, napi);
3455 struct stmmac_priv *priv = rx_q->priv_data;
Joao Pintoce736782017-04-06 09:49:10 +01003456 u32 tx_count = priv->plat->tx_queues_to_use;
Joao Pintoc22a3f42017-04-06 09:49:11 +01003457 u32 chan = rx_q->queue_index;
Joao Pinto54139cf2017-04-06 09:49:09 +01003458 int work_done = 0;
Joao Pintoc22a3f42017-04-06 09:49:11 +01003459 u32 queue;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003460
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00003461 priv->xstats.napi_poll++;
Joao Pintoce736782017-04-06 09:49:10 +01003462
3463 /* check all the queues */
3464 for (queue = 0; queue < tx_count; queue++)
3465 stmmac_tx_clean(priv, queue);
3466
Joao Pintoc22a3f42017-04-06 09:49:11 +01003467 work_done = stmmac_rx(priv, budget, rx_q->queue_index);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003468 if (work_done < budget) {
Eric Dumazet6ad20162017-01-30 08:22:01 -08003469 napi_complete_done(napi, work_done);
Joao Pinto4f513ec2017-03-15 11:04:46 +00003470 stmmac_enable_dma_irq(priv, chan);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003471 }
3472 return work_done;
3473}
3474
3475/**
3476 * stmmac_tx_timeout
3477 * @dev : Pointer to net device structure
3478 * Description: this function is called when a packet transmission fails to
Giuseppe CAVALLARO7284a3f2012-11-25 23:10:41 +00003479 * complete within a reasonable time. The driver will mark the error in the
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003480 * netdev structure and arrange for the device to be reset to a sane state
3481 * in order to transmit a new packet.
3482 */
3483static void stmmac_tx_timeout(struct net_device *dev)
3484{
3485 struct stmmac_priv *priv = netdev_priv(dev);
Joao Pintoce736782017-04-06 09:49:10 +01003486 u32 tx_count = priv->plat->tx_queues_to_use;
3487 u32 chan;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003488
3489 /* Clear Tx resources and restart transmitting again */
Joao Pintoce736782017-04-06 09:49:10 +01003490 for (chan = 0; chan < tx_count; chan++)
3491 stmmac_tx_err(priv, chan);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003492}
3493
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003494/**
Jiri Pirko01789342011-08-16 06:29:00 +00003495 * stmmac_set_rx_mode - entry point for multicast addressing
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003496 * @dev : pointer to the device structure
3497 * Description:
3498 * This function is a driver entry point which gets called by the kernel
3499 * whenever multicast addresses must be enabled/disabled.
3500 * Return value:
3501 * void.
3502 */
Jiri Pirko01789342011-08-16 06:29:00 +00003503static void stmmac_set_rx_mode(struct net_device *dev)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003504{
3505 struct stmmac_priv *priv = netdev_priv(dev);
3506
Vince Bridgers3b57de92014-07-31 15:49:17 -05003507 priv->hw->mac->set_filter(priv->hw, dev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003508}
3509
3510/**
3511 * stmmac_change_mtu - entry point to change MTU size for the device.
3512 * @dev : device pointer.
3513 * @new_mtu : the new MTU size for the device.
3514 * Description: the Maximum Transfer Unit (MTU) is used by the network layer
3515 * to drive packet transmission. Ethernet has an MTU of 1500 octets
3516 * (ETH_DATA_LEN). This value can be changed with ifconfig.
3517 * Return value:
3518 * 0 on success and an appropriate (-)ve integer as defined in errno.h
3519 * file on failure.
3520 */
3521static int stmmac_change_mtu(struct net_device *dev, int new_mtu)
3522{
LABBE Corentin38ddc592016-11-16 20:09:39 +01003523 struct stmmac_priv *priv = netdev_priv(dev);
3524
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003525 if (netif_running(dev)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01003526 netdev_err(priv->dev, "must be stopped to change its MTU\n");
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003527 return -EBUSY;
3528 }
3529
Michał Mirosław5e982f32011-04-09 02:46:55 +00003530 dev->mtu = new_mtu;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003531
Michał Mirosław5e982f32011-04-09 02:46:55 +00003532 netdev_update_features(dev);
3533
3534 return 0;
3535}
3536
Michał Mirosławc8f44af2011-11-15 15:29:55 +00003537static netdev_features_t stmmac_fix_features(struct net_device *dev,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003538 netdev_features_t features)
Michał Mirosław5e982f32011-04-09 02:46:55 +00003539{
3540 struct stmmac_priv *priv = netdev_priv(dev);
3541
Deepak SIKRI38912bd2012-04-04 04:33:21 +00003542 if (priv->plat->rx_coe == STMMAC_RX_COE_NONE)
Michał Mirosław5e982f32011-04-09 02:46:55 +00003543 features &= ~NETIF_F_RXCSUM;
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02003544
Michał Mirosław5e982f32011-04-09 02:46:55 +00003545 if (!priv->plat->tx_coe)
Tom Herberta1882222015-12-14 11:19:43 -08003546 features &= ~NETIF_F_CSUM_MASK;
Michał Mirosław5e982f32011-04-09 02:46:55 +00003547
Giuseppe CAVALLAROebbb2932010-09-17 03:23:40 +00003548 /* Some GMAC devices have a bugged Jumbo frame support that
3549 * needs to have the Tx COE disabled for oversized frames
3550 * (due to limited buffer sizes). In this case we disable
LABBE Corentin8d45e422017-02-08 09:31:08 +01003551 * the TX csum insertion in the TDES and not use SF.
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003552 */
Michał Mirosław5e982f32011-04-09 02:46:55 +00003553 if (priv->plat->bugged_jumbo && (dev->mtu > ETH_DATA_LEN))
Tom Herberta1882222015-12-14 11:19:43 -08003554 features &= ~NETIF_F_CSUM_MASK;
Giuseppe CAVALLAROebbb2932010-09-17 03:23:40 +00003555
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003556 /* Disable tso if asked by ethtool */
3557 if ((priv->plat->tso_en) && (priv->dma_cap.tsoen)) {
3558 if (features & NETIF_F_TSO)
3559 priv->tso = true;
3560 else
3561 priv->tso = false;
3562 }
3563
Michał Mirosław5e982f32011-04-09 02:46:55 +00003564 return features;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003565}
3566
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02003567static int stmmac_set_features(struct net_device *netdev,
3568 netdev_features_t features)
3569{
3570 struct stmmac_priv *priv = netdev_priv(netdev);
3571
3572 /* Keep the COE Type in case of csum is supporting */
3573 if (features & NETIF_F_RXCSUM)
3574 priv->hw->rx_csum = priv->plat->rx_coe;
3575 else
3576 priv->hw->rx_csum = 0;
3577 /* No check needed because rx_coe has been set before and it will be
3578 * fixed in case of issue.
3579 */
3580 priv->hw->mac->rx_ipc(priv->hw);
3581
3582 return 0;
3583}
3584
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00003585/**
3586 * stmmac_interrupt - main ISR
3587 * @irq: interrupt number.
3588 * @dev_id: to pass the net device pointer.
3589 * Description: this is the main driver interrupt service routine.
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01003590 * It can call:
3591 * o DMA service routine (to manage incoming frame reception and transmission
3592 * status)
3593 * o Core interrupts to manage: remote wake-up, management counter, LPI
3594 * interrupts.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00003595 */
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003596static irqreturn_t stmmac_interrupt(int irq, void *dev_id)
3597{
3598 struct net_device *dev = (struct net_device *)dev_id;
3599 struct stmmac_priv *priv = netdev_priv(dev);
Joao Pinto7bac4e12017-03-15 11:04:55 +00003600 u32 rx_cnt = priv->plat->rx_queues_to_use;
3601 u32 tx_cnt = priv->plat->tx_queues_to_use;
3602 u32 queues_count;
3603 u32 queue;
3604
3605 queues_count = (rx_cnt > tx_cnt) ? rx_cnt : tx_cnt;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003606
Srinivas Kandagatla89f7f2c2014-01-16 10:53:00 +00003607 if (priv->irq_wake)
3608 pm_wakeup_event(priv->device, 0);
3609
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003610 if (unlikely(!dev)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01003611 netdev_err(priv->dev, "%s: invalid dev pointer\n", __func__);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003612 return IRQ_NONE;
3613 }
3614
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00003615 /* To handle GMAC own interrupts */
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003616 if ((priv->plat->has_gmac) || (priv->plat->has_gmac4)) {
Vince Bridgers7ed24bb2014-07-31 15:49:13 -05003617 int status = priv->hw->mac->host_irq_status(priv->hw,
Giuseppe CAVALLARO0982a0f2013-03-26 04:43:07 +00003618 &priv->xstats);
Joao Pinto8f71a882017-03-10 18:24:57 +00003619
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00003620 if (unlikely(status)) {
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00003621 /* For LPI we need to save the tx status */
Giuseppe CAVALLARO0982a0f2013-03-26 04:43:07 +00003622 if (status & CORE_IRQ_TX_PATH_IN_LPI_MODE)
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00003623 priv->tx_path_in_lpi_mode = true;
Giuseppe CAVALLARO0982a0f2013-03-26 04:43:07 +00003624 if (status & CORE_IRQ_TX_PATH_EXIT_LPI_MODE)
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00003625 priv->tx_path_in_lpi_mode = false;
Joao Pinto7bac4e12017-03-15 11:04:55 +00003626 }
3627
3628 if (priv->synopsys_id >= DWMAC_CORE_4_00) {
3629 for (queue = 0; queue < queues_count; queue++) {
Joao Pinto54139cf2017-04-06 09:49:09 +01003630 struct stmmac_rx_queue *rx_q =
3631 &priv->rx_queue[queue];
3632
Joao Pinto7bac4e12017-03-15 11:04:55 +00003633 status |=
3634 priv->hw->mac->host_mtl_irq_status(priv->hw,
3635 queue);
3636
3637 if (status & CORE_IRQ_MTL_RX_OVERFLOW &&
3638 priv->hw->dma->set_rx_tail_ptr)
3639 priv->hw->dma->set_rx_tail_ptr(priv->ioaddr,
Joao Pinto54139cf2017-04-06 09:49:09 +01003640 rx_q->rx_tail_addr,
Joao Pinto7bac4e12017-03-15 11:04:55 +00003641 queue);
3642 }
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00003643 }
Giuseppe CAVALLARO70523e632016-06-24 15:16:24 +02003644
3645 /* PCS link status */
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +02003646 if (priv->hw->pcs) {
Giuseppe CAVALLARO70523e632016-06-24 15:16:24 +02003647 if (priv->xstats.pcs_link)
3648 netif_carrier_on(dev);
3649 else
3650 netif_carrier_off(dev);
3651 }
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00003652 }
3653
3654 /* To handle DMA interrupts */
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00003655 stmmac_dma_interrupt(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003656
3657 return IRQ_HANDLED;
3658}
3659
3660#ifdef CONFIG_NET_POLL_CONTROLLER
3661/* Polling receive - used by NETCONSOLE and other diagnostic tools
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003662 * to allow network I/O with interrupts disabled.
3663 */
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003664static void stmmac_poll_controller(struct net_device *dev)
3665{
3666 disable_irq(dev->irq);
3667 stmmac_interrupt(dev->irq, dev);
3668 enable_irq(dev->irq);
3669}
3670#endif
3671
3672/**
3673 * stmmac_ioctl - Entry point for the Ioctl
3674 * @dev: Device pointer.
3675 * @rq: An IOCTL specefic structure, that can contain a pointer to
3676 * a proprietary structure used to pass information to the driver.
3677 * @cmd: IOCTL command
3678 * Description:
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00003679 * Currently it supports the phy_mii_ioctl(...) and HW time stamping.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003680 */
3681static int stmmac_ioctl(struct net_device *dev, struct ifreq *rq, int cmd)
3682{
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00003683 int ret = -EOPNOTSUPP;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003684
3685 if (!netif_running(dev))
3686 return -EINVAL;
3687
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00003688 switch (cmd) {
3689 case SIOCGMIIPHY:
3690 case SIOCGMIIREG:
3691 case SIOCSMIIREG:
Philippe Reynesd6d50c72016-10-03 08:28:19 +02003692 if (!dev->phydev)
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00003693 return -EINVAL;
Philippe Reynesd6d50c72016-10-03 08:28:19 +02003694 ret = phy_mii_ioctl(dev->phydev, rq, cmd);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00003695 break;
3696 case SIOCSHWTSTAMP:
3697 ret = stmmac_hwtstamp_ioctl(dev, rq);
3698 break;
3699 default:
3700 break;
3701 }
Richard Cochran28b04112010-07-17 08:48:55 +00003702
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003703 return ret;
3704}
3705
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +01003706#ifdef CONFIG_DEBUG_FS
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003707static struct dentry *stmmac_fs_dir;
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003708
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003709static void sysfs_display_ring(void *head, int size, int extend_desc,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003710 struct seq_file *seq)
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003711{
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003712 int i;
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003713 struct dma_extended_desc *ep = (struct dma_extended_desc *)head;
3714 struct dma_desc *p = (struct dma_desc *)head;
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003715
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003716 for (i = 0; i < size; i++) {
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003717 if (extend_desc) {
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003718 seq_printf(seq, "%d [0x%x]: 0x%x 0x%x 0x%x 0x%x\n",
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003719 i, (unsigned int)virt_to_phys(ep),
Michael Weiserf8be0d72016-11-14 18:58:05 +01003720 le32_to_cpu(ep->basic.des0),
3721 le32_to_cpu(ep->basic.des1),
3722 le32_to_cpu(ep->basic.des2),
3723 le32_to_cpu(ep->basic.des3));
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003724 ep++;
3725 } else {
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003726 seq_printf(seq, "%d [0x%x]: 0x%x 0x%x 0x%x 0x%x\n",
Niklas Cassel66c25f62017-05-15 10:56:06 +02003727 i, (unsigned int)virt_to_phys(p),
Michael Weiserf8be0d72016-11-14 18:58:05 +01003728 le32_to_cpu(p->des0), le32_to_cpu(p->des1),
3729 le32_to_cpu(p->des2), le32_to_cpu(p->des3));
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003730 p++;
3731 }
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003732 seq_printf(seq, "\n");
3733 }
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003734}
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003735
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003736static int stmmac_sysfs_ring_read(struct seq_file *seq, void *v)
3737{
3738 struct net_device *dev = seq->private;
3739 struct stmmac_priv *priv = netdev_priv(dev);
Joao Pinto54139cf2017-04-06 09:49:09 +01003740 u32 rx_count = priv->plat->rx_queues_to_use;
Joao Pintoce736782017-04-06 09:49:10 +01003741 u32 tx_count = priv->plat->tx_queues_to_use;
Joao Pinto54139cf2017-04-06 09:49:09 +01003742 u32 queue;
3743
3744 for (queue = 0; queue < rx_count; queue++) {
3745 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
3746
3747 seq_printf(seq, "RX Queue %d:\n", queue);
3748
3749 if (priv->extend_desc) {
3750 seq_printf(seq, "Extended descriptor ring:\n");
3751 sysfs_display_ring((void *)rx_q->dma_erx,
3752 DMA_RX_SIZE, 1, seq);
3753 } else {
3754 seq_printf(seq, "Descriptor ring:\n");
3755 sysfs_display_ring((void *)rx_q->dma_rx,
3756 DMA_RX_SIZE, 0, seq);
3757 }
3758 }
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003759
Joao Pintoce736782017-04-06 09:49:10 +01003760 for (queue = 0; queue < tx_count; queue++) {
3761 struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
3762
3763 seq_printf(seq, "TX Queue %d:\n", queue);
3764
3765 if (priv->extend_desc) {
3766 seq_printf(seq, "Extended descriptor ring:\n");
3767 sysfs_display_ring((void *)tx_q->dma_etx,
3768 DMA_TX_SIZE, 1, seq);
3769 } else {
3770 seq_printf(seq, "Descriptor ring:\n");
3771 sysfs_display_ring((void *)tx_q->dma_tx,
3772 DMA_TX_SIZE, 0, seq);
3773 }
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003774 }
3775
3776 return 0;
3777}
3778
3779static int stmmac_sysfs_ring_open(struct inode *inode, struct file *file)
3780{
3781 return single_open(file, stmmac_sysfs_ring_read, inode->i_private);
3782}
3783
Pavel Machek22d3efe2016-11-28 12:55:59 +01003784/* Debugfs files, should appear in /sys/kernel/debug/stmmaceth/eth0 */
3785
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003786static const struct file_operations stmmac_rings_status_fops = {
3787 .owner = THIS_MODULE,
3788 .open = stmmac_sysfs_ring_open,
3789 .read = seq_read,
3790 .llseek = seq_lseek,
Djalal Harouni74863942012-05-20 13:55:30 +00003791 .release = single_release,
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003792};
3793
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003794static int stmmac_sysfs_dma_cap_read(struct seq_file *seq, void *v)
3795{
3796 struct net_device *dev = seq->private;
3797 struct stmmac_priv *priv = netdev_priv(dev);
3798
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00003799 if (!priv->hw_cap_support) {
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003800 seq_printf(seq, "DMA HW features not supported\n");
3801 return 0;
3802 }
3803
3804 seq_printf(seq, "==============================\n");
3805 seq_printf(seq, "\tDMA HW features\n");
3806 seq_printf(seq, "==============================\n");
3807
Pavel Machek22d3efe2016-11-28 12:55:59 +01003808 seq_printf(seq, "\t10/100 Mbps: %s\n",
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003809 (priv->dma_cap.mbps_10_100) ? "Y" : "N");
Pavel Machek22d3efe2016-11-28 12:55:59 +01003810 seq_printf(seq, "\t1000 Mbps: %s\n",
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003811 (priv->dma_cap.mbps_1000) ? "Y" : "N");
Pavel Machek22d3efe2016-11-28 12:55:59 +01003812 seq_printf(seq, "\tHalf duplex: %s\n",
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003813 (priv->dma_cap.half_duplex) ? "Y" : "N");
3814 seq_printf(seq, "\tHash Filter: %s\n",
3815 (priv->dma_cap.hash_filter) ? "Y" : "N");
3816 seq_printf(seq, "\tMultiple MAC address registers: %s\n",
3817 (priv->dma_cap.multi_addr) ? "Y" : "N");
LABBE Corentin8d45e422017-02-08 09:31:08 +01003818 seq_printf(seq, "\tPCS (TBI/SGMII/RTBI PHY interfaces): %s\n",
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003819 (priv->dma_cap.pcs) ? "Y" : "N");
3820 seq_printf(seq, "\tSMA (MDIO) Interface: %s\n",
3821 (priv->dma_cap.sma_mdio) ? "Y" : "N");
3822 seq_printf(seq, "\tPMT Remote wake up: %s\n",
3823 (priv->dma_cap.pmt_remote_wake_up) ? "Y" : "N");
3824 seq_printf(seq, "\tPMT Magic Frame: %s\n",
3825 (priv->dma_cap.pmt_magic_frame) ? "Y" : "N");
3826 seq_printf(seq, "\tRMON module: %s\n",
3827 (priv->dma_cap.rmon) ? "Y" : "N");
3828 seq_printf(seq, "\tIEEE 1588-2002 Time Stamp: %s\n",
3829 (priv->dma_cap.time_stamp) ? "Y" : "N");
Pavel Machek22d3efe2016-11-28 12:55:59 +01003830 seq_printf(seq, "\tIEEE 1588-2008 Advanced Time Stamp: %s\n",
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003831 (priv->dma_cap.atime_stamp) ? "Y" : "N");
Pavel Machek22d3efe2016-11-28 12:55:59 +01003832 seq_printf(seq, "\t802.3az - Energy-Efficient Ethernet (EEE): %s\n",
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003833 (priv->dma_cap.eee) ? "Y" : "N");
3834 seq_printf(seq, "\tAV features: %s\n", (priv->dma_cap.av) ? "Y" : "N");
3835 seq_printf(seq, "\tChecksum Offload in TX: %s\n",
3836 (priv->dma_cap.tx_coe) ? "Y" : "N");
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003837 if (priv->synopsys_id >= DWMAC_CORE_4_00) {
3838 seq_printf(seq, "\tIP Checksum Offload in RX: %s\n",
3839 (priv->dma_cap.rx_coe) ? "Y" : "N");
3840 } else {
3841 seq_printf(seq, "\tIP Checksum Offload (type1) in RX: %s\n",
3842 (priv->dma_cap.rx_coe_type1) ? "Y" : "N");
3843 seq_printf(seq, "\tIP Checksum Offload (type2) in RX: %s\n",
3844 (priv->dma_cap.rx_coe_type2) ? "Y" : "N");
3845 }
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003846 seq_printf(seq, "\tRXFIFO > 2048bytes: %s\n",
3847 (priv->dma_cap.rxfifo_over_2048) ? "Y" : "N");
3848 seq_printf(seq, "\tNumber of Additional RX channel: %d\n",
3849 priv->dma_cap.number_rx_channel);
3850 seq_printf(seq, "\tNumber of Additional TX channel: %d\n",
3851 priv->dma_cap.number_tx_channel);
3852 seq_printf(seq, "\tEnhanced descriptors: %s\n",
3853 (priv->dma_cap.enh_desc) ? "Y" : "N");
3854
3855 return 0;
3856}
3857
3858static int stmmac_sysfs_dma_cap_open(struct inode *inode, struct file *file)
3859{
3860 return single_open(file, stmmac_sysfs_dma_cap_read, inode->i_private);
3861}
3862
3863static const struct file_operations stmmac_dma_cap_fops = {
3864 .owner = THIS_MODULE,
3865 .open = stmmac_sysfs_dma_cap_open,
3866 .read = seq_read,
3867 .llseek = seq_lseek,
Djalal Harouni74863942012-05-20 13:55:30 +00003868 .release = single_release,
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003869};
3870
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003871static int stmmac_init_fs(struct net_device *dev)
3872{
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003873 struct stmmac_priv *priv = netdev_priv(dev);
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003874
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003875 /* Create per netdev entries */
3876 priv->dbgfs_dir = debugfs_create_dir(dev->name, stmmac_fs_dir);
3877
3878 if (!priv->dbgfs_dir || IS_ERR(priv->dbgfs_dir)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01003879 netdev_err(priv->dev, "ERROR failed to create debugfs directory\n");
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003880
3881 return -ENOMEM;
3882 }
3883
3884 /* Entry to report DMA RX/TX rings */
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003885 priv->dbgfs_rings_status =
3886 debugfs_create_file("descriptors_status", S_IRUGO,
3887 priv->dbgfs_dir, dev,
3888 &stmmac_rings_status_fops);
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003889
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003890 if (!priv->dbgfs_rings_status || IS_ERR(priv->dbgfs_rings_status)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01003891 netdev_err(priv->dev, "ERROR creating stmmac ring debugfs file\n");
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003892 debugfs_remove_recursive(priv->dbgfs_dir);
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003893
3894 return -ENOMEM;
3895 }
3896
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003897 /* Entry to report the DMA HW features */
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003898 priv->dbgfs_dma_cap = debugfs_create_file("dma_cap", S_IRUGO,
3899 priv->dbgfs_dir,
3900 dev, &stmmac_dma_cap_fops);
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003901
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003902 if (!priv->dbgfs_dma_cap || IS_ERR(priv->dbgfs_dma_cap)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01003903 netdev_err(priv->dev, "ERROR creating stmmac MMC debugfs file\n");
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003904 debugfs_remove_recursive(priv->dbgfs_dir);
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003905
3906 return -ENOMEM;
3907 }
3908
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003909 return 0;
3910}
3911
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003912static void stmmac_exit_fs(struct net_device *dev)
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003913{
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003914 struct stmmac_priv *priv = netdev_priv(dev);
3915
3916 debugfs_remove_recursive(priv->dbgfs_dir);
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003917}
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +01003918#endif /* CONFIG_DEBUG_FS */
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003919
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003920static const struct net_device_ops stmmac_netdev_ops = {
3921 .ndo_open = stmmac_open,
3922 .ndo_start_xmit = stmmac_xmit,
3923 .ndo_stop = stmmac_release,
3924 .ndo_change_mtu = stmmac_change_mtu,
Michał Mirosław5e982f32011-04-09 02:46:55 +00003925 .ndo_fix_features = stmmac_fix_features,
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02003926 .ndo_set_features = stmmac_set_features,
Jiri Pirko01789342011-08-16 06:29:00 +00003927 .ndo_set_rx_mode = stmmac_set_rx_mode,
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003928 .ndo_tx_timeout = stmmac_tx_timeout,
3929 .ndo_do_ioctl = stmmac_ioctl,
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003930#ifdef CONFIG_NET_POLL_CONTROLLER
3931 .ndo_poll_controller = stmmac_poll_controller,
3932#endif
3933 .ndo_set_mac_address = eth_mac_addr,
3934};
3935
3936/**
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003937 * stmmac_hw_init - Init the MAC device
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00003938 * @priv: driver private structure
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01003939 * Description: this function is to configure the MAC device according to
3940 * some platform parameters or the HW capability register. It prepares the
3941 * driver to use either ring or chain modes and to setup either enhanced or
3942 * normal descriptors.
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003943 */
3944static int stmmac_hw_init(struct stmmac_priv *priv)
3945{
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003946 struct mac_device_info *mac;
3947
3948 /* Identify the MAC HW device */
Marc Kleine-Budde03f2eec2012-04-03 22:13:01 +00003949 if (priv->plat->has_gmac) {
3950 priv->dev->priv_flags |= IFF_UNICAST_FLT;
Vince Bridgers3b57de92014-07-31 15:49:17 -05003951 mac = dwmac1000_setup(priv->ioaddr,
3952 priv->plat->multicast_filter_bins,
Alexandre TORGUEc623d142016-04-01 11:37:27 +02003953 priv->plat->unicast_filter_entries,
3954 &priv->synopsys_id);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003955 } else if (priv->plat->has_gmac4) {
3956 priv->dev->priv_flags |= IFF_UNICAST_FLT;
3957 mac = dwmac4_setup(priv->ioaddr,
3958 priv->plat->multicast_filter_bins,
3959 priv->plat->unicast_filter_entries,
3960 &priv->synopsys_id);
Marc Kleine-Budde03f2eec2012-04-03 22:13:01 +00003961 } else {
Alexandre TORGUEc623d142016-04-01 11:37:27 +02003962 mac = dwmac100_setup(priv->ioaddr, &priv->synopsys_id);
Marc Kleine-Budde03f2eec2012-04-03 22:13:01 +00003963 }
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003964 if (!mac)
3965 return -ENOMEM;
3966
3967 priv->hw = mac;
3968
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00003969 /* To use the chained or ring mode */
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003970 if (priv->synopsys_id >= DWMAC_CORE_4_00) {
3971 priv->hw->mode = &dwmac4_ring_mode_ops;
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00003972 } else {
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003973 if (chain_mode) {
3974 priv->hw->mode = &chain_mode_ops;
LABBE Corentin38ddc592016-11-16 20:09:39 +01003975 dev_info(priv->device, "Chain mode enabled\n");
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003976 priv->mode = STMMAC_CHAIN_MODE;
3977 } else {
3978 priv->hw->mode = &ring_mode_ops;
LABBE Corentin38ddc592016-11-16 20:09:39 +01003979 dev_info(priv->device, "Ring mode enabled\n");
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003980 priv->mode = STMMAC_RING_MODE;
3981 }
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00003982 }
3983
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003984 /* Get the HW capability (new GMAC newer than 3.50a) */
3985 priv->hw_cap_support = stmmac_get_hw_features(priv);
3986 if (priv->hw_cap_support) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01003987 dev_info(priv->device, "DMA HW capability register supported\n");
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003988
3989 /* We can override some gmac/dma configuration fields: e.g.
3990 * enh_desc, tx_coe (e.g. that are passed through the
3991 * platform) with the values from the HW capability
3992 * register (if supported).
3993 */
3994 priv->plat->enh_desc = priv->dma_cap.enh_desc;
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003995 priv->plat->pmt = priv->dma_cap.pmt_remote_wake_up;
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +02003996 priv->hw->pmt = priv->plat->pmt;
Deepak SIKRI38912bd2012-04-04 04:33:21 +00003997
Ezequiel Garciaa8df35d2016-05-16 12:41:07 -03003998 /* TXCOE doesn't work in thresh DMA mode */
3999 if (priv->plat->force_thresh_dma_mode)
4000 priv->plat->tx_coe = 0;
4001 else
4002 priv->plat->tx_coe = priv->dma_cap.tx_coe;
4003
Alexandre TORGUEf748be52016-04-01 11:37:34 +02004004 /* In case of GMAC4 rx_coe is from HW cap register. */
4005 priv->plat->rx_coe = priv->dma_cap.rx_coe;
Deepak SIKRI38912bd2012-04-04 04:33:21 +00004006
4007 if (priv->dma_cap.rx_coe_type2)
4008 priv->plat->rx_coe = STMMAC_RX_COE_TYPE2;
4009 else if (priv->dma_cap.rx_coe_type1)
4010 priv->plat->rx_coe = STMMAC_RX_COE_TYPE1;
4011
LABBE Corentin38ddc592016-11-16 20:09:39 +01004012 } else {
4013 dev_info(priv->device, "No HW DMA feature register supported\n");
4014 }
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004015
Alexandre TORGUEf748be52016-04-01 11:37:34 +02004016 /* To use alternate (extended), normal or GMAC4 descriptor structures */
4017 if (priv->synopsys_id >= DWMAC_CORE_4_00)
4018 priv->hw->desc = &dwmac4_desc_ops;
4019 else
4020 stmmac_selec_desc_mode(priv);
Byungho An61369d02013-06-28 16:35:32 +09004021
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02004022 if (priv->plat->rx_coe) {
4023 priv->hw->rx_csum = priv->plat->rx_coe;
LABBE Corentin38ddc592016-11-16 20:09:39 +01004024 dev_info(priv->device, "RX Checksum Offload Engine supported\n");
Alexandre TORGUEf748be52016-04-01 11:37:34 +02004025 if (priv->synopsys_id < DWMAC_CORE_4_00)
LABBE Corentin38ddc592016-11-16 20:09:39 +01004026 dev_info(priv->device, "COE Type %d\n", priv->hw->rx_csum);
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02004027 }
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004028 if (priv->plat->tx_coe)
LABBE Corentin38ddc592016-11-16 20:09:39 +01004029 dev_info(priv->device, "TX Checksum insertion supported\n");
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004030
4031 if (priv->plat->pmt) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01004032 dev_info(priv->device, "Wake-Up On Lan supported\n");
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004033 device_set_wakeup_capable(priv->device, 1);
4034 }
4035
Alexandre TORGUEf748be52016-04-01 11:37:34 +02004036 if (priv->dma_cap.tsoen)
LABBE Corentin38ddc592016-11-16 20:09:39 +01004037 dev_info(priv->device, "TSO supported\n");
Alexandre TORGUEf748be52016-04-01 11:37:34 +02004038
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00004039 return 0;
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004040}
4041
4042/**
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00004043 * stmmac_dvr_probe
4044 * @device: device pointer
Giuseppe CAVALLAROff3dd782012-06-04 19:22:55 +00004045 * @plat_dat: platform data pointer
Joachim Eastwoode56788c2015-05-20 20:03:07 +02004046 * @res: stmmac resource pointer
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00004047 * Description: this is the main probe function used to
4048 * call the alloc_etherdev, allocate the priv structure.
Andy Shevchenko9afec6e2015-01-27 18:38:03 +02004049 * Return:
Joachim Eastwood15ffac72015-05-20 20:03:08 +02004050 * returns 0 on success, otherwise errno.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004051 */
Joachim Eastwood15ffac72015-05-20 20:03:08 +02004052int stmmac_dvr_probe(struct device *device,
4053 struct plat_stmmacenet_data *plat_dat,
4054 struct stmmac_resources *res)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004055{
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00004056 struct net_device *ndev = NULL;
4057 struct stmmac_priv *priv;
Joao Pintoc22a3f42017-04-06 09:49:11 +01004058 int ret = 0;
4059 u32 queue;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004060
Joao Pintoc22a3f42017-04-06 09:49:11 +01004061 ndev = alloc_etherdev_mqs(sizeof(struct stmmac_priv),
4062 MTL_MAX_TX_QUEUES,
4063 MTL_MAX_RX_QUEUES);
Joe Perches41de8d42012-01-29 13:47:52 +00004064 if (!ndev)
Joachim Eastwood15ffac72015-05-20 20:03:08 +02004065 return -ENOMEM;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004066
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00004067 SET_NETDEV_DEV(ndev, device);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004068
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00004069 priv = netdev_priv(ndev);
4070 priv->device = device;
4071 priv->dev = ndev;
4072
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00004073 stmmac_set_ethtool_ops(ndev);
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004074 priv->pause = pause;
4075 priv->plat = plat_dat;
Joachim Eastwoode56788c2015-05-20 20:03:07 +02004076 priv->ioaddr = res->addr;
4077 priv->dev->base_addr = (unsigned long)res->addr;
4078
4079 priv->dev->irq = res->irq;
4080 priv->wol_irq = res->wol_irq;
4081 priv->lpi_irq = res->lpi_irq;
4082
4083 if (res->mac)
4084 memcpy(priv->dev->dev_addr, res->mac, ETH_ALEN);
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00004085
Joachim Eastwooda7a62682015-07-17 23:48:17 +02004086 dev_set_drvdata(device, priv->dev);
Joachim Eastwood803f8fc2015-05-20 20:03:06 +02004087
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004088 /* Verify driver arguments */
4089 stmmac_verify_args();
4090
4091 /* Override with kernel parameters if supplied XXX CRS XXX
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00004092 * this needs to have multiple instances
4093 */
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004094 if ((phyaddr >= 0) && (phyaddr <= 31))
4095 priv->plat->phy_addr = phyaddr;
4096
jpintof573c0b2017-01-09 12:35:09 +00004097 if (priv->plat->stmmac_rst)
4098 reset_control_deassert(priv->plat->stmmac_rst);
Chen-Yu Tsaic5e4ddb2014-01-17 21:24:41 +08004099
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004100 /* Init MAC and get the capabilities */
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00004101 ret = stmmac_hw_init(priv);
4102 if (ret)
Chen-Yu Tsai62866e92014-01-17 21:24:40 +08004103 goto error_hw_init;
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004104
Joao Pintoc22a3f42017-04-06 09:49:11 +01004105 /* Configure real RX and TX queues */
Joao Pintoc02b7a92017-04-10 11:32:14 +01004106 netif_set_real_num_rx_queues(ndev, priv->plat->rx_queues_to_use);
4107 netif_set_real_num_tx_queues(ndev, priv->plat->tx_queues_to_use);
Joao Pintoc22a3f42017-04-06 09:49:11 +01004108
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004109 ndev->netdev_ops = &stmmac_netdev_ops;
4110
4111 ndev->hw_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM |
4112 NETIF_F_RXCSUM;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02004113
4114 if ((priv->plat->tso_en) && (priv->dma_cap.tsoen)) {
4115 ndev->hw_features |= NETIF_F_TSO;
4116 priv->tso = true;
LABBE Corentin38ddc592016-11-16 20:09:39 +01004117 dev_info(priv->device, "TSO feature enabled\n");
Alexandre TORGUEf748be52016-04-01 11:37:34 +02004118 }
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00004119 ndev->features |= ndev->hw_features | NETIF_F_HIGHDMA;
4120 ndev->watchdog_timeo = msecs_to_jiffies(watchdog);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004121#ifdef STMMAC_VLAN_TAG_USED
4122 /* Both mac100 and gmac support receive VLAN tag detection */
Patrick McHardyf6469682013-04-19 02:04:27 +00004123 ndev->features |= NETIF_F_HW_VLAN_CTAG_RX;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004124#endif
4125 priv->msg_enable = netif_msg_init(debug, default_msg_level);
4126
Jarod Wilson44770e12016-10-17 15:54:17 -04004127 /* MTU range: 46 - hw-specific max */
4128 ndev->min_mtu = ETH_ZLEN - ETH_HLEN;
4129 if ((priv->plat->enh_desc) || (priv->synopsys_id >= DWMAC_CORE_4_00))
4130 ndev->max_mtu = JUMBO_LEN;
4131 else
4132 ndev->max_mtu = SKB_MAX_HEAD(NET_SKB_PAD + NET_IP_ALIGN);
Kweh, Hock Leonga2cd64f2017-01-07 17:32:03 +08004133 /* Will not overwrite ndev->max_mtu if plat->maxmtu > ndev->max_mtu
4134 * as well as plat->maxmtu < ndev->min_mtu which is a invalid range.
4135 */
4136 if ((priv->plat->maxmtu < ndev->max_mtu) &&
4137 (priv->plat->maxmtu >= ndev->min_mtu))
Jarod Wilson44770e12016-10-17 15:54:17 -04004138 ndev->max_mtu = priv->plat->maxmtu;
Kweh, Hock Leonga2cd64f2017-01-07 17:32:03 +08004139 else if (priv->plat->maxmtu < ndev->min_mtu)
Heiner Kallweitb618ab42017-01-15 19:19:00 +01004140 dev_warn(priv->device,
4141 "%s: warning: maxmtu having invalid value (%d)\n",
4142 __func__, priv->plat->maxmtu);
Jarod Wilson44770e12016-10-17 15:54:17 -04004143
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004144 if (flow_ctrl)
4145 priv->flow_ctrl = FLOW_AUTO; /* RX/TX pause on */
4146
Giuseppe CAVALLARO62a2ab92012-11-25 23:10:43 +00004147 /* Rx Watchdog is available in the COREs newer than the 3.40.
4148 * In some case, for example on bugged HW this feature
4149 * has to be disable and this can be done by passing the
4150 * riwt_off field from the platform.
4151 */
4152 if ((priv->synopsys_id >= DWMAC_CORE_3_50) && (!priv->plat->riwt_off)) {
4153 priv->use_riwt = 1;
Heiner Kallweitb618ab42017-01-15 19:19:00 +01004154 dev_info(priv->device,
4155 "Enable RX Mitigation via HW Watchdog Timer\n");
Giuseppe CAVALLARO62a2ab92012-11-25 23:10:43 +00004156 }
4157
Joao Pintoc22a3f42017-04-06 09:49:11 +01004158 for (queue = 0; queue < priv->plat->rx_queues_to_use; queue++) {
4159 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
4160
4161 netif_napi_add(ndev, &rx_q->napi, stmmac_poll,
4162 (8 * priv->plat->rx_queues_to_use));
4163 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004164
Vlad Lunguf8e96162010-11-29 22:52:52 +00004165 spin_lock_init(&priv->lock);
4166
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +00004167 /* If a specific clk_csr value is passed from the platform
4168 * this means that the CSR Clock Range selection cannot be
4169 * changed at run-time and it is fixed. Viceversa the driver'll try to
4170 * set the MDC clock dynamically according to the csr actual
4171 * clock input.
4172 */
4173 if (!priv->plat->clk_csr)
4174 stmmac_clk_csr_set(priv);
4175 else
4176 priv->clk_csr = priv->plat->clk_csr;
4177
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +00004178 stmmac_check_pcs_mode(priv);
4179
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +02004180 if (priv->hw->pcs != STMMAC_PCS_RGMII &&
4181 priv->hw->pcs != STMMAC_PCS_TBI &&
4182 priv->hw->pcs != STMMAC_PCS_RTBI) {
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +00004183 /* MDIO bus Registration */
4184 ret = stmmac_mdio_register(ndev);
4185 if (ret < 0) {
Heiner Kallweitb618ab42017-01-15 19:19:00 +01004186 dev_err(priv->device,
4187 "%s: MDIO bus (id: %d) registration failed",
4188 __func__, priv->plat->bus_id);
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +00004189 goto error_mdio_register;
4190 }
Francesco Virlinzi4bfcbd72012-04-18 19:48:20 +00004191 }
4192
Florian Fainelli57016592016-12-27 18:23:06 -08004193 ret = register_netdev(ndev);
Florian Fainellib2eb09a2016-12-28 15:44:41 -08004194 if (ret) {
Heiner Kallweitb618ab42017-01-15 19:19:00 +01004195 dev_err(priv->device, "%s: ERROR %i registering the device\n",
4196 __func__, ret);
Florian Fainellib2eb09a2016-12-28 15:44:41 -08004197 goto error_netdev_register;
4198 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004199
Florian Fainelli57016592016-12-27 18:23:06 -08004200 return ret;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004201
Viresh Kumar6a81c262012-07-30 14:39:41 -07004202error_netdev_register:
Florian Fainellib2eb09a2016-12-28 15:44:41 -08004203 if (priv->hw->pcs != STMMAC_PCS_RGMII &&
4204 priv->hw->pcs != STMMAC_PCS_TBI &&
4205 priv->hw->pcs != STMMAC_PCS_RTBI)
4206 stmmac_mdio_unregister(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004207error_mdio_register:
Joao Pintoc22a3f42017-04-06 09:49:11 +01004208 for (queue = 0; queue < priv->plat->rx_queues_to_use; queue++) {
4209 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
4210
4211 netif_napi_del(&rx_q->napi);
4212 }
Chen-Yu Tsai62866e92014-01-17 21:24:40 +08004213error_hw_init:
Dan Carpenter34a52f32010-12-20 21:34:56 +00004214 free_netdev(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004215
Joachim Eastwood15ffac72015-05-20 20:03:08 +02004216 return ret;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004217}
Andy Shevchenkob2e2f0c2014-11-10 12:38:59 +02004218EXPORT_SYMBOL_GPL(stmmac_dvr_probe);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004219
4220/**
4221 * stmmac_dvr_remove
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02004222 * @dev: device pointer
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004223 * Description: this function resets the TX/RX processes, disables the MAC RX/TX
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00004224 * changes the link status, releases the DMA descriptor rings.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004225 */
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02004226int stmmac_dvr_remove(struct device *dev)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004227{
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02004228 struct net_device *ndev = dev_get_drvdata(dev);
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00004229 struct stmmac_priv *priv = netdev_priv(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004230
LABBE Corentin38ddc592016-11-16 20:09:39 +01004231 netdev_info(priv->dev, "%s: removing driver", __func__);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004232
Joao Pintoae4f0d42017-03-15 11:04:47 +00004233 stmmac_stop_all_dma(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004234
LABBE Corentin270c7752017-03-23 14:40:22 +01004235 priv->hw->mac->set_mac(priv->ioaddr, false);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004236 netif_carrier_off(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004237 unregister_netdev(ndev);
jpintof573c0b2017-01-09 12:35:09 +00004238 if (priv->plat->stmmac_rst)
4239 reset_control_assert(priv->plat->stmmac_rst);
4240 clk_disable_unprepare(priv->plat->pclk);
4241 clk_disable_unprepare(priv->plat->stmmac_clk);
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +02004242 if (priv->hw->pcs != STMMAC_PCS_RGMII &&
4243 priv->hw->pcs != STMMAC_PCS_TBI &&
4244 priv->hw->pcs != STMMAC_PCS_RTBI)
Bryan O'Donoghuee7434712015-04-16 17:56:03 +01004245 stmmac_mdio_unregister(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004246 free_netdev(ndev);
4247
4248 return 0;
4249}
Andy Shevchenkob2e2f0c2014-11-10 12:38:59 +02004250EXPORT_SYMBOL_GPL(stmmac_dvr_remove);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004251
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01004252/**
4253 * stmmac_suspend - suspend callback
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02004254 * @dev: device pointer
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01004255 * Description: this is the function to suspend the device and it is called
4256 * by the platform driver to stop the network queue, release the resources,
4257 * program the PMT register (for WoL), clean and release driver resources.
4258 */
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02004259int stmmac_suspend(struct device *dev)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004260{
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02004261 struct net_device *ndev = dev_get_drvdata(dev);
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00004262 struct stmmac_priv *priv = netdev_priv(ndev);
Giuseppe CAVALLAROf8c5a872012-05-13 22:18:43 +00004263 unsigned long flags;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004264
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00004265 if (!ndev || !netif_running(ndev))
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004266 return 0;
4267
Philippe Reynesd6d50c72016-10-03 08:28:19 +02004268 if (ndev->phydev)
4269 phy_stop(ndev->phydev);
Francesco Virlinzi102463b2011-11-16 21:58:02 +00004270
Giuseppe CAVALLAROf8c5a872012-05-13 22:18:43 +00004271 spin_lock_irqsave(&priv->lock, flags);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004272
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00004273 netif_device_detach(ndev);
Joao Pintoc22a3f42017-04-06 09:49:11 +01004274 stmmac_stop_all_queues(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004275
Joao Pintoc22a3f42017-04-06 09:49:11 +01004276 stmmac_disable_all_queues(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004277
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00004278 /* Stop TX/RX DMA */
Joao Pintoae4f0d42017-03-15 11:04:47 +00004279 stmmac_stop_all_dma(priv);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00004280
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00004281 /* Enable Power down mode by programming the PMT regs */
Srinivas Kandagatla89f7f2c2014-01-16 10:53:00 +00004282 if (device_may_wakeup(priv->device)) {
Vince Bridgers7ed24bb2014-07-31 15:49:13 -05004283 priv->hw->mac->pmt(priv->hw, priv->wolopts);
Srinivas Kandagatla89f7f2c2014-01-16 10:53:00 +00004284 priv->irq_wake = 1;
4285 } else {
LABBE Corentin270c7752017-03-23 14:40:22 +01004286 priv->hw->mac->set_mac(priv->ioaddr, false);
Srinivas Kandagatladb88f102014-01-16 10:52:52 +00004287 pinctrl_pm_select_sleep_state(priv->device);
Giuseppe CAVALLAROba1377ff2012-04-04 04:33:25 +00004288 /* Disable clock in case of PWM is off */
jpintof573c0b2017-01-09 12:35:09 +00004289 clk_disable(priv->plat->pclk);
4290 clk_disable(priv->plat->stmmac_clk);
Giuseppe CAVALLAROba1377ff2012-04-04 04:33:25 +00004291 }
Giuseppe CAVALLAROf8c5a872012-05-13 22:18:43 +00004292 spin_unlock_irqrestore(&priv->lock, flags);
Vince Bridgers2d871aa2014-07-28 14:07:58 -05004293
LABBE Corentin4d869b02017-05-24 09:16:46 +02004294 priv->oldlink = false;
LABBE Corentinbd006322017-02-15 10:46:40 +01004295 priv->speed = SPEED_UNKNOWN;
4296 priv->oldduplex = DUPLEX_UNKNOWN;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004297 return 0;
4298}
Andy Shevchenkob2e2f0c2014-11-10 12:38:59 +02004299EXPORT_SYMBOL_GPL(stmmac_suspend);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004300
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01004301/**
Joao Pinto54139cf2017-04-06 09:49:09 +01004302 * stmmac_reset_queues_param - reset queue parameters
4303 * @dev: device pointer
4304 */
4305static void stmmac_reset_queues_param(struct stmmac_priv *priv)
4306{
4307 u32 rx_cnt = priv->plat->rx_queues_to_use;
Joao Pintoce736782017-04-06 09:49:10 +01004308 u32 tx_cnt = priv->plat->tx_queues_to_use;
Joao Pinto54139cf2017-04-06 09:49:09 +01004309 u32 queue;
4310
4311 for (queue = 0; queue < rx_cnt; queue++) {
4312 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
4313
4314 rx_q->cur_rx = 0;
4315 rx_q->dirty_rx = 0;
4316 }
4317
Joao Pintoce736782017-04-06 09:49:10 +01004318 for (queue = 0; queue < tx_cnt; queue++) {
4319 struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
4320
4321 tx_q->cur_tx = 0;
4322 tx_q->dirty_tx = 0;
4323 }
Joao Pinto54139cf2017-04-06 09:49:09 +01004324}
4325
4326/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01004327 * stmmac_resume - resume callback
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02004328 * @dev: device pointer
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01004329 * Description: when resume this function is invoked to setup the DMA and CORE
4330 * in a usable state.
4331 */
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02004332int stmmac_resume(struct device *dev)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004333{
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02004334 struct net_device *ndev = dev_get_drvdata(dev);
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00004335 struct stmmac_priv *priv = netdev_priv(ndev);
Giuseppe CAVALLAROf8c5a872012-05-13 22:18:43 +00004336 unsigned long flags;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004337
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00004338 if (!netif_running(ndev))
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004339 return 0;
4340
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004341 /* Power Down bit, into the PM register, is cleared
4342 * automatically as soon as a magic packet or a Wake-up frame
4343 * is received. Anyway, it's better to manually clear
4344 * this bit because it can generate problems while resuming
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00004345 * from another devices (e.g. serial console).
4346 */
Srinivas Kandagatla623997f2014-01-16 10:52:35 +00004347 if (device_may_wakeup(priv->device)) {
Vincent Palatinf55d84b2016-06-01 08:53:48 -07004348 spin_lock_irqsave(&priv->lock, flags);
Vince Bridgers7ed24bb2014-07-31 15:49:13 -05004349 priv->hw->mac->pmt(priv->hw, 0);
Vincent Palatinf55d84b2016-06-01 08:53:48 -07004350 spin_unlock_irqrestore(&priv->lock, flags);
Srinivas Kandagatla89f7f2c2014-01-16 10:53:00 +00004351 priv->irq_wake = 0;
Srinivas Kandagatla623997f2014-01-16 10:52:35 +00004352 } else {
Srinivas Kandagatladb88f102014-01-16 10:52:52 +00004353 pinctrl_pm_select_default_state(priv->device);
LABBE Corentin8d45e422017-02-08 09:31:08 +01004354 /* enable the clk previously disabled */
jpintof573c0b2017-01-09 12:35:09 +00004355 clk_enable(priv->plat->stmmac_clk);
4356 clk_enable(priv->plat->pclk);
Srinivas Kandagatla623997f2014-01-16 10:52:35 +00004357 /* reset the phy so that it's ready */
4358 if (priv->mii)
4359 stmmac_mdio_reset(priv->mii);
4360 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004361
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00004362 netif_device_attach(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004363
Vincent Palatinf55d84b2016-06-01 08:53:48 -07004364 spin_lock_irqsave(&priv->lock, flags);
4365
Joao Pinto54139cf2017-04-06 09:49:09 +01004366 stmmac_reset_queues_param(priv);
4367
Alexandre TORGUEf748be52016-04-01 11:37:34 +02004368 /* reset private mss value to force mss context settings at
4369 * next tso xmit (only used for gmac4).
4370 */
4371 priv->mss = 0;
4372
Giuseppe CAVALLAROae79a632015-12-04 07:21:06 +01004373 stmmac_clear_descriptors(priv);
4374
Huacai Chenfe1319292014-12-19 22:38:18 +08004375 stmmac_hw_setup(ndev, false);
Giuseppe CAVALLARO777da232014-11-04 17:08:09 +01004376 stmmac_init_tx_coalesce(priv);
Giuseppe CAVALLAROac316c72015-11-26 08:35:41 +01004377 stmmac_set_rx_mode(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004378
Joao Pintoc22a3f42017-04-06 09:49:11 +01004379 stmmac_enable_all_queues(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004380
Joao Pintoc22a3f42017-04-06 09:49:11 +01004381 stmmac_start_all_queues(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004382
Giuseppe CAVALLAROf8c5a872012-05-13 22:18:43 +00004383 spin_unlock_irqrestore(&priv->lock, flags);
Francesco Virlinzi102463b2011-11-16 21:58:02 +00004384
Philippe Reynesd6d50c72016-10-03 08:28:19 +02004385 if (ndev->phydev)
4386 phy_start(ndev->phydev);
Francesco Virlinzi102463b2011-11-16 21:58:02 +00004387
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004388 return 0;
4389}
Andy Shevchenkob2e2f0c2014-11-10 12:38:59 +02004390EXPORT_SYMBOL_GPL(stmmac_resume);
Giuseppe CAVALLAROba27ec62012-06-04 19:22:57 +00004391
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004392#ifndef MODULE
4393static int __init stmmac_cmdline_opt(char *str)
4394{
4395 char *opt;
4396
4397 if (!str || !*str)
4398 return -EINVAL;
4399 while ((opt = strsep(&str, ",")) != NULL) {
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00004400 if (!strncmp(opt, "debug:", 6)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00004401 if (kstrtoint(opt + 6, 0, &debug))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00004402 goto err;
4403 } else if (!strncmp(opt, "phyaddr:", 8)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00004404 if (kstrtoint(opt + 8, 0, &phyaddr))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00004405 goto err;
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00004406 } else if (!strncmp(opt, "buf_sz:", 7)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00004407 if (kstrtoint(opt + 7, 0, &buf_sz))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00004408 goto err;
4409 } else if (!strncmp(opt, "tc:", 3)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00004410 if (kstrtoint(opt + 3, 0, &tc))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00004411 goto err;
4412 } else if (!strncmp(opt, "watchdog:", 9)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00004413 if (kstrtoint(opt + 9, 0, &watchdog))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00004414 goto err;
4415 } else if (!strncmp(opt, "flow_ctrl:", 10)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00004416 if (kstrtoint(opt + 10, 0, &flow_ctrl))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00004417 goto err;
4418 } else if (!strncmp(opt, "pause:", 6)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00004419 if (kstrtoint(opt + 6, 0, &pause))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00004420 goto err;
Giuseppe CAVALLARO506f6692013-02-14 23:00:13 +00004421 } else if (!strncmp(opt, "eee_timer:", 10)) {
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00004422 if (kstrtoint(opt + 10, 0, &eee_timer))
4423 goto err;
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00004424 } else if (!strncmp(opt, "chain_mode:", 11)) {
4425 if (kstrtoint(opt + 11, 0, &chain_mode))
4426 goto err;
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00004427 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004428 }
4429 return 0;
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00004430
4431err:
4432 pr_err("%s: ERROR broken module parameter conversion", __func__);
4433 return -EINVAL;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004434}
4435
4436__setup("stmmaceth=", stmmac_cmdline_opt);
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00004437#endif /* MODULE */
Giuseppe Cavallaro6fc0d0f2011-12-23 14:21:20 -05004438
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07004439static int __init stmmac_init(void)
4440{
4441#ifdef CONFIG_DEBUG_FS
4442 /* Create debugfs main directory if it doesn't exist yet */
4443 if (!stmmac_fs_dir) {
4444 stmmac_fs_dir = debugfs_create_dir(STMMAC_RESOURCE_NAME, NULL);
4445
4446 if (!stmmac_fs_dir || IS_ERR(stmmac_fs_dir)) {
4447 pr_err("ERROR %s, debugfs create directory failed\n",
4448 STMMAC_RESOURCE_NAME);
4449
4450 return -ENOMEM;
4451 }
4452 }
4453#endif
4454
4455 return 0;
4456}
4457
4458static void __exit stmmac_exit(void)
4459{
4460#ifdef CONFIG_DEBUG_FS
4461 debugfs_remove_recursive(stmmac_fs_dir);
4462#endif
4463}
4464
4465module_init(stmmac_init)
4466module_exit(stmmac_exit)
4467
Giuseppe Cavallaro6fc0d0f2011-12-23 14:21:20 -05004468MODULE_DESCRIPTION("STMMAC 10/100/1000 Ethernet device driver");
4469MODULE_AUTHOR("Giuseppe Cavallaro <peppe.cavallaro@st.com>");
4470MODULE_LICENSE("GPL");