blob: 94c35c8d799d9f1e4f4b9fd78121600ad600505e [file] [log] [blame]
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001/*
Vasundhara Volamc7bb15a2013-03-06 20:05:05 +00002 * Copyright (C) 2005 - 2013 Emulex
Sathya Perla6b7c5b92009-03-11 23:32:03 -07003 * All rights reserved.
4 *
5 * This program is free software; you can redistribute it and/or
6 * modify it under the terms of the GNU General Public License version 2
7 * as published by the Free Software Foundation. The full GNU General
8 * Public License is included in this distribution in the file called COPYING.
9 *
10 * Contact Information:
Ajit Khaparded2145cd2011-03-16 08:20:46 +000011 * linux-drivers@emulex.com
Sathya Perla6b7c5b92009-03-11 23:32:03 -070012 *
Ajit Khaparded2145cd2011-03-16 08:20:46 +000013 * Emulex
14 * 3333 Susan Street
15 * Costa Mesa, CA 92626
Sathya Perla6b7c5b92009-03-11 23:32:03 -070016 */
17
Parav Pandit6a4ab662012-03-26 14:27:12 +000018#include <linux/module.h>
Sathya Perla6b7c5b92009-03-11 23:32:03 -070019#include "be.h"
Sathya Perla8788fdc2009-07-27 22:52:03 +000020#include "be_cmds.h"
Sathya Perla6b7c5b92009-03-11 23:32:03 -070021
Padmanabh Ratnakarf25b1192012-10-20 06:02:52 +000022static struct be_cmd_priv_map cmd_priv_map[] = {
23 {
24 OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG,
25 CMD_SUBSYSTEM_ETH,
26 BE_PRIV_LNKMGMT | BE_PRIV_VHADM |
27 BE_PRIV_DEVCFG | BE_PRIV_DEVSEC
28 },
29 {
30 OPCODE_COMMON_GET_FLOW_CONTROL,
31 CMD_SUBSYSTEM_COMMON,
32 BE_PRIV_LNKQUERY | BE_PRIV_VHADM |
33 BE_PRIV_DEVCFG | BE_PRIV_DEVSEC
34 },
35 {
36 OPCODE_COMMON_SET_FLOW_CONTROL,
37 CMD_SUBSYSTEM_COMMON,
38 BE_PRIV_LNKMGMT | BE_PRIV_VHADM |
39 BE_PRIV_DEVCFG | BE_PRIV_DEVSEC
40 },
41 {
42 OPCODE_ETH_GET_PPORT_STATS,
43 CMD_SUBSYSTEM_ETH,
44 BE_PRIV_LNKMGMT | BE_PRIV_VHADM |
45 BE_PRIV_DEVCFG | BE_PRIV_DEVSEC
46 },
47 {
48 OPCODE_COMMON_GET_PHY_DETAILS,
49 CMD_SUBSYSTEM_COMMON,
50 BE_PRIV_LNKMGMT | BE_PRIV_VHADM |
51 BE_PRIV_DEVCFG | BE_PRIV_DEVSEC
52 }
53};
54
55static bool be_cmd_allowed(struct be_adapter *adapter, u8 opcode,
56 u8 subsystem)
57{
58 int i;
59 int num_entries = sizeof(cmd_priv_map)/sizeof(struct be_cmd_priv_map);
60 u32 cmd_privileges = adapter->cmd_privileges;
61
62 for (i = 0; i < num_entries; i++)
63 if (opcode == cmd_priv_map[i].opcode &&
64 subsystem == cmd_priv_map[i].subsystem)
65 if (!(cmd_privileges & cmd_priv_map[i].priv_mask))
66 return false;
67
68 return true;
69}
70
Somnath Kotur3de09452011-09-30 07:25:05 +000071static inline void *embedded_payload(struct be_mcc_wrb *wrb)
72{
73 return wrb->payload.embedded_payload;
74}
Ajit Khaparde609ff3b2011-02-20 11:42:07 +000075
Sathya Perla8788fdc2009-07-27 22:52:03 +000076static void be_mcc_notify(struct be_adapter *adapter)
Sathya Perla5fb379e2009-06-18 00:02:59 +000077{
Sathya Perla8788fdc2009-07-27 22:52:03 +000078 struct be_queue_info *mccq = &adapter->mcc_obj.q;
Sathya Perla5fb379e2009-06-18 00:02:59 +000079 u32 val = 0;
80
Sathya Perla6589ade2011-11-10 19:18:00 +000081 if (be_error(adapter))
Ajit Khaparde7acc2082011-02-11 13:38:17 +000082 return;
Ajit Khaparde7acc2082011-02-11 13:38:17 +000083
Sathya Perla5fb379e2009-06-18 00:02:59 +000084 val |= mccq->id & DB_MCCQ_RING_ID_MASK;
85 val |= 1 << DB_MCCQ_NUM_POSTED_SHIFT;
Sathya Perlaf3eb62d2010-06-29 00:11:17 +000086
87 wmb();
Sathya Perla8788fdc2009-07-27 22:52:03 +000088 iowrite32(val, adapter->db + DB_MCCQ_OFFSET);
Sathya Perla5fb379e2009-06-18 00:02:59 +000089}
90
91/* To check if valid bit is set, check the entire word as we don't know
92 * the endianness of the data (old entry is host endian while a new entry is
93 * little endian) */
Sathya Perlaefd2e402009-07-27 22:53:10 +000094static inline bool be_mcc_compl_is_new(struct be_mcc_compl *compl)
Sathya Perla5fb379e2009-06-18 00:02:59 +000095{
Sathya Perla9e9ff4b2013-02-12 23:05:19 +000096 u32 flags;
97
Sathya Perla5fb379e2009-06-18 00:02:59 +000098 if (compl->flags != 0) {
Sathya Perla9e9ff4b2013-02-12 23:05:19 +000099 flags = le32_to_cpu(compl->flags);
100 if (flags & CQE_FLAGS_VALID_MASK) {
101 compl->flags = flags;
102 return true;
103 }
Sathya Perla5fb379e2009-06-18 00:02:59 +0000104 }
Sathya Perla9e9ff4b2013-02-12 23:05:19 +0000105 return false;
Sathya Perla5fb379e2009-06-18 00:02:59 +0000106}
107
108/* Need to reset the entire word that houses the valid bit */
Sathya Perlaefd2e402009-07-27 22:53:10 +0000109static inline void be_mcc_compl_use(struct be_mcc_compl *compl)
Sathya Perla5fb379e2009-06-18 00:02:59 +0000110{
111 compl->flags = 0;
112}
113
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000114static struct be_cmd_resp_hdr *be_decode_resp_hdr(u32 tag0, u32 tag1)
115{
116 unsigned long addr;
117
118 addr = tag1;
119 addr = ((addr << 16) << 16) | tag0;
120 return (void *)addr;
121}
122
Sathya Perla8788fdc2009-07-27 22:52:03 +0000123static int be_mcc_compl_process(struct be_adapter *adapter,
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000124 struct be_mcc_compl *compl)
Sathya Perla5fb379e2009-06-18 00:02:59 +0000125{
126 u16 compl_status, extd_status;
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000127 struct be_cmd_resp_hdr *resp_hdr;
128 u8 opcode = 0, subsystem = 0;
Sathya Perla5fb379e2009-06-18 00:02:59 +0000129
130 /* Just swap the status to host endian; mcc tag is opaquely copied
131 * from mcc_wrb */
132 be_dws_le_to_cpu(compl, 4);
133
134 compl_status = (compl->status >> CQE_STATUS_COMPL_SHIFT) &
135 CQE_STATUS_COMPL_MASK;
Sarveshwar Bandidd131e72010-05-25 16:16:32 -0700136
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000137 resp_hdr = be_decode_resp_hdr(compl->tag0, compl->tag1);
138
139 if (resp_hdr) {
140 opcode = resp_hdr->opcode;
141 subsystem = resp_hdr->subsystem;
142 }
143
Suresh Reddy5eeff632014-01-06 13:02:24 +0530144 if (opcode == OPCODE_LOWLEVEL_LOOPBACK_TEST &&
145 subsystem == CMD_SUBSYSTEM_LOWLEVEL) {
146 complete(&adapter->et_cmd_compl);
147 return 0;
148 }
149
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000150 if (((opcode == OPCODE_COMMON_WRITE_FLASHROM) ||
151 (opcode == OPCODE_COMMON_WRITE_OBJECT)) &&
152 (subsystem == CMD_SUBSYSTEM_COMMON)) {
Sarveshwar Bandidd131e72010-05-25 16:16:32 -0700153 adapter->flash_status = compl_status;
Suresh Reddy5eeff632014-01-06 13:02:24 +0530154 complete(&adapter->et_cmd_compl);
Sarveshwar Bandidd131e72010-05-25 16:16:32 -0700155 }
156
Sathya Perlab31c50a2009-09-17 10:30:13 -0700157 if (compl_status == MCC_STATUS_SUCCESS) {
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000158 if (((opcode == OPCODE_ETH_GET_STATISTICS) ||
159 (opcode == OPCODE_ETH_GET_PPORT_STATS)) &&
160 (subsystem == CMD_SUBSYSTEM_ETH)) {
Ajit Khaparde89a88ab2011-05-16 07:36:18 +0000161 be_parse_stats(adapter);
Ajit Khapardeb2aebe62011-02-20 11:41:39 +0000162 adapter->stats_cmd_sent = false;
Sathya Perlab31c50a2009-09-17 10:30:13 -0700163 }
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000164 if (opcode == OPCODE_COMMON_GET_CNTL_ADDITIONAL_ATTRIBUTES &&
165 subsystem == CMD_SUBSYSTEM_COMMON) {
Somnath Kotur3de09452011-09-30 07:25:05 +0000166 struct be_cmd_resp_get_cntl_addnl_attribs *resp =
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000167 (void *)resp_hdr;
Somnath Kotur3de09452011-09-30 07:25:05 +0000168 adapter->drv_stats.be_on_die_temperature =
169 resp->on_die_temperature;
170 }
Sathya Perla2b3f2912011-06-29 23:32:56 +0000171 } else {
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000172 if (opcode == OPCODE_COMMON_GET_CNTL_ADDITIONAL_ATTRIBUTES)
Padmanabh Ratnakar7aeb2152012-07-12 03:56:46 +0000173 adapter->be_get_temp_freq = 0;
Somnath Kotur3de09452011-09-30 07:25:05 +0000174
Sathya Perla2b3f2912011-06-29 23:32:56 +0000175 if (compl_status == MCC_STATUS_NOT_SUPPORTED ||
176 compl_status == MCC_STATUS_ILLEGAL_REQUEST)
177 goto done;
178
179 if (compl_status == MCC_STATUS_UNAUTHORIZED_REQUEST) {
Vasundhara Volam97f1d8c2012-06-13 19:51:44 +0000180 dev_warn(&adapter->pdev->dev,
Vasundhara Volam522609f2012-08-28 20:37:44 +0000181 "VF is not privileged to issue opcode %d-%d\n",
Vasundhara Volam97f1d8c2012-06-13 19:51:44 +0000182 opcode, subsystem);
Sathya Perla2b3f2912011-06-29 23:32:56 +0000183 } else {
184 extd_status = (compl->status >> CQE_STATUS_EXTD_SHIFT) &
185 CQE_STATUS_EXTD_MASK;
Vasundhara Volam97f1d8c2012-06-13 19:51:44 +0000186 dev_err(&adapter->pdev->dev,
187 "opcode %d-%d failed:status %d-%d\n",
188 opcode, subsystem, compl_status, extd_status);
Ajit Khaparded9d604f2013-09-27 15:17:58 -0500189
190 if (extd_status == MCC_ADDL_STS_INSUFFICIENT_RESOURCES)
191 return extd_status;
Sathya Perla2b3f2912011-06-29 23:32:56 +0000192 }
Sathya Perla5fb379e2009-06-18 00:02:59 +0000193 }
Sathya Perla2b3f2912011-06-29 23:32:56 +0000194done:
Sathya Perlab31c50a2009-09-17 10:30:13 -0700195 return compl_status;
Sathya Perla5fb379e2009-06-18 00:02:59 +0000196}
197
Sathya Perlaa8f447bd2009-06-18 00:10:27 +0000198/* Link state evt is a string of bytes; no need for endian swapping */
Sathya Perla8788fdc2009-07-27 22:52:03 +0000199static void be_async_link_state_process(struct be_adapter *adapter,
Sathya Perlaa8f447bd2009-06-18 00:10:27 +0000200 struct be_async_event_link_state *evt)
201{
Ajit Khapardeb236916a2011-12-30 12:15:40 +0000202 /* When link status changes, link speed must be re-queried from FW */
Ajit Khaparde42f11cf2012-04-21 18:53:22 +0000203 adapter->phy.link_speed = -1;
Ajit Khapardeb236916a2011-12-30 12:15:40 +0000204
Padmanabh Ratnakar2e177a52012-07-18 02:52:15 +0000205 /* Ignore physical link event */
206 if (lancer_chip(adapter) &&
207 !(evt->port_link_status & LOGICAL_LINK_STATUS_MASK))
208 return;
209
Ajit Khapardeb236916a2011-12-30 12:15:40 +0000210 /* For the initial link status do not rely on the ASYNC event as
211 * it may not be received in some cases.
212 */
213 if (adapter->flags & BE_FLAGS_LINK_STATUS_INIT)
214 be_link_status_update(adapter, evt->port_link_status);
Sathya Perlaa8f447bd2009-06-18 00:10:27 +0000215}
216
Somnath Koturcc4ce022010-10-21 07:11:14 -0700217/* Grp5 CoS Priority evt */
218static void be_async_grp5_cos_priority_process(struct be_adapter *adapter,
219 struct be_async_event_grp5_cos_priority *evt)
220{
221 if (evt->valid) {
222 adapter->vlan_prio_bmap = evt->available_priority_bmap;
Ajit Khaparde60964dd2011-02-11 13:37:25 +0000223 adapter->recommended_prio &= ~VLAN_PRIO_MASK;
Somnath Koturcc4ce022010-10-21 07:11:14 -0700224 adapter->recommended_prio =
225 evt->reco_default_priority << VLAN_PRIO_SHIFT;
226 }
227}
228
Sathya Perla323ff712012-09-28 04:39:43 +0000229/* Grp5 QOS Speed evt: qos_link_speed is in units of 10 Mbps */
Somnath Koturcc4ce022010-10-21 07:11:14 -0700230static void be_async_grp5_qos_speed_process(struct be_adapter *adapter,
231 struct be_async_event_grp5_qos_link_speed *evt)
232{
Sathya Perla323ff712012-09-28 04:39:43 +0000233 if (adapter->phy.link_speed >= 0 &&
234 evt->physical_port == adapter->port_num)
235 adapter->phy.link_speed = le16_to_cpu(evt->qos_link_speed) * 10;
Somnath Koturcc4ce022010-10-21 07:11:14 -0700236}
237
Ajit Khaparde3968fa12011-02-20 11:41:53 +0000238/*Grp5 PVID evt*/
239static void be_async_grp5_pvid_state_process(struct be_adapter *adapter,
240 struct be_async_event_grp5_pvid_state *evt)
241{
242 if (evt->enabled)
Somnath Kotur939cf302011-08-18 21:51:49 -0700243 adapter->pvid = le16_to_cpu(evt->tag) & VLAN_VID_MASK;
Ajit Khaparde3968fa12011-02-20 11:41:53 +0000244 else
245 adapter->pvid = 0;
246}
247
Somnath Koturcc4ce022010-10-21 07:11:14 -0700248static void be_async_grp5_evt_process(struct be_adapter *adapter,
249 u32 trailer, struct be_mcc_compl *evt)
250{
251 u8 event_type = 0;
252
253 event_type = (trailer >> ASYNC_TRAILER_EVENT_TYPE_SHIFT) &
254 ASYNC_TRAILER_EVENT_TYPE_MASK;
255
256 switch (event_type) {
257 case ASYNC_EVENT_COS_PRIORITY:
258 be_async_grp5_cos_priority_process(adapter,
259 (struct be_async_event_grp5_cos_priority *)evt);
260 break;
261 case ASYNC_EVENT_QOS_SPEED:
262 be_async_grp5_qos_speed_process(adapter,
263 (struct be_async_event_grp5_qos_link_speed *)evt);
264 break;
Ajit Khaparde3968fa12011-02-20 11:41:53 +0000265 case ASYNC_EVENT_PVID_STATE:
266 be_async_grp5_pvid_state_process(adapter,
267 (struct be_async_event_grp5_pvid_state *)evt);
268 break;
Somnath Koturcc4ce022010-10-21 07:11:14 -0700269 default:
Vasundhara Volam05ccaa22013-08-06 09:27:19 +0530270 dev_warn(&adapter->pdev->dev, "Unknown grp5 event 0x%x!\n",
271 event_type);
Somnath Koturcc4ce022010-10-21 07:11:14 -0700272 break;
273 }
274}
275
Ajit Khapardebc0c3402013-04-24 11:52:50 +0000276static void be_async_dbg_evt_process(struct be_adapter *adapter,
277 u32 trailer, struct be_mcc_compl *cmp)
278{
279 u8 event_type = 0;
280 struct be_async_event_qnq *evt = (struct be_async_event_qnq *) cmp;
281
282 event_type = (trailer >> ASYNC_TRAILER_EVENT_TYPE_SHIFT) &
283 ASYNC_TRAILER_EVENT_TYPE_MASK;
284
285 switch (event_type) {
286 case ASYNC_DEBUG_EVENT_TYPE_QNQ:
287 if (evt->valid)
288 adapter->qnq_vid = le16_to_cpu(evt->vlan_tag);
289 adapter->flags |= BE_FLAGS_QNQ_ASYNC_EVT_RCVD;
290 break;
291 default:
Vasundhara Volam05ccaa22013-08-06 09:27:19 +0530292 dev_warn(&adapter->pdev->dev, "Unknown debug event 0x%x!\n",
293 event_type);
Ajit Khapardebc0c3402013-04-24 11:52:50 +0000294 break;
295 }
296}
297
Sathya Perlaa8f447bd2009-06-18 00:10:27 +0000298static inline bool is_link_state_evt(u32 trailer)
299{
Eric Dumazet807540b2010-09-23 05:40:09 +0000300 return ((trailer >> ASYNC_TRAILER_EVENT_CODE_SHIFT) &
Sathya Perlaa8f447bd2009-06-18 00:10:27 +0000301 ASYNC_TRAILER_EVENT_CODE_MASK) ==
Eric Dumazet807540b2010-09-23 05:40:09 +0000302 ASYNC_EVENT_CODE_LINK_STATE;
Sathya Perlaa8f447bd2009-06-18 00:10:27 +0000303}
Sathya Perla5fb379e2009-06-18 00:02:59 +0000304
Somnath Koturcc4ce022010-10-21 07:11:14 -0700305static inline bool is_grp5_evt(u32 trailer)
306{
307 return (((trailer >> ASYNC_TRAILER_EVENT_CODE_SHIFT) &
308 ASYNC_TRAILER_EVENT_CODE_MASK) ==
309 ASYNC_EVENT_CODE_GRP_5);
310}
311
Ajit Khapardebc0c3402013-04-24 11:52:50 +0000312static inline bool is_dbg_evt(u32 trailer)
313{
314 return (((trailer >> ASYNC_TRAILER_EVENT_CODE_SHIFT) &
315 ASYNC_TRAILER_EVENT_CODE_MASK) ==
316 ASYNC_EVENT_CODE_QNQ);
317}
318
Sathya Perlaefd2e402009-07-27 22:53:10 +0000319static struct be_mcc_compl *be_mcc_compl_get(struct be_adapter *adapter)
Sathya Perla5fb379e2009-06-18 00:02:59 +0000320{
Sathya Perla8788fdc2009-07-27 22:52:03 +0000321 struct be_queue_info *mcc_cq = &adapter->mcc_obj.cq;
Sathya Perlaefd2e402009-07-27 22:53:10 +0000322 struct be_mcc_compl *compl = queue_tail_node(mcc_cq);
Sathya Perla5fb379e2009-06-18 00:02:59 +0000323
324 if (be_mcc_compl_is_new(compl)) {
325 queue_tail_inc(mcc_cq);
326 return compl;
327 }
328 return NULL;
329}
330
Sathya Perla7a1e9b22010-02-17 01:35:11 +0000331void be_async_mcc_enable(struct be_adapter *adapter)
332{
333 spin_lock_bh(&adapter->mcc_cq_lock);
334
335 be_cq_notify(adapter, adapter->mcc_obj.cq.id, true, 0);
336 adapter->mcc_obj.rearm_cq = true;
337
338 spin_unlock_bh(&adapter->mcc_cq_lock);
339}
340
341void be_async_mcc_disable(struct be_adapter *adapter)
342{
Sathya Perlaa323d9b2012-12-17 19:38:50 +0000343 spin_lock_bh(&adapter->mcc_cq_lock);
344
Sathya Perla7a1e9b22010-02-17 01:35:11 +0000345 adapter->mcc_obj.rearm_cq = false;
Sathya Perlaa323d9b2012-12-17 19:38:50 +0000346 be_cq_notify(adapter, adapter->mcc_obj.cq.id, false, 0);
347
348 spin_unlock_bh(&adapter->mcc_cq_lock);
Sathya Perla7a1e9b22010-02-17 01:35:11 +0000349}
350
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000351int be_process_mcc(struct be_adapter *adapter)
Sathya Perla5fb379e2009-06-18 00:02:59 +0000352{
Sathya Perlaefd2e402009-07-27 22:53:10 +0000353 struct be_mcc_compl *compl;
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000354 int num = 0, status = 0;
Sathya Perla7a1e9b22010-02-17 01:35:11 +0000355 struct be_mcc_obj *mcc_obj = &adapter->mcc_obj;
Sathya Perla5fb379e2009-06-18 00:02:59 +0000356
Amerigo Wang072a9c42012-08-24 21:41:11 +0000357 spin_lock(&adapter->mcc_cq_lock);
Sathya Perla8788fdc2009-07-27 22:52:03 +0000358 while ((compl = be_mcc_compl_get(adapter))) {
Sathya Perlaa8f447bd2009-06-18 00:10:27 +0000359 if (compl->flags & CQE_FLAGS_ASYNC_MASK) {
360 /* Interpret flags as an async trailer */
Ajit Khaparde323f30b2010-09-03 06:24:13 +0000361 if (is_link_state_evt(compl->flags))
362 be_async_link_state_process(adapter,
Sathya Perlaa8f447bd2009-06-18 00:10:27 +0000363 (struct be_async_event_link_state *) compl);
Somnath Koturcc4ce022010-10-21 07:11:14 -0700364 else if (is_grp5_evt(compl->flags))
365 be_async_grp5_evt_process(adapter,
366 compl->flags, compl);
Ajit Khapardebc0c3402013-04-24 11:52:50 +0000367 else if (is_dbg_evt(compl->flags))
368 be_async_dbg_evt_process(adapter,
369 compl->flags, compl);
Sathya Perlab31c50a2009-09-17 10:30:13 -0700370 } else if (compl->flags & CQE_FLAGS_COMPLETED_MASK) {
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000371 status = be_mcc_compl_process(adapter, compl);
Sathya Perla7a1e9b22010-02-17 01:35:11 +0000372 atomic_dec(&mcc_obj->q.used);
Sathya Perla5fb379e2009-06-18 00:02:59 +0000373 }
374 be_mcc_compl_use(compl);
375 num++;
376 }
Sathya Perlab31c50a2009-09-17 10:30:13 -0700377
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000378 if (num)
379 be_cq_notify(adapter, mcc_obj->cq.id, mcc_obj->rearm_cq, num);
380
Amerigo Wang072a9c42012-08-24 21:41:11 +0000381 spin_unlock(&adapter->mcc_cq_lock);
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000382 return status;
Sathya Perla5fb379e2009-06-18 00:02:59 +0000383}
384
Sathya Perla6ac7b682009-06-18 00:05:54 +0000385/* Wait till no more pending mcc requests are present */
Sathya Perlab31c50a2009-09-17 10:30:13 -0700386static int be_mcc_wait_compl(struct be_adapter *adapter)
Sathya Perla6ac7b682009-06-18 00:05:54 +0000387{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700388#define mcc_timeout 120000 /* 12s timeout */
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000389 int i, status = 0;
Sathya Perlaf31e50a2010-03-02 03:56:39 -0800390 struct be_mcc_obj *mcc_obj = &adapter->mcc_obj;
Sathya Perlab31c50a2009-09-17 10:30:13 -0700391
Sathya Perlaf31e50a2010-03-02 03:56:39 -0800392 for (i = 0; i < mcc_timeout; i++) {
Sathya Perla6589ade2011-11-10 19:18:00 +0000393 if (be_error(adapter))
394 return -EIO;
395
Amerigo Wang072a9c42012-08-24 21:41:11 +0000396 local_bh_disable();
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000397 status = be_process_mcc(adapter);
Amerigo Wang072a9c42012-08-24 21:41:11 +0000398 local_bh_enable();
Sathya Perlaf31e50a2010-03-02 03:56:39 -0800399
400 if (atomic_read(&mcc_obj->q.used) == 0)
Sathya Perla6ac7b682009-06-18 00:05:54 +0000401 break;
402 udelay(100);
403 }
Sathya Perlab31c50a2009-09-17 10:30:13 -0700404 if (i == mcc_timeout) {
Sathya Perla6589ade2011-11-10 19:18:00 +0000405 dev_err(&adapter->pdev->dev, "FW not responding\n");
406 adapter->fw_timeout = true;
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000407 return -EIO;
Sathya Perlab31c50a2009-09-17 10:30:13 -0700408 }
Sathya Perlaf31e50a2010-03-02 03:56:39 -0800409 return status;
Sathya Perla6ac7b682009-06-18 00:05:54 +0000410}
411
412/* Notify MCC requests and wait for completion */
Sathya Perlab31c50a2009-09-17 10:30:13 -0700413static int be_mcc_notify_wait(struct be_adapter *adapter)
Sathya Perla6ac7b682009-06-18 00:05:54 +0000414{
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000415 int status;
416 struct be_mcc_wrb *wrb;
417 struct be_mcc_obj *mcc_obj = &adapter->mcc_obj;
418 u16 index = mcc_obj->q.head;
419 struct be_cmd_resp_hdr *resp;
420
421 index_dec(&index, mcc_obj->q.len);
422 wrb = queue_index_node(&mcc_obj->q, index);
423
424 resp = be_decode_resp_hdr(wrb->tag0, wrb->tag1);
425
Sathya Perla8788fdc2009-07-27 22:52:03 +0000426 be_mcc_notify(adapter);
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000427
428 status = be_mcc_wait_compl(adapter);
429 if (status == -EIO)
430 goto out;
431
432 status = resp->status;
433out:
434 return status;
Sathya Perla6ac7b682009-06-18 00:05:54 +0000435}
436
Sathya Perla5f0b8492009-07-27 22:52:56 +0000437static int be_mbox_db_ready_wait(struct be_adapter *adapter, void __iomem *db)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700438{
Sathya Perlaf25b03a2010-05-30 23:34:14 +0000439 int msecs = 0;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700440 u32 ready;
441
442 do {
Sathya Perla6589ade2011-11-10 19:18:00 +0000443 if (be_error(adapter))
444 return -EIO;
445
Sathya Perlacf588472010-02-14 21:22:01 +0000446 ready = ioread32(db);
Sathya Perla434b3642011-11-10 19:17:59 +0000447 if (ready == 0xffffffff)
Sathya Perlacf588472010-02-14 21:22:01 +0000448 return -1;
Sathya Perlacf588472010-02-14 21:22:01 +0000449
450 ready &= MPU_MAILBOX_DB_RDY_MASK;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700451 if (ready)
452 break;
453
Sathya Perlaf25b03a2010-05-30 23:34:14 +0000454 if (msecs > 4000) {
Sathya Perla6589ade2011-11-10 19:18:00 +0000455 dev_err(&adapter->pdev->dev, "FW not responding\n");
456 adapter->fw_timeout = true;
Padmanabh Ratnakarf67ef7b2012-07-12 03:57:09 +0000457 be_detect_error(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700458 return -1;
459 }
460
Sathya Perla1dbf53a2011-05-12 19:32:16 +0000461 msleep(1);
Sathya Perlaf25b03a2010-05-30 23:34:14 +0000462 msecs++;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700463 } while (true);
464
465 return 0;
466}
467
468/*
469 * Insert the mailbox address into the doorbell in two steps
Sathya Perla5fb379e2009-06-18 00:02:59 +0000470 * Polls on the mbox doorbell till a command completion (or a timeout) occurs
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700471 */
Sathya Perlab31c50a2009-09-17 10:30:13 -0700472static int be_mbox_notify_wait(struct be_adapter *adapter)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700473{
474 int status;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700475 u32 val = 0;
Sathya Perla8788fdc2009-07-27 22:52:03 +0000476 void __iomem *db = adapter->db + MPU_MAILBOX_DB_OFFSET;
477 struct be_dma_mem *mbox_mem = &adapter->mbox_mem;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700478 struct be_mcc_mailbox *mbox = mbox_mem->va;
Sathya Perlaefd2e402009-07-27 22:53:10 +0000479 struct be_mcc_compl *compl = &mbox->compl;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700480
Sathya Perlacf588472010-02-14 21:22:01 +0000481 /* wait for ready to be set */
482 status = be_mbox_db_ready_wait(adapter, db);
483 if (status != 0)
484 return status;
485
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700486 val |= MPU_MAILBOX_DB_HI_MASK;
487 /* at bits 2 - 31 place mbox dma addr msb bits 34 - 63 */
488 val |= (upper_32_bits(mbox_mem->dma) >> 2) << 2;
489 iowrite32(val, db);
490
491 /* wait for ready to be set */
Sathya Perla5f0b8492009-07-27 22:52:56 +0000492 status = be_mbox_db_ready_wait(adapter, db);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700493 if (status != 0)
494 return status;
495
496 val = 0;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700497 /* at bits 2 - 31 place mbox dma addr lsb bits 4 - 33 */
498 val |= (u32)(mbox_mem->dma >> 4) << 2;
499 iowrite32(val, db);
500
Sathya Perla5f0b8492009-07-27 22:52:56 +0000501 status = be_mbox_db_ready_wait(adapter, db);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700502 if (status != 0)
503 return status;
504
Sathya Perla5fb379e2009-06-18 00:02:59 +0000505 /* A cq entry has been made now */
Sathya Perlaefd2e402009-07-27 22:53:10 +0000506 if (be_mcc_compl_is_new(compl)) {
507 status = be_mcc_compl_process(adapter, &mbox->compl);
508 be_mcc_compl_use(compl);
Sathya Perla5fb379e2009-06-18 00:02:59 +0000509 if (status)
510 return status;
511 } else {
Sathya Perla5f0b8492009-07-27 22:52:56 +0000512 dev_err(&adapter->pdev->dev, "invalid mailbox completion\n");
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700513 return -1;
514 }
Sathya Perla5fb379e2009-06-18 00:02:59 +0000515 return 0;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700516}
517
Sathya Perlac5b3ad42013-03-05 22:23:20 +0000518static u16 be_POST_stage_get(struct be_adapter *adapter)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700519{
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000520 u32 sem;
521
Sathya Perlac5b3ad42013-03-05 22:23:20 +0000522 if (BEx_chip(adapter))
523 sem = ioread32(adapter->csr + SLIPORT_SEMAPHORE_OFFSET_BEx);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700524 else
Sathya Perlac5b3ad42013-03-05 22:23:20 +0000525 pci_read_config_dword(adapter->pdev,
526 SLIPORT_SEMAPHORE_OFFSET_SH, &sem);
527
528 return sem & POST_STAGE_MASK;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700529}
530
Gavin Shan87f20c22013-10-29 17:30:57 +0800531static int lancer_wait_ready(struct be_adapter *adapter)
Padmanabh Ratnakarbf99e502012-07-12 03:56:58 +0000532{
533#define SLIPORT_READY_TIMEOUT 30
534 u32 sliport_status;
535 int status = 0, i;
536
537 for (i = 0; i < SLIPORT_READY_TIMEOUT; i++) {
538 sliport_status = ioread32(adapter->db + SLIPORT_STATUS_OFFSET);
539 if (sliport_status & SLIPORT_STATUS_RDY_MASK)
540 break;
541
542 msleep(1000);
543 }
544
545 if (i == SLIPORT_READY_TIMEOUT)
546 status = -1;
547
548 return status;
549}
550
Padmanabh Ratnakar67297ad2012-10-20 06:02:27 +0000551static bool lancer_provisioning_error(struct be_adapter *adapter)
552{
553 u32 sliport_status = 0, sliport_err1 = 0, sliport_err2 = 0;
554 sliport_status = ioread32(adapter->db + SLIPORT_STATUS_OFFSET);
555 if (sliport_status & SLIPORT_STATUS_ERR_MASK) {
556 sliport_err1 = ioread32(adapter->db +
557 SLIPORT_ERROR1_OFFSET);
558 sliport_err2 = ioread32(adapter->db +
559 SLIPORT_ERROR2_OFFSET);
560
561 if (sliport_err1 == SLIPORT_ERROR_NO_RESOURCE1 &&
562 sliport_err2 == SLIPORT_ERROR_NO_RESOURCE2)
563 return true;
564 }
565 return false;
566}
567
Padmanabh Ratnakarbf99e502012-07-12 03:56:58 +0000568int lancer_test_and_set_rdy_state(struct be_adapter *adapter)
569{
570 int status;
571 u32 sliport_status, err, reset_needed;
Padmanabh Ratnakar67297ad2012-10-20 06:02:27 +0000572 bool resource_error;
573
574 resource_error = lancer_provisioning_error(adapter);
575 if (resource_error)
Somnath Kotur01e5b2c2013-05-29 22:56:17 +0000576 return -EAGAIN;
Padmanabh Ratnakar67297ad2012-10-20 06:02:27 +0000577
Padmanabh Ratnakarbf99e502012-07-12 03:56:58 +0000578 status = lancer_wait_ready(adapter);
579 if (!status) {
580 sliport_status = ioread32(adapter->db + SLIPORT_STATUS_OFFSET);
581 err = sliport_status & SLIPORT_STATUS_ERR_MASK;
582 reset_needed = sliport_status & SLIPORT_STATUS_RN_MASK;
583 if (err && reset_needed) {
584 iowrite32(SLI_PORT_CONTROL_IP_MASK,
585 adapter->db + SLIPORT_CONTROL_OFFSET);
586
587 /* check adapter has corrected the error */
588 status = lancer_wait_ready(adapter);
589 sliport_status = ioread32(adapter->db +
590 SLIPORT_STATUS_OFFSET);
591 sliport_status &= (SLIPORT_STATUS_ERR_MASK |
592 SLIPORT_STATUS_RN_MASK);
593 if (status || sliport_status)
594 status = -1;
595 } else if (err || reset_needed) {
596 status = -1;
597 }
598 }
Padmanabh Ratnakar67297ad2012-10-20 06:02:27 +0000599 /* Stop error recovery if error is not recoverable.
600 * No resource error is temporary errors and will go away
601 * when PF provisions resources.
602 */
603 resource_error = lancer_provisioning_error(adapter);
Somnath Kotur01e5b2c2013-05-29 22:56:17 +0000604 if (resource_error)
605 status = -EAGAIN;
Padmanabh Ratnakar67297ad2012-10-20 06:02:27 +0000606
Padmanabh Ratnakarbf99e502012-07-12 03:56:58 +0000607 return status;
608}
609
610int be_fw_wait_ready(struct be_adapter *adapter)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700611{
Sathya Perla43a04fdc2009-10-14 20:21:17 +0000612 u16 stage;
613 int status, timeout = 0;
Sathya Perla6ed35ee2011-05-12 19:32:15 +0000614 struct device *dev = &adapter->pdev->dev;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700615
Padmanabh Ratnakarbf99e502012-07-12 03:56:58 +0000616 if (lancer_chip(adapter)) {
617 status = lancer_wait_ready(adapter);
618 return status;
619 }
620
Sathya Perla43a04fdc2009-10-14 20:21:17 +0000621 do {
Sathya Perlac5b3ad42013-03-05 22:23:20 +0000622 stage = be_POST_stage_get(adapter);
Gavin Shan66d29cb2013-03-03 21:48:46 +0000623 if (stage == POST_STAGE_ARMFW_RDY)
Sathya Perla43a04fdc2009-10-14 20:21:17 +0000624 return 0;
Gavin Shan66d29cb2013-03-03 21:48:46 +0000625
626 dev_info(dev, "Waiting for POST, %ds elapsed\n",
627 timeout);
628 if (msleep_interruptible(2000)) {
629 dev_err(dev, "Waiting for POST aborted\n");
630 return -EINTR;
Sathya Perla43a04fdc2009-10-14 20:21:17 +0000631 }
Gavin Shan66d29cb2013-03-03 21:48:46 +0000632 timeout += 2;
Somnath Kotur3ab81b52011-10-03 08:10:57 +0000633 } while (timeout < 60);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700634
Sathya Perla6ed35ee2011-05-12 19:32:15 +0000635 dev_err(dev, "POST timeout; stage=0x%x\n", stage);
Sathya Perla43a04fdc2009-10-14 20:21:17 +0000636 return -1;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700637}
638
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700639
640static inline struct be_sge *nonembedded_sgl(struct be_mcc_wrb *wrb)
641{
642 return &wrb->payload.sgl[0];
643}
644
Sathya Perlabea50982013-08-27 16:57:33 +0530645static inline void fill_wrb_tags(struct be_mcc_wrb *wrb,
646 unsigned long addr)
647{
648 wrb->tag0 = addr & 0xFFFFFFFF;
649 wrb->tag1 = upper_32_bits(addr);
650}
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700651
652/* Don't touch the hdr after it's prepared */
Somnath Kotur106df1e2011-10-27 07:12:13 +0000653/* mem will be NULL for embedded commands */
654static void be_wrb_cmd_hdr_prepare(struct be_cmd_req_hdr *req_hdr,
655 u8 subsystem, u8 opcode, int cmd_len,
656 struct be_mcc_wrb *wrb, struct be_dma_mem *mem)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700657{
Somnath Kotur106df1e2011-10-27 07:12:13 +0000658 struct be_sge *sge;
659
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700660 req_hdr->opcode = opcode;
661 req_hdr->subsystem = subsystem;
662 req_hdr->request_length = cpu_to_le32(cmd_len - sizeof(*req_hdr));
Ajit Khaparde07793d32010-02-16 00:18:46 +0000663 req_hdr->version = 0;
Sathya Perlabea50982013-08-27 16:57:33 +0530664 fill_wrb_tags(wrb, (ulong) req_hdr);
Somnath Kotur106df1e2011-10-27 07:12:13 +0000665 wrb->payload_length = cmd_len;
666 if (mem) {
667 wrb->embedded |= (1 & MCC_WRB_SGE_CNT_MASK) <<
668 MCC_WRB_SGE_CNT_SHIFT;
669 sge = nonembedded_sgl(wrb);
670 sge->pa_hi = cpu_to_le32(upper_32_bits(mem->dma));
671 sge->pa_lo = cpu_to_le32(mem->dma & 0xFFFFFFFF);
672 sge->len = cpu_to_le32(mem->size);
673 } else
674 wrb->embedded |= MCC_WRB_EMBEDDED_MASK;
675 be_dws_cpu_to_le(wrb, 8);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700676}
677
678static void be_cmd_page_addrs_prepare(struct phys_addr *pages, u32 max_pages,
679 struct be_dma_mem *mem)
680{
681 int i, buf_pages = min(PAGES_4K_SPANNED(mem->va, mem->size), max_pages);
682 u64 dma = (u64)mem->dma;
683
684 for (i = 0; i < buf_pages; i++) {
685 pages[i].lo = cpu_to_le32(dma & 0xFFFFFFFF);
686 pages[i].hi = cpu_to_le32(upper_32_bits(dma));
687 dma += PAGE_SIZE_4K;
688 }
689}
690
Sathya Perlab31c50a2009-09-17 10:30:13 -0700691static inline struct be_mcc_wrb *wrb_from_mbox(struct be_adapter *adapter)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700692{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700693 struct be_dma_mem *mbox_mem = &adapter->mbox_mem;
694 struct be_mcc_wrb *wrb
695 = &((struct be_mcc_mailbox *)(mbox_mem->va))->wrb;
696 memset(wrb, 0, sizeof(*wrb));
697 return wrb;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700698}
699
Sathya Perlab31c50a2009-09-17 10:30:13 -0700700static struct be_mcc_wrb *wrb_from_mccq(struct be_adapter *adapter)
Sathya Perla5fb379e2009-06-18 00:02:59 +0000701{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700702 struct be_queue_info *mccq = &adapter->mcc_obj.q;
703 struct be_mcc_wrb *wrb;
704
Padmanabh Ratnakaraa790db2012-10-20 06:03:25 +0000705 if (!mccq->created)
706 return NULL;
707
Vasundhara Volam4d277122013-04-21 23:28:15 +0000708 if (atomic_read(&mccq->used) >= mccq->len)
Sathya Perla713d03942009-11-22 22:02:45 +0000709 return NULL;
Sathya Perla713d03942009-11-22 22:02:45 +0000710
Sathya Perlab31c50a2009-09-17 10:30:13 -0700711 wrb = queue_head_node(mccq);
712 queue_head_inc(mccq);
713 atomic_inc(&mccq->used);
714 memset(wrb, 0, sizeof(*wrb));
Sathya Perla5fb379e2009-06-18 00:02:59 +0000715 return wrb;
716}
717
Sathya Perlabea50982013-08-27 16:57:33 +0530718static bool use_mcc(struct be_adapter *adapter)
719{
720 return adapter->mcc_obj.q.created;
721}
722
723/* Must be used only in process context */
724static int be_cmd_lock(struct be_adapter *adapter)
725{
726 if (use_mcc(adapter)) {
727 spin_lock_bh(&adapter->mcc_lock);
728 return 0;
729 } else {
730 return mutex_lock_interruptible(&adapter->mbox_lock);
731 }
732}
733
734/* Must be used only in process context */
735static void be_cmd_unlock(struct be_adapter *adapter)
736{
737 if (use_mcc(adapter))
738 spin_unlock_bh(&adapter->mcc_lock);
739 else
740 return mutex_unlock(&adapter->mbox_lock);
741}
742
743static struct be_mcc_wrb *be_cmd_copy(struct be_adapter *adapter,
744 struct be_mcc_wrb *wrb)
745{
746 struct be_mcc_wrb *dest_wrb;
747
748 if (use_mcc(adapter)) {
749 dest_wrb = wrb_from_mccq(adapter);
750 if (!dest_wrb)
751 return NULL;
752 } else {
753 dest_wrb = wrb_from_mbox(adapter);
754 }
755
756 memcpy(dest_wrb, wrb, sizeof(*wrb));
757 if (wrb->embedded & cpu_to_le32(MCC_WRB_EMBEDDED_MASK))
758 fill_wrb_tags(dest_wrb, (ulong) embedded_payload(wrb));
759
760 return dest_wrb;
761}
762
763/* Must be used only in process context */
764static int be_cmd_notify_wait(struct be_adapter *adapter,
765 struct be_mcc_wrb *wrb)
766{
767 struct be_mcc_wrb *dest_wrb;
768 int status;
769
770 status = be_cmd_lock(adapter);
771 if (status)
772 return status;
773
774 dest_wrb = be_cmd_copy(adapter, wrb);
775 if (!dest_wrb)
776 return -EBUSY;
777
778 if (use_mcc(adapter))
779 status = be_mcc_notify_wait(adapter);
780 else
781 status = be_mbox_notify_wait(adapter);
782
783 if (!status)
784 memcpy(wrb, dest_wrb, sizeof(*wrb));
785
786 be_cmd_unlock(adapter);
787 return status;
788}
789
Sathya Perla2243e2e2009-11-22 22:02:03 +0000790/* Tell fw we're about to start firing cmds by writing a
791 * special pattern across the wrb hdr; uses mbox
792 */
793int be_cmd_fw_init(struct be_adapter *adapter)
794{
795 u8 *wrb;
796 int status;
797
Padmanabh Ratnakarbf99e502012-07-12 03:56:58 +0000798 if (lancer_chip(adapter))
799 return 0;
800
Ivan Vecera29849612010-12-14 05:43:19 +0000801 if (mutex_lock_interruptible(&adapter->mbox_lock))
802 return -1;
Sathya Perla2243e2e2009-11-22 22:02:03 +0000803
804 wrb = (u8 *)wrb_from_mbox(adapter);
Sathya Perla359a9722010-12-01 01:03:36 +0000805 *wrb++ = 0xFF;
806 *wrb++ = 0x12;
807 *wrb++ = 0x34;
808 *wrb++ = 0xFF;
809 *wrb++ = 0xFF;
810 *wrb++ = 0x56;
811 *wrb++ = 0x78;
812 *wrb = 0xFF;
Sathya Perla2243e2e2009-11-22 22:02:03 +0000813
814 status = be_mbox_notify_wait(adapter);
815
Ivan Vecera29849612010-12-14 05:43:19 +0000816 mutex_unlock(&adapter->mbox_lock);
Sathya Perla2243e2e2009-11-22 22:02:03 +0000817 return status;
818}
819
820/* Tell fw we're done with firing cmds by writing a
821 * special pattern across the wrb hdr; uses mbox
822 */
823int be_cmd_fw_clean(struct be_adapter *adapter)
824{
825 u8 *wrb;
826 int status;
827
Padmanabh Ratnakarbf99e502012-07-12 03:56:58 +0000828 if (lancer_chip(adapter))
829 return 0;
830
Ivan Vecera29849612010-12-14 05:43:19 +0000831 if (mutex_lock_interruptible(&adapter->mbox_lock))
832 return -1;
Sathya Perla2243e2e2009-11-22 22:02:03 +0000833
834 wrb = (u8 *)wrb_from_mbox(adapter);
835 *wrb++ = 0xFF;
836 *wrb++ = 0xAA;
837 *wrb++ = 0xBB;
838 *wrb++ = 0xFF;
839 *wrb++ = 0xFF;
840 *wrb++ = 0xCC;
841 *wrb++ = 0xDD;
842 *wrb = 0xFF;
843
844 status = be_mbox_notify_wait(adapter);
845
Ivan Vecera29849612010-12-14 05:43:19 +0000846 mutex_unlock(&adapter->mbox_lock);
Sathya Perla2243e2e2009-11-22 22:02:03 +0000847 return status;
848}
Padmanabh Ratnakarbf99e502012-07-12 03:56:58 +0000849
Sathya Perlaf2f781a2013-08-27 16:57:30 +0530850int be_cmd_eq_create(struct be_adapter *adapter, struct be_eq_obj *eqo)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700851{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700852 struct be_mcc_wrb *wrb;
853 struct be_cmd_req_eq_create *req;
Sathya Perlaf2f781a2013-08-27 16:57:30 +0530854 struct be_dma_mem *q_mem = &eqo->q.dma_mem;
855 int status, ver = 0;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700856
Ivan Vecera29849612010-12-14 05:43:19 +0000857 if (mutex_lock_interruptible(&adapter->mbox_lock))
858 return -1;
Sathya Perlab31c50a2009-09-17 10:30:13 -0700859
860 wrb = wrb_from_mbox(adapter);
861 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700862
Somnath Kotur106df1e2011-10-27 07:12:13 +0000863 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
864 OPCODE_COMMON_EQ_CREATE, sizeof(*req), wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700865
Sathya Perlaf2f781a2013-08-27 16:57:30 +0530866 /* Support for EQ_CREATEv2 available only SH-R onwards */
867 if (!(BEx_chip(adapter) || lancer_chip(adapter)))
868 ver = 2;
869
870 req->hdr.version = ver;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700871 req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
872
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700873 AMAP_SET_BITS(struct amap_eq_context, valid, req->context, 1);
874 /* 4byte eqe*/
875 AMAP_SET_BITS(struct amap_eq_context, size, req->context, 0);
876 AMAP_SET_BITS(struct amap_eq_context, count, req->context,
Sathya Perlaf2f781a2013-08-27 16:57:30 +0530877 __ilog2_u32(eqo->q.len / 256));
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700878 be_dws_cpu_to_le(req->context, sizeof(req->context));
879
880 be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
881
Sathya Perlab31c50a2009-09-17 10:30:13 -0700882 status = be_mbox_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700883 if (!status) {
Sathya Perlab31c50a2009-09-17 10:30:13 -0700884 struct be_cmd_resp_eq_create *resp = embedded_payload(wrb);
Sathya Perlaf2f781a2013-08-27 16:57:30 +0530885 eqo->q.id = le16_to_cpu(resp->eq_id);
886 eqo->msix_idx =
887 (ver == 2) ? le16_to_cpu(resp->msix_idx) : eqo->idx;
888 eqo->q.created = true;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700889 }
Sathya Perlab31c50a2009-09-17 10:30:13 -0700890
Ivan Vecera29849612010-12-14 05:43:19 +0000891 mutex_unlock(&adapter->mbox_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700892 return status;
893}
894
Sathya Perlaf9449ab2011-10-24 02:45:01 +0000895/* Use MCC */
Sathya Perla8788fdc2009-07-27 22:52:03 +0000896int be_cmd_mac_addr_query(struct be_adapter *adapter, u8 *mac_addr,
Sathya Perla5ee49792012-09-28 04:39:41 +0000897 bool permanent, u32 if_handle, u32 pmac_id)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700898{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700899 struct be_mcc_wrb *wrb;
900 struct be_cmd_req_mac_query *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700901 int status;
902
Sathya Perlaf9449ab2011-10-24 02:45:01 +0000903 spin_lock_bh(&adapter->mcc_lock);
Sathya Perlab31c50a2009-09-17 10:30:13 -0700904
Sathya Perlaf9449ab2011-10-24 02:45:01 +0000905 wrb = wrb_from_mccq(adapter);
906 if (!wrb) {
907 status = -EBUSY;
908 goto err;
909 }
Sathya Perlab31c50a2009-09-17 10:30:13 -0700910 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700911
Somnath Kotur106df1e2011-10-27 07:12:13 +0000912 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
913 OPCODE_COMMON_NTWK_MAC_QUERY, sizeof(*req), wrb, NULL);
Sathya Perla5ee49792012-09-28 04:39:41 +0000914 req->type = MAC_ADDRESS_TYPE_NETWORK;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700915 if (permanent) {
916 req->permanent = 1;
917 } else {
Sathya Perlab31c50a2009-09-17 10:30:13 -0700918 req->if_id = cpu_to_le16((u16) if_handle);
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +0000919 req->pmac_id = cpu_to_le32(pmac_id);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700920 req->permanent = 0;
921 }
922
Sathya Perlaf9449ab2011-10-24 02:45:01 +0000923 status = be_mcc_notify_wait(adapter);
Sathya Perlab31c50a2009-09-17 10:30:13 -0700924 if (!status) {
925 struct be_cmd_resp_mac_query *resp = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700926 memcpy(mac_addr, resp->mac.addr, ETH_ALEN);
Sathya Perlab31c50a2009-09-17 10:30:13 -0700927 }
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700928
Sathya Perlaf9449ab2011-10-24 02:45:01 +0000929err:
930 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700931 return status;
932}
933
Sathya Perlab31c50a2009-09-17 10:30:13 -0700934/* Uses synchronous MCCQ */
Sathya Perla8788fdc2009-07-27 22:52:03 +0000935int be_cmd_pmac_add(struct be_adapter *adapter, u8 *mac_addr,
Ajit Khapardef8617e02011-02-11 13:36:37 +0000936 u32 if_id, u32 *pmac_id, u32 domain)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700937{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700938 struct be_mcc_wrb *wrb;
939 struct be_cmd_req_pmac_add *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700940 int status;
941
Sathya Perlab31c50a2009-09-17 10:30:13 -0700942 spin_lock_bh(&adapter->mcc_lock);
943
944 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +0000945 if (!wrb) {
946 status = -EBUSY;
947 goto err;
948 }
Sathya Perlab31c50a2009-09-17 10:30:13 -0700949 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700950
Somnath Kotur106df1e2011-10-27 07:12:13 +0000951 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
952 OPCODE_COMMON_NTWK_PMAC_ADD, sizeof(*req), wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700953
Ajit Khapardef8617e02011-02-11 13:36:37 +0000954 req->hdr.domain = domain;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700955 req->if_id = cpu_to_le32(if_id);
956 memcpy(req->mac_address, mac_addr, ETH_ALEN);
957
Sathya Perlab31c50a2009-09-17 10:30:13 -0700958 status = be_mcc_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700959 if (!status) {
960 struct be_cmd_resp_pmac_add *resp = embedded_payload(wrb);
961 *pmac_id = le32_to_cpu(resp->pmac_id);
962 }
963
Sathya Perla713d03942009-11-22 22:02:45 +0000964err:
Sathya Perlab31c50a2009-09-17 10:30:13 -0700965 spin_unlock_bh(&adapter->mcc_lock);
Somnath Koture3a7ae22011-10-27 07:14:05 +0000966
967 if (status == MCC_STATUS_UNAUTHORIZED_REQUEST)
968 status = -EPERM;
969
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700970 return status;
971}
972
Sathya Perlab31c50a2009-09-17 10:30:13 -0700973/* Uses synchronous MCCQ */
Sathya Perla30128032011-11-10 19:17:57 +0000974int be_cmd_pmac_del(struct be_adapter *adapter, u32 if_id, int pmac_id, u32 dom)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700975{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700976 struct be_mcc_wrb *wrb;
977 struct be_cmd_req_pmac_del *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700978 int status;
979
Sathya Perla30128032011-11-10 19:17:57 +0000980 if (pmac_id == -1)
981 return 0;
982
Sathya Perlab31c50a2009-09-17 10:30:13 -0700983 spin_lock_bh(&adapter->mcc_lock);
984
985 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +0000986 if (!wrb) {
987 status = -EBUSY;
988 goto err;
989 }
Sathya Perlab31c50a2009-09-17 10:30:13 -0700990 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700991
Somnath Kotur106df1e2011-10-27 07:12:13 +0000992 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
993 OPCODE_COMMON_NTWK_PMAC_DEL, sizeof(*req), wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700994
Ajit Khapardef8617e02011-02-11 13:36:37 +0000995 req->hdr.domain = dom;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700996 req->if_id = cpu_to_le32(if_id);
997 req->pmac_id = cpu_to_le32(pmac_id);
998
Sathya Perlab31c50a2009-09-17 10:30:13 -0700999 status = be_mcc_notify_wait(adapter);
1000
Sathya Perla713d03942009-11-22 22:02:45 +00001001err:
Sathya Perlab31c50a2009-09-17 10:30:13 -07001002 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001003 return status;
1004}
1005
Sathya Perlab31c50a2009-09-17 10:30:13 -07001006/* Uses Mbox */
Sathya Perla10ef9ab2012-02-09 18:05:27 +00001007int be_cmd_cq_create(struct be_adapter *adapter, struct be_queue_info *cq,
1008 struct be_queue_info *eq, bool no_delay, int coalesce_wm)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001009{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001010 struct be_mcc_wrb *wrb;
1011 struct be_cmd_req_cq_create *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001012 struct be_dma_mem *q_mem = &cq->dma_mem;
Sathya Perlab31c50a2009-09-17 10:30:13 -07001013 void *ctxt;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001014 int status;
1015
Ivan Vecera29849612010-12-14 05:43:19 +00001016 if (mutex_lock_interruptible(&adapter->mbox_lock))
1017 return -1;
Sathya Perlab31c50a2009-09-17 10:30:13 -07001018
1019 wrb = wrb_from_mbox(adapter);
1020 req = embedded_payload(wrb);
1021 ctxt = &req->context;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001022
Somnath Kotur106df1e2011-10-27 07:12:13 +00001023 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1024 OPCODE_COMMON_CQ_CREATE, sizeof(*req), wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001025
1026 req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
Ajit Khapardebbdc42f2013-05-01 09:37:17 +00001027
1028 if (BEx_chip(adapter)) {
Sathya Perlafe6d2a32010-11-21 23:25:50 +00001029 AMAP_SET_BITS(struct amap_cq_context_be, coalescwm, ctxt,
1030 coalesce_wm);
1031 AMAP_SET_BITS(struct amap_cq_context_be, nodelay,
1032 ctxt, no_delay);
1033 AMAP_SET_BITS(struct amap_cq_context_be, count, ctxt,
1034 __ilog2_u32(cq->len/256));
1035 AMAP_SET_BITS(struct amap_cq_context_be, valid, ctxt, 1);
Sathya Perlafe6d2a32010-11-21 23:25:50 +00001036 AMAP_SET_BITS(struct amap_cq_context_be, eventable, ctxt, 1);
1037 AMAP_SET_BITS(struct amap_cq_context_be, eqid, ctxt, eq->id);
Ajit Khapardebbdc42f2013-05-01 09:37:17 +00001038 } else {
1039 req->hdr.version = 2;
1040 req->page_size = 1; /* 1 for 4K */
Ajit Khaparde09e83a92013-11-22 12:51:20 -06001041
1042 /* coalesce-wm field in this cmd is not relevant to Lancer.
1043 * Lancer uses COMMON_MODIFY_CQ to set this field
1044 */
1045 if (!lancer_chip(adapter))
1046 AMAP_SET_BITS(struct amap_cq_context_v2, coalescwm,
1047 ctxt, coalesce_wm);
Ajit Khapardebbdc42f2013-05-01 09:37:17 +00001048 AMAP_SET_BITS(struct amap_cq_context_v2, nodelay, ctxt,
1049 no_delay);
1050 AMAP_SET_BITS(struct amap_cq_context_v2, count, ctxt,
1051 __ilog2_u32(cq->len/256));
1052 AMAP_SET_BITS(struct amap_cq_context_v2, valid, ctxt, 1);
1053 AMAP_SET_BITS(struct amap_cq_context_v2, eventable,
1054 ctxt, 1);
1055 AMAP_SET_BITS(struct amap_cq_context_v2, eqid,
1056 ctxt, eq->id);
Sathya Perlafe6d2a32010-11-21 23:25:50 +00001057 }
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001058
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001059 be_dws_cpu_to_le(ctxt, sizeof(req->context));
1060
1061 be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
1062
Sathya Perlab31c50a2009-09-17 10:30:13 -07001063 status = be_mbox_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001064 if (!status) {
Sathya Perlab31c50a2009-09-17 10:30:13 -07001065 struct be_cmd_resp_cq_create *resp = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001066 cq->id = le16_to_cpu(resp->cq_id);
1067 cq->created = true;
1068 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001069
Ivan Vecera29849612010-12-14 05:43:19 +00001070 mutex_unlock(&adapter->mbox_lock);
Sathya Perla5fb379e2009-06-18 00:02:59 +00001071
1072 return status;
1073}
1074
1075static u32 be_encoded_q_len(int q_len)
1076{
1077 u32 len_encoded = fls(q_len); /* log2(len) + 1 */
1078 if (len_encoded == 16)
1079 len_encoded = 0;
1080 return len_encoded;
1081}
1082
Jingoo Han4188e7d2013-08-05 18:02:02 +09001083static int be_cmd_mccq_ext_create(struct be_adapter *adapter,
1084 struct be_queue_info *mccq,
1085 struct be_queue_info *cq)
Sathya Perla5fb379e2009-06-18 00:02:59 +00001086{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001087 struct be_mcc_wrb *wrb;
Somnath Kotur34b1ef02011-06-01 00:33:22 +00001088 struct be_cmd_req_mcc_ext_create *req;
Sathya Perla5fb379e2009-06-18 00:02:59 +00001089 struct be_dma_mem *q_mem = &mccq->dma_mem;
Sathya Perlab31c50a2009-09-17 10:30:13 -07001090 void *ctxt;
Sathya Perla5fb379e2009-06-18 00:02:59 +00001091 int status;
1092
Ivan Vecera29849612010-12-14 05:43:19 +00001093 if (mutex_lock_interruptible(&adapter->mbox_lock))
1094 return -1;
Sathya Perlab31c50a2009-09-17 10:30:13 -07001095
1096 wrb = wrb_from_mbox(adapter);
1097 req = embedded_payload(wrb);
1098 ctxt = &req->context;
Sathya Perla5fb379e2009-06-18 00:02:59 +00001099
Somnath Kotur106df1e2011-10-27 07:12:13 +00001100 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1101 OPCODE_COMMON_MCC_CREATE_EXT, sizeof(*req), wrb, NULL);
Sathya Perla5fb379e2009-06-18 00:02:59 +00001102
Ajit Khaparded4a2ac32010-03-11 01:35:59 +00001103 req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
Sathya Perlafe6d2a32010-11-21 23:25:50 +00001104 if (lancer_chip(adapter)) {
1105 req->hdr.version = 1;
1106 req->cq_id = cpu_to_le16(cq->id);
Sathya Perla5fb379e2009-06-18 00:02:59 +00001107
Sathya Perlafe6d2a32010-11-21 23:25:50 +00001108 AMAP_SET_BITS(struct amap_mcc_context_lancer, ring_size, ctxt,
1109 be_encoded_q_len(mccq->len));
1110 AMAP_SET_BITS(struct amap_mcc_context_lancer, valid, ctxt, 1);
1111 AMAP_SET_BITS(struct amap_mcc_context_lancer, async_cq_id,
1112 ctxt, cq->id);
1113 AMAP_SET_BITS(struct amap_mcc_context_lancer, async_cq_valid,
1114 ctxt, 1);
1115
1116 } else {
1117 AMAP_SET_BITS(struct amap_mcc_context_be, valid, ctxt, 1);
1118 AMAP_SET_BITS(struct amap_mcc_context_be, ring_size, ctxt,
1119 be_encoded_q_len(mccq->len));
1120 AMAP_SET_BITS(struct amap_mcc_context_be, cq_id, ctxt, cq->id);
1121 }
1122
Somnath Koturcc4ce022010-10-21 07:11:14 -07001123 /* Subscribe to Link State and Group 5 Events(bits 1 and 5 set) */
Sathya Perlafe6d2a32010-11-21 23:25:50 +00001124 req->async_event_bitmap[0] = cpu_to_le32(0x00000022);
Ajit Khapardebc0c3402013-04-24 11:52:50 +00001125 req->async_event_bitmap[0] |= cpu_to_le32(1 << ASYNC_EVENT_CODE_QNQ);
Sathya Perla5fb379e2009-06-18 00:02:59 +00001126 be_dws_cpu_to_le(ctxt, sizeof(req->context));
1127
1128 be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
1129
Sathya Perlab31c50a2009-09-17 10:30:13 -07001130 status = be_mbox_notify_wait(adapter);
Sathya Perla5fb379e2009-06-18 00:02:59 +00001131 if (!status) {
1132 struct be_cmd_resp_mcc_create *resp = embedded_payload(wrb);
1133 mccq->id = le16_to_cpu(resp->id);
1134 mccq->created = true;
1135 }
Ivan Vecera29849612010-12-14 05:43:19 +00001136 mutex_unlock(&adapter->mbox_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001137
1138 return status;
1139}
1140
Jingoo Han4188e7d2013-08-05 18:02:02 +09001141static int be_cmd_mccq_org_create(struct be_adapter *adapter,
1142 struct be_queue_info *mccq,
1143 struct be_queue_info *cq)
Somnath Kotur34b1ef02011-06-01 00:33:22 +00001144{
1145 struct be_mcc_wrb *wrb;
1146 struct be_cmd_req_mcc_create *req;
1147 struct be_dma_mem *q_mem = &mccq->dma_mem;
1148 void *ctxt;
1149 int status;
1150
1151 if (mutex_lock_interruptible(&adapter->mbox_lock))
1152 return -1;
1153
1154 wrb = wrb_from_mbox(adapter);
1155 req = embedded_payload(wrb);
1156 ctxt = &req->context;
1157
Somnath Kotur106df1e2011-10-27 07:12:13 +00001158 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1159 OPCODE_COMMON_MCC_CREATE, sizeof(*req), wrb, NULL);
Somnath Kotur34b1ef02011-06-01 00:33:22 +00001160
1161 req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
1162
1163 AMAP_SET_BITS(struct amap_mcc_context_be, valid, ctxt, 1);
1164 AMAP_SET_BITS(struct amap_mcc_context_be, ring_size, ctxt,
1165 be_encoded_q_len(mccq->len));
1166 AMAP_SET_BITS(struct amap_mcc_context_be, cq_id, ctxt, cq->id);
1167
1168 be_dws_cpu_to_le(ctxt, sizeof(req->context));
1169
1170 be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
1171
1172 status = be_mbox_notify_wait(adapter);
1173 if (!status) {
1174 struct be_cmd_resp_mcc_create *resp = embedded_payload(wrb);
1175 mccq->id = le16_to_cpu(resp->id);
1176 mccq->created = true;
1177 }
1178
1179 mutex_unlock(&adapter->mbox_lock);
1180 return status;
1181}
1182
1183int be_cmd_mccq_create(struct be_adapter *adapter,
1184 struct be_queue_info *mccq,
1185 struct be_queue_info *cq)
1186{
1187 int status;
1188
1189 status = be_cmd_mccq_ext_create(adapter, mccq, cq);
1190 if (status && !lancer_chip(adapter)) {
1191 dev_warn(&adapter->pdev->dev, "Upgrade to F/W ver 2.102.235.0 "
1192 "or newer to avoid conflicting priorities between NIC "
1193 "and FCoE traffic");
1194 status = be_cmd_mccq_org_create(adapter, mccq, cq);
1195 }
1196 return status;
1197}
1198
Vasundhara Volam94d73aa2013-04-21 23:28:14 +00001199int be_cmd_txq_create(struct be_adapter *adapter, struct be_tx_obj *txo)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001200{
Sathya Perla77071332013-08-27 16:57:34 +05301201 struct be_mcc_wrb wrb = {0};
Sathya Perlab31c50a2009-09-17 10:30:13 -07001202 struct be_cmd_req_eth_tx_create *req;
Vasundhara Volam94d73aa2013-04-21 23:28:14 +00001203 struct be_queue_info *txq = &txo->q;
1204 struct be_queue_info *cq = &txo->cq;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001205 struct be_dma_mem *q_mem = &txq->dma_mem;
Vasundhara Volam94d73aa2013-04-21 23:28:14 +00001206 int status, ver = 0;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001207
Sathya Perla77071332013-08-27 16:57:34 +05301208 req = embedded_payload(&wrb);
Somnath Kotur106df1e2011-10-27 07:12:13 +00001209 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
Sathya Perla77071332013-08-27 16:57:34 +05301210 OPCODE_ETH_TX_CREATE, sizeof(*req), &wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001211
Padmanabh Ratnakar8b7756c2011-03-07 03:08:52 +00001212 if (lancer_chip(adapter)) {
1213 req->hdr.version = 1;
Vasundhara Volam94d73aa2013-04-21 23:28:14 +00001214 } else if (BEx_chip(adapter)) {
1215 if (adapter->function_caps & BE_FUNCTION_CAPS_SUPER_NIC)
1216 req->hdr.version = 2;
1217 } else { /* For SH */
1218 req->hdr.version = 2;
Padmanabh Ratnakar8b7756c2011-03-07 03:08:52 +00001219 }
1220
Vasundhara Volam81b02652013-10-01 15:59:57 +05301221 if (req->hdr.version > 0)
1222 req->if_id = cpu_to_le16(adapter->if_handle);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001223 req->num_pages = PAGES_4K_SPANNED(q_mem->va, q_mem->size);
1224 req->ulp_num = BE_ULP1_NUM;
1225 req->type = BE_ETH_TX_RING_TYPE_STANDARD;
Vasundhara Volam94d73aa2013-04-21 23:28:14 +00001226 req->cq_id = cpu_to_le16(cq->id);
1227 req->queue_size = be_encoded_q_len(txq->len);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001228 be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
Vasundhara Volam94d73aa2013-04-21 23:28:14 +00001229 ver = req->hdr.version;
1230
Sathya Perla77071332013-08-27 16:57:34 +05301231 status = be_cmd_notify_wait(adapter, &wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001232 if (!status) {
Sathya Perla77071332013-08-27 16:57:34 +05301233 struct be_cmd_resp_eth_tx_create *resp = embedded_payload(&wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001234 txq->id = le16_to_cpu(resp->cid);
Vasundhara Volam94d73aa2013-04-21 23:28:14 +00001235 if (ver == 2)
1236 txo->db_offset = le32_to_cpu(resp->db_offset);
1237 else
1238 txo->db_offset = DB_TXULP1_OFFSET;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001239 txq->created = true;
1240 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001241
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001242 return status;
1243}
1244
Sathya Perla482c9e72011-06-29 23:33:17 +00001245/* Uses MCC */
Sathya Perla8788fdc2009-07-27 22:52:03 +00001246int be_cmd_rxq_create(struct be_adapter *adapter,
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001247 struct be_queue_info *rxq, u16 cq_id, u16 frag_size,
Sathya Perla10ef9ab2012-02-09 18:05:27 +00001248 u32 if_id, u32 rss, u8 *rss_id)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001249{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001250 struct be_mcc_wrb *wrb;
1251 struct be_cmd_req_eth_rx_create *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001252 struct be_dma_mem *q_mem = &rxq->dma_mem;
1253 int status;
1254
Sathya Perla482c9e72011-06-29 23:33:17 +00001255 spin_lock_bh(&adapter->mcc_lock);
Sathya Perlab31c50a2009-09-17 10:30:13 -07001256
Sathya Perla482c9e72011-06-29 23:33:17 +00001257 wrb = wrb_from_mccq(adapter);
1258 if (!wrb) {
1259 status = -EBUSY;
1260 goto err;
1261 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001262 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001263
Somnath Kotur106df1e2011-10-27 07:12:13 +00001264 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
1265 OPCODE_ETH_RX_CREATE, sizeof(*req), wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001266
1267 req->cq_id = cpu_to_le16(cq_id);
1268 req->frag_size = fls(frag_size) - 1;
1269 req->num_pages = 2;
1270 be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
1271 req->interface_id = cpu_to_le32(if_id);
Sathya Perla10ef9ab2012-02-09 18:05:27 +00001272 req->max_frame_size = cpu_to_le16(BE_MAX_JUMBO_FRAME_SIZE);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001273 req->rss_queue = cpu_to_le32(rss);
1274
Sathya Perla482c9e72011-06-29 23:33:17 +00001275 status = be_mcc_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001276 if (!status) {
1277 struct be_cmd_resp_eth_rx_create *resp = embedded_payload(wrb);
1278 rxq->id = le16_to_cpu(resp->id);
1279 rxq->created = true;
Sathya Perla3abcded2010-10-03 22:12:27 -07001280 *rss_id = resp->rss_id;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001281 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001282
Sathya Perla482c9e72011-06-29 23:33:17 +00001283err:
1284 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001285 return status;
1286}
1287
Sathya Perlab31c50a2009-09-17 10:30:13 -07001288/* Generic destroyer function for all types of queues
1289 * Uses Mbox
1290 */
Sathya Perla8788fdc2009-07-27 22:52:03 +00001291int be_cmd_q_destroy(struct be_adapter *adapter, struct be_queue_info *q,
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001292 int queue_type)
1293{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001294 struct be_mcc_wrb *wrb;
1295 struct be_cmd_req_q_destroy *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001296 u8 subsys = 0, opcode = 0;
1297 int status;
1298
Ivan Vecera29849612010-12-14 05:43:19 +00001299 if (mutex_lock_interruptible(&adapter->mbox_lock))
1300 return -1;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001301
Sathya Perlab31c50a2009-09-17 10:30:13 -07001302 wrb = wrb_from_mbox(adapter);
1303 req = embedded_payload(wrb);
1304
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001305 switch (queue_type) {
1306 case QTYPE_EQ:
1307 subsys = CMD_SUBSYSTEM_COMMON;
1308 opcode = OPCODE_COMMON_EQ_DESTROY;
1309 break;
1310 case QTYPE_CQ:
1311 subsys = CMD_SUBSYSTEM_COMMON;
1312 opcode = OPCODE_COMMON_CQ_DESTROY;
1313 break;
1314 case QTYPE_TXQ:
1315 subsys = CMD_SUBSYSTEM_ETH;
1316 opcode = OPCODE_ETH_TX_DESTROY;
1317 break;
1318 case QTYPE_RXQ:
1319 subsys = CMD_SUBSYSTEM_ETH;
1320 opcode = OPCODE_ETH_RX_DESTROY;
1321 break;
Sathya Perla5fb379e2009-06-18 00:02:59 +00001322 case QTYPE_MCCQ:
1323 subsys = CMD_SUBSYSTEM_COMMON;
1324 opcode = OPCODE_COMMON_MCC_DESTROY;
1325 break;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001326 default:
Sathya Perla5f0b8492009-07-27 22:52:56 +00001327 BUG();
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001328 }
Ajit Khaparded744b442009-12-03 06:12:06 +00001329
Somnath Kotur106df1e2011-10-27 07:12:13 +00001330 be_wrb_cmd_hdr_prepare(&req->hdr, subsys, opcode, sizeof(*req), wrb,
1331 NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001332 req->id = cpu_to_le16(q->id);
1333
Sathya Perlab31c50a2009-09-17 10:30:13 -07001334 status = be_mbox_notify_wait(adapter);
Padmanabh Ratnakaraa790db2012-10-20 06:03:25 +00001335 q->created = false;
Sathya Perla5f0b8492009-07-27 22:52:56 +00001336
Ivan Vecera29849612010-12-14 05:43:19 +00001337 mutex_unlock(&adapter->mbox_lock);
Sathya Perla482c9e72011-06-29 23:33:17 +00001338 return status;
1339}
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001340
Sathya Perla482c9e72011-06-29 23:33:17 +00001341/* Uses MCC */
1342int be_cmd_rxq_destroy(struct be_adapter *adapter, struct be_queue_info *q)
1343{
1344 struct be_mcc_wrb *wrb;
1345 struct be_cmd_req_q_destroy *req;
1346 int status;
1347
1348 spin_lock_bh(&adapter->mcc_lock);
1349
1350 wrb = wrb_from_mccq(adapter);
1351 if (!wrb) {
1352 status = -EBUSY;
1353 goto err;
1354 }
1355 req = embedded_payload(wrb);
1356
Somnath Kotur106df1e2011-10-27 07:12:13 +00001357 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
1358 OPCODE_ETH_RX_DESTROY, sizeof(*req), wrb, NULL);
Sathya Perla482c9e72011-06-29 23:33:17 +00001359 req->id = cpu_to_le16(q->id);
1360
1361 status = be_mcc_notify_wait(adapter);
Padmanabh Ratnakaraa790db2012-10-20 06:03:25 +00001362 q->created = false;
Sathya Perla482c9e72011-06-29 23:33:17 +00001363
1364err:
1365 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001366 return status;
1367}
1368
Sathya Perlab31c50a2009-09-17 10:30:13 -07001369/* Create an rx filtering policy configuration on an i/f
Sathya Perlabea50982013-08-27 16:57:33 +05301370 * Will use MBOX only if MCCQ has not been created.
Sathya Perlab31c50a2009-09-17 10:30:13 -07001371 */
Sathya Perla73d540f2009-10-14 20:20:42 +00001372int be_cmd_if_create(struct be_adapter *adapter, u32 cap_flags, u32 en_flags,
Padmanabh Ratnakar1578e772012-06-07 04:37:08 +00001373 u32 *if_handle, u32 domain)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001374{
Sathya Perlabea50982013-08-27 16:57:33 +05301375 struct be_mcc_wrb wrb = {0};
Sathya Perlab31c50a2009-09-17 10:30:13 -07001376 struct be_cmd_req_if_create *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001377 int status;
1378
Sathya Perlabea50982013-08-27 16:57:33 +05301379 req = embedded_payload(&wrb);
Somnath Kotur106df1e2011-10-27 07:12:13 +00001380 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlabea50982013-08-27 16:57:33 +05301381 OPCODE_COMMON_NTWK_INTERFACE_CREATE, sizeof(*req), &wrb, NULL);
Sarveshwar Bandiba343c72010-03-31 02:56:12 +00001382 req->hdr.domain = domain;
Sathya Perla73d540f2009-10-14 20:20:42 +00001383 req->capability_flags = cpu_to_le32(cap_flags);
1384 req->enable_flags = cpu_to_le32(en_flags);
Padmanabh Ratnakar1578e772012-06-07 04:37:08 +00001385 req->pmac_invalid = true;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001386
Sathya Perlabea50982013-08-27 16:57:33 +05301387 status = be_cmd_notify_wait(adapter, &wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001388 if (!status) {
Sathya Perlabea50982013-08-27 16:57:33 +05301389 struct be_cmd_resp_if_create *resp = embedded_payload(&wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001390 *if_handle = le32_to_cpu(resp->interface_id);
Sathya Perlab5bb9772013-07-23 15:25:01 +05301391
1392 /* Hack to retrieve VF's pmac-id on BE3 */
1393 if (BE3_chip(adapter) && !be_physfn(adapter))
1394 adapter->pmac_id[0] = le32_to_cpu(resp->pmac_id);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001395 }
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001396 return status;
1397}
1398
Sathya Perlaf9449ab2011-10-24 02:45:01 +00001399/* Uses MCCQ */
Sathya Perla30128032011-11-10 19:17:57 +00001400int be_cmd_if_destroy(struct be_adapter *adapter, int interface_id, u32 domain)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001401{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001402 struct be_mcc_wrb *wrb;
1403 struct be_cmd_req_if_destroy *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001404 int status;
1405
Sathya Perla30128032011-11-10 19:17:57 +00001406 if (interface_id == -1)
Sathya Perlaf9449ab2011-10-24 02:45:01 +00001407 return 0;
Sathya Perlab31c50a2009-09-17 10:30:13 -07001408
Sathya Perlaf9449ab2011-10-24 02:45:01 +00001409 spin_lock_bh(&adapter->mcc_lock);
1410
1411 wrb = wrb_from_mccq(adapter);
1412 if (!wrb) {
1413 status = -EBUSY;
1414 goto err;
1415 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001416 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001417
Somnath Kotur106df1e2011-10-27 07:12:13 +00001418 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1419 OPCODE_COMMON_NTWK_INTERFACE_DESTROY, sizeof(*req), wrb, NULL);
Ajit Khaparde658681f2011-02-11 13:34:46 +00001420 req->hdr.domain = domain;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001421 req->interface_id = cpu_to_le32(interface_id);
Sathya Perlab31c50a2009-09-17 10:30:13 -07001422
Sathya Perlaf9449ab2011-10-24 02:45:01 +00001423 status = be_mcc_notify_wait(adapter);
1424err:
1425 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001426 return status;
1427}
1428
1429/* Get stats is a non embedded command: the request is not embedded inside
1430 * WRB but is a separate dma memory block
Sathya Perlab31c50a2009-09-17 10:30:13 -07001431 * Uses asynchronous MCC
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001432 */
Sathya Perla8788fdc2009-07-27 22:52:03 +00001433int be_cmd_get_stats(struct be_adapter *adapter, struct be_dma_mem *nonemb_cmd)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001434{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001435 struct be_mcc_wrb *wrb;
Ajit Khaparde89a88ab2011-05-16 07:36:18 +00001436 struct be_cmd_req_hdr *hdr;
Sathya Perla713d03942009-11-22 22:02:45 +00001437 int status = 0;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001438
Sathya Perlab31c50a2009-09-17 10:30:13 -07001439 spin_lock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001440
Sathya Perlab31c50a2009-09-17 10:30:13 -07001441 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001442 if (!wrb) {
1443 status = -EBUSY;
1444 goto err;
1445 }
Ajit Khaparde89a88ab2011-05-16 07:36:18 +00001446 hdr = nonemb_cmd->va;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001447
Somnath Kotur106df1e2011-10-27 07:12:13 +00001448 be_wrb_cmd_hdr_prepare(hdr, CMD_SUBSYSTEM_ETH,
1449 OPCODE_ETH_GET_STATISTICS, nonemb_cmd->size, wrb, nonemb_cmd);
Ajit Khaparde89a88ab2011-05-16 07:36:18 +00001450
Sathya Perlaca34fe32012-11-06 17:48:56 +00001451 /* version 1 of the cmd is not supported only by BE2 */
Ajit Khaparde61000862013-10-03 16:16:33 -05001452 if (BE2_chip(adapter))
1453 hdr->version = 0;
1454 if (BE3_chip(adapter) || lancer_chip(adapter))
Ajit Khaparde89a88ab2011-05-16 07:36:18 +00001455 hdr->version = 1;
Ajit Khaparde61000862013-10-03 16:16:33 -05001456 else
1457 hdr->version = 2;
Ajit Khaparde89a88ab2011-05-16 07:36:18 +00001458
Sathya Perlab31c50a2009-09-17 10:30:13 -07001459 be_mcc_notify(adapter);
Ajit Khapardeb2aebe62011-02-20 11:41:39 +00001460 adapter->stats_cmd_sent = true;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001461
Sathya Perla713d03942009-11-22 22:02:45 +00001462err:
Sathya Perlab31c50a2009-09-17 10:30:13 -07001463 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla713d03942009-11-22 22:02:45 +00001464 return status;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001465}
1466
Selvin Xavier005d5692011-05-16 07:36:35 +00001467/* Lancer Stats */
1468int lancer_cmd_get_pport_stats(struct be_adapter *adapter,
1469 struct be_dma_mem *nonemb_cmd)
1470{
1471
1472 struct be_mcc_wrb *wrb;
1473 struct lancer_cmd_req_pport_stats *req;
Selvin Xavier005d5692011-05-16 07:36:35 +00001474 int status = 0;
1475
Padmanabh Ratnakarf25b1192012-10-20 06:02:52 +00001476 if (!be_cmd_allowed(adapter, OPCODE_ETH_GET_PPORT_STATS,
1477 CMD_SUBSYSTEM_ETH))
1478 return -EPERM;
1479
Selvin Xavier005d5692011-05-16 07:36:35 +00001480 spin_lock_bh(&adapter->mcc_lock);
1481
1482 wrb = wrb_from_mccq(adapter);
1483 if (!wrb) {
1484 status = -EBUSY;
1485 goto err;
1486 }
1487 req = nonemb_cmd->va;
Selvin Xavier005d5692011-05-16 07:36:35 +00001488
Somnath Kotur106df1e2011-10-27 07:12:13 +00001489 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
1490 OPCODE_ETH_GET_PPORT_STATS, nonemb_cmd->size, wrb,
1491 nonemb_cmd);
Selvin Xavier005d5692011-05-16 07:36:35 +00001492
Padmanabh Ratnakard51ebd32012-04-25 01:46:52 +00001493 req->cmd_params.params.pport_num = cpu_to_le16(adapter->hba_port_num);
Selvin Xavier005d5692011-05-16 07:36:35 +00001494 req->cmd_params.params.reset_stats = 0;
1495
Selvin Xavier005d5692011-05-16 07:36:35 +00001496 be_mcc_notify(adapter);
1497 adapter->stats_cmd_sent = true;
1498
1499err:
1500 spin_unlock_bh(&adapter->mcc_lock);
1501 return status;
1502}
1503
Sathya Perla323ff712012-09-28 04:39:43 +00001504static int be_mac_to_link_speed(int mac_speed)
1505{
1506 switch (mac_speed) {
1507 case PHY_LINK_SPEED_ZERO:
1508 return 0;
1509 case PHY_LINK_SPEED_10MBPS:
1510 return 10;
1511 case PHY_LINK_SPEED_100MBPS:
1512 return 100;
1513 case PHY_LINK_SPEED_1GBPS:
1514 return 1000;
1515 case PHY_LINK_SPEED_10GBPS:
1516 return 10000;
Vasundhara Volamb971f842013-08-06 09:27:15 +05301517 case PHY_LINK_SPEED_20GBPS:
1518 return 20000;
1519 case PHY_LINK_SPEED_25GBPS:
1520 return 25000;
1521 case PHY_LINK_SPEED_40GBPS:
1522 return 40000;
Sathya Perla323ff712012-09-28 04:39:43 +00001523 }
1524 return 0;
1525}
1526
1527/* Uses synchronous mcc
1528 * Returns link_speed in Mbps
1529 */
1530int be_cmd_link_status_query(struct be_adapter *adapter, u16 *link_speed,
1531 u8 *link_status, u32 dom)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001532{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001533 struct be_mcc_wrb *wrb;
1534 struct be_cmd_req_link_status *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001535 int status;
1536
Sathya Perlab31c50a2009-09-17 10:30:13 -07001537 spin_lock_bh(&adapter->mcc_lock);
1538
Ajit Khapardeb236916a2011-12-30 12:15:40 +00001539 if (link_status)
1540 *link_status = LINK_DOWN;
1541
Sathya Perlab31c50a2009-09-17 10:30:13 -07001542 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001543 if (!wrb) {
1544 status = -EBUSY;
1545 goto err;
1546 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001547 req = embedded_payload(wrb);
Sathya Perlaa8f447bd2009-06-18 00:10:27 +00001548
Padmanabh Ratnakar57cd80d2012-02-03 09:49:46 +00001549 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1550 OPCODE_COMMON_NTWK_LINK_STATUS_QUERY, sizeof(*req), wrb, NULL);
1551
Sathya Perlaca34fe32012-11-06 17:48:56 +00001552 /* version 1 of the cmd is not supported only by BE2 */
1553 if (!BE2_chip(adapter))
Padmanabh Ratnakardaad6162011-11-16 02:03:45 +00001554 req->hdr.version = 1;
1555
Padmanabh Ratnakar57cd80d2012-02-03 09:49:46 +00001556 req->hdr.domain = dom;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001557
Sathya Perlab31c50a2009-09-17 10:30:13 -07001558 status = be_mcc_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001559 if (!status) {
1560 struct be_cmd_resp_link_status *resp = embedded_payload(wrb);
Sathya Perla323ff712012-09-28 04:39:43 +00001561 if (link_speed) {
1562 *link_speed = resp->link_speed ?
1563 le16_to_cpu(resp->link_speed) * 10 :
1564 be_mac_to_link_speed(resp->mac_speed);
1565
1566 if (!resp->logical_link_status)
1567 *link_speed = 0;
Sarveshwar Bandi0388f252009-10-28 04:15:20 -07001568 }
Ajit Khapardeb236916a2011-12-30 12:15:40 +00001569 if (link_status)
1570 *link_status = resp->logical_link_status;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001571 }
1572
Sathya Perla713d03942009-11-22 22:02:45 +00001573err:
Sathya Perlab31c50a2009-09-17 10:30:13 -07001574 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001575 return status;
1576}
1577
Ajit Khaparde609ff3b2011-02-20 11:42:07 +00001578/* Uses synchronous mcc */
1579int be_cmd_get_die_temperature(struct be_adapter *adapter)
1580{
1581 struct be_mcc_wrb *wrb;
1582 struct be_cmd_req_get_cntl_addnl_attribs *req;
Vasundhara Volam117affe2013-08-06 09:27:20 +05301583 int status = 0;
Ajit Khaparde609ff3b2011-02-20 11:42:07 +00001584
1585 spin_lock_bh(&adapter->mcc_lock);
1586
1587 wrb = wrb_from_mccq(adapter);
1588 if (!wrb) {
1589 status = -EBUSY;
1590 goto err;
1591 }
1592 req = embedded_payload(wrb);
1593
Somnath Kotur106df1e2011-10-27 07:12:13 +00001594 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1595 OPCODE_COMMON_GET_CNTL_ADDITIONAL_ATTRIBUTES, sizeof(*req),
1596 wrb, NULL);
Ajit Khaparde609ff3b2011-02-20 11:42:07 +00001597
Somnath Kotur3de09452011-09-30 07:25:05 +00001598 be_mcc_notify(adapter);
Ajit Khaparde609ff3b2011-02-20 11:42:07 +00001599
1600err:
1601 spin_unlock_bh(&adapter->mcc_lock);
1602 return status;
1603}
1604
Somnath Kotur311fddc2011-03-16 21:22:43 +00001605/* Uses synchronous mcc */
1606int be_cmd_get_reg_len(struct be_adapter *adapter, u32 *log_size)
1607{
1608 struct be_mcc_wrb *wrb;
1609 struct be_cmd_req_get_fat *req;
1610 int status;
1611
1612 spin_lock_bh(&adapter->mcc_lock);
1613
1614 wrb = wrb_from_mccq(adapter);
1615 if (!wrb) {
1616 status = -EBUSY;
1617 goto err;
1618 }
1619 req = embedded_payload(wrb);
1620
Somnath Kotur106df1e2011-10-27 07:12:13 +00001621 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1622 OPCODE_COMMON_MANAGE_FAT, sizeof(*req), wrb, NULL);
Somnath Kotur311fddc2011-03-16 21:22:43 +00001623 req->fat_operation = cpu_to_le32(QUERY_FAT);
1624 status = be_mcc_notify_wait(adapter);
1625 if (!status) {
1626 struct be_cmd_resp_get_fat *resp = embedded_payload(wrb);
1627 if (log_size && resp->log_size)
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001628 *log_size = le32_to_cpu(resp->log_size) -
1629 sizeof(u32);
Somnath Kotur311fddc2011-03-16 21:22:43 +00001630 }
1631err:
1632 spin_unlock_bh(&adapter->mcc_lock);
1633 return status;
1634}
1635
1636void be_cmd_get_regs(struct be_adapter *adapter, u32 buf_len, void *buf)
1637{
1638 struct be_dma_mem get_fat_cmd;
1639 struct be_mcc_wrb *wrb;
1640 struct be_cmd_req_get_fat *req;
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001641 u32 offset = 0, total_size, buf_size,
1642 log_offset = sizeof(u32), payload_len;
Somnath Kotur311fddc2011-03-16 21:22:43 +00001643 int status;
1644
1645 if (buf_len == 0)
1646 return;
1647
1648 total_size = buf_len;
1649
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001650 get_fat_cmd.size = sizeof(struct be_cmd_req_get_fat) + 60*1024;
1651 get_fat_cmd.va = pci_alloc_consistent(adapter->pdev,
1652 get_fat_cmd.size,
1653 &get_fat_cmd.dma);
1654 if (!get_fat_cmd.va) {
1655 status = -ENOMEM;
1656 dev_err(&adapter->pdev->dev,
1657 "Memory allocation failure while retrieving FAT data\n");
1658 return;
1659 }
1660
Somnath Kotur311fddc2011-03-16 21:22:43 +00001661 spin_lock_bh(&adapter->mcc_lock);
1662
Somnath Kotur311fddc2011-03-16 21:22:43 +00001663 while (total_size) {
1664 buf_size = min(total_size, (u32)60*1024);
1665 total_size -= buf_size;
1666
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001667 wrb = wrb_from_mccq(adapter);
1668 if (!wrb) {
1669 status = -EBUSY;
Somnath Kotur311fddc2011-03-16 21:22:43 +00001670 goto err;
1671 }
1672 req = get_fat_cmd.va;
Somnath Kotur311fddc2011-03-16 21:22:43 +00001673
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001674 payload_len = sizeof(struct be_cmd_req_get_fat) + buf_size;
Somnath Kotur106df1e2011-10-27 07:12:13 +00001675 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1676 OPCODE_COMMON_MANAGE_FAT, payload_len, wrb,
1677 &get_fat_cmd);
Somnath Kotur311fddc2011-03-16 21:22:43 +00001678
1679 req->fat_operation = cpu_to_le32(RETRIEVE_FAT);
1680 req->read_log_offset = cpu_to_le32(log_offset);
1681 req->read_log_length = cpu_to_le32(buf_size);
1682 req->data_buffer_size = cpu_to_le32(buf_size);
1683
1684 status = be_mcc_notify_wait(adapter);
1685 if (!status) {
1686 struct be_cmd_resp_get_fat *resp = get_fat_cmd.va;
1687 memcpy(buf + offset,
1688 resp->data_buffer,
Somnath Kotur92aa9212011-09-30 07:24:00 +00001689 le32_to_cpu(resp->read_log_length));
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001690 } else {
Somnath Kotur311fddc2011-03-16 21:22:43 +00001691 dev_err(&adapter->pdev->dev, "FAT Table Retrieve error\n");
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001692 goto err;
1693 }
Somnath Kotur311fddc2011-03-16 21:22:43 +00001694 offset += buf_size;
1695 log_offset += buf_size;
1696 }
1697err:
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001698 pci_free_consistent(adapter->pdev, get_fat_cmd.size,
1699 get_fat_cmd.va,
1700 get_fat_cmd.dma);
Somnath Kotur311fddc2011-03-16 21:22:43 +00001701 spin_unlock_bh(&adapter->mcc_lock);
1702}
1703
Sathya Perla04b71172011-09-27 13:30:27 -04001704/* Uses synchronous mcc */
1705int be_cmd_get_fw_ver(struct be_adapter *adapter, char *fw_ver,
1706 char *fw_on_flash)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001707{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001708 struct be_mcc_wrb *wrb;
1709 struct be_cmd_req_get_fw_version *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001710 int status;
1711
Sathya Perla04b71172011-09-27 13:30:27 -04001712 spin_lock_bh(&adapter->mcc_lock);
Sathya Perlab31c50a2009-09-17 10:30:13 -07001713
Sathya Perla04b71172011-09-27 13:30:27 -04001714 wrb = wrb_from_mccq(adapter);
1715 if (!wrb) {
1716 status = -EBUSY;
1717 goto err;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001718 }
1719
Sathya Perla04b71172011-09-27 13:30:27 -04001720 req = embedded_payload(wrb);
Sathya Perla04b71172011-09-27 13:30:27 -04001721
Somnath Kotur106df1e2011-10-27 07:12:13 +00001722 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1723 OPCODE_COMMON_GET_FW_VERSION, sizeof(*req), wrb, NULL);
Sathya Perla04b71172011-09-27 13:30:27 -04001724 status = be_mcc_notify_wait(adapter);
1725 if (!status) {
1726 struct be_cmd_resp_get_fw_version *resp = embedded_payload(wrb);
1727 strcpy(fw_ver, resp->firmware_version_string);
1728 if (fw_on_flash)
1729 strcpy(fw_on_flash, resp->fw_on_flash_version_string);
1730 }
1731err:
1732 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001733 return status;
1734}
1735
Sathya Perlab31c50a2009-09-17 10:30:13 -07001736/* set the EQ delay interval of an EQ to specified value
1737 * Uses async mcc
1738 */
Sathya Perla2632baf2013-10-01 16:00:00 +05301739int be_cmd_modify_eqd(struct be_adapter *adapter, struct be_set_eqd *set_eqd,
1740 int num)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001741{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001742 struct be_mcc_wrb *wrb;
1743 struct be_cmd_req_modify_eq_delay *req;
Sathya Perla2632baf2013-10-01 16:00:00 +05301744 int status = 0, i;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001745
Sathya Perlab31c50a2009-09-17 10:30:13 -07001746 spin_lock_bh(&adapter->mcc_lock);
1747
1748 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001749 if (!wrb) {
1750 status = -EBUSY;
1751 goto err;
1752 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001753 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001754
Somnath Kotur106df1e2011-10-27 07:12:13 +00001755 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1756 OPCODE_COMMON_MODIFY_EQ_DELAY, sizeof(*req), wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001757
Sathya Perla2632baf2013-10-01 16:00:00 +05301758 req->num_eq = cpu_to_le32(num);
1759 for (i = 0; i < num; i++) {
1760 req->set_eqd[i].eq_id = cpu_to_le32(set_eqd[i].eq_id);
1761 req->set_eqd[i].phase = 0;
1762 req->set_eqd[i].delay_multiplier =
1763 cpu_to_le32(set_eqd[i].delay_multiplier);
1764 }
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001765
Sathya Perlab31c50a2009-09-17 10:30:13 -07001766 be_mcc_notify(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001767err:
Sathya Perlab31c50a2009-09-17 10:30:13 -07001768 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla713d03942009-11-22 22:02:45 +00001769 return status;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001770}
1771
Sathya Perlab31c50a2009-09-17 10:30:13 -07001772/* Uses sycnhronous mcc */
Sathya Perla8788fdc2009-07-27 22:52:03 +00001773int be_cmd_vlan_config(struct be_adapter *adapter, u32 if_id, u16 *vtag_array,
Ajit Khaparde012bd382013-11-18 10:44:24 -06001774 u32 num, bool promiscuous)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001775{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001776 struct be_mcc_wrb *wrb;
1777 struct be_cmd_req_vlan_config *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001778 int status;
1779
Sathya Perlab31c50a2009-09-17 10:30:13 -07001780 spin_lock_bh(&adapter->mcc_lock);
1781
1782 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001783 if (!wrb) {
1784 status = -EBUSY;
1785 goto err;
1786 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001787 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001788
Somnath Kotur106df1e2011-10-27 07:12:13 +00001789 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1790 OPCODE_COMMON_NTWK_VLAN_CONFIG, sizeof(*req), wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001791
1792 req->interface_id = if_id;
1793 req->promiscuous = promiscuous;
Ajit Khaparde012bd382013-11-18 10:44:24 -06001794 req->untagged = BE_IF_FLAGS_UNTAGGED & be_if_cap_flags(adapter) ? 1 : 0;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001795 req->num_vlan = num;
1796 if (!promiscuous) {
1797 memcpy(req->normal_vlan, vtag_array,
1798 req->num_vlan * sizeof(vtag_array[0]));
1799 }
1800
Sathya Perlab31c50a2009-09-17 10:30:13 -07001801 status = be_mcc_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001802
Sathya Perla713d03942009-11-22 22:02:45 +00001803err:
Sathya Perlab31c50a2009-09-17 10:30:13 -07001804 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001805 return status;
1806}
1807
Sathya Perla5b8821b2011-08-02 19:57:44 +00001808int be_cmd_rx_filter(struct be_adapter *adapter, u32 flags, u32 value)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001809{
Sathya Perla6ac7b682009-06-18 00:05:54 +00001810 struct be_mcc_wrb *wrb;
Sathya Perla5b8821b2011-08-02 19:57:44 +00001811 struct be_dma_mem *mem = &adapter->rx_filter;
1812 struct be_cmd_req_rx_filter *req = mem->va;
Sathya Perlae7b909a2009-11-22 22:01:10 +00001813 int status;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001814
Sathya Perla8788fdc2009-07-27 22:52:03 +00001815 spin_lock_bh(&adapter->mcc_lock);
Sathya Perla6ac7b682009-06-18 00:05:54 +00001816
Sathya Perlab31c50a2009-09-17 10:30:13 -07001817 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001818 if (!wrb) {
1819 status = -EBUSY;
1820 goto err;
1821 }
Sathya Perla5b8821b2011-08-02 19:57:44 +00001822 memset(req, 0, sizeof(*req));
Somnath Kotur106df1e2011-10-27 07:12:13 +00001823 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1824 OPCODE_COMMON_NTWK_RX_FILTER, sizeof(*req),
1825 wrb, mem);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001826
Sathya Perla5b8821b2011-08-02 19:57:44 +00001827 req->if_id = cpu_to_le32(adapter->if_handle);
1828 if (flags & IFF_PROMISC) {
1829 req->if_flags_mask = cpu_to_le32(BE_IF_FLAGS_PROMISCUOUS |
Ajit Khapardec5dae582013-05-01 09:38:24 +00001830 BE_IF_FLAGS_VLAN_PROMISCUOUS |
1831 BE_IF_FLAGS_MCAST_PROMISCUOUS);
Sathya Perla5b8821b2011-08-02 19:57:44 +00001832 if (value == ON)
1833 req->if_flags = cpu_to_le32(BE_IF_FLAGS_PROMISCUOUS |
Ajit Khapardec5dae582013-05-01 09:38:24 +00001834 BE_IF_FLAGS_VLAN_PROMISCUOUS |
1835 BE_IF_FLAGS_MCAST_PROMISCUOUS);
Sathya Perla5b8821b2011-08-02 19:57:44 +00001836 } else if (flags & IFF_ALLMULTI) {
1837 req->if_flags_mask = req->if_flags =
Sathya Perla8e7d3f62011-09-27 13:29:38 -04001838 cpu_to_le32(BE_IF_FLAGS_MCAST_PROMISCUOUS);
Ajit Khaparded9d604f2013-09-27 15:17:58 -05001839 } else if (flags & BE_FLAGS_VLAN_PROMISC) {
1840 req->if_flags_mask = cpu_to_le32(BE_IF_FLAGS_VLAN_PROMISCUOUS);
1841
1842 if (value == ON)
1843 req->if_flags =
1844 cpu_to_le32(BE_IF_FLAGS_VLAN_PROMISCUOUS);
Sathya Perla24307ee2009-06-18 00:09:25 +00001845 } else {
Sathya Perla5b8821b2011-08-02 19:57:44 +00001846 struct netdev_hw_addr *ha;
1847 int i = 0;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001848
Sathya Perla8e7d3f62011-09-27 13:29:38 -04001849 req->if_flags_mask = req->if_flags =
1850 cpu_to_le32(BE_IF_FLAGS_MULTICAST);
Padmanabh Ratnakar1610c792011-11-03 01:49:27 +00001851
1852 /* Reset mcast promisc mode if already set by setting mask
1853 * and not setting flags field
1854 */
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00001855 req->if_flags_mask |=
1856 cpu_to_le32(BE_IF_FLAGS_MCAST_PROMISCUOUS &
Sathya Perla92bf14a2013-08-27 16:57:32 +05301857 be_if_cap_flags(adapter));
Padmanabh Ratnakar016f97b2011-11-03 01:49:13 +00001858 req->mcast_num = cpu_to_le32(netdev_mc_count(adapter->netdev));
Sathya Perla5b8821b2011-08-02 19:57:44 +00001859 netdev_for_each_mc_addr(ha, adapter->netdev)
1860 memcpy(req->mcast_mac[i++].byte, ha->addr, ETH_ALEN);
1861 }
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001862
Ajit Khaparde012bd382013-11-18 10:44:24 -06001863 if ((req->if_flags_mask & cpu_to_le32(be_if_cap_flags(adapter))) !=
1864 req->if_flags_mask) {
1865 dev_warn(&adapter->pdev->dev,
1866 "Cannot set rx filter flags 0x%x\n",
1867 req->if_flags_mask);
1868 dev_warn(&adapter->pdev->dev,
1869 "Interface is capable of 0x%x flags only\n",
1870 be_if_cap_flags(adapter));
1871 }
1872 req->if_flags_mask &= cpu_to_le32(be_if_cap_flags(adapter));
1873
Sathya Perla0d1d5872011-08-03 05:19:27 -07001874 status = be_mcc_notify_wait(adapter);
Ajit Khaparde012bd382013-11-18 10:44:24 -06001875
Sathya Perla713d03942009-11-22 22:02:45 +00001876err:
Sathya Perla8788fdc2009-07-27 22:52:03 +00001877 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perlae7b909a2009-11-22 22:01:10 +00001878 return status;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001879}
1880
Sathya Perlab31c50a2009-09-17 10:30:13 -07001881/* Uses synchrounous mcc */
Sathya Perla8788fdc2009-07-27 22:52:03 +00001882int be_cmd_set_flow_control(struct be_adapter *adapter, u32 tx_fc, u32 rx_fc)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001883{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001884 struct be_mcc_wrb *wrb;
1885 struct be_cmd_req_set_flow_control *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001886 int status;
1887
Padmanabh Ratnakarf25b1192012-10-20 06:02:52 +00001888 if (!be_cmd_allowed(adapter, OPCODE_COMMON_SET_FLOW_CONTROL,
1889 CMD_SUBSYSTEM_COMMON))
1890 return -EPERM;
1891
Sathya Perlab31c50a2009-09-17 10:30:13 -07001892 spin_lock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001893
Sathya Perlab31c50a2009-09-17 10:30:13 -07001894 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001895 if (!wrb) {
1896 status = -EBUSY;
1897 goto err;
1898 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001899 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001900
Somnath Kotur106df1e2011-10-27 07:12:13 +00001901 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1902 OPCODE_COMMON_SET_FLOW_CONTROL, sizeof(*req), wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001903
1904 req->tx_flow_control = cpu_to_le16((u16)tx_fc);
1905 req->rx_flow_control = cpu_to_le16((u16)rx_fc);
1906
Sathya Perlab31c50a2009-09-17 10:30:13 -07001907 status = be_mcc_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001908
Sathya Perla713d03942009-11-22 22:02:45 +00001909err:
Sathya Perlab31c50a2009-09-17 10:30:13 -07001910 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001911 return status;
1912}
1913
Sathya Perlab31c50a2009-09-17 10:30:13 -07001914/* Uses sycn mcc */
Sathya Perla8788fdc2009-07-27 22:52:03 +00001915int be_cmd_get_flow_control(struct be_adapter *adapter, u32 *tx_fc, u32 *rx_fc)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001916{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001917 struct be_mcc_wrb *wrb;
1918 struct be_cmd_req_get_flow_control *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001919 int status;
1920
Padmanabh Ratnakarf25b1192012-10-20 06:02:52 +00001921 if (!be_cmd_allowed(adapter, OPCODE_COMMON_GET_FLOW_CONTROL,
1922 CMD_SUBSYSTEM_COMMON))
1923 return -EPERM;
1924
Sathya Perlab31c50a2009-09-17 10:30:13 -07001925 spin_lock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001926
Sathya Perlab31c50a2009-09-17 10:30:13 -07001927 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001928 if (!wrb) {
1929 status = -EBUSY;
1930 goto err;
1931 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001932 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001933
Somnath Kotur106df1e2011-10-27 07:12:13 +00001934 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1935 OPCODE_COMMON_GET_FLOW_CONTROL, sizeof(*req), wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001936
Sathya Perlab31c50a2009-09-17 10:30:13 -07001937 status = be_mcc_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001938 if (!status) {
1939 struct be_cmd_resp_get_flow_control *resp =
1940 embedded_payload(wrb);
1941 *tx_fc = le16_to_cpu(resp->tx_flow_control);
1942 *rx_fc = le16_to_cpu(resp->rx_flow_control);
1943 }
1944
Sathya Perla713d03942009-11-22 22:02:45 +00001945err:
Sathya Perlab31c50a2009-09-17 10:30:13 -07001946 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001947 return status;
1948}
1949
Sathya Perlab31c50a2009-09-17 10:30:13 -07001950/* Uses mbox */
Sathya Perla3abcded2010-10-03 22:12:27 -07001951int be_cmd_query_fw_cfg(struct be_adapter *adapter, u32 *port_num,
Vasundhara Volam0ad31572013-04-21 23:28:16 +00001952 u32 *mode, u32 *caps, u16 *asic_rev)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001953{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001954 struct be_mcc_wrb *wrb;
1955 struct be_cmd_req_query_fw_cfg *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001956 int status;
1957
Ivan Vecera29849612010-12-14 05:43:19 +00001958 if (mutex_lock_interruptible(&adapter->mbox_lock))
1959 return -1;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001960
Sathya Perlab31c50a2009-09-17 10:30:13 -07001961 wrb = wrb_from_mbox(adapter);
1962 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001963
Somnath Kotur106df1e2011-10-27 07:12:13 +00001964 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1965 OPCODE_COMMON_QUERY_FIRMWARE_CONFIG, sizeof(*req), wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001966
Sathya Perlab31c50a2009-09-17 10:30:13 -07001967 status = be_mbox_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001968 if (!status) {
1969 struct be_cmd_resp_query_fw_cfg *resp = embedded_payload(wrb);
1970 *port_num = le32_to_cpu(resp->phys_port);
Ajit Khaparde3486be22010-07-23 02:04:54 +00001971 *mode = le32_to_cpu(resp->function_mode);
Sathya Perla3abcded2010-10-03 22:12:27 -07001972 *caps = le32_to_cpu(resp->function_caps);
Vasundhara Volam0ad31572013-04-21 23:28:16 +00001973 *asic_rev = le32_to_cpu(resp->asic_revision) & 0xFF;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001974 }
1975
Ivan Vecera29849612010-12-14 05:43:19 +00001976 mutex_unlock(&adapter->mbox_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001977 return status;
1978}
sarveshwarb14074ea2009-08-05 13:05:24 -07001979
Sathya Perlab31c50a2009-09-17 10:30:13 -07001980/* Uses mbox */
sarveshwarb14074ea2009-08-05 13:05:24 -07001981int be_cmd_reset_function(struct be_adapter *adapter)
1982{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001983 struct be_mcc_wrb *wrb;
1984 struct be_cmd_req_hdr *req;
sarveshwarb14074ea2009-08-05 13:05:24 -07001985 int status;
1986
Padmanabh Ratnakarbf99e502012-07-12 03:56:58 +00001987 if (lancer_chip(adapter)) {
1988 status = lancer_wait_ready(adapter);
1989 if (!status) {
1990 iowrite32(SLI_PORT_CONTROL_IP_MASK,
1991 adapter->db + SLIPORT_CONTROL_OFFSET);
1992 status = lancer_test_and_set_rdy_state(adapter);
1993 }
1994 if (status) {
1995 dev_err(&adapter->pdev->dev,
1996 "Adapter in non recoverable error\n");
1997 }
1998 return status;
1999 }
2000
Ivan Vecera29849612010-12-14 05:43:19 +00002001 if (mutex_lock_interruptible(&adapter->mbox_lock))
2002 return -1;
sarveshwarb14074ea2009-08-05 13:05:24 -07002003
Sathya Perlab31c50a2009-09-17 10:30:13 -07002004 wrb = wrb_from_mbox(adapter);
2005 req = embedded_payload(wrb);
sarveshwarb14074ea2009-08-05 13:05:24 -07002006
Somnath Kotur106df1e2011-10-27 07:12:13 +00002007 be_wrb_cmd_hdr_prepare(req, CMD_SUBSYSTEM_COMMON,
2008 OPCODE_COMMON_FUNCTION_RESET, sizeof(*req), wrb, NULL);
sarveshwarb14074ea2009-08-05 13:05:24 -07002009
Sathya Perlab31c50a2009-09-17 10:30:13 -07002010 status = be_mbox_notify_wait(adapter);
sarveshwarb14074ea2009-08-05 13:05:24 -07002011
Ivan Vecera29849612010-12-14 05:43:19 +00002012 mutex_unlock(&adapter->mbox_lock);
sarveshwarb14074ea2009-08-05 13:05:24 -07002013 return status;
2014}
Ajit Khaparde84517482009-09-04 03:12:16 +00002015
Suresh Reddy594ad542013-04-25 23:03:20 +00002016int be_cmd_rss_config(struct be_adapter *adapter, u8 *rsstable,
2017 u32 rss_hash_opts, u16 table_size)
Sathya Perla3abcded2010-10-03 22:12:27 -07002018{
2019 struct be_mcc_wrb *wrb;
2020 struct be_cmd_req_rss_config *req;
Padmanabh Ratnakar65f85842011-11-25 05:48:38 +00002021 u32 myhash[10] = {0x15d43fa5, 0x2534685a, 0x5f87693a, 0x5668494e,
2022 0x33cf6a53, 0x383334c6, 0x76ac4257, 0x59b242b2,
2023 0x3ea83c02, 0x4a110304};
Sathya Perla3abcded2010-10-03 22:12:27 -07002024 int status;
2025
Vasundhara Volamda1388d2014-01-06 13:02:23 +05302026 if (!(be_if_cap_flags(adapter) & BE_IF_FLAGS_RSS))
2027 return 0;
2028
Ivan Vecera29849612010-12-14 05:43:19 +00002029 if (mutex_lock_interruptible(&adapter->mbox_lock))
2030 return -1;
Sathya Perla3abcded2010-10-03 22:12:27 -07002031
2032 wrb = wrb_from_mbox(adapter);
2033 req = embedded_payload(wrb);
2034
Somnath Kotur106df1e2011-10-27 07:12:13 +00002035 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
2036 OPCODE_ETH_RSS_CONFIG, sizeof(*req), wrb, NULL);
Sathya Perla3abcded2010-10-03 22:12:27 -07002037
2038 req->if_id = cpu_to_le32(adapter->if_handle);
Suresh Reddy594ad542013-04-25 23:03:20 +00002039 req->enable_rss = cpu_to_le16(rss_hash_opts);
Sathya Perla3abcded2010-10-03 22:12:27 -07002040 req->cpu_table_size_log2 = cpu_to_le16(fls(table_size) - 1);
Suresh Reddy594ad542013-04-25 23:03:20 +00002041
2042 if (lancer_chip(adapter) || skyhawk_chip(adapter))
2043 req->hdr.version = 1;
2044
Sathya Perla3abcded2010-10-03 22:12:27 -07002045 memcpy(req->cpu_table, rsstable, table_size);
2046 memcpy(req->hash, myhash, sizeof(myhash));
2047 be_dws_cpu_to_le(req->hash, sizeof(req->hash));
2048
2049 status = be_mbox_notify_wait(adapter);
2050
Ivan Vecera29849612010-12-14 05:43:19 +00002051 mutex_unlock(&adapter->mbox_lock);
Sathya Perla3abcded2010-10-03 22:12:27 -07002052 return status;
2053}
2054
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07002055/* Uses sync mcc */
2056int be_cmd_set_beacon_state(struct be_adapter *adapter, u8 port_num,
2057 u8 bcn, u8 sts, u8 state)
2058{
2059 struct be_mcc_wrb *wrb;
2060 struct be_cmd_req_enable_disable_beacon *req;
2061 int status;
2062
2063 spin_lock_bh(&adapter->mcc_lock);
2064
2065 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00002066 if (!wrb) {
2067 status = -EBUSY;
2068 goto err;
2069 }
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07002070 req = embedded_payload(wrb);
2071
Somnath Kotur106df1e2011-10-27 07:12:13 +00002072 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2073 OPCODE_COMMON_ENABLE_DISABLE_BEACON, sizeof(*req), wrb, NULL);
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07002074
2075 req->port_num = port_num;
2076 req->beacon_state = state;
2077 req->beacon_duration = bcn;
2078 req->status_duration = sts;
2079
2080 status = be_mcc_notify_wait(adapter);
2081
Sathya Perla713d03942009-11-22 22:02:45 +00002082err:
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07002083 spin_unlock_bh(&adapter->mcc_lock);
2084 return status;
2085}
2086
2087/* Uses sync mcc */
2088int be_cmd_get_beacon_state(struct be_adapter *adapter, u8 port_num, u32 *state)
2089{
2090 struct be_mcc_wrb *wrb;
2091 struct be_cmd_req_get_beacon_state *req;
2092 int status;
2093
2094 spin_lock_bh(&adapter->mcc_lock);
2095
2096 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00002097 if (!wrb) {
2098 status = -EBUSY;
2099 goto err;
2100 }
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07002101 req = embedded_payload(wrb);
2102
Somnath Kotur106df1e2011-10-27 07:12:13 +00002103 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2104 OPCODE_COMMON_GET_BEACON_STATE, sizeof(*req), wrb, NULL);
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07002105
2106 req->port_num = port_num;
2107
2108 status = be_mcc_notify_wait(adapter);
2109 if (!status) {
2110 struct be_cmd_resp_get_beacon_state *resp =
2111 embedded_payload(wrb);
2112 *state = resp->beacon_state;
2113 }
2114
Sathya Perla713d03942009-11-22 22:02:45 +00002115err:
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07002116 spin_unlock_bh(&adapter->mcc_lock);
2117 return status;
2118}
2119
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00002120int lancer_cmd_write_object(struct be_adapter *adapter, struct be_dma_mem *cmd,
Padmanabh Ratnakarf67ef7b2012-07-12 03:57:09 +00002121 u32 data_size, u32 data_offset,
2122 const char *obj_name, u32 *data_written,
2123 u8 *change_status, u8 *addn_status)
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00002124{
2125 struct be_mcc_wrb *wrb;
2126 struct lancer_cmd_req_write_object *req;
2127 struct lancer_cmd_resp_write_object *resp;
2128 void *ctxt = NULL;
2129 int status;
2130
2131 spin_lock_bh(&adapter->mcc_lock);
2132 adapter->flash_status = 0;
2133
2134 wrb = wrb_from_mccq(adapter);
2135 if (!wrb) {
2136 status = -EBUSY;
2137 goto err_unlock;
2138 }
2139
2140 req = embedded_payload(wrb);
2141
Somnath Kotur106df1e2011-10-27 07:12:13 +00002142 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00002143 OPCODE_COMMON_WRITE_OBJECT,
Somnath Kotur106df1e2011-10-27 07:12:13 +00002144 sizeof(struct lancer_cmd_req_write_object), wrb,
2145 NULL);
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00002146
2147 ctxt = &req->context;
2148 AMAP_SET_BITS(struct amap_lancer_write_obj_context,
2149 write_length, ctxt, data_size);
2150
2151 if (data_size == 0)
2152 AMAP_SET_BITS(struct amap_lancer_write_obj_context,
2153 eof, ctxt, 1);
2154 else
2155 AMAP_SET_BITS(struct amap_lancer_write_obj_context,
2156 eof, ctxt, 0);
2157
2158 be_dws_cpu_to_le(ctxt, sizeof(req->context));
2159 req->write_offset = cpu_to_le32(data_offset);
2160 strcpy(req->object_name, obj_name);
2161 req->descriptor_count = cpu_to_le32(1);
2162 req->buf_len = cpu_to_le32(data_size);
2163 req->addr_low = cpu_to_le32((cmd->dma +
2164 sizeof(struct lancer_cmd_req_write_object))
2165 & 0xFFFFFFFF);
2166 req->addr_high = cpu_to_le32(upper_32_bits(cmd->dma +
2167 sizeof(struct lancer_cmd_req_write_object)));
2168
2169 be_mcc_notify(adapter);
2170 spin_unlock_bh(&adapter->mcc_lock);
2171
Suresh Reddy5eeff632014-01-06 13:02:24 +05302172 if (!wait_for_completion_timeout(&adapter->et_cmd_compl,
Somnath Kotur701962d2013-05-02 03:36:34 +00002173 msecs_to_jiffies(60000)))
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00002174 status = -1;
2175 else
2176 status = adapter->flash_status;
2177
2178 resp = embedded_payload(wrb);
Padmanabh Ratnakarf67ef7b2012-07-12 03:57:09 +00002179 if (!status) {
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00002180 *data_written = le32_to_cpu(resp->actual_write_len);
Padmanabh Ratnakarf67ef7b2012-07-12 03:57:09 +00002181 *change_status = resp->change_status;
2182 } else {
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00002183 *addn_status = resp->additional_status;
Padmanabh Ratnakarf67ef7b2012-07-12 03:57:09 +00002184 }
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00002185
2186 return status;
2187
2188err_unlock:
2189 spin_unlock_bh(&adapter->mcc_lock);
2190 return status;
2191}
2192
Padmanabh Ratnakarde49bd52011-11-16 02:02:43 +00002193int lancer_cmd_read_object(struct be_adapter *adapter, struct be_dma_mem *cmd,
2194 u32 data_size, u32 data_offset, const char *obj_name,
2195 u32 *data_read, u32 *eof, u8 *addn_status)
2196{
2197 struct be_mcc_wrb *wrb;
2198 struct lancer_cmd_req_read_object *req;
2199 struct lancer_cmd_resp_read_object *resp;
2200 int status;
2201
2202 spin_lock_bh(&adapter->mcc_lock);
2203
2204 wrb = wrb_from_mccq(adapter);
2205 if (!wrb) {
2206 status = -EBUSY;
2207 goto err_unlock;
2208 }
2209
2210 req = embedded_payload(wrb);
2211
2212 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2213 OPCODE_COMMON_READ_OBJECT,
2214 sizeof(struct lancer_cmd_req_read_object), wrb,
2215 NULL);
2216
2217 req->desired_read_len = cpu_to_le32(data_size);
2218 req->read_offset = cpu_to_le32(data_offset);
2219 strcpy(req->object_name, obj_name);
2220 req->descriptor_count = cpu_to_le32(1);
2221 req->buf_len = cpu_to_le32(data_size);
2222 req->addr_low = cpu_to_le32((cmd->dma & 0xFFFFFFFF));
2223 req->addr_high = cpu_to_le32(upper_32_bits(cmd->dma));
2224
2225 status = be_mcc_notify_wait(adapter);
2226
2227 resp = embedded_payload(wrb);
2228 if (!status) {
2229 *data_read = le32_to_cpu(resp->actual_read_len);
2230 *eof = le32_to_cpu(resp->eof);
2231 } else {
2232 *addn_status = resp->additional_status;
2233 }
2234
2235err_unlock:
2236 spin_unlock_bh(&adapter->mcc_lock);
2237 return status;
2238}
2239
Ajit Khaparde84517482009-09-04 03:12:16 +00002240int be_cmd_write_flashrom(struct be_adapter *adapter, struct be_dma_mem *cmd,
2241 u32 flash_type, u32 flash_opcode, u32 buf_size)
2242{
Sathya Perlab31c50a2009-09-17 10:30:13 -07002243 struct be_mcc_wrb *wrb;
Ajit Khaparde3f0d4562010-02-09 01:30:35 +00002244 struct be_cmd_write_flashrom *req;
Ajit Khaparde84517482009-09-04 03:12:16 +00002245 int status;
2246
Sathya Perlab31c50a2009-09-17 10:30:13 -07002247 spin_lock_bh(&adapter->mcc_lock);
Sarveshwar Bandidd131e72010-05-25 16:16:32 -07002248 adapter->flash_status = 0;
Sathya Perlab31c50a2009-09-17 10:30:13 -07002249
2250 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00002251 if (!wrb) {
2252 status = -EBUSY;
Dan Carpenter2892d9c2010-05-26 04:46:35 +00002253 goto err_unlock;
Sathya Perla713d03942009-11-22 22:02:45 +00002254 }
2255 req = cmd->va;
Sathya Perlab31c50a2009-09-17 10:30:13 -07002256
Somnath Kotur106df1e2011-10-27 07:12:13 +00002257 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2258 OPCODE_COMMON_WRITE_FLASHROM, cmd->size, wrb, cmd);
Ajit Khaparde84517482009-09-04 03:12:16 +00002259
2260 req->params.op_type = cpu_to_le32(flash_type);
2261 req->params.op_code = cpu_to_le32(flash_opcode);
2262 req->params.data_buf_size = cpu_to_le32(buf_size);
2263
Sarveshwar Bandidd131e72010-05-25 16:16:32 -07002264 be_mcc_notify(adapter);
2265 spin_unlock_bh(&adapter->mcc_lock);
2266
Suresh Reddy5eeff632014-01-06 13:02:24 +05302267 if (!wait_for_completion_timeout(&adapter->et_cmd_compl,
2268 msecs_to_jiffies(40000)))
Sarveshwar Bandidd131e72010-05-25 16:16:32 -07002269 status = -1;
2270 else
2271 status = adapter->flash_status;
Ajit Khaparde84517482009-09-04 03:12:16 +00002272
Dan Carpenter2892d9c2010-05-26 04:46:35 +00002273 return status;
2274
2275err_unlock:
2276 spin_unlock_bh(&adapter->mcc_lock);
Ajit Khaparde84517482009-09-04 03:12:16 +00002277 return status;
2278}
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08002279
Ajit Khaparde3f0d4562010-02-09 01:30:35 +00002280int be_cmd_get_flash_crc(struct be_adapter *adapter, u8 *flashed_crc,
2281 int offset)
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08002282{
2283 struct be_mcc_wrb *wrb;
Padmanabh Ratnakarbe716442012-10-22 23:02:44 +00002284 struct be_cmd_read_flash_crc *req;
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08002285 int status;
2286
2287 spin_lock_bh(&adapter->mcc_lock);
2288
2289 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00002290 if (!wrb) {
2291 status = -EBUSY;
2292 goto err;
2293 }
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08002294 req = embedded_payload(wrb);
2295
Somnath Kotur106df1e2011-10-27 07:12:13 +00002296 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Padmanabh Ratnakarbe716442012-10-22 23:02:44 +00002297 OPCODE_COMMON_READ_FLASHROM, sizeof(*req),
2298 wrb, NULL);
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08002299
Padmanabh Ratnakarc165541e2012-04-25 01:47:15 +00002300 req->params.op_type = cpu_to_le32(OPTYPE_REDBOOT);
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08002301 req->params.op_code = cpu_to_le32(FLASHROM_OPER_REPORT);
Ajit Khaparde8b93b712010-03-31 01:57:10 +00002302 req->params.offset = cpu_to_le32(offset);
2303 req->params.data_buf_size = cpu_to_le32(0x4);
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08002304
2305 status = be_mcc_notify_wait(adapter);
2306 if (!status)
Padmanabh Ratnakarbe716442012-10-22 23:02:44 +00002307 memcpy(flashed_crc, req->crc, 4);
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08002308
Sathya Perla713d03942009-11-22 22:02:45 +00002309err:
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08002310 spin_unlock_bh(&adapter->mcc_lock);
2311 return status;
2312}
Ajit Khaparde71d8d1b2009-12-03 06:16:59 +00002313
Dan Carpenterc196b022010-05-26 04:47:39 +00002314int be_cmd_enable_magic_wol(struct be_adapter *adapter, u8 *mac,
Ajit Khaparde71d8d1b2009-12-03 06:16:59 +00002315 struct be_dma_mem *nonemb_cmd)
2316{
2317 struct be_mcc_wrb *wrb;
2318 struct be_cmd_req_acpi_wol_magic_config *req;
Ajit Khaparde71d8d1b2009-12-03 06:16:59 +00002319 int status;
2320
2321 spin_lock_bh(&adapter->mcc_lock);
2322
2323 wrb = wrb_from_mccq(adapter);
2324 if (!wrb) {
2325 status = -EBUSY;
2326 goto err;
2327 }
2328 req = nonemb_cmd->va;
Ajit Khaparde71d8d1b2009-12-03 06:16:59 +00002329
Somnath Kotur106df1e2011-10-27 07:12:13 +00002330 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
2331 OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG, sizeof(*req), wrb,
2332 nonemb_cmd);
Ajit Khaparde71d8d1b2009-12-03 06:16:59 +00002333 memcpy(req->magic_mac, mac, ETH_ALEN);
2334
Ajit Khaparde71d8d1b2009-12-03 06:16:59 +00002335 status = be_mcc_notify_wait(adapter);
2336
2337err:
2338 spin_unlock_bh(&adapter->mcc_lock);
2339 return status;
2340}
Suresh Rff33a6e2009-12-03 16:15:52 -08002341
Sarveshwar Bandifced9992009-12-23 04:41:44 +00002342int be_cmd_set_loopback(struct be_adapter *adapter, u8 port_num,
2343 u8 loopback_type, u8 enable)
2344{
2345 struct be_mcc_wrb *wrb;
2346 struct be_cmd_req_set_lmode *req;
2347 int status;
2348
2349 spin_lock_bh(&adapter->mcc_lock);
2350
2351 wrb = wrb_from_mccq(adapter);
2352 if (!wrb) {
2353 status = -EBUSY;
2354 goto err;
2355 }
2356
2357 req = embedded_payload(wrb);
2358
Somnath Kotur106df1e2011-10-27 07:12:13 +00002359 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
2360 OPCODE_LOWLEVEL_SET_LOOPBACK_MODE, sizeof(*req), wrb,
2361 NULL);
Sarveshwar Bandifced9992009-12-23 04:41:44 +00002362
2363 req->src_port = port_num;
2364 req->dest_port = port_num;
2365 req->loopback_type = loopback_type;
2366 req->loopback_state = enable;
2367
2368 status = be_mcc_notify_wait(adapter);
2369err:
2370 spin_unlock_bh(&adapter->mcc_lock);
2371 return status;
2372}
2373
Suresh Rff33a6e2009-12-03 16:15:52 -08002374int be_cmd_loopback_test(struct be_adapter *adapter, u32 port_num,
2375 u32 loopback_type, u32 pkt_size, u32 num_pkts, u64 pattern)
2376{
2377 struct be_mcc_wrb *wrb;
2378 struct be_cmd_req_loopback_test *req;
Suresh Reddy5eeff632014-01-06 13:02:24 +05302379 struct be_cmd_resp_loopback_test *resp;
Suresh Rff33a6e2009-12-03 16:15:52 -08002380 int status;
2381
2382 spin_lock_bh(&adapter->mcc_lock);
2383
2384 wrb = wrb_from_mccq(adapter);
2385 if (!wrb) {
2386 status = -EBUSY;
2387 goto err;
2388 }
2389
2390 req = embedded_payload(wrb);
2391
Somnath Kotur106df1e2011-10-27 07:12:13 +00002392 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
2393 OPCODE_LOWLEVEL_LOOPBACK_TEST, sizeof(*req), wrb, NULL);
Suresh Rff33a6e2009-12-03 16:15:52 -08002394
Suresh Reddy5eeff632014-01-06 13:02:24 +05302395 req->hdr.timeout = cpu_to_le32(15);
Suresh Rff33a6e2009-12-03 16:15:52 -08002396 req->pattern = cpu_to_le64(pattern);
2397 req->src_port = cpu_to_le32(port_num);
2398 req->dest_port = cpu_to_le32(port_num);
2399 req->pkt_size = cpu_to_le32(pkt_size);
2400 req->num_pkts = cpu_to_le32(num_pkts);
2401 req->loopback_type = cpu_to_le32(loopback_type);
2402
Suresh Reddy5eeff632014-01-06 13:02:24 +05302403 be_mcc_notify(adapter);
Suresh Rff33a6e2009-12-03 16:15:52 -08002404
Suresh Reddy5eeff632014-01-06 13:02:24 +05302405 spin_unlock_bh(&adapter->mcc_lock);
2406
2407 wait_for_completion(&adapter->et_cmd_compl);
2408 resp = embedded_payload(wrb);
2409 status = le32_to_cpu(resp->status);
2410
2411 return status;
Suresh Rff33a6e2009-12-03 16:15:52 -08002412err:
2413 spin_unlock_bh(&adapter->mcc_lock);
2414 return status;
2415}
2416
2417int be_cmd_ddr_dma_test(struct be_adapter *adapter, u64 pattern,
2418 u32 byte_cnt, struct be_dma_mem *cmd)
2419{
2420 struct be_mcc_wrb *wrb;
2421 struct be_cmd_req_ddrdma_test *req;
Suresh Rff33a6e2009-12-03 16:15:52 -08002422 int status;
2423 int i, j = 0;
2424
2425 spin_lock_bh(&adapter->mcc_lock);
2426
2427 wrb = wrb_from_mccq(adapter);
2428 if (!wrb) {
2429 status = -EBUSY;
2430 goto err;
2431 }
2432 req = cmd->va;
Somnath Kotur106df1e2011-10-27 07:12:13 +00002433 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
2434 OPCODE_LOWLEVEL_HOST_DDR_DMA, cmd->size, wrb, cmd);
Suresh Rff33a6e2009-12-03 16:15:52 -08002435
2436 req->pattern = cpu_to_le64(pattern);
2437 req->byte_count = cpu_to_le32(byte_cnt);
2438 for (i = 0; i < byte_cnt; i++) {
2439 req->snd_buff[i] = (u8)(pattern >> (j*8));
2440 j++;
2441 if (j > 7)
2442 j = 0;
2443 }
2444
2445 status = be_mcc_notify_wait(adapter);
2446
2447 if (!status) {
2448 struct be_cmd_resp_ddrdma_test *resp;
2449 resp = cmd->va;
2450 if ((memcmp(resp->rcv_buff, req->snd_buff, byte_cnt) != 0) ||
2451 resp->snd_err) {
2452 status = -1;
2453 }
2454 }
2455
2456err:
2457 spin_unlock_bh(&adapter->mcc_lock);
2458 return status;
2459}
Sarveshwar Bandi368c0ca2010-01-08 00:07:27 -08002460
Dan Carpenterc196b022010-05-26 04:47:39 +00002461int be_cmd_get_seeprom_data(struct be_adapter *adapter,
Sarveshwar Bandi368c0ca2010-01-08 00:07:27 -08002462 struct be_dma_mem *nonemb_cmd)
2463{
2464 struct be_mcc_wrb *wrb;
2465 struct be_cmd_req_seeprom_read *req;
Sarveshwar Bandi368c0ca2010-01-08 00:07:27 -08002466 int status;
2467
2468 spin_lock_bh(&adapter->mcc_lock);
2469
2470 wrb = wrb_from_mccq(adapter);
Ajit Khapardee45ff012011-02-04 17:18:28 +00002471 if (!wrb) {
2472 status = -EBUSY;
2473 goto err;
2474 }
Sarveshwar Bandi368c0ca2010-01-08 00:07:27 -08002475 req = nonemb_cmd->va;
Sarveshwar Bandi368c0ca2010-01-08 00:07:27 -08002476
Somnath Kotur106df1e2011-10-27 07:12:13 +00002477 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2478 OPCODE_COMMON_SEEPROM_READ, sizeof(*req), wrb,
2479 nonemb_cmd);
Sarveshwar Bandi368c0ca2010-01-08 00:07:27 -08002480
2481 status = be_mcc_notify_wait(adapter);
2482
Ajit Khapardee45ff012011-02-04 17:18:28 +00002483err:
Sarveshwar Bandi368c0ca2010-01-08 00:07:27 -08002484 spin_unlock_bh(&adapter->mcc_lock);
2485 return status;
2486}
Ajit Khapardeee3cb622010-07-01 03:51:00 +00002487
Ajit Khaparde42f11cf2012-04-21 18:53:22 +00002488int be_cmd_get_phy_info(struct be_adapter *adapter)
Ajit Khapardeee3cb622010-07-01 03:51:00 +00002489{
2490 struct be_mcc_wrb *wrb;
2491 struct be_cmd_req_get_phy_info *req;
Sathya Perla306f1342011-08-02 19:57:45 +00002492 struct be_dma_mem cmd;
Ajit Khapardeee3cb622010-07-01 03:51:00 +00002493 int status;
2494
Padmanabh Ratnakarf25b1192012-10-20 06:02:52 +00002495 if (!be_cmd_allowed(adapter, OPCODE_COMMON_GET_PHY_DETAILS,
2496 CMD_SUBSYSTEM_COMMON))
2497 return -EPERM;
2498
Ajit Khapardeee3cb622010-07-01 03:51:00 +00002499 spin_lock_bh(&adapter->mcc_lock);
2500
2501 wrb = wrb_from_mccq(adapter);
2502 if (!wrb) {
2503 status = -EBUSY;
2504 goto err;
2505 }
Sathya Perla306f1342011-08-02 19:57:45 +00002506 cmd.size = sizeof(struct be_cmd_req_get_phy_info);
2507 cmd.va = pci_alloc_consistent(adapter->pdev, cmd.size,
2508 &cmd.dma);
2509 if (!cmd.va) {
2510 dev_err(&adapter->pdev->dev, "Memory alloc failure\n");
2511 status = -ENOMEM;
2512 goto err;
2513 }
Ajit Khapardeee3cb622010-07-01 03:51:00 +00002514
Sathya Perla306f1342011-08-02 19:57:45 +00002515 req = cmd.va;
Ajit Khapardeee3cb622010-07-01 03:51:00 +00002516
Somnath Kotur106df1e2011-10-27 07:12:13 +00002517 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2518 OPCODE_COMMON_GET_PHY_DETAILS, sizeof(*req),
2519 wrb, &cmd);
Ajit Khapardeee3cb622010-07-01 03:51:00 +00002520
2521 status = be_mcc_notify_wait(adapter);
Sathya Perla306f1342011-08-02 19:57:45 +00002522 if (!status) {
2523 struct be_phy_info *resp_phy_info =
2524 cmd.va + sizeof(struct be_cmd_req_hdr);
Ajit Khaparde42f11cf2012-04-21 18:53:22 +00002525 adapter->phy.phy_type = le16_to_cpu(resp_phy_info->phy_type);
2526 adapter->phy.interface_type =
Sathya Perla306f1342011-08-02 19:57:45 +00002527 le16_to_cpu(resp_phy_info->interface_type);
Ajit Khaparde42f11cf2012-04-21 18:53:22 +00002528 adapter->phy.auto_speeds_supported =
2529 le16_to_cpu(resp_phy_info->auto_speeds_supported);
2530 adapter->phy.fixed_speeds_supported =
2531 le16_to_cpu(resp_phy_info->fixed_speeds_supported);
2532 adapter->phy.misc_params =
2533 le32_to_cpu(resp_phy_info->misc_params);
Vasundhara Volam68cb7e42013-08-06 09:27:18 +05302534
2535 if (BE2_chip(adapter)) {
2536 adapter->phy.fixed_speeds_supported =
2537 BE_SUPPORTED_SPEED_10GBPS |
2538 BE_SUPPORTED_SPEED_1GBPS;
2539 }
Sathya Perla306f1342011-08-02 19:57:45 +00002540 }
2541 pci_free_consistent(adapter->pdev, cmd.size,
2542 cmd.va, cmd.dma);
Ajit Khapardeee3cb622010-07-01 03:51:00 +00002543err:
2544 spin_unlock_bh(&adapter->mcc_lock);
2545 return status;
2546}
Ajit Khapardee1d18732010-07-23 01:52:13 +00002547
2548int be_cmd_set_qos(struct be_adapter *adapter, u32 bps, u32 domain)
2549{
2550 struct be_mcc_wrb *wrb;
2551 struct be_cmd_req_set_qos *req;
2552 int status;
2553
2554 spin_lock_bh(&adapter->mcc_lock);
2555
2556 wrb = wrb_from_mccq(adapter);
2557 if (!wrb) {
2558 status = -EBUSY;
2559 goto err;
2560 }
2561
2562 req = embedded_payload(wrb);
2563
Somnath Kotur106df1e2011-10-27 07:12:13 +00002564 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2565 OPCODE_COMMON_SET_QOS, sizeof(*req), wrb, NULL);
Ajit Khapardee1d18732010-07-23 01:52:13 +00002566
2567 req->hdr.domain = domain;
Ajit Khaparde6bff57a2011-02-11 13:33:02 +00002568 req->valid_bits = cpu_to_le32(BE_QOS_BITS_NIC);
2569 req->max_bps_nic = cpu_to_le32(bps);
Ajit Khapardee1d18732010-07-23 01:52:13 +00002570
2571 status = be_mcc_notify_wait(adapter);
2572
2573err:
2574 spin_unlock_bh(&adapter->mcc_lock);
2575 return status;
2576}
Ajit Khaparde9e1453c2011-02-20 11:42:22 +00002577
2578int be_cmd_get_cntl_attributes(struct be_adapter *adapter)
2579{
2580 struct be_mcc_wrb *wrb;
2581 struct be_cmd_req_cntl_attribs *req;
2582 struct be_cmd_resp_cntl_attribs *resp;
Ajit Khaparde9e1453c2011-02-20 11:42:22 +00002583 int status;
2584 int payload_len = max(sizeof(*req), sizeof(*resp));
2585 struct mgmt_controller_attrib *attribs;
2586 struct be_dma_mem attribs_cmd;
2587
Suresh Reddyd98ef502013-04-25 00:56:55 +00002588 if (mutex_lock_interruptible(&adapter->mbox_lock))
2589 return -1;
2590
Ajit Khaparde9e1453c2011-02-20 11:42:22 +00002591 memset(&attribs_cmd, 0, sizeof(struct be_dma_mem));
2592 attribs_cmd.size = sizeof(struct be_cmd_resp_cntl_attribs);
2593 attribs_cmd.va = pci_alloc_consistent(adapter->pdev, attribs_cmd.size,
2594 &attribs_cmd.dma);
2595 if (!attribs_cmd.va) {
2596 dev_err(&adapter->pdev->dev,
2597 "Memory allocation failure\n");
Suresh Reddyd98ef502013-04-25 00:56:55 +00002598 status = -ENOMEM;
2599 goto err;
Ajit Khaparde9e1453c2011-02-20 11:42:22 +00002600 }
2601
Ajit Khaparde9e1453c2011-02-20 11:42:22 +00002602 wrb = wrb_from_mbox(adapter);
2603 if (!wrb) {
2604 status = -EBUSY;
2605 goto err;
2606 }
2607 req = attribs_cmd.va;
Ajit Khaparde9e1453c2011-02-20 11:42:22 +00002608
Somnath Kotur106df1e2011-10-27 07:12:13 +00002609 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2610 OPCODE_COMMON_GET_CNTL_ATTRIBUTES, payload_len, wrb,
2611 &attribs_cmd);
Ajit Khaparde9e1453c2011-02-20 11:42:22 +00002612
2613 status = be_mbox_notify_wait(adapter);
2614 if (!status) {
Joe Perches43d620c2011-06-16 19:08:06 +00002615 attribs = attribs_cmd.va + sizeof(struct be_cmd_resp_hdr);
Ajit Khaparde9e1453c2011-02-20 11:42:22 +00002616 adapter->hba_port_num = attribs->hba_attribs.phy_port;
2617 }
2618
2619err:
2620 mutex_unlock(&adapter->mbox_lock);
Suresh Reddyd98ef502013-04-25 00:56:55 +00002621 if (attribs_cmd.va)
2622 pci_free_consistent(adapter->pdev, attribs_cmd.size,
2623 attribs_cmd.va, attribs_cmd.dma);
Ajit Khaparde9e1453c2011-02-20 11:42:22 +00002624 return status;
2625}
Sathya Perla2e588f82011-03-11 02:49:26 +00002626
2627/* Uses mbox */
Sathya Perla2dc1deb2011-07-19 19:52:33 +00002628int be_cmd_req_native_mode(struct be_adapter *adapter)
Sathya Perla2e588f82011-03-11 02:49:26 +00002629{
2630 struct be_mcc_wrb *wrb;
2631 struct be_cmd_req_set_func_cap *req;
2632 int status;
2633
2634 if (mutex_lock_interruptible(&adapter->mbox_lock))
2635 return -1;
2636
2637 wrb = wrb_from_mbox(adapter);
2638 if (!wrb) {
2639 status = -EBUSY;
2640 goto err;
2641 }
2642
2643 req = embedded_payload(wrb);
2644
Somnath Kotur106df1e2011-10-27 07:12:13 +00002645 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2646 OPCODE_COMMON_SET_DRIVER_FUNCTION_CAP, sizeof(*req), wrb, NULL);
Sathya Perla2e588f82011-03-11 02:49:26 +00002647
2648 req->valid_cap_flags = cpu_to_le32(CAPABILITY_SW_TIMESTAMPS |
2649 CAPABILITY_BE3_NATIVE_ERX_API);
2650 req->cap_flags = cpu_to_le32(CAPABILITY_BE3_NATIVE_ERX_API);
2651
2652 status = be_mbox_notify_wait(adapter);
2653 if (!status) {
2654 struct be_cmd_resp_set_func_cap *resp = embedded_payload(wrb);
2655 adapter->be3_native = le32_to_cpu(resp->cap_flags) &
2656 CAPABILITY_BE3_NATIVE_ERX_API;
Sathya Perlad3791422012-09-28 04:39:44 +00002657 if (!adapter->be3_native)
2658 dev_warn(&adapter->pdev->dev,
2659 "adapter not in advanced mode\n");
Sathya Perla2e588f82011-03-11 02:49:26 +00002660 }
2661err:
2662 mutex_unlock(&adapter->mbox_lock);
2663 return status;
2664}
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002665
Padmanabh Ratnakarf25b1192012-10-20 06:02:52 +00002666/* Get privilege(s) for a function */
2667int be_cmd_get_fn_privileges(struct be_adapter *adapter, u32 *privilege,
2668 u32 domain)
2669{
2670 struct be_mcc_wrb *wrb;
2671 struct be_cmd_req_get_fn_privileges *req;
2672 int status;
2673
2674 spin_lock_bh(&adapter->mcc_lock);
2675
2676 wrb = wrb_from_mccq(adapter);
2677 if (!wrb) {
2678 status = -EBUSY;
2679 goto err;
2680 }
2681
2682 req = embedded_payload(wrb);
2683
2684 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2685 OPCODE_COMMON_GET_FN_PRIVILEGES, sizeof(*req),
2686 wrb, NULL);
2687
2688 req->hdr.domain = domain;
2689
2690 status = be_mcc_notify_wait(adapter);
2691 if (!status) {
2692 struct be_cmd_resp_get_fn_privileges *resp =
2693 embedded_payload(wrb);
2694 *privilege = le32_to_cpu(resp->privilege_mask);
2695 }
2696
2697err:
2698 spin_unlock_bh(&adapter->mcc_lock);
2699 return status;
2700}
2701
Sathya Perla04a06022013-07-23 15:25:00 +05302702/* Set privilege(s) for a function */
2703int be_cmd_set_fn_privileges(struct be_adapter *adapter, u32 privileges,
2704 u32 domain)
2705{
2706 struct be_mcc_wrb *wrb;
2707 struct be_cmd_req_set_fn_privileges *req;
2708 int status;
2709
2710 spin_lock_bh(&adapter->mcc_lock);
2711
2712 wrb = wrb_from_mccq(adapter);
2713 if (!wrb) {
2714 status = -EBUSY;
2715 goto err;
2716 }
2717
2718 req = embedded_payload(wrb);
2719 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2720 OPCODE_COMMON_SET_FN_PRIVILEGES, sizeof(*req),
2721 wrb, NULL);
2722 req->hdr.domain = domain;
2723 if (lancer_chip(adapter))
2724 req->privileges_lancer = cpu_to_le32(privileges);
2725 else
2726 req->privileges = cpu_to_le32(privileges);
2727
2728 status = be_mcc_notify_wait(adapter);
2729err:
2730 spin_unlock_bh(&adapter->mcc_lock);
2731 return status;
2732}
2733
Sathya Perla5a712c12013-07-23 15:24:59 +05302734/* pmac_id_valid: true => pmac_id is supplied and MAC address is requested.
2735 * pmac_id_valid: false => pmac_id or MAC address is requested.
2736 * If pmac_id is returned, pmac_id_valid is returned as true
2737 */
Padmanabh Ratnakar1578e772012-06-07 04:37:08 +00002738int be_cmd_get_mac_from_list(struct be_adapter *adapter, u8 *mac,
Sathya Perla5a712c12013-07-23 15:24:59 +05302739 bool *pmac_id_valid, u32 *pmac_id, u8 domain)
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002740{
2741 struct be_mcc_wrb *wrb;
2742 struct be_cmd_req_get_mac_list *req;
2743 int status;
2744 int mac_count;
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00002745 struct be_dma_mem get_mac_list_cmd;
2746 int i;
2747
2748 memset(&get_mac_list_cmd, 0, sizeof(struct be_dma_mem));
2749 get_mac_list_cmd.size = sizeof(struct be_cmd_resp_get_mac_list);
2750 get_mac_list_cmd.va = pci_alloc_consistent(adapter->pdev,
2751 get_mac_list_cmd.size,
2752 &get_mac_list_cmd.dma);
2753
2754 if (!get_mac_list_cmd.va) {
2755 dev_err(&adapter->pdev->dev,
2756 "Memory allocation failure during GET_MAC_LIST\n");
2757 return -ENOMEM;
2758 }
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002759
2760 spin_lock_bh(&adapter->mcc_lock);
2761
2762 wrb = wrb_from_mccq(adapter);
2763 if (!wrb) {
2764 status = -EBUSY;
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00002765 goto out;
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002766 }
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00002767
2768 req = get_mac_list_cmd.va;
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002769
2770 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlabf591f52013-05-08 02:05:48 +00002771 OPCODE_COMMON_GET_MAC_LIST,
2772 get_mac_list_cmd.size, wrb, &get_mac_list_cmd);
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002773 req->hdr.domain = domain;
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00002774 req->mac_type = MAC_ADDRESS_TYPE_NETWORK;
Sathya Perla5a712c12013-07-23 15:24:59 +05302775 if (*pmac_id_valid) {
2776 req->mac_id = cpu_to_le32(*pmac_id);
2777 req->iface_id = cpu_to_le16(adapter->if_handle);
2778 req->perm_override = 0;
2779 } else {
2780 req->perm_override = 1;
2781 }
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002782
2783 status = be_mcc_notify_wait(adapter);
2784 if (!status) {
2785 struct be_cmd_resp_get_mac_list *resp =
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00002786 get_mac_list_cmd.va;
Sathya Perla5a712c12013-07-23 15:24:59 +05302787
2788 if (*pmac_id_valid) {
2789 memcpy(mac, resp->macid_macaddr.mac_addr_id.macaddr,
2790 ETH_ALEN);
2791 goto out;
2792 }
2793
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00002794 mac_count = resp->true_mac_count + resp->pseudo_mac_count;
2795 /* Mac list returned could contain one or more active mac_ids
Padmanabh Ratnakar1578e772012-06-07 04:37:08 +00002796 * or one or more true or pseudo permanant mac addresses.
2797 * If an active mac_id is present, return first active mac_id
2798 * found.
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00002799 */
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002800 for (i = 0; i < mac_count; i++) {
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00002801 struct get_list_macaddr *mac_entry;
2802 u16 mac_addr_size;
2803 u32 mac_id;
2804
2805 mac_entry = &resp->macaddr_list[i];
2806 mac_addr_size = le16_to_cpu(mac_entry->mac_addr_size);
2807 /* mac_id is a 32 bit value and mac_addr size
2808 * is 6 bytes
2809 */
2810 if (mac_addr_size == sizeof(u32)) {
Sathya Perla5a712c12013-07-23 15:24:59 +05302811 *pmac_id_valid = true;
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00002812 mac_id = mac_entry->mac_addr_id.s_mac_id.mac_id;
2813 *pmac_id = le32_to_cpu(mac_id);
2814 goto out;
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002815 }
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002816 }
Padmanabh Ratnakar1578e772012-06-07 04:37:08 +00002817 /* If no active mac_id found, return first mac addr */
Sathya Perla5a712c12013-07-23 15:24:59 +05302818 *pmac_id_valid = false;
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00002819 memcpy(mac, resp->macaddr_list[0].mac_addr_id.macaddr,
2820 ETH_ALEN);
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002821 }
2822
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00002823out:
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002824 spin_unlock_bh(&adapter->mcc_lock);
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00002825 pci_free_consistent(adapter->pdev, get_mac_list_cmd.size,
2826 get_mac_list_cmd.va, get_mac_list_cmd.dma);
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002827 return status;
2828}
2829
Sathya Perla5a712c12013-07-23 15:24:59 +05302830int be_cmd_get_active_mac(struct be_adapter *adapter, u32 curr_pmac_id, u8 *mac)
2831{
Sathya Perla5a712c12013-07-23 15:24:59 +05302832 bool active = true;
2833
Sathya Perla3175d8c2013-07-23 15:25:03 +05302834 if (BEx_chip(adapter))
Sathya Perla5a712c12013-07-23 15:24:59 +05302835 return be_cmd_mac_addr_query(adapter, mac, false,
2836 adapter->if_handle, curr_pmac_id);
Sathya Perla3175d8c2013-07-23 15:25:03 +05302837 else
2838 /* Fetch the MAC address using pmac_id */
2839 return be_cmd_get_mac_from_list(adapter, mac, &active,
2840 &curr_pmac_id, 0);
Sathya Perla5a712c12013-07-23 15:24:59 +05302841}
2842
Sathya Perla95046b92013-07-23 15:25:02 +05302843int be_cmd_get_perm_mac(struct be_adapter *adapter, u8 *mac)
2844{
2845 int status;
2846 bool pmac_valid = false;
2847
2848 memset(mac, 0, ETH_ALEN);
2849
Sathya Perla3175d8c2013-07-23 15:25:03 +05302850 if (BEx_chip(adapter)) {
2851 if (be_physfn(adapter))
2852 status = be_cmd_mac_addr_query(adapter, mac, true, 0,
2853 0);
2854 else
2855 status = be_cmd_mac_addr_query(adapter, mac, false,
2856 adapter->if_handle, 0);
2857 } else {
Sathya Perla95046b92013-07-23 15:25:02 +05302858 status = be_cmd_get_mac_from_list(adapter, mac, &pmac_valid,
2859 NULL, 0);
Sathya Perla3175d8c2013-07-23 15:25:03 +05302860 }
2861
Sathya Perla95046b92013-07-23 15:25:02 +05302862 return status;
2863}
2864
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002865/* Uses synchronous MCCQ */
2866int be_cmd_set_mac_list(struct be_adapter *adapter, u8 *mac_array,
2867 u8 mac_count, u32 domain)
2868{
2869 struct be_mcc_wrb *wrb;
2870 struct be_cmd_req_set_mac_list *req;
2871 int status;
2872 struct be_dma_mem cmd;
2873
2874 memset(&cmd, 0, sizeof(struct be_dma_mem));
2875 cmd.size = sizeof(struct be_cmd_req_set_mac_list);
2876 cmd.va = dma_alloc_coherent(&adapter->pdev->dev, cmd.size,
2877 &cmd.dma, GFP_KERNEL);
Joe Perchesd0320f72013-03-14 13:07:21 +00002878 if (!cmd.va)
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002879 return -ENOMEM;
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002880
2881 spin_lock_bh(&adapter->mcc_lock);
2882
2883 wrb = wrb_from_mccq(adapter);
2884 if (!wrb) {
2885 status = -EBUSY;
2886 goto err;
2887 }
2888
2889 req = cmd.va;
2890 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2891 OPCODE_COMMON_SET_MAC_LIST, sizeof(*req),
2892 wrb, &cmd);
2893
2894 req->hdr.domain = domain;
2895 req->mac_count = mac_count;
2896 if (mac_count)
2897 memcpy(req->mac, mac_array, ETH_ALEN*mac_count);
2898
2899 status = be_mcc_notify_wait(adapter);
2900
2901err:
2902 dma_free_coherent(&adapter->pdev->dev, cmd.size,
2903 cmd.va, cmd.dma);
2904 spin_unlock_bh(&adapter->mcc_lock);
2905 return status;
2906}
Ajit Khaparde4762f6c2012-03-18 06:23:11 +00002907
Sathya Perla3175d8c2013-07-23 15:25:03 +05302908/* Wrapper to delete any active MACs and provision the new mac.
2909 * Changes to MAC_LIST are allowed iff none of the MAC addresses in the
2910 * current list are active.
2911 */
2912int be_cmd_set_mac(struct be_adapter *adapter, u8 *mac, int if_id, u32 dom)
2913{
2914 bool active_mac = false;
2915 u8 old_mac[ETH_ALEN];
2916 u32 pmac_id;
2917 int status;
2918
2919 status = be_cmd_get_mac_from_list(adapter, old_mac, &active_mac,
2920 &pmac_id, dom);
2921 if (!status && active_mac)
2922 be_cmd_pmac_del(adapter, if_id, pmac_id, dom);
2923
2924 return be_cmd_set_mac_list(adapter, mac, mac ? 1 : 0, dom);
2925}
2926
Ajit Khapardef1f3ee12012-03-18 06:23:41 +00002927int be_cmd_set_hsw_config(struct be_adapter *adapter, u16 pvid,
Ajit Khapardea77dcb82013-08-30 15:01:16 -05002928 u32 domain, u16 intf_id, u16 hsw_mode)
Ajit Khapardef1f3ee12012-03-18 06:23:41 +00002929{
2930 struct be_mcc_wrb *wrb;
2931 struct be_cmd_req_set_hsw_config *req;
2932 void *ctxt;
2933 int status;
2934
2935 spin_lock_bh(&adapter->mcc_lock);
2936
2937 wrb = wrb_from_mccq(adapter);
2938 if (!wrb) {
2939 status = -EBUSY;
2940 goto err;
2941 }
2942
2943 req = embedded_payload(wrb);
2944 ctxt = &req->context;
2945
2946 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2947 OPCODE_COMMON_SET_HSW_CONFIG, sizeof(*req), wrb, NULL);
2948
2949 req->hdr.domain = domain;
2950 AMAP_SET_BITS(struct amap_set_hsw_context, interface_id, ctxt, intf_id);
2951 if (pvid) {
2952 AMAP_SET_BITS(struct amap_set_hsw_context, pvid_valid, ctxt, 1);
2953 AMAP_SET_BITS(struct amap_set_hsw_context, pvid, ctxt, pvid);
2954 }
Ajit Khapardea77dcb82013-08-30 15:01:16 -05002955 if (!BEx_chip(adapter) && hsw_mode) {
2956 AMAP_SET_BITS(struct amap_set_hsw_context, interface_id,
2957 ctxt, adapter->hba_port_num);
2958 AMAP_SET_BITS(struct amap_set_hsw_context, pport, ctxt, 1);
2959 AMAP_SET_BITS(struct amap_set_hsw_context, port_fwd_type,
2960 ctxt, hsw_mode);
2961 }
Ajit Khapardef1f3ee12012-03-18 06:23:41 +00002962
2963 be_dws_cpu_to_le(req->context, sizeof(req->context));
2964 status = be_mcc_notify_wait(adapter);
2965
2966err:
2967 spin_unlock_bh(&adapter->mcc_lock);
2968 return status;
2969}
2970
2971/* Get Hyper switch config */
2972int be_cmd_get_hsw_config(struct be_adapter *adapter, u16 *pvid,
Ajit Khapardea77dcb82013-08-30 15:01:16 -05002973 u32 domain, u16 intf_id, u8 *mode)
Ajit Khapardef1f3ee12012-03-18 06:23:41 +00002974{
2975 struct be_mcc_wrb *wrb;
2976 struct be_cmd_req_get_hsw_config *req;
2977 void *ctxt;
2978 int status;
2979 u16 vid;
2980
2981 spin_lock_bh(&adapter->mcc_lock);
2982
2983 wrb = wrb_from_mccq(adapter);
2984 if (!wrb) {
2985 status = -EBUSY;
2986 goto err;
2987 }
2988
2989 req = embedded_payload(wrb);
2990 ctxt = &req->context;
2991
2992 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2993 OPCODE_COMMON_GET_HSW_CONFIG, sizeof(*req), wrb, NULL);
2994
2995 req->hdr.domain = domain;
Ajit Khapardea77dcb82013-08-30 15:01:16 -05002996 AMAP_SET_BITS(struct amap_get_hsw_req_context, interface_id,
2997 ctxt, intf_id);
Ajit Khapardef1f3ee12012-03-18 06:23:41 +00002998 AMAP_SET_BITS(struct amap_get_hsw_req_context, pvid_valid, ctxt, 1);
Ajit Khapardea77dcb82013-08-30 15:01:16 -05002999
3000 if (!BEx_chip(adapter)) {
3001 AMAP_SET_BITS(struct amap_get_hsw_req_context, interface_id,
3002 ctxt, adapter->hba_port_num);
3003 AMAP_SET_BITS(struct amap_get_hsw_req_context, pport, ctxt, 1);
3004 }
Ajit Khapardef1f3ee12012-03-18 06:23:41 +00003005 be_dws_cpu_to_le(req->context, sizeof(req->context));
3006
3007 status = be_mcc_notify_wait(adapter);
3008 if (!status) {
3009 struct be_cmd_resp_get_hsw_config *resp =
3010 embedded_payload(wrb);
3011 be_dws_le_to_cpu(&resp->context,
3012 sizeof(resp->context));
3013 vid = AMAP_GET_BITS(struct amap_get_hsw_resp_context,
3014 pvid, &resp->context);
Ajit Khapardea77dcb82013-08-30 15:01:16 -05003015 if (pvid)
3016 *pvid = le16_to_cpu(vid);
3017 if (mode)
3018 *mode = AMAP_GET_BITS(struct amap_get_hsw_resp_context,
3019 port_fwd_type, &resp->context);
Ajit Khapardef1f3ee12012-03-18 06:23:41 +00003020 }
3021
3022err:
3023 spin_unlock_bh(&adapter->mcc_lock);
3024 return status;
3025}
3026
Ajit Khaparde4762f6c2012-03-18 06:23:11 +00003027int be_cmd_get_acpi_wol_cap(struct be_adapter *adapter)
3028{
3029 struct be_mcc_wrb *wrb;
3030 struct be_cmd_req_acpi_wol_magic_config_v1 *req;
3031 int status;
3032 int payload_len = sizeof(*req);
3033 struct be_dma_mem cmd;
3034
Padmanabh Ratnakarf25b1192012-10-20 06:02:52 +00003035 if (!be_cmd_allowed(adapter, OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG,
3036 CMD_SUBSYSTEM_ETH))
3037 return -EPERM;
3038
Suresh Reddyd98ef502013-04-25 00:56:55 +00003039 if (mutex_lock_interruptible(&adapter->mbox_lock))
3040 return -1;
3041
Ajit Khaparde4762f6c2012-03-18 06:23:11 +00003042 memset(&cmd, 0, sizeof(struct be_dma_mem));
3043 cmd.size = sizeof(struct be_cmd_resp_acpi_wol_magic_config_v1);
3044 cmd.va = pci_alloc_consistent(adapter->pdev, cmd.size,
3045 &cmd.dma);
3046 if (!cmd.va) {
3047 dev_err(&adapter->pdev->dev,
3048 "Memory allocation failure\n");
Suresh Reddyd98ef502013-04-25 00:56:55 +00003049 status = -ENOMEM;
3050 goto err;
Ajit Khaparde4762f6c2012-03-18 06:23:11 +00003051 }
3052
Ajit Khaparde4762f6c2012-03-18 06:23:11 +00003053 wrb = wrb_from_mbox(adapter);
3054 if (!wrb) {
3055 status = -EBUSY;
3056 goto err;
3057 }
3058
3059 req = cmd.va;
3060
3061 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
3062 OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG,
3063 payload_len, wrb, &cmd);
3064
3065 req->hdr.version = 1;
3066 req->query_options = BE_GET_WOL_CAP;
3067
3068 status = be_mbox_notify_wait(adapter);
3069 if (!status) {
3070 struct be_cmd_resp_acpi_wol_magic_config_v1 *resp;
3071 resp = (struct be_cmd_resp_acpi_wol_magic_config_v1 *) cmd.va;
3072
3073 /* the command could succeed misleadingly on old f/w
3074 * which is not aware of the V1 version. fake an error. */
3075 if (resp->hdr.response_length < payload_len) {
3076 status = -1;
3077 goto err;
3078 }
3079 adapter->wol_cap = resp->wol_settings;
3080 }
3081err:
3082 mutex_unlock(&adapter->mbox_lock);
Suresh Reddyd98ef502013-04-25 00:56:55 +00003083 if (cmd.va)
3084 pci_free_consistent(adapter->pdev, cmd.size, cmd.va, cmd.dma);
Ajit Khaparde4762f6c2012-03-18 06:23:11 +00003085 return status;
Somnath Kotur941a77d2012-05-17 22:59:03 +00003086
3087}
3088int be_cmd_get_ext_fat_capabilites(struct be_adapter *adapter,
3089 struct be_dma_mem *cmd)
3090{
3091 struct be_mcc_wrb *wrb;
3092 struct be_cmd_req_get_ext_fat_caps *req;
3093 int status;
3094
3095 if (mutex_lock_interruptible(&adapter->mbox_lock))
3096 return -1;
3097
3098 wrb = wrb_from_mbox(adapter);
3099 if (!wrb) {
3100 status = -EBUSY;
3101 goto err;
3102 }
3103
3104 req = cmd->va;
3105 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
3106 OPCODE_COMMON_GET_EXT_FAT_CAPABILITES,
3107 cmd->size, wrb, cmd);
3108 req->parameter_type = cpu_to_le32(1);
3109
3110 status = be_mbox_notify_wait(adapter);
3111err:
3112 mutex_unlock(&adapter->mbox_lock);
3113 return status;
3114}
3115
3116int be_cmd_set_ext_fat_capabilites(struct be_adapter *adapter,
3117 struct be_dma_mem *cmd,
3118 struct be_fat_conf_params *configs)
3119{
3120 struct be_mcc_wrb *wrb;
3121 struct be_cmd_req_set_ext_fat_caps *req;
3122 int status;
3123
3124 spin_lock_bh(&adapter->mcc_lock);
3125
3126 wrb = wrb_from_mccq(adapter);
3127 if (!wrb) {
3128 status = -EBUSY;
3129 goto err;
3130 }
3131
3132 req = cmd->va;
3133 memcpy(&req->set_params, configs, sizeof(struct be_fat_conf_params));
3134 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
3135 OPCODE_COMMON_SET_EXT_FAT_CAPABILITES,
3136 cmd->size, wrb, cmd);
3137
3138 status = be_mcc_notify_wait(adapter);
3139err:
3140 spin_unlock_bh(&adapter->mcc_lock);
3141 return status;
Ajit Khaparde4762f6c2012-03-18 06:23:11 +00003142}
Parav Pandit6a4ab662012-03-26 14:27:12 +00003143
Padmanabh Ratnakarb4e32a72012-07-12 03:57:35 +00003144int be_cmd_query_port_name(struct be_adapter *adapter, u8 *port_name)
3145{
3146 struct be_mcc_wrb *wrb;
3147 struct be_cmd_req_get_port_name *req;
3148 int status;
3149
3150 if (!lancer_chip(adapter)) {
3151 *port_name = adapter->hba_port_num + '0';
3152 return 0;
3153 }
3154
3155 spin_lock_bh(&adapter->mcc_lock);
3156
3157 wrb = wrb_from_mccq(adapter);
3158 if (!wrb) {
3159 status = -EBUSY;
3160 goto err;
3161 }
3162
3163 req = embedded_payload(wrb);
3164
3165 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
3166 OPCODE_COMMON_GET_PORT_NAME, sizeof(*req), wrb,
3167 NULL);
3168 req->hdr.version = 1;
3169
3170 status = be_mcc_notify_wait(adapter);
3171 if (!status) {
3172 struct be_cmd_resp_get_port_name *resp = embedded_payload(wrb);
3173 *port_name = resp->port_name[adapter->hba_port_num];
3174 } else {
3175 *port_name = adapter->hba_port_num + '0';
3176 }
3177err:
3178 spin_unlock_bh(&adapter->mcc_lock);
3179 return status;
3180}
3181
Vasundhara Volam150d58c2013-08-27 16:57:31 +05303182static struct be_nic_res_desc *be_get_nic_desc(u8 *buf, u32 desc_count)
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003183{
Vasundhara Volam150d58c2013-08-27 16:57:31 +05303184 struct be_res_desc_hdr *hdr = (struct be_res_desc_hdr *)buf;
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003185 int i;
3186
3187 for (i = 0; i < desc_count; i++) {
Vasundhara Volam150d58c2013-08-27 16:57:31 +05303188 if (hdr->desc_type == NIC_RESOURCE_DESC_TYPE_V0 ||
3189 hdr->desc_type == NIC_RESOURCE_DESC_TYPE_V1)
3190 return (struct be_nic_res_desc *)hdr;
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003191
Vasundhara Volam150d58c2013-08-27 16:57:31 +05303192 hdr->desc_len = hdr->desc_len ? : RESOURCE_DESC_SIZE_V0;
3193 hdr = (void *)hdr + hdr->desc_len;
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003194 }
Vasundhara Volam150d58c2013-08-27 16:57:31 +05303195 return NULL;
3196}
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003197
Vasundhara Volam150d58c2013-08-27 16:57:31 +05303198static struct be_pcie_res_desc *be_get_pcie_desc(u8 devfn, u8 *buf,
3199 u32 desc_count)
3200{
3201 struct be_res_desc_hdr *hdr = (struct be_res_desc_hdr *)buf;
3202 struct be_pcie_res_desc *pcie;
3203 int i;
3204
3205 for (i = 0; i < desc_count; i++) {
3206 if ((hdr->desc_type == PCIE_RESOURCE_DESC_TYPE_V0 ||
3207 hdr->desc_type == PCIE_RESOURCE_DESC_TYPE_V1)) {
3208 pcie = (struct be_pcie_res_desc *)hdr;
3209 if (pcie->pf_num == devfn)
3210 return pcie;
3211 }
3212
3213 hdr->desc_len = hdr->desc_len ? : RESOURCE_DESC_SIZE_V0;
3214 hdr = (void *)hdr + hdr->desc_len;
3215 }
Wei Yang950e2952013-05-22 15:58:22 +00003216 return NULL;
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003217}
3218
Sathya Perla92bf14a2013-08-27 16:57:32 +05303219static void be_copy_nic_desc(struct be_resources *res,
3220 struct be_nic_res_desc *desc)
3221{
3222 res->max_uc_mac = le16_to_cpu(desc->unicast_mac_count);
3223 res->max_vlans = le16_to_cpu(desc->vlan_count);
3224 res->max_mcast_mac = le16_to_cpu(desc->mcast_mac_count);
3225 res->max_tx_qs = le16_to_cpu(desc->txq_count);
3226 res->max_rss_qs = le16_to_cpu(desc->rssq_count);
3227 res->max_rx_qs = le16_to_cpu(desc->rq_count);
3228 res->max_evt_qs = le16_to_cpu(desc->eq_count);
3229 /* Clear flags that driver is not interested in */
3230 res->if_cap_flags = le32_to_cpu(desc->cap_flags) &
3231 BE_IF_CAP_FLAGS_WANT;
3232 /* Need 1 RXQ as the default RXQ */
3233 if (res->max_rss_qs && res->max_rss_qs == res->max_rx_qs)
3234 res->max_rss_qs -= 1;
3235}
3236
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003237/* Uses Mbox */
Sathya Perla92bf14a2013-08-27 16:57:32 +05303238int be_cmd_get_func_config(struct be_adapter *adapter, struct be_resources *res)
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003239{
3240 struct be_mcc_wrb *wrb;
3241 struct be_cmd_req_get_func_config *req;
3242 int status;
3243 struct be_dma_mem cmd;
3244
Suresh Reddyd98ef502013-04-25 00:56:55 +00003245 if (mutex_lock_interruptible(&adapter->mbox_lock))
3246 return -1;
3247
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003248 memset(&cmd, 0, sizeof(struct be_dma_mem));
3249 cmd.size = sizeof(struct be_cmd_resp_get_func_config);
3250 cmd.va = pci_alloc_consistent(adapter->pdev, cmd.size,
3251 &cmd.dma);
3252 if (!cmd.va) {
3253 dev_err(&adapter->pdev->dev, "Memory alloc failure\n");
Suresh Reddyd98ef502013-04-25 00:56:55 +00003254 status = -ENOMEM;
3255 goto err;
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003256 }
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003257
3258 wrb = wrb_from_mbox(adapter);
3259 if (!wrb) {
3260 status = -EBUSY;
3261 goto err;
3262 }
3263
3264 req = cmd.va;
3265
3266 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
3267 OPCODE_COMMON_GET_FUNC_CONFIG,
3268 cmd.size, wrb, &cmd);
3269
Kalesh AP28710c52013-04-28 22:21:13 +00003270 if (skyhawk_chip(adapter))
3271 req->hdr.version = 1;
3272
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003273 status = be_mbox_notify_wait(adapter);
3274 if (!status) {
3275 struct be_cmd_resp_get_func_config *resp = cmd.va;
3276 u32 desc_count = le32_to_cpu(resp->desc_count);
Vasundhara Volam150d58c2013-08-27 16:57:31 +05303277 struct be_nic_res_desc *desc;
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003278
Vasundhara Volam150d58c2013-08-27 16:57:31 +05303279 desc = be_get_nic_desc(resp->func_param, desc_count);
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003280 if (!desc) {
3281 status = -EINVAL;
3282 goto err;
3283 }
3284
Padmanabh Ratnakard5c18472012-10-20 06:01:53 +00003285 adapter->pf_number = desc->pf_num;
Sathya Perla92bf14a2013-08-27 16:57:32 +05303286 be_copy_nic_desc(res, desc);
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003287 }
3288err:
3289 mutex_unlock(&adapter->mbox_lock);
Suresh Reddyd98ef502013-04-25 00:56:55 +00003290 if (cmd.va)
3291 pci_free_consistent(adapter->pdev, cmd.size, cmd.va, cmd.dma);
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003292 return status;
3293}
3294
Vasundhara Volama05f99d2013-04-21 23:28:17 +00003295/* Uses mbox */
Jingoo Han4188e7d2013-08-05 18:02:02 +09003296static int be_cmd_get_profile_config_mbox(struct be_adapter *adapter,
3297 u8 domain, struct be_dma_mem *cmd)
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003298{
3299 struct be_mcc_wrb *wrb;
3300 struct be_cmd_req_get_profile_config *req;
3301 int status;
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003302
Vasundhara Volama05f99d2013-04-21 23:28:17 +00003303 if (mutex_lock_interruptible(&adapter->mbox_lock))
3304 return -1;
3305 wrb = wrb_from_mbox(adapter);
3306
3307 req = cmd->va;
3308 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
3309 OPCODE_COMMON_GET_PROFILE_CONFIG,
3310 cmd->size, wrb, cmd);
3311
3312 req->type = ACTIVE_PROFILE_TYPE;
3313 req->hdr.domain = domain;
3314 if (!lancer_chip(adapter))
3315 req->hdr.version = 1;
3316
3317 status = be_mbox_notify_wait(adapter);
3318
3319 mutex_unlock(&adapter->mbox_lock);
3320 return status;
3321}
3322
3323/* Uses sync mcc */
Jingoo Han4188e7d2013-08-05 18:02:02 +09003324static int be_cmd_get_profile_config_mccq(struct be_adapter *adapter,
3325 u8 domain, struct be_dma_mem *cmd)
Vasundhara Volama05f99d2013-04-21 23:28:17 +00003326{
3327 struct be_mcc_wrb *wrb;
3328 struct be_cmd_req_get_profile_config *req;
3329 int status;
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003330
3331 spin_lock_bh(&adapter->mcc_lock);
3332
3333 wrb = wrb_from_mccq(adapter);
3334 if (!wrb) {
3335 status = -EBUSY;
3336 goto err;
3337 }
3338
Vasundhara Volama05f99d2013-04-21 23:28:17 +00003339 req = cmd->va;
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003340 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
3341 OPCODE_COMMON_GET_PROFILE_CONFIG,
Vasundhara Volama05f99d2013-04-21 23:28:17 +00003342 cmd->size, wrb, cmd);
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003343
3344 req->type = ACTIVE_PROFILE_TYPE;
3345 req->hdr.domain = domain;
Vasundhara Volama05f99d2013-04-21 23:28:17 +00003346 if (!lancer_chip(adapter))
3347 req->hdr.version = 1;
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003348
3349 status = be_mcc_notify_wait(adapter);
Vasundhara Volama05f99d2013-04-21 23:28:17 +00003350
3351err:
3352 spin_unlock_bh(&adapter->mcc_lock);
3353 return status;
3354}
3355
3356/* Uses sync mcc, if MCCQ is already created otherwise mbox */
Sathya Perla92bf14a2013-08-27 16:57:32 +05303357int be_cmd_get_profile_config(struct be_adapter *adapter,
3358 struct be_resources *res, u8 domain)
Vasundhara Volama05f99d2013-04-21 23:28:17 +00003359{
Vasundhara Volam150d58c2013-08-27 16:57:31 +05303360 struct be_cmd_resp_get_profile_config *resp;
3361 struct be_pcie_res_desc *pcie;
3362 struct be_nic_res_desc *nic;
Vasundhara Volama05f99d2013-04-21 23:28:17 +00003363 struct be_queue_info *mccq = &adapter->mcc_obj.q;
3364 struct be_dma_mem cmd;
Vasundhara Volam150d58c2013-08-27 16:57:31 +05303365 u32 desc_count;
Vasundhara Volama05f99d2013-04-21 23:28:17 +00003366 int status;
3367
3368 memset(&cmd, 0, sizeof(struct be_dma_mem));
Vasundhara Volam150d58c2013-08-27 16:57:31 +05303369 cmd.size = sizeof(struct be_cmd_resp_get_profile_config);
3370 cmd.va = pci_alloc_consistent(adapter->pdev, cmd.size, &cmd.dma);
3371 if (!cmd.va)
Vasundhara Volama05f99d2013-04-21 23:28:17 +00003372 return -ENOMEM;
Vasundhara Volama05f99d2013-04-21 23:28:17 +00003373
3374 if (!mccq->created)
3375 status = be_cmd_get_profile_config_mbox(adapter, domain, &cmd);
3376 else
3377 status = be_cmd_get_profile_config_mccq(adapter, domain, &cmd);
Vasundhara Volam150d58c2013-08-27 16:57:31 +05303378 if (status)
3379 goto err;
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003380
Vasundhara Volam150d58c2013-08-27 16:57:31 +05303381 resp = cmd.va;
3382 desc_count = le32_to_cpu(resp->desc_count);
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003383
Vasundhara Volam150d58c2013-08-27 16:57:31 +05303384 pcie = be_get_pcie_desc(adapter->pdev->devfn, resp->func_param,
3385 desc_count);
3386 if (pcie)
Sathya Perla92bf14a2013-08-27 16:57:32 +05303387 res->max_vfs = le16_to_cpu(pcie->num_vfs);
Vasundhara Volam150d58c2013-08-27 16:57:31 +05303388
3389 nic = be_get_nic_desc(resp->func_param, desc_count);
Sathya Perla92bf14a2013-08-27 16:57:32 +05303390 if (nic)
3391 be_copy_nic_desc(res, nic);
3392
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003393err:
Vasundhara Volama05f99d2013-04-21 23:28:17 +00003394 if (cmd.va)
Vasundhara Volam150d58c2013-08-27 16:57:31 +05303395 pci_free_consistent(adapter->pdev, cmd.size, cmd.va, cmd.dma);
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003396 return status;
3397}
3398
Vasundhara Volam150d58c2013-08-27 16:57:31 +05303399/* Currently only Lancer uses this command and it supports version 0 only
3400 * Uses sync mcc
3401 */
Padmanabh Ratnakard5c18472012-10-20 06:01:53 +00003402int be_cmd_set_profile_config(struct be_adapter *adapter, u32 bps,
3403 u8 domain)
3404{
3405 struct be_mcc_wrb *wrb;
3406 struct be_cmd_req_set_profile_config *req;
3407 int status;
3408
3409 spin_lock_bh(&adapter->mcc_lock);
3410
3411 wrb = wrb_from_mccq(adapter);
3412 if (!wrb) {
3413 status = -EBUSY;
3414 goto err;
3415 }
3416
3417 req = embedded_payload(wrb);
3418
3419 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
3420 OPCODE_COMMON_SET_PROFILE_CONFIG, sizeof(*req),
3421 wrb, NULL);
Padmanabh Ratnakard5c18472012-10-20 06:01:53 +00003422 req->hdr.domain = domain;
3423 req->desc_count = cpu_to_le32(1);
Vasundhara Volam150d58c2013-08-27 16:57:31 +05303424 req->nic_desc.hdr.desc_type = NIC_RESOURCE_DESC_TYPE_V0;
3425 req->nic_desc.hdr.desc_len = RESOURCE_DESC_SIZE_V0;
Padmanabh Ratnakard5c18472012-10-20 06:01:53 +00003426 req->nic_desc.flags = (1 << QUN) | (1 << IMM) | (1 << NOSV);
3427 req->nic_desc.pf_num = adapter->pf_number;
3428 req->nic_desc.vf_num = domain;
3429
3430 /* Mark fields invalid */
3431 req->nic_desc.unicast_mac_count = 0xFFFF;
3432 req->nic_desc.mcc_count = 0xFFFF;
3433 req->nic_desc.vlan_count = 0xFFFF;
3434 req->nic_desc.mcast_mac_count = 0xFFFF;
3435 req->nic_desc.txq_count = 0xFFFF;
3436 req->nic_desc.rq_count = 0xFFFF;
3437 req->nic_desc.rssq_count = 0xFFFF;
3438 req->nic_desc.lro_count = 0xFFFF;
3439 req->nic_desc.cq_count = 0xFFFF;
3440 req->nic_desc.toe_conn_count = 0xFFFF;
3441 req->nic_desc.eq_count = 0xFFFF;
3442 req->nic_desc.link_param = 0xFF;
3443 req->nic_desc.bw_min = 0xFFFFFFFF;
3444 req->nic_desc.acpi_params = 0xFF;
3445 req->nic_desc.wol_param = 0x0F;
3446
3447 /* Change BW */
3448 req->nic_desc.bw_min = cpu_to_le32(bps);
3449 req->nic_desc.bw_max = cpu_to_le32(bps);
3450 status = be_mcc_notify_wait(adapter);
3451err:
3452 spin_unlock_bh(&adapter->mcc_lock);
3453 return status;
3454}
3455
Sathya Perla4c876612013-02-03 20:30:11 +00003456int be_cmd_get_if_id(struct be_adapter *adapter, struct be_vf_cfg *vf_cfg,
3457 int vf_num)
3458{
3459 struct be_mcc_wrb *wrb;
3460 struct be_cmd_req_get_iface_list *req;
3461 struct be_cmd_resp_get_iface_list *resp;
3462 int status;
3463
3464 spin_lock_bh(&adapter->mcc_lock);
3465
3466 wrb = wrb_from_mccq(adapter);
3467 if (!wrb) {
3468 status = -EBUSY;
3469 goto err;
3470 }
3471 req = embedded_payload(wrb);
3472
3473 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
3474 OPCODE_COMMON_GET_IFACE_LIST, sizeof(*resp),
3475 wrb, NULL);
3476 req->hdr.domain = vf_num + 1;
3477
3478 status = be_mcc_notify_wait(adapter);
3479 if (!status) {
3480 resp = (struct be_cmd_resp_get_iface_list *)req;
3481 vf_cfg->if_handle = le32_to_cpu(resp->if_desc.if_id);
3482 }
3483
3484err:
3485 spin_unlock_bh(&adapter->mcc_lock);
3486 return status;
3487}
3488
Somnath Kotur5c510812013-05-30 02:52:23 +00003489static int lancer_wait_idle(struct be_adapter *adapter)
3490{
3491#define SLIPORT_IDLE_TIMEOUT 30
3492 u32 reg_val;
3493 int status = 0, i;
3494
3495 for (i = 0; i < SLIPORT_IDLE_TIMEOUT; i++) {
3496 reg_val = ioread32(adapter->db + PHYSDEV_CONTROL_OFFSET);
3497 if ((reg_val & PHYSDEV_CONTROL_INP_MASK) == 0)
3498 break;
3499
3500 ssleep(1);
3501 }
3502
3503 if (i == SLIPORT_IDLE_TIMEOUT)
3504 status = -1;
3505
3506 return status;
3507}
3508
3509int lancer_physdev_ctrl(struct be_adapter *adapter, u32 mask)
3510{
3511 int status = 0;
3512
3513 status = lancer_wait_idle(adapter);
3514 if (status)
3515 return status;
3516
3517 iowrite32(mask, adapter->db + PHYSDEV_CONTROL_OFFSET);
3518
3519 return status;
3520}
3521
3522/* Routine to check whether dump image is present or not */
3523bool dump_present(struct be_adapter *adapter)
3524{
3525 u32 sliport_status = 0;
3526
3527 sliport_status = ioread32(adapter->db + SLIPORT_STATUS_OFFSET);
3528 return !!(sliport_status & SLIPORT_STATUS_DIP_MASK);
3529}
3530
3531int lancer_initiate_dump(struct be_adapter *adapter)
3532{
3533 int status;
3534
3535 /* give firmware reset and diagnostic dump */
3536 status = lancer_physdev_ctrl(adapter, PHYSDEV_CONTROL_FW_RESET_MASK |
3537 PHYSDEV_CONTROL_DD_MASK);
3538 if (status < 0) {
3539 dev_err(&adapter->pdev->dev, "Firmware reset failed\n");
3540 return status;
3541 }
3542
3543 status = lancer_wait_idle(adapter);
3544 if (status)
3545 return status;
3546
3547 if (!dump_present(adapter)) {
3548 dev_err(&adapter->pdev->dev, "Dump image not present\n");
3549 return -1;
3550 }
3551
3552 return 0;
3553}
3554
Padmanabh Ratnakardcf7ebb2012-10-20 06:03:49 +00003555/* Uses sync mcc */
3556int be_cmd_enable_vf(struct be_adapter *adapter, u8 domain)
3557{
3558 struct be_mcc_wrb *wrb;
3559 struct be_cmd_enable_disable_vf *req;
3560 int status;
3561
Vasundhara Volam05998632013-10-01 15:59:59 +05303562 if (BEx_chip(adapter))
Padmanabh Ratnakardcf7ebb2012-10-20 06:03:49 +00003563 return 0;
3564
3565 spin_lock_bh(&adapter->mcc_lock);
3566
3567 wrb = wrb_from_mccq(adapter);
3568 if (!wrb) {
3569 status = -EBUSY;
3570 goto err;
3571 }
3572
3573 req = embedded_payload(wrb);
3574
3575 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
3576 OPCODE_COMMON_ENABLE_DISABLE_VF, sizeof(*req),
3577 wrb, NULL);
3578
3579 req->hdr.domain = domain;
3580 req->enable = 1;
3581 status = be_mcc_notify_wait(adapter);
3582err:
3583 spin_unlock_bh(&adapter->mcc_lock);
3584 return status;
3585}
3586
Somnath Kotur68c45a22013-03-14 02:42:07 +00003587int be_cmd_intr_set(struct be_adapter *adapter, bool intr_enable)
3588{
3589 struct be_mcc_wrb *wrb;
3590 struct be_cmd_req_intr_set *req;
3591 int status;
3592
3593 if (mutex_lock_interruptible(&adapter->mbox_lock))
3594 return -1;
3595
3596 wrb = wrb_from_mbox(adapter);
3597
3598 req = embedded_payload(wrb);
3599
3600 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
3601 OPCODE_COMMON_SET_INTERRUPT_ENABLE, sizeof(*req),
3602 wrb, NULL);
3603
3604 req->intr_enabled = intr_enable;
3605
3606 status = be_mbox_notify_wait(adapter);
3607
3608 mutex_unlock(&adapter->mbox_lock);
3609 return status;
3610}
3611
Parav Pandit6a4ab662012-03-26 14:27:12 +00003612int be_roce_mcc_cmd(void *netdev_handle, void *wrb_payload,
3613 int wrb_payload_size, u16 *cmd_status, u16 *ext_status)
3614{
3615 struct be_adapter *adapter = netdev_priv(netdev_handle);
3616 struct be_mcc_wrb *wrb;
3617 struct be_cmd_req_hdr *hdr = (struct be_cmd_req_hdr *) wrb_payload;
3618 struct be_cmd_req_hdr *req;
3619 struct be_cmd_resp_hdr *resp;
3620 int status;
3621
3622 spin_lock_bh(&adapter->mcc_lock);
3623
3624 wrb = wrb_from_mccq(adapter);
3625 if (!wrb) {
3626 status = -EBUSY;
3627 goto err;
3628 }
3629 req = embedded_payload(wrb);
3630 resp = embedded_payload(wrb);
3631
3632 be_wrb_cmd_hdr_prepare(req, hdr->subsystem,
3633 hdr->opcode, wrb_payload_size, wrb, NULL);
3634 memcpy(req, wrb_payload, wrb_payload_size);
3635 be_dws_cpu_to_le(req, wrb_payload_size);
3636
3637 status = be_mcc_notify_wait(adapter);
3638 if (cmd_status)
3639 *cmd_status = (status & 0xffff);
3640 if (ext_status)
3641 *ext_status = 0;
3642 memcpy(wrb_payload, resp, sizeof(*resp) + resp->response_length);
3643 be_dws_le_to_cpu(wrb_payload, sizeof(*resp) + resp->response_length);
3644err:
3645 spin_unlock_bh(&adapter->mcc_lock);
3646 return status;
3647}
3648EXPORT_SYMBOL(be_roce_mcc_cmd);