blob: 6d5b4bc8ab482bda9f6458d6c6868ba50f6be7df [file] [log] [blame]
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001/*
Sujith Manoharan5b681382011-05-17 13:36:18 +05302 * Copyright (c) 2008-2011 Atheros Communications Inc.
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 */
16
17#include <linux/io.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090018#include <linux/slab.h>
Paul Gortmaker9d9779e2011-07-03 15:21:01 -040019#include <linux/module.h>
Felix Fietkau09d8e312013-11-18 20:14:43 +010020#include <linux/time.h>
Felix Fietkauc67ce332013-12-14 18:03:38 +010021#include <linux/bitops.h>
Felix Fietkau5ca06eb2014-10-25 17:19:35 +020022#include <linux/etherdevice.h>
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070023#include <asm/unaligned.h>
24
Luis R. Rodriguezaf03abe2009-09-09 02:33:11 -070025#include "hw.h"
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -040026#include "hw-ops.h"
Luis R. Rodriguezb622a722010-04-15 17:39:28 -040027#include "ar9003_mac.h"
Sujith Manoharanf4701b52012-02-22 12:41:18 +053028#include "ar9003_mci.h"
Sujith Manoharan362cd032012-09-16 08:06:36 +053029#include "ar9003_phy.h"
Ben Greear462e58f2012-04-12 10:04:00 -070030#include "ath9k.h"
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070031
Sujithcbe61d82009-02-09 13:27:12 +053032static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070033
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -040034MODULE_AUTHOR("Atheros Communications");
35MODULE_DESCRIPTION("Support for Atheros 802.11n wireless LAN cards.");
36MODULE_SUPPORTED_DEVICE("Atheros 802.11n WLAN cards");
37MODULE_LICENSE("Dual BSD/GPL");
38
Felix Fietkaudfdac8a2010-10-08 22:13:51 +020039static void ath9k_hw_set_clockrate(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +053040{
Felix Fietkaudfdac8a2010-10-08 22:13:51 +020041 struct ath_common *common = ath9k_hw_common(ah);
Felix Fietkaue4744ec2013-10-11 23:31:01 +020042 struct ath9k_channel *chan = ah->curchan;
Felix Fietkaudfdac8a2010-10-08 22:13:51 +020043 unsigned int clockrate;
Sujithcbe61d82009-02-09 13:27:12 +053044
Felix Fietkau087b6ff2011-07-09 11:12:49 +070045 /* AR9287 v1.3+ uses async FIFO and runs the MAC at 117 MHz */
46 if (AR_SREV_9287(ah) && AR_SREV_9287_13_OR_LATER(ah))
47 clockrate = 117;
Felix Fietkaue4744ec2013-10-11 23:31:01 +020048 else if (!chan) /* should really check for CCK instead */
Felix Fietkaudfdac8a2010-10-08 22:13:51 +020049 clockrate = ATH9K_CLOCK_RATE_CCK;
Felix Fietkaue4744ec2013-10-11 23:31:01 +020050 else if (IS_CHAN_2GHZ(chan))
Felix Fietkaudfdac8a2010-10-08 22:13:51 +020051 clockrate = ATH9K_CLOCK_RATE_2GHZ_OFDM;
52 else if (ah->caps.hw_caps & ATH9K_HW_CAP_FASTCLOCK)
53 clockrate = ATH9K_CLOCK_FAST_RATE_5GHZ_OFDM;
Vasanthakumar Thiagarajane5553722010-04-26 15:04:33 -040054 else
Felix Fietkaudfdac8a2010-10-08 22:13:51 +020055 clockrate = ATH9K_CLOCK_RATE_5GHZ_OFDM;
56
Michal Nazarewiczbeae4162013-11-29 18:06:46 +010057 if (chan) {
58 if (IS_CHAN_HT40(chan))
59 clockrate *= 2;
Felix Fietkaue4744ec2013-10-11 23:31:01 +020060 if (IS_CHAN_HALF_RATE(chan))
Felix Fietkau906c7202011-07-09 11:12:48 +070061 clockrate /= 2;
Felix Fietkaue4744ec2013-10-11 23:31:01 +020062 if (IS_CHAN_QUARTER_RATE(chan))
Felix Fietkau906c7202011-07-09 11:12:48 +070063 clockrate /= 4;
64 }
65
Felix Fietkaudfdac8a2010-10-08 22:13:51 +020066 common->clockrate = clockrate;
Sujithf1dc5602008-10-29 10:16:30 +053067}
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070068
Sujithcbe61d82009-02-09 13:27:12 +053069static u32 ath9k_hw_mac_to_clks(struct ath_hw *ah, u32 usecs)
Sujithf1dc5602008-10-29 10:16:30 +053070{
Felix Fietkaudfdac8a2010-10-08 22:13:51 +020071 struct ath_common *common = ath9k_hw_common(ah);
Sujithcbe61d82009-02-09 13:27:12 +053072
Felix Fietkaudfdac8a2010-10-08 22:13:51 +020073 return usecs * common->clockrate;
Sujithf1dc5602008-10-29 10:16:30 +053074}
75
Sujith0caa7b12009-02-16 13:23:20 +053076bool ath9k_hw_wait(struct ath_hw *ah, u32 reg, u32 mask, u32 val, u32 timeout)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070077{
78 int i;
79
Sujith0caa7b12009-02-16 13:23:20 +053080 BUG_ON(timeout < AH_TIME_QUANTUM);
81
82 for (i = 0; i < (timeout / AH_TIME_QUANTUM); i++) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070083 if ((REG_READ(ah, reg) & mask) == val)
84 return true;
85
86 udelay(AH_TIME_QUANTUM);
87 }
Sujith04bd46382008-11-28 22:18:05 +053088
Joe Perchesd2182b62011-12-15 14:55:53 -080089 ath_dbg(ath9k_hw_common(ah), ANY,
Joe Perches226afe62010-12-02 19:12:37 -080090 "timeout (%d us) on reg 0x%x: 0x%08x & 0x%08x != 0x%08x\n",
91 timeout, reg, REG_READ(ah, reg), mask, val);
Sujithf1dc5602008-10-29 10:16:30 +053092
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070093 return false;
94}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -040095EXPORT_SYMBOL(ath9k_hw_wait);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070096
Felix Fietkau7c5adc82012-04-19 21:18:26 +020097void ath9k_hw_synth_delay(struct ath_hw *ah, struct ath9k_channel *chan,
98 int hw_delay)
99{
Felix Fietkau1a5e6322013-10-11 23:30:54 +0200100 hw_delay /= 10;
Felix Fietkau7c5adc82012-04-19 21:18:26 +0200101
102 if (IS_CHAN_HALF_RATE(chan))
103 hw_delay *= 2;
104 else if (IS_CHAN_QUARTER_RATE(chan))
105 hw_delay *= 4;
106
107 udelay(hw_delay + BASE_ACTIVATE_DELAY);
108}
109
Felix Fietkau0166b4b2013-01-20 18:51:55 +0100110void ath9k_hw_write_array(struct ath_hw *ah, const struct ar5416IniArray *array,
Felix Fietkaua9b6b252011-03-23 20:57:27 +0100111 int column, unsigned int *writecnt)
112{
113 int r;
114
115 ENABLE_REGWRITE_BUFFER(ah);
116 for (r = 0; r < array->ia_rows; r++) {
117 REG_WRITE(ah, INI_RA(array, r, 0),
118 INI_RA(array, r, column));
119 DO_DELAY(*writecnt);
120 }
121 REGWRITE_BUFFER_FLUSH(ah);
122}
123
Oleksij Rempela57cb452015-03-22 19:29:51 +0100124void ath9k_hw_read_array(struct ath_hw *ah, u32 array[][2], int size)
125{
126 u32 *tmp_reg_list, *tmp_data;
127 int i;
128
129 tmp_reg_list = kmalloc(size * sizeof(u32), GFP_KERNEL);
130 if (!tmp_reg_list) {
131 dev_err(ah->dev, "%s: tmp_reg_list: alloc filed\n", __func__);
132 return;
133 }
134
135 tmp_data = kmalloc(size * sizeof(u32), GFP_KERNEL);
136 if (!tmp_data) {
137 dev_err(ah->dev, "%s tmp_data: alloc filed\n", __func__);
138 goto error_tmp_data;
139 }
140
141 for (i = 0; i < size; i++)
142 tmp_reg_list[i] = array[i][0];
143
144 REG_READ_MULTI(ah, tmp_reg_list, tmp_data, size);
145
146 for (i = 0; i < size; i++)
147 array[i][1] = tmp_data[i];
148
149 kfree(tmp_data);
150error_tmp_data:
151 kfree(tmp_reg_list);
152}
153
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700154u32 ath9k_hw_reverse_bits(u32 val, u32 n)
155{
156 u32 retval;
157 int i;
158
159 for (i = 0, retval = 0; i < n; i++) {
160 retval = (retval << 1) | (val & 1);
161 val >>= 1;
162 }
163 return retval;
164}
165
Sujithcbe61d82009-02-09 13:27:12 +0530166u16 ath9k_hw_computetxtime(struct ath_hw *ah,
Felix Fietkau545750d2009-11-23 22:21:01 +0100167 u8 phy, int kbps,
Sujithf1dc5602008-10-29 10:16:30 +0530168 u32 frameLen, u16 rateix,
169 bool shortPreamble)
170{
171 u32 bitsPerSymbol, numBits, numSymbols, phyTime, txTime;
Sujithf1dc5602008-10-29 10:16:30 +0530172
173 if (kbps == 0)
174 return 0;
175
Felix Fietkau545750d2009-11-23 22:21:01 +0100176 switch (phy) {
Sujith46d14a52008-11-18 09:08:13 +0530177 case WLAN_RC_PHY_CCK:
Sujithf1dc5602008-10-29 10:16:30 +0530178 phyTime = CCK_PREAMBLE_BITS + CCK_PLCP_BITS;
Felix Fietkau545750d2009-11-23 22:21:01 +0100179 if (shortPreamble)
Sujithf1dc5602008-10-29 10:16:30 +0530180 phyTime >>= 1;
181 numBits = frameLen << 3;
182 txTime = CCK_SIFS_TIME + phyTime + ((numBits * 1000) / kbps);
183 break;
Sujith46d14a52008-11-18 09:08:13 +0530184 case WLAN_RC_PHY_OFDM:
Sujith2660b812009-02-09 13:27:26 +0530185 if (ah->curchan && IS_CHAN_QUARTER_RATE(ah->curchan)) {
Sujithf1dc5602008-10-29 10:16:30 +0530186 bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME_QUARTER) / 1000;
187 numBits = OFDM_PLCP_BITS + (frameLen << 3);
188 numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
189 txTime = OFDM_SIFS_TIME_QUARTER
190 + OFDM_PREAMBLE_TIME_QUARTER
191 + (numSymbols * OFDM_SYMBOL_TIME_QUARTER);
Sujith2660b812009-02-09 13:27:26 +0530192 } else if (ah->curchan &&
193 IS_CHAN_HALF_RATE(ah->curchan)) {
Sujithf1dc5602008-10-29 10:16:30 +0530194 bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME_HALF) / 1000;
195 numBits = OFDM_PLCP_BITS + (frameLen << 3);
196 numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
197 txTime = OFDM_SIFS_TIME_HALF +
198 OFDM_PREAMBLE_TIME_HALF
199 + (numSymbols * OFDM_SYMBOL_TIME_HALF);
200 } else {
201 bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME) / 1000;
202 numBits = OFDM_PLCP_BITS + (frameLen << 3);
203 numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
204 txTime = OFDM_SIFS_TIME + OFDM_PREAMBLE_TIME
205 + (numSymbols * OFDM_SYMBOL_TIME);
206 }
207 break;
208 default:
Joe Perches38002762010-12-02 19:12:36 -0800209 ath_err(ath9k_hw_common(ah),
210 "Unknown phy %u (rate ix %u)\n", phy, rateix);
Sujithf1dc5602008-10-29 10:16:30 +0530211 txTime = 0;
212 break;
213 }
214
215 return txTime;
216}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -0400217EXPORT_SYMBOL(ath9k_hw_computetxtime);
Sujithf1dc5602008-10-29 10:16:30 +0530218
Sujithcbe61d82009-02-09 13:27:12 +0530219void ath9k_hw_get_channel_centers(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +0530220 struct ath9k_channel *chan,
221 struct chan_centers *centers)
222{
223 int8_t extoff;
Sujithf1dc5602008-10-29 10:16:30 +0530224
225 if (!IS_CHAN_HT40(chan)) {
226 centers->ctl_center = centers->ext_center =
227 centers->synth_center = chan->channel;
228 return;
229 }
230
Felix Fietkau88969342013-10-11 23:30:53 +0200231 if (IS_CHAN_HT40PLUS(chan)) {
Sujithf1dc5602008-10-29 10:16:30 +0530232 centers->synth_center =
233 chan->channel + HT40_CHANNEL_CENTER_SHIFT;
234 extoff = 1;
235 } else {
236 centers->synth_center =
237 chan->channel - HT40_CHANNEL_CENTER_SHIFT;
238 extoff = -1;
239 }
240
241 centers->ctl_center =
242 centers->synth_center - (extoff * HT40_CHANNEL_CENTER_SHIFT);
Luis R. Rodriguez64200142009-09-13 22:05:04 -0700243 /* 25 MHz spacing is supported by hw but not on upper layers */
Sujithf1dc5602008-10-29 10:16:30 +0530244 centers->ext_center =
Luis R. Rodriguez64200142009-09-13 22:05:04 -0700245 centers->synth_center + (extoff * HT40_CHANNEL_CENTER_SHIFT);
Sujithf1dc5602008-10-29 10:16:30 +0530246}
247
248/******************/
249/* Chip Revisions */
250/******************/
251
Sujithcbe61d82009-02-09 13:27:12 +0530252static void ath9k_hw_read_revisions(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530253{
254 u32 val;
255
Felix Fietkau09c74f72014-09-27 22:49:43 +0200256 if (ah->get_mac_revision)
257 ah->hw_version.macRev = ah->get_mac_revision();
258
Vasanthakumar Thiagarajanecb1d382011-04-19 19:29:18 +0530259 switch (ah->hw_version.devid) {
260 case AR5416_AR9100_DEVID:
261 ah->hw_version.macVersion = AR_SREV_VERSION_9100;
262 break;
Gabor Juhos37625612011-06-21 11:23:23 +0200263 case AR9300_DEVID_AR9330:
264 ah->hw_version.macVersion = AR_SREV_VERSION_9330;
Felix Fietkau09c74f72014-09-27 22:49:43 +0200265 if (!ah->get_mac_revision) {
Gabor Juhos37625612011-06-21 11:23:23 +0200266 val = REG_READ(ah, AR_SREV);
267 ah->hw_version.macRev = MS(val, AR_SREV_REVISION2);
268 }
269 return;
Vasanthakumar Thiagarajanecb1d382011-04-19 19:29:18 +0530270 case AR9300_DEVID_AR9340:
271 ah->hw_version.macVersion = AR_SREV_VERSION_9340;
Vasanthakumar Thiagarajanecb1d382011-04-19 19:29:18 +0530272 return;
Gabor Juhos813831d2012-07-03 19:13:17 +0200273 case AR9300_DEVID_QCA955X:
274 ah->hw_version.macVersion = AR_SREV_VERSION_9550;
275 return;
Sujith Manoharane6b1e462013-12-31 08:11:59 +0530276 case AR9300_DEVID_AR953X:
277 ah->hw_version.macVersion = AR_SREV_VERSION_9531;
278 return;
Miaoqing Pan2131fab2014-12-19 06:33:56 +0530279 case AR9300_DEVID_QCA956X:
280 ah->hw_version.macVersion = AR_SREV_VERSION_9561;
Vasanthakumar Thiagarajanecb1d382011-04-19 19:29:18 +0530281 }
282
Sujithf1dc5602008-10-29 10:16:30 +0530283 val = REG_READ(ah, AR_SREV) & AR_SREV_ID;
284
285 if (val == 0xFF) {
286 val = REG_READ(ah, AR_SREV);
Sujithd535a422009-02-09 13:27:06 +0530287 ah->hw_version.macVersion =
288 (val & AR_SREV_VERSION2) >> AR_SREV_TYPE2_S;
289 ah->hw_version.macRev = MS(val, AR_SREV_REVISION2);
Mohammed Shafi Shajakhan76ed94b2011-09-30 11:31:28 +0530290
Sujith Manoharan77fac462012-09-11 20:09:18 +0530291 if (AR_SREV_9462(ah) || AR_SREV_9565(ah))
Mohammed Shafi Shajakhan76ed94b2011-09-30 11:31:28 +0530292 ah->is_pciexpress = true;
293 else
294 ah->is_pciexpress = (val &
295 AR_SREV_TYPE2_HOST_MODE) ? 0 : 1;
Sujithf1dc5602008-10-29 10:16:30 +0530296 } else {
297 if (!AR_SREV_9100(ah))
Sujithd535a422009-02-09 13:27:06 +0530298 ah->hw_version.macVersion = MS(val, AR_SREV_VERSION);
Sujithf1dc5602008-10-29 10:16:30 +0530299
Sujithd535a422009-02-09 13:27:06 +0530300 ah->hw_version.macRev = val & AR_SREV_REVISION;
Sujithf1dc5602008-10-29 10:16:30 +0530301
Sujithd535a422009-02-09 13:27:06 +0530302 if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCIE)
Sujith2660b812009-02-09 13:27:26 +0530303 ah->is_pciexpress = true;
Sujithf1dc5602008-10-29 10:16:30 +0530304 }
305}
306
Sujithf1dc5602008-10-29 10:16:30 +0530307/************************************/
308/* HW Attach, Detach, Init Routines */
309/************************************/
310
Sujithcbe61d82009-02-09 13:27:12 +0530311static void ath9k_hw_disablepcie(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530312{
Felix Fietkau040b74f2010-12-12 00:51:07 +0100313 if (!AR_SREV_5416(ah))
Sujithf1dc5602008-10-29 10:16:30 +0530314 return;
315
316 REG_WRITE(ah, AR_PCIE_SERDES, 0x9248fc00);
317 REG_WRITE(ah, AR_PCIE_SERDES, 0x24924924);
318 REG_WRITE(ah, AR_PCIE_SERDES, 0x28000029);
319 REG_WRITE(ah, AR_PCIE_SERDES, 0x57160824);
320 REG_WRITE(ah, AR_PCIE_SERDES, 0x25980579);
321 REG_WRITE(ah, AR_PCIE_SERDES, 0x00000000);
322 REG_WRITE(ah, AR_PCIE_SERDES, 0x1aaabe40);
323 REG_WRITE(ah, AR_PCIE_SERDES, 0xbe105554);
324 REG_WRITE(ah, AR_PCIE_SERDES, 0x000e1007);
325
326 REG_WRITE(ah, AR_PCIE_SERDES2, 0x00000000);
327}
328
Senthil Balasubramanian1f3f0612010-04-15 17:38:29 -0400329/* This should work for all families including legacy */
Sujithcbe61d82009-02-09 13:27:12 +0530330static bool ath9k_hw_chip_test(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530331{
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700332 struct ath_common *common = ath9k_hw_common(ah);
Senthil Balasubramanian1f3f0612010-04-15 17:38:29 -0400333 u32 regAddr[2] = { AR_STA_ID0 };
Sujithf1dc5602008-10-29 10:16:30 +0530334 u32 regHold[2];
Joe Perches07b2fa52010-11-20 18:38:53 -0800335 static const u32 patternData[4] = {
336 0x55555555, 0xaaaaaaaa, 0x66666666, 0x99999999
337 };
Senthil Balasubramanian1f3f0612010-04-15 17:38:29 -0400338 int i, j, loop_max;
Sujithf1dc5602008-10-29 10:16:30 +0530339
Senthil Balasubramanian1f3f0612010-04-15 17:38:29 -0400340 if (!AR_SREV_9300_20_OR_LATER(ah)) {
341 loop_max = 2;
342 regAddr[1] = AR_PHY_BASE + (8 << 2);
343 } else
344 loop_max = 1;
345
346 for (i = 0; i < loop_max; i++) {
Sujithf1dc5602008-10-29 10:16:30 +0530347 u32 addr = regAddr[i];
348 u32 wrData, rdData;
349
350 regHold[i] = REG_READ(ah, addr);
351 for (j = 0; j < 0x100; j++) {
352 wrData = (j << 16) | j;
353 REG_WRITE(ah, addr, wrData);
354 rdData = REG_READ(ah, addr);
355 if (rdData != wrData) {
Joe Perches38002762010-12-02 19:12:36 -0800356 ath_err(common,
357 "address test failed addr: 0x%08x - wr:0x%08x != rd:0x%08x\n",
358 addr, wrData, rdData);
Sujithf1dc5602008-10-29 10:16:30 +0530359 return false;
360 }
361 }
362 for (j = 0; j < 4; j++) {
363 wrData = patternData[j];
364 REG_WRITE(ah, addr, wrData);
365 rdData = REG_READ(ah, addr);
366 if (wrData != rdData) {
Joe Perches38002762010-12-02 19:12:36 -0800367 ath_err(common,
368 "address test failed addr: 0x%08x - wr:0x%08x != rd:0x%08x\n",
369 addr, wrData, rdData);
Sujithf1dc5602008-10-29 10:16:30 +0530370 return false;
371 }
372 }
373 REG_WRITE(ah, regAddr[i], regHold[i]);
374 }
375 udelay(100);
Sujithcbe61d82009-02-09 13:27:12 +0530376
Sujithf1dc5602008-10-29 10:16:30 +0530377 return true;
378}
379
Luis R. Rodriguezb8b0f372009-08-03 12:24:43 -0700380static void ath9k_hw_init_config(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700381{
Sujith Manoharanf57cf932013-12-28 09:47:12 +0530382 struct ath_common *common = ath9k_hw_common(ah);
383
Felix Fietkau689e7562012-04-12 22:35:56 +0200384 ah->config.dma_beacon_response_time = 1;
385 ah->config.sw_beacon_response_time = 6;
Sujith2660b812009-02-09 13:27:26 +0530386 ah->config.cwm_ignore_extcca = 0;
Sujith2660b812009-02-09 13:27:26 +0530387 ah->config.analog_shiftreg = 1;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700388
Sujith0ce024c2009-12-14 14:57:00 +0530389 ah->config.rx_intr_mitigation = true;
Luis R. Rodriguez61584252009-03-12 18:18:49 -0400390
Sujith Manoharana64e1a42014-01-23 08:20:30 +0530391 if (AR_SREV_9300_20_OR_LATER(ah)) {
392 ah->config.rimt_last = 500;
393 ah->config.rimt_first = 2000;
394 } else {
395 ah->config.rimt_last = 250;
396 ah->config.rimt_first = 700;
397 }
398
Sujith Manoharan656cd752015-03-09 14:20:08 +0530399 if (AR_SREV_9462(ah) || AR_SREV_9565(ah))
400 ah->config.pll_pwrsave = 7;
401
Luis R. Rodriguez61584252009-03-12 18:18:49 -0400402 /*
403 * We need this for PCI devices only (Cardbus, PCI, miniPCI)
404 * _and_ if on non-uniprocessor systems (Multiprocessor/HT).
405 * This means we use it for all AR5416 devices, and the few
406 * minor PCI AR9280 devices out there.
407 *
408 * Serialization is required because these devices do not handle
409 * well the case of two concurrent reads/writes due to the latency
410 * involved. During one read/write another read/write can be issued
411 * on another CPU while the previous read/write may still be working
412 * on our hardware, if we hit this case the hardware poops in a loop.
413 * We prevent this by serializing reads and writes.
414 *
415 * This issue is not present on PCI-Express devices or pre-AR5416
416 * devices (legacy, 802.11abg).
417 */
418 if (num_possible_cpus() > 1)
David S. Miller2d6a5e92009-03-17 15:01:30 -0700419 ah->config.serialize_regmode = SER_REG_MODE_AUTO;
Sujith Manoharanf57cf932013-12-28 09:47:12 +0530420
421 if (NR_CPUS > 1 && ah->config.serialize_regmode == SER_REG_MODE_AUTO) {
422 if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCI ||
423 ((AR_SREV_9160(ah) || AR_SREV_9280(ah) || AR_SREV_9287(ah)) &&
424 !ah->is_pciexpress)) {
425 ah->config.serialize_regmode = SER_REG_MODE_ON;
426 } else {
427 ah->config.serialize_regmode = SER_REG_MODE_OFF;
428 }
429 }
430
431 ath_dbg(common, RESET, "serialize_regmode is %d\n",
432 ah->config.serialize_regmode);
433
434 if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
435 ah->config.max_txtrig_level = MAX_TX_FIFO_THRESHOLD >> 1;
436 else
437 ah->config.max_txtrig_level = MAX_TX_FIFO_THRESHOLD;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700438}
439
Luis R. Rodriguez50aca252009-08-03 12:24:42 -0700440static void ath9k_hw_init_defaults(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700441{
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -0700442 struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
443
444 regulatory->country_code = CTRY_DEFAULT;
445 regulatory->power_limit = MAX_RATE_POWER;
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -0700446
Sujithd535a422009-02-09 13:27:06 +0530447 ah->hw_version.magic = AR5416_MAGIC;
Sujithd535a422009-02-09 13:27:06 +0530448 ah->hw_version.subvendorid = 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700449
Sujith Manoharanf57cf932013-12-28 09:47:12 +0530450 ah->sta_id1_defaults = AR_STA_ID1_CRPT_MIC_ENABLE |
451 AR_STA_ID1_MCAST_KSRCH;
Felix Fietkauf1717602011-03-19 13:55:41 +0100452 if (AR_SREV_9100(ah))
453 ah->sta_id1_defaults |= AR_STA_ID1_AR9100_BA_FIX;
Sujith Manoharanf57cf932013-12-28 09:47:12 +0530454
Rajkumar Manoharane3f2acc2011-08-27 11:22:59 +0530455 ah->slottime = ATH9K_SLOT_TIME_9;
Sujith2660b812009-02-09 13:27:26 +0530456 ah->globaltxtimeout = (u32) -1;
Gabor Juhoscbdec972009-07-24 17:27:22 +0200457 ah->power_mode = ATH9K_PM_UNDEFINED;
Felix Fietkau8efa7a82012-03-14 16:40:23 +0100458 ah->htc_reset_init = true;
Sujith Manoharanf57cf932013-12-28 09:47:12 +0530459
Lorenzo Bianconib5939e82014-12-30 23:10:20 +0100460 ah->tpc_enabled = true;
Lorenzo Bianconia9abe302014-12-19 00:18:12 +0100461
Sujith Manoharanf57cf932013-12-28 09:47:12 +0530462 ah->ani_function = ATH9K_ANI_ALL;
463 if (!AR_SREV_9300_20_OR_LATER(ah))
464 ah->ani_function &= ~ATH9K_ANI_MRC_CCK;
465
466 if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
467 ah->tx_trig_level = (AR_FTRIG_256B >> AR_FTRIG_S);
468 else
469 ah->tx_trig_level = (AR_FTRIG_512B >> AR_FTRIG_S);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700470}
471
Sujithcbe61d82009-02-09 13:27:12 +0530472static int ath9k_hw_init_macaddr(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700473{
Luis R. Rodriguez15107182009-09-10 09:22:37 -0700474 struct ath_common *common = ath9k_hw_common(ah);
Sujithf1dc5602008-10-29 10:16:30 +0530475 u32 sum;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700476 int i;
Sujithf1dc5602008-10-29 10:16:30 +0530477 u16 eeval;
Joe Perches07b2fa52010-11-20 18:38:53 -0800478 static const u32 EEP_MAC[] = { EEP_MAC_LSW, EEP_MAC_MID, EEP_MAC_MSW };
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700479
Sujithf1dc5602008-10-29 10:16:30 +0530480 sum = 0;
481 for (i = 0; i < 3; i++) {
Luis R. Rodriguez49101672010-04-15 17:39:13 -0400482 eeval = ah->eep_ops->get_eeprom(ah, EEP_MAC[i]);
Sujithf1dc5602008-10-29 10:16:30 +0530483 sum += eeval;
Luis R. Rodriguez15107182009-09-10 09:22:37 -0700484 common->macaddr[2 * i] = eeval >> 8;
485 common->macaddr[2 * i + 1] = eeval & 0xff;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700486 }
Felix Fietkau5ca06eb2014-10-25 17:19:35 +0200487 if (!is_valid_ether_addr(common->macaddr)) {
488 ath_err(common,
489 "eeprom contains invalid mac address: %pM\n",
490 common->macaddr);
491
492 random_ether_addr(common->macaddr);
493 ath_err(common,
494 "random mac address will be used: %pM\n",
495 common->macaddr);
496 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700497
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700498 return 0;
499}
500
Luis R. Rodriguezf637cfd2009-08-03 12:24:46 -0700501static int ath9k_hw_post_init(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700502{
Sujith Manoharan6cae913d2011-01-04 13:16:37 +0530503 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700504 int ecode;
505
Sujith Manoharan6cae913d2011-01-04 13:16:37 +0530506 if (common->bus_ops->ath_bus_type != ATH_USB) {
Sujith527d4852010-03-17 14:25:16 +0530507 if (!ath9k_hw_chip_test(ah))
508 return -ENODEV;
509 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700510
Luis R. Rodriguezebd5a142010-04-15 17:39:18 -0400511 if (!AR_SREV_9300_20_OR_LATER(ah)) {
512 ecode = ar9002_hw_rf_claim(ah);
513 if (ecode != 0)
514 return ecode;
515 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700516
Luis R. Rodriguezf637cfd2009-08-03 12:24:46 -0700517 ecode = ath9k_hw_eeprom_init(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700518 if (ecode != 0)
519 return ecode;
Sujith7d01b222009-03-13 08:55:55 +0530520
Joe Perchesd2182b62011-12-15 14:55:53 -0800521 ath_dbg(ath9k_hw_common(ah), CONFIG, "Eeprom VER: %d, REV: %d\n",
Joe Perches226afe62010-12-02 19:12:37 -0800522 ah->eep_ops->get_eeprom_ver(ah),
523 ah->eep_ops->get_eeprom_rev(ah));
Sujith7d01b222009-03-13 08:55:55 +0530524
Sujith Manoharane3233002013-06-03 09:19:26 +0530525 ath9k_hw_ani_init(ah);
Sujithf1dc5602008-10-29 10:16:30 +0530526
Sujith Manoharand3b371c2013-09-03 10:28:55 +0530527 /*
528 * EEPROM needs to be initialized before we do this.
529 * This is required for regulatory compliance.
530 */
Sujith Manoharan0c7c2bb2013-12-06 16:28:50 +0530531 if (AR_SREV_9300_20_OR_LATER(ah)) {
Sujith Manoharand3b371c2013-09-03 10:28:55 +0530532 u16 regdmn = ah->eep_ops->get_eeprom(ah, EEP_REG_0);
533 if ((regdmn & 0xF0) == CTL_FCC) {
Sujith Manoharan0c7c2bb2013-12-06 16:28:50 +0530534 ah->nf_2g.max = AR_PHY_CCA_MAX_GOOD_VAL_9300_FCC_2GHZ;
535 ah->nf_5g.max = AR_PHY_CCA_MAX_GOOD_VAL_9300_FCC_5GHZ;
Sujith Manoharand3b371c2013-09-03 10:28:55 +0530536 }
537 }
538
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700539 return 0;
540}
541
Felix Fietkauc1b976d2012-12-12 13:14:23 +0100542static int ath9k_hw_attach_ops(struct ath_hw *ah)
Luis R. Rodriguezee2bb462009-08-03 12:24:39 -0700543{
Felix Fietkauc1b976d2012-12-12 13:14:23 +0100544 if (!AR_SREV_9300_20_OR_LATER(ah))
545 return ar9002_hw_attach_ops(ah);
546
547 ar9003_hw_attach_ops(ah);
548 return 0;
Luis R. Rodriguezee2bb462009-08-03 12:24:39 -0700549}
550
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400551/* Called for all hardware families */
552static int __ath9k_hw_init(struct ath_hw *ah)
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700553{
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700554 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700555 int r = 0;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700556
Senthil Balasubramanianac45c122010-12-22 21:14:20 +0530557 ath9k_hw_read_revisions(ah);
558
Sujith Manoharande825822013-12-28 09:47:11 +0530559 switch (ah->hw_version.macVersion) {
560 case AR_SREV_VERSION_5416_PCI:
561 case AR_SREV_VERSION_5416_PCIE:
562 case AR_SREV_VERSION_9160:
563 case AR_SREV_VERSION_9100:
564 case AR_SREV_VERSION_9280:
565 case AR_SREV_VERSION_9285:
566 case AR_SREV_VERSION_9287:
567 case AR_SREV_VERSION_9271:
568 case AR_SREV_VERSION_9300:
569 case AR_SREV_VERSION_9330:
570 case AR_SREV_VERSION_9485:
571 case AR_SREV_VERSION_9340:
572 case AR_SREV_VERSION_9462:
573 case AR_SREV_VERSION_9550:
574 case AR_SREV_VERSION_9565:
Sujith Manoharane6b1e462013-12-31 08:11:59 +0530575 case AR_SREV_VERSION_9531:
Miaoqing Pan2131fab2014-12-19 06:33:56 +0530576 case AR_SREV_VERSION_9561:
Sujith Manoharande825822013-12-28 09:47:11 +0530577 break;
578 default:
579 ath_err(common,
580 "Mac Chip Rev 0x%02x.%x is not supported by this driver\n",
581 ah->hw_version.macVersion, ah->hw_version.macRev);
582 return -EOPNOTSUPP;
583 }
584
Senthil Balasubramanian0a8d7cb2010-12-22 19:17:18 +0530585 /*
586 * Read back AR_WA into a permanent copy and set bits 14 and 17.
587 * We need to do this to avoid RMW of this register. We cannot
588 * read the reg when chip is asleep.
589 */
Sujith Manoharan27251e02013-08-27 11:34:39 +0530590 if (AR_SREV_9300_20_OR_LATER(ah)) {
591 ah->WARegVal = REG_READ(ah, AR_WA);
592 ah->WARegVal |= (AR_WA_D3_L1_DISABLE |
593 AR_WA_ASPM_TIMER_BASED_DISABLE);
594 }
Senthil Balasubramanian0a8d7cb2010-12-22 19:17:18 +0530595
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700596 if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON)) {
Joe Perches38002762010-12-02 19:12:36 -0800597 ath_err(common, "Couldn't reset chip\n");
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700598 return -EIO;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700599 }
600
Sujith Manoharana4a29542012-09-10 09:20:03 +0530601 if (AR_SREV_9565(ah)) {
602 ah->WARegVal |= AR_WA_BIT22;
603 REG_WRITE(ah, AR_WA, ah->WARegVal);
604 }
605
Luis R. Rodriguezbab1f622010-04-15 17:38:20 -0400606 ath9k_hw_init_defaults(ah);
607 ath9k_hw_init_config(ah);
608
Felix Fietkauc1b976d2012-12-12 13:14:23 +0100609 r = ath9k_hw_attach_ops(ah);
610 if (r)
611 return r;
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400612
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -0700613 if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE)) {
Joe Perches38002762010-12-02 19:12:36 -0800614 ath_err(common, "Couldn't wakeup chip\n");
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700615 return -EIO;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700616 }
617
Gabor Juhos2c8e5932011-06-21 11:23:21 +0200618 if (AR_SREV_9271(ah) || AR_SREV_9100(ah) || AR_SREV_9340(ah) ||
Gabor Juhosc95b5842012-07-03 19:13:20 +0200619 AR_SREV_9330(ah) || AR_SREV_9550(ah))
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -0400620 ah->is_pciexpress = false;
621
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700622 ah->hw_version.phyRev = REG_READ(ah, AR_PHY_CHIP_ID);
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700623 ath9k_hw_init_cal_settings(ah);
624
Stanislaw Gruszka69ce6742011-08-05 13:10:34 +0200625 if (!ah->is_pciexpress)
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700626 ath9k_hw_disablepcie(ah);
627
Luis R. Rodriguezf637cfd2009-08-03 12:24:46 -0700628 r = ath9k_hw_post_init(ah);
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700629 if (r)
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700630 return r;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700631
632 ath9k_hw_init_mode_gain_regs(ah);
Gabor Juhosa9a29ce2009-11-27 12:01:35 +0100633 r = ath9k_hw_fill_cap_info(ah);
634 if (r)
635 return r;
636
Luis R. Rodriguez4f3acf82009-08-03 12:24:36 -0700637 r = ath9k_hw_init_macaddr(ah);
638 if (r) {
Joe Perches38002762010-12-02 19:12:36 -0800639 ath_err(common, "Failed to initialize MAC address\n");
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700640 return r;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700641 }
642
Sujith Manoharan45987022013-12-24 10:44:18 +0530643 ath9k_hw_init_hang_checks(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700644
Luis R. Rodriguez211f5852009-10-06 21:19:07 -0400645 common->state = ATH_HW_INITIALIZED;
646
Luis R. Rodriguez4f3acf82009-08-03 12:24:36 -0700647 return 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700648}
649
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400650int ath9k_hw_init(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530651{
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400652 int ret;
653 struct ath_common *common = ath9k_hw_common(ah);
Sujithf1dc5602008-10-29 10:16:30 +0530654
Sujith Manoharan77fac462012-09-11 20:09:18 +0530655 /* These are all the AR5008/AR9001/AR9002/AR9003 hardware family of chipsets */
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400656 switch (ah->hw_version.devid) {
657 case AR5416_DEVID_PCI:
658 case AR5416_DEVID_PCIE:
659 case AR5416_AR9100_DEVID:
660 case AR9160_DEVID_PCI:
661 case AR9280_DEVID_PCI:
662 case AR9280_DEVID_PCIE:
663 case AR9285_DEVID_PCIE:
Senthil Balasubramaniandb3cc532010-04-15 17:38:18 -0400664 case AR9287_DEVID_PCI:
665 case AR9287_DEVID_PCIE:
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400666 case AR2427_DEVID_PCIE:
Senthil Balasubramaniandb3cc532010-04-15 17:38:18 -0400667 case AR9300_DEVID_PCIE:
Vasanthakumar Thiagarajan3050c912010-12-06 04:27:36 -0800668 case AR9300_DEVID_AR9485_PCIE:
Gabor Juhos999a7a82011-06-21 11:23:52 +0200669 case AR9300_DEVID_AR9330:
Vasanthakumar Thiagarajanbca04682011-04-19 19:29:20 +0530670 case AR9300_DEVID_AR9340:
Gabor Juhos2b943a32012-07-03 19:13:34 +0200671 case AR9300_DEVID_QCA955X:
Luis R. Rodriguez5a63ef02011-08-24 15:36:08 -0700672 case AR9300_DEVID_AR9580:
Rajkumar Manoharan423e38e2011-10-13 11:00:44 +0530673 case AR9300_DEVID_AR9462:
Mohammed Shafi Shajakhand4e59792012-08-02 11:58:50 +0530674 case AR9485_DEVID_AR1111:
Sujith Manoharan77fac462012-09-11 20:09:18 +0530675 case AR9300_DEVID_AR9565:
Sujith Manoharane6b1e462013-12-31 08:11:59 +0530676 case AR9300_DEVID_AR953X:
Miaoqing Pan2131fab2014-12-19 06:33:56 +0530677 case AR9300_DEVID_QCA956X:
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400678 break;
679 default:
680 if (common->bus_ops->ath_bus_type == ATH_USB)
681 break;
Joe Perches38002762010-12-02 19:12:36 -0800682 ath_err(common, "Hardware device ID 0x%04x not supported\n",
683 ah->hw_version.devid);
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400684 return -EOPNOTSUPP;
685 }
Sujithf1dc5602008-10-29 10:16:30 +0530686
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400687 ret = __ath9k_hw_init(ah);
688 if (ret) {
Joe Perches38002762010-12-02 19:12:36 -0800689 ath_err(common,
690 "Unable to initialize hardware; initialization status: %d\n",
691 ret);
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400692 return ret;
693 }
Sujithf1dc5602008-10-29 10:16:30 +0530694
Lorenzo Bianconic774d572014-09-16 02:13:09 +0200695 ath_dynack_init(ah);
696
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400697 return 0;
Sujithf1dc5602008-10-29 10:16:30 +0530698}
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400699EXPORT_SYMBOL(ath9k_hw_init);
Sujithf1dc5602008-10-29 10:16:30 +0530700
Sujithcbe61d82009-02-09 13:27:12 +0530701static void ath9k_hw_init_qos(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530702{
Sujith7d0d0df2010-04-16 11:53:57 +0530703 ENABLE_REGWRITE_BUFFER(ah);
704
Sujithf1dc5602008-10-29 10:16:30 +0530705 REG_WRITE(ah, AR_MIC_QOS_CONTROL, 0x100aa);
706 REG_WRITE(ah, AR_MIC_QOS_SELECT, 0x3210);
707
708 REG_WRITE(ah, AR_QOS_NO_ACK,
709 SM(2, AR_QOS_NO_ACK_TWO_BIT) |
710 SM(5, AR_QOS_NO_ACK_BIT_OFF) |
711 SM(0, AR_QOS_NO_ACK_BYTE_OFF));
712
713 REG_WRITE(ah, AR_TXOP_X, AR_TXOP_X_VAL);
714 REG_WRITE(ah, AR_TXOP_0_3, 0xFFFFFFFF);
715 REG_WRITE(ah, AR_TXOP_4_7, 0xFFFFFFFF);
716 REG_WRITE(ah, AR_TXOP_8_11, 0xFFFFFFFF);
717 REG_WRITE(ah, AR_TXOP_12_15, 0xFFFFFFFF);
Sujith7d0d0df2010-04-16 11:53:57 +0530718
719 REGWRITE_BUFFER_FLUSH(ah);
Sujithf1dc5602008-10-29 10:16:30 +0530720}
721
Senthil Balasubramanianb84628e2011-04-22 11:32:12 +0530722u32 ar9003_get_pll_sqsum_dvc(struct ath_hw *ah)
Vivek Natarajanb1415812011-01-27 14:45:07 +0530723{
Mohammed Shafi Shajakhanf18e3c62012-06-18 13:13:30 +0530724 struct ath_common *common = ath9k_hw_common(ah);
725 int i = 0;
726
Felix Fietkauca7a4de2011-03-23 20:57:26 +0100727 REG_CLR_BIT(ah, PLL3, PLL3_DO_MEAS_MASK);
728 udelay(100);
729 REG_SET_BIT(ah, PLL3, PLL3_DO_MEAS_MASK);
730
Mohammed Shafi Shajakhanf18e3c62012-06-18 13:13:30 +0530731 while ((REG_READ(ah, PLL4) & PLL4_MEAS_DONE) == 0) {
732
Vivek Natarajanb1415812011-01-27 14:45:07 +0530733 udelay(100);
Vivek Natarajanb1415812011-01-27 14:45:07 +0530734
Mohammed Shafi Shajakhanf18e3c62012-06-18 13:13:30 +0530735 if (WARN_ON_ONCE(i >= 100)) {
736 ath_err(common, "PLL4 meaurement not done\n");
737 break;
738 }
739
740 i++;
741 }
742
Felix Fietkauca7a4de2011-03-23 20:57:26 +0100743 return (REG_READ(ah, PLL3) & SQSUM_DVC_MASK) >> 3;
Vivek Natarajanb1415812011-01-27 14:45:07 +0530744}
745EXPORT_SYMBOL(ar9003_get_pll_sqsum_dvc);
746
Sujithcbe61d82009-02-09 13:27:12 +0530747static void ath9k_hw_init_pll(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +0530748 struct ath9k_channel *chan)
749{
Vasanthakumar Thiagarajand09b17f2010-12-06 04:27:44 -0800750 u32 pll;
751
Felix Fietkau5fb9b1b2014-09-29 20:45:42 +0200752 pll = ath9k_hw_compute_pll_control(ah, chan);
753
Sujith Manoharana4a29542012-09-10 09:20:03 +0530754 if (AR_SREV_9485(ah) || AR_SREV_9565(ah)) {
Vasanthakumar Thiagarajan3dfd7f62011-04-11 16:39:40 +0530755 /* program BB PLL ki and kd value, ki=0x4, kd=0x40 */
756 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
757 AR_CH0_BB_DPLL2_PLL_PWD, 0x1);
758 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
759 AR_CH0_DPLL2_KD, 0x40);
760 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
761 AR_CH0_DPLL2_KI, 0x4);
Vivek Natarajan22983c32011-01-27 14:45:09 +0530762
Vasanthakumar Thiagarajan3dfd7f62011-04-11 16:39:40 +0530763 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL1,
764 AR_CH0_BB_DPLL1_REFDIV, 0x5);
765 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL1,
766 AR_CH0_BB_DPLL1_NINI, 0x58);
767 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL1,
768 AR_CH0_BB_DPLL1_NFRAC, 0x0);
769
770 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
771 AR_CH0_BB_DPLL2_OUTDIV, 0x1);
772 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
773 AR_CH0_BB_DPLL2_LOCAL_PLL, 0x1);
774 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
775 AR_CH0_BB_DPLL2_EN_NEGTRIG, 0x1);
776
777 /* program BB PLL phase_shift to 0x6 */
778 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL3,
779 AR_CH0_BB_DPLL3_PHASE_SHIFT, 0x6);
780
781 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
782 AR_CH0_BB_DPLL2_PLL_PWD, 0x0);
Vivek Natarajan75e03512011-03-10 11:05:42 +0530783 udelay(1000);
Gabor Juhosa5415d62011-06-21 11:23:29 +0200784 } else if (AR_SREV_9330(ah)) {
785 u32 ddr_dpll2, pll_control2, kd;
786
787 if (ah->is_clk_25mhz) {
788 ddr_dpll2 = 0x18e82f01;
789 pll_control2 = 0xe04a3d;
790 kd = 0x1d;
791 } else {
792 ddr_dpll2 = 0x19e82f01;
793 pll_control2 = 0x886666;
794 kd = 0x3d;
795 }
796
797 /* program DDR PLL ki and kd value */
798 REG_WRITE(ah, AR_CH0_DDR_DPLL2, ddr_dpll2);
799
800 /* program DDR PLL phase_shift */
801 REG_RMW_FIELD(ah, AR_CH0_DDR_DPLL3,
802 AR_CH0_DPLL3_PHASE_SHIFT, 0x1);
803
Felix Fietkau5fb9b1b2014-09-29 20:45:42 +0200804 REG_WRITE(ah, AR_RTC_PLL_CONTROL,
805 pll | AR_RTC_9300_PLL_BYPASS);
Gabor Juhosa5415d62011-06-21 11:23:29 +0200806 udelay(1000);
807
808 /* program refdiv, nint, frac to RTC register */
809 REG_WRITE(ah, AR_RTC_PLL_CONTROL2, pll_control2);
810
811 /* program BB PLL kd and ki value */
812 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2, AR_CH0_DPLL2_KD, kd);
813 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2, AR_CH0_DPLL2_KI, 0x06);
814
815 /* program BB PLL phase_shift */
816 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL3,
817 AR_CH0_BB_DPLL3_PHASE_SHIFT, 0x1);
Miaoqing Panede6a5e2014-12-19 06:33:59 +0530818 } else if (AR_SREV_9340(ah) || AR_SREV_9550(ah) || AR_SREV_9531(ah) ||
819 AR_SREV_9561(ah)) {
Vasanthakumar Thiagarajan0b488ac2011-04-20 10:26:15 +0530820 u32 regval, pll2_divint, pll2_divfrac, refdiv;
821
Felix Fietkau5fb9b1b2014-09-29 20:45:42 +0200822 REG_WRITE(ah, AR_RTC_PLL_CONTROL,
823 pll | AR_RTC_9300_SOC_PLL_BYPASS);
Vasanthakumar Thiagarajan0b488ac2011-04-20 10:26:15 +0530824 udelay(1000);
825
826 REG_SET_BIT(ah, AR_PHY_PLL_MODE, 0x1 << 16);
827 udelay(100);
828
829 if (ah->is_clk_25mhz) {
Miaoqing Panede6a5e2014-12-19 06:33:59 +0530830 if (AR_SREV_9531(ah) || AR_SREV_9561(ah)) {
Sujith Manoharan2c323052013-12-31 08:12:02 +0530831 pll2_divint = 0x1c;
832 pll2_divfrac = 0xa3d2;
833 refdiv = 1;
834 } else {
835 pll2_divint = 0x54;
836 pll2_divfrac = 0x1eb85;
837 refdiv = 3;
838 }
Vasanthakumar Thiagarajan0b488ac2011-04-20 10:26:15 +0530839 } else {
Gabor Juhosfc05a312012-07-03 19:13:31 +0200840 if (AR_SREV_9340(ah)) {
841 pll2_divint = 88;
842 pll2_divfrac = 0;
843 refdiv = 5;
844 } else {
845 pll2_divint = 0x11;
Miaoqing Panede6a5e2014-12-19 06:33:59 +0530846 pll2_divfrac = (AR_SREV_9531(ah) ||
847 AR_SREV_9561(ah)) ?
848 0x26665 : 0x26666;
Gabor Juhosfc05a312012-07-03 19:13:31 +0200849 refdiv = 1;
850 }
Vasanthakumar Thiagarajan0b488ac2011-04-20 10:26:15 +0530851 }
852
853 regval = REG_READ(ah, AR_PHY_PLL_MODE);
Miaoqing Panede6a5e2014-12-19 06:33:59 +0530854 if (AR_SREV_9531(ah) || AR_SREV_9561(ah))
Sujith Manoharan2c323052013-12-31 08:12:02 +0530855 regval |= (0x1 << 22);
856 else
857 regval |= (0x1 << 16);
Vasanthakumar Thiagarajan0b488ac2011-04-20 10:26:15 +0530858 REG_WRITE(ah, AR_PHY_PLL_MODE, regval);
859 udelay(100);
860
861 REG_WRITE(ah, AR_PHY_PLL_CONTROL, (refdiv << 27) |
862 (pll2_divint << 18) | pll2_divfrac);
863 udelay(100);
864
865 regval = REG_READ(ah, AR_PHY_PLL_MODE);
Gabor Juhosfc05a312012-07-03 19:13:31 +0200866 if (AR_SREV_9340(ah))
Sujith Manoharan2c323052013-12-31 08:12:02 +0530867 regval = (regval & 0x80071fff) |
868 (0x1 << 30) |
869 (0x1 << 13) |
870 (0x4 << 26) |
871 (0x18 << 19);
Miaoqing Panede6a5e2014-12-19 06:33:59 +0530872 else if (AR_SREV_9531(ah) || AR_SREV_9561(ah)) {
Sujith Manoharan2c323052013-12-31 08:12:02 +0530873 regval = (regval & 0x01c00fff) |
874 (0x1 << 31) |
875 (0x2 << 29) |
876 (0xa << 25) |
Miaoqing Panede6a5e2014-12-19 06:33:59 +0530877 (0x1 << 19);
878
879 if (AR_SREV_9531(ah))
880 regval |= (0x6 << 12);
881 } else
Sujith Manoharan2c323052013-12-31 08:12:02 +0530882 regval = (regval & 0x80071fff) |
883 (0x3 << 30) |
884 (0x1 << 13) |
885 (0x4 << 26) |
886 (0x60 << 19);
Vasanthakumar Thiagarajan0b488ac2011-04-20 10:26:15 +0530887 REG_WRITE(ah, AR_PHY_PLL_MODE, regval);
Sujith Manoharan2c323052013-12-31 08:12:02 +0530888
Miaoqing Panede6a5e2014-12-19 06:33:59 +0530889 if (AR_SREV_9531(ah) || AR_SREV_9561(ah))
Sujith Manoharan2c323052013-12-31 08:12:02 +0530890 REG_WRITE(ah, AR_PHY_PLL_MODE,
891 REG_READ(ah, AR_PHY_PLL_MODE) & 0xffbfffff);
892 else
893 REG_WRITE(ah, AR_PHY_PLL_MODE,
894 REG_READ(ah, AR_PHY_PLL_MODE) & 0xfffeffff);
895
Vasanthakumar Thiagarajan0b488ac2011-04-20 10:26:15 +0530896 udelay(1000);
Vivek Natarajan22983c32011-01-27 14:45:09 +0530897 }
Vasanthakumar Thiagarajand09b17f2010-12-06 04:27:44 -0800898
Sujith Manoharan8565f8b2012-09-10 09:20:29 +0530899 if (AR_SREV_9565(ah))
900 pll |= 0x40000;
Gabor Juhosd03a66c2009-01-14 20:17:09 +0100901 REG_WRITE(ah, AR_RTC_PLL_CONTROL, pll);
Sujithf1dc5602008-10-29 10:16:30 +0530902
Gabor Juhosfc05a312012-07-03 19:13:31 +0200903 if (AR_SREV_9485(ah) || AR_SREV_9340(ah) || AR_SREV_9330(ah) ||
904 AR_SREV_9550(ah))
Vasanthakumar Thiagarajan3dfd7f62011-04-11 16:39:40 +0530905 udelay(1000);
906
Luis R. Rodriguezc75724d2009-10-19 02:33:34 -0400907 /* Switch the core clock for ar9271 to 117Mhz */
908 if (AR_SREV_9271(ah)) {
Sujith25e2ab12010-03-17 14:25:22 +0530909 udelay(500);
910 REG_WRITE(ah, 0x50040, 0x304);
Luis R. Rodriguezc75724d2009-10-19 02:33:34 -0400911 }
912
Sujithf1dc5602008-10-29 10:16:30 +0530913 udelay(RTC_PLL_SETTLE_DELAY);
914
915 REG_WRITE(ah, AR_RTC_SLEEP_CLK, AR_RTC_FORCE_DERIVED_CLK);
916}
917
Sujithcbe61d82009-02-09 13:27:12 +0530918static void ath9k_hw_init_interrupt_masks(struct ath_hw *ah,
Colin McCabed97809d2008-12-01 13:38:55 -0800919 enum nl80211_iftype opmode)
Sujithf1dc5602008-10-29 10:16:30 +0530920{
Vasanthakumar Thiagarajan79d1d2b2011-04-19 19:29:19 +0530921 u32 sync_default = AR_INTR_SYNC_DEFAULT;
Pavel Roskin152d5302010-03-31 18:05:37 -0400922 u32 imr_reg = AR_IMR_TXERR |
Sujithf1dc5602008-10-29 10:16:30 +0530923 AR_IMR_TXURN |
924 AR_IMR_RXERR |
925 AR_IMR_RXORN |
926 AR_IMR_BCNMISC;
927
Miaoqing Panede6a5e2014-12-19 06:33:59 +0530928 if (AR_SREV_9340(ah) || AR_SREV_9550(ah) || AR_SREV_9531(ah) ||
929 AR_SREV_9561(ah))
Vasanthakumar Thiagarajan79d1d2b2011-04-19 19:29:19 +0530930 sync_default &= ~AR_INTR_SYNC_HOST1_FATAL;
931
Vasanthakumar Thiagarajan66860242010-04-15 17:39:07 -0400932 if (AR_SREV_9300_20_OR_LATER(ah)) {
933 imr_reg |= AR_IMR_RXOK_HP;
934 if (ah->config.rx_intr_mitigation)
935 imr_reg |= AR_IMR_RXINTM | AR_IMR_RXMINTR;
936 else
937 imr_reg |= AR_IMR_RXOK_LP;
Sujithf1dc5602008-10-29 10:16:30 +0530938
Vasanthakumar Thiagarajan66860242010-04-15 17:39:07 -0400939 } else {
940 if (ah->config.rx_intr_mitigation)
941 imr_reg |= AR_IMR_RXINTM | AR_IMR_RXMINTR;
942 else
943 imr_reg |= AR_IMR_RXOK;
944 }
945
946 if (ah->config.tx_intr_mitigation)
947 imr_reg |= AR_IMR_TXINTM | AR_IMR_TXMINTR;
948 else
949 imr_reg |= AR_IMR_TXOK;
Sujithf1dc5602008-10-29 10:16:30 +0530950
Sujith7d0d0df2010-04-16 11:53:57 +0530951 ENABLE_REGWRITE_BUFFER(ah);
952
Pavel Roskin152d5302010-03-31 18:05:37 -0400953 REG_WRITE(ah, AR_IMR, imr_reg);
Pavel Roskin74bad5c2010-02-23 18:15:27 -0500954 ah->imrs2_reg |= AR_IMR_S2_GTT;
955 REG_WRITE(ah, AR_IMR_S2, ah->imrs2_reg);
Sujithf1dc5602008-10-29 10:16:30 +0530956
957 if (!AR_SREV_9100(ah)) {
958 REG_WRITE(ah, AR_INTR_SYNC_CAUSE, 0xFFFFFFFF);
Vasanthakumar Thiagarajan79d1d2b2011-04-19 19:29:19 +0530959 REG_WRITE(ah, AR_INTR_SYNC_ENABLE, sync_default);
Sujithf1dc5602008-10-29 10:16:30 +0530960 REG_WRITE(ah, AR_INTR_SYNC_MASK, 0);
961 }
Vasanthakumar Thiagarajan66860242010-04-15 17:39:07 -0400962
Sujith7d0d0df2010-04-16 11:53:57 +0530963 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +0530964
Vasanthakumar Thiagarajan66860242010-04-15 17:39:07 -0400965 if (AR_SREV_9300_20_OR_LATER(ah)) {
966 REG_WRITE(ah, AR_INTR_PRIO_ASYNC_ENABLE, 0);
967 REG_WRITE(ah, AR_INTR_PRIO_ASYNC_MASK, 0);
968 REG_WRITE(ah, AR_INTR_PRIO_SYNC_ENABLE, 0);
969 REG_WRITE(ah, AR_INTR_PRIO_SYNC_MASK, 0);
970 }
Sujithf1dc5602008-10-29 10:16:30 +0530971}
972
Felix Fietkaub6ba41b2011-07-09 11:12:50 +0700973static void ath9k_hw_set_sifs_time(struct ath_hw *ah, u32 us)
974{
975 u32 val = ath9k_hw_mac_to_clks(ah, us - 2);
976 val = min(val, (u32) 0xFFFF);
977 REG_WRITE(ah, AR_D_GBL_IFS_SIFS, val);
978}
979
Lorenzo Bianconi8e15e092014-09-16 02:13:07 +0200980void ath9k_hw_setslottime(struct ath_hw *ah, u32 us)
Sujithf1dc5602008-10-29 10:16:30 +0530981{
Felix Fietkau0005baf2010-01-15 02:33:40 +0100982 u32 val = ath9k_hw_mac_to_clks(ah, us);
983 val = min(val, (u32) 0xFFFF);
984 REG_WRITE(ah, AR_D_GBL_IFS_SLOT, val);
Sujithf1dc5602008-10-29 10:16:30 +0530985}
986
Lorenzo Bianconi8e15e092014-09-16 02:13:07 +0200987void ath9k_hw_set_ack_timeout(struct ath_hw *ah, u32 us)
Sujithf1dc5602008-10-29 10:16:30 +0530988{
Felix Fietkau0005baf2010-01-15 02:33:40 +0100989 u32 val = ath9k_hw_mac_to_clks(ah, us);
990 val = min(val, (u32) MS(0xFFFFFFFF, AR_TIME_OUT_ACK));
991 REG_RMW_FIELD(ah, AR_TIME_OUT, AR_TIME_OUT_ACK, val);
992}
993
Lorenzo Bianconi8e15e092014-09-16 02:13:07 +0200994void ath9k_hw_set_cts_timeout(struct ath_hw *ah, u32 us)
Felix Fietkau0005baf2010-01-15 02:33:40 +0100995{
996 u32 val = ath9k_hw_mac_to_clks(ah, us);
997 val = min(val, (u32) MS(0xFFFFFFFF, AR_TIME_OUT_CTS));
998 REG_RMW_FIELD(ah, AR_TIME_OUT, AR_TIME_OUT_CTS, val);
Sujithf1dc5602008-10-29 10:16:30 +0530999}
1000
Sujithcbe61d82009-02-09 13:27:12 +05301001static bool ath9k_hw_set_global_txtimeout(struct ath_hw *ah, u32 tu)
Sujithf1dc5602008-10-29 10:16:30 +05301002{
Sujithf1dc5602008-10-29 10:16:30 +05301003 if (tu > 0xFFFF) {
Joe Perchesd2182b62011-12-15 14:55:53 -08001004 ath_dbg(ath9k_hw_common(ah), XMIT, "bad global tx timeout %u\n",
1005 tu);
Sujith2660b812009-02-09 13:27:26 +05301006 ah->globaltxtimeout = (u32) -1;
Sujithf1dc5602008-10-29 10:16:30 +05301007 return false;
1008 } else {
1009 REG_RMW_FIELD(ah, AR_GTXTO, AR_GTXTO_TIMEOUT_LIMIT, tu);
Sujith2660b812009-02-09 13:27:26 +05301010 ah->globaltxtimeout = tu;
Sujithf1dc5602008-10-29 10:16:30 +05301011 return true;
1012 }
1013}
1014
Felix Fietkau0005baf2010-01-15 02:33:40 +01001015void ath9k_hw_init_global_settings(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05301016{
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001017 struct ath_common *common = ath9k_hw_common(ah);
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001018 const struct ath9k_channel *chan = ah->curchan;
Felix Fietkaue115b7e2012-04-19 21:18:23 +02001019 int acktimeout, ctstimeout, ack_offset = 0;
Felix Fietkaue239d852010-01-15 02:34:58 +01001020 int slottime;
Felix Fietkau0005baf2010-01-15 02:33:40 +01001021 int sifstime;
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001022 int rx_lat = 0, tx_lat = 0, eifs = 0;
1023 u32 reg;
Felix Fietkau0005baf2010-01-15 02:33:40 +01001024
Joe Perchesd2182b62011-12-15 14:55:53 -08001025 ath_dbg(ath9k_hw_common(ah), RESET, "ah->misc_mode 0x%x\n",
Joe Perches226afe62010-12-02 19:12:37 -08001026 ah->misc_mode);
Sujithf1dc5602008-10-29 10:16:30 +05301027
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001028 if (!chan)
1029 return;
1030
Sujith2660b812009-02-09 13:27:26 +05301031 if (ah->misc_mode != 0)
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001032 REG_SET_BIT(ah, AR_PCU_MISC, ah->misc_mode);
Felix Fietkau0005baf2010-01-15 02:33:40 +01001033
Rajkumar Manoharan81a91d52011-08-31 10:47:30 +05301034 if (IS_CHAN_A_FAST_CLOCK(ah, chan))
1035 rx_lat = 41;
1036 else
1037 rx_lat = 37;
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001038 tx_lat = 54;
1039
Felix Fietkaue88e4862012-04-19 21:18:22 +02001040 if (IS_CHAN_5GHZ(chan))
1041 sifstime = 16;
1042 else
1043 sifstime = 10;
1044
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001045 if (IS_CHAN_HALF_RATE(chan)) {
1046 eifs = 175;
1047 rx_lat *= 2;
1048 tx_lat *= 2;
1049 if (IS_CHAN_A_FAST_CLOCK(ah, chan))
1050 tx_lat += 11;
1051
Simon Wunderlich92367fe72013-08-14 08:01:30 +02001052 sifstime = 32;
Felix Fietkaue115b7e2012-04-19 21:18:23 +02001053 ack_offset = 16;
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001054 slottime = 13;
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001055 } else if (IS_CHAN_QUARTER_RATE(chan)) {
1056 eifs = 340;
Rajkumar Manoharan81a91d52011-08-31 10:47:30 +05301057 rx_lat = (rx_lat * 4) - 1;
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001058 tx_lat *= 4;
1059 if (IS_CHAN_A_FAST_CLOCK(ah, chan))
1060 tx_lat += 22;
1061
Simon Wunderlich92367fe72013-08-14 08:01:30 +02001062 sifstime = 64;
Felix Fietkaue115b7e2012-04-19 21:18:23 +02001063 ack_offset = 32;
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001064 slottime = 21;
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001065 } else {
Rajkumar Manoharana7be0392011-08-27 12:13:21 +05301066 if (AR_SREV_9287(ah) && AR_SREV_9287_13_OR_LATER(ah)) {
1067 eifs = AR_D_GBL_IFS_EIFS_ASYNC_FIFO;
1068 reg = AR_USEC_ASYNC_FIFO;
1069 } else {
1070 eifs = REG_READ(ah, AR_D_GBL_IFS_EIFS)/
1071 common->clockrate;
1072 reg = REG_READ(ah, AR_USEC);
1073 }
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001074 rx_lat = MS(reg, AR_USEC_RX_LAT);
1075 tx_lat = MS(reg, AR_USEC_TX_LAT);
1076
1077 slottime = ah->slottime;
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001078 }
Felix Fietkau0005baf2010-01-15 02:33:40 +01001079
Felix Fietkaue239d852010-01-15 02:34:58 +01001080 /* As defined by IEEE 802.11-2007 17.3.8.6 */
Mathias Kretschmerf77f8232013-04-22 22:34:41 +02001081 slottime += 3 * ah->coverage_class;
1082 acktimeout = slottime + sifstime + ack_offset;
Felix Fietkauadb50662011-08-28 01:52:10 +02001083 ctstimeout = acktimeout;
Felix Fietkau42c45682010-02-11 18:07:19 +01001084
1085 /*
1086 * Workaround for early ACK timeouts, add an offset to match the
Felix Fietkau55a2bb42012-02-05 21:15:18 +01001087 * initval's 64us ack timeout value. Use 48us for the CTS timeout.
Felix Fietkau42c45682010-02-11 18:07:19 +01001088 * This was initially only meant to work around an issue with delayed
1089 * BA frames in some implementations, but it has been found to fix ACK
1090 * timeout issues in other cases as well.
1091 */
Felix Fietkaue4744ec2013-10-11 23:31:01 +02001092 if (IS_CHAN_2GHZ(chan) &&
Felix Fietkaue115b7e2012-04-19 21:18:23 +02001093 !IS_CHAN_HALF_RATE(chan) && !IS_CHAN_QUARTER_RATE(chan)) {
Felix Fietkau42c45682010-02-11 18:07:19 +01001094 acktimeout += 64 - sifstime - ah->slottime;
Felix Fietkau55a2bb42012-02-05 21:15:18 +01001095 ctstimeout += 48 - sifstime - ah->slottime;
1096 }
1097
Lorenzo Bianconi7aefa8a2014-09-16 02:13:11 +02001098 if (ah->dynack.enabled) {
1099 acktimeout = ah->dynack.ackto;
1100 ctstimeout = acktimeout;
1101 slottime = (acktimeout - 3) / 2;
1102 } else {
1103 ah->dynack.ackto = acktimeout;
1104 }
1105
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001106 ath9k_hw_set_sifs_time(ah, sifstime);
1107 ath9k_hw_setslottime(ah, slottime);
Felix Fietkau0005baf2010-01-15 02:33:40 +01001108 ath9k_hw_set_ack_timeout(ah, acktimeout);
Felix Fietkauadb50662011-08-28 01:52:10 +02001109 ath9k_hw_set_cts_timeout(ah, ctstimeout);
Sujith2660b812009-02-09 13:27:26 +05301110 if (ah->globaltxtimeout != (u32) -1)
1111 ath9k_hw_set_global_txtimeout(ah, ah->globaltxtimeout);
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001112
1113 REG_WRITE(ah, AR_D_GBL_IFS_EIFS, ath9k_hw_mac_to_clks(ah, eifs));
1114 REG_RMW(ah, AR_USEC,
1115 (common->clockrate - 1) |
1116 SM(rx_lat, AR_USEC_RX_LAT) |
1117 SM(tx_lat, AR_USEC_TX_LAT),
1118 AR_USEC_TX_LAT | AR_USEC_RX_LAT | AR_USEC_USEC);
1119
Sujithf1dc5602008-10-29 10:16:30 +05301120}
Felix Fietkau0005baf2010-01-15 02:33:40 +01001121EXPORT_SYMBOL(ath9k_hw_init_global_settings);
Sujithf1dc5602008-10-29 10:16:30 +05301122
Sujith285f2dd2010-01-08 10:36:07 +05301123void ath9k_hw_deinit(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001124{
Luis R. Rodriguez211f5852009-10-06 21:19:07 -04001125 struct ath_common *common = ath9k_hw_common(ah);
1126
Sujith736b3a22010-03-17 14:25:24 +05301127 if (common->state < ATH_HW_INITIALIZED)
Felix Fietkauc1b976d2012-12-12 13:14:23 +01001128 return;
Luis R. Rodriguez211f5852009-10-06 21:19:07 -04001129
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -07001130 ath9k_hw_setpower(ah, ATH9K_PM_FULL_SLEEP);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001131}
Sujith285f2dd2010-01-08 10:36:07 +05301132EXPORT_SYMBOL(ath9k_hw_deinit);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001133
Sujithf1dc5602008-10-29 10:16:30 +05301134/*******/
1135/* INI */
1136/*******/
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001137
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001138u32 ath9k_regd_get_ctl(struct ath_regulatory *reg, struct ath9k_channel *chan)
Bob Copeland3a702e42009-03-30 22:30:29 -04001139{
1140 u32 ctl = ath_regd_get_band_ctl(reg, chan->chan->band);
1141
Felix Fietkau6b21fd22013-10-11 23:30:56 +02001142 if (IS_CHAN_2GHZ(chan))
Bob Copeland3a702e42009-03-30 22:30:29 -04001143 ctl |= CTL_11G;
1144 else
1145 ctl |= CTL_11A;
1146
1147 return ctl;
1148}
1149
Sujithf1dc5602008-10-29 10:16:30 +05301150/****************************************/
1151/* Reset and Channel Switching Routines */
1152/****************************************/
1153
Sujithcbe61d82009-02-09 13:27:12 +05301154static inline void ath9k_hw_set_dma(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05301155{
Felix Fietkau57b32222010-04-15 17:39:22 -04001156 struct ath_common *common = ath9k_hw_common(ah);
Felix Fietkau86c157b2013-05-23 12:20:56 +02001157 int txbuf_size;
Sujithf1dc5602008-10-29 10:16:30 +05301158
Sujith7d0d0df2010-04-16 11:53:57 +05301159 ENABLE_REGWRITE_BUFFER(ah);
1160
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001161 /*
1162 * set AHB_MODE not to do cacheline prefetches
1163 */
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001164 if (!AR_SREV_9300_20_OR_LATER(ah))
1165 REG_SET_BIT(ah, AR_AHB_MODE, AR_AHB_PREFETCH_RD_EN);
Sujithf1dc5602008-10-29 10:16:30 +05301166
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001167 /*
1168 * let mac dma reads be in 128 byte chunks
1169 */
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001170 REG_RMW(ah, AR_TXCFG, AR_TXCFG_DMASZ_128B, AR_TXCFG_DMASZ_MASK);
Sujithf1dc5602008-10-29 10:16:30 +05301171
Sujith7d0d0df2010-04-16 11:53:57 +05301172 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301173
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001174 /*
1175 * Restore TX Trigger Level to its pre-reset value.
1176 * The initial value depends on whether aggregation is enabled, and is
1177 * adjusted whenever underruns are detected.
1178 */
Felix Fietkau57b32222010-04-15 17:39:22 -04001179 if (!AR_SREV_9300_20_OR_LATER(ah))
1180 REG_RMW_FIELD(ah, AR_TXCFG, AR_FTRIG, ah->tx_trig_level);
Sujithf1dc5602008-10-29 10:16:30 +05301181
Sujith7d0d0df2010-04-16 11:53:57 +05301182 ENABLE_REGWRITE_BUFFER(ah);
Sujithf1dc5602008-10-29 10:16:30 +05301183
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001184 /*
1185 * let mac dma writes be in 128 byte chunks
1186 */
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001187 REG_RMW(ah, AR_RXCFG, AR_RXCFG_DMASZ_128B, AR_RXCFG_DMASZ_MASK);
Sujithf1dc5602008-10-29 10:16:30 +05301188
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001189 /*
1190 * Setup receive FIFO threshold to hold off TX activities
1191 */
Sujithf1dc5602008-10-29 10:16:30 +05301192 REG_WRITE(ah, AR_RXFIFO_CFG, 0x200);
1193
Felix Fietkau57b32222010-04-15 17:39:22 -04001194 if (AR_SREV_9300_20_OR_LATER(ah)) {
1195 REG_RMW_FIELD(ah, AR_RXBP_THRESH, AR_RXBP_THRESH_HP, 0x1);
1196 REG_RMW_FIELD(ah, AR_RXBP_THRESH, AR_RXBP_THRESH_LP, 0x1);
1197
1198 ath9k_hw_set_rx_bufsize(ah, common->rx_bufsize -
1199 ah->caps.rx_status_len);
1200 }
1201
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001202 /*
1203 * reduce the number of usable entries in PCU TXBUF to avoid
1204 * wrap around issues.
1205 */
Sujithf1dc5602008-10-29 10:16:30 +05301206 if (AR_SREV_9285(ah)) {
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001207 /* For AR9285 the number of Fifos are reduced to half.
1208 * So set the usable tx buf size also to half to
1209 * avoid data/delimiter underruns
1210 */
Felix Fietkau86c157b2013-05-23 12:20:56 +02001211 txbuf_size = AR_9285_PCU_TXBUF_CTRL_USABLE_SIZE;
1212 } else if (AR_SREV_9340_13_OR_LATER(ah)) {
1213 /* Uses fewer entries for AR934x v1.3+ to prevent rx overruns */
1214 txbuf_size = AR_9340_PCU_TXBUF_CTRL_USABLE_SIZE;
1215 } else {
1216 txbuf_size = AR_PCU_TXBUF_CTRL_USABLE_SIZE;
Sujithf1dc5602008-10-29 10:16:30 +05301217 }
Vasanthakumar Thiagarajan744d4022010-04-15 17:39:27 -04001218
Felix Fietkau86c157b2013-05-23 12:20:56 +02001219 if (!AR_SREV_9271(ah))
1220 REG_WRITE(ah, AR_PCU_TXBUF_CTRL, txbuf_size);
1221
Sujith7d0d0df2010-04-16 11:53:57 +05301222 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301223
Vasanthakumar Thiagarajan744d4022010-04-15 17:39:27 -04001224 if (AR_SREV_9300_20_OR_LATER(ah))
1225 ath9k_hw_reset_txstatus_ring(ah);
Sujithf1dc5602008-10-29 10:16:30 +05301226}
1227
Sujithcbe61d82009-02-09 13:27:12 +05301228static void ath9k_hw_set_operating_mode(struct ath_hw *ah, int opmode)
Sujithf1dc5602008-10-29 10:16:30 +05301229{
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001230 u32 mask = AR_STA_ID1_STA_AP | AR_STA_ID1_ADHOC;
1231 u32 set = AR_STA_ID1_KSRCH_MODE;
Sujithf1dc5602008-10-29 10:16:30 +05301232
Sujithf1dc5602008-10-29 10:16:30 +05301233 switch (opmode) {
Colin McCabed97809d2008-12-01 13:38:55 -08001234 case NL80211_IFTYPE_ADHOC:
Felix Fietkau83322eb2014-09-27 22:49:44 +02001235 if (!AR_SREV_9340_13(ah)) {
1236 set |= AR_STA_ID1_ADHOC;
1237 REG_SET_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
1238 break;
1239 }
1240 /* fall through */
Thomas Pedersen2664d662013-05-08 10:16:48 -07001241 case NL80211_IFTYPE_MESH_POINT:
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001242 case NL80211_IFTYPE_AP:
1243 set |= AR_STA_ID1_STA_AP;
1244 /* fall through */
Colin McCabed97809d2008-12-01 13:38:55 -08001245 case NL80211_IFTYPE_STATION:
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001246 REG_CLR_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
Sujithf1dc5602008-10-29 10:16:30 +05301247 break;
Rajkumar Manoharan5f841b42010-10-27 18:31:15 +05301248 default:
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001249 if (!ah->is_monitoring)
1250 set = 0;
Rajkumar Manoharan5f841b42010-10-27 18:31:15 +05301251 break;
Sujithf1dc5602008-10-29 10:16:30 +05301252 }
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001253 REG_RMW(ah, AR_STA_ID1, set, mask);
Sujithf1dc5602008-10-29 10:16:30 +05301254}
1255
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001256void ath9k_hw_get_delta_slope_vals(struct ath_hw *ah, u32 coef_scaled,
1257 u32 *coef_mantissa, u32 *coef_exponent)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001258{
1259 u32 coef_exp, coef_man;
1260
1261 for (coef_exp = 31; coef_exp > 0; coef_exp--)
1262 if ((coef_scaled >> coef_exp) & 0x1)
1263 break;
1264
1265 coef_exp = 14 - (coef_exp - COEF_SCALE_S);
1266
1267 coef_man = coef_scaled + (1 << (COEF_SCALE_S - coef_exp - 1));
1268
1269 *coef_mantissa = coef_man >> (COEF_SCALE_S - coef_exp);
1270 *coef_exponent = coef_exp - 16;
1271}
1272
Sujith Manoharand7df7a52013-12-18 09:53:27 +05301273/* AR9330 WAR:
1274 * call external reset function to reset WMAC if:
1275 * - doing a cold reset
1276 * - we have pending frames in the TX queues.
1277 */
1278static bool ath9k_hw_ar9330_reset_war(struct ath_hw *ah, int type)
1279{
1280 int i, npend = 0;
1281
1282 for (i = 0; i < AR_NUM_QCU; i++) {
1283 npend = ath9k_hw_numtxpending(ah, i);
1284 if (npend)
1285 break;
1286 }
1287
1288 if (ah->external_reset &&
1289 (npend || type == ATH9K_RESET_COLD)) {
1290 int reset_err = 0;
1291
1292 ath_dbg(ath9k_hw_common(ah), RESET,
1293 "reset MAC via external reset\n");
1294
1295 reset_err = ah->external_reset();
1296 if (reset_err) {
1297 ath_err(ath9k_hw_common(ah),
1298 "External reset failed, err=%d\n",
1299 reset_err);
1300 return false;
1301 }
1302
1303 REG_WRITE(ah, AR_RTC_RESET, 1);
1304 }
1305
1306 return true;
1307}
1308
Sujithcbe61d82009-02-09 13:27:12 +05301309static bool ath9k_hw_set_reset(struct ath_hw *ah, int type)
Sujithf1dc5602008-10-29 10:16:30 +05301310{
1311 u32 rst_flags;
1312 u32 tmpReg;
1313
Sujith70768492009-02-16 13:23:12 +05301314 if (AR_SREV_9100(ah)) {
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001315 REG_RMW_FIELD(ah, AR_RTC_DERIVED_CLK,
1316 AR_RTC_DERIVED_CLK_PERIOD, 1);
Sujith70768492009-02-16 13:23:12 +05301317 (void)REG_READ(ah, AR_RTC_DERIVED_CLK);
1318 }
1319
Sujith7d0d0df2010-04-16 11:53:57 +05301320 ENABLE_REGWRITE_BUFFER(ah);
1321
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04001322 if (AR_SREV_9300_20_OR_LATER(ah)) {
1323 REG_WRITE(ah, AR_WA, ah->WARegVal);
1324 udelay(10);
1325 }
1326
Sujithf1dc5602008-10-29 10:16:30 +05301327 REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
1328 AR_RTC_FORCE_WAKE_ON_INT);
1329
1330 if (AR_SREV_9100(ah)) {
1331 rst_flags = AR_RTC_RC_MAC_WARM | AR_RTC_RC_MAC_COLD |
1332 AR_RTC_RC_COLD_RESET | AR_RTC_RC_WARM_RESET;
1333 } else {
1334 tmpReg = REG_READ(ah, AR_INTR_SYNC_CAUSE);
Felix Fietkaua37a9912013-05-23 12:20:55 +02001335 if (AR_SREV_9340(ah))
1336 tmpReg &= AR9340_INTR_SYNC_LOCAL_TIMEOUT;
1337 else
1338 tmpReg &= AR_INTR_SYNC_LOCAL_TIMEOUT |
1339 AR_INTR_SYNC_RADM_CPL_TIMEOUT;
1340
1341 if (tmpReg) {
Luis R. Rodriguez42d5bc32010-04-15 17:38:12 -04001342 u32 val;
Sujithf1dc5602008-10-29 10:16:30 +05301343 REG_WRITE(ah, AR_INTR_SYNC_ENABLE, 0);
Luis R. Rodriguez42d5bc32010-04-15 17:38:12 -04001344
1345 val = AR_RC_HOSTIF;
1346 if (!AR_SREV_9300_20_OR_LATER(ah))
1347 val |= AR_RC_AHB;
1348 REG_WRITE(ah, AR_RC, val);
1349
1350 } else if (!AR_SREV_9300_20_OR_LATER(ah))
Sujithf1dc5602008-10-29 10:16:30 +05301351 REG_WRITE(ah, AR_RC, AR_RC_AHB);
Sujithf1dc5602008-10-29 10:16:30 +05301352
1353 rst_flags = AR_RTC_RC_MAC_WARM;
1354 if (type == ATH9K_RESET_COLD)
1355 rst_flags |= AR_RTC_RC_MAC_COLD;
1356 }
1357
Gabor Juhos7d95847c2011-06-21 11:23:51 +02001358 if (AR_SREV_9330(ah)) {
Sujith Manoharand7df7a52013-12-18 09:53:27 +05301359 if (!ath9k_hw_ar9330_reset_war(ah, type))
1360 return false;
Gabor Juhos7d95847c2011-06-21 11:23:51 +02001361 }
1362
Rajkumar Manoharan38634952012-06-11 12:19:32 +05301363 if (ath9k_hw_mci_is_enabled(ah))
Rajkumar Manoharan506847a2012-06-12 20:18:16 +05301364 ar9003_mci_check_gpm_offset(ah);
Rajkumar Manoharan38634952012-06-11 12:19:32 +05301365
Gabor Juhosd03a66c2009-01-14 20:17:09 +01001366 REG_WRITE(ah, AR_RTC_RC, rst_flags);
Sujith7d0d0df2010-04-16 11:53:57 +05301367
1368 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301369
Sujith Manoharan4dc78c432013-12-18 09:53:26 +05301370 if (AR_SREV_9300_20_OR_LATER(ah))
1371 udelay(50);
1372 else if (AR_SREV_9100(ah))
Sujith Manoharan3683a072014-02-04 08:37:52 +05301373 mdelay(10);
Sujith Manoharan4dc78c432013-12-18 09:53:26 +05301374 else
1375 udelay(100);
Sujithf1dc5602008-10-29 10:16:30 +05301376
Gabor Juhosd03a66c2009-01-14 20:17:09 +01001377 REG_WRITE(ah, AR_RTC_RC, 0);
Sujith0caa7b12009-02-16 13:23:20 +05301378 if (!ath9k_hw_wait(ah, AR_RTC_RC, AR_RTC_RC_M, 0, AH_WAIT_TIMEOUT)) {
Joe Perchesd2182b62011-12-15 14:55:53 -08001379 ath_dbg(ath9k_hw_common(ah), RESET, "RTC stuck in MAC reset\n");
Sujithf1dc5602008-10-29 10:16:30 +05301380 return false;
1381 }
1382
1383 if (!AR_SREV_9100(ah))
1384 REG_WRITE(ah, AR_RC, 0);
1385
Sujithf1dc5602008-10-29 10:16:30 +05301386 if (AR_SREV_9100(ah))
1387 udelay(50);
1388
1389 return true;
1390}
1391
Sujithcbe61d82009-02-09 13:27:12 +05301392static bool ath9k_hw_set_reset_power_on(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05301393{
Sujith7d0d0df2010-04-16 11:53:57 +05301394 ENABLE_REGWRITE_BUFFER(ah);
1395
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04001396 if (AR_SREV_9300_20_OR_LATER(ah)) {
1397 REG_WRITE(ah, AR_WA, ah->WARegVal);
1398 udelay(10);
1399 }
1400
Sujithf1dc5602008-10-29 10:16:30 +05301401 REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
1402 AR_RTC_FORCE_WAKE_ON_INT);
1403
Luis R. Rodriguez42d5bc32010-04-15 17:38:12 -04001404 if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
Vasanthakumar Thiagarajan1c29ce62009-08-31 17:48:36 +05301405 REG_WRITE(ah, AR_RC, AR_RC_AHB);
1406
Gabor Juhosd03a66c2009-01-14 20:17:09 +01001407 REG_WRITE(ah, AR_RTC_RESET, 0);
Vasanthakumar Thiagarajan1c29ce62009-08-31 17:48:36 +05301408
Sujith7d0d0df2010-04-16 11:53:57 +05301409 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301410
Sujith Manoharanafe36532013-12-18 09:53:25 +05301411 udelay(2);
Senthil Balasubramanian84e21692010-04-15 17:38:30 -04001412
1413 if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
Vasanthakumar Thiagarajan1c29ce62009-08-31 17:48:36 +05301414 REG_WRITE(ah, AR_RC, 0);
1415
Gabor Juhosd03a66c2009-01-14 20:17:09 +01001416 REG_WRITE(ah, AR_RTC_RESET, 1);
Sujithf1dc5602008-10-29 10:16:30 +05301417
1418 if (!ath9k_hw_wait(ah,
1419 AR_RTC_STATUS,
1420 AR_RTC_STATUS_M,
Sujith0caa7b12009-02-16 13:23:20 +05301421 AR_RTC_STATUS_ON,
1422 AH_WAIT_TIMEOUT)) {
Joe Perchesd2182b62011-12-15 14:55:53 -08001423 ath_dbg(ath9k_hw_common(ah), RESET, "RTC not waking up\n");
Sujithf1dc5602008-10-29 10:16:30 +05301424 return false;
1425 }
1426
Sujithf1dc5602008-10-29 10:16:30 +05301427 return ath9k_hw_set_reset(ah, ATH9K_RESET_WARM);
1428}
1429
Sujithcbe61d82009-02-09 13:27:12 +05301430static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type)
Sujithf1dc5602008-10-29 10:16:30 +05301431{
Mohammed Shafi Shajakhan7a9233f2011-11-30 10:41:25 +05301432 bool ret = false;
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05301433
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04001434 if (AR_SREV_9300_20_OR_LATER(ah)) {
1435 REG_WRITE(ah, AR_WA, ah->WARegVal);
1436 udelay(10);
1437 }
1438
Sujithf1dc5602008-10-29 10:16:30 +05301439 REG_WRITE(ah, AR_RTC_FORCE_WAKE,
1440 AR_RTC_FORCE_WAKE_EN | AR_RTC_FORCE_WAKE_ON_INT);
1441
Felix Fietkauceb26a62012-10-03 21:07:51 +02001442 if (!ah->reset_power_on)
1443 type = ATH9K_RESET_POWER_ON;
1444
Sujithf1dc5602008-10-29 10:16:30 +05301445 switch (type) {
1446 case ATH9K_RESET_POWER_ON:
Mohammed Shafi Shajakhan7a9233f2011-11-30 10:41:25 +05301447 ret = ath9k_hw_set_reset_power_on(ah);
Sujith Manoharanda8fb122012-11-17 21:20:50 +05301448 if (ret)
Felix Fietkauceb26a62012-10-03 21:07:51 +02001449 ah->reset_power_on = true;
Mohammed Shafi Shajakhan7a9233f2011-11-30 10:41:25 +05301450 break;
Sujithf1dc5602008-10-29 10:16:30 +05301451 case ATH9K_RESET_WARM:
1452 case ATH9K_RESET_COLD:
Mohammed Shafi Shajakhan7a9233f2011-11-30 10:41:25 +05301453 ret = ath9k_hw_set_reset(ah, type);
1454 break;
Sujithf1dc5602008-10-29 10:16:30 +05301455 default:
Mohammed Shafi Shajakhan7a9233f2011-11-30 10:41:25 +05301456 break;
Sujithf1dc5602008-10-29 10:16:30 +05301457 }
Mohammed Shafi Shajakhan7a9233f2011-11-30 10:41:25 +05301458
Mohammed Shafi Shajakhan7a9233f2011-11-30 10:41:25 +05301459 return ret;
Sujithf1dc5602008-10-29 10:16:30 +05301460}
1461
Sujithcbe61d82009-02-09 13:27:12 +05301462static bool ath9k_hw_chip_reset(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +05301463 struct ath9k_channel *chan)
1464{
Felix Fietkau9c083af2012-03-03 15:17:02 +01001465 int reset_type = ATH9K_RESET_WARM;
1466
1467 if (AR_SREV_9280(ah)) {
1468 if (ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL))
1469 reset_type = ATH9K_RESET_POWER_ON;
1470 else
1471 reset_type = ATH9K_RESET_COLD;
Felix Fietkau3412f2f02013-02-25 20:51:07 +01001472 } else if (ah->chip_fullsleep || REG_READ(ah, AR_Q_TXE) ||
1473 (REG_READ(ah, AR_CR) & AR_CR_RXE))
1474 reset_type = ATH9K_RESET_COLD;
Felix Fietkau9c083af2012-03-03 15:17:02 +01001475
1476 if (!ath9k_hw_set_reset_reg(ah, reset_type))
Sujithf1dc5602008-10-29 10:16:30 +05301477 return false;
1478
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -07001479 if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
Sujithf1dc5602008-10-29 10:16:30 +05301480 return false;
1481
Sujith2660b812009-02-09 13:27:26 +05301482 ah->chip_fullsleep = false;
Felix Fietkaubfc441a2012-05-24 14:32:22 +02001483
1484 if (AR_SREV_9330(ah))
1485 ar9003_hw_internal_regulator_apply(ah);
Sujithf1dc5602008-10-29 10:16:30 +05301486 ath9k_hw_init_pll(ah, chan);
Sujithf1dc5602008-10-29 10:16:30 +05301487
1488 return true;
1489}
1490
Sujithcbe61d82009-02-09 13:27:12 +05301491static bool ath9k_hw_channel_change(struct ath_hw *ah,
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07001492 struct ath9k_channel *chan)
Sujithf1dc5602008-10-29 10:16:30 +05301493{
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001494 struct ath_common *common = ath9k_hw_common(ah);
Sujith Manoharanb840cff2013-07-16 12:03:19 +05301495 struct ath9k_hw_capabilities *pCap = &ah->caps;
1496 bool band_switch = false, mode_diff = false;
Sujith Manoharan70e89a72013-07-16 12:03:22 +05301497 u8 ini_reloaded = 0;
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001498 u32 qnum;
Luis R. Rodriguez0a3b7ba2009-10-19 02:33:40 -04001499 int r;
Rajkumar Manoharan5f0c04e2011-10-13 11:00:35 +05301500
Sujith Manoharanb840cff2013-07-16 12:03:19 +05301501 if (pCap->hw_caps & ATH9K_HW_CAP_FCC_BAND_SWITCH) {
Felix Fietkauaf02efb2013-11-18 20:14:44 +01001502 u32 flags_diff = chan->channelFlags ^ ah->curchan->channelFlags;
1503 band_switch = !!(flags_diff & CHANNEL_5GHZ);
1504 mode_diff = !!(flags_diff & ~CHANNEL_HT);
Sujith Manoharanb840cff2013-07-16 12:03:19 +05301505 }
Sujithf1dc5602008-10-29 10:16:30 +05301506
1507 for (qnum = 0; qnum < AR_NUM_QCU; qnum++) {
1508 if (ath9k_hw_numtxpending(ah, qnum)) {
Joe Perchesd2182b62011-12-15 14:55:53 -08001509 ath_dbg(common, QUEUE,
Joe Perches226afe62010-12-02 19:12:37 -08001510 "Transmit frames pending on queue %d\n", qnum);
Sujithf1dc5602008-10-29 10:16:30 +05301511 return false;
1512 }
1513 }
1514
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001515 if (!ath9k_hw_rfbus_req(ah)) {
Joe Perches38002762010-12-02 19:12:36 -08001516 ath_err(common, "Could not kill baseband RX\n");
Sujithf1dc5602008-10-29 10:16:30 +05301517 return false;
1518 }
1519
Sujith Manoharanb840cff2013-07-16 12:03:19 +05301520 if (band_switch || mode_diff) {
Rajkumar Manoharan5f0c04e2011-10-13 11:00:35 +05301521 ath9k_hw_mark_phy_inactive(ah);
1522 udelay(5);
1523
Sujith Manoharan5f35c0f2013-07-16 12:03:20 +05301524 if (band_switch)
1525 ath9k_hw_init_pll(ah, chan);
Rajkumar Manoharan5f0c04e2011-10-13 11:00:35 +05301526
1527 if (ath9k_hw_fast_chan_change(ah, chan, &ini_reloaded)) {
1528 ath_err(common, "Failed to do fast channel change\n");
1529 return false;
1530 }
1531 }
1532
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001533 ath9k_hw_set_channel_regs(ah, chan);
Sujithf1dc5602008-10-29 10:16:30 +05301534
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001535 r = ath9k_hw_rf_set_freq(ah, chan);
Luis R. Rodriguez0a3b7ba2009-10-19 02:33:40 -04001536 if (r) {
Joe Perches38002762010-12-02 19:12:36 -08001537 ath_err(common, "Failed to set channel\n");
Luis R. Rodriguez0a3b7ba2009-10-19 02:33:40 -04001538 return false;
Sujithf1dc5602008-10-29 10:16:30 +05301539 }
Felix Fietkaudfdac8a2010-10-08 22:13:51 +02001540 ath9k_hw_set_clockrate(ah);
Gabor Juhos64ea57d2012-04-15 20:38:05 +02001541 ath9k_hw_apply_txpower(ah, chan, false);
Sujithf1dc5602008-10-29 10:16:30 +05301542
Felix Fietkau81c507a2013-10-11 23:30:55 +02001543 ath9k_hw_set_delta_slope(ah, chan);
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001544 ath9k_hw_spur_mitigate_freq(ah, chan);
Sujithf1dc5602008-10-29 10:16:30 +05301545
Sujith Manoharan70e89a72013-07-16 12:03:22 +05301546 if (band_switch || ini_reloaded)
1547 ah->eep_ops->set_board_values(ah, chan);
1548
1549 ath9k_hw_init_bb(ah, chan);
1550 ath9k_hw_rfbus_done(ah);
1551
1552 if (band_switch || ini_reloaded) {
Rajkumar Manoharana126ff52011-10-13 11:00:42 +05301553 ah->ah_flags |= AH_FASTCC;
Sujith Manoharan70e89a72013-07-16 12:03:22 +05301554 ath9k_hw_init_cal(ah, chan);
Rajkumar Manoharana126ff52011-10-13 11:00:42 +05301555 ah->ah_flags &= ~AH_FASTCC;
Rajkumar Manoharan5f0c04e2011-10-13 11:00:35 +05301556 }
1557
Sujithf1dc5602008-10-29 10:16:30 +05301558 return true;
1559}
1560
Felix Fietkau691680b2011-03-19 13:55:38 +01001561static void ath9k_hw_apply_gpio_override(struct ath_hw *ah)
1562{
1563 u32 gpio_mask = ah->gpio_mask;
1564 int i;
1565
1566 for (i = 0; gpio_mask; i++, gpio_mask >>= 1) {
1567 if (!(gpio_mask & 1))
1568 continue;
1569
1570 ath9k_hw_cfg_output(ah, i, AR_GPIO_OUTPUT_MUX_AS_OUTPUT);
1571 ath9k_hw_set_gpio(ah, i, !!(ah->gpio_val & BIT(i)));
1572 }
1573}
1574
Sujith Manoharan1e516ca2013-09-11 21:30:27 +05301575void ath9k_hw_check_nav(struct ath_hw *ah)
1576{
1577 struct ath_common *common = ath9k_hw_common(ah);
1578 u32 val;
1579
1580 val = REG_READ(ah, AR_NAV);
1581 if (val != 0xdeadbeef && val > 0x7fff) {
1582 ath_dbg(common, BSTUCK, "Abnormal NAV: 0x%x\n", val);
1583 REG_WRITE(ah, AR_NAV, 0);
1584 }
1585}
1586EXPORT_SYMBOL(ath9k_hw_check_nav);
1587
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001588bool ath9k_hw_check_alive(struct ath_hw *ah)
Johannes Berg3b319aa2009-06-13 14:50:26 +05301589{
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001590 int count = 50;
Felix Fietkaud31a36a2014-02-24 22:26:05 +01001591 u32 reg, last_val;
Johannes Berg3b319aa2009-06-13 14:50:26 +05301592
Rajkumar Manoharan01e18912012-03-15 05:34:27 +05301593 if (AR_SREV_9300(ah))
1594 return !ath9k_hw_detect_mac_hang(ah);
1595
Felix Fietkaue17f83e2010-09-22 12:34:53 +02001596 if (AR_SREV_9285_12_OR_LATER(ah))
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001597 return true;
Johannes Berg3b319aa2009-06-13 14:50:26 +05301598
Felix Fietkaud31a36a2014-02-24 22:26:05 +01001599 last_val = REG_READ(ah, AR_OBS_BUS_1);
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001600 do {
1601 reg = REG_READ(ah, AR_OBS_BUS_1);
Felix Fietkaud31a36a2014-02-24 22:26:05 +01001602 if (reg != last_val)
1603 return true;
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001604
Felix Fietkau105ff412014-03-09 09:51:16 +01001605 udelay(1);
Felix Fietkaud31a36a2014-02-24 22:26:05 +01001606 last_val = reg;
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001607 if ((reg & 0x7E7FFFEF) == 0x00702400)
1608 continue;
1609
1610 switch (reg & 0x7E000B00) {
1611 case 0x1E000000:
1612 case 0x52000B00:
1613 case 0x18000B00:
1614 continue;
1615 default:
1616 return true;
1617 }
1618 } while (count-- > 0);
1619
1620 return false;
Johannes Berg3b319aa2009-06-13 14:50:26 +05301621}
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001622EXPORT_SYMBOL(ath9k_hw_check_alive);
Johannes Berg3b319aa2009-06-13 14:50:26 +05301623
Sujith Manoharan15d2b582013-03-04 12:42:53 +05301624static void ath9k_hw_init_mfp(struct ath_hw *ah)
1625{
1626 /* Setup MFP options for CCMP */
1627 if (AR_SREV_9280_20_OR_LATER(ah)) {
1628 /* Mask Retry(b11), PwrMgt(b12), MoreData(b13) to 0 in mgmt
1629 * frames when constructing CCMP AAD. */
1630 REG_RMW_FIELD(ah, AR_AES_MUTE_MASK1, AR_AES_MUTE_MASK1_FC_MGMT,
1631 0xc7ff);
Chun-Yeow Yeoh60fc4962014-11-16 03:05:41 +08001632 if (AR_SREV_9271(ah) || AR_DEVID_7010(ah))
1633 ah->sw_mgmt_crypto_tx = true;
1634 else
1635 ah->sw_mgmt_crypto_tx = false;
Chun-Yeow Yeohe6510b12014-11-16 03:05:40 +08001636 ah->sw_mgmt_crypto_rx = false;
Sujith Manoharan15d2b582013-03-04 12:42:53 +05301637 } else if (AR_SREV_9160_10_OR_LATER(ah)) {
1638 /* Disable hardware crypto for management frames */
1639 REG_CLR_BIT(ah, AR_PCU_MISC_MODE2,
1640 AR_PCU_MISC_MODE2_MGMT_CRYPTO_ENABLE);
1641 REG_SET_BIT(ah, AR_PCU_MISC_MODE2,
1642 AR_PCU_MISC_MODE2_NO_CRYPTO_FOR_NON_DATA_PKT);
Chun-Yeow Yeohe6510b12014-11-16 03:05:40 +08001643 ah->sw_mgmt_crypto_tx = true;
1644 ah->sw_mgmt_crypto_rx = true;
Sujith Manoharan15d2b582013-03-04 12:42:53 +05301645 } else {
Chun-Yeow Yeohe6510b12014-11-16 03:05:40 +08001646 ah->sw_mgmt_crypto_tx = true;
1647 ah->sw_mgmt_crypto_rx = true;
Sujith Manoharan15d2b582013-03-04 12:42:53 +05301648 }
1649}
1650
1651static void ath9k_hw_reset_opmode(struct ath_hw *ah,
1652 u32 macStaId1, u32 saveDefAntenna)
1653{
1654 struct ath_common *common = ath9k_hw_common(ah);
1655
1656 ENABLE_REGWRITE_BUFFER(ah);
1657
Felix Fietkauecbbed32013-04-16 12:51:56 +02001658 REG_RMW(ah, AR_STA_ID1, macStaId1
Sujith Manoharan15d2b582013-03-04 12:42:53 +05301659 | AR_STA_ID1_RTS_USE_DEF
Felix Fietkauecbbed32013-04-16 12:51:56 +02001660 | ah->sta_id1_defaults,
1661 ~AR_STA_ID1_SADH_MASK);
Sujith Manoharan15d2b582013-03-04 12:42:53 +05301662 ath_hw_setbssidmask(common);
1663 REG_WRITE(ah, AR_DEF_ANTENNA, saveDefAntenna);
1664 ath9k_hw_write_associd(ah);
1665 REG_WRITE(ah, AR_ISR, ~0);
1666 REG_WRITE(ah, AR_RSSI_THR, INIT_RSSI_THR);
1667
1668 REGWRITE_BUFFER_FLUSH(ah);
1669
1670 ath9k_hw_set_operating_mode(ah, ah->opmode);
1671}
1672
1673static void ath9k_hw_init_queues(struct ath_hw *ah)
1674{
1675 int i;
1676
1677 ENABLE_REGWRITE_BUFFER(ah);
1678
1679 for (i = 0; i < AR_NUM_DCU; i++)
1680 REG_WRITE(ah, AR_DQCUMASK(i), 1 << i);
1681
1682 REGWRITE_BUFFER_FLUSH(ah);
1683
1684 ah->intr_txqs = 0;
1685 for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++)
1686 ath9k_hw_resettxqueue(ah, i);
1687}
1688
1689/*
1690 * For big endian systems turn on swapping for descriptors
1691 */
1692static void ath9k_hw_init_desc(struct ath_hw *ah)
1693{
1694 struct ath_common *common = ath9k_hw_common(ah);
1695
1696 if (AR_SREV_9100(ah)) {
1697 u32 mask;
1698 mask = REG_READ(ah, AR_CFG);
1699 if (mask & (AR_CFG_SWRB | AR_CFG_SWTB | AR_CFG_SWRG)) {
1700 ath_dbg(common, RESET, "CFG Byte Swap Set 0x%x\n",
1701 mask);
1702 } else {
1703 mask = INIT_CONFIG_STATUS | AR_CFG_SWRB | AR_CFG_SWTB;
1704 REG_WRITE(ah, AR_CFG, mask);
1705 ath_dbg(common, RESET, "Setting CFG 0x%x\n",
1706 REG_READ(ah, AR_CFG));
1707 }
1708 } else {
1709 if (common->bus_ops->ath_bus_type == ATH_USB) {
1710 /* Configure AR9271 target WLAN */
1711 if (AR_SREV_9271(ah))
1712 REG_WRITE(ah, AR_CFG, AR_CFG_SWRB | AR_CFG_SWTB);
1713 else
1714 REG_WRITE(ah, AR_CFG, AR_CFG_SWTD | AR_CFG_SWRD);
1715 }
1716#ifdef __BIG_ENDIAN
1717 else if (AR_SREV_9330(ah) || AR_SREV_9340(ah) ||
Miaoqing Panede6a5e2014-12-19 06:33:59 +05301718 AR_SREV_9550(ah) || AR_SREV_9531(ah) ||
1719 AR_SREV_9561(ah))
Sujith Manoharan15d2b582013-03-04 12:42:53 +05301720 REG_RMW(ah, AR_CFG, AR_CFG_SWRB | AR_CFG_SWTB, 0);
1721 else
1722 REG_WRITE(ah, AR_CFG, AR_CFG_SWTD | AR_CFG_SWRD);
1723#endif
1724 }
1725}
1726
Sujith Manoharancaed6572012-03-14 14:40:46 +05301727/*
1728 * Fast channel change:
1729 * (Change synthesizer based on channel freq without resetting chip)
Sujith Manoharancaed6572012-03-14 14:40:46 +05301730 */
1731static int ath9k_hw_do_fastcc(struct ath_hw *ah, struct ath9k_channel *chan)
1732{
1733 struct ath_common *common = ath9k_hw_common(ah);
Sujith Manoharanb840cff2013-07-16 12:03:19 +05301734 struct ath9k_hw_capabilities *pCap = &ah->caps;
Sujith Manoharancaed6572012-03-14 14:40:46 +05301735 int ret;
1736
1737 if (AR_SREV_9280(ah) && common->bus_ops->ath_bus_type == ATH_PCI)
1738 goto fail;
1739
1740 if (ah->chip_fullsleep)
1741 goto fail;
1742
1743 if (!ah->curchan)
1744 goto fail;
1745
1746 if (chan->channel == ah->curchan->channel)
1747 goto fail;
1748
Felix Fietkaufeb7bc92012-04-19 21:18:28 +02001749 if ((ah->curchan->channelFlags | chan->channelFlags) &
1750 (CHANNEL_HALF | CHANNEL_QUARTER))
1751 goto fail;
1752
Sujith Manoharanb840cff2013-07-16 12:03:19 +05301753 /*
Felix Fietkau6b21fd22013-10-11 23:30:56 +02001754 * If cross-band fcc is not supoprted, bail out if channelFlags differ.
Sujith Manoharanb840cff2013-07-16 12:03:19 +05301755 */
Felix Fietkau6b21fd22013-10-11 23:30:56 +02001756 if (!(pCap->hw_caps & ATH9K_HW_CAP_FCC_BAND_SWITCH) &&
Felix Fietkauaf02efb2013-11-18 20:14:44 +01001757 ((chan->channelFlags ^ ah->curchan->channelFlags) & ~CHANNEL_HT))
Felix Fietkau6b21fd22013-10-11 23:30:56 +02001758 goto fail;
Sujith Manoharancaed6572012-03-14 14:40:46 +05301759
1760 if (!ath9k_hw_check_alive(ah))
1761 goto fail;
1762
1763 /*
1764 * For AR9462, make sure that calibration data for
1765 * re-using are present.
1766 */
Sujith Manoharan8a905552012-05-04 13:23:59 +05301767 if (AR_SREV_9462(ah) && (ah->caldata &&
Sujith Manoharan4b9b42b2013-09-11 16:36:31 +05301768 (!test_bit(TXIQCAL_DONE, &ah->caldata->cal_flags) ||
1769 !test_bit(TXCLCAL_DONE, &ah->caldata->cal_flags) ||
1770 !test_bit(RTT_DONE, &ah->caldata->cal_flags))))
Sujith Manoharancaed6572012-03-14 14:40:46 +05301771 goto fail;
1772
1773 ath_dbg(common, RESET, "FastChannelChange for %d -> %d\n",
1774 ah->curchan->channel, chan->channel);
1775
1776 ret = ath9k_hw_channel_change(ah, chan);
1777 if (!ret)
1778 goto fail;
1779
Sujith Manoharan5955b2b2012-06-04 16:27:30 +05301780 if (ath9k_hw_mci_is_enabled(ah))
Rajkumar Manoharan1bde95fa2012-06-11 12:19:33 +05301781 ar9003_mci_2g5g_switch(ah, false);
Sujith Manoharancaed6572012-03-14 14:40:46 +05301782
Rajkumar Manoharan88033312012-09-12 18:59:19 +05301783 ath9k_hw_loadnf(ah, ah->curchan);
1784 ath9k_hw_start_nfcal(ah, true);
1785
Sujith Manoharancaed6572012-03-14 14:40:46 +05301786 if (AR_SREV_9271(ah))
1787 ar9002_hw_load_ani_reg(ah, chan);
1788
1789 return 0;
1790fail:
1791 return -EINVAL;
1792}
1793
Felix Fietkau8d7e09d2014-06-11 16:18:01 +05301794u32 ath9k_hw_get_tsf_offset(struct timespec *last, struct timespec *cur)
1795{
1796 struct timespec ts;
1797 s64 usec;
1798
1799 if (!cur) {
1800 getrawmonotonic(&ts);
1801 cur = &ts;
1802 }
1803
1804 usec = cur->tv_sec * 1000000ULL + cur->tv_nsec / 1000;
1805 usec -= last->tv_sec * 1000000ULL + last->tv_nsec / 1000;
1806
1807 return (u32) usec;
1808}
1809EXPORT_SYMBOL(ath9k_hw_get_tsf_offset);
1810
Sujithcbe61d82009-02-09 13:27:12 +05301811int ath9k_hw_reset(struct ath_hw *ah, struct ath9k_channel *chan,
Sujith Manoharancaed6572012-03-14 14:40:46 +05301812 struct ath9k_hw_cal_data *caldata, bool fastcc)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001813{
Luis R. Rodriguez15107182009-09-10 09:22:37 -07001814 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001815 u32 saveLedState;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001816 u32 saveDefAntenna;
1817 u32 macStaId1;
Sujith46fe7822009-09-17 09:25:25 +05301818 u64 tsf = 0;
Felix Fietkau09d8e312013-11-18 20:14:43 +01001819 s64 usec = 0;
Sujith Manoharan15d2b582013-03-04 12:42:53 +05301820 int r;
Sujith Manoharancaed6572012-03-14 14:40:46 +05301821 bool start_mci_reset = false;
Mohammed Shafi Shajakhan63d32962011-11-30 10:41:27 +05301822 bool save_fullsleep = ah->chip_fullsleep;
1823
Sujith Manoharan5955b2b2012-06-04 16:27:30 +05301824 if (ath9k_hw_mci_is_enabled(ah)) {
Sujith Manoharan528e5d32012-02-22 12:41:12 +05301825 start_mci_reset = ar9003_mci_start_reset(ah, chan);
1826 if (start_mci_reset)
1827 return 0;
Mohammed Shafi Shajakhan63d32962011-11-30 10:41:27 +05301828 }
1829
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -07001830 if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001831 return -EIO;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001832
Sujith Manoharancaed6572012-03-14 14:40:46 +05301833 if (ah->curchan && !ah->chip_fullsleep)
1834 ath9k_hw_getnf(ah, ah->curchan);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001835
Felix Fietkau20bd2a02010-07-31 00:12:00 +02001836 ah->caldata = caldata;
Sujith Manoharanfcb9a3d2013-03-04 12:42:52 +05301837 if (caldata && (chan->channel != caldata->channel ||
Felix Fietkau6b21fd22013-10-11 23:30:56 +02001838 chan->channelFlags != caldata->channelFlags)) {
Felix Fietkau20bd2a02010-07-31 00:12:00 +02001839 /* Operating channel changed, reset channel calibration data */
1840 memset(caldata, 0, sizeof(*caldata));
1841 ath9k_init_nfcal_hist_buffer(ah, chan);
Felix Fietkau51dea9b2012-08-27 17:00:07 +02001842 } else if (caldata) {
Sujith Manoharan4b9b42b2013-09-11 16:36:31 +05301843 clear_bit(PAPRD_PACKET_SENT, &caldata->cal_flags);
Felix Fietkau20bd2a02010-07-31 00:12:00 +02001844 }
Lorenzo Bianconi5bc225a2013-10-11 14:09:54 +02001845 ah->noise = ath9k_hw_getchan_noise(ah, chan, chan->noisefloor);
Felix Fietkau20bd2a02010-07-31 00:12:00 +02001846
Sujith Manoharancaed6572012-03-14 14:40:46 +05301847 if (fastcc) {
1848 r = ath9k_hw_do_fastcc(ah, chan);
1849 if (!r)
1850 return r;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001851 }
1852
Sujith Manoharan5955b2b2012-06-04 16:27:30 +05301853 if (ath9k_hw_mci_is_enabled(ah))
Sujith Manoharan528e5d32012-02-22 12:41:12 +05301854 ar9003_mci_stop_bt(ah, save_fullsleep);
Mohammed Shafi Shajakhan63d32962011-11-30 10:41:27 +05301855
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001856 saveDefAntenna = REG_READ(ah, AR_DEF_ANTENNA);
1857 if (saveDefAntenna == 0)
1858 saveDefAntenna = 1;
1859
1860 macStaId1 = REG_READ(ah, AR_STA_ID1) & AR_STA_ID1_BASE_RATE_11B;
1861
Felix Fietkau09d8e312013-11-18 20:14:43 +01001862 /* Save TSF before chip reset, a cold reset clears it */
1863 tsf = ath9k_hw_gettsf64(ah);
Thomas Gleixner6438e0d2014-07-16 21:05:09 +00001864 usec = ktime_to_us(ktime_get_raw());
Sujith46fe7822009-09-17 09:25:25 +05301865
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001866 saveLedState = REG_READ(ah, AR_CFG_LED) &
1867 (AR_CFG_LED_ASSOC_CTL | AR_CFG_LED_MODE_SEL |
1868 AR_CFG_LED_BLINK_THRESH_SEL | AR_CFG_LED_BLINK_SLOW);
1869
1870 ath9k_hw_mark_phy_inactive(ah);
1871
Vasanthakumar Thiagarajan45ef6a02010-12-15 07:30:53 -08001872 ah->paprd_table_write_done = false;
1873
Sujith05020d22010-03-17 14:25:23 +05301874 /* Only required on the first reset */
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001875 if (AR_SREV_9271(ah) && ah->htc_reset_init) {
1876 REG_WRITE(ah,
1877 AR9271_RESET_POWER_DOWN_CONTROL,
1878 AR9271_RADIO_RF_RST);
1879 udelay(50);
1880 }
1881
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001882 if (!ath9k_hw_chip_reset(ah, chan)) {
Joe Perches38002762010-12-02 19:12:36 -08001883 ath_err(common, "Chip reset failed\n");
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001884 return -EINVAL;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001885 }
1886
Sujith05020d22010-03-17 14:25:23 +05301887 /* Only required on the first reset */
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001888 if (AR_SREV_9271(ah) && ah->htc_reset_init) {
1889 ah->htc_reset_init = false;
1890 REG_WRITE(ah,
1891 AR9271_RESET_POWER_DOWN_CONTROL,
1892 AR9271_GATE_MAC_CTL);
1893 udelay(50);
1894 }
1895
Sujith46fe7822009-09-17 09:25:25 +05301896 /* Restore TSF */
Thomas Gleixner6438e0d2014-07-16 21:05:09 +00001897 usec = ktime_to_us(ktime_get_raw()) - usec;
Felix Fietkau09d8e312013-11-18 20:14:43 +01001898 ath9k_hw_settsf64(ah, tsf + usec);
Sujith46fe7822009-09-17 09:25:25 +05301899
Felix Fietkau7a370812010-09-22 12:34:52 +02001900 if (AR_SREV_9280_20_OR_LATER(ah))
Vasanthakumar Thiagarajan369391d2009-01-21 19:24:13 +05301901 REG_SET_BIT(ah, AR_GPIO_INPUT_EN_VAL, AR_GPIO_JTAG_DISABLE);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001902
Sujithe9141f72010-06-01 15:14:10 +05301903 if (!AR_SREV_9300_20_OR_LATER(ah))
1904 ar9002_hw_enable_async_fifo(ah);
1905
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07001906 r = ath9k_hw_process_ini(ah, chan);
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001907 if (r)
1908 return r;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001909
Lorenzo Bianconi935d00c2013-12-12 18:10:16 +01001910 ath9k_hw_set_rfmode(ah, chan);
1911
Sujith Manoharan5955b2b2012-06-04 16:27:30 +05301912 if (ath9k_hw_mci_is_enabled(ah))
Mohammed Shafi Shajakhan63d32962011-11-30 10:41:27 +05301913 ar9003_mci_reset(ah, false, IS_CHAN_2GHZ(chan), save_fullsleep);
1914
Felix Fietkauf860d522010-06-30 02:07:48 +02001915 /*
1916 * Some AR91xx SoC devices frequently fail to accept TSF writes
1917 * right after the chip reset. When that happens, write a new
1918 * value after the initvals have been applied, with an offset
1919 * based on measured time difference
1920 */
1921 if (AR_SREV_9100(ah) && (ath9k_hw_gettsf64(ah) < tsf)) {
1922 tsf += 1500;
1923 ath9k_hw_settsf64(ah, tsf);
1924 }
1925
Sujith Manoharan15d2b582013-03-04 12:42:53 +05301926 ath9k_hw_init_mfp(ah);
Jouni Malinen0ced0e12009-01-08 13:32:13 +02001927
Felix Fietkau81c507a2013-10-11 23:30:55 +02001928 ath9k_hw_set_delta_slope(ah, chan);
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001929 ath9k_hw_spur_mitigate_freq(ah, chan);
Sujithd6509152009-03-13 08:56:05 +05301930 ah->eep_ops->set_board_values(ah, chan);
Luis R. Rodrigueza7765822009-10-19 02:33:45 -04001931
Sujith Manoharan15d2b582013-03-04 12:42:53 +05301932 ath9k_hw_reset_opmode(ah, macStaId1, saveDefAntenna);
Sujith Manoharan00e00032011-01-26 21:59:05 +05301933
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001934 r = ath9k_hw_rf_set_freq(ah, chan);
Luis R. Rodriguez0a3b7ba2009-10-19 02:33:40 -04001935 if (r)
1936 return r;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001937
Felix Fietkaudfdac8a2010-10-08 22:13:51 +02001938 ath9k_hw_set_clockrate(ah);
1939
Sujith Manoharan15d2b582013-03-04 12:42:53 +05301940 ath9k_hw_init_queues(ah);
Sujith2660b812009-02-09 13:27:26 +05301941 ath9k_hw_init_interrupt_masks(ah, ah->opmode);
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -04001942 ath9k_hw_ani_cache_ini_regs(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001943 ath9k_hw_init_qos(ah);
1944
Sujith2660b812009-02-09 13:27:26 +05301945 if (ah->caps.hw_caps & ATH9K_HW_CAP_RFSILENT)
Felix Fietkau55821322010-12-17 00:57:01 +01001946 ath9k_hw_cfg_gpio_input(ah, ah->rfkill_gpio);
Johannes Berg3b319aa2009-06-13 14:50:26 +05301947
Felix Fietkau0005baf2010-01-15 02:33:40 +01001948 ath9k_hw_init_global_settings(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001949
Felix Fietkaufe2b6af2011-07-09 11:12:51 +07001950 if (AR_SREV_9287(ah) && AR_SREV_9287_13_OR_LATER(ah)) {
1951 REG_SET_BIT(ah, AR_MAC_PCU_LOGIC_ANALYZER,
1952 AR_MAC_PCU_LOGIC_ANALYZER_DISBUG20768);
1953 REG_RMW_FIELD(ah, AR_AHB_MODE, AR_AHB_CUSTOM_BURST_EN,
1954 AR_AHB_CUSTOM_BURST_ASYNC_FIFO_VAL);
1955 REG_SET_BIT(ah, AR_PCU_MISC_MODE2,
1956 AR_PCU_MISC_MODE2_ENABLE_AGGWEP);
Vivek Natarajanac88b6e2009-07-23 10:59:57 +05301957 }
1958
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001959 REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PRESERVE_SEQNUM);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001960
1961 ath9k_hw_set_dma(ah);
1962
Rajkumar Manoharaned6ebd82012-06-11 12:19:34 +05301963 if (!ath9k_hw_mci_is_enabled(ah))
1964 REG_WRITE(ah, AR_OBS, 8);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001965
Sujith0ce024c2009-12-14 14:57:00 +05301966 if (ah->config.rx_intr_mitigation) {
Sujith Manoharana64e1a42014-01-23 08:20:30 +05301967 REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_LAST, ah->config.rimt_last);
1968 REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_FIRST, ah->config.rimt_first);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001969 }
1970
Vasanthakumar Thiagarajan7f62a132010-04-15 17:39:19 -04001971 if (ah->config.tx_intr_mitigation) {
1972 REG_RMW_FIELD(ah, AR_TIMT, AR_TIMT_LAST, 300);
1973 REG_RMW_FIELD(ah, AR_TIMT, AR_TIMT_FIRST, 750);
1974 }
1975
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001976 ath9k_hw_init_bb(ah, chan);
1977
Rajkumar Manoharan77a5a662011-10-13 11:00:37 +05301978 if (caldata) {
Sujith Manoharan4b9b42b2013-09-11 16:36:31 +05301979 clear_bit(TXIQCAL_DONE, &caldata->cal_flags);
1980 clear_bit(TXCLCAL_DONE, &caldata->cal_flags);
Rajkumar Manoharan77a5a662011-10-13 11:00:37 +05301981 }
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001982 if (!ath9k_hw_init_cal(ah, chan))
Joe Perches6badaaf2009-06-28 09:26:32 -07001983 return -EIO;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001984
Sujith Manoharan5955b2b2012-06-04 16:27:30 +05301985 if (ath9k_hw_mci_is_enabled(ah) && ar9003_mci_end_reset(ah, chan, caldata))
Sujith Manoharan528e5d32012-02-22 12:41:12 +05301986 return -EIO;
Mohammed Shafi Shajakhan63d32962011-11-30 10:41:27 +05301987
Sujith7d0d0df2010-04-16 11:53:57 +05301988 ENABLE_REGWRITE_BUFFER(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001989
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001990 ath9k_hw_restore_chainmask(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001991 REG_WRITE(ah, AR_CFG_LED, saveLedState | AR_CFG_SCLK_32KHZ);
1992
Sujith7d0d0df2010-04-16 11:53:57 +05301993 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301994
Sujith Manoharanf4c34af2014-11-16 06:11:03 +05301995 ath9k_hw_gen_timer_start_tsf2(ah);
1996
Sujith Manoharan15d2b582013-03-04 12:42:53 +05301997 ath9k_hw_init_desc(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001998
Sujith Manoharandbccdd12012-02-22 17:55:47 +05301999 if (ath9k_hw_btcoex_is_enabled(ah))
Vasanthakumar Thiagarajan42cc41e2009-08-26 21:08:45 +05302000 ath9k_hw_btcoex_enable(ah);
2001
Sujith Manoharan5955b2b2012-06-04 16:27:30 +05302002 if (ath9k_hw_mci_is_enabled(ah))
Sujith Manoharan528e5d32012-02-22 12:41:12 +05302003 ar9003_mci_check_bt(ah);
Mohammed Shafi Shajakhan63d32962011-11-30 10:41:27 +05302004
Felix Fietkau7b89fcc2014-10-25 17:19:32 +02002005 if (AR_SREV_9300_20_OR_LATER(ah)) {
2006 ath9k_hw_loadnf(ah, chan);
2007 ath9k_hw_start_nfcal(ah, true);
2008 }
Rajkumar Manoharan1fe860e2012-07-01 19:53:51 +05302009
Sujith Manoharana7abaf72013-12-24 10:44:21 +05302010 if (AR_SREV_9300_20_OR_LATER(ah))
Luis R. Rodriguezaea702b2010-05-13 13:33:43 -04002011 ar9003_hw_bb_watchdog_config(ah);
Sujith Manoharana7abaf72013-12-24 10:44:21 +05302012
2013 if (ah->config.hw_hang_checks & HW_PHYRESTART_CLC_WAR)
Rajkumar Manoharan51ac8cb2011-05-20 17:52:13 +05302014 ar9003_hw_disable_phy_restart(ah);
Rajkumar Manoharan51ac8cb2011-05-20 17:52:13 +05302015
Felix Fietkau691680b2011-03-19 13:55:38 +01002016 ath9k_hw_apply_gpio_override(ah);
2017
Sujith Manoharan7bdea962013-08-04 14:22:00 +05302018 if (AR_SREV_9565(ah) && common->bt_ant_diversity)
Sujith Manoharan362cd032012-09-16 08:06:36 +05302019 REG_SET_BIT(ah, AR_BTCOEX_WL_LNADIV, AR_BTCOEX_WL_LNADIV_FORCE_ON);
2020
Lorenzo Bianconi4307b0f2014-09-11 23:50:54 +02002021 if (ah->hw->conf.radar_enabled) {
2022 /* set HW specific DFS configuration */
Lorenzo Bianconi7a0a2602014-09-16 16:43:42 +02002023 ah->radar_conf.ext_channel = IS_CHAN_HT40(chan);
Lorenzo Bianconi4307b0f2014-09-11 23:50:54 +02002024 ath9k_hw_set_radar_params(ah);
2025 }
2026
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08002027 return 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002028}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002029EXPORT_SYMBOL(ath9k_hw_reset);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002030
Sujithf1dc5602008-10-29 10:16:30 +05302031/******************************/
2032/* Power Management (Chipset) */
2033/******************************/
2034
Luis R. Rodriguez42d5bc32010-04-15 17:38:12 -04002035/*
2036 * Notify Power Mgt is disabled in self-generated frames.
2037 * If requested, force chip to sleep.
2038 */
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302039static void ath9k_set_power_sleep(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302040{
2041 REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05302042
Sujith Manoharana4a29542012-09-10 09:20:03 +05302043 if (AR_SREV_9462(ah) || AR_SREV_9565(ah)) {
Rajkumar Manoharan153dccd2012-06-04 16:28:47 +05302044 REG_CLR_BIT(ah, AR_TIMER_MODE, 0xff);
2045 REG_CLR_BIT(ah, AR_NDP2_TIMER_MODE, 0xff);
2046 REG_CLR_BIT(ah, AR_SLP32_INC, 0xfffff);
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302047 /* xxx Required for WLAN only case ? */
2048 REG_WRITE(ah, AR_MCI_INTERRUPT_RX_MSG_EN, 0);
2049 udelay(100);
2050 }
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05302051
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302052 /*
2053 * Clear the RTC force wake bit to allow the
2054 * mac to go to sleep.
2055 */
2056 REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN);
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05302057
Rajkumar Manoharan153dccd2012-06-04 16:28:47 +05302058 if (ath9k_hw_mci_is_enabled(ah))
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302059 udelay(100);
Sujithf1dc5602008-10-29 10:16:30 +05302060
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302061 if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
2062 REG_WRITE(ah, AR_RC, AR_RC_AHB | AR_RC_HOSTIF);
2063
2064 /* Shutdown chip. Active low */
2065 if (!AR_SREV_5416(ah) && !AR_SREV_9271(ah)) {
2066 REG_CLR_BIT(ah, AR_RTC_RESET, AR_RTC_RESET_EN);
2067 udelay(2);
Sujithf1dc5602008-10-29 10:16:30 +05302068 }
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04002069
2070 /* Clear Bit 14 of AR_WA after putting chip into Full Sleep mode. */
Rafael J. Wysockia7322812011-11-26 23:37:43 +01002071 if (AR_SREV_9300_20_OR_LATER(ah))
2072 REG_WRITE(ah, AR_WA, ah->WARegVal & ~AR_WA_D3_L1_DISABLE);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002073}
2074
Luis R. Rodriguezbbd79af2010-04-15 17:38:16 -04002075/*
2076 * Notify Power Management is enabled in self-generating
2077 * frames. If request, set power mode of chip to
2078 * auto/normal. Duration in units of 128us (1/8 TU).
2079 */
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302080static void ath9k_set_power_network_sleep(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002081{
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302082 struct ath9k_hw_capabilities *pCap = &ah->caps;
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05302083
Sujithf1dc5602008-10-29 10:16:30 +05302084 REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002085
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302086 if (!(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)) {
2087 /* Set WakeOnInterrupt bit; clear ForceWake bit */
2088 REG_WRITE(ah, AR_RTC_FORCE_WAKE,
2089 AR_RTC_FORCE_WAKE_ON_INT);
2090 } else {
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05302091
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302092 /* When chip goes into network sleep, it could be waken
2093 * up by MCI_INT interrupt caused by BT's HW messages
2094 * (LNA_xxx, CONT_xxx) which chould be in a very fast
2095 * rate (~100us). This will cause chip to leave and
2096 * re-enter network sleep mode frequently, which in
2097 * consequence will have WLAN MCI HW to generate lots of
2098 * SYS_WAKING and SYS_SLEEPING messages which will make
2099 * BT CPU to busy to process.
2100 */
Rajkumar Manoharan153dccd2012-06-04 16:28:47 +05302101 if (ath9k_hw_mci_is_enabled(ah))
2102 REG_CLR_BIT(ah, AR_MCI_INTERRUPT_RX_MSG_EN,
2103 AR_MCI_INTERRUPT_RX_HW_MSG_MASK);
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302104 /*
2105 * Clear the RTC force wake bit to allow the
2106 * mac to go to sleep.
2107 */
Rajkumar Manoharan153dccd2012-06-04 16:28:47 +05302108 REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN);
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302109
Rajkumar Manoharan153dccd2012-06-04 16:28:47 +05302110 if (ath9k_hw_mci_is_enabled(ah))
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302111 udelay(30);
Sujithf1dc5602008-10-29 10:16:30 +05302112 }
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04002113
2114 /* Clear Bit 14 of AR_WA after putting chip into Net Sleep mode. */
2115 if (AR_SREV_9300_20_OR_LATER(ah))
2116 REG_WRITE(ah, AR_WA, ah->WARegVal & ~AR_WA_D3_L1_DISABLE);
Sujithf1dc5602008-10-29 10:16:30 +05302117}
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002118
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302119static bool ath9k_hw_set_power_awake(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302120{
2121 u32 val;
2122 int i;
2123
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04002124 /* Set Bits 14 and 17 of AR_WA before powering on the chip. */
2125 if (AR_SREV_9300_20_OR_LATER(ah)) {
2126 REG_WRITE(ah, AR_WA, ah->WARegVal);
2127 udelay(10);
2128 }
2129
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302130 if ((REG_READ(ah, AR_RTC_STATUS) &
2131 AR_RTC_STATUS_M) == AR_RTC_STATUS_SHUTDOWN) {
2132 if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON)) {
Sujithf1dc5602008-10-29 10:16:30 +05302133 return false;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002134 }
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302135 if (!AR_SREV_9300_20_OR_LATER(ah))
2136 ath9k_hw_init_pll(ah, NULL);
2137 }
2138 if (AR_SREV_9100(ah))
2139 REG_SET_BIT(ah, AR_RTC_RESET,
2140 AR_RTC_RESET_EN);
2141
2142 REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
2143 AR_RTC_FORCE_WAKE_EN);
Sujith Manoharan04575f22013-12-28 09:47:13 +05302144 if (AR_SREV_9100(ah))
Sujith Manoharan3683a072014-02-04 08:37:52 +05302145 mdelay(10);
Sujith Manoharan04575f22013-12-28 09:47:13 +05302146 else
2147 udelay(50);
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302148
2149 for (i = POWER_UP_TIME / 50; i > 0; i--) {
2150 val = REG_READ(ah, AR_RTC_STATUS) & AR_RTC_STATUS_M;
2151 if (val == AR_RTC_STATUS_ON)
2152 break;
2153 udelay(50);
2154 REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
2155 AR_RTC_FORCE_WAKE_EN);
2156 }
2157 if (i == 0) {
2158 ath_err(ath9k_hw_common(ah),
2159 "Failed to wakeup in %uus\n",
2160 POWER_UP_TIME / 20);
2161 return false;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002162 }
2163
Rajkumar Manoharancdbe4082012-10-25 17:16:53 +05302164 if (ath9k_hw_mci_is_enabled(ah))
2165 ar9003_mci_set_power_awake(ah);
2166
Sujithf1dc5602008-10-29 10:16:30 +05302167 REG_CLR_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
2168
2169 return true;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002170}
2171
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -07002172bool ath9k_hw_setpower(struct ath_hw *ah, enum ath9k_power_mode mode)
Sujithf1dc5602008-10-29 10:16:30 +05302173{
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07002174 struct ath_common *common = ath9k_hw_common(ah);
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302175 int status = true;
Sujithf1dc5602008-10-29 10:16:30 +05302176 static const char *modes[] = {
2177 "AWAKE",
2178 "FULL-SLEEP",
2179 "NETWORK SLEEP",
2180 "UNDEFINED"
2181 };
Sujithf1dc5602008-10-29 10:16:30 +05302182
Gabor Juhoscbdec972009-07-24 17:27:22 +02002183 if (ah->power_mode == mode)
2184 return status;
2185
Joe Perchesd2182b62011-12-15 14:55:53 -08002186 ath_dbg(common, RESET, "%s -> %s\n",
Joe Perches226afe62010-12-02 19:12:37 -08002187 modes[ah->power_mode], modes[mode]);
Sujithf1dc5602008-10-29 10:16:30 +05302188
2189 switch (mode) {
2190 case ATH9K_PM_AWAKE:
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302191 status = ath9k_hw_set_power_awake(ah);
Sujithf1dc5602008-10-29 10:16:30 +05302192 break;
2193 case ATH9K_PM_FULL_SLEEP:
Sujith Manoharan5955b2b2012-06-04 16:27:30 +05302194 if (ath9k_hw_mci_is_enabled(ah))
Sujith Manoharand1ca8b82012-02-22 12:41:01 +05302195 ar9003_mci_set_full_sleep(ah);
Mohammed Shafi Shajakhan10109112011-11-30 10:41:24 +05302196
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302197 ath9k_set_power_sleep(ah);
Sujith2660b812009-02-09 13:27:26 +05302198 ah->chip_fullsleep = true;
Sujithf1dc5602008-10-29 10:16:30 +05302199 break;
2200 case ATH9K_PM_NETWORK_SLEEP:
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302201 ath9k_set_power_network_sleep(ah);
Sujithf1dc5602008-10-29 10:16:30 +05302202 break;
2203 default:
Joe Perches38002762010-12-02 19:12:36 -08002204 ath_err(common, "Unknown power mode %u\n", mode);
Sujithf1dc5602008-10-29 10:16:30 +05302205 return false;
2206 }
Sujith2660b812009-02-09 13:27:26 +05302207 ah->power_mode = mode;
Sujithf1dc5602008-10-29 10:16:30 +05302208
Luis R. Rodriguez69f4aab2010-12-07 15:13:23 -08002209 /*
2210 * XXX: If this warning never comes up after a while then
2211 * simply keep the ATH_DBG_WARN_ON_ONCE() but make
2212 * ath9k_hw_setpower() return type void.
2213 */
Sujith Manoharan97dcec52010-12-20 08:02:42 +05302214
2215 if (!(ah->ah_flags & AH_UNPLUGGED))
2216 ATH_DBG_WARN_ON_ONCE(!status);
Luis R. Rodriguez69f4aab2010-12-07 15:13:23 -08002217
Sujithf1dc5602008-10-29 10:16:30 +05302218 return status;
2219}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002220EXPORT_SYMBOL(ath9k_hw_setpower);
Sujithf1dc5602008-10-29 10:16:30 +05302221
Sujithf1dc5602008-10-29 10:16:30 +05302222/*******************/
2223/* Beacon Handling */
2224/*******************/
2225
Sujithcbe61d82009-02-09 13:27:12 +05302226void ath9k_hw_beaconinit(struct ath_hw *ah, u32 next_beacon, u32 beacon_period)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002227{
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002228 int flags = 0;
2229
Sujith7d0d0df2010-04-16 11:53:57 +05302230 ENABLE_REGWRITE_BUFFER(ah);
2231
Sujith2660b812009-02-09 13:27:26 +05302232 switch (ah->opmode) {
Colin McCabed97809d2008-12-01 13:38:55 -08002233 case NL80211_IFTYPE_ADHOC:
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002234 REG_SET_BIT(ah, AR_TXCFG,
2235 AR_TXCFG_ADHOC_BEACON_ATIM_TX_POLICY);
Thomas Pedersen2664d662013-05-08 10:16:48 -07002236 case NL80211_IFTYPE_MESH_POINT:
Colin McCabed97809d2008-12-01 13:38:55 -08002237 case NL80211_IFTYPE_AP:
Felix Fietkaudd347f22011-03-22 21:54:17 +01002238 REG_WRITE(ah, AR_NEXT_TBTT_TIMER, next_beacon);
2239 REG_WRITE(ah, AR_NEXT_DMA_BEACON_ALERT, next_beacon -
2240 TU_TO_USEC(ah->config.dma_beacon_response_time));
2241 REG_WRITE(ah, AR_NEXT_SWBA, next_beacon -
2242 TU_TO_USEC(ah->config.sw_beacon_response_time));
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002243 flags |=
2244 AR_TBTT_TIMER_EN | AR_DBA_TIMER_EN | AR_SWBA_TIMER_EN;
2245 break;
Colin McCabed97809d2008-12-01 13:38:55 -08002246 default:
Joe Perchesd2182b62011-12-15 14:55:53 -08002247 ath_dbg(ath9k_hw_common(ah), BEACON,
2248 "%s: unsupported opmode: %d\n", __func__, ah->opmode);
Colin McCabed97809d2008-12-01 13:38:55 -08002249 return;
2250 break;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002251 }
2252
Felix Fietkaudd347f22011-03-22 21:54:17 +01002253 REG_WRITE(ah, AR_BEACON_PERIOD, beacon_period);
2254 REG_WRITE(ah, AR_DMA_BEACON_PERIOD, beacon_period);
2255 REG_WRITE(ah, AR_SWBA_PERIOD, beacon_period);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002256
Sujith7d0d0df2010-04-16 11:53:57 +05302257 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05302258
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002259 REG_SET_BIT(ah, AR_TIMER_MODE, flags);
2260}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002261EXPORT_SYMBOL(ath9k_hw_beaconinit);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002262
Sujithcbe61d82009-02-09 13:27:12 +05302263void ath9k_hw_set_sta_beacon_timers(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +05302264 const struct ath9k_beacon_state *bs)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002265{
2266 u32 nextTbtt, beaconintval, dtimperiod, beacontimeout;
Sujith2660b812009-02-09 13:27:26 +05302267 struct ath9k_hw_capabilities *pCap = &ah->caps;
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07002268 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002269
Sujith7d0d0df2010-04-16 11:53:57 +05302270 ENABLE_REGWRITE_BUFFER(ah);
2271
Felix Fietkau4ed15762013-12-14 18:03:44 +01002272 REG_WRITE(ah, AR_NEXT_TBTT_TIMER, bs->bs_nexttbtt);
2273 REG_WRITE(ah, AR_BEACON_PERIOD, bs->bs_intval);
2274 REG_WRITE(ah, AR_DMA_BEACON_PERIOD, bs->bs_intval);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002275
Sujith7d0d0df2010-04-16 11:53:57 +05302276 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05302277
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002278 REG_RMW_FIELD(ah, AR_RSSI_THR,
2279 AR_RSSI_THR_BM_THR, bs->bs_bmissthreshold);
2280
Rajkumar Manoharanf29f5c02011-05-20 17:52:11 +05302281 beaconintval = bs->bs_intval;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002282
2283 if (bs->bs_sleepduration > beaconintval)
2284 beaconintval = bs->bs_sleepduration;
2285
2286 dtimperiod = bs->bs_dtimperiod;
2287 if (bs->bs_sleepduration > dtimperiod)
2288 dtimperiod = bs->bs_sleepduration;
2289
2290 if (beaconintval == dtimperiod)
2291 nextTbtt = bs->bs_nextdtim;
2292 else
2293 nextTbtt = bs->bs_nexttbtt;
2294
Joe Perchesd2182b62011-12-15 14:55:53 -08002295 ath_dbg(common, BEACON, "next DTIM %d\n", bs->bs_nextdtim);
2296 ath_dbg(common, BEACON, "next beacon %d\n", nextTbtt);
2297 ath_dbg(common, BEACON, "beacon period %d\n", beaconintval);
2298 ath_dbg(common, BEACON, "DTIM period %d\n", dtimperiod);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002299
Sujith7d0d0df2010-04-16 11:53:57 +05302300 ENABLE_REGWRITE_BUFFER(ah);
2301
Felix Fietkau4ed15762013-12-14 18:03:44 +01002302 REG_WRITE(ah, AR_NEXT_DTIM, bs->bs_nextdtim - SLEEP_SLOP);
2303 REG_WRITE(ah, AR_NEXT_TIM, nextTbtt - SLEEP_SLOP);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002304
2305 REG_WRITE(ah, AR_SLEEP1,
2306 SM((CAB_TIMEOUT_VAL << 3), AR_SLEEP1_CAB_TIMEOUT)
2307 | AR_SLEEP1_ASSUME_DTIM);
2308
Sujith60b67f52008-08-07 10:52:38 +05302309 if (pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002310 beacontimeout = (BEACON_TIMEOUT_VAL << 3);
2311 else
2312 beacontimeout = MIN_BEACON_TIMEOUT_VAL;
2313
2314 REG_WRITE(ah, AR_SLEEP2,
2315 SM(beacontimeout, AR_SLEEP2_BEACON_TIMEOUT));
2316
Felix Fietkau4ed15762013-12-14 18:03:44 +01002317 REG_WRITE(ah, AR_TIM_PERIOD, beaconintval);
2318 REG_WRITE(ah, AR_DTIM_PERIOD, dtimperiod);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002319
Sujith7d0d0df2010-04-16 11:53:57 +05302320 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05302321
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002322 REG_SET_BIT(ah, AR_TIMER_MODE,
2323 AR_TBTT_TIMER_EN | AR_TIM_TIMER_EN |
2324 AR_DTIM_TIMER_EN);
2325
Sujith4af9cf42009-02-12 10:06:47 +05302326 /* TSF Out of Range Threshold */
2327 REG_WRITE(ah, AR_TSFOOR_THRESHOLD, bs->bs_tsfoor_threshold);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002328}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002329EXPORT_SYMBOL(ath9k_hw_set_sta_beacon_timers);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002330
Sujithf1dc5602008-10-29 10:16:30 +05302331/*******************/
2332/* HW Capabilities */
2333/*******************/
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002334
Felix Fietkau60540692011-07-19 08:46:44 +02002335static u8 fixup_chainmask(u8 chip_chainmask, u8 eeprom_chainmask)
2336{
2337 eeprom_chainmask &= chip_chainmask;
2338 if (eeprom_chainmask)
2339 return eeprom_chainmask;
2340 else
2341 return chip_chainmask;
2342}
2343
Zefir Kurtisi9a66af32011-12-14 20:16:33 -08002344/**
2345 * ath9k_hw_dfs_tested - checks if DFS has been tested with used chipset
2346 * @ah: the atheros hardware data structure
2347 *
2348 * We enable DFS support upstream on chipsets which have passed a series
2349 * of tests. The testing requirements are going to be documented. Desired
2350 * test requirements are documented at:
2351 *
2352 * http://wireless.kernel.org/en/users/Drivers/ath9k/dfs
2353 *
2354 * Once a new chipset gets properly tested an individual commit can be used
2355 * to document the testing for DFS for that chipset.
2356 */
2357static bool ath9k_hw_dfs_tested(struct ath_hw *ah)
2358{
2359
2360 switch (ah->hw_version.macVersion) {
Zefir Kurtisi73e49372013-04-03 18:31:31 +02002361 /* for temporary testing DFS with 9280 */
2362 case AR_SREV_VERSION_9280:
Zefir Kurtisi9a66af32011-12-14 20:16:33 -08002363 /* AR9580 will likely be our first target to get testing on */
2364 case AR_SREV_VERSION_9580:
Zefir Kurtisi73e49372013-04-03 18:31:31 +02002365 return true;
Zefir Kurtisi9a66af32011-12-14 20:16:33 -08002366 default:
2367 return false;
2368 }
2369}
2370
Gabor Juhosa9a29ce2009-11-27 12:01:35 +01002371int ath9k_hw_fill_cap_info(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002372{
Sujith2660b812009-02-09 13:27:26 +05302373 struct ath9k_hw_capabilities *pCap = &ah->caps;
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07002374 struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07002375 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07002376
Sujith Manoharan0ff2b5c2011-04-20 11:00:34 +05302377 u16 eeval;
Vasanthakumar Thiagarajan47c80de2010-12-06 04:27:43 -08002378 u8 ant_div_ctl1, tx_chainmask, rx_chainmask;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002379
Sujithf74df6f2009-02-09 13:27:24 +05302380 eeval = ah->eep_ops->get_eeprom(ah, EEP_REG_0);
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07002381 regulatory->current_rd = eeval;
Sujithf1dc5602008-10-29 10:16:30 +05302382
Sujith2660b812009-02-09 13:27:26 +05302383 if (ah->opmode != NL80211_IFTYPE_AP &&
Sujithd535a422009-02-09 13:27:06 +05302384 ah->hw_version.subvendorid == AR_SUBVENDOR_ID_NEW_A) {
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07002385 if (regulatory->current_rd == 0x64 ||
2386 regulatory->current_rd == 0x65)
2387 regulatory->current_rd += 5;
2388 else if (regulatory->current_rd == 0x41)
2389 regulatory->current_rd = 0x43;
Joe Perchesd2182b62011-12-15 14:55:53 -08002390 ath_dbg(common, REGULATORY, "regdomain mapped to 0x%x\n",
2391 regulatory->current_rd);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002392 }
Sujithdc2222a2008-08-14 13:26:55 +05302393
Sujithf74df6f2009-02-09 13:27:24 +05302394 eeval = ah->eep_ops->get_eeprom(ah, EEP_OP_MODE);
Felix Fietkau34689682014-10-25 17:19:34 +02002395
2396 if (eeval & AR5416_OPFLAGS_11A) {
2397 if (ah->disable_5ghz)
2398 ath_warn(common, "disabling 5GHz band\n");
2399 else
2400 pCap->hw_caps |= ATH9K_HW_CAP_5GHZ;
Gabor Juhosa9a29ce2009-11-27 12:01:35 +01002401 }
2402
Felix Fietkau34689682014-10-25 17:19:34 +02002403 if (eeval & AR5416_OPFLAGS_11G) {
2404 if (ah->disable_2ghz)
2405 ath_warn(common, "disabling 2GHz band\n");
2406 else
2407 pCap->hw_caps |= ATH9K_HW_CAP_2GHZ;
2408 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002409
Felix Fietkau34689682014-10-25 17:19:34 +02002410 if ((pCap->hw_caps & (ATH9K_HW_CAP_2GHZ | ATH9K_HW_CAP_5GHZ)) == 0) {
2411 ath_err(common, "both bands are disabled\n");
2412 return -EINVAL;
2413 }
Sujithf1dc5602008-10-29 10:16:30 +05302414
Sujith Manoharane41db612012-09-10 09:20:12 +05302415 if (AR_SREV_9485(ah) ||
2416 AR_SREV_9285(ah) ||
2417 AR_SREV_9330(ah) ||
2418 AR_SREV_9565(ah))
Sujith Manoharanee79ccd2014-11-16 06:11:04 +05302419 pCap->chip_chainmask = 1;
Felix Fietkau60540692011-07-19 08:46:44 +02002420 else if (!AR_SREV_9280_20_OR_LATER(ah))
Sujith Manoharanee79ccd2014-11-16 06:11:04 +05302421 pCap->chip_chainmask = 7;
2422 else if (!AR_SREV_9300_20_OR_LATER(ah) ||
2423 AR_SREV_9340(ah) ||
2424 AR_SREV_9462(ah) ||
2425 AR_SREV_9531(ah))
2426 pCap->chip_chainmask = 3;
Felix Fietkau60540692011-07-19 08:46:44 +02002427 else
Sujith Manoharanee79ccd2014-11-16 06:11:04 +05302428 pCap->chip_chainmask = 7;
Felix Fietkau60540692011-07-19 08:46:44 +02002429
Sujithf74df6f2009-02-09 13:27:24 +05302430 pCap->tx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_TX_MASK);
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04002431 /*
2432 * For AR9271 we will temporarilly uses the rx chainmax as read from
2433 * the EEPROM.
2434 */
Sujith8147f5d2009-02-20 15:13:23 +05302435 if ((ah->hw_version.devid == AR5416_DEVID_PCI) &&
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04002436 !(eeval & AR5416_OPFLAGS_11A) &&
2437 !(AR_SREV_9271(ah)))
2438 /* CB71: GPIO 0 is pulled down to indicate 3 rx chains */
Sujith8147f5d2009-02-20 15:13:23 +05302439 pCap->rx_chainmask = ath9k_hw_gpio_get(ah, 0) ? 0x5 : 0x7;
Felix Fietkau598cdd52011-03-19 13:55:42 +01002440 else if (AR_SREV_9100(ah))
2441 pCap->rx_chainmask = 0x7;
Sujith8147f5d2009-02-20 15:13:23 +05302442 else
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04002443 /* Use rx_chainmask from EEPROM. */
Sujith8147f5d2009-02-20 15:13:23 +05302444 pCap->rx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_RX_MASK);
Sujithf1dc5602008-10-29 10:16:30 +05302445
Sujith Manoharanee79ccd2014-11-16 06:11:04 +05302446 pCap->tx_chainmask = fixup_chainmask(pCap->chip_chainmask, pCap->tx_chainmask);
2447 pCap->rx_chainmask = fixup_chainmask(pCap->chip_chainmask, pCap->rx_chainmask);
Felix Fietkau82b2d332011-09-03 01:40:23 +02002448 ah->txchainmask = pCap->tx_chainmask;
2449 ah->rxchainmask = pCap->rx_chainmask;
Felix Fietkau60540692011-07-19 08:46:44 +02002450
Felix Fietkau7a370812010-09-22 12:34:52 +02002451 ah->misc_mode |= AR_PCU_MIC_NEW_LOC_ENA;
Sujithf1dc5602008-10-29 10:16:30 +05302452
Felix Fietkau02d2ebb2010-11-22 15:39:39 +01002453 /* enable key search for every frame in an aggregate */
2454 if (AR_SREV_9300_20_OR_LATER(ah))
2455 ah->misc_mode |= AR_PCU_ALWAYS_PERFORM_KEYSEARCH;
2456
Bruno Randolfce2220d2010-09-17 11:36:25 +09002457 common->crypt_caps |= ATH_CRYPT_CAP_CIPHER_AESCCM;
2458
Felix Fietkau0db156e2011-03-23 20:57:29 +01002459 if (ah->hw_version.devid != AR2427_DEVID_PCIE)
Sujithf1dc5602008-10-29 10:16:30 +05302460 pCap->hw_caps |= ATH9K_HW_CAP_HT;
2461 else
2462 pCap->hw_caps &= ~ATH9K_HW_CAP_HT;
2463
Sujith5b5fa352010-03-17 14:25:15 +05302464 if (AR_SREV_9271(ah))
2465 pCap->num_gpio_pins = AR9271_NUM_GPIO;
Sujith88c1f4f2010-06-30 14:46:31 +05302466 else if (AR_DEVID_7010(ah))
2467 pCap->num_gpio_pins = AR7010_NUM_GPIO;
Mohammed Shafi Shajakhan6321eb02011-09-30 11:31:27 +05302468 else if (AR_SREV_9300_20_OR_LATER(ah))
2469 pCap->num_gpio_pins = AR9300_NUM_GPIO;
2470 else if (AR_SREV_9287_11_OR_LATER(ah))
2471 pCap->num_gpio_pins = AR9287_NUM_GPIO;
Felix Fietkaue17f83e2010-09-22 12:34:53 +02002472 else if (AR_SREV_9285_12_OR_LATER(ah))
Senthil Balasubramaniancb33c412008-12-24 18:03:58 +05302473 pCap->num_gpio_pins = AR9285_NUM_GPIO;
Felix Fietkau7a370812010-09-22 12:34:52 +02002474 else if (AR_SREV_9280_20_OR_LATER(ah))
Sujithf1dc5602008-10-29 10:16:30 +05302475 pCap->num_gpio_pins = AR928X_NUM_GPIO;
2476 else
2477 pCap->num_gpio_pins = AR_NUM_GPIO;
2478
Mohammed Shafi Shajakhan1b2538b2011-12-07 16:51:39 +05302479 if (AR_SREV_9160_10_OR_LATER(ah) || AR_SREV_9100(ah))
Sujithf1dc5602008-10-29 10:16:30 +05302480 pCap->rts_aggr_limit = ATH_AMPDU_LIMIT_MAX;
Mohammed Shafi Shajakhan1b2538b2011-12-07 16:51:39 +05302481 else
Sujithf1dc5602008-10-29 10:16:30 +05302482 pCap->rts_aggr_limit = (8 * 1024);
Sujithf1dc5602008-10-29 10:16:30 +05302483
Johannes Berg74e13062013-07-03 20:55:38 +02002484#ifdef CONFIG_ATH9K_RFKILL
Sujith2660b812009-02-09 13:27:26 +05302485 ah->rfsilent = ah->eep_ops->get_eeprom(ah, EEP_RF_SILENT);
2486 if (ah->rfsilent & EEP_RFSILENT_ENABLED) {
2487 ah->rfkill_gpio =
2488 MS(ah->rfsilent, EEP_RFSILENT_GPIO_SEL);
2489 ah->rfkill_polarity =
2490 MS(ah->rfsilent, EEP_RFSILENT_POLARITY);
Sujithf1dc5602008-10-29 10:16:30 +05302491
2492 pCap->hw_caps |= ATH9K_HW_CAP_RFSILENT;
2493 }
2494#endif
Vasanthakumar Thiagarajand5d11542010-05-17 18:57:56 -07002495 if (AR_SREV_9271(ah) || AR_SREV_9300_20_OR_LATER(ah))
Vivek Natarajanbde748a2010-04-05 14:48:05 +05302496 pCap->hw_caps |= ATH9K_HW_CAP_AUTOSLEEP;
2497 else
2498 pCap->hw_caps &= ~ATH9K_HW_CAP_AUTOSLEEP;
Sujithf1dc5602008-10-29 10:16:30 +05302499
Senthil Balasubramaniane7594072008-12-08 19:43:48 +05302500 if (AR_SREV_9280(ah) || AR_SREV_9285(ah))
Sujithf1dc5602008-10-29 10:16:30 +05302501 pCap->hw_caps &= ~ATH9K_HW_CAP_4KB_SPLITTRANS;
2502 else
2503 pCap->hw_caps |= ATH9K_HW_CAP_4KB_SPLITTRANS;
2504
Vasanthakumar Thiagarajanceb26442010-04-15 17:38:25 -04002505 if (AR_SREV_9300_20_OR_LATER(ah)) {
Vasanthakumar Thiagarajan784ad502010-12-06 04:27:40 -08002506 pCap->hw_caps |= ATH9K_HW_CAP_EDMA | ATH9K_HW_CAP_FASTCLOCK;
Miaoqing Panede6a5e2014-12-19 06:33:59 +05302507 if (!AR_SREV_9330(ah) && !AR_SREV_9485(ah) &&
2508 !AR_SREV_9561(ah) && !AR_SREV_9565(ah))
Vasanthakumar Thiagarajan784ad502010-12-06 04:27:40 -08002509 pCap->hw_caps |= ATH9K_HW_CAP_LDPC;
2510
Vasanthakumar Thiagarajanceb26442010-04-15 17:38:25 -04002511 pCap->rx_hp_qdepth = ATH9K_HW_RX_HP_QDEPTH;
2512 pCap->rx_lp_qdepth = ATH9K_HW_RX_LP_QDEPTH;
2513 pCap->rx_status_len = sizeof(struct ar9003_rxs);
Vasanthakumar Thiagarajan162c3be2010-04-15 17:38:41 -04002514 pCap->tx_desc_len = sizeof(struct ar9003_txc);
Vasanthakumar Thiagarajan5088c2f2010-04-15 17:39:34 -04002515 pCap->txs_len = sizeof(struct ar9003_txs);
Vasanthakumar Thiagarajan162c3be2010-04-15 17:38:41 -04002516 } else {
2517 pCap->tx_desc_len = sizeof(struct ath_desc);
Felix Fietkaua949b172011-07-09 11:12:47 +07002518 if (AR_SREV_9280_20(ah))
Felix Fietkau6b42e8d2010-04-26 15:04:35 -04002519 pCap->hw_caps |= ATH9K_HW_CAP_FASTCLOCK;
Vasanthakumar Thiagarajanceb26442010-04-15 17:38:25 -04002520 }
Vasanthakumar Thiagarajan1adf02f2010-04-15 17:38:24 -04002521
Vasanthakumar Thiagarajan6c84ce02010-04-15 17:39:16 -04002522 if (AR_SREV_9300_20_OR_LATER(ah))
2523 pCap->hw_caps |= ATH9K_HW_CAP_RAC_SUPPORTED;
2524
Miaoqing Panede6a5e2014-12-19 06:33:59 +05302525 if (AR_SREV_9561(ah))
2526 ah->ent_mode = 0x3BDA000;
2527 else if (AR_SREV_9300_20_OR_LATER(ah))
Senthil Balasubramanian6ee63f52010-11-10 05:03:16 -08002528 ah->ent_mode = REG_READ(ah, AR_ENT_OTP);
2529
Felix Fietkaua42acef2010-09-22 12:34:54 +02002530 if (AR_SREV_9287_11_OR_LATER(ah) || AR_SREV_9271(ah))
Vasanthakumar Thiagarajan6473d242010-05-13 18:42:38 -07002531 pCap->hw_caps |= ATH9K_HW_CAP_SGI_20;
2532
Sujith Manoharanf85c3372013-08-04 14:21:53 +05302533 if (AR_SREV_9285(ah)) {
Vasanthakumar Thiagarajan754dc532010-09-02 01:34:41 -07002534 if (ah->eep_ops->get_eeprom(ah, EEP_MODAL_VER) >= 3) {
2535 ant_div_ctl1 =
2536 ah->eep_ops->get_eeprom(ah, EEP_ANT_DIV_CTL1);
Sujith Manoharanf85c3372013-08-04 14:21:53 +05302537 if ((ant_div_ctl1 & 0x1) && ((ant_div_ctl1 >> 3) & 0x1)) {
Vasanthakumar Thiagarajan754dc532010-09-02 01:34:41 -07002538 pCap->hw_caps |= ATH9K_HW_CAP_ANT_DIV_COMB;
Sujith Manoharanf85c3372013-08-04 14:21:53 +05302539 ath_info(common, "Enable LNA combining\n");
2540 }
Vasanthakumar Thiagarajan754dc532010-09-02 01:34:41 -07002541 }
Sujith Manoharanf85c3372013-08-04 14:21:53 +05302542 }
2543
Mohammed Shafi Shajakhanea066d52010-11-23 20:42:27 +05302544 if (AR_SREV_9300_20_OR_LATER(ah)) {
2545 if (ah->eep_ops->get_eeprom(ah, EEP_CHAIN_MASK_REDUCE))
2546 pCap->hw_caps |= ATH9K_HW_CAP_APM;
2547 }
2548
Sujith Manoharan06236e52012-09-16 08:07:12 +05302549 if (AR_SREV_9330(ah) || AR_SREV_9485(ah) || AR_SREV_9565(ah)) {
Mohammed Shafi Shajakhan21d2c632011-05-13 20:29:31 +05302550 ant_div_ctl1 = ah->eep_ops->get_eeprom(ah, EEP_ANT_DIV_CTL1);
Sujith Manoharanf85c3372013-08-04 14:21:53 +05302551 if ((ant_div_ctl1 >> 0x6) == 0x3) {
Mohammed Shafi Shajakhan21d2c632011-05-13 20:29:31 +05302552 pCap->hw_caps |= ATH9K_HW_CAP_ANT_DIV_COMB;
Sujith Manoharanf85c3372013-08-04 14:21:53 +05302553 ath_info(common, "Enable LNA combining\n");
2554 }
Mohammed Shafi Shajakhan21d2c632011-05-13 20:29:31 +05302555 }
Vasanthakumar Thiagarajan754dc532010-09-02 01:34:41 -07002556
Zefir Kurtisi9a66af32011-12-14 20:16:33 -08002557 if (ath9k_hw_dfs_tested(ah))
2558 pCap->hw_caps |= ATH9K_HW_CAP_DFS;
2559
Vasanthakumar Thiagarajan47c80de2010-12-06 04:27:43 -08002560 tx_chainmask = pCap->tx_chainmask;
2561 rx_chainmask = pCap->rx_chainmask;
2562 while (tx_chainmask || rx_chainmask) {
2563 if (tx_chainmask & BIT(0))
2564 pCap->max_txchains++;
2565 if (rx_chainmask & BIT(0))
2566 pCap->max_rxchains++;
2567
2568 tx_chainmask >>= 1;
2569 rx_chainmask >>= 1;
2570 }
2571
Sujith Manoharana4a29542012-09-10 09:20:03 +05302572 if (AR_SREV_9462(ah) || AR_SREV_9565(ah)) {
Mohammed Shafi Shajakhan3789d592012-03-09 12:01:55 +05302573 if (!(ah->ent_mode & AR_ENT_OTP_49GHZ_DISABLE))
2574 pCap->hw_caps |= ATH9K_HW_CAP_MCI;
2575
Sujith Manoharan2b5e54e2013-06-24 18:18:46 +05302576 if (AR_SREV_9462_20_OR_LATER(ah))
Mohammed Shafi Shajakhan3789d592012-03-09 12:01:55 +05302577 pCap->hw_caps |= ATH9K_HW_CAP_RTT;
Mohammed Shafi Shajakhan3789d592012-03-09 12:01:55 +05302578 }
2579
Sujith Manoharan0f21ee82012-12-10 07:22:37 +05302580 if (AR_SREV_9300_20_OR_LATER(ah) &&
2581 ah->eep_ops->get_eeprom(ah, EEP_PAPRD))
2582 pCap->hw_caps |= ATH9K_HW_CAP_PAPRD;
2583
Sujith Manoharan12a44422015-01-30 19:05:33 +05302584#ifdef CONFIG_ATH9K_WOW
2585 if (AR_SREV_9462_20_OR_LATER(ah) || AR_SREV_9565_11_OR_LATER(ah))
2586 ah->wow.max_patterns = MAX_NUM_PATTERN;
2587 else
2588 ah->wow.max_patterns = MAX_NUM_PATTERN_LEGACY;
2589#endif
2590
Gabor Juhosa9a29ce2009-11-27 12:01:35 +01002591 return 0;
Luis R. Rodriguez6f255422008-10-03 15:45:27 -07002592}
2593
Sujithf1dc5602008-10-29 10:16:30 +05302594/****************************/
2595/* GPIO / RFKILL / Antennae */
2596/****************************/
2597
Sujithcbe61d82009-02-09 13:27:12 +05302598static void ath9k_hw_gpio_cfg_output_mux(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +05302599 u32 gpio, u32 type)
2600{
2601 int addr;
2602 u32 gpio_shift, tmp;
2603
2604 if (gpio > 11)
2605 addr = AR_GPIO_OUTPUT_MUX3;
2606 else if (gpio > 5)
2607 addr = AR_GPIO_OUTPUT_MUX2;
2608 else
2609 addr = AR_GPIO_OUTPUT_MUX1;
2610
2611 gpio_shift = (gpio % 6) * 5;
2612
2613 if (AR_SREV_9280_20_OR_LATER(ah)
2614 || (addr != AR_GPIO_OUTPUT_MUX1)) {
2615 REG_RMW(ah, addr, (type << gpio_shift),
2616 (0x1f << gpio_shift));
2617 } else {
2618 tmp = REG_READ(ah, addr);
2619 tmp = ((tmp & 0x1F0) << 1) | (tmp & ~0x1F0);
2620 tmp &= ~(0x1f << gpio_shift);
2621 tmp |= (type << gpio_shift);
2622 REG_WRITE(ah, addr, tmp);
2623 }
2624}
2625
Sujithcbe61d82009-02-09 13:27:12 +05302626void ath9k_hw_cfg_gpio_input(struct ath_hw *ah, u32 gpio)
Sujithf1dc5602008-10-29 10:16:30 +05302627{
2628 u32 gpio_shift;
2629
Luis R. Rodriguez9680e8a2009-09-13 23:28:00 -07002630 BUG_ON(gpio >= ah->caps.num_gpio_pins);
Sujithf1dc5602008-10-29 10:16:30 +05302631
Sujith88c1f4f2010-06-30 14:46:31 +05302632 if (AR_DEVID_7010(ah)) {
2633 gpio_shift = gpio;
2634 REG_RMW(ah, AR7010_GPIO_OE,
2635 (AR7010_GPIO_OE_AS_INPUT << gpio_shift),
2636 (AR7010_GPIO_OE_MASK << gpio_shift));
2637 return;
2638 }
Sujithf1dc5602008-10-29 10:16:30 +05302639
Sujith88c1f4f2010-06-30 14:46:31 +05302640 gpio_shift = gpio << 1;
Sujithf1dc5602008-10-29 10:16:30 +05302641 REG_RMW(ah,
2642 AR_GPIO_OE_OUT,
2643 (AR_GPIO_OE_OUT_DRV_NO << gpio_shift),
2644 (AR_GPIO_OE_OUT_DRV << gpio_shift));
2645}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002646EXPORT_SYMBOL(ath9k_hw_cfg_gpio_input);
Sujithf1dc5602008-10-29 10:16:30 +05302647
Sujithcbe61d82009-02-09 13:27:12 +05302648u32 ath9k_hw_gpio_get(struct ath_hw *ah, u32 gpio)
Sujithf1dc5602008-10-29 10:16:30 +05302649{
Senthil Balasubramaniancb33c412008-12-24 18:03:58 +05302650#define MS_REG_READ(x, y) \
2651 (MS(REG_READ(ah, AR_GPIO_IN_OUT), x##_GPIO_IN_VAL) & (AR_GPIO_BIT(y)))
2652
Sujith2660b812009-02-09 13:27:26 +05302653 if (gpio >= ah->caps.num_gpio_pins)
Sujithf1dc5602008-10-29 10:16:30 +05302654 return 0xffffffff;
2655
Sujith88c1f4f2010-06-30 14:46:31 +05302656 if (AR_DEVID_7010(ah)) {
2657 u32 val;
2658 val = REG_READ(ah, AR7010_GPIO_IN);
2659 return (MS(val, AR7010_GPIO_IN_VAL) & AR_GPIO_BIT(gpio)) == 0;
2660 } else if (AR_SREV_9300_20_OR_LATER(ah))
Vasanthakumar Thiagarajan93069902010-11-30 23:24:09 -08002661 return (MS(REG_READ(ah, AR_GPIO_IN), AR9300_GPIO_IN_VAL) &
2662 AR_GPIO_BIT(gpio)) != 0;
Felix Fietkau783dfca2010-04-15 17:38:11 -04002663 else if (AR_SREV_9271(ah))
Sujith5b5fa352010-03-17 14:25:15 +05302664 return MS_REG_READ(AR9271, gpio) != 0;
Felix Fietkaua42acef2010-09-22 12:34:54 +02002665 else if (AR_SREV_9287_11_OR_LATER(ah))
Vivek Natarajanac88b6e2009-07-23 10:59:57 +05302666 return MS_REG_READ(AR9287, gpio) != 0;
Felix Fietkaue17f83e2010-09-22 12:34:53 +02002667 else if (AR_SREV_9285_12_OR_LATER(ah))
Senthil Balasubramaniancb33c412008-12-24 18:03:58 +05302668 return MS_REG_READ(AR9285, gpio) != 0;
Felix Fietkau7a370812010-09-22 12:34:52 +02002669 else if (AR_SREV_9280_20_OR_LATER(ah))
Senthil Balasubramaniancb33c412008-12-24 18:03:58 +05302670 return MS_REG_READ(AR928X, gpio) != 0;
2671 else
2672 return MS_REG_READ(AR, gpio) != 0;
Sujithf1dc5602008-10-29 10:16:30 +05302673}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002674EXPORT_SYMBOL(ath9k_hw_gpio_get);
Sujithf1dc5602008-10-29 10:16:30 +05302675
Sujithcbe61d82009-02-09 13:27:12 +05302676void ath9k_hw_cfg_output(struct ath_hw *ah, u32 gpio,
Sujithf1dc5602008-10-29 10:16:30 +05302677 u32 ah_signal_type)
2678{
2679 u32 gpio_shift;
2680
Sujith88c1f4f2010-06-30 14:46:31 +05302681 if (AR_DEVID_7010(ah)) {
2682 gpio_shift = gpio;
2683 REG_RMW(ah, AR7010_GPIO_OE,
2684 (AR7010_GPIO_OE_AS_OUTPUT << gpio_shift),
2685 (AR7010_GPIO_OE_MASK << gpio_shift));
2686 return;
2687 }
2688
Sujithf1dc5602008-10-29 10:16:30 +05302689 ath9k_hw_gpio_cfg_output_mux(ah, gpio, ah_signal_type);
Sujithf1dc5602008-10-29 10:16:30 +05302690 gpio_shift = 2 * gpio;
Sujithf1dc5602008-10-29 10:16:30 +05302691 REG_RMW(ah,
2692 AR_GPIO_OE_OUT,
2693 (AR_GPIO_OE_OUT_DRV_ALL << gpio_shift),
2694 (AR_GPIO_OE_OUT_DRV << gpio_shift));
2695}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002696EXPORT_SYMBOL(ath9k_hw_cfg_output);
Sujithf1dc5602008-10-29 10:16:30 +05302697
Sujithcbe61d82009-02-09 13:27:12 +05302698void ath9k_hw_set_gpio(struct ath_hw *ah, u32 gpio, u32 val)
Sujithf1dc5602008-10-29 10:16:30 +05302699{
Sujith88c1f4f2010-06-30 14:46:31 +05302700 if (AR_DEVID_7010(ah)) {
2701 val = val ? 0 : 1;
2702 REG_RMW(ah, AR7010_GPIO_OUT, ((val&1) << gpio),
2703 AR_GPIO_BIT(gpio));
2704 return;
2705 }
2706
Sujith5b5fa352010-03-17 14:25:15 +05302707 if (AR_SREV_9271(ah))
2708 val = ~val;
2709
Sujithf1dc5602008-10-29 10:16:30 +05302710 REG_RMW(ah, AR_GPIO_IN_OUT, ((val & 1) << gpio),
2711 AR_GPIO_BIT(gpio));
2712}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002713EXPORT_SYMBOL(ath9k_hw_set_gpio);
Sujithf1dc5602008-10-29 10:16:30 +05302714
Sujithcbe61d82009-02-09 13:27:12 +05302715void ath9k_hw_setantenna(struct ath_hw *ah, u32 antenna)
Sujithf1dc5602008-10-29 10:16:30 +05302716{
2717 REG_WRITE(ah, AR_DEF_ANTENNA, (antenna & 0x7));
2718}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002719EXPORT_SYMBOL(ath9k_hw_setantenna);
Sujithf1dc5602008-10-29 10:16:30 +05302720
Sujithf1dc5602008-10-29 10:16:30 +05302721/*********************/
2722/* General Operation */
2723/*********************/
2724
Sujithcbe61d82009-02-09 13:27:12 +05302725u32 ath9k_hw_getrxfilter(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302726{
2727 u32 bits = REG_READ(ah, AR_RX_FILTER);
2728 u32 phybits = REG_READ(ah, AR_PHY_ERR);
2729
2730 if (phybits & AR_PHY_ERR_RADAR)
2731 bits |= ATH9K_RX_FILTER_PHYRADAR;
2732 if (phybits & (AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING))
2733 bits |= ATH9K_RX_FILTER_PHYERR;
2734
2735 return bits;
2736}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002737EXPORT_SYMBOL(ath9k_hw_getrxfilter);
Sujithf1dc5602008-10-29 10:16:30 +05302738
Sujithcbe61d82009-02-09 13:27:12 +05302739void ath9k_hw_setrxfilter(struct ath_hw *ah, u32 bits)
Sujithf1dc5602008-10-29 10:16:30 +05302740{
2741 u32 phybits;
2742
Sujith7d0d0df2010-04-16 11:53:57 +05302743 ENABLE_REGWRITE_BUFFER(ah);
2744
Sujith Manoharana4a29542012-09-10 09:20:03 +05302745 if (AR_SREV_9462(ah) || AR_SREV_9565(ah))
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05302746 bits |= ATH9K_RX_FILTER_CONTROL_WRAPPER;
2747
Sujith7ea310b2009-09-03 12:08:43 +05302748 REG_WRITE(ah, AR_RX_FILTER, bits);
2749
Sujithf1dc5602008-10-29 10:16:30 +05302750 phybits = 0;
2751 if (bits & ATH9K_RX_FILTER_PHYRADAR)
2752 phybits |= AR_PHY_ERR_RADAR;
2753 if (bits & ATH9K_RX_FILTER_PHYERR)
2754 phybits |= AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING;
2755 REG_WRITE(ah, AR_PHY_ERR, phybits);
2756
2757 if (phybits)
Felix Fietkauca7a4de2011-03-23 20:57:26 +01002758 REG_SET_BIT(ah, AR_RXCFG, AR_RXCFG_ZLFDMA);
Sujithf1dc5602008-10-29 10:16:30 +05302759 else
Felix Fietkauca7a4de2011-03-23 20:57:26 +01002760 REG_CLR_BIT(ah, AR_RXCFG, AR_RXCFG_ZLFDMA);
Sujith7d0d0df2010-04-16 11:53:57 +05302761
2762 REGWRITE_BUFFER_FLUSH(ah);
Sujithf1dc5602008-10-29 10:16:30 +05302763}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002764EXPORT_SYMBOL(ath9k_hw_setrxfilter);
Sujithf1dc5602008-10-29 10:16:30 +05302765
Sujithcbe61d82009-02-09 13:27:12 +05302766bool ath9k_hw_phy_disable(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302767{
Rajkumar Manoharan99922a42012-06-04 16:28:31 +05302768 if (ath9k_hw_mci_is_enabled(ah))
2769 ar9003_mci_bt_gain_ctrl(ah);
2770
Senthil Balasubramanian63a75b92009-09-18 15:07:03 +05302771 if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_WARM))
2772 return false;
2773
2774 ath9k_hw_init_pll(ah, NULL);
Felix Fietkau8efa7a82012-03-14 16:40:23 +01002775 ah->htc_reset_init = true;
Senthil Balasubramanian63a75b92009-09-18 15:07:03 +05302776 return true;
Sujithf1dc5602008-10-29 10:16:30 +05302777}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002778EXPORT_SYMBOL(ath9k_hw_phy_disable);
Sujithf1dc5602008-10-29 10:16:30 +05302779
Sujithcbe61d82009-02-09 13:27:12 +05302780bool ath9k_hw_disable(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302781{
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -07002782 if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
Sujithf1dc5602008-10-29 10:16:30 +05302783 return false;
2784
Senthil Balasubramanian63a75b92009-09-18 15:07:03 +05302785 if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_COLD))
2786 return false;
2787
2788 ath9k_hw_init_pll(ah, NULL);
2789 return true;
Sujithf1dc5602008-10-29 10:16:30 +05302790}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002791EXPORT_SYMBOL(ath9k_hw_disable);
Sujithf1dc5602008-10-29 10:16:30 +05302792
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002793static int get_antenna_gain(struct ath_hw *ah, struct ath9k_channel *chan)
Sujithf1dc5602008-10-29 10:16:30 +05302794{
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002795 enum eeprom_param gain_param;
Felix Fietkau9c204b42011-07-27 15:01:05 +02002796
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002797 if (IS_CHAN_2GHZ(chan))
2798 gain_param = EEP_ANTENNA_GAIN_2G;
2799 else
2800 gain_param = EEP_ANTENNA_GAIN_5G;
Sujithf1dc5602008-10-29 10:16:30 +05302801
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002802 return ah->eep_ops->get_eeprom(ah, gain_param);
2803}
2804
Gabor Juhos64ea57d2012-04-15 20:38:05 +02002805void ath9k_hw_apply_txpower(struct ath_hw *ah, struct ath9k_channel *chan,
2806 bool test)
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002807{
2808 struct ath_regulatory *reg = ath9k_hw_regulatory(ah);
2809 struct ieee80211_channel *channel;
2810 int chan_pwr, new_pwr, max_gain;
2811 int ant_gain, ant_reduction = 0;
2812
2813 if (!chan)
2814 return;
2815
2816 channel = chan->chan;
2817 chan_pwr = min_t(int, channel->max_power * 2, MAX_RATE_POWER);
2818 new_pwr = min_t(int, chan_pwr, reg->power_limit);
2819 max_gain = chan_pwr - new_pwr + channel->max_antenna_gain * 2;
2820
2821 ant_gain = get_antenna_gain(ah, chan);
2822 if (ant_gain > max_gain)
2823 ant_reduction = ant_gain - max_gain;
Sujithf1dc5602008-10-29 10:16:30 +05302824
Vasanthakumar Thiagarajan8fbff4b2009-05-08 17:54:51 -07002825 ah->eep_ops->set_txpower(ah, chan,
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002826 ath9k_regd_get_ctl(reg, chan),
Gabor Juhos64ea57d2012-04-15 20:38:05 +02002827 ant_reduction, new_pwr, test);
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002828}
2829
2830void ath9k_hw_set_txpowerlimit(struct ath_hw *ah, u32 limit, bool test)
2831{
2832 struct ath_regulatory *reg = ath9k_hw_regulatory(ah);
2833 struct ath9k_channel *chan = ah->curchan;
2834 struct ieee80211_channel *channel = chan->chan;
2835
Dan Carpenter48ef5c42011-10-17 10:28:23 +03002836 reg->power_limit = min_t(u32, limit, MAX_RATE_POWER);
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002837 if (test)
2838 channel->max_power = MAX_RATE_POWER / 2;
2839
Gabor Juhos64ea57d2012-04-15 20:38:05 +02002840 ath9k_hw_apply_txpower(ah, chan, test);
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002841
2842 if (test)
2843 channel->max_power = DIV_ROUND_UP(reg->max_power_level, 2);
Sujithf1dc5602008-10-29 10:16:30 +05302844}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002845EXPORT_SYMBOL(ath9k_hw_set_txpowerlimit);
Sujithf1dc5602008-10-29 10:16:30 +05302846
Sujithcbe61d82009-02-09 13:27:12 +05302847void ath9k_hw_setopmode(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302848{
Sujith2660b812009-02-09 13:27:26 +05302849 ath9k_hw_set_operating_mode(ah, ah->opmode);
Sujithf1dc5602008-10-29 10:16:30 +05302850}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002851EXPORT_SYMBOL(ath9k_hw_setopmode);
Sujithf1dc5602008-10-29 10:16:30 +05302852
Sujithcbe61d82009-02-09 13:27:12 +05302853void ath9k_hw_setmcastfilter(struct ath_hw *ah, u32 filter0, u32 filter1)
Sujithf1dc5602008-10-29 10:16:30 +05302854{
2855 REG_WRITE(ah, AR_MCAST_FIL0, filter0);
2856 REG_WRITE(ah, AR_MCAST_FIL1, filter1);
2857}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002858EXPORT_SYMBOL(ath9k_hw_setmcastfilter);
Sujithf1dc5602008-10-29 10:16:30 +05302859
Luis R. Rodriguezf2b21432009-09-10 08:50:20 -07002860void ath9k_hw_write_associd(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302861{
Luis R. Rodriguez15107182009-09-10 09:22:37 -07002862 struct ath_common *common = ath9k_hw_common(ah);
2863
2864 REG_WRITE(ah, AR_BSS_ID0, get_unaligned_le32(common->curbssid));
2865 REG_WRITE(ah, AR_BSS_ID1, get_unaligned_le16(common->curbssid + 4) |
2866 ((common->curaid & 0x3fff) << AR_BSS_ID1_AID_S));
Sujithf1dc5602008-10-29 10:16:30 +05302867}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002868EXPORT_SYMBOL(ath9k_hw_write_associd);
Sujithf1dc5602008-10-29 10:16:30 +05302869
Benoit Papillault1c0fc652010-04-16 00:07:26 +02002870#define ATH9K_MAX_TSF_READ 10
2871
Sujithcbe61d82009-02-09 13:27:12 +05302872u64 ath9k_hw_gettsf64(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302873{
Benoit Papillault1c0fc652010-04-16 00:07:26 +02002874 u32 tsf_lower, tsf_upper1, tsf_upper2;
2875 int i;
Sujithf1dc5602008-10-29 10:16:30 +05302876
Benoit Papillault1c0fc652010-04-16 00:07:26 +02002877 tsf_upper1 = REG_READ(ah, AR_TSF_U32);
2878 for (i = 0; i < ATH9K_MAX_TSF_READ; i++) {
2879 tsf_lower = REG_READ(ah, AR_TSF_L32);
2880 tsf_upper2 = REG_READ(ah, AR_TSF_U32);
2881 if (tsf_upper2 == tsf_upper1)
2882 break;
2883 tsf_upper1 = tsf_upper2;
2884 }
Sujithf1dc5602008-10-29 10:16:30 +05302885
Benoit Papillault1c0fc652010-04-16 00:07:26 +02002886 WARN_ON( i == ATH9K_MAX_TSF_READ );
2887
2888 return (((u64)tsf_upper1 << 32) | tsf_lower);
Sujithf1dc5602008-10-29 10:16:30 +05302889}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002890EXPORT_SYMBOL(ath9k_hw_gettsf64);
Sujithf1dc5602008-10-29 10:16:30 +05302891
Sujithcbe61d82009-02-09 13:27:12 +05302892void ath9k_hw_settsf64(struct ath_hw *ah, u64 tsf64)
Alina Friedrichsen27abe062009-01-23 05:44:21 +01002893{
Alina Friedrichsen27abe062009-01-23 05:44:21 +01002894 REG_WRITE(ah, AR_TSF_L32, tsf64 & 0xffffffff);
Alina Friedrichsenb9a16192009-03-02 23:28:38 +01002895 REG_WRITE(ah, AR_TSF_U32, (tsf64 >> 32) & 0xffffffff);
Alina Friedrichsen27abe062009-01-23 05:44:21 +01002896}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002897EXPORT_SYMBOL(ath9k_hw_settsf64);
Alina Friedrichsen27abe062009-01-23 05:44:21 +01002898
Sujithcbe61d82009-02-09 13:27:12 +05302899void ath9k_hw_reset_tsf(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302900{
Gabor Juhosf9b604f2009-06-21 00:02:15 +02002901 if (!ath9k_hw_wait(ah, AR_SLP32_MODE, AR_SLP32_TSF_WRITE_STATUS, 0,
2902 AH_TSF_WRITE_TIMEOUT))
Joe Perchesd2182b62011-12-15 14:55:53 -08002903 ath_dbg(ath9k_hw_common(ah), RESET,
Joe Perches226afe62010-12-02 19:12:37 -08002904 "AR_SLP32_TSF_WRITE_STATUS limit exceeded\n");
Gabor Juhosf9b604f2009-06-21 00:02:15 +02002905
Sujithf1dc5602008-10-29 10:16:30 +05302906 REG_WRITE(ah, AR_RESET_TSF, AR_RESET_TSF_ONCE);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002907}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002908EXPORT_SYMBOL(ath9k_hw_reset_tsf);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002909
Sujith Manoharan60ca9f82012-07-17 17:15:37 +05302910void ath9k_hw_set_tsfadjust(struct ath_hw *ah, bool set)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002911{
Sujith Manoharan60ca9f82012-07-17 17:15:37 +05302912 if (set)
Sujith2660b812009-02-09 13:27:26 +05302913 ah->misc_mode |= AR_PCU_TX_ADD_TSF;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002914 else
Sujith2660b812009-02-09 13:27:26 +05302915 ah->misc_mode &= ~AR_PCU_TX_ADD_TSF;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002916}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002917EXPORT_SYMBOL(ath9k_hw_set_tsfadjust);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002918
Felix Fietkaue4744ec2013-10-11 23:31:01 +02002919void ath9k_hw_set11nmac2040(struct ath_hw *ah, struct ath9k_channel *chan)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002920{
Sujithf1dc5602008-10-29 10:16:30 +05302921 u32 macmode;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002922
Felix Fietkaue4744ec2013-10-11 23:31:01 +02002923 if (IS_CHAN_HT40(chan) && !ah->config.cwm_ignore_extcca)
Sujithf1dc5602008-10-29 10:16:30 +05302924 macmode = AR_2040_JOINED_RX_CLEAR;
2925 else
2926 macmode = 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002927
Sujithf1dc5602008-10-29 10:16:30 +05302928 REG_WRITE(ah, AR_2040_MODE, macmode);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002929}
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302930
2931/* HW Generic timers configuration */
2932
2933static const struct ath_gen_timer_configuration gen_tmr_configuration[] =
2934{
2935 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2936 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2937 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2938 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2939 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2940 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2941 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2942 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2943 {AR_NEXT_NDP2_TIMER, AR_NDP2_PERIOD, AR_NDP2_TIMER_MODE, 0x0001},
2944 {AR_NEXT_NDP2_TIMER + 1*4, AR_NDP2_PERIOD + 1*4,
2945 AR_NDP2_TIMER_MODE, 0x0002},
2946 {AR_NEXT_NDP2_TIMER + 2*4, AR_NDP2_PERIOD + 2*4,
2947 AR_NDP2_TIMER_MODE, 0x0004},
2948 {AR_NEXT_NDP2_TIMER + 3*4, AR_NDP2_PERIOD + 3*4,
2949 AR_NDP2_TIMER_MODE, 0x0008},
2950 {AR_NEXT_NDP2_TIMER + 4*4, AR_NDP2_PERIOD + 4*4,
2951 AR_NDP2_TIMER_MODE, 0x0010},
2952 {AR_NEXT_NDP2_TIMER + 5*4, AR_NDP2_PERIOD + 5*4,
2953 AR_NDP2_TIMER_MODE, 0x0020},
2954 {AR_NEXT_NDP2_TIMER + 6*4, AR_NDP2_PERIOD + 6*4,
2955 AR_NDP2_TIMER_MODE, 0x0040},
2956 {AR_NEXT_NDP2_TIMER + 7*4, AR_NDP2_PERIOD + 7*4,
2957 AR_NDP2_TIMER_MODE, 0x0080}
2958};
2959
2960/* HW generic timer primitives */
2961
Felix Fietkaudd347f22011-03-22 21:54:17 +01002962u32 ath9k_hw_gettsf32(struct ath_hw *ah)
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302963{
2964 return REG_READ(ah, AR_TSF_L32);
2965}
Felix Fietkaudd347f22011-03-22 21:54:17 +01002966EXPORT_SYMBOL(ath9k_hw_gettsf32);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302967
Sujith Manoharanf4c34af2014-11-16 06:11:03 +05302968void ath9k_hw_gen_timer_start_tsf2(struct ath_hw *ah)
2969{
2970 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
2971
2972 if (timer_table->tsf2_enabled) {
2973 REG_SET_BIT(ah, AR_DIRECT_CONNECT, AR_DC_AP_STA_EN);
2974 REG_SET_BIT(ah, AR_RESET_TSF, AR_RESET_TSF2_ONCE);
2975 }
2976}
2977
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302978struct ath_gen_timer *ath_gen_timer_alloc(struct ath_hw *ah,
2979 void (*trigger)(void *),
2980 void (*overflow)(void *),
2981 void *arg,
2982 u8 timer_index)
2983{
2984 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
2985 struct ath_gen_timer *timer;
2986
Felix Fietkauc67ce332013-12-14 18:03:38 +01002987 if ((timer_index < AR_FIRST_NDP_TIMER) ||
Sujith Manoharanf4c34af2014-11-16 06:11:03 +05302988 (timer_index >= ATH_MAX_GEN_TIMER))
2989 return NULL;
2990
2991 if ((timer_index > AR_FIRST_NDP_TIMER) &&
2992 !AR_SREV_9300_20_OR_LATER(ah))
Felix Fietkauc67ce332013-12-14 18:03:38 +01002993 return NULL;
2994
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302995 timer = kzalloc(sizeof(struct ath_gen_timer), GFP_KERNEL);
Joe Perches14f8dc42013-02-07 11:46:27 +00002996 if (timer == NULL)
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302997 return NULL;
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302998
2999 /* allocate a hardware generic timer slot */
3000 timer_table->timers[timer_index] = timer;
3001 timer->index = timer_index;
3002 timer->trigger = trigger;
3003 timer->overflow = overflow;
3004 timer->arg = arg;
3005
Sujith Manoharanf4c34af2014-11-16 06:11:03 +05303006 if ((timer_index > AR_FIRST_NDP_TIMER) && !timer_table->tsf2_enabled) {
3007 timer_table->tsf2_enabled = true;
3008 ath9k_hw_gen_timer_start_tsf2(ah);
3009 }
3010
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303011 return timer;
3012}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04003013EXPORT_SYMBOL(ath_gen_timer_alloc);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303014
Luis R. Rodriguezcd9bf682009-09-13 02:08:34 -07003015void ath9k_hw_gen_timer_start(struct ath_hw *ah,
3016 struct ath_gen_timer *timer,
Felix Fietkauc67ce332013-12-14 18:03:38 +01003017 u32 timer_next,
Luis R. Rodriguezcd9bf682009-09-13 02:08:34 -07003018 u32 timer_period)
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303019{
3020 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
Felix Fietkauc67ce332013-12-14 18:03:38 +01003021 u32 mask = 0;
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303022
Felix Fietkauc67ce332013-12-14 18:03:38 +01003023 timer_table->timer_mask |= BIT(timer->index);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303024
3025 /*
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303026 * Program generic timer registers
3027 */
3028 REG_WRITE(ah, gen_tmr_configuration[timer->index].next_addr,
3029 timer_next);
3030 REG_WRITE(ah, gen_tmr_configuration[timer->index].period_addr,
3031 timer_period);
3032 REG_SET_BIT(ah, gen_tmr_configuration[timer->index].mode_addr,
3033 gen_tmr_configuration[timer->index].mode_mask);
3034
Sujith Manoharana4a29542012-09-10 09:20:03 +05303035 if (AR_SREV_9462(ah) || AR_SREV_9565(ah)) {
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05303036 /*
Rajkumar Manoharan423e38e2011-10-13 11:00:44 +05303037 * Starting from AR9462, each generic timer can select which tsf
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05303038 * to use. But we still follow the old rule, 0 - 7 use tsf and
3039 * 8 - 15 use tsf2.
3040 */
3041 if ((timer->index < AR_GEN_TIMER_BANK_1_LEN))
3042 REG_CLR_BIT(ah, AR_MAC_PCU_GEN_TIMER_TSF_SEL,
3043 (1 << timer->index));
3044 else
3045 REG_SET_BIT(ah, AR_MAC_PCU_GEN_TIMER_TSF_SEL,
3046 (1 << timer->index));
3047 }
3048
Felix Fietkauc67ce332013-12-14 18:03:38 +01003049 if (timer->trigger)
3050 mask |= SM(AR_GENTMR_BIT(timer->index),
3051 AR_IMR_S5_GENTIMER_TRIG);
3052 if (timer->overflow)
3053 mask |= SM(AR_GENTMR_BIT(timer->index),
3054 AR_IMR_S5_GENTIMER_THRESH);
3055
3056 REG_SET_BIT(ah, AR_IMR_S5, mask);
3057
3058 if ((ah->imask & ATH9K_INT_GENTIMER) == 0) {
3059 ah->imask |= ATH9K_INT_GENTIMER;
3060 ath9k_hw_set_interrupts(ah);
3061 }
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303062}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04003063EXPORT_SYMBOL(ath9k_hw_gen_timer_start);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303064
Luis R. Rodriguezcd9bf682009-09-13 02:08:34 -07003065void ath9k_hw_gen_timer_stop(struct ath_hw *ah, struct ath_gen_timer *timer)
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303066{
3067 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
3068
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303069 /* Clear generic timer enable bits. */
3070 REG_CLR_BIT(ah, gen_tmr_configuration[timer->index].mode_addr,
3071 gen_tmr_configuration[timer->index].mode_mask);
3072
Sujith Manoharanb7f59762012-09-11 10:46:24 +05303073 if (AR_SREV_9462(ah) || AR_SREV_9565(ah)) {
3074 /*
3075 * Need to switch back to TSF if it was using TSF2.
3076 */
3077 if ((timer->index >= AR_GEN_TIMER_BANK_1_LEN)) {
3078 REG_CLR_BIT(ah, AR_MAC_PCU_GEN_TIMER_TSF_SEL,
3079 (1 << timer->index));
3080 }
3081 }
3082
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303083 /* Disable both trigger and thresh interrupt masks */
3084 REG_CLR_BIT(ah, AR_IMR_S5,
3085 (SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_THRESH) |
3086 SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_TRIG)));
3087
Felix Fietkauc67ce332013-12-14 18:03:38 +01003088 timer_table->timer_mask &= ~BIT(timer->index);
3089
3090 if (timer_table->timer_mask == 0) {
3091 ah->imask &= ~ATH9K_INT_GENTIMER;
3092 ath9k_hw_set_interrupts(ah);
3093 }
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303094}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04003095EXPORT_SYMBOL(ath9k_hw_gen_timer_stop);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303096
3097void ath_gen_timer_free(struct ath_hw *ah, struct ath_gen_timer *timer)
3098{
3099 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
3100
3101 /* free the hardware generic timer slot */
3102 timer_table->timers[timer->index] = NULL;
3103 kfree(timer);
3104}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04003105EXPORT_SYMBOL(ath_gen_timer_free);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303106
3107/*
3108 * Generic Timer Interrupts handling
3109 */
3110void ath_gen_timer_isr(struct ath_hw *ah)
3111{
3112 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
3113 struct ath_gen_timer *timer;
Felix Fietkauc67ce332013-12-14 18:03:38 +01003114 unsigned long trigger_mask, thresh_mask;
3115 unsigned int index;
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303116
3117 /* get hardware generic timer interrupt status */
3118 trigger_mask = ah->intr_gen_timer_trigger;
3119 thresh_mask = ah->intr_gen_timer_thresh;
Felix Fietkauc67ce332013-12-14 18:03:38 +01003120 trigger_mask &= timer_table->timer_mask;
3121 thresh_mask &= timer_table->timer_mask;
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303122
Felix Fietkauc67ce332013-12-14 18:03:38 +01003123 for_each_set_bit(index, &thresh_mask, ARRAY_SIZE(timer_table->timers)) {
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303124 timer = timer_table->timers[index];
Felix Fietkauc67ce332013-12-14 18:03:38 +01003125 if (!timer)
3126 continue;
3127 if (!timer->overflow)
3128 continue;
Felix Fietkaua6a172b2013-12-20 16:18:45 +01003129
3130 trigger_mask &= ~BIT(index);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303131 timer->overflow(timer->arg);
3132 }
3133
Felix Fietkauc67ce332013-12-14 18:03:38 +01003134 for_each_set_bit(index, &trigger_mask, ARRAY_SIZE(timer_table->timers)) {
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303135 timer = timer_table->timers[index];
Felix Fietkauc67ce332013-12-14 18:03:38 +01003136 if (!timer)
3137 continue;
3138 if (!timer->trigger)
3139 continue;
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303140 timer->trigger(timer->arg);
3141 }
3142}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04003143EXPORT_SYMBOL(ath_gen_timer_isr);
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04003144
Sujith05020d22010-03-17 14:25:23 +05303145/********/
3146/* HTC */
3147/********/
3148
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04003149static struct {
3150 u32 version;
3151 const char * name;
3152} ath_mac_bb_names[] = {
3153 /* Devices with external radios */
3154 { AR_SREV_VERSION_5416_PCI, "5416" },
3155 { AR_SREV_VERSION_5416_PCIE, "5418" },
3156 { AR_SREV_VERSION_9100, "9100" },
3157 { AR_SREV_VERSION_9160, "9160" },
3158 /* Single-chip solutions */
3159 { AR_SREV_VERSION_9280, "9280" },
3160 { AR_SREV_VERSION_9285, "9285" },
Luis R. Rodriguez11158472009-10-27 12:59:35 -04003161 { AR_SREV_VERSION_9287, "9287" },
3162 { AR_SREV_VERSION_9271, "9271" },
Luis R. Rodriguezec839032010-04-15 17:39:20 -04003163 { AR_SREV_VERSION_9300, "9300" },
Gabor Juhos2c8e5932011-06-21 11:23:21 +02003164 { AR_SREV_VERSION_9330, "9330" },
Florian Fainelli397e5d52011-08-25 21:33:48 +02003165 { AR_SREV_VERSION_9340, "9340" },
Senthil Balasubramanian8f06ca22011-04-01 17:16:33 +05303166 { AR_SREV_VERSION_9485, "9485" },
Rajkumar Manoharan423e38e2011-10-13 11:00:44 +05303167 { AR_SREV_VERSION_9462, "9462" },
Gabor Juhos485124c2012-07-03 19:13:19 +02003168 { AR_SREV_VERSION_9550, "9550" },
Sujith Manoharan77fac462012-09-11 20:09:18 +05303169 { AR_SREV_VERSION_9565, "9565" },
Sujith Manoharanc08148b2014-03-17 15:02:46 +05303170 { AR_SREV_VERSION_9531, "9531" },
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04003171};
3172
3173/* For devices with external radios */
3174static struct {
3175 u16 version;
3176 const char * name;
3177} ath_rf_names[] = {
3178 { 0, "5133" },
3179 { AR_RAD5133_SREV_MAJOR, "5133" },
3180 { AR_RAD5122_SREV_MAJOR, "5122" },
3181 { AR_RAD2133_SREV_MAJOR, "2133" },
3182 { AR_RAD2122_SREV_MAJOR, "2122" }
3183};
3184
3185/*
3186 * Return the MAC/BB name. "????" is returned if the MAC/BB is unknown.
3187 */
Luis R. Rodriguezf934c4d2009-10-27 12:59:34 -04003188static const char *ath9k_hw_mac_bb_name(u32 mac_bb_version)
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04003189{
3190 int i;
3191
3192 for (i=0; i<ARRAY_SIZE(ath_mac_bb_names); i++) {
3193 if (ath_mac_bb_names[i].version == mac_bb_version) {
3194 return ath_mac_bb_names[i].name;
3195 }
3196 }
3197
3198 return "????";
3199}
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04003200
3201/*
3202 * Return the RF name. "????" is returned if the RF is unknown.
3203 * Used for devices with external radios.
3204 */
Luis R. Rodriguezf934c4d2009-10-27 12:59:34 -04003205static const char *ath9k_hw_rf_name(u16 rf_version)
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04003206{
3207 int i;
3208
3209 for (i=0; i<ARRAY_SIZE(ath_rf_names); i++) {
3210 if (ath_rf_names[i].version == rf_version) {
3211 return ath_rf_names[i].name;
3212 }
3213 }
3214
3215 return "????";
3216}
Luis R. Rodriguezf934c4d2009-10-27 12:59:34 -04003217
3218void ath9k_hw_name(struct ath_hw *ah, char *hw_name, size_t len)
3219{
3220 int used;
3221
3222 /* chipsets >= AR9280 are single-chip */
Felix Fietkau7a370812010-09-22 12:34:52 +02003223 if (AR_SREV_9280_20_OR_LATER(ah)) {
Zefir Kurtisi5e88ba62013-09-05 14:11:57 +02003224 used = scnprintf(hw_name, len,
3225 "Atheros AR%s Rev:%x",
3226 ath9k_hw_mac_bb_name(ah->hw_version.macVersion),
3227 ah->hw_version.macRev);
Luis R. Rodriguezf934c4d2009-10-27 12:59:34 -04003228 }
3229 else {
Zefir Kurtisi5e88ba62013-09-05 14:11:57 +02003230 used = scnprintf(hw_name, len,
3231 "Atheros AR%s MAC/BB Rev:%x AR%s RF Rev:%x",
3232 ath9k_hw_mac_bb_name(ah->hw_version.macVersion),
3233 ah->hw_version.macRev,
3234 ath9k_hw_rf_name((ah->hw_version.analog5GhzRev
3235 & AR_RADIO_SREV_MAJOR)),
3236 ah->hw_version.phyRev);
Luis R. Rodriguezf934c4d2009-10-27 12:59:34 -04003237 }
3238
3239 hw_name[used] = '\0';
3240}
3241EXPORT_SYMBOL(ath9k_hw_name);