blob: f82936a2fccec4f5e0ff7a2df64c2b44d3c064de [file] [log] [blame]
Ben Widawsky254f9652012-06-04 14:42:42 -07001/*
2 * Copyright © 2011-2012 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Ben Widawsky <ben@bwidawsk.net>
25 *
26 */
27
28/*
29 * This file implements HW context support. On gen5+ a HW context consists of an
30 * opaque GPU object which is referenced at times of context saves and restores.
31 * With RC6 enabled, the context is also referenced as the GPU enters and exists
32 * from RC6 (GPU has it's own internal power context, except on gen5). Though
33 * something like a context does exist for the media ring, the code only
34 * supports contexts for the render ring.
35 *
36 * In software, there is a distinction between contexts created by the user,
37 * and the default HW context. The default HW context is used by GPU clients
38 * that do not request setup of their own hardware context. The default
39 * context's state is never restored to help prevent programming errors. This
40 * would happen if a client ran and piggy-backed off another clients GPU state.
41 * The default context only exists to give the GPU some offset to load as the
42 * current to invoke a save of the context we actually care about. In fact, the
43 * code could likely be constructed, albeit in a more complicated fashion, to
44 * never use the default context, though that limits the driver's ability to
45 * swap out, and/or destroy other contexts.
46 *
47 * All other contexts are created as a request by the GPU client. These contexts
48 * store GPU state, and thus allow GPU clients to not re-emit state (and
49 * potentially query certain state) at any time. The kernel driver makes
50 * certain that the appropriate commands are inserted.
51 *
52 * The context life cycle is semi-complicated in that context BOs may live
53 * longer than the context itself because of the way the hardware, and object
54 * tracking works. Below is a very crude representation of the state machine
55 * describing the context life.
56 * refcount pincount active
57 * S0: initial state 0 0 0
58 * S1: context created 1 0 0
59 * S2: context is currently running 2 1 X
60 * S3: GPU referenced, but not current 2 0 1
61 * S4: context is current, but destroyed 1 1 0
62 * S5: like S3, but destroyed 1 0 1
63 *
64 * The most common (but not all) transitions:
65 * S0->S1: client creates a context
66 * S1->S2: client submits execbuf with context
67 * S2->S3: other clients submits execbuf with context
68 * S3->S1: context object was retired
69 * S3->S2: clients submits another execbuf
70 * S2->S4: context destroy called with current context
71 * S3->S5->S0: destroy path
72 * S4->S5->S0: destroy path on current context
73 *
74 * There are two confusing terms used above:
75 * The "current context" means the context which is currently running on the
Damien Lespiau508842a2013-08-30 14:40:26 +010076 * GPU. The GPU has loaded its state already and has stored away the gtt
Ben Widawsky254f9652012-06-04 14:42:42 -070077 * offset of the BO. The GPU is not actively referencing the data at this
78 * offset, but it will on the next context switch. The only way to avoid this
79 * is to do a GPU reset.
80 *
81 * An "active context' is one which was previously the "current context" and is
82 * on the active list waiting for the next context switch to occur. Until this
83 * happens, the object must remain at the same gtt offset. It is therefore
84 * possible to destroy a context, but it is still active.
85 *
86 */
87
David Howells760285e2012-10-02 18:01:07 +010088#include <drm/drmP.h>
89#include <drm/i915_drm.h>
Ben Widawsky254f9652012-06-04 14:42:42 -070090#include "i915_drv.h"
Daniele Ceraolo Spurio198c9742014-11-10 13:44:31 +000091#include "i915_trace.h"
Ben Widawsky254f9652012-06-04 14:42:42 -070092
Chris Wilsonb2e862d2016-04-28 09:56:41 +010093#define ALL_L3_SLICES(dev) (1 << NUM_L3_SLICES(dev)) - 1
94
Ben Widawsky40521052012-06-04 14:42:43 -070095/* This is a HW constraint. The value below is the largest known requirement
96 * I've seen in a spec to date, and that was a workaround for a non-shipping
97 * part. It should be safe to decrease this, but it's more future proof as is.
98 */
Ben Widawskyb731d332013-12-06 14:10:59 -080099#define GEN6_CONTEXT_ALIGN (64<<10)
100#define GEN7_CONTEXT_ALIGN 4096
Ben Widawsky40521052012-06-04 14:42:43 -0700101
Chris Wilsonc0336662016-05-06 15:40:21 +0100102static size_t get_context_alignment(struct drm_i915_private *dev_priv)
Ben Widawskyb731d332013-12-06 14:10:59 -0800103{
Chris Wilsonc0336662016-05-06 15:40:21 +0100104 if (IS_GEN6(dev_priv))
Ben Widawskyb731d332013-12-06 14:10:59 -0800105 return GEN6_CONTEXT_ALIGN;
106
107 return GEN7_CONTEXT_ALIGN;
108}
109
Chris Wilsonc0336662016-05-06 15:40:21 +0100110static int get_context_size(struct drm_i915_private *dev_priv)
Ben Widawsky254f9652012-06-04 14:42:42 -0700111{
Ben Widawsky254f9652012-06-04 14:42:42 -0700112 int ret;
113 u32 reg;
114
Chris Wilsonc0336662016-05-06 15:40:21 +0100115 switch (INTEL_GEN(dev_priv)) {
Ben Widawsky254f9652012-06-04 14:42:42 -0700116 case 6:
117 reg = I915_READ(CXT_SIZE);
118 ret = GEN6_CXT_TOTAL_SIZE(reg) * 64;
119 break;
120 case 7:
Ben Widawsky4f91dd62012-07-18 10:10:09 -0700121 reg = I915_READ(GEN7_CXT_SIZE);
Chris Wilsonc0336662016-05-06 15:40:21 +0100122 if (IS_HASWELL(dev_priv))
Ben Widawskya0de80a2013-06-25 21:53:40 -0700123 ret = HSW_CXT_TOTAL_SIZE;
Ben Widawsky2e4291e2012-07-24 20:47:30 -0700124 else
125 ret = GEN7_CXT_TOTAL_SIZE(reg) * 64;
Ben Widawsky254f9652012-06-04 14:42:42 -0700126 break;
Ben Widawsky88976442013-11-02 21:07:05 -0700127 case 8:
128 ret = GEN8_CXT_TOTAL_SIZE;
129 break;
Ben Widawsky254f9652012-06-04 14:42:42 -0700130 default:
131 BUG();
132 }
133
134 return ret;
135}
136
Mika Kuoppaladce32712013-04-30 13:30:33 +0300137void i915_gem_context_free(struct kref *ctx_ref)
Ben Widawsky40521052012-06-04 14:42:43 -0700138{
Chris Wilsone2efd132016-05-24 14:53:34 +0100139 struct i915_gem_context *ctx = container_of(ctx_ref, typeof(*ctx), ref);
Chris Wilsonbca44d82016-05-24 14:53:41 +0100140 int i;
Ben Widawsky40521052012-06-04 14:42:43 -0700141
Chris Wilson91c8a322016-07-05 10:40:23 +0100142 lockdep_assert_held(&ctx->i915->drm.struct_mutex);
Daniele Ceraolo Spurio198c9742014-11-10 13:44:31 +0000143 trace_i915_context_free(ctx);
Chris Wilson50e046b2016-08-04 07:52:46 +0100144 GEM_BUG_ON(!ctx->closed);
Daniele Ceraolo Spurio198c9742014-11-10 13:44:31 +0000145
Daniel Vetterae6c4802014-08-06 15:04:53 +0200146 i915_ppgtt_put(ctx->ppgtt);
147
Chris Wilsonbca44d82016-05-24 14:53:41 +0100148 for (i = 0; i < I915_NUM_ENGINES; i++) {
149 struct intel_context *ce = &ctx->engine[i];
150
151 if (!ce->state)
152 continue;
153
154 WARN_ON(ce->pin_count);
Chris Wilsondca33ec2016-08-02 22:50:20 +0100155 if (ce->ring)
Chris Wilson7e37f882016-08-02 22:50:21 +0100156 intel_ring_free(ce->ring);
Chris Wilsonbca44d82016-05-24 14:53:41 +0100157
Chris Wilsonf8a7fde2016-10-28 13:58:29 +0100158 __i915_gem_object_release_unless_active(ce->state->obj);
Chris Wilsonbca44d82016-05-24 14:53:41 +0100159 }
160
Chris Wilson562f5d42016-10-28 13:58:54 +0100161 kfree(ctx->name);
Chris Wilsonc84455b2016-08-15 10:49:08 +0100162 put_pid(ctx->pid);
Ben Widawskyc7c48df2013-12-06 14:11:15 -0800163 list_del(&ctx->link);
Chris Wilson5d1808e2016-04-28 09:56:51 +0100164
165 ida_simple_remove(&ctx->i915->context_hw_ida, ctx->hw_id);
Ben Widawsky40521052012-06-04 14:42:43 -0700166 kfree(ctx);
167}
168
Oscar Mateo8c8579172014-07-24 17:04:14 +0100169struct drm_i915_gem_object *
Oscar Mateoaa0c13d2014-07-03 16:27:58 +0100170i915_gem_alloc_context_obj(struct drm_device *dev, size_t size)
171{
172 struct drm_i915_gem_object *obj;
173 int ret;
174
Chris Wilson499f2692016-05-24 14:53:35 +0100175 lockdep_assert_held(&dev->struct_mutex);
176
Dave Gordond37cd8a2016-04-22 19:14:32 +0100177 obj = i915_gem_object_create(dev, size);
Chris Wilsonfe3db792016-04-25 13:32:13 +0100178 if (IS_ERR(obj))
179 return obj;
Oscar Mateoaa0c13d2014-07-03 16:27:58 +0100180
181 /*
182 * Try to make the context utilize L3 as well as LLC.
183 *
184 * On VLV we don't have L3 controls in the PTEs so we
185 * shouldn't touch the cache level, especially as that
186 * would make the object snooped which might have a
187 * negative performance impact.
Wayne Boyer4d3e9042015-12-08 09:38:52 -0800188 *
189 * Snooping is required on non-llc platforms in execlist
190 * mode, but since all GGTT accesses use PAT entry 0 we
191 * get snooping anyway regardless of cache_level.
192 *
193 * This is only applicable for Ivy Bridge devices since
194 * later platforms don't have L3 control bits in the PTE.
Oscar Mateoaa0c13d2014-07-03 16:27:58 +0100195 */
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +0100196 if (IS_IVYBRIDGE(to_i915(dev))) {
Oscar Mateoaa0c13d2014-07-03 16:27:58 +0100197 ret = i915_gem_object_set_cache_level(obj, I915_CACHE_L3_LLC);
198 /* Failure shouldn't ever happen this early */
199 if (WARN_ON(ret)) {
Chris Wilsonf8c417c2016-07-20 13:31:53 +0100200 i915_gem_object_put(obj);
Oscar Mateoaa0c13d2014-07-03 16:27:58 +0100201 return ERR_PTR(ret);
202 }
203 }
204
205 return obj;
206}
207
Chris Wilson50e046b2016-08-04 07:52:46 +0100208static void i915_ppgtt_close(struct i915_address_space *vm)
209{
210 struct list_head *phases[] = {
211 &vm->active_list,
212 &vm->inactive_list,
213 &vm->unbound_list,
214 NULL,
215 }, **phase;
216
217 GEM_BUG_ON(vm->closed);
218 vm->closed = true;
219
220 for (phase = phases; *phase; phase++) {
221 struct i915_vma *vma, *vn;
222
223 list_for_each_entry_safe(vma, vn, *phase, vm_link)
Chris Wilson3272db52016-08-04 16:32:32 +0100224 if (!i915_vma_is_closed(vma))
Chris Wilson50e046b2016-08-04 07:52:46 +0100225 i915_vma_close(vma);
226 }
227}
228
229static void context_close(struct i915_gem_context *ctx)
230{
231 GEM_BUG_ON(ctx->closed);
232 ctx->closed = true;
233 if (ctx->ppgtt)
234 i915_ppgtt_close(&ctx->ppgtt->base);
235 ctx->file_priv = ERR_PTR(-EBADF);
236 i915_gem_context_put(ctx);
237}
238
Chris Wilson5d1808e2016-04-28 09:56:51 +0100239static int assign_hw_id(struct drm_i915_private *dev_priv, unsigned *out)
240{
241 int ret;
242
243 ret = ida_simple_get(&dev_priv->context_hw_ida,
244 0, MAX_CONTEXT_HW_ID, GFP_KERNEL);
245 if (ret < 0) {
246 /* Contexts are only released when no longer active.
247 * Flush any pending retires to hopefully release some
248 * stale contexts and try again.
249 */
Chris Wilsonc0336662016-05-06 15:40:21 +0100250 i915_gem_retire_requests(dev_priv);
Chris Wilson5d1808e2016-04-28 09:56:51 +0100251 ret = ida_simple_get(&dev_priv->context_hw_ida,
252 0, MAX_CONTEXT_HW_ID, GFP_KERNEL);
253 if (ret < 0)
254 return ret;
255 }
256
257 *out = ret;
258 return 0;
259}
260
Chris Wilsone2efd132016-05-24 14:53:34 +0100261static struct i915_gem_context *
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800262__create_hw_context(struct drm_device *dev,
Daniel Vetteree960be2014-08-06 15:04:45 +0200263 struct drm_i915_file_private *file_priv)
Ben Widawsky40521052012-06-04 14:42:43 -0700264{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100265 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsone2efd132016-05-24 14:53:34 +0100266 struct i915_gem_context *ctx;
Tejun Heoc8c470a2013-02-27 17:04:10 -0800267 int ret;
Ben Widawsky40521052012-06-04 14:42:43 -0700268
Ben Widawskyf94982b2012-11-10 10:56:04 -0800269 ctx = kzalloc(sizeof(*ctx), GFP_KERNEL);
Ben Widawsky146937e2012-06-29 10:30:39 -0700270 if (ctx == NULL)
271 return ERR_PTR(-ENOMEM);
Ben Widawsky40521052012-06-04 14:42:43 -0700272
Chris Wilson5d1808e2016-04-28 09:56:51 +0100273 ret = assign_hw_id(dev_priv, &ctx->hw_id);
274 if (ret) {
275 kfree(ctx);
276 return ERR_PTR(ret);
277 }
278
Mika Kuoppaladce32712013-04-30 13:30:33 +0300279 kref_init(&ctx->ref);
Ben Widawskya33afea2013-09-17 21:12:45 -0700280 list_add_tail(&ctx->link, &dev_priv->context_list);
Chris Wilson9ea4fee2015-05-05 09:17:29 +0100281 ctx->i915 = dev_priv;
Ben Widawsky40521052012-06-04 14:42:43 -0700282
Chris Wilson0cb26a82016-06-24 14:55:53 +0100283 ctx->ggtt_alignment = get_context_alignment(dev_priv);
284
Chris Wilson691e6412014-04-09 09:07:36 +0100285 if (dev_priv->hw_context_size) {
Chris Wilsonbf3783e2016-08-15 10:48:54 +0100286 struct drm_i915_gem_object *obj;
287 struct i915_vma *vma;
288
289 obj = i915_gem_alloc_context_obj(dev,
290 dev_priv->hw_context_size);
Oscar Mateoaa0c13d2014-07-03 16:27:58 +0100291 if (IS_ERR(obj)) {
292 ret = PTR_ERR(obj);
Chris Wilson691e6412014-04-09 09:07:36 +0100293 goto err_out;
294 }
Chris Wilsonbf3783e2016-08-15 10:48:54 +0100295
296 vma = i915_vma_create(obj, &dev_priv->ggtt.base, NULL);
297 if (IS_ERR(vma)) {
298 i915_gem_object_put(obj);
299 ret = PTR_ERR(vma);
300 goto err_out;
301 }
302
303 ctx->engine[RCS].state = vma;
Chris Wilson691e6412014-04-09 09:07:36 +0100304 }
305
306 /* Default context will never have a file_priv */
Chris Wilson562f5d42016-10-28 13:58:54 +0100307 ret = DEFAULT_CONTEXT_HANDLE;
308 if (file_priv) {
Chris Wilson691e6412014-04-09 09:07:36 +0100309 ret = idr_alloc(&file_priv->context_idr, ctx,
Oscar Mateo821d66d2014-07-03 16:28:00 +0100310 DEFAULT_CONTEXT_HANDLE, 0, GFP_KERNEL);
Chris Wilson691e6412014-04-09 09:07:36 +0100311 if (ret < 0)
312 goto err_out;
Chris Wilson562f5d42016-10-28 13:58:54 +0100313 }
314 ctx->user_handle = ret;
Mika Kuoppaladce32712013-04-30 13:30:33 +0300315
316 ctx->file_priv = file_priv;
Chris Wilson562f5d42016-10-28 13:58:54 +0100317 if (file_priv) {
Chris Wilsonc84455b2016-08-15 10:49:08 +0100318 ctx->pid = get_task_pid(current, PIDTYPE_PID);
Chris Wilson562f5d42016-10-28 13:58:54 +0100319 ctx->name = kasprintf(GFP_KERNEL, "%s[%d]/%x",
320 current->comm,
321 pid_nr(ctx->pid),
322 ctx->user_handle);
323 if (!ctx->name) {
324 ret = -ENOMEM;
325 goto err_pid;
326 }
327 }
Chris Wilsonc84455b2016-08-15 10:49:08 +0100328
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700329 /* NB: Mark all slices as needing a remap so that when the context first
330 * loads it will restore whatever remap state already exists. If there
331 * is no remap info, it will be a NOP. */
Chris Wilsonb2e862d2016-04-28 09:56:41 +0100332 ctx->remap_slice = ALL_L3_SLICES(dev_priv);
Ben Widawsky40521052012-06-04 14:42:43 -0700333
Mika Kuoppalabc1d53c2016-11-16 17:20:34 +0200334 ctx->bannable = true;
Zhi Wangbcd794c2016-06-16 08:07:01 -0400335 ctx->ring_size = 4 * PAGE_SIZE;
Zhi Wangc01fc532016-06-16 08:07:02 -0400336 ctx->desc_template = GEN8_CTX_ADDRESSING_MODE(dev_priv) <<
337 GEN8_CTX_ADDRESSING_MODE_SHIFT;
Zhi Wang3c7ba632016-06-16 08:07:03 -0400338 ATOMIC_INIT_NOTIFIER_HEAD(&ctx->status_notifier);
Chris Wilson676fa572014-12-24 08:13:39 -0800339
Ben Widawsky146937e2012-06-29 10:30:39 -0700340 return ctx;
Ben Widawsky40521052012-06-04 14:42:43 -0700341
Chris Wilson562f5d42016-10-28 13:58:54 +0100342err_pid:
343 put_pid(ctx->pid);
344 idr_remove(&file_priv->context_idr, ctx->user_handle);
Ben Widawsky40521052012-06-04 14:42:43 -0700345err_out:
Chris Wilson50e046b2016-08-04 07:52:46 +0100346 context_close(ctx);
Ben Widawsky146937e2012-06-29 10:30:39 -0700347 return ERR_PTR(ret);
Ben Widawsky40521052012-06-04 14:42:43 -0700348}
349
Ben Widawsky254f9652012-06-04 14:42:42 -0700350/**
351 * The default context needs to exist per ring that uses contexts. It stores the
352 * context state of the GPU for applications that don't utilize HW contexts, as
353 * well as an idle case.
354 */
Chris Wilsone2efd132016-05-24 14:53:34 +0100355static struct i915_gem_context *
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800356i915_gem_create_context(struct drm_device *dev,
Daniel Vetterd624d862014-08-06 15:04:54 +0200357 struct drm_i915_file_private *file_priv)
Ben Widawsky254f9652012-06-04 14:42:42 -0700358{
Chris Wilsone2efd132016-05-24 14:53:34 +0100359 struct i915_gem_context *ctx;
Ben Widawsky40521052012-06-04 14:42:43 -0700360
Chris Wilson499f2692016-05-24 14:53:35 +0100361 lockdep_assert_held(&dev->struct_mutex);
Ben Widawsky40521052012-06-04 14:42:43 -0700362
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800363 ctx = __create_hw_context(dev, file_priv);
Ben Widawsky146937e2012-06-29 10:30:39 -0700364 if (IS_ERR(ctx))
Ben Widawskya45d0f62013-12-06 14:11:05 -0800365 return ctx;
Ben Widawsky40521052012-06-04 14:42:43 -0700366
Daniel Vetterd624d862014-08-06 15:04:54 +0200367 if (USES_FULL_PPGTT(dev)) {
Chris Wilson80b204b2016-10-28 13:58:58 +0100368 struct i915_hw_ppgtt *ppgtt;
Ben Widawskybdf4fd72013-12-06 14:11:18 -0800369
Chris Wilson80b204b2016-10-28 13:58:58 +0100370 ppgtt = i915_ppgtt_create(to_i915(dev), file_priv, ctx->name);
Chris Wilsonc6aab912016-05-24 14:53:38 +0100371 if (IS_ERR(ppgtt)) {
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800372 DRM_DEBUG_DRIVER("PPGTT setup failed (%ld)\n",
373 PTR_ERR(ppgtt));
Chris Wilsonc6aab912016-05-24 14:53:38 +0100374 idr_remove(&file_priv->context_idr, ctx->user_handle);
Chris Wilson50e046b2016-08-04 07:52:46 +0100375 context_close(ctx);
Chris Wilsonc6aab912016-05-24 14:53:38 +0100376 return ERR_CAST(ppgtt);
Daniel Vetterae6c4802014-08-06 15:04:53 +0200377 }
378
379 ctx->ppgtt = ppgtt;
380 }
Ben Widawskybdf4fd72013-12-06 14:11:18 -0800381
Daniele Ceraolo Spurio198c9742014-11-10 13:44:31 +0000382 trace_i915_context_create(ctx);
383
Ben Widawskya45d0f62013-12-06 14:11:05 -0800384 return ctx;
Ben Widawsky254f9652012-06-04 14:42:42 -0700385}
386
Zhi Wangc8c35792016-06-16 08:07:05 -0400387/**
388 * i915_gem_context_create_gvt - create a GVT GEM context
389 * @dev: drm device *
390 *
391 * This function is used to create a GVT specific GEM context.
392 *
393 * Returns:
394 * pointer to i915_gem_context on success, error pointer if failed
395 *
396 */
397struct i915_gem_context *
398i915_gem_context_create_gvt(struct drm_device *dev)
399{
400 struct i915_gem_context *ctx;
401 int ret;
402
403 if (!IS_ENABLED(CONFIG_DRM_I915_GVT))
404 return ERR_PTR(-ENODEV);
405
406 ret = i915_mutex_lock_interruptible(dev);
407 if (ret)
408 return ERR_PTR(ret);
409
410 ctx = i915_gem_create_context(dev, NULL);
411 if (IS_ERR(ctx))
412 goto out;
413
414 ctx->execlists_force_single_submission = true;
415 ctx->ring_size = 512 * PAGE_SIZE; /* Max ring buffer size */
416out:
417 mutex_unlock(&dev->struct_mutex);
418 return ctx;
419}
420
Chris Wilsone2efd132016-05-24 14:53:34 +0100421static void i915_gem_context_unpin(struct i915_gem_context *ctx,
Tvrtko Ursulina0b4a6a2016-01-28 10:29:56 +0000422 struct intel_engine_cs *engine)
423{
Tvrtko Ursulinf4e2dec2016-01-28 10:29:57 +0000424 if (i915.enable_execlists) {
425 intel_lr_context_unpin(ctx, engine);
426 } else {
Chris Wilsonbca44d82016-05-24 14:53:41 +0100427 struct intel_context *ce = &ctx->engine[engine->id];
428
429 if (ce->state)
Chris Wilsonbf3783e2016-08-15 10:48:54 +0100430 i915_vma_unpin(ce->state);
Chris Wilsonbca44d82016-05-24 14:53:41 +0100431
Chris Wilson9a6feaf2016-07-20 13:31:50 +0100432 i915_gem_context_put(ctx);
Tvrtko Ursulinf4e2dec2016-01-28 10:29:57 +0000433 }
Tvrtko Ursulina0b4a6a2016-01-28 10:29:56 +0000434}
435
Ben Widawsky8245be32013-11-06 13:56:29 -0200436int i915_gem_context_init(struct drm_device *dev)
Ben Widawsky254f9652012-06-04 14:42:42 -0700437{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100438 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsone2efd132016-05-24 14:53:34 +0100439 struct i915_gem_context *ctx;
Ben Widawsky254f9652012-06-04 14:42:42 -0700440
Ben Widawsky2fa48d82013-12-06 14:11:04 -0800441 /* Init should only be called once per module load. Eventually the
442 * restriction on the context_disabled check can be loosened. */
Dave Gordoned54c1a2016-01-19 19:02:54 +0000443 if (WARN_ON(dev_priv->kernel_context))
Ben Widawsky8245be32013-11-06 13:56:29 -0200444 return 0;
Ben Widawsky254f9652012-06-04 14:42:42 -0700445
Chris Wilsonc0336662016-05-06 15:40:21 +0100446 if (intel_vgpu_active(dev_priv) &&
447 HAS_LOGICAL_RING_CONTEXTS(dev_priv)) {
Zhiyuan Lva0bd6c32015-08-28 15:41:16 +0800448 if (!i915.enable_execlists) {
449 DRM_INFO("Only EXECLIST mode is supported in vgpu.\n");
450 return -EINVAL;
451 }
452 }
453
Chris Wilson5d1808e2016-04-28 09:56:51 +0100454 /* Using the simple ida interface, the max is limited by sizeof(int) */
455 BUILD_BUG_ON(MAX_CONTEXT_HW_ID > INT_MAX);
456 ida_init(&dev_priv->context_hw_ida);
457
Oscar Mateoede7d422014-07-24 17:04:12 +0100458 if (i915.enable_execlists) {
459 /* NB: intentionally left blank. We will allocate our own
460 * backing objects as we need them, thank you very much */
461 dev_priv->hw_context_size = 0;
Chris Wilsonc0336662016-05-06 15:40:21 +0100462 } else if (HAS_HW_CONTEXTS(dev_priv)) {
463 dev_priv->hw_context_size =
464 round_up(get_context_size(dev_priv), 4096);
Chris Wilson691e6412014-04-09 09:07:36 +0100465 if (dev_priv->hw_context_size > (1<<20)) {
466 DRM_DEBUG_DRIVER("Disabling HW Contexts; invalid size %d\n",
467 dev_priv->hw_context_size);
468 dev_priv->hw_context_size = 0;
469 }
Ben Widawsky254f9652012-06-04 14:42:42 -0700470 }
471
Daniel Vetterd624d862014-08-06 15:04:54 +0200472 ctx = i915_gem_create_context(dev, NULL);
Chris Wilson691e6412014-04-09 09:07:36 +0100473 if (IS_ERR(ctx)) {
474 DRM_ERROR("Failed to create default global context (error %ld)\n",
475 PTR_ERR(ctx));
476 return PTR_ERR(ctx);
Ben Widawsky254f9652012-06-04 14:42:42 -0700477 }
478
Chris Wilson9f792eb2016-11-14 20:41:04 +0000479 ctx->priority = I915_PRIORITY_MIN; /* lowest priority; idle task */
Dave Gordoned54c1a2016-01-19 19:02:54 +0000480 dev_priv->kernel_context = ctx;
Oscar Mateoede7d422014-07-24 17:04:12 +0100481
482 DRM_DEBUG_DRIVER("%s context support initialized\n",
483 i915.enable_execlists ? "LR" :
484 dev_priv->hw_context_size ? "HW" : "fake");
Ben Widawsky8245be32013-11-06 13:56:29 -0200485 return 0;
Ben Widawsky254f9652012-06-04 14:42:42 -0700486}
487
Chris Wilsonb2e862d2016-04-28 09:56:41 +0100488void i915_gem_context_lost(struct drm_i915_private *dev_priv)
489{
490 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +0530491 enum intel_engine_id id;
Chris Wilsonb2e862d2016-04-28 09:56:41 +0100492
Chris Wilson91c8a322016-07-05 10:40:23 +0100493 lockdep_assert_held(&dev_priv->drm.struct_mutex);
Chris Wilson499f2692016-05-24 14:53:35 +0100494
Akash Goel3b3f1652016-10-13 22:44:48 +0530495 for_each_engine(engine, dev_priv, id) {
Chris Wilsonbca44d82016-05-24 14:53:41 +0100496 if (engine->last_context) {
497 i915_gem_context_unpin(engine->last_context, engine);
498 engine->last_context = NULL;
499 }
Chris Wilsonb2e862d2016-04-28 09:56:41 +0100500 }
501
Chris Wilsonc7c3c072016-06-24 14:55:54 +0100502 /* Force the GPU state to be restored on enabling */
503 if (!i915.enable_execlists) {
Chris Wilsona168b2d2016-06-24 14:55:55 +0100504 struct i915_gem_context *ctx;
505
506 list_for_each_entry(ctx, &dev_priv->context_list, link) {
507 if (!i915_gem_context_is_default(ctx))
508 continue;
509
Akash Goel3b3f1652016-10-13 22:44:48 +0530510 for_each_engine(engine, dev_priv, id)
Chris Wilsona168b2d2016-06-24 14:55:55 +0100511 ctx->engine[engine->id].initialised = false;
512
513 ctx->remap_slice = ALL_L3_SLICES(dev_priv);
514 }
515
Akash Goel3b3f1652016-10-13 22:44:48 +0530516 for_each_engine(engine, dev_priv, id) {
Chris Wilsonc7c3c072016-06-24 14:55:54 +0100517 struct intel_context *kce =
518 &dev_priv->kernel_context->engine[engine->id];
519
520 kce->initialised = true;
521 }
522 }
Chris Wilsonb2e862d2016-04-28 09:56:41 +0100523}
524
Ben Widawsky254f9652012-06-04 14:42:42 -0700525void i915_gem_context_fini(struct drm_device *dev)
526{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100527 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsone2efd132016-05-24 14:53:34 +0100528 struct i915_gem_context *dctx = dev_priv->kernel_context;
Chris Wilsonb2e862d2016-04-28 09:56:41 +0100529
Chris Wilson499f2692016-05-24 14:53:35 +0100530 lockdep_assert_held(&dev->struct_mutex);
531
Chris Wilson50e046b2016-08-04 07:52:46 +0100532 context_close(dctx);
Dave Gordoned54c1a2016-01-19 19:02:54 +0000533 dev_priv->kernel_context = NULL;
Chris Wilson5d1808e2016-04-28 09:56:51 +0100534
535 ida_destroy(&dev_priv->context_hw_ida);
Ben Widawsky254f9652012-06-04 14:42:42 -0700536}
537
Ben Widawsky40521052012-06-04 14:42:43 -0700538static int context_idr_cleanup(int id, void *p, void *data)
539{
Chris Wilsone2efd132016-05-24 14:53:34 +0100540 struct i915_gem_context *ctx = p;
Ben Widawsky40521052012-06-04 14:42:43 -0700541
Chris Wilson50e046b2016-08-04 07:52:46 +0100542 context_close(ctx);
Ben Widawsky40521052012-06-04 14:42:43 -0700543 return 0;
Ben Widawsky254f9652012-06-04 14:42:42 -0700544}
545
Ben Widawskye422b882013-12-06 14:10:58 -0800546int i915_gem_context_open(struct drm_device *dev, struct drm_file *file)
547{
548 struct drm_i915_file_private *file_priv = file->driver_priv;
Chris Wilsone2efd132016-05-24 14:53:34 +0100549 struct i915_gem_context *ctx;
Ben Widawskye422b882013-12-06 14:10:58 -0800550
551 idr_init(&file_priv->context_idr);
552
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800553 mutex_lock(&dev->struct_mutex);
Daniel Vetterd624d862014-08-06 15:04:54 +0200554 ctx = i915_gem_create_context(dev, file_priv);
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800555 mutex_unlock(&dev->struct_mutex);
556
Oscar Mateof83d6512014-05-22 14:13:38 +0100557 if (IS_ERR(ctx)) {
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800558 idr_destroy(&file_priv->context_idr);
Oscar Mateof83d6512014-05-22 14:13:38 +0100559 return PTR_ERR(ctx);
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800560 }
561
Ben Widawskye422b882013-12-06 14:10:58 -0800562 return 0;
563}
564
Ben Widawsky254f9652012-06-04 14:42:42 -0700565void i915_gem_context_close(struct drm_device *dev, struct drm_file *file)
566{
Ben Widawsky40521052012-06-04 14:42:43 -0700567 struct drm_i915_file_private *file_priv = file->driver_priv;
Ben Widawsky254f9652012-06-04 14:42:42 -0700568
Chris Wilson499f2692016-05-24 14:53:35 +0100569 lockdep_assert_held(&dev->struct_mutex);
570
Daniel Vetter73c273e2012-06-19 20:27:39 +0200571 idr_for_each(&file_priv->context_idr, context_idr_cleanup, NULL);
Ben Widawsky40521052012-06-04 14:42:43 -0700572 idr_destroy(&file_priv->context_idr);
Ben Widawsky40521052012-06-04 14:42:43 -0700573}
574
Ben Widawskye0556842012-06-04 14:42:46 -0700575static inline int
John Harrison1d719cd2015-05-29 17:43:52 +0100576mi_set_context(struct drm_i915_gem_request *req, u32 hw_flags)
Ben Widawskye0556842012-06-04 14:42:46 -0700577{
Chris Wilsonc0336662016-05-06 15:40:21 +0100578 struct drm_i915_private *dev_priv = req->i915;
Chris Wilson7e37f882016-08-02 22:50:21 +0100579 struct intel_ring *ring = req->ring;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000580 struct intel_engine_cs *engine = req->engine;
Akash Goel3b3f1652016-10-13 22:44:48 +0530581 enum intel_engine_id id;
Ben Widawskye80f14b2014-08-18 10:35:28 -0700582 u32 flags = hw_flags | MI_MM_SPACE_GTT;
Chris Wilson2c550182014-12-16 10:02:27 +0000583 const int num_rings =
584 /* Use an extended w/a on ivb+ if signalling from other rings */
Chris Wilson39df9192016-07-20 13:31:57 +0100585 i915.semaphores ?
Tvrtko Ursulinc1bb1142016-08-10 16:22:10 +0100586 INTEL_INFO(dev_priv)->num_rings - 1 :
Chris Wilson2c550182014-12-16 10:02:27 +0000587 0;
Dave Gordonb4ac5af2016-03-24 11:20:38 +0000588 int len, ret;
Ben Widawskye0556842012-06-04 14:42:46 -0700589
Ben Widawsky12b02862012-06-04 14:42:50 -0700590 /* w/a: If Flush TLB Invalidation Mode is enabled, driver must do a TLB
591 * invalidation prior to MI_SET_CONTEXT. On GEN6 we don't set the value
592 * explicitly, so we rely on the value at ring init, stored in
593 * itlb_before_ctx_switch.
594 */
Chris Wilsonc0336662016-05-06 15:40:21 +0100595 if (IS_GEN6(dev_priv)) {
Chris Wilson7c9cf4e2016-08-02 22:50:25 +0100596 ret = engine->emit_flush(req, EMIT_INVALIDATE);
Ben Widawsky12b02862012-06-04 14:42:50 -0700597 if (ret)
598 return ret;
599 }
600
Ben Widawskye80f14b2014-08-18 10:35:28 -0700601 /* These flags are for resource streamer on HSW+ */
Chris Wilsonc0336662016-05-06 15:40:21 +0100602 if (IS_HASWELL(dev_priv) || INTEL_GEN(dev_priv) >= 8)
Abdiel Janulgue4c436d552015-06-16 13:39:41 +0300603 flags |= (HSW_MI_RS_SAVE_STATE_EN | HSW_MI_RS_RESTORE_STATE_EN);
Chris Wilsonc0336662016-05-06 15:40:21 +0100604 else if (INTEL_GEN(dev_priv) < 8)
Ben Widawskye80f14b2014-08-18 10:35:28 -0700605 flags |= (MI_SAVE_EXT_STATE_EN | MI_RESTORE_EXT_STATE_EN);
606
Chris Wilson2c550182014-12-16 10:02:27 +0000607
608 len = 4;
Chris Wilsonc0336662016-05-06 15:40:21 +0100609 if (INTEL_GEN(dev_priv) >= 7)
Chris Wilsone9135c42016-04-13 17:35:10 +0100610 len += 2 + (num_rings ? 4*num_rings + 6 : 0);
Chris Wilson2c550182014-12-16 10:02:27 +0000611
John Harrison5fb9de12015-05-29 17:44:07 +0100612 ret = intel_ring_begin(req, len);
Ben Widawskye0556842012-06-04 14:42:46 -0700613 if (ret)
614 return ret;
615
Ville Syrjäläb3f797a2014-04-28 14:31:09 +0300616 /* WaProgramMiArbOnOffAroundMiSetContext:ivb,vlv,hsw,bdw,chv */
Chris Wilsonc0336662016-05-06 15:40:21 +0100617 if (INTEL_GEN(dev_priv) >= 7) {
Chris Wilsonb5321f32016-08-02 22:50:18 +0100618 intel_ring_emit(ring, MI_ARB_ON_OFF | MI_ARB_DISABLE);
Chris Wilson2c550182014-12-16 10:02:27 +0000619 if (num_rings) {
620 struct intel_engine_cs *signaller;
621
Chris Wilsonb5321f32016-08-02 22:50:18 +0100622 intel_ring_emit(ring,
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000623 MI_LOAD_REGISTER_IMM(num_rings));
Akash Goel3b3f1652016-10-13 22:44:48 +0530624 for_each_engine(signaller, dev_priv, id) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000625 if (signaller == engine)
Chris Wilson2c550182014-12-16 10:02:27 +0000626 continue;
627
Chris Wilsonb5321f32016-08-02 22:50:18 +0100628 intel_ring_emit_reg(ring,
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000629 RING_PSMI_CTL(signaller->mmio_base));
Chris Wilsonb5321f32016-08-02 22:50:18 +0100630 intel_ring_emit(ring,
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000631 _MASKED_BIT_ENABLE(GEN6_PSMI_SLEEP_MSG_DISABLE));
Chris Wilson2c550182014-12-16 10:02:27 +0000632 }
633 }
634 }
Ben Widawskye37ec392012-06-04 14:42:48 -0700635
Chris Wilsonb5321f32016-08-02 22:50:18 +0100636 intel_ring_emit(ring, MI_NOOP);
637 intel_ring_emit(ring, MI_SET_CONTEXT);
Chris Wilsonbde13eb2016-08-15 10:49:07 +0100638 intel_ring_emit(ring,
639 i915_ggtt_offset(req->ctx->engine[RCS].state) | flags);
Ville Syrjälä2b7e8082014-01-22 21:32:43 +0200640 /*
641 * w/a: MI_SET_CONTEXT must always be followed by MI_NOOP
642 * WaMiSetContext_Hang:snb,ivb,vlv
643 */
Chris Wilsonb5321f32016-08-02 22:50:18 +0100644 intel_ring_emit(ring, MI_NOOP);
Ben Widawskye0556842012-06-04 14:42:46 -0700645
Chris Wilsonc0336662016-05-06 15:40:21 +0100646 if (INTEL_GEN(dev_priv) >= 7) {
Chris Wilson2c550182014-12-16 10:02:27 +0000647 if (num_rings) {
648 struct intel_engine_cs *signaller;
Chris Wilsone9135c42016-04-13 17:35:10 +0100649 i915_reg_t last_reg = {}; /* keep gcc quiet */
Chris Wilson2c550182014-12-16 10:02:27 +0000650
Chris Wilsonb5321f32016-08-02 22:50:18 +0100651 intel_ring_emit(ring,
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000652 MI_LOAD_REGISTER_IMM(num_rings));
Akash Goel3b3f1652016-10-13 22:44:48 +0530653 for_each_engine(signaller, dev_priv, id) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000654 if (signaller == engine)
Chris Wilson2c550182014-12-16 10:02:27 +0000655 continue;
656
Chris Wilsone9135c42016-04-13 17:35:10 +0100657 last_reg = RING_PSMI_CTL(signaller->mmio_base);
Chris Wilsonb5321f32016-08-02 22:50:18 +0100658 intel_ring_emit_reg(ring, last_reg);
659 intel_ring_emit(ring,
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000660 _MASKED_BIT_DISABLE(GEN6_PSMI_SLEEP_MSG_DISABLE));
Chris Wilson2c550182014-12-16 10:02:27 +0000661 }
Chris Wilsone9135c42016-04-13 17:35:10 +0100662
663 /* Insert a delay before the next switch! */
Chris Wilsonb5321f32016-08-02 22:50:18 +0100664 intel_ring_emit(ring,
Chris Wilsone9135c42016-04-13 17:35:10 +0100665 MI_STORE_REGISTER_MEM |
666 MI_SRM_LRM_GLOBAL_GTT);
Chris Wilsonb5321f32016-08-02 22:50:18 +0100667 intel_ring_emit_reg(ring, last_reg);
Chris Wilsonbde13eb2016-08-15 10:49:07 +0100668 intel_ring_emit(ring,
669 i915_ggtt_offset(engine->scratch));
Chris Wilsonb5321f32016-08-02 22:50:18 +0100670 intel_ring_emit(ring, MI_NOOP);
Chris Wilson2c550182014-12-16 10:02:27 +0000671 }
Chris Wilsonb5321f32016-08-02 22:50:18 +0100672 intel_ring_emit(ring, MI_ARB_ON_OFF | MI_ARB_ENABLE);
Chris Wilson2c550182014-12-16 10:02:27 +0000673 }
Ben Widawskye37ec392012-06-04 14:42:48 -0700674
Chris Wilsonb5321f32016-08-02 22:50:18 +0100675 intel_ring_advance(ring);
Ben Widawskye0556842012-06-04 14:42:46 -0700676
677 return ret;
678}
679
Chris Wilsond200cda2016-04-28 09:56:44 +0100680static int remap_l3(struct drm_i915_gem_request *req, int slice)
Chris Wilsonb0ebde32016-04-28 09:56:42 +0100681{
Chris Wilsonff55b5e2016-04-28 09:56:43 +0100682 u32 *remap_info = req->i915->l3_parity.remap_info[slice];
Chris Wilson7e37f882016-08-02 22:50:21 +0100683 struct intel_ring *ring = req->ring;
Chris Wilsonb0ebde32016-04-28 09:56:42 +0100684 int i, ret;
685
Chris Wilsonff55b5e2016-04-28 09:56:43 +0100686 if (!remap_info)
Chris Wilsonb0ebde32016-04-28 09:56:42 +0100687 return 0;
688
Chris Wilsonff55b5e2016-04-28 09:56:43 +0100689 ret = intel_ring_begin(req, GEN7_L3LOG_SIZE/4 * 2 + 2);
Chris Wilsonb0ebde32016-04-28 09:56:42 +0100690 if (ret)
691 return ret;
692
693 /*
694 * Note: We do not worry about the concurrent register cacheline hang
695 * here because no other code should access these registers other than
696 * at initialization time.
697 */
Chris Wilsonb5321f32016-08-02 22:50:18 +0100698 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(GEN7_L3LOG_SIZE/4));
Chris Wilsonff55b5e2016-04-28 09:56:43 +0100699 for (i = 0; i < GEN7_L3LOG_SIZE/4; i++) {
Chris Wilsonb5321f32016-08-02 22:50:18 +0100700 intel_ring_emit_reg(ring, GEN7_L3LOG(slice, i));
701 intel_ring_emit(ring, remap_info[i]);
Chris Wilsonb0ebde32016-04-28 09:56:42 +0100702 }
Chris Wilsonb5321f32016-08-02 22:50:18 +0100703 intel_ring_emit(ring, MI_NOOP);
704 intel_ring_advance(ring);
Chris Wilsonb0ebde32016-04-28 09:56:42 +0100705
Chris Wilsonff55b5e2016-04-28 09:56:43 +0100706 return 0;
Chris Wilsonb0ebde32016-04-28 09:56:42 +0100707}
708
Chris Wilsonf9326be2016-04-28 09:56:45 +0100709static inline bool skip_rcs_switch(struct i915_hw_ppgtt *ppgtt,
710 struct intel_engine_cs *engine,
Chris Wilsone2efd132016-05-24 14:53:34 +0100711 struct i915_gem_context *to)
Ben Widawsky317b4e92015-03-16 16:00:55 +0000712{
Ben Widawsky563222a2015-03-19 12:53:28 +0000713 if (to->remap_slice)
714 return false;
715
Chris Wilsonbca44d82016-05-24 14:53:41 +0100716 if (!to->engine[RCS].initialised)
Chris Wilsonfcb51062016-04-13 17:35:14 +0100717 return false;
Ben Widawsky317b4e92015-03-16 16:00:55 +0000718
Chris Wilsonf9326be2016-04-28 09:56:45 +0100719 if (ppgtt && (intel_engine_flag(engine) & ppgtt->pd_dirty_rings))
Chris Wilsonfcb51062016-04-13 17:35:14 +0100720 return false;
721
722 return to == engine->last_context;
Ben Widawsky317b4e92015-03-16 16:00:55 +0000723}
724
725static bool
Chris Wilsonf9326be2016-04-28 09:56:45 +0100726needs_pd_load_pre(struct i915_hw_ppgtt *ppgtt,
727 struct intel_engine_cs *engine,
Chris Wilsone2efd132016-05-24 14:53:34 +0100728 struct i915_gem_context *to)
Ben Widawsky317b4e92015-03-16 16:00:55 +0000729{
Chris Wilsonf9326be2016-04-28 09:56:45 +0100730 if (!ppgtt)
Ben Widawsky317b4e92015-03-16 16:00:55 +0000731 return false;
732
Chris Wilsonf9326be2016-04-28 09:56:45 +0100733 /* Always load the ppgtt on first use */
734 if (!engine->last_context)
735 return true;
736
737 /* Same context without new entries, skip */
Chris Wilsone1a8daa2016-04-13 17:35:13 +0100738 if (engine->last_context == to &&
Chris Wilsonf9326be2016-04-28 09:56:45 +0100739 !(intel_engine_flag(engine) & ppgtt->pd_dirty_rings))
Chris Wilsone1a8daa2016-04-13 17:35:13 +0100740 return false;
741
742 if (engine->id != RCS)
Ben Widawsky317b4e92015-03-16 16:00:55 +0000743 return true;
744
Chris Wilsonc0336662016-05-06 15:40:21 +0100745 if (INTEL_GEN(engine->i915) < 8)
Ben Widawsky317b4e92015-03-16 16:00:55 +0000746 return true;
747
748 return false;
749}
750
751static bool
Chris Wilsonf9326be2016-04-28 09:56:45 +0100752needs_pd_load_post(struct i915_hw_ppgtt *ppgtt,
Chris Wilsone2efd132016-05-24 14:53:34 +0100753 struct i915_gem_context *to,
Chris Wilsonf9326be2016-04-28 09:56:45 +0100754 u32 hw_flags)
Ben Widawsky317b4e92015-03-16 16:00:55 +0000755{
Chris Wilsonf9326be2016-04-28 09:56:45 +0100756 if (!ppgtt)
Ben Widawsky317b4e92015-03-16 16:00:55 +0000757 return false;
758
Chris Wilsonfcb51062016-04-13 17:35:14 +0100759 if (!IS_GEN8(to->i915))
Ben Widawsky317b4e92015-03-16 16:00:55 +0000760 return false;
761
Ben Widawsky6702cf12015-03-16 16:00:58 +0000762 if (hw_flags & MI_RESTORE_INHIBIT)
Ben Widawsky317b4e92015-03-16 16:00:55 +0000763 return true;
764
765 return false;
766}
767
Chris Wilson07c9a212016-10-30 13:28:20 +0000768struct i915_vma *
769i915_gem_context_pin_legacy(struct i915_gem_context *ctx,
770 unsigned int flags)
771{
772 struct i915_vma *vma = ctx->engine[RCS].state;
773 int ret;
774
775 /* Clear this page out of any CPU caches for coherent swap-in/out.
776 * We only want to do this on the first bind so that we do not stall
777 * on an active context (which by nature is already on the GPU).
778 */
779 if (!(vma->flags & I915_VMA_GLOBAL_BIND)) {
780 ret = i915_gem_object_set_to_gtt_domain(vma->obj, false);
781 if (ret)
782 return ERR_PTR(ret);
783 }
784
785 ret = i915_vma_pin(vma, 0, ctx->ggtt_alignment, PIN_GLOBAL | flags);
786 if (ret)
787 return ERR_PTR(ret);
788
789 return vma;
790}
791
Chris Wilsone1a8daa2016-04-13 17:35:13 +0100792static int do_rcs_switch(struct drm_i915_gem_request *req)
Ben Widawskye0556842012-06-04 14:42:46 -0700793{
Chris Wilsone2efd132016-05-24 14:53:34 +0100794 struct i915_gem_context *to = req->ctx;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000795 struct intel_engine_cs *engine = req->engine;
Chris Wilsonf9326be2016-04-28 09:56:45 +0100796 struct i915_hw_ppgtt *ppgtt = to->ppgtt ?: req->i915->mm.aliasing_ppgtt;
Chris Wilson07c9a212016-10-30 13:28:20 +0000797 struct i915_vma *vma;
Chris Wilsone2efd132016-05-24 14:53:34 +0100798 struct i915_gem_context *from;
Chris Wilsonfcb51062016-04-13 17:35:14 +0100799 u32 hw_flags;
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700800 int ret, i;
Ben Widawskye0556842012-06-04 14:42:46 -0700801
Chris Wilsonf9326be2016-04-28 09:56:45 +0100802 if (skip_rcs_switch(ppgtt, engine, to))
Chris Wilson9a3b5302012-07-15 12:34:24 +0100803 return 0;
804
Ben Widawsky7e0d96b2013-12-06 14:11:26 -0800805 /* Trying to pin first makes error handling easier. */
Chris Wilson07c9a212016-10-30 13:28:20 +0000806 vma = i915_gem_context_pin_legacy(to, 0);
807 if (IS_ERR(vma))
808 return PTR_ERR(vma);
Ben Widawsky67e3d2972013-12-06 14:11:01 -0800809
Daniel Vetteracc240d2013-12-05 15:42:34 +0100810 /*
811 * Pin can switch back to the default context if we end up calling into
812 * evict_everything - as a last ditch gtt defrag effort that also
813 * switches to the default context. Hence we need to reload from here.
Chris Wilsonfcb51062016-04-13 17:35:14 +0100814 *
815 * XXX: Doing so is painfully broken!
Daniel Vetteracc240d2013-12-05 15:42:34 +0100816 */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000817 from = engine->last_context;
Daniel Vetteracc240d2013-12-05 15:42:34 +0100818
Chris Wilsonf9326be2016-04-28 09:56:45 +0100819 if (needs_pd_load_pre(ppgtt, engine, to)) {
Chris Wilsonfcb51062016-04-13 17:35:14 +0100820 /* Older GENs and non render rings still want the load first,
821 * "PP_DCLV followed by PP_DIR_BASE register through Load
822 * Register Immediate commands in Ring Buffer before submitting
823 * a context."*/
824 trace_switch_mm(engine, to);
Chris Wilsonf9326be2016-04-28 09:56:45 +0100825 ret = ppgtt->switch_mm(ppgtt, req);
Chris Wilsonfcb51062016-04-13 17:35:14 +0100826 if (ret)
Chris Wilsonbf3783e2016-08-15 10:48:54 +0100827 goto err;
Chris Wilsonfcb51062016-04-13 17:35:14 +0100828 }
829
Chris Wilsonbca44d82016-05-24 14:53:41 +0100830 if (!to->engine[RCS].initialised || i915_gem_context_is_default(to))
Ben Widawsky6702cf12015-03-16 16:00:58 +0000831 /* NB: If we inhibit the restore, the context is not allowed to
832 * die because future work may end up depending on valid address
833 * space. This means we must enforce that a page table load
834 * occur when this occurs. */
Chris Wilsonfcb51062016-04-13 17:35:14 +0100835 hw_flags = MI_RESTORE_INHIBIT;
Chris Wilsonf9326be2016-04-28 09:56:45 +0100836 else if (ppgtt && intel_engine_flag(engine) & ppgtt->pd_dirty_rings)
Chris Wilsonfcb51062016-04-13 17:35:14 +0100837 hw_flags = MI_FORCE_RESTORE;
838 else
839 hw_flags = 0;
Ben Widawskye0556842012-06-04 14:42:46 -0700840
Chris Wilsonfcb51062016-04-13 17:35:14 +0100841 if (to != from || (hw_flags & MI_FORCE_RESTORE)) {
842 ret = mi_set_context(req, hw_flags);
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700843 if (ret)
Chris Wilsonbf3783e2016-08-15 10:48:54 +0100844 goto err;
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700845 }
846
Ben Widawskye0556842012-06-04 14:42:46 -0700847 /* The backing object for the context is done after switching to the
848 * *next* context. Therefore we cannot retire the previous context until
849 * the next context has already started running. In fact, the below code
850 * is a bit suboptimal because the retiring can occur simply after the
851 * MI_SET_CONTEXT instead of when the next seqno has completed.
852 */
Chris Wilson112522f2013-05-02 16:48:07 +0300853 if (from != NULL) {
Ben Widawskye0556842012-06-04 14:42:46 -0700854 /* As long as MI_SET_CONTEXT is serializing, ie. it flushes the
855 * whole damn pipeline, we don't need to explicitly mark the
856 * object dirty. The only exception is that the context must be
857 * correct in case the object gets swapped out. Ideally we'd be
858 * able to defer doing this until we know the object would be
859 * swapped, but there is no way to do that yet.
860 */
Chris Wilsonbf3783e2016-08-15 10:48:54 +0100861 i915_vma_move_to_active(from->engine[RCS].state, req, 0);
862 /* state is kept alive until the next request */
863 i915_vma_unpin(from->engine[RCS].state);
Chris Wilson9a6feaf2016-07-20 13:31:50 +0100864 i915_gem_context_put(from);
Ben Widawskye0556842012-06-04 14:42:46 -0700865 }
Chris Wilson9a6feaf2016-07-20 13:31:50 +0100866 engine->last_context = i915_gem_context_get(to);
Ben Widawskye0556842012-06-04 14:42:46 -0700867
Chris Wilsonfcb51062016-04-13 17:35:14 +0100868 /* GEN8 does *not* require an explicit reload if the PDPs have been
869 * setup, and we do not wish to move them.
870 */
Chris Wilsonf9326be2016-04-28 09:56:45 +0100871 if (needs_pd_load_post(ppgtt, to, hw_flags)) {
Chris Wilsonfcb51062016-04-13 17:35:14 +0100872 trace_switch_mm(engine, to);
Chris Wilsonf9326be2016-04-28 09:56:45 +0100873 ret = ppgtt->switch_mm(ppgtt, req);
Chris Wilsonfcb51062016-04-13 17:35:14 +0100874 /* The hardware context switch is emitted, but we haven't
875 * actually changed the state - so it's probably safe to bail
876 * here. Still, let the user know something dangerous has
877 * happened.
878 */
879 if (ret)
880 return ret;
881 }
882
Chris Wilsonf9326be2016-04-28 09:56:45 +0100883 if (ppgtt)
884 ppgtt->pd_dirty_rings &= ~intel_engine_flag(engine);
Chris Wilsonfcb51062016-04-13 17:35:14 +0100885
886 for (i = 0; i < MAX_L3_SLICES; i++) {
887 if (!(to->remap_slice & (1<<i)))
888 continue;
889
Chris Wilsond200cda2016-04-28 09:56:44 +0100890 ret = remap_l3(req, i);
Chris Wilsonfcb51062016-04-13 17:35:14 +0100891 if (ret)
892 return ret;
893
894 to->remap_slice &= ~(1<<i);
895 }
896
Chris Wilsonbca44d82016-05-24 14:53:41 +0100897 if (!to->engine[RCS].initialised) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000898 if (engine->init_context) {
899 ret = engine->init_context(req);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100900 if (ret)
Chris Wilsonfcb51062016-04-13 17:35:14 +0100901 return ret;
Arun Siluvery86d7f232014-08-26 14:44:50 +0100902 }
Chris Wilsonbca44d82016-05-24 14:53:41 +0100903 to->engine[RCS].initialised = true;
Mika Kuoppala46470fc92014-05-21 19:01:06 +0300904 }
905
Ben Widawskye0556842012-06-04 14:42:46 -0700906 return 0;
Ben Widawsky7e0d96b2013-12-06 14:11:26 -0800907
Chris Wilsonbf3783e2016-08-15 10:48:54 +0100908err:
909 i915_vma_unpin(vma);
Ben Widawsky7e0d96b2013-12-06 14:11:26 -0800910 return ret;
Ben Widawskye0556842012-06-04 14:42:46 -0700911}
912
913/**
914 * i915_switch_context() - perform a GPU context switch.
John Harrisonba01cc92015-05-29 17:43:41 +0100915 * @req: request for which we'll execute the context switch
Ben Widawskye0556842012-06-04 14:42:46 -0700916 *
917 * The context life cycle is simple. The context refcount is incremented and
918 * decremented by 1 and create and destroy. If the context is in use by the GPU,
Thomas Danielecdb5fd2014-08-20 16:29:24 +0100919 * it will have a refcount > 1. This allows us to destroy the context abstract
Ben Widawskye0556842012-06-04 14:42:46 -0700920 * object while letting the normal object tracking destroy the backing BO.
Thomas Danielecdb5fd2014-08-20 16:29:24 +0100921 *
922 * This function should not be used in execlists mode. Instead the context is
923 * switched by writing to the ELSP and requests keep a reference to their
924 * context.
Ben Widawskye0556842012-06-04 14:42:46 -0700925 */
John Harrisonba01cc92015-05-29 17:43:41 +0100926int i915_switch_context(struct drm_i915_gem_request *req)
Ben Widawskye0556842012-06-04 14:42:46 -0700927{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000928 struct intel_engine_cs *engine = req->engine;
Ben Widawskye0556842012-06-04 14:42:46 -0700929
Chris Wilson91c8a322016-07-05 10:40:23 +0100930 lockdep_assert_held(&req->i915->drm.struct_mutex);
Chris Wilson5b043f42016-08-02 22:50:38 +0100931 if (i915.enable_execlists)
932 return 0;
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800933
Chris Wilsonbca44d82016-05-24 14:53:41 +0100934 if (!req->ctx->engine[engine->id].state) {
Chris Wilsone2efd132016-05-24 14:53:34 +0100935 struct i915_gem_context *to = req->ctx;
Chris Wilsonf9326be2016-04-28 09:56:45 +0100936 struct i915_hw_ppgtt *ppgtt =
937 to->ppgtt ?: req->i915->mm.aliasing_ppgtt;
Chris Wilsone1a8daa2016-04-13 17:35:13 +0100938
Chris Wilsonf9326be2016-04-28 09:56:45 +0100939 if (needs_pd_load_pre(ppgtt, engine, to)) {
Chris Wilsone1a8daa2016-04-13 17:35:13 +0100940 int ret;
941
942 trace_switch_mm(engine, to);
Chris Wilsonf9326be2016-04-28 09:56:45 +0100943 ret = ppgtt->switch_mm(ppgtt, req);
Chris Wilsone1a8daa2016-04-13 17:35:13 +0100944 if (ret)
945 return ret;
946
Chris Wilsonf9326be2016-04-28 09:56:45 +0100947 ppgtt->pd_dirty_rings &= ~intel_engine_flag(engine);
Chris Wilsone1a8daa2016-04-13 17:35:13 +0100948 }
949
950 if (to != engine->last_context) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000951 if (engine->last_context)
Chris Wilson9a6feaf2016-07-20 13:31:50 +0100952 i915_gem_context_put(engine->last_context);
953 engine->last_context = i915_gem_context_get(to);
Chris Wilson691e6412014-04-09 09:07:36 +0100954 }
Chris Wilsone1a8daa2016-04-13 17:35:13 +0100955
Ben Widawskyc4829722013-12-06 14:11:20 -0800956 return 0;
Mika Kuoppalaa95f6a02014-03-14 16:22:10 +0200957 }
Ben Widawskyc4829722013-12-06 14:11:20 -0800958
Chris Wilsone1a8daa2016-04-13 17:35:13 +0100959 return do_rcs_switch(req);
Ben Widawskye0556842012-06-04 14:42:46 -0700960}
Ben Widawsky84624812012-06-04 14:42:54 -0700961
Chris Wilson945657b2016-07-15 14:56:19 +0100962int i915_gem_switch_to_kernel_context(struct drm_i915_private *dev_priv)
963{
964 struct intel_engine_cs *engine;
Chris Wilson3033aca2016-10-28 13:58:47 +0100965 struct i915_gem_timeline *timeline;
Akash Goel3b3f1652016-10-13 22:44:48 +0530966 enum intel_engine_id id;
Chris Wilson945657b2016-07-15 14:56:19 +0100967
Chris Wilson3033aca2016-10-28 13:58:47 +0100968 lockdep_assert_held(&dev_priv->drm.struct_mutex);
969
Akash Goel3b3f1652016-10-13 22:44:48 +0530970 for_each_engine(engine, dev_priv, id) {
Chris Wilson945657b2016-07-15 14:56:19 +0100971 struct drm_i915_gem_request *req;
972 int ret;
973
Chris Wilson945657b2016-07-15 14:56:19 +0100974 req = i915_gem_request_alloc(engine, dev_priv->kernel_context);
975 if (IS_ERR(req))
976 return PTR_ERR(req);
977
Chris Wilson3033aca2016-10-28 13:58:47 +0100978 /* Queue this switch after all other activity */
979 list_for_each_entry(timeline, &dev_priv->gt.timelines, link) {
980 struct drm_i915_gem_request *prev;
981 struct intel_timeline *tl;
982
983 tl = &timeline->engine[engine->id];
984 prev = i915_gem_active_raw(&tl->last_request,
985 &dev_priv->drm.struct_mutex);
986 if (prev)
987 i915_sw_fence_await_sw_fence_gfp(&req->submit,
988 &prev->submit,
989 GFP_KERNEL);
990 }
991
Chris Wilson5b043f42016-08-02 22:50:38 +0100992 ret = i915_switch_context(req);
Chris Wilson945657b2016-07-15 14:56:19 +0100993 i915_add_request_no_flush(req);
994 if (ret)
995 return ret;
996 }
997
998 return 0;
999}
1000
Oscar Mateoec3e9962014-07-24 17:04:18 +01001001static bool contexts_enabled(struct drm_device *dev)
Chris Wilson691e6412014-04-09 09:07:36 +01001002{
Oscar Mateoec3e9962014-07-24 17:04:18 +01001003 return i915.enable_execlists || to_i915(dev)->hw_context_size;
Chris Wilson691e6412014-04-09 09:07:36 +01001004}
1005
Mika Kuoppalab083a082016-11-18 15:10:47 +02001006static bool client_is_banned(struct drm_i915_file_private *file_priv)
1007{
1008 return file_priv->context_bans > I915_MAX_CLIENT_CONTEXT_BANS;
1009}
1010
Ben Widawsky84624812012-06-04 14:42:54 -07001011int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
1012 struct drm_file *file)
1013{
Ben Widawsky84624812012-06-04 14:42:54 -07001014 struct drm_i915_gem_context_create *args = data;
1015 struct drm_i915_file_private *file_priv = file->driver_priv;
Chris Wilsone2efd132016-05-24 14:53:34 +01001016 struct i915_gem_context *ctx;
Ben Widawsky84624812012-06-04 14:42:54 -07001017 int ret;
1018
Oscar Mateoec3e9962014-07-24 17:04:18 +01001019 if (!contexts_enabled(dev))
Daniel Vetter5fa8be62012-06-19 17:16:01 +02001020 return -ENODEV;
1021
Chris Wilsonb31e5132016-02-05 16:45:59 +00001022 if (args->pad != 0)
1023 return -EINVAL;
1024
Mika Kuoppalab083a082016-11-18 15:10:47 +02001025 if (client_is_banned(file_priv)) {
1026 DRM_DEBUG("client %s[%d] banned from creating ctx\n",
1027 current->comm,
1028 pid_nr(get_task_pid(current, PIDTYPE_PID)));
1029
1030 return -EIO;
1031 }
1032
Ben Widawsky84624812012-06-04 14:42:54 -07001033 ret = i915_mutex_lock_interruptible(dev);
1034 if (ret)
1035 return ret;
1036
Daniel Vetterd624d862014-08-06 15:04:54 +02001037 ctx = i915_gem_create_context(dev, file_priv);
Ben Widawsky84624812012-06-04 14:42:54 -07001038 mutex_unlock(&dev->struct_mutex);
Dan Carpenterbe636382012-07-17 09:44:49 +03001039 if (IS_ERR(ctx))
1040 return PTR_ERR(ctx);
Ben Widawsky84624812012-06-04 14:42:54 -07001041
Oscar Mateo821d66d2014-07-03 16:28:00 +01001042 args->ctx_id = ctx->user_handle;
Chris Wilsonb84cf532016-11-21 11:31:09 +00001043 DRM_DEBUG("HW context %d created\n", args->ctx_id);
Ben Widawsky84624812012-06-04 14:42:54 -07001044
Dan Carpenterbe636382012-07-17 09:44:49 +03001045 return 0;
Ben Widawsky84624812012-06-04 14:42:54 -07001046}
1047
1048int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
1049 struct drm_file *file)
1050{
1051 struct drm_i915_gem_context_destroy *args = data;
1052 struct drm_i915_file_private *file_priv = file->driver_priv;
Chris Wilsone2efd132016-05-24 14:53:34 +01001053 struct i915_gem_context *ctx;
Ben Widawsky84624812012-06-04 14:42:54 -07001054 int ret;
1055
Chris Wilsonb31e5132016-02-05 16:45:59 +00001056 if (args->pad != 0)
1057 return -EINVAL;
1058
Oscar Mateo821d66d2014-07-03 16:28:00 +01001059 if (args->ctx_id == DEFAULT_CONTEXT_HANDLE)
Ben Widawskyc2cf2412013-12-24 16:02:54 -08001060 return -ENOENT;
Ben Widawsky0eea67e2013-12-06 14:11:19 -08001061
Ben Widawsky84624812012-06-04 14:42:54 -07001062 ret = i915_mutex_lock_interruptible(dev);
1063 if (ret)
1064 return ret;
1065
Chris Wilsonca585b52016-05-24 14:53:36 +01001066 ctx = i915_gem_context_lookup(file_priv, args->ctx_id);
Ben Widawsky72ad5c42014-01-02 19:50:27 -10001067 if (IS_ERR(ctx)) {
Ben Widawsky84624812012-06-04 14:42:54 -07001068 mutex_unlock(&dev->struct_mutex);
Ben Widawsky72ad5c42014-01-02 19:50:27 -10001069 return PTR_ERR(ctx);
Ben Widawsky84624812012-06-04 14:42:54 -07001070 }
1071
Chris Wilsond28b99a2016-05-24 14:53:39 +01001072 idr_remove(&file_priv->context_idr, ctx->user_handle);
Chris Wilson50e046b2016-08-04 07:52:46 +01001073 context_close(ctx);
Ben Widawsky84624812012-06-04 14:42:54 -07001074 mutex_unlock(&dev->struct_mutex);
1075
Chris Wilsonb84cf532016-11-21 11:31:09 +00001076 DRM_DEBUG("HW context %d destroyed\n", args->ctx_id);
Ben Widawsky84624812012-06-04 14:42:54 -07001077 return 0;
1078}
Chris Wilsonc9dc0f32014-12-24 08:13:40 -08001079
1080int i915_gem_context_getparam_ioctl(struct drm_device *dev, void *data,
1081 struct drm_file *file)
1082{
1083 struct drm_i915_file_private *file_priv = file->driver_priv;
1084 struct drm_i915_gem_context_param *args = data;
Chris Wilsone2efd132016-05-24 14:53:34 +01001085 struct i915_gem_context *ctx;
Chris Wilsonc9dc0f32014-12-24 08:13:40 -08001086 int ret;
1087
1088 ret = i915_mutex_lock_interruptible(dev);
1089 if (ret)
1090 return ret;
1091
Chris Wilsonca585b52016-05-24 14:53:36 +01001092 ctx = i915_gem_context_lookup(file_priv, args->ctx_id);
Chris Wilsonc9dc0f32014-12-24 08:13:40 -08001093 if (IS_ERR(ctx)) {
1094 mutex_unlock(&dev->struct_mutex);
1095 return PTR_ERR(ctx);
1096 }
1097
1098 args->size = 0;
1099 switch (args->param) {
1100 case I915_CONTEXT_PARAM_BAN_PERIOD:
Mika Kuoppala84102172016-11-16 17:20:32 +02001101 ret = -EINVAL;
Chris Wilsonc9dc0f32014-12-24 08:13:40 -08001102 break;
David Weinehallb1b38272015-05-20 17:00:13 +03001103 case I915_CONTEXT_PARAM_NO_ZEROMAP:
1104 args->value = ctx->flags & CONTEXT_NO_ZEROMAP;
1105 break;
Chris Wilsonfa8848f2015-10-14 14:17:11 +01001106 case I915_CONTEXT_PARAM_GTT_SIZE:
1107 if (ctx->ppgtt)
1108 args->value = ctx->ppgtt->base.total;
1109 else if (to_i915(dev)->mm.aliasing_ppgtt)
1110 args->value = to_i915(dev)->mm.aliasing_ppgtt->base.total;
1111 else
Joonas Lahtinen62106b42016-03-18 10:42:57 +02001112 args->value = to_i915(dev)->ggtt.base.total;
Chris Wilsonfa8848f2015-10-14 14:17:11 +01001113 break;
Chris Wilsonbc3d6742016-07-04 08:08:39 +01001114 case I915_CONTEXT_PARAM_NO_ERROR_CAPTURE:
1115 args->value = !!(ctx->flags & CONTEXT_NO_ERROR_CAPTURE);
1116 break;
Mika Kuoppala84102172016-11-16 17:20:32 +02001117 case I915_CONTEXT_PARAM_BANNABLE:
Mika Kuoppalabc1d53c2016-11-16 17:20:34 +02001118 args->value = ctx->bannable;
Mika Kuoppala84102172016-11-16 17:20:32 +02001119 break;
Chris Wilsonc9dc0f32014-12-24 08:13:40 -08001120 default:
1121 ret = -EINVAL;
1122 break;
1123 }
1124 mutex_unlock(&dev->struct_mutex);
1125
1126 return ret;
1127}
1128
1129int i915_gem_context_setparam_ioctl(struct drm_device *dev, void *data,
1130 struct drm_file *file)
1131{
1132 struct drm_i915_file_private *file_priv = file->driver_priv;
1133 struct drm_i915_gem_context_param *args = data;
Chris Wilsone2efd132016-05-24 14:53:34 +01001134 struct i915_gem_context *ctx;
Chris Wilsonc9dc0f32014-12-24 08:13:40 -08001135 int ret;
1136
1137 ret = i915_mutex_lock_interruptible(dev);
1138 if (ret)
1139 return ret;
1140
Chris Wilsonca585b52016-05-24 14:53:36 +01001141 ctx = i915_gem_context_lookup(file_priv, args->ctx_id);
Chris Wilsonc9dc0f32014-12-24 08:13:40 -08001142 if (IS_ERR(ctx)) {
1143 mutex_unlock(&dev->struct_mutex);
1144 return PTR_ERR(ctx);
1145 }
1146
1147 switch (args->param) {
1148 case I915_CONTEXT_PARAM_BAN_PERIOD:
Mika Kuoppala84102172016-11-16 17:20:32 +02001149 ret = -EINVAL;
Chris Wilsonc9dc0f32014-12-24 08:13:40 -08001150 break;
David Weinehallb1b38272015-05-20 17:00:13 +03001151 case I915_CONTEXT_PARAM_NO_ZEROMAP:
1152 if (args->size) {
1153 ret = -EINVAL;
1154 } else {
1155 ctx->flags &= ~CONTEXT_NO_ZEROMAP;
1156 ctx->flags |= args->value ? CONTEXT_NO_ZEROMAP : 0;
1157 }
1158 break;
Chris Wilsonbc3d6742016-07-04 08:08:39 +01001159 case I915_CONTEXT_PARAM_NO_ERROR_CAPTURE:
1160 if (args->size) {
1161 ret = -EINVAL;
1162 } else {
1163 if (args->value)
1164 ctx->flags |= CONTEXT_NO_ERROR_CAPTURE;
1165 else
1166 ctx->flags &= ~CONTEXT_NO_ERROR_CAPTURE;
1167 }
1168 break;
Mika Kuoppala84102172016-11-16 17:20:32 +02001169 case I915_CONTEXT_PARAM_BANNABLE:
1170 if (args->size)
1171 ret = -EINVAL;
1172 else if (!capable(CAP_SYS_ADMIN) && !args->value)
1173 ret = -EPERM;
1174 else
Mika Kuoppalabc1d53c2016-11-16 17:20:34 +02001175 ctx->bannable = args->value;
Mika Kuoppala84102172016-11-16 17:20:32 +02001176 break;
Chris Wilsonc9dc0f32014-12-24 08:13:40 -08001177 default:
1178 ret = -EINVAL;
1179 break;
1180 }
1181 mutex_unlock(&dev->struct_mutex);
1182
1183 return ret;
1184}
Chris Wilsond5387042016-05-13 11:57:19 +01001185
1186int i915_gem_context_reset_stats_ioctl(struct drm_device *dev,
1187 void *data, struct drm_file *file)
1188{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001189 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsond5387042016-05-13 11:57:19 +01001190 struct drm_i915_reset_stats *args = data;
Chris Wilsone2efd132016-05-24 14:53:34 +01001191 struct i915_gem_context *ctx;
Chris Wilsond5387042016-05-13 11:57:19 +01001192 int ret;
1193
1194 if (args->flags || args->pad)
1195 return -EINVAL;
1196
1197 if (args->ctx_id == DEFAULT_CONTEXT_HANDLE && !capable(CAP_SYS_ADMIN))
1198 return -EPERM;
1199
Chris Wilsonbdb04612016-05-13 11:57:20 +01001200 ret = i915_mutex_lock_interruptible(dev);
Chris Wilsond5387042016-05-13 11:57:19 +01001201 if (ret)
1202 return ret;
1203
Chris Wilsonca585b52016-05-24 14:53:36 +01001204 ctx = i915_gem_context_lookup(file->driver_priv, args->ctx_id);
Chris Wilsond5387042016-05-13 11:57:19 +01001205 if (IS_ERR(ctx)) {
1206 mutex_unlock(&dev->struct_mutex);
1207 return PTR_ERR(ctx);
1208 }
Chris Wilsond5387042016-05-13 11:57:19 +01001209
1210 if (capable(CAP_SYS_ADMIN))
1211 args->reset_count = i915_reset_count(&dev_priv->gpu_error);
1212 else
1213 args->reset_count = 0;
1214
Mika Kuoppalabc1d53c2016-11-16 17:20:34 +02001215 args->batch_active = ctx->guilty_count;
1216 args->batch_pending = ctx->active_count;
Chris Wilsond5387042016-05-13 11:57:19 +01001217
1218 mutex_unlock(&dev->struct_mutex);
1219
1220 return 0;
1221}