blob: a008f48cfaae42875ceddbaaedb552d1f8bb66d5 [file] [log] [blame]
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001/* bnx2x_main.c: Broadcom Everest network driver.
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002 *
Yuval Mintz247fa822013-01-14 05:11:50 +00003 * Copyright (c) 2007-2013 Broadcom Corporation
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004 *
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License as published by
7 * the Free Software Foundation.
8 *
Ariel Elior08f6dd82014-05-27 13:11:36 +03009 * Maintained by: Ariel Elior <ariel.elior@qlogic.com>
Eilon Greenstein24e3fce2008-06-12 14:30:28 -070010 * Written by: Eliezer Tamir
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011 * Based on code from Michael Chan's bnx2 driver
12 * UDP CSUM errata workaround by Arik Gendelman
Eilon Greensteinca003922009-08-12 22:53:28 -070013 * Slowpath and fastpath rework by Vladislav Zolotarov
Eliezer Tamirc14423f2008-02-28 11:49:42 -080014 * Statistics and Link management by Yitchak Gertner
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020015 *
16 */
17
Joe Perchesf1deab52011-08-14 12:16:21 +000018#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
19
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020020#include <linux/module.h>
21#include <linux/moduleparam.h>
22#include <linux/kernel.h>
23#include <linux/device.h> /* for dev_info() */
24#include <linux/timer.h>
25#include <linux/errno.h>
26#include <linux/ioport.h>
27#include <linux/slab.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020028#include <linux/interrupt.h>
29#include <linux/pci.h>
Yuval Mintz33d8e6a2013-12-26 09:57:08 +020030#include <linux/aer.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020031#include <linux/init.h>
32#include <linux/netdevice.h>
33#include <linux/etherdevice.h>
34#include <linux/skbuff.h>
35#include <linux/dma-mapping.h>
36#include <linux/bitops.h>
37#include <linux/irq.h>
38#include <linux/delay.h>
39#include <asm/byteorder.h>
40#include <linux/time.h>
41#include <linux/ethtool.h>
42#include <linux/mii.h>
Eilon Greenstein0c6671b2009-01-14 21:26:51 -080043#include <linux/if_vlan.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020044#include <net/ip.h>
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030045#include <net/ipv6.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020046#include <net/tcp.h>
47#include <net/checksum.h>
Eilon Greenstein34f80b02008-06-23 20:33:01 -070048#include <net/ip6_checksum.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020049#include <linux/workqueue.h>
50#include <linux/crc32.h>
Eilon Greenstein34f80b02008-06-23 20:33:01 -070051#include <linux/crc32c.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020052#include <linux/prefetch.h>
53#include <linux/zlib.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020054#include <linux/io.h>
Yuval Mintz452427b2012-03-26 20:47:07 +000055#include <linux/semaphore.h>
Ben Hutchings45229b42009-11-07 11:53:39 +000056#include <linux/stringify.h>
David S. Miller7ab24bf2011-06-29 05:48:41 -070057#include <linux/vmalloc.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020058
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020059#include "bnx2x.h"
60#include "bnx2x_init.h"
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070061#include "bnx2x_init_ops.h"
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +000062#include "bnx2x_cmn.h"
Ariel Elior1ab44342013-01-01 05:22:23 +000063#include "bnx2x_vfpf.h"
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +000064#include "bnx2x_dcb.h"
Vladislav Zolotarov042181f2011-06-14 01:33:39 +000065#include "bnx2x_sp.h"
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070066#include <linux/firmware.h>
67#include "bnx2x_fw_file_hdr.h"
68/* FW files */
Ben Hutchings45229b42009-11-07 11:53:39 +000069#define FW_FILE_VERSION \
70 __stringify(BCM_5710_FW_MAJOR_VERSION) "." \
71 __stringify(BCM_5710_FW_MINOR_VERSION) "." \
72 __stringify(BCM_5710_FW_REVISION_VERSION) "." \
73 __stringify(BCM_5710_FW_ENGINEERING_VERSION)
Dmitry Kravkov560131f2010-10-06 03:18:47 +000074#define FW_FILE_NAME_E1 "bnx2x/bnx2x-e1-" FW_FILE_VERSION ".fw"
75#define FW_FILE_NAME_E1H "bnx2x/bnx2x-e1h-" FW_FILE_VERSION ".fw"
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000076#define FW_FILE_NAME_E2 "bnx2x/bnx2x-e2-" FW_FILE_VERSION ".fw"
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070077
Eilon Greenstein34f80b02008-06-23 20:33:01 -070078/* Time in jiffies before concluding the transmitter is hung */
79#define TX_TIMEOUT (5*HZ)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020080
Bill Pemberton0329aba2012-12-03 09:24:24 -050081static char version[] =
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030082 "Broadcom NetXtreme II 5771x/578xx 10/20-Gigabit Ethernet Driver "
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020083 DRV_MODULE_NAME " " DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")\n";
84
Eilon Greenstein24e3fce2008-06-12 14:30:28 -070085MODULE_AUTHOR("Eliezer Tamir");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000086MODULE_DESCRIPTION("Broadcom NetXtreme II "
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030087 "BCM57710/57711/57711E/"
88 "57712/57712_MF/57800/57800_MF/57810/57810_MF/"
89 "57840/57840_MF Driver");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020090MODULE_LICENSE("GPL");
91MODULE_VERSION(DRV_MODULE_VERSION);
Ben Hutchings45229b42009-11-07 11:53:39 +000092MODULE_FIRMWARE(FW_FILE_NAME_E1);
93MODULE_FIRMWARE(FW_FILE_NAME_E1H);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000094MODULE_FIRMWARE(FW_FILE_NAME_E2);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020095
stephen hemmingera8f47eb2014-01-09 22:20:11 -080096int bnx2x_num_queues;
James M Leddy1c8bb762014-02-04 15:10:59 -050097module_param_named(num_queues, bnx2x_num_queues, int, S_IRUGO);
Dmitry Kravkov96305232012-04-03 18:41:30 +000098MODULE_PARM_DESC(num_queues,
99 " Set number of queues (default is as a number of CPUs)");
Eilon Greenstein555f6c72009-02-12 08:36:11 +0000100
Eilon Greenstein19680c42008-08-13 15:47:33 -0700101static int disable_tpa;
James M Leddy1c8bb762014-02-04 15:10:59 -0500102module_param(disable_tpa, int, S_IRUGO);
Eilon Greenstein9898f862009-02-12 08:38:27 +0000103MODULE_PARM_DESC(disable_tpa, " Disable the TPA (LRO) feature");
Eilon Greenstein8badd272009-02-12 08:36:15 +0000104
stephen hemmingera8f47eb2014-01-09 22:20:11 -0800105static int int_mode;
James M Leddy1c8bb762014-02-04 15:10:59 -0500106module_param(int_mode, int, S_IRUGO);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300107MODULE_PARM_DESC(int_mode, " Force interrupt mode other than MSI-X "
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000108 "(1 INT#x; 2 MSI)");
Eilon Greenstein8badd272009-02-12 08:36:15 +0000109
Eilon Greensteina18f5122009-08-12 08:23:26 +0000110static int dropless_fc;
James M Leddy1c8bb762014-02-04 15:10:59 -0500111module_param(dropless_fc, int, S_IRUGO);
Eilon Greensteina18f5122009-08-12 08:23:26 +0000112MODULE_PARM_DESC(dropless_fc, " Pause on exhausted host ring");
113
Eilon Greenstein8d5726c2009-02-12 08:37:19 +0000114static int mrrs = -1;
James M Leddy1c8bb762014-02-04 15:10:59 -0500115module_param(mrrs, int, S_IRUGO);
Eilon Greenstein8d5726c2009-02-12 08:37:19 +0000116MODULE_PARM_DESC(mrrs, " Force Max Read Req Size (0..3) (for debug)");
117
Eilon Greenstein9898f862009-02-12 08:38:27 +0000118static int debug;
James M Leddy1c8bb762014-02-04 15:10:59 -0500119module_param(debug, int, S_IRUGO);
Eilon Greenstein9898f862009-02-12 08:38:27 +0000120MODULE_PARM_DESC(debug, " Default debug msglevel");
121
Yuval Mintz370d4a22014-03-23 18:12:24 +0200122static struct workqueue_struct *bnx2x_wq;
123struct workqueue_struct *bnx2x_iov_wq;
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +0000124
Barak Witkowski1ef1d452013-01-10 04:53:40 +0000125struct bnx2x_mac_vals {
126 u32 xmac_addr;
127 u32 xmac_val;
128 u32 emac_addr;
129 u32 emac_val;
130 u32 umac_addr;
131 u32 umac_val;
132 u32 bmac_addr;
133 u32 bmac_val[2];
134};
135
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200136enum bnx2x_board_type {
137 BCM57710 = 0,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300138 BCM57711,
139 BCM57711E,
140 BCM57712,
141 BCM57712_MF,
Ariel Elior1ab44342013-01-01 05:22:23 +0000142 BCM57712_VF,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300143 BCM57800,
144 BCM57800_MF,
Ariel Elior1ab44342013-01-01 05:22:23 +0000145 BCM57800_VF,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300146 BCM57810,
147 BCM57810_MF,
Ariel Elior1ab44342013-01-01 05:22:23 +0000148 BCM57810_VF,
Yuval Mintzc3def942012-07-23 10:25:43 +0300149 BCM57840_4_10,
150 BCM57840_2_20,
Barak Witkowski7e8e02d2012-04-03 18:41:28 +0000151 BCM57840_MF,
Ariel Elior1ab44342013-01-01 05:22:23 +0000152 BCM57840_VF,
Barak Witkowski7e8e02d2012-04-03 18:41:28 +0000153 BCM57811,
Ariel Elior1ab44342013-01-01 05:22:23 +0000154 BCM57811_MF,
155 BCM57840_O,
156 BCM57840_MFO,
157 BCM57811_VF
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200158};
159
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700160/* indexed by board_type, above */
Andrew Morton53a10562008-02-09 23:16:41 -0800161static struct {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200162 char *name;
Bill Pemberton0329aba2012-12-03 09:24:24 -0500163} board_info[] = {
Ariel Elior1ab44342013-01-01 05:22:23 +0000164 [BCM57710] = { "Broadcom NetXtreme II BCM57710 10 Gigabit PCIe [Everest]" },
165 [BCM57711] = { "Broadcom NetXtreme II BCM57711 10 Gigabit PCIe" },
166 [BCM57711E] = { "Broadcom NetXtreme II BCM57711E 10 Gigabit PCIe" },
167 [BCM57712] = { "Broadcom NetXtreme II BCM57712 10 Gigabit Ethernet" },
168 [BCM57712_MF] = { "Broadcom NetXtreme II BCM57712 10 Gigabit Ethernet Multi Function" },
169 [BCM57712_VF] = { "Broadcom NetXtreme II BCM57712 10 Gigabit Ethernet Virtual Function" },
170 [BCM57800] = { "Broadcom NetXtreme II BCM57800 10 Gigabit Ethernet" },
171 [BCM57800_MF] = { "Broadcom NetXtreme II BCM57800 10 Gigabit Ethernet Multi Function" },
172 [BCM57800_VF] = { "Broadcom NetXtreme II BCM57800 10 Gigabit Ethernet Virtual Function" },
173 [BCM57810] = { "Broadcom NetXtreme II BCM57810 10 Gigabit Ethernet" },
174 [BCM57810_MF] = { "Broadcom NetXtreme II BCM57810 10 Gigabit Ethernet Multi Function" },
175 [BCM57810_VF] = { "Broadcom NetXtreme II BCM57810 10 Gigabit Ethernet Virtual Function" },
176 [BCM57840_4_10] = { "Broadcom NetXtreme II BCM57840 10 Gigabit Ethernet" },
177 [BCM57840_2_20] = { "Broadcom NetXtreme II BCM57840 20 Gigabit Ethernet" },
178 [BCM57840_MF] = { "Broadcom NetXtreme II BCM57840 10/20 Gigabit Ethernet Multi Function" },
179 [BCM57840_VF] = { "Broadcom NetXtreme II BCM57840 10/20 Gigabit Ethernet Virtual Function" },
180 [BCM57811] = { "Broadcom NetXtreme II BCM57811 10 Gigabit Ethernet" },
181 [BCM57811_MF] = { "Broadcom NetXtreme II BCM57811 10 Gigabit Ethernet Multi Function" },
182 [BCM57840_O] = { "Broadcom NetXtreme II BCM57840 10/20 Gigabit Ethernet" },
183 [BCM57840_MFO] = { "Broadcom NetXtreme II BCM57840 10/20 Gigabit Ethernet Multi Function" },
184 [BCM57811_VF] = { "Broadcom NetXtreme II BCM57840 10/20 Gigabit Ethernet Virtual Function" }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200185};
186
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300187#ifndef PCI_DEVICE_ID_NX2_57710
188#define PCI_DEVICE_ID_NX2_57710 CHIP_NUM_57710
189#endif
190#ifndef PCI_DEVICE_ID_NX2_57711
191#define PCI_DEVICE_ID_NX2_57711 CHIP_NUM_57711
192#endif
193#ifndef PCI_DEVICE_ID_NX2_57711E
194#define PCI_DEVICE_ID_NX2_57711E CHIP_NUM_57711E
195#endif
196#ifndef PCI_DEVICE_ID_NX2_57712
197#define PCI_DEVICE_ID_NX2_57712 CHIP_NUM_57712
198#endif
199#ifndef PCI_DEVICE_ID_NX2_57712_MF
200#define PCI_DEVICE_ID_NX2_57712_MF CHIP_NUM_57712_MF
201#endif
Ariel Elior8395be52013-01-01 05:22:44 +0000202#ifndef PCI_DEVICE_ID_NX2_57712_VF
203#define PCI_DEVICE_ID_NX2_57712_VF CHIP_NUM_57712_VF
204#endif
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300205#ifndef PCI_DEVICE_ID_NX2_57800
206#define PCI_DEVICE_ID_NX2_57800 CHIP_NUM_57800
207#endif
208#ifndef PCI_DEVICE_ID_NX2_57800_MF
209#define PCI_DEVICE_ID_NX2_57800_MF CHIP_NUM_57800_MF
210#endif
Ariel Elior8395be52013-01-01 05:22:44 +0000211#ifndef PCI_DEVICE_ID_NX2_57800_VF
212#define PCI_DEVICE_ID_NX2_57800_VF CHIP_NUM_57800_VF
213#endif
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300214#ifndef PCI_DEVICE_ID_NX2_57810
215#define PCI_DEVICE_ID_NX2_57810 CHIP_NUM_57810
216#endif
217#ifndef PCI_DEVICE_ID_NX2_57810_MF
218#define PCI_DEVICE_ID_NX2_57810_MF CHIP_NUM_57810_MF
219#endif
Yuval Mintzc3def942012-07-23 10:25:43 +0300220#ifndef PCI_DEVICE_ID_NX2_57840_O
221#define PCI_DEVICE_ID_NX2_57840_O CHIP_NUM_57840_OBSOLETE
222#endif
Ariel Elior8395be52013-01-01 05:22:44 +0000223#ifndef PCI_DEVICE_ID_NX2_57810_VF
224#define PCI_DEVICE_ID_NX2_57810_VF CHIP_NUM_57810_VF
225#endif
Yuval Mintzc3def942012-07-23 10:25:43 +0300226#ifndef PCI_DEVICE_ID_NX2_57840_4_10
227#define PCI_DEVICE_ID_NX2_57840_4_10 CHIP_NUM_57840_4_10
228#endif
229#ifndef PCI_DEVICE_ID_NX2_57840_2_20
230#define PCI_DEVICE_ID_NX2_57840_2_20 CHIP_NUM_57840_2_20
231#endif
232#ifndef PCI_DEVICE_ID_NX2_57840_MFO
233#define PCI_DEVICE_ID_NX2_57840_MFO CHIP_NUM_57840_MF_OBSOLETE
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300234#endif
235#ifndef PCI_DEVICE_ID_NX2_57840_MF
236#define PCI_DEVICE_ID_NX2_57840_MF CHIP_NUM_57840_MF
237#endif
Ariel Elior8395be52013-01-01 05:22:44 +0000238#ifndef PCI_DEVICE_ID_NX2_57840_VF
239#define PCI_DEVICE_ID_NX2_57840_VF CHIP_NUM_57840_VF
240#endif
Barak Witkowski7e8e02d2012-04-03 18:41:28 +0000241#ifndef PCI_DEVICE_ID_NX2_57811
242#define PCI_DEVICE_ID_NX2_57811 CHIP_NUM_57811
243#endif
244#ifndef PCI_DEVICE_ID_NX2_57811_MF
245#define PCI_DEVICE_ID_NX2_57811_MF CHIP_NUM_57811_MF
246#endif
Ariel Elior8395be52013-01-01 05:22:44 +0000247#ifndef PCI_DEVICE_ID_NX2_57811_VF
248#define PCI_DEVICE_ID_NX2_57811_VF CHIP_NUM_57811_VF
249#endif
250
Benoit Taine9baa3c32014-08-08 15:56:03 +0200251static const struct pci_device_id bnx2x_pci_tbl[] = {
Eilon Greensteine4ed7112009-08-12 08:24:10 +0000252 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57710), BCM57710 },
253 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57711), BCM57711 },
254 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57711E), BCM57711E },
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000255 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57712), BCM57712 },
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300256 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57712_MF), BCM57712_MF },
Ariel Elior8395be52013-01-01 05:22:44 +0000257 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57712_VF), BCM57712_VF },
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300258 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57800), BCM57800 },
259 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57800_MF), BCM57800_MF },
Ariel Elior8395be52013-01-01 05:22:44 +0000260 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57800_VF), BCM57800_VF },
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300261 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57810), BCM57810 },
262 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57810_MF), BCM57810_MF },
Yuval Mintzc3def942012-07-23 10:25:43 +0300263 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57840_O), BCM57840_O },
264 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57840_4_10), BCM57840_4_10 },
265 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57840_2_20), BCM57840_2_20 },
Ariel Elior8395be52013-01-01 05:22:44 +0000266 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57810_VF), BCM57810_VF },
Yuval Mintzc3def942012-07-23 10:25:43 +0300267 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57840_MFO), BCM57840_MFO },
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300268 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57840_MF), BCM57840_MF },
Ariel Elior8395be52013-01-01 05:22:44 +0000269 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57840_VF), BCM57840_VF },
Barak Witkowski7e8e02d2012-04-03 18:41:28 +0000270 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57811), BCM57811 },
271 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57811_MF), BCM57811_MF },
Ariel Elior8395be52013-01-01 05:22:44 +0000272 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57811_VF), BCM57811_VF },
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200273 { 0 }
274};
275
276MODULE_DEVICE_TABLE(pci, bnx2x_pci_tbl);
277
Yuval Mintz452427b2012-03-26 20:47:07 +0000278/* Global resources for unloading a previously loaded device */
279#define BNX2X_PREV_WAIT_NEEDED 1
280static DEFINE_SEMAPHORE(bnx2x_prev_sem);
281static LIST_HEAD(bnx2x_prev_list);
stephen hemmingera8f47eb2014-01-09 22:20:11 -0800282
283/* Forward declaration */
284static struct cnic_eth_dev *bnx2x_cnic_probe(struct net_device *dev);
285static u32 bnx2x_rx_ustorm_prods_offset(struct bnx2x_fastpath *fp);
286static int bnx2x_set_storm_rx_mode(struct bnx2x *bp);
287
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200288/****************************************************************************
289* General service functions
290****************************************************************************/
291
Michal Kalderoneeed0182014-08-17 16:47:44 +0300292static int bnx2x_hwtstamp_ioctl(struct bnx2x *bp, struct ifreq *ifr);
293
Eric Dumazet1191cb82012-04-27 21:39:21 +0000294static void __storm_memset_dma_mapping(struct bnx2x *bp,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300295 u32 addr, dma_addr_t mapping)
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000296{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300297 REG_WR(bp, addr, U64_LO(mapping));
298 REG_WR(bp, addr + 4, U64_HI(mapping));
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000299}
300
Eric Dumazet1191cb82012-04-27 21:39:21 +0000301static void storm_memset_spq_addr(struct bnx2x *bp,
302 dma_addr_t mapping, u16 abs_fid)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300303{
304 u32 addr = XSEM_REG_FAST_MEMORY +
305 XSTORM_SPQ_PAGE_BASE_OFFSET(abs_fid);
306
307 __storm_memset_dma_mapping(bp, addr, mapping);
308}
309
Eric Dumazet1191cb82012-04-27 21:39:21 +0000310static void storm_memset_vf_to_pf(struct bnx2x *bp, u16 abs_fid,
311 u16 pf_id)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300312{
313 REG_WR8(bp, BAR_XSTRORM_INTMEM + XSTORM_VF_TO_PF_OFFSET(abs_fid),
314 pf_id);
315 REG_WR8(bp, BAR_CSTRORM_INTMEM + CSTORM_VF_TO_PF_OFFSET(abs_fid),
316 pf_id);
317 REG_WR8(bp, BAR_TSTRORM_INTMEM + TSTORM_VF_TO_PF_OFFSET(abs_fid),
318 pf_id);
319 REG_WR8(bp, BAR_USTRORM_INTMEM + USTORM_VF_TO_PF_OFFSET(abs_fid),
320 pf_id);
321}
322
Eric Dumazet1191cb82012-04-27 21:39:21 +0000323static void storm_memset_func_en(struct bnx2x *bp, u16 abs_fid,
324 u8 enable)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300325{
326 REG_WR8(bp, BAR_XSTRORM_INTMEM + XSTORM_FUNC_EN_OFFSET(abs_fid),
327 enable);
328 REG_WR8(bp, BAR_CSTRORM_INTMEM + CSTORM_FUNC_EN_OFFSET(abs_fid),
329 enable);
330 REG_WR8(bp, BAR_TSTRORM_INTMEM + TSTORM_FUNC_EN_OFFSET(abs_fid),
331 enable);
332 REG_WR8(bp, BAR_USTRORM_INTMEM + USTORM_FUNC_EN_OFFSET(abs_fid),
333 enable);
334}
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000335
Eric Dumazet1191cb82012-04-27 21:39:21 +0000336static void storm_memset_eq_data(struct bnx2x *bp,
337 struct event_ring_data *eq_data,
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000338 u16 pfid)
339{
340 size_t size = sizeof(struct event_ring_data);
341
342 u32 addr = BAR_CSTRORM_INTMEM + CSTORM_EVENT_RING_DATA_OFFSET(pfid);
343
344 __storm_memset_struct(bp, addr, size, (u32 *)eq_data);
345}
346
Eric Dumazet1191cb82012-04-27 21:39:21 +0000347static void storm_memset_eq_prod(struct bnx2x *bp, u16 eq_prod,
348 u16 pfid)
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000349{
350 u32 addr = BAR_CSTRORM_INTMEM + CSTORM_EVENT_RING_PROD_OFFSET(pfid);
351 REG_WR16(bp, addr, eq_prod);
352}
353
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200354/* used only at init
355 * locking is done by mcp
356 */
stephen hemminger8d962862010-10-21 07:50:56 +0000357static void bnx2x_reg_wr_ind(struct bnx2x *bp, u32 addr, u32 val)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200358{
359 pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS, addr);
360 pci_write_config_dword(bp->pdev, PCICFG_GRC_DATA, val);
361 pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS,
362 PCICFG_VENDOR_ID_OFFSET);
363}
364
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200365static u32 bnx2x_reg_rd_ind(struct bnx2x *bp, u32 addr)
366{
367 u32 val;
368
369 pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS, addr);
370 pci_read_config_dword(bp->pdev, PCICFG_GRC_DATA, &val);
371 pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS,
372 PCICFG_VENDOR_ID_OFFSET);
373
374 return val;
375}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200376
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000377#define DMAE_DP_SRC_GRC "grc src_addr [%08x]"
378#define DMAE_DP_SRC_PCI "pci src_addr [%x:%08x]"
379#define DMAE_DP_DST_GRC "grc dst_addr [%08x]"
380#define DMAE_DP_DST_PCI "pci dst_addr [%x:%08x]"
381#define DMAE_DP_DST_NONE "dst_addr [none]"
382
Yuval Mintz6bf07b82013-06-02 00:06:20 +0000383static void bnx2x_dp_dmae(struct bnx2x *bp,
384 struct dmae_command *dmae, int msglvl)
Ariel Eliorfd1fc792013-01-01 05:22:33 +0000385{
386 u32 src_type = dmae->opcode & DMAE_COMMAND_SRC;
Yuval Mintz6bf07b82013-06-02 00:06:20 +0000387 int i;
Ariel Eliorfd1fc792013-01-01 05:22:33 +0000388
389 switch (dmae->opcode & DMAE_COMMAND_DST) {
390 case DMAE_CMD_DST_PCI:
391 if (src_type == DMAE_CMD_SRC_PCI)
392 DP(msglvl, "DMAE: opcode 0x%08x\n"
393 "src [%x:%08x], len [%d*4], dst [%x:%08x]\n"
394 "comp_addr [%x:%08x], comp_val 0x%08x\n",
395 dmae->opcode, dmae->src_addr_hi, dmae->src_addr_lo,
396 dmae->len, dmae->dst_addr_hi, dmae->dst_addr_lo,
397 dmae->comp_addr_hi, dmae->comp_addr_lo,
398 dmae->comp_val);
399 else
400 DP(msglvl, "DMAE: opcode 0x%08x\n"
401 "src [%08x], len [%d*4], dst [%x:%08x]\n"
402 "comp_addr [%x:%08x], comp_val 0x%08x\n",
403 dmae->opcode, dmae->src_addr_lo >> 2,
404 dmae->len, dmae->dst_addr_hi, dmae->dst_addr_lo,
405 dmae->comp_addr_hi, dmae->comp_addr_lo,
406 dmae->comp_val);
407 break;
408 case DMAE_CMD_DST_GRC:
409 if (src_type == DMAE_CMD_SRC_PCI)
410 DP(msglvl, "DMAE: opcode 0x%08x\n"
411 "src [%x:%08x], len [%d*4], dst_addr [%08x]\n"
412 "comp_addr [%x:%08x], comp_val 0x%08x\n",
413 dmae->opcode, dmae->src_addr_hi, dmae->src_addr_lo,
414 dmae->len, dmae->dst_addr_lo >> 2,
415 dmae->comp_addr_hi, dmae->comp_addr_lo,
416 dmae->comp_val);
417 else
418 DP(msglvl, "DMAE: opcode 0x%08x\n"
419 "src [%08x], len [%d*4], dst [%08x]\n"
420 "comp_addr [%x:%08x], comp_val 0x%08x\n",
421 dmae->opcode, dmae->src_addr_lo >> 2,
422 dmae->len, dmae->dst_addr_lo >> 2,
423 dmae->comp_addr_hi, dmae->comp_addr_lo,
424 dmae->comp_val);
425 break;
426 default:
427 if (src_type == DMAE_CMD_SRC_PCI)
428 DP(msglvl, "DMAE: opcode 0x%08x\n"
429 "src_addr [%x:%08x] len [%d * 4] dst_addr [none]\n"
430 "comp_addr [%x:%08x] comp_val 0x%08x\n",
431 dmae->opcode, dmae->src_addr_hi, dmae->src_addr_lo,
432 dmae->len, dmae->comp_addr_hi, dmae->comp_addr_lo,
433 dmae->comp_val);
434 else
435 DP(msglvl, "DMAE: opcode 0x%08x\n"
436 "src_addr [%08x] len [%d * 4] dst_addr [none]\n"
437 "comp_addr [%x:%08x] comp_val 0x%08x\n",
438 dmae->opcode, dmae->src_addr_lo >> 2,
439 dmae->len, dmae->comp_addr_hi, dmae->comp_addr_lo,
440 dmae->comp_val);
441 break;
442 }
Yuval Mintz6bf07b82013-06-02 00:06:20 +0000443
444 for (i = 0; i < (sizeof(struct dmae_command)/4); i++)
445 DP(msglvl, "DMAE RAW [%02d]: 0x%08x\n",
446 i, *(((u32 *)dmae) + i));
Ariel Eliorfd1fc792013-01-01 05:22:33 +0000447}
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000448
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200449/* copy command into DMAE command memory and set DMAE command go */
Dmitry Kravkov6c719d02010-07-27 12:36:15 +0000450void bnx2x_post_dmae(struct bnx2x *bp, struct dmae_command *dmae, int idx)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200451{
452 u32 cmd_offset;
453 int i;
454
455 cmd_offset = (DMAE_REG_CMD_MEM + sizeof(struct dmae_command) * idx);
456 for (i = 0; i < (sizeof(struct dmae_command)/4); i++) {
457 REG_WR(bp, cmd_offset + i*4, *(((u32 *)dmae) + i));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200458 }
459 REG_WR(bp, dmae_reg_go_c[idx], 1);
460}
461
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000462u32 bnx2x_dmae_opcode_add_comp(u32 opcode, u8 comp_type)
463{
464 return opcode | ((comp_type << DMAE_COMMAND_C_DST_SHIFT) |
465 DMAE_CMD_C_ENABLE);
466}
467
468u32 bnx2x_dmae_opcode_clr_src_reset(u32 opcode)
469{
470 return opcode & ~DMAE_CMD_SRC_RESET;
471}
472
473u32 bnx2x_dmae_opcode(struct bnx2x *bp, u8 src_type, u8 dst_type,
474 bool with_comp, u8 comp_type)
475{
476 u32 opcode = 0;
477
478 opcode |= ((src_type << DMAE_COMMAND_SRC_SHIFT) |
479 (dst_type << DMAE_COMMAND_DST_SHIFT));
480
481 opcode |= (DMAE_CMD_SRC_RESET | DMAE_CMD_DST_RESET);
482
483 opcode |= (BP_PORT(bp) ? DMAE_CMD_PORT_1 : DMAE_CMD_PORT_0);
David S. Miller8decf862011-09-22 03:23:13 -0400484 opcode |= ((BP_VN(bp) << DMAE_CMD_E1HVN_SHIFT) |
485 (BP_VN(bp) << DMAE_COMMAND_DST_VN_SHIFT));
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000486 opcode |= (DMAE_COM_SET_ERR << DMAE_COMMAND_ERR_POLICY_SHIFT);
487
488#ifdef __BIG_ENDIAN
489 opcode |= DMAE_CMD_ENDIANITY_B_DW_SWAP;
490#else
491 opcode |= DMAE_CMD_ENDIANITY_DW_SWAP;
492#endif
493 if (with_comp)
494 opcode = bnx2x_dmae_opcode_add_comp(opcode, comp_type);
495 return opcode;
496}
497
Ariel Eliorfd1fc792013-01-01 05:22:33 +0000498void bnx2x_prep_dmae_with_comp(struct bnx2x *bp,
stephen hemminger8d962862010-10-21 07:50:56 +0000499 struct dmae_command *dmae,
500 u8 src_type, u8 dst_type)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000501{
502 memset(dmae, 0, sizeof(struct dmae_command));
503
504 /* set the opcode */
505 dmae->opcode = bnx2x_dmae_opcode(bp, src_type, dst_type,
506 true, DMAE_COMP_PCI);
507
508 /* fill in the completion parameters */
509 dmae->comp_addr_lo = U64_LO(bnx2x_sp_mapping(bp, wb_comp));
510 dmae->comp_addr_hi = U64_HI(bnx2x_sp_mapping(bp, wb_comp));
511 dmae->comp_val = DMAE_COMP_VAL;
512}
513
Ariel Eliorfd1fc792013-01-01 05:22:33 +0000514/* issue a dmae command over the init-channel and wait for completion */
Ariel Elior32316a42013-10-20 16:51:32 +0200515int bnx2x_issue_dmae_with_comp(struct bnx2x *bp, struct dmae_command *dmae,
516 u32 *comp)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000517{
Dmitry Kravkov5e374b52011-05-22 10:09:19 +0000518 int cnt = CHIP_REV_IS_SLOW(bp) ? (400000) : 4000;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000519 int rc = 0;
520
Yuval Mintz6bf07b82013-06-02 00:06:20 +0000521 bnx2x_dp_dmae(bp, dmae, BNX2X_MSG_DMAE);
522
523 /* Lock the dmae channel. Disable BHs to prevent a dead-lock
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300524 * as long as this code is called both from syscall context and
525 * from ndo_set_rx_mode() flow that may be called from BH.
526 */
Michal Kalderoneeed0182014-08-17 16:47:44 +0300527
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -0800528 spin_lock_bh(&bp->dmae_lock);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000529
530 /* reset completion */
Ariel Elior32316a42013-10-20 16:51:32 +0200531 *comp = 0;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000532
533 /* post the command on the channel used for initializations */
534 bnx2x_post_dmae(bp, dmae, INIT_DMAE_C(bp));
535
536 /* wait for completion */
537 udelay(5);
Ariel Elior32316a42013-10-20 16:51:32 +0200538 while ((*comp & ~DMAE_PCI_ERR_FLAG) != DMAE_COMP_VAL) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000539
Ariel Elior95c6c6162012-01-26 06:01:52 +0000540 if (!cnt ||
541 (bp->recovery_state != BNX2X_RECOVERY_DONE &&
542 bp->recovery_state != BNX2X_RECOVERY_NIC_LOADING)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000543 BNX2X_ERR("DMAE timeout!\n");
544 rc = DMAE_TIMEOUT;
545 goto unlock;
546 }
547 cnt--;
548 udelay(50);
549 }
Ariel Elior32316a42013-10-20 16:51:32 +0200550 if (*comp & DMAE_PCI_ERR_FLAG) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000551 BNX2X_ERR("DMAE PCI error!\n");
552 rc = DMAE_PCI_ERROR;
553 }
554
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000555unlock:
Michal Kalderoneeed0182014-08-17 16:47:44 +0300556
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -0800557 spin_unlock_bh(&bp->dmae_lock);
Michal Kalderoneeed0182014-08-17 16:47:44 +0300558
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000559 return rc;
560}
561
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700562void bnx2x_write_dmae(struct bnx2x *bp, dma_addr_t dma_addr, u32 dst_addr,
563 u32 len32)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200564{
Yuval Mintz6bf07b82013-06-02 00:06:20 +0000565 int rc;
Eilon Greenstein5ff7b6d2009-08-12 08:23:44 +0000566 struct dmae_command dmae;
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700567
568 if (!bp->dmae_ready) {
569 u32 *data = bnx2x_sp(bp, wb_data[0]);
570
Ariel Elior127a4252012-01-26 06:01:46 +0000571 if (CHIP_IS_E1(bp))
572 bnx2x_init_ind_wr(bp, dst_addr, data, len32);
573 else
574 bnx2x_init_str_wr(bp, dst_addr, data, len32);
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700575 return;
576 }
577
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000578 /* set opcode and fixed command fields */
579 bnx2x_prep_dmae_with_comp(bp, &dmae, DMAE_SRC_PCI, DMAE_DST_GRC);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200580
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000581 /* fill in addresses and len */
Eilon Greenstein5ff7b6d2009-08-12 08:23:44 +0000582 dmae.src_addr_lo = U64_LO(dma_addr);
583 dmae.src_addr_hi = U64_HI(dma_addr);
584 dmae.dst_addr_lo = dst_addr >> 2;
585 dmae.dst_addr_hi = 0;
586 dmae.len = len32;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200587
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000588 /* issue the command and wait for completion */
Ariel Elior32316a42013-10-20 16:51:32 +0200589 rc = bnx2x_issue_dmae_with_comp(bp, &dmae, bnx2x_sp(bp, wb_comp));
Yuval Mintz6bf07b82013-06-02 00:06:20 +0000590 if (rc) {
591 BNX2X_ERR("DMAE returned failure %d\n", rc);
Dmitry Kravkov9dcd9ac2013-11-17 08:59:27 +0200592#ifdef BNX2X_STOP_ON_ERROR
Yuval Mintz6bf07b82013-06-02 00:06:20 +0000593 bnx2x_panic();
Dmitry Kravkov9dcd9ac2013-11-17 08:59:27 +0200594#endif
Yuval Mintz6bf07b82013-06-02 00:06:20 +0000595 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200596}
597
Yaniv Rosnerc18487e2008-06-23 20:27:52 -0700598void bnx2x_read_dmae(struct bnx2x *bp, u32 src_addr, u32 len32)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200599{
Yuval Mintz6bf07b82013-06-02 00:06:20 +0000600 int rc;
Eilon Greenstein5ff7b6d2009-08-12 08:23:44 +0000601 struct dmae_command dmae;
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700602
603 if (!bp->dmae_ready) {
604 u32 *data = bnx2x_sp(bp, wb_data[0]);
605 int i;
606
Merav Sicron51c1a582012-03-18 10:33:38 +0000607 if (CHIP_IS_E1(bp))
Ariel Elior127a4252012-01-26 06:01:46 +0000608 for (i = 0; i < len32; i++)
609 data[i] = bnx2x_reg_rd_ind(bp, src_addr + i*4);
Merav Sicron51c1a582012-03-18 10:33:38 +0000610 else
Ariel Elior127a4252012-01-26 06:01:46 +0000611 for (i = 0; i < len32; i++)
612 data[i] = REG_RD(bp, src_addr + i*4);
613
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700614 return;
615 }
616
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000617 /* set opcode and fixed command fields */
618 bnx2x_prep_dmae_with_comp(bp, &dmae, DMAE_SRC_GRC, DMAE_DST_PCI);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200619
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000620 /* fill in addresses and len */
Eilon Greenstein5ff7b6d2009-08-12 08:23:44 +0000621 dmae.src_addr_lo = src_addr >> 2;
622 dmae.src_addr_hi = 0;
623 dmae.dst_addr_lo = U64_LO(bnx2x_sp_mapping(bp, wb_data));
624 dmae.dst_addr_hi = U64_HI(bnx2x_sp_mapping(bp, wb_data));
625 dmae.len = len32;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200626
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000627 /* issue the command and wait for completion */
Ariel Elior32316a42013-10-20 16:51:32 +0200628 rc = bnx2x_issue_dmae_with_comp(bp, &dmae, bnx2x_sp(bp, wb_comp));
Yuval Mintz6bf07b82013-06-02 00:06:20 +0000629 if (rc) {
630 BNX2X_ERR("DMAE returned failure %d\n", rc);
Dmitry Kravkov9dcd9ac2013-11-17 08:59:27 +0200631#ifdef BNX2X_STOP_ON_ERROR
Yuval Mintz6bf07b82013-06-02 00:06:20 +0000632 bnx2x_panic();
Dmitry Kravkov9dcd9ac2013-11-17 08:59:27 +0200633#endif
Yuval Mintzc957d092013-06-25 08:50:11 +0300634 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200635}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200636
stephen hemminger8d962862010-10-21 07:50:56 +0000637static void bnx2x_write_dmae_phys_len(struct bnx2x *bp, dma_addr_t phys_addr,
638 u32 addr, u32 len)
Eilon Greenstein573f2032009-08-12 08:24:14 +0000639{
Vladislav Zolotarov02e3c6c2010-04-19 01:13:33 +0000640 int dmae_wr_max = DMAE_LEN32_WR_MAX(bp);
Eilon Greenstein573f2032009-08-12 08:24:14 +0000641 int offset = 0;
642
Vladislav Zolotarov02e3c6c2010-04-19 01:13:33 +0000643 while (len > dmae_wr_max) {
Eilon Greenstein573f2032009-08-12 08:24:14 +0000644 bnx2x_write_dmae(bp, phys_addr + offset,
Vladislav Zolotarov02e3c6c2010-04-19 01:13:33 +0000645 addr + offset, dmae_wr_max);
646 offset += dmae_wr_max * 4;
647 len -= dmae_wr_max;
Eilon Greenstein573f2032009-08-12 08:24:14 +0000648 }
649
650 bnx2x_write_dmae(bp, phys_addr + offset, addr + offset, len);
651}
652
Ariel Elior97539f12014-08-17 16:47:51 +0300653enum storms {
654 XSTORM,
655 TSTORM,
656 CSTORM,
657 USTORM,
658 MAX_STORMS
659};
660
661#define STORMS_NUM 4
662#define REGS_IN_ENTRY 4
663
664static inline int bnx2x_get_assert_list_entry(struct bnx2x *bp,
665 enum storms storm,
666 int entry)
667{
668 switch (storm) {
669 case XSTORM:
670 return XSTORM_ASSERT_LIST_OFFSET(entry);
671 case TSTORM:
672 return TSTORM_ASSERT_LIST_OFFSET(entry);
673 case CSTORM:
674 return CSTORM_ASSERT_LIST_OFFSET(entry);
675 case USTORM:
676 return USTORM_ASSERT_LIST_OFFSET(entry);
677 case MAX_STORMS:
678 default:
679 BNX2X_ERR("unknown storm\n");
680 }
681 return -EINVAL;
682}
683
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200684static int bnx2x_mc_assert(struct bnx2x *bp)
685{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200686 char last_idx;
Ariel Elior97539f12014-08-17 16:47:51 +0300687 int i, j, rc = 0;
688 enum storms storm;
689 u32 regs[REGS_IN_ENTRY];
690 u32 bar_storm_intmem[STORMS_NUM] = {
691 BAR_XSTRORM_INTMEM,
692 BAR_TSTRORM_INTMEM,
693 BAR_CSTRORM_INTMEM,
694 BAR_USTRORM_INTMEM
695 };
696 u32 storm_assert_list_index[STORMS_NUM] = {
697 XSTORM_ASSERT_LIST_INDEX_OFFSET,
698 TSTORM_ASSERT_LIST_INDEX_OFFSET,
699 CSTORM_ASSERT_LIST_INDEX_OFFSET,
700 USTORM_ASSERT_LIST_INDEX_OFFSET
701 };
702 char *storms_string[STORMS_NUM] = {
703 "XSTORM",
704 "TSTORM",
705 "CSTORM",
706 "USTORM"
707 };
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200708
Ariel Elior97539f12014-08-17 16:47:51 +0300709 for (storm = XSTORM; storm < MAX_STORMS; storm++) {
710 last_idx = REG_RD8(bp, bar_storm_intmem[storm] +
711 storm_assert_list_index[storm]);
712 if (last_idx)
713 BNX2X_ERR("%s_ASSERT_LIST_INDEX 0x%x\n",
714 storms_string[storm], last_idx);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200715
Ariel Elior97539f12014-08-17 16:47:51 +0300716 /* print the asserts */
717 for (i = 0; i < STROM_ASSERT_ARRAY_SIZE; i++) {
718 /* read a single assert entry */
719 for (j = 0; j < REGS_IN_ENTRY; j++)
720 regs[j] = REG_RD(bp, bar_storm_intmem[storm] +
721 bnx2x_get_assert_list_entry(bp,
722 storm,
723 i) +
724 sizeof(u32) * j);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200725
Ariel Elior97539f12014-08-17 16:47:51 +0300726 /* log entry if it contains a valid assert */
727 if (regs[0] != COMMON_ASM_INVALID_ASSERT_OPCODE) {
728 BNX2X_ERR("%s_ASSERT_INDEX 0x%x = 0x%08x 0x%08x 0x%08x 0x%08x\n",
729 storms_string[storm], i, regs[3],
730 regs[2], regs[1], regs[0]);
731 rc++;
732 } else {
733 break;
734 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200735 }
736 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700737
Ariel Elior97539f12014-08-17 16:47:51 +0300738 BNX2X_ERR("Chip Revision: %s, FW Version: %d_%d_%d\n",
739 CHIP_IS_E1(bp) ? "everest1" :
740 CHIP_IS_E1H(bp) ? "everest1h" :
741 CHIP_IS_E2(bp) ? "everest2" : "everest3",
742 BCM_5710_FW_MAJOR_VERSION,
743 BCM_5710_FW_MINOR_VERSION,
744 BCM_5710_FW_REVISION_VERSION);
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700745
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200746 return rc;
747}
Eliezer Tamirc14423f2008-02-28 11:49:42 -0800748
Yuval Mintz1a6974b2013-10-20 16:51:27 +0200749#define MCPR_TRACE_BUFFER_SIZE (0x800)
750#define SCRATCH_BUFFER_SIZE(bp) \
751 (CHIP_IS_E1(bp) ? 0x10000 : (CHIP_IS_E1H(bp) ? 0x20000 : 0x28000))
752
Dmitry Kravkov7a25cc72011-06-14 01:33:25 +0000753void bnx2x_fw_dump_lvl(struct bnx2x *bp, const char *lvl)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200754{
Dmitry Kravkov7a25cc72011-06-14 01:33:25 +0000755 u32 addr, val;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200756 u32 mark, offset;
Eilon Greenstein4781bfa2009-02-12 08:38:17 +0000757 __be32 data[9];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200758 int word;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000759 u32 trace_shmem_base;
Vladislav Zolotarov2145a922010-04-19 01:13:49 +0000760 if (BP_NOMCP(bp)) {
761 BNX2X_ERR("NO MCP - can not dump\n");
762 return;
763 }
Dmitry Kravkov7a25cc72011-06-14 01:33:25 +0000764 netdev_printk(lvl, bp->dev, "bc %d.%d.%d\n",
765 (bp->common.bc_ver & 0xff0000) >> 16,
766 (bp->common.bc_ver & 0xff00) >> 8,
767 (bp->common.bc_ver & 0xff));
768
769 val = REG_RD(bp, MCP_REG_MCPR_CPU_PROGRAM_COUNTER);
770 if (val == REG_RD(bp, MCP_REG_MCPR_CPU_PROGRAM_COUNTER))
Merav Sicron51c1a582012-03-18 10:33:38 +0000771 BNX2X_ERR("%s" "MCP PC at 0x%x\n", lvl, val);
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000772
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000773 if (BP_PATH(bp) == 0)
774 trace_shmem_base = bp->common.shmem_base;
775 else
776 trace_shmem_base = SHMEM2_RD(bp, other_shmem_base_addr);
Yuval Mintz1a6974b2013-10-20 16:51:27 +0200777
778 /* sanity */
779 if (trace_shmem_base < MCPR_SCRATCH_BASE(bp) + MCPR_TRACE_BUFFER_SIZE ||
780 trace_shmem_base >= MCPR_SCRATCH_BASE(bp) +
781 SCRATCH_BUFFER_SIZE(bp)) {
782 BNX2X_ERR("Unable to dump trace buffer (mark %x)\n",
783 trace_shmem_base);
784 return;
785 }
786
787 addr = trace_shmem_base - MCPR_TRACE_BUFFER_SIZE;
Dmitry Kravkovde128802012-03-18 10:33:45 +0000788
789 /* validate TRCB signature */
790 mark = REG_RD(bp, addr);
791 if (mark != MFW_TRACE_SIGNATURE) {
792 BNX2X_ERR("Trace buffer signature is missing.");
793 return ;
794 }
795
796 /* read cyclic buffer pointer */
797 addr += 4;
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000798 mark = REG_RD(bp, addr);
Yuval Mintz1a6974b2013-10-20 16:51:27 +0200799 mark = MCPR_SCRATCH_BASE(bp) + ((mark + 0x3) & ~0x3) - 0x08000000;
800 if (mark >= trace_shmem_base || mark < addr + 4) {
801 BNX2X_ERR("Mark doesn't fall inside Trace Buffer\n");
802 return;
803 }
Dmitry Kravkov7a25cc72011-06-14 01:33:25 +0000804 printk("%s" "begin fw dump (mark 0x%x)\n", lvl, mark);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200805
Dmitry Kravkov7a25cc72011-06-14 01:33:25 +0000806 printk("%s", lvl);
Yuval Mintz2de67432013-01-23 03:21:43 +0000807
808 /* dump buffer after the mark */
Yuval Mintz1a6974b2013-10-20 16:51:27 +0200809 for (offset = mark; offset < trace_shmem_base; offset += 0x8*4) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200810 for (word = 0; word < 8; word++)
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000811 data[word] = htonl(REG_RD(bp, offset + 4*word));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200812 data[8] = 0x0;
Joe Perches7995c642010-02-17 15:01:52 +0000813 pr_cont("%s", (char *)data);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200814 }
Yuval Mintz2de67432013-01-23 03:21:43 +0000815
816 /* dump buffer before the mark */
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000817 for (offset = addr + 4; offset <= mark; offset += 0x8*4) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200818 for (word = 0; word < 8; word++)
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000819 data[word] = htonl(REG_RD(bp, offset + 4*word));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200820 data[8] = 0x0;
Joe Perches7995c642010-02-17 15:01:52 +0000821 pr_cont("%s", (char *)data);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200822 }
Dmitry Kravkov7a25cc72011-06-14 01:33:25 +0000823 printk("%s" "end of fw dump\n", lvl);
824}
825
Eric Dumazet1191cb82012-04-27 21:39:21 +0000826static void bnx2x_fw_dump(struct bnx2x *bp)
Dmitry Kravkov7a25cc72011-06-14 01:33:25 +0000827{
828 bnx2x_fw_dump_lvl(bp, KERN_ERR);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200829}
830
Yuval Mintz823e1d92013-01-14 05:11:47 +0000831static void bnx2x_hc_int_disable(struct bnx2x *bp)
832{
833 int port = BP_PORT(bp);
834 u32 addr = port ? HC_REG_CONFIG_1 : HC_REG_CONFIG_0;
835 u32 val = REG_RD(bp, addr);
836
837 /* in E1 we must use only PCI configuration space to disable
Yuval Mintz16a5fd92013-06-02 00:06:18 +0000838 * MSI/MSIX capability
839 * It's forbidden to disable IGU_PF_CONF_MSI_MSIX_EN in HC block
Yuval Mintz823e1d92013-01-14 05:11:47 +0000840 */
841 if (CHIP_IS_E1(bp)) {
842 /* Since IGU_PF_CONF_MSI_MSIX_EN still always on
843 * Use mask register to prevent from HC sending interrupts
844 * after we exit the function
845 */
846 REG_WR(bp, HC_REG_INT_MASK + port*4, 0);
847
848 val &= ~(HC_CONFIG_0_REG_SINGLE_ISR_EN_0 |
849 HC_CONFIG_0_REG_INT_LINE_EN_0 |
850 HC_CONFIG_0_REG_ATTN_BIT_EN_0);
851 } else
852 val &= ~(HC_CONFIG_0_REG_SINGLE_ISR_EN_0 |
853 HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0 |
854 HC_CONFIG_0_REG_INT_LINE_EN_0 |
855 HC_CONFIG_0_REG_ATTN_BIT_EN_0);
856
857 DP(NETIF_MSG_IFDOWN,
858 "write %x to HC %d (addr 0x%x)\n",
859 val, port, addr);
860
861 /* flush all outstanding writes */
862 mmiowb();
863
864 REG_WR(bp, addr, val);
865 if (REG_RD(bp, addr) != val)
Yuval Mintz6bf07b82013-06-02 00:06:20 +0000866 BNX2X_ERR("BUG! Proper val not read from IGU!\n");
Yuval Mintz823e1d92013-01-14 05:11:47 +0000867}
868
869static void bnx2x_igu_int_disable(struct bnx2x *bp)
870{
871 u32 val = REG_RD(bp, IGU_REG_PF_CONFIGURATION);
872
873 val &= ~(IGU_PF_CONF_MSI_MSIX_EN |
874 IGU_PF_CONF_INT_LINE_EN |
875 IGU_PF_CONF_ATTN_BIT_EN);
876
877 DP(NETIF_MSG_IFDOWN, "write %x to IGU\n", val);
878
879 /* flush all outstanding writes */
880 mmiowb();
881
882 REG_WR(bp, IGU_REG_PF_CONFIGURATION, val);
883 if (REG_RD(bp, IGU_REG_PF_CONFIGURATION) != val)
Yuval Mintz6bf07b82013-06-02 00:06:20 +0000884 BNX2X_ERR("BUG! Proper val not read from IGU!\n");
Yuval Mintz823e1d92013-01-14 05:11:47 +0000885}
886
887static void bnx2x_int_disable(struct bnx2x *bp)
888{
889 if (bp->common.int_block == INT_BLOCK_HC)
890 bnx2x_hc_int_disable(bp);
891 else
892 bnx2x_igu_int_disable(bp);
893}
894
895void bnx2x_panic_dump(struct bnx2x *bp, bool disable_int)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200896{
897 int i;
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000898 u16 j;
899 struct hc_sp_status_block_data sp_sb_data;
900 int func = BP_FUNC(bp);
901#ifdef BNX2X_STOP_ON_ERROR
902 u16 start = 0, end = 0;
Ariel Elior6383c0b2011-07-14 08:31:57 +0000903 u8 cos;
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000904#endif
Yuval Mintz0155a272014-02-12 18:19:55 +0200905 if (IS_PF(bp) && disable_int)
Yuval Mintz823e1d92013-01-14 05:11:47 +0000906 bnx2x_int_disable(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200907
Yitchak Gertner66e855f2008-08-13 15:49:05 -0700908 bp->stats_state = STATS_STATE_DISABLED;
Ariel Elior7a752992012-01-26 06:01:53 +0000909 bp->eth_stats.unrecoverable_error++;
Yitchak Gertner66e855f2008-08-13 15:49:05 -0700910 DP(BNX2X_MSG_STATS, "stats_state - DISABLED\n");
911
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200912 BNX2X_ERR("begin crash dump -----------------\n");
913
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000914 /* Indices */
915 /* Common */
Yuval Mintz0155a272014-02-12 18:19:55 +0200916 if (IS_PF(bp)) {
917 struct host_sp_status_block *def_sb = bp->def_status_blk;
918 int data_size, cstorm_offset;
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000919
Yuval Mintz0155a272014-02-12 18:19:55 +0200920 BNX2X_ERR("def_idx(0x%x) def_att_idx(0x%x) attn_state(0x%x) spq_prod_idx(0x%x) next_stats_cnt(0x%x)\n",
921 bp->def_idx, bp->def_att_idx, bp->attn_state,
922 bp->spq_prod_idx, bp->stats_counter);
923 BNX2X_ERR("DSB: attn bits(0x%x) ack(0x%x) id(0x%x) idx(0x%x)\n",
924 def_sb->atten_status_block.attn_bits,
925 def_sb->atten_status_block.attn_bits_ack,
926 def_sb->atten_status_block.status_block_id,
927 def_sb->atten_status_block.attn_bits_index);
928 BNX2X_ERR(" def (");
929 for (i = 0; i < HC_SP_SB_MAX_INDICES; i++)
930 pr_cont("0x%x%s",
931 def_sb->sp_sb.index_values[i],
932 (i == HC_SP_SB_MAX_INDICES - 1) ? ") " : " ");
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000933
Yuval Mintz0155a272014-02-12 18:19:55 +0200934 data_size = sizeof(struct hc_sp_status_block_data) /
935 sizeof(u32);
936 cstorm_offset = CSTORM_SP_STATUS_BLOCK_DATA_OFFSET(func);
937 for (i = 0; i < data_size; i++)
938 *((u32 *)&sp_sb_data + i) =
939 REG_RD(bp, BAR_CSTRORM_INTMEM + cstorm_offset +
940 i * sizeof(u32));
941
942 pr_cont("igu_sb_id(0x%x) igu_seg_id(0x%x) pf_id(0x%x) vnic_id(0x%x) vf_id(0x%x) vf_valid (0x%x) state(0x%x)\n",
943 sp_sb_data.igu_sb_id,
944 sp_sb_data.igu_seg_id,
945 sp_sb_data.p_func.pf_id,
946 sp_sb_data.p_func.vnic_id,
947 sp_sb_data.p_func.vf_id,
948 sp_sb_data.p_func.vf_valid,
949 sp_sb_data.state);
950 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000951
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +0000952 for_each_eth_queue(bp, i) {
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000953 struct bnx2x_fastpath *fp = &bp->fp[i];
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000954 int loop;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000955 struct hc_status_block_data_e2 sb_data_e2;
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000956 struct hc_status_block_data_e1x sb_data_e1x;
957 struct hc_status_block_sm *hc_sm_p =
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300958 CHIP_IS_E1x(bp) ?
959 sb_data_e1x.common.state_machine :
960 sb_data_e2.common.state_machine;
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000961 struct hc_index_data *hc_index_p =
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300962 CHIP_IS_E1x(bp) ?
963 sb_data_e1x.index_data :
964 sb_data_e2.index_data;
Ariel Elior6383c0b2011-07-14 08:31:57 +0000965 u8 data_size, cos;
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000966 u32 *sb_data_p;
Ariel Elior6383c0b2011-07-14 08:31:57 +0000967 struct bnx2x_fp_txdata txdata;
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000968
Yuval Mintze2611992014-08-17 16:47:47 +0300969 if (!bp->fp)
970 break;
971
972 if (!fp->rx_cons_sb)
973 continue;
974
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000975 /* Rx */
Merav Sicron51c1a582012-03-18 10:33:38 +0000976 BNX2X_ERR("fp%d: rx_bd_prod(0x%x) rx_bd_cons(0x%x) rx_comp_prod(0x%x) rx_comp_cons(0x%x) *rx_cons_sb(0x%x)\n",
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000977 i, fp->rx_bd_prod, fp->rx_bd_cons,
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000978 fp->rx_comp_prod,
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000979 fp->rx_comp_cons, le16_to_cpu(*fp->rx_cons_sb));
Merav Sicron51c1a582012-03-18 10:33:38 +0000980 BNX2X_ERR(" rx_sge_prod(0x%x) last_max_sge(0x%x) fp_hc_idx(0x%x)\n",
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000981 fp->rx_sge_prod, fp->last_max_sge,
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000982 le16_to_cpu(fp->fp_hc_idx));
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000983
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000984 /* Tx */
Ariel Elior6383c0b2011-07-14 08:31:57 +0000985 for_each_cos_in_tx_queue(fp, cos)
986 {
Yuval Mintze2611992014-08-17 16:47:47 +0300987 if (!fp->txdata_ptr)
988 break;
989
Merav Sicron65565882012-06-19 07:48:26 +0000990 txdata = *fp->txdata_ptr[cos];
Yuval Mintze2611992014-08-17 16:47:47 +0300991
992 if (!txdata.tx_cons_sb)
993 continue;
994
Merav Sicron51c1a582012-03-18 10:33:38 +0000995 BNX2X_ERR("fp%d: tx_pkt_prod(0x%x) tx_pkt_cons(0x%x) tx_bd_prod(0x%x) tx_bd_cons(0x%x) *tx_cons_sb(0x%x)\n",
Ariel Elior6383c0b2011-07-14 08:31:57 +0000996 i, txdata.tx_pkt_prod,
997 txdata.tx_pkt_cons, txdata.tx_bd_prod,
998 txdata.tx_bd_cons,
999 le16_to_cpu(*txdata.tx_cons_sb));
1000 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001001
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001002 loop = CHIP_IS_E1x(bp) ?
1003 HC_SB_MAX_INDICES_E1X : HC_SB_MAX_INDICES_E2;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001004
1005 /* host sb data */
1006
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00001007 if (IS_FCOE_FP(fp))
1008 continue;
Merav Sicron55c11942012-11-07 00:45:48 +00001009
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001010 BNX2X_ERR(" run indexes (");
1011 for (j = 0; j < HC_SB_MAX_SM; j++)
1012 pr_cont("0x%x%s",
1013 fp->sb_running_index[j],
1014 (j == HC_SB_MAX_SM - 1) ? ")" : " ");
1015
1016 BNX2X_ERR(" indexes (");
1017 for (j = 0; j < loop; j++)
1018 pr_cont("0x%x%s",
1019 fp->sb_index_values[j],
1020 (j == loop - 1) ? ")" : " ");
Yuval Mintz0155a272014-02-12 18:19:55 +02001021
1022 /* VF cannot access FW refelection for status block */
1023 if (IS_VF(bp))
1024 continue;
1025
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001026 /* fw sb data */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001027 data_size = CHIP_IS_E1x(bp) ?
1028 sizeof(struct hc_status_block_data_e1x) :
1029 sizeof(struct hc_status_block_data_e2);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001030 data_size /= sizeof(u32);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001031 sb_data_p = CHIP_IS_E1x(bp) ?
1032 (u32 *)&sb_data_e1x :
1033 (u32 *)&sb_data_e2;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001034 /* copy sb data in here */
1035 for (j = 0; j < data_size; j++)
1036 *(sb_data_p + j) = REG_RD(bp, BAR_CSTRORM_INTMEM +
1037 CSTORM_STATUS_BLOCK_DATA_OFFSET(fp->fw_sb_id) +
1038 j * sizeof(u32));
1039
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001040 if (!CHIP_IS_E1x(bp)) {
Merav Sicron51c1a582012-03-18 10:33:38 +00001041 pr_cont("pf_id(0x%x) vf_id(0x%x) vf_valid(0x%x) vnic_id(0x%x) same_igu_sb_1b(0x%x) state(0x%x)\n",
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001042 sb_data_e2.common.p_func.pf_id,
1043 sb_data_e2.common.p_func.vf_id,
1044 sb_data_e2.common.p_func.vf_valid,
1045 sb_data_e2.common.p_func.vnic_id,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001046 sb_data_e2.common.same_igu_sb_1b,
1047 sb_data_e2.common.state);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001048 } else {
Merav Sicron51c1a582012-03-18 10:33:38 +00001049 pr_cont("pf_id(0x%x) vf_id(0x%x) vf_valid(0x%x) vnic_id(0x%x) same_igu_sb_1b(0x%x) state(0x%x)\n",
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001050 sb_data_e1x.common.p_func.pf_id,
1051 sb_data_e1x.common.p_func.vf_id,
1052 sb_data_e1x.common.p_func.vf_valid,
1053 sb_data_e1x.common.p_func.vnic_id,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001054 sb_data_e1x.common.same_igu_sb_1b,
1055 sb_data_e1x.common.state);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001056 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001057
1058 /* SB_SMs data */
1059 for (j = 0; j < HC_SB_MAX_SM; j++) {
Merav Sicron51c1a582012-03-18 10:33:38 +00001060 pr_cont("SM[%d] __flags (0x%x) igu_sb_id (0x%x) igu_seg_id(0x%x) time_to_expire (0x%x) timer_value(0x%x)\n",
1061 j, hc_sm_p[j].__flags,
1062 hc_sm_p[j].igu_sb_id,
1063 hc_sm_p[j].igu_seg_id,
1064 hc_sm_p[j].time_to_expire,
1065 hc_sm_p[j].timer_value);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001066 }
1067
Yuval Mintz16a5fd92013-06-02 00:06:18 +00001068 /* Indices data */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001069 for (j = 0; j < loop; j++) {
Merav Sicron51c1a582012-03-18 10:33:38 +00001070 pr_cont("INDEX[%d] flags (0x%x) timeout (0x%x)\n", j,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001071 hc_index_p[j].flags,
1072 hc_index_p[j].timeout);
1073 }
Eilon Greenstein8440d2b2009-02-12 08:38:22 +00001074 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001075
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001076#ifdef BNX2X_STOP_ON_ERROR
Yuval Mintz0155a272014-02-12 18:19:55 +02001077 if (IS_PF(bp)) {
1078 /* event queue */
1079 BNX2X_ERR("eq cons %x prod %x\n", bp->eq_cons, bp->eq_prod);
1080 for (i = 0; i < NUM_EQ_DESC; i++) {
1081 u32 *data = (u32 *)&bp->eq_ring[i].message.data;
Yuval Mintz04c46732013-01-23 03:21:46 +00001082
Yuval Mintz0155a272014-02-12 18:19:55 +02001083 BNX2X_ERR("event queue [%d]: header: opcode %d, error %d\n",
1084 i, bp->eq_ring[i].message.opcode,
1085 bp->eq_ring[i].message.error);
1086 BNX2X_ERR("data: %x %x %x\n",
1087 data[0], data[1], data[2]);
1088 }
Yuval Mintz04c46732013-01-23 03:21:46 +00001089 }
1090
Eilon Greenstein8440d2b2009-02-12 08:38:22 +00001091 /* Rings */
1092 /* Rx */
Merav Sicron55c11942012-11-07 00:45:48 +00001093 for_each_valid_rx_queue(bp, i) {
Eilon Greenstein8440d2b2009-02-12 08:38:22 +00001094 struct bnx2x_fastpath *fp = &bp->fp[i];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001095
Yuval Mintze2611992014-08-17 16:47:47 +03001096 if (!bp->fp)
1097 break;
1098
1099 if (!fp->rx_cons_sb)
1100 continue;
1101
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001102 start = RX_BD(le16_to_cpu(*fp->rx_cons_sb) - 10);
1103 end = RX_BD(le16_to_cpu(*fp->rx_cons_sb) + 503);
Eilon Greenstein8440d2b2009-02-12 08:38:22 +00001104 for (j = start; j != end; j = RX_BD(j + 1)) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001105 u32 *rx_bd = (u32 *)&fp->rx_desc_ring[j];
1106 struct sw_rx_bd *sw_bd = &fp->rx_buf_ring[j];
1107
Eilon Greensteinc3eefaf2009-03-02 08:01:09 +00001108 BNX2X_ERR("fp%d: rx_bd[%x]=[%x:%x] sw_bd=[%p]\n",
Yuval Mintz44151ac2012-01-23 07:31:56 +00001109 i, j, rx_bd[1], rx_bd[0], sw_bd->data);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001110 }
1111
Eilon Greenstein3196a882008-08-13 15:58:49 -07001112 start = RX_SGE(fp->rx_sge_prod);
1113 end = RX_SGE(fp->last_max_sge);
Eilon Greenstein8440d2b2009-02-12 08:38:22 +00001114 for (j = start; j != end; j = RX_SGE(j + 1)) {
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001115 u32 *rx_sge = (u32 *)&fp->rx_sge_ring[j];
1116 struct sw_rx_page *sw_page = &fp->rx_page_ring[j];
1117
Eilon Greensteinc3eefaf2009-03-02 08:01:09 +00001118 BNX2X_ERR("fp%d: rx_sge[%x]=[%x:%x] sw_page=[%p]\n",
1119 i, j, rx_sge[1], rx_sge[0], sw_page->page);
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001120 }
1121
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001122 start = RCQ_BD(fp->rx_comp_cons - 10);
1123 end = RCQ_BD(fp->rx_comp_cons + 503);
Eilon Greenstein8440d2b2009-02-12 08:38:22 +00001124 for (j = start; j != end; j = RCQ_BD(j + 1)) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001125 u32 *cqe = (u32 *)&fp->rx_comp_ring[j];
1126
Eilon Greensteinc3eefaf2009-03-02 08:01:09 +00001127 BNX2X_ERR("fp%d: cqe[%x]=[%x:%x:%x:%x]\n",
1128 i, j, cqe[0], cqe[1], cqe[2], cqe[3]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001129 }
1130 }
1131
Eilon Greenstein8440d2b2009-02-12 08:38:22 +00001132 /* Tx */
Merav Sicron55c11942012-11-07 00:45:48 +00001133 for_each_valid_tx_queue(bp, i) {
Eilon Greenstein8440d2b2009-02-12 08:38:22 +00001134 struct bnx2x_fastpath *fp = &bp->fp[i];
Yuval Mintze2611992014-08-17 16:47:47 +03001135
1136 if (!bp->fp)
1137 break;
1138
Ariel Elior6383c0b2011-07-14 08:31:57 +00001139 for_each_cos_in_tx_queue(fp, cos) {
Merav Sicron65565882012-06-19 07:48:26 +00001140 struct bnx2x_fp_txdata *txdata = fp->txdata_ptr[cos];
Eilon Greenstein8440d2b2009-02-12 08:38:22 +00001141
Yuval Mintze2611992014-08-17 16:47:47 +03001142 if (!fp->txdata_ptr)
1143 break;
1144
1145 if (!txdata.tx_cons_sb)
1146 continue;
1147
Ariel Elior6383c0b2011-07-14 08:31:57 +00001148 start = TX_BD(le16_to_cpu(*txdata->tx_cons_sb) - 10);
1149 end = TX_BD(le16_to_cpu(*txdata->tx_cons_sb) + 245);
1150 for (j = start; j != end; j = TX_BD(j + 1)) {
1151 struct sw_tx_bd *sw_bd =
1152 &txdata->tx_buf_ring[j];
Eilon Greenstein8440d2b2009-02-12 08:38:22 +00001153
Merav Sicron51c1a582012-03-18 10:33:38 +00001154 BNX2X_ERR("fp%d: txdata %d, packet[%x]=[%p,%x]\n",
Ariel Elior6383c0b2011-07-14 08:31:57 +00001155 i, cos, j, sw_bd->skb,
1156 sw_bd->first_bd);
1157 }
Eilon Greenstein8440d2b2009-02-12 08:38:22 +00001158
Ariel Elior6383c0b2011-07-14 08:31:57 +00001159 start = TX_BD(txdata->tx_bd_cons - 10);
1160 end = TX_BD(txdata->tx_bd_cons + 254);
1161 for (j = start; j != end; j = TX_BD(j + 1)) {
1162 u32 *tx_bd = (u32 *)&txdata->tx_desc_ring[j];
Eilon Greenstein8440d2b2009-02-12 08:38:22 +00001163
Merav Sicron51c1a582012-03-18 10:33:38 +00001164 BNX2X_ERR("fp%d: txdata %d, tx_bd[%x]=[%x:%x:%x:%x]\n",
Ariel Elior6383c0b2011-07-14 08:31:57 +00001165 i, cos, j, tx_bd[0], tx_bd[1],
1166 tx_bd[2], tx_bd[3]);
1167 }
Eilon Greenstein8440d2b2009-02-12 08:38:22 +00001168 }
1169 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001170#endif
Yuval Mintz0155a272014-02-12 18:19:55 +02001171 if (IS_PF(bp)) {
1172 bnx2x_fw_dump(bp);
1173 bnx2x_mc_assert(bp);
1174 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001175 BNX2X_ERR("end crash dump -----------------\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001176}
1177
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001178/*
1179 * FLR Support for E2
1180 *
1181 * bnx2x_pf_flr_clnup() is called during nic_load in the per function HW
1182 * initialization.
1183 */
Yuval Mintz16a5fd92013-06-02 00:06:18 +00001184#define FLR_WAIT_USEC 10000 /* 10 milliseconds */
Ariel Elior89db4ad2012-01-26 06:01:48 +00001185#define FLR_WAIT_INTERVAL 50 /* usec */
1186#define FLR_POLL_CNT (FLR_WAIT_USEC/FLR_WAIT_INTERVAL) /* 200 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001187
1188struct pbf_pN_buf_regs {
1189 int pN;
1190 u32 init_crd;
1191 u32 crd;
1192 u32 crd_freed;
1193};
1194
1195struct pbf_pN_cmd_regs {
1196 int pN;
1197 u32 lines_occup;
1198 u32 lines_freed;
1199};
1200
1201static void bnx2x_pbf_pN_buf_flushed(struct bnx2x *bp,
1202 struct pbf_pN_buf_regs *regs,
1203 u32 poll_count)
1204{
1205 u32 init_crd, crd, crd_start, crd_freed, crd_freed_start;
1206 u32 cur_cnt = poll_count;
1207
1208 crd_freed = crd_freed_start = REG_RD(bp, regs->crd_freed);
1209 crd = crd_start = REG_RD(bp, regs->crd);
1210 init_crd = REG_RD(bp, regs->init_crd);
1211
1212 DP(BNX2X_MSG_SP, "INIT CREDIT[%d] : %x\n", regs->pN, init_crd);
1213 DP(BNX2X_MSG_SP, "CREDIT[%d] : s:%x\n", regs->pN, crd);
1214 DP(BNX2X_MSG_SP, "CREDIT_FREED[%d]: s:%x\n", regs->pN, crd_freed);
1215
1216 while ((crd != init_crd) && ((u32)SUB_S32(crd_freed, crd_freed_start) <
1217 (init_crd - crd_start))) {
1218 if (cur_cnt--) {
Ariel Elior89db4ad2012-01-26 06:01:48 +00001219 udelay(FLR_WAIT_INTERVAL);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001220 crd = REG_RD(bp, regs->crd);
1221 crd_freed = REG_RD(bp, regs->crd_freed);
1222 } else {
1223 DP(BNX2X_MSG_SP, "PBF tx buffer[%d] timed out\n",
1224 regs->pN);
1225 DP(BNX2X_MSG_SP, "CREDIT[%d] : c:%x\n",
1226 regs->pN, crd);
1227 DP(BNX2X_MSG_SP, "CREDIT_FREED[%d]: c:%x\n",
1228 regs->pN, crd_freed);
1229 break;
1230 }
1231 }
1232 DP(BNX2X_MSG_SP, "Waited %d*%d usec for PBF tx buffer[%d]\n",
Ariel Elior89db4ad2012-01-26 06:01:48 +00001233 poll_count-cur_cnt, FLR_WAIT_INTERVAL, regs->pN);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001234}
1235
1236static void bnx2x_pbf_pN_cmd_flushed(struct bnx2x *bp,
1237 struct pbf_pN_cmd_regs *regs,
1238 u32 poll_count)
1239{
1240 u32 occup, to_free, freed, freed_start;
1241 u32 cur_cnt = poll_count;
1242
1243 occup = to_free = REG_RD(bp, regs->lines_occup);
1244 freed = freed_start = REG_RD(bp, regs->lines_freed);
1245
1246 DP(BNX2X_MSG_SP, "OCCUPANCY[%d] : s:%x\n", regs->pN, occup);
1247 DP(BNX2X_MSG_SP, "LINES_FREED[%d] : s:%x\n", regs->pN, freed);
1248
1249 while (occup && ((u32)SUB_S32(freed, freed_start) < to_free)) {
1250 if (cur_cnt--) {
Ariel Elior89db4ad2012-01-26 06:01:48 +00001251 udelay(FLR_WAIT_INTERVAL);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001252 occup = REG_RD(bp, regs->lines_occup);
1253 freed = REG_RD(bp, regs->lines_freed);
1254 } else {
1255 DP(BNX2X_MSG_SP, "PBF cmd queue[%d] timed out\n",
1256 regs->pN);
1257 DP(BNX2X_MSG_SP, "OCCUPANCY[%d] : s:%x\n",
1258 regs->pN, occup);
1259 DP(BNX2X_MSG_SP, "LINES_FREED[%d] : s:%x\n",
1260 regs->pN, freed);
1261 break;
1262 }
1263 }
1264 DP(BNX2X_MSG_SP, "Waited %d*%d usec for PBF cmd queue[%d]\n",
Ariel Elior89db4ad2012-01-26 06:01:48 +00001265 poll_count-cur_cnt, FLR_WAIT_INTERVAL, regs->pN);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001266}
1267
Eric Dumazet1191cb82012-04-27 21:39:21 +00001268static u32 bnx2x_flr_clnup_reg_poll(struct bnx2x *bp, u32 reg,
1269 u32 expected, u32 poll_count)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001270{
1271 u32 cur_cnt = poll_count;
1272 u32 val;
1273
1274 while ((val = REG_RD(bp, reg)) != expected && cur_cnt--)
Ariel Elior89db4ad2012-01-26 06:01:48 +00001275 udelay(FLR_WAIT_INTERVAL);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001276
1277 return val;
1278}
1279
Ariel Eliord16132c2013-01-01 05:22:42 +00001280int bnx2x_flr_clnup_poll_hw_counter(struct bnx2x *bp, u32 reg,
1281 char *msg, u32 poll_cnt)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001282{
1283 u32 val = bnx2x_flr_clnup_reg_poll(bp, reg, 0, poll_cnt);
1284 if (val != 0) {
1285 BNX2X_ERR("%s usage count=%d\n", msg, val);
1286 return 1;
1287 }
1288 return 0;
1289}
1290
Ariel Eliord16132c2013-01-01 05:22:42 +00001291/* Common routines with VF FLR cleanup */
1292u32 bnx2x_flr_clnup_poll_count(struct bnx2x *bp)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001293{
1294 /* adjust polling timeout */
1295 if (CHIP_REV_IS_EMUL(bp))
1296 return FLR_POLL_CNT * 2000;
1297
1298 if (CHIP_REV_IS_FPGA(bp))
1299 return FLR_POLL_CNT * 120;
1300
1301 return FLR_POLL_CNT;
1302}
1303
Ariel Eliord16132c2013-01-01 05:22:42 +00001304void bnx2x_tx_hw_flushed(struct bnx2x *bp, u32 poll_count)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001305{
1306 struct pbf_pN_cmd_regs cmd_regs[] = {
1307 {0, (CHIP_IS_E3B0(bp)) ?
1308 PBF_REG_TQ_OCCUPANCY_Q0 :
1309 PBF_REG_P0_TQ_OCCUPANCY,
1310 (CHIP_IS_E3B0(bp)) ?
1311 PBF_REG_TQ_LINES_FREED_CNT_Q0 :
1312 PBF_REG_P0_TQ_LINES_FREED_CNT},
1313 {1, (CHIP_IS_E3B0(bp)) ?
1314 PBF_REG_TQ_OCCUPANCY_Q1 :
1315 PBF_REG_P1_TQ_OCCUPANCY,
1316 (CHIP_IS_E3B0(bp)) ?
1317 PBF_REG_TQ_LINES_FREED_CNT_Q1 :
1318 PBF_REG_P1_TQ_LINES_FREED_CNT},
1319 {4, (CHIP_IS_E3B0(bp)) ?
1320 PBF_REG_TQ_OCCUPANCY_LB_Q :
1321 PBF_REG_P4_TQ_OCCUPANCY,
1322 (CHIP_IS_E3B0(bp)) ?
1323 PBF_REG_TQ_LINES_FREED_CNT_LB_Q :
1324 PBF_REG_P4_TQ_LINES_FREED_CNT}
1325 };
1326
1327 struct pbf_pN_buf_regs buf_regs[] = {
1328 {0, (CHIP_IS_E3B0(bp)) ?
1329 PBF_REG_INIT_CRD_Q0 :
1330 PBF_REG_P0_INIT_CRD ,
1331 (CHIP_IS_E3B0(bp)) ?
1332 PBF_REG_CREDIT_Q0 :
1333 PBF_REG_P0_CREDIT,
1334 (CHIP_IS_E3B0(bp)) ?
1335 PBF_REG_INTERNAL_CRD_FREED_CNT_Q0 :
1336 PBF_REG_P0_INTERNAL_CRD_FREED_CNT},
1337 {1, (CHIP_IS_E3B0(bp)) ?
1338 PBF_REG_INIT_CRD_Q1 :
1339 PBF_REG_P1_INIT_CRD,
1340 (CHIP_IS_E3B0(bp)) ?
1341 PBF_REG_CREDIT_Q1 :
1342 PBF_REG_P1_CREDIT,
1343 (CHIP_IS_E3B0(bp)) ?
1344 PBF_REG_INTERNAL_CRD_FREED_CNT_Q1 :
1345 PBF_REG_P1_INTERNAL_CRD_FREED_CNT},
1346 {4, (CHIP_IS_E3B0(bp)) ?
1347 PBF_REG_INIT_CRD_LB_Q :
1348 PBF_REG_P4_INIT_CRD,
1349 (CHIP_IS_E3B0(bp)) ?
1350 PBF_REG_CREDIT_LB_Q :
1351 PBF_REG_P4_CREDIT,
1352 (CHIP_IS_E3B0(bp)) ?
1353 PBF_REG_INTERNAL_CRD_FREED_CNT_LB_Q :
1354 PBF_REG_P4_INTERNAL_CRD_FREED_CNT},
1355 };
1356
1357 int i;
1358
1359 /* Verify the command queues are flushed P0, P1, P4 */
1360 for (i = 0; i < ARRAY_SIZE(cmd_regs); i++)
1361 bnx2x_pbf_pN_cmd_flushed(bp, &cmd_regs[i], poll_count);
1362
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001363 /* Verify the transmission buffers are flushed P0, P1, P4 */
1364 for (i = 0; i < ARRAY_SIZE(buf_regs); i++)
1365 bnx2x_pbf_pN_buf_flushed(bp, &buf_regs[i], poll_count);
1366}
1367
1368#define OP_GEN_PARAM(param) \
1369 (((param) << SDM_OP_GEN_COMP_PARAM_SHIFT) & SDM_OP_GEN_COMP_PARAM)
1370
1371#define OP_GEN_TYPE(type) \
1372 (((type) << SDM_OP_GEN_COMP_TYPE_SHIFT) & SDM_OP_GEN_COMP_TYPE)
1373
1374#define OP_GEN_AGG_VECT(index) \
1375 (((index) << SDM_OP_GEN_AGG_VECT_IDX_SHIFT) & SDM_OP_GEN_AGG_VECT_IDX)
1376
Ariel Eliord16132c2013-01-01 05:22:42 +00001377int bnx2x_send_final_clnup(struct bnx2x *bp, u8 clnup_func, u32 poll_cnt)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001378{
Yuval Mintz86564c32013-01-23 03:21:50 +00001379 u32 op_gen_command = 0;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001380 u32 comp_addr = BAR_CSTRORM_INTMEM +
1381 CSTORM_FINAL_CLEANUP_COMPLETE_OFFSET(clnup_func);
1382 int ret = 0;
1383
1384 if (REG_RD(bp, comp_addr)) {
Ariel Elior89db4ad2012-01-26 06:01:48 +00001385 BNX2X_ERR("Cleanup complete was not 0 before sending\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001386 return 1;
1387 }
1388
Yuval Mintz86564c32013-01-23 03:21:50 +00001389 op_gen_command |= OP_GEN_PARAM(XSTORM_AGG_INT_FINAL_CLEANUP_INDEX);
1390 op_gen_command |= OP_GEN_TYPE(XSTORM_AGG_INT_FINAL_CLEANUP_COMP_TYPE);
1391 op_gen_command |= OP_GEN_AGG_VECT(clnup_func);
1392 op_gen_command |= 1 << SDM_OP_GEN_AGG_VECT_IDX_VALID_SHIFT;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001393
Ariel Elior89db4ad2012-01-26 06:01:48 +00001394 DP(BNX2X_MSG_SP, "sending FW Final cleanup\n");
Yuval Mintz86564c32013-01-23 03:21:50 +00001395 REG_WR(bp, XSDM_REG_OPERATION_GEN, op_gen_command);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001396
1397 if (bnx2x_flr_clnup_reg_poll(bp, comp_addr, 1, poll_cnt) != 1) {
1398 BNX2X_ERR("FW final cleanup did not succeed\n");
Merav Sicron51c1a582012-03-18 10:33:38 +00001399 DP(BNX2X_MSG_SP, "At timeout completion address contained %x\n",
1400 (REG_RD(bp, comp_addr)));
Ariel Eliord16132c2013-01-01 05:22:42 +00001401 bnx2x_panic();
1402 return 1;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001403 }
Yuval Mintz16a5fd92013-06-02 00:06:18 +00001404 /* Zero completion for next FLR */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001405 REG_WR(bp, comp_addr, 0);
1406
1407 return ret;
1408}
1409
Ariel Eliorb56e9672013-01-01 05:22:32 +00001410u8 bnx2x_is_pcie_pending(struct pci_dev *dev)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001411{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001412 u16 status;
1413
Jiang Liu2a80eeb2012-08-20 13:26:51 -06001414 pcie_capability_read_word(dev, PCI_EXP_DEVSTA, &status);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001415 return status & PCI_EXP_DEVSTA_TRPND;
1416}
1417
1418/* PF FLR specific routines
1419*/
1420static int bnx2x_poll_hw_usage_counters(struct bnx2x *bp, u32 poll_cnt)
1421{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001422 /* wait for CFC PF usage-counter to zero (includes all the VFs) */
1423 if (bnx2x_flr_clnup_poll_hw_counter(bp,
1424 CFC_REG_NUM_LCIDS_INSIDE_PF,
1425 "CFC PF usage counter timed out",
1426 poll_cnt))
1427 return 1;
1428
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001429 /* Wait for DQ PF usage-counter to zero (until DQ cleanup) */
1430 if (bnx2x_flr_clnup_poll_hw_counter(bp,
1431 DORQ_REG_PF_USAGE_CNT,
1432 "DQ PF usage counter timed out",
1433 poll_cnt))
1434 return 1;
1435
1436 /* Wait for QM PF usage-counter to zero (until DQ cleanup) */
1437 if (bnx2x_flr_clnup_poll_hw_counter(bp,
1438 QM_REG_PF_USG_CNT_0 + 4*BP_FUNC(bp),
1439 "QM PF usage counter timed out",
1440 poll_cnt))
1441 return 1;
1442
1443 /* Wait for Timer PF usage-counters to zero (until DQ cleanup) */
1444 if (bnx2x_flr_clnup_poll_hw_counter(bp,
1445 TM_REG_LIN0_VNIC_UC + 4*BP_PORT(bp),
1446 "Timers VNIC usage counter timed out",
1447 poll_cnt))
1448 return 1;
1449 if (bnx2x_flr_clnup_poll_hw_counter(bp,
1450 TM_REG_LIN0_NUM_SCANS + 4*BP_PORT(bp),
1451 "Timers NUM_SCANS usage counter timed out",
1452 poll_cnt))
1453 return 1;
1454
1455 /* Wait DMAE PF usage counter to zero */
1456 if (bnx2x_flr_clnup_poll_hw_counter(bp,
1457 dmae_reg_go_c[INIT_DMAE_C(bp)],
Yuval Mintz6bf07b82013-06-02 00:06:20 +00001458 "DMAE command register timed out",
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001459 poll_cnt))
1460 return 1;
1461
1462 return 0;
1463}
1464
1465static void bnx2x_hw_enable_status(struct bnx2x *bp)
1466{
1467 u32 val;
1468
1469 val = REG_RD(bp, CFC_REG_WEAK_ENABLE_PF);
1470 DP(BNX2X_MSG_SP, "CFC_REG_WEAK_ENABLE_PF is 0x%x\n", val);
1471
1472 val = REG_RD(bp, PBF_REG_DISABLE_PF);
1473 DP(BNX2X_MSG_SP, "PBF_REG_DISABLE_PF is 0x%x\n", val);
1474
1475 val = REG_RD(bp, IGU_REG_PCI_PF_MSI_EN);
1476 DP(BNX2X_MSG_SP, "IGU_REG_PCI_PF_MSI_EN is 0x%x\n", val);
1477
1478 val = REG_RD(bp, IGU_REG_PCI_PF_MSIX_EN);
1479 DP(BNX2X_MSG_SP, "IGU_REG_PCI_PF_MSIX_EN is 0x%x\n", val);
1480
1481 val = REG_RD(bp, IGU_REG_PCI_PF_MSIX_FUNC_MASK);
1482 DP(BNX2X_MSG_SP, "IGU_REG_PCI_PF_MSIX_FUNC_MASK is 0x%x\n", val);
1483
1484 val = REG_RD(bp, PGLUE_B_REG_SHADOW_BME_PF_7_0_CLR);
1485 DP(BNX2X_MSG_SP, "PGLUE_B_REG_SHADOW_BME_PF_7_0_CLR is 0x%x\n", val);
1486
1487 val = REG_RD(bp, PGLUE_B_REG_FLR_REQUEST_PF_7_0_CLR);
1488 DP(BNX2X_MSG_SP, "PGLUE_B_REG_FLR_REQUEST_PF_7_0_CLR is 0x%x\n", val);
1489
1490 val = REG_RD(bp, PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER);
1491 DP(BNX2X_MSG_SP, "PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER is 0x%x\n",
1492 val);
1493}
1494
1495static int bnx2x_pf_flr_clnup(struct bnx2x *bp)
1496{
1497 u32 poll_cnt = bnx2x_flr_clnup_poll_count(bp);
1498
1499 DP(BNX2X_MSG_SP, "Cleanup after FLR PF[%d]\n", BP_ABS_FUNC(bp));
1500
1501 /* Re-enable PF target read access */
1502 REG_WR(bp, PGLUE_B_REG_INTERNAL_PFID_ENABLE_TARGET_READ, 1);
1503
1504 /* Poll HW usage counters */
Ariel Elior89db4ad2012-01-26 06:01:48 +00001505 DP(BNX2X_MSG_SP, "Polling usage counters\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001506 if (bnx2x_poll_hw_usage_counters(bp, poll_cnt))
1507 return -EBUSY;
1508
1509 /* Zero the igu 'trailing edge' and 'leading edge' */
1510
1511 /* Send the FW cleanup command */
1512 if (bnx2x_send_final_clnup(bp, (u8)BP_FUNC(bp), poll_cnt))
1513 return -EBUSY;
1514
1515 /* ATC cleanup */
1516
1517 /* Verify TX hw is flushed */
1518 bnx2x_tx_hw_flushed(bp, poll_cnt);
1519
1520 /* Wait 100ms (not adjusted according to platform) */
1521 msleep(100);
1522
1523 /* Verify no pending pci transactions */
1524 if (bnx2x_is_pcie_pending(bp->pdev))
1525 BNX2X_ERR("PCIE Transactions still pending\n");
1526
1527 /* Debug */
1528 bnx2x_hw_enable_status(bp);
1529
1530 /*
1531 * Master enable - Due to WB DMAE writes performed before this
1532 * register is re-initialized as part of the regular function init
1533 */
1534 REG_WR(bp, PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER, 1);
1535
1536 return 0;
1537}
1538
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001539static void bnx2x_hc_int_enable(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001540{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001541 int port = BP_PORT(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001542 u32 addr = port ? HC_REG_CONFIG_1 : HC_REG_CONFIG_0;
1543 u32 val = REG_RD(bp, addr);
Dmitry Kravkov69c326b2012-05-02 01:16:33 +00001544 bool msix = (bp->flags & USING_MSIX_FLAG) ? true : false;
1545 bool single_msix = (bp->flags & USING_SINGLE_MSIX_FLAG) ? true : false;
1546 bool msi = (bp->flags & USING_MSI_FLAG) ? true : false;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001547
1548 if (msix) {
Eilon Greenstein8badd272009-02-12 08:36:15 +00001549 val &= ~(HC_CONFIG_0_REG_SINGLE_ISR_EN_0 |
1550 HC_CONFIG_0_REG_INT_LINE_EN_0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001551 val |= (HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0 |
1552 HC_CONFIG_0_REG_ATTN_BIT_EN_0);
Dmitry Kravkov69c326b2012-05-02 01:16:33 +00001553 if (single_msix)
1554 val |= HC_CONFIG_0_REG_SINGLE_ISR_EN_0;
Eilon Greenstein8badd272009-02-12 08:36:15 +00001555 } else if (msi) {
1556 val &= ~HC_CONFIG_0_REG_INT_LINE_EN_0;
1557 val |= (HC_CONFIG_0_REG_SINGLE_ISR_EN_0 |
1558 HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0 |
1559 HC_CONFIG_0_REG_ATTN_BIT_EN_0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001560 } else {
1561 val |= (HC_CONFIG_0_REG_SINGLE_ISR_EN_0 |
Eliezer Tamir615f8fd2008-02-28 11:54:54 -08001562 HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0 |
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001563 HC_CONFIG_0_REG_INT_LINE_EN_0 |
1564 HC_CONFIG_0_REG_ATTN_BIT_EN_0);
Eliezer Tamir615f8fd2008-02-28 11:54:54 -08001565
Dmitry Kravkova0fd0652010-10-19 05:13:05 +00001566 if (!CHIP_IS_E1(bp)) {
Merav Sicron51c1a582012-03-18 10:33:38 +00001567 DP(NETIF_MSG_IFUP,
1568 "write %x to HC %d (addr 0x%x)\n", val, port, addr);
Eliezer Tamir615f8fd2008-02-28 11:54:54 -08001569
Dmitry Kravkova0fd0652010-10-19 05:13:05 +00001570 REG_WR(bp, addr, val);
Eliezer Tamir615f8fd2008-02-28 11:54:54 -08001571
Dmitry Kravkova0fd0652010-10-19 05:13:05 +00001572 val &= ~HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0;
1573 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001574 }
1575
Dmitry Kravkova0fd0652010-10-19 05:13:05 +00001576 if (CHIP_IS_E1(bp))
1577 REG_WR(bp, HC_REG_INT_MASK + port*4, 0x1FFFF);
1578
Merav Sicron51c1a582012-03-18 10:33:38 +00001579 DP(NETIF_MSG_IFUP,
1580 "write %x to HC %d (addr 0x%x) mode %s\n", val, port, addr,
1581 (msix ? "MSI-X" : (msi ? "MSI" : "INTx")));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001582
1583 REG_WR(bp, addr, val);
Eilon Greenstein37dbbf32009-07-21 05:47:33 +00001584 /*
1585 * Ensure that HC_CONFIG is written before leading/trailing edge config
1586 */
1587 mmiowb();
1588 barrier();
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001589
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001590 if (!CHIP_IS_E1(bp)) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001591 /* init leading/trailing edge */
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +00001592 if (IS_MF(bp)) {
David S. Miller8decf862011-09-22 03:23:13 -04001593 val = (0xee0f | (1 << (BP_VN(bp) + 4)));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001594 if (bp->port.pmf)
Eilon Greenstein4acac6a2009-02-12 08:36:52 +00001595 /* enable nig and gpio3 attention */
1596 val |= 0x1100;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001597 } else
1598 val = 0xffff;
1599
1600 REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, val);
1601 REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, val);
1602 }
Eilon Greenstein37dbbf32009-07-21 05:47:33 +00001603
1604 /* Make sure that interrupts are indeed enabled from here on */
1605 mmiowb();
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001606}
1607
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001608static void bnx2x_igu_int_enable(struct bnx2x *bp)
1609{
1610 u32 val;
Dmitry Kravkov30a5de72012-04-03 18:41:26 +00001611 bool msix = (bp->flags & USING_MSIX_FLAG) ? true : false;
1612 bool single_msix = (bp->flags & USING_SINGLE_MSIX_FLAG) ? true : false;
1613 bool msi = (bp->flags & USING_MSI_FLAG) ? true : false;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001614
1615 val = REG_RD(bp, IGU_REG_PF_CONFIGURATION);
1616
1617 if (msix) {
1618 val &= ~(IGU_PF_CONF_INT_LINE_EN |
1619 IGU_PF_CONF_SINGLE_ISR_EN);
Yuval Mintzebe61d82013-01-14 05:11:48 +00001620 val |= (IGU_PF_CONF_MSI_MSIX_EN |
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001621 IGU_PF_CONF_ATTN_BIT_EN);
Dmitry Kravkov30a5de72012-04-03 18:41:26 +00001622
1623 if (single_msix)
1624 val |= IGU_PF_CONF_SINGLE_ISR_EN;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001625 } else if (msi) {
1626 val &= ~IGU_PF_CONF_INT_LINE_EN;
Yuval Mintzebe61d82013-01-14 05:11:48 +00001627 val |= (IGU_PF_CONF_MSI_MSIX_EN |
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001628 IGU_PF_CONF_ATTN_BIT_EN |
1629 IGU_PF_CONF_SINGLE_ISR_EN);
1630 } else {
1631 val &= ~IGU_PF_CONF_MSI_MSIX_EN;
Yuval Mintzebe61d82013-01-14 05:11:48 +00001632 val |= (IGU_PF_CONF_INT_LINE_EN |
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001633 IGU_PF_CONF_ATTN_BIT_EN |
1634 IGU_PF_CONF_SINGLE_ISR_EN);
1635 }
1636
Yuval Mintzebe61d82013-01-14 05:11:48 +00001637 /* Clean previous status - need to configure igu prior to ack*/
1638 if ((!msix) || single_msix) {
1639 REG_WR(bp, IGU_REG_PF_CONFIGURATION, val);
1640 bnx2x_ack_int(bp);
1641 }
1642
1643 val |= IGU_PF_CONF_FUNC_EN;
1644
Merav Sicron51c1a582012-03-18 10:33:38 +00001645 DP(NETIF_MSG_IFUP, "write 0x%x to IGU mode %s\n",
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001646 val, (msix ? "MSI-X" : (msi ? "MSI" : "INTx")));
1647
1648 REG_WR(bp, IGU_REG_PF_CONFIGURATION, val);
1649
Yuval Mintz79a85572012-04-03 18:41:25 +00001650 if (val & IGU_PF_CONF_INT_LINE_EN)
1651 pci_intx(bp->pdev, true);
1652
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001653 barrier();
1654
1655 /* init leading/trailing edge */
1656 if (IS_MF(bp)) {
David S. Miller8decf862011-09-22 03:23:13 -04001657 val = (0xee0f | (1 << (BP_VN(bp) + 4)));
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001658 if (bp->port.pmf)
1659 /* enable nig and gpio3 attention */
1660 val |= 0x1100;
1661 } else
1662 val = 0xffff;
1663
1664 REG_WR(bp, IGU_REG_TRAILING_EDGE_LATCH, val);
1665 REG_WR(bp, IGU_REG_LEADING_EDGE_LATCH, val);
1666
1667 /* Make sure that interrupts are indeed enabled from here on */
1668 mmiowb();
1669}
1670
1671void bnx2x_int_enable(struct bnx2x *bp)
1672{
1673 if (bp->common.int_block == INT_BLOCK_HC)
1674 bnx2x_hc_int_enable(bp);
1675 else
1676 bnx2x_igu_int_enable(bp);
1677}
1678
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00001679void bnx2x_int_disable_sync(struct bnx2x *bp, int disable_hw)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001680{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001681 int msix = (bp->flags & USING_MSIX_FLAG) ? 1 : 0;
Eilon Greenstein8badd272009-02-12 08:36:15 +00001682 int i, offset;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001683
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -07001684 if (disable_hw)
1685 /* prevent the HW from sending interrupts */
1686 bnx2x_int_disable(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001687
1688 /* make sure all ISRs are done */
1689 if (msix) {
Eilon Greenstein8badd272009-02-12 08:36:15 +00001690 synchronize_irq(bp->msix_table[0].vector);
1691 offset = 1;
Merav Sicron55c11942012-11-07 00:45:48 +00001692 if (CNIC_SUPPORT(bp))
1693 offset++;
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00001694 for_each_eth_queue(bp, i)
Dmitry Kravkov754a2f52011-06-14 01:34:02 +00001695 synchronize_irq(bp->msix_table[offset++].vector);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001696 } else
1697 synchronize_irq(bp->pdev->irq);
1698
1699 /* make sure sp_task is not running */
Eilon Greenstein1cf167f2009-01-14 21:22:18 -08001700 cancel_delayed_work(&bp->sp_task);
Yaniv Rosner3deb8162011-06-14 01:34:33 +00001701 cancel_delayed_work(&bp->period_task);
Eilon Greenstein1cf167f2009-01-14 21:22:18 -08001702 flush_workqueue(bnx2x_wq);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001703}
1704
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001705/* fast path */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001706
1707/*
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001708 * General service functions
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001709 */
1710
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00001711/* Return true if succeeded to acquire the lock */
1712static bool bnx2x_trylock_hw_lock(struct bnx2x *bp, u32 resource)
1713{
1714 u32 lock_status;
1715 u32 resource_bit = (1 << resource);
1716 int func = BP_FUNC(bp);
1717 u32 hw_lock_control_reg;
1718
Merav Sicron51c1a582012-03-18 10:33:38 +00001719 DP(NETIF_MSG_HW | NETIF_MSG_IFUP,
1720 "Trying to take a lock on resource %d\n", resource);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00001721
1722 /* Validating that the resource is within range */
1723 if (resource > HW_LOCK_MAX_RESOURCE_VALUE) {
Merav Sicron51c1a582012-03-18 10:33:38 +00001724 DP(NETIF_MSG_HW | NETIF_MSG_IFUP,
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00001725 "resource(0x%x) > HW_LOCK_MAX_RESOURCE_VALUE(0x%x)\n",
1726 resource, HW_LOCK_MAX_RESOURCE_VALUE);
Eric Dumazet0fdf4d02010-08-26 22:03:53 -07001727 return false;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00001728 }
1729
1730 if (func <= 5)
1731 hw_lock_control_reg = (MISC_REG_DRIVER_CONTROL_1 + func*8);
1732 else
1733 hw_lock_control_reg =
1734 (MISC_REG_DRIVER_CONTROL_7 + (func - 6)*8);
1735
1736 /* Try to acquire the lock */
1737 REG_WR(bp, hw_lock_control_reg + 4, resource_bit);
1738 lock_status = REG_RD(bp, hw_lock_control_reg);
1739 if (lock_status & resource_bit)
1740 return true;
1741
Merav Sicron51c1a582012-03-18 10:33:38 +00001742 DP(NETIF_MSG_HW | NETIF_MSG_IFUP,
1743 "Failed to get a lock on resource %d\n", resource);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00001744 return false;
1745}
1746
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00001747/**
1748 * bnx2x_get_leader_lock_resource - get the recovery leader resource id
1749 *
1750 * @bp: driver handle
1751 *
1752 * Returns the recovery leader resource id according to the engine this function
1753 * belongs to. Currently only only 2 engines is supported.
1754 */
Eric Dumazet1191cb82012-04-27 21:39:21 +00001755static int bnx2x_get_leader_lock_resource(struct bnx2x *bp)
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00001756{
1757 if (BP_PATH(bp))
1758 return HW_LOCK_RESOURCE_RECOVERY_LEADER_1;
1759 else
1760 return HW_LOCK_RESOURCE_RECOVERY_LEADER_0;
1761}
1762
1763/**
Yuval Mintz2de67432013-01-23 03:21:43 +00001764 * bnx2x_trylock_leader_lock- try to acquire a leader lock.
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00001765 *
1766 * @bp: driver handle
1767 *
Yuval Mintz2de67432013-01-23 03:21:43 +00001768 * Tries to acquire a leader lock for current engine.
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00001769 */
Eric Dumazet1191cb82012-04-27 21:39:21 +00001770static bool bnx2x_trylock_leader_lock(struct bnx2x *bp)
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00001771{
1772 return bnx2x_trylock_hw_lock(bp, bnx2x_get_leader_lock_resource(bp));
1773}
1774
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001775static void bnx2x_cnic_cfc_comp(struct bnx2x *bp, int cid, u8 err);
Merav Sicron55c11942012-11-07 00:45:48 +00001776
Ariel Eliorfd1fc792013-01-01 05:22:33 +00001777/* schedule the sp task and mark that interrupt occurred (runs from ISR) */
1778static int bnx2x_schedule_sp_task(struct bnx2x *bp)
1779{
1780 /* Set the interrupt occurred bit for the sp-task to recognize it
1781 * must ack the interrupt and transition according to the IGU
1782 * state machine.
1783 */
1784 atomic_set(&bp->interrupt_occurred, 1);
1785
1786 /* The sp_task must execute only after this bit
1787 * is set, otherwise we will get out of sync and miss all
1788 * further interrupts. Hence, the barrier.
1789 */
1790 smp_wmb();
1791
1792 /* schedule sp_task to workqueue */
1793 return queue_delayed_work(bnx2x_wq, &bp->sp_task, 0);
1794}
Eilon Greenstein3196a882008-08-13 15:58:49 -07001795
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001796void bnx2x_sp_event(struct bnx2x_fastpath *fp, union eth_rx_cqe *rr_cqe)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001797{
1798 struct bnx2x *bp = fp->bp;
1799 int cid = SW_CID(rr_cqe->ramrod_cqe.conn_and_cmd_data);
1800 int command = CQE_CMD(rr_cqe->ramrod_cqe.conn_and_cmd_data);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001801 enum bnx2x_queue_cmd drv_cmd = BNX2X_Q_CMD_MAX;
Barak Witkowski15192a82012-06-19 07:48:28 +00001802 struct bnx2x_queue_sp_obj *q_obj = &bnx2x_sp_obj(bp, fp).q_obj;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001803
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001804 DP(BNX2X_MSG_SP,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001805 "fp %d cid %d got ramrod #%d state is %x type is %d\n",
Eilon Greenstein0626b892009-02-12 08:38:14 +00001806 fp->index, cid, command, bp->state,
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001807 rr_cqe->ramrod_cqe.ramrod_type);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001808
Ariel Eliorfd1fc792013-01-01 05:22:33 +00001809 /* If cid is within VF range, replace the slowpath object with the
1810 * one corresponding to this VF
1811 */
1812 if (cid >= BNX2X_FIRST_VF_CID &&
1813 cid < BNX2X_FIRST_VF_CID + BNX2X_VF_CIDS)
1814 bnx2x_iov_set_queue_sp_obj(bp, cid, &q_obj);
1815
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001816 switch (command) {
1817 case (RAMROD_CMD_ID_ETH_CLIENT_UPDATE):
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00001818 DP(BNX2X_MSG_SP, "got UPDATE ramrod. CID %d\n", cid);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001819 drv_cmd = BNX2X_Q_CMD_UPDATE;
1820 break;
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00001821
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001822 case (RAMROD_CMD_ID_ETH_CLIENT_SETUP):
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00001823 DP(BNX2X_MSG_SP, "got MULTI[%d] setup ramrod\n", cid);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001824 drv_cmd = BNX2X_Q_CMD_SETUP;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001825 break;
1826
Ariel Elior6383c0b2011-07-14 08:31:57 +00001827 case (RAMROD_CMD_ID_ETH_TX_QUEUE_SETUP):
Merav Sicron51c1a582012-03-18 10:33:38 +00001828 DP(BNX2X_MSG_SP, "got MULTI[%d] tx-only setup ramrod\n", cid);
Ariel Elior6383c0b2011-07-14 08:31:57 +00001829 drv_cmd = BNX2X_Q_CMD_SETUP_TX_ONLY;
1830 break;
1831
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001832 case (RAMROD_CMD_ID_ETH_HALT):
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00001833 DP(BNX2X_MSG_SP, "got MULTI[%d] halt ramrod\n", cid);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001834 drv_cmd = BNX2X_Q_CMD_HALT;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001835 break;
1836
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001837 case (RAMROD_CMD_ID_ETH_TERMINATE):
Yuval Mintz6bf07b82013-06-02 00:06:20 +00001838 DP(BNX2X_MSG_SP, "got MULTI[%d] terminate ramrod\n", cid);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001839 drv_cmd = BNX2X_Q_CMD_TERMINATE;
1840 break;
1841
1842 case (RAMROD_CMD_ID_ETH_EMPTY):
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00001843 DP(BNX2X_MSG_SP, "got MULTI[%d] empty ramrod\n", cid);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001844 drv_cmd = BNX2X_Q_CMD_EMPTY;
Eliezer Tamir49d66772008-02-28 11:53:13 -08001845 break;
1846
Michal Kalderon14a94eb2014-02-12 18:19:53 +02001847 case (RAMROD_CMD_ID_ETH_TPA_UPDATE):
1848 DP(BNX2X_MSG_SP, "got tpa update ramrod CID=%d\n", cid);
1849 drv_cmd = BNX2X_Q_CMD_UPDATE_TPA;
1850 break;
1851
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001852 default:
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001853 BNX2X_ERR("unexpected MC reply (%d) on fp[%d]\n",
1854 command, fp->index);
1855 return;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001856 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001857
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001858 if ((drv_cmd != BNX2X_Q_CMD_MAX) &&
1859 q_obj->complete_cmd(bp, q_obj, drv_cmd))
1860 /* q_obj->complete_cmd() failure means that this was
1861 * an unexpected completion.
1862 *
1863 * In this case we don't want to increase the bp->spq_left
1864 * because apparently we haven't sent this command the first
1865 * place.
1866 */
1867#ifdef BNX2X_STOP_ON_ERROR
1868 bnx2x_panic();
1869#else
1870 return;
1871#endif
1872
Peter Zijlstra4e857c52014-03-17 18:06:10 +01001873 smp_mb__before_atomic();
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08001874 atomic_inc(&bp->cq_spq_left);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001875 /* push the change in bp->spq_left and towards the memory */
Peter Zijlstra4e857c52014-03-17 18:06:10 +01001876 smp_mb__after_atomic();
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001877
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00001878 DP(BNX2X_MSG_SP, "bp->cq_spq_left %x\n", atomic_read(&bp->cq_spq_left));
1879
Barak Witkowskia3348722012-04-23 03:04:46 +00001880 if ((drv_cmd == BNX2X_Q_CMD_UPDATE) && (IS_FCOE_FP(fp)) &&
1881 (!!test_bit(BNX2X_AFEX_FCOE_Q_UPDATE_PENDING, &bp->sp_state))) {
1882 /* if Q update ramrod is completed for last Q in AFEX vif set
1883 * flow, then ACK MCP at the end
1884 *
1885 * mark pending ACK to MCP bit.
1886 * prevent case that both bits are cleared.
1887 * At the end of load/unload driver checks that
Yuval Mintz2de67432013-01-23 03:21:43 +00001888 * sp_state is cleared, and this order prevents
Barak Witkowskia3348722012-04-23 03:04:46 +00001889 * races
1890 */
Peter Zijlstra4e857c52014-03-17 18:06:10 +01001891 smp_mb__before_atomic();
Barak Witkowskia3348722012-04-23 03:04:46 +00001892 set_bit(BNX2X_AFEX_PENDING_VIFSET_MCP_ACK, &bp->sp_state);
1893 wmb();
1894 clear_bit(BNX2X_AFEX_FCOE_Q_UPDATE_PENDING, &bp->sp_state);
Peter Zijlstra4e857c52014-03-17 18:06:10 +01001895 smp_mb__after_atomic();
Barak Witkowskia3348722012-04-23 03:04:46 +00001896
Ariel Eliorfd1fc792013-01-01 05:22:33 +00001897 /* schedule the sp task as mcp ack is required */
1898 bnx2x_schedule_sp_task(bp);
Barak Witkowskia3348722012-04-23 03:04:46 +00001899 }
1900
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001901 return;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001902}
1903
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00001904irqreturn_t bnx2x_interrupt(int irq, void *dev_instance)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001905{
Eilon Greenstein555f6c72009-02-12 08:36:11 +00001906 struct bnx2x *bp = netdev_priv(dev_instance);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001907 u16 status = bnx2x_ack_int(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001908 u16 mask;
Eilon Greensteinca003922009-08-12 22:53:28 -07001909 int i;
Ariel Elior6383c0b2011-07-14 08:31:57 +00001910 u8 cos;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001911
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001912 /* Return here if interrupt is shared and it's not for us */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001913 if (unlikely(status == 0)) {
1914 DP(NETIF_MSG_INTR, "not our interrupt!\n");
1915 return IRQ_NONE;
1916 }
Eilon Greensteinf5372252009-02-12 08:38:30 +00001917 DP(NETIF_MSG_INTR, "got an interrupt status 0x%x\n", status);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001918
Eilon Greenstein3196a882008-08-13 15:58:49 -07001919#ifdef BNX2X_STOP_ON_ERROR
1920 if (unlikely(bp->panic))
1921 return IRQ_HANDLED;
1922#endif
1923
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00001924 for_each_eth_queue(bp, i) {
Eilon Greensteinca003922009-08-12 22:53:28 -07001925 struct bnx2x_fastpath *fp = &bp->fp[i];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001926
Merav Sicron55c11942012-11-07 00:45:48 +00001927 mask = 0x2 << (fp->index + CNIC_SUPPORT(bp));
Eilon Greensteinca003922009-08-12 22:53:28 -07001928 if (status & mask) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001929 /* Handle Rx or Tx according to SB id */
Ariel Elior6383c0b2011-07-14 08:31:57 +00001930 for_each_cos_in_tx_queue(fp, cos)
Merav Sicron65565882012-06-19 07:48:26 +00001931 prefetch(fp->txdata_ptr[cos]->tx_cons_sb);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001932 prefetch(&fp->sb_running_index[SM_RX_ID]);
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +00001933 napi_schedule(&bnx2x_fp(bp, fp->index, napi));
Eilon Greensteinca003922009-08-12 22:53:28 -07001934 status &= ~mask;
1935 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001936 }
1937
Merav Sicron55c11942012-11-07 00:45:48 +00001938 if (CNIC_SUPPORT(bp)) {
1939 mask = 0x2;
1940 if (status & (mask | 0x1)) {
1941 struct cnic_ops *c_ops = NULL;
Michael Chan993ac7b2009-10-10 13:46:56 +00001942
Michael Chanad9b4352013-01-23 03:21:52 +00001943 rcu_read_lock();
1944 c_ops = rcu_dereference(bp->cnic_ops);
1945 if (c_ops && (bp->cnic_eth_dev.drv_state &
1946 CNIC_DRV_STATE_HANDLES_IRQ))
1947 c_ops->cnic_handler(bp->cnic_data, NULL);
1948 rcu_read_unlock();
Merav Sicron55c11942012-11-07 00:45:48 +00001949
1950 status &= ~mask;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001951 }
Michael Chan993ac7b2009-10-10 13:46:56 +00001952 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001953
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001954 if (unlikely(status & 0x1)) {
Ariel Eliorfd1fc792013-01-01 05:22:33 +00001955
1956 /* schedule sp task to perform default status block work, ack
1957 * attentions and enable interrupts.
1958 */
1959 bnx2x_schedule_sp_task(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001960
1961 status &= ~0x1;
1962 if (!status)
1963 return IRQ_HANDLED;
1964 }
1965
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00001966 if (unlikely(status))
1967 DP(NETIF_MSG_INTR, "got an unknown interrupt! (status 0x%x)\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001968 status);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001969
1970 return IRQ_HANDLED;
1971}
1972
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001973/* Link */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001974
1975/*
1976 * General service functions
1977 */
1978
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00001979int bnx2x_acquire_hw_lock(struct bnx2x *bp, u32 resource)
Eliezer Tamirf1410642008-02-28 11:51:50 -08001980{
Eliezer Tamirf1410642008-02-28 11:51:50 -08001981 u32 lock_status;
1982 u32 resource_bit = (1 << resource);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001983 int func = BP_FUNC(bp);
1984 u32 hw_lock_control_reg;
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001985 int cnt;
Eliezer Tamirf1410642008-02-28 11:51:50 -08001986
1987 /* Validating that the resource is within range */
1988 if (resource > HW_LOCK_MAX_RESOURCE_VALUE) {
Merav Sicron51c1a582012-03-18 10:33:38 +00001989 BNX2X_ERR("resource(0x%x) > HW_LOCK_MAX_RESOURCE_VALUE(0x%x)\n",
Eliezer Tamirf1410642008-02-28 11:51:50 -08001990 resource, HW_LOCK_MAX_RESOURCE_VALUE);
1991 return -EINVAL;
1992 }
1993
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001994 if (func <= 5) {
1995 hw_lock_control_reg = (MISC_REG_DRIVER_CONTROL_1 + func*8);
1996 } else {
1997 hw_lock_control_reg =
1998 (MISC_REG_DRIVER_CONTROL_7 + (func - 6)*8);
1999 }
2000
Eliezer Tamirf1410642008-02-28 11:51:50 -08002001 /* Validating that the resource is not already taken */
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002002 lock_status = REG_RD(bp, hw_lock_control_reg);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002003 if (lock_status & resource_bit) {
Merav Sicron51c1a582012-03-18 10:33:38 +00002004 BNX2X_ERR("lock_status 0x%x resource_bit 0x%x\n",
Eliezer Tamirf1410642008-02-28 11:51:50 -08002005 lock_status, resource_bit);
2006 return -EEXIST;
2007 }
2008
Eilon Greenstein46230476b2008-08-25 15:23:30 -07002009 /* Try for 5 second every 5ms */
2010 for (cnt = 0; cnt < 1000; cnt++) {
Eliezer Tamirf1410642008-02-28 11:51:50 -08002011 /* Try to acquire the lock */
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002012 REG_WR(bp, hw_lock_control_reg + 4, resource_bit);
2013 lock_status = REG_RD(bp, hw_lock_control_reg);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002014 if (lock_status & resource_bit)
2015 return 0;
2016
Yuval Mintz639d65b2013-06-02 00:06:21 +00002017 usleep_range(5000, 10000);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002018 }
Merav Sicron51c1a582012-03-18 10:33:38 +00002019 BNX2X_ERR("Timeout\n");
Eliezer Tamirf1410642008-02-28 11:51:50 -08002020 return -EAGAIN;
2021}
2022
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00002023int bnx2x_release_leader_lock(struct bnx2x *bp)
2024{
2025 return bnx2x_release_hw_lock(bp, bnx2x_get_leader_lock_resource(bp));
2026}
2027
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00002028int bnx2x_release_hw_lock(struct bnx2x *bp, u32 resource)
Eliezer Tamirf1410642008-02-28 11:51:50 -08002029{
2030 u32 lock_status;
2031 u32 resource_bit = (1 << resource);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002032 int func = BP_FUNC(bp);
2033 u32 hw_lock_control_reg;
Eliezer Tamirf1410642008-02-28 11:51:50 -08002034
2035 /* Validating that the resource is within range */
2036 if (resource > HW_LOCK_MAX_RESOURCE_VALUE) {
Merav Sicron51c1a582012-03-18 10:33:38 +00002037 BNX2X_ERR("resource(0x%x) > HW_LOCK_MAX_RESOURCE_VALUE(0x%x)\n",
Eliezer Tamirf1410642008-02-28 11:51:50 -08002038 resource, HW_LOCK_MAX_RESOURCE_VALUE);
2039 return -EINVAL;
2040 }
2041
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002042 if (func <= 5) {
2043 hw_lock_control_reg = (MISC_REG_DRIVER_CONTROL_1 + func*8);
2044 } else {
2045 hw_lock_control_reg =
2046 (MISC_REG_DRIVER_CONTROL_7 + (func - 6)*8);
2047 }
2048
Eliezer Tamirf1410642008-02-28 11:51:50 -08002049 /* Validating that the resource is currently taken */
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002050 lock_status = REG_RD(bp, hw_lock_control_reg);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002051 if (!(lock_status & resource_bit)) {
Yuval Mintz6bf07b82013-06-02 00:06:20 +00002052 BNX2X_ERR("lock_status 0x%x resource_bit 0x%x. Unlock was called but lock wasn't taken!\n",
2053 lock_status, resource_bit);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002054 return -EFAULT;
2055 }
2056
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002057 REG_WR(bp, hw_lock_control_reg, resource_bit);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002058 return 0;
2059}
2060
Eilon Greenstein4acac6a2009-02-12 08:36:52 +00002061int bnx2x_get_gpio(struct bnx2x *bp, int gpio_num, u8 port)
2062{
2063 /* The GPIO should be swapped if swap register is set and active */
2064 int gpio_port = (REG_RD(bp, NIG_REG_PORT_SWAP) &&
2065 REG_RD(bp, NIG_REG_STRAP_OVERRIDE)) ^ port;
2066 int gpio_shift = gpio_num +
2067 (gpio_port ? MISC_REGISTERS_GPIO_PORT_SHIFT : 0);
2068 u32 gpio_mask = (1 << gpio_shift);
2069 u32 gpio_reg;
2070 int value;
2071
2072 if (gpio_num > MISC_REGISTERS_GPIO_3) {
2073 BNX2X_ERR("Invalid GPIO %d\n", gpio_num);
2074 return -EINVAL;
2075 }
2076
2077 /* read GPIO value */
2078 gpio_reg = REG_RD(bp, MISC_REG_GPIO);
2079
2080 /* get the requested pin value */
2081 if ((gpio_reg & gpio_mask) == gpio_mask)
2082 value = 1;
2083 else
2084 value = 0;
2085
Eilon Greenstein4acac6a2009-02-12 08:36:52 +00002086 return value;
2087}
2088
Eilon Greenstein17de50b2008-08-13 15:56:59 -07002089int bnx2x_set_gpio(struct bnx2x *bp, int gpio_num, u32 mode, u8 port)
Eliezer Tamirf1410642008-02-28 11:51:50 -08002090{
2091 /* The GPIO should be swapped if swap register is set and active */
2092 int gpio_port = (REG_RD(bp, NIG_REG_PORT_SWAP) &&
Eilon Greenstein17de50b2008-08-13 15:56:59 -07002093 REG_RD(bp, NIG_REG_STRAP_OVERRIDE)) ^ port;
Eliezer Tamirf1410642008-02-28 11:51:50 -08002094 int gpio_shift = gpio_num +
2095 (gpio_port ? MISC_REGISTERS_GPIO_PORT_SHIFT : 0);
2096 u32 gpio_mask = (1 << gpio_shift);
2097 u32 gpio_reg;
2098
2099 if (gpio_num > MISC_REGISTERS_GPIO_3) {
2100 BNX2X_ERR("Invalid GPIO %d\n", gpio_num);
2101 return -EINVAL;
2102 }
2103
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002104 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002105 /* read GPIO and mask except the float bits */
2106 gpio_reg = (REG_RD(bp, MISC_REG_GPIO) & MISC_REGISTERS_GPIO_FLOAT);
2107
2108 switch (mode) {
2109 case MISC_REGISTERS_GPIO_OUTPUT_LOW:
Merav Sicron51c1a582012-03-18 10:33:38 +00002110 DP(NETIF_MSG_LINK,
2111 "Set GPIO %d (shift %d) -> output low\n",
Eliezer Tamirf1410642008-02-28 11:51:50 -08002112 gpio_num, gpio_shift);
2113 /* clear FLOAT and set CLR */
2114 gpio_reg &= ~(gpio_mask << MISC_REGISTERS_GPIO_FLOAT_POS);
2115 gpio_reg |= (gpio_mask << MISC_REGISTERS_GPIO_CLR_POS);
2116 break;
2117
2118 case MISC_REGISTERS_GPIO_OUTPUT_HIGH:
Merav Sicron51c1a582012-03-18 10:33:38 +00002119 DP(NETIF_MSG_LINK,
2120 "Set GPIO %d (shift %d) -> output high\n",
Eliezer Tamirf1410642008-02-28 11:51:50 -08002121 gpio_num, gpio_shift);
2122 /* clear FLOAT and set SET */
2123 gpio_reg &= ~(gpio_mask << MISC_REGISTERS_GPIO_FLOAT_POS);
2124 gpio_reg |= (gpio_mask << MISC_REGISTERS_GPIO_SET_POS);
2125 break;
2126
Eilon Greenstein17de50b2008-08-13 15:56:59 -07002127 case MISC_REGISTERS_GPIO_INPUT_HI_Z:
Merav Sicron51c1a582012-03-18 10:33:38 +00002128 DP(NETIF_MSG_LINK,
2129 "Set GPIO %d (shift %d) -> input\n",
Eliezer Tamirf1410642008-02-28 11:51:50 -08002130 gpio_num, gpio_shift);
2131 /* set FLOAT */
2132 gpio_reg |= (gpio_mask << MISC_REGISTERS_GPIO_FLOAT_POS);
2133 break;
2134
2135 default:
2136 break;
2137 }
2138
2139 REG_WR(bp, MISC_REG_GPIO, gpio_reg);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002140 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002141
2142 return 0;
2143}
2144
Yaniv Rosner0d40f0d2011-06-14 01:34:27 +00002145int bnx2x_set_mult_gpio(struct bnx2x *bp, u8 pins, u32 mode)
2146{
2147 u32 gpio_reg = 0;
2148 int rc = 0;
2149
2150 /* Any port swapping should be handled by caller. */
2151
2152 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
2153 /* read GPIO and mask except the float bits */
2154 gpio_reg = REG_RD(bp, MISC_REG_GPIO);
2155 gpio_reg &= ~(pins << MISC_REGISTERS_GPIO_FLOAT_POS);
2156 gpio_reg &= ~(pins << MISC_REGISTERS_GPIO_CLR_POS);
2157 gpio_reg &= ~(pins << MISC_REGISTERS_GPIO_SET_POS);
2158
2159 switch (mode) {
2160 case MISC_REGISTERS_GPIO_OUTPUT_LOW:
2161 DP(NETIF_MSG_LINK, "Set GPIO 0x%x -> output low\n", pins);
2162 /* set CLR */
2163 gpio_reg |= (pins << MISC_REGISTERS_GPIO_CLR_POS);
2164 break;
2165
2166 case MISC_REGISTERS_GPIO_OUTPUT_HIGH:
2167 DP(NETIF_MSG_LINK, "Set GPIO 0x%x -> output high\n", pins);
2168 /* set SET */
2169 gpio_reg |= (pins << MISC_REGISTERS_GPIO_SET_POS);
2170 break;
2171
2172 case MISC_REGISTERS_GPIO_INPUT_HI_Z:
2173 DP(NETIF_MSG_LINK, "Set GPIO 0x%x -> input\n", pins);
2174 /* set FLOAT */
2175 gpio_reg |= (pins << MISC_REGISTERS_GPIO_FLOAT_POS);
2176 break;
2177
2178 default:
2179 BNX2X_ERR("Invalid GPIO mode assignment %d\n", mode);
2180 rc = -EINVAL;
2181 break;
2182 }
2183
2184 if (rc == 0)
2185 REG_WR(bp, MISC_REG_GPIO, gpio_reg);
2186
2187 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
2188
2189 return rc;
2190}
2191
Eilon Greenstein4acac6a2009-02-12 08:36:52 +00002192int bnx2x_set_gpio_int(struct bnx2x *bp, int gpio_num, u32 mode, u8 port)
2193{
2194 /* The GPIO should be swapped if swap register is set and active */
2195 int gpio_port = (REG_RD(bp, NIG_REG_PORT_SWAP) &&
2196 REG_RD(bp, NIG_REG_STRAP_OVERRIDE)) ^ port;
2197 int gpio_shift = gpio_num +
2198 (gpio_port ? MISC_REGISTERS_GPIO_PORT_SHIFT : 0);
2199 u32 gpio_mask = (1 << gpio_shift);
2200 u32 gpio_reg;
2201
2202 if (gpio_num > MISC_REGISTERS_GPIO_3) {
2203 BNX2X_ERR("Invalid GPIO %d\n", gpio_num);
2204 return -EINVAL;
2205 }
2206
2207 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
2208 /* read GPIO int */
2209 gpio_reg = REG_RD(bp, MISC_REG_GPIO_INT);
2210
2211 switch (mode) {
2212 case MISC_REGISTERS_GPIO_INT_OUTPUT_CLR:
Merav Sicron51c1a582012-03-18 10:33:38 +00002213 DP(NETIF_MSG_LINK,
2214 "Clear GPIO INT %d (shift %d) -> output low\n",
2215 gpio_num, gpio_shift);
Eilon Greenstein4acac6a2009-02-12 08:36:52 +00002216 /* clear SET and set CLR */
2217 gpio_reg &= ~(gpio_mask << MISC_REGISTERS_GPIO_INT_SET_POS);
2218 gpio_reg |= (gpio_mask << MISC_REGISTERS_GPIO_INT_CLR_POS);
2219 break;
2220
2221 case MISC_REGISTERS_GPIO_INT_OUTPUT_SET:
Merav Sicron51c1a582012-03-18 10:33:38 +00002222 DP(NETIF_MSG_LINK,
2223 "Set GPIO INT %d (shift %d) -> output high\n",
2224 gpio_num, gpio_shift);
Eilon Greenstein4acac6a2009-02-12 08:36:52 +00002225 /* clear CLR and set SET */
2226 gpio_reg &= ~(gpio_mask << MISC_REGISTERS_GPIO_INT_CLR_POS);
2227 gpio_reg |= (gpio_mask << MISC_REGISTERS_GPIO_INT_SET_POS);
2228 break;
2229
2230 default:
2231 break;
2232 }
2233
2234 REG_WR(bp, MISC_REG_GPIO_INT, gpio_reg);
2235 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
2236
2237 return 0;
2238}
2239
Yuval Mintzd6d99a32012-12-02 04:05:45 +00002240static int bnx2x_set_spio(struct bnx2x *bp, int spio, u32 mode)
Eliezer Tamirf1410642008-02-28 11:51:50 -08002241{
Eliezer Tamirf1410642008-02-28 11:51:50 -08002242 u32 spio_reg;
2243
Yuval Mintzd6d99a32012-12-02 04:05:45 +00002244 /* Only 2 SPIOs are configurable */
2245 if ((spio != MISC_SPIO_SPIO4) && (spio != MISC_SPIO_SPIO5)) {
2246 BNX2X_ERR("Invalid SPIO 0x%x\n", spio);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002247 return -EINVAL;
2248 }
2249
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002250 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_SPIO);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002251 /* read SPIO and mask except the float bits */
Yuval Mintzd6d99a32012-12-02 04:05:45 +00002252 spio_reg = (REG_RD(bp, MISC_REG_SPIO) & MISC_SPIO_FLOAT);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002253
2254 switch (mode) {
Yuval Mintzd6d99a32012-12-02 04:05:45 +00002255 case MISC_SPIO_OUTPUT_LOW:
2256 DP(NETIF_MSG_HW, "Set SPIO 0x%x -> output low\n", spio);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002257 /* clear FLOAT and set CLR */
Yuval Mintzd6d99a32012-12-02 04:05:45 +00002258 spio_reg &= ~(spio << MISC_SPIO_FLOAT_POS);
2259 spio_reg |= (spio << MISC_SPIO_CLR_POS);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002260 break;
2261
Yuval Mintzd6d99a32012-12-02 04:05:45 +00002262 case MISC_SPIO_OUTPUT_HIGH:
2263 DP(NETIF_MSG_HW, "Set SPIO 0x%x -> output high\n", spio);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002264 /* clear FLOAT and set SET */
Yuval Mintzd6d99a32012-12-02 04:05:45 +00002265 spio_reg &= ~(spio << MISC_SPIO_FLOAT_POS);
2266 spio_reg |= (spio << MISC_SPIO_SET_POS);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002267 break;
2268
Yuval Mintzd6d99a32012-12-02 04:05:45 +00002269 case MISC_SPIO_INPUT_HI_Z:
2270 DP(NETIF_MSG_HW, "Set SPIO 0x%x -> input\n", spio);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002271 /* set FLOAT */
Yuval Mintzd6d99a32012-12-02 04:05:45 +00002272 spio_reg |= (spio << MISC_SPIO_FLOAT_POS);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002273 break;
2274
2275 default:
2276 break;
2277 }
2278
2279 REG_WR(bp, MISC_REG_SPIO, spio_reg);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002280 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_SPIO);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002281
2282 return 0;
2283}
2284
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00002285void bnx2x_calc_fc_adv(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002286{
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002287 u8 cfg_idx = bnx2x_get_link_cfg_idx(bp);
Eilon Greensteinad33ea32009-01-14 21:24:57 -08002288 switch (bp->link_vars.ieee_fc &
2289 MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_MASK) {
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002290 case MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_NONE:
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002291 bp->port.advertising[cfg_idx] &= ~(ADVERTISED_Asym_Pause |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00002292 ADVERTISED_Pause);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002293 break;
Eilon Greenstein356e2382009-02-12 08:38:32 +00002294
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002295 case MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_BOTH:
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002296 bp->port.advertising[cfg_idx] |= (ADVERTISED_Asym_Pause |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00002297 ADVERTISED_Pause);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002298 break;
Eilon Greenstein356e2382009-02-12 08:38:32 +00002299
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002300 case MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_ASYMMETRIC:
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002301 bp->port.advertising[cfg_idx] |= ADVERTISED_Asym_Pause;
Eliezer Tamirf1410642008-02-28 11:51:50 -08002302 break;
Eilon Greenstein356e2382009-02-12 08:38:32 +00002303
Eliezer Tamirf1410642008-02-28 11:51:50 -08002304 default:
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002305 bp->port.advertising[cfg_idx] &= ~(ADVERTISED_Asym_Pause |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00002306 ADVERTISED_Pause);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002307 break;
2308 }
2309}
2310
Yuval Mintzcd1dfce2012-12-02 04:05:56 +00002311static void bnx2x_set_requested_fc(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002312{
Yuval Mintzcd1dfce2012-12-02 04:05:56 +00002313 /* Initialize link parameters structure variables
2314 * It is recommended to turn off RX FC for jumbo frames
2315 * for better performance
2316 */
2317 if (CHIP_IS_E1x(bp) && (bp->dev->mtu > 5000))
2318 bp->link_params.req_fc_auto_adv = BNX2X_FLOW_CTRL_TX;
2319 else
2320 bp->link_params.req_fc_auto_adv = BNX2X_FLOW_CTRL_BOTH;
2321}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002322
Dmitry Kravkov9156b302013-08-19 09:11:56 +03002323static void bnx2x_init_dropless_fc(struct bnx2x *bp)
2324{
2325 u32 pause_enabled = 0;
2326
2327 if (!CHIP_IS_E1(bp) && bp->dropless_fc && bp->link_vars.link_up) {
2328 if (bp->link_vars.flow_ctrl & BNX2X_FLOW_CTRL_TX)
2329 pause_enabled = 1;
2330
2331 REG_WR(bp, BAR_USTRORM_INTMEM +
2332 USTORM_ETH_PAUSE_ENABLED_OFFSET(BP_PORT(bp)),
2333 pause_enabled);
2334 }
2335
2336 DP(NETIF_MSG_IFUP | NETIF_MSG_LINK, "dropless_fc is %s\n",
2337 pause_enabled ? "enabled" : "disabled");
2338}
2339
Yuval Mintzcd1dfce2012-12-02 04:05:56 +00002340int bnx2x_initial_phy_init(struct bnx2x *bp, int load_mode)
2341{
2342 int rc, cfx_idx = bnx2x_get_link_cfg_idx(bp);
2343 u16 req_line_speed = bp->link_params.req_line_speed[cfx_idx];
2344
2345 if (!BP_NOMCP(bp)) {
2346 bnx2x_set_requested_fc(bp);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002347 bnx2x_acquire_phy_lock(bp);
Eilon Greensteinb5bf9062009-02-12 08:38:08 +00002348
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002349 if (load_mode == LOAD_DIAG) {
Yaniv Rosner1cb0c782011-07-24 03:53:21 +00002350 struct link_params *lp = &bp->link_params;
2351 lp->loopback_mode = LOOPBACK_XGXS;
2352 /* do PHY loopback at 10G speed, if possible */
2353 if (lp->req_line_speed[cfx_idx] < SPEED_10000) {
2354 if (lp->speed_cap_mask[cfx_idx] &
2355 PORT_HW_CFG_SPEED_CAPABILITY_D0_10G)
2356 lp->req_line_speed[cfx_idx] =
2357 SPEED_10000;
2358 else
2359 lp->req_line_speed[cfx_idx] =
2360 SPEED_1000;
2361 }
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002362 }
Eilon Greensteinb5bf9062009-02-12 08:38:08 +00002363
Merav Sicron8970b2e2012-06-19 07:48:22 +00002364 if (load_mode == LOAD_LOOPBACK_EXT) {
2365 struct link_params *lp = &bp->link_params;
2366 lp->loopback_mode = LOOPBACK_EXT;
2367 }
2368
Eilon Greenstein19680c42008-08-13 15:47:33 -07002369 rc = bnx2x_phy_init(&bp->link_params, &bp->link_vars);
Eilon Greensteinb5bf9062009-02-12 08:38:08 +00002370
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002371 bnx2x_release_phy_lock(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002372
Dmitry Kravkov9156b302013-08-19 09:11:56 +03002373 bnx2x_init_dropless_fc(bp);
2374
Eilon Greenstein3c96c682009-01-14 21:25:31 -08002375 bnx2x_calc_fc_adv(bp);
2376
Yuval Mintzcd1dfce2012-12-02 04:05:56 +00002377 if (bp->link_vars.link_up) {
Eilon Greensteinb5bf9062009-02-12 08:38:08 +00002378 bnx2x_stats_handle(bp, STATS_EVENT_LINK_UP);
Eilon Greenstein19680c42008-08-13 15:47:33 -07002379 bnx2x_link_report(bp);
Yuval Mintzcd1dfce2012-12-02 04:05:56 +00002380 }
2381 queue_delayed_work(bnx2x_wq, &bp->period_task, 0);
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002382 bp->link_params.req_line_speed[cfx_idx] = req_line_speed;
Eilon Greenstein19680c42008-08-13 15:47:33 -07002383 return rc;
2384 }
Eilon Greensteinf5372252009-02-12 08:38:30 +00002385 BNX2X_ERR("Bootcode is missing - can not initialize link\n");
Eilon Greenstein19680c42008-08-13 15:47:33 -07002386 return -EINVAL;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002387}
2388
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00002389void bnx2x_link_set(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002390{
Eilon Greenstein19680c42008-08-13 15:47:33 -07002391 if (!BP_NOMCP(bp)) {
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002392 bnx2x_acquire_phy_lock(bp);
Eilon Greenstein19680c42008-08-13 15:47:33 -07002393 bnx2x_phy_init(&bp->link_params, &bp->link_vars);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002394 bnx2x_release_phy_lock(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002395
Dmitry Kravkov9156b302013-08-19 09:11:56 +03002396 bnx2x_init_dropless_fc(bp);
2397
Eilon Greenstein19680c42008-08-13 15:47:33 -07002398 bnx2x_calc_fc_adv(bp);
2399 } else
Eilon Greensteinf5372252009-02-12 08:38:30 +00002400 BNX2X_ERR("Bootcode is missing - can not set link\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002401}
2402
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002403static void bnx2x__link_reset(struct bnx2x *bp)
2404{
Eilon Greenstein19680c42008-08-13 15:47:33 -07002405 if (!BP_NOMCP(bp)) {
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002406 bnx2x_acquire_phy_lock(bp);
Yuval Mintz5d07d862012-09-13 02:56:21 +00002407 bnx2x_lfa_reset(&bp->link_params, &bp->link_vars);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002408 bnx2x_release_phy_lock(bp);
Eilon Greenstein19680c42008-08-13 15:47:33 -07002409 } else
Eilon Greensteinf5372252009-02-12 08:38:30 +00002410 BNX2X_ERR("Bootcode is missing - can not reset link\n");
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002411}
2412
Yuval Mintz5d07d862012-09-13 02:56:21 +00002413void bnx2x_force_link_reset(struct bnx2x *bp)
2414{
2415 bnx2x_acquire_phy_lock(bp);
2416 bnx2x_link_reset(&bp->link_params, &bp->link_vars, 1);
2417 bnx2x_release_phy_lock(bp);
2418}
2419
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002420u8 bnx2x_link_test(struct bnx2x *bp, u8 is_serdes)
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002421{
Vladislav Zolotarov2145a922010-04-19 01:13:49 +00002422 u8 rc = 0;
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002423
Vladislav Zolotarov2145a922010-04-19 01:13:49 +00002424 if (!BP_NOMCP(bp)) {
2425 bnx2x_acquire_phy_lock(bp);
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002426 rc = bnx2x_test_link(&bp->link_params, &bp->link_vars,
2427 is_serdes);
Vladislav Zolotarov2145a922010-04-19 01:13:49 +00002428 bnx2x_release_phy_lock(bp);
2429 } else
2430 BNX2X_ERR("Bootcode is missing - can not test link\n");
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002431
2432 return rc;
2433}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002434
Eilon Greenstein2691d512009-08-12 08:22:08 +00002435/* Calculates the sum of vn_min_rates.
2436 It's needed for further normalizing of the min_rates.
2437 Returns:
2438 sum of vn_min_rates.
2439 or
2440 0 - if all the min_rates are 0.
Yuval Mintz16a5fd92013-06-02 00:06:18 +00002441 In the later case fairness algorithm should be deactivated.
Eilon Greenstein2691d512009-08-12 08:22:08 +00002442 If not all min_rates are zero then those that are zeroes will be set to 1.
2443 */
Yuval Mintzb475d782012-04-03 18:41:29 +00002444static void bnx2x_calc_vn_min(struct bnx2x *bp,
2445 struct cmng_init_input *input)
Eilon Greenstein2691d512009-08-12 08:22:08 +00002446{
2447 int all_zero = 1;
Eilon Greenstein2691d512009-08-12 08:22:08 +00002448 int vn;
2449
David S. Miller8decf862011-09-22 03:23:13 -04002450 for (vn = VN_0; vn < BP_MAX_VN_NUM(bp); vn++) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002451 u32 vn_cfg = bp->mf_config[vn];
Eilon Greenstein2691d512009-08-12 08:22:08 +00002452 u32 vn_min_rate = ((vn_cfg & FUNC_MF_CFG_MIN_BW_MASK) >>
2453 FUNC_MF_CFG_MIN_BW_SHIFT) * 100;
2454
2455 /* Skip hidden vns */
2456 if (vn_cfg & FUNC_MF_CFG_FUNC_HIDE)
Yuval Mintzb475d782012-04-03 18:41:29 +00002457 vn_min_rate = 0;
Eilon Greenstein2691d512009-08-12 08:22:08 +00002458 /* If min rate is zero - set it to 1 */
Yuval Mintzb475d782012-04-03 18:41:29 +00002459 else if (!vn_min_rate)
Eilon Greenstein2691d512009-08-12 08:22:08 +00002460 vn_min_rate = DEF_MIN_RATE;
2461 else
2462 all_zero = 0;
2463
Yuval Mintzb475d782012-04-03 18:41:29 +00002464 input->vnic_min_rate[vn] = vn_min_rate;
Eilon Greenstein2691d512009-08-12 08:22:08 +00002465 }
2466
Dmitry Kravkov30ae438b2011-06-14 01:33:13 +00002467 /* if ETS or all min rates are zeros - disable fairness */
2468 if (BNX2X_IS_ETS_ENABLED(bp)) {
Yuval Mintzb475d782012-04-03 18:41:29 +00002469 input->flags.cmng_enables &=
Dmitry Kravkov30ae438b2011-06-14 01:33:13 +00002470 ~CMNG_FLAGS_PER_PORT_FAIRNESS_VN;
2471 DP(NETIF_MSG_IFUP, "Fairness will be disabled due to ETS\n");
2472 } else if (all_zero) {
Yuval Mintzb475d782012-04-03 18:41:29 +00002473 input->flags.cmng_enables &=
Eilon Greensteinb015e3d2009-10-15 00:17:20 -07002474 ~CMNG_FLAGS_PER_PORT_FAIRNESS_VN;
Yuval Mintzb475d782012-04-03 18:41:29 +00002475 DP(NETIF_MSG_IFUP,
2476 "All MIN values are zeroes fairness will be disabled\n");
Eilon Greensteinb015e3d2009-10-15 00:17:20 -07002477 } else
Yuval Mintzb475d782012-04-03 18:41:29 +00002478 input->flags.cmng_enables |=
Eilon Greensteinb015e3d2009-10-15 00:17:20 -07002479 CMNG_FLAGS_PER_PORT_FAIRNESS_VN;
Eilon Greenstein2691d512009-08-12 08:22:08 +00002480}
2481
Yuval Mintzb475d782012-04-03 18:41:29 +00002482static void bnx2x_calc_vn_max(struct bnx2x *bp, int vn,
2483 struct cmng_init_input *input)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002484{
Yuval Mintzb475d782012-04-03 18:41:29 +00002485 u16 vn_max_rate;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002486 u32 vn_cfg = bp->mf_config[vn];
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002487
Yuval Mintzb475d782012-04-03 18:41:29 +00002488 if (vn_cfg & FUNC_MF_CFG_FUNC_HIDE)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002489 vn_max_rate = 0;
Yuval Mintzb475d782012-04-03 18:41:29 +00002490 else {
Dmitry Kravkovfaa6fcb2011-02-28 03:37:20 +00002491 u32 maxCfg = bnx2x_extract_max_cfg(bp, vn_cfg);
2492
Yuval Mintzb475d782012-04-03 18:41:29 +00002493 if (IS_MF_SI(bp)) {
Dmitry Kravkovfaa6fcb2011-02-28 03:37:20 +00002494 /* maxCfg in percents of linkspeed */
2495 vn_max_rate = (bp->link_vars.line_speed * maxCfg) / 100;
Yuval Mintzb475d782012-04-03 18:41:29 +00002496 } else /* SD modes */
Dmitry Kravkovfaa6fcb2011-02-28 03:37:20 +00002497 /* maxCfg is absolute in 100Mb units */
2498 vn_max_rate = maxCfg * 100;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002499 }
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00002500
Yuval Mintzb475d782012-04-03 18:41:29 +00002501 DP(NETIF_MSG_IFUP, "vn %d: vn_max_rate %d\n", vn, vn_max_rate);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002502
Yuval Mintzb475d782012-04-03 18:41:29 +00002503 input->vnic_max_rate[vn] = vn_max_rate;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002504}
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00002505
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002506static int bnx2x_get_cmng_fns_mode(struct bnx2x *bp)
2507{
2508 if (CHIP_REV_IS_SLOW(bp))
2509 return CMNG_FNS_NONE;
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +00002510 if (IS_MF(bp))
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002511 return CMNG_FNS_MINMAX;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002512
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002513 return CMNG_FNS_NONE;
2514}
2515
Vladislav Zolotarov2ae17f62011-05-04 23:48:23 +00002516void bnx2x_read_mf_cfg(struct bnx2x *bp)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002517{
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08002518 int vn, n = (CHIP_MODE_IS_4_PORT(bp) ? 2 : 1);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002519
2520 if (BP_NOMCP(bp))
Yuval Mintz16a5fd92013-06-02 00:06:18 +00002521 return; /* what should be the default value in this case */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002522
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08002523 /* For 2 port configuration the absolute function number formula
2524 * is:
2525 * abs_func = 2 * vn + BP_PORT + BP_PATH
2526 *
2527 * and there are 4 functions per port
2528 *
2529 * For 4 port configuration it is
2530 * abs_func = 4 * vn + 2 * BP_PORT + BP_PATH
2531 *
2532 * and there are 2 functions per port
2533 */
David S. Miller8decf862011-09-22 03:23:13 -04002534 for (vn = VN_0; vn < BP_MAX_VN_NUM(bp); vn++) {
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08002535 int /*abs*/func = n * (2 * vn + BP_PORT(bp)) + BP_PATH(bp);
2536
2537 if (func >= E1H_FUNC_MAX)
2538 break;
2539
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002540 bp->mf_config[vn] =
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002541 MF_CFG_RD(bp, func_mf_config[func].config);
2542 }
Barak Witkowskia3348722012-04-23 03:04:46 +00002543 if (bp->mf_config[BP_VN(bp)] & FUNC_MF_CFG_FUNC_DISABLED) {
2544 DP(NETIF_MSG_IFUP, "mf_cfg function disabled\n");
2545 bp->flags |= MF_FUNC_DIS;
2546 } else {
2547 DP(NETIF_MSG_IFUP, "mf_cfg function enabled\n");
2548 bp->flags &= ~MF_FUNC_DIS;
2549 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002550}
2551
2552static void bnx2x_cmng_fns_init(struct bnx2x *bp, u8 read_cfg, u8 cmng_type)
2553{
Yuval Mintzb475d782012-04-03 18:41:29 +00002554 struct cmng_init_input input;
2555 memset(&input, 0, sizeof(struct cmng_init_input));
2556
2557 input.port_rate = bp->link_vars.line_speed;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002558
Dmitry Kravkov568e2422013-08-13 02:25:00 +03002559 if (cmng_type == CMNG_FNS_MINMAX && input.port_rate) {
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002560 int vn;
2561
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002562 /* read mf conf from shmem */
2563 if (read_cfg)
2564 bnx2x_read_mf_cfg(bp);
2565
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002566 /* vn_weight_sum and enable fairness if not 0 */
Yuval Mintzb475d782012-04-03 18:41:29 +00002567 bnx2x_calc_vn_min(bp, &input);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002568
2569 /* calculate and set min-max rate for each vn */
Dmitry Kravkovc4154f22011-03-06 10:49:25 +00002570 if (bp->port.pmf)
David S. Miller8decf862011-09-22 03:23:13 -04002571 for (vn = VN_0; vn < BP_MAX_VN_NUM(bp); vn++)
Yuval Mintzb475d782012-04-03 18:41:29 +00002572 bnx2x_calc_vn_max(bp, vn, &input);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002573
2574 /* always enable rate shaping and fairness */
Yuval Mintzb475d782012-04-03 18:41:29 +00002575 input.flags.cmng_enables |=
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002576 CMNG_FLAGS_PER_PORT_RATE_SHAPING_VN;
Yuval Mintzb475d782012-04-03 18:41:29 +00002577
2578 bnx2x_init_cmng(&input, &bp->cmng);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002579 return;
2580 }
2581
2582 /* rate shaping and fairness are disabled */
2583 DP(NETIF_MSG_IFUP,
2584 "rate shaping and fairness are disabled\n");
2585}
2586
Eric Dumazet1191cb82012-04-27 21:39:21 +00002587static void storm_memset_cmng(struct bnx2x *bp,
2588 struct cmng_init *cmng,
2589 u8 port)
2590{
2591 int vn;
2592 size_t size = sizeof(struct cmng_struct_per_port);
2593
2594 u32 addr = BAR_XSTRORM_INTMEM +
2595 XSTORM_CMNG_PER_PORT_VARS_OFFSET(port);
2596
2597 __storm_memset_struct(bp, addr, size, (u32 *)&cmng->port);
2598
2599 for (vn = VN_0; vn < BP_MAX_VN_NUM(bp); vn++) {
2600 int func = func_by_vn(bp, vn);
2601
2602 addr = BAR_XSTRORM_INTMEM +
2603 XSTORM_RATE_SHAPING_PER_VN_VARS_OFFSET(func);
2604 size = sizeof(struct rate_shaping_vars_per_vn);
2605 __storm_memset_struct(bp, addr, size,
2606 (u32 *)&cmng->vnic.vnic_max_rate[vn]);
2607
2608 addr = BAR_XSTRORM_INTMEM +
2609 XSTORM_FAIRNESS_PER_VN_VARS_OFFSET(func);
2610 size = sizeof(struct fairness_vars_per_vn);
2611 __storm_memset_struct(bp, addr, size,
2612 (u32 *)&cmng->vnic.vnic_min_rate[vn]);
2613 }
2614}
2615
Dmitry Kravkov568e2422013-08-13 02:25:00 +03002616/* init cmng mode in HW according to local configuration */
2617void bnx2x_set_local_cmng(struct bnx2x *bp)
2618{
2619 int cmng_fns = bnx2x_get_cmng_fns_mode(bp);
2620
2621 if (cmng_fns != CMNG_FNS_NONE) {
2622 bnx2x_cmng_fns_init(bp, false, cmng_fns);
2623 storm_memset_cmng(bp, &bp->cmng, BP_PORT(bp));
2624 } else {
2625 /* rate shaping and fairness are disabled */
2626 DP(NETIF_MSG_IFUP,
2627 "single function mode without fairness\n");
2628 }
2629}
2630
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002631/* This function is called upon link interrupt */
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002632static void bnx2x_link_attn(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002633{
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002634 /* Make sure that we are synced with the current statistics */
2635 bnx2x_stats_handle(bp, STATS_EVENT_STOP);
2636
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002637 bnx2x_link_update(&bp->link_params, &bp->link_vars);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002638
Dmitry Kravkov9156b302013-08-19 09:11:56 +03002639 bnx2x_init_dropless_fc(bp);
2640
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002641 if (bp->link_vars.link_up) {
2642
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002643 if (bp->link_vars.mac_type != MAC_TYPE_EMAC) {
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002644 struct host_port_stats *pstats;
2645
2646 pstats = bnx2x_sp(bp, port_stats);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002647 /* reset old mac stats */
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002648 memset(&(pstats->mac_stx[0]), 0,
2649 sizeof(struct mac_stx));
2650 }
Eilon Greensteinf34d28e2009-10-15 00:18:08 -07002651 if (bp->state == BNX2X_STATE_OPEN)
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002652 bnx2x_stats_handle(bp, STATS_EVENT_LINK_UP);
2653 }
2654
Dmitry Kravkov568e2422013-08-13 02:25:00 +03002655 if (bp->link_vars.link_up && bp->link_vars.line_speed)
2656 bnx2x_set_local_cmng(bp);
Dmitry Kravkov9fdc3e92011-03-06 10:49:15 +00002657
Vladislav Zolotarov2ae17f62011-05-04 23:48:23 +00002658 __bnx2x_link_report(bp);
2659
Dmitry Kravkov9fdc3e92011-03-06 10:49:15 +00002660 if (IS_MF(bp))
2661 bnx2x_link_sync_notify(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002662}
2663
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00002664void bnx2x__link_status_update(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002665{
Vladislav Zolotarov2ae17f62011-05-04 23:48:23 +00002666 if (bp->state != BNX2X_STATE_OPEN)
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002667 return;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002668
Dmitry Kravkov00253a82011-11-13 04:34:25 +00002669 /* read updated dcb configuration */
Ariel Eliorad5afc82013-01-01 05:22:26 +00002670 if (IS_PF(bp)) {
2671 bnx2x_dcbx_pmf_update(bp);
2672 bnx2x_link_status_update(&bp->link_params, &bp->link_vars);
2673 if (bp->link_vars.link_up)
2674 bnx2x_stats_handle(bp, STATS_EVENT_LINK_UP);
2675 else
2676 bnx2x_stats_handle(bp, STATS_EVENT_STOP);
2677 /* indicate link status */
2678 bnx2x_link_report(bp);
Dmitry Kravkov00253a82011-11-13 04:34:25 +00002679
Ariel Eliorad5afc82013-01-01 05:22:26 +00002680 } else { /* VF */
2681 bp->port.supported[0] |= (SUPPORTED_10baseT_Half |
2682 SUPPORTED_10baseT_Full |
2683 SUPPORTED_100baseT_Half |
2684 SUPPORTED_100baseT_Full |
2685 SUPPORTED_1000baseT_Full |
2686 SUPPORTED_2500baseX_Full |
2687 SUPPORTED_10000baseT_Full |
2688 SUPPORTED_TP |
2689 SUPPORTED_FIBRE |
2690 SUPPORTED_Autoneg |
2691 SUPPORTED_Pause |
2692 SUPPORTED_Asym_Pause);
2693 bp->port.advertising[0] = bp->port.supported[0];
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002694
Ariel Eliorad5afc82013-01-01 05:22:26 +00002695 bp->link_params.bp = bp;
2696 bp->link_params.port = BP_PORT(bp);
2697 bp->link_params.req_duplex[0] = DUPLEX_FULL;
2698 bp->link_params.req_flow_ctrl[0] = BNX2X_FLOW_CTRL_NONE;
2699 bp->link_params.req_line_speed[0] = SPEED_10000;
2700 bp->link_params.speed_cap_mask[0] = 0x7f0000;
2701 bp->link_params.switch_cfg = SWITCH_CFG_10G;
2702 bp->link_vars.mac_type = MAC_TYPE_BMAC;
2703 bp->link_vars.line_speed = SPEED_10000;
2704 bp->link_vars.link_status =
2705 (LINK_STATUS_LINK_UP |
2706 LINK_STATUS_SPEED_AND_DUPLEX_10GTFD);
2707 bp->link_vars.link_up = 1;
2708 bp->link_vars.duplex = DUPLEX_FULL;
2709 bp->link_vars.flow_ctrl = BNX2X_FLOW_CTRL_NONE;
2710 __bnx2x_link_report(bp);
Dmitry Kravkov6495d152014-06-26 14:31:04 +03002711
2712 bnx2x_sample_bulletin(bp);
2713
2714 /* if bulletin board did not have an update for link status
2715 * __bnx2x_link_report will report current status
2716 * but it will NOT duplicate report in case of already reported
2717 * during sampling bulletin board.
2718 */
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002719 bnx2x_stats_handle(bp, STATS_EVENT_LINK_UP);
Ariel Eliorad5afc82013-01-01 05:22:26 +00002720 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002721}
2722
Barak Witkowskia3348722012-04-23 03:04:46 +00002723static int bnx2x_afex_func_update(struct bnx2x *bp, u16 vifid,
2724 u16 vlan_val, u8 allowed_prio)
2725{
Yuval Mintz86564c32013-01-23 03:21:50 +00002726 struct bnx2x_func_state_params func_params = {NULL};
Barak Witkowskia3348722012-04-23 03:04:46 +00002727 struct bnx2x_func_afex_update_params *f_update_params =
2728 &func_params.params.afex_update;
2729
2730 func_params.f_obj = &bp->func_obj;
2731 func_params.cmd = BNX2X_F_CMD_AFEX_UPDATE;
2732
2733 /* no need to wait for RAMROD completion, so don't
2734 * set RAMROD_COMP_WAIT flag
2735 */
2736
2737 f_update_params->vif_id = vifid;
2738 f_update_params->afex_default_vlan = vlan_val;
2739 f_update_params->allowed_priorities = allowed_prio;
2740
2741 /* if ramrod can not be sent, response to MCP immediately */
2742 if (bnx2x_func_state_change(bp, &func_params) < 0)
2743 bnx2x_fw_command(bp, DRV_MSG_CODE_AFEX_VIFSET_ACK, 0);
2744
2745 return 0;
2746}
2747
2748static int bnx2x_afex_handle_vif_list_cmd(struct bnx2x *bp, u8 cmd_type,
2749 u16 vif_index, u8 func_bit_map)
2750{
Yuval Mintz86564c32013-01-23 03:21:50 +00002751 struct bnx2x_func_state_params func_params = {NULL};
Barak Witkowskia3348722012-04-23 03:04:46 +00002752 struct bnx2x_func_afex_viflists_params *update_params =
2753 &func_params.params.afex_viflists;
2754 int rc;
2755 u32 drv_msg_code;
2756
2757 /* validate only LIST_SET and LIST_GET are received from switch */
2758 if ((cmd_type != VIF_LIST_RULE_GET) && (cmd_type != VIF_LIST_RULE_SET))
2759 BNX2X_ERR("BUG! afex_handle_vif_list_cmd invalid type 0x%x\n",
2760 cmd_type);
2761
2762 func_params.f_obj = &bp->func_obj;
2763 func_params.cmd = BNX2X_F_CMD_AFEX_VIFLISTS;
2764
2765 /* set parameters according to cmd_type */
2766 update_params->afex_vif_list_command = cmd_type;
Yuval Mintz86564c32013-01-23 03:21:50 +00002767 update_params->vif_list_index = vif_index;
Barak Witkowskia3348722012-04-23 03:04:46 +00002768 update_params->func_bit_map =
2769 (cmd_type == VIF_LIST_RULE_GET) ? 0 : func_bit_map;
2770 update_params->func_to_clear = 0;
2771 drv_msg_code =
2772 (cmd_type == VIF_LIST_RULE_GET) ?
2773 DRV_MSG_CODE_AFEX_LISTGET_ACK :
2774 DRV_MSG_CODE_AFEX_LISTSET_ACK;
2775
2776 /* if ramrod can not be sent, respond to MCP immediately for
2777 * SET and GET requests (other are not triggered from MCP)
2778 */
2779 rc = bnx2x_func_state_change(bp, &func_params);
2780 if (rc < 0)
2781 bnx2x_fw_command(bp, drv_msg_code, 0);
2782
2783 return 0;
2784}
2785
2786static void bnx2x_handle_afex_cmd(struct bnx2x *bp, u32 cmd)
2787{
2788 struct afex_stats afex_stats;
2789 u32 func = BP_ABS_FUNC(bp);
2790 u32 mf_config;
2791 u16 vlan_val;
2792 u32 vlan_prio;
2793 u16 vif_id;
2794 u8 allowed_prio;
2795 u8 vlan_mode;
2796 u32 addr_to_write, vifid, addrs, stats_type, i;
2797
2798 if (cmd & DRV_STATUS_AFEX_LISTGET_REQ) {
2799 vifid = SHMEM2_RD(bp, afex_param1_to_driver[BP_FW_MB_IDX(bp)]);
2800 DP(BNX2X_MSG_MCP,
2801 "afex: got MCP req LISTGET_REQ for vifid 0x%x\n", vifid);
2802 bnx2x_afex_handle_vif_list_cmd(bp, VIF_LIST_RULE_GET, vifid, 0);
2803 }
2804
2805 if (cmd & DRV_STATUS_AFEX_LISTSET_REQ) {
2806 vifid = SHMEM2_RD(bp, afex_param1_to_driver[BP_FW_MB_IDX(bp)]);
2807 addrs = SHMEM2_RD(bp, afex_param2_to_driver[BP_FW_MB_IDX(bp)]);
2808 DP(BNX2X_MSG_MCP,
2809 "afex: got MCP req LISTSET_REQ for vifid 0x%x addrs 0x%x\n",
2810 vifid, addrs);
2811 bnx2x_afex_handle_vif_list_cmd(bp, VIF_LIST_RULE_SET, vifid,
2812 addrs);
2813 }
2814
2815 if (cmd & DRV_STATUS_AFEX_STATSGET_REQ) {
2816 addr_to_write = SHMEM2_RD(bp,
2817 afex_scratchpad_addr_to_write[BP_FW_MB_IDX(bp)]);
2818 stats_type = SHMEM2_RD(bp,
2819 afex_param1_to_driver[BP_FW_MB_IDX(bp)]);
2820
2821 DP(BNX2X_MSG_MCP,
2822 "afex: got MCP req STATSGET_REQ, write to addr 0x%x\n",
2823 addr_to_write);
2824
2825 bnx2x_afex_collect_stats(bp, (void *)&afex_stats, stats_type);
2826
2827 /* write response to scratchpad, for MCP */
2828 for (i = 0; i < (sizeof(struct afex_stats)/sizeof(u32)); i++)
2829 REG_WR(bp, addr_to_write + i*sizeof(u32),
2830 *(((u32 *)(&afex_stats))+i));
2831
2832 /* send ack message to MCP */
2833 bnx2x_fw_command(bp, DRV_MSG_CODE_AFEX_STATSGET_ACK, 0);
2834 }
2835
2836 if (cmd & DRV_STATUS_AFEX_VIFSET_REQ) {
2837 mf_config = MF_CFG_RD(bp, func_mf_config[func].config);
2838 bp->mf_config[BP_VN(bp)] = mf_config;
2839 DP(BNX2X_MSG_MCP,
2840 "afex: got MCP req VIFSET_REQ, mf_config 0x%x\n",
2841 mf_config);
2842
2843 /* if VIF_SET is "enabled" */
2844 if (!(mf_config & FUNC_MF_CFG_FUNC_DISABLED)) {
2845 /* set rate limit directly to internal RAM */
2846 struct cmng_init_input cmng_input;
2847 struct rate_shaping_vars_per_vn m_rs_vn;
2848 size_t size = sizeof(struct rate_shaping_vars_per_vn);
2849 u32 addr = BAR_XSTRORM_INTMEM +
2850 XSTORM_RATE_SHAPING_PER_VN_VARS_OFFSET(BP_FUNC(bp));
2851
2852 bp->mf_config[BP_VN(bp)] = mf_config;
2853
2854 bnx2x_calc_vn_max(bp, BP_VN(bp), &cmng_input);
2855 m_rs_vn.vn_counter.rate =
2856 cmng_input.vnic_max_rate[BP_VN(bp)];
2857 m_rs_vn.vn_counter.quota =
2858 (m_rs_vn.vn_counter.rate *
2859 RS_PERIODIC_TIMEOUT_USEC) / 8;
2860
2861 __storm_memset_struct(bp, addr, size, (u32 *)&m_rs_vn);
2862
2863 /* read relevant values from mf_cfg struct in shmem */
2864 vif_id =
2865 (MF_CFG_RD(bp, func_mf_config[func].e1hov_tag) &
2866 FUNC_MF_CFG_E1HOV_TAG_MASK) >>
2867 FUNC_MF_CFG_E1HOV_TAG_SHIFT;
2868 vlan_val =
2869 (MF_CFG_RD(bp, func_mf_config[func].e1hov_tag) &
2870 FUNC_MF_CFG_AFEX_VLAN_MASK) >>
2871 FUNC_MF_CFG_AFEX_VLAN_SHIFT;
2872 vlan_prio = (mf_config &
2873 FUNC_MF_CFG_TRANSMIT_PRIORITY_MASK) >>
2874 FUNC_MF_CFG_TRANSMIT_PRIORITY_SHIFT;
2875 vlan_val |= (vlan_prio << VLAN_PRIO_SHIFT);
2876 vlan_mode =
2877 (MF_CFG_RD(bp,
2878 func_mf_config[func].afex_config) &
2879 FUNC_MF_CFG_AFEX_VLAN_MODE_MASK) >>
2880 FUNC_MF_CFG_AFEX_VLAN_MODE_SHIFT;
2881 allowed_prio =
2882 (MF_CFG_RD(bp,
2883 func_mf_config[func].afex_config) &
2884 FUNC_MF_CFG_AFEX_COS_FILTER_MASK) >>
2885 FUNC_MF_CFG_AFEX_COS_FILTER_SHIFT;
2886
2887 /* send ramrod to FW, return in case of failure */
2888 if (bnx2x_afex_func_update(bp, vif_id, vlan_val,
2889 allowed_prio))
2890 return;
2891
2892 bp->afex_def_vlan_tag = vlan_val;
2893 bp->afex_vlan_mode = vlan_mode;
2894 } else {
2895 /* notify link down because BP->flags is disabled */
2896 bnx2x_link_report(bp);
2897
2898 /* send INVALID VIF ramrod to FW */
2899 bnx2x_afex_func_update(bp, 0xFFFF, 0, 0);
2900
2901 /* Reset the default afex VLAN */
2902 bp->afex_def_vlan_tag = -1;
2903 }
2904 }
2905}
2906
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002907static void bnx2x_pmf_update(struct bnx2x *bp)
2908{
2909 int port = BP_PORT(bp);
2910 u32 val;
2911
2912 bp->port.pmf = 1;
Merav Sicron51c1a582012-03-18 10:33:38 +00002913 DP(BNX2X_MSG_MCP, "pmf %d\n", bp->port.pmf);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002914
Yaniv Rosner3deb8162011-06-14 01:34:33 +00002915 /*
2916 * We need the mb() to ensure the ordering between the writing to
2917 * bp->port.pmf here and reading it from the bnx2x_periodic_task().
2918 */
2919 smp_mb();
2920
2921 /* queue a periodic task */
2922 queue_delayed_work(bnx2x_wq, &bp->period_task, 0);
2923
Dmitry Kravkovef018542011-06-14 01:33:57 +00002924 bnx2x_dcbx_pmf_update(bp);
2925
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002926 /* enable nig attention */
David S. Miller8decf862011-09-22 03:23:13 -04002927 val = (0xff0f | (1 << (BP_VN(bp) + 4)));
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002928 if (bp->common.int_block == INT_BLOCK_HC) {
2929 REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, val);
2930 REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, val);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002931 } else if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002932 REG_WR(bp, IGU_REG_TRAILING_EDGE_LATCH, val);
2933 REG_WR(bp, IGU_REG_LEADING_EDGE_LATCH, val);
2934 }
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002935
2936 bnx2x_stats_handle(bp, STATS_EVENT_PMF);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002937}
2938
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002939/* end of Link */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002940
2941/* slow path */
2942
2943/*
2944 * General service functions
2945 */
2946
Eilon Greenstein2691d512009-08-12 08:22:08 +00002947/* send the MCP a request, block until there is a reply */
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002948u32 bnx2x_fw_command(struct bnx2x *bp, u32 command, u32 param)
Eilon Greenstein2691d512009-08-12 08:22:08 +00002949{
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002950 int mb_idx = BP_FW_MB_IDX(bp);
Dmitry Kravkova5971d42011-05-25 04:55:51 +00002951 u32 seq;
Eilon Greenstein2691d512009-08-12 08:22:08 +00002952 u32 rc = 0;
2953 u32 cnt = 1;
2954 u8 delay = CHIP_REV_IS_SLOW(bp) ? 100 : 10;
2955
Eilon Greensteinc4ff7cb2009-10-15 00:18:27 -07002956 mutex_lock(&bp->fw_mb_mutex);
Dmitry Kravkova5971d42011-05-25 04:55:51 +00002957 seq = ++bp->fw_seq;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002958 SHMEM_WR(bp, func_mb[mb_idx].drv_mb_param, param);
2959 SHMEM_WR(bp, func_mb[mb_idx].drv_mb_header, (command | seq));
2960
Dmitry Kravkov754a2f52011-06-14 01:34:02 +00002961 DP(BNX2X_MSG_MCP, "wrote command (%x) to FW MB param 0x%08x\n",
2962 (command | seq), param);
Eilon Greenstein2691d512009-08-12 08:22:08 +00002963
2964 do {
2965 /* let the FW do it's magic ... */
2966 msleep(delay);
2967
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002968 rc = SHMEM_RD(bp, func_mb[mb_idx].fw_mb_header);
Eilon Greenstein2691d512009-08-12 08:22:08 +00002969
Eilon Greensteinc4ff7cb2009-10-15 00:18:27 -07002970 /* Give the FW up to 5 second (500*10ms) */
2971 } while ((seq != (rc & FW_MSG_SEQ_NUMBER_MASK)) && (cnt++ < 500));
Eilon Greenstein2691d512009-08-12 08:22:08 +00002972
2973 DP(BNX2X_MSG_MCP, "[after %d ms] read (%x) seq is (%x) from FW MB\n",
2974 cnt*delay, rc, seq);
2975
2976 /* is this a reply to our command? */
2977 if (seq == (rc & FW_MSG_SEQ_NUMBER_MASK))
2978 rc &= FW_MSG_CODE_MASK;
2979 else {
2980 /* FW BUG! */
2981 BNX2X_ERR("FW failed to respond!\n");
2982 bnx2x_fw_dump(bp);
2983 rc = 0;
2984 }
Eilon Greensteinc4ff7cb2009-10-15 00:18:27 -07002985 mutex_unlock(&bp->fw_mb_mutex);
Eilon Greenstein2691d512009-08-12 08:22:08 +00002986
2987 return rc;
2988}
2989
Eric Dumazet1191cb82012-04-27 21:39:21 +00002990static void storm_memset_func_cfg(struct bnx2x *bp,
2991 struct tstorm_eth_function_common_config *tcfg,
2992 u16 abs_fid)
2993{
2994 size_t size = sizeof(struct tstorm_eth_function_common_config);
2995
2996 u32 addr = BAR_TSTRORM_INTMEM +
2997 TSTORM_FUNCTION_COMMON_CONFIG_OFFSET(abs_fid);
2998
2999 __storm_memset_struct(bp, addr, size, (u32 *)tcfg);
3000}
3001
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003002void bnx2x_func_init(struct bnx2x *bp, struct bnx2x_func_init_params *p)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003003{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003004 if (CHIP_IS_E1x(bp)) {
3005 struct tstorm_eth_function_common_config tcfg = {0};
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003006
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003007 storm_memset_func_cfg(bp, &tcfg, p->func_id);
3008 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003009
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003010 /* Enable the function in the FW */
3011 storm_memset_vf_to_pf(bp, p->func_id, p->pf_id);
3012 storm_memset_func_en(bp, p->func_id, 1);
3013
3014 /* spq */
3015 if (p->func_flgs & FUNC_FLG_SPQ) {
3016 storm_memset_spq_addr(bp, p->spq_map, p->func_id);
3017 REG_WR(bp, XSEM_REG_FAST_MEMORY +
3018 XSTORM_SPQ_PROD_OFFSET(p->func_id), p->spq_prod);
3019 }
3020}
3021
Ariel Elior6383c0b2011-07-14 08:31:57 +00003022/**
Yuval Mintz16a5fd92013-06-02 00:06:18 +00003023 * bnx2x_get_common_flags - Return common flags
Ariel Elior6383c0b2011-07-14 08:31:57 +00003024 *
3025 * @bp device handle
3026 * @fp queue handle
3027 * @zero_stats TRUE if statistics zeroing is needed
3028 *
3029 * Return the flags that are common for the Tx-only and not normal connections.
3030 */
Eric Dumazet1191cb82012-04-27 21:39:21 +00003031static unsigned long bnx2x_get_common_flags(struct bnx2x *bp,
3032 struct bnx2x_fastpath *fp,
3033 bool zero_stats)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003034{
3035 unsigned long flags = 0;
3036
3037 /* PF driver will always initialize the Queue to an ACTIVE state */
3038 __set_bit(BNX2X_Q_FLG_ACTIVE, &flags);
3039
Ariel Elior6383c0b2011-07-14 08:31:57 +00003040 /* tx only connections collect statistics (on the same index as the
Dmitry Kravkov91226792013-03-11 05:17:52 +00003041 * parent connection). The statistics are zeroed when the parent
3042 * connection is initialized.
Ariel Elior6383c0b2011-07-14 08:31:57 +00003043 */
Barak Witkowski50f0a562011-12-05 21:52:23 +00003044
3045 __set_bit(BNX2X_Q_FLG_STATS, &flags);
3046 if (zero_stats)
3047 __set_bit(BNX2X_Q_FLG_ZERO_STATS, &flags);
3048
Yuval Mintzc14db202014-01-12 14:37:59 +02003049 if (bp->flags & TX_SWITCHING)
3050 __set_bit(BNX2X_Q_FLG_TX_SWITCH, &flags);
3051
Dmitry Kravkov91226792013-03-11 05:17:52 +00003052 __set_bit(BNX2X_Q_FLG_PCSUM_ON_PKT, &flags);
Dmitry Kravkove287a752013-03-21 15:38:24 +00003053 __set_bit(BNX2X_Q_FLG_TUN_INC_INNER_IP_ID, &flags);
Ariel Elior6383c0b2011-07-14 08:31:57 +00003054
Yuval Mintz823e1d92013-01-14 05:11:47 +00003055#ifdef BNX2X_STOP_ON_ERROR
3056 __set_bit(BNX2X_Q_FLG_TX_SEC, &flags);
3057#endif
3058
Ariel Elior6383c0b2011-07-14 08:31:57 +00003059 return flags;
3060}
3061
Eric Dumazet1191cb82012-04-27 21:39:21 +00003062static unsigned long bnx2x_get_q_flags(struct bnx2x *bp,
3063 struct bnx2x_fastpath *fp,
3064 bool leading)
Ariel Elior6383c0b2011-07-14 08:31:57 +00003065{
3066 unsigned long flags = 0;
3067
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003068 /* calculate other queue flags */
3069 if (IS_MF_SD(bp))
3070 __set_bit(BNX2X_Q_FLG_OV, &flags);
3071
Barak Witkowskia3348722012-04-23 03:04:46 +00003072 if (IS_FCOE_FP(fp)) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003073 __set_bit(BNX2X_Q_FLG_FCOE, &flags);
Barak Witkowskia3348722012-04-23 03:04:46 +00003074 /* For FCoE - force usage of default priority (for afex) */
3075 __set_bit(BNX2X_Q_FLG_FORCE_DEFAULT_PRI, &flags);
3076 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003077
Vladislav Zolotarovf5219d82011-07-19 01:44:11 +00003078 if (!fp->disable_tpa) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003079 __set_bit(BNX2X_Q_FLG_TPA, &flags);
Vladislav Zolotarovf5219d82011-07-19 01:44:11 +00003080 __set_bit(BNX2X_Q_FLG_TPA_IPV6, &flags);
Dmitry Kravkov621b4d62012-02-20 09:59:08 +00003081 if (fp->mode == TPA_MODE_GRO)
3082 __set_bit(BNX2X_Q_FLG_TPA_GRO, &flags);
Vladislav Zolotarovf5219d82011-07-19 01:44:11 +00003083 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003084
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003085 if (leading) {
3086 __set_bit(BNX2X_Q_FLG_LEADING_RSS, &flags);
3087 __set_bit(BNX2X_Q_FLG_MCAST, &flags);
3088 }
3089
3090 /* Always set HW VLAN stripping */
3091 __set_bit(BNX2X_Q_FLG_VLAN, &flags);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003092
Barak Witkowskia3348722012-04-23 03:04:46 +00003093 /* configure silent vlan removal */
3094 if (IS_MF_AFEX(bp))
3095 __set_bit(BNX2X_Q_FLG_SILENT_VLAN_REM, &flags);
3096
Ariel Elior6383c0b2011-07-14 08:31:57 +00003097 return flags | bnx2x_get_common_flags(bp, fp, true);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003098}
3099
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003100static void bnx2x_pf_q_prep_general(struct bnx2x *bp,
Ariel Elior6383c0b2011-07-14 08:31:57 +00003101 struct bnx2x_fastpath *fp, struct bnx2x_general_setup_params *gen_init,
3102 u8 cos)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003103{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003104 gen_init->stat_id = bnx2x_stats_id(fp);
3105 gen_init->spcl_id = fp->cl_id;
3106
3107 /* Always use mini-jumbo MTU for FCoE L2 ring */
3108 if (IS_FCOE_FP(fp))
3109 gen_init->mtu = BNX2X_FCOE_MINI_JUMBO_MTU;
3110 else
3111 gen_init->mtu = bp->dev->mtu;
Ariel Elior6383c0b2011-07-14 08:31:57 +00003112
3113 gen_init->cos = cos;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003114}
3115
3116static void bnx2x_pf_rx_q_prep(struct bnx2x *bp,
3117 struct bnx2x_fastpath *fp, struct rxq_pause_params *pause,
3118 struct bnx2x_rxq_setup_params *rxq_init)
3119{
3120 u8 max_sge = 0;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003121 u16 sge_sz = 0;
3122 u16 tpa_agg_size = 0;
3123
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003124 if (!fp->disable_tpa) {
David S. Miller8decf862011-09-22 03:23:13 -04003125 pause->sge_th_lo = SGE_TH_LO(bp);
3126 pause->sge_th_hi = SGE_TH_HI(bp);
3127
3128 /* validate SGE ring has enough to cross high threshold */
3129 WARN_ON(bp->dropless_fc &&
3130 pause->sge_th_hi + FW_PREFETCH_CNT >
3131 MAX_RX_SGE_CNT * NUM_RX_SGE_PAGES);
3132
Yuval Mintz924d75a2013-01-23 03:21:44 +00003133 tpa_agg_size = TPA_AGG_SIZE;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003134 max_sge = SGE_PAGE_ALIGN(bp->dev->mtu) >>
3135 SGE_PAGE_SHIFT;
3136 max_sge = ((max_sge + PAGES_PER_SGE - 1) &
3137 (~(PAGES_PER_SGE-1))) >> PAGES_PER_SGE_SHIFT;
Yuval Mintz924d75a2013-01-23 03:21:44 +00003138 sge_sz = (u16)min_t(u32, SGE_PAGES, 0xffff);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003139 }
3140
3141 /* pause - not for e1 */
3142 if (!CHIP_IS_E1(bp)) {
David S. Miller8decf862011-09-22 03:23:13 -04003143 pause->bd_th_lo = BD_TH_LO(bp);
3144 pause->bd_th_hi = BD_TH_HI(bp);
3145
3146 pause->rcq_th_lo = RCQ_TH_LO(bp);
3147 pause->rcq_th_hi = RCQ_TH_HI(bp);
3148 /*
3149 * validate that rings have enough entries to cross
3150 * high thresholds
3151 */
3152 WARN_ON(bp->dropless_fc &&
3153 pause->bd_th_hi + FW_PREFETCH_CNT >
3154 bp->rx_ring_size);
3155 WARN_ON(bp->dropless_fc &&
3156 pause->rcq_th_hi + FW_PREFETCH_CNT >
3157 NUM_RCQ_RINGS * MAX_RCQ_DESC_CNT);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003158
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003159 pause->pri_map = 1;
3160 }
3161
3162 /* rxq setup */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003163 rxq_init->dscr_map = fp->rx_desc_mapping;
3164 rxq_init->sge_map = fp->rx_sge_mapping;
3165 rxq_init->rcq_map = fp->rx_comp_mapping;
3166 rxq_init->rcq_np_map = fp->rx_comp_mapping + BCM_PAGE_SIZE;
Vladislav Zolotarova8c94b92011-02-06 11:21:02 -08003167
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003168 /* This should be a maximum number of data bytes that may be
3169 * placed on the BD (not including paddings).
3170 */
Eric Dumazete52fcb22011-11-14 06:05:34 +00003171 rxq_init->buf_sz = fp->rx_buf_size - BNX2X_FW_RX_ALIGN_START -
Yuval Mintz3cdeec22013-06-02 00:06:19 +00003172 BNX2X_FW_RX_ALIGN_END - IP_HEADER_ALIGNMENT_PADDING;
Vladislav Zolotarova8c94b92011-02-06 11:21:02 -08003173
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003174 rxq_init->cl_qzone_id = fp->cl_qzone_id;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003175 rxq_init->tpa_agg_sz = tpa_agg_size;
3176 rxq_init->sge_buf_sz = sge_sz;
3177 rxq_init->max_sges_pkt = max_sge;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003178 rxq_init->rss_engine_id = BP_FUNC(bp);
Yuval Mintz259afa12012-03-12 08:53:10 +00003179 rxq_init->mcast_engine_id = BP_FUNC(bp);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003180
3181 /* Maximum number or simultaneous TPA aggregation for this Queue.
3182 *
Yuval Mintz2de67432013-01-23 03:21:43 +00003183 * For PF Clients it should be the maximum available number.
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003184 * VF driver(s) may want to define it to a smaller value.
3185 */
David S. Miller8decf862011-09-22 03:23:13 -04003186 rxq_init->max_tpa_queues = MAX_AGG_QS(bp);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003187
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003188 rxq_init->cache_line_log = BNX2X_RX_ALIGN_SHIFT;
3189 rxq_init->fw_sb_id = fp->fw_sb_id;
3190
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00003191 if (IS_FCOE_FP(fp))
3192 rxq_init->sb_cq_index = HC_SP_INDEX_ETH_FCOE_RX_CQ_CONS;
3193 else
Ariel Elior6383c0b2011-07-14 08:31:57 +00003194 rxq_init->sb_cq_index = HC_INDEX_ETH_RX_CQ_CONS;
Barak Witkowskia3348722012-04-23 03:04:46 +00003195 /* configure silent vlan removal
3196 * if multi function mode is afex, then mask default vlan
3197 */
3198 if (IS_MF_AFEX(bp)) {
3199 rxq_init->silent_removal_value = bp->afex_def_vlan_tag;
3200 rxq_init->silent_removal_mask = VLAN_VID_MASK;
3201 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003202}
3203
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003204static void bnx2x_pf_tx_q_prep(struct bnx2x *bp,
Ariel Elior6383c0b2011-07-14 08:31:57 +00003205 struct bnx2x_fastpath *fp, struct bnx2x_txq_setup_params *txq_init,
3206 u8 cos)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003207{
Merav Sicron65565882012-06-19 07:48:26 +00003208 txq_init->dscr_map = fp->txdata_ptr[cos]->tx_desc_mapping;
Ariel Elior6383c0b2011-07-14 08:31:57 +00003209 txq_init->sb_cq_index = HC_INDEX_ETH_FIRST_TX_CQ_CONS + cos;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003210 txq_init->traffic_type = LLFC_TRAFFIC_TYPE_NW;
3211 txq_init->fw_sb_id = fp->fw_sb_id;
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00003212
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003213 /*
Yuval Mintz16a5fd92013-06-02 00:06:18 +00003214 * set the tss leading client id for TX classification ==
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003215 * leading RSS client id
3216 */
3217 txq_init->tss_leading_cl_id = bnx2x_fp(bp, 0, cl_id);
3218
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00003219 if (IS_FCOE_FP(fp)) {
3220 txq_init->sb_cq_index = HC_SP_INDEX_ETH_FCOE_TX_CQ_CONS;
3221 txq_init->traffic_type = LLFC_TRAFFIC_TYPE_FCOE;
3222 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003223}
3224
stephen hemminger8d962862010-10-21 07:50:56 +00003225static void bnx2x_pf_init(struct bnx2x *bp)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003226{
3227 struct bnx2x_func_init_params func_init = {0};
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003228 struct event_ring_data eq_data = { {0} };
3229 u16 flags;
3230
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003231 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00003232 /* reset IGU PF statistics: MSIX + ATTN */
3233 /* PF */
3234 REG_WR(bp, IGU_REG_STATISTIC_NUM_MESSAGE_SENT +
3235 BNX2X_IGU_STAS_MSG_VF_CNT*4 +
3236 (CHIP_MODE_IS_4_PORT(bp) ?
3237 BP_FUNC(bp) : BP_VN(bp))*4, 0);
3238 /* ATTN */
3239 REG_WR(bp, IGU_REG_STATISTIC_NUM_MESSAGE_SENT +
3240 BNX2X_IGU_STAS_MSG_VF_CNT*4 +
3241 BNX2X_IGU_STAS_MSG_PF_CNT*4 +
3242 (CHIP_MODE_IS_4_PORT(bp) ?
3243 BP_FUNC(bp) : BP_VN(bp))*4, 0);
3244 }
3245
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003246 /* function setup flags */
3247 flags = (FUNC_FLG_STATS | FUNC_FLG_LEADING | FUNC_FLG_SPQ);
3248
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003249 /* This flag is relevant for E1x only.
3250 * E2 doesn't have a TPA configuration in a function level.
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003251 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003252 flags |= (bp->flags & TPA_ENABLE_FLAG) ? FUNC_FLG_TPA : 0;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003253
3254 func_init.func_flgs = flags;
3255 func_init.pf_id = BP_FUNC(bp);
3256 func_init.func_id = BP_FUNC(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003257 func_init.spq_map = bp->spq_mapping;
3258 func_init.spq_prod = bp->spq_prod_idx;
3259
3260 bnx2x_func_init(bp, &func_init);
3261
3262 memset(&(bp->cmng), 0, sizeof(struct cmng_struct_per_port));
3263
3264 /*
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003265 * Congestion management values depend on the link rate
3266 * There is no active link so initial link rate is set to 10 Gbps.
3267 * When the link comes up The congestion management values are
3268 * re-calculated according to the actual link rate.
3269 */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003270 bp->link_vars.line_speed = SPEED_10000;
3271 bnx2x_cmng_fns_init(bp, true, bnx2x_get_cmng_fns_mode(bp));
3272
3273 /* Only the PMF sets the HW */
3274 if (bp->port.pmf)
3275 storm_memset_cmng(bp, &bp->cmng, BP_PORT(bp));
3276
Yuval Mintz86564c32013-01-23 03:21:50 +00003277 /* init Event Queue - PCI bus guarantees correct endianity*/
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003278 eq_data.base_addr.hi = U64_HI(bp->eq_mapping);
3279 eq_data.base_addr.lo = U64_LO(bp->eq_mapping);
3280 eq_data.producer = bp->eq_prod;
3281 eq_data.index_id = HC_SP_INDEX_EQ_CONS;
3282 eq_data.sb_id = DEF_SB_ID;
3283 storm_memset_eq_data(bp, &eq_data, BP_FUNC(bp));
3284}
3285
Eilon Greenstein2691d512009-08-12 08:22:08 +00003286static void bnx2x_e1h_disable(struct bnx2x *bp)
3287{
3288 int port = BP_PORT(bp);
Eilon Greenstein2691d512009-08-12 08:22:08 +00003289
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003290 bnx2x_tx_disable(bp);
Eilon Greenstein2691d512009-08-12 08:22:08 +00003291
3292 REG_WR(bp, NIG_REG_LLH0_FUNC_EN + port*8, 0);
Eilon Greenstein2691d512009-08-12 08:22:08 +00003293}
3294
3295static void bnx2x_e1h_enable(struct bnx2x *bp)
3296{
3297 int port = BP_PORT(bp);
3298
3299 REG_WR(bp, NIG_REG_LLH0_FUNC_EN + port*8, 1);
3300
Yuval Mintz16a5fd92013-06-02 00:06:18 +00003301 /* Tx queue should be only re-enabled */
Eilon Greenstein2691d512009-08-12 08:22:08 +00003302 netif_tx_wake_all_queues(bp->dev);
3303
Eilon Greenstein061bc702009-10-15 00:18:47 -07003304 /*
3305 * Should not call netif_carrier_on since it will be called if the link
3306 * is up when checking for link state
3307 */
Eilon Greenstein2691d512009-08-12 08:22:08 +00003308}
3309
Barak Witkowski1d187b32011-12-05 22:41:50 +00003310#define DRV_INFO_ETH_STAT_NUM_MACS_REQUIRED 3
3311
3312static void bnx2x_drv_info_ether_stat(struct bnx2x *bp)
3313{
3314 struct eth_stats_info *ether_stat =
3315 &bp->slowpath->drv_info_to_mcp.ether_stat;
Ariel Elior3ec9f9c2013-03-11 05:17:45 +00003316 struct bnx2x_vlan_mac_obj *mac_obj =
3317 &bp->sp_objs->mac_obj;
3318 int i;
Barak Witkowski1d187b32011-12-05 22:41:50 +00003319
Dan Carpenter786fdf02012-10-02 01:47:46 +00003320 strlcpy(ether_stat->version, DRV_MODULE_VERSION,
3321 ETH_STAT_INFO_VERSION_LEN);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003322
Ariel Elior3ec9f9c2013-03-11 05:17:45 +00003323 /* get DRV_INFO_ETH_STAT_NUM_MACS_REQUIRED macs, placing them in the
3324 * mac_local field in ether_stat struct. The base address is offset by 2
3325 * bytes to account for the field being 8 bytes but a mac address is
3326 * only 6 bytes. Likewise, the stride for the get_n_elements function is
3327 * 2 bytes to compensate from the 6 bytes of a mac to the 8 bytes
3328 * allocated by the ether_stat struct, so the macs will land in their
3329 * proper positions.
3330 */
3331 for (i = 0; i < DRV_INFO_ETH_STAT_NUM_MACS_REQUIRED; i++)
3332 memset(ether_stat->mac_local + i, 0,
3333 sizeof(ether_stat->mac_local[0]));
3334 mac_obj->get_n_elements(bp, &bp->sp_objs[0].mac_obj,
3335 DRV_INFO_ETH_STAT_NUM_MACS_REQUIRED,
3336 ether_stat->mac_local + MAC_PAD, MAC_PAD,
3337 ETH_ALEN);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003338 ether_stat->mtu_size = bp->dev->mtu;
Barak Witkowski1d187b32011-12-05 22:41:50 +00003339 if (bp->dev->features & NETIF_F_RXCSUM)
3340 ether_stat->feature_flags |= FEATURE_ETH_CHKSUM_OFFLOAD_MASK;
3341 if (bp->dev->features & NETIF_F_TSO)
3342 ether_stat->feature_flags |= FEATURE_ETH_LSO_MASK;
3343 ether_stat->feature_flags |= bp->common.boot_mode;
3344
3345 ether_stat->promiscuous_mode = (bp->dev->flags & IFF_PROMISC) ? 1 : 0;
3346
3347 ether_stat->txq_size = bp->tx_ring_size;
3348 ether_stat->rxq_size = bp->rx_ring_size;
Yuval Mintz0c757de2013-12-26 09:57:11 +02003349
David S. Millerfcf93a02013-12-26 18:33:10 -05003350#ifdef CONFIG_BNX2X_SRIOV
Yuval Mintz0c757de2013-12-26 09:57:11 +02003351 ether_stat->vf_cnt = IS_SRIOV(bp) ? bp->vfdb->sriov.nr_virtfn : 0;
David S. Millerfcf93a02013-12-26 18:33:10 -05003352#endif
Barak Witkowski1d187b32011-12-05 22:41:50 +00003353}
3354
3355static void bnx2x_drv_info_fcoe_stat(struct bnx2x *bp)
3356{
3357 struct bnx2x_dcbx_app_params *app = &bp->dcbx_port_params.app;
3358 struct fcoe_stats_info *fcoe_stat =
3359 &bp->slowpath->drv_info_to_mcp.fcoe_stat;
3360
Merav Sicron55c11942012-11-07 00:45:48 +00003361 if (!CNIC_LOADED(bp))
3362 return;
3363
Ariel Elior3ec9f9c2013-03-11 05:17:45 +00003364 memcpy(fcoe_stat->mac_local + MAC_PAD, bp->fip_mac, ETH_ALEN);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003365
3366 fcoe_stat->qos_priority =
3367 app->traffic_type_priority[LLFC_TRAFFIC_TYPE_FCOE];
3368
3369 /* insert FCoE stats from ramrod response */
3370 if (!NO_FCOE(bp)) {
3371 struct tstorm_per_queue_stats *fcoe_q_tstorm_stats =
Merav Sicron65565882012-06-19 07:48:26 +00003372 &bp->fw_stats_data->queue_stats[FCOE_IDX(bp)].
Barak Witkowski1d187b32011-12-05 22:41:50 +00003373 tstorm_queue_statistics;
3374
3375 struct xstorm_per_queue_stats *fcoe_q_xstorm_stats =
Merav Sicron65565882012-06-19 07:48:26 +00003376 &bp->fw_stats_data->queue_stats[FCOE_IDX(bp)].
Barak Witkowski1d187b32011-12-05 22:41:50 +00003377 xstorm_queue_statistics;
3378
3379 struct fcoe_statistics_params *fw_fcoe_stat =
3380 &bp->fw_stats_data->fcoe;
3381
Yuval Mintz86564c32013-01-23 03:21:50 +00003382 ADD_64_LE(fcoe_stat->rx_bytes_hi, LE32_0,
3383 fcoe_stat->rx_bytes_lo,
3384 fw_fcoe_stat->rx_stat0.fcoe_rx_byte_cnt);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003385
Yuval Mintz86564c32013-01-23 03:21:50 +00003386 ADD_64_LE(fcoe_stat->rx_bytes_hi,
3387 fcoe_q_tstorm_stats->rcv_ucast_bytes.hi,
3388 fcoe_stat->rx_bytes_lo,
3389 fcoe_q_tstorm_stats->rcv_ucast_bytes.lo);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003390
Yuval Mintz86564c32013-01-23 03:21:50 +00003391 ADD_64_LE(fcoe_stat->rx_bytes_hi,
3392 fcoe_q_tstorm_stats->rcv_bcast_bytes.hi,
3393 fcoe_stat->rx_bytes_lo,
3394 fcoe_q_tstorm_stats->rcv_bcast_bytes.lo);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003395
Yuval Mintz86564c32013-01-23 03:21:50 +00003396 ADD_64_LE(fcoe_stat->rx_bytes_hi,
3397 fcoe_q_tstorm_stats->rcv_mcast_bytes.hi,
3398 fcoe_stat->rx_bytes_lo,
3399 fcoe_q_tstorm_stats->rcv_mcast_bytes.lo);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003400
Yuval Mintz86564c32013-01-23 03:21:50 +00003401 ADD_64_LE(fcoe_stat->rx_frames_hi, LE32_0,
3402 fcoe_stat->rx_frames_lo,
3403 fw_fcoe_stat->rx_stat0.fcoe_rx_pkt_cnt);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003404
Yuval Mintz86564c32013-01-23 03:21:50 +00003405 ADD_64_LE(fcoe_stat->rx_frames_hi, LE32_0,
3406 fcoe_stat->rx_frames_lo,
3407 fcoe_q_tstorm_stats->rcv_ucast_pkts);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003408
Yuval Mintz86564c32013-01-23 03:21:50 +00003409 ADD_64_LE(fcoe_stat->rx_frames_hi, LE32_0,
3410 fcoe_stat->rx_frames_lo,
3411 fcoe_q_tstorm_stats->rcv_bcast_pkts);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003412
Yuval Mintz86564c32013-01-23 03:21:50 +00003413 ADD_64_LE(fcoe_stat->rx_frames_hi, LE32_0,
3414 fcoe_stat->rx_frames_lo,
3415 fcoe_q_tstorm_stats->rcv_mcast_pkts);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003416
Yuval Mintz86564c32013-01-23 03:21:50 +00003417 ADD_64_LE(fcoe_stat->tx_bytes_hi, LE32_0,
3418 fcoe_stat->tx_bytes_lo,
3419 fw_fcoe_stat->tx_stat.fcoe_tx_byte_cnt);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003420
Yuval Mintz86564c32013-01-23 03:21:50 +00003421 ADD_64_LE(fcoe_stat->tx_bytes_hi,
3422 fcoe_q_xstorm_stats->ucast_bytes_sent.hi,
3423 fcoe_stat->tx_bytes_lo,
3424 fcoe_q_xstorm_stats->ucast_bytes_sent.lo);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003425
Yuval Mintz86564c32013-01-23 03:21:50 +00003426 ADD_64_LE(fcoe_stat->tx_bytes_hi,
3427 fcoe_q_xstorm_stats->bcast_bytes_sent.hi,
3428 fcoe_stat->tx_bytes_lo,
3429 fcoe_q_xstorm_stats->bcast_bytes_sent.lo);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003430
Yuval Mintz86564c32013-01-23 03:21:50 +00003431 ADD_64_LE(fcoe_stat->tx_bytes_hi,
3432 fcoe_q_xstorm_stats->mcast_bytes_sent.hi,
3433 fcoe_stat->tx_bytes_lo,
3434 fcoe_q_xstorm_stats->mcast_bytes_sent.lo);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003435
Yuval Mintz86564c32013-01-23 03:21:50 +00003436 ADD_64_LE(fcoe_stat->tx_frames_hi, LE32_0,
3437 fcoe_stat->tx_frames_lo,
3438 fw_fcoe_stat->tx_stat.fcoe_tx_pkt_cnt);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003439
Yuval Mintz86564c32013-01-23 03:21:50 +00003440 ADD_64_LE(fcoe_stat->tx_frames_hi, LE32_0,
3441 fcoe_stat->tx_frames_lo,
3442 fcoe_q_xstorm_stats->ucast_pkts_sent);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003443
Yuval Mintz86564c32013-01-23 03:21:50 +00003444 ADD_64_LE(fcoe_stat->tx_frames_hi, LE32_0,
3445 fcoe_stat->tx_frames_lo,
3446 fcoe_q_xstorm_stats->bcast_pkts_sent);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003447
Yuval Mintz86564c32013-01-23 03:21:50 +00003448 ADD_64_LE(fcoe_stat->tx_frames_hi, LE32_0,
3449 fcoe_stat->tx_frames_lo,
3450 fcoe_q_xstorm_stats->mcast_pkts_sent);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003451 }
3452
Barak Witkowski1d187b32011-12-05 22:41:50 +00003453 /* ask L5 driver to add data to the struct */
3454 bnx2x_cnic_notify(bp, CNIC_CTL_FCOE_STATS_GET_CMD);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003455}
3456
3457static void bnx2x_drv_info_iscsi_stat(struct bnx2x *bp)
3458{
3459 struct bnx2x_dcbx_app_params *app = &bp->dcbx_port_params.app;
3460 struct iscsi_stats_info *iscsi_stat =
3461 &bp->slowpath->drv_info_to_mcp.iscsi_stat;
3462
Merav Sicron55c11942012-11-07 00:45:48 +00003463 if (!CNIC_LOADED(bp))
3464 return;
3465
Ariel Elior3ec9f9c2013-03-11 05:17:45 +00003466 memcpy(iscsi_stat->mac_local + MAC_PAD, bp->cnic_eth_dev.iscsi_mac,
3467 ETH_ALEN);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003468
3469 iscsi_stat->qos_priority =
3470 app->traffic_type_priority[LLFC_TRAFFIC_TYPE_ISCSI];
3471
Barak Witkowski1d187b32011-12-05 22:41:50 +00003472 /* ask L5 driver to add data to the struct */
3473 bnx2x_cnic_notify(bp, CNIC_CTL_ISCSI_STATS_GET_CMD);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003474}
3475
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08003476/* called due to MCP event (on pmf):
3477 * reread new bandwidth configuration
3478 * configure FW
3479 * notify others function about the change
3480 */
Eric Dumazet1191cb82012-04-27 21:39:21 +00003481static void bnx2x_config_mf_bw(struct bnx2x *bp)
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08003482{
3483 if (bp->link_vars.link_up) {
3484 bnx2x_cmng_fns_init(bp, true, CMNG_FNS_MINMAX);
3485 bnx2x_link_sync_notify(bp);
3486 }
3487 storm_memset_cmng(bp, &bp->cmng, BP_PORT(bp));
3488}
3489
Eric Dumazet1191cb82012-04-27 21:39:21 +00003490static void bnx2x_set_mf_bw(struct bnx2x *bp)
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08003491{
3492 bnx2x_config_mf_bw(bp);
3493 bnx2x_fw_command(bp, DRV_MSG_CODE_SET_MF_BW_ACK, 0);
3494}
3495
Yuval Mintzc8c60d82012-06-06 17:13:07 +00003496static void bnx2x_handle_eee_event(struct bnx2x *bp)
3497{
3498 DP(BNX2X_MSG_MCP, "EEE - LLDP event\n");
3499 bnx2x_fw_command(bp, DRV_MSG_CODE_EEE_RESULTS_ACK, 0);
3500}
3501
Yuval Mintz42f82772014-03-23 18:12:23 +02003502#define BNX2X_UPDATE_DRV_INFO_IND_LENGTH (20)
3503#define BNX2X_UPDATE_DRV_INFO_IND_COUNT (25)
3504
Barak Witkowski1d187b32011-12-05 22:41:50 +00003505static void bnx2x_handle_drv_info_req(struct bnx2x *bp)
3506{
3507 enum drv_info_opcode op_code;
3508 u32 drv_info_ctl = SHMEM2_RD(bp, drv_info_control);
Yuval Mintz42f82772014-03-23 18:12:23 +02003509 bool release = false;
3510 int wait;
Barak Witkowski1d187b32011-12-05 22:41:50 +00003511
3512 /* if drv_info version supported by MFW doesn't match - send NACK */
3513 if ((drv_info_ctl & DRV_INFO_CONTROL_VER_MASK) != DRV_INFO_CUR_VER) {
3514 bnx2x_fw_command(bp, DRV_MSG_CODE_DRV_INFO_NACK, 0);
3515 return;
3516 }
3517
3518 op_code = (drv_info_ctl & DRV_INFO_CONTROL_OP_CODE_MASK) >>
3519 DRV_INFO_CONTROL_OP_CODE_SHIFT;
3520
Yuval Mintz42f82772014-03-23 18:12:23 +02003521 /* Must prevent other flows from accessing drv_info_to_mcp */
3522 mutex_lock(&bp->drv_info_mutex);
3523
Barak Witkowski1d187b32011-12-05 22:41:50 +00003524 memset(&bp->slowpath->drv_info_to_mcp, 0,
3525 sizeof(union drv_info_to_mcp));
3526
3527 switch (op_code) {
3528 case ETH_STATS_OPCODE:
3529 bnx2x_drv_info_ether_stat(bp);
3530 break;
3531 case FCOE_STATS_OPCODE:
3532 bnx2x_drv_info_fcoe_stat(bp);
3533 break;
3534 case ISCSI_STATS_OPCODE:
3535 bnx2x_drv_info_iscsi_stat(bp);
3536 break;
3537 default:
3538 /* if op code isn't supported - send NACK */
3539 bnx2x_fw_command(bp, DRV_MSG_CODE_DRV_INFO_NACK, 0);
Yuval Mintz42f82772014-03-23 18:12:23 +02003540 goto out;
Barak Witkowski1d187b32011-12-05 22:41:50 +00003541 }
3542
3543 /* if we got drv_info attn from MFW then these fields are defined in
3544 * shmem2 for sure
3545 */
3546 SHMEM2_WR(bp, drv_info_host_addr_lo,
3547 U64_LO(bnx2x_sp_mapping(bp, drv_info_to_mcp)));
3548 SHMEM2_WR(bp, drv_info_host_addr_hi,
3549 U64_HI(bnx2x_sp_mapping(bp, drv_info_to_mcp)));
3550
3551 bnx2x_fw_command(bp, DRV_MSG_CODE_DRV_INFO_ACK, 0);
Yuval Mintz42f82772014-03-23 18:12:23 +02003552
3553 /* Since possible management wants both this and get_driver_version
3554 * need to wait until management notifies us it finished utilizing
3555 * the buffer.
3556 */
3557 if (!SHMEM2_HAS(bp, mfw_drv_indication)) {
3558 DP(BNX2X_MSG_MCP, "Management does not support indication\n");
3559 } else if (!bp->drv_info_mng_owner) {
3560 u32 bit = MFW_DRV_IND_READ_DONE_OFFSET((BP_ABS_FUNC(bp) >> 1));
3561
3562 for (wait = 0; wait < BNX2X_UPDATE_DRV_INFO_IND_COUNT; wait++) {
3563 u32 indication = SHMEM2_RD(bp, mfw_drv_indication);
3564
3565 /* Management is done; need to clear indication */
3566 if (indication & bit) {
3567 SHMEM2_WR(bp, mfw_drv_indication,
3568 indication & ~bit);
3569 release = true;
3570 break;
3571 }
3572
3573 msleep(BNX2X_UPDATE_DRV_INFO_IND_LENGTH);
3574 }
3575 }
3576 if (!release) {
3577 DP(BNX2X_MSG_MCP, "Management did not release indication\n");
3578 bp->drv_info_mng_owner = true;
3579 }
3580
3581out:
3582 mutex_unlock(&bp->drv_info_mutex);
3583}
3584
3585static u32 bnx2x_update_mng_version_utility(u8 *version, bool bnx2x_format)
3586{
3587 u8 vals[4];
3588 int i = 0;
3589
3590 if (bnx2x_format) {
3591 i = sscanf(version, "1.%c%hhd.%hhd.%hhd",
3592 &vals[0], &vals[1], &vals[2], &vals[3]);
3593 if (i > 0)
3594 vals[0] -= '0';
3595 } else {
3596 i = sscanf(version, "%hhd.%hhd.%hhd.%hhd",
3597 &vals[0], &vals[1], &vals[2], &vals[3]);
3598 }
3599
3600 while (i < 4)
3601 vals[i++] = 0;
3602
3603 return (vals[0] << 24) | (vals[1] << 16) | (vals[2] << 8) | vals[3];
3604}
3605
3606void bnx2x_update_mng_version(struct bnx2x *bp)
3607{
3608 u32 iscsiver = DRV_VER_NOT_LOADED;
3609 u32 fcoever = DRV_VER_NOT_LOADED;
3610 u32 ethver = DRV_VER_NOT_LOADED;
3611 int idx = BP_FW_MB_IDX(bp);
3612 u8 *version;
3613
3614 if (!SHMEM2_HAS(bp, func_os_drv_ver))
3615 return;
3616
3617 mutex_lock(&bp->drv_info_mutex);
3618 /* Must not proceed when `bnx2x_handle_drv_info_req' is feasible */
3619 if (bp->drv_info_mng_owner)
3620 goto out;
3621
3622 if (bp->state != BNX2X_STATE_OPEN)
3623 goto out;
3624
3625 /* Parse ethernet driver version */
3626 ethver = bnx2x_update_mng_version_utility(DRV_MODULE_VERSION, true);
3627 if (!CNIC_LOADED(bp))
3628 goto out;
3629
3630 /* Try getting storage driver version via cnic */
3631 memset(&bp->slowpath->drv_info_to_mcp, 0,
3632 sizeof(union drv_info_to_mcp));
3633 bnx2x_drv_info_iscsi_stat(bp);
3634 version = bp->slowpath->drv_info_to_mcp.iscsi_stat.version;
3635 iscsiver = bnx2x_update_mng_version_utility(version, false);
3636
3637 memset(&bp->slowpath->drv_info_to_mcp, 0,
3638 sizeof(union drv_info_to_mcp));
3639 bnx2x_drv_info_fcoe_stat(bp);
3640 version = bp->slowpath->drv_info_to_mcp.fcoe_stat.version;
3641 fcoever = bnx2x_update_mng_version_utility(version, false);
3642
3643out:
3644 SHMEM2_WR(bp, func_os_drv_ver[idx].versions[DRV_PERS_ETHERNET], ethver);
3645 SHMEM2_WR(bp, func_os_drv_ver[idx].versions[DRV_PERS_ISCSI], iscsiver);
3646 SHMEM2_WR(bp, func_os_drv_ver[idx].versions[DRV_PERS_FCOE], fcoever);
3647
3648 mutex_unlock(&bp->drv_info_mutex);
3649
3650 DP(BNX2X_MSG_MCP, "Setting driver version: ETH [%08x] iSCSI [%08x] FCoE [%08x]\n",
3651 ethver, iscsiver, fcoever);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003652}
3653
Eilon Greenstein2691d512009-08-12 08:22:08 +00003654static void bnx2x_dcc_event(struct bnx2x *bp, u32 dcc_event)
3655{
Eilon Greenstein2691d512009-08-12 08:22:08 +00003656 DP(BNX2X_MSG_MCP, "dcc_event 0x%x\n", dcc_event);
Eilon Greenstein2691d512009-08-12 08:22:08 +00003657
3658 if (dcc_event & DRV_STATUS_DCC_DISABLE_ENABLE_PF) {
3659
Eilon Greensteinf34d28e2009-10-15 00:18:08 -07003660 /*
3661 * This is the only place besides the function initialization
3662 * where the bp->flags can change so it is done without any
3663 * locks
3664 */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00003665 if (bp->mf_config[BP_VN(bp)] & FUNC_MF_CFG_FUNC_DISABLED) {
Merav Sicron51c1a582012-03-18 10:33:38 +00003666 DP(BNX2X_MSG_MCP, "mf_cfg function disabled\n");
Eilon Greensteinf34d28e2009-10-15 00:18:08 -07003667 bp->flags |= MF_FUNC_DIS;
Eilon Greenstein2691d512009-08-12 08:22:08 +00003668
3669 bnx2x_e1h_disable(bp);
3670 } else {
Merav Sicron51c1a582012-03-18 10:33:38 +00003671 DP(BNX2X_MSG_MCP, "mf_cfg function enabled\n");
Eilon Greensteinf34d28e2009-10-15 00:18:08 -07003672 bp->flags &= ~MF_FUNC_DIS;
Eilon Greenstein2691d512009-08-12 08:22:08 +00003673
3674 bnx2x_e1h_enable(bp);
3675 }
3676 dcc_event &= ~DRV_STATUS_DCC_DISABLE_ENABLE_PF;
3677 }
3678 if (dcc_event & DRV_STATUS_DCC_BANDWIDTH_ALLOCATION) {
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08003679 bnx2x_config_mf_bw(bp);
Eilon Greenstein2691d512009-08-12 08:22:08 +00003680 dcc_event &= ~DRV_STATUS_DCC_BANDWIDTH_ALLOCATION;
3681 }
3682
3683 /* Report results to MCP */
3684 if (dcc_event)
Yaniv Rosnera22f0782010-09-07 11:41:20 +00003685 bnx2x_fw_command(bp, DRV_MSG_CODE_DCC_FAILURE, 0);
Eilon Greenstein2691d512009-08-12 08:22:08 +00003686 else
Yaniv Rosnera22f0782010-09-07 11:41:20 +00003687 bnx2x_fw_command(bp, DRV_MSG_CODE_DCC_OK, 0);
Eilon Greenstein2691d512009-08-12 08:22:08 +00003688}
3689
Michael Chan289129022009-10-10 13:46:53 +00003690/* must be called under the spq lock */
Eric Dumazet1191cb82012-04-27 21:39:21 +00003691static struct eth_spe *bnx2x_sp_get_next(struct bnx2x *bp)
Michael Chan289129022009-10-10 13:46:53 +00003692{
3693 struct eth_spe *next_spe = bp->spq_prod_bd;
3694
3695 if (bp->spq_prod_bd == bp->spq_last_bd) {
3696 bp->spq_prod_bd = bp->spq;
3697 bp->spq_prod_idx = 0;
Merav Sicron51c1a582012-03-18 10:33:38 +00003698 DP(BNX2X_MSG_SP, "end of spq\n");
Michael Chan289129022009-10-10 13:46:53 +00003699 } else {
3700 bp->spq_prod_bd++;
3701 bp->spq_prod_idx++;
3702 }
3703 return next_spe;
3704}
3705
3706/* must be called under the spq lock */
Eric Dumazet1191cb82012-04-27 21:39:21 +00003707static void bnx2x_sp_prod_update(struct bnx2x *bp)
Michael Chan289129022009-10-10 13:46:53 +00003708{
3709 int func = BP_FUNC(bp);
3710
Vladislav Zolotarov53e51e22011-07-19 01:45:02 +00003711 /*
3712 * Make sure that BD data is updated before writing the producer:
3713 * BD data is written to the memory, the producer is read from the
3714 * memory, thus we need a full memory barrier to ensure the ordering.
3715 */
3716 mb();
Michael Chan289129022009-10-10 13:46:53 +00003717
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003718 REG_WR16(bp, BAR_XSTRORM_INTMEM + XSTORM_SPQ_PROD_OFFSET(func),
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00003719 bp->spq_prod_idx);
Michael Chan289129022009-10-10 13:46:53 +00003720 mmiowb();
3721}
3722
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003723/**
3724 * bnx2x_is_contextless_ramrod - check if the current command ends on EQ
3725 *
3726 * @cmd: command to check
3727 * @cmd_type: command type
3728 */
Eric Dumazet1191cb82012-04-27 21:39:21 +00003729static bool bnx2x_is_contextless_ramrod(int cmd, int cmd_type)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003730{
3731 if ((cmd_type == NONE_CONNECTION_TYPE) ||
Ariel Elior6383c0b2011-07-14 08:31:57 +00003732 (cmd == RAMROD_CMD_ID_ETH_FORWARD_SETUP) ||
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003733 (cmd == RAMROD_CMD_ID_ETH_CLASSIFICATION_RULES) ||
3734 (cmd == RAMROD_CMD_ID_ETH_FILTER_RULES) ||
3735 (cmd == RAMROD_CMD_ID_ETH_MULTICAST_RULES) ||
3736 (cmd == RAMROD_CMD_ID_ETH_SET_MAC) ||
3737 (cmd == RAMROD_CMD_ID_ETH_RSS_UPDATE))
3738 return true;
3739 else
3740 return false;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003741}
3742
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003743/**
3744 * bnx2x_sp_post - place a single command on an SP ring
3745 *
3746 * @bp: driver handle
3747 * @command: command to place (e.g. SETUP, FILTER_RULES, etc.)
3748 * @cid: SW CID the command is related to
3749 * @data_hi: command private data address (high 32 bits)
3750 * @data_lo: command private data address (low 32 bits)
3751 * @cmd_type: command type (e.g. NONE, ETH)
3752 *
3753 * SP data is handled as if it's always an address pair, thus data fields are
3754 * not swapped to little endian in upper functions. Instead this function swaps
3755 * data as if it's two u32 fields.
3756 */
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00003757int bnx2x_sp_post(struct bnx2x *bp, int command, int cid,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003758 u32 data_hi, u32 data_lo, int cmd_type)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003759{
Michael Chan289129022009-10-10 13:46:53 +00003760 struct eth_spe *spe;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003761 u16 type;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003762 bool common = bnx2x_is_contextless_ramrod(command, cmd_type);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003763
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003764#ifdef BNX2X_STOP_ON_ERROR
Merav Sicron51c1a582012-03-18 10:33:38 +00003765 if (unlikely(bp->panic)) {
3766 BNX2X_ERR("Can't post SP when there is panic\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003767 return -EIO;
Merav Sicron51c1a582012-03-18 10:33:38 +00003768 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003769#endif
3770
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003771 spin_lock_bh(&bp->spq_lock);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003772
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08003773 if (common) {
3774 if (!atomic_read(&bp->eq_spq_left)) {
3775 BNX2X_ERR("BUG! EQ ring full!\n");
3776 spin_unlock_bh(&bp->spq_lock);
3777 bnx2x_panic();
3778 return -EBUSY;
3779 }
3780 } else if (!atomic_read(&bp->cq_spq_left)) {
3781 BNX2X_ERR("BUG! SPQ ring full!\n");
3782 spin_unlock_bh(&bp->spq_lock);
3783 bnx2x_panic();
3784 return -EBUSY;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003785 }
Eliezer Tamirf1410642008-02-28 11:51:50 -08003786
Michael Chan289129022009-10-10 13:46:53 +00003787 spe = bnx2x_sp_get_next(bp);
3788
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003789 /* CID needs port number to be encoded int it */
Michael Chan289129022009-10-10 13:46:53 +00003790 spe->hdr.conn_and_cmd_data =
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00003791 cpu_to_le32((command << SPE_HDR_CMD_ID_SHIFT) |
3792 HW_CID(bp, cid));
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003793
Michal Kalderon14a94eb2014-02-12 18:19:53 +02003794 /* In some cases, type may already contain the func-id
3795 * mainly in SRIOV related use cases, so we add it here only
3796 * if it's not already set.
3797 */
3798 if (!(cmd_type & SPE_HDR_FUNCTION_ID)) {
3799 type = (cmd_type << SPE_HDR_CONN_TYPE_SHIFT) &
3800 SPE_HDR_CONN_TYPE;
3801 type |= ((BP_FUNC(bp) << SPE_HDR_FUNCTION_ID_SHIFT) &
3802 SPE_HDR_FUNCTION_ID);
3803 } else {
3804 type = cmd_type;
3805 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003806
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003807 spe->hdr.type = cpu_to_le16(type);
3808
3809 spe->data.update_data_addr.hi = cpu_to_le32(data_hi);
3810 spe->data.update_data_addr.lo = cpu_to_le32(data_lo);
3811
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00003812 /*
3813 * It's ok if the actual decrement is issued towards the memory
3814 * somewhere between the spin_lock and spin_unlock. Thus no
Yuval Mintz16a5fd92013-06-02 00:06:18 +00003815 * more explicit memory barrier is needed.
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00003816 */
3817 if (common)
3818 atomic_dec(&bp->eq_spq_left);
3819 else
3820 atomic_dec(&bp->cq_spq_left);
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08003821
Merav Sicron51c1a582012-03-18 10:33:38 +00003822 DP(BNX2X_MSG_SP,
3823 "SPQE[%x] (%x:%x) (cmd, common?) (%d,%d) hw_cid %x data (%x:%x) type(0x%x) left (CQ, EQ) (%x,%x)\n",
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00003824 bp->spq_prod_idx, (u32)U64_HI(bp->spq_mapping),
3825 (u32)(U64_LO(bp->spq_mapping) +
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00003826 (void *)bp->spq_prod_bd - (void *)bp->spq), command, common,
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08003827 HW_CID(bp, cid), data_hi, data_lo, type,
3828 atomic_read(&bp->cq_spq_left), atomic_read(&bp->eq_spq_left));
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00003829
Michael Chan289129022009-10-10 13:46:53 +00003830 bnx2x_sp_prod_update(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003831 spin_unlock_bh(&bp->spq_lock);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003832 return 0;
3833}
3834
3835/* acquire split MCP access lock register */
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07003836static int bnx2x_acquire_alr(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003837{
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003838 u32 j, val;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003839 int rc = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003840
3841 might_sleep();
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003842 for (j = 0; j < 1000; j++) {
Yuval Mintz3cdeec22013-06-02 00:06:19 +00003843 REG_WR(bp, MCP_REG_MCPR_ACCESS_LOCK, MCPR_ACCESS_LOCK_LOCK);
3844 val = REG_RD(bp, MCP_REG_MCPR_ACCESS_LOCK);
3845 if (val & MCPR_ACCESS_LOCK_LOCK)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003846 break;
3847
Yuval Mintz639d65b2013-06-02 00:06:21 +00003848 usleep_range(5000, 10000);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003849 }
Yuval Mintz3cdeec22013-06-02 00:06:19 +00003850 if (!(val & MCPR_ACCESS_LOCK_LOCK)) {
Eilon Greenstein19680c42008-08-13 15:47:33 -07003851 BNX2X_ERR("Cannot acquire MCP access lock register\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003852 rc = -EBUSY;
3853 }
3854
3855 return rc;
3856}
3857
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07003858/* release split MCP access lock register */
3859static void bnx2x_release_alr(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003860{
Yuval Mintz3cdeec22013-06-02 00:06:19 +00003861 REG_WR(bp, MCP_REG_MCPR_ACCESS_LOCK, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003862}
3863
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003864#define BNX2X_DEF_SB_ATT_IDX 0x0001
3865#define BNX2X_DEF_SB_IDX 0x0002
3866
Eric Dumazet1191cb82012-04-27 21:39:21 +00003867static u16 bnx2x_update_dsb_idx(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003868{
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003869 struct host_sp_status_block *def_sb = bp->def_status_blk;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003870 u16 rc = 0;
3871
3872 barrier(); /* status block is written to by the chip */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003873 if (bp->def_att_idx != def_sb->atten_status_block.attn_bits_index) {
3874 bp->def_att_idx = def_sb->atten_status_block.attn_bits_index;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003875 rc |= BNX2X_DEF_SB_ATT_IDX;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003876 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003877
3878 if (bp->def_idx != def_sb->sp_sb.running_index) {
3879 bp->def_idx = def_sb->sp_sb.running_index;
3880 rc |= BNX2X_DEF_SB_IDX;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003881 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003882
Yuval Mintz16a5fd92013-06-02 00:06:18 +00003883 /* Do not reorder: indices reading should complete before handling */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003884 barrier();
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003885 return rc;
3886}
3887
3888/*
3889 * slow path service functions
3890 */
3891
3892static void bnx2x_attn_int_asserted(struct bnx2x *bp, u32 asserted)
3893{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003894 int port = BP_PORT(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003895 u32 aeu_addr = port ? MISC_REG_AEU_MASK_ATTN_FUNC_1 :
3896 MISC_REG_AEU_MASK_ATTN_FUNC_0;
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003897 u32 nig_int_mask_addr = port ? NIG_REG_MASK_INTERRUPT_PORT1 :
3898 NIG_REG_MASK_INTERRUPT_PORT0;
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07003899 u32 aeu_mask;
Eilon Greenstein87942b42009-02-12 08:36:49 +00003900 u32 nig_mask = 0;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00003901 u32 reg_addr;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003902
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003903 if (bp->attn_state & asserted)
3904 BNX2X_ERR("IGU ERROR\n");
3905
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07003906 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_PORT0_ATT_MASK + port);
3907 aeu_mask = REG_RD(bp, aeu_addr);
3908
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003909 DP(NETIF_MSG_HW, "aeu_mask %x newly asserted %x\n",
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07003910 aeu_mask, asserted);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003911 aeu_mask &= ~(asserted & 0x3ff);
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07003912 DP(NETIF_MSG_HW, "new mask %x\n", aeu_mask);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003913
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07003914 REG_WR(bp, aeu_addr, aeu_mask);
3915 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_PORT0_ATT_MASK + port);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003916
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07003917 DP(NETIF_MSG_HW, "attn_state %x\n", bp->attn_state);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003918 bp->attn_state |= asserted;
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07003919 DP(NETIF_MSG_HW, "new state %x\n", bp->attn_state);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003920
3921 if (asserted & ATTN_HARD_WIRED_MASK) {
3922 if (asserted & ATTN_NIG_FOR_FUNC) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003923
Eilon Greensteina5e9a7c2009-01-14 21:26:01 -08003924 bnx2x_acquire_phy_lock(bp);
3925
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003926 /* save nig interrupt mask */
Eilon Greenstein87942b42009-02-12 08:36:49 +00003927 nig_mask = REG_RD(bp, nig_int_mask_addr);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003928
Yaniv Rosner361c3912011-06-14 01:33:19 +00003929 /* If nig_mask is not set, no need to call the update
3930 * function.
3931 */
3932 if (nig_mask) {
3933 REG_WR(bp, nig_int_mask_addr, 0);
3934
3935 bnx2x_link_attn(bp);
3936 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003937
3938 /* handle unicore attn? */
3939 }
3940 if (asserted & ATTN_SW_TIMER_4_FUNC)
3941 DP(NETIF_MSG_HW, "ATTN_SW_TIMER_4_FUNC!\n");
3942
3943 if (asserted & GPIO_2_FUNC)
3944 DP(NETIF_MSG_HW, "GPIO_2_FUNC!\n");
3945
3946 if (asserted & GPIO_3_FUNC)
3947 DP(NETIF_MSG_HW, "GPIO_3_FUNC!\n");
3948
3949 if (asserted & GPIO_4_FUNC)
3950 DP(NETIF_MSG_HW, "GPIO_4_FUNC!\n");
3951
3952 if (port == 0) {
3953 if (asserted & ATTN_GENERAL_ATTN_1) {
3954 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_1!\n");
3955 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_1, 0x0);
3956 }
3957 if (asserted & ATTN_GENERAL_ATTN_2) {
3958 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_2!\n");
3959 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_2, 0x0);
3960 }
3961 if (asserted & ATTN_GENERAL_ATTN_3) {
3962 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_3!\n");
3963 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_3, 0x0);
3964 }
3965 } else {
3966 if (asserted & ATTN_GENERAL_ATTN_4) {
3967 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_4!\n");
3968 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_4, 0x0);
3969 }
3970 if (asserted & ATTN_GENERAL_ATTN_5) {
3971 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_5!\n");
3972 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_5, 0x0);
3973 }
3974 if (asserted & ATTN_GENERAL_ATTN_6) {
3975 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_6!\n");
3976 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_6, 0x0);
3977 }
3978 }
3979
3980 } /* if hardwired */
3981
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00003982 if (bp->common.int_block == INT_BLOCK_HC)
3983 reg_addr = (HC_REG_COMMAND_REG + port*32 +
3984 COMMAND_REG_ATTN_BITS_SET);
3985 else
3986 reg_addr = (BAR_IGU_INTMEM + IGU_CMD_ATTN_BIT_SET_UPPER*8);
3987
3988 DP(NETIF_MSG_HW, "about to mask 0x%08x at %s addr 0x%x\n", asserted,
3989 (bp->common.int_block == INT_BLOCK_HC) ? "HC" : "IGU", reg_addr);
3990 REG_WR(bp, reg_addr, asserted);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003991
3992 /* now set back the mask */
Eilon Greensteina5e9a7c2009-01-14 21:26:01 -08003993 if (asserted & ATTN_NIG_FOR_FUNC) {
Yaniv Rosner27c11512012-12-02 04:05:54 +00003994 /* Verify that IGU ack through BAR was written before restoring
3995 * NIG mask. This loop should exit after 2-3 iterations max.
3996 */
3997 if (bp->common.int_block != INT_BLOCK_HC) {
3998 u32 cnt = 0, igu_acked;
3999 do {
4000 igu_acked = REG_RD(bp,
4001 IGU_REG_ATTENTION_ACK_BITS);
4002 } while (((igu_acked & ATTN_NIG_FOR_FUNC) == 0) &&
4003 (++cnt < MAX_IGU_ATTN_ACK_TO));
4004 if (!igu_acked)
4005 DP(NETIF_MSG_HW,
4006 "Failed to verify IGU ack on time\n");
4007 barrier();
4008 }
Eilon Greenstein87942b42009-02-12 08:36:49 +00004009 REG_WR(bp, nig_int_mask_addr, nig_mask);
Eilon Greensteina5e9a7c2009-01-14 21:26:01 -08004010 bnx2x_release_phy_lock(bp);
4011 }
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004012}
4013
Eric Dumazet1191cb82012-04-27 21:39:21 +00004014static void bnx2x_fan_failure(struct bnx2x *bp)
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00004015{
4016 int port = BP_PORT(bp);
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00004017 u32 ext_phy_config;
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00004018 /* mark the failure */
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00004019 ext_phy_config =
4020 SHMEM_RD(bp,
4021 dev_info.port_hw_config[port].external_phy_config);
4022
4023 ext_phy_config &= ~PORT_HW_CFG_XGXS_EXT_PHY_TYPE_MASK;
4024 ext_phy_config |= PORT_HW_CFG_XGXS_EXT_PHY_TYPE_FAILURE;
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00004025 SHMEM_WR(bp, dev_info.port_hw_config[port].external_phy_config,
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00004026 ext_phy_config);
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00004027
4028 /* log the failure */
Merav Sicron51c1a582012-03-18 10:33:38 +00004029 netdev_err(bp->dev, "Fan Failure on Network Controller has caused the driver to shutdown the card to prevent permanent damage.\n"
4030 "Please contact OEM Support for assistance\n");
Ariel Elior83048592011-11-13 04:34:29 +00004031
Yuval Mintz16a5fd92013-06-02 00:06:18 +00004032 /* Schedule device reset (unload)
Ariel Elior83048592011-11-13 04:34:29 +00004033 * This is due to some boards consuming sufficient power when driver is
4034 * up to overheat if fan fails.
4035 */
Yuval Mintz230bb0f2014-02-12 18:19:56 +02004036 bnx2x_schedule_sp_rtnl(bp, BNX2X_SP_RTNL_FAN_FAILURE, 0);
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00004037}
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00004038
Eric Dumazet1191cb82012-04-27 21:39:21 +00004039static void bnx2x_attn_int_deasserted0(struct bnx2x *bp, u32 attn)
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004040{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004041 int port = BP_PORT(bp);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004042 int reg_offset;
Yaniv Rosnerd90d96b2010-09-07 11:41:04 +00004043 u32 val;
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004044
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004045 reg_offset = (port ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_0 :
4046 MISC_REG_AEU_ENABLE1_FUNC_0_OUT_0);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004047
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004048 if (attn & AEU_INPUTS_ATTN_BITS_SPIO5) {
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004049
4050 val = REG_RD(bp, reg_offset);
4051 val &= ~AEU_INPUTS_ATTN_BITS_SPIO5;
4052 REG_WR(bp, reg_offset, val);
4053
4054 BNX2X_ERR("SPIO5 hw attention\n");
4055
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00004056 /* Fan failure attention */
Yaniv Rosnerd90d96b2010-09-07 11:41:04 +00004057 bnx2x_hw_reset_phy(&bp->link_params);
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00004058 bnx2x_fan_failure(bp);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004059 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004060
Yaniv Rosner3deb8162011-06-14 01:34:33 +00004061 if ((attn & bp->link_vars.aeu_int_mask) && bp->port.pmf) {
Eilon Greenstein589abe32009-02-12 08:36:55 +00004062 bnx2x_acquire_phy_lock(bp);
4063 bnx2x_handle_module_detect_int(&bp->link_params);
4064 bnx2x_release_phy_lock(bp);
4065 }
4066
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004067 if (attn & HW_INTERRUT_ASSERT_SET_0) {
4068
4069 val = REG_RD(bp, reg_offset);
4070 val &= ~(attn & HW_INTERRUT_ASSERT_SET_0);
4071 REG_WR(bp, reg_offset, val);
4072
4073 BNX2X_ERR("FATAL HW block attention set0 0x%x\n",
Eilon Greenstein0fc5d002009-08-12 08:24:05 +00004074 (u32)(attn & HW_INTERRUT_ASSERT_SET_0));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004075 bnx2x_panic();
4076 }
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004077}
4078
Eric Dumazet1191cb82012-04-27 21:39:21 +00004079static void bnx2x_attn_int_deasserted1(struct bnx2x *bp, u32 attn)
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004080{
4081 u32 val;
4082
Eilon Greenstein0626b892009-02-12 08:38:14 +00004083 if (attn & AEU_INPUTS_ATTN_BITS_DOORBELLQ_HW_INTERRUPT) {
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004084
4085 val = REG_RD(bp, DORQ_REG_DORQ_INT_STS_CLR);
4086 BNX2X_ERR("DB hw attention 0x%x\n", val);
4087 /* DORQ discard attention */
4088 if (val & 0x2)
4089 BNX2X_ERR("FATAL error from DORQ\n");
4090 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004091
4092 if (attn & HW_INTERRUT_ASSERT_SET_1) {
4093
4094 int port = BP_PORT(bp);
4095 int reg_offset;
4096
4097 reg_offset = (port ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_1 :
4098 MISC_REG_AEU_ENABLE1_FUNC_0_OUT_1);
4099
4100 val = REG_RD(bp, reg_offset);
4101 val &= ~(attn & HW_INTERRUT_ASSERT_SET_1);
4102 REG_WR(bp, reg_offset, val);
4103
4104 BNX2X_ERR("FATAL HW block attention set1 0x%x\n",
Eilon Greenstein0fc5d002009-08-12 08:24:05 +00004105 (u32)(attn & HW_INTERRUT_ASSERT_SET_1));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004106 bnx2x_panic();
4107 }
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004108}
4109
Eric Dumazet1191cb82012-04-27 21:39:21 +00004110static void bnx2x_attn_int_deasserted2(struct bnx2x *bp, u32 attn)
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004111{
4112 u32 val;
4113
4114 if (attn & AEU_INPUTS_ATTN_BITS_CFC_HW_INTERRUPT) {
4115
4116 val = REG_RD(bp, CFC_REG_CFC_INT_STS_CLR);
4117 BNX2X_ERR("CFC hw attention 0x%x\n", val);
4118 /* CFC error attention */
4119 if (val & 0x2)
4120 BNX2X_ERR("FATAL error from CFC\n");
4121 }
4122
4123 if (attn & AEU_INPUTS_ATTN_BITS_PXP_HW_INTERRUPT) {
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004124 val = REG_RD(bp, PXP_REG_PXP_INT_STS_CLR_0);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004125 BNX2X_ERR("PXP hw attention-0 0x%x\n", val);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004126 /* RQ_USDMDP_FIFO_OVERFLOW */
4127 if (val & 0x18000)
4128 BNX2X_ERR("FATAL error from PXP\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004129
4130 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004131 val = REG_RD(bp, PXP_REG_PXP_INT_STS_CLR_1);
4132 BNX2X_ERR("PXP hw attention-1 0x%x\n", val);
4133 }
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004134 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004135
4136 if (attn & HW_INTERRUT_ASSERT_SET_2) {
4137
4138 int port = BP_PORT(bp);
4139 int reg_offset;
4140
4141 reg_offset = (port ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_2 :
4142 MISC_REG_AEU_ENABLE1_FUNC_0_OUT_2);
4143
4144 val = REG_RD(bp, reg_offset);
4145 val &= ~(attn & HW_INTERRUT_ASSERT_SET_2);
4146 REG_WR(bp, reg_offset, val);
4147
4148 BNX2X_ERR("FATAL HW block attention set2 0x%x\n",
Eilon Greenstein0fc5d002009-08-12 08:24:05 +00004149 (u32)(attn & HW_INTERRUT_ASSERT_SET_2));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004150 bnx2x_panic();
4151 }
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004152}
4153
Eric Dumazet1191cb82012-04-27 21:39:21 +00004154static void bnx2x_attn_int_deasserted3(struct bnx2x *bp, u32 attn)
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004155{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004156 u32 val;
4157
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004158 if (attn & EVEREST_GEN_ATTN_IN_USE_MASK) {
4159
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004160 if (attn & BNX2X_PMF_LINK_ASSERT) {
4161 int func = BP_FUNC(bp);
4162
4163 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_12 + func*4, 0);
Barak Witkowskia3348722012-04-23 03:04:46 +00004164 bnx2x_read_mf_cfg(bp);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004165 bp->mf_config[BP_VN(bp)] = MF_CFG_RD(bp,
4166 func_mf_config[BP_ABS_FUNC(bp)].config);
4167 val = SHMEM_RD(bp,
4168 func_mb[BP_FW_MB_IDX(bp)].drv_status);
Eilon Greenstein2691d512009-08-12 08:22:08 +00004169 if (val & DRV_STATUS_DCC_EVENT_MASK)
4170 bnx2x_dcc_event(bp,
4171 (val & DRV_STATUS_DCC_EVENT_MASK));
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08004172
4173 if (val & DRV_STATUS_SET_MF_BW)
4174 bnx2x_set_mf_bw(bp);
4175
Barak Witkowski1d187b32011-12-05 22:41:50 +00004176 if (val & DRV_STATUS_DRV_INFO_REQ)
4177 bnx2x_handle_drv_info_req(bp);
Ariel Eliord16132c2013-01-01 05:22:42 +00004178
4179 if (val & DRV_STATUS_VF_DISABLED)
Yuval Mintz370d4a22014-03-23 18:12:24 +02004180 bnx2x_schedule_iov_task(bp,
4181 BNX2X_IOV_HANDLE_FLR);
Ariel Eliord16132c2013-01-01 05:22:42 +00004182
Eilon Greenstein2691d512009-08-12 08:22:08 +00004183 if ((bp->port.pmf == 0) && (val & DRV_STATUS_PMF))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004184 bnx2x_pmf_update(bp);
4185
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00004186 if (bp->port.pmf &&
Shmulik Ravid785b9b12010-12-30 06:27:03 +00004187 (val & DRV_STATUS_DCBX_NEGOTIATION_RESULTS) &&
4188 bp->dcbx_enabled > 0)
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00004189 /* start dcbx state machine */
4190 bnx2x_dcbx_set_params(bp,
4191 BNX2X_DCBX_STATE_NEG_RECEIVED);
Barak Witkowskia3348722012-04-23 03:04:46 +00004192 if (val & DRV_STATUS_AFEX_EVENT_MASK)
4193 bnx2x_handle_afex_cmd(bp,
4194 val & DRV_STATUS_AFEX_EVENT_MASK);
Yuval Mintzc8c60d82012-06-06 17:13:07 +00004195 if (val & DRV_STATUS_EEE_NEGOTIATION_RESULTS)
4196 bnx2x_handle_eee_event(bp);
Yaniv Rosner3deb8162011-06-14 01:34:33 +00004197 if (bp->link_vars.periodic_flags &
4198 PERIODIC_FLAGS_LINK_EVENT) {
4199 /* sync with link */
4200 bnx2x_acquire_phy_lock(bp);
4201 bp->link_vars.periodic_flags &=
4202 ~PERIODIC_FLAGS_LINK_EVENT;
4203 bnx2x_release_phy_lock(bp);
4204 if (IS_MF(bp))
4205 bnx2x_link_sync_notify(bp);
4206 bnx2x_link_report(bp);
4207 }
4208 /* Always call it here: bnx2x_link_report() will
4209 * prevent the link indication duplication.
4210 */
4211 bnx2x__link_status_update(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004212 } else if (attn & BNX2X_MC_ASSERT_BITS) {
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004213
4214 BNX2X_ERR("MC assert!\n");
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00004215 bnx2x_mc_assert(bp);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004216 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_10, 0);
4217 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_9, 0);
4218 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_8, 0);
4219 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_7, 0);
4220 bnx2x_panic();
4221
4222 } else if (attn & BNX2X_MCP_ASSERT) {
4223
4224 BNX2X_ERR("MCP assert!\n");
4225 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_11, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004226 bnx2x_fw_dump(bp);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004227
4228 } else
4229 BNX2X_ERR("Unknown HW assert! (attn 0x%x)\n", attn);
4230 }
4231
4232 if (attn & EVEREST_LATCHED_ATTN_IN_USE_MASK) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004233 BNX2X_ERR("LATCHED attention 0x%08x (masked)\n", attn);
4234 if (attn & BNX2X_GRC_TIMEOUT) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004235 val = CHIP_IS_E1(bp) ? 0 :
4236 REG_RD(bp, MISC_REG_GRC_TIMEOUT_ATTN);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004237 BNX2X_ERR("GRC time-out 0x%08x\n", val);
4238 }
4239 if (attn & BNX2X_GRC_RSV) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004240 val = CHIP_IS_E1(bp) ? 0 :
4241 REG_RD(bp, MISC_REG_GRC_RSV_ATTN);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004242 BNX2X_ERR("GRC reserved 0x%08x\n", val);
4243 }
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004244 REG_WR(bp, MISC_REG_AEU_CLR_LATCH_SIGNAL, 0x7ff);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004245 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004246}
4247
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004248/*
4249 * Bits map:
4250 * 0-7 - Engine0 load counter.
4251 * 8-15 - Engine1 load counter.
4252 * 16 - Engine0 RESET_IN_PROGRESS bit.
4253 * 17 - Engine1 RESET_IN_PROGRESS bit.
4254 * 18 - Engine0 ONE_IS_LOADED. Set when there is at least one active function
4255 * on the engine
4256 * 19 - Engine1 ONE_IS_LOADED.
4257 * 20 - Chip reset flow bit. When set none-leader must wait for both engines
4258 * leader to complete (check for both RESET_IN_PROGRESS bits and not for
4259 * just the one belonging to its engine).
4260 *
4261 */
4262#define BNX2X_RECOVERY_GLOB_REG MISC_REG_GENERIC_POR_1
4263
4264#define BNX2X_PATH0_LOAD_CNT_MASK 0x000000ff
4265#define BNX2X_PATH0_LOAD_CNT_SHIFT 0
4266#define BNX2X_PATH1_LOAD_CNT_MASK 0x0000ff00
4267#define BNX2X_PATH1_LOAD_CNT_SHIFT 8
4268#define BNX2X_PATH0_RST_IN_PROG_BIT 0x00010000
4269#define BNX2X_PATH1_RST_IN_PROG_BIT 0x00020000
4270#define BNX2X_GLOBAL_RESET_BIT 0x00040000
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00004271
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004272/*
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004273 * Set the GLOBAL_RESET bit.
4274 *
4275 * Should be run under rtnl lock
4276 */
4277void bnx2x_set_reset_global(struct bnx2x *bp)
4278{
Ariel Eliorf16da432012-01-26 06:01:50 +00004279 u32 val;
4280 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
4281 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004282 REG_WR(bp, BNX2X_RECOVERY_GLOB_REG, val | BNX2X_GLOBAL_RESET_BIT);
Ariel Eliorf16da432012-01-26 06:01:50 +00004283 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004284}
4285
4286/*
4287 * Clear the GLOBAL_RESET bit.
4288 *
4289 * Should be run under rtnl lock
4290 */
Eric Dumazet1191cb82012-04-27 21:39:21 +00004291static void bnx2x_clear_reset_global(struct bnx2x *bp)
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004292{
Ariel Eliorf16da432012-01-26 06:01:50 +00004293 u32 val;
4294 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
4295 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004296 REG_WR(bp, BNX2X_RECOVERY_GLOB_REG, val & (~BNX2X_GLOBAL_RESET_BIT));
Ariel Eliorf16da432012-01-26 06:01:50 +00004297 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004298}
4299
4300/*
4301 * Checks the GLOBAL_RESET bit.
4302 *
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004303 * should be run under rtnl lock
4304 */
Eric Dumazet1191cb82012-04-27 21:39:21 +00004305static bool bnx2x_reset_is_global(struct bnx2x *bp)
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004306{
Yuval Mintz3cdeec22013-06-02 00:06:19 +00004307 u32 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004308
4309 DP(NETIF_MSG_HW, "GEN_REG_VAL=0x%08x\n", val);
4310 return (val & BNX2X_GLOBAL_RESET_BIT) ? true : false;
4311}
4312
4313/*
4314 * Clear RESET_IN_PROGRESS bit for the current engine.
4315 *
4316 * Should be run under rtnl lock
4317 */
Eric Dumazet1191cb82012-04-27 21:39:21 +00004318static void bnx2x_set_reset_done(struct bnx2x *bp)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004319{
Ariel Eliorf16da432012-01-26 06:01:50 +00004320 u32 val;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004321 u32 bit = BP_PATH(bp) ?
4322 BNX2X_PATH1_RST_IN_PROG_BIT : BNX2X_PATH0_RST_IN_PROG_BIT;
Ariel Eliorf16da432012-01-26 06:01:50 +00004323 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
4324 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004325
4326 /* Clear the bit */
4327 val &= ~bit;
4328 REG_WR(bp, BNX2X_RECOVERY_GLOB_REG, val);
Ariel Eliorf16da432012-01-26 06:01:50 +00004329
4330 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004331}
4332
4333/*
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004334 * Set RESET_IN_PROGRESS for the current engine.
4335 *
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004336 * should be run under rtnl lock
4337 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004338void bnx2x_set_reset_in_progress(struct bnx2x *bp)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004339{
Ariel Eliorf16da432012-01-26 06:01:50 +00004340 u32 val;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004341 u32 bit = BP_PATH(bp) ?
4342 BNX2X_PATH1_RST_IN_PROG_BIT : BNX2X_PATH0_RST_IN_PROG_BIT;
Ariel Eliorf16da432012-01-26 06:01:50 +00004343 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
4344 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004345
4346 /* Set the bit */
4347 val |= bit;
4348 REG_WR(bp, BNX2X_RECOVERY_GLOB_REG, val);
Ariel Eliorf16da432012-01-26 06:01:50 +00004349 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004350}
4351
4352/*
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004353 * Checks the RESET_IN_PROGRESS bit for the given engine.
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004354 * should be run under rtnl lock
4355 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004356bool bnx2x_reset_is_done(struct bnx2x *bp, int engine)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004357{
Yuval Mintz3cdeec22013-06-02 00:06:19 +00004358 u32 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004359 u32 bit = engine ?
4360 BNX2X_PATH1_RST_IN_PROG_BIT : BNX2X_PATH0_RST_IN_PROG_BIT;
4361
4362 /* return false if bit is set */
4363 return (val & bit) ? false : true;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004364}
4365
4366/*
Ariel Elior889b9af2012-01-26 06:01:51 +00004367 * set pf load for the current pf.
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004368 *
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004369 * should be run under rtnl lock
4370 */
Ariel Elior889b9af2012-01-26 06:01:51 +00004371void bnx2x_set_pf_load(struct bnx2x *bp)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004372{
Ariel Eliorf16da432012-01-26 06:01:50 +00004373 u32 val1, val;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004374 u32 mask = BP_PATH(bp) ? BNX2X_PATH1_LOAD_CNT_MASK :
4375 BNX2X_PATH0_LOAD_CNT_MASK;
4376 u32 shift = BP_PATH(bp) ? BNX2X_PATH1_LOAD_CNT_SHIFT :
4377 BNX2X_PATH0_LOAD_CNT_SHIFT;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004378
Ariel Eliorf16da432012-01-26 06:01:50 +00004379 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
4380 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
4381
Merav Sicron51c1a582012-03-18 10:33:38 +00004382 DP(NETIF_MSG_IFUP, "Old GEN_REG_VAL=0x%08x\n", val);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004383
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004384 /* get the current counter value */
4385 val1 = (val & mask) >> shift;
4386
Ariel Elior889b9af2012-01-26 06:01:51 +00004387 /* set bit of that PF */
4388 val1 |= (1 << bp->pf_num);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004389
4390 /* clear the old value */
4391 val &= ~mask;
4392
4393 /* set the new one */
4394 val |= ((val1 << shift) & mask);
4395
4396 REG_WR(bp, BNX2X_RECOVERY_GLOB_REG, val);
Ariel Eliorf16da432012-01-26 06:01:50 +00004397 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004398}
4399
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004400/**
Ariel Elior889b9af2012-01-26 06:01:51 +00004401 * bnx2x_clear_pf_load - clear pf load mark
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004402 *
4403 * @bp: driver handle
4404 *
4405 * Should be run under rtnl lock.
4406 * Decrements the load counter for the current engine. Returns
Ariel Elior889b9af2012-01-26 06:01:51 +00004407 * whether other functions are still loaded
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004408 */
Ariel Elior889b9af2012-01-26 06:01:51 +00004409bool bnx2x_clear_pf_load(struct bnx2x *bp)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004410{
Ariel Eliorf16da432012-01-26 06:01:50 +00004411 u32 val1, val;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004412 u32 mask = BP_PATH(bp) ? BNX2X_PATH1_LOAD_CNT_MASK :
4413 BNX2X_PATH0_LOAD_CNT_MASK;
4414 u32 shift = BP_PATH(bp) ? BNX2X_PATH1_LOAD_CNT_SHIFT :
4415 BNX2X_PATH0_LOAD_CNT_SHIFT;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004416
Ariel Eliorf16da432012-01-26 06:01:50 +00004417 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
4418 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
Merav Sicron51c1a582012-03-18 10:33:38 +00004419 DP(NETIF_MSG_IFDOWN, "Old GEN_REG_VAL=0x%08x\n", val);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004420
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004421 /* get the current counter value */
4422 val1 = (val & mask) >> shift;
4423
Ariel Elior889b9af2012-01-26 06:01:51 +00004424 /* clear bit of that PF */
4425 val1 &= ~(1 << bp->pf_num);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004426
4427 /* clear the old value */
4428 val &= ~mask;
4429
4430 /* set the new one */
4431 val |= ((val1 << shift) & mask);
4432
4433 REG_WR(bp, BNX2X_RECOVERY_GLOB_REG, val);
Ariel Eliorf16da432012-01-26 06:01:50 +00004434 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
4435 return val1 != 0;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004436}
4437
4438/*
Ariel Elior889b9af2012-01-26 06:01:51 +00004439 * Read the load status for the current engine.
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004440 *
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004441 * should be run under rtnl lock
4442 */
Eric Dumazet1191cb82012-04-27 21:39:21 +00004443static bool bnx2x_get_load_status(struct bnx2x *bp, int engine)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004444{
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004445 u32 mask = (engine ? BNX2X_PATH1_LOAD_CNT_MASK :
4446 BNX2X_PATH0_LOAD_CNT_MASK);
4447 u32 shift = (engine ? BNX2X_PATH1_LOAD_CNT_SHIFT :
4448 BNX2X_PATH0_LOAD_CNT_SHIFT);
4449 u32 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
4450
Merav Sicron51c1a582012-03-18 10:33:38 +00004451 DP(NETIF_MSG_HW | NETIF_MSG_IFUP, "GLOB_REG=0x%08x\n", val);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004452
4453 val = (val & mask) >> shift;
4454
Merav Sicron51c1a582012-03-18 10:33:38 +00004455 DP(NETIF_MSG_HW | NETIF_MSG_IFUP, "load mask for engine %d = 0x%x\n",
4456 engine, val);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004457
Ariel Elior889b9af2012-01-26 06:01:51 +00004458 return val != 0;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004459}
4460
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004461static void _print_parity(struct bnx2x *bp, u32 reg)
4462{
4463 pr_cont(" [0x%08x] ", REG_RD(bp, reg));
4464}
4465
Eric Dumazet1191cb82012-04-27 21:39:21 +00004466static void _print_next_block(int idx, const char *blk)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004467{
Joe Perchesf1deab52011-08-14 12:16:21 +00004468 pr_cont("%s%s", idx ? ", " : "", blk);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004469}
4470
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004471static bool bnx2x_check_blocks_with_parity0(struct bnx2x *bp, u32 sig,
4472 int *par_num, bool print)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004473{
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004474 u32 cur_bit;
4475 bool res;
4476 int i;
4477
4478 res = false;
4479
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004480 for (i = 0; sig; i++) {
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004481 cur_bit = (0x1UL << i);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004482 if (sig & cur_bit) {
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004483 res |= true; /* Each bit is real error! */
4484
4485 if (print) {
4486 switch (cur_bit) {
4487 case AEU_INPUTS_ATTN_BITS_BRB_PARITY_ERROR:
4488 _print_next_block((*par_num)++, "BRB");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004489 _print_parity(bp,
4490 BRB1_REG_BRB1_PRTY_STS);
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004491 break;
4492 case AEU_INPUTS_ATTN_BITS_PARSER_PARITY_ERROR:
4493 _print_next_block((*par_num)++,
4494 "PARSER");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004495 _print_parity(bp, PRS_REG_PRS_PRTY_STS);
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004496 break;
4497 case AEU_INPUTS_ATTN_BITS_TSDM_PARITY_ERROR:
4498 _print_next_block((*par_num)++, "TSDM");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004499 _print_parity(bp,
4500 TSDM_REG_TSDM_PRTY_STS);
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004501 break;
4502 case AEU_INPUTS_ATTN_BITS_SEARCHER_PARITY_ERROR:
4503 _print_next_block((*par_num)++,
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004504 "SEARCHER");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004505 _print_parity(bp, SRC_REG_SRC_PRTY_STS);
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004506 break;
4507 case AEU_INPUTS_ATTN_BITS_TCM_PARITY_ERROR:
4508 _print_next_block((*par_num)++, "TCM");
4509 _print_parity(bp, TCM_REG_TCM_PRTY_STS);
4510 break;
4511 case AEU_INPUTS_ATTN_BITS_TSEMI_PARITY_ERROR:
4512 _print_next_block((*par_num)++,
4513 "TSEMI");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004514 _print_parity(bp,
4515 TSEM_REG_TSEM_PRTY_STS_0);
4516 _print_parity(bp,
4517 TSEM_REG_TSEM_PRTY_STS_1);
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004518 break;
4519 case AEU_INPUTS_ATTN_BITS_PBCLIENT_PARITY_ERROR:
4520 _print_next_block((*par_num)++, "XPB");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004521 _print_parity(bp, GRCBASE_XPB +
4522 PB_REG_PB_PRTY_STS);
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004523 break;
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004524 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004525 }
4526
4527 /* Clear the bit */
4528 sig &= ~cur_bit;
4529 }
4530 }
4531
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004532 return res;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004533}
4534
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004535static bool bnx2x_check_blocks_with_parity1(struct bnx2x *bp, u32 sig,
4536 int *par_num, bool *global,
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004537 bool print)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004538{
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004539 u32 cur_bit;
4540 bool res;
4541 int i;
4542
4543 res = false;
4544
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004545 for (i = 0; sig; i++) {
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004546 cur_bit = (0x1UL << i);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004547 if (sig & cur_bit) {
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004548 res |= true; /* Each bit is real error! */
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004549 switch (cur_bit) {
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004550 case AEU_INPUTS_ATTN_BITS_PBF_PARITY_ERROR:
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004551 if (print) {
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004552 _print_next_block((*par_num)++, "PBF");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004553 _print_parity(bp, PBF_REG_PBF_PRTY_STS);
4554 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004555 break;
4556 case AEU_INPUTS_ATTN_BITS_QM_PARITY_ERROR:
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004557 if (print) {
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004558 _print_next_block((*par_num)++, "QM");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004559 _print_parity(bp, QM_REG_QM_PRTY_STS);
4560 }
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004561 break;
4562 case AEU_INPUTS_ATTN_BITS_TIMERS_PARITY_ERROR:
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004563 if (print) {
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004564 _print_next_block((*par_num)++, "TM");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004565 _print_parity(bp, TM_REG_TM_PRTY_STS);
4566 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004567 break;
4568 case AEU_INPUTS_ATTN_BITS_XSDM_PARITY_ERROR:
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004569 if (print) {
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004570 _print_next_block((*par_num)++, "XSDM");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004571 _print_parity(bp,
4572 XSDM_REG_XSDM_PRTY_STS);
4573 }
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004574 break;
4575 case AEU_INPUTS_ATTN_BITS_XCM_PARITY_ERROR:
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004576 if (print) {
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004577 _print_next_block((*par_num)++, "XCM");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004578 _print_parity(bp, XCM_REG_XCM_PRTY_STS);
4579 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004580 break;
4581 case AEU_INPUTS_ATTN_BITS_XSEMI_PARITY_ERROR:
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004582 if (print) {
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004583 _print_next_block((*par_num)++,
4584 "XSEMI");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004585 _print_parity(bp,
4586 XSEM_REG_XSEM_PRTY_STS_0);
4587 _print_parity(bp,
4588 XSEM_REG_XSEM_PRTY_STS_1);
4589 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004590 break;
4591 case AEU_INPUTS_ATTN_BITS_DOORBELLQ_PARITY_ERROR:
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004592 if (print) {
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004593 _print_next_block((*par_num)++,
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004594 "DOORBELLQ");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004595 _print_parity(bp,
4596 DORQ_REG_DORQ_PRTY_STS);
4597 }
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004598 break;
4599 case AEU_INPUTS_ATTN_BITS_NIG_PARITY_ERROR:
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004600 if (print) {
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004601 _print_next_block((*par_num)++, "NIG");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004602 if (CHIP_IS_E1x(bp)) {
4603 _print_parity(bp,
4604 NIG_REG_NIG_PRTY_STS);
4605 } else {
4606 _print_parity(bp,
4607 NIG_REG_NIG_PRTY_STS_0);
4608 _print_parity(bp,
4609 NIG_REG_NIG_PRTY_STS_1);
4610 }
4611 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004612 break;
4613 case AEU_INPUTS_ATTN_BITS_VAUX_PCI_CORE_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004614 if (print)
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004615 _print_next_block((*par_num)++,
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004616 "VAUX PCI CORE");
4617 *global = true;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004618 break;
4619 case AEU_INPUTS_ATTN_BITS_DEBUG_PARITY_ERROR:
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004620 if (print) {
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004621 _print_next_block((*par_num)++,
4622 "DEBUG");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004623 _print_parity(bp, DBG_REG_DBG_PRTY_STS);
4624 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004625 break;
4626 case AEU_INPUTS_ATTN_BITS_USDM_PARITY_ERROR:
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004627 if (print) {
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004628 _print_next_block((*par_num)++, "USDM");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004629 _print_parity(bp,
4630 USDM_REG_USDM_PRTY_STS);
4631 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004632 break;
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004633 case AEU_INPUTS_ATTN_BITS_UCM_PARITY_ERROR:
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004634 if (print) {
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004635 _print_next_block((*par_num)++, "UCM");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004636 _print_parity(bp, UCM_REG_UCM_PRTY_STS);
4637 }
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004638 break;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004639 case AEU_INPUTS_ATTN_BITS_USEMI_PARITY_ERROR:
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004640 if (print) {
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004641 _print_next_block((*par_num)++,
4642 "USEMI");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004643 _print_parity(bp,
4644 USEM_REG_USEM_PRTY_STS_0);
4645 _print_parity(bp,
4646 USEM_REG_USEM_PRTY_STS_1);
4647 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004648 break;
4649 case AEU_INPUTS_ATTN_BITS_UPB_PARITY_ERROR:
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004650 if (print) {
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004651 _print_next_block((*par_num)++, "UPB");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004652 _print_parity(bp, GRCBASE_UPB +
4653 PB_REG_PB_PRTY_STS);
4654 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004655 break;
4656 case AEU_INPUTS_ATTN_BITS_CSDM_PARITY_ERROR:
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004657 if (print) {
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004658 _print_next_block((*par_num)++, "CSDM");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004659 _print_parity(bp,
4660 CSDM_REG_CSDM_PRTY_STS);
4661 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004662 break;
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004663 case AEU_INPUTS_ATTN_BITS_CCM_PARITY_ERROR:
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004664 if (print) {
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004665 _print_next_block((*par_num)++, "CCM");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004666 _print_parity(bp, CCM_REG_CCM_PRTY_STS);
4667 }
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004668 break;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004669 }
4670
4671 /* Clear the bit */
4672 sig &= ~cur_bit;
4673 }
4674 }
4675
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004676 return res;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004677}
4678
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004679static bool bnx2x_check_blocks_with_parity2(struct bnx2x *bp, u32 sig,
4680 int *par_num, bool print)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004681{
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004682 u32 cur_bit;
4683 bool res;
4684 int i;
4685
4686 res = false;
4687
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004688 for (i = 0; sig; i++) {
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004689 cur_bit = (0x1UL << i);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004690 if (sig & cur_bit) {
Yuval Mintz0c23ad32014-08-17 16:47:45 +03004691 res = true; /* Each bit is real error! */
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004692 if (print) {
4693 switch (cur_bit) {
4694 case AEU_INPUTS_ATTN_BITS_CSEMI_PARITY_ERROR:
4695 _print_next_block((*par_num)++,
4696 "CSEMI");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004697 _print_parity(bp,
4698 CSEM_REG_CSEM_PRTY_STS_0);
4699 _print_parity(bp,
4700 CSEM_REG_CSEM_PRTY_STS_1);
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004701 break;
4702 case AEU_INPUTS_ATTN_BITS_PXP_PARITY_ERROR:
4703 _print_next_block((*par_num)++, "PXP");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004704 _print_parity(bp, PXP_REG_PXP_PRTY_STS);
4705 _print_parity(bp,
4706 PXP2_REG_PXP2_PRTY_STS_0);
4707 _print_parity(bp,
4708 PXP2_REG_PXP2_PRTY_STS_1);
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004709 break;
4710 case AEU_IN_ATTN_BITS_PXPPCICLOCKCLIENT_PARITY_ERROR:
4711 _print_next_block((*par_num)++,
4712 "PXPPCICLOCKCLIENT");
4713 break;
4714 case AEU_INPUTS_ATTN_BITS_CFC_PARITY_ERROR:
4715 _print_next_block((*par_num)++, "CFC");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004716 _print_parity(bp,
4717 CFC_REG_CFC_PRTY_STS);
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004718 break;
4719 case AEU_INPUTS_ATTN_BITS_CDU_PARITY_ERROR:
4720 _print_next_block((*par_num)++, "CDU");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004721 _print_parity(bp, CDU_REG_CDU_PRTY_STS);
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004722 break;
4723 case AEU_INPUTS_ATTN_BITS_DMAE_PARITY_ERROR:
4724 _print_next_block((*par_num)++, "DMAE");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004725 _print_parity(bp,
4726 DMAE_REG_DMAE_PRTY_STS);
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004727 break;
4728 case AEU_INPUTS_ATTN_BITS_IGU_PARITY_ERROR:
4729 _print_next_block((*par_num)++, "IGU");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004730 if (CHIP_IS_E1x(bp))
4731 _print_parity(bp,
4732 HC_REG_HC_PRTY_STS);
4733 else
4734 _print_parity(bp,
4735 IGU_REG_IGU_PRTY_STS);
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004736 break;
4737 case AEU_INPUTS_ATTN_BITS_MISC_PARITY_ERROR:
4738 _print_next_block((*par_num)++, "MISC");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004739 _print_parity(bp,
4740 MISC_REG_MISC_PRTY_STS);
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004741 break;
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004742 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004743 }
4744
4745 /* Clear the bit */
4746 sig &= ~cur_bit;
4747 }
4748 }
4749
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004750 return res;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004751}
4752
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004753static bool bnx2x_check_blocks_with_parity3(struct bnx2x *bp, u32 sig,
4754 int *par_num, bool *global,
4755 bool print)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004756{
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004757 bool res = false;
4758 u32 cur_bit;
4759 int i;
4760
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004761 for (i = 0; sig; i++) {
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004762 cur_bit = (0x1UL << i);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004763 if (sig & cur_bit) {
4764 switch (cur_bit) {
4765 case AEU_INPUTS_ATTN_BITS_MCP_LATCHED_ROM_PARITY:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004766 if (print)
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004767 _print_next_block((*par_num)++,
4768 "MCP ROM");
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004769 *global = true;
Yuval Mintz0c23ad32014-08-17 16:47:45 +03004770 res = true;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004771 break;
4772 case AEU_INPUTS_ATTN_BITS_MCP_LATCHED_UMP_RX_PARITY:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004773 if (print)
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004774 _print_next_block((*par_num)++,
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004775 "MCP UMP RX");
4776 *global = true;
Yuval Mintz0c23ad32014-08-17 16:47:45 +03004777 res = true;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004778 break;
4779 case AEU_INPUTS_ATTN_BITS_MCP_LATCHED_UMP_TX_PARITY:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004780 if (print)
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004781 _print_next_block((*par_num)++,
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004782 "MCP UMP TX");
4783 *global = true;
Yuval Mintz0c23ad32014-08-17 16:47:45 +03004784 res = true;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004785 break;
4786 case AEU_INPUTS_ATTN_BITS_MCP_LATCHED_SCPAD_PARITY:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004787 if (print)
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004788 _print_next_block((*par_num)++,
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004789 "MCP SCPAD");
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004790 /* clear latched SCPAD PATIRY from MCP */
4791 REG_WR(bp, MISC_REG_AEU_CLR_LATCH_SIGNAL,
4792 1UL << 10);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004793 break;
4794 }
4795
4796 /* Clear the bit */
4797 sig &= ~cur_bit;
4798 }
4799 }
4800
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004801 return res;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004802}
4803
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004804static bool bnx2x_check_blocks_with_parity4(struct bnx2x *bp, u32 sig,
4805 int *par_num, bool print)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004806{
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004807 u32 cur_bit;
4808 bool res;
4809 int i;
4810
4811 res = false;
4812
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004813 for (i = 0; sig; i++) {
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004814 cur_bit = (0x1UL << i);
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004815 if (sig & cur_bit) {
Yuval Mintz0c23ad32014-08-17 16:47:45 +03004816 res = true; /* Each bit is real error! */
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004817 if (print) {
4818 switch (cur_bit) {
4819 case AEU_INPUTS_ATTN_BITS_PGLUE_PARITY_ERROR:
4820 _print_next_block((*par_num)++,
4821 "PGLUE_B");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004822 _print_parity(bp,
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004823 PGLUE_B_REG_PGLUE_B_PRTY_STS);
4824 break;
4825 case AEU_INPUTS_ATTN_BITS_ATC_PARITY_ERROR:
4826 _print_next_block((*par_num)++, "ATC");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004827 _print_parity(bp,
4828 ATC_REG_ATC_PRTY_STS);
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004829 break;
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004830 }
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004831 }
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004832 /* Clear the bit */
4833 sig &= ~cur_bit;
4834 }
4835 }
4836
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004837 return res;
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004838}
4839
Eric Dumazet1191cb82012-04-27 21:39:21 +00004840static bool bnx2x_parity_attn(struct bnx2x *bp, bool *global, bool print,
4841 u32 *sig)
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004842{
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004843 bool res = false;
4844
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004845 if ((sig[0] & HW_PRTY_ASSERT_SET_0) ||
4846 (sig[1] & HW_PRTY_ASSERT_SET_1) ||
4847 (sig[2] & HW_PRTY_ASSERT_SET_2) ||
4848 (sig[3] & HW_PRTY_ASSERT_SET_3) ||
4849 (sig[4] & HW_PRTY_ASSERT_SET_4)) {
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004850 int par_num = 0;
Merav Sicron51c1a582012-03-18 10:33:38 +00004851 DP(NETIF_MSG_HW, "Was parity error: HW block parity attention:\n"
4852 "[0]:0x%08x [1]:0x%08x [2]:0x%08x [3]:0x%08x [4]:0x%08x\n",
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004853 sig[0] & HW_PRTY_ASSERT_SET_0,
4854 sig[1] & HW_PRTY_ASSERT_SET_1,
4855 sig[2] & HW_PRTY_ASSERT_SET_2,
4856 sig[3] & HW_PRTY_ASSERT_SET_3,
4857 sig[4] & HW_PRTY_ASSERT_SET_4);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004858 if (print)
4859 netdev_err(bp->dev,
4860 "Parity errors detected in blocks: ");
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004861 res |= bnx2x_check_blocks_with_parity0(bp,
4862 sig[0] & HW_PRTY_ASSERT_SET_0, &par_num, print);
4863 res |= bnx2x_check_blocks_with_parity1(bp,
4864 sig[1] & HW_PRTY_ASSERT_SET_1, &par_num, global, print);
4865 res |= bnx2x_check_blocks_with_parity2(bp,
4866 sig[2] & HW_PRTY_ASSERT_SET_2, &par_num, print);
4867 res |= bnx2x_check_blocks_with_parity3(bp,
4868 sig[3] & HW_PRTY_ASSERT_SET_3, &par_num, global, print);
4869 res |= bnx2x_check_blocks_with_parity4(bp,
4870 sig[4] & HW_PRTY_ASSERT_SET_4, &par_num, print);
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004871
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004872 if (print)
4873 pr_cont("\n");
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004874 }
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004875
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004876 return res;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004877}
4878
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004879/**
4880 * bnx2x_chk_parity_attn - checks for parity attentions.
4881 *
4882 * @bp: driver handle
4883 * @global: true if there was a global attention
4884 * @print: show parity attention in syslog
4885 */
4886bool bnx2x_chk_parity_attn(struct bnx2x *bp, bool *global, bool print)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004887{
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004888 struct attn_route attn = { {0} };
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004889 int port = BP_PORT(bp);
4890
4891 attn.sig[0] = REG_RD(bp,
4892 MISC_REG_AEU_AFTER_INVERT_1_FUNC_0 +
4893 port*4);
4894 attn.sig[1] = REG_RD(bp,
4895 MISC_REG_AEU_AFTER_INVERT_2_FUNC_0 +
4896 port*4);
4897 attn.sig[2] = REG_RD(bp,
4898 MISC_REG_AEU_AFTER_INVERT_3_FUNC_0 +
4899 port*4);
4900 attn.sig[3] = REG_RD(bp,
4901 MISC_REG_AEU_AFTER_INVERT_4_FUNC_0 +
4902 port*4);
Yuval Mintz0a5ccb72013-09-23 10:12:54 +03004903 /* Since MCP attentions can't be disabled inside the block, we need to
4904 * read AEU registers to see whether they're currently disabled
4905 */
4906 attn.sig[3] &= ((REG_RD(bp,
4907 !port ? MISC_REG_AEU_ENABLE4_FUNC_0_OUT_0
4908 : MISC_REG_AEU_ENABLE4_FUNC_1_OUT_0) &
4909 MISC_AEU_ENABLE_MCP_PRTY_BITS) |
4910 ~MISC_AEU_ENABLE_MCP_PRTY_BITS);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004911
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004912 if (!CHIP_IS_E1x(bp))
4913 attn.sig[4] = REG_RD(bp,
4914 MISC_REG_AEU_AFTER_INVERT_5_FUNC_0 +
4915 port*4);
4916
4917 return bnx2x_parity_attn(bp, global, print, attn.sig);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004918}
4919
Eric Dumazet1191cb82012-04-27 21:39:21 +00004920static void bnx2x_attn_int_deasserted4(struct bnx2x *bp, u32 attn)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004921{
4922 u32 val;
4923 if (attn & AEU_INPUTS_ATTN_BITS_PGLUE_HW_INTERRUPT) {
4924
4925 val = REG_RD(bp, PGLUE_B_REG_PGLUE_B_INT_STS_CLR);
4926 BNX2X_ERR("PGLUE hw attention 0x%x\n", val);
4927 if (val & PGLUE_B_PGLUE_B_INT_STS_REG_ADDRESS_ERROR)
Merav Sicron51c1a582012-03-18 10:33:38 +00004928 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_ADDRESS_ERROR\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004929 if (val & PGLUE_B_PGLUE_B_INT_STS_REG_INCORRECT_RCV_BEHAVIOR)
Merav Sicron51c1a582012-03-18 10:33:38 +00004930 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_INCORRECT_RCV_BEHAVIOR\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004931 if (val & PGLUE_B_PGLUE_B_INT_STS_REG_WAS_ERROR_ATTN)
Merav Sicron51c1a582012-03-18 10:33:38 +00004932 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_WAS_ERROR_ATTN\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004933 if (val & PGLUE_B_PGLUE_B_INT_STS_REG_VF_LENGTH_VIOLATION_ATTN)
Merav Sicron51c1a582012-03-18 10:33:38 +00004934 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_VF_LENGTH_VIOLATION_ATTN\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004935 if (val &
4936 PGLUE_B_PGLUE_B_INT_STS_REG_VF_GRC_SPACE_VIOLATION_ATTN)
Merav Sicron51c1a582012-03-18 10:33:38 +00004937 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_VF_GRC_SPACE_VIOLATION_ATTN\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004938 if (val &
4939 PGLUE_B_PGLUE_B_INT_STS_REG_VF_MSIX_BAR_VIOLATION_ATTN)
Merav Sicron51c1a582012-03-18 10:33:38 +00004940 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_VF_MSIX_BAR_VIOLATION_ATTN\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004941 if (val & PGLUE_B_PGLUE_B_INT_STS_REG_TCPL_ERROR_ATTN)
Merav Sicron51c1a582012-03-18 10:33:38 +00004942 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_TCPL_ERROR_ATTN\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004943 if (val & PGLUE_B_PGLUE_B_INT_STS_REG_TCPL_IN_TWO_RCBS_ATTN)
Merav Sicron51c1a582012-03-18 10:33:38 +00004944 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_TCPL_IN_TWO_RCBS_ATTN\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004945 if (val & PGLUE_B_PGLUE_B_INT_STS_REG_CSSNOOP_FIFO_OVERFLOW)
Merav Sicron51c1a582012-03-18 10:33:38 +00004946 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_CSSNOOP_FIFO_OVERFLOW\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004947 }
4948 if (attn & AEU_INPUTS_ATTN_BITS_ATC_HW_INTERRUPT) {
4949 val = REG_RD(bp, ATC_REG_ATC_INT_STS_CLR);
4950 BNX2X_ERR("ATC hw attention 0x%x\n", val);
4951 if (val & ATC_ATC_INT_STS_REG_ADDRESS_ERROR)
4952 BNX2X_ERR("ATC_ATC_INT_STS_REG_ADDRESS_ERROR\n");
4953 if (val & ATC_ATC_INT_STS_REG_ATC_TCPL_TO_NOT_PEND)
Merav Sicron51c1a582012-03-18 10:33:38 +00004954 BNX2X_ERR("ATC_ATC_INT_STS_REG_ATC_TCPL_TO_NOT_PEND\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004955 if (val & ATC_ATC_INT_STS_REG_ATC_GPA_MULTIPLE_HITS)
Merav Sicron51c1a582012-03-18 10:33:38 +00004956 BNX2X_ERR("ATC_ATC_INT_STS_REG_ATC_GPA_MULTIPLE_HITS\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004957 if (val & ATC_ATC_INT_STS_REG_ATC_RCPL_TO_EMPTY_CNT)
Merav Sicron51c1a582012-03-18 10:33:38 +00004958 BNX2X_ERR("ATC_ATC_INT_STS_REG_ATC_RCPL_TO_EMPTY_CNT\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004959 if (val & ATC_ATC_INT_STS_REG_ATC_TCPL_ERROR)
4960 BNX2X_ERR("ATC_ATC_INT_STS_REG_ATC_TCPL_ERROR\n");
4961 if (val & ATC_ATC_INT_STS_REG_ATC_IREQ_LESS_THAN_STU)
Merav Sicron51c1a582012-03-18 10:33:38 +00004962 BNX2X_ERR("ATC_ATC_INT_STS_REG_ATC_IREQ_LESS_THAN_STU\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004963 }
4964
4965 if (attn & (AEU_INPUTS_ATTN_BITS_PGLUE_PARITY_ERROR |
4966 AEU_INPUTS_ATTN_BITS_ATC_PARITY_ERROR)) {
4967 BNX2X_ERR("FATAL parity attention set4 0x%x\n",
4968 (u32)(attn & (AEU_INPUTS_ATTN_BITS_PGLUE_PARITY_ERROR |
4969 AEU_INPUTS_ATTN_BITS_ATC_PARITY_ERROR)));
4970 }
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004971}
4972
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004973static void bnx2x_attn_int_deasserted(struct bnx2x *bp, u32 deasserted)
4974{
4975 struct attn_route attn, *group_mask;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004976 int port = BP_PORT(bp);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004977 int index;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004978 u32 reg_addr;
4979 u32 val;
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07004980 u32 aeu_mask;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004981 bool global = false;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004982
4983 /* need to take HW lock because MCP or other port might also
4984 try to handle this event */
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07004985 bnx2x_acquire_alr(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004986
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004987 if (bnx2x_chk_parity_attn(bp, &global, true)) {
4988#ifndef BNX2X_STOP_ON_ERROR
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004989 bp->recovery_state = BNX2X_RECOVERY_INIT;
Ariel Elior7be08a72011-07-14 08:31:19 +00004990 schedule_delayed_work(&bp->sp_rtnl_task, 0);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004991 /* Disable HW interrupts */
4992 bnx2x_int_disable(bp);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004993 /* In case of parity errors don't handle attentions so that
4994 * other function would "see" parity errors.
4995 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004996#else
4997 bnx2x_panic();
4998#endif
4999 bnx2x_release_alr(bp);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00005000 return;
5001 }
5002
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005003 attn.sig[0] = REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_1_FUNC_0 + port*4);
5004 attn.sig[1] = REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_2_FUNC_0 + port*4);
5005 attn.sig[2] = REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_3_FUNC_0 + port*4);
5006 attn.sig[3] = REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_4_FUNC_0 + port*4);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005007 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005008 attn.sig[4] =
5009 REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_5_FUNC_0 + port*4);
5010 else
5011 attn.sig[4] = 0;
5012
5013 DP(NETIF_MSG_HW, "attn: %08x %08x %08x %08x %08x\n",
5014 attn.sig[0], attn.sig[1], attn.sig[2], attn.sig[3], attn.sig[4]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005015
5016 for (index = 0; index < MAX_DYNAMIC_ATTN_GRPS; index++) {
5017 if (deasserted & (1 << index)) {
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00005018 group_mask = &bp->attn_group[index];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005019
Merav Sicron51c1a582012-03-18 10:33:38 +00005020 DP(NETIF_MSG_HW, "group[%d]: %08x %08x %08x %08x %08x\n",
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005021 index,
5022 group_mask->sig[0], group_mask->sig[1],
5023 group_mask->sig[2], group_mask->sig[3],
5024 group_mask->sig[4]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005025
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005026 bnx2x_attn_int_deasserted4(bp,
5027 attn.sig[4] & group_mask->sig[4]);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08005028 bnx2x_attn_int_deasserted3(bp,
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00005029 attn.sig[3] & group_mask->sig[3]);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08005030 bnx2x_attn_int_deasserted1(bp,
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00005031 attn.sig[1] & group_mask->sig[1]);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08005032 bnx2x_attn_int_deasserted2(bp,
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00005033 attn.sig[2] & group_mask->sig[2]);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08005034 bnx2x_attn_int_deasserted0(bp,
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00005035 attn.sig[0] & group_mask->sig[0]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005036 }
5037 }
5038
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07005039 bnx2x_release_alr(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005040
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005041 if (bp->common.int_block == INT_BLOCK_HC)
5042 reg_addr = (HC_REG_COMMAND_REG + port*32 +
5043 COMMAND_REG_ATTN_BITS_CLR);
5044 else
5045 reg_addr = (BAR_IGU_INTMEM + IGU_CMD_ATTN_BIT_CLR_UPPER*8);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005046
5047 val = ~deasserted;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005048 DP(NETIF_MSG_HW, "about to mask 0x%08x at %s addr 0x%x\n", val,
5049 (bp->common.int_block == INT_BLOCK_HC) ? "HC" : "IGU", reg_addr);
Eilon Greenstein5c862842008-08-13 15:51:48 -07005050 REG_WR(bp, reg_addr, val);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005051
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005052 if (~bp->attn_state & deasserted)
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07005053 BNX2X_ERR("IGU ERROR\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005054
5055 reg_addr = port ? MISC_REG_AEU_MASK_ATTN_FUNC_1 :
5056 MISC_REG_AEU_MASK_ATTN_FUNC_0;
5057
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07005058 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_PORT0_ATT_MASK + port);
5059 aeu_mask = REG_RD(bp, reg_addr);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005060
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07005061 DP(NETIF_MSG_HW, "aeu_mask %x newly deasserted %x\n",
5062 aeu_mask, deasserted);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00005063 aeu_mask |= (deasserted & 0x3ff);
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07005064 DP(NETIF_MSG_HW, "new mask %x\n", aeu_mask);
5065
5066 REG_WR(bp, reg_addr, aeu_mask);
5067 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_PORT0_ATT_MASK + port);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005068
5069 DP(NETIF_MSG_HW, "attn_state %x\n", bp->attn_state);
5070 bp->attn_state &= ~deasserted;
5071 DP(NETIF_MSG_HW, "new state %x\n", bp->attn_state);
5072}
5073
5074static void bnx2x_attn_int(struct bnx2x *bp)
5075{
5076 /* read local copy of bits */
Eilon Greenstein68d59482009-01-14 21:27:36 -08005077 u32 attn_bits = le32_to_cpu(bp->def_status_blk->atten_status_block.
5078 attn_bits);
5079 u32 attn_ack = le32_to_cpu(bp->def_status_blk->atten_status_block.
5080 attn_bits_ack);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005081 u32 attn_state = bp->attn_state;
5082
5083 /* look for changed bits */
5084 u32 asserted = attn_bits & ~attn_ack & ~attn_state;
5085 u32 deasserted = ~attn_bits & attn_ack & attn_state;
5086
5087 DP(NETIF_MSG_HW,
5088 "attn_bits %x attn_ack %x asserted %x deasserted %x\n",
5089 attn_bits, attn_ack, asserted, deasserted);
5090
5091 if (~(attn_bits ^ attn_ack) & (attn_bits ^ attn_state))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005092 BNX2X_ERR("BAD attention state\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005093
5094 /* handle bits that were raised */
5095 if (asserted)
5096 bnx2x_attn_int_asserted(bp, asserted);
5097
5098 if (deasserted)
5099 bnx2x_attn_int_deasserted(bp, deasserted);
5100}
5101
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005102void bnx2x_igu_ack_sb(struct bnx2x *bp, u8 igu_sb_id, u8 segment,
5103 u16 index, u8 op, u8 update)
5104{
Ariel Eliordc1ba592013-01-01 05:22:30 +00005105 u32 igu_addr = bp->igu_base_addr;
5106 igu_addr += (IGU_CMD_INT_ACK_BASE + igu_sb_id)*8;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005107 bnx2x_igu_ack_sb_gen(bp, igu_sb_id, segment, index, op, update,
5108 igu_addr);
5109}
5110
Eric Dumazet1191cb82012-04-27 21:39:21 +00005111static void bnx2x_update_eq_prod(struct bnx2x *bp, u16 prod)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005112{
5113 /* No memory barriers */
5114 storm_memset_eq_prod(bp, prod, BP_FUNC(bp));
5115 mmiowb(); /* keep prod updates ordered */
5116}
5117
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005118static int bnx2x_cnic_handle_cfc_del(struct bnx2x *bp, u32 cid,
5119 union event_ring_elem *elem)
5120{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005121 u8 err = elem->message.error;
5122
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005123 if (!bp->cnic_eth_dev.starting_cid ||
Vladislav Zolotarovc3a8ce62011-05-22 10:08:09 +00005124 (cid < bp->cnic_eth_dev.starting_cid &&
5125 cid != bp->cnic_eth_dev.iscsi_l2_cid))
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005126 return 1;
5127
5128 DP(BNX2X_MSG_SP, "got delete ramrod for CNIC CID %d\n", cid);
5129
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005130 if (unlikely(err)) {
5131
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005132 BNX2X_ERR("got delete ramrod for CNIC CID %d with error!\n",
5133 cid);
Yuval Mintz823e1d92013-01-14 05:11:47 +00005134 bnx2x_panic_dump(bp, false);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005135 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005136 bnx2x_cnic_cfc_comp(bp, cid, err);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005137 return 0;
5138}
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005139
Eric Dumazet1191cb82012-04-27 21:39:21 +00005140static void bnx2x_handle_mcast_eqe(struct bnx2x *bp)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005141{
5142 struct bnx2x_mcast_ramrod_params rparam;
5143 int rc;
5144
5145 memset(&rparam, 0, sizeof(rparam));
5146
5147 rparam.mcast_obj = &bp->mcast_obj;
5148
5149 netif_addr_lock_bh(bp->dev);
5150
5151 /* Clear pending state for the last command */
5152 bp->mcast_obj.raw.clear_pending(&bp->mcast_obj.raw);
5153
5154 /* If there are pending mcast commands - send them */
5155 if (bp->mcast_obj.check_pending(&bp->mcast_obj)) {
5156 rc = bnx2x_config_mcast(bp, &rparam, BNX2X_MCAST_CMD_CONT);
5157 if (rc < 0)
5158 BNX2X_ERR("Failed to send pending mcast commands: %d\n",
5159 rc);
5160 }
5161
5162 netif_addr_unlock_bh(bp->dev);
5163}
5164
Eric Dumazet1191cb82012-04-27 21:39:21 +00005165static void bnx2x_handle_classification_eqe(struct bnx2x *bp,
5166 union event_ring_elem *elem)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005167{
5168 unsigned long ramrod_flags = 0;
5169 int rc = 0;
5170 u32 cid = elem->message.data.eth_event.echo & BNX2X_SWCID_MASK;
5171 struct bnx2x_vlan_mac_obj *vlan_mac_obj;
5172
5173 /* Always push next commands out, don't wait here */
5174 __set_bit(RAMROD_CONT, &ramrod_flags);
5175
Yuval Mintz86564c32013-01-23 03:21:50 +00005176 switch (le32_to_cpu((__force __le32)elem->message.data.eth_event.echo)
5177 >> BNX2X_SWCID_SHIFT) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005178 case BNX2X_FILTER_MAC_PENDING:
Merav Sicron51c1a582012-03-18 10:33:38 +00005179 DP(BNX2X_MSG_SP, "Got SETUP_MAC completions\n");
Merav Sicron55c11942012-11-07 00:45:48 +00005180 if (CNIC_LOADED(bp) && (cid == BNX2X_ISCSI_ETH_CID(bp)))
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005181 vlan_mac_obj = &bp->iscsi_l2_mac_obj;
5182 else
Barak Witkowski15192a82012-06-19 07:48:28 +00005183 vlan_mac_obj = &bp->sp_objs[cid].mac_obj;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005184
5185 break;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005186 case BNX2X_FILTER_MCAST_PENDING:
Merav Sicron51c1a582012-03-18 10:33:38 +00005187 DP(BNX2X_MSG_SP, "Got SETUP_MCAST completions\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005188 /* This is only relevant for 57710 where multicast MACs are
5189 * configured as unicast MACs using the same ramrod.
5190 */
5191 bnx2x_handle_mcast_eqe(bp);
5192 return;
5193 default:
5194 BNX2X_ERR("Unsupported classification command: %d\n",
5195 elem->message.data.eth_event.echo);
5196 return;
5197 }
5198
5199 rc = vlan_mac_obj->complete(bp, vlan_mac_obj, elem, &ramrod_flags);
5200
5201 if (rc < 0)
5202 BNX2X_ERR("Failed to schedule new commands: %d\n", rc);
5203 else if (rc > 0)
5204 DP(BNX2X_MSG_SP, "Scheduled next pending commands...\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005205}
5206
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005207static void bnx2x_set_iscsi_eth_rx_mode(struct bnx2x *bp, bool start);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005208
Eric Dumazet1191cb82012-04-27 21:39:21 +00005209static void bnx2x_handle_rx_mode_eqe(struct bnx2x *bp)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005210{
5211 netif_addr_lock_bh(bp->dev);
5212
5213 clear_bit(BNX2X_FILTER_RX_MODE_PENDING, &bp->sp_state);
5214
5215 /* Send rx_mode command again if was requested */
5216 if (test_and_clear_bit(BNX2X_FILTER_RX_MODE_SCHED, &bp->sp_state))
5217 bnx2x_set_storm_rx_mode(bp);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005218 else if (test_and_clear_bit(BNX2X_FILTER_ISCSI_ETH_START_SCHED,
5219 &bp->sp_state))
5220 bnx2x_set_iscsi_eth_rx_mode(bp, true);
5221 else if (test_and_clear_bit(BNX2X_FILTER_ISCSI_ETH_STOP_SCHED,
5222 &bp->sp_state))
5223 bnx2x_set_iscsi_eth_rx_mode(bp, false);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005224
5225 netif_addr_unlock_bh(bp->dev);
5226}
5227
Eric Dumazet1191cb82012-04-27 21:39:21 +00005228static void bnx2x_after_afex_vif_lists(struct bnx2x *bp,
Barak Witkowskia3348722012-04-23 03:04:46 +00005229 union event_ring_elem *elem)
5230{
5231 if (elem->message.data.vif_list_event.echo == VIF_LIST_RULE_GET) {
5232 DP(BNX2X_MSG_SP,
5233 "afex: ramrod completed VIF LIST_GET, addrs 0x%x\n",
5234 elem->message.data.vif_list_event.func_bit_map);
5235 bnx2x_fw_command(bp, DRV_MSG_CODE_AFEX_LISTGET_ACK,
5236 elem->message.data.vif_list_event.func_bit_map);
5237 } else if (elem->message.data.vif_list_event.echo ==
5238 VIF_LIST_RULE_SET) {
5239 DP(BNX2X_MSG_SP, "afex: ramrod completed VIF LIST_SET\n");
5240 bnx2x_fw_command(bp, DRV_MSG_CODE_AFEX_LISTSET_ACK, 0);
5241 }
5242}
5243
5244/* called with rtnl_lock */
Eric Dumazet1191cb82012-04-27 21:39:21 +00005245static void bnx2x_after_function_update(struct bnx2x *bp)
Barak Witkowskia3348722012-04-23 03:04:46 +00005246{
5247 int q, rc;
5248 struct bnx2x_fastpath *fp;
5249 struct bnx2x_queue_state_params queue_params = {NULL};
5250 struct bnx2x_queue_update_params *q_update_params =
5251 &queue_params.params.update;
5252
Yuval Mintz2de67432013-01-23 03:21:43 +00005253 /* Send Q update command with afex vlan removal values for all Qs */
Barak Witkowskia3348722012-04-23 03:04:46 +00005254 queue_params.cmd = BNX2X_Q_CMD_UPDATE;
5255
5256 /* set silent vlan removal values according to vlan mode */
5257 __set_bit(BNX2X_Q_UPDATE_SILENT_VLAN_REM_CHNG,
5258 &q_update_params->update_flags);
5259 __set_bit(BNX2X_Q_UPDATE_SILENT_VLAN_REM,
5260 &q_update_params->update_flags);
5261 __set_bit(RAMROD_COMP_WAIT, &queue_params.ramrod_flags);
5262
5263 /* in access mode mark mask and value are 0 to strip all vlans */
5264 if (bp->afex_vlan_mode == FUNC_MF_CFG_AFEX_VLAN_ACCESS_MODE) {
5265 q_update_params->silent_removal_value = 0;
5266 q_update_params->silent_removal_mask = 0;
5267 } else {
5268 q_update_params->silent_removal_value =
5269 (bp->afex_def_vlan_tag & VLAN_VID_MASK);
5270 q_update_params->silent_removal_mask = VLAN_VID_MASK;
5271 }
5272
5273 for_each_eth_queue(bp, q) {
5274 /* Set the appropriate Queue object */
5275 fp = &bp->fp[q];
Barak Witkowski15192a82012-06-19 07:48:28 +00005276 queue_params.q_obj = &bnx2x_sp_obj(bp, fp).q_obj;
Barak Witkowskia3348722012-04-23 03:04:46 +00005277
5278 /* send the ramrod */
5279 rc = bnx2x_queue_state_change(bp, &queue_params);
5280 if (rc < 0)
5281 BNX2X_ERR("Failed to config silent vlan rem for Q %d\n",
5282 q);
5283 }
5284
Yuval Mintzfea75642013-04-10 13:34:39 +03005285 if (!NO_FCOE(bp) && CNIC_ENABLED(bp)) {
Merav Sicron65565882012-06-19 07:48:26 +00005286 fp = &bp->fp[FCOE_IDX(bp)];
Barak Witkowski15192a82012-06-19 07:48:28 +00005287 queue_params.q_obj = &bnx2x_sp_obj(bp, fp).q_obj;
Barak Witkowskia3348722012-04-23 03:04:46 +00005288
5289 /* clear pending completion bit */
5290 __clear_bit(RAMROD_COMP_WAIT, &queue_params.ramrod_flags);
5291
5292 /* mark latest Q bit */
Peter Zijlstra4e857c52014-03-17 18:06:10 +01005293 smp_mb__before_atomic();
Barak Witkowskia3348722012-04-23 03:04:46 +00005294 set_bit(BNX2X_AFEX_FCOE_Q_UPDATE_PENDING, &bp->sp_state);
Peter Zijlstra4e857c52014-03-17 18:06:10 +01005295 smp_mb__after_atomic();
Barak Witkowskia3348722012-04-23 03:04:46 +00005296
5297 /* send Q update ramrod for FCoE Q */
5298 rc = bnx2x_queue_state_change(bp, &queue_params);
5299 if (rc < 0)
5300 BNX2X_ERR("Failed to config silent vlan rem for Q %d\n",
5301 q);
5302 } else {
5303 /* If no FCoE ring - ACK MCP now */
5304 bnx2x_link_report(bp);
5305 bnx2x_fw_command(bp, DRV_MSG_CODE_AFEX_VIFSET_ACK, 0);
5306 }
Barak Witkowskia3348722012-04-23 03:04:46 +00005307}
5308
Eric Dumazet1191cb82012-04-27 21:39:21 +00005309static struct bnx2x_queue_sp_obj *bnx2x_cid_to_q_obj(
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005310 struct bnx2x *bp, u32 cid)
5311{
Joe Perches94f05b02011-08-14 12:16:20 +00005312 DP(BNX2X_MSG_SP, "retrieving fp from cid %d\n", cid);
Merav Sicron55c11942012-11-07 00:45:48 +00005313
5314 if (CNIC_LOADED(bp) && (cid == BNX2X_FCOE_ETH_CID(bp)))
Barak Witkowski15192a82012-06-19 07:48:28 +00005315 return &bnx2x_fcoe_sp_obj(bp, q_obj);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005316 else
Barak Witkowski15192a82012-06-19 07:48:28 +00005317 return &bp->sp_objs[CID_TO_FP(cid, bp)].q_obj;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005318}
5319
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005320static void bnx2x_eq_int(struct bnx2x *bp)
5321{
5322 u16 hw_cons, sw_cons, sw_prod;
5323 union event_ring_elem *elem;
Merav Sicron55c11942012-11-07 00:45:48 +00005324 u8 echo;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005325 u32 cid;
5326 u8 opcode;
Ariel Eliorfd1fc792013-01-01 05:22:33 +00005327 int rc, spqe_cnt = 0;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005328 struct bnx2x_queue_sp_obj *q_obj;
5329 struct bnx2x_func_sp_obj *f_obj = &bp->func_obj;
5330 struct bnx2x_raw_obj *rss_raw = &bp->rss_conf_obj.raw;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005331
5332 hw_cons = le16_to_cpu(*bp->eq_cons_sb);
5333
5334 /* The hw_cos range is 1-255, 257 - the sw_cons range is 0-254, 256.
Yuval Mintz16a5fd92013-06-02 00:06:18 +00005335 * when we get the next-page we need to adjust so the loop
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005336 * condition below will be met. The next element is the size of a
5337 * regular element and hence incrementing by 1
5338 */
5339 if ((hw_cons & EQ_DESC_MAX_PAGE) == EQ_DESC_MAX_PAGE)
5340 hw_cons++;
5341
Lucas De Marchi25985ed2011-03-30 22:57:33 -03005342 /* This function may never run in parallel with itself for a
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005343 * specific bp, thus there is no need in "paired" read memory
5344 * barrier here.
5345 */
5346 sw_cons = bp->eq_cons;
5347 sw_prod = bp->eq_prod;
5348
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00005349 DP(BNX2X_MSG_SP, "EQ: hw_cons %u sw_cons %u bp->eq_spq_left %x\n",
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08005350 hw_cons, sw_cons, atomic_read(&bp->eq_spq_left));
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005351
5352 for (; sw_cons != hw_cons;
5353 sw_prod = NEXT_EQ_IDX(sw_prod), sw_cons = NEXT_EQ_IDX(sw_cons)) {
5354
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005355 elem = &bp->eq_ring[EQ_DESC(sw_cons)];
5356
Ariel Eliorfd1fc792013-01-01 05:22:33 +00005357 rc = bnx2x_iov_eq_sp_event(bp, elem);
5358 if (!rc) {
5359 DP(BNX2X_MSG_IOV, "bnx2x_iov_eq_sp_event returned %d\n",
5360 rc);
5361 goto next_spqe;
5362 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005363
Yuval Mintz86564c32013-01-23 03:21:50 +00005364 /* elem CID originates from FW; actually LE */
5365 cid = SW_CID((__force __le32)
5366 elem->message.data.cfc_del_event.cid);
5367 opcode = elem->message.opcode;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005368
5369 /* handle eq element */
5370 switch (opcode) {
Ariel Eliorfd1fc792013-01-01 05:22:33 +00005371 case EVENT_RING_OPCODE_VF_PF_CHANNEL:
Yuval Mintz370d4a22014-03-23 18:12:24 +02005372 bnx2x_vf_mbx_schedule(bp,
5373 &elem->message.data.vf_pf_event);
Ariel Eliorfd1fc792013-01-01 05:22:33 +00005374 continue;
5375
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005376 case EVENT_RING_OPCODE_STAT_QUERY:
Yuval Mintz76ca70f2014-02-12 18:19:49 +02005377 DP_AND((BNX2X_MSG_SP | BNX2X_MSG_STATS),
5378 "got statistics comp event %d\n",
5379 bp->stats_comp++);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005380 /* nothing to do with stats comp */
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00005381 goto next_spqe;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005382
5383 case EVENT_RING_OPCODE_CFC_DEL:
5384 /* handle according to cid range */
5385 /*
5386 * we may want to verify here that the bp state is
5387 * HALTING
5388 */
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00005389 DP(BNX2X_MSG_SP,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005390 "got delete ramrod for MULTI[%d]\n", cid);
Merav Sicron55c11942012-11-07 00:45:48 +00005391
5392 if (CNIC_LOADED(bp) &&
5393 !bnx2x_cnic_handle_cfc_del(bp, cid, elem))
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005394 goto next_spqe;
Merav Sicron55c11942012-11-07 00:45:48 +00005395
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005396 q_obj = bnx2x_cid_to_q_obj(bp, cid);
5397
5398 if (q_obj->complete_cmd(bp, q_obj, BNX2X_Q_CMD_CFC_DEL))
5399 break;
5400
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005401 goto next_spqe;
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00005402
5403 case EVENT_RING_OPCODE_STOP_TRAFFIC:
Merav Sicron51c1a582012-03-18 10:33:38 +00005404 DP(BNX2X_MSG_SP | BNX2X_MSG_DCB, "got STOP TRAFFIC\n");
Dmitry Kravkov6ffa39f2013-11-17 08:59:29 +02005405 bnx2x_dcbx_set_params(bp, BNX2X_DCBX_STATE_TX_PAUSED);
Dmitry Kravkov6debea82011-07-19 01:42:04 +00005406 if (f_obj->complete_cmd(bp, f_obj,
5407 BNX2X_F_CMD_TX_STOP))
5408 break;
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00005409 goto next_spqe;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005410
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00005411 case EVENT_RING_OPCODE_START_TRAFFIC:
Merav Sicron51c1a582012-03-18 10:33:38 +00005412 DP(BNX2X_MSG_SP | BNX2X_MSG_DCB, "got START TRAFFIC\n");
Dmitry Kravkov6ffa39f2013-11-17 08:59:29 +02005413 bnx2x_dcbx_set_params(bp, BNX2X_DCBX_STATE_TX_RELEASED);
Dmitry Kravkov6debea82011-07-19 01:42:04 +00005414 if (f_obj->complete_cmd(bp, f_obj,
5415 BNX2X_F_CMD_TX_START))
5416 break;
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00005417 goto next_spqe;
Merav Sicron55c11942012-11-07 00:45:48 +00005418
Barak Witkowskia3348722012-04-23 03:04:46 +00005419 case EVENT_RING_OPCODE_FUNCTION_UPDATE:
Merav Sicron55c11942012-11-07 00:45:48 +00005420 echo = elem->message.data.function_update_event.echo;
5421 if (echo == SWITCH_UPDATE) {
5422 DP(BNX2X_MSG_SP | NETIF_MSG_IFUP,
5423 "got FUNC_SWITCH_UPDATE ramrod\n");
5424 if (f_obj->complete_cmd(
5425 bp, f_obj, BNX2X_F_CMD_SWITCH_UPDATE))
5426 break;
Barak Witkowskia3348722012-04-23 03:04:46 +00005427
Merav Sicron55c11942012-11-07 00:45:48 +00005428 } else {
Yuval Mintz230bb0f2014-02-12 18:19:56 +02005429 int cmd = BNX2X_SP_RTNL_AFEX_F_UPDATE;
5430
Merav Sicron55c11942012-11-07 00:45:48 +00005431 DP(BNX2X_MSG_SP | BNX2X_MSG_MCP,
5432 "AFEX: ramrod completed FUNCTION_UPDATE\n");
5433 f_obj->complete_cmd(bp, f_obj,
5434 BNX2X_F_CMD_AFEX_UPDATE);
Barak Witkowskia3348722012-04-23 03:04:46 +00005435
Merav Sicron55c11942012-11-07 00:45:48 +00005436 /* We will perform the Queues update from
5437 * sp_rtnl task as all Queue SP operations
5438 * should run under rtnl_lock.
5439 */
Yuval Mintz230bb0f2014-02-12 18:19:56 +02005440 bnx2x_schedule_sp_rtnl(bp, cmd, 0);
Merav Sicron55c11942012-11-07 00:45:48 +00005441 }
5442
Barak Witkowskia3348722012-04-23 03:04:46 +00005443 goto next_spqe;
5444
5445 case EVENT_RING_OPCODE_AFEX_VIF_LISTS:
5446 f_obj->complete_cmd(bp, f_obj,
5447 BNX2X_F_CMD_AFEX_VIFLISTS);
5448 bnx2x_after_afex_vif_lists(bp, elem);
5449 goto next_spqe;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005450 case EVENT_RING_OPCODE_FUNCTION_START:
Merav Sicron51c1a582012-03-18 10:33:38 +00005451 DP(BNX2X_MSG_SP | NETIF_MSG_IFUP,
5452 "got FUNC_START ramrod\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005453 if (f_obj->complete_cmd(bp, f_obj, BNX2X_F_CMD_START))
5454 break;
5455
5456 goto next_spqe;
5457
5458 case EVENT_RING_OPCODE_FUNCTION_STOP:
Merav Sicron51c1a582012-03-18 10:33:38 +00005459 DP(BNX2X_MSG_SP | NETIF_MSG_IFUP,
5460 "got FUNC_STOP ramrod\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005461 if (f_obj->complete_cmd(bp, f_obj, BNX2X_F_CMD_STOP))
5462 break;
5463
5464 goto next_spqe;
Michal Kalderoneeed0182014-08-17 16:47:44 +03005465
5466 case EVENT_RING_OPCODE_SET_TIMESYNC:
5467 DP(BNX2X_MSG_SP | BNX2X_MSG_PTP,
5468 "got set_timesync ramrod completion\n");
5469 if (f_obj->complete_cmd(bp, f_obj,
5470 BNX2X_F_CMD_SET_TIMESYNC))
5471 break;
5472 goto next_spqe;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005473 }
5474
5475 switch (opcode | bp->state) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005476 case (EVENT_RING_OPCODE_RSS_UPDATE_RULES |
5477 BNX2X_STATE_OPEN):
5478 case (EVENT_RING_OPCODE_RSS_UPDATE_RULES |
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005479 BNX2X_STATE_OPENING_WAIT4_PORT):
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005480 cid = elem->message.data.eth_event.echo &
5481 BNX2X_SWCID_MASK;
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00005482 DP(BNX2X_MSG_SP, "got RSS_UPDATE ramrod. CID %d\n",
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005483 cid);
5484 rss_raw->clear_pending(rss_raw);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005485 break;
5486
5487 case (EVENT_RING_OPCODE_SET_MAC | BNX2X_STATE_OPEN):
5488 case (EVENT_RING_OPCODE_SET_MAC | BNX2X_STATE_DIAG):
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005489 case (EVENT_RING_OPCODE_SET_MAC |
5490 BNX2X_STATE_CLOSING_WAIT4_HALT):
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005491 case (EVENT_RING_OPCODE_CLASSIFICATION_RULES |
5492 BNX2X_STATE_OPEN):
5493 case (EVENT_RING_OPCODE_CLASSIFICATION_RULES |
5494 BNX2X_STATE_DIAG):
5495 case (EVENT_RING_OPCODE_CLASSIFICATION_RULES |
5496 BNX2X_STATE_CLOSING_WAIT4_HALT):
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00005497 DP(BNX2X_MSG_SP, "got (un)set mac ramrod\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005498 bnx2x_handle_classification_eqe(bp, elem);
5499 break;
5500
5501 case (EVENT_RING_OPCODE_MULTICAST_RULES |
5502 BNX2X_STATE_OPEN):
5503 case (EVENT_RING_OPCODE_MULTICAST_RULES |
5504 BNX2X_STATE_DIAG):
5505 case (EVENT_RING_OPCODE_MULTICAST_RULES |
5506 BNX2X_STATE_CLOSING_WAIT4_HALT):
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00005507 DP(BNX2X_MSG_SP, "got mcast ramrod\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005508 bnx2x_handle_mcast_eqe(bp);
5509 break;
5510
5511 case (EVENT_RING_OPCODE_FILTERS_RULES |
5512 BNX2X_STATE_OPEN):
5513 case (EVENT_RING_OPCODE_FILTERS_RULES |
5514 BNX2X_STATE_DIAG):
5515 case (EVENT_RING_OPCODE_FILTERS_RULES |
5516 BNX2X_STATE_CLOSING_WAIT4_HALT):
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00005517 DP(BNX2X_MSG_SP, "got rx_mode ramrod\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005518 bnx2x_handle_rx_mode_eqe(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005519 break;
5520 default:
5521 /* unknown event log error and continue */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005522 BNX2X_ERR("Unknown EQ event %d, bp->state 0x%x\n",
5523 elem->message.opcode, bp->state);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005524 }
5525next_spqe:
5526 spqe_cnt++;
5527 } /* for */
5528
Peter Zijlstra4e857c52014-03-17 18:06:10 +01005529 smp_mb__before_atomic();
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08005530 atomic_add(spqe_cnt, &bp->eq_spq_left);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005531
5532 bp->eq_cons = sw_cons;
5533 bp->eq_prod = sw_prod;
5534 /* Make sure that above mem writes were issued towards the memory */
5535 smp_wmb();
5536
5537 /* update producer */
5538 bnx2x_update_eq_prod(bp, bp->eq_prod);
5539}
5540
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005541static void bnx2x_sp_task(struct work_struct *work)
5542{
Eilon Greenstein1cf167f2009-01-14 21:22:18 -08005543 struct bnx2x *bp = container_of(work, struct bnx2x, sp_task.work);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005544
Ariel Eliorfd1fc792013-01-01 05:22:33 +00005545 DP(BNX2X_MSG_SP, "sp task invoked\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005546
Yuval Mintz16a5fd92013-06-02 00:06:18 +00005547 /* make sure the atomic interrupt_occurred has been written */
Ariel Eliorfd1fc792013-01-01 05:22:33 +00005548 smp_rmb();
5549 if (atomic_read(&bp->interrupt_occurred)) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005550
Ariel Eliorfd1fc792013-01-01 05:22:33 +00005551 /* what work needs to be performed? */
5552 u16 status = bnx2x_update_dsb_idx(bp);
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00005553
Ariel Eliorfd1fc792013-01-01 05:22:33 +00005554 DP(BNX2X_MSG_SP, "status %x\n", status);
5555 DP(BNX2X_MSG_SP, "setting interrupt_occurred to 0\n");
5556 atomic_set(&bp->interrupt_occurred, 0);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005557
Ariel Eliorfd1fc792013-01-01 05:22:33 +00005558 /* HW attentions */
5559 if (status & BNX2X_DEF_SB_ATT_IDX) {
5560 bnx2x_attn_int(bp);
5561 status &= ~BNX2X_DEF_SB_ATT_IDX;
Vladislav Zolotarov019dbb42011-07-19 01:43:25 +00005562 }
Merav Sicron55c11942012-11-07 00:45:48 +00005563
Ariel Eliorfd1fc792013-01-01 05:22:33 +00005564 /* SP events: STAT_QUERY and others */
5565 if (status & BNX2X_DEF_SB_IDX) {
5566 struct bnx2x_fastpath *fp = bnx2x_fcoe_fp(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005567
Ariel Eliorfd1fc792013-01-01 05:22:33 +00005568 if (FCOE_INIT(bp) &&
5569 (bnx2x_has_rx_work(fp) || bnx2x_has_tx_work(fp))) {
5570 /* Prevent local bottom-halves from running as
5571 * we are going to change the local NAPI list.
5572 */
5573 local_bh_disable();
5574 napi_schedule(&bnx2x_fcoe(bp, napi));
5575 local_bh_enable();
5576 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005577
Ariel Eliorfd1fc792013-01-01 05:22:33 +00005578 /* Handle EQ completions */
5579 bnx2x_eq_int(bp);
5580 bnx2x_ack_sb(bp, bp->igu_dsb_id, USTORM_ID,
5581 le16_to_cpu(bp->def_idx), IGU_INT_NOP, 1);
5582
5583 status &= ~BNX2X_DEF_SB_IDX;
5584 }
5585
5586 /* if status is non zero then perhaps something went wrong */
5587 if (unlikely(status))
5588 DP(BNX2X_MSG_SP,
5589 "got an unknown interrupt! (status 0x%x)\n", status);
5590
5591 /* ack status block only if something was actually handled */
5592 bnx2x_ack_sb(bp, bp->igu_dsb_id, ATTENTION_ID,
5593 le16_to_cpu(bp->def_att_idx), IGU_INT_ENABLE, 1);
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00005594 }
5595
Barak Witkowskia3348722012-04-23 03:04:46 +00005596 /* afex - poll to check if VIFSET_ACK should be sent to MFW */
5597 if (test_and_clear_bit(BNX2X_AFEX_PENDING_VIFSET_MCP_ACK,
5598 &bp->sp_state)) {
5599 bnx2x_link_report(bp);
5600 bnx2x_fw_command(bp, DRV_MSG_CODE_AFEX_VIFSET_ACK, 0);
5601 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005602}
5603
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00005604irqreturn_t bnx2x_msix_sp_int(int irq, void *dev_instance)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005605{
5606 struct net_device *dev = dev_instance;
5607 struct bnx2x *bp = netdev_priv(dev);
5608
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005609 bnx2x_ack_sb(bp, bp->igu_dsb_id, USTORM_ID, 0,
5610 IGU_INT_DISABLE, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005611
5612#ifdef BNX2X_STOP_ON_ERROR
5613 if (unlikely(bp->panic))
5614 return IRQ_HANDLED;
5615#endif
5616
Merav Sicron55c11942012-11-07 00:45:48 +00005617 if (CNIC_LOADED(bp)) {
Michael Chan993ac7b2009-10-10 13:46:56 +00005618 struct cnic_ops *c_ops;
5619
5620 rcu_read_lock();
5621 c_ops = rcu_dereference(bp->cnic_ops);
5622 if (c_ops)
5623 c_ops->cnic_handler(bp->cnic_data, NULL);
5624 rcu_read_unlock();
5625 }
Merav Sicron55c11942012-11-07 00:45:48 +00005626
Ariel Eliorfd1fc792013-01-01 05:22:33 +00005627 /* schedule sp task to perform default status block work, ack
5628 * attentions and enable interrupts.
5629 */
5630 bnx2x_schedule_sp_task(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005631
5632 return IRQ_HANDLED;
5633}
5634
5635/* end of slow path */
5636
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005637void bnx2x_drv_pulse(struct bnx2x *bp)
5638{
5639 SHMEM_WR(bp, func_mb[BP_FW_MB_IDX(bp)].drv_pulse_mb,
5640 bp->fw_drv_pulse_wr_seq);
5641}
5642
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005643static void bnx2x_timer(unsigned long data)
5644{
5645 struct bnx2x *bp = (struct bnx2x *) data;
5646
5647 if (!netif_running(bp->dev))
5648 return;
5649
Ariel Elior67c431a2013-01-01 05:22:36 +00005650 if (IS_PF(bp) &&
5651 !BP_NOMCP(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005652 int mb_idx = BP_FW_MB_IDX(bp);
Eilon Greenstein4c868662013-09-23 10:12:50 +03005653 u16 drv_pulse;
5654 u16 mcp_pulse;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005655
5656 ++bp->fw_drv_pulse_wr_seq;
5657 bp->fw_drv_pulse_wr_seq &= DRV_PULSE_SEQ_MASK;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005658 drv_pulse = bp->fw_drv_pulse_wr_seq;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005659 bnx2x_drv_pulse(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005660
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005661 mcp_pulse = (SHMEM_RD(bp, func_mb[mb_idx].mcp_pulse_mb) &
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005662 MCP_PULSE_SEQ_MASK);
5663 /* The delta between driver pulse and mcp response
Eilon Greenstein4c868662013-09-23 10:12:50 +03005664 * should not get too big. If the MFW is more than 5 pulses
5665 * behind, we should worry about it enough to generate an error
5666 * log.
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005667 */
Eilon Greenstein4c868662013-09-23 10:12:50 +03005668 if (((drv_pulse - mcp_pulse) & MCP_PULSE_SEQ_MASK) > 5)
5669 BNX2X_ERR("MFW seems hanged: drv_pulse (0x%x) != mcp_pulse (0x%x)\n",
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005670 drv_pulse, mcp_pulse);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005671 }
5672
Eilon Greensteinf34d28e2009-10-15 00:18:08 -07005673 if (bp->state == BNX2X_STATE_OPEN)
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07005674 bnx2x_stats_handle(bp, STATS_EVENT_UPDATE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005675
Ariel Eliorabc5a022013-01-01 05:22:43 +00005676 /* sample pf vf bulletin board for new posts from pf */
Yuval Mintz371734882013-06-24 11:04:10 +03005677 if (IS_VF(bp))
5678 bnx2x_timer_sriov(bp);
Ariel Elior78c3bcc2013-06-20 17:39:08 +03005679
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005680 mod_timer(&bp->timer, jiffies + bp->current_interval);
5681}
5682
5683/* end of Statistics */
5684
5685/* nic init */
5686
5687/*
5688 * nic init service functions
5689 */
5690
Eric Dumazet1191cb82012-04-27 21:39:21 +00005691static void bnx2x_fill(struct bnx2x *bp, u32 addr, int fill, u32 len)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005692{
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005693 u32 i;
5694 if (!(len%4) && !(addr%4))
5695 for (i = 0; i < len; i += 4)
5696 REG_WR(bp, addr + i, fill);
5697 else
5698 for (i = 0; i < len; i++)
5699 REG_WR8(bp, addr + i, fill);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005700}
5701
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005702/* helper: writes FP SP data to FW - data_size in dwords */
Eric Dumazet1191cb82012-04-27 21:39:21 +00005703static void bnx2x_wr_fp_sb_data(struct bnx2x *bp,
5704 int fw_sb_id,
5705 u32 *sb_data_p,
5706 u32 data_size)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005707{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005708 int index;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005709 for (index = 0; index < data_size; index++)
5710 REG_WR(bp, BAR_CSTRORM_INTMEM +
5711 CSTORM_STATUS_BLOCK_DATA_OFFSET(fw_sb_id) +
5712 sizeof(u32)*index,
5713 *(sb_data_p + index));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005714}
5715
Eric Dumazet1191cb82012-04-27 21:39:21 +00005716static void bnx2x_zero_fp_sb(struct bnx2x *bp, int fw_sb_id)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005717{
5718 u32 *sb_data_p;
5719 u32 data_size = 0;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005720 struct hc_status_block_data_e2 sb_data_e2;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005721 struct hc_status_block_data_e1x sb_data_e1x;
5722
5723 /* disable the function first */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005724 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005725 memset(&sb_data_e2, 0, sizeof(struct hc_status_block_data_e2));
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005726 sb_data_e2.common.state = SB_DISABLED;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005727 sb_data_e2.common.p_func.vf_valid = false;
5728 sb_data_p = (u32 *)&sb_data_e2;
5729 data_size = sizeof(struct hc_status_block_data_e2)/sizeof(u32);
5730 } else {
5731 memset(&sb_data_e1x, 0,
5732 sizeof(struct hc_status_block_data_e1x));
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005733 sb_data_e1x.common.state = SB_DISABLED;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005734 sb_data_e1x.common.p_func.vf_valid = false;
5735 sb_data_p = (u32 *)&sb_data_e1x;
5736 data_size = sizeof(struct hc_status_block_data_e1x)/sizeof(u32);
5737 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005738 bnx2x_wr_fp_sb_data(bp, fw_sb_id, sb_data_p, data_size);
5739
5740 bnx2x_fill(bp, BAR_CSTRORM_INTMEM +
5741 CSTORM_STATUS_BLOCK_OFFSET(fw_sb_id), 0,
5742 CSTORM_STATUS_BLOCK_SIZE);
5743 bnx2x_fill(bp, BAR_CSTRORM_INTMEM +
5744 CSTORM_SYNC_BLOCK_OFFSET(fw_sb_id), 0,
5745 CSTORM_SYNC_BLOCK_SIZE);
5746}
5747
5748/* helper: writes SP SB data to FW */
Eric Dumazet1191cb82012-04-27 21:39:21 +00005749static void bnx2x_wr_sp_sb_data(struct bnx2x *bp,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005750 struct hc_sp_status_block_data *sp_sb_data)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005751{
5752 int func = BP_FUNC(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005753 int i;
5754 for (i = 0; i < sizeof(struct hc_sp_status_block_data)/sizeof(u32); i++)
5755 REG_WR(bp, BAR_CSTRORM_INTMEM +
5756 CSTORM_SP_STATUS_BLOCK_DATA_OFFSET(func) +
5757 i*sizeof(u32),
5758 *((u32 *)sp_sb_data + i));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005759}
5760
Eric Dumazet1191cb82012-04-27 21:39:21 +00005761static void bnx2x_zero_sp_sb(struct bnx2x *bp)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005762{
5763 int func = BP_FUNC(bp);
5764 struct hc_sp_status_block_data sp_sb_data;
5765 memset(&sp_sb_data, 0, sizeof(struct hc_sp_status_block_data));
5766
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005767 sp_sb_data.state = SB_DISABLED;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005768 sp_sb_data.p_func.vf_valid = false;
5769
5770 bnx2x_wr_sp_sb_data(bp, &sp_sb_data);
5771
5772 bnx2x_fill(bp, BAR_CSTRORM_INTMEM +
5773 CSTORM_SP_STATUS_BLOCK_OFFSET(func), 0,
5774 CSTORM_SP_STATUS_BLOCK_SIZE);
5775 bnx2x_fill(bp, BAR_CSTRORM_INTMEM +
5776 CSTORM_SP_SYNC_BLOCK_OFFSET(func), 0,
5777 CSTORM_SP_SYNC_BLOCK_SIZE);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005778}
5779
Eric Dumazet1191cb82012-04-27 21:39:21 +00005780static void bnx2x_setup_ndsb_state_machine(struct hc_status_block_sm *hc_sm,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005781 int igu_sb_id, int igu_seg_id)
5782{
5783 hc_sm->igu_sb_id = igu_sb_id;
5784 hc_sm->igu_seg_id = igu_seg_id;
5785 hc_sm->timer_value = 0xFF;
5786 hc_sm->time_to_expire = 0xFFFFFFFF;
5787}
5788
David S. Miller8decf862011-09-22 03:23:13 -04005789/* allocates state machine ids. */
Eric Dumazet1191cb82012-04-27 21:39:21 +00005790static void bnx2x_map_sb_state_machines(struct hc_index_data *index_data)
David S. Miller8decf862011-09-22 03:23:13 -04005791{
5792 /* zero out state machine indices */
5793 /* rx indices */
5794 index_data[HC_INDEX_ETH_RX_CQ_CONS].flags &= ~HC_INDEX_DATA_SM_ID;
5795
5796 /* tx indices */
5797 index_data[HC_INDEX_OOO_TX_CQ_CONS].flags &= ~HC_INDEX_DATA_SM_ID;
5798 index_data[HC_INDEX_ETH_TX_CQ_CONS_COS0].flags &= ~HC_INDEX_DATA_SM_ID;
5799 index_data[HC_INDEX_ETH_TX_CQ_CONS_COS1].flags &= ~HC_INDEX_DATA_SM_ID;
5800 index_data[HC_INDEX_ETH_TX_CQ_CONS_COS2].flags &= ~HC_INDEX_DATA_SM_ID;
5801
5802 /* map indices */
5803 /* rx indices */
5804 index_data[HC_INDEX_ETH_RX_CQ_CONS].flags |=
5805 SM_RX_ID << HC_INDEX_DATA_SM_ID_SHIFT;
5806
5807 /* tx indices */
5808 index_data[HC_INDEX_OOO_TX_CQ_CONS].flags |=
5809 SM_TX_ID << HC_INDEX_DATA_SM_ID_SHIFT;
5810 index_data[HC_INDEX_ETH_TX_CQ_CONS_COS0].flags |=
5811 SM_TX_ID << HC_INDEX_DATA_SM_ID_SHIFT;
5812 index_data[HC_INDEX_ETH_TX_CQ_CONS_COS1].flags |=
5813 SM_TX_ID << HC_INDEX_DATA_SM_ID_SHIFT;
5814 index_data[HC_INDEX_ETH_TX_CQ_CONS_COS2].flags |=
5815 SM_TX_ID << HC_INDEX_DATA_SM_ID_SHIFT;
5816}
5817
Ariel Eliorb93288d2013-01-01 05:22:35 +00005818void bnx2x_init_sb(struct bnx2x *bp, dma_addr_t mapping, int vfid,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005819 u8 vf_valid, int fw_sb_id, int igu_sb_id)
5820{
5821 int igu_seg_id;
5822
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005823 struct hc_status_block_data_e2 sb_data_e2;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005824 struct hc_status_block_data_e1x sb_data_e1x;
5825 struct hc_status_block_sm *hc_sm_p;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005826 int data_size;
5827 u32 *sb_data_p;
5828
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005829 if (CHIP_INT_MODE_IS_BC(bp))
5830 igu_seg_id = HC_SEG_ACCESS_NORM;
5831 else
5832 igu_seg_id = IGU_SEG_ACCESS_NORM;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005833
5834 bnx2x_zero_fp_sb(bp, fw_sb_id);
5835
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005836 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005837 memset(&sb_data_e2, 0, sizeof(struct hc_status_block_data_e2));
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005838 sb_data_e2.common.state = SB_ENABLED;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005839 sb_data_e2.common.p_func.pf_id = BP_FUNC(bp);
5840 sb_data_e2.common.p_func.vf_id = vfid;
5841 sb_data_e2.common.p_func.vf_valid = vf_valid;
5842 sb_data_e2.common.p_func.vnic_id = BP_VN(bp);
5843 sb_data_e2.common.same_igu_sb_1b = true;
5844 sb_data_e2.common.host_sb_addr.hi = U64_HI(mapping);
5845 sb_data_e2.common.host_sb_addr.lo = U64_LO(mapping);
5846 hc_sm_p = sb_data_e2.common.state_machine;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005847 sb_data_p = (u32 *)&sb_data_e2;
5848 data_size = sizeof(struct hc_status_block_data_e2)/sizeof(u32);
David S. Miller8decf862011-09-22 03:23:13 -04005849 bnx2x_map_sb_state_machines(sb_data_e2.index_data);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005850 } else {
5851 memset(&sb_data_e1x, 0,
5852 sizeof(struct hc_status_block_data_e1x));
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005853 sb_data_e1x.common.state = SB_ENABLED;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005854 sb_data_e1x.common.p_func.pf_id = BP_FUNC(bp);
5855 sb_data_e1x.common.p_func.vf_id = 0xff;
5856 sb_data_e1x.common.p_func.vf_valid = false;
5857 sb_data_e1x.common.p_func.vnic_id = BP_VN(bp);
5858 sb_data_e1x.common.same_igu_sb_1b = true;
5859 sb_data_e1x.common.host_sb_addr.hi = U64_HI(mapping);
5860 sb_data_e1x.common.host_sb_addr.lo = U64_LO(mapping);
5861 hc_sm_p = sb_data_e1x.common.state_machine;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005862 sb_data_p = (u32 *)&sb_data_e1x;
5863 data_size = sizeof(struct hc_status_block_data_e1x)/sizeof(u32);
David S. Miller8decf862011-09-22 03:23:13 -04005864 bnx2x_map_sb_state_machines(sb_data_e1x.index_data);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005865 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005866
5867 bnx2x_setup_ndsb_state_machine(&hc_sm_p[SM_RX_ID],
5868 igu_sb_id, igu_seg_id);
5869 bnx2x_setup_ndsb_state_machine(&hc_sm_p[SM_TX_ID],
5870 igu_sb_id, igu_seg_id);
5871
Merav Sicron51c1a582012-03-18 10:33:38 +00005872 DP(NETIF_MSG_IFUP, "Init FW SB %d\n", fw_sb_id);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005873
Yuval Mintz86564c32013-01-23 03:21:50 +00005874 /* write indices to HW - PCI guarantees endianity of regpairs */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005875 bnx2x_wr_fp_sb_data(bp, fw_sb_id, sb_data_p, data_size);
5876}
5877
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005878static void bnx2x_update_coalesce_sb(struct bnx2x *bp, u8 fw_sb_id,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005879 u16 tx_usec, u16 rx_usec)
5880{
Ariel Elior6383c0b2011-07-14 08:31:57 +00005881 bnx2x_update_coalesce_sb_index(bp, fw_sb_id, HC_INDEX_ETH_RX_CQ_CONS,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005882 false, rx_usec);
Ariel Elior6383c0b2011-07-14 08:31:57 +00005883 bnx2x_update_coalesce_sb_index(bp, fw_sb_id,
5884 HC_INDEX_ETH_TX_CQ_CONS_COS0, false,
5885 tx_usec);
5886 bnx2x_update_coalesce_sb_index(bp, fw_sb_id,
5887 HC_INDEX_ETH_TX_CQ_CONS_COS1, false,
5888 tx_usec);
5889 bnx2x_update_coalesce_sb_index(bp, fw_sb_id,
5890 HC_INDEX_ETH_TX_CQ_CONS_COS2, false,
5891 tx_usec);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005892}
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005893
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005894static void bnx2x_init_def_sb(struct bnx2x *bp)
5895{
5896 struct host_sp_status_block *def_sb = bp->def_status_blk;
5897 dma_addr_t mapping = bp->def_status_blk_mapping;
5898 int igu_sp_sb_index;
5899 int igu_seg_id;
5900 int port = BP_PORT(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005901 int func = BP_FUNC(bp);
David S. Miller88c51002011-10-07 13:38:43 -04005902 int reg_offset, reg_offset_en5;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005903 u64 section;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005904 int index;
5905 struct hc_sp_status_block_data sp_sb_data;
5906 memset(&sp_sb_data, 0, sizeof(struct hc_sp_status_block_data));
5907
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005908 if (CHIP_INT_MODE_IS_BC(bp)) {
5909 igu_sp_sb_index = DEF_SB_IGU_ID;
5910 igu_seg_id = HC_SEG_ACCESS_DEF;
5911 } else {
5912 igu_sp_sb_index = bp->igu_dsb_id;
5913 igu_seg_id = IGU_SEG_ACCESS_DEF;
5914 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005915
5916 /* ATTN */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005917 section = ((u64)mapping) + offsetof(struct host_sp_status_block,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005918 atten_status_block);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005919 def_sb->atten_status_block.status_block_id = igu_sp_sb_index;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005920
Eliezer Tamir49d66772008-02-28 11:53:13 -08005921 bp->attn_state = 0;
5922
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005923 reg_offset = (port ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_0 :
5924 MISC_REG_AEU_ENABLE1_FUNC_0_OUT_0);
David S. Miller88c51002011-10-07 13:38:43 -04005925 reg_offset_en5 = (port ? MISC_REG_AEU_ENABLE5_FUNC_1_OUT_0 :
5926 MISC_REG_AEU_ENABLE5_FUNC_0_OUT_0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005927 for (index = 0; index < MAX_DYNAMIC_ATTN_GRPS; index++) {
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005928 int sindex;
5929 /* take care of sig[0]..sig[4] */
5930 for (sindex = 0; sindex < 4; sindex++)
5931 bp->attn_group[index].sig[sindex] =
5932 REG_RD(bp, reg_offset + sindex*0x4 + 0x10*index);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005933
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005934 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005935 /*
5936 * enable5 is separate from the rest of the registers,
5937 * and therefore the address skip is 4
5938 * and not 16 between the different groups
5939 */
5940 bp->attn_group[index].sig[4] = REG_RD(bp,
David S. Miller88c51002011-10-07 13:38:43 -04005941 reg_offset_en5 + 0x4*index);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005942 else
5943 bp->attn_group[index].sig[4] = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005944 }
5945
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005946 if (bp->common.int_block == INT_BLOCK_HC) {
5947 reg_offset = (port ? HC_REG_ATTN_MSG1_ADDR_L :
5948 HC_REG_ATTN_MSG0_ADDR_L);
5949
5950 REG_WR(bp, reg_offset, U64_LO(section));
5951 REG_WR(bp, reg_offset + 4, U64_HI(section));
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005952 } else if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005953 REG_WR(bp, IGU_REG_ATTN_MSG_ADDR_L, U64_LO(section));
5954 REG_WR(bp, IGU_REG_ATTN_MSG_ADDR_H, U64_HI(section));
5955 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005956
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005957 section = ((u64)mapping) + offsetof(struct host_sp_status_block,
5958 sp_sb);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005959
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005960 bnx2x_zero_sp_sb(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005961
Yuval Mintz86564c32013-01-23 03:21:50 +00005962 /* PCI guarantees endianity of regpairs */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005963 sp_sb_data.state = SB_ENABLED;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005964 sp_sb_data.host_sb_addr.lo = U64_LO(section);
5965 sp_sb_data.host_sb_addr.hi = U64_HI(section);
5966 sp_sb_data.igu_sb_id = igu_sp_sb_index;
5967 sp_sb_data.igu_seg_id = igu_seg_id;
5968 sp_sb_data.p_func.pf_id = func;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005969 sp_sb_data.p_func.vnic_id = BP_VN(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005970 sp_sb_data.p_func.vf_id = 0xff;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005971
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005972 bnx2x_wr_sp_sb_data(bp, &sp_sb_data);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005973
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005974 bnx2x_ack_sb(bp, bp->igu_dsb_id, USTORM_ID, 0, IGU_INT_ENABLE, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005975}
5976
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00005977void bnx2x_update_coalesce(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005978{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005979 int i;
5980
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00005981 for_each_eth_queue(bp, i)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005982 bnx2x_update_coalesce_sb(bp, bp->fp[i].fw_sb_id,
Ariel Elior423cfa7e2011-03-14 13:43:22 -07005983 bp->tx_ticks, bp->rx_ticks);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005984}
5985
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005986static void bnx2x_init_sp_ring(struct bnx2x *bp)
5987{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005988 spin_lock_init(&bp->spq_lock);
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08005989 atomic_set(&bp->cq_spq_left, MAX_SPQ_PENDING);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005990
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005991 bp->spq_prod_idx = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005992 bp->dsb_sp_prod = BNX2X_SP_DSB_INDEX;
5993 bp->spq_prod_bd = bp->spq;
5994 bp->spq_last_bd = bp->spq_prod_bd + MAX_SP_DESC_CNT;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005995}
5996
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005997static void bnx2x_init_eq_ring(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005998{
5999 int i;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006000 for (i = 1; i <= NUM_EQ_PAGES; i++) {
6001 union event_ring_elem *elem =
6002 &bp->eq_ring[EQ_DESC_CNT_PAGE * i - 1];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006003
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006004 elem->next_page.addr.hi =
6005 cpu_to_le32(U64_HI(bp->eq_mapping +
6006 BCM_PAGE_SIZE * (i % NUM_EQ_PAGES)));
6007 elem->next_page.addr.lo =
6008 cpu_to_le32(U64_LO(bp->eq_mapping +
6009 BCM_PAGE_SIZE*(i % NUM_EQ_PAGES)));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006010 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006011 bp->eq_cons = 0;
6012 bp->eq_prod = NUM_EQ_DESC;
6013 bp->eq_cons_sb = BNX2X_EQ_INDEX;
Yuval Mintz16a5fd92013-06-02 00:06:18 +00006014 /* we want a warning message before it gets wrought... */
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08006015 atomic_set(&bp->eq_spq_left,
6016 min_t(int, MAX_SP_DESC_CNT - MAX_SPQ_PENDING, NUM_EQ_DESC) - 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006017}
6018
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006019/* called with netif_addr_lock_bh() */
stephen hemmingera8f47eb2014-01-09 22:20:11 -08006020static int bnx2x_set_q_rx_mode(struct bnx2x *bp, u8 cl_id,
6021 unsigned long rx_mode_flags,
6022 unsigned long rx_accept_flags,
6023 unsigned long tx_accept_flags,
6024 unsigned long ramrod_flags)
Tom Herbertab532cf2011-02-16 10:27:02 +00006025{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006026 struct bnx2x_rx_mode_ramrod_params ramrod_param;
6027 int rc;
Tom Herbertab532cf2011-02-16 10:27:02 +00006028
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006029 memset(&ramrod_param, 0, sizeof(ramrod_param));
Tom Herbertab532cf2011-02-16 10:27:02 +00006030
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006031 /* Prepare ramrod parameters */
6032 ramrod_param.cid = 0;
6033 ramrod_param.cl_id = cl_id;
6034 ramrod_param.rx_mode_obj = &bp->rx_mode_obj;
6035 ramrod_param.func_id = BP_FUNC(bp);
6036
6037 ramrod_param.pstate = &bp->sp_state;
6038 ramrod_param.state = BNX2X_FILTER_RX_MODE_PENDING;
6039
6040 ramrod_param.rdata = bnx2x_sp(bp, rx_mode_rdata);
6041 ramrod_param.rdata_mapping = bnx2x_sp_mapping(bp, rx_mode_rdata);
6042
6043 set_bit(BNX2X_FILTER_RX_MODE_PENDING, &bp->sp_state);
6044
6045 ramrod_param.ramrod_flags = ramrod_flags;
6046 ramrod_param.rx_mode_flags = rx_mode_flags;
6047
6048 ramrod_param.rx_accept_flags = rx_accept_flags;
6049 ramrod_param.tx_accept_flags = tx_accept_flags;
6050
6051 rc = bnx2x_config_rx_mode(bp, &ramrod_param);
6052 if (rc < 0) {
6053 BNX2X_ERR("Set rx_mode %d failed\n", bp->rx_mode);
Yuval Mintz924d75a2013-01-23 03:21:44 +00006054 return rc;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006055 }
Yuval Mintz924d75a2013-01-23 03:21:44 +00006056
6057 return 0;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006058}
6059
Yuval Mintz86564c32013-01-23 03:21:50 +00006060static int bnx2x_fill_accept_flags(struct bnx2x *bp, u32 rx_mode,
6061 unsigned long *rx_accept_flags,
6062 unsigned long *tx_accept_flags)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006063{
Yuval Mintz924d75a2013-01-23 03:21:44 +00006064 /* Clear the flags first */
6065 *rx_accept_flags = 0;
6066 *tx_accept_flags = 0;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006067
Yuval Mintz924d75a2013-01-23 03:21:44 +00006068 switch (rx_mode) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006069 case BNX2X_RX_MODE_NONE:
6070 /*
6071 * 'drop all' supersedes any accept flags that may have been
6072 * passed to the function.
6073 */
6074 break;
6075 case BNX2X_RX_MODE_NORMAL:
Yuval Mintz924d75a2013-01-23 03:21:44 +00006076 __set_bit(BNX2X_ACCEPT_UNICAST, rx_accept_flags);
6077 __set_bit(BNX2X_ACCEPT_MULTICAST, rx_accept_flags);
6078 __set_bit(BNX2X_ACCEPT_BROADCAST, rx_accept_flags);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006079
6080 /* internal switching mode */
Yuval Mintz924d75a2013-01-23 03:21:44 +00006081 __set_bit(BNX2X_ACCEPT_UNICAST, tx_accept_flags);
6082 __set_bit(BNX2X_ACCEPT_MULTICAST, tx_accept_flags);
6083 __set_bit(BNX2X_ACCEPT_BROADCAST, tx_accept_flags);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006084
6085 break;
6086 case BNX2X_RX_MODE_ALLMULTI:
Yuval Mintz924d75a2013-01-23 03:21:44 +00006087 __set_bit(BNX2X_ACCEPT_UNICAST, rx_accept_flags);
6088 __set_bit(BNX2X_ACCEPT_ALL_MULTICAST, rx_accept_flags);
6089 __set_bit(BNX2X_ACCEPT_BROADCAST, rx_accept_flags);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006090
6091 /* internal switching mode */
Yuval Mintz924d75a2013-01-23 03:21:44 +00006092 __set_bit(BNX2X_ACCEPT_UNICAST, tx_accept_flags);
6093 __set_bit(BNX2X_ACCEPT_ALL_MULTICAST, tx_accept_flags);
6094 __set_bit(BNX2X_ACCEPT_BROADCAST, tx_accept_flags);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006095
6096 break;
6097 case BNX2X_RX_MODE_PROMISC:
Yuval Mintz16a5fd92013-06-02 00:06:18 +00006098 /* According to definition of SI mode, iface in promisc mode
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006099 * should receive matched and unmatched (in resolution of port)
6100 * unicast packets.
6101 */
Yuval Mintz924d75a2013-01-23 03:21:44 +00006102 __set_bit(BNX2X_ACCEPT_UNMATCHED, rx_accept_flags);
6103 __set_bit(BNX2X_ACCEPT_UNICAST, rx_accept_flags);
6104 __set_bit(BNX2X_ACCEPT_ALL_MULTICAST, rx_accept_flags);
6105 __set_bit(BNX2X_ACCEPT_BROADCAST, rx_accept_flags);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006106
6107 /* internal switching mode */
Yuval Mintz924d75a2013-01-23 03:21:44 +00006108 __set_bit(BNX2X_ACCEPT_ALL_MULTICAST, tx_accept_flags);
6109 __set_bit(BNX2X_ACCEPT_BROADCAST, tx_accept_flags);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006110
6111 if (IS_MF_SI(bp))
Yuval Mintz924d75a2013-01-23 03:21:44 +00006112 __set_bit(BNX2X_ACCEPT_ALL_UNICAST, tx_accept_flags);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006113 else
Yuval Mintz924d75a2013-01-23 03:21:44 +00006114 __set_bit(BNX2X_ACCEPT_UNICAST, tx_accept_flags);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006115
6116 break;
6117 default:
Yuval Mintz924d75a2013-01-23 03:21:44 +00006118 BNX2X_ERR("Unknown rx_mode: %d\n", rx_mode);
6119 return -EINVAL;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006120 }
6121
Yuval Mintz924d75a2013-01-23 03:21:44 +00006122 /* Set ACCEPT_ANY_VLAN as we do not enable filtering by VLAN */
Yuval Mintz0c23ad32014-08-17 16:47:45 +03006123 if (rx_mode != BNX2X_RX_MODE_NONE) {
Yuval Mintz924d75a2013-01-23 03:21:44 +00006124 __set_bit(BNX2X_ACCEPT_ANY_VLAN, rx_accept_flags);
6125 __set_bit(BNX2X_ACCEPT_ANY_VLAN, tx_accept_flags);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006126 }
6127
Yuval Mintz924d75a2013-01-23 03:21:44 +00006128 return 0;
6129}
6130
6131/* called with netif_addr_lock_bh() */
stephen hemmingera8f47eb2014-01-09 22:20:11 -08006132static int bnx2x_set_storm_rx_mode(struct bnx2x *bp)
Yuval Mintz924d75a2013-01-23 03:21:44 +00006133{
6134 unsigned long rx_mode_flags = 0, ramrod_flags = 0;
6135 unsigned long rx_accept_flags = 0, tx_accept_flags = 0;
6136 int rc;
6137
6138 if (!NO_FCOE(bp))
6139 /* Configure rx_mode of FCoE Queue */
6140 __set_bit(BNX2X_RX_MODE_FCOE_ETH, &rx_mode_flags);
6141
6142 rc = bnx2x_fill_accept_flags(bp, bp->rx_mode, &rx_accept_flags,
6143 &tx_accept_flags);
6144 if (rc)
6145 return rc;
6146
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006147 __set_bit(RAMROD_RX, &ramrod_flags);
6148 __set_bit(RAMROD_TX, &ramrod_flags);
6149
Yuval Mintz924d75a2013-01-23 03:21:44 +00006150 return bnx2x_set_q_rx_mode(bp, bp->fp->cl_id, rx_mode_flags,
6151 rx_accept_flags, tx_accept_flags,
6152 ramrod_flags);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006153}
6154
Eilon Greenstein471de712008-08-13 15:49:35 -07006155static void bnx2x_init_internal_common(struct bnx2x *bp)
6156{
6157 int i;
6158
6159 /* Zero this manually as its initialization is
6160 currently missing in the initTool */
6161 for (i = 0; i < (USTORM_AGG_DATA_SIZE >> 2); i++)
6162 REG_WR(bp, BAR_USTRORM_INTMEM +
6163 USTORM_AGG_DATA_OFFSET + i * 4, 0);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006164 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006165 REG_WR8(bp, BAR_CSTRORM_INTMEM + CSTORM_IGU_MODE_OFFSET,
6166 CHIP_INT_MODE_IS_BC(bp) ?
6167 HC_IGU_BC_MODE : HC_IGU_NBC_MODE);
6168 }
Eilon Greenstein471de712008-08-13 15:49:35 -07006169}
6170
Eilon Greenstein471de712008-08-13 15:49:35 -07006171static void bnx2x_init_internal(struct bnx2x *bp, u32 load_code)
6172{
6173 switch (load_code) {
6174 case FW_MSG_CODE_DRV_LOAD_COMMON:
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006175 case FW_MSG_CODE_DRV_LOAD_COMMON_CHIP:
Eilon Greenstein471de712008-08-13 15:49:35 -07006176 bnx2x_init_internal_common(bp);
6177 /* no break */
6178
6179 case FW_MSG_CODE_DRV_LOAD_PORT:
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006180 /* nothing to do */
Eilon Greenstein471de712008-08-13 15:49:35 -07006181 /* no break */
6182
6183 case FW_MSG_CODE_DRV_LOAD_FUNCTION:
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006184 /* internal memory per function is
6185 initialized inside bnx2x_pf_init */
Eilon Greenstein471de712008-08-13 15:49:35 -07006186 break;
6187
6188 default:
6189 BNX2X_ERR("Unknown load_code (0x%x) from MCP\n", load_code);
6190 break;
6191 }
6192}
6193
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006194static inline u8 bnx2x_fp_igu_sb_id(struct bnx2x_fastpath *fp)
6195{
Merav Sicron55c11942012-11-07 00:45:48 +00006196 return fp->bp->igu_base_sb + fp->index + CNIC_SUPPORT(fp->bp);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006197}
6198
6199static inline u8 bnx2x_fp_fw_sb_id(struct bnx2x_fastpath *fp)
6200{
Merav Sicron55c11942012-11-07 00:45:48 +00006201 return fp->bp->base_fw_ndsb + fp->index + CNIC_SUPPORT(fp->bp);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006202}
6203
Eric Dumazet1191cb82012-04-27 21:39:21 +00006204static u8 bnx2x_fp_cl_id(struct bnx2x_fastpath *fp)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006205{
6206 if (CHIP_IS_E1x(fp->bp))
6207 return BP_L_ID(fp->bp) + fp->index;
6208 else /* We want Client ID to be the same as IGU SB ID for 57712 */
6209 return bnx2x_fp_igu_sb_id(fp);
6210}
6211
Ariel Elior6383c0b2011-07-14 08:31:57 +00006212static void bnx2x_init_eth_fp(struct bnx2x *bp, int fp_idx)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006213{
6214 struct bnx2x_fastpath *fp = &bp->fp[fp_idx];
Ariel Elior6383c0b2011-07-14 08:31:57 +00006215 u8 cos;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006216 unsigned long q_type = 0;
Ariel Elior6383c0b2011-07-14 08:31:57 +00006217 u32 cids[BNX2X_MULTI_TX_COS] = { 0 };
Dmitry Kravkovf233caf2011-11-13 04:34:22 +00006218 fp->rx_queue = fp_idx;
Dmitry Kravkovb3b83c32011-05-04 23:50:33 +00006219 fp->cid = fp_idx;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006220 fp->cl_id = bnx2x_fp_cl_id(fp);
6221 fp->fw_sb_id = bnx2x_fp_fw_sb_id(fp);
6222 fp->igu_sb_id = bnx2x_fp_igu_sb_id(fp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006223 /* qZone id equals to FW (per path) client id */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006224 fp->cl_qzone_id = bnx2x_fp_qzone_id(fp);
6225
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006226 /* init shortcut */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006227 fp->ustorm_rx_prods_offset = bnx2x_rx_ustorm_prods_offset(fp);
Ariel Elior7a752992012-01-26 06:01:53 +00006228
Yuval Mintz16a5fd92013-06-02 00:06:18 +00006229 /* Setup SB indices */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006230 fp->rx_cons_sb = BNX2X_RX_SB_INDEX;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006231
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006232 /* Configure Queue State object */
6233 __set_bit(BNX2X_Q_TYPE_HAS_RX, &q_type);
6234 __set_bit(BNX2X_Q_TYPE_HAS_TX, &q_type);
Ariel Elior6383c0b2011-07-14 08:31:57 +00006235
6236 BUG_ON(fp->max_cos > BNX2X_MULTI_TX_COS);
6237
6238 /* init tx data */
6239 for_each_cos_in_tx_queue(fp, cos) {
Merav Sicron65565882012-06-19 07:48:26 +00006240 bnx2x_init_txdata(bp, fp->txdata_ptr[cos],
6241 CID_COS_TO_TX_ONLY_CID(fp->cid, cos, bp),
6242 FP_COS_TO_TXQ(fp, cos, bp),
6243 BNX2X_TX_SB_INDEX_BASE + cos, fp);
6244 cids[cos] = fp->txdata_ptr[cos]->cid;
Ariel Elior6383c0b2011-07-14 08:31:57 +00006245 }
6246
Ariel Eliorad5afc82013-01-01 05:22:26 +00006247 /* nothing more for vf to do here */
6248 if (IS_VF(bp))
6249 return;
6250
6251 bnx2x_init_sb(bp, fp->status_blk_mapping, BNX2X_VF_ID_INVALID, false,
6252 fp->fw_sb_id, fp->igu_sb_id);
6253 bnx2x_update_fpsb_idx(fp);
Barak Witkowski15192a82012-06-19 07:48:28 +00006254 bnx2x_init_queue_obj(bp, &bnx2x_sp_obj(bp, fp).q_obj, fp->cl_id, cids,
6255 fp->max_cos, BP_FUNC(bp), bnx2x_sp(bp, q_rdata),
Ariel Elior6383c0b2011-07-14 08:31:57 +00006256 bnx2x_sp_mapping(bp, q_rdata), q_type);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006257
6258 /**
6259 * Configure classification DBs: Always enable Tx switching
6260 */
6261 bnx2x_init_vlan_mac_fp_objs(fp, BNX2X_OBJ_TYPE_RX_TX);
6262
Ariel Eliorad5afc82013-01-01 05:22:26 +00006263 DP(NETIF_MSG_IFUP,
6264 "queue[%d]: bnx2x_init_sb(%p,%p) cl_id %d fw_sb %d igu_sb %d\n",
6265 fp_idx, bp, fp->status_blk.e2_sb, fp->cl_id, fp->fw_sb_id,
6266 fp->igu_sb_id);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006267}
6268
Eric Dumazet1191cb82012-04-27 21:39:21 +00006269static void bnx2x_init_tx_ring_one(struct bnx2x_fp_txdata *txdata)
6270{
6271 int i;
6272
6273 for (i = 1; i <= NUM_TX_RINGS; i++) {
6274 struct eth_tx_next_bd *tx_next_bd =
6275 &txdata->tx_desc_ring[TX_DESC_CNT * i - 1].next_bd;
6276
6277 tx_next_bd->addr_hi =
6278 cpu_to_le32(U64_HI(txdata->tx_desc_mapping +
6279 BCM_PAGE_SIZE*(i % NUM_TX_RINGS)));
6280 tx_next_bd->addr_lo =
6281 cpu_to_le32(U64_LO(txdata->tx_desc_mapping +
6282 BCM_PAGE_SIZE*(i % NUM_TX_RINGS)));
6283 }
6284
Yuval Mintz639d65b2013-06-02 00:06:21 +00006285 *txdata->tx_cons_sb = cpu_to_le16(0);
6286
Eric Dumazet1191cb82012-04-27 21:39:21 +00006287 SET_FLAG(txdata->tx_db.data.header.header, DOORBELL_HDR_DB_TYPE, 1);
6288 txdata->tx_db.data.zero_fill1 = 0;
6289 txdata->tx_db.data.prod = 0;
6290
6291 txdata->tx_pkt_prod = 0;
6292 txdata->tx_pkt_cons = 0;
6293 txdata->tx_bd_prod = 0;
6294 txdata->tx_bd_cons = 0;
6295 txdata->tx_pkt = 0;
6296}
6297
Merav Sicron55c11942012-11-07 00:45:48 +00006298static void bnx2x_init_tx_rings_cnic(struct bnx2x *bp)
6299{
6300 int i;
6301
6302 for_each_tx_queue_cnic(bp, i)
6303 bnx2x_init_tx_ring_one(bp->fp[i].txdata_ptr[0]);
6304}
Yuval Mintzd76a6112013-06-02 00:06:17 +00006305
Eric Dumazet1191cb82012-04-27 21:39:21 +00006306static void bnx2x_init_tx_rings(struct bnx2x *bp)
6307{
6308 int i;
6309 u8 cos;
6310
Merav Sicron55c11942012-11-07 00:45:48 +00006311 for_each_eth_queue(bp, i)
Eric Dumazet1191cb82012-04-27 21:39:21 +00006312 for_each_cos_in_tx_queue(&bp->fp[i], cos)
Merav Sicron65565882012-06-19 07:48:26 +00006313 bnx2x_init_tx_ring_one(bp->fp[i].txdata_ptr[cos]);
Eric Dumazet1191cb82012-04-27 21:39:21 +00006314}
6315
stephen hemmingera8f47eb2014-01-09 22:20:11 -08006316static void bnx2x_init_fcoe_fp(struct bnx2x *bp)
6317{
6318 struct bnx2x_fastpath *fp = bnx2x_fcoe_fp(bp);
6319 unsigned long q_type = 0;
6320
6321 bnx2x_fcoe(bp, rx_queue) = BNX2X_NUM_ETH_QUEUES(bp);
6322 bnx2x_fcoe(bp, cl_id) = bnx2x_cnic_eth_cl_id(bp,
6323 BNX2X_FCOE_ETH_CL_ID_IDX);
6324 bnx2x_fcoe(bp, cid) = BNX2X_FCOE_ETH_CID(bp);
6325 bnx2x_fcoe(bp, fw_sb_id) = DEF_SB_ID;
6326 bnx2x_fcoe(bp, igu_sb_id) = bp->igu_dsb_id;
6327 bnx2x_fcoe(bp, rx_cons_sb) = BNX2X_FCOE_L2_RX_INDEX;
6328 bnx2x_init_txdata(bp, bnx2x_fcoe(bp, txdata_ptr[0]),
6329 fp->cid, FCOE_TXQ_IDX(bp), BNX2X_FCOE_L2_TX_INDEX,
6330 fp);
6331
6332 DP(NETIF_MSG_IFUP, "created fcoe tx data (fp index %d)\n", fp->index);
6333
6334 /* qZone id equals to FW (per path) client id */
6335 bnx2x_fcoe(bp, cl_qzone_id) = bnx2x_fp_qzone_id(fp);
6336 /* init shortcut */
6337 bnx2x_fcoe(bp, ustorm_rx_prods_offset) =
6338 bnx2x_rx_ustorm_prods_offset(fp);
6339
6340 /* Configure Queue State object */
6341 __set_bit(BNX2X_Q_TYPE_HAS_RX, &q_type);
6342 __set_bit(BNX2X_Q_TYPE_HAS_TX, &q_type);
6343
6344 /* No multi-CoS for FCoE L2 client */
6345 BUG_ON(fp->max_cos != 1);
6346
6347 bnx2x_init_queue_obj(bp, &bnx2x_sp_obj(bp, fp).q_obj, fp->cl_id,
6348 &fp->cid, 1, BP_FUNC(bp), bnx2x_sp(bp, q_rdata),
6349 bnx2x_sp_mapping(bp, q_rdata), q_type);
6350
6351 DP(NETIF_MSG_IFUP,
6352 "queue[%d]: bnx2x_init_sb(%p,%p) cl_id %d fw_sb %d igu_sb %d\n",
6353 fp->index, bp, fp->status_blk.e2_sb, fp->cl_id, fp->fw_sb_id,
6354 fp->igu_sb_id);
6355}
6356
Merav Sicron55c11942012-11-07 00:45:48 +00006357void bnx2x_nic_init_cnic(struct bnx2x *bp)
6358{
6359 if (!NO_FCOE(bp))
6360 bnx2x_init_fcoe_fp(bp);
6361
6362 bnx2x_init_sb(bp, bp->cnic_sb_mapping,
6363 BNX2X_VF_ID_INVALID, false,
6364 bnx2x_cnic_fw_sb_id(bp), bnx2x_cnic_igu_sb_id(bp));
6365
6366 /* ensure status block indices were read */
6367 rmb();
6368 bnx2x_init_rx_rings_cnic(bp);
6369 bnx2x_init_tx_rings_cnic(bp);
6370
6371 /* flush all */
6372 mb();
6373 mmiowb();
6374}
6375
Yuval Mintzecf01c22013-04-22 02:53:03 +00006376void bnx2x_pre_irq_nic_init(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006377{
6378 int i;
6379
Yuval Mintzecf01c22013-04-22 02:53:03 +00006380 /* Setup NIC internals and enable interrupts */
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00006381 for_each_eth_queue(bp, i)
Ariel Elior6383c0b2011-07-14 08:31:57 +00006382 bnx2x_init_eth_fp(bp, i);
Ariel Eliorad5afc82013-01-01 05:22:26 +00006383
6384 /* ensure status block indices were read */
6385 rmb();
6386 bnx2x_init_rx_rings(bp);
6387 bnx2x_init_tx_rings(bp);
6388
Yuval Mintzecf01c22013-04-22 02:53:03 +00006389 if (IS_PF(bp)) {
6390 /* Initialize MOD_ABS interrupts */
6391 bnx2x_init_mod_abs_int(bp, &bp->link_vars, bp->common.chip_id,
6392 bp->common.shmem_base,
6393 bp->common.shmem2_base, BP_PORT(bp));
Eilon Greenstein16119782009-03-02 07:59:27 +00006394
Yuval Mintzecf01c22013-04-22 02:53:03 +00006395 /* initialize the default status block and sp ring */
6396 bnx2x_init_def_sb(bp);
6397 bnx2x_update_dsb_idx(bp);
6398 bnx2x_init_sp_ring(bp);
Yuval Mintz3cdeec22013-06-02 00:06:19 +00006399 } else {
6400 bnx2x_memset_stats(bp);
Yuval Mintzecf01c22013-04-22 02:53:03 +00006401 }
6402}
Eilon Greenstein16119782009-03-02 07:59:27 +00006403
Yuval Mintzecf01c22013-04-22 02:53:03 +00006404void bnx2x_post_irq_nic_init(struct bnx2x *bp, u32 load_code)
6405{
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006406 bnx2x_init_eq_ring(bp);
Eilon Greenstein471de712008-08-13 15:49:35 -07006407 bnx2x_init_internal(bp, load_code);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006408 bnx2x_pf_init(bp);
Eilon Greenstein0ef00452009-01-14 21:31:08 -08006409 bnx2x_stats_init(bp);
6410
Eilon Greenstein0ef00452009-01-14 21:31:08 -08006411 /* flush all before enabling interrupts */
6412 mb();
6413 mmiowb();
6414
Eliezer Tamir615f8fd2008-02-28 11:54:54 -08006415 bnx2x_int_enable(bp);
Eilon Greensteineb8da202009-07-21 05:47:30 +00006416
6417 /* Check for SPIO5 */
6418 bnx2x_attn_int_deasserted0(bp,
6419 REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_1_FUNC_0 + BP_PORT(bp)*4) &
6420 AEU_INPUTS_ATTN_BITS_SPIO5);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006421}
6422
Yuval Mintzecf01c22013-04-22 02:53:03 +00006423/* gzip service functions */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006424static int bnx2x_gunzip_init(struct bnx2x *bp)
6425{
FUJITA Tomonori1a983142010-04-04 01:51:03 +00006426 bp->gunzip_buf = dma_alloc_coherent(&bp->pdev->dev, FW_BUF_SIZE,
6427 &bp->gunzip_mapping, GFP_KERNEL);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006428 if (bp->gunzip_buf == NULL)
6429 goto gunzip_nomem1;
6430
6431 bp->strm = kmalloc(sizeof(*bp->strm), GFP_KERNEL);
6432 if (bp->strm == NULL)
6433 goto gunzip_nomem2;
6434
David S. Miller7ab24bf2011-06-29 05:48:41 -07006435 bp->strm->workspace = vmalloc(zlib_inflate_workspacesize());
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006436 if (bp->strm->workspace == NULL)
6437 goto gunzip_nomem3;
6438
6439 return 0;
6440
6441gunzip_nomem3:
6442 kfree(bp->strm);
6443 bp->strm = NULL;
6444
6445gunzip_nomem2:
FUJITA Tomonori1a983142010-04-04 01:51:03 +00006446 dma_free_coherent(&bp->pdev->dev, FW_BUF_SIZE, bp->gunzip_buf,
6447 bp->gunzip_mapping);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006448 bp->gunzip_buf = NULL;
6449
6450gunzip_nomem1:
Merav Sicron51c1a582012-03-18 10:33:38 +00006451 BNX2X_ERR("Cannot allocate firmware buffer for un-compression\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006452 return -ENOMEM;
6453}
6454
6455static void bnx2x_gunzip_end(struct bnx2x *bp)
6456{
Dmitry Kravkovb3b83c32011-05-04 23:50:33 +00006457 if (bp->strm) {
David S. Miller7ab24bf2011-06-29 05:48:41 -07006458 vfree(bp->strm->workspace);
Dmitry Kravkovb3b83c32011-05-04 23:50:33 +00006459 kfree(bp->strm);
6460 bp->strm = NULL;
6461 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006462
6463 if (bp->gunzip_buf) {
FUJITA Tomonori1a983142010-04-04 01:51:03 +00006464 dma_free_coherent(&bp->pdev->dev, FW_BUF_SIZE, bp->gunzip_buf,
6465 bp->gunzip_mapping);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006466 bp->gunzip_buf = NULL;
6467 }
6468}
6469
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006470static int bnx2x_gunzip(struct bnx2x *bp, const u8 *zbuf, int len)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006471{
6472 int n, rc;
6473
6474 /* check gzip header */
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006475 if ((zbuf[0] != 0x1f) || (zbuf[1] != 0x8b) || (zbuf[2] != Z_DEFLATED)) {
6476 BNX2X_ERR("Bad gzip header\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006477 return -EINVAL;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006478 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006479
6480 n = 10;
6481
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006482#define FNAME 0x8
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006483
6484 if (zbuf[3] & FNAME)
6485 while ((zbuf[n++] != 0) && (n < len));
6486
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006487 bp->strm->next_in = (typeof(bp->strm->next_in))zbuf + n;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006488 bp->strm->avail_in = len - n;
6489 bp->strm->next_out = bp->gunzip_buf;
6490 bp->strm->avail_out = FW_BUF_SIZE;
6491
6492 rc = zlib_inflateInit2(bp->strm, -MAX_WBITS);
6493 if (rc != Z_OK)
6494 return rc;
6495
6496 rc = zlib_inflate(bp->strm, Z_FINISH);
6497 if ((rc != Z_OK) && (rc != Z_STREAM_END))
Joe Perches7995c642010-02-17 15:01:52 +00006498 netdev_err(bp->dev, "Firmware decompression error: %s\n",
6499 bp->strm->msg);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006500
6501 bp->gunzip_outlen = (FW_BUF_SIZE - bp->strm->avail_out);
6502 if (bp->gunzip_outlen & 0x3)
Merav Sicron51c1a582012-03-18 10:33:38 +00006503 netdev_err(bp->dev,
6504 "Firmware decompression error: gunzip_outlen (%d) not aligned\n",
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00006505 bp->gunzip_outlen);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006506 bp->gunzip_outlen >>= 2;
6507
6508 zlib_inflateEnd(bp->strm);
6509
6510 if (rc == Z_STREAM_END)
6511 return 0;
6512
6513 return rc;
6514}
6515
6516/* nic load/unload */
6517
6518/*
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006519 * General service functions
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006520 */
6521
6522/* send a NIG loopback debug packet */
6523static void bnx2x_lb_pckt(struct bnx2x *bp)
6524{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006525 u32 wb_write[3];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006526
6527 /* Ethernet source and destination addresses */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006528 wb_write[0] = 0x55555555;
6529 wb_write[1] = 0x55555555;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006530 wb_write[2] = 0x20; /* SOP */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006531 REG_WR_DMAE(bp, NIG_REG_DEBUG_PACKET_LB, wb_write, 3);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006532
6533 /* NON-IP protocol */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006534 wb_write[0] = 0x09000000;
6535 wb_write[1] = 0x55555555;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006536 wb_write[2] = 0x10; /* EOP, eop_bvalid = 0 */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006537 REG_WR_DMAE(bp, NIG_REG_DEBUG_PACKET_LB, wb_write, 3);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006538}
6539
6540/* some of the internal memories
6541 * are not directly readable from the driver
6542 * to test them we send debug packets
6543 */
6544static int bnx2x_int_mem_test(struct bnx2x *bp)
6545{
6546 int factor;
6547 int count, i;
6548 u32 val = 0;
6549
Eilon Greensteinad8d3942008-06-23 20:29:02 -07006550 if (CHIP_REV_IS_FPGA(bp))
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006551 factor = 120;
Eilon Greensteinad8d3942008-06-23 20:29:02 -07006552 else if (CHIP_REV_IS_EMUL(bp))
6553 factor = 200;
6554 else
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006555 factor = 1;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006556
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006557 /* Disable inputs of parser neighbor blocks */
6558 REG_WR(bp, TSDM_REG_ENABLE_IN1, 0x0);
6559 REG_WR(bp, TCM_REG_PRS_IFEN, 0x0);
6560 REG_WR(bp, CFC_REG_DEBUG0, 0x1);
Eilon Greenstein3196a882008-08-13 15:58:49 -07006561 REG_WR(bp, NIG_REG_PRS_REQ_IN_EN, 0x0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006562
6563 /* Write 0 to parser credits for CFC search request */
6564 REG_WR(bp, PRS_REG_CFC_SEARCH_INITIAL_CREDIT, 0x0);
6565
6566 /* send Ethernet packet */
6567 bnx2x_lb_pckt(bp);
6568
6569 /* TODO do i reset NIG statistic? */
6570 /* Wait until NIG register shows 1 packet of size 0x10 */
6571 count = 1000 * factor;
6572 while (count) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006573
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006574 bnx2x_read_dmae(bp, NIG_REG_STAT2_BRB_OCTET, 2);
6575 val = *bnx2x_sp(bp, wb_data[0]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006576 if (val == 0x10)
6577 break;
6578
Yuval Mintz639d65b2013-06-02 00:06:21 +00006579 usleep_range(10000, 20000);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006580 count--;
6581 }
6582 if (val != 0x10) {
6583 BNX2X_ERR("NIG timeout val = 0x%x\n", val);
6584 return -1;
6585 }
6586
6587 /* Wait until PRS register shows 1 packet */
6588 count = 1000 * factor;
6589 while (count) {
6590 val = REG_RD(bp, PRS_REG_NUM_OF_PACKETS);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006591 if (val == 1)
6592 break;
6593
Yuval Mintz639d65b2013-06-02 00:06:21 +00006594 usleep_range(10000, 20000);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006595 count--;
6596 }
6597 if (val != 0x1) {
6598 BNX2X_ERR("PRS timeout val = 0x%x\n", val);
6599 return -2;
6600 }
6601
6602 /* Reset and init BRB, PRS */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006603 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR, 0x03);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006604 msleep(50);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006605 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET, 0x03);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006606 msleep(50);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006607 bnx2x_init_block(bp, BLOCK_BRB1, PHASE_COMMON);
6608 bnx2x_init_block(bp, BLOCK_PRS, PHASE_COMMON);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006609
6610 DP(NETIF_MSG_HW, "part2\n");
6611
6612 /* Disable inputs of parser neighbor blocks */
6613 REG_WR(bp, TSDM_REG_ENABLE_IN1, 0x0);
6614 REG_WR(bp, TCM_REG_PRS_IFEN, 0x0);
6615 REG_WR(bp, CFC_REG_DEBUG0, 0x1);
Eilon Greenstein3196a882008-08-13 15:58:49 -07006616 REG_WR(bp, NIG_REG_PRS_REQ_IN_EN, 0x0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006617
6618 /* Write 0 to parser credits for CFC search request */
6619 REG_WR(bp, PRS_REG_CFC_SEARCH_INITIAL_CREDIT, 0x0);
6620
6621 /* send 10 Ethernet packets */
6622 for (i = 0; i < 10; i++)
6623 bnx2x_lb_pckt(bp);
6624
6625 /* Wait until NIG register shows 10 + 1
6626 packets of size 11*0x10 = 0xb0 */
6627 count = 1000 * factor;
6628 while (count) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006629
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006630 bnx2x_read_dmae(bp, NIG_REG_STAT2_BRB_OCTET, 2);
6631 val = *bnx2x_sp(bp, wb_data[0]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006632 if (val == 0xb0)
6633 break;
6634
Yuval Mintz639d65b2013-06-02 00:06:21 +00006635 usleep_range(10000, 20000);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006636 count--;
6637 }
6638 if (val != 0xb0) {
6639 BNX2X_ERR("NIG timeout val = 0x%x\n", val);
6640 return -3;
6641 }
6642
6643 /* Wait until PRS register shows 2 packets */
6644 val = REG_RD(bp, PRS_REG_NUM_OF_PACKETS);
6645 if (val != 2)
6646 BNX2X_ERR("PRS timeout val = 0x%x\n", val);
6647
6648 /* Write 1 to parser credits for CFC search request */
6649 REG_WR(bp, PRS_REG_CFC_SEARCH_INITIAL_CREDIT, 0x1);
6650
6651 /* Wait until PRS register shows 3 packets */
6652 msleep(10 * factor);
6653 /* Wait until NIG register shows 1 packet of size 0x10 */
6654 val = REG_RD(bp, PRS_REG_NUM_OF_PACKETS);
6655 if (val != 3)
6656 BNX2X_ERR("PRS timeout val = 0x%x\n", val);
6657
6658 /* clear NIG EOP FIFO */
6659 for (i = 0; i < 11; i++)
6660 REG_RD(bp, NIG_REG_INGRESS_EOP_LB_FIFO);
6661 val = REG_RD(bp, NIG_REG_INGRESS_EOP_LB_EMPTY);
6662 if (val != 1) {
6663 BNX2X_ERR("clear of NIG failed\n");
6664 return -4;
6665 }
6666
6667 /* Reset and init BRB, PRS, NIG */
6668 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR, 0x03);
6669 msleep(50);
6670 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET, 0x03);
6671 msleep(50);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006672 bnx2x_init_block(bp, BLOCK_BRB1, PHASE_COMMON);
6673 bnx2x_init_block(bp, BLOCK_PRS, PHASE_COMMON);
Merav Sicron55c11942012-11-07 00:45:48 +00006674 if (!CNIC_SUPPORT(bp))
6675 /* set NIC mode */
6676 REG_WR(bp, PRS_REG_NIC_MODE, 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006677
6678 /* Enable inputs of parser neighbor blocks */
6679 REG_WR(bp, TSDM_REG_ENABLE_IN1, 0x7fffffff);
6680 REG_WR(bp, TCM_REG_PRS_IFEN, 0x1);
6681 REG_WR(bp, CFC_REG_DEBUG0, 0x0);
Eilon Greenstein3196a882008-08-13 15:58:49 -07006682 REG_WR(bp, NIG_REG_PRS_REQ_IN_EN, 0x1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006683
6684 DP(NETIF_MSG_HW, "done\n");
6685
6686 return 0; /* OK */
6687}
6688
Vladislav Zolotarov4a33bc02011-01-09 02:20:04 +00006689static void bnx2x_enable_blocks_attention(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006690{
Yuval Mintzb343d002012-12-02 04:05:53 +00006691 u32 val;
6692
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006693 REG_WR(bp, PXP_REG_PXP_INT_MASK_0, 0);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006694 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006695 REG_WR(bp, PXP_REG_PXP_INT_MASK_1, 0x40);
6696 else
6697 REG_WR(bp, PXP_REG_PXP_INT_MASK_1, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006698 REG_WR(bp, DORQ_REG_DORQ_INT_MASK, 0);
6699 REG_WR(bp, CFC_REG_CFC_INT_MASK, 0);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006700 /*
6701 * mask read length error interrupts in brb for parser
6702 * (parsing unit and 'checksum and crc' unit)
6703 * these errors are legal (PU reads fixed length and CAC can cause
6704 * read length error on truncated packets)
6705 */
6706 REG_WR(bp, BRB1_REG_BRB1_INT_MASK, 0xFC00);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006707 REG_WR(bp, QM_REG_QM_INT_MASK, 0);
6708 REG_WR(bp, TM_REG_TM_INT_MASK, 0);
6709 REG_WR(bp, XSDM_REG_XSDM_INT_MASK_0, 0);
6710 REG_WR(bp, XSDM_REG_XSDM_INT_MASK_1, 0);
6711 REG_WR(bp, XCM_REG_XCM_INT_MASK, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006712/* REG_WR(bp, XSEM_REG_XSEM_INT_MASK_0, 0); */
6713/* REG_WR(bp, XSEM_REG_XSEM_INT_MASK_1, 0); */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006714 REG_WR(bp, USDM_REG_USDM_INT_MASK_0, 0);
6715 REG_WR(bp, USDM_REG_USDM_INT_MASK_1, 0);
6716 REG_WR(bp, UCM_REG_UCM_INT_MASK, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006717/* REG_WR(bp, USEM_REG_USEM_INT_MASK_0, 0); */
6718/* REG_WR(bp, USEM_REG_USEM_INT_MASK_1, 0); */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006719 REG_WR(bp, GRCBASE_UPB + PB_REG_PB_INT_MASK, 0);
6720 REG_WR(bp, CSDM_REG_CSDM_INT_MASK_0, 0);
6721 REG_WR(bp, CSDM_REG_CSDM_INT_MASK_1, 0);
6722 REG_WR(bp, CCM_REG_CCM_INT_MASK, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006723/* REG_WR(bp, CSEM_REG_CSEM_INT_MASK_0, 0); */
6724/* REG_WR(bp, CSEM_REG_CSEM_INT_MASK_1, 0); */
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00006725
Yuval Mintzb343d002012-12-02 04:05:53 +00006726 val = PXP2_PXP2_INT_MASK_0_REG_PGL_CPL_AFT |
6727 PXP2_PXP2_INT_MASK_0_REG_PGL_CPL_OF |
6728 PXP2_PXP2_INT_MASK_0_REG_PGL_PCIE_ATTN;
6729 if (!CHIP_IS_E1x(bp))
6730 val |= PXP2_PXP2_INT_MASK_0_REG_PGL_READ_BLOCKED |
6731 PXP2_PXP2_INT_MASK_0_REG_PGL_WRITE_BLOCKED;
6732 REG_WR(bp, PXP2_REG_PXP2_INT_MASK_0, val);
6733
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006734 REG_WR(bp, TSDM_REG_TSDM_INT_MASK_0, 0);
6735 REG_WR(bp, TSDM_REG_TSDM_INT_MASK_1, 0);
6736 REG_WR(bp, TCM_REG_TCM_INT_MASK, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006737/* REG_WR(bp, TSEM_REG_TSEM_INT_MASK_0, 0); */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006738
6739 if (!CHIP_IS_E1x(bp))
6740 /* enable VFC attentions: bits 11 and 12, bits 31:13 reserved */
6741 REG_WR(bp, TSEM_REG_TSEM_INT_MASK_1, 0x07ff);
6742
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006743 REG_WR(bp, CDU_REG_CDU_INT_MASK, 0);
6744 REG_WR(bp, DMAE_REG_DMAE_INT_MASK, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006745/* REG_WR(bp, MISC_REG_MISC_INT_MASK, 0); */
Vladislav Zolotarov4a33bc02011-01-09 02:20:04 +00006746 REG_WR(bp, PBF_REG_PBF_INT_MASK, 0x18); /* bit 3,4 masked */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006747}
6748
Eilon Greenstein81f75bb2009-01-22 03:37:31 +00006749static void bnx2x_reset_common(struct bnx2x *bp)
6750{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006751 u32 val = 0x1400;
6752
Eilon Greenstein81f75bb2009-01-22 03:37:31 +00006753 /* reset_common */
6754 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR,
6755 0xd3ffff7f);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006756
6757 if (CHIP_IS_E3(bp)) {
6758 val |= MISC_REGISTERS_RESET_REG_2_MSTAT0;
6759 val |= MISC_REGISTERS_RESET_REG_2_MSTAT1;
6760 }
6761
6762 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_CLEAR, val);
6763}
6764
6765static void bnx2x_setup_dmae(struct bnx2x *bp)
6766{
6767 bp->dmae_ready = 0;
6768 spin_lock_init(&bp->dmae_lock);
Eilon Greenstein81f75bb2009-01-22 03:37:31 +00006769}
6770
Eilon Greenstein573f2032009-08-12 08:24:14 +00006771static void bnx2x_init_pxp(struct bnx2x *bp)
6772{
6773 u16 devctl;
6774 int r_order, w_order;
6775
Jiang Liu2a80eeb2012-08-20 13:26:51 -06006776 pcie_capability_read_word(bp->pdev, PCI_EXP_DEVCTL, &devctl);
Eilon Greenstein573f2032009-08-12 08:24:14 +00006777 DP(NETIF_MSG_HW, "read 0x%x from devctl\n", devctl);
6778 w_order = ((devctl & PCI_EXP_DEVCTL_PAYLOAD) >> 5);
6779 if (bp->mrrs == -1)
6780 r_order = ((devctl & PCI_EXP_DEVCTL_READRQ) >> 12);
6781 else {
6782 DP(NETIF_MSG_HW, "force read order to %d\n", bp->mrrs);
6783 r_order = bp->mrrs;
6784 }
6785
6786 bnx2x_init_pxp_arb(bp, r_order, w_order);
6787}
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00006788
6789static void bnx2x_setup_fan_failure_detection(struct bnx2x *bp)
6790{
Vladislav Zolotarov2145a922010-04-19 01:13:49 +00006791 int is_required;
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00006792 u32 val;
Vladislav Zolotarov2145a922010-04-19 01:13:49 +00006793 int port;
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00006794
Vladislav Zolotarov2145a922010-04-19 01:13:49 +00006795 if (BP_NOMCP(bp))
6796 return;
6797
6798 is_required = 0;
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00006799 val = SHMEM_RD(bp, dev_info.shared_hw_config.config2) &
6800 SHARED_HW_CFG_FAN_FAILURE_MASK;
6801
6802 if (val == SHARED_HW_CFG_FAN_FAILURE_ENABLED)
6803 is_required = 1;
6804
6805 /*
6806 * The fan failure mechanism is usually related to the PHY type since
6807 * the power consumption of the board is affected by the PHY. Currently,
6808 * fan is required for most designs with SFX7101, BCM8727 and BCM8481.
6809 */
6810 else if (val == SHARED_HW_CFG_FAN_FAILURE_PHY_TYPE)
6811 for (port = PORT_0; port < PORT_MAX; port++) {
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00006812 is_required |=
Yaniv Rosnerd90d96b2010-09-07 11:41:04 +00006813 bnx2x_fan_failure_det_req(
6814 bp,
6815 bp->common.shmem_base,
Yaniv Rosnera22f0782010-09-07 11:41:20 +00006816 bp->common.shmem2_base,
Yaniv Rosnerd90d96b2010-09-07 11:41:04 +00006817 port);
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00006818 }
6819
6820 DP(NETIF_MSG_HW, "fan detection setting: %d\n", is_required);
6821
6822 if (is_required == 0)
6823 return;
6824
6825 /* Fan failure is indicated by SPIO 5 */
Yuval Mintzd6d99a32012-12-02 04:05:45 +00006826 bnx2x_set_spio(bp, MISC_SPIO_SPIO5, MISC_SPIO_INPUT_HI_Z);
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00006827
6828 /* set to active low mode */
6829 val = REG_RD(bp, MISC_REG_SPIO_INT);
Yuval Mintzd6d99a32012-12-02 04:05:45 +00006830 val |= (MISC_SPIO_SPIO5 << MISC_SPIO_INT_OLD_SET_POS);
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00006831 REG_WR(bp, MISC_REG_SPIO_INT, val);
6832
6833 /* enable interrupt to signal the IGU */
6834 val = REG_RD(bp, MISC_REG_SPIO_EVENT_EN);
Yuval Mintzd6d99a32012-12-02 04:05:45 +00006835 val |= MISC_SPIO_SPIO5;
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00006836 REG_WR(bp, MISC_REG_SPIO_EVENT_EN, val);
6837}
6838
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00006839void bnx2x_pf_disable(struct bnx2x *bp)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006840{
6841 u32 val = REG_RD(bp, IGU_REG_PF_CONFIGURATION);
6842 val &= ~IGU_PF_CONF_FUNC_EN;
6843
6844 REG_WR(bp, IGU_REG_PF_CONFIGURATION, val);
6845 REG_WR(bp, PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER, 0);
6846 REG_WR(bp, CFC_REG_WEAK_ENABLE_PF, 0);
6847}
6848
Eric Dumazet1191cb82012-04-27 21:39:21 +00006849static void bnx2x__common_init_phy(struct bnx2x *bp)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006850{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006851 u32 shmem_base[2], shmem2_base[2];
Yaniv Rosnerb884d952012-11-27 03:46:28 +00006852 /* Avoid common init in case MFW supports LFA */
6853 if (SHMEM2_RD(bp, size) >
6854 (u32)offsetof(struct shmem2_region, lfa_host_addr[BP_PORT(bp)]))
6855 return;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006856 shmem_base[0] = bp->common.shmem_base;
6857 shmem2_base[0] = bp->common.shmem2_base;
6858 if (!CHIP_IS_E1x(bp)) {
6859 shmem_base[1] =
6860 SHMEM2_RD(bp, other_shmem_base_addr);
6861 shmem2_base[1] =
6862 SHMEM2_RD(bp, other_shmem2_base_addr);
6863 }
6864 bnx2x_acquire_phy_lock(bp);
6865 bnx2x_common_init_phy(bp, shmem_base, shmem2_base,
6866 bp->common.chip_id);
6867 bnx2x_release_phy_lock(bp);
6868}
6869
6870/**
6871 * bnx2x_init_hw_common - initialize the HW at the COMMON phase.
6872 *
6873 * @bp: driver handle
6874 */
6875static int bnx2x_init_hw_common(struct bnx2x *bp)
6876{
6877 u32 val;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006878
Merav Sicron51c1a582012-03-18 10:33:38 +00006879 DP(NETIF_MSG_HW, "starting common init func %d\n", BP_ABS_FUNC(bp));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006880
David S. Miller823dcd22011-08-20 10:39:12 -07006881 /*
Yuval Mintz2de67432013-01-23 03:21:43 +00006882 * take the RESET lock to protect undi_unload flow from accessing
David S. Miller823dcd22011-08-20 10:39:12 -07006883 * registers while we're resetting the chip
6884 */
David S. Miller8decf862011-09-22 03:23:13 -04006885 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RESET);
David S. Miller823dcd22011-08-20 10:39:12 -07006886
Eilon Greenstein81f75bb2009-01-22 03:37:31 +00006887 bnx2x_reset_common(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006888 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET, 0xffffffff);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006889
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006890 val = 0xfffc;
6891 if (CHIP_IS_E3(bp)) {
6892 val |= MISC_REGISTERS_RESET_REG_2_MSTAT0;
6893 val |= MISC_REGISTERS_RESET_REG_2_MSTAT1;
6894 }
6895 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_SET, val);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006896
David S. Miller8decf862011-09-22 03:23:13 -04006897 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RESET);
David S. Miller823dcd22011-08-20 10:39:12 -07006898
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006899 bnx2x_init_block(bp, BLOCK_MISC, PHASE_COMMON);
6900
6901 if (!CHIP_IS_E1x(bp)) {
6902 u8 abs_func_id;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006903
6904 /**
6905 * 4-port mode or 2-port mode we need to turn of master-enable
6906 * for everyone, after that, turn it back on for self.
6907 * so, we disregard multi-function or not, and always disable
6908 * for all functions on the given path, this means 0,2,4,6 for
6909 * path 0 and 1,3,5,7 for path 1
6910 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006911 for (abs_func_id = BP_PATH(bp);
6912 abs_func_id < E2_FUNC_MAX*2; abs_func_id += 2) {
6913 if (abs_func_id == BP_ABS_FUNC(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006914 REG_WR(bp,
6915 PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER,
6916 1);
6917 continue;
6918 }
6919
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006920 bnx2x_pretend_func(bp, abs_func_id);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006921 /* clear pf enable */
6922 bnx2x_pf_disable(bp);
6923 bnx2x_pretend_func(bp, BP_ABS_FUNC(bp));
6924 }
6925 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006926
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006927 bnx2x_init_block(bp, BLOCK_PXP, PHASE_COMMON);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006928 if (CHIP_IS_E1(bp)) {
6929 /* enable HW interrupt from PXP on USDM overflow
6930 bit 16 on INT_MASK_0 */
6931 REG_WR(bp, PXP_REG_PXP_INT_MASK_0, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006932 }
6933
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006934 bnx2x_init_block(bp, BLOCK_PXP2, PHASE_COMMON);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006935 bnx2x_init_pxp(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006936
6937#ifdef __BIG_ENDIAN
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006938 REG_WR(bp, PXP2_REG_RQ_QM_ENDIAN_M, 1);
6939 REG_WR(bp, PXP2_REG_RQ_TM_ENDIAN_M, 1);
6940 REG_WR(bp, PXP2_REG_RQ_SRC_ENDIAN_M, 1);
6941 REG_WR(bp, PXP2_REG_RQ_CDU_ENDIAN_M, 1);
6942 REG_WR(bp, PXP2_REG_RQ_DBG_ENDIAN_M, 1);
Eilon Greenstein8badd272009-02-12 08:36:15 +00006943 /* make sure this value is 0 */
6944 REG_WR(bp, PXP2_REG_RQ_HC_ENDIAN_M, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006945
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006946/* REG_WR(bp, PXP2_REG_RD_PBF_SWAP_MODE, 1); */
6947 REG_WR(bp, PXP2_REG_RD_QM_SWAP_MODE, 1);
6948 REG_WR(bp, PXP2_REG_RD_TM_SWAP_MODE, 1);
6949 REG_WR(bp, PXP2_REG_RD_SRC_SWAP_MODE, 1);
6950 REG_WR(bp, PXP2_REG_RD_CDURD_SWAP_MODE, 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006951#endif
6952
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006953 bnx2x_ilt_init_page_size(bp, INITOP_SET);
6954
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006955 if (CHIP_REV_IS_FPGA(bp) && CHIP_IS_E1H(bp))
6956 REG_WR(bp, PXP2_REG_PGL_TAGS_LIMIT, 0x1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006957
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006958 /* let the HW do it's magic ... */
6959 msleep(100);
6960 /* finish PXP init */
6961 val = REG_RD(bp, PXP2_REG_RQ_CFG_DONE);
6962 if (val != 1) {
6963 BNX2X_ERR("PXP2 CFG failed\n");
6964 return -EBUSY;
6965 }
6966 val = REG_RD(bp, PXP2_REG_RD_INIT_DONE);
6967 if (val != 1) {
6968 BNX2X_ERR("PXP2 RD_INIT failed\n");
6969 return -EBUSY;
6970 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006971
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006972 /* Timers bug workaround E2 only. We need to set the entire ILT to
6973 * have entries with value "0" and valid bit on.
6974 * This needs to be done by the first PF that is loaded in a path
6975 * (i.e. common phase)
6976 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006977 if (!CHIP_IS_E1x(bp)) {
6978/* In E2 there is a bug in the timers block that can cause function 6 / 7
6979 * (i.e. vnic3) to start even if it is marked as "scan-off".
6980 * This occurs when a different function (func2,3) is being marked
6981 * as "scan-off". Real-life scenario for example: if a driver is being
6982 * load-unloaded while func6,7 are down. This will cause the timer to access
6983 * the ilt, translate to a logical address and send a request to read/write.
6984 * Since the ilt for the function that is down is not valid, this will cause
6985 * a translation error which is unrecoverable.
6986 * The Workaround is intended to make sure that when this happens nothing fatal
6987 * will occur. The workaround:
6988 * 1. First PF driver which loads on a path will:
6989 * a. After taking the chip out of reset, by using pretend,
6990 * it will write "0" to the following registers of
6991 * the other vnics.
6992 * REG_WR(pdev, PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER, 0);
6993 * REG_WR(pdev, CFC_REG_WEAK_ENABLE_PF,0);
6994 * REG_WR(pdev, CFC_REG_STRONG_ENABLE_PF,0);
6995 * And for itself it will write '1' to
6996 * PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER to enable
6997 * dmae-operations (writing to pram for example.)
6998 * note: can be done for only function 6,7 but cleaner this
6999 * way.
7000 * b. Write zero+valid to the entire ILT.
7001 * c. Init the first_timers_ilt_entry, last_timers_ilt_entry of
7002 * VNIC3 (of that port). The range allocated will be the
7003 * entire ILT. This is needed to prevent ILT range error.
7004 * 2. Any PF driver load flow:
7005 * a. ILT update with the physical addresses of the allocated
7006 * logical pages.
7007 * b. Wait 20msec. - note that this timeout is needed to make
7008 * sure there are no requests in one of the PXP internal
7009 * queues with "old" ILT addresses.
7010 * c. PF enable in the PGLC.
7011 * d. Clear the was_error of the PF in the PGLC. (could have
Yuval Mintz2de67432013-01-23 03:21:43 +00007012 * occurred while driver was down)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007013 * e. PF enable in the CFC (WEAK + STRONG)
7014 * f. Timers scan enable
7015 * 3. PF driver unload flow:
7016 * a. Clear the Timers scan_en.
7017 * b. Polling for scan_on=0 for that PF.
7018 * c. Clear the PF enable bit in the PXP.
7019 * d. Clear the PF enable in the CFC (WEAK + STRONG)
7020 * e. Write zero+valid to all ILT entries (The valid bit must
7021 * stay set)
7022 * f. If this is VNIC 3 of a port then also init
7023 * first_timers_ilt_entry to zero and last_timers_ilt_entry
Yuval Mintz16a5fd92013-06-02 00:06:18 +00007024 * to the last entry in the ILT.
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007025 *
7026 * Notes:
7027 * Currently the PF error in the PGLC is non recoverable.
7028 * In the future the there will be a recovery routine for this error.
7029 * Currently attention is masked.
7030 * Having an MCP lock on the load/unload process does not guarantee that
7031 * there is no Timer disable during Func6/7 enable. This is because the
7032 * Timers scan is currently being cleared by the MCP on FLR.
7033 * Step 2.d can be done only for PF6/7 and the driver can also check if
7034 * there is error before clearing it. But the flow above is simpler and
7035 * more general.
7036 * All ILT entries are written by zero+valid and not just PF6/7
7037 * ILT entries since in the future the ILT entries allocation for
7038 * PF-s might be dynamic.
7039 */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007040 struct ilt_client_info ilt_cli;
7041 struct bnx2x_ilt ilt;
7042 memset(&ilt_cli, 0, sizeof(struct ilt_client_info));
7043 memset(&ilt, 0, sizeof(struct bnx2x_ilt));
7044
Uwe Kleine-Königb5950762010-11-01 15:38:34 -04007045 /* initialize dummy TM client */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007046 ilt_cli.start = 0;
7047 ilt_cli.end = ILT_NUM_PAGE_ENTRIES - 1;
7048 ilt_cli.client_num = ILT_CLIENT_TM;
7049
7050 /* Step 1: set zeroes to all ilt page entries with valid bit on
7051 * Step 2: set the timers first/last ilt entry to point
7052 * to the entire range to prevent ILT range error for 3rd/4th
Yuval Mintz2de67432013-01-23 03:21:43 +00007053 * vnic (this code assumes existence of the vnic)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007054 *
7055 * both steps performed by call to bnx2x_ilt_client_init_op()
7056 * with dummy TM client
7057 *
7058 * we must use pretend since PXP2_REG_RQ_##blk##_FIRST_ILT
7059 * and his brother are split registers
7060 */
7061 bnx2x_pretend_func(bp, (BP_PATH(bp) + 6));
7062 bnx2x_ilt_client_init_op_ilt(bp, &ilt, &ilt_cli, INITOP_CLEAR);
7063 bnx2x_pretend_func(bp, BP_ABS_FUNC(bp));
7064
7065 REG_WR(bp, PXP2_REG_RQ_DRAM_ALIGN, BNX2X_PXP_DRAM_ALIGN);
7066 REG_WR(bp, PXP2_REG_RQ_DRAM_ALIGN_RD, BNX2X_PXP_DRAM_ALIGN);
7067 REG_WR(bp, PXP2_REG_RQ_DRAM_ALIGN_SEL, 1);
7068 }
7069
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007070 REG_WR(bp, PXP2_REG_RQ_DISABLE_INPUTS, 0);
7071 REG_WR(bp, PXP2_REG_RD_DISABLE_INPUTS, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007072
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007073 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007074 int factor = CHIP_REV_IS_EMUL(bp) ? 1000 :
7075 (CHIP_REV_IS_FPGA(bp) ? 400 : 0);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007076 bnx2x_init_block(bp, BLOCK_PGLUE_B, PHASE_COMMON);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007077
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007078 bnx2x_init_block(bp, BLOCK_ATC, PHASE_COMMON);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007079
7080 /* let the HW do it's magic ... */
7081 do {
7082 msleep(200);
7083 val = REG_RD(bp, ATC_REG_ATC_INIT_DONE);
7084 } while (factor-- && (val != 1));
7085
7086 if (val != 1) {
7087 BNX2X_ERR("ATC_INIT failed\n");
7088 return -EBUSY;
7089 }
7090 }
7091
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007092 bnx2x_init_block(bp, BLOCK_DMAE, PHASE_COMMON);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007093
Ariel Eliorb56e9672013-01-01 05:22:32 +00007094 bnx2x_iov_init_dmae(bp);
7095
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007096 /* clean the DMAE memory */
7097 bp->dmae_ready = 1;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007098 bnx2x_init_fill(bp, TSEM_REG_PRAM, 0, 8, 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007099
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007100 bnx2x_init_block(bp, BLOCK_TCM, PHASE_COMMON);
7101
7102 bnx2x_init_block(bp, BLOCK_UCM, PHASE_COMMON);
7103
7104 bnx2x_init_block(bp, BLOCK_CCM, PHASE_COMMON);
7105
7106 bnx2x_init_block(bp, BLOCK_XCM, PHASE_COMMON);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007107
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007108 bnx2x_read_dmae(bp, XSEM_REG_PASSIVE_BUFFER, 3);
7109 bnx2x_read_dmae(bp, CSEM_REG_PASSIVE_BUFFER, 3);
7110 bnx2x_read_dmae(bp, TSEM_REG_PASSIVE_BUFFER, 3);
7111 bnx2x_read_dmae(bp, USEM_REG_PASSIVE_BUFFER, 3);
7112
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007113 bnx2x_init_block(bp, BLOCK_QM, PHASE_COMMON);
Michael Chan37b091b2009-10-10 13:46:55 +00007114
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007115 /* QM queues pointers table */
7116 bnx2x_qm_init_ptr_table(bp, bp->qm_cid_count, INITOP_SET);
Michael Chan37b091b2009-10-10 13:46:55 +00007117
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007118 /* soft reset pulse */
7119 REG_WR(bp, QM_REG_SOFT_RESET, 1);
7120 REG_WR(bp, QM_REG_SOFT_RESET, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007121
Merav Sicron55c11942012-11-07 00:45:48 +00007122 if (CNIC_SUPPORT(bp))
7123 bnx2x_init_block(bp, BLOCK_TM, PHASE_COMMON);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007124
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007125 bnx2x_init_block(bp, BLOCK_DORQ, PHASE_COMMON);
Ariel Eliorb9871bc2013-09-04 14:09:21 +03007126
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007127 if (!CHIP_REV_IS_SLOW(bp))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007128 /* enable hw interrupt from doorbell Q */
7129 REG_WR(bp, DORQ_REG_DORQ_INT_MASK, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007130
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007131 bnx2x_init_block(bp, BLOCK_BRB1, PHASE_COMMON);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007132
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007133 bnx2x_init_block(bp, BLOCK_PRS, PHASE_COMMON);
Eilon Greenstein26c8fa42009-01-14 21:29:55 -08007134 REG_WR(bp, PRS_REG_A_PRSU_20, 0xf);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00007135
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007136 if (!CHIP_IS_E1(bp))
7137 REG_WR(bp, PRS_REG_E1HOV_MODE, bp->path_has_ovlan);
7138
Barak Witkowskia3348722012-04-23 03:04:46 +00007139 if (!CHIP_IS_E1x(bp) && !CHIP_IS_E3B0(bp)) {
7140 if (IS_MF_AFEX(bp)) {
7141 /* configure that VNTag and VLAN headers must be
7142 * received in afex mode
7143 */
7144 REG_WR(bp, PRS_REG_HDRS_AFTER_BASIC, 0xE);
7145 REG_WR(bp, PRS_REG_MUST_HAVE_HDRS, 0xA);
7146 REG_WR(bp, PRS_REG_HDRS_AFTER_TAG_0, 0x6);
7147 REG_WR(bp, PRS_REG_TAG_ETHERTYPE_0, 0x8926);
7148 REG_WR(bp, PRS_REG_TAG_LEN_0, 0x4);
7149 } else {
7150 /* Bit-map indicating which L2 hdrs may appear
7151 * after the basic Ethernet header
7152 */
7153 REG_WR(bp, PRS_REG_HDRS_AFTER_BASIC,
7154 bp->path_has_ovlan ? 7 : 6);
7155 }
7156 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007157
7158 bnx2x_init_block(bp, BLOCK_TSDM, PHASE_COMMON);
7159 bnx2x_init_block(bp, BLOCK_CSDM, PHASE_COMMON);
7160 bnx2x_init_block(bp, BLOCK_USDM, PHASE_COMMON);
7161 bnx2x_init_block(bp, BLOCK_XSDM, PHASE_COMMON);
7162
7163 if (!CHIP_IS_E1x(bp)) {
7164 /* reset VFC memories */
7165 REG_WR(bp, TSEM_REG_FAST_MEMORY + VFC_REG_MEMORIES_RST,
7166 VFC_MEMORIES_RST_REG_CAM_RST |
7167 VFC_MEMORIES_RST_REG_RAM_RST);
7168 REG_WR(bp, XSEM_REG_FAST_MEMORY + VFC_REG_MEMORIES_RST,
7169 VFC_MEMORIES_RST_REG_CAM_RST |
7170 VFC_MEMORIES_RST_REG_RAM_RST);
7171
7172 msleep(20);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007173 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007174
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007175 bnx2x_init_block(bp, BLOCK_TSEM, PHASE_COMMON);
7176 bnx2x_init_block(bp, BLOCK_USEM, PHASE_COMMON);
7177 bnx2x_init_block(bp, BLOCK_CSEM, PHASE_COMMON);
7178 bnx2x_init_block(bp, BLOCK_XSEM, PHASE_COMMON);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007179
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007180 /* sync semi rtc */
7181 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR,
7182 0x80000000);
7183 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET,
7184 0x80000000);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007185
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007186 bnx2x_init_block(bp, BLOCK_UPB, PHASE_COMMON);
7187 bnx2x_init_block(bp, BLOCK_XPB, PHASE_COMMON);
7188 bnx2x_init_block(bp, BLOCK_PBF, PHASE_COMMON);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007189
Barak Witkowskia3348722012-04-23 03:04:46 +00007190 if (!CHIP_IS_E1x(bp)) {
7191 if (IS_MF_AFEX(bp)) {
7192 /* configure that VNTag and VLAN headers must be
7193 * sent in afex mode
7194 */
7195 REG_WR(bp, PBF_REG_HDRS_AFTER_BASIC, 0xE);
7196 REG_WR(bp, PBF_REG_MUST_HAVE_HDRS, 0xA);
7197 REG_WR(bp, PBF_REG_HDRS_AFTER_TAG_0, 0x6);
7198 REG_WR(bp, PBF_REG_TAG_ETHERTYPE_0, 0x8926);
7199 REG_WR(bp, PBF_REG_TAG_LEN_0, 0x4);
7200 } else {
7201 REG_WR(bp, PBF_REG_HDRS_AFTER_BASIC,
7202 bp->path_has_ovlan ? 7 : 6);
7203 }
7204 }
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007205
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007206 REG_WR(bp, SRC_REG_SOFT_RST, 1);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00007207
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007208 bnx2x_init_block(bp, BLOCK_SRC, PHASE_COMMON);
7209
Merav Sicron55c11942012-11-07 00:45:48 +00007210 if (CNIC_SUPPORT(bp)) {
7211 REG_WR(bp, SRC_REG_KEYSEARCH_0, 0x63285672);
7212 REG_WR(bp, SRC_REG_KEYSEARCH_1, 0x24b8f2cc);
7213 REG_WR(bp, SRC_REG_KEYSEARCH_2, 0x223aef9b);
7214 REG_WR(bp, SRC_REG_KEYSEARCH_3, 0x26001e3a);
7215 REG_WR(bp, SRC_REG_KEYSEARCH_4, 0x7ae91116);
7216 REG_WR(bp, SRC_REG_KEYSEARCH_5, 0x5ce5230b);
7217 REG_WR(bp, SRC_REG_KEYSEARCH_6, 0x298d8adf);
7218 REG_WR(bp, SRC_REG_KEYSEARCH_7, 0x6eb0ff09);
7219 REG_WR(bp, SRC_REG_KEYSEARCH_8, 0x1830f82f);
7220 REG_WR(bp, SRC_REG_KEYSEARCH_9, 0x01e46be7);
7221 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007222 REG_WR(bp, SRC_REG_SOFT_RST, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007223
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007224 if (sizeof(union cdu_context) != 1024)
7225 /* we currently assume that a context is 1024 bytes */
Merav Sicron51c1a582012-03-18 10:33:38 +00007226 dev_alert(&bp->pdev->dev,
7227 "please adjust the size of cdu_context(%ld)\n",
7228 (long)sizeof(union cdu_context));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007229
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007230 bnx2x_init_block(bp, BLOCK_CDU, PHASE_COMMON);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007231 val = (4 << 24) + (0 << 12) + 1024;
7232 REG_WR(bp, CDU_REG_CDU_GLOBAL_PARAMS, val);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007233
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007234 bnx2x_init_block(bp, BLOCK_CFC, PHASE_COMMON);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007235 REG_WR(bp, CFC_REG_INIT_REG, 0x7FF);
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08007236 /* enable context validation interrupt from CFC */
7237 REG_WR(bp, CFC_REG_CFC_INT_MASK, 0);
7238
7239 /* set the thresholds to prevent CFC/CDU race */
7240 REG_WR(bp, CFC_REG_DEBUG0, 0x20020000);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007241
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007242 bnx2x_init_block(bp, BLOCK_HC, PHASE_COMMON);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007243
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007244 if (!CHIP_IS_E1x(bp) && BP_NOMCP(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007245 REG_WR(bp, IGU_REG_RESET_MEMORIES, 0x36);
7246
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007247 bnx2x_init_block(bp, BLOCK_IGU, PHASE_COMMON);
7248 bnx2x_init_block(bp, BLOCK_MISC_AEU, PHASE_COMMON);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007249
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007250 /* Reset PCIE errors for debug */
7251 REG_WR(bp, 0x2814, 0xffffffff);
7252 REG_WR(bp, 0x3820, 0xffffffff);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007253
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007254 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007255 REG_WR(bp, PCICFG_OFFSET + PXPCS_TL_CONTROL_5,
7256 (PXPCS_TL_CONTROL_5_ERR_UNSPPORT1 |
7257 PXPCS_TL_CONTROL_5_ERR_UNSPPORT));
7258 REG_WR(bp, PCICFG_OFFSET + PXPCS_TL_FUNC345_STAT,
7259 (PXPCS_TL_FUNC345_STAT_ERR_UNSPPORT4 |
7260 PXPCS_TL_FUNC345_STAT_ERR_UNSPPORT3 |
7261 PXPCS_TL_FUNC345_STAT_ERR_UNSPPORT2));
7262 REG_WR(bp, PCICFG_OFFSET + PXPCS_TL_FUNC678_STAT,
7263 (PXPCS_TL_FUNC678_STAT_ERR_UNSPPORT7 |
7264 PXPCS_TL_FUNC678_STAT_ERR_UNSPPORT6 |
7265 PXPCS_TL_FUNC678_STAT_ERR_UNSPPORT5));
7266 }
7267
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007268 bnx2x_init_block(bp, BLOCK_NIG, PHASE_COMMON);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007269 if (!CHIP_IS_E1(bp)) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007270 /* in E3 this done in per-port section */
7271 if (!CHIP_IS_E3(bp))
7272 REG_WR(bp, NIG_REG_LLH_MF_MODE, IS_MF(bp));
7273 }
7274 if (CHIP_IS_E1H(bp))
7275 /* not applicable for E2 (and above ...) */
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08007276 REG_WR(bp, NIG_REG_LLH_E1HOV_MODE, IS_MF_SD(bp));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007277
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007278 if (CHIP_REV_IS_SLOW(bp))
7279 msleep(200);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007280
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007281 /* finish CFC init */
7282 val = reg_poll(bp, CFC_REG_LL_INIT_DONE, 1, 100, 10);
7283 if (val != 1) {
7284 BNX2X_ERR("CFC LL_INIT failed\n");
7285 return -EBUSY;
7286 }
7287 val = reg_poll(bp, CFC_REG_AC_INIT_DONE, 1, 100, 10);
7288 if (val != 1) {
7289 BNX2X_ERR("CFC AC_INIT failed\n");
7290 return -EBUSY;
7291 }
7292 val = reg_poll(bp, CFC_REG_CAM_INIT_DONE, 1, 100, 10);
7293 if (val != 1) {
7294 BNX2X_ERR("CFC CAM_INIT failed\n");
7295 return -EBUSY;
7296 }
7297 REG_WR(bp, CFC_REG_DEBUG0, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007298
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007299 if (CHIP_IS_E1(bp)) {
7300 /* read NIG statistic
7301 to see if this is our first up since powerup */
7302 bnx2x_read_dmae(bp, NIG_REG_STAT2_BRB_OCTET, 2);
7303 val = *bnx2x_sp(bp, wb_data[0]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007304
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007305 /* do internal memory self test */
7306 if ((val == 0) && bnx2x_int_mem_test(bp)) {
7307 BNX2X_ERR("internal mem self test failed\n");
7308 return -EBUSY;
7309 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007310 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007311
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00007312 bnx2x_setup_fan_failure_detection(bp);
7313
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007314 /* clear PXP2 attentions */
7315 REG_RD(bp, PXP2_REG_PXP2_INT_STS_CLR_0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007316
Vladislav Zolotarov4a33bc02011-01-09 02:20:04 +00007317 bnx2x_enable_blocks_attention(bp);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00007318 bnx2x_enable_blocks_parity(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007319
Yaniv Rosner6bbca912008-08-13 15:57:28 -07007320 if (!BP_NOMCP(bp)) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007321 if (CHIP_IS_E1x(bp))
7322 bnx2x__common_init_phy(bp);
Yaniv Rosner6bbca912008-08-13 15:57:28 -07007323 } else
7324 BNX2X_ERR("Bootcode is missing - can not initialize link\n");
7325
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007326 return 0;
7327}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007328
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007329/**
7330 * bnx2x_init_hw_common_chip - init HW at the COMMON_CHIP phase.
7331 *
7332 * @bp: driver handle
7333 */
7334static int bnx2x_init_hw_common_chip(struct bnx2x *bp)
7335{
7336 int rc = bnx2x_init_hw_common(bp);
7337
7338 if (rc)
7339 return rc;
7340
7341 /* In E2 2-PORT mode, same ext phy is used for the two paths */
7342 if (!BP_NOMCP(bp))
7343 bnx2x__common_init_phy(bp);
7344
7345 return 0;
7346}
7347
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007348static int bnx2x_init_hw_port(struct bnx2x *bp)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007349{
7350 int port = BP_PORT(bp);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007351 int init_phase = port ? PHASE_PORT1 : PHASE_PORT0;
Eilon Greenstein1c063282009-02-12 08:36:43 +00007352 u32 low, high;
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02007353 u32 val, reg;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007354
Merav Sicron51c1a582012-03-18 10:33:38 +00007355 DP(NETIF_MSG_HW, "starting port init port %d\n", port);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007356
7357 REG_WR(bp, NIG_REG_MASK_INTERRUPT_PORT0 + port*4, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007358
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007359 bnx2x_init_block(bp, BLOCK_MISC, init_phase);
7360 bnx2x_init_block(bp, BLOCK_PXP, init_phase);
7361 bnx2x_init_block(bp, BLOCK_PXP2, init_phase);
Eilon Greensteinca003922009-08-12 22:53:28 -07007362
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007363 /* Timers bug workaround: disables the pf_master bit in pglue at
7364 * common phase, we need to enable it here before any dmae access are
7365 * attempted. Therefore we manually added the enable-master to the
7366 * port phase (it also happens in the function phase)
7367 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007368 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007369 REG_WR(bp, PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER, 1);
7370
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007371 bnx2x_init_block(bp, BLOCK_ATC, init_phase);
7372 bnx2x_init_block(bp, BLOCK_DMAE, init_phase);
7373 bnx2x_init_block(bp, BLOCK_PGLUE_B, init_phase);
7374 bnx2x_init_block(bp, BLOCK_QM, init_phase);
7375
7376 bnx2x_init_block(bp, BLOCK_TCM, init_phase);
7377 bnx2x_init_block(bp, BLOCK_UCM, init_phase);
7378 bnx2x_init_block(bp, BLOCK_CCM, init_phase);
7379 bnx2x_init_block(bp, BLOCK_XCM, init_phase);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007380
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007381 /* QM cid (connection) count */
7382 bnx2x_qm_init_cid_count(bp, bp->qm_cid_count, INITOP_SET);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007383
Merav Sicron55c11942012-11-07 00:45:48 +00007384 if (CNIC_SUPPORT(bp)) {
7385 bnx2x_init_block(bp, BLOCK_TM, init_phase);
7386 REG_WR(bp, TM_REG_LIN0_SCAN_TIME + port*4, 20);
7387 REG_WR(bp, TM_REG_LIN0_MAX_ACTIVE_CID + port*4, 31);
7388 }
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00007389
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007390 bnx2x_init_block(bp, BLOCK_DORQ, init_phase);
Eilon Greenstein1c063282009-02-12 08:36:43 +00007391
Dmitry Kravkov2b674042012-10-28 21:59:04 +00007392 bnx2x_init_block(bp, BLOCK_BRB1, init_phase);
7393
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007394 if (CHIP_IS_E1(bp) || CHIP_IS_E1H(bp)) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007395
7396 if (IS_MF(bp))
7397 low = ((bp->flags & ONE_PORT_FLAG) ? 160 : 246);
7398 else if (bp->dev->mtu > 4096) {
7399 if (bp->flags & ONE_PORT_FLAG)
7400 low = 160;
7401 else {
7402 val = bp->dev->mtu;
7403 /* (24*1024 + val*4)/256 */
7404 low = 96 + (val/64) +
7405 ((val % 64) ? 1 : 0);
7406 }
7407 } else
7408 low = ((bp->flags & ONE_PORT_FLAG) ? 80 : 160);
7409 high = low + 56; /* 14*1024/256 */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007410 REG_WR(bp, BRB1_REG_PAUSE_LOW_THRESHOLD_0 + port*4, low);
7411 REG_WR(bp, BRB1_REG_PAUSE_HIGH_THRESHOLD_0 + port*4, high);
7412 }
7413
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007414 if (CHIP_MODE_IS_4_PORT(bp))
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007415 REG_WR(bp, (BP_PORT(bp) ?
7416 BRB1_REG_MAC_GUARANTIED_1 :
7417 BRB1_REG_MAC_GUARANTIED_0), 40);
Eilon Greenstein356e2382009-02-12 08:38:32 +00007418
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007419 bnx2x_init_block(bp, BLOCK_PRS, init_phase);
Barak Witkowskia3348722012-04-23 03:04:46 +00007420 if (CHIP_IS_E3B0(bp)) {
7421 if (IS_MF_AFEX(bp)) {
7422 /* configure headers for AFEX mode */
7423 REG_WR(bp, BP_PORT(bp) ?
7424 PRS_REG_HDRS_AFTER_BASIC_PORT_1 :
7425 PRS_REG_HDRS_AFTER_BASIC_PORT_0, 0xE);
7426 REG_WR(bp, BP_PORT(bp) ?
7427 PRS_REG_HDRS_AFTER_TAG_0_PORT_1 :
7428 PRS_REG_HDRS_AFTER_TAG_0_PORT_0, 0x6);
7429 REG_WR(bp, BP_PORT(bp) ?
7430 PRS_REG_MUST_HAVE_HDRS_PORT_1 :
7431 PRS_REG_MUST_HAVE_HDRS_PORT_0, 0xA);
7432 } else {
7433 /* Ovlan exists only if we are in multi-function +
7434 * switch-dependent mode, in switch-independent there
7435 * is no ovlan headers
7436 */
7437 REG_WR(bp, BP_PORT(bp) ?
7438 PRS_REG_HDRS_AFTER_BASIC_PORT_1 :
7439 PRS_REG_HDRS_AFTER_BASIC_PORT_0,
7440 (bp->path_has_ovlan ? 7 : 6));
7441 }
7442 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007443
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007444 bnx2x_init_block(bp, BLOCK_TSDM, init_phase);
7445 bnx2x_init_block(bp, BLOCK_CSDM, init_phase);
7446 bnx2x_init_block(bp, BLOCK_USDM, init_phase);
7447 bnx2x_init_block(bp, BLOCK_XSDM, init_phase);
7448
7449 bnx2x_init_block(bp, BLOCK_TSEM, init_phase);
7450 bnx2x_init_block(bp, BLOCK_USEM, init_phase);
7451 bnx2x_init_block(bp, BLOCK_CSEM, init_phase);
7452 bnx2x_init_block(bp, BLOCK_XSEM, init_phase);
7453
7454 bnx2x_init_block(bp, BLOCK_UPB, init_phase);
7455 bnx2x_init_block(bp, BLOCK_XPB, init_phase);
7456
7457 bnx2x_init_block(bp, BLOCK_PBF, init_phase);
7458
7459 if (CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007460 /* configure PBF to work without PAUSE mtu 9000 */
7461 REG_WR(bp, PBF_REG_P0_PAUSE_ENABLE + port*4, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007462
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007463 /* update threshold */
7464 REG_WR(bp, PBF_REG_P0_ARB_THRSH + port*4, (9040/16));
7465 /* update init credit */
7466 REG_WR(bp, PBF_REG_P0_INIT_CRD + port*4, (9040/16) + 553 - 22);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007467
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007468 /* probe changes */
7469 REG_WR(bp, PBF_REG_INIT_P0 + port*4, 1);
7470 udelay(50);
7471 REG_WR(bp, PBF_REG_INIT_P0 + port*4, 0);
7472 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007473
Merav Sicron55c11942012-11-07 00:45:48 +00007474 if (CNIC_SUPPORT(bp))
7475 bnx2x_init_block(bp, BLOCK_SRC, init_phase);
7476
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007477 bnx2x_init_block(bp, BLOCK_CDU, init_phase);
7478 bnx2x_init_block(bp, BLOCK_CFC, init_phase);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007479
7480 if (CHIP_IS_E1(bp)) {
7481 REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, 0);
7482 REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, 0);
7483 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007484 bnx2x_init_block(bp, BLOCK_HC, init_phase);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007485
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007486 bnx2x_init_block(bp, BLOCK_IGU, init_phase);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007487
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007488 bnx2x_init_block(bp, BLOCK_MISC_AEU, init_phase);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007489 /* init aeu_mask_attn_func_0/1:
Yuval Mintz16a5fd92013-06-02 00:06:18 +00007490 * - SF mode: bits 3-7 are masked. Only bits 0-2 are in use
7491 * - MF mode: bit 3 is masked. Bits 0-2 are in use as in SF
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007492 * bits 4-7 are used for "per vn group attention" */
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00007493 val = IS_MF(bp) ? 0xF7 : 0x7;
7494 /* Enable DCBX attention for all but E1 */
7495 val |= CHIP_IS_E1(bp) ? 0 : 0x10;
7496 REG_WR(bp, MISC_REG_AEU_MASK_ATTN_FUNC_0 + port*4, val);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007497
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02007498 /* SCPAD_PARITY should NOT trigger close the gates */
7499 reg = port ? MISC_REG_AEU_ENABLE4_NIG_1 : MISC_REG_AEU_ENABLE4_NIG_0;
7500 REG_WR(bp, reg,
7501 REG_RD(bp, reg) &
7502 ~AEU_INPUTS_ATTN_BITS_MCP_LATCHED_SCPAD_PARITY);
7503
7504 reg = port ? MISC_REG_AEU_ENABLE4_PXP_1 : MISC_REG_AEU_ENABLE4_PXP_0;
7505 REG_WR(bp, reg,
7506 REG_RD(bp, reg) &
7507 ~AEU_INPUTS_ATTN_BITS_MCP_LATCHED_SCPAD_PARITY);
7508
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007509 bnx2x_init_block(bp, BLOCK_NIG, init_phase);
Eilon Greenstein356e2382009-02-12 08:38:32 +00007510
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007511 if (!CHIP_IS_E1x(bp)) {
7512 /* Bit-map indicating which L2 hdrs may appear after the
7513 * basic Ethernet header
7514 */
Barak Witkowskia3348722012-04-23 03:04:46 +00007515 if (IS_MF_AFEX(bp))
7516 REG_WR(bp, BP_PORT(bp) ?
7517 NIG_REG_P1_HDRS_AFTER_BASIC :
7518 NIG_REG_P0_HDRS_AFTER_BASIC, 0xE);
7519 else
7520 REG_WR(bp, BP_PORT(bp) ?
7521 NIG_REG_P1_HDRS_AFTER_BASIC :
7522 NIG_REG_P0_HDRS_AFTER_BASIC,
7523 IS_MF_SD(bp) ? 7 : 6);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007524
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007525 if (CHIP_IS_E3(bp))
7526 REG_WR(bp, BP_PORT(bp) ?
7527 NIG_REG_LLH1_MF_MODE :
7528 NIG_REG_LLH_MF_MODE, IS_MF(bp));
7529 }
7530 if (!CHIP_IS_E3(bp))
7531 REG_WR(bp, NIG_REG_XGXS_SERDES0_MODE_SEL + port*4, 1);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007532
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007533 if (!CHIP_IS_E1(bp)) {
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +00007534 /* 0x2 disable mf_ov, 0x1 enable */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007535 REG_WR(bp, NIG_REG_LLH0_BRB1_DRV_MASK_MF + port*4,
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08007536 (IS_MF_SD(bp) ? 0x1 : 0x2));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007537
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007538 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007539 val = 0;
7540 switch (bp->mf_mode) {
7541 case MULTI_FUNCTION_SD:
7542 val = 1;
7543 break;
7544 case MULTI_FUNCTION_SI:
Barak Witkowskia3348722012-04-23 03:04:46 +00007545 case MULTI_FUNCTION_AFEX:
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007546 val = 2;
7547 break;
7548 }
7549
7550 REG_WR(bp, (BP_PORT(bp) ? NIG_REG_LLH1_CLS_TYPE :
7551 NIG_REG_LLH0_CLS_TYPE), val);
7552 }
Eilon Greenstein1c063282009-02-12 08:36:43 +00007553 {
7554 REG_WR(bp, NIG_REG_LLFC_ENABLE_0 + port*4, 0);
7555 REG_WR(bp, NIG_REG_LLFC_OUT_EN_0 + port*4, 0);
7556 REG_WR(bp, NIG_REG_PAUSE_ENABLE_0 + port*4, 1);
7557 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007558 }
7559
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007560 /* If SPIO5 is set to generate interrupts, enable it for this port */
7561 val = REG_RD(bp, MISC_REG_SPIO_EVENT_EN);
Yuval Mintzd6d99a32012-12-02 04:05:45 +00007562 if (val & MISC_SPIO_SPIO5) {
Eilon Greenstein4d295db2009-07-21 05:47:47 +00007563 u32 reg_addr = (port ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_0 :
7564 MISC_REG_AEU_ENABLE1_FUNC_0_OUT_0);
7565 val = REG_RD(bp, reg_addr);
Eliezer Tamirf1410642008-02-28 11:51:50 -08007566 val |= AEU_INPUTS_ATTN_BITS_SPIO5;
Eilon Greenstein4d295db2009-07-21 05:47:47 +00007567 REG_WR(bp, reg_addr, val);
Eliezer Tamirf1410642008-02-28 11:51:50 -08007568 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007569
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007570 return 0;
7571}
7572
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007573static void bnx2x_ilt_wr(struct bnx2x *bp, u32 index, dma_addr_t addr)
7574{
7575 int reg;
Yuval Mintz32d68de2012-04-03 18:41:24 +00007576 u32 wb_write[2];
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007577
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007578 if (CHIP_IS_E1(bp))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007579 reg = PXP2_REG_RQ_ONCHIP_AT + index*8;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007580 else
7581 reg = PXP2_REG_RQ_ONCHIP_AT_B0 + index*8;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007582
Yuval Mintz32d68de2012-04-03 18:41:24 +00007583 wb_write[0] = ONCHIP_ADDR1(addr);
7584 wb_write[1] = ONCHIP_ADDR2(addr);
7585 REG_WR_DMAE(bp, reg, wb_write, 2);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007586}
7587
Ariel Eliorb56e9672013-01-01 05:22:32 +00007588void bnx2x_igu_clear_sb_gen(struct bnx2x *bp, u8 func, u8 idu_sb_id, bool is_pf)
Eric Dumazet1191cb82012-04-27 21:39:21 +00007589{
7590 u32 data, ctl, cnt = 100;
7591 u32 igu_addr_data = IGU_REG_COMMAND_REG_32LSB_DATA;
7592 u32 igu_addr_ctl = IGU_REG_COMMAND_REG_CTRL;
7593 u32 igu_addr_ack = IGU_REG_CSTORM_TYPE_0_SB_CLEANUP + (idu_sb_id/32)*4;
7594 u32 sb_bit = 1 << (idu_sb_id%32);
Ariel Eliorb56e9672013-01-01 05:22:32 +00007595 u32 func_encode = func | (is_pf ? 1 : 0) << IGU_FID_ENCODE_IS_PF_SHIFT;
Eric Dumazet1191cb82012-04-27 21:39:21 +00007596 u32 addr_encode = IGU_CMD_E2_PROD_UPD_BASE + idu_sb_id;
7597
7598 /* Not supported in BC mode */
7599 if (CHIP_INT_MODE_IS_BC(bp))
7600 return;
7601
7602 data = (IGU_USE_REGISTER_cstorm_type_0_sb_cleanup
7603 << IGU_REGULAR_CLEANUP_TYPE_SHIFT) |
7604 IGU_REGULAR_CLEANUP_SET |
7605 IGU_REGULAR_BCLEANUP;
7606
7607 ctl = addr_encode << IGU_CTRL_REG_ADDRESS_SHIFT |
7608 func_encode << IGU_CTRL_REG_FID_SHIFT |
7609 IGU_CTRL_CMD_TYPE_WR << IGU_CTRL_REG_TYPE_SHIFT;
7610
7611 DP(NETIF_MSG_HW, "write 0x%08x to IGU(via GRC) addr 0x%x\n",
7612 data, igu_addr_data);
7613 REG_WR(bp, igu_addr_data, data);
7614 mmiowb();
7615 barrier();
7616 DP(NETIF_MSG_HW, "write 0x%08x to IGU(via GRC) addr 0x%x\n",
7617 ctl, igu_addr_ctl);
7618 REG_WR(bp, igu_addr_ctl, ctl);
7619 mmiowb();
7620 barrier();
7621
7622 /* wait for clean up to finish */
7623 while (!(REG_RD(bp, igu_addr_ack) & sb_bit) && --cnt)
7624 msleep(20);
7625
Eric Dumazet1191cb82012-04-27 21:39:21 +00007626 if (!(REG_RD(bp, igu_addr_ack) & sb_bit)) {
7627 DP(NETIF_MSG_HW,
7628 "Unable to finish IGU cleanup: idu_sb_id %d offset %d bit %d (cnt %d)\n",
7629 idu_sb_id, idu_sb_id/32, idu_sb_id%32, cnt);
7630 }
7631}
7632
7633static void bnx2x_igu_clear_sb(struct bnx2x *bp, u8 idu_sb_id)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007634{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007635 bnx2x_igu_clear_sb_gen(bp, BP_FUNC(bp), idu_sb_id, true /*PF*/);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007636}
7637
Eric Dumazet1191cb82012-04-27 21:39:21 +00007638static void bnx2x_clear_func_ilt(struct bnx2x *bp, u32 func)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007639{
7640 u32 i, base = FUNC_ILT_BASE(func);
7641 for (i = base; i < base + ILT_PER_FUNC; i++)
7642 bnx2x_ilt_wr(bp, i, 0);
7643}
7644
Merav Sicron910cc722012-11-11 03:56:08 +00007645static void bnx2x_init_searcher(struct bnx2x *bp)
Merav Sicron55c11942012-11-07 00:45:48 +00007646{
7647 int port = BP_PORT(bp);
7648 bnx2x_src_init_t2(bp, bp->t2, bp->t2_mapping, SRC_CONN_NUM);
7649 /* T1 hash bits value determines the T1 number of entries */
7650 REG_WR(bp, SRC_REG_NUMBER_HASH_BITS0 + port*4, SRC_HASH_BITS);
7651}
7652
7653static inline int bnx2x_func_switch_update(struct bnx2x *bp, int suspend)
7654{
7655 int rc;
7656 struct bnx2x_func_state_params func_params = {NULL};
7657 struct bnx2x_func_switch_update_params *switch_update_params =
7658 &func_params.params.switch_update;
7659
7660 /* Prepare parameters for function state transitions */
7661 __set_bit(RAMROD_COMP_WAIT, &func_params.ramrod_flags);
7662 __set_bit(RAMROD_RETRY, &func_params.ramrod_flags);
7663
7664 func_params.f_obj = &bp->func_obj;
7665 func_params.cmd = BNX2X_F_CMD_SWITCH_UPDATE;
7666
7667 /* Function parameters */
Dmitry Kravkove42780b2014-08-17 16:47:43 +03007668 __set_bit(BNX2X_F_UPDATE_TX_SWITCH_SUSPEND_CHNG,
7669 &switch_update_params->changes);
7670 if (suspend)
7671 __set_bit(BNX2X_F_UPDATE_TX_SWITCH_SUSPEND,
7672 &switch_update_params->changes);
Merav Sicron55c11942012-11-07 00:45:48 +00007673
7674 rc = bnx2x_func_state_change(bp, &func_params);
7675
7676 return rc;
7677}
7678
Merav Sicron910cc722012-11-11 03:56:08 +00007679static int bnx2x_reset_nic_mode(struct bnx2x *bp)
Merav Sicron55c11942012-11-07 00:45:48 +00007680{
7681 int rc, i, port = BP_PORT(bp);
7682 int vlan_en = 0, mac_en[NUM_MACS];
7683
Merav Sicron55c11942012-11-07 00:45:48 +00007684 /* Close input from network */
7685 if (bp->mf_mode == SINGLE_FUNCTION) {
7686 bnx2x_set_rx_filter(&bp->link_params, 0);
7687 } else {
7688 vlan_en = REG_RD(bp, port ? NIG_REG_LLH1_FUNC_EN :
7689 NIG_REG_LLH0_FUNC_EN);
7690 REG_WR(bp, port ? NIG_REG_LLH1_FUNC_EN :
7691 NIG_REG_LLH0_FUNC_EN, 0);
7692 for (i = 0; i < NUM_MACS; i++) {
7693 mac_en[i] = REG_RD(bp, port ?
7694 (NIG_REG_LLH1_FUNC_MEM_ENABLE +
7695 4 * i) :
7696 (NIG_REG_LLH0_FUNC_MEM_ENABLE +
7697 4 * i));
7698 REG_WR(bp, port ? (NIG_REG_LLH1_FUNC_MEM_ENABLE +
7699 4 * i) :
7700 (NIG_REG_LLH0_FUNC_MEM_ENABLE + 4 * i), 0);
7701 }
7702 }
7703
7704 /* Close BMC to host */
7705 REG_WR(bp, port ? NIG_REG_P0_TX_MNG_HOST_ENABLE :
7706 NIG_REG_P1_TX_MNG_HOST_ENABLE, 0);
7707
7708 /* Suspend Tx switching to the PF. Completion of this ramrod
7709 * further guarantees that all the packets of that PF / child
7710 * VFs in BRB were processed by the Parser, so it is safe to
7711 * change the NIC_MODE register.
7712 */
7713 rc = bnx2x_func_switch_update(bp, 1);
7714 if (rc) {
7715 BNX2X_ERR("Can't suspend tx-switching!\n");
7716 return rc;
7717 }
7718
7719 /* Change NIC_MODE register */
7720 REG_WR(bp, PRS_REG_NIC_MODE, 0);
7721
7722 /* Open input from network */
7723 if (bp->mf_mode == SINGLE_FUNCTION) {
7724 bnx2x_set_rx_filter(&bp->link_params, 1);
7725 } else {
7726 REG_WR(bp, port ? NIG_REG_LLH1_FUNC_EN :
7727 NIG_REG_LLH0_FUNC_EN, vlan_en);
7728 for (i = 0; i < NUM_MACS; i++) {
7729 REG_WR(bp, port ? (NIG_REG_LLH1_FUNC_MEM_ENABLE +
7730 4 * i) :
7731 (NIG_REG_LLH0_FUNC_MEM_ENABLE + 4 * i),
7732 mac_en[i]);
7733 }
7734 }
7735
7736 /* Enable BMC to host */
7737 REG_WR(bp, port ? NIG_REG_P0_TX_MNG_HOST_ENABLE :
7738 NIG_REG_P1_TX_MNG_HOST_ENABLE, 1);
7739
7740 /* Resume Tx switching to the PF */
7741 rc = bnx2x_func_switch_update(bp, 0);
7742 if (rc) {
7743 BNX2X_ERR("Can't resume tx-switching!\n");
7744 return rc;
7745 }
7746
7747 DP(NETIF_MSG_IFUP, "NIC MODE disabled\n");
7748 return 0;
7749}
7750
7751int bnx2x_init_hw_func_cnic(struct bnx2x *bp)
7752{
7753 int rc;
7754
7755 bnx2x_ilt_init_op_cnic(bp, INITOP_SET);
7756
7757 if (CONFIGURE_NIC_MODE(bp)) {
Yuval Mintz16a5fd92013-06-02 00:06:18 +00007758 /* Configure searcher as part of function hw init */
Merav Sicron55c11942012-11-07 00:45:48 +00007759 bnx2x_init_searcher(bp);
7760
7761 /* Reset NIC mode */
7762 rc = bnx2x_reset_nic_mode(bp);
7763 if (rc)
7764 BNX2X_ERR("Can't change NIC mode!\n");
7765 return rc;
7766 }
7767
7768 return 0;
7769}
7770
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007771static int bnx2x_init_hw_func(struct bnx2x *bp)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007772{
7773 int port = BP_PORT(bp);
7774 int func = BP_FUNC(bp);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007775 int init_phase = PHASE_PF0 + func;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007776 struct bnx2x_ilt *ilt = BP_ILT(bp);
7777 u16 cdu_ilt_start;
Eilon Greenstein8badd272009-02-12 08:36:15 +00007778 u32 addr, val;
Vladislav Zolotarovf4a66892010-10-19 05:13:09 +00007779 u32 main_mem_base, main_mem_size, main_mem_prty_clr;
Ariel Elior89db4ad2012-01-26 06:01:48 +00007780 int i, main_mem_width, rc;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007781
Merav Sicron51c1a582012-03-18 10:33:38 +00007782 DP(NETIF_MSG_HW, "starting func init func %d\n", func);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007783
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007784 /* FLR cleanup - hmmm */
Ariel Elior89db4ad2012-01-26 06:01:48 +00007785 if (!CHIP_IS_E1x(bp)) {
7786 rc = bnx2x_pf_flr_clnup(bp);
Yuval Mintz04c46732013-01-23 03:21:46 +00007787 if (rc) {
7788 bnx2x_fw_dump(bp);
Ariel Elior89db4ad2012-01-26 06:01:48 +00007789 return rc;
Yuval Mintz04c46732013-01-23 03:21:46 +00007790 }
Ariel Elior89db4ad2012-01-26 06:01:48 +00007791 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007792
Eilon Greenstein8badd272009-02-12 08:36:15 +00007793 /* set MSI reconfigure capability */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007794 if (bp->common.int_block == INT_BLOCK_HC) {
7795 addr = (port ? HC_REG_CONFIG_1 : HC_REG_CONFIG_0);
7796 val = REG_RD(bp, addr);
7797 val |= HC_CONFIG_0_REG_MSI_ATTN_EN_0;
7798 REG_WR(bp, addr, val);
7799 }
Eilon Greenstein8badd272009-02-12 08:36:15 +00007800
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007801 bnx2x_init_block(bp, BLOCK_PXP, init_phase);
7802 bnx2x_init_block(bp, BLOCK_PXP2, init_phase);
7803
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007804 ilt = BP_ILT(bp);
7805 cdu_ilt_start = ilt->clients[ILT_CLIENT_CDU].start;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007806
Ariel Elior290ca2b2013-01-01 05:22:31 +00007807 if (IS_SRIOV(bp))
7808 cdu_ilt_start += BNX2X_FIRST_VF_CID/ILT_PAGE_CIDS;
7809 cdu_ilt_start = bnx2x_iov_init_ilt(bp, cdu_ilt_start);
7810
7811 /* since BNX2X_FIRST_VF_CID > 0 the PF L2 cids precedes
7812 * those of the VFs, so start line should be reset
7813 */
7814 cdu_ilt_start = ilt->clients[ILT_CLIENT_CDU].start;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007815 for (i = 0; i < L2_ILT_LINES(bp); i++) {
Merav Sicrona0529972012-06-19 07:48:25 +00007816 ilt->lines[cdu_ilt_start + i].page = bp->context[i].vcxt;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007817 ilt->lines[cdu_ilt_start + i].page_mapping =
Merav Sicrona0529972012-06-19 07:48:25 +00007818 bp->context[i].cxt_mapping;
7819 ilt->lines[cdu_ilt_start + i].size = bp->context[i].size;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007820 }
Ariel Elior290ca2b2013-01-01 05:22:31 +00007821
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007822 bnx2x_ilt_init_op(bp, INITOP_SET);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00007823
Merav Sicron55c11942012-11-07 00:45:48 +00007824 if (!CONFIGURE_NIC_MODE(bp)) {
7825 bnx2x_init_searcher(bp);
7826 REG_WR(bp, PRS_REG_NIC_MODE, 0);
7827 DP(NETIF_MSG_IFUP, "NIC MODE disabled\n");
7828 } else {
7829 /* Set NIC mode */
7830 REG_WR(bp, PRS_REG_NIC_MODE, 1);
Yuval Mintz6bf07b82013-06-02 00:06:20 +00007831 DP(NETIF_MSG_IFUP, "NIC MODE configured\n");
Merav Sicron55c11942012-11-07 00:45:48 +00007832 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007833
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007834 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007835 u32 pf_conf = IGU_PF_CONF_FUNC_EN;
7836
7837 /* Turn on a single ISR mode in IGU if driver is going to use
7838 * INT#x or MSI
7839 */
7840 if (!(bp->flags & USING_MSIX_FLAG))
7841 pf_conf |= IGU_PF_CONF_SINGLE_ISR_EN;
7842 /*
7843 * Timers workaround bug: function init part.
7844 * Need to wait 20msec after initializing ILT,
7845 * needed to make sure there are no requests in
7846 * one of the PXP internal queues with "old" ILT addresses
7847 */
7848 msleep(20);
7849 /*
7850 * Master enable - Due to WB DMAE writes performed before this
7851 * register is re-initialized as part of the regular function
7852 * init
7853 */
7854 REG_WR(bp, PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER, 1);
7855 /* Enable the function in IGU */
7856 REG_WR(bp, IGU_REG_PF_CONFIGURATION, pf_conf);
7857 }
7858
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007859 bp->dmae_ready = 1;
7860
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007861 bnx2x_init_block(bp, BLOCK_PGLUE_B, init_phase);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007862
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007863 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007864 REG_WR(bp, PGLUE_B_REG_WAS_ERROR_PF_7_0_CLR, func);
7865
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007866 bnx2x_init_block(bp, BLOCK_ATC, init_phase);
7867 bnx2x_init_block(bp, BLOCK_DMAE, init_phase);
7868 bnx2x_init_block(bp, BLOCK_NIG, init_phase);
7869 bnx2x_init_block(bp, BLOCK_SRC, init_phase);
7870 bnx2x_init_block(bp, BLOCK_MISC, init_phase);
7871 bnx2x_init_block(bp, BLOCK_TCM, init_phase);
7872 bnx2x_init_block(bp, BLOCK_UCM, init_phase);
7873 bnx2x_init_block(bp, BLOCK_CCM, init_phase);
7874 bnx2x_init_block(bp, BLOCK_XCM, init_phase);
7875 bnx2x_init_block(bp, BLOCK_TSEM, init_phase);
7876 bnx2x_init_block(bp, BLOCK_USEM, init_phase);
7877 bnx2x_init_block(bp, BLOCK_CSEM, init_phase);
7878 bnx2x_init_block(bp, BLOCK_XSEM, init_phase);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007879
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007880 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007881 REG_WR(bp, QM_REG_PF_EN, 1);
7882
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007883 if (!CHIP_IS_E1x(bp)) {
7884 REG_WR(bp, TSEM_REG_VFPF_ERR_NUM, BNX2X_MAX_NUM_OF_VFS + func);
7885 REG_WR(bp, USEM_REG_VFPF_ERR_NUM, BNX2X_MAX_NUM_OF_VFS + func);
7886 REG_WR(bp, CSEM_REG_VFPF_ERR_NUM, BNX2X_MAX_NUM_OF_VFS + func);
7887 REG_WR(bp, XSEM_REG_VFPF_ERR_NUM, BNX2X_MAX_NUM_OF_VFS + func);
7888 }
7889 bnx2x_init_block(bp, BLOCK_QM, init_phase);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007890
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007891 bnx2x_init_block(bp, BLOCK_TM, init_phase);
7892 bnx2x_init_block(bp, BLOCK_DORQ, init_phase);
Ariel Eliorc19d65c2013-09-09 14:51:27 +03007893 REG_WR(bp, DORQ_REG_MODE_ACT, 1); /* no dpm */
Ariel Eliorb56e9672013-01-01 05:22:32 +00007894
7895 bnx2x_iov_init_dq(bp);
7896
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007897 bnx2x_init_block(bp, BLOCK_BRB1, init_phase);
7898 bnx2x_init_block(bp, BLOCK_PRS, init_phase);
7899 bnx2x_init_block(bp, BLOCK_TSDM, init_phase);
7900 bnx2x_init_block(bp, BLOCK_CSDM, init_phase);
7901 bnx2x_init_block(bp, BLOCK_USDM, init_phase);
7902 bnx2x_init_block(bp, BLOCK_XSDM, init_phase);
7903 bnx2x_init_block(bp, BLOCK_UPB, init_phase);
7904 bnx2x_init_block(bp, BLOCK_XPB, init_phase);
7905 bnx2x_init_block(bp, BLOCK_PBF, init_phase);
7906 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007907 REG_WR(bp, PBF_REG_DISABLE_PF, 0);
7908
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007909 bnx2x_init_block(bp, BLOCK_CDU, init_phase);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007910
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007911 bnx2x_init_block(bp, BLOCK_CFC, init_phase);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007912
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007913 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007914 REG_WR(bp, CFC_REG_WEAK_ENABLE_PF, 1);
7915
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +00007916 if (IS_MF(bp)) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007917 REG_WR(bp, NIG_REG_LLH0_FUNC_EN + port*8, 1);
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +00007918 REG_WR(bp, NIG_REG_LLH0_FUNC_VLAN_ID + port*8, bp->mf_ov);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007919 }
7920
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007921 bnx2x_init_block(bp, BLOCK_MISC_AEU, init_phase);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007922
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007923 /* HC init per function */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007924 if (bp->common.int_block == INT_BLOCK_HC) {
7925 if (CHIP_IS_E1H(bp)) {
7926 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_12 + func*4, 0);
7927
7928 REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, 0);
7929 REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, 0);
7930 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007931 bnx2x_init_block(bp, BLOCK_HC, init_phase);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007932
7933 } else {
7934 int num_segs, sb_idx, prod_offset;
7935
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007936 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_12 + func*4, 0);
7937
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007938 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007939 REG_WR(bp, IGU_REG_LEADING_EDGE_LATCH, 0);
7940 REG_WR(bp, IGU_REG_TRAILING_EDGE_LATCH, 0);
7941 }
7942
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007943 bnx2x_init_block(bp, BLOCK_IGU, init_phase);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007944
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007945 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007946 int dsb_idx = 0;
7947 /**
7948 * Producer memory:
7949 * E2 mode: address 0-135 match to the mapping memory;
7950 * 136 - PF0 default prod; 137 - PF1 default prod;
7951 * 138 - PF2 default prod; 139 - PF3 default prod;
7952 * 140 - PF0 attn prod; 141 - PF1 attn prod;
7953 * 142 - PF2 attn prod; 143 - PF3 attn prod;
7954 * 144-147 reserved.
7955 *
7956 * E1.5 mode - In backward compatible mode;
7957 * for non default SB; each even line in the memory
7958 * holds the U producer and each odd line hold
7959 * the C producer. The first 128 producers are for
7960 * NDSB (PF0 - 0-31; PF1 - 32-63 and so on). The last 20
7961 * producers are for the DSB for each PF.
7962 * Each PF has five segments: (the order inside each
7963 * segment is PF0; PF1; PF2; PF3) - 128-131 U prods;
7964 * 132-135 C prods; 136-139 X prods; 140-143 T prods;
7965 * 144-147 attn prods;
7966 */
7967 /* non-default-status-blocks */
7968 num_segs = CHIP_INT_MODE_IS_BC(bp) ?
7969 IGU_BC_NDSB_NUM_SEGS : IGU_NORM_NDSB_NUM_SEGS;
7970 for (sb_idx = 0; sb_idx < bp->igu_sb_cnt; sb_idx++) {
7971 prod_offset = (bp->igu_base_sb + sb_idx) *
7972 num_segs;
7973
7974 for (i = 0; i < num_segs; i++) {
7975 addr = IGU_REG_PROD_CONS_MEMORY +
7976 (prod_offset + i) * 4;
7977 REG_WR(bp, addr, 0);
7978 }
7979 /* send consumer update with value 0 */
7980 bnx2x_ack_sb(bp, bp->igu_base_sb + sb_idx,
7981 USTORM_ID, 0, IGU_INT_NOP, 1);
7982 bnx2x_igu_clear_sb(bp,
7983 bp->igu_base_sb + sb_idx);
7984 }
7985
7986 /* default-status-blocks */
7987 num_segs = CHIP_INT_MODE_IS_BC(bp) ?
7988 IGU_BC_DSB_NUM_SEGS : IGU_NORM_DSB_NUM_SEGS;
7989
7990 if (CHIP_MODE_IS_4_PORT(bp))
7991 dsb_idx = BP_FUNC(bp);
7992 else
David S. Miller8decf862011-09-22 03:23:13 -04007993 dsb_idx = BP_VN(bp);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007994
7995 prod_offset = (CHIP_INT_MODE_IS_BC(bp) ?
7996 IGU_BC_BASE_DSB_PROD + dsb_idx :
7997 IGU_NORM_BASE_DSB_PROD + dsb_idx);
7998
David S. Miller8decf862011-09-22 03:23:13 -04007999 /*
8000 * igu prods come in chunks of E1HVN_MAX (4) -
8001 * does not matters what is the current chip mode
8002 */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008003 for (i = 0; i < (num_segs * E1HVN_MAX);
8004 i += E1HVN_MAX) {
8005 addr = IGU_REG_PROD_CONS_MEMORY +
8006 (prod_offset + i)*4;
8007 REG_WR(bp, addr, 0);
8008 }
8009 /* send consumer update with 0 */
8010 if (CHIP_INT_MODE_IS_BC(bp)) {
8011 bnx2x_ack_sb(bp, bp->igu_dsb_id,
8012 USTORM_ID, 0, IGU_INT_NOP, 1);
8013 bnx2x_ack_sb(bp, bp->igu_dsb_id,
8014 CSTORM_ID, 0, IGU_INT_NOP, 1);
8015 bnx2x_ack_sb(bp, bp->igu_dsb_id,
8016 XSTORM_ID, 0, IGU_INT_NOP, 1);
8017 bnx2x_ack_sb(bp, bp->igu_dsb_id,
8018 TSTORM_ID, 0, IGU_INT_NOP, 1);
8019 bnx2x_ack_sb(bp, bp->igu_dsb_id,
8020 ATTENTION_ID, 0, IGU_INT_NOP, 1);
8021 } else {
8022 bnx2x_ack_sb(bp, bp->igu_dsb_id,
8023 USTORM_ID, 0, IGU_INT_NOP, 1);
8024 bnx2x_ack_sb(bp, bp->igu_dsb_id,
8025 ATTENTION_ID, 0, IGU_INT_NOP, 1);
8026 }
8027 bnx2x_igu_clear_sb(bp, bp->igu_dsb_id);
8028
Yuval Mintz16a5fd92013-06-02 00:06:18 +00008029 /* !!! These should become driver const once
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008030 rf-tool supports split-68 const */
8031 REG_WR(bp, IGU_REG_SB_INT_BEFORE_MASK_LSB, 0);
8032 REG_WR(bp, IGU_REG_SB_INT_BEFORE_MASK_MSB, 0);
8033 REG_WR(bp, IGU_REG_SB_MASK_LSB, 0);
8034 REG_WR(bp, IGU_REG_SB_MASK_MSB, 0);
8035 REG_WR(bp, IGU_REG_PBA_STATUS_LSB, 0);
8036 REG_WR(bp, IGU_REG_PBA_STATUS_MSB, 0);
8037 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008038 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008039
Eliezer Tamirc14423f2008-02-28 11:49:42 -08008040 /* Reset PCIE errors for debug */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008041 REG_WR(bp, 0x2114, 0xffffffff);
8042 REG_WR(bp, 0x2120, 0xffffffff);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008043
Vladislav Zolotarovf4a66892010-10-19 05:13:09 +00008044 if (CHIP_IS_E1x(bp)) {
8045 main_mem_size = HC_REG_MAIN_MEMORY_SIZE / 2; /*dwords*/
8046 main_mem_base = HC_REG_MAIN_MEMORY +
8047 BP_PORT(bp) * (main_mem_size * 4);
8048 main_mem_prty_clr = HC_REG_HC_PRTY_STS_CLR;
8049 main_mem_width = 8;
8050
8051 val = REG_RD(bp, main_mem_prty_clr);
8052 if (val)
Merav Sicron51c1a582012-03-18 10:33:38 +00008053 DP(NETIF_MSG_HW,
8054 "Hmmm... Parity errors in HC block during function init (0x%x)!\n",
8055 val);
Vladislav Zolotarovf4a66892010-10-19 05:13:09 +00008056
8057 /* Clear "false" parity errors in MSI-X table */
8058 for (i = main_mem_base;
8059 i < main_mem_base + main_mem_size * 4;
8060 i += main_mem_width) {
8061 bnx2x_read_dmae(bp, i, main_mem_width / 4);
8062 bnx2x_write_dmae(bp, bnx2x_sp_mapping(bp, wb_data),
8063 i, main_mem_width / 4);
8064 }
8065 /* Clear HC parity attention */
8066 REG_RD(bp, main_mem_prty_clr);
8067 }
8068
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008069#ifdef BNX2X_STOP_ON_ERROR
8070 /* Enable STORMs SP logging */
8071 REG_WR8(bp, BAR_USTRORM_INTMEM +
8072 USTORM_RECORD_SLOW_PATH_OFFSET(BP_FUNC(bp)), 1);
8073 REG_WR8(bp, BAR_TSTRORM_INTMEM +
8074 TSTORM_RECORD_SLOW_PATH_OFFSET(BP_FUNC(bp)), 1);
8075 REG_WR8(bp, BAR_CSTRORM_INTMEM +
8076 CSTORM_RECORD_SLOW_PATH_OFFSET(BP_FUNC(bp)), 1);
8077 REG_WR8(bp, BAR_XSTRORM_INTMEM +
8078 XSTORM_RECORD_SLOW_PATH_OFFSET(BP_FUNC(bp)), 1);
8079#endif
8080
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00008081 bnx2x_phy_probe(&bp->link_params);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00008082
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008083 return 0;
8084}
8085
Merav Sicron55c11942012-11-07 00:45:48 +00008086void bnx2x_free_mem_cnic(struct bnx2x *bp)
8087{
8088 bnx2x_ilt_mem_op_cnic(bp, ILT_MEMOP_FREE);
8089
8090 if (!CHIP_IS_E1x(bp))
8091 BNX2X_PCI_FREE(bp->cnic_sb.e2_sb, bp->cnic_sb_mapping,
8092 sizeof(struct host_hc_status_block_e2));
8093 else
8094 BNX2X_PCI_FREE(bp->cnic_sb.e1x_sb, bp->cnic_sb_mapping,
8095 sizeof(struct host_hc_status_block_e1x));
8096
8097 BNX2X_PCI_FREE(bp->t2, bp->t2_mapping, SRC_T2_SZ);
8098}
8099
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00008100void bnx2x_free_mem(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008101{
Merav Sicrona0529972012-06-19 07:48:25 +00008102 int i;
8103
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008104 BNX2X_PCI_FREE(bp->fw_stats, bp->fw_stats_mapping,
8105 bp->fw_stats_data_sz + bp->fw_stats_req_sz);
8106
Ariel Eliorb4cddbd2013-08-28 01:13:03 +03008107 if (IS_VF(bp))
8108 return;
8109
8110 BNX2X_PCI_FREE(bp->def_status_blk, bp->def_status_blk_mapping,
8111 sizeof(struct host_sp_status_block));
8112
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008113 BNX2X_PCI_FREE(bp->slowpath, bp->slowpath_mapping,
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008114 sizeof(struct bnx2x_slowpath));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008115
Merav Sicrona0529972012-06-19 07:48:25 +00008116 for (i = 0; i < L2_ILT_LINES(bp); i++)
8117 BNX2X_PCI_FREE(bp->context[i].vcxt, bp->context[i].cxt_mapping,
8118 bp->context[i].size);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008119 bnx2x_ilt_mem_op(bp, ILT_MEMOP_FREE);
8120
8121 BNX2X_FREE(bp->ilt->lines);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00008122
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07008123 BNX2X_PCI_FREE(bp->spq, bp->spq_mapping, BCM_PAGE_SIZE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008124
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008125 BNX2X_PCI_FREE(bp->eq_ring, bp->eq_mapping,
8126 BCM_PAGE_SIZE * NUM_EQ_PAGES);
Yuval Mintz580d9d02013-01-23 03:21:51 +00008127
Yuval Mintz05952242013-05-01 04:27:58 +00008128 BNX2X_PCI_FREE(bp->t2, bp->t2_mapping, SRC_T2_SZ);
8129
Yuval Mintz580d9d02013-01-23 03:21:51 +00008130 bnx2x_iov_free_mem(bp);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008131}
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008132
Merav Sicron55c11942012-11-07 00:45:48 +00008133int bnx2x_alloc_mem_cnic(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008134{
Joe Perchescd2b0382014-02-20 13:25:51 -08008135 if (!CHIP_IS_E1x(bp)) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008136 /* size = the status block + ramrod buffers */
Joe Perchescd2b0382014-02-20 13:25:51 -08008137 bp->cnic_sb.e2_sb = BNX2X_PCI_ALLOC(&bp->cnic_sb_mapping,
8138 sizeof(struct host_hc_status_block_e2));
8139 if (!bp->cnic_sb.e2_sb)
8140 goto alloc_mem_err;
8141 } else {
8142 bp->cnic_sb.e1x_sb = BNX2X_PCI_ALLOC(&bp->cnic_sb_mapping,
8143 sizeof(struct host_hc_status_block_e1x));
8144 if (!bp->cnic_sb.e1x_sb)
8145 goto alloc_mem_err;
8146 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008147
Joe Perchescd2b0382014-02-20 13:25:51 -08008148 if (CONFIGURE_NIC_MODE(bp) && !bp->t2) {
Yuval Mintz16a5fd92013-06-02 00:06:18 +00008149 /* allocate searcher T2 table, as it wasn't allocated before */
Joe Perchescd2b0382014-02-20 13:25:51 -08008150 bp->t2 = BNX2X_PCI_ALLOC(&bp->t2_mapping, SRC_T2_SZ);
8151 if (!bp->t2)
8152 goto alloc_mem_err;
8153 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008154
Merav Sicron55c11942012-11-07 00:45:48 +00008155 /* write address to which L5 should insert its values */
8156 bp->cnic_eth_dev.addr_drv_info_to_mcp =
8157 &bp->slowpath->drv_info_to_mcp;
8158
8159 if (bnx2x_ilt_mem_op_cnic(bp, ILT_MEMOP_ALLOC))
8160 goto alloc_mem_err;
8161
8162 return 0;
8163
8164alloc_mem_err:
8165 bnx2x_free_mem_cnic(bp);
8166 BNX2X_ERR("Can't allocate memory\n");
8167 return -ENOMEM;
8168}
8169
8170int bnx2x_alloc_mem(struct bnx2x *bp)
8171{
8172 int i, allocated, context_size;
8173
Joe Perchescd2b0382014-02-20 13:25:51 -08008174 if (!CONFIGURE_NIC_MODE(bp) && !bp->t2) {
Merav Sicron55c11942012-11-07 00:45:48 +00008175 /* allocate searcher T2 table */
Joe Perchescd2b0382014-02-20 13:25:51 -08008176 bp->t2 = BNX2X_PCI_ALLOC(&bp->t2_mapping, SRC_T2_SZ);
8177 if (!bp->t2)
8178 goto alloc_mem_err;
8179 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008180
Joe Perchescd2b0382014-02-20 13:25:51 -08008181 bp->def_status_blk = BNX2X_PCI_ALLOC(&bp->def_status_blk_mapping,
8182 sizeof(struct host_sp_status_block));
8183 if (!bp->def_status_blk)
8184 goto alloc_mem_err;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008185
Joe Perchescd2b0382014-02-20 13:25:51 -08008186 bp->slowpath = BNX2X_PCI_ALLOC(&bp->slowpath_mapping,
8187 sizeof(struct bnx2x_slowpath));
8188 if (!bp->slowpath)
8189 goto alloc_mem_err;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008190
Merav Sicrona0529972012-06-19 07:48:25 +00008191 /* Allocate memory for CDU context:
8192 * This memory is allocated separately and not in the generic ILT
8193 * functions because CDU differs in few aspects:
8194 * 1. There are multiple entities allocating memory for context -
8195 * 'regular' driver, CNIC and SRIOV driver. Each separately controls
8196 * its own ILT lines.
8197 * 2. Since CDU page-size is not a single 4KB page (which is the case
8198 * for the other ILT clients), to be efficient we want to support
8199 * allocation of sub-page-size in the last entry.
8200 * 3. Context pointers are used by the driver to pass to FW / update
8201 * the context (for the other ILT clients the pointers are used just to
8202 * free the memory during unload).
8203 */
8204 context_size = sizeof(union cdu_context) * BNX2X_L2_CID_COUNT(bp);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00008205
Merav Sicrona0529972012-06-19 07:48:25 +00008206 for (i = 0, allocated = 0; allocated < context_size; i++) {
8207 bp->context[i].size = min(CDU_ILT_PAGE_SZ,
8208 (context_size - allocated));
Joe Perchescd2b0382014-02-20 13:25:51 -08008209 bp->context[i].vcxt = BNX2X_PCI_ALLOC(&bp->context[i].cxt_mapping,
8210 bp->context[i].size);
8211 if (!bp->context[i].vcxt)
8212 goto alloc_mem_err;
Merav Sicrona0529972012-06-19 07:48:25 +00008213 allocated += bp->context[i].size;
8214 }
Joe Perchescd2b0382014-02-20 13:25:51 -08008215 bp->ilt->lines = kcalloc(ILT_MAX_LINES, sizeof(struct ilt_line),
8216 GFP_KERNEL);
8217 if (!bp->ilt->lines)
8218 goto alloc_mem_err;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008219
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008220 if (bnx2x_ilt_mem_op(bp, ILT_MEMOP_ALLOC))
8221 goto alloc_mem_err;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008222
Ariel Elior67c431a2013-01-01 05:22:36 +00008223 if (bnx2x_iov_alloc_mem(bp))
8224 goto alloc_mem_err;
8225
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008226 /* Slow path ring */
Joe Perchescd2b0382014-02-20 13:25:51 -08008227 bp->spq = BNX2X_PCI_ALLOC(&bp->spq_mapping, BCM_PAGE_SIZE);
8228 if (!bp->spq)
8229 goto alloc_mem_err;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008230
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008231 /* EQ */
Joe Perchescd2b0382014-02-20 13:25:51 -08008232 bp->eq_ring = BNX2X_PCI_ALLOC(&bp->eq_mapping,
8233 BCM_PAGE_SIZE * NUM_EQ_PAGES);
8234 if (!bp->eq_ring)
8235 goto alloc_mem_err;
Tom Herbertab532cf2011-02-16 10:27:02 +00008236
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008237 return 0;
8238
8239alloc_mem_err:
8240 bnx2x_free_mem(bp);
Merav Sicron51c1a582012-03-18 10:33:38 +00008241 BNX2X_ERR("Can't allocate memory\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008242 return -ENOMEM;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008243}
8244
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008245/*
8246 * Init service functions
8247 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008248
8249int bnx2x_set_mac_one(struct bnx2x *bp, u8 *mac,
8250 struct bnx2x_vlan_mac_obj *obj, bool set,
8251 int mac_type, unsigned long *ramrod_flags)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008252{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008253 int rc;
8254 struct bnx2x_vlan_mac_ramrod_params ramrod_param;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008255
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008256 memset(&ramrod_param, 0, sizeof(ramrod_param));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008257
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008258 /* Fill general parameters */
8259 ramrod_param.vlan_mac_obj = obj;
8260 ramrod_param.ramrod_flags = *ramrod_flags;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008261
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008262 /* Fill a user request section if needed */
8263 if (!test_bit(RAMROD_CONT, ramrod_flags)) {
8264 memcpy(ramrod_param.user_req.u.mac.mac, mac, ETH_ALEN);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008265
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008266 __set_bit(mac_type, &ramrod_param.user_req.vlan_mac_flags);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008267
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008268 /* Set the command: ADD or DEL */
8269 if (set)
8270 ramrod_param.user_req.cmd = BNX2X_VLAN_MAC_ADD;
8271 else
8272 ramrod_param.user_req.cmd = BNX2X_VLAN_MAC_DEL;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008273 }
8274
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008275 rc = bnx2x_config_vlan_mac(bp, &ramrod_param);
Yuval Mintz7b5342d2012-09-11 04:34:14 +00008276
8277 if (rc == -EEXIST) {
8278 DP(BNX2X_MSG_SP, "Failed to schedule ADD operations: %d\n", rc);
8279 /* do not treat adding same MAC as error */
8280 rc = 0;
8281 } else if (rc < 0)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008282 BNX2X_ERR("%s MAC failed\n", (set ? "Set" : "Del"));
Yuval Mintz7b5342d2012-09-11 04:34:14 +00008283
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008284 return rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008285}
8286
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008287int bnx2x_del_all_macs(struct bnx2x *bp,
8288 struct bnx2x_vlan_mac_obj *mac_obj,
8289 int mac_type, bool wait_for_comp)
Michael Chane665bfd2009-10-10 13:46:54 +00008290{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008291 int rc;
8292 unsigned long ramrod_flags = 0, vlan_mac_flags = 0;
8293
8294 /* Wait for completion of requested */
8295 if (wait_for_comp)
8296 __set_bit(RAMROD_COMP_WAIT, &ramrod_flags);
8297
8298 /* Set the mac type of addresses we want to clear */
8299 __set_bit(mac_type, &vlan_mac_flags);
8300
8301 rc = mac_obj->delete_all(bp, mac_obj, &vlan_mac_flags, &ramrod_flags);
8302 if (rc < 0)
8303 BNX2X_ERR("Failed to delete MACs: %d\n", rc);
8304
8305 return rc;
Michael Chane665bfd2009-10-10 13:46:54 +00008306}
8307
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008308int bnx2x_set_eth_mac(struct bnx2x *bp, bool set)
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08008309{
Barak Witkowskia3348722012-04-23 03:04:46 +00008310 if (is_zero_ether_addr(bp->dev->dev_addr) &&
8311 (IS_MF_STORAGE_SD(bp) || IS_MF_FCOE_AFEX(bp))) {
Merav Sicron51c1a582012-03-18 10:33:38 +00008312 DP(NETIF_MSG_IFUP | NETIF_MSG_IFDOWN,
8313 "Ignoring Zero MAC for STORAGE SD mode\n");
Dmitry Kravkov614c76d2011-11-28 12:31:49 +00008314 return 0;
8315 }
Dmitry Kravkov614c76d2011-11-28 12:31:49 +00008316
Dmitry Kravkovf8f4f612013-04-24 01:45:00 +00008317 if (IS_PF(bp)) {
8318 unsigned long ramrod_flags = 0;
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08008319
Dmitry Kravkovf8f4f612013-04-24 01:45:00 +00008320 DP(NETIF_MSG_IFUP, "Adding Eth MAC\n");
8321 __set_bit(RAMROD_COMP_WAIT, &ramrod_flags);
8322 return bnx2x_set_mac_one(bp, bp->dev->dev_addr,
8323 &bp->sp_objs->mac_obj, set,
8324 BNX2X_ETH_MAC, &ramrod_flags);
8325 } else { /* vf */
8326 return bnx2x_vfpf_config_mac(bp, bp->dev->dev_addr,
8327 bp->fp->index, true);
8328 }
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08008329}
8330
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008331int bnx2x_setup_leading(struct bnx2x *bp)
Michael Chane665bfd2009-10-10 13:46:54 +00008332{
Ariel Elior60cad4e2013-09-04 14:09:22 +03008333 if (IS_PF(bp))
8334 return bnx2x_setup_queue(bp, &bp->fp[0], true);
8335 else /* VF */
8336 return bnx2x_vfpf_setup_q(bp, &bp->fp[0], true);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008337}
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08008338
Dmitry Kravkovd6214d72010-10-06 03:32:10 +00008339/**
Dmitry Kravkove8920672011-05-04 23:52:40 +00008340 * bnx2x_set_int_mode - configure interrupt mode
8341 *
8342 * @bp: driver handle
8343 *
Dmitry Kravkovd6214d72010-10-06 03:32:10 +00008344 * In case of MSI-X it will also try to enable MSI-X.
Dmitry Kravkovd6214d72010-10-06 03:32:10 +00008345 */
Ariel Elior1ab44342013-01-01 05:22:23 +00008346int bnx2x_set_int_mode(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008347{
Ariel Elior1ab44342013-01-01 05:22:23 +00008348 int rc = 0;
8349
Ariel Elior60cad4e2013-09-04 14:09:22 +03008350 if (IS_VF(bp) && int_mode != BNX2X_INT_MODE_MSIX) {
8351 BNX2X_ERR("VF not loaded since interrupt mode not msix\n");
Ariel Elior1ab44342013-01-01 05:22:23 +00008352 return -EINVAL;
Ariel Elior60cad4e2013-09-04 14:09:22 +03008353 }
Ariel Elior1ab44342013-01-01 05:22:23 +00008354
Dmitry Kravkov9ee3d372011-06-14 01:33:34 +00008355 switch (int_mode) {
Ariel Elior1ab44342013-01-01 05:22:23 +00008356 case BNX2X_INT_MODE_MSIX:
8357 /* attempt to enable msix */
8358 rc = bnx2x_enable_msix(bp);
8359
8360 /* msix attained */
8361 if (!rc)
8362 return 0;
8363
8364 /* vfs use only msix */
8365 if (rc && IS_VF(bp))
8366 return rc;
8367
8368 /* failed to enable multiple MSI-X */
8369 BNX2X_DEV_INFO("Failed to enable multiple MSI-X (%d), set number of queues to %d\n",
8370 bp->num_queues,
8371 1 + bp->num_cnic_queues);
8372
Dmitry Kravkovd6214d72010-10-06 03:32:10 +00008373 /* falling through... */
Ariel Elior1ab44342013-01-01 05:22:23 +00008374 case BNX2X_INT_MODE_MSI:
8375 bnx2x_enable_msi(bp);
8376
8377 /* falling through... */
8378 case BNX2X_INT_MODE_INTX:
Merav Sicron55c11942012-11-07 00:45:48 +00008379 bp->num_ethernet_queues = 1;
8380 bp->num_queues = bp->num_ethernet_queues + bp->num_cnic_queues;
Merav Sicron51c1a582012-03-18 10:33:38 +00008381 BNX2X_DEV_INFO("set number of queues to 1\n");
Eilon Greensteinca003922009-08-12 22:53:28 -07008382 break;
Eilon Greensteinca003922009-08-12 22:53:28 -07008383 default:
Ariel Elior1ab44342013-01-01 05:22:23 +00008384 BNX2X_DEV_INFO("unknown value in int_mode module parameter\n");
8385 return -EINVAL;
Eilon Greensteinca003922009-08-12 22:53:28 -07008386 }
Ariel Elior1ab44342013-01-01 05:22:23 +00008387 return 0;
Eilon Greensteinca003922009-08-12 22:53:28 -07008388}
8389
Ariel Elior1ab44342013-01-01 05:22:23 +00008390/* must be called prior to any HW initializations */
Dmitry Kravkovc2bff632010-10-06 03:33:18 +00008391static inline u16 bnx2x_cid_ilt_lines(struct bnx2x *bp)
8392{
Ariel Elior290ca2b2013-01-01 05:22:31 +00008393 if (IS_SRIOV(bp))
8394 return (BNX2X_FIRST_VF_CID + BNX2X_VF_CIDS)/ILT_PAGE_CIDS;
Dmitry Kravkovc2bff632010-10-06 03:33:18 +00008395 return L2_ILT_LINES(bp);
8396}
8397
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008398void bnx2x_ilt_set_info(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008399{
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008400 struct ilt_client_info *ilt_client;
8401 struct bnx2x_ilt *ilt = BP_ILT(bp);
8402 u16 line = 0;
8403
8404 ilt->start_line = FUNC_ILT_BASE(BP_FUNC(bp));
8405 DP(BNX2X_MSG_SP, "ilt starts at line %d\n", ilt->start_line);
8406
8407 /* CDU */
8408 ilt_client = &ilt->clients[ILT_CLIENT_CDU];
8409 ilt_client->client_num = ILT_CLIENT_CDU;
8410 ilt_client->page_size = CDU_ILT_PAGE_SZ;
8411 ilt_client->flags = ILT_CLIENT_SKIP_MEM;
8412 ilt_client->start = line;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008413 line += bnx2x_cid_ilt_lines(bp);
Merav Sicron55c11942012-11-07 00:45:48 +00008414
8415 if (CNIC_SUPPORT(bp))
8416 line += CNIC_ILT_LINES;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008417 ilt_client->end = line - 1;
8418
Merav Sicron51c1a582012-03-18 10:33:38 +00008419 DP(NETIF_MSG_IFUP, "ilt client[CDU]: start %d, end %d, psz 0x%x, flags 0x%x, hw psz %d\n",
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008420 ilt_client->start,
8421 ilt_client->end,
8422 ilt_client->page_size,
8423 ilt_client->flags,
8424 ilog2(ilt_client->page_size >> 12));
8425
8426 /* QM */
8427 if (QM_INIT(bp->qm_cid_count)) {
8428 ilt_client = &ilt->clients[ILT_CLIENT_QM];
8429 ilt_client->client_num = ILT_CLIENT_QM;
8430 ilt_client->page_size = QM_ILT_PAGE_SZ;
8431 ilt_client->flags = 0;
8432 ilt_client->start = line;
8433
8434 /* 4 bytes for each cid */
8435 line += DIV_ROUND_UP(bp->qm_cid_count * QM_QUEUES_PER_FUNC * 4,
8436 QM_ILT_PAGE_SZ);
8437
8438 ilt_client->end = line - 1;
8439
Merav Sicron51c1a582012-03-18 10:33:38 +00008440 DP(NETIF_MSG_IFUP,
8441 "ilt client[QM]: start %d, end %d, psz 0x%x, flags 0x%x, hw psz %d\n",
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008442 ilt_client->start,
8443 ilt_client->end,
8444 ilt_client->page_size,
8445 ilt_client->flags,
8446 ilog2(ilt_client->page_size >> 12));
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008447 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008448
Merav Sicron55c11942012-11-07 00:45:48 +00008449 if (CNIC_SUPPORT(bp)) {
8450 /* SRC */
8451 ilt_client = &ilt->clients[ILT_CLIENT_SRC];
8452 ilt_client->client_num = ILT_CLIENT_SRC;
8453 ilt_client->page_size = SRC_ILT_PAGE_SZ;
8454 ilt_client->flags = 0;
8455 ilt_client->start = line;
8456 line += SRC_ILT_LINES;
8457 ilt_client->end = line - 1;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008458
Merav Sicron55c11942012-11-07 00:45:48 +00008459 DP(NETIF_MSG_IFUP,
8460 "ilt client[SRC]: start %d, end %d, psz 0x%x, flags 0x%x, hw psz %d\n",
8461 ilt_client->start,
8462 ilt_client->end,
8463 ilt_client->page_size,
8464 ilt_client->flags,
8465 ilog2(ilt_client->page_size >> 12));
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008466
Merav Sicron55c11942012-11-07 00:45:48 +00008467 /* TM */
8468 ilt_client = &ilt->clients[ILT_CLIENT_TM];
8469 ilt_client->client_num = ILT_CLIENT_TM;
8470 ilt_client->page_size = TM_ILT_PAGE_SZ;
8471 ilt_client->flags = 0;
8472 ilt_client->start = line;
8473 line += TM_ILT_LINES;
8474 ilt_client->end = line - 1;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008475
Merav Sicron55c11942012-11-07 00:45:48 +00008476 DP(NETIF_MSG_IFUP,
8477 "ilt client[TM]: start %d, end %d, psz 0x%x, flags 0x%x, hw psz %d\n",
8478 ilt_client->start,
8479 ilt_client->end,
8480 ilt_client->page_size,
8481 ilt_client->flags,
8482 ilog2(ilt_client->page_size >> 12));
8483 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008484
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008485 BUG_ON(line > ILT_MAX_LINES);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008486}
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00008487
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008488/**
8489 * bnx2x_pf_q_prep_init - prepare INIT transition parameters
8490 *
8491 * @bp: driver handle
8492 * @fp: pointer to fastpath
8493 * @init_params: pointer to parameters structure
8494 *
8495 * parameters configured:
8496 * - HC configuration
8497 * - Queue's CDU context
8498 */
Eric Dumazet1191cb82012-04-27 21:39:21 +00008499static void bnx2x_pf_q_prep_init(struct bnx2x *bp,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008500 struct bnx2x_fastpath *fp, struct bnx2x_queue_init_params *init_params)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008501{
Ariel Elior6383c0b2011-07-14 08:31:57 +00008502 u8 cos;
Merav Sicrona0529972012-06-19 07:48:25 +00008503 int cxt_index, cxt_offset;
8504
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008505 /* FCoE Queue uses Default SB, thus has no HC capabilities */
8506 if (!IS_FCOE_FP(fp)) {
8507 __set_bit(BNX2X_Q_FLG_HC, &init_params->rx.flags);
8508 __set_bit(BNX2X_Q_FLG_HC, &init_params->tx.flags);
8509
Yuval Mintz16a5fd92013-06-02 00:06:18 +00008510 /* If HC is supported, enable host coalescing in the transition
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008511 * to INIT state.
8512 */
8513 __set_bit(BNX2X_Q_FLG_HC_EN, &init_params->rx.flags);
8514 __set_bit(BNX2X_Q_FLG_HC_EN, &init_params->tx.flags);
8515
8516 /* HC rate */
8517 init_params->rx.hc_rate = bp->rx_ticks ?
8518 (1000000 / bp->rx_ticks) : 0;
8519 init_params->tx.hc_rate = bp->tx_ticks ?
8520 (1000000 / bp->tx_ticks) : 0;
8521
8522 /* FW SB ID */
8523 init_params->rx.fw_sb_id = init_params->tx.fw_sb_id =
8524 fp->fw_sb_id;
8525
8526 /*
8527 * CQ index among the SB indices: FCoE clients uses the default
8528 * SB, therefore it's different.
8529 */
Ariel Elior6383c0b2011-07-14 08:31:57 +00008530 init_params->rx.sb_cq_index = HC_INDEX_ETH_RX_CQ_CONS;
8531 init_params->tx.sb_cq_index = HC_INDEX_ETH_FIRST_TX_CQ_CONS;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008532 }
8533
Ariel Elior6383c0b2011-07-14 08:31:57 +00008534 /* set maximum number of COSs supported by this queue */
8535 init_params->max_cos = fp->max_cos;
8536
Merav Sicron51c1a582012-03-18 10:33:38 +00008537 DP(NETIF_MSG_IFUP, "fp: %d setting queue params max cos to: %d\n",
Ariel Elior6383c0b2011-07-14 08:31:57 +00008538 fp->index, init_params->max_cos);
8539
8540 /* set the context pointers queue object */
Merav Sicrona0529972012-06-19 07:48:25 +00008541 for (cos = FIRST_TX_COS_INDEX; cos < init_params->max_cos; cos++) {
Merav Sicron65565882012-06-19 07:48:26 +00008542 cxt_index = fp->txdata_ptr[cos]->cid / ILT_PAGE_CIDS;
8543 cxt_offset = fp->txdata_ptr[cos]->cid - (cxt_index *
Merav Sicrona0529972012-06-19 07:48:25 +00008544 ILT_PAGE_CIDS);
Ariel Elior6383c0b2011-07-14 08:31:57 +00008545 init_params->cxts[cos] =
Merav Sicrona0529972012-06-19 07:48:25 +00008546 &bp->context[cxt_index].vcxt[cxt_offset].eth;
8547 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008548}
8549
Merav Sicron910cc722012-11-11 03:56:08 +00008550static int bnx2x_setup_tx_only(struct bnx2x *bp, struct bnx2x_fastpath *fp,
Ariel Elior6383c0b2011-07-14 08:31:57 +00008551 struct bnx2x_queue_state_params *q_params,
8552 struct bnx2x_queue_setup_tx_only_params *tx_only_params,
8553 int tx_index, bool leading)
8554{
8555 memset(tx_only_params, 0, sizeof(*tx_only_params));
8556
8557 /* Set the command */
8558 q_params->cmd = BNX2X_Q_CMD_SETUP_TX_ONLY;
8559
8560 /* Set tx-only QUEUE flags: don't zero statistics */
8561 tx_only_params->flags = bnx2x_get_common_flags(bp, fp, false);
8562
8563 /* choose the index of the cid to send the slow path on */
8564 tx_only_params->cid_index = tx_index;
8565
8566 /* Set general TX_ONLY_SETUP parameters */
8567 bnx2x_pf_q_prep_general(bp, fp, &tx_only_params->gen_params, tx_index);
8568
8569 /* Set Tx TX_ONLY_SETUP parameters */
8570 bnx2x_pf_tx_q_prep(bp, fp, &tx_only_params->txq_params, tx_index);
8571
Merav Sicron51c1a582012-03-18 10:33:38 +00008572 DP(NETIF_MSG_IFUP,
8573 "preparing to send tx-only ramrod for connection: cos %d, primary cid %d, cid %d, client id %d, sp-client id %d, flags %lx\n",
Ariel Elior6383c0b2011-07-14 08:31:57 +00008574 tx_index, q_params->q_obj->cids[FIRST_TX_COS_INDEX],
8575 q_params->q_obj->cids[tx_index], q_params->q_obj->cl_id,
8576 tx_only_params->gen_params.spcl_id, tx_only_params->flags);
8577
8578 /* send the ramrod */
8579 return bnx2x_queue_state_change(bp, q_params);
8580}
8581
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008582/**
8583 * bnx2x_setup_queue - setup queue
8584 *
8585 * @bp: driver handle
8586 * @fp: pointer to fastpath
8587 * @leading: is leading
8588 *
8589 * This function performs 2 steps in a Queue state machine
8590 * actually: 1) RESET->INIT 2) INIT->SETUP
8591 */
8592
8593int bnx2x_setup_queue(struct bnx2x *bp, struct bnx2x_fastpath *fp,
8594 bool leading)
8595{
Yuval Mintz3b603062012-03-18 10:33:39 +00008596 struct bnx2x_queue_state_params q_params = {NULL};
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008597 struct bnx2x_queue_setup_params *setup_params =
8598 &q_params.params.setup;
Ariel Elior6383c0b2011-07-14 08:31:57 +00008599 struct bnx2x_queue_setup_tx_only_params *tx_only_params =
8600 &q_params.params.tx_only;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008601 int rc;
Ariel Elior6383c0b2011-07-14 08:31:57 +00008602 u8 tx_index;
8603
Merav Sicron51c1a582012-03-18 10:33:38 +00008604 DP(NETIF_MSG_IFUP, "setting up queue %d\n", fp->index);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008605
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00008606 /* reset IGU state skip FCoE L2 queue */
8607 if (!IS_FCOE_FP(fp))
8608 bnx2x_ack_sb(bp, fp->igu_sb_id, USTORM_ID, 0,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008609 IGU_INT_ENABLE, 0);
8610
Barak Witkowski15192a82012-06-19 07:48:28 +00008611 q_params.q_obj = &bnx2x_sp_obj(bp, fp).q_obj;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008612 /* We want to wait for completion in this context */
8613 __set_bit(RAMROD_COMP_WAIT, &q_params.ramrod_flags);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008614
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008615 /* Prepare the INIT parameters */
8616 bnx2x_pf_q_prep_init(bp, fp, &q_params.params.init);
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00008617
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008618 /* Set the command */
8619 q_params.cmd = BNX2X_Q_CMD_INIT;
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00008620
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008621 /* Change the state to INIT */
8622 rc = bnx2x_queue_state_change(bp, &q_params);
8623 if (rc) {
Ariel Elior6383c0b2011-07-14 08:31:57 +00008624 BNX2X_ERR("Queue(%d) INIT failed\n", fp->index);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008625 return rc;
8626 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008627
Merav Sicron51c1a582012-03-18 10:33:38 +00008628 DP(NETIF_MSG_IFUP, "init complete\n");
Ariel Elior6383c0b2011-07-14 08:31:57 +00008629
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008630 /* Now move the Queue to the SETUP state... */
8631 memset(setup_params, 0, sizeof(*setup_params));
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008632
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008633 /* Set QUEUE flags */
8634 setup_params->flags = bnx2x_get_q_flags(bp, fp, leading);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008635
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008636 /* Set general SETUP parameters */
Ariel Elior6383c0b2011-07-14 08:31:57 +00008637 bnx2x_pf_q_prep_general(bp, fp, &setup_params->gen_params,
8638 FIRST_TX_COS_INDEX);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008639
Ariel Elior6383c0b2011-07-14 08:31:57 +00008640 bnx2x_pf_rx_q_prep(bp, fp, &setup_params->pause_params,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008641 &setup_params->rxq_params);
8642
Ariel Elior6383c0b2011-07-14 08:31:57 +00008643 bnx2x_pf_tx_q_prep(bp, fp, &setup_params->txq_params,
8644 FIRST_TX_COS_INDEX);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008645
8646 /* Set the command */
8647 q_params.cmd = BNX2X_Q_CMD_SETUP;
8648
Merav Sicron55c11942012-11-07 00:45:48 +00008649 if (IS_FCOE_FP(fp))
8650 bp->fcoe_init = true;
8651
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008652 /* Change the state to SETUP */
8653 rc = bnx2x_queue_state_change(bp, &q_params);
Ariel Elior6383c0b2011-07-14 08:31:57 +00008654 if (rc) {
8655 BNX2X_ERR("Queue(%d) SETUP failed\n", fp->index);
8656 return rc;
8657 }
8658
8659 /* loop through the relevant tx-only indices */
8660 for (tx_index = FIRST_TX_ONLY_COS_INDEX;
8661 tx_index < fp->max_cos;
8662 tx_index++) {
8663
8664 /* prepare and send tx-only ramrod*/
8665 rc = bnx2x_setup_tx_only(bp, fp, &q_params,
8666 tx_only_params, tx_index, leading);
8667 if (rc) {
8668 BNX2X_ERR("Queue(%d.%d) TX_ONLY_SETUP failed\n",
8669 fp->index, tx_index);
8670 return rc;
8671 }
8672 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008673
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008674 return rc;
8675}
8676
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008677static int bnx2x_stop_queue(struct bnx2x *bp, int index)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008678{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008679 struct bnx2x_fastpath *fp = &bp->fp[index];
Ariel Elior6383c0b2011-07-14 08:31:57 +00008680 struct bnx2x_fp_txdata *txdata;
Yuval Mintz3b603062012-03-18 10:33:39 +00008681 struct bnx2x_queue_state_params q_params = {NULL};
Ariel Elior6383c0b2011-07-14 08:31:57 +00008682 int rc, tx_index;
8683
Merav Sicron51c1a582012-03-18 10:33:38 +00008684 DP(NETIF_MSG_IFDOWN, "stopping queue %d cid %d\n", index, fp->cid);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008685
Barak Witkowski15192a82012-06-19 07:48:28 +00008686 q_params.q_obj = &bnx2x_sp_obj(bp, fp).q_obj;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008687 /* We want to wait for completion in this context */
8688 __set_bit(RAMROD_COMP_WAIT, &q_params.ramrod_flags);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008689
Ariel Elior6383c0b2011-07-14 08:31:57 +00008690 /* close tx-only connections */
8691 for (tx_index = FIRST_TX_ONLY_COS_INDEX;
8692 tx_index < fp->max_cos;
8693 tx_index++){
8694
8695 /* ascertain this is a normal queue*/
Merav Sicron65565882012-06-19 07:48:26 +00008696 txdata = fp->txdata_ptr[tx_index];
Ariel Elior6383c0b2011-07-14 08:31:57 +00008697
Merav Sicron51c1a582012-03-18 10:33:38 +00008698 DP(NETIF_MSG_IFDOWN, "stopping tx-only queue %d\n",
Ariel Elior6383c0b2011-07-14 08:31:57 +00008699 txdata->txq_index);
8700
8701 /* send halt terminate on tx-only connection */
8702 q_params.cmd = BNX2X_Q_CMD_TERMINATE;
8703 memset(&q_params.params.terminate, 0,
8704 sizeof(q_params.params.terminate));
8705 q_params.params.terminate.cid_index = tx_index;
8706
8707 rc = bnx2x_queue_state_change(bp, &q_params);
8708 if (rc)
8709 return rc;
8710
8711 /* send halt terminate on tx-only connection */
8712 q_params.cmd = BNX2X_Q_CMD_CFC_DEL;
8713 memset(&q_params.params.cfc_del, 0,
8714 sizeof(q_params.params.cfc_del));
8715 q_params.params.cfc_del.cid_index = tx_index;
8716 rc = bnx2x_queue_state_change(bp, &q_params);
8717 if (rc)
8718 return rc;
8719 }
8720 /* Stop the primary connection: */
8721 /* ...halt the connection */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008722 q_params.cmd = BNX2X_Q_CMD_HALT;
8723 rc = bnx2x_queue_state_change(bp, &q_params);
8724 if (rc)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008725 return rc;
8726
Ariel Elior6383c0b2011-07-14 08:31:57 +00008727 /* ...terminate the connection */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008728 q_params.cmd = BNX2X_Q_CMD_TERMINATE;
Ariel Elior6383c0b2011-07-14 08:31:57 +00008729 memset(&q_params.params.terminate, 0,
8730 sizeof(q_params.params.terminate));
8731 q_params.params.terminate.cid_index = FIRST_TX_COS_INDEX;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008732 rc = bnx2x_queue_state_change(bp, &q_params);
8733 if (rc)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008734 return rc;
Ariel Elior6383c0b2011-07-14 08:31:57 +00008735 /* ...delete cfc entry */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008736 q_params.cmd = BNX2X_Q_CMD_CFC_DEL;
Ariel Elior6383c0b2011-07-14 08:31:57 +00008737 memset(&q_params.params.cfc_del, 0,
8738 sizeof(q_params.params.cfc_del));
8739 q_params.params.cfc_del.cid_index = FIRST_TX_COS_INDEX;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008740 return bnx2x_queue_state_change(bp, &q_params);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008741}
8742
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008743static void bnx2x_reset_func(struct bnx2x *bp)
8744{
8745 int port = BP_PORT(bp);
8746 int func = BP_FUNC(bp);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008747 int i;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008748
8749 /* Disable the function in the FW */
8750 REG_WR8(bp, BAR_XSTRORM_INTMEM + XSTORM_FUNC_EN_OFFSET(func), 0);
8751 REG_WR8(bp, BAR_CSTRORM_INTMEM + CSTORM_FUNC_EN_OFFSET(func), 0);
8752 REG_WR8(bp, BAR_TSTRORM_INTMEM + TSTORM_FUNC_EN_OFFSET(func), 0);
8753 REG_WR8(bp, BAR_USTRORM_INTMEM + USTORM_FUNC_EN_OFFSET(func), 0);
8754
8755 /* FP SBs */
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00008756 for_each_eth_queue(bp, i) {
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008757 struct bnx2x_fastpath *fp = &bp->fp[i];
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008758 REG_WR8(bp, BAR_CSTRORM_INTMEM +
Ariel Elior6383c0b2011-07-14 08:31:57 +00008759 CSTORM_STATUS_BLOCK_DATA_STATE_OFFSET(fp->fw_sb_id),
8760 SB_DISABLED);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008761 }
8762
Merav Sicron55c11942012-11-07 00:45:48 +00008763 if (CNIC_LOADED(bp))
8764 /* CNIC SB */
8765 REG_WR8(bp, BAR_CSTRORM_INTMEM +
8766 CSTORM_STATUS_BLOCK_DATA_STATE_OFFSET
8767 (bnx2x_cnic_fw_sb_id(bp)), SB_DISABLED);
8768
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008769 /* SP SB */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008770 REG_WR8(bp, BAR_CSTRORM_INTMEM +
Yuval Mintz2de67432013-01-23 03:21:43 +00008771 CSTORM_SP_STATUS_BLOCK_DATA_STATE_OFFSET(func),
8772 SB_DISABLED);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008773
8774 for (i = 0; i < XSTORM_SPQ_DATA_SIZE / 4; i++)
8775 REG_WR(bp, BAR_XSTRORM_INTMEM + XSTORM_SPQ_DATA_OFFSET(func),
8776 0);
Eliezer Tamir49d66772008-02-28 11:53:13 -08008777
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008778 /* Configure IGU */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008779 if (bp->common.int_block == INT_BLOCK_HC) {
8780 REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, 0);
8781 REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, 0);
8782 } else {
8783 REG_WR(bp, IGU_REG_LEADING_EDGE_LATCH, 0);
8784 REG_WR(bp, IGU_REG_TRAILING_EDGE_LATCH, 0);
8785 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008786
Merav Sicron55c11942012-11-07 00:45:48 +00008787 if (CNIC_LOADED(bp)) {
8788 /* Disable Timer scan */
8789 REG_WR(bp, TM_REG_EN_LINEAR0_TIMER + port*4, 0);
8790 /*
8791 * Wait for at least 10ms and up to 2 second for the timers
8792 * scan to complete
8793 */
8794 for (i = 0; i < 200; i++) {
Yuval Mintz639d65b2013-06-02 00:06:21 +00008795 usleep_range(10000, 20000);
Merav Sicron55c11942012-11-07 00:45:48 +00008796 if (!REG_RD(bp, TM_REG_LIN0_SCAN_ON + port*4))
8797 break;
8798 }
Michael Chan37b091b2009-10-10 13:46:55 +00008799 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008800 /* Clear ILT */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008801 bnx2x_clear_func_ilt(bp, func);
8802
8803 /* Timers workaround bug for E2: if this is vnic-3,
8804 * we need to set the entire ilt range for this timers.
8805 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008806 if (!CHIP_IS_E1x(bp) && BP_VN(bp) == 3) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008807 struct ilt_client_info ilt_cli;
8808 /* use dummy TM client */
8809 memset(&ilt_cli, 0, sizeof(struct ilt_client_info));
8810 ilt_cli.start = 0;
8811 ilt_cli.end = ILT_NUM_PAGE_ENTRIES - 1;
8812 ilt_cli.client_num = ILT_CLIENT_TM;
8813
8814 bnx2x_ilt_boundry_init_op(bp, &ilt_cli, 0, INITOP_CLEAR);
8815 }
8816
8817 /* this assumes that reset_port() called before reset_func()*/
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008818 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008819 bnx2x_pf_disable(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008820
8821 bp->dmae_ready = 0;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008822}
8823
8824static void bnx2x_reset_port(struct bnx2x *bp)
8825{
8826 int port = BP_PORT(bp);
8827 u32 val;
8828
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008829 /* Reset physical Link */
8830 bnx2x__link_reset(bp);
8831
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008832 REG_WR(bp, NIG_REG_MASK_INTERRUPT_PORT0 + port*4, 0);
8833
8834 /* Do not rcv packets to BRB */
8835 REG_WR(bp, NIG_REG_LLH0_BRB1_DRV_MASK + port*4, 0x0);
8836 /* Do not direct rcv packets that are not for MCP to the BRB */
8837 REG_WR(bp, (port ? NIG_REG_LLH1_BRB1_NOT_MCP :
8838 NIG_REG_LLH0_BRB1_NOT_MCP), 0x0);
8839
8840 /* Configure AEU */
8841 REG_WR(bp, MISC_REG_AEU_MASK_ATTN_FUNC_0 + port*4, 0);
8842
8843 msleep(100);
8844 /* Check for BRB port occupancy */
8845 val = REG_RD(bp, BRB1_REG_PORT_NUM_OCC_BLOCKS_0 + port*4);
8846 if (val)
8847 DP(NETIF_MSG_IFDOWN,
Eilon Greenstein33471622008-08-13 15:59:08 -07008848 "BRB1 is not empty %d blocks are occupied\n", val);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008849
8850 /* TODO: Close Doorbell port? */
8851}
8852
Eric Dumazet1191cb82012-04-27 21:39:21 +00008853static int bnx2x_reset_hw(struct bnx2x *bp, u32 load_code)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008854{
Yuval Mintz3b603062012-03-18 10:33:39 +00008855 struct bnx2x_func_state_params func_params = {NULL};
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008856
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008857 /* Prepare parameters for function state transitions */
8858 __set_bit(RAMROD_COMP_WAIT, &func_params.ramrod_flags);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008859
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008860 func_params.f_obj = &bp->func_obj;
8861 func_params.cmd = BNX2X_F_CMD_HW_RESET;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008862
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008863 func_params.params.hw_init.load_phase = load_code;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008864
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008865 return bnx2x_func_state_change(bp, &func_params);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008866}
8867
Eric Dumazet1191cb82012-04-27 21:39:21 +00008868static int bnx2x_func_stop(struct bnx2x *bp)
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00008869{
Yuval Mintz3b603062012-03-18 10:33:39 +00008870 struct bnx2x_func_state_params func_params = {NULL};
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008871 int rc;
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00008872
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008873 /* Prepare parameters for function state transitions */
8874 __set_bit(RAMROD_COMP_WAIT, &func_params.ramrod_flags);
8875 func_params.f_obj = &bp->func_obj;
8876 func_params.cmd = BNX2X_F_CMD_STOP;
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00008877
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008878 /*
8879 * Try to stop the function the 'good way'. If fails (in case
8880 * of a parity error during bnx2x_chip_cleanup()) and we are
8881 * not in a debug mode, perform a state transaction in order to
8882 * enable further HW_RESET transaction.
8883 */
8884 rc = bnx2x_func_state_change(bp, &func_params);
8885 if (rc) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008886#ifdef BNX2X_STOP_ON_ERROR
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008887 return rc;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008888#else
Merav Sicron51c1a582012-03-18 10:33:38 +00008889 BNX2X_ERR("FUNC_STOP ramrod failed. Running a dry transaction\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008890 __set_bit(RAMROD_DRV_CLR_ONLY, &func_params.ramrod_flags);
8891 return bnx2x_func_state_change(bp, &func_params);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008892#endif
Yitchak Gertner65abd742008-08-25 15:26:24 -07008893 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008894
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008895 return 0;
8896}
Yitchak Gertner65abd742008-08-25 15:26:24 -07008897
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008898/**
8899 * bnx2x_send_unload_req - request unload mode from the MCP.
8900 *
8901 * @bp: driver handle
8902 * @unload_mode: requested function's unload mode
8903 *
8904 * Return unload mode returned by the MCP: COMMON, PORT or FUNC.
8905 */
8906u32 bnx2x_send_unload_req(struct bnx2x *bp, int unload_mode)
8907{
8908 u32 reset_code = 0;
8909 int port = BP_PORT(bp);
8910
8911 /* Select the UNLOAD request mode */
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008912 if (unload_mode == UNLOAD_NORMAL)
8913 reset_code = DRV_MSG_CODE_UNLOAD_REQ_WOL_DIS;
Eliezer Tamir228241e2008-02-28 11:56:57 -08008914
Eilon Greenstein7d0446c2009-07-29 00:20:10 +00008915 else if (bp->flags & NO_WOL_FLAG)
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008916 reset_code = DRV_MSG_CODE_UNLOAD_REQ_WOL_MCP;
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008917
Eilon Greenstein7d0446c2009-07-29 00:20:10 +00008918 else if (bp->wol) {
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008919 u32 emac_base = port ? GRCBASE_EMAC1 : GRCBASE_EMAC0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008920 u8 *mac_addr = bp->dev->dev_addr;
Jon Mason29ed74c2013-09-11 11:22:39 -07008921 struct pci_dev *pdev = bp->pdev;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008922 u32 val;
David S. Miller88c51002011-10-07 13:38:43 -04008923 u16 pmc;
8924
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008925 /* The mac address is written to entries 1-4 to
David S. Miller88c51002011-10-07 13:38:43 -04008926 * preserve entry 0 which is used by the PMF
8927 */
David S. Miller8decf862011-09-22 03:23:13 -04008928 u8 entry = (BP_VN(bp) + 1)*8;
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008929
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008930 val = (mac_addr[0] << 8) | mac_addr[1];
Eilon Greenstein3196a882008-08-13 15:58:49 -07008931 EMAC_WR(bp, EMAC_REG_EMAC_MAC_MATCH + entry, val);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008932
8933 val = (mac_addr[2] << 24) | (mac_addr[3] << 16) |
8934 (mac_addr[4] << 8) | mac_addr[5];
Eilon Greenstein3196a882008-08-13 15:58:49 -07008935 EMAC_WR(bp, EMAC_REG_EMAC_MAC_MATCH + entry + 4, val);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008936
David S. Miller88c51002011-10-07 13:38:43 -04008937 /* Enable the PME and clear the status */
Jon Mason29ed74c2013-09-11 11:22:39 -07008938 pci_read_config_word(pdev, pdev->pm_cap + PCI_PM_CTRL, &pmc);
David S. Miller88c51002011-10-07 13:38:43 -04008939 pmc |= PCI_PM_CTRL_PME_ENABLE | PCI_PM_CTRL_PME_STATUS;
Jon Mason29ed74c2013-09-11 11:22:39 -07008940 pci_write_config_word(pdev, pdev->pm_cap + PCI_PM_CTRL, pmc);
David S. Miller88c51002011-10-07 13:38:43 -04008941
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008942 reset_code = DRV_MSG_CODE_UNLOAD_REQ_WOL_EN;
Eliezer Tamir228241e2008-02-28 11:56:57 -08008943
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008944 } else
8945 reset_code = DRV_MSG_CODE_UNLOAD_REQ_WOL_DIS;
8946
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008947 /* Send the request to the MCP */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008948 if (!BP_NOMCP(bp))
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008949 reset_code = bnx2x_fw_command(bp, reset_code, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008950 else {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008951 int path = BP_PATH(bp);
8952
Merav Sicron51c1a582012-03-18 10:33:38 +00008953 DP(NETIF_MSG_IFDOWN, "NO MCP - load counts[%d] %d, %d, %d\n",
stephen hemmingera8f47eb2014-01-09 22:20:11 -08008954 path, bnx2x_load_count[path][0], bnx2x_load_count[path][1],
8955 bnx2x_load_count[path][2]);
8956 bnx2x_load_count[path][0]--;
8957 bnx2x_load_count[path][1 + port]--;
Merav Sicron51c1a582012-03-18 10:33:38 +00008958 DP(NETIF_MSG_IFDOWN, "NO MCP - new load counts[%d] %d, %d, %d\n",
stephen hemmingera8f47eb2014-01-09 22:20:11 -08008959 path, bnx2x_load_count[path][0], bnx2x_load_count[path][1],
8960 bnx2x_load_count[path][2]);
8961 if (bnx2x_load_count[path][0] == 0)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008962 reset_code = FW_MSG_CODE_DRV_UNLOAD_COMMON;
stephen hemmingera8f47eb2014-01-09 22:20:11 -08008963 else if (bnx2x_load_count[path][1 + port] == 0)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008964 reset_code = FW_MSG_CODE_DRV_UNLOAD_PORT;
8965 else
8966 reset_code = FW_MSG_CODE_DRV_UNLOAD_FUNCTION;
8967 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008968
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008969 return reset_code;
8970}
8971
8972/**
8973 * bnx2x_send_unload_done - send UNLOAD_DONE command to the MCP.
8974 *
8975 * @bp: driver handle
Yuval Mintz5d07d862012-09-13 02:56:21 +00008976 * @keep_link: true iff link should be kept up
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008977 */
Yuval Mintz5d07d862012-09-13 02:56:21 +00008978void bnx2x_send_unload_done(struct bnx2x *bp, bool keep_link)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008979{
Yuval Mintz5d07d862012-09-13 02:56:21 +00008980 u32 reset_param = keep_link ? DRV_MSG_CODE_UNLOAD_SKIP_LINK_RESET : 0;
8981
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008982 /* Report UNLOAD_DONE to MCP */
8983 if (!BP_NOMCP(bp))
Yuval Mintz5d07d862012-09-13 02:56:21 +00008984 bnx2x_fw_command(bp, DRV_MSG_CODE_UNLOAD_DONE, reset_param);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008985}
8986
Eric Dumazet1191cb82012-04-27 21:39:21 +00008987static int bnx2x_func_wait_started(struct bnx2x *bp)
Dmitry Kravkov6debea82011-07-19 01:42:04 +00008988{
8989 int tout = 50;
8990 int msix = (bp->flags & USING_MSIX_FLAG) ? 1 : 0;
8991
8992 if (!bp->port.pmf)
8993 return 0;
8994
8995 /*
8996 * (assumption: No Attention from MCP at this stage)
Yuval Mintz16a5fd92013-06-02 00:06:18 +00008997 * PMF probably in the middle of TX disable/enable transaction
Dmitry Kravkov6debea82011-07-19 01:42:04 +00008998 * 1. Sync IRS for default SB
Yuval Mintz16a5fd92013-06-02 00:06:18 +00008999 * 2. Sync SP queue - this guarantees us that attention handling started
9000 * 3. Wait, that TX disable/enable transaction completes
Dmitry Kravkov6debea82011-07-19 01:42:04 +00009001 *
Yuval Mintz16a5fd92013-06-02 00:06:18 +00009002 * 1+2 guarantee that if DCBx attention was scheduled it already changed
9003 * pending bit of transaction from STARTED-->TX_STOPPED, if we already
9004 * received completion for the transaction the state is TX_STOPPED.
Dmitry Kravkov6debea82011-07-19 01:42:04 +00009005 * State will return to STARTED after completion of TX_STOPPED-->STARTED
9006 * transaction.
9007 */
9008
9009 /* make sure default SB ISR is done */
9010 if (msix)
9011 synchronize_irq(bp->msix_table[0].vector);
9012 else
9013 synchronize_irq(bp->pdev->irq);
9014
9015 flush_workqueue(bnx2x_wq);
Yuval Mintz370d4a22014-03-23 18:12:24 +02009016 flush_workqueue(bnx2x_iov_wq);
Dmitry Kravkov6debea82011-07-19 01:42:04 +00009017
9018 while (bnx2x_func_get_state(bp, &bp->func_obj) !=
9019 BNX2X_F_STATE_STARTED && tout--)
9020 msleep(20);
9021
9022 if (bnx2x_func_get_state(bp, &bp->func_obj) !=
9023 BNX2X_F_STATE_STARTED) {
9024#ifdef BNX2X_STOP_ON_ERROR
Merav Sicron51c1a582012-03-18 10:33:38 +00009025 BNX2X_ERR("Wrong function state\n");
Dmitry Kravkov6debea82011-07-19 01:42:04 +00009026 return -EBUSY;
9027#else
9028 /*
9029 * Failed to complete the transaction in a "good way"
9030 * Force both transactions with CLR bit
9031 */
Yuval Mintz3b603062012-03-18 10:33:39 +00009032 struct bnx2x_func_state_params func_params = {NULL};
Dmitry Kravkov6debea82011-07-19 01:42:04 +00009033
Merav Sicron51c1a582012-03-18 10:33:38 +00009034 DP(NETIF_MSG_IFDOWN,
Yuval Mintz0c23ad32014-08-17 16:47:45 +03009035 "Hmmm... Unexpected function state! Forcing STARTED-->TX_STOPPED-->STARTED\n");
Dmitry Kravkov6debea82011-07-19 01:42:04 +00009036
9037 func_params.f_obj = &bp->func_obj;
9038 __set_bit(RAMROD_DRV_CLR_ONLY,
9039 &func_params.ramrod_flags);
9040
9041 /* STARTED-->TX_ST0PPED */
9042 func_params.cmd = BNX2X_F_CMD_TX_STOP;
9043 bnx2x_func_state_change(bp, &func_params);
9044
9045 /* TX_ST0PPED-->STARTED */
9046 func_params.cmd = BNX2X_F_CMD_TX_START;
9047 return bnx2x_func_state_change(bp, &func_params);
9048#endif
9049 }
9050
9051 return 0;
9052}
9053
Michal Kalderoneeed0182014-08-17 16:47:44 +03009054static void bnx2x_disable_ptp(struct bnx2x *bp)
9055{
9056 int port = BP_PORT(bp);
9057
9058 /* Disable sending PTP packets to host */
9059 REG_WR(bp, port ? NIG_REG_P1_LLH_PTP_TO_HOST :
9060 NIG_REG_P0_LLH_PTP_TO_HOST, 0x0);
9061
9062 /* Reset PTP event detection rules */
9063 REG_WR(bp, port ? NIG_REG_P1_LLH_PTP_PARAM_MASK :
9064 NIG_REG_P0_LLH_PTP_PARAM_MASK, 0x7FF);
9065 REG_WR(bp, port ? NIG_REG_P1_LLH_PTP_RULE_MASK :
9066 NIG_REG_P0_LLH_PTP_RULE_MASK, 0x3FFF);
9067 REG_WR(bp, port ? NIG_REG_P1_TLLH_PTP_PARAM_MASK :
9068 NIG_REG_P0_TLLH_PTP_PARAM_MASK, 0x7FF);
9069 REG_WR(bp, port ? NIG_REG_P1_TLLH_PTP_RULE_MASK :
9070 NIG_REG_P0_TLLH_PTP_RULE_MASK, 0x3FFF);
9071
9072 /* Disable the PTP feature */
9073 REG_WR(bp, port ? NIG_REG_P1_PTP_EN :
9074 NIG_REG_P0_PTP_EN, 0x0);
9075}
9076
9077/* Called during unload, to stop PTP-related stuff */
9078void bnx2x_stop_ptp(struct bnx2x *bp)
9079{
9080 /* Cancel PTP work queue. Should be done after the Tx queues are
9081 * drained to prevent additional scheduling.
9082 */
9083 cancel_work_sync(&bp->ptp_task);
9084
9085 if (bp->ptp_tx_skb) {
9086 dev_kfree_skb_any(bp->ptp_tx_skb);
9087 bp->ptp_tx_skb = NULL;
9088 }
9089
9090 /* Disable PTP in HW */
9091 bnx2x_disable_ptp(bp);
9092
9093 DP(BNX2X_MSG_PTP, "PTP stop ended successfully\n");
9094}
9095
Yuval Mintz5d07d862012-09-13 02:56:21 +00009096void bnx2x_chip_cleanup(struct bnx2x *bp, int unload_mode, bool keep_link)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009097{
9098 int port = BP_PORT(bp);
Ariel Elior6383c0b2011-07-14 08:31:57 +00009099 int i, rc = 0;
9100 u8 cos;
Yuval Mintz3b603062012-03-18 10:33:39 +00009101 struct bnx2x_mcast_ramrod_params rparam = {NULL};
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009102 u32 reset_code;
9103
9104 /* Wait until tx fastpath tasks complete */
9105 for_each_tx_queue(bp, i) {
9106 struct bnx2x_fastpath *fp = &bp->fp[i];
9107
Ariel Elior6383c0b2011-07-14 08:31:57 +00009108 for_each_cos_in_tx_queue(fp, cos)
Merav Sicron65565882012-06-19 07:48:26 +00009109 rc = bnx2x_clean_tx_queue(bp, fp->txdata_ptr[cos]);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009110#ifdef BNX2X_STOP_ON_ERROR
9111 if (rc)
9112 return;
9113#endif
9114 }
9115
9116 /* Give HW time to discard old tx messages */
Yuval Mintz0926d492013-01-23 03:21:45 +00009117 usleep_range(1000, 2000);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009118
9119 /* Clean all ETH MACs */
Barak Witkowski15192a82012-06-19 07:48:28 +00009120 rc = bnx2x_del_all_macs(bp, &bp->sp_objs[0].mac_obj, BNX2X_ETH_MAC,
9121 false);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009122 if (rc < 0)
9123 BNX2X_ERR("Failed to delete all ETH macs: %d\n", rc);
9124
9125 /* Clean up UC list */
Barak Witkowski15192a82012-06-19 07:48:28 +00009126 rc = bnx2x_del_all_macs(bp, &bp->sp_objs[0].mac_obj, BNX2X_UC_LIST_MAC,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009127 true);
9128 if (rc < 0)
Merav Sicron51c1a582012-03-18 10:33:38 +00009129 BNX2X_ERR("Failed to schedule DEL commands for UC MACs list: %d\n",
9130 rc);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009131
9132 /* Disable LLH */
9133 if (!CHIP_IS_E1(bp))
9134 REG_WR(bp, NIG_REG_LLH0_FUNC_EN + port*8, 0);
9135
9136 /* Set "drop all" (stop Rx).
9137 * We need to take a netif_addr_lock() here in order to prevent
9138 * a race between the completion code and this code.
9139 */
9140 netif_addr_lock_bh(bp->dev);
9141 /* Schedule the rx_mode command */
9142 if (test_bit(BNX2X_FILTER_RX_MODE_PENDING, &bp->sp_state))
9143 set_bit(BNX2X_FILTER_RX_MODE_SCHED, &bp->sp_state);
9144 else
9145 bnx2x_set_storm_rx_mode(bp);
9146
9147 /* Cleanup multicast configuration */
9148 rparam.mcast_obj = &bp->mcast_obj;
9149 rc = bnx2x_config_mcast(bp, &rparam, BNX2X_MCAST_CMD_DEL);
9150 if (rc < 0)
9151 BNX2X_ERR("Failed to send DEL multicast command: %d\n", rc);
9152
9153 netif_addr_unlock_bh(bp->dev);
9154
Ariel Eliorf1929b02013-01-01 05:22:41 +00009155 bnx2x_iov_chip_cleanup(bp);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009156
Dmitry Kravkov6debea82011-07-19 01:42:04 +00009157 /*
9158 * Send the UNLOAD_REQUEST to the MCP. This will return if
9159 * this function should perform FUNC, PORT or COMMON HW
9160 * reset.
9161 */
9162 reset_code = bnx2x_send_unload_req(bp, unload_mode);
9163
9164 /*
9165 * (assumption: No Attention from MCP at this stage)
Yuval Mintz16a5fd92013-06-02 00:06:18 +00009166 * PMF probably in the middle of TX disable/enable transaction
Dmitry Kravkov6debea82011-07-19 01:42:04 +00009167 */
9168 rc = bnx2x_func_wait_started(bp);
9169 if (rc) {
9170 BNX2X_ERR("bnx2x_func_wait_started failed\n");
9171#ifdef BNX2X_STOP_ON_ERROR
9172 return;
9173#endif
9174 }
9175
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009176 /* Close multi and leading connections
9177 * Completions for ramrods are collected in a synchronous way
9178 */
Merav Sicron55c11942012-11-07 00:45:48 +00009179 for_each_eth_queue(bp, i)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009180 if (bnx2x_stop_queue(bp, i))
9181#ifdef BNX2X_STOP_ON_ERROR
9182 return;
9183#else
9184 goto unload_error;
9185#endif
Merav Sicron55c11942012-11-07 00:45:48 +00009186
9187 if (CNIC_LOADED(bp)) {
9188 for_each_cnic_queue(bp, i)
9189 if (bnx2x_stop_queue(bp, i))
9190#ifdef BNX2X_STOP_ON_ERROR
9191 return;
9192#else
9193 goto unload_error;
9194#endif
9195 }
9196
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009197 /* If SP settings didn't get completed so far - something
9198 * very wrong has happen.
9199 */
9200 if (!bnx2x_wait_sp_comp(bp, ~0x0UL))
9201 BNX2X_ERR("Hmmm... Common slow path ramrods got stuck!\n");
9202
9203#ifndef BNX2X_STOP_ON_ERROR
9204unload_error:
9205#endif
9206 rc = bnx2x_func_stop(bp);
9207 if (rc) {
9208 BNX2X_ERR("Function stop failed!\n");
9209#ifdef BNX2X_STOP_ON_ERROR
9210 return;
9211#endif
9212 }
9213
Michal Kalderoneeed0182014-08-17 16:47:44 +03009214 /* stop_ptp should be after the Tx queues are drained to prevent
9215 * scheduling to the cancelled PTP work queue. It should also be after
9216 * function stop ramrod is sent, since as part of this ramrod FW access
9217 * PTP registers.
9218 */
9219 bnx2x_stop_ptp(bp);
9220
Dmitry Kravkov523224a2010-10-06 03:23:26 +00009221 /* Disable HW interrupts, NAPI */
9222 bnx2x_netif_stop(bp, 1);
Merav Sicron26614ba2012-08-27 03:26:19 +00009223 /* Delete all NAPI objects */
9224 bnx2x_del_all_napi(bp);
Merav Sicron55c11942012-11-07 00:45:48 +00009225 if (CNIC_LOADED(bp))
9226 bnx2x_del_all_napi_cnic(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00009227
9228 /* Release IRQs */
Dmitry Kravkovd6214d72010-10-06 03:32:10 +00009229 bnx2x_free_irq(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00009230
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009231 /* Reset the chip */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009232 rc = bnx2x_reset_hw(bp, reset_code);
9233 if (rc)
9234 BNX2X_ERR("HW_RESET failed\n");
9235
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009236 /* Report UNLOAD_DONE to MCP */
Yuval Mintz5d07d862012-09-13 02:56:21 +00009237 bnx2x_send_unload_done(bp, keep_link);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009238}
9239
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00009240void bnx2x_disable_close_the_gate(struct bnx2x *bp)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009241{
9242 u32 val;
9243
Merav Sicron51c1a582012-03-18 10:33:38 +00009244 DP(NETIF_MSG_IFDOWN, "Disabling \"close the gates\"\n");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009245
9246 if (CHIP_IS_E1(bp)) {
9247 int port = BP_PORT(bp);
9248 u32 addr = port ? MISC_REG_AEU_MASK_ATTN_FUNC_1 :
9249 MISC_REG_AEU_MASK_ATTN_FUNC_0;
9250
9251 val = REG_RD(bp, addr);
9252 val &= ~(0x300);
9253 REG_WR(bp, addr, val);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009254 } else {
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009255 val = REG_RD(bp, MISC_REG_AEU_GENERAL_MASK);
9256 val &= ~(MISC_AEU_GENERAL_MASK_REG_AEU_PXP_CLOSE_MASK |
9257 MISC_AEU_GENERAL_MASK_REG_AEU_NIG_CLOSE_MASK);
9258 REG_WR(bp, MISC_REG_AEU_GENERAL_MASK, val);
9259 }
9260}
9261
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009262/* Close gates #2, #3 and #4: */
9263static void bnx2x_set_234_gates(struct bnx2x *bp, bool close)
9264{
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009265 u32 val;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009266
9267 /* Gates #2 and #4a are closed/opened for "not E1" only */
9268 if (!CHIP_IS_E1(bp)) {
9269 /* #4 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009270 REG_WR(bp, PXP_REG_HST_DISCARD_DOORBELLS, !!close);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009271 /* #2 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009272 REG_WR(bp, PXP_REG_HST_DISCARD_INTERNAL_WRITES, !!close);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009273 }
9274
9275 /* #3 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009276 if (CHIP_IS_E1x(bp)) {
9277 /* Prevent interrupts from HC on both ports */
9278 val = REG_RD(bp, HC_REG_CONFIG_1);
9279 REG_WR(bp, HC_REG_CONFIG_1,
9280 (!close) ? (val | HC_CONFIG_1_REG_BLOCK_DISABLE_1) :
9281 (val & ~(u32)HC_CONFIG_1_REG_BLOCK_DISABLE_1));
9282
9283 val = REG_RD(bp, HC_REG_CONFIG_0);
9284 REG_WR(bp, HC_REG_CONFIG_0,
9285 (!close) ? (val | HC_CONFIG_0_REG_BLOCK_DISABLE_0) :
9286 (val & ~(u32)HC_CONFIG_0_REG_BLOCK_DISABLE_0));
9287 } else {
Jorrit Schippersd82603c2012-12-27 17:33:02 +01009288 /* Prevent incoming interrupts in IGU */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009289 val = REG_RD(bp, IGU_REG_BLOCK_CONFIGURATION);
9290
9291 REG_WR(bp, IGU_REG_BLOCK_CONFIGURATION,
9292 (!close) ?
9293 (val | IGU_BLOCK_CONFIGURATION_REG_BLOCK_ENABLE) :
9294 (val & ~(u32)IGU_BLOCK_CONFIGURATION_REG_BLOCK_ENABLE));
9295 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009296
Merav Sicron51c1a582012-03-18 10:33:38 +00009297 DP(NETIF_MSG_HW | NETIF_MSG_IFUP, "%s gates #2, #3 and #4\n",
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009298 close ? "closing" : "opening");
9299 mmiowb();
9300}
9301
9302#define SHARED_MF_CLP_MAGIC 0x80000000 /* `magic' bit */
9303
9304static void bnx2x_clp_reset_prep(struct bnx2x *bp, u32 *magic_val)
9305{
9306 /* Do some magic... */
9307 u32 val = MF_CFG_RD(bp, shared_mf_config.clp_mb);
9308 *magic_val = val & SHARED_MF_CLP_MAGIC;
9309 MF_CFG_WR(bp, shared_mf_config.clp_mb, val | SHARED_MF_CLP_MAGIC);
9310}
9311
Dmitry Kravkove8920672011-05-04 23:52:40 +00009312/**
9313 * bnx2x_clp_reset_done - restore the value of the `magic' bit.
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009314 *
Dmitry Kravkove8920672011-05-04 23:52:40 +00009315 * @bp: driver handle
9316 * @magic_val: old value of the `magic' bit.
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009317 */
9318static void bnx2x_clp_reset_done(struct bnx2x *bp, u32 magic_val)
9319{
9320 /* Restore the `magic' bit value... */
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009321 u32 val = MF_CFG_RD(bp, shared_mf_config.clp_mb);
9322 MF_CFG_WR(bp, shared_mf_config.clp_mb,
9323 (val & (~SHARED_MF_CLP_MAGIC)) | magic_val);
9324}
9325
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00009326/**
Dmitry Kravkove8920672011-05-04 23:52:40 +00009327 * bnx2x_reset_mcp_prep - prepare for MCP reset.
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009328 *
Dmitry Kravkove8920672011-05-04 23:52:40 +00009329 * @bp: driver handle
9330 * @magic_val: old value of 'magic' bit.
9331 *
9332 * Takes care of CLP configurations.
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009333 */
9334static void bnx2x_reset_mcp_prep(struct bnx2x *bp, u32 *magic_val)
9335{
9336 u32 shmem;
9337 u32 validity_offset;
9338
Merav Sicron51c1a582012-03-18 10:33:38 +00009339 DP(NETIF_MSG_HW | NETIF_MSG_IFUP, "Starting\n");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009340
9341 /* Set `magic' bit in order to save MF config */
9342 if (!CHIP_IS_E1(bp))
9343 bnx2x_clp_reset_prep(bp, magic_val);
9344
9345 /* Get shmem offset */
9346 shmem = REG_RD(bp, MISC_REG_SHARED_MEM_ADDR);
Barak Witkowskic55e7712012-12-02 04:05:46 +00009347 validity_offset =
9348 offsetof(struct shmem_region, validity_map[BP_PORT(bp)]);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009349
9350 /* Clear validity map flags */
9351 if (shmem > 0)
9352 REG_WR(bp, shmem + validity_offset, 0);
9353}
9354
9355#define MCP_TIMEOUT 5000 /* 5 seconds (in ms) */
9356#define MCP_ONE_TIMEOUT 100 /* 100 ms */
9357
Dmitry Kravkove8920672011-05-04 23:52:40 +00009358/**
9359 * bnx2x_mcp_wait_one - wait for MCP_ONE_TIMEOUT
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009360 *
Dmitry Kravkove8920672011-05-04 23:52:40 +00009361 * @bp: driver handle
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009362 */
Eric Dumazet1191cb82012-04-27 21:39:21 +00009363static void bnx2x_mcp_wait_one(struct bnx2x *bp)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009364{
9365 /* special handling for emulation and FPGA,
9366 wait 10 times longer */
9367 if (CHIP_REV_IS_SLOW(bp))
9368 msleep(MCP_ONE_TIMEOUT*10);
9369 else
9370 msleep(MCP_ONE_TIMEOUT);
9371}
9372
Dmitry Kravkov1b6e2ce2011-05-22 10:11:26 +00009373/*
9374 * initializes bp->common.shmem_base and waits for validity signature to appear
9375 */
9376static int bnx2x_init_shmem(struct bnx2x *bp)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009377{
Dmitry Kravkov1b6e2ce2011-05-22 10:11:26 +00009378 int cnt = 0;
9379 u32 val = 0;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009380
Dmitry Kravkov1b6e2ce2011-05-22 10:11:26 +00009381 do {
9382 bp->common.shmem_base = REG_RD(bp, MISC_REG_SHARED_MEM_ADDR);
9383 if (bp->common.shmem_base) {
9384 val = SHMEM_RD(bp, validity_map[BP_PORT(bp)]);
9385 if (val & SHR_MEM_VALIDITY_MB)
9386 return 0;
9387 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009388
9389 bnx2x_mcp_wait_one(bp);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009390
Dmitry Kravkov1b6e2ce2011-05-22 10:11:26 +00009391 } while (cnt++ < (MCP_TIMEOUT / MCP_ONE_TIMEOUT));
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009392
Dmitry Kravkov1b6e2ce2011-05-22 10:11:26 +00009393 BNX2X_ERR("BAD MCP validity signature\n");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009394
Dmitry Kravkov1b6e2ce2011-05-22 10:11:26 +00009395 return -ENODEV;
9396}
9397
9398static int bnx2x_reset_mcp_comp(struct bnx2x *bp, u32 magic_val)
9399{
9400 int rc = bnx2x_init_shmem(bp);
9401
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009402 /* Restore the `magic' bit value */
9403 if (!CHIP_IS_E1(bp))
9404 bnx2x_clp_reset_done(bp, magic_val);
9405
9406 return rc;
9407}
9408
9409static void bnx2x_pxp_prep(struct bnx2x *bp)
9410{
9411 if (!CHIP_IS_E1(bp)) {
9412 REG_WR(bp, PXP2_REG_RD_START_INIT, 0);
9413 REG_WR(bp, PXP2_REG_RQ_RBC_DONE, 0);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009414 mmiowb();
9415 }
9416}
9417
9418/*
9419 * Reset the whole chip except for:
9420 * - PCIE core
9421 * - PCI Glue, PSWHST, PXP/PXP2 RF (all controlled by
9422 * one reset bit)
9423 * - IGU
9424 * - MISC (including AEU)
9425 * - GRC
9426 * - RBCN, RBCP
9427 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009428static void bnx2x_process_kill_chip_reset(struct bnx2x *bp, bool global)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009429{
9430 u32 not_reset_mask1, reset_mask1, not_reset_mask2, reset_mask2;
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00009431 u32 global_bits2, stay_reset2;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009432
9433 /*
9434 * Bits that have to be set in reset_mask2 if we want to reset 'global'
9435 * (per chip) blocks.
9436 */
9437 global_bits2 =
9438 MISC_REGISTERS_RESET_REG_2_RST_MCP_N_RESET_CMN_CPU |
9439 MISC_REGISTERS_RESET_REG_2_RST_MCP_N_RESET_CMN_CORE;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009440
Barak Witkowskic55e7712012-12-02 04:05:46 +00009441 /* Don't reset the following blocks.
9442 * Important: per port blocks (such as EMAC, BMAC, UMAC) can't be
9443 * reset, as in 4 port device they might still be owned
9444 * by the MCP (there is only one leader per path).
9445 */
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009446 not_reset_mask1 =
9447 MISC_REGISTERS_RESET_REG_1_RST_HC |
9448 MISC_REGISTERS_RESET_REG_1_RST_PXPV |
9449 MISC_REGISTERS_RESET_REG_1_RST_PXP;
9450
9451 not_reset_mask2 =
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009452 MISC_REGISTERS_RESET_REG_2_RST_PCI_MDIO |
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009453 MISC_REGISTERS_RESET_REG_2_RST_EMAC0_HARD_CORE |
9454 MISC_REGISTERS_RESET_REG_2_RST_EMAC1_HARD_CORE |
9455 MISC_REGISTERS_RESET_REG_2_RST_MISC_CORE |
9456 MISC_REGISTERS_RESET_REG_2_RST_RBCN |
9457 MISC_REGISTERS_RESET_REG_2_RST_GRC |
9458 MISC_REGISTERS_RESET_REG_2_RST_MCP_N_RESET_REG_HARD_CORE |
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00009459 MISC_REGISTERS_RESET_REG_2_RST_MCP_N_HARD_CORE_RST_B |
9460 MISC_REGISTERS_RESET_REG_2_RST_ATC |
Barak Witkowskic55e7712012-12-02 04:05:46 +00009461 MISC_REGISTERS_RESET_REG_2_PGLC |
9462 MISC_REGISTERS_RESET_REG_2_RST_BMAC0 |
9463 MISC_REGISTERS_RESET_REG_2_RST_BMAC1 |
9464 MISC_REGISTERS_RESET_REG_2_RST_EMAC0 |
9465 MISC_REGISTERS_RESET_REG_2_RST_EMAC1 |
9466 MISC_REGISTERS_RESET_REG_2_UMAC0 |
9467 MISC_REGISTERS_RESET_REG_2_UMAC1;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009468
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00009469 /*
9470 * Keep the following blocks in reset:
9471 * - all xxMACs are handled by the bnx2x_link code.
9472 */
9473 stay_reset2 =
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00009474 MISC_REGISTERS_RESET_REG_2_XMAC |
9475 MISC_REGISTERS_RESET_REG_2_XMAC_SOFT;
9476
9477 /* Full reset masks according to the chip */
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009478 reset_mask1 = 0xffffffff;
9479
9480 if (CHIP_IS_E1(bp))
9481 reset_mask2 = 0xffff;
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00009482 else if (CHIP_IS_E1H(bp))
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009483 reset_mask2 = 0x1ffff;
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00009484 else if (CHIP_IS_E2(bp))
9485 reset_mask2 = 0xfffff;
9486 else /* CHIP_IS_E3 */
9487 reset_mask2 = 0x3ffffff;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009488
9489 /* Don't reset global blocks unless we need to */
9490 if (!global)
9491 reset_mask2 &= ~global_bits2;
9492
9493 /*
9494 * In case of attention in the QM, we need to reset PXP
9495 * (MISC_REGISTERS_RESET_REG_2_RST_PXP_RQ_RD_WR) before QM
9496 * because otherwise QM reset would release 'close the gates' shortly
9497 * before resetting the PXP, then the PSWRQ would send a write
9498 * request to PGLUE. Then when PXP is reset, PGLUE would try to
9499 * read the payload data from PSWWR, but PSWWR would not
9500 * respond. The write queue in PGLUE would stuck, dmae commands
9501 * would not return. Therefore it's important to reset the second
9502 * reset register (containing the
9503 * MISC_REGISTERS_RESET_REG_2_RST_PXP_RQ_RD_WR bit) before the
9504 * first one (containing the MISC_REGISTERS_RESET_REG_1_RST_QM
9505 * bit).
9506 */
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009507 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_CLEAR,
9508 reset_mask2 & (~not_reset_mask2));
9509
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009510 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR,
9511 reset_mask1 & (~not_reset_mask1));
9512
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009513 barrier();
9514 mmiowb();
9515
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00009516 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_SET,
9517 reset_mask2 & (~stay_reset2));
9518
9519 barrier();
9520 mmiowb();
9521
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009522 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET, reset_mask1);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009523 mmiowb();
9524}
9525
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009526/**
9527 * bnx2x_er_poll_igu_vq - poll for pending writes bit.
9528 * It should get cleared in no more than 1s.
9529 *
9530 * @bp: driver handle
9531 *
9532 * It should get cleared in no more than 1s. Returns 0 if
9533 * pending writes bit gets cleared.
9534 */
9535static int bnx2x_er_poll_igu_vq(struct bnx2x *bp)
9536{
9537 u32 cnt = 1000;
9538 u32 pend_bits = 0;
9539
9540 do {
9541 pend_bits = REG_RD(bp, IGU_REG_PENDING_BITS_STATUS);
9542
9543 if (pend_bits == 0)
9544 break;
9545
Yuval Mintz0926d492013-01-23 03:21:45 +00009546 usleep_range(1000, 2000);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009547 } while (cnt-- > 0);
9548
9549 if (cnt <= 0) {
9550 BNX2X_ERR("Still pending IGU requests pend_bits=%x!\n",
9551 pend_bits);
9552 return -EBUSY;
9553 }
9554
9555 return 0;
9556}
9557
9558static int bnx2x_process_kill(struct bnx2x *bp, bool global)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009559{
9560 int cnt = 1000;
9561 u32 val = 0;
9562 u32 sr_cnt, blk_cnt, port_is_idle_0, port_is_idle_1, pgl_exp_rom2;
Yuval Mintz2de67432013-01-23 03:21:43 +00009563 u32 tags_63_32 = 0;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009564
9565 /* Empty the Tetris buffer, wait for 1s */
9566 do {
9567 sr_cnt = REG_RD(bp, PXP2_REG_RD_SR_CNT);
9568 blk_cnt = REG_RD(bp, PXP2_REG_RD_BLK_CNT);
9569 port_is_idle_0 = REG_RD(bp, PXP2_REG_RD_PORT_IS_IDLE_0);
9570 port_is_idle_1 = REG_RD(bp, PXP2_REG_RD_PORT_IS_IDLE_1);
9571 pgl_exp_rom2 = REG_RD(bp, PXP2_REG_PGL_EXP_ROM2);
Barak Witkowskic55e7712012-12-02 04:05:46 +00009572 if (CHIP_IS_E3(bp))
9573 tags_63_32 = REG_RD(bp, PGLUE_B_REG_TAGS_63_32);
9574
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009575 if ((sr_cnt == 0x7e) && (blk_cnt == 0xa0) &&
9576 ((port_is_idle_0 & 0x1) == 0x1) &&
9577 ((port_is_idle_1 & 0x1) == 0x1) &&
Barak Witkowskic55e7712012-12-02 04:05:46 +00009578 (pgl_exp_rom2 == 0xffffffff) &&
9579 (!CHIP_IS_E3(bp) || (tags_63_32 == 0xffffffff)))
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009580 break;
Yuval Mintz0926d492013-01-23 03:21:45 +00009581 usleep_range(1000, 2000);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009582 } while (cnt-- > 0);
9583
9584 if (cnt <= 0) {
Merav Sicron51c1a582012-03-18 10:33:38 +00009585 BNX2X_ERR("Tetris buffer didn't get empty or there are still outstanding read requests after 1s!\n");
9586 BNX2X_ERR("sr_cnt=0x%08x, blk_cnt=0x%08x, port_is_idle_0=0x%08x, port_is_idle_1=0x%08x, pgl_exp_rom2=0x%08x\n",
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009587 sr_cnt, blk_cnt, port_is_idle_0, port_is_idle_1,
9588 pgl_exp_rom2);
9589 return -EAGAIN;
9590 }
9591
9592 barrier();
9593
9594 /* Close gates #2, #3 and #4 */
9595 bnx2x_set_234_gates(bp, true);
9596
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009597 /* Poll for IGU VQs for 57712 and newer chips */
9598 if (!CHIP_IS_E1x(bp) && bnx2x_er_poll_igu_vq(bp))
9599 return -EAGAIN;
9600
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009601 /* TBD: Indicate that "process kill" is in progress to MCP */
9602
9603 /* Clear "unprepared" bit */
9604 REG_WR(bp, MISC_REG_UNPREPARED, 0);
9605 barrier();
9606
9607 /* Make sure all is written to the chip before the reset */
9608 mmiowb();
9609
9610 /* Wait for 1ms to empty GLUE and PCI-E core queues,
9611 * PSWHST, GRC and PSWRD Tetris buffer.
9612 */
Yuval Mintz0926d492013-01-23 03:21:45 +00009613 usleep_range(1000, 2000);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009614
9615 /* Prepare to chip reset: */
9616 /* MCP */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009617 if (global)
9618 bnx2x_reset_mcp_prep(bp, &val);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009619
9620 /* PXP */
9621 bnx2x_pxp_prep(bp);
9622 barrier();
9623
9624 /* reset the chip */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009625 bnx2x_process_kill_chip_reset(bp, global);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009626 barrier();
9627
Dmitry Kravkov9dcd9ac2013-11-17 08:59:27 +02009628 /* clear errors in PGB */
9629 if (!CHIP_IS_E1x(bp))
9630 REG_WR(bp, PGLUE_B_REG_LATCHED_ERRORS_CLR, 0x7f);
9631
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009632 /* Recover after reset: */
9633 /* MCP */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009634 if (global && bnx2x_reset_mcp_comp(bp, val))
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009635 return -EAGAIN;
9636
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009637 /* TBD: Add resetting the NO_MCP mode DB here */
9638
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009639 /* Open the gates #2, #3 and #4 */
9640 bnx2x_set_234_gates(bp, false);
9641
9642 /* TBD: IGU/AEU preparation bring back the AEU/IGU to a
9643 * reset state, re-enable attentions. */
9644
9645 return 0;
9646}
9647
Merav Sicron910cc722012-11-11 03:56:08 +00009648static int bnx2x_leader_reset(struct bnx2x *bp)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009649{
9650 int rc = 0;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009651 bool global = bnx2x_reset_is_global(bp);
Ariel Elior95c6c6162012-01-26 06:01:52 +00009652 u32 load_code;
9653
9654 /* if not going to reset MCP - load "fake" driver to reset HW while
9655 * driver is owner of the HW
9656 */
9657 if (!global && !BP_NOMCP(bp)) {
Yuval Mintz5d07d862012-09-13 02:56:21 +00009658 load_code = bnx2x_fw_command(bp, DRV_MSG_CODE_LOAD_REQ,
9659 DRV_MSG_CODE_LOAD_REQ_WITH_LFA);
Ariel Elior95c6c6162012-01-26 06:01:52 +00009660 if (!load_code) {
9661 BNX2X_ERR("MCP response failure, aborting\n");
9662 rc = -EAGAIN;
9663 goto exit_leader_reset;
9664 }
9665 if ((load_code != FW_MSG_CODE_DRV_LOAD_COMMON_CHIP) &&
9666 (load_code != FW_MSG_CODE_DRV_LOAD_COMMON)) {
9667 BNX2X_ERR("MCP unexpected resp, aborting\n");
9668 rc = -EAGAIN;
9669 goto exit_leader_reset2;
9670 }
9671 load_code = bnx2x_fw_command(bp, DRV_MSG_CODE_LOAD_DONE, 0);
9672 if (!load_code) {
9673 BNX2X_ERR("MCP response failure, aborting\n");
9674 rc = -EAGAIN;
9675 goto exit_leader_reset2;
9676 }
9677 }
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009678
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009679 /* Try to recover after the failure */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009680 if (bnx2x_process_kill(bp, global)) {
Merav Sicron51c1a582012-03-18 10:33:38 +00009681 BNX2X_ERR("Something bad had happen on engine %d! Aii!\n",
9682 BP_PATH(bp));
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009683 rc = -EAGAIN;
Ariel Elior95c6c6162012-01-26 06:01:52 +00009684 goto exit_leader_reset2;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009685 }
9686
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009687 /*
9688 * Clear RESET_IN_PROGRES and RESET_GLOBAL bits and update the driver
9689 * state.
9690 */
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009691 bnx2x_set_reset_done(bp);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009692 if (global)
9693 bnx2x_clear_reset_global(bp);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009694
Ariel Elior95c6c6162012-01-26 06:01:52 +00009695exit_leader_reset2:
9696 /* unload "fake driver" if it was loaded */
9697 if (!global && !BP_NOMCP(bp)) {
9698 bnx2x_fw_command(bp, DRV_MSG_CODE_UNLOAD_REQ_WOL_MCP, 0);
9699 bnx2x_fw_command(bp, DRV_MSG_CODE_UNLOAD_DONE, 0);
9700 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009701exit_leader_reset:
9702 bp->is_leader = 0;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009703 bnx2x_release_leader_lock(bp);
9704 smp_mb();
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009705 return rc;
9706}
9707
Eric Dumazet1191cb82012-04-27 21:39:21 +00009708static void bnx2x_recovery_failed(struct bnx2x *bp)
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009709{
9710 netdev_err(bp->dev, "Recovery has failed. Power cycle is needed.\n");
9711
9712 /* Disconnect this device */
9713 netif_device_detach(bp->dev);
9714
9715 /*
9716 * Block ifup for all function on this engine until "process kill"
9717 * or power cycle.
9718 */
9719 bnx2x_set_reset_in_progress(bp);
9720
9721 /* Shut down the power */
9722 bnx2x_set_power_state(bp, PCI_D3hot);
9723
9724 bp->recovery_state = BNX2X_RECOVERY_FAILED;
9725
9726 smp_mb();
9727}
9728
9729/*
9730 * Assumption: runs under rtnl lock. This together with the fact
Ariel Elior6383c0b2011-07-14 08:31:57 +00009731 * that it's called only from bnx2x_sp_rtnl() ensure that it
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009732 * will never be called when netif_running(bp->dev) is false.
9733 */
9734static void bnx2x_parity_recover(struct bnx2x *bp)
9735{
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009736 bool global = false;
Ariel Elior7a752992012-01-26 06:01:53 +00009737 u32 error_recovered, error_unrecovered;
Ariel Elior95c6c6162012-01-26 06:01:52 +00009738 bool is_parity;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009739
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009740 DP(NETIF_MSG_HW, "Handling parity\n");
9741 while (1) {
9742 switch (bp->recovery_state) {
9743 case BNX2X_RECOVERY_INIT:
9744 DP(NETIF_MSG_HW, "State is BNX2X_RECOVERY_INIT\n");
Ariel Elior95c6c6162012-01-26 06:01:52 +00009745 is_parity = bnx2x_chk_parity_attn(bp, &global, false);
9746 WARN_ON(!is_parity);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009747
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009748 /* Try to get a LEADER_LOCK HW lock */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009749 if (bnx2x_trylock_leader_lock(bp)) {
9750 bnx2x_set_reset_in_progress(bp);
9751 /*
9752 * Check if there is a global attention and if
9753 * there was a global attention, set the global
9754 * reset bit.
9755 */
9756
9757 if (global)
9758 bnx2x_set_reset_global(bp);
9759
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009760 bp->is_leader = 1;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009761 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009762
9763 /* Stop the driver */
9764 /* If interface has been removed - break */
Yuval Mintz5d07d862012-09-13 02:56:21 +00009765 if (bnx2x_nic_unload(bp, UNLOAD_RECOVERY, false))
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009766 return;
9767
9768 bp->recovery_state = BNX2X_RECOVERY_WAIT;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009769
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009770 /* Ensure "is_leader", MCP command sequence and
9771 * "recovery_state" update values are seen on other
9772 * CPUs.
9773 */
9774 smp_mb();
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009775 break;
9776
9777 case BNX2X_RECOVERY_WAIT:
9778 DP(NETIF_MSG_HW, "State is BNX2X_RECOVERY_WAIT\n");
9779 if (bp->is_leader) {
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009780 int other_engine = BP_PATH(bp) ? 0 : 1;
Ariel Elior889b9af2012-01-26 06:01:51 +00009781 bool other_load_status =
9782 bnx2x_get_load_status(bp, other_engine);
9783 bool load_status =
9784 bnx2x_get_load_status(bp, BP_PATH(bp));
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009785 global = bnx2x_reset_is_global(bp);
9786
9787 /*
9788 * In case of a parity in a global block, let
9789 * the first leader that performs a
9790 * leader_reset() reset the global blocks in
9791 * order to clear global attentions. Otherwise
Yuval Mintz16a5fd92013-06-02 00:06:18 +00009792 * the gates will remain closed for that
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009793 * engine.
9794 */
Ariel Elior889b9af2012-01-26 06:01:51 +00009795 if (load_status ||
9796 (global && other_load_status)) {
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009797 /* Wait until all other functions get
9798 * down.
9799 */
Ariel Elior7be08a72011-07-14 08:31:19 +00009800 schedule_delayed_work(&bp->sp_rtnl_task,
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009801 HZ/10);
9802 return;
9803 } else {
9804 /* If all other functions got down -
9805 * try to bring the chip back to
9806 * normal. In any case it's an exit
9807 * point for a leader.
9808 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009809 if (bnx2x_leader_reset(bp)) {
9810 bnx2x_recovery_failed(bp);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009811 return;
9812 }
9813
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009814 /* If we are here, means that the
9815 * leader has succeeded and doesn't
9816 * want to be a leader any more. Try
9817 * to continue as a none-leader.
9818 */
9819 break;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009820 }
9821 } else { /* non-leader */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009822 if (!bnx2x_reset_is_done(bp, BP_PATH(bp))) {
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009823 /* Try to get a LEADER_LOCK HW lock as
9824 * long as a former leader may have
9825 * been unloaded by the user or
9826 * released a leadership by another
9827 * reason.
9828 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009829 if (bnx2x_trylock_leader_lock(bp)) {
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009830 /* I'm a leader now! Restart a
9831 * switch case.
9832 */
9833 bp->is_leader = 1;
9834 break;
9835 }
9836
Ariel Elior7be08a72011-07-14 08:31:19 +00009837 schedule_delayed_work(&bp->sp_rtnl_task,
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009838 HZ/10);
9839 return;
9840
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009841 } else {
9842 /*
9843 * If there was a global attention, wait
9844 * for it to be cleared.
9845 */
9846 if (bnx2x_reset_is_global(bp)) {
9847 schedule_delayed_work(
Ariel Elior7be08a72011-07-14 08:31:19 +00009848 &bp->sp_rtnl_task,
9849 HZ/10);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009850 return;
9851 }
9852
Ariel Elior7a752992012-01-26 06:01:53 +00009853 error_recovered =
9854 bp->eth_stats.recoverable_error;
9855 error_unrecovered =
9856 bp->eth_stats.unrecoverable_error;
Ariel Elior95c6c6162012-01-26 06:01:52 +00009857 bp->recovery_state =
9858 BNX2X_RECOVERY_NIC_LOADING;
9859 if (bnx2x_nic_load(bp, LOAD_NORMAL)) {
Ariel Elior7a752992012-01-26 06:01:53 +00009860 error_unrecovered++;
Ariel Elior95c6c6162012-01-26 06:01:52 +00009861 netdev_err(bp->dev,
Merav Sicron51c1a582012-03-18 10:33:38 +00009862 "Recovery failed. Power cycle needed\n");
Ariel Elior95c6c6162012-01-26 06:01:52 +00009863 /* Disconnect this device */
9864 netif_device_detach(bp->dev);
9865 /* Shut down the power */
9866 bnx2x_set_power_state(
9867 bp, PCI_D3hot);
9868 smp_mb();
9869 } else {
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009870 bp->recovery_state =
9871 BNX2X_RECOVERY_DONE;
Ariel Elior7a752992012-01-26 06:01:53 +00009872 error_recovered++;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009873 smp_mb();
9874 }
Ariel Elior7a752992012-01-26 06:01:53 +00009875 bp->eth_stats.recoverable_error =
9876 error_recovered;
9877 bp->eth_stats.unrecoverable_error =
9878 error_unrecovered;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009879
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009880 return;
9881 }
9882 }
9883 default:
9884 return;
9885 }
9886 }
9887}
9888
Michal Schmidt56ad3152012-02-16 02:38:48 +00009889static int bnx2x_close(struct net_device *dev);
9890
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009891/* bnx2x_nic_unload() flushes the bnx2x_wq, thus reset task is
9892 * scheduled on a general queue in order to prevent a dead lock.
9893 */
Ariel Elior7be08a72011-07-14 08:31:19 +00009894static void bnx2x_sp_rtnl_task(struct work_struct *work)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009895{
Ariel Elior7be08a72011-07-14 08:31:19 +00009896 struct bnx2x *bp = container_of(work, struct bnx2x, sp_rtnl_task.work);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009897
9898 rtnl_lock();
9899
Ariel Elior8395be52013-01-01 05:22:44 +00009900 if (!netif_running(bp->dev)) {
9901 rtnl_unlock();
9902 return;
9903 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009904
Ariel Elior7be08a72011-07-14 08:31:19 +00009905 if (unlikely(bp->recovery_state != BNX2X_RECOVERY_DONE)) {
Yuval Mintz6bf07b82013-06-02 00:06:20 +00009906#ifdef BNX2X_STOP_ON_ERROR
9907 BNX2X_ERR("recovery flow called but STOP_ON_ERROR defined so reset not done to allow debug dump,\n"
9908 "you will need to reboot when done\n");
9909 goto sp_rtnl_not_reset;
9910#endif
Ariel Elior7be08a72011-07-14 08:31:19 +00009911 /*
Vladislav Zolotarovb1fb8742011-07-24 03:57:46 +00009912 * Clear all pending SP commands as we are going to reset the
9913 * function anyway.
Ariel Elior7be08a72011-07-14 08:31:19 +00009914 */
Vladislav Zolotarovb1fb8742011-07-24 03:57:46 +00009915 bp->sp_rtnl_state = 0;
9916 smp_mb();
9917
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009918 bnx2x_parity_recover(bp);
Vladislav Zolotarovb1fb8742011-07-24 03:57:46 +00009919
Ariel Elior8395be52013-01-01 05:22:44 +00009920 rtnl_unlock();
9921 return;
Vladislav Zolotarovb1fb8742011-07-24 03:57:46 +00009922 }
9923
9924 if (test_and_clear_bit(BNX2X_SP_RTNL_TX_TIMEOUT, &bp->sp_rtnl_state)) {
Yuval Mintz6bf07b82013-06-02 00:06:20 +00009925#ifdef BNX2X_STOP_ON_ERROR
9926 BNX2X_ERR("recovery flow called but STOP_ON_ERROR defined so reset not done to allow debug dump,\n"
9927 "you will need to reboot when done\n");
9928 goto sp_rtnl_not_reset;
9929#endif
9930
Vladislav Zolotarovb1fb8742011-07-24 03:57:46 +00009931 /*
9932 * Clear all pending SP commands as we are going to reset the
9933 * function anyway.
9934 */
9935 bp->sp_rtnl_state = 0;
9936 smp_mb();
9937
Yuval Mintz5d07d862012-09-13 02:56:21 +00009938 bnx2x_nic_unload(bp, UNLOAD_NORMAL, true);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009939 bnx2x_nic_load(bp, LOAD_NORMAL);
Vladislav Zolotarovb1fb8742011-07-24 03:57:46 +00009940
Ariel Elior8395be52013-01-01 05:22:44 +00009941 rtnl_unlock();
9942 return;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009943 }
Vladislav Zolotarovb1fb8742011-07-24 03:57:46 +00009944#ifdef BNX2X_STOP_ON_ERROR
9945sp_rtnl_not_reset:
9946#endif
9947 if (test_and_clear_bit(BNX2X_SP_RTNL_SETUP_TC, &bp->sp_rtnl_state))
9948 bnx2x_setup_tc(bp->dev, bp->dcbx_port_params.ets.num_of_cos);
Barak Witkowskia3348722012-04-23 03:04:46 +00009949 if (test_and_clear_bit(BNX2X_SP_RTNL_AFEX_F_UPDATE, &bp->sp_rtnl_state))
9950 bnx2x_after_function_update(bp);
Ariel Elior83048592011-11-13 04:34:29 +00009951 /*
9952 * in case of fan failure we need to reset id if the "stop on error"
9953 * debug flag is set, since we trying to prevent permanent overheating
9954 * damage
9955 */
9956 if (test_and_clear_bit(BNX2X_SP_RTNL_FAN_FAILURE, &bp->sp_rtnl_state)) {
Merav Sicron51c1a582012-03-18 10:33:38 +00009957 DP(NETIF_MSG_HW, "fan failure detected. Unloading driver\n");
Ariel Elior83048592011-11-13 04:34:29 +00009958 netif_device_detach(bp->dev);
9959 bnx2x_close(bp->dev);
Ariel Elior8395be52013-01-01 05:22:44 +00009960 rtnl_unlock();
9961 return;
Ariel Elior83048592011-11-13 04:34:29 +00009962 }
9963
Ariel Elior381ac162013-01-01 05:22:29 +00009964 if (test_and_clear_bit(BNX2X_SP_RTNL_VFPF_MCAST, &bp->sp_rtnl_state)) {
9965 DP(BNX2X_MSG_SP,
9966 "sending set mcast vf pf channel message from rtnl sp-task\n");
9967 bnx2x_vfpf_set_mcast(bp->dev);
9968 }
Ariel Elior78c3bcc2013-06-20 17:39:08 +03009969 if (test_and_clear_bit(BNX2X_SP_RTNL_VFPF_CHANNEL_DOWN,
9970 &bp->sp_rtnl_state)){
9971 if (!test_bit(__LINK_STATE_NOCARRIER, &bp->dev->state)) {
9972 bnx2x_tx_disable(bp);
9973 BNX2X_ERR("PF indicated channel is not servicable anymore. This means this VF device is no longer operational\n");
9974 }
9975 }
Ariel Elior381ac162013-01-01 05:22:29 +00009976
Yuval Mintz8b09be52013-08-01 17:30:59 +03009977 if (test_and_clear_bit(BNX2X_SP_RTNL_RX_MODE, &bp->sp_rtnl_state)) {
9978 DP(BNX2X_MSG_SP, "Handling Rx Mode setting\n");
9979 bnx2x_set_rx_mode_inner(bp);
Ariel Elior381ac162013-01-01 05:22:29 +00009980 }
9981
Ariel Elior3ec9f9c2013-03-11 05:17:45 +00009982 if (test_and_clear_bit(BNX2X_SP_RTNL_HYPERVISOR_VLAN,
9983 &bp->sp_rtnl_state))
9984 bnx2x_pf_set_vfs_vlan(bp);
9985
Dmitry Kravkov6ffa39f2013-11-17 08:59:29 +02009986 if (test_and_clear_bit(BNX2X_SP_RTNL_TX_STOP, &bp->sp_rtnl_state)) {
Dmitry Kravkov07b4eb32013-08-19 09:11:57 +03009987 bnx2x_dcbx_stop_hw_tx(bp);
Dmitry Kravkov07b4eb32013-08-19 09:11:57 +03009988 bnx2x_dcbx_resume_hw_tx(bp);
Dmitry Kravkov6ffa39f2013-11-17 08:59:29 +02009989 }
Dmitry Kravkov07b4eb32013-08-19 09:11:57 +03009990
Yuval Mintz42f82772014-03-23 18:12:23 +02009991 if (test_and_clear_bit(BNX2X_SP_RTNL_GET_DRV_VERSION,
9992 &bp->sp_rtnl_state))
9993 bnx2x_update_mng_version(bp);
9994
Ariel Elior8395be52013-01-01 05:22:44 +00009995 /* work which needs rtnl lock not-taken (as it takes the lock itself and
9996 * can be called from other contexts as well)
9997 */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009998 rtnl_unlock();
Ariel Elior8395be52013-01-01 05:22:44 +00009999
Ariel Elior64112802013-01-07 00:50:23 +000010000 /* enable SR-IOV if applicable */
Ariel Elior8395be52013-01-01 05:22:44 +000010001 if (IS_SRIOV(bp) && test_and_clear_bit(BNX2X_SP_RTNL_ENABLE_SRIOV,
Ariel Elior3c76fef2013-03-11 05:17:46 +000010002 &bp->sp_rtnl_state)) {
10003 bnx2x_disable_sriov(bp);
Ariel Elior64112802013-01-07 00:50:23 +000010004 bnx2x_enable_sriov(bp);
Ariel Elior3c76fef2013-03-11 05:17:46 +000010005 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010006}
10007
Yaniv Rosner3deb8162011-06-14 01:34:33 +000010008static void bnx2x_period_task(struct work_struct *work)
10009{
10010 struct bnx2x *bp = container_of(work, struct bnx2x, period_task.work);
10011
10012 if (!netif_running(bp->dev))
10013 goto period_task_exit;
10014
10015 if (CHIP_REV_IS_SLOW(bp)) {
10016 BNX2X_ERR("period task called on emulation, ignoring\n");
10017 goto period_task_exit;
10018 }
10019
10020 bnx2x_acquire_phy_lock(bp);
10021 /*
10022 * The barrier is needed to ensure the ordering between the writing to
10023 * the bp->port.pmf in the bnx2x_nic_load() or bnx2x_pmf_update() and
10024 * the reading here.
10025 */
10026 smp_mb();
10027 if (bp->port.pmf) {
10028 bnx2x_period_func(&bp->link_params, &bp->link_vars);
10029
10030 /* Re-queue task in 1 sec */
10031 queue_delayed_work(bnx2x_wq, &bp->period_task, 1*HZ);
10032 }
10033
10034 bnx2x_release_phy_lock(bp);
10035period_task_exit:
10036 return;
10037}
10038
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010039/*
10040 * Init service functions
10041 */
10042
stephen hemmingera8f47eb2014-01-09 22:20:11 -080010043static u32 bnx2x_get_pretend_reg(struct bnx2x *bp)
Eilon Greensteinf1ef27e2009-02-12 08:36:23 +000010044{
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010045 u32 base = PXP2_REG_PGL_PRETEND_FUNC_F0;
10046 u32 stride = PXP2_REG_PGL_PRETEND_FUNC_F1 - base;
10047 return base + (BP_ABS_FUNC(bp)) * stride;
Eilon Greensteinf1ef27e2009-02-12 08:36:23 +000010048}
10049
Barak Witkowski1ef1d452013-01-10 04:53:40 +000010050static void bnx2x_prev_unload_close_mac(struct bnx2x *bp,
10051 struct bnx2x_mac_vals *vals)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010052{
Yuval Mintz452427b2012-03-26 20:47:07 +000010053 u32 val, base_addr, offset, mask, reset_reg;
10054 bool mac_stopped = false;
10055 u8 port = BP_PORT(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010056
Barak Witkowski1ef1d452013-01-10 04:53:40 +000010057 /* reset addresses as they also mark which values were changed */
10058 vals->bmac_addr = 0;
10059 vals->umac_addr = 0;
10060 vals->xmac_addr = 0;
10061 vals->emac_addr = 0;
10062
Yuval Mintz452427b2012-03-26 20:47:07 +000010063 reset_reg = REG_RD(bp, MISC_REG_RESET_REG_2);
David S. Miller8decf862011-09-22 03:23:13 -040010064
Yuval Mintz452427b2012-03-26 20:47:07 +000010065 if (!CHIP_IS_E3(bp)) {
10066 val = REG_RD(bp, NIG_REG_BMAC0_REGS_OUT_EN + port * 4);
10067 mask = MISC_REGISTERS_RESET_REG_2_RST_BMAC0 << port;
10068 if ((mask & reset_reg) && val) {
10069 u32 wb_data[2];
10070 BNX2X_DEV_INFO("Disable bmac Rx\n");
10071 base_addr = BP_PORT(bp) ? NIG_REG_INGRESS_BMAC1_MEM
10072 : NIG_REG_INGRESS_BMAC0_MEM;
10073 offset = CHIP_IS_E2(bp) ? BIGMAC2_REGISTER_BMAC_CONTROL
10074 : BIGMAC_REGISTER_BMAC_CONTROL;
Ariel Eliorf16da432012-01-26 06:01:50 +000010075
Yuval Mintz452427b2012-03-26 20:47:07 +000010076 /*
10077 * use rd/wr since we cannot use dmae. This is safe
10078 * since MCP won't access the bus due to the request
10079 * to unload, and no function on the path can be
10080 * loaded at this time.
10081 */
10082 wb_data[0] = REG_RD(bp, base_addr + offset);
10083 wb_data[1] = REG_RD(bp, base_addr + offset + 0x4);
Barak Witkowski1ef1d452013-01-10 04:53:40 +000010084 vals->bmac_addr = base_addr + offset;
10085 vals->bmac_val[0] = wb_data[0];
10086 vals->bmac_val[1] = wb_data[1];
Yuval Mintz452427b2012-03-26 20:47:07 +000010087 wb_data[0] &= ~BMAC_CONTROL_RX_ENABLE;
Barak Witkowski1ef1d452013-01-10 04:53:40 +000010088 REG_WR(bp, vals->bmac_addr, wb_data[0]);
10089 REG_WR(bp, vals->bmac_addr + 0x4, wb_data[1]);
Yuval Mintz452427b2012-03-26 20:47:07 +000010090 }
10091 BNX2X_DEV_INFO("Disable emac Rx\n");
Barak Witkowski1ef1d452013-01-10 04:53:40 +000010092 vals->emac_addr = NIG_REG_NIG_EMAC0_EN + BP_PORT(bp)*4;
10093 vals->emac_val = REG_RD(bp, vals->emac_addr);
10094 REG_WR(bp, vals->emac_addr, 0);
Yuval Mintz452427b2012-03-26 20:47:07 +000010095 mac_stopped = true;
10096 } else {
10097 if (reset_reg & MISC_REGISTERS_RESET_REG_2_XMAC) {
10098 BNX2X_DEV_INFO("Disable xmac Rx\n");
10099 base_addr = BP_PORT(bp) ? GRCBASE_XMAC1 : GRCBASE_XMAC0;
10100 val = REG_RD(bp, base_addr + XMAC_REG_PFC_CTRL_HI);
10101 REG_WR(bp, base_addr + XMAC_REG_PFC_CTRL_HI,
10102 val & ~(1 << 1));
10103 REG_WR(bp, base_addr + XMAC_REG_PFC_CTRL_HI,
10104 val | (1 << 1));
Barak Witkowski1ef1d452013-01-10 04:53:40 +000010105 vals->xmac_addr = base_addr + XMAC_REG_CTRL;
10106 vals->xmac_val = REG_RD(bp, vals->xmac_addr);
10107 REG_WR(bp, vals->xmac_addr, 0);
Yuval Mintz452427b2012-03-26 20:47:07 +000010108 mac_stopped = true;
10109 }
10110 mask = MISC_REGISTERS_RESET_REG_2_UMAC0 << port;
10111 if (mask & reset_reg) {
10112 BNX2X_DEV_INFO("Disable umac Rx\n");
10113 base_addr = BP_PORT(bp) ? GRCBASE_UMAC1 : GRCBASE_UMAC0;
Barak Witkowski1ef1d452013-01-10 04:53:40 +000010114 vals->umac_addr = base_addr + UMAC_REG_COMMAND_CONFIG;
10115 vals->umac_val = REG_RD(bp, vals->umac_addr);
10116 REG_WR(bp, vals->umac_addr, 0);
Yuval Mintz452427b2012-03-26 20:47:07 +000010117 mac_stopped = true;
David S. Miller8decf862011-09-22 03:23:13 -040010118 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010119 }
Ariel Eliorf16da432012-01-26 06:01:50 +000010120
Yuval Mintz452427b2012-03-26 20:47:07 +000010121 if (mac_stopped)
10122 msleep(20);
Yuval Mintz452427b2012-03-26 20:47:07 +000010123}
10124
10125#define BNX2X_PREV_UNDI_PROD_ADDR(p) (BAR_TSTRORM_INTMEM + 0x1508 + ((p) << 4))
Yuval Mintz7c3afd82014-08-18 22:36:23 +030010126#define BNX2X_PREV_UNDI_PROD_ADDR_H(f) (BAR_TSTRORM_INTMEM + \
10127 0x1848 + ((f) << 4))
Yuval Mintz452427b2012-03-26 20:47:07 +000010128#define BNX2X_PREV_UNDI_RCQ(val) ((val) & 0xffff)
10129#define BNX2X_PREV_UNDI_BD(val) ((val) >> 16 & 0xffff)
10130#define BNX2X_PREV_UNDI_PROD(rcq, bd) ((bd) << 16 | (rcq))
10131
Yuval Mintz91ebb922013-12-26 09:57:07 +020010132#define BCM_5710_UNDI_FW_MF_MAJOR (0x07)
10133#define BCM_5710_UNDI_FW_MF_MINOR (0x08)
10134#define BCM_5710_UNDI_FW_MF_VERS (0x05)
Yuval Mintzb17b0ca2014-06-12 07:55:31 +030010135
10136static bool bnx2x_prev_is_after_undi(struct bnx2x *bp)
10137{
10138 /* UNDI marks its presence in DORQ -
10139 * it initializes CID offset for normal bell to 0x7
10140 */
10141 if (!(REG_RD(bp, MISC_REG_RESET_REG_1) &
10142 MISC_REGISTERS_RESET_REG_1_RST_DORQ))
10143 return false;
10144
10145 if (REG_RD(bp, DORQ_REG_NORM_CID_OFST) == 0x7) {
10146 BNX2X_DEV_INFO("UNDI previously loaded\n");
10147 return true;
10148 }
10149
10150 return false;
10151}
10152
Yuval Mintz7c3afd82014-08-18 22:36:23 +030010153static void bnx2x_prev_unload_undi_inc(struct bnx2x *bp, u8 inc)
Yuval Mintz452427b2012-03-26 20:47:07 +000010154{
10155 u16 rcq, bd;
Yuval Mintz7c3afd82014-08-18 22:36:23 +030010156 u32 addr, tmp_reg;
Yuval Mintz452427b2012-03-26 20:47:07 +000010157
Yuval Mintz7c3afd82014-08-18 22:36:23 +030010158 if (BP_FUNC(bp) < 2)
10159 addr = BNX2X_PREV_UNDI_PROD_ADDR(BP_PORT(bp));
10160 else
10161 addr = BNX2X_PREV_UNDI_PROD_ADDR_H(BP_FUNC(bp) - 2);
10162
10163 tmp_reg = REG_RD(bp, addr);
Yuval Mintz452427b2012-03-26 20:47:07 +000010164 rcq = BNX2X_PREV_UNDI_RCQ(tmp_reg) + inc;
10165 bd = BNX2X_PREV_UNDI_BD(tmp_reg) + inc;
10166
10167 tmp_reg = BNX2X_PREV_UNDI_PROD(rcq, bd);
Yuval Mintz7c3afd82014-08-18 22:36:23 +030010168 REG_WR(bp, addr, tmp_reg);
Yuval Mintz452427b2012-03-26 20:47:07 +000010169
Yuval Mintz7c3afd82014-08-18 22:36:23 +030010170 BNX2X_DEV_INFO("UNDI producer [%d/%d][%08x] rings bd -> 0x%04x, rcq -> 0x%04x\n",
10171 BP_PORT(bp), BP_FUNC(bp), addr, bd, rcq);
Yuval Mintz452427b2012-03-26 20:47:07 +000010172}
10173
Bill Pemberton0329aba2012-12-03 09:24:24 -050010174static int bnx2x_prev_mcp_done(struct bnx2x *bp)
Yuval Mintz452427b2012-03-26 20:47:07 +000010175{
Yuval Mintz5d07d862012-09-13 02:56:21 +000010176 u32 rc = bnx2x_fw_command(bp, DRV_MSG_CODE_UNLOAD_DONE,
10177 DRV_MSG_CODE_UNLOAD_SKIP_LINK_RESET);
Yuval Mintz452427b2012-03-26 20:47:07 +000010178 if (!rc) {
10179 BNX2X_ERR("MCP response failure, aborting\n");
10180 return -EBUSY;
10181 }
10182
10183 return 0;
10184}
10185
Barak Witkowskic63da992012-12-05 23:04:03 +000010186static struct bnx2x_prev_path_list *
10187 bnx2x_prev_path_get_entry(struct bnx2x *bp)
10188{
10189 struct bnx2x_prev_path_list *tmp_list;
10190
10191 list_for_each_entry(tmp_list, &bnx2x_prev_list, list)
10192 if (PCI_SLOT(bp->pdev->devfn) == tmp_list->slot &&
10193 bp->pdev->bus->number == tmp_list->bus &&
10194 BP_PATH(bp) == tmp_list->path)
10195 return tmp_list;
10196
10197 return NULL;
10198}
10199
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000010200static int bnx2x_prev_path_mark_eeh(struct bnx2x *bp)
10201{
10202 struct bnx2x_prev_path_list *tmp_list;
10203 int rc;
10204
10205 rc = down_interruptible(&bnx2x_prev_sem);
10206 if (rc) {
10207 BNX2X_ERR("Received %d when tried to take lock\n", rc);
10208 return rc;
10209 }
10210
10211 tmp_list = bnx2x_prev_path_get_entry(bp);
10212 if (tmp_list) {
10213 tmp_list->aer = 1;
10214 rc = 0;
10215 } else {
10216 BNX2X_ERR("path %d: Entry does not exist for eeh; Flow occurs before initial insmod is over ?\n",
10217 BP_PATH(bp));
10218 }
10219
10220 up(&bnx2x_prev_sem);
10221
10222 return rc;
10223}
10224
Bill Pemberton0329aba2012-12-03 09:24:24 -050010225static bool bnx2x_prev_is_path_marked(struct bnx2x *bp)
Yuval Mintz452427b2012-03-26 20:47:07 +000010226{
10227 struct bnx2x_prev_path_list *tmp_list;
Peter Senna Tschudinb85d7172013-10-02 14:19:49 +020010228 bool rc = false;
Yuval Mintz452427b2012-03-26 20:47:07 +000010229
10230 if (down_trylock(&bnx2x_prev_sem))
10231 return false;
10232
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000010233 tmp_list = bnx2x_prev_path_get_entry(bp);
10234 if (tmp_list) {
10235 if (tmp_list->aer) {
10236 DP(NETIF_MSG_HW, "Path %d was marked by AER\n",
10237 BP_PATH(bp));
10238 } else {
Yuval Mintz452427b2012-03-26 20:47:07 +000010239 rc = true;
10240 BNX2X_DEV_INFO("Path %d was already cleaned from previous drivers\n",
10241 BP_PATH(bp));
Yuval Mintz452427b2012-03-26 20:47:07 +000010242 }
10243 }
10244
10245 up(&bnx2x_prev_sem);
10246
10247 return rc;
10248}
10249
Dmitry Kravkov178135c2013-05-22 21:21:50 +000010250bool bnx2x_port_after_undi(struct bnx2x *bp)
10251{
10252 struct bnx2x_prev_path_list *entry;
10253 bool val;
10254
10255 down(&bnx2x_prev_sem);
10256
10257 entry = bnx2x_prev_path_get_entry(bp);
10258 val = !!(entry && (entry->undi & (1 << BP_PORT(bp))));
10259
10260 up(&bnx2x_prev_sem);
10261
10262 return val;
10263}
10264
Barak Witkowskic63da992012-12-05 23:04:03 +000010265static int bnx2x_prev_mark_path(struct bnx2x *bp, bool after_undi)
Yuval Mintz452427b2012-03-26 20:47:07 +000010266{
10267 struct bnx2x_prev_path_list *tmp_list;
10268 int rc;
10269
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000010270 rc = down_interruptible(&bnx2x_prev_sem);
10271 if (rc) {
10272 BNX2X_ERR("Received %d when tried to take lock\n", rc);
10273 return rc;
10274 }
10275
10276 /* Check whether the entry for this path already exists */
10277 tmp_list = bnx2x_prev_path_get_entry(bp);
10278 if (tmp_list) {
10279 if (!tmp_list->aer) {
10280 BNX2X_ERR("Re-Marking the path.\n");
10281 } else {
10282 DP(NETIF_MSG_HW, "Removing AER indication from path %d\n",
10283 BP_PATH(bp));
10284 tmp_list->aer = 0;
10285 }
10286 up(&bnx2x_prev_sem);
10287 return 0;
10288 }
10289 up(&bnx2x_prev_sem);
10290
10291 /* Create an entry for this path and add it */
Devendra Nagaea4b3852012-07-29 03:19:23 +000010292 tmp_list = kmalloc(sizeof(struct bnx2x_prev_path_list), GFP_KERNEL);
Yuval Mintz452427b2012-03-26 20:47:07 +000010293 if (!tmp_list) {
10294 BNX2X_ERR("Failed to allocate 'bnx2x_prev_path_list'\n");
10295 return -ENOMEM;
10296 }
10297
10298 tmp_list->bus = bp->pdev->bus->number;
10299 tmp_list->slot = PCI_SLOT(bp->pdev->devfn);
10300 tmp_list->path = BP_PATH(bp);
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000010301 tmp_list->aer = 0;
Barak Witkowskic63da992012-12-05 23:04:03 +000010302 tmp_list->undi = after_undi ? (1 << BP_PORT(bp)) : 0;
Yuval Mintz452427b2012-03-26 20:47:07 +000010303
10304 rc = down_interruptible(&bnx2x_prev_sem);
10305 if (rc) {
10306 BNX2X_ERR("Received %d when tried to take lock\n", rc);
10307 kfree(tmp_list);
10308 } else {
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000010309 DP(NETIF_MSG_HW, "Marked path [%d] - finished previous unload\n",
10310 BP_PATH(bp));
Yuval Mintz452427b2012-03-26 20:47:07 +000010311 list_add(&tmp_list->list, &bnx2x_prev_list);
10312 up(&bnx2x_prev_sem);
10313 }
10314
10315 return rc;
10316}
10317
Bill Pemberton0329aba2012-12-03 09:24:24 -050010318static int bnx2x_do_flr(struct bnx2x *bp)
Yuval Mintz452427b2012-03-26 20:47:07 +000010319{
Yuval Mintz452427b2012-03-26 20:47:07 +000010320 struct pci_dev *dev = bp->pdev;
10321
Yuval Mintz8eee6942012-08-09 04:37:25 +000010322 if (CHIP_IS_E1x(bp)) {
10323 BNX2X_DEV_INFO("FLR not supported in E1/E1H\n");
10324 return -EINVAL;
10325 }
10326
10327 /* only bootcode REQ_BC_VER_4_INITIATE_FLR and onwards support flr */
10328 if (bp->common.bc_ver < REQ_BC_VER_4_INITIATE_FLR) {
10329 BNX2X_ERR("FLR not supported by BC_VER: 0x%x\n",
10330 bp->common.bc_ver);
10331 return -EINVAL;
10332 }
Yuval Mintz452427b2012-03-26 20:47:07 +000010333
Casey Leedom8903b9e2013-08-06 15:48:38 +053010334 if (!pci_wait_for_pending_transaction(dev))
10335 dev_err(&dev->dev, "transaction is not cleared; proceeding with reset anyway\n");
Yuval Mintz452427b2012-03-26 20:47:07 +000010336
Yuval Mintz8eee6942012-08-09 04:37:25 +000010337 BNX2X_DEV_INFO("Initiating FLR\n");
Yuval Mintz452427b2012-03-26 20:47:07 +000010338 bnx2x_fw_command(bp, DRV_MSG_CODE_INITIATE_FLR, 0);
10339
10340 return 0;
10341}
10342
Bill Pemberton0329aba2012-12-03 09:24:24 -050010343static int bnx2x_prev_unload_uncommon(struct bnx2x *bp)
Yuval Mintz452427b2012-03-26 20:47:07 +000010344{
10345 int rc;
10346
10347 BNX2X_DEV_INFO("Uncommon unload Flow\n");
10348
10349 /* Test if previous unload process was already finished for this path */
10350 if (bnx2x_prev_is_path_marked(bp))
10351 return bnx2x_prev_mcp_done(bp);
10352
Yuval Mintz04c46732013-01-23 03:21:46 +000010353 BNX2X_DEV_INFO("Path is unmarked\n");
10354
Yuval Mintzb17b0ca2014-06-12 07:55:31 +030010355 /* Cannot proceed with FLR if UNDI is loaded, since FW does not match */
10356 if (bnx2x_prev_is_after_undi(bp))
10357 goto out;
10358
Yuval Mintz452427b2012-03-26 20:47:07 +000010359 /* If function has FLR capabilities, and existing FW version matches
10360 * the one required, then FLR will be sufficient to clean any residue
10361 * left by previous driver
10362 */
Yuval Mintz91ebb922013-12-26 09:57:07 +020010363 rc = bnx2x_compare_fw_ver(bp, FW_MSG_CODE_DRV_LOAD_FUNCTION, false);
Yuval Mintz8eee6942012-08-09 04:37:25 +000010364
10365 if (!rc) {
10366 /* fw version is good */
10367 BNX2X_DEV_INFO("FW version matches our own. Attempting FLR\n");
10368 rc = bnx2x_do_flr(bp);
10369 }
10370
10371 if (!rc) {
10372 /* FLR was performed */
10373 BNX2X_DEV_INFO("FLR successful\n");
10374 return 0;
10375 }
10376
10377 BNX2X_DEV_INFO("Could not FLR\n");
Yuval Mintz452427b2012-03-26 20:47:07 +000010378
Yuval Mintzb17b0ca2014-06-12 07:55:31 +030010379out:
Yuval Mintz452427b2012-03-26 20:47:07 +000010380 /* Close the MCP request, return failure*/
10381 rc = bnx2x_prev_mcp_done(bp);
10382 if (!rc)
10383 rc = BNX2X_PREV_WAIT_NEEDED;
10384
10385 return rc;
10386}
10387
Bill Pemberton0329aba2012-12-03 09:24:24 -050010388static int bnx2x_prev_unload_common(struct bnx2x *bp)
Yuval Mintz452427b2012-03-26 20:47:07 +000010389{
10390 u32 reset_reg, tmp_reg = 0, rc;
Barak Witkowskic63da992012-12-05 23:04:03 +000010391 bool prev_undi = false;
Barak Witkowski1ef1d452013-01-10 04:53:40 +000010392 struct bnx2x_mac_vals mac_vals;
10393
Yuval Mintz452427b2012-03-26 20:47:07 +000010394 /* It is possible a previous function received 'common' answer,
10395 * but hasn't loaded yet, therefore creating a scenario of
10396 * multiple functions receiving 'common' on the same path.
10397 */
10398 BNX2X_DEV_INFO("Common unload Flow\n");
10399
Barak Witkowski1ef1d452013-01-10 04:53:40 +000010400 memset(&mac_vals, 0, sizeof(mac_vals));
10401
Yuval Mintz452427b2012-03-26 20:47:07 +000010402 if (bnx2x_prev_is_path_marked(bp))
10403 return bnx2x_prev_mcp_done(bp);
10404
10405 reset_reg = REG_RD(bp, MISC_REG_RESET_REG_1);
10406
10407 /* Reset should be performed after BRB is emptied */
10408 if (reset_reg & MISC_REGISTERS_RESET_REG_1_RST_BRB1) {
10409 u32 timer_count = 1000;
Yuval Mintz452427b2012-03-26 20:47:07 +000010410
10411 /* Close the MAC Rx to prevent BRB from filling up */
Barak Witkowski1ef1d452013-01-10 04:53:40 +000010412 bnx2x_prev_unload_close_mac(bp, &mac_vals);
10413
10414 /* close LLH filters towards the BRB */
10415 bnx2x_set_rx_filter(&bp->link_params, 0);
Yuval Mintz452427b2012-03-26 20:47:07 +000010416
Yuval Mintzb17b0ca2014-06-12 07:55:31 +030010417 /* Check if the UNDI driver was previously loaded */
10418 if (bnx2x_prev_is_after_undi(bp)) {
10419 prev_undi = true;
10420 /* clear the UNDI indication */
10421 REG_WR(bp, DORQ_REG_NORM_CID_OFST, 0);
10422 /* clear possible idle check errors */
10423 REG_RD(bp, NIG_REG_NIG_INT_STS_CLR_0);
Yuval Mintz452427b2012-03-26 20:47:07 +000010424 }
Dmitry Kravkovd46f7c42013-04-17 22:49:05 +000010425 if (!CHIP_IS_E1x(bp))
10426 /* block FW from writing to host */
10427 REG_WR(bp, PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER, 0);
10428
Yuval Mintz452427b2012-03-26 20:47:07 +000010429 /* wait until BRB is empty */
10430 tmp_reg = REG_RD(bp, BRB1_REG_NUM_OF_FULL_BLOCKS);
10431 while (timer_count) {
10432 u32 prev_brb = tmp_reg;
10433
10434 tmp_reg = REG_RD(bp, BRB1_REG_NUM_OF_FULL_BLOCKS);
10435 if (!tmp_reg)
10436 break;
10437
10438 BNX2X_DEV_INFO("BRB still has 0x%08x\n", tmp_reg);
10439
10440 /* reset timer as long as BRB actually gets emptied */
10441 if (prev_brb > tmp_reg)
10442 timer_count = 1000;
10443 else
10444 timer_count--;
10445
Yuval Mintz7c3afd82014-08-18 22:36:23 +030010446 /* If UNDI resides in memory, manually increment it */
10447 if (prev_undi)
10448 bnx2x_prev_unload_undi_inc(bp, 1);
10449
Yuval Mintz452427b2012-03-26 20:47:07 +000010450 udelay(10);
10451 }
10452
10453 if (!timer_count)
10454 BNX2X_ERR("Failed to empty BRB, hope for the best\n");
Yuval Mintz452427b2012-03-26 20:47:07 +000010455 }
10456
10457 /* No packets are in the pipeline, path is ready for reset */
10458 bnx2x_reset_common(bp);
10459
Barak Witkowski1ef1d452013-01-10 04:53:40 +000010460 if (mac_vals.xmac_addr)
10461 REG_WR(bp, mac_vals.xmac_addr, mac_vals.xmac_val);
10462 if (mac_vals.umac_addr)
10463 REG_WR(bp, mac_vals.umac_addr, mac_vals.umac_val);
10464 if (mac_vals.emac_addr)
10465 REG_WR(bp, mac_vals.emac_addr, mac_vals.emac_val);
10466 if (mac_vals.bmac_addr) {
10467 REG_WR(bp, mac_vals.bmac_addr, mac_vals.bmac_val[0]);
10468 REG_WR(bp, mac_vals.bmac_addr + 4, mac_vals.bmac_val[1]);
10469 }
10470
Barak Witkowskic63da992012-12-05 23:04:03 +000010471 rc = bnx2x_prev_mark_path(bp, prev_undi);
Yuval Mintz452427b2012-03-26 20:47:07 +000010472 if (rc) {
10473 bnx2x_prev_mcp_done(bp);
10474 return rc;
10475 }
10476
10477 return bnx2x_prev_mcp_done(bp);
10478}
10479
Ariel Elior24f06712012-05-06 07:05:57 +000010480/* previous driver DMAE transaction may have occurred when pre-boot stage ended
10481 * and boot began, or when kdump kernel was loaded. Either case would invalidate
10482 * the addresses of the transaction, resulting in was-error bit set in the pci
10483 * causing all hw-to-host pcie transactions to timeout. If this happened we want
10484 * to clear the interrupt which detected this from the pglueb and the was done
10485 * bit
10486 */
Bill Pemberton0329aba2012-12-03 09:24:24 -050010487static void bnx2x_prev_interrupted_dmae(struct bnx2x *bp)
Ariel Elior24f06712012-05-06 07:05:57 +000010488{
Ariel Elior4a254172012-11-22 07:16:17 +000010489 if (!CHIP_IS_E1x(bp)) {
10490 u32 val = REG_RD(bp, PGLUE_B_REG_PGLUE_B_INT_STS);
10491 if (val & PGLUE_B_PGLUE_B_INT_STS_REG_WAS_ERROR_ATTN) {
Yuval Mintz04c46732013-01-23 03:21:46 +000010492 DP(BNX2X_MSG_SP,
10493 "'was error' bit was found to be set in pglueb upon startup. Clearing\n");
Ariel Elior4a254172012-11-22 07:16:17 +000010494 REG_WR(bp, PGLUE_B_REG_WAS_ERROR_PF_7_0_CLR,
10495 1 << BP_FUNC(bp));
10496 }
Ariel Elior24f06712012-05-06 07:05:57 +000010497 }
10498}
10499
Bill Pemberton0329aba2012-12-03 09:24:24 -050010500static int bnx2x_prev_unload(struct bnx2x *bp)
Yuval Mintz452427b2012-03-26 20:47:07 +000010501{
10502 int time_counter = 10;
10503 u32 rc, fw, hw_lock_reg, hw_lock_val;
10504 BNX2X_DEV_INFO("Entering Previous Unload Flow\n");
10505
Ariel Elior24f06712012-05-06 07:05:57 +000010506 /* clear hw from errors which may have resulted from an interrupted
10507 * dmae transaction.
10508 */
10509 bnx2x_prev_interrupted_dmae(bp);
10510
10511 /* Release previously held locks */
Yuval Mintz452427b2012-03-26 20:47:07 +000010512 hw_lock_reg = (BP_FUNC(bp) <= 5) ?
10513 (MISC_REG_DRIVER_CONTROL_1 + BP_FUNC(bp) * 8) :
10514 (MISC_REG_DRIVER_CONTROL_7 + (BP_FUNC(bp) - 6) * 8);
10515
Yuval Mintz3cdeec22013-06-02 00:06:19 +000010516 hw_lock_val = REG_RD(bp, hw_lock_reg);
Yuval Mintz452427b2012-03-26 20:47:07 +000010517 if (hw_lock_val) {
10518 if (hw_lock_val & HW_LOCK_RESOURCE_NVRAM) {
10519 BNX2X_DEV_INFO("Release Previously held NVRAM lock\n");
10520 REG_WR(bp, MCP_REG_MCPR_NVM_SW_ARB,
10521 (MCPR_NVM_SW_ARB_ARB_REQ_CLR1 << BP_PORT(bp)));
10522 }
10523
10524 BNX2X_DEV_INFO("Release Previously held hw lock\n");
10525 REG_WR(bp, hw_lock_reg, 0xffffffff);
10526 } else
10527 BNX2X_DEV_INFO("No need to release hw/nvram locks\n");
10528
10529 if (MCPR_ACCESS_LOCK_LOCK & REG_RD(bp, MCP_REG_MCPR_ACCESS_LOCK)) {
10530 BNX2X_DEV_INFO("Release previously held alr\n");
Yuval Mintz3cdeec22013-06-02 00:06:19 +000010531 bnx2x_release_alr(bp);
Yuval Mintz452427b2012-03-26 20:47:07 +000010532 }
10533
Yuval Mintz452427b2012-03-26 20:47:07 +000010534 do {
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000010535 int aer = 0;
Yuval Mintz452427b2012-03-26 20:47:07 +000010536 /* Lock MCP using an unload request */
10537 fw = bnx2x_fw_command(bp, DRV_MSG_CODE_UNLOAD_REQ_WOL_DIS, 0);
10538 if (!fw) {
10539 BNX2X_ERR("MCP response failure, aborting\n");
10540 rc = -EBUSY;
10541 break;
10542 }
10543
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000010544 rc = down_interruptible(&bnx2x_prev_sem);
10545 if (rc) {
10546 BNX2X_ERR("Cannot check for AER; Received %d when tried to take lock\n",
10547 rc);
10548 } else {
10549 /* If Path is marked by EEH, ignore unload status */
10550 aer = !!(bnx2x_prev_path_get_entry(bp) &&
10551 bnx2x_prev_path_get_entry(bp)->aer);
Yuval Mintz60cde812013-03-26 23:28:03 +000010552 up(&bnx2x_prev_sem);
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000010553 }
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000010554
10555 if (fw == FW_MSG_CODE_DRV_UNLOAD_COMMON || aer) {
Yuval Mintz452427b2012-03-26 20:47:07 +000010556 rc = bnx2x_prev_unload_common(bp);
10557 break;
10558 }
10559
Yuval Mintz16a5fd92013-06-02 00:06:18 +000010560 /* non-common reply from MCP might require looping */
Yuval Mintz452427b2012-03-26 20:47:07 +000010561 rc = bnx2x_prev_unload_uncommon(bp);
10562 if (rc != BNX2X_PREV_WAIT_NEEDED)
10563 break;
10564
10565 msleep(20);
10566 } while (--time_counter);
10567
10568 if (!time_counter || rc) {
Yuval Mintz91ebb922013-12-26 09:57:07 +020010569 BNX2X_DEV_INFO("Unloading previous driver did not occur, Possibly due to MF UNDI\n");
10570 rc = -EPROBE_DEFER;
Yuval Mintz452427b2012-03-26 20:47:07 +000010571 }
10572
Barak Witkowskic63da992012-12-05 23:04:03 +000010573 /* Mark function if its port was used to boot from SAN */
Dmitry Kravkov178135c2013-05-22 21:21:50 +000010574 if (bnx2x_port_after_undi(bp))
Barak Witkowskic63da992012-12-05 23:04:03 +000010575 bp->link_params.feature_config_flags |=
10576 FEATURE_CONFIG_BOOT_FROM_SAN;
10577
Yuval Mintz452427b2012-03-26 20:47:07 +000010578 BNX2X_DEV_INFO("Finished Previous Unload Flow [%d]\n", rc);
10579
10580 return rc;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010581}
10582
Bill Pemberton0329aba2012-12-03 09:24:24 -050010583static void bnx2x_get_common_hwinfo(struct bnx2x *bp)
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010584{
Barak Witkowski1d187b32011-12-05 22:41:50 +000010585 u32 val, val2, val3, val4, id, boot_mode;
Eilon Greenstein72ce58c2008-08-13 15:52:46 -070010586 u16 pmc;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010587
10588 /* Get the chip revision id and number. */
10589 /* chip num:16-31, rev:12-15, metal:4-11, bond_id:0-3 */
10590 val = REG_RD(bp, MISC_REG_CHIP_NUM);
10591 id = ((val & 0xffff) << 16);
10592 val = REG_RD(bp, MISC_REG_CHIP_REV);
10593 id |= ((val & 0xf) << 12);
Yuval Mintzf22fdf22013-03-11 05:17:43 +000010594
10595 /* Metal is read from PCI regs, but we can't access >=0x400 from
10596 * the configuration space (so we need to reg_rd)
10597 */
10598 val = REG_RD(bp, PCICFG_OFFSET + PCI_ID_VAL3);
10599 id |= (((val >> 24) & 0xf) << 4);
Eilon Greenstein5a40e082009-01-14 06:44:04 +000010600 val = REG_RD(bp, MISC_REG_BOND_ID);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010601 id |= (val & 0xf);
10602 bp->common.chip_id = id;
Dmitry Kravkov523224a2010-10-06 03:23:26 +000010603
Barak Witkowski7e8e02d2012-04-03 18:41:28 +000010604 /* force 57811 according to MISC register */
10605 if (REG_RD(bp, MISC_REG_CHIP_TYPE) & MISC_REG_CHIP_TYPE_57811_MASK) {
10606 if (CHIP_IS_57810(bp))
10607 bp->common.chip_id = (CHIP_NUM_57811 << 16) |
10608 (bp->common.chip_id & 0x0000FFFF);
10609 else if (CHIP_IS_57810_MF(bp))
10610 bp->common.chip_id = (CHIP_NUM_57811_MF << 16) |
10611 (bp->common.chip_id & 0x0000FFFF);
10612 bp->common.chip_id |= 0x1;
10613 }
10614
Dmitry Kravkov523224a2010-10-06 03:23:26 +000010615 /* Set doorbell size */
10616 bp->db_size = (1 << BNX2X_DB_SHIFT);
10617
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010618 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010619 val = REG_RD(bp, MISC_REG_PORT4MODE_EN_OVWR);
10620 if ((val & 1) == 0)
10621 val = REG_RD(bp, MISC_REG_PORT4MODE_EN);
10622 else
10623 val = (val >> 1) & 1;
10624 BNX2X_DEV_INFO("chip is in %s\n", val ? "4_PORT_MODE" :
10625 "2_PORT_MODE");
10626 bp->common.chip_port_mode = val ? CHIP_4_PORT_MODE :
10627 CHIP_2_PORT_MODE;
10628
10629 if (CHIP_MODE_IS_4_PORT(bp))
10630 bp->pfid = (bp->pf_num >> 1); /* 0..3 */
10631 else
10632 bp->pfid = (bp->pf_num & 0x6); /* 0, 2, 4, 6 */
10633 } else {
10634 bp->common.chip_port_mode = CHIP_PORT_MODE_NONE; /* N/A */
10635 bp->pfid = bp->pf_num; /* 0..7 */
10636 }
10637
Merav Sicron51c1a582012-03-18 10:33:38 +000010638 BNX2X_DEV_INFO("pf_id: %x", bp->pfid);
10639
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010640 bp->link_params.chip_id = bp->common.chip_id;
10641 BNX2X_DEV_INFO("chip ID is 0x%x\n", id);
Dmitry Kravkov523224a2010-10-06 03:23:26 +000010642
Eilon Greenstein1c063282009-02-12 08:36:43 +000010643 val = (REG_RD(bp, 0x2874) & 0x55);
10644 if ((bp->common.chip_id & 0x1) ||
10645 (CHIP_IS_E1(bp) && val) || (CHIP_IS_E1H(bp) && (val == 0x55))) {
10646 bp->flags |= ONE_PORT_FLAG;
10647 BNX2X_DEV_INFO("single port device\n");
10648 }
10649
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010650 val = REG_RD(bp, MCP_REG_MCPR_NVM_CFG4);
Dmitry Kravkov754a2f52011-06-14 01:34:02 +000010651 bp->common.flash_size = (BNX2X_NVRAM_1MB_SIZE <<
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010652 (val & MCPR_NVM_CFG4_FLASH_SIZE));
10653 BNX2X_DEV_INFO("flash_size 0x%x (%d)\n",
10654 bp->common.flash_size, bp->common.flash_size);
10655
Dmitry Kravkov1b6e2ce2011-05-22 10:11:26 +000010656 bnx2x_init_shmem(bp);
10657
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010658 bp->common.shmem2_base = REG_RD(bp, (BP_PATH(bp) ?
10659 MISC_REG_GENERIC_CR_1 :
10660 MISC_REG_GENERIC_CR_0));
Dmitry Kravkov1b6e2ce2011-05-22 10:11:26 +000010661
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010662 bp->link_params.shmem_base = bp->common.shmem_base;
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010663 bp->link_params.shmem2_base = bp->common.shmem2_base;
Yaniv Rosnerb884d952012-11-27 03:46:28 +000010664 if (SHMEM2_RD(bp, size) >
10665 (u32)offsetof(struct shmem2_region, lfa_host_addr[BP_PORT(bp)]))
10666 bp->link_params.lfa_base =
10667 REG_RD(bp, bp->common.shmem2_base +
10668 (u32)offsetof(struct shmem2_region,
10669 lfa_host_addr[BP_PORT(bp)]));
10670 else
10671 bp->link_params.lfa_base = 0;
Eilon Greenstein2691d512009-08-12 08:22:08 +000010672 BNX2X_DEV_INFO("shmem offset 0x%x shmem2 offset 0x%x\n",
10673 bp->common.shmem_base, bp->common.shmem2_base);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010674
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010675 if (!bp->common.shmem_base) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010676 BNX2X_DEV_INFO("MCP not active\n");
10677 bp->flags |= NO_MCP_FLAG;
10678 return;
10679 }
10680
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010681 bp->common.hw_config = SHMEM_RD(bp, dev_info.shared_hw_config.config);
Eilon Greenstein35b19ba2009-02-12 08:36:47 +000010682 BNX2X_DEV_INFO("hw_config 0x%08x\n", bp->common.hw_config);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010683
10684 bp->link_params.hw_led_mode = ((bp->common.hw_config &
10685 SHARED_HW_CFG_LED_MODE_MASK) >>
10686 SHARED_HW_CFG_LED_MODE_SHIFT);
10687
Eilon Greensteinc2c8b032009-02-12 08:37:14 +000010688 bp->link_params.feature_config_flags = 0;
10689 val = SHMEM_RD(bp, dev_info.shared_feature_config.config);
10690 if (val & SHARED_FEAT_CFG_OVERRIDE_PREEMPHASIS_CFG_ENABLED)
10691 bp->link_params.feature_config_flags |=
10692 FEATURE_CONFIG_OVERRIDE_PREEMPHASIS_ENABLED;
10693 else
10694 bp->link_params.feature_config_flags &=
10695 ~FEATURE_CONFIG_OVERRIDE_PREEMPHASIS_ENABLED;
10696
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010697 val = SHMEM_RD(bp, dev_info.bc_rev) >> 8;
10698 bp->common.bc_ver = val;
10699 BNX2X_DEV_INFO("bc_ver %X\n", val);
10700 if (val < BNX2X_BC_VER) {
10701 /* for now only warn
10702 * later we might need to enforce this */
Merav Sicron51c1a582012-03-18 10:33:38 +000010703 BNX2X_ERR("This driver needs bc_ver %X but found %X, please upgrade BC\n",
10704 BNX2X_BC_VER, val);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010705 }
Eilon Greenstein4d295db2009-07-21 05:47:47 +000010706 bp->link_params.feature_config_flags |=
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010707 (val >= REQ_BC_VER_4_VRFY_FIRST_PHY_OPT_MDL) ?
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010708 FEATURE_CONFIG_BC_SUPPORTS_OPT_MDL_VRFY : 0;
10709
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010710 bp->link_params.feature_config_flags |=
10711 (val >= REQ_BC_VER_4_VRFY_SPECIFIC_PHY_OPT_MDL) ?
10712 FEATURE_CONFIG_BC_SUPPORTS_DUAL_PHY_OPT_MDL_VRFY : 0;
Barak Witkowskia3348722012-04-23 03:04:46 +000010713 bp->link_params.feature_config_flags |=
10714 (val >= REQ_BC_VER_4_VRFY_AFEX_SUPPORTED) ?
10715 FEATURE_CONFIG_BC_SUPPORTS_AFEX : 0;
Yaniv Rosner85242ee2011-07-05 01:06:53 +000010716 bp->link_params.feature_config_flags |=
10717 (val >= REQ_BC_VER_4_SFP_TX_DISABLE_SUPPORTED) ?
10718 FEATURE_CONFIG_BC_SUPPORTS_SFP_TX_DISABLED : 0;
Yaniv Rosner55386fe82012-11-27 03:46:30 +000010719
10720 bp->link_params.feature_config_flags |=
10721 (val >= REQ_BC_VER_4_MT_SUPPORTED) ?
10722 FEATURE_CONFIG_MT_SUPPORT : 0;
10723
Barak Witkowski0e898dd2011-12-05 21:52:22 +000010724 bp->flags |= (val >= REQ_BC_VER_4_PFC_STATS_SUPPORTED) ?
10725 BC_SUPPORTS_PFC_STATS : 0;
Yaniv Rosner85242ee2011-07-05 01:06:53 +000010726
Barak Witkowski2e499d32012-06-26 01:31:19 +000010727 bp->flags |= (val >= REQ_BC_VER_4_FCOE_FEATURES) ?
10728 BC_SUPPORTS_FCOE_FEATURES : 0;
10729
Barak Witkowski98768792012-06-19 07:48:31 +000010730 bp->flags |= (val >= REQ_BC_VER_4_DCBX_ADMIN_MSG_NON_PMF) ?
10731 BC_SUPPORTS_DCBX_MSG_NON_PMF : 0;
Barak Witkowskya6d3a5b2013-08-13 02:25:02 +030010732
10733 bp->flags |= (val >= REQ_BC_VER_4_RMMOD_CMD) ?
10734 BC_SUPPORTS_RMMOD_CMD : 0;
10735
Barak Witkowski1d187b32011-12-05 22:41:50 +000010736 boot_mode = SHMEM_RD(bp,
10737 dev_info.port_feature_config[BP_PORT(bp)].mba_config) &
10738 PORT_FEATURE_MBA_BOOT_AGENT_TYPE_MASK;
10739 switch (boot_mode) {
10740 case PORT_FEATURE_MBA_BOOT_AGENT_TYPE_PXE:
10741 bp->common.boot_mode = FEATURE_ETH_BOOTMODE_PXE;
10742 break;
10743 case PORT_FEATURE_MBA_BOOT_AGENT_TYPE_ISCSIB:
10744 bp->common.boot_mode = FEATURE_ETH_BOOTMODE_ISCSI;
10745 break;
10746 case PORT_FEATURE_MBA_BOOT_AGENT_TYPE_FCOE_BOOT:
10747 bp->common.boot_mode = FEATURE_ETH_BOOTMODE_FCOE;
10748 break;
10749 case PORT_FEATURE_MBA_BOOT_AGENT_TYPE_NONE:
10750 bp->common.boot_mode = FEATURE_ETH_BOOTMODE_NONE;
10751 break;
10752 }
10753
Jon Mason29ed74c2013-09-11 11:22:39 -070010754 pci_read_config_word(bp->pdev, bp->pdev->pm_cap + PCI_PM_PMC, &pmc);
Dmitry Kravkovf9a3ebb2011-05-04 23:49:11 +000010755 bp->flags |= (pmc & PCI_PM_CAP_PME_D3cold) ? 0 : NO_WOL_FLAG;
10756
Eilon Greenstein72ce58c2008-08-13 15:52:46 -070010757 BNX2X_DEV_INFO("%sWoL capable\n",
Eilon Greensteinf5372252009-02-12 08:38:30 +000010758 (bp->flags & NO_WOL_FLAG) ? "not " : "");
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010759
10760 val = SHMEM_RD(bp, dev_info.shared_hw_config.part_num);
10761 val2 = SHMEM_RD(bp, dev_info.shared_hw_config.part_num[4]);
10762 val3 = SHMEM_RD(bp, dev_info.shared_hw_config.part_num[8]);
10763 val4 = SHMEM_RD(bp, dev_info.shared_hw_config.part_num[12]);
10764
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000010765 dev_info(&bp->pdev->dev, "part number %X-%X-%X-%X\n",
10766 val, val2, val3, val4);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010767}
10768
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010769#define IGU_FID(val) GET_FIELD((val), IGU_REG_MAPPING_MEMORY_FID)
10770#define IGU_VEC(val) GET_FIELD((val), IGU_REG_MAPPING_MEMORY_VECTOR)
10771
Bill Pemberton0329aba2012-12-03 09:24:24 -050010772static int bnx2x_get_igu_cam_info(struct bnx2x *bp)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010773{
10774 int pfid = BP_FUNC(bp);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010775 int igu_sb_id;
10776 u32 val;
Ariel Elior6383c0b2011-07-14 08:31:57 +000010777 u8 fid, igu_sb_cnt = 0;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010778
10779 bp->igu_base_sb = 0xff;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010780 if (CHIP_INT_MODE_IS_BC(bp)) {
David S. Miller8decf862011-09-22 03:23:13 -040010781 int vn = BP_VN(bp);
Ariel Elior6383c0b2011-07-14 08:31:57 +000010782 igu_sb_cnt = bp->igu_sb_cnt;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010783 bp->igu_base_sb = (CHIP_MODE_IS_4_PORT(bp) ? pfid : vn) *
10784 FP_SB_MAX_E1x;
10785
10786 bp->igu_dsb_id = E1HVN_MAX * FP_SB_MAX_E1x +
10787 (CHIP_MODE_IS_4_PORT(bp) ? pfid : vn);
10788
Barak Witkowski9b341bb2012-12-02 04:05:52 +000010789 return 0;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010790 }
10791
10792 /* IGU in normal mode - read CAM */
10793 for (igu_sb_id = 0; igu_sb_id < IGU_REG_MAPPING_MEMORY_SIZE;
10794 igu_sb_id++) {
10795 val = REG_RD(bp, IGU_REG_MAPPING_MEMORY + igu_sb_id * 4);
10796 if (!(val & IGU_REG_MAPPING_MEMORY_VALID))
10797 continue;
10798 fid = IGU_FID(val);
10799 if ((fid & IGU_FID_ENCODE_IS_PF)) {
10800 if ((fid & IGU_FID_PF_NUM_MASK) != pfid)
10801 continue;
10802 if (IGU_VEC(val) == 0)
10803 /* default status block */
10804 bp->igu_dsb_id = igu_sb_id;
10805 else {
10806 if (bp->igu_base_sb == 0xff)
10807 bp->igu_base_sb = igu_sb_id;
Ariel Elior6383c0b2011-07-14 08:31:57 +000010808 igu_sb_cnt++;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010809 }
10810 }
10811 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010812
Ariel Elior6383c0b2011-07-14 08:31:57 +000010813#ifdef CONFIG_PCI_MSI
Ariel Elior185d4c82012-09-20 05:26:41 +000010814 /* Due to new PF resource allocation by MFW T7.4 and above, it's
10815 * optional that number of CAM entries will not be equal to the value
10816 * advertised in PCI.
10817 * Driver should use the minimal value of both as the actual status
10818 * block count
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010819 */
Ariel Elior185d4c82012-09-20 05:26:41 +000010820 bp->igu_sb_cnt = min_t(int, bp->igu_sb_cnt, igu_sb_cnt);
Ariel Elior6383c0b2011-07-14 08:31:57 +000010821#endif
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010822
Barak Witkowski9b341bb2012-12-02 04:05:52 +000010823 if (igu_sb_cnt == 0) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010824 BNX2X_ERR("CAM configuration error\n");
Barak Witkowski9b341bb2012-12-02 04:05:52 +000010825 return -EINVAL;
10826 }
10827
10828 return 0;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010829}
10830
Greg Kroah-Hartman1dd06ae2012-12-06 14:30:56 +000010831static void bnx2x_link_settings_supported(struct bnx2x *bp, u32 switch_cfg)
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010832{
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010833 int cfg_size = 0, idx, port = BP_PORT(bp);
10834
10835 /* Aggregation of supported attributes of all external phys */
10836 bp->port.supported[0] = 0;
10837 bp->port.supported[1] = 0;
Yaniv Rosnerb7737c92010-09-07 11:40:54 +000010838 switch (bp->link_params.num_phys) {
10839 case 1:
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010840 bp->port.supported[0] = bp->link_params.phy[INT_PHY].supported;
10841 cfg_size = 1;
10842 break;
Yaniv Rosnerb7737c92010-09-07 11:40:54 +000010843 case 2:
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010844 bp->port.supported[0] = bp->link_params.phy[EXT_PHY1].supported;
10845 cfg_size = 1;
10846 break;
10847 case 3:
10848 if (bp->link_params.multi_phy_config &
10849 PORT_HW_CFG_PHY_SWAPPED_ENABLED) {
10850 bp->port.supported[1] =
10851 bp->link_params.phy[EXT_PHY1].supported;
10852 bp->port.supported[0] =
10853 bp->link_params.phy[EXT_PHY2].supported;
10854 } else {
10855 bp->port.supported[0] =
10856 bp->link_params.phy[EXT_PHY1].supported;
10857 bp->port.supported[1] =
10858 bp->link_params.phy[EXT_PHY2].supported;
10859 }
10860 cfg_size = 2;
10861 break;
Yaniv Rosnerb7737c92010-09-07 11:40:54 +000010862 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010863
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010864 if (!(bp->port.supported[0] || bp->port.supported[1])) {
Merav Sicron51c1a582012-03-18 10:33:38 +000010865 BNX2X_ERR("NVRAM config error. BAD phy config. PHY1 config 0x%x, PHY2 config 0x%x\n",
Yaniv Rosnerb7737c92010-09-07 11:40:54 +000010866 SHMEM_RD(bp,
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010867 dev_info.port_hw_config[port].external_phy_config),
10868 SHMEM_RD(bp,
10869 dev_info.port_hw_config[port].external_phy_config2));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010870 return;
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010871 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010872
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010873 if (CHIP_IS_E3(bp))
10874 bp->port.phy_addr = REG_RD(bp, MISC_REG_WC0_CTRL_PHY_ADDR);
10875 else {
10876 switch (switch_cfg) {
10877 case SWITCH_CFG_1G:
10878 bp->port.phy_addr = REG_RD(
10879 bp, NIG_REG_SERDES0_CTRL_PHY_ADDR + port*0x10);
10880 break;
10881 case SWITCH_CFG_10G:
10882 bp->port.phy_addr = REG_RD(
10883 bp, NIG_REG_XGXS0_CTRL_PHY_ADDR + port*0x18);
10884 break;
10885 default:
10886 BNX2X_ERR("BAD switch_cfg link_config 0x%x\n",
10887 bp->port.link_config[0]);
10888 return;
10889 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010890 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010891 BNX2X_DEV_INFO("phy_addr 0x%x\n", bp->port.phy_addr);
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010892 /* mask what we support according to speed_cap_mask per configuration */
10893 for (idx = 0; idx < cfg_size; idx++) {
10894 if (!(bp->link_params.speed_cap_mask[idx] &
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010895 PORT_HW_CFG_SPEED_CAPABILITY_D0_10M_HALF))
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010896 bp->port.supported[idx] &= ~SUPPORTED_10baseT_Half;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010897
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010898 if (!(bp->link_params.speed_cap_mask[idx] &
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010899 PORT_HW_CFG_SPEED_CAPABILITY_D0_10M_FULL))
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010900 bp->port.supported[idx] &= ~SUPPORTED_10baseT_Full;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010901
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010902 if (!(bp->link_params.speed_cap_mask[idx] &
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010903 PORT_HW_CFG_SPEED_CAPABILITY_D0_100M_HALF))
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010904 bp->port.supported[idx] &= ~SUPPORTED_100baseT_Half;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010905
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010906 if (!(bp->link_params.speed_cap_mask[idx] &
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010907 PORT_HW_CFG_SPEED_CAPABILITY_D0_100M_FULL))
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010908 bp->port.supported[idx] &= ~SUPPORTED_100baseT_Full;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010909
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010910 if (!(bp->link_params.speed_cap_mask[idx] &
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010911 PORT_HW_CFG_SPEED_CAPABILITY_D0_1G))
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010912 bp->port.supported[idx] &= ~(SUPPORTED_1000baseT_Half |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010913 SUPPORTED_1000baseT_Full);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010914
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010915 if (!(bp->link_params.speed_cap_mask[idx] &
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010916 PORT_HW_CFG_SPEED_CAPABILITY_D0_2_5G))
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010917 bp->port.supported[idx] &= ~SUPPORTED_2500baseX_Full;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010918
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010919 if (!(bp->link_params.speed_cap_mask[idx] &
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010920 PORT_HW_CFG_SPEED_CAPABILITY_D0_10G))
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010921 bp->port.supported[idx] &= ~SUPPORTED_10000baseT_Full;
Yaniv Rosnerb8e0d882013-06-20 17:39:11 +030010922
10923 if (!(bp->link_params.speed_cap_mask[idx] &
10924 PORT_HW_CFG_SPEED_CAPABILITY_D0_20G))
10925 bp->port.supported[idx] &= ~SUPPORTED_20000baseKR2_Full;
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010926 }
10927
10928 BNX2X_DEV_INFO("supported 0x%x 0x%x\n", bp->port.supported[0],
10929 bp->port.supported[1]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010930}
10931
Bill Pemberton0329aba2012-12-03 09:24:24 -050010932static void bnx2x_link_settings_requested(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010933{
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010934 u32 link_config, idx, cfg_size = 0;
10935 bp->port.advertising[0] = 0;
10936 bp->port.advertising[1] = 0;
10937 switch (bp->link_params.num_phys) {
10938 case 1:
10939 case 2:
10940 cfg_size = 1;
10941 break;
10942 case 3:
10943 cfg_size = 2;
10944 break;
10945 }
10946 for (idx = 0; idx < cfg_size; idx++) {
10947 bp->link_params.req_duplex[idx] = DUPLEX_FULL;
10948 link_config = bp->port.link_config[idx];
10949 switch (link_config & PORT_FEATURE_LINK_SPEED_MASK) {
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010950 case PORT_FEATURE_LINK_SPEED_AUTO:
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010951 if (bp->port.supported[idx] & SUPPORTED_Autoneg) {
10952 bp->link_params.req_line_speed[idx] =
10953 SPEED_AUTO_NEG;
10954 bp->port.advertising[idx] |=
10955 bp->port.supported[idx];
Mintz Yuval10bd1f22012-02-15 02:10:30 +000010956 if (bp->link_params.phy[EXT_PHY1].type ==
10957 PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM84833)
10958 bp->port.advertising[idx] |=
10959 (SUPPORTED_100baseT_Half |
10960 SUPPORTED_100baseT_Full);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010961 } else {
10962 /* force 10G, no AN */
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010963 bp->link_params.req_line_speed[idx] =
10964 SPEED_10000;
10965 bp->port.advertising[idx] |=
10966 (ADVERTISED_10000baseT_Full |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010967 ADVERTISED_FIBRE);
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010968 continue;
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010969 }
10970 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010971
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010972 case PORT_FEATURE_LINK_SPEED_10M_FULL:
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010973 if (bp->port.supported[idx] & SUPPORTED_10baseT_Full) {
10974 bp->link_params.req_line_speed[idx] =
10975 SPEED_10;
10976 bp->port.advertising[idx] |=
10977 (ADVERTISED_10baseT_Full |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010978 ADVERTISED_TP);
10979 } else {
Merav Sicron51c1a582012-03-18 10:33:38 +000010980 BNX2X_ERR("NVRAM config error. Invalid link_config 0x%x speed_cap_mask 0x%x\n",
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010981 link_config,
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010982 bp->link_params.speed_cap_mask[idx]);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010983 return;
10984 }
10985 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010986
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010987 case PORT_FEATURE_LINK_SPEED_10M_HALF:
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010988 if (bp->port.supported[idx] & SUPPORTED_10baseT_Half) {
10989 bp->link_params.req_line_speed[idx] =
10990 SPEED_10;
10991 bp->link_params.req_duplex[idx] =
10992 DUPLEX_HALF;
10993 bp->port.advertising[idx] |=
10994 (ADVERTISED_10baseT_Half |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010995 ADVERTISED_TP);
10996 } else {
Merav Sicron51c1a582012-03-18 10:33:38 +000010997 BNX2X_ERR("NVRAM config error. Invalid link_config 0x%x speed_cap_mask 0x%x\n",
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010998 link_config,
10999 bp->link_params.speed_cap_mask[idx]);
11000 return;
11001 }
11002 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011003
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000011004 case PORT_FEATURE_LINK_SPEED_100M_FULL:
11005 if (bp->port.supported[idx] &
11006 SUPPORTED_100baseT_Full) {
Yaniv Rosnera22f0782010-09-07 11:41:20 +000011007 bp->link_params.req_line_speed[idx] =
11008 SPEED_100;
11009 bp->port.advertising[idx] |=
11010 (ADVERTISED_100baseT_Full |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000011011 ADVERTISED_TP);
11012 } else {
Merav Sicron51c1a582012-03-18 10:33:38 +000011013 BNX2X_ERR("NVRAM config error. Invalid link_config 0x%x speed_cap_mask 0x%x\n",
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000011014 link_config,
11015 bp->link_params.speed_cap_mask[idx]);
11016 return;
11017 }
11018 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011019
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000011020 case PORT_FEATURE_LINK_SPEED_100M_HALF:
11021 if (bp->port.supported[idx] &
11022 SUPPORTED_100baseT_Half) {
11023 bp->link_params.req_line_speed[idx] =
11024 SPEED_100;
11025 bp->link_params.req_duplex[idx] =
11026 DUPLEX_HALF;
Yaniv Rosnera22f0782010-09-07 11:41:20 +000011027 bp->port.advertising[idx] |=
11028 (ADVERTISED_100baseT_Half |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000011029 ADVERTISED_TP);
11030 } else {
Merav Sicron51c1a582012-03-18 10:33:38 +000011031 BNX2X_ERR("NVRAM config error. Invalid link_config 0x%x speed_cap_mask 0x%x\n",
Yaniv Rosnera22f0782010-09-07 11:41:20 +000011032 link_config,
11033 bp->link_params.speed_cap_mask[idx]);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000011034 return;
11035 }
11036 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011037
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000011038 case PORT_FEATURE_LINK_SPEED_1G:
Yaniv Rosnera22f0782010-09-07 11:41:20 +000011039 if (bp->port.supported[idx] &
11040 SUPPORTED_1000baseT_Full) {
11041 bp->link_params.req_line_speed[idx] =
11042 SPEED_1000;
11043 bp->port.advertising[idx] |=
11044 (ADVERTISED_1000baseT_Full |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000011045 ADVERTISED_TP);
11046 } else {
Merav Sicron51c1a582012-03-18 10:33:38 +000011047 BNX2X_ERR("NVRAM config error. Invalid link_config 0x%x speed_cap_mask 0x%x\n",
Yaniv Rosnera22f0782010-09-07 11:41:20 +000011048 link_config,
11049 bp->link_params.speed_cap_mask[idx]);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000011050 return;
11051 }
11052 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011053
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000011054 case PORT_FEATURE_LINK_SPEED_2_5G:
Yaniv Rosnera22f0782010-09-07 11:41:20 +000011055 if (bp->port.supported[idx] &
11056 SUPPORTED_2500baseX_Full) {
11057 bp->link_params.req_line_speed[idx] =
11058 SPEED_2500;
11059 bp->port.advertising[idx] |=
11060 (ADVERTISED_2500baseX_Full |
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011061 ADVERTISED_TP);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000011062 } else {
Merav Sicron51c1a582012-03-18 10:33:38 +000011063 BNX2X_ERR("NVRAM config error. Invalid link_config 0x%x speed_cap_mask 0x%x\n",
Yaniv Rosnera22f0782010-09-07 11:41:20 +000011064 link_config,
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000011065 bp->link_params.speed_cap_mask[idx]);
11066 return;
11067 }
11068 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011069
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000011070 case PORT_FEATURE_LINK_SPEED_10G_CX4:
Yaniv Rosnera22f0782010-09-07 11:41:20 +000011071 if (bp->port.supported[idx] &
11072 SUPPORTED_10000baseT_Full) {
11073 bp->link_params.req_line_speed[idx] =
11074 SPEED_10000;
11075 bp->port.advertising[idx] |=
11076 (ADVERTISED_10000baseT_Full |
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011077 ADVERTISED_FIBRE);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000011078 } else {
Merav Sicron51c1a582012-03-18 10:33:38 +000011079 BNX2X_ERR("NVRAM config error. Invalid link_config 0x%x speed_cap_mask 0x%x\n",
Yaniv Rosnera22f0782010-09-07 11:41:20 +000011080 link_config,
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000011081 bp->link_params.speed_cap_mask[idx]);
11082 return;
11083 }
11084 break;
Yaniv Rosner3c9ada22011-06-14 01:34:12 +000011085 case PORT_FEATURE_LINK_SPEED_20G:
11086 bp->link_params.req_line_speed[idx] = SPEED_20000;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011087
Yaniv Rosner3c9ada22011-06-14 01:34:12 +000011088 break;
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000011089 default:
Merav Sicron51c1a582012-03-18 10:33:38 +000011090 BNX2X_ERR("NVRAM config error. BAD link speed link_config 0x%x\n",
Dmitry Kravkov754a2f52011-06-14 01:34:02 +000011091 link_config);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000011092 bp->link_params.req_line_speed[idx] =
11093 SPEED_AUTO_NEG;
11094 bp->port.advertising[idx] =
11095 bp->port.supported[idx];
11096 break;
11097 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011098
Yaniv Rosnera22f0782010-09-07 11:41:20 +000011099 bp->link_params.req_flow_ctrl[idx] = (link_config &
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011100 PORT_FEATURE_FLOW_CONTROL_MASK);
Yuval Mintzcd1dfce2012-12-02 04:05:56 +000011101 if (bp->link_params.req_flow_ctrl[idx] ==
11102 BNX2X_FLOW_CTRL_AUTO) {
11103 if (!(bp->port.supported[idx] & SUPPORTED_Autoneg))
11104 bp->link_params.req_flow_ctrl[idx] =
11105 BNX2X_FLOW_CTRL_NONE;
11106 else
11107 bnx2x_set_requested_fc(bp);
Yaniv Rosnera22f0782010-09-07 11:41:20 +000011108 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011109
Merav Sicron51c1a582012-03-18 10:33:38 +000011110 BNX2X_DEV_INFO("req_line_speed %d req_duplex %d req_flow_ctrl 0x%x advertising 0x%x\n",
Yaniv Rosnera22f0782010-09-07 11:41:20 +000011111 bp->link_params.req_line_speed[idx],
11112 bp->link_params.req_duplex[idx],
11113 bp->link_params.req_flow_ctrl[idx],
11114 bp->port.advertising[idx]);
11115 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011116}
11117
Bill Pemberton0329aba2012-12-03 09:24:24 -050011118static void bnx2x_set_mac_buf(u8 *mac_buf, u32 mac_lo, u16 mac_hi)
Michael Chane665bfd2009-10-10 13:46:54 +000011119{
Yuval Mintz86564c32013-01-23 03:21:50 +000011120 __be16 mac_hi_be = cpu_to_be16(mac_hi);
11121 __be32 mac_lo_be = cpu_to_be32(mac_lo);
11122 memcpy(mac_buf, &mac_hi_be, sizeof(mac_hi_be));
11123 memcpy(mac_buf + sizeof(mac_hi_be), &mac_lo_be, sizeof(mac_lo_be));
Michael Chane665bfd2009-10-10 13:46:54 +000011124}
11125
Bill Pemberton0329aba2012-12-03 09:24:24 -050011126static void bnx2x_get_port_hwinfo(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011127{
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011128 int port = BP_PORT(bp);
Eilon Greenstein589abe32009-02-12 08:36:55 +000011129 u32 config;
Yuval Mintzc8c60d82012-06-06 17:13:07 +000011130 u32 ext_phy_type, ext_phy_config, eee_mode;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011131
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070011132 bp->link_params.bp = bp;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011133 bp->link_params.port = port;
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070011134
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070011135 bp->link_params.lane_config =
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011136 SHMEM_RD(bp, dev_info.port_hw_config[port].lane_config);
Eilon Greenstein4d295db2009-07-21 05:47:47 +000011137
Yaniv Rosnera22f0782010-09-07 11:41:20 +000011138 bp->link_params.speed_cap_mask[0] =
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011139 SHMEM_RD(bp,
Yaniv Rosnerb0261922013-05-01 04:27:57 +000011140 dev_info.port_hw_config[port].speed_capability_mask) &
11141 PORT_HW_CFG_SPEED_CAPABILITY_D0_MASK;
Yaniv Rosnera22f0782010-09-07 11:41:20 +000011142 bp->link_params.speed_cap_mask[1] =
11143 SHMEM_RD(bp,
Yaniv Rosnerb0261922013-05-01 04:27:57 +000011144 dev_info.port_hw_config[port].speed_capability_mask2) &
11145 PORT_HW_CFG_SPEED_CAPABILITY_D0_MASK;
Yaniv Rosnera22f0782010-09-07 11:41:20 +000011146 bp->port.link_config[0] =
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011147 SHMEM_RD(bp, dev_info.port_feature_config[port].link_config);
11148
Yaniv Rosnera22f0782010-09-07 11:41:20 +000011149 bp->port.link_config[1] =
11150 SHMEM_RD(bp, dev_info.port_feature_config[port].link_config2);
Eilon Greensteinc2c8b032009-02-12 08:37:14 +000011151
Yaniv Rosnera22f0782010-09-07 11:41:20 +000011152 bp->link_params.multi_phy_config =
11153 SHMEM_RD(bp, dev_info.port_hw_config[port].multi_phy_config);
Eilon Greenstein3ce2c3f2009-02-12 08:37:52 +000011154 /* If the device is capable of WoL, set the default state according
11155 * to the HW
11156 */
Eilon Greenstein4d295db2009-07-21 05:47:47 +000011157 config = SHMEM_RD(bp, dev_info.port_feature_config[port].config);
Eilon Greenstein3ce2c3f2009-02-12 08:37:52 +000011158 bp->wol = (!(bp->flags & NO_WOL_FLAG) &&
11159 (config & PORT_FEATURE_WOL_ENABLED));
11160
Yuval Mintz4ba76992013-01-14 05:11:45 +000011161 if ((config & PORT_FEAT_CFG_STORAGE_PERSONALITY_MASK) ==
11162 PORT_FEAT_CFG_STORAGE_PERSONALITY_FCOE && !IS_MF(bp))
11163 bp->flags |= NO_ISCSI_FLAG;
11164 if ((config & PORT_FEAT_CFG_STORAGE_PERSONALITY_MASK) ==
11165 PORT_FEAT_CFG_STORAGE_PERSONALITY_ISCSI && !(IS_MF(bp)))
11166 bp->flags |= NO_FCOE_FLAG;
11167
Merav Sicron51c1a582012-03-18 10:33:38 +000011168 BNX2X_DEV_INFO("lane_config 0x%08x speed_cap_mask0 0x%08x link_config0 0x%08x\n",
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070011169 bp->link_params.lane_config,
Yaniv Rosnera22f0782010-09-07 11:41:20 +000011170 bp->link_params.speed_cap_mask[0],
11171 bp->port.link_config[0]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011172
Yaniv Rosnera22f0782010-09-07 11:41:20 +000011173 bp->link_params.switch_cfg = (bp->port.link_config[0] &
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000011174 PORT_FEATURE_CONNECTED_SWITCH_MASK);
Yaniv Rosnerb7737c92010-09-07 11:40:54 +000011175 bnx2x_phy_probe(&bp->link_params);
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070011176 bnx2x_link_settings_supported(bp, bp->link_params.switch_cfg);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011177
11178 bnx2x_link_settings_requested(bp);
11179
Eilon Greenstein01cd4522009-08-12 08:23:08 +000011180 /*
11181 * If connected directly, work with the internal PHY, otherwise, work
11182 * with the external PHY
11183 */
Yaniv Rosnerb7737c92010-09-07 11:40:54 +000011184 ext_phy_config =
11185 SHMEM_RD(bp,
11186 dev_info.port_hw_config[port].external_phy_config);
11187 ext_phy_type = XGXS_EXT_PHY_TYPE(ext_phy_config);
Eilon Greenstein01cd4522009-08-12 08:23:08 +000011188 if (ext_phy_type == PORT_HW_CFG_XGXS_EXT_PHY_TYPE_DIRECT)
Yaniv Rosnerb7737c92010-09-07 11:40:54 +000011189 bp->mdio.prtad = bp->port.phy_addr;
Eilon Greenstein01cd4522009-08-12 08:23:08 +000011190
11191 else if ((ext_phy_type != PORT_HW_CFG_XGXS_EXT_PHY_TYPE_FAILURE) &&
11192 (ext_phy_type != PORT_HW_CFG_XGXS_EXT_PHY_TYPE_NOT_CONN))
11193 bp->mdio.prtad =
Yaniv Rosnerb7737c92010-09-07 11:40:54 +000011194 XGXS_EXT_PHY_ADDR(ext_phy_config);
Yaniv Rosner5866df62011-01-30 04:15:07 +000011195
Yuval Mintzc8c60d82012-06-06 17:13:07 +000011196 /* Configure link feature according to nvram value */
11197 eee_mode = (((SHMEM_RD(bp, dev_info.
11198 port_feature_config[port].eee_power_mode)) &
11199 PORT_FEAT_CFG_EEE_POWER_MODE_MASK) >>
11200 PORT_FEAT_CFG_EEE_POWER_MODE_SHIFT);
11201 if (eee_mode != PORT_FEAT_CFG_EEE_POWER_MODE_DISABLED) {
11202 bp->link_params.eee_mode = EEE_MODE_ADV_LPI |
11203 EEE_MODE_ENABLE_LPI |
11204 EEE_MODE_OUTPUT_TIME;
11205 } else {
11206 bp->link_params.eee_mode = 0;
11207 }
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011208}
Eilon Greenstein01cd4522009-08-12 08:23:08 +000011209
Dmitry Kravkovb306f5e2011-11-13 04:34:24 +000011210void bnx2x_get_iscsi_info(struct bnx2x *bp)
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000011211{
Dmitry Kravkov9e62e912012-03-18 10:33:43 +000011212 u32 no_flags = NO_ISCSI_FLAG;
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +000011213 int port = BP_PORT(bp);
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000011214 u32 max_iscsi_conn = FW_ENCODE_32BIT_PATTERN ^ SHMEM_RD(bp,
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +000011215 drv_lic_key[port].max_iscsi_conn);
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000011216
Merav Sicron55c11942012-11-07 00:45:48 +000011217 if (!CNIC_SUPPORT(bp)) {
11218 bp->flags |= no_flags;
11219 return;
11220 }
11221
Dmitry Kravkovb306f5e2011-11-13 04:34:24 +000011222 /* Get the number of maximum allowed iSCSI connections */
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000011223 bp->cnic_eth_dev.max_iscsi_conn =
11224 (max_iscsi_conn & BNX2X_MAX_ISCSI_INIT_CONN_MASK) >>
11225 BNX2X_MAX_ISCSI_INIT_CONN_SHIFT;
11226
Dmitry Kravkovb306f5e2011-11-13 04:34:24 +000011227 BNX2X_DEV_INFO("max_iscsi_conn 0x%x\n",
11228 bp->cnic_eth_dev.max_iscsi_conn);
11229
11230 /*
11231 * If maximum allowed number of connections is zero -
11232 * disable the feature.
11233 */
11234 if (!bp->cnic_eth_dev.max_iscsi_conn)
Dmitry Kravkov9e62e912012-03-18 10:33:43 +000011235 bp->flags |= no_flags;
Dmitry Kravkovb306f5e2011-11-13 04:34:24 +000011236}
11237
Bill Pemberton0329aba2012-12-03 09:24:24 -050011238static void bnx2x_get_ext_wwn_info(struct bnx2x *bp, int func)
Dmitry Kravkov9e62e912012-03-18 10:33:43 +000011239{
11240 /* Port info */
11241 bp->cnic_eth_dev.fcoe_wwn_port_name_hi =
11242 MF_CFG_RD(bp, func_ext_config[func].fcoe_wwn_port_name_upper);
11243 bp->cnic_eth_dev.fcoe_wwn_port_name_lo =
11244 MF_CFG_RD(bp, func_ext_config[func].fcoe_wwn_port_name_lower);
11245
11246 /* Node info */
11247 bp->cnic_eth_dev.fcoe_wwn_node_name_hi =
11248 MF_CFG_RD(bp, func_ext_config[func].fcoe_wwn_node_name_upper);
11249 bp->cnic_eth_dev.fcoe_wwn_node_name_lo =
11250 MF_CFG_RD(bp, func_ext_config[func].fcoe_wwn_node_name_lower);
11251}
Dmitry Kravkov86800192013-05-27 04:08:29 +000011252
11253static int bnx2x_shared_fcoe_funcs(struct bnx2x *bp)
11254{
11255 u8 count = 0;
11256
11257 if (IS_MF(bp)) {
11258 u8 fid;
11259
11260 /* iterate over absolute function ids for this path: */
11261 for (fid = BP_PATH(bp); fid < E2_FUNC_MAX * 2; fid += 2) {
11262 if (IS_MF_SD(bp)) {
11263 u32 cfg = MF_CFG_RD(bp,
11264 func_mf_config[fid].config);
11265
11266 if (!(cfg & FUNC_MF_CFG_FUNC_HIDE) &&
11267 ((cfg & FUNC_MF_CFG_PROTOCOL_MASK) ==
11268 FUNC_MF_CFG_PROTOCOL_FCOE))
11269 count++;
11270 } else {
11271 u32 cfg = MF_CFG_RD(bp,
11272 func_ext_config[fid].
11273 func_cfg);
11274
11275 if ((cfg & MACP_FUNC_CFG_FLAGS_ENABLED) &&
11276 (cfg & MACP_FUNC_CFG_FLAGS_FCOE_OFFLOAD))
11277 count++;
11278 }
11279 }
11280 } else { /* SF */
11281 int port, port_cnt = CHIP_MODE_IS_4_PORT(bp) ? 2 : 1;
11282
11283 for (port = 0; port < port_cnt; port++) {
11284 u32 lic = SHMEM_RD(bp,
11285 drv_lic_key[port].max_fcoe_conn) ^
11286 FW_ENCODE_32BIT_PATTERN;
11287 if (lic)
11288 count++;
11289 }
11290 }
11291
11292 return count;
11293}
11294
Bill Pemberton0329aba2012-12-03 09:24:24 -050011295static void bnx2x_get_fcoe_info(struct bnx2x *bp)
Dmitry Kravkovb306f5e2011-11-13 04:34:24 +000011296{
11297 int port = BP_PORT(bp);
11298 int func = BP_ABS_FUNC(bp);
Dmitry Kravkovb306f5e2011-11-13 04:34:24 +000011299 u32 max_fcoe_conn = FW_ENCODE_32BIT_PATTERN ^ SHMEM_RD(bp,
11300 drv_lic_key[port].max_fcoe_conn);
Dmitry Kravkov86800192013-05-27 04:08:29 +000011301 u8 num_fcoe_func = bnx2x_shared_fcoe_funcs(bp);
Dmitry Kravkovb306f5e2011-11-13 04:34:24 +000011302
Merav Sicron55c11942012-11-07 00:45:48 +000011303 if (!CNIC_SUPPORT(bp)) {
11304 bp->flags |= NO_FCOE_FLAG;
11305 return;
11306 }
11307
Dmitry Kravkovb306f5e2011-11-13 04:34:24 +000011308 /* Get the number of maximum allowed FCoE connections */
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000011309 bp->cnic_eth_dev.max_fcoe_conn =
11310 (max_fcoe_conn & BNX2X_MAX_FCOE_INIT_CONN_MASK) >>
11311 BNX2X_MAX_FCOE_INIT_CONN_SHIFT;
11312
Bhanu Prakash Gollapudi0eb43b42013-04-22 19:22:30 +000011313 /* Calculate the number of maximum allowed FCoE tasks */
11314 bp->cnic_eth_dev.max_fcoe_exchanges = MAX_NUM_FCOE_TASKS_PER_ENGINE;
Dmitry Kravkov86800192013-05-27 04:08:29 +000011315
11316 /* check if FCoE resources must be shared between different functions */
11317 if (num_fcoe_func)
11318 bp->cnic_eth_dev.max_fcoe_exchanges /= num_fcoe_func;
Bhanu Prakash Gollapudi0eb43b42013-04-22 19:22:30 +000011319
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +000011320 /* Read the WWN: */
11321 if (!IS_MF(bp)) {
11322 /* Port info */
11323 bp->cnic_eth_dev.fcoe_wwn_port_name_hi =
11324 SHMEM_RD(bp,
Yuval Mintz2de67432013-01-23 03:21:43 +000011325 dev_info.port_hw_config[port].
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +000011326 fcoe_wwn_port_name_upper);
11327 bp->cnic_eth_dev.fcoe_wwn_port_name_lo =
11328 SHMEM_RD(bp,
Yuval Mintz2de67432013-01-23 03:21:43 +000011329 dev_info.port_hw_config[port].
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +000011330 fcoe_wwn_port_name_lower);
11331
11332 /* Node info */
11333 bp->cnic_eth_dev.fcoe_wwn_node_name_hi =
11334 SHMEM_RD(bp,
Yuval Mintz2de67432013-01-23 03:21:43 +000011335 dev_info.port_hw_config[port].
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +000011336 fcoe_wwn_node_name_upper);
11337 bp->cnic_eth_dev.fcoe_wwn_node_name_lo =
11338 SHMEM_RD(bp,
Yuval Mintz2de67432013-01-23 03:21:43 +000011339 dev_info.port_hw_config[port].
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +000011340 fcoe_wwn_node_name_lower);
11341 } else if (!IS_MF_SD(bp)) {
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +000011342 /*
11343 * Read the WWN info only if the FCoE feature is enabled for
11344 * this function.
11345 */
Yuval Mintz7b5342d2012-09-11 04:34:14 +000011346 if (BNX2X_MF_EXT_PROTOCOL_FCOE(bp) && !CHIP_IS_E1x(bp))
Dmitry Kravkov9e62e912012-03-18 10:33:43 +000011347 bnx2x_get_ext_wwn_info(bp, func);
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +000011348
Yuval Mintz382e5132012-12-02 04:05:51 +000011349 } else if (IS_MF_FCOE_SD(bp) && !CHIP_IS_E1x(bp)) {
Dmitry Kravkov9e62e912012-03-18 10:33:43 +000011350 bnx2x_get_ext_wwn_info(bp, func);
Yuval Mintz382e5132012-12-02 04:05:51 +000011351 }
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +000011352
Dmitry Kravkovb306f5e2011-11-13 04:34:24 +000011353 BNX2X_DEV_INFO("max_fcoe_conn 0x%x\n", bp->cnic_eth_dev.max_fcoe_conn);
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000011354
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +000011355 /*
11356 * If maximum allowed number of connections is zero -
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000011357 * disable the feature.
11358 */
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000011359 if (!bp->cnic_eth_dev.max_fcoe_conn)
11360 bp->flags |= NO_FCOE_FLAG;
11361}
Dmitry Kravkovb306f5e2011-11-13 04:34:24 +000011362
Bill Pemberton0329aba2012-12-03 09:24:24 -050011363static void bnx2x_get_cnic_info(struct bnx2x *bp)
Dmitry Kravkovb306f5e2011-11-13 04:34:24 +000011364{
11365 /*
11366 * iSCSI may be dynamically disabled but reading
11367 * info here we will decrease memory usage by driver
11368 * if the feature is disabled for good
11369 */
11370 bnx2x_get_iscsi_info(bp);
11371 bnx2x_get_fcoe_info(bp);
11372}
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000011373
Bill Pemberton0329aba2012-12-03 09:24:24 -050011374static void bnx2x_get_cnic_mac_hwinfo(struct bnx2x *bp)
Merav Sicron55c11942012-11-07 00:45:48 +000011375{
11376 u32 val, val2;
11377 int func = BP_ABS_FUNC(bp);
11378 int port = BP_PORT(bp);
11379 u8 *iscsi_mac = bp->cnic_eth_dev.iscsi_mac;
11380 u8 *fip_mac = bp->fip_mac;
11381
11382 if (IS_MF(bp)) {
11383 /* iSCSI and FCoE NPAR MACs: if there is no either iSCSI or
11384 * FCoE MAC then the appropriate feature should be disabled.
11385 * In non SD mode features configuration comes from struct
11386 * func_ext_config.
11387 */
11388 if (!IS_MF_SD(bp) && !CHIP_IS_E1x(bp)) {
11389 u32 cfg = MF_CFG_RD(bp, func_ext_config[func].func_cfg);
11390 if (cfg & MACP_FUNC_CFG_FLAGS_ISCSI_OFFLOAD) {
11391 val2 = MF_CFG_RD(bp, func_ext_config[func].
11392 iscsi_mac_addr_upper);
11393 val = MF_CFG_RD(bp, func_ext_config[func].
11394 iscsi_mac_addr_lower);
11395 bnx2x_set_mac_buf(iscsi_mac, val, val2);
11396 BNX2X_DEV_INFO
11397 ("Read iSCSI MAC: %pM\n", iscsi_mac);
11398 } else {
11399 bp->flags |= NO_ISCSI_OOO_FLAG | NO_ISCSI_FLAG;
11400 }
11401
11402 if (cfg & MACP_FUNC_CFG_FLAGS_FCOE_OFFLOAD) {
11403 val2 = MF_CFG_RD(bp, func_ext_config[func].
11404 fcoe_mac_addr_upper);
11405 val = MF_CFG_RD(bp, func_ext_config[func].
11406 fcoe_mac_addr_lower);
11407 bnx2x_set_mac_buf(fip_mac, val, val2);
11408 BNX2X_DEV_INFO
11409 ("Read FCoE L2 MAC: %pM\n", fip_mac);
11410 } else {
11411 bp->flags |= NO_FCOE_FLAG;
11412 }
11413
11414 bp->mf_ext_config = cfg;
11415
11416 } else { /* SD MODE */
11417 if (BNX2X_IS_MF_SD_PROTOCOL_ISCSI(bp)) {
11418 /* use primary mac as iscsi mac */
11419 memcpy(iscsi_mac, bp->dev->dev_addr, ETH_ALEN);
11420
11421 BNX2X_DEV_INFO("SD ISCSI MODE\n");
11422 BNX2X_DEV_INFO
11423 ("Read iSCSI MAC: %pM\n", iscsi_mac);
11424 } else if (BNX2X_IS_MF_SD_PROTOCOL_FCOE(bp)) {
11425 /* use primary mac as fip mac */
11426 memcpy(fip_mac, bp->dev->dev_addr, ETH_ALEN);
11427 BNX2X_DEV_INFO("SD FCoE MODE\n");
11428 BNX2X_DEV_INFO
11429 ("Read FIP MAC: %pM\n", fip_mac);
11430 }
11431 }
11432
Yuval Mintz82594f82013-03-11 05:17:51 +000011433 /* If this is a storage-only interface, use SAN mac as
11434 * primary MAC. Notice that for SD this is already the case,
11435 * as the SAN mac was copied from the primary MAC.
11436 */
11437 if (IS_MF_FCOE_AFEX(bp))
Merav Sicron55c11942012-11-07 00:45:48 +000011438 memcpy(bp->dev->dev_addr, fip_mac, ETH_ALEN);
Merav Sicron55c11942012-11-07 00:45:48 +000011439 } else {
11440 val2 = SHMEM_RD(bp, dev_info.port_hw_config[port].
11441 iscsi_mac_upper);
11442 val = SHMEM_RD(bp, dev_info.port_hw_config[port].
11443 iscsi_mac_lower);
11444 bnx2x_set_mac_buf(iscsi_mac, val, val2);
11445
11446 val2 = SHMEM_RD(bp, dev_info.port_hw_config[port].
11447 fcoe_fip_mac_upper);
11448 val = SHMEM_RD(bp, dev_info.port_hw_config[port].
11449 fcoe_fip_mac_lower);
11450 bnx2x_set_mac_buf(fip_mac, val, val2);
11451 }
11452
11453 /* Disable iSCSI OOO if MAC configuration is invalid. */
11454 if (!is_valid_ether_addr(iscsi_mac)) {
11455 bp->flags |= NO_ISCSI_OOO_FLAG | NO_ISCSI_FLAG;
11456 memset(iscsi_mac, 0, ETH_ALEN);
11457 }
11458
11459 /* Disable FCoE if MAC configuration is invalid. */
11460 if (!is_valid_ether_addr(fip_mac)) {
11461 bp->flags |= NO_FCOE_FLAG;
11462 memset(bp->fip_mac, 0, ETH_ALEN);
11463 }
11464}
11465
Bill Pemberton0329aba2012-12-03 09:24:24 -050011466static void bnx2x_get_mac_hwinfo(struct bnx2x *bp)
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011467{
11468 u32 val, val2;
11469 int func = BP_ABS_FUNC(bp);
11470 int port = BP_PORT(bp);
11471
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011472 /* Zero primary MAC configuration */
11473 memset(bp->dev->dev_addr, 0, ETH_ALEN);
11474
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011475 if (BP_NOMCP(bp)) {
11476 BNX2X_ERROR("warning: random MAC workaround active\n");
Danny Kukawka7ce5d222012-02-15 06:45:40 +000011477 eth_hw_addr_random(bp->dev);
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011478 } else if (IS_MF(bp)) {
11479 val2 = MF_CFG_RD(bp, func_mf_config[func].mac_upper);
11480 val = MF_CFG_RD(bp, func_mf_config[func].mac_lower);
11481 if ((val2 != FUNC_MF_CFG_UPPERMAC_DEFAULT) &&
11482 (val != FUNC_MF_CFG_LOWERMAC_DEFAULT))
11483 bnx2x_set_mac_buf(bp->dev->dev_addr, val, val2);
11484
Merav Sicron55c11942012-11-07 00:45:48 +000011485 if (CNIC_SUPPORT(bp))
11486 bnx2x_get_cnic_mac_hwinfo(bp);
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011487 } else {
11488 /* in SF read MACs from port configuration */
11489 val2 = SHMEM_RD(bp, dev_info.port_hw_config[port].mac_upper);
11490 val = SHMEM_RD(bp, dev_info.port_hw_config[port].mac_lower);
11491 bnx2x_set_mac_buf(bp->dev->dev_addr, val, val2);
11492
Merav Sicron55c11942012-11-07 00:45:48 +000011493 if (CNIC_SUPPORT(bp))
11494 bnx2x_get_cnic_mac_hwinfo(bp);
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011495 }
11496
Yuval Mintz3d7d5622013-10-09 16:06:28 +020011497 if (!BP_NOMCP(bp)) {
11498 /* Read physical port identifier from shmem */
11499 val2 = SHMEM_RD(bp, dev_info.port_hw_config[port].mac_upper);
11500 val = SHMEM_RD(bp, dev_info.port_hw_config[port].mac_lower);
11501 bnx2x_set_mac_buf(bp->phys_port_id, val, val2);
11502 bp->flags |= HAS_PHYS_PORT_ID;
11503 }
11504
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070011505 memcpy(bp->link_params.mac_addr, bp->dev->dev_addr, ETH_ALEN);
Michael Chan37b091b2009-10-10 13:46:55 +000011506
Dmitry Kravkov614c76d2011-11-28 12:31:49 +000011507 if (!bnx2x_is_valid_ether_addr(bp, bp->dev->dev_addr))
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011508 dev_err(&bp->pdev->dev,
Merav Sicron51c1a582012-03-18 10:33:38 +000011509 "bad Ethernet MAC address configuration: %pM\n"
11510 "change it manually before bringing up the appropriate network interface\n",
Joe Perches0f9dad12011-08-14 12:16:19 +000011511 bp->dev->dev_addr);
Yuval Mintz79642112012-12-02 04:05:50 +000011512}
Merav Sicron51c1a582012-03-18 10:33:38 +000011513
Bill Pemberton0329aba2012-12-03 09:24:24 -050011514static bool bnx2x_get_dropless_info(struct bnx2x *bp)
Yuval Mintz79642112012-12-02 04:05:50 +000011515{
11516 int tmp;
11517 u32 cfg;
Merav Sicron51c1a582012-03-18 10:33:38 +000011518
Yuval Mintzaeeddb82013-08-19 09:11:59 +030011519 if (IS_VF(bp))
11520 return 0;
11521
Yuval Mintz79642112012-12-02 04:05:50 +000011522 if (IS_MF(bp) && !CHIP_IS_E1x(bp)) {
11523 /* Take function: tmp = func */
11524 tmp = BP_ABS_FUNC(bp);
11525 cfg = MF_CFG_RD(bp, func_ext_config[tmp].func_cfg);
11526 cfg = !!(cfg & MACP_FUNC_CFG_PAUSE_ON_HOST_RING);
11527 } else {
11528 /* Take port: tmp = port */
11529 tmp = BP_PORT(bp);
11530 cfg = SHMEM_RD(bp,
11531 dev_info.port_hw_config[tmp].generic_features);
11532 cfg = !!(cfg & PORT_HW_CFG_PAUSE_ON_HOST_RING_ENABLED);
11533 }
11534 return cfg;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011535}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011536
Bill Pemberton0329aba2012-12-03 09:24:24 -050011537static int bnx2x_get_hwinfo(struct bnx2x *bp)
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011538{
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011539 int /*abs*/func = BP_ABS_FUNC(bp);
David S. Millerb8ee8322011-04-17 16:56:12 -070011540 int vn;
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011541 u32 val = 0;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011542 int rc = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011543
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011544 bnx2x_get_common_hwinfo(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011545
Ariel Elior6383c0b2011-07-14 08:31:57 +000011546 /*
11547 * initialize IGU parameters
11548 */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000011549 if (CHIP_IS_E1x(bp)) {
11550 bp->common.int_block = INT_BLOCK_HC;
Dmitry Kravkov523224a2010-10-06 03:23:26 +000011551
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000011552 bp->igu_dsb_id = DEF_SB_IGU_ID;
11553 bp->igu_base_sb = 0;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000011554 } else {
11555 bp->common.int_block = INT_BLOCK_IGU;
David S. Miller8decf862011-09-22 03:23:13 -040011556
Yuval Mintz16a5fd92013-06-02 00:06:18 +000011557 /* do not allow device reset during IGU info processing */
David S. Miller8decf862011-09-22 03:23:13 -040011558 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RESET);
11559
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000011560 val = REG_RD(bp, IGU_REG_BLOCK_CONFIGURATION);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011561
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000011562 if (val & IGU_BLOCK_CONFIGURATION_REG_BACKWARD_COMP_EN) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011563 int tout = 5000;
11564
11565 BNX2X_DEV_INFO("FORCING Normal Mode\n");
11566
11567 val &= ~(IGU_BLOCK_CONFIGURATION_REG_BACKWARD_COMP_EN);
11568 REG_WR(bp, IGU_REG_BLOCK_CONFIGURATION, val);
11569 REG_WR(bp, IGU_REG_RESET_MEMORIES, 0x7f);
11570
11571 while (tout && REG_RD(bp, IGU_REG_RESET_MEMORIES)) {
11572 tout--;
Yuval Mintz0926d492013-01-23 03:21:45 +000011573 usleep_range(1000, 2000);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011574 }
11575
11576 if (REG_RD(bp, IGU_REG_RESET_MEMORIES)) {
11577 dev_err(&bp->pdev->dev,
11578 "FORCING Normal Mode failed!!!\n");
Barak Witkowski9b341bb2012-12-02 04:05:52 +000011579 bnx2x_release_hw_lock(bp,
11580 HW_LOCK_RESOURCE_RESET);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011581 return -EPERM;
11582 }
11583 }
11584
11585 if (val & IGU_BLOCK_CONFIGURATION_REG_BACKWARD_COMP_EN) {
11586 BNX2X_DEV_INFO("IGU Backward Compatible Mode\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000011587 bp->common.int_block |= INT_BLOCK_MODE_BW_COMP;
11588 } else
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011589 BNX2X_DEV_INFO("IGU Normal Mode\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000011590
Barak Witkowski9b341bb2012-12-02 04:05:52 +000011591 rc = bnx2x_get_igu_cam_info(bp);
David S. Miller8decf862011-09-22 03:23:13 -040011592 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RESET);
Barak Witkowski9b341bb2012-12-02 04:05:52 +000011593 if (rc)
11594 return rc;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000011595 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011596
11597 /*
11598 * set base FW non-default (fast path) status block id, this value is
11599 * used to initialize the fw_sb_id saved on the fp/queue structure to
11600 * determine the id used by the FW.
11601 */
11602 if (CHIP_IS_E1x(bp))
11603 bp->base_fw_ndsb = BP_PORT(bp) * FP_SB_MAX_E1x + BP_L_ID(bp);
11604 else /*
11605 * 57712 - we currently use one FW SB per IGU SB (Rx and Tx of
11606 * the same queue are indicated on the same IGU SB). So we prefer
11607 * FW and IGU SBs to be the same value.
11608 */
11609 bp->base_fw_ndsb = bp->igu_base_sb;
11610
11611 BNX2X_DEV_INFO("igu_dsb_id %d igu_base_sb %d igu_sb_cnt %d\n"
11612 "base_fw_ndsb %d\n", bp->igu_dsb_id, bp->igu_base_sb,
11613 bp->igu_sb_cnt, bp->base_fw_ndsb);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000011614
11615 /*
11616 * Initialize MF configuration
11617 */
Dmitry Kravkov523224a2010-10-06 03:23:26 +000011618
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +000011619 bp->mf_ov = 0;
11620 bp->mf_mode = 0;
David S. Miller8decf862011-09-22 03:23:13 -040011621 vn = BP_VN(bp);
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011622
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000011623 if (!CHIP_IS_E1(bp) && !BP_NOMCP(bp)) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011624 BNX2X_DEV_INFO("shmem2base 0x%x, size %d, mfcfg offset %d\n",
11625 bp->common.shmem2_base, SHMEM2_RD(bp, size),
11626 (u32)offsetof(struct shmem2_region, mf_cfg_addr));
11627
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000011628 if (SHMEM2_HAS(bp, mf_cfg_addr))
11629 bp->common.mf_cfg_base = SHMEM2_RD(bp, mf_cfg_addr);
11630 else
11631 bp->common.mf_cfg_base = bp->common.shmem_base +
Dmitry Kravkov523224a2010-10-06 03:23:26 +000011632 offsetof(struct shmem_region, func_mb) +
11633 E1H_FUNC_MAX * sizeof(struct drv_func_mb);
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011634 /*
11635 * get mf configuration:
Yuval Mintz16a5fd92013-06-02 00:06:18 +000011636 * 1. Existence of MF configuration
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011637 * 2. MAC address must be legal (check only upper bytes)
11638 * for Switch-Independent mode;
11639 * OVLAN must be legal for Switch-Dependent mode
11640 * 3. SF_MODE configures specific MF mode
11641 */
11642 if (bp->common.mf_cfg_base != SHMEM_MF_CFG_ADDR_NONE) {
11643 /* get mf configuration */
11644 val = SHMEM_RD(bp,
11645 dev_info.shared_feature_config.config);
11646 val &= SHARED_FEAT_CFG_FORCE_SF_MODE_MASK;
Dmitry Kravkov523224a2010-10-06 03:23:26 +000011647
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011648 switch (val) {
11649 case SHARED_FEAT_CFG_FORCE_SF_MODE_SWITCH_INDEPT:
11650 val = MF_CFG_RD(bp, func_mf_config[func].
11651 mac_upper);
11652 /* check for legal mac (upper bytes)*/
11653 if (val != 0xffff) {
11654 bp->mf_mode = MULTI_FUNCTION_SI;
11655 bp->mf_config[vn] = MF_CFG_RD(bp,
11656 func_mf_config[func].config);
11657 } else
Merav Sicron51c1a582012-03-18 10:33:38 +000011658 BNX2X_DEV_INFO("illegal MAC address for SI\n");
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011659 break;
Barak Witkowskia3348722012-04-23 03:04:46 +000011660 case SHARED_FEAT_CFG_FORCE_SF_MODE_AFEX_MODE:
11661 if ((!CHIP_IS_E1x(bp)) &&
11662 (MF_CFG_RD(bp, func_mf_config[func].
11663 mac_upper) != 0xffff) &&
11664 (SHMEM2_HAS(bp,
11665 afex_driver_support))) {
11666 bp->mf_mode = MULTI_FUNCTION_AFEX;
11667 bp->mf_config[vn] = MF_CFG_RD(bp,
11668 func_mf_config[func].config);
11669 } else {
11670 BNX2X_DEV_INFO("can not configure afex mode\n");
11671 }
11672 break;
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011673 case SHARED_FEAT_CFG_FORCE_SF_MODE_MF_ALLOWED:
11674 /* get OV configuration */
11675 val = MF_CFG_RD(bp,
11676 func_mf_config[FUNC_0].e1hov_tag);
11677 val &= FUNC_MF_CFG_E1HOV_TAG_MASK;
11678
11679 if (val != FUNC_MF_CFG_E1HOV_TAG_DEFAULT) {
11680 bp->mf_mode = MULTI_FUNCTION_SD;
11681 bp->mf_config[vn] = MF_CFG_RD(bp,
11682 func_mf_config[func].config);
11683 } else
Dmitry Kravkov754a2f52011-06-14 01:34:02 +000011684 BNX2X_DEV_INFO("illegal OV for SD\n");
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011685 break;
Ariel Elior3786b942013-03-11 05:17:44 +000011686 case SHARED_FEAT_CFG_FORCE_SF_MODE_FORCED_SF:
11687 bp->mf_config[vn] = 0;
11688 break;
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011689 default:
11690 /* Unknown configuration: reset mf_config */
11691 bp->mf_config[vn] = 0;
Merav Sicron51c1a582012-03-18 10:33:38 +000011692 BNX2X_DEV_INFO("unknown MF mode 0x%x\n", val);
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011693 }
11694 }
11695
Eilon Greenstein2691d512009-08-12 08:22:08 +000011696 BNX2X_DEV_INFO("%s function mode\n",
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +000011697 IS_MF(bp) ? "multi" : "single");
Eilon Greenstein2691d512009-08-12 08:22:08 +000011698
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011699 switch (bp->mf_mode) {
11700 case MULTI_FUNCTION_SD:
11701 val = MF_CFG_RD(bp, func_mf_config[func].e1hov_tag) &
11702 FUNC_MF_CFG_E1HOV_TAG_MASK;
Eilon Greenstein2691d512009-08-12 08:22:08 +000011703 if (val != FUNC_MF_CFG_E1HOV_TAG_DEFAULT) {
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +000011704 bp->mf_ov = val;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011705 bp->path_has_ovlan = true;
11706
Merav Sicron51c1a582012-03-18 10:33:38 +000011707 BNX2X_DEV_INFO("MF OV for func %d is %d (0x%04x)\n",
11708 func, bp->mf_ov, bp->mf_ov);
Eilon Greenstein2691d512009-08-12 08:22:08 +000011709 } else {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011710 dev_err(&bp->pdev->dev,
Merav Sicron51c1a582012-03-18 10:33:38 +000011711 "No valid MF OV for func %d, aborting\n",
11712 func);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011713 return -EPERM;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011714 }
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011715 break;
Barak Witkowskia3348722012-04-23 03:04:46 +000011716 case MULTI_FUNCTION_AFEX:
11717 BNX2X_DEV_INFO("func %d is in MF afex mode\n", func);
11718 break;
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011719 case MULTI_FUNCTION_SI:
Merav Sicron51c1a582012-03-18 10:33:38 +000011720 BNX2X_DEV_INFO("func %d is in MF switch-independent mode\n",
11721 func);
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011722 break;
11723 default:
11724 if (vn) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011725 dev_err(&bp->pdev->dev,
Merav Sicron51c1a582012-03-18 10:33:38 +000011726 "VN %d is in a single function mode, aborting\n",
11727 vn);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011728 return -EPERM;
Eilon Greenstein2691d512009-08-12 08:22:08 +000011729 }
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011730 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011731 }
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011732
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011733 /* check if other port on the path needs ovlan:
11734 * Since MF configuration is shared between ports
11735 * Possible mixed modes are only
11736 * {SF, SI} {SF, SD} {SD, SF} {SI, SF}
11737 */
11738 if (CHIP_MODE_IS_4_PORT(bp) &&
11739 !bp->path_has_ovlan &&
11740 !IS_MF(bp) &&
11741 bp->common.mf_cfg_base != SHMEM_MF_CFG_ADDR_NONE) {
11742 u8 other_port = !BP_PORT(bp);
11743 u8 other_func = BP_PATH(bp) + 2*other_port;
11744 val = MF_CFG_RD(bp,
11745 func_mf_config[other_func].e1hov_tag);
11746 if (val != FUNC_MF_CFG_E1HOV_TAG_DEFAULT)
11747 bp->path_has_ovlan = true;
11748 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011749 }
11750
Dmitry Kravkove8485822014-01-05 18:33:50 +020011751 /* adjust igu_sb_cnt to MF for E1H */
11752 if (CHIP_IS_E1H(bp) && IS_MF(bp))
11753 bp->igu_sb_cnt = min_t(u8, bp->igu_sb_cnt, E1H_MAX_MF_SB_COUNT);
Dmitry Kravkov523224a2010-10-06 03:23:26 +000011754
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011755 /* port info */
11756 bnx2x_get_port_hwinfo(bp);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000011757
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011758 /* Get MAC addresses */
11759 bnx2x_get_mac_hwinfo(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011760
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000011761 bnx2x_get_cnic_info(bp);
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000011762
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011763 return rc;
11764}
11765
Bill Pemberton0329aba2012-12-03 09:24:24 -050011766static void bnx2x_read_fwinfo(struct bnx2x *bp)
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000011767{
11768 int cnt, i, block_end, rodi;
Barak Witkowskifcdf95c2011-12-14 00:14:53 +000011769 char vpd_start[BNX2X_VPD_LEN+1];
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000011770 char str_id_reg[VENDOR_ID_LEN+1];
11771 char str_id_cap[VENDOR_ID_LEN+1];
Barak Witkowskifcdf95c2011-12-14 00:14:53 +000011772 char *vpd_data;
11773 char *vpd_extended_data = NULL;
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000011774 u8 len;
11775
Barak Witkowskifcdf95c2011-12-14 00:14:53 +000011776 cnt = pci_read_vpd(bp->pdev, 0, BNX2X_VPD_LEN, vpd_start);
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000011777 memset(bp->fw_ver, 0, sizeof(bp->fw_ver));
11778
11779 if (cnt < BNX2X_VPD_LEN)
11780 goto out_not_found;
11781
Barak Witkowskifcdf95c2011-12-14 00:14:53 +000011782 /* VPD RO tag should be first tag after identifier string, hence
11783 * we should be able to find it in first BNX2X_VPD_LEN chars
11784 */
11785 i = pci_vpd_find_tag(vpd_start, 0, BNX2X_VPD_LEN,
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000011786 PCI_VPD_LRDT_RO_DATA);
11787 if (i < 0)
11788 goto out_not_found;
11789
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000011790 block_end = i + PCI_VPD_LRDT_TAG_SIZE +
Barak Witkowskifcdf95c2011-12-14 00:14:53 +000011791 pci_vpd_lrdt_size(&vpd_start[i]);
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000011792
11793 i += PCI_VPD_LRDT_TAG_SIZE;
11794
Barak Witkowskifcdf95c2011-12-14 00:14:53 +000011795 if (block_end > BNX2X_VPD_LEN) {
11796 vpd_extended_data = kmalloc(block_end, GFP_KERNEL);
11797 if (vpd_extended_data == NULL)
11798 goto out_not_found;
11799
11800 /* read rest of vpd image into vpd_extended_data */
11801 memcpy(vpd_extended_data, vpd_start, BNX2X_VPD_LEN);
11802 cnt = pci_read_vpd(bp->pdev, BNX2X_VPD_LEN,
11803 block_end - BNX2X_VPD_LEN,
11804 vpd_extended_data + BNX2X_VPD_LEN);
11805 if (cnt < (block_end - BNX2X_VPD_LEN))
11806 goto out_not_found;
11807 vpd_data = vpd_extended_data;
11808 } else
11809 vpd_data = vpd_start;
11810
11811 /* now vpd_data holds full vpd content in both cases */
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000011812
11813 rodi = pci_vpd_find_info_keyword(vpd_data, i, block_end,
11814 PCI_VPD_RO_KEYWORD_MFR_ID);
11815 if (rodi < 0)
11816 goto out_not_found;
11817
11818 len = pci_vpd_info_field_size(&vpd_data[rodi]);
11819
11820 if (len != VENDOR_ID_LEN)
11821 goto out_not_found;
11822
11823 rodi += PCI_VPD_INFO_FLD_HDR_SIZE;
11824
11825 /* vendor specific info */
11826 snprintf(str_id_reg, VENDOR_ID_LEN + 1, "%04x", PCI_VENDOR_ID_DELL);
11827 snprintf(str_id_cap, VENDOR_ID_LEN + 1, "%04X", PCI_VENDOR_ID_DELL);
11828 if (!strncmp(str_id_reg, &vpd_data[rodi], VENDOR_ID_LEN) ||
11829 !strncmp(str_id_cap, &vpd_data[rodi], VENDOR_ID_LEN)) {
11830
11831 rodi = pci_vpd_find_info_keyword(vpd_data, i, block_end,
11832 PCI_VPD_RO_KEYWORD_VENDOR0);
11833 if (rodi >= 0) {
11834 len = pci_vpd_info_field_size(&vpd_data[rodi]);
11835
11836 rodi += PCI_VPD_INFO_FLD_HDR_SIZE;
11837
11838 if (len < 32 && (len + rodi) <= BNX2X_VPD_LEN) {
11839 memcpy(bp->fw_ver, &vpd_data[rodi], len);
11840 bp->fw_ver[len] = ' ';
11841 }
11842 }
Barak Witkowskifcdf95c2011-12-14 00:14:53 +000011843 kfree(vpd_extended_data);
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000011844 return;
11845 }
11846out_not_found:
Barak Witkowskifcdf95c2011-12-14 00:14:53 +000011847 kfree(vpd_extended_data);
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000011848 return;
11849}
11850
Bill Pemberton0329aba2012-12-03 09:24:24 -050011851static void bnx2x_set_modes_bitmap(struct bnx2x *bp)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011852{
11853 u32 flags = 0;
11854
11855 if (CHIP_REV_IS_FPGA(bp))
11856 SET_FLAGS(flags, MODE_FPGA);
11857 else if (CHIP_REV_IS_EMUL(bp))
11858 SET_FLAGS(flags, MODE_EMUL);
11859 else
11860 SET_FLAGS(flags, MODE_ASIC);
11861
11862 if (CHIP_MODE_IS_4_PORT(bp))
11863 SET_FLAGS(flags, MODE_PORT4);
11864 else
11865 SET_FLAGS(flags, MODE_PORT2);
11866
11867 if (CHIP_IS_E2(bp))
11868 SET_FLAGS(flags, MODE_E2);
11869 else if (CHIP_IS_E3(bp)) {
11870 SET_FLAGS(flags, MODE_E3);
11871 if (CHIP_REV(bp) == CHIP_REV_Ax)
11872 SET_FLAGS(flags, MODE_E3_A0);
Ariel Elior6383c0b2011-07-14 08:31:57 +000011873 else /*if (CHIP_REV(bp) == CHIP_REV_Bx)*/
11874 SET_FLAGS(flags, MODE_E3_B0 | MODE_COS3);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011875 }
11876
11877 if (IS_MF(bp)) {
11878 SET_FLAGS(flags, MODE_MF);
11879 switch (bp->mf_mode) {
11880 case MULTI_FUNCTION_SD:
11881 SET_FLAGS(flags, MODE_MF_SD);
11882 break;
11883 case MULTI_FUNCTION_SI:
11884 SET_FLAGS(flags, MODE_MF_SI);
11885 break;
Barak Witkowskia3348722012-04-23 03:04:46 +000011886 case MULTI_FUNCTION_AFEX:
11887 SET_FLAGS(flags, MODE_MF_AFEX);
11888 break;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011889 }
11890 } else
11891 SET_FLAGS(flags, MODE_SF);
11892
11893#if defined(__LITTLE_ENDIAN)
11894 SET_FLAGS(flags, MODE_LITTLE_ENDIAN);
11895#else /*(__BIG_ENDIAN)*/
11896 SET_FLAGS(flags, MODE_BIG_ENDIAN);
11897#endif
11898 INIT_MODE_FLAGS(bp) = flags;
11899}
11900
Bill Pemberton0329aba2012-12-03 09:24:24 -050011901static int bnx2x_init_bp(struct bnx2x *bp)
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011902{
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000011903 int func;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011904 int rc;
11905
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011906 mutex_init(&bp->port.phy_mutex);
Eilon Greensteinc4ff7cb2009-10-15 00:18:27 -070011907 mutex_init(&bp->fw_mb_mutex);
Yuval Mintz42f82772014-03-23 18:12:23 +020011908 mutex_init(&bp->drv_info_mutex);
11909 bp->drv_info_mng_owner = false;
David S. Millerbb7e95c2010-07-27 21:01:35 -070011910 spin_lock_init(&bp->stats_lock);
Dmitry Kravkov507393e2013-08-13 02:24:59 +030011911 sema_init(&bp->stats_sema, 1);
Merav Sicron55c11942012-11-07 00:45:48 +000011912
Eilon Greenstein1cf167f2009-01-14 21:22:18 -080011913 INIT_DELAYED_WORK(&bp->sp_task, bnx2x_sp_task);
Ariel Elior7be08a72011-07-14 08:31:19 +000011914 INIT_DELAYED_WORK(&bp->sp_rtnl_task, bnx2x_sp_rtnl_task);
Yaniv Rosner3deb8162011-06-14 01:34:33 +000011915 INIT_DELAYED_WORK(&bp->period_task, bnx2x_period_task);
Yuval Mintz370d4a22014-03-23 18:12:24 +020011916 INIT_DELAYED_WORK(&bp->iov_task, bnx2x_iov_task);
Ariel Elior1ab44342013-01-01 05:22:23 +000011917 if (IS_PF(bp)) {
11918 rc = bnx2x_get_hwinfo(bp);
11919 if (rc)
11920 return rc;
11921 } else {
Ariel Eliore09b74d2013-05-27 04:08:26 +000011922 eth_zero_addr(bp->dev->dev_addr);
Ariel Elior1ab44342013-01-01 05:22:23 +000011923 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011924
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011925 bnx2x_set_modes_bitmap(bp);
11926
11927 rc = bnx2x_alloc_mem_bp(bp);
11928 if (rc)
11929 return rc;
Dmitry Kravkov523224a2010-10-06 03:23:26 +000011930
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000011931 bnx2x_read_fwinfo(bp);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000011932
11933 func = BP_FUNC(bp);
11934
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011935 /* need to reset chip if undi was active */
Ariel Elior1ab44342013-01-01 05:22:23 +000011936 if (IS_PF(bp) && !BP_NOMCP(bp)) {
Yuval Mintz452427b2012-03-26 20:47:07 +000011937 /* init fw_seq */
11938 bp->fw_seq =
11939 SHMEM_RD(bp, func_mb[BP_FW_MB_IDX(bp)].drv_mb_header) &
11940 DRV_MSG_SEQ_NUMBER_MASK;
11941 BNX2X_DEV_INFO("fw_seq 0x%08x\n", bp->fw_seq);
11942
Yuval Mintz91ebb922013-12-26 09:57:07 +020011943 rc = bnx2x_prev_unload(bp);
11944 if (rc) {
11945 bnx2x_free_mem_bp(bp);
11946 return rc;
11947 }
Yuval Mintz452427b2012-03-26 20:47:07 +000011948 }
11949
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011950 if (CHIP_REV_IS_FPGA(bp))
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000011951 dev_err(&bp->pdev->dev, "FPGA detected\n");
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011952
11953 if (BP_NOMCP(bp) && (func == 0))
Merav Sicron51c1a582012-03-18 10:33:38 +000011954 dev_err(&bp->pdev->dev, "MCP disabled, must load devices in order!\n");
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011955
Dmitry Kravkov614c76d2011-11-28 12:31:49 +000011956 bp->disable_tpa = disable_tpa;
Barak Witkowskia3348722012-04-23 03:04:46 +000011957 bp->disable_tpa |= IS_MF_STORAGE_SD(bp) || IS_MF_FCOE_AFEX(bp);
Michal Schmidt94d9de32014-02-25 16:04:26 +010011958 /* Reduce memory usage in kdump environment by disabling TPA */
11959 bp->disable_tpa |= reset_devices;
Dmitry Kravkov614c76d2011-11-28 12:31:49 +000011960
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -070011961 /* Set TPA flags */
Dmitry Kravkov614c76d2011-11-28 12:31:49 +000011962 if (bp->disable_tpa) {
Dmitry Kravkov621b4d62012-02-20 09:59:08 +000011963 bp->flags &= ~(TPA_ENABLE_FLAG | GRO_ENABLE_FLAG);
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -070011964 bp->dev->features &= ~NETIF_F_LRO;
11965 } else {
Dmitry Kravkov621b4d62012-02-20 09:59:08 +000011966 bp->flags |= (TPA_ENABLE_FLAG | GRO_ENABLE_FLAG);
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -070011967 bp->dev->features |= NETIF_F_LRO;
11968 }
11969
Eilon Greensteina18f5122009-08-12 08:23:26 +000011970 if (CHIP_IS_E1(bp))
11971 bp->dropless_fc = 0;
11972 else
Yuval Mintz79642112012-12-02 04:05:50 +000011973 bp->dropless_fc = dropless_fc | bnx2x_get_dropless_info(bp);
Eilon Greensteina18f5122009-08-12 08:23:26 +000011974
Eilon Greenstein8d5726c2009-02-12 08:37:19 +000011975 bp->mrrs = mrrs;
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -070011976
Barak Witkowskia3348722012-04-23 03:04:46 +000011977 bp->tx_ring_size = IS_MF_FCOE_AFEX(bp) ? 0 : MAX_TX_AVAIL;
Ariel Elior1ab44342013-01-01 05:22:23 +000011978 if (IS_VF(bp))
11979 bp->rx_ring_size = MAX_RX_AVAIL;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011980
Eilon Greenstein7d323bf2009-11-09 06:09:35 +000011981 /* make sure that the numbers are in the right granularity */
Dmitry Kravkov523224a2010-10-06 03:23:26 +000011982 bp->tx_ticks = (50 / BNX2X_BTR) * BNX2X_BTR;
11983 bp->rx_ticks = (25 / BNX2X_BTR) * BNX2X_BTR;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011984
Michal Schmidtfc543632012-02-14 09:05:46 +000011985 bp->current_interval = CHIP_REV_IS_SLOW(bp) ? 5*HZ : HZ;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011986
11987 init_timer(&bp->timer);
11988 bp->timer.expires = jiffies + bp->current_interval;
11989 bp->timer.data = (unsigned long) bp;
11990 bp->timer.function = bnx2x_timer;
11991
Barak Witkowski0370cf92012-12-02 04:05:55 +000011992 if (SHMEM2_HAS(bp, dcbx_lldp_params_offset) &&
11993 SHMEM2_HAS(bp, dcbx_lldp_dcbx_stat_offset) &&
11994 SHMEM2_RD(bp, dcbx_lldp_params_offset) &&
11995 SHMEM2_RD(bp, dcbx_lldp_dcbx_stat_offset)) {
11996 bnx2x_dcbx_set_state(bp, true, BNX2X_DCBX_ENABLED_ON_NEG_ON);
11997 bnx2x_dcbx_init_params(bp);
11998 } else {
11999 bnx2x_dcbx_set_state(bp, false, BNX2X_DCBX_ENABLED_OFF);
12000 }
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +000012001
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012002 if (CHIP_IS_E1x(bp))
12003 bp->cnic_base_cl_id = FP_SB_MAX_E1x;
12004 else
12005 bp->cnic_base_cl_id = FP_SB_MAX_E2;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012006
Ariel Elior6383c0b2011-07-14 08:31:57 +000012007 /* multiple tx priority */
Ariel Elior1ab44342013-01-01 05:22:23 +000012008 if (IS_VF(bp))
12009 bp->max_cos = 1;
12010 else if (CHIP_IS_E1x(bp))
Ariel Elior6383c0b2011-07-14 08:31:57 +000012011 bp->max_cos = BNX2X_MULTI_TX_COS_E1X;
Ariel Elior1ab44342013-01-01 05:22:23 +000012012 else if (CHIP_IS_E2(bp) || CHIP_IS_E3A0(bp))
Ariel Elior6383c0b2011-07-14 08:31:57 +000012013 bp->max_cos = BNX2X_MULTI_TX_COS_E2_E3A0;
Ariel Elior1ab44342013-01-01 05:22:23 +000012014 else if (CHIP_IS_E3B0(bp))
Ariel Elior6383c0b2011-07-14 08:31:57 +000012015 bp->max_cos = BNX2X_MULTI_TX_COS_E3B0;
Ariel Elior1ab44342013-01-01 05:22:23 +000012016 else
12017 BNX2X_ERR("unknown chip %x revision %x\n",
12018 CHIP_NUM(bp), CHIP_REV(bp));
12019 BNX2X_DEV_INFO("set bp->max_cos to %d\n", bp->max_cos);
Ariel Elior6383c0b2011-07-14 08:31:57 +000012020
Merav Sicron55c11942012-11-07 00:45:48 +000012021 /* We need at least one default status block for slow-path events,
12022 * second status block for the L2 queue, and a third status block for
Yuval Mintz16a5fd92013-06-02 00:06:18 +000012023 * CNIC if supported.
Merav Sicron55c11942012-11-07 00:45:48 +000012024 */
Ariel Elior60cad4e2013-09-04 14:09:22 +030012025 if (IS_VF(bp))
12026 bp->min_msix_vec_cnt = 1;
12027 else if (CNIC_SUPPORT(bp))
Merav Sicron55c11942012-11-07 00:45:48 +000012028 bp->min_msix_vec_cnt = 3;
Ariel Elior60cad4e2013-09-04 14:09:22 +030012029 else /* PF w/o cnic */
Merav Sicron55c11942012-11-07 00:45:48 +000012030 bp->min_msix_vec_cnt = 2;
12031 BNX2X_DEV_INFO("bp->min_msix_vec_cnt %d", bp->min_msix_vec_cnt);
12032
Michal Schmidt5bb680d2013-07-01 17:23:06 +020012033 bp->dump_preset_idx = 1;
12034
Michal Kalderoneeed0182014-08-17 16:47:44 +030012035 if (CHIP_IS_E3B0(bp))
12036 bp->flags |= PTP_SUPPORTED;
12037
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012038 return rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012039}
12040
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +000012041/****************************************************************************
12042* General service functions
12043****************************************************************************/
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012044
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012045/*
12046 * net_device service functions
12047 */
12048
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -070012049/* called with rtnl_lock */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012050static int bnx2x_open(struct net_device *dev)
12051{
12052 struct bnx2x *bp = netdev_priv(dev);
Ariel Elior8395be52013-01-01 05:22:44 +000012053 int rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012054
Mintz Yuval1355b702012-02-15 02:10:22 +000012055 bp->stats_init = true;
12056
Eilon Greenstein6eccabb2009-01-22 03:37:48 +000012057 netif_carrier_off(dev);
12058
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012059 bnx2x_set_power_state(bp, PCI_D0);
12060
Ariel Eliorad5afc82013-01-01 05:22:26 +000012061 /* If parity had happen during the unload, then attentions
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +000012062 * and/or RECOVERY_IN_PROGRES may still be set. In this case we
12063 * want the first function loaded on the current engine to
12064 * complete the recovery.
Ariel Eliorad5afc82013-01-01 05:22:26 +000012065 * Parity recovery is only relevant for PF driver.
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +000012066 */
Ariel Eliorad5afc82013-01-01 05:22:26 +000012067 if (IS_PF(bp)) {
Yuval Mintz1a6974b2013-10-20 16:51:27 +020012068 int other_engine = BP_PATH(bp) ? 0 : 1;
12069 bool other_load_status, load_status;
12070 bool global = false;
12071
Ariel Eliorad5afc82013-01-01 05:22:26 +000012072 other_load_status = bnx2x_get_load_status(bp, other_engine);
12073 load_status = bnx2x_get_load_status(bp, BP_PATH(bp));
12074 if (!bnx2x_reset_is_done(bp, BP_PATH(bp)) ||
12075 bnx2x_chk_parity_attn(bp, &global, true)) {
12076 do {
12077 /* If there are attentions and they are in a
12078 * global blocks, set the GLOBAL_RESET bit
12079 * regardless whether it will be this function
12080 * that will complete the recovery or not.
12081 */
12082 if (global)
12083 bnx2x_set_reset_global(bp);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +000012084
Ariel Eliorad5afc82013-01-01 05:22:26 +000012085 /* Only the first function on the current
12086 * engine should try to recover in open. In case
12087 * of attentions in global blocks only the first
12088 * in the chip should try to recover.
12089 */
12090 if ((!load_status &&
12091 (!global || !other_load_status)) &&
12092 bnx2x_trylock_leader_lock(bp) &&
12093 !bnx2x_leader_reset(bp)) {
12094 netdev_info(bp->dev,
12095 "Recovered in open\n");
12096 break;
12097 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000012098
Ariel Eliorad5afc82013-01-01 05:22:26 +000012099 /* recovery has failed... */
12100 bnx2x_set_power_state(bp, PCI_D3hot);
12101 bp->recovery_state = BNX2X_RECOVERY_FAILED;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000012102
Ariel Eliorad5afc82013-01-01 05:22:26 +000012103 BNX2X_ERR("Recovery flow hasn't been properly completed yet. Try again later.\n"
12104 "If you still see this message after a few retries then power cycle is required.\n");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000012105
Ariel Eliorad5afc82013-01-01 05:22:26 +000012106 return -EAGAIN;
12107 } while (0);
12108 }
12109 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000012110
12111 bp->recovery_state = BNX2X_RECOVERY_DONE;
Ariel Elior8395be52013-01-01 05:22:44 +000012112 rc = bnx2x_nic_load(bp, LOAD_OPEN);
12113 if (rc)
12114 return rc;
Ariel Elior9a8130b2013-09-28 08:46:09 +030012115 return 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012116}
12117
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -070012118/* called with rtnl_lock */
Michal Schmidt56ad3152012-02-16 02:38:48 +000012119static int bnx2x_close(struct net_device *dev)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012120{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012121 struct bnx2x *bp = netdev_priv(dev);
12122
12123 /* Unload the driver, release IRQs */
Yuval Mintz5d07d862012-09-13 02:56:21 +000012124 bnx2x_nic_unload(bp, UNLOAD_CLOSE, false);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +000012125
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012126 return 0;
12127}
12128
Eric Dumazet1191cb82012-04-27 21:39:21 +000012129static int bnx2x_init_mcast_macs_list(struct bnx2x *bp,
12130 struct bnx2x_mcast_ramrod_params *p)
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080012131{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012132 int mc_count = netdev_mc_count(bp->dev);
12133 struct bnx2x_mcast_list_elem *mc_mac =
Joe Perchescd2b0382014-02-20 13:25:51 -080012134 kcalloc(mc_count, sizeof(*mc_mac), GFP_ATOMIC);
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080012135 struct netdev_hw_addr *ha;
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080012136
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012137 if (!mc_mac)
12138 return -ENOMEM;
12139
12140 INIT_LIST_HEAD(&p->mcast_list);
12141
12142 netdev_for_each_mc_addr(ha, bp->dev) {
12143 mc_mac->mac = bnx2x_mc_addr(ha);
12144 list_add_tail(&mc_mac->link, &p->mcast_list);
12145 mc_mac++;
12146 }
12147
12148 p->mcast_list_len = mc_count;
12149
12150 return 0;
12151}
12152
Eric Dumazet1191cb82012-04-27 21:39:21 +000012153static void bnx2x_free_mcast_macs_list(
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012154 struct bnx2x_mcast_ramrod_params *p)
12155{
12156 struct bnx2x_mcast_list_elem *mc_mac =
12157 list_first_entry(&p->mcast_list, struct bnx2x_mcast_list_elem,
12158 link);
12159
12160 WARN_ON(!mc_mac);
12161 kfree(mc_mac);
12162}
12163
12164/**
12165 * bnx2x_set_uc_list - configure a new unicast MACs list.
12166 *
12167 * @bp: driver handle
12168 *
12169 * We will use zero (0) as a MAC type for these MACs.
12170 */
Eric Dumazet1191cb82012-04-27 21:39:21 +000012171static int bnx2x_set_uc_list(struct bnx2x *bp)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012172{
12173 int rc;
12174 struct net_device *dev = bp->dev;
12175 struct netdev_hw_addr *ha;
Barak Witkowski15192a82012-06-19 07:48:28 +000012176 struct bnx2x_vlan_mac_obj *mac_obj = &bp->sp_objs->mac_obj;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012177 unsigned long ramrod_flags = 0;
12178
12179 /* First schedule a cleanup up of old configuration */
12180 rc = bnx2x_del_all_macs(bp, mac_obj, BNX2X_UC_LIST_MAC, false);
12181 if (rc < 0) {
12182 BNX2X_ERR("Failed to schedule DELETE operations: %d\n", rc);
12183 return rc;
12184 }
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080012185
12186 netdev_for_each_uc_addr(ha, dev) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012187 rc = bnx2x_set_mac_one(bp, bnx2x_uc_addr(ha), mac_obj, true,
12188 BNX2X_UC_LIST_MAC, &ramrod_flags);
Yuval Mintz7b5342d2012-09-11 04:34:14 +000012189 if (rc == -EEXIST) {
12190 DP(BNX2X_MSG_SP,
12191 "Failed to schedule ADD operations: %d\n", rc);
12192 /* do not treat adding same MAC as error */
12193 rc = 0;
12194
12195 } else if (rc < 0) {
12196
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012197 BNX2X_ERR("Failed to schedule ADD operations: %d\n",
12198 rc);
12199 return rc;
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080012200 }
12201 }
12202
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012203 /* Execute the pending commands */
12204 __set_bit(RAMROD_CONT, &ramrod_flags);
12205 return bnx2x_set_mac_one(bp, NULL, mac_obj, false /* don't care */,
12206 BNX2X_UC_LIST_MAC, &ramrod_flags);
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080012207}
12208
Eric Dumazet1191cb82012-04-27 21:39:21 +000012209static int bnx2x_set_mc_list(struct bnx2x *bp)
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080012210{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012211 struct net_device *dev = bp->dev;
Yuval Mintz3b603062012-03-18 10:33:39 +000012212 struct bnx2x_mcast_ramrod_params rparam = {NULL};
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012213 int rc = 0;
12214
12215 rparam.mcast_obj = &bp->mcast_obj;
12216
12217 /* first, clear all configured multicast MACs */
12218 rc = bnx2x_config_mcast(bp, &rparam, BNX2X_MCAST_CMD_DEL);
12219 if (rc < 0) {
Merav Sicron51c1a582012-03-18 10:33:38 +000012220 BNX2X_ERR("Failed to clear multicast configuration: %d\n", rc);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012221 return rc;
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080012222 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012223
12224 /* then, configure a new MACs list */
12225 if (netdev_mc_count(dev)) {
12226 rc = bnx2x_init_mcast_macs_list(bp, &rparam);
12227 if (rc) {
Merav Sicron51c1a582012-03-18 10:33:38 +000012228 BNX2X_ERR("Failed to create multicast MACs list: %d\n",
12229 rc);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012230 return rc;
12231 }
12232
12233 /* Now add the new MACs */
12234 rc = bnx2x_config_mcast(bp, &rparam,
12235 BNX2X_MCAST_CMD_ADD);
12236 if (rc < 0)
Merav Sicron51c1a582012-03-18 10:33:38 +000012237 BNX2X_ERR("Failed to set a new multicast configuration: %d\n",
12238 rc);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012239
12240 bnx2x_free_mcast_macs_list(&rparam);
12241 }
12242
12243 return rc;
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080012244}
12245
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012246/* If bp->state is OPEN, should be called with netif_addr_lock_bh() */
stephen hemmingera8f47eb2014-01-09 22:20:11 -080012247static void bnx2x_set_rx_mode(struct net_device *dev)
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012248{
12249 struct bnx2x *bp = netdev_priv(dev);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012250
12251 if (bp->state != BNX2X_STATE_OPEN) {
12252 DP(NETIF_MSG_IFUP, "state is %x, returning\n", bp->state);
12253 return;
Yuval Mintz8b09be52013-08-01 17:30:59 +030012254 } else {
12255 /* Schedule an SP task to handle rest of change */
Yuval Mintz230bb0f2014-02-12 18:19:56 +020012256 bnx2x_schedule_sp_rtnl(bp, BNX2X_SP_RTNL_RX_MODE,
12257 NETIF_MSG_IFUP);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012258 }
Yuval Mintz8b09be52013-08-01 17:30:59 +030012259}
12260
12261void bnx2x_set_rx_mode_inner(struct bnx2x *bp)
12262{
12263 u32 rx_mode = BNX2X_RX_MODE_NORMAL;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012264
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012265 DP(NETIF_MSG_IFUP, "dev->flags = %x\n", bp->dev->flags);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012266
Yuval Mintz8b09be52013-08-01 17:30:59 +030012267 netif_addr_lock_bh(bp->dev);
12268
12269 if (bp->dev->flags & IFF_PROMISC) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012270 rx_mode = BNX2X_RX_MODE_PROMISC;
Yuval Mintz8b09be52013-08-01 17:30:59 +030012271 } else if ((bp->dev->flags & IFF_ALLMULTI) ||
12272 ((netdev_mc_count(bp->dev) > BNX2X_MAX_MULTICAST) &&
12273 CHIP_IS_E1(bp))) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012274 rx_mode = BNX2X_RX_MODE_ALLMULTI;
Yuval Mintz8b09be52013-08-01 17:30:59 +030012275 } else {
Ariel Elior381ac162013-01-01 05:22:29 +000012276 if (IS_PF(bp)) {
12277 /* some multicasts */
12278 if (bnx2x_set_mc_list(bp) < 0)
12279 rx_mode = BNX2X_RX_MODE_ALLMULTI;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012280
Yuval Mintz8b09be52013-08-01 17:30:59 +030012281 /* release bh lock, as bnx2x_set_uc_list might sleep */
12282 netif_addr_unlock_bh(bp->dev);
Ariel Elior381ac162013-01-01 05:22:29 +000012283 if (bnx2x_set_uc_list(bp) < 0)
12284 rx_mode = BNX2X_RX_MODE_PROMISC;
Yuval Mintz8b09be52013-08-01 17:30:59 +030012285 netif_addr_lock_bh(bp->dev);
Ariel Elior381ac162013-01-01 05:22:29 +000012286 } else {
12287 /* configuring mcast to a vf involves sleeping (when we
Yuval Mintz8b09be52013-08-01 17:30:59 +030012288 * wait for the pf's response).
Ariel Elior381ac162013-01-01 05:22:29 +000012289 */
Yuval Mintz230bb0f2014-02-12 18:19:56 +020012290 bnx2x_schedule_sp_rtnl(bp,
12291 BNX2X_SP_RTNL_VFPF_MCAST, 0);
Ariel Elior381ac162013-01-01 05:22:29 +000012292 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012293 }
12294
12295 bp->rx_mode = rx_mode;
Dmitry Kravkov614c76d2011-11-28 12:31:49 +000012296 /* handle ISCSI SD mode */
12297 if (IS_MF_ISCSI_SD(bp))
12298 bp->rx_mode = BNX2X_RX_MODE_NONE;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012299
12300 /* Schedule the rx_mode command */
12301 if (test_bit(BNX2X_FILTER_RX_MODE_PENDING, &bp->sp_state)) {
12302 set_bit(BNX2X_FILTER_RX_MODE_SCHED, &bp->sp_state);
Yuval Mintz8b09be52013-08-01 17:30:59 +030012303 netif_addr_unlock_bh(bp->dev);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012304 return;
12305 }
12306
Ariel Elior381ac162013-01-01 05:22:29 +000012307 if (IS_PF(bp)) {
12308 bnx2x_set_storm_rx_mode(bp);
Yuval Mintz8b09be52013-08-01 17:30:59 +030012309 netif_addr_unlock_bh(bp->dev);
Ariel Elior381ac162013-01-01 05:22:29 +000012310 } else {
Yuval Mintz8b09be52013-08-01 17:30:59 +030012311 /* VF will need to request the PF to make this change, and so
12312 * the VF needs to release the bottom-half lock prior to the
12313 * request (as it will likely require sleep on the VF side)
Ariel Elior381ac162013-01-01 05:22:29 +000012314 */
Yuval Mintz8b09be52013-08-01 17:30:59 +030012315 netif_addr_unlock_bh(bp->dev);
12316 bnx2x_vfpf_storm_rx_mode(bp);
Ariel Elior381ac162013-01-01 05:22:29 +000012317 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012318}
12319
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070012320/* called with rtnl_lock */
Eilon Greenstein01cd4522009-08-12 08:23:08 +000012321static int bnx2x_mdio_read(struct net_device *netdev, int prtad,
12322 int devad, u16 addr)
12323{
12324 struct bnx2x *bp = netdev_priv(netdev);
12325 u16 value;
12326 int rc;
Eilon Greenstein01cd4522009-08-12 08:23:08 +000012327
12328 DP(NETIF_MSG_LINK, "mdio_read: prtad 0x%x, devad 0x%x, addr 0x%x\n",
12329 prtad, devad, addr);
12330
Eilon Greenstein01cd4522009-08-12 08:23:08 +000012331 /* The HW expects different devad if CL22 is used */
12332 devad = (devad == MDIO_DEVAD_NONE) ? DEFAULT_PHY_DEV_ADDR : devad;
12333
12334 bnx2x_acquire_phy_lock(bp);
Yaniv Rosnere10bc842010-09-07 11:40:50 +000012335 rc = bnx2x_phy_read(&bp->link_params, prtad, devad, addr, &value);
Eilon Greenstein01cd4522009-08-12 08:23:08 +000012336 bnx2x_release_phy_lock(bp);
12337 DP(NETIF_MSG_LINK, "mdio_read_val 0x%x rc = 0x%x\n", value, rc);
12338
12339 if (!rc)
12340 rc = value;
12341 return rc;
12342}
12343
12344/* called with rtnl_lock */
12345static int bnx2x_mdio_write(struct net_device *netdev, int prtad, int devad,
12346 u16 addr, u16 value)
12347{
12348 struct bnx2x *bp = netdev_priv(netdev);
Eilon Greenstein01cd4522009-08-12 08:23:08 +000012349 int rc;
12350
Merav Sicron51c1a582012-03-18 10:33:38 +000012351 DP(NETIF_MSG_LINK,
12352 "mdio_write: prtad 0x%x, devad 0x%x, addr 0x%x, value 0x%x\n",
12353 prtad, devad, addr, value);
Eilon Greenstein01cd4522009-08-12 08:23:08 +000012354
Eilon Greenstein01cd4522009-08-12 08:23:08 +000012355 /* The HW expects different devad if CL22 is used */
12356 devad = (devad == MDIO_DEVAD_NONE) ? DEFAULT_PHY_DEV_ADDR : devad;
12357
12358 bnx2x_acquire_phy_lock(bp);
Yaniv Rosnere10bc842010-09-07 11:40:50 +000012359 rc = bnx2x_phy_write(&bp->link_params, prtad, devad, addr, value);
Eilon Greenstein01cd4522009-08-12 08:23:08 +000012360 bnx2x_release_phy_lock(bp);
12361 return rc;
12362}
12363
12364/* called with rtnl_lock */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012365static int bnx2x_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
12366{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012367 struct bnx2x *bp = netdev_priv(dev);
Eilon Greenstein01cd4522009-08-12 08:23:08 +000012368 struct mii_ioctl_data *mdio = if_mii(ifr);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012369
Eilon Greenstein01cd4522009-08-12 08:23:08 +000012370 if (!netif_running(dev))
12371 return -EAGAIN;
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070012372
Michal Kalderoneeed0182014-08-17 16:47:44 +030012373 switch (cmd) {
12374 case SIOCSHWTSTAMP:
12375 return bnx2x_hwtstamp_ioctl(bp, ifr);
12376 default:
12377 DP(NETIF_MSG_LINK, "ioctl: phy id 0x%x, reg 0x%x, val_in 0x%x\n",
12378 mdio->phy_id, mdio->reg_num, mdio->val_in);
12379 return mdio_mii_ioctl(&bp->mdio, mdio, cmd);
12380 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012381}
12382
Alexey Dobriyan257ddbd2010-01-27 10:17:41 +000012383#ifdef CONFIG_NET_POLL_CONTROLLER
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012384static void poll_bnx2x(struct net_device *dev)
12385{
12386 struct bnx2x *bp = netdev_priv(dev);
Merav Sicron14a15d62012-08-27 03:26:20 +000012387 int i;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012388
Merav Sicron14a15d62012-08-27 03:26:20 +000012389 for_each_eth_queue(bp, i) {
12390 struct bnx2x_fastpath *fp = &bp->fp[i];
12391 napi_schedule(&bnx2x_fp(bp, fp->index, napi));
12392 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012393}
12394#endif
12395
Dmitry Kravkov614c76d2011-11-28 12:31:49 +000012396static int bnx2x_validate_addr(struct net_device *dev)
12397{
12398 struct bnx2x *bp = netdev_priv(dev);
12399
Ariel Eliore09b74d2013-05-27 04:08:26 +000012400 /* query the bulletin board for mac address configured by the PF */
12401 if (IS_VF(bp))
12402 bnx2x_sample_bulletin(bp);
12403
Merav Sicron51c1a582012-03-18 10:33:38 +000012404 if (!bnx2x_is_valid_ether_addr(bp, dev->dev_addr)) {
12405 BNX2X_ERR("Non-valid Ethernet address\n");
Dmitry Kravkov614c76d2011-11-28 12:31:49 +000012406 return -EADDRNOTAVAIL;
Merav Sicron51c1a582012-03-18 10:33:38 +000012407 }
Dmitry Kravkov614c76d2011-11-28 12:31:49 +000012408 return 0;
12409}
12410
Yuval Mintz3d7d5622013-10-09 16:06:28 +020012411static int bnx2x_get_phys_port_id(struct net_device *netdev,
12412 struct netdev_phys_port_id *ppid)
12413{
12414 struct bnx2x *bp = netdev_priv(netdev);
12415
12416 if (!(bp->flags & HAS_PHYS_PORT_ID))
12417 return -EOPNOTSUPP;
12418
12419 ppid->id_len = sizeof(bp->phys_port_id);
12420 memcpy(ppid->id, bp->phys_port_id, ppid->id_len);
12421
12422 return 0;
12423}
12424
Stephen Hemmingerc64213c2008-11-21 17:36:04 -080012425static const struct net_device_ops bnx2x_netdev_ops = {
12426 .ndo_open = bnx2x_open,
12427 .ndo_stop = bnx2x_close,
12428 .ndo_start_xmit = bnx2x_start_xmit,
Vladislav Zolotarov8307fa32010-12-13 05:44:09 +000012429 .ndo_select_queue = bnx2x_select_queue,
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080012430 .ndo_set_rx_mode = bnx2x_set_rx_mode,
Stephen Hemmingerc64213c2008-11-21 17:36:04 -080012431 .ndo_set_mac_address = bnx2x_change_mac_addr,
Dmitry Kravkov614c76d2011-11-28 12:31:49 +000012432 .ndo_validate_addr = bnx2x_validate_addr,
Stephen Hemmingerc64213c2008-11-21 17:36:04 -080012433 .ndo_do_ioctl = bnx2x_ioctl,
12434 .ndo_change_mtu = bnx2x_change_mtu,
Michał Mirosław66371c42011-04-12 09:38:23 +000012435 .ndo_fix_features = bnx2x_fix_features,
12436 .ndo_set_features = bnx2x_set_features,
Stephen Hemmingerc64213c2008-11-21 17:36:04 -080012437 .ndo_tx_timeout = bnx2x_tx_timeout,
Alexey Dobriyan257ddbd2010-01-27 10:17:41 +000012438#ifdef CONFIG_NET_POLL_CONTROLLER
Stephen Hemmingerc64213c2008-11-21 17:36:04 -080012439 .ndo_poll_controller = poll_bnx2x,
12440#endif
Ariel Elior6383c0b2011-07-14 08:31:57 +000012441 .ndo_setup_tc = bnx2x_setup_tc,
Ariel Elior64112802013-01-07 00:50:23 +000012442#ifdef CONFIG_BNX2X_SRIOV
Ariel Eliorabc5a022013-01-01 05:22:43 +000012443 .ndo_set_vf_mac = bnx2x_set_vf_mac,
Yuval Mintz3cdeec22013-06-02 00:06:19 +000012444 .ndo_set_vf_vlan = bnx2x_set_vf_vlan,
Ariel Elior3ec9f9c2013-03-11 05:17:45 +000012445 .ndo_get_vf_config = bnx2x_get_vf_config,
Ariel Elior64112802013-01-07 00:50:23 +000012446#endif
Merav Sicron55c11942012-11-07 00:45:48 +000012447#ifdef NETDEV_FCOE_WWNN
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +000012448 .ndo_fcoe_get_wwn = bnx2x_fcoe_get_wwn,
12449#endif
Dmitry Kravkov8f20aa52013-06-19 01:36:04 +030012450
Cong Wange0d10952013-08-01 11:10:25 +080012451#ifdef CONFIG_NET_RX_BUSY_POLL
Eliezer Tamir8b80cda2013-07-10 17:13:26 +030012452 .ndo_busy_poll = bnx2x_low_latency_recv,
Dmitry Kravkov8f20aa52013-06-19 01:36:04 +030012453#endif
Yuval Mintz3d7d5622013-10-09 16:06:28 +020012454 .ndo_get_phys_port_id = bnx2x_get_phys_port_id,
Dmitry Kravkov6495d152014-06-26 14:31:04 +030012455 .ndo_set_vf_link_state = bnx2x_set_vf_link_state,
Stephen Hemmingerc64213c2008-11-21 17:36:04 -080012456};
12457
Eric Dumazet1191cb82012-04-27 21:39:21 +000012458static int bnx2x_set_coherency_mask(struct bnx2x *bp)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012459{
12460 struct device *dev = &bp->pdev->dev;
12461
Linus Torvalds8ceafbf2013-11-14 07:55:21 +090012462 if (dma_set_mask_and_coherent(dev, DMA_BIT_MASK(64)) != 0 &&
12463 dma_set_mask_and_coherent(dev, DMA_BIT_MASK(32)) != 0) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012464 dev_err(dev, "System does not support DMA, aborting\n");
12465 return -EIO;
12466 }
12467
12468 return 0;
12469}
12470
Yuval Mintz33d8e6a2013-12-26 09:57:08 +020012471static void bnx2x_disable_pcie_error_reporting(struct bnx2x *bp)
12472{
12473 if (bp->flags & AER_ENABLED) {
12474 pci_disable_pcie_error_reporting(bp->pdev);
12475 bp->flags &= ~AER_ENABLED;
12476 }
12477}
12478
Ariel Elior1ab44342013-01-01 05:22:23 +000012479static int bnx2x_init_dev(struct bnx2x *bp, struct pci_dev *pdev,
12480 struct net_device *dev, unsigned long board_type)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012481{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012482 int rc;
Ariel Eliorc22610d02012-01-26 06:01:47 +000012483 u32 pci_cfg_dword;
Ariel Elior65087cf2012-01-23 07:31:55 +000012484 bool chip_is_e1x = (board_type == BCM57710 ||
12485 board_type == BCM57711 ||
12486 board_type == BCM57711E);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012487
12488 SET_NETDEV_DEV(dev, &pdev->dev);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012489
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012490 bp->dev = dev;
12491 bp->pdev = pdev;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012492
12493 rc = pci_enable_device(pdev);
12494 if (rc) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000012495 dev_err(&bp->pdev->dev,
12496 "Cannot enable PCI device, aborting\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012497 goto err_out;
12498 }
12499
12500 if (!(pci_resource_flags(pdev, 0) & IORESOURCE_MEM)) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000012501 dev_err(&bp->pdev->dev,
12502 "Cannot find PCI device base address, aborting\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012503 rc = -ENODEV;
12504 goto err_out_disable;
12505 }
12506
Ariel Elior1ab44342013-01-01 05:22:23 +000012507 if (IS_PF(bp) && !(pci_resource_flags(pdev, 2) & IORESOURCE_MEM)) {
12508 dev_err(&bp->pdev->dev, "Cannot find second PCI device base address, aborting\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012509 rc = -ENODEV;
12510 goto err_out_disable;
12511 }
12512
Yaniv Rosner092a5fc2012-12-02 23:56:49 +000012513 pci_read_config_dword(pdev, PCICFG_REVISION_ID_OFFSET, &pci_cfg_dword);
12514 if ((pci_cfg_dword & PCICFG_REVESION_ID_MASK) ==
12515 PCICFG_REVESION_ID_ERROR_VAL) {
12516 pr_err("PCI device error, probably due to fan failure, aborting\n");
12517 rc = -ENODEV;
12518 goto err_out_disable;
12519 }
12520
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012521 if (atomic_read(&pdev->enable_cnt) == 1) {
12522 rc = pci_request_regions(pdev, DRV_MODULE_NAME);
12523 if (rc) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000012524 dev_err(&bp->pdev->dev,
12525 "Cannot obtain PCI resources, aborting\n");
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012526 goto err_out_disable;
12527 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012528
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012529 pci_set_master(pdev);
12530 pci_save_state(pdev);
12531 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012532
Ariel Elior1ab44342013-01-01 05:22:23 +000012533 if (IS_PF(bp)) {
Jon Mason29ed74c2013-09-11 11:22:39 -070012534 if (!pdev->pm_cap) {
Ariel Elior1ab44342013-01-01 05:22:23 +000012535 dev_err(&bp->pdev->dev,
12536 "Cannot find power management capability, aborting\n");
12537 rc = -EIO;
12538 goto err_out_release;
12539 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012540 }
12541
Jon Mason77c98e62011-06-27 07:45:12 +000012542 if (!pci_is_pcie(pdev)) {
Merav Sicron51c1a582012-03-18 10:33:38 +000012543 dev_err(&bp->pdev->dev, "Not PCI Express, aborting\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012544 rc = -EIO;
12545 goto err_out_release;
12546 }
12547
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012548 rc = bnx2x_set_coherency_mask(bp);
12549 if (rc)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012550 goto err_out_release;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012551
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012552 dev->mem_start = pci_resource_start(pdev, 0);
12553 dev->base_addr = dev->mem_start;
12554 dev->mem_end = pci_resource_end(pdev, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012555
12556 dev->irq = pdev->irq;
12557
Arjan van de Ven275f1652008-10-20 21:42:39 -070012558 bp->regview = pci_ioremap_bar(pdev, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012559 if (!bp->regview) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000012560 dev_err(&bp->pdev->dev,
12561 "Cannot map register space, aborting\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012562 rc = -ENOMEM;
12563 goto err_out_release;
12564 }
12565
Ariel Eliorc22610d02012-01-26 06:01:47 +000012566 /* In E1/E1H use pci device function given by kernel.
12567 * In E2/E3 read physical function from ME register since these chips
12568 * support Physical Device Assignment where kernel BDF maybe arbitrary
12569 * (depending on hypervisor).
12570 */
Yuval Mintz2de67432013-01-23 03:21:43 +000012571 if (chip_is_e1x) {
Ariel Eliorc22610d02012-01-26 06:01:47 +000012572 bp->pf_num = PCI_FUNC(pdev->devfn);
Yuval Mintz2de67432013-01-23 03:21:43 +000012573 } else {
12574 /* chip is E2/3*/
Ariel Eliorc22610d02012-01-26 06:01:47 +000012575 pci_read_config_dword(bp->pdev,
12576 PCICFG_ME_REGISTER, &pci_cfg_dword);
12577 bp->pf_num = (u8)((pci_cfg_dword & ME_REG_ABS_PF_NUM) >>
Yuval Mintz2de67432013-01-23 03:21:43 +000012578 ME_REG_ABS_PF_NUM_SHIFT);
Ariel Eliorc22610d02012-01-26 06:01:47 +000012579 }
Merav Sicron51c1a582012-03-18 10:33:38 +000012580 BNX2X_DEV_INFO("me reg PF num: %d\n", bp->pf_num);
Ariel Eliorc22610d02012-01-26 06:01:47 +000012581
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012582 /* clean indirect addresses */
12583 pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS,
12584 PCICFG_VENDOR_ID_OFFSET);
Yuval Mintz33d8e6a2013-12-26 09:57:08 +020012585
12586 /* AER (Advanced Error reporting) configuration */
12587 rc = pci_enable_pcie_error_reporting(pdev);
12588 if (!rc)
12589 bp->flags |= AER_ENABLED;
12590 else
12591 BNX2X_DEV_INFO("Failed To configure PCIe AER [%d]\n", rc);
12592
David S. Miller8decf862011-09-22 03:23:13 -040012593 /*
12594 * Clean the following indirect addresses for all functions since it
David S. Miller823dcd22011-08-20 10:39:12 -070012595 * is not used by the driver.
12596 */
Ariel Elior1ab44342013-01-01 05:22:23 +000012597 if (IS_PF(bp)) {
12598 REG_WR(bp, PXP2_REG_PGL_ADDR_88_F0, 0);
12599 REG_WR(bp, PXP2_REG_PGL_ADDR_8C_F0, 0);
12600 REG_WR(bp, PXP2_REG_PGL_ADDR_90_F0, 0);
12601 REG_WR(bp, PXP2_REG_PGL_ADDR_94_F0, 0);
David S. Miller8decf862011-09-22 03:23:13 -040012602
Ariel Elior1ab44342013-01-01 05:22:23 +000012603 if (chip_is_e1x) {
12604 REG_WR(bp, PXP2_REG_PGL_ADDR_88_F1, 0);
12605 REG_WR(bp, PXP2_REG_PGL_ADDR_8C_F1, 0);
12606 REG_WR(bp, PXP2_REG_PGL_ADDR_90_F1, 0);
12607 REG_WR(bp, PXP2_REG_PGL_ADDR_94_F1, 0);
12608 }
12609
12610 /* Enable internal target-read (in case we are probed after PF
12611 * FLR). Must be done prior to any BAR read access. Only for
12612 * 57712 and up
12613 */
12614 if (!chip_is_e1x)
12615 REG_WR(bp,
12616 PGLUE_B_REG_INTERNAL_PFID_ENABLE_TARGET_READ, 1);
David S. Miller8decf862011-09-22 03:23:13 -040012617 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012618
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012619 dev->watchdog_timeo = TX_TIMEOUT;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012620
Stephen Hemmingerc64213c2008-11-21 17:36:04 -080012621 dev->netdev_ops = &bnx2x_netdev_ops;
Ariel Elior005a07ba2013-03-11 05:17:42 +000012622 bnx2x_set_ethtool_ops(bp, dev);
Michał Mirosław66371c42011-04-12 09:38:23 +000012623
Jiri Pirko01789342011-08-16 06:29:00 +000012624 dev->priv_flags |= IFF_UNICAST_FLT;
12625
Michał Mirosław66371c42011-04-12 09:38:23 +000012626 dev->hw_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM |
Dmitry Kravkov621b4d62012-02-20 09:59:08 +000012627 NETIF_F_TSO | NETIF_F_TSO_ECN | NETIF_F_TSO6 |
12628 NETIF_F_RXCSUM | NETIF_F_LRO | NETIF_F_GRO |
Patrick McHardyf6469682013-04-19 02:04:27 +000012629 NETIF_F_RXHASH | NETIF_F_HW_VLAN_CTAG_TX;
Dmitry Kravkova848ade2013-03-18 06:51:03 +000012630 if (!CHIP_IS_E1x(bp)) {
Eric Dumazet117401e2013-10-19 11:42:58 -070012631 dev->hw_features |= NETIF_F_GSO_GRE | NETIF_F_GSO_UDP_TUNNEL |
Eric Dumazet2e3bd6a2013-10-20 20:47:31 -070012632 NETIF_F_GSO_IPIP | NETIF_F_GSO_SIT;
Dmitry Kravkova848ade2013-03-18 06:51:03 +000012633 dev->hw_enc_features =
12634 NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM | NETIF_F_SG |
12635 NETIF_F_TSO | NETIF_F_TSO_ECN | NETIF_F_TSO6 |
Eric Dumazet117401e2013-10-19 11:42:58 -070012636 NETIF_F_GSO_IPIP |
Eric Dumazet2e3bd6a2013-10-20 20:47:31 -070012637 NETIF_F_GSO_SIT |
Dmitry Kravkov65bc0cf2013-04-28 08:16:02 +000012638 NETIF_F_GSO_GRE | NETIF_F_GSO_UDP_TUNNEL;
Dmitry Kravkova848ade2013-03-18 06:51:03 +000012639 }
Michał Mirosław66371c42011-04-12 09:38:23 +000012640
12641 dev->vlan_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM |
12642 NETIF_F_TSO | NETIF_F_TSO_ECN | NETIF_F_TSO6 | NETIF_F_HIGHDMA;
12643
Patrick McHardyf6469682013-04-19 02:04:27 +000012644 dev->features |= dev->hw_features | NETIF_F_HW_VLAN_CTAG_RX;
Merav Sicronedd31472013-10-20 16:51:34 +020012645 dev->features |= NETIF_F_HIGHDMA;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012646
Mahesh Bandewar538dd2e2011-05-13 15:08:49 +000012647 /* Add Loopback capability to the device */
12648 dev->hw_features |= NETIF_F_LOOPBACK;
12649
Shmulik Ravid98507672011-02-28 12:19:55 -080012650#ifdef BCM_DCBNL
Shmulik Ravid785b9b12010-12-30 06:27:03 +000012651 dev->dcbnl_ops = &bnx2x_dcbnl_ops;
12652#endif
12653
Eilon Greenstein01cd4522009-08-12 08:23:08 +000012654 /* get_port_hwinfo() will set prtad and mmds properly */
12655 bp->mdio.prtad = MDIO_PRTAD_NONE;
12656 bp->mdio.mmds = 0;
12657 bp->mdio.mode_support = MDIO_SUPPORTS_C45 | MDIO_EMULATE_C22;
12658 bp->mdio.dev = dev;
12659 bp->mdio.mdio_read = bnx2x_mdio_read;
12660 bp->mdio.mdio_write = bnx2x_mdio_write;
12661
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012662 return 0;
12663
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012664err_out_release:
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012665 if (atomic_read(&pdev->enable_cnt) == 1)
12666 pci_release_regions(pdev);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012667
12668err_out_disable:
12669 pci_disable_device(pdev);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012670
12671err_out:
12672 return rc;
12673}
12674
Dmitry Kravkov6891dd22010-08-03 21:49:40 +000012675static int bnx2x_check_firmware(struct bnx2x *bp)
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012676{
Eilon Greenstein37f9ce62009-08-12 08:23:34 +000012677 const struct firmware *firmware = bp->firmware;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012678 struct bnx2x_fw_file_hdr *fw_hdr;
12679 struct bnx2x_fw_file_section *sections;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012680 u32 offset, len, num_ops;
Yuval Mintz86564c32013-01-23 03:21:50 +000012681 __be16 *ops_offsets;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012682 int i;
Eilon Greenstein37f9ce62009-08-12 08:23:34 +000012683 const u8 *fw_ver;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012684
Merav Sicron51c1a582012-03-18 10:33:38 +000012685 if (firmware->size < sizeof(struct bnx2x_fw_file_hdr)) {
12686 BNX2X_ERR("Wrong FW size\n");
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012687 return -EINVAL;
Merav Sicron51c1a582012-03-18 10:33:38 +000012688 }
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012689
12690 fw_hdr = (struct bnx2x_fw_file_hdr *)firmware->data;
12691 sections = (struct bnx2x_fw_file_section *)fw_hdr;
12692
12693 /* Make sure none of the offsets and sizes make us read beyond
12694 * the end of the firmware data */
12695 for (i = 0; i < sizeof(*fw_hdr) / sizeof(*sections); i++) {
12696 offset = be32_to_cpu(sections[i].offset);
12697 len = be32_to_cpu(sections[i].len);
12698 if (offset + len > firmware->size) {
Merav Sicron51c1a582012-03-18 10:33:38 +000012699 BNX2X_ERR("Section %d length is out of bounds\n", i);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012700 return -EINVAL;
12701 }
12702 }
12703
12704 /* Likewise for the init_ops offsets */
12705 offset = be32_to_cpu(fw_hdr->init_ops_offsets.offset);
Yuval Mintz86564c32013-01-23 03:21:50 +000012706 ops_offsets = (__force __be16 *)(firmware->data + offset);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012707 num_ops = be32_to_cpu(fw_hdr->init_ops.len) / sizeof(struct raw_op);
12708
12709 for (i = 0; i < be32_to_cpu(fw_hdr->init_ops_offsets.len) / 2; i++) {
12710 if (be16_to_cpu(ops_offsets[i]) > num_ops) {
Merav Sicron51c1a582012-03-18 10:33:38 +000012711 BNX2X_ERR("Section offset %d is out of bounds\n", i);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012712 return -EINVAL;
12713 }
12714 }
12715
12716 /* Check FW version */
12717 offset = be32_to_cpu(fw_hdr->fw_version.offset);
12718 fw_ver = firmware->data + offset;
12719 if ((fw_ver[0] != BCM_5710_FW_MAJOR_VERSION) ||
12720 (fw_ver[1] != BCM_5710_FW_MINOR_VERSION) ||
12721 (fw_ver[2] != BCM_5710_FW_REVISION_VERSION) ||
12722 (fw_ver[3] != BCM_5710_FW_ENGINEERING_VERSION)) {
Merav Sicron51c1a582012-03-18 10:33:38 +000012723 BNX2X_ERR("Bad FW version:%d.%d.%d.%d. Should be %d.%d.%d.%d\n",
12724 fw_ver[0], fw_ver[1], fw_ver[2], fw_ver[3],
12725 BCM_5710_FW_MAJOR_VERSION,
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012726 BCM_5710_FW_MINOR_VERSION,
12727 BCM_5710_FW_REVISION_VERSION,
12728 BCM_5710_FW_ENGINEERING_VERSION);
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000012729 return -EINVAL;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012730 }
12731
12732 return 0;
12733}
12734
Eric Dumazet1191cb82012-04-27 21:39:21 +000012735static void be32_to_cpu_n(const u8 *_source, u8 *_target, u32 n)
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012736{
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000012737 const __be32 *source = (const __be32 *)_source;
12738 u32 *target = (u32 *)_target;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012739 u32 i;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012740
12741 for (i = 0; i < n/4; i++)
12742 target[i] = be32_to_cpu(source[i]);
12743}
12744
12745/*
12746 Ops array is stored in the following format:
12747 {op(8bit), offset(24bit, big endian), data(32bit, big endian)}
12748 */
Eric Dumazet1191cb82012-04-27 21:39:21 +000012749static void bnx2x_prep_ops(const u8 *_source, u8 *_target, u32 n)
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012750{
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000012751 const __be32 *source = (const __be32 *)_source;
12752 struct raw_op *target = (struct raw_op *)_target;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012753 u32 i, j, tmp;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012754
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000012755 for (i = 0, j = 0; i < n/8; i++, j += 2) {
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012756 tmp = be32_to_cpu(source[j]);
12757 target[i].op = (tmp >> 24) & 0xff;
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000012758 target[i].offset = tmp & 0xffffff;
12759 target[i].raw_data = be32_to_cpu(source[j + 1]);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012760 }
12761}
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000012762
Ben Hutchings1aa8b472012-07-10 10:56:59 +000012763/* IRO array is stored in the following format:
Dmitry Kravkov523224a2010-10-06 03:23:26 +000012764 * {base(24bit), m1(16bit), m2(16bit), m3(16bit), size(16bit) }
12765 */
Eric Dumazet1191cb82012-04-27 21:39:21 +000012766static void bnx2x_prep_iro(const u8 *_source, u8 *_target, u32 n)
Dmitry Kravkov523224a2010-10-06 03:23:26 +000012767{
12768 const __be32 *source = (const __be32 *)_source;
12769 struct iro *target = (struct iro *)_target;
12770 u32 i, j, tmp;
12771
12772 for (i = 0, j = 0; i < n/sizeof(struct iro); i++) {
12773 target[i].base = be32_to_cpu(source[j]);
12774 j++;
12775 tmp = be32_to_cpu(source[j]);
12776 target[i].m1 = (tmp >> 16) & 0xffff;
12777 target[i].m2 = tmp & 0xffff;
12778 j++;
12779 tmp = be32_to_cpu(source[j]);
12780 target[i].m3 = (tmp >> 16) & 0xffff;
12781 target[i].size = tmp & 0xffff;
12782 j++;
12783 }
12784}
12785
Eric Dumazet1191cb82012-04-27 21:39:21 +000012786static void be16_to_cpu_n(const u8 *_source, u8 *_target, u32 n)
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012787{
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000012788 const __be16 *source = (const __be16 *)_source;
12789 u16 *target = (u16 *)_target;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012790 u32 i;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012791
12792 for (i = 0; i < n/2; i++)
12793 target[i] = be16_to_cpu(source[i]);
12794}
12795
Joe Perches7995c642010-02-17 15:01:52 +000012796#define BNX2X_ALLOC_AND_SET(arr, lbl, func) \
12797do { \
12798 u32 len = be32_to_cpu(fw_hdr->arr.len); \
12799 bp->arr = kmalloc(len, GFP_KERNEL); \
Joe Perchese404dec2012-01-29 12:56:23 +000012800 if (!bp->arr) \
Joe Perches7995c642010-02-17 15:01:52 +000012801 goto lbl; \
Joe Perches7995c642010-02-17 15:01:52 +000012802 func(bp->firmware->data + be32_to_cpu(fw_hdr->arr.offset), \
12803 (u8 *)bp->arr, len); \
12804} while (0)
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012805
Yuval Mintz3b603062012-03-18 10:33:39 +000012806static int bnx2x_init_firmware(struct bnx2x *bp)
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012807{
Michal Schmidtc0ea4522012-03-15 14:08:29 +000012808 const char *fw_file_name;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012809 struct bnx2x_fw_file_hdr *fw_hdr;
Ben Hutchings45229b42009-11-07 11:53:39 +000012810 int rc;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012811
Michal Schmidtc0ea4522012-03-15 14:08:29 +000012812 if (bp->firmware)
12813 return 0;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012814
Michal Schmidtc0ea4522012-03-15 14:08:29 +000012815 if (CHIP_IS_E1(bp))
12816 fw_file_name = FW_FILE_NAME_E1;
12817 else if (CHIP_IS_E1H(bp))
12818 fw_file_name = FW_FILE_NAME_E1H;
12819 else if (!CHIP_IS_E1x(bp))
12820 fw_file_name = FW_FILE_NAME_E2;
12821 else {
12822 BNX2X_ERR("Unsupported chip revision\n");
12823 return -EINVAL;
12824 }
12825 BNX2X_DEV_INFO("Loading %s\n", fw_file_name);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012826
Michal Schmidtc0ea4522012-03-15 14:08:29 +000012827 rc = request_firmware(&bp->firmware, fw_file_name, &bp->pdev->dev);
12828 if (rc) {
12829 BNX2X_ERR("Can't load firmware file %s\n",
12830 fw_file_name);
12831 goto request_firmware_exit;
12832 }
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012833
Michal Schmidtc0ea4522012-03-15 14:08:29 +000012834 rc = bnx2x_check_firmware(bp);
12835 if (rc) {
12836 BNX2X_ERR("Corrupt firmware file %s\n", fw_file_name);
12837 goto request_firmware_exit;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012838 }
12839
12840 fw_hdr = (struct bnx2x_fw_file_hdr *)bp->firmware->data;
12841
12842 /* Initialize the pointers to the init arrays */
12843 /* Blob */
12844 BNX2X_ALLOC_AND_SET(init_data, request_firmware_exit, be32_to_cpu_n);
12845
12846 /* Opcodes */
12847 BNX2X_ALLOC_AND_SET(init_ops, init_ops_alloc_err, bnx2x_prep_ops);
12848
12849 /* Offsets */
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000012850 BNX2X_ALLOC_AND_SET(init_ops_offsets, init_offsets_alloc_err,
12851 be16_to_cpu_n);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012852
12853 /* STORMs firmware */
Eilon Greenstein573f2032009-08-12 08:24:14 +000012854 INIT_TSEM_INT_TABLE_DATA(bp) = bp->firmware->data +
12855 be32_to_cpu(fw_hdr->tsem_int_table_data.offset);
12856 INIT_TSEM_PRAM_DATA(bp) = bp->firmware->data +
12857 be32_to_cpu(fw_hdr->tsem_pram_data.offset);
12858 INIT_USEM_INT_TABLE_DATA(bp) = bp->firmware->data +
12859 be32_to_cpu(fw_hdr->usem_int_table_data.offset);
12860 INIT_USEM_PRAM_DATA(bp) = bp->firmware->data +
12861 be32_to_cpu(fw_hdr->usem_pram_data.offset);
12862 INIT_XSEM_INT_TABLE_DATA(bp) = bp->firmware->data +
12863 be32_to_cpu(fw_hdr->xsem_int_table_data.offset);
12864 INIT_XSEM_PRAM_DATA(bp) = bp->firmware->data +
12865 be32_to_cpu(fw_hdr->xsem_pram_data.offset);
12866 INIT_CSEM_INT_TABLE_DATA(bp) = bp->firmware->data +
12867 be32_to_cpu(fw_hdr->csem_int_table_data.offset);
12868 INIT_CSEM_PRAM_DATA(bp) = bp->firmware->data +
12869 be32_to_cpu(fw_hdr->csem_pram_data.offset);
Dmitry Kravkov523224a2010-10-06 03:23:26 +000012870 /* IRO */
12871 BNX2X_ALLOC_AND_SET(iro_arr, iro_alloc_err, bnx2x_prep_iro);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012872
12873 return 0;
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000012874
Dmitry Kravkov523224a2010-10-06 03:23:26 +000012875iro_alloc_err:
12876 kfree(bp->init_ops_offsets);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012877init_offsets_alloc_err:
12878 kfree(bp->init_ops);
12879init_ops_alloc_err:
12880 kfree(bp->init_data);
12881request_firmware_exit:
12882 release_firmware(bp->firmware);
Michal Schmidt127d0a12012-03-15 14:08:28 +000012883 bp->firmware = NULL;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012884
12885 return rc;
12886}
12887
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012888static void bnx2x_release_firmware(struct bnx2x *bp)
12889{
12890 kfree(bp->init_ops_offsets);
12891 kfree(bp->init_ops);
12892 kfree(bp->init_data);
12893 release_firmware(bp->firmware);
Dmitry Kravkoveb2afd42011-11-15 12:07:33 +000012894 bp->firmware = NULL;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012895}
12896
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012897static struct bnx2x_func_sp_drv_ops bnx2x_func_sp_drv = {
12898 .init_hw_cmn_chip = bnx2x_init_hw_common_chip,
12899 .init_hw_cmn = bnx2x_init_hw_common,
12900 .init_hw_port = bnx2x_init_hw_port,
12901 .init_hw_func = bnx2x_init_hw_func,
12902
12903 .reset_hw_cmn = bnx2x_reset_common,
12904 .reset_hw_port = bnx2x_reset_port,
12905 .reset_hw_func = bnx2x_reset_func,
12906
12907 .gunzip_init = bnx2x_gunzip_init,
12908 .gunzip_end = bnx2x_gunzip_end,
12909
12910 .init_fw = bnx2x_init_firmware,
12911 .release_fw = bnx2x_release_firmware,
12912};
12913
12914void bnx2x__init_func_obj(struct bnx2x *bp)
12915{
12916 /* Prepare DMAE related driver resources */
12917 bnx2x_setup_dmae(bp);
12918
12919 bnx2x_init_func_obj(bp, &bp->func_obj,
12920 bnx2x_sp(bp, func_rdata),
12921 bnx2x_sp_mapping(bp, func_rdata),
Barak Witkowskia3348722012-04-23 03:04:46 +000012922 bnx2x_sp(bp, func_afex_rdata),
12923 bnx2x_sp_mapping(bp, func_afex_rdata),
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012924 &bnx2x_func_sp_drv);
12925}
12926
12927/* must be called after sriov-enable */
Eric Dumazet1191cb82012-04-27 21:39:21 +000012928static int bnx2x_set_qm_cid_count(struct bnx2x *bp)
Dmitry Kravkov523224a2010-10-06 03:23:26 +000012929{
Merav Sicron37ae41a2012-06-19 07:48:27 +000012930 int cid_count = BNX2X_L2_MAX_CID(bp);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012931
Ariel Elior290ca2b2013-01-01 05:22:31 +000012932 if (IS_SRIOV(bp))
12933 cid_count += BNX2X_VF_CIDS;
12934
Merav Sicron55c11942012-11-07 00:45:48 +000012935 if (CNIC_SUPPORT(bp))
12936 cid_count += CNIC_CID_MAX;
Ariel Elior290ca2b2013-01-01 05:22:31 +000012937
Dmitry Kravkov523224a2010-10-06 03:23:26 +000012938 return roundup(cid_count, QM_CID_ROUND);
12939}
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000012940
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012941/**
Ariel Elior6383c0b2011-07-14 08:31:57 +000012942 * bnx2x_get_num_none_def_sbs - return the number of none default SBs
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012943 *
12944 * @dev: pci device
12945 *
12946 */
Ariel Elior60cad4e2013-09-04 14:09:22 +030012947static int bnx2x_get_num_non_def_sbs(struct pci_dev *pdev, int cnic_cnt)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012948{
Yijing Wangae2104b2013-08-08 21:02:36 +080012949 int index;
Ariel Elior1ab44342013-01-01 05:22:23 +000012950 u16 control = 0;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012951
Ariel Elior6383c0b2011-07-14 08:31:57 +000012952 /*
12953 * If MSI-X is not supported - return number of SBs needed to support
12954 * one fast path queue: one FP queue + SB for CNIC
12955 */
Yijing Wangae2104b2013-08-08 21:02:36 +080012956 if (!pdev->msix_cap) {
Ariel Elior1ab44342013-01-01 05:22:23 +000012957 dev_info(&pdev->dev, "no msix capability found\n");
Merav Sicron55c11942012-11-07 00:45:48 +000012958 return 1 + cnic_cnt;
Ariel Elior1ab44342013-01-01 05:22:23 +000012959 }
12960 dev_info(&pdev->dev, "msix capability found\n");
Ariel Elior6383c0b2011-07-14 08:31:57 +000012961
12962 /*
12963 * The value in the PCI configuration space is the index of the last
12964 * entry, namely one less than the actual size of the table, which is
12965 * exactly what we want to return from this function: number of all SBs
12966 * without the default SB.
Ariel Elior1ab44342013-01-01 05:22:23 +000012967 * For VFs there is no default SB, then we return (index+1).
Ariel Elior6383c0b2011-07-14 08:31:57 +000012968 */
Yijing Wang73413ff2014-06-25 12:22:56 +080012969 pci_read_config_word(pdev, pdev->msix_cap + PCI_MSIX_FLAGS, &control);
Ariel Elior1ab44342013-01-01 05:22:23 +000012970
12971 index = control & PCI_MSIX_FLAGS_QSIZE;
12972
Ariel Elior60cad4e2013-09-04 14:09:22 +030012973 return index;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012974}
12975
Ariel Elior1ab44342013-01-01 05:22:23 +000012976static int set_max_cos_est(int chip_id)
12977{
12978 switch (chip_id) {
12979 case BCM57710:
12980 case BCM57711:
12981 case BCM57711E:
12982 return BNX2X_MULTI_TX_COS_E1X;
12983 case BCM57712:
12984 case BCM57712_MF:
Ariel Elior1ab44342013-01-01 05:22:23 +000012985 return BNX2X_MULTI_TX_COS_E2_E3A0;
12986 case BCM57800:
12987 case BCM57800_MF:
Ariel Elior1ab44342013-01-01 05:22:23 +000012988 case BCM57810:
12989 case BCM57810_MF:
12990 case BCM57840_4_10:
12991 case BCM57840_2_20:
12992 case BCM57840_O:
12993 case BCM57840_MFO:
Ariel Elior1ab44342013-01-01 05:22:23 +000012994 case BCM57840_MF:
Ariel Elior1ab44342013-01-01 05:22:23 +000012995 case BCM57811:
12996 case BCM57811_MF:
Ariel Elior1ab44342013-01-01 05:22:23 +000012997 return BNX2X_MULTI_TX_COS_E3B0;
Yuval Mintzb1239722013-10-20 16:51:26 +020012998 case BCM57712_VF:
12999 case BCM57800_VF:
13000 case BCM57810_VF:
13001 case BCM57840_VF:
13002 case BCM57811_VF:
Ariel Elior1ab44342013-01-01 05:22:23 +000013003 return 1;
13004 default:
13005 pr_err("Unknown board_type (%d), aborting\n", chip_id);
13006 return -ENODEV;
13007 }
13008}
Michael Chan4bd9b0ff2012-12-06 10:33:12 +000013009
Ariel Elior1ab44342013-01-01 05:22:23 +000013010static int set_is_vf(int chip_id)
13011{
13012 switch (chip_id) {
13013 case BCM57712_VF:
13014 case BCM57800_VF:
13015 case BCM57810_VF:
13016 case BCM57840_VF:
13017 case BCM57811_VF:
13018 return true;
13019 default:
13020 return false;
13021 }
13022}
13023
Michal Kalderoneeed0182014-08-17 16:47:44 +030013024/* nig_tsgen registers relative address */
13025#define tsgen_ctrl 0x0
13026#define tsgen_freecount 0x10
13027#define tsgen_synctime_t0 0x20
13028#define tsgen_offset_t0 0x28
13029#define tsgen_drift_t0 0x30
13030#define tsgen_synctime_t1 0x58
13031#define tsgen_offset_t1 0x60
13032#define tsgen_drift_t1 0x68
13033
13034/* FW workaround for setting drift */
13035static int bnx2x_send_update_drift_ramrod(struct bnx2x *bp, int drift_dir,
13036 int best_val, int best_period)
13037{
13038 struct bnx2x_func_state_params func_params = {NULL};
13039 struct bnx2x_func_set_timesync_params *set_timesync_params =
13040 &func_params.params.set_timesync;
13041
13042 /* Prepare parameters for function state transitions */
13043 __set_bit(RAMROD_COMP_WAIT, &func_params.ramrod_flags);
13044 __set_bit(RAMROD_RETRY, &func_params.ramrod_flags);
13045
13046 func_params.f_obj = &bp->func_obj;
13047 func_params.cmd = BNX2X_F_CMD_SET_TIMESYNC;
13048
13049 /* Function parameters */
13050 set_timesync_params->drift_adjust_cmd = TS_DRIFT_ADJUST_SET;
13051 set_timesync_params->offset_cmd = TS_OFFSET_KEEP;
13052 set_timesync_params->add_sub_drift_adjust_value =
13053 drift_dir ? TS_ADD_VALUE : TS_SUB_VALUE;
13054 set_timesync_params->drift_adjust_value = best_val;
13055 set_timesync_params->drift_adjust_period = best_period;
13056
13057 return bnx2x_func_state_change(bp, &func_params);
13058}
13059
13060static int bnx2x_ptp_adjfreq(struct ptp_clock_info *ptp, s32 ppb)
13061{
13062 struct bnx2x *bp = container_of(ptp, struct bnx2x, ptp_clock_info);
13063 int rc;
13064 int drift_dir = 1;
13065 int val, period, period1, period2, dif, dif1, dif2;
13066 int best_dif = BNX2X_MAX_PHC_DRIFT, best_period = 0, best_val = 0;
13067
13068 DP(BNX2X_MSG_PTP, "PTP adjfreq called, ppb = %d\n", ppb);
13069
13070 if (!netif_running(bp->dev)) {
13071 DP(BNX2X_MSG_PTP,
13072 "PTP adjfreq called while the interface is down\n");
13073 return -EFAULT;
13074 }
13075
13076 if (ppb < 0) {
13077 ppb = -ppb;
13078 drift_dir = 0;
13079 }
13080
13081 if (ppb == 0) {
13082 best_val = 1;
13083 best_period = 0x1FFFFFF;
13084 } else if (ppb >= BNX2X_MAX_PHC_DRIFT) {
13085 best_val = 31;
13086 best_period = 1;
13087 } else {
13088 /* Changed not to allow val = 8, 16, 24 as these values
13089 * are not supported in workaround.
13090 */
13091 for (val = 0; val <= 31; val++) {
13092 if ((val & 0x7) == 0)
13093 continue;
13094 period1 = val * 1000000 / ppb;
13095 period2 = period1 + 1;
13096 if (period1 != 0)
13097 dif1 = ppb - (val * 1000000 / period1);
13098 else
13099 dif1 = BNX2X_MAX_PHC_DRIFT;
13100 if (dif1 < 0)
13101 dif1 = -dif1;
13102 dif2 = ppb - (val * 1000000 / period2);
13103 if (dif2 < 0)
13104 dif2 = -dif2;
13105 dif = (dif1 < dif2) ? dif1 : dif2;
13106 period = (dif1 < dif2) ? period1 : period2;
13107 if (dif < best_dif) {
13108 best_dif = dif;
13109 best_val = val;
13110 best_period = period;
13111 }
13112 }
13113 }
13114
13115 rc = bnx2x_send_update_drift_ramrod(bp, drift_dir, best_val,
13116 best_period);
13117 if (rc) {
13118 BNX2X_ERR("Failed to set drift\n");
13119 return -EFAULT;
13120 }
13121
13122 DP(BNX2X_MSG_PTP, "Configrued val = %d, period = %d\n", best_val,
13123 best_period);
13124
13125 return 0;
13126}
13127
13128static int bnx2x_ptp_adjtime(struct ptp_clock_info *ptp, s64 delta)
13129{
13130 struct bnx2x *bp = container_of(ptp, struct bnx2x, ptp_clock_info);
13131 u64 now;
13132
13133 DP(BNX2X_MSG_PTP, "PTP adjtime called, delta = %llx\n", delta);
13134
13135 now = timecounter_read(&bp->timecounter);
13136 now += delta;
13137 /* Re-init the timecounter */
13138 timecounter_init(&bp->timecounter, &bp->cyclecounter, now);
13139
13140 return 0;
13141}
13142
13143static int bnx2x_ptp_gettime(struct ptp_clock_info *ptp, struct timespec *ts)
13144{
13145 struct bnx2x *bp = container_of(ptp, struct bnx2x, ptp_clock_info);
13146 u64 ns;
13147 u32 remainder;
13148
13149 ns = timecounter_read(&bp->timecounter);
13150
13151 DP(BNX2X_MSG_PTP, "PTP gettime called, ns = %llu\n", ns);
13152
13153 ts->tv_sec = div_u64_rem(ns, 1000000000ULL, &remainder);
13154 ts->tv_nsec = remainder;
13155
13156 return 0;
13157}
13158
13159static int bnx2x_ptp_settime(struct ptp_clock_info *ptp,
13160 const struct timespec *ts)
13161{
13162 struct bnx2x *bp = container_of(ptp, struct bnx2x, ptp_clock_info);
13163 u64 ns;
13164
13165 ns = ts->tv_sec * 1000000000ULL;
13166 ns += ts->tv_nsec;
13167
13168 DP(BNX2X_MSG_PTP, "PTP settime called, ns = %llu\n", ns);
13169
13170 /* Re-init the timecounter */
13171 timecounter_init(&bp->timecounter, &bp->cyclecounter, ns);
13172
13173 return 0;
13174}
13175
13176/* Enable (or disable) ancillary features of the phc subsystem */
13177static int bnx2x_ptp_enable(struct ptp_clock_info *ptp,
13178 struct ptp_clock_request *rq, int on)
13179{
13180 struct bnx2x *bp = container_of(ptp, struct bnx2x, ptp_clock_info);
13181
13182 BNX2X_ERR("PHC ancillary features are not supported\n");
13183 return -ENOTSUPP;
13184}
13185
13186void bnx2x_register_phc(struct bnx2x *bp)
13187{
13188 /* Fill the ptp_clock_info struct and register PTP clock*/
13189 bp->ptp_clock_info.owner = THIS_MODULE;
13190 snprintf(bp->ptp_clock_info.name, 16, "%s", bp->dev->name);
13191 bp->ptp_clock_info.max_adj = BNX2X_MAX_PHC_DRIFT; /* In PPB */
13192 bp->ptp_clock_info.n_alarm = 0;
13193 bp->ptp_clock_info.n_ext_ts = 0;
13194 bp->ptp_clock_info.n_per_out = 0;
13195 bp->ptp_clock_info.pps = 0;
13196 bp->ptp_clock_info.adjfreq = bnx2x_ptp_adjfreq;
13197 bp->ptp_clock_info.adjtime = bnx2x_ptp_adjtime;
13198 bp->ptp_clock_info.gettime = bnx2x_ptp_gettime;
13199 bp->ptp_clock_info.settime = bnx2x_ptp_settime;
13200 bp->ptp_clock_info.enable = bnx2x_ptp_enable;
13201
13202 bp->ptp_clock = ptp_clock_register(&bp->ptp_clock_info, &bp->pdev->dev);
13203 if (IS_ERR(bp->ptp_clock)) {
13204 bp->ptp_clock = NULL;
13205 BNX2X_ERR("PTP clock registeration failed\n");
13206 }
13207}
13208
Ariel Elior1ab44342013-01-01 05:22:23 +000013209static int bnx2x_init_one(struct pci_dev *pdev,
13210 const struct pci_device_id *ent)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013211{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013212 struct net_device *dev = NULL;
13213 struct bnx2x *bp;
Yuval Mintzb91e1a12013-09-28 08:46:12 +030013214 enum pcie_link_width pcie_width;
13215 enum pci_bus_speed pcie_speed;
Ariel Elior6383c0b2011-07-14 08:31:57 +000013216 int rc, max_non_def_sbs;
Merav Sicron65565882012-06-19 07:48:26 +000013217 int rx_count, tx_count, rss_count, doorbell_size;
Ariel Elior1ab44342013-01-01 05:22:23 +000013218 int max_cos_est;
13219 bool is_vf;
Merav Sicron55c11942012-11-07 00:45:48 +000013220 int cnic_cnt;
Ariel Elior1ab44342013-01-01 05:22:23 +000013221
13222 /* An estimated maximum supported CoS number according to the chip
Ariel Elior6383c0b2011-07-14 08:31:57 +000013223 * version.
13224 * We will try to roughly estimate the maximum number of CoSes this chip
13225 * may support in order to minimize the memory allocated for Tx
13226 * netdev_queue's. This number will be accurately calculated during the
13227 * initialization of bp->max_cos based on the chip versions AND chip
13228 * revision in the bnx2x_init_bp().
13229 */
Ariel Elior1ab44342013-01-01 05:22:23 +000013230 max_cos_est = set_max_cos_est(ent->driver_data);
13231 if (max_cos_est < 0)
13232 return max_cos_est;
13233 is_vf = set_is_vf(ent->driver_data);
13234 cnic_cnt = is_vf ? 0 : 1;
Dmitry Kravkov523224a2010-10-06 03:23:26 +000013235
Ariel Elior60cad4e2013-09-04 14:09:22 +030013236 max_non_def_sbs = bnx2x_get_num_non_def_sbs(pdev, cnic_cnt);
13237
13238 /* add another SB for VF as it has no default SB */
13239 max_non_def_sbs += is_vf ? 1 : 0;
Ariel Elior6383c0b2011-07-14 08:31:57 +000013240
13241 /* Maximum number of RSS queues: one IGU SB goes to CNIC */
Ariel Elior60cad4e2013-09-04 14:09:22 +030013242 rss_count = max_non_def_sbs - cnic_cnt;
Ariel Elior1ab44342013-01-01 05:22:23 +000013243
13244 if (rss_count < 1)
13245 return -EINVAL;
Ariel Elior6383c0b2011-07-14 08:31:57 +000013246
13247 /* Maximum number of netdev Rx queues: RSS + FCoE L2 */
Merav Sicron55c11942012-11-07 00:45:48 +000013248 rx_count = rss_count + cnic_cnt;
Ariel Elior6383c0b2011-07-14 08:31:57 +000013249
Ariel Elior1ab44342013-01-01 05:22:23 +000013250 /* Maximum number of netdev Tx queues:
Merav Sicron37ae41a2012-06-19 07:48:27 +000013251 * Maximum TSS queues * Maximum supported number of CoS + FCoE L2
Ariel Elior6383c0b2011-07-14 08:31:57 +000013252 */
Merav Sicron55c11942012-11-07 00:45:48 +000013253 tx_count = rss_count * max_cos_est + cnic_cnt;
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000013254
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013255 /* dev zeroed in init_etherdev */
Ariel Elior6383c0b2011-07-14 08:31:57 +000013256 dev = alloc_etherdev_mqs(sizeof(*bp), tx_count, rx_count);
Joe Perches41de8d42012-01-29 13:47:52 +000013257 if (!dev)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013258 return -ENOMEM;
13259
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013260 bp = netdev_priv(dev);
Ariel Elior6383c0b2011-07-14 08:31:57 +000013261
Ariel Elior1ab44342013-01-01 05:22:23 +000013262 bp->flags = 0;
13263 if (is_vf)
13264 bp->flags |= IS_VF_FLAG;
13265
Ariel Elior6383c0b2011-07-14 08:31:57 +000013266 bp->igu_sb_cnt = max_non_def_sbs;
Ariel Elior1ab44342013-01-01 05:22:23 +000013267 bp->igu_base_addr = IS_VF(bp) ? PXP_VF_ADDR_IGU_START : BAR_IGU_INTMEM;
Joe Perches7995c642010-02-17 15:01:52 +000013268 bp->msg_enable = debug;
Merav Sicron55c11942012-11-07 00:45:48 +000013269 bp->cnic_support = cnic_cnt;
Michael Chan4bd9b0ff2012-12-06 10:33:12 +000013270 bp->cnic_probe = bnx2x_cnic_probe;
Merav Sicron55c11942012-11-07 00:45:48 +000013271
Eilon Greensteindf4770de2009-08-12 08:23:28 +000013272 pci_set_drvdata(pdev, dev);
13273
Ariel Elior1ab44342013-01-01 05:22:23 +000013274 rc = bnx2x_init_dev(bp, pdev, dev, ent->driver_data);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013275 if (rc < 0) {
13276 free_netdev(dev);
13277 return rc;
13278 }
13279
Ariel Elior1ab44342013-01-01 05:22:23 +000013280 BNX2X_DEV_INFO("This is a %s function\n",
13281 IS_PF(bp) ? "physical" : "virtual");
Merav Sicron55c11942012-11-07 00:45:48 +000013282 BNX2X_DEV_INFO("Cnic support is %s\n", CNIC_SUPPORT(bp) ? "on" : "off");
Ariel Elior1ab44342013-01-01 05:22:23 +000013283 BNX2X_DEV_INFO("Max num of status blocks %d\n", max_non_def_sbs);
Merav Sicron60aa0502012-06-19 07:48:29 +000013284 BNX2X_DEV_INFO("Allocated netdev with %d tx and %d rx queues\n",
Yuval Mintz2de67432013-01-23 03:21:43 +000013285 tx_count, rx_count);
Merav Sicron60aa0502012-06-19 07:48:29 +000013286
Eilon Greenstein34f80b02008-06-23 20:33:01 -070013287 rc = bnx2x_init_bp(bp);
Eilon Greenstein693fc0d2009-01-14 06:43:52 +000013288 if (rc)
13289 goto init_one_exit;
13290
Ariel Elior1ab44342013-01-01 05:22:23 +000013291 /* Map doorbells here as we need the real value of bp->max_cos which
13292 * is initialized in bnx2x_init_bp() to determine the number of
13293 * l2 connections.
Ariel Elior6383c0b2011-07-14 08:31:57 +000013294 */
Ariel Elior1ab44342013-01-01 05:22:23 +000013295 if (IS_VF(bp)) {
Dmitry Kravkov1d6f3cd2013-03-27 01:05:17 +000013296 bp->doorbells = bnx2x_vf_doorbells(bp);
Ariel Elior64112802013-01-07 00:50:23 +000013297 rc = bnx2x_vf_pci_alloc(bp);
13298 if (rc)
13299 goto init_one_exit;
Ariel Elior1ab44342013-01-01 05:22:23 +000013300 } else {
13301 doorbell_size = BNX2X_L2_MAX_CID(bp) * (1 << BNX2X_DB_SHIFT);
13302 if (doorbell_size > pci_resource_len(pdev, 2)) {
13303 dev_err(&bp->pdev->dev,
13304 "Cannot map doorbells, bar size too small, aborting\n");
13305 rc = -ENOMEM;
13306 goto init_one_exit;
13307 }
13308 bp->doorbells = ioremap_nocache(pci_resource_start(pdev, 2),
13309 doorbell_size);
Merav Sicron37ae41a2012-06-19 07:48:27 +000013310 }
Ariel Elior6383c0b2011-07-14 08:31:57 +000013311 if (!bp->doorbells) {
13312 dev_err(&bp->pdev->dev,
13313 "Cannot map doorbell space, aborting\n");
13314 rc = -ENOMEM;
13315 goto init_one_exit;
13316 }
13317
Ariel Eliorbe1f1ffa2013-01-01 05:22:24 +000013318 if (IS_VF(bp)) {
13319 rc = bnx2x_vfpf_acquire(bp, tx_count, rx_count);
13320 if (rc)
13321 goto init_one_exit;
13322 }
13323
Ariel Elior3c76fef2013-03-11 05:17:46 +000013324 /* Enable SRIOV if capability found in configuration space */
13325 rc = bnx2x_iov_init_one(bp, int_mode, BNX2X_MAX_NUM_OF_VFS);
Ariel Elior290ca2b2013-01-01 05:22:31 +000013326 if (rc)
13327 goto init_one_exit;
13328
Dmitry Kravkov523224a2010-10-06 03:23:26 +000013329 /* calc qm_cid_count */
Ariel Elior6383c0b2011-07-14 08:31:57 +000013330 bp->qm_cid_count = bnx2x_set_qm_cid_count(bp);
Ariel Elior1ab44342013-01-01 05:22:23 +000013331 BNX2X_DEV_INFO("qm_cid_count %d\n", bp->qm_cid_count);
Dmitry Kravkov523224a2010-10-06 03:23:26 +000013332
Merav Sicron55c11942012-11-07 00:45:48 +000013333 /* disable FCOE L2 queue for E1x*/
Dmitry Kravkov62ac0dc2011-11-13 04:34:21 +000013334 if (CHIP_IS_E1x(bp))
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +000013335 bp->flags |= NO_FCOE_FLAG;
13336
Merav Sicron0e8d2ec2012-06-19 07:48:30 +000013337 /* Set bp->num_queues for MSI-X mode*/
13338 bnx2x_set_num_queues(bp);
13339
Lucas De Marchi25985ed2011-03-30 22:57:33 -030013340 /* Configure interrupt mode: try to enable MSI-X/MSI if
Merav Sicron0e8d2ec2012-06-19 07:48:30 +000013341 * needed.
Dmitry Kravkovd6214d72010-10-06 03:32:10 +000013342 */
Ariel Elior1ab44342013-01-01 05:22:23 +000013343 rc = bnx2x_set_int_mode(bp);
13344 if (rc) {
13345 dev_err(&pdev->dev, "Cannot set interrupts\n");
13346 goto init_one_exit;
13347 }
Yuval Mintz04c46732013-01-23 03:21:46 +000013348 BNX2X_DEV_INFO("set interrupts successfully\n");
Dmitry Kravkovd6214d72010-10-06 03:32:10 +000013349
Ariel Elior1ab44342013-01-01 05:22:23 +000013350 /* register the net device */
Vladislav Zolotarovb3400072010-11-24 11:09:50 -080013351 rc = register_netdev(dev);
13352 if (rc) {
13353 dev_err(&pdev->dev, "Cannot register net device\n");
13354 goto init_one_exit;
13355 }
Ariel Elior1ab44342013-01-01 05:22:23 +000013356 BNX2X_DEV_INFO("device name after netdev register %s\n", dev->name);
Vladislav Zolotarovb3400072010-11-24 11:09:50 -080013357
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +000013358 if (!NO_FCOE(bp)) {
13359 /* Add storage MAC address */
13360 rtnl_lock();
13361 dev_addr_add(bp->dev, bp->fip_mac, NETDEV_HW_ADDR_T_SAN);
13362 rtnl_unlock();
13363 }
Yuval Mintzb91e1a12013-09-28 08:46:12 +030013364 if (pcie_get_minimum_link(bp->pdev, &pcie_speed, &pcie_width) ||
13365 pcie_speed == PCI_SPEED_UNKNOWN ||
13366 pcie_width == PCIE_LNK_WIDTH_UNKNOWN)
13367 BNX2X_DEV_INFO("Failed to determine PCI Express Bandwidth\n");
13368 else
13369 BNX2X_DEV_INFO(
13370 "%s (%c%d) PCI-E x%d %s found at mem %lx, IRQ %d, node addr %pM\n",
Dmitry Kravkovca1ee4b2013-05-27 04:08:27 +000013371 board_info[ent->driver_data].name,
13372 (CHIP_REV(bp) >> 12) + 'A', (CHIP_METAL(bp) >> 4),
13373 pcie_width,
Yuval Mintzb91e1a12013-09-28 08:46:12 +030013374 pcie_speed == PCIE_SPEED_2_5GT ? "2.5GHz" :
13375 pcie_speed == PCIE_SPEED_5_0GT ? "5.0GHz" :
13376 pcie_speed == PCIE_SPEED_8_0GT ? "8.0GHz" :
Dmitry Kravkovca1ee4b2013-05-27 04:08:27 +000013377 "Unknown",
13378 dev->base_addr, bp->pdev->irq, dev->dev_addr);
Eilon Greensteinc0162012009-03-02 08:01:05 +000013379
Michal Kalderoneeed0182014-08-17 16:47:44 +030013380 bnx2x_register_phc(bp);
13381
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013382 return 0;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070013383
13384init_one_exit:
Yuval Mintz33d8e6a2013-12-26 09:57:08 +020013385 bnx2x_disable_pcie_error_reporting(bp);
13386
Eilon Greenstein34f80b02008-06-23 20:33:01 -070013387 if (bp->regview)
13388 iounmap(bp->regview);
13389
Ariel Elior1ab44342013-01-01 05:22:23 +000013390 if (IS_PF(bp) && bp->doorbells)
Eilon Greenstein34f80b02008-06-23 20:33:01 -070013391 iounmap(bp->doorbells);
13392
13393 free_netdev(dev);
13394
13395 if (atomic_read(&pdev->enable_cnt) == 1)
13396 pci_release_regions(pdev);
13397
13398 pci_disable_device(pdev);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070013399
13400 return rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013401}
13402
Yuval Mintzb030ed22013-05-27 04:08:30 +000013403static void __bnx2x_remove(struct pci_dev *pdev,
13404 struct net_device *dev,
13405 struct bnx2x *bp,
13406 bool remove_netdev)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013407{
Michal Kalderoneeed0182014-08-17 16:47:44 +030013408 if (bp->ptp_clock) {
13409 ptp_clock_unregister(bp->ptp_clock);
13410 bp->ptp_clock = NULL;
13411 }
13412
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +000013413 /* Delete storage MAC address */
13414 if (!NO_FCOE(bp)) {
13415 rtnl_lock();
13416 dev_addr_del(bp->dev, bp->fip_mac, NETDEV_HW_ADDR_T_SAN);
13417 rtnl_unlock();
13418 }
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +000013419
Shmulik Ravid98507672011-02-28 12:19:55 -080013420#ifdef BCM_DCBNL
13421 /* Delete app tlvs from dcbnl */
13422 bnx2x_dcbnl_update_applist(bp, true);
13423#endif
13424
Barak Witkowskya6d3a5b2013-08-13 02:25:02 +030013425 if (IS_PF(bp) &&
13426 !BP_NOMCP(bp) &&
13427 (bp->flags & BC_SUPPORTS_RMMOD_CMD))
13428 bnx2x_fw_command(bp, DRV_MSG_CODE_RMMOD, 0);
13429
Yuval Mintzb030ed22013-05-27 04:08:30 +000013430 /* Close the interface - either directly or implicitly */
13431 if (remove_netdev) {
13432 unregister_netdev(dev);
13433 } else {
13434 rtnl_lock();
Yuval Mintz6ef5a922013-08-13 02:25:03 +030013435 dev_close(dev);
Yuval Mintzb030ed22013-05-27 04:08:30 +000013436 rtnl_unlock();
13437 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013438
Ariel Elior78c3bcc2013-06-20 17:39:08 +030013439 bnx2x_iov_remove_one(bp);
13440
Vladislav Zolotarov084d6cb2011-01-09 02:20:19 +000013441 /* Power on: we can't let PCI layer write to us while we are in D3 */
Ariel Elior1ab44342013-01-01 05:22:23 +000013442 if (IS_PF(bp))
13443 bnx2x_set_power_state(bp, PCI_D0);
Vladislav Zolotarov084d6cb2011-01-09 02:20:19 +000013444
Dmitry Kravkovd6214d72010-10-06 03:32:10 +000013445 /* Disable MSI/MSI-X */
13446 bnx2x_disable_msi(bp);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000013447
Vladislav Zolotarov084d6cb2011-01-09 02:20:19 +000013448 /* Power off */
Ariel Elior1ab44342013-01-01 05:22:23 +000013449 if (IS_PF(bp))
13450 bnx2x_set_power_state(bp, PCI_D3hot);
Vladislav Zolotarov084d6cb2011-01-09 02:20:19 +000013451
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000013452 /* Make sure RESET task is not scheduled before continuing */
Ariel Elior7be08a72011-07-14 08:31:19 +000013453 cancel_delayed_work_sync(&bp->sp_rtnl_task);
Ariel Elior290ca2b2013-01-01 05:22:31 +000013454
Ariel Elior4513f922013-01-01 05:22:25 +000013455 /* send message via vfpf channel to release the resources of this vf */
13456 if (IS_VF(bp))
13457 bnx2x_vfpf_release(bp);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000013458
Yuval Mintzb030ed22013-05-27 04:08:30 +000013459 /* Assumes no further PCIe PM changes will occur */
13460 if (system_state == SYSTEM_POWER_OFF) {
13461 pci_wake_from_d3(pdev, bp->wol);
13462 pci_set_power_state(pdev, PCI_D3hot);
13463 }
13464
Yuval Mintz33d8e6a2013-12-26 09:57:08 +020013465 bnx2x_disable_pcie_error_reporting(bp);
Yuval Mintzd9aee592014-01-15 12:05:30 +020013466 if (remove_netdev) {
13467 if (bp->regview)
13468 iounmap(bp->regview);
Yuval Mintz33d8e6a2013-12-26 09:57:08 +020013469
Yuval Mintzd9aee592014-01-15 12:05:30 +020013470 /* For vfs, doorbells are part of the regview and were unmapped
13471 * along with it. FW is only loaded by PF.
13472 */
13473 if (IS_PF(bp)) {
13474 if (bp->doorbells)
13475 iounmap(bp->doorbells);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013476
Yuval Mintzd9aee592014-01-15 12:05:30 +020013477 bnx2x_release_firmware(bp);
Yuval Mintze2a367f2014-04-24 19:29:52 +030013478 } else {
13479 bnx2x_vf_pci_dealloc(bp);
Yuval Mintzd9aee592014-01-15 12:05:30 +020013480 }
13481 bnx2x_free_mem_bp(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013482
Yuval Mintzb030ed22013-05-27 04:08:30 +000013483 free_netdev(dev);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070013484
Yuval Mintzd9aee592014-01-15 12:05:30 +020013485 if (atomic_read(&pdev->enable_cnt) == 1)
13486 pci_release_regions(pdev);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070013487
Yuval Mintz5f6db132014-01-27 17:11:58 +020013488 pci_disable_device(pdev);
13489 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013490}
13491
Yuval Mintzb030ed22013-05-27 04:08:30 +000013492static void bnx2x_remove_one(struct pci_dev *pdev)
13493{
13494 struct net_device *dev = pci_get_drvdata(pdev);
13495 struct bnx2x *bp;
13496
13497 if (!dev) {
13498 dev_err(&pdev->dev, "BAD net device from bnx2x_init_one\n");
13499 return;
13500 }
13501 bp = netdev_priv(dev);
13502
13503 __bnx2x_remove(pdev, dev, bp, true);
13504}
13505
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070013506static int bnx2x_eeh_nic_unload(struct bnx2x *bp)
13507{
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000013508 bp->state = BNX2X_STATE_CLOSING_WAIT4_HALT;
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070013509
13510 bp->rx_mode = BNX2X_RX_MODE_NONE;
13511
Merav Sicron55c11942012-11-07 00:45:48 +000013512 if (CNIC_LOADED(bp))
13513 bnx2x_cnic_notify(bp, CNIC_CTL_STOP_CMD);
13514
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013515 /* Stop Tx */
13516 bnx2x_tx_disable(bp);
Merav Sicron26614ba2012-08-27 03:26:19 +000013517 /* Delete all NAPI objects */
13518 bnx2x_del_all_napi(bp);
Merav Sicron55c11942012-11-07 00:45:48 +000013519 if (CNIC_LOADED(bp))
13520 bnx2x_del_all_napi_cnic(bp);
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000013521 netdev_reset_tc(bp->dev);
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070013522
13523 del_timer_sync(&bp->timer);
wenxiong@linux.vnet.ibm.com0c0e6342014-06-03 14:14:45 -050013524 cancel_delayed_work_sync(&bp->sp_task);
13525 cancel_delayed_work_sync(&bp->period_task);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013526
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000013527 spin_lock_bh(&bp->stats_lock);
13528 bp->stats_state = STATS_STATE_DISABLED;
13529 spin_unlock_bh(&bp->stats_lock);
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070013530
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000013531 bnx2x_save_statistics(bp);
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070013532
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013533 netif_carrier_off(bp->dev);
13534
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070013535 return 0;
13536}
13537
Wendy Xiong493adb12008-06-23 20:36:22 -070013538/**
13539 * bnx2x_io_error_detected - called when PCI error is detected
13540 * @pdev: Pointer to PCI device
13541 * @state: The current pci connection state
13542 *
13543 * This function is called after a PCI bus error affecting
13544 * this device has been detected.
13545 */
13546static pci_ers_result_t bnx2x_io_error_detected(struct pci_dev *pdev,
13547 pci_channel_state_t state)
13548{
13549 struct net_device *dev = pci_get_drvdata(pdev);
13550 struct bnx2x *bp = netdev_priv(dev);
13551
13552 rtnl_lock();
13553
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000013554 BNX2X_ERR("IO error detected\n");
13555
Wendy Xiong493adb12008-06-23 20:36:22 -070013556 netif_device_detach(dev);
13557
Dean Nelson07ce50e42009-07-31 09:13:25 +000013558 if (state == pci_channel_io_perm_failure) {
13559 rtnl_unlock();
13560 return PCI_ERS_RESULT_DISCONNECT;
13561 }
13562
Wendy Xiong493adb12008-06-23 20:36:22 -070013563 if (netif_running(dev))
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070013564 bnx2x_eeh_nic_unload(bp);
Wendy Xiong493adb12008-06-23 20:36:22 -070013565
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000013566 bnx2x_prev_path_mark_eeh(bp);
13567
Wendy Xiong493adb12008-06-23 20:36:22 -070013568 pci_disable_device(pdev);
13569
13570 rtnl_unlock();
13571
13572 /* Request a slot reset */
13573 return PCI_ERS_RESULT_NEED_RESET;
13574}
13575
13576/**
13577 * bnx2x_io_slot_reset - called after the PCI bus has been reset
13578 * @pdev: Pointer to PCI device
13579 *
13580 * Restart the card from scratch, as if from a cold-boot.
13581 */
13582static pci_ers_result_t bnx2x_io_slot_reset(struct pci_dev *pdev)
13583{
13584 struct net_device *dev = pci_get_drvdata(pdev);
13585 struct bnx2x *bp = netdev_priv(dev);
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000013586 int i;
Wendy Xiong493adb12008-06-23 20:36:22 -070013587
13588 rtnl_lock();
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000013589 BNX2X_ERR("IO slot reset initializing...\n");
Wendy Xiong493adb12008-06-23 20:36:22 -070013590 if (pci_enable_device(pdev)) {
13591 dev_err(&pdev->dev,
13592 "Cannot re-enable PCI device after reset\n");
13593 rtnl_unlock();
13594 return PCI_ERS_RESULT_DISCONNECT;
13595 }
13596
13597 pci_set_master(pdev);
13598 pci_restore_state(pdev);
Yuval Mintz70632d02013-04-24 01:45:02 +000013599 pci_save_state(pdev);
Wendy Xiong493adb12008-06-23 20:36:22 -070013600
13601 if (netif_running(dev))
13602 bnx2x_set_power_state(bp, PCI_D0);
13603
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000013604 if (netif_running(dev)) {
13605 BNX2X_ERR("IO slot reset --> driver unload\n");
Yuval Mintze68072e2013-05-22 21:21:51 +000013606
13607 /* MCP should have been reset; Need to wait for validity */
13608 bnx2x_init_shmem(bp);
13609
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000013610 if (IS_PF(bp) && SHMEM2_HAS(bp, drv_capabilities_flag)) {
13611 u32 v;
13612
13613 v = SHMEM2_RD(bp,
13614 drv_capabilities_flag[BP_FW_MB_IDX(bp)]);
13615 SHMEM2_WR(bp, drv_capabilities_flag[BP_FW_MB_IDX(bp)],
13616 v & ~DRV_FLAGS_CAPABILITIES_LOADED_L2);
13617 }
13618 bnx2x_drain_tx_queues(bp);
13619 bnx2x_send_unload_req(bp, UNLOAD_RECOVERY);
13620 bnx2x_netif_stop(bp, 1);
13621 bnx2x_free_irq(bp);
13622
13623 /* Report UNLOAD_DONE to MCP */
13624 bnx2x_send_unload_done(bp, true);
13625
13626 bp->sp_state = 0;
13627 bp->port.pmf = 0;
13628
13629 bnx2x_prev_unload(bp);
13630
Yuval Mintz16a5fd92013-06-02 00:06:18 +000013631 /* We should have reseted the engine, so It's fair to
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000013632 * assume the FW will no longer write to the bnx2x driver.
13633 */
13634 bnx2x_squeeze_objects(bp);
13635 bnx2x_free_skbs(bp);
13636 for_each_rx_queue(bp, i)
13637 bnx2x_free_rx_sge_range(bp, bp->fp + i, NUM_RX_SGE);
13638 bnx2x_free_fp_mem(bp);
13639 bnx2x_free_mem(bp);
13640
13641 bp->state = BNX2X_STATE_CLOSED;
13642 }
13643
Wendy Xiong493adb12008-06-23 20:36:22 -070013644 rtnl_unlock();
13645
Yuval Mintz33d8e6a2013-12-26 09:57:08 +020013646 /* If AER, perform cleanup of the PCIe registers */
13647 if (bp->flags & AER_ENABLED) {
13648 if (pci_cleanup_aer_uncorrect_error_status(pdev))
13649 BNX2X_ERR("pci_cleanup_aer_uncorrect_error_status failed\n");
13650 else
13651 DP(NETIF_MSG_HW, "pci_cleanup_aer_uncorrect_error_status succeeded\n");
13652 }
13653
Wendy Xiong493adb12008-06-23 20:36:22 -070013654 return PCI_ERS_RESULT_RECOVERED;
13655}
13656
13657/**
13658 * bnx2x_io_resume - called when traffic can start flowing again
13659 * @pdev: Pointer to PCI device
13660 *
13661 * This callback is called when the error recovery driver tells us that
13662 * its OK to resume normal operation.
13663 */
13664static void bnx2x_io_resume(struct pci_dev *pdev)
13665{
13666 struct net_device *dev = pci_get_drvdata(pdev);
13667 struct bnx2x *bp = netdev_priv(dev);
13668
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000013669 if (bp->recovery_state != BNX2X_RECOVERY_DONE) {
Merav Sicron51c1a582012-03-18 10:33:38 +000013670 netdev_err(bp->dev, "Handling parity error recovery. Try again later\n");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000013671 return;
13672 }
13673
Wendy Xiong493adb12008-06-23 20:36:22 -070013674 rtnl_lock();
13675
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000013676 bp->fw_seq = SHMEM_RD(bp, func_mb[BP_FW_MB_IDX(bp)].drv_mb_header) &
13677 DRV_MSG_SEQ_NUMBER_MASK;
13678
Wendy Xiong493adb12008-06-23 20:36:22 -070013679 if (netif_running(dev))
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070013680 bnx2x_nic_load(bp, LOAD_NORMAL);
Wendy Xiong493adb12008-06-23 20:36:22 -070013681
13682 netif_device_attach(dev);
13683
13684 rtnl_unlock();
13685}
13686
Stephen Hemminger3646f0e2012-09-07 09:33:15 -070013687static const struct pci_error_handlers bnx2x_err_handler = {
Wendy Xiong493adb12008-06-23 20:36:22 -070013688 .error_detected = bnx2x_io_error_detected,
Eilon Greenstein356e2382009-02-12 08:38:32 +000013689 .slot_reset = bnx2x_io_slot_reset,
13690 .resume = bnx2x_io_resume,
Wendy Xiong493adb12008-06-23 20:36:22 -070013691};
13692
Yuval Mintzb030ed22013-05-27 04:08:30 +000013693static void bnx2x_shutdown(struct pci_dev *pdev)
13694{
13695 struct net_device *dev = pci_get_drvdata(pdev);
13696 struct bnx2x *bp;
13697
13698 if (!dev)
13699 return;
13700
13701 bp = netdev_priv(dev);
13702 if (!bp)
13703 return;
13704
13705 rtnl_lock();
13706 netif_device_detach(dev);
13707 rtnl_unlock();
13708
13709 /* Don't remove the netdevice, as there are scenarios which will cause
13710 * the kernel to hang, e.g., when trying to remove bnx2i while the
13711 * rootfs is mounted from SAN.
13712 */
13713 __bnx2x_remove(pdev, dev, bp, false);
13714}
13715
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013716static struct pci_driver bnx2x_pci_driver = {
Wendy Xiong493adb12008-06-23 20:36:22 -070013717 .name = DRV_MODULE_NAME,
13718 .id_table = bnx2x_pci_tbl,
13719 .probe = bnx2x_init_one,
Bill Pemberton0329aba2012-12-03 09:24:24 -050013720 .remove = bnx2x_remove_one,
Wendy Xiong493adb12008-06-23 20:36:22 -070013721 .suspend = bnx2x_suspend,
13722 .resume = bnx2x_resume,
13723 .err_handler = &bnx2x_err_handler,
Ariel Elior3c76fef2013-03-11 05:17:46 +000013724#ifdef CONFIG_BNX2X_SRIOV
13725 .sriov_configure = bnx2x_sriov_configure,
13726#endif
Yuval Mintzb030ed22013-05-27 04:08:30 +000013727 .shutdown = bnx2x_shutdown,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013728};
13729
13730static int __init bnx2x_init(void)
13731{
Stanislaw Gruszkadd21ca62009-05-05 23:22:01 +000013732 int ret;
13733
Joe Perches7995c642010-02-17 15:01:52 +000013734 pr_info("%s", version);
Eilon Greenstein938cf542009-08-12 08:23:37 +000013735
Eilon Greenstein1cf167f2009-01-14 21:22:18 -080013736 bnx2x_wq = create_singlethread_workqueue("bnx2x");
13737 if (bnx2x_wq == NULL) {
Joe Perches7995c642010-02-17 15:01:52 +000013738 pr_err("Cannot create workqueue\n");
Eilon Greenstein1cf167f2009-01-14 21:22:18 -080013739 return -ENOMEM;
13740 }
Yuval Mintz370d4a22014-03-23 18:12:24 +020013741 bnx2x_iov_wq = create_singlethread_workqueue("bnx2x_iov");
13742 if (!bnx2x_iov_wq) {
13743 pr_err("Cannot create iov workqueue\n");
13744 destroy_workqueue(bnx2x_wq);
13745 return -ENOMEM;
13746 }
Eilon Greenstein1cf167f2009-01-14 21:22:18 -080013747
Stanislaw Gruszkadd21ca62009-05-05 23:22:01 +000013748 ret = pci_register_driver(&bnx2x_pci_driver);
13749 if (ret) {
Joe Perches7995c642010-02-17 15:01:52 +000013750 pr_err("Cannot register driver\n");
Stanislaw Gruszkadd21ca62009-05-05 23:22:01 +000013751 destroy_workqueue(bnx2x_wq);
Yuval Mintz370d4a22014-03-23 18:12:24 +020013752 destroy_workqueue(bnx2x_iov_wq);
Stanislaw Gruszkadd21ca62009-05-05 23:22:01 +000013753 }
13754 return ret;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013755}
13756
13757static void __exit bnx2x_cleanup(void)
13758{
Yuval Mintz452427b2012-03-26 20:47:07 +000013759 struct list_head *pos, *q;
Yuval Mintzd76a6112013-06-02 00:06:17 +000013760
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013761 pci_unregister_driver(&bnx2x_pci_driver);
Eilon Greenstein1cf167f2009-01-14 21:22:18 -080013762
13763 destroy_workqueue(bnx2x_wq);
Yuval Mintz370d4a22014-03-23 18:12:24 +020013764 destroy_workqueue(bnx2x_iov_wq);
Yuval Mintz452427b2012-03-26 20:47:07 +000013765
Yuval Mintz16a5fd92013-06-02 00:06:18 +000013766 /* Free globally allocated resources */
Yuval Mintz452427b2012-03-26 20:47:07 +000013767 list_for_each_safe(pos, q, &bnx2x_prev_list) {
13768 struct bnx2x_prev_path_list *tmp =
13769 list_entry(pos, struct bnx2x_prev_path_list, list);
13770 list_del(pos);
13771 kfree(tmp);
13772 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013773}
13774
Yaniv Rosner3deb8162011-06-14 01:34:33 +000013775void bnx2x_notify_link_changed(struct bnx2x *bp)
13776{
13777 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_12 + BP_FUNC(bp)*sizeof(u32), 1);
13778}
13779
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013780module_init(bnx2x_init);
13781module_exit(bnx2x_cleanup);
13782
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013783/**
13784 * bnx2x_set_iscsi_eth_mac_addr - set iSCSI MAC(s).
13785 *
13786 * @bp: driver handle
13787 * @set: set or clear the CAM entry
13788 *
Yuval Mintz16a5fd92013-06-02 00:06:18 +000013789 * This function will wait until the ramrod completion returns.
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013790 * Return 0 if success, -ENODEV if ramrod doesn't return.
13791 */
Eric Dumazet1191cb82012-04-27 21:39:21 +000013792static int bnx2x_set_iscsi_eth_mac_addr(struct bnx2x *bp)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013793{
13794 unsigned long ramrod_flags = 0;
13795
13796 __set_bit(RAMROD_COMP_WAIT, &ramrod_flags);
13797 return bnx2x_set_mac_one(bp, bp->cnic_eth_dev.iscsi_mac,
13798 &bp->iscsi_l2_mac_obj, true,
13799 BNX2X_ISCSI_ETH_MAC, &ramrod_flags);
13800}
Michael Chan993ac7b2009-10-10 13:46:56 +000013801
13802/* count denotes the number of new completions we have seen */
13803static void bnx2x_cnic_sp_post(struct bnx2x *bp, int count)
13804{
13805 struct eth_spe *spe;
Merav Sicrona0529972012-06-19 07:48:25 +000013806 int cxt_index, cxt_offset;
Michael Chan993ac7b2009-10-10 13:46:56 +000013807
13808#ifdef BNX2X_STOP_ON_ERROR
13809 if (unlikely(bp->panic))
13810 return;
13811#endif
13812
13813 spin_lock_bh(&bp->spq_lock);
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000013814 BUG_ON(bp->cnic_spq_pending < count);
Michael Chan993ac7b2009-10-10 13:46:56 +000013815 bp->cnic_spq_pending -= count;
13816
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000013817 for (; bp->cnic_kwq_pending; bp->cnic_kwq_pending--) {
13818 u16 type = (le16_to_cpu(bp->cnic_kwq_cons->hdr.type)
13819 & SPE_HDR_CONN_TYPE) >>
13820 SPE_HDR_CONN_TYPE_SHIFT;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013821 u8 cmd = (le32_to_cpu(bp->cnic_kwq_cons->hdr.conn_and_cmd_data)
13822 >> SPE_HDR_CMD_ID_SHIFT) & 0xff;
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000013823
13824 /* Set validation for iSCSI L2 client before sending SETUP
13825 * ramrod
13826 */
13827 if (type == ETH_CONNECTION_TYPE) {
Merav Sicrona0529972012-06-19 07:48:25 +000013828 if (cmd == RAMROD_CMD_ID_ETH_CLIENT_SETUP) {
Merav Sicron37ae41a2012-06-19 07:48:27 +000013829 cxt_index = BNX2X_ISCSI_ETH_CID(bp) /
Merav Sicrona0529972012-06-19 07:48:25 +000013830 ILT_PAGE_CIDS;
Merav Sicron37ae41a2012-06-19 07:48:27 +000013831 cxt_offset = BNX2X_ISCSI_ETH_CID(bp) -
Merav Sicrona0529972012-06-19 07:48:25 +000013832 (cxt_index * ILT_PAGE_CIDS);
13833 bnx2x_set_ctx_validation(bp,
13834 &bp->context[cxt_index].
13835 vcxt[cxt_offset].eth,
Merav Sicron37ae41a2012-06-19 07:48:27 +000013836 BNX2X_ISCSI_ETH_CID(bp));
Merav Sicrona0529972012-06-19 07:48:25 +000013837 }
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000013838 }
13839
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013840 /*
13841 * There may be not more than 8 L2, not more than 8 L5 SPEs
13842 * and in the air. We also check that number of outstanding
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080013843 * COMMON ramrods is not more than the EQ and SPQ can
13844 * accommodate.
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000013845 */
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080013846 if (type == ETH_CONNECTION_TYPE) {
13847 if (!atomic_read(&bp->cq_spq_left))
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000013848 break;
13849 else
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080013850 atomic_dec(&bp->cq_spq_left);
13851 } else if (type == NONE_CONNECTION_TYPE) {
13852 if (!atomic_read(&bp->eq_spq_left))
13853 break;
13854 else
13855 atomic_dec(&bp->eq_spq_left);
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +000013856 } else if ((type == ISCSI_CONNECTION_TYPE) ||
13857 (type == FCOE_CONNECTION_TYPE)) {
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000013858 if (bp->cnic_spq_pending >=
13859 bp->cnic_eth_dev.max_kwqe_pending)
13860 break;
13861 else
13862 bp->cnic_spq_pending++;
13863 } else {
13864 BNX2X_ERR("Unknown SPE type: %d\n", type);
13865 bnx2x_panic();
Michael Chan993ac7b2009-10-10 13:46:56 +000013866 break;
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000013867 }
Michael Chan993ac7b2009-10-10 13:46:56 +000013868
13869 spe = bnx2x_sp_get_next(bp);
13870 *spe = *bp->cnic_kwq_cons;
13871
Merav Sicron51c1a582012-03-18 10:33:38 +000013872 DP(BNX2X_MSG_SP, "pending on SPQ %d, on KWQ %d count %d\n",
Michael Chan993ac7b2009-10-10 13:46:56 +000013873 bp->cnic_spq_pending, bp->cnic_kwq_pending, count);
13874
13875 if (bp->cnic_kwq_cons == bp->cnic_kwq_last)
13876 bp->cnic_kwq_cons = bp->cnic_kwq;
13877 else
13878 bp->cnic_kwq_cons++;
13879 }
13880 bnx2x_sp_prod_update(bp);
13881 spin_unlock_bh(&bp->spq_lock);
13882}
13883
13884static int bnx2x_cnic_sp_queue(struct net_device *dev,
13885 struct kwqe_16 *kwqes[], u32 count)
13886{
13887 struct bnx2x *bp = netdev_priv(dev);
13888 int i;
13889
13890#ifdef BNX2X_STOP_ON_ERROR
Merav Sicron51c1a582012-03-18 10:33:38 +000013891 if (unlikely(bp->panic)) {
13892 BNX2X_ERR("Can't post to SP queue while panic\n");
Michael Chan993ac7b2009-10-10 13:46:56 +000013893 return -EIO;
Merav Sicron51c1a582012-03-18 10:33:38 +000013894 }
Michael Chan993ac7b2009-10-10 13:46:56 +000013895#endif
13896
Ariel Elior95c6c6162012-01-26 06:01:52 +000013897 if ((bp->recovery_state != BNX2X_RECOVERY_DONE) &&
13898 (bp->recovery_state != BNX2X_RECOVERY_NIC_LOADING)) {
Merav Sicron51c1a582012-03-18 10:33:38 +000013899 BNX2X_ERR("Handling parity error recovery. Try again later\n");
Ariel Elior95c6c6162012-01-26 06:01:52 +000013900 return -EAGAIN;
13901 }
13902
Michael Chan993ac7b2009-10-10 13:46:56 +000013903 spin_lock_bh(&bp->spq_lock);
13904
13905 for (i = 0; i < count; i++) {
13906 struct eth_spe *spe = (struct eth_spe *)kwqes[i];
13907
13908 if (bp->cnic_kwq_pending == MAX_SP_DESC_CNT)
13909 break;
13910
13911 *bp->cnic_kwq_prod = *spe;
13912
13913 bp->cnic_kwq_pending++;
13914
Merav Sicron51c1a582012-03-18 10:33:38 +000013915 DP(BNX2X_MSG_SP, "L5 SPQE %x %x %x:%x pos %d\n",
Michael Chan993ac7b2009-10-10 13:46:56 +000013916 spe->hdr.conn_and_cmd_data, spe->hdr.type,
Dmitry Kravkov523224a2010-10-06 03:23:26 +000013917 spe->data.update_data_addr.hi,
13918 spe->data.update_data_addr.lo,
Michael Chan993ac7b2009-10-10 13:46:56 +000013919 bp->cnic_kwq_pending);
13920
13921 if (bp->cnic_kwq_prod == bp->cnic_kwq_last)
13922 bp->cnic_kwq_prod = bp->cnic_kwq;
13923 else
13924 bp->cnic_kwq_prod++;
13925 }
13926
13927 spin_unlock_bh(&bp->spq_lock);
13928
13929 if (bp->cnic_spq_pending < bp->cnic_eth_dev.max_kwqe_pending)
13930 bnx2x_cnic_sp_post(bp, 0);
13931
13932 return i;
13933}
13934
13935static int bnx2x_cnic_ctl_send(struct bnx2x *bp, struct cnic_ctl_info *ctl)
13936{
13937 struct cnic_ops *c_ops;
13938 int rc = 0;
13939
13940 mutex_lock(&bp->cnic_mutex);
Eric Dumazet13707f92011-01-26 19:28:23 +000013941 c_ops = rcu_dereference_protected(bp->cnic_ops,
13942 lockdep_is_held(&bp->cnic_mutex));
Michael Chan993ac7b2009-10-10 13:46:56 +000013943 if (c_ops)
13944 rc = c_ops->cnic_ctl(bp->cnic_data, ctl);
13945 mutex_unlock(&bp->cnic_mutex);
13946
13947 return rc;
13948}
13949
13950static int bnx2x_cnic_ctl_send_bh(struct bnx2x *bp, struct cnic_ctl_info *ctl)
13951{
13952 struct cnic_ops *c_ops;
13953 int rc = 0;
13954
13955 rcu_read_lock();
13956 c_ops = rcu_dereference(bp->cnic_ops);
13957 if (c_ops)
13958 rc = c_ops->cnic_ctl(bp->cnic_data, ctl);
13959 rcu_read_unlock();
13960
13961 return rc;
13962}
13963
13964/*
13965 * for commands that have no data
13966 */
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +000013967int bnx2x_cnic_notify(struct bnx2x *bp, int cmd)
Michael Chan993ac7b2009-10-10 13:46:56 +000013968{
13969 struct cnic_ctl_info ctl = {0};
13970
13971 ctl.cmd = cmd;
13972
13973 return bnx2x_cnic_ctl_send(bp, &ctl);
13974}
13975
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013976static void bnx2x_cnic_cfc_comp(struct bnx2x *bp, int cid, u8 err)
Michael Chan993ac7b2009-10-10 13:46:56 +000013977{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013978 struct cnic_ctl_info ctl = {0};
Michael Chan993ac7b2009-10-10 13:46:56 +000013979
13980 /* first we tell CNIC and only then we count this as a completion */
13981 ctl.cmd = CNIC_CTL_COMPLETION_CMD;
13982 ctl.data.comp.cid = cid;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013983 ctl.data.comp.error = err;
Michael Chan993ac7b2009-10-10 13:46:56 +000013984
13985 bnx2x_cnic_ctl_send_bh(bp, &ctl);
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000013986 bnx2x_cnic_sp_post(bp, 0);
Michael Chan993ac7b2009-10-10 13:46:56 +000013987}
13988
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013989/* Called with netif_addr_lock_bh() taken.
13990 * Sets an rx_mode config for an iSCSI ETH client.
13991 * Doesn't block.
13992 * Completion should be checked outside.
13993 */
13994static void bnx2x_set_iscsi_eth_rx_mode(struct bnx2x *bp, bool start)
13995{
13996 unsigned long accept_flags = 0, ramrod_flags = 0;
13997 u8 cl_id = bnx2x_cnic_eth_cl_id(bp, BNX2X_ISCSI_ETH_CL_ID_IDX);
13998 int sched_state = BNX2X_FILTER_ISCSI_ETH_STOP_SCHED;
13999
14000 if (start) {
14001 /* Start accepting on iSCSI L2 ring. Accept all multicasts
14002 * because it's the only way for UIO Queue to accept
14003 * multicasts (in non-promiscuous mode only one Queue per
14004 * function will receive multicast packets (leading in our
14005 * case).
14006 */
14007 __set_bit(BNX2X_ACCEPT_UNICAST, &accept_flags);
14008 __set_bit(BNX2X_ACCEPT_ALL_MULTICAST, &accept_flags);
14009 __set_bit(BNX2X_ACCEPT_BROADCAST, &accept_flags);
14010 __set_bit(BNX2X_ACCEPT_ANY_VLAN, &accept_flags);
14011
14012 /* Clear STOP_PENDING bit if START is requested */
14013 clear_bit(BNX2X_FILTER_ISCSI_ETH_STOP_SCHED, &bp->sp_state);
14014
14015 sched_state = BNX2X_FILTER_ISCSI_ETH_START_SCHED;
14016 } else
14017 /* Clear START_PENDING bit if STOP is requested */
14018 clear_bit(BNX2X_FILTER_ISCSI_ETH_START_SCHED, &bp->sp_state);
14019
14020 if (test_bit(BNX2X_FILTER_RX_MODE_PENDING, &bp->sp_state))
14021 set_bit(sched_state, &bp->sp_state);
14022 else {
14023 __set_bit(RAMROD_RX, &ramrod_flags);
14024 bnx2x_set_q_rx_mode(bp, cl_id, 0, accept_flags, 0,
14025 ramrod_flags);
14026 }
14027}
14028
Michael Chan993ac7b2009-10-10 13:46:56 +000014029static int bnx2x_drv_ctl(struct net_device *dev, struct drv_ctl_info *ctl)
14030{
14031 struct bnx2x *bp = netdev_priv(dev);
14032 int rc = 0;
14033
14034 switch (ctl->cmd) {
14035 case DRV_CTL_CTXTBL_WR_CMD: {
14036 u32 index = ctl->data.io.offset;
14037 dma_addr_t addr = ctl->data.io.dma_addr;
14038
14039 bnx2x_ilt_wr(bp, index, addr);
14040 break;
14041 }
14042
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000014043 case DRV_CTL_RET_L5_SPQ_CREDIT_CMD: {
14044 int count = ctl->data.credit.credit_count;
Michael Chan993ac7b2009-10-10 13:46:56 +000014045
14046 bnx2x_cnic_sp_post(bp, count);
14047 break;
14048 }
14049
14050 /* rtnl_lock is held. */
14051 case DRV_CTL_START_L2_CMD: {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030014052 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
14053 unsigned long sp_bits = 0;
Michael Chan993ac7b2009-10-10 13:46:56 +000014054
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030014055 /* Configure the iSCSI classification object */
14056 bnx2x_init_mac_obj(bp, &bp->iscsi_l2_mac_obj,
14057 cp->iscsi_l2_client_id,
14058 cp->iscsi_l2_cid, BP_FUNC(bp),
14059 bnx2x_sp(bp, mac_rdata),
14060 bnx2x_sp_mapping(bp, mac_rdata),
14061 BNX2X_FILTER_MAC_PENDING,
14062 &bp->sp_state, BNX2X_OBJ_TYPE_RX,
14063 &bp->macs_pool);
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +000014064
Dmitry Kravkov523224a2010-10-06 03:23:26 +000014065 /* Set iSCSI MAC address */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030014066 rc = bnx2x_set_iscsi_eth_mac_addr(bp);
14067 if (rc)
14068 break;
Dmitry Kravkov523224a2010-10-06 03:23:26 +000014069
14070 mmiowb();
14071 barrier();
14072
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030014073 /* Start accepting on iSCSI L2 ring */
14074
14075 netif_addr_lock_bh(dev);
14076 bnx2x_set_iscsi_eth_rx_mode(bp, true);
14077 netif_addr_unlock_bh(dev);
14078
14079 /* bits to wait on */
14080 __set_bit(BNX2X_FILTER_RX_MODE_PENDING, &sp_bits);
14081 __set_bit(BNX2X_FILTER_ISCSI_ETH_START_SCHED, &sp_bits);
14082
14083 if (!bnx2x_wait_sp_comp(bp, sp_bits))
14084 BNX2X_ERR("rx_mode completion timed out!\n");
Dmitry Kravkov523224a2010-10-06 03:23:26 +000014085
Michael Chan993ac7b2009-10-10 13:46:56 +000014086 break;
14087 }
14088
14089 /* rtnl_lock is held. */
14090 case DRV_CTL_STOP_L2_CMD: {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030014091 unsigned long sp_bits = 0;
Michael Chan993ac7b2009-10-10 13:46:56 +000014092
Dmitry Kravkov523224a2010-10-06 03:23:26 +000014093 /* Stop accepting on iSCSI L2 ring */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030014094 netif_addr_lock_bh(dev);
14095 bnx2x_set_iscsi_eth_rx_mode(bp, false);
14096 netif_addr_unlock_bh(dev);
14097
14098 /* bits to wait on */
14099 __set_bit(BNX2X_FILTER_RX_MODE_PENDING, &sp_bits);
14100 __set_bit(BNX2X_FILTER_ISCSI_ETH_STOP_SCHED, &sp_bits);
14101
14102 if (!bnx2x_wait_sp_comp(bp, sp_bits))
14103 BNX2X_ERR("rx_mode completion timed out!\n");
Dmitry Kravkov523224a2010-10-06 03:23:26 +000014104
14105 mmiowb();
14106 barrier();
14107
14108 /* Unset iSCSI L2 MAC */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030014109 rc = bnx2x_del_all_macs(bp, &bp->iscsi_l2_mac_obj,
14110 BNX2X_ISCSI_ETH_MAC, true);
Michael Chan993ac7b2009-10-10 13:46:56 +000014111 break;
14112 }
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000014113 case DRV_CTL_RET_L2_SPQ_CREDIT_CMD: {
14114 int count = ctl->data.credit.credit_count;
14115
Peter Zijlstra4e857c52014-03-17 18:06:10 +010014116 smp_mb__before_atomic();
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080014117 atomic_add(count, &bp->cq_spq_left);
Peter Zijlstra4e857c52014-03-17 18:06:10 +010014118 smp_mb__after_atomic();
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000014119 break;
14120 }
Barak Witkowski1d187b32011-12-05 22:41:50 +000014121 case DRV_CTL_ULP_REGISTER_CMD: {
Barak Witkowski2e499d32012-06-26 01:31:19 +000014122 int ulp_type = ctl->data.register_data.ulp_type;
Barak Witkowski1d187b32011-12-05 22:41:50 +000014123
14124 if (CHIP_IS_E3(bp)) {
14125 int idx = BP_FW_MB_IDX(bp);
Barak Witkowski2e499d32012-06-26 01:31:19 +000014126 u32 cap = SHMEM2_RD(bp, drv_capabilities_flag[idx]);
14127 int path = BP_PATH(bp);
14128 int port = BP_PORT(bp);
14129 int i;
14130 u32 scratch_offset;
14131 u32 *host_addr;
Barak Witkowski1d187b32011-12-05 22:41:50 +000014132
Barak Witkowski2e499d32012-06-26 01:31:19 +000014133 /* first write capability to shmem2 */
Barak Witkowski1d187b32011-12-05 22:41:50 +000014134 if (ulp_type == CNIC_ULP_ISCSI)
14135 cap |= DRV_FLAGS_CAPABILITIES_LOADED_ISCSI;
14136 else if (ulp_type == CNIC_ULP_FCOE)
14137 cap |= DRV_FLAGS_CAPABILITIES_LOADED_FCOE;
14138 SHMEM2_WR(bp, drv_capabilities_flag[idx], cap);
Barak Witkowski2e499d32012-06-26 01:31:19 +000014139
14140 if ((ulp_type != CNIC_ULP_FCOE) ||
14141 (!SHMEM2_HAS(bp, ncsi_oem_data_addr)) ||
14142 (!(bp->flags & BC_SUPPORTS_FCOE_FEATURES)))
14143 break;
14144
14145 /* if reached here - should write fcoe capabilities */
14146 scratch_offset = SHMEM2_RD(bp, ncsi_oem_data_addr);
14147 if (!scratch_offset)
14148 break;
14149 scratch_offset += offsetof(struct glob_ncsi_oem_data,
14150 fcoe_features[path][port]);
14151 host_addr = (u32 *) &(ctl->data.register_data.
14152 fcoe_features);
14153 for (i = 0; i < sizeof(struct fcoe_capabilities);
14154 i += 4)
14155 REG_WR(bp, scratch_offset + i,
14156 *(host_addr + i/4));
Barak Witkowski1d187b32011-12-05 22:41:50 +000014157 }
Yuval Mintz42f82772014-03-23 18:12:23 +020014158 bnx2x_schedule_sp_rtnl(bp, BNX2X_SP_RTNL_GET_DRV_VERSION, 0);
Barak Witkowski1d187b32011-12-05 22:41:50 +000014159 break;
14160 }
Barak Witkowski2e499d32012-06-26 01:31:19 +000014161
Barak Witkowski1d187b32011-12-05 22:41:50 +000014162 case DRV_CTL_ULP_UNREGISTER_CMD: {
14163 int ulp_type = ctl->data.ulp_type;
14164
14165 if (CHIP_IS_E3(bp)) {
14166 int idx = BP_FW_MB_IDX(bp);
14167 u32 cap;
14168
14169 cap = SHMEM2_RD(bp, drv_capabilities_flag[idx]);
14170 if (ulp_type == CNIC_ULP_ISCSI)
14171 cap &= ~DRV_FLAGS_CAPABILITIES_LOADED_ISCSI;
14172 else if (ulp_type == CNIC_ULP_FCOE)
14173 cap &= ~DRV_FLAGS_CAPABILITIES_LOADED_FCOE;
14174 SHMEM2_WR(bp, drv_capabilities_flag[idx], cap);
14175 }
Yuval Mintz42f82772014-03-23 18:12:23 +020014176 bnx2x_schedule_sp_rtnl(bp, BNX2X_SP_RTNL_GET_DRV_VERSION, 0);
Barak Witkowski1d187b32011-12-05 22:41:50 +000014177 break;
14178 }
Michael Chan993ac7b2009-10-10 13:46:56 +000014179
14180 default:
14181 BNX2X_ERR("unknown command %x\n", ctl->cmd);
14182 rc = -EINVAL;
14183 }
14184
14185 return rc;
14186}
14187
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +000014188void bnx2x_setup_cnic_irq_info(struct bnx2x *bp)
Michael Chan993ac7b2009-10-10 13:46:56 +000014189{
14190 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
14191
14192 if (bp->flags & USING_MSIX_FLAG) {
14193 cp->drv_state |= CNIC_DRV_STATE_USING_MSIX;
14194 cp->irq_arr[0].irq_flags |= CNIC_IRQ_FL_MSIX;
14195 cp->irq_arr[0].vector = bp->msix_table[1].vector;
14196 } else {
14197 cp->drv_state &= ~CNIC_DRV_STATE_USING_MSIX;
14198 cp->irq_arr[0].irq_flags &= ~CNIC_IRQ_FL_MSIX;
14199 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030014200 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000014201 cp->irq_arr[0].status_blk = (void *)bp->cnic_sb.e2_sb;
14202 else
14203 cp->irq_arr[0].status_blk = (void *)bp->cnic_sb.e1x_sb;
14204
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030014205 cp->irq_arr[0].status_blk_num = bnx2x_cnic_fw_sb_id(bp);
14206 cp->irq_arr[0].status_blk_num2 = bnx2x_cnic_igu_sb_id(bp);
Michael Chan993ac7b2009-10-10 13:46:56 +000014207 cp->irq_arr[1].status_blk = bp->def_status_blk;
14208 cp->irq_arr[1].status_blk_num = DEF_SB_ID;
Dmitry Kravkov523224a2010-10-06 03:23:26 +000014209 cp->irq_arr[1].status_blk_num2 = DEF_SB_IGU_ID;
Michael Chan993ac7b2009-10-10 13:46:56 +000014210
14211 cp->num_irq = 2;
14212}
14213
Merav Sicron37ae41a2012-06-19 07:48:27 +000014214void bnx2x_setup_cnic_info(struct bnx2x *bp)
14215{
14216 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
14217
Merav Sicron37ae41a2012-06-19 07:48:27 +000014218 cp->ctx_tbl_offset = FUNC_ILT_BASE(BP_FUNC(bp)) +
14219 bnx2x_cid_ilt_lines(bp);
14220 cp->starting_cid = bnx2x_cid_ilt_lines(bp) * ILT_PAGE_CIDS;
14221 cp->fcoe_init_cid = BNX2X_FCOE_ETH_CID(bp);
14222 cp->iscsi_l2_cid = BNX2X_ISCSI_ETH_CID(bp);
14223
Michael Chanf78afb32013-09-18 01:50:38 -070014224 DP(NETIF_MSG_IFUP, "BNX2X_1st_NON_L2_ETH_CID(bp) %x, cp->starting_cid %x, cp->fcoe_init_cid %x, cp->iscsi_l2_cid %x\n",
14225 BNX2X_1st_NON_L2_ETH_CID(bp), cp->starting_cid, cp->fcoe_init_cid,
14226 cp->iscsi_l2_cid);
14227
Merav Sicron37ae41a2012-06-19 07:48:27 +000014228 if (NO_ISCSI_OOO(bp))
14229 cp->drv_state |= CNIC_DRV_STATE_NO_ISCSI_OOO;
14230}
14231
Michael Chan993ac7b2009-10-10 13:46:56 +000014232static int bnx2x_register_cnic(struct net_device *dev, struct cnic_ops *ops,
14233 void *data)
14234{
14235 struct bnx2x *bp = netdev_priv(dev);
14236 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
Merav Sicron55c11942012-11-07 00:45:48 +000014237 int rc;
14238
14239 DP(NETIF_MSG_IFUP, "Register_cnic called\n");
Michael Chan993ac7b2009-10-10 13:46:56 +000014240
Merav Sicron51c1a582012-03-18 10:33:38 +000014241 if (ops == NULL) {
14242 BNX2X_ERR("NULL ops received\n");
Michael Chan993ac7b2009-10-10 13:46:56 +000014243 return -EINVAL;
Merav Sicron51c1a582012-03-18 10:33:38 +000014244 }
Michael Chan993ac7b2009-10-10 13:46:56 +000014245
Merav Sicron55c11942012-11-07 00:45:48 +000014246 if (!CNIC_SUPPORT(bp)) {
14247 BNX2X_ERR("Can't register CNIC when not supported\n");
14248 return -EOPNOTSUPP;
14249 }
14250
14251 if (!CNIC_LOADED(bp)) {
14252 rc = bnx2x_load_cnic(bp);
14253 if (rc) {
14254 BNX2X_ERR("CNIC-related load failed\n");
14255 return rc;
14256 }
Merav Sicron55c11942012-11-07 00:45:48 +000014257 }
14258
14259 bp->cnic_enabled = true;
14260
Michael Chan993ac7b2009-10-10 13:46:56 +000014261 bp->cnic_kwq = kzalloc(PAGE_SIZE, GFP_KERNEL);
14262 if (!bp->cnic_kwq)
14263 return -ENOMEM;
14264
14265 bp->cnic_kwq_cons = bp->cnic_kwq;
14266 bp->cnic_kwq_prod = bp->cnic_kwq;
14267 bp->cnic_kwq_last = bp->cnic_kwq + MAX_SP_DESC_CNT;
14268
14269 bp->cnic_spq_pending = 0;
14270 bp->cnic_kwq_pending = 0;
14271
14272 bp->cnic_data = data;
14273
14274 cp->num_irq = 0;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030014275 cp->drv_state |= CNIC_DRV_STATE_REGD;
Dmitry Kravkov523224a2010-10-06 03:23:26 +000014276 cp->iro_arr = bp->iro_arr;
Michael Chan993ac7b2009-10-10 13:46:56 +000014277
Michael Chan993ac7b2009-10-10 13:46:56 +000014278 bnx2x_setup_cnic_irq_info(bp);
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000014279
Michael Chan993ac7b2009-10-10 13:46:56 +000014280 rcu_assign_pointer(bp->cnic_ops, ops);
14281
Yuval Mintz42f82772014-03-23 18:12:23 +020014282 /* Schedule driver to read CNIC driver versions */
14283 bnx2x_schedule_sp_rtnl(bp, BNX2X_SP_RTNL_GET_DRV_VERSION, 0);
14284
Michael Chan993ac7b2009-10-10 13:46:56 +000014285 return 0;
14286}
14287
14288static int bnx2x_unregister_cnic(struct net_device *dev)
14289{
14290 struct bnx2x *bp = netdev_priv(dev);
14291 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
14292
14293 mutex_lock(&bp->cnic_mutex);
Michael Chan993ac7b2009-10-10 13:46:56 +000014294 cp->drv_state = 0;
Eric Dumazet2cfa5a02011-11-23 07:09:32 +000014295 RCU_INIT_POINTER(bp->cnic_ops, NULL);
Michael Chan993ac7b2009-10-10 13:46:56 +000014296 mutex_unlock(&bp->cnic_mutex);
14297 synchronize_rcu();
Yuval Mintzfea75642013-04-10 13:34:39 +030014298 bp->cnic_enabled = false;
Michael Chan993ac7b2009-10-10 13:46:56 +000014299 kfree(bp->cnic_kwq);
14300 bp->cnic_kwq = NULL;
14301
14302 return 0;
14303}
14304
stephen hemmingera8f47eb2014-01-09 22:20:11 -080014305static struct cnic_eth_dev *bnx2x_cnic_probe(struct net_device *dev)
Michael Chan993ac7b2009-10-10 13:46:56 +000014306{
14307 struct bnx2x *bp = netdev_priv(dev);
14308 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
14309
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000014310 /* If both iSCSI and FCoE are disabled - return NULL in
14311 * order to indicate CNIC that it should not try to work
14312 * with this device.
14313 */
14314 if (NO_ISCSI(bp) && NO_FCOE(bp))
14315 return NULL;
14316
Michael Chan993ac7b2009-10-10 13:46:56 +000014317 cp->drv_owner = THIS_MODULE;
14318 cp->chip_id = CHIP_ID(bp);
14319 cp->pdev = bp->pdev;
14320 cp->io_base = bp->regview;
14321 cp->io_base2 = bp->doorbells;
14322 cp->max_kwqe_pending = 8;
Dmitry Kravkov523224a2010-10-06 03:23:26 +000014323 cp->ctx_blk_size = CDU_ILT_PAGE_SZ;
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000014324 cp->ctx_tbl_offset = FUNC_ILT_BASE(BP_FUNC(bp)) +
14325 bnx2x_cid_ilt_lines(bp);
Michael Chan993ac7b2009-10-10 13:46:56 +000014326 cp->ctx_tbl_len = CNIC_ILT_LINES;
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000014327 cp->starting_cid = bnx2x_cid_ilt_lines(bp) * ILT_PAGE_CIDS;
Michael Chan993ac7b2009-10-10 13:46:56 +000014328 cp->drv_submit_kwqes_16 = bnx2x_cnic_sp_queue;
14329 cp->drv_ctl = bnx2x_drv_ctl;
14330 cp->drv_register_cnic = bnx2x_register_cnic;
14331 cp->drv_unregister_cnic = bnx2x_unregister_cnic;
Merav Sicron37ae41a2012-06-19 07:48:27 +000014332 cp->fcoe_init_cid = BNX2X_FCOE_ETH_CID(bp);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030014333 cp->iscsi_l2_client_id =
14334 bnx2x_cnic_eth_cl_id(bp, BNX2X_ISCSI_ETH_CL_ID_IDX);
Merav Sicron37ae41a2012-06-19 07:48:27 +000014335 cp->iscsi_l2_cid = BNX2X_ISCSI_ETH_CID(bp);
Michael Chan993ac7b2009-10-10 13:46:56 +000014336
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000014337 if (NO_ISCSI_OOO(bp))
14338 cp->drv_state |= CNIC_DRV_STATE_NO_ISCSI_OOO;
14339
14340 if (NO_ISCSI(bp))
14341 cp->drv_state |= CNIC_DRV_STATE_NO_ISCSI;
14342
14343 if (NO_FCOE(bp))
14344 cp->drv_state |= CNIC_DRV_STATE_NO_FCOE;
14345
Merav Sicron51c1a582012-03-18 10:33:38 +000014346 BNX2X_DEV_INFO(
14347 "page_size %d, tbl_offset %d, tbl_lines %d, starting cid %d\n",
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000014348 cp->ctx_blk_size,
14349 cp->ctx_tbl_offset,
14350 cp->ctx_tbl_len,
14351 cp->starting_cid);
Michael Chan993ac7b2009-10-10 13:46:56 +000014352 return cp;
14353}
Michael Chan993ac7b2009-10-10 13:46:56 +000014354
stephen hemmingera8f47eb2014-01-09 22:20:11 -080014355static u32 bnx2x_rx_ustorm_prods_offset(struct bnx2x_fastpath *fp)
Ariel Eliorbe1f1ffa2013-01-01 05:22:24 +000014356{
Ariel Elior64112802013-01-07 00:50:23 +000014357 struct bnx2x *bp = fp->bp;
14358 u32 offset = BAR_USTRORM_INTMEM;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070014359
Ariel Elior64112802013-01-07 00:50:23 +000014360 if (IS_VF(bp))
14361 return bnx2x_vf_ustorm_prods_offset(bp, fp);
14362 else if (!CHIP_IS_E1x(bp))
14363 offset += USTORM_RX_PRODS_E2_OFFSET(fp->cl_qzone_id);
14364 else
14365 offset += USTORM_RX_PRODS_E1X_OFFSET(BP_PORT(bp), fp->cl_id);
Ariel Eliorbe1f1ffa2013-01-01 05:22:24 +000014366
Ariel Elior64112802013-01-07 00:50:23 +000014367 return offset;
14368}
Ariel Eliorbe1f1ffa2013-01-01 05:22:24 +000014369
Ariel Elior64112802013-01-07 00:50:23 +000014370/* called only on E1H or E2.
14371 * When pretending to be PF, the pretend value is the function number 0...7
14372 * When pretending to be VF, the pretend val is the PF-num:VF-valid:ABS-VFID
14373 * combination
14374 */
14375int bnx2x_pretend_func(struct bnx2x *bp, u16 pretend_func_val)
14376{
14377 u32 pretend_reg;
Ariel Eliorbe1f1ffa2013-01-01 05:22:24 +000014378
Ariel Elior23826852013-01-09 07:04:35 +000014379 if (CHIP_IS_E1H(bp) && pretend_func_val >= E1H_FUNC_MAX)
Ariel Elior64112802013-01-07 00:50:23 +000014380 return -1;
Ariel Eliorbe1f1ffa2013-01-01 05:22:24 +000014381
Ariel Elior64112802013-01-07 00:50:23 +000014382 /* get my own pretend register */
14383 pretend_reg = bnx2x_get_pretend_reg(bp);
14384 REG_WR(bp, pretend_reg, pretend_func_val);
14385 REG_RD(bp, pretend_reg);
Ariel Eliorbe1f1ffa2013-01-01 05:22:24 +000014386 return 0;
14387}
Michal Kalderoneeed0182014-08-17 16:47:44 +030014388
14389static void bnx2x_ptp_task(struct work_struct *work)
14390{
14391 struct bnx2x *bp = container_of(work, struct bnx2x, ptp_task);
14392 int port = BP_PORT(bp);
14393 u32 val_seq;
14394 u64 timestamp, ns;
14395 struct skb_shared_hwtstamps shhwtstamps;
14396
14397 /* Read Tx timestamp registers */
14398 val_seq = REG_RD(bp, port ? NIG_REG_P1_TLLH_PTP_BUF_SEQID :
14399 NIG_REG_P0_TLLH_PTP_BUF_SEQID);
14400 if (val_seq & 0x10000) {
14401 /* There is a valid timestamp value */
14402 timestamp = REG_RD(bp, port ? NIG_REG_P1_TLLH_PTP_BUF_TS_MSB :
14403 NIG_REG_P0_TLLH_PTP_BUF_TS_MSB);
14404 timestamp <<= 32;
14405 timestamp |= REG_RD(bp, port ? NIG_REG_P1_TLLH_PTP_BUF_TS_LSB :
14406 NIG_REG_P0_TLLH_PTP_BUF_TS_LSB);
14407 /* Reset timestamp register to allow new timestamp */
14408 REG_WR(bp, port ? NIG_REG_P1_TLLH_PTP_BUF_SEQID :
14409 NIG_REG_P0_TLLH_PTP_BUF_SEQID, 0x10000);
14410 ns = timecounter_cyc2time(&bp->timecounter, timestamp);
14411
14412 memset(&shhwtstamps, 0, sizeof(shhwtstamps));
14413 shhwtstamps.hwtstamp = ns_to_ktime(ns);
14414 skb_tstamp_tx(bp->ptp_tx_skb, &shhwtstamps);
14415 dev_kfree_skb_any(bp->ptp_tx_skb);
14416 bp->ptp_tx_skb = NULL;
14417
14418 DP(BNX2X_MSG_PTP, "Tx timestamp, timestamp cycles = %llu, ns = %llu\n",
14419 timestamp, ns);
14420 } else {
14421 DP(BNX2X_MSG_PTP, "There is no valid Tx timestamp yet\n");
14422 /* Reschedule to keep checking for a valid timestamp value */
14423 schedule_work(&bp->ptp_task);
14424 }
14425}
14426
14427void bnx2x_set_rx_ts(struct bnx2x *bp, struct sk_buff *skb)
14428{
14429 int port = BP_PORT(bp);
14430 u64 timestamp, ns;
14431
14432 timestamp = REG_RD(bp, port ? NIG_REG_P1_LLH_PTP_HOST_BUF_TS_MSB :
14433 NIG_REG_P0_LLH_PTP_HOST_BUF_TS_MSB);
14434 timestamp <<= 32;
14435 timestamp |= REG_RD(bp, port ? NIG_REG_P1_LLH_PTP_HOST_BUF_TS_LSB :
14436 NIG_REG_P0_LLH_PTP_HOST_BUF_TS_LSB);
14437
14438 /* Reset timestamp register to allow new timestamp */
14439 REG_WR(bp, port ? NIG_REG_P1_LLH_PTP_HOST_BUF_SEQID :
14440 NIG_REG_P0_LLH_PTP_HOST_BUF_SEQID, 0x10000);
14441
14442 ns = timecounter_cyc2time(&bp->timecounter, timestamp);
14443
14444 skb_hwtstamps(skb)->hwtstamp = ns_to_ktime(ns);
14445
14446 DP(BNX2X_MSG_PTP, "Rx timestamp, timestamp cycles = %llu, ns = %llu\n",
14447 timestamp, ns);
14448}
14449
14450/* Read the PHC */
14451static cycle_t bnx2x_cyclecounter_read(const struct cyclecounter *cc)
14452{
14453 struct bnx2x *bp = container_of(cc, struct bnx2x, cyclecounter);
14454 int port = BP_PORT(bp);
14455 u32 wb_data[2];
14456 u64 phc_cycles;
14457
14458 REG_RD_DMAE(bp, port ? NIG_REG_TIMESYNC_GEN_REG + tsgen_synctime_t1 :
14459 NIG_REG_TIMESYNC_GEN_REG + tsgen_synctime_t0, wb_data, 2);
14460 phc_cycles = wb_data[1];
14461 phc_cycles = (phc_cycles << 32) + wb_data[0];
14462
14463 DP(BNX2X_MSG_PTP, "PHC read cycles = %llu\n", phc_cycles);
14464
14465 return phc_cycles;
14466}
14467
14468static void bnx2x_init_cyclecounter(struct bnx2x *bp)
14469{
14470 memset(&bp->cyclecounter, 0, sizeof(bp->cyclecounter));
14471 bp->cyclecounter.read = bnx2x_cyclecounter_read;
14472 bp->cyclecounter.mask = CLOCKSOURCE_MASK(64);
14473 bp->cyclecounter.shift = 1;
14474 bp->cyclecounter.mult = 1;
14475}
14476
14477static int bnx2x_send_reset_timesync_ramrod(struct bnx2x *bp)
14478{
14479 struct bnx2x_func_state_params func_params = {NULL};
14480 struct bnx2x_func_set_timesync_params *set_timesync_params =
14481 &func_params.params.set_timesync;
14482
14483 /* Prepare parameters for function state transitions */
14484 __set_bit(RAMROD_COMP_WAIT, &func_params.ramrod_flags);
14485 __set_bit(RAMROD_RETRY, &func_params.ramrod_flags);
14486
14487 func_params.f_obj = &bp->func_obj;
14488 func_params.cmd = BNX2X_F_CMD_SET_TIMESYNC;
14489
14490 /* Function parameters */
14491 set_timesync_params->drift_adjust_cmd = TS_DRIFT_ADJUST_RESET;
14492 set_timesync_params->offset_cmd = TS_OFFSET_KEEP;
14493
14494 return bnx2x_func_state_change(bp, &func_params);
14495}
14496
14497int bnx2x_enable_ptp_packets(struct bnx2x *bp)
14498{
14499 struct bnx2x_queue_state_params q_params;
14500 int rc, i;
14501
14502 /* send queue update ramrod to enable PTP packets */
14503 memset(&q_params, 0, sizeof(q_params));
14504 __set_bit(RAMROD_COMP_WAIT, &q_params.ramrod_flags);
14505 q_params.cmd = BNX2X_Q_CMD_UPDATE;
14506 __set_bit(BNX2X_Q_UPDATE_PTP_PKTS_CHNG,
14507 &q_params.params.update.update_flags);
14508 __set_bit(BNX2X_Q_UPDATE_PTP_PKTS,
14509 &q_params.params.update.update_flags);
14510
14511 /* send the ramrod on all the queues of the PF */
14512 for_each_eth_queue(bp, i) {
14513 struct bnx2x_fastpath *fp = &bp->fp[i];
14514
14515 /* Set the appropriate Queue object */
14516 q_params.q_obj = &bnx2x_sp_obj(bp, fp).q_obj;
14517
14518 /* Update the Queue state */
14519 rc = bnx2x_queue_state_change(bp, &q_params);
14520 if (rc) {
14521 BNX2X_ERR("Failed to enable PTP packets\n");
14522 return rc;
14523 }
14524 }
14525
14526 return 0;
14527}
14528
14529int bnx2x_configure_ptp_filters(struct bnx2x *bp)
14530{
14531 int port = BP_PORT(bp);
14532 int rc;
14533
14534 if (!bp->hwtstamp_ioctl_called)
14535 return 0;
14536
14537 switch (bp->tx_type) {
14538 case HWTSTAMP_TX_ON:
14539 bp->flags |= TX_TIMESTAMPING_EN;
14540 REG_WR(bp, port ? NIG_REG_P1_TLLH_PTP_PARAM_MASK :
14541 NIG_REG_P0_TLLH_PTP_PARAM_MASK, 0x6AA);
14542 REG_WR(bp, port ? NIG_REG_P1_TLLH_PTP_RULE_MASK :
14543 NIG_REG_P0_TLLH_PTP_RULE_MASK, 0x3EEE);
14544 break;
14545 case HWTSTAMP_TX_ONESTEP_SYNC:
14546 BNX2X_ERR("One-step timestamping is not supported\n");
14547 return -ERANGE;
14548 }
14549
14550 switch (bp->rx_filter) {
14551 case HWTSTAMP_FILTER_NONE:
14552 break;
14553 case HWTSTAMP_FILTER_ALL:
14554 case HWTSTAMP_FILTER_SOME:
14555 bp->rx_filter = HWTSTAMP_FILTER_NONE;
14556 break;
14557 case HWTSTAMP_FILTER_PTP_V1_L4_EVENT:
14558 case HWTSTAMP_FILTER_PTP_V1_L4_SYNC:
14559 case HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ:
14560 bp->rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_EVENT;
14561 /* Initialize PTP detection for UDP/IPv4 events */
14562 REG_WR(bp, port ? NIG_REG_P1_LLH_PTP_PARAM_MASK :
14563 NIG_REG_P0_LLH_PTP_PARAM_MASK, 0x7EE);
14564 REG_WR(bp, port ? NIG_REG_P1_LLH_PTP_RULE_MASK :
14565 NIG_REG_P0_LLH_PTP_RULE_MASK, 0x3FFE);
14566 break;
14567 case HWTSTAMP_FILTER_PTP_V2_L4_EVENT:
14568 case HWTSTAMP_FILTER_PTP_V2_L4_SYNC:
14569 case HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ:
14570 bp->rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_EVENT;
14571 /* Initialize PTP detection for UDP/IPv4 or UDP/IPv6 events */
14572 REG_WR(bp, port ? NIG_REG_P1_LLH_PTP_PARAM_MASK :
14573 NIG_REG_P0_LLH_PTP_PARAM_MASK, 0x7EA);
14574 REG_WR(bp, port ? NIG_REG_P1_LLH_PTP_RULE_MASK :
14575 NIG_REG_P0_LLH_PTP_RULE_MASK, 0x3FEE);
14576 break;
14577 case HWTSTAMP_FILTER_PTP_V2_L2_EVENT:
14578 case HWTSTAMP_FILTER_PTP_V2_L2_SYNC:
14579 case HWTSTAMP_FILTER_PTP_V2_L2_DELAY_REQ:
14580 bp->rx_filter = HWTSTAMP_FILTER_PTP_V2_L2_EVENT;
14581 /* Initialize PTP detection L2 events */
14582 REG_WR(bp, port ? NIG_REG_P1_LLH_PTP_PARAM_MASK :
14583 NIG_REG_P0_LLH_PTP_PARAM_MASK, 0x6BF);
14584 REG_WR(bp, port ? NIG_REG_P1_LLH_PTP_RULE_MASK :
14585 NIG_REG_P0_LLH_PTP_RULE_MASK, 0x3EFF);
14586
14587 break;
14588 case HWTSTAMP_FILTER_PTP_V2_EVENT:
14589 case HWTSTAMP_FILTER_PTP_V2_SYNC:
14590 case HWTSTAMP_FILTER_PTP_V2_DELAY_REQ:
14591 bp->rx_filter = HWTSTAMP_FILTER_PTP_V2_EVENT;
14592 /* Initialize PTP detection L2, UDP/IPv4 or UDP/IPv6 events */
14593 REG_WR(bp, port ? NIG_REG_P1_LLH_PTP_PARAM_MASK :
14594 NIG_REG_P0_LLH_PTP_PARAM_MASK, 0x6AA);
14595 REG_WR(bp, port ? NIG_REG_P1_LLH_PTP_RULE_MASK :
14596 NIG_REG_P0_LLH_PTP_RULE_MASK, 0x3EEE);
14597 break;
14598 }
14599
14600 /* Indicate to FW that this PF expects recorded PTP packets */
14601 rc = bnx2x_enable_ptp_packets(bp);
14602 if (rc)
14603 return rc;
14604
14605 /* Enable sending PTP packets to host */
14606 REG_WR(bp, port ? NIG_REG_P1_LLH_PTP_TO_HOST :
14607 NIG_REG_P0_LLH_PTP_TO_HOST, 0x1);
14608
14609 return 0;
14610}
14611
14612static int bnx2x_hwtstamp_ioctl(struct bnx2x *bp, struct ifreq *ifr)
14613{
14614 struct hwtstamp_config config;
14615 int rc;
14616
14617 DP(BNX2X_MSG_PTP, "HWTSTAMP IOCTL called\n");
14618
14619 if (copy_from_user(&config, ifr->ifr_data, sizeof(config)))
14620 return -EFAULT;
14621
14622 DP(BNX2X_MSG_PTP, "Requested tx_type: %d, requested rx_filters = %d\n",
14623 config.tx_type, config.rx_filter);
14624
14625 if (config.flags) {
14626 BNX2X_ERR("config.flags is reserved for future use\n");
14627 return -EINVAL;
14628 }
14629
14630 bp->hwtstamp_ioctl_called = 1;
14631 bp->tx_type = config.tx_type;
14632 bp->rx_filter = config.rx_filter;
14633
14634 rc = bnx2x_configure_ptp_filters(bp);
14635 if (rc)
14636 return rc;
14637
14638 config.rx_filter = bp->rx_filter;
14639
14640 return copy_to_user(ifr->ifr_data, &config, sizeof(config)) ?
14641 -EFAULT : 0;
14642}
14643
14644/* Configrues HW for PTP */
14645static int bnx2x_configure_ptp(struct bnx2x *bp)
14646{
14647 int rc, port = BP_PORT(bp);
14648 u32 wb_data[2];
14649
14650 /* Reset PTP event detection rules - will be configured in the IOCTL */
14651 REG_WR(bp, port ? NIG_REG_P1_LLH_PTP_PARAM_MASK :
14652 NIG_REG_P0_LLH_PTP_PARAM_MASK, 0x7FF);
14653 REG_WR(bp, port ? NIG_REG_P1_LLH_PTP_RULE_MASK :
14654 NIG_REG_P0_LLH_PTP_RULE_MASK, 0x3FFF);
14655 REG_WR(bp, port ? NIG_REG_P1_TLLH_PTP_PARAM_MASK :
14656 NIG_REG_P0_TLLH_PTP_PARAM_MASK, 0x7FF);
14657 REG_WR(bp, port ? NIG_REG_P1_TLLH_PTP_RULE_MASK :
14658 NIG_REG_P0_TLLH_PTP_RULE_MASK, 0x3FFF);
14659
14660 /* Disable PTP packets to host - will be configured in the IOCTL*/
14661 REG_WR(bp, port ? NIG_REG_P1_LLH_PTP_TO_HOST :
14662 NIG_REG_P0_LLH_PTP_TO_HOST, 0x0);
14663
14664 /* Enable the PTP feature */
14665 REG_WR(bp, port ? NIG_REG_P1_PTP_EN :
14666 NIG_REG_P0_PTP_EN, 0x3F);
14667
14668 /* Enable the free-running counter */
14669 wb_data[0] = 0;
14670 wb_data[1] = 0;
14671 REG_WR_DMAE(bp, NIG_REG_TIMESYNC_GEN_REG + tsgen_ctrl, wb_data, 2);
14672
14673 /* Reset drift register (offset register is not reset) */
14674 rc = bnx2x_send_reset_timesync_ramrod(bp);
14675 if (rc) {
14676 BNX2X_ERR("Failed to reset PHC drift register\n");
14677 return -EFAULT;
14678 }
14679
14680 /* Reset possibly old timestamps */
14681 REG_WR(bp, port ? NIG_REG_P1_LLH_PTP_HOST_BUF_SEQID :
14682 NIG_REG_P0_LLH_PTP_HOST_BUF_SEQID, 0x10000);
14683 REG_WR(bp, port ? NIG_REG_P1_TLLH_PTP_BUF_SEQID :
14684 NIG_REG_P0_TLLH_PTP_BUF_SEQID, 0x10000);
14685
14686 return 0;
14687}
14688
14689/* Called during load, to initialize PTP-related stuff */
14690void bnx2x_init_ptp(struct bnx2x *bp)
14691{
14692 int rc;
14693
14694 /* Configure PTP in HW */
14695 rc = bnx2x_configure_ptp(bp);
14696 if (rc) {
14697 BNX2X_ERR("Stopping PTP initialization\n");
14698 return;
14699 }
14700
14701 /* Init work queue for Tx timestamping */
14702 INIT_WORK(&bp->ptp_task, bnx2x_ptp_task);
14703
14704 /* Init cyclecounter and timecounter. This is done only in the first
14705 * load. If done in every load, PTP application will fail when doing
14706 * unload / load (e.g. MTU change) while it is running.
14707 */
14708 if (!bp->timecounter_init_done) {
14709 bnx2x_init_cyclecounter(bp);
14710 timecounter_init(&bp->timecounter, &bp->cyclecounter,
14711 ktime_to_ns(ktime_get_real()));
14712 bp->timecounter_init_done = 1;
14713 }
14714
14715 DP(BNX2X_MSG_PTP, "PTP initialization ended successfully\n");
14716}