Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1 | /* |
| 2 | * linux/drivers/video/omap2/dss/dsi.c |
| 3 | * |
| 4 | * Copyright (C) 2009 Nokia Corporation |
| 5 | * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com> |
| 6 | * |
| 7 | * This program is free software; you can redistribute it and/or modify it |
| 8 | * under the terms of the GNU General Public License version 2 as published by |
| 9 | * the Free Software Foundation. |
| 10 | * |
| 11 | * This program is distributed in the hope that it will be useful, but WITHOUT |
| 12 | * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or |
| 13 | * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for |
| 14 | * more details. |
| 15 | * |
| 16 | * You should have received a copy of the GNU General Public License along with |
| 17 | * this program. If not, see <http://www.gnu.org/licenses/>. |
| 18 | */ |
| 19 | |
| 20 | #define DSS_SUBSYS_NAME "DSI" |
| 21 | |
| 22 | #include <linux/kernel.h> |
Laurent Pinchart | 9e1305d | 2017-08-05 01:43:53 +0300 | [diff] [blame] | 23 | #include <linux/mfd/syscon.h> |
| 24 | #include <linux/regmap.h> |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 25 | #include <linux/io.h> |
| 26 | #include <linux/clk.h> |
| 27 | #include <linux/device.h> |
| 28 | #include <linux/err.h> |
| 29 | #include <linux/interrupt.h> |
| 30 | #include <linux/delay.h> |
| 31 | #include <linux/mutex.h> |
Paul Gortmaker | 355b200 | 2011-07-03 16:17:28 -0400 | [diff] [blame] | 32 | #include <linux/module.h> |
Tomi Valkeinen | b9eb5d7 | 2010-01-11 16:33:56 +0200 | [diff] [blame] | 33 | #include <linux/semaphore.h> |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 34 | #include <linux/seq_file.h> |
| 35 | #include <linux/platform_device.h> |
| 36 | #include <linux/regulator/consumer.h> |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 37 | #include <linux/wait.h> |
Tomi Valkeinen | 18946f6 | 2010-01-12 14:16:41 +0200 | [diff] [blame] | 38 | #include <linux/workqueue.h> |
Tomi Valkeinen | 40885ab | 2010-07-28 15:53:38 +0300 | [diff] [blame] | 39 | #include <linux/sched.h> |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 40 | #include <linux/slab.h> |
Archit Taneja | 5a8b572 | 2011-05-12 17:26:29 +0530 | [diff] [blame] | 41 | #include <linux/debugfs.h> |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 42 | #include <linux/pm_runtime.h> |
Tomi Valkeinen | 6274a61 | 2012-08-21 15:35:42 +0300 | [diff] [blame] | 43 | #include <linux/of.h> |
Rob Herring | 09bffa6 | 2017-03-22 08:26:08 -0500 | [diff] [blame] | 44 | #include <linux/of_graph.h> |
Tomi Valkeinen | 6274a61 | 2012-08-21 15:35:42 +0300 | [diff] [blame] | 45 | #include <linux/of_platform.h> |
Tomi Valkeinen | 736e60d | 2015-06-04 15:22:23 +0300 | [diff] [blame] | 46 | #include <linux/component.h> |
Laurent Pinchart | 44d8ca1 | 2017-08-05 01:44:10 +0300 | [diff] [blame] | 47 | #include <linux/sys_soc.h> |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 48 | |
Archit Taneja | 7a7c48f | 2011-08-25 18:25:03 +0530 | [diff] [blame] | 49 | #include <video/mipi_display.h> |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 50 | |
Peter Ujfalusi | 32043da | 2016-05-27 14:40:49 +0300 | [diff] [blame] | 51 | #include "omapdss.h" |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 52 | #include "dss.h" |
| 53 | |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 54 | #define DSI_CATCH_MISSING_TE |
| 55 | |
Tomi Valkeinen | 6810446 | 2013-12-17 13:53:28 +0200 | [diff] [blame] | 56 | struct dsi_reg { u16 module; u16 idx; }; |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 57 | |
Tomi Valkeinen | 6810446 | 2013-12-17 13:53:28 +0200 | [diff] [blame] | 58 | #define DSI_REG(mod, idx) ((const struct dsi_reg) { mod, idx }) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 59 | |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 60 | /* DSI Protocol Engine */ |
| 61 | |
Tomi Valkeinen | 6810446 | 2013-12-17 13:53:28 +0200 | [diff] [blame] | 62 | #define DSI_PROTO 0 |
| 63 | #define DSI_PROTO_SZ 0x200 |
| 64 | |
| 65 | #define DSI_REVISION DSI_REG(DSI_PROTO, 0x0000) |
| 66 | #define DSI_SYSCONFIG DSI_REG(DSI_PROTO, 0x0010) |
| 67 | #define DSI_SYSSTATUS DSI_REG(DSI_PROTO, 0x0014) |
| 68 | #define DSI_IRQSTATUS DSI_REG(DSI_PROTO, 0x0018) |
| 69 | #define DSI_IRQENABLE DSI_REG(DSI_PROTO, 0x001C) |
| 70 | #define DSI_CTRL DSI_REG(DSI_PROTO, 0x0040) |
| 71 | #define DSI_GNQ DSI_REG(DSI_PROTO, 0x0044) |
| 72 | #define DSI_COMPLEXIO_CFG1 DSI_REG(DSI_PROTO, 0x0048) |
| 73 | #define DSI_COMPLEXIO_IRQ_STATUS DSI_REG(DSI_PROTO, 0x004C) |
| 74 | #define DSI_COMPLEXIO_IRQ_ENABLE DSI_REG(DSI_PROTO, 0x0050) |
| 75 | #define DSI_CLK_CTRL DSI_REG(DSI_PROTO, 0x0054) |
| 76 | #define DSI_TIMING1 DSI_REG(DSI_PROTO, 0x0058) |
| 77 | #define DSI_TIMING2 DSI_REG(DSI_PROTO, 0x005C) |
| 78 | #define DSI_VM_TIMING1 DSI_REG(DSI_PROTO, 0x0060) |
| 79 | #define DSI_VM_TIMING2 DSI_REG(DSI_PROTO, 0x0064) |
| 80 | #define DSI_VM_TIMING3 DSI_REG(DSI_PROTO, 0x0068) |
| 81 | #define DSI_CLK_TIMING DSI_REG(DSI_PROTO, 0x006C) |
| 82 | #define DSI_TX_FIFO_VC_SIZE DSI_REG(DSI_PROTO, 0x0070) |
| 83 | #define DSI_RX_FIFO_VC_SIZE DSI_REG(DSI_PROTO, 0x0074) |
| 84 | #define DSI_COMPLEXIO_CFG2 DSI_REG(DSI_PROTO, 0x0078) |
| 85 | #define DSI_RX_FIFO_VC_FULLNESS DSI_REG(DSI_PROTO, 0x007C) |
| 86 | #define DSI_VM_TIMING4 DSI_REG(DSI_PROTO, 0x0080) |
| 87 | #define DSI_TX_FIFO_VC_EMPTINESS DSI_REG(DSI_PROTO, 0x0084) |
| 88 | #define DSI_VM_TIMING5 DSI_REG(DSI_PROTO, 0x0088) |
| 89 | #define DSI_VM_TIMING6 DSI_REG(DSI_PROTO, 0x008C) |
| 90 | #define DSI_VM_TIMING7 DSI_REG(DSI_PROTO, 0x0090) |
| 91 | #define DSI_STOPCLK_TIMING DSI_REG(DSI_PROTO, 0x0094) |
| 92 | #define DSI_VC_CTRL(n) DSI_REG(DSI_PROTO, 0x0100 + (n * 0x20)) |
| 93 | #define DSI_VC_TE(n) DSI_REG(DSI_PROTO, 0x0104 + (n * 0x20)) |
| 94 | #define DSI_VC_LONG_PACKET_HEADER(n) DSI_REG(DSI_PROTO, 0x0108 + (n * 0x20)) |
| 95 | #define DSI_VC_LONG_PACKET_PAYLOAD(n) DSI_REG(DSI_PROTO, 0x010C + (n * 0x20)) |
| 96 | #define DSI_VC_SHORT_PACKET_HEADER(n) DSI_REG(DSI_PROTO, 0x0110 + (n * 0x20)) |
| 97 | #define DSI_VC_IRQSTATUS(n) DSI_REG(DSI_PROTO, 0x0118 + (n * 0x20)) |
| 98 | #define DSI_VC_IRQENABLE(n) DSI_REG(DSI_PROTO, 0x011C + (n * 0x20)) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 99 | |
| 100 | /* DSIPHY_SCP */ |
| 101 | |
Tomi Valkeinen | 6810446 | 2013-12-17 13:53:28 +0200 | [diff] [blame] | 102 | #define DSI_PHY 1 |
| 103 | #define DSI_PHY_OFFSET 0x200 |
| 104 | #define DSI_PHY_SZ 0x40 |
| 105 | |
| 106 | #define DSI_DSIPHY_CFG0 DSI_REG(DSI_PHY, 0x0000) |
| 107 | #define DSI_DSIPHY_CFG1 DSI_REG(DSI_PHY, 0x0004) |
| 108 | #define DSI_DSIPHY_CFG2 DSI_REG(DSI_PHY, 0x0008) |
| 109 | #define DSI_DSIPHY_CFG5 DSI_REG(DSI_PHY, 0x0014) |
| 110 | #define DSI_DSIPHY_CFG10 DSI_REG(DSI_PHY, 0x0028) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 111 | |
| 112 | /* DSI_PLL_CTRL_SCP */ |
| 113 | |
Tomi Valkeinen | 6810446 | 2013-12-17 13:53:28 +0200 | [diff] [blame] | 114 | #define DSI_PLL 2 |
| 115 | #define DSI_PLL_OFFSET 0x300 |
| 116 | #define DSI_PLL_SZ 0x20 |
| 117 | |
| 118 | #define DSI_PLL_CONTROL DSI_REG(DSI_PLL, 0x0000) |
| 119 | #define DSI_PLL_STATUS DSI_REG(DSI_PLL, 0x0004) |
| 120 | #define DSI_PLL_GO DSI_REG(DSI_PLL, 0x0008) |
| 121 | #define DSI_PLL_CONFIGURATION1 DSI_REG(DSI_PLL, 0x000C) |
| 122 | #define DSI_PLL_CONFIGURATION2 DSI_REG(DSI_PLL, 0x0010) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 123 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 124 | #define REG_GET(dsidev, idx, start, end) \ |
| 125 | FLD_GET(dsi_read_reg(dsidev, idx), start, end) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 126 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 127 | #define REG_FLD_MOD(dsidev, idx, val, start, end) \ |
| 128 | dsi_write_reg(dsidev, idx, FLD_MOD(dsi_read_reg(dsidev, idx), val, start, end)) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 129 | |
| 130 | /* Global interrupts */ |
| 131 | #define DSI_IRQ_VC0 (1 << 0) |
| 132 | #define DSI_IRQ_VC1 (1 << 1) |
| 133 | #define DSI_IRQ_VC2 (1 << 2) |
| 134 | #define DSI_IRQ_VC3 (1 << 3) |
| 135 | #define DSI_IRQ_WAKEUP (1 << 4) |
| 136 | #define DSI_IRQ_RESYNC (1 << 5) |
| 137 | #define DSI_IRQ_PLL_LOCK (1 << 7) |
| 138 | #define DSI_IRQ_PLL_UNLOCK (1 << 8) |
| 139 | #define DSI_IRQ_PLL_RECALL (1 << 9) |
| 140 | #define DSI_IRQ_COMPLEXIO_ERR (1 << 10) |
| 141 | #define DSI_IRQ_HS_TX_TIMEOUT (1 << 14) |
| 142 | #define DSI_IRQ_LP_RX_TIMEOUT (1 << 15) |
| 143 | #define DSI_IRQ_TE_TRIGGER (1 << 16) |
| 144 | #define DSI_IRQ_ACK_TRIGGER (1 << 17) |
| 145 | #define DSI_IRQ_SYNC_LOST (1 << 18) |
| 146 | #define DSI_IRQ_LDO_POWER_GOOD (1 << 19) |
| 147 | #define DSI_IRQ_TA_TIMEOUT (1 << 20) |
| 148 | #define DSI_IRQ_ERROR_MASK \ |
| 149 | (DSI_IRQ_HS_TX_TIMEOUT | DSI_IRQ_LP_RX_TIMEOUT | DSI_IRQ_SYNC_LOST | \ |
Dan Carpenter | 0035541 | 2015-11-23 21:22:36 +0300 | [diff] [blame] | 150 | DSI_IRQ_TA_TIMEOUT) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 151 | #define DSI_IRQ_CHANNEL_MASK 0xf |
| 152 | |
| 153 | /* Virtual channel interrupts */ |
| 154 | #define DSI_VC_IRQ_CS (1 << 0) |
| 155 | #define DSI_VC_IRQ_ECC_CORR (1 << 1) |
| 156 | #define DSI_VC_IRQ_PACKET_SENT (1 << 2) |
| 157 | #define DSI_VC_IRQ_FIFO_TX_OVF (1 << 3) |
| 158 | #define DSI_VC_IRQ_FIFO_RX_OVF (1 << 4) |
| 159 | #define DSI_VC_IRQ_BTA (1 << 5) |
| 160 | #define DSI_VC_IRQ_ECC_NO_CORR (1 << 6) |
| 161 | #define DSI_VC_IRQ_FIFO_TX_UDF (1 << 7) |
| 162 | #define DSI_VC_IRQ_PP_BUSY_CHANGE (1 << 8) |
| 163 | #define DSI_VC_IRQ_ERROR_MASK \ |
| 164 | (DSI_VC_IRQ_CS | DSI_VC_IRQ_ECC_CORR | DSI_VC_IRQ_FIFO_TX_OVF | \ |
| 165 | DSI_VC_IRQ_FIFO_RX_OVF | DSI_VC_IRQ_ECC_NO_CORR | \ |
| 166 | DSI_VC_IRQ_FIFO_TX_UDF) |
| 167 | |
| 168 | /* ComplexIO interrupts */ |
| 169 | #define DSI_CIO_IRQ_ERRSYNCESC1 (1 << 0) |
| 170 | #define DSI_CIO_IRQ_ERRSYNCESC2 (1 << 1) |
| 171 | #define DSI_CIO_IRQ_ERRSYNCESC3 (1 << 2) |
Tomi Valkeinen | 6705615 | 2011-03-24 16:30:17 +0200 | [diff] [blame] | 172 | #define DSI_CIO_IRQ_ERRSYNCESC4 (1 << 3) |
| 173 | #define DSI_CIO_IRQ_ERRSYNCESC5 (1 << 4) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 174 | #define DSI_CIO_IRQ_ERRESC1 (1 << 5) |
| 175 | #define DSI_CIO_IRQ_ERRESC2 (1 << 6) |
| 176 | #define DSI_CIO_IRQ_ERRESC3 (1 << 7) |
Tomi Valkeinen | 6705615 | 2011-03-24 16:30:17 +0200 | [diff] [blame] | 177 | #define DSI_CIO_IRQ_ERRESC4 (1 << 8) |
| 178 | #define DSI_CIO_IRQ_ERRESC5 (1 << 9) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 179 | #define DSI_CIO_IRQ_ERRCONTROL1 (1 << 10) |
| 180 | #define DSI_CIO_IRQ_ERRCONTROL2 (1 << 11) |
| 181 | #define DSI_CIO_IRQ_ERRCONTROL3 (1 << 12) |
Tomi Valkeinen | 6705615 | 2011-03-24 16:30:17 +0200 | [diff] [blame] | 182 | #define DSI_CIO_IRQ_ERRCONTROL4 (1 << 13) |
| 183 | #define DSI_CIO_IRQ_ERRCONTROL5 (1 << 14) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 184 | #define DSI_CIO_IRQ_STATEULPS1 (1 << 15) |
| 185 | #define DSI_CIO_IRQ_STATEULPS2 (1 << 16) |
| 186 | #define DSI_CIO_IRQ_STATEULPS3 (1 << 17) |
Tomi Valkeinen | 6705615 | 2011-03-24 16:30:17 +0200 | [diff] [blame] | 187 | #define DSI_CIO_IRQ_STATEULPS4 (1 << 18) |
| 188 | #define DSI_CIO_IRQ_STATEULPS5 (1 << 19) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 189 | #define DSI_CIO_IRQ_ERRCONTENTIONLP0_1 (1 << 20) |
| 190 | #define DSI_CIO_IRQ_ERRCONTENTIONLP1_1 (1 << 21) |
| 191 | #define DSI_CIO_IRQ_ERRCONTENTIONLP0_2 (1 << 22) |
| 192 | #define DSI_CIO_IRQ_ERRCONTENTIONLP1_2 (1 << 23) |
| 193 | #define DSI_CIO_IRQ_ERRCONTENTIONLP0_3 (1 << 24) |
| 194 | #define DSI_CIO_IRQ_ERRCONTENTIONLP1_3 (1 << 25) |
Tomi Valkeinen | 6705615 | 2011-03-24 16:30:17 +0200 | [diff] [blame] | 195 | #define DSI_CIO_IRQ_ERRCONTENTIONLP0_4 (1 << 26) |
| 196 | #define DSI_CIO_IRQ_ERRCONTENTIONLP1_4 (1 << 27) |
| 197 | #define DSI_CIO_IRQ_ERRCONTENTIONLP0_5 (1 << 28) |
| 198 | #define DSI_CIO_IRQ_ERRCONTENTIONLP1_5 (1 << 29) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 199 | #define DSI_CIO_IRQ_ULPSACTIVENOT_ALL0 (1 << 30) |
| 200 | #define DSI_CIO_IRQ_ULPSACTIVENOT_ALL1 (1 << 31) |
Tomi Valkeinen | bbecb50 | 2010-05-10 14:35:33 +0300 | [diff] [blame] | 201 | #define DSI_CIO_IRQ_ERROR_MASK \ |
| 202 | (DSI_CIO_IRQ_ERRSYNCESC1 | DSI_CIO_IRQ_ERRSYNCESC2 | \ |
Tomi Valkeinen | 6705615 | 2011-03-24 16:30:17 +0200 | [diff] [blame] | 203 | DSI_CIO_IRQ_ERRSYNCESC3 | DSI_CIO_IRQ_ERRSYNCESC4 | \ |
| 204 | DSI_CIO_IRQ_ERRSYNCESC5 | \ |
| 205 | DSI_CIO_IRQ_ERRESC1 | DSI_CIO_IRQ_ERRESC2 | \ |
| 206 | DSI_CIO_IRQ_ERRESC3 | DSI_CIO_IRQ_ERRESC4 | \ |
| 207 | DSI_CIO_IRQ_ERRESC5 | \ |
| 208 | DSI_CIO_IRQ_ERRCONTROL1 | DSI_CIO_IRQ_ERRCONTROL2 | \ |
| 209 | DSI_CIO_IRQ_ERRCONTROL3 | DSI_CIO_IRQ_ERRCONTROL4 | \ |
| 210 | DSI_CIO_IRQ_ERRCONTROL5 | \ |
Tomi Valkeinen | bbecb50 | 2010-05-10 14:35:33 +0300 | [diff] [blame] | 211 | DSI_CIO_IRQ_ERRCONTENTIONLP0_1 | DSI_CIO_IRQ_ERRCONTENTIONLP1_1 | \ |
| 212 | DSI_CIO_IRQ_ERRCONTENTIONLP0_2 | DSI_CIO_IRQ_ERRCONTENTIONLP1_2 | \ |
Tomi Valkeinen | 6705615 | 2011-03-24 16:30:17 +0200 | [diff] [blame] | 213 | DSI_CIO_IRQ_ERRCONTENTIONLP0_3 | DSI_CIO_IRQ_ERRCONTENTIONLP1_3 | \ |
| 214 | DSI_CIO_IRQ_ERRCONTENTIONLP0_4 | DSI_CIO_IRQ_ERRCONTENTIONLP1_4 | \ |
| 215 | DSI_CIO_IRQ_ERRCONTENTIONLP0_5 | DSI_CIO_IRQ_ERRCONTENTIONLP1_5) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 216 | |
Tomi Valkeinen | 4ae2ddd | 2011-03-02 14:47:04 +0200 | [diff] [blame] | 217 | typedef void (*omap_dsi_isr_t) (void *arg, u32 mask); |
| 218 | |
Tomi Valkeinen | b7dec9b | 2013-02-22 12:58:35 +0200 | [diff] [blame] | 219 | static int dsi_display_init_dispc(struct platform_device *dsidev, |
Tomi Valkeinen | 0674d38 | 2015-11-05 10:01:02 +0200 | [diff] [blame] | 220 | enum omap_channel channel); |
Tomi Valkeinen | b7dec9b | 2013-02-22 12:58:35 +0200 | [diff] [blame] | 221 | static void dsi_display_uninit_dispc(struct platform_device *dsidev, |
Tomi Valkeinen | 0674d38 | 2015-11-05 10:01:02 +0200 | [diff] [blame] | 222 | enum omap_channel channel); |
Tomi Valkeinen | b7dec9b | 2013-02-22 12:58:35 +0200 | [diff] [blame] | 223 | |
Tomi Valkeinen | 5cfc1c3 | 2013-05-15 11:24:30 +0300 | [diff] [blame] | 224 | static int dsi_vc_send_null(struct omap_dss_device *dssdev, int channel); |
| 225 | |
Tomi Valkeinen | acf604b | 2014-11-07 13:13:24 +0200 | [diff] [blame] | 226 | /* DSI PLL HSDIV indices */ |
| 227 | #define HSDIV_DISPC 0 |
| 228 | #define HSDIV_DSI 1 |
| 229 | |
Tomi Valkeinen | 4ae2ddd | 2011-03-02 14:47:04 +0200 | [diff] [blame] | 230 | #define DSI_MAX_NR_ISRS 2 |
Tomi Valkeinen | 739a7f4 | 2011-10-13 11:22:06 +0300 | [diff] [blame] | 231 | #define DSI_MAX_NR_LANES 5 |
| 232 | |
Laurent Pinchart | 742e693 | 2017-08-05 01:43:57 +0300 | [diff] [blame] | 233 | enum dsi_model { |
| 234 | DSI_MODEL_OMAP3, |
| 235 | DSI_MODEL_OMAP4, |
| 236 | DSI_MODEL_OMAP5, |
| 237 | }; |
| 238 | |
Tomi Valkeinen | 739a7f4 | 2011-10-13 11:22:06 +0300 | [diff] [blame] | 239 | enum dsi_lane_function { |
| 240 | DSI_LANE_UNUSED = 0, |
| 241 | DSI_LANE_CLK, |
| 242 | DSI_LANE_DATA1, |
| 243 | DSI_LANE_DATA2, |
| 244 | DSI_LANE_DATA3, |
| 245 | DSI_LANE_DATA4, |
| 246 | }; |
| 247 | |
| 248 | struct dsi_lane_config { |
| 249 | enum dsi_lane_function function; |
| 250 | u8 polarity; |
| 251 | }; |
Tomi Valkeinen | 4ae2ddd | 2011-03-02 14:47:04 +0200 | [diff] [blame] | 252 | |
| 253 | struct dsi_isr_data { |
| 254 | omap_dsi_isr_t isr; |
| 255 | void *arg; |
| 256 | u32 mask; |
| 257 | }; |
| 258 | |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 259 | enum fifo_size { |
| 260 | DSI_FIFO_SIZE_0 = 0, |
| 261 | DSI_FIFO_SIZE_32 = 1, |
| 262 | DSI_FIFO_SIZE_64 = 2, |
| 263 | DSI_FIFO_SIZE_96 = 3, |
| 264 | DSI_FIFO_SIZE_128 = 4, |
| 265 | }; |
| 266 | |
Archit Taneja | d604914 | 2011-08-22 11:58:08 +0530 | [diff] [blame] | 267 | enum dsi_vc_source { |
| 268 | DSI_VC_SOURCE_L4 = 0, |
| 269 | DSI_VC_SOURCE_VP, |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 270 | }; |
| 271 | |
Tomi Valkeinen | dfc0fd8 | 2009-12-17 14:35:21 +0200 | [diff] [blame] | 272 | struct dsi_irq_stats { |
| 273 | unsigned long last_reset; |
| 274 | unsigned irq_count; |
| 275 | unsigned dsi_irqs[32]; |
| 276 | unsigned vc_irqs[4][32]; |
| 277 | unsigned cio_irqs[32]; |
| 278 | }; |
| 279 | |
Tomi Valkeinen | 4ae2ddd | 2011-03-02 14:47:04 +0200 | [diff] [blame] | 280 | struct dsi_isr_tables { |
| 281 | struct dsi_isr_data isr_table[DSI_MAX_NR_ISRS]; |
| 282 | struct dsi_isr_data isr_table_vc[4][DSI_MAX_NR_ISRS]; |
| 283 | struct dsi_isr_data isr_table_cio[DSI_MAX_NR_ISRS]; |
| 284 | }; |
| 285 | |
Tomi Valkeinen | f1e0001 | 2013-03-05 17:21:35 +0200 | [diff] [blame] | 286 | struct dsi_clk_calc_ctx { |
| 287 | struct platform_device *dsidev; |
Tomi Valkeinen | 2daea7a | 2014-10-22 14:49:14 +0300 | [diff] [blame] | 288 | struct dss_pll *pll; |
Tomi Valkeinen | f1e0001 | 2013-03-05 17:21:35 +0200 | [diff] [blame] | 289 | |
| 290 | /* inputs */ |
| 291 | |
| 292 | const struct omap_dss_dsi_config *config; |
| 293 | |
| 294 | unsigned long req_pck_min, req_pck_nom, req_pck_max; |
| 295 | |
| 296 | /* outputs */ |
| 297 | |
Tomi Valkeinen | 2daea7a | 2014-10-22 14:49:14 +0300 | [diff] [blame] | 298 | struct dss_pll_clock_info dsi_cinfo; |
Tomi Valkeinen | f1e0001 | 2013-03-05 17:21:35 +0200 | [diff] [blame] | 299 | struct dispc_clock_info dispc_cinfo; |
| 300 | |
Peter Ujfalusi | da11bbbb | 2016-09-22 14:07:04 +0300 | [diff] [blame] | 301 | struct videomode vm; |
Tomi Valkeinen | f1e0001 | 2013-03-05 17:21:35 +0200 | [diff] [blame] | 302 | struct omap_dss_dsi_videomode_timings dsi_vm; |
| 303 | }; |
| 304 | |
Tomi Valkeinen | 7b71c41 | 2014-08-06 15:45:26 +0300 | [diff] [blame] | 305 | struct dsi_lp_clock_info { |
| 306 | unsigned long lp_clk; |
| 307 | u16 lp_clk_div; |
| 308 | }; |
| 309 | |
Laurent Pinchart | 742e693 | 2017-08-05 01:43:57 +0300 | [diff] [blame] | 310 | struct dsi_module_id_data { |
| 311 | u32 address; |
| 312 | int id; |
| 313 | }; |
| 314 | |
Laurent Pinchart | 44d8ca1 | 2017-08-05 01:44:10 +0300 | [diff] [blame] | 315 | enum dsi_quirks { |
| 316 | DSI_QUIRK_PLL_PWR_BUG = (1 << 0), /* DSI-PLL power command 0x3 is not working */ |
| 317 | DSI_QUIRK_DCS_CMD_CONFIG_VC = (1 << 1), |
| 318 | DSI_QUIRK_VC_OCP_WIDTH = (1 << 2), |
| 319 | DSI_QUIRK_REVERSE_TXCLKESC = (1 << 3), |
| 320 | DSI_QUIRK_GNQ = (1 << 4), |
| 321 | DSI_QUIRK_PHY_DCC = (1 << 5), |
| 322 | }; |
| 323 | |
Laurent Pinchart | 742e693 | 2017-08-05 01:43:57 +0300 | [diff] [blame] | 324 | struct dsi_of_data { |
| 325 | enum dsi_model model; |
| 326 | const struct dss_pll_hw *pll_hw; |
| 327 | const struct dsi_module_id_data *modules; |
Laurent Pinchart | fe9964c | 2017-08-05 01:44:15 +0300 | [diff] [blame] | 328 | unsigned int max_fck_freq; |
| 329 | unsigned int max_pll_lpdiv; |
Laurent Pinchart | 44d8ca1 | 2017-08-05 01:44:10 +0300 | [diff] [blame] | 330 | enum dsi_quirks quirks; |
Laurent Pinchart | 742e693 | 2017-08-05 01:43:57 +0300 | [diff] [blame] | 331 | }; |
| 332 | |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 333 | struct dsi_data { |
Senthilvadivu Guruswamy | c8aac01 | 2011-01-24 06:22:02 +0000 | [diff] [blame] | 334 | struct platform_device *pdev; |
Tomi Valkeinen | 6810446 | 2013-12-17 13:53:28 +0200 | [diff] [blame] | 335 | void __iomem *proto_base; |
| 336 | void __iomem *phy_base; |
| 337 | void __iomem *pll_base; |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 338 | |
Laurent Pinchart | 742e693 | 2017-08-05 01:43:57 +0300 | [diff] [blame] | 339 | const struct dsi_of_data *data; |
Tomi Valkeinen | 11ee960 | 2012-03-09 16:07:39 +0200 | [diff] [blame] | 340 | int module_id; |
| 341 | |
archit taneja | affe360 | 2011-02-23 08:41:03 +0000 | [diff] [blame] | 342 | int irq; |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 343 | |
Tomi Valkeinen | 0925afc | 2014-04-11 13:49:55 +0300 | [diff] [blame] | 344 | bool is_enabled; |
| 345 | |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 346 | struct clk *dss_clk; |
Laurent Pinchart | 9e1305d | 2017-08-05 01:43:53 +0300 | [diff] [blame] | 347 | struct regmap *syscon; |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 348 | |
Tomi Valkeinen | a0d269e | 2012-11-27 17:05:54 +0200 | [diff] [blame] | 349 | struct dispc_clock_info user_dispc_cinfo; |
Tomi Valkeinen | 2daea7a | 2014-10-22 14:49:14 +0300 | [diff] [blame] | 350 | struct dss_pll_clock_info user_dsi_cinfo; |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 351 | |
Tomi Valkeinen | 7b71c41 | 2014-08-06 15:45:26 +0300 | [diff] [blame] | 352 | struct dsi_lp_clock_info user_lp_cinfo; |
| 353 | struct dsi_lp_clock_info current_lp_cinfo; |
| 354 | |
Tomi Valkeinen | 2daea7a | 2014-10-22 14:49:14 +0300 | [diff] [blame] | 355 | struct dss_pll pll; |
| 356 | |
Tomi Valkeinen | 2a89dc1 | 2010-07-30 12:39:34 +0300 | [diff] [blame] | 357 | bool vdds_dsi_enabled; |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 358 | struct regulator *vdds_dsi_reg; |
| 359 | |
| 360 | struct { |
Archit Taneja | d604914 | 2011-08-22 11:58:08 +0530 | [diff] [blame] | 361 | enum dsi_vc_source source; |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 362 | struct omap_dss_device *dssdev; |
Tomi Valkeinen | 558c73e | 2013-09-25 14:40:06 +0300 | [diff] [blame] | 363 | enum fifo_size tx_fifo_size; |
| 364 | enum fifo_size rx_fifo_size; |
Archit Taneja | 5ee3c14 | 2011-03-02 12:35:53 +0530 | [diff] [blame] | 365 | int vc_id; |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 366 | } vc[4]; |
| 367 | |
| 368 | struct mutex lock; |
Tomi Valkeinen | b9eb5d7 | 2010-01-11 16:33:56 +0200 | [diff] [blame] | 369 | struct semaphore bus_lock; |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 370 | |
Tomi Valkeinen | 4ae2ddd | 2011-03-02 14:47:04 +0200 | [diff] [blame] | 371 | spinlock_t irq_lock; |
| 372 | struct dsi_isr_tables isr_tables; |
| 373 | /* space for a copy used by the interrupt handler */ |
| 374 | struct dsi_isr_tables isr_tables_copy; |
| 375 | |
Tomi Valkeinen | 18946f6 | 2010-01-12 14:16:41 +0200 | [diff] [blame] | 376 | int update_channel; |
Tomi Valkeinen | 477fed7 | 2013-10-02 14:41:24 +0300 | [diff] [blame] | 377 | #ifdef DSI_PERF_MEASURE |
Tomi Valkeinen | 5476e74 | 2011-11-03 16:34:20 +0200 | [diff] [blame] | 378 | unsigned update_bytes; |
| 379 | #endif |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 380 | |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 381 | bool te_enabled; |
Tomi Valkeinen | 40885ab | 2010-07-28 15:53:38 +0300 | [diff] [blame] | 382 | bool ulps_enabled; |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 383 | |
Tomi Valkeinen | 18946f6 | 2010-01-12 14:16:41 +0200 | [diff] [blame] | 384 | void (*framedone_callback)(int, void *); |
| 385 | void *framedone_data; |
| 386 | |
| 387 | struct delayed_work framedone_timeout_work; |
| 388 | |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 389 | #ifdef DSI_CATCH_MISSING_TE |
| 390 | struct timer_list te_timer; |
| 391 | #endif |
| 392 | |
| 393 | unsigned long cache_req_pck; |
| 394 | unsigned long cache_clk_freq; |
Tomi Valkeinen | 2daea7a | 2014-10-22 14:49:14 +0300 | [diff] [blame] | 395 | struct dss_pll_clock_info cache_cinfo; |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 396 | |
| 397 | u32 errors; |
| 398 | spinlock_t errors_lock; |
Tomi Valkeinen | 477fed7 | 2013-10-02 14:41:24 +0300 | [diff] [blame] | 399 | #ifdef DSI_PERF_MEASURE |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 400 | ktime_t perf_setup_time; |
| 401 | ktime_t perf_start_time; |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 402 | #endif |
| 403 | int debug_read; |
| 404 | int debug_write; |
Tomi Valkeinen | dfc0fd8 | 2009-12-17 14:35:21 +0200 | [diff] [blame] | 405 | |
| 406 | #ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS |
| 407 | spinlock_t irq_stats_lock; |
| 408 | struct dsi_irq_stats irq_stats; |
| 409 | #endif |
Tomi Valkeinen | 24c1ae4 | 2011-04-13 17:12:52 +0300 | [diff] [blame] | 410 | |
Tomi Valkeinen | d982085 | 2011-10-12 15:05:59 +0300 | [diff] [blame] | 411 | unsigned num_lanes_supported; |
Tomi Valkeinen | 9932257 | 2013-03-05 10:37:02 +0200 | [diff] [blame] | 412 | unsigned line_buffer_size; |
Archit Taneja | 75d7247 | 2011-05-16 15:17:08 +0530 | [diff] [blame] | 413 | |
Tomi Valkeinen | 739a7f4 | 2011-10-13 11:22:06 +0300 | [diff] [blame] | 414 | struct dsi_lane_config lanes[DSI_MAX_NR_LANES]; |
| 415 | unsigned num_lanes_used; |
Tomi Valkeinen | 24c1ae4 | 2011-04-13 17:12:52 +0300 | [diff] [blame] | 416 | |
| 417 | unsigned scp_clk_refcount; |
Archit Taneja | 7d2572f | 2012-06-29 14:31:07 +0530 | [diff] [blame] | 418 | |
| 419 | struct dss_lcd_mgr_config mgr_config; |
Peter Ujfalusi | da11bbbb | 2016-09-22 14:07:04 +0300 | [diff] [blame] | 420 | struct videomode vm; |
Archit Taneja | 02c3960 | 2012-08-10 15:01:33 +0530 | [diff] [blame] | 421 | enum omap_dss_dsi_pixel_format pix_fmt; |
Archit Taneja | dca2b15 | 2012-08-16 18:02:00 +0530 | [diff] [blame] | 422 | enum omap_dss_dsi_mode mode; |
Archit Taneja | 0b3ffe3 | 2012-08-13 22:13:39 +0530 | [diff] [blame] | 423 | struct omap_dss_dsi_videomode_timings vm_timings; |
Archit Taneja | 81b87f5 | 2012-09-26 16:30:49 +0530 | [diff] [blame] | 424 | |
Tomi Valkeinen | 1f68d9c | 2013-04-19 15:09:34 +0300 | [diff] [blame] | 425 | struct omap_dss_device output; |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 426 | }; |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 427 | |
Archit Taneja | 2e868db | 2011-05-12 17:26:28 +0530 | [diff] [blame] | 428 | struct dsi_packet_sent_handler_data { |
| 429 | struct platform_device *dsidev; |
| 430 | struct completion *completion; |
| 431 | }; |
| 432 | |
Tomi Valkeinen | 477fed7 | 2013-10-02 14:41:24 +0300 | [diff] [blame] | 433 | #ifdef DSI_PERF_MEASURE |
Rusty Russell | 90ab5ee | 2012-01-13 09:32:20 +1030 | [diff] [blame] | 434 | static bool dsi_perf; |
| 435 | module_param(dsi_perf, bool, 0644); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 436 | #endif |
| 437 | |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 438 | static inline struct dsi_data *dsi_get_dsidrv_data(struct platform_device *dsidev) |
| 439 | { |
| 440 | return dev_get_drvdata(&dsidev->dev); |
| 441 | } |
| 442 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 443 | static inline struct platform_device *dsi_get_dsidev_from_dssdev(struct omap_dss_device *dssdev) |
| 444 | { |
Tomi Valkeinen | 5cfc1c3 | 2013-05-15 11:24:30 +0300 | [diff] [blame] | 445 | return to_platform_device(dssdev->dev); |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 446 | } |
| 447 | |
Tomi Valkeinen | 2daea7a | 2014-10-22 14:49:14 +0300 | [diff] [blame] | 448 | static struct platform_device *dsi_get_dsidev_from_id(int module) |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 449 | { |
Tomi Valkeinen | 1f68d9c | 2013-04-19 15:09:34 +0300 | [diff] [blame] | 450 | struct omap_dss_device *out; |
Archit Taneja | 400e65d | 2012-07-04 13:48:34 +0530 | [diff] [blame] | 451 | enum omap_dss_output_id id; |
| 452 | |
Tomi Valkeinen | 78e7f25 | 2012-10-15 12:48:11 +0300 | [diff] [blame] | 453 | switch (module) { |
| 454 | case 0: |
| 455 | id = OMAP_DSS_OUTPUT_DSI1; |
| 456 | break; |
| 457 | case 1: |
| 458 | id = OMAP_DSS_OUTPUT_DSI2; |
| 459 | break; |
| 460 | default: |
| 461 | return NULL; |
| 462 | } |
Archit Taneja | 400e65d | 2012-07-04 13:48:34 +0530 | [diff] [blame] | 463 | |
| 464 | out = omap_dss_get_output(id); |
| 465 | |
Tomi Valkeinen | 1f68d9c | 2013-04-19 15:09:34 +0300 | [diff] [blame] | 466 | return out ? to_platform_device(out->dev) : NULL; |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 467 | } |
| 468 | |
| 469 | static inline void dsi_write_reg(struct platform_device *dsidev, |
| 470 | const struct dsi_reg idx, u32 val) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 471 | { |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 472 | struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev); |
Tomi Valkeinen | 6810446 | 2013-12-17 13:53:28 +0200 | [diff] [blame] | 473 | void __iomem *base; |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 474 | |
Tomi Valkeinen | 6810446 | 2013-12-17 13:53:28 +0200 | [diff] [blame] | 475 | switch(idx.module) { |
| 476 | case DSI_PROTO: base = dsi->proto_base; break; |
| 477 | case DSI_PHY: base = dsi->phy_base; break; |
| 478 | case DSI_PLL: base = dsi->pll_base; break; |
| 479 | default: return; |
| 480 | } |
| 481 | |
| 482 | __raw_writel(val, base + idx.idx); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 483 | } |
| 484 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 485 | static inline u32 dsi_read_reg(struct platform_device *dsidev, |
| 486 | const struct dsi_reg idx) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 487 | { |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 488 | struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev); |
Tomi Valkeinen | 6810446 | 2013-12-17 13:53:28 +0200 | [diff] [blame] | 489 | void __iomem *base; |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 490 | |
Tomi Valkeinen | 6810446 | 2013-12-17 13:53:28 +0200 | [diff] [blame] | 491 | switch(idx.module) { |
| 492 | case DSI_PROTO: base = dsi->proto_base; break; |
| 493 | case DSI_PHY: base = dsi->phy_base; break; |
| 494 | case DSI_PLL: base = dsi->pll_base; break; |
| 495 | default: return 0; |
| 496 | } |
| 497 | |
| 498 | return __raw_readl(base + idx.idx); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 499 | } |
| 500 | |
Tomi Valkeinen | 5cfc1c3 | 2013-05-15 11:24:30 +0300 | [diff] [blame] | 501 | static void dsi_bus_lock(struct omap_dss_device *dssdev) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 502 | { |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 503 | struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev); |
| 504 | struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev); |
| 505 | |
| 506 | down(&dsi->bus_lock); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 507 | } |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 508 | |
Tomi Valkeinen | 5cfc1c3 | 2013-05-15 11:24:30 +0300 | [diff] [blame] | 509 | static void dsi_bus_unlock(struct omap_dss_device *dssdev) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 510 | { |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 511 | struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev); |
| 512 | struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev); |
| 513 | |
| 514 | up(&dsi->bus_lock); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 515 | } |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 516 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 517 | static bool dsi_bus_is_locked(struct platform_device *dsidev) |
Tomi Valkeinen | 4f76502 | 2010-01-18 16:27:52 +0200 | [diff] [blame] | 518 | { |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 519 | struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev); |
| 520 | |
| 521 | return dsi->bus_lock.count == 0; |
Tomi Valkeinen | 4f76502 | 2010-01-18 16:27:52 +0200 | [diff] [blame] | 522 | } |
| 523 | |
Tomi Valkeinen | f36a06e | 2011-03-02 14:48:41 +0200 | [diff] [blame] | 524 | static void dsi_completion_handler(void *data, u32 mask) |
| 525 | { |
| 526 | complete((struct completion *)data); |
| 527 | } |
| 528 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 529 | static inline int wait_for_bit_change(struct platform_device *dsidev, |
| 530 | const struct dsi_reg idx, int bitnum, int value) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 531 | { |
Tomi Valkeinen | 3b98409 | 2011-10-13 19:06:49 +0300 | [diff] [blame] | 532 | unsigned long timeout; |
| 533 | ktime_t wait; |
| 534 | int t; |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 535 | |
Tomi Valkeinen | 3b98409 | 2011-10-13 19:06:49 +0300 | [diff] [blame] | 536 | /* first busyloop to see if the bit changes right away */ |
| 537 | t = 100; |
| 538 | while (t-- > 0) { |
| 539 | if (REG_GET(dsidev, idx, bitnum, bitnum) == value) |
| 540 | return value; |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 541 | } |
| 542 | |
Tomi Valkeinen | 3b98409 | 2011-10-13 19:06:49 +0300 | [diff] [blame] | 543 | /* then loop for 500ms, sleeping for 1ms in between */ |
| 544 | timeout = jiffies + msecs_to_jiffies(500); |
| 545 | while (time_before(jiffies, timeout)) { |
| 546 | if (REG_GET(dsidev, idx, bitnum, bitnum) == value) |
| 547 | return value; |
| 548 | |
| 549 | wait = ns_to_ktime(1000 * 1000); |
| 550 | set_current_state(TASK_UNINTERRUPTIBLE); |
| 551 | schedule_hrtimeout(&wait, HRTIMER_MODE_REL); |
| 552 | } |
| 553 | |
| 554 | return !value; |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 555 | } |
| 556 | |
Tomi Valkeinen | 892fdcb | 2015-11-10 15:50:53 +0200 | [diff] [blame] | 557 | static u8 dsi_get_pixel_size(enum omap_dss_dsi_pixel_format fmt) |
Archit Taneja | a3b3cc2 | 2011-09-08 18:42:16 +0530 | [diff] [blame] | 558 | { |
| 559 | switch (fmt) { |
| 560 | case OMAP_DSS_DSI_FMT_RGB888: |
| 561 | case OMAP_DSS_DSI_FMT_RGB666: |
| 562 | return 24; |
| 563 | case OMAP_DSS_DSI_FMT_RGB666_PACKED: |
| 564 | return 18; |
| 565 | case OMAP_DSS_DSI_FMT_RGB565: |
| 566 | return 16; |
| 567 | default: |
| 568 | BUG(); |
Tomi Valkeinen | c6eee96 | 2012-05-18 11:47:02 +0300 | [diff] [blame] | 569 | return 0; |
Archit Taneja | a3b3cc2 | 2011-09-08 18:42:16 +0530 | [diff] [blame] | 570 | } |
| 571 | } |
| 572 | |
Tomi Valkeinen | 477fed7 | 2013-10-02 14:41:24 +0300 | [diff] [blame] | 573 | #ifdef DSI_PERF_MEASURE |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 574 | static void dsi_perf_mark_setup(struct platform_device *dsidev) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 575 | { |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 576 | struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev); |
| 577 | dsi->perf_setup_time = ktime_get(); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 578 | } |
| 579 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 580 | static void dsi_perf_mark_start(struct platform_device *dsidev) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 581 | { |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 582 | struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev); |
| 583 | dsi->perf_start_time = ktime_get(); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 584 | } |
| 585 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 586 | static void dsi_perf_show(struct platform_device *dsidev, const char *name) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 587 | { |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 588 | struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 589 | ktime_t t, setup_time, trans_time; |
| 590 | u32 total_bytes; |
| 591 | u32 setup_us, trans_us, total_us; |
| 592 | |
| 593 | if (!dsi_perf) |
| 594 | return; |
| 595 | |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 596 | t = ktime_get(); |
| 597 | |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 598 | setup_time = ktime_sub(dsi->perf_start_time, dsi->perf_setup_time); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 599 | setup_us = (u32)ktime_to_us(setup_time); |
| 600 | if (setup_us == 0) |
| 601 | setup_us = 1; |
| 602 | |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 603 | trans_time = ktime_sub(t, dsi->perf_start_time); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 604 | trans_us = (u32)ktime_to_us(trans_time); |
| 605 | if (trans_us == 0) |
| 606 | trans_us = 1; |
| 607 | |
| 608 | total_us = setup_us + trans_us; |
| 609 | |
Tomi Valkeinen | 5476e74 | 2011-11-03 16:34:20 +0200 | [diff] [blame] | 610 | total_bytes = dsi->update_bytes; |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 611 | |
Joe Perches | 8dfe162 | 2017-02-28 04:55:54 -0800 | [diff] [blame] | 612 | pr_info("DSI(%s): %u us + %u us = %u us (%uHz), %u bytes, %u kbytes/sec\n", |
| 613 | name, |
| 614 | setup_us, |
| 615 | trans_us, |
| 616 | total_us, |
| 617 | 1000 * 1000 / total_us, |
| 618 | total_bytes, |
| 619 | total_bytes * 1000 / total_us); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 620 | } |
| 621 | #else |
Tomi Valkeinen | 4a9a5e3 | 2011-05-23 16:36:09 +0300 | [diff] [blame] | 622 | static inline void dsi_perf_mark_setup(struct platform_device *dsidev) |
| 623 | { |
| 624 | } |
| 625 | |
| 626 | static inline void dsi_perf_mark_start(struct platform_device *dsidev) |
| 627 | { |
| 628 | } |
| 629 | |
| 630 | static inline void dsi_perf_show(struct platform_device *dsidev, |
| 631 | const char *name) |
| 632 | { |
| 633 | } |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 634 | #endif |
| 635 | |
Chandrabhanu Mahapatra | f30be7d | 2012-09-29 12:33:05 +0530 | [diff] [blame] | 636 | static int verbose_irq; |
| 637 | |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 638 | static void print_irq_status(u32 status) |
| 639 | { |
Tomi Valkeinen | d80d499 | 2011-03-02 15:53:07 +0200 | [diff] [blame] | 640 | if (status == 0) |
| 641 | return; |
| 642 | |
Chandrabhanu Mahapatra | f30be7d | 2012-09-29 12:33:05 +0530 | [diff] [blame] | 643 | if (!verbose_irq && (status & ~DSI_IRQ_CHANNEL_MASK) == 0) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 644 | return; |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 645 | |
Chandrabhanu Mahapatra | f30be7d | 2012-09-29 12:33:05 +0530 | [diff] [blame] | 646 | #define PIS(x) (status & DSI_IRQ_##x) ? (#x " ") : "" |
| 647 | |
| 648 | pr_debug("DSI IRQ: 0x%x: %s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s\n", |
| 649 | status, |
| 650 | verbose_irq ? PIS(VC0) : "", |
| 651 | verbose_irq ? PIS(VC1) : "", |
| 652 | verbose_irq ? PIS(VC2) : "", |
| 653 | verbose_irq ? PIS(VC3) : "", |
| 654 | PIS(WAKEUP), |
| 655 | PIS(RESYNC), |
| 656 | PIS(PLL_LOCK), |
| 657 | PIS(PLL_UNLOCK), |
| 658 | PIS(PLL_RECALL), |
| 659 | PIS(COMPLEXIO_ERR), |
| 660 | PIS(HS_TX_TIMEOUT), |
| 661 | PIS(LP_RX_TIMEOUT), |
| 662 | PIS(TE_TRIGGER), |
| 663 | PIS(ACK_TRIGGER), |
| 664 | PIS(SYNC_LOST), |
| 665 | PIS(LDO_POWER_GOOD), |
| 666 | PIS(TA_TIMEOUT)); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 667 | #undef PIS |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 668 | } |
| 669 | |
| 670 | static void print_irq_status_vc(int channel, u32 status) |
| 671 | { |
Tomi Valkeinen | d80d499 | 2011-03-02 15:53:07 +0200 | [diff] [blame] | 672 | if (status == 0) |
| 673 | return; |
| 674 | |
Chandrabhanu Mahapatra | f30be7d | 2012-09-29 12:33:05 +0530 | [diff] [blame] | 675 | if (!verbose_irq && (status & ~DSI_VC_IRQ_PACKET_SENT) == 0) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 676 | return; |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 677 | |
Chandrabhanu Mahapatra | f30be7d | 2012-09-29 12:33:05 +0530 | [diff] [blame] | 678 | #define PIS(x) (status & DSI_VC_IRQ_##x) ? (#x " ") : "" |
| 679 | |
| 680 | pr_debug("DSI VC(%d) IRQ 0x%x: %s%s%s%s%s%s%s%s%s\n", |
| 681 | channel, |
| 682 | status, |
| 683 | PIS(CS), |
| 684 | PIS(ECC_CORR), |
| 685 | PIS(ECC_NO_CORR), |
| 686 | verbose_irq ? PIS(PACKET_SENT) : "", |
| 687 | PIS(BTA), |
| 688 | PIS(FIFO_TX_OVF), |
| 689 | PIS(FIFO_RX_OVF), |
| 690 | PIS(FIFO_TX_UDF), |
| 691 | PIS(PP_BUSY_CHANGE)); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 692 | #undef PIS |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 693 | } |
| 694 | |
| 695 | static void print_irq_status_cio(u32 status) |
| 696 | { |
Tomi Valkeinen | d80d499 | 2011-03-02 15:53:07 +0200 | [diff] [blame] | 697 | if (status == 0) |
| 698 | return; |
| 699 | |
Chandrabhanu Mahapatra | f30be7d | 2012-09-29 12:33:05 +0530 | [diff] [blame] | 700 | #define PIS(x) (status & DSI_CIO_IRQ_##x) ? (#x " ") : "" |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 701 | |
Chandrabhanu Mahapatra | f30be7d | 2012-09-29 12:33:05 +0530 | [diff] [blame] | 702 | pr_debug("DSI CIO IRQ 0x%x: %s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s\n", |
| 703 | status, |
| 704 | PIS(ERRSYNCESC1), |
| 705 | PIS(ERRSYNCESC2), |
| 706 | PIS(ERRSYNCESC3), |
| 707 | PIS(ERRESC1), |
| 708 | PIS(ERRESC2), |
| 709 | PIS(ERRESC3), |
| 710 | PIS(ERRCONTROL1), |
| 711 | PIS(ERRCONTROL2), |
| 712 | PIS(ERRCONTROL3), |
| 713 | PIS(STATEULPS1), |
| 714 | PIS(STATEULPS2), |
| 715 | PIS(STATEULPS3), |
| 716 | PIS(ERRCONTENTIONLP0_1), |
| 717 | PIS(ERRCONTENTIONLP1_1), |
| 718 | PIS(ERRCONTENTIONLP0_2), |
| 719 | PIS(ERRCONTENTIONLP1_2), |
| 720 | PIS(ERRCONTENTIONLP0_3), |
| 721 | PIS(ERRCONTENTIONLP1_3), |
| 722 | PIS(ULPSACTIVENOT_ALL0), |
| 723 | PIS(ULPSACTIVENOT_ALL1)); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 724 | #undef PIS |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 725 | } |
| 726 | |
Tomi Valkeinen | 69b281a | 2011-03-02 14:44:27 +0200 | [diff] [blame] | 727 | #ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 728 | static void dsi_collect_irq_stats(struct platform_device *dsidev, u32 irqstatus, |
| 729 | u32 *vcstatus, u32 ciostatus) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 730 | { |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 731 | struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 732 | int i; |
| 733 | |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 734 | spin_lock(&dsi->irq_stats_lock); |
Tomi Valkeinen | 69b281a | 2011-03-02 14:44:27 +0200 | [diff] [blame] | 735 | |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 736 | dsi->irq_stats.irq_count++; |
| 737 | dss_collect_irq_stats(irqstatus, dsi->irq_stats.dsi_irqs); |
Tomi Valkeinen | 69b281a | 2011-03-02 14:44:27 +0200 | [diff] [blame] | 738 | |
| 739 | for (i = 0; i < 4; ++i) |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 740 | dss_collect_irq_stats(vcstatus[i], dsi->irq_stats.vc_irqs[i]); |
Tomi Valkeinen | 69b281a | 2011-03-02 14:44:27 +0200 | [diff] [blame] | 741 | |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 742 | dss_collect_irq_stats(ciostatus, dsi->irq_stats.cio_irqs); |
Tomi Valkeinen | 69b281a | 2011-03-02 14:44:27 +0200 | [diff] [blame] | 743 | |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 744 | spin_unlock(&dsi->irq_stats_lock); |
Tomi Valkeinen | 69b281a | 2011-03-02 14:44:27 +0200 | [diff] [blame] | 745 | } |
| 746 | #else |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 747 | #define dsi_collect_irq_stats(dsidev, irqstatus, vcstatus, ciostatus) |
Tomi Valkeinen | dfc0fd8 | 2009-12-17 14:35:21 +0200 | [diff] [blame] | 748 | #endif |
| 749 | |
Tomi Valkeinen | 69b281a | 2011-03-02 14:44:27 +0200 | [diff] [blame] | 750 | static int debug_irq; |
| 751 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 752 | static void dsi_handle_irq_errors(struct platform_device *dsidev, u32 irqstatus, |
| 753 | u32 *vcstatus, u32 ciostatus) |
Tomi Valkeinen | 69b281a | 2011-03-02 14:44:27 +0200 | [diff] [blame] | 754 | { |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 755 | struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev); |
Tomi Valkeinen | 69b281a | 2011-03-02 14:44:27 +0200 | [diff] [blame] | 756 | int i; |
| 757 | |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 758 | if (irqstatus & DSI_IRQ_ERROR_MASK) { |
| 759 | DSSERR("DSI error, irqstatus %x\n", irqstatus); |
| 760 | print_irq_status(irqstatus); |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 761 | spin_lock(&dsi->errors_lock); |
| 762 | dsi->errors |= irqstatus & DSI_IRQ_ERROR_MASK; |
| 763 | spin_unlock(&dsi->errors_lock); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 764 | } else if (debug_irq) { |
| 765 | print_irq_status(irqstatus); |
| 766 | } |
| 767 | |
Tomi Valkeinen | 69b281a | 2011-03-02 14:44:27 +0200 | [diff] [blame] | 768 | for (i = 0; i < 4; ++i) { |
| 769 | if (vcstatus[i] & DSI_VC_IRQ_ERROR_MASK) { |
| 770 | DSSERR("DSI VC(%d) error, vc irqstatus %x\n", |
| 771 | i, vcstatus[i]); |
| 772 | print_irq_status_vc(i, vcstatus[i]); |
| 773 | } else if (debug_irq) { |
| 774 | print_irq_status_vc(i, vcstatus[i]); |
| 775 | } |
| 776 | } |
| 777 | |
| 778 | if (ciostatus & DSI_CIO_IRQ_ERROR_MASK) { |
| 779 | DSSERR("DSI CIO error, cio irqstatus %x\n", ciostatus); |
| 780 | print_irq_status_cio(ciostatus); |
| 781 | } else if (debug_irq) { |
| 782 | print_irq_status_cio(ciostatus); |
| 783 | } |
| 784 | } |
| 785 | |
Tomi Valkeinen | 4ae2ddd | 2011-03-02 14:47:04 +0200 | [diff] [blame] | 786 | static void dsi_call_isrs(struct dsi_isr_data *isr_array, |
| 787 | unsigned isr_array_size, u32 irqstatus) |
| 788 | { |
| 789 | struct dsi_isr_data *isr_data; |
| 790 | int i; |
| 791 | |
| 792 | for (i = 0; i < isr_array_size; i++) { |
| 793 | isr_data = &isr_array[i]; |
| 794 | if (isr_data->isr && isr_data->mask & irqstatus) |
| 795 | isr_data->isr(isr_data->arg, irqstatus); |
| 796 | } |
| 797 | } |
| 798 | |
| 799 | static void dsi_handle_isrs(struct dsi_isr_tables *isr_tables, |
| 800 | u32 irqstatus, u32 *vcstatus, u32 ciostatus) |
| 801 | { |
| 802 | int i; |
| 803 | |
| 804 | dsi_call_isrs(isr_tables->isr_table, |
| 805 | ARRAY_SIZE(isr_tables->isr_table), |
| 806 | irqstatus); |
| 807 | |
| 808 | for (i = 0; i < 4; ++i) { |
| 809 | if (vcstatus[i] == 0) |
| 810 | continue; |
| 811 | dsi_call_isrs(isr_tables->isr_table_vc[i], |
| 812 | ARRAY_SIZE(isr_tables->isr_table_vc[i]), |
| 813 | vcstatus[i]); |
| 814 | } |
| 815 | |
| 816 | if (ciostatus != 0) |
| 817 | dsi_call_isrs(isr_tables->isr_table_cio, |
| 818 | ARRAY_SIZE(isr_tables->isr_table_cio), |
| 819 | ciostatus); |
| 820 | } |
| 821 | |
Tomi Valkeinen | 69b281a | 2011-03-02 14:44:27 +0200 | [diff] [blame] | 822 | static irqreturn_t omap_dsi_irq_handler(int irq, void *arg) |
| 823 | { |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 824 | struct platform_device *dsidev; |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 825 | struct dsi_data *dsi; |
Tomi Valkeinen | 69b281a | 2011-03-02 14:44:27 +0200 | [diff] [blame] | 826 | u32 irqstatus, vcstatus[4], ciostatus; |
| 827 | int i; |
| 828 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 829 | dsidev = (struct platform_device *) arg; |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 830 | dsi = dsi_get_dsidrv_data(dsidev); |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 831 | |
Tomi Valkeinen | 0925afc | 2014-04-11 13:49:55 +0300 | [diff] [blame] | 832 | if (!dsi->is_enabled) |
| 833 | return IRQ_NONE; |
| 834 | |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 835 | spin_lock(&dsi->irq_lock); |
Tomi Valkeinen | 4ae2ddd | 2011-03-02 14:47:04 +0200 | [diff] [blame] | 836 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 837 | irqstatus = dsi_read_reg(dsidev, DSI_IRQSTATUS); |
Tomi Valkeinen | 69b281a | 2011-03-02 14:44:27 +0200 | [diff] [blame] | 838 | |
| 839 | /* IRQ is not for us */ |
Tomi Valkeinen | 4ae2ddd | 2011-03-02 14:47:04 +0200 | [diff] [blame] | 840 | if (!irqstatus) { |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 841 | spin_unlock(&dsi->irq_lock); |
Tomi Valkeinen | 69b281a | 2011-03-02 14:44:27 +0200 | [diff] [blame] | 842 | return IRQ_NONE; |
Tomi Valkeinen | 4ae2ddd | 2011-03-02 14:47:04 +0200 | [diff] [blame] | 843 | } |
Tomi Valkeinen | 69b281a | 2011-03-02 14:44:27 +0200 | [diff] [blame] | 844 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 845 | dsi_write_reg(dsidev, DSI_IRQSTATUS, irqstatus & ~DSI_IRQ_CHANNEL_MASK); |
Tomi Valkeinen | 69b281a | 2011-03-02 14:44:27 +0200 | [diff] [blame] | 846 | /* flush posted write */ |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 847 | dsi_read_reg(dsidev, DSI_IRQSTATUS); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 848 | |
| 849 | for (i = 0; i < 4; ++i) { |
Tomi Valkeinen | 69b281a | 2011-03-02 14:44:27 +0200 | [diff] [blame] | 850 | if ((irqstatus & (1 << i)) == 0) { |
| 851 | vcstatus[i] = 0; |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 852 | continue; |
Tomi Valkeinen | ab83b14 | 2010-06-09 15:31:01 +0300 | [diff] [blame] | 853 | } |
| 854 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 855 | vcstatus[i] = dsi_read_reg(dsidev, DSI_VC_IRQSTATUS(i)); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 856 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 857 | dsi_write_reg(dsidev, DSI_VC_IRQSTATUS(i), vcstatus[i]); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 858 | /* flush posted write */ |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 859 | dsi_read_reg(dsidev, DSI_VC_IRQSTATUS(i)); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 860 | } |
| 861 | |
| 862 | if (irqstatus & DSI_IRQ_COMPLEXIO_ERR) { |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 863 | ciostatus = dsi_read_reg(dsidev, DSI_COMPLEXIO_IRQ_STATUS); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 864 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 865 | dsi_write_reg(dsidev, DSI_COMPLEXIO_IRQ_STATUS, ciostatus); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 866 | /* flush posted write */ |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 867 | dsi_read_reg(dsidev, DSI_COMPLEXIO_IRQ_STATUS); |
Tomi Valkeinen | 69b281a | 2011-03-02 14:44:27 +0200 | [diff] [blame] | 868 | } else { |
| 869 | ciostatus = 0; |
| 870 | } |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 871 | |
Tomi Valkeinen | 69b281a | 2011-03-02 14:44:27 +0200 | [diff] [blame] | 872 | #ifdef DSI_CATCH_MISSING_TE |
| 873 | if (irqstatus & DSI_IRQ_TE_TRIGGER) |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 874 | del_timer(&dsi->te_timer); |
Tomi Valkeinen | 69b281a | 2011-03-02 14:44:27 +0200 | [diff] [blame] | 875 | #endif |
| 876 | |
Tomi Valkeinen | 4ae2ddd | 2011-03-02 14:47:04 +0200 | [diff] [blame] | 877 | /* make a copy and unlock, so that isrs can unregister |
| 878 | * themselves */ |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 879 | memcpy(&dsi->isr_tables_copy, &dsi->isr_tables, |
| 880 | sizeof(dsi->isr_tables)); |
Tomi Valkeinen | 4ae2ddd | 2011-03-02 14:47:04 +0200 | [diff] [blame] | 881 | |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 882 | spin_unlock(&dsi->irq_lock); |
Tomi Valkeinen | 4ae2ddd | 2011-03-02 14:47:04 +0200 | [diff] [blame] | 883 | |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 884 | dsi_handle_isrs(&dsi->isr_tables_copy, irqstatus, vcstatus, ciostatus); |
Tomi Valkeinen | 4ae2ddd | 2011-03-02 14:47:04 +0200 | [diff] [blame] | 885 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 886 | dsi_handle_irq_errors(dsidev, irqstatus, vcstatus, ciostatus); |
Tomi Valkeinen | dfc0fd8 | 2009-12-17 14:35:21 +0200 | [diff] [blame] | 887 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 888 | dsi_collect_irq_stats(dsidev, irqstatus, vcstatus, ciostatus); |
Tomi Valkeinen | 69b281a | 2011-03-02 14:44:27 +0200 | [diff] [blame] | 889 | |
archit taneja | affe360 | 2011-02-23 08:41:03 +0000 | [diff] [blame] | 890 | return IRQ_HANDLED; |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 891 | } |
| 892 | |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 893 | /* dsi->irq_lock has to be locked by the caller */ |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 894 | static void _omap_dsi_configure_irqs(struct platform_device *dsidev, |
| 895 | struct dsi_isr_data *isr_array, |
Tomi Valkeinen | 4ae2ddd | 2011-03-02 14:47:04 +0200 | [diff] [blame] | 896 | unsigned isr_array_size, u32 default_mask, |
| 897 | const struct dsi_reg enable_reg, |
| 898 | const struct dsi_reg status_reg) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 899 | { |
Tomi Valkeinen | 4ae2ddd | 2011-03-02 14:47:04 +0200 | [diff] [blame] | 900 | struct dsi_isr_data *isr_data; |
| 901 | u32 mask; |
| 902 | u32 old_mask; |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 903 | int i; |
| 904 | |
Tomi Valkeinen | 4ae2ddd | 2011-03-02 14:47:04 +0200 | [diff] [blame] | 905 | mask = default_mask; |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 906 | |
Tomi Valkeinen | 4ae2ddd | 2011-03-02 14:47:04 +0200 | [diff] [blame] | 907 | for (i = 0; i < isr_array_size; i++) { |
| 908 | isr_data = &isr_array[i]; |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 909 | |
Tomi Valkeinen | 4ae2ddd | 2011-03-02 14:47:04 +0200 | [diff] [blame] | 910 | if (isr_data->isr == NULL) |
| 911 | continue; |
| 912 | |
| 913 | mask |= isr_data->mask; |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 914 | } |
| 915 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 916 | old_mask = dsi_read_reg(dsidev, enable_reg); |
Tomi Valkeinen | 4ae2ddd | 2011-03-02 14:47:04 +0200 | [diff] [blame] | 917 | /* clear the irqstatus for newly enabled irqs */ |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 918 | dsi_write_reg(dsidev, status_reg, (mask ^ old_mask) & mask); |
| 919 | dsi_write_reg(dsidev, enable_reg, mask); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 920 | |
Tomi Valkeinen | 4ae2ddd | 2011-03-02 14:47:04 +0200 | [diff] [blame] | 921 | /* flush posted writes */ |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 922 | dsi_read_reg(dsidev, enable_reg); |
| 923 | dsi_read_reg(dsidev, status_reg); |
Tomi Valkeinen | 4ae2ddd | 2011-03-02 14:47:04 +0200 | [diff] [blame] | 924 | } |
| 925 | |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 926 | /* dsi->irq_lock has to be locked by the caller */ |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 927 | static void _omap_dsi_set_irqs(struct platform_device *dsidev) |
Tomi Valkeinen | 4ae2ddd | 2011-03-02 14:47:04 +0200 | [diff] [blame] | 928 | { |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 929 | struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev); |
Tomi Valkeinen | 4ae2ddd | 2011-03-02 14:47:04 +0200 | [diff] [blame] | 930 | u32 mask = DSI_IRQ_ERROR_MASK; |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 931 | #ifdef DSI_CATCH_MISSING_TE |
Tomi Valkeinen | 4ae2ddd | 2011-03-02 14:47:04 +0200 | [diff] [blame] | 932 | mask |= DSI_IRQ_TE_TRIGGER; |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 933 | #endif |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 934 | _omap_dsi_configure_irqs(dsidev, dsi->isr_tables.isr_table, |
| 935 | ARRAY_SIZE(dsi->isr_tables.isr_table), mask, |
Tomi Valkeinen | 4ae2ddd | 2011-03-02 14:47:04 +0200 | [diff] [blame] | 936 | DSI_IRQENABLE, DSI_IRQSTATUS); |
| 937 | } |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 938 | |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 939 | /* dsi->irq_lock has to be locked by the caller */ |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 940 | static void _omap_dsi_set_irqs_vc(struct platform_device *dsidev, int vc) |
Tomi Valkeinen | 4ae2ddd | 2011-03-02 14:47:04 +0200 | [diff] [blame] | 941 | { |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 942 | struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev); |
| 943 | |
| 944 | _omap_dsi_configure_irqs(dsidev, dsi->isr_tables.isr_table_vc[vc], |
| 945 | ARRAY_SIZE(dsi->isr_tables.isr_table_vc[vc]), |
Tomi Valkeinen | 4ae2ddd | 2011-03-02 14:47:04 +0200 | [diff] [blame] | 946 | DSI_VC_IRQ_ERROR_MASK, |
| 947 | DSI_VC_IRQENABLE(vc), DSI_VC_IRQSTATUS(vc)); |
| 948 | } |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 949 | |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 950 | /* dsi->irq_lock has to be locked by the caller */ |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 951 | static void _omap_dsi_set_irqs_cio(struct platform_device *dsidev) |
Tomi Valkeinen | 4ae2ddd | 2011-03-02 14:47:04 +0200 | [diff] [blame] | 952 | { |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 953 | struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev); |
| 954 | |
| 955 | _omap_dsi_configure_irqs(dsidev, dsi->isr_tables.isr_table_cio, |
| 956 | ARRAY_SIZE(dsi->isr_tables.isr_table_cio), |
Tomi Valkeinen | 4ae2ddd | 2011-03-02 14:47:04 +0200 | [diff] [blame] | 957 | DSI_CIO_IRQ_ERROR_MASK, |
| 958 | DSI_COMPLEXIO_IRQ_ENABLE, DSI_COMPLEXIO_IRQ_STATUS); |
| 959 | } |
| 960 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 961 | static void _dsi_initialize_irq(struct platform_device *dsidev) |
Tomi Valkeinen | 4ae2ddd | 2011-03-02 14:47:04 +0200 | [diff] [blame] | 962 | { |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 963 | struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev); |
Tomi Valkeinen | 4ae2ddd | 2011-03-02 14:47:04 +0200 | [diff] [blame] | 964 | unsigned long flags; |
| 965 | int vc; |
| 966 | |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 967 | spin_lock_irqsave(&dsi->irq_lock, flags); |
Tomi Valkeinen | 4ae2ddd | 2011-03-02 14:47:04 +0200 | [diff] [blame] | 968 | |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 969 | memset(&dsi->isr_tables, 0, sizeof(dsi->isr_tables)); |
Tomi Valkeinen | 4ae2ddd | 2011-03-02 14:47:04 +0200 | [diff] [blame] | 970 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 971 | _omap_dsi_set_irqs(dsidev); |
Tomi Valkeinen | 4ae2ddd | 2011-03-02 14:47:04 +0200 | [diff] [blame] | 972 | for (vc = 0; vc < 4; ++vc) |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 973 | _omap_dsi_set_irqs_vc(dsidev, vc); |
| 974 | _omap_dsi_set_irqs_cio(dsidev); |
Tomi Valkeinen | 4ae2ddd | 2011-03-02 14:47:04 +0200 | [diff] [blame] | 975 | |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 976 | spin_unlock_irqrestore(&dsi->irq_lock, flags); |
Tomi Valkeinen | 4ae2ddd | 2011-03-02 14:47:04 +0200 | [diff] [blame] | 977 | } |
| 978 | |
| 979 | static int _dsi_register_isr(omap_dsi_isr_t isr, void *arg, u32 mask, |
| 980 | struct dsi_isr_data *isr_array, unsigned isr_array_size) |
| 981 | { |
| 982 | struct dsi_isr_data *isr_data; |
| 983 | int free_idx; |
| 984 | int i; |
| 985 | |
| 986 | BUG_ON(isr == NULL); |
| 987 | |
| 988 | /* check for duplicate entry and find a free slot */ |
| 989 | free_idx = -1; |
| 990 | for (i = 0; i < isr_array_size; i++) { |
| 991 | isr_data = &isr_array[i]; |
| 992 | |
| 993 | if (isr_data->isr == isr && isr_data->arg == arg && |
| 994 | isr_data->mask == mask) { |
| 995 | return -EINVAL; |
| 996 | } |
| 997 | |
| 998 | if (isr_data->isr == NULL && free_idx == -1) |
| 999 | free_idx = i; |
| 1000 | } |
| 1001 | |
| 1002 | if (free_idx == -1) |
| 1003 | return -EBUSY; |
| 1004 | |
| 1005 | isr_data = &isr_array[free_idx]; |
| 1006 | isr_data->isr = isr; |
| 1007 | isr_data->arg = arg; |
| 1008 | isr_data->mask = mask; |
| 1009 | |
| 1010 | return 0; |
| 1011 | } |
| 1012 | |
| 1013 | static int _dsi_unregister_isr(omap_dsi_isr_t isr, void *arg, u32 mask, |
| 1014 | struct dsi_isr_data *isr_array, unsigned isr_array_size) |
| 1015 | { |
| 1016 | struct dsi_isr_data *isr_data; |
| 1017 | int i; |
| 1018 | |
| 1019 | for (i = 0; i < isr_array_size; i++) { |
| 1020 | isr_data = &isr_array[i]; |
| 1021 | if (isr_data->isr != isr || isr_data->arg != arg || |
| 1022 | isr_data->mask != mask) |
| 1023 | continue; |
| 1024 | |
| 1025 | isr_data->isr = NULL; |
| 1026 | isr_data->arg = NULL; |
| 1027 | isr_data->mask = 0; |
| 1028 | |
| 1029 | return 0; |
| 1030 | } |
| 1031 | |
| 1032 | return -EINVAL; |
| 1033 | } |
| 1034 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 1035 | static int dsi_register_isr(struct platform_device *dsidev, omap_dsi_isr_t isr, |
| 1036 | void *arg, u32 mask) |
Tomi Valkeinen | 4ae2ddd | 2011-03-02 14:47:04 +0200 | [diff] [blame] | 1037 | { |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 1038 | struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev); |
Tomi Valkeinen | 4ae2ddd | 2011-03-02 14:47:04 +0200 | [diff] [blame] | 1039 | unsigned long flags; |
| 1040 | int r; |
| 1041 | |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 1042 | spin_lock_irqsave(&dsi->irq_lock, flags); |
Tomi Valkeinen | 4ae2ddd | 2011-03-02 14:47:04 +0200 | [diff] [blame] | 1043 | |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 1044 | r = _dsi_register_isr(isr, arg, mask, dsi->isr_tables.isr_table, |
| 1045 | ARRAY_SIZE(dsi->isr_tables.isr_table)); |
Tomi Valkeinen | 4ae2ddd | 2011-03-02 14:47:04 +0200 | [diff] [blame] | 1046 | |
| 1047 | if (r == 0) |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 1048 | _omap_dsi_set_irqs(dsidev); |
Tomi Valkeinen | 4ae2ddd | 2011-03-02 14:47:04 +0200 | [diff] [blame] | 1049 | |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 1050 | spin_unlock_irqrestore(&dsi->irq_lock, flags); |
Tomi Valkeinen | 4ae2ddd | 2011-03-02 14:47:04 +0200 | [diff] [blame] | 1051 | |
| 1052 | return r; |
| 1053 | } |
| 1054 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 1055 | static int dsi_unregister_isr(struct platform_device *dsidev, |
| 1056 | omap_dsi_isr_t isr, void *arg, u32 mask) |
Tomi Valkeinen | 4ae2ddd | 2011-03-02 14:47:04 +0200 | [diff] [blame] | 1057 | { |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 1058 | struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev); |
Tomi Valkeinen | 4ae2ddd | 2011-03-02 14:47:04 +0200 | [diff] [blame] | 1059 | unsigned long flags; |
| 1060 | int r; |
| 1061 | |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 1062 | spin_lock_irqsave(&dsi->irq_lock, flags); |
Tomi Valkeinen | 4ae2ddd | 2011-03-02 14:47:04 +0200 | [diff] [blame] | 1063 | |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 1064 | r = _dsi_unregister_isr(isr, arg, mask, dsi->isr_tables.isr_table, |
| 1065 | ARRAY_SIZE(dsi->isr_tables.isr_table)); |
Tomi Valkeinen | 4ae2ddd | 2011-03-02 14:47:04 +0200 | [diff] [blame] | 1066 | |
| 1067 | if (r == 0) |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 1068 | _omap_dsi_set_irqs(dsidev); |
Tomi Valkeinen | 4ae2ddd | 2011-03-02 14:47:04 +0200 | [diff] [blame] | 1069 | |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 1070 | spin_unlock_irqrestore(&dsi->irq_lock, flags); |
Tomi Valkeinen | 4ae2ddd | 2011-03-02 14:47:04 +0200 | [diff] [blame] | 1071 | |
| 1072 | return r; |
| 1073 | } |
| 1074 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 1075 | static int dsi_register_isr_vc(struct platform_device *dsidev, int channel, |
| 1076 | omap_dsi_isr_t isr, void *arg, u32 mask) |
Tomi Valkeinen | 4ae2ddd | 2011-03-02 14:47:04 +0200 | [diff] [blame] | 1077 | { |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 1078 | struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev); |
Tomi Valkeinen | 4ae2ddd | 2011-03-02 14:47:04 +0200 | [diff] [blame] | 1079 | unsigned long flags; |
| 1080 | int r; |
| 1081 | |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 1082 | spin_lock_irqsave(&dsi->irq_lock, flags); |
Tomi Valkeinen | 4ae2ddd | 2011-03-02 14:47:04 +0200 | [diff] [blame] | 1083 | |
| 1084 | r = _dsi_register_isr(isr, arg, mask, |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 1085 | dsi->isr_tables.isr_table_vc[channel], |
| 1086 | ARRAY_SIZE(dsi->isr_tables.isr_table_vc[channel])); |
Tomi Valkeinen | 4ae2ddd | 2011-03-02 14:47:04 +0200 | [diff] [blame] | 1087 | |
| 1088 | if (r == 0) |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 1089 | _omap_dsi_set_irqs_vc(dsidev, channel); |
Tomi Valkeinen | 4ae2ddd | 2011-03-02 14:47:04 +0200 | [diff] [blame] | 1090 | |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 1091 | spin_unlock_irqrestore(&dsi->irq_lock, flags); |
Tomi Valkeinen | 4ae2ddd | 2011-03-02 14:47:04 +0200 | [diff] [blame] | 1092 | |
| 1093 | return r; |
| 1094 | } |
| 1095 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 1096 | static int dsi_unregister_isr_vc(struct platform_device *dsidev, int channel, |
| 1097 | omap_dsi_isr_t isr, void *arg, u32 mask) |
Tomi Valkeinen | 4ae2ddd | 2011-03-02 14:47:04 +0200 | [diff] [blame] | 1098 | { |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 1099 | struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev); |
Tomi Valkeinen | 4ae2ddd | 2011-03-02 14:47:04 +0200 | [diff] [blame] | 1100 | unsigned long flags; |
| 1101 | int r; |
| 1102 | |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 1103 | spin_lock_irqsave(&dsi->irq_lock, flags); |
Tomi Valkeinen | 4ae2ddd | 2011-03-02 14:47:04 +0200 | [diff] [blame] | 1104 | |
| 1105 | r = _dsi_unregister_isr(isr, arg, mask, |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 1106 | dsi->isr_tables.isr_table_vc[channel], |
| 1107 | ARRAY_SIZE(dsi->isr_tables.isr_table_vc[channel])); |
Tomi Valkeinen | 4ae2ddd | 2011-03-02 14:47:04 +0200 | [diff] [blame] | 1108 | |
| 1109 | if (r == 0) |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 1110 | _omap_dsi_set_irqs_vc(dsidev, channel); |
Tomi Valkeinen | 4ae2ddd | 2011-03-02 14:47:04 +0200 | [diff] [blame] | 1111 | |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 1112 | spin_unlock_irqrestore(&dsi->irq_lock, flags); |
Tomi Valkeinen | 4ae2ddd | 2011-03-02 14:47:04 +0200 | [diff] [blame] | 1113 | |
| 1114 | return r; |
| 1115 | } |
| 1116 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 1117 | static int dsi_register_isr_cio(struct platform_device *dsidev, |
| 1118 | omap_dsi_isr_t isr, void *arg, u32 mask) |
Tomi Valkeinen | 4ae2ddd | 2011-03-02 14:47:04 +0200 | [diff] [blame] | 1119 | { |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 1120 | struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev); |
Tomi Valkeinen | 4ae2ddd | 2011-03-02 14:47:04 +0200 | [diff] [blame] | 1121 | unsigned long flags; |
| 1122 | int r; |
| 1123 | |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 1124 | spin_lock_irqsave(&dsi->irq_lock, flags); |
Tomi Valkeinen | 4ae2ddd | 2011-03-02 14:47:04 +0200 | [diff] [blame] | 1125 | |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 1126 | r = _dsi_register_isr(isr, arg, mask, dsi->isr_tables.isr_table_cio, |
| 1127 | ARRAY_SIZE(dsi->isr_tables.isr_table_cio)); |
Tomi Valkeinen | 4ae2ddd | 2011-03-02 14:47:04 +0200 | [diff] [blame] | 1128 | |
| 1129 | if (r == 0) |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 1130 | _omap_dsi_set_irqs_cio(dsidev); |
Tomi Valkeinen | 4ae2ddd | 2011-03-02 14:47:04 +0200 | [diff] [blame] | 1131 | |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 1132 | spin_unlock_irqrestore(&dsi->irq_lock, flags); |
Tomi Valkeinen | 4ae2ddd | 2011-03-02 14:47:04 +0200 | [diff] [blame] | 1133 | |
| 1134 | return r; |
| 1135 | } |
| 1136 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 1137 | static int dsi_unregister_isr_cio(struct platform_device *dsidev, |
| 1138 | omap_dsi_isr_t isr, void *arg, u32 mask) |
Tomi Valkeinen | 4ae2ddd | 2011-03-02 14:47:04 +0200 | [diff] [blame] | 1139 | { |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 1140 | struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev); |
Tomi Valkeinen | 4ae2ddd | 2011-03-02 14:47:04 +0200 | [diff] [blame] | 1141 | unsigned long flags; |
| 1142 | int r; |
| 1143 | |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 1144 | spin_lock_irqsave(&dsi->irq_lock, flags); |
Tomi Valkeinen | 4ae2ddd | 2011-03-02 14:47:04 +0200 | [diff] [blame] | 1145 | |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 1146 | r = _dsi_unregister_isr(isr, arg, mask, dsi->isr_tables.isr_table_cio, |
| 1147 | ARRAY_SIZE(dsi->isr_tables.isr_table_cio)); |
Tomi Valkeinen | 4ae2ddd | 2011-03-02 14:47:04 +0200 | [diff] [blame] | 1148 | |
| 1149 | if (r == 0) |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 1150 | _omap_dsi_set_irqs_cio(dsidev); |
Tomi Valkeinen | 4ae2ddd | 2011-03-02 14:47:04 +0200 | [diff] [blame] | 1151 | |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 1152 | spin_unlock_irqrestore(&dsi->irq_lock, flags); |
Tomi Valkeinen | 4ae2ddd | 2011-03-02 14:47:04 +0200 | [diff] [blame] | 1153 | |
| 1154 | return r; |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1155 | } |
| 1156 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 1157 | static u32 dsi_get_errors(struct platform_device *dsidev) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1158 | { |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 1159 | struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1160 | unsigned long flags; |
| 1161 | u32 e; |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 1162 | spin_lock_irqsave(&dsi->errors_lock, flags); |
| 1163 | e = dsi->errors; |
| 1164 | dsi->errors = 0; |
| 1165 | spin_unlock_irqrestore(&dsi->errors_lock, flags); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1166 | return e; |
| 1167 | } |
| 1168 | |
Tomi Valkeinen | f76b178 | 2014-08-08 10:04:31 +0300 | [diff] [blame] | 1169 | static int dsi_runtime_get(struct platform_device *dsidev) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1170 | { |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 1171 | int r; |
| 1172 | struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev); |
| 1173 | |
| 1174 | DSSDBG("dsi_runtime_get\n"); |
| 1175 | |
| 1176 | r = pm_runtime_get_sync(&dsi->pdev->dev); |
| 1177 | WARN_ON(r < 0); |
| 1178 | return r < 0 ? r : 0; |
| 1179 | } |
| 1180 | |
Tomi Valkeinen | f76b178 | 2014-08-08 10:04:31 +0300 | [diff] [blame] | 1181 | static void dsi_runtime_put(struct platform_device *dsidev) |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 1182 | { |
| 1183 | struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev); |
| 1184 | int r; |
| 1185 | |
| 1186 | DSSDBG("dsi_runtime_put\n"); |
| 1187 | |
Tomi Valkeinen | 0eaf9f5 | 2012-01-23 13:23:08 +0200 | [diff] [blame] | 1188 | r = pm_runtime_put_sync(&dsi->pdev->dev); |
Tomi Valkeinen | 5be3aeb | 2012-06-27 16:37:18 +0300 | [diff] [blame] | 1189 | WARN_ON(r < 0 && r != -ENOSYS); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1190 | } |
| 1191 | |
Tomi Valkeinen | b2541c4 | 2013-05-03 13:42:24 +0300 | [diff] [blame] | 1192 | static int dsi_regulator_init(struct platform_device *dsidev) |
| 1193 | { |
| 1194 | struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev); |
| 1195 | struct regulator *vdds_dsi; |
| 1196 | |
| 1197 | if (dsi->vdds_dsi_reg != NULL) |
| 1198 | return 0; |
| 1199 | |
Tomi Valkeinen | 931d4bd | 2013-06-10 14:05:10 +0300 | [diff] [blame] | 1200 | vdds_dsi = devm_regulator_get(&dsi->pdev->dev, "vdd"); |
Tomi Valkeinen | b2541c4 | 2013-05-03 13:42:24 +0300 | [diff] [blame] | 1201 | |
| 1202 | if (IS_ERR(vdds_dsi)) { |
Tomi Valkeinen | 40359a9 | 2013-12-19 16:15:34 +0200 | [diff] [blame] | 1203 | if (PTR_ERR(vdds_dsi) != -EPROBE_DEFER) |
Tomi Valkeinen | 931d4bd | 2013-06-10 14:05:10 +0300 | [diff] [blame] | 1204 | DSSERR("can't get DSI VDD regulator\n"); |
Tomi Valkeinen | b2541c4 | 2013-05-03 13:42:24 +0300 | [diff] [blame] | 1205 | return PTR_ERR(vdds_dsi); |
| 1206 | } |
| 1207 | |
| 1208 | dsi->vdds_dsi_reg = vdds_dsi; |
| 1209 | |
| 1210 | return 0; |
| 1211 | } |
| 1212 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 1213 | static void _dsi_print_reset_status(struct platform_device *dsidev) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1214 | { |
Laurent Pinchart | 44d8ca1 | 2017-08-05 01:44:10 +0300 | [diff] [blame] | 1215 | struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1216 | u32 l; |
Tomi Valkeinen | c335cbf | 2010-10-07 13:27:42 +0300 | [diff] [blame] | 1217 | int b0, b1, b2; |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1218 | |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1219 | /* A dummy read using the SCP interface to any DSIPHY register is |
| 1220 | * required after DSIPHY reset to complete the reset of the DSI complex |
| 1221 | * I/O. */ |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 1222 | l = dsi_read_reg(dsidev, DSI_DSIPHY_CFG5); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1223 | |
Laurent Pinchart | 44d8ca1 | 2017-08-05 01:44:10 +0300 | [diff] [blame] | 1224 | if (dsi->data->quirks & DSI_QUIRK_REVERSE_TXCLKESC) { |
Tomi Valkeinen | c335cbf | 2010-10-07 13:27:42 +0300 | [diff] [blame] | 1225 | b0 = 28; |
| 1226 | b1 = 27; |
| 1227 | b2 = 26; |
| 1228 | } else { |
| 1229 | b0 = 24; |
| 1230 | b1 = 25; |
| 1231 | b2 = 26; |
| 1232 | } |
| 1233 | |
Chandrabhanu Mahapatra | f30be7d | 2012-09-29 12:33:05 +0530 | [diff] [blame] | 1234 | #define DSI_FLD_GET(fld, start, end)\ |
| 1235 | FLD_GET(dsi_read_reg(dsidev, DSI_##fld), start, end) |
| 1236 | |
| 1237 | pr_debug("DSI resets: PLL (%d) CIO (%d) PHY (%x%x%x, %d, %d, %d)\n", |
| 1238 | DSI_FLD_GET(PLL_STATUS, 0, 0), |
| 1239 | DSI_FLD_GET(COMPLEXIO_CFG1, 29, 29), |
| 1240 | DSI_FLD_GET(DSIPHY_CFG5, b0, b0), |
| 1241 | DSI_FLD_GET(DSIPHY_CFG5, b1, b1), |
| 1242 | DSI_FLD_GET(DSIPHY_CFG5, b2, b2), |
| 1243 | DSI_FLD_GET(DSIPHY_CFG5, 29, 29), |
| 1244 | DSI_FLD_GET(DSIPHY_CFG5, 30, 30), |
| 1245 | DSI_FLD_GET(DSIPHY_CFG5, 31, 31)); |
| 1246 | |
| 1247 | #undef DSI_FLD_GET |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1248 | } |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1249 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 1250 | static inline int dsi_if_enable(struct platform_device *dsidev, bool enable) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1251 | { |
| 1252 | DSSDBG("dsi_if_enable(%d)\n", enable); |
| 1253 | |
| 1254 | enable = enable ? 1 : 0; |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 1255 | REG_FLD_MOD(dsidev, DSI_CTRL, enable, 0, 0); /* IF_EN */ |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1256 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 1257 | if (wait_for_bit_change(dsidev, DSI_CTRL, 0, enable) != enable) { |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1258 | DSSERR("Failed to set dsi_if_enable to %d\n", enable); |
| 1259 | return -EIO; |
| 1260 | } |
| 1261 | |
| 1262 | return 0; |
| 1263 | } |
| 1264 | |
Tomi Valkeinen | 2daea7a | 2014-10-22 14:49:14 +0300 | [diff] [blame] | 1265 | static unsigned long dsi_get_pll_hsdiv_dispc_rate(struct platform_device *dsidev) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1266 | { |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 1267 | struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev); |
| 1268 | |
Tomi Valkeinen | 2daea7a | 2014-10-22 14:49:14 +0300 | [diff] [blame] | 1269 | return dsi->pll.cinfo.clkout[HSDIV_DISPC]; |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1270 | } |
| 1271 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 1272 | static unsigned long dsi_get_pll_hsdiv_dsi_rate(struct platform_device *dsidev) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1273 | { |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 1274 | struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev); |
| 1275 | |
Tomi Valkeinen | 2daea7a | 2014-10-22 14:49:14 +0300 | [diff] [blame] | 1276 | return dsi->pll.cinfo.clkout[HSDIV_DSI]; |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1277 | } |
| 1278 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 1279 | static unsigned long dsi_get_txbyteclkhs(struct platform_device *dsidev) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1280 | { |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 1281 | struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev); |
| 1282 | |
Tomi Valkeinen | 2daea7a | 2014-10-22 14:49:14 +0300 | [diff] [blame] | 1283 | return dsi->pll.cinfo.clkdco / 16; |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1284 | } |
| 1285 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 1286 | static unsigned long dsi_fclk_rate(struct platform_device *dsidev) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1287 | { |
| 1288 | unsigned long r; |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 1289 | struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1290 | |
Tomi Valkeinen | 3b63ca7 | 2016-05-17 14:01:10 +0300 | [diff] [blame] | 1291 | if (dss_get_dsi_clk_source(dsi->module_id) == DSS_CLK_SRC_FCK) { |
Archit Taneja | 1bb4783 | 2011-02-24 14:17:30 +0530 | [diff] [blame] | 1292 | /* DSI FCLK source is DSS_CLK_FCK */ |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 1293 | r = clk_get_rate(dsi->dss_clk); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1294 | } else { |
Archit Taneja | 1bb4783 | 2011-02-24 14:17:30 +0530 | [diff] [blame] | 1295 | /* DSI FCLK source is dsi_pll_hsdiv_dsi_clk */ |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 1296 | r = dsi_get_pll_hsdiv_dsi_rate(dsidev); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1297 | } |
| 1298 | |
| 1299 | return r; |
| 1300 | } |
| 1301 | |
Tomi Valkeinen | 7b71c41 | 2014-08-06 15:45:26 +0300 | [diff] [blame] | 1302 | static int dsi_lp_clock_calc(unsigned long dsi_fclk, |
| 1303 | unsigned long lp_clk_min, unsigned long lp_clk_max, |
| 1304 | struct dsi_lp_clock_info *lp_cinfo) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1305 | { |
Tomi Valkeinen | f1e0001 | 2013-03-05 17:21:35 +0200 | [diff] [blame] | 1306 | unsigned lp_clk_div; |
| 1307 | unsigned long lp_clk; |
| 1308 | |
| 1309 | lp_clk_div = DIV_ROUND_UP(dsi_fclk, lp_clk_max * 2); |
| 1310 | lp_clk = dsi_fclk / 2 / lp_clk_div; |
| 1311 | |
| 1312 | if (lp_clk < lp_clk_min || lp_clk > lp_clk_max) |
| 1313 | return -EINVAL; |
| 1314 | |
Tomi Valkeinen | 7b71c41 | 2014-08-06 15:45:26 +0300 | [diff] [blame] | 1315 | lp_cinfo->lp_clk_div = lp_clk_div; |
| 1316 | lp_cinfo->lp_clk = lp_clk; |
Tomi Valkeinen | f1e0001 | 2013-03-05 17:21:35 +0200 | [diff] [blame] | 1317 | |
| 1318 | return 0; |
| 1319 | } |
| 1320 | |
Tomi Valkeinen | 5761217 | 2012-11-27 17:32:36 +0200 | [diff] [blame] | 1321 | static int dsi_set_lp_clk_divisor(struct platform_device *dsidev) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1322 | { |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 1323 | struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1324 | unsigned long dsi_fclk; |
| 1325 | unsigned lp_clk_div; |
| 1326 | unsigned long lp_clk; |
Laurent Pinchart | fe9964c | 2017-08-05 01:44:15 +0300 | [diff] [blame] | 1327 | unsigned lpdiv_max = dsi->data->max_pll_lpdiv; |
Tomi Valkeinen | 2daea7a | 2014-10-22 14:49:14 +0300 | [diff] [blame] | 1328 | |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1329 | |
Tomi Valkeinen | 7b71c41 | 2014-08-06 15:45:26 +0300 | [diff] [blame] | 1330 | lp_clk_div = dsi->user_lp_cinfo.lp_clk_div; |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1331 | |
Tomi Valkeinen | 2daea7a | 2014-10-22 14:49:14 +0300 | [diff] [blame] | 1332 | if (lp_clk_div == 0 || lp_clk_div > lpdiv_max) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1333 | return -EINVAL; |
| 1334 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 1335 | dsi_fclk = dsi_fclk_rate(dsidev); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1336 | |
| 1337 | lp_clk = dsi_fclk / 2 / lp_clk_div; |
| 1338 | |
| 1339 | DSSDBG("LP_CLK_DIV %u, LP_CLK %lu\n", lp_clk_div, lp_clk); |
Tomi Valkeinen | 7b71c41 | 2014-08-06 15:45:26 +0300 | [diff] [blame] | 1340 | dsi->current_lp_cinfo.lp_clk = lp_clk; |
| 1341 | dsi->current_lp_cinfo.lp_clk_div = lp_clk_div; |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1342 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 1343 | /* LP_CLK_DIVISOR */ |
| 1344 | REG_FLD_MOD(dsidev, DSI_CLK_CTRL, lp_clk_div, 12, 0); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1345 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 1346 | /* LP_RX_SYNCHRO_ENABLE */ |
| 1347 | REG_FLD_MOD(dsidev, DSI_CLK_CTRL, dsi_fclk > 30000000 ? 1 : 0, 21, 21); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1348 | |
| 1349 | return 0; |
| 1350 | } |
| 1351 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 1352 | static void dsi_enable_scp_clk(struct platform_device *dsidev) |
Tomi Valkeinen | 24c1ae4 | 2011-04-13 17:12:52 +0300 | [diff] [blame] | 1353 | { |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 1354 | struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev); |
| 1355 | |
| 1356 | if (dsi->scp_clk_refcount++ == 0) |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 1357 | REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 1, 14, 14); /* CIO_CLK_ICG */ |
Tomi Valkeinen | 24c1ae4 | 2011-04-13 17:12:52 +0300 | [diff] [blame] | 1358 | } |
| 1359 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 1360 | static void dsi_disable_scp_clk(struct platform_device *dsidev) |
Tomi Valkeinen | 24c1ae4 | 2011-04-13 17:12:52 +0300 | [diff] [blame] | 1361 | { |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 1362 | struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev); |
| 1363 | |
| 1364 | WARN_ON(dsi->scp_clk_refcount == 0); |
| 1365 | if (--dsi->scp_clk_refcount == 0) |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 1366 | REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 0, 14, 14); /* CIO_CLK_ICG */ |
Tomi Valkeinen | 24c1ae4 | 2011-04-13 17:12:52 +0300 | [diff] [blame] | 1367 | } |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1368 | |
| 1369 | enum dsi_pll_power_state { |
| 1370 | DSI_PLL_POWER_OFF = 0x0, |
| 1371 | DSI_PLL_POWER_ON_HSCLK = 0x1, |
| 1372 | DSI_PLL_POWER_ON_ALL = 0x2, |
| 1373 | DSI_PLL_POWER_ON_DIV = 0x3, |
| 1374 | }; |
| 1375 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 1376 | static int dsi_pll_power(struct platform_device *dsidev, |
| 1377 | enum dsi_pll_power_state state) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1378 | { |
Laurent Pinchart | 44d8ca1 | 2017-08-05 01:44:10 +0300 | [diff] [blame] | 1379 | struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1380 | int t = 0; |
| 1381 | |
Tomi Valkeinen | c94dfe05 | 2011-04-15 10:42:59 +0300 | [diff] [blame] | 1382 | /* DSI-PLL power command 0x3 is not working */ |
Laurent Pinchart | 44d8ca1 | 2017-08-05 01:44:10 +0300 | [diff] [blame] | 1383 | if ((dsi->data->quirks & DSI_QUIRK_PLL_PWR_BUG) && |
| 1384 | state == DSI_PLL_POWER_ON_DIV) |
Tomi Valkeinen | c94dfe05 | 2011-04-15 10:42:59 +0300 | [diff] [blame] | 1385 | state = DSI_PLL_POWER_ON_ALL; |
| 1386 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 1387 | /* PLL_PWR_CMD */ |
| 1388 | REG_FLD_MOD(dsidev, DSI_CLK_CTRL, state, 31, 30); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1389 | |
| 1390 | /* PLL_PWR_STATUS */ |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 1391 | while (FLD_GET(dsi_read_reg(dsidev, DSI_CLK_CTRL), 29, 28) != state) { |
Tomi Valkeinen | 24be78b | 2010-01-07 14:19:48 +0200 | [diff] [blame] | 1392 | if (++t > 1000) { |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1393 | DSSERR("Failed to set DSI PLL power mode to %d\n", |
| 1394 | state); |
| 1395 | return -ENODEV; |
| 1396 | } |
Tomi Valkeinen | 24be78b | 2010-01-07 14:19:48 +0200 | [diff] [blame] | 1397 | udelay(1); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1398 | } |
| 1399 | |
| 1400 | return 0; |
| 1401 | } |
| 1402 | |
Tomi Valkeinen | 72658f0 | 2013-03-05 16:39:00 +0200 | [diff] [blame] | 1403 | |
Laurent Pinchart | fe9964c | 2017-08-05 01:44:15 +0300 | [diff] [blame] | 1404 | static void dsi_pll_calc_dsi_fck(struct dsi_data *dsi, |
| 1405 | struct dss_pll_clock_info *cinfo) |
Tomi Valkeinen | d66b158 | 2012-09-24 15:15:06 +0300 | [diff] [blame] | 1406 | { |
| 1407 | unsigned long max_dsi_fck; |
| 1408 | |
Laurent Pinchart | fe9964c | 2017-08-05 01:44:15 +0300 | [diff] [blame] | 1409 | max_dsi_fck = dsi->data->max_fck_freq; |
Tomi Valkeinen | d66b158 | 2012-09-24 15:15:06 +0300 | [diff] [blame] | 1410 | |
Tomi Valkeinen | 2daea7a | 2014-10-22 14:49:14 +0300 | [diff] [blame] | 1411 | cinfo->mX[HSDIV_DSI] = DIV_ROUND_UP(cinfo->clkdco, max_dsi_fck); |
| 1412 | cinfo->clkout[HSDIV_DSI] = cinfo->clkdco / cinfo->mX[HSDIV_DSI]; |
Tomi Valkeinen | d66b158 | 2012-09-24 15:15:06 +0300 | [diff] [blame] | 1413 | } |
| 1414 | |
Tomi Valkeinen | 2daea7a | 2014-10-22 14:49:14 +0300 | [diff] [blame] | 1415 | static int dsi_pll_enable(struct dss_pll *pll) |
Tomi Valkeinen | 544bfb6 | 2014-08-04 13:46:05 +0300 | [diff] [blame] | 1416 | { |
Tomi Valkeinen | 2daea7a | 2014-10-22 14:49:14 +0300 | [diff] [blame] | 1417 | struct dsi_data *dsi = container_of(pll, struct dsi_data, pll); |
| 1418 | struct platform_device *dsidev = dsi->pdev; |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1419 | int r = 0; |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1420 | |
| 1421 | DSSDBG("PLL init\n"); |
| 1422 | |
Tomi Valkeinen | b2541c4 | 2013-05-03 13:42:24 +0300 | [diff] [blame] | 1423 | r = dsi_regulator_init(dsidev); |
| 1424 | if (r) |
| 1425 | return r; |
Tomi Valkeinen | f2988ab | 2011-03-02 10:06:48 +0200 | [diff] [blame] | 1426 | |
Tomi Valkeinen | f76b178 | 2014-08-08 10:04:31 +0300 | [diff] [blame] | 1427 | r = dsi_runtime_get(dsidev); |
| 1428 | if (r) |
| 1429 | return r; |
| 1430 | |
Tomi Valkeinen | 24c1ae4 | 2011-04-13 17:12:52 +0300 | [diff] [blame] | 1431 | /* |
| 1432 | * Note: SCP CLK is not required on OMAP3, but it is required on OMAP4. |
| 1433 | */ |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 1434 | dsi_enable_scp_clk(dsidev); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1435 | |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 1436 | if (!dsi->vdds_dsi_enabled) { |
| 1437 | r = regulator_enable(dsi->vdds_dsi_reg); |
Tomi Valkeinen | 2a89dc1 | 2010-07-30 12:39:34 +0300 | [diff] [blame] | 1438 | if (r) |
| 1439 | goto err0; |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 1440 | dsi->vdds_dsi_enabled = true; |
Tomi Valkeinen | 2a89dc1 | 2010-07-30 12:39:34 +0300 | [diff] [blame] | 1441 | } |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1442 | |
| 1443 | /* XXX PLL does not come out of reset without this... */ |
| 1444 | dispc_pck_free_enable(1); |
| 1445 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 1446 | if (wait_for_bit_change(dsidev, DSI_PLL_STATUS, 0, 1) != 1) { |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1447 | DSSERR("PLL not coming out of reset.\n"); |
| 1448 | r = -ENODEV; |
Ville Syrjälä | 481dfa0 | 2010-04-22 22:50:04 +0200 | [diff] [blame] | 1449 | dispc_pck_free_enable(0); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1450 | goto err1; |
| 1451 | } |
| 1452 | |
| 1453 | /* XXX ... but if left on, we get problems when planes do not |
| 1454 | * fill the whole display. No idea about this */ |
| 1455 | dispc_pck_free_enable(0); |
| 1456 | |
Tomi Valkeinen | 1a7f4bf | 2014-08-06 13:31:47 +0300 | [diff] [blame] | 1457 | r = dsi_pll_power(dsidev, DSI_PLL_POWER_ON_ALL); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1458 | |
| 1459 | if (r) |
| 1460 | goto err1; |
| 1461 | |
| 1462 | DSSDBG("PLL init done\n"); |
| 1463 | |
| 1464 | return 0; |
| 1465 | err1: |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 1466 | if (dsi->vdds_dsi_enabled) { |
| 1467 | regulator_disable(dsi->vdds_dsi_reg); |
| 1468 | dsi->vdds_dsi_enabled = false; |
Tomi Valkeinen | 2a89dc1 | 2010-07-30 12:39:34 +0300 | [diff] [blame] | 1469 | } |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1470 | err0: |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 1471 | dsi_disable_scp_clk(dsidev); |
Tomi Valkeinen | f76b178 | 2014-08-08 10:04:31 +0300 | [diff] [blame] | 1472 | dsi_runtime_put(dsidev); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1473 | return r; |
| 1474 | } |
| 1475 | |
Tomi Valkeinen | 2daea7a | 2014-10-22 14:49:14 +0300 | [diff] [blame] | 1476 | static void dsi_pll_uninit(struct platform_device *dsidev, bool disconnect_lanes) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1477 | { |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 1478 | struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev); |
| 1479 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 1480 | dsi_pll_power(dsidev, DSI_PLL_POWER_OFF); |
Tomi Valkeinen | 2a89dc1 | 2010-07-30 12:39:34 +0300 | [diff] [blame] | 1481 | if (disconnect_lanes) { |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 1482 | WARN_ON(!dsi->vdds_dsi_enabled); |
| 1483 | regulator_disable(dsi->vdds_dsi_reg); |
| 1484 | dsi->vdds_dsi_enabled = false; |
Tomi Valkeinen | 2a89dc1 | 2010-07-30 12:39:34 +0300 | [diff] [blame] | 1485 | } |
Tomi Valkeinen | 24c1ae4 | 2011-04-13 17:12:52 +0300 | [diff] [blame] | 1486 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 1487 | dsi_disable_scp_clk(dsidev); |
Tomi Valkeinen | f76b178 | 2014-08-08 10:04:31 +0300 | [diff] [blame] | 1488 | dsi_runtime_put(dsidev); |
Tomi Valkeinen | 24c1ae4 | 2011-04-13 17:12:52 +0300 | [diff] [blame] | 1489 | |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1490 | DSSDBG("PLL uninit done\n"); |
| 1491 | } |
| 1492 | |
Tomi Valkeinen | 2daea7a | 2014-10-22 14:49:14 +0300 | [diff] [blame] | 1493 | static void dsi_pll_disable(struct dss_pll *pll) |
| 1494 | { |
| 1495 | struct dsi_data *dsi = container_of(pll, struct dsi_data, pll); |
| 1496 | struct platform_device *dsidev = dsi->pdev; |
| 1497 | |
| 1498 | dsi_pll_uninit(dsidev, true); |
| 1499 | } |
| 1500 | |
Archit Taneja | 5a8b572 | 2011-05-12 17:26:29 +0530 | [diff] [blame] | 1501 | static void dsi_dump_dsidev_clocks(struct platform_device *dsidev, |
| 1502 | struct seq_file *s) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1503 | { |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 1504 | struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev); |
Tomi Valkeinen | 2daea7a | 2014-10-22 14:49:14 +0300 | [diff] [blame] | 1505 | struct dss_pll_clock_info *cinfo = &dsi->pll.cinfo; |
Tomi Valkeinen | dc0352d | 2016-05-17 13:45:09 +0300 | [diff] [blame] | 1506 | enum dss_clk_source dispc_clk_src, dsi_clk_src; |
Tomi Valkeinen | 11ee960 | 2012-03-09 16:07:39 +0200 | [diff] [blame] | 1507 | int dsi_module = dsi->module_id; |
Tomi Valkeinen | 2daea7a | 2014-10-22 14:49:14 +0300 | [diff] [blame] | 1508 | struct dss_pll *pll = &dsi->pll; |
Archit Taneja | 067a57e | 2011-03-02 11:57:25 +0530 | [diff] [blame] | 1509 | |
| 1510 | dispc_clk_src = dss_get_dispc_clk_source(); |
Archit Taneja | 5a8b572 | 2011-05-12 17:26:29 +0530 | [diff] [blame] | 1511 | dsi_clk_src = dss_get_dsi_clk_source(dsi_module); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1512 | |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 1513 | if (dsi_runtime_get(dsidev)) |
| 1514 | return; |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1515 | |
Archit Taneja | 5a8b572 | 2011-05-12 17:26:29 +0530 | [diff] [blame] | 1516 | seq_printf(s, "- DSI%d PLL -\n", dsi_module + 1); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1517 | |
Tomi Valkeinen | 2daea7a | 2014-10-22 14:49:14 +0300 | [diff] [blame] | 1518 | seq_printf(s, "dsi pll clkin\t%lu\n", clk_get_rate(pll->clkin)); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1519 | |
Tomi Valkeinen | 2daea7a | 2014-10-22 14:49:14 +0300 | [diff] [blame] | 1520 | seq_printf(s, "Fint\t\t%-16lun %u\n", cinfo->fint, cinfo->n); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1521 | |
Tomi Valkeinen | 2daea7a | 2014-10-22 14:49:14 +0300 | [diff] [blame] | 1522 | seq_printf(s, "CLKIN4DDR\t%-16lum %u\n", |
| 1523 | cinfo->clkdco, cinfo->m); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1524 | |
Tomi Valkeinen | 2daea7a | 2014-10-22 14:49:14 +0300 | [diff] [blame] | 1525 | seq_printf(s, "DSI_PLL_HSDIV_DISPC (%s)\t%-16lum_dispc %u\t(%s)\n", |
Tomi Valkeinen | 407bd56 | 2016-05-17 13:50:55 +0300 | [diff] [blame] | 1526 | dss_get_clk_source_name(dsi_module == 0 ? |
Tomi Valkeinen | 3b63ca7 | 2016-05-17 14:01:10 +0300 | [diff] [blame] | 1527 | DSS_CLK_SRC_PLL1_1 : |
| 1528 | DSS_CLK_SRC_PLL2_1), |
Tomi Valkeinen | acf604b | 2014-11-07 13:13:24 +0200 | [diff] [blame] | 1529 | cinfo->clkout[HSDIV_DISPC], |
Tomi Valkeinen | 2daea7a | 2014-10-22 14:49:14 +0300 | [diff] [blame] | 1530 | cinfo->mX[HSDIV_DISPC], |
Tomi Valkeinen | 3b63ca7 | 2016-05-17 14:01:10 +0300 | [diff] [blame] | 1531 | dispc_clk_src == DSS_CLK_SRC_FCK ? |
Tomi Valkeinen | 63cf28a | 2010-02-23 17:40:00 +0200 | [diff] [blame] | 1532 | "off" : "on"); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1533 | |
Tomi Valkeinen | 2daea7a | 2014-10-22 14:49:14 +0300 | [diff] [blame] | 1534 | seq_printf(s, "DSI_PLL_HSDIV_DSI (%s)\t%-16lum_dsi %u\t(%s)\n", |
Tomi Valkeinen | 407bd56 | 2016-05-17 13:50:55 +0300 | [diff] [blame] | 1535 | dss_get_clk_source_name(dsi_module == 0 ? |
Tomi Valkeinen | 3b63ca7 | 2016-05-17 14:01:10 +0300 | [diff] [blame] | 1536 | DSS_CLK_SRC_PLL1_2 : |
| 1537 | DSS_CLK_SRC_PLL2_2), |
Tomi Valkeinen | acf604b | 2014-11-07 13:13:24 +0200 | [diff] [blame] | 1538 | cinfo->clkout[HSDIV_DSI], |
Tomi Valkeinen | 2daea7a | 2014-10-22 14:49:14 +0300 | [diff] [blame] | 1539 | cinfo->mX[HSDIV_DSI], |
Tomi Valkeinen | 3b63ca7 | 2016-05-17 14:01:10 +0300 | [diff] [blame] | 1540 | dsi_clk_src == DSS_CLK_SRC_FCK ? |
Tomi Valkeinen | 63cf28a | 2010-02-23 17:40:00 +0200 | [diff] [blame] | 1541 | "off" : "on"); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1542 | |
Archit Taneja | 5a8b572 | 2011-05-12 17:26:29 +0530 | [diff] [blame] | 1543 | seq_printf(s, "- DSI%d -\n", dsi_module + 1); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1544 | |
Tomi Valkeinen | 557a154 | 2016-05-17 13:49:18 +0300 | [diff] [blame] | 1545 | seq_printf(s, "dsi fclk source = %s\n", |
Tomi Valkeinen | 407bd56 | 2016-05-17 13:50:55 +0300 | [diff] [blame] | 1546 | dss_get_clk_source_name(dsi_clk_src)); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1547 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 1548 | seq_printf(s, "DSI_FCLK\t%lu\n", dsi_fclk_rate(dsidev)); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1549 | |
| 1550 | seq_printf(s, "DDR_CLK\t\t%lu\n", |
Tomi Valkeinen | 4a38aed | 2014-11-07 13:08:16 +0200 | [diff] [blame] | 1551 | cinfo->clkdco / 4); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1552 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 1553 | seq_printf(s, "TxByteClkHS\t%lu\n", dsi_get_txbyteclkhs(dsidev)); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1554 | |
Tomi Valkeinen | 7b71c41 | 2014-08-06 15:45:26 +0300 | [diff] [blame] | 1555 | seq_printf(s, "LP_CLK\t\t%lu\n", dsi->current_lp_cinfo.lp_clk); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1556 | |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 1557 | dsi_runtime_put(dsidev); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1558 | } |
| 1559 | |
Archit Taneja | 5a8b572 | 2011-05-12 17:26:29 +0530 | [diff] [blame] | 1560 | void dsi_dump_clocks(struct seq_file *s) |
Tomi Valkeinen | dfc0fd8 | 2009-12-17 14:35:21 +0200 | [diff] [blame] | 1561 | { |
Archit Taneja | 5a8b572 | 2011-05-12 17:26:29 +0530 | [diff] [blame] | 1562 | struct platform_device *dsidev; |
| 1563 | int i; |
| 1564 | |
| 1565 | for (i = 0; i < MAX_NUM_DSI; i++) { |
| 1566 | dsidev = dsi_get_dsidev_from_id(i); |
| 1567 | if (dsidev) |
| 1568 | dsi_dump_dsidev_clocks(dsidev, s); |
| 1569 | } |
| 1570 | } |
| 1571 | |
| 1572 | #ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS |
| 1573 | static void dsi_dump_dsidev_irqs(struct platform_device *dsidev, |
| 1574 | struct seq_file *s) |
| 1575 | { |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 1576 | struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev); |
Tomi Valkeinen | dfc0fd8 | 2009-12-17 14:35:21 +0200 | [diff] [blame] | 1577 | unsigned long flags; |
| 1578 | struct dsi_irq_stats stats; |
| 1579 | |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 1580 | spin_lock_irqsave(&dsi->irq_stats_lock, flags); |
Tomi Valkeinen | dfc0fd8 | 2009-12-17 14:35:21 +0200 | [diff] [blame] | 1581 | |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 1582 | stats = dsi->irq_stats; |
| 1583 | memset(&dsi->irq_stats, 0, sizeof(dsi->irq_stats)); |
| 1584 | dsi->irq_stats.last_reset = jiffies; |
Tomi Valkeinen | dfc0fd8 | 2009-12-17 14:35:21 +0200 | [diff] [blame] | 1585 | |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 1586 | spin_unlock_irqrestore(&dsi->irq_stats_lock, flags); |
Tomi Valkeinen | dfc0fd8 | 2009-12-17 14:35:21 +0200 | [diff] [blame] | 1587 | |
| 1588 | seq_printf(s, "period %u ms\n", |
| 1589 | jiffies_to_msecs(jiffies - stats.last_reset)); |
| 1590 | |
| 1591 | seq_printf(s, "irqs %d\n", stats.irq_count); |
| 1592 | #define PIS(x) \ |
| 1593 | seq_printf(s, "%-20s %10d\n", #x, stats.dsi_irqs[ffs(DSI_IRQ_##x)-1]); |
| 1594 | |
Tomi Valkeinen | 11ee960 | 2012-03-09 16:07:39 +0200 | [diff] [blame] | 1595 | seq_printf(s, "-- DSI%d interrupts --\n", dsi->module_id + 1); |
Tomi Valkeinen | dfc0fd8 | 2009-12-17 14:35:21 +0200 | [diff] [blame] | 1596 | PIS(VC0); |
| 1597 | PIS(VC1); |
| 1598 | PIS(VC2); |
| 1599 | PIS(VC3); |
| 1600 | PIS(WAKEUP); |
| 1601 | PIS(RESYNC); |
| 1602 | PIS(PLL_LOCK); |
| 1603 | PIS(PLL_UNLOCK); |
| 1604 | PIS(PLL_RECALL); |
| 1605 | PIS(COMPLEXIO_ERR); |
| 1606 | PIS(HS_TX_TIMEOUT); |
| 1607 | PIS(LP_RX_TIMEOUT); |
| 1608 | PIS(TE_TRIGGER); |
| 1609 | PIS(ACK_TRIGGER); |
| 1610 | PIS(SYNC_LOST); |
| 1611 | PIS(LDO_POWER_GOOD); |
| 1612 | PIS(TA_TIMEOUT); |
| 1613 | #undef PIS |
| 1614 | |
| 1615 | #define PIS(x) \ |
| 1616 | seq_printf(s, "%-20s %10d %10d %10d %10d\n", #x, \ |
| 1617 | stats.vc_irqs[0][ffs(DSI_VC_IRQ_##x)-1], \ |
| 1618 | stats.vc_irqs[1][ffs(DSI_VC_IRQ_##x)-1], \ |
| 1619 | stats.vc_irqs[2][ffs(DSI_VC_IRQ_##x)-1], \ |
| 1620 | stats.vc_irqs[3][ffs(DSI_VC_IRQ_##x)-1]); |
| 1621 | |
| 1622 | seq_printf(s, "-- VC interrupts --\n"); |
| 1623 | PIS(CS); |
| 1624 | PIS(ECC_CORR); |
| 1625 | PIS(PACKET_SENT); |
| 1626 | PIS(FIFO_TX_OVF); |
| 1627 | PIS(FIFO_RX_OVF); |
| 1628 | PIS(BTA); |
| 1629 | PIS(ECC_NO_CORR); |
| 1630 | PIS(FIFO_TX_UDF); |
| 1631 | PIS(PP_BUSY_CHANGE); |
| 1632 | #undef PIS |
| 1633 | |
| 1634 | #define PIS(x) \ |
| 1635 | seq_printf(s, "%-20s %10d\n", #x, \ |
| 1636 | stats.cio_irqs[ffs(DSI_CIO_IRQ_##x)-1]); |
| 1637 | |
| 1638 | seq_printf(s, "-- CIO interrupts --\n"); |
| 1639 | PIS(ERRSYNCESC1); |
| 1640 | PIS(ERRSYNCESC2); |
| 1641 | PIS(ERRSYNCESC3); |
| 1642 | PIS(ERRESC1); |
| 1643 | PIS(ERRESC2); |
| 1644 | PIS(ERRESC3); |
| 1645 | PIS(ERRCONTROL1); |
| 1646 | PIS(ERRCONTROL2); |
| 1647 | PIS(ERRCONTROL3); |
| 1648 | PIS(STATEULPS1); |
| 1649 | PIS(STATEULPS2); |
| 1650 | PIS(STATEULPS3); |
| 1651 | PIS(ERRCONTENTIONLP0_1); |
| 1652 | PIS(ERRCONTENTIONLP1_1); |
| 1653 | PIS(ERRCONTENTIONLP0_2); |
| 1654 | PIS(ERRCONTENTIONLP1_2); |
| 1655 | PIS(ERRCONTENTIONLP0_3); |
| 1656 | PIS(ERRCONTENTIONLP1_3); |
| 1657 | PIS(ULPSACTIVENOT_ALL0); |
| 1658 | PIS(ULPSACTIVENOT_ALL1); |
| 1659 | #undef PIS |
| 1660 | } |
Tomi Valkeinen | dfc0fd8 | 2009-12-17 14:35:21 +0200 | [diff] [blame] | 1661 | |
Archit Taneja | 5a8b572 | 2011-05-12 17:26:29 +0530 | [diff] [blame] | 1662 | static void dsi1_dump_irqs(struct seq_file *s) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1663 | { |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 1664 | struct platform_device *dsidev = dsi_get_dsidev_from_id(0); |
| 1665 | |
Archit Taneja | 5a8b572 | 2011-05-12 17:26:29 +0530 | [diff] [blame] | 1666 | dsi_dump_dsidev_irqs(dsidev, s); |
| 1667 | } |
| 1668 | |
| 1669 | static void dsi2_dump_irqs(struct seq_file *s) |
| 1670 | { |
| 1671 | struct platform_device *dsidev = dsi_get_dsidev_from_id(1); |
| 1672 | |
| 1673 | dsi_dump_dsidev_irqs(dsidev, s); |
| 1674 | } |
Archit Taneja | 5a8b572 | 2011-05-12 17:26:29 +0530 | [diff] [blame] | 1675 | #endif |
| 1676 | |
| 1677 | static void dsi_dump_dsidev_regs(struct platform_device *dsidev, |
| 1678 | struct seq_file *s) |
| 1679 | { |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 1680 | #define DUMPREG(r) seq_printf(s, "%-35s %08x\n", #r, dsi_read_reg(dsidev, r)) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1681 | |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 1682 | if (dsi_runtime_get(dsidev)) |
| 1683 | return; |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 1684 | dsi_enable_scp_clk(dsidev); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1685 | |
| 1686 | DUMPREG(DSI_REVISION); |
| 1687 | DUMPREG(DSI_SYSCONFIG); |
| 1688 | DUMPREG(DSI_SYSSTATUS); |
| 1689 | DUMPREG(DSI_IRQSTATUS); |
| 1690 | DUMPREG(DSI_IRQENABLE); |
| 1691 | DUMPREG(DSI_CTRL); |
| 1692 | DUMPREG(DSI_COMPLEXIO_CFG1); |
| 1693 | DUMPREG(DSI_COMPLEXIO_IRQ_STATUS); |
| 1694 | DUMPREG(DSI_COMPLEXIO_IRQ_ENABLE); |
| 1695 | DUMPREG(DSI_CLK_CTRL); |
| 1696 | DUMPREG(DSI_TIMING1); |
| 1697 | DUMPREG(DSI_TIMING2); |
| 1698 | DUMPREG(DSI_VM_TIMING1); |
| 1699 | DUMPREG(DSI_VM_TIMING2); |
| 1700 | DUMPREG(DSI_VM_TIMING3); |
| 1701 | DUMPREG(DSI_CLK_TIMING); |
| 1702 | DUMPREG(DSI_TX_FIFO_VC_SIZE); |
| 1703 | DUMPREG(DSI_RX_FIFO_VC_SIZE); |
| 1704 | DUMPREG(DSI_COMPLEXIO_CFG2); |
| 1705 | DUMPREG(DSI_RX_FIFO_VC_FULLNESS); |
| 1706 | DUMPREG(DSI_VM_TIMING4); |
| 1707 | DUMPREG(DSI_TX_FIFO_VC_EMPTINESS); |
| 1708 | DUMPREG(DSI_VM_TIMING5); |
| 1709 | DUMPREG(DSI_VM_TIMING6); |
| 1710 | DUMPREG(DSI_VM_TIMING7); |
| 1711 | DUMPREG(DSI_STOPCLK_TIMING); |
| 1712 | |
| 1713 | DUMPREG(DSI_VC_CTRL(0)); |
| 1714 | DUMPREG(DSI_VC_TE(0)); |
| 1715 | DUMPREG(DSI_VC_LONG_PACKET_HEADER(0)); |
| 1716 | DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(0)); |
| 1717 | DUMPREG(DSI_VC_SHORT_PACKET_HEADER(0)); |
| 1718 | DUMPREG(DSI_VC_IRQSTATUS(0)); |
| 1719 | DUMPREG(DSI_VC_IRQENABLE(0)); |
| 1720 | |
| 1721 | DUMPREG(DSI_VC_CTRL(1)); |
| 1722 | DUMPREG(DSI_VC_TE(1)); |
| 1723 | DUMPREG(DSI_VC_LONG_PACKET_HEADER(1)); |
| 1724 | DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(1)); |
| 1725 | DUMPREG(DSI_VC_SHORT_PACKET_HEADER(1)); |
| 1726 | DUMPREG(DSI_VC_IRQSTATUS(1)); |
| 1727 | DUMPREG(DSI_VC_IRQENABLE(1)); |
| 1728 | |
| 1729 | DUMPREG(DSI_VC_CTRL(2)); |
| 1730 | DUMPREG(DSI_VC_TE(2)); |
| 1731 | DUMPREG(DSI_VC_LONG_PACKET_HEADER(2)); |
| 1732 | DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(2)); |
| 1733 | DUMPREG(DSI_VC_SHORT_PACKET_HEADER(2)); |
| 1734 | DUMPREG(DSI_VC_IRQSTATUS(2)); |
| 1735 | DUMPREG(DSI_VC_IRQENABLE(2)); |
| 1736 | |
| 1737 | DUMPREG(DSI_VC_CTRL(3)); |
| 1738 | DUMPREG(DSI_VC_TE(3)); |
| 1739 | DUMPREG(DSI_VC_LONG_PACKET_HEADER(3)); |
| 1740 | DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(3)); |
| 1741 | DUMPREG(DSI_VC_SHORT_PACKET_HEADER(3)); |
| 1742 | DUMPREG(DSI_VC_IRQSTATUS(3)); |
| 1743 | DUMPREG(DSI_VC_IRQENABLE(3)); |
| 1744 | |
| 1745 | DUMPREG(DSI_DSIPHY_CFG0); |
| 1746 | DUMPREG(DSI_DSIPHY_CFG1); |
| 1747 | DUMPREG(DSI_DSIPHY_CFG2); |
| 1748 | DUMPREG(DSI_DSIPHY_CFG5); |
| 1749 | |
| 1750 | DUMPREG(DSI_PLL_CONTROL); |
| 1751 | DUMPREG(DSI_PLL_STATUS); |
| 1752 | DUMPREG(DSI_PLL_GO); |
| 1753 | DUMPREG(DSI_PLL_CONFIGURATION1); |
| 1754 | DUMPREG(DSI_PLL_CONFIGURATION2); |
| 1755 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 1756 | dsi_disable_scp_clk(dsidev); |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 1757 | dsi_runtime_put(dsidev); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1758 | #undef DUMPREG |
| 1759 | } |
| 1760 | |
Archit Taneja | 5a8b572 | 2011-05-12 17:26:29 +0530 | [diff] [blame] | 1761 | static void dsi1_dump_regs(struct seq_file *s) |
| 1762 | { |
| 1763 | struct platform_device *dsidev = dsi_get_dsidev_from_id(0); |
| 1764 | |
| 1765 | dsi_dump_dsidev_regs(dsidev, s); |
| 1766 | } |
| 1767 | |
| 1768 | static void dsi2_dump_regs(struct seq_file *s) |
| 1769 | { |
| 1770 | struct platform_device *dsidev = dsi_get_dsidev_from_id(1); |
| 1771 | |
| 1772 | dsi_dump_dsidev_regs(dsidev, s); |
| 1773 | } |
| 1774 | |
Tomi Valkeinen | cc5c185 | 2010-10-06 15:18:13 +0300 | [diff] [blame] | 1775 | enum dsi_cio_power_state { |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1776 | DSI_COMPLEXIO_POWER_OFF = 0x0, |
| 1777 | DSI_COMPLEXIO_POWER_ON = 0x1, |
| 1778 | DSI_COMPLEXIO_POWER_ULPS = 0x2, |
| 1779 | }; |
| 1780 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 1781 | static int dsi_cio_power(struct platform_device *dsidev, |
| 1782 | enum dsi_cio_power_state state) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1783 | { |
| 1784 | int t = 0; |
| 1785 | |
| 1786 | /* PWR_CMD */ |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 1787 | REG_FLD_MOD(dsidev, DSI_COMPLEXIO_CFG1, state, 28, 27); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1788 | |
| 1789 | /* PWR_STATUS */ |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 1790 | while (FLD_GET(dsi_read_reg(dsidev, DSI_COMPLEXIO_CFG1), |
| 1791 | 26, 25) != state) { |
Tomi Valkeinen | 24be78b | 2010-01-07 14:19:48 +0200 | [diff] [blame] | 1792 | if (++t > 1000) { |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1793 | DSSERR("failed to set complexio power state to " |
| 1794 | "%d\n", state); |
| 1795 | return -ENODEV; |
| 1796 | } |
Tomi Valkeinen | 24be78b | 2010-01-07 14:19:48 +0200 | [diff] [blame] | 1797 | udelay(1); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1798 | } |
| 1799 | |
| 1800 | return 0; |
| 1801 | } |
| 1802 | |
Archit Taneja | 0c65622 | 2011-05-16 15:17:09 +0530 | [diff] [blame] | 1803 | static unsigned dsi_get_line_buf_size(struct platform_device *dsidev) |
| 1804 | { |
Laurent Pinchart | 44d8ca1 | 2017-08-05 01:44:10 +0300 | [diff] [blame] | 1805 | struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev); |
Archit Taneja | 0c65622 | 2011-05-16 15:17:09 +0530 | [diff] [blame] | 1806 | int val; |
| 1807 | |
| 1808 | /* line buffer on OMAP3 is 1024 x 24bits */ |
| 1809 | /* XXX: for some reason using full buffer size causes |
| 1810 | * considerable TX slowdown with update sizes that fill the |
| 1811 | * whole buffer */ |
Laurent Pinchart | 44d8ca1 | 2017-08-05 01:44:10 +0300 | [diff] [blame] | 1812 | if (!(dsi->data->quirks & DSI_QUIRK_GNQ)) |
Archit Taneja | 0c65622 | 2011-05-16 15:17:09 +0530 | [diff] [blame] | 1813 | return 1023 * 3; |
| 1814 | |
| 1815 | val = REG_GET(dsidev, DSI_GNQ, 14, 12); /* VP1_LINE_BUFFER_SIZE */ |
| 1816 | |
| 1817 | switch (val) { |
| 1818 | case 1: |
| 1819 | return 512 * 3; /* 512x24 bits */ |
| 1820 | case 2: |
| 1821 | return 682 * 3; /* 682x24 bits */ |
| 1822 | case 3: |
| 1823 | return 853 * 3; /* 853x24 bits */ |
| 1824 | case 4: |
| 1825 | return 1024 * 3; /* 1024x24 bits */ |
| 1826 | case 5: |
| 1827 | return 1194 * 3; /* 1194x24 bits */ |
| 1828 | case 6: |
| 1829 | return 1365 * 3; /* 1365x24 bits */ |
Tomi Valkeinen | 2ac80fb | 2012-08-22 16:00:47 +0300 | [diff] [blame] | 1830 | case 7: |
| 1831 | return 1920 * 3; /* 1920x24 bits */ |
Archit Taneja | 0c65622 | 2011-05-16 15:17:09 +0530 | [diff] [blame] | 1832 | default: |
| 1833 | BUG(); |
Tomi Valkeinen | c6eee96 | 2012-05-18 11:47:02 +0300 | [diff] [blame] | 1834 | return 0; |
Archit Taneja | 0c65622 | 2011-05-16 15:17:09 +0530 | [diff] [blame] | 1835 | } |
| 1836 | } |
| 1837 | |
Archit Taneja | 9e7e937 | 2012-08-14 12:29:22 +0530 | [diff] [blame] | 1838 | static int dsi_set_lane_config(struct platform_device *dsidev) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1839 | { |
Tomi Valkeinen | 4836839 | 2011-10-13 11:22:39 +0300 | [diff] [blame] | 1840 | struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev); |
| 1841 | static const u8 offsets[] = { 0, 4, 8, 12, 16 }; |
| 1842 | static const enum dsi_lane_function functions[] = { |
| 1843 | DSI_LANE_CLK, |
| 1844 | DSI_LANE_DATA1, |
| 1845 | DSI_LANE_DATA2, |
| 1846 | DSI_LANE_DATA3, |
| 1847 | DSI_LANE_DATA4, |
| 1848 | }; |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1849 | u32 r; |
Tomi Valkeinen | 4836839 | 2011-10-13 11:22:39 +0300 | [diff] [blame] | 1850 | int i; |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1851 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 1852 | r = dsi_read_reg(dsidev, DSI_COMPLEXIO_CFG1); |
Archit Taneja | 75d7247 | 2011-05-16 15:17:08 +0530 | [diff] [blame] | 1853 | |
Tomi Valkeinen | 4836839 | 2011-10-13 11:22:39 +0300 | [diff] [blame] | 1854 | for (i = 0; i < dsi->num_lanes_used; ++i) { |
| 1855 | unsigned offset = offsets[i]; |
| 1856 | unsigned polarity, lane_number; |
| 1857 | unsigned t; |
Archit Taneja | 75d7247 | 2011-05-16 15:17:08 +0530 | [diff] [blame] | 1858 | |
Tomi Valkeinen | 4836839 | 2011-10-13 11:22:39 +0300 | [diff] [blame] | 1859 | for (t = 0; t < dsi->num_lanes_supported; ++t) |
| 1860 | if (dsi->lanes[t].function == functions[i]) |
| 1861 | break; |
| 1862 | |
| 1863 | if (t == dsi->num_lanes_supported) |
| 1864 | return -EINVAL; |
| 1865 | |
| 1866 | lane_number = t; |
| 1867 | polarity = dsi->lanes[t].polarity; |
| 1868 | |
| 1869 | r = FLD_MOD(r, lane_number + 1, offset + 2, offset); |
| 1870 | r = FLD_MOD(r, polarity, offset + 3, offset + 3); |
Archit Taneja | 75d7247 | 2011-05-16 15:17:08 +0530 | [diff] [blame] | 1871 | } |
Tomi Valkeinen | 4836839 | 2011-10-13 11:22:39 +0300 | [diff] [blame] | 1872 | |
| 1873 | /* clear the unused lanes */ |
| 1874 | for (; i < dsi->num_lanes_supported; ++i) { |
| 1875 | unsigned offset = offsets[i]; |
| 1876 | |
| 1877 | r = FLD_MOD(r, 0, offset + 2, offset); |
| 1878 | r = FLD_MOD(r, 0, offset + 3, offset + 3); |
| 1879 | } |
| 1880 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 1881 | dsi_write_reg(dsidev, DSI_COMPLEXIO_CFG1, r); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1882 | |
Tomi Valkeinen | 4836839 | 2011-10-13 11:22:39 +0300 | [diff] [blame] | 1883 | return 0; |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1884 | } |
| 1885 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 1886 | static inline unsigned ns2ddr(struct platform_device *dsidev, unsigned ns) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1887 | { |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 1888 | struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev); |
| 1889 | |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1890 | /* convert time in ns to ddr ticks, rounding up */ |
Tomi Valkeinen | 2daea7a | 2014-10-22 14:49:14 +0300 | [diff] [blame] | 1891 | unsigned long ddr_clk = dsi->pll.cinfo.clkdco / 4; |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1892 | return (ns * (ddr_clk / 1000 / 1000) + 999) / 1000; |
| 1893 | } |
| 1894 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 1895 | static inline unsigned ddr2ns(struct platform_device *dsidev, unsigned ddr) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1896 | { |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 1897 | struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev); |
| 1898 | |
Tomi Valkeinen | 2daea7a | 2014-10-22 14:49:14 +0300 | [diff] [blame] | 1899 | unsigned long ddr_clk = dsi->pll.cinfo.clkdco / 4; |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1900 | return ddr * 1000 * 1000 / (ddr_clk / 1000); |
| 1901 | } |
| 1902 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 1903 | static void dsi_cio_timings(struct platform_device *dsidev) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1904 | { |
Laurent Pinchart | 44d8ca1 | 2017-08-05 01:44:10 +0300 | [diff] [blame] | 1905 | struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1906 | u32 r; |
| 1907 | u32 ths_prepare, ths_prepare_ths_zero, ths_trail, ths_exit; |
| 1908 | u32 tlpx_half, tclk_trail, tclk_zero; |
| 1909 | u32 tclk_prepare; |
| 1910 | |
| 1911 | /* calculate timings */ |
| 1912 | |
| 1913 | /* 1 * DDR_CLK = 2 * UI */ |
| 1914 | |
| 1915 | /* min 40ns + 4*UI max 85ns + 6*UI */ |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 1916 | ths_prepare = ns2ddr(dsidev, 70) + 2; |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1917 | |
| 1918 | /* min 145ns + 10*UI */ |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 1919 | ths_prepare_ths_zero = ns2ddr(dsidev, 175) + 2; |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1920 | |
| 1921 | /* min max(8*UI, 60ns+4*UI) */ |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 1922 | ths_trail = ns2ddr(dsidev, 60) + 5; |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1923 | |
| 1924 | /* min 100ns */ |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 1925 | ths_exit = ns2ddr(dsidev, 145); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1926 | |
| 1927 | /* tlpx min 50n */ |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 1928 | tlpx_half = ns2ddr(dsidev, 25); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1929 | |
| 1930 | /* min 60ns */ |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 1931 | tclk_trail = ns2ddr(dsidev, 60) + 2; |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1932 | |
| 1933 | /* min 38ns, max 95ns */ |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 1934 | tclk_prepare = ns2ddr(dsidev, 65); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1935 | |
| 1936 | /* min tclk-prepare + tclk-zero = 300ns */ |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 1937 | tclk_zero = ns2ddr(dsidev, 260); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1938 | |
| 1939 | DSSDBG("ths_prepare %u (%uns), ths_prepare_ths_zero %u (%uns)\n", |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 1940 | ths_prepare, ddr2ns(dsidev, ths_prepare), |
| 1941 | ths_prepare_ths_zero, ddr2ns(dsidev, ths_prepare_ths_zero)); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1942 | DSSDBG("ths_trail %u (%uns), ths_exit %u (%uns)\n", |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 1943 | ths_trail, ddr2ns(dsidev, ths_trail), |
| 1944 | ths_exit, ddr2ns(dsidev, ths_exit)); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1945 | |
| 1946 | DSSDBG("tlpx_half %u (%uns), tclk_trail %u (%uns), " |
| 1947 | "tclk_zero %u (%uns)\n", |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 1948 | tlpx_half, ddr2ns(dsidev, tlpx_half), |
| 1949 | tclk_trail, ddr2ns(dsidev, tclk_trail), |
| 1950 | tclk_zero, ddr2ns(dsidev, tclk_zero)); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1951 | DSSDBG("tclk_prepare %u (%uns)\n", |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 1952 | tclk_prepare, ddr2ns(dsidev, tclk_prepare)); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1953 | |
| 1954 | /* program timings */ |
| 1955 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 1956 | r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG0); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1957 | r = FLD_MOD(r, ths_prepare, 31, 24); |
| 1958 | r = FLD_MOD(r, ths_prepare_ths_zero, 23, 16); |
| 1959 | r = FLD_MOD(r, ths_trail, 15, 8); |
| 1960 | r = FLD_MOD(r, ths_exit, 7, 0); |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 1961 | dsi_write_reg(dsidev, DSI_DSIPHY_CFG0, r); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1962 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 1963 | r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG1); |
Tomi Valkeinen | e84dc1c | 2012-09-24 09:34:52 +0300 | [diff] [blame] | 1964 | r = FLD_MOD(r, tlpx_half, 20, 16); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1965 | r = FLD_MOD(r, tclk_trail, 15, 8); |
| 1966 | r = FLD_MOD(r, tclk_zero, 7, 0); |
Tomi Valkeinen | 77ccbfb | 2012-09-24 15:15:57 +0300 | [diff] [blame] | 1967 | |
Laurent Pinchart | 44d8ca1 | 2017-08-05 01:44:10 +0300 | [diff] [blame] | 1968 | if (dsi->data->quirks & DSI_QUIRK_PHY_DCC) { |
Tomi Valkeinen | 77ccbfb | 2012-09-24 15:15:57 +0300 | [diff] [blame] | 1969 | r = FLD_MOD(r, 0, 21, 21); /* DCCEN = disable */ |
| 1970 | r = FLD_MOD(r, 1, 22, 22); /* CLKINP_DIVBY2EN = enable */ |
| 1971 | r = FLD_MOD(r, 1, 23, 23); /* CLKINP_SEL = enable */ |
| 1972 | } |
| 1973 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 1974 | dsi_write_reg(dsidev, DSI_DSIPHY_CFG1, r); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1975 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 1976 | r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG2); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1977 | r = FLD_MOD(r, tclk_prepare, 7, 0); |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 1978 | dsi_write_reg(dsidev, DSI_DSIPHY_CFG2, r); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 1979 | } |
| 1980 | |
Tomi Valkeinen | 9b4362f | 2011-10-13 16:06:43 +0300 | [diff] [blame] | 1981 | /* lane masks have lane 0 at lsb. mask_p for positive lines, n for negative */ |
Archit Taneja | 9e7e937 | 2012-08-14 12:29:22 +0530 | [diff] [blame] | 1982 | static void dsi_cio_enable_lane_override(struct platform_device *dsidev, |
Tomi Valkeinen | 9b4362f | 2011-10-13 16:06:43 +0300 | [diff] [blame] | 1983 | unsigned mask_p, unsigned mask_n) |
Tomi Valkeinen | 0a0ee46 | 2010-07-27 11:11:48 +0300 | [diff] [blame] | 1984 | { |
Archit Taneja | 75d7247 | 2011-05-16 15:17:08 +0530 | [diff] [blame] | 1985 | struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev); |
Tomi Valkeinen | 9b4362f | 2011-10-13 16:06:43 +0300 | [diff] [blame] | 1986 | int i; |
| 1987 | u32 l; |
Tomi Valkeinen | d982085 | 2011-10-12 15:05:59 +0300 | [diff] [blame] | 1988 | u8 lptxscp_start = dsi->num_lanes_supported == 3 ? 22 : 26; |
Tomi Valkeinen | 0a0ee46 | 2010-07-27 11:11:48 +0300 | [diff] [blame] | 1989 | |
Tomi Valkeinen | 9b4362f | 2011-10-13 16:06:43 +0300 | [diff] [blame] | 1990 | l = 0; |
Tomi Valkeinen | 0a0ee46 | 2010-07-27 11:11:48 +0300 | [diff] [blame] | 1991 | |
Tomi Valkeinen | 9b4362f | 2011-10-13 16:06:43 +0300 | [diff] [blame] | 1992 | for (i = 0; i < dsi->num_lanes_supported; ++i) { |
| 1993 | unsigned p = dsi->lanes[i].polarity; |
Tomi Valkeinen | 0a0ee46 | 2010-07-27 11:11:48 +0300 | [diff] [blame] | 1994 | |
Tomi Valkeinen | 9b4362f | 2011-10-13 16:06:43 +0300 | [diff] [blame] | 1995 | if (mask_p & (1 << i)) |
| 1996 | l |= 1 << (i * 2 + (p ? 0 : 1)); |
Tomi Valkeinen | 0a0ee46 | 2010-07-27 11:11:48 +0300 | [diff] [blame] | 1997 | |
Tomi Valkeinen | 9b4362f | 2011-10-13 16:06:43 +0300 | [diff] [blame] | 1998 | if (mask_n & (1 << i)) |
| 1999 | l |= 1 << (i * 2 + (p ? 1 : 0)); |
| 2000 | } |
Tomi Valkeinen | 0a0ee46 | 2010-07-27 11:11:48 +0300 | [diff] [blame] | 2001 | |
| 2002 | /* |
| 2003 | * Bits in REGLPTXSCPDAT4TO0DXDY: |
| 2004 | * 17: DY0 18: DX0 |
| 2005 | * 19: DY1 20: DX1 |
| 2006 | * 21: DY2 22: DX2 |
Archit Taneja | 75d7247 | 2011-05-16 15:17:08 +0530 | [diff] [blame] | 2007 | * 23: DY3 24: DX3 |
| 2008 | * 25: DY4 26: DX4 |
Tomi Valkeinen | 0a0ee46 | 2010-07-27 11:11:48 +0300 | [diff] [blame] | 2009 | */ |
| 2010 | |
| 2011 | /* Set the lane override configuration */ |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 2012 | |
| 2013 | /* REGLPTXSCPDAT4TO0DXDY */ |
Archit Taneja | 75d7247 | 2011-05-16 15:17:08 +0530 | [diff] [blame] | 2014 | REG_FLD_MOD(dsidev, DSI_DSIPHY_CFG10, l, lptxscp_start, 17); |
Tomi Valkeinen | 0a0ee46 | 2010-07-27 11:11:48 +0300 | [diff] [blame] | 2015 | |
| 2016 | /* Enable lane override */ |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 2017 | |
| 2018 | /* ENLPTXSCPDAT */ |
| 2019 | REG_FLD_MOD(dsidev, DSI_DSIPHY_CFG10, 1, 27, 27); |
Tomi Valkeinen | 0a0ee46 | 2010-07-27 11:11:48 +0300 | [diff] [blame] | 2020 | } |
| 2021 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 2022 | static void dsi_cio_disable_lane_override(struct platform_device *dsidev) |
Tomi Valkeinen | 0a0ee46 | 2010-07-27 11:11:48 +0300 | [diff] [blame] | 2023 | { |
| 2024 | /* Disable lane override */ |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 2025 | REG_FLD_MOD(dsidev, DSI_DSIPHY_CFG10, 0, 27, 27); /* ENLPTXSCPDAT */ |
Tomi Valkeinen | 0a0ee46 | 2010-07-27 11:11:48 +0300 | [diff] [blame] | 2026 | /* Reset the lane override configuration */ |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 2027 | /* REGLPTXSCPDAT4TO0DXDY */ |
| 2028 | REG_FLD_MOD(dsidev, DSI_DSIPHY_CFG10, 0, 22, 17); |
Tomi Valkeinen | 0a0ee46 | 2010-07-27 11:11:48 +0300 | [diff] [blame] | 2029 | } |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2030 | |
Archit Taneja | 9e7e937 | 2012-08-14 12:29:22 +0530 | [diff] [blame] | 2031 | static int dsi_cio_wait_tx_clk_esc_reset(struct platform_device *dsidev) |
Tomi Valkeinen | 03329ac | 2010-10-07 13:59:22 +0300 | [diff] [blame] | 2032 | { |
Tomi Valkeinen | 8dc0766 | 2011-10-13 15:26:50 +0300 | [diff] [blame] | 2033 | struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev); |
| 2034 | int t, i; |
| 2035 | bool in_use[DSI_MAX_NR_LANES]; |
| 2036 | static const u8 offsets_old[] = { 28, 27, 26 }; |
| 2037 | static const u8 offsets_new[] = { 24, 25, 26, 27, 28 }; |
| 2038 | const u8 *offsets; |
Tomi Valkeinen | 03329ac | 2010-10-07 13:59:22 +0300 | [diff] [blame] | 2039 | |
Laurent Pinchart | 44d8ca1 | 2017-08-05 01:44:10 +0300 | [diff] [blame] | 2040 | if (dsi->data->quirks & DSI_QUIRK_REVERSE_TXCLKESC) |
Tomi Valkeinen | 8dc0766 | 2011-10-13 15:26:50 +0300 | [diff] [blame] | 2041 | offsets = offsets_old; |
| 2042 | else |
| 2043 | offsets = offsets_new; |
Tomi Valkeinen | 03329ac | 2010-10-07 13:59:22 +0300 | [diff] [blame] | 2044 | |
Tomi Valkeinen | 8dc0766 | 2011-10-13 15:26:50 +0300 | [diff] [blame] | 2045 | for (i = 0; i < dsi->num_lanes_supported; ++i) |
| 2046 | in_use[i] = dsi->lanes[i].function != DSI_LANE_UNUSED; |
Tomi Valkeinen | 03329ac | 2010-10-07 13:59:22 +0300 | [diff] [blame] | 2047 | |
| 2048 | t = 100000; |
| 2049 | while (true) { |
| 2050 | u32 l; |
Tomi Valkeinen | 03329ac | 2010-10-07 13:59:22 +0300 | [diff] [blame] | 2051 | int ok; |
| 2052 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 2053 | l = dsi_read_reg(dsidev, DSI_DSIPHY_CFG5); |
Tomi Valkeinen | 03329ac | 2010-10-07 13:59:22 +0300 | [diff] [blame] | 2054 | |
| 2055 | ok = 0; |
Tomi Valkeinen | 8dc0766 | 2011-10-13 15:26:50 +0300 | [diff] [blame] | 2056 | for (i = 0; i < dsi->num_lanes_supported; ++i) { |
| 2057 | if (!in_use[i] || (l & (1 << offsets[i]))) |
Tomi Valkeinen | 03329ac | 2010-10-07 13:59:22 +0300 | [diff] [blame] | 2058 | ok++; |
| 2059 | } |
| 2060 | |
Tomi Valkeinen | 8dc0766 | 2011-10-13 15:26:50 +0300 | [diff] [blame] | 2061 | if (ok == dsi->num_lanes_supported) |
Tomi Valkeinen | 03329ac | 2010-10-07 13:59:22 +0300 | [diff] [blame] | 2062 | break; |
| 2063 | |
| 2064 | if (--t == 0) { |
Tomi Valkeinen | 8dc0766 | 2011-10-13 15:26:50 +0300 | [diff] [blame] | 2065 | for (i = 0; i < dsi->num_lanes_supported; ++i) { |
| 2066 | if (!in_use[i] || (l & (1 << offsets[i]))) |
Tomi Valkeinen | 03329ac | 2010-10-07 13:59:22 +0300 | [diff] [blame] | 2067 | continue; |
| 2068 | |
| 2069 | DSSERR("CIO TXCLKESC%d domain not coming " \ |
| 2070 | "out of reset\n", i); |
| 2071 | } |
| 2072 | return -EIO; |
| 2073 | } |
| 2074 | } |
| 2075 | |
| 2076 | return 0; |
| 2077 | } |
| 2078 | |
Tomi Valkeinen | 85f17e8 | 2011-10-13 15:12:23 +0300 | [diff] [blame] | 2079 | /* return bitmask of enabled lanes, lane0 being the lsb */ |
Archit Taneja | 9e7e937 | 2012-08-14 12:29:22 +0530 | [diff] [blame] | 2080 | static unsigned dsi_get_lane_mask(struct platform_device *dsidev) |
Tomi Valkeinen | 5bc416c | 2011-06-15 15:21:12 +0300 | [diff] [blame] | 2081 | { |
Tomi Valkeinen | 85f17e8 | 2011-10-13 15:12:23 +0300 | [diff] [blame] | 2082 | struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev); |
| 2083 | unsigned mask = 0; |
| 2084 | int i; |
Tomi Valkeinen | 5bc416c | 2011-06-15 15:21:12 +0300 | [diff] [blame] | 2085 | |
Tomi Valkeinen | 85f17e8 | 2011-10-13 15:12:23 +0300 | [diff] [blame] | 2086 | for (i = 0; i < dsi->num_lanes_supported; ++i) { |
| 2087 | if (dsi->lanes[i].function != DSI_LANE_UNUSED) |
| 2088 | mask |= 1 << i; |
| 2089 | } |
Tomi Valkeinen | 5bc416c | 2011-06-15 15:21:12 +0300 | [diff] [blame] | 2090 | |
Tomi Valkeinen | 85f17e8 | 2011-10-13 15:12:23 +0300 | [diff] [blame] | 2091 | return mask; |
Tomi Valkeinen | 5bc416c | 2011-06-15 15:21:12 +0300 | [diff] [blame] | 2092 | } |
| 2093 | |
Laurent Pinchart | 9e1305d | 2017-08-05 01:43:53 +0300 | [diff] [blame] | 2094 | /* OMAP4 CONTROL_DSIPHY */ |
| 2095 | #define OMAP4_DSIPHY_SYSCON_OFFSET 0x78 |
| 2096 | |
| 2097 | #define OMAP4_DSI2_LANEENABLE_SHIFT 29 |
| 2098 | #define OMAP4_DSI2_LANEENABLE_MASK (0x7 << 29) |
| 2099 | #define OMAP4_DSI1_LANEENABLE_SHIFT 24 |
| 2100 | #define OMAP4_DSI1_LANEENABLE_MASK (0x1f << 24) |
| 2101 | #define OMAP4_DSI1_PIPD_SHIFT 19 |
| 2102 | #define OMAP4_DSI1_PIPD_MASK (0x1f << 19) |
| 2103 | #define OMAP4_DSI2_PIPD_SHIFT 14 |
| 2104 | #define OMAP4_DSI2_PIPD_MASK (0x1f << 14) |
| 2105 | |
| 2106 | static int dsi_omap4_mux_pads(struct dsi_data *dsi, unsigned int lanes) |
| 2107 | { |
| 2108 | u32 enable_mask, enable_shift; |
| 2109 | u32 pipd_mask, pipd_shift; |
Laurent Pinchart | 9e1305d | 2017-08-05 01:43:53 +0300 | [diff] [blame] | 2110 | |
Laurent Pinchart | 9e1305d | 2017-08-05 01:43:53 +0300 | [diff] [blame] | 2111 | if (dsi->module_id == 0) { |
| 2112 | enable_mask = OMAP4_DSI1_LANEENABLE_MASK; |
| 2113 | enable_shift = OMAP4_DSI1_LANEENABLE_SHIFT; |
| 2114 | pipd_mask = OMAP4_DSI1_PIPD_MASK; |
| 2115 | pipd_shift = OMAP4_DSI1_PIPD_SHIFT; |
| 2116 | } else if (dsi->module_id == 1) { |
| 2117 | enable_mask = OMAP4_DSI2_LANEENABLE_MASK; |
| 2118 | enable_shift = OMAP4_DSI2_LANEENABLE_SHIFT; |
| 2119 | pipd_mask = OMAP4_DSI2_PIPD_MASK; |
| 2120 | pipd_shift = OMAP4_DSI2_PIPD_SHIFT; |
| 2121 | } else { |
| 2122 | return -ENODEV; |
| 2123 | } |
| 2124 | |
Tomi Valkeinen | 5cdc8db | 2017-08-10 15:11:03 +0300 | [diff] [blame] | 2125 | return regmap_update_bits(dsi->syscon, OMAP4_DSIPHY_SYSCON_OFFSET, |
| 2126 | enable_mask | pipd_mask, |
| 2127 | (lanes << enable_shift) | (lanes << pipd_shift)); |
Laurent Pinchart | 9e1305d | 2017-08-05 01:43:53 +0300 | [diff] [blame] | 2128 | } |
| 2129 | |
Tomi Valkeinen | eeb45f8 | 2017-08-10 09:33:07 +0300 | [diff] [blame] | 2130 | /* OMAP5 CONTROL_DSIPHY */ |
| 2131 | |
| 2132 | #define OMAP5_DSIPHY_SYSCON_OFFSET 0x74 |
| 2133 | |
| 2134 | #define OMAP5_DSI1_LANEENABLE_SHIFT 24 |
| 2135 | #define OMAP5_DSI2_LANEENABLE_SHIFT 19 |
| 2136 | #define OMAP5_DSI_LANEENABLE_MASK 0x1f |
| 2137 | |
| 2138 | static int dsi_omap5_mux_pads(struct dsi_data *dsi, unsigned int lanes) |
| 2139 | { |
| 2140 | u32 enable_shift; |
| 2141 | |
| 2142 | if (dsi->module_id == 0) |
| 2143 | enable_shift = OMAP5_DSI1_LANEENABLE_SHIFT; |
| 2144 | else if (dsi->module_id == 1) |
| 2145 | enable_shift = OMAP5_DSI2_LANEENABLE_SHIFT; |
| 2146 | else |
| 2147 | return -ENODEV; |
| 2148 | |
| 2149 | return regmap_update_bits(dsi->syscon, OMAP5_DSIPHY_SYSCON_OFFSET, |
| 2150 | OMAP5_DSI_LANEENABLE_MASK << enable_shift, |
| 2151 | lanes << enable_shift); |
| 2152 | } |
| 2153 | |
Laurent Pinchart | 9e1305d | 2017-08-05 01:43:53 +0300 | [diff] [blame] | 2154 | static int dsi_enable_pads(struct dsi_data *dsi, unsigned int lane_mask) |
| 2155 | { |
Tomi Valkeinen | eeb45f8 | 2017-08-10 09:33:07 +0300 | [diff] [blame] | 2156 | if (dsi->data->model == DSI_MODEL_OMAP4) |
| 2157 | return dsi_omap4_mux_pads(dsi, lane_mask); |
| 2158 | if (dsi->data->model == DSI_MODEL_OMAP5) |
| 2159 | return dsi_omap5_mux_pads(dsi, lane_mask); |
| 2160 | return 0; |
Laurent Pinchart | 9e1305d | 2017-08-05 01:43:53 +0300 | [diff] [blame] | 2161 | } |
| 2162 | |
| 2163 | static void dsi_disable_pads(struct dsi_data *dsi) |
| 2164 | { |
Tomi Valkeinen | eeb45f8 | 2017-08-10 09:33:07 +0300 | [diff] [blame] | 2165 | if (dsi->data->model == DSI_MODEL_OMAP4) |
| 2166 | dsi_omap4_mux_pads(dsi, 0); |
| 2167 | else if (dsi->data->model == DSI_MODEL_OMAP5) |
| 2168 | dsi_omap5_mux_pads(dsi, 0); |
Laurent Pinchart | 9e1305d | 2017-08-05 01:43:53 +0300 | [diff] [blame] | 2169 | } |
| 2170 | |
Archit Taneja | 9e7e937 | 2012-08-14 12:29:22 +0530 | [diff] [blame] | 2171 | static int dsi_cio_init(struct platform_device *dsidev) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2172 | { |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 2173 | struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev); |
Tomi Valkeinen | 65c62bb | 2011-04-15 11:58:41 +0300 | [diff] [blame] | 2174 | int r; |
Tomi Valkeinen | 40885ab | 2010-07-28 15:53:38 +0300 | [diff] [blame] | 2175 | u32 l; |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2176 | |
Chandrabhanu Mahapatra | 702d267 | 2012-09-24 17:12:58 +0530 | [diff] [blame] | 2177 | DSSDBG("DSI CIO init starts"); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2178 | |
Laurent Pinchart | 9e1305d | 2017-08-05 01:43:53 +0300 | [diff] [blame] | 2179 | r = dsi_enable_pads(dsi, dsi_get_lane_mask(dsidev)); |
Tomi Valkeinen | 5bc416c | 2011-06-15 15:21:12 +0300 | [diff] [blame] | 2180 | if (r) |
| 2181 | return r; |
Tomi Valkeinen | d1f5857e | 2010-07-30 11:57:57 +0300 | [diff] [blame] | 2182 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 2183 | dsi_enable_scp_clk(dsidev); |
Tomi Valkeinen | 40885ab | 2010-07-28 15:53:38 +0300 | [diff] [blame] | 2184 | |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2185 | /* A dummy read using the SCP interface to any DSIPHY register is |
| 2186 | * required after DSIPHY reset to complete the reset of the DSI complex |
| 2187 | * I/O. */ |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 2188 | dsi_read_reg(dsidev, DSI_DSIPHY_CFG5); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2189 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 2190 | if (wait_for_bit_change(dsidev, DSI_DSIPHY_CFG5, 30, 1) != 1) { |
Tomi Valkeinen | 65c62bb | 2011-04-15 11:58:41 +0300 | [diff] [blame] | 2191 | DSSERR("CIO SCP Clock domain not coming out of reset.\n"); |
| 2192 | r = -EIO; |
| 2193 | goto err_scp_clk_dom; |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2194 | } |
| 2195 | |
Archit Taneja | 9e7e937 | 2012-08-14 12:29:22 +0530 | [diff] [blame] | 2196 | r = dsi_set_lane_config(dsidev); |
Tomi Valkeinen | 4836839 | 2011-10-13 11:22:39 +0300 | [diff] [blame] | 2197 | if (r) |
| 2198 | goto err_scp_clk_dom; |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2199 | |
Tomi Valkeinen | 40885ab | 2010-07-28 15:53:38 +0300 | [diff] [blame] | 2200 | /* set TX STOP MODE timer to maximum for this operation */ |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 2201 | l = dsi_read_reg(dsidev, DSI_TIMING1); |
Tomi Valkeinen | 40885ab | 2010-07-28 15:53:38 +0300 | [diff] [blame] | 2202 | l = FLD_MOD(l, 1, 15, 15); /* FORCE_TX_STOP_MODE_IO */ |
| 2203 | l = FLD_MOD(l, 1, 14, 14); /* STOP_STATE_X16_IO */ |
| 2204 | l = FLD_MOD(l, 1, 13, 13); /* STOP_STATE_X4_IO */ |
| 2205 | l = FLD_MOD(l, 0x1fff, 12, 0); /* STOP_STATE_COUNTER_IO */ |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 2206 | dsi_write_reg(dsidev, DSI_TIMING1, l); |
Tomi Valkeinen | 40885ab | 2010-07-28 15:53:38 +0300 | [diff] [blame] | 2207 | |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 2208 | if (dsi->ulps_enabled) { |
Tomi Valkeinen | 9b4362f | 2011-10-13 16:06:43 +0300 | [diff] [blame] | 2209 | unsigned mask_p; |
| 2210 | int i; |
Archit Taneja | 75d7247 | 2011-05-16 15:17:08 +0530 | [diff] [blame] | 2211 | |
Tomi Valkeinen | 65c62bb | 2011-04-15 11:58:41 +0300 | [diff] [blame] | 2212 | DSSDBG("manual ulps exit\n"); |
| 2213 | |
Tomi Valkeinen | 40885ab | 2010-07-28 15:53:38 +0300 | [diff] [blame] | 2214 | /* ULPS is exited by Mark-1 state for 1ms, followed by |
| 2215 | * stop state. DSS HW cannot do this via the normal |
| 2216 | * ULPS exit sequence, as after reset the DSS HW thinks |
| 2217 | * that we are not in ULPS mode, and refuses to send the |
| 2218 | * sequence. So we need to send the ULPS exit sequence |
Tomi Valkeinen | 9b4362f | 2011-10-13 16:06:43 +0300 | [diff] [blame] | 2219 | * manually by setting positive lines high and negative lines |
| 2220 | * low for 1ms. |
Tomi Valkeinen | 40885ab | 2010-07-28 15:53:38 +0300 | [diff] [blame] | 2221 | */ |
| 2222 | |
Tomi Valkeinen | 9b4362f | 2011-10-13 16:06:43 +0300 | [diff] [blame] | 2223 | mask_p = 0; |
Archit Taneja | 75d7247 | 2011-05-16 15:17:08 +0530 | [diff] [blame] | 2224 | |
Tomi Valkeinen | 9b4362f | 2011-10-13 16:06:43 +0300 | [diff] [blame] | 2225 | for (i = 0; i < dsi->num_lanes_supported; ++i) { |
| 2226 | if (dsi->lanes[i].function == DSI_LANE_UNUSED) |
| 2227 | continue; |
| 2228 | mask_p |= 1 << i; |
| 2229 | } |
Archit Taneja | 75d7247 | 2011-05-16 15:17:08 +0530 | [diff] [blame] | 2230 | |
Archit Taneja | 9e7e937 | 2012-08-14 12:29:22 +0530 | [diff] [blame] | 2231 | dsi_cio_enable_lane_override(dsidev, mask_p, 0); |
Tomi Valkeinen | 40885ab | 2010-07-28 15:53:38 +0300 | [diff] [blame] | 2232 | } |
| 2233 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 2234 | r = dsi_cio_power(dsidev, DSI_COMPLEXIO_POWER_ON); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2235 | if (r) |
Tomi Valkeinen | 65c62bb | 2011-04-15 11:58:41 +0300 | [diff] [blame] | 2236 | goto err_cio_pwr; |
| 2237 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 2238 | if (wait_for_bit_change(dsidev, DSI_COMPLEXIO_CFG1, 29, 1) != 1) { |
Tomi Valkeinen | 65c62bb | 2011-04-15 11:58:41 +0300 | [diff] [blame] | 2239 | DSSERR("CIO PWR clock domain not coming out of reset.\n"); |
| 2240 | r = -ENODEV; |
| 2241 | goto err_cio_pwr_dom; |
| 2242 | } |
| 2243 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 2244 | dsi_if_enable(dsidev, true); |
| 2245 | dsi_if_enable(dsidev, false); |
| 2246 | REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 1, 20, 20); /* LP_CLK_ENABLE */ |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2247 | |
Archit Taneja | 9e7e937 | 2012-08-14 12:29:22 +0530 | [diff] [blame] | 2248 | r = dsi_cio_wait_tx_clk_esc_reset(dsidev); |
Tomi Valkeinen | 03329ac | 2010-10-07 13:59:22 +0300 | [diff] [blame] | 2249 | if (r) |
| 2250 | goto err_tx_clk_esc_rst; |
| 2251 | |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 2252 | if (dsi->ulps_enabled) { |
Tomi Valkeinen | 40885ab | 2010-07-28 15:53:38 +0300 | [diff] [blame] | 2253 | /* Keep Mark-1 state for 1ms (as per DSI spec) */ |
| 2254 | ktime_t wait = ns_to_ktime(1000 * 1000); |
| 2255 | set_current_state(TASK_UNINTERRUPTIBLE); |
| 2256 | schedule_hrtimeout(&wait, HRTIMER_MODE_REL); |
| 2257 | |
| 2258 | /* Disable the override. The lanes should be set to Mark-11 |
| 2259 | * state by the HW */ |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 2260 | dsi_cio_disable_lane_override(dsidev); |
Tomi Valkeinen | 40885ab | 2010-07-28 15:53:38 +0300 | [diff] [blame] | 2261 | } |
| 2262 | |
| 2263 | /* FORCE_TX_STOP_MODE_IO */ |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 2264 | REG_FLD_MOD(dsidev, DSI_TIMING1, 0, 15, 15); |
Tomi Valkeinen | 40885ab | 2010-07-28 15:53:38 +0300 | [diff] [blame] | 2265 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 2266 | dsi_cio_timings(dsidev); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2267 | |
Archit Taneja | dca2b15 | 2012-08-16 18:02:00 +0530 | [diff] [blame] | 2268 | if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) { |
Archit Taneja | 8af6ff0 | 2011-09-05 16:48:27 +0530 | [diff] [blame] | 2269 | /* DDR_CLK_ALWAYS_ON */ |
| 2270 | REG_FLD_MOD(dsidev, DSI_CLK_CTRL, |
Archit Taneja | 0b3ffe3 | 2012-08-13 22:13:39 +0530 | [diff] [blame] | 2271 | dsi->vm_timings.ddr_clk_always_on, 13, 13); |
Archit Taneja | 8af6ff0 | 2011-09-05 16:48:27 +0530 | [diff] [blame] | 2272 | } |
| 2273 | |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 2274 | dsi->ulps_enabled = false; |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2275 | |
| 2276 | DSSDBG("CIO init done\n"); |
Tomi Valkeinen | 65c62bb | 2011-04-15 11:58:41 +0300 | [diff] [blame] | 2277 | |
| 2278 | return 0; |
| 2279 | |
Tomi Valkeinen | 03329ac | 2010-10-07 13:59:22 +0300 | [diff] [blame] | 2280 | err_tx_clk_esc_rst: |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 2281 | REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 0, 20, 20); /* LP_CLK_ENABLE */ |
Tomi Valkeinen | 65c62bb | 2011-04-15 11:58:41 +0300 | [diff] [blame] | 2282 | err_cio_pwr_dom: |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 2283 | dsi_cio_power(dsidev, DSI_COMPLEXIO_POWER_OFF); |
Tomi Valkeinen | 65c62bb | 2011-04-15 11:58:41 +0300 | [diff] [blame] | 2284 | err_cio_pwr: |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 2285 | if (dsi->ulps_enabled) |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 2286 | dsi_cio_disable_lane_override(dsidev); |
Tomi Valkeinen | 65c62bb | 2011-04-15 11:58:41 +0300 | [diff] [blame] | 2287 | err_scp_clk_dom: |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 2288 | dsi_disable_scp_clk(dsidev); |
Laurent Pinchart | 9e1305d | 2017-08-05 01:43:53 +0300 | [diff] [blame] | 2289 | dsi_disable_pads(dsi); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2290 | return r; |
| 2291 | } |
| 2292 | |
Archit Taneja | 9e7e937 | 2012-08-14 12:29:22 +0530 | [diff] [blame] | 2293 | static void dsi_cio_uninit(struct platform_device *dsidev) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2294 | { |
Tomi Valkeinen | 11ee960 | 2012-03-09 16:07:39 +0200 | [diff] [blame] | 2295 | struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev); |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 2296 | |
Archit Taneja | 8af6ff0 | 2011-09-05 16:48:27 +0530 | [diff] [blame] | 2297 | /* DDR_CLK_ALWAYS_ON */ |
| 2298 | REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 0, 13, 13); |
| 2299 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 2300 | dsi_cio_power(dsidev, DSI_COMPLEXIO_POWER_OFF); |
| 2301 | dsi_disable_scp_clk(dsidev); |
Laurent Pinchart | 9e1305d | 2017-08-05 01:43:53 +0300 | [diff] [blame] | 2302 | dsi_disable_pads(dsi); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2303 | } |
| 2304 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 2305 | static void dsi_config_tx_fifo(struct platform_device *dsidev, |
| 2306 | enum fifo_size size1, enum fifo_size size2, |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2307 | enum fifo_size size3, enum fifo_size size4) |
| 2308 | { |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 2309 | struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2310 | u32 r = 0; |
| 2311 | int add = 0; |
| 2312 | int i; |
| 2313 | |
Tomi Valkeinen | 558c73e | 2013-09-25 14:40:06 +0300 | [diff] [blame] | 2314 | dsi->vc[0].tx_fifo_size = size1; |
| 2315 | dsi->vc[1].tx_fifo_size = size2; |
| 2316 | dsi->vc[2].tx_fifo_size = size3; |
| 2317 | dsi->vc[3].tx_fifo_size = size4; |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2318 | |
| 2319 | for (i = 0; i < 4; i++) { |
| 2320 | u8 v; |
Tomi Valkeinen | 558c73e | 2013-09-25 14:40:06 +0300 | [diff] [blame] | 2321 | int size = dsi->vc[i].tx_fifo_size; |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2322 | |
| 2323 | if (add + size > 4) { |
| 2324 | DSSERR("Illegal FIFO configuration\n"); |
| 2325 | BUG(); |
Tomi Valkeinen | c6eee96 | 2012-05-18 11:47:02 +0300 | [diff] [blame] | 2326 | return; |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2327 | } |
| 2328 | |
| 2329 | v = FLD_VAL(add, 2, 0) | FLD_VAL(size, 7, 4); |
| 2330 | r |= v << (8 * i); |
| 2331 | /*DSSDBG("TX FIFO vc %d: size %d, add %d\n", i, size, add); */ |
| 2332 | add += size; |
| 2333 | } |
| 2334 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 2335 | dsi_write_reg(dsidev, DSI_TX_FIFO_VC_SIZE, r); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2336 | } |
| 2337 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 2338 | static void dsi_config_rx_fifo(struct platform_device *dsidev, |
| 2339 | enum fifo_size size1, enum fifo_size size2, |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2340 | enum fifo_size size3, enum fifo_size size4) |
| 2341 | { |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 2342 | struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2343 | u32 r = 0; |
| 2344 | int add = 0; |
| 2345 | int i; |
| 2346 | |
Tomi Valkeinen | 558c73e | 2013-09-25 14:40:06 +0300 | [diff] [blame] | 2347 | dsi->vc[0].rx_fifo_size = size1; |
| 2348 | dsi->vc[1].rx_fifo_size = size2; |
| 2349 | dsi->vc[2].rx_fifo_size = size3; |
| 2350 | dsi->vc[3].rx_fifo_size = size4; |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2351 | |
| 2352 | for (i = 0; i < 4; i++) { |
| 2353 | u8 v; |
Tomi Valkeinen | 558c73e | 2013-09-25 14:40:06 +0300 | [diff] [blame] | 2354 | int size = dsi->vc[i].rx_fifo_size; |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2355 | |
| 2356 | if (add + size > 4) { |
| 2357 | DSSERR("Illegal FIFO configuration\n"); |
| 2358 | BUG(); |
Tomi Valkeinen | c6eee96 | 2012-05-18 11:47:02 +0300 | [diff] [blame] | 2359 | return; |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2360 | } |
| 2361 | |
| 2362 | v = FLD_VAL(add, 2, 0) | FLD_VAL(size, 7, 4); |
| 2363 | r |= v << (8 * i); |
| 2364 | /*DSSDBG("RX FIFO vc %d: size %d, add %d\n", i, size, add); */ |
| 2365 | add += size; |
| 2366 | } |
| 2367 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 2368 | dsi_write_reg(dsidev, DSI_RX_FIFO_VC_SIZE, r); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2369 | } |
| 2370 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 2371 | static int dsi_force_tx_stop_mode_io(struct platform_device *dsidev) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2372 | { |
| 2373 | u32 r; |
| 2374 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 2375 | r = dsi_read_reg(dsidev, DSI_TIMING1); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2376 | r = FLD_MOD(r, 1, 15, 15); /* FORCE_TX_STOP_MODE_IO */ |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 2377 | dsi_write_reg(dsidev, DSI_TIMING1, r); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2378 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 2379 | if (wait_for_bit_change(dsidev, DSI_TIMING1, 15, 0) != 0) { |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2380 | DSSERR("TX_STOP bit not going down\n"); |
| 2381 | return -EIO; |
| 2382 | } |
| 2383 | |
| 2384 | return 0; |
| 2385 | } |
| 2386 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 2387 | static bool dsi_vc_is_enabled(struct platform_device *dsidev, int channel) |
Archit Taneja | cf398fb | 2011-03-23 09:59:34 +0000 | [diff] [blame] | 2388 | { |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 2389 | return REG_GET(dsidev, DSI_VC_CTRL(channel), 0, 0); |
Archit Taneja | cf398fb | 2011-03-23 09:59:34 +0000 | [diff] [blame] | 2390 | } |
| 2391 | |
| 2392 | static void dsi_packet_sent_handler_vp(void *data, u32 mask) |
| 2393 | { |
Archit Taneja | 2e868db | 2011-05-12 17:26:28 +0530 | [diff] [blame] | 2394 | struct dsi_packet_sent_handler_data *vp_data = |
| 2395 | (struct dsi_packet_sent_handler_data *) data; |
| 2396 | struct dsi_data *dsi = dsi_get_dsidrv_data(vp_data->dsidev); |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 2397 | const int channel = dsi->update_channel; |
| 2398 | u8 bit = dsi->te_enabled ? 30 : 31; |
Archit Taneja | cf398fb | 2011-03-23 09:59:34 +0000 | [diff] [blame] | 2399 | |
Archit Taneja | 2e868db | 2011-05-12 17:26:28 +0530 | [diff] [blame] | 2400 | if (REG_GET(vp_data->dsidev, DSI_VC_TE(channel), bit, bit) == 0) |
| 2401 | complete(vp_data->completion); |
Archit Taneja | cf398fb | 2011-03-23 09:59:34 +0000 | [diff] [blame] | 2402 | } |
| 2403 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 2404 | static int dsi_sync_vc_vp(struct platform_device *dsidev, int channel) |
Archit Taneja | cf398fb | 2011-03-23 09:59:34 +0000 | [diff] [blame] | 2405 | { |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 2406 | struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev); |
Archit Taneja | 2e868db | 2011-05-12 17:26:28 +0530 | [diff] [blame] | 2407 | DECLARE_COMPLETION_ONSTACK(completion); |
Julia Lawall | 39917f0 | 2014-08-23 13:20:29 +0200 | [diff] [blame] | 2408 | struct dsi_packet_sent_handler_data vp_data = { |
| 2409 | .dsidev = dsidev, |
| 2410 | .completion = &completion |
| 2411 | }; |
Archit Taneja | cf398fb | 2011-03-23 09:59:34 +0000 | [diff] [blame] | 2412 | int r = 0; |
| 2413 | u8 bit; |
| 2414 | |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 2415 | bit = dsi->te_enabled ? 30 : 31; |
Archit Taneja | cf398fb | 2011-03-23 09:59:34 +0000 | [diff] [blame] | 2416 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 2417 | r = dsi_register_isr_vc(dsidev, channel, dsi_packet_sent_handler_vp, |
Archit Taneja | 2e868db | 2011-05-12 17:26:28 +0530 | [diff] [blame] | 2418 | &vp_data, DSI_VC_IRQ_PACKET_SENT); |
Archit Taneja | cf398fb | 2011-03-23 09:59:34 +0000 | [diff] [blame] | 2419 | if (r) |
| 2420 | goto err0; |
| 2421 | |
| 2422 | /* Wait for completion only if TE_EN/TE_START is still set */ |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 2423 | if (REG_GET(dsidev, DSI_VC_TE(channel), bit, bit)) { |
Archit Taneja | cf398fb | 2011-03-23 09:59:34 +0000 | [diff] [blame] | 2424 | if (wait_for_completion_timeout(&completion, |
| 2425 | msecs_to_jiffies(10)) == 0) { |
| 2426 | DSSERR("Failed to complete previous frame transfer\n"); |
| 2427 | r = -EIO; |
| 2428 | goto err1; |
| 2429 | } |
| 2430 | } |
| 2431 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 2432 | dsi_unregister_isr_vc(dsidev, channel, dsi_packet_sent_handler_vp, |
Archit Taneja | 2e868db | 2011-05-12 17:26:28 +0530 | [diff] [blame] | 2433 | &vp_data, DSI_VC_IRQ_PACKET_SENT); |
Archit Taneja | cf398fb | 2011-03-23 09:59:34 +0000 | [diff] [blame] | 2434 | |
| 2435 | return 0; |
| 2436 | err1: |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 2437 | dsi_unregister_isr_vc(dsidev, channel, dsi_packet_sent_handler_vp, |
Archit Taneja | 2e868db | 2011-05-12 17:26:28 +0530 | [diff] [blame] | 2438 | &vp_data, DSI_VC_IRQ_PACKET_SENT); |
Archit Taneja | cf398fb | 2011-03-23 09:59:34 +0000 | [diff] [blame] | 2439 | err0: |
| 2440 | return r; |
| 2441 | } |
| 2442 | |
| 2443 | static void dsi_packet_sent_handler_l4(void *data, u32 mask) |
| 2444 | { |
Archit Taneja | 2e868db | 2011-05-12 17:26:28 +0530 | [diff] [blame] | 2445 | struct dsi_packet_sent_handler_data *l4_data = |
| 2446 | (struct dsi_packet_sent_handler_data *) data; |
| 2447 | struct dsi_data *dsi = dsi_get_dsidrv_data(l4_data->dsidev); |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 2448 | const int channel = dsi->update_channel; |
Archit Taneja | cf398fb | 2011-03-23 09:59:34 +0000 | [diff] [blame] | 2449 | |
Archit Taneja | 2e868db | 2011-05-12 17:26:28 +0530 | [diff] [blame] | 2450 | if (REG_GET(l4_data->dsidev, DSI_VC_CTRL(channel), 5, 5) == 0) |
| 2451 | complete(l4_data->completion); |
Archit Taneja | cf398fb | 2011-03-23 09:59:34 +0000 | [diff] [blame] | 2452 | } |
| 2453 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 2454 | static int dsi_sync_vc_l4(struct platform_device *dsidev, int channel) |
Archit Taneja | cf398fb | 2011-03-23 09:59:34 +0000 | [diff] [blame] | 2455 | { |
Archit Taneja | 2e868db | 2011-05-12 17:26:28 +0530 | [diff] [blame] | 2456 | DECLARE_COMPLETION_ONSTACK(completion); |
Julia Lawall | 39917f0 | 2014-08-23 13:20:29 +0200 | [diff] [blame] | 2457 | struct dsi_packet_sent_handler_data l4_data = { |
| 2458 | .dsidev = dsidev, |
| 2459 | .completion = &completion |
| 2460 | }; |
Archit Taneja | cf398fb | 2011-03-23 09:59:34 +0000 | [diff] [blame] | 2461 | int r = 0; |
| 2462 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 2463 | r = dsi_register_isr_vc(dsidev, channel, dsi_packet_sent_handler_l4, |
Archit Taneja | 2e868db | 2011-05-12 17:26:28 +0530 | [diff] [blame] | 2464 | &l4_data, DSI_VC_IRQ_PACKET_SENT); |
Archit Taneja | cf398fb | 2011-03-23 09:59:34 +0000 | [diff] [blame] | 2465 | if (r) |
| 2466 | goto err0; |
| 2467 | |
| 2468 | /* Wait for completion only if TX_FIFO_NOT_EMPTY is still set */ |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 2469 | if (REG_GET(dsidev, DSI_VC_CTRL(channel), 5, 5)) { |
Archit Taneja | cf398fb | 2011-03-23 09:59:34 +0000 | [diff] [blame] | 2470 | if (wait_for_completion_timeout(&completion, |
| 2471 | msecs_to_jiffies(10)) == 0) { |
| 2472 | DSSERR("Failed to complete previous l4 transfer\n"); |
| 2473 | r = -EIO; |
| 2474 | goto err1; |
| 2475 | } |
| 2476 | } |
| 2477 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 2478 | dsi_unregister_isr_vc(dsidev, channel, dsi_packet_sent_handler_l4, |
Archit Taneja | 2e868db | 2011-05-12 17:26:28 +0530 | [diff] [blame] | 2479 | &l4_data, DSI_VC_IRQ_PACKET_SENT); |
Archit Taneja | cf398fb | 2011-03-23 09:59:34 +0000 | [diff] [blame] | 2480 | |
| 2481 | return 0; |
| 2482 | err1: |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 2483 | dsi_unregister_isr_vc(dsidev, channel, dsi_packet_sent_handler_l4, |
Archit Taneja | 2e868db | 2011-05-12 17:26:28 +0530 | [diff] [blame] | 2484 | &l4_data, DSI_VC_IRQ_PACKET_SENT); |
Archit Taneja | cf398fb | 2011-03-23 09:59:34 +0000 | [diff] [blame] | 2485 | err0: |
| 2486 | return r; |
| 2487 | } |
| 2488 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 2489 | static int dsi_sync_vc(struct platform_device *dsidev, int channel) |
Archit Taneja | cf398fb | 2011-03-23 09:59:34 +0000 | [diff] [blame] | 2490 | { |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 2491 | struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev); |
| 2492 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 2493 | WARN_ON(!dsi_bus_is_locked(dsidev)); |
Archit Taneja | cf398fb | 2011-03-23 09:59:34 +0000 | [diff] [blame] | 2494 | |
| 2495 | WARN_ON(in_interrupt()); |
| 2496 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 2497 | if (!dsi_vc_is_enabled(dsidev, channel)) |
Archit Taneja | cf398fb | 2011-03-23 09:59:34 +0000 | [diff] [blame] | 2498 | return 0; |
| 2499 | |
Archit Taneja | d604914 | 2011-08-22 11:58:08 +0530 | [diff] [blame] | 2500 | switch (dsi->vc[channel].source) { |
| 2501 | case DSI_VC_SOURCE_VP: |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 2502 | return dsi_sync_vc_vp(dsidev, channel); |
Archit Taneja | d604914 | 2011-08-22 11:58:08 +0530 | [diff] [blame] | 2503 | case DSI_VC_SOURCE_L4: |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 2504 | return dsi_sync_vc_l4(dsidev, channel); |
Archit Taneja | cf398fb | 2011-03-23 09:59:34 +0000 | [diff] [blame] | 2505 | default: |
| 2506 | BUG(); |
Tomi Valkeinen | c6eee96 | 2012-05-18 11:47:02 +0300 | [diff] [blame] | 2507 | return -EINVAL; |
Archit Taneja | cf398fb | 2011-03-23 09:59:34 +0000 | [diff] [blame] | 2508 | } |
| 2509 | } |
| 2510 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 2511 | static int dsi_vc_enable(struct platform_device *dsidev, int channel, |
| 2512 | bool enable) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2513 | { |
Tomi Valkeinen | 446f7bf | 2010-01-11 16:12:31 +0200 | [diff] [blame] | 2514 | DSSDBG("dsi_vc_enable channel %d, enable %d\n", |
| 2515 | channel, enable); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2516 | |
| 2517 | enable = enable ? 1 : 0; |
| 2518 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 2519 | REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), enable, 0, 0); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2520 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 2521 | if (wait_for_bit_change(dsidev, DSI_VC_CTRL(channel), |
| 2522 | 0, enable) != enable) { |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2523 | DSSERR("Failed to set dsi_vc_enable to %d\n", enable); |
| 2524 | return -EIO; |
| 2525 | } |
| 2526 | |
| 2527 | return 0; |
| 2528 | } |
| 2529 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 2530 | static void dsi_vc_initial_config(struct platform_device *dsidev, int channel) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2531 | { |
Tomi Valkeinen | 2c1a3ea | 2013-02-22 13:42:59 +0200 | [diff] [blame] | 2532 | struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2533 | u32 r; |
| 2534 | |
Chandrabhanu Mahapatra | 702d267 | 2012-09-24 17:12:58 +0530 | [diff] [blame] | 2535 | DSSDBG("Initial config of virtual channel %d", channel); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2536 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 2537 | r = dsi_read_reg(dsidev, DSI_VC_CTRL(channel)); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2538 | |
| 2539 | if (FLD_GET(r, 15, 15)) /* VC_BUSY */ |
| 2540 | DSSERR("VC(%d) busy when trying to configure it!\n", |
| 2541 | channel); |
| 2542 | |
| 2543 | r = FLD_MOD(r, 0, 1, 1); /* SOURCE, 0 = L4 */ |
| 2544 | r = FLD_MOD(r, 0, 2, 2); /* BTA_SHORT_EN */ |
| 2545 | r = FLD_MOD(r, 0, 3, 3); /* BTA_LONG_EN */ |
| 2546 | r = FLD_MOD(r, 0, 4, 4); /* MODE, 0 = command */ |
| 2547 | r = FLD_MOD(r, 1, 7, 7); /* CS_TX_EN */ |
| 2548 | r = FLD_MOD(r, 1, 8, 8); /* ECC_TX_EN */ |
| 2549 | r = FLD_MOD(r, 0, 9, 9); /* MODE_SPEED, high speed on/off */ |
Laurent Pinchart | 44d8ca1 | 2017-08-05 01:44:10 +0300 | [diff] [blame] | 2550 | if (dsi->data->quirks & DSI_QUIRK_VC_OCP_WIDTH) |
Archit Taneja | 9613c02 | 2011-03-22 06:33:36 -0500 | [diff] [blame] | 2551 | r = FLD_MOD(r, 3, 11, 10); /* OCP_WIDTH = 32 bit */ |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2552 | |
| 2553 | r = FLD_MOD(r, 4, 29, 27); /* DMA_RX_REQ_NB = no dma */ |
| 2554 | r = FLD_MOD(r, 4, 23, 21); /* DMA_TX_REQ_NB = no dma */ |
| 2555 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 2556 | dsi_write_reg(dsidev, DSI_VC_CTRL(channel), r); |
Tomi Valkeinen | 2c1a3ea | 2013-02-22 13:42:59 +0200 | [diff] [blame] | 2557 | |
| 2558 | dsi->vc[channel].source = DSI_VC_SOURCE_L4; |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2559 | } |
| 2560 | |
Archit Taneja | d604914 | 2011-08-22 11:58:08 +0530 | [diff] [blame] | 2561 | static int dsi_vc_config_source(struct platform_device *dsidev, int channel, |
| 2562 | enum dsi_vc_source source) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2563 | { |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 2564 | struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev); |
| 2565 | |
Archit Taneja | d604914 | 2011-08-22 11:58:08 +0530 | [diff] [blame] | 2566 | if (dsi->vc[channel].source == source) |
Tomi Valkeinen | 9ecd968 | 2010-04-30 11:24:33 +0300 | [diff] [blame] | 2567 | return 0; |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2568 | |
Chandrabhanu Mahapatra | 702d267 | 2012-09-24 17:12:58 +0530 | [diff] [blame] | 2569 | DSSDBG("Source config of virtual channel %d", channel); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2570 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 2571 | dsi_sync_vc(dsidev, channel); |
Archit Taneja | cf398fb | 2011-03-23 09:59:34 +0000 | [diff] [blame] | 2572 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 2573 | dsi_vc_enable(dsidev, channel, 0); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2574 | |
Tomi Valkeinen | 9ecd968 | 2010-04-30 11:24:33 +0300 | [diff] [blame] | 2575 | /* VC_BUSY */ |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 2576 | if (wait_for_bit_change(dsidev, DSI_VC_CTRL(channel), 15, 0) != 0) { |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2577 | DSSERR("vc(%d) busy when trying to config for VP\n", channel); |
Tomi Valkeinen | 9ecd968 | 2010-04-30 11:24:33 +0300 | [diff] [blame] | 2578 | return -EIO; |
| 2579 | } |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2580 | |
Archit Taneja | d604914 | 2011-08-22 11:58:08 +0530 | [diff] [blame] | 2581 | /* SOURCE, 0 = L4, 1 = video port */ |
| 2582 | REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), source, 1, 1); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2583 | |
Archit Taneja | 9613c02 | 2011-03-22 06:33:36 -0500 | [diff] [blame] | 2584 | /* DCS_CMD_ENABLE */ |
Laurent Pinchart | 44d8ca1 | 2017-08-05 01:44:10 +0300 | [diff] [blame] | 2585 | if (dsi->data->quirks & DSI_QUIRK_DCS_CMD_CONFIG_VC) { |
Archit Taneja | d604914 | 2011-08-22 11:58:08 +0530 | [diff] [blame] | 2586 | bool enable = source == DSI_VC_SOURCE_VP; |
| 2587 | REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), enable, 30, 30); |
| 2588 | } |
Archit Taneja | 9613c02 | 2011-03-22 06:33:36 -0500 | [diff] [blame] | 2589 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 2590 | dsi_vc_enable(dsidev, channel, 1); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2591 | |
Archit Taneja | d604914 | 2011-08-22 11:58:08 +0530 | [diff] [blame] | 2592 | dsi->vc[channel].source = source; |
Tomi Valkeinen | 9ecd968 | 2010-04-30 11:24:33 +0300 | [diff] [blame] | 2593 | |
| 2594 | return 0; |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2595 | } |
| 2596 | |
Tomi Valkeinen | 5cfc1c3 | 2013-05-15 11:24:30 +0300 | [diff] [blame] | 2597 | static void dsi_vc_enable_hs(struct omap_dss_device *dssdev, int channel, |
Archit Taneja | 1ffefe7 | 2011-05-12 17:26:24 +0530 | [diff] [blame] | 2598 | bool enable) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2599 | { |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 2600 | struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev); |
Archit Taneja | 0b3ffe3 | 2012-08-13 22:13:39 +0530 | [diff] [blame] | 2601 | struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev); |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 2602 | |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2603 | DSSDBG("dsi_vc_enable_hs(%d, %d)\n", channel, enable); |
| 2604 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 2605 | WARN_ON(!dsi_bus_is_locked(dsidev)); |
Tomi Valkeinen | 61140c9 | 2010-01-12 16:00:30 +0200 | [diff] [blame] | 2606 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 2607 | dsi_vc_enable(dsidev, channel, 0); |
| 2608 | dsi_if_enable(dsidev, 0); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2609 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 2610 | REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), enable, 9, 9); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2611 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 2612 | dsi_vc_enable(dsidev, channel, 1); |
| 2613 | dsi_if_enable(dsidev, 1); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2614 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 2615 | dsi_force_tx_stop_mode_io(dsidev); |
Archit Taneja | 8af6ff0 | 2011-09-05 16:48:27 +0530 | [diff] [blame] | 2616 | |
| 2617 | /* start the DDR clock by sending a NULL packet */ |
Archit Taneja | 0b3ffe3 | 2012-08-13 22:13:39 +0530 | [diff] [blame] | 2618 | if (dsi->vm_timings.ddr_clk_always_on && enable) |
Archit Taneja | 8af6ff0 | 2011-09-05 16:48:27 +0530 | [diff] [blame] | 2619 | dsi_vc_send_null(dssdev, channel); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2620 | } |
| 2621 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 2622 | static void dsi_vc_flush_long_data(struct platform_device *dsidev, int channel) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2623 | { |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 2624 | while (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20)) { |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2625 | u32 val; |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 2626 | val = dsi_read_reg(dsidev, DSI_VC_SHORT_PACKET_HEADER(channel)); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2627 | DSSDBG("\t\tb1 %#02x b2 %#02x b3 %#02x b4 %#02x\n", |
| 2628 | (val >> 0) & 0xff, |
| 2629 | (val >> 8) & 0xff, |
| 2630 | (val >> 16) & 0xff, |
| 2631 | (val >> 24) & 0xff); |
| 2632 | } |
| 2633 | } |
| 2634 | |
| 2635 | static void dsi_show_rx_ack_with_err(u16 err) |
| 2636 | { |
| 2637 | DSSERR("\tACK with ERROR (%#x):\n", err); |
| 2638 | if (err & (1 << 0)) |
| 2639 | DSSERR("\t\tSoT Error\n"); |
| 2640 | if (err & (1 << 1)) |
| 2641 | DSSERR("\t\tSoT Sync Error\n"); |
| 2642 | if (err & (1 << 2)) |
| 2643 | DSSERR("\t\tEoT Sync Error\n"); |
| 2644 | if (err & (1 << 3)) |
| 2645 | DSSERR("\t\tEscape Mode Entry Command Error\n"); |
| 2646 | if (err & (1 << 4)) |
| 2647 | DSSERR("\t\tLP Transmit Sync Error\n"); |
| 2648 | if (err & (1 << 5)) |
| 2649 | DSSERR("\t\tHS Receive Timeout Error\n"); |
| 2650 | if (err & (1 << 6)) |
| 2651 | DSSERR("\t\tFalse Control Error\n"); |
| 2652 | if (err & (1 << 7)) |
| 2653 | DSSERR("\t\t(reserved7)\n"); |
| 2654 | if (err & (1 << 8)) |
| 2655 | DSSERR("\t\tECC Error, single-bit (corrected)\n"); |
| 2656 | if (err & (1 << 9)) |
| 2657 | DSSERR("\t\tECC Error, multi-bit (not corrected)\n"); |
| 2658 | if (err & (1 << 10)) |
| 2659 | DSSERR("\t\tChecksum Error\n"); |
| 2660 | if (err & (1 << 11)) |
| 2661 | DSSERR("\t\tData type not recognized\n"); |
| 2662 | if (err & (1 << 12)) |
| 2663 | DSSERR("\t\tInvalid VC ID\n"); |
| 2664 | if (err & (1 << 13)) |
| 2665 | DSSERR("\t\tInvalid Transmission Length\n"); |
| 2666 | if (err & (1 << 14)) |
| 2667 | DSSERR("\t\t(reserved14)\n"); |
| 2668 | if (err & (1 << 15)) |
| 2669 | DSSERR("\t\tDSI Protocol Violation\n"); |
| 2670 | } |
| 2671 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 2672 | static u16 dsi_vc_flush_receive_data(struct platform_device *dsidev, |
| 2673 | int channel) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2674 | { |
| 2675 | /* RX_FIFO_NOT_EMPTY */ |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 2676 | while (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20)) { |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2677 | u32 val; |
| 2678 | u8 dt; |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 2679 | val = dsi_read_reg(dsidev, DSI_VC_SHORT_PACKET_HEADER(channel)); |
Tomi Valkeinen | 86a7867 | 2010-03-16 16:19:06 +0200 | [diff] [blame] | 2680 | DSSERR("\trawval %#08x\n", val); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2681 | dt = FLD_GET(val, 5, 0); |
Archit Taneja | 7a7c48f | 2011-08-25 18:25:03 +0530 | [diff] [blame] | 2682 | if (dt == MIPI_DSI_RX_ACKNOWLEDGE_AND_ERROR_REPORT) { |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2683 | u16 err = FLD_GET(val, 23, 8); |
| 2684 | dsi_show_rx_ack_with_err(err); |
Archit Taneja | 7a7c48f | 2011-08-25 18:25:03 +0530 | [diff] [blame] | 2685 | } else if (dt == MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_1BYTE) { |
Tomi Valkeinen | 86a7867 | 2010-03-16 16:19:06 +0200 | [diff] [blame] | 2686 | DSSERR("\tDCS short response, 1 byte: %#x\n", |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2687 | FLD_GET(val, 23, 8)); |
Archit Taneja | 7a7c48f | 2011-08-25 18:25:03 +0530 | [diff] [blame] | 2688 | } else if (dt == MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_2BYTE) { |
Tomi Valkeinen | 86a7867 | 2010-03-16 16:19:06 +0200 | [diff] [blame] | 2689 | DSSERR("\tDCS short response, 2 byte: %#x\n", |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2690 | FLD_GET(val, 23, 8)); |
Archit Taneja | 7a7c48f | 2011-08-25 18:25:03 +0530 | [diff] [blame] | 2691 | } else if (dt == MIPI_DSI_RX_DCS_LONG_READ_RESPONSE) { |
Tomi Valkeinen | 86a7867 | 2010-03-16 16:19:06 +0200 | [diff] [blame] | 2692 | DSSERR("\tDCS long response, len %d\n", |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2693 | FLD_GET(val, 23, 8)); |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 2694 | dsi_vc_flush_long_data(dsidev, channel); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2695 | } else { |
| 2696 | DSSERR("\tunknown datatype 0x%02x\n", dt); |
| 2697 | } |
| 2698 | } |
| 2699 | return 0; |
| 2700 | } |
| 2701 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 2702 | static int dsi_vc_send_bta(struct platform_device *dsidev, int channel) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2703 | { |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 2704 | struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev); |
| 2705 | |
| 2706 | if (dsi->debug_write || dsi->debug_read) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2707 | DSSDBG("dsi_vc_send_bta %d\n", channel); |
| 2708 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 2709 | WARN_ON(!dsi_bus_is_locked(dsidev)); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2710 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 2711 | /* RX_FIFO_NOT_EMPTY */ |
| 2712 | if (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20)) { |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2713 | DSSERR("rx fifo not empty when sending BTA, dumping data:\n"); |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 2714 | dsi_vc_flush_receive_data(dsidev, channel); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2715 | } |
| 2716 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 2717 | REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), 1, 6, 6); /* BTA_EN */ |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2718 | |
Tomi Valkeinen | 968f8e9 | 2011-10-12 10:13:14 +0300 | [diff] [blame] | 2719 | /* flush posted write */ |
| 2720 | dsi_read_reg(dsidev, DSI_VC_CTRL(channel)); |
| 2721 | |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2722 | return 0; |
| 2723 | } |
| 2724 | |
Tomi Valkeinen | 5cfc1c3 | 2013-05-15 11:24:30 +0300 | [diff] [blame] | 2725 | static int dsi_vc_send_bta_sync(struct omap_dss_device *dssdev, int channel) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2726 | { |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 2727 | struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev); |
Tomi Valkeinen | f36a06e | 2011-03-02 14:48:41 +0200 | [diff] [blame] | 2728 | DECLARE_COMPLETION_ONSTACK(completion); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2729 | int r = 0; |
| 2730 | u32 err; |
| 2731 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 2732 | r = dsi_register_isr_vc(dsidev, channel, dsi_completion_handler, |
Tomi Valkeinen | f36a06e | 2011-03-02 14:48:41 +0200 | [diff] [blame] | 2733 | &completion, DSI_VC_IRQ_BTA); |
| 2734 | if (r) |
| 2735 | goto err0; |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2736 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 2737 | r = dsi_register_isr(dsidev, dsi_completion_handler, &completion, |
Tomi Valkeinen | 773b30b | 2010-10-08 16:15:25 +0300 | [diff] [blame] | 2738 | DSI_IRQ_ERROR_MASK); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2739 | if (r) |
Tomi Valkeinen | f36a06e | 2011-03-02 14:48:41 +0200 | [diff] [blame] | 2740 | goto err1; |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2741 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 2742 | r = dsi_vc_send_bta(dsidev, channel); |
Tomi Valkeinen | 773b30b | 2010-10-08 16:15:25 +0300 | [diff] [blame] | 2743 | if (r) |
| 2744 | goto err2; |
| 2745 | |
Tomi Valkeinen | f36a06e | 2011-03-02 14:48:41 +0200 | [diff] [blame] | 2746 | if (wait_for_completion_timeout(&completion, |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2747 | msecs_to_jiffies(500)) == 0) { |
| 2748 | DSSERR("Failed to receive BTA\n"); |
| 2749 | r = -EIO; |
Tomi Valkeinen | 773b30b | 2010-10-08 16:15:25 +0300 | [diff] [blame] | 2750 | goto err2; |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2751 | } |
| 2752 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 2753 | err = dsi_get_errors(dsidev); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2754 | if (err) { |
| 2755 | DSSERR("Error while sending BTA: %x\n", err); |
| 2756 | r = -EIO; |
Tomi Valkeinen | 773b30b | 2010-10-08 16:15:25 +0300 | [diff] [blame] | 2757 | goto err2; |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2758 | } |
Tomi Valkeinen | 773b30b | 2010-10-08 16:15:25 +0300 | [diff] [blame] | 2759 | err2: |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 2760 | dsi_unregister_isr(dsidev, dsi_completion_handler, &completion, |
Tomi Valkeinen | 773b30b | 2010-10-08 16:15:25 +0300 | [diff] [blame] | 2761 | DSI_IRQ_ERROR_MASK); |
Tomi Valkeinen | f36a06e | 2011-03-02 14:48:41 +0200 | [diff] [blame] | 2762 | err1: |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 2763 | dsi_unregister_isr_vc(dsidev, channel, dsi_completion_handler, |
Tomi Valkeinen | f36a06e | 2011-03-02 14:48:41 +0200 | [diff] [blame] | 2764 | &completion, DSI_VC_IRQ_BTA); |
| 2765 | err0: |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2766 | return r; |
| 2767 | } |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2768 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 2769 | static inline void dsi_vc_write_long_header(struct platform_device *dsidev, |
| 2770 | int channel, u8 data_type, u16 len, u8 ecc) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2771 | { |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 2772 | struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2773 | u32 val; |
| 2774 | u8 data_id; |
| 2775 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 2776 | WARN_ON(!dsi_bus_is_locked(dsidev)); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2777 | |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 2778 | data_id = data_type | dsi->vc[channel].vc_id << 6; |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2779 | |
| 2780 | val = FLD_VAL(data_id, 7, 0) | FLD_VAL(len, 23, 8) | |
| 2781 | FLD_VAL(ecc, 31, 24); |
| 2782 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 2783 | dsi_write_reg(dsidev, DSI_VC_LONG_PACKET_HEADER(channel), val); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2784 | } |
| 2785 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 2786 | static inline void dsi_vc_write_long_payload(struct platform_device *dsidev, |
| 2787 | int channel, u8 b1, u8 b2, u8 b3, u8 b4) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2788 | { |
| 2789 | u32 val; |
| 2790 | |
| 2791 | val = b4 << 24 | b3 << 16 | b2 << 8 | b1 << 0; |
| 2792 | |
| 2793 | /* DSSDBG("\twriting %02x, %02x, %02x, %02x (%#010x)\n", |
| 2794 | b1, b2, b3, b4, val); */ |
| 2795 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 2796 | dsi_write_reg(dsidev, DSI_VC_LONG_PACKET_PAYLOAD(channel), val); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2797 | } |
| 2798 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 2799 | static int dsi_vc_send_long(struct platform_device *dsidev, int channel, |
| 2800 | u8 data_type, u8 *data, u16 len, u8 ecc) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2801 | { |
| 2802 | /*u32 val; */ |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 2803 | struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2804 | int i; |
| 2805 | u8 *p; |
| 2806 | int r = 0; |
| 2807 | u8 b1, b2, b3, b4; |
| 2808 | |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 2809 | if (dsi->debug_write) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2810 | DSSDBG("dsi_vc_send_long, %d bytes\n", len); |
| 2811 | |
| 2812 | /* len + header */ |
Tomi Valkeinen | 558c73e | 2013-09-25 14:40:06 +0300 | [diff] [blame] | 2813 | if (dsi->vc[channel].tx_fifo_size * 32 * 4 < len + 4) { |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2814 | DSSERR("unable to send long packet: packet too long.\n"); |
| 2815 | return -EINVAL; |
| 2816 | } |
| 2817 | |
Archit Taneja | d604914 | 2011-08-22 11:58:08 +0530 | [diff] [blame] | 2818 | dsi_vc_config_source(dsidev, channel, DSI_VC_SOURCE_L4); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2819 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 2820 | dsi_vc_write_long_header(dsidev, channel, data_type, len, ecc); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2821 | |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2822 | p = data; |
| 2823 | for (i = 0; i < len >> 2; i++) { |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 2824 | if (dsi->debug_write) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2825 | DSSDBG("\tsending full packet %d\n", i); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2826 | |
| 2827 | b1 = *p++; |
| 2828 | b2 = *p++; |
| 2829 | b3 = *p++; |
| 2830 | b4 = *p++; |
| 2831 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 2832 | dsi_vc_write_long_payload(dsidev, channel, b1, b2, b3, b4); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2833 | } |
| 2834 | |
| 2835 | i = len % 4; |
| 2836 | if (i) { |
| 2837 | b1 = 0; b2 = 0; b3 = 0; |
| 2838 | |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 2839 | if (dsi->debug_write) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2840 | DSSDBG("\tsending remainder bytes %d\n", i); |
| 2841 | |
| 2842 | switch (i) { |
| 2843 | case 3: |
| 2844 | b1 = *p++; |
| 2845 | b2 = *p++; |
| 2846 | b3 = *p++; |
| 2847 | break; |
| 2848 | case 2: |
| 2849 | b1 = *p++; |
| 2850 | b2 = *p++; |
| 2851 | break; |
| 2852 | case 1: |
| 2853 | b1 = *p++; |
| 2854 | break; |
| 2855 | } |
| 2856 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 2857 | dsi_vc_write_long_payload(dsidev, channel, b1, b2, b3, 0); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2858 | } |
| 2859 | |
| 2860 | return r; |
| 2861 | } |
| 2862 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 2863 | static int dsi_vc_send_short(struct platform_device *dsidev, int channel, |
| 2864 | u8 data_type, u16 data, u8 ecc) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2865 | { |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 2866 | struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2867 | u32 r; |
| 2868 | u8 data_id; |
| 2869 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 2870 | WARN_ON(!dsi_bus_is_locked(dsidev)); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2871 | |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 2872 | if (dsi->debug_write) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2873 | DSSDBG("dsi_vc_send_short(ch%d, dt %#x, b1 %#x, b2 %#x)\n", |
| 2874 | channel, |
| 2875 | data_type, data & 0xff, (data >> 8) & 0xff); |
| 2876 | |
Archit Taneja | d604914 | 2011-08-22 11:58:08 +0530 | [diff] [blame] | 2877 | dsi_vc_config_source(dsidev, channel, DSI_VC_SOURCE_L4); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2878 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 2879 | if (FLD_GET(dsi_read_reg(dsidev, DSI_VC_CTRL(channel)), 16, 16)) { |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2880 | DSSERR("ERROR FIFO FULL, aborting transfer\n"); |
| 2881 | return -EINVAL; |
| 2882 | } |
| 2883 | |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 2884 | data_id = data_type | dsi->vc[channel].vc_id << 6; |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2885 | |
| 2886 | r = (data_id << 0) | (data << 8) | (ecc << 24); |
| 2887 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 2888 | dsi_write_reg(dsidev, DSI_VC_SHORT_PACKET_HEADER(channel), r); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2889 | |
| 2890 | return 0; |
| 2891 | } |
| 2892 | |
Tomi Valkeinen | 5cfc1c3 | 2013-05-15 11:24:30 +0300 | [diff] [blame] | 2893 | static int dsi_vc_send_null(struct omap_dss_device *dssdev, int channel) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2894 | { |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 2895 | struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev); |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 2896 | |
Archit Taneja | 18b7d09 | 2011-09-05 17:01:08 +0530 | [diff] [blame] | 2897 | return dsi_vc_send_long(dsidev, channel, MIPI_DSI_NULL_PACKET, NULL, |
| 2898 | 0, 0); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2899 | } |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2900 | |
Archit Taneja | 9e7e937 | 2012-08-14 12:29:22 +0530 | [diff] [blame] | 2901 | static int dsi_vc_write_nosync_common(struct platform_device *dsidev, |
Archit Taneja | 6ff8aa3 | 2011-08-25 18:35:58 +0530 | [diff] [blame] | 2902 | int channel, u8 *data, int len, enum dss_dsi_content_type type) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2903 | { |
| 2904 | int r; |
| 2905 | |
Archit Taneja | 6ff8aa3 | 2011-08-25 18:35:58 +0530 | [diff] [blame] | 2906 | if (len == 0) { |
| 2907 | BUG_ON(type == DSS_DSI_CONTENT_DCS); |
Archit Taneja | 7a7c48f | 2011-08-25 18:25:03 +0530 | [diff] [blame] | 2908 | r = dsi_vc_send_short(dsidev, channel, |
Archit Taneja | 6ff8aa3 | 2011-08-25 18:35:58 +0530 | [diff] [blame] | 2909 | MIPI_DSI_GENERIC_SHORT_WRITE_0_PARAM, 0, 0); |
| 2910 | } else if (len == 1) { |
| 2911 | r = dsi_vc_send_short(dsidev, channel, |
| 2912 | type == DSS_DSI_CONTENT_GENERIC ? |
| 2913 | MIPI_DSI_GENERIC_SHORT_WRITE_1_PARAM : |
Archit Taneja | 7a7c48f | 2011-08-25 18:25:03 +0530 | [diff] [blame] | 2914 | MIPI_DSI_DCS_SHORT_WRITE, data[0], 0); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2915 | } else if (len == 2) { |
Archit Taneja | 7a7c48f | 2011-08-25 18:25:03 +0530 | [diff] [blame] | 2916 | r = dsi_vc_send_short(dsidev, channel, |
Archit Taneja | 6ff8aa3 | 2011-08-25 18:35:58 +0530 | [diff] [blame] | 2917 | type == DSS_DSI_CONTENT_GENERIC ? |
| 2918 | MIPI_DSI_GENERIC_SHORT_WRITE_2_PARAM : |
Archit Taneja | 7a7c48f | 2011-08-25 18:25:03 +0530 | [diff] [blame] | 2919 | MIPI_DSI_DCS_SHORT_WRITE_PARAM, |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2920 | data[0] | (data[1] << 8), 0); |
| 2921 | } else { |
Archit Taneja | 6ff8aa3 | 2011-08-25 18:35:58 +0530 | [diff] [blame] | 2922 | r = dsi_vc_send_long(dsidev, channel, |
| 2923 | type == DSS_DSI_CONTENT_GENERIC ? |
| 2924 | MIPI_DSI_GENERIC_LONG_WRITE : |
| 2925 | MIPI_DSI_DCS_LONG_WRITE, data, len, 0); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2926 | } |
| 2927 | |
| 2928 | return r; |
| 2929 | } |
Archit Taneja | 6ff8aa3 | 2011-08-25 18:35:58 +0530 | [diff] [blame] | 2930 | |
Tomi Valkeinen | 5cfc1c3 | 2013-05-15 11:24:30 +0300 | [diff] [blame] | 2931 | static int dsi_vc_dcs_write_nosync(struct omap_dss_device *dssdev, int channel, |
Archit Taneja | 6ff8aa3 | 2011-08-25 18:35:58 +0530 | [diff] [blame] | 2932 | u8 *data, int len) |
| 2933 | { |
Archit Taneja | 9e7e937 | 2012-08-14 12:29:22 +0530 | [diff] [blame] | 2934 | struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev); |
| 2935 | |
| 2936 | return dsi_vc_write_nosync_common(dsidev, channel, data, len, |
Archit Taneja | 6ff8aa3 | 2011-08-25 18:35:58 +0530 | [diff] [blame] | 2937 | DSS_DSI_CONTENT_DCS); |
| 2938 | } |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2939 | |
Tomi Valkeinen | 5cfc1c3 | 2013-05-15 11:24:30 +0300 | [diff] [blame] | 2940 | static int dsi_vc_generic_write_nosync(struct omap_dss_device *dssdev, int channel, |
Archit Taneja | 6ff8aa3 | 2011-08-25 18:35:58 +0530 | [diff] [blame] | 2941 | u8 *data, int len) |
| 2942 | { |
Archit Taneja | 9e7e937 | 2012-08-14 12:29:22 +0530 | [diff] [blame] | 2943 | struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev); |
| 2944 | |
| 2945 | return dsi_vc_write_nosync_common(dsidev, channel, data, len, |
Archit Taneja | 6ff8aa3 | 2011-08-25 18:35:58 +0530 | [diff] [blame] | 2946 | DSS_DSI_CONTENT_GENERIC); |
| 2947 | } |
Archit Taneja | 6ff8aa3 | 2011-08-25 18:35:58 +0530 | [diff] [blame] | 2948 | |
| 2949 | static int dsi_vc_write_common(struct omap_dss_device *dssdev, int channel, |
| 2950 | u8 *data, int len, enum dss_dsi_content_type type) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2951 | { |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 2952 | struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2953 | int r; |
| 2954 | |
Archit Taneja | 9e7e937 | 2012-08-14 12:29:22 +0530 | [diff] [blame] | 2955 | r = dsi_vc_write_nosync_common(dsidev, channel, data, len, type); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2956 | if (r) |
Tomi Valkeinen | 5d68e03 | 2010-02-26 11:32:56 +0200 | [diff] [blame] | 2957 | goto err; |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2958 | |
Archit Taneja | 1ffefe7 | 2011-05-12 17:26:24 +0530 | [diff] [blame] | 2959 | r = dsi_vc_send_bta_sync(dssdev, channel); |
Tomi Valkeinen | 5d68e03 | 2010-02-26 11:32:56 +0200 | [diff] [blame] | 2960 | if (r) |
| 2961 | goto err; |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2962 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 2963 | /* RX_FIFO_NOT_EMPTY */ |
| 2964 | if (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20)) { |
Tomi Valkeinen | b63ac1e | 2010-04-09 13:20:57 +0300 | [diff] [blame] | 2965 | DSSERR("rx fifo not empty after write, dumping data:\n"); |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 2966 | dsi_vc_flush_receive_data(dsidev, channel); |
Tomi Valkeinen | b63ac1e | 2010-04-09 13:20:57 +0300 | [diff] [blame] | 2967 | r = -EIO; |
| 2968 | goto err; |
| 2969 | } |
| 2970 | |
Tomi Valkeinen | 5d68e03 | 2010-02-26 11:32:56 +0200 | [diff] [blame] | 2971 | return 0; |
| 2972 | err: |
Archit Taneja | 6ff8aa3 | 2011-08-25 18:35:58 +0530 | [diff] [blame] | 2973 | DSSERR("dsi_vc_write_common(ch %d, cmd 0x%02x, len %d) failed\n", |
Tomi Valkeinen | 5d68e03 | 2010-02-26 11:32:56 +0200 | [diff] [blame] | 2974 | channel, data[0], len); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2975 | return r; |
| 2976 | } |
Archit Taneja | 6ff8aa3 | 2011-08-25 18:35:58 +0530 | [diff] [blame] | 2977 | |
Tomi Valkeinen | 5cfc1c3 | 2013-05-15 11:24:30 +0300 | [diff] [blame] | 2978 | static int dsi_vc_dcs_write(struct omap_dss_device *dssdev, int channel, u8 *data, |
Archit Taneja | 6ff8aa3 | 2011-08-25 18:35:58 +0530 | [diff] [blame] | 2979 | int len) |
| 2980 | { |
| 2981 | return dsi_vc_write_common(dssdev, channel, data, len, |
| 2982 | DSS_DSI_CONTENT_DCS); |
| 2983 | } |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2984 | |
Tomi Valkeinen | 5cfc1c3 | 2013-05-15 11:24:30 +0300 | [diff] [blame] | 2985 | static int dsi_vc_generic_write(struct omap_dss_device *dssdev, int channel, u8 *data, |
Archit Taneja | 6ff8aa3 | 2011-08-25 18:35:58 +0530 | [diff] [blame] | 2986 | int len) |
| 2987 | { |
| 2988 | return dsi_vc_write_common(dssdev, channel, data, len, |
| 2989 | DSS_DSI_CONTENT_GENERIC); |
| 2990 | } |
Archit Taneja | 6ff8aa3 | 2011-08-25 18:35:58 +0530 | [diff] [blame] | 2991 | |
Archit Taneja | 9e7e937 | 2012-08-14 12:29:22 +0530 | [diff] [blame] | 2992 | static int dsi_vc_dcs_send_read_request(struct platform_device *dsidev, |
Archit Taneja | b850975 | 2011-08-30 15:48:23 +0530 | [diff] [blame] | 2993 | int channel, u8 dcs_cmd) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 2994 | { |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 2995 | struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev); |
Archit Taneja | b850975 | 2011-08-30 15:48:23 +0530 | [diff] [blame] | 2996 | int r; |
| 2997 | |
| 2998 | if (dsi->debug_read) |
| 2999 | DSSDBG("dsi_vc_dcs_send_read_request(ch%d, dcs_cmd %x)\n", |
| 3000 | channel, dcs_cmd); |
| 3001 | |
| 3002 | r = dsi_vc_send_short(dsidev, channel, MIPI_DSI_DCS_READ, dcs_cmd, 0); |
| 3003 | if (r) { |
| 3004 | DSSERR("dsi_vc_dcs_send_read_request(ch %d, cmd 0x%02x)" |
| 3005 | " failed\n", channel, dcs_cmd); |
| 3006 | return r; |
| 3007 | } |
| 3008 | |
| 3009 | return 0; |
| 3010 | } |
| 3011 | |
Archit Taneja | 9e7e937 | 2012-08-14 12:29:22 +0530 | [diff] [blame] | 3012 | static int dsi_vc_generic_send_read_request(struct platform_device *dsidev, |
Archit Taneja | b3b89c0 | 2011-08-30 16:07:39 +0530 | [diff] [blame] | 3013 | int channel, u8 *reqdata, int reqlen) |
| 3014 | { |
Archit Taneja | b3b89c0 | 2011-08-30 16:07:39 +0530 | [diff] [blame] | 3015 | struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev); |
| 3016 | u16 data; |
| 3017 | u8 data_type; |
| 3018 | int r; |
| 3019 | |
| 3020 | if (dsi->debug_read) |
| 3021 | DSSDBG("dsi_vc_generic_send_read_request(ch %d, reqlen %d)\n", |
| 3022 | channel, reqlen); |
| 3023 | |
| 3024 | if (reqlen == 0) { |
| 3025 | data_type = MIPI_DSI_GENERIC_READ_REQUEST_0_PARAM; |
| 3026 | data = 0; |
| 3027 | } else if (reqlen == 1) { |
| 3028 | data_type = MIPI_DSI_GENERIC_READ_REQUEST_1_PARAM; |
| 3029 | data = reqdata[0]; |
| 3030 | } else if (reqlen == 2) { |
| 3031 | data_type = MIPI_DSI_GENERIC_READ_REQUEST_2_PARAM; |
| 3032 | data = reqdata[0] | (reqdata[1] << 8); |
| 3033 | } else { |
| 3034 | BUG(); |
Tomi Valkeinen | c6eee96 | 2012-05-18 11:47:02 +0300 | [diff] [blame] | 3035 | return -EINVAL; |
Archit Taneja | b3b89c0 | 2011-08-30 16:07:39 +0530 | [diff] [blame] | 3036 | } |
| 3037 | |
| 3038 | r = dsi_vc_send_short(dsidev, channel, data_type, data, 0); |
| 3039 | if (r) { |
| 3040 | DSSERR("dsi_vc_generic_send_read_request(ch %d, reqlen %d)" |
| 3041 | " failed\n", channel, reqlen); |
| 3042 | return r; |
| 3043 | } |
| 3044 | |
| 3045 | return 0; |
| 3046 | } |
| 3047 | |
| 3048 | static int dsi_vc_read_rx_fifo(struct platform_device *dsidev, int channel, |
| 3049 | u8 *buf, int buflen, enum dss_dsi_content_type type) |
Archit Taneja | b850975 | 2011-08-30 15:48:23 +0530 | [diff] [blame] | 3050 | { |
| 3051 | struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3052 | u32 val; |
| 3053 | u8 dt; |
| 3054 | int r; |
| 3055 | |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3056 | /* RX_FIFO_NOT_EMPTY */ |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 3057 | if (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20) == 0) { |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3058 | DSSERR("RX fifo empty when trying to read.\n"); |
Tomi Valkeinen | 5d68e03 | 2010-02-26 11:32:56 +0200 | [diff] [blame] | 3059 | r = -EIO; |
| 3060 | goto err; |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3061 | } |
| 3062 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 3063 | val = dsi_read_reg(dsidev, DSI_VC_SHORT_PACKET_HEADER(channel)); |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 3064 | if (dsi->debug_read) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3065 | DSSDBG("\theader: %08x\n", val); |
| 3066 | dt = FLD_GET(val, 5, 0); |
Archit Taneja | 7a7c48f | 2011-08-25 18:25:03 +0530 | [diff] [blame] | 3067 | if (dt == MIPI_DSI_RX_ACKNOWLEDGE_AND_ERROR_REPORT) { |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3068 | u16 err = FLD_GET(val, 23, 8); |
| 3069 | dsi_show_rx_ack_with_err(err); |
Tomi Valkeinen | 5d68e03 | 2010-02-26 11:32:56 +0200 | [diff] [blame] | 3070 | r = -EIO; |
| 3071 | goto err; |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3072 | |
Archit Taneja | b3b89c0 | 2011-08-30 16:07:39 +0530 | [diff] [blame] | 3073 | } else if (dt == (type == DSS_DSI_CONTENT_GENERIC ? |
| 3074 | MIPI_DSI_RX_GENERIC_SHORT_READ_RESPONSE_1BYTE : |
| 3075 | MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_1BYTE)) { |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3076 | u8 data = FLD_GET(val, 15, 8); |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 3077 | if (dsi->debug_read) |
Archit Taneja | b3b89c0 | 2011-08-30 16:07:39 +0530 | [diff] [blame] | 3078 | DSSDBG("\t%s short response, 1 byte: %02x\n", |
| 3079 | type == DSS_DSI_CONTENT_GENERIC ? "GENERIC" : |
| 3080 | "DCS", data); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3081 | |
Tomi Valkeinen | 5d68e03 | 2010-02-26 11:32:56 +0200 | [diff] [blame] | 3082 | if (buflen < 1) { |
| 3083 | r = -EIO; |
| 3084 | goto err; |
| 3085 | } |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3086 | |
| 3087 | buf[0] = data; |
| 3088 | |
| 3089 | return 1; |
Archit Taneja | b3b89c0 | 2011-08-30 16:07:39 +0530 | [diff] [blame] | 3090 | } else if (dt == (type == DSS_DSI_CONTENT_GENERIC ? |
| 3091 | MIPI_DSI_RX_GENERIC_SHORT_READ_RESPONSE_2BYTE : |
| 3092 | MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_2BYTE)) { |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3093 | u16 data = FLD_GET(val, 23, 8); |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 3094 | if (dsi->debug_read) |
Archit Taneja | b3b89c0 | 2011-08-30 16:07:39 +0530 | [diff] [blame] | 3095 | DSSDBG("\t%s short response, 2 byte: %04x\n", |
| 3096 | type == DSS_DSI_CONTENT_GENERIC ? "GENERIC" : |
| 3097 | "DCS", data); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3098 | |
Tomi Valkeinen | 5d68e03 | 2010-02-26 11:32:56 +0200 | [diff] [blame] | 3099 | if (buflen < 2) { |
| 3100 | r = -EIO; |
| 3101 | goto err; |
| 3102 | } |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3103 | |
| 3104 | buf[0] = data & 0xff; |
| 3105 | buf[1] = (data >> 8) & 0xff; |
| 3106 | |
| 3107 | return 2; |
Archit Taneja | b3b89c0 | 2011-08-30 16:07:39 +0530 | [diff] [blame] | 3108 | } else if (dt == (type == DSS_DSI_CONTENT_GENERIC ? |
| 3109 | MIPI_DSI_RX_GENERIC_LONG_READ_RESPONSE : |
| 3110 | MIPI_DSI_RX_DCS_LONG_READ_RESPONSE)) { |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3111 | int w; |
| 3112 | int len = FLD_GET(val, 23, 8); |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 3113 | if (dsi->debug_read) |
Archit Taneja | b3b89c0 | 2011-08-30 16:07:39 +0530 | [diff] [blame] | 3114 | DSSDBG("\t%s long response, len %d\n", |
| 3115 | type == DSS_DSI_CONTENT_GENERIC ? "GENERIC" : |
| 3116 | "DCS", len); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3117 | |
Tomi Valkeinen | 5d68e03 | 2010-02-26 11:32:56 +0200 | [diff] [blame] | 3118 | if (len > buflen) { |
| 3119 | r = -EIO; |
| 3120 | goto err; |
| 3121 | } |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3122 | |
| 3123 | /* two byte checksum ends the packet, not included in len */ |
| 3124 | for (w = 0; w < len + 2;) { |
| 3125 | int b; |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 3126 | val = dsi_read_reg(dsidev, |
| 3127 | DSI_VC_SHORT_PACKET_HEADER(channel)); |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 3128 | if (dsi->debug_read) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3129 | DSSDBG("\t\t%02x %02x %02x %02x\n", |
| 3130 | (val >> 0) & 0xff, |
| 3131 | (val >> 8) & 0xff, |
| 3132 | (val >> 16) & 0xff, |
| 3133 | (val >> 24) & 0xff); |
| 3134 | |
| 3135 | for (b = 0; b < 4; ++b) { |
| 3136 | if (w < len) |
| 3137 | buf[w] = (val >> (b * 8)) & 0xff; |
| 3138 | /* we discard the 2 byte checksum */ |
| 3139 | ++w; |
| 3140 | } |
| 3141 | } |
| 3142 | |
| 3143 | return len; |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3144 | } else { |
| 3145 | DSSERR("\tunknown datatype 0x%02x\n", dt); |
Tomi Valkeinen | 5d68e03 | 2010-02-26 11:32:56 +0200 | [diff] [blame] | 3146 | r = -EIO; |
| 3147 | goto err; |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3148 | } |
Tomi Valkeinen | 5d68e03 | 2010-02-26 11:32:56 +0200 | [diff] [blame] | 3149 | |
Tomi Valkeinen | 5d68e03 | 2010-02-26 11:32:56 +0200 | [diff] [blame] | 3150 | err: |
Archit Taneja | b3b89c0 | 2011-08-30 16:07:39 +0530 | [diff] [blame] | 3151 | DSSERR("dsi_vc_read_rx_fifo(ch %d type %s) failed\n", channel, |
| 3152 | type == DSS_DSI_CONTENT_GENERIC ? "GENERIC" : "DCS"); |
Tomi Valkeinen | 5d68e03 | 2010-02-26 11:32:56 +0200 | [diff] [blame] | 3153 | |
Archit Taneja | b850975 | 2011-08-30 15:48:23 +0530 | [diff] [blame] | 3154 | return r; |
| 3155 | } |
| 3156 | |
Tomi Valkeinen | 5cfc1c3 | 2013-05-15 11:24:30 +0300 | [diff] [blame] | 3157 | static int dsi_vc_dcs_read(struct omap_dss_device *dssdev, int channel, u8 dcs_cmd, |
Archit Taneja | b850975 | 2011-08-30 15:48:23 +0530 | [diff] [blame] | 3158 | u8 *buf, int buflen) |
| 3159 | { |
| 3160 | struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev); |
| 3161 | int r; |
| 3162 | |
Archit Taneja | 9e7e937 | 2012-08-14 12:29:22 +0530 | [diff] [blame] | 3163 | r = dsi_vc_dcs_send_read_request(dsidev, channel, dcs_cmd); |
Archit Taneja | b850975 | 2011-08-30 15:48:23 +0530 | [diff] [blame] | 3164 | if (r) |
| 3165 | goto err; |
| 3166 | |
| 3167 | r = dsi_vc_send_bta_sync(dssdev, channel); |
| 3168 | if (r) |
| 3169 | goto err; |
| 3170 | |
Archit Taneja | b3b89c0 | 2011-08-30 16:07:39 +0530 | [diff] [blame] | 3171 | r = dsi_vc_read_rx_fifo(dsidev, channel, buf, buflen, |
| 3172 | DSS_DSI_CONTENT_DCS); |
Archit Taneja | b850975 | 2011-08-30 15:48:23 +0530 | [diff] [blame] | 3173 | if (r < 0) |
| 3174 | goto err; |
| 3175 | |
| 3176 | if (r != buflen) { |
| 3177 | r = -EIO; |
| 3178 | goto err; |
| 3179 | } |
| 3180 | |
| 3181 | return 0; |
| 3182 | err: |
| 3183 | DSSERR("dsi_vc_dcs_read(ch %d, cmd 0x%02x) failed\n", channel, dcs_cmd); |
| 3184 | return r; |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3185 | } |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3186 | |
Archit Taneja | b3b89c0 | 2011-08-30 16:07:39 +0530 | [diff] [blame] | 3187 | static int dsi_vc_generic_read(struct omap_dss_device *dssdev, int channel, |
| 3188 | u8 *reqdata, int reqlen, u8 *buf, int buflen) |
| 3189 | { |
| 3190 | struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev); |
| 3191 | int r; |
| 3192 | |
Archit Taneja | 9e7e937 | 2012-08-14 12:29:22 +0530 | [diff] [blame] | 3193 | r = dsi_vc_generic_send_read_request(dsidev, channel, reqdata, reqlen); |
Archit Taneja | b3b89c0 | 2011-08-30 16:07:39 +0530 | [diff] [blame] | 3194 | if (r) |
| 3195 | return r; |
| 3196 | |
| 3197 | r = dsi_vc_send_bta_sync(dssdev, channel); |
| 3198 | if (r) |
| 3199 | return r; |
| 3200 | |
| 3201 | r = dsi_vc_read_rx_fifo(dsidev, channel, buf, buflen, |
| 3202 | DSS_DSI_CONTENT_GENERIC); |
| 3203 | if (r < 0) |
| 3204 | return r; |
| 3205 | |
| 3206 | if (r != buflen) { |
| 3207 | r = -EIO; |
| 3208 | return r; |
| 3209 | } |
| 3210 | |
| 3211 | return 0; |
| 3212 | } |
| 3213 | |
Tomi Valkeinen | 5cfc1c3 | 2013-05-15 11:24:30 +0300 | [diff] [blame] | 3214 | static int dsi_vc_set_max_rx_packet_size(struct omap_dss_device *dssdev, int channel, |
Archit Taneja | 1ffefe7 | 2011-05-12 17:26:24 +0530 | [diff] [blame] | 3215 | u16 len) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3216 | { |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 3217 | struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev); |
| 3218 | |
Archit Taneja | 7a7c48f | 2011-08-25 18:25:03 +0530 | [diff] [blame] | 3219 | return dsi_vc_send_short(dsidev, channel, |
| 3220 | MIPI_DSI_SET_MAXIMUM_RETURN_PACKET_SIZE, len, 0); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3221 | } |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3222 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 3223 | static int dsi_enter_ulps(struct platform_device *dsidev) |
Tomi Valkeinen | 40885ab | 2010-07-28 15:53:38 +0300 | [diff] [blame] | 3224 | { |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 3225 | struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev); |
Tomi Valkeinen | 40885ab | 2010-07-28 15:53:38 +0300 | [diff] [blame] | 3226 | DECLARE_COMPLETION_ONSTACK(completion); |
Tomi Valkeinen | 522a0c2 | 2011-10-13 16:18:52 +0300 | [diff] [blame] | 3227 | int r, i; |
| 3228 | unsigned mask; |
Tomi Valkeinen | 40885ab | 2010-07-28 15:53:38 +0300 | [diff] [blame] | 3229 | |
Chandrabhanu Mahapatra | 702d267 | 2012-09-24 17:12:58 +0530 | [diff] [blame] | 3230 | DSSDBG("Entering ULPS"); |
Tomi Valkeinen | 40885ab | 2010-07-28 15:53:38 +0300 | [diff] [blame] | 3231 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 3232 | WARN_ON(!dsi_bus_is_locked(dsidev)); |
Tomi Valkeinen | 40885ab | 2010-07-28 15:53:38 +0300 | [diff] [blame] | 3233 | |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 3234 | WARN_ON(dsi->ulps_enabled); |
Tomi Valkeinen | 40885ab | 2010-07-28 15:53:38 +0300 | [diff] [blame] | 3235 | |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 3236 | if (dsi->ulps_enabled) |
Tomi Valkeinen | 40885ab | 2010-07-28 15:53:38 +0300 | [diff] [blame] | 3237 | return 0; |
| 3238 | |
Tomi Valkeinen | 6cc78aa | 2011-10-13 19:22:43 +0300 | [diff] [blame] | 3239 | /* DDR_CLK_ALWAYS_ON */ |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 3240 | if (REG_GET(dsidev, DSI_CLK_CTRL, 13, 13)) { |
Tomi Valkeinen | 6cc78aa | 2011-10-13 19:22:43 +0300 | [diff] [blame] | 3241 | dsi_if_enable(dsidev, 0); |
| 3242 | REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 0, 13, 13); |
| 3243 | dsi_if_enable(dsidev, 1); |
Tomi Valkeinen | 40885ab | 2010-07-28 15:53:38 +0300 | [diff] [blame] | 3244 | } |
| 3245 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 3246 | dsi_sync_vc(dsidev, 0); |
| 3247 | dsi_sync_vc(dsidev, 1); |
| 3248 | dsi_sync_vc(dsidev, 2); |
| 3249 | dsi_sync_vc(dsidev, 3); |
Tomi Valkeinen | 40885ab | 2010-07-28 15:53:38 +0300 | [diff] [blame] | 3250 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 3251 | dsi_force_tx_stop_mode_io(dsidev); |
Tomi Valkeinen | 40885ab | 2010-07-28 15:53:38 +0300 | [diff] [blame] | 3252 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 3253 | dsi_vc_enable(dsidev, 0, false); |
| 3254 | dsi_vc_enable(dsidev, 1, false); |
| 3255 | dsi_vc_enable(dsidev, 2, false); |
| 3256 | dsi_vc_enable(dsidev, 3, false); |
Tomi Valkeinen | 40885ab | 2010-07-28 15:53:38 +0300 | [diff] [blame] | 3257 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 3258 | if (REG_GET(dsidev, DSI_COMPLEXIO_CFG2, 16, 16)) { /* HS_BUSY */ |
Tomi Valkeinen | 40885ab | 2010-07-28 15:53:38 +0300 | [diff] [blame] | 3259 | DSSERR("HS busy when enabling ULPS\n"); |
| 3260 | return -EIO; |
| 3261 | } |
| 3262 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 3263 | if (REG_GET(dsidev, DSI_COMPLEXIO_CFG2, 17, 17)) { /* LP_BUSY */ |
Tomi Valkeinen | 40885ab | 2010-07-28 15:53:38 +0300 | [diff] [blame] | 3264 | DSSERR("LP busy when enabling ULPS\n"); |
| 3265 | return -EIO; |
| 3266 | } |
| 3267 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 3268 | r = dsi_register_isr_cio(dsidev, dsi_completion_handler, &completion, |
Tomi Valkeinen | 40885ab | 2010-07-28 15:53:38 +0300 | [diff] [blame] | 3269 | DSI_CIO_IRQ_ULPSACTIVENOT_ALL0); |
| 3270 | if (r) |
| 3271 | return r; |
| 3272 | |
Tomi Valkeinen | 522a0c2 | 2011-10-13 16:18:52 +0300 | [diff] [blame] | 3273 | mask = 0; |
| 3274 | |
| 3275 | for (i = 0; i < dsi->num_lanes_supported; ++i) { |
| 3276 | if (dsi->lanes[i].function == DSI_LANE_UNUSED) |
| 3277 | continue; |
| 3278 | mask |= 1 << i; |
| 3279 | } |
Tomi Valkeinen | 40885ab | 2010-07-28 15:53:38 +0300 | [diff] [blame] | 3280 | /* Assert TxRequestEsc for data lanes and TxUlpsClk for clk lane */ |
| 3281 | /* LANEx_ULPS_SIG2 */ |
Tomi Valkeinen | 522a0c2 | 2011-10-13 16:18:52 +0300 | [diff] [blame] | 3282 | REG_FLD_MOD(dsidev, DSI_COMPLEXIO_CFG2, mask, 9, 5); |
Tomi Valkeinen | 40885ab | 2010-07-28 15:53:38 +0300 | [diff] [blame] | 3283 | |
Tomi Valkeinen | a702c85 | 2011-10-12 10:10:21 +0300 | [diff] [blame] | 3284 | /* flush posted write and wait for SCP interface to finish the write */ |
| 3285 | dsi_read_reg(dsidev, DSI_COMPLEXIO_CFG2); |
Tomi Valkeinen | 40885ab | 2010-07-28 15:53:38 +0300 | [diff] [blame] | 3286 | |
| 3287 | if (wait_for_completion_timeout(&completion, |
| 3288 | msecs_to_jiffies(1000)) == 0) { |
| 3289 | DSSERR("ULPS enable timeout\n"); |
| 3290 | r = -EIO; |
| 3291 | goto err; |
| 3292 | } |
| 3293 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 3294 | dsi_unregister_isr_cio(dsidev, dsi_completion_handler, &completion, |
Tomi Valkeinen | 40885ab | 2010-07-28 15:53:38 +0300 | [diff] [blame] | 3295 | DSI_CIO_IRQ_ULPSACTIVENOT_ALL0); |
| 3296 | |
Tomi Valkeinen | 8ef0e61 | 2011-05-31 16:55:47 +0300 | [diff] [blame] | 3297 | /* Reset LANEx_ULPS_SIG2 */ |
Tomi Valkeinen | 522a0c2 | 2011-10-13 16:18:52 +0300 | [diff] [blame] | 3298 | REG_FLD_MOD(dsidev, DSI_COMPLEXIO_CFG2, 0, 9, 5); |
Tomi Valkeinen | 8ef0e61 | 2011-05-31 16:55:47 +0300 | [diff] [blame] | 3299 | |
Tomi Valkeinen | a702c85 | 2011-10-12 10:10:21 +0300 | [diff] [blame] | 3300 | /* flush posted write and wait for SCP interface to finish the write */ |
| 3301 | dsi_read_reg(dsidev, DSI_COMPLEXIO_CFG2); |
Tomi Valkeinen | 40885ab | 2010-07-28 15:53:38 +0300 | [diff] [blame] | 3302 | |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 3303 | dsi_cio_power(dsidev, DSI_COMPLEXIO_POWER_ULPS); |
Tomi Valkeinen | 40885ab | 2010-07-28 15:53:38 +0300 | [diff] [blame] | 3304 | |
| 3305 | dsi_if_enable(dsidev, false); |
| 3306 | |
| 3307 | dsi->ulps_enabled = true; |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 3308 | |
Tomi Valkeinen | 40885ab | 2010-07-28 15:53:38 +0300 | [diff] [blame] | 3309 | return 0; |
| 3310 | |
| 3311 | err: |
| 3312 | dsi_unregister_isr_cio(dsidev, dsi_completion_handler, &completion, |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 3313 | DSI_CIO_IRQ_ULPSACTIVENOT_ALL0); |
| 3314 | return r; |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3315 | } |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3316 | |
Tomi Valkeinen | 4ffa357 | 2010-04-12 10:40:12 +0300 | [diff] [blame] | 3317 | static void dsi_set_lp_rx_timeout(struct platform_device *dsidev, |
| 3318 | unsigned ticks, bool x4, bool x16) |
| 3319 | { |
| 3320 | unsigned long fck; |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3321 | unsigned long total_ticks; |
| 3322 | u32 r; |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 3323 | |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3324 | BUG_ON(ticks > 0x1fff); |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 3325 | |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3326 | /* ticks in DSI_FCK */ |
Tomi Valkeinen | 4ffa357 | 2010-04-12 10:40:12 +0300 | [diff] [blame] | 3327 | fck = dsi_fclk_rate(dsidev); |
| 3328 | |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3329 | r = dsi_read_reg(dsidev, DSI_TIMING2); |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 3330 | r = FLD_MOD(r, 1, 15, 15); /* LP_RX_TO */ |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3331 | r = FLD_MOD(r, x16 ? 1 : 0, 14, 14); /* LP_RX_TO_X16 */ |
Tomi Valkeinen | 4ffa357 | 2010-04-12 10:40:12 +0300 | [diff] [blame] | 3332 | r = FLD_MOD(r, x4 ? 1 : 0, 13, 13); /* LP_RX_TO_X4 */ |
| 3333 | r = FLD_MOD(r, ticks, 12, 0); /* LP_RX_COUNTER */ |
| 3334 | dsi_write_reg(dsidev, DSI_TIMING2, r); |
| 3335 | |
| 3336 | total_ticks = ticks * (x16 ? 16 : 1) * (x4 ? 4 : 1); |
| 3337 | |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3338 | DSSDBG("LP_RX_TO %lu ticks (%#x%s%s) = %lu ns\n", |
| 3339 | total_ticks, |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 3340 | ticks, x4 ? " x4" : "", x16 ? " x16" : "", |
| 3341 | (total_ticks * 1000) / (fck / 1000 / 1000)); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3342 | } |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3343 | |
Tomi Valkeinen | 4ffa357 | 2010-04-12 10:40:12 +0300 | [diff] [blame] | 3344 | static void dsi_set_ta_timeout(struct platform_device *dsidev, unsigned ticks, |
| 3345 | bool x8, bool x16) |
| 3346 | { |
| 3347 | unsigned long fck; |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3348 | unsigned long total_ticks; |
| 3349 | u32 r; |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 3350 | |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3351 | BUG_ON(ticks > 0x1fff); |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 3352 | |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3353 | /* ticks in DSI_FCK */ |
Tomi Valkeinen | 4ffa357 | 2010-04-12 10:40:12 +0300 | [diff] [blame] | 3354 | fck = dsi_fclk_rate(dsidev); |
| 3355 | |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3356 | r = dsi_read_reg(dsidev, DSI_TIMING1); |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 3357 | r = FLD_MOD(r, 1, 31, 31); /* TA_TO */ |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3358 | r = FLD_MOD(r, x16 ? 1 : 0, 30, 30); /* TA_TO_X16 */ |
Tomi Valkeinen | 4ffa357 | 2010-04-12 10:40:12 +0300 | [diff] [blame] | 3359 | r = FLD_MOD(r, x8 ? 1 : 0, 29, 29); /* TA_TO_X8 */ |
| 3360 | r = FLD_MOD(r, ticks, 28, 16); /* TA_TO_COUNTER */ |
| 3361 | dsi_write_reg(dsidev, DSI_TIMING1, r); |
| 3362 | |
| 3363 | total_ticks = ticks * (x16 ? 16 : 1) * (x8 ? 8 : 1); |
| 3364 | |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3365 | DSSDBG("TA_TO %lu ticks (%#x%s%s) = %lu ns\n", |
| 3366 | total_ticks, |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 3367 | ticks, x8 ? " x8" : "", x16 ? " x16" : "", |
| 3368 | (total_ticks * 1000) / (fck / 1000 / 1000)); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3369 | } |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3370 | |
Tomi Valkeinen | 4ffa357 | 2010-04-12 10:40:12 +0300 | [diff] [blame] | 3371 | static void dsi_set_stop_state_counter(struct platform_device *dsidev, |
| 3372 | unsigned ticks, bool x4, bool x16) |
| 3373 | { |
| 3374 | unsigned long fck; |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3375 | unsigned long total_ticks; |
| 3376 | u32 r; |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 3377 | |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3378 | BUG_ON(ticks > 0x1fff); |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 3379 | |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3380 | /* ticks in DSI_FCK */ |
Tomi Valkeinen | 4ffa357 | 2010-04-12 10:40:12 +0300 | [diff] [blame] | 3381 | fck = dsi_fclk_rate(dsidev); |
| 3382 | |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3383 | r = dsi_read_reg(dsidev, DSI_TIMING1); |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 3384 | r = FLD_MOD(r, 1, 15, 15); /* FORCE_TX_STOP_MODE_IO */ |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3385 | r = FLD_MOD(r, x16 ? 1 : 0, 14, 14); /* STOP_STATE_X16_IO */ |
Tomi Valkeinen | 4ffa357 | 2010-04-12 10:40:12 +0300 | [diff] [blame] | 3386 | r = FLD_MOD(r, x4 ? 1 : 0, 13, 13); /* STOP_STATE_X4_IO */ |
| 3387 | r = FLD_MOD(r, ticks, 12, 0); /* STOP_STATE_COUNTER_IO */ |
| 3388 | dsi_write_reg(dsidev, DSI_TIMING1, r); |
| 3389 | |
| 3390 | total_ticks = ticks * (x16 ? 16 : 1) * (x4 ? 4 : 1); |
| 3391 | |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3392 | DSSDBG("STOP_STATE_COUNTER %lu ticks (%#x%s%s) = %lu ns\n", |
| 3393 | total_ticks, |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 3394 | ticks, x4 ? " x4" : "", x16 ? " x16" : "", |
| 3395 | (total_ticks * 1000) / (fck / 1000 / 1000)); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3396 | } |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3397 | |
Tomi Valkeinen | 4ffa357 | 2010-04-12 10:40:12 +0300 | [diff] [blame] | 3398 | static void dsi_set_hs_tx_timeout(struct platform_device *dsidev, |
| 3399 | unsigned ticks, bool x4, bool x16) |
| 3400 | { |
| 3401 | unsigned long fck; |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3402 | unsigned long total_ticks; |
| 3403 | u32 r; |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 3404 | |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3405 | BUG_ON(ticks > 0x1fff); |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 3406 | |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3407 | /* ticks in TxByteClkHS */ |
Tomi Valkeinen | 4ffa357 | 2010-04-12 10:40:12 +0300 | [diff] [blame] | 3408 | fck = dsi_get_txbyteclkhs(dsidev); |
| 3409 | |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3410 | r = dsi_read_reg(dsidev, DSI_TIMING2); |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 3411 | r = FLD_MOD(r, 1, 31, 31); /* HS_TX_TO */ |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3412 | r = FLD_MOD(r, x16 ? 1 : 0, 30, 30); /* HS_TX_TO_X16 */ |
Tomi Valkeinen | 4ffa357 | 2010-04-12 10:40:12 +0300 | [diff] [blame] | 3413 | r = FLD_MOD(r, x4 ? 1 : 0, 29, 29); /* HS_TX_TO_X8 (4 really) */ |
| 3414 | r = FLD_MOD(r, ticks, 28, 16); /* HS_TX_TO_COUNTER */ |
| 3415 | dsi_write_reg(dsidev, DSI_TIMING2, r); |
| 3416 | |
| 3417 | total_ticks = ticks * (x16 ? 16 : 1) * (x4 ? 4 : 1); |
| 3418 | |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3419 | DSSDBG("HS_TX_TO %lu ticks (%#x%s%s) = %lu ns\n", |
| 3420 | total_ticks, |
| 3421 | ticks, x4 ? " x4" : "", x16 ? " x16" : "", |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 3422 | (total_ticks * 1000) / (fck / 1000 / 1000)); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3423 | } |
Archit Taneja | 8af6ff0 | 2011-09-05 16:48:27 +0530 | [diff] [blame] | 3424 | |
Archit Taneja | 9e7e937 | 2012-08-14 12:29:22 +0530 | [diff] [blame] | 3425 | static void dsi_config_vp_num_line_buffers(struct platform_device *dsidev) |
Archit Taneja | 8af6ff0 | 2011-09-05 16:48:27 +0530 | [diff] [blame] | 3426 | { |
Archit Taneja | dca2b15 | 2012-08-16 18:02:00 +0530 | [diff] [blame] | 3427 | struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev); |
Archit Taneja | 8af6ff0 | 2011-09-05 16:48:27 +0530 | [diff] [blame] | 3428 | int num_line_buffers; |
| 3429 | |
Archit Taneja | dca2b15 | 2012-08-16 18:02:00 +0530 | [diff] [blame] | 3430 | if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) { |
Archit Taneja | 02c3960 | 2012-08-10 15:01:33 +0530 | [diff] [blame] | 3431 | int bpp = dsi_get_pixel_size(dsi->pix_fmt); |
Peter Ujfalusi | da11bbbb | 2016-09-22 14:07:04 +0300 | [diff] [blame] | 3432 | struct videomode *vm = &dsi->vm; |
Archit Taneja | 8af6ff0 | 2011-09-05 16:48:27 +0530 | [diff] [blame] | 3433 | /* |
| 3434 | * Don't use line buffers if width is greater than the video |
| 3435 | * port's line buffer size |
| 3436 | */ |
Peter Ujfalusi | da11bbbb | 2016-09-22 14:07:04 +0300 | [diff] [blame] | 3437 | if (dsi->line_buffer_size <= vm->hactive * bpp / 8) |
Archit Taneja | 8af6ff0 | 2011-09-05 16:48:27 +0530 | [diff] [blame] | 3438 | num_line_buffers = 0; |
| 3439 | else |
| 3440 | num_line_buffers = 2; |
| 3441 | } else { |
| 3442 | /* Use maximum number of line buffers in command mode */ |
| 3443 | num_line_buffers = 2; |
| 3444 | } |
| 3445 | |
| 3446 | /* LINE_BUFFER */ |
| 3447 | REG_FLD_MOD(dsidev, DSI_CTRL, num_line_buffers, 13, 12); |
| 3448 | } |
| 3449 | |
Archit Taneja | 9e7e937 | 2012-08-14 12:29:22 +0530 | [diff] [blame] | 3450 | static void dsi_config_vp_sync_events(struct platform_device *dsidev) |
Archit Taneja | 8af6ff0 | 2011-09-05 16:48:27 +0530 | [diff] [blame] | 3451 | { |
Archit Taneja | 0b3ffe3 | 2012-08-13 22:13:39 +0530 | [diff] [blame] | 3452 | struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev); |
Tomi Valkeinen | 478d7df | 2013-03-05 16:29:36 +0200 | [diff] [blame] | 3453 | bool sync_end; |
Archit Taneja | 8af6ff0 | 2011-09-05 16:48:27 +0530 | [diff] [blame] | 3454 | u32 r; |
| 3455 | |
Tomi Valkeinen | 478d7df | 2013-03-05 16:29:36 +0200 | [diff] [blame] | 3456 | if (dsi->vm_timings.trans_mode == OMAP_DSS_DSI_PULSE_MODE) |
| 3457 | sync_end = true; |
| 3458 | else |
| 3459 | sync_end = false; |
| 3460 | |
Archit Taneja | 8af6ff0 | 2011-09-05 16:48:27 +0530 | [diff] [blame] | 3461 | r = dsi_read_reg(dsidev, DSI_CTRL); |
Archit Taneja | bd5a7b1 | 2012-06-26 12:38:31 +0530 | [diff] [blame] | 3462 | r = FLD_MOD(r, 1, 9, 9); /* VP_DE_POL */ |
| 3463 | r = FLD_MOD(r, 1, 10, 10); /* VP_HSYNC_POL */ |
| 3464 | r = FLD_MOD(r, 1, 11, 11); /* VP_VSYNC_POL */ |
Archit Taneja | 8af6ff0 | 2011-09-05 16:48:27 +0530 | [diff] [blame] | 3465 | r = FLD_MOD(r, 1, 15, 15); /* VP_VSYNC_START */ |
Tomi Valkeinen | 478d7df | 2013-03-05 16:29:36 +0200 | [diff] [blame] | 3466 | r = FLD_MOD(r, sync_end, 16, 16); /* VP_VSYNC_END */ |
Archit Taneja | 8af6ff0 | 2011-09-05 16:48:27 +0530 | [diff] [blame] | 3467 | r = FLD_MOD(r, 1, 17, 17); /* VP_HSYNC_START */ |
Tomi Valkeinen | 478d7df | 2013-03-05 16:29:36 +0200 | [diff] [blame] | 3468 | r = FLD_MOD(r, sync_end, 18, 18); /* VP_HSYNC_END */ |
Archit Taneja | 8af6ff0 | 2011-09-05 16:48:27 +0530 | [diff] [blame] | 3469 | dsi_write_reg(dsidev, DSI_CTRL, r); |
| 3470 | } |
| 3471 | |
Archit Taneja | 9e7e937 | 2012-08-14 12:29:22 +0530 | [diff] [blame] | 3472 | static void dsi_config_blanking_modes(struct platform_device *dsidev) |
Archit Taneja | 8af6ff0 | 2011-09-05 16:48:27 +0530 | [diff] [blame] | 3473 | { |
Archit Taneja | 0b3ffe3 | 2012-08-13 22:13:39 +0530 | [diff] [blame] | 3474 | struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev); |
| 3475 | int blanking_mode = dsi->vm_timings.blanking_mode; |
| 3476 | int hfp_blanking_mode = dsi->vm_timings.hfp_blanking_mode; |
| 3477 | int hbp_blanking_mode = dsi->vm_timings.hbp_blanking_mode; |
| 3478 | int hsa_blanking_mode = dsi->vm_timings.hsa_blanking_mode; |
Archit Taneja | 8af6ff0 | 2011-09-05 16:48:27 +0530 | [diff] [blame] | 3479 | u32 r; |
| 3480 | |
| 3481 | /* |
| 3482 | * 0 = TX FIFO packets sent or LPS in corresponding blanking periods |
| 3483 | * 1 = Long blanking packets are sent in corresponding blanking periods |
| 3484 | */ |
| 3485 | r = dsi_read_reg(dsidev, DSI_CTRL); |
| 3486 | r = FLD_MOD(r, blanking_mode, 20, 20); /* BLANKING_MODE */ |
| 3487 | r = FLD_MOD(r, hfp_blanking_mode, 21, 21); /* HFP_BLANKING */ |
| 3488 | r = FLD_MOD(r, hbp_blanking_mode, 22, 22); /* HBP_BLANKING */ |
| 3489 | r = FLD_MOD(r, hsa_blanking_mode, 23, 23); /* HSA_BLANKING */ |
| 3490 | dsi_write_reg(dsidev, DSI_CTRL, r); |
| 3491 | } |
| 3492 | |
Archit Taneja | 6f28c29 | 2012-05-15 11:32:18 +0530 | [diff] [blame] | 3493 | /* |
| 3494 | * According to section 'HS Command Mode Interleaving' in OMAP TRM, Scenario 3 |
| 3495 | * results in maximum transition time for data and clock lanes to enter and |
| 3496 | * exit HS mode. Hence, this is the scenario where the least amount of command |
| 3497 | * mode data can be interleaved. We program the minimum amount of TXBYTECLKHS |
| 3498 | * clock cycles that can be used to interleave command mode data in HS so that |
| 3499 | * all scenarios are satisfied. |
| 3500 | */ |
| 3501 | static int dsi_compute_interleave_hs(int blank, bool ddr_alwon, int enter_hs, |
| 3502 | int exit_hs, int exiths_clk, int ddr_pre, int ddr_post) |
| 3503 | { |
| 3504 | int transition; |
| 3505 | |
| 3506 | /* |
| 3507 | * If DDR_CLK_ALWAYS_ON is set, we need to consider HS mode transition |
| 3508 | * time of data lanes only, if it isn't set, we need to consider HS |
| 3509 | * transition time of both data and clock lanes. HS transition time |
| 3510 | * of Scenario 3 is considered. |
| 3511 | */ |
| 3512 | if (ddr_alwon) { |
| 3513 | transition = enter_hs + exit_hs + max(enter_hs, 2) + 1; |
| 3514 | } else { |
| 3515 | int trans1, trans2; |
| 3516 | trans1 = ddr_pre + enter_hs + exit_hs + max(enter_hs, 2) + 1; |
| 3517 | trans2 = ddr_pre + enter_hs + exiths_clk + ddr_post + ddr_pre + |
| 3518 | enter_hs + 1; |
| 3519 | transition = max(trans1, trans2); |
| 3520 | } |
| 3521 | |
| 3522 | return blank > transition ? blank - transition : 0; |
| 3523 | } |
| 3524 | |
| 3525 | /* |
| 3526 | * According to section 'LP Command Mode Interleaving' in OMAP TRM, Scenario 1 |
| 3527 | * results in maximum transition time for data lanes to enter and exit LP mode. |
| 3528 | * Hence, this is the scenario where the least amount of command mode data can |
| 3529 | * be interleaved. We program the minimum amount of bytes that can be |
| 3530 | * interleaved in LP so that all scenarios are satisfied. |
| 3531 | */ |
| 3532 | static int dsi_compute_interleave_lp(int blank, int enter_hs, int exit_hs, |
| 3533 | int lp_clk_div, int tdsi_fclk) |
| 3534 | { |
| 3535 | int trans_lp; /* time required for a LP transition, in TXBYTECLKHS */ |
| 3536 | int tlp_avail; /* time left for interleaving commands, in CLKIN4DDR */ |
| 3537 | int ttxclkesc; /* period of LP transmit escape clock, in CLKIN4DDR */ |
| 3538 | int thsbyte_clk = 16; /* Period of TXBYTECLKHS clock, in CLKIN4DDR */ |
| 3539 | int lp_inter; /* cmd mode data that can be interleaved, in bytes */ |
| 3540 | |
| 3541 | /* maximum LP transition time according to Scenario 1 */ |
| 3542 | trans_lp = exit_hs + max(enter_hs, 2) + 1; |
| 3543 | |
| 3544 | /* CLKIN4DDR = 16 * TXBYTECLKHS */ |
| 3545 | tlp_avail = thsbyte_clk * (blank - trans_lp); |
| 3546 | |
Archit Taneja | 2e063c3 | 2012-06-04 13:36:34 +0530 | [diff] [blame] | 3547 | ttxclkesc = tdsi_fclk * lp_clk_div; |
Archit Taneja | 6f28c29 | 2012-05-15 11:32:18 +0530 | [diff] [blame] | 3548 | |
| 3549 | lp_inter = ((tlp_avail - 8 * thsbyte_clk - 5 * tdsi_fclk) / ttxclkesc - |
| 3550 | 26) / 16; |
| 3551 | |
| 3552 | return max(lp_inter, 0); |
| 3553 | } |
| 3554 | |
Tomi Valkeinen | 5761217 | 2012-11-27 17:32:36 +0200 | [diff] [blame] | 3555 | static void dsi_config_cmd_mode_interleaving(struct platform_device *dsidev) |
Archit Taneja | 6f28c29 | 2012-05-15 11:32:18 +0530 | [diff] [blame] | 3556 | { |
Archit Taneja | 6f28c29 | 2012-05-15 11:32:18 +0530 | [diff] [blame] | 3557 | struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev); |
| 3558 | int blanking_mode; |
| 3559 | int hfp_blanking_mode, hbp_blanking_mode, hsa_blanking_mode; |
| 3560 | int hsa, hfp, hbp, width_bytes, bllp, lp_clk_div; |
| 3561 | int ddr_clk_pre, ddr_clk_post, enter_hs_mode_lat, exit_hs_mode_lat; |
| 3562 | int tclk_trail, ths_exit, exiths_clk; |
| 3563 | bool ddr_alwon; |
Peter Ujfalusi | da11bbbb | 2016-09-22 14:07:04 +0300 | [diff] [blame] | 3564 | struct videomode *vm = &dsi->vm; |
Archit Taneja | 02c3960 | 2012-08-10 15:01:33 +0530 | [diff] [blame] | 3565 | int bpp = dsi_get_pixel_size(dsi->pix_fmt); |
Archit Taneja | 6f28c29 | 2012-05-15 11:32:18 +0530 | [diff] [blame] | 3566 | int ndl = dsi->num_lanes_used - 1; |
Tomi Valkeinen | 2daea7a | 2014-10-22 14:49:14 +0300 | [diff] [blame] | 3567 | int dsi_fclk_hsdiv = dsi->user_dsi_cinfo.mX[HSDIV_DSI] + 1; |
Archit Taneja | 6f28c29 | 2012-05-15 11:32:18 +0530 | [diff] [blame] | 3568 | int hsa_interleave_hs = 0, hsa_interleave_lp = 0; |
| 3569 | int hfp_interleave_hs = 0, hfp_interleave_lp = 0; |
| 3570 | int hbp_interleave_hs = 0, hbp_interleave_lp = 0; |
| 3571 | int bl_interleave_hs = 0, bl_interleave_lp = 0; |
| 3572 | u32 r; |
| 3573 | |
| 3574 | r = dsi_read_reg(dsidev, DSI_CTRL); |
| 3575 | blanking_mode = FLD_GET(r, 20, 20); |
| 3576 | hfp_blanking_mode = FLD_GET(r, 21, 21); |
| 3577 | hbp_blanking_mode = FLD_GET(r, 22, 22); |
| 3578 | hsa_blanking_mode = FLD_GET(r, 23, 23); |
| 3579 | |
| 3580 | r = dsi_read_reg(dsidev, DSI_VM_TIMING1); |
| 3581 | hbp = FLD_GET(r, 11, 0); |
| 3582 | hfp = FLD_GET(r, 23, 12); |
| 3583 | hsa = FLD_GET(r, 31, 24); |
| 3584 | |
| 3585 | r = dsi_read_reg(dsidev, DSI_CLK_TIMING); |
| 3586 | ddr_clk_post = FLD_GET(r, 7, 0); |
| 3587 | ddr_clk_pre = FLD_GET(r, 15, 8); |
| 3588 | |
| 3589 | r = dsi_read_reg(dsidev, DSI_VM_TIMING7); |
| 3590 | exit_hs_mode_lat = FLD_GET(r, 15, 0); |
| 3591 | enter_hs_mode_lat = FLD_GET(r, 31, 16); |
| 3592 | |
| 3593 | r = dsi_read_reg(dsidev, DSI_CLK_CTRL); |
| 3594 | lp_clk_div = FLD_GET(r, 12, 0); |
| 3595 | ddr_alwon = FLD_GET(r, 13, 13); |
| 3596 | |
| 3597 | r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG0); |
| 3598 | ths_exit = FLD_GET(r, 7, 0); |
| 3599 | |
| 3600 | r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG1); |
| 3601 | tclk_trail = FLD_GET(r, 15, 8); |
| 3602 | |
| 3603 | exiths_clk = ths_exit + tclk_trail; |
| 3604 | |
Peter Ujfalusi | da11bbbb | 2016-09-22 14:07:04 +0300 | [diff] [blame] | 3605 | width_bytes = DIV_ROUND_UP(vm->hactive * bpp, 8); |
Archit Taneja | 6f28c29 | 2012-05-15 11:32:18 +0530 | [diff] [blame] | 3606 | bllp = hbp + hfp + hsa + DIV_ROUND_UP(width_bytes + 6, ndl); |
| 3607 | |
| 3608 | if (!hsa_blanking_mode) { |
| 3609 | hsa_interleave_hs = dsi_compute_interleave_hs(hsa, ddr_alwon, |
| 3610 | enter_hs_mode_lat, exit_hs_mode_lat, |
| 3611 | exiths_clk, ddr_clk_pre, ddr_clk_post); |
| 3612 | hsa_interleave_lp = dsi_compute_interleave_lp(hsa, |
| 3613 | enter_hs_mode_lat, exit_hs_mode_lat, |
| 3614 | lp_clk_div, dsi_fclk_hsdiv); |
| 3615 | } |
| 3616 | |
| 3617 | if (!hfp_blanking_mode) { |
| 3618 | hfp_interleave_hs = dsi_compute_interleave_hs(hfp, ddr_alwon, |
| 3619 | enter_hs_mode_lat, exit_hs_mode_lat, |
| 3620 | exiths_clk, ddr_clk_pre, ddr_clk_post); |
| 3621 | hfp_interleave_lp = dsi_compute_interleave_lp(hfp, |
| 3622 | enter_hs_mode_lat, exit_hs_mode_lat, |
| 3623 | lp_clk_div, dsi_fclk_hsdiv); |
| 3624 | } |
| 3625 | |
| 3626 | if (!hbp_blanking_mode) { |
| 3627 | hbp_interleave_hs = dsi_compute_interleave_hs(hbp, ddr_alwon, |
| 3628 | enter_hs_mode_lat, exit_hs_mode_lat, |
| 3629 | exiths_clk, ddr_clk_pre, ddr_clk_post); |
| 3630 | |
| 3631 | hbp_interleave_lp = dsi_compute_interleave_lp(hbp, |
| 3632 | enter_hs_mode_lat, exit_hs_mode_lat, |
| 3633 | lp_clk_div, dsi_fclk_hsdiv); |
| 3634 | } |
| 3635 | |
| 3636 | if (!blanking_mode) { |
| 3637 | bl_interleave_hs = dsi_compute_interleave_hs(bllp, ddr_alwon, |
| 3638 | enter_hs_mode_lat, exit_hs_mode_lat, |
| 3639 | exiths_clk, ddr_clk_pre, ddr_clk_post); |
| 3640 | |
| 3641 | bl_interleave_lp = dsi_compute_interleave_lp(bllp, |
| 3642 | enter_hs_mode_lat, exit_hs_mode_lat, |
| 3643 | lp_clk_div, dsi_fclk_hsdiv); |
| 3644 | } |
| 3645 | |
| 3646 | DSSDBG("DSI HS interleaving(TXBYTECLKHS) HSA %d, HFP %d, HBP %d, BLLP %d\n", |
| 3647 | hsa_interleave_hs, hfp_interleave_hs, hbp_interleave_hs, |
| 3648 | bl_interleave_hs); |
| 3649 | |
| 3650 | DSSDBG("DSI LP interleaving(bytes) HSA %d, HFP %d, HBP %d, BLLP %d\n", |
| 3651 | hsa_interleave_lp, hfp_interleave_lp, hbp_interleave_lp, |
| 3652 | bl_interleave_lp); |
| 3653 | |
| 3654 | r = dsi_read_reg(dsidev, DSI_VM_TIMING4); |
| 3655 | r = FLD_MOD(r, hsa_interleave_hs, 23, 16); |
| 3656 | r = FLD_MOD(r, hfp_interleave_hs, 15, 8); |
| 3657 | r = FLD_MOD(r, hbp_interleave_hs, 7, 0); |
| 3658 | dsi_write_reg(dsidev, DSI_VM_TIMING4, r); |
| 3659 | |
| 3660 | r = dsi_read_reg(dsidev, DSI_VM_TIMING5); |
| 3661 | r = FLD_MOD(r, hsa_interleave_lp, 23, 16); |
| 3662 | r = FLD_MOD(r, hfp_interleave_lp, 15, 8); |
| 3663 | r = FLD_MOD(r, hbp_interleave_lp, 7, 0); |
| 3664 | dsi_write_reg(dsidev, DSI_VM_TIMING5, r); |
| 3665 | |
| 3666 | r = dsi_read_reg(dsidev, DSI_VM_TIMING6); |
| 3667 | r = FLD_MOD(r, bl_interleave_hs, 31, 15); |
| 3668 | r = FLD_MOD(r, bl_interleave_lp, 16, 0); |
| 3669 | dsi_write_reg(dsidev, DSI_VM_TIMING6, r); |
| 3670 | } |
| 3671 | |
Tomi Valkeinen | 5761217 | 2012-11-27 17:32:36 +0200 | [diff] [blame] | 3672 | static int dsi_proto_config(struct platform_device *dsidev) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3673 | { |
Archit Taneja | 02c3960 | 2012-08-10 15:01:33 +0530 | [diff] [blame] | 3674 | struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3675 | u32 r; |
| 3676 | int buswidth = 0; |
| 3677 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 3678 | dsi_config_tx_fifo(dsidev, DSI_FIFO_SIZE_32, |
Tomi Valkeinen | dd8079d | 2009-12-16 16:49:03 +0200 | [diff] [blame] | 3679 | DSI_FIFO_SIZE_32, |
| 3680 | DSI_FIFO_SIZE_32, |
| 3681 | DSI_FIFO_SIZE_32); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3682 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 3683 | dsi_config_rx_fifo(dsidev, DSI_FIFO_SIZE_32, |
Tomi Valkeinen | dd8079d | 2009-12-16 16:49:03 +0200 | [diff] [blame] | 3684 | DSI_FIFO_SIZE_32, |
| 3685 | DSI_FIFO_SIZE_32, |
| 3686 | DSI_FIFO_SIZE_32); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3687 | |
| 3688 | /* XXX what values for the timeouts? */ |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 3689 | dsi_set_stop_state_counter(dsidev, 0x1000, false, false); |
| 3690 | dsi_set_ta_timeout(dsidev, 0x1fff, true, true); |
| 3691 | dsi_set_lp_rx_timeout(dsidev, 0x1fff, true, true); |
| 3692 | dsi_set_hs_tx_timeout(dsidev, 0x1fff, true, true); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3693 | |
Archit Taneja | 02c3960 | 2012-08-10 15:01:33 +0530 | [diff] [blame] | 3694 | switch (dsi_get_pixel_size(dsi->pix_fmt)) { |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3695 | case 16: |
| 3696 | buswidth = 0; |
| 3697 | break; |
| 3698 | case 18: |
| 3699 | buswidth = 1; |
| 3700 | break; |
| 3701 | case 24: |
| 3702 | buswidth = 2; |
| 3703 | break; |
| 3704 | default: |
| 3705 | BUG(); |
Tomi Valkeinen | c6eee96 | 2012-05-18 11:47:02 +0300 | [diff] [blame] | 3706 | return -EINVAL; |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3707 | } |
| 3708 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 3709 | r = dsi_read_reg(dsidev, DSI_CTRL); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3710 | r = FLD_MOD(r, 1, 1, 1); /* CS_RX_EN */ |
| 3711 | r = FLD_MOD(r, 1, 2, 2); /* ECC_RX_EN */ |
| 3712 | r = FLD_MOD(r, 1, 3, 3); /* TX_FIFO_ARBITRATION */ |
| 3713 | r = FLD_MOD(r, 1, 4, 4); /* VP_CLK_RATIO, always 1, see errata*/ |
| 3714 | r = FLD_MOD(r, buswidth, 7, 6); /* VP_DATA_BUS_WIDTH */ |
| 3715 | r = FLD_MOD(r, 0, 8, 8); /* VP_CLK_POL */ |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3716 | r = FLD_MOD(r, 1, 14, 14); /* TRIGGER_RESET_MODE */ |
| 3717 | r = FLD_MOD(r, 1, 19, 19); /* EOT_ENABLE */ |
Laurent Pinchart | 44d8ca1 | 2017-08-05 01:44:10 +0300 | [diff] [blame] | 3718 | if (!(dsi->data->quirks & DSI_QUIRK_DCS_CMD_CONFIG_VC)) { |
Archit Taneja | 9613c02 | 2011-03-22 06:33:36 -0500 | [diff] [blame] | 3719 | r = FLD_MOD(r, 1, 24, 24); /* DCS_CMD_ENABLE */ |
| 3720 | /* DCS_CMD_CODE, 1=start, 0=continue */ |
| 3721 | r = FLD_MOD(r, 0, 25, 25); |
| 3722 | } |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3723 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 3724 | dsi_write_reg(dsidev, DSI_CTRL, r); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3725 | |
Archit Taneja | 9e7e937 | 2012-08-14 12:29:22 +0530 | [diff] [blame] | 3726 | dsi_config_vp_num_line_buffers(dsidev); |
Archit Taneja | 8af6ff0 | 2011-09-05 16:48:27 +0530 | [diff] [blame] | 3727 | |
Archit Taneja | dca2b15 | 2012-08-16 18:02:00 +0530 | [diff] [blame] | 3728 | if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) { |
Archit Taneja | 9e7e937 | 2012-08-14 12:29:22 +0530 | [diff] [blame] | 3729 | dsi_config_vp_sync_events(dsidev); |
| 3730 | dsi_config_blanking_modes(dsidev); |
Tomi Valkeinen | 5761217 | 2012-11-27 17:32:36 +0200 | [diff] [blame] | 3731 | dsi_config_cmd_mode_interleaving(dsidev); |
Archit Taneja | 8af6ff0 | 2011-09-05 16:48:27 +0530 | [diff] [blame] | 3732 | } |
| 3733 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 3734 | dsi_vc_initial_config(dsidev, 0); |
| 3735 | dsi_vc_initial_config(dsidev, 1); |
| 3736 | dsi_vc_initial_config(dsidev, 2); |
| 3737 | dsi_vc_initial_config(dsidev, 3); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3738 | |
| 3739 | return 0; |
| 3740 | } |
| 3741 | |
Archit Taneja | 9e7e937 | 2012-08-14 12:29:22 +0530 | [diff] [blame] | 3742 | static void dsi_proto_timings(struct platform_device *dsidev) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3743 | { |
Tomi Valkeinen | db18644 | 2011-10-13 16:12:29 +0300 | [diff] [blame] | 3744 | struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3745 | unsigned tlpx, tclk_zero, tclk_prepare, tclk_trail; |
| 3746 | unsigned tclk_pre, tclk_post; |
| 3747 | unsigned ths_prepare, ths_prepare_ths_zero, ths_zero; |
| 3748 | unsigned ths_trail, ths_exit; |
| 3749 | unsigned ddr_clk_pre, ddr_clk_post; |
| 3750 | unsigned enter_hs_mode_lat, exit_hs_mode_lat; |
| 3751 | unsigned ths_eot; |
Tomi Valkeinen | db18644 | 2011-10-13 16:12:29 +0300 | [diff] [blame] | 3752 | int ndl = dsi->num_lanes_used - 1; |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3753 | u32 r; |
| 3754 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 3755 | r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG0); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3756 | ths_prepare = FLD_GET(r, 31, 24); |
| 3757 | ths_prepare_ths_zero = FLD_GET(r, 23, 16); |
| 3758 | ths_zero = ths_prepare_ths_zero - ths_prepare; |
| 3759 | ths_trail = FLD_GET(r, 15, 8); |
| 3760 | ths_exit = FLD_GET(r, 7, 0); |
| 3761 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 3762 | r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG1); |
Tomi Valkeinen | e84dc1c | 2012-09-24 09:34:52 +0300 | [diff] [blame] | 3763 | tlpx = FLD_GET(r, 20, 16) * 2; |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3764 | tclk_trail = FLD_GET(r, 15, 8); |
| 3765 | tclk_zero = FLD_GET(r, 7, 0); |
| 3766 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 3767 | r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG2); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3768 | tclk_prepare = FLD_GET(r, 7, 0); |
| 3769 | |
| 3770 | /* min 8*UI */ |
| 3771 | tclk_pre = 20; |
| 3772 | /* min 60ns + 52*UI */ |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 3773 | tclk_post = ns2ddr(dsidev, 60) + 26; |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3774 | |
Archit Taneja | 8af6ff0 | 2011-09-05 16:48:27 +0530 | [diff] [blame] | 3775 | ths_eot = DIV_ROUND_UP(4, ndl); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3776 | |
| 3777 | ddr_clk_pre = DIV_ROUND_UP(tclk_pre + tlpx + tclk_zero + tclk_prepare, |
| 3778 | 4); |
| 3779 | ddr_clk_post = DIV_ROUND_UP(tclk_post + ths_trail, 4) + ths_eot; |
| 3780 | |
| 3781 | BUG_ON(ddr_clk_pre == 0 || ddr_clk_pre > 255); |
| 3782 | BUG_ON(ddr_clk_post == 0 || ddr_clk_post > 255); |
| 3783 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 3784 | r = dsi_read_reg(dsidev, DSI_CLK_TIMING); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3785 | r = FLD_MOD(r, ddr_clk_pre, 15, 8); |
| 3786 | r = FLD_MOD(r, ddr_clk_post, 7, 0); |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 3787 | dsi_write_reg(dsidev, DSI_CLK_TIMING, r); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3788 | |
| 3789 | DSSDBG("ddr_clk_pre %u, ddr_clk_post %u\n", |
| 3790 | ddr_clk_pre, |
| 3791 | ddr_clk_post); |
| 3792 | |
| 3793 | enter_hs_mode_lat = 1 + DIV_ROUND_UP(tlpx, 4) + |
| 3794 | DIV_ROUND_UP(ths_prepare, 4) + |
| 3795 | DIV_ROUND_UP(ths_zero + 3, 4); |
| 3796 | |
| 3797 | exit_hs_mode_lat = DIV_ROUND_UP(ths_trail + ths_exit, 4) + 1 + ths_eot; |
| 3798 | |
| 3799 | r = FLD_VAL(enter_hs_mode_lat, 31, 16) | |
| 3800 | FLD_VAL(exit_hs_mode_lat, 15, 0); |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 3801 | dsi_write_reg(dsidev, DSI_VM_TIMING7, r); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3802 | |
| 3803 | DSSDBG("enter_hs_mode_lat %u, exit_hs_mode_lat %u\n", |
| 3804 | enter_hs_mode_lat, exit_hs_mode_lat); |
Archit Taneja | 8af6ff0 | 2011-09-05 16:48:27 +0530 | [diff] [blame] | 3805 | |
Archit Taneja | dca2b15 | 2012-08-16 18:02:00 +0530 | [diff] [blame] | 3806 | if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) { |
Archit Taneja | 8af6ff0 | 2011-09-05 16:48:27 +0530 | [diff] [blame] | 3807 | /* TODO: Implement a video mode check_timings function */ |
Archit Taneja | 0b3ffe3 | 2012-08-13 22:13:39 +0530 | [diff] [blame] | 3808 | int hsa = dsi->vm_timings.hsa; |
| 3809 | int hfp = dsi->vm_timings.hfp; |
| 3810 | int hbp = dsi->vm_timings.hbp; |
| 3811 | int vsa = dsi->vm_timings.vsa; |
| 3812 | int vfp = dsi->vm_timings.vfp; |
| 3813 | int vbp = dsi->vm_timings.vbp; |
| 3814 | int window_sync = dsi->vm_timings.window_sync; |
Tomi Valkeinen | 478d7df | 2013-03-05 16:29:36 +0200 | [diff] [blame] | 3815 | bool hsync_end; |
Peter Ujfalusi | da11bbbb | 2016-09-22 14:07:04 +0300 | [diff] [blame] | 3816 | struct videomode *vm = &dsi->vm; |
Archit Taneja | 02c3960 | 2012-08-10 15:01:33 +0530 | [diff] [blame] | 3817 | int bpp = dsi_get_pixel_size(dsi->pix_fmt); |
Archit Taneja | 8af6ff0 | 2011-09-05 16:48:27 +0530 | [diff] [blame] | 3818 | int tl, t_he, width_bytes; |
| 3819 | |
Tomi Valkeinen | 478d7df | 2013-03-05 16:29:36 +0200 | [diff] [blame] | 3820 | hsync_end = dsi->vm_timings.trans_mode == OMAP_DSS_DSI_PULSE_MODE; |
Archit Taneja | 8af6ff0 | 2011-09-05 16:48:27 +0530 | [diff] [blame] | 3821 | t_he = hsync_end ? |
| 3822 | ((hsa == 0 && ndl == 3) ? 1 : DIV_ROUND_UP(4, ndl)) : 0; |
| 3823 | |
Peter Ujfalusi | da11bbbb | 2016-09-22 14:07:04 +0300 | [diff] [blame] | 3824 | width_bytes = DIV_ROUND_UP(vm->hactive * bpp, 8); |
Archit Taneja | 8af6ff0 | 2011-09-05 16:48:27 +0530 | [diff] [blame] | 3825 | |
| 3826 | /* TL = t_HS + HSA + t_HE + HFP + ceil((WC + 6) / NDL) + HBP */ |
| 3827 | tl = DIV_ROUND_UP(4, ndl) + (hsync_end ? hsa : 0) + t_he + hfp + |
| 3828 | DIV_ROUND_UP(width_bytes + 6, ndl) + hbp; |
| 3829 | |
| 3830 | DSSDBG("HBP: %d, HFP: %d, HSA: %d, TL: %d TXBYTECLKHS\n", hbp, |
| 3831 | hfp, hsync_end ? hsa : 0, tl); |
| 3832 | DSSDBG("VBP: %d, VFP: %d, VSA: %d, VACT: %d lines\n", vbp, vfp, |
Peter Ujfalusi | da11bbbb | 2016-09-22 14:07:04 +0300 | [diff] [blame] | 3833 | vsa, vm->vactive); |
Archit Taneja | 8af6ff0 | 2011-09-05 16:48:27 +0530 | [diff] [blame] | 3834 | |
| 3835 | r = dsi_read_reg(dsidev, DSI_VM_TIMING1); |
| 3836 | r = FLD_MOD(r, hbp, 11, 0); /* HBP */ |
| 3837 | r = FLD_MOD(r, hfp, 23, 12); /* HFP */ |
| 3838 | r = FLD_MOD(r, hsync_end ? hsa : 0, 31, 24); /* HSA */ |
| 3839 | dsi_write_reg(dsidev, DSI_VM_TIMING1, r); |
| 3840 | |
| 3841 | r = dsi_read_reg(dsidev, DSI_VM_TIMING2); |
| 3842 | r = FLD_MOD(r, vbp, 7, 0); /* VBP */ |
| 3843 | r = FLD_MOD(r, vfp, 15, 8); /* VFP */ |
| 3844 | r = FLD_MOD(r, vsa, 23, 16); /* VSA */ |
| 3845 | r = FLD_MOD(r, window_sync, 27, 24); /* WINDOW_SYNC */ |
| 3846 | dsi_write_reg(dsidev, DSI_VM_TIMING2, r); |
| 3847 | |
| 3848 | r = dsi_read_reg(dsidev, DSI_VM_TIMING3); |
Peter Ujfalusi | da11bbbb | 2016-09-22 14:07:04 +0300 | [diff] [blame] | 3849 | r = FLD_MOD(r, vm->vactive, 14, 0); /* VACT */ |
Archit Taneja | 8af6ff0 | 2011-09-05 16:48:27 +0530 | [diff] [blame] | 3850 | r = FLD_MOD(r, tl, 31, 16); /* TL */ |
| 3851 | dsi_write_reg(dsidev, DSI_VM_TIMING3, r); |
| 3852 | } |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 3853 | } |
| 3854 | |
Tomi Valkeinen | 5cfc1c3 | 2013-05-15 11:24:30 +0300 | [diff] [blame] | 3855 | static int dsi_configure_pins(struct omap_dss_device *dssdev, |
Tomi Valkeinen | e4a9e94 | 2012-03-28 15:58:56 +0300 | [diff] [blame] | 3856 | const struct omap_dsi_pin_config *pin_cfg) |
| 3857 | { |
| 3858 | struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev); |
| 3859 | struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev); |
| 3860 | int num_pins; |
| 3861 | const int *pins; |
| 3862 | struct dsi_lane_config lanes[DSI_MAX_NR_LANES]; |
| 3863 | int num_lanes; |
| 3864 | int i; |
| 3865 | |
| 3866 | static const enum dsi_lane_function functions[] = { |
| 3867 | DSI_LANE_CLK, |
| 3868 | DSI_LANE_DATA1, |
| 3869 | DSI_LANE_DATA2, |
| 3870 | DSI_LANE_DATA3, |
| 3871 | DSI_LANE_DATA4, |
| 3872 | }; |
| 3873 | |
| 3874 | num_pins = pin_cfg->num_pins; |
| 3875 | pins = pin_cfg->pins; |
| 3876 | |
| 3877 | if (num_pins < 4 || num_pins > dsi->num_lanes_supported * 2 |
| 3878 | || num_pins % 2 != 0) |
| 3879 | return -EINVAL; |
| 3880 | |
| 3881 | for (i = 0; i < DSI_MAX_NR_LANES; ++i) |
| 3882 | lanes[i].function = DSI_LANE_UNUSED; |
| 3883 | |
| 3884 | num_lanes = 0; |
| 3885 | |
| 3886 | for (i = 0; i < num_pins; i += 2) { |
| 3887 | u8 lane, pol; |
| 3888 | int dx, dy; |
| 3889 | |
| 3890 | dx = pins[i]; |
| 3891 | dy = pins[i + 1]; |
| 3892 | |
| 3893 | if (dx < 0 || dx >= dsi->num_lanes_supported * 2) |
| 3894 | return -EINVAL; |
| 3895 | |
| 3896 | if (dy < 0 || dy >= dsi->num_lanes_supported * 2) |
| 3897 | return -EINVAL; |
| 3898 | |
| 3899 | if (dx & 1) { |
| 3900 | if (dy != dx - 1) |
| 3901 | return -EINVAL; |
| 3902 | pol = 1; |
| 3903 | } else { |
| 3904 | if (dy != dx + 1) |
| 3905 | return -EINVAL; |
| 3906 | pol = 0; |
| 3907 | } |
| 3908 | |
| 3909 | lane = dx / 2; |
| 3910 | |
| 3911 | lanes[lane].function = functions[i / 2]; |
| 3912 | lanes[lane].polarity = pol; |
| 3913 | num_lanes++; |
| 3914 | } |
| 3915 | |
| 3916 | memcpy(dsi->lanes, lanes, sizeof(dsi->lanes)); |
| 3917 | dsi->num_lanes_used = num_lanes; |
| 3918 | |
| 3919 | return 0; |
| 3920 | } |
Tomi Valkeinen | e4a9e94 | 2012-03-28 15:58:56 +0300 | [diff] [blame] | 3921 | |
Tomi Valkeinen | 5cfc1c3 | 2013-05-15 11:24:30 +0300 | [diff] [blame] | 3922 | static int dsi_enable_video_output(struct omap_dss_device *dssdev, int channel) |
Archit Taneja | 8af6ff0 | 2011-09-05 16:48:27 +0530 | [diff] [blame] | 3923 | { |
| 3924 | struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev); |
Archit Taneja | e67458a | 2012-08-13 14:17:30 +0530 | [diff] [blame] | 3925 | struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev); |
Tomi Valkeinen | 0674d38 | 2015-11-05 10:01:02 +0200 | [diff] [blame] | 3926 | enum omap_channel dispc_channel = dssdev->dispc_channel; |
Archit Taneja | 02c3960 | 2012-08-10 15:01:33 +0530 | [diff] [blame] | 3927 | int bpp = dsi_get_pixel_size(dsi->pix_fmt); |
Tomi Valkeinen | 1f68d9c | 2013-04-19 15:09:34 +0300 | [diff] [blame] | 3928 | struct omap_dss_device *out = &dsi->output; |
Archit Taneja | 8af6ff0 | 2011-09-05 16:48:27 +0530 | [diff] [blame] | 3929 | u8 data_type; |
| 3930 | u16 word_count; |
Tomi Valkeinen | 33ca237 | 2011-11-21 13:42:58 +0200 | [diff] [blame] | 3931 | int r; |
Archit Taneja | 8af6ff0 | 2011-09-05 16:48:27 +0530 | [diff] [blame] | 3932 | |
Tomi Valkeinen | f1504ad | 2015-11-05 09:34:51 +0200 | [diff] [blame] | 3933 | if (!out->dispc_channel_connected) { |
Tomi Valkeinen | b7dec9b | 2013-02-22 12:58:35 +0200 | [diff] [blame] | 3934 | DSSERR("failed to enable display: no output/manager\n"); |
| 3935 | return -ENODEV; |
| 3936 | } |
| 3937 | |
Tomi Valkeinen | 0674d38 | 2015-11-05 10:01:02 +0200 | [diff] [blame] | 3938 | r = dsi_display_init_dispc(dsidev, dispc_channel); |
Tomi Valkeinen | b7dec9b | 2013-02-22 12:58:35 +0200 | [diff] [blame] | 3939 | if (r) |
| 3940 | goto err_init_dispc; |
| 3941 | |
Archit Taneja | dca2b15 | 2012-08-16 18:02:00 +0530 | [diff] [blame] | 3942 | if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) { |
Archit Taneja | 02c3960 | 2012-08-10 15:01:33 +0530 | [diff] [blame] | 3943 | switch (dsi->pix_fmt) { |
Tomi Valkeinen | 9a147a6 | 2011-11-09 15:30:11 +0200 | [diff] [blame] | 3944 | case OMAP_DSS_DSI_FMT_RGB888: |
| 3945 | data_type = MIPI_DSI_PACKED_PIXEL_STREAM_24; |
| 3946 | break; |
| 3947 | case OMAP_DSS_DSI_FMT_RGB666: |
| 3948 | data_type = MIPI_DSI_PIXEL_STREAM_3BYTE_18; |
| 3949 | break; |
| 3950 | case OMAP_DSS_DSI_FMT_RGB666_PACKED: |
| 3951 | data_type = MIPI_DSI_PACKED_PIXEL_STREAM_18; |
| 3952 | break; |
| 3953 | case OMAP_DSS_DSI_FMT_RGB565: |
| 3954 | data_type = MIPI_DSI_PACKED_PIXEL_STREAM_16; |
| 3955 | break; |
| 3956 | default: |
Tomi Valkeinen | b7dec9b | 2013-02-22 12:58:35 +0200 | [diff] [blame] | 3957 | r = -EINVAL; |
| 3958 | goto err_pix_fmt; |
Joe Perches | cf6ac4ce | 2013-10-08 16:23:24 -0700 | [diff] [blame] | 3959 | } |
Archit Taneja | 8af6ff0 | 2011-09-05 16:48:27 +0530 | [diff] [blame] | 3960 | |
Tomi Valkeinen | 9a147a6 | 2011-11-09 15:30:11 +0200 | [diff] [blame] | 3961 | dsi_if_enable(dsidev, false); |
| 3962 | dsi_vc_enable(dsidev, channel, false); |
Archit Taneja | 8af6ff0 | 2011-09-05 16:48:27 +0530 | [diff] [blame] | 3963 | |
Tomi Valkeinen | 9a147a6 | 2011-11-09 15:30:11 +0200 | [diff] [blame] | 3964 | /* MODE, 1 = video mode */ |
| 3965 | REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), 1, 4, 4); |
Archit Taneja | 8af6ff0 | 2011-09-05 16:48:27 +0530 | [diff] [blame] | 3966 | |
Peter Ujfalusi | da11bbbb | 2016-09-22 14:07:04 +0300 | [diff] [blame] | 3967 | word_count = DIV_ROUND_UP(dsi->vm.hactive * bpp, 8); |
Archit Taneja | 8af6ff0 | 2011-09-05 16:48:27 +0530 | [diff] [blame] | 3968 | |
Tomi Valkeinen | 9a147a6 | 2011-11-09 15:30:11 +0200 | [diff] [blame] | 3969 | dsi_vc_write_long_header(dsidev, channel, data_type, |
| 3970 | word_count, 0); |
Archit Taneja | 8af6ff0 | 2011-09-05 16:48:27 +0530 | [diff] [blame] | 3971 | |
Tomi Valkeinen | 9a147a6 | 2011-11-09 15:30:11 +0200 | [diff] [blame] | 3972 | dsi_vc_enable(dsidev, channel, true); |
| 3973 | dsi_if_enable(dsidev, true); |
| 3974 | } |
Archit Taneja | 8af6ff0 | 2011-09-05 16:48:27 +0530 | [diff] [blame] | 3975 | |
Tomi Valkeinen | 0674d38 | 2015-11-05 10:01:02 +0200 | [diff] [blame] | 3976 | r = dss_mgr_enable(dispc_channel); |
Tomi Valkeinen | b7dec9b | 2013-02-22 12:58:35 +0200 | [diff] [blame] | 3977 | if (r) |
| 3978 | goto err_mgr_enable; |
Archit Taneja | 8af6ff0 | 2011-09-05 16:48:27 +0530 | [diff] [blame] | 3979 | |
| 3980 | return 0; |
Tomi Valkeinen | b7dec9b | 2013-02-22 12:58:35 +0200 | [diff] [blame] | 3981 | |
| 3982 | err_mgr_enable: |
| 3983 | if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) { |
| 3984 | dsi_if_enable(dsidev, false); |
| 3985 | dsi_vc_enable(dsidev, channel, false); |
| 3986 | } |
| 3987 | err_pix_fmt: |
Tomi Valkeinen | 0674d38 | 2015-11-05 10:01:02 +0200 | [diff] [blame] | 3988 | dsi_display_uninit_dispc(dsidev, dispc_channel); |
Tomi Valkeinen | b7dec9b | 2013-02-22 12:58:35 +0200 | [diff] [blame] | 3989 | err_init_dispc: |
| 3990 | return r; |
Archit Taneja | 8af6ff0 | 2011-09-05 16:48:27 +0530 | [diff] [blame] | 3991 | } |
Archit Taneja | 8af6ff0 | 2011-09-05 16:48:27 +0530 | [diff] [blame] | 3992 | |
Tomi Valkeinen | 5cfc1c3 | 2013-05-15 11:24:30 +0300 | [diff] [blame] | 3993 | static void dsi_disable_video_output(struct omap_dss_device *dssdev, int channel) |
Archit Taneja | 8af6ff0 | 2011-09-05 16:48:27 +0530 | [diff] [blame] | 3994 | { |
| 3995 | struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev); |
Archit Taneja | dca2b15 | 2012-08-16 18:02:00 +0530 | [diff] [blame] | 3996 | struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev); |
Tomi Valkeinen | 0674d38 | 2015-11-05 10:01:02 +0200 | [diff] [blame] | 3997 | enum omap_channel dispc_channel = dssdev->dispc_channel; |
Archit Taneja | 8af6ff0 | 2011-09-05 16:48:27 +0530 | [diff] [blame] | 3998 | |
Archit Taneja | dca2b15 | 2012-08-16 18:02:00 +0530 | [diff] [blame] | 3999 | if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) { |
Tomi Valkeinen | 9a147a6 | 2011-11-09 15:30:11 +0200 | [diff] [blame] | 4000 | dsi_if_enable(dsidev, false); |
| 4001 | dsi_vc_enable(dsidev, channel, false); |
Archit Taneja | 8af6ff0 | 2011-09-05 16:48:27 +0530 | [diff] [blame] | 4002 | |
Tomi Valkeinen | 9a147a6 | 2011-11-09 15:30:11 +0200 | [diff] [blame] | 4003 | /* MODE, 0 = command mode */ |
| 4004 | REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), 0, 4, 4); |
Archit Taneja | 8af6ff0 | 2011-09-05 16:48:27 +0530 | [diff] [blame] | 4005 | |
Tomi Valkeinen | 9a147a6 | 2011-11-09 15:30:11 +0200 | [diff] [blame] | 4006 | dsi_vc_enable(dsidev, channel, true); |
| 4007 | dsi_if_enable(dsidev, true); |
| 4008 | } |
Archit Taneja | 8af6ff0 | 2011-09-05 16:48:27 +0530 | [diff] [blame] | 4009 | |
Tomi Valkeinen | 0674d38 | 2015-11-05 10:01:02 +0200 | [diff] [blame] | 4010 | dss_mgr_disable(dispc_channel); |
Tomi Valkeinen | b7dec9b | 2013-02-22 12:58:35 +0200 | [diff] [blame] | 4011 | |
Tomi Valkeinen | 0674d38 | 2015-11-05 10:01:02 +0200 | [diff] [blame] | 4012 | dsi_display_uninit_dispc(dsidev, dispc_channel); |
Archit Taneja | 8af6ff0 | 2011-09-05 16:48:27 +0530 | [diff] [blame] | 4013 | } |
Archit Taneja | 8af6ff0 | 2011-09-05 16:48:27 +0530 | [diff] [blame] | 4014 | |
Tomi Valkeinen | 5761217 | 2012-11-27 17:32:36 +0200 | [diff] [blame] | 4015 | static void dsi_update_screen_dispc(struct platform_device *dsidev) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 4016 | { |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 4017 | struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev); |
Tomi Valkeinen | 0674d38 | 2015-11-05 10:01:02 +0200 | [diff] [blame] | 4018 | enum omap_channel dispc_channel = dsi->output.dispc_channel; |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 4019 | unsigned bytespp; |
| 4020 | unsigned bytespl; |
| 4021 | unsigned bytespf; |
| 4022 | unsigned total_len; |
| 4023 | unsigned packet_payload; |
| 4024 | unsigned packet_len; |
| 4025 | u32 l; |
Tomi Valkeinen | 0f16aa0 | 2010-04-12 09:57:19 +0300 | [diff] [blame] | 4026 | int r; |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 4027 | const unsigned channel = dsi->update_channel; |
Tomi Valkeinen | 9932257 | 2013-03-05 10:37:02 +0200 | [diff] [blame] | 4028 | const unsigned line_buf_size = dsi->line_buffer_size; |
Peter Ujfalusi | da11bbbb | 2016-09-22 14:07:04 +0300 | [diff] [blame] | 4029 | u16 w = dsi->vm.hactive; |
| 4030 | u16 h = dsi->vm.vactive; |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 4031 | |
Tomi Valkeinen | 5476e74 | 2011-11-03 16:34:20 +0200 | [diff] [blame] | 4032 | DSSDBG("dsi_update_screen_dispc(%dx%d)\n", w, h); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 4033 | |
Archit Taneja | d604914 | 2011-08-22 11:58:08 +0530 | [diff] [blame] | 4034 | dsi_vc_config_source(dsidev, channel, DSI_VC_SOURCE_VP); |
Tomi Valkeinen | 18946f6 | 2010-01-12 14:16:41 +0200 | [diff] [blame] | 4035 | |
Archit Taneja | 02c3960 | 2012-08-10 15:01:33 +0530 | [diff] [blame] | 4036 | bytespp = dsi_get_pixel_size(dsi->pix_fmt) / 8; |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 4037 | bytespl = w * bytespp; |
| 4038 | bytespf = bytespl * h; |
| 4039 | |
| 4040 | /* NOTE: packet_payload has to be equal to N * bytespl, where N is |
| 4041 | * number of lines in a packet. See errata about VP_CLK_RATIO */ |
| 4042 | |
| 4043 | if (bytespf < line_buf_size) |
| 4044 | packet_payload = bytespf; |
| 4045 | else |
| 4046 | packet_payload = (line_buf_size) / bytespl * bytespl; |
| 4047 | |
| 4048 | packet_len = packet_payload + 1; /* 1 byte for DCS cmd */ |
| 4049 | total_len = (bytespf / packet_payload) * packet_len; |
| 4050 | |
| 4051 | if (bytespf % packet_payload) |
| 4052 | total_len += (bytespf % packet_payload) + 1; |
| 4053 | |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 4054 | l = FLD_VAL(total_len, 23, 0); /* TE_SIZE */ |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 4055 | dsi_write_reg(dsidev, DSI_VC_TE(channel), l); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 4056 | |
Archit Taneja | 7a7c48f | 2011-08-25 18:25:03 +0530 | [diff] [blame] | 4057 | dsi_vc_write_long_header(dsidev, channel, MIPI_DSI_DCS_LONG_WRITE, |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 4058 | packet_len, 0); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 4059 | |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 4060 | if (dsi->te_enabled) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 4061 | l = FLD_MOD(l, 1, 30, 30); /* TE_EN */ |
| 4062 | else |
| 4063 | l = FLD_MOD(l, 1, 31, 31); /* TE_START */ |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 4064 | dsi_write_reg(dsidev, DSI_VC_TE(channel), l); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 4065 | |
| 4066 | /* We put SIDLEMODE to no-idle for the duration of the transfer, |
| 4067 | * because DSS interrupts are not capable of waking up the CPU and the |
| 4068 | * framedone interrupt could be delayed for quite a long time. I think |
| 4069 | * the same goes for any DSS interrupts, but for some reason I have not |
| 4070 | * seen the problem anywhere else than here. |
| 4071 | */ |
| 4072 | dispc_disable_sidle(); |
| 4073 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 4074 | dsi_perf_mark_start(dsidev); |
Tomi Valkeinen | 18946f6 | 2010-01-12 14:16:41 +0200 | [diff] [blame] | 4075 | |
Archit Taneja | 49dbf58 | 2011-05-16 15:17:07 +0530 | [diff] [blame] | 4076 | r = schedule_delayed_work(&dsi->framedone_timeout_work, |
| 4077 | msecs_to_jiffies(250)); |
Tomi Valkeinen | 0f16aa0 | 2010-04-12 09:57:19 +0300 | [diff] [blame] | 4078 | BUG_ON(r == 0); |
Tomi Valkeinen | 18946f6 | 2010-01-12 14:16:41 +0200 | [diff] [blame] | 4079 | |
Peter Ujfalusi | da11bbbb | 2016-09-22 14:07:04 +0300 | [diff] [blame] | 4080 | dss_mgr_set_timings(dispc_channel, &dsi->vm); |
Archit Taneja | 55cd63a | 2012-08-09 15:41:13 +0530 | [diff] [blame] | 4081 | |
Tomi Valkeinen | 0674d38 | 2015-11-05 10:01:02 +0200 | [diff] [blame] | 4082 | dss_mgr_start_update(dispc_channel); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 4083 | |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 4084 | if (dsi->te_enabled) { |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 4085 | /* disable LP_RX_TO, so that we can receive TE. Time to wait |
| 4086 | * for TE is longer than the timer allows */ |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 4087 | REG_FLD_MOD(dsidev, DSI_TIMING2, 0, 15, 15); /* LP_RX_TO */ |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 4088 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 4089 | dsi_vc_send_bta(dsidev, channel); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 4090 | |
| 4091 | #ifdef DSI_CATCH_MISSING_TE |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 4092 | mod_timer(&dsi->te_timer, jiffies + msecs_to_jiffies(250)); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 4093 | #endif |
| 4094 | } |
| 4095 | } |
| 4096 | |
| 4097 | #ifdef DSI_CATCH_MISSING_TE |
Kees Cook | e99e88a | 2017-10-16 14:43:17 -0700 | [diff] [blame^] | 4098 | static void dsi_te_timeout(struct timer_list *unused) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 4099 | { |
| 4100 | DSSERR("TE not received for 250ms!\n"); |
| 4101 | } |
| 4102 | #endif |
| 4103 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 4104 | static void dsi_handle_framedone(struct platform_device *dsidev, int error) |
Tomi Valkeinen | 18946f6 | 2010-01-12 14:16:41 +0200 | [diff] [blame] | 4105 | { |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 4106 | struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev); |
| 4107 | |
Tomi Valkeinen | ab83b14 | 2010-06-09 15:31:01 +0300 | [diff] [blame] | 4108 | /* SIDLEMODE back to smart-idle */ |
| 4109 | dispc_enable_sidle(); |
| 4110 | |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 4111 | if (dsi->te_enabled) { |
Tomi Valkeinen | ab83b14 | 2010-06-09 15:31:01 +0300 | [diff] [blame] | 4112 | /* enable LP_RX_TO again after the TE */ |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 4113 | REG_FLD_MOD(dsidev, DSI_TIMING2, 1, 15, 15); /* LP_RX_TO */ |
Tomi Valkeinen | ab83b14 | 2010-06-09 15:31:01 +0300 | [diff] [blame] | 4114 | } |
| 4115 | |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 4116 | dsi->framedone_callback(error, dsi->framedone_data); |
Tomi Valkeinen | ab83b14 | 2010-06-09 15:31:01 +0300 | [diff] [blame] | 4117 | |
| 4118 | if (!error) |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 4119 | dsi_perf_show(dsidev, "DISPC"); |
Tomi Valkeinen | ab83b14 | 2010-06-09 15:31:01 +0300 | [diff] [blame] | 4120 | } |
| 4121 | |
| 4122 | static void dsi_framedone_timeout_work_callback(struct work_struct *work) |
| 4123 | { |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 4124 | struct dsi_data *dsi = container_of(work, struct dsi_data, |
| 4125 | framedone_timeout_work.work); |
Tomi Valkeinen | 0f16aa0 | 2010-04-12 09:57:19 +0300 | [diff] [blame] | 4126 | /* XXX While extremely unlikely, we could get FRAMEDONE interrupt after |
| 4127 | * 250ms which would conflict with this timeout work. What should be |
| 4128 | * done is first cancel the transfer on the HW, and then cancel the |
Tomi Valkeinen | ab83b14 | 2010-06-09 15:31:01 +0300 | [diff] [blame] | 4129 | * possibly scheduled framedone work. However, cancelling the transfer |
| 4130 | * on the HW is buggy, and would probably require resetting the whole |
| 4131 | * DSI */ |
Tomi Valkeinen | 0f16aa0 | 2010-04-12 09:57:19 +0300 | [diff] [blame] | 4132 | |
Tomi Valkeinen | ab83b14 | 2010-06-09 15:31:01 +0300 | [diff] [blame] | 4133 | DSSERR("Framedone not received for 250ms!\n"); |
Tomi Valkeinen | 18946f6 | 2010-01-12 14:16:41 +0200 | [diff] [blame] | 4134 | |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 4135 | dsi_handle_framedone(dsi->pdev, -ETIMEDOUT); |
Tomi Valkeinen | 18946f6 | 2010-01-12 14:16:41 +0200 | [diff] [blame] | 4136 | } |
| 4137 | |
Tomi Valkeinen | 1550202 | 2012-10-10 13:59:07 +0300 | [diff] [blame] | 4138 | static void dsi_framedone_irq_callback(void *data) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 4139 | { |
Archit Taneja | 9e7e937 | 2012-08-14 12:29:22 +0530 | [diff] [blame] | 4140 | struct platform_device *dsidev = (struct platform_device *) data; |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 4141 | struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev); |
| 4142 | |
Tomi Valkeinen | ab83b14 | 2010-06-09 15:31:01 +0300 | [diff] [blame] | 4143 | /* Note: We get FRAMEDONE when DISPC has finished sending pixels and |
| 4144 | * turns itself off. However, DSI still has the pixels in its buffers, |
| 4145 | * and is sending the data. |
| 4146 | */ |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 4147 | |
Tejun Heo | 136b572 | 2012-08-21 13:18:24 -0700 | [diff] [blame] | 4148 | cancel_delayed_work(&dsi->framedone_timeout_work); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 4149 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 4150 | dsi_handle_framedone(dsidev, 0); |
Tomi Valkeinen | 18946f6 | 2010-01-12 14:16:41 +0200 | [diff] [blame] | 4151 | } |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 4152 | |
Tomi Valkeinen | 5cfc1c3 | 2013-05-15 11:24:30 +0300 | [diff] [blame] | 4153 | static int dsi_update(struct omap_dss_device *dssdev, int channel, |
Tomi Valkeinen | 18946f6 | 2010-01-12 14:16:41 +0200 | [diff] [blame] | 4154 | void (*callback)(int, void *), void *data) |
| 4155 | { |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 4156 | struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev); |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 4157 | struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev); |
Tomi Valkeinen | 5476e74 | 2011-11-03 16:34:20 +0200 | [diff] [blame] | 4158 | u16 dw, dh; |
| 4159 | |
| 4160 | dsi_perf_mark_setup(dsidev); |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 4161 | |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 4162 | dsi->update_channel = channel; |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 4163 | |
Tomi Valkeinen | 4a9e78a | 2011-08-15 11:22:21 +0300 | [diff] [blame] | 4164 | dsi->framedone_callback = callback; |
| 4165 | dsi->framedone_data = data; |
Tomi Valkeinen | 18946f6 | 2010-01-12 14:16:41 +0200 | [diff] [blame] | 4166 | |
Peter Ujfalusi | da11bbbb | 2016-09-22 14:07:04 +0300 | [diff] [blame] | 4167 | dw = dsi->vm.hactive; |
| 4168 | dh = dsi->vm.vactive; |
Tomi Valkeinen | 18946f6 | 2010-01-12 14:16:41 +0200 | [diff] [blame] | 4169 | |
Tomi Valkeinen | 477fed7 | 2013-10-02 14:41:24 +0300 | [diff] [blame] | 4170 | #ifdef DSI_PERF_MEASURE |
Tomi Valkeinen | 5476e74 | 2011-11-03 16:34:20 +0200 | [diff] [blame] | 4171 | dsi->update_bytes = dw * dh * |
Archit Taneja | 02c3960 | 2012-08-10 15:01:33 +0530 | [diff] [blame] | 4172 | dsi_get_pixel_size(dsi->pix_fmt) / 8; |
Tomi Valkeinen | 5476e74 | 2011-11-03 16:34:20 +0200 | [diff] [blame] | 4173 | #endif |
Tomi Valkeinen | 5761217 | 2012-11-27 17:32:36 +0200 | [diff] [blame] | 4174 | dsi_update_screen_dispc(dsidev); |
Tomi Valkeinen | 18946f6 | 2010-01-12 14:16:41 +0200 | [diff] [blame] | 4175 | |
| 4176 | return 0; |
| 4177 | } |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 4178 | |
| 4179 | /* Display funcs */ |
| 4180 | |
Tomi Valkeinen | 5761217 | 2012-11-27 17:32:36 +0200 | [diff] [blame] | 4181 | static int dsi_configure_dispc_clocks(struct platform_device *dsidev) |
Archit Taneja | 7d2572f | 2012-06-29 14:31:07 +0530 | [diff] [blame] | 4182 | { |
Archit Taneja | 7d2572f | 2012-06-29 14:31:07 +0530 | [diff] [blame] | 4183 | struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev); |
| 4184 | struct dispc_clock_info dispc_cinfo; |
| 4185 | int r; |
Tomi Valkeinen | 1751818 | 2013-03-07 11:21:45 +0200 | [diff] [blame] | 4186 | unsigned long fck; |
Archit Taneja | 7d2572f | 2012-06-29 14:31:07 +0530 | [diff] [blame] | 4187 | |
| 4188 | fck = dsi_get_pll_hsdiv_dispc_rate(dsidev); |
| 4189 | |
Tomi Valkeinen | a0d269e | 2012-11-27 17:05:54 +0200 | [diff] [blame] | 4190 | dispc_cinfo.lck_div = dsi->user_dispc_cinfo.lck_div; |
| 4191 | dispc_cinfo.pck_div = dsi->user_dispc_cinfo.pck_div; |
Archit Taneja | 7d2572f | 2012-06-29 14:31:07 +0530 | [diff] [blame] | 4192 | |
| 4193 | r = dispc_calc_clock_rates(fck, &dispc_cinfo); |
| 4194 | if (r) { |
| 4195 | DSSERR("Failed to calc dispc clocks\n"); |
| 4196 | return r; |
| 4197 | } |
| 4198 | |
| 4199 | dsi->mgr_config.clock_info = dispc_cinfo; |
| 4200 | |
| 4201 | return 0; |
| 4202 | } |
| 4203 | |
Tomi Valkeinen | b7dec9b | 2013-02-22 12:58:35 +0200 | [diff] [blame] | 4204 | static int dsi_display_init_dispc(struct platform_device *dsidev, |
Tomi Valkeinen | 0674d38 | 2015-11-05 10:01:02 +0200 | [diff] [blame] | 4205 | enum omap_channel channel) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 4206 | { |
Archit Taneja | 7d2572f | 2012-06-29 14:31:07 +0530 | [diff] [blame] | 4207 | struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev); |
Archit Taneja | 7d2572f | 2012-06-29 14:31:07 +0530 | [diff] [blame] | 4208 | int r; |
Archit Taneja | 5a8b572 | 2011-05-12 17:26:29 +0530 | [diff] [blame] | 4209 | |
Tomi Valkeinen | 0674d38 | 2015-11-05 10:01:02 +0200 | [diff] [blame] | 4210 | dss_select_lcd_clk_source(channel, dsi->module_id == 0 ? |
Tomi Valkeinen | 3b63ca7 | 2016-05-17 14:01:10 +0300 | [diff] [blame] | 4211 | DSS_CLK_SRC_PLL1_1 : |
| 4212 | DSS_CLK_SRC_PLL2_1); |
Tomi Valkeinen | 5476e74 | 2011-11-03 16:34:20 +0200 | [diff] [blame] | 4213 | |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 4214 | if (dsi->mode == OMAP_DSS_DSI_CMD_MODE) { |
Tomi Valkeinen | 0674d38 | 2015-11-05 10:01:02 +0200 | [diff] [blame] | 4215 | r = dss_mgr_register_framedone_handler(channel, |
Tomi Valkeinen | 1550202 | 2012-10-10 13:59:07 +0300 | [diff] [blame] | 4216 | dsi_framedone_irq_callback, dsidev); |
Archit Taneja | 8af6ff0 | 2011-09-05 16:48:27 +0530 | [diff] [blame] | 4217 | if (r) { |
Tomi Valkeinen | 1550202 | 2012-10-10 13:59:07 +0300 | [diff] [blame] | 4218 | DSSERR("can't register FRAMEDONE handler\n"); |
Archit Taneja | 7d2572f | 2012-06-29 14:31:07 +0530 | [diff] [blame] | 4219 | goto err; |
Archit Taneja | 8af6ff0 | 2011-09-05 16:48:27 +0530 | [diff] [blame] | 4220 | } |
| 4221 | |
Archit Taneja | 7d2572f | 2012-06-29 14:31:07 +0530 | [diff] [blame] | 4222 | dsi->mgr_config.stallmode = true; |
| 4223 | dsi->mgr_config.fifohandcheck = true; |
Archit Taneja | 8af6ff0 | 2011-09-05 16:48:27 +0530 | [diff] [blame] | 4224 | } else { |
Archit Taneja | 7d2572f | 2012-06-29 14:31:07 +0530 | [diff] [blame] | 4225 | dsi->mgr_config.stallmode = false; |
| 4226 | dsi->mgr_config.fifohandcheck = false; |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 4227 | } |
| 4228 | |
Archit Taneja | bd5a7b1 | 2012-06-26 12:38:31 +0530 | [diff] [blame] | 4229 | /* |
| 4230 | * override interlace, logic level and edge related parameters in |
Peter Ujfalusi | 4520ff2 | 2016-09-22 14:07:03 +0300 | [diff] [blame] | 4231 | * videomode with default values |
Archit Taneja | bd5a7b1 | 2012-06-26 12:38:31 +0530 | [diff] [blame] | 4232 | */ |
Peter Ujfalusi | da11bbbb | 2016-09-22 14:07:04 +0300 | [diff] [blame] | 4233 | dsi->vm.flags &= ~DISPLAY_FLAGS_INTERLACED; |
| 4234 | dsi->vm.flags &= ~DISPLAY_FLAGS_HSYNC_LOW; |
| 4235 | dsi->vm.flags |= DISPLAY_FLAGS_HSYNC_HIGH; |
| 4236 | dsi->vm.flags &= ~DISPLAY_FLAGS_VSYNC_LOW; |
| 4237 | dsi->vm.flags |= DISPLAY_FLAGS_VSYNC_HIGH; |
| 4238 | dsi->vm.flags &= ~DISPLAY_FLAGS_PIXDATA_NEGEDGE; |
| 4239 | dsi->vm.flags |= DISPLAY_FLAGS_PIXDATA_POSEDGE; |
| 4240 | dsi->vm.flags &= ~DISPLAY_FLAGS_DE_LOW; |
| 4241 | dsi->vm.flags |= DISPLAY_FLAGS_DE_HIGH; |
| 4242 | dsi->vm.flags &= ~DISPLAY_FLAGS_SYNC_POSEDGE; |
| 4243 | dsi->vm.flags |= DISPLAY_FLAGS_SYNC_NEGEDGE; |
Archit Taneja | bd5a7b1 | 2012-06-26 12:38:31 +0530 | [diff] [blame] | 4244 | |
Peter Ujfalusi | da11bbbb | 2016-09-22 14:07:04 +0300 | [diff] [blame] | 4245 | dss_mgr_set_timings(channel, &dsi->vm); |
Archit Taneja | bd5a7b1 | 2012-06-26 12:38:31 +0530 | [diff] [blame] | 4246 | |
Tomi Valkeinen | 5761217 | 2012-11-27 17:32:36 +0200 | [diff] [blame] | 4247 | r = dsi_configure_dispc_clocks(dsidev); |
Archit Taneja | 7d2572f | 2012-06-29 14:31:07 +0530 | [diff] [blame] | 4248 | if (r) |
| 4249 | goto err1; |
| 4250 | |
| 4251 | dsi->mgr_config.io_pad_mode = DSS_IO_PAD_MODE_BYPASS; |
| 4252 | dsi->mgr_config.video_port_width = |
Archit Taneja | 02c3960 | 2012-08-10 15:01:33 +0530 | [diff] [blame] | 4253 | dsi_get_pixel_size(dsi->pix_fmt); |
Archit Taneja | 7d2572f | 2012-06-29 14:31:07 +0530 | [diff] [blame] | 4254 | dsi->mgr_config.lcden_sig_polarity = 0; |
| 4255 | |
Tomi Valkeinen | 0674d38 | 2015-11-05 10:01:02 +0200 | [diff] [blame] | 4256 | dss_mgr_set_lcd_config(channel, &dsi->mgr_config); |
Archit Taneja | d21f43b | 2012-06-21 09:45:11 +0530 | [diff] [blame] | 4257 | |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 4258 | return 0; |
Archit Taneja | 7d2572f | 2012-06-29 14:31:07 +0530 | [diff] [blame] | 4259 | err1: |
Archit Taneja | dca2b15 | 2012-08-16 18:02:00 +0530 | [diff] [blame] | 4260 | if (dsi->mode == OMAP_DSS_DSI_CMD_MODE) |
Tomi Valkeinen | 0674d38 | 2015-11-05 10:01:02 +0200 | [diff] [blame] | 4261 | dss_mgr_unregister_framedone_handler(channel, |
Tomi Valkeinen | 1550202 | 2012-10-10 13:59:07 +0300 | [diff] [blame] | 4262 | dsi_framedone_irq_callback, dsidev); |
Archit Taneja | 7d2572f | 2012-06-29 14:31:07 +0530 | [diff] [blame] | 4263 | err: |
Tomi Valkeinen | 3b63ca7 | 2016-05-17 14:01:10 +0300 | [diff] [blame] | 4264 | dss_select_lcd_clk_source(channel, DSS_CLK_SRC_FCK); |
Archit Taneja | 7d2572f | 2012-06-29 14:31:07 +0530 | [diff] [blame] | 4265 | return r; |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 4266 | } |
| 4267 | |
Tomi Valkeinen | b7dec9b | 2013-02-22 12:58:35 +0200 | [diff] [blame] | 4268 | static void dsi_display_uninit_dispc(struct platform_device *dsidev, |
Tomi Valkeinen | 0674d38 | 2015-11-05 10:01:02 +0200 | [diff] [blame] | 4269 | enum omap_channel channel) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 4270 | { |
Archit Taneja | dca2b15 | 2012-08-16 18:02:00 +0530 | [diff] [blame] | 4271 | struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev); |
| 4272 | |
Tomi Valkeinen | 1550202 | 2012-10-10 13:59:07 +0300 | [diff] [blame] | 4273 | if (dsi->mode == OMAP_DSS_DSI_CMD_MODE) |
Tomi Valkeinen | 0674d38 | 2015-11-05 10:01:02 +0200 | [diff] [blame] | 4274 | dss_mgr_unregister_framedone_handler(channel, |
Tomi Valkeinen | 1550202 | 2012-10-10 13:59:07 +0300 | [diff] [blame] | 4275 | dsi_framedone_irq_callback, dsidev); |
Tomi Valkeinen | b7dec9b | 2013-02-22 12:58:35 +0200 | [diff] [blame] | 4276 | |
Tomi Valkeinen | 3b63ca7 | 2016-05-17 14:01:10 +0300 | [diff] [blame] | 4277 | dss_select_lcd_clk_source(channel, DSS_CLK_SRC_FCK); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 4278 | } |
| 4279 | |
Tomi Valkeinen | 5761217 | 2012-11-27 17:32:36 +0200 | [diff] [blame] | 4280 | static int dsi_configure_dsi_clocks(struct platform_device *dsidev) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 4281 | { |
Tomi Valkeinen | a0d269e | 2012-11-27 17:05:54 +0200 | [diff] [blame] | 4282 | struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev); |
Tomi Valkeinen | 2daea7a | 2014-10-22 14:49:14 +0300 | [diff] [blame] | 4283 | struct dss_pll_clock_info cinfo; |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 4284 | int r; |
| 4285 | |
Tomi Valkeinen | a0d269e | 2012-11-27 17:05:54 +0200 | [diff] [blame] | 4286 | cinfo = dsi->user_dsi_cinfo; |
| 4287 | |
Tomi Valkeinen | 2daea7a | 2014-10-22 14:49:14 +0300 | [diff] [blame] | 4288 | r = dss_pll_set_config(&dsi->pll, &cinfo); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 4289 | if (r) { |
| 4290 | DSSERR("Failed to set dsi clocks\n"); |
| 4291 | return r; |
| 4292 | } |
| 4293 | |
| 4294 | return 0; |
| 4295 | } |
| 4296 | |
Tomi Valkeinen | 5761217 | 2012-11-27 17:32:36 +0200 | [diff] [blame] | 4297 | static int dsi_display_init_dsi(struct platform_device *dsidev) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 4298 | { |
Tomi Valkeinen | 11ee960 | 2012-03-09 16:07:39 +0200 | [diff] [blame] | 4299 | struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 4300 | int r; |
| 4301 | |
Tomi Valkeinen | 2daea7a | 2014-10-22 14:49:14 +0300 | [diff] [blame] | 4302 | r = dss_pll_enable(&dsi->pll); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 4303 | if (r) |
| 4304 | goto err0; |
| 4305 | |
Tomi Valkeinen | 5761217 | 2012-11-27 17:32:36 +0200 | [diff] [blame] | 4306 | r = dsi_configure_dsi_clocks(dsidev); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 4307 | if (r) |
| 4308 | goto err1; |
| 4309 | |
Tomi Valkeinen | 4ce9e33 | 2013-03-05 17:11:16 +0200 | [diff] [blame] | 4310 | dss_select_dsi_clk_source(dsi->module_id, dsi->module_id == 0 ? |
Tomi Valkeinen | 3b63ca7 | 2016-05-17 14:01:10 +0300 | [diff] [blame] | 4311 | DSS_CLK_SRC_PLL1_2 : |
| 4312 | DSS_CLK_SRC_PLL2_2); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 4313 | |
| 4314 | DSSDBG("PLL OK\n"); |
| 4315 | |
Archit Taneja | 9e7e937 | 2012-08-14 12:29:22 +0530 | [diff] [blame] | 4316 | r = dsi_cio_init(dsidev); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 4317 | if (r) |
| 4318 | goto err2; |
| 4319 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 4320 | _dsi_print_reset_status(dsidev); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 4321 | |
Archit Taneja | 9e7e937 | 2012-08-14 12:29:22 +0530 | [diff] [blame] | 4322 | dsi_proto_timings(dsidev); |
Tomi Valkeinen | 5761217 | 2012-11-27 17:32:36 +0200 | [diff] [blame] | 4323 | dsi_set_lp_clk_divisor(dsidev); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 4324 | |
| 4325 | if (1) |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 4326 | _dsi_print_reset_status(dsidev); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 4327 | |
Tomi Valkeinen | 5761217 | 2012-11-27 17:32:36 +0200 | [diff] [blame] | 4328 | r = dsi_proto_config(dsidev); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 4329 | if (r) |
| 4330 | goto err3; |
| 4331 | |
| 4332 | /* enable interface */ |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 4333 | dsi_vc_enable(dsidev, 0, 1); |
| 4334 | dsi_vc_enable(dsidev, 1, 1); |
| 4335 | dsi_vc_enable(dsidev, 2, 1); |
| 4336 | dsi_vc_enable(dsidev, 3, 1); |
| 4337 | dsi_if_enable(dsidev, 1); |
| 4338 | dsi_force_tx_stop_mode_io(dsidev); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 4339 | |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 4340 | return 0; |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 4341 | err3: |
Archit Taneja | 9e7e937 | 2012-08-14 12:29:22 +0530 | [diff] [blame] | 4342 | dsi_cio_uninit(dsidev); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 4343 | err2: |
Tomi Valkeinen | 3b63ca7 | 2016-05-17 14:01:10 +0300 | [diff] [blame] | 4344 | dss_select_dsi_clk_source(dsi->module_id, DSS_CLK_SRC_FCK); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 4345 | err1: |
Tomi Valkeinen | 2daea7a | 2014-10-22 14:49:14 +0300 | [diff] [blame] | 4346 | dss_pll_disable(&dsi->pll); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 4347 | err0: |
| 4348 | return r; |
| 4349 | } |
| 4350 | |
Tomi Valkeinen | 5761217 | 2012-11-27 17:32:36 +0200 | [diff] [blame] | 4351 | static void dsi_display_uninit_dsi(struct platform_device *dsidev, |
Tomi Valkeinen | 22d6d67 | 2010-10-11 11:33:30 +0300 | [diff] [blame] | 4352 | bool disconnect_lanes, bool enter_ulps) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 4353 | { |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 4354 | struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev); |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 4355 | |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 4356 | if (enter_ulps && !dsi->ulps_enabled) |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 4357 | dsi_enter_ulps(dsidev); |
Tomi Valkeinen | 40885ab | 2010-07-28 15:53:38 +0300 | [diff] [blame] | 4358 | |
Ville Syrjälä | d737010 | 2010-04-22 22:50:09 +0200 | [diff] [blame] | 4359 | /* disable interface */ |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 4360 | dsi_if_enable(dsidev, 0); |
| 4361 | dsi_vc_enable(dsidev, 0, 0); |
| 4362 | dsi_vc_enable(dsidev, 1, 0); |
| 4363 | dsi_vc_enable(dsidev, 2, 0); |
| 4364 | dsi_vc_enable(dsidev, 3, 0); |
Ville Syrjälä | d737010 | 2010-04-22 22:50:09 +0200 | [diff] [blame] | 4365 | |
Tomi Valkeinen | 3b63ca7 | 2016-05-17 14:01:10 +0300 | [diff] [blame] | 4366 | dss_select_dsi_clk_source(dsi->module_id, DSS_CLK_SRC_FCK); |
Archit Taneja | 9e7e937 | 2012-08-14 12:29:22 +0530 | [diff] [blame] | 4367 | dsi_cio_uninit(dsidev); |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 4368 | dsi_pll_uninit(dsidev, disconnect_lanes); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 4369 | } |
| 4370 | |
Tomi Valkeinen | 5cfc1c3 | 2013-05-15 11:24:30 +0300 | [diff] [blame] | 4371 | static int dsi_display_enable(struct omap_dss_device *dssdev) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 4372 | { |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 4373 | struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev); |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 4374 | struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 4375 | int r = 0; |
| 4376 | |
| 4377 | DSSDBG("dsi_display_enable\n"); |
| 4378 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 4379 | WARN_ON(!dsi_bus_is_locked(dsidev)); |
Tomi Valkeinen | 37ac60e | 2010-01-12 15:12:07 +0200 | [diff] [blame] | 4380 | |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 4381 | mutex_lock(&dsi->lock); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 4382 | |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 4383 | r = dsi_runtime_get(dsidev); |
| 4384 | if (r) |
| 4385 | goto err_get_dsi; |
| 4386 | |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 4387 | _dsi_initialize_irq(dsidev); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 4388 | |
Tomi Valkeinen | 5761217 | 2012-11-27 17:32:36 +0200 | [diff] [blame] | 4389 | r = dsi_display_init_dsi(dsidev); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 4390 | if (r) |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 4391 | goto err_init_dsi; |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 4392 | |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 4393 | mutex_unlock(&dsi->lock); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 4394 | |
| 4395 | return 0; |
| 4396 | |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 4397 | err_init_dsi: |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 4398 | dsi_runtime_put(dsidev); |
| 4399 | err_get_dsi: |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 4400 | mutex_unlock(&dsi->lock); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 4401 | DSSDBG("dsi_display_enable FAILED\n"); |
| 4402 | return r; |
| 4403 | } |
| 4404 | |
Tomi Valkeinen | 5cfc1c3 | 2013-05-15 11:24:30 +0300 | [diff] [blame] | 4405 | static void dsi_display_disable(struct omap_dss_device *dssdev, |
Tomi Valkeinen | 22d6d67 | 2010-10-11 11:33:30 +0300 | [diff] [blame] | 4406 | bool disconnect_lanes, bool enter_ulps) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 4407 | { |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 4408 | struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev); |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 4409 | struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev); |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 4410 | |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 4411 | DSSDBG("dsi_display_disable\n"); |
| 4412 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 4413 | WARN_ON(!dsi_bus_is_locked(dsidev)); |
Tomi Valkeinen | 37ac60e | 2010-01-12 15:12:07 +0200 | [diff] [blame] | 4414 | |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 4415 | mutex_lock(&dsi->lock); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 4416 | |
Tomi Valkeinen | 15ffa1d | 2011-06-16 14:34:06 +0300 | [diff] [blame] | 4417 | dsi_sync_vc(dsidev, 0); |
| 4418 | dsi_sync_vc(dsidev, 1); |
| 4419 | dsi_sync_vc(dsidev, 2); |
| 4420 | dsi_sync_vc(dsidev, 3); |
| 4421 | |
Tomi Valkeinen | 5761217 | 2012-11-27 17:32:36 +0200 | [diff] [blame] | 4422 | dsi_display_uninit_dsi(dsidev, disconnect_lanes, enter_ulps); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 4423 | |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 4424 | dsi_runtime_put(dsidev); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 4425 | |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 4426 | mutex_unlock(&dsi->lock); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 4427 | } |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 4428 | |
Tomi Valkeinen | 5cfc1c3 | 2013-05-15 11:24:30 +0300 | [diff] [blame] | 4429 | static int dsi_enable_te(struct omap_dss_device *dssdev, bool enable) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 4430 | { |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 4431 | struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev); |
| 4432 | struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev); |
| 4433 | |
| 4434 | dsi->te_enabled = enable; |
Tomi Valkeinen | 225b650 | 2010-01-11 15:11:01 +0200 | [diff] [blame] | 4435 | return 0; |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 4436 | } |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 4437 | |
Tomi Valkeinen | f1e0001 | 2013-03-05 17:21:35 +0200 | [diff] [blame] | 4438 | #ifdef PRINT_VERBOSE_VM_TIMINGS |
| 4439 | static void print_dsi_vm(const char *str, |
| 4440 | const struct omap_dss_dsi_videomode_timings *t) |
| 4441 | { |
| 4442 | unsigned long byteclk = t->hsclk / 4; |
| 4443 | int bl, wc, pps, tot; |
| 4444 | |
| 4445 | wc = DIV_ROUND_UP(t->hact * t->bitspp, 8); |
| 4446 | pps = DIV_ROUND_UP(wc + 6, t->ndl); /* pixel packet size */ |
H. Nikolaus Schaller | 7e6d80d | 2016-12-26 20:23:19 +0100 | [diff] [blame] | 4447 | bl = t->hss + t->hsa + t->hse + t->hbp + t->hfp; |
Tomi Valkeinen | f1e0001 | 2013-03-05 17:21:35 +0200 | [diff] [blame] | 4448 | tot = bl + pps; |
| 4449 | |
| 4450 | #define TO_DSI_T(x) ((u32)div64_u64((u64)x * 1000000000llu, byteclk)) |
| 4451 | |
| 4452 | pr_debug("%s bck %lu, %u/%u/%u/%u/%u/%u = %u+%u = %u, " |
| 4453 | "%u/%u/%u/%u/%u/%u = %u + %u = %u\n", |
| 4454 | str, |
| 4455 | byteclk, |
H. Nikolaus Schaller | 7e6d80d | 2016-12-26 20:23:19 +0100 | [diff] [blame] | 4456 | t->hss, t->hsa, t->hse, t->hbp, pps, t->hfp, |
Tomi Valkeinen | f1e0001 | 2013-03-05 17:21:35 +0200 | [diff] [blame] | 4457 | bl, pps, tot, |
| 4458 | TO_DSI_T(t->hss), |
| 4459 | TO_DSI_T(t->hsa), |
| 4460 | TO_DSI_T(t->hse), |
| 4461 | TO_DSI_T(t->hbp), |
| 4462 | TO_DSI_T(pps), |
H. Nikolaus Schaller | 7e6d80d | 2016-12-26 20:23:19 +0100 | [diff] [blame] | 4463 | TO_DSI_T(t->hfp), |
Tomi Valkeinen | f1e0001 | 2013-03-05 17:21:35 +0200 | [diff] [blame] | 4464 | |
| 4465 | TO_DSI_T(bl), |
| 4466 | TO_DSI_T(pps), |
| 4467 | |
| 4468 | TO_DSI_T(tot)); |
| 4469 | #undef TO_DSI_T |
| 4470 | } |
| 4471 | |
Peter Ujfalusi | da11bbbb | 2016-09-22 14:07:04 +0300 | [diff] [blame] | 4472 | static void print_dispc_vm(const char *str, const struct videomode *vm) |
Tomi Valkeinen | f1e0001 | 2013-03-05 17:21:35 +0200 | [diff] [blame] | 4473 | { |
Peter Ujfalusi | da11bbbb | 2016-09-22 14:07:04 +0300 | [diff] [blame] | 4474 | unsigned long pck = vm->pixelclock; |
Tomi Valkeinen | f1e0001 | 2013-03-05 17:21:35 +0200 | [diff] [blame] | 4475 | int hact, bl, tot; |
| 4476 | |
Peter Ujfalusi | da11bbbb | 2016-09-22 14:07:04 +0300 | [diff] [blame] | 4477 | hact = vm->hactive; |
H. Nikolaus Schaller | 7e6d80d | 2016-12-26 20:23:19 +0100 | [diff] [blame] | 4478 | bl = vm->hsync_len + vm->hback_porch + vm->hfront_porch; |
Tomi Valkeinen | f1e0001 | 2013-03-05 17:21:35 +0200 | [diff] [blame] | 4479 | tot = hact + bl; |
| 4480 | |
| 4481 | #define TO_DISPC_T(x) ((u32)div64_u64((u64)x * 1000000000llu, pck)) |
| 4482 | |
| 4483 | pr_debug("%s pck %lu, %u/%u/%u/%u = %u+%u = %u, " |
| 4484 | "%u/%u/%u/%u = %u + %u = %u\n", |
| 4485 | str, |
| 4486 | pck, |
H. Nikolaus Schaller | 7e6d80d | 2016-12-26 20:23:19 +0100 | [diff] [blame] | 4487 | vm->hsync_len, vm->hback_porch, hact, vm->hfront_porch, |
Tomi Valkeinen | f1e0001 | 2013-03-05 17:21:35 +0200 | [diff] [blame] | 4488 | bl, hact, tot, |
Peter Ujfalusi | da11bbbb | 2016-09-22 14:07:04 +0300 | [diff] [blame] | 4489 | TO_DISPC_T(vm->hsync_len), |
H. Nikolaus Schaller | 7e6d80d | 2016-12-26 20:23:19 +0100 | [diff] [blame] | 4490 | TO_DISPC_T(vm->hback_porch), |
Tomi Valkeinen | f1e0001 | 2013-03-05 17:21:35 +0200 | [diff] [blame] | 4491 | TO_DISPC_T(hact), |
Peter Ujfalusi | da11bbbb | 2016-09-22 14:07:04 +0300 | [diff] [blame] | 4492 | TO_DISPC_T(vm->hfront_porch), |
Tomi Valkeinen | f1e0001 | 2013-03-05 17:21:35 +0200 | [diff] [blame] | 4493 | TO_DISPC_T(bl), |
| 4494 | TO_DISPC_T(hact), |
| 4495 | TO_DISPC_T(tot)); |
| 4496 | #undef TO_DISPC_T |
| 4497 | } |
| 4498 | |
| 4499 | /* note: this is not quite accurate */ |
| 4500 | static void print_dsi_dispc_vm(const char *str, |
| 4501 | const struct omap_dss_dsi_videomode_timings *t) |
| 4502 | { |
Peter Ujfalusi | 4520ff2 | 2016-09-22 14:07:03 +0300 | [diff] [blame] | 4503 | struct videomode vm = { 0 }; |
Tomi Valkeinen | f1e0001 | 2013-03-05 17:21:35 +0200 | [diff] [blame] | 4504 | unsigned long byteclk = t->hsclk / 4; |
| 4505 | unsigned long pck; |
| 4506 | u64 dsi_tput; |
| 4507 | int dsi_hact, dsi_htot; |
| 4508 | |
| 4509 | dsi_tput = (u64)byteclk * t->ndl * 8; |
| 4510 | pck = (u32)div64_u64(dsi_tput, t->bitspp); |
| 4511 | dsi_hact = DIV_ROUND_UP(DIV_ROUND_UP(t->hact * t->bitspp, 8) + 6, t->ndl); |
H. Nikolaus Schaller | 7e6d80d | 2016-12-26 20:23:19 +0100 | [diff] [blame] | 4512 | dsi_htot = t->hss + t->hsa + t->hse + t->hbp + dsi_hact + t->hfp; |
Tomi Valkeinen | f1e0001 | 2013-03-05 17:21:35 +0200 | [diff] [blame] | 4513 | |
Tomi Valkeinen | d8d78941 | 2013-04-10 14:12:14 +0300 | [diff] [blame] | 4514 | vm.pixelclock = pck; |
Peter Ujfalusi | 4dc2250 | 2016-09-22 14:06:48 +0300 | [diff] [blame] | 4515 | vm.hsync_len = div64_u64((u64)(t->hsa + t->hse) * pck, byteclk); |
H. Nikolaus Schaller | 7e6d80d | 2016-12-26 20:23:19 +0100 | [diff] [blame] | 4516 | vm.hback_porch = div64_u64((u64)t->hbp * pck, byteclk); |
| 4517 | vm.hfront_porch = div64_u64((u64)t->hfp * pck, byteclk); |
Peter Ujfalusi | 8189906 | 2016-09-22 14:06:46 +0300 | [diff] [blame] | 4518 | vm.hactive = t->hact; |
Tomi Valkeinen | f1e0001 | 2013-03-05 17:21:35 +0200 | [diff] [blame] | 4519 | |
| 4520 | print_dispc_vm(str, &vm); |
| 4521 | } |
| 4522 | #endif /* PRINT_VERBOSE_VM_TIMINGS */ |
| 4523 | |
| 4524 | static bool dsi_cm_calc_dispc_cb(int lckd, int pckd, unsigned long lck, |
| 4525 | unsigned long pck, void *data) |
| 4526 | { |
| 4527 | struct dsi_clk_calc_ctx *ctx = data; |
Peter Ujfalusi | da11bbbb | 2016-09-22 14:07:04 +0300 | [diff] [blame] | 4528 | struct videomode *vm = &ctx->vm; |
Tomi Valkeinen | f1e0001 | 2013-03-05 17:21:35 +0200 | [diff] [blame] | 4529 | |
| 4530 | ctx->dispc_cinfo.lck_div = lckd; |
| 4531 | ctx->dispc_cinfo.pck_div = pckd; |
| 4532 | ctx->dispc_cinfo.lck = lck; |
| 4533 | ctx->dispc_cinfo.pck = pck; |
| 4534 | |
Peter Ujfalusi | da11bbbb | 2016-09-22 14:07:04 +0300 | [diff] [blame] | 4535 | *vm = *ctx->config->vm; |
| 4536 | vm->pixelclock = pck; |
| 4537 | vm->hactive = ctx->config->vm->hactive; |
| 4538 | vm->vactive = ctx->config->vm->vactive; |
| 4539 | vm->hsync_len = vm->hfront_porch = vm->hback_porch = vm->vsync_len = 1; |
| 4540 | vm->vfront_porch = vm->vback_porch = 0; |
Tomi Valkeinen | f1e0001 | 2013-03-05 17:21:35 +0200 | [diff] [blame] | 4541 | |
| 4542 | return true; |
| 4543 | } |
| 4544 | |
Tomi Valkeinen | 2daea7a | 2014-10-22 14:49:14 +0300 | [diff] [blame] | 4545 | static bool dsi_cm_calc_hsdiv_cb(int m_dispc, unsigned long dispc, |
Tomi Valkeinen | f1e0001 | 2013-03-05 17:21:35 +0200 | [diff] [blame] | 4546 | void *data) |
| 4547 | { |
| 4548 | struct dsi_clk_calc_ctx *ctx = data; |
| 4549 | |
Tomi Valkeinen | 2daea7a | 2014-10-22 14:49:14 +0300 | [diff] [blame] | 4550 | ctx->dsi_cinfo.mX[HSDIV_DISPC] = m_dispc; |
Tomi Valkeinen | acf604b | 2014-11-07 13:13:24 +0200 | [diff] [blame] | 4551 | ctx->dsi_cinfo.clkout[HSDIV_DISPC] = dispc; |
Tomi Valkeinen | f1e0001 | 2013-03-05 17:21:35 +0200 | [diff] [blame] | 4552 | |
| 4553 | return dispc_div_calc(dispc, ctx->req_pck_min, ctx->req_pck_max, |
| 4554 | dsi_cm_calc_dispc_cb, ctx); |
| 4555 | } |
| 4556 | |
Tomi Valkeinen | 2daea7a | 2014-10-22 14:49:14 +0300 | [diff] [blame] | 4557 | static bool dsi_cm_calc_pll_cb(int n, int m, unsigned long fint, |
| 4558 | unsigned long clkdco, void *data) |
Tomi Valkeinen | f1e0001 | 2013-03-05 17:21:35 +0200 | [diff] [blame] | 4559 | { |
| 4560 | struct dsi_clk_calc_ctx *ctx = data; |
Laurent Pinchart | fe9964c | 2017-08-05 01:44:15 +0300 | [diff] [blame] | 4561 | struct dsi_data *dsi = dsi_get_dsidrv_data(ctx->dsidev); |
Tomi Valkeinen | f1e0001 | 2013-03-05 17:21:35 +0200 | [diff] [blame] | 4562 | |
Tomi Valkeinen | 2daea7a | 2014-10-22 14:49:14 +0300 | [diff] [blame] | 4563 | ctx->dsi_cinfo.n = n; |
| 4564 | ctx->dsi_cinfo.m = m; |
Tomi Valkeinen | f1e0001 | 2013-03-05 17:21:35 +0200 | [diff] [blame] | 4565 | ctx->dsi_cinfo.fint = fint; |
Tomi Valkeinen | 2daea7a | 2014-10-22 14:49:14 +0300 | [diff] [blame] | 4566 | ctx->dsi_cinfo.clkdco = clkdco; |
Tomi Valkeinen | f1e0001 | 2013-03-05 17:21:35 +0200 | [diff] [blame] | 4567 | |
Tomi Valkeinen | cd0715f | 2016-05-17 21:23:37 +0300 | [diff] [blame] | 4568 | return dss_pll_hsdiv_calc_a(ctx->pll, clkdco, ctx->req_pck_min, |
Laurent Pinchart | fe9964c | 2017-08-05 01:44:15 +0300 | [diff] [blame] | 4569 | dsi->data->max_fck_freq, |
Tomi Valkeinen | f1e0001 | 2013-03-05 17:21:35 +0200 | [diff] [blame] | 4570 | dsi_cm_calc_hsdiv_cb, ctx); |
| 4571 | } |
| 4572 | |
| 4573 | static bool dsi_cm_calc(struct dsi_data *dsi, |
| 4574 | const struct omap_dss_dsi_config *cfg, |
| 4575 | struct dsi_clk_calc_ctx *ctx) |
| 4576 | { |
| 4577 | unsigned long clkin; |
| 4578 | int bitspp, ndl; |
| 4579 | unsigned long pll_min, pll_max; |
| 4580 | unsigned long pck, txbyteclk; |
| 4581 | |
Tomi Valkeinen | 2daea7a | 2014-10-22 14:49:14 +0300 | [diff] [blame] | 4582 | clkin = clk_get_rate(dsi->pll.clkin); |
Tomi Valkeinen | f1e0001 | 2013-03-05 17:21:35 +0200 | [diff] [blame] | 4583 | bitspp = dsi_get_pixel_size(cfg->pixel_format); |
| 4584 | ndl = dsi->num_lanes_used - 1; |
| 4585 | |
| 4586 | /* |
| 4587 | * Here we should calculate minimum txbyteclk to be able to send the |
| 4588 | * frame in time, and also to handle TE. That's not very simple, though, |
| 4589 | * especially as we go to LP between each pixel packet due to HW |
| 4590 | * "feature". So let's just estimate very roughly and multiply by 1.5. |
| 4591 | */ |
Peter Ujfalusi | da11bbbb | 2016-09-22 14:07:04 +0300 | [diff] [blame] | 4592 | pck = cfg->vm->pixelclock; |
Tomi Valkeinen | f1e0001 | 2013-03-05 17:21:35 +0200 | [diff] [blame] | 4593 | pck = pck * 3 / 2; |
| 4594 | txbyteclk = pck * bitspp / 8 / ndl; |
| 4595 | |
| 4596 | memset(ctx, 0, sizeof(*ctx)); |
| 4597 | ctx->dsidev = dsi->pdev; |
Tomi Valkeinen | 2daea7a | 2014-10-22 14:49:14 +0300 | [diff] [blame] | 4598 | ctx->pll = &dsi->pll; |
Tomi Valkeinen | f1e0001 | 2013-03-05 17:21:35 +0200 | [diff] [blame] | 4599 | ctx->config = cfg; |
| 4600 | ctx->req_pck_min = pck; |
| 4601 | ctx->req_pck_nom = pck; |
| 4602 | ctx->req_pck_max = pck * 3 / 2; |
Tomi Valkeinen | f1e0001 | 2013-03-05 17:21:35 +0200 | [diff] [blame] | 4603 | |
| 4604 | pll_min = max(cfg->hs_clk_min * 4, txbyteclk * 4 * 4); |
| 4605 | pll_max = cfg->hs_clk_max * 4; |
| 4606 | |
Tomi Valkeinen | cd0715f | 2016-05-17 21:23:37 +0300 | [diff] [blame] | 4607 | return dss_pll_calc_a(ctx->pll, clkin, |
Tomi Valkeinen | f1e0001 | 2013-03-05 17:21:35 +0200 | [diff] [blame] | 4608 | pll_min, pll_max, |
| 4609 | dsi_cm_calc_pll_cb, ctx); |
| 4610 | } |
| 4611 | |
| 4612 | static bool dsi_vm_calc_blanking(struct dsi_clk_calc_ctx *ctx) |
| 4613 | { |
| 4614 | struct dsi_data *dsi = dsi_get_dsidrv_data(ctx->dsidev); |
| 4615 | const struct omap_dss_dsi_config *cfg = ctx->config; |
| 4616 | int bitspp = dsi_get_pixel_size(cfg->pixel_format); |
| 4617 | int ndl = dsi->num_lanes_used - 1; |
Tomi Valkeinen | 4a38aed | 2014-11-07 13:08:16 +0200 | [diff] [blame] | 4618 | unsigned long hsclk = ctx->dsi_cinfo.clkdco / 4; |
Tomi Valkeinen | f1e0001 | 2013-03-05 17:21:35 +0200 | [diff] [blame] | 4619 | unsigned long byteclk = hsclk / 4; |
| 4620 | |
| 4621 | unsigned long dispc_pck, req_pck_min, req_pck_nom, req_pck_max; |
| 4622 | int xres; |
| 4623 | int panel_htot, panel_hbl; /* pixels */ |
| 4624 | int dispc_htot, dispc_hbl; /* pixels */ |
| 4625 | int dsi_htot, dsi_hact, dsi_hbl, hss, hse; /* byteclks */ |
| 4626 | int hfp, hsa, hbp; |
Peter Ujfalusi | 4520ff2 | 2016-09-22 14:07:03 +0300 | [diff] [blame] | 4627 | const struct videomode *req_vm; |
| 4628 | struct videomode *dispc_vm; |
Tomi Valkeinen | f1e0001 | 2013-03-05 17:21:35 +0200 | [diff] [blame] | 4629 | struct omap_dss_dsi_videomode_timings *dsi_vm; |
| 4630 | u64 dsi_tput, dispc_tput; |
| 4631 | |
| 4632 | dsi_tput = (u64)byteclk * ndl * 8; |
| 4633 | |
Peter Ujfalusi | da11bbbb | 2016-09-22 14:07:04 +0300 | [diff] [blame] | 4634 | req_vm = cfg->vm; |
Tomi Valkeinen | f1e0001 | 2013-03-05 17:21:35 +0200 | [diff] [blame] | 4635 | req_pck_min = ctx->req_pck_min; |
| 4636 | req_pck_max = ctx->req_pck_max; |
| 4637 | req_pck_nom = ctx->req_pck_nom; |
| 4638 | |
| 4639 | dispc_pck = ctx->dispc_cinfo.pck; |
| 4640 | dispc_tput = (u64)dispc_pck * bitspp; |
| 4641 | |
Peter Ujfalusi | 8189906 | 2016-09-22 14:06:46 +0300 | [diff] [blame] | 4642 | xres = req_vm->hactive; |
Tomi Valkeinen | f1e0001 | 2013-03-05 17:21:35 +0200 | [diff] [blame] | 4643 | |
Peter Ujfalusi | a85f4a8 | 2016-09-22 14:06:50 +0300 | [diff] [blame] | 4644 | panel_hbl = req_vm->hfront_porch + req_vm->hback_porch + |
| 4645 | req_vm->hsync_len; |
Tomi Valkeinen | f1e0001 | 2013-03-05 17:21:35 +0200 | [diff] [blame] | 4646 | panel_htot = xres + panel_hbl; |
| 4647 | |
| 4648 | dsi_hact = DIV_ROUND_UP(DIV_ROUND_UP(xres * bitspp, 8) + 6, ndl); |
| 4649 | |
| 4650 | /* |
| 4651 | * When there are no line buffers, DISPC and DSI must have the |
| 4652 | * same tput. Otherwise DISPC tput needs to be higher than DSI's. |
| 4653 | */ |
| 4654 | if (dsi->line_buffer_size < xres * bitspp / 8) { |
| 4655 | if (dispc_tput != dsi_tput) |
| 4656 | return false; |
| 4657 | } else { |
| 4658 | if (dispc_tput < dsi_tput) |
| 4659 | return false; |
| 4660 | } |
| 4661 | |
| 4662 | /* DSI tput must be over the min requirement */ |
| 4663 | if (dsi_tput < (u64)bitspp * req_pck_min) |
| 4664 | return false; |
| 4665 | |
| 4666 | /* When non-burst mode, DSI tput must be below max requirement. */ |
| 4667 | if (cfg->trans_mode != OMAP_DSS_DSI_BURST_MODE) { |
| 4668 | if (dsi_tput > (u64)bitspp * req_pck_max) |
| 4669 | return false; |
| 4670 | } |
| 4671 | |
| 4672 | hss = DIV_ROUND_UP(4, ndl); |
| 4673 | |
| 4674 | if (cfg->trans_mode == OMAP_DSS_DSI_PULSE_MODE) { |
Peter Ujfalusi | 4dc2250 | 2016-09-22 14:06:48 +0300 | [diff] [blame] | 4675 | if (ndl == 3 && req_vm->hsync_len == 0) |
Tomi Valkeinen | f1e0001 | 2013-03-05 17:21:35 +0200 | [diff] [blame] | 4676 | hse = 1; |
| 4677 | else |
| 4678 | hse = DIV_ROUND_UP(4, ndl); |
| 4679 | } else { |
| 4680 | hse = 0; |
| 4681 | } |
| 4682 | |
| 4683 | /* DSI htot to match the panel's nominal pck */ |
| 4684 | dsi_htot = div64_u64((u64)panel_htot * byteclk, req_pck_nom); |
| 4685 | |
| 4686 | /* fail if there would be no time for blanking */ |
| 4687 | if (dsi_htot < hss + hse + dsi_hact) |
| 4688 | return false; |
| 4689 | |
| 4690 | /* total DSI blanking needed to achieve panel's TL */ |
| 4691 | dsi_hbl = dsi_htot - dsi_hact; |
| 4692 | |
| 4693 | /* DISPC htot to match the DSI TL */ |
| 4694 | dispc_htot = div64_u64((u64)dsi_htot * dispc_pck, byteclk); |
| 4695 | |
| 4696 | /* verify that the DSI and DISPC TLs are the same */ |
| 4697 | if ((u64)dsi_htot * dispc_pck != (u64)dispc_htot * byteclk) |
| 4698 | return false; |
| 4699 | |
| 4700 | dispc_hbl = dispc_htot - xres; |
| 4701 | |
| 4702 | /* setup DSI videomode */ |
| 4703 | |
| 4704 | dsi_vm = &ctx->dsi_vm; |
| 4705 | memset(dsi_vm, 0, sizeof(*dsi_vm)); |
| 4706 | |
| 4707 | dsi_vm->hsclk = hsclk; |
| 4708 | |
| 4709 | dsi_vm->ndl = ndl; |
| 4710 | dsi_vm->bitspp = bitspp; |
| 4711 | |
| 4712 | if (cfg->trans_mode != OMAP_DSS_DSI_PULSE_MODE) { |
| 4713 | hsa = 0; |
Peter Ujfalusi | 4dc2250 | 2016-09-22 14:06:48 +0300 | [diff] [blame] | 4714 | } else if (ndl == 3 && req_vm->hsync_len == 0) { |
Tomi Valkeinen | f1e0001 | 2013-03-05 17:21:35 +0200 | [diff] [blame] | 4715 | hsa = 0; |
| 4716 | } else { |
Peter Ujfalusi | 4dc2250 | 2016-09-22 14:06:48 +0300 | [diff] [blame] | 4717 | hsa = div64_u64((u64)req_vm->hsync_len * byteclk, req_pck_nom); |
Tomi Valkeinen | f1e0001 | 2013-03-05 17:21:35 +0200 | [diff] [blame] | 4718 | hsa = max(hsa - hse, 1); |
| 4719 | } |
| 4720 | |
Peter Ujfalusi | a85f4a8 | 2016-09-22 14:06:50 +0300 | [diff] [blame] | 4721 | hbp = div64_u64((u64)req_vm->hback_porch * byteclk, req_pck_nom); |
Tomi Valkeinen | f1e0001 | 2013-03-05 17:21:35 +0200 | [diff] [blame] | 4722 | hbp = max(hbp, 1); |
| 4723 | |
| 4724 | hfp = dsi_hbl - (hss + hsa + hse + hbp); |
| 4725 | if (hfp < 1) { |
| 4726 | int t; |
| 4727 | /* we need to take cycles from hbp */ |
| 4728 | |
| 4729 | t = 1 - hfp; |
| 4730 | hbp = max(hbp - t, 1); |
| 4731 | hfp = dsi_hbl - (hss + hsa + hse + hbp); |
| 4732 | |
| 4733 | if (hfp < 1 && hsa > 0) { |
| 4734 | /* we need to take cycles from hsa */ |
| 4735 | t = 1 - hfp; |
| 4736 | hsa = max(hsa - t, 1); |
| 4737 | hfp = dsi_hbl - (hss + hsa + hse + hbp); |
| 4738 | } |
| 4739 | } |
| 4740 | |
| 4741 | if (hfp < 1) |
| 4742 | return false; |
| 4743 | |
| 4744 | dsi_vm->hss = hss; |
| 4745 | dsi_vm->hsa = hsa; |
| 4746 | dsi_vm->hse = hse; |
| 4747 | dsi_vm->hbp = hbp; |
| 4748 | dsi_vm->hact = xres; |
| 4749 | dsi_vm->hfp = hfp; |
| 4750 | |
Peter Ujfalusi | d5bcf0a | 2016-09-22 14:06:51 +0300 | [diff] [blame] | 4751 | dsi_vm->vsa = req_vm->vsync_len; |
Peter Ujfalusi | 458540c | 2016-09-22 14:06:53 +0300 | [diff] [blame] | 4752 | dsi_vm->vbp = req_vm->vback_porch; |
Peter Ujfalusi | fb7f3c4 | 2016-09-22 14:06:47 +0300 | [diff] [blame] | 4753 | dsi_vm->vact = req_vm->vactive; |
Peter Ujfalusi | 0996c68 | 2016-09-22 14:06:52 +0300 | [diff] [blame] | 4754 | dsi_vm->vfp = req_vm->vfront_porch; |
Tomi Valkeinen | f1e0001 | 2013-03-05 17:21:35 +0200 | [diff] [blame] | 4755 | |
| 4756 | dsi_vm->trans_mode = cfg->trans_mode; |
| 4757 | |
| 4758 | dsi_vm->blanking_mode = 0; |
| 4759 | dsi_vm->hsa_blanking_mode = 1; |
| 4760 | dsi_vm->hfp_blanking_mode = 1; |
| 4761 | dsi_vm->hbp_blanking_mode = 1; |
| 4762 | |
| 4763 | dsi_vm->ddr_clk_always_on = cfg->ddr_clk_always_on; |
| 4764 | dsi_vm->window_sync = 4; |
| 4765 | |
| 4766 | /* setup DISPC videomode */ |
| 4767 | |
Peter Ujfalusi | da11bbbb | 2016-09-22 14:07:04 +0300 | [diff] [blame] | 4768 | dispc_vm = &ctx->vm; |
Tomi Valkeinen | f1e0001 | 2013-03-05 17:21:35 +0200 | [diff] [blame] | 4769 | *dispc_vm = *req_vm; |
Tomi Valkeinen | d8d78941 | 2013-04-10 14:12:14 +0300 | [diff] [blame] | 4770 | dispc_vm->pixelclock = dispc_pck; |
Tomi Valkeinen | f1e0001 | 2013-03-05 17:21:35 +0200 | [diff] [blame] | 4771 | |
| 4772 | if (cfg->trans_mode == OMAP_DSS_DSI_PULSE_MODE) { |
Peter Ujfalusi | 4dc2250 | 2016-09-22 14:06:48 +0300 | [diff] [blame] | 4773 | hsa = div64_u64((u64)req_vm->hsync_len * dispc_pck, |
Tomi Valkeinen | f1e0001 | 2013-03-05 17:21:35 +0200 | [diff] [blame] | 4774 | req_pck_nom); |
| 4775 | hsa = max(hsa, 1); |
| 4776 | } else { |
| 4777 | hsa = 1; |
| 4778 | } |
| 4779 | |
Peter Ujfalusi | a85f4a8 | 2016-09-22 14:06:50 +0300 | [diff] [blame] | 4780 | hbp = div64_u64((u64)req_vm->hback_porch * dispc_pck, req_pck_nom); |
Tomi Valkeinen | f1e0001 | 2013-03-05 17:21:35 +0200 | [diff] [blame] | 4781 | hbp = max(hbp, 1); |
| 4782 | |
| 4783 | hfp = dispc_hbl - hsa - hbp; |
| 4784 | if (hfp < 1) { |
| 4785 | int t; |
| 4786 | /* we need to take cycles from hbp */ |
| 4787 | |
| 4788 | t = 1 - hfp; |
| 4789 | hbp = max(hbp - t, 1); |
| 4790 | hfp = dispc_hbl - hsa - hbp; |
| 4791 | |
| 4792 | if (hfp < 1) { |
| 4793 | /* we need to take cycles from hsa */ |
| 4794 | t = 1 - hfp; |
| 4795 | hsa = max(hsa - t, 1); |
| 4796 | hfp = dispc_hbl - hsa - hbp; |
| 4797 | } |
| 4798 | } |
| 4799 | |
| 4800 | if (hfp < 1) |
| 4801 | return false; |
| 4802 | |
Peter Ujfalusi | 0a30e15 | 2016-09-22 14:06:49 +0300 | [diff] [blame] | 4803 | dispc_vm->hfront_porch = hfp; |
Peter Ujfalusi | 4dc2250 | 2016-09-22 14:06:48 +0300 | [diff] [blame] | 4804 | dispc_vm->hsync_len = hsa; |
Peter Ujfalusi | a85f4a8 | 2016-09-22 14:06:50 +0300 | [diff] [blame] | 4805 | dispc_vm->hback_porch = hbp; |
Tomi Valkeinen | f1e0001 | 2013-03-05 17:21:35 +0200 | [diff] [blame] | 4806 | |
| 4807 | return true; |
| 4808 | } |
| 4809 | |
| 4810 | |
| 4811 | static bool dsi_vm_calc_dispc_cb(int lckd, int pckd, unsigned long lck, |
| 4812 | unsigned long pck, void *data) |
| 4813 | { |
| 4814 | struct dsi_clk_calc_ctx *ctx = data; |
| 4815 | |
| 4816 | ctx->dispc_cinfo.lck_div = lckd; |
| 4817 | ctx->dispc_cinfo.pck_div = pckd; |
| 4818 | ctx->dispc_cinfo.lck = lck; |
| 4819 | ctx->dispc_cinfo.pck = pck; |
| 4820 | |
| 4821 | if (dsi_vm_calc_blanking(ctx) == false) |
| 4822 | return false; |
| 4823 | |
| 4824 | #ifdef PRINT_VERBOSE_VM_TIMINGS |
Peter Ujfalusi | da11bbbb | 2016-09-22 14:07:04 +0300 | [diff] [blame] | 4825 | print_dispc_vm("dispc", &ctx->vm); |
Tomi Valkeinen | f1e0001 | 2013-03-05 17:21:35 +0200 | [diff] [blame] | 4826 | print_dsi_vm("dsi ", &ctx->dsi_vm); |
Peter Ujfalusi | da11bbbb | 2016-09-22 14:07:04 +0300 | [diff] [blame] | 4827 | print_dispc_vm("req ", ctx->config->vm); |
Tomi Valkeinen | f1e0001 | 2013-03-05 17:21:35 +0200 | [diff] [blame] | 4828 | print_dsi_dispc_vm("act ", &ctx->dsi_vm); |
| 4829 | #endif |
| 4830 | |
| 4831 | return true; |
| 4832 | } |
| 4833 | |
Tomi Valkeinen | 2daea7a | 2014-10-22 14:49:14 +0300 | [diff] [blame] | 4834 | static bool dsi_vm_calc_hsdiv_cb(int m_dispc, unsigned long dispc, |
Tomi Valkeinen | f1e0001 | 2013-03-05 17:21:35 +0200 | [diff] [blame] | 4835 | void *data) |
| 4836 | { |
| 4837 | struct dsi_clk_calc_ctx *ctx = data; |
| 4838 | unsigned long pck_max; |
| 4839 | |
Tomi Valkeinen | 2daea7a | 2014-10-22 14:49:14 +0300 | [diff] [blame] | 4840 | ctx->dsi_cinfo.mX[HSDIV_DISPC] = m_dispc; |
Tomi Valkeinen | acf604b | 2014-11-07 13:13:24 +0200 | [diff] [blame] | 4841 | ctx->dsi_cinfo.clkout[HSDIV_DISPC] = dispc; |
Tomi Valkeinen | f1e0001 | 2013-03-05 17:21:35 +0200 | [diff] [blame] | 4842 | |
| 4843 | /* |
| 4844 | * In burst mode we can let the dispc pck be arbitrarily high, but it |
| 4845 | * limits our scaling abilities. So for now, don't aim too high. |
| 4846 | */ |
| 4847 | |
| 4848 | if (ctx->config->trans_mode == OMAP_DSS_DSI_BURST_MODE) |
| 4849 | pck_max = ctx->req_pck_max + 10000000; |
| 4850 | else |
| 4851 | pck_max = ctx->req_pck_max; |
| 4852 | |
| 4853 | return dispc_div_calc(dispc, ctx->req_pck_min, pck_max, |
| 4854 | dsi_vm_calc_dispc_cb, ctx); |
| 4855 | } |
| 4856 | |
Tomi Valkeinen | 2daea7a | 2014-10-22 14:49:14 +0300 | [diff] [blame] | 4857 | static bool dsi_vm_calc_pll_cb(int n, int m, unsigned long fint, |
| 4858 | unsigned long clkdco, void *data) |
Tomi Valkeinen | f1e0001 | 2013-03-05 17:21:35 +0200 | [diff] [blame] | 4859 | { |
| 4860 | struct dsi_clk_calc_ctx *ctx = data; |
Laurent Pinchart | fe9964c | 2017-08-05 01:44:15 +0300 | [diff] [blame] | 4861 | struct dsi_data *dsi = dsi_get_dsidrv_data(ctx->dsidev); |
Tomi Valkeinen | f1e0001 | 2013-03-05 17:21:35 +0200 | [diff] [blame] | 4862 | |
Tomi Valkeinen | 2daea7a | 2014-10-22 14:49:14 +0300 | [diff] [blame] | 4863 | ctx->dsi_cinfo.n = n; |
| 4864 | ctx->dsi_cinfo.m = m; |
Tomi Valkeinen | f1e0001 | 2013-03-05 17:21:35 +0200 | [diff] [blame] | 4865 | ctx->dsi_cinfo.fint = fint; |
Tomi Valkeinen | 2daea7a | 2014-10-22 14:49:14 +0300 | [diff] [blame] | 4866 | ctx->dsi_cinfo.clkdco = clkdco; |
Tomi Valkeinen | f1e0001 | 2013-03-05 17:21:35 +0200 | [diff] [blame] | 4867 | |
Tomi Valkeinen | cd0715f | 2016-05-17 21:23:37 +0300 | [diff] [blame] | 4868 | return dss_pll_hsdiv_calc_a(ctx->pll, clkdco, ctx->req_pck_min, |
Laurent Pinchart | fe9964c | 2017-08-05 01:44:15 +0300 | [diff] [blame] | 4869 | dsi->data->max_fck_freq, |
Tomi Valkeinen | f1e0001 | 2013-03-05 17:21:35 +0200 | [diff] [blame] | 4870 | dsi_vm_calc_hsdiv_cb, ctx); |
| 4871 | } |
| 4872 | |
| 4873 | static bool dsi_vm_calc(struct dsi_data *dsi, |
| 4874 | const struct omap_dss_dsi_config *cfg, |
| 4875 | struct dsi_clk_calc_ctx *ctx) |
| 4876 | { |
Peter Ujfalusi | da11bbbb | 2016-09-22 14:07:04 +0300 | [diff] [blame] | 4877 | const struct videomode *vm = cfg->vm; |
Tomi Valkeinen | f1e0001 | 2013-03-05 17:21:35 +0200 | [diff] [blame] | 4878 | unsigned long clkin; |
| 4879 | unsigned long pll_min; |
| 4880 | unsigned long pll_max; |
| 4881 | int ndl = dsi->num_lanes_used - 1; |
| 4882 | int bitspp = dsi_get_pixel_size(cfg->pixel_format); |
| 4883 | unsigned long byteclk_min; |
| 4884 | |
Tomi Valkeinen | 2daea7a | 2014-10-22 14:49:14 +0300 | [diff] [blame] | 4885 | clkin = clk_get_rate(dsi->pll.clkin); |
Tomi Valkeinen | f1e0001 | 2013-03-05 17:21:35 +0200 | [diff] [blame] | 4886 | |
| 4887 | memset(ctx, 0, sizeof(*ctx)); |
| 4888 | ctx->dsidev = dsi->pdev; |
Tomi Valkeinen | 2daea7a | 2014-10-22 14:49:14 +0300 | [diff] [blame] | 4889 | ctx->pll = &dsi->pll; |
Tomi Valkeinen | f1e0001 | 2013-03-05 17:21:35 +0200 | [diff] [blame] | 4890 | ctx->config = cfg; |
| 4891 | |
Tomi Valkeinen | f1e0001 | 2013-03-05 17:21:35 +0200 | [diff] [blame] | 4892 | /* these limits should come from the panel driver */ |
Peter Ujfalusi | da11bbbb | 2016-09-22 14:07:04 +0300 | [diff] [blame] | 4893 | ctx->req_pck_min = vm->pixelclock - 1000; |
| 4894 | ctx->req_pck_nom = vm->pixelclock; |
| 4895 | ctx->req_pck_max = vm->pixelclock + 1000; |
Tomi Valkeinen | f1e0001 | 2013-03-05 17:21:35 +0200 | [diff] [blame] | 4896 | |
| 4897 | byteclk_min = div64_u64((u64)ctx->req_pck_min * bitspp, ndl * 8); |
| 4898 | pll_min = max(cfg->hs_clk_min * 4, byteclk_min * 4 * 4); |
| 4899 | |
| 4900 | if (cfg->trans_mode == OMAP_DSS_DSI_BURST_MODE) { |
| 4901 | pll_max = cfg->hs_clk_max * 4; |
| 4902 | } else { |
| 4903 | unsigned long byteclk_max; |
| 4904 | byteclk_max = div64_u64((u64)ctx->req_pck_max * bitspp, |
| 4905 | ndl * 8); |
| 4906 | |
| 4907 | pll_max = byteclk_max * 4 * 4; |
| 4908 | } |
| 4909 | |
Tomi Valkeinen | cd0715f | 2016-05-17 21:23:37 +0300 | [diff] [blame] | 4910 | return dss_pll_calc_a(ctx->pll, clkin, |
Tomi Valkeinen | f1e0001 | 2013-03-05 17:21:35 +0200 | [diff] [blame] | 4911 | pll_min, pll_max, |
| 4912 | dsi_vm_calc_pll_cb, ctx); |
| 4913 | } |
| 4914 | |
Tomi Valkeinen | 5cfc1c3 | 2013-05-15 11:24:30 +0300 | [diff] [blame] | 4915 | static int dsi_set_config(struct omap_dss_device *dssdev, |
Tomi Valkeinen | 777f05c | 2013-03-06 11:10:29 +0200 | [diff] [blame] | 4916 | const struct omap_dss_dsi_config *config) |
Archit Taneja | e67458a | 2012-08-13 14:17:30 +0530 | [diff] [blame] | 4917 | { |
| 4918 | struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev); |
| 4919 | struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev); |
Tomi Valkeinen | f1e0001 | 2013-03-05 17:21:35 +0200 | [diff] [blame] | 4920 | struct dsi_clk_calc_ctx ctx; |
| 4921 | bool ok; |
| 4922 | int r; |
Archit Taneja | e67458a | 2012-08-13 14:17:30 +0530 | [diff] [blame] | 4923 | |
| 4924 | mutex_lock(&dsi->lock); |
| 4925 | |
Tomi Valkeinen | 777f05c | 2013-03-06 11:10:29 +0200 | [diff] [blame] | 4926 | dsi->pix_fmt = config->pixel_format; |
| 4927 | dsi->mode = config->mode; |
| 4928 | |
Tomi Valkeinen | f1e0001 | 2013-03-05 17:21:35 +0200 | [diff] [blame] | 4929 | if (config->mode == OMAP_DSS_DSI_VIDEO_MODE) |
| 4930 | ok = dsi_vm_calc(dsi, config, &ctx); |
| 4931 | else |
| 4932 | ok = dsi_cm_calc(dsi, config, &ctx); |
| 4933 | |
| 4934 | if (!ok) { |
| 4935 | DSSERR("failed to find suitable DSI clock settings\n"); |
| 4936 | r = -EINVAL; |
| 4937 | goto err; |
| 4938 | } |
| 4939 | |
Laurent Pinchart | fe9964c | 2017-08-05 01:44:15 +0300 | [diff] [blame] | 4940 | dsi_pll_calc_dsi_fck(dsi, &ctx.dsi_cinfo); |
Tomi Valkeinen | f1e0001 | 2013-03-05 17:21:35 +0200 | [diff] [blame] | 4941 | |
Tomi Valkeinen | acf604b | 2014-11-07 13:13:24 +0200 | [diff] [blame] | 4942 | r = dsi_lp_clock_calc(ctx.dsi_cinfo.clkout[HSDIV_DSI], |
Tomi Valkeinen | 7b71c41 | 2014-08-06 15:45:26 +0300 | [diff] [blame] | 4943 | config->lp_clk_min, config->lp_clk_max, &dsi->user_lp_cinfo); |
Tomi Valkeinen | f1e0001 | 2013-03-05 17:21:35 +0200 | [diff] [blame] | 4944 | if (r) { |
| 4945 | DSSERR("failed to find suitable DSI LP clock settings\n"); |
| 4946 | goto err; |
| 4947 | } |
| 4948 | |
| 4949 | dsi->user_dsi_cinfo = ctx.dsi_cinfo; |
| 4950 | dsi->user_dispc_cinfo = ctx.dispc_cinfo; |
| 4951 | |
Peter Ujfalusi | da11bbbb | 2016-09-22 14:07:04 +0300 | [diff] [blame] | 4952 | dsi->vm = ctx.vm; |
Tomi Valkeinen | f1e0001 | 2013-03-05 17:21:35 +0200 | [diff] [blame] | 4953 | dsi->vm_timings = ctx.dsi_vm; |
Archit Taneja | e67458a | 2012-08-13 14:17:30 +0530 | [diff] [blame] | 4954 | |
| 4955 | mutex_unlock(&dsi->lock); |
Archit Taneja | e67458a | 2012-08-13 14:17:30 +0530 | [diff] [blame] | 4956 | |
Tomi Valkeinen | 777f05c | 2013-03-06 11:10:29 +0200 | [diff] [blame] | 4957 | return 0; |
Tomi Valkeinen | f1e0001 | 2013-03-05 17:21:35 +0200 | [diff] [blame] | 4958 | err: |
| 4959 | mutex_unlock(&dsi->lock); |
| 4960 | |
| 4961 | return r; |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 4962 | } |
Archit Taneja | 0b3ffe3 | 2012-08-13 22:13:39 +0530 | [diff] [blame] | 4963 | |
Tomi Valkeinen | 2eea5ae | 2013-02-13 11:23:54 +0200 | [diff] [blame] | 4964 | /* |
| 4965 | * Return a hardcoded channel for the DSI output. This should work for |
| 4966 | * current use cases, but this can be later expanded to either resolve |
| 4967 | * the channel in some more dynamic manner, or get the channel as a user |
| 4968 | * parameter. |
| 4969 | */ |
Laurent Pinchart | 742e693 | 2017-08-05 01:43:57 +0300 | [diff] [blame] | 4970 | static enum omap_channel dsi_get_channel(struct dsi_data *dsi) |
Archit Taneja | e352574 | 2012-08-09 15:23:43 +0530 | [diff] [blame] | 4971 | { |
Laurent Pinchart | 742e693 | 2017-08-05 01:43:57 +0300 | [diff] [blame] | 4972 | switch (dsi->data->model) { |
| 4973 | case DSI_MODEL_OMAP3: |
Tomi Valkeinen | 2eea5ae | 2013-02-13 11:23:54 +0200 | [diff] [blame] | 4974 | return OMAP_DSS_CHANNEL_LCD; |
Archit Taneja | e352574 | 2012-08-09 15:23:43 +0530 | [diff] [blame] | 4975 | |
Laurent Pinchart | 742e693 | 2017-08-05 01:43:57 +0300 | [diff] [blame] | 4976 | case DSI_MODEL_OMAP4: |
| 4977 | switch (dsi->module_id) { |
Tomi Valkeinen | 2eea5ae | 2013-02-13 11:23:54 +0200 | [diff] [blame] | 4978 | case 0: |
| 4979 | return OMAP_DSS_CHANNEL_LCD; |
| 4980 | case 1: |
| 4981 | return OMAP_DSS_CHANNEL_LCD2; |
| 4982 | default: |
| 4983 | DSSWARN("unsupported module id\n"); |
| 4984 | return OMAP_DSS_CHANNEL_LCD; |
| 4985 | } |
Archit Taneja | e352574 | 2012-08-09 15:23:43 +0530 | [diff] [blame] | 4986 | |
Laurent Pinchart | 742e693 | 2017-08-05 01:43:57 +0300 | [diff] [blame] | 4987 | case DSI_MODEL_OMAP5: |
| 4988 | switch (dsi->module_id) { |
Tomi Valkeinen | 2eea5ae | 2013-02-13 11:23:54 +0200 | [diff] [blame] | 4989 | case 0: |
| 4990 | return OMAP_DSS_CHANNEL_LCD; |
| 4991 | case 1: |
| 4992 | return OMAP_DSS_CHANNEL_LCD3; |
| 4993 | default: |
| 4994 | DSSWARN("unsupported module id\n"); |
| 4995 | return OMAP_DSS_CHANNEL_LCD; |
| 4996 | } |
| 4997 | |
| 4998 | default: |
| 4999 | DSSWARN("unsupported DSS version\n"); |
| 5000 | return OMAP_DSS_CHANNEL_LCD; |
| 5001 | } |
Archit Taneja | 02c3960 | 2012-08-10 15:01:33 +0530 | [diff] [blame] | 5002 | } |
Tomi Valkeinen | 5f42f2c | 2011-02-22 15:53:46 +0200 | [diff] [blame] | 5003 | |
Tomi Valkeinen | 5cfc1c3 | 2013-05-15 11:24:30 +0300 | [diff] [blame] | 5004 | static int dsi_request_vc(struct omap_dss_device *dssdev, int *channel) |
Archit Taneja | 5ee3c14 | 2011-03-02 12:35:53 +0530 | [diff] [blame] | 5005 | { |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 5006 | struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev); |
| 5007 | struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev); |
Archit Taneja | 5ee3c14 | 2011-03-02 12:35:53 +0530 | [diff] [blame] | 5008 | int i; |
| 5009 | |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 5010 | for (i = 0; i < ARRAY_SIZE(dsi->vc); i++) { |
| 5011 | if (!dsi->vc[i].dssdev) { |
| 5012 | dsi->vc[i].dssdev = dssdev; |
Archit Taneja | 5ee3c14 | 2011-03-02 12:35:53 +0530 | [diff] [blame] | 5013 | *channel = i; |
| 5014 | return 0; |
| 5015 | } |
| 5016 | } |
| 5017 | |
| 5018 | DSSERR("cannot get VC for display %s", dssdev->name); |
| 5019 | return -ENOSPC; |
| 5020 | } |
Archit Taneja | 5ee3c14 | 2011-03-02 12:35:53 +0530 | [diff] [blame] | 5021 | |
Tomi Valkeinen | 5cfc1c3 | 2013-05-15 11:24:30 +0300 | [diff] [blame] | 5022 | static int dsi_set_vc_id(struct omap_dss_device *dssdev, int channel, int vc_id) |
Archit Taneja | 5ee3c14 | 2011-03-02 12:35:53 +0530 | [diff] [blame] | 5023 | { |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 5024 | struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev); |
| 5025 | struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev); |
| 5026 | |
Archit Taneja | 5ee3c14 | 2011-03-02 12:35:53 +0530 | [diff] [blame] | 5027 | if (vc_id < 0 || vc_id > 3) { |
| 5028 | DSSERR("VC ID out of range\n"); |
| 5029 | return -EINVAL; |
| 5030 | } |
| 5031 | |
| 5032 | if (channel < 0 || channel > 3) { |
| 5033 | DSSERR("Virtual Channel out of range\n"); |
| 5034 | return -EINVAL; |
| 5035 | } |
| 5036 | |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 5037 | if (dsi->vc[channel].dssdev != dssdev) { |
Archit Taneja | 5ee3c14 | 2011-03-02 12:35:53 +0530 | [diff] [blame] | 5038 | DSSERR("Virtual Channel not allocated to display %s\n", |
| 5039 | dssdev->name); |
| 5040 | return -EINVAL; |
| 5041 | } |
| 5042 | |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 5043 | dsi->vc[channel].vc_id = vc_id; |
Archit Taneja | 5ee3c14 | 2011-03-02 12:35:53 +0530 | [diff] [blame] | 5044 | |
| 5045 | return 0; |
| 5046 | } |
Archit Taneja | 5ee3c14 | 2011-03-02 12:35:53 +0530 | [diff] [blame] | 5047 | |
Tomi Valkeinen | 5cfc1c3 | 2013-05-15 11:24:30 +0300 | [diff] [blame] | 5048 | static void dsi_release_vc(struct omap_dss_device *dssdev, int channel) |
Archit Taneja | 5ee3c14 | 2011-03-02 12:35:53 +0530 | [diff] [blame] | 5049 | { |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 5050 | struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev); |
| 5051 | struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev); |
| 5052 | |
Archit Taneja | 5ee3c14 | 2011-03-02 12:35:53 +0530 | [diff] [blame] | 5053 | if ((channel >= 0 && channel <= 3) && |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 5054 | dsi->vc[channel].dssdev == dssdev) { |
| 5055 | dsi->vc[channel].dssdev = NULL; |
| 5056 | dsi->vc[channel].vc_id = 0; |
Archit Taneja | 5ee3c14 | 2011-03-02 12:35:53 +0530 | [diff] [blame] | 5057 | } |
| 5058 | } |
Archit Taneja | 5ee3c14 | 2011-03-02 12:35:53 +0530 | [diff] [blame] | 5059 | |
Tomi Valkeinen | e406f90 | 2010-06-09 15:28:12 +0300 | [diff] [blame] | 5060 | |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 5061 | static int dsi_get_clocks(struct platform_device *dsidev) |
| 5062 | { |
| 5063 | struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev); |
| 5064 | struct clk *clk; |
| 5065 | |
Sachin Kamat | 5303b3a | 2013-04-02 14:33:00 +0300 | [diff] [blame] | 5066 | clk = devm_clk_get(&dsidev->dev, "fck"); |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 5067 | if (IS_ERR(clk)) { |
| 5068 | DSSERR("can't get fck\n"); |
| 5069 | return PTR_ERR(clk); |
| 5070 | } |
| 5071 | |
| 5072 | dsi->dss_clk = clk; |
| 5073 | |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 5074 | return 0; |
| 5075 | } |
| 5076 | |
Tomi Valkeinen | deb16df | 2013-05-24 13:20:27 +0300 | [diff] [blame] | 5077 | static int dsi_connect(struct omap_dss_device *dssdev, |
| 5078 | struct omap_dss_device *dst) |
| 5079 | { |
| 5080 | struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev); |
Tomi Valkeinen | 0674d38 | 2015-11-05 10:01:02 +0200 | [diff] [blame] | 5081 | enum omap_channel dispc_channel = dssdev->dispc_channel; |
Tomi Valkeinen | deb16df | 2013-05-24 13:20:27 +0300 | [diff] [blame] | 5082 | int r; |
| 5083 | |
| 5084 | r = dsi_regulator_init(dsidev); |
| 5085 | if (r) |
| 5086 | return r; |
| 5087 | |
Tomi Valkeinen | 0674d38 | 2015-11-05 10:01:02 +0200 | [diff] [blame] | 5088 | r = dss_mgr_connect(dispc_channel, dssdev); |
Tomi Valkeinen | deb16df | 2013-05-24 13:20:27 +0300 | [diff] [blame] | 5089 | if (r) |
| 5090 | return r; |
| 5091 | |
| 5092 | r = omapdss_output_set_device(dssdev, dst); |
| 5093 | if (r) { |
| 5094 | DSSERR("failed to connect output to new device: %s\n", |
| 5095 | dssdev->name); |
Tomi Valkeinen | 0674d38 | 2015-11-05 10:01:02 +0200 | [diff] [blame] | 5096 | dss_mgr_disconnect(dispc_channel, dssdev); |
Tomi Valkeinen | deb16df | 2013-05-24 13:20:27 +0300 | [diff] [blame] | 5097 | return r; |
| 5098 | } |
| 5099 | |
| 5100 | return 0; |
| 5101 | } |
| 5102 | |
| 5103 | static void dsi_disconnect(struct omap_dss_device *dssdev, |
| 5104 | struct omap_dss_device *dst) |
| 5105 | { |
Tomi Valkeinen | 0674d38 | 2015-11-05 10:01:02 +0200 | [diff] [blame] | 5106 | enum omap_channel dispc_channel = dssdev->dispc_channel; |
| 5107 | |
Tomi Valkeinen | 9560dc10 | 2013-07-24 13:06:54 +0300 | [diff] [blame] | 5108 | WARN_ON(dst != dssdev->dst); |
Tomi Valkeinen | deb16df | 2013-05-24 13:20:27 +0300 | [diff] [blame] | 5109 | |
Tomi Valkeinen | 9560dc10 | 2013-07-24 13:06:54 +0300 | [diff] [blame] | 5110 | if (dst != dssdev->dst) |
Tomi Valkeinen | deb16df | 2013-05-24 13:20:27 +0300 | [diff] [blame] | 5111 | return; |
| 5112 | |
| 5113 | omapdss_output_unset_device(dssdev); |
| 5114 | |
Tomi Valkeinen | 0674d38 | 2015-11-05 10:01:02 +0200 | [diff] [blame] | 5115 | dss_mgr_disconnect(dispc_channel, dssdev); |
Tomi Valkeinen | deb16df | 2013-05-24 13:20:27 +0300 | [diff] [blame] | 5116 | } |
| 5117 | |
| 5118 | static const struct omapdss_dsi_ops dsi_ops = { |
| 5119 | .connect = dsi_connect, |
| 5120 | .disconnect = dsi_disconnect, |
| 5121 | |
| 5122 | .bus_lock = dsi_bus_lock, |
| 5123 | .bus_unlock = dsi_bus_unlock, |
| 5124 | |
Tomi Valkeinen | 5cfc1c3 | 2013-05-15 11:24:30 +0300 | [diff] [blame] | 5125 | .enable = dsi_display_enable, |
| 5126 | .disable = dsi_display_disable, |
Tomi Valkeinen | deb16df | 2013-05-24 13:20:27 +0300 | [diff] [blame] | 5127 | |
Tomi Valkeinen | 5cfc1c3 | 2013-05-15 11:24:30 +0300 | [diff] [blame] | 5128 | .enable_hs = dsi_vc_enable_hs, |
Tomi Valkeinen | deb16df | 2013-05-24 13:20:27 +0300 | [diff] [blame] | 5129 | |
Tomi Valkeinen | 5cfc1c3 | 2013-05-15 11:24:30 +0300 | [diff] [blame] | 5130 | .configure_pins = dsi_configure_pins, |
| 5131 | .set_config = dsi_set_config, |
Tomi Valkeinen | deb16df | 2013-05-24 13:20:27 +0300 | [diff] [blame] | 5132 | |
| 5133 | .enable_video_output = dsi_enable_video_output, |
| 5134 | .disable_video_output = dsi_disable_video_output, |
| 5135 | |
Tomi Valkeinen | 5cfc1c3 | 2013-05-15 11:24:30 +0300 | [diff] [blame] | 5136 | .update = dsi_update, |
Tomi Valkeinen | deb16df | 2013-05-24 13:20:27 +0300 | [diff] [blame] | 5137 | |
Tomi Valkeinen | 5cfc1c3 | 2013-05-15 11:24:30 +0300 | [diff] [blame] | 5138 | .enable_te = dsi_enable_te, |
Tomi Valkeinen | deb16df | 2013-05-24 13:20:27 +0300 | [diff] [blame] | 5139 | |
Tomi Valkeinen | 5cfc1c3 | 2013-05-15 11:24:30 +0300 | [diff] [blame] | 5140 | .request_vc = dsi_request_vc, |
| 5141 | .set_vc_id = dsi_set_vc_id, |
| 5142 | .release_vc = dsi_release_vc, |
Tomi Valkeinen | deb16df | 2013-05-24 13:20:27 +0300 | [diff] [blame] | 5143 | |
| 5144 | .dcs_write = dsi_vc_dcs_write, |
| 5145 | .dcs_write_nosync = dsi_vc_dcs_write_nosync, |
| 5146 | .dcs_read = dsi_vc_dcs_read, |
| 5147 | |
| 5148 | .gen_write = dsi_vc_generic_write, |
| 5149 | .gen_write_nosync = dsi_vc_generic_write_nosync, |
| 5150 | .gen_read = dsi_vc_generic_read, |
| 5151 | |
| 5152 | .bta_sync = dsi_vc_send_bta_sync, |
| 5153 | |
| 5154 | .set_max_rx_packet_size = dsi_vc_set_max_rx_packet_size, |
| 5155 | }; |
| 5156 | |
Tomi Valkeinen | ee4a24e | 2013-04-26 13:47:06 +0300 | [diff] [blame] | 5157 | static void dsi_init_output(struct platform_device *dsidev) |
Archit Taneja | 81b87f5 | 2012-09-26 16:30:49 +0530 | [diff] [blame] | 5158 | { |
| 5159 | struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev); |
Tomi Valkeinen | 1f68d9c | 2013-04-19 15:09:34 +0300 | [diff] [blame] | 5160 | struct omap_dss_device *out = &dsi->output; |
Archit Taneja | 81b87f5 | 2012-09-26 16:30:49 +0530 | [diff] [blame] | 5161 | |
Tomi Valkeinen | 1f68d9c | 2013-04-19 15:09:34 +0300 | [diff] [blame] | 5162 | out->dev = &dsidev->dev; |
Archit Taneja | 81b87f5 | 2012-09-26 16:30:49 +0530 | [diff] [blame] | 5163 | out->id = dsi->module_id == 0 ? |
| 5164 | OMAP_DSS_OUTPUT_DSI1 : OMAP_DSS_OUTPUT_DSI2; |
| 5165 | |
Tomi Valkeinen | 1f68d9c | 2013-04-19 15:09:34 +0300 | [diff] [blame] | 5166 | out->output_type = OMAP_DISPLAY_TYPE_DSI; |
Tomi Valkeinen | 7286a08 | 2013-02-18 13:06:01 +0200 | [diff] [blame] | 5167 | out->name = dsi->module_id == 0 ? "dsi.0" : "dsi.1"; |
Laurent Pinchart | 742e693 | 2017-08-05 01:43:57 +0300 | [diff] [blame] | 5168 | out->dispc_channel = dsi_get_channel(dsi); |
Tomi Valkeinen | deb16df | 2013-05-24 13:20:27 +0300 | [diff] [blame] | 5169 | out->ops.dsi = &dsi_ops; |
Tomi Valkeinen | b7328e1 | 2013-05-03 11:42:18 +0300 | [diff] [blame] | 5170 | out->owner = THIS_MODULE; |
Archit Taneja | 81b87f5 | 2012-09-26 16:30:49 +0530 | [diff] [blame] | 5171 | |
Tomi Valkeinen | 5d47dbc | 2013-04-24 13:32:51 +0300 | [diff] [blame] | 5172 | omapdss_register_output(out); |
Archit Taneja | 81b87f5 | 2012-09-26 16:30:49 +0530 | [diff] [blame] | 5173 | } |
| 5174 | |
Tomi Valkeinen | d1890a68 | 2013-04-26 13:47:41 +0300 | [diff] [blame] | 5175 | static void dsi_uninit_output(struct platform_device *dsidev) |
Archit Taneja | 81b87f5 | 2012-09-26 16:30:49 +0530 | [diff] [blame] | 5176 | { |
| 5177 | struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev); |
Tomi Valkeinen | 1f68d9c | 2013-04-19 15:09:34 +0300 | [diff] [blame] | 5178 | struct omap_dss_device *out = &dsi->output; |
Archit Taneja | 81b87f5 | 2012-09-26 16:30:49 +0530 | [diff] [blame] | 5179 | |
Tomi Valkeinen | 5d47dbc | 2013-04-24 13:32:51 +0300 | [diff] [blame] | 5180 | omapdss_unregister_output(out); |
Archit Taneja | 81b87f5 | 2012-09-26 16:30:49 +0530 | [diff] [blame] | 5181 | } |
| 5182 | |
Tomi Valkeinen | 6274a61 | 2012-08-21 15:35:42 +0300 | [diff] [blame] | 5183 | static int dsi_probe_of(struct platform_device *pdev) |
| 5184 | { |
| 5185 | struct device_node *node = pdev->dev.of_node; |
| 5186 | struct dsi_data *dsi = dsi_get_dsidrv_data(pdev); |
| 5187 | struct property *prop; |
| 5188 | u32 lane_arr[10]; |
| 5189 | int len, num_pins; |
| 5190 | int r, i; |
| 5191 | struct device_node *ep; |
| 5192 | struct omap_dsi_pin_config pin_cfg; |
| 5193 | |
Rob Herring | 09bffa6 | 2017-03-22 08:26:08 -0500 | [diff] [blame] | 5194 | ep = of_graph_get_endpoint_by_regs(node, 0, 0); |
Tomi Valkeinen | 6274a61 | 2012-08-21 15:35:42 +0300 | [diff] [blame] | 5195 | if (!ep) |
| 5196 | return 0; |
| 5197 | |
| 5198 | prop = of_find_property(ep, "lanes", &len); |
| 5199 | if (prop == NULL) { |
| 5200 | dev_err(&pdev->dev, "failed to find lane data\n"); |
| 5201 | r = -EINVAL; |
| 5202 | goto err; |
| 5203 | } |
| 5204 | |
| 5205 | num_pins = len / sizeof(u32); |
| 5206 | |
| 5207 | if (num_pins < 4 || num_pins % 2 != 0 || |
| 5208 | num_pins > dsi->num_lanes_supported * 2) { |
| 5209 | dev_err(&pdev->dev, "bad number of lanes\n"); |
| 5210 | r = -EINVAL; |
| 5211 | goto err; |
| 5212 | } |
| 5213 | |
| 5214 | r = of_property_read_u32_array(ep, "lanes", lane_arr, num_pins); |
| 5215 | if (r) { |
| 5216 | dev_err(&pdev->dev, "failed to read lane data\n"); |
| 5217 | goto err; |
| 5218 | } |
| 5219 | |
| 5220 | pin_cfg.num_pins = num_pins; |
| 5221 | for (i = 0; i < num_pins; ++i) |
| 5222 | pin_cfg.pins[i] = (int)lane_arr[i]; |
| 5223 | |
| 5224 | r = dsi_configure_pins(&dsi->output, &pin_cfg); |
| 5225 | if (r) { |
| 5226 | dev_err(&pdev->dev, "failed to configure pins"); |
| 5227 | goto err; |
| 5228 | } |
| 5229 | |
| 5230 | of_node_put(ep); |
| 5231 | |
| 5232 | return 0; |
| 5233 | |
| 5234 | err: |
| 5235 | of_node_put(ep); |
| 5236 | return r; |
| 5237 | } |
| 5238 | |
Tomi Valkeinen | 2daea7a | 2014-10-22 14:49:14 +0300 | [diff] [blame] | 5239 | static const struct dss_pll_ops dsi_pll_ops = { |
| 5240 | .enable = dsi_pll_enable, |
| 5241 | .disable = dsi_pll_disable, |
| 5242 | .set_config = dss_pll_write_config_type_a, |
| 5243 | }; |
| 5244 | |
| 5245 | static const struct dss_pll_hw dss_omap3_dsi_pll_hw = { |
Tomi Valkeinen | 06ede3d | 2016-05-18 10:48:44 +0300 | [diff] [blame] | 5246 | .type = DSS_PLL_TYPE_A, |
| 5247 | |
Tomi Valkeinen | 2daea7a | 2014-10-22 14:49:14 +0300 | [diff] [blame] | 5248 | .n_max = (1 << 7) - 1, |
| 5249 | .m_max = (1 << 11) - 1, |
| 5250 | .mX_max = (1 << 4) - 1, |
| 5251 | .fint_min = 750000, |
| 5252 | .fint_max = 2100000, |
| 5253 | .clkdco_low = 1000000000, |
| 5254 | .clkdco_max = 1800000000, |
| 5255 | |
| 5256 | .n_msb = 7, |
| 5257 | .n_lsb = 1, |
| 5258 | .m_msb = 18, |
| 5259 | .m_lsb = 8, |
| 5260 | |
| 5261 | .mX_msb[0] = 22, |
| 5262 | .mX_lsb[0] = 19, |
| 5263 | .mX_msb[1] = 26, |
| 5264 | .mX_lsb[1] = 23, |
| 5265 | |
| 5266 | .has_stopmode = true, |
| 5267 | .has_freqsel = true, |
| 5268 | .has_selfreqdco = false, |
| 5269 | .has_refsel = false, |
| 5270 | }; |
| 5271 | |
| 5272 | static const struct dss_pll_hw dss_omap4_dsi_pll_hw = { |
Tomi Valkeinen | 06ede3d | 2016-05-18 10:48:44 +0300 | [diff] [blame] | 5273 | .type = DSS_PLL_TYPE_A, |
| 5274 | |
Tomi Valkeinen | 2daea7a | 2014-10-22 14:49:14 +0300 | [diff] [blame] | 5275 | .n_max = (1 << 8) - 1, |
| 5276 | .m_max = (1 << 12) - 1, |
| 5277 | .mX_max = (1 << 5) - 1, |
| 5278 | .fint_min = 500000, |
| 5279 | .fint_max = 2500000, |
| 5280 | .clkdco_low = 1000000000, |
| 5281 | .clkdco_max = 1800000000, |
| 5282 | |
| 5283 | .n_msb = 8, |
| 5284 | .n_lsb = 1, |
| 5285 | .m_msb = 20, |
| 5286 | .m_lsb = 9, |
| 5287 | |
| 5288 | .mX_msb[0] = 25, |
| 5289 | .mX_lsb[0] = 21, |
| 5290 | .mX_msb[1] = 30, |
| 5291 | .mX_lsb[1] = 26, |
| 5292 | |
| 5293 | .has_stopmode = true, |
| 5294 | .has_freqsel = false, |
| 5295 | .has_selfreqdco = false, |
| 5296 | .has_refsel = false, |
| 5297 | }; |
| 5298 | |
| 5299 | static const struct dss_pll_hw dss_omap5_dsi_pll_hw = { |
Tomi Valkeinen | 06ede3d | 2016-05-18 10:48:44 +0300 | [diff] [blame] | 5300 | .type = DSS_PLL_TYPE_A, |
| 5301 | |
Tomi Valkeinen | 2daea7a | 2014-10-22 14:49:14 +0300 | [diff] [blame] | 5302 | .n_max = (1 << 8) - 1, |
| 5303 | .m_max = (1 << 12) - 1, |
| 5304 | .mX_max = (1 << 5) - 1, |
| 5305 | .fint_min = 150000, |
| 5306 | .fint_max = 52000000, |
| 5307 | .clkdco_low = 1000000000, |
| 5308 | .clkdco_max = 1800000000, |
| 5309 | |
| 5310 | .n_msb = 8, |
| 5311 | .n_lsb = 1, |
| 5312 | .m_msb = 20, |
| 5313 | .m_lsb = 9, |
| 5314 | |
| 5315 | .mX_msb[0] = 25, |
| 5316 | .mX_lsb[0] = 21, |
| 5317 | .mX_msb[1] = 30, |
| 5318 | .mX_lsb[1] = 26, |
| 5319 | |
| 5320 | .has_stopmode = true, |
| 5321 | .has_freqsel = false, |
| 5322 | .has_selfreqdco = true, |
| 5323 | .has_refsel = true, |
| 5324 | }; |
| 5325 | |
| 5326 | static int dsi_init_pll_data(struct platform_device *dsidev) |
| 5327 | { |
| 5328 | struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev); |
| 5329 | struct dss_pll *pll = &dsi->pll; |
| 5330 | struct clk *clk; |
| 5331 | int r; |
| 5332 | |
| 5333 | clk = devm_clk_get(&dsidev->dev, "sys_clk"); |
| 5334 | if (IS_ERR(clk)) { |
| 5335 | DSSERR("can't get sys_clk\n"); |
| 5336 | return PTR_ERR(clk); |
| 5337 | } |
| 5338 | |
| 5339 | pll->name = dsi->module_id == 0 ? "dsi0" : "dsi1"; |
Tomi Valkeinen | 64e22ff | 2015-01-02 10:05:33 +0200 | [diff] [blame] | 5340 | pll->id = dsi->module_id == 0 ? DSS_PLL_DSI1 : DSS_PLL_DSI2; |
Tomi Valkeinen | 2daea7a | 2014-10-22 14:49:14 +0300 | [diff] [blame] | 5341 | pll->clkin = clk; |
| 5342 | pll->base = dsi->pll_base; |
Laurent Pinchart | 742e693 | 2017-08-05 01:43:57 +0300 | [diff] [blame] | 5343 | pll->hw = dsi->data->pll_hw; |
Tomi Valkeinen | 2daea7a | 2014-10-22 14:49:14 +0300 | [diff] [blame] | 5344 | pll->ops = &dsi_pll_ops; |
| 5345 | |
| 5346 | r = dss_pll_register(pll); |
| 5347 | if (r) |
| 5348 | return r; |
| 5349 | |
| 5350 | return 0; |
| 5351 | } |
| 5352 | |
Tomi Valkeinen | b98482e | 2011-05-16 13:52:51 +0300 | [diff] [blame] | 5353 | /* DSI1 HW IP initialisation */ |
Laurent Pinchart | 44d8ca1 | 2017-08-05 01:44:10 +0300 | [diff] [blame] | 5354 | static const struct dsi_of_data dsi_of_data_omap34xx = { |
| 5355 | .model = DSI_MODEL_OMAP3, |
| 5356 | .pll_hw = &dss_omap3_dsi_pll_hw, |
| 5357 | .modules = (const struct dsi_module_id_data[]) { |
| 5358 | { .address = 0x4804fc00, .id = 0, }, |
| 5359 | { }, |
| 5360 | }, |
Laurent Pinchart | fe9964c | 2017-08-05 01:44:15 +0300 | [diff] [blame] | 5361 | .max_fck_freq = 173000000, |
| 5362 | .max_pll_lpdiv = (1 << 13) - 1, |
Laurent Pinchart | 44d8ca1 | 2017-08-05 01:44:10 +0300 | [diff] [blame] | 5363 | .quirks = DSI_QUIRK_REVERSE_TXCLKESC, |
| 5364 | }; |
| 5365 | |
| 5366 | static const struct dsi_of_data dsi_of_data_omap36xx = { |
| 5367 | .model = DSI_MODEL_OMAP3, |
| 5368 | .pll_hw = &dss_omap3_dsi_pll_hw, |
| 5369 | .modules = (const struct dsi_module_id_data[]) { |
| 5370 | { .address = 0x4804fc00, .id = 0, }, |
| 5371 | { }, |
| 5372 | }, |
Laurent Pinchart | fe9964c | 2017-08-05 01:44:15 +0300 | [diff] [blame] | 5373 | .max_fck_freq = 173000000, |
| 5374 | .max_pll_lpdiv = (1 << 13) - 1, |
Laurent Pinchart | 44d8ca1 | 2017-08-05 01:44:10 +0300 | [diff] [blame] | 5375 | .quirks = DSI_QUIRK_PLL_PWR_BUG, |
| 5376 | }; |
| 5377 | |
| 5378 | static const struct dsi_of_data dsi_of_data_omap4 = { |
| 5379 | .model = DSI_MODEL_OMAP4, |
| 5380 | .pll_hw = &dss_omap4_dsi_pll_hw, |
| 5381 | .modules = (const struct dsi_module_id_data[]) { |
| 5382 | { .address = 0x58004000, .id = 0, }, |
| 5383 | { .address = 0x58005000, .id = 1, }, |
| 5384 | { }, |
| 5385 | }, |
Laurent Pinchart | fe9964c | 2017-08-05 01:44:15 +0300 | [diff] [blame] | 5386 | .max_fck_freq = 170000000, |
| 5387 | .max_pll_lpdiv = (1 << 13) - 1, |
Laurent Pinchart | 44d8ca1 | 2017-08-05 01:44:10 +0300 | [diff] [blame] | 5388 | .quirks = DSI_QUIRK_DCS_CMD_CONFIG_VC | DSI_QUIRK_VC_OCP_WIDTH |
| 5389 | | DSI_QUIRK_GNQ, |
| 5390 | }; |
| 5391 | |
| 5392 | static const struct dsi_of_data dsi_of_data_omap5 = { |
| 5393 | .model = DSI_MODEL_OMAP5, |
| 5394 | .pll_hw = &dss_omap5_dsi_pll_hw, |
| 5395 | .modules = (const struct dsi_module_id_data[]) { |
| 5396 | { .address = 0x58004000, .id = 0, }, |
| 5397 | { .address = 0x58009000, .id = 1, }, |
| 5398 | { }, |
| 5399 | }, |
Laurent Pinchart | fe9964c | 2017-08-05 01:44:15 +0300 | [diff] [blame] | 5400 | .max_fck_freq = 209250000, |
| 5401 | .max_pll_lpdiv = (1 << 13) - 1, |
Laurent Pinchart | 44d8ca1 | 2017-08-05 01:44:10 +0300 | [diff] [blame] | 5402 | .quirks = DSI_QUIRK_DCS_CMD_CONFIG_VC | DSI_QUIRK_VC_OCP_WIDTH |
| 5403 | | DSI_QUIRK_GNQ | DSI_QUIRK_PHY_DCC, |
| 5404 | }; |
| 5405 | |
| 5406 | static const struct of_device_id dsi_of_match[] = { |
| 5407 | { .compatible = "ti,omap3-dsi", .data = &dsi_of_data_omap36xx, }, |
| 5408 | { .compatible = "ti,omap4-dsi", .data = &dsi_of_data_omap4, }, |
| 5409 | { .compatible = "ti,omap5-dsi", .data = &dsi_of_data_omap5, }, |
| 5410 | {}, |
| 5411 | }; |
| 5412 | |
| 5413 | static const struct soc_device_attribute dsi_soc_devices[] = { |
| 5414 | { .machine = "OMAP3[45]*", .data = &dsi_of_data_omap34xx }, |
| 5415 | { .machine = "AM35*", .data = &dsi_of_data_omap34xx }, |
| 5416 | { /* sentinel */ } |
| 5417 | }; |
Tomi Valkeinen | 736e60d | 2015-06-04 15:22:23 +0300 | [diff] [blame] | 5418 | static int dsi_bind(struct device *dev, struct device *master, void *data) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 5419 | { |
Tomi Valkeinen | 736e60d | 2015-06-04 15:22:23 +0300 | [diff] [blame] | 5420 | struct platform_device *dsidev = to_platform_device(dev); |
Laurent Pinchart | 44d8ca1 | 2017-08-05 01:44:10 +0300 | [diff] [blame] | 5421 | const struct soc_device_attribute *soc; |
Laurent Pinchart | 1dff212 | 2017-05-07 00:42:26 +0300 | [diff] [blame] | 5422 | const struct dsi_module_id_data *d; |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 5423 | u32 rev; |
Tomi Valkeinen | 11ee960 | 2012-03-09 16:07:39 +0200 | [diff] [blame] | 5424 | int r, i; |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 5425 | struct dsi_data *dsi; |
Tomi Valkeinen | 6274a61 | 2012-08-21 15:35:42 +0300 | [diff] [blame] | 5426 | struct resource *dsi_mem; |
Tomi Valkeinen | 6810446 | 2013-12-17 13:53:28 +0200 | [diff] [blame] | 5427 | struct resource *res; |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 5428 | |
Julia Lawall | 6e2a14d | 2012-01-24 14:00:45 +0100 | [diff] [blame] | 5429 | dsi = devm_kzalloc(&dsidev->dev, sizeof(*dsi), GFP_KERNEL); |
Tomi Valkeinen | cd3b344 | 2012-01-25 13:31:04 +0200 | [diff] [blame] | 5430 | if (!dsi) |
| 5431 | return -ENOMEM; |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 5432 | |
| 5433 | dsi->pdev = dsidev; |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 5434 | dev_set_drvdata(&dsidev->dev, dsi); |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 5435 | |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 5436 | spin_lock_init(&dsi->irq_lock); |
| 5437 | spin_lock_init(&dsi->errors_lock); |
| 5438 | dsi->errors = 0; |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 5439 | |
Tomi Valkeinen | dfc0fd8 | 2009-12-17 14:35:21 +0200 | [diff] [blame] | 5440 | #ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 5441 | spin_lock_init(&dsi->irq_stats_lock); |
| 5442 | dsi->irq_stats.last_reset = jiffies; |
Tomi Valkeinen | dfc0fd8 | 2009-12-17 14:35:21 +0200 | [diff] [blame] | 5443 | #endif |
| 5444 | |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 5445 | mutex_init(&dsi->lock); |
| 5446 | sema_init(&dsi->bus_lock, 1); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 5447 | |
Tejun Heo | 203b42f | 2012-08-21 13:18:23 -0700 | [diff] [blame] | 5448 | INIT_DEFERRABLE_WORK(&dsi->framedone_timeout_work, |
| 5449 | dsi_framedone_timeout_work_callback); |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 5450 | |
| 5451 | #ifdef DSI_CATCH_MISSING_TE |
Kees Cook | e99e88a | 2017-10-16 14:43:17 -0700 | [diff] [blame^] | 5452 | timer_setup(&dsi->te_timer, dsi_te_timeout, 0); |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 5453 | #endif |
Tomi Valkeinen | 6810446 | 2013-12-17 13:53:28 +0200 | [diff] [blame] | 5454 | |
Laurent Pinchart | 1dff212 | 2017-05-07 00:42:26 +0300 | [diff] [blame] | 5455 | dsi_mem = platform_get_resource_byname(dsidev, IORESOURCE_MEM, "proto"); |
| 5456 | dsi->proto_base = devm_ioremap_resource(&dsidev->dev, dsi_mem); |
Laurent Pinchart | b22622f | 2017-05-07 00:29:09 +0300 | [diff] [blame] | 5457 | if (IS_ERR(dsi->proto_base)) |
| 5458 | return PTR_ERR(dsi->proto_base); |
Tomi Valkeinen | 6810446 | 2013-12-17 13:53:28 +0200 | [diff] [blame] | 5459 | |
| 5460 | res = platform_get_resource_byname(dsidev, IORESOURCE_MEM, "phy"); |
Laurent Pinchart | b22622f | 2017-05-07 00:29:09 +0300 | [diff] [blame] | 5461 | dsi->phy_base = devm_ioremap_resource(&dsidev->dev, res); |
| 5462 | if (IS_ERR(dsi->phy_base)) |
| 5463 | return PTR_ERR(dsi->phy_base); |
Tomi Valkeinen | 6810446 | 2013-12-17 13:53:28 +0200 | [diff] [blame] | 5464 | |
| 5465 | res = platform_get_resource_byname(dsidev, IORESOURCE_MEM, "pll"); |
Laurent Pinchart | b22622f | 2017-05-07 00:29:09 +0300 | [diff] [blame] | 5466 | dsi->pll_base = devm_ioremap_resource(&dsidev->dev, res); |
| 5467 | if (IS_ERR(dsi->pll_base)) |
| 5468 | return PTR_ERR(dsi->pll_base); |
Tomi Valkeinen | cd3b344 | 2012-01-25 13:31:04 +0200 | [diff] [blame] | 5469 | |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 5470 | dsi->irq = platform_get_irq(dsi->pdev, 0); |
| 5471 | if (dsi->irq < 0) { |
| 5472 | DSSERR("platform_get_irq failed\n"); |
Tomi Valkeinen | cd3b344 | 2012-01-25 13:31:04 +0200 | [diff] [blame] | 5473 | return -ENODEV; |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 5474 | } |
archit taneja | affe360 | 2011-02-23 08:41:03 +0000 | [diff] [blame] | 5475 | |
Julia Lawall | 6e2a14d | 2012-01-24 14:00:45 +0100 | [diff] [blame] | 5476 | r = devm_request_irq(&dsidev->dev, dsi->irq, omap_dsi_irq_handler, |
| 5477 | IRQF_SHARED, dev_name(&dsidev->dev), dsi->pdev); |
archit taneja | affe360 | 2011-02-23 08:41:03 +0000 | [diff] [blame] | 5478 | if (r < 0) { |
| 5479 | DSSERR("request_irq failed\n"); |
Tomi Valkeinen | cd3b344 | 2012-01-25 13:31:04 +0200 | [diff] [blame] | 5480 | return r; |
archit taneja | affe360 | 2011-02-23 08:41:03 +0000 | [diff] [blame] | 5481 | } |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 5482 | |
Laurent Pinchart | 44d8ca1 | 2017-08-05 01:44:10 +0300 | [diff] [blame] | 5483 | soc = soc_device_match(dsi_soc_devices); |
| 5484 | if (soc) |
| 5485 | dsi->data = soc->data; |
| 5486 | else |
| 5487 | dsi->data = of_match_node(dsi_of_match, dev->of_node)->data; |
| 5488 | |
Laurent Pinchart | 742e693 | 2017-08-05 01:43:57 +0300 | [diff] [blame] | 5489 | d = dsi->data->modules; |
Laurent Pinchart | 1dff212 | 2017-05-07 00:42:26 +0300 | [diff] [blame] | 5490 | while (d->address != 0 && d->address != dsi_mem->start) |
| 5491 | d++; |
Tomi Valkeinen | 6274a61 | 2012-08-21 15:35:42 +0300 | [diff] [blame] | 5492 | |
Laurent Pinchart | 1dff212 | 2017-05-07 00:42:26 +0300 | [diff] [blame] | 5493 | if (d->address == 0) { |
| 5494 | DSSERR("unsupported DSI module\n"); |
| 5495 | return -ENODEV; |
Tomi Valkeinen | 6274a61 | 2012-08-21 15:35:42 +0300 | [diff] [blame] | 5496 | } |
| 5497 | |
Laurent Pinchart | 1dff212 | 2017-05-07 00:42:26 +0300 | [diff] [blame] | 5498 | dsi->module_id = d->id; |
| 5499 | |
Tomi Valkeinen | eeb45f8 | 2017-08-10 09:33:07 +0300 | [diff] [blame] | 5500 | if (dsi->data->model == DSI_MODEL_OMAP4 || |
| 5501 | dsi->data->model == DSI_MODEL_OMAP5) { |
Laurent Pinchart | 9e1305d | 2017-08-05 01:43:53 +0300 | [diff] [blame] | 5502 | struct device_node *np; |
| 5503 | |
| 5504 | /* |
Tomi Valkeinen | eeb45f8 | 2017-08-10 09:33:07 +0300 | [diff] [blame] | 5505 | * The OMAP4/5 display DT bindings don't reference the padconf |
Laurent Pinchart | 9e1305d | 2017-08-05 01:43:53 +0300 | [diff] [blame] | 5506 | * syscon. Our only option to retrieve it is to find it by name. |
| 5507 | */ |
Tomi Valkeinen | eeb45f8 | 2017-08-10 09:33:07 +0300 | [diff] [blame] | 5508 | np = of_find_node_by_name(NULL, |
| 5509 | dsi->data->model == DSI_MODEL_OMAP4 ? |
| 5510 | "omap4_padconf_global" : "omap5_padconf_global"); |
Laurent Pinchart | 9e1305d | 2017-08-05 01:43:53 +0300 | [diff] [blame] | 5511 | if (!np) |
| 5512 | return -ENODEV; |
| 5513 | |
| 5514 | dsi->syscon = syscon_node_to_regmap(np); |
| 5515 | of_node_put(np); |
| 5516 | } |
| 5517 | |
Archit Taneja | 5ee3c14 | 2011-03-02 12:35:53 +0530 | [diff] [blame] | 5518 | /* DSI VCs initialization */ |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 5519 | for (i = 0; i < ARRAY_SIZE(dsi->vc); i++) { |
Archit Taneja | d604914 | 2011-08-22 11:58:08 +0530 | [diff] [blame] | 5520 | dsi->vc[i].source = DSI_VC_SOURCE_L4; |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 5521 | dsi->vc[i].dssdev = NULL; |
| 5522 | dsi->vc[i].vc_id = 0; |
Archit Taneja | 5ee3c14 | 2011-03-02 12:35:53 +0530 | [diff] [blame] | 5523 | } |
| 5524 | |
Tomi Valkeinen | cd3b344 | 2012-01-25 13:31:04 +0200 | [diff] [blame] | 5525 | r = dsi_get_clocks(dsidev); |
| 5526 | if (r) |
| 5527 | return r; |
| 5528 | |
Tomi Valkeinen | 2daea7a | 2014-10-22 14:49:14 +0300 | [diff] [blame] | 5529 | dsi_init_pll_data(dsidev); |
| 5530 | |
Tomi Valkeinen | cd3b344 | 2012-01-25 13:31:04 +0200 | [diff] [blame] | 5531 | pm_runtime_enable(&dsidev->dev); |
| 5532 | |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 5533 | r = dsi_runtime_get(dsidev); |
| 5534 | if (r) |
Tomi Valkeinen | cd3b344 | 2012-01-25 13:31:04 +0200 | [diff] [blame] | 5535 | goto err_runtime_get; |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 5536 | |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 5537 | rev = dsi_read_reg(dsidev, DSI_REVISION); |
| 5538 | dev_dbg(&dsidev->dev, "OMAP DSI rev %d.%d\n", |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 5539 | FLD_GET(rev, 7, 4), FLD_GET(rev, 3, 0)); |
| 5540 | |
Tomi Valkeinen | d982085 | 2011-10-12 15:05:59 +0300 | [diff] [blame] | 5541 | /* DSI on OMAP3 doesn't have register DSI_GNQ, set number |
| 5542 | * of data to 3 by default */ |
Laurent Pinchart | 44d8ca1 | 2017-08-05 01:44:10 +0300 | [diff] [blame] | 5543 | if (dsi->data->quirks & DSI_QUIRK_GNQ) |
Tomi Valkeinen | d982085 | 2011-10-12 15:05:59 +0300 | [diff] [blame] | 5544 | /* NB_DATA_LANES */ |
| 5545 | dsi->num_lanes_supported = 1 + REG_GET(dsidev, DSI_GNQ, 11, 9); |
| 5546 | else |
| 5547 | dsi->num_lanes_supported = 3; |
Archit Taneja | 75d7247 | 2011-05-16 15:17:08 +0530 | [diff] [blame] | 5548 | |
Tomi Valkeinen | 9932257 | 2013-03-05 10:37:02 +0200 | [diff] [blame] | 5549 | dsi->line_buffer_size = dsi_get_line_buf_size(dsidev); |
| 5550 | |
Archit Taneja | 81b87f5 | 2012-09-26 16:30:49 +0530 | [diff] [blame] | 5551 | dsi_init_output(dsidev); |
| 5552 | |
Laurent Pinchart | 1dff212 | 2017-05-07 00:42:26 +0300 | [diff] [blame] | 5553 | r = dsi_probe_of(dsidev); |
| 5554 | if (r) { |
| 5555 | DSSERR("Invalid DSI DT data\n"); |
| 5556 | goto err_probe_of; |
Tomi Valkeinen | 6274a61 | 2012-08-21 15:35:42 +0300 | [diff] [blame] | 5557 | } |
| 5558 | |
Laurent Pinchart | 1dff212 | 2017-05-07 00:42:26 +0300 | [diff] [blame] | 5559 | r = of_platform_populate(dsidev->dev.of_node, NULL, NULL, &dsidev->dev); |
| 5560 | if (r) |
| 5561 | DSSERR("Failed to populate DSI child devices: %d\n", r); |
| 5562 | |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 5563 | dsi_runtime_put(dsidev); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 5564 | |
Tomi Valkeinen | 11ee960 | 2012-03-09 16:07:39 +0200 | [diff] [blame] | 5565 | if (dsi->module_id == 0) |
Tomi Valkeinen | e40402c | 2012-03-02 18:01:07 +0200 | [diff] [blame] | 5566 | dss_debugfs_create_file("dsi1_regs", dsi1_dump_regs); |
Tomi Valkeinen | 11ee960 | 2012-03-09 16:07:39 +0200 | [diff] [blame] | 5567 | else if (dsi->module_id == 1) |
Tomi Valkeinen | e40402c | 2012-03-02 18:01:07 +0200 | [diff] [blame] | 5568 | dss_debugfs_create_file("dsi2_regs", dsi2_dump_regs); |
| 5569 | |
| 5570 | #ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS |
Tomi Valkeinen | 11ee960 | 2012-03-09 16:07:39 +0200 | [diff] [blame] | 5571 | if (dsi->module_id == 0) |
Tomi Valkeinen | e40402c | 2012-03-02 18:01:07 +0200 | [diff] [blame] | 5572 | dss_debugfs_create_file("dsi1_irqs", dsi1_dump_irqs); |
Tomi Valkeinen | 11ee960 | 2012-03-09 16:07:39 +0200 | [diff] [blame] | 5573 | else if (dsi->module_id == 1) |
Tomi Valkeinen | e40402c | 2012-03-02 18:01:07 +0200 | [diff] [blame] | 5574 | dss_debugfs_create_file("dsi2_irqs", dsi2_dump_irqs); |
| 5575 | #endif |
Tomi Valkeinen | 6274a61 | 2012-08-21 15:35:42 +0300 | [diff] [blame] | 5576 | |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 5577 | return 0; |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 5578 | |
Tomi Valkeinen | 6274a61 | 2012-08-21 15:35:42 +0300 | [diff] [blame] | 5579 | err_probe_of: |
| 5580 | dsi_uninit_output(dsidev); |
| 5581 | dsi_runtime_put(dsidev); |
| 5582 | |
Tomi Valkeinen | cd3b344 | 2012-01-25 13:31:04 +0200 | [diff] [blame] | 5583 | err_runtime_get: |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 5584 | pm_runtime_disable(&dsidev->dev); |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 5585 | return r; |
| 5586 | } |
| 5587 | |
Tomi Valkeinen | 736e60d | 2015-06-04 15:22:23 +0300 | [diff] [blame] | 5588 | static void dsi_unbind(struct device *dev, struct device *master, void *data) |
Tomi Valkeinen | 3de7a1d | 2009-10-28 11:59:56 +0200 | [diff] [blame] | 5589 | { |
Tomi Valkeinen | 736e60d | 2015-06-04 15:22:23 +0300 | [diff] [blame] | 5590 | struct platform_device *dsidev = to_platform_device(dev); |
Archit Taneja | f1da39d | 2011-05-12 17:26:27 +0530 | [diff] [blame] | 5591 | struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev); |
| 5592 | |
Tomi Valkeinen | e4e42b8 | 2014-07-31 16:15:39 +0300 | [diff] [blame] | 5593 | of_platform_depopulate(&dsidev->dev); |
Tomi Valkeinen | 6274a61 | 2012-08-21 15:35:42 +0300 | [diff] [blame] | 5594 | |
Tomi Valkeinen | b98482e | 2011-05-16 13:52:51 +0300 | [diff] [blame] | 5595 | WARN_ON(dsi->scp_clk_refcount > 0); |
| 5596 | |
Tomi Valkeinen | 2daea7a | 2014-10-22 14:49:14 +0300 | [diff] [blame] | 5597 | dss_pll_unregister(&dsi->pll); |
| 5598 | |
Archit Taneja | 81b87f5 | 2012-09-26 16:30:49 +0530 | [diff] [blame] | 5599 | dsi_uninit_output(dsidev); |
| 5600 | |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 5601 | pm_runtime_disable(&dsidev->dev); |
| 5602 | |
Tomi Valkeinen | b2541c4 | 2013-05-03 13:42:24 +0300 | [diff] [blame] | 5603 | if (dsi->vdds_dsi_reg != NULL && dsi->vdds_dsi_enabled) { |
| 5604 | regulator_disable(dsi->vdds_dsi_reg); |
| 5605 | dsi->vdds_dsi_enabled = false; |
Senthilvadivu Guruswamy | c8aac01 | 2011-01-24 06:22:02 +0000 | [diff] [blame] | 5606 | } |
Tomi Valkeinen | 736e60d | 2015-06-04 15:22:23 +0300 | [diff] [blame] | 5607 | } |
Senthilvadivu Guruswamy | c8aac01 | 2011-01-24 06:22:02 +0000 | [diff] [blame] | 5608 | |
Tomi Valkeinen | 736e60d | 2015-06-04 15:22:23 +0300 | [diff] [blame] | 5609 | static const struct component_ops dsi_component_ops = { |
| 5610 | .bind = dsi_bind, |
| 5611 | .unbind = dsi_unbind, |
| 5612 | }; |
| 5613 | |
| 5614 | static int dsi_probe(struct platform_device *pdev) |
| 5615 | { |
| 5616 | return component_add(&pdev->dev, &dsi_component_ops); |
| 5617 | } |
| 5618 | |
| 5619 | static int dsi_remove(struct platform_device *pdev) |
| 5620 | { |
| 5621 | component_del(&pdev->dev, &dsi_component_ops); |
Senthilvadivu Guruswamy | c8aac01 | 2011-01-24 06:22:02 +0000 | [diff] [blame] | 5622 | return 0; |
| 5623 | } |
| 5624 | |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 5625 | static int dsi_runtime_suspend(struct device *dev) |
| 5626 | { |
Tomi Valkeinen | 0925afc | 2014-04-11 13:49:55 +0300 | [diff] [blame] | 5627 | struct platform_device *pdev = to_platform_device(dev); |
| 5628 | struct dsi_data *dsi = dsi_get_dsidrv_data(pdev); |
| 5629 | |
| 5630 | dsi->is_enabled = false; |
| 5631 | /* ensure the irq handler sees the is_enabled value */ |
| 5632 | smp_wmb(); |
| 5633 | /* wait for current handler to finish before turning the DSI off */ |
| 5634 | synchronize_irq(dsi->irq); |
| 5635 | |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 5636 | dispc_runtime_put(); |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 5637 | |
| 5638 | return 0; |
| 5639 | } |
| 5640 | |
| 5641 | static int dsi_runtime_resume(struct device *dev) |
| 5642 | { |
Tomi Valkeinen | 0925afc | 2014-04-11 13:49:55 +0300 | [diff] [blame] | 5643 | struct platform_device *pdev = to_platform_device(dev); |
| 5644 | struct dsi_data *dsi = dsi_get_dsidrv_data(pdev); |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 5645 | int r; |
| 5646 | |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 5647 | r = dispc_runtime_get(); |
| 5648 | if (r) |
Tomi Valkeinen | 852f083 | 2012-02-17 17:58:04 +0200 | [diff] [blame] | 5649 | return r; |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 5650 | |
Tomi Valkeinen | 0925afc | 2014-04-11 13:49:55 +0300 | [diff] [blame] | 5651 | dsi->is_enabled = true; |
| 5652 | /* ensure the irq handler sees the is_enabled value */ |
| 5653 | smp_wmb(); |
| 5654 | |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 5655 | return 0; |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 5656 | } |
| 5657 | |
| 5658 | static const struct dev_pm_ops dsi_pm_ops = { |
| 5659 | .runtime_suspend = dsi_runtime_suspend, |
| 5660 | .runtime_resume = dsi_runtime_resume, |
| 5661 | }; |
| 5662 | |
Tomi Valkeinen | 7c68dd9 | 2011-08-03 14:00:57 +0300 | [diff] [blame] | 5663 | static struct platform_driver omap_dsihw_driver = { |
Tomi Valkeinen | 736e60d | 2015-06-04 15:22:23 +0300 | [diff] [blame] | 5664 | .probe = dsi_probe, |
| 5665 | .remove = dsi_remove, |
Senthilvadivu Guruswamy | c8aac01 | 2011-01-24 06:22:02 +0000 | [diff] [blame] | 5666 | .driver = { |
Tomi Valkeinen | 7c68dd9 | 2011-08-03 14:00:57 +0300 | [diff] [blame] | 5667 | .name = "omapdss_dsi", |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 5668 | .pm = &dsi_pm_ops, |
Tomi Valkeinen | 6274a61 | 2012-08-21 15:35:42 +0300 | [diff] [blame] | 5669 | .of_match_table = dsi_of_match, |
Tomi Valkeinen | 422ccbd | 2014-10-16 09:54:25 +0300 | [diff] [blame] | 5670 | .suppress_bind_attrs = true, |
Senthilvadivu Guruswamy | c8aac01 | 2011-01-24 06:22:02 +0000 | [diff] [blame] | 5671 | }, |
| 5672 | }; |
| 5673 | |
Tomi Valkeinen | 6e7e8f0 | 2012-02-17 17:41:13 +0200 | [diff] [blame] | 5674 | int __init dsi_init_platform_driver(void) |
Senthilvadivu Guruswamy | c8aac01 | 2011-01-24 06:22:02 +0000 | [diff] [blame] | 5675 | { |
Tomi Valkeinen | ee4a24e | 2013-04-26 13:47:06 +0300 | [diff] [blame] | 5676 | return platform_driver_register(&omap_dsihw_driver); |
Senthilvadivu Guruswamy | c8aac01 | 2011-01-24 06:22:02 +0000 | [diff] [blame] | 5677 | } |
| 5678 | |
Tomi Valkeinen | ede9269 | 2015-06-04 14:12:16 +0300 | [diff] [blame] | 5679 | void dsi_uninit_platform_driver(void) |
Senthilvadivu Guruswamy | c8aac01 | 2011-01-24 06:22:02 +0000 | [diff] [blame] | 5680 | { |
Tomi Valkeinen | 04c742c | 2012-02-23 15:32:37 +0200 | [diff] [blame] | 5681 | platform_driver_unregister(&omap_dsihw_driver); |
Senthilvadivu Guruswamy | c8aac01 | 2011-01-24 06:22:02 +0000 | [diff] [blame] | 5682 | } |