blob: c2cf6d98e577bdf7f367042cde89ae6fd196f133 [file] [log] [blame]
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001/*
2 * linux/drivers/video/omap2/dss/dsi.c
3 *
4 * Copyright (C) 2009 Nokia Corporation
5 * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
6 *
7 * This program is free software; you can redistribute it and/or modify it
8 * under the terms of the GNU General Public License version 2 as published by
9 * the Free Software Foundation.
10 *
11 * This program is distributed in the hope that it will be useful, but WITHOUT
12 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
13 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
14 * more details.
15 *
16 * You should have received a copy of the GNU General Public License along with
17 * this program. If not, see <http://www.gnu.org/licenses/>.
18 */
19
20#define DSS_SUBSYS_NAME "DSI"
21
22#include <linux/kernel.h>
Laurent Pinchart9e1305d2017-08-05 01:43:53 +030023#include <linux/mfd/syscon.h>
24#include <linux/regmap.h>
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020025#include <linux/io.h>
26#include <linux/clk.h>
27#include <linux/device.h>
28#include <linux/err.h>
29#include <linux/interrupt.h>
30#include <linux/delay.h>
31#include <linux/mutex.h>
Paul Gortmaker355b2002011-07-03 16:17:28 -040032#include <linux/module.h>
Tomi Valkeinenb9eb5d72010-01-11 16:33:56 +020033#include <linux/semaphore.h>
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020034#include <linux/seq_file.h>
35#include <linux/platform_device.h>
36#include <linux/regulator/consumer.h>
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020037#include <linux/wait.h>
Tomi Valkeinen18946f62010-01-12 14:16:41 +020038#include <linux/workqueue.h>
Tomi Valkeinen40885ab2010-07-28 15:53:38 +030039#include <linux/sched.h>
Archit Tanejaf1da39d2011-05-12 17:26:27 +053040#include <linux/slab.h>
Archit Taneja5a8b5722011-05-12 17:26:29 +053041#include <linux/debugfs.h>
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +030042#include <linux/pm_runtime.h>
Tomi Valkeinen6274a612012-08-21 15:35:42 +030043#include <linux/of.h>
Rob Herring09bffa62017-03-22 08:26:08 -050044#include <linux/of_graph.h>
Tomi Valkeinen6274a612012-08-21 15:35:42 +030045#include <linux/of_platform.h>
Tomi Valkeinen736e60d2015-06-04 15:22:23 +030046#include <linux/component.h>
Laurent Pinchart44d8ca12017-08-05 01:44:10 +030047#include <linux/sys_soc.h>
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020048
Archit Taneja7a7c48f2011-08-25 18:25:03 +053049#include <video/mipi_display.h>
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020050
Peter Ujfalusi32043da2016-05-27 14:40:49 +030051#include "omapdss.h"
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020052#include "dss.h"
53
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020054#define DSI_CATCH_MISSING_TE
55
Tomi Valkeinen68104462013-12-17 13:53:28 +020056struct dsi_reg { u16 module; u16 idx; };
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020057
Tomi Valkeinen68104462013-12-17 13:53:28 +020058#define DSI_REG(mod, idx) ((const struct dsi_reg) { mod, idx })
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020059
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020060/* DSI Protocol Engine */
61
Tomi Valkeinen68104462013-12-17 13:53:28 +020062#define DSI_PROTO 0
63#define DSI_PROTO_SZ 0x200
64
65#define DSI_REVISION DSI_REG(DSI_PROTO, 0x0000)
66#define DSI_SYSCONFIG DSI_REG(DSI_PROTO, 0x0010)
67#define DSI_SYSSTATUS DSI_REG(DSI_PROTO, 0x0014)
68#define DSI_IRQSTATUS DSI_REG(DSI_PROTO, 0x0018)
69#define DSI_IRQENABLE DSI_REG(DSI_PROTO, 0x001C)
70#define DSI_CTRL DSI_REG(DSI_PROTO, 0x0040)
71#define DSI_GNQ DSI_REG(DSI_PROTO, 0x0044)
72#define DSI_COMPLEXIO_CFG1 DSI_REG(DSI_PROTO, 0x0048)
73#define DSI_COMPLEXIO_IRQ_STATUS DSI_REG(DSI_PROTO, 0x004C)
74#define DSI_COMPLEXIO_IRQ_ENABLE DSI_REG(DSI_PROTO, 0x0050)
75#define DSI_CLK_CTRL DSI_REG(DSI_PROTO, 0x0054)
76#define DSI_TIMING1 DSI_REG(DSI_PROTO, 0x0058)
77#define DSI_TIMING2 DSI_REG(DSI_PROTO, 0x005C)
78#define DSI_VM_TIMING1 DSI_REG(DSI_PROTO, 0x0060)
79#define DSI_VM_TIMING2 DSI_REG(DSI_PROTO, 0x0064)
80#define DSI_VM_TIMING3 DSI_REG(DSI_PROTO, 0x0068)
81#define DSI_CLK_TIMING DSI_REG(DSI_PROTO, 0x006C)
82#define DSI_TX_FIFO_VC_SIZE DSI_REG(DSI_PROTO, 0x0070)
83#define DSI_RX_FIFO_VC_SIZE DSI_REG(DSI_PROTO, 0x0074)
84#define DSI_COMPLEXIO_CFG2 DSI_REG(DSI_PROTO, 0x0078)
85#define DSI_RX_FIFO_VC_FULLNESS DSI_REG(DSI_PROTO, 0x007C)
86#define DSI_VM_TIMING4 DSI_REG(DSI_PROTO, 0x0080)
87#define DSI_TX_FIFO_VC_EMPTINESS DSI_REG(DSI_PROTO, 0x0084)
88#define DSI_VM_TIMING5 DSI_REG(DSI_PROTO, 0x0088)
89#define DSI_VM_TIMING6 DSI_REG(DSI_PROTO, 0x008C)
90#define DSI_VM_TIMING7 DSI_REG(DSI_PROTO, 0x0090)
91#define DSI_STOPCLK_TIMING DSI_REG(DSI_PROTO, 0x0094)
92#define DSI_VC_CTRL(n) DSI_REG(DSI_PROTO, 0x0100 + (n * 0x20))
93#define DSI_VC_TE(n) DSI_REG(DSI_PROTO, 0x0104 + (n * 0x20))
94#define DSI_VC_LONG_PACKET_HEADER(n) DSI_REG(DSI_PROTO, 0x0108 + (n * 0x20))
95#define DSI_VC_LONG_PACKET_PAYLOAD(n) DSI_REG(DSI_PROTO, 0x010C + (n * 0x20))
96#define DSI_VC_SHORT_PACKET_HEADER(n) DSI_REG(DSI_PROTO, 0x0110 + (n * 0x20))
97#define DSI_VC_IRQSTATUS(n) DSI_REG(DSI_PROTO, 0x0118 + (n * 0x20))
98#define DSI_VC_IRQENABLE(n) DSI_REG(DSI_PROTO, 0x011C + (n * 0x20))
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020099
100/* DSIPHY_SCP */
101
Tomi Valkeinen68104462013-12-17 13:53:28 +0200102#define DSI_PHY 1
103#define DSI_PHY_OFFSET 0x200
104#define DSI_PHY_SZ 0x40
105
106#define DSI_DSIPHY_CFG0 DSI_REG(DSI_PHY, 0x0000)
107#define DSI_DSIPHY_CFG1 DSI_REG(DSI_PHY, 0x0004)
108#define DSI_DSIPHY_CFG2 DSI_REG(DSI_PHY, 0x0008)
109#define DSI_DSIPHY_CFG5 DSI_REG(DSI_PHY, 0x0014)
110#define DSI_DSIPHY_CFG10 DSI_REG(DSI_PHY, 0x0028)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200111
112/* DSI_PLL_CTRL_SCP */
113
Tomi Valkeinen68104462013-12-17 13:53:28 +0200114#define DSI_PLL 2
115#define DSI_PLL_OFFSET 0x300
116#define DSI_PLL_SZ 0x20
117
118#define DSI_PLL_CONTROL DSI_REG(DSI_PLL, 0x0000)
119#define DSI_PLL_STATUS DSI_REG(DSI_PLL, 0x0004)
120#define DSI_PLL_GO DSI_REG(DSI_PLL, 0x0008)
121#define DSI_PLL_CONFIGURATION1 DSI_REG(DSI_PLL, 0x000C)
122#define DSI_PLL_CONFIGURATION2 DSI_REG(DSI_PLL, 0x0010)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200123
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530124#define REG_GET(dsidev, idx, start, end) \
125 FLD_GET(dsi_read_reg(dsidev, idx), start, end)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200126
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530127#define REG_FLD_MOD(dsidev, idx, val, start, end) \
128 dsi_write_reg(dsidev, idx, FLD_MOD(dsi_read_reg(dsidev, idx), val, start, end))
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200129
130/* Global interrupts */
131#define DSI_IRQ_VC0 (1 << 0)
132#define DSI_IRQ_VC1 (1 << 1)
133#define DSI_IRQ_VC2 (1 << 2)
134#define DSI_IRQ_VC3 (1 << 3)
135#define DSI_IRQ_WAKEUP (1 << 4)
136#define DSI_IRQ_RESYNC (1 << 5)
137#define DSI_IRQ_PLL_LOCK (1 << 7)
138#define DSI_IRQ_PLL_UNLOCK (1 << 8)
139#define DSI_IRQ_PLL_RECALL (1 << 9)
140#define DSI_IRQ_COMPLEXIO_ERR (1 << 10)
141#define DSI_IRQ_HS_TX_TIMEOUT (1 << 14)
142#define DSI_IRQ_LP_RX_TIMEOUT (1 << 15)
143#define DSI_IRQ_TE_TRIGGER (1 << 16)
144#define DSI_IRQ_ACK_TRIGGER (1 << 17)
145#define DSI_IRQ_SYNC_LOST (1 << 18)
146#define DSI_IRQ_LDO_POWER_GOOD (1 << 19)
147#define DSI_IRQ_TA_TIMEOUT (1 << 20)
148#define DSI_IRQ_ERROR_MASK \
149 (DSI_IRQ_HS_TX_TIMEOUT | DSI_IRQ_LP_RX_TIMEOUT | DSI_IRQ_SYNC_LOST | \
Dan Carpenter00355412015-11-23 21:22:36 +0300150 DSI_IRQ_TA_TIMEOUT)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200151#define DSI_IRQ_CHANNEL_MASK 0xf
152
153/* Virtual channel interrupts */
154#define DSI_VC_IRQ_CS (1 << 0)
155#define DSI_VC_IRQ_ECC_CORR (1 << 1)
156#define DSI_VC_IRQ_PACKET_SENT (1 << 2)
157#define DSI_VC_IRQ_FIFO_TX_OVF (1 << 3)
158#define DSI_VC_IRQ_FIFO_RX_OVF (1 << 4)
159#define DSI_VC_IRQ_BTA (1 << 5)
160#define DSI_VC_IRQ_ECC_NO_CORR (1 << 6)
161#define DSI_VC_IRQ_FIFO_TX_UDF (1 << 7)
162#define DSI_VC_IRQ_PP_BUSY_CHANGE (1 << 8)
163#define DSI_VC_IRQ_ERROR_MASK \
164 (DSI_VC_IRQ_CS | DSI_VC_IRQ_ECC_CORR | DSI_VC_IRQ_FIFO_TX_OVF | \
165 DSI_VC_IRQ_FIFO_RX_OVF | DSI_VC_IRQ_ECC_NO_CORR | \
166 DSI_VC_IRQ_FIFO_TX_UDF)
167
168/* ComplexIO interrupts */
169#define DSI_CIO_IRQ_ERRSYNCESC1 (1 << 0)
170#define DSI_CIO_IRQ_ERRSYNCESC2 (1 << 1)
171#define DSI_CIO_IRQ_ERRSYNCESC3 (1 << 2)
Tomi Valkeinen67056152011-03-24 16:30:17 +0200172#define DSI_CIO_IRQ_ERRSYNCESC4 (1 << 3)
173#define DSI_CIO_IRQ_ERRSYNCESC5 (1 << 4)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200174#define DSI_CIO_IRQ_ERRESC1 (1 << 5)
175#define DSI_CIO_IRQ_ERRESC2 (1 << 6)
176#define DSI_CIO_IRQ_ERRESC3 (1 << 7)
Tomi Valkeinen67056152011-03-24 16:30:17 +0200177#define DSI_CIO_IRQ_ERRESC4 (1 << 8)
178#define DSI_CIO_IRQ_ERRESC5 (1 << 9)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200179#define DSI_CIO_IRQ_ERRCONTROL1 (1 << 10)
180#define DSI_CIO_IRQ_ERRCONTROL2 (1 << 11)
181#define DSI_CIO_IRQ_ERRCONTROL3 (1 << 12)
Tomi Valkeinen67056152011-03-24 16:30:17 +0200182#define DSI_CIO_IRQ_ERRCONTROL4 (1 << 13)
183#define DSI_CIO_IRQ_ERRCONTROL5 (1 << 14)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200184#define DSI_CIO_IRQ_STATEULPS1 (1 << 15)
185#define DSI_CIO_IRQ_STATEULPS2 (1 << 16)
186#define DSI_CIO_IRQ_STATEULPS3 (1 << 17)
Tomi Valkeinen67056152011-03-24 16:30:17 +0200187#define DSI_CIO_IRQ_STATEULPS4 (1 << 18)
188#define DSI_CIO_IRQ_STATEULPS5 (1 << 19)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200189#define DSI_CIO_IRQ_ERRCONTENTIONLP0_1 (1 << 20)
190#define DSI_CIO_IRQ_ERRCONTENTIONLP1_1 (1 << 21)
191#define DSI_CIO_IRQ_ERRCONTENTIONLP0_2 (1 << 22)
192#define DSI_CIO_IRQ_ERRCONTENTIONLP1_2 (1 << 23)
193#define DSI_CIO_IRQ_ERRCONTENTIONLP0_3 (1 << 24)
194#define DSI_CIO_IRQ_ERRCONTENTIONLP1_3 (1 << 25)
Tomi Valkeinen67056152011-03-24 16:30:17 +0200195#define DSI_CIO_IRQ_ERRCONTENTIONLP0_4 (1 << 26)
196#define DSI_CIO_IRQ_ERRCONTENTIONLP1_4 (1 << 27)
197#define DSI_CIO_IRQ_ERRCONTENTIONLP0_5 (1 << 28)
198#define DSI_CIO_IRQ_ERRCONTENTIONLP1_5 (1 << 29)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200199#define DSI_CIO_IRQ_ULPSACTIVENOT_ALL0 (1 << 30)
200#define DSI_CIO_IRQ_ULPSACTIVENOT_ALL1 (1 << 31)
Tomi Valkeinenbbecb502010-05-10 14:35:33 +0300201#define DSI_CIO_IRQ_ERROR_MASK \
202 (DSI_CIO_IRQ_ERRSYNCESC1 | DSI_CIO_IRQ_ERRSYNCESC2 | \
Tomi Valkeinen67056152011-03-24 16:30:17 +0200203 DSI_CIO_IRQ_ERRSYNCESC3 | DSI_CIO_IRQ_ERRSYNCESC4 | \
204 DSI_CIO_IRQ_ERRSYNCESC5 | \
205 DSI_CIO_IRQ_ERRESC1 | DSI_CIO_IRQ_ERRESC2 | \
206 DSI_CIO_IRQ_ERRESC3 | DSI_CIO_IRQ_ERRESC4 | \
207 DSI_CIO_IRQ_ERRESC5 | \
208 DSI_CIO_IRQ_ERRCONTROL1 | DSI_CIO_IRQ_ERRCONTROL2 | \
209 DSI_CIO_IRQ_ERRCONTROL3 | DSI_CIO_IRQ_ERRCONTROL4 | \
210 DSI_CIO_IRQ_ERRCONTROL5 | \
Tomi Valkeinenbbecb502010-05-10 14:35:33 +0300211 DSI_CIO_IRQ_ERRCONTENTIONLP0_1 | DSI_CIO_IRQ_ERRCONTENTIONLP1_1 | \
212 DSI_CIO_IRQ_ERRCONTENTIONLP0_2 | DSI_CIO_IRQ_ERRCONTENTIONLP1_2 | \
Tomi Valkeinen67056152011-03-24 16:30:17 +0200213 DSI_CIO_IRQ_ERRCONTENTIONLP0_3 | DSI_CIO_IRQ_ERRCONTENTIONLP1_3 | \
214 DSI_CIO_IRQ_ERRCONTENTIONLP0_4 | DSI_CIO_IRQ_ERRCONTENTIONLP1_4 | \
215 DSI_CIO_IRQ_ERRCONTENTIONLP0_5 | DSI_CIO_IRQ_ERRCONTENTIONLP1_5)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200216
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200217typedef void (*omap_dsi_isr_t) (void *arg, u32 mask);
218
Tomi Valkeinenb7dec9b2013-02-22 12:58:35 +0200219static int dsi_display_init_dispc(struct platform_device *dsidev,
Tomi Valkeinen0674d382015-11-05 10:01:02 +0200220 enum omap_channel channel);
Tomi Valkeinenb7dec9b2013-02-22 12:58:35 +0200221static void dsi_display_uninit_dispc(struct platform_device *dsidev,
Tomi Valkeinen0674d382015-11-05 10:01:02 +0200222 enum omap_channel channel);
Tomi Valkeinenb7dec9b2013-02-22 12:58:35 +0200223
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +0300224static int dsi_vc_send_null(struct omap_dss_device *dssdev, int channel);
225
Tomi Valkeinenacf604b2014-11-07 13:13:24 +0200226/* DSI PLL HSDIV indices */
227#define HSDIV_DISPC 0
228#define HSDIV_DSI 1
229
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200230#define DSI_MAX_NR_ISRS 2
Tomi Valkeinen739a7f42011-10-13 11:22:06 +0300231#define DSI_MAX_NR_LANES 5
232
Laurent Pinchart742e6932017-08-05 01:43:57 +0300233enum dsi_model {
234 DSI_MODEL_OMAP3,
235 DSI_MODEL_OMAP4,
236 DSI_MODEL_OMAP5,
237};
238
Tomi Valkeinen739a7f42011-10-13 11:22:06 +0300239enum dsi_lane_function {
240 DSI_LANE_UNUSED = 0,
241 DSI_LANE_CLK,
242 DSI_LANE_DATA1,
243 DSI_LANE_DATA2,
244 DSI_LANE_DATA3,
245 DSI_LANE_DATA4,
246};
247
248struct dsi_lane_config {
249 enum dsi_lane_function function;
250 u8 polarity;
251};
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200252
253struct dsi_isr_data {
254 omap_dsi_isr_t isr;
255 void *arg;
256 u32 mask;
257};
258
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200259enum fifo_size {
260 DSI_FIFO_SIZE_0 = 0,
261 DSI_FIFO_SIZE_32 = 1,
262 DSI_FIFO_SIZE_64 = 2,
263 DSI_FIFO_SIZE_96 = 3,
264 DSI_FIFO_SIZE_128 = 4,
265};
266
Archit Tanejad6049142011-08-22 11:58:08 +0530267enum dsi_vc_source {
268 DSI_VC_SOURCE_L4 = 0,
269 DSI_VC_SOURCE_VP,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200270};
271
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200272struct dsi_irq_stats {
273 unsigned long last_reset;
274 unsigned irq_count;
275 unsigned dsi_irqs[32];
276 unsigned vc_irqs[4][32];
277 unsigned cio_irqs[32];
278};
279
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200280struct dsi_isr_tables {
281 struct dsi_isr_data isr_table[DSI_MAX_NR_ISRS];
282 struct dsi_isr_data isr_table_vc[4][DSI_MAX_NR_ISRS];
283 struct dsi_isr_data isr_table_cio[DSI_MAX_NR_ISRS];
284};
285
Tomi Valkeinenf1e00012013-03-05 17:21:35 +0200286struct dsi_clk_calc_ctx {
287 struct platform_device *dsidev;
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +0300288 struct dss_pll *pll;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +0200289
290 /* inputs */
291
292 const struct omap_dss_dsi_config *config;
293
294 unsigned long req_pck_min, req_pck_nom, req_pck_max;
295
296 /* outputs */
297
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +0300298 struct dss_pll_clock_info dsi_cinfo;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +0200299 struct dispc_clock_info dispc_cinfo;
300
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +0300301 struct videomode vm;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +0200302 struct omap_dss_dsi_videomode_timings dsi_vm;
303};
304
Tomi Valkeinen7b71c412014-08-06 15:45:26 +0300305struct dsi_lp_clock_info {
306 unsigned long lp_clk;
307 u16 lp_clk_div;
308};
309
Laurent Pinchart742e6932017-08-05 01:43:57 +0300310struct dsi_module_id_data {
311 u32 address;
312 int id;
313};
314
Laurent Pinchart44d8ca12017-08-05 01:44:10 +0300315enum dsi_quirks {
316 DSI_QUIRK_PLL_PWR_BUG = (1 << 0), /* DSI-PLL power command 0x3 is not working */
317 DSI_QUIRK_DCS_CMD_CONFIG_VC = (1 << 1),
318 DSI_QUIRK_VC_OCP_WIDTH = (1 << 2),
319 DSI_QUIRK_REVERSE_TXCLKESC = (1 << 3),
320 DSI_QUIRK_GNQ = (1 << 4),
321 DSI_QUIRK_PHY_DCC = (1 << 5),
322};
323
Laurent Pinchart742e6932017-08-05 01:43:57 +0300324struct dsi_of_data {
325 enum dsi_model model;
326 const struct dss_pll_hw *pll_hw;
327 const struct dsi_module_id_data *modules;
Laurent Pinchartfe9964c2017-08-05 01:44:15 +0300328 unsigned int max_fck_freq;
329 unsigned int max_pll_lpdiv;
Laurent Pinchart44d8ca12017-08-05 01:44:10 +0300330 enum dsi_quirks quirks;
Laurent Pinchart742e6932017-08-05 01:43:57 +0300331};
332
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530333struct dsi_data {
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +0000334 struct platform_device *pdev;
Tomi Valkeinen68104462013-12-17 13:53:28 +0200335 void __iomem *proto_base;
336 void __iomem *phy_base;
337 void __iomem *pll_base;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300338
Laurent Pinchart742e6932017-08-05 01:43:57 +0300339 const struct dsi_of_data *data;
Tomi Valkeinen11ee9602012-03-09 16:07:39 +0200340 int module_id;
341
archit tanejaaffe3602011-02-23 08:41:03 +0000342 int irq;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200343
Tomi Valkeinen0925afc2014-04-11 13:49:55 +0300344 bool is_enabled;
345
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300346 struct clk *dss_clk;
Laurent Pinchart9e1305d2017-08-05 01:43:53 +0300347 struct regmap *syscon;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300348
Tomi Valkeinena0d269e2012-11-27 17:05:54 +0200349 struct dispc_clock_info user_dispc_cinfo;
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +0300350 struct dss_pll_clock_info user_dsi_cinfo;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200351
Tomi Valkeinen7b71c412014-08-06 15:45:26 +0300352 struct dsi_lp_clock_info user_lp_cinfo;
353 struct dsi_lp_clock_info current_lp_cinfo;
354
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +0300355 struct dss_pll pll;
356
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +0300357 bool vdds_dsi_enabled;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200358 struct regulator *vdds_dsi_reg;
359
360 struct {
Archit Tanejad6049142011-08-22 11:58:08 +0530361 enum dsi_vc_source source;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200362 struct omap_dss_device *dssdev;
Tomi Valkeinen558c73e2013-09-25 14:40:06 +0300363 enum fifo_size tx_fifo_size;
364 enum fifo_size rx_fifo_size;
Archit Taneja5ee3c142011-03-02 12:35:53 +0530365 int vc_id;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200366 } vc[4];
367
368 struct mutex lock;
Tomi Valkeinenb9eb5d72010-01-11 16:33:56 +0200369 struct semaphore bus_lock;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200370
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200371 spinlock_t irq_lock;
372 struct dsi_isr_tables isr_tables;
373 /* space for a copy used by the interrupt handler */
374 struct dsi_isr_tables isr_tables_copy;
375
Tomi Valkeinen18946f62010-01-12 14:16:41 +0200376 int update_channel;
Tomi Valkeinen477fed72013-10-02 14:41:24 +0300377#ifdef DSI_PERF_MEASURE
Tomi Valkeinen5476e742011-11-03 16:34:20 +0200378 unsigned update_bytes;
379#endif
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200380
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200381 bool te_enabled;
Tomi Valkeinen40885ab2010-07-28 15:53:38 +0300382 bool ulps_enabled;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200383
Tomi Valkeinen18946f62010-01-12 14:16:41 +0200384 void (*framedone_callback)(int, void *);
385 void *framedone_data;
386
387 struct delayed_work framedone_timeout_work;
388
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200389#ifdef DSI_CATCH_MISSING_TE
390 struct timer_list te_timer;
391#endif
392
393 unsigned long cache_req_pck;
394 unsigned long cache_clk_freq;
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +0300395 struct dss_pll_clock_info cache_cinfo;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200396
397 u32 errors;
398 spinlock_t errors_lock;
Tomi Valkeinen477fed72013-10-02 14:41:24 +0300399#ifdef DSI_PERF_MEASURE
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200400 ktime_t perf_setup_time;
401 ktime_t perf_start_time;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200402#endif
403 int debug_read;
404 int debug_write;
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200405
406#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
407 spinlock_t irq_stats_lock;
408 struct dsi_irq_stats irq_stats;
409#endif
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +0300410
Tomi Valkeinend9820852011-10-12 15:05:59 +0300411 unsigned num_lanes_supported;
Tomi Valkeinen99322572013-03-05 10:37:02 +0200412 unsigned line_buffer_size;
Archit Taneja75d72472011-05-16 15:17:08 +0530413
Tomi Valkeinen739a7f42011-10-13 11:22:06 +0300414 struct dsi_lane_config lanes[DSI_MAX_NR_LANES];
415 unsigned num_lanes_used;
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +0300416
417 unsigned scp_clk_refcount;
Archit Taneja7d2572f2012-06-29 14:31:07 +0530418
419 struct dss_lcd_mgr_config mgr_config;
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +0300420 struct videomode vm;
Archit Taneja02c39602012-08-10 15:01:33 +0530421 enum omap_dss_dsi_pixel_format pix_fmt;
Archit Tanejadca2b152012-08-16 18:02:00 +0530422 enum omap_dss_dsi_mode mode;
Archit Taneja0b3ffe32012-08-13 22:13:39 +0530423 struct omap_dss_dsi_videomode_timings vm_timings;
Archit Taneja81b87f52012-09-26 16:30:49 +0530424
Tomi Valkeinen1f68d9c2013-04-19 15:09:34 +0300425 struct omap_dss_device output;
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530426};
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200427
Archit Taneja2e868db2011-05-12 17:26:28 +0530428struct dsi_packet_sent_handler_data {
429 struct platform_device *dsidev;
430 struct completion *completion;
431};
432
Tomi Valkeinen477fed72013-10-02 14:41:24 +0300433#ifdef DSI_PERF_MEASURE
Rusty Russell90ab5ee2012-01-13 09:32:20 +1030434static bool dsi_perf;
435module_param(dsi_perf, bool, 0644);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200436#endif
437
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530438static inline struct dsi_data *dsi_get_dsidrv_data(struct platform_device *dsidev)
439{
440 return dev_get_drvdata(&dsidev->dev);
441}
442
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530443static inline struct platform_device *dsi_get_dsidev_from_dssdev(struct omap_dss_device *dssdev)
444{
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +0300445 return to_platform_device(dssdev->dev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530446}
447
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +0300448static struct platform_device *dsi_get_dsidev_from_id(int module)
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530449{
Tomi Valkeinen1f68d9c2013-04-19 15:09:34 +0300450 struct omap_dss_device *out;
Archit Taneja400e65d2012-07-04 13:48:34 +0530451 enum omap_dss_output_id id;
452
Tomi Valkeinen78e7f252012-10-15 12:48:11 +0300453 switch (module) {
454 case 0:
455 id = OMAP_DSS_OUTPUT_DSI1;
456 break;
457 case 1:
458 id = OMAP_DSS_OUTPUT_DSI2;
459 break;
460 default:
461 return NULL;
462 }
Archit Taneja400e65d2012-07-04 13:48:34 +0530463
464 out = omap_dss_get_output(id);
465
Tomi Valkeinen1f68d9c2013-04-19 15:09:34 +0300466 return out ? to_platform_device(out->dev) : NULL;
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530467}
468
469static inline void dsi_write_reg(struct platform_device *dsidev,
470 const struct dsi_reg idx, u32 val)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200471{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530472 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen68104462013-12-17 13:53:28 +0200473 void __iomem *base;
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530474
Tomi Valkeinen68104462013-12-17 13:53:28 +0200475 switch(idx.module) {
476 case DSI_PROTO: base = dsi->proto_base; break;
477 case DSI_PHY: base = dsi->phy_base; break;
478 case DSI_PLL: base = dsi->pll_base; break;
479 default: return;
480 }
481
482 __raw_writel(val, base + idx.idx);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200483}
484
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530485static inline u32 dsi_read_reg(struct platform_device *dsidev,
486 const struct dsi_reg idx)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200487{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530488 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen68104462013-12-17 13:53:28 +0200489 void __iomem *base;
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530490
Tomi Valkeinen68104462013-12-17 13:53:28 +0200491 switch(idx.module) {
492 case DSI_PROTO: base = dsi->proto_base; break;
493 case DSI_PHY: base = dsi->phy_base; break;
494 case DSI_PLL: base = dsi->pll_base; break;
495 default: return 0;
496 }
497
498 return __raw_readl(base + idx.idx);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200499}
500
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +0300501static void dsi_bus_lock(struct omap_dss_device *dssdev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200502{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530503 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
504 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
505
506 down(&dsi->bus_lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200507}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200508
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +0300509static void dsi_bus_unlock(struct omap_dss_device *dssdev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200510{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530511 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
512 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
513
514 up(&dsi->bus_lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200515}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200516
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530517static bool dsi_bus_is_locked(struct platform_device *dsidev)
Tomi Valkeinen4f765022010-01-18 16:27:52 +0200518{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530519 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
520
521 return dsi->bus_lock.count == 0;
Tomi Valkeinen4f765022010-01-18 16:27:52 +0200522}
523
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +0200524static void dsi_completion_handler(void *data, u32 mask)
525{
526 complete((struct completion *)data);
527}
528
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530529static inline int wait_for_bit_change(struct platform_device *dsidev,
530 const struct dsi_reg idx, int bitnum, int value)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200531{
Tomi Valkeinen3b984092011-10-13 19:06:49 +0300532 unsigned long timeout;
533 ktime_t wait;
534 int t;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200535
Tomi Valkeinen3b984092011-10-13 19:06:49 +0300536 /* first busyloop to see if the bit changes right away */
537 t = 100;
538 while (t-- > 0) {
539 if (REG_GET(dsidev, idx, bitnum, bitnum) == value)
540 return value;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200541 }
542
Tomi Valkeinen3b984092011-10-13 19:06:49 +0300543 /* then loop for 500ms, sleeping for 1ms in between */
544 timeout = jiffies + msecs_to_jiffies(500);
545 while (time_before(jiffies, timeout)) {
546 if (REG_GET(dsidev, idx, bitnum, bitnum) == value)
547 return value;
548
549 wait = ns_to_ktime(1000 * 1000);
550 set_current_state(TASK_UNINTERRUPTIBLE);
551 schedule_hrtimeout(&wait, HRTIMER_MODE_REL);
552 }
553
554 return !value;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200555}
556
Tomi Valkeinen892fdcb2015-11-10 15:50:53 +0200557static u8 dsi_get_pixel_size(enum omap_dss_dsi_pixel_format fmt)
Archit Tanejaa3b3cc22011-09-08 18:42:16 +0530558{
559 switch (fmt) {
560 case OMAP_DSS_DSI_FMT_RGB888:
561 case OMAP_DSS_DSI_FMT_RGB666:
562 return 24;
563 case OMAP_DSS_DSI_FMT_RGB666_PACKED:
564 return 18;
565 case OMAP_DSS_DSI_FMT_RGB565:
566 return 16;
567 default:
568 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +0300569 return 0;
Archit Tanejaa3b3cc22011-09-08 18:42:16 +0530570 }
571}
572
Tomi Valkeinen477fed72013-10-02 14:41:24 +0300573#ifdef DSI_PERF_MEASURE
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530574static void dsi_perf_mark_setup(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200575{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530576 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
577 dsi->perf_setup_time = ktime_get();
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200578}
579
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530580static void dsi_perf_mark_start(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200581{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530582 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
583 dsi->perf_start_time = ktime_get();
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200584}
585
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530586static void dsi_perf_show(struct platform_device *dsidev, const char *name)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200587{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530588 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200589 ktime_t t, setup_time, trans_time;
590 u32 total_bytes;
591 u32 setup_us, trans_us, total_us;
592
593 if (!dsi_perf)
594 return;
595
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200596 t = ktime_get();
597
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530598 setup_time = ktime_sub(dsi->perf_start_time, dsi->perf_setup_time);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200599 setup_us = (u32)ktime_to_us(setup_time);
600 if (setup_us == 0)
601 setup_us = 1;
602
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530603 trans_time = ktime_sub(t, dsi->perf_start_time);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200604 trans_us = (u32)ktime_to_us(trans_time);
605 if (trans_us == 0)
606 trans_us = 1;
607
608 total_us = setup_us + trans_us;
609
Tomi Valkeinen5476e742011-11-03 16:34:20 +0200610 total_bytes = dsi->update_bytes;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200611
Joe Perches8dfe1622017-02-28 04:55:54 -0800612 pr_info("DSI(%s): %u us + %u us = %u us (%uHz), %u bytes, %u kbytes/sec\n",
613 name,
614 setup_us,
615 trans_us,
616 total_us,
617 1000 * 1000 / total_us,
618 total_bytes,
619 total_bytes * 1000 / total_us);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200620}
621#else
Tomi Valkeinen4a9a5e32011-05-23 16:36:09 +0300622static inline void dsi_perf_mark_setup(struct platform_device *dsidev)
623{
624}
625
626static inline void dsi_perf_mark_start(struct platform_device *dsidev)
627{
628}
629
630static inline void dsi_perf_show(struct platform_device *dsidev,
631 const char *name)
632{
633}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200634#endif
635
Chandrabhanu Mahapatraf30be7d2012-09-29 12:33:05 +0530636static int verbose_irq;
637
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200638static void print_irq_status(u32 status)
639{
Tomi Valkeinend80d4992011-03-02 15:53:07 +0200640 if (status == 0)
641 return;
642
Chandrabhanu Mahapatraf30be7d2012-09-29 12:33:05 +0530643 if (!verbose_irq && (status & ~DSI_IRQ_CHANNEL_MASK) == 0)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200644 return;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200645
Chandrabhanu Mahapatraf30be7d2012-09-29 12:33:05 +0530646#define PIS(x) (status & DSI_IRQ_##x) ? (#x " ") : ""
647
648 pr_debug("DSI IRQ: 0x%x: %s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s\n",
649 status,
650 verbose_irq ? PIS(VC0) : "",
651 verbose_irq ? PIS(VC1) : "",
652 verbose_irq ? PIS(VC2) : "",
653 verbose_irq ? PIS(VC3) : "",
654 PIS(WAKEUP),
655 PIS(RESYNC),
656 PIS(PLL_LOCK),
657 PIS(PLL_UNLOCK),
658 PIS(PLL_RECALL),
659 PIS(COMPLEXIO_ERR),
660 PIS(HS_TX_TIMEOUT),
661 PIS(LP_RX_TIMEOUT),
662 PIS(TE_TRIGGER),
663 PIS(ACK_TRIGGER),
664 PIS(SYNC_LOST),
665 PIS(LDO_POWER_GOOD),
666 PIS(TA_TIMEOUT));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200667#undef PIS
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200668}
669
670static void print_irq_status_vc(int channel, u32 status)
671{
Tomi Valkeinend80d4992011-03-02 15:53:07 +0200672 if (status == 0)
673 return;
674
Chandrabhanu Mahapatraf30be7d2012-09-29 12:33:05 +0530675 if (!verbose_irq && (status & ~DSI_VC_IRQ_PACKET_SENT) == 0)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200676 return;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200677
Chandrabhanu Mahapatraf30be7d2012-09-29 12:33:05 +0530678#define PIS(x) (status & DSI_VC_IRQ_##x) ? (#x " ") : ""
679
680 pr_debug("DSI VC(%d) IRQ 0x%x: %s%s%s%s%s%s%s%s%s\n",
681 channel,
682 status,
683 PIS(CS),
684 PIS(ECC_CORR),
685 PIS(ECC_NO_CORR),
686 verbose_irq ? PIS(PACKET_SENT) : "",
687 PIS(BTA),
688 PIS(FIFO_TX_OVF),
689 PIS(FIFO_RX_OVF),
690 PIS(FIFO_TX_UDF),
691 PIS(PP_BUSY_CHANGE));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200692#undef PIS
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200693}
694
695static void print_irq_status_cio(u32 status)
696{
Tomi Valkeinend80d4992011-03-02 15:53:07 +0200697 if (status == 0)
698 return;
699
Chandrabhanu Mahapatraf30be7d2012-09-29 12:33:05 +0530700#define PIS(x) (status & DSI_CIO_IRQ_##x) ? (#x " ") : ""
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200701
Chandrabhanu Mahapatraf30be7d2012-09-29 12:33:05 +0530702 pr_debug("DSI CIO IRQ 0x%x: %s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s\n",
703 status,
704 PIS(ERRSYNCESC1),
705 PIS(ERRSYNCESC2),
706 PIS(ERRSYNCESC3),
707 PIS(ERRESC1),
708 PIS(ERRESC2),
709 PIS(ERRESC3),
710 PIS(ERRCONTROL1),
711 PIS(ERRCONTROL2),
712 PIS(ERRCONTROL3),
713 PIS(STATEULPS1),
714 PIS(STATEULPS2),
715 PIS(STATEULPS3),
716 PIS(ERRCONTENTIONLP0_1),
717 PIS(ERRCONTENTIONLP1_1),
718 PIS(ERRCONTENTIONLP0_2),
719 PIS(ERRCONTENTIONLP1_2),
720 PIS(ERRCONTENTIONLP0_3),
721 PIS(ERRCONTENTIONLP1_3),
722 PIS(ULPSACTIVENOT_ALL0),
723 PIS(ULPSACTIVENOT_ALL1));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200724#undef PIS
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200725}
726
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200727#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530728static void dsi_collect_irq_stats(struct platform_device *dsidev, u32 irqstatus,
729 u32 *vcstatus, u32 ciostatus)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200730{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530731 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200732 int i;
733
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530734 spin_lock(&dsi->irq_stats_lock);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200735
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530736 dsi->irq_stats.irq_count++;
737 dss_collect_irq_stats(irqstatus, dsi->irq_stats.dsi_irqs);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200738
739 for (i = 0; i < 4; ++i)
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530740 dss_collect_irq_stats(vcstatus[i], dsi->irq_stats.vc_irqs[i]);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200741
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530742 dss_collect_irq_stats(ciostatus, dsi->irq_stats.cio_irqs);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200743
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530744 spin_unlock(&dsi->irq_stats_lock);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200745}
746#else
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530747#define dsi_collect_irq_stats(dsidev, irqstatus, vcstatus, ciostatus)
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200748#endif
749
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200750static int debug_irq;
751
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530752static void dsi_handle_irq_errors(struct platform_device *dsidev, u32 irqstatus,
753 u32 *vcstatus, u32 ciostatus)
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200754{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530755 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200756 int i;
757
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200758 if (irqstatus & DSI_IRQ_ERROR_MASK) {
759 DSSERR("DSI error, irqstatus %x\n", irqstatus);
760 print_irq_status(irqstatus);
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530761 spin_lock(&dsi->errors_lock);
762 dsi->errors |= irqstatus & DSI_IRQ_ERROR_MASK;
763 spin_unlock(&dsi->errors_lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200764 } else if (debug_irq) {
765 print_irq_status(irqstatus);
766 }
767
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200768 for (i = 0; i < 4; ++i) {
769 if (vcstatus[i] & DSI_VC_IRQ_ERROR_MASK) {
770 DSSERR("DSI VC(%d) error, vc irqstatus %x\n",
771 i, vcstatus[i]);
772 print_irq_status_vc(i, vcstatus[i]);
773 } else if (debug_irq) {
774 print_irq_status_vc(i, vcstatus[i]);
775 }
776 }
777
778 if (ciostatus & DSI_CIO_IRQ_ERROR_MASK) {
779 DSSERR("DSI CIO error, cio irqstatus %x\n", ciostatus);
780 print_irq_status_cio(ciostatus);
781 } else if (debug_irq) {
782 print_irq_status_cio(ciostatus);
783 }
784}
785
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200786static void dsi_call_isrs(struct dsi_isr_data *isr_array,
787 unsigned isr_array_size, u32 irqstatus)
788{
789 struct dsi_isr_data *isr_data;
790 int i;
791
792 for (i = 0; i < isr_array_size; i++) {
793 isr_data = &isr_array[i];
794 if (isr_data->isr && isr_data->mask & irqstatus)
795 isr_data->isr(isr_data->arg, irqstatus);
796 }
797}
798
799static void dsi_handle_isrs(struct dsi_isr_tables *isr_tables,
800 u32 irqstatus, u32 *vcstatus, u32 ciostatus)
801{
802 int i;
803
804 dsi_call_isrs(isr_tables->isr_table,
805 ARRAY_SIZE(isr_tables->isr_table),
806 irqstatus);
807
808 for (i = 0; i < 4; ++i) {
809 if (vcstatus[i] == 0)
810 continue;
811 dsi_call_isrs(isr_tables->isr_table_vc[i],
812 ARRAY_SIZE(isr_tables->isr_table_vc[i]),
813 vcstatus[i]);
814 }
815
816 if (ciostatus != 0)
817 dsi_call_isrs(isr_tables->isr_table_cio,
818 ARRAY_SIZE(isr_tables->isr_table_cio),
819 ciostatus);
820}
821
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200822static irqreturn_t omap_dsi_irq_handler(int irq, void *arg)
823{
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530824 struct platform_device *dsidev;
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530825 struct dsi_data *dsi;
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200826 u32 irqstatus, vcstatus[4], ciostatus;
827 int i;
828
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530829 dsidev = (struct platform_device *) arg;
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530830 dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530831
Tomi Valkeinen0925afc2014-04-11 13:49:55 +0300832 if (!dsi->is_enabled)
833 return IRQ_NONE;
834
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530835 spin_lock(&dsi->irq_lock);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200836
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530837 irqstatus = dsi_read_reg(dsidev, DSI_IRQSTATUS);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200838
839 /* IRQ is not for us */
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200840 if (!irqstatus) {
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530841 spin_unlock(&dsi->irq_lock);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200842 return IRQ_NONE;
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200843 }
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200844
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530845 dsi_write_reg(dsidev, DSI_IRQSTATUS, irqstatus & ~DSI_IRQ_CHANNEL_MASK);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200846 /* flush posted write */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530847 dsi_read_reg(dsidev, DSI_IRQSTATUS);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200848
849 for (i = 0; i < 4; ++i) {
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200850 if ((irqstatus & (1 << i)) == 0) {
851 vcstatus[i] = 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200852 continue;
Tomi Valkeinenab83b142010-06-09 15:31:01 +0300853 }
854
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530855 vcstatus[i] = dsi_read_reg(dsidev, DSI_VC_IRQSTATUS(i));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200856
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530857 dsi_write_reg(dsidev, DSI_VC_IRQSTATUS(i), vcstatus[i]);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200858 /* flush posted write */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530859 dsi_read_reg(dsidev, DSI_VC_IRQSTATUS(i));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200860 }
861
862 if (irqstatus & DSI_IRQ_COMPLEXIO_ERR) {
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530863 ciostatus = dsi_read_reg(dsidev, DSI_COMPLEXIO_IRQ_STATUS);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200864
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530865 dsi_write_reg(dsidev, DSI_COMPLEXIO_IRQ_STATUS, ciostatus);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200866 /* flush posted write */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530867 dsi_read_reg(dsidev, DSI_COMPLEXIO_IRQ_STATUS);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200868 } else {
869 ciostatus = 0;
870 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200871
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200872#ifdef DSI_CATCH_MISSING_TE
873 if (irqstatus & DSI_IRQ_TE_TRIGGER)
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530874 del_timer(&dsi->te_timer);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200875#endif
876
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200877 /* make a copy and unlock, so that isrs can unregister
878 * themselves */
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530879 memcpy(&dsi->isr_tables_copy, &dsi->isr_tables,
880 sizeof(dsi->isr_tables));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200881
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530882 spin_unlock(&dsi->irq_lock);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200883
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530884 dsi_handle_isrs(&dsi->isr_tables_copy, irqstatus, vcstatus, ciostatus);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200885
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530886 dsi_handle_irq_errors(dsidev, irqstatus, vcstatus, ciostatus);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200887
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530888 dsi_collect_irq_stats(dsidev, irqstatus, vcstatus, ciostatus);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200889
archit tanejaaffe3602011-02-23 08:41:03 +0000890 return IRQ_HANDLED;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200891}
892
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530893/* dsi->irq_lock has to be locked by the caller */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530894static void _omap_dsi_configure_irqs(struct platform_device *dsidev,
895 struct dsi_isr_data *isr_array,
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200896 unsigned isr_array_size, u32 default_mask,
897 const struct dsi_reg enable_reg,
898 const struct dsi_reg status_reg)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200899{
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200900 struct dsi_isr_data *isr_data;
901 u32 mask;
902 u32 old_mask;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200903 int i;
904
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200905 mask = default_mask;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200906
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200907 for (i = 0; i < isr_array_size; i++) {
908 isr_data = &isr_array[i];
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200909
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200910 if (isr_data->isr == NULL)
911 continue;
912
913 mask |= isr_data->mask;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200914 }
915
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530916 old_mask = dsi_read_reg(dsidev, enable_reg);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200917 /* clear the irqstatus for newly enabled irqs */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530918 dsi_write_reg(dsidev, status_reg, (mask ^ old_mask) & mask);
919 dsi_write_reg(dsidev, enable_reg, mask);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200920
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200921 /* flush posted writes */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530922 dsi_read_reg(dsidev, enable_reg);
923 dsi_read_reg(dsidev, status_reg);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200924}
925
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530926/* dsi->irq_lock has to be locked by the caller */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530927static void _omap_dsi_set_irqs(struct platform_device *dsidev)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200928{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530929 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200930 u32 mask = DSI_IRQ_ERROR_MASK;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200931#ifdef DSI_CATCH_MISSING_TE
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200932 mask |= DSI_IRQ_TE_TRIGGER;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200933#endif
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530934 _omap_dsi_configure_irqs(dsidev, dsi->isr_tables.isr_table,
935 ARRAY_SIZE(dsi->isr_tables.isr_table), mask,
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200936 DSI_IRQENABLE, DSI_IRQSTATUS);
937}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200938
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530939/* dsi->irq_lock has to be locked by the caller */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530940static void _omap_dsi_set_irqs_vc(struct platform_device *dsidev, int vc)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200941{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530942 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
943
944 _omap_dsi_configure_irqs(dsidev, dsi->isr_tables.isr_table_vc[vc],
945 ARRAY_SIZE(dsi->isr_tables.isr_table_vc[vc]),
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200946 DSI_VC_IRQ_ERROR_MASK,
947 DSI_VC_IRQENABLE(vc), DSI_VC_IRQSTATUS(vc));
948}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200949
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530950/* dsi->irq_lock has to be locked by the caller */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530951static void _omap_dsi_set_irqs_cio(struct platform_device *dsidev)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200952{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530953 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
954
955 _omap_dsi_configure_irqs(dsidev, dsi->isr_tables.isr_table_cio,
956 ARRAY_SIZE(dsi->isr_tables.isr_table_cio),
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200957 DSI_CIO_IRQ_ERROR_MASK,
958 DSI_COMPLEXIO_IRQ_ENABLE, DSI_COMPLEXIO_IRQ_STATUS);
959}
960
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530961static void _dsi_initialize_irq(struct platform_device *dsidev)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200962{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530963 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200964 unsigned long flags;
965 int vc;
966
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530967 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200968
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530969 memset(&dsi->isr_tables, 0, sizeof(dsi->isr_tables));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200970
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530971 _omap_dsi_set_irqs(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200972 for (vc = 0; vc < 4; ++vc)
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530973 _omap_dsi_set_irqs_vc(dsidev, vc);
974 _omap_dsi_set_irqs_cio(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200975
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530976 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200977}
978
979static int _dsi_register_isr(omap_dsi_isr_t isr, void *arg, u32 mask,
980 struct dsi_isr_data *isr_array, unsigned isr_array_size)
981{
982 struct dsi_isr_data *isr_data;
983 int free_idx;
984 int i;
985
986 BUG_ON(isr == NULL);
987
988 /* check for duplicate entry and find a free slot */
989 free_idx = -1;
990 for (i = 0; i < isr_array_size; i++) {
991 isr_data = &isr_array[i];
992
993 if (isr_data->isr == isr && isr_data->arg == arg &&
994 isr_data->mask == mask) {
995 return -EINVAL;
996 }
997
998 if (isr_data->isr == NULL && free_idx == -1)
999 free_idx = i;
1000 }
1001
1002 if (free_idx == -1)
1003 return -EBUSY;
1004
1005 isr_data = &isr_array[free_idx];
1006 isr_data->isr = isr;
1007 isr_data->arg = arg;
1008 isr_data->mask = mask;
1009
1010 return 0;
1011}
1012
1013static int _dsi_unregister_isr(omap_dsi_isr_t isr, void *arg, u32 mask,
1014 struct dsi_isr_data *isr_array, unsigned isr_array_size)
1015{
1016 struct dsi_isr_data *isr_data;
1017 int i;
1018
1019 for (i = 0; i < isr_array_size; i++) {
1020 isr_data = &isr_array[i];
1021 if (isr_data->isr != isr || isr_data->arg != arg ||
1022 isr_data->mask != mask)
1023 continue;
1024
1025 isr_data->isr = NULL;
1026 isr_data->arg = NULL;
1027 isr_data->mask = 0;
1028
1029 return 0;
1030 }
1031
1032 return -EINVAL;
1033}
1034
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301035static int dsi_register_isr(struct platform_device *dsidev, omap_dsi_isr_t isr,
1036 void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001037{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301038 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001039 unsigned long flags;
1040 int r;
1041
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301042 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001043
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301044 r = _dsi_register_isr(isr, arg, mask, dsi->isr_tables.isr_table,
1045 ARRAY_SIZE(dsi->isr_tables.isr_table));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001046
1047 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301048 _omap_dsi_set_irqs(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001049
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301050 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001051
1052 return r;
1053}
1054
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301055static int dsi_unregister_isr(struct platform_device *dsidev,
1056 omap_dsi_isr_t isr, void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001057{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301058 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001059 unsigned long flags;
1060 int r;
1061
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301062 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001063
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301064 r = _dsi_unregister_isr(isr, arg, mask, dsi->isr_tables.isr_table,
1065 ARRAY_SIZE(dsi->isr_tables.isr_table));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001066
1067 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301068 _omap_dsi_set_irqs(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001069
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301070 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001071
1072 return r;
1073}
1074
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301075static int dsi_register_isr_vc(struct platform_device *dsidev, int channel,
1076 omap_dsi_isr_t isr, void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001077{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301078 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001079 unsigned long flags;
1080 int r;
1081
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301082 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001083
1084 r = _dsi_register_isr(isr, arg, mask,
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301085 dsi->isr_tables.isr_table_vc[channel],
1086 ARRAY_SIZE(dsi->isr_tables.isr_table_vc[channel]));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001087
1088 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301089 _omap_dsi_set_irqs_vc(dsidev, channel);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001090
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301091 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001092
1093 return r;
1094}
1095
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301096static int dsi_unregister_isr_vc(struct platform_device *dsidev, int channel,
1097 omap_dsi_isr_t isr, void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001098{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301099 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001100 unsigned long flags;
1101 int r;
1102
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301103 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001104
1105 r = _dsi_unregister_isr(isr, arg, mask,
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301106 dsi->isr_tables.isr_table_vc[channel],
1107 ARRAY_SIZE(dsi->isr_tables.isr_table_vc[channel]));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001108
1109 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301110 _omap_dsi_set_irqs_vc(dsidev, channel);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001111
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301112 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001113
1114 return r;
1115}
1116
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301117static int dsi_register_isr_cio(struct platform_device *dsidev,
1118 omap_dsi_isr_t isr, void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001119{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301120 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001121 unsigned long flags;
1122 int r;
1123
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301124 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001125
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301126 r = _dsi_register_isr(isr, arg, mask, dsi->isr_tables.isr_table_cio,
1127 ARRAY_SIZE(dsi->isr_tables.isr_table_cio));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001128
1129 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301130 _omap_dsi_set_irqs_cio(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001131
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301132 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001133
1134 return r;
1135}
1136
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301137static int dsi_unregister_isr_cio(struct platform_device *dsidev,
1138 omap_dsi_isr_t isr, void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001139{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301140 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001141 unsigned long flags;
1142 int r;
1143
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301144 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001145
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301146 r = _dsi_unregister_isr(isr, arg, mask, dsi->isr_tables.isr_table_cio,
1147 ARRAY_SIZE(dsi->isr_tables.isr_table_cio));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001148
1149 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301150 _omap_dsi_set_irqs_cio(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001151
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301152 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001153
1154 return r;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001155}
1156
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301157static u32 dsi_get_errors(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001158{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301159 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001160 unsigned long flags;
1161 u32 e;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301162 spin_lock_irqsave(&dsi->errors_lock, flags);
1163 e = dsi->errors;
1164 dsi->errors = 0;
1165 spin_unlock_irqrestore(&dsi->errors_lock, flags);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001166 return e;
1167}
1168
Tomi Valkeinenf76b1782014-08-08 10:04:31 +03001169static int dsi_runtime_get(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001170{
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001171 int r;
1172 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1173
1174 DSSDBG("dsi_runtime_get\n");
1175
1176 r = pm_runtime_get_sync(&dsi->pdev->dev);
1177 WARN_ON(r < 0);
1178 return r < 0 ? r : 0;
1179}
1180
Tomi Valkeinenf76b1782014-08-08 10:04:31 +03001181static void dsi_runtime_put(struct platform_device *dsidev)
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001182{
1183 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1184 int r;
1185
1186 DSSDBG("dsi_runtime_put\n");
1187
Tomi Valkeinen0eaf9f52012-01-23 13:23:08 +02001188 r = pm_runtime_put_sync(&dsi->pdev->dev);
Tomi Valkeinen5be3aeb2012-06-27 16:37:18 +03001189 WARN_ON(r < 0 && r != -ENOSYS);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001190}
1191
Tomi Valkeinenb2541c42013-05-03 13:42:24 +03001192static int dsi_regulator_init(struct platform_device *dsidev)
1193{
1194 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1195 struct regulator *vdds_dsi;
1196
1197 if (dsi->vdds_dsi_reg != NULL)
1198 return 0;
1199
Tomi Valkeinen931d4bd2013-06-10 14:05:10 +03001200 vdds_dsi = devm_regulator_get(&dsi->pdev->dev, "vdd");
Tomi Valkeinenb2541c42013-05-03 13:42:24 +03001201
1202 if (IS_ERR(vdds_dsi)) {
Tomi Valkeinen40359a92013-12-19 16:15:34 +02001203 if (PTR_ERR(vdds_dsi) != -EPROBE_DEFER)
Tomi Valkeinen931d4bd2013-06-10 14:05:10 +03001204 DSSERR("can't get DSI VDD regulator\n");
Tomi Valkeinenb2541c42013-05-03 13:42:24 +03001205 return PTR_ERR(vdds_dsi);
1206 }
1207
1208 dsi->vdds_dsi_reg = vdds_dsi;
1209
1210 return 0;
1211}
1212
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301213static void _dsi_print_reset_status(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001214{
Laurent Pinchart44d8ca12017-08-05 01:44:10 +03001215 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001216 u32 l;
Tomi Valkeinenc335cbf2010-10-07 13:27:42 +03001217 int b0, b1, b2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001218
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001219 /* A dummy read using the SCP interface to any DSIPHY register is
1220 * required after DSIPHY reset to complete the reset of the DSI complex
1221 * I/O. */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301222 l = dsi_read_reg(dsidev, DSI_DSIPHY_CFG5);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001223
Laurent Pinchart44d8ca12017-08-05 01:44:10 +03001224 if (dsi->data->quirks & DSI_QUIRK_REVERSE_TXCLKESC) {
Tomi Valkeinenc335cbf2010-10-07 13:27:42 +03001225 b0 = 28;
1226 b1 = 27;
1227 b2 = 26;
1228 } else {
1229 b0 = 24;
1230 b1 = 25;
1231 b2 = 26;
1232 }
1233
Chandrabhanu Mahapatraf30be7d2012-09-29 12:33:05 +05301234#define DSI_FLD_GET(fld, start, end)\
1235 FLD_GET(dsi_read_reg(dsidev, DSI_##fld), start, end)
1236
1237 pr_debug("DSI resets: PLL (%d) CIO (%d) PHY (%x%x%x, %d, %d, %d)\n",
1238 DSI_FLD_GET(PLL_STATUS, 0, 0),
1239 DSI_FLD_GET(COMPLEXIO_CFG1, 29, 29),
1240 DSI_FLD_GET(DSIPHY_CFG5, b0, b0),
1241 DSI_FLD_GET(DSIPHY_CFG5, b1, b1),
1242 DSI_FLD_GET(DSIPHY_CFG5, b2, b2),
1243 DSI_FLD_GET(DSIPHY_CFG5, 29, 29),
1244 DSI_FLD_GET(DSIPHY_CFG5, 30, 30),
1245 DSI_FLD_GET(DSIPHY_CFG5, 31, 31));
1246
1247#undef DSI_FLD_GET
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001248}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001249
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301250static inline int dsi_if_enable(struct platform_device *dsidev, bool enable)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001251{
1252 DSSDBG("dsi_if_enable(%d)\n", enable);
1253
1254 enable = enable ? 1 : 0;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301255 REG_FLD_MOD(dsidev, DSI_CTRL, enable, 0, 0); /* IF_EN */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001256
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301257 if (wait_for_bit_change(dsidev, DSI_CTRL, 0, enable) != enable) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001258 DSSERR("Failed to set dsi_if_enable to %d\n", enable);
1259 return -EIO;
1260 }
1261
1262 return 0;
1263}
1264
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03001265static unsigned long dsi_get_pll_hsdiv_dispc_rate(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001266{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301267 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1268
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03001269 return dsi->pll.cinfo.clkout[HSDIV_DISPC];
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001270}
1271
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301272static unsigned long dsi_get_pll_hsdiv_dsi_rate(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001273{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301274 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1275
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03001276 return dsi->pll.cinfo.clkout[HSDIV_DSI];
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001277}
1278
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301279static unsigned long dsi_get_txbyteclkhs(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001280{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301281 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1282
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03001283 return dsi->pll.cinfo.clkdco / 16;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001284}
1285
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301286static unsigned long dsi_fclk_rate(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001287{
1288 unsigned long r;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001289 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001290
Tomi Valkeinen3b63ca72016-05-17 14:01:10 +03001291 if (dss_get_dsi_clk_source(dsi->module_id) == DSS_CLK_SRC_FCK) {
Archit Taneja1bb47832011-02-24 14:17:30 +05301292 /* DSI FCLK source is DSS_CLK_FCK */
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001293 r = clk_get_rate(dsi->dss_clk);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001294 } else {
Archit Taneja1bb47832011-02-24 14:17:30 +05301295 /* DSI FCLK source is dsi_pll_hsdiv_dsi_clk */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301296 r = dsi_get_pll_hsdiv_dsi_rate(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001297 }
1298
1299 return r;
1300}
1301
Tomi Valkeinen7b71c412014-08-06 15:45:26 +03001302static int dsi_lp_clock_calc(unsigned long dsi_fclk,
1303 unsigned long lp_clk_min, unsigned long lp_clk_max,
1304 struct dsi_lp_clock_info *lp_cinfo)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001305{
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02001306 unsigned lp_clk_div;
1307 unsigned long lp_clk;
1308
1309 lp_clk_div = DIV_ROUND_UP(dsi_fclk, lp_clk_max * 2);
1310 lp_clk = dsi_fclk / 2 / lp_clk_div;
1311
1312 if (lp_clk < lp_clk_min || lp_clk > lp_clk_max)
1313 return -EINVAL;
1314
Tomi Valkeinen7b71c412014-08-06 15:45:26 +03001315 lp_cinfo->lp_clk_div = lp_clk_div;
1316 lp_cinfo->lp_clk = lp_clk;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02001317
1318 return 0;
1319}
1320
Tomi Valkeinen57612172012-11-27 17:32:36 +02001321static int dsi_set_lp_clk_divisor(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001322{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301323 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001324 unsigned long dsi_fclk;
1325 unsigned lp_clk_div;
1326 unsigned long lp_clk;
Laurent Pinchartfe9964c2017-08-05 01:44:15 +03001327 unsigned lpdiv_max = dsi->data->max_pll_lpdiv;
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03001328
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001329
Tomi Valkeinen7b71c412014-08-06 15:45:26 +03001330 lp_clk_div = dsi->user_lp_cinfo.lp_clk_div;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001331
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03001332 if (lp_clk_div == 0 || lp_clk_div > lpdiv_max)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001333 return -EINVAL;
1334
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301335 dsi_fclk = dsi_fclk_rate(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001336
1337 lp_clk = dsi_fclk / 2 / lp_clk_div;
1338
1339 DSSDBG("LP_CLK_DIV %u, LP_CLK %lu\n", lp_clk_div, lp_clk);
Tomi Valkeinen7b71c412014-08-06 15:45:26 +03001340 dsi->current_lp_cinfo.lp_clk = lp_clk;
1341 dsi->current_lp_cinfo.lp_clk_div = lp_clk_div;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001342
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301343 /* LP_CLK_DIVISOR */
1344 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, lp_clk_div, 12, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001345
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301346 /* LP_RX_SYNCHRO_ENABLE */
1347 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, dsi_fclk > 30000000 ? 1 : 0, 21, 21);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001348
1349 return 0;
1350}
1351
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301352static void dsi_enable_scp_clk(struct platform_device *dsidev)
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001353{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301354 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1355
1356 if (dsi->scp_clk_refcount++ == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301357 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 1, 14, 14); /* CIO_CLK_ICG */
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001358}
1359
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301360static void dsi_disable_scp_clk(struct platform_device *dsidev)
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001361{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301362 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1363
1364 WARN_ON(dsi->scp_clk_refcount == 0);
1365 if (--dsi->scp_clk_refcount == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301366 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 0, 14, 14); /* CIO_CLK_ICG */
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001367}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001368
1369enum dsi_pll_power_state {
1370 DSI_PLL_POWER_OFF = 0x0,
1371 DSI_PLL_POWER_ON_HSCLK = 0x1,
1372 DSI_PLL_POWER_ON_ALL = 0x2,
1373 DSI_PLL_POWER_ON_DIV = 0x3,
1374};
1375
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301376static int dsi_pll_power(struct platform_device *dsidev,
1377 enum dsi_pll_power_state state)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001378{
Laurent Pinchart44d8ca12017-08-05 01:44:10 +03001379 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001380 int t = 0;
1381
Tomi Valkeinenc94dfe052011-04-15 10:42:59 +03001382 /* DSI-PLL power command 0x3 is not working */
Laurent Pinchart44d8ca12017-08-05 01:44:10 +03001383 if ((dsi->data->quirks & DSI_QUIRK_PLL_PWR_BUG) &&
1384 state == DSI_PLL_POWER_ON_DIV)
Tomi Valkeinenc94dfe052011-04-15 10:42:59 +03001385 state = DSI_PLL_POWER_ON_ALL;
1386
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301387 /* PLL_PWR_CMD */
1388 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, state, 31, 30);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001389
1390 /* PLL_PWR_STATUS */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301391 while (FLD_GET(dsi_read_reg(dsidev, DSI_CLK_CTRL), 29, 28) != state) {
Tomi Valkeinen24be78b2010-01-07 14:19:48 +02001392 if (++t > 1000) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001393 DSSERR("Failed to set DSI PLL power mode to %d\n",
1394 state);
1395 return -ENODEV;
1396 }
Tomi Valkeinen24be78b2010-01-07 14:19:48 +02001397 udelay(1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001398 }
1399
1400 return 0;
1401}
1402
Tomi Valkeinen72658f02013-03-05 16:39:00 +02001403
Laurent Pinchartfe9964c2017-08-05 01:44:15 +03001404static void dsi_pll_calc_dsi_fck(struct dsi_data *dsi,
1405 struct dss_pll_clock_info *cinfo)
Tomi Valkeinend66b1582012-09-24 15:15:06 +03001406{
1407 unsigned long max_dsi_fck;
1408
Laurent Pinchartfe9964c2017-08-05 01:44:15 +03001409 max_dsi_fck = dsi->data->max_fck_freq;
Tomi Valkeinend66b1582012-09-24 15:15:06 +03001410
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03001411 cinfo->mX[HSDIV_DSI] = DIV_ROUND_UP(cinfo->clkdco, max_dsi_fck);
1412 cinfo->clkout[HSDIV_DSI] = cinfo->clkdco / cinfo->mX[HSDIV_DSI];
Tomi Valkeinend66b1582012-09-24 15:15:06 +03001413}
1414
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03001415static int dsi_pll_enable(struct dss_pll *pll)
Tomi Valkeinen544bfb62014-08-04 13:46:05 +03001416{
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03001417 struct dsi_data *dsi = container_of(pll, struct dsi_data, pll);
1418 struct platform_device *dsidev = dsi->pdev;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001419 int r = 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001420
1421 DSSDBG("PLL init\n");
1422
Tomi Valkeinenb2541c42013-05-03 13:42:24 +03001423 r = dsi_regulator_init(dsidev);
1424 if (r)
1425 return r;
Tomi Valkeinenf2988ab2011-03-02 10:06:48 +02001426
Tomi Valkeinenf76b1782014-08-08 10:04:31 +03001427 r = dsi_runtime_get(dsidev);
1428 if (r)
1429 return r;
1430
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001431 /*
1432 * Note: SCP CLK is not required on OMAP3, but it is required on OMAP4.
1433 */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301434 dsi_enable_scp_clk(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001435
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301436 if (!dsi->vdds_dsi_enabled) {
1437 r = regulator_enable(dsi->vdds_dsi_reg);
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03001438 if (r)
1439 goto err0;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301440 dsi->vdds_dsi_enabled = true;
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03001441 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001442
1443 /* XXX PLL does not come out of reset without this... */
1444 dispc_pck_free_enable(1);
1445
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301446 if (wait_for_bit_change(dsidev, DSI_PLL_STATUS, 0, 1) != 1) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001447 DSSERR("PLL not coming out of reset.\n");
1448 r = -ENODEV;
Ville Syrjälä481dfa02010-04-22 22:50:04 +02001449 dispc_pck_free_enable(0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001450 goto err1;
1451 }
1452
1453 /* XXX ... but if left on, we get problems when planes do not
1454 * fill the whole display. No idea about this */
1455 dispc_pck_free_enable(0);
1456
Tomi Valkeinen1a7f4bf2014-08-06 13:31:47 +03001457 r = dsi_pll_power(dsidev, DSI_PLL_POWER_ON_ALL);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001458
1459 if (r)
1460 goto err1;
1461
1462 DSSDBG("PLL init done\n");
1463
1464 return 0;
1465err1:
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301466 if (dsi->vdds_dsi_enabled) {
1467 regulator_disable(dsi->vdds_dsi_reg);
1468 dsi->vdds_dsi_enabled = false;
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03001469 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001470err0:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301471 dsi_disable_scp_clk(dsidev);
Tomi Valkeinenf76b1782014-08-08 10:04:31 +03001472 dsi_runtime_put(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001473 return r;
1474}
1475
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03001476static void dsi_pll_uninit(struct platform_device *dsidev, bool disconnect_lanes)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001477{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301478 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1479
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301480 dsi_pll_power(dsidev, DSI_PLL_POWER_OFF);
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03001481 if (disconnect_lanes) {
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301482 WARN_ON(!dsi->vdds_dsi_enabled);
1483 regulator_disable(dsi->vdds_dsi_reg);
1484 dsi->vdds_dsi_enabled = false;
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03001485 }
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001486
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301487 dsi_disable_scp_clk(dsidev);
Tomi Valkeinenf76b1782014-08-08 10:04:31 +03001488 dsi_runtime_put(dsidev);
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001489
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001490 DSSDBG("PLL uninit done\n");
1491}
1492
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03001493static void dsi_pll_disable(struct dss_pll *pll)
1494{
1495 struct dsi_data *dsi = container_of(pll, struct dsi_data, pll);
1496 struct platform_device *dsidev = dsi->pdev;
1497
1498 dsi_pll_uninit(dsidev, true);
1499}
1500
Archit Taneja5a8b5722011-05-12 17:26:29 +05301501static void dsi_dump_dsidev_clocks(struct platform_device *dsidev,
1502 struct seq_file *s)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001503{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301504 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03001505 struct dss_pll_clock_info *cinfo = &dsi->pll.cinfo;
Tomi Valkeinendc0352d2016-05-17 13:45:09 +03001506 enum dss_clk_source dispc_clk_src, dsi_clk_src;
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02001507 int dsi_module = dsi->module_id;
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03001508 struct dss_pll *pll = &dsi->pll;
Archit Taneja067a57e2011-03-02 11:57:25 +05301509
1510 dispc_clk_src = dss_get_dispc_clk_source();
Archit Taneja5a8b5722011-05-12 17:26:29 +05301511 dsi_clk_src = dss_get_dsi_clk_source(dsi_module);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001512
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001513 if (dsi_runtime_get(dsidev))
1514 return;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001515
Archit Taneja5a8b5722011-05-12 17:26:29 +05301516 seq_printf(s, "- DSI%d PLL -\n", dsi_module + 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001517
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03001518 seq_printf(s, "dsi pll clkin\t%lu\n", clk_get_rate(pll->clkin));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001519
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03001520 seq_printf(s, "Fint\t\t%-16lun %u\n", cinfo->fint, cinfo->n);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001521
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03001522 seq_printf(s, "CLKIN4DDR\t%-16lum %u\n",
1523 cinfo->clkdco, cinfo->m);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001524
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03001525 seq_printf(s, "DSI_PLL_HSDIV_DISPC (%s)\t%-16lum_dispc %u\t(%s)\n",
Tomi Valkeinen407bd562016-05-17 13:50:55 +03001526 dss_get_clk_source_name(dsi_module == 0 ?
Tomi Valkeinen3b63ca72016-05-17 14:01:10 +03001527 DSS_CLK_SRC_PLL1_1 :
1528 DSS_CLK_SRC_PLL2_1),
Tomi Valkeinenacf604b2014-11-07 13:13:24 +02001529 cinfo->clkout[HSDIV_DISPC],
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03001530 cinfo->mX[HSDIV_DISPC],
Tomi Valkeinen3b63ca72016-05-17 14:01:10 +03001531 dispc_clk_src == DSS_CLK_SRC_FCK ?
Tomi Valkeinen63cf28a2010-02-23 17:40:00 +02001532 "off" : "on");
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001533
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03001534 seq_printf(s, "DSI_PLL_HSDIV_DSI (%s)\t%-16lum_dsi %u\t(%s)\n",
Tomi Valkeinen407bd562016-05-17 13:50:55 +03001535 dss_get_clk_source_name(dsi_module == 0 ?
Tomi Valkeinen3b63ca72016-05-17 14:01:10 +03001536 DSS_CLK_SRC_PLL1_2 :
1537 DSS_CLK_SRC_PLL2_2),
Tomi Valkeinenacf604b2014-11-07 13:13:24 +02001538 cinfo->clkout[HSDIV_DSI],
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03001539 cinfo->mX[HSDIV_DSI],
Tomi Valkeinen3b63ca72016-05-17 14:01:10 +03001540 dsi_clk_src == DSS_CLK_SRC_FCK ?
Tomi Valkeinen63cf28a2010-02-23 17:40:00 +02001541 "off" : "on");
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001542
Archit Taneja5a8b5722011-05-12 17:26:29 +05301543 seq_printf(s, "- DSI%d -\n", dsi_module + 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001544
Tomi Valkeinen557a1542016-05-17 13:49:18 +03001545 seq_printf(s, "dsi fclk source = %s\n",
Tomi Valkeinen407bd562016-05-17 13:50:55 +03001546 dss_get_clk_source_name(dsi_clk_src));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001547
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301548 seq_printf(s, "DSI_FCLK\t%lu\n", dsi_fclk_rate(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001549
1550 seq_printf(s, "DDR_CLK\t\t%lu\n",
Tomi Valkeinen4a38aed2014-11-07 13:08:16 +02001551 cinfo->clkdco / 4);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001552
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301553 seq_printf(s, "TxByteClkHS\t%lu\n", dsi_get_txbyteclkhs(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001554
Tomi Valkeinen7b71c412014-08-06 15:45:26 +03001555 seq_printf(s, "LP_CLK\t\t%lu\n", dsi->current_lp_cinfo.lp_clk);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001556
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001557 dsi_runtime_put(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001558}
1559
Archit Taneja5a8b5722011-05-12 17:26:29 +05301560void dsi_dump_clocks(struct seq_file *s)
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001561{
Archit Taneja5a8b5722011-05-12 17:26:29 +05301562 struct platform_device *dsidev;
1563 int i;
1564
1565 for (i = 0; i < MAX_NUM_DSI; i++) {
1566 dsidev = dsi_get_dsidev_from_id(i);
1567 if (dsidev)
1568 dsi_dump_dsidev_clocks(dsidev, s);
1569 }
1570}
1571
1572#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
1573static void dsi_dump_dsidev_irqs(struct platform_device *dsidev,
1574 struct seq_file *s)
1575{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301576 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001577 unsigned long flags;
1578 struct dsi_irq_stats stats;
1579
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301580 spin_lock_irqsave(&dsi->irq_stats_lock, flags);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001581
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301582 stats = dsi->irq_stats;
1583 memset(&dsi->irq_stats, 0, sizeof(dsi->irq_stats));
1584 dsi->irq_stats.last_reset = jiffies;
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001585
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301586 spin_unlock_irqrestore(&dsi->irq_stats_lock, flags);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001587
1588 seq_printf(s, "period %u ms\n",
1589 jiffies_to_msecs(jiffies - stats.last_reset));
1590
1591 seq_printf(s, "irqs %d\n", stats.irq_count);
1592#define PIS(x) \
1593 seq_printf(s, "%-20s %10d\n", #x, stats.dsi_irqs[ffs(DSI_IRQ_##x)-1]);
1594
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02001595 seq_printf(s, "-- DSI%d interrupts --\n", dsi->module_id + 1);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001596 PIS(VC0);
1597 PIS(VC1);
1598 PIS(VC2);
1599 PIS(VC3);
1600 PIS(WAKEUP);
1601 PIS(RESYNC);
1602 PIS(PLL_LOCK);
1603 PIS(PLL_UNLOCK);
1604 PIS(PLL_RECALL);
1605 PIS(COMPLEXIO_ERR);
1606 PIS(HS_TX_TIMEOUT);
1607 PIS(LP_RX_TIMEOUT);
1608 PIS(TE_TRIGGER);
1609 PIS(ACK_TRIGGER);
1610 PIS(SYNC_LOST);
1611 PIS(LDO_POWER_GOOD);
1612 PIS(TA_TIMEOUT);
1613#undef PIS
1614
1615#define PIS(x) \
1616 seq_printf(s, "%-20s %10d %10d %10d %10d\n", #x, \
1617 stats.vc_irqs[0][ffs(DSI_VC_IRQ_##x)-1], \
1618 stats.vc_irqs[1][ffs(DSI_VC_IRQ_##x)-1], \
1619 stats.vc_irqs[2][ffs(DSI_VC_IRQ_##x)-1], \
1620 stats.vc_irqs[3][ffs(DSI_VC_IRQ_##x)-1]);
1621
1622 seq_printf(s, "-- VC interrupts --\n");
1623 PIS(CS);
1624 PIS(ECC_CORR);
1625 PIS(PACKET_SENT);
1626 PIS(FIFO_TX_OVF);
1627 PIS(FIFO_RX_OVF);
1628 PIS(BTA);
1629 PIS(ECC_NO_CORR);
1630 PIS(FIFO_TX_UDF);
1631 PIS(PP_BUSY_CHANGE);
1632#undef PIS
1633
1634#define PIS(x) \
1635 seq_printf(s, "%-20s %10d\n", #x, \
1636 stats.cio_irqs[ffs(DSI_CIO_IRQ_##x)-1]);
1637
1638 seq_printf(s, "-- CIO interrupts --\n");
1639 PIS(ERRSYNCESC1);
1640 PIS(ERRSYNCESC2);
1641 PIS(ERRSYNCESC3);
1642 PIS(ERRESC1);
1643 PIS(ERRESC2);
1644 PIS(ERRESC3);
1645 PIS(ERRCONTROL1);
1646 PIS(ERRCONTROL2);
1647 PIS(ERRCONTROL3);
1648 PIS(STATEULPS1);
1649 PIS(STATEULPS2);
1650 PIS(STATEULPS3);
1651 PIS(ERRCONTENTIONLP0_1);
1652 PIS(ERRCONTENTIONLP1_1);
1653 PIS(ERRCONTENTIONLP0_2);
1654 PIS(ERRCONTENTIONLP1_2);
1655 PIS(ERRCONTENTIONLP0_3);
1656 PIS(ERRCONTENTIONLP1_3);
1657 PIS(ULPSACTIVENOT_ALL0);
1658 PIS(ULPSACTIVENOT_ALL1);
1659#undef PIS
1660}
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001661
Archit Taneja5a8b5722011-05-12 17:26:29 +05301662static void dsi1_dump_irqs(struct seq_file *s)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001663{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301664 struct platform_device *dsidev = dsi_get_dsidev_from_id(0);
1665
Archit Taneja5a8b5722011-05-12 17:26:29 +05301666 dsi_dump_dsidev_irqs(dsidev, s);
1667}
1668
1669static void dsi2_dump_irqs(struct seq_file *s)
1670{
1671 struct platform_device *dsidev = dsi_get_dsidev_from_id(1);
1672
1673 dsi_dump_dsidev_irqs(dsidev, s);
1674}
Archit Taneja5a8b5722011-05-12 17:26:29 +05301675#endif
1676
1677static void dsi_dump_dsidev_regs(struct platform_device *dsidev,
1678 struct seq_file *s)
1679{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301680#define DUMPREG(r) seq_printf(s, "%-35s %08x\n", #r, dsi_read_reg(dsidev, r))
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001681
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001682 if (dsi_runtime_get(dsidev))
1683 return;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301684 dsi_enable_scp_clk(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001685
1686 DUMPREG(DSI_REVISION);
1687 DUMPREG(DSI_SYSCONFIG);
1688 DUMPREG(DSI_SYSSTATUS);
1689 DUMPREG(DSI_IRQSTATUS);
1690 DUMPREG(DSI_IRQENABLE);
1691 DUMPREG(DSI_CTRL);
1692 DUMPREG(DSI_COMPLEXIO_CFG1);
1693 DUMPREG(DSI_COMPLEXIO_IRQ_STATUS);
1694 DUMPREG(DSI_COMPLEXIO_IRQ_ENABLE);
1695 DUMPREG(DSI_CLK_CTRL);
1696 DUMPREG(DSI_TIMING1);
1697 DUMPREG(DSI_TIMING2);
1698 DUMPREG(DSI_VM_TIMING1);
1699 DUMPREG(DSI_VM_TIMING2);
1700 DUMPREG(DSI_VM_TIMING3);
1701 DUMPREG(DSI_CLK_TIMING);
1702 DUMPREG(DSI_TX_FIFO_VC_SIZE);
1703 DUMPREG(DSI_RX_FIFO_VC_SIZE);
1704 DUMPREG(DSI_COMPLEXIO_CFG2);
1705 DUMPREG(DSI_RX_FIFO_VC_FULLNESS);
1706 DUMPREG(DSI_VM_TIMING4);
1707 DUMPREG(DSI_TX_FIFO_VC_EMPTINESS);
1708 DUMPREG(DSI_VM_TIMING5);
1709 DUMPREG(DSI_VM_TIMING6);
1710 DUMPREG(DSI_VM_TIMING7);
1711 DUMPREG(DSI_STOPCLK_TIMING);
1712
1713 DUMPREG(DSI_VC_CTRL(0));
1714 DUMPREG(DSI_VC_TE(0));
1715 DUMPREG(DSI_VC_LONG_PACKET_HEADER(0));
1716 DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(0));
1717 DUMPREG(DSI_VC_SHORT_PACKET_HEADER(0));
1718 DUMPREG(DSI_VC_IRQSTATUS(0));
1719 DUMPREG(DSI_VC_IRQENABLE(0));
1720
1721 DUMPREG(DSI_VC_CTRL(1));
1722 DUMPREG(DSI_VC_TE(1));
1723 DUMPREG(DSI_VC_LONG_PACKET_HEADER(1));
1724 DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(1));
1725 DUMPREG(DSI_VC_SHORT_PACKET_HEADER(1));
1726 DUMPREG(DSI_VC_IRQSTATUS(1));
1727 DUMPREG(DSI_VC_IRQENABLE(1));
1728
1729 DUMPREG(DSI_VC_CTRL(2));
1730 DUMPREG(DSI_VC_TE(2));
1731 DUMPREG(DSI_VC_LONG_PACKET_HEADER(2));
1732 DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(2));
1733 DUMPREG(DSI_VC_SHORT_PACKET_HEADER(2));
1734 DUMPREG(DSI_VC_IRQSTATUS(2));
1735 DUMPREG(DSI_VC_IRQENABLE(2));
1736
1737 DUMPREG(DSI_VC_CTRL(3));
1738 DUMPREG(DSI_VC_TE(3));
1739 DUMPREG(DSI_VC_LONG_PACKET_HEADER(3));
1740 DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(3));
1741 DUMPREG(DSI_VC_SHORT_PACKET_HEADER(3));
1742 DUMPREG(DSI_VC_IRQSTATUS(3));
1743 DUMPREG(DSI_VC_IRQENABLE(3));
1744
1745 DUMPREG(DSI_DSIPHY_CFG0);
1746 DUMPREG(DSI_DSIPHY_CFG1);
1747 DUMPREG(DSI_DSIPHY_CFG2);
1748 DUMPREG(DSI_DSIPHY_CFG5);
1749
1750 DUMPREG(DSI_PLL_CONTROL);
1751 DUMPREG(DSI_PLL_STATUS);
1752 DUMPREG(DSI_PLL_GO);
1753 DUMPREG(DSI_PLL_CONFIGURATION1);
1754 DUMPREG(DSI_PLL_CONFIGURATION2);
1755
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301756 dsi_disable_scp_clk(dsidev);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001757 dsi_runtime_put(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001758#undef DUMPREG
1759}
1760
Archit Taneja5a8b5722011-05-12 17:26:29 +05301761static void dsi1_dump_regs(struct seq_file *s)
1762{
1763 struct platform_device *dsidev = dsi_get_dsidev_from_id(0);
1764
1765 dsi_dump_dsidev_regs(dsidev, s);
1766}
1767
1768static void dsi2_dump_regs(struct seq_file *s)
1769{
1770 struct platform_device *dsidev = dsi_get_dsidev_from_id(1);
1771
1772 dsi_dump_dsidev_regs(dsidev, s);
1773}
1774
Tomi Valkeinencc5c1852010-10-06 15:18:13 +03001775enum dsi_cio_power_state {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001776 DSI_COMPLEXIO_POWER_OFF = 0x0,
1777 DSI_COMPLEXIO_POWER_ON = 0x1,
1778 DSI_COMPLEXIO_POWER_ULPS = 0x2,
1779};
1780
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301781static int dsi_cio_power(struct platform_device *dsidev,
1782 enum dsi_cio_power_state state)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001783{
1784 int t = 0;
1785
1786 /* PWR_CMD */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301787 REG_FLD_MOD(dsidev, DSI_COMPLEXIO_CFG1, state, 28, 27);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001788
1789 /* PWR_STATUS */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301790 while (FLD_GET(dsi_read_reg(dsidev, DSI_COMPLEXIO_CFG1),
1791 26, 25) != state) {
Tomi Valkeinen24be78b2010-01-07 14:19:48 +02001792 if (++t > 1000) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001793 DSSERR("failed to set complexio power state to "
1794 "%d\n", state);
1795 return -ENODEV;
1796 }
Tomi Valkeinen24be78b2010-01-07 14:19:48 +02001797 udelay(1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001798 }
1799
1800 return 0;
1801}
1802
Archit Taneja0c656222011-05-16 15:17:09 +05301803static unsigned dsi_get_line_buf_size(struct platform_device *dsidev)
1804{
Laurent Pinchart44d8ca12017-08-05 01:44:10 +03001805 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Taneja0c656222011-05-16 15:17:09 +05301806 int val;
1807
1808 /* line buffer on OMAP3 is 1024 x 24bits */
1809 /* XXX: for some reason using full buffer size causes
1810 * considerable TX slowdown with update sizes that fill the
1811 * whole buffer */
Laurent Pinchart44d8ca12017-08-05 01:44:10 +03001812 if (!(dsi->data->quirks & DSI_QUIRK_GNQ))
Archit Taneja0c656222011-05-16 15:17:09 +05301813 return 1023 * 3;
1814
1815 val = REG_GET(dsidev, DSI_GNQ, 14, 12); /* VP1_LINE_BUFFER_SIZE */
1816
1817 switch (val) {
1818 case 1:
1819 return 512 * 3; /* 512x24 bits */
1820 case 2:
1821 return 682 * 3; /* 682x24 bits */
1822 case 3:
1823 return 853 * 3; /* 853x24 bits */
1824 case 4:
1825 return 1024 * 3; /* 1024x24 bits */
1826 case 5:
1827 return 1194 * 3; /* 1194x24 bits */
1828 case 6:
1829 return 1365 * 3; /* 1365x24 bits */
Tomi Valkeinen2ac80fb2012-08-22 16:00:47 +03001830 case 7:
1831 return 1920 * 3; /* 1920x24 bits */
Archit Taneja0c656222011-05-16 15:17:09 +05301832 default:
1833 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001834 return 0;
Archit Taneja0c656222011-05-16 15:17:09 +05301835 }
1836}
1837
Archit Taneja9e7e9372012-08-14 12:29:22 +05301838static int dsi_set_lane_config(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001839{
Tomi Valkeinen48368392011-10-13 11:22:39 +03001840 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1841 static const u8 offsets[] = { 0, 4, 8, 12, 16 };
1842 static const enum dsi_lane_function functions[] = {
1843 DSI_LANE_CLK,
1844 DSI_LANE_DATA1,
1845 DSI_LANE_DATA2,
1846 DSI_LANE_DATA3,
1847 DSI_LANE_DATA4,
1848 };
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001849 u32 r;
Tomi Valkeinen48368392011-10-13 11:22:39 +03001850 int i;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001851
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301852 r = dsi_read_reg(dsidev, DSI_COMPLEXIO_CFG1);
Archit Taneja75d72472011-05-16 15:17:08 +05301853
Tomi Valkeinen48368392011-10-13 11:22:39 +03001854 for (i = 0; i < dsi->num_lanes_used; ++i) {
1855 unsigned offset = offsets[i];
1856 unsigned polarity, lane_number;
1857 unsigned t;
Archit Taneja75d72472011-05-16 15:17:08 +05301858
Tomi Valkeinen48368392011-10-13 11:22:39 +03001859 for (t = 0; t < dsi->num_lanes_supported; ++t)
1860 if (dsi->lanes[t].function == functions[i])
1861 break;
1862
1863 if (t == dsi->num_lanes_supported)
1864 return -EINVAL;
1865
1866 lane_number = t;
1867 polarity = dsi->lanes[t].polarity;
1868
1869 r = FLD_MOD(r, lane_number + 1, offset + 2, offset);
1870 r = FLD_MOD(r, polarity, offset + 3, offset + 3);
Archit Taneja75d72472011-05-16 15:17:08 +05301871 }
Tomi Valkeinen48368392011-10-13 11:22:39 +03001872
1873 /* clear the unused lanes */
1874 for (; i < dsi->num_lanes_supported; ++i) {
1875 unsigned offset = offsets[i];
1876
1877 r = FLD_MOD(r, 0, offset + 2, offset);
1878 r = FLD_MOD(r, 0, offset + 3, offset + 3);
1879 }
1880
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301881 dsi_write_reg(dsidev, DSI_COMPLEXIO_CFG1, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001882
Tomi Valkeinen48368392011-10-13 11:22:39 +03001883 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001884}
1885
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301886static inline unsigned ns2ddr(struct platform_device *dsidev, unsigned ns)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001887{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301888 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1889
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001890 /* convert time in ns to ddr ticks, rounding up */
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03001891 unsigned long ddr_clk = dsi->pll.cinfo.clkdco / 4;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001892 return (ns * (ddr_clk / 1000 / 1000) + 999) / 1000;
1893}
1894
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301895static inline unsigned ddr2ns(struct platform_device *dsidev, unsigned ddr)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001896{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301897 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1898
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03001899 unsigned long ddr_clk = dsi->pll.cinfo.clkdco / 4;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001900 return ddr * 1000 * 1000 / (ddr_clk / 1000);
1901}
1902
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301903static void dsi_cio_timings(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001904{
Laurent Pinchart44d8ca12017-08-05 01:44:10 +03001905 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001906 u32 r;
1907 u32 ths_prepare, ths_prepare_ths_zero, ths_trail, ths_exit;
1908 u32 tlpx_half, tclk_trail, tclk_zero;
1909 u32 tclk_prepare;
1910
1911 /* calculate timings */
1912
1913 /* 1 * DDR_CLK = 2 * UI */
1914
1915 /* min 40ns + 4*UI max 85ns + 6*UI */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301916 ths_prepare = ns2ddr(dsidev, 70) + 2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001917
1918 /* min 145ns + 10*UI */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301919 ths_prepare_ths_zero = ns2ddr(dsidev, 175) + 2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001920
1921 /* min max(8*UI, 60ns+4*UI) */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301922 ths_trail = ns2ddr(dsidev, 60) + 5;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001923
1924 /* min 100ns */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301925 ths_exit = ns2ddr(dsidev, 145);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001926
1927 /* tlpx min 50n */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301928 tlpx_half = ns2ddr(dsidev, 25);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001929
1930 /* min 60ns */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301931 tclk_trail = ns2ddr(dsidev, 60) + 2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001932
1933 /* min 38ns, max 95ns */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301934 tclk_prepare = ns2ddr(dsidev, 65);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001935
1936 /* min tclk-prepare + tclk-zero = 300ns */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301937 tclk_zero = ns2ddr(dsidev, 260);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001938
1939 DSSDBG("ths_prepare %u (%uns), ths_prepare_ths_zero %u (%uns)\n",
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301940 ths_prepare, ddr2ns(dsidev, ths_prepare),
1941 ths_prepare_ths_zero, ddr2ns(dsidev, ths_prepare_ths_zero));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001942 DSSDBG("ths_trail %u (%uns), ths_exit %u (%uns)\n",
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301943 ths_trail, ddr2ns(dsidev, ths_trail),
1944 ths_exit, ddr2ns(dsidev, ths_exit));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001945
1946 DSSDBG("tlpx_half %u (%uns), tclk_trail %u (%uns), "
1947 "tclk_zero %u (%uns)\n",
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301948 tlpx_half, ddr2ns(dsidev, tlpx_half),
1949 tclk_trail, ddr2ns(dsidev, tclk_trail),
1950 tclk_zero, ddr2ns(dsidev, tclk_zero));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001951 DSSDBG("tclk_prepare %u (%uns)\n",
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301952 tclk_prepare, ddr2ns(dsidev, tclk_prepare));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001953
1954 /* program timings */
1955
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301956 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001957 r = FLD_MOD(r, ths_prepare, 31, 24);
1958 r = FLD_MOD(r, ths_prepare_ths_zero, 23, 16);
1959 r = FLD_MOD(r, ths_trail, 15, 8);
1960 r = FLD_MOD(r, ths_exit, 7, 0);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301961 dsi_write_reg(dsidev, DSI_DSIPHY_CFG0, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001962
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301963 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG1);
Tomi Valkeinene84dc1c2012-09-24 09:34:52 +03001964 r = FLD_MOD(r, tlpx_half, 20, 16);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001965 r = FLD_MOD(r, tclk_trail, 15, 8);
1966 r = FLD_MOD(r, tclk_zero, 7, 0);
Tomi Valkeinen77ccbfb2012-09-24 15:15:57 +03001967
Laurent Pinchart44d8ca12017-08-05 01:44:10 +03001968 if (dsi->data->quirks & DSI_QUIRK_PHY_DCC) {
Tomi Valkeinen77ccbfb2012-09-24 15:15:57 +03001969 r = FLD_MOD(r, 0, 21, 21); /* DCCEN = disable */
1970 r = FLD_MOD(r, 1, 22, 22); /* CLKINP_DIVBY2EN = enable */
1971 r = FLD_MOD(r, 1, 23, 23); /* CLKINP_SEL = enable */
1972 }
1973
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301974 dsi_write_reg(dsidev, DSI_DSIPHY_CFG1, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001975
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301976 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG2);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001977 r = FLD_MOD(r, tclk_prepare, 7, 0);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301978 dsi_write_reg(dsidev, DSI_DSIPHY_CFG2, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001979}
1980
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03001981/* lane masks have lane 0 at lsb. mask_p for positive lines, n for negative */
Archit Taneja9e7e9372012-08-14 12:29:22 +05301982static void dsi_cio_enable_lane_override(struct platform_device *dsidev,
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03001983 unsigned mask_p, unsigned mask_n)
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03001984{
Archit Taneja75d72472011-05-16 15:17:08 +05301985 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03001986 int i;
1987 u32 l;
Tomi Valkeinend9820852011-10-12 15:05:59 +03001988 u8 lptxscp_start = dsi->num_lanes_supported == 3 ? 22 : 26;
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03001989
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03001990 l = 0;
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03001991
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03001992 for (i = 0; i < dsi->num_lanes_supported; ++i) {
1993 unsigned p = dsi->lanes[i].polarity;
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03001994
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03001995 if (mask_p & (1 << i))
1996 l |= 1 << (i * 2 + (p ? 0 : 1));
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03001997
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03001998 if (mask_n & (1 << i))
1999 l |= 1 << (i * 2 + (p ? 1 : 0));
2000 }
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002001
2002 /*
2003 * Bits in REGLPTXSCPDAT4TO0DXDY:
2004 * 17: DY0 18: DX0
2005 * 19: DY1 20: DX1
2006 * 21: DY2 22: DX2
Archit Taneja75d72472011-05-16 15:17:08 +05302007 * 23: DY3 24: DX3
2008 * 25: DY4 26: DX4
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002009 */
2010
2011 /* Set the lane override configuration */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302012
2013 /* REGLPTXSCPDAT4TO0DXDY */
Archit Taneja75d72472011-05-16 15:17:08 +05302014 REG_FLD_MOD(dsidev, DSI_DSIPHY_CFG10, l, lptxscp_start, 17);
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002015
2016 /* Enable lane override */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302017
2018 /* ENLPTXSCPDAT */
2019 REG_FLD_MOD(dsidev, DSI_DSIPHY_CFG10, 1, 27, 27);
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002020}
2021
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302022static void dsi_cio_disable_lane_override(struct platform_device *dsidev)
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002023{
2024 /* Disable lane override */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302025 REG_FLD_MOD(dsidev, DSI_DSIPHY_CFG10, 0, 27, 27); /* ENLPTXSCPDAT */
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002026 /* Reset the lane override configuration */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302027 /* REGLPTXSCPDAT4TO0DXDY */
2028 REG_FLD_MOD(dsidev, DSI_DSIPHY_CFG10, 0, 22, 17);
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002029}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002030
Archit Taneja9e7e9372012-08-14 12:29:22 +05302031static int dsi_cio_wait_tx_clk_esc_reset(struct platform_device *dsidev)
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002032{
Tomi Valkeinen8dc07662011-10-13 15:26:50 +03002033 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2034 int t, i;
2035 bool in_use[DSI_MAX_NR_LANES];
2036 static const u8 offsets_old[] = { 28, 27, 26 };
2037 static const u8 offsets_new[] = { 24, 25, 26, 27, 28 };
2038 const u8 *offsets;
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002039
Laurent Pinchart44d8ca12017-08-05 01:44:10 +03002040 if (dsi->data->quirks & DSI_QUIRK_REVERSE_TXCLKESC)
Tomi Valkeinen8dc07662011-10-13 15:26:50 +03002041 offsets = offsets_old;
2042 else
2043 offsets = offsets_new;
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002044
Tomi Valkeinen8dc07662011-10-13 15:26:50 +03002045 for (i = 0; i < dsi->num_lanes_supported; ++i)
2046 in_use[i] = dsi->lanes[i].function != DSI_LANE_UNUSED;
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002047
2048 t = 100000;
2049 while (true) {
2050 u32 l;
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002051 int ok;
2052
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302053 l = dsi_read_reg(dsidev, DSI_DSIPHY_CFG5);
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002054
2055 ok = 0;
Tomi Valkeinen8dc07662011-10-13 15:26:50 +03002056 for (i = 0; i < dsi->num_lanes_supported; ++i) {
2057 if (!in_use[i] || (l & (1 << offsets[i])))
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002058 ok++;
2059 }
2060
Tomi Valkeinen8dc07662011-10-13 15:26:50 +03002061 if (ok == dsi->num_lanes_supported)
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002062 break;
2063
2064 if (--t == 0) {
Tomi Valkeinen8dc07662011-10-13 15:26:50 +03002065 for (i = 0; i < dsi->num_lanes_supported; ++i) {
2066 if (!in_use[i] || (l & (1 << offsets[i])))
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002067 continue;
2068
2069 DSSERR("CIO TXCLKESC%d domain not coming " \
2070 "out of reset\n", i);
2071 }
2072 return -EIO;
2073 }
2074 }
2075
2076 return 0;
2077}
2078
Tomi Valkeinen85f17e82011-10-13 15:12:23 +03002079/* return bitmask of enabled lanes, lane0 being the lsb */
Archit Taneja9e7e9372012-08-14 12:29:22 +05302080static unsigned dsi_get_lane_mask(struct platform_device *dsidev)
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03002081{
Tomi Valkeinen85f17e82011-10-13 15:12:23 +03002082 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2083 unsigned mask = 0;
2084 int i;
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03002085
Tomi Valkeinen85f17e82011-10-13 15:12:23 +03002086 for (i = 0; i < dsi->num_lanes_supported; ++i) {
2087 if (dsi->lanes[i].function != DSI_LANE_UNUSED)
2088 mask |= 1 << i;
2089 }
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03002090
Tomi Valkeinen85f17e82011-10-13 15:12:23 +03002091 return mask;
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03002092}
2093
Laurent Pinchart9e1305d2017-08-05 01:43:53 +03002094/* OMAP4 CONTROL_DSIPHY */
2095#define OMAP4_DSIPHY_SYSCON_OFFSET 0x78
2096
2097#define OMAP4_DSI2_LANEENABLE_SHIFT 29
2098#define OMAP4_DSI2_LANEENABLE_MASK (0x7 << 29)
2099#define OMAP4_DSI1_LANEENABLE_SHIFT 24
2100#define OMAP4_DSI1_LANEENABLE_MASK (0x1f << 24)
2101#define OMAP4_DSI1_PIPD_SHIFT 19
2102#define OMAP4_DSI1_PIPD_MASK (0x1f << 19)
2103#define OMAP4_DSI2_PIPD_SHIFT 14
2104#define OMAP4_DSI2_PIPD_MASK (0x1f << 14)
2105
2106static int dsi_omap4_mux_pads(struct dsi_data *dsi, unsigned int lanes)
2107{
2108 u32 enable_mask, enable_shift;
2109 u32 pipd_mask, pipd_shift;
Laurent Pinchart9e1305d2017-08-05 01:43:53 +03002110
Laurent Pinchart9e1305d2017-08-05 01:43:53 +03002111 if (dsi->module_id == 0) {
2112 enable_mask = OMAP4_DSI1_LANEENABLE_MASK;
2113 enable_shift = OMAP4_DSI1_LANEENABLE_SHIFT;
2114 pipd_mask = OMAP4_DSI1_PIPD_MASK;
2115 pipd_shift = OMAP4_DSI1_PIPD_SHIFT;
2116 } else if (dsi->module_id == 1) {
2117 enable_mask = OMAP4_DSI2_LANEENABLE_MASK;
2118 enable_shift = OMAP4_DSI2_LANEENABLE_SHIFT;
2119 pipd_mask = OMAP4_DSI2_PIPD_MASK;
2120 pipd_shift = OMAP4_DSI2_PIPD_SHIFT;
2121 } else {
2122 return -ENODEV;
2123 }
2124
Tomi Valkeinen5cdc8db2017-08-10 15:11:03 +03002125 return regmap_update_bits(dsi->syscon, OMAP4_DSIPHY_SYSCON_OFFSET,
2126 enable_mask | pipd_mask,
2127 (lanes << enable_shift) | (lanes << pipd_shift));
Laurent Pinchart9e1305d2017-08-05 01:43:53 +03002128}
2129
Tomi Valkeineneeb45f82017-08-10 09:33:07 +03002130/* OMAP5 CONTROL_DSIPHY */
2131
2132#define OMAP5_DSIPHY_SYSCON_OFFSET 0x74
2133
2134#define OMAP5_DSI1_LANEENABLE_SHIFT 24
2135#define OMAP5_DSI2_LANEENABLE_SHIFT 19
2136#define OMAP5_DSI_LANEENABLE_MASK 0x1f
2137
2138static int dsi_omap5_mux_pads(struct dsi_data *dsi, unsigned int lanes)
2139{
2140 u32 enable_shift;
2141
2142 if (dsi->module_id == 0)
2143 enable_shift = OMAP5_DSI1_LANEENABLE_SHIFT;
2144 else if (dsi->module_id == 1)
2145 enable_shift = OMAP5_DSI2_LANEENABLE_SHIFT;
2146 else
2147 return -ENODEV;
2148
2149 return regmap_update_bits(dsi->syscon, OMAP5_DSIPHY_SYSCON_OFFSET,
2150 OMAP5_DSI_LANEENABLE_MASK << enable_shift,
2151 lanes << enable_shift);
2152}
2153
Laurent Pinchart9e1305d2017-08-05 01:43:53 +03002154static int dsi_enable_pads(struct dsi_data *dsi, unsigned int lane_mask)
2155{
Tomi Valkeineneeb45f82017-08-10 09:33:07 +03002156 if (dsi->data->model == DSI_MODEL_OMAP4)
2157 return dsi_omap4_mux_pads(dsi, lane_mask);
2158 if (dsi->data->model == DSI_MODEL_OMAP5)
2159 return dsi_omap5_mux_pads(dsi, lane_mask);
2160 return 0;
Laurent Pinchart9e1305d2017-08-05 01:43:53 +03002161}
2162
2163static void dsi_disable_pads(struct dsi_data *dsi)
2164{
Tomi Valkeineneeb45f82017-08-10 09:33:07 +03002165 if (dsi->data->model == DSI_MODEL_OMAP4)
2166 dsi_omap4_mux_pads(dsi, 0);
2167 else if (dsi->data->model == DSI_MODEL_OMAP5)
2168 dsi_omap5_mux_pads(dsi, 0);
Laurent Pinchart9e1305d2017-08-05 01:43:53 +03002169}
2170
Archit Taneja9e7e9372012-08-14 12:29:22 +05302171static int dsi_cio_init(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002172{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302173 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002174 int r;
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002175 u32 l;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002176
Chandrabhanu Mahapatra702d2672012-09-24 17:12:58 +05302177 DSSDBG("DSI CIO init starts");
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002178
Laurent Pinchart9e1305d2017-08-05 01:43:53 +03002179 r = dsi_enable_pads(dsi, dsi_get_lane_mask(dsidev));
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03002180 if (r)
2181 return r;
Tomi Valkeinend1f5857e2010-07-30 11:57:57 +03002182
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302183 dsi_enable_scp_clk(dsidev);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002184
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002185 /* A dummy read using the SCP interface to any DSIPHY register is
2186 * required after DSIPHY reset to complete the reset of the DSI complex
2187 * I/O. */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302188 dsi_read_reg(dsidev, DSI_DSIPHY_CFG5);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002189
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302190 if (wait_for_bit_change(dsidev, DSI_DSIPHY_CFG5, 30, 1) != 1) {
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002191 DSSERR("CIO SCP Clock domain not coming out of reset.\n");
2192 r = -EIO;
2193 goto err_scp_clk_dom;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002194 }
2195
Archit Taneja9e7e9372012-08-14 12:29:22 +05302196 r = dsi_set_lane_config(dsidev);
Tomi Valkeinen48368392011-10-13 11:22:39 +03002197 if (r)
2198 goto err_scp_clk_dom;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002199
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002200 /* set TX STOP MODE timer to maximum for this operation */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302201 l = dsi_read_reg(dsidev, DSI_TIMING1);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002202 l = FLD_MOD(l, 1, 15, 15); /* FORCE_TX_STOP_MODE_IO */
2203 l = FLD_MOD(l, 1, 14, 14); /* STOP_STATE_X16_IO */
2204 l = FLD_MOD(l, 1, 13, 13); /* STOP_STATE_X4_IO */
2205 l = FLD_MOD(l, 0x1fff, 12, 0); /* STOP_STATE_COUNTER_IO */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302206 dsi_write_reg(dsidev, DSI_TIMING1, l);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002207
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302208 if (dsi->ulps_enabled) {
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002209 unsigned mask_p;
2210 int i;
Archit Taneja75d72472011-05-16 15:17:08 +05302211
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002212 DSSDBG("manual ulps exit\n");
2213
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002214 /* ULPS is exited by Mark-1 state for 1ms, followed by
2215 * stop state. DSS HW cannot do this via the normal
2216 * ULPS exit sequence, as after reset the DSS HW thinks
2217 * that we are not in ULPS mode, and refuses to send the
2218 * sequence. So we need to send the ULPS exit sequence
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002219 * manually by setting positive lines high and negative lines
2220 * low for 1ms.
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002221 */
2222
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002223 mask_p = 0;
Archit Taneja75d72472011-05-16 15:17:08 +05302224
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002225 for (i = 0; i < dsi->num_lanes_supported; ++i) {
2226 if (dsi->lanes[i].function == DSI_LANE_UNUSED)
2227 continue;
2228 mask_p |= 1 << i;
2229 }
Archit Taneja75d72472011-05-16 15:17:08 +05302230
Archit Taneja9e7e9372012-08-14 12:29:22 +05302231 dsi_cio_enable_lane_override(dsidev, mask_p, 0);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002232 }
2233
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302234 r = dsi_cio_power(dsidev, DSI_COMPLEXIO_POWER_ON);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002235 if (r)
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002236 goto err_cio_pwr;
2237
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302238 if (wait_for_bit_change(dsidev, DSI_COMPLEXIO_CFG1, 29, 1) != 1) {
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002239 DSSERR("CIO PWR clock domain not coming out of reset.\n");
2240 r = -ENODEV;
2241 goto err_cio_pwr_dom;
2242 }
2243
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302244 dsi_if_enable(dsidev, true);
2245 dsi_if_enable(dsidev, false);
2246 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 1, 20, 20); /* LP_CLK_ENABLE */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002247
Archit Taneja9e7e9372012-08-14 12:29:22 +05302248 r = dsi_cio_wait_tx_clk_esc_reset(dsidev);
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002249 if (r)
2250 goto err_tx_clk_esc_rst;
2251
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302252 if (dsi->ulps_enabled) {
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002253 /* Keep Mark-1 state for 1ms (as per DSI spec) */
2254 ktime_t wait = ns_to_ktime(1000 * 1000);
2255 set_current_state(TASK_UNINTERRUPTIBLE);
2256 schedule_hrtimeout(&wait, HRTIMER_MODE_REL);
2257
2258 /* Disable the override. The lanes should be set to Mark-11
2259 * state by the HW */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302260 dsi_cio_disable_lane_override(dsidev);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002261 }
2262
2263 /* FORCE_TX_STOP_MODE_IO */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302264 REG_FLD_MOD(dsidev, DSI_TIMING1, 0, 15, 15);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002265
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302266 dsi_cio_timings(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002267
Archit Tanejadca2b152012-08-16 18:02:00 +05302268 if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
Archit Taneja8af6ff02011-09-05 16:48:27 +05302269 /* DDR_CLK_ALWAYS_ON */
2270 REG_FLD_MOD(dsidev, DSI_CLK_CTRL,
Archit Taneja0b3ffe32012-08-13 22:13:39 +05302271 dsi->vm_timings.ddr_clk_always_on, 13, 13);
Archit Taneja8af6ff02011-09-05 16:48:27 +05302272 }
2273
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302274 dsi->ulps_enabled = false;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002275
2276 DSSDBG("CIO init done\n");
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002277
2278 return 0;
2279
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002280err_tx_clk_esc_rst:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302281 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 0, 20, 20); /* LP_CLK_ENABLE */
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002282err_cio_pwr_dom:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302283 dsi_cio_power(dsidev, DSI_COMPLEXIO_POWER_OFF);
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002284err_cio_pwr:
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302285 if (dsi->ulps_enabled)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302286 dsi_cio_disable_lane_override(dsidev);
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002287err_scp_clk_dom:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302288 dsi_disable_scp_clk(dsidev);
Laurent Pinchart9e1305d2017-08-05 01:43:53 +03002289 dsi_disable_pads(dsi);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002290 return r;
2291}
2292
Archit Taneja9e7e9372012-08-14 12:29:22 +05302293static void dsi_cio_uninit(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002294{
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02002295 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302296
Archit Taneja8af6ff02011-09-05 16:48:27 +05302297 /* DDR_CLK_ALWAYS_ON */
2298 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 0, 13, 13);
2299
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302300 dsi_cio_power(dsidev, DSI_COMPLEXIO_POWER_OFF);
2301 dsi_disable_scp_clk(dsidev);
Laurent Pinchart9e1305d2017-08-05 01:43:53 +03002302 dsi_disable_pads(dsi);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002303}
2304
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302305static void dsi_config_tx_fifo(struct platform_device *dsidev,
2306 enum fifo_size size1, enum fifo_size size2,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002307 enum fifo_size size3, enum fifo_size size4)
2308{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302309 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002310 u32 r = 0;
2311 int add = 0;
2312 int i;
2313
Tomi Valkeinen558c73e2013-09-25 14:40:06 +03002314 dsi->vc[0].tx_fifo_size = size1;
2315 dsi->vc[1].tx_fifo_size = size2;
2316 dsi->vc[2].tx_fifo_size = size3;
2317 dsi->vc[3].tx_fifo_size = size4;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002318
2319 for (i = 0; i < 4; i++) {
2320 u8 v;
Tomi Valkeinen558c73e2013-09-25 14:40:06 +03002321 int size = dsi->vc[i].tx_fifo_size;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002322
2323 if (add + size > 4) {
2324 DSSERR("Illegal FIFO configuration\n");
2325 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03002326 return;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002327 }
2328
2329 v = FLD_VAL(add, 2, 0) | FLD_VAL(size, 7, 4);
2330 r |= v << (8 * i);
2331 /*DSSDBG("TX FIFO vc %d: size %d, add %d\n", i, size, add); */
2332 add += size;
2333 }
2334
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302335 dsi_write_reg(dsidev, DSI_TX_FIFO_VC_SIZE, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002336}
2337
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302338static void dsi_config_rx_fifo(struct platform_device *dsidev,
2339 enum fifo_size size1, enum fifo_size size2,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002340 enum fifo_size size3, enum fifo_size size4)
2341{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302342 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002343 u32 r = 0;
2344 int add = 0;
2345 int i;
2346
Tomi Valkeinen558c73e2013-09-25 14:40:06 +03002347 dsi->vc[0].rx_fifo_size = size1;
2348 dsi->vc[1].rx_fifo_size = size2;
2349 dsi->vc[2].rx_fifo_size = size3;
2350 dsi->vc[3].rx_fifo_size = size4;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002351
2352 for (i = 0; i < 4; i++) {
2353 u8 v;
Tomi Valkeinen558c73e2013-09-25 14:40:06 +03002354 int size = dsi->vc[i].rx_fifo_size;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002355
2356 if (add + size > 4) {
2357 DSSERR("Illegal FIFO configuration\n");
2358 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03002359 return;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002360 }
2361
2362 v = FLD_VAL(add, 2, 0) | FLD_VAL(size, 7, 4);
2363 r |= v << (8 * i);
2364 /*DSSDBG("RX FIFO vc %d: size %d, add %d\n", i, size, add); */
2365 add += size;
2366 }
2367
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302368 dsi_write_reg(dsidev, DSI_RX_FIFO_VC_SIZE, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002369}
2370
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302371static int dsi_force_tx_stop_mode_io(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002372{
2373 u32 r;
2374
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302375 r = dsi_read_reg(dsidev, DSI_TIMING1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002376 r = FLD_MOD(r, 1, 15, 15); /* FORCE_TX_STOP_MODE_IO */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302377 dsi_write_reg(dsidev, DSI_TIMING1, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002378
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302379 if (wait_for_bit_change(dsidev, DSI_TIMING1, 15, 0) != 0) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002380 DSSERR("TX_STOP bit not going down\n");
2381 return -EIO;
2382 }
2383
2384 return 0;
2385}
2386
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302387static bool dsi_vc_is_enabled(struct platform_device *dsidev, int channel)
Archit Tanejacf398fb2011-03-23 09:59:34 +00002388{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302389 return REG_GET(dsidev, DSI_VC_CTRL(channel), 0, 0);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002390}
2391
2392static void dsi_packet_sent_handler_vp(void *data, u32 mask)
2393{
Archit Taneja2e868db2011-05-12 17:26:28 +05302394 struct dsi_packet_sent_handler_data *vp_data =
2395 (struct dsi_packet_sent_handler_data *) data;
2396 struct dsi_data *dsi = dsi_get_dsidrv_data(vp_data->dsidev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302397 const int channel = dsi->update_channel;
2398 u8 bit = dsi->te_enabled ? 30 : 31;
Archit Tanejacf398fb2011-03-23 09:59:34 +00002399
Archit Taneja2e868db2011-05-12 17:26:28 +05302400 if (REG_GET(vp_data->dsidev, DSI_VC_TE(channel), bit, bit) == 0)
2401 complete(vp_data->completion);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002402}
2403
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302404static int dsi_sync_vc_vp(struct platform_device *dsidev, int channel)
Archit Tanejacf398fb2011-03-23 09:59:34 +00002405{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302406 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Taneja2e868db2011-05-12 17:26:28 +05302407 DECLARE_COMPLETION_ONSTACK(completion);
Julia Lawall39917f02014-08-23 13:20:29 +02002408 struct dsi_packet_sent_handler_data vp_data = {
2409 .dsidev = dsidev,
2410 .completion = &completion
2411 };
Archit Tanejacf398fb2011-03-23 09:59:34 +00002412 int r = 0;
2413 u8 bit;
2414
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302415 bit = dsi->te_enabled ? 30 : 31;
Archit Tanejacf398fb2011-03-23 09:59:34 +00002416
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302417 r = dsi_register_isr_vc(dsidev, channel, dsi_packet_sent_handler_vp,
Archit Taneja2e868db2011-05-12 17:26:28 +05302418 &vp_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002419 if (r)
2420 goto err0;
2421
2422 /* Wait for completion only if TE_EN/TE_START is still set */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302423 if (REG_GET(dsidev, DSI_VC_TE(channel), bit, bit)) {
Archit Tanejacf398fb2011-03-23 09:59:34 +00002424 if (wait_for_completion_timeout(&completion,
2425 msecs_to_jiffies(10)) == 0) {
2426 DSSERR("Failed to complete previous frame transfer\n");
2427 r = -EIO;
2428 goto err1;
2429 }
2430 }
2431
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302432 dsi_unregister_isr_vc(dsidev, channel, dsi_packet_sent_handler_vp,
Archit Taneja2e868db2011-05-12 17:26:28 +05302433 &vp_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002434
2435 return 0;
2436err1:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302437 dsi_unregister_isr_vc(dsidev, channel, dsi_packet_sent_handler_vp,
Archit Taneja2e868db2011-05-12 17:26:28 +05302438 &vp_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002439err0:
2440 return r;
2441}
2442
2443static void dsi_packet_sent_handler_l4(void *data, u32 mask)
2444{
Archit Taneja2e868db2011-05-12 17:26:28 +05302445 struct dsi_packet_sent_handler_data *l4_data =
2446 (struct dsi_packet_sent_handler_data *) data;
2447 struct dsi_data *dsi = dsi_get_dsidrv_data(l4_data->dsidev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302448 const int channel = dsi->update_channel;
Archit Tanejacf398fb2011-03-23 09:59:34 +00002449
Archit Taneja2e868db2011-05-12 17:26:28 +05302450 if (REG_GET(l4_data->dsidev, DSI_VC_CTRL(channel), 5, 5) == 0)
2451 complete(l4_data->completion);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002452}
2453
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302454static int dsi_sync_vc_l4(struct platform_device *dsidev, int channel)
Archit Tanejacf398fb2011-03-23 09:59:34 +00002455{
Archit Taneja2e868db2011-05-12 17:26:28 +05302456 DECLARE_COMPLETION_ONSTACK(completion);
Julia Lawall39917f02014-08-23 13:20:29 +02002457 struct dsi_packet_sent_handler_data l4_data = {
2458 .dsidev = dsidev,
2459 .completion = &completion
2460 };
Archit Tanejacf398fb2011-03-23 09:59:34 +00002461 int r = 0;
2462
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302463 r = dsi_register_isr_vc(dsidev, channel, dsi_packet_sent_handler_l4,
Archit Taneja2e868db2011-05-12 17:26:28 +05302464 &l4_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002465 if (r)
2466 goto err0;
2467
2468 /* Wait for completion only if TX_FIFO_NOT_EMPTY is still set */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302469 if (REG_GET(dsidev, DSI_VC_CTRL(channel), 5, 5)) {
Archit Tanejacf398fb2011-03-23 09:59:34 +00002470 if (wait_for_completion_timeout(&completion,
2471 msecs_to_jiffies(10)) == 0) {
2472 DSSERR("Failed to complete previous l4 transfer\n");
2473 r = -EIO;
2474 goto err1;
2475 }
2476 }
2477
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302478 dsi_unregister_isr_vc(dsidev, channel, dsi_packet_sent_handler_l4,
Archit Taneja2e868db2011-05-12 17:26:28 +05302479 &l4_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002480
2481 return 0;
2482err1:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302483 dsi_unregister_isr_vc(dsidev, channel, dsi_packet_sent_handler_l4,
Archit Taneja2e868db2011-05-12 17:26:28 +05302484 &l4_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002485err0:
2486 return r;
2487}
2488
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302489static int dsi_sync_vc(struct platform_device *dsidev, int channel)
Archit Tanejacf398fb2011-03-23 09:59:34 +00002490{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302491 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2492
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302493 WARN_ON(!dsi_bus_is_locked(dsidev));
Archit Tanejacf398fb2011-03-23 09:59:34 +00002494
2495 WARN_ON(in_interrupt());
2496
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302497 if (!dsi_vc_is_enabled(dsidev, channel))
Archit Tanejacf398fb2011-03-23 09:59:34 +00002498 return 0;
2499
Archit Tanejad6049142011-08-22 11:58:08 +05302500 switch (dsi->vc[channel].source) {
2501 case DSI_VC_SOURCE_VP:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302502 return dsi_sync_vc_vp(dsidev, channel);
Archit Tanejad6049142011-08-22 11:58:08 +05302503 case DSI_VC_SOURCE_L4:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302504 return dsi_sync_vc_l4(dsidev, channel);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002505 default:
2506 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03002507 return -EINVAL;
Archit Tanejacf398fb2011-03-23 09:59:34 +00002508 }
2509}
2510
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302511static int dsi_vc_enable(struct platform_device *dsidev, int channel,
2512 bool enable)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002513{
Tomi Valkeinen446f7bf2010-01-11 16:12:31 +02002514 DSSDBG("dsi_vc_enable channel %d, enable %d\n",
2515 channel, enable);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002516
2517 enable = enable ? 1 : 0;
2518
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302519 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), enable, 0, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002520
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302521 if (wait_for_bit_change(dsidev, DSI_VC_CTRL(channel),
2522 0, enable) != enable) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002523 DSSERR("Failed to set dsi_vc_enable to %d\n", enable);
2524 return -EIO;
2525 }
2526
2527 return 0;
2528}
2529
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302530static void dsi_vc_initial_config(struct platform_device *dsidev, int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002531{
Tomi Valkeinen2c1a3ea2013-02-22 13:42:59 +02002532 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002533 u32 r;
2534
Chandrabhanu Mahapatra702d2672012-09-24 17:12:58 +05302535 DSSDBG("Initial config of virtual channel %d", channel);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002536
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302537 r = dsi_read_reg(dsidev, DSI_VC_CTRL(channel));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002538
2539 if (FLD_GET(r, 15, 15)) /* VC_BUSY */
2540 DSSERR("VC(%d) busy when trying to configure it!\n",
2541 channel);
2542
2543 r = FLD_MOD(r, 0, 1, 1); /* SOURCE, 0 = L4 */
2544 r = FLD_MOD(r, 0, 2, 2); /* BTA_SHORT_EN */
2545 r = FLD_MOD(r, 0, 3, 3); /* BTA_LONG_EN */
2546 r = FLD_MOD(r, 0, 4, 4); /* MODE, 0 = command */
2547 r = FLD_MOD(r, 1, 7, 7); /* CS_TX_EN */
2548 r = FLD_MOD(r, 1, 8, 8); /* ECC_TX_EN */
2549 r = FLD_MOD(r, 0, 9, 9); /* MODE_SPEED, high speed on/off */
Laurent Pinchart44d8ca12017-08-05 01:44:10 +03002550 if (dsi->data->quirks & DSI_QUIRK_VC_OCP_WIDTH)
Archit Taneja9613c022011-03-22 06:33:36 -05002551 r = FLD_MOD(r, 3, 11, 10); /* OCP_WIDTH = 32 bit */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002552
2553 r = FLD_MOD(r, 4, 29, 27); /* DMA_RX_REQ_NB = no dma */
2554 r = FLD_MOD(r, 4, 23, 21); /* DMA_TX_REQ_NB = no dma */
2555
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302556 dsi_write_reg(dsidev, DSI_VC_CTRL(channel), r);
Tomi Valkeinen2c1a3ea2013-02-22 13:42:59 +02002557
2558 dsi->vc[channel].source = DSI_VC_SOURCE_L4;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002559}
2560
Archit Tanejad6049142011-08-22 11:58:08 +05302561static int dsi_vc_config_source(struct platform_device *dsidev, int channel,
2562 enum dsi_vc_source source)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002563{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302564 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2565
Archit Tanejad6049142011-08-22 11:58:08 +05302566 if (dsi->vc[channel].source == source)
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03002567 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002568
Chandrabhanu Mahapatra702d2672012-09-24 17:12:58 +05302569 DSSDBG("Source config of virtual channel %d", channel);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002570
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302571 dsi_sync_vc(dsidev, channel);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002572
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302573 dsi_vc_enable(dsidev, channel, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002574
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03002575 /* VC_BUSY */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302576 if (wait_for_bit_change(dsidev, DSI_VC_CTRL(channel), 15, 0) != 0) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002577 DSSERR("vc(%d) busy when trying to config for VP\n", channel);
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03002578 return -EIO;
2579 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002580
Archit Tanejad6049142011-08-22 11:58:08 +05302581 /* SOURCE, 0 = L4, 1 = video port */
2582 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), source, 1, 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002583
Archit Taneja9613c022011-03-22 06:33:36 -05002584 /* DCS_CMD_ENABLE */
Laurent Pinchart44d8ca12017-08-05 01:44:10 +03002585 if (dsi->data->quirks & DSI_QUIRK_DCS_CMD_CONFIG_VC) {
Archit Tanejad6049142011-08-22 11:58:08 +05302586 bool enable = source == DSI_VC_SOURCE_VP;
2587 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), enable, 30, 30);
2588 }
Archit Taneja9613c022011-03-22 06:33:36 -05002589
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302590 dsi_vc_enable(dsidev, channel, 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002591
Archit Tanejad6049142011-08-22 11:58:08 +05302592 dsi->vc[channel].source = source;
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03002593
2594 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002595}
2596
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03002597static void dsi_vc_enable_hs(struct omap_dss_device *dssdev, int channel,
Archit Taneja1ffefe72011-05-12 17:26:24 +05302598 bool enable)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002599{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302600 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Taneja0b3ffe32012-08-13 22:13:39 +05302601 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302602
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002603 DSSDBG("dsi_vc_enable_hs(%d, %d)\n", channel, enable);
2604
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302605 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen61140c92010-01-12 16:00:30 +02002606
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302607 dsi_vc_enable(dsidev, channel, 0);
2608 dsi_if_enable(dsidev, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002609
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302610 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), enable, 9, 9);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002611
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302612 dsi_vc_enable(dsidev, channel, 1);
2613 dsi_if_enable(dsidev, 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002614
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302615 dsi_force_tx_stop_mode_io(dsidev);
Archit Taneja8af6ff02011-09-05 16:48:27 +05302616
2617 /* start the DDR clock by sending a NULL packet */
Archit Taneja0b3ffe32012-08-13 22:13:39 +05302618 if (dsi->vm_timings.ddr_clk_always_on && enable)
Archit Taneja8af6ff02011-09-05 16:48:27 +05302619 dsi_vc_send_null(dssdev, channel);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002620}
2621
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302622static void dsi_vc_flush_long_data(struct platform_device *dsidev, int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002623{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302624 while (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002625 u32 val;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302626 val = dsi_read_reg(dsidev, DSI_VC_SHORT_PACKET_HEADER(channel));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002627 DSSDBG("\t\tb1 %#02x b2 %#02x b3 %#02x b4 %#02x\n",
2628 (val >> 0) & 0xff,
2629 (val >> 8) & 0xff,
2630 (val >> 16) & 0xff,
2631 (val >> 24) & 0xff);
2632 }
2633}
2634
2635static void dsi_show_rx_ack_with_err(u16 err)
2636{
2637 DSSERR("\tACK with ERROR (%#x):\n", err);
2638 if (err & (1 << 0))
2639 DSSERR("\t\tSoT Error\n");
2640 if (err & (1 << 1))
2641 DSSERR("\t\tSoT Sync Error\n");
2642 if (err & (1 << 2))
2643 DSSERR("\t\tEoT Sync Error\n");
2644 if (err & (1 << 3))
2645 DSSERR("\t\tEscape Mode Entry Command Error\n");
2646 if (err & (1 << 4))
2647 DSSERR("\t\tLP Transmit Sync Error\n");
2648 if (err & (1 << 5))
2649 DSSERR("\t\tHS Receive Timeout Error\n");
2650 if (err & (1 << 6))
2651 DSSERR("\t\tFalse Control Error\n");
2652 if (err & (1 << 7))
2653 DSSERR("\t\t(reserved7)\n");
2654 if (err & (1 << 8))
2655 DSSERR("\t\tECC Error, single-bit (corrected)\n");
2656 if (err & (1 << 9))
2657 DSSERR("\t\tECC Error, multi-bit (not corrected)\n");
2658 if (err & (1 << 10))
2659 DSSERR("\t\tChecksum Error\n");
2660 if (err & (1 << 11))
2661 DSSERR("\t\tData type not recognized\n");
2662 if (err & (1 << 12))
2663 DSSERR("\t\tInvalid VC ID\n");
2664 if (err & (1 << 13))
2665 DSSERR("\t\tInvalid Transmission Length\n");
2666 if (err & (1 << 14))
2667 DSSERR("\t\t(reserved14)\n");
2668 if (err & (1 << 15))
2669 DSSERR("\t\tDSI Protocol Violation\n");
2670}
2671
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302672static u16 dsi_vc_flush_receive_data(struct platform_device *dsidev,
2673 int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002674{
2675 /* RX_FIFO_NOT_EMPTY */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302676 while (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002677 u32 val;
2678 u8 dt;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302679 val = dsi_read_reg(dsidev, DSI_VC_SHORT_PACKET_HEADER(channel));
Tomi Valkeinen86a78672010-03-16 16:19:06 +02002680 DSSERR("\trawval %#08x\n", val);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002681 dt = FLD_GET(val, 5, 0);
Archit Taneja7a7c48f2011-08-25 18:25:03 +05302682 if (dt == MIPI_DSI_RX_ACKNOWLEDGE_AND_ERROR_REPORT) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002683 u16 err = FLD_GET(val, 23, 8);
2684 dsi_show_rx_ack_with_err(err);
Archit Taneja7a7c48f2011-08-25 18:25:03 +05302685 } else if (dt == MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_1BYTE) {
Tomi Valkeinen86a78672010-03-16 16:19:06 +02002686 DSSERR("\tDCS short response, 1 byte: %#x\n",
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002687 FLD_GET(val, 23, 8));
Archit Taneja7a7c48f2011-08-25 18:25:03 +05302688 } else if (dt == MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_2BYTE) {
Tomi Valkeinen86a78672010-03-16 16:19:06 +02002689 DSSERR("\tDCS short response, 2 byte: %#x\n",
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002690 FLD_GET(val, 23, 8));
Archit Taneja7a7c48f2011-08-25 18:25:03 +05302691 } else if (dt == MIPI_DSI_RX_DCS_LONG_READ_RESPONSE) {
Tomi Valkeinen86a78672010-03-16 16:19:06 +02002692 DSSERR("\tDCS long response, len %d\n",
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002693 FLD_GET(val, 23, 8));
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302694 dsi_vc_flush_long_data(dsidev, channel);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002695 } else {
2696 DSSERR("\tunknown datatype 0x%02x\n", dt);
2697 }
2698 }
2699 return 0;
2700}
2701
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302702static int dsi_vc_send_bta(struct platform_device *dsidev, int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002703{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302704 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2705
2706 if (dsi->debug_write || dsi->debug_read)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002707 DSSDBG("dsi_vc_send_bta %d\n", channel);
2708
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302709 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002710
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302711 /* RX_FIFO_NOT_EMPTY */
2712 if (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002713 DSSERR("rx fifo not empty when sending BTA, dumping data:\n");
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302714 dsi_vc_flush_receive_data(dsidev, channel);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002715 }
2716
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302717 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), 1, 6, 6); /* BTA_EN */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002718
Tomi Valkeinen968f8e92011-10-12 10:13:14 +03002719 /* flush posted write */
2720 dsi_read_reg(dsidev, DSI_VC_CTRL(channel));
2721
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002722 return 0;
2723}
2724
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03002725static int dsi_vc_send_bta_sync(struct omap_dss_device *dssdev, int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002726{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302727 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02002728 DECLARE_COMPLETION_ONSTACK(completion);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002729 int r = 0;
2730 u32 err;
2731
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302732 r = dsi_register_isr_vc(dsidev, channel, dsi_completion_handler,
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02002733 &completion, DSI_VC_IRQ_BTA);
2734 if (r)
2735 goto err0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002736
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302737 r = dsi_register_isr(dsidev, dsi_completion_handler, &completion,
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03002738 DSI_IRQ_ERROR_MASK);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002739 if (r)
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02002740 goto err1;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002741
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302742 r = dsi_vc_send_bta(dsidev, channel);
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03002743 if (r)
2744 goto err2;
2745
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02002746 if (wait_for_completion_timeout(&completion,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002747 msecs_to_jiffies(500)) == 0) {
2748 DSSERR("Failed to receive BTA\n");
2749 r = -EIO;
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03002750 goto err2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002751 }
2752
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302753 err = dsi_get_errors(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002754 if (err) {
2755 DSSERR("Error while sending BTA: %x\n", err);
2756 r = -EIO;
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03002757 goto err2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002758 }
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03002759err2:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302760 dsi_unregister_isr(dsidev, dsi_completion_handler, &completion,
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03002761 DSI_IRQ_ERROR_MASK);
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02002762err1:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302763 dsi_unregister_isr_vc(dsidev, channel, dsi_completion_handler,
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02002764 &completion, DSI_VC_IRQ_BTA);
2765err0:
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002766 return r;
2767}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002768
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302769static inline void dsi_vc_write_long_header(struct platform_device *dsidev,
2770 int channel, u8 data_type, u16 len, u8 ecc)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002771{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302772 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002773 u32 val;
2774 u8 data_id;
2775
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302776 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002777
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302778 data_id = data_type | dsi->vc[channel].vc_id << 6;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002779
2780 val = FLD_VAL(data_id, 7, 0) | FLD_VAL(len, 23, 8) |
2781 FLD_VAL(ecc, 31, 24);
2782
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302783 dsi_write_reg(dsidev, DSI_VC_LONG_PACKET_HEADER(channel), val);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002784}
2785
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302786static inline void dsi_vc_write_long_payload(struct platform_device *dsidev,
2787 int channel, u8 b1, u8 b2, u8 b3, u8 b4)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002788{
2789 u32 val;
2790
2791 val = b4 << 24 | b3 << 16 | b2 << 8 | b1 << 0;
2792
2793/* DSSDBG("\twriting %02x, %02x, %02x, %02x (%#010x)\n",
2794 b1, b2, b3, b4, val); */
2795
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302796 dsi_write_reg(dsidev, DSI_VC_LONG_PACKET_PAYLOAD(channel), val);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002797}
2798
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302799static int dsi_vc_send_long(struct platform_device *dsidev, int channel,
2800 u8 data_type, u8 *data, u16 len, u8 ecc)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002801{
2802 /*u32 val; */
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302803 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002804 int i;
2805 u8 *p;
2806 int r = 0;
2807 u8 b1, b2, b3, b4;
2808
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302809 if (dsi->debug_write)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002810 DSSDBG("dsi_vc_send_long, %d bytes\n", len);
2811
2812 /* len + header */
Tomi Valkeinen558c73e2013-09-25 14:40:06 +03002813 if (dsi->vc[channel].tx_fifo_size * 32 * 4 < len + 4) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002814 DSSERR("unable to send long packet: packet too long.\n");
2815 return -EINVAL;
2816 }
2817
Archit Tanejad6049142011-08-22 11:58:08 +05302818 dsi_vc_config_source(dsidev, channel, DSI_VC_SOURCE_L4);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002819
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302820 dsi_vc_write_long_header(dsidev, channel, data_type, len, ecc);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002821
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002822 p = data;
2823 for (i = 0; i < len >> 2; i++) {
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302824 if (dsi->debug_write)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002825 DSSDBG("\tsending full packet %d\n", i);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002826
2827 b1 = *p++;
2828 b2 = *p++;
2829 b3 = *p++;
2830 b4 = *p++;
2831
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302832 dsi_vc_write_long_payload(dsidev, channel, b1, b2, b3, b4);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002833 }
2834
2835 i = len % 4;
2836 if (i) {
2837 b1 = 0; b2 = 0; b3 = 0;
2838
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302839 if (dsi->debug_write)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002840 DSSDBG("\tsending remainder bytes %d\n", i);
2841
2842 switch (i) {
2843 case 3:
2844 b1 = *p++;
2845 b2 = *p++;
2846 b3 = *p++;
2847 break;
2848 case 2:
2849 b1 = *p++;
2850 b2 = *p++;
2851 break;
2852 case 1:
2853 b1 = *p++;
2854 break;
2855 }
2856
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302857 dsi_vc_write_long_payload(dsidev, channel, b1, b2, b3, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002858 }
2859
2860 return r;
2861}
2862
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302863static int dsi_vc_send_short(struct platform_device *dsidev, int channel,
2864 u8 data_type, u16 data, u8 ecc)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002865{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302866 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002867 u32 r;
2868 u8 data_id;
2869
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302870 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002871
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302872 if (dsi->debug_write)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002873 DSSDBG("dsi_vc_send_short(ch%d, dt %#x, b1 %#x, b2 %#x)\n",
2874 channel,
2875 data_type, data & 0xff, (data >> 8) & 0xff);
2876
Archit Tanejad6049142011-08-22 11:58:08 +05302877 dsi_vc_config_source(dsidev, channel, DSI_VC_SOURCE_L4);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002878
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302879 if (FLD_GET(dsi_read_reg(dsidev, DSI_VC_CTRL(channel)), 16, 16)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002880 DSSERR("ERROR FIFO FULL, aborting transfer\n");
2881 return -EINVAL;
2882 }
2883
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302884 data_id = data_type | dsi->vc[channel].vc_id << 6;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002885
2886 r = (data_id << 0) | (data << 8) | (ecc << 24);
2887
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302888 dsi_write_reg(dsidev, DSI_VC_SHORT_PACKET_HEADER(channel), r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002889
2890 return 0;
2891}
2892
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03002893static int dsi_vc_send_null(struct omap_dss_device *dssdev, int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002894{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302895 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302896
Archit Taneja18b7d092011-09-05 17:01:08 +05302897 return dsi_vc_send_long(dsidev, channel, MIPI_DSI_NULL_PACKET, NULL,
2898 0, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002899}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002900
Archit Taneja9e7e9372012-08-14 12:29:22 +05302901static int dsi_vc_write_nosync_common(struct platform_device *dsidev,
Archit Taneja6ff8aa32011-08-25 18:35:58 +05302902 int channel, u8 *data, int len, enum dss_dsi_content_type type)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002903{
2904 int r;
2905
Archit Taneja6ff8aa32011-08-25 18:35:58 +05302906 if (len == 0) {
2907 BUG_ON(type == DSS_DSI_CONTENT_DCS);
Archit Taneja7a7c48f2011-08-25 18:25:03 +05302908 r = dsi_vc_send_short(dsidev, channel,
Archit Taneja6ff8aa32011-08-25 18:35:58 +05302909 MIPI_DSI_GENERIC_SHORT_WRITE_0_PARAM, 0, 0);
2910 } else if (len == 1) {
2911 r = dsi_vc_send_short(dsidev, channel,
2912 type == DSS_DSI_CONTENT_GENERIC ?
2913 MIPI_DSI_GENERIC_SHORT_WRITE_1_PARAM :
Archit Taneja7a7c48f2011-08-25 18:25:03 +05302914 MIPI_DSI_DCS_SHORT_WRITE, data[0], 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002915 } else if (len == 2) {
Archit Taneja7a7c48f2011-08-25 18:25:03 +05302916 r = dsi_vc_send_short(dsidev, channel,
Archit Taneja6ff8aa32011-08-25 18:35:58 +05302917 type == DSS_DSI_CONTENT_GENERIC ?
2918 MIPI_DSI_GENERIC_SHORT_WRITE_2_PARAM :
Archit Taneja7a7c48f2011-08-25 18:25:03 +05302919 MIPI_DSI_DCS_SHORT_WRITE_PARAM,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002920 data[0] | (data[1] << 8), 0);
2921 } else {
Archit Taneja6ff8aa32011-08-25 18:35:58 +05302922 r = dsi_vc_send_long(dsidev, channel,
2923 type == DSS_DSI_CONTENT_GENERIC ?
2924 MIPI_DSI_GENERIC_LONG_WRITE :
2925 MIPI_DSI_DCS_LONG_WRITE, data, len, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002926 }
2927
2928 return r;
2929}
Archit Taneja6ff8aa32011-08-25 18:35:58 +05302930
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03002931static int dsi_vc_dcs_write_nosync(struct omap_dss_device *dssdev, int channel,
Archit Taneja6ff8aa32011-08-25 18:35:58 +05302932 u8 *data, int len)
2933{
Archit Taneja9e7e9372012-08-14 12:29:22 +05302934 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
2935
2936 return dsi_vc_write_nosync_common(dsidev, channel, data, len,
Archit Taneja6ff8aa32011-08-25 18:35:58 +05302937 DSS_DSI_CONTENT_DCS);
2938}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002939
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03002940static int dsi_vc_generic_write_nosync(struct omap_dss_device *dssdev, int channel,
Archit Taneja6ff8aa32011-08-25 18:35:58 +05302941 u8 *data, int len)
2942{
Archit Taneja9e7e9372012-08-14 12:29:22 +05302943 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
2944
2945 return dsi_vc_write_nosync_common(dsidev, channel, data, len,
Archit Taneja6ff8aa32011-08-25 18:35:58 +05302946 DSS_DSI_CONTENT_GENERIC);
2947}
Archit Taneja6ff8aa32011-08-25 18:35:58 +05302948
2949static int dsi_vc_write_common(struct omap_dss_device *dssdev, int channel,
2950 u8 *data, int len, enum dss_dsi_content_type type)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002951{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302952 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002953 int r;
2954
Archit Taneja9e7e9372012-08-14 12:29:22 +05302955 r = dsi_vc_write_nosync_common(dsidev, channel, data, len, type);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002956 if (r)
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02002957 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002958
Archit Taneja1ffefe72011-05-12 17:26:24 +05302959 r = dsi_vc_send_bta_sync(dssdev, channel);
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02002960 if (r)
2961 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002962
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302963 /* RX_FIFO_NOT_EMPTY */
2964 if (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20)) {
Tomi Valkeinenb63ac1e2010-04-09 13:20:57 +03002965 DSSERR("rx fifo not empty after write, dumping data:\n");
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302966 dsi_vc_flush_receive_data(dsidev, channel);
Tomi Valkeinenb63ac1e2010-04-09 13:20:57 +03002967 r = -EIO;
2968 goto err;
2969 }
2970
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02002971 return 0;
2972err:
Archit Taneja6ff8aa32011-08-25 18:35:58 +05302973 DSSERR("dsi_vc_write_common(ch %d, cmd 0x%02x, len %d) failed\n",
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02002974 channel, data[0], len);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002975 return r;
2976}
Archit Taneja6ff8aa32011-08-25 18:35:58 +05302977
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03002978static int dsi_vc_dcs_write(struct omap_dss_device *dssdev, int channel, u8 *data,
Archit Taneja6ff8aa32011-08-25 18:35:58 +05302979 int len)
2980{
2981 return dsi_vc_write_common(dssdev, channel, data, len,
2982 DSS_DSI_CONTENT_DCS);
2983}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002984
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03002985static int dsi_vc_generic_write(struct omap_dss_device *dssdev, int channel, u8 *data,
Archit Taneja6ff8aa32011-08-25 18:35:58 +05302986 int len)
2987{
2988 return dsi_vc_write_common(dssdev, channel, data, len,
2989 DSS_DSI_CONTENT_GENERIC);
2990}
Archit Taneja6ff8aa32011-08-25 18:35:58 +05302991
Archit Taneja9e7e9372012-08-14 12:29:22 +05302992static int dsi_vc_dcs_send_read_request(struct platform_device *dsidev,
Archit Tanejab8509752011-08-30 15:48:23 +05302993 int channel, u8 dcs_cmd)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002994{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302995 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejab8509752011-08-30 15:48:23 +05302996 int r;
2997
2998 if (dsi->debug_read)
2999 DSSDBG("dsi_vc_dcs_send_read_request(ch%d, dcs_cmd %x)\n",
3000 channel, dcs_cmd);
3001
3002 r = dsi_vc_send_short(dsidev, channel, MIPI_DSI_DCS_READ, dcs_cmd, 0);
3003 if (r) {
3004 DSSERR("dsi_vc_dcs_send_read_request(ch %d, cmd 0x%02x)"
3005 " failed\n", channel, dcs_cmd);
3006 return r;
3007 }
3008
3009 return 0;
3010}
3011
Archit Taneja9e7e9372012-08-14 12:29:22 +05303012static int dsi_vc_generic_send_read_request(struct platform_device *dsidev,
Archit Tanejab3b89c02011-08-30 16:07:39 +05303013 int channel, u8 *reqdata, int reqlen)
3014{
Archit Tanejab3b89c02011-08-30 16:07:39 +05303015 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
3016 u16 data;
3017 u8 data_type;
3018 int r;
3019
3020 if (dsi->debug_read)
3021 DSSDBG("dsi_vc_generic_send_read_request(ch %d, reqlen %d)\n",
3022 channel, reqlen);
3023
3024 if (reqlen == 0) {
3025 data_type = MIPI_DSI_GENERIC_READ_REQUEST_0_PARAM;
3026 data = 0;
3027 } else if (reqlen == 1) {
3028 data_type = MIPI_DSI_GENERIC_READ_REQUEST_1_PARAM;
3029 data = reqdata[0];
3030 } else if (reqlen == 2) {
3031 data_type = MIPI_DSI_GENERIC_READ_REQUEST_2_PARAM;
3032 data = reqdata[0] | (reqdata[1] << 8);
3033 } else {
3034 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03003035 return -EINVAL;
Archit Tanejab3b89c02011-08-30 16:07:39 +05303036 }
3037
3038 r = dsi_vc_send_short(dsidev, channel, data_type, data, 0);
3039 if (r) {
3040 DSSERR("dsi_vc_generic_send_read_request(ch %d, reqlen %d)"
3041 " failed\n", channel, reqlen);
3042 return r;
3043 }
3044
3045 return 0;
3046}
3047
3048static int dsi_vc_read_rx_fifo(struct platform_device *dsidev, int channel,
3049 u8 *buf, int buflen, enum dss_dsi_content_type type)
Archit Tanejab8509752011-08-30 15:48:23 +05303050{
3051 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003052 u32 val;
3053 u8 dt;
3054 int r;
3055
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003056 /* RX_FIFO_NOT_EMPTY */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303057 if (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20) == 0) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003058 DSSERR("RX fifo empty when trying to read.\n");
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003059 r = -EIO;
3060 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003061 }
3062
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303063 val = dsi_read_reg(dsidev, DSI_VC_SHORT_PACKET_HEADER(channel));
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303064 if (dsi->debug_read)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003065 DSSDBG("\theader: %08x\n", val);
3066 dt = FLD_GET(val, 5, 0);
Archit Taneja7a7c48f2011-08-25 18:25:03 +05303067 if (dt == MIPI_DSI_RX_ACKNOWLEDGE_AND_ERROR_REPORT) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003068 u16 err = FLD_GET(val, 23, 8);
3069 dsi_show_rx_ack_with_err(err);
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003070 r = -EIO;
3071 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003072
Archit Tanejab3b89c02011-08-30 16:07:39 +05303073 } else if (dt == (type == DSS_DSI_CONTENT_GENERIC ?
3074 MIPI_DSI_RX_GENERIC_SHORT_READ_RESPONSE_1BYTE :
3075 MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_1BYTE)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003076 u8 data = FLD_GET(val, 15, 8);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303077 if (dsi->debug_read)
Archit Tanejab3b89c02011-08-30 16:07:39 +05303078 DSSDBG("\t%s short response, 1 byte: %02x\n",
3079 type == DSS_DSI_CONTENT_GENERIC ? "GENERIC" :
3080 "DCS", data);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003081
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003082 if (buflen < 1) {
3083 r = -EIO;
3084 goto err;
3085 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003086
3087 buf[0] = data;
3088
3089 return 1;
Archit Tanejab3b89c02011-08-30 16:07:39 +05303090 } else if (dt == (type == DSS_DSI_CONTENT_GENERIC ?
3091 MIPI_DSI_RX_GENERIC_SHORT_READ_RESPONSE_2BYTE :
3092 MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_2BYTE)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003093 u16 data = FLD_GET(val, 23, 8);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303094 if (dsi->debug_read)
Archit Tanejab3b89c02011-08-30 16:07:39 +05303095 DSSDBG("\t%s short response, 2 byte: %04x\n",
3096 type == DSS_DSI_CONTENT_GENERIC ? "GENERIC" :
3097 "DCS", data);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003098
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003099 if (buflen < 2) {
3100 r = -EIO;
3101 goto err;
3102 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003103
3104 buf[0] = data & 0xff;
3105 buf[1] = (data >> 8) & 0xff;
3106
3107 return 2;
Archit Tanejab3b89c02011-08-30 16:07:39 +05303108 } else if (dt == (type == DSS_DSI_CONTENT_GENERIC ?
3109 MIPI_DSI_RX_GENERIC_LONG_READ_RESPONSE :
3110 MIPI_DSI_RX_DCS_LONG_READ_RESPONSE)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003111 int w;
3112 int len = FLD_GET(val, 23, 8);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303113 if (dsi->debug_read)
Archit Tanejab3b89c02011-08-30 16:07:39 +05303114 DSSDBG("\t%s long response, len %d\n",
3115 type == DSS_DSI_CONTENT_GENERIC ? "GENERIC" :
3116 "DCS", len);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003117
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003118 if (len > buflen) {
3119 r = -EIO;
3120 goto err;
3121 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003122
3123 /* two byte checksum ends the packet, not included in len */
3124 for (w = 0; w < len + 2;) {
3125 int b;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303126 val = dsi_read_reg(dsidev,
3127 DSI_VC_SHORT_PACKET_HEADER(channel));
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303128 if (dsi->debug_read)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003129 DSSDBG("\t\t%02x %02x %02x %02x\n",
3130 (val >> 0) & 0xff,
3131 (val >> 8) & 0xff,
3132 (val >> 16) & 0xff,
3133 (val >> 24) & 0xff);
3134
3135 for (b = 0; b < 4; ++b) {
3136 if (w < len)
3137 buf[w] = (val >> (b * 8)) & 0xff;
3138 /* we discard the 2 byte checksum */
3139 ++w;
3140 }
3141 }
3142
3143 return len;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003144 } else {
3145 DSSERR("\tunknown datatype 0x%02x\n", dt);
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003146 r = -EIO;
3147 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003148 }
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003149
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003150err:
Archit Tanejab3b89c02011-08-30 16:07:39 +05303151 DSSERR("dsi_vc_read_rx_fifo(ch %d type %s) failed\n", channel,
3152 type == DSS_DSI_CONTENT_GENERIC ? "GENERIC" : "DCS");
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003153
Archit Tanejab8509752011-08-30 15:48:23 +05303154 return r;
3155}
3156
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03003157static int dsi_vc_dcs_read(struct omap_dss_device *dssdev, int channel, u8 dcs_cmd,
Archit Tanejab8509752011-08-30 15:48:23 +05303158 u8 *buf, int buflen)
3159{
3160 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
3161 int r;
3162
Archit Taneja9e7e9372012-08-14 12:29:22 +05303163 r = dsi_vc_dcs_send_read_request(dsidev, channel, dcs_cmd);
Archit Tanejab8509752011-08-30 15:48:23 +05303164 if (r)
3165 goto err;
3166
3167 r = dsi_vc_send_bta_sync(dssdev, channel);
3168 if (r)
3169 goto err;
3170
Archit Tanejab3b89c02011-08-30 16:07:39 +05303171 r = dsi_vc_read_rx_fifo(dsidev, channel, buf, buflen,
3172 DSS_DSI_CONTENT_DCS);
Archit Tanejab8509752011-08-30 15:48:23 +05303173 if (r < 0)
3174 goto err;
3175
3176 if (r != buflen) {
3177 r = -EIO;
3178 goto err;
3179 }
3180
3181 return 0;
3182err:
3183 DSSERR("dsi_vc_dcs_read(ch %d, cmd 0x%02x) failed\n", channel, dcs_cmd);
3184 return r;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003185}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003186
Archit Tanejab3b89c02011-08-30 16:07:39 +05303187static int dsi_vc_generic_read(struct omap_dss_device *dssdev, int channel,
3188 u8 *reqdata, int reqlen, u8 *buf, int buflen)
3189{
3190 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
3191 int r;
3192
Archit Taneja9e7e9372012-08-14 12:29:22 +05303193 r = dsi_vc_generic_send_read_request(dsidev, channel, reqdata, reqlen);
Archit Tanejab3b89c02011-08-30 16:07:39 +05303194 if (r)
3195 return r;
3196
3197 r = dsi_vc_send_bta_sync(dssdev, channel);
3198 if (r)
3199 return r;
3200
3201 r = dsi_vc_read_rx_fifo(dsidev, channel, buf, buflen,
3202 DSS_DSI_CONTENT_GENERIC);
3203 if (r < 0)
3204 return r;
3205
3206 if (r != buflen) {
3207 r = -EIO;
3208 return r;
3209 }
3210
3211 return 0;
3212}
3213
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03003214static int dsi_vc_set_max_rx_packet_size(struct omap_dss_device *dssdev, int channel,
Archit Taneja1ffefe72011-05-12 17:26:24 +05303215 u16 len)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003216{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303217 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
3218
Archit Taneja7a7c48f2011-08-25 18:25:03 +05303219 return dsi_vc_send_short(dsidev, channel,
3220 MIPI_DSI_SET_MAXIMUM_RETURN_PACKET_SIZE, len, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003221}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003222
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303223static int dsi_enter_ulps(struct platform_device *dsidev)
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003224{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303225 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003226 DECLARE_COMPLETION_ONSTACK(completion);
Tomi Valkeinen522a0c22011-10-13 16:18:52 +03003227 int r, i;
3228 unsigned mask;
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003229
Chandrabhanu Mahapatra702d2672012-09-24 17:12:58 +05303230 DSSDBG("Entering ULPS");
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003231
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303232 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003233
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303234 WARN_ON(dsi->ulps_enabled);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003235
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303236 if (dsi->ulps_enabled)
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003237 return 0;
3238
Tomi Valkeinen6cc78aa2011-10-13 19:22:43 +03003239 /* DDR_CLK_ALWAYS_ON */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303240 if (REG_GET(dsidev, DSI_CLK_CTRL, 13, 13)) {
Tomi Valkeinen6cc78aa2011-10-13 19:22:43 +03003241 dsi_if_enable(dsidev, 0);
3242 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 0, 13, 13);
3243 dsi_if_enable(dsidev, 1);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003244 }
3245
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303246 dsi_sync_vc(dsidev, 0);
3247 dsi_sync_vc(dsidev, 1);
3248 dsi_sync_vc(dsidev, 2);
3249 dsi_sync_vc(dsidev, 3);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003250
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303251 dsi_force_tx_stop_mode_io(dsidev);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003252
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303253 dsi_vc_enable(dsidev, 0, false);
3254 dsi_vc_enable(dsidev, 1, false);
3255 dsi_vc_enable(dsidev, 2, false);
3256 dsi_vc_enable(dsidev, 3, false);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003257
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303258 if (REG_GET(dsidev, DSI_COMPLEXIO_CFG2, 16, 16)) { /* HS_BUSY */
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003259 DSSERR("HS busy when enabling ULPS\n");
3260 return -EIO;
3261 }
3262
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303263 if (REG_GET(dsidev, DSI_COMPLEXIO_CFG2, 17, 17)) { /* LP_BUSY */
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003264 DSSERR("LP busy when enabling ULPS\n");
3265 return -EIO;
3266 }
3267
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303268 r = dsi_register_isr_cio(dsidev, dsi_completion_handler, &completion,
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003269 DSI_CIO_IRQ_ULPSACTIVENOT_ALL0);
3270 if (r)
3271 return r;
3272
Tomi Valkeinen522a0c22011-10-13 16:18:52 +03003273 mask = 0;
3274
3275 for (i = 0; i < dsi->num_lanes_supported; ++i) {
3276 if (dsi->lanes[i].function == DSI_LANE_UNUSED)
3277 continue;
3278 mask |= 1 << i;
3279 }
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003280 /* Assert TxRequestEsc for data lanes and TxUlpsClk for clk lane */
3281 /* LANEx_ULPS_SIG2 */
Tomi Valkeinen522a0c22011-10-13 16:18:52 +03003282 REG_FLD_MOD(dsidev, DSI_COMPLEXIO_CFG2, mask, 9, 5);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003283
Tomi Valkeinena702c852011-10-12 10:10:21 +03003284 /* flush posted write and wait for SCP interface to finish the write */
3285 dsi_read_reg(dsidev, DSI_COMPLEXIO_CFG2);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003286
3287 if (wait_for_completion_timeout(&completion,
3288 msecs_to_jiffies(1000)) == 0) {
3289 DSSERR("ULPS enable timeout\n");
3290 r = -EIO;
3291 goto err;
3292 }
3293
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303294 dsi_unregister_isr_cio(dsidev, dsi_completion_handler, &completion,
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003295 DSI_CIO_IRQ_ULPSACTIVENOT_ALL0);
3296
Tomi Valkeinen8ef0e612011-05-31 16:55:47 +03003297 /* Reset LANEx_ULPS_SIG2 */
Tomi Valkeinen522a0c22011-10-13 16:18:52 +03003298 REG_FLD_MOD(dsidev, DSI_COMPLEXIO_CFG2, 0, 9, 5);
Tomi Valkeinen8ef0e612011-05-31 16:55:47 +03003299
Tomi Valkeinena702c852011-10-12 10:10:21 +03003300 /* flush posted write and wait for SCP interface to finish the write */
3301 dsi_read_reg(dsidev, DSI_COMPLEXIO_CFG2);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003302
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303303 dsi_cio_power(dsidev, DSI_COMPLEXIO_POWER_ULPS);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003304
3305 dsi_if_enable(dsidev, false);
3306
3307 dsi->ulps_enabled = true;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303308
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003309 return 0;
3310
3311err:
3312 dsi_unregister_isr_cio(dsidev, dsi_completion_handler, &completion,
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303313 DSI_CIO_IRQ_ULPSACTIVENOT_ALL0);
3314 return r;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003315}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003316
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003317static void dsi_set_lp_rx_timeout(struct platform_device *dsidev,
3318 unsigned ticks, bool x4, bool x16)
3319{
3320 unsigned long fck;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003321 unsigned long total_ticks;
3322 u32 r;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303323
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003324 BUG_ON(ticks > 0x1fff);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303325
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003326 /* ticks in DSI_FCK */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003327 fck = dsi_fclk_rate(dsidev);
3328
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003329 r = dsi_read_reg(dsidev, DSI_TIMING2);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303330 r = FLD_MOD(r, 1, 15, 15); /* LP_RX_TO */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003331 r = FLD_MOD(r, x16 ? 1 : 0, 14, 14); /* LP_RX_TO_X16 */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003332 r = FLD_MOD(r, x4 ? 1 : 0, 13, 13); /* LP_RX_TO_X4 */
3333 r = FLD_MOD(r, ticks, 12, 0); /* LP_RX_COUNTER */
3334 dsi_write_reg(dsidev, DSI_TIMING2, r);
3335
3336 total_ticks = ticks * (x16 ? 16 : 1) * (x4 ? 4 : 1);
3337
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003338 DSSDBG("LP_RX_TO %lu ticks (%#x%s%s) = %lu ns\n",
3339 total_ticks,
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303340 ticks, x4 ? " x4" : "", x16 ? " x16" : "",
3341 (total_ticks * 1000) / (fck / 1000 / 1000));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003342}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003343
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003344static void dsi_set_ta_timeout(struct platform_device *dsidev, unsigned ticks,
3345 bool x8, bool x16)
3346{
3347 unsigned long fck;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003348 unsigned long total_ticks;
3349 u32 r;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303350
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003351 BUG_ON(ticks > 0x1fff);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303352
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003353 /* ticks in DSI_FCK */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003354 fck = dsi_fclk_rate(dsidev);
3355
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003356 r = dsi_read_reg(dsidev, DSI_TIMING1);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303357 r = FLD_MOD(r, 1, 31, 31); /* TA_TO */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003358 r = FLD_MOD(r, x16 ? 1 : 0, 30, 30); /* TA_TO_X16 */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003359 r = FLD_MOD(r, x8 ? 1 : 0, 29, 29); /* TA_TO_X8 */
3360 r = FLD_MOD(r, ticks, 28, 16); /* TA_TO_COUNTER */
3361 dsi_write_reg(dsidev, DSI_TIMING1, r);
3362
3363 total_ticks = ticks * (x16 ? 16 : 1) * (x8 ? 8 : 1);
3364
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003365 DSSDBG("TA_TO %lu ticks (%#x%s%s) = %lu ns\n",
3366 total_ticks,
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303367 ticks, x8 ? " x8" : "", x16 ? " x16" : "",
3368 (total_ticks * 1000) / (fck / 1000 / 1000));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003369}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003370
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003371static void dsi_set_stop_state_counter(struct platform_device *dsidev,
3372 unsigned ticks, bool x4, bool x16)
3373{
3374 unsigned long fck;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003375 unsigned long total_ticks;
3376 u32 r;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303377
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003378 BUG_ON(ticks > 0x1fff);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303379
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003380 /* ticks in DSI_FCK */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003381 fck = dsi_fclk_rate(dsidev);
3382
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003383 r = dsi_read_reg(dsidev, DSI_TIMING1);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303384 r = FLD_MOD(r, 1, 15, 15); /* FORCE_TX_STOP_MODE_IO */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003385 r = FLD_MOD(r, x16 ? 1 : 0, 14, 14); /* STOP_STATE_X16_IO */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003386 r = FLD_MOD(r, x4 ? 1 : 0, 13, 13); /* STOP_STATE_X4_IO */
3387 r = FLD_MOD(r, ticks, 12, 0); /* STOP_STATE_COUNTER_IO */
3388 dsi_write_reg(dsidev, DSI_TIMING1, r);
3389
3390 total_ticks = ticks * (x16 ? 16 : 1) * (x4 ? 4 : 1);
3391
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003392 DSSDBG("STOP_STATE_COUNTER %lu ticks (%#x%s%s) = %lu ns\n",
3393 total_ticks,
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303394 ticks, x4 ? " x4" : "", x16 ? " x16" : "",
3395 (total_ticks * 1000) / (fck / 1000 / 1000));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003396}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003397
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003398static void dsi_set_hs_tx_timeout(struct platform_device *dsidev,
3399 unsigned ticks, bool x4, bool x16)
3400{
3401 unsigned long fck;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003402 unsigned long total_ticks;
3403 u32 r;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303404
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003405 BUG_ON(ticks > 0x1fff);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303406
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003407 /* ticks in TxByteClkHS */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003408 fck = dsi_get_txbyteclkhs(dsidev);
3409
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003410 r = dsi_read_reg(dsidev, DSI_TIMING2);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303411 r = FLD_MOD(r, 1, 31, 31); /* HS_TX_TO */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003412 r = FLD_MOD(r, x16 ? 1 : 0, 30, 30); /* HS_TX_TO_X16 */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003413 r = FLD_MOD(r, x4 ? 1 : 0, 29, 29); /* HS_TX_TO_X8 (4 really) */
3414 r = FLD_MOD(r, ticks, 28, 16); /* HS_TX_TO_COUNTER */
3415 dsi_write_reg(dsidev, DSI_TIMING2, r);
3416
3417 total_ticks = ticks * (x16 ? 16 : 1) * (x4 ? 4 : 1);
3418
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003419 DSSDBG("HS_TX_TO %lu ticks (%#x%s%s) = %lu ns\n",
3420 total_ticks,
3421 ticks, x4 ? " x4" : "", x16 ? " x16" : "",
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303422 (total_ticks * 1000) / (fck / 1000 / 1000));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003423}
Archit Taneja8af6ff02011-09-05 16:48:27 +05303424
Archit Taneja9e7e9372012-08-14 12:29:22 +05303425static void dsi_config_vp_num_line_buffers(struct platform_device *dsidev)
Archit Taneja8af6ff02011-09-05 16:48:27 +05303426{
Archit Tanejadca2b152012-08-16 18:02:00 +05303427 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Taneja8af6ff02011-09-05 16:48:27 +05303428 int num_line_buffers;
3429
Archit Tanejadca2b152012-08-16 18:02:00 +05303430 if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
Archit Taneja02c39602012-08-10 15:01:33 +05303431 int bpp = dsi_get_pixel_size(dsi->pix_fmt);
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03003432 struct videomode *vm = &dsi->vm;
Archit Taneja8af6ff02011-09-05 16:48:27 +05303433 /*
3434 * Don't use line buffers if width is greater than the video
3435 * port's line buffer size
3436 */
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03003437 if (dsi->line_buffer_size <= vm->hactive * bpp / 8)
Archit Taneja8af6ff02011-09-05 16:48:27 +05303438 num_line_buffers = 0;
3439 else
3440 num_line_buffers = 2;
3441 } else {
3442 /* Use maximum number of line buffers in command mode */
3443 num_line_buffers = 2;
3444 }
3445
3446 /* LINE_BUFFER */
3447 REG_FLD_MOD(dsidev, DSI_CTRL, num_line_buffers, 13, 12);
3448}
3449
Archit Taneja9e7e9372012-08-14 12:29:22 +05303450static void dsi_config_vp_sync_events(struct platform_device *dsidev)
Archit Taneja8af6ff02011-09-05 16:48:27 +05303451{
Archit Taneja0b3ffe32012-08-13 22:13:39 +05303452 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen478d7df2013-03-05 16:29:36 +02003453 bool sync_end;
Archit Taneja8af6ff02011-09-05 16:48:27 +05303454 u32 r;
3455
Tomi Valkeinen478d7df2013-03-05 16:29:36 +02003456 if (dsi->vm_timings.trans_mode == OMAP_DSS_DSI_PULSE_MODE)
3457 sync_end = true;
3458 else
3459 sync_end = false;
3460
Archit Taneja8af6ff02011-09-05 16:48:27 +05303461 r = dsi_read_reg(dsidev, DSI_CTRL);
Archit Tanejabd5a7b12012-06-26 12:38:31 +05303462 r = FLD_MOD(r, 1, 9, 9); /* VP_DE_POL */
3463 r = FLD_MOD(r, 1, 10, 10); /* VP_HSYNC_POL */
3464 r = FLD_MOD(r, 1, 11, 11); /* VP_VSYNC_POL */
Archit Taneja8af6ff02011-09-05 16:48:27 +05303465 r = FLD_MOD(r, 1, 15, 15); /* VP_VSYNC_START */
Tomi Valkeinen478d7df2013-03-05 16:29:36 +02003466 r = FLD_MOD(r, sync_end, 16, 16); /* VP_VSYNC_END */
Archit Taneja8af6ff02011-09-05 16:48:27 +05303467 r = FLD_MOD(r, 1, 17, 17); /* VP_HSYNC_START */
Tomi Valkeinen478d7df2013-03-05 16:29:36 +02003468 r = FLD_MOD(r, sync_end, 18, 18); /* VP_HSYNC_END */
Archit Taneja8af6ff02011-09-05 16:48:27 +05303469 dsi_write_reg(dsidev, DSI_CTRL, r);
3470}
3471
Archit Taneja9e7e9372012-08-14 12:29:22 +05303472static void dsi_config_blanking_modes(struct platform_device *dsidev)
Archit Taneja8af6ff02011-09-05 16:48:27 +05303473{
Archit Taneja0b3ffe32012-08-13 22:13:39 +05303474 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
3475 int blanking_mode = dsi->vm_timings.blanking_mode;
3476 int hfp_blanking_mode = dsi->vm_timings.hfp_blanking_mode;
3477 int hbp_blanking_mode = dsi->vm_timings.hbp_blanking_mode;
3478 int hsa_blanking_mode = dsi->vm_timings.hsa_blanking_mode;
Archit Taneja8af6ff02011-09-05 16:48:27 +05303479 u32 r;
3480
3481 /*
3482 * 0 = TX FIFO packets sent or LPS in corresponding blanking periods
3483 * 1 = Long blanking packets are sent in corresponding blanking periods
3484 */
3485 r = dsi_read_reg(dsidev, DSI_CTRL);
3486 r = FLD_MOD(r, blanking_mode, 20, 20); /* BLANKING_MODE */
3487 r = FLD_MOD(r, hfp_blanking_mode, 21, 21); /* HFP_BLANKING */
3488 r = FLD_MOD(r, hbp_blanking_mode, 22, 22); /* HBP_BLANKING */
3489 r = FLD_MOD(r, hsa_blanking_mode, 23, 23); /* HSA_BLANKING */
3490 dsi_write_reg(dsidev, DSI_CTRL, r);
3491}
3492
Archit Taneja6f28c292012-05-15 11:32:18 +05303493/*
3494 * According to section 'HS Command Mode Interleaving' in OMAP TRM, Scenario 3
3495 * results in maximum transition time for data and clock lanes to enter and
3496 * exit HS mode. Hence, this is the scenario where the least amount of command
3497 * mode data can be interleaved. We program the minimum amount of TXBYTECLKHS
3498 * clock cycles that can be used to interleave command mode data in HS so that
3499 * all scenarios are satisfied.
3500 */
3501static int dsi_compute_interleave_hs(int blank, bool ddr_alwon, int enter_hs,
3502 int exit_hs, int exiths_clk, int ddr_pre, int ddr_post)
3503{
3504 int transition;
3505
3506 /*
3507 * If DDR_CLK_ALWAYS_ON is set, we need to consider HS mode transition
3508 * time of data lanes only, if it isn't set, we need to consider HS
3509 * transition time of both data and clock lanes. HS transition time
3510 * of Scenario 3 is considered.
3511 */
3512 if (ddr_alwon) {
3513 transition = enter_hs + exit_hs + max(enter_hs, 2) + 1;
3514 } else {
3515 int trans1, trans2;
3516 trans1 = ddr_pre + enter_hs + exit_hs + max(enter_hs, 2) + 1;
3517 trans2 = ddr_pre + enter_hs + exiths_clk + ddr_post + ddr_pre +
3518 enter_hs + 1;
3519 transition = max(trans1, trans2);
3520 }
3521
3522 return blank > transition ? blank - transition : 0;
3523}
3524
3525/*
3526 * According to section 'LP Command Mode Interleaving' in OMAP TRM, Scenario 1
3527 * results in maximum transition time for data lanes to enter and exit LP mode.
3528 * Hence, this is the scenario where the least amount of command mode data can
3529 * be interleaved. We program the minimum amount of bytes that can be
3530 * interleaved in LP so that all scenarios are satisfied.
3531 */
3532static int dsi_compute_interleave_lp(int blank, int enter_hs, int exit_hs,
3533 int lp_clk_div, int tdsi_fclk)
3534{
3535 int trans_lp; /* time required for a LP transition, in TXBYTECLKHS */
3536 int tlp_avail; /* time left for interleaving commands, in CLKIN4DDR */
3537 int ttxclkesc; /* period of LP transmit escape clock, in CLKIN4DDR */
3538 int thsbyte_clk = 16; /* Period of TXBYTECLKHS clock, in CLKIN4DDR */
3539 int lp_inter; /* cmd mode data that can be interleaved, in bytes */
3540
3541 /* maximum LP transition time according to Scenario 1 */
3542 trans_lp = exit_hs + max(enter_hs, 2) + 1;
3543
3544 /* CLKIN4DDR = 16 * TXBYTECLKHS */
3545 tlp_avail = thsbyte_clk * (blank - trans_lp);
3546
Archit Taneja2e063c32012-06-04 13:36:34 +05303547 ttxclkesc = tdsi_fclk * lp_clk_div;
Archit Taneja6f28c292012-05-15 11:32:18 +05303548
3549 lp_inter = ((tlp_avail - 8 * thsbyte_clk - 5 * tdsi_fclk) / ttxclkesc -
3550 26) / 16;
3551
3552 return max(lp_inter, 0);
3553}
3554
Tomi Valkeinen57612172012-11-27 17:32:36 +02003555static void dsi_config_cmd_mode_interleaving(struct platform_device *dsidev)
Archit Taneja6f28c292012-05-15 11:32:18 +05303556{
Archit Taneja6f28c292012-05-15 11:32:18 +05303557 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
3558 int blanking_mode;
3559 int hfp_blanking_mode, hbp_blanking_mode, hsa_blanking_mode;
3560 int hsa, hfp, hbp, width_bytes, bllp, lp_clk_div;
3561 int ddr_clk_pre, ddr_clk_post, enter_hs_mode_lat, exit_hs_mode_lat;
3562 int tclk_trail, ths_exit, exiths_clk;
3563 bool ddr_alwon;
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03003564 struct videomode *vm = &dsi->vm;
Archit Taneja02c39602012-08-10 15:01:33 +05303565 int bpp = dsi_get_pixel_size(dsi->pix_fmt);
Archit Taneja6f28c292012-05-15 11:32:18 +05303566 int ndl = dsi->num_lanes_used - 1;
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03003567 int dsi_fclk_hsdiv = dsi->user_dsi_cinfo.mX[HSDIV_DSI] + 1;
Archit Taneja6f28c292012-05-15 11:32:18 +05303568 int hsa_interleave_hs = 0, hsa_interleave_lp = 0;
3569 int hfp_interleave_hs = 0, hfp_interleave_lp = 0;
3570 int hbp_interleave_hs = 0, hbp_interleave_lp = 0;
3571 int bl_interleave_hs = 0, bl_interleave_lp = 0;
3572 u32 r;
3573
3574 r = dsi_read_reg(dsidev, DSI_CTRL);
3575 blanking_mode = FLD_GET(r, 20, 20);
3576 hfp_blanking_mode = FLD_GET(r, 21, 21);
3577 hbp_blanking_mode = FLD_GET(r, 22, 22);
3578 hsa_blanking_mode = FLD_GET(r, 23, 23);
3579
3580 r = dsi_read_reg(dsidev, DSI_VM_TIMING1);
3581 hbp = FLD_GET(r, 11, 0);
3582 hfp = FLD_GET(r, 23, 12);
3583 hsa = FLD_GET(r, 31, 24);
3584
3585 r = dsi_read_reg(dsidev, DSI_CLK_TIMING);
3586 ddr_clk_post = FLD_GET(r, 7, 0);
3587 ddr_clk_pre = FLD_GET(r, 15, 8);
3588
3589 r = dsi_read_reg(dsidev, DSI_VM_TIMING7);
3590 exit_hs_mode_lat = FLD_GET(r, 15, 0);
3591 enter_hs_mode_lat = FLD_GET(r, 31, 16);
3592
3593 r = dsi_read_reg(dsidev, DSI_CLK_CTRL);
3594 lp_clk_div = FLD_GET(r, 12, 0);
3595 ddr_alwon = FLD_GET(r, 13, 13);
3596
3597 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG0);
3598 ths_exit = FLD_GET(r, 7, 0);
3599
3600 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG1);
3601 tclk_trail = FLD_GET(r, 15, 8);
3602
3603 exiths_clk = ths_exit + tclk_trail;
3604
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03003605 width_bytes = DIV_ROUND_UP(vm->hactive * bpp, 8);
Archit Taneja6f28c292012-05-15 11:32:18 +05303606 bllp = hbp + hfp + hsa + DIV_ROUND_UP(width_bytes + 6, ndl);
3607
3608 if (!hsa_blanking_mode) {
3609 hsa_interleave_hs = dsi_compute_interleave_hs(hsa, ddr_alwon,
3610 enter_hs_mode_lat, exit_hs_mode_lat,
3611 exiths_clk, ddr_clk_pre, ddr_clk_post);
3612 hsa_interleave_lp = dsi_compute_interleave_lp(hsa,
3613 enter_hs_mode_lat, exit_hs_mode_lat,
3614 lp_clk_div, dsi_fclk_hsdiv);
3615 }
3616
3617 if (!hfp_blanking_mode) {
3618 hfp_interleave_hs = dsi_compute_interleave_hs(hfp, ddr_alwon,
3619 enter_hs_mode_lat, exit_hs_mode_lat,
3620 exiths_clk, ddr_clk_pre, ddr_clk_post);
3621 hfp_interleave_lp = dsi_compute_interleave_lp(hfp,
3622 enter_hs_mode_lat, exit_hs_mode_lat,
3623 lp_clk_div, dsi_fclk_hsdiv);
3624 }
3625
3626 if (!hbp_blanking_mode) {
3627 hbp_interleave_hs = dsi_compute_interleave_hs(hbp, ddr_alwon,
3628 enter_hs_mode_lat, exit_hs_mode_lat,
3629 exiths_clk, ddr_clk_pre, ddr_clk_post);
3630
3631 hbp_interleave_lp = dsi_compute_interleave_lp(hbp,
3632 enter_hs_mode_lat, exit_hs_mode_lat,
3633 lp_clk_div, dsi_fclk_hsdiv);
3634 }
3635
3636 if (!blanking_mode) {
3637 bl_interleave_hs = dsi_compute_interleave_hs(bllp, ddr_alwon,
3638 enter_hs_mode_lat, exit_hs_mode_lat,
3639 exiths_clk, ddr_clk_pre, ddr_clk_post);
3640
3641 bl_interleave_lp = dsi_compute_interleave_lp(bllp,
3642 enter_hs_mode_lat, exit_hs_mode_lat,
3643 lp_clk_div, dsi_fclk_hsdiv);
3644 }
3645
3646 DSSDBG("DSI HS interleaving(TXBYTECLKHS) HSA %d, HFP %d, HBP %d, BLLP %d\n",
3647 hsa_interleave_hs, hfp_interleave_hs, hbp_interleave_hs,
3648 bl_interleave_hs);
3649
3650 DSSDBG("DSI LP interleaving(bytes) HSA %d, HFP %d, HBP %d, BLLP %d\n",
3651 hsa_interleave_lp, hfp_interleave_lp, hbp_interleave_lp,
3652 bl_interleave_lp);
3653
3654 r = dsi_read_reg(dsidev, DSI_VM_TIMING4);
3655 r = FLD_MOD(r, hsa_interleave_hs, 23, 16);
3656 r = FLD_MOD(r, hfp_interleave_hs, 15, 8);
3657 r = FLD_MOD(r, hbp_interleave_hs, 7, 0);
3658 dsi_write_reg(dsidev, DSI_VM_TIMING4, r);
3659
3660 r = dsi_read_reg(dsidev, DSI_VM_TIMING5);
3661 r = FLD_MOD(r, hsa_interleave_lp, 23, 16);
3662 r = FLD_MOD(r, hfp_interleave_lp, 15, 8);
3663 r = FLD_MOD(r, hbp_interleave_lp, 7, 0);
3664 dsi_write_reg(dsidev, DSI_VM_TIMING5, r);
3665
3666 r = dsi_read_reg(dsidev, DSI_VM_TIMING6);
3667 r = FLD_MOD(r, bl_interleave_hs, 31, 15);
3668 r = FLD_MOD(r, bl_interleave_lp, 16, 0);
3669 dsi_write_reg(dsidev, DSI_VM_TIMING6, r);
3670}
3671
Tomi Valkeinen57612172012-11-27 17:32:36 +02003672static int dsi_proto_config(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003673{
Archit Taneja02c39602012-08-10 15:01:33 +05303674 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003675 u32 r;
3676 int buswidth = 0;
3677
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303678 dsi_config_tx_fifo(dsidev, DSI_FIFO_SIZE_32,
Tomi Valkeinendd8079d2009-12-16 16:49:03 +02003679 DSI_FIFO_SIZE_32,
3680 DSI_FIFO_SIZE_32,
3681 DSI_FIFO_SIZE_32);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003682
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303683 dsi_config_rx_fifo(dsidev, DSI_FIFO_SIZE_32,
Tomi Valkeinendd8079d2009-12-16 16:49:03 +02003684 DSI_FIFO_SIZE_32,
3685 DSI_FIFO_SIZE_32,
3686 DSI_FIFO_SIZE_32);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003687
3688 /* XXX what values for the timeouts? */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303689 dsi_set_stop_state_counter(dsidev, 0x1000, false, false);
3690 dsi_set_ta_timeout(dsidev, 0x1fff, true, true);
3691 dsi_set_lp_rx_timeout(dsidev, 0x1fff, true, true);
3692 dsi_set_hs_tx_timeout(dsidev, 0x1fff, true, true);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003693
Archit Taneja02c39602012-08-10 15:01:33 +05303694 switch (dsi_get_pixel_size(dsi->pix_fmt)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003695 case 16:
3696 buswidth = 0;
3697 break;
3698 case 18:
3699 buswidth = 1;
3700 break;
3701 case 24:
3702 buswidth = 2;
3703 break;
3704 default:
3705 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03003706 return -EINVAL;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003707 }
3708
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303709 r = dsi_read_reg(dsidev, DSI_CTRL);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003710 r = FLD_MOD(r, 1, 1, 1); /* CS_RX_EN */
3711 r = FLD_MOD(r, 1, 2, 2); /* ECC_RX_EN */
3712 r = FLD_MOD(r, 1, 3, 3); /* TX_FIFO_ARBITRATION */
3713 r = FLD_MOD(r, 1, 4, 4); /* VP_CLK_RATIO, always 1, see errata*/
3714 r = FLD_MOD(r, buswidth, 7, 6); /* VP_DATA_BUS_WIDTH */
3715 r = FLD_MOD(r, 0, 8, 8); /* VP_CLK_POL */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003716 r = FLD_MOD(r, 1, 14, 14); /* TRIGGER_RESET_MODE */
3717 r = FLD_MOD(r, 1, 19, 19); /* EOT_ENABLE */
Laurent Pinchart44d8ca12017-08-05 01:44:10 +03003718 if (!(dsi->data->quirks & DSI_QUIRK_DCS_CMD_CONFIG_VC)) {
Archit Taneja9613c022011-03-22 06:33:36 -05003719 r = FLD_MOD(r, 1, 24, 24); /* DCS_CMD_ENABLE */
3720 /* DCS_CMD_CODE, 1=start, 0=continue */
3721 r = FLD_MOD(r, 0, 25, 25);
3722 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003723
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303724 dsi_write_reg(dsidev, DSI_CTRL, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003725
Archit Taneja9e7e9372012-08-14 12:29:22 +05303726 dsi_config_vp_num_line_buffers(dsidev);
Archit Taneja8af6ff02011-09-05 16:48:27 +05303727
Archit Tanejadca2b152012-08-16 18:02:00 +05303728 if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
Archit Taneja9e7e9372012-08-14 12:29:22 +05303729 dsi_config_vp_sync_events(dsidev);
3730 dsi_config_blanking_modes(dsidev);
Tomi Valkeinen57612172012-11-27 17:32:36 +02003731 dsi_config_cmd_mode_interleaving(dsidev);
Archit Taneja8af6ff02011-09-05 16:48:27 +05303732 }
3733
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303734 dsi_vc_initial_config(dsidev, 0);
3735 dsi_vc_initial_config(dsidev, 1);
3736 dsi_vc_initial_config(dsidev, 2);
3737 dsi_vc_initial_config(dsidev, 3);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003738
3739 return 0;
3740}
3741
Archit Taneja9e7e9372012-08-14 12:29:22 +05303742static void dsi_proto_timings(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003743{
Tomi Valkeinendb186442011-10-13 16:12:29 +03003744 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003745 unsigned tlpx, tclk_zero, tclk_prepare, tclk_trail;
3746 unsigned tclk_pre, tclk_post;
3747 unsigned ths_prepare, ths_prepare_ths_zero, ths_zero;
3748 unsigned ths_trail, ths_exit;
3749 unsigned ddr_clk_pre, ddr_clk_post;
3750 unsigned enter_hs_mode_lat, exit_hs_mode_lat;
3751 unsigned ths_eot;
Tomi Valkeinendb186442011-10-13 16:12:29 +03003752 int ndl = dsi->num_lanes_used - 1;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003753 u32 r;
3754
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303755 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003756 ths_prepare = FLD_GET(r, 31, 24);
3757 ths_prepare_ths_zero = FLD_GET(r, 23, 16);
3758 ths_zero = ths_prepare_ths_zero - ths_prepare;
3759 ths_trail = FLD_GET(r, 15, 8);
3760 ths_exit = FLD_GET(r, 7, 0);
3761
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303762 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG1);
Tomi Valkeinene84dc1c2012-09-24 09:34:52 +03003763 tlpx = FLD_GET(r, 20, 16) * 2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003764 tclk_trail = FLD_GET(r, 15, 8);
3765 tclk_zero = FLD_GET(r, 7, 0);
3766
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303767 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG2);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003768 tclk_prepare = FLD_GET(r, 7, 0);
3769
3770 /* min 8*UI */
3771 tclk_pre = 20;
3772 /* min 60ns + 52*UI */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303773 tclk_post = ns2ddr(dsidev, 60) + 26;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003774
Archit Taneja8af6ff02011-09-05 16:48:27 +05303775 ths_eot = DIV_ROUND_UP(4, ndl);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003776
3777 ddr_clk_pre = DIV_ROUND_UP(tclk_pre + tlpx + tclk_zero + tclk_prepare,
3778 4);
3779 ddr_clk_post = DIV_ROUND_UP(tclk_post + ths_trail, 4) + ths_eot;
3780
3781 BUG_ON(ddr_clk_pre == 0 || ddr_clk_pre > 255);
3782 BUG_ON(ddr_clk_post == 0 || ddr_clk_post > 255);
3783
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303784 r = dsi_read_reg(dsidev, DSI_CLK_TIMING);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003785 r = FLD_MOD(r, ddr_clk_pre, 15, 8);
3786 r = FLD_MOD(r, ddr_clk_post, 7, 0);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303787 dsi_write_reg(dsidev, DSI_CLK_TIMING, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003788
3789 DSSDBG("ddr_clk_pre %u, ddr_clk_post %u\n",
3790 ddr_clk_pre,
3791 ddr_clk_post);
3792
3793 enter_hs_mode_lat = 1 + DIV_ROUND_UP(tlpx, 4) +
3794 DIV_ROUND_UP(ths_prepare, 4) +
3795 DIV_ROUND_UP(ths_zero + 3, 4);
3796
3797 exit_hs_mode_lat = DIV_ROUND_UP(ths_trail + ths_exit, 4) + 1 + ths_eot;
3798
3799 r = FLD_VAL(enter_hs_mode_lat, 31, 16) |
3800 FLD_VAL(exit_hs_mode_lat, 15, 0);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303801 dsi_write_reg(dsidev, DSI_VM_TIMING7, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003802
3803 DSSDBG("enter_hs_mode_lat %u, exit_hs_mode_lat %u\n",
3804 enter_hs_mode_lat, exit_hs_mode_lat);
Archit Taneja8af6ff02011-09-05 16:48:27 +05303805
Archit Tanejadca2b152012-08-16 18:02:00 +05303806 if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
Archit Taneja8af6ff02011-09-05 16:48:27 +05303807 /* TODO: Implement a video mode check_timings function */
Archit Taneja0b3ffe32012-08-13 22:13:39 +05303808 int hsa = dsi->vm_timings.hsa;
3809 int hfp = dsi->vm_timings.hfp;
3810 int hbp = dsi->vm_timings.hbp;
3811 int vsa = dsi->vm_timings.vsa;
3812 int vfp = dsi->vm_timings.vfp;
3813 int vbp = dsi->vm_timings.vbp;
3814 int window_sync = dsi->vm_timings.window_sync;
Tomi Valkeinen478d7df2013-03-05 16:29:36 +02003815 bool hsync_end;
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03003816 struct videomode *vm = &dsi->vm;
Archit Taneja02c39602012-08-10 15:01:33 +05303817 int bpp = dsi_get_pixel_size(dsi->pix_fmt);
Archit Taneja8af6ff02011-09-05 16:48:27 +05303818 int tl, t_he, width_bytes;
3819
Tomi Valkeinen478d7df2013-03-05 16:29:36 +02003820 hsync_end = dsi->vm_timings.trans_mode == OMAP_DSS_DSI_PULSE_MODE;
Archit Taneja8af6ff02011-09-05 16:48:27 +05303821 t_he = hsync_end ?
3822 ((hsa == 0 && ndl == 3) ? 1 : DIV_ROUND_UP(4, ndl)) : 0;
3823
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03003824 width_bytes = DIV_ROUND_UP(vm->hactive * bpp, 8);
Archit Taneja8af6ff02011-09-05 16:48:27 +05303825
3826 /* TL = t_HS + HSA + t_HE + HFP + ceil((WC + 6) / NDL) + HBP */
3827 tl = DIV_ROUND_UP(4, ndl) + (hsync_end ? hsa : 0) + t_he + hfp +
3828 DIV_ROUND_UP(width_bytes + 6, ndl) + hbp;
3829
3830 DSSDBG("HBP: %d, HFP: %d, HSA: %d, TL: %d TXBYTECLKHS\n", hbp,
3831 hfp, hsync_end ? hsa : 0, tl);
3832 DSSDBG("VBP: %d, VFP: %d, VSA: %d, VACT: %d lines\n", vbp, vfp,
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03003833 vsa, vm->vactive);
Archit Taneja8af6ff02011-09-05 16:48:27 +05303834
3835 r = dsi_read_reg(dsidev, DSI_VM_TIMING1);
3836 r = FLD_MOD(r, hbp, 11, 0); /* HBP */
3837 r = FLD_MOD(r, hfp, 23, 12); /* HFP */
3838 r = FLD_MOD(r, hsync_end ? hsa : 0, 31, 24); /* HSA */
3839 dsi_write_reg(dsidev, DSI_VM_TIMING1, r);
3840
3841 r = dsi_read_reg(dsidev, DSI_VM_TIMING2);
3842 r = FLD_MOD(r, vbp, 7, 0); /* VBP */
3843 r = FLD_MOD(r, vfp, 15, 8); /* VFP */
3844 r = FLD_MOD(r, vsa, 23, 16); /* VSA */
3845 r = FLD_MOD(r, window_sync, 27, 24); /* WINDOW_SYNC */
3846 dsi_write_reg(dsidev, DSI_VM_TIMING2, r);
3847
3848 r = dsi_read_reg(dsidev, DSI_VM_TIMING3);
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03003849 r = FLD_MOD(r, vm->vactive, 14, 0); /* VACT */
Archit Taneja8af6ff02011-09-05 16:48:27 +05303850 r = FLD_MOD(r, tl, 31, 16); /* TL */
3851 dsi_write_reg(dsidev, DSI_VM_TIMING3, r);
3852 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003853}
3854
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03003855static int dsi_configure_pins(struct omap_dss_device *dssdev,
Tomi Valkeinene4a9e942012-03-28 15:58:56 +03003856 const struct omap_dsi_pin_config *pin_cfg)
3857{
3858 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
3859 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
3860 int num_pins;
3861 const int *pins;
3862 struct dsi_lane_config lanes[DSI_MAX_NR_LANES];
3863 int num_lanes;
3864 int i;
3865
3866 static const enum dsi_lane_function functions[] = {
3867 DSI_LANE_CLK,
3868 DSI_LANE_DATA1,
3869 DSI_LANE_DATA2,
3870 DSI_LANE_DATA3,
3871 DSI_LANE_DATA4,
3872 };
3873
3874 num_pins = pin_cfg->num_pins;
3875 pins = pin_cfg->pins;
3876
3877 if (num_pins < 4 || num_pins > dsi->num_lanes_supported * 2
3878 || num_pins % 2 != 0)
3879 return -EINVAL;
3880
3881 for (i = 0; i < DSI_MAX_NR_LANES; ++i)
3882 lanes[i].function = DSI_LANE_UNUSED;
3883
3884 num_lanes = 0;
3885
3886 for (i = 0; i < num_pins; i += 2) {
3887 u8 lane, pol;
3888 int dx, dy;
3889
3890 dx = pins[i];
3891 dy = pins[i + 1];
3892
3893 if (dx < 0 || dx >= dsi->num_lanes_supported * 2)
3894 return -EINVAL;
3895
3896 if (dy < 0 || dy >= dsi->num_lanes_supported * 2)
3897 return -EINVAL;
3898
3899 if (dx & 1) {
3900 if (dy != dx - 1)
3901 return -EINVAL;
3902 pol = 1;
3903 } else {
3904 if (dy != dx + 1)
3905 return -EINVAL;
3906 pol = 0;
3907 }
3908
3909 lane = dx / 2;
3910
3911 lanes[lane].function = functions[i / 2];
3912 lanes[lane].polarity = pol;
3913 num_lanes++;
3914 }
3915
3916 memcpy(dsi->lanes, lanes, sizeof(dsi->lanes));
3917 dsi->num_lanes_used = num_lanes;
3918
3919 return 0;
3920}
Tomi Valkeinene4a9e942012-03-28 15:58:56 +03003921
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03003922static int dsi_enable_video_output(struct omap_dss_device *dssdev, int channel)
Archit Taneja8af6ff02011-09-05 16:48:27 +05303923{
3924 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejae67458a2012-08-13 14:17:30 +05303925 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen0674d382015-11-05 10:01:02 +02003926 enum omap_channel dispc_channel = dssdev->dispc_channel;
Archit Taneja02c39602012-08-10 15:01:33 +05303927 int bpp = dsi_get_pixel_size(dsi->pix_fmt);
Tomi Valkeinen1f68d9c2013-04-19 15:09:34 +03003928 struct omap_dss_device *out = &dsi->output;
Archit Taneja8af6ff02011-09-05 16:48:27 +05303929 u8 data_type;
3930 u16 word_count;
Tomi Valkeinen33ca2372011-11-21 13:42:58 +02003931 int r;
Archit Taneja8af6ff02011-09-05 16:48:27 +05303932
Tomi Valkeinenf1504ad2015-11-05 09:34:51 +02003933 if (!out->dispc_channel_connected) {
Tomi Valkeinenb7dec9b2013-02-22 12:58:35 +02003934 DSSERR("failed to enable display: no output/manager\n");
3935 return -ENODEV;
3936 }
3937
Tomi Valkeinen0674d382015-11-05 10:01:02 +02003938 r = dsi_display_init_dispc(dsidev, dispc_channel);
Tomi Valkeinenb7dec9b2013-02-22 12:58:35 +02003939 if (r)
3940 goto err_init_dispc;
3941
Archit Tanejadca2b152012-08-16 18:02:00 +05303942 if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
Archit Taneja02c39602012-08-10 15:01:33 +05303943 switch (dsi->pix_fmt) {
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02003944 case OMAP_DSS_DSI_FMT_RGB888:
3945 data_type = MIPI_DSI_PACKED_PIXEL_STREAM_24;
3946 break;
3947 case OMAP_DSS_DSI_FMT_RGB666:
3948 data_type = MIPI_DSI_PIXEL_STREAM_3BYTE_18;
3949 break;
3950 case OMAP_DSS_DSI_FMT_RGB666_PACKED:
3951 data_type = MIPI_DSI_PACKED_PIXEL_STREAM_18;
3952 break;
3953 case OMAP_DSS_DSI_FMT_RGB565:
3954 data_type = MIPI_DSI_PACKED_PIXEL_STREAM_16;
3955 break;
3956 default:
Tomi Valkeinenb7dec9b2013-02-22 12:58:35 +02003957 r = -EINVAL;
3958 goto err_pix_fmt;
Joe Perchescf6ac4ce2013-10-08 16:23:24 -07003959 }
Archit Taneja8af6ff02011-09-05 16:48:27 +05303960
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02003961 dsi_if_enable(dsidev, false);
3962 dsi_vc_enable(dsidev, channel, false);
Archit Taneja8af6ff02011-09-05 16:48:27 +05303963
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02003964 /* MODE, 1 = video mode */
3965 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), 1, 4, 4);
Archit Taneja8af6ff02011-09-05 16:48:27 +05303966
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03003967 word_count = DIV_ROUND_UP(dsi->vm.hactive * bpp, 8);
Archit Taneja8af6ff02011-09-05 16:48:27 +05303968
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02003969 dsi_vc_write_long_header(dsidev, channel, data_type,
3970 word_count, 0);
Archit Taneja8af6ff02011-09-05 16:48:27 +05303971
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02003972 dsi_vc_enable(dsidev, channel, true);
3973 dsi_if_enable(dsidev, true);
3974 }
Archit Taneja8af6ff02011-09-05 16:48:27 +05303975
Tomi Valkeinen0674d382015-11-05 10:01:02 +02003976 r = dss_mgr_enable(dispc_channel);
Tomi Valkeinenb7dec9b2013-02-22 12:58:35 +02003977 if (r)
3978 goto err_mgr_enable;
Archit Taneja8af6ff02011-09-05 16:48:27 +05303979
3980 return 0;
Tomi Valkeinenb7dec9b2013-02-22 12:58:35 +02003981
3982err_mgr_enable:
3983 if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
3984 dsi_if_enable(dsidev, false);
3985 dsi_vc_enable(dsidev, channel, false);
3986 }
3987err_pix_fmt:
Tomi Valkeinen0674d382015-11-05 10:01:02 +02003988 dsi_display_uninit_dispc(dsidev, dispc_channel);
Tomi Valkeinenb7dec9b2013-02-22 12:58:35 +02003989err_init_dispc:
3990 return r;
Archit Taneja8af6ff02011-09-05 16:48:27 +05303991}
Archit Taneja8af6ff02011-09-05 16:48:27 +05303992
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03003993static void dsi_disable_video_output(struct omap_dss_device *dssdev, int channel)
Archit Taneja8af6ff02011-09-05 16:48:27 +05303994{
3995 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejadca2b152012-08-16 18:02:00 +05303996 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen0674d382015-11-05 10:01:02 +02003997 enum omap_channel dispc_channel = dssdev->dispc_channel;
Archit Taneja8af6ff02011-09-05 16:48:27 +05303998
Archit Tanejadca2b152012-08-16 18:02:00 +05303999 if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004000 dsi_if_enable(dsidev, false);
4001 dsi_vc_enable(dsidev, channel, false);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304002
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004003 /* MODE, 0 = command mode */
4004 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), 0, 4, 4);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304005
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004006 dsi_vc_enable(dsidev, channel, true);
4007 dsi_if_enable(dsidev, true);
4008 }
Archit Taneja8af6ff02011-09-05 16:48:27 +05304009
Tomi Valkeinen0674d382015-11-05 10:01:02 +02004010 dss_mgr_disable(dispc_channel);
Tomi Valkeinenb7dec9b2013-02-22 12:58:35 +02004011
Tomi Valkeinen0674d382015-11-05 10:01:02 +02004012 dsi_display_uninit_dispc(dsidev, dispc_channel);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304013}
Archit Taneja8af6ff02011-09-05 16:48:27 +05304014
Tomi Valkeinen57612172012-11-27 17:32:36 +02004015static void dsi_update_screen_dispc(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004016{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304017 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen0674d382015-11-05 10:01:02 +02004018 enum omap_channel dispc_channel = dsi->output.dispc_channel;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004019 unsigned bytespp;
4020 unsigned bytespl;
4021 unsigned bytespf;
4022 unsigned total_len;
4023 unsigned packet_payload;
4024 unsigned packet_len;
4025 u32 l;
Tomi Valkeinen0f16aa02010-04-12 09:57:19 +03004026 int r;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304027 const unsigned channel = dsi->update_channel;
Tomi Valkeinen99322572013-03-05 10:37:02 +02004028 const unsigned line_buf_size = dsi->line_buffer_size;
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03004029 u16 w = dsi->vm.hactive;
4030 u16 h = dsi->vm.vactive;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004031
Tomi Valkeinen5476e742011-11-03 16:34:20 +02004032 DSSDBG("dsi_update_screen_dispc(%dx%d)\n", w, h);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004033
Archit Tanejad6049142011-08-22 11:58:08 +05304034 dsi_vc_config_source(dsidev, channel, DSI_VC_SOURCE_VP);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004035
Archit Taneja02c39602012-08-10 15:01:33 +05304036 bytespp = dsi_get_pixel_size(dsi->pix_fmt) / 8;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004037 bytespl = w * bytespp;
4038 bytespf = bytespl * h;
4039
4040 /* NOTE: packet_payload has to be equal to N * bytespl, where N is
4041 * number of lines in a packet. See errata about VP_CLK_RATIO */
4042
4043 if (bytespf < line_buf_size)
4044 packet_payload = bytespf;
4045 else
4046 packet_payload = (line_buf_size) / bytespl * bytespl;
4047
4048 packet_len = packet_payload + 1; /* 1 byte for DCS cmd */
4049 total_len = (bytespf / packet_payload) * packet_len;
4050
4051 if (bytespf % packet_payload)
4052 total_len += (bytespf % packet_payload) + 1;
4053
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004054 l = FLD_VAL(total_len, 23, 0); /* TE_SIZE */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304055 dsi_write_reg(dsidev, DSI_VC_TE(channel), l);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004056
Archit Taneja7a7c48f2011-08-25 18:25:03 +05304057 dsi_vc_write_long_header(dsidev, channel, MIPI_DSI_DCS_LONG_WRITE,
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304058 packet_len, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004059
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304060 if (dsi->te_enabled)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004061 l = FLD_MOD(l, 1, 30, 30); /* TE_EN */
4062 else
4063 l = FLD_MOD(l, 1, 31, 31); /* TE_START */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304064 dsi_write_reg(dsidev, DSI_VC_TE(channel), l);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004065
4066 /* We put SIDLEMODE to no-idle for the duration of the transfer,
4067 * because DSS interrupts are not capable of waking up the CPU and the
4068 * framedone interrupt could be delayed for quite a long time. I think
4069 * the same goes for any DSS interrupts, but for some reason I have not
4070 * seen the problem anywhere else than here.
4071 */
4072 dispc_disable_sidle();
4073
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304074 dsi_perf_mark_start(dsidev);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004075
Archit Taneja49dbf582011-05-16 15:17:07 +05304076 r = schedule_delayed_work(&dsi->framedone_timeout_work,
4077 msecs_to_jiffies(250));
Tomi Valkeinen0f16aa02010-04-12 09:57:19 +03004078 BUG_ON(r == 0);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004079
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03004080 dss_mgr_set_timings(dispc_channel, &dsi->vm);
Archit Taneja55cd63a2012-08-09 15:41:13 +05304081
Tomi Valkeinen0674d382015-11-05 10:01:02 +02004082 dss_mgr_start_update(dispc_channel);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004083
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304084 if (dsi->te_enabled) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004085 /* disable LP_RX_TO, so that we can receive TE. Time to wait
4086 * for TE is longer than the timer allows */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304087 REG_FLD_MOD(dsidev, DSI_TIMING2, 0, 15, 15); /* LP_RX_TO */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004088
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304089 dsi_vc_send_bta(dsidev, channel);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004090
4091#ifdef DSI_CATCH_MISSING_TE
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304092 mod_timer(&dsi->te_timer, jiffies + msecs_to_jiffies(250));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004093#endif
4094 }
4095}
4096
4097#ifdef DSI_CATCH_MISSING_TE
Kees Cooke99e88a2017-10-16 14:43:17 -07004098static void dsi_te_timeout(struct timer_list *unused)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004099{
4100 DSSERR("TE not received for 250ms!\n");
4101}
4102#endif
4103
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304104static void dsi_handle_framedone(struct platform_device *dsidev, int error)
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004105{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304106 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4107
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004108 /* SIDLEMODE back to smart-idle */
4109 dispc_enable_sidle();
4110
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304111 if (dsi->te_enabled) {
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004112 /* enable LP_RX_TO again after the TE */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304113 REG_FLD_MOD(dsidev, DSI_TIMING2, 1, 15, 15); /* LP_RX_TO */
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004114 }
4115
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304116 dsi->framedone_callback(error, dsi->framedone_data);
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004117
4118 if (!error)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304119 dsi_perf_show(dsidev, "DISPC");
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004120}
4121
4122static void dsi_framedone_timeout_work_callback(struct work_struct *work)
4123{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304124 struct dsi_data *dsi = container_of(work, struct dsi_data,
4125 framedone_timeout_work.work);
Tomi Valkeinen0f16aa02010-04-12 09:57:19 +03004126 /* XXX While extremely unlikely, we could get FRAMEDONE interrupt after
4127 * 250ms which would conflict with this timeout work. What should be
4128 * done is first cancel the transfer on the HW, and then cancel the
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004129 * possibly scheduled framedone work. However, cancelling the transfer
4130 * on the HW is buggy, and would probably require resetting the whole
4131 * DSI */
Tomi Valkeinen0f16aa02010-04-12 09:57:19 +03004132
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004133 DSSERR("Framedone not received for 250ms!\n");
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004134
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304135 dsi_handle_framedone(dsi->pdev, -ETIMEDOUT);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004136}
4137
Tomi Valkeinen15502022012-10-10 13:59:07 +03004138static void dsi_framedone_irq_callback(void *data)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004139{
Archit Taneja9e7e9372012-08-14 12:29:22 +05304140 struct platform_device *dsidev = (struct platform_device *) data;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304141 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4142
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004143 /* Note: We get FRAMEDONE when DISPC has finished sending pixels and
4144 * turns itself off. However, DSI still has the pixels in its buffers,
4145 * and is sending the data.
4146 */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004147
Tejun Heo136b5722012-08-21 13:18:24 -07004148 cancel_delayed_work(&dsi->framedone_timeout_work);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004149
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304150 dsi_handle_framedone(dsidev, 0);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004151}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004152
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03004153static int dsi_update(struct omap_dss_device *dssdev, int channel,
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004154 void (*callback)(int, void *), void *data)
4155{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304156 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304157 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen5476e742011-11-03 16:34:20 +02004158 u16 dw, dh;
4159
4160 dsi_perf_mark_setup(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304161
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304162 dsi->update_channel = channel;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004163
Tomi Valkeinen4a9e78a2011-08-15 11:22:21 +03004164 dsi->framedone_callback = callback;
4165 dsi->framedone_data = data;
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004166
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03004167 dw = dsi->vm.hactive;
4168 dh = dsi->vm.vactive;
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004169
Tomi Valkeinen477fed72013-10-02 14:41:24 +03004170#ifdef DSI_PERF_MEASURE
Tomi Valkeinen5476e742011-11-03 16:34:20 +02004171 dsi->update_bytes = dw * dh *
Archit Taneja02c39602012-08-10 15:01:33 +05304172 dsi_get_pixel_size(dsi->pix_fmt) / 8;
Tomi Valkeinen5476e742011-11-03 16:34:20 +02004173#endif
Tomi Valkeinen57612172012-11-27 17:32:36 +02004174 dsi_update_screen_dispc(dsidev);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004175
4176 return 0;
4177}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004178
4179/* Display funcs */
4180
Tomi Valkeinen57612172012-11-27 17:32:36 +02004181static int dsi_configure_dispc_clocks(struct platform_device *dsidev)
Archit Taneja7d2572f2012-06-29 14:31:07 +05304182{
Archit Taneja7d2572f2012-06-29 14:31:07 +05304183 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4184 struct dispc_clock_info dispc_cinfo;
4185 int r;
Tomi Valkeinen17518182013-03-07 11:21:45 +02004186 unsigned long fck;
Archit Taneja7d2572f2012-06-29 14:31:07 +05304187
4188 fck = dsi_get_pll_hsdiv_dispc_rate(dsidev);
4189
Tomi Valkeinena0d269e2012-11-27 17:05:54 +02004190 dispc_cinfo.lck_div = dsi->user_dispc_cinfo.lck_div;
4191 dispc_cinfo.pck_div = dsi->user_dispc_cinfo.pck_div;
Archit Taneja7d2572f2012-06-29 14:31:07 +05304192
4193 r = dispc_calc_clock_rates(fck, &dispc_cinfo);
4194 if (r) {
4195 DSSERR("Failed to calc dispc clocks\n");
4196 return r;
4197 }
4198
4199 dsi->mgr_config.clock_info = dispc_cinfo;
4200
4201 return 0;
4202}
4203
Tomi Valkeinenb7dec9b2013-02-22 12:58:35 +02004204static int dsi_display_init_dispc(struct platform_device *dsidev,
Tomi Valkeinen0674d382015-11-05 10:01:02 +02004205 enum omap_channel channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004206{
Archit Taneja7d2572f2012-06-29 14:31:07 +05304207 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Taneja7d2572f2012-06-29 14:31:07 +05304208 int r;
Archit Taneja5a8b5722011-05-12 17:26:29 +05304209
Tomi Valkeinen0674d382015-11-05 10:01:02 +02004210 dss_select_lcd_clk_source(channel, dsi->module_id == 0 ?
Tomi Valkeinen3b63ca72016-05-17 14:01:10 +03004211 DSS_CLK_SRC_PLL1_1 :
4212 DSS_CLK_SRC_PLL2_1);
Tomi Valkeinen5476e742011-11-03 16:34:20 +02004213
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004214 if (dsi->mode == OMAP_DSS_DSI_CMD_MODE) {
Tomi Valkeinen0674d382015-11-05 10:01:02 +02004215 r = dss_mgr_register_framedone_handler(channel,
Tomi Valkeinen15502022012-10-10 13:59:07 +03004216 dsi_framedone_irq_callback, dsidev);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304217 if (r) {
Tomi Valkeinen15502022012-10-10 13:59:07 +03004218 DSSERR("can't register FRAMEDONE handler\n");
Archit Taneja7d2572f2012-06-29 14:31:07 +05304219 goto err;
Archit Taneja8af6ff02011-09-05 16:48:27 +05304220 }
4221
Archit Taneja7d2572f2012-06-29 14:31:07 +05304222 dsi->mgr_config.stallmode = true;
4223 dsi->mgr_config.fifohandcheck = true;
Archit Taneja8af6ff02011-09-05 16:48:27 +05304224 } else {
Archit Taneja7d2572f2012-06-29 14:31:07 +05304225 dsi->mgr_config.stallmode = false;
4226 dsi->mgr_config.fifohandcheck = false;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004227 }
4228
Archit Tanejabd5a7b12012-06-26 12:38:31 +05304229 /*
4230 * override interlace, logic level and edge related parameters in
Peter Ujfalusi4520ff22016-09-22 14:07:03 +03004231 * videomode with default values
Archit Tanejabd5a7b12012-06-26 12:38:31 +05304232 */
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03004233 dsi->vm.flags &= ~DISPLAY_FLAGS_INTERLACED;
4234 dsi->vm.flags &= ~DISPLAY_FLAGS_HSYNC_LOW;
4235 dsi->vm.flags |= DISPLAY_FLAGS_HSYNC_HIGH;
4236 dsi->vm.flags &= ~DISPLAY_FLAGS_VSYNC_LOW;
4237 dsi->vm.flags |= DISPLAY_FLAGS_VSYNC_HIGH;
4238 dsi->vm.flags &= ~DISPLAY_FLAGS_PIXDATA_NEGEDGE;
4239 dsi->vm.flags |= DISPLAY_FLAGS_PIXDATA_POSEDGE;
4240 dsi->vm.flags &= ~DISPLAY_FLAGS_DE_LOW;
4241 dsi->vm.flags |= DISPLAY_FLAGS_DE_HIGH;
4242 dsi->vm.flags &= ~DISPLAY_FLAGS_SYNC_POSEDGE;
4243 dsi->vm.flags |= DISPLAY_FLAGS_SYNC_NEGEDGE;
Archit Tanejabd5a7b12012-06-26 12:38:31 +05304244
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03004245 dss_mgr_set_timings(channel, &dsi->vm);
Archit Tanejabd5a7b12012-06-26 12:38:31 +05304246
Tomi Valkeinen57612172012-11-27 17:32:36 +02004247 r = dsi_configure_dispc_clocks(dsidev);
Archit Taneja7d2572f2012-06-29 14:31:07 +05304248 if (r)
4249 goto err1;
4250
4251 dsi->mgr_config.io_pad_mode = DSS_IO_PAD_MODE_BYPASS;
4252 dsi->mgr_config.video_port_width =
Archit Taneja02c39602012-08-10 15:01:33 +05304253 dsi_get_pixel_size(dsi->pix_fmt);
Archit Taneja7d2572f2012-06-29 14:31:07 +05304254 dsi->mgr_config.lcden_sig_polarity = 0;
4255
Tomi Valkeinen0674d382015-11-05 10:01:02 +02004256 dss_mgr_set_lcd_config(channel, &dsi->mgr_config);
Archit Tanejad21f43b2012-06-21 09:45:11 +05304257
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004258 return 0;
Archit Taneja7d2572f2012-06-29 14:31:07 +05304259err1:
Archit Tanejadca2b152012-08-16 18:02:00 +05304260 if (dsi->mode == OMAP_DSS_DSI_CMD_MODE)
Tomi Valkeinen0674d382015-11-05 10:01:02 +02004261 dss_mgr_unregister_framedone_handler(channel,
Tomi Valkeinen15502022012-10-10 13:59:07 +03004262 dsi_framedone_irq_callback, dsidev);
Archit Taneja7d2572f2012-06-29 14:31:07 +05304263err:
Tomi Valkeinen3b63ca72016-05-17 14:01:10 +03004264 dss_select_lcd_clk_source(channel, DSS_CLK_SRC_FCK);
Archit Taneja7d2572f2012-06-29 14:31:07 +05304265 return r;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004266}
4267
Tomi Valkeinenb7dec9b2013-02-22 12:58:35 +02004268static void dsi_display_uninit_dispc(struct platform_device *dsidev,
Tomi Valkeinen0674d382015-11-05 10:01:02 +02004269 enum omap_channel channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004270{
Archit Tanejadca2b152012-08-16 18:02:00 +05304271 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4272
Tomi Valkeinen15502022012-10-10 13:59:07 +03004273 if (dsi->mode == OMAP_DSS_DSI_CMD_MODE)
Tomi Valkeinen0674d382015-11-05 10:01:02 +02004274 dss_mgr_unregister_framedone_handler(channel,
Tomi Valkeinen15502022012-10-10 13:59:07 +03004275 dsi_framedone_irq_callback, dsidev);
Tomi Valkeinenb7dec9b2013-02-22 12:58:35 +02004276
Tomi Valkeinen3b63ca72016-05-17 14:01:10 +03004277 dss_select_lcd_clk_source(channel, DSS_CLK_SRC_FCK);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004278}
4279
Tomi Valkeinen57612172012-11-27 17:32:36 +02004280static int dsi_configure_dsi_clocks(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004281{
Tomi Valkeinena0d269e2012-11-27 17:05:54 +02004282 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03004283 struct dss_pll_clock_info cinfo;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004284 int r;
4285
Tomi Valkeinena0d269e2012-11-27 17:05:54 +02004286 cinfo = dsi->user_dsi_cinfo;
4287
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03004288 r = dss_pll_set_config(&dsi->pll, &cinfo);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004289 if (r) {
4290 DSSERR("Failed to set dsi clocks\n");
4291 return r;
4292 }
4293
4294 return 0;
4295}
4296
Tomi Valkeinen57612172012-11-27 17:32:36 +02004297static int dsi_display_init_dsi(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004298{
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02004299 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004300 int r;
4301
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03004302 r = dss_pll_enable(&dsi->pll);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004303 if (r)
4304 goto err0;
4305
Tomi Valkeinen57612172012-11-27 17:32:36 +02004306 r = dsi_configure_dsi_clocks(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004307 if (r)
4308 goto err1;
4309
Tomi Valkeinen4ce9e332013-03-05 17:11:16 +02004310 dss_select_dsi_clk_source(dsi->module_id, dsi->module_id == 0 ?
Tomi Valkeinen3b63ca72016-05-17 14:01:10 +03004311 DSS_CLK_SRC_PLL1_2 :
4312 DSS_CLK_SRC_PLL2_2);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004313
4314 DSSDBG("PLL OK\n");
4315
Archit Taneja9e7e9372012-08-14 12:29:22 +05304316 r = dsi_cio_init(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004317 if (r)
4318 goto err2;
4319
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304320 _dsi_print_reset_status(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004321
Archit Taneja9e7e9372012-08-14 12:29:22 +05304322 dsi_proto_timings(dsidev);
Tomi Valkeinen57612172012-11-27 17:32:36 +02004323 dsi_set_lp_clk_divisor(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004324
4325 if (1)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304326 _dsi_print_reset_status(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004327
Tomi Valkeinen57612172012-11-27 17:32:36 +02004328 r = dsi_proto_config(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004329 if (r)
4330 goto err3;
4331
4332 /* enable interface */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304333 dsi_vc_enable(dsidev, 0, 1);
4334 dsi_vc_enable(dsidev, 1, 1);
4335 dsi_vc_enable(dsidev, 2, 1);
4336 dsi_vc_enable(dsidev, 3, 1);
4337 dsi_if_enable(dsidev, 1);
4338 dsi_force_tx_stop_mode_io(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004339
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004340 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004341err3:
Archit Taneja9e7e9372012-08-14 12:29:22 +05304342 dsi_cio_uninit(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004343err2:
Tomi Valkeinen3b63ca72016-05-17 14:01:10 +03004344 dss_select_dsi_clk_source(dsi->module_id, DSS_CLK_SRC_FCK);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004345err1:
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03004346 dss_pll_disable(&dsi->pll);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004347err0:
4348 return r;
4349}
4350
Tomi Valkeinen57612172012-11-27 17:32:36 +02004351static void dsi_display_uninit_dsi(struct platform_device *dsidev,
Tomi Valkeinen22d6d672010-10-11 11:33:30 +03004352 bool disconnect_lanes, bool enter_ulps)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004353{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304354 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304355
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304356 if (enter_ulps && !dsi->ulps_enabled)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304357 dsi_enter_ulps(dsidev);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03004358
Ville Syrjäläd7370102010-04-22 22:50:09 +02004359 /* disable interface */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304360 dsi_if_enable(dsidev, 0);
4361 dsi_vc_enable(dsidev, 0, 0);
4362 dsi_vc_enable(dsidev, 1, 0);
4363 dsi_vc_enable(dsidev, 2, 0);
4364 dsi_vc_enable(dsidev, 3, 0);
Ville Syrjäläd7370102010-04-22 22:50:09 +02004365
Tomi Valkeinen3b63ca72016-05-17 14:01:10 +03004366 dss_select_dsi_clk_source(dsi->module_id, DSS_CLK_SRC_FCK);
Archit Taneja9e7e9372012-08-14 12:29:22 +05304367 dsi_cio_uninit(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304368 dsi_pll_uninit(dsidev, disconnect_lanes);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004369}
4370
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03004371static int dsi_display_enable(struct omap_dss_device *dssdev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004372{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304373 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304374 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004375 int r = 0;
4376
4377 DSSDBG("dsi_display_enable\n");
4378
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304379 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02004380
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304381 mutex_lock(&dsi->lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004382
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004383 r = dsi_runtime_get(dsidev);
4384 if (r)
4385 goto err_get_dsi;
4386
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004387 _dsi_initialize_irq(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004388
Tomi Valkeinen57612172012-11-27 17:32:36 +02004389 r = dsi_display_init_dsi(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004390 if (r)
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004391 goto err_init_dsi;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004392
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304393 mutex_unlock(&dsi->lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004394
4395 return 0;
4396
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004397err_init_dsi:
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004398 dsi_runtime_put(dsidev);
4399err_get_dsi:
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304400 mutex_unlock(&dsi->lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004401 DSSDBG("dsi_display_enable FAILED\n");
4402 return r;
4403}
4404
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03004405static void dsi_display_disable(struct omap_dss_device *dssdev,
Tomi Valkeinen22d6d672010-10-11 11:33:30 +03004406 bool disconnect_lanes, bool enter_ulps)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004407{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304408 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304409 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304410
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004411 DSSDBG("dsi_display_disable\n");
4412
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304413 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02004414
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304415 mutex_lock(&dsi->lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004416
Tomi Valkeinen15ffa1d2011-06-16 14:34:06 +03004417 dsi_sync_vc(dsidev, 0);
4418 dsi_sync_vc(dsidev, 1);
4419 dsi_sync_vc(dsidev, 2);
4420 dsi_sync_vc(dsidev, 3);
4421
Tomi Valkeinen57612172012-11-27 17:32:36 +02004422 dsi_display_uninit_dsi(dsidev, disconnect_lanes, enter_ulps);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004423
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004424 dsi_runtime_put(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004425
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304426 mutex_unlock(&dsi->lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004427}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004428
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03004429static int dsi_enable_te(struct omap_dss_device *dssdev, bool enable)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004430{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304431 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4432 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4433
4434 dsi->te_enabled = enable;
Tomi Valkeinen225b6502010-01-11 15:11:01 +02004435 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004436}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004437
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004438#ifdef PRINT_VERBOSE_VM_TIMINGS
4439static void print_dsi_vm(const char *str,
4440 const struct omap_dss_dsi_videomode_timings *t)
4441{
4442 unsigned long byteclk = t->hsclk / 4;
4443 int bl, wc, pps, tot;
4444
4445 wc = DIV_ROUND_UP(t->hact * t->bitspp, 8);
4446 pps = DIV_ROUND_UP(wc + 6, t->ndl); /* pixel packet size */
H. Nikolaus Schaller7e6d80d2016-12-26 20:23:19 +01004447 bl = t->hss + t->hsa + t->hse + t->hbp + t->hfp;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004448 tot = bl + pps;
4449
4450#define TO_DSI_T(x) ((u32)div64_u64((u64)x * 1000000000llu, byteclk))
4451
4452 pr_debug("%s bck %lu, %u/%u/%u/%u/%u/%u = %u+%u = %u, "
4453 "%u/%u/%u/%u/%u/%u = %u + %u = %u\n",
4454 str,
4455 byteclk,
H. Nikolaus Schaller7e6d80d2016-12-26 20:23:19 +01004456 t->hss, t->hsa, t->hse, t->hbp, pps, t->hfp,
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004457 bl, pps, tot,
4458 TO_DSI_T(t->hss),
4459 TO_DSI_T(t->hsa),
4460 TO_DSI_T(t->hse),
4461 TO_DSI_T(t->hbp),
4462 TO_DSI_T(pps),
H. Nikolaus Schaller7e6d80d2016-12-26 20:23:19 +01004463 TO_DSI_T(t->hfp),
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004464
4465 TO_DSI_T(bl),
4466 TO_DSI_T(pps),
4467
4468 TO_DSI_T(tot));
4469#undef TO_DSI_T
4470}
4471
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03004472static void print_dispc_vm(const char *str, const struct videomode *vm)
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004473{
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03004474 unsigned long pck = vm->pixelclock;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004475 int hact, bl, tot;
4476
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03004477 hact = vm->hactive;
H. Nikolaus Schaller7e6d80d2016-12-26 20:23:19 +01004478 bl = vm->hsync_len + vm->hback_porch + vm->hfront_porch;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004479 tot = hact + bl;
4480
4481#define TO_DISPC_T(x) ((u32)div64_u64((u64)x * 1000000000llu, pck))
4482
4483 pr_debug("%s pck %lu, %u/%u/%u/%u = %u+%u = %u, "
4484 "%u/%u/%u/%u = %u + %u = %u\n",
4485 str,
4486 pck,
H. Nikolaus Schaller7e6d80d2016-12-26 20:23:19 +01004487 vm->hsync_len, vm->hback_porch, hact, vm->hfront_porch,
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004488 bl, hact, tot,
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03004489 TO_DISPC_T(vm->hsync_len),
H. Nikolaus Schaller7e6d80d2016-12-26 20:23:19 +01004490 TO_DISPC_T(vm->hback_porch),
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004491 TO_DISPC_T(hact),
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03004492 TO_DISPC_T(vm->hfront_porch),
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004493 TO_DISPC_T(bl),
4494 TO_DISPC_T(hact),
4495 TO_DISPC_T(tot));
4496#undef TO_DISPC_T
4497}
4498
4499/* note: this is not quite accurate */
4500static void print_dsi_dispc_vm(const char *str,
4501 const struct omap_dss_dsi_videomode_timings *t)
4502{
Peter Ujfalusi4520ff22016-09-22 14:07:03 +03004503 struct videomode vm = { 0 };
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004504 unsigned long byteclk = t->hsclk / 4;
4505 unsigned long pck;
4506 u64 dsi_tput;
4507 int dsi_hact, dsi_htot;
4508
4509 dsi_tput = (u64)byteclk * t->ndl * 8;
4510 pck = (u32)div64_u64(dsi_tput, t->bitspp);
4511 dsi_hact = DIV_ROUND_UP(DIV_ROUND_UP(t->hact * t->bitspp, 8) + 6, t->ndl);
H. Nikolaus Schaller7e6d80d2016-12-26 20:23:19 +01004512 dsi_htot = t->hss + t->hsa + t->hse + t->hbp + dsi_hact + t->hfp;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004513
Tomi Valkeinend8d789412013-04-10 14:12:14 +03004514 vm.pixelclock = pck;
Peter Ujfalusi4dc22502016-09-22 14:06:48 +03004515 vm.hsync_len = div64_u64((u64)(t->hsa + t->hse) * pck, byteclk);
H. Nikolaus Schaller7e6d80d2016-12-26 20:23:19 +01004516 vm.hback_porch = div64_u64((u64)t->hbp * pck, byteclk);
4517 vm.hfront_porch = div64_u64((u64)t->hfp * pck, byteclk);
Peter Ujfalusi81899062016-09-22 14:06:46 +03004518 vm.hactive = t->hact;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004519
4520 print_dispc_vm(str, &vm);
4521}
4522#endif /* PRINT_VERBOSE_VM_TIMINGS */
4523
4524static bool dsi_cm_calc_dispc_cb(int lckd, int pckd, unsigned long lck,
4525 unsigned long pck, void *data)
4526{
4527 struct dsi_clk_calc_ctx *ctx = data;
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03004528 struct videomode *vm = &ctx->vm;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004529
4530 ctx->dispc_cinfo.lck_div = lckd;
4531 ctx->dispc_cinfo.pck_div = pckd;
4532 ctx->dispc_cinfo.lck = lck;
4533 ctx->dispc_cinfo.pck = pck;
4534
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03004535 *vm = *ctx->config->vm;
4536 vm->pixelclock = pck;
4537 vm->hactive = ctx->config->vm->hactive;
4538 vm->vactive = ctx->config->vm->vactive;
4539 vm->hsync_len = vm->hfront_porch = vm->hback_porch = vm->vsync_len = 1;
4540 vm->vfront_porch = vm->vback_porch = 0;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004541
4542 return true;
4543}
4544
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03004545static bool dsi_cm_calc_hsdiv_cb(int m_dispc, unsigned long dispc,
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004546 void *data)
4547{
4548 struct dsi_clk_calc_ctx *ctx = data;
4549
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03004550 ctx->dsi_cinfo.mX[HSDIV_DISPC] = m_dispc;
Tomi Valkeinenacf604b2014-11-07 13:13:24 +02004551 ctx->dsi_cinfo.clkout[HSDIV_DISPC] = dispc;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004552
4553 return dispc_div_calc(dispc, ctx->req_pck_min, ctx->req_pck_max,
4554 dsi_cm_calc_dispc_cb, ctx);
4555}
4556
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03004557static bool dsi_cm_calc_pll_cb(int n, int m, unsigned long fint,
4558 unsigned long clkdco, void *data)
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004559{
4560 struct dsi_clk_calc_ctx *ctx = data;
Laurent Pinchartfe9964c2017-08-05 01:44:15 +03004561 struct dsi_data *dsi = dsi_get_dsidrv_data(ctx->dsidev);
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004562
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03004563 ctx->dsi_cinfo.n = n;
4564 ctx->dsi_cinfo.m = m;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004565 ctx->dsi_cinfo.fint = fint;
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03004566 ctx->dsi_cinfo.clkdco = clkdco;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004567
Tomi Valkeinencd0715f2016-05-17 21:23:37 +03004568 return dss_pll_hsdiv_calc_a(ctx->pll, clkdco, ctx->req_pck_min,
Laurent Pinchartfe9964c2017-08-05 01:44:15 +03004569 dsi->data->max_fck_freq,
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004570 dsi_cm_calc_hsdiv_cb, ctx);
4571}
4572
4573static bool dsi_cm_calc(struct dsi_data *dsi,
4574 const struct omap_dss_dsi_config *cfg,
4575 struct dsi_clk_calc_ctx *ctx)
4576{
4577 unsigned long clkin;
4578 int bitspp, ndl;
4579 unsigned long pll_min, pll_max;
4580 unsigned long pck, txbyteclk;
4581
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03004582 clkin = clk_get_rate(dsi->pll.clkin);
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004583 bitspp = dsi_get_pixel_size(cfg->pixel_format);
4584 ndl = dsi->num_lanes_used - 1;
4585
4586 /*
4587 * Here we should calculate minimum txbyteclk to be able to send the
4588 * frame in time, and also to handle TE. That's not very simple, though,
4589 * especially as we go to LP between each pixel packet due to HW
4590 * "feature". So let's just estimate very roughly and multiply by 1.5.
4591 */
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03004592 pck = cfg->vm->pixelclock;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004593 pck = pck * 3 / 2;
4594 txbyteclk = pck * bitspp / 8 / ndl;
4595
4596 memset(ctx, 0, sizeof(*ctx));
4597 ctx->dsidev = dsi->pdev;
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03004598 ctx->pll = &dsi->pll;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004599 ctx->config = cfg;
4600 ctx->req_pck_min = pck;
4601 ctx->req_pck_nom = pck;
4602 ctx->req_pck_max = pck * 3 / 2;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004603
4604 pll_min = max(cfg->hs_clk_min * 4, txbyteclk * 4 * 4);
4605 pll_max = cfg->hs_clk_max * 4;
4606
Tomi Valkeinencd0715f2016-05-17 21:23:37 +03004607 return dss_pll_calc_a(ctx->pll, clkin,
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004608 pll_min, pll_max,
4609 dsi_cm_calc_pll_cb, ctx);
4610}
4611
4612static bool dsi_vm_calc_blanking(struct dsi_clk_calc_ctx *ctx)
4613{
4614 struct dsi_data *dsi = dsi_get_dsidrv_data(ctx->dsidev);
4615 const struct omap_dss_dsi_config *cfg = ctx->config;
4616 int bitspp = dsi_get_pixel_size(cfg->pixel_format);
4617 int ndl = dsi->num_lanes_used - 1;
Tomi Valkeinen4a38aed2014-11-07 13:08:16 +02004618 unsigned long hsclk = ctx->dsi_cinfo.clkdco / 4;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004619 unsigned long byteclk = hsclk / 4;
4620
4621 unsigned long dispc_pck, req_pck_min, req_pck_nom, req_pck_max;
4622 int xres;
4623 int panel_htot, panel_hbl; /* pixels */
4624 int dispc_htot, dispc_hbl; /* pixels */
4625 int dsi_htot, dsi_hact, dsi_hbl, hss, hse; /* byteclks */
4626 int hfp, hsa, hbp;
Peter Ujfalusi4520ff22016-09-22 14:07:03 +03004627 const struct videomode *req_vm;
4628 struct videomode *dispc_vm;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004629 struct omap_dss_dsi_videomode_timings *dsi_vm;
4630 u64 dsi_tput, dispc_tput;
4631
4632 dsi_tput = (u64)byteclk * ndl * 8;
4633
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03004634 req_vm = cfg->vm;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004635 req_pck_min = ctx->req_pck_min;
4636 req_pck_max = ctx->req_pck_max;
4637 req_pck_nom = ctx->req_pck_nom;
4638
4639 dispc_pck = ctx->dispc_cinfo.pck;
4640 dispc_tput = (u64)dispc_pck * bitspp;
4641
Peter Ujfalusi81899062016-09-22 14:06:46 +03004642 xres = req_vm->hactive;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004643
Peter Ujfalusia85f4a82016-09-22 14:06:50 +03004644 panel_hbl = req_vm->hfront_porch + req_vm->hback_porch +
4645 req_vm->hsync_len;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004646 panel_htot = xres + panel_hbl;
4647
4648 dsi_hact = DIV_ROUND_UP(DIV_ROUND_UP(xres * bitspp, 8) + 6, ndl);
4649
4650 /*
4651 * When there are no line buffers, DISPC and DSI must have the
4652 * same tput. Otherwise DISPC tput needs to be higher than DSI's.
4653 */
4654 if (dsi->line_buffer_size < xres * bitspp / 8) {
4655 if (dispc_tput != dsi_tput)
4656 return false;
4657 } else {
4658 if (dispc_tput < dsi_tput)
4659 return false;
4660 }
4661
4662 /* DSI tput must be over the min requirement */
4663 if (dsi_tput < (u64)bitspp * req_pck_min)
4664 return false;
4665
4666 /* When non-burst mode, DSI tput must be below max requirement. */
4667 if (cfg->trans_mode != OMAP_DSS_DSI_BURST_MODE) {
4668 if (dsi_tput > (u64)bitspp * req_pck_max)
4669 return false;
4670 }
4671
4672 hss = DIV_ROUND_UP(4, ndl);
4673
4674 if (cfg->trans_mode == OMAP_DSS_DSI_PULSE_MODE) {
Peter Ujfalusi4dc22502016-09-22 14:06:48 +03004675 if (ndl == 3 && req_vm->hsync_len == 0)
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004676 hse = 1;
4677 else
4678 hse = DIV_ROUND_UP(4, ndl);
4679 } else {
4680 hse = 0;
4681 }
4682
4683 /* DSI htot to match the panel's nominal pck */
4684 dsi_htot = div64_u64((u64)panel_htot * byteclk, req_pck_nom);
4685
4686 /* fail if there would be no time for blanking */
4687 if (dsi_htot < hss + hse + dsi_hact)
4688 return false;
4689
4690 /* total DSI blanking needed to achieve panel's TL */
4691 dsi_hbl = dsi_htot - dsi_hact;
4692
4693 /* DISPC htot to match the DSI TL */
4694 dispc_htot = div64_u64((u64)dsi_htot * dispc_pck, byteclk);
4695
4696 /* verify that the DSI and DISPC TLs are the same */
4697 if ((u64)dsi_htot * dispc_pck != (u64)dispc_htot * byteclk)
4698 return false;
4699
4700 dispc_hbl = dispc_htot - xres;
4701
4702 /* setup DSI videomode */
4703
4704 dsi_vm = &ctx->dsi_vm;
4705 memset(dsi_vm, 0, sizeof(*dsi_vm));
4706
4707 dsi_vm->hsclk = hsclk;
4708
4709 dsi_vm->ndl = ndl;
4710 dsi_vm->bitspp = bitspp;
4711
4712 if (cfg->trans_mode != OMAP_DSS_DSI_PULSE_MODE) {
4713 hsa = 0;
Peter Ujfalusi4dc22502016-09-22 14:06:48 +03004714 } else if (ndl == 3 && req_vm->hsync_len == 0) {
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004715 hsa = 0;
4716 } else {
Peter Ujfalusi4dc22502016-09-22 14:06:48 +03004717 hsa = div64_u64((u64)req_vm->hsync_len * byteclk, req_pck_nom);
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004718 hsa = max(hsa - hse, 1);
4719 }
4720
Peter Ujfalusia85f4a82016-09-22 14:06:50 +03004721 hbp = div64_u64((u64)req_vm->hback_porch * byteclk, req_pck_nom);
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004722 hbp = max(hbp, 1);
4723
4724 hfp = dsi_hbl - (hss + hsa + hse + hbp);
4725 if (hfp < 1) {
4726 int t;
4727 /* we need to take cycles from hbp */
4728
4729 t = 1 - hfp;
4730 hbp = max(hbp - t, 1);
4731 hfp = dsi_hbl - (hss + hsa + hse + hbp);
4732
4733 if (hfp < 1 && hsa > 0) {
4734 /* we need to take cycles from hsa */
4735 t = 1 - hfp;
4736 hsa = max(hsa - t, 1);
4737 hfp = dsi_hbl - (hss + hsa + hse + hbp);
4738 }
4739 }
4740
4741 if (hfp < 1)
4742 return false;
4743
4744 dsi_vm->hss = hss;
4745 dsi_vm->hsa = hsa;
4746 dsi_vm->hse = hse;
4747 dsi_vm->hbp = hbp;
4748 dsi_vm->hact = xres;
4749 dsi_vm->hfp = hfp;
4750
Peter Ujfalusid5bcf0a2016-09-22 14:06:51 +03004751 dsi_vm->vsa = req_vm->vsync_len;
Peter Ujfalusi458540c2016-09-22 14:06:53 +03004752 dsi_vm->vbp = req_vm->vback_porch;
Peter Ujfalusifb7f3c42016-09-22 14:06:47 +03004753 dsi_vm->vact = req_vm->vactive;
Peter Ujfalusi0996c682016-09-22 14:06:52 +03004754 dsi_vm->vfp = req_vm->vfront_porch;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004755
4756 dsi_vm->trans_mode = cfg->trans_mode;
4757
4758 dsi_vm->blanking_mode = 0;
4759 dsi_vm->hsa_blanking_mode = 1;
4760 dsi_vm->hfp_blanking_mode = 1;
4761 dsi_vm->hbp_blanking_mode = 1;
4762
4763 dsi_vm->ddr_clk_always_on = cfg->ddr_clk_always_on;
4764 dsi_vm->window_sync = 4;
4765
4766 /* setup DISPC videomode */
4767
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03004768 dispc_vm = &ctx->vm;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004769 *dispc_vm = *req_vm;
Tomi Valkeinend8d789412013-04-10 14:12:14 +03004770 dispc_vm->pixelclock = dispc_pck;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004771
4772 if (cfg->trans_mode == OMAP_DSS_DSI_PULSE_MODE) {
Peter Ujfalusi4dc22502016-09-22 14:06:48 +03004773 hsa = div64_u64((u64)req_vm->hsync_len * dispc_pck,
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004774 req_pck_nom);
4775 hsa = max(hsa, 1);
4776 } else {
4777 hsa = 1;
4778 }
4779
Peter Ujfalusia85f4a82016-09-22 14:06:50 +03004780 hbp = div64_u64((u64)req_vm->hback_porch * dispc_pck, req_pck_nom);
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004781 hbp = max(hbp, 1);
4782
4783 hfp = dispc_hbl - hsa - hbp;
4784 if (hfp < 1) {
4785 int t;
4786 /* we need to take cycles from hbp */
4787
4788 t = 1 - hfp;
4789 hbp = max(hbp - t, 1);
4790 hfp = dispc_hbl - hsa - hbp;
4791
4792 if (hfp < 1) {
4793 /* we need to take cycles from hsa */
4794 t = 1 - hfp;
4795 hsa = max(hsa - t, 1);
4796 hfp = dispc_hbl - hsa - hbp;
4797 }
4798 }
4799
4800 if (hfp < 1)
4801 return false;
4802
Peter Ujfalusi0a30e152016-09-22 14:06:49 +03004803 dispc_vm->hfront_porch = hfp;
Peter Ujfalusi4dc22502016-09-22 14:06:48 +03004804 dispc_vm->hsync_len = hsa;
Peter Ujfalusia85f4a82016-09-22 14:06:50 +03004805 dispc_vm->hback_porch = hbp;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004806
4807 return true;
4808}
4809
4810
4811static bool dsi_vm_calc_dispc_cb(int lckd, int pckd, unsigned long lck,
4812 unsigned long pck, void *data)
4813{
4814 struct dsi_clk_calc_ctx *ctx = data;
4815
4816 ctx->dispc_cinfo.lck_div = lckd;
4817 ctx->dispc_cinfo.pck_div = pckd;
4818 ctx->dispc_cinfo.lck = lck;
4819 ctx->dispc_cinfo.pck = pck;
4820
4821 if (dsi_vm_calc_blanking(ctx) == false)
4822 return false;
4823
4824#ifdef PRINT_VERBOSE_VM_TIMINGS
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03004825 print_dispc_vm("dispc", &ctx->vm);
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004826 print_dsi_vm("dsi ", &ctx->dsi_vm);
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03004827 print_dispc_vm("req ", ctx->config->vm);
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004828 print_dsi_dispc_vm("act ", &ctx->dsi_vm);
4829#endif
4830
4831 return true;
4832}
4833
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03004834static bool dsi_vm_calc_hsdiv_cb(int m_dispc, unsigned long dispc,
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004835 void *data)
4836{
4837 struct dsi_clk_calc_ctx *ctx = data;
4838 unsigned long pck_max;
4839
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03004840 ctx->dsi_cinfo.mX[HSDIV_DISPC] = m_dispc;
Tomi Valkeinenacf604b2014-11-07 13:13:24 +02004841 ctx->dsi_cinfo.clkout[HSDIV_DISPC] = dispc;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004842
4843 /*
4844 * In burst mode we can let the dispc pck be arbitrarily high, but it
4845 * limits our scaling abilities. So for now, don't aim too high.
4846 */
4847
4848 if (ctx->config->trans_mode == OMAP_DSS_DSI_BURST_MODE)
4849 pck_max = ctx->req_pck_max + 10000000;
4850 else
4851 pck_max = ctx->req_pck_max;
4852
4853 return dispc_div_calc(dispc, ctx->req_pck_min, pck_max,
4854 dsi_vm_calc_dispc_cb, ctx);
4855}
4856
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03004857static bool dsi_vm_calc_pll_cb(int n, int m, unsigned long fint,
4858 unsigned long clkdco, void *data)
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004859{
4860 struct dsi_clk_calc_ctx *ctx = data;
Laurent Pinchartfe9964c2017-08-05 01:44:15 +03004861 struct dsi_data *dsi = dsi_get_dsidrv_data(ctx->dsidev);
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004862
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03004863 ctx->dsi_cinfo.n = n;
4864 ctx->dsi_cinfo.m = m;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004865 ctx->dsi_cinfo.fint = fint;
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03004866 ctx->dsi_cinfo.clkdco = clkdco;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004867
Tomi Valkeinencd0715f2016-05-17 21:23:37 +03004868 return dss_pll_hsdiv_calc_a(ctx->pll, clkdco, ctx->req_pck_min,
Laurent Pinchartfe9964c2017-08-05 01:44:15 +03004869 dsi->data->max_fck_freq,
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004870 dsi_vm_calc_hsdiv_cb, ctx);
4871}
4872
4873static bool dsi_vm_calc(struct dsi_data *dsi,
4874 const struct omap_dss_dsi_config *cfg,
4875 struct dsi_clk_calc_ctx *ctx)
4876{
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03004877 const struct videomode *vm = cfg->vm;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004878 unsigned long clkin;
4879 unsigned long pll_min;
4880 unsigned long pll_max;
4881 int ndl = dsi->num_lanes_used - 1;
4882 int bitspp = dsi_get_pixel_size(cfg->pixel_format);
4883 unsigned long byteclk_min;
4884
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03004885 clkin = clk_get_rate(dsi->pll.clkin);
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004886
4887 memset(ctx, 0, sizeof(*ctx));
4888 ctx->dsidev = dsi->pdev;
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03004889 ctx->pll = &dsi->pll;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004890 ctx->config = cfg;
4891
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004892 /* these limits should come from the panel driver */
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03004893 ctx->req_pck_min = vm->pixelclock - 1000;
4894 ctx->req_pck_nom = vm->pixelclock;
4895 ctx->req_pck_max = vm->pixelclock + 1000;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004896
4897 byteclk_min = div64_u64((u64)ctx->req_pck_min * bitspp, ndl * 8);
4898 pll_min = max(cfg->hs_clk_min * 4, byteclk_min * 4 * 4);
4899
4900 if (cfg->trans_mode == OMAP_DSS_DSI_BURST_MODE) {
4901 pll_max = cfg->hs_clk_max * 4;
4902 } else {
4903 unsigned long byteclk_max;
4904 byteclk_max = div64_u64((u64)ctx->req_pck_max * bitspp,
4905 ndl * 8);
4906
4907 pll_max = byteclk_max * 4 * 4;
4908 }
4909
Tomi Valkeinencd0715f2016-05-17 21:23:37 +03004910 return dss_pll_calc_a(ctx->pll, clkin,
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004911 pll_min, pll_max,
4912 dsi_vm_calc_pll_cb, ctx);
4913}
4914
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03004915static int dsi_set_config(struct omap_dss_device *dssdev,
Tomi Valkeinen777f05c2013-03-06 11:10:29 +02004916 const struct omap_dss_dsi_config *config)
Archit Tanejae67458a2012-08-13 14:17:30 +05304917{
4918 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4919 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004920 struct dsi_clk_calc_ctx ctx;
4921 bool ok;
4922 int r;
Archit Tanejae67458a2012-08-13 14:17:30 +05304923
4924 mutex_lock(&dsi->lock);
4925
Tomi Valkeinen777f05c2013-03-06 11:10:29 +02004926 dsi->pix_fmt = config->pixel_format;
4927 dsi->mode = config->mode;
4928
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004929 if (config->mode == OMAP_DSS_DSI_VIDEO_MODE)
4930 ok = dsi_vm_calc(dsi, config, &ctx);
4931 else
4932 ok = dsi_cm_calc(dsi, config, &ctx);
4933
4934 if (!ok) {
4935 DSSERR("failed to find suitable DSI clock settings\n");
4936 r = -EINVAL;
4937 goto err;
4938 }
4939
Laurent Pinchartfe9964c2017-08-05 01:44:15 +03004940 dsi_pll_calc_dsi_fck(dsi, &ctx.dsi_cinfo);
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004941
Tomi Valkeinenacf604b2014-11-07 13:13:24 +02004942 r = dsi_lp_clock_calc(ctx.dsi_cinfo.clkout[HSDIV_DSI],
Tomi Valkeinen7b71c412014-08-06 15:45:26 +03004943 config->lp_clk_min, config->lp_clk_max, &dsi->user_lp_cinfo);
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004944 if (r) {
4945 DSSERR("failed to find suitable DSI LP clock settings\n");
4946 goto err;
4947 }
4948
4949 dsi->user_dsi_cinfo = ctx.dsi_cinfo;
4950 dsi->user_dispc_cinfo = ctx.dispc_cinfo;
4951
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03004952 dsi->vm = ctx.vm;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004953 dsi->vm_timings = ctx.dsi_vm;
Archit Tanejae67458a2012-08-13 14:17:30 +05304954
4955 mutex_unlock(&dsi->lock);
Archit Tanejae67458a2012-08-13 14:17:30 +05304956
Tomi Valkeinen777f05c2013-03-06 11:10:29 +02004957 return 0;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004958err:
4959 mutex_unlock(&dsi->lock);
4960
4961 return r;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004962}
Archit Taneja0b3ffe32012-08-13 22:13:39 +05304963
Tomi Valkeinen2eea5ae2013-02-13 11:23:54 +02004964/*
4965 * Return a hardcoded channel for the DSI output. This should work for
4966 * current use cases, but this can be later expanded to either resolve
4967 * the channel in some more dynamic manner, or get the channel as a user
4968 * parameter.
4969 */
Laurent Pinchart742e6932017-08-05 01:43:57 +03004970static enum omap_channel dsi_get_channel(struct dsi_data *dsi)
Archit Tanejae3525742012-08-09 15:23:43 +05304971{
Laurent Pinchart742e6932017-08-05 01:43:57 +03004972 switch (dsi->data->model) {
4973 case DSI_MODEL_OMAP3:
Tomi Valkeinen2eea5ae2013-02-13 11:23:54 +02004974 return OMAP_DSS_CHANNEL_LCD;
Archit Tanejae3525742012-08-09 15:23:43 +05304975
Laurent Pinchart742e6932017-08-05 01:43:57 +03004976 case DSI_MODEL_OMAP4:
4977 switch (dsi->module_id) {
Tomi Valkeinen2eea5ae2013-02-13 11:23:54 +02004978 case 0:
4979 return OMAP_DSS_CHANNEL_LCD;
4980 case 1:
4981 return OMAP_DSS_CHANNEL_LCD2;
4982 default:
4983 DSSWARN("unsupported module id\n");
4984 return OMAP_DSS_CHANNEL_LCD;
4985 }
Archit Tanejae3525742012-08-09 15:23:43 +05304986
Laurent Pinchart742e6932017-08-05 01:43:57 +03004987 case DSI_MODEL_OMAP5:
4988 switch (dsi->module_id) {
Tomi Valkeinen2eea5ae2013-02-13 11:23:54 +02004989 case 0:
4990 return OMAP_DSS_CHANNEL_LCD;
4991 case 1:
4992 return OMAP_DSS_CHANNEL_LCD3;
4993 default:
4994 DSSWARN("unsupported module id\n");
4995 return OMAP_DSS_CHANNEL_LCD;
4996 }
4997
4998 default:
4999 DSSWARN("unsupported DSS version\n");
5000 return OMAP_DSS_CHANNEL_LCD;
5001 }
Archit Taneja02c39602012-08-10 15:01:33 +05305002}
Tomi Valkeinen5f42f2c2011-02-22 15:53:46 +02005003
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03005004static int dsi_request_vc(struct omap_dss_device *dssdev, int *channel)
Archit Taneja5ee3c142011-03-02 12:35:53 +05305005{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305006 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
5007 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Taneja5ee3c142011-03-02 12:35:53 +05305008 int i;
5009
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305010 for (i = 0; i < ARRAY_SIZE(dsi->vc); i++) {
5011 if (!dsi->vc[i].dssdev) {
5012 dsi->vc[i].dssdev = dssdev;
Archit Taneja5ee3c142011-03-02 12:35:53 +05305013 *channel = i;
5014 return 0;
5015 }
5016 }
5017
5018 DSSERR("cannot get VC for display %s", dssdev->name);
5019 return -ENOSPC;
5020}
Archit Taneja5ee3c142011-03-02 12:35:53 +05305021
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03005022static int dsi_set_vc_id(struct omap_dss_device *dssdev, int channel, int vc_id)
Archit Taneja5ee3c142011-03-02 12:35:53 +05305023{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305024 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
5025 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
5026
Archit Taneja5ee3c142011-03-02 12:35:53 +05305027 if (vc_id < 0 || vc_id > 3) {
5028 DSSERR("VC ID out of range\n");
5029 return -EINVAL;
5030 }
5031
5032 if (channel < 0 || channel > 3) {
5033 DSSERR("Virtual Channel out of range\n");
5034 return -EINVAL;
5035 }
5036
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305037 if (dsi->vc[channel].dssdev != dssdev) {
Archit Taneja5ee3c142011-03-02 12:35:53 +05305038 DSSERR("Virtual Channel not allocated to display %s\n",
5039 dssdev->name);
5040 return -EINVAL;
5041 }
5042
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305043 dsi->vc[channel].vc_id = vc_id;
Archit Taneja5ee3c142011-03-02 12:35:53 +05305044
5045 return 0;
5046}
Archit Taneja5ee3c142011-03-02 12:35:53 +05305047
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03005048static void dsi_release_vc(struct omap_dss_device *dssdev, int channel)
Archit Taneja5ee3c142011-03-02 12:35:53 +05305049{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305050 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
5051 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
5052
Archit Taneja5ee3c142011-03-02 12:35:53 +05305053 if ((channel >= 0 && channel <= 3) &&
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305054 dsi->vc[channel].dssdev == dssdev) {
5055 dsi->vc[channel].dssdev = NULL;
5056 dsi->vc[channel].vc_id = 0;
Archit Taneja5ee3c142011-03-02 12:35:53 +05305057 }
5058}
Archit Taneja5ee3c142011-03-02 12:35:53 +05305059
Tomi Valkeinene406f902010-06-09 15:28:12 +03005060
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005061static int dsi_get_clocks(struct platform_device *dsidev)
5062{
5063 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
5064 struct clk *clk;
5065
Sachin Kamat5303b3a2013-04-02 14:33:00 +03005066 clk = devm_clk_get(&dsidev->dev, "fck");
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005067 if (IS_ERR(clk)) {
5068 DSSERR("can't get fck\n");
5069 return PTR_ERR(clk);
5070 }
5071
5072 dsi->dss_clk = clk;
5073
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005074 return 0;
5075}
5076
Tomi Valkeinendeb16df2013-05-24 13:20:27 +03005077static int dsi_connect(struct omap_dss_device *dssdev,
5078 struct omap_dss_device *dst)
5079{
5080 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinen0674d382015-11-05 10:01:02 +02005081 enum omap_channel dispc_channel = dssdev->dispc_channel;
Tomi Valkeinendeb16df2013-05-24 13:20:27 +03005082 int r;
5083
5084 r = dsi_regulator_init(dsidev);
5085 if (r)
5086 return r;
5087
Tomi Valkeinen0674d382015-11-05 10:01:02 +02005088 r = dss_mgr_connect(dispc_channel, dssdev);
Tomi Valkeinendeb16df2013-05-24 13:20:27 +03005089 if (r)
5090 return r;
5091
5092 r = omapdss_output_set_device(dssdev, dst);
5093 if (r) {
5094 DSSERR("failed to connect output to new device: %s\n",
5095 dssdev->name);
Tomi Valkeinen0674d382015-11-05 10:01:02 +02005096 dss_mgr_disconnect(dispc_channel, dssdev);
Tomi Valkeinendeb16df2013-05-24 13:20:27 +03005097 return r;
5098 }
5099
5100 return 0;
5101}
5102
5103static void dsi_disconnect(struct omap_dss_device *dssdev,
5104 struct omap_dss_device *dst)
5105{
Tomi Valkeinen0674d382015-11-05 10:01:02 +02005106 enum omap_channel dispc_channel = dssdev->dispc_channel;
5107
Tomi Valkeinen9560dc102013-07-24 13:06:54 +03005108 WARN_ON(dst != dssdev->dst);
Tomi Valkeinendeb16df2013-05-24 13:20:27 +03005109
Tomi Valkeinen9560dc102013-07-24 13:06:54 +03005110 if (dst != dssdev->dst)
Tomi Valkeinendeb16df2013-05-24 13:20:27 +03005111 return;
5112
5113 omapdss_output_unset_device(dssdev);
5114
Tomi Valkeinen0674d382015-11-05 10:01:02 +02005115 dss_mgr_disconnect(dispc_channel, dssdev);
Tomi Valkeinendeb16df2013-05-24 13:20:27 +03005116}
5117
5118static const struct omapdss_dsi_ops dsi_ops = {
5119 .connect = dsi_connect,
5120 .disconnect = dsi_disconnect,
5121
5122 .bus_lock = dsi_bus_lock,
5123 .bus_unlock = dsi_bus_unlock,
5124
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03005125 .enable = dsi_display_enable,
5126 .disable = dsi_display_disable,
Tomi Valkeinendeb16df2013-05-24 13:20:27 +03005127
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03005128 .enable_hs = dsi_vc_enable_hs,
Tomi Valkeinendeb16df2013-05-24 13:20:27 +03005129
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03005130 .configure_pins = dsi_configure_pins,
5131 .set_config = dsi_set_config,
Tomi Valkeinendeb16df2013-05-24 13:20:27 +03005132
5133 .enable_video_output = dsi_enable_video_output,
5134 .disable_video_output = dsi_disable_video_output,
5135
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03005136 .update = dsi_update,
Tomi Valkeinendeb16df2013-05-24 13:20:27 +03005137
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03005138 .enable_te = dsi_enable_te,
Tomi Valkeinendeb16df2013-05-24 13:20:27 +03005139
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03005140 .request_vc = dsi_request_vc,
5141 .set_vc_id = dsi_set_vc_id,
5142 .release_vc = dsi_release_vc,
Tomi Valkeinendeb16df2013-05-24 13:20:27 +03005143
5144 .dcs_write = dsi_vc_dcs_write,
5145 .dcs_write_nosync = dsi_vc_dcs_write_nosync,
5146 .dcs_read = dsi_vc_dcs_read,
5147
5148 .gen_write = dsi_vc_generic_write,
5149 .gen_write_nosync = dsi_vc_generic_write_nosync,
5150 .gen_read = dsi_vc_generic_read,
5151
5152 .bta_sync = dsi_vc_send_bta_sync,
5153
5154 .set_max_rx_packet_size = dsi_vc_set_max_rx_packet_size,
5155};
5156
Tomi Valkeinenee4a24e2013-04-26 13:47:06 +03005157static void dsi_init_output(struct platform_device *dsidev)
Archit Taneja81b87f52012-09-26 16:30:49 +05305158{
5159 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen1f68d9c2013-04-19 15:09:34 +03005160 struct omap_dss_device *out = &dsi->output;
Archit Taneja81b87f52012-09-26 16:30:49 +05305161
Tomi Valkeinen1f68d9c2013-04-19 15:09:34 +03005162 out->dev = &dsidev->dev;
Archit Taneja81b87f52012-09-26 16:30:49 +05305163 out->id = dsi->module_id == 0 ?
5164 OMAP_DSS_OUTPUT_DSI1 : OMAP_DSS_OUTPUT_DSI2;
5165
Tomi Valkeinen1f68d9c2013-04-19 15:09:34 +03005166 out->output_type = OMAP_DISPLAY_TYPE_DSI;
Tomi Valkeinen7286a082013-02-18 13:06:01 +02005167 out->name = dsi->module_id == 0 ? "dsi.0" : "dsi.1";
Laurent Pinchart742e6932017-08-05 01:43:57 +03005168 out->dispc_channel = dsi_get_channel(dsi);
Tomi Valkeinendeb16df2013-05-24 13:20:27 +03005169 out->ops.dsi = &dsi_ops;
Tomi Valkeinenb7328e12013-05-03 11:42:18 +03005170 out->owner = THIS_MODULE;
Archit Taneja81b87f52012-09-26 16:30:49 +05305171
Tomi Valkeinen5d47dbc2013-04-24 13:32:51 +03005172 omapdss_register_output(out);
Archit Taneja81b87f52012-09-26 16:30:49 +05305173}
5174
Tomi Valkeinend1890a682013-04-26 13:47:41 +03005175static void dsi_uninit_output(struct platform_device *dsidev)
Archit Taneja81b87f52012-09-26 16:30:49 +05305176{
5177 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen1f68d9c2013-04-19 15:09:34 +03005178 struct omap_dss_device *out = &dsi->output;
Archit Taneja81b87f52012-09-26 16:30:49 +05305179
Tomi Valkeinen5d47dbc2013-04-24 13:32:51 +03005180 omapdss_unregister_output(out);
Archit Taneja81b87f52012-09-26 16:30:49 +05305181}
5182
Tomi Valkeinen6274a612012-08-21 15:35:42 +03005183static int dsi_probe_of(struct platform_device *pdev)
5184{
5185 struct device_node *node = pdev->dev.of_node;
5186 struct dsi_data *dsi = dsi_get_dsidrv_data(pdev);
5187 struct property *prop;
5188 u32 lane_arr[10];
5189 int len, num_pins;
5190 int r, i;
5191 struct device_node *ep;
5192 struct omap_dsi_pin_config pin_cfg;
5193
Rob Herring09bffa62017-03-22 08:26:08 -05005194 ep = of_graph_get_endpoint_by_regs(node, 0, 0);
Tomi Valkeinen6274a612012-08-21 15:35:42 +03005195 if (!ep)
5196 return 0;
5197
5198 prop = of_find_property(ep, "lanes", &len);
5199 if (prop == NULL) {
5200 dev_err(&pdev->dev, "failed to find lane data\n");
5201 r = -EINVAL;
5202 goto err;
5203 }
5204
5205 num_pins = len / sizeof(u32);
5206
5207 if (num_pins < 4 || num_pins % 2 != 0 ||
5208 num_pins > dsi->num_lanes_supported * 2) {
5209 dev_err(&pdev->dev, "bad number of lanes\n");
5210 r = -EINVAL;
5211 goto err;
5212 }
5213
5214 r = of_property_read_u32_array(ep, "lanes", lane_arr, num_pins);
5215 if (r) {
5216 dev_err(&pdev->dev, "failed to read lane data\n");
5217 goto err;
5218 }
5219
5220 pin_cfg.num_pins = num_pins;
5221 for (i = 0; i < num_pins; ++i)
5222 pin_cfg.pins[i] = (int)lane_arr[i];
5223
5224 r = dsi_configure_pins(&dsi->output, &pin_cfg);
5225 if (r) {
5226 dev_err(&pdev->dev, "failed to configure pins");
5227 goto err;
5228 }
5229
5230 of_node_put(ep);
5231
5232 return 0;
5233
5234err:
5235 of_node_put(ep);
5236 return r;
5237}
5238
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03005239static const struct dss_pll_ops dsi_pll_ops = {
5240 .enable = dsi_pll_enable,
5241 .disable = dsi_pll_disable,
5242 .set_config = dss_pll_write_config_type_a,
5243};
5244
5245static const struct dss_pll_hw dss_omap3_dsi_pll_hw = {
Tomi Valkeinen06ede3d2016-05-18 10:48:44 +03005246 .type = DSS_PLL_TYPE_A,
5247
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03005248 .n_max = (1 << 7) - 1,
5249 .m_max = (1 << 11) - 1,
5250 .mX_max = (1 << 4) - 1,
5251 .fint_min = 750000,
5252 .fint_max = 2100000,
5253 .clkdco_low = 1000000000,
5254 .clkdco_max = 1800000000,
5255
5256 .n_msb = 7,
5257 .n_lsb = 1,
5258 .m_msb = 18,
5259 .m_lsb = 8,
5260
5261 .mX_msb[0] = 22,
5262 .mX_lsb[0] = 19,
5263 .mX_msb[1] = 26,
5264 .mX_lsb[1] = 23,
5265
5266 .has_stopmode = true,
5267 .has_freqsel = true,
5268 .has_selfreqdco = false,
5269 .has_refsel = false,
5270};
5271
5272static const struct dss_pll_hw dss_omap4_dsi_pll_hw = {
Tomi Valkeinen06ede3d2016-05-18 10:48:44 +03005273 .type = DSS_PLL_TYPE_A,
5274
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03005275 .n_max = (1 << 8) - 1,
5276 .m_max = (1 << 12) - 1,
5277 .mX_max = (1 << 5) - 1,
5278 .fint_min = 500000,
5279 .fint_max = 2500000,
5280 .clkdco_low = 1000000000,
5281 .clkdco_max = 1800000000,
5282
5283 .n_msb = 8,
5284 .n_lsb = 1,
5285 .m_msb = 20,
5286 .m_lsb = 9,
5287
5288 .mX_msb[0] = 25,
5289 .mX_lsb[0] = 21,
5290 .mX_msb[1] = 30,
5291 .mX_lsb[1] = 26,
5292
5293 .has_stopmode = true,
5294 .has_freqsel = false,
5295 .has_selfreqdco = false,
5296 .has_refsel = false,
5297};
5298
5299static const struct dss_pll_hw dss_omap5_dsi_pll_hw = {
Tomi Valkeinen06ede3d2016-05-18 10:48:44 +03005300 .type = DSS_PLL_TYPE_A,
5301
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03005302 .n_max = (1 << 8) - 1,
5303 .m_max = (1 << 12) - 1,
5304 .mX_max = (1 << 5) - 1,
5305 .fint_min = 150000,
5306 .fint_max = 52000000,
5307 .clkdco_low = 1000000000,
5308 .clkdco_max = 1800000000,
5309
5310 .n_msb = 8,
5311 .n_lsb = 1,
5312 .m_msb = 20,
5313 .m_lsb = 9,
5314
5315 .mX_msb[0] = 25,
5316 .mX_lsb[0] = 21,
5317 .mX_msb[1] = 30,
5318 .mX_lsb[1] = 26,
5319
5320 .has_stopmode = true,
5321 .has_freqsel = false,
5322 .has_selfreqdco = true,
5323 .has_refsel = true,
5324};
5325
5326static int dsi_init_pll_data(struct platform_device *dsidev)
5327{
5328 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
5329 struct dss_pll *pll = &dsi->pll;
5330 struct clk *clk;
5331 int r;
5332
5333 clk = devm_clk_get(&dsidev->dev, "sys_clk");
5334 if (IS_ERR(clk)) {
5335 DSSERR("can't get sys_clk\n");
5336 return PTR_ERR(clk);
5337 }
5338
5339 pll->name = dsi->module_id == 0 ? "dsi0" : "dsi1";
Tomi Valkeinen64e22ff2015-01-02 10:05:33 +02005340 pll->id = dsi->module_id == 0 ? DSS_PLL_DSI1 : DSS_PLL_DSI2;
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03005341 pll->clkin = clk;
5342 pll->base = dsi->pll_base;
Laurent Pinchart742e6932017-08-05 01:43:57 +03005343 pll->hw = dsi->data->pll_hw;
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03005344 pll->ops = &dsi_pll_ops;
5345
5346 r = dss_pll_register(pll);
5347 if (r)
5348 return r;
5349
5350 return 0;
5351}
5352
Tomi Valkeinenb98482e2011-05-16 13:52:51 +03005353/* DSI1 HW IP initialisation */
Laurent Pinchart44d8ca12017-08-05 01:44:10 +03005354static const struct dsi_of_data dsi_of_data_omap34xx = {
5355 .model = DSI_MODEL_OMAP3,
5356 .pll_hw = &dss_omap3_dsi_pll_hw,
5357 .modules = (const struct dsi_module_id_data[]) {
5358 { .address = 0x4804fc00, .id = 0, },
5359 { },
5360 },
Laurent Pinchartfe9964c2017-08-05 01:44:15 +03005361 .max_fck_freq = 173000000,
5362 .max_pll_lpdiv = (1 << 13) - 1,
Laurent Pinchart44d8ca12017-08-05 01:44:10 +03005363 .quirks = DSI_QUIRK_REVERSE_TXCLKESC,
5364};
5365
5366static const struct dsi_of_data dsi_of_data_omap36xx = {
5367 .model = DSI_MODEL_OMAP3,
5368 .pll_hw = &dss_omap3_dsi_pll_hw,
5369 .modules = (const struct dsi_module_id_data[]) {
5370 { .address = 0x4804fc00, .id = 0, },
5371 { },
5372 },
Laurent Pinchartfe9964c2017-08-05 01:44:15 +03005373 .max_fck_freq = 173000000,
5374 .max_pll_lpdiv = (1 << 13) - 1,
Laurent Pinchart44d8ca12017-08-05 01:44:10 +03005375 .quirks = DSI_QUIRK_PLL_PWR_BUG,
5376};
5377
5378static const struct dsi_of_data dsi_of_data_omap4 = {
5379 .model = DSI_MODEL_OMAP4,
5380 .pll_hw = &dss_omap4_dsi_pll_hw,
5381 .modules = (const struct dsi_module_id_data[]) {
5382 { .address = 0x58004000, .id = 0, },
5383 { .address = 0x58005000, .id = 1, },
5384 { },
5385 },
Laurent Pinchartfe9964c2017-08-05 01:44:15 +03005386 .max_fck_freq = 170000000,
5387 .max_pll_lpdiv = (1 << 13) - 1,
Laurent Pinchart44d8ca12017-08-05 01:44:10 +03005388 .quirks = DSI_QUIRK_DCS_CMD_CONFIG_VC | DSI_QUIRK_VC_OCP_WIDTH
5389 | DSI_QUIRK_GNQ,
5390};
5391
5392static const struct dsi_of_data dsi_of_data_omap5 = {
5393 .model = DSI_MODEL_OMAP5,
5394 .pll_hw = &dss_omap5_dsi_pll_hw,
5395 .modules = (const struct dsi_module_id_data[]) {
5396 { .address = 0x58004000, .id = 0, },
5397 { .address = 0x58009000, .id = 1, },
5398 { },
5399 },
Laurent Pinchartfe9964c2017-08-05 01:44:15 +03005400 .max_fck_freq = 209250000,
5401 .max_pll_lpdiv = (1 << 13) - 1,
Laurent Pinchart44d8ca12017-08-05 01:44:10 +03005402 .quirks = DSI_QUIRK_DCS_CMD_CONFIG_VC | DSI_QUIRK_VC_OCP_WIDTH
5403 | DSI_QUIRK_GNQ | DSI_QUIRK_PHY_DCC,
5404};
5405
5406static const struct of_device_id dsi_of_match[] = {
5407 { .compatible = "ti,omap3-dsi", .data = &dsi_of_data_omap36xx, },
5408 { .compatible = "ti,omap4-dsi", .data = &dsi_of_data_omap4, },
5409 { .compatible = "ti,omap5-dsi", .data = &dsi_of_data_omap5, },
5410 {},
5411};
5412
5413static const struct soc_device_attribute dsi_soc_devices[] = {
5414 { .machine = "OMAP3[45]*", .data = &dsi_of_data_omap34xx },
5415 { .machine = "AM35*", .data = &dsi_of_data_omap34xx },
5416 { /* sentinel */ }
5417};
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03005418static int dsi_bind(struct device *dev, struct device *master, void *data)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005419{
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03005420 struct platform_device *dsidev = to_platform_device(dev);
Laurent Pinchart44d8ca12017-08-05 01:44:10 +03005421 const struct soc_device_attribute *soc;
Laurent Pinchart1dff2122017-05-07 00:42:26 +03005422 const struct dsi_module_id_data *d;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005423 u32 rev;
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02005424 int r, i;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305425 struct dsi_data *dsi;
Tomi Valkeinen6274a612012-08-21 15:35:42 +03005426 struct resource *dsi_mem;
Tomi Valkeinen68104462013-12-17 13:53:28 +02005427 struct resource *res;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005428
Julia Lawall6e2a14d2012-01-24 14:00:45 +01005429 dsi = devm_kzalloc(&dsidev->dev, sizeof(*dsi), GFP_KERNEL);
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005430 if (!dsi)
5431 return -ENOMEM;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305432
5433 dsi->pdev = dsidev;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305434 dev_set_drvdata(&dsidev->dev, dsi);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05305435
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305436 spin_lock_init(&dsi->irq_lock);
5437 spin_lock_init(&dsi->errors_lock);
5438 dsi->errors = 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005439
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02005440#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305441 spin_lock_init(&dsi->irq_stats_lock);
5442 dsi->irq_stats.last_reset = jiffies;
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02005443#endif
5444
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305445 mutex_init(&dsi->lock);
5446 sema_init(&dsi->bus_lock, 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005447
Tejun Heo203b42f2012-08-21 13:18:23 -07005448 INIT_DEFERRABLE_WORK(&dsi->framedone_timeout_work,
5449 dsi_framedone_timeout_work_callback);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305450
5451#ifdef DSI_CATCH_MISSING_TE
Kees Cooke99e88a2017-10-16 14:43:17 -07005452 timer_setup(&dsi->te_timer, dsi_te_timeout, 0);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305453#endif
Tomi Valkeinen68104462013-12-17 13:53:28 +02005454
Laurent Pinchart1dff2122017-05-07 00:42:26 +03005455 dsi_mem = platform_get_resource_byname(dsidev, IORESOURCE_MEM, "proto");
5456 dsi->proto_base = devm_ioremap_resource(&dsidev->dev, dsi_mem);
Laurent Pinchartb22622f2017-05-07 00:29:09 +03005457 if (IS_ERR(dsi->proto_base))
5458 return PTR_ERR(dsi->proto_base);
Tomi Valkeinen68104462013-12-17 13:53:28 +02005459
5460 res = platform_get_resource_byname(dsidev, IORESOURCE_MEM, "phy");
Laurent Pinchartb22622f2017-05-07 00:29:09 +03005461 dsi->phy_base = devm_ioremap_resource(&dsidev->dev, res);
5462 if (IS_ERR(dsi->phy_base))
5463 return PTR_ERR(dsi->phy_base);
Tomi Valkeinen68104462013-12-17 13:53:28 +02005464
5465 res = platform_get_resource_byname(dsidev, IORESOURCE_MEM, "pll");
Laurent Pinchartb22622f2017-05-07 00:29:09 +03005466 dsi->pll_base = devm_ioremap_resource(&dsidev->dev, res);
5467 if (IS_ERR(dsi->pll_base))
5468 return PTR_ERR(dsi->pll_base);
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005469
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305470 dsi->irq = platform_get_irq(dsi->pdev, 0);
5471 if (dsi->irq < 0) {
5472 DSSERR("platform_get_irq failed\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005473 return -ENODEV;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305474 }
archit tanejaaffe3602011-02-23 08:41:03 +00005475
Julia Lawall6e2a14d2012-01-24 14:00:45 +01005476 r = devm_request_irq(&dsidev->dev, dsi->irq, omap_dsi_irq_handler,
5477 IRQF_SHARED, dev_name(&dsidev->dev), dsi->pdev);
archit tanejaaffe3602011-02-23 08:41:03 +00005478 if (r < 0) {
5479 DSSERR("request_irq failed\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005480 return r;
archit tanejaaffe3602011-02-23 08:41:03 +00005481 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005482
Laurent Pinchart44d8ca12017-08-05 01:44:10 +03005483 soc = soc_device_match(dsi_soc_devices);
5484 if (soc)
5485 dsi->data = soc->data;
5486 else
5487 dsi->data = of_match_node(dsi_of_match, dev->of_node)->data;
5488
Laurent Pinchart742e6932017-08-05 01:43:57 +03005489 d = dsi->data->modules;
Laurent Pinchart1dff2122017-05-07 00:42:26 +03005490 while (d->address != 0 && d->address != dsi_mem->start)
5491 d++;
Tomi Valkeinen6274a612012-08-21 15:35:42 +03005492
Laurent Pinchart1dff2122017-05-07 00:42:26 +03005493 if (d->address == 0) {
5494 DSSERR("unsupported DSI module\n");
5495 return -ENODEV;
Tomi Valkeinen6274a612012-08-21 15:35:42 +03005496 }
5497
Laurent Pinchart1dff2122017-05-07 00:42:26 +03005498 dsi->module_id = d->id;
5499
Tomi Valkeineneeb45f82017-08-10 09:33:07 +03005500 if (dsi->data->model == DSI_MODEL_OMAP4 ||
5501 dsi->data->model == DSI_MODEL_OMAP5) {
Laurent Pinchart9e1305d2017-08-05 01:43:53 +03005502 struct device_node *np;
5503
5504 /*
Tomi Valkeineneeb45f82017-08-10 09:33:07 +03005505 * The OMAP4/5 display DT bindings don't reference the padconf
Laurent Pinchart9e1305d2017-08-05 01:43:53 +03005506 * syscon. Our only option to retrieve it is to find it by name.
5507 */
Tomi Valkeineneeb45f82017-08-10 09:33:07 +03005508 np = of_find_node_by_name(NULL,
5509 dsi->data->model == DSI_MODEL_OMAP4 ?
5510 "omap4_padconf_global" : "omap5_padconf_global");
Laurent Pinchart9e1305d2017-08-05 01:43:53 +03005511 if (!np)
5512 return -ENODEV;
5513
5514 dsi->syscon = syscon_node_to_regmap(np);
5515 of_node_put(np);
5516 }
5517
Archit Taneja5ee3c142011-03-02 12:35:53 +05305518 /* DSI VCs initialization */
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305519 for (i = 0; i < ARRAY_SIZE(dsi->vc); i++) {
Archit Tanejad6049142011-08-22 11:58:08 +05305520 dsi->vc[i].source = DSI_VC_SOURCE_L4;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305521 dsi->vc[i].dssdev = NULL;
5522 dsi->vc[i].vc_id = 0;
Archit Taneja5ee3c142011-03-02 12:35:53 +05305523 }
5524
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005525 r = dsi_get_clocks(dsidev);
5526 if (r)
5527 return r;
5528
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03005529 dsi_init_pll_data(dsidev);
5530
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005531 pm_runtime_enable(&dsidev->dev);
5532
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005533 r = dsi_runtime_get(dsidev);
5534 if (r)
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005535 goto err_runtime_get;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005536
Archit Tanejaa72b64b2011-05-12 17:26:26 +05305537 rev = dsi_read_reg(dsidev, DSI_REVISION);
5538 dev_dbg(&dsidev->dev, "OMAP DSI rev %d.%d\n",
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005539 FLD_GET(rev, 7, 4), FLD_GET(rev, 3, 0));
5540
Tomi Valkeinend9820852011-10-12 15:05:59 +03005541 /* DSI on OMAP3 doesn't have register DSI_GNQ, set number
5542 * of data to 3 by default */
Laurent Pinchart44d8ca12017-08-05 01:44:10 +03005543 if (dsi->data->quirks & DSI_QUIRK_GNQ)
Tomi Valkeinend9820852011-10-12 15:05:59 +03005544 /* NB_DATA_LANES */
5545 dsi->num_lanes_supported = 1 + REG_GET(dsidev, DSI_GNQ, 11, 9);
5546 else
5547 dsi->num_lanes_supported = 3;
Archit Taneja75d72472011-05-16 15:17:08 +05305548
Tomi Valkeinen99322572013-03-05 10:37:02 +02005549 dsi->line_buffer_size = dsi_get_line_buf_size(dsidev);
5550
Archit Taneja81b87f52012-09-26 16:30:49 +05305551 dsi_init_output(dsidev);
5552
Laurent Pinchart1dff2122017-05-07 00:42:26 +03005553 r = dsi_probe_of(dsidev);
5554 if (r) {
5555 DSSERR("Invalid DSI DT data\n");
5556 goto err_probe_of;
Tomi Valkeinen6274a612012-08-21 15:35:42 +03005557 }
5558
Laurent Pinchart1dff2122017-05-07 00:42:26 +03005559 r = of_platform_populate(dsidev->dev.of_node, NULL, NULL, &dsidev->dev);
5560 if (r)
5561 DSSERR("Failed to populate DSI child devices: %d\n", r);
5562
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005563 dsi_runtime_put(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005564
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02005565 if (dsi->module_id == 0)
Tomi Valkeinene40402c2012-03-02 18:01:07 +02005566 dss_debugfs_create_file("dsi1_regs", dsi1_dump_regs);
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02005567 else if (dsi->module_id == 1)
Tomi Valkeinene40402c2012-03-02 18:01:07 +02005568 dss_debugfs_create_file("dsi2_regs", dsi2_dump_regs);
5569
5570#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02005571 if (dsi->module_id == 0)
Tomi Valkeinene40402c2012-03-02 18:01:07 +02005572 dss_debugfs_create_file("dsi1_irqs", dsi1_dump_irqs);
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02005573 else if (dsi->module_id == 1)
Tomi Valkeinene40402c2012-03-02 18:01:07 +02005574 dss_debugfs_create_file("dsi2_irqs", dsi2_dump_irqs);
5575#endif
Tomi Valkeinen6274a612012-08-21 15:35:42 +03005576
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005577 return 0;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005578
Tomi Valkeinen6274a612012-08-21 15:35:42 +03005579err_probe_of:
5580 dsi_uninit_output(dsidev);
5581 dsi_runtime_put(dsidev);
5582
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005583err_runtime_get:
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005584 pm_runtime_disable(&dsidev->dev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005585 return r;
5586}
5587
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03005588static void dsi_unbind(struct device *dev, struct device *master, void *data)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005589{
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03005590 struct platform_device *dsidev = to_platform_device(dev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305591 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
5592
Tomi Valkeinene4e42b82014-07-31 16:15:39 +03005593 of_platform_depopulate(&dsidev->dev);
Tomi Valkeinen6274a612012-08-21 15:35:42 +03005594
Tomi Valkeinenb98482e2011-05-16 13:52:51 +03005595 WARN_ON(dsi->scp_clk_refcount > 0);
5596
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03005597 dss_pll_unregister(&dsi->pll);
5598
Archit Taneja81b87f52012-09-26 16:30:49 +05305599 dsi_uninit_output(dsidev);
5600
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005601 pm_runtime_disable(&dsidev->dev);
5602
Tomi Valkeinenb2541c42013-05-03 13:42:24 +03005603 if (dsi->vdds_dsi_reg != NULL && dsi->vdds_dsi_enabled) {
5604 regulator_disable(dsi->vdds_dsi_reg);
5605 dsi->vdds_dsi_enabled = false;
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005606 }
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03005607}
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005608
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03005609static const struct component_ops dsi_component_ops = {
5610 .bind = dsi_bind,
5611 .unbind = dsi_unbind,
5612};
5613
5614static int dsi_probe(struct platform_device *pdev)
5615{
5616 return component_add(&pdev->dev, &dsi_component_ops);
5617}
5618
5619static int dsi_remove(struct platform_device *pdev)
5620{
5621 component_del(&pdev->dev, &dsi_component_ops);
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005622 return 0;
5623}
5624
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005625static int dsi_runtime_suspend(struct device *dev)
5626{
Tomi Valkeinen0925afc2014-04-11 13:49:55 +03005627 struct platform_device *pdev = to_platform_device(dev);
5628 struct dsi_data *dsi = dsi_get_dsidrv_data(pdev);
5629
5630 dsi->is_enabled = false;
5631 /* ensure the irq handler sees the is_enabled value */
5632 smp_wmb();
5633 /* wait for current handler to finish before turning the DSI off */
5634 synchronize_irq(dsi->irq);
5635
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005636 dispc_runtime_put();
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005637
5638 return 0;
5639}
5640
5641static int dsi_runtime_resume(struct device *dev)
5642{
Tomi Valkeinen0925afc2014-04-11 13:49:55 +03005643 struct platform_device *pdev = to_platform_device(dev);
5644 struct dsi_data *dsi = dsi_get_dsidrv_data(pdev);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005645 int r;
5646
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005647 r = dispc_runtime_get();
5648 if (r)
Tomi Valkeinen852f0832012-02-17 17:58:04 +02005649 return r;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005650
Tomi Valkeinen0925afc2014-04-11 13:49:55 +03005651 dsi->is_enabled = true;
5652 /* ensure the irq handler sees the is_enabled value */
5653 smp_wmb();
5654
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005655 return 0;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005656}
5657
5658static const struct dev_pm_ops dsi_pm_ops = {
5659 .runtime_suspend = dsi_runtime_suspend,
5660 .runtime_resume = dsi_runtime_resume,
5661};
5662
Tomi Valkeinen7c68dd92011-08-03 14:00:57 +03005663static struct platform_driver omap_dsihw_driver = {
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03005664 .probe = dsi_probe,
5665 .remove = dsi_remove,
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005666 .driver = {
Tomi Valkeinen7c68dd92011-08-03 14:00:57 +03005667 .name = "omapdss_dsi",
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005668 .pm = &dsi_pm_ops,
Tomi Valkeinen6274a612012-08-21 15:35:42 +03005669 .of_match_table = dsi_of_match,
Tomi Valkeinen422ccbd2014-10-16 09:54:25 +03005670 .suppress_bind_attrs = true,
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005671 },
5672};
5673
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02005674int __init dsi_init_platform_driver(void)
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005675{
Tomi Valkeinenee4a24e2013-04-26 13:47:06 +03005676 return platform_driver_register(&omap_dsihw_driver);
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005677}
5678
Tomi Valkeinenede92692015-06-04 14:12:16 +03005679void dsi_uninit_platform_driver(void)
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005680{
Tomi Valkeinen04c742c2012-02-23 15:32:37 +02005681 platform_driver_unregister(&omap_dsihw_driver);
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005682}