blob: 2cc18e516a2a5bf1dd01a00ddafb17fb83d2671e [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "i915_drv.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070039#include "i915_trace.h"
David Howells760285e2012-10-02 18:01:07 +010040#include <drm/drm_dp_helper.h>
41#include <drm/drm_crtc_helper.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080042#include <linux/dma_remapping.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080043
Daniel Vetter3dec0092010-08-20 21:40:52 +020044static void intel_increase_pllclock(struct drm_crtc *crtc);
Chris Wilson6b383a72010-09-13 13:54:26 +010045static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
Jesse Barnes79e53942008-11-07 14:24:08 -080046
Jesse Barnesf1f644d2013-06-27 00:39:25 +030047static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
48 struct intel_crtc_config *pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +030049static void ironlake_pch_clock_get(struct intel_crtc *crtc,
50 struct intel_crtc_config *pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030051
Damien Lespiaue7457a92013-08-08 22:28:59 +010052static int intel_set_mode(struct drm_crtc *crtc, struct drm_display_mode *mode,
53 int x, int y, struct drm_framebuffer *old_fb);
54
55
Jesse Barnes79e53942008-11-07 14:24:08 -080056typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040057 int min, max;
Jesse Barnes79e53942008-11-07 14:24:08 -080058} intel_range_t;
59
60typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040061 int dot_limit;
62 int p2_slow, p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -080063} intel_p2_t;
64
Ma Lingd4906092009-03-18 20:13:27 +080065typedef struct intel_limit intel_limit_t;
66struct intel_limit {
Akshay Joshi0206e352011-08-16 15:34:10 -040067 intel_range_t dot, vco, n, m, m1, m2, p, p1;
68 intel_p2_t p2;
Ma Lingd4906092009-03-18 20:13:27 +080069};
Jesse Barnes79e53942008-11-07 14:24:08 -080070
Daniel Vetterd2acd212012-10-20 20:57:43 +020071int
72intel_pch_rawclk(struct drm_device *dev)
73{
74 struct drm_i915_private *dev_priv = dev->dev_private;
75
76 WARN_ON(!HAS_PCH_SPLIT(dev));
77
78 return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
79}
80
Chris Wilson021357a2010-09-07 20:54:59 +010081static inline u32 /* units of 100MHz */
82intel_fdi_link_freq(struct drm_device *dev)
83{
Chris Wilson8b99e682010-10-13 09:59:17 +010084 if (IS_GEN5(dev)) {
85 struct drm_i915_private *dev_priv = dev->dev_private;
86 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
87 } else
88 return 27;
Chris Wilson021357a2010-09-07 20:54:59 +010089}
90
Daniel Vetter5d536e22013-07-06 12:52:06 +020091static const intel_limit_t intel_limits_i8xx_dac = {
Akshay Joshi0206e352011-08-16 15:34:10 -040092 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +020093 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +020094 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -040095 .m = { .min = 96, .max = 140 },
96 .m1 = { .min = 18, .max = 26 },
97 .m2 = { .min = 6, .max = 16 },
98 .p = { .min = 4, .max = 128 },
99 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700100 .p2 = { .dot_limit = 165000,
101 .p2_slow = 4, .p2_fast = 2 },
Keith Packarde4b36692009-06-05 19:22:17 -0700102};
103
Daniel Vetter5d536e22013-07-06 12:52:06 +0200104static const intel_limit_t intel_limits_i8xx_dvo = {
105 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200106 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200107 .n = { .min = 2, .max = 16 },
Daniel Vetter5d536e22013-07-06 12:52:06 +0200108 .m = { .min = 96, .max = 140 },
109 .m1 = { .min = 18, .max = 26 },
110 .m2 = { .min = 6, .max = 16 },
111 .p = { .min = 4, .max = 128 },
112 .p1 = { .min = 2, .max = 33 },
113 .p2 = { .dot_limit = 165000,
114 .p2_slow = 4, .p2_fast = 4 },
115};
116
Keith Packarde4b36692009-06-05 19:22:17 -0700117static const intel_limit_t intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400118 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200119 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200120 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400121 .m = { .min = 96, .max = 140 },
122 .m1 = { .min = 18, .max = 26 },
123 .m2 = { .min = 6, .max = 16 },
124 .p = { .min = 4, .max = 128 },
125 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700126 .p2 = { .dot_limit = 165000,
127 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700128};
Eric Anholt273e27c2011-03-30 13:01:10 -0700129
Keith Packarde4b36692009-06-05 19:22:17 -0700130static const intel_limit_t intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400131 .dot = { .min = 20000, .max = 400000 },
132 .vco = { .min = 1400000, .max = 2800000 },
133 .n = { .min = 1, .max = 6 },
134 .m = { .min = 70, .max = 120 },
Patrik Jakobsson4f7dfb62013-02-13 22:20:22 +0100135 .m1 = { .min = 8, .max = 18 },
136 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400137 .p = { .min = 5, .max = 80 },
138 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700139 .p2 = { .dot_limit = 200000,
140 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700141};
142
143static const intel_limit_t intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400144 .dot = { .min = 20000, .max = 400000 },
145 .vco = { .min = 1400000, .max = 2800000 },
146 .n = { .min = 1, .max = 6 },
147 .m = { .min = 70, .max = 120 },
Patrik Jakobsson53a7d2d2013-02-13 22:20:21 +0100148 .m1 = { .min = 8, .max = 18 },
149 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400150 .p = { .min = 7, .max = 98 },
151 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700152 .p2 = { .dot_limit = 112000,
153 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700154};
155
Eric Anholt273e27c2011-03-30 13:01:10 -0700156
Keith Packarde4b36692009-06-05 19:22:17 -0700157static const intel_limit_t intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700158 .dot = { .min = 25000, .max = 270000 },
159 .vco = { .min = 1750000, .max = 3500000},
160 .n = { .min = 1, .max = 4 },
161 .m = { .min = 104, .max = 138 },
162 .m1 = { .min = 17, .max = 23 },
163 .m2 = { .min = 5, .max = 11 },
164 .p = { .min = 10, .max = 30 },
165 .p1 = { .min = 1, .max = 3},
166 .p2 = { .dot_limit = 270000,
167 .p2_slow = 10,
168 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800169 },
Keith Packarde4b36692009-06-05 19:22:17 -0700170};
171
172static const intel_limit_t intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700173 .dot = { .min = 22000, .max = 400000 },
174 .vco = { .min = 1750000, .max = 3500000},
175 .n = { .min = 1, .max = 4 },
176 .m = { .min = 104, .max = 138 },
177 .m1 = { .min = 16, .max = 23 },
178 .m2 = { .min = 5, .max = 11 },
179 .p = { .min = 5, .max = 80 },
180 .p1 = { .min = 1, .max = 8},
181 .p2 = { .dot_limit = 165000,
182 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700183};
184
185static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700186 .dot = { .min = 20000, .max = 115000 },
187 .vco = { .min = 1750000, .max = 3500000 },
188 .n = { .min = 1, .max = 3 },
189 .m = { .min = 104, .max = 138 },
190 .m1 = { .min = 17, .max = 23 },
191 .m2 = { .min = 5, .max = 11 },
192 .p = { .min = 28, .max = 112 },
193 .p1 = { .min = 2, .max = 8 },
194 .p2 = { .dot_limit = 0,
195 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800196 },
Keith Packarde4b36692009-06-05 19:22:17 -0700197};
198
199static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700200 .dot = { .min = 80000, .max = 224000 },
201 .vco = { .min = 1750000, .max = 3500000 },
202 .n = { .min = 1, .max = 3 },
203 .m = { .min = 104, .max = 138 },
204 .m1 = { .min = 17, .max = 23 },
205 .m2 = { .min = 5, .max = 11 },
206 .p = { .min = 14, .max = 42 },
207 .p1 = { .min = 2, .max = 6 },
208 .p2 = { .dot_limit = 0,
209 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800210 },
Keith Packarde4b36692009-06-05 19:22:17 -0700211};
212
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500213static const intel_limit_t intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400214 .dot = { .min = 20000, .max = 400000},
215 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700216 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400217 .n = { .min = 3, .max = 6 },
218 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700219 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400220 .m1 = { .min = 0, .max = 0 },
221 .m2 = { .min = 0, .max = 254 },
222 .p = { .min = 5, .max = 80 },
223 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700224 .p2 = { .dot_limit = 200000,
225 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700226};
227
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500228static const intel_limit_t intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400229 .dot = { .min = 20000, .max = 400000 },
230 .vco = { .min = 1700000, .max = 3500000 },
231 .n = { .min = 3, .max = 6 },
232 .m = { .min = 2, .max = 256 },
233 .m1 = { .min = 0, .max = 0 },
234 .m2 = { .min = 0, .max = 254 },
235 .p = { .min = 7, .max = 112 },
236 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700237 .p2 = { .dot_limit = 112000,
238 .p2_slow = 14, .p2_fast = 14 },
Keith Packarde4b36692009-06-05 19:22:17 -0700239};
240
Eric Anholt273e27c2011-03-30 13:01:10 -0700241/* Ironlake / Sandybridge
242 *
243 * We calculate clock using (register_value + 2) for N/M1/M2, so here
244 * the range value for them is (actual_value - 2).
245 */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800246static const intel_limit_t intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700247 .dot = { .min = 25000, .max = 350000 },
248 .vco = { .min = 1760000, .max = 3510000 },
249 .n = { .min = 1, .max = 5 },
250 .m = { .min = 79, .max = 127 },
251 .m1 = { .min = 12, .max = 22 },
252 .m2 = { .min = 5, .max = 9 },
253 .p = { .min = 5, .max = 80 },
254 .p1 = { .min = 1, .max = 8 },
255 .p2 = { .dot_limit = 225000,
256 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700257};
258
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800259static const intel_limit_t intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700260 .dot = { .min = 25000, .max = 350000 },
261 .vco = { .min = 1760000, .max = 3510000 },
262 .n = { .min = 1, .max = 3 },
263 .m = { .min = 79, .max = 118 },
264 .m1 = { .min = 12, .max = 22 },
265 .m2 = { .min = 5, .max = 9 },
266 .p = { .min = 28, .max = 112 },
267 .p1 = { .min = 2, .max = 8 },
268 .p2 = { .dot_limit = 225000,
269 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800270};
271
272static const intel_limit_t intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700273 .dot = { .min = 25000, .max = 350000 },
274 .vco = { .min = 1760000, .max = 3510000 },
275 .n = { .min = 1, .max = 3 },
276 .m = { .min = 79, .max = 127 },
277 .m1 = { .min = 12, .max = 22 },
278 .m2 = { .min = 5, .max = 9 },
279 .p = { .min = 14, .max = 56 },
280 .p1 = { .min = 2, .max = 8 },
281 .p2 = { .dot_limit = 225000,
282 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800283};
284
Eric Anholt273e27c2011-03-30 13:01:10 -0700285/* LVDS 100mhz refclk limits. */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800286static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700287 .dot = { .min = 25000, .max = 350000 },
288 .vco = { .min = 1760000, .max = 3510000 },
289 .n = { .min = 1, .max = 2 },
290 .m = { .min = 79, .max = 126 },
291 .m1 = { .min = 12, .max = 22 },
292 .m2 = { .min = 5, .max = 9 },
293 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400294 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700295 .p2 = { .dot_limit = 225000,
296 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800297};
298
299static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700300 .dot = { .min = 25000, .max = 350000 },
301 .vco = { .min = 1760000, .max = 3510000 },
302 .n = { .min = 1, .max = 3 },
303 .m = { .min = 79, .max = 126 },
304 .m1 = { .min = 12, .max = 22 },
305 .m2 = { .min = 5, .max = 9 },
306 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400307 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700308 .p2 = { .dot_limit = 225000,
309 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800310};
311
Ville Syrjälädc730512013-09-24 21:26:30 +0300312static const intel_limit_t intel_limits_vlv = {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300313 /*
314 * These are the data rate limits (measured in fast clocks)
315 * since those are the strictest limits we have. The fast
316 * clock and actual rate limits are more relaxed, so checking
317 * them would make no difference.
318 */
319 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200320 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700321 .n = { .min = 1, .max = 7 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700322 .m1 = { .min = 2, .max = 3 },
323 .m2 = { .min = 11, .max = 156 },
Ville Syrjäläb99ab662013-09-24 21:26:26 +0300324 .p1 = { .min = 2, .max = 3 },
Ville Syrjälä5fdc9c492013-09-24 21:26:29 +0300325 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700326};
327
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300328static void vlv_clock(int refclk, intel_clock_t *clock)
329{
330 clock->m = clock->m1 * clock->m2;
331 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200332 if (WARN_ON(clock->n == 0 || clock->p == 0))
333 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300334 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
335 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300336}
337
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300338/**
339 * Returns whether any output on the specified pipe is of the specified type
340 */
341static bool intel_pipe_has_type(struct drm_crtc *crtc, int type)
342{
343 struct drm_device *dev = crtc->dev;
344 struct intel_encoder *encoder;
345
346 for_each_encoder_on_crtc(dev, crtc, encoder)
347 if (encoder->type == type)
348 return true;
349
350 return false;
351}
352
Chris Wilson1b894b52010-12-14 20:04:54 +0000353static const intel_limit_t *intel_ironlake_limit(struct drm_crtc *crtc,
354 int refclk)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800355{
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800356 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800357 const intel_limit_t *limit;
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800358
359 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100360 if (intel_is_dual_link_lvds(dev)) {
Chris Wilson1b894b52010-12-14 20:04:54 +0000361 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800362 limit = &intel_limits_ironlake_dual_lvds_100m;
363 else
364 limit = &intel_limits_ironlake_dual_lvds;
365 } else {
Chris Wilson1b894b52010-12-14 20:04:54 +0000366 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800367 limit = &intel_limits_ironlake_single_lvds_100m;
368 else
369 limit = &intel_limits_ironlake_single_lvds;
370 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200371 } else
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800372 limit = &intel_limits_ironlake_dac;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800373
374 return limit;
375}
376
Ma Ling044c7c42009-03-18 20:13:23 +0800377static const intel_limit_t *intel_g4x_limit(struct drm_crtc *crtc)
378{
379 struct drm_device *dev = crtc->dev;
Ma Ling044c7c42009-03-18 20:13:23 +0800380 const intel_limit_t *limit;
381
382 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100383 if (intel_is_dual_link_lvds(dev))
Keith Packarde4b36692009-06-05 19:22:17 -0700384 limit = &intel_limits_g4x_dual_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800385 else
Keith Packarde4b36692009-06-05 19:22:17 -0700386 limit = &intel_limits_g4x_single_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800387 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI) ||
388 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700389 limit = &intel_limits_g4x_hdmi;
Ma Ling044c7c42009-03-18 20:13:23 +0800390 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700391 limit = &intel_limits_g4x_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800392 } else /* The option is for other outputs */
Keith Packarde4b36692009-06-05 19:22:17 -0700393 limit = &intel_limits_i9xx_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800394
395 return limit;
396}
397
Chris Wilson1b894b52010-12-14 20:04:54 +0000398static const intel_limit_t *intel_limit(struct drm_crtc *crtc, int refclk)
Jesse Barnes79e53942008-11-07 14:24:08 -0800399{
400 struct drm_device *dev = crtc->dev;
401 const intel_limit_t *limit;
402
Eric Anholtbad720f2009-10-22 16:11:14 -0700403 if (HAS_PCH_SPLIT(dev))
Chris Wilson1b894b52010-12-14 20:04:54 +0000404 limit = intel_ironlake_limit(crtc, refclk);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800405 else if (IS_G4X(dev)) {
Ma Ling044c7c42009-03-18 20:13:23 +0800406 limit = intel_g4x_limit(crtc);
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500407 } else if (IS_PINEVIEW(dev)) {
Shaohua Li21778322009-02-23 15:19:16 +0800408 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500409 limit = &intel_limits_pineview_lvds;
Shaohua Li21778322009-02-23 15:19:16 +0800410 else
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500411 limit = &intel_limits_pineview_sdvo;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700412 } else if (IS_VALLEYVIEW(dev)) {
Ville Syrjälädc730512013-09-24 21:26:30 +0300413 limit = &intel_limits_vlv;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100414 } else if (!IS_GEN2(dev)) {
415 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
416 limit = &intel_limits_i9xx_lvds;
417 else
418 limit = &intel_limits_i9xx_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800419 } else {
420 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700421 limit = &intel_limits_i8xx_lvds;
Daniel Vetter5d536e22013-07-06 12:52:06 +0200422 else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO))
Keith Packarde4b36692009-06-05 19:22:17 -0700423 limit = &intel_limits_i8xx_dvo;
Daniel Vetter5d536e22013-07-06 12:52:06 +0200424 else
425 limit = &intel_limits_i8xx_dac;
Jesse Barnes79e53942008-11-07 14:24:08 -0800426 }
427 return limit;
428}
429
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500430/* m1 is reserved as 0 in Pineview, n is a ring counter */
431static void pineview_clock(int refclk, intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800432{
Shaohua Li21778322009-02-23 15:19:16 +0800433 clock->m = clock->m2 + 2;
434 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200435 if (WARN_ON(clock->n == 0 || clock->p == 0))
436 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300437 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
438 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Shaohua Li21778322009-02-23 15:19:16 +0800439}
440
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200441static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
442{
443 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
444}
445
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200446static void i9xx_clock(int refclk, intel_clock_t *clock)
Shaohua Li21778322009-02-23 15:19:16 +0800447{
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200448 clock->m = i9xx_dpll_compute_m(clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800449 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200450 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
451 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300452 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
453 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Jesse Barnes79e53942008-11-07 14:24:08 -0800454}
455
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800456#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800457/**
458 * Returns whether the given set of divisors are valid for a given refclk with
459 * the given connectors.
460 */
461
Chris Wilson1b894b52010-12-14 20:04:54 +0000462static bool intel_PLL_is_valid(struct drm_device *dev,
463 const intel_limit_t *limit,
464 const intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800465{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300466 if (clock->n < limit->n.min || limit->n.max < clock->n)
467 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800468 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400469 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800470 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400471 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800472 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400473 INTELPllInvalid("m1 out of range\n");
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300474
475 if (!IS_PINEVIEW(dev) && !IS_VALLEYVIEW(dev))
476 if (clock->m1 <= clock->m2)
477 INTELPllInvalid("m1 <= m2\n");
478
479 if (!IS_VALLEYVIEW(dev)) {
480 if (clock->p < limit->p.min || limit->p.max < clock->p)
481 INTELPllInvalid("p out of range\n");
482 if (clock->m < limit->m.min || limit->m.max < clock->m)
483 INTELPllInvalid("m out of range\n");
484 }
485
Jesse Barnes79e53942008-11-07 14:24:08 -0800486 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400487 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800488 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
489 * connector, etc., rather than just a single range.
490 */
491 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400492 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800493
494 return true;
495}
496
Ma Lingd4906092009-03-18 20:13:27 +0800497static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200498i9xx_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800499 int target, int refclk, intel_clock_t *match_clock,
500 intel_clock_t *best_clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800501{
502 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800503 intel_clock_t clock;
Jesse Barnes79e53942008-11-07 14:24:08 -0800504 int err = target;
505
Daniel Vettera210b022012-11-26 17:22:08 +0100506 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800507 /*
Daniel Vettera210b022012-11-26 17:22:08 +0100508 * For LVDS just rely on its current settings for dual-channel.
509 * We haven't figured out how to reliably set up different
510 * single/dual channel state, if we even can.
Jesse Barnes79e53942008-11-07 14:24:08 -0800511 */
Daniel Vetter1974cad2012-11-26 17:22:09 +0100512 if (intel_is_dual_link_lvds(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -0800513 clock.p2 = limit->p2.p2_fast;
514 else
515 clock.p2 = limit->p2.p2_slow;
516 } else {
517 if (target < limit->p2.dot_limit)
518 clock.p2 = limit->p2.p2_slow;
519 else
520 clock.p2 = limit->p2.p2_fast;
521 }
522
Akshay Joshi0206e352011-08-16 15:34:10 -0400523 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800524
Zhao Yakui42158662009-11-20 11:24:18 +0800525 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
526 clock.m1++) {
527 for (clock.m2 = limit->m2.min;
528 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterc0efc382013-06-03 20:56:24 +0200529 if (clock.m2 >= clock.m1)
Zhao Yakui42158662009-11-20 11:24:18 +0800530 break;
531 for (clock.n = limit->n.min;
532 clock.n <= limit->n.max; clock.n++) {
533 for (clock.p1 = limit->p1.min;
534 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800535 int this_err;
536
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200537 i9xx_clock(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000538 if (!intel_PLL_is_valid(dev, limit,
539 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800540 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800541 if (match_clock &&
542 clock.p != match_clock->p)
543 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800544
545 this_err = abs(clock.dot - target);
546 if (this_err < err) {
547 *best_clock = clock;
548 err = this_err;
549 }
550 }
551 }
552 }
553 }
554
555 return (err != target);
556}
557
Ma Lingd4906092009-03-18 20:13:27 +0800558static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200559pnv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
560 int target, int refclk, intel_clock_t *match_clock,
561 intel_clock_t *best_clock)
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200562{
563 struct drm_device *dev = crtc->dev;
564 intel_clock_t clock;
565 int err = target;
566
567 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
568 /*
569 * For LVDS just rely on its current settings for dual-channel.
570 * We haven't figured out how to reliably set up different
571 * single/dual channel state, if we even can.
572 */
573 if (intel_is_dual_link_lvds(dev))
574 clock.p2 = limit->p2.p2_fast;
575 else
576 clock.p2 = limit->p2.p2_slow;
577 } else {
578 if (target < limit->p2.dot_limit)
579 clock.p2 = limit->p2.p2_slow;
580 else
581 clock.p2 = limit->p2.p2_fast;
582 }
583
584 memset(best_clock, 0, sizeof(*best_clock));
585
586 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
587 clock.m1++) {
588 for (clock.m2 = limit->m2.min;
589 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200590 for (clock.n = limit->n.min;
591 clock.n <= limit->n.max; clock.n++) {
592 for (clock.p1 = limit->p1.min;
593 clock.p1 <= limit->p1.max; clock.p1++) {
594 int this_err;
595
596 pineview_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800597 if (!intel_PLL_is_valid(dev, limit,
598 &clock))
599 continue;
600 if (match_clock &&
601 clock.p != match_clock->p)
602 continue;
603
604 this_err = abs(clock.dot - target);
605 if (this_err < err) {
606 *best_clock = clock;
607 err = this_err;
608 }
609 }
610 }
611 }
612 }
613
614 return (err != target);
615}
616
Ma Lingd4906092009-03-18 20:13:27 +0800617static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200618g4x_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
619 int target, int refclk, intel_clock_t *match_clock,
620 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800621{
622 struct drm_device *dev = crtc->dev;
Ma Lingd4906092009-03-18 20:13:27 +0800623 intel_clock_t clock;
624 int max_n;
625 bool found;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400626 /* approximately equals target * 0.00585 */
627 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800628 found = false;
629
630 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100631 if (intel_is_dual_link_lvds(dev))
Ma Lingd4906092009-03-18 20:13:27 +0800632 clock.p2 = limit->p2.p2_fast;
633 else
634 clock.p2 = limit->p2.p2_slow;
635 } else {
636 if (target < limit->p2.dot_limit)
637 clock.p2 = limit->p2.p2_slow;
638 else
639 clock.p2 = limit->p2.p2_fast;
640 }
641
642 memset(best_clock, 0, sizeof(*best_clock));
643 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200644 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800645 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200646 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800647 for (clock.m1 = limit->m1.max;
648 clock.m1 >= limit->m1.min; clock.m1--) {
649 for (clock.m2 = limit->m2.max;
650 clock.m2 >= limit->m2.min; clock.m2--) {
651 for (clock.p1 = limit->p1.max;
652 clock.p1 >= limit->p1.min; clock.p1--) {
653 int this_err;
654
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200655 i9xx_clock(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000656 if (!intel_PLL_is_valid(dev, limit,
657 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800658 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000659
660 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800661 if (this_err < err_most) {
662 *best_clock = clock;
663 err_most = this_err;
664 max_n = clock.n;
665 found = true;
666 }
667 }
668 }
669 }
670 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800671 return found;
672}
Ma Lingd4906092009-03-18 20:13:27 +0800673
Zhenyu Wang2c072452009-06-05 15:38:42 +0800674static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200675vlv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
676 int target, int refclk, intel_clock_t *match_clock,
677 intel_clock_t *best_clock)
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700678{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300679 struct drm_device *dev = crtc->dev;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300680 intel_clock_t clock;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300681 unsigned int bestppm = 1000000;
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300682 /* min update 19.2 MHz */
683 int max_n = min(limit->n.max, refclk / 19200);
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300684 bool found = false;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700685
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300686 target *= 5; /* fast clock */
687
688 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700689
690 /* based on hardware requirement, prefer smaller n to precision */
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300691 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Ville Syrjälä811bbf02013-09-24 21:26:25 +0300692 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
Ville Syrjälä889059d2013-09-24 21:26:27 +0300693 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
Ville Syrjäläc1a9ae42013-09-24 21:26:23 +0300694 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300695 clock.p = clock.p1 * clock.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700696 /* based on hardware requirement, prefer bigger m1,m2 values */
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300697 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300698 unsigned int ppm, diff;
699
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300700 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
701 refclk * clock.m1);
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300702
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300703 vlv_clock(refclk, &clock);
704
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300705 if (!intel_PLL_is_valid(dev, limit,
706 &clock))
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300707 continue;
708
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300709 diff = abs(clock.dot - target);
710 ppm = div_u64(1000000ULL * diff, target);
711
712 if (ppm < 100 && clock.p > best_clock->p) {
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300713 bestppm = 0;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300714 *best_clock = clock;
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300715 found = true;
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300716 }
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300717
Ville Syrjäläc6861222013-09-24 21:26:21 +0300718 if (bestppm >= 10 && ppm < bestppm - 10) {
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300719 bestppm = ppm;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300720 *best_clock = clock;
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300721 found = true;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700722 }
723 }
724 }
725 }
726 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700727
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300728 return found;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700729}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700730
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300731bool intel_crtc_active(struct drm_crtc *crtc)
732{
733 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
734
735 /* Be paranoid as we can arrive here with only partial
736 * state retrieved from the hardware during setup.
737 *
Damien Lespiau241bfc32013-09-25 16:45:37 +0100738 * We can ditch the adjusted_mode.crtc_clock check as soon
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300739 * as Haswell has gained clock readout/fastboot support.
740 *
741 * We can ditch the crtc->fb check as soon as we can
742 * properly reconstruct framebuffers.
743 */
744 return intel_crtc->active && crtc->fb &&
Damien Lespiau241bfc32013-09-25 16:45:37 +0100745 intel_crtc->config.adjusted_mode.crtc_clock;
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300746}
747
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200748enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
749 enum pipe pipe)
750{
751 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
752 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
753
Daniel Vetter3b117c82013-04-17 20:15:07 +0200754 return intel_crtc->config.cpu_transcoder;
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200755}
756
Ville Syrjälä57e22f42013-11-06 13:56:28 -0200757static void g4x_wait_for_vblank(struct drm_device *dev, int pipe)
Paulo Zanonia928d532012-05-04 17:18:15 -0300758{
759 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä57e22f42013-11-06 13:56:28 -0200760 u32 frame, frame_reg = PIPE_FRMCOUNT_GM45(pipe);
Paulo Zanonia928d532012-05-04 17:18:15 -0300761
762 frame = I915_READ(frame_reg);
763
764 if (wait_for(I915_READ_NOTRACE(frame_reg) != frame, 50))
765 DRM_DEBUG_KMS("vblank wait timed out\n");
766}
767
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700768/**
769 * intel_wait_for_vblank - wait for vblank on a given pipe
770 * @dev: drm device
771 * @pipe: pipe to wait for
772 *
773 * Wait for vblank to occur on a given pipe. Needed for various bits of
774 * mode setting code.
775 */
776void intel_wait_for_vblank(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -0800777{
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700778 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800779 int pipestat_reg = PIPESTAT(pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700780
Ville Syrjälä57e22f42013-11-06 13:56:28 -0200781 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
782 g4x_wait_for_vblank(dev, pipe);
Paulo Zanonia928d532012-05-04 17:18:15 -0300783 return;
784 }
785
Chris Wilson300387c2010-09-05 20:25:43 +0100786 /* Clear existing vblank status. Note this will clear any other
787 * sticky status fields as well.
788 *
789 * This races with i915_driver_irq_handler() with the result
790 * that either function could miss a vblank event. Here it is not
791 * fatal, as we will either wait upon the next vblank interrupt or
792 * timeout. Generally speaking intel_wait_for_vblank() is only
793 * called during modeset at which time the GPU should be idle and
794 * should *not* be performing page flips and thus not waiting on
795 * vblanks...
796 * Currently, the result of us stealing a vblank from the irq
797 * handler is that a single frame will be skipped during swapbuffers.
798 */
799 I915_WRITE(pipestat_reg,
800 I915_READ(pipestat_reg) | PIPE_VBLANK_INTERRUPT_STATUS);
801
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700802 /* Wait for vblank interrupt bit to set */
Chris Wilson481b6af2010-08-23 17:43:35 +0100803 if (wait_for(I915_READ(pipestat_reg) &
804 PIPE_VBLANK_INTERRUPT_STATUS,
805 50))
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700806 DRM_DEBUG_KMS("vblank wait timed out\n");
807}
808
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +0300809static bool pipe_dsl_stopped(struct drm_device *dev, enum pipe pipe)
810{
811 struct drm_i915_private *dev_priv = dev->dev_private;
812 u32 reg = PIPEDSL(pipe);
813 u32 line1, line2;
814 u32 line_mask;
815
816 if (IS_GEN2(dev))
817 line_mask = DSL_LINEMASK_GEN2;
818 else
819 line_mask = DSL_LINEMASK_GEN3;
820
821 line1 = I915_READ(reg) & line_mask;
822 mdelay(5);
823 line2 = I915_READ(reg) & line_mask;
824
825 return line1 == line2;
826}
827
Keith Packardab7ad7f2010-10-03 00:33:06 -0700828/*
829 * intel_wait_for_pipe_off - wait for pipe to turn off
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700830 * @dev: drm device
831 * @pipe: pipe to wait for
832 *
833 * After disabling a pipe, we can't wait for vblank in the usual way,
834 * spinning on the vblank interrupt status bit, since we won't actually
835 * see an interrupt when the pipe is disabled.
836 *
Keith Packardab7ad7f2010-10-03 00:33:06 -0700837 * On Gen4 and above:
838 * wait for the pipe register state bit to turn off
839 *
840 * Otherwise:
841 * wait for the display line value to settle (it usually
842 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +0100843 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700844 */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100845void intel_wait_for_pipe_off(struct drm_device *dev, int pipe)
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700846{
847 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200848 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
849 pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700850
Keith Packardab7ad7f2010-10-03 00:33:06 -0700851 if (INTEL_INFO(dev)->gen >= 4) {
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200852 int reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700853
Keith Packardab7ad7f2010-10-03 00:33:06 -0700854 /* Wait for the Pipe State to go off */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100855 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
856 100))
Daniel Vetter284637d2012-07-09 09:51:57 +0200857 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -0700858 } else {
Keith Packardab7ad7f2010-10-03 00:33:06 -0700859 /* Wait for the display line to settle */
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +0300860 if (wait_for(pipe_dsl_stopped(dev, pipe), 100))
Daniel Vetter284637d2012-07-09 09:51:57 +0200861 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -0700862 }
Jesse Barnes79e53942008-11-07 14:24:08 -0800863}
864
Damien Lespiaub0ea7d32012-12-13 16:09:00 +0000865/*
866 * ibx_digital_port_connected - is the specified port connected?
867 * @dev_priv: i915 private structure
868 * @port: the port to test
869 *
870 * Returns true if @port is connected, false otherwise.
871 */
872bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
873 struct intel_digital_port *port)
874{
875 u32 bit;
876
Damien Lespiauc36346e2012-12-13 16:09:03 +0000877 if (HAS_PCH_IBX(dev_priv->dev)) {
878 switch(port->port) {
879 case PORT_B:
880 bit = SDE_PORTB_HOTPLUG;
881 break;
882 case PORT_C:
883 bit = SDE_PORTC_HOTPLUG;
884 break;
885 case PORT_D:
886 bit = SDE_PORTD_HOTPLUG;
887 break;
888 default:
889 return true;
890 }
891 } else {
892 switch(port->port) {
893 case PORT_B:
894 bit = SDE_PORTB_HOTPLUG_CPT;
895 break;
896 case PORT_C:
897 bit = SDE_PORTC_HOTPLUG_CPT;
898 break;
899 case PORT_D:
900 bit = SDE_PORTD_HOTPLUG_CPT;
901 break;
902 default:
903 return true;
904 }
Damien Lespiaub0ea7d32012-12-13 16:09:00 +0000905 }
906
907 return I915_READ(SDEISR) & bit;
908}
909
Jesse Barnesb24e7172011-01-04 15:09:30 -0800910static const char *state_string(bool enabled)
911{
912 return enabled ? "on" : "off";
913}
914
915/* Only for pre-ILK configs */
Daniel Vetter55607e82013-06-16 21:42:39 +0200916void assert_pll(struct drm_i915_private *dev_priv,
917 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -0800918{
919 int reg;
920 u32 val;
921 bool cur_state;
922
923 reg = DPLL(pipe);
924 val = I915_READ(reg);
925 cur_state = !!(val & DPLL_VCO_ENABLE);
926 WARN(cur_state != state,
927 "PLL state assertion failure (expected %s, current %s)\n",
928 state_string(state), state_string(cur_state));
929}
Jesse Barnesb24e7172011-01-04 15:09:30 -0800930
Jani Nikula23538ef2013-08-27 15:12:22 +0300931/* XXX: the dsi pll is shared between MIPI DSI ports */
932static void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
933{
934 u32 val;
935 bool cur_state;
936
937 mutex_lock(&dev_priv->dpio_lock);
938 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
939 mutex_unlock(&dev_priv->dpio_lock);
940
941 cur_state = val & DSI_PLL_VCO_EN;
942 WARN(cur_state != state,
943 "DSI PLL state assertion failure (expected %s, current %s)\n",
944 state_string(state), state_string(cur_state));
945}
946#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
947#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
948
Daniel Vetter55607e82013-06-16 21:42:39 +0200949struct intel_shared_dpll *
Daniel Vettere2b78262013-06-07 23:10:03 +0200950intel_crtc_to_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes040484a2011-01-03 12:14:26 -0800951{
Daniel Vettere2b78262013-06-07 23:10:03 +0200952 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
953
Daniel Vettera43f6e02013-06-07 23:10:32 +0200954 if (crtc->config.shared_dpll < 0)
Daniel Vettere2b78262013-06-07 23:10:03 +0200955 return NULL;
956
Daniel Vettera43f6e02013-06-07 23:10:32 +0200957 return &dev_priv->shared_dplls[crtc->config.shared_dpll];
Daniel Vettere2b78262013-06-07 23:10:03 +0200958}
959
Jesse Barnesb24e7172011-01-04 15:09:30 -0800960/* For ILK+ */
Daniel Vetter55607e82013-06-16 21:42:39 +0200961void assert_shared_dpll(struct drm_i915_private *dev_priv,
962 struct intel_shared_dpll *pll,
963 bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -0800964{
Jesse Barnes040484a2011-01-03 12:14:26 -0800965 bool cur_state;
Daniel Vetter53589012013-06-05 13:34:16 +0200966 struct intel_dpll_hw_state hw_state;
Jesse Barnes040484a2011-01-03 12:14:26 -0800967
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -0300968 if (HAS_PCH_LPT(dev_priv->dev)) {
969 DRM_DEBUG_DRIVER("LPT detected: skipping PCH PLL test\n");
970 return;
971 }
972
Chris Wilson92b27b02012-05-20 18:10:50 +0100973 if (WARN (!pll,
Daniel Vetter46edb022013-06-05 13:34:12 +0200974 "asserting DPLL %s with no DPLL\n", state_string(state)))
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100975 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100976
Daniel Vetter53589012013-06-05 13:34:16 +0200977 cur_state = pll->get_hw_state(dev_priv, pll, &hw_state);
Chris Wilson92b27b02012-05-20 18:10:50 +0100978 WARN(cur_state != state,
Daniel Vetter53589012013-06-05 13:34:16 +0200979 "%s assertion failure (expected %s, current %s)\n",
980 pll->name, state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -0800981}
Jesse Barnes040484a2011-01-03 12:14:26 -0800982
983static void assert_fdi_tx(struct drm_i915_private *dev_priv,
984 enum pipe pipe, bool state)
985{
986 int reg;
987 u32 val;
988 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -0200989 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
990 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -0800991
Paulo Zanoniaffa9352012-11-23 15:30:39 -0200992 if (HAS_DDI(dev_priv->dev)) {
993 /* DDI does not have a specific FDI_TX register */
Paulo Zanoniad80a812012-10-24 16:06:19 -0200994 reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -0300995 val = I915_READ(reg);
Paulo Zanoniad80a812012-10-24 16:06:19 -0200996 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -0300997 } else {
998 reg = FDI_TX_CTL(pipe);
999 val = I915_READ(reg);
1000 cur_state = !!(val & FDI_TX_ENABLE);
1001 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001002 WARN(cur_state != state,
1003 "FDI TX state assertion failure (expected %s, current %s)\n",
1004 state_string(state), state_string(cur_state));
1005}
1006#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1007#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1008
1009static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1010 enum pipe pipe, bool state)
1011{
1012 int reg;
1013 u32 val;
1014 bool cur_state;
1015
Paulo Zanonid63fa0d2012-11-20 13:27:35 -02001016 reg = FDI_RX_CTL(pipe);
1017 val = I915_READ(reg);
1018 cur_state = !!(val & FDI_RX_ENABLE);
Jesse Barnes040484a2011-01-03 12:14:26 -08001019 WARN(cur_state != state,
1020 "FDI RX state assertion failure (expected %s, current %s)\n",
1021 state_string(state), state_string(cur_state));
1022}
1023#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1024#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1025
1026static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1027 enum pipe pipe)
1028{
1029 int reg;
1030 u32 val;
1031
1032 /* ILK FDI PLL is always enabled */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001033 if (INTEL_INFO(dev_priv->dev)->gen == 5)
Jesse Barnes040484a2011-01-03 12:14:26 -08001034 return;
1035
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001036 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001037 if (HAS_DDI(dev_priv->dev))
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001038 return;
1039
Jesse Barnes040484a2011-01-03 12:14:26 -08001040 reg = FDI_TX_CTL(pipe);
1041 val = I915_READ(reg);
1042 WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
1043}
1044
Daniel Vetter55607e82013-06-16 21:42:39 +02001045void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1046 enum pipe pipe, bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001047{
1048 int reg;
1049 u32 val;
Daniel Vetter55607e82013-06-16 21:42:39 +02001050 bool cur_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001051
1052 reg = FDI_RX_CTL(pipe);
1053 val = I915_READ(reg);
Daniel Vetter55607e82013-06-16 21:42:39 +02001054 cur_state = !!(val & FDI_RX_PLL_ENABLE);
1055 WARN(cur_state != state,
1056 "FDI RX PLL assertion failure (expected %s, current %s)\n",
1057 state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001058}
1059
Jesse Barnesea0760c2011-01-04 15:09:32 -08001060static void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1061 enum pipe pipe)
1062{
1063 int pp_reg, lvds_reg;
1064 u32 val;
1065 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001066 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001067
1068 if (HAS_PCH_SPLIT(dev_priv->dev)) {
1069 pp_reg = PCH_PP_CONTROL;
1070 lvds_reg = PCH_LVDS;
1071 } else {
1072 pp_reg = PP_CONTROL;
1073 lvds_reg = LVDS;
1074 }
1075
1076 val = I915_READ(pp_reg);
1077 if (!(val & PANEL_POWER_ON) ||
1078 ((val & PANEL_UNLOCK_REGS) == PANEL_UNLOCK_REGS))
1079 locked = false;
1080
1081 if (I915_READ(lvds_reg) & LVDS_PIPEB_SELECT)
1082 panel_pipe = PIPE_B;
1083
1084 WARN(panel_pipe == pipe && locked,
1085 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001086 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001087}
1088
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001089static void assert_cursor(struct drm_i915_private *dev_priv,
1090 enum pipe pipe, bool state)
1091{
1092 struct drm_device *dev = dev_priv->dev;
1093 bool cur_state;
1094
1095 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
1096 cur_state = I915_READ(CURCNTR_IVB(pipe)) & CURSOR_MODE;
1097 else if (IS_845G(dev) || IS_I865G(dev))
1098 cur_state = I915_READ(_CURACNTR) & CURSOR_ENABLE;
1099 else
1100 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
1101
1102 WARN(cur_state != state,
1103 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
1104 pipe_name(pipe), state_string(state), state_string(cur_state));
1105}
1106#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1107#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1108
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001109void assert_pipe(struct drm_i915_private *dev_priv,
1110 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001111{
1112 int reg;
1113 u32 val;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001114 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001115 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1116 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001117
Daniel Vetter8e636782012-01-22 01:36:48 +01001118 /* if we need the pipe A quirk it must be always on */
1119 if (pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
1120 state = true;
1121
Paulo Zanonib97186f2013-05-03 12:15:36 -03001122 if (!intel_display_power_enabled(dev_priv->dev,
1123 POWER_DOMAIN_TRANSCODER(cpu_transcoder))) {
Paulo Zanoni69310162013-01-29 16:35:19 -02001124 cur_state = false;
1125 } else {
1126 reg = PIPECONF(cpu_transcoder);
1127 val = I915_READ(reg);
1128 cur_state = !!(val & PIPECONF_ENABLE);
1129 }
1130
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001131 WARN(cur_state != state,
1132 "pipe %c assertion failure (expected %s, current %s)\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001133 pipe_name(pipe), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001134}
1135
Chris Wilson931872f2012-01-16 23:01:13 +00001136static void assert_plane(struct drm_i915_private *dev_priv,
1137 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001138{
1139 int reg;
1140 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001141 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001142
1143 reg = DSPCNTR(plane);
1144 val = I915_READ(reg);
Chris Wilson931872f2012-01-16 23:01:13 +00001145 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
1146 WARN(cur_state != state,
1147 "plane %c assertion failure (expected %s, current %s)\n",
1148 plane_name(plane), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001149}
1150
Chris Wilson931872f2012-01-16 23:01:13 +00001151#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1152#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1153
Jesse Barnesb24e7172011-01-04 15:09:30 -08001154static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1155 enum pipe pipe)
1156{
Ville Syrjälä653e1022013-06-04 13:49:05 +03001157 struct drm_device *dev = dev_priv->dev;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001158 int reg, i;
1159 u32 val;
1160 int cur_pipe;
1161
Ville Syrjälä653e1022013-06-04 13:49:05 +03001162 /* Primary planes are fixed to pipes on gen4+ */
1163 if (INTEL_INFO(dev)->gen >= 4) {
Adam Jackson28c057942011-10-07 14:38:42 -04001164 reg = DSPCNTR(pipe);
1165 val = I915_READ(reg);
1166 WARN((val & DISPLAY_PLANE_ENABLE),
1167 "plane %c assertion failure, should be disabled but not\n",
1168 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001169 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001170 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001171
Jesse Barnesb24e7172011-01-04 15:09:30 -08001172 /* Need to check both planes against the pipe */
Damien Lespiau08e2a7d2013-07-11 20:10:54 +01001173 for_each_pipe(i) {
Jesse Barnesb24e7172011-01-04 15:09:30 -08001174 reg = DSPCNTR(i);
1175 val = I915_READ(reg);
1176 cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
1177 DISPPLANE_SEL_PIPE_SHIFT;
1178 WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001179 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1180 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001181 }
1182}
1183
Jesse Barnes19332d72013-03-28 09:55:38 -07001184static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1185 enum pipe pipe)
1186{
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001187 struct drm_device *dev = dev_priv->dev;
Jesse Barnes19332d72013-03-28 09:55:38 -07001188 int reg, i;
1189 u32 val;
1190
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001191 if (IS_VALLEYVIEW(dev)) {
Damien Lespiau22d3fd462014-02-07 19:12:49 +00001192 for (i = 0; i < INTEL_INFO(dev)->num_sprites; i++) {
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001193 reg = SPCNTR(pipe, i);
1194 val = I915_READ(reg);
1195 WARN((val & SP_ENABLE),
1196 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1197 sprite_name(pipe, i), pipe_name(pipe));
1198 }
1199 } else if (INTEL_INFO(dev)->gen >= 7) {
1200 reg = SPRCTL(pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07001201 val = I915_READ(reg);
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001202 WARN((val & SPRITE_ENABLE),
Ville Syrjälä06da8da2013-04-17 17:48:51 +03001203 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001204 plane_name(pipe), pipe_name(pipe));
1205 } else if (INTEL_INFO(dev)->gen >= 5) {
1206 reg = DVSCNTR(pipe);
1207 val = I915_READ(reg);
1208 WARN((val & DVS_ENABLE),
1209 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1210 plane_name(pipe), pipe_name(pipe));
Jesse Barnes19332d72013-03-28 09:55:38 -07001211 }
1212}
1213
Paulo Zanoni89eff4b2014-01-08 11:12:28 -02001214static void ibx_assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
Jesse Barnes92f25842011-01-04 15:09:34 -08001215{
1216 u32 val;
1217 bool enabled;
1218
Paulo Zanoni89eff4b2014-01-08 11:12:28 -02001219 WARN_ON(!(HAS_PCH_IBX(dev_priv->dev) || HAS_PCH_CPT(dev_priv->dev)));
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -03001220
Jesse Barnes92f25842011-01-04 15:09:34 -08001221 val = I915_READ(PCH_DREF_CONTROL);
1222 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1223 DREF_SUPERSPREAD_SOURCE_MASK));
1224 WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
1225}
1226
Daniel Vetterab9412b2013-05-03 11:49:46 +02001227static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1228 enum pipe pipe)
Jesse Barnes92f25842011-01-04 15:09:34 -08001229{
1230 int reg;
1231 u32 val;
1232 bool enabled;
1233
Daniel Vetterab9412b2013-05-03 11:49:46 +02001234 reg = PCH_TRANSCONF(pipe);
Jesse Barnes92f25842011-01-04 15:09:34 -08001235 val = I915_READ(reg);
1236 enabled = !!(val & TRANS_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001237 WARN(enabled,
1238 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1239 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001240}
1241
Keith Packard4e634382011-08-06 10:39:45 -07001242static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1243 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001244{
1245 if ((val & DP_PORT_EN) == 0)
1246 return false;
1247
1248 if (HAS_PCH_CPT(dev_priv->dev)) {
1249 u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
1250 u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
1251 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1252 return false;
1253 } else {
1254 if ((val & DP_PIPE_MASK) != (pipe << 30))
1255 return false;
1256 }
1257 return true;
1258}
1259
Keith Packard1519b992011-08-06 10:35:34 -07001260static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1261 enum pipe pipe, u32 val)
1262{
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001263 if ((val & SDVO_ENABLE) == 0)
Keith Packard1519b992011-08-06 10:35:34 -07001264 return false;
1265
1266 if (HAS_PCH_CPT(dev_priv->dev)) {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001267 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001268 return false;
1269 } else {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001270 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001271 return false;
1272 }
1273 return true;
1274}
1275
1276static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1277 enum pipe pipe, u32 val)
1278{
1279 if ((val & LVDS_PORT_EN) == 0)
1280 return false;
1281
1282 if (HAS_PCH_CPT(dev_priv->dev)) {
1283 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1284 return false;
1285 } else {
1286 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1287 return false;
1288 }
1289 return true;
1290}
1291
1292static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1293 enum pipe pipe, u32 val)
1294{
1295 if ((val & ADPA_DAC_ENABLE) == 0)
1296 return false;
1297 if (HAS_PCH_CPT(dev_priv->dev)) {
1298 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1299 return false;
1300 } else {
1301 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1302 return false;
1303 }
1304 return true;
1305}
1306
Jesse Barnes291906f2011-02-02 12:28:03 -08001307static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Keith Packardf0575e92011-07-25 22:12:43 -07001308 enum pipe pipe, int reg, u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001309{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001310 u32 val = I915_READ(reg);
Keith Packard4e634382011-08-06 10:39:45 -07001311 WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001312 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001313 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001314
Daniel Vetter75c5da22012-09-10 21:58:29 +02001315 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
1316 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001317 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001318}
1319
1320static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
1321 enum pipe pipe, int reg)
1322{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001323 u32 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001324 WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001325 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001326 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001327
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001328 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001329 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001330 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001331}
1332
1333static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1334 enum pipe pipe)
1335{
1336 int reg;
1337 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001338
Keith Packardf0575e92011-07-25 22:12:43 -07001339 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1340 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1341 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001342
1343 reg = PCH_ADPA;
1344 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001345 WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001346 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001347 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001348
1349 reg = PCH_LVDS;
1350 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001351 WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001352 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001353 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001354
Paulo Zanonie2debe92013-02-18 19:00:27 -03001355 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1356 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1357 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
Jesse Barnes291906f2011-02-02 12:28:03 -08001358}
1359
Jesse Barnes40e9cf62013-10-03 11:35:46 -07001360static void intel_init_dpio(struct drm_device *dev)
1361{
1362 struct drm_i915_private *dev_priv = dev->dev_private;
1363
1364 if (!IS_VALLEYVIEW(dev))
1365 return;
1366
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001367 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO;
Jesse Barnes5382f5f352013-12-16 16:34:24 -08001368}
1369
1370static void intel_reset_dpio(struct drm_device *dev)
1371{
1372 struct drm_i915_private *dev_priv = dev->dev_private;
1373
1374 if (!IS_VALLEYVIEW(dev))
1375 return;
1376
Imre Deake5cbfbf2014-01-09 17:08:16 +02001377 /*
1378 * Enable the CRI clock source so we can get at the display and the
1379 * reference clock for VGA hotplug / manual detection.
1380 */
Imre Deak404faab2014-01-09 17:08:15 +02001381 I915_WRITE(DPLL(PIPE_B), I915_READ(DPLL(PIPE_B)) |
Imre Deake5cbfbf2014-01-09 17:08:16 +02001382 DPLL_REFA_CLK_ENABLE_VLV |
Imre Deak404faab2014-01-09 17:08:15 +02001383 DPLL_INTEGRATED_CRI_CLK_VLV);
1384
Jesse Barnes40e9cf62013-10-03 11:35:46 -07001385 /*
1386 * From VLV2A0_DP_eDP_DPIO_driver_vbios_notes_10.docx -
1387 * 6. De-assert cmn_reset/side_reset. Same as VLV X0.
1388 * a. GUnit 0x2110 bit[0] set to 1 (def 0)
1389 * b. The other bits such as sfr settings / modesel may all be set
1390 * to 0.
1391 *
1392 * This should only be done on init and resume from S3 with both
1393 * PLLs disabled, or we risk losing DPIO and PLL synchronization.
1394 */
1395 I915_WRITE(DPIO_CTL, I915_READ(DPIO_CTL) | DPIO_CMNRST);
1396}
1397
Daniel Vetter426115c2013-07-11 22:13:42 +02001398static void vlv_enable_pll(struct intel_crtc *crtc)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001399{
Daniel Vetter426115c2013-07-11 22:13:42 +02001400 struct drm_device *dev = crtc->base.dev;
1401 struct drm_i915_private *dev_priv = dev->dev_private;
1402 int reg = DPLL(crtc->pipe);
1403 u32 dpll = crtc->config.dpll_hw_state.dpll;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001404
Daniel Vetter426115c2013-07-11 22:13:42 +02001405 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001406
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001407 /* No really, not for ILK+ */
Daniel Vetter87442f72013-06-06 00:52:17 +02001408 BUG_ON(!IS_VALLEYVIEW(dev_priv->dev));
1409
1410 /* PLL is protected by panel, make sure we can write it */
1411 if (IS_MOBILE(dev_priv->dev) && !IS_I830(dev_priv->dev))
Daniel Vetter426115c2013-07-11 22:13:42 +02001412 assert_panel_unlocked(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001413
Daniel Vetter426115c2013-07-11 22:13:42 +02001414 I915_WRITE(reg, dpll);
1415 POSTING_READ(reg);
1416 udelay(150);
1417
1418 if (wait_for(((I915_READ(reg) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
1419 DRM_ERROR("DPLL %d failed to lock\n", crtc->pipe);
1420
1421 I915_WRITE(DPLL_MD(crtc->pipe), crtc->config.dpll_hw_state.dpll_md);
1422 POSTING_READ(DPLL_MD(crtc->pipe));
Daniel Vetter87442f72013-06-06 00:52:17 +02001423
1424 /* We do this three times for luck */
Daniel Vetter426115c2013-07-11 22:13:42 +02001425 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001426 POSTING_READ(reg);
1427 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001428 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001429 POSTING_READ(reg);
1430 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001431 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001432 POSTING_READ(reg);
1433 udelay(150); /* wait for warmup */
1434}
1435
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001436static void i9xx_enable_pll(struct intel_crtc *crtc)
Daniel Vetter87442f72013-06-06 00:52:17 +02001437{
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001438 struct drm_device *dev = crtc->base.dev;
1439 struct drm_i915_private *dev_priv = dev->dev_private;
1440 int reg = DPLL(crtc->pipe);
1441 u32 dpll = crtc->config.dpll_hw_state.dpll;
Daniel Vetter87442f72013-06-06 00:52:17 +02001442
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001443 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001444
1445 /* No really, not for ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001446 BUG_ON(INTEL_INFO(dev)->gen >= 5);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001447
1448 /* PLL is protected by panel, make sure we can write it */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001449 if (IS_MOBILE(dev) && !IS_I830(dev))
1450 assert_panel_unlocked(dev_priv, crtc->pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001451
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001452 I915_WRITE(reg, dpll);
1453
1454 /* Wait for the clocks to stabilize. */
1455 POSTING_READ(reg);
1456 udelay(150);
1457
1458 if (INTEL_INFO(dev)->gen >= 4) {
1459 I915_WRITE(DPLL_MD(crtc->pipe),
1460 crtc->config.dpll_hw_state.dpll_md);
1461 } else {
1462 /* The pixel multiplier can only be updated once the
1463 * DPLL is enabled and the clocks are stable.
1464 *
1465 * So write it again.
1466 */
1467 I915_WRITE(reg, dpll);
1468 }
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001469
1470 /* We do this three times for luck */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001471 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001472 POSTING_READ(reg);
1473 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001474 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001475 POSTING_READ(reg);
1476 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001477 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001478 POSTING_READ(reg);
1479 udelay(150); /* wait for warmup */
1480}
1481
1482/**
Daniel Vetter50b44a42013-06-05 13:34:33 +02001483 * i9xx_disable_pll - disable a PLL
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001484 * @dev_priv: i915 private structure
1485 * @pipe: pipe PLL to disable
1486 *
1487 * Disable the PLL for @pipe, making sure the pipe is off first.
1488 *
1489 * Note! This is for pre-ILK only.
1490 */
Daniel Vetter50b44a42013-06-05 13:34:33 +02001491static void i9xx_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001492{
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001493 /* Don't disable pipe A or pipe A PLLs if needed */
1494 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1495 return;
1496
1497 /* Make sure the pipe isn't still relying on us */
1498 assert_pipe_disabled(dev_priv, pipe);
1499
Daniel Vetter50b44a42013-06-05 13:34:33 +02001500 I915_WRITE(DPLL(pipe), 0);
1501 POSTING_READ(DPLL(pipe));
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001502}
1503
Jesse Barnesf6071162013-10-01 10:41:38 -07001504static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1505{
1506 u32 val = 0;
1507
1508 /* Make sure the pipe isn't still relying on us */
1509 assert_pipe_disabled(dev_priv, pipe);
1510
Imre Deake5cbfbf2014-01-09 17:08:16 +02001511 /*
1512 * Leave integrated clock source and reference clock enabled for pipe B.
1513 * The latter is needed for VGA hotplug / manual detection.
1514 */
Jesse Barnesf6071162013-10-01 10:41:38 -07001515 if (pipe == PIPE_B)
Imre Deake5cbfbf2014-01-09 17:08:16 +02001516 val = DPLL_INTEGRATED_CRI_CLK_VLV | DPLL_REFA_CLK_ENABLE_VLV;
Jesse Barnesf6071162013-10-01 10:41:38 -07001517 I915_WRITE(DPLL(pipe), val);
1518 POSTING_READ(DPLL(pipe));
1519}
1520
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001521void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
1522 struct intel_digital_port *dport)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001523{
1524 u32 port_mask;
1525
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001526 switch (dport->port) {
1527 case PORT_B:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001528 port_mask = DPLL_PORTB_READY_MASK;
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001529 break;
1530 case PORT_C:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001531 port_mask = DPLL_PORTC_READY_MASK;
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001532 break;
1533 default:
1534 BUG();
1535 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07001536
1537 if (wait_for((I915_READ(DPLL(0)) & port_mask) == 0, 1000))
1538 WARN(1, "timed out waiting for port %c ready: 0x%08x\n",
Ville Syrjäläbe46ffd2013-11-29 13:21:49 +02001539 port_name(dport->port), I915_READ(DPLL(0)));
Jesse Barnes89b667f2013-04-18 14:51:36 -07001540}
1541
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001542/**
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001543 * ironlake_enable_shared_dpll - enable PCH PLL
Jesse Barnes92f25842011-01-04 15:09:34 -08001544 * @dev_priv: i915 private structure
1545 * @pipe: pipe PLL to enable
1546 *
1547 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1548 * drives the transcoder clock.
1549 */
Daniel Vettere2b78262013-06-07 23:10:03 +02001550static void ironlake_enable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001551{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001552 struct drm_device *dev = crtc->base.dev;
1553 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001554 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes92f25842011-01-04 15:09:34 -08001555
Chris Wilson48da64a2012-05-13 20:16:12 +01001556 /* PCH PLLs only available on ILK, SNB and IVB */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001557 BUG_ON(INTEL_INFO(dev)->gen < 5);
Daniel Vetter87a875b2013-06-05 13:34:19 +02001558 if (WARN_ON(pll == NULL))
Chris Wilson48da64a2012-05-13 20:16:12 +01001559 return;
1560
1561 if (WARN_ON(pll->refcount == 0))
1562 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001563
Daniel Vetter46edb022013-06-05 13:34:12 +02001564 DRM_DEBUG_KMS("enable %s (active %d, on? %d)for crtc %d\n",
1565 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001566 crtc->base.base.id);
Jesse Barnes92f25842011-01-04 15:09:34 -08001567
Daniel Vettercdbd2312013-06-05 13:34:03 +02001568 if (pll->active++) {
1569 WARN_ON(!pll->on);
Daniel Vettere9d69442013-06-05 13:34:15 +02001570 assert_shared_dpll_enabled(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001571 return;
1572 }
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001573 WARN_ON(pll->on);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001574
Daniel Vetter46edb022013-06-05 13:34:12 +02001575 DRM_DEBUG_KMS("enabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001576 pll->enable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001577 pll->on = true;
Jesse Barnes92f25842011-01-04 15:09:34 -08001578}
1579
Daniel Vettere2b78262013-06-07 23:10:03 +02001580static void intel_disable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001581{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001582 struct drm_device *dev = crtc->base.dev;
1583 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001584 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes4c609cb2011-09-02 12:52:11 -07001585
Jesse Barnes92f25842011-01-04 15:09:34 -08001586 /* PCH only available on ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001587 BUG_ON(INTEL_INFO(dev)->gen < 5);
Daniel Vetter87a875b2013-06-05 13:34:19 +02001588 if (WARN_ON(pll == NULL))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001589 return;
1590
Chris Wilson48da64a2012-05-13 20:16:12 +01001591 if (WARN_ON(pll->refcount == 0))
1592 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001593
Daniel Vetter46edb022013-06-05 13:34:12 +02001594 DRM_DEBUG_KMS("disable %s (active %d, on? %d) for crtc %d\n",
1595 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001596 crtc->base.base.id);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001597
Chris Wilson48da64a2012-05-13 20:16:12 +01001598 if (WARN_ON(pll->active == 0)) {
Daniel Vettere9d69442013-06-05 13:34:15 +02001599 assert_shared_dpll_disabled(dev_priv, pll);
Chris Wilson48da64a2012-05-13 20:16:12 +01001600 return;
1601 }
1602
Daniel Vettere9d69442013-06-05 13:34:15 +02001603 assert_shared_dpll_enabled(dev_priv, pll);
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001604 WARN_ON(!pll->on);
Daniel Vettercdbd2312013-06-05 13:34:03 +02001605 if (--pll->active)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001606 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001607
Daniel Vetter46edb022013-06-05 13:34:12 +02001608 DRM_DEBUG_KMS("disabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001609 pll->disable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001610 pll->on = false;
Jesse Barnes92f25842011-01-04 15:09:34 -08001611}
1612
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001613static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1614 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001615{
Daniel Vetter23670b322012-11-01 09:15:30 +01001616 struct drm_device *dev = dev_priv->dev;
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001617 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vettere2b78262013-06-07 23:10:03 +02001618 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter23670b322012-11-01 09:15:30 +01001619 uint32_t reg, val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001620
1621 /* PCH only available on ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001622 BUG_ON(INTEL_INFO(dev)->gen < 5);
Jesse Barnes040484a2011-01-03 12:14:26 -08001623
1624 /* Make sure PCH DPLL is enabled */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001625 assert_shared_dpll_enabled(dev_priv,
Daniel Vettere9d69442013-06-05 13:34:15 +02001626 intel_crtc_to_shared_dpll(intel_crtc));
Jesse Barnes040484a2011-01-03 12:14:26 -08001627
1628 /* FDI must be feeding us bits for PCH ports */
1629 assert_fdi_tx_enabled(dev_priv, pipe);
1630 assert_fdi_rx_enabled(dev_priv, pipe);
1631
Daniel Vetter23670b322012-11-01 09:15:30 +01001632 if (HAS_PCH_CPT(dev)) {
1633 /* Workaround: Set the timing override bit before enabling the
1634 * pch transcoder. */
1635 reg = TRANS_CHICKEN2(pipe);
1636 val = I915_READ(reg);
1637 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1638 I915_WRITE(reg, val);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001639 }
Daniel Vetter23670b322012-11-01 09:15:30 +01001640
Daniel Vetterab9412b2013-05-03 11:49:46 +02001641 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001642 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001643 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001644
1645 if (HAS_PCH_IBX(dev_priv->dev)) {
1646 /*
1647 * make the BPC in transcoder be consistent with
1648 * that in pipeconf reg.
1649 */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01001650 val &= ~PIPECONF_BPC_MASK;
1651 val |= pipeconf_val & PIPECONF_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07001652 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001653
1654 val &= ~TRANS_INTERLACE_MASK;
1655 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001656 if (HAS_PCH_IBX(dev_priv->dev) &&
1657 intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO))
1658 val |= TRANS_LEGACY_INTERLACED_ILK;
1659 else
1660 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001661 else
1662 val |= TRANS_PROGRESSIVE;
1663
Jesse Barnes040484a2011-01-03 12:14:26 -08001664 I915_WRITE(reg, val | TRANS_ENABLE);
1665 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001666 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
Jesse Barnes040484a2011-01-03 12:14:26 -08001667}
1668
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001669static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02001670 enum transcoder cpu_transcoder)
Jesse Barnes040484a2011-01-03 12:14:26 -08001671{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001672 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001673
1674 /* PCH only available on ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001675 BUG_ON(INTEL_INFO(dev_priv->dev)->gen < 5);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001676
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001677 /* FDI must be feeding us bits for PCH ports */
Daniel Vetter1a240d42012-11-29 22:18:51 +01001678 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
Paulo Zanoni937bb612012-10-31 18:12:47 -02001679 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001680
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001681 /* Workaround: set timing override bit. */
1682 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01001683 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001684 I915_WRITE(_TRANSA_CHICKEN2, val);
1685
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02001686 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02001687 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001688
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02001689 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
1690 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02001691 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001692 else
1693 val |= TRANS_PROGRESSIVE;
1694
Daniel Vetterab9412b2013-05-03 11:49:46 +02001695 I915_WRITE(LPT_TRANSCONF, val);
1696 if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
Paulo Zanoni937bb612012-10-31 18:12:47 -02001697 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001698}
1699
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001700static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
1701 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001702{
Daniel Vetter23670b322012-11-01 09:15:30 +01001703 struct drm_device *dev = dev_priv->dev;
1704 uint32_t reg, val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001705
1706 /* FDI relies on the transcoder */
1707 assert_fdi_tx_disabled(dev_priv, pipe);
1708 assert_fdi_rx_disabled(dev_priv, pipe);
1709
Jesse Barnes291906f2011-02-02 12:28:03 -08001710 /* Ports must be off as well */
1711 assert_pch_ports_disabled(dev_priv, pipe);
1712
Daniel Vetterab9412b2013-05-03 11:49:46 +02001713 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001714 val = I915_READ(reg);
1715 val &= ~TRANS_ENABLE;
1716 I915_WRITE(reg, val);
1717 /* wait for PCH transcoder off, transcoder state */
1718 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001719 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
Daniel Vetter23670b322012-11-01 09:15:30 +01001720
1721 if (!HAS_PCH_IBX(dev)) {
1722 /* Workaround: Clear the timing override chicken bit again. */
1723 reg = TRANS_CHICKEN2(pipe);
1724 val = I915_READ(reg);
1725 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
1726 I915_WRITE(reg, val);
1727 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001728}
1729
Paulo Zanoniab4d9662012-10-31 18:12:55 -02001730static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001731{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001732 u32 val;
1733
Daniel Vetterab9412b2013-05-03 11:49:46 +02001734 val = I915_READ(LPT_TRANSCONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001735 val &= ~TRANS_ENABLE;
Daniel Vetterab9412b2013-05-03 11:49:46 +02001736 I915_WRITE(LPT_TRANSCONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001737 /* wait for PCH transcoder off, transcoder state */
Daniel Vetterab9412b2013-05-03 11:49:46 +02001738 if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02001739 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001740
1741 /* Workaround: clear timing override bit. */
1742 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01001743 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001744 I915_WRITE(_TRANSA_CHICKEN2, val);
Jesse Barnes92f25842011-01-04 15:09:34 -08001745}
1746
1747/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001748 * intel_enable_pipe - enable a pipe, asserting requirements
Paulo Zanoni03722642014-01-17 13:51:09 -02001749 * @crtc: crtc responsible for the pipe
Jesse Barnesb24e7172011-01-04 15:09:30 -08001750 *
Paulo Zanoni03722642014-01-17 13:51:09 -02001751 * Enable @crtc's pipe, making sure that various hardware specific requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001752 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08001753 */
Paulo Zanonie1fdc472014-01-17 13:51:12 -02001754static void intel_enable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001755{
Paulo Zanoni03722642014-01-17 13:51:09 -02001756 struct drm_device *dev = crtc->base.dev;
1757 struct drm_i915_private *dev_priv = dev->dev_private;
1758 enum pipe pipe = crtc->pipe;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001759 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1760 pipe);
Daniel Vetter1a240d42012-11-29 22:18:51 +01001761 enum pipe pch_transcoder;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001762 int reg;
1763 u32 val;
1764
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001765 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001766 assert_cursor_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001767 assert_sprites_disabled(dev_priv, pipe);
1768
Paulo Zanoni681e5812012-12-06 11:12:38 -02001769 if (HAS_PCH_LPT(dev_priv->dev))
Paulo Zanonicc391bb2012-11-20 13:27:37 -02001770 pch_transcoder = TRANSCODER_A;
1771 else
1772 pch_transcoder = pipe;
1773
Jesse Barnesb24e7172011-01-04 15:09:30 -08001774 /*
1775 * A pipe without a PLL won't actually be able to drive bits from
1776 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
1777 * need the check.
1778 */
1779 if (!HAS_PCH_SPLIT(dev_priv->dev))
Paulo Zanonifbf32182014-01-17 13:51:11 -02001780 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DSI))
Jani Nikula23538ef2013-08-27 15:12:22 +03001781 assert_dsi_pll_enabled(dev_priv);
1782 else
1783 assert_pll_enabled(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001784 else {
Paulo Zanoni30421c42014-01-17 13:51:10 -02001785 if (crtc->config.has_pch_encoder) {
Jesse Barnes040484a2011-01-03 12:14:26 -08001786 /* if driving the PCH, we need FDI enabled */
Paulo Zanonicc391bb2012-11-20 13:27:37 -02001787 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
Daniel Vetter1a240d42012-11-29 22:18:51 +01001788 assert_fdi_tx_pll_enabled(dev_priv,
1789 (enum pipe) cpu_transcoder);
Jesse Barnes040484a2011-01-03 12:14:26 -08001790 }
1791 /* FIXME: assert CPU port conditions for SNB+ */
1792 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08001793
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001794 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001795 val = I915_READ(reg);
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02001796 if (val & PIPECONF_ENABLE) {
1797 WARN_ON(!(pipe == PIPE_A &&
1798 dev_priv->quirks & QUIRK_PIPEA_FORCE));
Chris Wilson00d70b12011-03-17 07:18:29 +00001799 return;
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02001800 }
Chris Wilson00d70b12011-03-17 07:18:29 +00001801
1802 I915_WRITE(reg, val | PIPECONF_ENABLE);
Paulo Zanoni851855d2013-12-19 19:12:29 -02001803 POSTING_READ(reg);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02001804
1805 /*
1806 * There's no guarantee the pipe will really start running now. It
1807 * depends on the Gen, the output type and the relative order between
1808 * pipe and plane enabling. Avoid waiting on HSW+ since it's not
1809 * necessary.
1810 * TODO: audit the previous gens.
1811 */
1812 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
Paulo Zanoni851855d2013-12-19 19:12:29 -02001813 intel_wait_for_vblank(dev_priv->dev, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001814}
1815
1816/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001817 * intel_disable_pipe - disable a pipe, asserting requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001818 * @dev_priv: i915 private structure
1819 * @pipe: pipe to disable
1820 *
1821 * Disable @pipe, making sure that various hardware specific requirements
1822 * are met, if applicable, e.g. plane disabled, panel fitter off, etc.
1823 *
1824 * @pipe should be %PIPE_A or %PIPE_B.
1825 *
1826 * Will wait until the pipe has shut down before returning.
1827 */
1828static void intel_disable_pipe(struct drm_i915_private *dev_priv,
1829 enum pipe pipe)
1830{
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001831 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1832 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001833 int reg;
1834 u32 val;
1835
1836 /*
1837 * Make sure planes won't keep trying to pump pixels to us,
1838 * or we might hang the display.
1839 */
1840 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001841 assert_cursor_disabled(dev_priv, pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07001842 assert_sprites_disabled(dev_priv, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001843
1844 /* Don't disable pipe A or pipe A PLLs if needed */
1845 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1846 return;
1847
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001848 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001849 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001850 if ((val & PIPECONF_ENABLE) == 0)
1851 return;
1852
1853 I915_WRITE(reg, val & ~PIPECONF_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001854 intel_wait_for_pipe_off(dev_priv->dev, pipe);
1855}
1856
Keith Packardd74362c2011-07-28 14:47:14 -07001857/*
1858 * Plane regs are double buffered, going from enabled->disabled needs a
1859 * trigger in order to latch. The display address reg provides this.
1860 */
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03001861void intel_flush_primary_plane(struct drm_i915_private *dev_priv,
1862 enum plane plane)
Keith Packardd74362c2011-07-28 14:47:14 -07001863{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001864 struct drm_device *dev = dev_priv->dev;
1865 u32 reg = INTEL_INFO(dev)->gen >= 4 ? DSPSURF(plane) : DSPADDR(plane);
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03001866
1867 I915_WRITE(reg, I915_READ(reg));
1868 POSTING_READ(reg);
Keith Packardd74362c2011-07-28 14:47:14 -07001869}
1870
Jesse Barnesb24e7172011-01-04 15:09:30 -08001871/**
Ville Syrjäläd1de00e2013-10-01 18:02:19 +03001872 * intel_enable_primary_plane - enable the primary plane on a given pipe
Jesse Barnesb24e7172011-01-04 15:09:30 -08001873 * @dev_priv: i915 private structure
1874 * @plane: plane to enable
1875 * @pipe: pipe being fed
1876 *
1877 * Enable @plane on @pipe, making sure that @pipe is running first.
1878 */
Ville Syrjäläd1de00e2013-10-01 18:02:19 +03001879static void intel_enable_primary_plane(struct drm_i915_private *dev_priv,
1880 enum plane plane, enum pipe pipe)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001881{
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03001882 struct intel_crtc *intel_crtc =
1883 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001884 int reg;
1885 u32 val;
1886
1887 /* If the pipe isn't enabled, we can't pump pixels and may hang */
1888 assert_pipe_enabled(dev_priv, pipe);
1889
Ville Syrjälä4c445e02013-10-09 17:24:58 +03001890 WARN(intel_crtc->primary_enabled, "Primary plane already enabled\n");
Ville Syrjälä0037f712013-10-01 18:02:20 +03001891
Ville Syrjälä4c445e02013-10-09 17:24:58 +03001892 intel_crtc->primary_enabled = true;
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03001893
Jesse Barnesb24e7172011-01-04 15:09:30 -08001894 reg = DSPCNTR(plane);
1895 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001896 if (val & DISPLAY_PLANE_ENABLE)
1897 return;
1898
1899 I915_WRITE(reg, val | DISPLAY_PLANE_ENABLE);
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03001900 intel_flush_primary_plane(dev_priv, plane);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001901 intel_wait_for_vblank(dev_priv->dev, pipe);
1902}
1903
Jesse Barnesb24e7172011-01-04 15:09:30 -08001904/**
Ville Syrjäläd1de00e2013-10-01 18:02:19 +03001905 * intel_disable_primary_plane - disable the primary plane
Jesse Barnesb24e7172011-01-04 15:09:30 -08001906 * @dev_priv: i915 private structure
1907 * @plane: plane to disable
1908 * @pipe: pipe consuming the data
1909 *
1910 * Disable @plane; should be an independent operation.
1911 */
Ville Syrjäläd1de00e2013-10-01 18:02:19 +03001912static void intel_disable_primary_plane(struct drm_i915_private *dev_priv,
1913 enum plane plane, enum pipe pipe)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001914{
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03001915 struct intel_crtc *intel_crtc =
1916 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001917 int reg;
1918 u32 val;
1919
Ville Syrjälä4c445e02013-10-09 17:24:58 +03001920 WARN(!intel_crtc->primary_enabled, "Primary plane already disabled\n");
Ville Syrjälä0037f712013-10-01 18:02:20 +03001921
Ville Syrjälä4c445e02013-10-09 17:24:58 +03001922 intel_crtc->primary_enabled = false;
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03001923
Jesse Barnesb24e7172011-01-04 15:09:30 -08001924 reg = DSPCNTR(plane);
1925 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001926 if ((val & DISPLAY_PLANE_ENABLE) == 0)
1927 return;
1928
1929 I915_WRITE(reg, val & ~DISPLAY_PLANE_ENABLE);
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03001930 intel_flush_primary_plane(dev_priv, plane);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001931 intel_wait_for_vblank(dev_priv->dev, pipe);
1932}
1933
Chris Wilson693db182013-03-05 14:52:39 +00001934static bool need_vtd_wa(struct drm_device *dev)
1935{
1936#ifdef CONFIG_INTEL_IOMMU
1937 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
1938 return true;
1939#endif
1940 return false;
1941}
1942
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08001943static int intel_align_height(struct drm_device *dev, int height, bool tiled)
1944{
1945 int tile_height;
1946
1947 tile_height = tiled ? (IS_GEN2(dev) ? 16 : 8) : 1;
1948 return ALIGN(height, tile_height);
1949}
1950
Chris Wilson127bd2a2010-07-23 23:32:05 +01001951int
Chris Wilson48b956c2010-09-14 12:50:34 +01001952intel_pin_and_fence_fb_obj(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00001953 struct drm_i915_gem_object *obj,
Chris Wilson919926a2010-11-12 13:42:53 +00001954 struct intel_ring_buffer *pipelined)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001955{
Chris Wilsonce453d82011-02-21 14:43:56 +00001956 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001957 u32 alignment;
1958 int ret;
1959
Chris Wilson05394f32010-11-08 19:18:58 +00001960 switch (obj->tiling_mode) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001961 case I915_TILING_NONE:
Chris Wilson534843d2010-07-05 18:01:46 +01001962 if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
1963 alignment = 128 * 1024;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001964 else if (INTEL_INFO(dev)->gen >= 4)
Chris Wilson534843d2010-07-05 18:01:46 +01001965 alignment = 4 * 1024;
1966 else
1967 alignment = 64 * 1024;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001968 break;
1969 case I915_TILING_X:
1970 /* pin() will align the object as required by fence */
1971 alignment = 0;
1972 break;
1973 case I915_TILING_Y:
Daniel Vetter80075d42013-10-09 21:23:52 +02001974 WARN(1, "Y tiled bo slipped through, driver bug!\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001975 return -EINVAL;
1976 default:
1977 BUG();
1978 }
1979
Chris Wilson693db182013-03-05 14:52:39 +00001980 /* Note that the w/a also requires 64 PTE of padding following the
1981 * bo. We currently fill all unused PTE with the shadow page and so
1982 * we should always have valid PTE following the scanout preventing
1983 * the VT-d warning.
1984 */
1985 if (need_vtd_wa(dev) && alignment < 256 * 1024)
1986 alignment = 256 * 1024;
1987
Chris Wilsonce453d82011-02-21 14:43:56 +00001988 dev_priv->mm.interruptible = false;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01001989 ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined);
Chris Wilson48b956c2010-09-14 12:50:34 +01001990 if (ret)
Chris Wilsonce453d82011-02-21 14:43:56 +00001991 goto err_interruptible;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001992
1993 /* Install a fence for tiled scan-out. Pre-i965 always needs a
1994 * fence, whereas 965+ only requires a fence if using
1995 * framebuffer compression. For simplicity, we always install
1996 * a fence as the cost is not that onerous.
1997 */
Chris Wilson06d98132012-04-17 15:31:24 +01001998 ret = i915_gem_object_get_fence(obj);
Chris Wilson9a5a53b2012-03-22 15:10:00 +00001999 if (ret)
2000 goto err_unpin;
Chris Wilson1690e1e2011-12-14 13:57:08 +01002001
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002002 i915_gem_object_pin_fence(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002003
Chris Wilsonce453d82011-02-21 14:43:56 +00002004 dev_priv->mm.interruptible = true;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002005 return 0;
Chris Wilson48b956c2010-09-14 12:50:34 +01002006
2007err_unpin:
Chris Wilsoncc98b412013-08-09 12:25:09 +01002008 i915_gem_object_unpin_from_display_plane(obj);
Chris Wilsonce453d82011-02-21 14:43:56 +00002009err_interruptible:
2010 dev_priv->mm.interruptible = true;
Chris Wilson48b956c2010-09-14 12:50:34 +01002011 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002012}
2013
Chris Wilson1690e1e2011-12-14 13:57:08 +01002014void intel_unpin_fb_obj(struct drm_i915_gem_object *obj)
2015{
2016 i915_gem_object_unpin_fence(obj);
Chris Wilsoncc98b412013-08-09 12:25:09 +01002017 i915_gem_object_unpin_from_display_plane(obj);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002018}
2019
Daniel Vetterc2c75132012-07-05 12:17:30 +02002020/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
2021 * is assumed to be a power-of-two. */
Chris Wilsonbc752862013-02-21 20:04:31 +00002022unsigned long intel_gen4_compute_page_offset(int *x, int *y,
2023 unsigned int tiling_mode,
2024 unsigned int cpp,
2025 unsigned int pitch)
Daniel Vetterc2c75132012-07-05 12:17:30 +02002026{
Chris Wilsonbc752862013-02-21 20:04:31 +00002027 if (tiling_mode != I915_TILING_NONE) {
2028 unsigned int tile_rows, tiles;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002029
Chris Wilsonbc752862013-02-21 20:04:31 +00002030 tile_rows = *y / 8;
2031 *y %= 8;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002032
Chris Wilsonbc752862013-02-21 20:04:31 +00002033 tiles = *x / (512/cpp);
2034 *x %= 512/cpp;
2035
2036 return tile_rows * pitch * 8 + tiles * 4096;
2037 } else {
2038 unsigned int offset;
2039
2040 offset = *y * pitch + *x * cpp;
2041 *y = 0;
2042 *x = (offset & 4095) / cpp;
2043 return offset & -4096;
2044 }
Daniel Vetterc2c75132012-07-05 12:17:30 +02002045}
2046
Jesse Barnes17638cd2011-06-24 12:19:23 -07002047static int i9xx_update_plane(struct drm_crtc *crtc, struct drm_framebuffer *fb,
2048 int x, int y)
Jesse Barnes81255562010-08-02 12:07:50 -07002049{
2050 struct drm_device *dev = crtc->dev;
2051 struct drm_i915_private *dev_priv = dev->dev_private;
2052 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2053 struct intel_framebuffer *intel_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00002054 struct drm_i915_gem_object *obj;
Jesse Barnes81255562010-08-02 12:07:50 -07002055 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002056 unsigned long linear_offset;
Jesse Barnes81255562010-08-02 12:07:50 -07002057 u32 dspcntr;
Chris Wilson5eddb702010-09-11 13:48:45 +01002058 u32 reg;
Jesse Barnes81255562010-08-02 12:07:50 -07002059
2060 switch (plane) {
2061 case 0:
2062 case 1:
2063 break;
2064 default:
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03002065 DRM_ERROR("Can't update plane %c in SAREA\n", plane_name(plane));
Jesse Barnes81255562010-08-02 12:07:50 -07002066 return -EINVAL;
2067 }
2068
2069 intel_fb = to_intel_framebuffer(fb);
2070 obj = intel_fb->obj;
Jesse Barnes81255562010-08-02 12:07:50 -07002071
Chris Wilson5eddb702010-09-11 13:48:45 +01002072 reg = DSPCNTR(plane);
2073 dspcntr = I915_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07002074 /* Mask out pixel format bits in case we change it */
2075 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002076 switch (fb->pixel_format) {
2077 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07002078 dspcntr |= DISPPLANE_8BPP;
2079 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002080 case DRM_FORMAT_XRGB1555:
2081 case DRM_FORMAT_ARGB1555:
2082 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07002083 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002084 case DRM_FORMAT_RGB565:
2085 dspcntr |= DISPPLANE_BGRX565;
2086 break;
2087 case DRM_FORMAT_XRGB8888:
2088 case DRM_FORMAT_ARGB8888:
2089 dspcntr |= DISPPLANE_BGRX888;
2090 break;
2091 case DRM_FORMAT_XBGR8888:
2092 case DRM_FORMAT_ABGR8888:
2093 dspcntr |= DISPPLANE_RGBX888;
2094 break;
2095 case DRM_FORMAT_XRGB2101010:
2096 case DRM_FORMAT_ARGB2101010:
2097 dspcntr |= DISPPLANE_BGRX101010;
2098 break;
2099 case DRM_FORMAT_XBGR2101010:
2100 case DRM_FORMAT_ABGR2101010:
2101 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07002102 break;
2103 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002104 BUG();
Jesse Barnes81255562010-08-02 12:07:50 -07002105 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02002106
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002107 if (INTEL_INFO(dev)->gen >= 4) {
Chris Wilson05394f32010-11-08 19:18:58 +00002108 if (obj->tiling_mode != I915_TILING_NONE)
Jesse Barnes81255562010-08-02 12:07:50 -07002109 dspcntr |= DISPPLANE_TILED;
2110 else
2111 dspcntr &= ~DISPPLANE_TILED;
2112 }
2113
Ville Syrjäläde1aa622013-06-07 10:47:01 +03002114 if (IS_G4X(dev))
2115 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2116
Chris Wilson5eddb702010-09-11 13:48:45 +01002117 I915_WRITE(reg, dspcntr);
Jesse Barnes81255562010-08-02 12:07:50 -07002118
Daniel Vettere506a0c2012-07-05 12:17:29 +02002119 linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
Jesse Barnes81255562010-08-02 12:07:50 -07002120
Daniel Vetterc2c75132012-07-05 12:17:30 +02002121 if (INTEL_INFO(dev)->gen >= 4) {
2122 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00002123 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
2124 fb->bits_per_pixel / 8,
2125 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002126 linear_offset -= intel_crtc->dspaddr_offset;
2127 } else {
Daniel Vettere506a0c2012-07-05 12:17:29 +02002128 intel_crtc->dspaddr_offset = linear_offset;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002129 }
Daniel Vettere506a0c2012-07-05 12:17:29 +02002130
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002131 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2132 i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
2133 fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002134 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002135 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002136 I915_WRITE(DSPSURF(plane),
2137 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002138 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
Daniel Vettere506a0c2012-07-05 12:17:29 +02002139 I915_WRITE(DSPLINOFF(plane), linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002140 } else
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002141 I915_WRITE(DSPADDR(plane), i915_gem_obj_ggtt_offset(obj) + linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002142 POSTING_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07002143
Jesse Barnes17638cd2011-06-24 12:19:23 -07002144 return 0;
2145}
2146
2147static int ironlake_update_plane(struct drm_crtc *crtc,
2148 struct drm_framebuffer *fb, int x, int y)
2149{
2150 struct drm_device *dev = crtc->dev;
2151 struct drm_i915_private *dev_priv = dev->dev_private;
2152 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2153 struct intel_framebuffer *intel_fb;
2154 struct drm_i915_gem_object *obj;
2155 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002156 unsigned long linear_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002157 u32 dspcntr;
2158 u32 reg;
2159
2160 switch (plane) {
2161 case 0:
2162 case 1:
Jesse Barnes27f82272011-09-02 12:54:37 -07002163 case 2:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002164 break;
2165 default:
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03002166 DRM_ERROR("Can't update plane %c in SAREA\n", plane_name(plane));
Jesse Barnes17638cd2011-06-24 12:19:23 -07002167 return -EINVAL;
2168 }
2169
2170 intel_fb = to_intel_framebuffer(fb);
2171 obj = intel_fb->obj;
2172
2173 reg = DSPCNTR(plane);
2174 dspcntr = I915_READ(reg);
2175 /* Mask out pixel format bits in case we change it */
2176 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002177 switch (fb->pixel_format) {
2178 case DRM_FORMAT_C8:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002179 dspcntr |= DISPPLANE_8BPP;
2180 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002181 case DRM_FORMAT_RGB565:
2182 dspcntr |= DISPPLANE_BGRX565;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002183 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002184 case DRM_FORMAT_XRGB8888:
2185 case DRM_FORMAT_ARGB8888:
2186 dspcntr |= DISPPLANE_BGRX888;
2187 break;
2188 case DRM_FORMAT_XBGR8888:
2189 case DRM_FORMAT_ABGR8888:
2190 dspcntr |= DISPPLANE_RGBX888;
2191 break;
2192 case DRM_FORMAT_XRGB2101010:
2193 case DRM_FORMAT_ARGB2101010:
2194 dspcntr |= DISPPLANE_BGRX101010;
2195 break;
2196 case DRM_FORMAT_XBGR2101010:
2197 case DRM_FORMAT_ABGR2101010:
2198 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002199 break;
2200 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002201 BUG();
Jesse Barnes17638cd2011-06-24 12:19:23 -07002202 }
2203
2204 if (obj->tiling_mode != I915_TILING_NONE)
2205 dspcntr |= DISPPLANE_TILED;
2206 else
2207 dspcntr &= ~DISPPLANE_TILED;
2208
Ville Syrjäläb42c6002013-11-03 13:47:27 +02002209 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03002210 dspcntr &= ~DISPPLANE_TRICKLE_FEED_DISABLE;
2211 else
2212 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002213
2214 I915_WRITE(reg, dspcntr);
2215
Daniel Vettere506a0c2012-07-05 12:17:29 +02002216 linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002217 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00002218 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
2219 fb->bits_per_pixel / 8,
2220 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002221 linear_offset -= intel_crtc->dspaddr_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002222
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002223 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2224 i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
2225 fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002226 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002227 I915_WRITE(DSPSURF(plane),
2228 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Paulo Zanonib3dc6852013-11-02 21:07:33 -07002229 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Damien Lespiaubc1c91e2012-10-29 12:14:21 +00002230 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2231 } else {
2232 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2233 I915_WRITE(DSPLINOFF(plane), linear_offset);
2234 }
Jesse Barnes17638cd2011-06-24 12:19:23 -07002235 POSTING_READ(reg);
2236
2237 return 0;
2238}
2239
2240/* Assume fb object is pinned & idle & fenced and just update base pointers */
2241static int
2242intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
2243 int x, int y, enum mode_set_atomic state)
2244{
2245 struct drm_device *dev = crtc->dev;
2246 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002247
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002248 if (dev_priv->display.disable_fbc)
2249 dev_priv->display.disable_fbc(dev);
Daniel Vetter3dec0092010-08-20 21:40:52 +02002250 intel_increase_pllclock(crtc);
Jesse Barnes81255562010-08-02 12:07:50 -07002251
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002252 return dev_priv->display.update_plane(crtc, fb, x, y);
Jesse Barnes81255562010-08-02 12:07:50 -07002253}
2254
Ville Syrjälä96a02912013-02-18 19:08:49 +02002255void intel_display_handle_reset(struct drm_device *dev)
2256{
2257 struct drm_i915_private *dev_priv = dev->dev_private;
2258 struct drm_crtc *crtc;
2259
2260 /*
2261 * Flips in the rings have been nuked by the reset,
2262 * so complete all pending flips so that user space
2263 * will get its events and not get stuck.
2264 *
2265 * Also update the base address of all primary
2266 * planes to the the last fb to make sure we're
2267 * showing the correct fb after a reset.
2268 *
2269 * Need to make two loops over the crtcs so that we
2270 * don't try to grab a crtc mutex before the
2271 * pending_flip_queue really got woken up.
2272 */
2273
2274 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
2275 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2276 enum plane plane = intel_crtc->plane;
2277
2278 intel_prepare_page_flip(dev, plane);
2279 intel_finish_page_flip_plane(dev, plane);
2280 }
2281
2282 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
2283 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2284
2285 mutex_lock(&crtc->mutex);
Chris Wilson947fdaadf2013-11-27 12:01:32 +00002286 /*
2287 * FIXME: Once we have proper support for primary planes (and
2288 * disabling them without disabling the entire crtc) allow again
2289 * a NULL crtc->fb.
2290 */
2291 if (intel_crtc->active && crtc->fb)
Ville Syrjälä96a02912013-02-18 19:08:49 +02002292 dev_priv->display.update_plane(crtc, crtc->fb,
2293 crtc->x, crtc->y);
2294 mutex_unlock(&crtc->mutex);
2295 }
2296}
2297
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002298static int
Chris Wilson14667a42012-04-03 17:58:35 +01002299intel_finish_fb(struct drm_framebuffer *old_fb)
2300{
2301 struct drm_i915_gem_object *obj = to_intel_framebuffer(old_fb)->obj;
2302 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2303 bool was_interruptible = dev_priv->mm.interruptible;
2304 int ret;
2305
Chris Wilson14667a42012-04-03 17:58:35 +01002306 /* Big Hammer, we also need to ensure that any pending
2307 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
2308 * current scanout is retired before unpinning the old
2309 * framebuffer.
2310 *
2311 * This should only fail upon a hung GPU, in which case we
2312 * can safely continue.
2313 */
2314 dev_priv->mm.interruptible = false;
2315 ret = i915_gem_object_finish_gpu(obj);
2316 dev_priv->mm.interruptible = was_interruptible;
2317
2318 return ret;
2319}
2320
Ville Syrjälä198598d2012-10-31 17:50:24 +02002321static void intel_crtc_update_sarea_pos(struct drm_crtc *crtc, int x, int y)
2322{
2323 struct drm_device *dev = crtc->dev;
2324 struct drm_i915_master_private *master_priv;
2325 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2326
2327 if (!dev->primary->master)
2328 return;
2329
2330 master_priv = dev->primary->master->driver_priv;
2331 if (!master_priv->sarea_priv)
2332 return;
2333
2334 switch (intel_crtc->pipe) {
2335 case 0:
2336 master_priv->sarea_priv->pipeA_x = x;
2337 master_priv->sarea_priv->pipeA_y = y;
2338 break;
2339 case 1:
2340 master_priv->sarea_priv->pipeB_x = x;
2341 master_priv->sarea_priv->pipeB_y = y;
2342 break;
2343 default:
2344 break;
2345 }
2346}
2347
Chris Wilson14667a42012-04-03 17:58:35 +01002348static int
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002349intel_pipe_set_base(struct drm_crtc *crtc, int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02002350 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08002351{
2352 struct drm_device *dev = crtc->dev;
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002353 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08002354 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter94352cf2012-07-05 22:51:56 +02002355 struct drm_framebuffer *old_fb;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002356 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002357
2358 /* no fb bound */
Daniel Vetter94352cf2012-07-05 22:51:56 +02002359 if (!fb) {
Jesse Barnesa5071c22011-07-19 15:38:56 -07002360 DRM_ERROR("No FB bound\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002361 return 0;
2362 }
2363
Ben Widawsky7eb552a2013-03-13 14:05:41 -07002364 if (intel_crtc->plane > INTEL_INFO(dev)->num_pipes) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03002365 DRM_ERROR("no plane for crtc: plane %c, num_pipes %d\n",
2366 plane_name(intel_crtc->plane),
2367 INTEL_INFO(dev)->num_pipes);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002368 return -EINVAL;
Jesse Barnes79e53942008-11-07 14:24:08 -08002369 }
2370
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002371 mutex_lock(&dev->struct_mutex);
Chris Wilson265db952010-09-20 15:41:01 +01002372 ret = intel_pin_and_fence_fb_obj(dev,
Daniel Vetter94352cf2012-07-05 22:51:56 +02002373 to_intel_framebuffer(fb)->obj,
Chris Wilson919926a2010-11-12 13:42:53 +00002374 NULL);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002375 if (ret != 0) {
2376 mutex_unlock(&dev->struct_mutex);
Jesse Barnesa5071c22011-07-19 15:38:56 -07002377 DRM_ERROR("pin & fence failed\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002378 return ret;
2379 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002380
Damien Lespiaubb2043d2013-09-30 14:21:49 +01002381 /*
2382 * Update pipe size and adjust fitter if needed: the reason for this is
2383 * that in compute_mode_changes we check the native mode (not the pfit
2384 * mode) to see if we can flip rather than do a full mode set. In the
2385 * fastboot case, we'll flip, but if we don't update the pipesrc and
2386 * pfit state, we'll end up with a big fb scanned out into the wrong
2387 * sized surface.
2388 *
2389 * To fix this properly, we need to hoist the checks up into
2390 * compute_mode_changes (or above), check the actual pfit state and
2391 * whether the platform allows pfit disable with pipe active, and only
2392 * then update the pipesrc and pfit state, even on the flip path.
2393 */
Jani Nikulad330a952014-01-21 11:24:25 +02002394 if (i915.fastboot) {
Damien Lespiaud7bf63f2013-09-30 14:21:50 +01002395 const struct drm_display_mode *adjusted_mode =
2396 &intel_crtc->config.adjusted_mode;
2397
Jesse Barnes4d6a3e62013-06-26 01:38:18 +03002398 I915_WRITE(PIPESRC(intel_crtc->pipe),
Damien Lespiaud7bf63f2013-09-30 14:21:50 +01002399 ((adjusted_mode->crtc_hdisplay - 1) << 16) |
2400 (adjusted_mode->crtc_vdisplay - 1));
Chris Wilsonfd4daa92013-08-27 17:04:17 +01002401 if (!intel_crtc->config.pch_pfit.enabled &&
Jesse Barnes4d6a3e62013-06-26 01:38:18 +03002402 (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) ||
2403 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
2404 I915_WRITE(PF_CTL(intel_crtc->pipe), 0);
2405 I915_WRITE(PF_WIN_POS(intel_crtc->pipe), 0);
2406 I915_WRITE(PF_WIN_SZ(intel_crtc->pipe), 0);
2407 }
Jesse Barnes0637d602013-12-19 10:48:01 -08002408 intel_crtc->config.pipe_src_w = adjusted_mode->crtc_hdisplay;
2409 intel_crtc->config.pipe_src_h = adjusted_mode->crtc_vdisplay;
Jesse Barnes4d6a3e62013-06-26 01:38:18 +03002410 }
2411
Daniel Vetter94352cf2012-07-05 22:51:56 +02002412 ret = dev_priv->display.update_plane(crtc, fb, x, y);
Chris Wilson4e6cfef2010-08-08 13:20:19 +01002413 if (ret) {
Daniel Vetter94352cf2012-07-05 22:51:56 +02002414 intel_unpin_fb_obj(to_intel_framebuffer(fb)->obj);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002415 mutex_unlock(&dev->struct_mutex);
Jesse Barnesa5071c22011-07-19 15:38:56 -07002416 DRM_ERROR("failed to update base address\n");
Chris Wilson4e6cfef2010-08-08 13:20:19 +01002417 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002418 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002419
Daniel Vetter94352cf2012-07-05 22:51:56 +02002420 old_fb = crtc->fb;
2421 crtc->fb = fb;
Daniel Vetter6c4c86f2012-09-10 21:58:30 +02002422 crtc->x = x;
2423 crtc->y = y;
Daniel Vetter94352cf2012-07-05 22:51:56 +02002424
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002425 if (old_fb) {
Daniel Vetterd7697ee2013-06-02 17:23:01 +02002426 if (intel_crtc->active && old_fb != fb)
2427 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002428 intel_unpin_fb_obj(to_intel_framebuffer(old_fb)->obj);
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002429 }
Jesse Barnes652c3932009-08-17 13:31:43 -07002430
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002431 intel_update_fbc(dev);
Rodrigo Vivi49065572013-07-11 18:45:05 -03002432 intel_edp_psr_update(dev);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002433 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08002434
Ville Syrjälä198598d2012-10-31 17:50:24 +02002435 intel_crtc_update_sarea_pos(crtc, x, y);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002436
2437 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08002438}
2439
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002440static void intel_fdi_normal_train(struct drm_crtc *crtc)
2441{
2442 struct drm_device *dev = crtc->dev;
2443 struct drm_i915_private *dev_priv = dev->dev_private;
2444 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2445 int pipe = intel_crtc->pipe;
2446 u32 reg, temp;
2447
2448 /* enable normal train */
2449 reg = FDI_TX_CTL(pipe);
2450 temp = I915_READ(reg);
Keith Packard61e499b2011-05-17 16:13:52 -07002451 if (IS_IVYBRIDGE(dev)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002452 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2453 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07002454 } else {
2455 temp &= ~FDI_LINK_TRAIN_NONE;
2456 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07002457 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002458 I915_WRITE(reg, temp);
2459
2460 reg = FDI_RX_CTL(pipe);
2461 temp = I915_READ(reg);
2462 if (HAS_PCH_CPT(dev)) {
2463 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2464 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
2465 } else {
2466 temp &= ~FDI_LINK_TRAIN_NONE;
2467 temp |= FDI_LINK_TRAIN_NONE;
2468 }
2469 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
2470
2471 /* wait one idle pattern time */
2472 POSTING_READ(reg);
2473 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07002474
2475 /* IVB wants error correction enabled */
2476 if (IS_IVYBRIDGE(dev))
2477 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
2478 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002479}
2480
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01002481static bool pipe_has_enabled_pch(struct intel_crtc *crtc)
Daniel Vetter1e833f42013-02-19 22:31:57 +01002482{
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01002483 return crtc->base.enabled && crtc->active &&
2484 crtc->config.has_pch_encoder;
Daniel Vetter1e833f42013-02-19 22:31:57 +01002485}
2486
Daniel Vetter01a415f2012-10-27 15:58:40 +02002487static void ivb_modeset_global_resources(struct drm_device *dev)
2488{
2489 struct drm_i915_private *dev_priv = dev->dev_private;
2490 struct intel_crtc *pipe_B_crtc =
2491 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
2492 struct intel_crtc *pipe_C_crtc =
2493 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_C]);
2494 uint32_t temp;
2495
Daniel Vetter1e833f42013-02-19 22:31:57 +01002496 /*
2497 * When everything is off disable fdi C so that we could enable fdi B
2498 * with all lanes. Note that we don't care about enabled pipes without
2499 * an enabled pch encoder.
2500 */
2501 if (!pipe_has_enabled_pch(pipe_B_crtc) &&
2502 !pipe_has_enabled_pch(pipe_C_crtc)) {
Daniel Vetter01a415f2012-10-27 15:58:40 +02002503 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
2504 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
2505
2506 temp = I915_READ(SOUTH_CHICKEN1);
2507 temp &= ~FDI_BC_BIFURCATION_SELECT;
2508 DRM_DEBUG_KMS("disabling fdi C rx\n");
2509 I915_WRITE(SOUTH_CHICKEN1, temp);
2510 }
2511}
2512
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002513/* The FDI link training functions for ILK/Ibexpeak. */
2514static void ironlake_fdi_link_train(struct drm_crtc *crtc)
2515{
2516 struct drm_device *dev = crtc->dev;
2517 struct drm_i915_private *dev_priv = dev->dev_private;
2518 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2519 int pipe = intel_crtc->pipe;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002520 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01002521 u32 reg, temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002522
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002523 /* FDI needs bits from pipe & plane first */
2524 assert_pipe_enabled(dev_priv, pipe);
2525 assert_plane_enabled(dev_priv, plane);
2526
Adam Jacksone1a44742010-06-25 15:32:14 -04002527 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2528 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002529 reg = FDI_RX_IMR(pipe);
2530 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002531 temp &= ~FDI_RX_SYMBOL_LOCK;
2532 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002533 I915_WRITE(reg, temp);
2534 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002535 udelay(150);
2536
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002537 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002538 reg = FDI_TX_CTL(pipe);
2539 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002540 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2541 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002542 temp &= ~FDI_LINK_TRAIN_NONE;
2543 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002544 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002545
Chris Wilson5eddb702010-09-11 13:48:45 +01002546 reg = FDI_RX_CTL(pipe);
2547 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002548 temp &= ~FDI_LINK_TRAIN_NONE;
2549 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002550 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2551
2552 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002553 udelay(150);
2554
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002555 /* Ironlake workaround, enable clock pointer after FDI enable*/
Daniel Vetter8f5718a2012-10-31 22:52:28 +01002556 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
2557 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
2558 FDI_RX_PHASE_SYNC_POINTER_EN);
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002559
Chris Wilson5eddb702010-09-11 13:48:45 +01002560 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002561 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002562 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002563 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2564
2565 if ((temp & FDI_RX_BIT_LOCK)) {
2566 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01002567 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002568 break;
2569 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002570 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002571 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002572 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002573
2574 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002575 reg = FDI_TX_CTL(pipe);
2576 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002577 temp &= ~FDI_LINK_TRAIN_NONE;
2578 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002579 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002580
Chris Wilson5eddb702010-09-11 13:48:45 +01002581 reg = FDI_RX_CTL(pipe);
2582 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002583 temp &= ~FDI_LINK_TRAIN_NONE;
2584 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002585 I915_WRITE(reg, temp);
2586
2587 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002588 udelay(150);
2589
Chris Wilson5eddb702010-09-11 13:48:45 +01002590 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002591 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002592 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002593 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2594
2595 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002596 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002597 DRM_DEBUG_KMS("FDI train 2 done.\n");
2598 break;
2599 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002600 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002601 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002602 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002603
2604 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07002605
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002606}
2607
Akshay Joshi0206e352011-08-16 15:34:10 -04002608static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002609 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
2610 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
2611 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
2612 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
2613};
2614
2615/* The FDI link training functions for SNB/Cougarpoint. */
2616static void gen6_fdi_link_train(struct drm_crtc *crtc)
2617{
2618 struct drm_device *dev = crtc->dev;
2619 struct drm_i915_private *dev_priv = dev->dev_private;
2620 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2621 int pipe = intel_crtc->pipe;
Sean Paulfa37d392012-03-02 12:53:39 -05002622 u32 reg, temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002623
Adam Jacksone1a44742010-06-25 15:32:14 -04002624 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2625 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002626 reg = FDI_RX_IMR(pipe);
2627 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002628 temp &= ~FDI_RX_SYMBOL_LOCK;
2629 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002630 I915_WRITE(reg, temp);
2631
2632 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002633 udelay(150);
2634
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002635 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002636 reg = FDI_TX_CTL(pipe);
2637 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002638 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2639 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002640 temp &= ~FDI_LINK_TRAIN_NONE;
2641 temp |= FDI_LINK_TRAIN_PATTERN_1;
2642 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2643 /* SNB-B */
2644 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01002645 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002646
Daniel Vetterd74cf322012-10-26 10:58:13 +02002647 I915_WRITE(FDI_RX_MISC(pipe),
2648 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
2649
Chris Wilson5eddb702010-09-11 13:48:45 +01002650 reg = FDI_RX_CTL(pipe);
2651 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002652 if (HAS_PCH_CPT(dev)) {
2653 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2654 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2655 } else {
2656 temp &= ~FDI_LINK_TRAIN_NONE;
2657 temp |= FDI_LINK_TRAIN_PATTERN_1;
2658 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002659 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2660
2661 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002662 udelay(150);
2663
Akshay Joshi0206e352011-08-16 15:34:10 -04002664 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002665 reg = FDI_TX_CTL(pipe);
2666 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002667 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2668 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01002669 I915_WRITE(reg, temp);
2670
2671 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002672 udelay(500);
2673
Sean Paulfa37d392012-03-02 12:53:39 -05002674 for (retry = 0; retry < 5; retry++) {
2675 reg = FDI_RX_IIR(pipe);
2676 temp = I915_READ(reg);
2677 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2678 if (temp & FDI_RX_BIT_LOCK) {
2679 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
2680 DRM_DEBUG_KMS("FDI train 1 done.\n");
2681 break;
2682 }
2683 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002684 }
Sean Paulfa37d392012-03-02 12:53:39 -05002685 if (retry < 5)
2686 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002687 }
2688 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01002689 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002690
2691 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002692 reg = FDI_TX_CTL(pipe);
2693 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002694 temp &= ~FDI_LINK_TRAIN_NONE;
2695 temp |= FDI_LINK_TRAIN_PATTERN_2;
2696 if (IS_GEN6(dev)) {
2697 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2698 /* SNB-B */
2699 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2700 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002701 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002702
Chris Wilson5eddb702010-09-11 13:48:45 +01002703 reg = FDI_RX_CTL(pipe);
2704 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002705 if (HAS_PCH_CPT(dev)) {
2706 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2707 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
2708 } else {
2709 temp &= ~FDI_LINK_TRAIN_NONE;
2710 temp |= FDI_LINK_TRAIN_PATTERN_2;
2711 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002712 I915_WRITE(reg, temp);
2713
2714 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002715 udelay(150);
2716
Akshay Joshi0206e352011-08-16 15:34:10 -04002717 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002718 reg = FDI_TX_CTL(pipe);
2719 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002720 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2721 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01002722 I915_WRITE(reg, temp);
2723
2724 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002725 udelay(500);
2726
Sean Paulfa37d392012-03-02 12:53:39 -05002727 for (retry = 0; retry < 5; retry++) {
2728 reg = FDI_RX_IIR(pipe);
2729 temp = I915_READ(reg);
2730 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2731 if (temp & FDI_RX_SYMBOL_LOCK) {
2732 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
2733 DRM_DEBUG_KMS("FDI train 2 done.\n");
2734 break;
2735 }
2736 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002737 }
Sean Paulfa37d392012-03-02 12:53:39 -05002738 if (retry < 5)
2739 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002740 }
2741 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01002742 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002743
2744 DRM_DEBUG_KMS("FDI train done.\n");
2745}
2746
Jesse Barnes357555c2011-04-28 15:09:55 -07002747/* Manual link training for Ivy Bridge A0 parts */
2748static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
2749{
2750 struct drm_device *dev = crtc->dev;
2751 struct drm_i915_private *dev_priv = dev->dev_private;
2752 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2753 int pipe = intel_crtc->pipe;
Jesse Barnes139ccd32013-08-19 11:04:55 -07002754 u32 reg, temp, i, j;
Jesse Barnes357555c2011-04-28 15:09:55 -07002755
2756 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2757 for train result */
2758 reg = FDI_RX_IMR(pipe);
2759 temp = I915_READ(reg);
2760 temp &= ~FDI_RX_SYMBOL_LOCK;
2761 temp &= ~FDI_RX_BIT_LOCK;
2762 I915_WRITE(reg, temp);
2763
2764 POSTING_READ(reg);
2765 udelay(150);
2766
Daniel Vetter01a415f2012-10-27 15:58:40 +02002767 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
2768 I915_READ(FDI_RX_IIR(pipe)));
2769
Jesse Barnes139ccd32013-08-19 11:04:55 -07002770 /* Try each vswing and preemphasis setting twice before moving on */
2771 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
2772 /* disable first in case we need to retry */
Jesse Barnes357555c2011-04-28 15:09:55 -07002773 reg = FDI_TX_CTL(pipe);
2774 temp = I915_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07002775 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
2776 temp &= ~FDI_TX_ENABLE;
2777 I915_WRITE(reg, temp);
2778
2779 reg = FDI_RX_CTL(pipe);
2780 temp = I915_READ(reg);
2781 temp &= ~FDI_LINK_TRAIN_AUTO;
2782 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2783 temp &= ~FDI_RX_ENABLE;
2784 I915_WRITE(reg, temp);
2785
2786 /* enable CPU FDI TX and PCH FDI RX */
2787 reg = FDI_TX_CTL(pipe);
2788 temp = I915_READ(reg);
2789 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2790 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
2791 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
Jesse Barnes357555c2011-04-28 15:09:55 -07002792 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
Jesse Barnes139ccd32013-08-19 11:04:55 -07002793 temp |= snb_b_fdi_train_param[j/2];
2794 temp |= FDI_COMPOSITE_SYNC;
2795 I915_WRITE(reg, temp | FDI_TX_ENABLE);
2796
2797 I915_WRITE(FDI_RX_MISC(pipe),
2798 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
2799
2800 reg = FDI_RX_CTL(pipe);
2801 temp = I915_READ(reg);
2802 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2803 temp |= FDI_COMPOSITE_SYNC;
2804 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2805
2806 POSTING_READ(reg);
2807 udelay(1); /* should be 0.5us */
2808
2809 for (i = 0; i < 4; i++) {
2810 reg = FDI_RX_IIR(pipe);
2811 temp = I915_READ(reg);
2812 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2813
2814 if (temp & FDI_RX_BIT_LOCK ||
2815 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
2816 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
2817 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
2818 i);
2819 break;
2820 }
2821 udelay(1); /* should be 0.5us */
2822 }
2823 if (i == 4) {
2824 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
2825 continue;
2826 }
2827
2828 /* Train 2 */
2829 reg = FDI_TX_CTL(pipe);
2830 temp = I915_READ(reg);
2831 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2832 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
2833 I915_WRITE(reg, temp);
2834
2835 reg = FDI_RX_CTL(pipe);
2836 temp = I915_READ(reg);
2837 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2838 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
Jesse Barnes357555c2011-04-28 15:09:55 -07002839 I915_WRITE(reg, temp);
2840
2841 POSTING_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07002842 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07002843
Jesse Barnes139ccd32013-08-19 11:04:55 -07002844 for (i = 0; i < 4; i++) {
2845 reg = FDI_RX_IIR(pipe);
2846 temp = I915_READ(reg);
2847 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
Jesse Barnes357555c2011-04-28 15:09:55 -07002848
Jesse Barnes139ccd32013-08-19 11:04:55 -07002849 if (temp & FDI_RX_SYMBOL_LOCK ||
2850 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
2851 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
2852 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
2853 i);
2854 goto train_done;
2855 }
2856 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07002857 }
Jesse Barnes139ccd32013-08-19 11:04:55 -07002858 if (i == 4)
2859 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
Jesse Barnes357555c2011-04-28 15:09:55 -07002860 }
Jesse Barnes357555c2011-04-28 15:09:55 -07002861
Jesse Barnes139ccd32013-08-19 11:04:55 -07002862train_done:
Jesse Barnes357555c2011-04-28 15:09:55 -07002863 DRM_DEBUG_KMS("FDI train done.\n");
2864}
2865
Daniel Vetter88cefb62012-08-12 19:27:14 +02002866static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07002867{
Daniel Vetter88cefb62012-08-12 19:27:14 +02002868 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002869 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002870 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01002871 u32 reg, temp;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002872
Jesse Barnesc64e3112010-09-10 11:27:03 -07002873
Jesse Barnes0e23b992010-09-10 11:10:00 -07002874 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01002875 reg = FDI_RX_CTL(pipe);
2876 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002877 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
2878 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01002879 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Chris Wilson5eddb702010-09-11 13:48:45 +01002880 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
2881
2882 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002883 udelay(200);
2884
2885 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01002886 temp = I915_READ(reg);
2887 I915_WRITE(reg, temp | FDI_PCDCLK);
2888
2889 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002890 udelay(200);
2891
Paulo Zanoni20749732012-11-23 15:30:38 -02002892 /* Enable CPU FDI TX PLL, always on for Ironlake */
2893 reg = FDI_TX_CTL(pipe);
2894 temp = I915_READ(reg);
2895 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
2896 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01002897
Paulo Zanoni20749732012-11-23 15:30:38 -02002898 POSTING_READ(reg);
2899 udelay(100);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002900 }
2901}
2902
Daniel Vetter88cefb62012-08-12 19:27:14 +02002903static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
2904{
2905 struct drm_device *dev = intel_crtc->base.dev;
2906 struct drm_i915_private *dev_priv = dev->dev_private;
2907 int pipe = intel_crtc->pipe;
2908 u32 reg, temp;
2909
2910 /* Switch from PCDclk to Rawclk */
2911 reg = FDI_RX_CTL(pipe);
2912 temp = I915_READ(reg);
2913 I915_WRITE(reg, temp & ~FDI_PCDCLK);
2914
2915 /* Disable CPU FDI TX PLL */
2916 reg = FDI_TX_CTL(pipe);
2917 temp = I915_READ(reg);
2918 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
2919
2920 POSTING_READ(reg);
2921 udelay(100);
2922
2923 reg = FDI_RX_CTL(pipe);
2924 temp = I915_READ(reg);
2925 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
2926
2927 /* Wait for the clocks to turn off. */
2928 POSTING_READ(reg);
2929 udelay(100);
2930}
2931
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002932static void ironlake_fdi_disable(struct drm_crtc *crtc)
2933{
2934 struct drm_device *dev = crtc->dev;
2935 struct drm_i915_private *dev_priv = dev->dev_private;
2936 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2937 int pipe = intel_crtc->pipe;
2938 u32 reg, temp;
2939
2940 /* disable CPU FDI tx and PCH FDI rx */
2941 reg = FDI_TX_CTL(pipe);
2942 temp = I915_READ(reg);
2943 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
2944 POSTING_READ(reg);
2945
2946 reg = FDI_RX_CTL(pipe);
2947 temp = I915_READ(reg);
2948 temp &= ~(0x7 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01002949 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002950 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
2951
2952 POSTING_READ(reg);
2953 udelay(100);
2954
2955 /* Ironlake workaround, disable clock pointer after downing FDI */
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002956 if (HAS_PCH_IBX(dev)) {
2957 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002958 }
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002959
2960 /* still set train pattern 1 */
2961 reg = FDI_TX_CTL(pipe);
2962 temp = I915_READ(reg);
2963 temp &= ~FDI_LINK_TRAIN_NONE;
2964 temp |= FDI_LINK_TRAIN_PATTERN_1;
2965 I915_WRITE(reg, temp);
2966
2967 reg = FDI_RX_CTL(pipe);
2968 temp = I915_READ(reg);
2969 if (HAS_PCH_CPT(dev)) {
2970 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2971 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2972 } else {
2973 temp &= ~FDI_LINK_TRAIN_NONE;
2974 temp |= FDI_LINK_TRAIN_PATTERN_1;
2975 }
2976 /* BPC in FDI rx is consistent with that in PIPECONF */
2977 temp &= ~(0x07 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01002978 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002979 I915_WRITE(reg, temp);
2980
2981 POSTING_READ(reg);
2982 udelay(100);
2983}
2984
Chris Wilson5bb61642012-09-27 21:25:58 +01002985static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
2986{
2987 struct drm_device *dev = crtc->dev;
2988 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä10d83732013-01-29 18:13:34 +02002989 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson5bb61642012-09-27 21:25:58 +01002990 unsigned long flags;
2991 bool pending;
2992
Ville Syrjälä10d83732013-01-29 18:13:34 +02002993 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
2994 intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
Chris Wilson5bb61642012-09-27 21:25:58 +01002995 return false;
2996
2997 spin_lock_irqsave(&dev->event_lock, flags);
2998 pending = to_intel_crtc(crtc)->unpin_work != NULL;
2999 spin_unlock_irqrestore(&dev->event_lock, flags);
3000
3001 return pending;
3002}
3003
Chris Wilson5dce5b932014-01-20 10:17:36 +00003004bool intel_has_pending_fb_unpin(struct drm_device *dev)
3005{
3006 struct intel_crtc *crtc;
3007
3008 /* Note that we don't need to be called with mode_config.lock here
3009 * as our list of CRTC objects is static for the lifetime of the
3010 * device and so cannot disappear as we iterate. Similarly, we can
3011 * happily treat the predicates as racy, atomic checks as userspace
3012 * cannot claim and pin a new fb without at least acquring the
3013 * struct_mutex and so serialising with us.
3014 */
3015 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
3016 if (atomic_read(&crtc->unpin_work_count) == 0)
3017 continue;
3018
3019 if (crtc->unpin_work)
3020 intel_wait_for_vblank(dev, crtc->pipe);
3021
3022 return true;
3023 }
3024
3025 return false;
3026}
3027
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003028static void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
3029{
Chris Wilson0f911282012-04-17 10:05:38 +01003030 struct drm_device *dev = crtc->dev;
Chris Wilson5bb61642012-09-27 21:25:58 +01003031 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003032
3033 if (crtc->fb == NULL)
3034 return;
3035
Daniel Vetter2c10d572012-12-20 21:24:07 +01003036 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
3037
Chris Wilson5bb61642012-09-27 21:25:58 +01003038 wait_event(dev_priv->pending_flip_queue,
3039 !intel_crtc_has_pending_flip(crtc));
3040
Chris Wilson0f911282012-04-17 10:05:38 +01003041 mutex_lock(&dev->struct_mutex);
3042 intel_finish_fb(crtc->fb);
3043 mutex_unlock(&dev->struct_mutex);
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003044}
3045
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003046/* Program iCLKIP clock to the desired frequency */
3047static void lpt_program_iclkip(struct drm_crtc *crtc)
3048{
3049 struct drm_device *dev = crtc->dev;
3050 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau241bfc32013-09-25 16:45:37 +01003051 int clock = to_intel_crtc(crtc)->config.adjusted_mode.crtc_clock;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003052 u32 divsel, phaseinc, auxdiv, phasedir = 0;
3053 u32 temp;
3054
Daniel Vetter09153002012-12-12 14:06:44 +01003055 mutex_lock(&dev_priv->dpio_lock);
3056
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003057 /* It is necessary to ungate the pixclk gate prior to programming
3058 * the divisors, and gate it back when it is done.
3059 */
3060 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
3061
3062 /* Disable SSCCTL */
3063 intel_sbi_write(dev_priv, SBI_SSCCTL6,
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003064 intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK) |
3065 SBI_SSCCTL_DISABLE,
3066 SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003067
3068 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003069 if (clock == 20000) {
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003070 auxdiv = 1;
3071 divsel = 0x41;
3072 phaseinc = 0x20;
3073 } else {
3074 /* The iCLK virtual clock root frequency is in MHz,
Damien Lespiau241bfc32013-09-25 16:45:37 +01003075 * but the adjusted_mode->crtc_clock in in KHz. To get the
3076 * divisors, it is necessary to divide one by another, so we
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003077 * convert the virtual clock precision to KHz here for higher
3078 * precision.
3079 */
3080 u32 iclk_virtual_root_freq = 172800 * 1000;
3081 u32 iclk_pi_range = 64;
3082 u32 desired_divisor, msb_divisor_value, pi_value;
3083
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003084 desired_divisor = (iclk_virtual_root_freq / clock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003085 msb_divisor_value = desired_divisor / iclk_pi_range;
3086 pi_value = desired_divisor % iclk_pi_range;
3087
3088 auxdiv = 0;
3089 divsel = msb_divisor_value - 2;
3090 phaseinc = pi_value;
3091 }
3092
3093 /* This should not happen with any sane values */
3094 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
3095 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
3096 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
3097 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
3098
3099 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003100 clock,
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003101 auxdiv,
3102 divsel,
3103 phasedir,
3104 phaseinc);
3105
3106 /* Program SSCDIVINTPHASE6 */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003107 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003108 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
3109 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
3110 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
3111 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
3112 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
3113 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003114 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003115
3116 /* Program SSCAUXDIV */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003117 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003118 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
3119 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003120 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003121
3122 /* Enable modulator and associated divider */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003123 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003124 temp &= ~SBI_SSCCTL_DISABLE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003125 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003126
3127 /* Wait for initialization time */
3128 udelay(24);
3129
3130 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
Daniel Vetter09153002012-12-12 14:06:44 +01003131
3132 mutex_unlock(&dev_priv->dpio_lock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003133}
3134
Daniel Vetter275f01b22013-05-03 11:49:47 +02003135static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
3136 enum pipe pch_transcoder)
3137{
3138 struct drm_device *dev = crtc->base.dev;
3139 struct drm_i915_private *dev_priv = dev->dev_private;
3140 enum transcoder cpu_transcoder = crtc->config.cpu_transcoder;
3141
3142 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
3143 I915_READ(HTOTAL(cpu_transcoder)));
3144 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
3145 I915_READ(HBLANK(cpu_transcoder)));
3146 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
3147 I915_READ(HSYNC(cpu_transcoder)));
3148
3149 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
3150 I915_READ(VTOTAL(cpu_transcoder)));
3151 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
3152 I915_READ(VBLANK(cpu_transcoder)));
3153 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
3154 I915_READ(VSYNC(cpu_transcoder)));
3155 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
3156 I915_READ(VSYNCSHIFT(cpu_transcoder)));
3157}
3158
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003159static void cpt_enable_fdi_bc_bifurcation(struct drm_device *dev)
3160{
3161 struct drm_i915_private *dev_priv = dev->dev_private;
3162 uint32_t temp;
3163
3164 temp = I915_READ(SOUTH_CHICKEN1);
3165 if (temp & FDI_BC_BIFURCATION_SELECT)
3166 return;
3167
3168 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
3169 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
3170
3171 temp |= FDI_BC_BIFURCATION_SELECT;
3172 DRM_DEBUG_KMS("enabling fdi C rx\n");
3173 I915_WRITE(SOUTH_CHICKEN1, temp);
3174 POSTING_READ(SOUTH_CHICKEN1);
3175}
3176
3177static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
3178{
3179 struct drm_device *dev = intel_crtc->base.dev;
3180 struct drm_i915_private *dev_priv = dev->dev_private;
3181
3182 switch (intel_crtc->pipe) {
3183 case PIPE_A:
3184 break;
3185 case PIPE_B:
3186 if (intel_crtc->config.fdi_lanes > 2)
3187 WARN_ON(I915_READ(SOUTH_CHICKEN1) & FDI_BC_BIFURCATION_SELECT);
3188 else
3189 cpt_enable_fdi_bc_bifurcation(dev);
3190
3191 break;
3192 case PIPE_C:
3193 cpt_enable_fdi_bc_bifurcation(dev);
3194
3195 break;
3196 default:
3197 BUG();
3198 }
3199}
3200
Jesse Barnesf67a5592011-01-05 10:31:48 -08003201/*
3202 * Enable PCH resources required for PCH ports:
3203 * - PCH PLLs
3204 * - FDI training & RX/TX
3205 * - update transcoder timings
3206 * - DP transcoding bits
3207 * - transcoder
3208 */
3209static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08003210{
3211 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003212 struct drm_i915_private *dev_priv = dev->dev_private;
3213 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3214 int pipe = intel_crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003215 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003216
Daniel Vetterab9412b2013-05-03 11:49:46 +02003217 assert_pch_transcoder_disabled(dev_priv, pipe);
Chris Wilsone7e164d2012-05-11 09:21:25 +01003218
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003219 if (IS_IVYBRIDGE(dev))
3220 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
3221
Daniel Vettercd986ab2012-10-26 10:58:12 +02003222 /* Write the TU size bits before fdi link training, so that error
3223 * detection works. */
3224 I915_WRITE(FDI_RX_TUSIZE1(pipe),
3225 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
3226
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003227 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07003228 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003229
Daniel Vetter3ad8a202013-06-05 13:34:32 +02003230 /* We need to program the right clock selection before writing the pixel
3231 * mutliplier into the DPLL. */
Paulo Zanoni303b81e2012-10-31 18:12:23 -02003232 if (HAS_PCH_CPT(dev)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003233 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07003234
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003235 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02003236 temp |= TRANS_DPLL_ENABLE(pipe);
3237 sel = TRANS_DPLLB_SEL(pipe);
Daniel Vettera43f6e02013-06-07 23:10:32 +02003238 if (intel_crtc->config.shared_dpll == DPLL_ID_PCH_PLL_B)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003239 temp |= sel;
3240 else
3241 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003242 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003243 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003244
Daniel Vetter3ad8a202013-06-05 13:34:32 +02003245 /* XXX: pch pll's can be enabled any time before we enable the PCH
3246 * transcoder, and we actually should do this to not upset any PCH
3247 * transcoder that already use the clock when we share it.
3248 *
3249 * Note that enable_shared_dpll tries to do the right thing, but
3250 * get_shared_dpll unconditionally resets the pll - we need that to have
3251 * the right LVDS enable sequence. */
3252 ironlake_enable_shared_dpll(intel_crtc);
3253
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08003254 /* set transcoder timing, panel must allow it */
3255 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter275f01b22013-05-03 11:49:47 +02003256 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003257
Paulo Zanoni303b81e2012-10-31 18:12:23 -02003258 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003259
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003260 /* For PCH DP, enable TRANS_DP_CTL */
3261 if (HAS_PCH_CPT(dev) &&
Keith Packard417e8222011-11-01 19:54:11 -07003262 (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
3263 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003264 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
Chris Wilson5eddb702010-09-11 13:48:45 +01003265 reg = TRANS_DP_CTL(pipe);
3266 temp = I915_READ(reg);
3267 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08003268 TRANS_DP_SYNC_MASK |
3269 TRANS_DP_BPC_MASK);
Chris Wilson5eddb702010-09-11 13:48:45 +01003270 temp |= (TRANS_DP_OUTPUT_ENABLE |
3271 TRANS_DP_ENH_FRAMING);
Jesse Barnes9325c9f2011-06-24 12:19:21 -07003272 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003273
3274 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003275 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003276 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003277 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003278
3279 switch (intel_trans_dp_port_sel(crtc)) {
3280 case PCH_DP_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01003281 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003282 break;
3283 case PCH_DP_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01003284 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003285 break;
3286 case PCH_DP_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01003287 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003288 break;
3289 default:
Daniel Vettere95d41e2012-10-26 10:58:16 +02003290 BUG();
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003291 }
3292
Chris Wilson5eddb702010-09-11 13:48:45 +01003293 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003294 }
3295
Paulo Zanonib8a4f402012-10-31 18:12:42 -02003296 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003297}
3298
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003299static void lpt_pch_enable(struct drm_crtc *crtc)
3300{
3301 struct drm_device *dev = crtc->dev;
3302 struct drm_i915_private *dev_priv = dev->dev_private;
3303 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +02003304 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003305
Daniel Vetterab9412b2013-05-03 11:49:46 +02003306 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003307
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02003308 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003309
Paulo Zanoni0540e482012-10-31 18:12:40 -02003310 /* Set transcoder timing. */
Daniel Vetter275f01b22013-05-03 11:49:47 +02003311 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003312
Paulo Zanoni937bb612012-10-31 18:12:47 -02003313 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003314}
3315
Daniel Vettere2b78262013-06-07 23:10:03 +02003316static void intel_put_shared_dpll(struct intel_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003317{
Daniel Vettere2b78262013-06-07 23:10:03 +02003318 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003319
3320 if (pll == NULL)
3321 return;
3322
3323 if (pll->refcount == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003324 WARN(1, "bad %s refcount\n", pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003325 return;
3326 }
3327
Daniel Vetterf4a091c2013-06-10 17:28:22 +02003328 if (--pll->refcount == 0) {
3329 WARN_ON(pll->on);
3330 WARN_ON(pll->active);
3331 }
3332
Daniel Vettera43f6e02013-06-07 23:10:32 +02003333 crtc->config.shared_dpll = DPLL_ID_PRIVATE;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003334}
3335
Daniel Vetterb89a1d32013-06-05 13:34:24 +02003336static struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003337{
Daniel Vettere2b78262013-06-07 23:10:03 +02003338 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
3339 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
3340 enum intel_dpll_id i;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003341
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003342 if (pll) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003343 DRM_DEBUG_KMS("CRTC:%d dropping existing %s\n",
3344 crtc->base.base.id, pll->name);
Daniel Vettere2b78262013-06-07 23:10:03 +02003345 intel_put_shared_dpll(crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003346 }
3347
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003348 if (HAS_PCH_IBX(dev_priv->dev)) {
3349 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
Daniel Vetterd94ab062013-07-04 12:01:16 +02003350 i = (enum intel_dpll_id) crtc->pipe;
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003351 pll = &dev_priv->shared_dplls[i];
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003352
Daniel Vetter46edb022013-06-05 13:34:12 +02003353 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
3354 crtc->base.base.id, pll->name);
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003355
3356 goto found;
3357 }
3358
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003359 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3360 pll = &dev_priv->shared_dplls[i];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003361
3362 /* Only want to check enabled timings first */
3363 if (pll->refcount == 0)
3364 continue;
3365
Daniel Vetterb89a1d32013-06-05 13:34:24 +02003366 if (memcmp(&crtc->config.dpll_hw_state, &pll->hw_state,
3367 sizeof(pll->hw_state)) == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003368 DRM_DEBUG_KMS("CRTC:%d sharing existing %s (refcount %d, ative %d)\n",
Daniel Vettere2b78262013-06-07 23:10:03 +02003369 crtc->base.base.id,
Daniel Vetter46edb022013-06-05 13:34:12 +02003370 pll->name, pll->refcount, pll->active);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003371
3372 goto found;
3373 }
3374 }
3375
3376 /* Ok no matching timings, maybe there's a free one? */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003377 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3378 pll = &dev_priv->shared_dplls[i];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003379 if (pll->refcount == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003380 DRM_DEBUG_KMS("CRTC:%d allocated %s\n",
3381 crtc->base.base.id, pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003382 goto found;
3383 }
3384 }
3385
3386 return NULL;
3387
3388found:
Daniel Vettera43f6e02013-06-07 23:10:32 +02003389 crtc->config.shared_dpll = i;
Daniel Vetter46edb022013-06-05 13:34:12 +02003390 DRM_DEBUG_DRIVER("using %s for pipe %c\n", pll->name,
3391 pipe_name(crtc->pipe));
Daniel Vetter66e985c2013-06-05 13:34:20 +02003392
Daniel Vettercdbd2312013-06-05 13:34:03 +02003393 if (pll->active == 0) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02003394 memcpy(&pll->hw_state, &crtc->config.dpll_hw_state,
3395 sizeof(pll->hw_state));
3396
Daniel Vetter46edb022013-06-05 13:34:12 +02003397 DRM_DEBUG_DRIVER("setting up %s\n", pll->name);
Daniel Vettercdbd2312013-06-05 13:34:03 +02003398 WARN_ON(pll->on);
Daniel Vettere9d69442013-06-05 13:34:15 +02003399 assert_shared_dpll_disabled(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003400
Daniel Vetter15bdd4c2013-06-05 13:34:23 +02003401 pll->mode_set(dev_priv, pll);
Daniel Vettercdbd2312013-06-05 13:34:03 +02003402 }
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003403 pll->refcount++;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003404
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003405 return pll;
3406}
3407
Daniel Vettera1520312013-05-03 11:49:50 +02003408static void cpt_verify_modeset(struct drm_device *dev, int pipe)
Jesse Barnesd4270e52011-10-11 10:43:02 -07003409{
3410 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter23670b322012-11-01 09:15:30 +01003411 int dslreg = PIPEDSL(pipe);
Jesse Barnesd4270e52011-10-11 10:43:02 -07003412 u32 temp;
3413
3414 temp = I915_READ(dslreg);
3415 udelay(500);
3416 if (wait_for(I915_READ(dslreg) != temp, 5)) {
Jesse Barnesd4270e52011-10-11 10:43:02 -07003417 if (wait_for(I915_READ(dslreg) != temp, 5))
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03003418 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
Jesse Barnesd4270e52011-10-11 10:43:02 -07003419 }
3420}
3421
Jesse Barnesb074cec2013-04-25 12:55:02 -07003422static void ironlake_pfit_enable(struct intel_crtc *crtc)
3423{
3424 struct drm_device *dev = crtc->base.dev;
3425 struct drm_i915_private *dev_priv = dev->dev_private;
3426 int pipe = crtc->pipe;
3427
Chris Wilsonfd4daa92013-08-27 17:04:17 +01003428 if (crtc->config.pch_pfit.enabled) {
Jesse Barnesb074cec2013-04-25 12:55:02 -07003429 /* Force use of hard-coded filter coefficients
3430 * as some pre-programmed values are broken,
3431 * e.g. x201.
3432 */
3433 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
3434 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
3435 PF_PIPE_SEL_IVB(pipe));
3436 else
3437 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
3438 I915_WRITE(PF_WIN_POS(pipe), crtc->config.pch_pfit.pos);
3439 I915_WRITE(PF_WIN_SZ(pipe), crtc->config.pch_pfit.size);
Jesse Barnes040484a2011-01-03 12:14:26 -08003440 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08003441}
3442
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003443static void intel_enable_planes(struct drm_crtc *crtc)
3444{
3445 struct drm_device *dev = crtc->dev;
3446 enum pipe pipe = to_intel_crtc(crtc)->pipe;
3447 struct intel_plane *intel_plane;
3448
3449 list_for_each_entry(intel_plane, &dev->mode_config.plane_list, base.head)
3450 if (intel_plane->pipe == pipe)
3451 intel_plane_restore(&intel_plane->base);
3452}
3453
3454static void intel_disable_planes(struct drm_crtc *crtc)
3455{
3456 struct drm_device *dev = crtc->dev;
3457 enum pipe pipe = to_intel_crtc(crtc)->pipe;
3458 struct intel_plane *intel_plane;
3459
3460 list_for_each_entry(intel_plane, &dev->mode_config.plane_list, base.head)
3461 if (intel_plane->pipe == pipe)
3462 intel_plane_disable(&intel_plane->base);
3463}
3464
Ville Syrjälä20bc86732013-10-01 18:02:17 +03003465void hsw_enable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03003466{
3467 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
3468
3469 if (!crtc->config.ips_enabled)
3470 return;
3471
3472 /* We can only enable IPS after we enable a plane and wait for a vblank.
3473 * We guarantee that the plane is enabled by calling intel_enable_ips
3474 * only after intel_enable_plane. And intel_enable_plane already waits
3475 * for a vblank, so all we need to do here is to enable the IPS bit. */
3476 assert_plane_enabled(dev_priv, crtc->plane);
Ben Widawsky2a114cc2013-11-02 21:07:47 -07003477 if (IS_BROADWELL(crtc->base.dev)) {
3478 mutex_lock(&dev_priv->rps.hw_lock);
3479 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
3480 mutex_unlock(&dev_priv->rps.hw_lock);
3481 /* Quoting Art Runyan: "its not safe to expect any particular
3482 * value in IPS_CTL bit 31 after enabling IPS through the
Jesse Barnese59150d2014-01-07 13:30:45 -08003483 * mailbox." Moreover, the mailbox may return a bogus state,
3484 * so we need to just enable it and continue on.
Ben Widawsky2a114cc2013-11-02 21:07:47 -07003485 */
3486 } else {
3487 I915_WRITE(IPS_CTL, IPS_ENABLE);
3488 /* The bit only becomes 1 in the next vblank, so this wait here
3489 * is essentially intel_wait_for_vblank. If we don't have this
3490 * and don't wait for vblanks until the end of crtc_enable, then
3491 * the HW state readout code will complain that the expected
3492 * IPS_CTL value is not the one we read. */
3493 if (wait_for(I915_READ_NOTRACE(IPS_CTL) & IPS_ENABLE, 50))
3494 DRM_ERROR("Timed out waiting for IPS enable\n");
3495 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03003496}
3497
Ville Syrjälä20bc86732013-10-01 18:02:17 +03003498void hsw_disable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03003499{
3500 struct drm_device *dev = crtc->base.dev;
3501 struct drm_i915_private *dev_priv = dev->dev_private;
3502
3503 if (!crtc->config.ips_enabled)
3504 return;
3505
3506 assert_plane_enabled(dev_priv, crtc->plane);
Ben Widawsky2a114cc2013-11-02 21:07:47 -07003507 if (IS_BROADWELL(crtc->base.dev)) {
3508 mutex_lock(&dev_priv->rps.hw_lock);
3509 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
3510 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnese59150d2014-01-07 13:30:45 -08003511 } else {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07003512 I915_WRITE(IPS_CTL, 0);
Jesse Barnese59150d2014-01-07 13:30:45 -08003513 POSTING_READ(IPS_CTL);
3514 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03003515
3516 /* We need to wait for a vblank before we can disable the plane. */
3517 intel_wait_for_vblank(dev, crtc->pipe);
3518}
3519
3520/** Loads the palette/gamma unit for the CRTC with the prepared values */
3521static void intel_crtc_load_lut(struct drm_crtc *crtc)
3522{
3523 struct drm_device *dev = crtc->dev;
3524 struct drm_i915_private *dev_priv = dev->dev_private;
3525 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3526 enum pipe pipe = intel_crtc->pipe;
3527 int palreg = PALETTE(pipe);
3528 int i;
3529 bool reenable_ips = false;
3530
3531 /* The clocks have to be on to load the palette. */
3532 if (!crtc->enabled || !intel_crtc->active)
3533 return;
3534
3535 if (!HAS_PCH_SPLIT(dev_priv->dev)) {
3536 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI))
3537 assert_dsi_pll_enabled(dev_priv);
3538 else
3539 assert_pll_enabled(dev_priv, pipe);
3540 }
3541
3542 /* use legacy palette for Ironlake */
3543 if (HAS_PCH_SPLIT(dev))
3544 palreg = LGC_PALETTE(pipe);
3545
3546 /* Workaround : Do not read or write the pipe palette/gamma data while
3547 * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled.
3548 */
Paulo Zanoni41e6fc42014-01-08 17:26:31 -02003549 if (IS_HASWELL(dev) && intel_crtc->config.ips_enabled &&
Paulo Zanonid77e4532013-09-24 13:52:55 -03003550 ((I915_READ(GAMMA_MODE(pipe)) & GAMMA_MODE_MODE_MASK) ==
3551 GAMMA_MODE_MODE_SPLIT)) {
3552 hsw_disable_ips(intel_crtc);
3553 reenable_ips = true;
3554 }
3555
3556 for (i = 0; i < 256; i++) {
3557 I915_WRITE(palreg + 4 * i,
3558 (intel_crtc->lut_r[i] << 16) |
3559 (intel_crtc->lut_g[i] << 8) |
3560 intel_crtc->lut_b[i]);
3561 }
3562
3563 if (reenable_ips)
3564 hsw_enable_ips(intel_crtc);
3565}
3566
Jesse Barnesf67a5592011-01-05 10:31:48 -08003567static void ironlake_crtc_enable(struct drm_crtc *crtc)
3568{
3569 struct drm_device *dev = crtc->dev;
3570 struct drm_i915_private *dev_priv = dev->dev_private;
3571 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003572 struct intel_encoder *encoder;
Jesse Barnesf67a5592011-01-05 10:31:48 -08003573 int pipe = intel_crtc->pipe;
3574 int plane = intel_crtc->plane;
Jesse Barnesf67a5592011-01-05 10:31:48 -08003575
Daniel Vetter08a48462012-07-02 11:43:47 +02003576 WARN_ON(!crtc->enabled);
3577
Jesse Barnesf67a5592011-01-05 10:31:48 -08003578 if (intel_crtc->active)
3579 return;
3580
3581 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03003582
3583 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
3584 intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
3585
Daniel Vetterf6736a12013-06-05 13:34:30 +02003586 for_each_encoder_on_crtc(dev, crtc, encoder)
Daniel Vetter952735e2013-06-05 13:34:27 +02003587 if (encoder->pre_enable)
3588 encoder->pre_enable(encoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003589
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003590 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02003591 /* Note: FDI PLL enabling _must_ be done before we enable the
3592 * cpu pipes, hence this is separate from all the other fdi/pch
3593 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02003594 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02003595 } else {
3596 assert_fdi_tx_disabled(dev_priv, pipe);
3597 assert_fdi_rx_disabled(dev_priv, pipe);
3598 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08003599
Jesse Barnesb074cec2013-04-25 12:55:02 -07003600 ironlake_pfit_enable(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003601
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02003602 /*
3603 * On ILK+ LUT must be loaded before the pipe is running but with
3604 * clocks enabled
3605 */
3606 intel_crtc_load_lut(crtc);
3607
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03003608 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02003609 intel_enable_pipe(intel_crtc);
Ville Syrjäläd1de00e2013-10-01 18:02:19 +03003610 intel_enable_primary_plane(dev_priv, plane, pipe);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003611 intel_enable_planes(crtc);
Ville Syrjälä5c38d482013-06-04 13:49:00 +03003612 intel_crtc_update_cursor(crtc, true);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003613
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003614 if (intel_crtc->config.has_pch_encoder)
Jesse Barnesf67a5592011-01-05 10:31:48 -08003615 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003616
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003617 mutex_lock(&dev->struct_mutex);
Chris Wilsonbed4a672010-09-11 10:47:47 +01003618 intel_update_fbc(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003619 mutex_unlock(&dev->struct_mutex);
3620
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02003621 for_each_encoder_on_crtc(dev, crtc, encoder)
3622 encoder->enable(encoder);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02003623
3624 if (HAS_PCH_CPT(dev))
Daniel Vettera1520312013-05-03 11:49:50 +02003625 cpt_verify_modeset(dev, intel_crtc->pipe);
Daniel Vetter6ce94102012-10-04 19:20:03 +02003626
3627 /*
3628 * There seems to be a race in PCH platform hw (at least on some
3629 * outputs) where an enabled pipe still completes any pageflip right
3630 * away (as if the pipe is off) instead of waiting for vblank. As soon
3631 * as the first vblank happend, everything works as expected. Hence just
3632 * wait for one vblank before returning to avoid strange things
3633 * happening.
3634 */
3635 intel_wait_for_vblank(dev, intel_crtc->pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003636}
3637
Paulo Zanoni42db64e2013-05-31 16:33:22 -03003638/* IPS only exists on ULT machines and is tied to pipe A. */
3639static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
3640{
Damien Lespiauf5adf942013-06-24 18:29:34 +01003641 return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03003642}
3643
Ville Syrjälädda9a662013-09-19 17:00:37 -03003644static void haswell_crtc_enable_planes(struct drm_crtc *crtc)
3645{
3646 struct drm_device *dev = crtc->dev;
3647 struct drm_i915_private *dev_priv = dev->dev_private;
3648 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3649 int pipe = intel_crtc->pipe;
3650 int plane = intel_crtc->plane;
3651
Ville Syrjäläd1de00e2013-10-01 18:02:19 +03003652 intel_enable_primary_plane(dev_priv, plane, pipe);
Ville Syrjälädda9a662013-09-19 17:00:37 -03003653 intel_enable_planes(crtc);
3654 intel_crtc_update_cursor(crtc, true);
3655
3656 hsw_enable_ips(intel_crtc);
3657
3658 mutex_lock(&dev->struct_mutex);
3659 intel_update_fbc(dev);
3660 mutex_unlock(&dev->struct_mutex);
3661}
3662
3663static void haswell_crtc_disable_planes(struct drm_crtc *crtc)
3664{
3665 struct drm_device *dev = crtc->dev;
3666 struct drm_i915_private *dev_priv = dev->dev_private;
3667 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3668 int pipe = intel_crtc->pipe;
3669 int plane = intel_crtc->plane;
3670
3671 intel_crtc_wait_for_pending_flips(crtc);
3672 drm_vblank_off(dev, pipe);
3673
3674 /* FBC must be disabled before disabling the plane on HSW. */
3675 if (dev_priv->fbc.plane == plane)
3676 intel_disable_fbc(dev);
3677
3678 hsw_disable_ips(intel_crtc);
3679
3680 intel_crtc_update_cursor(crtc, false);
3681 intel_disable_planes(crtc);
Ville Syrjäläd1de00e2013-10-01 18:02:19 +03003682 intel_disable_primary_plane(dev_priv, plane, pipe);
Ville Syrjälädda9a662013-09-19 17:00:37 -03003683}
3684
Paulo Zanonie4916942013-09-20 16:21:19 -03003685/*
3686 * This implements the workaround described in the "notes" section of the mode
3687 * set sequence documentation. When going from no pipes or single pipe to
3688 * multiple pipes, and planes are enabled after the pipe, we need to wait at
3689 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
3690 */
3691static void haswell_mode_set_planes_workaround(struct intel_crtc *crtc)
3692{
3693 struct drm_device *dev = crtc->base.dev;
3694 struct intel_crtc *crtc_it, *other_active_crtc = NULL;
3695
3696 /* We want to get the other_active_crtc only if there's only 1 other
3697 * active crtc. */
3698 list_for_each_entry(crtc_it, &dev->mode_config.crtc_list, base.head) {
3699 if (!crtc_it->active || crtc_it == crtc)
3700 continue;
3701
3702 if (other_active_crtc)
3703 return;
3704
3705 other_active_crtc = crtc_it;
3706 }
3707 if (!other_active_crtc)
3708 return;
3709
3710 intel_wait_for_vblank(dev, other_active_crtc->pipe);
3711 intel_wait_for_vblank(dev, other_active_crtc->pipe);
3712}
3713
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003714static void haswell_crtc_enable(struct drm_crtc *crtc)
3715{
3716 struct drm_device *dev = crtc->dev;
3717 struct drm_i915_private *dev_priv = dev->dev_private;
3718 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3719 struct intel_encoder *encoder;
3720 int pipe = intel_crtc->pipe;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003721
3722 WARN_ON(!crtc->enabled);
3723
3724 if (intel_crtc->active)
3725 return;
3726
3727 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03003728
3729 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
3730 if (intel_crtc->config.has_pch_encoder)
3731 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
3732
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003733 if (intel_crtc->config.has_pch_encoder)
Paulo Zanoni04945642012-11-01 21:00:59 -02003734 dev_priv->display.fdi_link_train(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003735
3736 for_each_encoder_on_crtc(dev, crtc, encoder)
3737 if (encoder->pre_enable)
3738 encoder->pre_enable(encoder);
3739
Paulo Zanoni1f544382012-10-24 11:32:00 -02003740 intel_ddi_enable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003741
Jesse Barnesb074cec2013-04-25 12:55:02 -07003742 ironlake_pfit_enable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003743
3744 /*
3745 * On ILK+ LUT must be loaded before the pipe is running but with
3746 * clocks enabled
3747 */
3748 intel_crtc_load_lut(crtc);
3749
Paulo Zanoni1f544382012-10-24 11:32:00 -02003750 intel_ddi_set_pipe_settings(crtc);
Damien Lespiau8228c252013-03-07 15:30:27 +00003751 intel_ddi_enable_transcoder_func(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003752
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03003753 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02003754 intel_enable_pipe(intel_crtc);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03003755
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003756 if (intel_crtc->config.has_pch_encoder)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003757 lpt_pch_enable(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003758
Jani Nikula8807e552013-08-30 19:40:32 +03003759 for_each_encoder_on_crtc(dev, crtc, encoder) {
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003760 encoder->enable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03003761 intel_opregion_notify_encoder(encoder, true);
3762 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003763
Paulo Zanonie4916942013-09-20 16:21:19 -03003764 /* If we change the relative order between pipe/planes enabling, we need
3765 * to change the workaround. */
3766 haswell_mode_set_planes_workaround(intel_crtc);
Ville Syrjälädda9a662013-09-19 17:00:37 -03003767 haswell_crtc_enable_planes(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003768}
3769
Daniel Vetter3f8dce32013-05-08 10:36:30 +02003770static void ironlake_pfit_disable(struct intel_crtc *crtc)
3771{
3772 struct drm_device *dev = crtc->base.dev;
3773 struct drm_i915_private *dev_priv = dev->dev_private;
3774 int pipe = crtc->pipe;
3775
3776 /* To avoid upsetting the power well on haswell only disable the pfit if
3777 * it's in use. The hw state code will make sure we get this right. */
Chris Wilsonfd4daa92013-08-27 17:04:17 +01003778 if (crtc->config.pch_pfit.enabled) {
Daniel Vetter3f8dce32013-05-08 10:36:30 +02003779 I915_WRITE(PF_CTL(pipe), 0);
3780 I915_WRITE(PF_WIN_POS(pipe), 0);
3781 I915_WRITE(PF_WIN_SZ(pipe), 0);
3782 }
3783}
3784
Jesse Barnes6be4a602010-09-10 10:26:01 -07003785static void ironlake_crtc_disable(struct drm_crtc *crtc)
3786{
3787 struct drm_device *dev = crtc->dev;
3788 struct drm_i915_private *dev_priv = dev->dev_private;
3789 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003790 struct intel_encoder *encoder;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003791 int pipe = intel_crtc->pipe;
3792 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01003793 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003794
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003795
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003796 if (!intel_crtc->active)
3797 return;
3798
Daniel Vetterea9d7582012-07-10 10:42:52 +02003799 for_each_encoder_on_crtc(dev, crtc, encoder)
3800 encoder->disable(encoder);
3801
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003802 intel_crtc_wait_for_pending_flips(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003803 drm_vblank_off(dev, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003804
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07003805 if (dev_priv->fbc.plane == plane)
Chris Wilson973d04f2011-07-08 12:22:37 +01003806 intel_disable_fbc(dev);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003807
Ville Syrjälä0d5b8c62013-06-04 13:49:02 +03003808 intel_crtc_update_cursor(crtc, false);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003809 intel_disable_planes(crtc);
Ville Syrjäläd1de00e2013-10-01 18:02:19 +03003810 intel_disable_primary_plane(dev_priv, plane, pipe);
Ville Syrjälä0d5b8c62013-06-04 13:49:02 +03003811
Daniel Vetterd925c592013-06-05 13:34:04 +02003812 if (intel_crtc->config.has_pch_encoder)
3813 intel_set_pch_fifo_underrun_reporting(dev, pipe, false);
3814
Jesse Barnesb24e7172011-01-04 15:09:30 -08003815 intel_disable_pipe(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003816
Daniel Vetter3f8dce32013-05-08 10:36:30 +02003817 ironlake_pfit_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003818
Daniel Vetterbf49ec82012-09-06 22:15:40 +02003819 for_each_encoder_on_crtc(dev, crtc, encoder)
3820 if (encoder->post_disable)
3821 encoder->post_disable(encoder);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003822
Daniel Vetterd925c592013-06-05 13:34:04 +02003823 if (intel_crtc->config.has_pch_encoder) {
3824 ironlake_fdi_disable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003825
Daniel Vetterd925c592013-06-05 13:34:04 +02003826 ironlake_disable_pch_transcoder(dev_priv, pipe);
3827 intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003828
Daniel Vetterd925c592013-06-05 13:34:04 +02003829 if (HAS_PCH_CPT(dev)) {
3830 /* disable TRANS_DP_CTL */
3831 reg = TRANS_DP_CTL(pipe);
3832 temp = I915_READ(reg);
3833 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
3834 TRANS_DP_PORT_SEL_MASK);
3835 temp |= TRANS_DP_PORT_SEL_NONE;
3836 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003837
Daniel Vetterd925c592013-06-05 13:34:04 +02003838 /* disable DPLL_SEL */
3839 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02003840 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
Daniel Vetterd925c592013-06-05 13:34:04 +02003841 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003842 }
Daniel Vetterd925c592013-06-05 13:34:04 +02003843
3844 /* disable PCH DPLL */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003845 intel_disable_shared_dpll(intel_crtc);
Daniel Vetterd925c592013-06-05 13:34:04 +02003846
3847 ironlake_fdi_pll_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003848 }
3849
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003850 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03003851 intel_update_watermarks(crtc);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003852
3853 mutex_lock(&dev->struct_mutex);
Chris Wilson6b383a72010-09-13 13:54:26 +01003854 intel_update_fbc(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003855 mutex_unlock(&dev->struct_mutex);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003856}
3857
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003858static void haswell_crtc_disable(struct drm_crtc *crtc)
3859{
3860 struct drm_device *dev = crtc->dev;
3861 struct drm_i915_private *dev_priv = dev->dev_private;
3862 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3863 struct intel_encoder *encoder;
3864 int pipe = intel_crtc->pipe;
Daniel Vetter3b117c82013-04-17 20:15:07 +02003865 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003866
3867 if (!intel_crtc->active)
3868 return;
3869
Ville Syrjälädda9a662013-09-19 17:00:37 -03003870 haswell_crtc_disable_planes(crtc);
3871
Jani Nikula8807e552013-08-30 19:40:32 +03003872 for_each_encoder_on_crtc(dev, crtc, encoder) {
3873 intel_opregion_notify_encoder(encoder, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003874 encoder->disable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03003875 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003876
Paulo Zanoni86642812013-04-12 17:57:57 -03003877 if (intel_crtc->config.has_pch_encoder)
3878 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003879 intel_disable_pipe(dev_priv, pipe);
3880
Paulo Zanoniad80a812012-10-24 16:06:19 -02003881 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003882
Daniel Vetter3f8dce32013-05-08 10:36:30 +02003883 ironlake_pfit_disable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003884
Paulo Zanoni1f544382012-10-24 11:32:00 -02003885 intel_ddi_disable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003886
3887 for_each_encoder_on_crtc(dev, crtc, encoder)
3888 if (encoder->post_disable)
3889 encoder->post_disable(encoder);
3890
Daniel Vetter88adfff2013-03-28 10:42:01 +01003891 if (intel_crtc->config.has_pch_encoder) {
Paulo Zanoniab4d9662012-10-31 18:12:55 -02003892 lpt_disable_pch_transcoder(dev_priv);
Paulo Zanoni86642812013-04-12 17:57:57 -03003893 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
Paulo Zanoni1ad960f2012-11-01 21:05:05 -02003894 intel_ddi_fdi_disable(crtc);
Paulo Zanoni83616632012-10-23 18:29:54 -02003895 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003896
3897 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03003898 intel_update_watermarks(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003899
3900 mutex_lock(&dev->struct_mutex);
3901 intel_update_fbc(dev);
3902 mutex_unlock(&dev->struct_mutex);
3903}
3904
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003905static void ironlake_crtc_off(struct drm_crtc *crtc)
3906{
3907 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003908 intel_put_shared_dpll(intel_crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003909}
3910
Paulo Zanoni6441ab52012-10-05 12:05:58 -03003911static void haswell_crtc_off(struct drm_crtc *crtc)
3912{
3913 intel_ddi_put_crtc_pll(crtc);
3914}
3915
Daniel Vetter02e792f2009-09-15 22:57:34 +02003916static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
3917{
Daniel Vetter02e792f2009-09-15 22:57:34 +02003918 if (!enable && intel_crtc->overlay) {
Chris Wilson23f09ce2010-08-12 13:53:37 +01003919 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonce453d82011-02-21 14:43:56 +00003920 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter03f77ea2009-09-15 22:57:37 +02003921
Chris Wilson23f09ce2010-08-12 13:53:37 +01003922 mutex_lock(&dev->struct_mutex);
Chris Wilsonce453d82011-02-21 14:43:56 +00003923 dev_priv->mm.interruptible = false;
3924 (void) intel_overlay_switch_off(intel_crtc->overlay);
3925 dev_priv->mm.interruptible = true;
Chris Wilson23f09ce2010-08-12 13:53:37 +01003926 mutex_unlock(&dev->struct_mutex);
Daniel Vetter02e792f2009-09-15 22:57:34 +02003927 }
Daniel Vetter02e792f2009-09-15 22:57:34 +02003928
Chris Wilson5dcdbcb2010-08-12 13:50:28 +01003929 /* Let userspace switch the overlay on again. In most cases userspace
3930 * has to recompute where to put it anyway.
3931 */
Daniel Vetter02e792f2009-09-15 22:57:34 +02003932}
3933
Egbert Eich61bc95c2013-03-04 09:24:38 -05003934/**
3935 * i9xx_fixup_plane - ugly workaround for G45 to fire up the hardware
3936 * cursor plane briefly if not already running after enabling the display
3937 * plane.
3938 * This workaround avoids occasional blank screens when self refresh is
3939 * enabled.
3940 */
3941static void
3942g4x_fixup_plane(struct drm_i915_private *dev_priv, enum pipe pipe)
3943{
3944 u32 cntl = I915_READ(CURCNTR(pipe));
3945
3946 if ((cntl & CURSOR_MODE) == 0) {
3947 u32 fw_bcl_self = I915_READ(FW_BLC_SELF);
3948
3949 I915_WRITE(FW_BLC_SELF, fw_bcl_self & ~FW_BLC_SELF_EN);
3950 I915_WRITE(CURCNTR(pipe), CURSOR_MODE_64_ARGB_AX);
3951 intel_wait_for_vblank(dev_priv->dev, pipe);
3952 I915_WRITE(CURCNTR(pipe), cntl);
3953 I915_WRITE(CURBASE(pipe), I915_READ(CURBASE(pipe)));
3954 I915_WRITE(FW_BLC_SELF, fw_bcl_self);
3955 }
3956}
3957
Jesse Barnes2dd24552013-04-25 12:55:01 -07003958static void i9xx_pfit_enable(struct intel_crtc *crtc)
3959{
3960 struct drm_device *dev = crtc->base.dev;
3961 struct drm_i915_private *dev_priv = dev->dev_private;
3962 struct intel_crtc_config *pipe_config = &crtc->config;
3963
Daniel Vetter328d8e82013-05-08 10:36:31 +02003964 if (!crtc->config.gmch_pfit.control)
Jesse Barnes2dd24552013-04-25 12:55:01 -07003965 return;
3966
Daniel Vetterc0b03412013-05-28 12:05:54 +02003967 /*
3968 * The panel fitter should only be adjusted whilst the pipe is disabled,
3969 * according to register description and PRM.
3970 */
Jesse Barnes2dd24552013-04-25 12:55:01 -07003971 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
3972 assert_pipe_disabled(dev_priv, crtc->pipe);
3973
Jesse Barnesb074cec2013-04-25 12:55:02 -07003974 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
3975 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
Daniel Vetter5a80c452013-04-25 22:52:18 +02003976
3977 /* Border color in case we don't scale up to the full screen. Black by
3978 * default, change to something else for debugging. */
3979 I915_WRITE(BCLRPAT(crtc->pipe), 0);
Jesse Barnes2dd24552013-04-25 12:55:01 -07003980}
3981
Jesse Barnes586f49d2013-11-04 16:06:59 -08003982int valleyview_get_vco(struct drm_i915_private *dev_priv)
Jesse Barnes30a970c2013-11-04 13:48:12 -08003983{
Jesse Barnes586f49d2013-11-04 16:06:59 -08003984 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
Jesse Barnes30a970c2013-11-04 13:48:12 -08003985
Jesse Barnes586f49d2013-11-04 16:06:59 -08003986 /* Obtain SKU information */
3987 mutex_lock(&dev_priv->dpio_lock);
3988 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
3989 CCK_FUSE_HPLL_FREQ_MASK;
3990 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08003991
Jesse Barnes586f49d2013-11-04 16:06:59 -08003992 return vco_freq[hpll_freq];
Jesse Barnes30a970c2013-11-04 13:48:12 -08003993}
3994
3995/* Adjust CDclk dividers to allow high res or save power if possible */
3996static void valleyview_set_cdclk(struct drm_device *dev, int cdclk)
3997{
3998 struct drm_i915_private *dev_priv = dev->dev_private;
3999 u32 val, cmd;
4000
4001 if (cdclk >= 320) /* jump to highest voltage for 400MHz too */
4002 cmd = 2;
4003 else if (cdclk == 266)
4004 cmd = 1;
4005 else
4006 cmd = 0;
4007
4008 mutex_lock(&dev_priv->rps.hw_lock);
4009 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
4010 val &= ~DSPFREQGUAR_MASK;
4011 val |= (cmd << DSPFREQGUAR_SHIFT);
4012 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
4013 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
4014 DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
4015 50)) {
4016 DRM_ERROR("timed out waiting for CDclk change\n");
4017 }
4018 mutex_unlock(&dev_priv->rps.hw_lock);
4019
4020 if (cdclk == 400) {
4021 u32 divider, vco;
4022
4023 vco = valleyview_get_vco(dev_priv);
4024 divider = ((vco << 1) / cdclk) - 1;
4025
4026 mutex_lock(&dev_priv->dpio_lock);
4027 /* adjust cdclk divider */
4028 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
4029 val &= ~0xf;
4030 val |= divider;
4031 vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
4032 mutex_unlock(&dev_priv->dpio_lock);
4033 }
4034
4035 mutex_lock(&dev_priv->dpio_lock);
4036 /* adjust self-refresh exit latency value */
4037 val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
4038 val &= ~0x7f;
4039
4040 /*
4041 * For high bandwidth configs, we set a higher latency in the bunit
4042 * so that the core display fetch happens in time to avoid underruns.
4043 */
4044 if (cdclk == 400)
4045 val |= 4500 / 250; /* 4.5 usec */
4046 else
4047 val |= 3000 / 250; /* 3.0 usec */
4048 vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
4049 mutex_unlock(&dev_priv->dpio_lock);
4050
4051 /* Since we changed the CDclk, we need to update the GMBUSFREQ too */
4052 intel_i2c_reset(dev);
4053}
4054
4055static int valleyview_cur_cdclk(struct drm_i915_private *dev_priv)
4056{
4057 int cur_cdclk, vco;
4058 int divider;
4059
4060 vco = valleyview_get_vco(dev_priv);
4061
4062 mutex_lock(&dev_priv->dpio_lock);
4063 divider = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
4064 mutex_unlock(&dev_priv->dpio_lock);
4065
4066 divider &= 0xf;
4067
4068 cur_cdclk = (vco << 1) / (divider + 1);
4069
4070 return cur_cdclk;
4071}
4072
4073static int valleyview_calc_cdclk(struct drm_i915_private *dev_priv,
4074 int max_pixclk)
4075{
4076 int cur_cdclk;
4077
4078 cur_cdclk = valleyview_cur_cdclk(dev_priv);
4079
4080 /*
4081 * Really only a few cases to deal with, as only 4 CDclks are supported:
4082 * 200MHz
4083 * 267MHz
4084 * 320MHz
4085 * 400MHz
4086 * So we check to see whether we're above 90% of the lower bin and
4087 * adjust if needed.
4088 */
4089 if (max_pixclk > 288000) {
4090 return 400;
4091 } else if (max_pixclk > 240000) {
4092 return 320;
4093 } else
4094 return 266;
4095 /* Looks like the 200MHz CDclk freq doesn't work on some configs */
4096}
4097
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004098/* compute the max pixel clock for new configuration */
4099static int intel_mode_max_pixclk(struct drm_i915_private *dev_priv)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004100{
4101 struct drm_device *dev = dev_priv->dev;
4102 struct intel_crtc *intel_crtc;
4103 int max_pixclk = 0;
4104
4105 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
4106 base.head) {
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004107 if (intel_crtc->new_enabled)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004108 max_pixclk = max(max_pixclk,
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004109 intel_crtc->new_config->adjusted_mode.crtc_clock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004110 }
4111
4112 return max_pixclk;
4113}
4114
4115static void valleyview_modeset_global_pipes(struct drm_device *dev,
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004116 unsigned *prepare_pipes)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004117{
4118 struct drm_i915_private *dev_priv = dev->dev_private;
4119 struct intel_crtc *intel_crtc;
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004120 int max_pixclk = intel_mode_max_pixclk(dev_priv);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004121 int cur_cdclk = valleyview_cur_cdclk(dev_priv);
4122
4123 if (valleyview_calc_cdclk(dev_priv, max_pixclk) == cur_cdclk)
4124 return;
4125
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004126 /* disable/enable all currently active pipes while we change cdclk */
Jesse Barnes30a970c2013-11-04 13:48:12 -08004127 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
4128 base.head)
4129 if (intel_crtc->base.enabled)
4130 *prepare_pipes |= (1 << intel_crtc->pipe);
4131}
4132
4133static void valleyview_modeset_global_resources(struct drm_device *dev)
4134{
4135 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004136 int max_pixclk = intel_mode_max_pixclk(dev_priv);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004137 int cur_cdclk = valleyview_cur_cdclk(dev_priv);
4138 int req_cdclk = valleyview_calc_cdclk(dev_priv, max_pixclk);
4139
4140 if (req_cdclk != cur_cdclk)
4141 valleyview_set_cdclk(dev, req_cdclk);
4142}
4143
Jesse Barnes89b667f2013-04-18 14:51:36 -07004144static void valleyview_crtc_enable(struct drm_crtc *crtc)
4145{
4146 struct drm_device *dev = crtc->dev;
4147 struct drm_i915_private *dev_priv = dev->dev_private;
4148 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4149 struct intel_encoder *encoder;
4150 int pipe = intel_crtc->pipe;
4151 int plane = intel_crtc->plane;
Jani Nikula23538ef2013-08-27 15:12:22 +03004152 bool is_dsi;
Jesse Barnes89b667f2013-04-18 14:51:36 -07004153
4154 WARN_ON(!crtc->enabled);
4155
4156 if (intel_crtc->active)
4157 return;
4158
4159 intel_crtc->active = true;
Jesse Barnes89b667f2013-04-18 14:51:36 -07004160
Jesse Barnes89b667f2013-04-18 14:51:36 -07004161 for_each_encoder_on_crtc(dev, crtc, encoder)
4162 if (encoder->pre_pll_enable)
4163 encoder->pre_pll_enable(encoder);
4164
Jani Nikula23538ef2013-08-27 15:12:22 +03004165 is_dsi = intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI);
4166
Jani Nikulae9fd1c02013-08-27 15:12:23 +03004167 if (!is_dsi)
4168 vlv_enable_pll(intel_crtc);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004169
4170 for_each_encoder_on_crtc(dev, crtc, encoder)
4171 if (encoder->pre_enable)
4172 encoder->pre_enable(encoder);
4173
Jesse Barnes2dd24552013-04-25 12:55:01 -07004174 i9xx_pfit_enable(intel_crtc);
4175
Ville Syrjälä63cbb072013-06-04 13:48:59 +03004176 intel_crtc_load_lut(crtc);
4177
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004178 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004179 intel_enable_pipe(intel_crtc);
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02004180 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
Ville Syrjäläd1de00e2013-10-01 18:02:19 +03004181 intel_enable_primary_plane(dev_priv, plane, pipe);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004182 intel_enable_planes(crtc);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004183 intel_crtc_update_cursor(crtc, true);
4184
Ville Syrjäläf440eb12013-06-04 13:49:01 +03004185 intel_update_fbc(dev);
Jani Nikula50049452013-07-30 12:20:32 +03004186
4187 for_each_encoder_on_crtc(dev, crtc, encoder)
4188 encoder->enable(encoder);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004189}
4190
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004191static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08004192{
4193 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08004194 struct drm_i915_private *dev_priv = dev->dev_private;
4195 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004196 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08004197 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07004198 int plane = intel_crtc->plane;
Jesse Barnes79e53942008-11-07 14:24:08 -08004199
Daniel Vetter08a48462012-07-02 11:43:47 +02004200 WARN_ON(!crtc->enabled);
4201
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004202 if (intel_crtc->active)
4203 return;
4204
4205 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01004206
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02004207 for_each_encoder_on_crtc(dev, crtc, encoder)
Mika Kuoppala9d6d9f12013-02-08 16:35:38 +02004208 if (encoder->pre_enable)
4209 encoder->pre_enable(encoder);
4210
Daniel Vetterf6736a12013-06-05 13:34:30 +02004211 i9xx_enable_pll(intel_crtc);
4212
Jesse Barnes2dd24552013-04-25 12:55:01 -07004213 i9xx_pfit_enable(intel_crtc);
4214
Ville Syrjälä63cbb072013-06-04 13:48:59 +03004215 intel_crtc_load_lut(crtc);
4216
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004217 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004218 intel_enable_pipe(intel_crtc);
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02004219 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
Ville Syrjäläd1de00e2013-10-01 18:02:19 +03004220 intel_enable_primary_plane(dev_priv, plane, pipe);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004221 intel_enable_planes(crtc);
Ville Syrjälä22e407d2013-06-07 18:52:24 +03004222 /* The fixup needs to happen before cursor is enabled */
Egbert Eich61bc95c2013-03-04 09:24:38 -05004223 if (IS_G4X(dev))
4224 g4x_fixup_plane(dev_priv, pipe);
Ville Syrjälä22e407d2013-06-07 18:52:24 +03004225 intel_crtc_update_cursor(crtc, true);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004226
4227 /* Give the overlay scaler a chance to enable if it's on this pipe */
4228 intel_crtc_dpms_overlay(intel_crtc, true);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004229
Ville Syrjäläf440eb12013-06-04 13:49:01 +03004230 intel_update_fbc(dev);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004231
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02004232 for_each_encoder_on_crtc(dev, crtc, encoder)
4233 encoder->enable(encoder);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004234}
4235
Daniel Vetter87476d62013-04-11 16:29:06 +02004236static void i9xx_pfit_disable(struct intel_crtc *crtc)
4237{
4238 struct drm_device *dev = crtc->base.dev;
4239 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter328d8e82013-05-08 10:36:31 +02004240
4241 if (!crtc->config.gmch_pfit.control)
4242 return;
Daniel Vetter87476d62013-04-11 16:29:06 +02004243
4244 assert_pipe_disabled(dev_priv, crtc->pipe);
4245
Daniel Vetter328d8e82013-05-08 10:36:31 +02004246 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
4247 I915_READ(PFIT_CONTROL));
4248 I915_WRITE(PFIT_CONTROL, 0);
Daniel Vetter87476d62013-04-11 16:29:06 +02004249}
4250
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004251static void i9xx_crtc_disable(struct drm_crtc *crtc)
4252{
4253 struct drm_device *dev = crtc->dev;
4254 struct drm_i915_private *dev_priv = dev->dev_private;
4255 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004256 struct intel_encoder *encoder;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004257 int pipe = intel_crtc->pipe;
4258 int plane = intel_crtc->plane;
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004259
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004260 if (!intel_crtc->active)
4261 return;
4262
Daniel Vetterea9d7582012-07-10 10:42:52 +02004263 for_each_encoder_on_crtc(dev, crtc, encoder)
4264 encoder->disable(encoder);
4265
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004266 /* Give the overlay scaler a chance to disable if it's on this pipe */
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01004267 intel_crtc_wait_for_pending_flips(crtc);
4268 drm_vblank_off(dev, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004269
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07004270 if (dev_priv->fbc.plane == plane)
Chris Wilson973d04f2011-07-08 12:22:37 +01004271 intel_disable_fbc(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004272
Ville Syrjälä0d5b8c62013-06-04 13:49:02 +03004273 intel_crtc_dpms_overlay(intel_crtc, false);
4274 intel_crtc_update_cursor(crtc, false);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004275 intel_disable_planes(crtc);
Ville Syrjäläd1de00e2013-10-01 18:02:19 +03004276 intel_disable_primary_plane(dev_priv, plane, pipe);
Ville Syrjälä0d5b8c62013-06-04 13:49:02 +03004277
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02004278 intel_set_cpu_fifo_underrun_reporting(dev, pipe, false);
Jesse Barnesb24e7172011-01-04 15:09:30 -08004279 intel_disable_pipe(dev_priv, pipe);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02004280
Daniel Vetter87476d62013-04-11 16:29:06 +02004281 i9xx_pfit_disable(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02004282
Jesse Barnes89b667f2013-04-18 14:51:36 -07004283 for_each_encoder_on_crtc(dev, crtc, encoder)
4284 if (encoder->post_disable)
4285 encoder->post_disable(encoder);
4286
Jesse Barnesf6071162013-10-01 10:41:38 -07004287 if (IS_VALLEYVIEW(dev) && !intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI))
4288 vlv_disable_pll(dev_priv, pipe);
4289 else if (!IS_VALLEYVIEW(dev))
Jani Nikulae9fd1c02013-08-27 15:12:23 +03004290 i9xx_disable_pll(dev_priv, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004291
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004292 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03004293 intel_update_watermarks(crtc);
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004294
Chris Wilson6b383a72010-09-13 13:54:26 +01004295 intel_update_fbc(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004296}
4297
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004298static void i9xx_crtc_off(struct drm_crtc *crtc)
4299{
4300}
4301
Daniel Vetter976f8a22012-07-08 22:34:21 +02004302static void intel_crtc_update_sarea(struct drm_crtc *crtc,
4303 bool enabled)
Zhenyu Wang2c072452009-06-05 15:38:42 +08004304{
4305 struct drm_device *dev = crtc->dev;
4306 struct drm_i915_master_private *master_priv;
4307 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4308 int pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08004309
4310 if (!dev->primary->master)
4311 return;
4312
4313 master_priv = dev->primary->master->driver_priv;
4314 if (!master_priv->sarea_priv)
4315 return;
4316
Jesse Barnes79e53942008-11-07 14:24:08 -08004317 switch (pipe) {
4318 case 0:
4319 master_priv->sarea_priv->pipeA_w = enabled ? crtc->mode.hdisplay : 0;
4320 master_priv->sarea_priv->pipeA_h = enabled ? crtc->mode.vdisplay : 0;
4321 break;
4322 case 1:
4323 master_priv->sarea_priv->pipeB_w = enabled ? crtc->mode.hdisplay : 0;
4324 master_priv->sarea_priv->pipeB_h = enabled ? crtc->mode.vdisplay : 0;
4325 break;
4326 default:
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004327 DRM_ERROR("Can't update pipe %c in SAREA\n", pipe_name(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08004328 break;
4329 }
Jesse Barnes79e53942008-11-07 14:24:08 -08004330}
4331
Daniel Vetter976f8a22012-07-08 22:34:21 +02004332/**
4333 * Sets the power management mode of the pipe and plane.
4334 */
4335void intel_crtc_update_dpms(struct drm_crtc *crtc)
Chris Wilsoncdd59982010-09-08 16:30:16 +01004336{
Chris Wilsoncdd59982010-09-08 16:30:16 +01004337 struct drm_device *dev = crtc->dev;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004338 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter976f8a22012-07-08 22:34:21 +02004339 struct intel_encoder *intel_encoder;
4340 bool enable = false;
Chris Wilsoncdd59982010-09-08 16:30:16 +01004341
Daniel Vetter976f8a22012-07-08 22:34:21 +02004342 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
4343 enable |= intel_encoder->connectors_active;
4344
4345 if (enable)
4346 dev_priv->display.crtc_enable(crtc);
4347 else
4348 dev_priv->display.crtc_disable(crtc);
4349
4350 intel_crtc_update_sarea(crtc, enable);
4351}
4352
Daniel Vetter976f8a22012-07-08 22:34:21 +02004353static void intel_crtc_disable(struct drm_crtc *crtc)
4354{
4355 struct drm_device *dev = crtc->dev;
4356 struct drm_connector *connector;
4357 struct drm_i915_private *dev_priv = dev->dev_private;
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08004358 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter976f8a22012-07-08 22:34:21 +02004359
4360 /* crtc should still be enabled when we disable it. */
4361 WARN_ON(!crtc->enabled);
4362
4363 dev_priv->display.crtc_disable(crtc);
Paulo Zanonic77bf562013-05-03 12:15:40 -03004364 intel_crtc->eld_vld = false;
Daniel Vetter976f8a22012-07-08 22:34:21 +02004365 intel_crtc_update_sarea(crtc, false);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004366 dev_priv->display.off(crtc);
4367
Chris Wilson931872f2012-01-16 23:01:13 +00004368 assert_plane_disabled(dev->dev_private, to_intel_crtc(crtc)->plane);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03004369 assert_cursor_disabled(dev_priv, to_intel_crtc(crtc)->pipe);
Chris Wilson931872f2012-01-16 23:01:13 +00004370 assert_pipe_disabled(dev->dev_private, to_intel_crtc(crtc)->pipe);
Chris Wilsoncdd59982010-09-08 16:30:16 +01004371
4372 if (crtc->fb) {
4373 mutex_lock(&dev->struct_mutex);
Chris Wilson1690e1e2011-12-14 13:57:08 +01004374 intel_unpin_fb_obj(to_intel_framebuffer(crtc->fb)->obj);
Chris Wilsoncdd59982010-09-08 16:30:16 +01004375 mutex_unlock(&dev->struct_mutex);
Daniel Vetter976f8a22012-07-08 22:34:21 +02004376 crtc->fb = NULL;
4377 }
4378
4379 /* Update computed state. */
4380 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
4381 if (!connector->encoder || !connector->encoder->crtc)
4382 continue;
4383
4384 if (connector->encoder->crtc != crtc)
4385 continue;
4386
4387 connector->dpms = DRM_MODE_DPMS_OFF;
4388 to_intel_encoder(connector->encoder)->connectors_active = false;
Chris Wilsoncdd59982010-09-08 16:30:16 +01004389 }
4390}
4391
Chris Wilsonea5b2132010-08-04 13:50:23 +01004392void intel_encoder_destroy(struct drm_encoder *encoder)
4393{
Chris Wilson4ef69c72010-09-09 15:14:28 +01004394 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01004395
Chris Wilsonea5b2132010-08-04 13:50:23 +01004396 drm_encoder_cleanup(encoder);
4397 kfree(intel_encoder);
4398}
4399
Damien Lespiau92373292013-08-08 22:28:57 +01004400/* Simple dpms helper for encoders with just one connector, no cloning and only
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004401 * one kind of off state. It clamps all !ON modes to fully OFF and changes the
4402 * state of the entire output pipe. */
Damien Lespiau92373292013-08-08 22:28:57 +01004403static void intel_encoder_dpms(struct intel_encoder *encoder, int mode)
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004404{
4405 if (mode == DRM_MODE_DPMS_ON) {
4406 encoder->connectors_active = true;
4407
Daniel Vetterb2cabb02012-07-01 22:42:24 +02004408 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004409 } else {
4410 encoder->connectors_active = false;
4411
Daniel Vetterb2cabb02012-07-01 22:42:24 +02004412 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004413 }
4414}
4415
Daniel Vetter0a91ca22012-07-02 21:54:27 +02004416/* Cross check the actual hw state with our own modeset state tracking (and it's
4417 * internal consistency). */
Daniel Vetterb9805142012-08-31 17:37:33 +02004418static void intel_connector_check_state(struct intel_connector *connector)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02004419{
4420 if (connector->get_hw_state(connector)) {
4421 struct intel_encoder *encoder = connector->encoder;
4422 struct drm_crtc *crtc;
4423 bool encoder_enabled;
4424 enum pipe pipe;
4425
4426 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
4427 connector->base.base.id,
4428 drm_get_connector_name(&connector->base));
4429
4430 WARN(connector->base.dpms == DRM_MODE_DPMS_OFF,
4431 "wrong connector dpms state\n");
4432 WARN(connector->base.encoder != &encoder->base,
4433 "active connector not linked to encoder\n");
4434 WARN(!encoder->connectors_active,
4435 "encoder->connectors_active not set\n");
4436
4437 encoder_enabled = encoder->get_hw_state(encoder, &pipe);
4438 WARN(!encoder_enabled, "encoder not enabled\n");
4439 if (WARN_ON(!encoder->base.crtc))
4440 return;
4441
4442 crtc = encoder->base.crtc;
4443
4444 WARN(!crtc->enabled, "crtc not enabled\n");
4445 WARN(!to_intel_crtc(crtc)->active, "crtc not active\n");
4446 WARN(pipe != to_intel_crtc(crtc)->pipe,
4447 "encoder active on the wrong pipe\n");
4448 }
4449}
4450
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004451/* Even simpler default implementation, if there's really no special case to
4452 * consider. */
4453void intel_connector_dpms(struct drm_connector *connector, int mode)
4454{
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004455 /* All the simple cases only support two dpms states. */
4456 if (mode != DRM_MODE_DPMS_ON)
4457 mode = DRM_MODE_DPMS_OFF;
4458
4459 if (mode == connector->dpms)
4460 return;
4461
4462 connector->dpms = mode;
4463
4464 /* Only need to change hw state when actually enabled */
Chris Wilsonc9976dcf2013-09-29 19:15:07 +01004465 if (connector->encoder)
4466 intel_encoder_dpms(to_intel_encoder(connector->encoder), mode);
Daniel Vetter0a91ca22012-07-02 21:54:27 +02004467
Daniel Vetterb9805142012-08-31 17:37:33 +02004468 intel_modeset_check_state(connector->dev);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004469}
4470
Daniel Vetterf0947c32012-07-02 13:10:34 +02004471/* Simple connector->get_hw_state implementation for encoders that support only
4472 * one connector and no cloning and hence the encoder state determines the state
4473 * of the connector. */
4474bool intel_connector_get_hw_state(struct intel_connector *connector)
4475{
Daniel Vetter24929352012-07-02 20:28:59 +02004476 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02004477 struct intel_encoder *encoder = connector->encoder;
4478
4479 return encoder->get_hw_state(encoder, &pipe);
4480}
4481
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004482static bool ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
4483 struct intel_crtc_config *pipe_config)
4484{
4485 struct drm_i915_private *dev_priv = dev->dev_private;
4486 struct intel_crtc *pipe_B_crtc =
4487 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
4488
4489 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
4490 pipe_name(pipe), pipe_config->fdi_lanes);
4491 if (pipe_config->fdi_lanes > 4) {
4492 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
4493 pipe_name(pipe), pipe_config->fdi_lanes);
4494 return false;
4495 }
4496
Paulo Zanonibafb6552013-11-02 21:07:44 -07004497 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004498 if (pipe_config->fdi_lanes > 2) {
4499 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
4500 pipe_config->fdi_lanes);
4501 return false;
4502 } else {
4503 return true;
4504 }
4505 }
4506
4507 if (INTEL_INFO(dev)->num_pipes == 2)
4508 return true;
4509
4510 /* Ivybridge 3 pipe is really complicated */
4511 switch (pipe) {
4512 case PIPE_A:
4513 return true;
4514 case PIPE_B:
4515 if (dev_priv->pipe_to_crtc_mapping[PIPE_C]->enabled &&
4516 pipe_config->fdi_lanes > 2) {
4517 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
4518 pipe_name(pipe), pipe_config->fdi_lanes);
4519 return false;
4520 }
4521 return true;
4522 case PIPE_C:
Daniel Vetter1e833f42013-02-19 22:31:57 +01004523 if (!pipe_has_enabled_pch(pipe_B_crtc) ||
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004524 pipe_B_crtc->config.fdi_lanes <= 2) {
4525 if (pipe_config->fdi_lanes > 2) {
4526 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
4527 pipe_name(pipe), pipe_config->fdi_lanes);
4528 return false;
4529 }
4530 } else {
4531 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
4532 return false;
4533 }
4534 return true;
4535 default:
4536 BUG();
4537 }
4538}
4539
Daniel Vettere29c22c2013-02-21 00:00:16 +01004540#define RETRY 1
4541static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
4542 struct intel_crtc_config *pipe_config)
Daniel Vetter877d48d2013-04-19 11:24:43 +02004543{
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004544 struct drm_device *dev = intel_crtc->base.dev;
Daniel Vetter877d48d2013-04-19 11:24:43 +02004545 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
Daniel Vetterff9a6752013-06-01 17:16:21 +02004546 int lane, link_bw, fdi_dotclock;
Daniel Vettere29c22c2013-02-21 00:00:16 +01004547 bool setup_ok, needs_recompute = false;
Daniel Vetter877d48d2013-04-19 11:24:43 +02004548
Daniel Vettere29c22c2013-02-21 00:00:16 +01004549retry:
Daniel Vetter877d48d2013-04-19 11:24:43 +02004550 /* FDI is a binary signal running at ~2.7GHz, encoding
4551 * each output octet as 10 bits. The actual frequency
4552 * is stored as a divider into a 100MHz clock, and the
4553 * mode pixel clock is stored in units of 1KHz.
4554 * Hence the bw of each lane in terms of the mode signal
4555 * is:
4556 */
4557 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
4558
Damien Lespiau241bfc32013-09-25 16:45:37 +01004559 fdi_dotclock = adjusted_mode->crtc_clock;
Daniel Vetter877d48d2013-04-19 11:24:43 +02004560
Daniel Vetter2bd89a02013-06-01 17:16:19 +02004561 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
Daniel Vetter877d48d2013-04-19 11:24:43 +02004562 pipe_config->pipe_bpp);
4563
4564 pipe_config->fdi_lanes = lane;
4565
Daniel Vetter2bd89a02013-06-01 17:16:19 +02004566 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
Daniel Vetter877d48d2013-04-19 11:24:43 +02004567 link_bw, &pipe_config->fdi_m_n);
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004568
Daniel Vettere29c22c2013-02-21 00:00:16 +01004569 setup_ok = ironlake_check_fdi_lanes(intel_crtc->base.dev,
4570 intel_crtc->pipe, pipe_config);
4571 if (!setup_ok && pipe_config->pipe_bpp > 6*3) {
4572 pipe_config->pipe_bpp -= 2*3;
4573 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
4574 pipe_config->pipe_bpp);
4575 needs_recompute = true;
4576 pipe_config->bw_constrained = true;
4577
4578 goto retry;
4579 }
4580
4581 if (needs_recompute)
4582 return RETRY;
4583
4584 return setup_ok ? 0 : -EINVAL;
Daniel Vetter877d48d2013-04-19 11:24:43 +02004585}
4586
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004587static void hsw_compute_ips_config(struct intel_crtc *crtc,
4588 struct intel_crtc_config *pipe_config)
4589{
Jani Nikulad330a952014-01-21 11:24:25 +02004590 pipe_config->ips_enabled = i915.enable_ips &&
Paulo Zanoni3c4ca582013-05-31 16:33:23 -03004591 hsw_crtc_supports_ips(crtc) &&
Jesse Barnesb6dfdc92013-07-25 10:06:50 -07004592 pipe_config->pipe_bpp <= 24;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004593}
4594
Daniel Vettera43f6e02013-06-07 23:10:32 +02004595static int intel_crtc_compute_config(struct intel_crtc *crtc,
Daniel Vettere29c22c2013-02-21 00:00:16 +01004596 struct intel_crtc_config *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08004597{
Daniel Vettera43f6e02013-06-07 23:10:32 +02004598 struct drm_device *dev = crtc->base.dev;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01004599 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
Chris Wilson89749352010-09-12 18:25:19 +01004600
Ville Syrjäläad3a4472013-09-04 18:30:04 +03004601 /* FIXME should check pixel clock limits on all platforms */
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03004602 if (INTEL_INFO(dev)->gen < 4) {
4603 struct drm_i915_private *dev_priv = dev->dev_private;
4604 int clock_limit =
4605 dev_priv->display.get_display_clock_speed(dev);
4606
4607 /*
4608 * Enable pixel doubling when the dot clock
4609 * is > 90% of the (display) core speed.
4610 *
Ville Syrjäläb397c962013-09-04 18:30:06 +03004611 * GDG double wide on either pipe,
4612 * otherwise pipe A only.
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03004613 */
Ville Syrjäläb397c962013-09-04 18:30:06 +03004614 if ((crtc->pipe == PIPE_A || IS_I915G(dev)) &&
Damien Lespiau241bfc32013-09-25 16:45:37 +01004615 adjusted_mode->crtc_clock > clock_limit * 9 / 10) {
Ville Syrjäläad3a4472013-09-04 18:30:04 +03004616 clock_limit *= 2;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03004617 pipe_config->double_wide = true;
Ville Syrjäläad3a4472013-09-04 18:30:04 +03004618 }
4619
Damien Lespiau241bfc32013-09-25 16:45:37 +01004620 if (adjusted_mode->crtc_clock > clock_limit * 9 / 10)
Daniel Vettere29c22c2013-02-21 00:00:16 +01004621 return -EINVAL;
Zhenyu Wang2c072452009-06-05 15:38:42 +08004622 }
Chris Wilson89749352010-09-12 18:25:19 +01004623
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03004624 /*
4625 * Pipe horizontal size must be even in:
4626 * - DVO ganged mode
4627 * - LVDS dual channel mode
4628 * - Double wide pipe
4629 */
4630 if ((intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
4631 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
4632 pipe_config->pipe_src_w &= ~1;
4633
Damien Lespiau8693a822013-05-03 18:48:11 +01004634 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
4635 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
Chris Wilson44f46b422012-06-21 13:19:59 +03004636 */
4637 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
4638 adjusted_mode->hsync_start == adjusted_mode->hdisplay)
Daniel Vettere29c22c2013-02-21 00:00:16 +01004639 return -EINVAL;
Chris Wilson44f46b422012-06-21 13:19:59 +03004640
Daniel Vetterbd080ee2013-04-17 20:01:39 +02004641 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) && pipe_config->pipe_bpp > 10*3) {
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01004642 pipe_config->pipe_bpp = 10*3; /* 12bpc is gen5+ */
Daniel Vetterbd080ee2013-04-17 20:01:39 +02004643 } else if (INTEL_INFO(dev)->gen <= 4 && pipe_config->pipe_bpp > 8*3) {
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01004644 /* only a 8bpc pipe, with 6bpc dither through the panel fitter
4645 * for lvds. */
4646 pipe_config->pipe_bpp = 8*3;
4647 }
4648
Damien Lespiauf5adf942013-06-24 18:29:34 +01004649 if (HAS_IPS(dev))
Daniel Vettera43f6e02013-06-07 23:10:32 +02004650 hsw_compute_ips_config(crtc, pipe_config);
4651
4652 /* XXX: PCH clock sharing is done in ->mode_set, so make sure the old
4653 * clock survives for now. */
4654 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
4655 pipe_config->shared_dpll = crtc->config.shared_dpll;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004656
Daniel Vetter877d48d2013-04-19 11:24:43 +02004657 if (pipe_config->has_pch_encoder)
Daniel Vettera43f6e02013-06-07 23:10:32 +02004658 return ironlake_fdi_compute_config(crtc, pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02004659
Daniel Vettere29c22c2013-02-21 00:00:16 +01004660 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08004661}
4662
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07004663static int valleyview_get_display_clock_speed(struct drm_device *dev)
4664{
4665 return 400000; /* FIXME */
4666}
4667
Jesse Barnese70236a2009-09-21 10:42:27 -07004668static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08004669{
Jesse Barnese70236a2009-09-21 10:42:27 -07004670 return 400000;
4671}
Jesse Barnes79e53942008-11-07 14:24:08 -08004672
Jesse Barnese70236a2009-09-21 10:42:27 -07004673static int i915_get_display_clock_speed(struct drm_device *dev)
4674{
4675 return 333000;
4676}
Jesse Barnes79e53942008-11-07 14:24:08 -08004677
Jesse Barnese70236a2009-09-21 10:42:27 -07004678static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
4679{
4680 return 200000;
4681}
Jesse Barnes79e53942008-11-07 14:24:08 -08004682
Daniel Vetter257a7ff2013-07-26 08:35:42 +02004683static int pnv_get_display_clock_speed(struct drm_device *dev)
4684{
4685 u16 gcfgc = 0;
4686
4687 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
4688
4689 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
4690 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
4691 return 267000;
4692 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
4693 return 333000;
4694 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
4695 return 444000;
4696 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
4697 return 200000;
4698 default:
4699 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
4700 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
4701 return 133000;
4702 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
4703 return 167000;
4704 }
4705}
4706
Jesse Barnese70236a2009-09-21 10:42:27 -07004707static int i915gm_get_display_clock_speed(struct drm_device *dev)
4708{
4709 u16 gcfgc = 0;
4710
4711 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
4712
4713 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Jesse Barnes79e53942008-11-07 14:24:08 -08004714 return 133000;
Jesse Barnese70236a2009-09-21 10:42:27 -07004715 else {
4716 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
4717 case GC_DISPLAY_CLOCK_333_MHZ:
4718 return 333000;
4719 default:
4720 case GC_DISPLAY_CLOCK_190_200_MHZ:
4721 return 190000;
4722 }
4723 }
4724}
Jesse Barnes79e53942008-11-07 14:24:08 -08004725
Jesse Barnese70236a2009-09-21 10:42:27 -07004726static int i865_get_display_clock_speed(struct drm_device *dev)
4727{
4728 return 266000;
4729}
4730
4731static int i855_get_display_clock_speed(struct drm_device *dev)
4732{
4733 u16 hpllcc = 0;
4734 /* Assume that the hardware is in the high speed state. This
4735 * should be the default.
4736 */
4737 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
4738 case GC_CLOCK_133_200:
4739 case GC_CLOCK_100_200:
4740 return 200000;
4741 case GC_CLOCK_166_250:
4742 return 250000;
4743 case GC_CLOCK_100_133:
4744 return 133000;
4745 }
4746
4747 /* Shouldn't happen */
4748 return 0;
4749}
4750
4751static int i830_get_display_clock_speed(struct drm_device *dev)
4752{
4753 return 133000;
Jesse Barnes79e53942008-11-07 14:24:08 -08004754}
4755
Zhenyu Wang2c072452009-06-05 15:38:42 +08004756static void
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004757intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
Zhenyu Wang2c072452009-06-05 15:38:42 +08004758{
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004759 while (*num > DATA_LINK_M_N_MASK ||
4760 *den > DATA_LINK_M_N_MASK) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08004761 *num >>= 1;
4762 *den >>= 1;
4763 }
4764}
4765
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004766static void compute_m_n(unsigned int m, unsigned int n,
4767 uint32_t *ret_m, uint32_t *ret_n)
4768{
4769 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
4770 *ret_m = div_u64((uint64_t) m * *ret_n, n);
4771 intel_reduce_m_n_ratio(ret_m, ret_n);
4772}
4773
Daniel Vettere69d0bc2012-11-29 15:59:36 +01004774void
4775intel_link_compute_m_n(int bits_per_pixel, int nlanes,
4776 int pixel_clock, int link_clock,
4777 struct intel_link_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08004778{
Daniel Vettere69d0bc2012-11-29 15:59:36 +01004779 m_n->tu = 64;
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004780
4781 compute_m_n(bits_per_pixel * pixel_clock,
4782 link_clock * nlanes * 8,
4783 &m_n->gmch_m, &m_n->gmch_n);
4784
4785 compute_m_n(pixel_clock, link_clock,
4786 &m_n->link_m, &m_n->link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08004787}
4788
Chris Wilsona7615032011-01-12 17:04:08 +00004789static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
4790{
Jani Nikulad330a952014-01-21 11:24:25 +02004791 if (i915.panel_use_ssc >= 0)
4792 return i915.panel_use_ssc != 0;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03004793 return dev_priv->vbt.lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07004794 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00004795}
4796
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004797static int i9xx_get_refclk(struct drm_crtc *crtc, int num_connectors)
4798{
4799 struct drm_device *dev = crtc->dev;
4800 struct drm_i915_private *dev_priv = dev->dev_private;
4801 int refclk;
4802
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004803 if (IS_VALLEYVIEW(dev)) {
Daniel Vetter9a0ea492013-09-16 11:29:34 +02004804 refclk = 100000;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004805 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004806 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02004807 refclk = dev_priv->vbt.lvds_ssc_freq;
4808 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004809 } else if (!IS_GEN2(dev)) {
4810 refclk = 96000;
4811 } else {
4812 refclk = 48000;
4813 }
4814
4815 return refclk;
4816}
4817
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004818static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004819{
Daniel Vetter7df00d72013-05-21 21:54:55 +02004820 return (1 << dpll->n) << 16 | dpll->m2;
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004821}
Daniel Vetterf47709a2013-03-28 10:42:02 +01004822
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004823static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
4824{
4825 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004826}
4827
Daniel Vetterf47709a2013-03-28 10:42:02 +01004828static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
Jesse Barnesa7516a02011-12-15 12:30:37 -08004829 intel_clock_t *reduced_clock)
4830{
Daniel Vetterf47709a2013-03-28 10:42:02 +01004831 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa7516a02011-12-15 12:30:37 -08004832 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004833 int pipe = crtc->pipe;
Jesse Barnesa7516a02011-12-15 12:30:37 -08004834 u32 fp, fp2 = 0;
4835
4836 if (IS_PINEVIEW(dev)) {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004837 fp = pnv_dpll_compute_fp(&crtc->config.dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08004838 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004839 fp2 = pnv_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08004840 } else {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004841 fp = i9xx_dpll_compute_fp(&crtc->config.dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08004842 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004843 fp2 = i9xx_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08004844 }
4845
4846 I915_WRITE(FP0(pipe), fp);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02004847 crtc->config.dpll_hw_state.fp0 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08004848
Daniel Vetterf47709a2013-03-28 10:42:02 +01004849 crtc->lowfreq_avail = false;
4850 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Jani Nikulad330a952014-01-21 11:24:25 +02004851 reduced_clock && i915.powersave) {
Jesse Barnesa7516a02011-12-15 12:30:37 -08004852 I915_WRITE(FP1(pipe), fp2);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02004853 crtc->config.dpll_hw_state.fp1 = fp2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004854 crtc->lowfreq_avail = true;
Jesse Barnesa7516a02011-12-15 12:30:37 -08004855 } else {
4856 I915_WRITE(FP1(pipe), fp);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02004857 crtc->config.dpll_hw_state.fp1 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08004858 }
4859}
4860
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004861static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
4862 pipe)
Jesse Barnes89b667f2013-04-18 14:51:36 -07004863{
4864 u32 reg_val;
4865
4866 /*
4867 * PLLB opamp always calibrates to max value of 0x3f, force enable it
4868 * and set it to a reasonable value instead.
4869 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08004870 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07004871 reg_val &= 0xffffff00;
4872 reg_val |= 0x00000030;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08004873 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004874
Chon Ming Leeab3c7592013-11-07 10:43:30 +08004875 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004876 reg_val &= 0x8cffffff;
4877 reg_val = 0x8c000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08004878 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004879
Chon Ming Leeab3c7592013-11-07 10:43:30 +08004880 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07004881 reg_val &= 0xffffff00;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08004882 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004883
Chon Ming Leeab3c7592013-11-07 10:43:30 +08004884 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004885 reg_val &= 0x00ffffff;
4886 reg_val |= 0xb0000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08004887 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004888}
4889
Daniel Vetterb5518422013-05-03 11:49:48 +02004890static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
4891 struct intel_link_m_n *m_n)
4892{
4893 struct drm_device *dev = crtc->base.dev;
4894 struct drm_i915_private *dev_priv = dev->dev_private;
4895 int pipe = crtc->pipe;
4896
Daniel Vettere3b95f12013-05-03 11:49:49 +02004897 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
4898 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
4899 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
4900 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02004901}
4902
4903static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
4904 struct intel_link_m_n *m_n)
4905{
4906 struct drm_device *dev = crtc->base.dev;
4907 struct drm_i915_private *dev_priv = dev->dev_private;
4908 int pipe = crtc->pipe;
4909 enum transcoder transcoder = crtc->config.cpu_transcoder;
4910
4911 if (INTEL_INFO(dev)->gen >= 5) {
4912 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
4913 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
4914 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
4915 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
4916 } else {
Daniel Vettere3b95f12013-05-03 11:49:49 +02004917 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
4918 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
4919 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
4920 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02004921 }
4922}
4923
Daniel Vetter03afc4a2013-04-02 23:42:31 +02004924static void intel_dp_set_m_n(struct intel_crtc *crtc)
4925{
4926 if (crtc->config.has_pch_encoder)
4927 intel_pch_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
4928 else
4929 intel_cpu_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
4930}
4931
Daniel Vetterf47709a2013-03-28 10:42:02 +01004932static void vlv_update_pll(struct intel_crtc *crtc)
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004933{
Daniel Vetterf47709a2013-03-28 10:42:02 +01004934 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004935 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004936 int pipe = crtc->pipe;
Jesse Barnes89b667f2013-04-18 14:51:36 -07004937 u32 dpll, mdiv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004938 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Daniel Vetter198a037f2013-04-19 11:14:37 +02004939 u32 coreclk, reg_val, dpll_md;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004940
Daniel Vetter09153002012-12-12 14:06:44 +01004941 mutex_lock(&dev_priv->dpio_lock);
4942
Daniel Vetterf47709a2013-03-28 10:42:02 +01004943 bestn = crtc->config.dpll.n;
4944 bestm1 = crtc->config.dpll.m1;
4945 bestm2 = crtc->config.dpll.m2;
4946 bestp1 = crtc->config.dpll.p1;
4947 bestp2 = crtc->config.dpll.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004948
Jesse Barnes89b667f2013-04-18 14:51:36 -07004949 /* See eDP HDMI DPIO driver vbios notes doc */
4950
4951 /* PLL B needs special handling */
4952 if (pipe)
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004953 vlv_pllb_recal_opamp(dev_priv, pipe);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004954
4955 /* Set up Tx target for periodic Rcomp update */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08004956 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004957
4958 /* Disable target IRef on PLL */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08004959 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07004960 reg_val &= 0x00ffffff;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08004961 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004962
4963 /* Disable fast lock */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08004964 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004965
4966 /* Set idtafcrecal before PLL is enabled */
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004967 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
4968 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
4969 mdiv |= ((bestn << DPIO_N_SHIFT));
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004970 mdiv |= (1 << DPIO_K_SHIFT);
Jesse Barnes7df50802013-05-02 10:48:09 -07004971
4972 /*
4973 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
4974 * but we don't support that).
4975 * Note: don't use the DAC post divider as it seems unstable.
4976 */
4977 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08004978 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004979
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004980 mdiv |= DPIO_ENABLE_CALIBRATION;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08004981 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004982
Jesse Barnes89b667f2013-04-18 14:51:36 -07004983 /* Set HBR and RBR LPF coefficients */
Daniel Vetterff9a6752013-06-01 17:16:21 +02004984 if (crtc->config.port_clock == 162000 ||
Ville Syrjälä99750bd2013-06-14 14:02:52 +03004985 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_ANALOG) ||
Jesse Barnes89b667f2013-04-18 14:51:36 -07004986 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI))
Chon Ming Leeab3c7592013-11-07 10:43:30 +08004987 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Ville Syrjälä885b0122013-07-05 19:21:38 +03004988 0x009f0003);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004989 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08004990 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07004991 0x00d0000f);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004992
Jesse Barnes89b667f2013-04-18 14:51:36 -07004993 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP) ||
4994 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT)) {
4995 /* Use SSC source */
4996 if (!pipe)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08004997 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07004998 0x0df40000);
4999 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005000 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005001 0x0df70000);
5002 } else { /* HDMI or VGA */
5003 /* Use bend source */
5004 if (!pipe)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005005 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005006 0x0df70000);
5007 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005008 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005009 0x0df40000);
5010 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005011
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005012 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005013 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
5014 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT) ||
5015 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP))
5016 coreclk |= 0x01000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005017 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005018
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005019 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005020
Imre Deake5cbfbf2014-01-09 17:08:16 +02005021 /*
5022 * Enable DPIO clock input. We should never disable the reference
5023 * clock for pipe B, since VGA hotplug / manual detection depends
5024 * on it.
5025 */
Jesse Barnes89b667f2013-04-18 14:51:36 -07005026 dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REFA_CLK_ENABLE_VLV |
5027 DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_CLOCK_VLV;
Jesse Barnesf6071162013-10-01 10:41:38 -07005028 /* We should never disable this, set it here for state tracking */
5029 if (pipe == PIPE_B)
Jesse Barnes89b667f2013-04-18 14:51:36 -07005030 dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005031 dpll |= DPLL_VCO_ENABLE;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005032 crtc->config.dpll_hw_state.dpll = dpll;
5033
Daniel Vetteref1b4602013-06-01 17:17:04 +02005034 dpll_md = (crtc->config.pixel_multiplier - 1)
5035 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005036 crtc->config.dpll_hw_state.dpll_md = dpll_md;
5037
Daniel Vetterf47709a2013-03-28 10:42:02 +01005038 if (crtc->config.has_dp_encoder)
5039 intel_dp_set_m_n(crtc);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05305040
Daniel Vetter09153002012-12-12 14:06:44 +01005041 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005042}
5043
Daniel Vetterf47709a2013-03-28 10:42:02 +01005044static void i9xx_update_pll(struct intel_crtc *crtc,
5045 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005046 int num_connectors)
5047{
Daniel Vetterf47709a2013-03-28 10:42:02 +01005048 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005049 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005050 u32 dpll;
5051 bool is_sdvo;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005052 struct dpll *clock = &crtc->config.dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005053
Daniel Vetterf47709a2013-03-28 10:42:02 +01005054 i9xx_update_pll_dividers(crtc, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05305055
Daniel Vetterf47709a2013-03-28 10:42:02 +01005056 is_sdvo = intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_SDVO) ||
5057 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005058
5059 dpll = DPLL_VGA_MODE_DIS;
5060
Daniel Vetterf47709a2013-03-28 10:42:02 +01005061 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005062 dpll |= DPLLB_MODE_LVDS;
5063 else
5064 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01005065
Daniel Vetteref1b4602013-06-01 17:17:04 +02005066 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
Daniel Vetter198a037f2013-04-19 11:14:37 +02005067 dpll |= (crtc->config.pixel_multiplier - 1)
5068 << SDVO_MULTIPLIER_SHIFT_HIRES;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005069 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02005070
5071 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02005072 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter198a037f2013-04-19 11:14:37 +02005073
Daniel Vetterf47709a2013-03-28 10:42:02 +01005074 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT))
Daniel Vetter4a33e482013-07-06 12:52:05 +02005075 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005076
5077 /* compute bitmask from p1 value */
5078 if (IS_PINEVIEW(dev))
5079 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
5080 else {
5081 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5082 if (IS_G4X(dev) && reduced_clock)
5083 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
5084 }
5085 switch (clock->p2) {
5086 case 5:
5087 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
5088 break;
5089 case 7:
5090 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
5091 break;
5092 case 10:
5093 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
5094 break;
5095 case 14:
5096 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
5097 break;
5098 }
5099 if (INTEL_INFO(dev)->gen >= 4)
5100 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
5101
Daniel Vetter09ede542013-04-30 14:01:45 +02005102 if (crtc->config.sdvo_tv_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005103 dpll |= PLL_REF_INPUT_TVCLKINBC;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005104 else if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005105 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
5106 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
5107 else
5108 dpll |= PLL_REF_INPUT_DREFCLK;
5109
5110 dpll |= DPLL_VCO_ENABLE;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005111 crtc->config.dpll_hw_state.dpll = dpll;
5112
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005113 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetteref1b4602013-06-01 17:17:04 +02005114 u32 dpll_md = (crtc->config.pixel_multiplier - 1)
5115 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005116 crtc->config.dpll_hw_state.dpll_md = dpll_md;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005117 }
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02005118
5119 if (crtc->config.has_dp_encoder)
5120 intel_dp_set_m_n(crtc);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005121}
5122
Daniel Vetterf47709a2013-03-28 10:42:02 +01005123static void i8xx_update_pll(struct intel_crtc *crtc,
Daniel Vetterf47709a2013-03-28 10:42:02 +01005124 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005125 int num_connectors)
5126{
Daniel Vetterf47709a2013-03-28 10:42:02 +01005127 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005128 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005129 u32 dpll;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005130 struct dpll *clock = &crtc->config.dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005131
Daniel Vetterf47709a2013-03-28 10:42:02 +01005132 i9xx_update_pll_dividers(crtc, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05305133
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005134 dpll = DPLL_VGA_MODE_DIS;
5135
Daniel Vetterf47709a2013-03-28 10:42:02 +01005136 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS)) {
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005137 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5138 } else {
5139 if (clock->p1 == 2)
5140 dpll |= PLL_P1_DIVIDE_BY_TWO;
5141 else
5142 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5143 if (clock->p2 == 4)
5144 dpll |= PLL_P2_DIVIDE_BY_4;
5145 }
5146
Daniel Vetter4a33e482013-07-06 12:52:05 +02005147 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DVO))
5148 dpll |= DPLL_DVO_2X_MODE;
5149
Daniel Vetterf47709a2013-03-28 10:42:02 +01005150 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005151 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
5152 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
5153 else
5154 dpll |= PLL_REF_INPUT_DREFCLK;
5155
5156 dpll |= DPLL_VCO_ENABLE;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005157 crtc->config.dpll_hw_state.dpll = dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005158}
5159
Daniel Vetter8a654f32013-06-01 17:16:22 +02005160static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005161{
5162 struct drm_device *dev = intel_crtc->base.dev;
5163 struct drm_i915_private *dev_priv = dev->dev_private;
5164 enum pipe pipe = intel_crtc->pipe;
Daniel Vetter3b117c82013-04-17 20:15:07 +02005165 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Daniel Vetter8a654f32013-06-01 17:16:22 +02005166 struct drm_display_mode *adjusted_mode =
5167 &intel_crtc->config.adjusted_mode;
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02005168 uint32_t vsyncshift, crtc_vtotal, crtc_vblank_end;
5169
5170 /* We need to be careful not to changed the adjusted mode, for otherwise
5171 * the hw state checker will get angry at the mismatch. */
5172 crtc_vtotal = adjusted_mode->crtc_vtotal;
5173 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005174
5175 if (!IS_GEN2(dev) && adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
5176 /* the chip adds 2 halflines automatically */
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02005177 crtc_vtotal -= 1;
5178 crtc_vblank_end -= 1;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005179 vsyncshift = adjusted_mode->crtc_hsync_start
5180 - adjusted_mode->crtc_htotal / 2;
5181 } else {
5182 vsyncshift = 0;
5183 }
5184
5185 if (INTEL_INFO(dev)->gen > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005186 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005187
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005188 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005189 (adjusted_mode->crtc_hdisplay - 1) |
5190 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005191 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005192 (adjusted_mode->crtc_hblank_start - 1) |
5193 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005194 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005195 (adjusted_mode->crtc_hsync_start - 1) |
5196 ((adjusted_mode->crtc_hsync_end - 1) << 16));
5197
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005198 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005199 (adjusted_mode->crtc_vdisplay - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02005200 ((crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005201 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005202 (adjusted_mode->crtc_vblank_start - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02005203 ((crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005204 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005205 (adjusted_mode->crtc_vsync_start - 1) |
5206 ((adjusted_mode->crtc_vsync_end - 1) << 16));
5207
Paulo Zanonib5e508d2012-10-24 11:34:43 -02005208 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
5209 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
5210 * documented on the DDI_FUNC_CTL register description, EDP Input Select
5211 * bits. */
5212 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
5213 (pipe == PIPE_B || pipe == PIPE_C))
5214 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
5215
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005216 /* pipesrc controls the size that is scaled from, which should
5217 * always be the user's requested size.
5218 */
5219 I915_WRITE(PIPESRC(pipe),
Ville Syrjälä37327ab2013-09-04 18:25:28 +03005220 ((intel_crtc->config.pipe_src_w - 1) << 16) |
5221 (intel_crtc->config.pipe_src_h - 1));
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005222}
5223
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02005224static void intel_get_pipe_timings(struct intel_crtc *crtc,
5225 struct intel_crtc_config *pipe_config)
5226{
5227 struct drm_device *dev = crtc->base.dev;
5228 struct drm_i915_private *dev_priv = dev->dev_private;
5229 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
5230 uint32_t tmp;
5231
5232 tmp = I915_READ(HTOTAL(cpu_transcoder));
5233 pipe_config->adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
5234 pipe_config->adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
5235 tmp = I915_READ(HBLANK(cpu_transcoder));
5236 pipe_config->adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
5237 pipe_config->adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
5238 tmp = I915_READ(HSYNC(cpu_transcoder));
5239 pipe_config->adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
5240 pipe_config->adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
5241
5242 tmp = I915_READ(VTOTAL(cpu_transcoder));
5243 pipe_config->adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
5244 pipe_config->adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
5245 tmp = I915_READ(VBLANK(cpu_transcoder));
5246 pipe_config->adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
5247 pipe_config->adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
5248 tmp = I915_READ(VSYNC(cpu_transcoder));
5249 pipe_config->adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
5250 pipe_config->adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
5251
5252 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
5253 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
5254 pipe_config->adjusted_mode.crtc_vtotal += 1;
5255 pipe_config->adjusted_mode.crtc_vblank_end += 1;
5256 }
5257
5258 tmp = I915_READ(PIPESRC(crtc->pipe));
Ville Syrjälä37327ab2013-09-04 18:25:28 +03005259 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
5260 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
5261
5262 pipe_config->requested_mode.vdisplay = pipe_config->pipe_src_h;
5263 pipe_config->requested_mode.hdisplay = pipe_config->pipe_src_w;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02005264}
5265
Daniel Vetterf6a83282014-02-11 15:28:57 -08005266void intel_mode_from_pipe_config(struct drm_display_mode *mode,
5267 struct intel_crtc_config *pipe_config)
Jesse Barnesbabea612013-06-26 18:57:38 +03005268{
Daniel Vetterf6a83282014-02-11 15:28:57 -08005269 mode->hdisplay = pipe_config->adjusted_mode.crtc_hdisplay;
5270 mode->htotal = pipe_config->adjusted_mode.crtc_htotal;
5271 mode->hsync_start = pipe_config->adjusted_mode.crtc_hsync_start;
5272 mode->hsync_end = pipe_config->adjusted_mode.crtc_hsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03005273
Daniel Vetterf6a83282014-02-11 15:28:57 -08005274 mode->vdisplay = pipe_config->adjusted_mode.crtc_vdisplay;
5275 mode->vtotal = pipe_config->adjusted_mode.crtc_vtotal;
5276 mode->vsync_start = pipe_config->adjusted_mode.crtc_vsync_start;
5277 mode->vsync_end = pipe_config->adjusted_mode.crtc_vsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03005278
Daniel Vetterf6a83282014-02-11 15:28:57 -08005279 mode->flags = pipe_config->adjusted_mode.flags;
Jesse Barnesbabea612013-06-26 18:57:38 +03005280
Daniel Vetterf6a83282014-02-11 15:28:57 -08005281 mode->clock = pipe_config->adjusted_mode.crtc_clock;
5282 mode->flags |= pipe_config->adjusted_mode.flags;
Jesse Barnesbabea612013-06-26 18:57:38 +03005283}
5284
Daniel Vetter84b046f2013-02-19 18:48:54 +01005285static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
5286{
5287 struct drm_device *dev = intel_crtc->base.dev;
5288 struct drm_i915_private *dev_priv = dev->dev_private;
5289 uint32_t pipeconf;
5290
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02005291 pipeconf = 0;
Daniel Vetter84b046f2013-02-19 18:48:54 +01005292
Daniel Vetter67c72a12013-09-24 11:46:14 +02005293 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
5294 I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE)
5295 pipeconf |= PIPECONF_ENABLE;
5296
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03005297 if (intel_crtc->config.double_wide)
5298 pipeconf |= PIPECONF_DOUBLE_WIDE;
Daniel Vetter84b046f2013-02-19 18:48:54 +01005299
Daniel Vetterff9ce462013-04-24 14:57:17 +02005300 /* only g4x and later have fancy bpc/dither controls */
5301 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02005302 /* Bspec claims that we can't use dithering for 30bpp pipes. */
5303 if (intel_crtc->config.dither && intel_crtc->config.pipe_bpp != 30)
5304 pipeconf |= PIPECONF_DITHER_EN |
5305 PIPECONF_DITHER_TYPE_SP;
5306
5307 switch (intel_crtc->config.pipe_bpp) {
5308 case 18:
5309 pipeconf |= PIPECONF_6BPC;
5310 break;
5311 case 24:
5312 pipeconf |= PIPECONF_8BPC;
5313 break;
5314 case 30:
5315 pipeconf |= PIPECONF_10BPC;
5316 break;
5317 default:
5318 /* Case prevented by intel_choose_pipe_bpp_dither. */
5319 BUG();
Daniel Vetter84b046f2013-02-19 18:48:54 +01005320 }
5321 }
5322
5323 if (HAS_PIPE_CXSR(dev)) {
5324 if (intel_crtc->lowfreq_avail) {
5325 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
5326 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
5327 } else {
5328 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
Daniel Vetter84b046f2013-02-19 18:48:54 +01005329 }
5330 }
5331
Daniel Vetter84b046f2013-02-19 18:48:54 +01005332 if (!IS_GEN2(dev) &&
5333 intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
5334 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
5335 else
5336 pipeconf |= PIPECONF_PROGRESSIVE;
5337
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02005338 if (IS_VALLEYVIEW(dev) && intel_crtc->config.limited_color_range)
5339 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä9c8e09b2013-04-02 16:10:09 +03005340
Daniel Vetter84b046f2013-02-19 18:48:54 +01005341 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
5342 POSTING_READ(PIPECONF(intel_crtc->pipe));
5343}
5344
Eric Anholtf564048e2011-03-30 13:01:02 -07005345static int i9xx_crtc_mode_set(struct drm_crtc *crtc,
Eric Anholtf564048e2011-03-30 13:01:02 -07005346 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02005347 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08005348{
5349 struct drm_device *dev = crtc->dev;
5350 struct drm_i915_private *dev_priv = dev->dev_private;
5351 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5352 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07005353 int plane = intel_crtc->plane;
Eric Anholtc751ce42010-03-25 11:48:48 -07005354 int refclk, num_connectors = 0;
Jesse Barnes652c3932009-08-17 13:31:43 -07005355 intel_clock_t clock, reduced_clock;
Daniel Vetter84b046f2013-02-19 18:48:54 +01005356 u32 dspcntr;
Daniel Vettera16af722013-04-30 14:01:44 +02005357 bool ok, has_reduced_clock = false;
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005358 bool is_lvds = false, is_dsi = false;
Chris Wilson5eddb702010-09-11 13:48:45 +01005359 struct intel_encoder *encoder;
Ma Lingd4906092009-03-18 20:13:27 +08005360 const intel_limit_t *limit;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00005361 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08005362
Daniel Vetter6c2b7c12012-07-05 09:50:24 +02005363 for_each_encoder_on_crtc(dev, crtc, encoder) {
Chris Wilson5eddb702010-09-11 13:48:45 +01005364 switch (encoder->type) {
Jesse Barnes79e53942008-11-07 14:24:08 -08005365 case INTEL_OUTPUT_LVDS:
5366 is_lvds = true;
5367 break;
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005368 case INTEL_OUTPUT_DSI:
5369 is_dsi = true;
5370 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08005371 }
Kristian Høgsberg43565a02009-02-13 20:56:52 -05005372
Eric Anholtc751ce42010-03-25 11:48:48 -07005373 num_connectors++;
Jesse Barnes79e53942008-11-07 14:24:08 -08005374 }
5375
Jani Nikulaf2335332013-09-13 11:03:09 +03005376 if (is_dsi)
5377 goto skip_dpll;
Jesse Barnes79e53942008-11-07 14:24:08 -08005378
Jani Nikulaf2335332013-09-13 11:03:09 +03005379 if (!intel_crtc->config.clock_set) {
5380 refclk = i9xx_get_refclk(crtc, num_connectors);
5381
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005382 /*
5383 * Returns a set of divisors for the desired target clock with
5384 * the given refclk, or FALSE. The returned values represent
5385 * the clock equation: reflck * (5 * (m1 + 2) + (m2 + 2)) / (n +
5386 * 2) / p1 / p2.
5387 */
5388 limit = intel_limit(crtc, refclk);
5389 ok = dev_priv->display.find_dpll(limit, crtc,
5390 intel_crtc->config.port_clock,
5391 refclk, NULL, &clock);
Jani Nikulaf2335332013-09-13 11:03:09 +03005392 if (!ok) {
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005393 DRM_ERROR("Couldn't find PLL settings for mode!\n");
5394 return -EINVAL;
5395 }
Eric Anholtf564048e2011-03-30 13:01:02 -07005396
Jani Nikulaf2335332013-09-13 11:03:09 +03005397 if (is_lvds && dev_priv->lvds_downclock_avail) {
5398 /*
5399 * Ensure we match the reduced clock's P to the target
5400 * clock. If the clocks don't match, we can't switch
5401 * the display clock by using the FP0/FP1. In such case
5402 * we will disable the LVDS downclock feature.
5403 */
5404 has_reduced_clock =
5405 dev_priv->display.find_dpll(limit, crtc,
5406 dev_priv->lvds_downclock,
5407 refclk, &clock,
5408 &reduced_clock);
5409 }
5410 /* Compat-code for transition, will disappear. */
Daniel Vetterf47709a2013-03-28 10:42:02 +01005411 intel_crtc->config.dpll.n = clock.n;
5412 intel_crtc->config.dpll.m1 = clock.m1;
5413 intel_crtc->config.dpll.m2 = clock.m2;
5414 intel_crtc->config.dpll.p1 = clock.p1;
5415 intel_crtc->config.dpll.p2 = clock.p2;
5416 }
Eric Anholtf564048e2011-03-30 13:01:02 -07005417
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005418 if (IS_GEN2(dev)) {
Daniel Vetter8a654f32013-06-01 17:16:22 +02005419 i8xx_update_pll(intel_crtc,
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05305420 has_reduced_clock ? &reduced_clock : NULL,
5421 num_connectors);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005422 } else if (IS_VALLEYVIEW(dev)) {
Jani Nikulaf2335332013-09-13 11:03:09 +03005423 vlv_update_pll(intel_crtc);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005424 } else {
Daniel Vetterf47709a2013-03-28 10:42:02 +01005425 i9xx_update_pll(intel_crtc,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005426 has_reduced_clock ? &reduced_clock : NULL,
Jesse Barnes89b667f2013-04-18 14:51:36 -07005427 num_connectors);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005428 }
Eric Anholtf564048e2011-03-30 13:01:02 -07005429
Jani Nikulaf2335332013-09-13 11:03:09 +03005430skip_dpll:
Eric Anholtf564048e2011-03-30 13:01:02 -07005431 /* Set up the display plane register */
5432 dspcntr = DISPPLANE_GAMMA_ENABLE;
5433
Jesse Barnesda6ecc52013-03-08 10:46:00 -08005434 if (!IS_VALLEYVIEW(dev)) {
5435 if (pipe == 0)
5436 dspcntr &= ~DISPPLANE_SEL_PIPE_MASK;
5437 else
5438 dspcntr |= DISPPLANE_SEL_PIPE_B;
5439 }
Eric Anholtf564048e2011-03-30 13:01:02 -07005440
Daniel Vetter8a654f32013-06-01 17:16:22 +02005441 intel_set_pipe_timings(intel_crtc);
Eric Anholtf564048e2011-03-30 13:01:02 -07005442
5443 /* pipesrc and dspsize control the size that is scaled from,
5444 * which should always be the user's requested size.
5445 */
Eric Anholt929c77f2011-03-30 13:01:04 -07005446 I915_WRITE(DSPSIZE(plane),
Ville Syrjälä37327ab2013-09-04 18:25:28 +03005447 ((intel_crtc->config.pipe_src_h - 1) << 16) |
5448 (intel_crtc->config.pipe_src_w - 1));
Eric Anholt929c77f2011-03-30 13:01:04 -07005449 I915_WRITE(DSPPOS(plane), 0);
Eric Anholtf564048e2011-03-30 13:01:02 -07005450
Daniel Vetter84b046f2013-02-19 18:48:54 +01005451 i9xx_set_pipeconf(intel_crtc);
5452
Eric Anholtf564048e2011-03-30 13:01:02 -07005453 I915_WRITE(DSPCNTR(plane), dspcntr);
5454 POSTING_READ(DSPCNTR(plane));
5455
Daniel Vetter94352cf2012-07-05 22:51:56 +02005456 ret = intel_pipe_set_base(crtc, x, y, fb);
Eric Anholtf564048e2011-03-30 13:01:02 -07005457
Eric Anholtf564048e2011-03-30 13:01:02 -07005458 return ret;
5459}
5460
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005461static void i9xx_get_pfit_config(struct intel_crtc *crtc,
5462 struct intel_crtc_config *pipe_config)
5463{
5464 struct drm_device *dev = crtc->base.dev;
5465 struct drm_i915_private *dev_priv = dev->dev_private;
5466 uint32_t tmp;
5467
Ville Syrjälädc9e7dec2014-01-10 14:06:45 +02005468 if (INTEL_INFO(dev)->gen <= 3 && (IS_I830(dev) || !IS_MOBILE(dev)))
5469 return;
5470
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005471 tmp = I915_READ(PFIT_CONTROL);
Daniel Vetter06922822013-07-11 13:35:40 +02005472 if (!(tmp & PFIT_ENABLE))
5473 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005474
Daniel Vetter06922822013-07-11 13:35:40 +02005475 /* Check whether the pfit is attached to our pipe. */
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005476 if (INTEL_INFO(dev)->gen < 4) {
5477 if (crtc->pipe != PIPE_B)
5478 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005479 } else {
5480 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
5481 return;
5482 }
5483
Daniel Vetter06922822013-07-11 13:35:40 +02005484 pipe_config->gmch_pfit.control = tmp;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005485 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
5486 if (INTEL_INFO(dev)->gen < 5)
5487 pipe_config->gmch_pfit.lvds_border_bits =
5488 I915_READ(LVDS) & LVDS_BORDER_ENABLE;
5489}
5490
Jesse Barnesacbec812013-09-20 11:29:32 -07005491static void vlv_crtc_clock_get(struct intel_crtc *crtc,
5492 struct intel_crtc_config *pipe_config)
5493{
5494 struct drm_device *dev = crtc->base.dev;
5495 struct drm_i915_private *dev_priv = dev->dev_private;
5496 int pipe = pipe_config->cpu_transcoder;
5497 intel_clock_t clock;
5498 u32 mdiv;
Chris Wilson662c6ec2013-09-25 14:24:01 -07005499 int refclk = 100000;
Jesse Barnesacbec812013-09-20 11:29:32 -07005500
5501 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005502 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
Jesse Barnesacbec812013-09-20 11:29:32 -07005503 mutex_unlock(&dev_priv->dpio_lock);
5504
5505 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
5506 clock.m2 = mdiv & DPIO_M2DIV_MASK;
5507 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
5508 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
5509 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
5510
Ville Syrjäläf6466282013-10-14 14:50:31 +03005511 vlv_clock(refclk, &clock);
Jesse Barnesacbec812013-09-20 11:29:32 -07005512
Ville Syrjäläf6466282013-10-14 14:50:31 +03005513 /* clock.dot is the fast clock */
5514 pipe_config->port_clock = clock.dot / 5;
Jesse Barnesacbec812013-09-20 11:29:32 -07005515}
5516
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005517static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
5518 struct intel_crtc_config *pipe_config)
5519{
5520 struct drm_device *dev = crtc->base.dev;
5521 struct drm_i915_private *dev_priv = dev->dev_private;
5522 uint32_t tmp;
5523
Daniel Vettere143a212013-07-04 12:01:15 +02005524 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02005525 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02005526
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005527 tmp = I915_READ(PIPECONF(crtc->pipe));
5528 if (!(tmp & PIPECONF_ENABLE))
5529 return false;
5530
Ville Syrjälä42571ae2013-09-06 23:29:00 +03005531 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
5532 switch (tmp & PIPECONF_BPC_MASK) {
5533 case PIPECONF_6BPC:
5534 pipe_config->pipe_bpp = 18;
5535 break;
5536 case PIPECONF_8BPC:
5537 pipe_config->pipe_bpp = 24;
5538 break;
5539 case PIPECONF_10BPC:
5540 pipe_config->pipe_bpp = 30;
5541 break;
5542 default:
5543 break;
5544 }
5545 }
5546
Ville Syrjälä282740f2013-09-04 18:30:03 +03005547 if (INTEL_INFO(dev)->gen < 4)
5548 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
5549
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02005550 intel_get_pipe_timings(crtc, pipe_config);
5551
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005552 i9xx_get_pfit_config(crtc, pipe_config);
5553
Daniel Vetter6c49f242013-06-06 12:45:25 +02005554 if (INTEL_INFO(dev)->gen >= 4) {
5555 tmp = I915_READ(DPLL_MD(crtc->pipe));
5556 pipe_config->pixel_multiplier =
5557 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
5558 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005559 pipe_config->dpll_hw_state.dpll_md = tmp;
Daniel Vetter6c49f242013-06-06 12:45:25 +02005560 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
5561 tmp = I915_READ(DPLL(crtc->pipe));
5562 pipe_config->pixel_multiplier =
5563 ((tmp & SDVO_MULTIPLIER_MASK)
5564 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
5565 } else {
5566 /* Note that on i915G/GM the pixel multiplier is in the sdvo
5567 * port and will be fixed up in the encoder->get_config
5568 * function. */
5569 pipe_config->pixel_multiplier = 1;
5570 }
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005571 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
5572 if (!IS_VALLEYVIEW(dev)) {
5573 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
5574 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
Ville Syrjälä165e9012013-06-26 17:44:15 +03005575 } else {
5576 /* Mask out read-only status bits. */
5577 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
5578 DPLL_PORTC_READY_MASK |
5579 DPLL_PORTB_READY_MASK);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005580 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02005581
Jesse Barnesacbec812013-09-20 11:29:32 -07005582 if (IS_VALLEYVIEW(dev))
5583 vlv_crtc_clock_get(crtc, pipe_config);
5584 else
5585 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +03005586
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005587 return true;
5588}
5589
Paulo Zanonidde86e22012-12-01 12:04:25 -02005590static void ironlake_init_pch_refclk(struct drm_device *dev)
Jesse Barnes13d83a62011-08-03 12:59:20 -07005591{
5592 struct drm_i915_private *dev_priv = dev->dev_private;
5593 struct drm_mode_config *mode_config = &dev->mode_config;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005594 struct intel_encoder *encoder;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005595 u32 val, final;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005596 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07005597 bool has_cpu_edp = false;
Keith Packard199e5d72011-09-22 12:01:57 -07005598 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07005599 bool has_ck505 = false;
5600 bool can_ssc = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005601
5602 /* We need to take the global config into account */
Keith Packard199e5d72011-09-22 12:01:57 -07005603 list_for_each_entry(encoder, &mode_config->encoder_list,
5604 base.head) {
5605 switch (encoder->type) {
5606 case INTEL_OUTPUT_LVDS:
5607 has_panel = true;
5608 has_lvds = true;
5609 break;
5610 case INTEL_OUTPUT_EDP:
5611 has_panel = true;
Imre Deak2de69052013-05-08 13:14:04 +03005612 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
Keith Packard199e5d72011-09-22 12:01:57 -07005613 has_cpu_edp = true;
5614 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005615 }
5616 }
5617
Keith Packard99eb6a02011-09-26 14:29:12 -07005618 if (HAS_PCH_IBX(dev)) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005619 has_ck505 = dev_priv->vbt.display_clock_mode;
Keith Packard99eb6a02011-09-26 14:29:12 -07005620 can_ssc = has_ck505;
5621 } else {
5622 has_ck505 = false;
5623 can_ssc = true;
5624 }
5625
Imre Deak2de69052013-05-08 13:14:04 +03005626 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
5627 has_panel, has_lvds, has_ck505);
Jesse Barnes13d83a62011-08-03 12:59:20 -07005628
5629 /* Ironlake: try to setup display ref clock before DPLL
5630 * enabling. This is only under driver's control after
5631 * PCH B stepping, previous chipset stepping should be
5632 * ignoring this setting.
5633 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005634 val = I915_READ(PCH_DREF_CONTROL);
Jesse Barnes13d83a62011-08-03 12:59:20 -07005635
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005636 /* As we must carefully and slowly disable/enable each source in turn,
5637 * compute the final state we want first and check if we need to
5638 * make any changes at all.
5639 */
5640 final = val;
5641 final &= ~DREF_NONSPREAD_SOURCE_MASK;
Keith Packard99eb6a02011-09-26 14:29:12 -07005642 if (has_ck505)
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005643 final |= DREF_NONSPREAD_CK505_ENABLE;
Keith Packard99eb6a02011-09-26 14:29:12 -07005644 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005645 final |= DREF_NONSPREAD_SOURCE_ENABLE;
5646
5647 final &= ~DREF_SSC_SOURCE_MASK;
5648 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
5649 final &= ~DREF_SSC1_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005650
Keith Packard199e5d72011-09-22 12:01:57 -07005651 if (has_panel) {
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005652 final |= DREF_SSC_SOURCE_ENABLE;
5653
5654 if (intel_panel_use_ssc(dev_priv) && can_ssc)
5655 final |= DREF_SSC1_ENABLE;
5656
5657 if (has_cpu_edp) {
5658 if (intel_panel_use_ssc(dev_priv) && can_ssc)
5659 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
5660 else
5661 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
5662 } else
5663 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
5664 } else {
5665 final |= DREF_SSC_SOURCE_DISABLE;
5666 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
5667 }
5668
5669 if (final == val)
5670 return;
5671
5672 /* Always enable nonspread source */
5673 val &= ~DREF_NONSPREAD_SOURCE_MASK;
5674
5675 if (has_ck505)
5676 val |= DREF_NONSPREAD_CK505_ENABLE;
5677 else
5678 val |= DREF_NONSPREAD_SOURCE_ENABLE;
5679
5680 if (has_panel) {
5681 val &= ~DREF_SSC_SOURCE_MASK;
5682 val |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005683
Keith Packard199e5d72011-09-22 12:01:57 -07005684 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07005685 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07005686 DRM_DEBUG_KMS("Using SSC on panel\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005687 val |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02005688 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005689 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005690
5691 /* Get SSC going before enabling the outputs */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005692 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07005693 POSTING_READ(PCH_DREF_CONTROL);
5694 udelay(200);
5695
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005696 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005697
5698 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07005699 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07005700 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07005701 DRM_DEBUG_KMS("Using SSC on eDP\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005702 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07005703 }
Jesse Barnes13d83a62011-08-03 12:59:20 -07005704 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005705 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07005706 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005707 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005708
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005709 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07005710 POSTING_READ(PCH_DREF_CONTROL);
5711 udelay(200);
5712 } else {
5713 DRM_DEBUG_KMS("Disabling SSC entirely\n");
5714
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005715 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Keith Packard199e5d72011-09-22 12:01:57 -07005716
5717 /* Turn off CPU output */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005718 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005719
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005720 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07005721 POSTING_READ(PCH_DREF_CONTROL);
5722 udelay(200);
5723
5724 /* Turn off the SSC source */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005725 val &= ~DREF_SSC_SOURCE_MASK;
5726 val |= DREF_SSC_SOURCE_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005727
5728 /* Turn off SSC1 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005729 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005730
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005731 I915_WRITE(PCH_DREF_CONTROL, val);
Jesse Barnes13d83a62011-08-03 12:59:20 -07005732 POSTING_READ(PCH_DREF_CONTROL);
5733 udelay(200);
5734 }
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005735
5736 BUG_ON(val != final);
Jesse Barnes13d83a62011-08-03 12:59:20 -07005737}
5738
Paulo Zanonif31f2d52013-07-18 18:51:11 -03005739static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02005740{
Paulo Zanonif31f2d52013-07-18 18:51:11 -03005741 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02005742
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005743 tmp = I915_READ(SOUTH_CHICKEN2);
5744 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
5745 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005746
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005747 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
5748 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
5749 DRM_ERROR("FDI mPHY reset assert timeout\n");
Paulo Zanonidde86e22012-12-01 12:04:25 -02005750
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005751 tmp = I915_READ(SOUTH_CHICKEN2);
5752 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
5753 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005754
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005755 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
5756 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
5757 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
Paulo Zanonif31f2d52013-07-18 18:51:11 -03005758}
5759
5760/* WaMPhyProgramming:hsw */
5761static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
5762{
5763 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02005764
5765 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
5766 tmp &= ~(0xFF << 24);
5767 tmp |= (0x12 << 24);
5768 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
5769
Paulo Zanonidde86e22012-12-01 12:04:25 -02005770 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
5771 tmp |= (1 << 11);
5772 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
5773
5774 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
5775 tmp |= (1 << 11);
5776 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
5777
Paulo Zanonidde86e22012-12-01 12:04:25 -02005778 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
5779 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
5780 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
5781
5782 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
5783 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
5784 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
5785
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005786 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
5787 tmp &= ~(7 << 13);
5788 tmp |= (5 << 13);
5789 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005790
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005791 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
5792 tmp &= ~(7 << 13);
5793 tmp |= (5 << 13);
5794 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005795
5796 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
5797 tmp &= ~0xFF;
5798 tmp |= 0x1C;
5799 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
5800
5801 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
5802 tmp &= ~0xFF;
5803 tmp |= 0x1C;
5804 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
5805
5806 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
5807 tmp &= ~(0xFF << 16);
5808 tmp |= (0x1C << 16);
5809 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
5810
5811 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
5812 tmp &= ~(0xFF << 16);
5813 tmp |= (0x1C << 16);
5814 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
5815
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005816 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
5817 tmp |= (1 << 27);
5818 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005819
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005820 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
5821 tmp |= (1 << 27);
5822 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005823
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005824 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
5825 tmp &= ~(0xF << 28);
5826 tmp |= (4 << 28);
5827 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005828
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005829 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
5830 tmp &= ~(0xF << 28);
5831 tmp |= (4 << 28);
5832 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03005833}
5834
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03005835/* Implements 3 different sequences from BSpec chapter "Display iCLK
5836 * Programming" based on the parameters passed:
5837 * - Sequence to enable CLKOUT_DP
5838 * - Sequence to enable CLKOUT_DP without spread
5839 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
5840 */
5841static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
5842 bool with_fdi)
Paulo Zanonif31f2d52013-07-18 18:51:11 -03005843{
5844 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03005845 uint32_t reg, tmp;
5846
5847 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
5848 with_spread = true;
5849 if (WARN(dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE &&
5850 with_fdi, "LP PCH doesn't have FDI\n"))
5851 with_fdi = false;
Paulo Zanonif31f2d52013-07-18 18:51:11 -03005852
5853 mutex_lock(&dev_priv->dpio_lock);
5854
5855 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
5856 tmp &= ~SBI_SSCCTL_DISABLE;
5857 tmp |= SBI_SSCCTL_PATHALT;
5858 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
5859
5860 udelay(24);
5861
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03005862 if (with_spread) {
5863 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
5864 tmp &= ~SBI_SSCCTL_PATHALT;
5865 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03005866
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03005867 if (with_fdi) {
5868 lpt_reset_fdi_mphy(dev_priv);
5869 lpt_program_fdi_mphy(dev_priv);
5870 }
5871 }
Paulo Zanonidde86e22012-12-01 12:04:25 -02005872
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03005873 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
5874 SBI_GEN0 : SBI_DBUFF0;
5875 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
5876 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
5877 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
Daniel Vetterc00db242013-01-22 15:33:27 +01005878
5879 mutex_unlock(&dev_priv->dpio_lock);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005880}
5881
Paulo Zanoni47701c32013-07-23 11:19:25 -03005882/* Sequence to disable CLKOUT_DP */
5883static void lpt_disable_clkout_dp(struct drm_device *dev)
5884{
5885 struct drm_i915_private *dev_priv = dev->dev_private;
5886 uint32_t reg, tmp;
5887
5888 mutex_lock(&dev_priv->dpio_lock);
5889
5890 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
5891 SBI_GEN0 : SBI_DBUFF0;
5892 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
5893 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
5894 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
5895
5896 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
5897 if (!(tmp & SBI_SSCCTL_DISABLE)) {
5898 if (!(tmp & SBI_SSCCTL_PATHALT)) {
5899 tmp |= SBI_SSCCTL_PATHALT;
5900 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
5901 udelay(32);
5902 }
5903 tmp |= SBI_SSCCTL_DISABLE;
5904 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
5905 }
5906
5907 mutex_unlock(&dev_priv->dpio_lock);
5908}
5909
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03005910static void lpt_init_pch_refclk(struct drm_device *dev)
5911{
5912 struct drm_mode_config *mode_config = &dev->mode_config;
5913 struct intel_encoder *encoder;
5914 bool has_vga = false;
5915
5916 list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
5917 switch (encoder->type) {
5918 case INTEL_OUTPUT_ANALOG:
5919 has_vga = true;
5920 break;
5921 }
5922 }
5923
Paulo Zanoni47701c32013-07-23 11:19:25 -03005924 if (has_vga)
5925 lpt_enable_clkout_dp(dev, true, true);
5926 else
5927 lpt_disable_clkout_dp(dev);
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03005928}
5929
Paulo Zanonidde86e22012-12-01 12:04:25 -02005930/*
5931 * Initialize reference clocks when the driver loads
5932 */
5933void intel_init_pch_refclk(struct drm_device *dev)
5934{
5935 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
5936 ironlake_init_pch_refclk(dev);
5937 else if (HAS_PCH_LPT(dev))
5938 lpt_init_pch_refclk(dev);
5939}
5940
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005941static int ironlake_get_refclk(struct drm_crtc *crtc)
5942{
5943 struct drm_device *dev = crtc->dev;
5944 struct drm_i915_private *dev_priv = dev->dev_private;
5945 struct intel_encoder *encoder;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005946 int num_connectors = 0;
5947 bool is_lvds = false;
5948
Daniel Vetter6c2b7c12012-07-05 09:50:24 +02005949 for_each_encoder_on_crtc(dev, crtc, encoder) {
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005950 switch (encoder->type) {
5951 case INTEL_OUTPUT_LVDS:
5952 is_lvds = true;
5953 break;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005954 }
5955 num_connectors++;
5956 }
5957
5958 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02005959 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005960 dev_priv->vbt.lvds_ssc_freq);
Ville Syrjäläe91e9412013-12-09 18:54:16 +02005961 return dev_priv->vbt.lvds_ssc_freq;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005962 }
5963
5964 return 120000;
5965}
5966
Daniel Vetter6ff93602013-04-19 11:24:36 +02005967static void ironlake_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanonic8203562012-09-12 10:06:29 -03005968{
5969 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
5970 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5971 int pipe = intel_crtc->pipe;
5972 uint32_t val;
5973
Daniel Vetter78114072013-06-13 00:54:57 +02005974 val = 0;
Paulo Zanonic8203562012-09-12 10:06:29 -03005975
Daniel Vetter965e0c42013-03-27 00:44:57 +01005976 switch (intel_crtc->config.pipe_bpp) {
Paulo Zanonic8203562012-09-12 10:06:29 -03005977 case 18:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005978 val |= PIPECONF_6BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03005979 break;
5980 case 24:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005981 val |= PIPECONF_8BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03005982 break;
5983 case 30:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005984 val |= PIPECONF_10BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03005985 break;
5986 case 36:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005987 val |= PIPECONF_12BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03005988 break;
5989 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03005990 /* Case prevented by intel_choose_pipe_bpp_dither. */
5991 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03005992 }
5993
Daniel Vetterd8b32242013-04-25 17:54:44 +02005994 if (intel_crtc->config.dither)
Paulo Zanonic8203562012-09-12 10:06:29 -03005995 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
5996
Daniel Vetter6ff93602013-04-19 11:24:36 +02005997 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanonic8203562012-09-12 10:06:29 -03005998 val |= PIPECONF_INTERLACED_ILK;
5999 else
6000 val |= PIPECONF_PROGRESSIVE;
6001
Daniel Vetter50f3b012013-03-27 00:44:56 +01006002 if (intel_crtc->config.limited_color_range)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02006003 val |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02006004
Paulo Zanonic8203562012-09-12 10:06:29 -03006005 I915_WRITE(PIPECONF(pipe), val);
6006 POSTING_READ(PIPECONF(pipe));
6007}
6008
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006009/*
6010 * Set up the pipe CSC unit.
6011 *
6012 * Currently only full range RGB to limited range RGB conversion
6013 * is supported, but eventually this should handle various
6014 * RGB<->YCbCr scenarios as well.
6015 */
Daniel Vetter50f3b012013-03-27 00:44:56 +01006016static void intel_set_pipe_csc(struct drm_crtc *crtc)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006017{
6018 struct drm_device *dev = crtc->dev;
6019 struct drm_i915_private *dev_priv = dev->dev_private;
6020 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6021 int pipe = intel_crtc->pipe;
6022 uint16_t coeff = 0x7800; /* 1.0 */
6023
6024 /*
6025 * TODO: Check what kind of values actually come out of the pipe
6026 * with these coeff/postoff values and adjust to get the best
6027 * accuracy. Perhaps we even need to take the bpc value into
6028 * consideration.
6029 */
6030
Daniel Vetter50f3b012013-03-27 00:44:56 +01006031 if (intel_crtc->config.limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006032 coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
6033
6034 /*
6035 * GY/GU and RY/RU should be the other way around according
6036 * to BSpec, but reality doesn't agree. Just set them up in
6037 * a way that results in the correct picture.
6038 */
6039 I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
6040 I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
6041
6042 I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
6043 I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
6044
6045 I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
6046 I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
6047
6048 I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
6049 I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
6050 I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
6051
6052 if (INTEL_INFO(dev)->gen > 6) {
6053 uint16_t postoff = 0;
6054
Daniel Vetter50f3b012013-03-27 00:44:56 +01006055 if (intel_crtc->config.limited_color_range)
Ville Syrjälä32cf0cb2013-11-28 22:10:38 +02006056 postoff = (16 * (1 << 12) / 255) & 0x1fff;
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006057
6058 I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
6059 I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
6060 I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
6061
6062 I915_WRITE(PIPE_CSC_MODE(pipe), 0);
6063 } else {
6064 uint32_t mode = CSC_MODE_YUV_TO_RGB;
6065
Daniel Vetter50f3b012013-03-27 00:44:56 +01006066 if (intel_crtc->config.limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006067 mode |= CSC_BLACK_SCREEN_OFFSET;
6068
6069 I915_WRITE(PIPE_CSC_MODE(pipe), mode);
6070 }
6071}
6072
Daniel Vetter6ff93602013-04-19 11:24:36 +02006073static void haswell_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006074{
Paulo Zanoni756f85c2013-11-02 21:07:38 -07006075 struct drm_device *dev = crtc->dev;
6076 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006077 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni756f85c2013-11-02 21:07:38 -07006078 enum pipe pipe = intel_crtc->pipe;
Daniel Vetter3b117c82013-04-17 20:15:07 +02006079 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006080 uint32_t val;
6081
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02006082 val = 0;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006083
Paulo Zanoni756f85c2013-11-02 21:07:38 -07006084 if (IS_HASWELL(dev) && intel_crtc->config.dither)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006085 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
6086
Daniel Vetter6ff93602013-04-19 11:24:36 +02006087 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006088 val |= PIPECONF_INTERLACED_ILK;
6089 else
6090 val |= PIPECONF_PROGRESSIVE;
6091
Paulo Zanoni702e7a52012-10-23 18:29:59 -02006092 I915_WRITE(PIPECONF(cpu_transcoder), val);
6093 POSTING_READ(PIPECONF(cpu_transcoder));
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02006094
6095 I915_WRITE(GAMMA_MODE(intel_crtc->pipe), GAMMA_MODE_MODE_8BIT);
6096 POSTING_READ(GAMMA_MODE(intel_crtc->pipe));
Paulo Zanoni756f85c2013-11-02 21:07:38 -07006097
6098 if (IS_BROADWELL(dev)) {
6099 val = 0;
6100
6101 switch (intel_crtc->config.pipe_bpp) {
6102 case 18:
6103 val |= PIPEMISC_DITHER_6_BPC;
6104 break;
6105 case 24:
6106 val |= PIPEMISC_DITHER_8_BPC;
6107 break;
6108 case 30:
6109 val |= PIPEMISC_DITHER_10_BPC;
6110 break;
6111 case 36:
6112 val |= PIPEMISC_DITHER_12_BPC;
6113 break;
6114 default:
6115 /* Case prevented by pipe_config_set_bpp. */
6116 BUG();
6117 }
6118
6119 if (intel_crtc->config.dither)
6120 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
6121
6122 I915_WRITE(PIPEMISC(pipe), val);
6123 }
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006124}
6125
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006126static bool ironlake_compute_clocks(struct drm_crtc *crtc,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006127 intel_clock_t *clock,
6128 bool *has_reduced_clock,
6129 intel_clock_t *reduced_clock)
6130{
6131 struct drm_device *dev = crtc->dev;
6132 struct drm_i915_private *dev_priv = dev->dev_private;
6133 struct intel_encoder *intel_encoder;
6134 int refclk;
6135 const intel_limit_t *limit;
Daniel Vettera16af722013-04-30 14:01:44 +02006136 bool ret, is_lvds = false;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006137
6138 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
6139 switch (intel_encoder->type) {
6140 case INTEL_OUTPUT_LVDS:
6141 is_lvds = true;
6142 break;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006143 }
6144 }
6145
6146 refclk = ironlake_get_refclk(crtc);
6147
6148 /*
6149 * Returns a set of divisors for the desired target clock with the given
6150 * refclk, or FALSE. The returned values represent the clock equation:
6151 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
6152 */
6153 limit = intel_limit(crtc, refclk);
Daniel Vetterff9a6752013-06-01 17:16:21 +02006154 ret = dev_priv->display.find_dpll(limit, crtc,
6155 to_intel_crtc(crtc)->config.port_clock,
Daniel Vetteree9300b2013-06-03 22:40:22 +02006156 refclk, NULL, clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006157 if (!ret)
6158 return false;
6159
6160 if (is_lvds && dev_priv->lvds_downclock_avail) {
6161 /*
6162 * Ensure we match the reduced clock's P to the target clock.
6163 * If the clocks don't match, we can't switch the display clock
6164 * by using the FP0/FP1. In such case we will disable the LVDS
6165 * downclock feature.
6166 */
Daniel Vetteree9300b2013-06-03 22:40:22 +02006167 *has_reduced_clock =
6168 dev_priv->display.find_dpll(limit, crtc,
6169 dev_priv->lvds_downclock,
6170 refclk, clock,
6171 reduced_clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006172 }
6173
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006174 return true;
6175}
6176
Paulo Zanonid4b19312012-11-29 11:29:32 -02006177int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
6178{
6179 /*
6180 * Account for spread spectrum to avoid
6181 * oversubscribing the link. Max center spread
6182 * is 2.5%; use 5% for safety's sake.
6183 */
6184 u32 bps = target_clock * bpp * 21 / 20;
6185 return bps / (link_bw * 8) + 1;
6186}
6187
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006188static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
Daniel Vetter6cf86a52013-04-02 23:38:10 +02006189{
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006190 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03006191}
6192
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006193static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006194 u32 *fp,
Daniel Vetter9a7c7892013-04-04 22:20:34 +02006195 intel_clock_t *reduced_clock, u32 *fp2)
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006196{
6197 struct drm_crtc *crtc = &intel_crtc->base;
6198 struct drm_device *dev = crtc->dev;
6199 struct drm_i915_private *dev_priv = dev->dev_private;
6200 struct intel_encoder *intel_encoder;
6201 uint32_t dpll;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01006202 int factor, num_connectors = 0;
Daniel Vetter09ede542013-04-30 14:01:45 +02006203 bool is_lvds = false, is_sdvo = false;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006204
6205 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
6206 switch (intel_encoder->type) {
6207 case INTEL_OUTPUT_LVDS:
6208 is_lvds = true;
6209 break;
6210 case INTEL_OUTPUT_SDVO:
6211 case INTEL_OUTPUT_HDMI:
6212 is_sdvo = true;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006213 break;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006214 }
6215
6216 num_connectors++;
6217 }
Jesse Barnes79e53942008-11-07 14:24:08 -08006218
Chris Wilsonc1858122010-12-03 21:35:48 +00006219 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07006220 factor = 21;
6221 if (is_lvds) {
6222 if ((intel_panel_use_ssc(dev_priv) &&
Ville Syrjäläe91e9412013-12-09 18:54:16 +02006223 dev_priv->vbt.lvds_ssc_freq == 100000) ||
Daniel Vetterf0b44052013-04-04 22:20:33 +02006224 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
Eric Anholt8febb292011-03-30 13:01:07 -07006225 factor = 25;
Daniel Vetter09ede542013-04-30 14:01:45 +02006226 } else if (intel_crtc->config.sdvo_tv_clock)
Eric Anholt8febb292011-03-30 13:01:07 -07006227 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00006228
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006229 if (ironlake_needs_fb_cb_tune(&intel_crtc->config.dpll, factor))
Daniel Vetter7d0ac5b2013-04-04 22:20:32 +02006230 *fp |= FP_CB_TUNE;
Chris Wilsonc1858122010-12-03 21:35:48 +00006231
Daniel Vetter9a7c7892013-04-04 22:20:34 +02006232 if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
6233 *fp2 |= FP_CB_TUNE;
6234
Chris Wilson5eddb702010-09-11 13:48:45 +01006235 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08006236
Eric Anholta07d6782011-03-30 13:01:08 -07006237 if (is_lvds)
6238 dpll |= DPLLB_MODE_LVDS;
6239 else
6240 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter198a037f2013-04-19 11:14:37 +02006241
Daniel Vetteref1b4602013-06-01 17:17:04 +02006242 dpll |= (intel_crtc->config.pixel_multiplier - 1)
6243 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02006244
6245 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02006246 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter9566e9a2013-04-19 11:14:36 +02006247 if (intel_crtc->config.has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02006248 dpll |= DPLL_SDVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08006249
Eric Anholta07d6782011-03-30 13:01:08 -07006250 /* compute bitmask from p1 value */
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006251 dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07006252 /* also FPA1 */
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006253 dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07006254
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006255 switch (intel_crtc->config.dpll.p2) {
Eric Anholta07d6782011-03-30 13:01:08 -07006256 case 5:
6257 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
6258 break;
6259 case 7:
6260 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
6261 break;
6262 case 10:
6263 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
6264 break;
6265 case 14:
6266 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
6267 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08006268 }
6269
Daniel Vetterb4c09f32013-04-30 14:01:42 +02006270 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
Kristian Høgsberg43565a02009-02-13 20:56:52 -05006271 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08006272 else
6273 dpll |= PLL_REF_INPUT_DREFCLK;
6274
Daniel Vetter959e16d2013-06-05 13:34:21 +02006275 return dpll | DPLL_VCO_ENABLE;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006276}
6277
Jesse Barnes79e53942008-11-07 14:24:08 -08006278static int ironlake_crtc_mode_set(struct drm_crtc *crtc,
Jesse Barnes79e53942008-11-07 14:24:08 -08006279 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02006280 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08006281{
6282 struct drm_device *dev = crtc->dev;
6283 struct drm_i915_private *dev_priv = dev->dev_private;
6284 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6285 int pipe = intel_crtc->pipe;
6286 int plane = intel_crtc->plane;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006287 int num_connectors = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08006288 intel_clock_t clock, reduced_clock;
Daniel Vettercbbab5b2013-04-19 11:14:31 +02006289 u32 dpll = 0, fp = 0, fp2 = 0;
Paulo Zanonie2f12b02012-09-20 18:36:06 -03006290 bool ok, has_reduced_clock = false;
Daniel Vetter8b470472013-03-28 10:41:59 +01006291 bool is_lvds = false;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03006292 struct intel_encoder *encoder;
Daniel Vettere2b78262013-06-07 23:10:03 +02006293 struct intel_shared_dpll *pll;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006294 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08006295
6296 for_each_encoder_on_crtc(dev, crtc, encoder) {
6297 switch (encoder->type) {
6298 case INTEL_OUTPUT_LVDS:
6299 is_lvds = true;
6300 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08006301 }
6302
6303 num_connectors++;
6304 }
6305
Paulo Zanoni5dc52982012-10-05 12:05:56 -03006306 WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
6307 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
6308
Daniel Vetterff9a6752013-06-01 17:16:21 +02006309 ok = ironlake_compute_clocks(crtc, &clock,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006310 &has_reduced_clock, &reduced_clock);
Daniel Vetteree9300b2013-06-03 22:40:22 +02006311 if (!ok && !intel_crtc->config.clock_set) {
Jesse Barnes79e53942008-11-07 14:24:08 -08006312 DRM_ERROR("Couldn't find PLL settings for mode!\n");
6313 return -EINVAL;
6314 }
Daniel Vetterf47709a2013-03-28 10:42:02 +01006315 /* Compat-code for transition, will disappear. */
6316 if (!intel_crtc->config.clock_set) {
6317 intel_crtc->config.dpll.n = clock.n;
6318 intel_crtc->config.dpll.m1 = clock.m1;
6319 intel_crtc->config.dpll.m2 = clock.m2;
6320 intel_crtc->config.dpll.p1 = clock.p1;
6321 intel_crtc->config.dpll.p2 = clock.p2;
6322 }
Jesse Barnes79e53942008-11-07 14:24:08 -08006323
Paulo Zanoni5dc52982012-10-05 12:05:56 -03006324 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
Daniel Vetter8b470472013-03-28 10:41:59 +01006325 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006326 fp = i9xx_dpll_compute_fp(&intel_crtc->config.dpll);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02006327 if (has_reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006328 fp2 = i9xx_dpll_compute_fp(&reduced_clock);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02006329
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006330 dpll = ironlake_compute_dpll(intel_crtc,
Daniel Vettercbbab5b2013-04-19 11:14:31 +02006331 &fp, &reduced_clock,
6332 has_reduced_clock ? &fp2 : NULL);
6333
Daniel Vetter959e16d2013-06-05 13:34:21 +02006334 intel_crtc->config.dpll_hw_state.dpll = dpll;
Daniel Vetter66e985c2013-06-05 13:34:20 +02006335 intel_crtc->config.dpll_hw_state.fp0 = fp;
6336 if (has_reduced_clock)
6337 intel_crtc->config.dpll_hw_state.fp1 = fp2;
6338 else
6339 intel_crtc->config.dpll_hw_state.fp1 = fp;
6340
Daniel Vetterb89a1d32013-06-05 13:34:24 +02006341 pll = intel_get_shared_dpll(intel_crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01006342 if (pll == NULL) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03006343 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
6344 pipe_name(pipe));
Jesse Barnes4b645f12011-10-12 09:51:31 -07006345 return -EINVAL;
6346 }
Jesse Barnesee7b9f92012-04-20 17:11:53 +01006347 } else
Daniel Vettere72f9fb2013-06-05 13:34:06 +02006348 intel_put_shared_dpll(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08006349
Daniel Vetter03afc4a2013-04-02 23:42:31 +02006350 if (intel_crtc->config.has_dp_encoder)
6351 intel_dp_set_m_n(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08006352
Jani Nikulad330a952014-01-21 11:24:25 +02006353 if (is_lvds && has_reduced_clock && i915.powersave)
Daniel Vetterbcd644e2013-06-05 13:34:22 +02006354 intel_crtc->lowfreq_avail = true;
6355 else
6356 intel_crtc->lowfreq_avail = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02006357
Daniel Vetter8a654f32013-06-01 17:16:22 +02006358 intel_set_pipe_timings(intel_crtc);
Krzysztof Halasa734b4152010-05-25 18:41:46 +02006359
Daniel Vetterca3a0ff2013-02-14 16:54:22 +01006360 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetterca3a0ff2013-02-14 16:54:22 +01006361 intel_cpu_transcoder_set_m_n(intel_crtc,
6362 &intel_crtc->config.fdi_m_n);
6363 }
Chris Wilson5eddb702010-09-11 13:48:45 +01006364
Daniel Vetter6ff93602013-04-19 11:24:36 +02006365 ironlake_set_pipeconf(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08006366
Paulo Zanonia1f9e772012-09-12 10:06:32 -03006367 /* Set up the display plane register */
6368 I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08006369 POSTING_READ(DSPCNTR(plane));
Jesse Barnes79e53942008-11-07 14:24:08 -08006370
Daniel Vetter94352cf2012-07-05 22:51:56 +02006371 ret = intel_pipe_set_base(crtc, x, y, fb);
Shaohua Li7662c8b2009-06-26 11:23:55 +08006372
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006373 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08006374}
6375
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03006376static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
6377 struct intel_link_m_n *m_n)
Daniel Vetter72419202013-04-04 13:28:53 +02006378{
6379 struct drm_device *dev = crtc->base.dev;
6380 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03006381 enum pipe pipe = crtc->pipe;
Daniel Vetter72419202013-04-04 13:28:53 +02006382
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03006383 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
6384 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
6385 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
6386 & ~TU_SIZE_MASK;
6387 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
6388 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
6389 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
6390}
6391
6392static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
6393 enum transcoder transcoder,
6394 struct intel_link_m_n *m_n)
6395{
6396 struct drm_device *dev = crtc->base.dev;
6397 struct drm_i915_private *dev_priv = dev->dev_private;
6398 enum pipe pipe = crtc->pipe;
6399
6400 if (INTEL_INFO(dev)->gen >= 5) {
6401 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
6402 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
6403 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
6404 & ~TU_SIZE_MASK;
6405 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
6406 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
6407 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
6408 } else {
6409 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
6410 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
6411 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
6412 & ~TU_SIZE_MASK;
6413 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
6414 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
6415 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
6416 }
6417}
6418
6419void intel_dp_get_m_n(struct intel_crtc *crtc,
6420 struct intel_crtc_config *pipe_config)
6421{
6422 if (crtc->config.has_pch_encoder)
6423 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
6424 else
6425 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
6426 &pipe_config->dp_m_n);
6427}
6428
Daniel Vetter72419202013-04-04 13:28:53 +02006429static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
6430 struct intel_crtc_config *pipe_config)
6431{
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03006432 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
6433 &pipe_config->fdi_m_n);
Daniel Vetter72419202013-04-04 13:28:53 +02006434}
6435
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006436static void ironlake_get_pfit_config(struct intel_crtc *crtc,
6437 struct intel_crtc_config *pipe_config)
6438{
6439 struct drm_device *dev = crtc->base.dev;
6440 struct drm_i915_private *dev_priv = dev->dev_private;
6441 uint32_t tmp;
6442
6443 tmp = I915_READ(PF_CTL(crtc->pipe));
6444
6445 if (tmp & PF_ENABLE) {
Chris Wilsonfd4daa92013-08-27 17:04:17 +01006446 pipe_config->pch_pfit.enabled = true;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006447 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
6448 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
Daniel Vettercb8b2a32013-06-01 17:16:23 +02006449
6450 /* We currently do not free assignements of panel fitters on
6451 * ivb/hsw (since we don't use the higher upscaling modes which
6452 * differentiates them) so just WARN about this case for now. */
6453 if (IS_GEN7(dev)) {
6454 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
6455 PF_PIPE_SEL_IVB(crtc->pipe));
6456 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006457 }
Jesse Barnes79e53942008-11-07 14:24:08 -08006458}
6459
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006460static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
6461 struct intel_crtc_config *pipe_config)
6462{
6463 struct drm_device *dev = crtc->base.dev;
6464 struct drm_i915_private *dev_priv = dev->dev_private;
6465 uint32_t tmp;
6466
Daniel Vettere143a212013-07-04 12:01:15 +02006467 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02006468 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02006469
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006470 tmp = I915_READ(PIPECONF(crtc->pipe));
6471 if (!(tmp & PIPECONF_ENABLE))
6472 return false;
6473
Ville Syrjälä42571ae2013-09-06 23:29:00 +03006474 switch (tmp & PIPECONF_BPC_MASK) {
6475 case PIPECONF_6BPC:
6476 pipe_config->pipe_bpp = 18;
6477 break;
6478 case PIPECONF_8BPC:
6479 pipe_config->pipe_bpp = 24;
6480 break;
6481 case PIPECONF_10BPC:
6482 pipe_config->pipe_bpp = 30;
6483 break;
6484 case PIPECONF_12BPC:
6485 pipe_config->pipe_bpp = 36;
6486 break;
6487 default:
6488 break;
6489 }
6490
Daniel Vetterab9412b2013-05-03 11:49:46 +02006491 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02006492 struct intel_shared_dpll *pll;
6493
Daniel Vetter88adfff2013-03-28 10:42:01 +01006494 pipe_config->has_pch_encoder = true;
6495
Daniel Vetter627eb5a2013-04-29 19:33:42 +02006496 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
6497 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
6498 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02006499
6500 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02006501
Daniel Vetterc0d43d62013-06-07 23:11:08 +02006502 if (HAS_PCH_IBX(dev_priv->dev)) {
Daniel Vetterd94ab062013-07-04 12:01:16 +02006503 pipe_config->shared_dpll =
6504 (enum intel_dpll_id) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02006505 } else {
6506 tmp = I915_READ(PCH_DPLL_SEL);
6507 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
6508 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_B;
6509 else
6510 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_A;
6511 }
Daniel Vetter66e985c2013-06-05 13:34:20 +02006512
6513 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
6514
6515 WARN_ON(!pll->get_hw_state(dev_priv, pll,
6516 &pipe_config->dpll_hw_state));
Daniel Vetterc93f54c2013-06-27 19:47:19 +02006517
6518 tmp = pipe_config->dpll_hw_state.dpll;
6519 pipe_config->pixel_multiplier =
6520 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
6521 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
Ville Syrjälä18442d02013-09-13 16:00:08 +03006522
6523 ironlake_pch_clock_get(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02006524 } else {
6525 pipe_config->pixel_multiplier = 1;
Daniel Vetter627eb5a2013-04-29 19:33:42 +02006526 }
6527
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006528 intel_get_pipe_timings(crtc, pipe_config);
6529
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006530 ironlake_get_pfit_config(crtc, pipe_config);
6531
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006532 return true;
6533}
6534
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006535static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
6536{
6537 struct drm_device *dev = dev_priv->dev;
6538 struct intel_ddi_plls *plls = &dev_priv->ddi_plls;
6539 struct intel_crtc *crtc;
6540 unsigned long irqflags;
Paulo Zanonibd633a72013-08-19 13:18:08 -03006541 uint32_t val;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006542
6543 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head)
Paulo Zanoni798183c2013-12-06 20:29:01 -02006544 WARN(crtc->active, "CRTC for pipe %c enabled\n",
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006545 pipe_name(crtc->pipe));
6546
6547 WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
6548 WARN(plls->spll_refcount, "SPLL enabled\n");
6549 WARN(plls->wrpll1_refcount, "WRPLL1 enabled\n");
6550 WARN(plls->wrpll2_refcount, "WRPLL2 enabled\n");
6551 WARN(I915_READ(PCH_PP_STATUS) & PP_ON, "Panel power on\n");
6552 WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
6553 "CPU PWM1 enabled\n");
6554 WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
6555 "CPU PWM2 enabled\n");
6556 WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
6557 "PCH PWM1 enabled\n");
6558 WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
6559 "Utility pin enabled\n");
6560 WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
6561
6562 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
6563 val = I915_READ(DEIMR);
Paulo Zanoni6806e632013-11-21 13:47:24 -02006564 WARN((val | DE_PCH_EVENT_IVB) != 0xffffffff,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006565 "Unexpected DEIMR bits enabled: 0x%x\n", val);
6566 val = I915_READ(SDEIMR);
Paulo Zanonibd633a72013-08-19 13:18:08 -03006567 WARN((val | SDE_HOTPLUG_MASK_CPT) != 0xffffffff,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006568 "Unexpected SDEIMR bits enabled: 0x%x\n", val);
6569 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
6570}
6571
6572/*
6573 * This function implements pieces of two sequences from BSpec:
6574 * - Sequence for display software to disable LCPLL
6575 * - Sequence for display software to allow package C8+
6576 * The steps implemented here are just the steps that actually touch the LCPLL
6577 * register. Callers should take care of disabling all the display engine
6578 * functions, doing the mode unset, fixing interrupts, etc.
6579 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03006580static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
6581 bool switch_to_fclk, bool allow_power_down)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006582{
6583 uint32_t val;
6584
6585 assert_can_disable_lcpll(dev_priv);
6586
6587 val = I915_READ(LCPLL_CTL);
6588
6589 if (switch_to_fclk) {
6590 val |= LCPLL_CD_SOURCE_FCLK;
6591 I915_WRITE(LCPLL_CTL, val);
6592
6593 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
6594 LCPLL_CD_SOURCE_FCLK_DONE, 1))
6595 DRM_ERROR("Switching to FCLK failed\n");
6596
6597 val = I915_READ(LCPLL_CTL);
6598 }
6599
6600 val |= LCPLL_PLL_DISABLE;
6601 I915_WRITE(LCPLL_CTL, val);
6602 POSTING_READ(LCPLL_CTL);
6603
6604 if (wait_for((I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK) == 0, 1))
6605 DRM_ERROR("LCPLL still locked\n");
6606
6607 val = I915_READ(D_COMP);
6608 val |= D_COMP_COMP_DISABLE;
Paulo Zanoni515b2392013-09-10 19:36:37 -03006609 mutex_lock(&dev_priv->rps.hw_lock);
6610 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP, val))
6611 DRM_ERROR("Failed to disable D_COMP\n");
6612 mutex_unlock(&dev_priv->rps.hw_lock);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006613 POSTING_READ(D_COMP);
6614 ndelay(100);
6615
6616 if (wait_for((I915_READ(D_COMP) & D_COMP_RCOMP_IN_PROGRESS) == 0, 1))
6617 DRM_ERROR("D_COMP RCOMP still in progress\n");
6618
6619 if (allow_power_down) {
6620 val = I915_READ(LCPLL_CTL);
6621 val |= LCPLL_POWER_DOWN_ALLOW;
6622 I915_WRITE(LCPLL_CTL, val);
6623 POSTING_READ(LCPLL_CTL);
6624 }
6625}
6626
6627/*
6628 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
6629 * source.
6630 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03006631static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006632{
6633 uint32_t val;
6634
6635 val = I915_READ(LCPLL_CTL);
6636
6637 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
6638 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
6639 return;
6640
Paulo Zanoni215733f2013-08-19 13:18:07 -03006641 /* Make sure we're not on PC8 state before disabling PC8, otherwise
6642 * we'll hang the machine! */
Daniel Vetter0d9d3492014-01-16 22:06:30 +01006643 gen6_gt_force_wake_get(dev_priv, FORCEWAKE_ALL);
Paulo Zanoni215733f2013-08-19 13:18:07 -03006644
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006645 if (val & LCPLL_POWER_DOWN_ALLOW) {
6646 val &= ~LCPLL_POWER_DOWN_ALLOW;
6647 I915_WRITE(LCPLL_CTL, val);
Daniel Vetter35d8f2e2013-08-21 23:38:08 +02006648 POSTING_READ(LCPLL_CTL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006649 }
6650
6651 val = I915_READ(D_COMP);
6652 val |= D_COMP_COMP_FORCE;
6653 val &= ~D_COMP_COMP_DISABLE;
Paulo Zanoni515b2392013-09-10 19:36:37 -03006654 mutex_lock(&dev_priv->rps.hw_lock);
6655 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP, val))
6656 DRM_ERROR("Failed to enable D_COMP\n");
6657 mutex_unlock(&dev_priv->rps.hw_lock);
Daniel Vetter35d8f2e2013-08-21 23:38:08 +02006658 POSTING_READ(D_COMP);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006659
6660 val = I915_READ(LCPLL_CTL);
6661 val &= ~LCPLL_PLL_DISABLE;
6662 I915_WRITE(LCPLL_CTL, val);
6663
6664 if (wait_for(I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK, 5))
6665 DRM_ERROR("LCPLL not locked yet\n");
6666
6667 if (val & LCPLL_CD_SOURCE_FCLK) {
6668 val = I915_READ(LCPLL_CTL);
6669 val &= ~LCPLL_CD_SOURCE_FCLK;
6670 I915_WRITE(LCPLL_CTL, val);
6671
6672 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
6673 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
6674 DRM_ERROR("Switching back to LCPLL failed\n");
6675 }
Paulo Zanoni215733f2013-08-19 13:18:07 -03006676
Daniel Vetter0d9d3492014-01-16 22:06:30 +01006677 gen6_gt_force_wake_put(dev_priv, FORCEWAKE_ALL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006678}
6679
Paulo Zanonic67a4702013-08-19 13:18:09 -03006680void hsw_enable_pc8_work(struct work_struct *__work)
6681{
6682 struct drm_i915_private *dev_priv =
6683 container_of(to_delayed_work(__work), struct drm_i915_private,
6684 pc8.enable_work);
6685 struct drm_device *dev = dev_priv->dev;
6686 uint32_t val;
6687
Paulo Zanoni7125ecb82013-11-21 13:47:15 -02006688 WARN_ON(!HAS_PC8(dev));
6689
Paulo Zanonic67a4702013-08-19 13:18:09 -03006690 if (dev_priv->pc8.enabled)
6691 return;
6692
6693 DRM_DEBUG_KMS("Enabling package C8+\n");
6694
6695 dev_priv->pc8.enabled = true;
6696
6697 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
6698 val = I915_READ(SOUTH_DSPCLK_GATE_D);
6699 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
6700 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
6701 }
6702
6703 lpt_disable_clkout_dp(dev);
6704 hsw_pc8_disable_interrupts(dev);
6705 hsw_disable_lcpll(dev_priv, true, true);
Paulo Zanoni8771a7f2013-11-21 13:47:28 -02006706
6707 intel_runtime_pm_put(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03006708}
6709
6710static void __hsw_enable_package_c8(struct drm_i915_private *dev_priv)
6711{
6712 WARN_ON(!mutex_is_locked(&dev_priv->pc8.lock));
6713 WARN(dev_priv->pc8.disable_count < 1,
6714 "pc8.disable_count: %d\n", dev_priv->pc8.disable_count);
6715
6716 dev_priv->pc8.disable_count--;
6717 if (dev_priv->pc8.disable_count != 0)
6718 return;
6719
6720 schedule_delayed_work(&dev_priv->pc8.enable_work,
Jani Nikulad330a952014-01-21 11:24:25 +02006721 msecs_to_jiffies(i915.pc8_timeout));
Paulo Zanonic67a4702013-08-19 13:18:09 -03006722}
6723
6724static void __hsw_disable_package_c8(struct drm_i915_private *dev_priv)
6725{
6726 struct drm_device *dev = dev_priv->dev;
6727 uint32_t val;
6728
6729 WARN_ON(!mutex_is_locked(&dev_priv->pc8.lock));
6730 WARN(dev_priv->pc8.disable_count < 0,
6731 "pc8.disable_count: %d\n", dev_priv->pc8.disable_count);
6732
6733 dev_priv->pc8.disable_count++;
6734 if (dev_priv->pc8.disable_count != 1)
6735 return;
6736
Paulo Zanoni7125ecb82013-11-21 13:47:15 -02006737 WARN_ON(!HAS_PC8(dev));
6738
Paulo Zanonic67a4702013-08-19 13:18:09 -03006739 cancel_delayed_work_sync(&dev_priv->pc8.enable_work);
6740 if (!dev_priv->pc8.enabled)
6741 return;
6742
6743 DRM_DEBUG_KMS("Disabling package C8+\n");
6744
Paulo Zanoni8771a7f2013-11-21 13:47:28 -02006745 intel_runtime_pm_get(dev_priv);
6746
Paulo Zanonic67a4702013-08-19 13:18:09 -03006747 hsw_restore_lcpll(dev_priv);
6748 hsw_pc8_restore_interrupts(dev);
6749 lpt_init_pch_refclk(dev);
6750
6751 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
6752 val = I915_READ(SOUTH_DSPCLK_GATE_D);
6753 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
6754 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
6755 }
6756
6757 intel_prepare_ddi(dev);
6758 i915_gem_init_swizzling(dev);
6759 mutex_lock(&dev_priv->rps.hw_lock);
6760 gen6_update_ring_freq(dev);
6761 mutex_unlock(&dev_priv->rps.hw_lock);
6762 dev_priv->pc8.enabled = false;
6763}
6764
6765void hsw_enable_package_c8(struct drm_i915_private *dev_priv)
6766{
Chris Wilson7c6c2652013-11-18 18:32:37 -08006767 if (!HAS_PC8(dev_priv->dev))
6768 return;
6769
Paulo Zanonic67a4702013-08-19 13:18:09 -03006770 mutex_lock(&dev_priv->pc8.lock);
6771 __hsw_enable_package_c8(dev_priv);
6772 mutex_unlock(&dev_priv->pc8.lock);
6773}
6774
6775void hsw_disable_package_c8(struct drm_i915_private *dev_priv)
6776{
Chris Wilson7c6c2652013-11-18 18:32:37 -08006777 if (!HAS_PC8(dev_priv->dev))
6778 return;
6779
Paulo Zanonic67a4702013-08-19 13:18:09 -03006780 mutex_lock(&dev_priv->pc8.lock);
6781 __hsw_disable_package_c8(dev_priv);
6782 mutex_unlock(&dev_priv->pc8.lock);
6783}
6784
6785static bool hsw_can_enable_package_c8(struct drm_i915_private *dev_priv)
6786{
6787 struct drm_device *dev = dev_priv->dev;
6788 struct intel_crtc *crtc;
6789 uint32_t val;
6790
6791 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head)
6792 if (crtc->base.enabled)
6793 return false;
6794
6795 /* This case is still possible since we have the i915.disable_power_well
6796 * parameter and also the KVMr or something else might be requesting the
6797 * power well. */
6798 val = I915_READ(HSW_PWR_WELL_DRIVER);
6799 if (val != 0) {
6800 DRM_DEBUG_KMS("Not enabling PC8: power well on\n");
6801 return false;
6802 }
6803
6804 return true;
6805}
6806
6807/* Since we're called from modeset_global_resources there's no way to
6808 * symmetrically increase and decrease the refcount, so we use
6809 * dev_priv->pc8.requirements_met to track whether we already have the refcount
6810 * or not.
6811 */
6812static void hsw_update_package_c8(struct drm_device *dev)
6813{
6814 struct drm_i915_private *dev_priv = dev->dev_private;
6815 bool allow;
6816
Chris Wilson7c6c2652013-11-18 18:32:37 -08006817 if (!HAS_PC8(dev_priv->dev))
6818 return;
6819
Jani Nikulad330a952014-01-21 11:24:25 +02006820 if (!i915.enable_pc8)
Paulo Zanonic67a4702013-08-19 13:18:09 -03006821 return;
6822
6823 mutex_lock(&dev_priv->pc8.lock);
6824
6825 allow = hsw_can_enable_package_c8(dev_priv);
6826
6827 if (allow == dev_priv->pc8.requirements_met)
6828 goto done;
6829
6830 dev_priv->pc8.requirements_met = allow;
6831
6832 if (allow)
6833 __hsw_enable_package_c8(dev_priv);
6834 else
6835 __hsw_disable_package_c8(dev_priv);
6836
6837done:
6838 mutex_unlock(&dev_priv->pc8.lock);
6839}
6840
6841static void hsw_package_c8_gpu_idle(struct drm_i915_private *dev_priv)
6842{
Chris Wilson7c6c2652013-11-18 18:32:37 -08006843 if (!HAS_PC8(dev_priv->dev))
6844 return;
6845
Chris Wilson34581222013-11-18 18:32:36 -08006846 mutex_lock(&dev_priv->pc8.lock);
Paulo Zanonic67a4702013-08-19 13:18:09 -03006847 if (!dev_priv->pc8.gpu_idle) {
6848 dev_priv->pc8.gpu_idle = true;
Chris Wilson34581222013-11-18 18:32:36 -08006849 __hsw_enable_package_c8(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03006850 }
Chris Wilson34581222013-11-18 18:32:36 -08006851 mutex_unlock(&dev_priv->pc8.lock);
Paulo Zanonic67a4702013-08-19 13:18:09 -03006852}
6853
6854static void hsw_package_c8_gpu_busy(struct drm_i915_private *dev_priv)
6855{
Chris Wilson7c6c2652013-11-18 18:32:37 -08006856 if (!HAS_PC8(dev_priv->dev))
6857 return;
6858
Chris Wilson34581222013-11-18 18:32:36 -08006859 mutex_lock(&dev_priv->pc8.lock);
Paulo Zanonic67a4702013-08-19 13:18:09 -03006860 if (dev_priv->pc8.gpu_idle) {
6861 dev_priv->pc8.gpu_idle = false;
Chris Wilson34581222013-11-18 18:32:36 -08006862 __hsw_disable_package_c8(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03006863 }
Chris Wilson34581222013-11-18 18:32:36 -08006864 mutex_unlock(&dev_priv->pc8.lock);
Daniel Vetter94352cf2012-07-05 22:51:56 +02006865}
Eric Anholtf564048e2011-03-30 13:01:02 -07006866
Imre Deak6efdf352013-10-16 17:25:52 +03006867#define for_each_power_domain(domain, mask) \
6868 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
6869 if ((1 << (domain)) & (mask))
6870
6871static unsigned long get_pipe_power_domains(struct drm_device *dev,
6872 enum pipe pipe, bool pfit_enabled)
6873{
6874 unsigned long mask;
6875 enum transcoder transcoder;
6876
6877 transcoder = intel_pipe_to_cpu_transcoder(dev->dev_private, pipe);
6878
6879 mask = BIT(POWER_DOMAIN_PIPE(pipe));
6880 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
6881 if (pfit_enabled)
6882 mask |= BIT(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
6883
6884 return mask;
6885}
6886
Imre Deakbaa70702013-10-25 17:36:48 +03006887void intel_display_set_init_power(struct drm_device *dev, bool enable)
6888{
6889 struct drm_i915_private *dev_priv = dev->dev_private;
6890
6891 if (dev_priv->power_domains.init_power_on == enable)
6892 return;
6893
6894 if (enable)
6895 intel_display_power_get(dev, POWER_DOMAIN_INIT);
6896 else
6897 intel_display_power_put(dev, POWER_DOMAIN_INIT);
6898
6899 dev_priv->power_domains.init_power_on = enable;
6900}
6901
Imre Deak4f074122013-10-16 17:25:51 +03006902static void modeset_update_power_wells(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08006903{
Imre Deak6efdf352013-10-16 17:25:52 +03006904 unsigned long pipe_domains[I915_MAX_PIPES] = { 0, };
Jesse Barnes79e53942008-11-07 14:24:08 -08006905 struct intel_crtc *crtc;
6906
Imre Deak6efdf352013-10-16 17:25:52 +03006907 /*
6908 * First get all needed power domains, then put all unneeded, to avoid
6909 * any unnecessary toggling of the power wells.
6910 */
Jesse Barnes79e53942008-11-07 14:24:08 -08006911 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
Imre Deak6efdf352013-10-16 17:25:52 +03006912 enum intel_display_power_domain domain;
6913
Jesse Barnes79e53942008-11-07 14:24:08 -08006914 if (!crtc->base.enabled)
6915 continue;
6916
Imre Deak6efdf352013-10-16 17:25:52 +03006917 pipe_domains[crtc->pipe] = get_pipe_power_domains(dev,
6918 crtc->pipe,
6919 crtc->config.pch_pfit.enabled);
6920
6921 for_each_power_domain(domain, pipe_domains[crtc->pipe])
6922 intel_display_power_get(dev, domain);
Jesse Barnes79e53942008-11-07 14:24:08 -08006923 }
6924
Imre Deak6efdf352013-10-16 17:25:52 +03006925 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
6926 enum intel_display_power_domain domain;
6927
6928 for_each_power_domain(domain, crtc->enabled_power_domains)
6929 intel_display_power_put(dev, domain);
6930
6931 crtc->enabled_power_domains = pipe_domains[crtc->pipe];
6932 }
Imre Deakbaa70702013-10-25 17:36:48 +03006933
6934 intel_display_set_init_power(dev, false);
Imre Deak4f074122013-10-16 17:25:51 +03006935}
Paulo Zanonic67a4702013-08-19 13:18:09 -03006936
Imre Deak4f074122013-10-16 17:25:51 +03006937static void haswell_modeset_global_resources(struct drm_device *dev)
6938{
6939 modeset_update_power_wells(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03006940 hsw_update_package_c8(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08006941}
6942
6943static int haswell_crtc_mode_set(struct drm_crtc *crtc,
6944 int x, int y,
6945 struct drm_framebuffer *fb)
6946{
6947 struct drm_device *dev = crtc->dev;
6948 struct drm_i915_private *dev_priv = dev->dev_private;
6949 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6950 int plane = intel_crtc->plane;
6951 int ret;
6952
Paulo Zanoni566b7342013-11-25 15:27:08 -02006953 if (!intel_ddi_pll_select(intel_crtc))
Chris Wilson560b85b2010-08-07 11:01:38 +01006954 return -EINVAL;
Paulo Zanoni566b7342013-11-25 15:27:08 -02006955 intel_ddi_pll_enable(intel_crtc);
Chris Wilson560b85b2010-08-07 11:01:38 +01006956
Chris Wilson560b85b2010-08-07 11:01:38 +01006957 if (intel_crtc->config.has_dp_encoder)
6958 intel_dp_set_m_n(intel_crtc);
6959
6960 intel_crtc->lowfreq_avail = false;
6961
6962 intel_set_pipe_timings(intel_crtc);
6963
6964 if (intel_crtc->config.has_pch_encoder) {
6965 intel_cpu_transcoder_set_m_n(intel_crtc,
6966 &intel_crtc->config.fdi_m_n);
6967 }
6968
6969 haswell_set_pipeconf(crtc);
6970
6971 intel_set_pipe_csc(crtc);
6972
6973 /* Set up the display plane register */
6974 I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE | DISPPLANE_PIPE_CSC_ENABLE);
6975 POSTING_READ(DSPCNTR(plane));
6976
6977 ret = intel_pipe_set_base(crtc, x, y, fb);
6978
Chris Wilson560b85b2010-08-07 11:01:38 +01006979 return ret;
6980}
6981
6982static bool haswell_get_pipe_config(struct intel_crtc *crtc,
6983 struct intel_crtc_config *pipe_config)
6984{
6985 struct drm_device *dev = crtc->base.dev;
6986 struct drm_i915_private *dev_priv = dev->dev_private;
6987 enum intel_display_power_domain pfit_domain;
6988 uint32_t tmp;
6989
6990 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
6991 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
6992
6993 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
6994 if (tmp & TRANS_DDI_FUNC_ENABLE) {
6995 enum pipe trans_edp_pipe;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006996 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
Chris Wilson6b383a72010-09-13 13:54:26 +01006997 default:
6998 WARN(1, "unknown pipe linked to edp transcoder\n");
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006999 case TRANS_DDI_EDP_INPUT_A_ONOFF:
7000 case TRANS_DDI_EDP_INPUT_A_ON:
7001 trans_edp_pipe = PIPE_A;
7002 break;
7003 case TRANS_DDI_EDP_INPUT_B_ONOFF:
7004 trans_edp_pipe = PIPE_B;
7005 break;
Chris Wilson560b85b2010-08-07 11:01:38 +01007006 case TRANS_DDI_EDP_INPUT_C_ONOFF:
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007007 trans_edp_pipe = PIPE_C;
7008 break;
7009 }
7010
Chris Wilson6b383a72010-09-13 13:54:26 +01007011 if (trans_edp_pipe == crtc->pipe)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007012 pipe_config->cpu_transcoder = TRANSCODER_EDP;
7013 }
7014
7015 if (!intel_display_power_enabled(dev,
7016 POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder)))
7017 return false;
7018
7019 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
7020 if (!(tmp & PIPECONF_ENABLE))
7021 return false;
7022
7023 /*
7024 * Haswell has only FDI/PCH transcoder A. It is which is connected to
7025 * DDI E. So just check whether this pipe is wired to DDI E and whether
7026 * the PCH transcoder is on.
7027 */
7028 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
7029 if ((tmp & TRANS_DDI_PORT_MASK) == TRANS_DDI_SELECT_PORT(PORT_E) &&
7030 I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
7031 pipe_config->has_pch_encoder = true;
7032
7033 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
7034 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
7035 FDI_DP_PORT_WIDTH_SHIFT) + 1;
7036
7037 ironlake_get_fdi_m_n_config(crtc, pipe_config);
7038 }
7039
Chris Wilson560b85b2010-08-07 11:01:38 +01007040 intel_get_pipe_timings(crtc, pipe_config);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007041
7042 pfit_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
7043 if (intel_display_power_enabled(dev, pfit_domain))
Chris Wilson560b85b2010-08-07 11:01:38 +01007044 ironlake_get_pfit_config(crtc, pipe_config);
7045
Jesse Barnese59150d2014-01-07 13:30:45 -08007046 if (IS_HASWELL(dev))
7047 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
7048 (I915_READ(IPS_CTL) & IPS_ENABLE);
Jesse Barnes79e53942008-11-07 14:24:08 -08007049
7050 pipe_config->pixel_multiplier = 1;
Eric Anholtf564048e2011-03-30 13:01:02 -07007051
7052 return true;
7053}
7054
7055static int intel_crtc_mode_set(struct drm_crtc *crtc,
7056 int x, int y,
7057 struct drm_framebuffer *fb)
7058{
Eric Anholt0b701d22011-03-30 13:01:03 -07007059 struct drm_device *dev = crtc->dev;
7060 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter9256aa12012-10-31 19:26:13 +01007061 struct intel_encoder *encoder;
Eric Anholtf564048e2011-03-30 13:01:02 -07007062 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007063 struct drm_display_mode *mode = &intel_crtc->config.requested_mode;
Eric Anholtf564048e2011-03-30 13:01:02 -07007064 int pipe = intel_crtc->pipe;
7065 int ret;
7066
Eric Anholt0b701d22011-03-30 13:01:03 -07007067 drm_vblank_pre_modeset(dev, pipe);
7068
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007069 ret = dev_priv->display.crtc_mode_set(crtc, x, y, fb);
7070
Jesse Barnes79e53942008-11-07 14:24:08 -08007071 drm_vblank_post_modeset(dev, pipe);
7072
Daniel Vetter9256aa12012-10-31 19:26:13 +01007073 if (ret != 0)
7074 return ret;
7075
7076 for_each_encoder_on_crtc(dev, crtc, encoder) {
7077 DRM_DEBUG_KMS("[ENCODER:%d:%s] set [MODE:%d:%s]\n",
7078 encoder->base.base.id,
7079 drm_get_encoder_name(&encoder->base),
7080 mode->base.id, mode->name);
Daniel Vetter36f2d1f2013-07-21 21:37:08 +02007081 encoder->mode_set(encoder);
Daniel Vetter9256aa12012-10-31 19:26:13 +01007082 }
7083
7084 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08007085}
7086
Jani Nikula1a915102013-10-16 12:34:48 +03007087static struct {
7088 int clock;
7089 u32 config;
7090} hdmi_audio_clock[] = {
7091 { DIV_ROUND_UP(25200 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_25175 },
7092 { 25200, AUD_CONFIG_PIXEL_CLOCK_HDMI_25200 }, /* default per bspec */
7093 { 27000, AUD_CONFIG_PIXEL_CLOCK_HDMI_27000 },
7094 { 27000 * 1001 / 1000, AUD_CONFIG_PIXEL_CLOCK_HDMI_27027 },
7095 { 54000, AUD_CONFIG_PIXEL_CLOCK_HDMI_54000 },
7096 { 54000 * 1001 / 1000, AUD_CONFIG_PIXEL_CLOCK_HDMI_54054 },
7097 { DIV_ROUND_UP(74250 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_74176 },
7098 { 74250, AUD_CONFIG_PIXEL_CLOCK_HDMI_74250 },
7099 { DIV_ROUND_UP(148500 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_148352 },
7100 { 148500, AUD_CONFIG_PIXEL_CLOCK_HDMI_148500 },
7101};
7102
7103/* get AUD_CONFIG_PIXEL_CLOCK_HDMI_* value for mode */
7104static u32 audio_config_hdmi_pixel_clock(struct drm_display_mode *mode)
7105{
7106 int i;
7107
7108 for (i = 0; i < ARRAY_SIZE(hdmi_audio_clock); i++) {
7109 if (mode->clock == hdmi_audio_clock[i].clock)
7110 break;
7111 }
7112
7113 if (i == ARRAY_SIZE(hdmi_audio_clock)) {
7114 DRM_DEBUG_KMS("HDMI audio pixel clock setting for %d not found, falling back to defaults\n", mode->clock);
7115 i = 1;
7116 }
7117
7118 DRM_DEBUG_KMS("Configuring HDMI audio for pixel clock %d (0x%08x)\n",
7119 hdmi_audio_clock[i].clock,
7120 hdmi_audio_clock[i].config);
7121
7122 return hdmi_audio_clock[i].config;
7123}
7124
Wu Fengguang3a9627f2011-12-09 20:42:19 +08007125static bool intel_eld_uptodate(struct drm_connector *connector,
7126 int reg_eldv, uint32_t bits_eldv,
7127 int reg_elda, uint32_t bits_elda,
7128 int reg_edid)
7129{
7130 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7131 uint8_t *eld = connector->eld;
7132 uint32_t i;
7133
7134 i = I915_READ(reg_eldv);
7135 i &= bits_eldv;
7136
7137 if (!eld[0])
7138 return !i;
7139
7140 if (!i)
7141 return false;
7142
7143 i = I915_READ(reg_elda);
7144 i &= ~bits_elda;
7145 I915_WRITE(reg_elda, i);
7146
7147 for (i = 0; i < eld[2]; i++)
7148 if (I915_READ(reg_edid) != *((uint32_t *)eld + i))
7149 return false;
7150
7151 return true;
7152}
7153
Wu Fengguange0dac652011-09-05 14:25:34 +08007154static void g4x_write_eld(struct drm_connector *connector,
Jani Nikula34427052013-10-16 12:34:47 +03007155 struct drm_crtc *crtc,
7156 struct drm_display_mode *mode)
Wu Fengguange0dac652011-09-05 14:25:34 +08007157{
7158 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7159 uint8_t *eld = connector->eld;
7160 uint32_t eldv;
7161 uint32_t len;
7162 uint32_t i;
7163
7164 i = I915_READ(G4X_AUD_VID_DID);
7165
7166 if (i == INTEL_AUDIO_DEVBLC || i == INTEL_AUDIO_DEVCL)
7167 eldv = G4X_ELDV_DEVCL_DEVBLC;
7168 else
7169 eldv = G4X_ELDV_DEVCTG;
7170
Wu Fengguang3a9627f2011-12-09 20:42:19 +08007171 if (intel_eld_uptodate(connector,
7172 G4X_AUD_CNTL_ST, eldv,
7173 G4X_AUD_CNTL_ST, G4X_ELD_ADDR,
7174 G4X_HDMIW_HDMIEDID))
7175 return;
7176
Wu Fengguange0dac652011-09-05 14:25:34 +08007177 i = I915_READ(G4X_AUD_CNTL_ST);
7178 i &= ~(eldv | G4X_ELD_ADDR);
7179 len = (i >> 9) & 0x1f; /* ELD buffer size */
7180 I915_WRITE(G4X_AUD_CNTL_ST, i);
7181
7182 if (!eld[0])
7183 return;
7184
7185 len = min_t(uint8_t, eld[2], len);
7186 DRM_DEBUG_DRIVER("ELD size %d\n", len);
7187 for (i = 0; i < len; i++)
7188 I915_WRITE(G4X_HDMIW_HDMIEDID, *((uint32_t *)eld + i));
7189
7190 i = I915_READ(G4X_AUD_CNTL_ST);
7191 i |= eldv;
7192 I915_WRITE(G4X_AUD_CNTL_ST, i);
7193}
7194
Wang Xingchao83358c852012-08-16 22:43:37 +08007195static void haswell_write_eld(struct drm_connector *connector,
Jani Nikula34427052013-10-16 12:34:47 +03007196 struct drm_crtc *crtc,
7197 struct drm_display_mode *mode)
Wang Xingchao83358c852012-08-16 22:43:37 +08007198{
7199 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7200 uint8_t *eld = connector->eld;
7201 struct drm_device *dev = crtc->dev;
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08007202 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Wang Xingchao83358c852012-08-16 22:43:37 +08007203 uint32_t eldv;
7204 uint32_t i;
7205 int len;
7206 int pipe = to_intel_crtc(crtc)->pipe;
7207 int tmp;
7208
7209 int hdmiw_hdmiedid = HSW_AUD_EDID_DATA(pipe);
7210 int aud_cntl_st = HSW_AUD_DIP_ELD_CTRL(pipe);
7211 int aud_config = HSW_AUD_CFG(pipe);
7212 int aud_cntrl_st2 = HSW_AUD_PIN_ELD_CP_VLD;
7213
7214
7215 DRM_DEBUG_DRIVER("HDMI: Haswell Audio initialize....\n");
7216
7217 /* Audio output enable */
7218 DRM_DEBUG_DRIVER("HDMI audio: enable codec\n");
7219 tmp = I915_READ(aud_cntrl_st2);
7220 tmp |= (AUDIO_OUTPUT_ENABLE_A << (pipe * 4));
7221 I915_WRITE(aud_cntrl_st2, tmp);
7222
7223 /* Wait for 1 vertical blank */
7224 intel_wait_for_vblank(dev, pipe);
7225
7226 /* Set ELD valid state */
7227 tmp = I915_READ(aud_cntrl_st2);
Takashi Iwai7e7cb342013-09-10 07:30:36 +02007228 DRM_DEBUG_DRIVER("HDMI audio: pin eld vld status=0x%08x\n", tmp);
Wang Xingchao83358c852012-08-16 22:43:37 +08007229 tmp |= (AUDIO_ELD_VALID_A << (pipe * 4));
7230 I915_WRITE(aud_cntrl_st2, tmp);
7231 tmp = I915_READ(aud_cntrl_st2);
Takashi Iwai7e7cb342013-09-10 07:30:36 +02007232 DRM_DEBUG_DRIVER("HDMI audio: eld vld status=0x%08x\n", tmp);
Wang Xingchao83358c852012-08-16 22:43:37 +08007233
7234 /* Enable HDMI mode */
7235 tmp = I915_READ(aud_config);
Takashi Iwai7e7cb342013-09-10 07:30:36 +02007236 DRM_DEBUG_DRIVER("HDMI audio: audio conf: 0x%08x\n", tmp);
Wang Xingchao83358c852012-08-16 22:43:37 +08007237 /* clear N_programing_enable and N_value_index */
7238 tmp &= ~(AUD_CONFIG_N_VALUE_INDEX | AUD_CONFIG_N_PROG_ENABLE);
7239 I915_WRITE(aud_config, tmp);
7240
7241 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
7242
7243 eldv = AUDIO_ELD_VALID_A << (pipe * 4);
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08007244 intel_crtc->eld_vld = true;
Wang Xingchao83358c852012-08-16 22:43:37 +08007245
7246 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
7247 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
7248 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
7249 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
Jani Nikula1a915102013-10-16 12:34:48 +03007250 } else {
7251 I915_WRITE(aud_config, audio_config_hdmi_pixel_clock(mode));
7252 }
Wang Xingchao83358c852012-08-16 22:43:37 +08007253
7254 if (intel_eld_uptodate(connector,
7255 aud_cntrl_st2, eldv,
7256 aud_cntl_st, IBX_ELD_ADDRESS,
7257 hdmiw_hdmiedid))
7258 return;
7259
7260 i = I915_READ(aud_cntrl_st2);
7261 i &= ~eldv;
7262 I915_WRITE(aud_cntrl_st2, i);
7263
7264 if (!eld[0])
7265 return;
7266
7267 i = I915_READ(aud_cntl_st);
7268 i &= ~IBX_ELD_ADDRESS;
7269 I915_WRITE(aud_cntl_st, i);
7270 i = (i >> 29) & DIP_PORT_SEL_MASK; /* DIP_Port_Select, 0x1 = PortB */
7271 DRM_DEBUG_DRIVER("port num:%d\n", i);
7272
7273 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
7274 DRM_DEBUG_DRIVER("ELD size %d\n", len);
7275 for (i = 0; i < len; i++)
7276 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
7277
7278 i = I915_READ(aud_cntrl_st2);
7279 i |= eldv;
7280 I915_WRITE(aud_cntrl_st2, i);
7281
7282}
7283
Wu Fengguange0dac652011-09-05 14:25:34 +08007284static void ironlake_write_eld(struct drm_connector *connector,
Jani Nikula34427052013-10-16 12:34:47 +03007285 struct drm_crtc *crtc,
7286 struct drm_display_mode *mode)
Wu Fengguange0dac652011-09-05 14:25:34 +08007287{
7288 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7289 uint8_t *eld = connector->eld;
7290 uint32_t eldv;
7291 uint32_t i;
7292 int len;
7293 int hdmiw_hdmiedid;
Wu Fengguangb6daa022012-01-06 14:41:31 -06007294 int aud_config;
Wu Fengguange0dac652011-09-05 14:25:34 +08007295 int aud_cntl_st;
7296 int aud_cntrl_st2;
Wang Xingchao9b138a82012-08-09 16:52:18 +08007297 int pipe = to_intel_crtc(crtc)->pipe;
Wu Fengguange0dac652011-09-05 14:25:34 +08007298
Wu Fengguangb3f33cb2011-12-09 20:42:17 +08007299 if (HAS_PCH_IBX(connector->dev)) {
Wang Xingchao9b138a82012-08-09 16:52:18 +08007300 hdmiw_hdmiedid = IBX_HDMIW_HDMIEDID(pipe);
7301 aud_config = IBX_AUD_CFG(pipe);
7302 aud_cntl_st = IBX_AUD_CNTL_ST(pipe);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08007303 aud_cntrl_st2 = IBX_AUD_CNTL_ST2;
Mengdong Lin9ca2fe72013-11-01 00:17:03 -04007304 } else if (IS_VALLEYVIEW(connector->dev)) {
7305 hdmiw_hdmiedid = VLV_HDMIW_HDMIEDID(pipe);
7306 aud_config = VLV_AUD_CFG(pipe);
7307 aud_cntl_st = VLV_AUD_CNTL_ST(pipe);
7308 aud_cntrl_st2 = VLV_AUD_CNTL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08007309 } else {
Wang Xingchao9b138a82012-08-09 16:52:18 +08007310 hdmiw_hdmiedid = CPT_HDMIW_HDMIEDID(pipe);
7311 aud_config = CPT_AUD_CFG(pipe);
7312 aud_cntl_st = CPT_AUD_CNTL_ST(pipe);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08007313 aud_cntrl_st2 = CPT_AUD_CNTRL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08007314 }
7315
Wang Xingchao9b138a82012-08-09 16:52:18 +08007316 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
Wu Fengguange0dac652011-09-05 14:25:34 +08007317
Mengdong Lin9ca2fe72013-11-01 00:17:03 -04007318 if (IS_VALLEYVIEW(connector->dev)) {
7319 struct intel_encoder *intel_encoder;
7320 struct intel_digital_port *intel_dig_port;
7321
7322 intel_encoder = intel_attached_encoder(connector);
7323 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
7324 i = intel_dig_port->port;
7325 } else {
7326 i = I915_READ(aud_cntl_st);
7327 i = (i >> 29) & DIP_PORT_SEL_MASK;
7328 /* DIP_Port_Select, 0x1 = PortB */
7329 }
7330
Wu Fengguange0dac652011-09-05 14:25:34 +08007331 if (!i) {
7332 DRM_DEBUG_DRIVER("Audio directed to unknown port\n");
7333 /* operate blindly on all ports */
Wu Fengguang1202b4c62011-12-09 20:42:18 +08007334 eldv = IBX_ELD_VALIDB;
7335 eldv |= IBX_ELD_VALIDB << 4;
7336 eldv |= IBX_ELD_VALIDB << 8;
Wu Fengguange0dac652011-09-05 14:25:34 +08007337 } else {
Ville Syrjälä2582a852013-04-17 17:48:47 +03007338 DRM_DEBUG_DRIVER("ELD on port %c\n", port_name(i));
Wu Fengguang1202b4c62011-12-09 20:42:18 +08007339 eldv = IBX_ELD_VALIDB << ((i - 1) * 4);
Wu Fengguange0dac652011-09-05 14:25:34 +08007340 }
7341
Wu Fengguang3a9627f2011-12-09 20:42:19 +08007342 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
7343 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
7344 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
Wu Fengguangb6daa022012-01-06 14:41:31 -06007345 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
Jani Nikula1a915102013-10-16 12:34:48 +03007346 } else {
7347 I915_WRITE(aud_config, audio_config_hdmi_pixel_clock(mode));
7348 }
Wu Fengguang3a9627f2011-12-09 20:42:19 +08007349
7350 if (intel_eld_uptodate(connector,
7351 aud_cntrl_st2, eldv,
7352 aud_cntl_st, IBX_ELD_ADDRESS,
7353 hdmiw_hdmiedid))
7354 return;
7355
Wu Fengguange0dac652011-09-05 14:25:34 +08007356 i = I915_READ(aud_cntrl_st2);
7357 i &= ~eldv;
7358 I915_WRITE(aud_cntrl_st2, i);
7359
7360 if (!eld[0])
7361 return;
7362
Wu Fengguange0dac652011-09-05 14:25:34 +08007363 i = I915_READ(aud_cntl_st);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08007364 i &= ~IBX_ELD_ADDRESS;
Wu Fengguange0dac652011-09-05 14:25:34 +08007365 I915_WRITE(aud_cntl_st, i);
7366
7367 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
7368 DRM_DEBUG_DRIVER("ELD size %d\n", len);
7369 for (i = 0; i < len; i++)
7370 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
7371
7372 i = I915_READ(aud_cntrl_st2);
7373 i |= eldv;
7374 I915_WRITE(aud_cntrl_st2, i);
7375}
7376
7377void intel_write_eld(struct drm_encoder *encoder,
7378 struct drm_display_mode *mode)
7379{
7380 struct drm_crtc *crtc = encoder->crtc;
7381 struct drm_connector *connector;
7382 struct drm_device *dev = encoder->dev;
7383 struct drm_i915_private *dev_priv = dev->dev_private;
7384
7385 connector = drm_select_eld(encoder, mode);
7386 if (!connector)
7387 return;
7388
7389 DRM_DEBUG_DRIVER("ELD on [CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
7390 connector->base.id,
7391 drm_get_connector_name(connector),
7392 connector->encoder->base.id,
7393 drm_get_encoder_name(connector->encoder));
7394
7395 connector->eld[6] = drm_av_sync_delay(connector, mode) / 2;
7396
7397 if (dev_priv->display.write_eld)
Jani Nikula34427052013-10-16 12:34:47 +03007398 dev_priv->display.write_eld(connector, crtc, mode);
Wu Fengguange0dac652011-09-05 14:25:34 +08007399}
7400
Jesse Barnes79e53942008-11-07 14:24:08 -08007401static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
7402{
7403 struct drm_device *dev = crtc->dev;
7404 struct drm_i915_private *dev_priv = dev->dev_private;
7405 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7406 bool visible = base != 0;
7407 u32 cntl;
7408
7409 if (intel_crtc->cursor_visible == visible)
7410 return;
7411
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007412 cntl = I915_READ(_CURACNTR);
Jesse Barnes79e53942008-11-07 14:24:08 -08007413 if (visible) {
7414 /* On these chipsets we can only modify the base whilst
7415 * the cursor is disabled.
7416 */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007417 I915_WRITE(_CURABASE, base);
Jesse Barnes79e53942008-11-07 14:24:08 -08007418
7419 cntl &= ~(CURSOR_FORMAT_MASK);
7420 /* XXX width must be 64, stride 256 => 0x00 << 28 */
7421 cntl |= CURSOR_ENABLE |
7422 CURSOR_GAMMA_ENABLE |
7423 CURSOR_FORMAT_ARGB;
7424 } else
7425 cntl &= ~(CURSOR_ENABLE | CURSOR_GAMMA_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007426 I915_WRITE(_CURACNTR, cntl);
Jesse Barnes79e53942008-11-07 14:24:08 -08007427
7428 intel_crtc->cursor_visible = visible;
7429}
7430
7431static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
7432{
7433 struct drm_device *dev = crtc->dev;
7434 struct drm_i915_private *dev_priv = dev->dev_private;
7435 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7436 int pipe = intel_crtc->pipe;
7437 bool visible = base != 0;
7438
7439 if (intel_crtc->cursor_visible != visible) {
Jesse Barnes548f2452011-02-17 10:40:53 -08007440 uint32_t cntl = I915_READ(CURCNTR(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08007441 if (base) {
7442 cntl &= ~(CURSOR_MODE | MCURSOR_PIPE_SELECT);
7443 cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
7444 cntl |= pipe << 28; /* Connect to correct pipe */
Adam Jacksonf2b115e2009-12-03 17:14:42 -05007445 } else {
Eric Anholtbad720f2009-10-22 16:11:14 -07007446 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
Zhenyu Wang2c072452009-06-05 15:38:42 +08007447 cntl |= CURSOR_MODE_DISABLE;
7448 }
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007449 I915_WRITE(CURCNTR(pipe), cntl);
Jesse Barnes79e53942008-11-07 14:24:08 -08007450
7451 intel_crtc->cursor_visible = visible;
7452 }
7453 /* and commit changes on next vblank */
Daniel Vetterb2ea8ef2013-11-04 08:13:45 +01007454 POSTING_READ(CURCNTR(pipe));
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007455 I915_WRITE(CURBASE(pipe), base);
Daniel Vetterb2ea8ef2013-11-04 08:13:45 +01007456 POSTING_READ(CURBASE(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08007457}
7458
Jesse Barnes65a21cd2011-10-12 11:10:21 -07007459static void ivb_update_cursor(struct drm_crtc *crtc, u32 base)
7460{
7461 struct drm_device *dev = crtc->dev;
7462 struct drm_i915_private *dev_priv = dev->dev_private;
7463 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7464 int pipe = intel_crtc->pipe;
7465 bool visible = base != 0;
7466
7467 if (intel_crtc->cursor_visible != visible) {
7468 uint32_t cntl = I915_READ(CURCNTR_IVB(pipe));
7469 if (base) {
7470 cntl &= ~CURSOR_MODE;
7471 cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
7472 } else {
7473 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
7474 cntl |= CURSOR_MODE_DISABLE;
7475 }
Ville Syrjälä6bbfa1c2013-11-02 21:07:39 -07007476 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007477 cntl |= CURSOR_PIPE_CSC_ENABLE;
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03007478 cntl &= ~CURSOR_TRICKLE_FEED_DISABLE;
7479 }
Jesse Barnes65a21cd2011-10-12 11:10:21 -07007480 I915_WRITE(CURCNTR_IVB(pipe), cntl);
7481
7482 intel_crtc->cursor_visible = visible;
7483 }
7484 /* and commit changes on next vblank */
Daniel Vetterb2ea8ef2013-11-04 08:13:45 +01007485 POSTING_READ(CURCNTR_IVB(pipe));
Jesse Barnes65a21cd2011-10-12 11:10:21 -07007486 I915_WRITE(CURBASE_IVB(pipe), base);
Daniel Vetterb2ea8ef2013-11-04 08:13:45 +01007487 POSTING_READ(CURBASE_IVB(pipe));
Jesse Barnes65a21cd2011-10-12 11:10:21 -07007488}
7489
Jesse Barnes79e53942008-11-07 14:24:08 -08007490/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007491static void intel_crtc_update_cursor(struct drm_crtc *crtc,
7492 bool on)
7493{
7494 struct drm_device *dev = crtc->dev;
7495 struct drm_i915_private *dev_priv = dev->dev_private;
7496 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7497 int pipe = intel_crtc->pipe;
7498 int x = intel_crtc->cursor_x;
7499 int y = intel_crtc->cursor_y;
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03007500 u32 base = 0, pos = 0;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007501 bool visible;
7502
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03007503 if (on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007504 base = intel_crtc->cursor_addr;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007505
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03007506 if (x >= intel_crtc->config.pipe_src_w)
7507 base = 0;
7508
7509 if (y >= intel_crtc->config.pipe_src_h)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007510 base = 0;
7511
7512 if (x < 0) {
Ville Syrjäläefc90642013-09-04 18:25:30 +03007513 if (x + intel_crtc->cursor_width <= 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007514 base = 0;
7515
7516 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
7517 x = -x;
7518 }
7519 pos |= x << CURSOR_X_SHIFT;
7520
7521 if (y < 0) {
Ville Syrjäläefc90642013-09-04 18:25:30 +03007522 if (y + intel_crtc->cursor_height <= 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007523 base = 0;
7524
7525 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
7526 y = -y;
7527 }
7528 pos |= y << CURSOR_Y_SHIFT;
7529
7530 visible = base != 0;
7531 if (!visible && !intel_crtc->cursor_visible)
7532 return;
7533
Paulo Zanonib3dc6852013-11-02 21:07:33 -07007534 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Jesse Barnes65a21cd2011-10-12 11:10:21 -07007535 I915_WRITE(CURPOS_IVB(pipe), pos);
7536 ivb_update_cursor(crtc, base);
7537 } else {
7538 I915_WRITE(CURPOS(pipe), pos);
7539 if (IS_845G(dev) || IS_I865G(dev))
7540 i845_update_cursor(crtc, base);
7541 else
7542 i9xx_update_cursor(crtc, base);
7543 }
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007544}
7545
Jesse Barnes79e53942008-11-07 14:24:08 -08007546static int intel_crtc_cursor_set(struct drm_crtc *crtc,
Chris Wilson05394f32010-11-08 19:18:58 +00007547 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -08007548 uint32_t handle,
7549 uint32_t width, uint32_t height)
7550{
7551 struct drm_device *dev = crtc->dev;
7552 struct drm_i915_private *dev_priv = dev->dev_private;
7553 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson05394f32010-11-08 19:18:58 +00007554 struct drm_i915_gem_object *obj;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007555 uint32_t addr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007556 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08007557
Jesse Barnes79e53942008-11-07 14:24:08 -08007558 /* if we want to turn off the cursor ignore width and height */
7559 if (!handle) {
Zhao Yakui28c97732009-10-09 11:39:41 +08007560 DRM_DEBUG_KMS("cursor off\n");
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007561 addr = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00007562 obj = NULL;
Pierre Willenbrock50044172009-02-23 10:12:15 +10007563 mutex_lock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007564 goto finish;
Jesse Barnes79e53942008-11-07 14:24:08 -08007565 }
7566
7567 /* Currently we only support 64x64 cursors */
7568 if (width != 64 || height != 64) {
7569 DRM_ERROR("we currently only support 64x64 cursors\n");
7570 return -EINVAL;
7571 }
7572
Chris Wilson05394f32010-11-08 19:18:58 +00007573 obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00007574 if (&obj->base == NULL)
Jesse Barnes79e53942008-11-07 14:24:08 -08007575 return -ENOENT;
7576
Chris Wilson05394f32010-11-08 19:18:58 +00007577 if (obj->base.size < width * height * 4) {
Jesse Barnes79e53942008-11-07 14:24:08 -08007578 DRM_ERROR("buffer is to small\n");
Dave Airlie34b8686e2009-01-15 14:03:07 +10007579 ret = -ENOMEM;
7580 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08007581 }
7582
Dave Airlie71acb5e2008-12-30 20:31:46 +10007583 /* we only need to pin inside GTT if cursor is non-phy */
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05007584 mutex_lock(&dev->struct_mutex);
Damien Lespiau3d13ef22014-02-07 19:12:47 +00007585 if (!INTEL_INFO(dev)->cursor_needs_physical) {
Chris Wilson693db182013-03-05 14:52:39 +00007586 unsigned alignment;
7587
Chris Wilsond9e86c02010-11-10 16:40:20 +00007588 if (obj->tiling_mode) {
7589 DRM_ERROR("cursor cannot be tiled\n");
7590 ret = -EINVAL;
7591 goto fail_locked;
7592 }
7593
Chris Wilson693db182013-03-05 14:52:39 +00007594 /* Note that the w/a also requires 2 PTE of padding following
7595 * the bo. We currently fill all unused PTE with the shadow
7596 * page and so we should always have valid PTE following the
7597 * cursor preventing the VT-d warning.
7598 */
7599 alignment = 0;
7600 if (need_vtd_wa(dev))
7601 alignment = 64*1024;
7602
7603 ret = i915_gem_object_pin_to_display_plane(obj, alignment, NULL);
Chris Wilsone7b526b2010-06-02 08:30:48 +01007604 if (ret) {
7605 DRM_ERROR("failed to move cursor bo into the GTT\n");
Chris Wilson2da3b9b2011-04-14 09:41:17 +01007606 goto fail_locked;
Chris Wilsone7b526b2010-06-02 08:30:48 +01007607 }
7608
Chris Wilsond9e86c02010-11-10 16:40:20 +00007609 ret = i915_gem_object_put_fence(obj);
7610 if (ret) {
Chris Wilson2da3b9b2011-04-14 09:41:17 +01007611 DRM_ERROR("failed to release fence for cursor");
Chris Wilsond9e86c02010-11-10 16:40:20 +00007612 goto fail_unpin;
7613 }
7614
Ben Widawskyf343c5f2013-07-05 14:41:04 -07007615 addr = i915_gem_obj_ggtt_offset(obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10007616 } else {
Chris Wilson6eeefaf2010-08-07 11:01:39 +01007617 int align = IS_I830(dev) ? 16 * 1024 : 256;
Chris Wilson05394f32010-11-08 19:18:58 +00007618 ret = i915_gem_attach_phys_object(dev, obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01007619 (intel_crtc->pipe == 0) ? I915_GEM_PHYS_CURSOR_0 : I915_GEM_PHYS_CURSOR_1,
7620 align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10007621 if (ret) {
7622 DRM_ERROR("failed to attach phys object\n");
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05007623 goto fail_locked;
Dave Airlie71acb5e2008-12-30 20:31:46 +10007624 }
Chris Wilson05394f32010-11-08 19:18:58 +00007625 addr = obj->phys_obj->handle->busaddr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007626 }
7627
Chris Wilsona6c45cf2010-09-17 00:32:17 +01007628 if (IS_GEN2(dev))
Jesse Barnes14b603912009-05-20 16:47:08 -04007629 I915_WRITE(CURSIZE, (height << 12) | width);
7630
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007631 finish:
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007632 if (intel_crtc->cursor_bo) {
Damien Lespiau3d13ef22014-02-07 19:12:47 +00007633 if (INTEL_INFO(dev)->cursor_needs_physical) {
Chris Wilson05394f32010-11-08 19:18:58 +00007634 if (intel_crtc->cursor_bo != obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10007635 i915_gem_detach_phys_object(dev, intel_crtc->cursor_bo);
7636 } else
Chris Wilsoncc98b412013-08-09 12:25:09 +01007637 i915_gem_object_unpin_from_display_plane(intel_crtc->cursor_bo);
Chris Wilson05394f32010-11-08 19:18:58 +00007638 drm_gem_object_unreference(&intel_crtc->cursor_bo->base);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007639 }
Jesse Barnes80824002009-09-10 15:28:06 -07007640
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05007641 mutex_unlock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007642
7643 intel_crtc->cursor_addr = addr;
Chris Wilson05394f32010-11-08 19:18:58 +00007644 intel_crtc->cursor_bo = obj;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007645 intel_crtc->cursor_width = width;
7646 intel_crtc->cursor_height = height;
7647
Ville Syrjäläf2f5f7712013-09-17 18:33:44 +03007648 if (intel_crtc->active)
7649 intel_crtc_update_cursor(crtc, intel_crtc->cursor_bo != NULL);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007650
Jesse Barnes79e53942008-11-07 14:24:08 -08007651 return 0;
Chris Wilsone7b526b2010-06-02 08:30:48 +01007652fail_unpin:
Chris Wilsoncc98b412013-08-09 12:25:09 +01007653 i915_gem_object_unpin_from_display_plane(obj);
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05007654fail_locked:
Dave Airlie34b8686e2009-01-15 14:03:07 +10007655 mutex_unlock(&dev->struct_mutex);
Luca Barbieribc9025b2010-02-09 05:49:12 +00007656fail:
Chris Wilson05394f32010-11-08 19:18:58 +00007657 drm_gem_object_unreference_unlocked(&obj->base);
Dave Airlie34b8686e2009-01-15 14:03:07 +10007658 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08007659}
7660
7661static int intel_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
7662{
Jesse Barnes79e53942008-11-07 14:24:08 -08007663 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08007664
Ville Syrjälä92e76c82013-10-21 19:01:58 +03007665 intel_crtc->cursor_x = clamp_t(int, x, SHRT_MIN, SHRT_MAX);
7666 intel_crtc->cursor_y = clamp_t(int, y, SHRT_MIN, SHRT_MAX);
Jesse Barnes652c3932009-08-17 13:31:43 -07007667
Ville Syrjäläf2f5f7712013-09-17 18:33:44 +03007668 if (intel_crtc->active)
7669 intel_crtc_update_cursor(crtc, intel_crtc->cursor_bo != NULL);
Jesse Barnes79e53942008-11-07 14:24:08 -08007670
7671 return 0;
7672}
7673
Jesse Barnes79e53942008-11-07 14:24:08 -08007674static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
James Simmons72034252010-08-03 01:33:19 +01007675 u16 *blue, uint32_t start, uint32_t size)
Jesse Barnes79e53942008-11-07 14:24:08 -08007676{
James Simmons72034252010-08-03 01:33:19 +01007677 int end = (start + size > 256) ? 256 : start + size, i;
Jesse Barnes79e53942008-11-07 14:24:08 -08007678 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08007679
James Simmons72034252010-08-03 01:33:19 +01007680 for (i = start; i < end; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08007681 intel_crtc->lut_r[i] = red[i] >> 8;
7682 intel_crtc->lut_g[i] = green[i] >> 8;
7683 intel_crtc->lut_b[i] = blue[i] >> 8;
7684 }
7685
7686 intel_crtc_load_lut(crtc);
7687}
7688
Jesse Barnes79e53942008-11-07 14:24:08 -08007689/* VESA 640x480x72Hz mode to set on the pipe */
7690static struct drm_display_mode load_detect_mode = {
7691 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
7692 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
7693};
7694
Daniel Vettera8bb6812014-02-10 18:00:39 +01007695static int intel_framebuffer_init(struct drm_device *dev,
7696 struct intel_framebuffer *ifb,
7697 struct drm_mode_fb_cmd2 *mode_cmd,
7698 struct drm_i915_gem_object *obj);
7699
7700struct drm_framebuffer *
7701__intel_framebuffer_create(struct drm_device *dev,
7702 struct drm_mode_fb_cmd2 *mode_cmd,
7703 struct drm_i915_gem_object *obj)
Chris Wilsond2dff872011-04-19 08:36:26 +01007704{
7705 struct intel_framebuffer *intel_fb;
7706 int ret;
7707
7708 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
7709 if (!intel_fb) {
7710 drm_gem_object_unreference_unlocked(&obj->base);
7711 return ERR_PTR(-ENOMEM);
7712 }
7713
7714 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
Daniel Vetterdd4916c2013-10-09 21:23:51 +02007715 if (ret)
7716 goto err;
Chris Wilsond2dff872011-04-19 08:36:26 +01007717
7718 return &intel_fb->base;
Daniel Vetterdd4916c2013-10-09 21:23:51 +02007719err:
7720 drm_gem_object_unreference_unlocked(&obj->base);
7721 kfree(intel_fb);
7722
7723 return ERR_PTR(ret);
Chris Wilsond2dff872011-04-19 08:36:26 +01007724}
7725
Daniel Vettera8bb6812014-02-10 18:00:39 +01007726struct drm_framebuffer *
7727intel_framebuffer_create(struct drm_device *dev,
7728 struct drm_mode_fb_cmd2 *mode_cmd,
7729 struct drm_i915_gem_object *obj)
7730{
7731 struct drm_framebuffer *fb;
7732 int ret;
7733
7734 ret = i915_mutex_lock_interruptible(dev);
7735 if (ret)
7736 return ERR_PTR(ret);
7737 fb = __intel_framebuffer_create(dev, mode_cmd, obj);
7738 mutex_unlock(&dev->struct_mutex);
7739
7740 return fb;
7741}
7742
Chris Wilsond2dff872011-04-19 08:36:26 +01007743static u32
7744intel_framebuffer_pitch_for_width(int width, int bpp)
7745{
7746 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
7747 return ALIGN(pitch, 64);
7748}
7749
7750static u32
7751intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
7752{
7753 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
7754 return ALIGN(pitch * mode->vdisplay, PAGE_SIZE);
7755}
7756
7757static struct drm_framebuffer *
7758intel_framebuffer_create_for_mode(struct drm_device *dev,
7759 struct drm_display_mode *mode,
7760 int depth, int bpp)
7761{
7762 struct drm_i915_gem_object *obj;
Chris Wilson0fed39b2012-11-05 22:25:07 +00007763 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Chris Wilsond2dff872011-04-19 08:36:26 +01007764
7765 obj = i915_gem_alloc_object(dev,
7766 intel_framebuffer_size_for_mode(mode, bpp));
7767 if (obj == NULL)
7768 return ERR_PTR(-ENOMEM);
7769
7770 mode_cmd.width = mode->hdisplay;
7771 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -08007772 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
7773 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +00007774 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +01007775
7776 return intel_framebuffer_create(dev, &mode_cmd, obj);
7777}
7778
7779static struct drm_framebuffer *
7780mode_fits_in_fbdev(struct drm_device *dev,
7781 struct drm_display_mode *mode)
7782{
Daniel Vetter4520f532013-10-09 09:18:51 +02007783#ifdef CONFIG_DRM_I915_FBDEV
Chris Wilsond2dff872011-04-19 08:36:26 +01007784 struct drm_i915_private *dev_priv = dev->dev_private;
7785 struct drm_i915_gem_object *obj;
7786 struct drm_framebuffer *fb;
7787
7788 if (dev_priv->fbdev == NULL)
7789 return NULL;
7790
Jesse Barnes8bcd4552014-02-07 12:10:38 -08007791 obj = dev_priv->fbdev->fb->obj;
Chris Wilsond2dff872011-04-19 08:36:26 +01007792 if (obj == NULL)
7793 return NULL;
7794
Jesse Barnes8bcd4552014-02-07 12:10:38 -08007795 fb = &dev_priv->fbdev->fb->base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +02007796 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
7797 fb->bits_per_pixel))
Chris Wilsond2dff872011-04-19 08:36:26 +01007798 return NULL;
7799
Ville Syrjälä01f2c772011-12-20 00:06:49 +02007800 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +01007801 return NULL;
7802
7803 return fb;
Daniel Vetter4520f532013-10-09 09:18:51 +02007804#else
7805 return NULL;
7806#endif
Chris Wilsond2dff872011-04-19 08:36:26 +01007807}
7808
Daniel Vetterd2434ab2012-08-12 21:20:10 +02007809bool intel_get_load_detect_pipe(struct drm_connector *connector,
Chris Wilson71731882011-04-19 23:10:58 +01007810 struct drm_display_mode *mode,
Chris Wilson8261b192011-04-19 23:18:09 +01007811 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08007812{
7813 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +02007814 struct intel_encoder *intel_encoder =
7815 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08007816 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +01007817 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08007818 struct drm_crtc *crtc = NULL;
7819 struct drm_device *dev = encoder->dev;
Daniel Vetter94352cf2012-07-05 22:51:56 +02007820 struct drm_framebuffer *fb;
Jesse Barnes79e53942008-11-07 14:24:08 -08007821 int i = -1;
7822
Chris Wilsond2dff872011-04-19 08:36:26 +01007823 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
7824 connector->base.id, drm_get_connector_name(connector),
7825 encoder->base.id, drm_get_encoder_name(encoder));
7826
Jesse Barnes79e53942008-11-07 14:24:08 -08007827 /*
7828 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +01007829 *
Jesse Barnes79e53942008-11-07 14:24:08 -08007830 * - if the connector already has an assigned crtc, use it (but make
7831 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +01007832 *
Jesse Barnes79e53942008-11-07 14:24:08 -08007833 * - try to find the first unused crtc that can drive this connector,
7834 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -08007835 */
7836
7837 /* See if we already have a CRTC for this connector */
7838 if (encoder->crtc) {
7839 crtc = encoder->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +01007840
Daniel Vetter7b240562012-12-12 00:35:33 +01007841 mutex_lock(&crtc->mutex);
7842
Daniel Vetter24218aa2012-08-12 19:27:11 +02007843 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01007844 old->load_detect_temp = false;
7845
7846 /* Make sure the crtc and connector are running */
Daniel Vetter24218aa2012-08-12 19:27:11 +02007847 if (connector->dpms != DRM_MODE_DPMS_ON)
7848 connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
Chris Wilson8261b192011-04-19 23:18:09 +01007849
Chris Wilson71731882011-04-19 23:10:58 +01007850 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08007851 }
7852
7853 /* Find an unused one (if possible) */
7854 list_for_each_entry(possible_crtc, &dev->mode_config.crtc_list, head) {
7855 i++;
7856 if (!(encoder->possible_crtcs & (1 << i)))
7857 continue;
7858 if (!possible_crtc->enabled) {
7859 crtc = possible_crtc;
7860 break;
7861 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007862 }
7863
7864 /*
7865 * If we didn't find an unused CRTC, don't use any.
7866 */
7867 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +01007868 DRM_DEBUG_KMS("no pipe available for load-detect\n");
7869 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08007870 }
7871
Daniel Vetter7b240562012-12-12 00:35:33 +01007872 mutex_lock(&crtc->mutex);
Daniel Vetterfc303102012-07-09 10:40:58 +02007873 intel_encoder->new_crtc = to_intel_crtc(crtc);
7874 to_intel_connector(connector)->new_encoder = intel_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08007875
7876 intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä412b61d2014-01-17 15:59:39 +02007877 intel_crtc->new_enabled = true;
7878 intel_crtc->new_config = &intel_crtc->config;
Daniel Vetter24218aa2012-08-12 19:27:11 +02007879 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01007880 old->load_detect_temp = true;
Chris Wilsond2dff872011-04-19 08:36:26 +01007881 old->release_fb = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08007882
Chris Wilson64927112011-04-20 07:25:26 +01007883 if (!mode)
7884 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -08007885
Chris Wilsond2dff872011-04-19 08:36:26 +01007886 /* We need a framebuffer large enough to accommodate all accesses
7887 * that the plane may generate whilst we perform load detection.
7888 * We can not rely on the fbcon either being present (we get called
7889 * during its initialisation to detect all boot displays, or it may
7890 * not even exist) or that it is large enough to satisfy the
7891 * requested mode.
7892 */
Daniel Vetter94352cf2012-07-05 22:51:56 +02007893 fb = mode_fits_in_fbdev(dev, mode);
7894 if (fb == NULL) {
Chris Wilsond2dff872011-04-19 08:36:26 +01007895 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02007896 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
7897 old->release_fb = fb;
Chris Wilsond2dff872011-04-19 08:36:26 +01007898 } else
7899 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02007900 if (IS_ERR(fb)) {
Chris Wilsond2dff872011-04-19 08:36:26 +01007901 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
Ville Syrjälä412b61d2014-01-17 15:59:39 +02007902 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08007903 }
Chris Wilsond2dff872011-04-19 08:36:26 +01007904
Chris Wilsonc0c36b942012-12-19 16:08:43 +00007905 if (intel_set_mode(crtc, mode, 0, 0, fb)) {
Chris Wilson64927112011-04-20 07:25:26 +01007906 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Chris Wilsond2dff872011-04-19 08:36:26 +01007907 if (old->release_fb)
7908 old->release_fb->funcs->destroy(old->release_fb);
Ville Syrjälä412b61d2014-01-17 15:59:39 +02007909 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08007910 }
Chris Wilson71731882011-04-19 23:10:58 +01007911
Jesse Barnes79e53942008-11-07 14:24:08 -08007912 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -07007913 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson71731882011-04-19 23:10:58 +01007914 return true;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02007915
7916 fail:
7917 intel_crtc->new_enabled = crtc->enabled;
7918 if (intel_crtc->new_enabled)
7919 intel_crtc->new_config = &intel_crtc->config;
7920 else
7921 intel_crtc->new_config = NULL;
7922 mutex_unlock(&crtc->mutex);
7923 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08007924}
7925
Daniel Vetterd2434ab2012-08-12 21:20:10 +02007926void intel_release_load_detect_pipe(struct drm_connector *connector,
Chris Wilson8261b192011-04-19 23:18:09 +01007927 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08007928{
Daniel Vetterd2434ab2012-08-12 21:20:10 +02007929 struct intel_encoder *intel_encoder =
7930 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +01007931 struct drm_encoder *encoder = &intel_encoder->base;
Daniel Vetter7b240562012-12-12 00:35:33 +01007932 struct drm_crtc *crtc = encoder->crtc;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02007933 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08007934
Chris Wilsond2dff872011-04-19 08:36:26 +01007935 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
7936 connector->base.id, drm_get_connector_name(connector),
7937 encoder->base.id, drm_get_encoder_name(encoder));
7938
Chris Wilson8261b192011-04-19 23:18:09 +01007939 if (old->load_detect_temp) {
Daniel Vetterfc303102012-07-09 10:40:58 +02007940 to_intel_connector(connector)->new_encoder = NULL;
7941 intel_encoder->new_crtc = NULL;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02007942 intel_crtc->new_enabled = false;
7943 intel_crtc->new_config = NULL;
Daniel Vetterfc303102012-07-09 10:40:58 +02007944 intel_set_mode(crtc, NULL, 0, 0, NULL);
Chris Wilsond2dff872011-04-19 08:36:26 +01007945
Daniel Vetter36206362012-12-10 20:42:17 +01007946 if (old->release_fb) {
7947 drm_framebuffer_unregister_private(old->release_fb);
7948 drm_framebuffer_unreference(old->release_fb);
7949 }
Chris Wilsond2dff872011-04-19 08:36:26 +01007950
Daniel Vetter67c96402013-01-23 16:25:09 +00007951 mutex_unlock(&crtc->mutex);
Chris Wilson0622a532011-04-21 09:32:11 +01007952 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08007953 }
7954
Eric Anholtc751ce42010-03-25 11:48:48 -07007955 /* Switch crtc and encoder back off if necessary */
Daniel Vetter24218aa2012-08-12 19:27:11 +02007956 if (old->dpms_mode != DRM_MODE_DPMS_ON)
7957 connector->funcs->dpms(connector, old->dpms_mode);
Daniel Vetter7b240562012-12-12 00:35:33 +01007958
7959 mutex_unlock(&crtc->mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08007960}
7961
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03007962static int i9xx_pll_refclk(struct drm_device *dev,
7963 const struct intel_crtc_config *pipe_config)
7964{
7965 struct drm_i915_private *dev_priv = dev->dev_private;
7966 u32 dpll = pipe_config->dpll_hw_state.dpll;
7967
7968 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
Ville Syrjäläe91e9412013-12-09 18:54:16 +02007969 return dev_priv->vbt.lvds_ssc_freq;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03007970 else if (HAS_PCH_SPLIT(dev))
7971 return 120000;
7972 else if (!IS_GEN2(dev))
7973 return 96000;
7974 else
7975 return 48000;
7976}
7977
Jesse Barnes79e53942008-11-07 14:24:08 -08007978/* Returns the clock of the currently programmed mode of the given pipe. */
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007979static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
7980 struct intel_crtc_config *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08007981{
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007982 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08007983 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007984 int pipe = pipe_config->cpu_transcoder;
Ville Syrjälä293623f2013-09-13 16:18:46 +03007985 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes79e53942008-11-07 14:24:08 -08007986 u32 fp;
7987 intel_clock_t clock;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03007988 int refclk = i9xx_pll_refclk(dev, pipe_config);
Jesse Barnes79e53942008-11-07 14:24:08 -08007989
7990 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Ville Syrjälä293623f2013-09-13 16:18:46 +03007991 fp = pipe_config->dpll_hw_state.fp0;
Jesse Barnes79e53942008-11-07 14:24:08 -08007992 else
Ville Syrjälä293623f2013-09-13 16:18:46 +03007993 fp = pipe_config->dpll_hw_state.fp1;
Jesse Barnes79e53942008-11-07 14:24:08 -08007994
7995 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05007996 if (IS_PINEVIEW(dev)) {
7997 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
7998 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +08007999 } else {
8000 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
8001 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
8002 }
8003
Chris Wilsona6c45cf2010-09-17 00:32:17 +01008004 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05008005 if (IS_PINEVIEW(dev))
8006 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
8007 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +08008008 else
8009 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -08008010 DPLL_FPA01_P1_POST_DIV_SHIFT);
8011
8012 switch (dpll & DPLL_MODE_MASK) {
8013 case DPLLB_MODE_DAC_SERIAL:
8014 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
8015 5 : 10;
8016 break;
8017 case DPLLB_MODE_LVDS:
8018 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
8019 7 : 14;
8020 break;
8021 default:
Zhao Yakui28c97732009-10-09 11:39:41 +08008022 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -08008023 "mode\n", (int)(dpll & DPLL_MODE_MASK));
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008024 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08008025 }
8026
Daniel Vetterac58c3f2013-06-01 17:16:17 +02008027 if (IS_PINEVIEW(dev))
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008028 pineview_clock(refclk, &clock);
Daniel Vetterac58c3f2013-06-01 17:16:17 +02008029 else
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008030 i9xx_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08008031 } else {
Ville Syrjälä0fb58222014-01-10 14:06:46 +02008032 u32 lvds = IS_I830(dev) ? 0 : I915_READ(LVDS);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +02008033 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
Jesse Barnes79e53942008-11-07 14:24:08 -08008034
8035 if (is_lvds) {
8036 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
8037 DPLL_FPA01_P1_POST_DIV_SHIFT);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +02008038
8039 if (lvds & LVDS_CLKB_POWER_UP)
8040 clock.p2 = 7;
8041 else
8042 clock.p2 = 14;
Jesse Barnes79e53942008-11-07 14:24:08 -08008043 } else {
8044 if (dpll & PLL_P1_DIVIDE_BY_TWO)
8045 clock.p1 = 2;
8046 else {
8047 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
8048 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
8049 }
8050 if (dpll & PLL_P2_DIVIDE_BY_4)
8051 clock.p2 = 4;
8052 else
8053 clock.p2 = 2;
Jesse Barnes79e53942008-11-07 14:24:08 -08008054 }
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008055
8056 i9xx_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08008057 }
8058
Ville Syrjälä18442d02013-09-13 16:00:08 +03008059 /*
8060 * This value includes pixel_multiplier. We will use
Damien Lespiau241bfc32013-09-25 16:45:37 +01008061 * port_clock to compute adjusted_mode.crtc_clock in the
Ville Syrjälä18442d02013-09-13 16:00:08 +03008062 * encoder's get_config() function.
8063 */
8064 pipe_config->port_clock = clock.dot;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008065}
8066
Ville Syrjälä6878da02013-09-13 15:59:11 +03008067int intel_dotclock_calculate(int link_freq,
8068 const struct intel_link_m_n *m_n)
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008069{
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008070 /*
8071 * The calculation for the data clock is:
Ville Syrjälä1041a022013-09-06 23:28:58 +03008072 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008073 * But we want to avoid losing precison if possible, so:
Ville Syrjälä1041a022013-09-06 23:28:58 +03008074 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008075 *
8076 * and the link clock is simpler:
Ville Syrjälä1041a022013-09-06 23:28:58 +03008077 * link_clock = (m * link_clock) / n
Jesse Barnes79e53942008-11-07 14:24:08 -08008078 */
8079
Ville Syrjälä6878da02013-09-13 15:59:11 +03008080 if (!m_n->link_n)
8081 return 0;
8082
8083 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
8084}
8085
Ville Syrjälä18442d02013-09-13 16:00:08 +03008086static void ironlake_pch_clock_get(struct intel_crtc *crtc,
8087 struct intel_crtc_config *pipe_config)
Ville Syrjälä6878da02013-09-13 15:59:11 +03008088{
8089 struct drm_device *dev = crtc->base.dev;
Ville Syrjälä18442d02013-09-13 16:00:08 +03008090
8091 /* read out port_clock from the DPLL */
8092 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä6878da02013-09-13 15:59:11 +03008093
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008094 /*
Ville Syrjälä18442d02013-09-13 16:00:08 +03008095 * This value does not include pixel_multiplier.
Damien Lespiau241bfc32013-09-25 16:45:37 +01008096 * We will check that port_clock and adjusted_mode.crtc_clock
Ville Syrjälä18442d02013-09-13 16:00:08 +03008097 * agree once we know their relationship in the encoder's
8098 * get_config() function.
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008099 */
Damien Lespiau241bfc32013-09-25 16:45:37 +01008100 pipe_config->adjusted_mode.crtc_clock =
Ville Syrjälä18442d02013-09-13 16:00:08 +03008101 intel_dotclock_calculate(intel_fdi_link_freq(dev) * 10000,
8102 &pipe_config->fdi_m_n);
Jesse Barnes79e53942008-11-07 14:24:08 -08008103}
8104
8105/** Returns the currently programmed mode of the given pipe. */
8106struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
8107 struct drm_crtc *crtc)
8108{
Jesse Barnes548f2452011-02-17 10:40:53 -08008109 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08008110 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +02008111 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08008112 struct drm_display_mode *mode;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008113 struct intel_crtc_config pipe_config;
Paulo Zanonife2b8f92012-10-23 18:30:02 -02008114 int htot = I915_READ(HTOTAL(cpu_transcoder));
8115 int hsync = I915_READ(HSYNC(cpu_transcoder));
8116 int vtot = I915_READ(VTOTAL(cpu_transcoder));
8117 int vsync = I915_READ(VSYNC(cpu_transcoder));
Ville Syrjälä293623f2013-09-13 16:18:46 +03008118 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08008119
8120 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
8121 if (!mode)
8122 return NULL;
8123
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008124 /*
8125 * Construct a pipe_config sufficient for getting the clock info
8126 * back out of crtc_clock_get.
8127 *
8128 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
8129 * to use a real value here instead.
8130 */
Ville Syrjälä293623f2013-09-13 16:18:46 +03008131 pipe_config.cpu_transcoder = (enum transcoder) pipe;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008132 pipe_config.pixel_multiplier = 1;
Ville Syrjälä293623f2013-09-13 16:18:46 +03008133 pipe_config.dpll_hw_state.dpll = I915_READ(DPLL(pipe));
8134 pipe_config.dpll_hw_state.fp0 = I915_READ(FP0(pipe));
8135 pipe_config.dpll_hw_state.fp1 = I915_READ(FP1(pipe));
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008136 i9xx_crtc_clock_get(intel_crtc, &pipe_config);
8137
Ville Syrjälä773ae032013-09-23 17:48:20 +03008138 mode->clock = pipe_config.port_clock / pipe_config.pixel_multiplier;
Jesse Barnes79e53942008-11-07 14:24:08 -08008139 mode->hdisplay = (htot & 0xffff) + 1;
8140 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
8141 mode->hsync_start = (hsync & 0xffff) + 1;
8142 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
8143 mode->vdisplay = (vtot & 0xffff) + 1;
8144 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
8145 mode->vsync_start = (vsync & 0xffff) + 1;
8146 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
8147
8148 drm_mode_set_name(mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08008149
8150 return mode;
8151}
8152
Daniel Vetter3dec0092010-08-20 21:40:52 +02008153static void intel_increase_pllclock(struct drm_crtc *crtc)
Jesse Barnes652c3932009-08-17 13:31:43 -07008154{
8155 struct drm_device *dev = crtc->dev;
8156 drm_i915_private_t *dev_priv = dev->dev_private;
8157 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8158 int pipe = intel_crtc->pipe;
Jesse Barnesdbdc6472010-12-30 09:36:39 -08008159 int dpll_reg = DPLL(pipe);
8160 int dpll;
Jesse Barnes652c3932009-08-17 13:31:43 -07008161
Eric Anholtbad720f2009-10-22 16:11:14 -07008162 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07008163 return;
8164
8165 if (!dev_priv->lvds_downclock_avail)
8166 return;
8167
Jesse Barnesdbdc6472010-12-30 09:36:39 -08008168 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07008169 if (!HAS_PIPE_CXSR(dev) && (dpll & DISPLAY_RATE_SELECT_FPA1)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +08008170 DRM_DEBUG_DRIVER("upclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07008171
Sean Paul8ac5a6d2012-02-13 13:14:51 -05008172 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07008173
8174 dpll &= ~DISPLAY_RATE_SELECT_FPA1;
8175 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07008176 intel_wait_for_vblank(dev, pipe);
Jesse Barnesdbdc6472010-12-30 09:36:39 -08008177
Jesse Barnes652c3932009-08-17 13:31:43 -07008178 dpll = I915_READ(dpll_reg);
8179 if (dpll & DISPLAY_RATE_SELECT_FPA1)
Zhao Yakui44d98a62009-10-09 11:39:40 +08008180 DRM_DEBUG_DRIVER("failed to upclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07008181 }
Jesse Barnes652c3932009-08-17 13:31:43 -07008182}
8183
8184static void intel_decrease_pllclock(struct drm_crtc *crtc)
8185{
8186 struct drm_device *dev = crtc->dev;
8187 drm_i915_private_t *dev_priv = dev->dev_private;
8188 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07008189
Eric Anholtbad720f2009-10-22 16:11:14 -07008190 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07008191 return;
8192
8193 if (!dev_priv->lvds_downclock_avail)
8194 return;
8195
8196 /*
8197 * Since this is called by a timer, we should never get here in
8198 * the manual case.
8199 */
8200 if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
Chris Wilson074b5e12012-05-02 12:07:06 +01008201 int pipe = intel_crtc->pipe;
8202 int dpll_reg = DPLL(pipe);
Daniel Vetterdc257cf2012-05-07 11:30:46 +02008203 int dpll;
Chris Wilson074b5e12012-05-02 12:07:06 +01008204
Zhao Yakui44d98a62009-10-09 11:39:40 +08008205 DRM_DEBUG_DRIVER("downclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07008206
Sean Paul8ac5a6d2012-02-13 13:14:51 -05008207 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07008208
Chris Wilson074b5e12012-05-02 12:07:06 +01008209 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07008210 dpll |= DISPLAY_RATE_SELECT_FPA1;
8211 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07008212 intel_wait_for_vblank(dev, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07008213 dpll = I915_READ(dpll_reg);
8214 if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
Zhao Yakui44d98a62009-10-09 11:39:40 +08008215 DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07008216 }
8217
8218}
8219
Chris Wilsonf047e392012-07-21 12:31:41 +01008220void intel_mark_busy(struct drm_device *dev)
Jesse Barnes652c3932009-08-17 13:31:43 -07008221{
Paulo Zanonic67a4702013-08-19 13:18:09 -03008222 struct drm_i915_private *dev_priv = dev->dev_private;
8223
8224 hsw_package_c8_gpu_busy(dev_priv);
8225 i915_update_gfx_val(dev_priv);
Chris Wilsonf047e392012-07-21 12:31:41 +01008226}
8227
8228void intel_mark_idle(struct drm_device *dev)
8229{
Paulo Zanonic67a4702013-08-19 13:18:09 -03008230 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson725a5b52013-01-08 11:02:57 +00008231 struct drm_crtc *crtc;
8232
Paulo Zanonic67a4702013-08-19 13:18:09 -03008233 hsw_package_c8_gpu_idle(dev_priv);
8234
Jani Nikulad330a952014-01-21 11:24:25 +02008235 if (!i915.powersave)
Chris Wilson725a5b52013-01-08 11:02:57 +00008236 return;
8237
8238 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
8239 if (!crtc->fb)
8240 continue;
8241
8242 intel_decrease_pllclock(crtc);
8243 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01008244
Damien Lespiau3d13ef22014-02-07 19:12:47 +00008245 if (INTEL_INFO(dev)->gen >= 6)
Chris Wilsonb29c19b2013-09-25 17:34:56 +01008246 gen6_rps_idle(dev->dev_private);
Chris Wilsonf047e392012-07-21 12:31:41 +01008247}
8248
Chris Wilsonc65355b2013-06-06 16:53:41 -03008249void intel_mark_fb_busy(struct drm_i915_gem_object *obj,
8250 struct intel_ring_buffer *ring)
Chris Wilsonf047e392012-07-21 12:31:41 +01008251{
8252 struct drm_device *dev = obj->base.dev;
Jesse Barnes652c3932009-08-17 13:31:43 -07008253 struct drm_crtc *crtc;
Jesse Barnes652c3932009-08-17 13:31:43 -07008254
Jani Nikulad330a952014-01-21 11:24:25 +02008255 if (!i915.powersave)
Jesse Barnes652c3932009-08-17 13:31:43 -07008256 return;
8257
Jesse Barnes652c3932009-08-17 13:31:43 -07008258 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
Jesse Barnes652c3932009-08-17 13:31:43 -07008259 if (!crtc->fb)
8260 continue;
8261
Chris Wilsonc65355b2013-06-06 16:53:41 -03008262 if (to_intel_framebuffer(crtc->fb)->obj != obj)
8263 continue;
8264
8265 intel_increase_pllclock(crtc);
8266 if (ring && intel_fbc_enabled(dev))
8267 ring->fbc_dirty = true;
Jesse Barnes652c3932009-08-17 13:31:43 -07008268 }
Jesse Barnes652c3932009-08-17 13:31:43 -07008269}
8270
Jesse Barnes79e53942008-11-07 14:24:08 -08008271static void intel_crtc_destroy(struct drm_crtc *crtc)
8272{
8273 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02008274 struct drm_device *dev = crtc->dev;
8275 struct intel_unpin_work *work;
8276 unsigned long flags;
8277
8278 spin_lock_irqsave(&dev->event_lock, flags);
8279 work = intel_crtc->unpin_work;
8280 intel_crtc->unpin_work = NULL;
8281 spin_unlock_irqrestore(&dev->event_lock, flags);
8282
8283 if (work) {
8284 cancel_work_sync(&work->work);
8285 kfree(work);
8286 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008287
Mika Kuoppala40ccc722013-04-23 17:27:08 +03008288 intel_crtc_cursor_set(crtc, NULL, 0, 0, 0);
8289
Jesse Barnes79e53942008-11-07 14:24:08 -08008290 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02008291
Jesse Barnes79e53942008-11-07 14:24:08 -08008292 kfree(intel_crtc);
8293}
8294
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008295static void intel_unpin_work_fn(struct work_struct *__work)
8296{
8297 struct intel_unpin_work *work =
8298 container_of(__work, struct intel_unpin_work, work);
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008299 struct drm_device *dev = work->crtc->dev;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008300
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008301 mutex_lock(&dev->struct_mutex);
Chris Wilson1690e1e2011-12-14 13:57:08 +01008302 intel_unpin_fb_obj(work->old_fb_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00008303 drm_gem_object_unreference(&work->pending_flip_obj->base);
8304 drm_gem_object_unreference(&work->old_fb_obj->base);
Chris Wilsond9e86c02010-11-10 16:40:20 +00008305
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008306 intel_update_fbc(dev);
8307 mutex_unlock(&dev->struct_mutex);
8308
8309 BUG_ON(atomic_read(&to_intel_crtc(work->crtc)->unpin_work_count) == 0);
8310 atomic_dec(&to_intel_crtc(work->crtc)->unpin_work_count);
8311
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008312 kfree(work);
8313}
8314
Jesse Barnes1afe3e92010-03-26 10:35:20 -07008315static void do_intel_finish_page_flip(struct drm_device *dev,
Mario Kleiner49b14a52010-12-09 07:00:07 +01008316 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008317{
8318 drm_i915_private_t *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008319 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8320 struct intel_unpin_work *work;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008321 unsigned long flags;
8322
8323 /* Ignore early vblank irqs */
8324 if (intel_crtc == NULL)
8325 return;
8326
8327 spin_lock_irqsave(&dev->event_lock, flags);
8328 work = intel_crtc->unpin_work;
Chris Wilsone7d841c2012-12-03 11:36:30 +00008329
8330 /* Ensure we don't miss a work->pending update ... */
8331 smp_rmb();
8332
8333 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008334 spin_unlock_irqrestore(&dev->event_lock, flags);
8335 return;
8336 }
8337
Chris Wilsone7d841c2012-12-03 11:36:30 +00008338 /* and that the unpin work is consistent wrt ->pending. */
8339 smp_rmb();
8340
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008341 intel_crtc->unpin_work = NULL;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008342
Rob Clark45a066e2012-10-08 14:50:40 -05008343 if (work->event)
8344 drm_send_vblank_event(dev, intel_crtc->pipe, work->event);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008345
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01008346 drm_vblank_put(dev, intel_crtc->pipe);
8347
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008348 spin_unlock_irqrestore(&dev->event_lock, flags);
8349
Daniel Vetter2c10d572012-12-20 21:24:07 +01008350 wake_up_all(&dev_priv->pending_flip_queue);
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008351
8352 queue_work(dev_priv->wq, &work->work);
Jesse Barnese5510fa2010-07-01 16:48:37 -07008353
8354 trace_i915_flip_complete(intel_crtc->plane, work->pending_flip_obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008355}
8356
Jesse Barnes1afe3e92010-03-26 10:35:20 -07008357void intel_finish_page_flip(struct drm_device *dev, int pipe)
8358{
8359 drm_i915_private_t *dev_priv = dev->dev_private;
8360 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
8361
Mario Kleiner49b14a52010-12-09 07:00:07 +01008362 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07008363}
8364
8365void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
8366{
8367 drm_i915_private_t *dev_priv = dev->dev_private;
8368 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
8369
Mario Kleiner49b14a52010-12-09 07:00:07 +01008370 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07008371}
8372
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008373void intel_prepare_page_flip(struct drm_device *dev, int plane)
8374{
8375 drm_i915_private_t *dev_priv = dev->dev_private;
8376 struct intel_crtc *intel_crtc =
8377 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
8378 unsigned long flags;
8379
Chris Wilsone7d841c2012-12-03 11:36:30 +00008380 /* NB: An MMIO update of the plane base pointer will also
8381 * generate a page-flip completion irq, i.e. every modeset
8382 * is also accompanied by a spurious intel_prepare_page_flip().
8383 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008384 spin_lock_irqsave(&dev->event_lock, flags);
Chris Wilsone7d841c2012-12-03 11:36:30 +00008385 if (intel_crtc->unpin_work)
8386 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008387 spin_unlock_irqrestore(&dev->event_lock, flags);
8388}
8389
Chris Wilsone7d841c2012-12-03 11:36:30 +00008390inline static void intel_mark_page_flip_active(struct intel_crtc *intel_crtc)
8391{
8392 /* Ensure that the work item is consistent when activating it ... */
8393 smp_wmb();
8394 atomic_set(&intel_crtc->unpin_work->pending, INTEL_FLIP_PENDING);
8395 /* and that it is marked active as soon as the irq could fire. */
8396 smp_wmb();
8397}
8398
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008399static int intel_gen2_queue_flip(struct drm_device *dev,
8400 struct drm_crtc *crtc,
8401 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07008402 struct drm_i915_gem_object *obj,
8403 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008404{
8405 struct drm_i915_private *dev_priv = dev->dev_private;
8406 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008407 u32 flip_mask;
Daniel Vetter6d90c952012-04-26 23:28:05 +02008408 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008409 int ret;
8410
Daniel Vetter6d90c952012-04-26 23:28:05 +02008411 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008412 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008413 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008414
Daniel Vetter6d90c952012-04-26 23:28:05 +02008415 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008416 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008417 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008418
8419 /* Can't queue multiple flips, so wait for the previous
8420 * one to finish before executing the next.
8421 */
8422 if (intel_crtc->plane)
8423 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
8424 else
8425 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02008426 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
8427 intel_ring_emit(ring, MI_NOOP);
8428 intel_ring_emit(ring, MI_DISPLAY_FLIP |
8429 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
8430 intel_ring_emit(ring, fb->pitches[0]);
Ben Widawskyf343c5f2013-07-05 14:41:04 -07008431 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02008432 intel_ring_emit(ring, 0); /* aux display base address, unused */
Chris Wilsone7d841c2012-12-03 11:36:30 +00008433
8434 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01008435 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01008436 return 0;
8437
8438err_unpin:
8439 intel_unpin_fb_obj(obj);
8440err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008441 return ret;
8442}
8443
8444static int intel_gen3_queue_flip(struct drm_device *dev,
8445 struct drm_crtc *crtc,
8446 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07008447 struct drm_i915_gem_object *obj,
8448 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008449{
8450 struct drm_i915_private *dev_priv = dev->dev_private;
8451 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008452 u32 flip_mask;
Daniel Vetter6d90c952012-04-26 23:28:05 +02008453 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008454 int ret;
8455
Daniel Vetter6d90c952012-04-26 23:28:05 +02008456 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008457 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008458 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008459
Daniel Vetter6d90c952012-04-26 23:28:05 +02008460 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008461 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008462 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008463
8464 if (intel_crtc->plane)
8465 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
8466 else
8467 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02008468 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
8469 intel_ring_emit(ring, MI_NOOP);
8470 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
8471 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
8472 intel_ring_emit(ring, fb->pitches[0]);
Ben Widawskyf343c5f2013-07-05 14:41:04 -07008473 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02008474 intel_ring_emit(ring, MI_NOOP);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008475
Chris Wilsone7d841c2012-12-03 11:36:30 +00008476 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01008477 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01008478 return 0;
8479
8480err_unpin:
8481 intel_unpin_fb_obj(obj);
8482err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008483 return ret;
8484}
8485
8486static int intel_gen4_queue_flip(struct drm_device *dev,
8487 struct drm_crtc *crtc,
8488 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07008489 struct drm_i915_gem_object *obj,
8490 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008491{
8492 struct drm_i915_private *dev_priv = dev->dev_private;
8493 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8494 uint32_t pf, pipesrc;
Daniel Vetter6d90c952012-04-26 23:28:05 +02008495 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008496 int ret;
8497
Daniel Vetter6d90c952012-04-26 23:28:05 +02008498 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008499 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008500 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008501
Daniel Vetter6d90c952012-04-26 23:28:05 +02008502 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008503 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008504 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008505
8506 /* i965+ uses the linear or tiled offsets from the
8507 * Display Registers (which do not change across a page-flip)
8508 * so we need only reprogram the base address.
8509 */
Daniel Vetter6d90c952012-04-26 23:28:05 +02008510 intel_ring_emit(ring, MI_DISPLAY_FLIP |
8511 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
8512 intel_ring_emit(ring, fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02008513 intel_ring_emit(ring,
Ben Widawskyf343c5f2013-07-05 14:41:04 -07008514 (i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset) |
Daniel Vetterc2c75132012-07-05 12:17:30 +02008515 obj->tiling_mode);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008516
8517 /* XXX Enabling the panel-fitter across page-flip is so far
8518 * untested on non-native modes, so ignore it for now.
8519 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
8520 */
8521 pf = 0;
8522 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02008523 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00008524
8525 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01008526 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01008527 return 0;
8528
8529err_unpin:
8530 intel_unpin_fb_obj(obj);
8531err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008532 return ret;
8533}
8534
8535static int intel_gen6_queue_flip(struct drm_device *dev,
8536 struct drm_crtc *crtc,
8537 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07008538 struct drm_i915_gem_object *obj,
8539 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008540{
8541 struct drm_i915_private *dev_priv = dev->dev_private;
8542 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter6d90c952012-04-26 23:28:05 +02008543 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008544 uint32_t pf, pipesrc;
8545 int ret;
8546
Daniel Vetter6d90c952012-04-26 23:28:05 +02008547 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008548 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008549 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008550
Daniel Vetter6d90c952012-04-26 23:28:05 +02008551 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008552 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008553 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008554
Daniel Vetter6d90c952012-04-26 23:28:05 +02008555 intel_ring_emit(ring, MI_DISPLAY_FLIP |
8556 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
8557 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
Ben Widawskyf343c5f2013-07-05 14:41:04 -07008558 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008559
Chris Wilson99d9acd2012-04-17 20:37:00 +01008560 /* Contrary to the suggestions in the documentation,
8561 * "Enable Panel Fitter" does not seem to be required when page
8562 * flipping with a non-native mode, and worse causes a normal
8563 * modeset to fail.
8564 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
8565 */
8566 pf = 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008567 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02008568 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00008569
8570 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01008571 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01008572 return 0;
8573
8574err_unpin:
8575 intel_unpin_fb_obj(obj);
8576err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008577 return ret;
8578}
8579
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008580static int intel_gen7_queue_flip(struct drm_device *dev,
8581 struct drm_crtc *crtc,
8582 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07008583 struct drm_i915_gem_object *obj,
8584 uint32_t flags)
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008585{
8586 struct drm_i915_private *dev_priv = dev->dev_private;
8587 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilsonffe74d72013-08-26 20:58:12 +01008588 struct intel_ring_buffer *ring;
Daniel Vettercb05d8d2012-05-23 14:02:00 +02008589 uint32_t plane_bit = 0;
Chris Wilsonffe74d72013-08-26 20:58:12 +01008590 int len, ret;
8591
8592 ring = obj->ring;
Chris Wilson1c5fd082013-09-04 10:54:30 +01008593 if (IS_VALLEYVIEW(dev) || ring == NULL || ring->id != RCS)
Chris Wilsonffe74d72013-08-26 20:58:12 +01008594 ring = &dev_priv->ring[BCS];
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008595
8596 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
8597 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008598 goto err;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008599
Daniel Vettercb05d8d2012-05-23 14:02:00 +02008600 switch(intel_crtc->plane) {
8601 case PLANE_A:
8602 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
8603 break;
8604 case PLANE_B:
8605 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
8606 break;
8607 case PLANE_C:
8608 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
8609 break;
8610 default:
8611 WARN_ONCE(1, "unknown plane in flip command\n");
8612 ret = -ENODEV;
Eugeni Dodonovab3951e2012-06-18 19:03:38 -03008613 goto err_unpin;
Daniel Vettercb05d8d2012-05-23 14:02:00 +02008614 }
8615
Chris Wilsonffe74d72013-08-26 20:58:12 +01008616 len = 4;
8617 if (ring->id == RCS)
8618 len += 6;
8619
8620 ret = intel_ring_begin(ring, len);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008621 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008622 goto err_unpin;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008623
Chris Wilsonffe74d72013-08-26 20:58:12 +01008624 /* Unmask the flip-done completion message. Note that the bspec says that
8625 * we should do this for both the BCS and RCS, and that we must not unmask
8626 * more than one flip event at any time (or ensure that one flip message
8627 * can be sent by waiting for flip-done prior to queueing new flips).
8628 * Experimentation says that BCS works despite DERRMR masking all
8629 * flip-done completion events and that unmasking all planes at once
8630 * for the RCS also doesn't appear to drop events. Setting the DERRMR
8631 * to zero does lead to lockups within MI_DISPLAY_FLIP.
8632 */
8633 if (ring->id == RCS) {
8634 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
8635 intel_ring_emit(ring, DERRMR);
8636 intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
8637 DERRMR_PIPEB_PRI_FLIP_DONE |
8638 DERRMR_PIPEC_PRI_FLIP_DONE));
Ville Syrjälä22613c92013-11-29 13:13:42 +02008639 intel_ring_emit(ring, MI_STORE_REGISTER_MEM(1) |
8640 MI_SRM_LRM_GLOBAL_GTT);
Chris Wilsonffe74d72013-08-26 20:58:12 +01008641 intel_ring_emit(ring, DERRMR);
8642 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
8643 }
8644
Daniel Vettercb05d8d2012-05-23 14:02:00 +02008645 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02008646 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
Ben Widawskyf343c5f2013-07-05 14:41:04 -07008647 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008648 intel_ring_emit(ring, (MI_NOOP));
Chris Wilsone7d841c2012-12-03 11:36:30 +00008649
8650 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01008651 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01008652 return 0;
8653
8654err_unpin:
8655 intel_unpin_fb_obj(obj);
8656err:
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008657 return ret;
8658}
8659
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008660static int intel_default_queue_flip(struct drm_device *dev,
8661 struct drm_crtc *crtc,
8662 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07008663 struct drm_i915_gem_object *obj,
8664 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008665{
8666 return -ENODEV;
8667}
8668
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008669static int intel_crtc_page_flip(struct drm_crtc *crtc,
8670 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07008671 struct drm_pending_vblank_event *event,
8672 uint32_t page_flip_flags)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008673{
8674 struct drm_device *dev = crtc->dev;
8675 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä4a35f832013-02-22 16:53:38 +02008676 struct drm_framebuffer *old_fb = crtc->fb;
8677 struct drm_i915_gem_object *obj = to_intel_framebuffer(fb)->obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008678 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8679 struct intel_unpin_work *work;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008680 unsigned long flags;
Chris Wilson52e68632010-08-08 10:15:59 +01008681 int ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008682
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03008683 /* Can't change pixel format via MI display flips. */
8684 if (fb->pixel_format != crtc->fb->pixel_format)
8685 return -EINVAL;
8686
8687 /*
8688 * TILEOFF/LINOFF registers can't be changed via MI display flips.
8689 * Note that pitch changes could also affect these register.
8690 */
8691 if (INTEL_INFO(dev)->gen > 3 &&
8692 (fb->offsets[0] != crtc->fb->offsets[0] ||
8693 fb->pitches[0] != crtc->fb->pitches[0]))
8694 return -EINVAL;
8695
Daniel Vetterb14c5672013-09-19 12:18:32 +02008696 work = kzalloc(sizeof(*work), GFP_KERNEL);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008697 if (work == NULL)
8698 return -ENOMEM;
8699
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008700 work->event = event;
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008701 work->crtc = crtc;
Ville Syrjälä4a35f832013-02-22 16:53:38 +02008702 work->old_fb_obj = to_intel_framebuffer(old_fb)->obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008703 INIT_WORK(&work->work, intel_unpin_work_fn);
8704
Jesse Barnes7317c75e62011-08-29 09:45:28 -07008705 ret = drm_vblank_get(dev, intel_crtc->pipe);
8706 if (ret)
8707 goto free_work;
8708
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008709 /* We borrow the event spin lock for protecting unpin_work */
8710 spin_lock_irqsave(&dev->event_lock, flags);
8711 if (intel_crtc->unpin_work) {
8712 spin_unlock_irqrestore(&dev->event_lock, flags);
8713 kfree(work);
Jesse Barnes7317c75e62011-08-29 09:45:28 -07008714 drm_vblank_put(dev, intel_crtc->pipe);
Chris Wilson468f0b42010-05-27 13:18:13 +01008715
8716 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008717 return -EBUSY;
8718 }
8719 intel_crtc->unpin_work = work;
8720 spin_unlock_irqrestore(&dev->event_lock, flags);
8721
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008722 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
8723 flush_workqueue(dev_priv->wq);
8724
Chris Wilson79158102012-05-23 11:13:58 +01008725 ret = i915_mutex_lock_interruptible(dev);
8726 if (ret)
8727 goto cleanup;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008728
Jesse Barnes75dfca82010-02-10 15:09:44 -08008729 /* Reference the objects for the scheduled work. */
Chris Wilson05394f32010-11-08 19:18:58 +00008730 drm_gem_object_reference(&work->old_fb_obj->base);
8731 drm_gem_object_reference(&obj->base);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008732
8733 crtc->fb = fb;
Chris Wilson96b099f2010-06-07 14:03:04 +01008734
Chris Wilsone1f99ce2010-10-27 12:45:26 +01008735 work->pending_flip_obj = obj;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01008736
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01008737 work->enable_stall_check = true;
8738
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008739 atomic_inc(&intel_crtc->unpin_work_count);
Ville Syrjälä10d83732013-01-29 18:13:34 +02008740 intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilsone1f99ce2010-10-27 12:45:26 +01008741
Keith Packarded8d1972013-07-22 18:49:58 -07008742 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, page_flip_flags);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008743 if (ret)
8744 goto cleanup_pending;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008745
Chris Wilson7782de32011-07-08 12:22:41 +01008746 intel_disable_fbc(dev);
Chris Wilsonc65355b2013-06-06 16:53:41 -03008747 intel_mark_fb_busy(obj, NULL);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008748 mutex_unlock(&dev->struct_mutex);
8749
Jesse Barnese5510fa2010-07-01 16:48:37 -07008750 trace_i915_flip_request(intel_crtc->plane, obj);
8751
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008752 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +01008753
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008754cleanup_pending:
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008755 atomic_dec(&intel_crtc->unpin_work_count);
Ville Syrjälä4a35f832013-02-22 16:53:38 +02008756 crtc->fb = old_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00008757 drm_gem_object_unreference(&work->old_fb_obj->base);
8758 drm_gem_object_unreference(&obj->base);
Chris Wilson96b099f2010-06-07 14:03:04 +01008759 mutex_unlock(&dev->struct_mutex);
8760
Chris Wilson79158102012-05-23 11:13:58 +01008761cleanup:
Chris Wilson96b099f2010-06-07 14:03:04 +01008762 spin_lock_irqsave(&dev->event_lock, flags);
8763 intel_crtc->unpin_work = NULL;
8764 spin_unlock_irqrestore(&dev->event_lock, flags);
8765
Jesse Barnes7317c75e62011-08-29 09:45:28 -07008766 drm_vblank_put(dev, intel_crtc->pipe);
8767free_work:
Chris Wilson96b099f2010-06-07 14:03:04 +01008768 kfree(work);
8769
8770 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008771}
8772
Chris Wilsonf6e5b162011-04-12 18:06:51 +01008773static struct drm_crtc_helper_funcs intel_helper_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +01008774 .mode_set_base_atomic = intel_pipe_set_base_atomic,
8775 .load_lut = intel_crtc_load_lut,
Chris Wilsonf6e5b162011-04-12 18:06:51 +01008776};
8777
Daniel Vetter9a935852012-07-05 22:34:27 +02008778/**
8779 * intel_modeset_update_staged_output_state
8780 *
8781 * Updates the staged output configuration state, e.g. after we've read out the
8782 * current hw state.
8783 */
8784static void intel_modeset_update_staged_output_state(struct drm_device *dev)
8785{
Ville Syrjälä76688512014-01-10 11:28:06 +02008786 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +02008787 struct intel_encoder *encoder;
8788 struct intel_connector *connector;
8789
8790 list_for_each_entry(connector, &dev->mode_config.connector_list,
8791 base.head) {
8792 connector->new_encoder =
8793 to_intel_encoder(connector->base.encoder);
8794 }
8795
8796 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8797 base.head) {
8798 encoder->new_crtc =
8799 to_intel_crtc(encoder->base.crtc);
8800 }
Ville Syrjälä76688512014-01-10 11:28:06 +02008801
8802 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
8803 base.head) {
8804 crtc->new_enabled = crtc->base.enabled;
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +02008805
8806 if (crtc->new_enabled)
8807 crtc->new_config = &crtc->config;
8808 else
8809 crtc->new_config = NULL;
Ville Syrjälä76688512014-01-10 11:28:06 +02008810 }
Daniel Vetter9a935852012-07-05 22:34:27 +02008811}
8812
8813/**
8814 * intel_modeset_commit_output_state
8815 *
8816 * This function copies the stage display pipe configuration to the real one.
8817 */
8818static void intel_modeset_commit_output_state(struct drm_device *dev)
8819{
Ville Syrjälä76688512014-01-10 11:28:06 +02008820 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +02008821 struct intel_encoder *encoder;
8822 struct intel_connector *connector;
8823
8824 list_for_each_entry(connector, &dev->mode_config.connector_list,
8825 base.head) {
8826 connector->base.encoder = &connector->new_encoder->base;
8827 }
8828
8829 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8830 base.head) {
8831 encoder->base.crtc = &encoder->new_crtc->base;
8832 }
Ville Syrjälä76688512014-01-10 11:28:06 +02008833
8834 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
8835 base.head) {
8836 crtc->base.enabled = crtc->new_enabled;
8837 }
Daniel Vetter9a935852012-07-05 22:34:27 +02008838}
8839
Daniel Vetter050f7ae2013-06-02 13:26:23 +02008840static void
8841connected_sink_compute_bpp(struct intel_connector * connector,
8842 struct intel_crtc_config *pipe_config)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008843{
Daniel Vetter050f7ae2013-06-02 13:26:23 +02008844 int bpp = pipe_config->pipe_bpp;
8845
8846 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
8847 connector->base.base.id,
8848 drm_get_connector_name(&connector->base));
8849
8850 /* Don't use an invalid EDID bpc value */
8851 if (connector->base.display_info.bpc &&
8852 connector->base.display_info.bpc * 3 < bpp) {
8853 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
8854 bpp, connector->base.display_info.bpc*3);
8855 pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
8856 }
8857
8858 /* Clamp bpp to 8 on screens without EDID 1.4 */
8859 if (connector->base.display_info.bpc == 0 && bpp > 24) {
8860 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
8861 bpp);
8862 pipe_config->pipe_bpp = 24;
8863 }
8864}
8865
8866static int
8867compute_baseline_pipe_bpp(struct intel_crtc *crtc,
8868 struct drm_framebuffer *fb,
8869 struct intel_crtc_config *pipe_config)
8870{
8871 struct drm_device *dev = crtc->base.dev;
8872 struct intel_connector *connector;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008873 int bpp;
8874
Daniel Vetterd42264b2013-03-28 16:38:08 +01008875 switch (fb->pixel_format) {
8876 case DRM_FORMAT_C8:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008877 bpp = 8*3; /* since we go through a colormap */
8878 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01008879 case DRM_FORMAT_XRGB1555:
8880 case DRM_FORMAT_ARGB1555:
8881 /* checked in intel_framebuffer_init already */
8882 if (WARN_ON(INTEL_INFO(dev)->gen > 3))
8883 return -EINVAL;
8884 case DRM_FORMAT_RGB565:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008885 bpp = 6*3; /* min is 18bpp */
8886 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01008887 case DRM_FORMAT_XBGR8888:
8888 case DRM_FORMAT_ABGR8888:
8889 /* checked in intel_framebuffer_init already */
8890 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
8891 return -EINVAL;
8892 case DRM_FORMAT_XRGB8888:
8893 case DRM_FORMAT_ARGB8888:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008894 bpp = 8*3;
8895 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01008896 case DRM_FORMAT_XRGB2101010:
8897 case DRM_FORMAT_ARGB2101010:
8898 case DRM_FORMAT_XBGR2101010:
8899 case DRM_FORMAT_ABGR2101010:
8900 /* checked in intel_framebuffer_init already */
8901 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
Daniel Vetterbaba1332013-03-27 00:45:00 +01008902 return -EINVAL;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008903 bpp = 10*3;
8904 break;
Daniel Vetterbaba1332013-03-27 00:45:00 +01008905 /* TODO: gen4+ supports 16 bpc floating point, too. */
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008906 default:
8907 DRM_DEBUG_KMS("unsupported depth\n");
8908 return -EINVAL;
8909 }
8910
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008911 pipe_config->pipe_bpp = bpp;
8912
8913 /* Clamp display bpp to EDID value */
8914 list_for_each_entry(connector, &dev->mode_config.connector_list,
Daniel Vetter050f7ae2013-06-02 13:26:23 +02008915 base.head) {
Daniel Vetter1b829e02013-06-02 13:26:24 +02008916 if (!connector->new_encoder ||
8917 connector->new_encoder->new_crtc != crtc)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008918 continue;
8919
Daniel Vetter050f7ae2013-06-02 13:26:23 +02008920 connected_sink_compute_bpp(connector, pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008921 }
8922
8923 return bpp;
8924}
8925
Daniel Vetter644db712013-09-19 14:53:58 +02008926static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
8927{
8928 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
8929 "type: 0x%x flags: 0x%x\n",
Damien Lespiau13428302013-09-25 16:45:36 +01008930 mode->crtc_clock,
Daniel Vetter644db712013-09-19 14:53:58 +02008931 mode->crtc_hdisplay, mode->crtc_hsync_start,
8932 mode->crtc_hsync_end, mode->crtc_htotal,
8933 mode->crtc_vdisplay, mode->crtc_vsync_start,
8934 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
8935}
8936
Daniel Vetterc0b03412013-05-28 12:05:54 +02008937static void intel_dump_pipe_config(struct intel_crtc *crtc,
8938 struct intel_crtc_config *pipe_config,
8939 const char *context)
8940{
8941 DRM_DEBUG_KMS("[CRTC:%d]%s config for pipe %c\n", crtc->base.base.id,
8942 context, pipe_name(crtc->pipe));
8943
8944 DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config->cpu_transcoder));
8945 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
8946 pipe_config->pipe_bpp, pipe_config->dither);
8947 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
8948 pipe_config->has_pch_encoder,
8949 pipe_config->fdi_lanes,
8950 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
8951 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
8952 pipe_config->fdi_m_n.tu);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008953 DRM_DEBUG_KMS("dp: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
8954 pipe_config->has_dp_encoder,
8955 pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n,
8956 pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n,
8957 pipe_config->dp_m_n.tu);
Daniel Vetterc0b03412013-05-28 12:05:54 +02008958 DRM_DEBUG_KMS("requested mode:\n");
8959 drm_mode_debug_printmodeline(&pipe_config->requested_mode);
8960 DRM_DEBUG_KMS("adjusted mode:\n");
8961 drm_mode_debug_printmodeline(&pipe_config->adjusted_mode);
Daniel Vetter644db712013-09-19 14:53:58 +02008962 intel_dump_crtc_timings(&pipe_config->adjusted_mode);
Ville Syrjäläd71b8d42013-09-06 23:29:08 +03008963 DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock);
Ville Syrjälä37327ab2013-09-04 18:25:28 +03008964 DRM_DEBUG_KMS("pipe src size: %dx%d\n",
8965 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
Daniel Vetterc0b03412013-05-28 12:05:54 +02008966 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
8967 pipe_config->gmch_pfit.control,
8968 pipe_config->gmch_pfit.pgm_ratios,
8969 pipe_config->gmch_pfit.lvds_border_bits);
Chris Wilsonfd4daa92013-08-27 17:04:17 +01008970 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
Daniel Vetterc0b03412013-05-28 12:05:54 +02008971 pipe_config->pch_pfit.pos,
Chris Wilsonfd4daa92013-08-27 17:04:17 +01008972 pipe_config->pch_pfit.size,
8973 pipe_config->pch_pfit.enabled ? "enabled" : "disabled");
Paulo Zanoni42db64e2013-05-31 16:33:22 -03008974 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03008975 DRM_DEBUG_KMS("double wide: %i\n", pipe_config->double_wide);
Daniel Vetterc0b03412013-05-28 12:05:54 +02008976}
8977
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02008978static bool check_encoder_cloning(struct drm_crtc *crtc)
8979{
8980 int num_encoders = 0;
8981 bool uncloneable_encoders = false;
8982 struct intel_encoder *encoder;
8983
8984 list_for_each_entry(encoder, &crtc->dev->mode_config.encoder_list,
8985 base.head) {
8986 if (&encoder->new_crtc->base != crtc)
8987 continue;
8988
8989 num_encoders++;
8990 if (!encoder->cloneable)
8991 uncloneable_encoders = true;
8992 }
8993
8994 return !(num_encoders > 1 && uncloneable_encoders);
8995}
8996
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008997static struct intel_crtc_config *
8998intel_modeset_pipe_config(struct drm_crtc *crtc,
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008999 struct drm_framebuffer *fb,
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009000 struct drm_display_mode *mode)
Daniel Vetter7758a112012-07-08 19:40:39 +02009001{
9002 struct drm_device *dev = crtc->dev;
Daniel Vetter7758a112012-07-08 19:40:39 +02009003 struct intel_encoder *encoder;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009004 struct intel_crtc_config *pipe_config;
Daniel Vettere29c22c2013-02-21 00:00:16 +01009005 int plane_bpp, ret = -EINVAL;
9006 bool retry = true;
Daniel Vetter7758a112012-07-08 19:40:39 +02009007
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02009008 if (!check_encoder_cloning(crtc)) {
9009 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
9010 return ERR_PTR(-EINVAL);
9011 }
9012
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009013 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
9014 if (!pipe_config)
Daniel Vetter7758a112012-07-08 19:40:39 +02009015 return ERR_PTR(-ENOMEM);
9016
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009017 drm_mode_copy(&pipe_config->adjusted_mode, mode);
9018 drm_mode_copy(&pipe_config->requested_mode, mode);
Ville Syrjälä37327ab2013-09-04 18:25:28 +03009019
Daniel Vettere143a212013-07-04 12:01:15 +02009020 pipe_config->cpu_transcoder =
9021 (enum transcoder) to_intel_crtc(crtc)->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009022 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009023
Imre Deak2960bc92013-07-30 13:36:32 +03009024 /*
9025 * Sanitize sync polarity flags based on requested ones. If neither
9026 * positive or negative polarity is requested, treat this as meaning
9027 * negative polarity.
9028 */
9029 if (!(pipe_config->adjusted_mode.flags &
9030 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
9031 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
9032
9033 if (!(pipe_config->adjusted_mode.flags &
9034 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
9035 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
9036
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009037 /* Compute a starting value for pipe_config->pipe_bpp taking the source
9038 * plane pixel format and any sink constraints into account. Returns the
9039 * source plane bpp so that dithering can be selected on mismatches
9040 * after encoders and crtc also have had their say. */
9041 plane_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
9042 fb, pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009043 if (plane_bpp < 0)
9044 goto fail;
9045
Ville Syrjäläe41a56b2013-10-01 22:52:14 +03009046 /*
9047 * Determine the real pipe dimensions. Note that stereo modes can
9048 * increase the actual pipe size due to the frame doubling and
9049 * insertion of additional space for blanks between the frame. This
9050 * is stored in the crtc timings. We use the requested mode to do this
9051 * computation to clearly distinguish it from the adjusted mode, which
9052 * can be changed by the connectors in the below retry loop.
9053 */
9054 drm_mode_set_crtcinfo(&pipe_config->requested_mode, CRTC_STEREO_DOUBLE);
9055 pipe_config->pipe_src_w = pipe_config->requested_mode.crtc_hdisplay;
9056 pipe_config->pipe_src_h = pipe_config->requested_mode.crtc_vdisplay;
9057
Daniel Vettere29c22c2013-02-21 00:00:16 +01009058encoder_retry:
Daniel Vetteref1b4602013-06-01 17:17:04 +02009059 /* Ensure the port clock defaults are reset when retrying. */
Daniel Vetterff9a6752013-06-01 17:16:21 +02009060 pipe_config->port_clock = 0;
Daniel Vetteref1b4602013-06-01 17:17:04 +02009061 pipe_config->pixel_multiplier = 1;
Daniel Vetterff9a6752013-06-01 17:16:21 +02009062
Daniel Vetter135c81b2013-07-21 21:37:09 +02009063 /* Fill in default crtc timings, allow encoders to overwrite them. */
Damien Lespiau6ce70f52013-09-25 16:45:38 +01009064 drm_mode_set_crtcinfo(&pipe_config->adjusted_mode, CRTC_STEREO_DOUBLE);
Daniel Vetter135c81b2013-07-21 21:37:09 +02009065
Daniel Vetter7758a112012-07-08 19:40:39 +02009066 /* Pass our mode to the connectors and the CRTC to give them a chance to
9067 * adjust it according to limitations or connector properties, and also
9068 * a chance to reject the mode entirely.
9069 */
9070 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9071 base.head) {
9072
9073 if (&encoder->new_crtc->base != crtc)
9074 continue;
Daniel Vetter7ae89232013-03-27 00:44:52 +01009075
Daniel Vetterefea6e82013-07-21 21:36:59 +02009076 if (!(encoder->compute_config(encoder, pipe_config))) {
9077 DRM_DEBUG_KMS("Encoder config failure\n");
Daniel Vetter7758a112012-07-08 19:40:39 +02009078 goto fail;
9079 }
9080 }
9081
Daniel Vetterff9a6752013-06-01 17:16:21 +02009082 /* Set default port clock if not overwritten by the encoder. Needs to be
9083 * done afterwards in case the encoder adjusts the mode. */
9084 if (!pipe_config->port_clock)
Damien Lespiau241bfc32013-09-25 16:45:37 +01009085 pipe_config->port_clock = pipe_config->adjusted_mode.crtc_clock
9086 * pipe_config->pixel_multiplier;
Daniel Vetterff9a6752013-06-01 17:16:21 +02009087
Daniel Vettera43f6e02013-06-07 23:10:32 +02009088 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +01009089 if (ret < 0) {
Daniel Vetter7758a112012-07-08 19:40:39 +02009090 DRM_DEBUG_KMS("CRTC fixup failed\n");
9091 goto fail;
9092 }
Daniel Vettere29c22c2013-02-21 00:00:16 +01009093
9094 if (ret == RETRY) {
9095 if (WARN(!retry, "loop in pipe configuration computation\n")) {
9096 ret = -EINVAL;
9097 goto fail;
9098 }
9099
9100 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
9101 retry = false;
9102 goto encoder_retry;
9103 }
9104
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009105 pipe_config->dither = pipe_config->pipe_bpp != plane_bpp;
9106 DRM_DEBUG_KMS("plane bpp: %i, pipe bpp: %i, dithering: %i\n",
9107 plane_bpp, pipe_config->pipe_bpp, pipe_config->dither);
9108
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009109 return pipe_config;
Daniel Vetter7758a112012-07-08 19:40:39 +02009110fail:
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009111 kfree(pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +01009112 return ERR_PTR(ret);
Daniel Vetter7758a112012-07-08 19:40:39 +02009113}
9114
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009115/* Computes which crtcs are affected and sets the relevant bits in the mask. For
9116 * simplicity we use the crtc's pipe number (because it's easier to obtain). */
9117static void
9118intel_modeset_affected_pipes(struct drm_crtc *crtc, unsigned *modeset_pipes,
9119 unsigned *prepare_pipes, unsigned *disable_pipes)
9120{
9121 struct intel_crtc *intel_crtc;
9122 struct drm_device *dev = crtc->dev;
9123 struct intel_encoder *encoder;
9124 struct intel_connector *connector;
9125 struct drm_crtc *tmp_crtc;
9126
9127 *disable_pipes = *modeset_pipes = *prepare_pipes = 0;
9128
9129 /* Check which crtcs have changed outputs connected to them, these need
9130 * to be part of the prepare_pipes mask. We don't (yet) support global
9131 * modeset across multiple crtcs, so modeset_pipes will only have one
9132 * bit set at most. */
9133 list_for_each_entry(connector, &dev->mode_config.connector_list,
9134 base.head) {
9135 if (connector->base.encoder == &connector->new_encoder->base)
9136 continue;
9137
9138 if (connector->base.encoder) {
9139 tmp_crtc = connector->base.encoder->crtc;
9140
9141 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
9142 }
9143
9144 if (connector->new_encoder)
9145 *prepare_pipes |=
9146 1 << connector->new_encoder->new_crtc->pipe;
9147 }
9148
9149 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9150 base.head) {
9151 if (encoder->base.crtc == &encoder->new_crtc->base)
9152 continue;
9153
9154 if (encoder->base.crtc) {
9155 tmp_crtc = encoder->base.crtc;
9156
9157 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
9158 }
9159
9160 if (encoder->new_crtc)
9161 *prepare_pipes |= 1 << encoder->new_crtc->pipe;
9162 }
9163
Ville Syrjälä76688512014-01-10 11:28:06 +02009164 /* Check for pipes that will be enabled/disabled ... */
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009165 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
9166 base.head) {
Ville Syrjälä76688512014-01-10 11:28:06 +02009167 if (intel_crtc->base.enabled == intel_crtc->new_enabled)
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009168 continue;
9169
Ville Syrjälä76688512014-01-10 11:28:06 +02009170 if (!intel_crtc->new_enabled)
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009171 *disable_pipes |= 1 << intel_crtc->pipe;
Ville Syrjälä76688512014-01-10 11:28:06 +02009172 else
9173 *prepare_pipes |= 1 << intel_crtc->pipe;
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009174 }
9175
9176
9177 /* set_mode is also used to update properties on life display pipes. */
9178 intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä76688512014-01-10 11:28:06 +02009179 if (intel_crtc->new_enabled)
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009180 *prepare_pipes |= 1 << intel_crtc->pipe;
9181
Daniel Vetterb6c51642013-04-12 18:48:43 +02009182 /*
9183 * For simplicity do a full modeset on any pipe where the output routing
9184 * changed. We could be more clever, but that would require us to be
9185 * more careful with calling the relevant encoder->mode_set functions.
9186 */
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009187 if (*prepare_pipes)
9188 *modeset_pipes = *prepare_pipes;
9189
9190 /* ... and mask these out. */
9191 *modeset_pipes &= ~(*disable_pipes);
9192 *prepare_pipes &= ~(*disable_pipes);
Daniel Vetterb6c51642013-04-12 18:48:43 +02009193
9194 /*
9195 * HACK: We don't (yet) fully support global modesets. intel_set_config
9196 * obies this rule, but the modeset restore mode of
9197 * intel_modeset_setup_hw_state does not.
9198 */
9199 *modeset_pipes &= 1 << intel_crtc->pipe;
9200 *prepare_pipes &= 1 << intel_crtc->pipe;
Daniel Vettere3641d32013-04-11 19:49:07 +02009201
9202 DRM_DEBUG_KMS("set mode pipe masks: modeset: %x, prepare: %x, disable: %x\n",
9203 *modeset_pipes, *prepare_pipes, *disable_pipes);
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009204}
9205
Daniel Vetterea9d7582012-07-10 10:42:52 +02009206static bool intel_crtc_in_use(struct drm_crtc *crtc)
9207{
9208 struct drm_encoder *encoder;
9209 struct drm_device *dev = crtc->dev;
9210
9211 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head)
9212 if (encoder->crtc == crtc)
9213 return true;
9214
9215 return false;
9216}
9217
9218static void
9219intel_modeset_update_state(struct drm_device *dev, unsigned prepare_pipes)
9220{
9221 struct intel_encoder *intel_encoder;
9222 struct intel_crtc *intel_crtc;
9223 struct drm_connector *connector;
9224
9225 list_for_each_entry(intel_encoder, &dev->mode_config.encoder_list,
9226 base.head) {
9227 if (!intel_encoder->base.crtc)
9228 continue;
9229
9230 intel_crtc = to_intel_crtc(intel_encoder->base.crtc);
9231
9232 if (prepare_pipes & (1 << intel_crtc->pipe))
9233 intel_encoder->connectors_active = false;
9234 }
9235
9236 intel_modeset_commit_output_state(dev);
9237
Ville Syrjälä76688512014-01-10 11:28:06 +02009238 /* Double check state. */
Daniel Vetterea9d7582012-07-10 10:42:52 +02009239 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
9240 base.head) {
Ville Syrjälä76688512014-01-10 11:28:06 +02009241 WARN_ON(intel_crtc->base.enabled != intel_crtc_in_use(&intel_crtc->base));
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +02009242 WARN_ON(intel_crtc->new_config &&
9243 intel_crtc->new_config != &intel_crtc->config);
9244 WARN_ON(intel_crtc->base.enabled != !!intel_crtc->new_config);
Daniel Vetterea9d7582012-07-10 10:42:52 +02009245 }
9246
9247 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
9248 if (!connector->encoder || !connector->encoder->crtc)
9249 continue;
9250
9251 intel_crtc = to_intel_crtc(connector->encoder->crtc);
9252
9253 if (prepare_pipes & (1 << intel_crtc->pipe)) {
Daniel Vetter68d34722012-09-06 22:08:35 +02009254 struct drm_property *dpms_property =
9255 dev->mode_config.dpms_property;
9256
Daniel Vetterea9d7582012-07-10 10:42:52 +02009257 connector->dpms = DRM_MODE_DPMS_ON;
Rob Clark662595d2012-10-11 20:36:04 -05009258 drm_object_property_set_value(&connector->base,
Daniel Vetter68d34722012-09-06 22:08:35 +02009259 dpms_property,
9260 DRM_MODE_DPMS_ON);
Daniel Vetterea9d7582012-07-10 10:42:52 +02009261
9262 intel_encoder = to_intel_encoder(connector->encoder);
9263 intel_encoder->connectors_active = true;
9264 }
9265 }
9266
9267}
9268
Ville Syrjälä3bd26262013-09-06 23:29:02 +03009269static bool intel_fuzzy_clock_check(int clock1, int clock2)
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009270{
Ville Syrjälä3bd26262013-09-06 23:29:02 +03009271 int diff;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009272
9273 if (clock1 == clock2)
9274 return true;
9275
9276 if (!clock1 || !clock2)
9277 return false;
9278
9279 diff = abs(clock1 - clock2);
9280
9281 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
9282 return true;
9283
9284 return false;
9285}
9286
Daniel Vetter25c5b262012-07-08 22:08:04 +02009287#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
9288 list_for_each_entry((intel_crtc), \
9289 &(dev)->mode_config.crtc_list, \
9290 base.head) \
Daniel Vetter0973f182013-04-19 11:25:33 +02009291 if (mask & (1 <<(intel_crtc)->pipe))
Daniel Vetter25c5b262012-07-08 22:08:04 +02009292
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009293static bool
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009294intel_pipe_config_compare(struct drm_device *dev,
9295 struct intel_crtc_config *current_config,
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009296 struct intel_crtc_config *pipe_config)
9297{
Daniel Vetter66e985c2013-06-05 13:34:20 +02009298#define PIPE_CONF_CHECK_X(name) \
9299 if (current_config->name != pipe_config->name) { \
9300 DRM_ERROR("mismatch in " #name " " \
9301 "(expected 0x%08x, found 0x%08x)\n", \
9302 current_config->name, \
9303 pipe_config->name); \
9304 return false; \
9305 }
9306
Daniel Vetter08a24032013-04-19 11:25:34 +02009307#define PIPE_CONF_CHECK_I(name) \
9308 if (current_config->name != pipe_config->name) { \
9309 DRM_ERROR("mismatch in " #name " " \
9310 "(expected %i, found %i)\n", \
9311 current_config->name, \
9312 pipe_config->name); \
9313 return false; \
Daniel Vetter88adfff2013-03-28 10:42:01 +01009314 }
9315
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009316#define PIPE_CONF_CHECK_FLAGS(name, mask) \
9317 if ((current_config->name ^ pipe_config->name) & (mask)) { \
Jesse Barnes6f024882013-07-01 10:19:09 -07009318 DRM_ERROR("mismatch in " #name "(" #mask ") " \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009319 "(expected %i, found %i)\n", \
9320 current_config->name & (mask), \
9321 pipe_config->name & (mask)); \
9322 return false; \
9323 }
9324
Ville Syrjälä5e550652013-09-06 23:29:07 +03009325#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
9326 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
9327 DRM_ERROR("mismatch in " #name " " \
9328 "(expected %i, found %i)\n", \
9329 current_config->name, \
9330 pipe_config->name); \
9331 return false; \
9332 }
9333
Daniel Vetterbb760062013-06-06 14:55:52 +02009334#define PIPE_CONF_QUIRK(quirk) \
9335 ((current_config->quirks | pipe_config->quirks) & (quirk))
9336
Daniel Vettereccb1402013-05-22 00:50:22 +02009337 PIPE_CONF_CHECK_I(cpu_transcoder);
9338
Daniel Vetter08a24032013-04-19 11:25:34 +02009339 PIPE_CONF_CHECK_I(has_pch_encoder);
9340 PIPE_CONF_CHECK_I(fdi_lanes);
Daniel Vetter72419202013-04-04 13:28:53 +02009341 PIPE_CONF_CHECK_I(fdi_m_n.gmch_m);
9342 PIPE_CONF_CHECK_I(fdi_m_n.gmch_n);
9343 PIPE_CONF_CHECK_I(fdi_m_n.link_m);
9344 PIPE_CONF_CHECK_I(fdi_m_n.link_n);
9345 PIPE_CONF_CHECK_I(fdi_m_n.tu);
Daniel Vetter08a24032013-04-19 11:25:34 +02009346
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009347 PIPE_CONF_CHECK_I(has_dp_encoder);
9348 PIPE_CONF_CHECK_I(dp_m_n.gmch_m);
9349 PIPE_CONF_CHECK_I(dp_m_n.gmch_n);
9350 PIPE_CONF_CHECK_I(dp_m_n.link_m);
9351 PIPE_CONF_CHECK_I(dp_m_n.link_n);
9352 PIPE_CONF_CHECK_I(dp_m_n.tu);
9353
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009354 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hdisplay);
9355 PIPE_CONF_CHECK_I(adjusted_mode.crtc_htotal);
9356 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_start);
9357 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_end);
9358 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_start);
9359 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_end);
9360
9361 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vdisplay);
9362 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vtotal);
9363 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_start);
9364 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_end);
9365 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_start);
9366 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_end);
9367
Daniel Vetterc93f54c2013-06-27 19:47:19 +02009368 PIPE_CONF_CHECK_I(pixel_multiplier);
Daniel Vetter6c49f242013-06-06 12:45:25 +02009369
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009370 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9371 DRM_MODE_FLAG_INTERLACE);
9372
Daniel Vetterbb760062013-06-06 14:55:52 +02009373 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
9374 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9375 DRM_MODE_FLAG_PHSYNC);
9376 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9377 DRM_MODE_FLAG_NHSYNC);
9378 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9379 DRM_MODE_FLAG_PVSYNC);
9380 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9381 DRM_MODE_FLAG_NVSYNC);
9382 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07009383
Ville Syrjälä37327ab2013-09-04 18:25:28 +03009384 PIPE_CONF_CHECK_I(pipe_src_w);
9385 PIPE_CONF_CHECK_I(pipe_src_h);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009386
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009387 PIPE_CONF_CHECK_I(gmch_pfit.control);
9388 /* pfit ratios are autocomputed by the hw on gen4+ */
9389 if (INTEL_INFO(dev)->gen < 4)
9390 PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
9391 PIPE_CONF_CHECK_I(gmch_pfit.lvds_border_bits);
Chris Wilsonfd4daa92013-08-27 17:04:17 +01009392 PIPE_CONF_CHECK_I(pch_pfit.enabled);
9393 if (current_config->pch_pfit.enabled) {
9394 PIPE_CONF_CHECK_I(pch_pfit.pos);
9395 PIPE_CONF_CHECK_I(pch_pfit.size);
9396 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009397
Jesse Barnese59150d2014-01-07 13:30:45 -08009398 /* BDW+ don't expose a synchronous way to read the state */
9399 if (IS_HASWELL(dev))
9400 PIPE_CONF_CHECK_I(ips_enabled);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03009401
Ville Syrjälä282740f2013-09-04 18:30:03 +03009402 PIPE_CONF_CHECK_I(double_wide);
9403
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009404 PIPE_CONF_CHECK_I(shared_dpll);
Daniel Vetter66e985c2013-06-05 13:34:20 +02009405 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02009406 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
Daniel Vetter66e985c2013-06-05 13:34:20 +02009407 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
9408 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009409
Ville Syrjälä42571ae2013-09-06 23:29:00 +03009410 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5)
9411 PIPE_CONF_CHECK_I(pipe_bpp);
9412
Jesse Barnesa9a7e982014-01-20 14:18:04 -08009413 PIPE_CONF_CHECK_CLOCK_FUZZY(adjusted_mode.crtc_clock);
9414 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
Ville Syrjälä5e550652013-09-06 23:29:07 +03009415
Daniel Vetter66e985c2013-06-05 13:34:20 +02009416#undef PIPE_CONF_CHECK_X
Daniel Vetter08a24032013-04-19 11:25:34 +02009417#undef PIPE_CONF_CHECK_I
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009418#undef PIPE_CONF_CHECK_FLAGS
Ville Syrjälä5e550652013-09-06 23:29:07 +03009419#undef PIPE_CONF_CHECK_CLOCK_FUZZY
Daniel Vetterbb760062013-06-06 14:55:52 +02009420#undef PIPE_CONF_QUIRK
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009421
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009422 return true;
9423}
9424
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02009425static void
9426check_connector_state(struct drm_device *dev)
Daniel Vetter8af6cf82012-07-10 09:50:11 +02009427{
Daniel Vetter8af6cf82012-07-10 09:50:11 +02009428 struct intel_connector *connector;
9429
9430 list_for_each_entry(connector, &dev->mode_config.connector_list,
9431 base.head) {
9432 /* This also checks the encoder/connector hw state with the
9433 * ->get_hw_state callbacks. */
9434 intel_connector_check_state(connector);
9435
9436 WARN(&connector->new_encoder->base != connector->base.encoder,
9437 "connector's staged encoder doesn't match current encoder\n");
9438 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02009439}
9440
9441static void
9442check_encoder_state(struct drm_device *dev)
9443{
9444 struct intel_encoder *encoder;
9445 struct intel_connector *connector;
Daniel Vetter8af6cf82012-07-10 09:50:11 +02009446
9447 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9448 base.head) {
9449 bool enabled = false;
9450 bool active = false;
9451 enum pipe pipe, tracked_pipe;
9452
9453 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
9454 encoder->base.base.id,
9455 drm_get_encoder_name(&encoder->base));
9456
9457 WARN(&encoder->new_crtc->base != encoder->base.crtc,
9458 "encoder's stage crtc doesn't match current crtc\n");
9459 WARN(encoder->connectors_active && !encoder->base.crtc,
9460 "encoder's active_connectors set, but no crtc\n");
9461
9462 list_for_each_entry(connector, &dev->mode_config.connector_list,
9463 base.head) {
9464 if (connector->base.encoder != &encoder->base)
9465 continue;
9466 enabled = true;
9467 if (connector->base.dpms != DRM_MODE_DPMS_OFF)
9468 active = true;
9469 }
9470 WARN(!!encoder->base.crtc != enabled,
9471 "encoder's enabled state mismatch "
9472 "(expected %i, found %i)\n",
9473 !!encoder->base.crtc, enabled);
9474 WARN(active && !encoder->base.crtc,
9475 "active encoder with no crtc\n");
9476
9477 WARN(encoder->connectors_active != active,
9478 "encoder's computed active state doesn't match tracked active state "
9479 "(expected %i, found %i)\n", active, encoder->connectors_active);
9480
9481 active = encoder->get_hw_state(encoder, &pipe);
9482 WARN(active != encoder->connectors_active,
9483 "encoder's hw state doesn't match sw tracking "
9484 "(expected %i, found %i)\n",
9485 encoder->connectors_active, active);
9486
9487 if (!encoder->base.crtc)
9488 continue;
9489
9490 tracked_pipe = to_intel_crtc(encoder->base.crtc)->pipe;
9491 WARN(active && pipe != tracked_pipe,
9492 "active encoder's pipe doesn't match"
9493 "(expected %i, found %i)\n",
9494 tracked_pipe, pipe);
9495
9496 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02009497}
9498
9499static void
9500check_crtc_state(struct drm_device *dev)
9501{
9502 drm_i915_private_t *dev_priv = dev->dev_private;
9503 struct intel_crtc *crtc;
9504 struct intel_encoder *encoder;
9505 struct intel_crtc_config pipe_config;
Daniel Vetter8af6cf82012-07-10 09:50:11 +02009506
9507 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
9508 base.head) {
9509 bool enabled = false;
9510 bool active = false;
9511
Jesse Barnes045ac3b2013-05-14 17:08:26 -07009512 memset(&pipe_config, 0, sizeof(pipe_config));
9513
Daniel Vetter8af6cf82012-07-10 09:50:11 +02009514 DRM_DEBUG_KMS("[CRTC:%d]\n",
9515 crtc->base.base.id);
9516
9517 WARN(crtc->active && !crtc->base.enabled,
9518 "active crtc, but not enabled in sw tracking\n");
9519
9520 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9521 base.head) {
9522 if (encoder->base.crtc != &crtc->base)
9523 continue;
9524 enabled = true;
9525 if (encoder->connectors_active)
9526 active = true;
9527 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02009528
Daniel Vetter8af6cf82012-07-10 09:50:11 +02009529 WARN(active != crtc->active,
9530 "crtc's computed active state doesn't match tracked active state "
9531 "(expected %i, found %i)\n", active, crtc->active);
9532 WARN(enabled != crtc->base.enabled,
9533 "crtc's computed enabled state doesn't match tracked enabled state "
9534 "(expected %i, found %i)\n", enabled, crtc->base.enabled);
9535
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009536 active = dev_priv->display.get_pipe_config(crtc,
9537 &pipe_config);
Daniel Vetterd62cf622013-05-29 10:41:29 +02009538
9539 /* hw state is inconsistent with the pipe A quirk */
9540 if (crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
9541 active = crtc->active;
9542
Daniel Vetter6c49f242013-06-06 12:45:25 +02009543 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9544 base.head) {
Ville Syrjälä3eaba512013-08-05 17:57:48 +03009545 enum pipe pipe;
Daniel Vetter6c49f242013-06-06 12:45:25 +02009546 if (encoder->base.crtc != &crtc->base)
9547 continue;
Daniel Vetter1d37b682013-11-18 09:00:59 +01009548 if (encoder->get_hw_state(encoder, &pipe))
Daniel Vetter6c49f242013-06-06 12:45:25 +02009549 encoder->get_config(encoder, &pipe_config);
9550 }
9551
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009552 WARN(crtc->active != active,
9553 "crtc active state doesn't match with hw state "
9554 "(expected %i, found %i)\n", crtc->active, active);
9555
Daniel Vetterc0b03412013-05-28 12:05:54 +02009556 if (active &&
9557 !intel_pipe_config_compare(dev, &crtc->config, &pipe_config)) {
9558 WARN(1, "pipe state doesn't match!\n");
9559 intel_dump_pipe_config(crtc, &pipe_config,
9560 "[hw state]");
9561 intel_dump_pipe_config(crtc, &crtc->config,
9562 "[sw state]");
9563 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +02009564 }
9565}
9566
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02009567static void
9568check_shared_dpll_state(struct drm_device *dev)
9569{
9570 drm_i915_private_t *dev_priv = dev->dev_private;
9571 struct intel_crtc *crtc;
9572 struct intel_dpll_hw_state dpll_hw_state;
9573 int i;
Daniel Vetter53589012013-06-05 13:34:16 +02009574
9575 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
9576 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
9577 int enabled_crtcs = 0, active_crtcs = 0;
9578 bool active;
9579
9580 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
9581
9582 DRM_DEBUG_KMS("%s\n", pll->name);
9583
9584 active = pll->get_hw_state(dev_priv, pll, &dpll_hw_state);
9585
9586 WARN(pll->active > pll->refcount,
9587 "more active pll users than references: %i vs %i\n",
9588 pll->active, pll->refcount);
9589 WARN(pll->active && !pll->on,
9590 "pll in active use but not on in sw tracking\n");
Daniel Vetter35c95372013-07-17 06:55:04 +02009591 WARN(pll->on && !pll->active,
9592 "pll in on but not on in use in sw tracking\n");
Daniel Vetter53589012013-06-05 13:34:16 +02009593 WARN(pll->on != active,
9594 "pll on state mismatch (expected %i, found %i)\n",
9595 pll->on, active);
9596
9597 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
9598 base.head) {
9599 if (crtc->base.enabled && intel_crtc_to_shared_dpll(crtc) == pll)
9600 enabled_crtcs++;
9601 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
9602 active_crtcs++;
9603 }
9604 WARN(pll->active != active_crtcs,
9605 "pll active crtcs mismatch (expected %i, found %i)\n",
9606 pll->active, active_crtcs);
9607 WARN(pll->refcount != enabled_crtcs,
9608 "pll enabled crtcs mismatch (expected %i, found %i)\n",
9609 pll->refcount, enabled_crtcs);
Daniel Vetter66e985c2013-06-05 13:34:20 +02009610
9611 WARN(pll->on && memcmp(&pll->hw_state, &dpll_hw_state,
9612 sizeof(dpll_hw_state)),
9613 "pll hw state mismatch\n");
Daniel Vetter53589012013-06-05 13:34:16 +02009614 }
Daniel Vettera6778b32012-07-02 09:56:42 +02009615}
9616
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02009617void
9618intel_modeset_check_state(struct drm_device *dev)
9619{
9620 check_connector_state(dev);
9621 check_encoder_state(dev);
9622 check_crtc_state(dev);
9623 check_shared_dpll_state(dev);
9624}
9625
Ville Syrjälä18442d02013-09-13 16:00:08 +03009626void ironlake_check_encoder_dotclock(const struct intel_crtc_config *pipe_config,
9627 int dotclock)
9628{
9629 /*
9630 * FDI already provided one idea for the dotclock.
9631 * Yell if the encoder disagrees.
9632 */
Damien Lespiau241bfc32013-09-25 16:45:37 +01009633 WARN(!intel_fuzzy_clock_check(pipe_config->adjusted_mode.crtc_clock, dotclock),
Ville Syrjälä18442d02013-09-13 16:00:08 +03009634 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
Damien Lespiau241bfc32013-09-25 16:45:37 +01009635 pipe_config->adjusted_mode.crtc_clock, dotclock);
Ville Syrjälä18442d02013-09-13 16:00:08 +03009636}
9637
Daniel Vetterf30da182013-04-11 20:22:50 +02009638static int __intel_set_mode(struct drm_crtc *crtc,
9639 struct drm_display_mode *mode,
9640 int x, int y, struct drm_framebuffer *fb)
Daniel Vettera6778b32012-07-02 09:56:42 +02009641{
9642 struct drm_device *dev = crtc->dev;
Daniel Vetterdbf2b54e2012-07-02 11:18:29 +02009643 drm_i915_private_t *dev_priv = dev->dev_private;
Ville Syrjälä4b4b9232013-10-26 17:59:30 +03009644 struct drm_display_mode *saved_mode;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009645 struct intel_crtc_config *pipe_config = NULL;
Daniel Vetter25c5b262012-07-08 22:08:04 +02009646 struct intel_crtc *intel_crtc;
9647 unsigned disable_pipes, prepare_pipes, modeset_pipes;
Chris Wilsonc0c36b942012-12-19 16:08:43 +00009648 int ret = 0;
Daniel Vettera6778b32012-07-02 09:56:42 +02009649
Ville Syrjälä4b4b9232013-10-26 17:59:30 +03009650 saved_mode = kmalloc(sizeof(*saved_mode), GFP_KERNEL);
Chris Wilsonc0c36b942012-12-19 16:08:43 +00009651 if (!saved_mode)
9652 return -ENOMEM;
Daniel Vettera6778b32012-07-02 09:56:42 +02009653
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009654 intel_modeset_affected_pipes(crtc, &modeset_pipes,
Daniel Vetter25c5b262012-07-08 22:08:04 +02009655 &prepare_pipes, &disable_pipes);
9656
Tim Gardner3ac18232012-12-07 07:54:26 -07009657 *saved_mode = crtc->mode;
Daniel Vettera6778b32012-07-02 09:56:42 +02009658
Daniel Vetter25c5b262012-07-08 22:08:04 +02009659 /* Hack: Because we don't (yet) support global modeset on multiple
9660 * crtcs, we don't keep track of the new mode for more than one crtc.
9661 * Hence simply check whether any bit is set in modeset_pipes in all the
9662 * pieces of code that are not yet converted to deal with mutliple crtcs
9663 * changing their mode at the same time. */
Daniel Vetter25c5b262012-07-08 22:08:04 +02009664 if (modeset_pipes) {
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009665 pipe_config = intel_modeset_pipe_config(crtc, fb, mode);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009666 if (IS_ERR(pipe_config)) {
9667 ret = PTR_ERR(pipe_config);
9668 pipe_config = NULL;
9669
Tim Gardner3ac18232012-12-07 07:54:26 -07009670 goto out;
Daniel Vetter25c5b262012-07-08 22:08:04 +02009671 }
Daniel Vetterc0b03412013-05-28 12:05:54 +02009672 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
9673 "[modeset]");
Ville Syrjälä50741ab2014-01-10 11:28:07 +02009674 to_intel_crtc(crtc)->new_config = pipe_config;
Daniel Vettera6778b32012-07-02 09:56:42 +02009675 }
9676
Jesse Barnes30a970c2013-11-04 13:48:12 -08009677 /*
9678 * See if the config requires any additional preparation, e.g.
9679 * to adjust global state with pipes off. We need to do this
9680 * here so we can get the modeset_pipe updated config for the new
9681 * mode set on this crtc. For other crtcs we need to use the
9682 * adjusted_mode bits in the crtc directly.
9683 */
Ville Syrjäläc164f832013-11-05 22:34:12 +02009684 if (IS_VALLEYVIEW(dev)) {
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02009685 valleyview_modeset_global_pipes(dev, &prepare_pipes);
Jesse Barnes30a970c2013-11-04 13:48:12 -08009686
Ville Syrjäläc164f832013-11-05 22:34:12 +02009687 /* may have added more to prepare_pipes than we should */
9688 prepare_pipes &= ~disable_pipes;
9689 }
9690
Daniel Vetter460da9162013-03-27 00:44:51 +01009691 for_each_intel_crtc_masked(dev, disable_pipes, intel_crtc)
9692 intel_crtc_disable(&intel_crtc->base);
9693
Daniel Vetterea9d7582012-07-10 10:42:52 +02009694 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
9695 if (intel_crtc->base.enabled)
9696 dev_priv->display.crtc_disable(&intel_crtc->base);
9697 }
Daniel Vettera6778b32012-07-02 09:56:42 +02009698
Daniel Vetter6c4c86f2012-09-10 21:58:30 +02009699 /* crtc->mode is already used by the ->mode_set callbacks, hence we need
9700 * to set it here already despite that we pass it down the callchain.
9701 */
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009702 if (modeset_pipes) {
Daniel Vetter25c5b262012-07-08 22:08:04 +02009703 crtc->mode = *mode;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009704 /* mode_set/enable/disable functions rely on a correct pipe
9705 * config. */
9706 to_intel_crtc(crtc)->config = *pipe_config;
Ville Syrjälä50741ab2014-01-10 11:28:07 +02009707 to_intel_crtc(crtc)->new_config = &to_intel_crtc(crtc)->config;
Ville Syrjäläc326c0a2013-10-28 12:53:41 +02009708
9709 /*
9710 * Calculate and store various constants which
9711 * are later needed by vblank and swap-completion
9712 * timestamping. They are derived from true hwmode.
9713 */
9714 drm_calc_timestamping_constants(crtc,
9715 &pipe_config->adjusted_mode);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009716 }
Daniel Vetter7758a112012-07-08 19:40:39 +02009717
Daniel Vetterea9d7582012-07-10 10:42:52 +02009718 /* Only after disabling all output pipelines that will be changed can we
9719 * update the the output configuration. */
9720 intel_modeset_update_state(dev, prepare_pipes);
9721
Daniel Vetter47fab732012-10-26 10:58:18 +02009722 if (dev_priv->display.modeset_global_resources)
9723 dev_priv->display.modeset_global_resources(dev);
9724
Daniel Vettera6778b32012-07-02 09:56:42 +02009725 /* Set up the DPLL and any encoders state that needs to adjust or depend
9726 * on the DPLL.
9727 */
Daniel Vetter25c5b262012-07-08 22:08:04 +02009728 for_each_intel_crtc_masked(dev, modeset_pipes, intel_crtc) {
Chris Wilsonc0c36b942012-12-19 16:08:43 +00009729 ret = intel_crtc_mode_set(&intel_crtc->base,
Chris Wilsonc0c36b942012-12-19 16:08:43 +00009730 x, y, fb);
9731 if (ret)
9732 goto done;
Daniel Vettera6778b32012-07-02 09:56:42 +02009733 }
9734
9735 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
Daniel Vetter25c5b262012-07-08 22:08:04 +02009736 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc)
9737 dev_priv->display.crtc_enable(&intel_crtc->base);
Daniel Vettera6778b32012-07-02 09:56:42 +02009738
Daniel Vettera6778b32012-07-02 09:56:42 +02009739 /* FIXME: add subpixel order */
9740done:
Ville Syrjälä4b4b9232013-10-26 17:59:30 +03009741 if (ret && crtc->enabled)
Tim Gardner3ac18232012-12-07 07:54:26 -07009742 crtc->mode = *saved_mode;
Daniel Vettera6778b32012-07-02 09:56:42 +02009743
Tim Gardner3ac18232012-12-07 07:54:26 -07009744out:
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009745 kfree(pipe_config);
Tim Gardner3ac18232012-12-07 07:54:26 -07009746 kfree(saved_mode);
Daniel Vettera6778b32012-07-02 09:56:42 +02009747 return ret;
9748}
9749
Damien Lespiaue7457a92013-08-08 22:28:59 +01009750static int intel_set_mode(struct drm_crtc *crtc,
9751 struct drm_display_mode *mode,
9752 int x, int y, struct drm_framebuffer *fb)
Daniel Vetterf30da182013-04-11 20:22:50 +02009753{
9754 int ret;
9755
9756 ret = __intel_set_mode(crtc, mode, x, y, fb);
9757
9758 if (ret == 0)
9759 intel_modeset_check_state(crtc->dev);
9760
9761 return ret;
9762}
9763
Chris Wilsonc0c36b942012-12-19 16:08:43 +00009764void intel_crtc_restore_mode(struct drm_crtc *crtc)
9765{
9766 intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y, crtc->fb);
9767}
9768
Daniel Vetter25c5b262012-07-08 22:08:04 +02009769#undef for_each_intel_crtc_masked
9770
Daniel Vetterd9e55602012-07-04 22:16:09 +02009771static void intel_set_config_free(struct intel_set_config *config)
9772{
9773 if (!config)
9774 return;
9775
Daniel Vetter1aa4b622012-07-05 16:20:48 +02009776 kfree(config->save_connector_encoders);
9777 kfree(config->save_encoder_crtcs);
Ville Syrjälä76688512014-01-10 11:28:06 +02009778 kfree(config->save_crtc_enabled);
Daniel Vetterd9e55602012-07-04 22:16:09 +02009779 kfree(config);
9780}
9781
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009782static int intel_set_config_save_state(struct drm_device *dev,
9783 struct intel_set_config *config)
9784{
Ville Syrjälä76688512014-01-10 11:28:06 +02009785 struct drm_crtc *crtc;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009786 struct drm_encoder *encoder;
9787 struct drm_connector *connector;
9788 int count;
9789
Ville Syrjälä76688512014-01-10 11:28:06 +02009790 config->save_crtc_enabled =
9791 kcalloc(dev->mode_config.num_crtc,
9792 sizeof(bool), GFP_KERNEL);
9793 if (!config->save_crtc_enabled)
9794 return -ENOMEM;
9795
Daniel Vetter1aa4b622012-07-05 16:20:48 +02009796 config->save_encoder_crtcs =
9797 kcalloc(dev->mode_config.num_encoder,
9798 sizeof(struct drm_crtc *), GFP_KERNEL);
9799 if (!config->save_encoder_crtcs)
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009800 return -ENOMEM;
9801
Daniel Vetter1aa4b622012-07-05 16:20:48 +02009802 config->save_connector_encoders =
9803 kcalloc(dev->mode_config.num_connector,
9804 sizeof(struct drm_encoder *), GFP_KERNEL);
9805 if (!config->save_connector_encoders)
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009806 return -ENOMEM;
9807
9808 /* Copy data. Note that driver private data is not affected.
9809 * Should anything bad happen only the expected state is
9810 * restored, not the drivers personal bookkeeping.
9811 */
9812 count = 0;
Ville Syrjälä76688512014-01-10 11:28:06 +02009813 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
9814 config->save_crtc_enabled[count++] = crtc->enabled;
9815 }
9816
9817 count = 0;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009818 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +02009819 config->save_encoder_crtcs[count++] = encoder->crtc;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009820 }
9821
9822 count = 0;
9823 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +02009824 config->save_connector_encoders[count++] = connector->encoder;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009825 }
9826
9827 return 0;
9828}
9829
9830static void intel_set_config_restore_state(struct drm_device *dev,
9831 struct intel_set_config *config)
9832{
Ville Syrjälä76688512014-01-10 11:28:06 +02009833 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +02009834 struct intel_encoder *encoder;
9835 struct intel_connector *connector;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009836 int count;
9837
9838 count = 0;
Ville Syrjälä76688512014-01-10 11:28:06 +02009839 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
9840 crtc->new_enabled = config->save_crtc_enabled[count++];
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +02009841
9842 if (crtc->new_enabled)
9843 crtc->new_config = &crtc->config;
9844 else
9845 crtc->new_config = NULL;
Ville Syrjälä76688512014-01-10 11:28:06 +02009846 }
9847
9848 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +02009849 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
9850 encoder->new_crtc =
9851 to_intel_crtc(config->save_encoder_crtcs[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009852 }
9853
9854 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +02009855 list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
9856 connector->new_encoder =
9857 to_intel_encoder(config->save_connector_encoders[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009858 }
9859}
9860
Imre Deake3de42b2013-05-03 19:44:07 +02009861static bool
Chris Wilson2e57f472013-07-17 12:14:40 +01009862is_crtc_connector_off(struct drm_mode_set *set)
Imre Deake3de42b2013-05-03 19:44:07 +02009863{
9864 int i;
9865
Chris Wilson2e57f472013-07-17 12:14:40 +01009866 if (set->num_connectors == 0)
9867 return false;
9868
9869 if (WARN_ON(set->connectors == NULL))
9870 return false;
9871
9872 for (i = 0; i < set->num_connectors; i++)
9873 if (set->connectors[i]->encoder &&
9874 set->connectors[i]->encoder->crtc == set->crtc &&
9875 set->connectors[i]->dpms != DRM_MODE_DPMS_ON)
Imre Deake3de42b2013-05-03 19:44:07 +02009876 return true;
9877
9878 return false;
9879}
9880
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009881static void
9882intel_set_config_compute_mode_changes(struct drm_mode_set *set,
9883 struct intel_set_config *config)
9884{
9885
9886 /* We should be able to check here if the fb has the same properties
9887 * and then just flip_or_move it */
Chris Wilson2e57f472013-07-17 12:14:40 +01009888 if (is_crtc_connector_off(set)) {
9889 config->mode_changed = true;
Imre Deake3de42b2013-05-03 19:44:07 +02009890 } else if (set->crtc->fb != set->fb) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009891 /* If we have no fb then treat it as a full mode set */
9892 if (set->crtc->fb == NULL) {
Jesse Barnes319d9822013-06-26 01:38:19 +03009893 struct intel_crtc *intel_crtc =
9894 to_intel_crtc(set->crtc);
9895
Jani Nikulad330a952014-01-21 11:24:25 +02009896 if (intel_crtc->active && i915.fastboot) {
Jesse Barnes319d9822013-06-26 01:38:19 +03009897 DRM_DEBUG_KMS("crtc has no fb, will flip\n");
9898 config->fb_changed = true;
9899 } else {
9900 DRM_DEBUG_KMS("inactive crtc, full mode set\n");
9901 config->mode_changed = true;
9902 }
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009903 } else if (set->fb == NULL) {
9904 config->mode_changed = true;
Daniel Vetter72f49012013-03-28 16:01:35 +01009905 } else if (set->fb->pixel_format !=
9906 set->crtc->fb->pixel_format) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009907 config->mode_changed = true;
Imre Deake3de42b2013-05-03 19:44:07 +02009908 } else {
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009909 config->fb_changed = true;
Imre Deake3de42b2013-05-03 19:44:07 +02009910 }
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009911 }
9912
Daniel Vetter835c5872012-07-10 18:11:08 +02009913 if (set->fb && (set->x != set->crtc->x || set->y != set->crtc->y))
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009914 config->fb_changed = true;
9915
9916 if (set->mode && !drm_mode_equal(set->mode, &set->crtc->mode)) {
9917 DRM_DEBUG_KMS("modes are different, full mode set\n");
9918 drm_mode_debug_printmodeline(&set->crtc->mode);
9919 drm_mode_debug_printmodeline(set->mode);
9920 config->mode_changed = true;
9921 }
Chris Wilsona1d95702013-08-13 18:48:47 +01009922
9923 DRM_DEBUG_KMS("computed changes for [CRTC:%d], mode_changed=%d, fb_changed=%d\n",
9924 set->crtc->base.id, config->mode_changed, config->fb_changed);
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009925}
9926
Daniel Vetter2e431052012-07-04 22:42:15 +02009927static int
Daniel Vetter9a935852012-07-05 22:34:27 +02009928intel_modeset_stage_output_state(struct drm_device *dev,
9929 struct drm_mode_set *set,
9930 struct intel_set_config *config)
Daniel Vetter50f56112012-07-02 09:35:43 +02009931{
Daniel Vetter9a935852012-07-05 22:34:27 +02009932 struct intel_connector *connector;
9933 struct intel_encoder *encoder;
Ville Syrjälä76688512014-01-10 11:28:06 +02009934 struct intel_crtc *crtc;
Paulo Zanonif3f08572013-08-12 14:56:53 -03009935 int ro;
Daniel Vetter50f56112012-07-02 09:35:43 +02009936
Damien Lespiau9abdda72013-02-13 13:29:23 +00009937 /* The upper layers ensure that we either disable a crtc or have a list
Daniel Vetter9a935852012-07-05 22:34:27 +02009938 * of connectors. For paranoia, double-check this. */
9939 WARN_ON(!set->fb && (set->num_connectors != 0));
9940 WARN_ON(set->fb && (set->num_connectors == 0));
9941
Daniel Vetter9a935852012-07-05 22:34:27 +02009942 list_for_each_entry(connector, &dev->mode_config.connector_list,
9943 base.head) {
9944 /* Otherwise traverse passed in connector list and get encoders
9945 * for them. */
Daniel Vetter50f56112012-07-02 09:35:43 +02009946 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +02009947 if (set->connectors[ro] == &connector->base) {
9948 connector->new_encoder = connector->encoder;
Daniel Vetter50f56112012-07-02 09:35:43 +02009949 break;
9950 }
9951 }
9952
Daniel Vetter9a935852012-07-05 22:34:27 +02009953 /* If we disable the crtc, disable all its connectors. Also, if
9954 * the connector is on the changing crtc but not on the new
9955 * connector list, disable it. */
9956 if ((!set->fb || ro == set->num_connectors) &&
9957 connector->base.encoder &&
9958 connector->base.encoder->crtc == set->crtc) {
9959 connector->new_encoder = NULL;
9960
9961 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [NOCRTC]\n",
9962 connector->base.base.id,
9963 drm_get_connector_name(&connector->base));
9964 }
9965
9966
9967 if (&connector->new_encoder->base != connector->base.encoder) {
Daniel Vetter50f56112012-07-02 09:35:43 +02009968 DRM_DEBUG_KMS("encoder changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009969 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +02009970 }
Daniel Vetter9a935852012-07-05 22:34:27 +02009971 }
9972 /* connector->new_encoder is now updated for all connectors. */
9973
9974 /* Update crtc of enabled connectors. */
Daniel Vetter9a935852012-07-05 22:34:27 +02009975 list_for_each_entry(connector, &dev->mode_config.connector_list,
9976 base.head) {
Ville Syrjälä76688512014-01-10 11:28:06 +02009977 struct drm_crtc *new_crtc;
9978
Daniel Vetter9a935852012-07-05 22:34:27 +02009979 if (!connector->new_encoder)
Daniel Vetter50f56112012-07-02 09:35:43 +02009980 continue;
9981
Daniel Vetter9a935852012-07-05 22:34:27 +02009982 new_crtc = connector->new_encoder->base.crtc;
Daniel Vetter50f56112012-07-02 09:35:43 +02009983
9984 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +02009985 if (set->connectors[ro] == &connector->base)
Daniel Vetter50f56112012-07-02 09:35:43 +02009986 new_crtc = set->crtc;
9987 }
9988
9989 /* Make sure the new CRTC will work with the encoder */
Thierry Reding14509912014-01-13 12:00:22 +01009990 if (!drm_encoder_crtc_ok(&connector->new_encoder->base,
9991 new_crtc)) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009992 return -EINVAL;
Daniel Vetter50f56112012-07-02 09:35:43 +02009993 }
Daniel Vetter9a935852012-07-05 22:34:27 +02009994 connector->encoder->new_crtc = to_intel_crtc(new_crtc);
9995
9996 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [CRTC:%d]\n",
9997 connector->base.base.id,
9998 drm_get_connector_name(&connector->base),
9999 new_crtc->base.id);
10000 }
10001
10002 /* Check for any encoders that needs to be disabled. */
10003 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
10004 base.head) {
Paulo Zanoni5a65f352014-01-07 14:55:53 -020010005 int num_connectors = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +020010006 list_for_each_entry(connector,
10007 &dev->mode_config.connector_list,
10008 base.head) {
10009 if (connector->new_encoder == encoder) {
10010 WARN_ON(!connector->new_encoder->new_crtc);
Paulo Zanoni5a65f352014-01-07 14:55:53 -020010011 num_connectors++;
Daniel Vetter9a935852012-07-05 22:34:27 +020010012 }
10013 }
Paulo Zanoni5a65f352014-01-07 14:55:53 -020010014
10015 if (num_connectors == 0)
10016 encoder->new_crtc = NULL;
10017 else if (num_connectors > 1)
10018 return -EINVAL;
10019
Daniel Vetter9a935852012-07-05 22:34:27 +020010020 /* Only now check for crtc changes so we don't miss encoders
10021 * that will be disabled. */
10022 if (&encoder->new_crtc->base != encoder->base.crtc) {
Daniel Vetter50f56112012-07-02 09:35:43 +020010023 DRM_DEBUG_KMS("crtc changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010024 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +020010025 }
10026 }
Daniel Vetter9a935852012-07-05 22:34:27 +020010027 /* Now we've also updated encoder->new_crtc for all encoders. */
Daniel Vetter50f56112012-07-02 09:35:43 +020010028
Ville Syrjälä76688512014-01-10 11:28:06 +020010029 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
10030 base.head) {
10031 crtc->new_enabled = false;
10032
10033 list_for_each_entry(encoder,
10034 &dev->mode_config.encoder_list,
10035 base.head) {
10036 if (encoder->new_crtc == crtc) {
10037 crtc->new_enabled = true;
10038 break;
10039 }
10040 }
10041
10042 if (crtc->new_enabled != crtc->base.enabled) {
10043 DRM_DEBUG_KMS("crtc %sabled, full mode switch\n",
10044 crtc->new_enabled ? "en" : "dis");
10045 config->mode_changed = true;
10046 }
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020010047
10048 if (crtc->new_enabled)
10049 crtc->new_config = &crtc->config;
10050 else
10051 crtc->new_config = NULL;
Ville Syrjälä76688512014-01-10 11:28:06 +020010052 }
10053
Daniel Vetter2e431052012-07-04 22:42:15 +020010054 return 0;
10055}
10056
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020010057static void disable_crtc_nofb(struct intel_crtc *crtc)
10058{
10059 struct drm_device *dev = crtc->base.dev;
10060 struct intel_encoder *encoder;
10061 struct intel_connector *connector;
10062
10063 DRM_DEBUG_KMS("Trying to restore without FB -> disabling pipe %c\n",
10064 pipe_name(crtc->pipe));
10065
10066 list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
10067 if (connector->new_encoder &&
10068 connector->new_encoder->new_crtc == crtc)
10069 connector->new_encoder = NULL;
10070 }
10071
10072 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
10073 if (encoder->new_crtc == crtc)
10074 encoder->new_crtc = NULL;
10075 }
10076
10077 crtc->new_enabled = false;
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020010078 crtc->new_config = NULL;
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020010079}
10080
Daniel Vetter2e431052012-07-04 22:42:15 +020010081static int intel_crtc_set_config(struct drm_mode_set *set)
10082{
10083 struct drm_device *dev;
Daniel Vetter2e431052012-07-04 22:42:15 +020010084 struct drm_mode_set save_set;
10085 struct intel_set_config *config;
10086 int ret;
Daniel Vetter2e431052012-07-04 22:42:15 +020010087
Daniel Vetter8d3e3752012-07-05 16:09:09 +020010088 BUG_ON(!set);
10089 BUG_ON(!set->crtc);
10090 BUG_ON(!set->crtc->helper_private);
Daniel Vetter2e431052012-07-04 22:42:15 +020010091
Daniel Vetter7e53f3a2013-01-21 10:52:17 +010010092 /* Enforce sane interface api - has been abused by the fb helper. */
10093 BUG_ON(!set->mode && set->fb);
10094 BUG_ON(set->fb && set->num_connectors == 0);
Daniel Vetter431e50f2012-07-10 17:53:42 +020010095
Daniel Vetter2e431052012-07-04 22:42:15 +020010096 if (set->fb) {
10097 DRM_DEBUG_KMS("[CRTC:%d] [FB:%d] #connectors=%d (x y) (%i %i)\n",
10098 set->crtc->base.id, set->fb->base.id,
10099 (int)set->num_connectors, set->x, set->y);
10100 } else {
10101 DRM_DEBUG_KMS("[CRTC:%d] [NOFB]\n", set->crtc->base.id);
Daniel Vetter2e431052012-07-04 22:42:15 +020010102 }
10103
10104 dev = set->crtc->dev;
10105
10106 ret = -ENOMEM;
10107 config = kzalloc(sizeof(*config), GFP_KERNEL);
10108 if (!config)
10109 goto out_config;
10110
10111 ret = intel_set_config_save_state(dev, config);
10112 if (ret)
10113 goto out_config;
10114
10115 save_set.crtc = set->crtc;
10116 save_set.mode = &set->crtc->mode;
10117 save_set.x = set->crtc->x;
10118 save_set.y = set->crtc->y;
10119 save_set.fb = set->crtc->fb;
10120
10121 /* Compute whether we need a full modeset, only an fb base update or no
10122 * change at all. In the future we might also check whether only the
10123 * mode changed, e.g. for LVDS where we only change the panel fitter in
10124 * such cases. */
10125 intel_set_config_compute_mode_changes(set, config);
10126
Daniel Vetter9a935852012-07-05 22:34:27 +020010127 ret = intel_modeset_stage_output_state(dev, set, config);
Daniel Vetter2e431052012-07-04 22:42:15 +020010128 if (ret)
10129 goto fail;
10130
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010131 if (config->mode_changed) {
Chris Wilsonc0c36b942012-12-19 16:08:43 +000010132 ret = intel_set_mode(set->crtc, set->mode,
10133 set->x, set->y, set->fb);
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010134 } else if (config->fb_changed) {
Ville Syrjälä4878cae2013-02-18 19:08:48 +020010135 intel_crtc_wait_for_pending_flips(set->crtc);
10136
Daniel Vetter4f660f42012-07-02 09:47:37 +020010137 ret = intel_pipe_set_base(set->crtc,
Daniel Vetter94352cf2012-07-05 22:51:56 +020010138 set->x, set->y, set->fb);
Jesse Barnes7ca51a32014-01-07 13:50:49 -080010139 /*
10140 * In the fastboot case this may be our only check of the
10141 * state after boot. It would be better to only do it on
10142 * the first update, but we don't have a nice way of doing that
10143 * (and really, set_config isn't used much for high freq page
10144 * flipping, so increasing its cost here shouldn't be a big
10145 * deal).
10146 */
Jani Nikulad330a952014-01-21 11:24:25 +020010147 if (i915.fastboot && ret == 0)
Jesse Barnes7ca51a32014-01-07 13:50:49 -080010148 intel_modeset_check_state(set->crtc->dev);
Daniel Vetter50f56112012-07-02 09:35:43 +020010149 }
10150
Chris Wilson2d05eae2013-05-03 17:36:25 +010010151 if (ret) {
Daniel Vetterbf67dfe2013-06-25 11:06:52 +020010152 DRM_DEBUG_KMS("failed to set mode on [CRTC:%d], err = %d\n",
10153 set->crtc->base.id, ret);
Daniel Vetter50f56112012-07-02 09:35:43 +020010154fail:
Chris Wilson2d05eae2013-05-03 17:36:25 +010010155 intel_set_config_restore_state(dev, config);
Daniel Vetter50f56112012-07-02 09:35:43 +020010156
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020010157 /*
10158 * HACK: if the pipe was on, but we didn't have a framebuffer,
10159 * force the pipe off to avoid oopsing in the modeset code
10160 * due to fb==NULL. This should only happen during boot since
10161 * we don't yet reconstruct the FB from the hardware state.
10162 */
10163 if (to_intel_crtc(save_set.crtc)->new_enabled && !save_set.fb)
10164 disable_crtc_nofb(to_intel_crtc(save_set.crtc));
10165
Chris Wilson2d05eae2013-05-03 17:36:25 +010010166 /* Try to restore the config */
10167 if (config->mode_changed &&
10168 intel_set_mode(save_set.crtc, save_set.mode,
10169 save_set.x, save_set.y, save_set.fb))
10170 DRM_ERROR("failed to restore config after modeset failure\n");
10171 }
Daniel Vetter50f56112012-07-02 09:35:43 +020010172
Daniel Vetterd9e55602012-07-04 22:16:09 +020010173out_config:
10174 intel_set_config_free(config);
Daniel Vetter50f56112012-07-02 09:35:43 +020010175 return ret;
10176}
10177
Chris Wilsonf6e5b162011-04-12 18:06:51 +010010178static const struct drm_crtc_funcs intel_crtc_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +010010179 .cursor_set = intel_crtc_cursor_set,
10180 .cursor_move = intel_crtc_cursor_move,
10181 .gamma_set = intel_crtc_gamma_set,
Daniel Vetter50f56112012-07-02 09:35:43 +020010182 .set_config = intel_crtc_set_config,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010010183 .destroy = intel_crtc_destroy,
10184 .page_flip = intel_crtc_page_flip,
10185};
10186
Paulo Zanoni79f689a2012-10-05 12:05:52 -030010187static void intel_cpu_pll_init(struct drm_device *dev)
10188{
Paulo Zanoniaffa9352012-11-23 15:30:39 -020010189 if (HAS_DDI(dev))
Paulo Zanoni79f689a2012-10-05 12:05:52 -030010190 intel_ddi_pll_init(dev);
10191}
10192
Daniel Vetter53589012013-06-05 13:34:16 +020010193static bool ibx_pch_dpll_get_hw_state(struct drm_i915_private *dev_priv,
10194 struct intel_shared_dpll *pll,
10195 struct intel_dpll_hw_state *hw_state)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010010196{
Daniel Vetter53589012013-06-05 13:34:16 +020010197 uint32_t val;
10198
10199 val = I915_READ(PCH_DPLL(pll->id));
Daniel Vetter66e985c2013-06-05 13:34:20 +020010200 hw_state->dpll = val;
10201 hw_state->fp0 = I915_READ(PCH_FP0(pll->id));
10202 hw_state->fp1 = I915_READ(PCH_FP1(pll->id));
Daniel Vetter53589012013-06-05 13:34:16 +020010203
10204 return val & DPLL_VCO_ENABLE;
10205}
10206
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020010207static void ibx_pch_dpll_mode_set(struct drm_i915_private *dev_priv,
10208 struct intel_shared_dpll *pll)
10209{
10210 I915_WRITE(PCH_FP0(pll->id), pll->hw_state.fp0);
10211 I915_WRITE(PCH_FP1(pll->id), pll->hw_state.fp1);
10212}
10213
Daniel Vettere7b903d2013-06-05 13:34:14 +020010214static void ibx_pch_dpll_enable(struct drm_i915_private *dev_priv,
10215 struct intel_shared_dpll *pll)
10216{
Daniel Vettere7b903d2013-06-05 13:34:14 +020010217 /* PCH refclock must be enabled first */
Paulo Zanoni89eff4b2014-01-08 11:12:28 -020010218 ibx_assert_pch_refclk_enabled(dev_priv);
Daniel Vettere7b903d2013-06-05 13:34:14 +020010219
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020010220 I915_WRITE(PCH_DPLL(pll->id), pll->hw_state.dpll);
10221
10222 /* Wait for the clocks to stabilize. */
10223 POSTING_READ(PCH_DPLL(pll->id));
10224 udelay(150);
10225
10226 /* The pixel multiplier can only be updated once the
10227 * DPLL is enabled and the clocks are stable.
10228 *
10229 * So write it again.
10230 */
10231 I915_WRITE(PCH_DPLL(pll->id), pll->hw_state.dpll);
10232 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020010233 udelay(200);
10234}
10235
10236static void ibx_pch_dpll_disable(struct drm_i915_private *dev_priv,
10237 struct intel_shared_dpll *pll)
10238{
10239 struct drm_device *dev = dev_priv->dev;
10240 struct intel_crtc *crtc;
Daniel Vettere7b903d2013-06-05 13:34:14 +020010241
10242 /* Make sure no transcoder isn't still depending on us. */
10243 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
10244 if (intel_crtc_to_shared_dpll(crtc) == pll)
10245 assert_pch_transcoder_disabled(dev_priv, crtc->pipe);
10246 }
10247
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020010248 I915_WRITE(PCH_DPLL(pll->id), 0);
10249 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020010250 udelay(200);
10251}
10252
Daniel Vetter46edb022013-06-05 13:34:12 +020010253static char *ibx_pch_dpll_names[] = {
10254 "PCH DPLL A",
10255 "PCH DPLL B",
10256};
10257
Daniel Vetter7c74ade2013-06-05 13:34:11 +020010258static void ibx_pch_dpll_init(struct drm_device *dev)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010010259{
Daniel Vettere7b903d2013-06-05 13:34:14 +020010260 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010010261 int i;
10262
Daniel Vetter7c74ade2013-06-05 13:34:11 +020010263 dev_priv->num_shared_dpll = 2;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010010264
Daniel Vettere72f9fb2013-06-05 13:34:06 +020010265 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
Daniel Vetter46edb022013-06-05 13:34:12 +020010266 dev_priv->shared_dplls[i].id = i;
10267 dev_priv->shared_dplls[i].name = ibx_pch_dpll_names[i];
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020010268 dev_priv->shared_dplls[i].mode_set = ibx_pch_dpll_mode_set;
Daniel Vettere7b903d2013-06-05 13:34:14 +020010269 dev_priv->shared_dplls[i].enable = ibx_pch_dpll_enable;
10270 dev_priv->shared_dplls[i].disable = ibx_pch_dpll_disable;
Daniel Vetter53589012013-06-05 13:34:16 +020010271 dev_priv->shared_dplls[i].get_hw_state =
10272 ibx_pch_dpll_get_hw_state;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010010273 }
10274}
10275
Daniel Vetter7c74ade2013-06-05 13:34:11 +020010276static void intel_shared_dpll_init(struct drm_device *dev)
10277{
Daniel Vettere7b903d2013-06-05 13:34:14 +020010278 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter7c74ade2013-06-05 13:34:11 +020010279
10280 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
10281 ibx_pch_dpll_init(dev);
10282 else
10283 dev_priv->num_shared_dpll = 0;
10284
10285 BUG_ON(dev_priv->num_shared_dpll > I915_NUM_PLLS);
Daniel Vetter7c74ade2013-06-05 13:34:11 +020010286}
10287
Hannes Ederb358d0a2008-12-18 21:18:47 +010010288static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -080010289{
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080010290 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -080010291 struct intel_crtc *intel_crtc;
10292 int i;
10293
Daniel Vetter955382f2013-09-19 14:05:45 +020010294 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
Jesse Barnes79e53942008-11-07 14:24:08 -080010295 if (intel_crtc == NULL)
10296 return;
10297
10298 drm_crtc_init(dev, &intel_crtc->base, &intel_crtc_funcs);
10299
10300 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
Jesse Barnes79e53942008-11-07 14:24:08 -080010301 for (i = 0; i < 256; i++) {
10302 intel_crtc->lut_r[i] = i;
10303 intel_crtc->lut_g[i] = i;
10304 intel_crtc->lut_b[i] = i;
10305 }
10306
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020010307 /*
10308 * On gen2/3 only plane A can do fbc, but the panel fitter and lvds port
10309 * is hooked to plane B. Hence we want plane A feeding pipe B.
10310 */
Jesse Barnes80824002009-09-10 15:28:06 -070010311 intel_crtc->pipe = pipe;
10312 intel_crtc->plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +010010313 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4) {
Zhao Yakui28c97732009-10-09 11:39:41 +080010314 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +010010315 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -070010316 }
10317
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080010318 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
10319 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
10320 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
10321 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
10322
Jesse Barnes79e53942008-11-07 14:24:08 -080010323 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Jesse Barnes79e53942008-11-07 14:24:08 -080010324}
10325
Jesse Barnes752aa882013-10-31 18:55:49 +020010326enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
10327{
10328 struct drm_encoder *encoder = connector->base.encoder;
10329
10330 WARN_ON(!mutex_is_locked(&connector->base.dev->mode_config.mutex));
10331
10332 if (!encoder)
10333 return INVALID_PIPE;
10334
10335 return to_intel_crtc(encoder->crtc)->pipe;
10336}
10337
Carl Worth08d7b3d2009-04-29 14:43:54 -070010338int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +000010339 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -070010340{
Carl Worth08d7b3d2009-04-29 14:43:54 -070010341 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Daniel Vetterc05422d2009-08-11 16:05:30 +020010342 struct drm_mode_object *drmmode_obj;
10343 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -070010344
Daniel Vetter1cff8f62012-04-24 09:55:08 +020010345 if (!drm_core_check_feature(dev, DRIVER_MODESET))
10346 return -ENODEV;
Carl Worth08d7b3d2009-04-29 14:43:54 -070010347
Daniel Vetterc05422d2009-08-11 16:05:30 +020010348 drmmode_obj = drm_mode_object_find(dev, pipe_from_crtc_id->crtc_id,
10349 DRM_MODE_OBJECT_CRTC);
Carl Worth08d7b3d2009-04-29 14:43:54 -070010350
Daniel Vetterc05422d2009-08-11 16:05:30 +020010351 if (!drmmode_obj) {
Carl Worth08d7b3d2009-04-29 14:43:54 -070010352 DRM_ERROR("no such CRTC id\n");
Ville Syrjälä3f2c2052013-10-17 13:35:03 +030010353 return -ENOENT;
Carl Worth08d7b3d2009-04-29 14:43:54 -070010354 }
10355
Daniel Vetterc05422d2009-08-11 16:05:30 +020010356 crtc = to_intel_crtc(obj_to_crtc(drmmode_obj));
10357 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -070010358
Daniel Vetterc05422d2009-08-11 16:05:30 +020010359 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -070010360}
10361
Daniel Vetter66a92782012-07-12 20:08:18 +020010362static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -080010363{
Daniel Vetter66a92782012-07-12 20:08:18 +020010364 struct drm_device *dev = encoder->base.dev;
10365 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080010366 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -080010367 int entry = 0;
10368
Daniel Vetter66a92782012-07-12 20:08:18 +020010369 list_for_each_entry(source_encoder,
10370 &dev->mode_config.encoder_list, base.head) {
10371
10372 if (encoder == source_encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -080010373 index_mask |= (1 << entry);
Daniel Vetter66a92782012-07-12 20:08:18 +020010374
10375 /* Intel hw has only one MUX where enocoders could be cloned. */
10376 if (encoder->cloneable && source_encoder->cloneable)
10377 index_mask |= (1 << entry);
10378
Jesse Barnes79e53942008-11-07 14:24:08 -080010379 entry++;
10380 }
Chris Wilson4ef69c72010-09-09 15:14:28 +010010381
Jesse Barnes79e53942008-11-07 14:24:08 -080010382 return index_mask;
10383}
10384
Chris Wilson4d302442010-12-14 19:21:29 +000010385static bool has_edp_a(struct drm_device *dev)
10386{
10387 struct drm_i915_private *dev_priv = dev->dev_private;
10388
10389 if (!IS_MOBILE(dev))
10390 return false;
10391
10392 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
10393 return false;
10394
Damien Lespiaue3589902014-02-07 19:12:50 +000010395 if (IS_GEN5(dev) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
Chris Wilson4d302442010-12-14 19:21:29 +000010396 return false;
10397
10398 return true;
10399}
10400
Damien Lespiauba0fbca2014-01-08 14:18:23 +000010401const char *intel_output_name(int output)
10402{
10403 static const char *names[] = {
10404 [INTEL_OUTPUT_UNUSED] = "Unused",
10405 [INTEL_OUTPUT_ANALOG] = "Analog",
10406 [INTEL_OUTPUT_DVO] = "DVO",
10407 [INTEL_OUTPUT_SDVO] = "SDVO",
10408 [INTEL_OUTPUT_LVDS] = "LVDS",
10409 [INTEL_OUTPUT_TVOUT] = "TV",
10410 [INTEL_OUTPUT_HDMI] = "HDMI",
10411 [INTEL_OUTPUT_DISPLAYPORT] = "DisplayPort",
10412 [INTEL_OUTPUT_EDP] = "eDP",
10413 [INTEL_OUTPUT_DSI] = "DSI",
10414 [INTEL_OUTPUT_UNKNOWN] = "Unknown",
10415 };
10416
10417 if (output < 0 || output >= ARRAY_SIZE(names) || !names[output])
10418 return "Invalid";
10419
10420 return names[output];
10421}
10422
Jesse Barnes79e53942008-11-07 14:24:08 -080010423static void intel_setup_outputs(struct drm_device *dev)
10424{
Eric Anholt725e30a2009-01-22 13:01:02 -080010425 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +010010426 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -040010427 bool dpd_is_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -080010428
Daniel Vetterc9093352013-06-06 22:22:47 +020010429 intel_lvds_init(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080010430
Paulo Zanonic40c0f52013-04-12 18:16:53 -030010431 if (!IS_ULT(dev))
Paulo Zanoni79935fc2012-11-20 13:27:40 -020010432 intel_crt_init(dev);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040010433
Paulo Zanoniaffa9352012-11-23 15:30:39 -020010434 if (HAS_DDI(dev)) {
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030010435 int found;
10436
10437 /* Haswell uses DDI functions to detect digital outputs */
10438 found = I915_READ(DDI_BUF_CTL_A) & DDI_INIT_DISPLAY_DETECTED;
10439 /* DDI A only supports eDP */
10440 if (found)
10441 intel_ddi_init(dev, PORT_A);
10442
10443 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
10444 * register */
10445 found = I915_READ(SFUSE_STRAP);
10446
10447 if (found & SFUSE_STRAP_DDIB_DETECTED)
10448 intel_ddi_init(dev, PORT_B);
10449 if (found & SFUSE_STRAP_DDIC_DETECTED)
10450 intel_ddi_init(dev, PORT_C);
10451 if (found & SFUSE_STRAP_DDID_DETECTED)
10452 intel_ddi_init(dev, PORT_D);
10453 } else if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -040010454 int found;
Ville Syrjälä5d8a7752013-11-01 18:22:39 +020010455 dpd_is_edp = intel_dp_is_edp(dev, PORT_D);
Daniel Vetter270b3042012-10-27 15:52:05 +020010456
10457 if (has_edp_a(dev))
10458 intel_dp_init(dev, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040010459
Paulo Zanonidc0fa712013-02-19 16:21:46 -030010460 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +080010461 /* PCH SDVOB multiplex with HDMIB */
Daniel Vettereef4eac2012-03-23 23:43:35 +010010462 found = intel_sdvo_init(dev, PCH_SDVOB, true);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080010463 if (!found)
Paulo Zanonie2debe92013-02-18 19:00:27 -030010464 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080010465 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030010466 intel_dp_init(dev, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080010467 }
10468
Paulo Zanonidc0fa712013-02-19 16:21:46 -030010469 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030010470 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080010471
Paulo Zanonidc0fa712013-02-19 16:21:46 -030010472 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030010473 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080010474
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080010475 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030010476 intel_dp_init(dev, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080010477
Daniel Vetter270b3042012-10-27 15:52:05 +020010478 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030010479 intel_dp_init(dev, PCH_DP_D, PORT_D);
Jesse Barnes4a87d652012-06-15 11:55:16 -070010480 } else if (IS_VALLEYVIEW(dev)) {
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030010481 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIB) & SDVO_DETECTED) {
10482 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIB,
10483 PORT_B);
10484 if (I915_READ(VLV_DISPLAY_BASE + DP_B) & DP_DETECTED)
10485 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_B, PORT_B);
10486 }
10487
Jesse Barnes6f6005a2013-08-09 09:34:35 -070010488 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIC) & SDVO_DETECTED) {
10489 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIC,
10490 PORT_C);
10491 if (I915_READ(VLV_DISPLAY_BASE + DP_C) & DP_DETECTED)
Ville Syrjälä5d8a7752013-11-01 18:22:39 +020010492 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_C, PORT_C);
Jesse Barnes6f6005a2013-08-09 09:34:35 -070010493 }
Gajanan Bhat19c03922012-09-27 19:13:07 +053010494
Jani Nikula3cfca972013-08-27 15:12:26 +030010495 intel_dsi_init(dev);
Zhenyu Wang103a1962009-11-27 11:44:36 +080010496 } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +080010497 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -080010498
Paulo Zanonie2debe92013-02-18 19:00:27 -030010499 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080010500 DRM_DEBUG_KMS("probing SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030010501 found = intel_sdvo_init(dev, GEN3_SDVOB, true);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080010502 if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
10503 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030010504 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080010505 }
Ma Ling27185ae2009-08-24 13:50:23 +080010506
Imre Deake7281ea2013-05-08 13:14:08 +030010507 if (!found && SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030010508 intel_dp_init(dev, DP_B, PORT_B);
Eric Anholt725e30a2009-01-22 13:01:02 -080010509 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -040010510
10511 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -040010512
Paulo Zanonie2debe92013-02-18 19:00:27 -030010513 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080010514 DRM_DEBUG_KMS("probing SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030010515 found = intel_sdvo_init(dev, GEN3_SDVOC, false);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080010516 }
Ma Ling27185ae2009-08-24 13:50:23 +080010517
Paulo Zanonie2debe92013-02-18 19:00:27 -030010518 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
Ma Ling27185ae2009-08-24 13:50:23 +080010519
Jesse Barnesb01f2c32009-12-11 11:07:17 -080010520 if (SUPPORTS_INTEGRATED_HDMI(dev)) {
10521 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030010522 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080010523 }
Imre Deake7281ea2013-05-08 13:14:08 +030010524 if (SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030010525 intel_dp_init(dev, DP_C, PORT_C);
Eric Anholt725e30a2009-01-22 13:01:02 -080010526 }
Ma Ling27185ae2009-08-24 13:50:23 +080010527
Jesse Barnesb01f2c32009-12-11 11:07:17 -080010528 if (SUPPORTS_INTEGRATED_DP(dev) &&
Imre Deake7281ea2013-05-08 13:14:08 +030010529 (I915_READ(DP_D) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030010530 intel_dp_init(dev, DP_D, PORT_D);
Eric Anholtbad720f2009-10-22 16:11:14 -070010531 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080010532 intel_dvo_init(dev);
10533
Zhenyu Wang103a1962009-11-27 11:44:36 +080010534 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080010535 intel_tv_init(dev);
10536
Chris Wilson4ef69c72010-09-09 15:14:28 +010010537 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
10538 encoder->base.possible_crtcs = encoder->crtc_mask;
10539 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +020010540 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -080010541 }
Chris Wilson47356eb2011-01-11 17:06:04 +000010542
Paulo Zanonidde86e22012-12-01 12:04:25 -020010543 intel_init_pch_refclk(dev);
Daniel Vetter270b3042012-10-27 15:52:05 +020010544
10545 drm_helper_move_panel_connectors_to_head(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080010546}
10547
10548static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
10549{
10550 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -080010551
Daniel Vetteref2d6332014-02-10 18:00:38 +010010552 drm_framebuffer_cleanup(fb);
10553 WARN_ON(!intel_fb->obj->framebuffer_references--);
10554 drm_gem_object_unreference_unlocked(&intel_fb->obj->base);
Jesse Barnes79e53942008-11-07 14:24:08 -080010555 kfree(intel_fb);
10556}
10557
10558static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +000010559 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -080010560 unsigned int *handle)
10561{
10562 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +000010563 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080010564
Chris Wilson05394f32010-11-08 19:18:58 +000010565 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -080010566}
10567
10568static const struct drm_framebuffer_funcs intel_fb_funcs = {
10569 .destroy = intel_user_framebuffer_destroy,
10570 .create_handle = intel_user_framebuffer_create_handle,
10571};
10572
Dave Airlie38651672010-03-30 05:34:13 +000010573int intel_framebuffer_init(struct drm_device *dev,
10574 struct intel_framebuffer *intel_fb,
Jesse Barnes308e5bc2011-11-14 14:51:28 -080010575 struct drm_mode_fb_cmd2 *mode_cmd,
Chris Wilson05394f32010-11-08 19:18:58 +000010576 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -080010577{
Jesse Barnesa57ce0b2014-02-07 12:10:35 -080010578 int aligned_height;
Chris Wilsona35cdaa2013-06-25 17:26:45 +010010579 int pitch_limit;
Jesse Barnes79e53942008-11-07 14:24:08 -080010580 int ret;
10581
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010582 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
10583
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010584 if (obj->tiling_mode == I915_TILING_Y) {
10585 DRM_DEBUG("hardware does not support tiling Y\n");
Chris Wilson57cd6502010-08-08 12:34:44 +010010586 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010587 }
Chris Wilson57cd6502010-08-08 12:34:44 +010010588
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010589 if (mode_cmd->pitches[0] & 63) {
10590 DRM_DEBUG("pitch (%d) must be at least 64 byte aligned\n",
10591 mode_cmd->pitches[0]);
Chris Wilson57cd6502010-08-08 12:34:44 +010010592 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010593 }
Chris Wilson57cd6502010-08-08 12:34:44 +010010594
Chris Wilsona35cdaa2013-06-25 17:26:45 +010010595 if (INTEL_INFO(dev)->gen >= 5 && !IS_VALLEYVIEW(dev)) {
10596 pitch_limit = 32*1024;
10597 } else if (INTEL_INFO(dev)->gen >= 4) {
10598 if (obj->tiling_mode)
10599 pitch_limit = 16*1024;
10600 else
10601 pitch_limit = 32*1024;
10602 } else if (INTEL_INFO(dev)->gen >= 3) {
10603 if (obj->tiling_mode)
10604 pitch_limit = 8*1024;
10605 else
10606 pitch_limit = 16*1024;
10607 } else
10608 /* XXX DSPC is limited to 4k tiled */
10609 pitch_limit = 8*1024;
10610
10611 if (mode_cmd->pitches[0] > pitch_limit) {
10612 DRM_DEBUG("%s pitch (%d) must be at less than %d\n",
10613 obj->tiling_mode ? "tiled" : "linear",
10614 mode_cmd->pitches[0], pitch_limit);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020010615 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010616 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020010617
10618 if (obj->tiling_mode != I915_TILING_NONE &&
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010619 mode_cmd->pitches[0] != obj->stride) {
10620 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
10621 mode_cmd->pitches[0], obj->stride);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020010622 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010623 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020010624
Ville Syrjälä57779d02012-10-31 17:50:14 +020010625 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -080010626 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +020010627 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +020010628 case DRM_FORMAT_RGB565:
10629 case DRM_FORMAT_XRGB8888:
10630 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +020010631 break;
10632 case DRM_FORMAT_XRGB1555:
10633 case DRM_FORMAT_ARGB1555:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010634 if (INTEL_INFO(dev)->gen > 3) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000010635 DRM_DEBUG("unsupported pixel format: %s\n",
10636 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020010637 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010638 }
Ville Syrjälä57779d02012-10-31 17:50:14 +020010639 break;
10640 case DRM_FORMAT_XBGR8888:
10641 case DRM_FORMAT_ABGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +020010642 case DRM_FORMAT_XRGB2101010:
10643 case DRM_FORMAT_ARGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +020010644 case DRM_FORMAT_XBGR2101010:
10645 case DRM_FORMAT_ABGR2101010:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010646 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000010647 DRM_DEBUG("unsupported pixel format: %s\n",
10648 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020010649 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010650 }
Jesse Barnesb5626742011-06-24 12:19:27 -070010651 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +020010652 case DRM_FORMAT_YUYV:
10653 case DRM_FORMAT_UYVY:
10654 case DRM_FORMAT_YVYU:
10655 case DRM_FORMAT_VYUY:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010656 if (INTEL_INFO(dev)->gen < 5) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000010657 DRM_DEBUG("unsupported pixel format: %s\n",
10658 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020010659 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010660 }
Chris Wilson57cd6502010-08-08 12:34:44 +010010661 break;
10662 default:
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000010663 DRM_DEBUG("unsupported pixel format: %s\n",
10664 drm_get_format_name(mode_cmd->pixel_format));
Chris Wilson57cd6502010-08-08 12:34:44 +010010665 return -EINVAL;
10666 }
10667
Ville Syrjälä90f9a332012-10-31 17:50:19 +020010668 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
10669 if (mode_cmd->offsets[0] != 0)
10670 return -EINVAL;
10671
Jesse Barnesa57ce0b2014-02-07 12:10:35 -080010672 aligned_height = intel_align_height(dev, mode_cmd->height,
10673 obj->tiling_mode);
Daniel Vetter53155c02013-10-09 21:55:33 +020010674 /* FIXME drm helper for size checks (especially planar formats)? */
10675 if (obj->base.size < aligned_height * mode_cmd->pitches[0])
10676 return -EINVAL;
10677
Daniel Vetterc7d73f62012-12-13 23:38:38 +010010678 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
10679 intel_fb->obj = obj;
Daniel Vetter80075d42013-10-09 21:23:52 +020010680 intel_fb->obj->framebuffer_references++;
Daniel Vetterc7d73f62012-12-13 23:38:38 +010010681
Jesse Barnes79e53942008-11-07 14:24:08 -080010682 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
10683 if (ret) {
10684 DRM_ERROR("framebuffer init failed %d\n", ret);
10685 return ret;
10686 }
10687
Jesse Barnes79e53942008-11-07 14:24:08 -080010688 return 0;
10689}
10690
Jesse Barnes79e53942008-11-07 14:24:08 -080010691static struct drm_framebuffer *
10692intel_user_framebuffer_create(struct drm_device *dev,
10693 struct drm_file *filp,
Jesse Barnes308e5bc2011-11-14 14:51:28 -080010694 struct drm_mode_fb_cmd2 *mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -080010695{
Chris Wilson05394f32010-11-08 19:18:58 +000010696 struct drm_i915_gem_object *obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080010697
Jesse Barnes308e5bc2011-11-14 14:51:28 -080010698 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
10699 mode_cmd->handles[0]));
Chris Wilsonc8725222011-02-19 11:31:06 +000010700 if (&obj->base == NULL)
Chris Wilsoncce13ff2010-08-08 13:36:38 +010010701 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -080010702
Chris Wilsond2dff872011-04-19 08:36:26 +010010703 return intel_framebuffer_create(dev, mode_cmd, obj);
Jesse Barnes79e53942008-11-07 14:24:08 -080010704}
10705
Daniel Vetter4520f532013-10-09 09:18:51 +020010706#ifndef CONFIG_DRM_I915_FBDEV
Daniel Vetter0632fef2013-10-08 17:44:49 +020010707static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
Daniel Vetter4520f532013-10-09 09:18:51 +020010708{
10709}
10710#endif
10711
Jesse Barnes79e53942008-11-07 14:24:08 -080010712static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -080010713 .fb_create = intel_user_framebuffer_create,
Daniel Vetter0632fef2013-10-08 17:44:49 +020010714 .output_poll_changed = intel_fbdev_output_poll_changed,
Jesse Barnes79e53942008-11-07 14:24:08 -080010715};
10716
Jesse Barnese70236a2009-09-21 10:42:27 -070010717/* Set up chip specific display functions */
10718static void intel_init_display(struct drm_device *dev)
10719{
10720 struct drm_i915_private *dev_priv = dev->dev_private;
10721
Daniel Vetteree9300b2013-06-03 22:40:22 +020010722 if (HAS_PCH_SPLIT(dev) || IS_G4X(dev))
10723 dev_priv->display.find_dpll = g4x_find_best_dpll;
10724 else if (IS_VALLEYVIEW(dev))
10725 dev_priv->display.find_dpll = vlv_find_best_dpll;
10726 else if (IS_PINEVIEW(dev))
10727 dev_priv->display.find_dpll = pnv_find_best_dpll;
10728 else
10729 dev_priv->display.find_dpll = i9xx_find_best_dpll;
10730
Paulo Zanoniaffa9352012-11-23 15:30:39 -020010731 if (HAS_DDI(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010732 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -030010733 dev_priv->display.crtc_mode_set = haswell_crtc_mode_set;
Paulo Zanoni4f771f12012-10-23 18:29:51 -020010734 dev_priv->display.crtc_enable = haswell_crtc_enable;
10735 dev_priv->display.crtc_disable = haswell_crtc_disable;
Paulo Zanoni6441ab52012-10-05 12:05:58 -030010736 dev_priv->display.off = haswell_crtc_off;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -030010737 dev_priv->display.update_plane = ironlake_update_plane;
10738 } else if (HAS_PCH_SPLIT(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010739 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
Eric Anholtf564048e2011-03-30 13:01:02 -070010740 dev_priv->display.crtc_mode_set = ironlake_crtc_mode_set;
Daniel Vetter76e5a892012-06-29 22:39:33 +020010741 dev_priv->display.crtc_enable = ironlake_crtc_enable;
10742 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010010743 dev_priv->display.off = ironlake_crtc_off;
Jesse Barnes17638cd2011-06-24 12:19:23 -070010744 dev_priv->display.update_plane = ironlake_update_plane;
Jesse Barnes89b667f2013-04-18 14:51:36 -070010745 } else if (IS_VALLEYVIEW(dev)) {
10746 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
10747 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
10748 dev_priv->display.crtc_enable = valleyview_crtc_enable;
10749 dev_priv->display.crtc_disable = i9xx_crtc_disable;
10750 dev_priv->display.off = i9xx_crtc_off;
10751 dev_priv->display.update_plane = i9xx_update_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070010752 } else {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010753 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Eric Anholtf564048e2011-03-30 13:01:02 -070010754 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
Daniel Vetter76e5a892012-06-29 22:39:33 +020010755 dev_priv->display.crtc_enable = i9xx_crtc_enable;
10756 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010010757 dev_priv->display.off = i9xx_crtc_off;
Jesse Barnes17638cd2011-06-24 12:19:23 -070010758 dev_priv->display.update_plane = i9xx_update_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070010759 }
Jesse Barnese70236a2009-09-21 10:42:27 -070010760
Jesse Barnese70236a2009-09-21 10:42:27 -070010761 /* Returns the core display clock speed */
Jesse Barnes25eb05fc2012-03-28 13:39:23 -070010762 if (IS_VALLEYVIEW(dev))
10763 dev_priv->display.get_display_clock_speed =
10764 valleyview_get_display_clock_speed;
10765 else if (IS_I945G(dev) || (IS_G33(dev) && !IS_PINEVIEW_M(dev)))
Jesse Barnese70236a2009-09-21 10:42:27 -070010766 dev_priv->display.get_display_clock_speed =
10767 i945_get_display_clock_speed;
10768 else if (IS_I915G(dev))
10769 dev_priv->display.get_display_clock_speed =
10770 i915_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020010771 else if (IS_I945GM(dev) || IS_845G(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070010772 dev_priv->display.get_display_clock_speed =
10773 i9xx_misc_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020010774 else if (IS_PINEVIEW(dev))
10775 dev_priv->display.get_display_clock_speed =
10776 pnv_get_display_clock_speed;
Jesse Barnese70236a2009-09-21 10:42:27 -070010777 else if (IS_I915GM(dev))
10778 dev_priv->display.get_display_clock_speed =
10779 i915gm_get_display_clock_speed;
10780 else if (IS_I865G(dev))
10781 dev_priv->display.get_display_clock_speed =
10782 i865_get_display_clock_speed;
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +020010783 else if (IS_I85X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070010784 dev_priv->display.get_display_clock_speed =
10785 i855_get_display_clock_speed;
10786 else /* 852, 830 */
10787 dev_priv->display.get_display_clock_speed =
10788 i830_get_display_clock_speed;
10789
Zhenyu Wang7f8a8562010-04-01 13:07:53 +080010790 if (HAS_PCH_SPLIT(dev)) {
Chris Wilsonf00a3dd2010-10-21 14:57:17 +010010791 if (IS_GEN5(dev)) {
Jesse Barnes674cf962011-04-28 14:27:04 -070010792 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +080010793 dev_priv->display.write_eld = ironlake_write_eld;
Yuanhan Liu13982612010-12-15 15:42:31 +080010794 } else if (IS_GEN6(dev)) {
Jesse Barnes674cf962011-04-28 14:27:04 -070010795 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +080010796 dev_priv->display.write_eld = ironlake_write_eld;
Jesse Barnes357555c2011-04-28 15:09:55 -070010797 } else if (IS_IVYBRIDGE(dev)) {
10798 /* FIXME: detect B0+ stepping and use auto training */
10799 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +080010800 dev_priv->display.write_eld = ironlake_write_eld;
Daniel Vetter01a415f2012-10-27 15:58:40 +020010801 dev_priv->display.modeset_global_resources =
10802 ivb_modeset_global_resources;
Ben Widawsky4e0bbc32013-11-02 21:07:07 -070010803 } else if (IS_HASWELL(dev) || IS_GEN8(dev)) {
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -030010804 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Wang Xingchao83358c852012-08-16 22:43:37 +080010805 dev_priv->display.write_eld = haswell_write_eld;
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -020010806 dev_priv->display.modeset_global_resources =
10807 haswell_modeset_global_resources;
Paulo Zanonia0e63c22012-12-06 11:12:39 -020010808 }
Jesse Barnes6067aae2011-04-28 15:04:31 -070010809 } else if (IS_G4X(dev)) {
Wu Fengguange0dac652011-09-05 14:25:34 +080010810 dev_priv->display.write_eld = g4x_write_eld;
Jesse Barnes30a970c2013-11-04 13:48:12 -080010811 } else if (IS_VALLEYVIEW(dev)) {
10812 dev_priv->display.modeset_global_resources =
10813 valleyview_modeset_global_resources;
Mengdong Lin9ca2fe72013-11-01 00:17:03 -040010814 dev_priv->display.write_eld = ironlake_write_eld;
Jesse Barnese70236a2009-09-21 10:42:27 -070010815 }
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010816
10817 /* Default just returns -ENODEV to indicate unsupported */
10818 dev_priv->display.queue_flip = intel_default_queue_flip;
10819
10820 switch (INTEL_INFO(dev)->gen) {
10821 case 2:
10822 dev_priv->display.queue_flip = intel_gen2_queue_flip;
10823 break;
10824
10825 case 3:
10826 dev_priv->display.queue_flip = intel_gen3_queue_flip;
10827 break;
10828
10829 case 4:
10830 case 5:
10831 dev_priv->display.queue_flip = intel_gen4_queue_flip;
10832 break;
10833
10834 case 6:
10835 dev_priv->display.queue_flip = intel_gen6_queue_flip;
10836 break;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070010837 case 7:
Ben Widawsky4e0bbc32013-11-02 21:07:07 -070010838 case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
Jesse Barnes7c9017e2011-06-16 12:18:54 -070010839 dev_priv->display.queue_flip = intel_gen7_queue_flip;
10840 break;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010841 }
Jani Nikula7bd688c2013-11-08 16:48:56 +020010842
10843 intel_panel_init_backlight_funcs(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -070010844}
10845
Jesse Barnesb690e962010-07-19 13:53:12 -070010846/*
10847 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
10848 * resume, or other times. This quirk makes sure that's the case for
10849 * affected systems.
10850 */
Akshay Joshi0206e352011-08-16 15:34:10 -040010851static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -070010852{
10853 struct drm_i915_private *dev_priv = dev->dev_private;
10854
10855 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020010856 DRM_INFO("applying pipe a force quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070010857}
10858
Keith Packard435793d2011-07-12 14:56:22 -070010859/*
10860 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
10861 */
10862static void quirk_ssc_force_disable(struct drm_device *dev)
10863{
10864 struct drm_i915_private *dev_priv = dev->dev_private;
10865 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020010866 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -070010867}
10868
Carsten Emde4dca20e2012-03-15 15:56:26 +010010869/*
Carsten Emde5a15ab52012-03-15 15:56:27 +010010870 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
10871 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +010010872 */
10873static void quirk_invert_brightness(struct drm_device *dev)
10874{
10875 struct drm_i915_private *dev_priv = dev->dev_private;
10876 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020010877 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070010878}
10879
10880struct intel_quirk {
10881 int device;
10882 int subsystem_vendor;
10883 int subsystem_device;
10884 void (*hook)(struct drm_device *dev);
10885};
10886
Egbert Eich5f85f172012-10-14 15:46:38 +020010887/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
10888struct intel_dmi_quirk {
10889 void (*hook)(struct drm_device *dev);
10890 const struct dmi_system_id (*dmi_id_list)[];
10891};
10892
10893static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
10894{
10895 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
10896 return 1;
10897}
10898
10899static const struct intel_dmi_quirk intel_dmi_quirks[] = {
10900 {
10901 .dmi_id_list = &(const struct dmi_system_id[]) {
10902 {
10903 .callback = intel_dmi_reverse_brightness,
10904 .ident = "NCR Corporation",
10905 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
10906 DMI_MATCH(DMI_PRODUCT_NAME, ""),
10907 },
10908 },
10909 { } /* terminating entry */
10910 },
10911 .hook = quirk_invert_brightness,
10912 },
10913};
10914
Ben Widawskyc43b5632012-04-16 14:07:40 -070010915static struct intel_quirk intel_quirks[] = {
Jesse Barnesb690e962010-07-19 13:53:12 -070010916 /* HP Mini needs pipe A force quirk (LP: #322104) */
Akshay Joshi0206e352011-08-16 15:34:10 -040010917 { 0x27ae, 0x103c, 0x361a, quirk_pipea_force },
Jesse Barnesb690e962010-07-19 13:53:12 -070010918
Jesse Barnesb690e962010-07-19 13:53:12 -070010919 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
10920 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
10921
Jesse Barnesb690e962010-07-19 13:53:12 -070010922 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
10923 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
10924
Chris Wilsona4945f92013-10-08 11:16:59 +010010925 /* 830 needs to leave pipe A & dpll A up */
Daniel Vetterdcdaed62012-08-12 21:19:34 +020010926 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
Keith Packard435793d2011-07-12 14:56:22 -070010927
10928 /* Lenovo U160 cannot use SSC on LVDS */
10929 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +020010930
10931 /* Sony Vaio Y cannot use SSC on LVDS */
10932 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +010010933
Alexander van Heukelumbe505f62013-12-28 21:00:39 +010010934 /* Acer Aspire 5734Z must invert backlight brightness */
10935 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
10936
10937 /* Acer/eMachines G725 */
10938 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
10939
10940 /* Acer/eMachines e725 */
10941 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
10942
10943 /* Acer/Packard Bell NCL20 */
10944 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
10945
10946 /* Acer Aspire 4736Z */
10947 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
Jani Nikula0f540c32014-01-13 17:30:34 +020010948
10949 /* Acer Aspire 5336 */
10950 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
Jesse Barnesb690e962010-07-19 13:53:12 -070010951};
10952
10953static void intel_init_quirks(struct drm_device *dev)
10954{
10955 struct pci_dev *d = dev->pdev;
10956 int i;
10957
10958 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
10959 struct intel_quirk *q = &intel_quirks[i];
10960
10961 if (d->device == q->device &&
10962 (d->subsystem_vendor == q->subsystem_vendor ||
10963 q->subsystem_vendor == PCI_ANY_ID) &&
10964 (d->subsystem_device == q->subsystem_device ||
10965 q->subsystem_device == PCI_ANY_ID))
10966 q->hook(dev);
10967 }
Egbert Eich5f85f172012-10-14 15:46:38 +020010968 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
10969 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
10970 intel_dmi_quirks[i].hook(dev);
10971 }
Jesse Barnesb690e962010-07-19 13:53:12 -070010972}
10973
Jesse Barnes9cce37f2010-08-13 15:11:26 -070010974/* Disable the VGA plane that we never use */
10975static void i915_disable_vga(struct drm_device *dev)
10976{
10977 struct drm_i915_private *dev_priv = dev->dev_private;
10978 u8 sr1;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020010979 u32 vga_reg = i915_vgacntrl_reg(dev);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070010980
Ville Syrjälä2b37c612014-01-22 21:32:38 +020010981 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
Jesse Barnes9cce37f2010-08-13 15:11:26 -070010982 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -070010983 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070010984 sr1 = inb(VGA_SR_DATA);
10985 outb(sr1 | 1<<5, VGA_SR_DATA);
10986 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
10987 udelay(300);
10988
10989 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
10990 POSTING_READ(vga_reg);
10991}
10992
Daniel Vetterf8175862012-04-10 15:50:11 +020010993void intel_modeset_init_hw(struct drm_device *dev)
10994{
Eugeni Dodonova8f78b52012-06-28 15:55:35 -030010995 intel_prepare_ddi(dev);
10996
Daniel Vetterf8175862012-04-10 15:50:11 +020010997 intel_init_clock_gating(dev);
10998
Jesse Barnes5382f5f352013-12-16 16:34:24 -080010999 intel_reset_dpio(dev);
Jesse Barnes40e9cf62013-10-03 11:35:46 -070011000
Daniel Vetter79f5b2c2012-06-24 16:42:33 +020011001 mutex_lock(&dev->struct_mutex);
Daniel Vetter8090c6b2012-06-24 16:42:32 +020011002 intel_enable_gt_powersave(dev);
Daniel Vetter79f5b2c2012-06-24 16:42:33 +020011003 mutex_unlock(&dev->struct_mutex);
Daniel Vetterf8175862012-04-10 15:50:11 +020011004}
11005
Imre Deak7d708ee2013-04-17 14:04:50 +030011006void intel_modeset_suspend_hw(struct drm_device *dev)
11007{
11008 intel_suspend_hw(dev);
11009}
11010
Jesse Barnes79e53942008-11-07 14:24:08 -080011011void intel_modeset_init(struct drm_device *dev)
11012{
Jesse Barnes652c3932009-08-17 13:31:43 -070011013 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7f1f3852013-04-02 11:22:20 -070011014 int i, j, ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080011015
11016 drm_mode_config_init(dev);
11017
11018 dev->mode_config.min_width = 0;
11019 dev->mode_config.min_height = 0;
11020
Dave Airlie019d96c2011-09-29 16:20:42 +010011021 dev->mode_config.preferred_depth = 24;
11022 dev->mode_config.prefer_shadow = 1;
11023
Laurent Pincharte6ecefa2012-05-17 13:27:23 +020011024 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -080011025
Jesse Barnesb690e962010-07-19 13:53:12 -070011026 intel_init_quirks(dev);
11027
Eugeni Dodonov1fa61102012-04-18 15:29:26 -030011028 intel_init_pm(dev);
11029
Ben Widawskye3c74752013-04-05 13:12:39 -070011030 if (INTEL_INFO(dev)->num_pipes == 0)
11031 return;
11032
Jesse Barnese70236a2009-09-21 10:42:27 -070011033 intel_init_display(dev);
11034
Chris Wilsona6c45cf2010-09-17 00:32:17 +010011035 if (IS_GEN2(dev)) {
11036 dev->mode_config.max_width = 2048;
11037 dev->mode_config.max_height = 2048;
11038 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -070011039 dev->mode_config.max_width = 4096;
11040 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -080011041 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010011042 dev->mode_config.max_width = 8192;
11043 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -080011044 }
Ben Widawsky5d4545a2013-01-17 12:45:15 -080011045 dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
Jesse Barnes79e53942008-11-07 14:24:08 -080011046
Zhao Yakui28c97732009-10-09 11:39:41 +080011047 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Ben Widawsky7eb552a2013-03-13 14:05:41 -070011048 INTEL_INFO(dev)->num_pipes,
11049 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -080011050
Damien Lespiau08e2a7d2013-07-11 20:10:54 +010011051 for_each_pipe(i) {
Jesse Barnes79e53942008-11-07 14:24:08 -080011052 intel_crtc_init(dev, i);
Damien Lespiau22d3fd462014-02-07 19:12:49 +000011053 for (j = 0; j < INTEL_INFO(dev)->num_sprites; j++) {
Jesse Barnes7f1f3852013-04-02 11:22:20 -070011054 ret = intel_plane_init(dev, i, j);
11055 if (ret)
Ville Syrjälä06da8da2013-04-17 17:48:51 +030011056 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
11057 pipe_name(i), sprite_name(i, j), ret);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070011058 }
Jesse Barnes79e53942008-11-07 14:24:08 -080011059 }
11060
Jesse Barnesf42bb702013-12-16 16:34:23 -080011061 intel_init_dpio(dev);
Jesse Barnes5382f5f352013-12-16 16:34:24 -080011062 intel_reset_dpio(dev);
Jesse Barnesf42bb702013-12-16 16:34:23 -080011063
Paulo Zanoni79f689a2012-10-05 12:05:52 -030011064 intel_cpu_pll_init(dev);
Daniel Vettere72f9fb2013-06-05 13:34:06 +020011065 intel_shared_dpll_init(dev);
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011066
Jesse Barnes9cce37f2010-08-13 15:11:26 -070011067 /* Just disable it once at startup */
11068 i915_disable_vga(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080011069 intel_setup_outputs(dev);
Chris Wilson11be49e2012-11-15 11:32:20 +000011070
11071 /* Just in case the BIOS is doing something questionable. */
11072 intel_disable_fbc(dev);
Jesse Barnesfa9fa082014-02-11 15:28:56 -080011073
11074 intel_modeset_setup_hw_state(dev, false);
Chris Wilson2c7111d2011-03-29 10:40:27 +010011075}
Jesse Barnesd5bb0812011-01-05 12:01:26 -080011076
Daniel Vetter24929352012-07-02 20:28:59 +020011077static void
11078intel_connector_break_all_links(struct intel_connector *connector)
11079{
11080 connector->base.dpms = DRM_MODE_DPMS_OFF;
11081 connector->base.encoder = NULL;
11082 connector->encoder->connectors_active = false;
11083 connector->encoder->base.crtc = NULL;
11084}
11085
Daniel Vetter7fad7982012-07-04 17:51:47 +020011086static void intel_enable_pipe_a(struct drm_device *dev)
11087{
11088 struct intel_connector *connector;
11089 struct drm_connector *crt = NULL;
11090 struct intel_load_detect_pipe load_detect_temp;
11091
11092 /* We can't just switch on the pipe A, we need to set things up with a
11093 * proper mode and output configuration. As a gross hack, enable pipe A
11094 * by enabling the load detect pipe once. */
11095 list_for_each_entry(connector,
11096 &dev->mode_config.connector_list,
11097 base.head) {
11098 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
11099 crt = &connector->base;
11100 break;
11101 }
11102 }
11103
11104 if (!crt)
11105 return;
11106
11107 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp))
11108 intel_release_load_detect_pipe(crt, &load_detect_temp);
11109
11110
11111}
11112
Daniel Vetterfa555832012-10-10 23:14:00 +020011113static bool
11114intel_check_plane_mapping(struct intel_crtc *crtc)
11115{
Ben Widawsky7eb552a2013-03-13 14:05:41 -070011116 struct drm_device *dev = crtc->base.dev;
11117 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +020011118 u32 reg, val;
11119
Ben Widawsky7eb552a2013-03-13 14:05:41 -070011120 if (INTEL_INFO(dev)->num_pipes == 1)
Daniel Vetterfa555832012-10-10 23:14:00 +020011121 return true;
11122
11123 reg = DSPCNTR(!crtc->plane);
11124 val = I915_READ(reg);
11125
11126 if ((val & DISPLAY_PLANE_ENABLE) &&
11127 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
11128 return false;
11129
11130 return true;
11131}
11132
Daniel Vetter24929352012-07-02 20:28:59 +020011133static void intel_sanitize_crtc(struct intel_crtc *crtc)
11134{
11135 struct drm_device *dev = crtc->base.dev;
11136 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +020011137 u32 reg;
Daniel Vetter24929352012-07-02 20:28:59 +020011138
Daniel Vetter24929352012-07-02 20:28:59 +020011139 /* Clear any frame start delays used for debugging left by the BIOS */
Daniel Vetter3b117c82013-04-17 20:15:07 +020011140 reg = PIPECONF(crtc->config.cpu_transcoder);
Daniel Vetter24929352012-07-02 20:28:59 +020011141 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
11142
11143 /* We need to sanitize the plane -> pipe mapping first because this will
Daniel Vetterfa555832012-10-10 23:14:00 +020011144 * disable the crtc (and hence change the state) if it is wrong. Note
11145 * that gen4+ has a fixed plane -> pipe mapping. */
11146 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
Daniel Vetter24929352012-07-02 20:28:59 +020011147 struct intel_connector *connector;
11148 bool plane;
11149
Daniel Vetter24929352012-07-02 20:28:59 +020011150 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
11151 crtc->base.base.id);
11152
11153 /* Pipe has the wrong plane attached and the plane is active.
11154 * Temporarily change the plane mapping and disable everything
11155 * ... */
11156 plane = crtc->plane;
11157 crtc->plane = !plane;
11158 dev_priv->display.crtc_disable(&crtc->base);
11159 crtc->plane = plane;
11160
11161 /* ... and break all links. */
11162 list_for_each_entry(connector, &dev->mode_config.connector_list,
11163 base.head) {
11164 if (connector->encoder->base.crtc != &crtc->base)
11165 continue;
11166
11167 intel_connector_break_all_links(connector);
11168 }
11169
11170 WARN_ON(crtc->active);
11171 crtc->base.enabled = false;
11172 }
Daniel Vetter24929352012-07-02 20:28:59 +020011173
Daniel Vetter7fad7982012-07-04 17:51:47 +020011174 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
11175 crtc->pipe == PIPE_A && !crtc->active) {
11176 /* BIOS forgot to enable pipe A, this mostly happens after
11177 * resume. Force-enable the pipe to fix this, the update_dpms
11178 * call below we restore the pipe to the right state, but leave
11179 * the required bits on. */
11180 intel_enable_pipe_a(dev);
11181 }
11182
Daniel Vetter24929352012-07-02 20:28:59 +020011183 /* Adjust the state of the output pipe according to whether we
11184 * have active connectors/encoders. */
11185 intel_crtc_update_dpms(&crtc->base);
11186
11187 if (crtc->active != crtc->base.enabled) {
11188 struct intel_encoder *encoder;
11189
11190 /* This can happen either due to bugs in the get_hw_state
11191 * functions or because the pipe is force-enabled due to the
11192 * pipe A quirk. */
11193 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
11194 crtc->base.base.id,
11195 crtc->base.enabled ? "enabled" : "disabled",
11196 crtc->active ? "enabled" : "disabled");
11197
11198 crtc->base.enabled = crtc->active;
11199
11200 /* Because we only establish the connector -> encoder ->
11201 * crtc links if something is active, this means the
11202 * crtc is now deactivated. Break the links. connector
11203 * -> encoder links are only establish when things are
11204 * actually up, hence no need to break them. */
11205 WARN_ON(crtc->active);
11206
11207 for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
11208 WARN_ON(encoder->connectors_active);
11209 encoder->base.crtc = NULL;
11210 }
11211 }
11212}
11213
11214static void intel_sanitize_encoder(struct intel_encoder *encoder)
11215{
11216 struct intel_connector *connector;
11217 struct drm_device *dev = encoder->base.dev;
11218
11219 /* We need to check both for a crtc link (meaning that the
11220 * encoder is active and trying to read from a pipe) and the
11221 * pipe itself being active. */
11222 bool has_active_crtc = encoder->base.crtc &&
11223 to_intel_crtc(encoder->base.crtc)->active;
11224
11225 if (encoder->connectors_active && !has_active_crtc) {
11226 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
11227 encoder->base.base.id,
11228 drm_get_encoder_name(&encoder->base));
11229
11230 /* Connector is active, but has no active pipe. This is
11231 * fallout from our resume register restoring. Disable
11232 * the encoder manually again. */
11233 if (encoder->base.crtc) {
11234 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
11235 encoder->base.base.id,
11236 drm_get_encoder_name(&encoder->base));
11237 encoder->disable(encoder);
11238 }
11239
11240 /* Inconsistent output/port/pipe state happens presumably due to
11241 * a bug in one of the get_hw_state functions. Or someplace else
11242 * in our code, like the register restore mess on resume. Clamp
11243 * things to off as a safer default. */
11244 list_for_each_entry(connector,
11245 &dev->mode_config.connector_list,
11246 base.head) {
11247 if (connector->encoder != encoder)
11248 continue;
11249
11250 intel_connector_break_all_links(connector);
11251 }
11252 }
11253 /* Enabled encoders without active connectors will be fixed in
11254 * the crtc fixup. */
11255}
11256
Daniel Vetter44cec742013-01-25 17:53:21 +010011257void i915_redisable_vga(struct drm_device *dev)
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010011258{
11259 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020011260 u32 vga_reg = i915_vgacntrl_reg(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010011261
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030011262 /* This function can be called both from intel_modeset_setup_hw_state or
11263 * at a very early point in our resume sequence, where the power well
11264 * structures are not yet restored. Since this function is at a very
11265 * paranoid "someone might have enabled VGA while we were not looking"
11266 * level, just check if the power well is enabled instead of trying to
11267 * follow the "don't touch the power well if we don't need it" policy
11268 * the rest of the driver uses. */
Jesse Barnesf9e711e2013-11-25 17:15:32 +020011269 if ((IS_HASWELL(dev) || IS_BROADWELL(dev)) &&
Paulo Zanoni6aedd1f2013-08-02 16:22:25 -030011270 (I915_READ(HSW_PWR_WELL_DRIVER) & HSW_PWR_WELL_STATE_ENABLED) == 0)
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030011271 return;
11272
Ville Syrjäläe1553fa2013-10-04 20:32:25 +030011273 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010011274 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
Ville Syrjälä209d5212013-01-25 21:44:48 +020011275 i915_disable_vga(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010011276 }
11277}
11278
Daniel Vetter30e984d2013-06-05 13:34:17 +020011279static void intel_modeset_readout_hw_state(struct drm_device *dev)
Daniel Vetter24929352012-07-02 20:28:59 +020011280{
11281 struct drm_i915_private *dev_priv = dev->dev_private;
11282 enum pipe pipe;
Daniel Vetter24929352012-07-02 20:28:59 +020011283 struct intel_crtc *crtc;
11284 struct intel_encoder *encoder;
11285 struct intel_connector *connector;
Daniel Vetter53589012013-06-05 13:34:16 +020011286 int i;
Daniel Vetter24929352012-07-02 20:28:59 +020011287
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010011288 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
11289 base.head) {
Daniel Vetter88adfff2013-03-28 10:42:01 +010011290 memset(&crtc->config, 0, sizeof(crtc->config));
Daniel Vetter3b117c82013-04-17 20:15:07 +020011291
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010011292 crtc->active = dev_priv->display.get_pipe_config(crtc,
11293 &crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020011294
11295 crtc->base.enabled = crtc->active;
Ville Syrjälä4c445e02013-10-09 17:24:58 +030011296 crtc->primary_enabled = crtc->active;
Daniel Vetter24929352012-07-02 20:28:59 +020011297
11298 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
11299 crtc->base.base.id,
11300 crtc->active ? "enabled" : "disabled");
11301 }
11302
Daniel Vetter53589012013-06-05 13:34:16 +020011303 /* FIXME: Smash this into the new shared dpll infrastructure. */
Paulo Zanoniaffa9352012-11-23 15:30:39 -020011304 if (HAS_DDI(dev))
Paulo Zanoni6441ab52012-10-05 12:05:58 -030011305 intel_ddi_setup_hw_pll_state(dev);
11306
Daniel Vetter53589012013-06-05 13:34:16 +020011307 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
11308 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
11309
11310 pll->on = pll->get_hw_state(dev_priv, pll, &pll->hw_state);
11311 pll->active = 0;
11312 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
11313 base.head) {
11314 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
11315 pll->active++;
11316 }
11317 pll->refcount = pll->active;
11318
Daniel Vetter35c95372013-07-17 06:55:04 +020011319 DRM_DEBUG_KMS("%s hw state readout: refcount %i, on %i\n",
11320 pll->name, pll->refcount, pll->on);
Daniel Vetter53589012013-06-05 13:34:16 +020011321 }
11322
Daniel Vetter24929352012-07-02 20:28:59 +020011323 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
11324 base.head) {
11325 pipe = 0;
11326
11327 if (encoder->get_hw_state(encoder, &pipe)) {
Jesse Barnes045ac3b2013-05-14 17:08:26 -070011328 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
11329 encoder->base.crtc = &crtc->base;
Daniel Vetter1d37b682013-11-18 09:00:59 +010011330 encoder->get_config(encoder, &crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020011331 } else {
11332 encoder->base.crtc = NULL;
11333 }
11334
11335 encoder->connectors_active = false;
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010011336 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
Daniel Vetter24929352012-07-02 20:28:59 +020011337 encoder->base.base.id,
11338 drm_get_encoder_name(&encoder->base),
11339 encoder->base.crtc ? "enabled" : "disabled",
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010011340 pipe_name(pipe));
Daniel Vetter24929352012-07-02 20:28:59 +020011341 }
11342
11343 list_for_each_entry(connector, &dev->mode_config.connector_list,
11344 base.head) {
11345 if (connector->get_hw_state(connector)) {
11346 connector->base.dpms = DRM_MODE_DPMS_ON;
11347 connector->encoder->connectors_active = true;
11348 connector->base.encoder = &connector->encoder->base;
11349 } else {
11350 connector->base.dpms = DRM_MODE_DPMS_OFF;
11351 connector->base.encoder = NULL;
11352 }
11353 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
11354 connector->base.base.id,
11355 drm_get_connector_name(&connector->base),
11356 connector->base.encoder ? "enabled" : "disabled");
11357 }
Daniel Vetter30e984d2013-06-05 13:34:17 +020011358}
11359
11360/* Scan out the current hw modeset state, sanitizes it and maps it into the drm
11361 * and i915 state tracking structures. */
11362void intel_modeset_setup_hw_state(struct drm_device *dev,
11363 bool force_restore)
11364{
11365 struct drm_i915_private *dev_priv = dev->dev_private;
11366 enum pipe pipe;
Daniel Vetter30e984d2013-06-05 13:34:17 +020011367 struct intel_crtc *crtc;
11368 struct intel_encoder *encoder;
Daniel Vetter35c95372013-07-17 06:55:04 +020011369 int i;
Daniel Vetter30e984d2013-06-05 13:34:17 +020011370
11371 intel_modeset_readout_hw_state(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020011372
Jesse Barnesbabea612013-06-26 18:57:38 +030011373 /*
11374 * Now that we have the config, copy it to each CRTC struct
11375 * Note that this could go away if we move to using crtc_config
11376 * checking everywhere.
11377 */
11378 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
11379 base.head) {
Jani Nikulad330a952014-01-21 11:24:25 +020011380 if (crtc->active && i915.fastboot) {
Daniel Vetterf6a83282014-02-11 15:28:57 -080011381 intel_mode_from_pipe_config(&crtc->base.mode, &crtc->config);
Jesse Barnesbabea612013-06-26 18:57:38 +030011382 DRM_DEBUG_KMS("[CRTC:%d] found active mode: ",
11383 crtc->base.base.id);
11384 drm_mode_debug_printmodeline(&crtc->base.mode);
11385 }
11386 }
11387
Daniel Vetter24929352012-07-02 20:28:59 +020011388 /* HW state is read out, now we need to sanitize this mess. */
11389 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
11390 base.head) {
11391 intel_sanitize_encoder(encoder);
11392 }
11393
11394 for_each_pipe(pipe) {
11395 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
11396 intel_sanitize_crtc(crtc);
Daniel Vetterc0b03412013-05-28 12:05:54 +020011397 intel_dump_pipe_config(crtc, &crtc->config, "[setup_hw_state]");
Daniel Vetter24929352012-07-02 20:28:59 +020011398 }
Daniel Vetter9a935852012-07-05 22:34:27 +020011399
Daniel Vetter35c95372013-07-17 06:55:04 +020011400 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
11401 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
11402
11403 if (!pll->on || pll->active)
11404 continue;
11405
11406 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
11407
11408 pll->disable(dev_priv, pll);
11409 pll->on = false;
11410 }
11411
Ville Syrjälä96f90c52013-12-05 15:51:38 +020011412 if (HAS_PCH_SPLIT(dev))
Ville Syrjälä243e6a42013-10-14 14:55:24 +030011413 ilk_wm_get_hw_state(dev);
11414
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010011415 if (force_restore) {
Ville Syrjälä7d0bc1e2013-09-16 17:38:33 +030011416 i915_redisable_vga(dev);
11417
Daniel Vetterf30da182013-04-11 20:22:50 +020011418 /*
11419 * We need to use raw interfaces for restoring state to avoid
11420 * checking (bogus) intermediate states.
11421 */
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010011422 for_each_pipe(pipe) {
Jesse Barnesb5644d02013-03-26 13:25:27 -070011423 struct drm_crtc *crtc =
11424 dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vetterf30da182013-04-11 20:22:50 +020011425
11426 __intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y,
11427 crtc->fb);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010011428 }
11429 } else {
11430 intel_modeset_update_staged_output_state(dev);
11431 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011432
11433 intel_modeset_check_state(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +010011434}
11435
11436void intel_modeset_gem_init(struct drm_device *dev)
11437{
Chris Wilson1833b132012-05-09 11:56:28 +010011438 intel_modeset_init_hw(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +020011439
11440 intel_setup_overlay(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080011441}
11442
11443void intel_modeset_cleanup(struct drm_device *dev)
11444{
Jesse Barnes652c3932009-08-17 13:31:43 -070011445 struct drm_i915_private *dev_priv = dev->dev_private;
11446 struct drm_crtc *crtc;
Paulo Zanonid9255d52013-09-26 20:05:59 -030011447 struct drm_connector *connector;
Jesse Barnes652c3932009-08-17 13:31:43 -070011448
Daniel Vetterfd0c0642013-04-24 11:13:35 +020011449 /*
11450 * Interrupts and polling as the first thing to avoid creating havoc.
11451 * Too much stuff here (turning of rps, connectors, ...) would
11452 * experience fancy races otherwise.
11453 */
11454 drm_irq_uninstall(dev);
11455 cancel_work_sync(&dev_priv->hotplug_work);
11456 /*
11457 * Due to the hpd irq storm handling the hotplug work can re-arm the
11458 * poll handlers. Hence disable polling after hpd handling is shut down.
11459 */
Keith Packardf87ea762010-10-03 19:36:26 -070011460 drm_kms_helper_poll_fini(dev);
Daniel Vetterfd0c0642013-04-24 11:13:35 +020011461
Jesse Barnes652c3932009-08-17 13:31:43 -070011462 mutex_lock(&dev->struct_mutex);
11463
Jesse Barnes723bfd72010-10-07 16:01:13 -070011464 intel_unregister_dsm_handler();
11465
Jesse Barnes652c3932009-08-17 13:31:43 -070011466 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
11467 /* Skip inactive CRTCs */
11468 if (!crtc->fb)
11469 continue;
11470
Daniel Vetter3dec0092010-08-20 21:40:52 +020011471 intel_increase_pllclock(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -070011472 }
11473
Chris Wilson973d04f2011-07-08 12:22:37 +010011474 intel_disable_fbc(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -070011475
Daniel Vetter8090c6b2012-06-24 16:42:32 +020011476 intel_disable_gt_powersave(dev);
Chris Wilson0cdab212010-12-05 17:27:06 +000011477
Daniel Vetter930ebb42012-06-29 23:32:16 +020011478 ironlake_teardown_rc6(dev);
11479
Kristian Høgsberg69341a52009-11-11 12:19:17 -050011480 mutex_unlock(&dev->struct_mutex);
11481
Chris Wilson1630fe72011-07-08 12:22:42 +010011482 /* flush any delayed tasks or pending work */
11483 flush_scheduled_work();
11484
Jani Nikuladb31af1d2013-11-08 16:48:53 +020011485 /* destroy the backlight and sysfs files before encoders/connectors */
11486 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
11487 intel_panel_destroy_backlight(connector);
Paulo Zanonid9255d52013-09-26 20:05:59 -030011488 drm_sysfs_connector_remove(connector);
Jani Nikuladb31af1d2013-11-08 16:48:53 +020011489 }
Paulo Zanonid9255d52013-09-26 20:05:59 -030011490
Jesse Barnes79e53942008-11-07 14:24:08 -080011491 drm_mode_config_cleanup(dev);
Daniel Vetter4d7bb012012-12-18 15:24:37 +010011492
11493 intel_cleanup_overlay(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080011494}
11495
Dave Airlie28d52042009-09-21 14:33:58 +100011496/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +080011497 * Return which encoder is currently attached for connector.
11498 */
Chris Wilsondf0e9242010-09-09 16:20:55 +010011499struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -080011500{
Chris Wilsondf0e9242010-09-09 16:20:55 +010011501 return &intel_attached_encoder(connector)->base;
11502}
Jesse Barnes79e53942008-11-07 14:24:08 -080011503
Chris Wilsondf0e9242010-09-09 16:20:55 +010011504void intel_connector_attach_encoder(struct intel_connector *connector,
11505 struct intel_encoder *encoder)
11506{
11507 connector->encoder = encoder;
11508 drm_mode_connector_attach_encoder(&connector->base,
11509 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -080011510}
Dave Airlie28d52042009-09-21 14:33:58 +100011511
11512/*
11513 * set vga decode state - true == enable VGA decode
11514 */
11515int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
11516{
11517 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona885b3c2013-12-17 14:34:50 +000011518 unsigned reg = INTEL_INFO(dev)->gen >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
Dave Airlie28d52042009-09-21 14:33:58 +100011519 u16 gmch_ctrl;
11520
Chris Wilson75fa0412014-02-07 18:37:02 -020011521 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
11522 DRM_ERROR("failed to read control word\n");
11523 return -EIO;
11524 }
11525
Chris Wilsonc0cc8a52014-02-07 18:37:03 -020011526 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
11527 return 0;
11528
Dave Airlie28d52042009-09-21 14:33:58 +100011529 if (state)
11530 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
11531 else
11532 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
Chris Wilson75fa0412014-02-07 18:37:02 -020011533
11534 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
11535 DRM_ERROR("failed to write control word\n");
11536 return -EIO;
11537 }
11538
Dave Airlie28d52042009-09-21 14:33:58 +100011539 return 0;
11540}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011541
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011542struct intel_display_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030011543
11544 u32 power_well_driver;
11545
Chris Wilson63b66e52013-08-08 15:12:06 +020011546 int num_transcoders;
11547
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011548 struct intel_cursor_error_state {
11549 u32 control;
11550 u32 position;
11551 u32 base;
11552 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +010011553 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011554
11555 struct intel_pipe_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020011556 bool power_domain_on;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011557 u32 source;
Damien Lespiau52331302012-08-15 19:23:25 +010011558 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011559
11560 struct intel_plane_error_state {
11561 u32 control;
11562 u32 stride;
11563 u32 size;
11564 u32 pos;
11565 u32 addr;
11566 u32 surface;
11567 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +010011568 } plane[I915_MAX_PIPES];
Chris Wilson63b66e52013-08-08 15:12:06 +020011569
11570 struct intel_transcoder_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020011571 bool power_domain_on;
Chris Wilson63b66e52013-08-08 15:12:06 +020011572 enum transcoder cpu_transcoder;
11573
11574 u32 conf;
11575
11576 u32 htotal;
11577 u32 hblank;
11578 u32 hsync;
11579 u32 vtotal;
11580 u32 vblank;
11581 u32 vsync;
11582 } transcoder[4];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011583};
11584
11585struct intel_display_error_state *
11586intel_display_capture_error_state(struct drm_device *dev)
11587{
Akshay Joshi0206e352011-08-16 15:34:10 -040011588 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011589 struct intel_display_error_state *error;
Chris Wilson63b66e52013-08-08 15:12:06 +020011590 int transcoders[] = {
11591 TRANSCODER_A,
11592 TRANSCODER_B,
11593 TRANSCODER_C,
11594 TRANSCODER_EDP,
11595 };
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011596 int i;
11597
Chris Wilson63b66e52013-08-08 15:12:06 +020011598 if (INTEL_INFO(dev)->num_pipes == 0)
11599 return NULL;
11600
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020011601 error = kzalloc(sizeof(*error), GFP_ATOMIC);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011602 if (error == NULL)
11603 return NULL;
11604
Imre Deak190be112013-11-25 17:15:31 +020011605 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030011606 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
11607
Damien Lespiau52331302012-08-15 19:23:25 +010011608 for_each_pipe(i) {
Imre Deakddf9c532013-11-27 22:02:02 +020011609 error->pipe[i].power_domain_on =
11610 intel_display_power_enabled_sw(dev, POWER_DOMAIN_PIPE(i));
11611 if (!error->pipe[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020011612 continue;
11613
Paulo Zanonia18c4c32013-03-06 20:03:12 -030011614 if (INTEL_INFO(dev)->gen <= 6 || IS_VALLEYVIEW(dev)) {
11615 error->cursor[i].control = I915_READ(CURCNTR(i));
11616 error->cursor[i].position = I915_READ(CURPOS(i));
11617 error->cursor[i].base = I915_READ(CURBASE(i));
11618 } else {
11619 error->cursor[i].control = I915_READ(CURCNTR_IVB(i));
11620 error->cursor[i].position = I915_READ(CURPOS_IVB(i));
11621 error->cursor[i].base = I915_READ(CURBASE_IVB(i));
11622 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011623
11624 error->plane[i].control = I915_READ(DSPCNTR(i));
11625 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030011626 if (INTEL_INFO(dev)->gen <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -030011627 error->plane[i].size = I915_READ(DSPSIZE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030011628 error->plane[i].pos = I915_READ(DSPPOS(i));
11629 }
Paulo Zanonica291362013-03-06 20:03:14 -030011630 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
11631 error->plane[i].addr = I915_READ(DSPADDR(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011632 if (INTEL_INFO(dev)->gen >= 4) {
11633 error->plane[i].surface = I915_READ(DSPSURF(i));
11634 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
11635 }
11636
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011637 error->pipe[i].source = I915_READ(PIPESRC(i));
Chris Wilson63b66e52013-08-08 15:12:06 +020011638 }
11639
11640 error->num_transcoders = INTEL_INFO(dev)->num_pipes;
11641 if (HAS_DDI(dev_priv->dev))
11642 error->num_transcoders++; /* Account for eDP. */
11643
11644 for (i = 0; i < error->num_transcoders; i++) {
11645 enum transcoder cpu_transcoder = transcoders[i];
11646
Imre Deakddf9c532013-11-27 22:02:02 +020011647 error->transcoder[i].power_domain_on =
Paulo Zanoni38cc1da2013-12-20 15:09:41 -020011648 intel_display_power_enabled_sw(dev,
11649 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020011650 if (!error->transcoder[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020011651 continue;
11652
Chris Wilson63b66e52013-08-08 15:12:06 +020011653 error->transcoder[i].cpu_transcoder = cpu_transcoder;
11654
11655 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
11656 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
11657 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
11658 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
11659 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
11660 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
11661 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011662 }
11663
11664 return error;
11665}
11666
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030011667#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
11668
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011669void
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030011670intel_display_print_error_state(struct drm_i915_error_state_buf *m,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011671 struct drm_device *dev,
11672 struct intel_display_error_state *error)
11673{
11674 int i;
11675
Chris Wilson63b66e52013-08-08 15:12:06 +020011676 if (!error)
11677 return;
11678
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030011679 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
Imre Deak190be112013-11-25 17:15:31 +020011680 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030011681 err_printf(m, "PWR_WELL_CTL2: %08x\n",
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030011682 error->power_well_driver);
Damien Lespiau52331302012-08-15 19:23:25 +010011683 for_each_pipe(i) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030011684 err_printf(m, "Pipe [%d]:\n", i);
Imre Deakddf9c532013-11-27 22:02:02 +020011685 err_printf(m, " Power: %s\n",
11686 error->pipe[i].power_domain_on ? "on" : "off");
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030011687 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011688
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030011689 err_printf(m, "Plane [%d]:\n", i);
11690 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
11691 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030011692 if (INTEL_INFO(dev)->gen <= 3) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030011693 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
11694 err_printf(m, " POS: %08x\n", error->plane[i].pos);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030011695 }
Paulo Zanoni4b71a572013-03-22 14:19:21 -030011696 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030011697 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011698 if (INTEL_INFO(dev)->gen >= 4) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030011699 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
11700 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011701 }
11702
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030011703 err_printf(m, "Cursor [%d]:\n", i);
11704 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
11705 err_printf(m, " POS: %08x\n", error->cursor[i].position);
11706 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011707 }
Chris Wilson63b66e52013-08-08 15:12:06 +020011708
11709 for (i = 0; i < error->num_transcoders; i++) {
Chris Wilson1cf84bb2013-10-21 09:10:33 +010011710 err_printf(m, "CPU transcoder: %c\n",
Chris Wilson63b66e52013-08-08 15:12:06 +020011711 transcoder_name(error->transcoder[i].cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020011712 err_printf(m, " Power: %s\n",
11713 error->transcoder[i].power_domain_on ? "on" : "off");
Chris Wilson63b66e52013-08-08 15:12:06 +020011714 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
11715 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
11716 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
11717 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
11718 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
11719 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
11720 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
11721 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011722}