blob: 23e0788a06e8d3d40358257fb402631dfc2dcba2 [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===-- ARMLoadStoreOptimizer.cpp - ARM load / store opt. pass ----*- C++ -*-=//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Chenga8e29892007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file contains a pass that performs load / store related peephole
11// optimizations. This pass should be run after register allocation.
12//
13//===----------------------------------------------------------------------===//
14
15#define DEBUG_TYPE "arm-ldst-opt"
16#include "ARM.h"
17#include "ARMAddressingModes.h"
Evan Cheng8fb90362009-08-08 03:20:32 +000018#include "ARMBaseInstrInfo.h"
Evan Cheng603b83e2007-03-07 20:30:36 +000019#include "ARMMachineFunctionInfo.h"
Evan Chenga8e29892007-01-19 07:51:42 +000020#include "ARMRegisterInfo.h"
Evan Cheng358dec52009-06-15 08:28:29 +000021#include "llvm/DerivedTypes.h"
Owen Anderson1d0be152009-08-13 21:58:54 +000022#include "llvm/Function.h"
Evan Chenga8e29892007-01-19 07:51:42 +000023#include "llvm/CodeGen/MachineBasicBlock.h"
24#include "llvm/CodeGen/MachineFunctionPass.h"
25#include "llvm/CodeGen/MachineInstr.h"
26#include "llvm/CodeGen/MachineInstrBuilder.h"
Evan Chenge7d6df72009-06-13 09:12:55 +000027#include "llvm/CodeGen/MachineRegisterInfo.h"
Evan Chengcc1c4272007-03-06 18:02:41 +000028#include "llvm/CodeGen/RegisterScavenging.h"
Evan Cheng358dec52009-06-15 08:28:29 +000029#include "llvm/Target/TargetData.h"
Evan Chenga8e29892007-01-19 07:51:42 +000030#include "llvm/Target/TargetInstrInfo.h"
31#include "llvm/Target/TargetMachine.h"
Evan Cheng358dec52009-06-15 08:28:29 +000032#include "llvm/Target/TargetRegisterInfo.h"
Torok Edwinab7c09b2009-07-08 18:01:40 +000033#include "llvm/Support/ErrorHandling.h"
Evan Chenge7d6df72009-06-13 09:12:55 +000034#include "llvm/ADT/DenseMap.h"
35#include "llvm/ADT/STLExtras.h"
36#include "llvm/ADT/SmallPtrSet.h"
Evan Chengae69a2a2009-06-19 23:17:27 +000037#include "llvm/ADT/SmallSet.h"
Evan Chenge7d6df72009-06-13 09:12:55 +000038#include "llvm/ADT/SmallVector.h"
39#include "llvm/ADT/Statistic.h"
Evan Chenga8e29892007-01-19 07:51:42 +000040using namespace llvm;
41
42STATISTIC(NumLDMGened , "Number of ldm instructions generated");
43STATISTIC(NumSTMGened , "Number of stm instructions generated");
Jim Grosbache5165492009-11-09 00:11:35 +000044STATISTIC(NumVLDMGened, "Number of vldm instructions generated");
45STATISTIC(NumVSTMGened, "Number of vstm instructions generated");
Evan Chenge7d6df72009-06-13 09:12:55 +000046STATISTIC(NumLdStMoved, "Number of load / store instructions moved");
Evan Chengf9f1da12009-06-18 02:04:01 +000047STATISTIC(NumLDRDFormed,"Number of ldrd created before allocation");
48STATISTIC(NumSTRDFormed,"Number of strd created before allocation");
49STATISTIC(NumLDRD2LDM, "Number of ldrd instructions turned back into ldm");
50STATISTIC(NumSTRD2STM, "Number of strd instructions turned back into stm");
51STATISTIC(NumLDRD2LDR, "Number of ldrd instructions turned back into ldr's");
52STATISTIC(NumSTRD2STR, "Number of strd instructions turned back into str's");
Evan Chenge7d6df72009-06-13 09:12:55 +000053
54/// ARMAllocLoadStoreOpt - Post- register allocation pass the combine
55/// load / store instructions to form ldm / stm instructions.
Evan Chenga8e29892007-01-19 07:51:42 +000056
57namespace {
Nick Lewycky6726b6d2009-10-25 06:33:48 +000058 struct ARMLoadStoreOpt : public MachineFunctionPass {
Devang Patel19974732007-05-03 01:11:54 +000059 static char ID;
Owen Anderson90c579d2010-08-06 18:33:48 +000060 ARMLoadStoreOpt() : MachineFunctionPass(ID) {}
Devang Patel794fd752007-05-01 21:15:47 +000061
Evan Chenga8e29892007-01-19 07:51:42 +000062 const TargetInstrInfo *TII;
Dan Gohman6f0d0242008-02-10 18:45:23 +000063 const TargetRegisterInfo *TRI;
Evan Cheng603b83e2007-03-07 20:30:36 +000064 ARMFunctionInfo *AFI;
Evan Chengcc1c4272007-03-06 18:02:41 +000065 RegScavenger *RS;
Evan Cheng45032f22009-07-09 23:11:34 +000066 bool isThumb2;
Evan Chenga8e29892007-01-19 07:51:42 +000067
68 virtual bool runOnMachineFunction(MachineFunction &Fn);
69
70 virtual const char *getPassName() const {
71 return "ARM load / store optimization pass";
72 }
73
74 private:
75 struct MemOpQueueEntry {
76 int Offset;
Evan Chengd95ea2d2010-06-21 21:21:14 +000077 unsigned Reg;
78 bool isKill;
Evan Chenga8e29892007-01-19 07:51:42 +000079 unsigned Position;
80 MachineBasicBlock::iterator MBBI;
81 bool Merged;
Evan Chengd95ea2d2010-06-21 21:21:14 +000082 MemOpQueueEntry(int o, unsigned r, bool k, unsigned p,
83 MachineBasicBlock::iterator i)
84 : Offset(o), Reg(r), isKill(k), Position(p), MBBI(i), Merged(false) {}
Evan Chenga8e29892007-01-19 07:51:42 +000085 };
86 typedef SmallVector<MemOpQueueEntry,8> MemOpQueue;
87 typedef MemOpQueue::iterator MemOpQueueIter;
88
Evan Cheng92549222009-06-05 19:08:58 +000089 bool MergeOps(MachineBasicBlock &MBB, MachineBasicBlock::iterator MBBI,
Evan Cheng87d59e42009-06-05 18:19:23 +000090 int Offset, unsigned Base, bool BaseKill, int Opcode,
91 ARMCC::CondCodes Pred, unsigned PredReg, unsigned Scratch,
92 DebugLoc dl, SmallVector<std::pair<unsigned, bool>, 8> &Regs);
Jakob Stoklund Olesenf8e33e52009-12-23 21:28:23 +000093 void MergeOpsUpdate(MachineBasicBlock &MBB,
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +000094 MemOpQueue &MemOps,
95 unsigned memOpsBegin,
96 unsigned memOpsEnd,
97 unsigned insertAfter,
Jakob Stoklund Olesenf8e33e52009-12-23 21:28:23 +000098 int Offset,
99 unsigned Base,
100 bool BaseKill,
101 int Opcode,
102 ARMCC::CondCodes Pred,
103 unsigned PredReg,
104 unsigned Scratch,
105 DebugLoc dl,
Jakob Stoklund Olesenf8e33e52009-12-23 21:28:23 +0000106 SmallVector<MachineBasicBlock::iterator, 4> &Merges);
Evan Cheng5ba71882009-06-05 17:56:14 +0000107 void MergeLDR_STR(MachineBasicBlock &MBB, unsigned SIndex, unsigned Base,
108 int Opcode, unsigned Size,
109 ARMCC::CondCodes Pred, unsigned PredReg,
110 unsigned Scratch, MemOpQueue &MemOps,
111 SmallVector<MachineBasicBlock::iterator, 4> &Merges);
Evan Chenga8e29892007-01-19 07:51:42 +0000112
Evan Cheng11788fd2007-03-08 02:55:08 +0000113 void AdvanceRS(MachineBasicBlock &MBB, MemOpQueue &MemOps);
Evan Cheng358dec52009-06-15 08:28:29 +0000114 bool FixInvalidRegPairOp(MachineBasicBlock &MBB,
115 MachineBasicBlock::iterator &MBBI);
Evan Cheng45032f22009-07-09 23:11:34 +0000116 bool MergeBaseUpdateLoadStore(MachineBasicBlock &MBB,
117 MachineBasicBlock::iterator MBBI,
118 const TargetInstrInfo *TII,
119 bool &Advance,
120 MachineBasicBlock::iterator &I);
121 bool MergeBaseUpdateLSMultiple(MachineBasicBlock &MBB,
122 MachineBasicBlock::iterator MBBI,
123 bool &Advance,
124 MachineBasicBlock::iterator &I);
Evan Chenga8e29892007-01-19 07:51:42 +0000125 bool LoadStoreMultipleOpti(MachineBasicBlock &MBB);
126 bool MergeReturnIntoLDM(MachineBasicBlock &MBB);
127 };
Devang Patel19974732007-05-03 01:11:54 +0000128 char ARMLoadStoreOpt::ID = 0;
Evan Chenga8e29892007-01-19 07:51:42 +0000129}
130
Bill Wendling73fe34a2010-11-16 01:16:36 +0000131static int getLoadStoreMultipleOpcode(int Opcode, ARM_AM::AMSubMode Mode) {
Evan Chenga8e29892007-01-19 07:51:42 +0000132 switch (Opcode) {
Bill Wendling73fe34a2010-11-16 01:16:36 +0000133 default: llvm_unreachable("Unhandled opcode!");
Jim Grosbach3e556122010-10-26 22:37:02 +0000134 case ARM::LDRi12:
Dan Gohmanfe601042010-06-22 15:08:57 +0000135 ++NumLDMGened;
Bill Wendling73fe34a2010-11-16 01:16:36 +0000136 switch (Mode) {
137 default: llvm_unreachable("Unhandled submode!");
138 case ARM_AM::ia: return ARM::LDMIA;
139 case ARM_AM::da: return ARM::LDMDA;
140 case ARM_AM::db: return ARM::LDMDB;
141 case ARM_AM::ib: return ARM::LDMIB;
142 }
143 break;
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000144 case ARM::STRi12:
Dan Gohmanfe601042010-06-22 15:08:57 +0000145 ++NumSTMGened;
Bill Wendling73fe34a2010-11-16 01:16:36 +0000146 switch (Mode) {
147 default: llvm_unreachable("Unhandled submode!");
148 case ARM_AM::ia: return ARM::STMIA;
149 case ARM_AM::da: return ARM::STMDA;
150 case ARM_AM::db: return ARM::STMDB;
151 case ARM_AM::ib: return ARM::STMIB;
152 }
153 break;
Evan Cheng45032f22009-07-09 23:11:34 +0000154 case ARM::t2LDRi8:
155 case ARM::t2LDRi12:
Dan Gohmanfe601042010-06-22 15:08:57 +0000156 ++NumLDMGened;
Bill Wendling73fe34a2010-11-16 01:16:36 +0000157 switch (Mode) {
158 default: llvm_unreachable("Unhandled submode!");
159 case ARM_AM::ia: return ARM::t2LDMIA;
160 case ARM_AM::db: return ARM::t2LDMDB;
161 }
162 break;
Evan Cheng45032f22009-07-09 23:11:34 +0000163 case ARM::t2STRi8:
164 case ARM::t2STRi12:
Dan Gohmanfe601042010-06-22 15:08:57 +0000165 ++NumSTMGened;
Bill Wendling73fe34a2010-11-16 01:16:36 +0000166 switch (Mode) {
167 default: llvm_unreachable("Unhandled submode!");
168 case ARM_AM::ia: return ARM::t2STMIA;
169 case ARM_AM::db: return ARM::t2STMDB;
170 }
171 break;
Jim Grosbache5165492009-11-09 00:11:35 +0000172 case ARM::VLDRS:
Dan Gohmanfe601042010-06-22 15:08:57 +0000173 ++NumVLDMGened;
Bill Wendling73fe34a2010-11-16 01:16:36 +0000174 switch (Mode) {
175 default: llvm_unreachable("Unhandled submode!");
176 case ARM_AM::ia: return ARM::VLDMSIA;
177 case ARM_AM::db: return ARM::VLDMSDB;
178 }
179 break;
Jim Grosbache5165492009-11-09 00:11:35 +0000180 case ARM::VSTRS:
Dan Gohmanfe601042010-06-22 15:08:57 +0000181 ++NumVSTMGened;
Bill Wendling73fe34a2010-11-16 01:16:36 +0000182 switch (Mode) {
183 default: llvm_unreachable("Unhandled submode!");
184 case ARM_AM::ia: return ARM::VSTMSIA;
185 case ARM_AM::db: return ARM::VSTMSDB;
186 }
187 break;
Jim Grosbache5165492009-11-09 00:11:35 +0000188 case ARM::VLDRD:
Dan Gohmanfe601042010-06-22 15:08:57 +0000189 ++NumVLDMGened;
Bill Wendling73fe34a2010-11-16 01:16:36 +0000190 switch (Mode) {
191 default: llvm_unreachable("Unhandled submode!");
192 case ARM_AM::ia: return ARM::VLDMDIA;
193 case ARM_AM::db: return ARM::VLDMDDB;
194 }
195 break;
Jim Grosbache5165492009-11-09 00:11:35 +0000196 case ARM::VSTRD:
Dan Gohmanfe601042010-06-22 15:08:57 +0000197 ++NumVSTMGened;
Bill Wendling73fe34a2010-11-16 01:16:36 +0000198 switch (Mode) {
199 default: llvm_unreachable("Unhandled submode!");
200 case ARM_AM::ia: return ARM::VSTMDIA;
201 case ARM_AM::db: return ARM::VSTMDDB;
202 }
203 break;
Evan Chenga8e29892007-01-19 07:51:42 +0000204 }
Bill Wendling73fe34a2010-11-16 01:16:36 +0000205
Evan Chenga8e29892007-01-19 07:51:42 +0000206 return 0;
207}
208
Bill Wendling2567eec2010-11-17 05:31:09 +0000209namespace llvm {
210 namespace ARM_AM {
211
212AMSubMode getLoadStoreMultipleSubMode(int Opcode) {
Bill Wendling73fe34a2010-11-16 01:16:36 +0000213 switch (Opcode) {
214 default: llvm_unreachable("Unhandled opcode!");
Bill Wendling70712002010-11-18 19:44:29 +0000215 case ARM::LDMIA_RET:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000216 case ARM::LDMIA:
Bill Wendlingdf8d94d2010-11-17 19:16:20 +0000217 case ARM::LDMIA_UPD:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000218 case ARM::STMIA:
Bill Wendlingdf8d94d2010-11-17 19:16:20 +0000219 case ARM::STMIA_UPD:
Bill Wendling70712002010-11-18 19:44:29 +0000220 case ARM::t2LDMIA_RET:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000221 case ARM::t2LDMIA:
Bill Wendlingdf8d94d2010-11-17 19:16:20 +0000222 case ARM::t2LDMIA_UPD:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000223 case ARM::t2STMIA:
Bill Wendlingdf8d94d2010-11-17 19:16:20 +0000224 case ARM::t2STMIA_UPD:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000225 case ARM::VLDMSIA:
Bill Wendlingdf8d94d2010-11-17 19:16:20 +0000226 case ARM::VLDMSIA_UPD:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000227 case ARM::VSTMSIA:
Bill Wendlingdf8d94d2010-11-17 19:16:20 +0000228 case ARM::VSTMSIA_UPD:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000229 case ARM::VLDMDIA:
Bill Wendlingdf8d94d2010-11-17 19:16:20 +0000230 case ARM::VLDMDIA_UPD:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000231 case ARM::VSTMDIA:
Bill Wendlingdf8d94d2010-11-17 19:16:20 +0000232 case ARM::VSTMDIA_UPD:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000233 return ARM_AM::ia;
234
235 case ARM::LDMDA:
Bill Wendlingdf8d94d2010-11-17 19:16:20 +0000236 case ARM::LDMDA_UPD:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000237 case ARM::STMDA:
Bill Wendlingdf8d94d2010-11-17 19:16:20 +0000238 case ARM::STMDA_UPD:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000239 return ARM_AM::da;
240
241 case ARM::LDMDB:
Bill Wendlingdf8d94d2010-11-17 19:16:20 +0000242 case ARM::LDMDB_UPD:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000243 case ARM::STMDB:
Bill Wendlingdf8d94d2010-11-17 19:16:20 +0000244 case ARM::STMDB_UPD:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000245 case ARM::t2LDMDB:
Bill Wendlingdf8d94d2010-11-17 19:16:20 +0000246 case ARM::t2LDMDB_UPD:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000247 case ARM::t2STMDB:
Bill Wendlingdf8d94d2010-11-17 19:16:20 +0000248 case ARM::t2STMDB_UPD:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000249 case ARM::VLDMSDB:
Bill Wendlingdf8d94d2010-11-17 19:16:20 +0000250 case ARM::VLDMSDB_UPD:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000251 case ARM::VSTMSDB:
Bill Wendlingdf8d94d2010-11-17 19:16:20 +0000252 case ARM::VSTMSDB_UPD:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000253 case ARM::VLDMDDB:
Bill Wendlingdf8d94d2010-11-17 19:16:20 +0000254 case ARM::VLDMDDB_UPD:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000255 case ARM::VSTMDDB:
Bill Wendlingdf8d94d2010-11-17 19:16:20 +0000256 case ARM::VSTMDDB_UPD:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000257 return ARM_AM::db;
258
259 case ARM::LDMIB:
Bill Wendlingdf8d94d2010-11-17 19:16:20 +0000260 case ARM::LDMIB_UPD:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000261 case ARM::STMIB:
Bill Wendlingdf8d94d2010-11-17 19:16:20 +0000262 case ARM::STMIB_UPD:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000263 return ARM_AM::ib;
264 }
265
266 return ARM_AM::bad_am_submode;
267}
268
Bill Wendling2567eec2010-11-17 05:31:09 +0000269 } // end namespace ARM_AM
270} // end namespace llvm
271
Evan Cheng27934da2009-08-04 01:43:45 +0000272static bool isT2i32Load(unsigned Opc) {
273 return Opc == ARM::t2LDRi12 || Opc == ARM::t2LDRi8;
274}
275
Evan Cheng45032f22009-07-09 23:11:34 +0000276static bool isi32Load(unsigned Opc) {
Jim Grosbach3e556122010-10-26 22:37:02 +0000277 return Opc == ARM::LDRi12 || isT2i32Load(Opc);
Evan Cheng27934da2009-08-04 01:43:45 +0000278}
279
280static bool isT2i32Store(unsigned Opc) {
281 return Opc == ARM::t2STRi12 || Opc == ARM::t2STRi8;
Evan Cheng45032f22009-07-09 23:11:34 +0000282}
283
284static bool isi32Store(unsigned Opc) {
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000285 return Opc == ARM::STRi12 || isT2i32Store(Opc);
Evan Cheng45032f22009-07-09 23:11:34 +0000286}
287
Evan Cheng92549222009-06-05 19:08:58 +0000288/// MergeOps - Create and insert a LDM or STM with Base as base register and
Evan Chenga8e29892007-01-19 07:51:42 +0000289/// registers in Regs as the register operands that would be loaded / stored.
Jim Grosbach764ab522009-08-11 15:33:49 +0000290/// It returns true if the transformation is done.
Evan Cheng87d59e42009-06-05 18:19:23 +0000291bool
Evan Cheng92549222009-06-05 19:08:58 +0000292ARMLoadStoreOpt::MergeOps(MachineBasicBlock &MBB,
Evan Cheng87d59e42009-06-05 18:19:23 +0000293 MachineBasicBlock::iterator MBBI,
294 int Offset, unsigned Base, bool BaseKill,
295 int Opcode, ARMCC::CondCodes Pred,
296 unsigned PredReg, unsigned Scratch, DebugLoc dl,
297 SmallVector<std::pair<unsigned, bool>, 8> &Regs) {
Evan Chenga8e29892007-01-19 07:51:42 +0000298 // Only a single register to load / store. Don't bother.
299 unsigned NumRegs = Regs.size();
300 if (NumRegs <= 1)
301 return false;
302
303 ARM_AM::AMSubMode Mode = ARM_AM::ia;
Bob Wilson14805e22010-08-27 23:57:52 +0000304 // VFP and Thumb2 do not support IB or DA modes.
Bob Wilsond4bfd542010-08-27 23:18:17 +0000305 bool isNotVFP = isi32Load(Opcode) || isi32Store(Opcode);
Bob Wilson14805e22010-08-27 23:57:52 +0000306 bool haveIBAndDA = isNotVFP && !isThumb2;
307 if (Offset == 4 && haveIBAndDA)
Evan Chenga8e29892007-01-19 07:51:42 +0000308 Mode = ARM_AM::ib;
Bob Wilson14805e22010-08-27 23:57:52 +0000309 else if (Offset == -4 * (int)NumRegs + 4 && haveIBAndDA)
Evan Chenga8e29892007-01-19 07:51:42 +0000310 Mode = ARM_AM::da;
Bob Wilson14805e22010-08-27 23:57:52 +0000311 else if (Offset == -4 * (int)NumRegs && isNotVFP)
312 // VLDM/VSTM do not support DB mode without also updating the base reg.
Evan Chenga8e29892007-01-19 07:51:42 +0000313 Mode = ARM_AM::db;
Bob Wilson14805e22010-08-27 23:57:52 +0000314 else if (Offset != 0) {
Evan Chenga8e29892007-01-19 07:51:42 +0000315 // If starting offset isn't zero, insert a MI to materialize a new base.
316 // But only do so if it is cost effective, i.e. merging more than two
317 // loads / stores.
318 if (NumRegs <= 2)
319 return false;
320
321 unsigned NewBase;
Evan Cheng45032f22009-07-09 23:11:34 +0000322 if (isi32Load(Opcode))
Evan Chenga8e29892007-01-19 07:51:42 +0000323 // If it is a load, then just use one of the destination register to
324 // use as the new base.
Evan Chenga90f3402007-03-06 21:59:20 +0000325 NewBase = Regs[NumRegs-1].first;
Evan Chenga8e29892007-01-19 07:51:42 +0000326 else {
Evan Cheng0ea12ec2007-03-07 02:38:05 +0000327 // Use the scratch register to use as a new base.
328 NewBase = Scratch;
Evan Chenga90f3402007-03-06 21:59:20 +0000329 if (NewBase == 0)
330 return false;
Evan Chenga8e29892007-01-19 07:51:42 +0000331 }
Evan Cheng86198642009-08-07 00:34:42 +0000332 int BaseOpc = !isThumb2
333 ? ARM::ADDri
334 : ((Base == ARM::SP) ? ARM::t2ADDrSPi : ARM::t2ADDri);
Evan Chenga8e29892007-01-19 07:51:42 +0000335 if (Offset < 0) {
Evan Cheng86198642009-08-07 00:34:42 +0000336 BaseOpc = !isThumb2
337 ? ARM::SUBri
338 : ((Base == ARM::SP) ? ARM::t2SUBrSPi : ARM::t2SUBri);
Evan Chenga8e29892007-01-19 07:51:42 +0000339 Offset = - Offset;
340 }
Evan Cheng45032f22009-07-09 23:11:34 +0000341 int ImmedOffset = isThumb2
342 ? ARM_AM::getT2SOImmVal(Offset) : ARM_AM::getSOImmVal(Offset);
343 if (ImmedOffset == -1)
344 // FIXME: Try t2ADDri12 or t2SUBri12?
Evan Chenga8e29892007-01-19 07:51:42 +0000345 return false; // Probably not worth it then.
Evan Chenga90f3402007-03-06 21:59:20 +0000346
Dale Johannesenb6728402009-02-13 02:25:56 +0000347 BuildMI(MBB, MBBI, dl, TII->get(BaseOpc), NewBase)
Evan Chenge7cbe412009-07-08 21:03:57 +0000348 .addReg(Base, getKillRegState(BaseKill)).addImm(Offset)
Evan Cheng13ab0202007-07-10 18:08:01 +0000349 .addImm(Pred).addReg(PredReg).addReg(0);
Evan Chenga8e29892007-01-19 07:51:42 +0000350 Base = NewBase;
Evan Chenga90f3402007-03-06 21:59:20 +0000351 BaseKill = true; // New base is always killed right its use.
Evan Chenga8e29892007-01-19 07:51:42 +0000352 }
353
Bob Wilson8d95e0b2010-03-16 00:31:15 +0000354 bool isDef = (isi32Load(Opcode) || Opcode == ARM::VLDRS ||
355 Opcode == ARM::VLDRD);
Bill Wendling73fe34a2010-11-16 01:16:36 +0000356 Opcode = getLoadStoreMultipleOpcode(Opcode, Mode);
Bob Wilsond4bfd542010-08-27 23:18:17 +0000357 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, dl, TII->get(Opcode))
358 .addReg(Base, getKillRegState(BaseKill))
Bill Wendling73fe34a2010-11-16 01:16:36 +0000359 .addImm(Pred).addReg(PredReg);
Evan Chenga8e29892007-01-19 07:51:42 +0000360 for (unsigned i = 0; i != NumRegs; ++i)
Bill Wendling587daed2009-05-13 21:33:08 +0000361 MIB = MIB.addReg(Regs[i].first, getDefRegState(isDef)
362 | getKillRegState(Regs[i].second));
Evan Chenga8e29892007-01-19 07:51:42 +0000363
364 return true;
365}
366
Jakob Stoklund Olesenf8e33e52009-12-23 21:28:23 +0000367// MergeOpsUpdate - call MergeOps and update MemOps and merges accordingly on
368// success.
Evan Chengd95ea2d2010-06-21 21:21:14 +0000369void ARMLoadStoreOpt::MergeOpsUpdate(MachineBasicBlock &MBB,
370 MemOpQueue &memOps,
371 unsigned memOpsBegin, unsigned memOpsEnd,
372 unsigned insertAfter, int Offset,
373 unsigned Base, bool BaseKill,
374 int Opcode,
375 ARMCC::CondCodes Pred, unsigned PredReg,
376 unsigned Scratch,
377 DebugLoc dl,
378 SmallVector<MachineBasicBlock::iterator, 4> &Merges) {
Jakob Stoklund Olesen3063aed2009-12-23 21:28:31 +0000379 // First calculate which of the registers should be killed by the merged
380 // instruction.
Jakob Stoklund Olesen1dbc38f2009-12-23 21:34:03 +0000381 const unsigned insertPos = memOps[insertAfter].Position;
Evan Chengd95ea2d2010-06-21 21:21:14 +0000382 SmallSet<unsigned, 4> KilledRegs;
383 DenseMap<unsigned, unsigned> Killer;
Jakob Stoklund Olesen79bb6dd2011-02-15 19:51:58 +0000384 for (unsigned i = 0, e = memOps.size(); i != e; ++i) {
385 if (i == memOpsBegin) {
386 i = memOpsEnd;
387 if (i == e)
388 break;
Evan Chengd95ea2d2010-06-21 21:21:14 +0000389 }
Evan Chengd95ea2d2010-06-21 21:21:14 +0000390 if (memOps[i].Position < insertPos && memOps[i].isKill) {
391 unsigned Reg = memOps[i].Reg;
392 KilledRegs.insert(Reg);
393 Killer[Reg] = i;
394 }
395 }
396
397 SmallVector<std::pair<unsigned, bool>, 8> Regs;
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +0000398 for (unsigned i = memOpsBegin; i < memOpsEnd; ++i) {
Evan Chengd95ea2d2010-06-21 21:21:14 +0000399 unsigned Reg = memOps[i].Reg;
Jakob Stoklund Olesen79bb6dd2011-02-15 19:51:58 +0000400 // If we are inserting the merged operation after an operation that
Jakob Stoklund Olesen1dbc38f2009-12-23 21:34:03 +0000401 // uses the same register, make sure to transfer any kill flag.
Evan Chengd95ea2d2010-06-21 21:21:14 +0000402 bool isKill = memOps[i].isKill || KilledRegs.count(Reg);
Jakob Stoklund Olesen1dbc38f2009-12-23 21:34:03 +0000403 Regs.push_back(std::make_pair(Reg, isKill));
Jakob Stoklund Olesen3063aed2009-12-23 21:28:31 +0000404 }
405
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +0000406 // Try to do the merge.
407 MachineBasicBlock::iterator Loc = memOps[insertAfter].MBBI;
Dan Gohmanfe601042010-06-22 15:08:57 +0000408 ++Loc;
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +0000409 if (!MergeOps(MBB, Loc, Offset, Base, BaseKill, Opcode,
Jakob Stoklund Olesenf8e33e52009-12-23 21:28:23 +0000410 Pred, PredReg, Scratch, dl, Regs))
411 return;
Jakob Stoklund Olesen3063aed2009-12-23 21:28:31 +0000412
413 // Merge succeeded, update records.
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +0000414 Merges.push_back(prior(Loc));
415 for (unsigned i = memOpsBegin; i < memOpsEnd; ++i) {
Jakob Stoklund Olesen79bb6dd2011-02-15 19:51:58 +0000416 // Remove kill flags from any memops that come before insertPos.
Evan Chengd95ea2d2010-06-21 21:21:14 +0000417 if (Regs[i-memOpsBegin].second) {
418 unsigned Reg = Regs[i-memOpsBegin].first;
419 if (KilledRegs.count(Reg)) {
420 unsigned j = Killer[Reg];
Jakob Stoklund Olesen79bb6dd2011-02-15 19:51:58 +0000421 int Idx = memOps[j].MBBI->findRegisterUseOperandIdx(Reg, true);
422 assert(Idx >= 0 && "Cannot find killing operand");
423 memOps[j].MBBI->getOperand(Idx).setIsKill(false);
Jakob Stoklund Olesen25362792010-08-30 21:52:40 +0000424 memOps[j].isKill = false;
Evan Chengd95ea2d2010-06-21 21:21:14 +0000425 }
Jakob Stoklund Olesen79bb6dd2011-02-15 19:51:58 +0000426 memOps[i].isKill = true;
Evan Chengd95ea2d2010-06-21 21:21:14 +0000427 }
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +0000428 MBB.erase(memOps[i].MBBI);
Jakob Stoklund Olesen79bb6dd2011-02-15 19:51:58 +0000429 // Update this memop to refer to the merged instruction.
430 // We may need to move kill flags again.
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +0000431 memOps[i].Merged = true;
Jakob Stoklund Olesen79bb6dd2011-02-15 19:51:58 +0000432 memOps[i].MBBI = Merges.back();
433 memOps[i].Position = insertPos;
Jakob Stoklund Olesenf8e33e52009-12-23 21:28:23 +0000434 }
435}
436
Evan Chenga90f3402007-03-06 21:59:20 +0000437/// MergeLDR_STR - Merge a number of load / store instructions into one or more
438/// load / store multiple instructions.
Evan Cheng5ba71882009-06-05 17:56:14 +0000439void
Evan Cheng0ea12ec2007-03-07 02:38:05 +0000440ARMLoadStoreOpt::MergeLDR_STR(MachineBasicBlock &MBB, unsigned SIndex,
Evan Cheng5ba71882009-06-05 17:56:14 +0000441 unsigned Base, int Opcode, unsigned Size,
442 ARMCC::CondCodes Pred, unsigned PredReg,
443 unsigned Scratch, MemOpQueue &MemOps,
444 SmallVector<MachineBasicBlock::iterator, 4> &Merges) {
Bob Wilsond4bfd542010-08-27 23:18:17 +0000445 bool isNotVFP = isi32Load(Opcode) || isi32Store(Opcode);
Evan Chenga8e29892007-01-19 07:51:42 +0000446 int Offset = MemOps[SIndex].Offset;
447 int SOffset = Offset;
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +0000448 unsigned insertAfter = SIndex;
Evan Chenga8e29892007-01-19 07:51:42 +0000449 MachineBasicBlock::iterator Loc = MemOps[SIndex].MBBI;
Evan Cheng87d59e42009-06-05 18:19:23 +0000450 DebugLoc dl = Loc->getDebugLoc();
Jakob Stoklund Olesen158a2262009-12-23 21:28:42 +0000451 const MachineOperand &PMO = Loc->getOperand(0);
452 unsigned PReg = PMO.getReg();
453 unsigned PRegNum = PMO.isUndef() ? UINT_MAX
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +0000454 : getARMRegisterNumbering(PReg);
Jim Grosbach9a52d0c2010-03-26 18:41:09 +0000455 unsigned Count = 1;
Evan Cheng44bec522007-05-15 01:29:07 +0000456
Evan Chenga8e29892007-01-19 07:51:42 +0000457 for (unsigned i = SIndex+1, e = MemOps.size(); i != e; ++i) {
458 int NewOffset = MemOps[i].Offset;
Jakob Stoklund Olesen158a2262009-12-23 21:28:42 +0000459 const MachineOperand &MO = MemOps[i].MBBI->getOperand(0);
460 unsigned Reg = MO.getReg();
461 unsigned RegNum = MO.isUndef() ? UINT_MAX
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +0000462 : getARMRegisterNumbering(Reg);
Bob Wilsond4bfd542010-08-27 23:18:17 +0000463 // Register numbers must be in ascending order. For VFP, the registers
464 // must also be consecutive and there is a limit of 16 double-word
465 // registers per instruction.
Evan Cheng3f7aa792010-02-12 22:17:21 +0000466 if (Reg != ARM::SP &&
467 NewOffset == Offset + (int)Size &&
Bob Wilsond4bfd542010-08-27 23:18:17 +0000468 ((isNotVFP && RegNum > PRegNum)
Jim Grosbach9a52d0c2010-03-26 18:41:09 +0000469 || ((Size < 8 || Count < 16) && RegNum == PRegNum+1))) {
Evan Chenga8e29892007-01-19 07:51:42 +0000470 Offset += Size;
Evan Chenga8e29892007-01-19 07:51:42 +0000471 PRegNum = RegNum;
Jim Grosbach9a52d0c2010-03-26 18:41:09 +0000472 ++Count;
Evan Chenga8e29892007-01-19 07:51:42 +0000473 } else {
474 // Can't merge this in. Try merge the earlier ones first.
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +0000475 MergeOpsUpdate(MBB, MemOps, SIndex, i, insertAfter, SOffset,
476 Base, false, Opcode, Pred, PredReg, Scratch, dl, Merges);
Evan Cheng5ba71882009-06-05 17:56:14 +0000477 MergeLDR_STR(MBB, i, Base, Opcode, Size, Pred, PredReg, Scratch,
478 MemOps, Merges);
479 return;
Evan Chenga8e29892007-01-19 07:51:42 +0000480 }
481
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +0000482 if (MemOps[i].Position > MemOps[insertAfter].Position)
483 insertAfter = i;
Evan Chenga8e29892007-01-19 07:51:42 +0000484 }
485
Evan Chengfaa51072007-04-26 19:00:32 +0000486 bool BaseKill = Loc->findRegisterUseOperandIdx(Base, true) != -1;
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +0000487 MergeOpsUpdate(MBB, MemOps, SIndex, MemOps.size(), insertAfter, SOffset,
488 Base, BaseKill, Opcode, Pred, PredReg, Scratch, dl, Merges);
Evan Cheng5ba71882009-06-05 17:56:14 +0000489 return;
Evan Chenga8e29892007-01-19 07:51:42 +0000490}
491
492static inline bool isMatchingDecrement(MachineInstr *MI, unsigned Base,
Evan Cheng27934da2009-08-04 01:43:45 +0000493 unsigned Bytes, unsigned Limit,
494 ARMCC::CondCodes Pred, unsigned PredReg){
Evan Cheng0e1d3792007-07-05 07:18:20 +0000495 unsigned MyPredReg = 0;
Evan Cheng45032f22009-07-09 23:11:34 +0000496 if (!MI)
497 return false;
Evan Cheng27934da2009-08-04 01:43:45 +0000498 if (MI->getOpcode() != ARM::t2SUBri &&
Evan Cheng86198642009-08-07 00:34:42 +0000499 MI->getOpcode() != ARM::t2SUBrSPi &&
500 MI->getOpcode() != ARM::t2SUBrSPi12 &&
501 MI->getOpcode() != ARM::tSUBspi &&
Evan Cheng27934da2009-08-04 01:43:45 +0000502 MI->getOpcode() != ARM::SUBri)
503 return false;
504
505 // Make sure the offset fits in 8 bits.
Bob Wilson3d38e832010-08-27 21:44:35 +0000506 if (Bytes == 0 || (Limit && Bytes >= Limit))
Evan Cheng27934da2009-08-04 01:43:45 +0000507 return false;
Evan Cheng45032f22009-07-09 23:11:34 +0000508
Evan Cheng86198642009-08-07 00:34:42 +0000509 unsigned Scale = (MI->getOpcode() == ARM::tSUBspi) ? 4 : 1; // FIXME
Evan Cheng45032f22009-07-09 23:11:34 +0000510 return (MI->getOperand(0).getReg() == Base &&
Evan Chenga8e29892007-01-19 07:51:42 +0000511 MI->getOperand(1).getReg() == Base &&
Evan Cheng86198642009-08-07 00:34:42 +0000512 (MI->getOperand(2).getImm()*Scale) == Bytes &&
Evan Cheng8fb90362009-08-08 03:20:32 +0000513 llvm::getInstrPredicate(MI, MyPredReg) == Pred &&
Evan Cheng0e1d3792007-07-05 07:18:20 +0000514 MyPredReg == PredReg);
Evan Chenga8e29892007-01-19 07:51:42 +0000515}
516
517static inline bool isMatchingIncrement(MachineInstr *MI, unsigned Base,
Evan Cheng27934da2009-08-04 01:43:45 +0000518 unsigned Bytes, unsigned Limit,
519 ARMCC::CondCodes Pred, unsigned PredReg){
Evan Cheng0e1d3792007-07-05 07:18:20 +0000520 unsigned MyPredReg = 0;
Evan Cheng45032f22009-07-09 23:11:34 +0000521 if (!MI)
522 return false;
Evan Cheng27934da2009-08-04 01:43:45 +0000523 if (MI->getOpcode() != ARM::t2ADDri &&
Evan Cheng86198642009-08-07 00:34:42 +0000524 MI->getOpcode() != ARM::t2ADDrSPi &&
525 MI->getOpcode() != ARM::t2ADDrSPi12 &&
526 MI->getOpcode() != ARM::tADDspi &&
Evan Cheng27934da2009-08-04 01:43:45 +0000527 MI->getOpcode() != ARM::ADDri)
528 return false;
529
Bob Wilson3d38e832010-08-27 21:44:35 +0000530 if (Bytes == 0 || (Limit && Bytes >= Limit))
Evan Cheng45032f22009-07-09 23:11:34 +0000531 // Make sure the offset fits in 8 bits.
Evan Cheng27934da2009-08-04 01:43:45 +0000532 return false;
Evan Cheng45032f22009-07-09 23:11:34 +0000533
Evan Cheng86198642009-08-07 00:34:42 +0000534 unsigned Scale = (MI->getOpcode() == ARM::tADDspi) ? 4 : 1; // FIXME
Evan Cheng45032f22009-07-09 23:11:34 +0000535 return (MI->getOperand(0).getReg() == Base &&
Evan Chenga8e29892007-01-19 07:51:42 +0000536 MI->getOperand(1).getReg() == Base &&
Evan Cheng86198642009-08-07 00:34:42 +0000537 (MI->getOperand(2).getImm()*Scale) == Bytes &&
Evan Cheng8fb90362009-08-08 03:20:32 +0000538 llvm::getInstrPredicate(MI, MyPredReg) == Pred &&
Evan Cheng0e1d3792007-07-05 07:18:20 +0000539 MyPredReg == PredReg);
Evan Chenga8e29892007-01-19 07:51:42 +0000540}
541
542static inline unsigned getLSMultipleTransferSize(MachineInstr *MI) {
543 switch (MI->getOpcode()) {
544 default: return 0;
Jim Grosbach3e556122010-10-26 22:37:02 +0000545 case ARM::LDRi12:
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000546 case ARM::STRi12:
Evan Cheng45032f22009-07-09 23:11:34 +0000547 case ARM::t2LDRi8:
548 case ARM::t2LDRi12:
549 case ARM::t2STRi8:
550 case ARM::t2STRi12:
Jim Grosbache5165492009-11-09 00:11:35 +0000551 case ARM::VLDRS:
552 case ARM::VSTRS:
Evan Chenga8e29892007-01-19 07:51:42 +0000553 return 4;
Jim Grosbache5165492009-11-09 00:11:35 +0000554 case ARM::VLDRD:
555 case ARM::VSTRD:
Evan Chenga8e29892007-01-19 07:51:42 +0000556 return 8;
Bill Wendling73fe34a2010-11-16 01:16:36 +0000557 case ARM::LDMIA:
558 case ARM::LDMDA:
559 case ARM::LDMDB:
560 case ARM::LDMIB:
561 case ARM::STMIA:
562 case ARM::STMDA:
563 case ARM::STMDB:
564 case ARM::STMIB:
565 case ARM::t2LDMIA:
566 case ARM::t2LDMDB:
567 case ARM::t2STMIA:
568 case ARM::t2STMDB:
569 case ARM::VLDMSIA:
570 case ARM::VLDMSDB:
571 case ARM::VSTMSIA:
572 case ARM::VSTMSDB:
Bob Wilson979927a2010-09-10 18:25:35 +0000573 return (MI->getNumOperands() - MI->getDesc().getNumOperands() + 1) * 4;
Bill Wendling73fe34a2010-11-16 01:16:36 +0000574 case ARM::VLDMDIA:
575 case ARM::VLDMDDB:
576 case ARM::VSTMDIA:
577 case ARM::VSTMDDB:
Bob Wilson979927a2010-09-10 18:25:35 +0000578 return (MI->getNumOperands() - MI->getDesc().getNumOperands() + 1) * 8;
Evan Chenga8e29892007-01-19 07:51:42 +0000579 }
580}
581
Bill Wendling73fe34a2010-11-16 01:16:36 +0000582static unsigned getUpdatingLSMultipleOpcode(unsigned Opc,
583 ARM_AM::AMSubMode Mode) {
Bob Wilson815baeb2010-03-13 01:08:20 +0000584 switch (Opc) {
Bob Wilson815baeb2010-03-13 01:08:20 +0000585 default: llvm_unreachable("Unhandled opcode!");
Bill Wendling73fe34a2010-11-16 01:16:36 +0000586 case ARM::LDMIA:
587 case ARM::LDMDA:
588 case ARM::LDMDB:
589 case ARM::LDMIB:
590 switch (Mode) {
591 default: llvm_unreachable("Unhandled submode!");
592 case ARM_AM::ia: return ARM::LDMIA_UPD;
593 case ARM_AM::ib: return ARM::LDMIB_UPD;
594 case ARM_AM::da: return ARM::LDMDA_UPD;
595 case ARM_AM::db: return ARM::LDMDB_UPD;
596 }
597 break;
598 case ARM::STMIA:
599 case ARM::STMDA:
600 case ARM::STMDB:
601 case ARM::STMIB:
602 switch (Mode) {
603 default: llvm_unreachable("Unhandled submode!");
604 case ARM_AM::ia: return ARM::STMIA_UPD;
605 case ARM_AM::ib: return ARM::STMIB_UPD;
606 case ARM_AM::da: return ARM::STMDA_UPD;
607 case ARM_AM::db: return ARM::STMDB_UPD;
608 }
609 break;
610 case ARM::t2LDMIA:
611 case ARM::t2LDMDB:
612 switch (Mode) {
613 default: llvm_unreachable("Unhandled submode!");
614 case ARM_AM::ia: return ARM::t2LDMIA_UPD;
615 case ARM_AM::db: return ARM::t2LDMDB_UPD;
616 }
617 break;
618 case ARM::t2STMIA:
619 case ARM::t2STMDB:
620 switch (Mode) {
621 default: llvm_unreachable("Unhandled submode!");
622 case ARM_AM::ia: return ARM::t2STMIA_UPD;
623 case ARM_AM::db: return ARM::t2STMDB_UPD;
624 }
625 break;
626 case ARM::VLDMSIA:
627 case ARM::VLDMSDB:
628 switch (Mode) {
629 default: llvm_unreachable("Unhandled submode!");
630 case ARM_AM::ia: return ARM::VLDMSIA_UPD;
631 case ARM_AM::db: return ARM::VLDMSDB_UPD;
632 }
633 break;
634 case ARM::VLDMDIA:
635 case ARM::VLDMDDB:
636 switch (Mode) {
637 default: llvm_unreachable("Unhandled submode!");
638 case ARM_AM::ia: return ARM::VLDMDIA_UPD;
639 case ARM_AM::db: return ARM::VLDMDDB_UPD;
640 }
641 break;
642 case ARM::VSTMSIA:
643 case ARM::VSTMSDB:
644 switch (Mode) {
645 default: llvm_unreachable("Unhandled submode!");
646 case ARM_AM::ia: return ARM::VSTMSIA_UPD;
647 case ARM_AM::db: return ARM::VSTMSDB_UPD;
648 }
649 break;
650 case ARM::VSTMDIA:
651 case ARM::VSTMDDB:
652 switch (Mode) {
653 default: llvm_unreachable("Unhandled submode!");
654 case ARM_AM::ia: return ARM::VSTMDIA_UPD;
655 case ARM_AM::db: return ARM::VSTMDDB_UPD;
656 }
657 break;
Bob Wilson815baeb2010-03-13 01:08:20 +0000658 }
Bill Wendling73fe34a2010-11-16 01:16:36 +0000659
Bob Wilson815baeb2010-03-13 01:08:20 +0000660 return 0;
661}
662
Evan Cheng45032f22009-07-09 23:11:34 +0000663/// MergeBaseUpdateLSMultiple - Fold proceeding/trailing inc/dec of base
Jim Grosbache5165492009-11-09 00:11:35 +0000664/// register into the LDM/STM/VLDM{D|S}/VSTM{D|S} op when possible:
Evan Chenga8e29892007-01-19 07:51:42 +0000665///
666/// stmia rn, <ra, rb, rc>
667/// rn := rn + 4 * 3;
668/// =>
669/// stmia rn!, <ra, rb, rc>
670///
671/// rn := rn - 4 * 3;
672/// ldmia rn, <ra, rb, rc>
673/// =>
674/// ldmdb rn!, <ra, rb, rc>
Evan Cheng45032f22009-07-09 23:11:34 +0000675bool ARMLoadStoreOpt::MergeBaseUpdateLSMultiple(MachineBasicBlock &MBB,
676 MachineBasicBlock::iterator MBBI,
677 bool &Advance,
678 MachineBasicBlock::iterator &I) {
Evan Chenga8e29892007-01-19 07:51:42 +0000679 MachineInstr *MI = MBBI;
680 unsigned Base = MI->getOperand(0).getReg();
Bob Wilson815baeb2010-03-13 01:08:20 +0000681 bool BaseKill = MI->getOperand(0).isKill();
Evan Chenga8e29892007-01-19 07:51:42 +0000682 unsigned Bytes = getLSMultipleTransferSize(MI);
Evan Cheng0e1d3792007-07-05 07:18:20 +0000683 unsigned PredReg = 0;
Evan Cheng8fb90362009-08-08 03:20:32 +0000684 ARMCC::CondCodes Pred = llvm::getInstrPredicate(MI, PredReg);
Evan Chenga8e29892007-01-19 07:51:42 +0000685 int Opcode = MI->getOpcode();
Bob Wilson815baeb2010-03-13 01:08:20 +0000686 DebugLoc dl = MI->getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +0000687
Bob Wilsond4bfd542010-08-27 23:18:17 +0000688 // Can't use an updating ld/st if the base register is also a dest
689 // register. e.g. ldmdb r0!, {r0, r1, r2}. The behavior is undefined.
Bill Wendling73fe34a2010-11-16 01:16:36 +0000690 for (unsigned i = 2, e = MI->getNumOperands(); i != e; ++i)
Bob Wilsond4bfd542010-08-27 23:18:17 +0000691 if (MI->getOperand(i).getReg() == Base)
692 return false;
Bill Wendling73fe34a2010-11-16 01:16:36 +0000693
694 bool DoMerge = false;
Bill Wendling2567eec2010-11-17 05:31:09 +0000695 ARM_AM::AMSubMode Mode = ARM_AM::getLoadStoreMultipleSubMode(Opcode);
Evan Chenga8e29892007-01-19 07:51:42 +0000696
Bob Wilson815baeb2010-03-13 01:08:20 +0000697 // Try merging with the previous instruction.
Jim Grosbach3de755b2010-06-03 22:41:15 +0000698 MachineBasicBlock::iterator BeginMBBI = MBB.begin();
699 if (MBBI != BeginMBBI) {
Bob Wilson815baeb2010-03-13 01:08:20 +0000700 MachineBasicBlock::iterator PrevMBBI = prior(MBBI);
Jim Grosbach3de755b2010-06-03 22:41:15 +0000701 while (PrevMBBI != BeginMBBI && PrevMBBI->isDebugValue())
702 --PrevMBBI;
Bob Wilsond4bfd542010-08-27 23:18:17 +0000703 if (Mode == ARM_AM::ia &&
704 isMatchingDecrement(PrevMBBI, Base, Bytes, 0, Pred, PredReg)) {
705 Mode = ARM_AM::db;
706 DoMerge = true;
707 } else if (Mode == ARM_AM::ib &&
708 isMatchingDecrement(PrevMBBI, Base, Bytes, 0, Pred, PredReg)) {
709 Mode = ARM_AM::da;
710 DoMerge = true;
Evan Chenga8e29892007-01-19 07:51:42 +0000711 }
Bob Wilson815baeb2010-03-13 01:08:20 +0000712 if (DoMerge)
713 MBB.erase(PrevMBBI);
714 }
Evan Chenga8e29892007-01-19 07:51:42 +0000715
Bob Wilson815baeb2010-03-13 01:08:20 +0000716 // Try merging with the next instruction.
Jim Grosbach3de755b2010-06-03 22:41:15 +0000717 MachineBasicBlock::iterator EndMBBI = MBB.end();
718 if (!DoMerge && MBBI != EndMBBI) {
Bob Wilson815baeb2010-03-13 01:08:20 +0000719 MachineBasicBlock::iterator NextMBBI = llvm::next(MBBI);
Jim Grosbach3de755b2010-06-03 22:41:15 +0000720 while (NextMBBI != EndMBBI && NextMBBI->isDebugValue())
721 ++NextMBBI;
Bob Wilsond4bfd542010-08-27 23:18:17 +0000722 if ((Mode == ARM_AM::ia || Mode == ARM_AM::ib) &&
723 isMatchingIncrement(NextMBBI, Base, Bytes, 0, Pred, PredReg)) {
724 DoMerge = true;
725 } else if ((Mode == ARM_AM::da || Mode == ARM_AM::db) &&
726 isMatchingDecrement(NextMBBI, Base, Bytes, 0, Pred, PredReg)) {
727 DoMerge = true;
Bob Wilson815baeb2010-03-13 01:08:20 +0000728 }
729 if (DoMerge) {
730 if (NextMBBI == I) {
731 Advance = true;
732 ++I;
733 }
734 MBB.erase(NextMBBI);
Evan Chenga8e29892007-01-19 07:51:42 +0000735 }
736 }
737
Bob Wilson815baeb2010-03-13 01:08:20 +0000738 if (!DoMerge)
739 return false;
740
Bill Wendling73fe34a2010-11-16 01:16:36 +0000741 unsigned NewOpc = getUpdatingLSMultipleOpcode(Opcode, Mode);
Bob Wilson815baeb2010-03-13 01:08:20 +0000742 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, dl, TII->get(NewOpc))
743 .addReg(Base, getDefRegState(true)) // WB base register
Bob Wilsond4bfd542010-08-27 23:18:17 +0000744 .addReg(Base, getKillRegState(BaseKill))
Bob Wilsond4bfd542010-08-27 23:18:17 +0000745 .addImm(Pred).addReg(PredReg);
Bill Wendling73fe34a2010-11-16 01:16:36 +0000746
Bob Wilson815baeb2010-03-13 01:08:20 +0000747 // Transfer the rest of operands.
Bill Wendling73fe34a2010-11-16 01:16:36 +0000748 for (unsigned OpNum = 3, e = MI->getNumOperands(); OpNum != e; ++OpNum)
Bob Wilson815baeb2010-03-13 01:08:20 +0000749 MIB.addOperand(MI->getOperand(OpNum));
Bill Wendling73fe34a2010-11-16 01:16:36 +0000750
Bob Wilson815baeb2010-03-13 01:08:20 +0000751 // Transfer memoperands.
752 (*MIB).setMemRefs(MI->memoperands_begin(), MI->memoperands_end());
753
754 MBB.erase(MBBI);
755 return true;
Evan Chenga8e29892007-01-19 07:51:42 +0000756}
757
Bill Wendling73fe34a2010-11-16 01:16:36 +0000758static unsigned getPreIndexedLoadStoreOpcode(unsigned Opc,
759 ARM_AM::AddrOpc Mode) {
Evan Chenga8e29892007-01-19 07:51:42 +0000760 switch (Opc) {
Bill Wendling73fe34a2010-11-16 01:16:36 +0000761 case ARM::LDRi12:
762 return ARM::LDR_PRE;
763 case ARM::STRi12:
764 return ARM::STR_PRE;
765 case ARM::VLDRS:
766 return Mode == ARM_AM::add ? ARM::VLDMSIA_UPD : ARM::VLDMSDB_UPD;
767 case ARM::VLDRD:
768 return Mode == ARM_AM::add ? ARM::VLDMDIA_UPD : ARM::VLDMDDB_UPD;
769 case ARM::VSTRS:
770 return Mode == ARM_AM::add ? ARM::VSTMSIA_UPD : ARM::VSTMSDB_UPD;
771 case ARM::VSTRD:
772 return Mode == ARM_AM::add ? ARM::VSTMDIA_UPD : ARM::VSTMDDB_UPD;
Evan Cheng45032f22009-07-09 23:11:34 +0000773 case ARM::t2LDRi8:
774 case ARM::t2LDRi12:
775 return ARM::t2LDR_PRE;
776 case ARM::t2STRi8:
777 case ARM::t2STRi12:
778 return ARM::t2STR_PRE;
Torok Edwinc23197a2009-07-14 16:55:14 +0000779 default: llvm_unreachable("Unhandled opcode!");
Evan Chenga8e29892007-01-19 07:51:42 +0000780 }
781 return 0;
782}
783
Bill Wendling73fe34a2010-11-16 01:16:36 +0000784static unsigned getPostIndexedLoadStoreOpcode(unsigned Opc,
785 ARM_AM::AddrOpc Mode) {
Evan Chenga8e29892007-01-19 07:51:42 +0000786 switch (Opc) {
Bill Wendling73fe34a2010-11-16 01:16:36 +0000787 case ARM::LDRi12:
788 return ARM::LDR_POST;
789 case ARM::STRi12:
790 return ARM::STR_POST;
791 case ARM::VLDRS:
792 return Mode == ARM_AM::add ? ARM::VLDMSIA_UPD : ARM::VLDMSDB_UPD;
793 case ARM::VLDRD:
794 return Mode == ARM_AM::add ? ARM::VLDMDIA_UPD : ARM::VLDMDDB_UPD;
795 case ARM::VSTRS:
796 return Mode == ARM_AM::add ? ARM::VSTMSIA_UPD : ARM::VSTMSDB_UPD;
797 case ARM::VSTRD:
798 return Mode == ARM_AM::add ? ARM::VSTMDIA_UPD : ARM::VSTMDDB_UPD;
Evan Cheng45032f22009-07-09 23:11:34 +0000799 case ARM::t2LDRi8:
800 case ARM::t2LDRi12:
801 return ARM::t2LDR_POST;
802 case ARM::t2STRi8:
803 case ARM::t2STRi12:
804 return ARM::t2STR_POST;
Torok Edwinc23197a2009-07-14 16:55:14 +0000805 default: llvm_unreachable("Unhandled opcode!");
Evan Chenga8e29892007-01-19 07:51:42 +0000806 }
807 return 0;
808}
809
Evan Cheng45032f22009-07-09 23:11:34 +0000810/// MergeBaseUpdateLoadStore - Fold proceeding/trailing inc/dec of base
Evan Chenga8e29892007-01-19 07:51:42 +0000811/// register into the LDR/STR/FLD{D|S}/FST{D|S} op when possible:
Evan Cheng45032f22009-07-09 23:11:34 +0000812bool ARMLoadStoreOpt::MergeBaseUpdateLoadStore(MachineBasicBlock &MBB,
813 MachineBasicBlock::iterator MBBI,
814 const TargetInstrInfo *TII,
815 bool &Advance,
816 MachineBasicBlock::iterator &I) {
Evan Chenga8e29892007-01-19 07:51:42 +0000817 MachineInstr *MI = MBBI;
818 unsigned Base = MI->getOperand(1).getReg();
Evan Chenga90f3402007-03-06 21:59:20 +0000819 bool BaseKill = MI->getOperand(1).isKill();
Evan Chenga8e29892007-01-19 07:51:42 +0000820 unsigned Bytes = getLSMultipleTransferSize(MI);
821 int Opcode = MI->getOpcode();
Dale Johannesenb6728402009-02-13 02:25:56 +0000822 DebugLoc dl = MI->getDebugLoc();
Bob Wilsone4193b22010-03-12 22:50:09 +0000823 bool isAM5 = (Opcode == ARM::VLDRD || Opcode == ARM::VLDRS ||
824 Opcode == ARM::VSTRD || Opcode == ARM::VSTRS);
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000825 bool isAM2 = (Opcode == ARM::LDRi12 || Opcode == ARM::STRi12);
826 if (isi32Load(Opcode) || isi32Store(Opcode))
Jim Grosbach3e556122010-10-26 22:37:02 +0000827 if (MI->getOperand(2).getImm() != 0)
828 return false;
Bob Wilsone4193b22010-03-12 22:50:09 +0000829 if (isAM5 && ARM_AM::getAM5Offset(MI->getOperand(2).getImm()) != 0)
Evan Cheng45032f22009-07-09 23:11:34 +0000830 return false;
Evan Chenga8e29892007-01-19 07:51:42 +0000831
Jim Grosbache5165492009-11-09 00:11:35 +0000832 bool isLd = isi32Load(Opcode) || Opcode == ARM::VLDRS || Opcode == ARM::VLDRD;
Evan Chenga8e29892007-01-19 07:51:42 +0000833 // Can't do the merge if the destination register is the same as the would-be
834 // writeback register.
835 if (isLd && MI->getOperand(0).getReg() == Base)
836 return false;
837
Evan Cheng0e1d3792007-07-05 07:18:20 +0000838 unsigned PredReg = 0;
Evan Cheng8fb90362009-08-08 03:20:32 +0000839 ARMCC::CondCodes Pred = llvm::getInstrPredicate(MI, PredReg);
Evan Chenga8e29892007-01-19 07:51:42 +0000840 bool DoMerge = false;
841 ARM_AM::AddrOpc AddSub = ARM_AM::add;
842 unsigned NewOpc = 0;
Evan Cheng27934da2009-08-04 01:43:45 +0000843 // AM2 - 12 bits, thumb2 - 8 bits.
844 unsigned Limit = isAM5 ? 0 : (isAM2 ? 0x1000 : 0x100);
Bob Wilsone4193b22010-03-12 22:50:09 +0000845
846 // Try merging with the previous instruction.
Jim Grosbach3de755b2010-06-03 22:41:15 +0000847 MachineBasicBlock::iterator BeginMBBI = MBB.begin();
848 if (MBBI != BeginMBBI) {
Evan Chenga8e29892007-01-19 07:51:42 +0000849 MachineBasicBlock::iterator PrevMBBI = prior(MBBI);
Jim Grosbach3de755b2010-06-03 22:41:15 +0000850 while (PrevMBBI != BeginMBBI && PrevMBBI->isDebugValue())
851 --PrevMBBI;
Evan Cheng27934da2009-08-04 01:43:45 +0000852 if (isMatchingDecrement(PrevMBBI, Base, Bytes, Limit, Pred, PredReg)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000853 DoMerge = true;
854 AddSub = ARM_AM::sub;
Evan Cheng27934da2009-08-04 01:43:45 +0000855 } else if (!isAM5 &&
856 isMatchingIncrement(PrevMBBI, Base, Bytes, Limit,Pred,PredReg)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000857 DoMerge = true;
Evan Chenga8e29892007-01-19 07:51:42 +0000858 }
Bob Wilsone4193b22010-03-12 22:50:09 +0000859 if (DoMerge) {
Bill Wendling73fe34a2010-11-16 01:16:36 +0000860 NewOpc = getPreIndexedLoadStoreOpcode(Opcode, AddSub);
Evan Chenga8e29892007-01-19 07:51:42 +0000861 MBB.erase(PrevMBBI);
Bob Wilsone4193b22010-03-12 22:50:09 +0000862 }
Evan Chenga8e29892007-01-19 07:51:42 +0000863 }
864
Bob Wilsone4193b22010-03-12 22:50:09 +0000865 // Try merging with the next instruction.
Jim Grosbach6335ac62010-06-08 22:53:32 +0000866 MachineBasicBlock::iterator EndMBBI = MBB.end();
Jim Grosbach3de755b2010-06-03 22:41:15 +0000867 if (!DoMerge && MBBI != EndMBBI) {
Chris Lattner7896c9f2009-12-03 00:50:42 +0000868 MachineBasicBlock::iterator NextMBBI = llvm::next(MBBI);
Jim Grosbach3de755b2010-06-03 22:41:15 +0000869 while (NextMBBI != EndMBBI && NextMBBI->isDebugValue())
870 ++NextMBBI;
Evan Cheng27934da2009-08-04 01:43:45 +0000871 if (!isAM5 &&
872 isMatchingDecrement(NextMBBI, Base, Bytes, Limit, Pred, PredReg)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000873 DoMerge = true;
874 AddSub = ARM_AM::sub;
Evan Cheng27934da2009-08-04 01:43:45 +0000875 } else if (isMatchingIncrement(NextMBBI, Base, Bytes, Limit,Pred,PredReg)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000876 DoMerge = true;
Evan Chenga8e29892007-01-19 07:51:42 +0000877 }
Evan Chenge71bff72007-09-19 21:48:07 +0000878 if (DoMerge) {
Bill Wendling73fe34a2010-11-16 01:16:36 +0000879 NewOpc = getPostIndexedLoadStoreOpcode(Opcode, AddSub);
Evan Chenge71bff72007-09-19 21:48:07 +0000880 if (NextMBBI == I) {
881 Advance = true;
882 ++I;
883 }
Evan Chenga8e29892007-01-19 07:51:42 +0000884 MBB.erase(NextMBBI);
Evan Chenge71bff72007-09-19 21:48:07 +0000885 }
Evan Chenga8e29892007-01-19 07:51:42 +0000886 }
887
888 if (!DoMerge)
889 return false;
890
Evan Cheng9e7a3122009-08-04 21:12:13 +0000891 unsigned Offset = 0;
Bill Wendling73fe34a2010-11-16 01:16:36 +0000892 if (isAM2)
Evan Cheng9e7a3122009-08-04 21:12:13 +0000893 Offset = ARM_AM::getAM2Opc(AddSub, Bytes, ARM_AM::no_shift);
Bill Wendling73fe34a2010-11-16 01:16:36 +0000894 else if (!isAM5)
Evan Cheng9e7a3122009-08-04 21:12:13 +0000895 Offset = AddSub == ARM_AM::sub ? -Bytes : Bytes;
Bob Wilson3943ac32010-03-13 00:43:32 +0000896
897 if (isAM5) {
Bob Wilson815baeb2010-03-13 01:08:20 +0000898 // VLDM[SD}_UPD, VSTM[SD]_UPD
Bob Wilsond4bfd542010-08-27 23:18:17 +0000899 // (There are no base-updating versions of VLDR/VSTR instructions, but the
900 // updating load/store-multiple instructions can be used with only one
901 // register.)
Bob Wilson3943ac32010-03-13 00:43:32 +0000902 MachineOperand &MO = MI->getOperand(0);
903 BuildMI(MBB, MBBI, dl, TII->get(NewOpc))
Bob Wilson815baeb2010-03-13 01:08:20 +0000904 .addReg(Base, getDefRegState(true)) // WB base register
Bob Wilson3943ac32010-03-13 00:43:32 +0000905 .addReg(Base, getKillRegState(isLd ? BaseKill : false))
Bob Wilson3943ac32010-03-13 00:43:32 +0000906 .addImm(Pred).addReg(PredReg)
Bob Wilson3943ac32010-03-13 00:43:32 +0000907 .addReg(MO.getReg(), (isLd ? getDefRegState(true) :
908 getKillRegState(MO.isKill())));
909 } else if (isLd) {
910 if (isAM2)
Evan Cheng27934da2009-08-04 01:43:45 +0000911 // LDR_PRE, LDR_POST,
912 BuildMI(MBB, MBBI, dl, TII->get(NewOpc), MI->getOperand(0).getReg())
913 .addReg(Base, RegState::Define)
Evan Cheng0e1d3792007-07-05 07:18:20 +0000914 .addReg(Base).addReg(0).addImm(Offset).addImm(Pred).addReg(PredReg);
Evan Chenga8e29892007-01-19 07:51:42 +0000915 else
Evan Cheng27934da2009-08-04 01:43:45 +0000916 // t2LDR_PRE, t2LDR_POST
917 BuildMI(MBB, MBBI, dl, TII->get(NewOpc), MI->getOperand(0).getReg())
918 .addReg(Base, RegState::Define)
919 .addReg(Base).addImm(Offset).addImm(Pred).addReg(PredReg);
920 } else {
921 MachineOperand &MO = MI->getOperand(0);
Bob Wilson3943ac32010-03-13 00:43:32 +0000922 if (isAM2)
Evan Cheng27934da2009-08-04 01:43:45 +0000923 // STR_PRE, STR_POST
924 BuildMI(MBB, MBBI, dl, TII->get(NewOpc), Base)
925 .addReg(MO.getReg(), getKillRegState(MO.isKill()))
926 .addReg(Base).addReg(0).addImm(Offset).addImm(Pred).addReg(PredReg);
927 else
928 // t2STR_PRE, t2STR_POST
929 BuildMI(MBB, MBBI, dl, TII->get(NewOpc), Base)
930 .addReg(MO.getReg(), getKillRegState(MO.isKill()))
931 .addReg(Base).addImm(Offset).addImm(Pred).addReg(PredReg);
Evan Chenga8e29892007-01-19 07:51:42 +0000932 }
933 MBB.erase(MBBI);
934
935 return true;
936}
937
Evan Chengcc1c4272007-03-06 18:02:41 +0000938/// isMemoryOp - Returns true if instruction is a memory operations (that this
939/// pass is capable of operating on).
Evan Cheng45032f22009-07-09 23:11:34 +0000940static bool isMemoryOp(const MachineInstr *MI) {
Jakob Stoklund Olesen628a7972010-06-29 01:13:07 +0000941 // When no memory operands are present, conservatively assume unaligned,
942 // volatile, unfoldable.
943 if (!MI->hasOneMemOperand())
944 return false;
Jakob Stoklund Olesen069e1002010-01-14 00:54:10 +0000945
Jakob Stoklund Olesen628a7972010-06-29 01:13:07 +0000946 const MachineMemOperand *MMO = *MI->memoperands_begin();
Jakob Stoklund Olesen069e1002010-01-14 00:54:10 +0000947
Jakob Stoklund Olesen628a7972010-06-29 01:13:07 +0000948 // Don't touch volatile memory accesses - we may be changing their order.
949 if (MMO->isVolatile())
950 return false;
951
952 // Unaligned ldr/str is emulated by some kernels, but unaligned ldm/stm is
953 // not.
954 if (MMO->getAlignment() < 4)
955 return false;
Jakob Stoklund Olesen069e1002010-01-14 00:54:10 +0000956
Jakob Stoklund Olesen9e6396d2010-02-24 18:57:08 +0000957 // str <undef> could probably be eliminated entirely, but for now we just want
958 // to avoid making a mess of it.
959 // FIXME: Use str <undef> as a wildcard to enable better stm folding.
960 if (MI->getNumOperands() > 0 && MI->getOperand(0).isReg() &&
961 MI->getOperand(0).isUndef())
962 return false;
963
Bob Wilsonbbf39b02010-03-04 21:04:38 +0000964 // Likewise don't mess with references to undefined addresses.
965 if (MI->getNumOperands() > 1 && MI->getOperand(1).isReg() &&
966 MI->getOperand(1).isUndef())
967 return false;
968
Evan Chengcc1c4272007-03-06 18:02:41 +0000969 int Opcode = MI->getOpcode();
970 switch (Opcode) {
971 default: break;
Jim Grosbache5165492009-11-09 00:11:35 +0000972 case ARM::VLDRS:
973 case ARM::VSTRS:
Dan Gohmand735b802008-10-03 15:45:36 +0000974 return MI->getOperand(1).isReg();
Jim Grosbache5165492009-11-09 00:11:35 +0000975 case ARM::VLDRD:
976 case ARM::VSTRD:
Dan Gohmand735b802008-10-03 15:45:36 +0000977 return MI->getOperand(1).isReg();
Jim Grosbach3e556122010-10-26 22:37:02 +0000978 case ARM::LDRi12:
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000979 case ARM::STRi12:
Evan Cheng45032f22009-07-09 23:11:34 +0000980 case ARM::t2LDRi8:
981 case ARM::t2LDRi12:
982 case ARM::t2STRi8:
983 case ARM::t2STRi12:
Evan Chenge298ab22009-09-27 09:46:04 +0000984 return MI->getOperand(1).isReg();
Evan Chengcc1c4272007-03-06 18:02:41 +0000985 }
986 return false;
987}
988
Evan Cheng11788fd2007-03-08 02:55:08 +0000989/// AdvanceRS - Advance register scavenger to just before the earliest memory
990/// op that is being merged.
991void ARMLoadStoreOpt::AdvanceRS(MachineBasicBlock &MBB, MemOpQueue &MemOps) {
992 MachineBasicBlock::iterator Loc = MemOps[0].MBBI;
993 unsigned Position = MemOps[0].Position;
994 for (unsigned i = 1, e = MemOps.size(); i != e; ++i) {
995 if (MemOps[i].Position < Position) {
996 Position = MemOps[i].Position;
997 Loc = MemOps[i].MBBI;
998 }
999 }
1000
1001 if (Loc != MBB.begin())
1002 RS->forward(prior(Loc));
1003}
1004
Evan Chenge7d6df72009-06-13 09:12:55 +00001005static int getMemoryOpOffset(const MachineInstr *MI) {
1006 int Opcode = MI->getOpcode();
Evan Cheng358dec52009-06-15 08:28:29 +00001007 bool isAM3 = Opcode == ARM::LDRD || Opcode == ARM::STRD;
Evan Chenge7d6df72009-06-13 09:12:55 +00001008 unsigned NumOperands = MI->getDesc().getNumOperands();
1009 unsigned OffField = MI->getOperand(NumOperands-3).getImm();
Evan Cheng45032f22009-07-09 23:11:34 +00001010
1011 if (Opcode == ARM::t2LDRi12 || Opcode == ARM::t2LDRi8 ||
1012 Opcode == ARM::t2STRi12 || Opcode == ARM::t2STRi8 ||
Jim Grosbach3e556122010-10-26 22:37:02 +00001013 Opcode == ARM::t2LDRDi8 || Opcode == ARM::t2STRDi8 ||
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001014 Opcode == ARM::LDRi12 || Opcode == ARM::STRi12)
Evan Cheng45032f22009-07-09 23:11:34 +00001015 return OffField;
1016
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001017 int Offset = isAM3 ? ARM_AM::getAM3Offset(OffField)
1018 : ARM_AM::getAM5Offset(OffField) * 4;
1019 if (isAM3) {
Evan Cheng358dec52009-06-15 08:28:29 +00001020 if (ARM_AM::getAM3Op(OffField) == ARM_AM::sub)
1021 Offset = -Offset;
Evan Chenge7d6df72009-06-13 09:12:55 +00001022 } else {
1023 if (ARM_AM::getAM5Op(OffField) == ARM_AM::sub)
1024 Offset = -Offset;
1025 }
1026 return Offset;
1027}
1028
Evan Cheng358dec52009-06-15 08:28:29 +00001029static void InsertLDR_STR(MachineBasicBlock &MBB,
1030 MachineBasicBlock::iterator &MBBI,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001031 int Offset, bool isDef,
Evan Cheng358dec52009-06-15 08:28:29 +00001032 DebugLoc dl, unsigned NewOpc,
Evan Chenge298ab22009-09-27 09:46:04 +00001033 unsigned Reg, bool RegDeadKill, bool RegUndef,
1034 unsigned BaseReg, bool BaseKill, bool BaseUndef,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001035 bool OffKill, bool OffUndef,
Evan Cheng358dec52009-06-15 08:28:29 +00001036 ARMCC::CondCodes Pred, unsigned PredReg,
Evan Chenge298ab22009-09-27 09:46:04 +00001037 const TargetInstrInfo *TII, bool isT2) {
Evan Chenge298ab22009-09-27 09:46:04 +00001038 if (isDef) {
1039 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, MBBI->getDebugLoc(),
1040 TII->get(NewOpc))
Evan Cheng974fe5d2009-06-19 01:59:04 +00001041 .addReg(Reg, getDefRegState(true) | getDeadRegState(RegDeadKill))
Evan Chenge298ab22009-09-27 09:46:04 +00001042 .addReg(BaseReg, getKillRegState(BaseKill)|getUndefRegState(BaseUndef));
Evan Chenge298ab22009-09-27 09:46:04 +00001043 MIB.addImm(Offset).addImm(Pred).addReg(PredReg);
1044 } else {
1045 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, MBBI->getDebugLoc(),
1046 TII->get(NewOpc))
1047 .addReg(Reg, getKillRegState(RegDeadKill) | getUndefRegState(RegUndef))
1048 .addReg(BaseReg, getKillRegState(BaseKill)|getUndefRegState(BaseUndef));
Evan Chenge298ab22009-09-27 09:46:04 +00001049 MIB.addImm(Offset).addImm(Pred).addReg(PredReg);
1050 }
Evan Cheng358dec52009-06-15 08:28:29 +00001051}
1052
1053bool ARMLoadStoreOpt::FixInvalidRegPairOp(MachineBasicBlock &MBB,
1054 MachineBasicBlock::iterator &MBBI) {
1055 MachineInstr *MI = &*MBBI;
1056 unsigned Opcode = MI->getOpcode();
Evan Chenge298ab22009-09-27 09:46:04 +00001057 if (Opcode == ARM::LDRD || Opcode == ARM::STRD ||
1058 Opcode == ARM::t2LDRDi8 || Opcode == ARM::t2STRDi8) {
Evan Cheng358dec52009-06-15 08:28:29 +00001059 unsigned EvenReg = MI->getOperand(0).getReg();
1060 unsigned OddReg = MI->getOperand(1).getReg();
1061 unsigned EvenRegNum = TRI->getDwarfRegNum(EvenReg, false);
1062 unsigned OddRegNum = TRI->getDwarfRegNum(OddReg, false);
1063 if ((EvenRegNum & 1) == 0 && (EvenRegNum + 1) == OddRegNum)
1064 return false;
1065
Evan Chengd95ea2d2010-06-21 21:21:14 +00001066 MachineBasicBlock::iterator NewBBI = MBBI;
Evan Chenge298ab22009-09-27 09:46:04 +00001067 bool isT2 = Opcode == ARM::t2LDRDi8 || Opcode == ARM::t2STRDi8;
1068 bool isLd = Opcode == ARM::LDRD || Opcode == ARM::t2LDRDi8;
Evan Cheng974fe5d2009-06-19 01:59:04 +00001069 bool EvenDeadKill = isLd ?
1070 MI->getOperand(0).isDead() : MI->getOperand(0).isKill();
Evan Chenge298ab22009-09-27 09:46:04 +00001071 bool EvenUndef = MI->getOperand(0).isUndef();
Evan Cheng974fe5d2009-06-19 01:59:04 +00001072 bool OddDeadKill = isLd ?
1073 MI->getOperand(1).isDead() : MI->getOperand(1).isKill();
Evan Chenge298ab22009-09-27 09:46:04 +00001074 bool OddUndef = MI->getOperand(1).isUndef();
Evan Cheng358dec52009-06-15 08:28:29 +00001075 const MachineOperand &BaseOp = MI->getOperand(2);
1076 unsigned BaseReg = BaseOp.getReg();
1077 bool BaseKill = BaseOp.isKill();
Evan Chenge298ab22009-09-27 09:46:04 +00001078 bool BaseUndef = BaseOp.isUndef();
Evan Chenge298ab22009-09-27 09:46:04 +00001079 bool OffKill = isT2 ? false : MI->getOperand(3).isKill();
1080 bool OffUndef = isT2 ? false : MI->getOperand(3).isUndef();
Evan Cheng358dec52009-06-15 08:28:29 +00001081 int OffImm = getMemoryOpOffset(MI);
1082 unsigned PredReg = 0;
Evan Cheng8fb90362009-08-08 03:20:32 +00001083 ARMCC::CondCodes Pred = llvm::getInstrPredicate(MI, PredReg);
Evan Cheng358dec52009-06-15 08:28:29 +00001084
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001085 if (OddRegNum > EvenRegNum && OffImm == 0) {
Evan Cheng358dec52009-06-15 08:28:29 +00001086 // Ascending register numbers and no offset. It's safe to change it to a
1087 // ldm or stm.
Evan Chenge298ab22009-09-27 09:46:04 +00001088 unsigned NewOpc = (isLd)
Bill Wendling73fe34a2010-11-16 01:16:36 +00001089 ? (isT2 ? ARM::t2LDMIA : ARM::LDMIA)
1090 : (isT2 ? ARM::t2STMIA : ARM::STMIA);
Evan Chengf9f1da12009-06-18 02:04:01 +00001091 if (isLd) {
1092 BuildMI(MBB, MBBI, MBBI->getDebugLoc(), TII->get(NewOpc))
1093 .addReg(BaseReg, getKillRegState(BaseKill))
Evan Chengf9f1da12009-06-18 02:04:01 +00001094 .addImm(Pred).addReg(PredReg)
Evan Cheng974fe5d2009-06-19 01:59:04 +00001095 .addReg(EvenReg, getDefRegState(isLd) | getDeadRegState(EvenDeadKill))
Evan Chengd20d6582009-10-01 01:33:39 +00001096 .addReg(OddReg, getDefRegState(isLd) | getDeadRegState(OddDeadKill));
Evan Chengf9f1da12009-06-18 02:04:01 +00001097 ++NumLDRD2LDM;
1098 } else {
1099 BuildMI(MBB, MBBI, MBBI->getDebugLoc(), TII->get(NewOpc))
1100 .addReg(BaseReg, getKillRegState(BaseKill))
Evan Chengf9f1da12009-06-18 02:04:01 +00001101 .addImm(Pred).addReg(PredReg)
Evan Chenge298ab22009-09-27 09:46:04 +00001102 .addReg(EvenReg,
1103 getKillRegState(EvenDeadKill) | getUndefRegState(EvenUndef))
1104 .addReg(OddReg,
Evan Chengd20d6582009-10-01 01:33:39 +00001105 getKillRegState(OddDeadKill) | getUndefRegState(OddUndef));
Evan Chengf9f1da12009-06-18 02:04:01 +00001106 ++NumSTRD2STM;
1107 }
Evan Chengd95ea2d2010-06-21 21:21:14 +00001108 NewBBI = llvm::prior(MBBI);
Evan Cheng358dec52009-06-15 08:28:29 +00001109 } else {
1110 // Split into two instructions.
Evan Chenge298ab22009-09-27 09:46:04 +00001111 unsigned NewOpc = (isLd)
Jim Grosbach3e556122010-10-26 22:37:02 +00001112 ? (isT2 ? (OffImm < 0 ? ARM::t2LDRi8 : ARM::t2LDRi12) : ARM::LDRi12)
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001113 : (isT2 ? (OffImm < 0 ? ARM::t2STRi8 : ARM::t2STRi12) : ARM::STRi12);
Evan Cheng358dec52009-06-15 08:28:29 +00001114 DebugLoc dl = MBBI->getDebugLoc();
1115 // If this is a load and base register is killed, it may have been
1116 // re-defed by the load, make sure the first load does not clobber it.
Evan Chengf9f1da12009-06-18 02:04:01 +00001117 if (isLd &&
Evan Cheng358dec52009-06-15 08:28:29 +00001118 (BaseKill || OffKill) &&
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001119 (TRI->regsOverlap(EvenReg, BaseReg))) {
1120 assert(!TRI->regsOverlap(OddReg, BaseReg));
Evan Chenge298ab22009-09-27 09:46:04 +00001121 InsertLDR_STR(MBB, MBBI, OffImm+4, isLd, dl, NewOpc,
1122 OddReg, OddDeadKill, false,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001123 BaseReg, false, BaseUndef, false, OffUndef,
Evan Chenge298ab22009-09-27 09:46:04 +00001124 Pred, PredReg, TII, isT2);
Evan Chengd95ea2d2010-06-21 21:21:14 +00001125 NewBBI = llvm::prior(MBBI);
Evan Chenge298ab22009-09-27 09:46:04 +00001126 InsertLDR_STR(MBB, MBBI, OffImm, isLd, dl, NewOpc,
1127 EvenReg, EvenDeadKill, false,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001128 BaseReg, BaseKill, BaseUndef, OffKill, OffUndef,
Evan Chenge298ab22009-09-27 09:46:04 +00001129 Pred, PredReg, TII, isT2);
Evan Cheng358dec52009-06-15 08:28:29 +00001130 } else {
Evan Cheng0cd22dd2009-11-14 01:50:00 +00001131 if (OddReg == EvenReg && EvenDeadKill) {
Jim Grosbach18f30e62010-06-02 21:53:11 +00001132 // If the two source operands are the same, the kill marker is
1133 // probably on the first one. e.g.
Evan Cheng0cd22dd2009-11-14 01:50:00 +00001134 // t2STRDi8 %R5<kill>, %R5, %R9<kill>, 0, 14, %reg0
1135 EvenDeadKill = false;
1136 OddDeadKill = true;
1137 }
Evan Cheng974fe5d2009-06-19 01:59:04 +00001138 InsertLDR_STR(MBB, MBBI, OffImm, isLd, dl, NewOpc,
Evan Chenge298ab22009-09-27 09:46:04 +00001139 EvenReg, EvenDeadKill, EvenUndef,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001140 BaseReg, false, BaseUndef, false, OffUndef,
Evan Chenge298ab22009-09-27 09:46:04 +00001141 Pred, PredReg, TII, isT2);
Evan Chengd95ea2d2010-06-21 21:21:14 +00001142 NewBBI = llvm::prior(MBBI);
Evan Cheng974fe5d2009-06-19 01:59:04 +00001143 InsertLDR_STR(MBB, MBBI, OffImm+4, isLd, dl, NewOpc,
Evan Chenge298ab22009-09-27 09:46:04 +00001144 OddReg, OddDeadKill, OddUndef,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001145 BaseReg, BaseKill, BaseUndef, OffKill, OffUndef,
Evan Chenge298ab22009-09-27 09:46:04 +00001146 Pred, PredReg, TII, isT2);
Evan Cheng358dec52009-06-15 08:28:29 +00001147 }
Evan Chengf9f1da12009-06-18 02:04:01 +00001148 if (isLd)
1149 ++NumLDRD2LDR;
1150 else
1151 ++NumSTRD2STR;
Evan Cheng358dec52009-06-15 08:28:29 +00001152 }
1153
Evan Cheng358dec52009-06-15 08:28:29 +00001154 MBB.erase(MI);
Evan Chengd95ea2d2010-06-21 21:21:14 +00001155 MBBI = NewBBI;
1156 return true;
Evan Cheng358dec52009-06-15 08:28:29 +00001157 }
1158 return false;
1159}
1160
Evan Chenga8e29892007-01-19 07:51:42 +00001161/// LoadStoreMultipleOpti - An optimization pass to turn multiple LDR / STR
1162/// ops of the same base and incrementing offset into LDM / STM ops.
1163bool ARMLoadStoreOpt::LoadStoreMultipleOpti(MachineBasicBlock &MBB) {
1164 unsigned NumMerges = 0;
1165 unsigned NumMemOps = 0;
1166 MemOpQueue MemOps;
1167 unsigned CurrBase = 0;
1168 int CurrOpc = -1;
1169 unsigned CurrSize = 0;
Evan Cheng44bec522007-05-15 01:29:07 +00001170 ARMCC::CondCodes CurrPred = ARMCC::AL;
Evan Cheng0e1d3792007-07-05 07:18:20 +00001171 unsigned CurrPredReg = 0;
Evan Chenga8e29892007-01-19 07:51:42 +00001172 unsigned Position = 0;
Evan Cheng5ba71882009-06-05 17:56:14 +00001173 SmallVector<MachineBasicBlock::iterator,4> Merges;
Evan Chengcc1c4272007-03-06 18:02:41 +00001174
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001175 RS->enterBasicBlock(&MBB);
Evan Chenga8e29892007-01-19 07:51:42 +00001176 MachineBasicBlock::iterator MBBI = MBB.begin(), E = MBB.end();
1177 while (MBBI != E) {
Evan Cheng358dec52009-06-15 08:28:29 +00001178 if (FixInvalidRegPairOp(MBB, MBBI))
1179 continue;
1180
Evan Chenga8e29892007-01-19 07:51:42 +00001181 bool Advance = false;
1182 bool TryMerge = false;
1183 bool Clobber = false;
1184
Evan Chengcc1c4272007-03-06 18:02:41 +00001185 bool isMemOp = isMemoryOp(MBBI);
Evan Chenga8e29892007-01-19 07:51:42 +00001186 if (isMemOp) {
Evan Chengcc1c4272007-03-06 18:02:41 +00001187 int Opcode = MBBI->getOpcode();
Evan Chengcc1c4272007-03-06 18:02:41 +00001188 unsigned Size = getLSMultipleTransferSize(MBBI);
Evan Chengd95ea2d2010-06-21 21:21:14 +00001189 const MachineOperand &MO = MBBI->getOperand(0);
1190 unsigned Reg = MO.getReg();
1191 bool isKill = MO.isDef() ? false : MO.isKill();
Evan Chenga8e29892007-01-19 07:51:42 +00001192 unsigned Base = MBBI->getOperand(1).getReg();
Evan Cheng0e1d3792007-07-05 07:18:20 +00001193 unsigned PredReg = 0;
Evan Cheng8fb90362009-08-08 03:20:32 +00001194 ARMCC::CondCodes Pred = llvm::getInstrPredicate(MBBI, PredReg);
Evan Chenge7d6df72009-06-13 09:12:55 +00001195 int Offset = getMemoryOpOffset(MBBI);
Evan Chenga8e29892007-01-19 07:51:42 +00001196 // Watch out for:
1197 // r4 := ldr [r5]
1198 // r5 := ldr [r5, #4]
1199 // r6 := ldr [r5, #8]
1200 //
1201 // The second ldr has effectively broken the chain even though it
1202 // looks like the later ldr(s) use the same base register. Try to
1203 // merge the ldr's so far, including this one. But don't try to
1204 // combine the following ldr(s).
Evan Cheng45032f22009-07-09 23:11:34 +00001205 Clobber = (isi32Load(Opcode) && Base == MBBI->getOperand(0).getReg());
Evan Chenga8e29892007-01-19 07:51:42 +00001206 if (CurrBase == 0 && !Clobber) {
1207 // Start of a new chain.
1208 CurrBase = Base;
1209 CurrOpc = Opcode;
1210 CurrSize = Size;
Evan Cheng44bec522007-05-15 01:29:07 +00001211 CurrPred = Pred;
Evan Cheng0e1d3792007-07-05 07:18:20 +00001212 CurrPredReg = PredReg;
Evan Chengd95ea2d2010-06-21 21:21:14 +00001213 MemOps.push_back(MemOpQueueEntry(Offset, Reg, isKill, Position, MBBI));
Dan Gohmanfe601042010-06-22 15:08:57 +00001214 ++NumMemOps;
Evan Chenga8e29892007-01-19 07:51:42 +00001215 Advance = true;
1216 } else {
1217 if (Clobber) {
1218 TryMerge = true;
1219 Advance = true;
1220 }
1221
Evan Cheng44bec522007-05-15 01:29:07 +00001222 if (CurrOpc == Opcode && CurrBase == Base && CurrPred == Pred) {
Evan Cheng0e1d3792007-07-05 07:18:20 +00001223 // No need to match PredReg.
Evan Chenga8e29892007-01-19 07:51:42 +00001224 // Continue adding to the queue.
1225 if (Offset > MemOps.back().Offset) {
Evan Chengd95ea2d2010-06-21 21:21:14 +00001226 MemOps.push_back(MemOpQueueEntry(Offset, Reg, isKill,
1227 Position, MBBI));
Dan Gohmanfe601042010-06-22 15:08:57 +00001228 ++NumMemOps;
Evan Chenga8e29892007-01-19 07:51:42 +00001229 Advance = true;
1230 } else {
1231 for (MemOpQueueIter I = MemOps.begin(), E = MemOps.end();
1232 I != E; ++I) {
1233 if (Offset < I->Offset) {
Evan Chengd95ea2d2010-06-21 21:21:14 +00001234 MemOps.insert(I, MemOpQueueEntry(Offset, Reg, isKill,
1235 Position, MBBI));
Dan Gohmanfe601042010-06-22 15:08:57 +00001236 ++NumMemOps;
Evan Chenga8e29892007-01-19 07:51:42 +00001237 Advance = true;
1238 break;
1239 } else if (Offset == I->Offset) {
1240 // Collision! This can't be merged!
1241 break;
1242 }
1243 }
1244 }
1245 }
1246 }
1247 }
1248
Jim Grosbachdb03adb2010-06-09 22:21:24 +00001249 if (MBBI->isDebugValue()) {
1250 ++MBBI;
1251 if (MBBI == E)
1252 // Reach the end of the block, try merging the memory instructions.
1253 TryMerge = true;
1254 } else if (Advance) {
Evan Chenga8e29892007-01-19 07:51:42 +00001255 ++Position;
1256 ++MBBI;
Evan Chengfaf93aa2009-10-22 06:47:35 +00001257 if (MBBI == E)
1258 // Reach the end of the block, try merging the memory instructions.
1259 TryMerge = true;
Evan Chenga8e29892007-01-19 07:51:42 +00001260 } else
1261 TryMerge = true;
1262
1263 if (TryMerge) {
1264 if (NumMemOps > 1) {
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001265 // Try to find a free register to use as a new base in case it's needed.
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001266 // First advance to the instruction just before the start of the chain.
Evan Cheng11788fd2007-03-08 02:55:08 +00001267 AdvanceRS(MBB, MemOps);
Jakob Stoklund Olesenc0823fe2009-08-18 21:14:54 +00001268 // Find a scratch register.
Jim Grosbache11a8f52009-09-11 19:49:06 +00001269 unsigned Scratch = RS->FindUnusedReg(ARM::GPRRegisterClass);
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001270 // Process the load / store instructions.
1271 RS->forward(prior(MBBI));
1272
1273 // Merge ops.
Evan Cheng5ba71882009-06-05 17:56:14 +00001274 Merges.clear();
1275 MergeLDR_STR(MBB, 0, CurrBase, CurrOpc, CurrSize,
1276 CurrPred, CurrPredReg, Scratch, MemOps, Merges);
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001277
Evan Chenga8e29892007-01-19 07:51:42 +00001278 // Try folding preceeding/trailing base inc/dec into the generated
1279 // LDM/STM ops.
Evan Cheng5ba71882009-06-05 17:56:14 +00001280 for (unsigned i = 0, e = Merges.size(); i < e; ++i)
Evan Cheng45032f22009-07-09 23:11:34 +00001281 if (MergeBaseUpdateLSMultiple(MBB, Merges[i], Advance, MBBI))
Evan Cheng9d5fb982009-06-03 06:14:58 +00001282 ++NumMerges;
Evan Cheng5ba71882009-06-05 17:56:14 +00001283 NumMerges += Merges.size();
Evan Chenga8e29892007-01-19 07:51:42 +00001284
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001285 // Try folding preceeding/trailing base inc/dec into those load/store
1286 // that were not merged to form LDM/STM ops.
1287 for (unsigned i = 0; i != NumMemOps; ++i)
1288 if (!MemOps[i].Merged)
Evan Cheng45032f22009-07-09 23:11:34 +00001289 if (MergeBaseUpdateLoadStore(MBB, MemOps[i].MBBI, TII,Advance,MBBI))
Evan Cheng9d5fb982009-06-03 06:14:58 +00001290 ++NumMerges;
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001291
Jim Grosbach764ab522009-08-11 15:33:49 +00001292 // RS may be pointing to an instruction that's deleted.
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001293 RS->skipTo(prior(MBBI));
Evan Cheng14883262009-06-04 01:15:28 +00001294 } else if (NumMemOps == 1) {
1295 // Try folding preceeding/trailing base inc/dec into the single
1296 // load/store.
Evan Cheng45032f22009-07-09 23:11:34 +00001297 if (MergeBaseUpdateLoadStore(MBB, MemOps[0].MBBI, TII, Advance, MBBI)) {
Evan Cheng14883262009-06-04 01:15:28 +00001298 ++NumMerges;
1299 RS->forward(prior(MBBI));
1300 }
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001301 }
Evan Chenga8e29892007-01-19 07:51:42 +00001302
1303 CurrBase = 0;
1304 CurrOpc = -1;
Evan Cheng44bec522007-05-15 01:29:07 +00001305 CurrSize = 0;
1306 CurrPred = ARMCC::AL;
Evan Cheng0e1d3792007-07-05 07:18:20 +00001307 CurrPredReg = 0;
Evan Chenga8e29892007-01-19 07:51:42 +00001308 if (NumMemOps) {
1309 MemOps.clear();
1310 NumMemOps = 0;
1311 }
1312
1313 // If iterator hasn't been advanced and this is not a memory op, skip it.
1314 // It can't start a new chain anyway.
1315 if (!Advance && !isMemOp && MBBI != E) {
1316 ++Position;
1317 ++MBBI;
1318 }
1319 }
1320 }
1321 return NumMerges > 0;
1322}
1323
Bob Wilsonc88d0722010-03-20 22:20:40 +00001324/// MergeReturnIntoLDM - If this is a exit BB, try merging the return ops
1325/// ("bx lr" and "mov pc, lr") into the preceeding stack restore so it
1326/// directly restore the value of LR into pc.
1327/// ldmfd sp!, {..., lr}
Evan Chenga8e29892007-01-19 07:51:42 +00001328/// bx lr
Bob Wilsonc88d0722010-03-20 22:20:40 +00001329/// or
1330/// ldmfd sp!, {..., lr}
1331/// mov pc, lr
Evan Chenga8e29892007-01-19 07:51:42 +00001332/// =>
Bob Wilsonc88d0722010-03-20 22:20:40 +00001333/// ldmfd sp!, {..., pc}
Evan Chenga8e29892007-01-19 07:51:42 +00001334bool ARMLoadStoreOpt::MergeReturnIntoLDM(MachineBasicBlock &MBB) {
1335 if (MBB.empty()) return false;
1336
Jakob Stoklund Olesenf7ca9762011-01-13 22:47:43 +00001337 MachineBasicBlock::iterator MBBI = MBB.getLastNonDebugInstr();
Evan Cheng45032f22009-07-09 23:11:34 +00001338 if (MBBI != MBB.begin() &&
Bob Wilsonc88d0722010-03-20 22:20:40 +00001339 (MBBI->getOpcode() == ARM::BX_RET ||
1340 MBBI->getOpcode() == ARM::tBX_RET ||
1341 MBBI->getOpcode() == ARM::MOVPCLR)) {
Evan Chenga8e29892007-01-19 07:51:42 +00001342 MachineInstr *PrevMI = prior(MBBI);
Bill Wendling73fe34a2010-11-16 01:16:36 +00001343 unsigned Opcode = PrevMI->getOpcode();
1344 if (Opcode == ARM::LDMIA_UPD || Opcode == ARM::LDMDA_UPD ||
1345 Opcode == ARM::LDMDB_UPD || Opcode == ARM::LDMIB_UPD ||
1346 Opcode == ARM::t2LDMIA_UPD || Opcode == ARM::t2LDMDB_UPD) {
Evan Chenga8e29892007-01-19 07:51:42 +00001347 MachineOperand &MO = PrevMI->getOperand(PrevMI->getNumOperands()-1);
Evan Cheng27934da2009-08-04 01:43:45 +00001348 if (MO.getReg() != ARM::LR)
1349 return false;
Bill Wendling73fe34a2010-11-16 01:16:36 +00001350 unsigned NewOpc = (isThumb2 ? ARM::t2LDMIA_RET : ARM::LDMIA_RET);
1351 assert(((isThumb2 && Opcode == ARM::t2LDMIA_UPD) ||
1352 Opcode == ARM::LDMIA_UPD) && "Unsupported multiple load-return!");
Evan Cheng27934da2009-08-04 01:43:45 +00001353 PrevMI->setDesc(TII->get(NewOpc));
1354 MO.setReg(ARM::PC);
Evan Chengb179b462010-10-22 21:29:58 +00001355 PrevMI->copyImplicitOps(&*MBBI);
Evan Cheng27934da2009-08-04 01:43:45 +00001356 MBB.erase(MBBI);
1357 return true;
Evan Chenga8e29892007-01-19 07:51:42 +00001358 }
1359 }
1360 return false;
1361}
1362
1363bool ARMLoadStoreOpt::runOnMachineFunction(MachineFunction &Fn) {
Evan Chengcc1c4272007-03-06 18:02:41 +00001364 const TargetMachine &TM = Fn.getTarget();
Evan Cheng603b83e2007-03-07 20:30:36 +00001365 AFI = Fn.getInfo<ARMFunctionInfo>();
Evan Chengcc1c4272007-03-06 18:02:41 +00001366 TII = TM.getInstrInfo();
Dan Gohman6f0d0242008-02-10 18:45:23 +00001367 TRI = TM.getRegisterInfo();
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001368 RS = new RegScavenger();
Evan Cheng45032f22009-07-09 23:11:34 +00001369 isThumb2 = AFI->isThumb2Function();
Evan Chengcc1c4272007-03-06 18:02:41 +00001370
Evan Chenga8e29892007-01-19 07:51:42 +00001371 bool Modified = false;
1372 for (MachineFunction::iterator MFI = Fn.begin(), E = Fn.end(); MFI != E;
1373 ++MFI) {
1374 MachineBasicBlock &MBB = *MFI;
1375 Modified |= LoadStoreMultipleOpti(MBB);
Bob Wilson6819dbb2011-01-06 19:24:41 +00001376 if (TM.getSubtarget<ARMSubtarget>().hasV5TOps())
1377 Modified |= MergeReturnIntoLDM(MBB);
Evan Chenga8e29892007-01-19 07:51:42 +00001378 }
Evan Chengcc1c4272007-03-06 18:02:41 +00001379
1380 delete RS;
Evan Chenga8e29892007-01-19 07:51:42 +00001381 return Modified;
1382}
Evan Chenge7d6df72009-06-13 09:12:55 +00001383
1384
1385/// ARMPreAllocLoadStoreOpt - Pre- register allocation pass that move
1386/// load / stores from consecutive locations close to make it more
1387/// likely they will be combined later.
1388
1389namespace {
Nick Lewycky6726b6d2009-10-25 06:33:48 +00001390 struct ARMPreAllocLoadStoreOpt : public MachineFunctionPass{
Evan Chenge7d6df72009-06-13 09:12:55 +00001391 static char ID;
Owen Anderson90c579d2010-08-06 18:33:48 +00001392 ARMPreAllocLoadStoreOpt() : MachineFunctionPass(ID) {}
Evan Chenge7d6df72009-06-13 09:12:55 +00001393
Evan Cheng358dec52009-06-15 08:28:29 +00001394 const TargetData *TD;
Evan Chenge7d6df72009-06-13 09:12:55 +00001395 const TargetInstrInfo *TII;
1396 const TargetRegisterInfo *TRI;
Evan Cheng358dec52009-06-15 08:28:29 +00001397 const ARMSubtarget *STI;
Evan Chenge7d6df72009-06-13 09:12:55 +00001398 MachineRegisterInfo *MRI;
Evan Chengeef490f2009-09-25 21:44:53 +00001399 MachineFunction *MF;
Evan Chenge7d6df72009-06-13 09:12:55 +00001400
1401 virtual bool runOnMachineFunction(MachineFunction &Fn);
1402
1403 virtual const char *getPassName() const {
1404 return "ARM pre- register allocation load / store optimization pass";
1405 }
1406
1407 private:
Evan Chengd780f352009-06-15 20:54:56 +00001408 bool CanFormLdStDWord(MachineInstr *Op0, MachineInstr *Op1, DebugLoc &dl,
1409 unsigned &NewOpc, unsigned &EvenReg,
1410 unsigned &OddReg, unsigned &BaseReg,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001411 int &Offset,
Evan Chengeef490f2009-09-25 21:44:53 +00001412 unsigned &PredReg, ARMCC::CondCodes &Pred,
1413 bool &isT2);
Evan Chenge7d6df72009-06-13 09:12:55 +00001414 bool RescheduleOps(MachineBasicBlock *MBB,
1415 SmallVector<MachineInstr*, 4> &Ops,
1416 unsigned Base, bool isLd,
1417 DenseMap<MachineInstr*, unsigned> &MI2LocMap);
1418 bool RescheduleLoadStoreInstrs(MachineBasicBlock *MBB);
1419 };
1420 char ARMPreAllocLoadStoreOpt::ID = 0;
1421}
1422
1423bool ARMPreAllocLoadStoreOpt::runOnMachineFunction(MachineFunction &Fn) {
Evan Cheng358dec52009-06-15 08:28:29 +00001424 TD = Fn.getTarget().getTargetData();
Evan Chenge7d6df72009-06-13 09:12:55 +00001425 TII = Fn.getTarget().getInstrInfo();
1426 TRI = Fn.getTarget().getRegisterInfo();
Evan Cheng358dec52009-06-15 08:28:29 +00001427 STI = &Fn.getTarget().getSubtarget<ARMSubtarget>();
Evan Chenge7d6df72009-06-13 09:12:55 +00001428 MRI = &Fn.getRegInfo();
Evan Chengeef490f2009-09-25 21:44:53 +00001429 MF = &Fn;
Evan Chenge7d6df72009-06-13 09:12:55 +00001430
1431 bool Modified = false;
1432 for (MachineFunction::iterator MFI = Fn.begin(), E = Fn.end(); MFI != E;
1433 ++MFI)
1434 Modified |= RescheduleLoadStoreInstrs(MFI);
1435
1436 return Modified;
1437}
1438
Evan Chengae69a2a2009-06-19 23:17:27 +00001439static bool IsSafeAndProfitableToMove(bool isLd, unsigned Base,
1440 MachineBasicBlock::iterator I,
1441 MachineBasicBlock::iterator E,
1442 SmallPtrSet<MachineInstr*, 4> &MemOps,
1443 SmallSet<unsigned, 4> &MemRegs,
1444 const TargetRegisterInfo *TRI) {
Evan Chenge7d6df72009-06-13 09:12:55 +00001445 // Are there stores / loads / calls between them?
1446 // FIXME: This is overly conservative. We should make use of alias information
1447 // some day.
Evan Chengae69a2a2009-06-19 23:17:27 +00001448 SmallSet<unsigned, 4> AddedRegPressure;
Evan Chenge7d6df72009-06-13 09:12:55 +00001449 while (++I != E) {
Jim Grosbach958e4e12010-06-04 01:23:30 +00001450 if (I->isDebugValue() || MemOps.count(&*I))
Evan Chengae69a2a2009-06-19 23:17:27 +00001451 continue;
Evan Chenge7d6df72009-06-13 09:12:55 +00001452 const TargetInstrDesc &TID = I->getDesc();
Evan Chengc36b7062011-01-07 23:50:32 +00001453 if (TID.isCall() || TID.isTerminator() || I->hasUnmodeledSideEffects())
Evan Chenge7d6df72009-06-13 09:12:55 +00001454 return false;
1455 if (isLd && TID.mayStore())
1456 return false;
1457 if (!isLd) {
1458 if (TID.mayLoad())
1459 return false;
1460 // It's not safe to move the first 'str' down.
1461 // str r1, [r0]
1462 // strh r5, [r0]
1463 // str r4, [r0, #+4]
Evan Chengae69a2a2009-06-19 23:17:27 +00001464 if (TID.mayStore())
Evan Chenge7d6df72009-06-13 09:12:55 +00001465 return false;
1466 }
1467 for (unsigned j = 0, NumOps = I->getNumOperands(); j != NumOps; ++j) {
1468 MachineOperand &MO = I->getOperand(j);
Evan Chengae69a2a2009-06-19 23:17:27 +00001469 if (!MO.isReg())
1470 continue;
1471 unsigned Reg = MO.getReg();
1472 if (MO.isDef() && TRI->regsOverlap(Reg, Base))
Evan Chenge7d6df72009-06-13 09:12:55 +00001473 return false;
Evan Chengae69a2a2009-06-19 23:17:27 +00001474 if (Reg != Base && !MemRegs.count(Reg))
1475 AddedRegPressure.insert(Reg);
Evan Chenge7d6df72009-06-13 09:12:55 +00001476 }
1477 }
Evan Chengae69a2a2009-06-19 23:17:27 +00001478
1479 // Estimate register pressure increase due to the transformation.
1480 if (MemRegs.size() <= 4)
1481 // Ok if we are moving small number of instructions.
1482 return true;
1483 return AddedRegPressure.size() <= MemRegs.size() * 2;
Evan Chenge7d6df72009-06-13 09:12:55 +00001484}
1485
Evan Chengd780f352009-06-15 20:54:56 +00001486bool
1487ARMPreAllocLoadStoreOpt::CanFormLdStDWord(MachineInstr *Op0, MachineInstr *Op1,
1488 DebugLoc &dl,
1489 unsigned &NewOpc, unsigned &EvenReg,
1490 unsigned &OddReg, unsigned &BaseReg,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001491 int &Offset, unsigned &PredReg,
Evan Chengeef490f2009-09-25 21:44:53 +00001492 ARMCC::CondCodes &Pred,
1493 bool &isT2) {
Evan Chengfa1be5d2009-09-29 07:07:30 +00001494 // Make sure we're allowed to generate LDRD/STRD.
1495 if (!STI->hasV5TEOps())
1496 return false;
1497
Jim Grosbache5165492009-11-09 00:11:35 +00001498 // FIXME: VLDRS / VSTRS -> VLDRD / VSTRD
Evan Chengeef490f2009-09-25 21:44:53 +00001499 unsigned Scale = 1;
Evan Chengd780f352009-06-15 20:54:56 +00001500 unsigned Opcode = Op0->getOpcode();
Jim Grosbach3e556122010-10-26 22:37:02 +00001501 if (Opcode == ARM::LDRi12)
Evan Chengd780f352009-06-15 20:54:56 +00001502 NewOpc = ARM::LDRD;
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001503 else if (Opcode == ARM::STRi12)
Evan Chengd780f352009-06-15 20:54:56 +00001504 NewOpc = ARM::STRD;
Evan Chengeef490f2009-09-25 21:44:53 +00001505 else if (Opcode == ARM::t2LDRi8 || Opcode == ARM::t2LDRi12) {
1506 NewOpc = ARM::t2LDRDi8;
1507 Scale = 4;
1508 isT2 = true;
1509 } else if (Opcode == ARM::t2STRi8 || Opcode == ARM::t2STRi12) {
1510 NewOpc = ARM::t2STRDi8;
1511 Scale = 4;
1512 isT2 = true;
1513 } else
1514 return false;
1515
Jim Grosbach0eb7d062010-10-26 19:34:41 +00001516 // Make sure the base address satisfies i64 ld / st alignment requirement.
Evan Chengd780f352009-06-15 20:54:56 +00001517 if (!Op0->hasOneMemOperand() ||
Dan Gohmanc76909a2009-09-25 20:36:54 +00001518 !(*Op0->memoperands_begin())->getValue() ||
1519 (*Op0->memoperands_begin())->isVolatile())
Evan Cheng358dec52009-06-15 08:28:29 +00001520 return false;
1521
Dan Gohmanc76909a2009-09-25 20:36:54 +00001522 unsigned Align = (*Op0->memoperands_begin())->getAlignment();
Dan Gohmanae541aa2010-04-15 04:33:49 +00001523 const Function *Func = MF->getFunction();
Evan Cheng358dec52009-06-15 08:28:29 +00001524 unsigned ReqAlign = STI->hasV6Ops()
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001525 ? TD->getABITypeAlignment(Type::getInt64Ty(Func->getContext()))
Evan Chengeef490f2009-09-25 21:44:53 +00001526 : 8; // Pre-v6 need 8-byte align
Evan Chengd780f352009-06-15 20:54:56 +00001527 if (Align < ReqAlign)
1528 return false;
1529
1530 // Then make sure the immediate offset fits.
1531 int OffImm = getMemoryOpOffset(Op0);
Evan Chenge298ab22009-09-27 09:46:04 +00001532 if (isT2) {
Evan Cheng01919522011-03-15 18:41:52 +00001533 int Limit = (1 << 8) * Scale;
1534 if (OffImm >= Limit || (OffImm <= -Limit) || (OffImm & (Scale-1)))
1535 return false;
Evan Chengeef490f2009-09-25 21:44:53 +00001536 Offset = OffImm;
Evan Chenge298ab22009-09-27 09:46:04 +00001537 } else {
1538 ARM_AM::AddrOpc AddSub = ARM_AM::add;
1539 if (OffImm < 0) {
1540 AddSub = ARM_AM::sub;
1541 OffImm = - OffImm;
1542 }
1543 int Limit = (1 << 8) * Scale;
1544 if (OffImm >= Limit || (OffImm & (Scale-1)))
1545 return false;
Evan Chengeef490f2009-09-25 21:44:53 +00001546 Offset = ARM_AM::getAM3Opc(AddSub, OffImm);
Evan Chenge298ab22009-09-27 09:46:04 +00001547 }
Evan Chengd780f352009-06-15 20:54:56 +00001548 EvenReg = Op0->getOperand(0).getReg();
Evan Cheng67586072009-06-15 21:18:20 +00001549 OddReg = Op1->getOperand(0).getReg();
Evan Chengd780f352009-06-15 20:54:56 +00001550 if (EvenReg == OddReg)
1551 return false;
1552 BaseReg = Op0->getOperand(1).getReg();
Evan Cheng8fb90362009-08-08 03:20:32 +00001553 Pred = llvm::getInstrPredicate(Op0, PredReg);
Evan Chengd780f352009-06-15 20:54:56 +00001554 dl = Op0->getDebugLoc();
1555 return true;
Evan Cheng358dec52009-06-15 08:28:29 +00001556}
1557
Bob Wilson4e97e8e2011-02-07 17:43:03 +00001558namespace {
1559 struct OffsetCompare {
1560 bool operator()(const MachineInstr *LHS, const MachineInstr *RHS) const {
1561 int LOffset = getMemoryOpOffset(LHS);
1562 int ROffset = getMemoryOpOffset(RHS);
1563 assert(LHS == RHS || LOffset != ROffset);
1564 return LOffset > ROffset;
1565 }
1566 };
1567}
1568
Evan Chenge7d6df72009-06-13 09:12:55 +00001569bool ARMPreAllocLoadStoreOpt::RescheduleOps(MachineBasicBlock *MBB,
1570 SmallVector<MachineInstr*, 4> &Ops,
1571 unsigned Base, bool isLd,
1572 DenseMap<MachineInstr*, unsigned> &MI2LocMap) {
1573 bool RetVal = false;
1574
1575 // Sort by offset (in reverse order).
1576 std::sort(Ops.begin(), Ops.end(), OffsetCompare());
1577
1578 // The loads / stores of the same base are in order. Scan them from first to
Jim Grosbachd089a7a2010-06-04 00:15:00 +00001579 // last and check for the following:
Evan Chenge7d6df72009-06-13 09:12:55 +00001580 // 1. Any def of base.
1581 // 2. Any gaps.
1582 while (Ops.size() > 1) {
1583 unsigned FirstLoc = ~0U;
1584 unsigned LastLoc = 0;
1585 MachineInstr *FirstOp = 0;
1586 MachineInstr *LastOp = 0;
1587 int LastOffset = 0;
Evan Chengf9f1da12009-06-18 02:04:01 +00001588 unsigned LastOpcode = 0;
Evan Chenge7d6df72009-06-13 09:12:55 +00001589 unsigned LastBytes = 0;
1590 unsigned NumMove = 0;
1591 for (int i = Ops.size() - 1; i >= 0; --i) {
1592 MachineInstr *Op = Ops[i];
1593 unsigned Loc = MI2LocMap[Op];
1594 if (Loc <= FirstLoc) {
1595 FirstLoc = Loc;
1596 FirstOp = Op;
1597 }
1598 if (Loc >= LastLoc) {
1599 LastLoc = Loc;
1600 LastOp = Op;
1601 }
1602
Evan Chengf9f1da12009-06-18 02:04:01 +00001603 unsigned Opcode = Op->getOpcode();
1604 if (LastOpcode && Opcode != LastOpcode)
1605 break;
1606
Evan Chenge7d6df72009-06-13 09:12:55 +00001607 int Offset = getMemoryOpOffset(Op);
1608 unsigned Bytes = getLSMultipleTransferSize(Op);
1609 if (LastBytes) {
1610 if (Bytes != LastBytes || Offset != (LastOffset + (int)Bytes))
1611 break;
1612 }
1613 LastOffset = Offset;
1614 LastBytes = Bytes;
Evan Chengf9f1da12009-06-18 02:04:01 +00001615 LastOpcode = Opcode;
Evan Chengeef490f2009-09-25 21:44:53 +00001616 if (++NumMove == 8) // FIXME: Tune this limit.
Evan Chenge7d6df72009-06-13 09:12:55 +00001617 break;
1618 }
1619
1620 if (NumMove <= 1)
1621 Ops.pop_back();
1622 else {
Evan Chengae69a2a2009-06-19 23:17:27 +00001623 SmallPtrSet<MachineInstr*, 4> MemOps;
1624 SmallSet<unsigned, 4> MemRegs;
1625 for (int i = NumMove-1; i >= 0; --i) {
1626 MemOps.insert(Ops[i]);
1627 MemRegs.insert(Ops[i]->getOperand(0).getReg());
1628 }
Evan Chenge7d6df72009-06-13 09:12:55 +00001629
1630 // Be conservative, if the instructions are too far apart, don't
1631 // move them. We want to limit the increase of register pressure.
Evan Chengae69a2a2009-06-19 23:17:27 +00001632 bool DoMove = (LastLoc - FirstLoc) <= NumMove*4; // FIXME: Tune this.
Evan Chenge7d6df72009-06-13 09:12:55 +00001633 if (DoMove)
Evan Chengae69a2a2009-06-19 23:17:27 +00001634 DoMove = IsSafeAndProfitableToMove(isLd, Base, FirstOp, LastOp,
1635 MemOps, MemRegs, TRI);
Evan Chenge7d6df72009-06-13 09:12:55 +00001636 if (!DoMove) {
1637 for (unsigned i = 0; i != NumMove; ++i)
1638 Ops.pop_back();
1639 } else {
1640 // This is the new location for the loads / stores.
1641 MachineBasicBlock::iterator InsertPos = isLd ? FirstOp : LastOp;
Jim Grosbach400c95f2010-06-15 00:41:09 +00001642 while (InsertPos != MBB->end()
1643 && (MemOps.count(InsertPos) || InsertPos->isDebugValue()))
Evan Chenge7d6df72009-06-13 09:12:55 +00001644 ++InsertPos;
Evan Cheng358dec52009-06-15 08:28:29 +00001645
1646 // If we are moving a pair of loads / stores, see if it makes sense
1647 // to try to allocate a pair of registers that can form register pairs.
Evan Chengd780f352009-06-15 20:54:56 +00001648 MachineInstr *Op0 = Ops.back();
1649 MachineInstr *Op1 = Ops[Ops.size()-2];
1650 unsigned EvenReg = 0, OddReg = 0;
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001651 unsigned BaseReg = 0, PredReg = 0;
Evan Chengd780f352009-06-15 20:54:56 +00001652 ARMCC::CondCodes Pred = ARMCC::AL;
Evan Chengeef490f2009-09-25 21:44:53 +00001653 bool isT2 = false;
Evan Chengd780f352009-06-15 20:54:56 +00001654 unsigned NewOpc = 0;
Evan Chenge298ab22009-09-27 09:46:04 +00001655 int Offset = 0;
Evan Chengd780f352009-06-15 20:54:56 +00001656 DebugLoc dl;
1657 if (NumMove == 2 && CanFormLdStDWord(Op0, Op1, dl, NewOpc,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001658 EvenReg, OddReg, BaseReg,
Evan Chengeef490f2009-09-25 21:44:53 +00001659 Offset, PredReg, Pred, isT2)) {
Evan Chengd780f352009-06-15 20:54:56 +00001660 Ops.pop_back();
1661 Ops.pop_back();
Evan Cheng358dec52009-06-15 08:28:29 +00001662
Evan Chengd780f352009-06-15 20:54:56 +00001663 // Form the pair instruction.
Evan Chengf9f1da12009-06-18 02:04:01 +00001664 if (isLd) {
Evan Chengeef490f2009-09-25 21:44:53 +00001665 MachineInstrBuilder MIB = BuildMI(*MBB, InsertPos,
1666 dl, TII->get(NewOpc))
Evan Cheng358dec52009-06-15 08:28:29 +00001667 .addReg(EvenReg, RegState::Define)
1668 .addReg(OddReg, RegState::Define)
Evan Chengeef490f2009-09-25 21:44:53 +00001669 .addReg(BaseReg);
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001670 // FIXME: We're converting from LDRi12 to an insn that still
Jim Grosbach3e556122010-10-26 22:37:02 +00001671 // uses addrmode2, so we need an explicit offset reg. It should
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001672 // always by reg0 since we're transforming LDRi12s.
Evan Chengeef490f2009-09-25 21:44:53 +00001673 if (!isT2)
Jim Grosbach3e556122010-10-26 22:37:02 +00001674 MIB.addReg(0);
Evan Chengeef490f2009-09-25 21:44:53 +00001675 MIB.addImm(Offset).addImm(Pred).addReg(PredReg);
Evan Chengf9f1da12009-06-18 02:04:01 +00001676 ++NumLDRDFormed;
1677 } else {
Evan Chengeef490f2009-09-25 21:44:53 +00001678 MachineInstrBuilder MIB = BuildMI(*MBB, InsertPos,
1679 dl, TII->get(NewOpc))
Evan Cheng358dec52009-06-15 08:28:29 +00001680 .addReg(EvenReg)
1681 .addReg(OddReg)
Evan Chengeef490f2009-09-25 21:44:53 +00001682 .addReg(BaseReg);
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001683 // FIXME: We're converting from LDRi12 to an insn that still
1684 // uses addrmode2, so we need an explicit offset reg. It should
1685 // always by reg0 since we're transforming STRi12s.
Evan Chengeef490f2009-09-25 21:44:53 +00001686 if (!isT2)
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001687 MIB.addReg(0);
Evan Chengeef490f2009-09-25 21:44:53 +00001688 MIB.addImm(Offset).addImm(Pred).addReg(PredReg);
Evan Chengf9f1da12009-06-18 02:04:01 +00001689 ++NumSTRDFormed;
1690 }
1691 MBB->erase(Op0);
1692 MBB->erase(Op1);
Evan Cheng358dec52009-06-15 08:28:29 +00001693
1694 // Add register allocation hints to form register pairs.
1695 MRI->setRegAllocationHint(EvenReg, ARMRI::RegPairEven, OddReg);
1696 MRI->setRegAllocationHint(OddReg, ARMRI::RegPairOdd, EvenReg);
Evan Chengd780f352009-06-15 20:54:56 +00001697 } else {
1698 for (unsigned i = 0; i != NumMove; ++i) {
1699 MachineInstr *Op = Ops.back();
1700 Ops.pop_back();
1701 MBB->splice(InsertPos, MBB, Op);
1702 }
Evan Chenge7d6df72009-06-13 09:12:55 +00001703 }
1704
1705 NumLdStMoved += NumMove;
1706 RetVal = true;
1707 }
1708 }
1709 }
1710
1711 return RetVal;
1712}
1713
1714bool
1715ARMPreAllocLoadStoreOpt::RescheduleLoadStoreInstrs(MachineBasicBlock *MBB) {
1716 bool RetVal = false;
1717
1718 DenseMap<MachineInstr*, unsigned> MI2LocMap;
1719 DenseMap<unsigned, SmallVector<MachineInstr*, 4> > Base2LdsMap;
1720 DenseMap<unsigned, SmallVector<MachineInstr*, 4> > Base2StsMap;
1721 SmallVector<unsigned, 4> LdBases;
1722 SmallVector<unsigned, 4> StBases;
1723
1724 unsigned Loc = 0;
1725 MachineBasicBlock::iterator MBBI = MBB->begin();
1726 MachineBasicBlock::iterator E = MBB->end();
1727 while (MBBI != E) {
1728 for (; MBBI != E; ++MBBI) {
1729 MachineInstr *MI = MBBI;
1730 const TargetInstrDesc &TID = MI->getDesc();
1731 if (TID.isCall() || TID.isTerminator()) {
1732 // Stop at barriers.
1733 ++MBBI;
1734 break;
1735 }
1736
Jim Grosbach958e4e12010-06-04 01:23:30 +00001737 if (!MI->isDebugValue())
1738 MI2LocMap[MI] = ++Loc;
1739
Evan Chenge7d6df72009-06-13 09:12:55 +00001740 if (!isMemoryOp(MI))
1741 continue;
1742 unsigned PredReg = 0;
Evan Cheng8fb90362009-08-08 03:20:32 +00001743 if (llvm::getInstrPredicate(MI, PredReg) != ARMCC::AL)
Evan Chenge7d6df72009-06-13 09:12:55 +00001744 continue;
1745
Evan Chengeef490f2009-09-25 21:44:53 +00001746 int Opc = MI->getOpcode();
Jim Grosbache5165492009-11-09 00:11:35 +00001747 bool isLd = isi32Load(Opc) || Opc == ARM::VLDRS || Opc == ARM::VLDRD;
Evan Chenge7d6df72009-06-13 09:12:55 +00001748 unsigned Base = MI->getOperand(1).getReg();
1749 int Offset = getMemoryOpOffset(MI);
1750
1751 bool StopHere = false;
1752 if (isLd) {
1753 DenseMap<unsigned, SmallVector<MachineInstr*, 4> >::iterator BI =
1754 Base2LdsMap.find(Base);
1755 if (BI != Base2LdsMap.end()) {
1756 for (unsigned i = 0, e = BI->second.size(); i != e; ++i) {
1757 if (Offset == getMemoryOpOffset(BI->second[i])) {
1758 StopHere = true;
1759 break;
1760 }
1761 }
1762 if (!StopHere)
1763 BI->second.push_back(MI);
1764 } else {
1765 SmallVector<MachineInstr*, 4> MIs;
1766 MIs.push_back(MI);
1767 Base2LdsMap[Base] = MIs;
1768 LdBases.push_back(Base);
1769 }
1770 } else {
1771 DenseMap<unsigned, SmallVector<MachineInstr*, 4> >::iterator BI =
1772 Base2StsMap.find(Base);
1773 if (BI != Base2StsMap.end()) {
1774 for (unsigned i = 0, e = BI->second.size(); i != e; ++i) {
1775 if (Offset == getMemoryOpOffset(BI->second[i])) {
1776 StopHere = true;
1777 break;
1778 }
1779 }
1780 if (!StopHere)
1781 BI->second.push_back(MI);
1782 } else {
1783 SmallVector<MachineInstr*, 4> MIs;
1784 MIs.push_back(MI);
1785 Base2StsMap[Base] = MIs;
1786 StBases.push_back(Base);
1787 }
1788 }
1789
1790 if (StopHere) {
Evan Chengae69a2a2009-06-19 23:17:27 +00001791 // Found a duplicate (a base+offset combination that's seen earlier).
1792 // Backtrack.
Evan Chenge7d6df72009-06-13 09:12:55 +00001793 --Loc;
1794 break;
1795 }
1796 }
1797
1798 // Re-schedule loads.
1799 for (unsigned i = 0, e = LdBases.size(); i != e; ++i) {
1800 unsigned Base = LdBases[i];
1801 SmallVector<MachineInstr*, 4> &Lds = Base2LdsMap[Base];
1802 if (Lds.size() > 1)
1803 RetVal |= RescheduleOps(MBB, Lds, Base, true, MI2LocMap);
1804 }
1805
1806 // Re-schedule stores.
1807 for (unsigned i = 0, e = StBases.size(); i != e; ++i) {
1808 unsigned Base = StBases[i];
1809 SmallVector<MachineInstr*, 4> &Sts = Base2StsMap[Base];
1810 if (Sts.size() > 1)
1811 RetVal |= RescheduleOps(MBB, Sts, Base, false, MI2LocMap);
1812 }
1813
1814 if (MBBI != E) {
1815 Base2LdsMap.clear();
1816 Base2StsMap.clear();
1817 LdBases.clear();
1818 StBases.clear();
1819 }
1820 }
1821
1822 return RetVal;
1823}
1824
1825
1826/// createARMLoadStoreOptimizationPass - returns an instance of the load / store
1827/// optimization pass.
1828FunctionPass *llvm::createARMLoadStoreOptimizationPass(bool PreAlloc) {
1829 if (PreAlloc)
1830 return new ARMPreAllocLoadStoreOpt();
1831 return new ARMLoadStoreOpt();
1832}