blob: 8ae87f81cc1e840fd142d07f3ec35033a6427c12 [file] [log] [blame]
Chris Lattnerfd603822009-10-19 19:56:26 +00001//===-- ARMInstPrinter.cpp - Convert ARM MCInst to assembly syntax --------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This class prints an ARM MCInst to a .s file.
11//
12//===----------------------------------------------------------------------===//
13
14#define DEBUG_TYPE "asm-printer"
Jim Grosbachd8be4102010-09-15 19:27:50 +000015#include "ARMBaseInfo.h"
Chris Lattnerfd603822009-10-19 19:56:26 +000016#include "ARMInstPrinter.h"
Chris Lattner61d35c22009-10-19 21:21:39 +000017#include "ARMAddressingModes.h"
Chris Lattnerfd603822009-10-19 19:56:26 +000018#include "llvm/MC/MCInst.h"
Chris Lattner61d35c22009-10-19 21:21:39 +000019#include "llvm/MC/MCAsmInfo.h"
Chris Lattner6f997762009-10-19 21:53:00 +000020#include "llvm/MC/MCExpr.h"
Johnny Chenc7b65912010-04-16 22:40:20 +000021#include "llvm/ADT/StringExtras.h"
Chris Lattner6f997762009-10-19 21:53:00 +000022#include "llvm/Support/raw_ostream.h"
Chris Lattnerfd603822009-10-19 19:56:26 +000023using namespace llvm;
24
Chris Lattner6274ec42010-10-28 21:37:33 +000025#define GET_INSTRUCTION_NAME
Chris Lattnerfd603822009-10-19 19:56:26 +000026#include "ARMGenAsmWriter.inc"
Chris Lattnerfd603822009-10-19 19:56:26 +000027
Chris Lattner6274ec42010-10-28 21:37:33 +000028StringRef ARMInstPrinter::getOpcodeName(unsigned Opcode) const {
29 return getInstructionName(Opcode);
30}
31
Rafael Espindolacde4ce42011-06-02 02:34:55 +000032void ARMInstPrinter::printRegName(raw_ostream &OS, unsigned RegNo) const {
33 OS << getRegisterName(RegNo);
Anton Korobeynikov57caad72011-03-05 18:43:32 +000034}
Chris Lattner6274ec42010-10-28 21:37:33 +000035
Chris Lattnerd3740872010-04-04 05:04:31 +000036void ARMInstPrinter::printInst(const MCInst *MI, raw_ostream &O) {
Bill Wendling04863d02010-11-13 10:40:19 +000037 unsigned Opcode = MI->getOpcode();
38
Johnny Chen9e088762010-03-17 17:52:21 +000039 // Check for MOVs and print canonical forms, instead.
Bill Wendling04863d02010-11-13 10:40:19 +000040 if (Opcode == ARM::MOVs) {
Jim Grosbache6be85e2010-09-17 22:36:38 +000041 // FIXME: Thumb variants?
Johnny Chen9e088762010-03-17 17:52:21 +000042 const MCOperand &Dst = MI->getOperand(0);
43 const MCOperand &MO1 = MI->getOperand(1);
44 const MCOperand &MO2 = MI->getOperand(2);
45 const MCOperand &MO3 = MI->getOperand(3);
46
47 O << '\t' << ARM_AM::getShiftOpcStr(ARM_AM::getSORegShOp(MO3.getImm()));
Chris Lattner35c33bd2010-04-04 04:47:45 +000048 printSBitModifierOperand(MI, 6, O);
49 printPredicateOperand(MI, 4, O);
Johnny Chen9e088762010-03-17 17:52:21 +000050
51 O << '\t' << getRegisterName(Dst.getReg())
52 << ", " << getRegisterName(MO1.getReg());
53
54 if (ARM_AM::getSORegShOp(MO3.getImm()) == ARM_AM::rrx)
55 return;
56
57 O << ", ";
58
59 if (MO2.getReg()) {
60 O << getRegisterName(MO2.getReg());
61 assert(ARM_AM::getSORegOffset(MO3.getImm()) == 0);
62 } else {
63 O << "#" << ARM_AM::getSORegOffset(MO3.getImm());
64 }
65 return;
66 }
67
68 // A8.6.123 PUSH
Bill Wendling73fe34a2010-11-16 01:16:36 +000069 if ((Opcode == ARM::STMDB_UPD || Opcode == ARM::t2STMDB_UPD) &&
Johnny Chen9e088762010-03-17 17:52:21 +000070 MI->getOperand(0).getReg() == ARM::SP) {
Bill Wendling73fe34a2010-11-16 01:16:36 +000071 O << '\t' << "push";
72 printPredicateOperand(MI, 2, O);
Jim Grosbach41ad0c42010-12-03 20:33:01 +000073 if (Opcode == ARM::t2STMDB_UPD)
74 O << ".w";
Bill Wendling73fe34a2010-11-16 01:16:36 +000075 O << '\t';
76 printRegisterList(MI, 4, O);
77 return;
Johnny Chen9e088762010-03-17 17:52:21 +000078 }
79
80 // A8.6.122 POP
Bill Wendling73fe34a2010-11-16 01:16:36 +000081 if ((Opcode == ARM::LDMIA_UPD || Opcode == ARM::t2LDMIA_UPD) &&
Johnny Chen9e088762010-03-17 17:52:21 +000082 MI->getOperand(0).getReg() == ARM::SP) {
Bill Wendling73fe34a2010-11-16 01:16:36 +000083 O << '\t' << "pop";
84 printPredicateOperand(MI, 2, O);
Jim Grosbach41ad0c42010-12-03 20:33:01 +000085 if (Opcode == ARM::t2LDMIA_UPD)
86 O << ".w";
Bill Wendling73fe34a2010-11-16 01:16:36 +000087 O << '\t';
88 printRegisterList(MI, 4, O);
89 return;
Johnny Chen9e088762010-03-17 17:52:21 +000090 }
91
92 // A8.6.355 VPUSH
Bill Wendling73fe34a2010-11-16 01:16:36 +000093 if ((Opcode == ARM::VSTMSDB_UPD || Opcode == ARM::VSTMDDB_UPD) &&
Johnny Chen9e088762010-03-17 17:52:21 +000094 MI->getOperand(0).getReg() == ARM::SP) {
Bill Wendling73fe34a2010-11-16 01:16:36 +000095 O << '\t' << "vpush";
96 printPredicateOperand(MI, 2, O);
97 O << '\t';
98 printRegisterList(MI, 4, O);
99 return;
Johnny Chen9e088762010-03-17 17:52:21 +0000100 }
101
102 // A8.6.354 VPOP
Bill Wendling73fe34a2010-11-16 01:16:36 +0000103 if ((Opcode == ARM::VLDMSIA_UPD || Opcode == ARM::VLDMDIA_UPD) &&
Johnny Chen9e088762010-03-17 17:52:21 +0000104 MI->getOperand(0).getReg() == ARM::SP) {
Bill Wendling73fe34a2010-11-16 01:16:36 +0000105 O << '\t' << "vpop";
106 printPredicateOperand(MI, 2, O);
107 O << '\t';
108 printRegisterList(MI, 4, O);
109 return;
Johnny Chen9e088762010-03-17 17:52:21 +0000110 }
111
Chris Lattner35c33bd2010-04-04 04:47:45 +0000112 printInstruction(MI, O);
Bill Wendling04863d02010-11-13 10:40:19 +0000113}
Chris Lattnerfd603822009-10-19 19:56:26 +0000114
Chris Lattner8bc86cb2009-10-19 20:59:55 +0000115void ARMInstPrinter::printOperand(const MCInst *MI, unsigned OpNo,
Jim Grosbach0a2287b2010-11-03 01:11:15 +0000116 raw_ostream &O) {
Chris Lattner8bc86cb2009-10-19 20:59:55 +0000117 const MCOperand &Op = MI->getOperand(OpNo);
118 if (Op.isReg()) {
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000119 unsigned Reg = Op.getReg();
Jim Grosbach35636282010-10-06 21:22:32 +0000120 O << getRegisterName(Reg);
Chris Lattner8bc86cb2009-10-19 20:59:55 +0000121 } else if (Op.isImm()) {
122 O << '#' << Op.getImm();
123 } else {
124 assert(Op.isExpr() && "unknown operand kind in printOperand");
Chris Lattner8cb9a3b2010-01-18 00:37:40 +0000125 O << *Op.getExpr();
Chris Lattner8bc86cb2009-10-19 20:59:55 +0000126 }
127}
Chris Lattner61d35c22009-10-19 21:21:39 +0000128
Jim Grosbach74d7e6c2010-09-17 21:33:25 +0000129static void printSOImm(raw_ostream &O, int64_t V, raw_ostream *CommentStream,
Chris Lattner61d35c22009-10-19 21:21:39 +0000130 const MCAsmInfo *MAI) {
131 // Break it up into two parts that make up a shifter immediate.
Bob Wilsonb123b8b2010-04-13 02:11:48 +0000132 V = ARM_AM::getSOImmVal(V);
Chris Lattner61d35c22009-10-19 21:21:39 +0000133 assert(V != -1 && "Not a valid so_imm value!");
Jim Grosbach15d78982010-09-14 22:27:15 +0000134
Chris Lattner61d35c22009-10-19 21:21:39 +0000135 unsigned Imm = ARM_AM::getSOImmValImm(V);
136 unsigned Rot = ARM_AM::getSOImmValRot(V);
Jim Grosbach15d78982010-09-14 22:27:15 +0000137
Chris Lattner61d35c22009-10-19 21:21:39 +0000138 // Print low-level immediate formation info, per
Johnny Chen12bb2952011-04-05 18:02:46 +0000139 // A5.2.3: Data-processing (immediate), and
140 // A5.2.4: Modified immediate constants in ARM instructions
Chris Lattner61d35c22009-10-19 21:21:39 +0000141 if (Rot) {
Johnny Chen12bb2952011-04-05 18:02:46 +0000142 O << "#" << Imm << ", #" << Rot;
Chris Lattner61d35c22009-10-19 21:21:39 +0000143 // Pretty printed version.
Jim Grosbach74d7e6c2010-09-17 21:33:25 +0000144 if (CommentStream)
145 *CommentStream << (int)ARM_AM::rotr32(Imm, Rot) << "\n";
Chris Lattner61d35c22009-10-19 21:21:39 +0000146 } else {
147 O << "#" << Imm;
148 }
149}
150
151
152/// printSOImmOperand - SOImm is 4-bit rotate amount in bits 8-11 with 8-bit
153/// immediate in bits 0-7.
Chris Lattner35c33bd2010-04-04 04:47:45 +0000154void ARMInstPrinter::printSOImmOperand(const MCInst *MI, unsigned OpNum,
155 raw_ostream &O) {
Chris Lattner61d35c22009-10-19 21:21:39 +0000156 const MCOperand &MO = MI->getOperand(OpNum);
157 assert(MO.isImm() && "Not a valid so_imm value!");
Jim Grosbach74d7e6c2010-09-17 21:33:25 +0000158 printSOImm(O, MO.getImm(), CommentStream, &MAI);
Chris Lattner61d35c22009-10-19 21:21:39 +0000159}
Chris Lattner084f87d2009-10-19 21:57:05 +0000160
Chris Lattner017d9472009-10-20 00:40:56 +0000161// so_reg is a 4-operand unit corresponding to register forms of the A5.1
162// "Addressing Mode 1 - Data-processing operands" forms. This includes:
163// REG 0 0 - e.g. R5
164// REG REG 0,SH_OPC - e.g. R5, ROR R3
165// REG 0 IMM,SH_OPC - e.g. R5, LSL #3
Chris Lattner35c33bd2010-04-04 04:47:45 +0000166void ARMInstPrinter::printSORegOperand(const MCInst *MI, unsigned OpNum,
167 raw_ostream &O) {
Chris Lattner017d9472009-10-20 00:40:56 +0000168 const MCOperand &MO1 = MI->getOperand(OpNum);
169 const MCOperand &MO2 = MI->getOperand(OpNum+1);
170 const MCOperand &MO3 = MI->getOperand(OpNum+2);
Jim Grosbach15d78982010-09-14 22:27:15 +0000171
Chris Lattner017d9472009-10-20 00:40:56 +0000172 O << getRegisterName(MO1.getReg());
Jim Grosbach15d78982010-09-14 22:27:15 +0000173
Chris Lattner017d9472009-10-20 00:40:56 +0000174 // Print the shift opc.
Bob Wilson1d9125a2010-08-05 00:34:42 +0000175 ARM_AM::ShiftOpc ShOpc = ARM_AM::getSORegShOp(MO3.getImm());
176 O << ", " << ARM_AM::getShiftOpcStr(ShOpc);
Chris Lattner017d9472009-10-20 00:40:56 +0000177 if (MO2.getReg()) {
Bob Wilson1d9125a2010-08-05 00:34:42 +0000178 O << ' ' << getRegisterName(MO2.getReg());
Chris Lattner017d9472009-10-20 00:40:56 +0000179 assert(ARM_AM::getSORegOffset(MO3.getImm()) == 0);
Bob Wilson1d9125a2010-08-05 00:34:42 +0000180 } else if (ShOpc != ARM_AM::rrx) {
181 O << " #" << ARM_AM::getSORegOffset(MO3.getImm());
Chris Lattner017d9472009-10-20 00:40:56 +0000182 }
183}
Chris Lattner084f87d2009-10-19 21:57:05 +0000184
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +0000185//===--------------------------------------------------------------------===//
186// Addressing Mode #2
187//===--------------------------------------------------------------------===//
188
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000189void ARMInstPrinter::printAM2PreOrOffsetIndexOp(const MCInst *MI, unsigned Op,
190 raw_ostream &O) {
Chris Lattner084f87d2009-10-19 21:57:05 +0000191 const MCOperand &MO1 = MI->getOperand(Op);
192 const MCOperand &MO2 = MI->getOperand(Op+1);
193 const MCOperand &MO3 = MI->getOperand(Op+2);
Jim Grosbach15d78982010-09-14 22:27:15 +0000194
Chris Lattner084f87d2009-10-19 21:57:05 +0000195 O << "[" << getRegisterName(MO1.getReg());
Jim Grosbach15d78982010-09-14 22:27:15 +0000196
Chris Lattner084f87d2009-10-19 21:57:05 +0000197 if (!MO2.getReg()) {
Johnny Chen9e088762010-03-17 17:52:21 +0000198 if (ARM_AM::getAM2Offset(MO3.getImm())) // Don't print +0.
Chris Lattner084f87d2009-10-19 21:57:05 +0000199 O << ", #"
Johnny Chen9e088762010-03-17 17:52:21 +0000200 << ARM_AM::getAddrOpcStr(ARM_AM::getAM2Op(MO3.getImm()))
201 << ARM_AM::getAM2Offset(MO3.getImm());
Chris Lattner084f87d2009-10-19 21:57:05 +0000202 O << "]";
203 return;
204 }
Jim Grosbach15d78982010-09-14 22:27:15 +0000205
Chris Lattner084f87d2009-10-19 21:57:05 +0000206 O << ", "
Johnny Chen9e088762010-03-17 17:52:21 +0000207 << ARM_AM::getAddrOpcStr(ARM_AM::getAM2Op(MO3.getImm()))
208 << getRegisterName(MO2.getReg());
Jim Grosbach15d78982010-09-14 22:27:15 +0000209
Chris Lattner084f87d2009-10-19 21:57:05 +0000210 if (unsigned ShImm = ARM_AM::getAM2Offset(MO3.getImm()))
211 O << ", "
212 << ARM_AM::getShiftOpcStr(ARM_AM::getAM2ShiftOpc(MO3.getImm()))
213 << " #" << ShImm;
214 O << "]";
Jim Grosbach15d78982010-09-14 22:27:15 +0000215}
Chris Lattnere306d8d2009-10-19 22:09:23 +0000216
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000217void ARMInstPrinter::printAM2PostIndexOp(const MCInst *MI, unsigned Op,
218 raw_ostream &O) {
219 const MCOperand &MO1 = MI->getOperand(Op);
220 const MCOperand &MO2 = MI->getOperand(Op+1);
221 const MCOperand &MO3 = MI->getOperand(Op+2);
222
223 O << "[" << getRegisterName(MO1.getReg()) << "], ";
224
225 if (!MO2.getReg()) {
226 unsigned ImmOffs = ARM_AM::getAM2Offset(MO3.getImm());
227 O << '#'
228 << ARM_AM::getAddrOpcStr(ARM_AM::getAM2Op(MO3.getImm()))
229 << ImmOffs;
230 return;
231 }
232
233 O << ARM_AM::getAddrOpcStr(ARM_AM::getAM2Op(MO3.getImm()))
234 << getRegisterName(MO2.getReg());
235
236 if (unsigned ShImm = ARM_AM::getAM2Offset(MO3.getImm()))
237 O << ", "
238 << ARM_AM::getShiftOpcStr(ARM_AM::getAM2ShiftOpc(MO3.getImm()))
239 << " #" << ShImm;
240}
241
242void ARMInstPrinter::printAddrMode2Operand(const MCInst *MI, unsigned Op,
243 raw_ostream &O) {
244 const MCOperand &MO1 = MI->getOperand(Op);
245
246 if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right.
247 printOperand(MI, Op, O);
248 return;
249 }
250
251 const MCOperand &MO3 = MI->getOperand(Op+2);
252 unsigned IdxMode = ARM_AM::getAM2IdxMode(MO3.getImm());
253
254 if (IdxMode == ARMII::IndexModePost) {
255 printAM2PostIndexOp(MI, Op, O);
256 return;
257 }
258 printAM2PreOrOffsetIndexOp(MI, Op, O);
259}
260
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000261void ARMInstPrinter::printAddrMode2OffsetOperand(const MCInst *MI,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000262 unsigned OpNum,
263 raw_ostream &O) {
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000264 const MCOperand &MO1 = MI->getOperand(OpNum);
265 const MCOperand &MO2 = MI->getOperand(OpNum+1);
Jim Grosbach15d78982010-09-14 22:27:15 +0000266
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000267 if (!MO1.getReg()) {
268 unsigned ImmOffs = ARM_AM::getAM2Offset(MO2.getImm());
Johnny Chen9e088762010-03-17 17:52:21 +0000269 O << '#'
270 << ARM_AM::getAddrOpcStr(ARM_AM::getAM2Op(MO2.getImm()))
271 << ImmOffs;
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000272 return;
273 }
Jim Grosbach15d78982010-09-14 22:27:15 +0000274
Johnny Chen9e088762010-03-17 17:52:21 +0000275 O << ARM_AM::getAddrOpcStr(ARM_AM::getAM2Op(MO2.getImm()))
276 << getRegisterName(MO1.getReg());
Jim Grosbach15d78982010-09-14 22:27:15 +0000277
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000278 if (unsigned ShImm = ARM_AM::getAM2Offset(MO2.getImm()))
279 O << ", "
280 << ARM_AM::getShiftOpcStr(ARM_AM::getAM2ShiftOpc(MO2.getImm()))
281 << " #" << ShImm;
282}
283
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +0000284//===--------------------------------------------------------------------===//
285// Addressing Mode #3
286//===--------------------------------------------------------------------===//
287
288void ARMInstPrinter::printAM3PostIndexOp(const MCInst *MI, unsigned Op,
289 raw_ostream &O) {
290 const MCOperand &MO1 = MI->getOperand(Op);
291 const MCOperand &MO2 = MI->getOperand(Op+1);
292 const MCOperand &MO3 = MI->getOperand(Op+2);
293
294 O << "[" << getRegisterName(MO1.getReg()) << "], ";
295
296 if (MO2.getReg()) {
297 O << (char)ARM_AM::getAM3Op(MO3.getImm())
298 << getRegisterName(MO2.getReg());
299 return;
300 }
301
302 unsigned ImmOffs = ARM_AM::getAM3Offset(MO3.getImm());
303 O << '#'
304 << ARM_AM::getAddrOpcStr(ARM_AM::getAM3Op(MO3.getImm()))
305 << ImmOffs;
306}
307
308void ARMInstPrinter::printAM3PreOrOffsetIndexOp(const MCInst *MI, unsigned Op,
309 raw_ostream &O) {
310 const MCOperand &MO1 = MI->getOperand(Op);
311 const MCOperand &MO2 = MI->getOperand(Op+1);
312 const MCOperand &MO3 = MI->getOperand(Op+2);
Jim Grosbach15d78982010-09-14 22:27:15 +0000313
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000314 O << '[' << getRegisterName(MO1.getReg());
Jim Grosbach15d78982010-09-14 22:27:15 +0000315
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000316 if (MO2.getReg()) {
317 O << ", " << (char)ARM_AM::getAM3Op(MO3.getImm())
318 << getRegisterName(MO2.getReg()) << ']';
319 return;
320 }
Jim Grosbach15d78982010-09-14 22:27:15 +0000321
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000322 if (unsigned ImmOffs = ARM_AM::getAM3Offset(MO3.getImm()))
323 O << ", #"
Johnny Chen9e088762010-03-17 17:52:21 +0000324 << ARM_AM::getAddrOpcStr(ARM_AM::getAM3Op(MO3.getImm()))
325 << ImmOffs;
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000326 O << ']';
327}
328
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +0000329void ARMInstPrinter::printAddrMode3Operand(const MCInst *MI, unsigned Op,
330 raw_ostream &O) {
331 const MCOperand &MO3 = MI->getOperand(Op+2);
332 unsigned IdxMode = ARM_AM::getAM3IdxMode(MO3.getImm());
333
334 if (IdxMode == ARMII::IndexModePost) {
335 printAM3PostIndexOp(MI, Op, O);
336 return;
337 }
338 printAM3PreOrOffsetIndexOp(MI, Op, O);
339}
340
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000341void ARMInstPrinter::printAddrMode3OffsetOperand(const MCInst *MI,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000342 unsigned OpNum,
343 raw_ostream &O) {
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000344 const MCOperand &MO1 = MI->getOperand(OpNum);
345 const MCOperand &MO2 = MI->getOperand(OpNum+1);
Jim Grosbach15d78982010-09-14 22:27:15 +0000346
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000347 if (MO1.getReg()) {
348 O << (char)ARM_AM::getAM3Op(MO2.getImm())
349 << getRegisterName(MO1.getReg());
350 return;
351 }
Jim Grosbach15d78982010-09-14 22:27:15 +0000352
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000353 unsigned ImmOffs = ARM_AM::getAM3Offset(MO2.getImm());
Johnny Chen9e088762010-03-17 17:52:21 +0000354 O << '#'
355 << ARM_AM::getAddrOpcStr(ARM_AM::getAM3Op(MO2.getImm()))
356 << ImmOffs;
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000357}
358
Jim Grosbache6913602010-11-03 01:01:43 +0000359void ARMInstPrinter::printLdStmModeOperand(const MCInst *MI, unsigned OpNum,
Jim Grosbach0a2287b2010-11-03 01:11:15 +0000360 raw_ostream &O) {
Jim Grosbache6913602010-11-03 01:01:43 +0000361 ARM_AM::AMSubMode Mode = ARM_AM::getAM4SubMode(MI->getOperand(OpNum)
362 .getImm());
363 O << ARM_AM::getAMSubModeStr(Mode);
Chris Lattnere306d8d2009-10-19 22:09:23 +0000364}
365
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000366void ARMInstPrinter::printAddrMode5Operand(const MCInst *MI, unsigned OpNum,
Jim Grosbach0a2287b2010-11-03 01:11:15 +0000367 raw_ostream &O) {
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000368 const MCOperand &MO1 = MI->getOperand(OpNum);
369 const MCOperand &MO2 = MI->getOperand(OpNum+1);
Jim Grosbach15d78982010-09-14 22:27:15 +0000370
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000371 if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right.
Chris Lattner35c33bd2010-04-04 04:47:45 +0000372 printOperand(MI, OpNum, O);
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000373 return;
374 }
Jim Grosbach15d78982010-09-14 22:27:15 +0000375
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000376 O << "[" << getRegisterName(MO1.getReg());
Jim Grosbach15d78982010-09-14 22:27:15 +0000377
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000378 if (unsigned ImmOffs = ARM_AM::getAM5Offset(MO2.getImm())) {
379 O << ", #"
Johnny Chen9e088762010-03-17 17:52:21 +0000380 << ARM_AM::getAddrOpcStr(ARM_AM::getAM5Op(MO2.getImm()))
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000381 << ImmOffs * 4;
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000382 }
383 O << "]";
384}
385
Chris Lattner35c33bd2010-04-04 04:47:45 +0000386void ARMInstPrinter::printAddrMode6Operand(const MCInst *MI, unsigned OpNum,
387 raw_ostream &O) {
Chris Lattner235e2f62009-10-20 06:22:33 +0000388 const MCOperand &MO1 = MI->getOperand(OpNum);
389 const MCOperand &MO2 = MI->getOperand(OpNum+1);
Jim Grosbach15d78982010-09-14 22:27:15 +0000390
Bob Wilson226036e2010-03-20 22:13:40 +0000391 O << "[" << getRegisterName(MO1.getReg());
392 if (MO2.getImm()) {
393 // FIXME: Both darwin as and GNU as violate ARM docs here.
Bob Wilson273ff312010-07-14 23:54:43 +0000394 O << ", :" << (MO2.getImm() << 3);
Chris Lattner235e2f62009-10-20 06:22:33 +0000395 }
Bob Wilson226036e2010-03-20 22:13:40 +0000396 O << "]";
397}
398
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000399void ARMInstPrinter::printAddrMode7Operand(const MCInst *MI, unsigned OpNum,
400 raw_ostream &O) {
401 const MCOperand &MO1 = MI->getOperand(OpNum);
402 O << "[" << getRegisterName(MO1.getReg()) << "]";
403}
404
Bob Wilson226036e2010-03-20 22:13:40 +0000405void ARMInstPrinter::printAddrMode6OffsetOperand(const MCInst *MI,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000406 unsigned OpNum,
407 raw_ostream &O) {
Bob Wilson226036e2010-03-20 22:13:40 +0000408 const MCOperand &MO = MI->getOperand(OpNum);
409 if (MO.getReg() == 0)
410 O << "!";
411 else
412 O << ", " << getRegisterName(MO.getReg());
Chris Lattner235e2f62009-10-20 06:22:33 +0000413}
414
Bob Wilsoneaf1c982010-08-11 23:10:46 +0000415void ARMInstPrinter::printBitfieldInvMaskImmOperand(const MCInst *MI,
416 unsigned OpNum,
417 raw_ostream &O) {
Chris Lattner235e2f62009-10-20 06:22:33 +0000418 const MCOperand &MO = MI->getOperand(OpNum);
419 uint32_t v = ~MO.getImm();
420 int32_t lsb = CountTrailingZeros_32(v);
421 int32_t width = (32 - CountLeadingZeros_32 (v)) - lsb;
422 assert(MO.isImm() && "Not a valid bf_inv_mask_imm value!");
423 O << '#' << lsb << ", #" << width;
424}
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000425
Johnny Chen1adc40c2010-08-12 20:46:17 +0000426void ARMInstPrinter::printMemBOption(const MCInst *MI, unsigned OpNum,
427 raw_ostream &O) {
428 unsigned val = MI->getOperand(OpNum).getImm();
429 O << ARM_MB::MemBOptToString(val);
430}
431
Bob Wilson22f5dc72010-08-16 18:27:34 +0000432void ARMInstPrinter::printShiftImmOperand(const MCInst *MI, unsigned OpNum,
Bob Wilsoneaf1c982010-08-11 23:10:46 +0000433 raw_ostream &O) {
434 unsigned ShiftOp = MI->getOperand(OpNum).getImm();
435 ARM_AM::ShiftOpc Opc = ARM_AM::getSORegShOp(ShiftOp);
436 switch (Opc) {
437 case ARM_AM::no_shift:
438 return;
439 case ARM_AM::lsl:
440 O << ", lsl #";
441 break;
442 case ARM_AM::asr:
443 O << ", asr #";
444 break;
445 default:
Bob Wilson22f5dc72010-08-16 18:27:34 +0000446 assert(0 && "unexpected shift opcode for shift immediate operand");
Bob Wilsoneaf1c982010-08-11 23:10:46 +0000447 }
448 O << ARM_AM::getSORegOffset(ShiftOp);
449}
450
Chris Lattner35c33bd2010-04-04 04:47:45 +0000451void ARMInstPrinter::printRegisterList(const MCInst *MI, unsigned OpNum,
452 raw_ostream &O) {
Chris Lattnere306d8d2009-10-19 22:09:23 +0000453 O << "{";
Johnny Chen9e088762010-03-17 17:52:21 +0000454 for (unsigned i = OpNum, e = MI->getNumOperands(); i != e; ++i) {
455 if (i != OpNum) O << ", ";
Chris Lattnere306d8d2009-10-19 22:09:23 +0000456 O << getRegisterName(MI->getOperand(i).getReg());
457 }
458 O << "}";
459}
Chris Lattner4d152222009-10-19 22:23:04 +0000460
Jim Grosbachb3af5de2010-10-13 21:00:04 +0000461void ARMInstPrinter::printSetendOperand(const MCInst *MI, unsigned OpNum,
462 raw_ostream &O) {
463 const MCOperand &Op = MI->getOperand(OpNum);
464 if (Op.getImm())
465 O << "be";
466 else
467 O << "le";
468}
469
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000470void ARMInstPrinter::printCPSIMod(const MCInst *MI, unsigned OpNum,
471 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000472 const MCOperand &Op = MI->getOperand(OpNum);
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000473 O << ARM_PROC::IModToString(Op.getImm());
474}
475
476void ARMInstPrinter::printCPSIFlag(const MCInst *MI, unsigned OpNum,
477 raw_ostream &O) {
478 const MCOperand &Op = MI->getOperand(OpNum);
479 unsigned IFlags = Op.getImm();
480 for (int i=2; i >= 0; --i)
481 if (IFlags & (1 << i))
482 O << ARM_PROC::IFlagsToString(1 << i);
Johnny Chen9e088762010-03-17 17:52:21 +0000483}
484
Chris Lattner35c33bd2010-04-04 04:47:45 +0000485void ARMInstPrinter::printMSRMaskOperand(const MCInst *MI, unsigned OpNum,
486 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000487 const MCOperand &Op = MI->getOperand(OpNum);
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +0000488 unsigned SpecRegRBit = Op.getImm() >> 4;
489 unsigned Mask = Op.getImm() & 0xf;
490
491 if (SpecRegRBit)
492 O << "spsr";
493 else
494 O << "cpsr";
495
Johnny Chen9e088762010-03-17 17:52:21 +0000496 if (Mask) {
497 O << '_';
498 if (Mask & 8) O << 'f';
499 if (Mask & 4) O << 's';
500 if (Mask & 2) O << 'x';
501 if (Mask & 1) O << 'c';
502 }
503}
504
Chris Lattner35c33bd2010-04-04 04:47:45 +0000505void ARMInstPrinter::printPredicateOperand(const MCInst *MI, unsigned OpNum,
506 raw_ostream &O) {
Chris Lattner413ae252009-10-20 00:42:49 +0000507 ARMCC::CondCodes CC = (ARMCC::CondCodes)MI->getOperand(OpNum).getImm();
508 if (CC != ARMCC::AL)
509 O << ARMCondCodeToString(CC);
510}
511
Jim Grosbach15d78982010-09-14 22:27:15 +0000512void ARMInstPrinter::printMandatoryPredicateOperand(const MCInst *MI,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000513 unsigned OpNum,
514 raw_ostream &O) {
Johnny Chen9d3acaa2010-03-02 17:57:15 +0000515 ARMCC::CondCodes CC = (ARMCC::CondCodes)MI->getOperand(OpNum).getImm();
516 O << ARMCondCodeToString(CC);
517}
518
Chris Lattner35c33bd2010-04-04 04:47:45 +0000519void ARMInstPrinter::printSBitModifierOperand(const MCInst *MI, unsigned OpNum,
520 raw_ostream &O) {
Daniel Dunbara7cc6522009-10-20 22:10:05 +0000521 if (MI->getOperand(OpNum).getReg()) {
522 assert(MI->getOperand(OpNum).getReg() == ARM::CPSR &&
523 "Expect ARM CPSR register!");
Chris Lattner233917c2009-10-20 00:46:11 +0000524 O << 's';
525 }
526}
527
Chris Lattner35c33bd2010-04-04 04:47:45 +0000528void ARMInstPrinter::printNoHashImmediate(const MCInst *MI, unsigned OpNum,
529 raw_ostream &O) {
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000530 O << MI->getOperand(OpNum).getImm();
531}
532
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000533void ARMInstPrinter::printPImmediate(const MCInst *MI, unsigned OpNum,
534 raw_ostream &O) {
535 O << "p" << MI->getOperand(OpNum).getImm();
536}
537
538void ARMInstPrinter::printCImmediate(const MCInst *MI, unsigned OpNum,
539 raw_ostream &O) {
540 O << "c" << MI->getOperand(OpNum).getImm();
541}
542
Chris Lattner35c33bd2010-04-04 04:47:45 +0000543void ARMInstPrinter::printPCLabel(const MCInst *MI, unsigned OpNum,
544 raw_ostream &O) {
Jim Grosbachd30cfde2010-09-18 00:04:53 +0000545 llvm_unreachable("Unhandled PC-relative pseudo-instruction!");
Chris Lattner4d152222009-10-19 22:23:04 +0000546}
Evan Cheng2ef9c8a2009-11-19 06:57:41 +0000547
Chris Lattner35c33bd2010-04-04 04:47:45 +0000548void ARMInstPrinter::printThumbS4ImmOperand(const MCInst *MI, unsigned OpNum,
549 raw_ostream &O) {
Johnny Chen541ba7d2010-01-25 22:13:10 +0000550 O << "#" << MI->getOperand(OpNum).getImm() * 4;
Evan Cheng2ef9c8a2009-11-19 06:57:41 +0000551}
Johnny Chen9e088762010-03-17 17:52:21 +0000552
Chris Lattner35c33bd2010-04-04 04:47:45 +0000553void ARMInstPrinter::printThumbITMask(const MCInst *MI, unsigned OpNum,
554 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000555 // (3 - the number of trailing zeros) is the number of then / else.
556 unsigned Mask = MI->getOperand(OpNum).getImm();
557 unsigned CondBit0 = Mask >> 4 & 1;
558 unsigned NumTZ = CountTrailingZeros_32(Mask);
559 assert(NumTZ <= 3 && "Invalid IT mask!");
560 for (unsigned Pos = 3, e = NumTZ; Pos > e; --Pos) {
561 bool T = ((Mask >> Pos) & 1) == CondBit0;
562 if (T)
563 O << 't';
564 else
565 O << 'e';
566 }
567}
568
Chris Lattner35c33bd2010-04-04 04:47:45 +0000569void ARMInstPrinter::printThumbAddrModeRROperand(const MCInst *MI, unsigned Op,
570 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000571 const MCOperand &MO1 = MI->getOperand(Op);
Bill Wendlingf4caf692010-12-14 03:36:38 +0000572 const MCOperand &MO2 = MI->getOperand(Op + 1);
Johnny Chen9e088762010-03-17 17:52:21 +0000573
574 if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right.
Chris Lattner35c33bd2010-04-04 04:47:45 +0000575 printOperand(MI, Op, O);
Johnny Chen9e088762010-03-17 17:52:21 +0000576 return;
577 }
578
579 O << "[" << getRegisterName(MO1.getReg());
Bill Wendlingf4caf692010-12-14 03:36:38 +0000580 if (unsigned RegNum = MO2.getReg())
581 O << ", " << getRegisterName(RegNum);
582 O << "]";
583}
584
585void ARMInstPrinter::printThumbAddrModeImm5SOperand(const MCInst *MI,
586 unsigned Op,
587 raw_ostream &O,
588 unsigned Scale) {
589 const MCOperand &MO1 = MI->getOperand(Op);
590 const MCOperand &MO2 = MI->getOperand(Op + 1);
591
592 if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right.
593 printOperand(MI, Op, O);
594 return;
595 }
596
597 O << "[" << getRegisterName(MO1.getReg());
598 if (unsigned ImmOffs = MO2.getImm())
Johnny Chen9e088762010-03-17 17:52:21 +0000599 O << ", #" << ImmOffs * Scale;
600 O << "]";
601}
602
Bill Wendlingf4caf692010-12-14 03:36:38 +0000603void ARMInstPrinter::printThumbAddrModeImm5S1Operand(const MCInst *MI,
604 unsigned Op,
605 raw_ostream &O) {
606 printThumbAddrModeImm5SOperand(MI, Op, O, 1);
Johnny Chen9e088762010-03-17 17:52:21 +0000607}
608
Bill Wendlingf4caf692010-12-14 03:36:38 +0000609void ARMInstPrinter::printThumbAddrModeImm5S2Operand(const MCInst *MI,
610 unsigned Op,
611 raw_ostream &O) {
612 printThumbAddrModeImm5SOperand(MI, Op, O, 2);
Johnny Chen9e088762010-03-17 17:52:21 +0000613}
614
Bill Wendlingf4caf692010-12-14 03:36:38 +0000615void ARMInstPrinter::printThumbAddrModeImm5S4Operand(const MCInst *MI,
616 unsigned Op,
617 raw_ostream &O) {
618 printThumbAddrModeImm5SOperand(MI, Op, O, 4);
Johnny Chen9e088762010-03-17 17:52:21 +0000619}
620
Chris Lattner35c33bd2010-04-04 04:47:45 +0000621void ARMInstPrinter::printThumbAddrModeSPOperand(const MCInst *MI, unsigned Op,
622 raw_ostream &O) {
Bill Wendlingf4caf692010-12-14 03:36:38 +0000623 printThumbAddrModeImm5SOperand(MI, Op, O, 4);
Johnny Chen9e088762010-03-17 17:52:21 +0000624}
625
Johnny Chen9e088762010-03-17 17:52:21 +0000626// Constant shifts t2_so_reg is a 2-operand unit corresponding to the Thumb2
627// register with shift forms.
628// REG 0 0 - e.g. R5
629// REG IMM, SH_OPC - e.g. R5, LSL #3
Chris Lattner35c33bd2010-04-04 04:47:45 +0000630void ARMInstPrinter::printT2SOOperand(const MCInst *MI, unsigned OpNum,
631 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000632 const MCOperand &MO1 = MI->getOperand(OpNum);
633 const MCOperand &MO2 = MI->getOperand(OpNum+1);
634
635 unsigned Reg = MO1.getReg();
636 O << getRegisterName(Reg);
637
638 // Print the shift opc.
Johnny Chen9e088762010-03-17 17:52:21 +0000639 assert(MO2.isImm() && "Not a valid t2_so_reg value!");
Bob Wilson1d9125a2010-08-05 00:34:42 +0000640 ARM_AM::ShiftOpc ShOpc = ARM_AM::getSORegShOp(MO2.getImm());
641 O << ", " << ARM_AM::getShiftOpcStr(ShOpc);
642 if (ShOpc != ARM_AM::rrx)
643 O << " #" << ARM_AM::getSORegOffset(MO2.getImm());
Johnny Chen9e088762010-03-17 17:52:21 +0000644}
645
Jim Grosbach458f2dc2010-10-25 20:00:01 +0000646void ARMInstPrinter::printAddrModeImm12Operand(const MCInst *MI, unsigned OpNum,
647 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000648 const MCOperand &MO1 = MI->getOperand(OpNum);
649 const MCOperand &MO2 = MI->getOperand(OpNum+1);
650
Jim Grosbach3e556122010-10-26 22:37:02 +0000651 if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right.
652 printOperand(MI, OpNum, O);
653 return;
654 }
655
Johnny Chen9e088762010-03-17 17:52:21 +0000656 O << "[" << getRegisterName(MO1.getReg());
657
Jim Grosbach77aee8e2010-10-27 01:19:41 +0000658 int32_t OffImm = (int32_t)MO2.getImm();
Jim Grosbachab682a22010-10-28 18:34:10 +0000659 bool isSub = OffImm < 0;
660 // Special value for #-0. All others are normal.
661 if (OffImm == INT32_MIN)
662 OffImm = 0;
663 if (isSub)
Jim Grosbach77aee8e2010-10-27 01:19:41 +0000664 O << ", #-" << -OffImm;
665 else if (OffImm > 0)
Johnny Chen9e088762010-03-17 17:52:21 +0000666 O << ", #" << OffImm;
667 O << "]";
668}
669
670void ARMInstPrinter::printT2AddrModeImm8Operand(const MCInst *MI,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000671 unsigned OpNum,
672 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000673 const MCOperand &MO1 = MI->getOperand(OpNum);
674 const MCOperand &MO2 = MI->getOperand(OpNum+1);
675
676 O << "[" << getRegisterName(MO1.getReg());
677
678 int32_t OffImm = (int32_t)MO2.getImm();
679 // Don't print +0.
680 if (OffImm < 0)
681 O << ", #-" << -OffImm;
682 else if (OffImm > 0)
683 O << ", #" << OffImm;
684 O << "]";
685}
686
687void ARMInstPrinter::printT2AddrModeImm8s4Operand(const MCInst *MI,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000688 unsigned OpNum,
689 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000690 const MCOperand &MO1 = MI->getOperand(OpNum);
691 const MCOperand &MO2 = MI->getOperand(OpNum+1);
692
693 O << "[" << getRegisterName(MO1.getReg());
694
695 int32_t OffImm = (int32_t)MO2.getImm() / 4;
696 // Don't print +0.
697 if (OffImm < 0)
698 O << ", #-" << -OffImm * 4;
699 else if (OffImm > 0)
700 O << ", #" << OffImm * 4;
701 O << "]";
702}
703
704void ARMInstPrinter::printT2AddrModeImm8OffsetOperand(const MCInst *MI,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000705 unsigned OpNum,
706 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000707 const MCOperand &MO1 = MI->getOperand(OpNum);
708 int32_t OffImm = (int32_t)MO1.getImm();
709 // Don't print +0.
710 if (OffImm < 0)
711 O << "#-" << -OffImm;
712 else if (OffImm > 0)
713 O << "#" << OffImm;
714}
715
716void ARMInstPrinter::printT2AddrModeImm8s4OffsetOperand(const MCInst *MI,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000717 unsigned OpNum,
718 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000719 const MCOperand &MO1 = MI->getOperand(OpNum);
720 int32_t OffImm = (int32_t)MO1.getImm() / 4;
721 // Don't print +0.
722 if (OffImm < 0)
723 O << "#-" << -OffImm * 4;
724 else if (OffImm > 0)
725 O << "#" << OffImm * 4;
726}
727
728void ARMInstPrinter::printT2AddrModeSoRegOperand(const MCInst *MI,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000729 unsigned OpNum,
730 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000731 const MCOperand &MO1 = MI->getOperand(OpNum);
732 const MCOperand &MO2 = MI->getOperand(OpNum+1);
733 const MCOperand &MO3 = MI->getOperand(OpNum+2);
734
735 O << "[" << getRegisterName(MO1.getReg());
736
737 assert(MO2.getReg() && "Invalid so_reg load / store address!");
738 O << ", " << getRegisterName(MO2.getReg());
739
740 unsigned ShAmt = MO3.getImm();
741 if (ShAmt) {
742 assert(ShAmt <= 3 && "Not a valid Thumb2 addressing mode!");
743 O << ", lsl #" << ShAmt;
744 }
745 O << "]";
746}
747
Chris Lattner35c33bd2010-04-04 04:47:45 +0000748void ARMInstPrinter::printVFPf32ImmOperand(const MCInst *MI, unsigned OpNum,
749 raw_ostream &O) {
Bill Wendling8cb415e2011-01-26 20:57:43 +0000750 const MCOperand &MO = MI->getOperand(OpNum);
751 O << '#';
752 if (MO.isFPImm()) {
753 O << (float)MO.getFPImm();
754 } else {
755 union {
756 uint32_t I;
757 float F;
758 } FPUnion;
759
760 FPUnion.I = MO.getImm();
761 O << FPUnion.F;
762 }
Johnny Chen9e088762010-03-17 17:52:21 +0000763}
764
Chris Lattner35c33bd2010-04-04 04:47:45 +0000765void ARMInstPrinter::printVFPf64ImmOperand(const MCInst *MI, unsigned OpNum,
766 raw_ostream &O) {
Bill Wendling8cb415e2011-01-26 20:57:43 +0000767 const MCOperand &MO = MI->getOperand(OpNum);
768 O << '#';
769 if (MO.isFPImm()) {
770 O << MO.getFPImm();
771 } else {
772 // We expect the binary encoding of a floating point number here.
773 union {
774 uint64_t I;
775 double D;
776 } FPUnion;
777
778 FPUnion.I = MO.getImm();
779 O << FPUnion.D;
780 }
Johnny Chen9e088762010-03-17 17:52:21 +0000781}
782
Bob Wilson1a913ed2010-06-11 21:34:50 +0000783void ARMInstPrinter::printNEONModImmOperand(const MCInst *MI, unsigned OpNum,
784 raw_ostream &O) {
Bob Wilson6dce00c2010-07-13 04:44:34 +0000785 unsigned EncodedImm = MI->getOperand(OpNum).getImm();
786 unsigned EltBits;
787 uint64_t Val = ARM_AM::decodeNEONModImm(EncodedImm, EltBits);
Bob Wilson1a913ed2010-06-11 21:34:50 +0000788 O << "#0x" << utohexstr(Val);
Johnny Chenc7b65912010-04-16 22:40:20 +0000789}