Chris Lattner | fd60382 | 2009-10-19 19:56:26 +0000 | [diff] [blame] | 1 | //===-- ARMInstPrinter.cpp - Convert ARM MCInst to assembly syntax --------===// |
| 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | // This class prints an ARM MCInst to a .s file. |
| 11 | // |
| 12 | //===----------------------------------------------------------------------===// |
| 13 | |
| 14 | #define DEBUG_TYPE "asm-printer" |
Jim Grosbach | d8be410 | 2010-09-15 19:27:50 +0000 | [diff] [blame] | 15 | #include "ARMBaseInfo.h" |
Chris Lattner | fd60382 | 2009-10-19 19:56:26 +0000 | [diff] [blame] | 16 | #include "ARMInstPrinter.h" |
Chris Lattner | 61d35c2 | 2009-10-19 21:21:39 +0000 | [diff] [blame] | 17 | #include "ARMAddressingModes.h" |
Chris Lattner | fd60382 | 2009-10-19 19:56:26 +0000 | [diff] [blame] | 18 | #include "llvm/MC/MCInst.h" |
Chris Lattner | 61d35c2 | 2009-10-19 21:21:39 +0000 | [diff] [blame] | 19 | #include "llvm/MC/MCAsmInfo.h" |
Chris Lattner | 6f99776 | 2009-10-19 21:53:00 +0000 | [diff] [blame] | 20 | #include "llvm/MC/MCExpr.h" |
Johnny Chen | c7b6591 | 2010-04-16 22:40:20 +0000 | [diff] [blame] | 21 | #include "llvm/ADT/StringExtras.h" |
Chris Lattner | 6f99776 | 2009-10-19 21:53:00 +0000 | [diff] [blame] | 22 | #include "llvm/Support/raw_ostream.h" |
Chris Lattner | fd60382 | 2009-10-19 19:56:26 +0000 | [diff] [blame] | 23 | using namespace llvm; |
| 24 | |
Chris Lattner | 6274ec4 | 2010-10-28 21:37:33 +0000 | [diff] [blame] | 25 | #define GET_INSTRUCTION_NAME |
Chris Lattner | fd60382 | 2009-10-19 19:56:26 +0000 | [diff] [blame] | 26 | #include "ARMGenAsmWriter.inc" |
Chris Lattner | fd60382 | 2009-10-19 19:56:26 +0000 | [diff] [blame] | 27 | |
Chris Lattner | 6274ec4 | 2010-10-28 21:37:33 +0000 | [diff] [blame] | 28 | StringRef ARMInstPrinter::getOpcodeName(unsigned Opcode) const { |
| 29 | return getInstructionName(Opcode); |
| 30 | } |
| 31 | |
Rafael Espindola | cde4ce4 | 2011-06-02 02:34:55 +0000 | [diff] [blame^] | 32 | void ARMInstPrinter::printRegName(raw_ostream &OS, unsigned RegNo) const { |
| 33 | OS << getRegisterName(RegNo); |
Anton Korobeynikov | 57caad7 | 2011-03-05 18:43:32 +0000 | [diff] [blame] | 34 | } |
Chris Lattner | 6274ec4 | 2010-10-28 21:37:33 +0000 | [diff] [blame] | 35 | |
Chris Lattner | d374087 | 2010-04-04 05:04:31 +0000 | [diff] [blame] | 36 | void ARMInstPrinter::printInst(const MCInst *MI, raw_ostream &O) { |
Bill Wendling | 04863d0 | 2010-11-13 10:40:19 +0000 | [diff] [blame] | 37 | unsigned Opcode = MI->getOpcode(); |
| 38 | |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 39 | // Check for MOVs and print canonical forms, instead. |
Bill Wendling | 04863d0 | 2010-11-13 10:40:19 +0000 | [diff] [blame] | 40 | if (Opcode == ARM::MOVs) { |
Jim Grosbach | e6be85e | 2010-09-17 22:36:38 +0000 | [diff] [blame] | 41 | // FIXME: Thumb variants? |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 42 | const MCOperand &Dst = MI->getOperand(0); |
| 43 | const MCOperand &MO1 = MI->getOperand(1); |
| 44 | const MCOperand &MO2 = MI->getOperand(2); |
| 45 | const MCOperand &MO3 = MI->getOperand(3); |
| 46 | |
| 47 | O << '\t' << ARM_AM::getShiftOpcStr(ARM_AM::getSORegShOp(MO3.getImm())); |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 48 | printSBitModifierOperand(MI, 6, O); |
| 49 | printPredicateOperand(MI, 4, O); |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 50 | |
| 51 | O << '\t' << getRegisterName(Dst.getReg()) |
| 52 | << ", " << getRegisterName(MO1.getReg()); |
| 53 | |
| 54 | if (ARM_AM::getSORegShOp(MO3.getImm()) == ARM_AM::rrx) |
| 55 | return; |
| 56 | |
| 57 | O << ", "; |
| 58 | |
| 59 | if (MO2.getReg()) { |
| 60 | O << getRegisterName(MO2.getReg()); |
| 61 | assert(ARM_AM::getSORegOffset(MO3.getImm()) == 0); |
| 62 | } else { |
| 63 | O << "#" << ARM_AM::getSORegOffset(MO3.getImm()); |
| 64 | } |
| 65 | return; |
| 66 | } |
| 67 | |
| 68 | // A8.6.123 PUSH |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 69 | if ((Opcode == ARM::STMDB_UPD || Opcode == ARM::t2STMDB_UPD) && |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 70 | MI->getOperand(0).getReg() == ARM::SP) { |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 71 | O << '\t' << "push"; |
| 72 | printPredicateOperand(MI, 2, O); |
Jim Grosbach | 41ad0c4 | 2010-12-03 20:33:01 +0000 | [diff] [blame] | 73 | if (Opcode == ARM::t2STMDB_UPD) |
| 74 | O << ".w"; |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 75 | O << '\t'; |
| 76 | printRegisterList(MI, 4, O); |
| 77 | return; |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 78 | } |
| 79 | |
| 80 | // A8.6.122 POP |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 81 | if ((Opcode == ARM::LDMIA_UPD || Opcode == ARM::t2LDMIA_UPD) && |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 82 | MI->getOperand(0).getReg() == ARM::SP) { |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 83 | O << '\t' << "pop"; |
| 84 | printPredicateOperand(MI, 2, O); |
Jim Grosbach | 41ad0c4 | 2010-12-03 20:33:01 +0000 | [diff] [blame] | 85 | if (Opcode == ARM::t2LDMIA_UPD) |
| 86 | O << ".w"; |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 87 | O << '\t'; |
| 88 | printRegisterList(MI, 4, O); |
| 89 | return; |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 90 | } |
| 91 | |
| 92 | // A8.6.355 VPUSH |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 93 | if ((Opcode == ARM::VSTMSDB_UPD || Opcode == ARM::VSTMDDB_UPD) && |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 94 | MI->getOperand(0).getReg() == ARM::SP) { |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 95 | O << '\t' << "vpush"; |
| 96 | printPredicateOperand(MI, 2, O); |
| 97 | O << '\t'; |
| 98 | printRegisterList(MI, 4, O); |
| 99 | return; |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 100 | } |
| 101 | |
| 102 | // A8.6.354 VPOP |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 103 | if ((Opcode == ARM::VLDMSIA_UPD || Opcode == ARM::VLDMDIA_UPD) && |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 104 | MI->getOperand(0).getReg() == ARM::SP) { |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 105 | O << '\t' << "vpop"; |
| 106 | printPredicateOperand(MI, 2, O); |
| 107 | O << '\t'; |
| 108 | printRegisterList(MI, 4, O); |
| 109 | return; |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 110 | } |
| 111 | |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 112 | printInstruction(MI, O); |
Bill Wendling | 04863d0 | 2010-11-13 10:40:19 +0000 | [diff] [blame] | 113 | } |
Chris Lattner | fd60382 | 2009-10-19 19:56:26 +0000 | [diff] [blame] | 114 | |
Chris Lattner | 8bc86cb | 2009-10-19 20:59:55 +0000 | [diff] [blame] | 115 | void ARMInstPrinter::printOperand(const MCInst *MI, unsigned OpNo, |
Jim Grosbach | 0a2287b | 2010-11-03 01:11:15 +0000 | [diff] [blame] | 116 | raw_ostream &O) { |
Chris Lattner | 8bc86cb | 2009-10-19 20:59:55 +0000 | [diff] [blame] | 117 | const MCOperand &Op = MI->getOperand(OpNo); |
| 118 | if (Op.isReg()) { |
Chris Lattner | bf16faa | 2009-10-20 06:15:28 +0000 | [diff] [blame] | 119 | unsigned Reg = Op.getReg(); |
Jim Grosbach | 3563628 | 2010-10-06 21:22:32 +0000 | [diff] [blame] | 120 | O << getRegisterName(Reg); |
Chris Lattner | 8bc86cb | 2009-10-19 20:59:55 +0000 | [diff] [blame] | 121 | } else if (Op.isImm()) { |
| 122 | O << '#' << Op.getImm(); |
| 123 | } else { |
| 124 | assert(Op.isExpr() && "unknown operand kind in printOperand"); |
Chris Lattner | 8cb9a3b | 2010-01-18 00:37:40 +0000 | [diff] [blame] | 125 | O << *Op.getExpr(); |
Chris Lattner | 8bc86cb | 2009-10-19 20:59:55 +0000 | [diff] [blame] | 126 | } |
| 127 | } |
Chris Lattner | 61d35c2 | 2009-10-19 21:21:39 +0000 | [diff] [blame] | 128 | |
Jim Grosbach | 74d7e6c | 2010-09-17 21:33:25 +0000 | [diff] [blame] | 129 | static void printSOImm(raw_ostream &O, int64_t V, raw_ostream *CommentStream, |
Chris Lattner | 61d35c2 | 2009-10-19 21:21:39 +0000 | [diff] [blame] | 130 | const MCAsmInfo *MAI) { |
| 131 | // Break it up into two parts that make up a shifter immediate. |
Bob Wilson | b123b8b | 2010-04-13 02:11:48 +0000 | [diff] [blame] | 132 | V = ARM_AM::getSOImmVal(V); |
Chris Lattner | 61d35c2 | 2009-10-19 21:21:39 +0000 | [diff] [blame] | 133 | assert(V != -1 && "Not a valid so_imm value!"); |
Jim Grosbach | 15d7898 | 2010-09-14 22:27:15 +0000 | [diff] [blame] | 134 | |
Chris Lattner | 61d35c2 | 2009-10-19 21:21:39 +0000 | [diff] [blame] | 135 | unsigned Imm = ARM_AM::getSOImmValImm(V); |
| 136 | unsigned Rot = ARM_AM::getSOImmValRot(V); |
Jim Grosbach | 15d7898 | 2010-09-14 22:27:15 +0000 | [diff] [blame] | 137 | |
Chris Lattner | 61d35c2 | 2009-10-19 21:21:39 +0000 | [diff] [blame] | 138 | // Print low-level immediate formation info, per |
Johnny Chen | 12bb295 | 2011-04-05 18:02:46 +0000 | [diff] [blame] | 139 | // A5.2.3: Data-processing (immediate), and |
| 140 | // A5.2.4: Modified immediate constants in ARM instructions |
Chris Lattner | 61d35c2 | 2009-10-19 21:21:39 +0000 | [diff] [blame] | 141 | if (Rot) { |
Johnny Chen | 12bb295 | 2011-04-05 18:02:46 +0000 | [diff] [blame] | 142 | O << "#" << Imm << ", #" << Rot; |
Chris Lattner | 61d35c2 | 2009-10-19 21:21:39 +0000 | [diff] [blame] | 143 | // Pretty printed version. |
Jim Grosbach | 74d7e6c | 2010-09-17 21:33:25 +0000 | [diff] [blame] | 144 | if (CommentStream) |
| 145 | *CommentStream << (int)ARM_AM::rotr32(Imm, Rot) << "\n"; |
Chris Lattner | 61d35c2 | 2009-10-19 21:21:39 +0000 | [diff] [blame] | 146 | } else { |
| 147 | O << "#" << Imm; |
| 148 | } |
| 149 | } |
| 150 | |
| 151 | |
| 152 | /// printSOImmOperand - SOImm is 4-bit rotate amount in bits 8-11 with 8-bit |
| 153 | /// immediate in bits 0-7. |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 154 | void ARMInstPrinter::printSOImmOperand(const MCInst *MI, unsigned OpNum, |
| 155 | raw_ostream &O) { |
Chris Lattner | 61d35c2 | 2009-10-19 21:21:39 +0000 | [diff] [blame] | 156 | const MCOperand &MO = MI->getOperand(OpNum); |
| 157 | assert(MO.isImm() && "Not a valid so_imm value!"); |
Jim Grosbach | 74d7e6c | 2010-09-17 21:33:25 +0000 | [diff] [blame] | 158 | printSOImm(O, MO.getImm(), CommentStream, &MAI); |
Chris Lattner | 61d35c2 | 2009-10-19 21:21:39 +0000 | [diff] [blame] | 159 | } |
Chris Lattner | 084f87d | 2009-10-19 21:57:05 +0000 | [diff] [blame] | 160 | |
Chris Lattner | 017d947 | 2009-10-20 00:40:56 +0000 | [diff] [blame] | 161 | // so_reg is a 4-operand unit corresponding to register forms of the A5.1 |
| 162 | // "Addressing Mode 1 - Data-processing operands" forms. This includes: |
| 163 | // REG 0 0 - e.g. R5 |
| 164 | // REG REG 0,SH_OPC - e.g. R5, ROR R3 |
| 165 | // REG 0 IMM,SH_OPC - e.g. R5, LSL #3 |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 166 | void ARMInstPrinter::printSORegOperand(const MCInst *MI, unsigned OpNum, |
| 167 | raw_ostream &O) { |
Chris Lattner | 017d947 | 2009-10-20 00:40:56 +0000 | [diff] [blame] | 168 | const MCOperand &MO1 = MI->getOperand(OpNum); |
| 169 | const MCOperand &MO2 = MI->getOperand(OpNum+1); |
| 170 | const MCOperand &MO3 = MI->getOperand(OpNum+2); |
Jim Grosbach | 15d7898 | 2010-09-14 22:27:15 +0000 | [diff] [blame] | 171 | |
Chris Lattner | 017d947 | 2009-10-20 00:40:56 +0000 | [diff] [blame] | 172 | O << getRegisterName(MO1.getReg()); |
Jim Grosbach | 15d7898 | 2010-09-14 22:27:15 +0000 | [diff] [blame] | 173 | |
Chris Lattner | 017d947 | 2009-10-20 00:40:56 +0000 | [diff] [blame] | 174 | // Print the shift opc. |
Bob Wilson | 1d9125a | 2010-08-05 00:34:42 +0000 | [diff] [blame] | 175 | ARM_AM::ShiftOpc ShOpc = ARM_AM::getSORegShOp(MO3.getImm()); |
| 176 | O << ", " << ARM_AM::getShiftOpcStr(ShOpc); |
Chris Lattner | 017d947 | 2009-10-20 00:40:56 +0000 | [diff] [blame] | 177 | if (MO2.getReg()) { |
Bob Wilson | 1d9125a | 2010-08-05 00:34:42 +0000 | [diff] [blame] | 178 | O << ' ' << getRegisterName(MO2.getReg()); |
Chris Lattner | 017d947 | 2009-10-20 00:40:56 +0000 | [diff] [blame] | 179 | assert(ARM_AM::getSORegOffset(MO3.getImm()) == 0); |
Bob Wilson | 1d9125a | 2010-08-05 00:34:42 +0000 | [diff] [blame] | 180 | } else if (ShOpc != ARM_AM::rrx) { |
| 181 | O << " #" << ARM_AM::getSORegOffset(MO3.getImm()); |
Chris Lattner | 017d947 | 2009-10-20 00:40:56 +0000 | [diff] [blame] | 182 | } |
| 183 | } |
Chris Lattner | 084f87d | 2009-10-19 21:57:05 +0000 | [diff] [blame] | 184 | |
Bruno Cardoso Lopes | ac79e4c | 2011-04-04 17:18:19 +0000 | [diff] [blame] | 185 | //===--------------------------------------------------------------------===// |
| 186 | // Addressing Mode #2 |
| 187 | //===--------------------------------------------------------------------===// |
| 188 | |
Bruno Cardoso Lopes | ae08554 | 2011-03-31 23:26:08 +0000 | [diff] [blame] | 189 | void ARMInstPrinter::printAM2PreOrOffsetIndexOp(const MCInst *MI, unsigned Op, |
| 190 | raw_ostream &O) { |
Chris Lattner | 084f87d | 2009-10-19 21:57:05 +0000 | [diff] [blame] | 191 | const MCOperand &MO1 = MI->getOperand(Op); |
| 192 | const MCOperand &MO2 = MI->getOperand(Op+1); |
| 193 | const MCOperand &MO3 = MI->getOperand(Op+2); |
Jim Grosbach | 15d7898 | 2010-09-14 22:27:15 +0000 | [diff] [blame] | 194 | |
Chris Lattner | 084f87d | 2009-10-19 21:57:05 +0000 | [diff] [blame] | 195 | O << "[" << getRegisterName(MO1.getReg()); |
Jim Grosbach | 15d7898 | 2010-09-14 22:27:15 +0000 | [diff] [blame] | 196 | |
Chris Lattner | 084f87d | 2009-10-19 21:57:05 +0000 | [diff] [blame] | 197 | if (!MO2.getReg()) { |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 198 | if (ARM_AM::getAM2Offset(MO3.getImm())) // Don't print +0. |
Chris Lattner | 084f87d | 2009-10-19 21:57:05 +0000 | [diff] [blame] | 199 | O << ", #" |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 200 | << ARM_AM::getAddrOpcStr(ARM_AM::getAM2Op(MO3.getImm())) |
| 201 | << ARM_AM::getAM2Offset(MO3.getImm()); |
Chris Lattner | 084f87d | 2009-10-19 21:57:05 +0000 | [diff] [blame] | 202 | O << "]"; |
| 203 | return; |
| 204 | } |
Jim Grosbach | 15d7898 | 2010-09-14 22:27:15 +0000 | [diff] [blame] | 205 | |
Chris Lattner | 084f87d | 2009-10-19 21:57:05 +0000 | [diff] [blame] | 206 | O << ", " |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 207 | << ARM_AM::getAddrOpcStr(ARM_AM::getAM2Op(MO3.getImm())) |
| 208 | << getRegisterName(MO2.getReg()); |
Jim Grosbach | 15d7898 | 2010-09-14 22:27:15 +0000 | [diff] [blame] | 209 | |
Chris Lattner | 084f87d | 2009-10-19 21:57:05 +0000 | [diff] [blame] | 210 | if (unsigned ShImm = ARM_AM::getAM2Offset(MO3.getImm())) |
| 211 | O << ", " |
| 212 | << ARM_AM::getShiftOpcStr(ARM_AM::getAM2ShiftOpc(MO3.getImm())) |
| 213 | << " #" << ShImm; |
| 214 | O << "]"; |
Jim Grosbach | 15d7898 | 2010-09-14 22:27:15 +0000 | [diff] [blame] | 215 | } |
Chris Lattner | e306d8d | 2009-10-19 22:09:23 +0000 | [diff] [blame] | 216 | |
Bruno Cardoso Lopes | ae08554 | 2011-03-31 23:26:08 +0000 | [diff] [blame] | 217 | void ARMInstPrinter::printAM2PostIndexOp(const MCInst *MI, unsigned Op, |
| 218 | raw_ostream &O) { |
| 219 | const MCOperand &MO1 = MI->getOperand(Op); |
| 220 | const MCOperand &MO2 = MI->getOperand(Op+1); |
| 221 | const MCOperand &MO3 = MI->getOperand(Op+2); |
| 222 | |
| 223 | O << "[" << getRegisterName(MO1.getReg()) << "], "; |
| 224 | |
| 225 | if (!MO2.getReg()) { |
| 226 | unsigned ImmOffs = ARM_AM::getAM2Offset(MO3.getImm()); |
| 227 | O << '#' |
| 228 | << ARM_AM::getAddrOpcStr(ARM_AM::getAM2Op(MO3.getImm())) |
| 229 | << ImmOffs; |
| 230 | return; |
| 231 | } |
| 232 | |
| 233 | O << ARM_AM::getAddrOpcStr(ARM_AM::getAM2Op(MO3.getImm())) |
| 234 | << getRegisterName(MO2.getReg()); |
| 235 | |
| 236 | if (unsigned ShImm = ARM_AM::getAM2Offset(MO3.getImm())) |
| 237 | O << ", " |
| 238 | << ARM_AM::getShiftOpcStr(ARM_AM::getAM2ShiftOpc(MO3.getImm())) |
| 239 | << " #" << ShImm; |
| 240 | } |
| 241 | |
| 242 | void ARMInstPrinter::printAddrMode2Operand(const MCInst *MI, unsigned Op, |
| 243 | raw_ostream &O) { |
| 244 | const MCOperand &MO1 = MI->getOperand(Op); |
| 245 | |
| 246 | if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right. |
| 247 | printOperand(MI, Op, O); |
| 248 | return; |
| 249 | } |
| 250 | |
| 251 | const MCOperand &MO3 = MI->getOperand(Op+2); |
| 252 | unsigned IdxMode = ARM_AM::getAM2IdxMode(MO3.getImm()); |
| 253 | |
| 254 | if (IdxMode == ARMII::IndexModePost) { |
| 255 | printAM2PostIndexOp(MI, Op, O); |
| 256 | return; |
| 257 | } |
| 258 | printAM2PreOrOffsetIndexOp(MI, Op, O); |
| 259 | } |
| 260 | |
Chris Lattner | bf16faa | 2009-10-20 06:15:28 +0000 | [diff] [blame] | 261 | void ARMInstPrinter::printAddrMode2OffsetOperand(const MCInst *MI, |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 262 | unsigned OpNum, |
| 263 | raw_ostream &O) { |
Chris Lattner | bf16faa | 2009-10-20 06:15:28 +0000 | [diff] [blame] | 264 | const MCOperand &MO1 = MI->getOperand(OpNum); |
| 265 | const MCOperand &MO2 = MI->getOperand(OpNum+1); |
Jim Grosbach | 15d7898 | 2010-09-14 22:27:15 +0000 | [diff] [blame] | 266 | |
Chris Lattner | bf16faa | 2009-10-20 06:15:28 +0000 | [diff] [blame] | 267 | if (!MO1.getReg()) { |
| 268 | unsigned ImmOffs = ARM_AM::getAM2Offset(MO2.getImm()); |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 269 | O << '#' |
| 270 | << ARM_AM::getAddrOpcStr(ARM_AM::getAM2Op(MO2.getImm())) |
| 271 | << ImmOffs; |
Chris Lattner | bf16faa | 2009-10-20 06:15:28 +0000 | [diff] [blame] | 272 | return; |
| 273 | } |
Jim Grosbach | 15d7898 | 2010-09-14 22:27:15 +0000 | [diff] [blame] | 274 | |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 275 | O << ARM_AM::getAddrOpcStr(ARM_AM::getAM2Op(MO2.getImm())) |
| 276 | << getRegisterName(MO1.getReg()); |
Jim Grosbach | 15d7898 | 2010-09-14 22:27:15 +0000 | [diff] [blame] | 277 | |
Chris Lattner | bf16faa | 2009-10-20 06:15:28 +0000 | [diff] [blame] | 278 | if (unsigned ShImm = ARM_AM::getAM2Offset(MO2.getImm())) |
| 279 | O << ", " |
| 280 | << ARM_AM::getShiftOpcStr(ARM_AM::getAM2ShiftOpc(MO2.getImm())) |
| 281 | << " #" << ShImm; |
| 282 | } |
| 283 | |
Bruno Cardoso Lopes | ac79e4c | 2011-04-04 17:18:19 +0000 | [diff] [blame] | 284 | //===--------------------------------------------------------------------===// |
| 285 | // Addressing Mode #3 |
| 286 | //===--------------------------------------------------------------------===// |
| 287 | |
| 288 | void ARMInstPrinter::printAM3PostIndexOp(const MCInst *MI, unsigned Op, |
| 289 | raw_ostream &O) { |
| 290 | const MCOperand &MO1 = MI->getOperand(Op); |
| 291 | const MCOperand &MO2 = MI->getOperand(Op+1); |
| 292 | const MCOperand &MO3 = MI->getOperand(Op+2); |
| 293 | |
| 294 | O << "[" << getRegisterName(MO1.getReg()) << "], "; |
| 295 | |
| 296 | if (MO2.getReg()) { |
| 297 | O << (char)ARM_AM::getAM3Op(MO3.getImm()) |
| 298 | << getRegisterName(MO2.getReg()); |
| 299 | return; |
| 300 | } |
| 301 | |
| 302 | unsigned ImmOffs = ARM_AM::getAM3Offset(MO3.getImm()); |
| 303 | O << '#' |
| 304 | << ARM_AM::getAddrOpcStr(ARM_AM::getAM3Op(MO3.getImm())) |
| 305 | << ImmOffs; |
| 306 | } |
| 307 | |
| 308 | void ARMInstPrinter::printAM3PreOrOffsetIndexOp(const MCInst *MI, unsigned Op, |
| 309 | raw_ostream &O) { |
| 310 | const MCOperand &MO1 = MI->getOperand(Op); |
| 311 | const MCOperand &MO2 = MI->getOperand(Op+1); |
| 312 | const MCOperand &MO3 = MI->getOperand(Op+2); |
Jim Grosbach | 15d7898 | 2010-09-14 22:27:15 +0000 | [diff] [blame] | 313 | |
Chris Lattner | bf16faa | 2009-10-20 06:15:28 +0000 | [diff] [blame] | 314 | O << '[' << getRegisterName(MO1.getReg()); |
Jim Grosbach | 15d7898 | 2010-09-14 22:27:15 +0000 | [diff] [blame] | 315 | |
Chris Lattner | bf16faa | 2009-10-20 06:15:28 +0000 | [diff] [blame] | 316 | if (MO2.getReg()) { |
| 317 | O << ", " << (char)ARM_AM::getAM3Op(MO3.getImm()) |
| 318 | << getRegisterName(MO2.getReg()) << ']'; |
| 319 | return; |
| 320 | } |
Jim Grosbach | 15d7898 | 2010-09-14 22:27:15 +0000 | [diff] [blame] | 321 | |
Chris Lattner | bf16faa | 2009-10-20 06:15:28 +0000 | [diff] [blame] | 322 | if (unsigned ImmOffs = ARM_AM::getAM3Offset(MO3.getImm())) |
| 323 | O << ", #" |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 324 | << ARM_AM::getAddrOpcStr(ARM_AM::getAM3Op(MO3.getImm())) |
| 325 | << ImmOffs; |
Chris Lattner | bf16faa | 2009-10-20 06:15:28 +0000 | [diff] [blame] | 326 | O << ']'; |
| 327 | } |
| 328 | |
Bruno Cardoso Lopes | ac79e4c | 2011-04-04 17:18:19 +0000 | [diff] [blame] | 329 | void ARMInstPrinter::printAddrMode3Operand(const MCInst *MI, unsigned Op, |
| 330 | raw_ostream &O) { |
| 331 | const MCOperand &MO3 = MI->getOperand(Op+2); |
| 332 | unsigned IdxMode = ARM_AM::getAM3IdxMode(MO3.getImm()); |
| 333 | |
| 334 | if (IdxMode == ARMII::IndexModePost) { |
| 335 | printAM3PostIndexOp(MI, Op, O); |
| 336 | return; |
| 337 | } |
| 338 | printAM3PreOrOffsetIndexOp(MI, Op, O); |
| 339 | } |
| 340 | |
Chris Lattner | bf16faa | 2009-10-20 06:15:28 +0000 | [diff] [blame] | 341 | void ARMInstPrinter::printAddrMode3OffsetOperand(const MCInst *MI, |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 342 | unsigned OpNum, |
| 343 | raw_ostream &O) { |
Chris Lattner | bf16faa | 2009-10-20 06:15:28 +0000 | [diff] [blame] | 344 | const MCOperand &MO1 = MI->getOperand(OpNum); |
| 345 | const MCOperand &MO2 = MI->getOperand(OpNum+1); |
Jim Grosbach | 15d7898 | 2010-09-14 22:27:15 +0000 | [diff] [blame] | 346 | |
Chris Lattner | bf16faa | 2009-10-20 06:15:28 +0000 | [diff] [blame] | 347 | if (MO1.getReg()) { |
| 348 | O << (char)ARM_AM::getAM3Op(MO2.getImm()) |
| 349 | << getRegisterName(MO1.getReg()); |
| 350 | return; |
| 351 | } |
Jim Grosbach | 15d7898 | 2010-09-14 22:27:15 +0000 | [diff] [blame] | 352 | |
Chris Lattner | bf16faa | 2009-10-20 06:15:28 +0000 | [diff] [blame] | 353 | unsigned ImmOffs = ARM_AM::getAM3Offset(MO2.getImm()); |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 354 | O << '#' |
| 355 | << ARM_AM::getAddrOpcStr(ARM_AM::getAM3Op(MO2.getImm())) |
| 356 | << ImmOffs; |
Chris Lattner | bf16faa | 2009-10-20 06:15:28 +0000 | [diff] [blame] | 357 | } |
| 358 | |
Jim Grosbach | e691360 | 2010-11-03 01:01:43 +0000 | [diff] [blame] | 359 | void ARMInstPrinter::printLdStmModeOperand(const MCInst *MI, unsigned OpNum, |
Jim Grosbach | 0a2287b | 2010-11-03 01:11:15 +0000 | [diff] [blame] | 360 | raw_ostream &O) { |
Jim Grosbach | e691360 | 2010-11-03 01:01:43 +0000 | [diff] [blame] | 361 | ARM_AM::AMSubMode Mode = ARM_AM::getAM4SubMode(MI->getOperand(OpNum) |
| 362 | .getImm()); |
| 363 | O << ARM_AM::getAMSubModeStr(Mode); |
Chris Lattner | e306d8d | 2009-10-19 22:09:23 +0000 | [diff] [blame] | 364 | } |
| 365 | |
Chris Lattner | bf16faa | 2009-10-20 06:15:28 +0000 | [diff] [blame] | 366 | void ARMInstPrinter::printAddrMode5Operand(const MCInst *MI, unsigned OpNum, |
Jim Grosbach | 0a2287b | 2010-11-03 01:11:15 +0000 | [diff] [blame] | 367 | raw_ostream &O) { |
Chris Lattner | bf16faa | 2009-10-20 06:15:28 +0000 | [diff] [blame] | 368 | const MCOperand &MO1 = MI->getOperand(OpNum); |
| 369 | const MCOperand &MO2 = MI->getOperand(OpNum+1); |
Jim Grosbach | 15d7898 | 2010-09-14 22:27:15 +0000 | [diff] [blame] | 370 | |
Chris Lattner | bf16faa | 2009-10-20 06:15:28 +0000 | [diff] [blame] | 371 | if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right. |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 372 | printOperand(MI, OpNum, O); |
Chris Lattner | bf16faa | 2009-10-20 06:15:28 +0000 | [diff] [blame] | 373 | return; |
| 374 | } |
Jim Grosbach | 15d7898 | 2010-09-14 22:27:15 +0000 | [diff] [blame] | 375 | |
Chris Lattner | bf16faa | 2009-10-20 06:15:28 +0000 | [diff] [blame] | 376 | O << "[" << getRegisterName(MO1.getReg()); |
Jim Grosbach | 15d7898 | 2010-09-14 22:27:15 +0000 | [diff] [blame] | 377 | |
Chris Lattner | bf16faa | 2009-10-20 06:15:28 +0000 | [diff] [blame] | 378 | if (unsigned ImmOffs = ARM_AM::getAM5Offset(MO2.getImm())) { |
| 379 | O << ", #" |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 380 | << ARM_AM::getAddrOpcStr(ARM_AM::getAM5Op(MO2.getImm())) |
Bill Wendling | 92b5a2e | 2010-11-03 01:49:29 +0000 | [diff] [blame] | 381 | << ImmOffs * 4; |
Chris Lattner | bf16faa | 2009-10-20 06:15:28 +0000 | [diff] [blame] | 382 | } |
| 383 | O << "]"; |
| 384 | } |
| 385 | |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 386 | void ARMInstPrinter::printAddrMode6Operand(const MCInst *MI, unsigned OpNum, |
| 387 | raw_ostream &O) { |
Chris Lattner | 235e2f6 | 2009-10-20 06:22:33 +0000 | [diff] [blame] | 388 | const MCOperand &MO1 = MI->getOperand(OpNum); |
| 389 | const MCOperand &MO2 = MI->getOperand(OpNum+1); |
Jim Grosbach | 15d7898 | 2010-09-14 22:27:15 +0000 | [diff] [blame] | 390 | |
Bob Wilson | 226036e | 2010-03-20 22:13:40 +0000 | [diff] [blame] | 391 | O << "[" << getRegisterName(MO1.getReg()); |
| 392 | if (MO2.getImm()) { |
| 393 | // FIXME: Both darwin as and GNU as violate ARM docs here. |
Bob Wilson | 273ff31 | 2010-07-14 23:54:43 +0000 | [diff] [blame] | 394 | O << ", :" << (MO2.getImm() << 3); |
Chris Lattner | 235e2f6 | 2009-10-20 06:22:33 +0000 | [diff] [blame] | 395 | } |
Bob Wilson | 226036e | 2010-03-20 22:13:40 +0000 | [diff] [blame] | 396 | O << "]"; |
| 397 | } |
| 398 | |
Bruno Cardoso Lopes | 505f3cd | 2011-03-24 21:04:58 +0000 | [diff] [blame] | 399 | void ARMInstPrinter::printAddrMode7Operand(const MCInst *MI, unsigned OpNum, |
| 400 | raw_ostream &O) { |
| 401 | const MCOperand &MO1 = MI->getOperand(OpNum); |
| 402 | O << "[" << getRegisterName(MO1.getReg()) << "]"; |
| 403 | } |
| 404 | |
Bob Wilson | 226036e | 2010-03-20 22:13:40 +0000 | [diff] [blame] | 405 | void ARMInstPrinter::printAddrMode6OffsetOperand(const MCInst *MI, |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 406 | unsigned OpNum, |
| 407 | raw_ostream &O) { |
Bob Wilson | 226036e | 2010-03-20 22:13:40 +0000 | [diff] [blame] | 408 | const MCOperand &MO = MI->getOperand(OpNum); |
| 409 | if (MO.getReg() == 0) |
| 410 | O << "!"; |
| 411 | else |
| 412 | O << ", " << getRegisterName(MO.getReg()); |
Chris Lattner | 235e2f6 | 2009-10-20 06:22:33 +0000 | [diff] [blame] | 413 | } |
| 414 | |
Bob Wilson | eaf1c98 | 2010-08-11 23:10:46 +0000 | [diff] [blame] | 415 | void ARMInstPrinter::printBitfieldInvMaskImmOperand(const MCInst *MI, |
| 416 | unsigned OpNum, |
| 417 | raw_ostream &O) { |
Chris Lattner | 235e2f6 | 2009-10-20 06:22:33 +0000 | [diff] [blame] | 418 | const MCOperand &MO = MI->getOperand(OpNum); |
| 419 | uint32_t v = ~MO.getImm(); |
| 420 | int32_t lsb = CountTrailingZeros_32(v); |
| 421 | int32_t width = (32 - CountLeadingZeros_32 (v)) - lsb; |
| 422 | assert(MO.isImm() && "Not a valid bf_inv_mask_imm value!"); |
| 423 | O << '#' << lsb << ", #" << width; |
| 424 | } |
Chris Lattner | bf16faa | 2009-10-20 06:15:28 +0000 | [diff] [blame] | 425 | |
Johnny Chen | 1adc40c | 2010-08-12 20:46:17 +0000 | [diff] [blame] | 426 | void ARMInstPrinter::printMemBOption(const MCInst *MI, unsigned OpNum, |
| 427 | raw_ostream &O) { |
| 428 | unsigned val = MI->getOperand(OpNum).getImm(); |
| 429 | O << ARM_MB::MemBOptToString(val); |
| 430 | } |
| 431 | |
Bob Wilson | 22f5dc7 | 2010-08-16 18:27:34 +0000 | [diff] [blame] | 432 | void ARMInstPrinter::printShiftImmOperand(const MCInst *MI, unsigned OpNum, |
Bob Wilson | eaf1c98 | 2010-08-11 23:10:46 +0000 | [diff] [blame] | 433 | raw_ostream &O) { |
| 434 | unsigned ShiftOp = MI->getOperand(OpNum).getImm(); |
| 435 | ARM_AM::ShiftOpc Opc = ARM_AM::getSORegShOp(ShiftOp); |
| 436 | switch (Opc) { |
| 437 | case ARM_AM::no_shift: |
| 438 | return; |
| 439 | case ARM_AM::lsl: |
| 440 | O << ", lsl #"; |
| 441 | break; |
| 442 | case ARM_AM::asr: |
| 443 | O << ", asr #"; |
| 444 | break; |
| 445 | default: |
Bob Wilson | 22f5dc7 | 2010-08-16 18:27:34 +0000 | [diff] [blame] | 446 | assert(0 && "unexpected shift opcode for shift immediate operand"); |
Bob Wilson | eaf1c98 | 2010-08-11 23:10:46 +0000 | [diff] [blame] | 447 | } |
| 448 | O << ARM_AM::getSORegOffset(ShiftOp); |
| 449 | } |
| 450 | |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 451 | void ARMInstPrinter::printRegisterList(const MCInst *MI, unsigned OpNum, |
| 452 | raw_ostream &O) { |
Chris Lattner | e306d8d | 2009-10-19 22:09:23 +0000 | [diff] [blame] | 453 | O << "{"; |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 454 | for (unsigned i = OpNum, e = MI->getNumOperands(); i != e; ++i) { |
| 455 | if (i != OpNum) O << ", "; |
Chris Lattner | e306d8d | 2009-10-19 22:09:23 +0000 | [diff] [blame] | 456 | O << getRegisterName(MI->getOperand(i).getReg()); |
| 457 | } |
| 458 | O << "}"; |
| 459 | } |
Chris Lattner | 4d15222 | 2009-10-19 22:23:04 +0000 | [diff] [blame] | 460 | |
Jim Grosbach | b3af5de | 2010-10-13 21:00:04 +0000 | [diff] [blame] | 461 | void ARMInstPrinter::printSetendOperand(const MCInst *MI, unsigned OpNum, |
| 462 | raw_ostream &O) { |
| 463 | const MCOperand &Op = MI->getOperand(OpNum); |
| 464 | if (Op.getImm()) |
| 465 | O << "be"; |
| 466 | else |
| 467 | O << "le"; |
| 468 | } |
| 469 | |
Bruno Cardoso Lopes | a2b6e41 | 2011-02-14 13:09:44 +0000 | [diff] [blame] | 470 | void ARMInstPrinter::printCPSIMod(const MCInst *MI, unsigned OpNum, |
| 471 | raw_ostream &O) { |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 472 | const MCOperand &Op = MI->getOperand(OpNum); |
Bruno Cardoso Lopes | a2b6e41 | 2011-02-14 13:09:44 +0000 | [diff] [blame] | 473 | O << ARM_PROC::IModToString(Op.getImm()); |
| 474 | } |
| 475 | |
| 476 | void ARMInstPrinter::printCPSIFlag(const MCInst *MI, unsigned OpNum, |
| 477 | raw_ostream &O) { |
| 478 | const MCOperand &Op = MI->getOperand(OpNum); |
| 479 | unsigned IFlags = Op.getImm(); |
| 480 | for (int i=2; i >= 0; --i) |
| 481 | if (IFlags & (1 << i)) |
| 482 | O << ARM_PROC::IFlagsToString(1 << i); |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 483 | } |
| 484 | |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 485 | void ARMInstPrinter::printMSRMaskOperand(const MCInst *MI, unsigned OpNum, |
| 486 | raw_ostream &O) { |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 487 | const MCOperand &Op = MI->getOperand(OpNum); |
Bruno Cardoso Lopes | 584bf7b | 2011-02-18 19:45:59 +0000 | [diff] [blame] | 488 | unsigned SpecRegRBit = Op.getImm() >> 4; |
| 489 | unsigned Mask = Op.getImm() & 0xf; |
| 490 | |
| 491 | if (SpecRegRBit) |
| 492 | O << "spsr"; |
| 493 | else |
| 494 | O << "cpsr"; |
| 495 | |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 496 | if (Mask) { |
| 497 | O << '_'; |
| 498 | if (Mask & 8) O << 'f'; |
| 499 | if (Mask & 4) O << 's'; |
| 500 | if (Mask & 2) O << 'x'; |
| 501 | if (Mask & 1) O << 'c'; |
| 502 | } |
| 503 | } |
| 504 | |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 505 | void ARMInstPrinter::printPredicateOperand(const MCInst *MI, unsigned OpNum, |
| 506 | raw_ostream &O) { |
Chris Lattner | 413ae25 | 2009-10-20 00:42:49 +0000 | [diff] [blame] | 507 | ARMCC::CondCodes CC = (ARMCC::CondCodes)MI->getOperand(OpNum).getImm(); |
| 508 | if (CC != ARMCC::AL) |
| 509 | O << ARMCondCodeToString(CC); |
| 510 | } |
| 511 | |
Jim Grosbach | 15d7898 | 2010-09-14 22:27:15 +0000 | [diff] [blame] | 512 | void ARMInstPrinter::printMandatoryPredicateOperand(const MCInst *MI, |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 513 | unsigned OpNum, |
| 514 | raw_ostream &O) { |
Johnny Chen | 9d3acaa | 2010-03-02 17:57:15 +0000 | [diff] [blame] | 515 | ARMCC::CondCodes CC = (ARMCC::CondCodes)MI->getOperand(OpNum).getImm(); |
| 516 | O << ARMCondCodeToString(CC); |
| 517 | } |
| 518 | |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 519 | void ARMInstPrinter::printSBitModifierOperand(const MCInst *MI, unsigned OpNum, |
| 520 | raw_ostream &O) { |
Daniel Dunbar | a7cc652 | 2009-10-20 22:10:05 +0000 | [diff] [blame] | 521 | if (MI->getOperand(OpNum).getReg()) { |
| 522 | assert(MI->getOperand(OpNum).getReg() == ARM::CPSR && |
| 523 | "Expect ARM CPSR register!"); |
Chris Lattner | 233917c | 2009-10-20 00:46:11 +0000 | [diff] [blame] | 524 | O << 's'; |
| 525 | } |
| 526 | } |
| 527 | |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 528 | void ARMInstPrinter::printNoHashImmediate(const MCInst *MI, unsigned OpNum, |
| 529 | raw_ostream &O) { |
Chris Lattner | bf16faa | 2009-10-20 06:15:28 +0000 | [diff] [blame] | 530 | O << MI->getOperand(OpNum).getImm(); |
| 531 | } |
| 532 | |
Owen Anderson | e4e5e2a | 2011-01-13 21:46:02 +0000 | [diff] [blame] | 533 | void ARMInstPrinter::printPImmediate(const MCInst *MI, unsigned OpNum, |
| 534 | raw_ostream &O) { |
| 535 | O << "p" << MI->getOperand(OpNum).getImm(); |
| 536 | } |
| 537 | |
| 538 | void ARMInstPrinter::printCImmediate(const MCInst *MI, unsigned OpNum, |
| 539 | raw_ostream &O) { |
| 540 | O << "c" << MI->getOperand(OpNum).getImm(); |
| 541 | } |
| 542 | |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 543 | void ARMInstPrinter::printPCLabel(const MCInst *MI, unsigned OpNum, |
| 544 | raw_ostream &O) { |
Jim Grosbach | d30cfde | 2010-09-18 00:04:53 +0000 | [diff] [blame] | 545 | llvm_unreachable("Unhandled PC-relative pseudo-instruction!"); |
Chris Lattner | 4d15222 | 2009-10-19 22:23:04 +0000 | [diff] [blame] | 546 | } |
Evan Cheng | 2ef9c8a | 2009-11-19 06:57:41 +0000 | [diff] [blame] | 547 | |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 548 | void ARMInstPrinter::printThumbS4ImmOperand(const MCInst *MI, unsigned OpNum, |
| 549 | raw_ostream &O) { |
Johnny Chen | 541ba7d | 2010-01-25 22:13:10 +0000 | [diff] [blame] | 550 | O << "#" << MI->getOperand(OpNum).getImm() * 4; |
Evan Cheng | 2ef9c8a | 2009-11-19 06:57:41 +0000 | [diff] [blame] | 551 | } |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 552 | |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 553 | void ARMInstPrinter::printThumbITMask(const MCInst *MI, unsigned OpNum, |
| 554 | raw_ostream &O) { |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 555 | // (3 - the number of trailing zeros) is the number of then / else. |
| 556 | unsigned Mask = MI->getOperand(OpNum).getImm(); |
| 557 | unsigned CondBit0 = Mask >> 4 & 1; |
| 558 | unsigned NumTZ = CountTrailingZeros_32(Mask); |
| 559 | assert(NumTZ <= 3 && "Invalid IT mask!"); |
| 560 | for (unsigned Pos = 3, e = NumTZ; Pos > e; --Pos) { |
| 561 | bool T = ((Mask >> Pos) & 1) == CondBit0; |
| 562 | if (T) |
| 563 | O << 't'; |
| 564 | else |
| 565 | O << 'e'; |
| 566 | } |
| 567 | } |
| 568 | |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 569 | void ARMInstPrinter::printThumbAddrModeRROperand(const MCInst *MI, unsigned Op, |
| 570 | raw_ostream &O) { |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 571 | const MCOperand &MO1 = MI->getOperand(Op); |
Bill Wendling | f4caf69 | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 572 | const MCOperand &MO2 = MI->getOperand(Op + 1); |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 573 | |
| 574 | if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right. |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 575 | printOperand(MI, Op, O); |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 576 | return; |
| 577 | } |
| 578 | |
| 579 | O << "[" << getRegisterName(MO1.getReg()); |
Bill Wendling | f4caf69 | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 580 | if (unsigned RegNum = MO2.getReg()) |
| 581 | O << ", " << getRegisterName(RegNum); |
| 582 | O << "]"; |
| 583 | } |
| 584 | |
| 585 | void ARMInstPrinter::printThumbAddrModeImm5SOperand(const MCInst *MI, |
| 586 | unsigned Op, |
| 587 | raw_ostream &O, |
| 588 | unsigned Scale) { |
| 589 | const MCOperand &MO1 = MI->getOperand(Op); |
| 590 | const MCOperand &MO2 = MI->getOperand(Op + 1); |
| 591 | |
| 592 | if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right. |
| 593 | printOperand(MI, Op, O); |
| 594 | return; |
| 595 | } |
| 596 | |
| 597 | O << "[" << getRegisterName(MO1.getReg()); |
| 598 | if (unsigned ImmOffs = MO2.getImm()) |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 599 | O << ", #" << ImmOffs * Scale; |
| 600 | O << "]"; |
| 601 | } |
| 602 | |
Bill Wendling | f4caf69 | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 603 | void ARMInstPrinter::printThumbAddrModeImm5S1Operand(const MCInst *MI, |
| 604 | unsigned Op, |
| 605 | raw_ostream &O) { |
| 606 | printThumbAddrModeImm5SOperand(MI, Op, O, 1); |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 607 | } |
| 608 | |
Bill Wendling | f4caf69 | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 609 | void ARMInstPrinter::printThumbAddrModeImm5S2Operand(const MCInst *MI, |
| 610 | unsigned Op, |
| 611 | raw_ostream &O) { |
| 612 | printThumbAddrModeImm5SOperand(MI, Op, O, 2); |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 613 | } |
| 614 | |
Bill Wendling | f4caf69 | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 615 | void ARMInstPrinter::printThumbAddrModeImm5S4Operand(const MCInst *MI, |
| 616 | unsigned Op, |
| 617 | raw_ostream &O) { |
| 618 | printThumbAddrModeImm5SOperand(MI, Op, O, 4); |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 619 | } |
| 620 | |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 621 | void ARMInstPrinter::printThumbAddrModeSPOperand(const MCInst *MI, unsigned Op, |
| 622 | raw_ostream &O) { |
Bill Wendling | f4caf69 | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 623 | printThumbAddrModeImm5SOperand(MI, Op, O, 4); |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 624 | } |
| 625 | |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 626 | // Constant shifts t2_so_reg is a 2-operand unit corresponding to the Thumb2 |
| 627 | // register with shift forms. |
| 628 | // REG 0 0 - e.g. R5 |
| 629 | // REG IMM, SH_OPC - e.g. R5, LSL #3 |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 630 | void ARMInstPrinter::printT2SOOperand(const MCInst *MI, unsigned OpNum, |
| 631 | raw_ostream &O) { |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 632 | const MCOperand &MO1 = MI->getOperand(OpNum); |
| 633 | const MCOperand &MO2 = MI->getOperand(OpNum+1); |
| 634 | |
| 635 | unsigned Reg = MO1.getReg(); |
| 636 | O << getRegisterName(Reg); |
| 637 | |
| 638 | // Print the shift opc. |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 639 | assert(MO2.isImm() && "Not a valid t2_so_reg value!"); |
Bob Wilson | 1d9125a | 2010-08-05 00:34:42 +0000 | [diff] [blame] | 640 | ARM_AM::ShiftOpc ShOpc = ARM_AM::getSORegShOp(MO2.getImm()); |
| 641 | O << ", " << ARM_AM::getShiftOpcStr(ShOpc); |
| 642 | if (ShOpc != ARM_AM::rrx) |
| 643 | O << " #" << ARM_AM::getSORegOffset(MO2.getImm()); |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 644 | } |
| 645 | |
Jim Grosbach | 458f2dc | 2010-10-25 20:00:01 +0000 | [diff] [blame] | 646 | void ARMInstPrinter::printAddrModeImm12Operand(const MCInst *MI, unsigned OpNum, |
| 647 | raw_ostream &O) { |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 648 | const MCOperand &MO1 = MI->getOperand(OpNum); |
| 649 | const MCOperand &MO2 = MI->getOperand(OpNum+1); |
| 650 | |
Jim Grosbach | 3e55612 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 651 | if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right. |
| 652 | printOperand(MI, OpNum, O); |
| 653 | return; |
| 654 | } |
| 655 | |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 656 | O << "[" << getRegisterName(MO1.getReg()); |
| 657 | |
Jim Grosbach | 77aee8e | 2010-10-27 01:19:41 +0000 | [diff] [blame] | 658 | int32_t OffImm = (int32_t)MO2.getImm(); |
Jim Grosbach | ab682a2 | 2010-10-28 18:34:10 +0000 | [diff] [blame] | 659 | bool isSub = OffImm < 0; |
| 660 | // Special value for #-0. All others are normal. |
| 661 | if (OffImm == INT32_MIN) |
| 662 | OffImm = 0; |
| 663 | if (isSub) |
Jim Grosbach | 77aee8e | 2010-10-27 01:19:41 +0000 | [diff] [blame] | 664 | O << ", #-" << -OffImm; |
| 665 | else if (OffImm > 0) |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 666 | O << ", #" << OffImm; |
| 667 | O << "]"; |
| 668 | } |
| 669 | |
| 670 | void ARMInstPrinter::printT2AddrModeImm8Operand(const MCInst *MI, |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 671 | unsigned OpNum, |
| 672 | raw_ostream &O) { |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 673 | const MCOperand &MO1 = MI->getOperand(OpNum); |
| 674 | const MCOperand &MO2 = MI->getOperand(OpNum+1); |
| 675 | |
| 676 | O << "[" << getRegisterName(MO1.getReg()); |
| 677 | |
| 678 | int32_t OffImm = (int32_t)MO2.getImm(); |
| 679 | // Don't print +0. |
| 680 | if (OffImm < 0) |
| 681 | O << ", #-" << -OffImm; |
| 682 | else if (OffImm > 0) |
| 683 | O << ", #" << OffImm; |
| 684 | O << "]"; |
| 685 | } |
| 686 | |
| 687 | void ARMInstPrinter::printT2AddrModeImm8s4Operand(const MCInst *MI, |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 688 | unsigned OpNum, |
| 689 | raw_ostream &O) { |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 690 | const MCOperand &MO1 = MI->getOperand(OpNum); |
| 691 | const MCOperand &MO2 = MI->getOperand(OpNum+1); |
| 692 | |
| 693 | O << "[" << getRegisterName(MO1.getReg()); |
| 694 | |
| 695 | int32_t OffImm = (int32_t)MO2.getImm() / 4; |
| 696 | // Don't print +0. |
| 697 | if (OffImm < 0) |
| 698 | O << ", #-" << -OffImm * 4; |
| 699 | else if (OffImm > 0) |
| 700 | O << ", #" << OffImm * 4; |
| 701 | O << "]"; |
| 702 | } |
| 703 | |
| 704 | void ARMInstPrinter::printT2AddrModeImm8OffsetOperand(const MCInst *MI, |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 705 | unsigned OpNum, |
| 706 | raw_ostream &O) { |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 707 | const MCOperand &MO1 = MI->getOperand(OpNum); |
| 708 | int32_t OffImm = (int32_t)MO1.getImm(); |
| 709 | // Don't print +0. |
| 710 | if (OffImm < 0) |
| 711 | O << "#-" << -OffImm; |
| 712 | else if (OffImm > 0) |
| 713 | O << "#" << OffImm; |
| 714 | } |
| 715 | |
| 716 | void ARMInstPrinter::printT2AddrModeImm8s4OffsetOperand(const MCInst *MI, |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 717 | unsigned OpNum, |
| 718 | raw_ostream &O) { |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 719 | const MCOperand &MO1 = MI->getOperand(OpNum); |
| 720 | int32_t OffImm = (int32_t)MO1.getImm() / 4; |
| 721 | // Don't print +0. |
| 722 | if (OffImm < 0) |
| 723 | O << "#-" << -OffImm * 4; |
| 724 | else if (OffImm > 0) |
| 725 | O << "#" << OffImm * 4; |
| 726 | } |
| 727 | |
| 728 | void ARMInstPrinter::printT2AddrModeSoRegOperand(const MCInst *MI, |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 729 | unsigned OpNum, |
| 730 | raw_ostream &O) { |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 731 | const MCOperand &MO1 = MI->getOperand(OpNum); |
| 732 | const MCOperand &MO2 = MI->getOperand(OpNum+1); |
| 733 | const MCOperand &MO3 = MI->getOperand(OpNum+2); |
| 734 | |
| 735 | O << "[" << getRegisterName(MO1.getReg()); |
| 736 | |
| 737 | assert(MO2.getReg() && "Invalid so_reg load / store address!"); |
| 738 | O << ", " << getRegisterName(MO2.getReg()); |
| 739 | |
| 740 | unsigned ShAmt = MO3.getImm(); |
| 741 | if (ShAmt) { |
| 742 | assert(ShAmt <= 3 && "Not a valid Thumb2 addressing mode!"); |
| 743 | O << ", lsl #" << ShAmt; |
| 744 | } |
| 745 | O << "]"; |
| 746 | } |
| 747 | |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 748 | void ARMInstPrinter::printVFPf32ImmOperand(const MCInst *MI, unsigned OpNum, |
| 749 | raw_ostream &O) { |
Bill Wendling | 8cb415e | 2011-01-26 20:57:43 +0000 | [diff] [blame] | 750 | const MCOperand &MO = MI->getOperand(OpNum); |
| 751 | O << '#'; |
| 752 | if (MO.isFPImm()) { |
| 753 | O << (float)MO.getFPImm(); |
| 754 | } else { |
| 755 | union { |
| 756 | uint32_t I; |
| 757 | float F; |
| 758 | } FPUnion; |
| 759 | |
| 760 | FPUnion.I = MO.getImm(); |
| 761 | O << FPUnion.F; |
| 762 | } |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 763 | } |
| 764 | |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 765 | void ARMInstPrinter::printVFPf64ImmOperand(const MCInst *MI, unsigned OpNum, |
| 766 | raw_ostream &O) { |
Bill Wendling | 8cb415e | 2011-01-26 20:57:43 +0000 | [diff] [blame] | 767 | const MCOperand &MO = MI->getOperand(OpNum); |
| 768 | O << '#'; |
| 769 | if (MO.isFPImm()) { |
| 770 | O << MO.getFPImm(); |
| 771 | } else { |
| 772 | // We expect the binary encoding of a floating point number here. |
| 773 | union { |
| 774 | uint64_t I; |
| 775 | double D; |
| 776 | } FPUnion; |
| 777 | |
| 778 | FPUnion.I = MO.getImm(); |
| 779 | O << FPUnion.D; |
| 780 | } |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 781 | } |
| 782 | |
Bob Wilson | 1a913ed | 2010-06-11 21:34:50 +0000 | [diff] [blame] | 783 | void ARMInstPrinter::printNEONModImmOperand(const MCInst *MI, unsigned OpNum, |
| 784 | raw_ostream &O) { |
Bob Wilson | 6dce00c | 2010-07-13 04:44:34 +0000 | [diff] [blame] | 785 | unsigned EncodedImm = MI->getOperand(OpNum).getImm(); |
| 786 | unsigned EltBits; |
| 787 | uint64_t Val = ARM_AM::decodeNEONModImm(EncodedImm, EltBits); |
Bob Wilson | 1a913ed | 2010-06-11 21:34:50 +0000 | [diff] [blame] | 788 | O << "#0x" << utohexstr(Val); |
Johnny Chen | c7b6591 | 2010-04-16 22:40:20 +0000 | [diff] [blame] | 789 | } |