blob: e643048356959309ecb6adc01ae7a4516bc41363 [file] [log] [blame]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001//===- X86InstrInfo.cpp - X86 Instruction Information -----------*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner081ce942007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file contains the X86 implementation of the TargetInstrInfo class.
11//
12//===----------------------------------------------------------------------===//
13
14#include "X86InstrInfo.h"
15#include "X86.h"
16#include "X86GenInstrInfo.inc"
17#include "X86InstrBuilder.h"
Owen Anderson6690c7f2008-01-04 23:57:37 +000018#include "X86MachineFunctionInfo.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000019#include "X86Subtarget.h"
20#include "X86TargetMachine.h"
Dan Gohmanc24a3f82009-01-05 17:59:02 +000021#include "llvm/DerivedTypes.h"
Owen Anderson15b39322009-07-13 04:09:18 +000022#include "llvm/LLVMContext.h"
Owen Anderson1636de92007-09-07 04:06:50 +000023#include "llvm/ADT/STLExtras.h"
Dan Gohman37eb6c82008-12-03 05:21:24 +000024#include "llvm/CodeGen/MachineConstantPool.h"
Owen Anderson6690c7f2008-01-04 23:57:37 +000025#include "llvm/CodeGen/MachineFrameInfo.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000026#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner1b989192007-12-31 04:13:23 +000027#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000028#include "llvm/CodeGen/LiveVariables.h"
David Greene138ae532009-11-12 20:55:29 +000029#include "llvm/CodeGen/PseudoSourceValue.h"
Owen Anderson9a184ef2008-01-07 01:35:02 +000030#include "llvm/Support/CommandLine.h"
David Greene5fd1b6e2010-01-05 01:29:29 +000031#include "llvm/Support/Debug.h"
Edwin Török3cb88482009-07-08 18:01:40 +000032#include "llvm/Support/ErrorHandling.h"
33#include "llvm/Support/raw_ostream.h"
Evan Cheng950aac02007-09-25 01:57:46 +000034#include "llvm/Target/TargetOptions.h"
Chris Lattner621c44d2009-08-22 20:48:53 +000035#include "llvm/MC/MCAsmInfo.h"
David Greene138ae532009-11-12 20:55:29 +000036
37#include <limits>
38
Dan Gohmanf17a25c2007-07-18 16:29:46 +000039using namespace llvm;
40
Chris Lattnerd71b0b02009-08-23 03:41:05 +000041static cl::opt<bool>
42NoFusing("disable-spill-fusing",
43 cl::desc("Disable fusing of spill code into instructions"));
44static cl::opt<bool>
45PrintFailedFusing("print-failed-fuse-candidates",
46 cl::desc("Print instructions that the allocator wants to"
47 " fuse, but the X86 backend currently can't"),
48 cl::Hidden);
49static cl::opt<bool>
50ReMatPICStubLoad("remat-pic-stub-load",
51 cl::desc("Re-materialize load from stub in PIC mode"),
52 cl::init(false), cl::Hidden);
Owen Anderson9a184ef2008-01-07 01:35:02 +000053
Dan Gohmanf17a25c2007-07-18 16:29:46 +000054X86InstrInfo::X86InstrInfo(X86TargetMachine &tm)
Chris Lattnerd2fd6db2008-01-01 01:03:04 +000055 : TargetInstrInfoImpl(X86Insts, array_lengthof(X86Insts)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +000056 TM(tm), RI(tm, *this) {
Owen Anderson9a184ef2008-01-07 01:35:02 +000057 SmallVector<unsigned,16> AmbEntries;
58 static const unsigned OpTbl2Addr[][2] = {
59 { X86::ADC32ri, X86::ADC32mi },
60 { X86::ADC32ri8, X86::ADC32mi8 },
61 { X86::ADC32rr, X86::ADC32mr },
62 { X86::ADC64ri32, X86::ADC64mi32 },
63 { X86::ADC64ri8, X86::ADC64mi8 },
64 { X86::ADC64rr, X86::ADC64mr },
65 { X86::ADD16ri, X86::ADD16mi },
66 { X86::ADD16ri8, X86::ADD16mi8 },
67 { X86::ADD16rr, X86::ADD16mr },
68 { X86::ADD32ri, X86::ADD32mi },
69 { X86::ADD32ri8, X86::ADD32mi8 },
70 { X86::ADD32rr, X86::ADD32mr },
71 { X86::ADD64ri32, X86::ADD64mi32 },
72 { X86::ADD64ri8, X86::ADD64mi8 },
73 { X86::ADD64rr, X86::ADD64mr },
74 { X86::ADD8ri, X86::ADD8mi },
75 { X86::ADD8rr, X86::ADD8mr },
76 { X86::AND16ri, X86::AND16mi },
77 { X86::AND16ri8, X86::AND16mi8 },
78 { X86::AND16rr, X86::AND16mr },
79 { X86::AND32ri, X86::AND32mi },
80 { X86::AND32ri8, X86::AND32mi8 },
81 { X86::AND32rr, X86::AND32mr },
82 { X86::AND64ri32, X86::AND64mi32 },
83 { X86::AND64ri8, X86::AND64mi8 },
84 { X86::AND64rr, X86::AND64mr },
85 { X86::AND8ri, X86::AND8mi },
86 { X86::AND8rr, X86::AND8mr },
87 { X86::DEC16r, X86::DEC16m },
88 { X86::DEC32r, X86::DEC32m },
89 { X86::DEC64_16r, X86::DEC64_16m },
90 { X86::DEC64_32r, X86::DEC64_32m },
91 { X86::DEC64r, X86::DEC64m },
92 { X86::DEC8r, X86::DEC8m },
93 { X86::INC16r, X86::INC16m },
94 { X86::INC32r, X86::INC32m },
95 { X86::INC64_16r, X86::INC64_16m },
96 { X86::INC64_32r, X86::INC64_32m },
97 { X86::INC64r, X86::INC64m },
98 { X86::INC8r, X86::INC8m },
99 { X86::NEG16r, X86::NEG16m },
100 { X86::NEG32r, X86::NEG32m },
101 { X86::NEG64r, X86::NEG64m },
102 { X86::NEG8r, X86::NEG8m },
103 { X86::NOT16r, X86::NOT16m },
104 { X86::NOT32r, X86::NOT32m },
105 { X86::NOT64r, X86::NOT64m },
106 { X86::NOT8r, X86::NOT8m },
107 { X86::OR16ri, X86::OR16mi },
108 { X86::OR16ri8, X86::OR16mi8 },
109 { X86::OR16rr, X86::OR16mr },
110 { X86::OR32ri, X86::OR32mi },
111 { X86::OR32ri8, X86::OR32mi8 },
112 { X86::OR32rr, X86::OR32mr },
113 { X86::OR64ri32, X86::OR64mi32 },
114 { X86::OR64ri8, X86::OR64mi8 },
115 { X86::OR64rr, X86::OR64mr },
116 { X86::OR8ri, X86::OR8mi },
117 { X86::OR8rr, X86::OR8mr },
118 { X86::ROL16r1, X86::ROL16m1 },
119 { X86::ROL16rCL, X86::ROL16mCL },
120 { X86::ROL16ri, X86::ROL16mi },
121 { X86::ROL32r1, X86::ROL32m1 },
122 { X86::ROL32rCL, X86::ROL32mCL },
123 { X86::ROL32ri, X86::ROL32mi },
124 { X86::ROL64r1, X86::ROL64m1 },
125 { X86::ROL64rCL, X86::ROL64mCL },
126 { X86::ROL64ri, X86::ROL64mi },
127 { X86::ROL8r1, X86::ROL8m1 },
128 { X86::ROL8rCL, X86::ROL8mCL },
129 { X86::ROL8ri, X86::ROL8mi },
130 { X86::ROR16r1, X86::ROR16m1 },
131 { X86::ROR16rCL, X86::ROR16mCL },
132 { X86::ROR16ri, X86::ROR16mi },
133 { X86::ROR32r1, X86::ROR32m1 },
134 { X86::ROR32rCL, X86::ROR32mCL },
135 { X86::ROR32ri, X86::ROR32mi },
136 { X86::ROR64r1, X86::ROR64m1 },
137 { X86::ROR64rCL, X86::ROR64mCL },
138 { X86::ROR64ri, X86::ROR64mi },
139 { X86::ROR8r1, X86::ROR8m1 },
140 { X86::ROR8rCL, X86::ROR8mCL },
141 { X86::ROR8ri, X86::ROR8mi },
142 { X86::SAR16r1, X86::SAR16m1 },
143 { X86::SAR16rCL, X86::SAR16mCL },
144 { X86::SAR16ri, X86::SAR16mi },
145 { X86::SAR32r1, X86::SAR32m1 },
146 { X86::SAR32rCL, X86::SAR32mCL },
147 { X86::SAR32ri, X86::SAR32mi },
148 { X86::SAR64r1, X86::SAR64m1 },
149 { X86::SAR64rCL, X86::SAR64mCL },
150 { X86::SAR64ri, X86::SAR64mi },
151 { X86::SAR8r1, X86::SAR8m1 },
152 { X86::SAR8rCL, X86::SAR8mCL },
153 { X86::SAR8ri, X86::SAR8mi },
154 { X86::SBB32ri, X86::SBB32mi },
155 { X86::SBB32ri8, X86::SBB32mi8 },
156 { X86::SBB32rr, X86::SBB32mr },
157 { X86::SBB64ri32, X86::SBB64mi32 },
158 { X86::SBB64ri8, X86::SBB64mi8 },
159 { X86::SBB64rr, X86::SBB64mr },
Owen Anderson9a184ef2008-01-07 01:35:02 +0000160 { X86::SHL16rCL, X86::SHL16mCL },
161 { X86::SHL16ri, X86::SHL16mi },
Owen Anderson9a184ef2008-01-07 01:35:02 +0000162 { X86::SHL32rCL, X86::SHL32mCL },
163 { X86::SHL32ri, X86::SHL32mi },
Owen Anderson9a184ef2008-01-07 01:35:02 +0000164 { X86::SHL64rCL, X86::SHL64mCL },
165 { X86::SHL64ri, X86::SHL64mi },
Owen Anderson9a184ef2008-01-07 01:35:02 +0000166 { X86::SHL8rCL, X86::SHL8mCL },
167 { X86::SHL8ri, X86::SHL8mi },
168 { X86::SHLD16rrCL, X86::SHLD16mrCL },
169 { X86::SHLD16rri8, X86::SHLD16mri8 },
170 { X86::SHLD32rrCL, X86::SHLD32mrCL },
171 { X86::SHLD32rri8, X86::SHLD32mri8 },
172 { X86::SHLD64rrCL, X86::SHLD64mrCL },
173 { X86::SHLD64rri8, X86::SHLD64mri8 },
174 { X86::SHR16r1, X86::SHR16m1 },
175 { X86::SHR16rCL, X86::SHR16mCL },
176 { X86::SHR16ri, X86::SHR16mi },
177 { X86::SHR32r1, X86::SHR32m1 },
178 { X86::SHR32rCL, X86::SHR32mCL },
179 { X86::SHR32ri, X86::SHR32mi },
180 { X86::SHR64r1, X86::SHR64m1 },
181 { X86::SHR64rCL, X86::SHR64mCL },
182 { X86::SHR64ri, X86::SHR64mi },
183 { X86::SHR8r1, X86::SHR8m1 },
184 { X86::SHR8rCL, X86::SHR8mCL },
185 { X86::SHR8ri, X86::SHR8mi },
186 { X86::SHRD16rrCL, X86::SHRD16mrCL },
187 { X86::SHRD16rri8, X86::SHRD16mri8 },
188 { X86::SHRD32rrCL, X86::SHRD32mrCL },
189 { X86::SHRD32rri8, X86::SHRD32mri8 },
190 { X86::SHRD64rrCL, X86::SHRD64mrCL },
191 { X86::SHRD64rri8, X86::SHRD64mri8 },
192 { X86::SUB16ri, X86::SUB16mi },
193 { X86::SUB16ri8, X86::SUB16mi8 },
194 { X86::SUB16rr, X86::SUB16mr },
195 { X86::SUB32ri, X86::SUB32mi },
196 { X86::SUB32ri8, X86::SUB32mi8 },
197 { X86::SUB32rr, X86::SUB32mr },
198 { X86::SUB64ri32, X86::SUB64mi32 },
199 { X86::SUB64ri8, X86::SUB64mi8 },
200 { X86::SUB64rr, X86::SUB64mr },
201 { X86::SUB8ri, X86::SUB8mi },
202 { X86::SUB8rr, X86::SUB8mr },
203 { X86::XOR16ri, X86::XOR16mi },
204 { X86::XOR16ri8, X86::XOR16mi8 },
205 { X86::XOR16rr, X86::XOR16mr },
206 { X86::XOR32ri, X86::XOR32mi },
207 { X86::XOR32ri8, X86::XOR32mi8 },
208 { X86::XOR32rr, X86::XOR32mr },
209 { X86::XOR64ri32, X86::XOR64mi32 },
210 { X86::XOR64ri8, X86::XOR64mi8 },
211 { X86::XOR64rr, X86::XOR64mr },
212 { X86::XOR8ri, X86::XOR8mi },
213 { X86::XOR8rr, X86::XOR8mr }
214 };
215
216 for (unsigned i = 0, e = array_lengthof(OpTbl2Addr); i != e; ++i) {
217 unsigned RegOp = OpTbl2Addr[i][0];
218 unsigned MemOp = OpTbl2Addr[i][1];
Dan Gohman55d19662008-07-07 17:46:23 +0000219 if (!RegOp2MemOpTable2Addr.insert(std::make_pair((unsigned*)RegOp,
Evan Chenga5853792009-07-15 06:10:07 +0000220 std::make_pair(MemOp,0))).second)
Owen Anderson9a184ef2008-01-07 01:35:02 +0000221 assert(false && "Duplicated entries?");
Evan Chenga5853792009-07-15 06:10:07 +0000222 // Index 0, folded load and store, no alignment requirement.
223 unsigned AuxInfo = 0 | (1 << 4) | (1 << 5);
Owen Anderson9a184ef2008-01-07 01:35:02 +0000224 if (!MemOp2RegOpTable.insert(std::make_pair((unsigned*)MemOp,
Dan Gohman55d19662008-07-07 17:46:23 +0000225 std::make_pair(RegOp,
226 AuxInfo))).second)
Owen Anderson9a184ef2008-01-07 01:35:02 +0000227 AmbEntries.push_back(MemOp);
228 }
229
230 // If the third value is 1, then it's folding either a load or a store.
Evan Chenga5853792009-07-15 06:10:07 +0000231 static const unsigned OpTbl0[][4] = {
232 { X86::BT16ri8, X86::BT16mi8, 1, 0 },
233 { X86::BT32ri8, X86::BT32mi8, 1, 0 },
234 { X86::BT64ri8, X86::BT64mi8, 1, 0 },
235 { X86::CALL32r, X86::CALL32m, 1, 0 },
236 { X86::CALL64r, X86::CALL64m, 1, 0 },
237 { X86::CMP16ri, X86::CMP16mi, 1, 0 },
238 { X86::CMP16ri8, X86::CMP16mi8, 1, 0 },
239 { X86::CMP16rr, X86::CMP16mr, 1, 0 },
240 { X86::CMP32ri, X86::CMP32mi, 1, 0 },
241 { X86::CMP32ri8, X86::CMP32mi8, 1, 0 },
242 { X86::CMP32rr, X86::CMP32mr, 1, 0 },
243 { X86::CMP64ri32, X86::CMP64mi32, 1, 0 },
244 { X86::CMP64ri8, X86::CMP64mi8, 1, 0 },
245 { X86::CMP64rr, X86::CMP64mr, 1, 0 },
246 { X86::CMP8ri, X86::CMP8mi, 1, 0 },
247 { X86::CMP8rr, X86::CMP8mr, 1, 0 },
248 { X86::DIV16r, X86::DIV16m, 1, 0 },
249 { X86::DIV32r, X86::DIV32m, 1, 0 },
250 { X86::DIV64r, X86::DIV64m, 1, 0 },
251 { X86::DIV8r, X86::DIV8m, 1, 0 },
252 { X86::EXTRACTPSrr, X86::EXTRACTPSmr, 0, 16 },
253 { X86::FsMOVAPDrr, X86::MOVSDmr, 0, 0 },
254 { X86::FsMOVAPSrr, X86::MOVSSmr, 0, 0 },
255 { X86::IDIV16r, X86::IDIV16m, 1, 0 },
256 { X86::IDIV32r, X86::IDIV32m, 1, 0 },
257 { X86::IDIV64r, X86::IDIV64m, 1, 0 },
258 { X86::IDIV8r, X86::IDIV8m, 1, 0 },
259 { X86::IMUL16r, X86::IMUL16m, 1, 0 },
260 { X86::IMUL32r, X86::IMUL32m, 1, 0 },
261 { X86::IMUL64r, X86::IMUL64m, 1, 0 },
262 { X86::IMUL8r, X86::IMUL8m, 1, 0 },
263 { X86::JMP32r, X86::JMP32m, 1, 0 },
264 { X86::JMP64r, X86::JMP64m, 1, 0 },
265 { X86::MOV16ri, X86::MOV16mi, 0, 0 },
266 { X86::MOV16rr, X86::MOV16mr, 0, 0 },
267 { X86::MOV32ri, X86::MOV32mi, 0, 0 },
268 { X86::MOV32rr, X86::MOV32mr, 0, 0 },
269 { X86::MOV64ri32, X86::MOV64mi32, 0, 0 },
270 { X86::MOV64rr, X86::MOV64mr, 0, 0 },
271 { X86::MOV8ri, X86::MOV8mi, 0, 0 },
272 { X86::MOV8rr, X86::MOV8mr, 0, 0 },
273 { X86::MOV8rr_NOREX, X86::MOV8mr_NOREX, 0, 0 },
274 { X86::MOVAPDrr, X86::MOVAPDmr, 0, 16 },
275 { X86::MOVAPSrr, X86::MOVAPSmr, 0, 16 },
276 { X86::MOVDQArr, X86::MOVDQAmr, 0, 16 },
277 { X86::MOVPDI2DIrr, X86::MOVPDI2DImr, 0, 0 },
278 { X86::MOVPQIto64rr,X86::MOVPQI2QImr, 0, 0 },
279 { X86::MOVPS2SSrr, X86::MOVPS2SSmr, 0, 0 },
280 { X86::MOVSDrr, X86::MOVSDmr, 0, 0 },
281 { X86::MOVSDto64rr, X86::MOVSDto64mr, 0, 0 },
282 { X86::MOVSS2DIrr, X86::MOVSS2DImr, 0, 0 },
283 { X86::MOVSSrr, X86::MOVSSmr, 0, 0 },
284 { X86::MOVUPDrr, X86::MOVUPDmr, 0, 0 },
285 { X86::MOVUPSrr, X86::MOVUPSmr, 0, 0 },
286 { X86::MUL16r, X86::MUL16m, 1, 0 },
287 { X86::MUL32r, X86::MUL32m, 1, 0 },
288 { X86::MUL64r, X86::MUL64m, 1, 0 },
289 { X86::MUL8r, X86::MUL8m, 1, 0 },
290 { X86::SETAEr, X86::SETAEm, 0, 0 },
291 { X86::SETAr, X86::SETAm, 0, 0 },
292 { X86::SETBEr, X86::SETBEm, 0, 0 },
293 { X86::SETBr, X86::SETBm, 0, 0 },
294 { X86::SETEr, X86::SETEm, 0, 0 },
295 { X86::SETGEr, X86::SETGEm, 0, 0 },
296 { X86::SETGr, X86::SETGm, 0, 0 },
297 { X86::SETLEr, X86::SETLEm, 0, 0 },
298 { X86::SETLr, X86::SETLm, 0, 0 },
299 { X86::SETNEr, X86::SETNEm, 0, 0 },
300 { X86::SETNOr, X86::SETNOm, 0, 0 },
301 { X86::SETNPr, X86::SETNPm, 0, 0 },
302 { X86::SETNSr, X86::SETNSm, 0, 0 },
303 { X86::SETOr, X86::SETOm, 0, 0 },
304 { X86::SETPr, X86::SETPm, 0, 0 },
305 { X86::SETSr, X86::SETSm, 0, 0 },
306 { X86::TAILJMPr, X86::TAILJMPm, 1, 0 },
307 { X86::TEST16ri, X86::TEST16mi, 1, 0 },
308 { X86::TEST32ri, X86::TEST32mi, 1, 0 },
309 { X86::TEST64ri32, X86::TEST64mi32, 1, 0 },
310 { X86::TEST8ri, X86::TEST8mi, 1, 0 }
Owen Anderson9a184ef2008-01-07 01:35:02 +0000311 };
312
313 for (unsigned i = 0, e = array_lengthof(OpTbl0); i != e; ++i) {
314 unsigned RegOp = OpTbl0[i][0];
315 unsigned MemOp = OpTbl0[i][1];
Evan Chenga5853792009-07-15 06:10:07 +0000316 unsigned Align = OpTbl0[i][3];
Dan Gohman55d19662008-07-07 17:46:23 +0000317 if (!RegOp2MemOpTable0.insert(std::make_pair((unsigned*)RegOp,
Evan Chenga5853792009-07-15 06:10:07 +0000318 std::make_pair(MemOp,Align))).second)
Owen Anderson9a184ef2008-01-07 01:35:02 +0000319 assert(false && "Duplicated entries?");
320 unsigned FoldedLoad = OpTbl0[i][2];
321 // Index 0, folded load or store.
322 unsigned AuxInfo = 0 | (FoldedLoad << 4) | ((FoldedLoad^1) << 5);
323 if (RegOp != X86::FsMOVAPDrr && RegOp != X86::FsMOVAPSrr)
324 if (!MemOp2RegOpTable.insert(std::make_pair((unsigned*)MemOp,
Dan Gohman55d19662008-07-07 17:46:23 +0000325 std::make_pair(RegOp, AuxInfo))).second)
Owen Anderson9a184ef2008-01-07 01:35:02 +0000326 AmbEntries.push_back(MemOp);
327 }
328
Evan Chenga5853792009-07-15 06:10:07 +0000329 static const unsigned OpTbl1[][3] = {
330 { X86::CMP16rr, X86::CMP16rm, 0 },
331 { X86::CMP32rr, X86::CMP32rm, 0 },
332 { X86::CMP64rr, X86::CMP64rm, 0 },
333 { X86::CMP8rr, X86::CMP8rm, 0 },
334 { X86::CVTSD2SSrr, X86::CVTSD2SSrm, 0 },
335 { X86::CVTSI2SD64rr, X86::CVTSI2SD64rm, 0 },
336 { X86::CVTSI2SDrr, X86::CVTSI2SDrm, 0 },
337 { X86::CVTSI2SS64rr, X86::CVTSI2SS64rm, 0 },
338 { X86::CVTSI2SSrr, X86::CVTSI2SSrm, 0 },
339 { X86::CVTSS2SDrr, X86::CVTSS2SDrm, 0 },
340 { X86::CVTTSD2SI64rr, X86::CVTTSD2SI64rm, 0 },
341 { X86::CVTTSD2SIrr, X86::CVTTSD2SIrm, 0 },
342 { X86::CVTTSS2SI64rr, X86::CVTTSS2SI64rm, 0 },
343 { X86::CVTTSS2SIrr, X86::CVTTSS2SIrm, 0 },
344 { X86::FsMOVAPDrr, X86::MOVSDrm, 0 },
345 { X86::FsMOVAPSrr, X86::MOVSSrm, 0 },
346 { X86::IMUL16rri, X86::IMUL16rmi, 0 },
347 { X86::IMUL16rri8, X86::IMUL16rmi8, 0 },
348 { X86::IMUL32rri, X86::IMUL32rmi, 0 },
349 { X86::IMUL32rri8, X86::IMUL32rmi8, 0 },
350 { X86::IMUL64rri32, X86::IMUL64rmi32, 0 },
351 { X86::IMUL64rri8, X86::IMUL64rmi8, 0 },
352 { X86::Int_CMPSDrr, X86::Int_CMPSDrm, 0 },
353 { X86::Int_CMPSSrr, X86::Int_CMPSSrm, 0 },
354 { X86::Int_COMISDrr, X86::Int_COMISDrm, 0 },
355 { X86::Int_COMISSrr, X86::Int_COMISSrm, 0 },
356 { X86::Int_CVTDQ2PDrr, X86::Int_CVTDQ2PDrm, 16 },
357 { X86::Int_CVTDQ2PSrr, X86::Int_CVTDQ2PSrm, 16 },
358 { X86::Int_CVTPD2DQrr, X86::Int_CVTPD2DQrm, 16 },
359 { X86::Int_CVTPD2PSrr, X86::Int_CVTPD2PSrm, 16 },
360 { X86::Int_CVTPS2DQrr, X86::Int_CVTPS2DQrm, 16 },
361 { X86::Int_CVTPS2PDrr, X86::Int_CVTPS2PDrm, 0 },
362 { X86::Int_CVTSD2SI64rr,X86::Int_CVTSD2SI64rm, 0 },
363 { X86::Int_CVTSD2SIrr, X86::Int_CVTSD2SIrm, 0 },
364 { X86::Int_CVTSD2SSrr, X86::Int_CVTSD2SSrm, 0 },
365 { X86::Int_CVTSI2SD64rr,X86::Int_CVTSI2SD64rm, 0 },
366 { X86::Int_CVTSI2SDrr, X86::Int_CVTSI2SDrm, 0 },
367 { X86::Int_CVTSI2SS64rr,X86::Int_CVTSI2SS64rm, 0 },
368 { X86::Int_CVTSI2SSrr, X86::Int_CVTSI2SSrm, 0 },
369 { X86::Int_CVTSS2SDrr, X86::Int_CVTSS2SDrm, 0 },
370 { X86::Int_CVTSS2SI64rr,X86::Int_CVTSS2SI64rm, 0 },
371 { X86::Int_CVTSS2SIrr, X86::Int_CVTSS2SIrm, 0 },
372 { X86::Int_CVTTPD2DQrr, X86::Int_CVTTPD2DQrm, 16 },
373 { X86::Int_CVTTPS2DQrr, X86::Int_CVTTPS2DQrm, 16 },
374 { X86::Int_CVTTSD2SI64rr,X86::Int_CVTTSD2SI64rm, 0 },
375 { X86::Int_CVTTSD2SIrr, X86::Int_CVTTSD2SIrm, 0 },
376 { X86::Int_CVTTSS2SI64rr,X86::Int_CVTTSS2SI64rm, 0 },
377 { X86::Int_CVTTSS2SIrr, X86::Int_CVTTSS2SIrm, 0 },
378 { X86::Int_UCOMISDrr, X86::Int_UCOMISDrm, 0 },
379 { X86::Int_UCOMISSrr, X86::Int_UCOMISSrm, 0 },
380 { X86::MOV16rr, X86::MOV16rm, 0 },
381 { X86::MOV32rr, X86::MOV32rm, 0 },
382 { X86::MOV64rr, X86::MOV64rm, 0 },
383 { X86::MOV64toPQIrr, X86::MOVQI2PQIrm, 0 },
384 { X86::MOV64toSDrr, X86::MOV64toSDrm, 0 },
385 { X86::MOV8rr, X86::MOV8rm, 0 },
386 { X86::MOVAPDrr, X86::MOVAPDrm, 16 },
387 { X86::MOVAPSrr, X86::MOVAPSrm, 16 },
388 { X86::MOVDDUPrr, X86::MOVDDUPrm, 0 },
389 { X86::MOVDI2PDIrr, X86::MOVDI2PDIrm, 0 },
390 { X86::MOVDI2SSrr, X86::MOVDI2SSrm, 0 },
391 { X86::MOVDQArr, X86::MOVDQArm, 16 },
392 { X86::MOVSD2PDrr, X86::MOVSD2PDrm, 0 },
393 { X86::MOVSDrr, X86::MOVSDrm, 0 },
394 { X86::MOVSHDUPrr, X86::MOVSHDUPrm, 16 },
395 { X86::MOVSLDUPrr, X86::MOVSLDUPrm, 16 },
396 { X86::MOVSS2PSrr, X86::MOVSS2PSrm, 0 },
397 { X86::MOVSSrr, X86::MOVSSrm, 0 },
398 { X86::MOVSX16rr8, X86::MOVSX16rm8, 0 },
399 { X86::MOVSX32rr16, X86::MOVSX32rm16, 0 },
400 { X86::MOVSX32rr8, X86::MOVSX32rm8, 0 },
401 { X86::MOVSX64rr16, X86::MOVSX64rm16, 0 },
402 { X86::MOVSX64rr32, X86::MOVSX64rm32, 0 },
403 { X86::MOVSX64rr8, X86::MOVSX64rm8, 0 },
404 { X86::MOVUPDrr, X86::MOVUPDrm, 16 },
405 { X86::MOVUPSrr, X86::MOVUPSrm, 16 },
406 { X86::MOVZDI2PDIrr, X86::MOVZDI2PDIrm, 0 },
407 { X86::MOVZQI2PQIrr, X86::MOVZQI2PQIrm, 0 },
408 { X86::MOVZPQILo2PQIrr, X86::MOVZPQILo2PQIrm, 16 },
409 { X86::MOVZX16rr8, X86::MOVZX16rm8, 0 },
410 { X86::MOVZX32rr16, X86::MOVZX32rm16, 0 },
411 { X86::MOVZX32_NOREXrr8, X86::MOVZX32_NOREXrm8, 0 },
412 { X86::MOVZX32rr8, X86::MOVZX32rm8, 0 },
413 { X86::MOVZX64rr16, X86::MOVZX64rm16, 0 },
414 { X86::MOVZX64rr32, X86::MOVZX64rm32, 0 },
415 { X86::MOVZX64rr8, X86::MOVZX64rm8, 0 },
416 { X86::PSHUFDri, X86::PSHUFDmi, 16 },
417 { X86::PSHUFHWri, X86::PSHUFHWmi, 16 },
418 { X86::PSHUFLWri, X86::PSHUFLWmi, 16 },
419 { X86::RCPPSr, X86::RCPPSm, 16 },
420 { X86::RCPPSr_Int, X86::RCPPSm_Int, 16 },
421 { X86::RSQRTPSr, X86::RSQRTPSm, 16 },
422 { X86::RSQRTPSr_Int, X86::RSQRTPSm_Int, 16 },
423 { X86::RSQRTSSr, X86::RSQRTSSm, 0 },
424 { X86::RSQRTSSr_Int, X86::RSQRTSSm_Int, 0 },
425 { X86::SQRTPDr, X86::SQRTPDm, 16 },
426 { X86::SQRTPDr_Int, X86::SQRTPDm_Int, 16 },
427 { X86::SQRTPSr, X86::SQRTPSm, 16 },
428 { X86::SQRTPSr_Int, X86::SQRTPSm_Int, 16 },
429 { X86::SQRTSDr, X86::SQRTSDm, 0 },
430 { X86::SQRTSDr_Int, X86::SQRTSDm_Int, 0 },
431 { X86::SQRTSSr, X86::SQRTSSm, 0 },
432 { X86::SQRTSSr_Int, X86::SQRTSSm_Int, 0 },
433 { X86::TEST16rr, X86::TEST16rm, 0 },
434 { X86::TEST32rr, X86::TEST32rm, 0 },
435 { X86::TEST64rr, X86::TEST64rm, 0 },
436 { X86::TEST8rr, X86::TEST8rm, 0 },
Owen Anderson9a184ef2008-01-07 01:35:02 +0000437 // FIXME: TEST*rr EAX,EAX ---> CMP [mem], 0
Evan Chenga5853792009-07-15 06:10:07 +0000438 { X86::UCOMISDrr, X86::UCOMISDrm, 0 },
439 { X86::UCOMISSrr, X86::UCOMISSrm, 0 }
Owen Anderson9a184ef2008-01-07 01:35:02 +0000440 };
441
442 for (unsigned i = 0, e = array_lengthof(OpTbl1); i != e; ++i) {
443 unsigned RegOp = OpTbl1[i][0];
444 unsigned MemOp = OpTbl1[i][1];
Evan Chenga5853792009-07-15 06:10:07 +0000445 unsigned Align = OpTbl1[i][2];
Dan Gohman55d19662008-07-07 17:46:23 +0000446 if (!RegOp2MemOpTable1.insert(std::make_pair((unsigned*)RegOp,
Evan Chenga5853792009-07-15 06:10:07 +0000447 std::make_pair(MemOp,Align))).second)
Owen Anderson9a184ef2008-01-07 01:35:02 +0000448 assert(false && "Duplicated entries?");
Evan Chenga5853792009-07-15 06:10:07 +0000449 // Index 1, folded load
450 unsigned AuxInfo = 1 | (1 << 4);
Owen Anderson9a184ef2008-01-07 01:35:02 +0000451 if (RegOp != X86::FsMOVAPDrr && RegOp != X86::FsMOVAPSrr)
452 if (!MemOp2RegOpTable.insert(std::make_pair((unsigned*)MemOp,
Dan Gohman55d19662008-07-07 17:46:23 +0000453 std::make_pair(RegOp, AuxInfo))).second)
Owen Anderson9a184ef2008-01-07 01:35:02 +0000454 AmbEntries.push_back(MemOp);
455 }
456
Evan Chenga5853792009-07-15 06:10:07 +0000457 static const unsigned OpTbl2[][3] = {
458 { X86::ADC32rr, X86::ADC32rm, 0 },
459 { X86::ADC64rr, X86::ADC64rm, 0 },
460 { X86::ADD16rr, X86::ADD16rm, 0 },
461 { X86::ADD32rr, X86::ADD32rm, 0 },
462 { X86::ADD64rr, X86::ADD64rm, 0 },
463 { X86::ADD8rr, X86::ADD8rm, 0 },
464 { X86::ADDPDrr, X86::ADDPDrm, 16 },
465 { X86::ADDPSrr, X86::ADDPSrm, 16 },
466 { X86::ADDSDrr, X86::ADDSDrm, 0 },
467 { X86::ADDSSrr, X86::ADDSSrm, 0 },
468 { X86::ADDSUBPDrr, X86::ADDSUBPDrm, 16 },
469 { X86::ADDSUBPSrr, X86::ADDSUBPSrm, 16 },
470 { X86::AND16rr, X86::AND16rm, 0 },
471 { X86::AND32rr, X86::AND32rm, 0 },
472 { X86::AND64rr, X86::AND64rm, 0 },
473 { X86::AND8rr, X86::AND8rm, 0 },
474 { X86::ANDNPDrr, X86::ANDNPDrm, 16 },
475 { X86::ANDNPSrr, X86::ANDNPSrm, 16 },
476 { X86::ANDPDrr, X86::ANDPDrm, 16 },
477 { X86::ANDPSrr, X86::ANDPSrm, 16 },
478 { X86::CMOVA16rr, X86::CMOVA16rm, 0 },
479 { X86::CMOVA32rr, X86::CMOVA32rm, 0 },
480 { X86::CMOVA64rr, X86::CMOVA64rm, 0 },
481 { X86::CMOVAE16rr, X86::CMOVAE16rm, 0 },
482 { X86::CMOVAE32rr, X86::CMOVAE32rm, 0 },
483 { X86::CMOVAE64rr, X86::CMOVAE64rm, 0 },
484 { X86::CMOVB16rr, X86::CMOVB16rm, 0 },
485 { X86::CMOVB32rr, X86::CMOVB32rm, 0 },
486 { X86::CMOVB64rr, X86::CMOVB64rm, 0 },
487 { X86::CMOVBE16rr, X86::CMOVBE16rm, 0 },
488 { X86::CMOVBE32rr, X86::CMOVBE32rm, 0 },
489 { X86::CMOVBE64rr, X86::CMOVBE64rm, 0 },
490 { X86::CMOVE16rr, X86::CMOVE16rm, 0 },
491 { X86::CMOVE32rr, X86::CMOVE32rm, 0 },
492 { X86::CMOVE64rr, X86::CMOVE64rm, 0 },
493 { X86::CMOVG16rr, X86::CMOVG16rm, 0 },
494 { X86::CMOVG32rr, X86::CMOVG32rm, 0 },
495 { X86::CMOVG64rr, X86::CMOVG64rm, 0 },
496 { X86::CMOVGE16rr, X86::CMOVGE16rm, 0 },
497 { X86::CMOVGE32rr, X86::CMOVGE32rm, 0 },
498 { X86::CMOVGE64rr, X86::CMOVGE64rm, 0 },
499 { X86::CMOVL16rr, X86::CMOVL16rm, 0 },
500 { X86::CMOVL32rr, X86::CMOVL32rm, 0 },
501 { X86::CMOVL64rr, X86::CMOVL64rm, 0 },
502 { X86::CMOVLE16rr, X86::CMOVLE16rm, 0 },
503 { X86::CMOVLE32rr, X86::CMOVLE32rm, 0 },
504 { X86::CMOVLE64rr, X86::CMOVLE64rm, 0 },
505 { X86::CMOVNE16rr, X86::CMOVNE16rm, 0 },
506 { X86::CMOVNE32rr, X86::CMOVNE32rm, 0 },
507 { X86::CMOVNE64rr, X86::CMOVNE64rm, 0 },
508 { X86::CMOVNO16rr, X86::CMOVNO16rm, 0 },
509 { X86::CMOVNO32rr, X86::CMOVNO32rm, 0 },
510 { X86::CMOVNO64rr, X86::CMOVNO64rm, 0 },
511 { X86::CMOVNP16rr, X86::CMOVNP16rm, 0 },
512 { X86::CMOVNP32rr, X86::CMOVNP32rm, 0 },
513 { X86::CMOVNP64rr, X86::CMOVNP64rm, 0 },
514 { X86::CMOVNS16rr, X86::CMOVNS16rm, 0 },
515 { X86::CMOVNS32rr, X86::CMOVNS32rm, 0 },
516 { X86::CMOVNS64rr, X86::CMOVNS64rm, 0 },
517 { X86::CMOVO16rr, X86::CMOVO16rm, 0 },
518 { X86::CMOVO32rr, X86::CMOVO32rm, 0 },
519 { X86::CMOVO64rr, X86::CMOVO64rm, 0 },
520 { X86::CMOVP16rr, X86::CMOVP16rm, 0 },
521 { X86::CMOVP32rr, X86::CMOVP32rm, 0 },
522 { X86::CMOVP64rr, X86::CMOVP64rm, 0 },
523 { X86::CMOVS16rr, X86::CMOVS16rm, 0 },
524 { X86::CMOVS32rr, X86::CMOVS32rm, 0 },
525 { X86::CMOVS64rr, X86::CMOVS64rm, 0 },
526 { X86::CMPPDrri, X86::CMPPDrmi, 16 },
527 { X86::CMPPSrri, X86::CMPPSrmi, 16 },
528 { X86::CMPSDrr, X86::CMPSDrm, 0 },
529 { X86::CMPSSrr, X86::CMPSSrm, 0 },
530 { X86::DIVPDrr, X86::DIVPDrm, 16 },
531 { X86::DIVPSrr, X86::DIVPSrm, 16 },
532 { X86::DIVSDrr, X86::DIVSDrm, 0 },
533 { X86::DIVSSrr, X86::DIVSSrm, 0 },
534 { X86::FsANDNPDrr, X86::FsANDNPDrm, 16 },
535 { X86::FsANDNPSrr, X86::FsANDNPSrm, 16 },
536 { X86::FsANDPDrr, X86::FsANDPDrm, 16 },
537 { X86::FsANDPSrr, X86::FsANDPSrm, 16 },
538 { X86::FsORPDrr, X86::FsORPDrm, 16 },
539 { X86::FsORPSrr, X86::FsORPSrm, 16 },
540 { X86::FsXORPDrr, X86::FsXORPDrm, 16 },
541 { X86::FsXORPSrr, X86::FsXORPSrm, 16 },
542 { X86::HADDPDrr, X86::HADDPDrm, 16 },
543 { X86::HADDPSrr, X86::HADDPSrm, 16 },
544 { X86::HSUBPDrr, X86::HSUBPDrm, 16 },
545 { X86::HSUBPSrr, X86::HSUBPSrm, 16 },
546 { X86::IMUL16rr, X86::IMUL16rm, 0 },
547 { X86::IMUL32rr, X86::IMUL32rm, 0 },
548 { X86::IMUL64rr, X86::IMUL64rm, 0 },
549 { X86::MAXPDrr, X86::MAXPDrm, 16 },
550 { X86::MAXPDrr_Int, X86::MAXPDrm_Int, 16 },
551 { X86::MAXPSrr, X86::MAXPSrm, 16 },
552 { X86::MAXPSrr_Int, X86::MAXPSrm_Int, 16 },
553 { X86::MAXSDrr, X86::MAXSDrm, 0 },
554 { X86::MAXSDrr_Int, X86::MAXSDrm_Int, 0 },
555 { X86::MAXSSrr, X86::MAXSSrm, 0 },
556 { X86::MAXSSrr_Int, X86::MAXSSrm_Int, 0 },
557 { X86::MINPDrr, X86::MINPDrm, 16 },
558 { X86::MINPDrr_Int, X86::MINPDrm_Int, 16 },
559 { X86::MINPSrr, X86::MINPSrm, 16 },
560 { X86::MINPSrr_Int, X86::MINPSrm_Int, 16 },
561 { X86::MINSDrr, X86::MINSDrm, 0 },
562 { X86::MINSDrr_Int, X86::MINSDrm_Int, 0 },
563 { X86::MINSSrr, X86::MINSSrm, 0 },
564 { X86::MINSSrr_Int, X86::MINSSrm_Int, 0 },
565 { X86::MULPDrr, X86::MULPDrm, 16 },
566 { X86::MULPSrr, X86::MULPSrm, 16 },
567 { X86::MULSDrr, X86::MULSDrm, 0 },
568 { X86::MULSSrr, X86::MULSSrm, 0 },
569 { X86::OR16rr, X86::OR16rm, 0 },
570 { X86::OR32rr, X86::OR32rm, 0 },
571 { X86::OR64rr, X86::OR64rm, 0 },
572 { X86::OR8rr, X86::OR8rm, 0 },
573 { X86::ORPDrr, X86::ORPDrm, 16 },
574 { X86::ORPSrr, X86::ORPSrm, 16 },
575 { X86::PACKSSDWrr, X86::PACKSSDWrm, 16 },
576 { X86::PACKSSWBrr, X86::PACKSSWBrm, 16 },
577 { X86::PACKUSWBrr, X86::PACKUSWBrm, 16 },
578 { X86::PADDBrr, X86::PADDBrm, 16 },
579 { X86::PADDDrr, X86::PADDDrm, 16 },
580 { X86::PADDQrr, X86::PADDQrm, 16 },
581 { X86::PADDSBrr, X86::PADDSBrm, 16 },
582 { X86::PADDSWrr, X86::PADDSWrm, 16 },
583 { X86::PADDWrr, X86::PADDWrm, 16 },
584 { X86::PANDNrr, X86::PANDNrm, 16 },
585 { X86::PANDrr, X86::PANDrm, 16 },
586 { X86::PAVGBrr, X86::PAVGBrm, 16 },
587 { X86::PAVGWrr, X86::PAVGWrm, 16 },
588 { X86::PCMPEQBrr, X86::PCMPEQBrm, 16 },
589 { X86::PCMPEQDrr, X86::PCMPEQDrm, 16 },
590 { X86::PCMPEQWrr, X86::PCMPEQWrm, 16 },
591 { X86::PCMPGTBrr, X86::PCMPGTBrm, 16 },
592 { X86::PCMPGTDrr, X86::PCMPGTDrm, 16 },
593 { X86::PCMPGTWrr, X86::PCMPGTWrm, 16 },
594 { X86::PINSRWrri, X86::PINSRWrmi, 16 },
595 { X86::PMADDWDrr, X86::PMADDWDrm, 16 },
596 { X86::PMAXSWrr, X86::PMAXSWrm, 16 },
597 { X86::PMAXUBrr, X86::PMAXUBrm, 16 },
598 { X86::PMINSWrr, X86::PMINSWrm, 16 },
599 { X86::PMINUBrr, X86::PMINUBrm, 16 },
600 { X86::PMULDQrr, X86::PMULDQrm, 16 },
601 { X86::PMULHUWrr, X86::PMULHUWrm, 16 },
602 { X86::PMULHWrr, X86::PMULHWrm, 16 },
603 { X86::PMULLDrr, X86::PMULLDrm, 16 },
604 { X86::PMULLDrr_int, X86::PMULLDrm_int, 16 },
605 { X86::PMULLWrr, X86::PMULLWrm, 16 },
606 { X86::PMULUDQrr, X86::PMULUDQrm, 16 },
607 { X86::PORrr, X86::PORrm, 16 },
608 { X86::PSADBWrr, X86::PSADBWrm, 16 },
609 { X86::PSLLDrr, X86::PSLLDrm, 16 },
610 { X86::PSLLQrr, X86::PSLLQrm, 16 },
611 { X86::PSLLWrr, X86::PSLLWrm, 16 },
612 { X86::PSRADrr, X86::PSRADrm, 16 },
613 { X86::PSRAWrr, X86::PSRAWrm, 16 },
614 { X86::PSRLDrr, X86::PSRLDrm, 16 },
615 { X86::PSRLQrr, X86::PSRLQrm, 16 },
616 { X86::PSRLWrr, X86::PSRLWrm, 16 },
617 { X86::PSUBBrr, X86::PSUBBrm, 16 },
618 { X86::PSUBDrr, X86::PSUBDrm, 16 },
619 { X86::PSUBSBrr, X86::PSUBSBrm, 16 },
620 { X86::PSUBSWrr, X86::PSUBSWrm, 16 },
621 { X86::PSUBWrr, X86::PSUBWrm, 16 },
622 { X86::PUNPCKHBWrr, X86::PUNPCKHBWrm, 16 },
623 { X86::PUNPCKHDQrr, X86::PUNPCKHDQrm, 16 },
624 { X86::PUNPCKHQDQrr, X86::PUNPCKHQDQrm, 16 },
625 { X86::PUNPCKHWDrr, X86::PUNPCKHWDrm, 16 },
626 { X86::PUNPCKLBWrr, X86::PUNPCKLBWrm, 16 },
627 { X86::PUNPCKLDQrr, X86::PUNPCKLDQrm, 16 },
628 { X86::PUNPCKLQDQrr, X86::PUNPCKLQDQrm, 16 },
629 { X86::PUNPCKLWDrr, X86::PUNPCKLWDrm, 16 },
630 { X86::PXORrr, X86::PXORrm, 16 },
631 { X86::SBB32rr, X86::SBB32rm, 0 },
632 { X86::SBB64rr, X86::SBB64rm, 0 },
633 { X86::SHUFPDrri, X86::SHUFPDrmi, 16 },
634 { X86::SHUFPSrri, X86::SHUFPSrmi, 16 },
635 { X86::SUB16rr, X86::SUB16rm, 0 },
636 { X86::SUB32rr, X86::SUB32rm, 0 },
637 { X86::SUB64rr, X86::SUB64rm, 0 },
638 { X86::SUB8rr, X86::SUB8rm, 0 },
639 { X86::SUBPDrr, X86::SUBPDrm, 16 },
640 { X86::SUBPSrr, X86::SUBPSrm, 16 },
641 { X86::SUBSDrr, X86::SUBSDrm, 0 },
642 { X86::SUBSSrr, X86::SUBSSrm, 0 },
Owen Anderson9a184ef2008-01-07 01:35:02 +0000643 // FIXME: TEST*rr -> swapped operand of TEST*mr.
Evan Chenga5853792009-07-15 06:10:07 +0000644 { X86::UNPCKHPDrr, X86::UNPCKHPDrm, 16 },
645 { X86::UNPCKHPSrr, X86::UNPCKHPSrm, 16 },
646 { X86::UNPCKLPDrr, X86::UNPCKLPDrm, 16 },
647 { X86::UNPCKLPSrr, X86::UNPCKLPSrm, 16 },
648 { X86::XOR16rr, X86::XOR16rm, 0 },
649 { X86::XOR32rr, X86::XOR32rm, 0 },
650 { X86::XOR64rr, X86::XOR64rm, 0 },
651 { X86::XOR8rr, X86::XOR8rm, 0 },
652 { X86::XORPDrr, X86::XORPDrm, 16 },
653 { X86::XORPSrr, X86::XORPSrm, 16 }
Owen Anderson9a184ef2008-01-07 01:35:02 +0000654 };
655
656 for (unsigned i = 0, e = array_lengthof(OpTbl2); i != e; ++i) {
657 unsigned RegOp = OpTbl2[i][0];
658 unsigned MemOp = OpTbl2[i][1];
Evan Chenga5853792009-07-15 06:10:07 +0000659 unsigned Align = OpTbl2[i][2];
Dan Gohman55d19662008-07-07 17:46:23 +0000660 if (!RegOp2MemOpTable2.insert(std::make_pair((unsigned*)RegOp,
Evan Chenga5853792009-07-15 06:10:07 +0000661 std::make_pair(MemOp,Align))).second)
Owen Anderson9a184ef2008-01-07 01:35:02 +0000662 assert(false && "Duplicated entries?");
Evan Chenga5853792009-07-15 06:10:07 +0000663 // Index 2, folded load
664 unsigned AuxInfo = 2 | (1 << 4);
Owen Anderson9a184ef2008-01-07 01:35:02 +0000665 if (!MemOp2RegOpTable.insert(std::make_pair((unsigned*)MemOp,
Dan Gohman55d19662008-07-07 17:46:23 +0000666 std::make_pair(RegOp, AuxInfo))).second)
Owen Anderson9a184ef2008-01-07 01:35:02 +0000667 AmbEntries.push_back(MemOp);
668 }
669
670 // Remove ambiguous entries.
671 assert(AmbEntries.empty() && "Duplicated entries in unfolding maps?");
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000672}
673
674bool X86InstrInfo::isMoveInstr(const MachineInstr& MI,
Evan Chengf97496a2009-01-20 19:12:24 +0000675 unsigned &SrcReg, unsigned &DstReg,
676 unsigned &SrcSubIdx, unsigned &DstSubIdx) const {
Chris Lattnerff195282008-03-11 19:28:17 +0000677 switch (MI.getOpcode()) {
678 default:
679 return false;
680 case X86::MOV8rr:
Bill Wendling2d1c8222009-04-17 22:40:38 +0000681 case X86::MOV8rr_NOREX:
Chris Lattnerff195282008-03-11 19:28:17 +0000682 case X86::MOV16rr:
683 case X86::MOV32rr:
684 case X86::MOV64rr:
Chris Lattnerff195282008-03-11 19:28:17 +0000685 case X86::MOVSSrr:
686 case X86::MOVSDrr:
Chris Lattnerc81df282008-03-11 19:30:09 +0000687
688 // FP Stack register class copies
689 case X86::MOV_Fp3232: case X86::MOV_Fp6464: case X86::MOV_Fp8080:
690 case X86::MOV_Fp3264: case X86::MOV_Fp3280:
691 case X86::MOV_Fp6432: case X86::MOV_Fp8032:
692
Chris Lattnerff195282008-03-11 19:28:17 +0000693 case X86::FsMOVAPSrr:
694 case X86::FsMOVAPDrr:
695 case X86::MOVAPSrr:
696 case X86::MOVAPDrr:
Dan Gohmana645d1a2009-01-09 02:40:34 +0000697 case X86::MOVDQArr:
Chris Lattnerff195282008-03-11 19:28:17 +0000698 case X86::MOVSS2PSrr:
699 case X86::MOVSD2PDrr:
700 case X86::MOVPS2SSrr:
701 case X86::MOVPD2SDrr:
Chris Lattnerff195282008-03-11 19:28:17 +0000702 case X86::MMX_MOVQ64rr:
703 assert(MI.getNumOperands() >= 2 &&
Dan Gohmanb9f4fa72008-10-03 15:45:36 +0000704 MI.getOperand(0).isReg() &&
705 MI.getOperand(1).isReg() &&
Chris Lattnerff195282008-03-11 19:28:17 +0000706 "invalid register-register move instruction");
Evan Chengf97496a2009-01-20 19:12:24 +0000707 SrcReg = MI.getOperand(1).getReg();
708 DstReg = MI.getOperand(0).getReg();
709 SrcSubIdx = MI.getOperand(1).getSubReg();
710 DstSubIdx = MI.getOperand(0).getSubReg();
Chris Lattnerff195282008-03-11 19:28:17 +0000711 return true;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000712 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000713}
714
Evan Cheng756aef32010-01-12 00:09:37 +0000715bool
Evan Chengeb485c92010-01-13 00:30:23 +0000716X86InstrInfo::isCoalescableExtInstr(const MachineInstr &MI,
717 unsigned &SrcReg, unsigned &DstReg,
718 unsigned &SubIdx) const {
Evan Cheng756aef32010-01-12 00:09:37 +0000719 switch (MI.getOpcode()) {
720 default: break;
721 case X86::MOVSX16rr8:
722 case X86::MOVZX16rr8:
723 case X86::MOVSX32rr8:
724 case X86::MOVZX32rr8:
725 case X86::MOVSX64rr8:
726 case X86::MOVZX64rr8:
Evan Cheng64b06562010-01-13 08:01:32 +0000727 if (!TM.getSubtarget<X86Subtarget>().is64Bit())
728 // It's not always legal to reference the low 8-bit of the larger
729 // register in 32-bit mode.
730 return false;
Evan Cheng756aef32010-01-12 00:09:37 +0000731 case X86::MOVSX32rr16:
732 case X86::MOVZX32rr16:
733 case X86::MOVSX64rr16:
734 case X86::MOVZX64rr16:
735 case X86::MOVSX64rr32:
736 case X86::MOVZX64rr32: {
737 if (MI.getOperand(0).getSubReg() || MI.getOperand(1).getSubReg())
738 // Be conservative.
739 return false;
Evan Cheng756aef32010-01-12 00:09:37 +0000740 SrcReg = MI.getOperand(1).getReg();
741 DstReg = MI.getOperand(0).getReg();
Evan Cheng756aef32010-01-12 00:09:37 +0000742 switch (MI.getOpcode()) {
743 default:
744 llvm_unreachable(0);
745 break;
746 case X86::MOVSX16rr8:
747 case X86::MOVZX16rr8:
748 case X86::MOVSX32rr8:
749 case X86::MOVZX32rr8:
750 case X86::MOVSX64rr8:
751 case X86::MOVZX64rr8:
Evan Chengeb485c92010-01-13 00:30:23 +0000752 SubIdx = 1;
Evan Cheng756aef32010-01-12 00:09:37 +0000753 break;
754 case X86::MOVSX32rr16:
755 case X86::MOVZX32rr16:
756 case X86::MOVSX64rr16:
757 case X86::MOVZX64rr16:
Evan Chengeb485c92010-01-13 00:30:23 +0000758 SubIdx = 3;
Evan Cheng756aef32010-01-12 00:09:37 +0000759 break;
760 case X86::MOVSX64rr32:
761 case X86::MOVZX64rr32:
Evan Chengeb485c92010-01-13 00:30:23 +0000762 SubIdx = 4;
Evan Cheng756aef32010-01-12 00:09:37 +0000763 break;
764 }
Evan Chengeb485c92010-01-13 00:30:23 +0000765 return true;
Evan Cheng756aef32010-01-12 00:09:37 +0000766 }
767 }
Evan Chengeb485c92010-01-13 00:30:23 +0000768 return false;
Evan Cheng756aef32010-01-12 00:09:37 +0000769}
770
David Greene138ae532009-11-12 20:55:29 +0000771/// isFrameOperand - Return true and the FrameIndex if the specified
772/// operand and follow operands form a reference to the stack frame.
773bool X86InstrInfo::isFrameOperand(const MachineInstr *MI, unsigned int Op,
774 int &FrameIndex) const {
775 if (MI->getOperand(Op).isFI() && MI->getOperand(Op+1).isImm() &&
776 MI->getOperand(Op+2).isReg() && MI->getOperand(Op+3).isImm() &&
777 MI->getOperand(Op+1).getImm() == 1 &&
778 MI->getOperand(Op+2).getReg() == 0 &&
779 MI->getOperand(Op+3).getImm() == 0) {
780 FrameIndex = MI->getOperand(Op).getIndex();
781 return true;
782 }
783 return false;
784}
785
David Greene98c70f72009-11-13 00:29:53 +0000786static bool isFrameLoadOpcode(int Opcode) {
787 switch (Opcode) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000788 default: break;
789 case X86::MOV8rm:
790 case X86::MOV16rm:
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000791 case X86::MOV32rm:
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000792 case X86::MOV64rm:
793 case X86::LD_Fp64m:
794 case X86::MOVSSrm:
795 case X86::MOVSDrm:
796 case X86::MOVAPSrm:
797 case X86::MOVAPDrm:
Dan Gohmana645d1a2009-01-09 02:40:34 +0000798 case X86::MOVDQArm:
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000799 case X86::MMX_MOVD64rm:
800 case X86::MMX_MOVQ64rm:
David Greene98c70f72009-11-13 00:29:53 +0000801 return true;
802 break;
803 }
804 return false;
805}
806
807static bool isFrameStoreOpcode(int Opcode) {
808 switch (Opcode) {
809 default: break;
810 case X86::MOV8mr:
811 case X86::MOV16mr:
812 case X86::MOV32mr:
813 case X86::MOV64mr:
814 case X86::ST_FpP64m:
815 case X86::MOVSSmr:
816 case X86::MOVSDmr:
817 case X86::MOVAPSmr:
818 case X86::MOVAPDmr:
819 case X86::MOVDQAmr:
820 case X86::MMX_MOVD64mr:
821 case X86::MMX_MOVQ64mr:
822 case X86::MMX_MOVNTQmr:
823 return true;
824 }
825 return false;
826}
827
828unsigned X86InstrInfo::isLoadFromStackSlot(const MachineInstr *MI,
829 int &FrameIndex) const {
830 if (isFrameLoadOpcode(MI->getOpcode()))
831 if (isFrameOperand(MI, 1, FrameIndex))
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000832 return MI->getOperand(0).getReg();
David Greene98c70f72009-11-13 00:29:53 +0000833 return 0;
834}
835
836unsigned X86InstrInfo::isLoadFromStackSlotPostFE(const MachineInstr *MI,
837 int &FrameIndex) const {
838 if (isFrameLoadOpcode(MI->getOpcode())) {
839 unsigned Reg;
840 if ((Reg = isLoadFromStackSlot(MI, FrameIndex)))
841 return Reg;
David Greene138ae532009-11-12 20:55:29 +0000842 // Check for post-frame index elimination operations
David Greene647636f2009-12-04 22:38:46 +0000843 const MachineMemOperand *Dummy;
844 return hasLoadFromStackSlot(MI, Dummy, FrameIndex);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000845 }
846 return 0;
847}
848
David Greene138ae532009-11-12 20:55:29 +0000849bool X86InstrInfo::hasLoadFromStackSlot(const MachineInstr *MI,
David Greene647636f2009-12-04 22:38:46 +0000850 const MachineMemOperand *&MMO,
David Greene138ae532009-11-12 20:55:29 +0000851 int &FrameIndex) const {
852 for (MachineInstr::mmo_iterator o = MI->memoperands_begin(),
853 oe = MI->memoperands_end();
854 o != oe;
855 ++o) {
856 if ((*o)->isLoad() && (*o)->getValue())
857 if (const FixedStackPseudoSourceValue *Value =
858 dyn_cast<const FixedStackPseudoSourceValue>((*o)->getValue())) {
859 FrameIndex = Value->getFrameIndex();
David Greene647636f2009-12-04 22:38:46 +0000860 MMO = *o;
David Greene138ae532009-11-12 20:55:29 +0000861 return true;
862 }
863 }
864 return false;
865}
866
Dan Gohman90feee22008-11-18 19:49:32 +0000867unsigned X86InstrInfo::isStoreToStackSlot(const MachineInstr *MI,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000868 int &FrameIndex) const {
David Greene98c70f72009-11-13 00:29:53 +0000869 if (isFrameStoreOpcode(MI->getOpcode()))
870 if (isFrameOperand(MI, 0, FrameIndex))
Rafael Espindola7f69c042009-03-28 17:03:24 +0000871 return MI->getOperand(X86AddrNumOperands).getReg();
David Greene98c70f72009-11-13 00:29:53 +0000872 return 0;
873}
874
875unsigned X86InstrInfo::isStoreToStackSlotPostFE(const MachineInstr *MI,
876 int &FrameIndex) const {
877 if (isFrameStoreOpcode(MI->getOpcode())) {
878 unsigned Reg;
879 if ((Reg = isStoreToStackSlot(MI, FrameIndex)))
880 return Reg;
David Greene138ae532009-11-12 20:55:29 +0000881 // Check for post-frame index elimination operations
David Greene647636f2009-12-04 22:38:46 +0000882 const MachineMemOperand *Dummy;
883 return hasStoreToStackSlot(MI, Dummy, FrameIndex);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000884 }
885 return 0;
886}
887
David Greene138ae532009-11-12 20:55:29 +0000888bool X86InstrInfo::hasStoreToStackSlot(const MachineInstr *MI,
David Greene647636f2009-12-04 22:38:46 +0000889 const MachineMemOperand *&MMO,
David Greene138ae532009-11-12 20:55:29 +0000890 int &FrameIndex) const {
891 for (MachineInstr::mmo_iterator o = MI->memoperands_begin(),
892 oe = MI->memoperands_end();
893 o != oe;
894 ++o) {
895 if ((*o)->isStore() && (*o)->getValue())
896 if (const FixedStackPseudoSourceValue *Value =
897 dyn_cast<const FixedStackPseudoSourceValue>((*o)->getValue())) {
898 FrameIndex = Value->getFrameIndex();
David Greene647636f2009-12-04 22:38:46 +0000899 MMO = *o;
David Greene138ae532009-11-12 20:55:29 +0000900 return true;
901 }
902 }
903 return false;
904}
905
Evan Chengb819a512008-03-27 01:45:11 +0000906/// regIsPICBase - Return true if register is PIC base (i.e.g defined by
907/// X86::MOVPC32r.
Dan Gohman221a4372008-07-07 23:14:23 +0000908static bool regIsPICBase(unsigned BaseReg, const MachineRegisterInfo &MRI) {
Evan Chengb819a512008-03-27 01:45:11 +0000909 bool isPICBase = false;
910 for (MachineRegisterInfo::def_iterator I = MRI.def_begin(BaseReg),
911 E = MRI.def_end(); I != E; ++I) {
912 MachineInstr *DefMI = I.getOperand().getParent();
913 if (DefMI->getOpcode() != X86::MOVPC32r)
914 return false;
915 assert(!isPICBase && "More than one PIC base?");
916 isPICBase = true;
917 }
918 return isPICBase;
919}
Evan Chenge9caab52008-03-31 07:54:19 +0000920
Bill Wendlingb1cc1302008-05-12 20:54:26 +0000921bool
Dan Gohman1ef18852009-10-10 00:34:18 +0000922X86InstrInfo::isReallyTriviallyReMaterializable(const MachineInstr *MI,
923 AliasAnalysis *AA) const {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000924 switch (MI->getOpcode()) {
925 default: break;
Evan Cheng1ea8e6b2008-03-27 01:41:09 +0000926 case X86::MOV8rm:
927 case X86::MOV16rm:
Evan Cheng1ea8e6b2008-03-27 01:41:09 +0000928 case X86::MOV32rm:
Evan Cheng1ea8e6b2008-03-27 01:41:09 +0000929 case X86::MOV64rm:
930 case X86::LD_Fp64m:
931 case X86::MOVSSrm:
932 case X86::MOVSDrm:
933 case X86::MOVAPSrm:
Evan Cheng9d7cd4e2009-11-16 21:56:03 +0000934 case X86::MOVUPSrm:
Evan Cheng8e664712009-11-17 09:51:18 +0000935 case X86::MOVUPSrm_Int:
Evan Cheng1ea8e6b2008-03-27 01:41:09 +0000936 case X86::MOVAPDrm:
Dan Gohmana645d1a2009-01-09 02:40:34 +0000937 case X86::MOVDQArm:
Evan Cheng1ea8e6b2008-03-27 01:41:09 +0000938 case X86::MMX_MOVD64rm:
Evan Cheng8e664712009-11-17 09:51:18 +0000939 case X86::MMX_MOVQ64rm:
940 case X86::FsMOVAPSrm:
941 case X86::FsMOVAPDrm: {
Evan Cheng1ea8e6b2008-03-27 01:41:09 +0000942 // Loads from constant pools are trivially rematerializable.
Dan Gohmanb9f4fa72008-10-03 15:45:36 +0000943 if (MI->getOperand(1).isReg() &&
944 MI->getOperand(2).isImm() &&
945 MI->getOperand(3).isReg() && MI->getOperand(3).getReg() == 0 &&
Dan Gohman1ef18852009-10-10 00:34:18 +0000946 MI->isInvariantLoad(AA)) {
Evan Cheng1ea8e6b2008-03-27 01:41:09 +0000947 unsigned BaseReg = MI->getOperand(1).getReg();
Chris Lattnerdc6fc472009-06-27 04:16:01 +0000948 if (BaseReg == 0 || BaseReg == X86::RIP)
Evan Cheng1ea8e6b2008-03-27 01:41:09 +0000949 return true;
950 // Allow re-materialization of PIC load.
Dan Gohmanb9f4fa72008-10-03 15:45:36 +0000951 if (!ReMatPICStubLoad && MI->getOperand(4).isGlobal())
Evan Chengc87df652008-04-01 23:26:12 +0000952 return false;
Dan Gohman221a4372008-07-07 23:14:23 +0000953 const MachineFunction &MF = *MI->getParent()->getParent();
954 const MachineRegisterInfo &MRI = MF.getRegInfo();
Evan Cheng1ea8e6b2008-03-27 01:41:09 +0000955 bool isPICBase = false;
956 for (MachineRegisterInfo::def_iterator I = MRI.def_begin(BaseReg),
957 E = MRI.def_end(); I != E; ++I) {
958 MachineInstr *DefMI = I.getOperand().getParent();
959 if (DefMI->getOpcode() != X86::MOVPC32r)
960 return false;
961 assert(!isPICBase && "More than one PIC base?");
962 isPICBase = true;
963 }
964 return isPICBase;
965 }
966 return false;
Evan Cheng60490e62008-02-22 09:25:47 +0000967 }
Evan Cheng1ea8e6b2008-03-27 01:41:09 +0000968
969 case X86::LEA32r:
970 case X86::LEA64r: {
Dan Gohmanb9f4fa72008-10-03 15:45:36 +0000971 if (MI->getOperand(2).isImm() &&
972 MI->getOperand(3).isReg() && MI->getOperand(3).getReg() == 0 &&
973 !MI->getOperand(4).isReg()) {
Evan Cheng1ea8e6b2008-03-27 01:41:09 +0000974 // lea fi#, lea GV, etc. are all rematerializable.
Dan Gohmanb9f4fa72008-10-03 15:45:36 +0000975 if (!MI->getOperand(1).isReg())
Dan Gohmanbee19a42008-09-26 21:30:20 +0000976 return true;
Evan Cheng1ea8e6b2008-03-27 01:41:09 +0000977 unsigned BaseReg = MI->getOperand(1).getReg();
978 if (BaseReg == 0)
979 return true;
980 // Allow re-materialization of lea PICBase + x.
Dan Gohman221a4372008-07-07 23:14:23 +0000981 const MachineFunction &MF = *MI->getParent()->getParent();
982 const MachineRegisterInfo &MRI = MF.getRegInfo();
Evan Chengb819a512008-03-27 01:45:11 +0000983 return regIsPICBase(BaseReg, MRI);
Evan Cheng1ea8e6b2008-03-27 01:41:09 +0000984 }
985 return false;
986 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000987 }
Evan Cheng1ea8e6b2008-03-27 01:41:09 +0000988
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000989 // All other instructions marked M_REMATERIALIZABLE are always trivially
990 // rematerializable.
991 return true;
992}
993
Evan Chengc564ded2008-06-24 07:10:51 +0000994/// isSafeToClobberEFLAGS - Return true if it's safe insert an instruction that
995/// would clobber the EFLAGS condition register. Note the result may be
996/// conservative. If it cannot definitely determine the safety after visiting
Dan Gohmanf20cb162009-10-14 00:08:59 +0000997/// a few instructions in each direction it assumes it's not safe.
Evan Chengc564ded2008-06-24 07:10:51 +0000998static bool isSafeToClobberEFLAGS(MachineBasicBlock &MBB,
999 MachineBasicBlock::iterator I) {
Dan Gohman3588f9d2008-10-21 03:24:31 +00001000 // It's always safe to clobber EFLAGS at the end of a block.
1001 if (I == MBB.end())
1002 return true;
1003
Evan Chengc564ded2008-06-24 07:10:51 +00001004 // For compile time consideration, if we are not able to determine the
Dan Gohmanf20cb162009-10-14 00:08:59 +00001005 // safety after visiting 4 instructions in each direction, we will assume
1006 // it's not safe.
1007 MachineBasicBlock::iterator Iter = I;
1008 for (unsigned i = 0; i < 4; ++i) {
Evan Chengc564ded2008-06-24 07:10:51 +00001009 bool SeenDef = false;
Dan Gohmanf20cb162009-10-14 00:08:59 +00001010 for (unsigned j = 0, e = Iter->getNumOperands(); j != e; ++j) {
1011 MachineOperand &MO = Iter->getOperand(j);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00001012 if (!MO.isReg())
Evan Chengc564ded2008-06-24 07:10:51 +00001013 continue;
1014 if (MO.getReg() == X86::EFLAGS) {
1015 if (MO.isUse())
1016 return false;
1017 SeenDef = true;
1018 }
1019 }
1020
1021 if (SeenDef)
1022 // This instruction defines EFLAGS, no need to look any further.
1023 return true;
Dan Gohmanf20cb162009-10-14 00:08:59 +00001024 ++Iter;
Dan Gohman3588f9d2008-10-21 03:24:31 +00001025
1026 // If we make it to the end of the block, it's safe to clobber EFLAGS.
Dan Gohmanf20cb162009-10-14 00:08:59 +00001027 if (Iter == MBB.end())
1028 return true;
1029 }
1030
1031 Iter = I;
1032 for (unsigned i = 0; i < 4; ++i) {
1033 // If we make it to the beginning of the block, it's safe to clobber
1034 // EFLAGS iff EFLAGS is not live-in.
1035 if (Iter == MBB.begin())
1036 return !MBB.isLiveIn(X86::EFLAGS);
1037
1038 --Iter;
1039 bool SawKill = false;
1040 for (unsigned j = 0, e = Iter->getNumOperands(); j != e; ++j) {
1041 MachineOperand &MO = Iter->getOperand(j);
1042 if (MO.isReg() && MO.getReg() == X86::EFLAGS) {
1043 if (MO.isDef()) return MO.isDead();
1044 if (MO.isKill()) SawKill = true;
1045 }
1046 }
1047
1048 if (SawKill)
1049 // This instruction kills EFLAGS and doesn't redefine it, so
1050 // there's no need to look further.
Dan Gohman3588f9d2008-10-21 03:24:31 +00001051 return true;
Evan Chengc564ded2008-06-24 07:10:51 +00001052 }
1053
1054 // Conservative answer.
1055 return false;
1056}
1057
Evan Cheng7d73efc2008-03-31 20:40:39 +00001058void X86InstrInfo::reMaterialize(MachineBasicBlock &MBB,
1059 MachineBasicBlock::iterator I,
Evan Cheng463a3e42009-07-16 09:20:10 +00001060 unsigned DestReg, unsigned SubIdx,
Evan Chenga88d1ac2009-11-14 02:55:43 +00001061 const MachineInstr *Orig,
1062 const TargetRegisterInfo *TRI) const {
Bill Wendling13ee2e42009-02-11 21:51:19 +00001063 DebugLoc DL = DebugLoc::getUnknownLoc();
1064 if (I != MBB.end()) DL = I->getDebugLoc();
1065
Evan Cheng1c32d2d2008-04-16 23:44:44 +00001066 if (SubIdx && TargetRegisterInfo::isPhysicalRegister(DestReg)) {
Evan Chenga88d1ac2009-11-14 02:55:43 +00001067 DestReg = TRI->getSubReg(DestReg, SubIdx);
Evan Cheng1c32d2d2008-04-16 23:44:44 +00001068 SubIdx = 0;
1069 }
1070
Evan Cheng7d73efc2008-03-31 20:40:39 +00001071 // MOV32r0 etc. are implemented with xor which clobbers condition code.
1072 // Re-materialize them as movri instructions to avoid side effects.
Evan Cheng463a3e42009-07-16 09:20:10 +00001073 bool Clone = true;
1074 unsigned Opc = Orig->getOpcode();
1075 switch (Opc) {
Evan Chengc564ded2008-06-24 07:10:51 +00001076 default: break;
Evan Cheng7d73efc2008-03-31 20:40:39 +00001077 case X86::MOV8r0:
Dan Gohmanb9e1c8d2010-01-12 04:42:54 +00001078 case X86::MOV16r0:
1079 case X86::MOV32r0:
1080 case X86::MOV64r0: {
Evan Chengc564ded2008-06-24 07:10:51 +00001081 if (!isSafeToClobberEFLAGS(MBB, I)) {
Evan Cheng463a3e42009-07-16 09:20:10 +00001082 switch (Opc) {
Evan Chengc564ded2008-06-24 07:10:51 +00001083 default: break;
1084 case X86::MOV8r0: Opc = X86::MOV8ri; break;
Dan Gohmanb9e1c8d2010-01-12 04:42:54 +00001085 case X86::MOV16r0: Opc = X86::MOV16ri; break;
Evan Chengc564ded2008-06-24 07:10:51 +00001086 case X86::MOV32r0: Opc = X86::MOV32ri; break;
Dan Gohmanb9e1c8d2010-01-12 04:42:54 +00001087 case X86::MOV64r0: Opc = X86::MOV64ri; break;
Evan Chengc564ded2008-06-24 07:10:51 +00001088 }
Evan Cheng463a3e42009-07-16 09:20:10 +00001089 Clone = false;
Evan Chengc564ded2008-06-24 07:10:51 +00001090 }
Evan Cheng7d73efc2008-03-31 20:40:39 +00001091 break;
Evan Chengc564ded2008-06-24 07:10:51 +00001092 }
1093 }
1094
Evan Cheng463a3e42009-07-16 09:20:10 +00001095 if (Clone) {
Dan Gohman221a4372008-07-07 23:14:23 +00001096 MachineInstr *MI = MBB.getParent()->CloneMachineInstr(Orig);
Evan Cheng7d73efc2008-03-31 20:40:39 +00001097 MI->getOperand(0).setReg(DestReg);
1098 MBB.insert(I, MI);
Evan Cheng463a3e42009-07-16 09:20:10 +00001099 } else {
1100 BuildMI(MBB, I, DL, get(Opc), DestReg).addImm(0);
Evan Cheng7d73efc2008-03-31 20:40:39 +00001101 }
Evan Cheng1c32d2d2008-04-16 23:44:44 +00001102
Evan Cheng463a3e42009-07-16 09:20:10 +00001103 MachineInstr *NewMI = prior(I);
1104 NewMI->getOperand(0).setSubReg(SubIdx);
Evan Cheng7d73efc2008-03-31 20:40:39 +00001105}
1106
Evan Chengfa1a4952007-10-05 08:04:01 +00001107/// hasLiveCondCodeDef - True if MI has a condition code def, e.g. EFLAGS, that
1108/// is not marked dead.
1109static bool hasLiveCondCodeDef(MachineInstr *MI) {
Evan Chengfa1a4952007-10-05 08:04:01 +00001110 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
1111 MachineOperand &MO = MI->getOperand(i);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00001112 if (MO.isReg() && MO.isDef() &&
Evan Chengfa1a4952007-10-05 08:04:01 +00001113 MO.getReg() == X86::EFLAGS && !MO.isDead()) {
1114 return true;
1115 }
1116 }
1117 return false;
1118}
1119
Evan Cheng85979012009-12-12 20:03:14 +00001120/// convertToThreeAddressWithLEA - Helper for convertToThreeAddress when
Evan Chengf031da82009-12-11 06:01:48 +00001121/// 16-bit LEA is disabled, use 32-bit LEA to form 3-address code by promoting
1122/// to a 32-bit superregister and then truncating back down to a 16-bit
1123/// subregister.
1124MachineInstr *
1125X86InstrInfo::convertToThreeAddressWithLEA(unsigned MIOpc,
1126 MachineFunction::iterator &MFI,
1127 MachineBasicBlock::iterator &MBBI,
1128 LiveVariables *LV) const {
1129 MachineInstr *MI = MBBI;
1130 unsigned Dest = MI->getOperand(0).getReg();
1131 unsigned Src = MI->getOperand(1).getReg();
1132 bool isDead = MI->getOperand(0).isDead();
1133 bool isKill = MI->getOperand(1).isKill();
1134
1135 unsigned Opc = TM.getSubtarget<X86Subtarget>().is64Bit()
1136 ? X86::LEA64_32r : X86::LEA32r;
1137 MachineRegisterInfo &RegInfo = MFI->getParent()->getRegInfo();
1138 unsigned leaInReg = RegInfo.createVirtualRegister(&X86::GR32RegClass);
1139 unsigned leaOutReg = RegInfo.createVirtualRegister(&X86::GR32RegClass);
1140
1141 // Build and insert into an implicit UNDEF value. This is OK because
1142 // well be shifting and then extracting the lower 16-bits.
Evan Cheng85979012009-12-12 20:03:14 +00001143 // This has the potential to cause partial register stall. e.g.
Evan Cheng9357ab42009-12-12 18:55:26 +00001144 // movw (%rbp,%rcx,2), %dx
1145 // leal -65(%rdx), %esi
Evan Cheng85979012009-12-12 20:03:14 +00001146 // But testing has shown this *does* help performance in 64-bit mode (at
1147 // least on modern x86 machines).
Evan Chengf031da82009-12-11 06:01:48 +00001148 BuildMI(*MFI, MBBI, MI->getDebugLoc(), get(X86::IMPLICIT_DEF), leaInReg);
1149 MachineInstr *InsMI =
1150 BuildMI(*MFI, MBBI, MI->getDebugLoc(), get(X86::INSERT_SUBREG),leaInReg)
1151 .addReg(leaInReg)
1152 .addReg(Src, getKillRegState(isKill))
1153 .addImm(X86::SUBREG_16BIT);
1154
1155 MachineInstrBuilder MIB = BuildMI(*MFI, MBBI, MI->getDebugLoc(),
1156 get(Opc), leaOutReg);
1157 switch (MIOpc) {
1158 default:
1159 llvm_unreachable(0);
1160 break;
1161 case X86::SHL16ri: {
1162 unsigned ShAmt = MI->getOperand(2).getImm();
1163 MIB.addReg(0).addImm(1 << ShAmt)
1164 .addReg(leaInReg, RegState::Kill).addImm(0);
1165 break;
1166 }
1167 case X86::INC16r:
1168 case X86::INC64_16r:
1169 addLeaRegOffset(MIB, leaInReg, true, 1);
1170 break;
1171 case X86::DEC16r:
1172 case X86::DEC64_16r:
1173 addLeaRegOffset(MIB, leaInReg, true, -1);
1174 break;
1175 case X86::ADD16ri:
1176 case X86::ADD16ri8:
1177 addLeaRegOffset(MIB, leaInReg, true, MI->getOperand(2).getImm());
1178 break;
1179 case X86::ADD16rr: {
1180 unsigned Src2 = MI->getOperand(2).getReg();
1181 bool isKill2 = MI->getOperand(2).isKill();
1182 unsigned leaInReg2 = 0;
1183 MachineInstr *InsMI2 = 0;
1184 if (Src == Src2) {
1185 // ADD16rr %reg1028<kill>, %reg1028
1186 // just a single insert_subreg.
1187 addRegReg(MIB, leaInReg, true, leaInReg, false);
1188 } else {
1189 leaInReg2 = RegInfo.createVirtualRegister(&X86::GR32RegClass);
1190 // Build and insert into an implicit UNDEF value. This is OK because
1191 // well be shifting and then extracting the lower 16-bits.
1192 BuildMI(*MFI, MIB, MI->getDebugLoc(), get(X86::IMPLICIT_DEF), leaInReg2);
1193 InsMI2 =
1194 BuildMI(*MFI, MIB, MI->getDebugLoc(), get(X86::INSERT_SUBREG),leaInReg2)
1195 .addReg(leaInReg2)
1196 .addReg(Src2, getKillRegState(isKill2))
1197 .addImm(X86::SUBREG_16BIT);
1198 addRegReg(MIB, leaInReg, true, leaInReg2, true);
1199 }
1200 if (LV && isKill2 && InsMI2)
1201 LV->replaceKillInstruction(Src2, MI, InsMI2);
1202 break;
1203 }
1204 }
1205
1206 MachineInstr *NewMI = MIB;
1207 MachineInstr *ExtMI =
1208 BuildMI(*MFI, MBBI, MI->getDebugLoc(), get(X86::EXTRACT_SUBREG))
1209 .addReg(Dest, RegState::Define | getDeadRegState(isDead))
1210 .addReg(leaOutReg, RegState::Kill)
1211 .addImm(X86::SUBREG_16BIT);
1212
1213 if (LV) {
1214 // Update live variables
1215 LV->getVarInfo(leaInReg).Kills.push_back(NewMI);
1216 LV->getVarInfo(leaOutReg).Kills.push_back(ExtMI);
1217 if (isKill)
1218 LV->replaceKillInstruction(Src, MI, InsMI);
1219 if (isDead)
1220 LV->replaceKillInstruction(Dest, MI, ExtMI);
1221 }
1222
1223 return ExtMI;
1224}
1225
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001226/// convertToThreeAddress - This method must be implemented by targets that
1227/// set the M_CONVERTIBLE_TO_3_ADDR flag. When this flag is set, the target
1228/// may be able to convert a two-address instruction into a true
1229/// three-address instruction on demand. This allows the X86 target (for
1230/// example) to convert ADD and SHL instructions into LEA instructions if they
1231/// would require register copies due to two-addressness.
1232///
1233/// This method returns a null pointer if the transformation cannot be
1234/// performed, otherwise it returns the new instruction.
1235///
1236MachineInstr *
1237X86InstrInfo::convertToThreeAddress(MachineFunction::iterator &MFI,
1238 MachineBasicBlock::iterator &MBBI,
Owen Andersonc6959722008-07-02 23:41:07 +00001239 LiveVariables *LV) const {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001240 MachineInstr *MI = MBBI;
Dan Gohman221a4372008-07-07 23:14:23 +00001241 MachineFunction &MF = *MI->getParent()->getParent();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001242 // All instructions input are two-addr instructions. Get the known operands.
1243 unsigned Dest = MI->getOperand(0).getReg();
1244 unsigned Src = MI->getOperand(1).getReg();
Evan Chenge52c1912008-07-03 09:09:37 +00001245 bool isDead = MI->getOperand(0).isDead();
1246 bool isKill = MI->getOperand(1).isKill();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001247
1248 MachineInstr *NewMI = NULL;
1249 // FIXME: 16-bit LEA's are really slow on Athlons, but not bad on P4's. When
1250 // we have better subtarget support, enable the 16-bit LEA generation here.
Evan Cheng85979012009-12-12 20:03:14 +00001251 // 16-bit LEA is also slow on Core2.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001252 bool DisableLEA16 = true;
Evan Cheng85979012009-12-12 20:03:14 +00001253 bool is64Bit = TM.getSubtarget<X86Subtarget>().is64Bit();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001254
Evan Cheng6b96ed32007-10-05 20:34:26 +00001255 unsigned MIOpc = MI->getOpcode();
1256 switch (MIOpc) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001257 case X86::SHUFPSrri: {
1258 assert(MI->getNumOperands() == 4 && "Unknown shufps instruction!");
1259 if (!TM.getSubtarget<X86Subtarget>().hasSSE2()) return 0;
1260
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001261 unsigned B = MI->getOperand(1).getReg();
1262 unsigned C = MI->getOperand(2).getReg();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001263 if (B != C) return 0;
Evan Chenge52c1912008-07-03 09:09:37 +00001264 unsigned A = MI->getOperand(0).getReg();
1265 unsigned M = MI->getOperand(3).getImm();
Bill Wendling13ee2e42009-02-11 21:51:19 +00001266 NewMI = BuildMI(MF, MI->getDebugLoc(), get(X86::PSHUFDri))
Bill Wendling2b739762009-05-13 21:33:08 +00001267 .addReg(A, RegState::Define | getDeadRegState(isDead))
1268 .addReg(B, getKillRegState(isKill)).addImm(M);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001269 break;
1270 }
1271 case X86::SHL64ri: {
Evan Cheng55687072007-09-14 21:48:26 +00001272 assert(MI->getNumOperands() >= 3 && "Unknown shift instruction!");
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001273 // NOTE: LEA doesn't produce flags like shift does, but LLVM never uses
1274 // the flags produced by a shift yet, so this is safe.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001275 unsigned ShAmt = MI->getOperand(2).getImm();
1276 if (ShAmt == 0 || ShAmt >= 4) return 0;
Evan Chenge52c1912008-07-03 09:09:37 +00001277
Bill Wendling13ee2e42009-02-11 21:51:19 +00001278 NewMI = BuildMI(MF, MI->getDebugLoc(), get(X86::LEA64r))
Bill Wendling2b739762009-05-13 21:33:08 +00001279 .addReg(Dest, RegState::Define | getDeadRegState(isDead))
1280 .addReg(0).addImm(1 << ShAmt)
1281 .addReg(Src, getKillRegState(isKill))
1282 .addImm(0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001283 break;
1284 }
1285 case X86::SHL32ri: {
Evan Cheng55687072007-09-14 21:48:26 +00001286 assert(MI->getNumOperands() >= 3 && "Unknown shift instruction!");
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001287 // NOTE: LEA doesn't produce flags like shift does, but LLVM never uses
1288 // the flags produced by a shift yet, so this is safe.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001289 unsigned ShAmt = MI->getOperand(2).getImm();
1290 if (ShAmt == 0 || ShAmt >= 4) return 0;
Evan Chenge52c1912008-07-03 09:09:37 +00001291
Evan Cheng85979012009-12-12 20:03:14 +00001292 unsigned Opc = is64Bit ? X86::LEA64_32r : X86::LEA32r;
Bill Wendling13ee2e42009-02-11 21:51:19 +00001293 NewMI = BuildMI(MF, MI->getDebugLoc(), get(Opc))
Bill Wendling2b739762009-05-13 21:33:08 +00001294 .addReg(Dest, RegState::Define | getDeadRegState(isDead))
Evan Chenge52c1912008-07-03 09:09:37 +00001295 .addReg(0).addImm(1 << ShAmt)
Bill Wendling2b739762009-05-13 21:33:08 +00001296 .addReg(Src, getKillRegState(isKill)).addImm(0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001297 break;
1298 }
1299 case X86::SHL16ri: {
Evan Cheng55687072007-09-14 21:48:26 +00001300 assert(MI->getNumOperands() >= 3 && "Unknown shift instruction!");
Evan Cheng0b1e8712007-09-06 00:14:41 +00001301 // NOTE: LEA doesn't produce flags like shift does, but LLVM never uses
1302 // the flags produced by a shift yet, so this is safe.
Evan Cheng0b1e8712007-09-06 00:14:41 +00001303 unsigned ShAmt = MI->getOperand(2).getImm();
1304 if (ShAmt == 0 || ShAmt >= 4) return 0;
Evan Chenge52c1912008-07-03 09:09:37 +00001305
Evan Chengf031da82009-12-11 06:01:48 +00001306 if (DisableLEA16)
Evan Cheng85979012009-12-12 20:03:14 +00001307 return is64Bit ? convertToThreeAddressWithLEA(MIOpc, MFI, MBBI, LV) : 0;
Evan Chengf031da82009-12-11 06:01:48 +00001308 NewMI = BuildMI(MF, MI->getDebugLoc(), get(X86::LEA16r))
1309 .addReg(Dest, RegState::Define | getDeadRegState(isDead))
1310 .addReg(0).addImm(1 << ShAmt)
1311 .addReg(Src, getKillRegState(isKill))
1312 .addImm(0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001313 break;
1314 }
Evan Cheng6b96ed32007-10-05 20:34:26 +00001315 default: {
1316 // The following opcodes also sets the condition code register(s). Only
1317 // convert them to equivalent lea if the condition code register def's
1318 // are dead!
1319 if (hasLiveCondCodeDef(MI))
1320 return 0;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001321
Evan Cheng6b96ed32007-10-05 20:34:26 +00001322 switch (MIOpc) {
1323 default: return 0;
1324 case X86::INC64r:
Dan Gohman69782502009-01-06 23:34:46 +00001325 case X86::INC32r:
1326 case X86::INC64_32r: {
Evan Cheng6b96ed32007-10-05 20:34:26 +00001327 assert(MI->getNumOperands() >= 2 && "Unknown inc instruction!");
Evan Chenga28a9562007-10-09 07:14:53 +00001328 unsigned Opc = MIOpc == X86::INC64r ? X86::LEA64r
1329 : (is64Bit ? X86::LEA64_32r : X86::LEA32r);
Rafael Espindolabca99f72009-04-08 21:14:34 +00001330 NewMI = addLeaRegOffset(BuildMI(MF, MI->getDebugLoc(), get(Opc))
Bill Wendling2b739762009-05-13 21:33:08 +00001331 .addReg(Dest, RegState::Define |
1332 getDeadRegState(isDead)),
Rafael Espindolabca99f72009-04-08 21:14:34 +00001333 Src, isKill, 1);
Evan Cheng6b96ed32007-10-05 20:34:26 +00001334 break;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001335 }
Evan Cheng6b96ed32007-10-05 20:34:26 +00001336 case X86::INC16r:
1337 case X86::INC64_16r:
Evan Chengf031da82009-12-11 06:01:48 +00001338 if (DisableLEA16)
Evan Cheng85979012009-12-12 20:03:14 +00001339 return is64Bit ? convertToThreeAddressWithLEA(MIOpc, MFI, MBBI, LV) : 0;
Evan Cheng6b96ed32007-10-05 20:34:26 +00001340 assert(MI->getNumOperands() >= 2 && "Unknown inc instruction!");
Bill Wendling13ee2e42009-02-11 21:51:19 +00001341 NewMI = addRegOffset(BuildMI(MF, MI->getDebugLoc(), get(X86::LEA16r))
Bill Wendling2b739762009-05-13 21:33:08 +00001342 .addReg(Dest, RegState::Define |
1343 getDeadRegState(isDead)),
Evan Chenge52c1912008-07-03 09:09:37 +00001344 Src, isKill, 1);
Evan Cheng6b96ed32007-10-05 20:34:26 +00001345 break;
1346 case X86::DEC64r:
Dan Gohman69782502009-01-06 23:34:46 +00001347 case X86::DEC32r:
1348 case X86::DEC64_32r: {
Evan Cheng6b96ed32007-10-05 20:34:26 +00001349 assert(MI->getNumOperands() >= 2 && "Unknown dec instruction!");
Evan Chenga28a9562007-10-09 07:14:53 +00001350 unsigned Opc = MIOpc == X86::DEC64r ? X86::LEA64r
1351 : (is64Bit ? X86::LEA64_32r : X86::LEA32r);
Rafael Espindolabca99f72009-04-08 21:14:34 +00001352 NewMI = addLeaRegOffset(BuildMI(MF, MI->getDebugLoc(), get(Opc))
Bill Wendling2b739762009-05-13 21:33:08 +00001353 .addReg(Dest, RegState::Define |
1354 getDeadRegState(isDead)),
Rafael Espindolabca99f72009-04-08 21:14:34 +00001355 Src, isKill, -1);
Evan Cheng6b96ed32007-10-05 20:34:26 +00001356 break;
1357 }
1358 case X86::DEC16r:
1359 case X86::DEC64_16r:
Evan Chengf031da82009-12-11 06:01:48 +00001360 if (DisableLEA16)
Evan Cheng85979012009-12-12 20:03:14 +00001361 return is64Bit ? convertToThreeAddressWithLEA(MIOpc, MFI, MBBI, LV) : 0;
Evan Cheng6b96ed32007-10-05 20:34:26 +00001362 assert(MI->getNumOperands() >= 2 && "Unknown dec instruction!");
Bill Wendling13ee2e42009-02-11 21:51:19 +00001363 NewMI = addRegOffset(BuildMI(MF, MI->getDebugLoc(), get(X86::LEA16r))
Bill Wendling2b739762009-05-13 21:33:08 +00001364 .addReg(Dest, RegState::Define |
1365 getDeadRegState(isDead)),
Evan Chenge52c1912008-07-03 09:09:37 +00001366 Src, isKill, -1);
Evan Cheng6b96ed32007-10-05 20:34:26 +00001367 break;
1368 case X86::ADD64rr:
1369 case X86::ADD32rr: {
1370 assert(MI->getNumOperands() >= 3 && "Unknown add instruction!");
Evan Chenga28a9562007-10-09 07:14:53 +00001371 unsigned Opc = MIOpc == X86::ADD64rr ? X86::LEA64r
1372 : (is64Bit ? X86::LEA64_32r : X86::LEA32r);
Evan Chenge52c1912008-07-03 09:09:37 +00001373 unsigned Src2 = MI->getOperand(2).getReg();
1374 bool isKill2 = MI->getOperand(2).isKill();
Bill Wendling13ee2e42009-02-11 21:51:19 +00001375 NewMI = addRegReg(BuildMI(MF, MI->getDebugLoc(), get(Opc))
Bill Wendling2b739762009-05-13 21:33:08 +00001376 .addReg(Dest, RegState::Define |
1377 getDeadRegState(isDead)),
Evan Chenge52c1912008-07-03 09:09:37 +00001378 Src, isKill, Src2, isKill2);
1379 if (LV && isKill2)
1380 LV->replaceKillInstruction(Src2, MI, NewMI);
Evan Cheng6b96ed32007-10-05 20:34:26 +00001381 break;
1382 }
Evan Chenge52c1912008-07-03 09:09:37 +00001383 case X86::ADD16rr: {
Evan Chengf031da82009-12-11 06:01:48 +00001384 if (DisableLEA16)
Evan Cheng85979012009-12-12 20:03:14 +00001385 return is64Bit ? convertToThreeAddressWithLEA(MIOpc, MFI, MBBI, LV) : 0;
Evan Cheng6b96ed32007-10-05 20:34:26 +00001386 assert(MI->getNumOperands() >= 3 && "Unknown add instruction!");
Evan Chenge52c1912008-07-03 09:09:37 +00001387 unsigned Src2 = MI->getOperand(2).getReg();
1388 bool isKill2 = MI->getOperand(2).isKill();
Bill Wendling13ee2e42009-02-11 21:51:19 +00001389 NewMI = addRegReg(BuildMI(MF, MI->getDebugLoc(), get(X86::LEA16r))
Bill Wendling2b739762009-05-13 21:33:08 +00001390 .addReg(Dest, RegState::Define |
1391 getDeadRegState(isDead)),
Evan Chenge52c1912008-07-03 09:09:37 +00001392 Src, isKill, Src2, isKill2);
1393 if (LV && isKill2)
1394 LV->replaceKillInstruction(Src2, MI, NewMI);
Evan Cheng6b96ed32007-10-05 20:34:26 +00001395 break;
Evan Chenge52c1912008-07-03 09:09:37 +00001396 }
Evan Cheng6b96ed32007-10-05 20:34:26 +00001397 case X86::ADD64ri32:
1398 case X86::ADD64ri8:
1399 assert(MI->getNumOperands() >= 3 && "Unknown add instruction!");
Evan Chengf031da82009-12-11 06:01:48 +00001400 NewMI = addLeaRegOffset(BuildMI(MF, MI->getDebugLoc(), get(X86::LEA64r))
1401 .addReg(Dest, RegState::Define |
1402 getDeadRegState(isDead)),
1403 Src, isKill, MI->getOperand(2).getImm());
Evan Cheng6b96ed32007-10-05 20:34:26 +00001404 break;
1405 case X86::ADD32ri:
Evan Chengf031da82009-12-11 06:01:48 +00001406 case X86::ADD32ri8: {
Evan Cheng6b96ed32007-10-05 20:34:26 +00001407 assert(MI->getNumOperands() >= 3 && "Unknown add instruction!");
Evan Chengf031da82009-12-11 06:01:48 +00001408 unsigned Opc = is64Bit ? X86::LEA64_32r : X86::LEA32r;
1409 NewMI = addLeaRegOffset(BuildMI(MF, MI->getDebugLoc(), get(Opc))
1410 .addReg(Dest, RegState::Define |
1411 getDeadRegState(isDead)),
Rafael Espindolabca99f72009-04-08 21:14:34 +00001412 Src, isKill, MI->getOperand(2).getImm());
Evan Cheng6b96ed32007-10-05 20:34:26 +00001413 break;
1414 }
Evan Chengf031da82009-12-11 06:01:48 +00001415 case X86::ADD16ri:
1416 case X86::ADD16ri8:
1417 if (DisableLEA16)
Evan Cheng85979012009-12-12 20:03:14 +00001418 return is64Bit ? convertToThreeAddressWithLEA(MIOpc, MFI, MBBI, LV) : 0;
Evan Chengf031da82009-12-11 06:01:48 +00001419 assert(MI->getNumOperands() >= 3 && "Unknown add instruction!");
1420 NewMI = addLeaRegOffset(BuildMI(MF, MI->getDebugLoc(), get(X86::LEA16r))
1421 .addReg(Dest, RegState::Define |
1422 getDeadRegState(isDead)),
1423 Src, isKill, MI->getOperand(2).getImm());
1424 break;
Evan Cheng6b96ed32007-10-05 20:34:26 +00001425 }
1426 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001427 }
1428
Evan Chengc3cb24d2008-02-07 08:29:53 +00001429 if (!NewMI) return 0;
1430
Evan Chenge52c1912008-07-03 09:09:37 +00001431 if (LV) { // Update live variables
1432 if (isKill)
1433 LV->replaceKillInstruction(Src, MI, NewMI);
1434 if (isDead)
1435 LV->replaceKillInstruction(Dest, MI, NewMI);
1436 }
1437
Evan Cheng6b96ed32007-10-05 20:34:26 +00001438 MFI->insert(MBBI, NewMI); // Insert the new inst
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001439 return NewMI;
1440}
1441
1442/// commuteInstruction - We have a few instructions that must be hacked on to
1443/// commute them.
1444///
Evan Cheng5de1aaf2008-06-16 07:33:11 +00001445MachineInstr *
1446X86InstrInfo::commuteInstruction(MachineInstr *MI, bool NewMI) const {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001447 switch (MI->getOpcode()) {
1448 case X86::SHRD16rri8: // A = SHRD16rri8 B, C, I -> A = SHLD16rri8 C, B, (16-I)
1449 case X86::SHLD16rri8: // A = SHLD16rri8 B, C, I -> A = SHRD16rri8 C, B, (16-I)
1450 case X86::SHRD32rri8: // A = SHRD32rri8 B, C, I -> A = SHLD32rri8 C, B, (32-I)
Dan Gohman4d9fc4a2007-09-14 23:17:45 +00001451 case X86::SHLD32rri8: // A = SHLD32rri8 B, C, I -> A = SHRD32rri8 C, B, (32-I)
1452 case X86::SHRD64rri8: // A = SHRD64rri8 B, C, I -> A = SHLD64rri8 C, B, (64-I)
1453 case X86::SHLD64rri8:{// A = SHLD64rri8 B, C, I -> A = SHRD64rri8 C, B, (64-I)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001454 unsigned Opc;
1455 unsigned Size;
1456 switch (MI->getOpcode()) {
Edwin Törökbd448e32009-07-14 16:55:14 +00001457 default: llvm_unreachable("Unreachable!");
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001458 case X86::SHRD16rri8: Size = 16; Opc = X86::SHLD16rri8; break;
1459 case X86::SHLD16rri8: Size = 16; Opc = X86::SHRD16rri8; break;
1460 case X86::SHRD32rri8: Size = 32; Opc = X86::SHLD32rri8; break;
1461 case X86::SHLD32rri8: Size = 32; Opc = X86::SHRD32rri8; break;
Dan Gohman4d9fc4a2007-09-14 23:17:45 +00001462 case X86::SHRD64rri8: Size = 64; Opc = X86::SHLD64rri8; break;
1463 case X86::SHLD64rri8: Size = 64; Opc = X86::SHRD64rri8; break;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001464 }
Chris Lattnera96056a2007-12-30 20:49:49 +00001465 unsigned Amt = MI->getOperand(3).getImm();
Dan Gohman921581d2008-10-17 01:23:35 +00001466 if (NewMI) {
1467 MachineFunction &MF = *MI->getParent()->getParent();
1468 MI = MF.CloneMachineInstr(MI);
1469 NewMI = false;
Evan Chengb554e532008-02-13 02:46:49 +00001470 }
Dan Gohman921581d2008-10-17 01:23:35 +00001471 MI->setDesc(get(Opc));
1472 MI->getOperand(3).setImm(Size-Amt);
1473 return TargetInstrInfoImpl::commuteInstruction(MI, NewMI);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001474 }
Evan Cheng926658c2007-10-05 23:13:21 +00001475 case X86::CMOVB16rr:
1476 case X86::CMOVB32rr:
1477 case X86::CMOVB64rr:
1478 case X86::CMOVAE16rr:
1479 case X86::CMOVAE32rr:
1480 case X86::CMOVAE64rr:
1481 case X86::CMOVE16rr:
1482 case X86::CMOVE32rr:
1483 case X86::CMOVE64rr:
1484 case X86::CMOVNE16rr:
1485 case X86::CMOVNE32rr:
1486 case X86::CMOVNE64rr:
1487 case X86::CMOVBE16rr:
1488 case X86::CMOVBE32rr:
1489 case X86::CMOVBE64rr:
1490 case X86::CMOVA16rr:
1491 case X86::CMOVA32rr:
1492 case X86::CMOVA64rr:
1493 case X86::CMOVL16rr:
1494 case X86::CMOVL32rr:
1495 case X86::CMOVL64rr:
1496 case X86::CMOVGE16rr:
1497 case X86::CMOVGE32rr:
1498 case X86::CMOVGE64rr:
1499 case X86::CMOVLE16rr:
1500 case X86::CMOVLE32rr:
1501 case X86::CMOVLE64rr:
1502 case X86::CMOVG16rr:
1503 case X86::CMOVG32rr:
1504 case X86::CMOVG64rr:
1505 case X86::CMOVS16rr:
1506 case X86::CMOVS32rr:
1507 case X86::CMOVS64rr:
1508 case X86::CMOVNS16rr:
1509 case X86::CMOVNS32rr:
1510 case X86::CMOVNS64rr:
1511 case X86::CMOVP16rr:
1512 case X86::CMOVP32rr:
1513 case X86::CMOVP64rr:
1514 case X86::CMOVNP16rr:
1515 case X86::CMOVNP32rr:
Dan Gohman12fd4d72009-01-07 00:35:10 +00001516 case X86::CMOVNP64rr:
1517 case X86::CMOVO16rr:
1518 case X86::CMOVO32rr:
1519 case X86::CMOVO64rr:
1520 case X86::CMOVNO16rr:
1521 case X86::CMOVNO32rr:
1522 case X86::CMOVNO64rr: {
Evan Cheng926658c2007-10-05 23:13:21 +00001523 unsigned Opc = 0;
1524 switch (MI->getOpcode()) {
1525 default: break;
1526 case X86::CMOVB16rr: Opc = X86::CMOVAE16rr; break;
1527 case X86::CMOVB32rr: Opc = X86::CMOVAE32rr; break;
1528 case X86::CMOVB64rr: Opc = X86::CMOVAE64rr; break;
1529 case X86::CMOVAE16rr: Opc = X86::CMOVB16rr; break;
1530 case X86::CMOVAE32rr: Opc = X86::CMOVB32rr; break;
1531 case X86::CMOVAE64rr: Opc = X86::CMOVB64rr; break;
1532 case X86::CMOVE16rr: Opc = X86::CMOVNE16rr; break;
1533 case X86::CMOVE32rr: Opc = X86::CMOVNE32rr; break;
1534 case X86::CMOVE64rr: Opc = X86::CMOVNE64rr; break;
1535 case X86::CMOVNE16rr: Opc = X86::CMOVE16rr; break;
1536 case X86::CMOVNE32rr: Opc = X86::CMOVE32rr; break;
1537 case X86::CMOVNE64rr: Opc = X86::CMOVE64rr; break;
1538 case X86::CMOVBE16rr: Opc = X86::CMOVA16rr; break;
1539 case X86::CMOVBE32rr: Opc = X86::CMOVA32rr; break;
1540 case X86::CMOVBE64rr: Opc = X86::CMOVA64rr; break;
1541 case X86::CMOVA16rr: Opc = X86::CMOVBE16rr; break;
1542 case X86::CMOVA32rr: Opc = X86::CMOVBE32rr; break;
1543 case X86::CMOVA64rr: Opc = X86::CMOVBE64rr; break;
1544 case X86::CMOVL16rr: Opc = X86::CMOVGE16rr; break;
1545 case X86::CMOVL32rr: Opc = X86::CMOVGE32rr; break;
1546 case X86::CMOVL64rr: Opc = X86::CMOVGE64rr; break;
1547 case X86::CMOVGE16rr: Opc = X86::CMOVL16rr; break;
1548 case X86::CMOVGE32rr: Opc = X86::CMOVL32rr; break;
1549 case X86::CMOVGE64rr: Opc = X86::CMOVL64rr; break;
1550 case X86::CMOVLE16rr: Opc = X86::CMOVG16rr; break;
1551 case X86::CMOVLE32rr: Opc = X86::CMOVG32rr; break;
1552 case X86::CMOVLE64rr: Opc = X86::CMOVG64rr; break;
1553 case X86::CMOVG16rr: Opc = X86::CMOVLE16rr; break;
1554 case X86::CMOVG32rr: Opc = X86::CMOVLE32rr; break;
1555 case X86::CMOVG64rr: Opc = X86::CMOVLE64rr; break;
1556 case X86::CMOVS16rr: Opc = X86::CMOVNS16rr; break;
1557 case X86::CMOVS32rr: Opc = X86::CMOVNS32rr; break;
Mon P Wangb866cc82009-04-18 05:16:01 +00001558 case X86::CMOVS64rr: Opc = X86::CMOVNS64rr; break;
Evan Cheng926658c2007-10-05 23:13:21 +00001559 case X86::CMOVNS16rr: Opc = X86::CMOVS16rr; break;
1560 case X86::CMOVNS32rr: Opc = X86::CMOVS32rr; break;
1561 case X86::CMOVNS64rr: Opc = X86::CMOVS64rr; break;
1562 case X86::CMOVP16rr: Opc = X86::CMOVNP16rr; break;
1563 case X86::CMOVP32rr: Opc = X86::CMOVNP32rr; break;
Mon P Wangb866cc82009-04-18 05:16:01 +00001564 case X86::CMOVP64rr: Opc = X86::CMOVNP64rr; break;
Evan Cheng926658c2007-10-05 23:13:21 +00001565 case X86::CMOVNP16rr: Opc = X86::CMOVP16rr; break;
1566 case X86::CMOVNP32rr: Opc = X86::CMOVP32rr; break;
1567 case X86::CMOVNP64rr: Opc = X86::CMOVP64rr; break;
Dan Gohman12fd4d72009-01-07 00:35:10 +00001568 case X86::CMOVO16rr: Opc = X86::CMOVNO16rr; break;
1569 case X86::CMOVO32rr: Opc = X86::CMOVNO32rr; break;
Mon P Wangb866cc82009-04-18 05:16:01 +00001570 case X86::CMOVO64rr: Opc = X86::CMOVNO64rr; break;
Dan Gohman12fd4d72009-01-07 00:35:10 +00001571 case X86::CMOVNO16rr: Opc = X86::CMOVO16rr; break;
1572 case X86::CMOVNO32rr: Opc = X86::CMOVO32rr; break;
1573 case X86::CMOVNO64rr: Opc = X86::CMOVO64rr; break;
Evan Cheng926658c2007-10-05 23:13:21 +00001574 }
Dan Gohman921581d2008-10-17 01:23:35 +00001575 if (NewMI) {
1576 MachineFunction &MF = *MI->getParent()->getParent();
1577 MI = MF.CloneMachineInstr(MI);
1578 NewMI = false;
1579 }
Chris Lattner86bb02f2008-01-11 18:10:50 +00001580 MI->setDesc(get(Opc));
Evan Cheng926658c2007-10-05 23:13:21 +00001581 // Fallthrough intended.
1582 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001583 default:
Evan Cheng5de1aaf2008-06-16 07:33:11 +00001584 return TargetInstrInfoImpl::commuteInstruction(MI, NewMI);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001585 }
1586}
1587
1588static X86::CondCode GetCondFromBranchOpc(unsigned BrOpc) {
1589 switch (BrOpc) {
1590 default: return X86::COND_INVALID;
1591 case X86::JE: return X86::COND_E;
1592 case X86::JNE: return X86::COND_NE;
1593 case X86::JL: return X86::COND_L;
1594 case X86::JLE: return X86::COND_LE;
1595 case X86::JG: return X86::COND_G;
1596 case X86::JGE: return X86::COND_GE;
1597 case X86::JB: return X86::COND_B;
1598 case X86::JBE: return X86::COND_BE;
1599 case X86::JA: return X86::COND_A;
1600 case X86::JAE: return X86::COND_AE;
1601 case X86::JS: return X86::COND_S;
1602 case X86::JNS: return X86::COND_NS;
1603 case X86::JP: return X86::COND_P;
1604 case X86::JNP: return X86::COND_NP;
1605 case X86::JO: return X86::COND_O;
1606 case X86::JNO: return X86::COND_NO;
1607 }
1608}
1609
1610unsigned X86::GetCondBranchFromCond(X86::CondCode CC) {
1611 switch (CC) {
Edwin Törökbd448e32009-07-14 16:55:14 +00001612 default: llvm_unreachable("Illegal condition code!");
Evan Cheng621216e2007-09-29 00:00:36 +00001613 case X86::COND_E: return X86::JE;
1614 case X86::COND_NE: return X86::JNE;
1615 case X86::COND_L: return X86::JL;
1616 case X86::COND_LE: return X86::JLE;
1617 case X86::COND_G: return X86::JG;
1618 case X86::COND_GE: return X86::JGE;
1619 case X86::COND_B: return X86::JB;
1620 case X86::COND_BE: return X86::JBE;
1621 case X86::COND_A: return X86::JA;
1622 case X86::COND_AE: return X86::JAE;
1623 case X86::COND_S: return X86::JS;
1624 case X86::COND_NS: return X86::JNS;
1625 case X86::COND_P: return X86::JP;
1626 case X86::COND_NP: return X86::JNP;
1627 case X86::COND_O: return X86::JO;
1628 case X86::COND_NO: return X86::JNO;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001629 }
1630}
1631
1632/// GetOppositeBranchCondition - Return the inverse of the specified condition,
1633/// e.g. turning COND_E to COND_NE.
1634X86::CondCode X86::GetOppositeBranchCondition(X86::CondCode CC) {
1635 switch (CC) {
Edwin Törökbd448e32009-07-14 16:55:14 +00001636 default: llvm_unreachable("Illegal condition code!");
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001637 case X86::COND_E: return X86::COND_NE;
1638 case X86::COND_NE: return X86::COND_E;
1639 case X86::COND_L: return X86::COND_GE;
1640 case X86::COND_LE: return X86::COND_G;
1641 case X86::COND_G: return X86::COND_LE;
1642 case X86::COND_GE: return X86::COND_L;
1643 case X86::COND_B: return X86::COND_AE;
1644 case X86::COND_BE: return X86::COND_A;
1645 case X86::COND_A: return X86::COND_BE;
1646 case X86::COND_AE: return X86::COND_B;
1647 case X86::COND_S: return X86::COND_NS;
1648 case X86::COND_NS: return X86::COND_S;
1649 case X86::COND_P: return X86::COND_NP;
1650 case X86::COND_NP: return X86::COND_P;
1651 case X86::COND_O: return X86::COND_NO;
1652 case X86::COND_NO: return X86::COND_O;
1653 }
1654}
1655
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001656bool X86InstrInfo::isUnpredicatedTerminator(const MachineInstr *MI) const {
Chris Lattner5b930372008-01-07 07:27:27 +00001657 const TargetInstrDesc &TID = MI->getDesc();
1658 if (!TID.isTerminator()) return false;
Chris Lattner62327602008-01-07 01:56:04 +00001659
1660 // Conditional branch is a special case.
Chris Lattner5b930372008-01-07 07:27:27 +00001661 if (TID.isBranch() && !TID.isBarrier())
Chris Lattner62327602008-01-07 01:56:04 +00001662 return true;
Chris Lattner5b930372008-01-07 07:27:27 +00001663 if (!TID.isPredicable())
Chris Lattner62327602008-01-07 01:56:04 +00001664 return true;
1665 return !isPredicated(MI);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001666}
1667
Evan Cheng12515792007-07-26 17:32:14 +00001668// For purposes of branch analysis do not count FP_REG_KILL as a terminator.
1669static bool isBrAnalysisUnpredicatedTerminator(const MachineInstr *MI,
1670 const X86InstrInfo &TII) {
1671 if (MI->getOpcode() == X86::FP_REG_KILL)
1672 return false;
1673 return TII.isUnpredicatedTerminator(MI);
1674}
1675
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001676bool X86InstrInfo::AnalyzeBranch(MachineBasicBlock &MBB,
1677 MachineBasicBlock *&TBB,
1678 MachineBasicBlock *&FBB,
Evan Chengeac31642009-02-09 07:14:22 +00001679 SmallVectorImpl<MachineOperand> &Cond,
1680 bool AllowModify) const {
Dan Gohman6a00fcb2008-10-21 03:29:32 +00001681 // Start from the bottom of the block and work up, examining the
1682 // terminator instructions.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001683 MachineBasicBlock::iterator I = MBB.end();
Dan Gohman6a00fcb2008-10-21 03:29:32 +00001684 while (I != MBB.begin()) {
1685 --I;
Bill Wendling82332402009-12-14 06:51:19 +00001686
1687 // Working from the bottom, when we see a non-terminator instruction, we're
1688 // done.
Dan Gohman6a00fcb2008-10-21 03:29:32 +00001689 if (!isBrAnalysisUnpredicatedTerminator(I, *this))
1690 break;
Bill Wendling82332402009-12-14 06:51:19 +00001691
1692 // A terminator that isn't a branch can't easily be handled by this
1693 // analysis.
Dan Gohman6a00fcb2008-10-21 03:29:32 +00001694 if (!I->getDesc().isBranch())
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001695 return true;
Bill Wendling82332402009-12-14 06:51:19 +00001696
Dan Gohman6a00fcb2008-10-21 03:29:32 +00001697 // Handle unconditional branches.
1698 if (I->getOpcode() == X86::JMP) {
Evan Chengeac31642009-02-09 07:14:22 +00001699 if (!AllowModify) {
1700 TBB = I->getOperand(0).getMBB();
Evan Cheng67bf8e22009-05-08 06:34:09 +00001701 continue;
Evan Chengeac31642009-02-09 07:14:22 +00001702 }
1703
Dan Gohman6a00fcb2008-10-21 03:29:32 +00001704 // If the block has any instructions after a JMP, delete them.
Chris Lattnerb44b4292009-12-03 00:50:42 +00001705 while (llvm::next(I) != MBB.end())
1706 llvm::next(I)->eraseFromParent();
Bill Wendling82332402009-12-14 06:51:19 +00001707
Dan Gohman6a00fcb2008-10-21 03:29:32 +00001708 Cond.clear();
1709 FBB = 0;
Bill Wendling82332402009-12-14 06:51:19 +00001710
Dan Gohman6a00fcb2008-10-21 03:29:32 +00001711 // Delete the JMP if it's equivalent to a fall-through.
1712 if (MBB.isLayoutSuccessor(I->getOperand(0).getMBB())) {
1713 TBB = 0;
1714 I->eraseFromParent();
1715 I = MBB.end();
1716 continue;
1717 }
Bill Wendling82332402009-12-14 06:51:19 +00001718
Dan Gohman6a00fcb2008-10-21 03:29:32 +00001719 // TBB is used to indicate the unconditinal destination.
1720 TBB = I->getOperand(0).getMBB();
1721 continue;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001722 }
Bill Wendling82332402009-12-14 06:51:19 +00001723
Dan Gohman6a00fcb2008-10-21 03:29:32 +00001724 // Handle conditional branches.
1725 X86::CondCode BranchCode = GetCondFromBranchOpc(I->getOpcode());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001726 if (BranchCode == X86::COND_INVALID)
1727 return true; // Can't handle indirect branch.
Bill Wendling82332402009-12-14 06:51:19 +00001728
Dan Gohman6a00fcb2008-10-21 03:29:32 +00001729 // Working from the bottom, handle the first conditional branch.
1730 if (Cond.empty()) {
1731 FBB = TBB;
1732 TBB = I->getOperand(0).getMBB();
1733 Cond.push_back(MachineOperand::CreateImm(BranchCode));
1734 continue;
1735 }
Bill Wendling82332402009-12-14 06:51:19 +00001736
1737 // Handle subsequent conditional branches. Only handle the case where all
1738 // conditional branches branch to the same destination and their condition
1739 // opcodes fit one of the special multi-branch idioms.
Dan Gohman6a00fcb2008-10-21 03:29:32 +00001740 assert(Cond.size() == 1);
1741 assert(TBB);
Bill Wendling82332402009-12-14 06:51:19 +00001742
1743 // Only handle the case where all conditional branches branch to the same
1744 // destination.
Dan Gohman6a00fcb2008-10-21 03:29:32 +00001745 if (TBB != I->getOperand(0).getMBB())
1746 return true;
Bill Wendling82332402009-12-14 06:51:19 +00001747
Dan Gohman6a00fcb2008-10-21 03:29:32 +00001748 // If the conditions are the same, we can leave them alone.
Bill Wendling82332402009-12-14 06:51:19 +00001749 X86::CondCode OldBranchCode = (X86::CondCode)Cond[0].getImm();
Dan Gohman6a00fcb2008-10-21 03:29:32 +00001750 if (OldBranchCode == BranchCode)
1751 continue;
Bill Wendling82332402009-12-14 06:51:19 +00001752
1753 // If they differ, see if they fit one of the known patterns. Theoretically,
1754 // we could handle more patterns here, but we shouldn't expect to see them
1755 // if instruction selection has done a reasonable job.
Dan Gohman6a00fcb2008-10-21 03:29:32 +00001756 if ((OldBranchCode == X86::COND_NP &&
1757 BranchCode == X86::COND_E) ||
1758 (OldBranchCode == X86::COND_E &&
1759 BranchCode == X86::COND_NP))
1760 BranchCode = X86::COND_NP_OR_E;
1761 else if ((OldBranchCode == X86::COND_P &&
1762 BranchCode == X86::COND_NE) ||
1763 (OldBranchCode == X86::COND_NE &&
1764 BranchCode == X86::COND_P))
1765 BranchCode = X86::COND_NE_OR_P;
1766 else
1767 return true;
Bill Wendling82332402009-12-14 06:51:19 +00001768
Dan Gohman6a00fcb2008-10-21 03:29:32 +00001769 // Update the MachineOperand.
1770 Cond[0].setImm(BranchCode);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001771 }
1772
Dan Gohman6a00fcb2008-10-21 03:29:32 +00001773 return false;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001774}
1775
1776unsigned X86InstrInfo::RemoveBranch(MachineBasicBlock &MBB) const {
1777 MachineBasicBlock::iterator I = MBB.end();
Dan Gohman6a00fcb2008-10-21 03:29:32 +00001778 unsigned Count = 0;
1779
1780 while (I != MBB.begin()) {
1781 --I;
1782 if (I->getOpcode() != X86::JMP &&
1783 GetCondFromBranchOpc(I->getOpcode()) == X86::COND_INVALID)
1784 break;
1785 // Remove the branch.
1786 I->eraseFromParent();
1787 I = MBB.end();
1788 ++Count;
1789 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001790
Dan Gohman6a00fcb2008-10-21 03:29:32 +00001791 return Count;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001792}
1793
1794unsigned
1795X86InstrInfo::InsertBranch(MachineBasicBlock &MBB, MachineBasicBlock *TBB,
1796 MachineBasicBlock *FBB,
Owen Andersond131b5b2008-08-14 22:49:33 +00001797 const SmallVectorImpl<MachineOperand> &Cond) const {
Dale Johannesen960bfbd2009-02-13 02:33:27 +00001798 // FIXME this should probably have a DebugLoc operand
1799 DebugLoc dl = DebugLoc::getUnknownLoc();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001800 // Shouldn't be a fall through.
1801 assert(TBB && "InsertBranch must not be told to insert a fallthrough");
1802 assert((Cond.size() == 1 || Cond.size() == 0) &&
1803 "X86 branch conditions have one component!");
1804
Dan Gohman6a00fcb2008-10-21 03:29:32 +00001805 if (Cond.empty()) {
1806 // Unconditional branch?
1807 assert(!FBB && "Unconditional branch with multiple successors!");
Dale Johannesen960bfbd2009-02-13 02:33:27 +00001808 BuildMI(&MBB, dl, get(X86::JMP)).addMBB(TBB);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001809 return 1;
1810 }
Dan Gohman6a00fcb2008-10-21 03:29:32 +00001811
1812 // Conditional branch.
1813 unsigned Count = 0;
1814 X86::CondCode CC = (X86::CondCode)Cond[0].getImm();
1815 switch (CC) {
1816 case X86::COND_NP_OR_E:
1817 // Synthesize NP_OR_E with two branches.
Dale Johannesen960bfbd2009-02-13 02:33:27 +00001818 BuildMI(&MBB, dl, get(X86::JNP)).addMBB(TBB);
Dan Gohman6a00fcb2008-10-21 03:29:32 +00001819 ++Count;
Dale Johannesen960bfbd2009-02-13 02:33:27 +00001820 BuildMI(&MBB, dl, get(X86::JE)).addMBB(TBB);
Dan Gohman6a00fcb2008-10-21 03:29:32 +00001821 ++Count;
1822 break;
1823 case X86::COND_NE_OR_P:
1824 // Synthesize NE_OR_P with two branches.
Dale Johannesen960bfbd2009-02-13 02:33:27 +00001825 BuildMI(&MBB, dl, get(X86::JNE)).addMBB(TBB);
Dan Gohman6a00fcb2008-10-21 03:29:32 +00001826 ++Count;
Dale Johannesen960bfbd2009-02-13 02:33:27 +00001827 BuildMI(&MBB, dl, get(X86::JP)).addMBB(TBB);
Dan Gohman6a00fcb2008-10-21 03:29:32 +00001828 ++Count;
1829 break;
1830 default: {
1831 unsigned Opc = GetCondBranchFromCond(CC);
Dale Johannesen960bfbd2009-02-13 02:33:27 +00001832 BuildMI(&MBB, dl, get(Opc)).addMBB(TBB);
Dan Gohman6a00fcb2008-10-21 03:29:32 +00001833 ++Count;
1834 }
1835 }
1836 if (FBB) {
1837 // Two-way Conditional branch. Insert the second branch.
Dale Johannesen960bfbd2009-02-13 02:33:27 +00001838 BuildMI(&MBB, dl, get(X86::JMP)).addMBB(FBB);
Dan Gohman6a00fcb2008-10-21 03:29:32 +00001839 ++Count;
1840 }
1841 return Count;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001842}
1843
Dan Gohman2da0db32009-04-15 00:04:23 +00001844/// isHReg - Test if the given register is a physical h register.
1845static bool isHReg(unsigned Reg) {
Dan Gohman1d8ce9c2009-04-27 16:41:36 +00001846 return X86::GR8_ABCD_HRegClass.contains(Reg);
Dan Gohman2da0db32009-04-15 00:04:23 +00001847}
1848
Owen Anderson9fa72d92008-08-26 18:03:31 +00001849bool X86InstrInfo::copyRegToReg(MachineBasicBlock &MBB,
Chris Lattner8869eeb2008-03-09 08:46:19 +00001850 MachineBasicBlock::iterator MI,
1851 unsigned DestReg, unsigned SrcReg,
1852 const TargetRegisterClass *DestRC,
1853 const TargetRegisterClass *SrcRC) const {
Bill Wendling13ee2e42009-02-11 21:51:19 +00001854 DebugLoc DL = DebugLoc::getUnknownLoc();
1855 if (MI != MBB.end()) DL = MI->getDebugLoc();
1856
Dan Gohmand4df6252009-04-20 22:54:34 +00001857 // Determine if DstRC and SrcRC have a common superclass in common.
1858 const TargetRegisterClass *CommonRC = DestRC;
1859 if (DestRC == SrcRC)
1860 /* Source and destination have the same register class. */;
1861 else if (CommonRC->hasSuperClass(SrcRC))
1862 CommonRC = SrcRC;
Dan Gohmanfe606822009-07-30 01:56:29 +00001863 else if (!DestRC->hasSubClass(SrcRC)) {
1864 // Neither of GR64_NOREX or GR64_NOSP is a superclass of the other,
Dan Gohman861ed262009-08-05 22:18:26 +00001865 // but we want to copy then as GR64. Similarly, for GR32_NOREX and
1866 // GR32_NOSP, copy as GR32.
Dan Gohmande9c0562009-08-11 15:59:48 +00001867 if (SrcRC->hasSuperClass(&X86::GR64RegClass) &&
1868 DestRC->hasSuperClass(&X86::GR64RegClass))
Dan Gohmanfe606822009-07-30 01:56:29 +00001869 CommonRC = &X86::GR64RegClass;
Dan Gohmande9c0562009-08-11 15:59:48 +00001870 else if (SrcRC->hasSuperClass(&X86::GR32RegClass) &&
1871 DestRC->hasSuperClass(&X86::GR32RegClass))
Dan Gohman861ed262009-08-05 22:18:26 +00001872 CommonRC = &X86::GR32RegClass;
Dan Gohmanfe606822009-07-30 01:56:29 +00001873 else
1874 CommonRC = 0;
1875 }
Dan Gohmand4df6252009-04-20 22:54:34 +00001876
1877 if (CommonRC) {
Chris Lattner59707122008-03-09 07:58:04 +00001878 unsigned Opc;
Dan Gohmanfe606822009-07-30 01:56:29 +00001879 if (CommonRC == &X86::GR64RegClass || CommonRC == &X86::GR64_NOSPRegClass) {
Chris Lattner59707122008-03-09 07:58:04 +00001880 Opc = X86::MOV64rr;
Dan Gohmanfe606822009-07-30 01:56:29 +00001881 } else if (CommonRC == &X86::GR32RegClass ||
1882 CommonRC == &X86::GR32_NOSPRegClass) {
Chris Lattner59707122008-03-09 07:58:04 +00001883 Opc = X86::MOV32rr;
Dan Gohmand4df6252009-04-20 22:54:34 +00001884 } else if (CommonRC == &X86::GR16RegClass) {
Chris Lattner59707122008-03-09 07:58:04 +00001885 Opc = X86::MOV16rr;
Dan Gohmand4df6252009-04-20 22:54:34 +00001886 } else if (CommonRC == &X86::GR8RegClass) {
Dan Gohman1d8ce9c2009-04-27 16:41:36 +00001887 // Copying to or from a physical H register on x86-64 requires a NOREX
Bill Wendling2d1c8222009-04-17 22:40:38 +00001888 // move. Otherwise use a normal move.
1889 if ((isHReg(DestReg) || isHReg(SrcReg)) &&
1890 TM.getSubtarget<X86Subtarget>().is64Bit())
Dan Gohman2da0db32009-04-15 00:04:23 +00001891 Opc = X86::MOV8rr_NOREX;
1892 else
1893 Opc = X86::MOV8rr;
Dan Gohman6e438702009-04-27 16:33:14 +00001894 } else if (CommonRC == &X86::GR64_ABCDRegClass) {
Dan Gohman744d4622009-04-13 16:09:41 +00001895 Opc = X86::MOV64rr;
Dan Gohman6e438702009-04-27 16:33:14 +00001896 } else if (CommonRC == &X86::GR32_ABCDRegClass) {
Dan Gohman744d4622009-04-13 16:09:41 +00001897 Opc = X86::MOV32rr;
Dan Gohman6e438702009-04-27 16:33:14 +00001898 } else if (CommonRC == &X86::GR16_ABCDRegClass) {
Dan Gohman744d4622009-04-13 16:09:41 +00001899 Opc = X86::MOV16rr;
Dan Gohman1d8ce9c2009-04-27 16:41:36 +00001900 } else if (CommonRC == &X86::GR8_ABCD_LRegClass) {
Dan Gohman744d4622009-04-13 16:09:41 +00001901 Opc = X86::MOV8rr;
Dan Gohman1d8ce9c2009-04-27 16:41:36 +00001902 } else if (CommonRC == &X86::GR8_ABCD_HRegClass) {
1903 if (TM.getSubtarget<X86Subtarget>().is64Bit())
1904 Opc = X86::MOV8rr_NOREX;
1905 else
1906 Opc = X86::MOV8rr;
Dan Gohmanfe606822009-07-30 01:56:29 +00001907 } else if (CommonRC == &X86::GR64_NOREXRegClass ||
1908 CommonRC == &X86::GR64_NOREX_NOSPRegClass) {
Dan Gohman744d4622009-04-13 16:09:41 +00001909 Opc = X86::MOV64rr;
Dan Gohmand4df6252009-04-20 22:54:34 +00001910 } else if (CommonRC == &X86::GR32_NOREXRegClass) {
Dan Gohman744d4622009-04-13 16:09:41 +00001911 Opc = X86::MOV32rr;
Dan Gohmand4df6252009-04-20 22:54:34 +00001912 } else if (CommonRC == &X86::GR16_NOREXRegClass) {
Dan Gohman744d4622009-04-13 16:09:41 +00001913 Opc = X86::MOV16rr;
Dan Gohmand4df6252009-04-20 22:54:34 +00001914 } else if (CommonRC == &X86::GR8_NOREXRegClass) {
Dan Gohman744d4622009-04-13 16:09:41 +00001915 Opc = X86::MOV8rr;
Dan Gohmand4df6252009-04-20 22:54:34 +00001916 } else if (CommonRC == &X86::RFP32RegClass) {
Chris Lattner59707122008-03-09 07:58:04 +00001917 Opc = X86::MOV_Fp3232;
Dan Gohmand4df6252009-04-20 22:54:34 +00001918 } else if (CommonRC == &X86::RFP64RegClass || CommonRC == &X86::RSTRegClass) {
Chris Lattner59707122008-03-09 07:58:04 +00001919 Opc = X86::MOV_Fp6464;
Dan Gohmand4df6252009-04-20 22:54:34 +00001920 } else if (CommonRC == &X86::RFP80RegClass) {
Chris Lattner59707122008-03-09 07:58:04 +00001921 Opc = X86::MOV_Fp8080;
Dan Gohmand4df6252009-04-20 22:54:34 +00001922 } else if (CommonRC == &X86::FR32RegClass) {
Chris Lattner59707122008-03-09 07:58:04 +00001923 Opc = X86::FsMOVAPSrr;
Dan Gohmand4df6252009-04-20 22:54:34 +00001924 } else if (CommonRC == &X86::FR64RegClass) {
Chris Lattner59707122008-03-09 07:58:04 +00001925 Opc = X86::FsMOVAPDrr;
Dan Gohmand4df6252009-04-20 22:54:34 +00001926 } else if (CommonRC == &X86::VR128RegClass) {
Chris Lattner59707122008-03-09 07:58:04 +00001927 Opc = X86::MOVAPSrr;
Dan Gohmand4df6252009-04-20 22:54:34 +00001928 } else if (CommonRC == &X86::VR64RegClass) {
Chris Lattner59707122008-03-09 07:58:04 +00001929 Opc = X86::MMX_MOVQ64rr;
1930 } else {
Owen Anderson9fa72d92008-08-26 18:03:31 +00001931 return false;
Owen Anderson8f2c8932007-12-31 06:32:00 +00001932 }
Bill Wendling13ee2e42009-02-11 21:51:19 +00001933 BuildMI(MBB, MI, DL, get(Opc), DestReg).addReg(SrcReg);
Owen Anderson9fa72d92008-08-26 18:03:31 +00001934 return true;
Owen Anderson8f2c8932007-12-31 06:32:00 +00001935 }
Dan Gohmanfe606822009-07-30 01:56:29 +00001936
Chris Lattner59707122008-03-09 07:58:04 +00001937 // Moving EFLAGS to / from another register requires a push and a pop.
1938 if (SrcRC == &X86::CCRRegClass) {
Owen Andersonabe5c892008-08-26 18:50:40 +00001939 if (SrcReg != X86::EFLAGS)
1940 return false;
Dan Gohmanfe606822009-07-30 01:56:29 +00001941 if (DestRC == &X86::GR64RegClass || DestRC == &X86::GR64_NOSPRegClass) {
Sean Callanan2c48df22009-12-18 00:01:26 +00001942 BuildMI(MBB, MI, DL, get(X86::PUSHFQ64));
Bill Wendling13ee2e42009-02-11 21:51:19 +00001943 BuildMI(MBB, MI, DL, get(X86::POP64r), DestReg);
Owen Anderson9fa72d92008-08-26 18:03:31 +00001944 return true;
Dan Gohmanfe606822009-07-30 01:56:29 +00001945 } else if (DestRC == &X86::GR32RegClass ||
1946 DestRC == &X86::GR32_NOSPRegClass) {
Bill Wendling13ee2e42009-02-11 21:51:19 +00001947 BuildMI(MBB, MI, DL, get(X86::PUSHFD));
1948 BuildMI(MBB, MI, DL, get(X86::POP32r), DestReg);
Owen Anderson9fa72d92008-08-26 18:03:31 +00001949 return true;
Chris Lattner59707122008-03-09 07:58:04 +00001950 }
1951 } else if (DestRC == &X86::CCRRegClass) {
Owen Andersonabe5c892008-08-26 18:50:40 +00001952 if (DestReg != X86::EFLAGS)
1953 return false;
Dan Gohmanfe606822009-07-30 01:56:29 +00001954 if (SrcRC == &X86::GR64RegClass || DestRC == &X86::GR64_NOSPRegClass) {
Bill Wendling13ee2e42009-02-11 21:51:19 +00001955 BuildMI(MBB, MI, DL, get(X86::PUSH64r)).addReg(SrcReg);
1956 BuildMI(MBB, MI, DL, get(X86::POPFQ));
Owen Anderson9fa72d92008-08-26 18:03:31 +00001957 return true;
Dan Gohmanfe606822009-07-30 01:56:29 +00001958 } else if (SrcRC == &X86::GR32RegClass ||
1959 DestRC == &X86::GR32_NOSPRegClass) {
Bill Wendling13ee2e42009-02-11 21:51:19 +00001960 BuildMI(MBB, MI, DL, get(X86::PUSH32r)).addReg(SrcReg);
1961 BuildMI(MBB, MI, DL, get(X86::POPFD));
Owen Anderson9fa72d92008-08-26 18:03:31 +00001962 return true;
Chris Lattner59707122008-03-09 07:58:04 +00001963 }
Owen Anderson8f2c8932007-12-31 06:32:00 +00001964 }
Dan Gohman744d4622009-04-13 16:09:41 +00001965
Chris Lattner0d128722008-03-09 09:15:31 +00001966 // Moving from ST(0) turns into FpGET_ST0_32 etc.
Chris Lattner8869eeb2008-03-09 08:46:19 +00001967 if (SrcRC == &X86::RSTRegClass) {
Chris Lattner60d14d82008-03-21 06:38:26 +00001968 // Copying from ST(0)/ST(1).
Owen Anderson9fa72d92008-08-26 18:03:31 +00001969 if (SrcReg != X86::ST0 && SrcReg != X86::ST1)
1970 // Can only copy from ST(0)/ST(1) right now
1971 return false;
Chris Lattner60d14d82008-03-21 06:38:26 +00001972 bool isST0 = SrcReg == X86::ST0;
Chris Lattner8869eeb2008-03-09 08:46:19 +00001973 unsigned Opc;
1974 if (DestRC == &X86::RFP32RegClass)
Chris Lattner60d14d82008-03-21 06:38:26 +00001975 Opc = isST0 ? X86::FpGET_ST0_32 : X86::FpGET_ST1_32;
Chris Lattner8869eeb2008-03-09 08:46:19 +00001976 else if (DestRC == &X86::RFP64RegClass)
Chris Lattner60d14d82008-03-21 06:38:26 +00001977 Opc = isST0 ? X86::FpGET_ST0_64 : X86::FpGET_ST1_64;
Chris Lattner8869eeb2008-03-09 08:46:19 +00001978 else {
Owen Andersonabe5c892008-08-26 18:50:40 +00001979 if (DestRC != &X86::RFP80RegClass)
1980 return false;
Chris Lattner60d14d82008-03-21 06:38:26 +00001981 Opc = isST0 ? X86::FpGET_ST0_80 : X86::FpGET_ST1_80;
Chris Lattner8869eeb2008-03-09 08:46:19 +00001982 }
Bill Wendling13ee2e42009-02-11 21:51:19 +00001983 BuildMI(MBB, MI, DL, get(Opc), DestReg);
Owen Anderson9fa72d92008-08-26 18:03:31 +00001984 return true;
Chris Lattner8869eeb2008-03-09 08:46:19 +00001985 }
Chris Lattner0d128722008-03-09 09:15:31 +00001986
1987 // Moving to ST(0) turns into FpSET_ST0_32 etc.
1988 if (DestRC == &X86::RSTRegClass) {
Evan Cheng307a72e2009-02-09 23:32:07 +00001989 // Copying to ST(0) / ST(1).
1990 if (DestReg != X86::ST0 && DestReg != X86::ST1)
Owen Anderson9fa72d92008-08-26 18:03:31 +00001991 // Can only copy to TOS right now
1992 return false;
Evan Cheng307a72e2009-02-09 23:32:07 +00001993 bool isST0 = DestReg == X86::ST0;
Chris Lattner0d128722008-03-09 09:15:31 +00001994 unsigned Opc;
1995 if (SrcRC == &X86::RFP32RegClass)
Evan Cheng307a72e2009-02-09 23:32:07 +00001996 Opc = isST0 ? X86::FpSET_ST0_32 : X86::FpSET_ST1_32;
Chris Lattner0d128722008-03-09 09:15:31 +00001997 else if (SrcRC == &X86::RFP64RegClass)
Evan Cheng307a72e2009-02-09 23:32:07 +00001998 Opc = isST0 ? X86::FpSET_ST0_64 : X86::FpSET_ST1_64;
Chris Lattner0d128722008-03-09 09:15:31 +00001999 else {
Owen Andersonabe5c892008-08-26 18:50:40 +00002000 if (SrcRC != &X86::RFP80RegClass)
2001 return false;
Evan Cheng307a72e2009-02-09 23:32:07 +00002002 Opc = isST0 ? X86::FpSET_ST0_80 : X86::FpSET_ST1_80;
Chris Lattner0d128722008-03-09 09:15:31 +00002003 }
Bill Wendling13ee2e42009-02-11 21:51:19 +00002004 BuildMI(MBB, MI, DL, get(Opc)).addReg(SrcReg);
Owen Anderson9fa72d92008-08-26 18:03:31 +00002005 return true;
Chris Lattner0d128722008-03-09 09:15:31 +00002006 }
Chris Lattner8869eeb2008-03-09 08:46:19 +00002007
Owen Anderson9fa72d92008-08-26 18:03:31 +00002008 // Not yet supported!
2009 return false;
Owen Anderson8f2c8932007-12-31 06:32:00 +00002010}
2011
Dan Gohman1d8ce9c2009-04-27 16:41:36 +00002012static unsigned getStoreRegOpcode(unsigned SrcReg,
2013 const TargetRegisterClass *RC,
2014 bool isStackAligned,
2015 TargetMachine &TM) {
Owen Anderson81875432008-01-01 21:11:32 +00002016 unsigned Opc = 0;
Dan Gohmanfe606822009-07-30 01:56:29 +00002017 if (RC == &X86::GR64RegClass || RC == &X86::GR64_NOSPRegClass) {
Owen Anderson81875432008-01-01 21:11:32 +00002018 Opc = X86::MOV64mr;
Dan Gohmanfe606822009-07-30 01:56:29 +00002019 } else if (RC == &X86::GR32RegClass || RC == &X86::GR32_NOSPRegClass) {
Owen Anderson81875432008-01-01 21:11:32 +00002020 Opc = X86::MOV32mr;
2021 } else if (RC == &X86::GR16RegClass) {
2022 Opc = X86::MOV16mr;
2023 } else if (RC == &X86::GR8RegClass) {
Dan Gohman1d8ce9c2009-04-27 16:41:36 +00002024 // Copying to or from a physical H register on x86-64 requires a NOREX
2025 // move. Otherwise use a normal move.
2026 if (isHReg(SrcReg) &&
2027 TM.getSubtarget<X86Subtarget>().is64Bit())
2028 Opc = X86::MOV8mr_NOREX;
2029 else
2030 Opc = X86::MOV8mr;
Dan Gohman6e438702009-04-27 16:33:14 +00002031 } else if (RC == &X86::GR64_ABCDRegClass) {
Dan Gohman744d4622009-04-13 16:09:41 +00002032 Opc = X86::MOV64mr;
Dan Gohman6e438702009-04-27 16:33:14 +00002033 } else if (RC == &X86::GR32_ABCDRegClass) {
Dan Gohman744d4622009-04-13 16:09:41 +00002034 Opc = X86::MOV32mr;
Dan Gohman6e438702009-04-27 16:33:14 +00002035 } else if (RC == &X86::GR16_ABCDRegClass) {
Dan Gohman744d4622009-04-13 16:09:41 +00002036 Opc = X86::MOV16mr;
Dan Gohman1d8ce9c2009-04-27 16:41:36 +00002037 } else if (RC == &X86::GR8_ABCD_LRegClass) {
Dan Gohman744d4622009-04-13 16:09:41 +00002038 Opc = X86::MOV8mr;
Dan Gohman1d8ce9c2009-04-27 16:41:36 +00002039 } else if (RC == &X86::GR8_ABCD_HRegClass) {
2040 if (TM.getSubtarget<X86Subtarget>().is64Bit())
2041 Opc = X86::MOV8mr_NOREX;
2042 else
2043 Opc = X86::MOV8mr;
Dan Gohmanfe606822009-07-30 01:56:29 +00002044 } else if (RC == &X86::GR64_NOREXRegClass ||
2045 RC == &X86::GR64_NOREX_NOSPRegClass) {
Dan Gohman744d4622009-04-13 16:09:41 +00002046 Opc = X86::MOV64mr;
2047 } else if (RC == &X86::GR32_NOREXRegClass) {
2048 Opc = X86::MOV32mr;
2049 } else if (RC == &X86::GR16_NOREXRegClass) {
2050 Opc = X86::MOV16mr;
2051 } else if (RC == &X86::GR8_NOREXRegClass) {
2052 Opc = X86::MOV8mr;
Owen Anderson81875432008-01-01 21:11:32 +00002053 } else if (RC == &X86::RFP80RegClass) {
2054 Opc = X86::ST_FpP80m; // pops
2055 } else if (RC == &X86::RFP64RegClass) {
2056 Opc = X86::ST_Fp64m;
2057 } else if (RC == &X86::RFP32RegClass) {
2058 Opc = X86::ST_Fp32m;
2059 } else if (RC == &X86::FR32RegClass) {
2060 Opc = X86::MOVSSmr;
2061 } else if (RC == &X86::FR64RegClass) {
2062 Opc = X86::MOVSDmr;
2063 } else if (RC == &X86::VR128RegClass) {
Anton Korobeynikov44cf57f2008-07-19 06:30:51 +00002064 // If stack is realigned we can use aligned stores.
2065 Opc = isStackAligned ? X86::MOVAPSmr : X86::MOVUPSmr;
Owen Anderson81875432008-01-01 21:11:32 +00002066 } else if (RC == &X86::VR64RegClass) {
2067 Opc = X86::MMX_MOVQ64mr;
2068 } else {
Edwin Törökbd448e32009-07-14 16:55:14 +00002069 llvm_unreachable("Unknown regclass");
Owen Anderson81875432008-01-01 21:11:32 +00002070 }
2071
2072 return Opc;
2073}
2074
2075void X86InstrInfo::storeRegToStackSlot(MachineBasicBlock &MBB,
2076 MachineBasicBlock::iterator MI,
2077 unsigned SrcReg, bool isKill, int FrameIdx,
2078 const TargetRegisterClass *RC) const {
Anton Korobeynikov44cf57f2008-07-19 06:30:51 +00002079 const MachineFunction &MF = *MBB.getParent();
Jim Grosbache9b2eed2010-01-19 18:31:11 +00002080 bool isAligned = (RI.getStackAlignment() >= 16) || RI.canRealignStack(MF);
Dan Gohman1d8ce9c2009-04-27 16:41:36 +00002081 unsigned Opc = getStoreRegOpcode(SrcReg, RC, isAligned, TM);
Bill Wendling13ee2e42009-02-11 21:51:19 +00002082 DebugLoc DL = DebugLoc::getUnknownLoc();
2083 if (MI != MBB.end()) DL = MI->getDebugLoc();
2084 addFrameReference(BuildMI(MBB, MI, DL, get(Opc)), FrameIdx)
Bill Wendling2b739762009-05-13 21:33:08 +00002085 .addReg(SrcReg, getKillRegState(isKill));
Owen Anderson81875432008-01-01 21:11:32 +00002086}
2087
2088void X86InstrInfo::storeRegToAddr(MachineFunction &MF, unsigned SrcReg,
2089 bool isKill,
2090 SmallVectorImpl<MachineOperand> &Addr,
2091 const TargetRegisterClass *RC,
Dan Gohmanc7973eb2009-10-09 18:10:05 +00002092 MachineInstr::mmo_iterator MMOBegin,
2093 MachineInstr::mmo_iterator MMOEnd,
Owen Anderson81875432008-01-01 21:11:32 +00002094 SmallVectorImpl<MachineInstr*> &NewMIs) const {
Evan Cheng9d7cd4e2009-11-16 21:56:03 +00002095 bool isAligned = (*MMOBegin)->getAlignment() >= 16;
Dan Gohman1d8ce9c2009-04-27 16:41:36 +00002096 unsigned Opc = getStoreRegOpcode(SrcReg, RC, isAligned, TM);
Dale Johannesen77cce4d2009-02-12 23:08:38 +00002097 DebugLoc DL = DebugLoc::getUnknownLoc();
2098 MachineInstrBuilder MIB = BuildMI(MF, DL, get(Opc));
Owen Anderson81875432008-01-01 21:11:32 +00002099 for (unsigned i = 0, e = Addr.size(); i != e; ++i)
Dan Gohmanc909bbb2009-02-18 05:45:50 +00002100 MIB.addOperand(Addr[i]);
Bill Wendling2b739762009-05-13 21:33:08 +00002101 MIB.addReg(SrcReg, getKillRegState(isKill));
Dan Gohmanc7973eb2009-10-09 18:10:05 +00002102 (*MIB).setMemRefs(MMOBegin, MMOEnd);
Owen Anderson81875432008-01-01 21:11:32 +00002103 NewMIs.push_back(MIB);
2104}
2105
Dan Gohman1d8ce9c2009-04-27 16:41:36 +00002106static unsigned getLoadRegOpcode(unsigned DestReg,
2107 const TargetRegisterClass *RC,
2108 bool isStackAligned,
2109 const TargetMachine &TM) {
Owen Anderson81875432008-01-01 21:11:32 +00002110 unsigned Opc = 0;
Dan Gohmanfe606822009-07-30 01:56:29 +00002111 if (RC == &X86::GR64RegClass || RC == &X86::GR64_NOSPRegClass) {
Owen Anderson81875432008-01-01 21:11:32 +00002112 Opc = X86::MOV64rm;
Dan Gohmanfe606822009-07-30 01:56:29 +00002113 } else if (RC == &X86::GR32RegClass || RC == &X86::GR32_NOSPRegClass) {
Owen Anderson81875432008-01-01 21:11:32 +00002114 Opc = X86::MOV32rm;
2115 } else if (RC == &X86::GR16RegClass) {
2116 Opc = X86::MOV16rm;
2117 } else if (RC == &X86::GR8RegClass) {
Dan Gohman1d8ce9c2009-04-27 16:41:36 +00002118 // Copying to or from a physical H register on x86-64 requires a NOREX
2119 // move. Otherwise use a normal move.
2120 if (isHReg(DestReg) &&
2121 TM.getSubtarget<X86Subtarget>().is64Bit())
2122 Opc = X86::MOV8rm_NOREX;
2123 else
2124 Opc = X86::MOV8rm;
Dan Gohman6e438702009-04-27 16:33:14 +00002125 } else if (RC == &X86::GR64_ABCDRegClass) {
Dan Gohman744d4622009-04-13 16:09:41 +00002126 Opc = X86::MOV64rm;
Dan Gohman6e438702009-04-27 16:33:14 +00002127 } else if (RC == &X86::GR32_ABCDRegClass) {
Dan Gohman744d4622009-04-13 16:09:41 +00002128 Opc = X86::MOV32rm;
Dan Gohman6e438702009-04-27 16:33:14 +00002129 } else if (RC == &X86::GR16_ABCDRegClass) {
Dan Gohman744d4622009-04-13 16:09:41 +00002130 Opc = X86::MOV16rm;
Dan Gohman1d8ce9c2009-04-27 16:41:36 +00002131 } else if (RC == &X86::GR8_ABCD_LRegClass) {
Dan Gohman744d4622009-04-13 16:09:41 +00002132 Opc = X86::MOV8rm;
Dan Gohman1d8ce9c2009-04-27 16:41:36 +00002133 } else if (RC == &X86::GR8_ABCD_HRegClass) {
2134 if (TM.getSubtarget<X86Subtarget>().is64Bit())
2135 Opc = X86::MOV8rm_NOREX;
2136 else
2137 Opc = X86::MOV8rm;
Dan Gohmanfe606822009-07-30 01:56:29 +00002138 } else if (RC == &X86::GR64_NOREXRegClass ||
2139 RC == &X86::GR64_NOREX_NOSPRegClass) {
Dan Gohman744d4622009-04-13 16:09:41 +00002140 Opc = X86::MOV64rm;
2141 } else if (RC == &X86::GR32_NOREXRegClass) {
2142 Opc = X86::MOV32rm;
2143 } else if (RC == &X86::GR16_NOREXRegClass) {
2144 Opc = X86::MOV16rm;
2145 } else if (RC == &X86::GR8_NOREXRegClass) {
2146 Opc = X86::MOV8rm;
Owen Anderson81875432008-01-01 21:11:32 +00002147 } else if (RC == &X86::RFP80RegClass) {
2148 Opc = X86::LD_Fp80m;
2149 } else if (RC == &X86::RFP64RegClass) {
2150 Opc = X86::LD_Fp64m;
2151 } else if (RC == &X86::RFP32RegClass) {
2152 Opc = X86::LD_Fp32m;
2153 } else if (RC == &X86::FR32RegClass) {
2154 Opc = X86::MOVSSrm;
2155 } else if (RC == &X86::FR64RegClass) {
2156 Opc = X86::MOVSDrm;
2157 } else if (RC == &X86::VR128RegClass) {
Anton Korobeynikov44cf57f2008-07-19 06:30:51 +00002158 // If stack is realigned we can use aligned loads.
2159 Opc = isStackAligned ? X86::MOVAPSrm : X86::MOVUPSrm;
Owen Anderson81875432008-01-01 21:11:32 +00002160 } else if (RC == &X86::VR64RegClass) {
2161 Opc = X86::MMX_MOVQ64rm;
2162 } else {
Edwin Törökbd448e32009-07-14 16:55:14 +00002163 llvm_unreachable("Unknown regclass");
Owen Anderson81875432008-01-01 21:11:32 +00002164 }
2165
2166 return Opc;
2167}
2168
2169void X86InstrInfo::loadRegFromStackSlot(MachineBasicBlock &MBB,
Anton Korobeynikov44cf57f2008-07-19 06:30:51 +00002170 MachineBasicBlock::iterator MI,
2171 unsigned DestReg, int FrameIdx,
2172 const TargetRegisterClass *RC) const{
2173 const MachineFunction &MF = *MBB.getParent();
Jim Grosbache9b2eed2010-01-19 18:31:11 +00002174 bool isAligned = (RI.getStackAlignment() >= 16) || RI.canRealignStack(MF);
Dan Gohman1d8ce9c2009-04-27 16:41:36 +00002175 unsigned Opc = getLoadRegOpcode(DestReg, RC, isAligned, TM);
Bill Wendling13ee2e42009-02-11 21:51:19 +00002176 DebugLoc DL = DebugLoc::getUnknownLoc();
2177 if (MI != MBB.end()) DL = MI->getDebugLoc();
2178 addFrameReference(BuildMI(MBB, MI, DL, get(Opc), DestReg), FrameIdx);
Owen Anderson81875432008-01-01 21:11:32 +00002179}
2180
2181void X86InstrInfo::loadRegFromAddr(MachineFunction &MF, unsigned DestReg,
Evan Chenge52c1912008-07-03 09:09:37 +00002182 SmallVectorImpl<MachineOperand> &Addr,
2183 const TargetRegisterClass *RC,
Dan Gohmanc7973eb2009-10-09 18:10:05 +00002184 MachineInstr::mmo_iterator MMOBegin,
2185 MachineInstr::mmo_iterator MMOEnd,
Owen Anderson81875432008-01-01 21:11:32 +00002186 SmallVectorImpl<MachineInstr*> &NewMIs) const {
Evan Cheng9d7cd4e2009-11-16 21:56:03 +00002187 bool isAligned = (*MMOBegin)->getAlignment() >= 16;
Dan Gohman1d8ce9c2009-04-27 16:41:36 +00002188 unsigned Opc = getLoadRegOpcode(DestReg, RC, isAligned, TM);
Dale Johannesen77cce4d2009-02-12 23:08:38 +00002189 DebugLoc DL = DebugLoc::getUnknownLoc();
2190 MachineInstrBuilder MIB = BuildMI(MF, DL, get(Opc), DestReg);
Owen Anderson81875432008-01-01 21:11:32 +00002191 for (unsigned i = 0, e = Addr.size(); i != e; ++i)
Dan Gohmanc909bbb2009-02-18 05:45:50 +00002192 MIB.addOperand(Addr[i]);
Dan Gohmanc7973eb2009-10-09 18:10:05 +00002193 (*MIB).setMemRefs(MMOBegin, MMOEnd);
Owen Anderson81875432008-01-01 21:11:32 +00002194 NewMIs.push_back(MIB);
2195}
2196
Owen Anderson6690c7f2008-01-04 23:57:37 +00002197bool X86InstrInfo::spillCalleeSavedRegisters(MachineBasicBlock &MBB,
Bill Wendling13ee2e42009-02-11 21:51:19 +00002198 MachineBasicBlock::iterator MI,
Owen Anderson6690c7f2008-01-04 23:57:37 +00002199 const std::vector<CalleeSavedInfo> &CSI) const {
2200 if (CSI.empty())
2201 return false;
2202
Dale Johannesene0dcaa82010-01-20 21:36:02 +00002203 DebugLoc DL = MBB.findDebugLoc(MI);
Bill Wendling13ee2e42009-02-11 21:51:19 +00002204
Evan Chengc275cf62008-09-26 19:14:21 +00002205 bool is64Bit = TM.getSubtarget<X86Subtarget>().is64Bit();
Anton Korobeynikovb5cc6d82009-08-28 16:06:41 +00002206 bool isWin64 = TM.getSubtarget<X86Subtarget>().isTargetWin64();
Anton Korobeynikov1deb2dd2008-10-04 11:09:36 +00002207 unsigned SlotSize = is64Bit ? 8 : 4;
2208
2209 MachineFunction &MF = *MBB.getParent();
Evan Cheng10b8d222009-07-09 06:53:48 +00002210 unsigned FPReg = RI.getFrameRegister(MF);
Anton Korobeynikov1deb2dd2008-10-04 11:09:36 +00002211 X86MachineFunctionInfo *X86FI = MF.getInfo<X86MachineFunctionInfo>();
Eli Friedman65b88222009-06-04 02:32:04 +00002212 unsigned CalleeFrameSize = 0;
Anton Korobeynikov1deb2dd2008-10-04 11:09:36 +00002213
Owen Anderson6690c7f2008-01-04 23:57:37 +00002214 unsigned Opc = is64Bit ? X86::PUSH64r : X86::PUSH32r;
2215 for (unsigned i = CSI.size(); i != 0; --i) {
2216 unsigned Reg = CSI[i-1].getReg();
Eli Friedman65b88222009-06-04 02:32:04 +00002217 const TargetRegisterClass *RegClass = CSI[i-1].getRegClass();
Owen Anderson6690c7f2008-01-04 23:57:37 +00002218 // Add the callee-saved register as live-in. It's killed at the spill.
2219 MBB.addLiveIn(Reg);
Evan Cheng10b8d222009-07-09 06:53:48 +00002220 if (Reg == FPReg)
2221 // X86RegisterInfo::emitPrologue will handle spilling of frame register.
2222 continue;
Anton Korobeynikovb5cc6d82009-08-28 16:06:41 +00002223 if (RegClass != &X86::VR128RegClass && !isWin64) {
Eli Friedman65b88222009-06-04 02:32:04 +00002224 CalleeFrameSize += SlotSize;
Evan Cheng10b8d222009-07-09 06:53:48 +00002225 BuildMI(MBB, MI, DL, get(Opc)).addReg(Reg, RegState::Kill);
Eli Friedman65b88222009-06-04 02:32:04 +00002226 } else {
2227 storeRegToStackSlot(MBB, MI, Reg, true, CSI[i-1].getFrameIdx(), RegClass);
2228 }
Owen Anderson6690c7f2008-01-04 23:57:37 +00002229 }
Eli Friedman65b88222009-06-04 02:32:04 +00002230
2231 X86FI->setCalleeSavedFrameSize(CalleeFrameSize);
Owen Anderson6690c7f2008-01-04 23:57:37 +00002232 return true;
2233}
2234
2235bool X86InstrInfo::restoreCalleeSavedRegisters(MachineBasicBlock &MBB,
Bill Wendling13ee2e42009-02-11 21:51:19 +00002236 MachineBasicBlock::iterator MI,
Owen Anderson6690c7f2008-01-04 23:57:37 +00002237 const std::vector<CalleeSavedInfo> &CSI) const {
2238 if (CSI.empty())
2239 return false;
Bill Wendling13ee2e42009-02-11 21:51:19 +00002240
Dale Johannesene0dcaa82010-01-20 21:36:02 +00002241 DebugLoc DL = MBB.findDebugLoc(MI);
Bill Wendling13ee2e42009-02-11 21:51:19 +00002242
Evan Cheng10b8d222009-07-09 06:53:48 +00002243 MachineFunction &MF = *MBB.getParent();
2244 unsigned FPReg = RI.getFrameRegister(MF);
Owen Anderson6690c7f2008-01-04 23:57:37 +00002245 bool is64Bit = TM.getSubtarget<X86Subtarget>().is64Bit();
Anton Korobeynikovb5cc6d82009-08-28 16:06:41 +00002246 bool isWin64 = TM.getSubtarget<X86Subtarget>().isTargetWin64();
Owen Anderson6690c7f2008-01-04 23:57:37 +00002247 unsigned Opc = is64Bit ? X86::POP64r : X86::POP32r;
2248 for (unsigned i = 0, e = CSI.size(); i != e; ++i) {
2249 unsigned Reg = CSI[i].getReg();
Evan Cheng10b8d222009-07-09 06:53:48 +00002250 if (Reg == FPReg)
2251 // X86RegisterInfo::emitEpilogue will handle restoring of frame register.
2252 continue;
Eli Friedman65b88222009-06-04 02:32:04 +00002253 const TargetRegisterClass *RegClass = CSI[i].getRegClass();
Anton Korobeynikovb5cc6d82009-08-28 16:06:41 +00002254 if (RegClass != &X86::VR128RegClass && !isWin64) {
Eli Friedman65b88222009-06-04 02:32:04 +00002255 BuildMI(MBB, MI, DL, get(Opc), Reg);
2256 } else {
2257 loadRegFromStackSlot(MBB, MI, Reg, CSI[i].getFrameIdx(), RegClass);
2258 }
Owen Anderson6690c7f2008-01-04 23:57:37 +00002259 }
2260 return true;
2261}
2262
Dan Gohman221a4372008-07-07 23:14:23 +00002263static MachineInstr *FuseTwoAddrInst(MachineFunction &MF, unsigned Opcode,
Dan Gohmanc24a3f82009-01-05 17:59:02 +00002264 const SmallVectorImpl<MachineOperand> &MOs,
Bill Wendling5aa0ddb2009-02-03 00:55:04 +00002265 MachineInstr *MI,
2266 const TargetInstrInfo &TII) {
Owen Anderson9a184ef2008-01-07 01:35:02 +00002267 // Create the base instruction with the memory operand as the first part.
Bill Wendling5aa0ddb2009-02-03 00:55:04 +00002268 MachineInstr *NewMI = MF.CreateMachineInstr(TII.get(Opcode),
2269 MI->getDebugLoc(), true);
Owen Anderson9a184ef2008-01-07 01:35:02 +00002270 MachineInstrBuilder MIB(NewMI);
2271 unsigned NumAddrOps = MOs.size();
2272 for (unsigned i = 0; i != NumAddrOps; ++i)
Dan Gohmanc909bbb2009-02-18 05:45:50 +00002273 MIB.addOperand(MOs[i]);
Owen Anderson9a184ef2008-01-07 01:35:02 +00002274 if (NumAddrOps < 4) // FrameIndex only
Rafael Espindolabca99f72009-04-08 21:14:34 +00002275 addOffset(MIB, 0);
Owen Anderson9a184ef2008-01-07 01:35:02 +00002276
2277 // Loop over the rest of the ri operands, converting them over.
Chris Lattner5b930372008-01-07 07:27:27 +00002278 unsigned NumOps = MI->getDesc().getNumOperands()-2;
Owen Anderson9a184ef2008-01-07 01:35:02 +00002279 for (unsigned i = 0; i != NumOps; ++i) {
2280 MachineOperand &MO = MI->getOperand(i+2);
Dan Gohmanc909bbb2009-02-18 05:45:50 +00002281 MIB.addOperand(MO);
Owen Anderson9a184ef2008-01-07 01:35:02 +00002282 }
2283 for (unsigned i = NumOps+2, e = MI->getNumOperands(); i != e; ++i) {
2284 MachineOperand &MO = MI->getOperand(i);
Dan Gohmanc909bbb2009-02-18 05:45:50 +00002285 MIB.addOperand(MO);
Owen Anderson9a184ef2008-01-07 01:35:02 +00002286 }
2287 return MIB;
2288}
2289
Dan Gohman221a4372008-07-07 23:14:23 +00002290static MachineInstr *FuseInst(MachineFunction &MF,
2291 unsigned Opcode, unsigned OpNo,
Dan Gohmanc24a3f82009-01-05 17:59:02 +00002292 const SmallVectorImpl<MachineOperand> &MOs,
Owen Anderson9a184ef2008-01-07 01:35:02 +00002293 MachineInstr *MI, const TargetInstrInfo &TII) {
Bill Wendling5aa0ddb2009-02-03 00:55:04 +00002294 MachineInstr *NewMI = MF.CreateMachineInstr(TII.get(Opcode),
2295 MI->getDebugLoc(), true);
Owen Anderson9a184ef2008-01-07 01:35:02 +00002296 MachineInstrBuilder MIB(NewMI);
2297
2298 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
2299 MachineOperand &MO = MI->getOperand(i);
2300 if (i == OpNo) {
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00002301 assert(MO.isReg() && "Expected to fold into reg operand!");
Owen Anderson9a184ef2008-01-07 01:35:02 +00002302 unsigned NumAddrOps = MOs.size();
2303 for (unsigned i = 0; i != NumAddrOps; ++i)
Dan Gohmanc909bbb2009-02-18 05:45:50 +00002304 MIB.addOperand(MOs[i]);
Owen Anderson9a184ef2008-01-07 01:35:02 +00002305 if (NumAddrOps < 4) // FrameIndex only
Rafael Espindolabca99f72009-04-08 21:14:34 +00002306 addOffset(MIB, 0);
Owen Anderson9a184ef2008-01-07 01:35:02 +00002307 } else {
Dan Gohmanc909bbb2009-02-18 05:45:50 +00002308 MIB.addOperand(MO);
Owen Anderson9a184ef2008-01-07 01:35:02 +00002309 }
2310 }
2311 return MIB;
2312}
2313
2314static MachineInstr *MakeM0Inst(const TargetInstrInfo &TII, unsigned Opcode,
Dan Gohmanc24a3f82009-01-05 17:59:02 +00002315 const SmallVectorImpl<MachineOperand> &MOs,
Owen Anderson9a184ef2008-01-07 01:35:02 +00002316 MachineInstr *MI) {
Dan Gohman221a4372008-07-07 23:14:23 +00002317 MachineFunction &MF = *MI->getParent()->getParent();
Bill Wendling13ee2e42009-02-11 21:51:19 +00002318 MachineInstrBuilder MIB = BuildMI(MF, MI->getDebugLoc(), TII.get(Opcode));
Owen Anderson9a184ef2008-01-07 01:35:02 +00002319
2320 unsigned NumAddrOps = MOs.size();
2321 for (unsigned i = 0; i != NumAddrOps; ++i)
Dan Gohmanc909bbb2009-02-18 05:45:50 +00002322 MIB.addOperand(MOs[i]);
Owen Anderson9a184ef2008-01-07 01:35:02 +00002323 if (NumAddrOps < 4) // FrameIndex only
Rafael Espindolabca99f72009-04-08 21:14:34 +00002324 addOffset(MIB, 0);
Owen Anderson9a184ef2008-01-07 01:35:02 +00002325 return MIB.addImm(0);
2326}
2327
2328MachineInstr*
Dan Gohmanedc83d62008-12-03 18:43:12 +00002329X86InstrInfo::foldMemoryOperandImpl(MachineFunction &MF,
2330 MachineInstr *MI, unsigned i,
Evan Chenga5853792009-07-15 06:10:07 +00002331 const SmallVectorImpl<MachineOperand> &MOs,
Evan Cheng8f0797f2009-09-11 00:39:26 +00002332 unsigned Size, unsigned Align) const {
Evan Chenga5853792009-07-15 06:10:07 +00002333 const DenseMap<unsigned*, std::pair<unsigned,unsigned> > *OpcodeTablePtr=NULL;
Owen Anderson9a184ef2008-01-07 01:35:02 +00002334 bool isTwoAddrFold = false;
Chris Lattner5b930372008-01-07 07:27:27 +00002335 unsigned NumOps = MI->getDesc().getNumOperands();
Owen Anderson9a184ef2008-01-07 01:35:02 +00002336 bool isTwoAddr = NumOps > 1 &&
Chris Lattner5b930372008-01-07 07:27:27 +00002337 MI->getDesc().getOperandConstraint(1, TOI::TIED_TO) != -1;
Owen Anderson9a184ef2008-01-07 01:35:02 +00002338
2339 MachineInstr *NewMI = NULL;
2340 // Folding a memory location into the two-address part of a two-address
2341 // instruction is different than folding it other places. It requires
2342 // replacing the *two* registers with the memory location.
2343 if (isTwoAddr && NumOps >= 2 && i < 2 &&
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00002344 MI->getOperand(0).isReg() &&
2345 MI->getOperand(1).isReg() &&
Owen Anderson9a184ef2008-01-07 01:35:02 +00002346 MI->getOperand(0).getReg() == MI->getOperand(1).getReg()) {
2347 OpcodeTablePtr = &RegOp2MemOpTable2Addr;
2348 isTwoAddrFold = true;
2349 } else if (i == 0) { // If operand 0
Dan Gohmanb9e1c8d2010-01-12 04:42:54 +00002350 if (MI->getOpcode() == X86::MOV64r0)
2351 NewMI = MakeM0Inst(*this, X86::MOV64mi32, MOs, MI);
2352 else if (MI->getOpcode() == X86::MOV32r0)
Owen Anderson9a184ef2008-01-07 01:35:02 +00002353 NewMI = MakeM0Inst(*this, X86::MOV32mi, MOs, MI);
Dan Gohmanb9e1c8d2010-01-12 04:42:54 +00002354 else if (MI->getOpcode() == X86::MOV16r0)
2355 NewMI = MakeM0Inst(*this, X86::MOV16mi, MOs, MI);
Owen Anderson9a184ef2008-01-07 01:35:02 +00002356 else if (MI->getOpcode() == X86::MOV8r0)
2357 NewMI = MakeM0Inst(*this, X86::MOV8mi, MOs, MI);
Evan Chenge52c1912008-07-03 09:09:37 +00002358 if (NewMI)
Owen Anderson9a184ef2008-01-07 01:35:02 +00002359 return NewMI;
Owen Anderson9a184ef2008-01-07 01:35:02 +00002360
2361 OpcodeTablePtr = &RegOp2MemOpTable0;
2362 } else if (i == 1) {
2363 OpcodeTablePtr = &RegOp2MemOpTable1;
2364 } else if (i == 2) {
2365 OpcodeTablePtr = &RegOp2MemOpTable2;
2366 }
2367
2368 // If table selected...
2369 if (OpcodeTablePtr) {
2370 // Find the Opcode to fuse
Jeffrey Yasskin8154d2e2009-11-10 01:02:17 +00002371 DenseMap<unsigned*, std::pair<unsigned,unsigned> >::const_iterator I =
Owen Anderson9a184ef2008-01-07 01:35:02 +00002372 OpcodeTablePtr->find((unsigned*)MI->getOpcode());
2373 if (I != OpcodeTablePtr->end()) {
Evan Cheng8f0797f2009-09-11 00:39:26 +00002374 unsigned Opcode = I->second.first;
Evan Chenga5853792009-07-15 06:10:07 +00002375 unsigned MinAlign = I->second.second;
2376 if (Align < MinAlign)
2377 return NULL;
Evan Cheng5b7dbbf2009-09-11 01:01:31 +00002378 bool NarrowToMOV32rm = false;
Evan Cheng8f0797f2009-09-11 00:39:26 +00002379 if (Size) {
2380 unsigned RCSize = MI->getDesc().OpInfo[i].getRegClass(&RI)->getSize();
2381 if (Size < RCSize) {
2382 // Check if it's safe to fold the load. If the size of the object is
2383 // narrower than the load width, then it's not.
2384 if (Opcode != X86::MOV64rm || RCSize != 8 || Size != 4)
2385 return NULL;
2386 // If this is a 64-bit load, but the spill slot is 32, then we can do
2387 // a 32-bit load which is implicitly zero-extended. This likely is due
2388 // to liveintervalanalysis remat'ing a load from stack slot.
Evan Cheng5b7dbbf2009-09-11 01:01:31 +00002389 if (MI->getOperand(0).getSubReg() || MI->getOperand(1).getSubReg())
2390 return NULL;
Evan Cheng8f0797f2009-09-11 00:39:26 +00002391 Opcode = X86::MOV32rm;
Evan Cheng5b7dbbf2009-09-11 01:01:31 +00002392 NarrowToMOV32rm = true;
Evan Cheng8f0797f2009-09-11 00:39:26 +00002393 }
2394 }
2395
Owen Anderson9a184ef2008-01-07 01:35:02 +00002396 if (isTwoAddrFold)
Evan Cheng8f0797f2009-09-11 00:39:26 +00002397 NewMI = FuseTwoAddrInst(MF, Opcode, MOs, MI, *this);
Owen Anderson9a184ef2008-01-07 01:35:02 +00002398 else
Evan Cheng8f0797f2009-09-11 00:39:26 +00002399 NewMI = FuseInst(MF, Opcode, i, MOs, MI, *this);
Evan Cheng5b7dbbf2009-09-11 01:01:31 +00002400
2401 if (NarrowToMOV32rm) {
2402 // If this is the special case where we use a MOV32rm to load a 32-bit
2403 // value and zero-extend the top bits. Change the destination register
2404 // to a 32-bit one.
2405 unsigned DstReg = NewMI->getOperand(0).getReg();
2406 if (TargetRegisterInfo::isPhysicalRegister(DstReg))
2407 NewMI->getOperand(0).setReg(RI.getSubReg(DstReg,
2408 4/*x86_subreg_32bit*/));
2409 else
2410 NewMI->getOperand(0).setSubReg(4/*x86_subreg_32bit*/);
2411 }
Owen Anderson9a184ef2008-01-07 01:35:02 +00002412 return NewMI;
2413 }
2414 }
2415
2416 // No fusion
2417 if (PrintFailedFusing)
David Greene5fd1b6e2010-01-05 01:29:29 +00002418 dbgs() << "We failed to fuse operand " << i << " in " << *MI;
Owen Anderson9a184ef2008-01-07 01:35:02 +00002419 return NULL;
2420}
2421
2422
Dan Gohmanedc83d62008-12-03 18:43:12 +00002423MachineInstr* X86InstrInfo::foldMemoryOperandImpl(MachineFunction &MF,
2424 MachineInstr *MI,
Evan Chenga5853792009-07-15 06:10:07 +00002425 const SmallVectorImpl<unsigned> &Ops,
Dan Gohmanedc83d62008-12-03 18:43:12 +00002426 int FrameIndex) const {
Owen Anderson9a184ef2008-01-07 01:35:02 +00002427 // Check switch flag
2428 if (NoFusing) return NULL;
2429
Evan Chengd53fca12009-12-22 17:47:23 +00002430 if (!MF.getFunction()->hasFnAttr(Attribute::OptimizeForSize))
Evan Chengd3f27fb2009-12-18 07:40:29 +00002431 switch (MI->getOpcode()) {
2432 case X86::CVTSD2SSrr:
2433 case X86::Int_CVTSD2SSrr:
2434 case X86::CVTSS2SDrr:
2435 case X86::Int_CVTSS2SDrr:
2436 case X86::RCPSSr:
2437 case X86::RCPSSr_Int:
2438 case X86::ROUNDSDr_Int:
2439 case X86::ROUNDSSr_Int:
2440 case X86::RSQRTSSr:
2441 case X86::RSQRTSSr_Int:
2442 case X86::SQRTSSr:
2443 case X86::SQRTSSr_Int:
2444 return 0;
2445 }
2446
Evan Cheng4f2f3f62008-02-08 21:20:40 +00002447 const MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Cheng8f0797f2009-09-11 00:39:26 +00002448 unsigned Size = MFI->getObjectSize(FrameIndex);
Evan Cheng4f2f3f62008-02-08 21:20:40 +00002449 unsigned Alignment = MFI->getObjectAlignment(FrameIndex);
Owen Anderson9a184ef2008-01-07 01:35:02 +00002450 if (Ops.size() == 2 && Ops[0] == 0 && Ops[1] == 1) {
2451 unsigned NewOpc = 0;
Evan Cheng8f0797f2009-09-11 00:39:26 +00002452 unsigned RCSize = 0;
Owen Anderson9a184ef2008-01-07 01:35:02 +00002453 switch (MI->getOpcode()) {
2454 default: return NULL;
Evan Cheng8f0797f2009-09-11 00:39:26 +00002455 case X86::TEST8rr: NewOpc = X86::CMP8ri; RCSize = 1; break;
2456 case X86::TEST16rr: NewOpc = X86::CMP16ri; RCSize = 2; break;
2457 case X86::TEST32rr: NewOpc = X86::CMP32ri; RCSize = 4; break;
2458 case X86::TEST64rr: NewOpc = X86::CMP64ri32; RCSize = 8; break;
Owen Anderson9a184ef2008-01-07 01:35:02 +00002459 }
Evan Cheng8f0797f2009-09-11 00:39:26 +00002460 // Check if it's safe to fold the load. If the size of the object is
2461 // narrower than the load width, then it's not.
2462 if (Size < RCSize)
2463 return NULL;
Owen Anderson9a184ef2008-01-07 01:35:02 +00002464 // Change to CMPXXri r, 0 first.
Chris Lattner86bb02f2008-01-11 18:10:50 +00002465 MI->setDesc(get(NewOpc));
Owen Anderson9a184ef2008-01-07 01:35:02 +00002466 MI->getOperand(1).ChangeToImmediate(0);
2467 } else if (Ops.size() != 1)
2468 return NULL;
2469
2470 SmallVector<MachineOperand,4> MOs;
2471 MOs.push_back(MachineOperand::CreateFI(FrameIndex));
Evan Cheng8f0797f2009-09-11 00:39:26 +00002472 return foldMemoryOperandImpl(MF, MI, Ops[0], MOs, Size, Alignment);
Owen Anderson9a184ef2008-01-07 01:35:02 +00002473}
2474
Dan Gohmanedc83d62008-12-03 18:43:12 +00002475MachineInstr* X86InstrInfo::foldMemoryOperandImpl(MachineFunction &MF,
2476 MachineInstr *MI,
Evan Chenga5853792009-07-15 06:10:07 +00002477 const SmallVectorImpl<unsigned> &Ops,
Dan Gohmanedc83d62008-12-03 18:43:12 +00002478 MachineInstr *LoadMI) const {
Owen Anderson9a184ef2008-01-07 01:35:02 +00002479 // Check switch flag
2480 if (NoFusing) return NULL;
2481
Evan Chengd53fca12009-12-22 17:47:23 +00002482 if (!MF.getFunction()->hasFnAttr(Attribute::OptimizeForSize))
Evan Chengd3f27fb2009-12-18 07:40:29 +00002483 switch (MI->getOpcode()) {
2484 case X86::CVTSD2SSrr:
2485 case X86::Int_CVTSD2SSrr:
2486 case X86::CVTSS2SDrr:
2487 case X86::Int_CVTSS2SDrr:
2488 case X86::RCPSSr:
2489 case X86::RCPSSr_Int:
2490 case X86::ROUNDSDr_Int:
2491 case X86::ROUNDSSr_Int:
2492 case X86::RSQRTSSr:
2493 case X86::RSQRTSSr_Int:
2494 case X86::SQRTSSr:
2495 case X86::SQRTSSr_Int:
2496 return 0;
2497 }
2498
Dan Gohmand0e8c752008-07-12 00:10:52 +00002499 // Determine the alignment of the load.
Evan Cheng4f2f3f62008-02-08 21:20:40 +00002500 unsigned Alignment = 0;
Dan Gohmand0e8c752008-07-12 00:10:52 +00002501 if (LoadMI->hasOneMemOperand())
Dan Gohman4e3bb1b2009-09-25 20:36:54 +00002502 Alignment = (*LoadMI->memoperands_begin())->getAlignment();
Dan Gohman51dbce62009-09-21 18:30:38 +00002503 else
2504 switch (LoadMI->getOpcode()) {
2505 case X86::V_SET0:
2506 case X86::V_SETALLONES:
2507 Alignment = 16;
2508 break;
2509 case X86::FsFLD0SD:
2510 Alignment = 8;
2511 break;
2512 case X86::FsFLD0SS:
2513 Alignment = 4;
2514 break;
2515 default:
2516 llvm_unreachable("Don't know how to fold this instruction!");
2517 }
Owen Anderson9a184ef2008-01-07 01:35:02 +00002518 if (Ops.size() == 2 && Ops[0] == 0 && Ops[1] == 1) {
2519 unsigned NewOpc = 0;
2520 switch (MI->getOpcode()) {
2521 default: return NULL;
2522 case X86::TEST8rr: NewOpc = X86::CMP8ri; break;
2523 case X86::TEST16rr: NewOpc = X86::CMP16ri; break;
2524 case X86::TEST32rr: NewOpc = X86::CMP32ri; break;
2525 case X86::TEST64rr: NewOpc = X86::CMP64ri32; break;
2526 }
2527 // Change to CMPXXri r, 0 first.
Chris Lattner86bb02f2008-01-11 18:10:50 +00002528 MI->setDesc(get(NewOpc));
Owen Anderson9a184ef2008-01-07 01:35:02 +00002529 MI->getOperand(1).ChangeToImmediate(0);
2530 } else if (Ops.size() != 1)
2531 return NULL;
2532
Rafael Espindolabca99f72009-04-08 21:14:34 +00002533 SmallVector<MachineOperand,X86AddrNumOperands> MOs;
Dan Gohman51dbce62009-09-21 18:30:38 +00002534 switch (LoadMI->getOpcode()) {
2535 case X86::V_SET0:
2536 case X86::V_SETALLONES:
2537 case X86::FsFLD0SD:
2538 case X86::FsFLD0SS: {
Dan Gohman37eb6c82008-12-03 05:21:24 +00002539 // Folding a V_SET0 or V_SETALLONES as a load, to ease register pressure.
2540 // Create a constant-pool entry and operands to load from it.
2541
2542 // x86-32 PIC requires a PIC base register for constant pools.
2543 unsigned PICBase = 0;
Jakob Stoklund Olesen29867f12009-07-16 21:24:13 +00002544 if (TM.getRelocationModel() == Reloc::PIC_) {
Evan Cheng3b570332009-07-16 18:44:05 +00002545 if (TM.getSubtarget<X86Subtarget>().is64Bit())
2546 PICBase = X86::RIP;
Jakob Stoklund Olesen29867f12009-07-16 21:24:13 +00002547 else
Evan Cheng3b570332009-07-16 18:44:05 +00002548 // FIXME: PICBase = TM.getInstrInfo()->getGlobalBaseReg(&MF);
2549 // This doesn't work for several reasons.
2550 // 1. GlobalBaseReg may have been spilled.
2551 // 2. It may not be live at MI.
Dan Gohman51dbce62009-09-21 18:30:38 +00002552 return NULL;
Jakob Stoklund Olesen29867f12009-07-16 21:24:13 +00002553 }
Dan Gohman37eb6c82008-12-03 05:21:24 +00002554
Dan Gohman51dbce62009-09-21 18:30:38 +00002555 // Create a constant-pool entry.
Dan Gohman37eb6c82008-12-03 05:21:24 +00002556 MachineConstantPool &MCP = *MF.getConstantPool();
Dan Gohman51dbce62009-09-21 18:30:38 +00002557 const Type *Ty;
2558 if (LoadMI->getOpcode() == X86::FsFLD0SS)
2559 Ty = Type::getFloatTy(MF.getFunction()->getContext());
2560 else if (LoadMI->getOpcode() == X86::FsFLD0SD)
2561 Ty = Type::getDoubleTy(MF.getFunction()->getContext());
2562 else
2563 Ty = VectorType::get(Type::getInt32Ty(MF.getFunction()->getContext()), 4);
2564 Constant *C = LoadMI->getOpcode() == X86::V_SETALLONES ?
2565 Constant::getAllOnesValue(Ty) :
2566 Constant::getNullValue(Ty);
2567 unsigned CPI = MCP.getConstantPoolIndex(C, Alignment);
Dan Gohman37eb6c82008-12-03 05:21:24 +00002568
2569 // Create operands to load from the constant pool entry.
2570 MOs.push_back(MachineOperand::CreateReg(PICBase, false));
2571 MOs.push_back(MachineOperand::CreateImm(1));
2572 MOs.push_back(MachineOperand::CreateReg(0, false));
2573 MOs.push_back(MachineOperand::CreateCPI(CPI, 0));
Rafael Espindolabca99f72009-04-08 21:14:34 +00002574 MOs.push_back(MachineOperand::CreateReg(0, false));
Dan Gohman51dbce62009-09-21 18:30:38 +00002575 break;
2576 }
2577 default: {
Dan Gohman37eb6c82008-12-03 05:21:24 +00002578 // Folding a normal load. Just copy the load's address operands.
2579 unsigned NumOps = LoadMI->getDesc().getNumOperands();
Rafael Espindola6cdf4be2009-03-27 15:57:50 +00002580 for (unsigned i = NumOps - X86AddrNumOperands; i != NumOps; ++i)
Dan Gohman37eb6c82008-12-03 05:21:24 +00002581 MOs.push_back(LoadMI->getOperand(i));
Dan Gohman51dbce62009-09-21 18:30:38 +00002582 break;
2583 }
Dan Gohman37eb6c82008-12-03 05:21:24 +00002584 }
Evan Cheng8f0797f2009-09-11 00:39:26 +00002585 return foldMemoryOperandImpl(MF, MI, Ops[0], MOs, 0, Alignment);
Owen Anderson9a184ef2008-01-07 01:35:02 +00002586}
2587
2588
Dan Gohman46b948e2008-10-16 01:49:15 +00002589bool X86InstrInfo::canFoldMemoryOperand(const MachineInstr *MI,
2590 const SmallVectorImpl<unsigned> &Ops) const {
Owen Anderson9a184ef2008-01-07 01:35:02 +00002591 // Check switch flag
2592 if (NoFusing) return 0;
2593
2594 if (Ops.size() == 2 && Ops[0] == 0 && Ops[1] == 1) {
2595 switch (MI->getOpcode()) {
2596 default: return false;
2597 case X86::TEST8rr:
2598 case X86::TEST16rr:
2599 case X86::TEST32rr:
2600 case X86::TEST64rr:
2601 return true;
2602 }
2603 }
2604
2605 if (Ops.size() != 1)
2606 return false;
2607
2608 unsigned OpNum = Ops[0];
2609 unsigned Opc = MI->getOpcode();
Chris Lattner5b930372008-01-07 07:27:27 +00002610 unsigned NumOps = MI->getDesc().getNumOperands();
Owen Anderson9a184ef2008-01-07 01:35:02 +00002611 bool isTwoAddr = NumOps > 1 &&
Chris Lattner5b930372008-01-07 07:27:27 +00002612 MI->getDesc().getOperandConstraint(1, TOI::TIED_TO) != -1;
Owen Anderson9a184ef2008-01-07 01:35:02 +00002613
2614 // Folding a memory location into the two-address part of a two-address
2615 // instruction is different than folding it other places. It requires
2616 // replacing the *two* registers with the memory location.
Evan Chenga5853792009-07-15 06:10:07 +00002617 const DenseMap<unsigned*, std::pair<unsigned,unsigned> > *OpcodeTablePtr=NULL;
Owen Anderson9a184ef2008-01-07 01:35:02 +00002618 if (isTwoAddr && NumOps >= 2 && OpNum < 2) {
2619 OpcodeTablePtr = &RegOp2MemOpTable2Addr;
2620 } else if (OpNum == 0) { // If operand 0
2621 switch (Opc) {
Chris Lattner17f62252009-07-14 20:19:57 +00002622 case X86::MOV8r0:
Dan Gohmanb9e1c8d2010-01-12 04:42:54 +00002623 case X86::MOV16r0:
Owen Anderson9a184ef2008-01-07 01:35:02 +00002624 case X86::MOV32r0:
Dan Gohmanb9e1c8d2010-01-12 04:42:54 +00002625 case X86::MOV64r0:
Owen Anderson9a184ef2008-01-07 01:35:02 +00002626 return true;
2627 default: break;
2628 }
2629 OpcodeTablePtr = &RegOp2MemOpTable0;
2630 } else if (OpNum == 1) {
2631 OpcodeTablePtr = &RegOp2MemOpTable1;
2632 } else if (OpNum == 2) {
2633 OpcodeTablePtr = &RegOp2MemOpTable2;
2634 }
2635
2636 if (OpcodeTablePtr) {
2637 // Find the Opcode to fuse
Jeffrey Yasskin8154d2e2009-11-10 01:02:17 +00002638 DenseMap<unsigned*, std::pair<unsigned,unsigned> >::const_iterator I =
Owen Anderson9a184ef2008-01-07 01:35:02 +00002639 OpcodeTablePtr->find((unsigned*)Opc);
2640 if (I != OpcodeTablePtr->end())
2641 return true;
2642 }
2643 return false;
2644}
2645
2646bool X86InstrInfo::unfoldMemoryOperand(MachineFunction &MF, MachineInstr *MI,
2647 unsigned Reg, bool UnfoldLoad, bool UnfoldStore,
Bill Wendling13ee2e42009-02-11 21:51:19 +00002648 SmallVectorImpl<MachineInstr*> &NewMIs) const {
Jeffrey Yasskin8154d2e2009-11-10 01:02:17 +00002649 DenseMap<unsigned*, std::pair<unsigned,unsigned> >::const_iterator I =
Owen Anderson9a184ef2008-01-07 01:35:02 +00002650 MemOp2RegOpTable.find((unsigned*)MI->getOpcode());
2651 if (I == MemOp2RegOpTable.end())
2652 return false;
2653 unsigned Opc = I->second.first;
2654 unsigned Index = I->second.second & 0xf;
2655 bool FoldedLoad = I->second.second & (1 << 4);
2656 bool FoldedStore = I->second.second & (1 << 5);
2657 if (UnfoldLoad && !FoldedLoad)
2658 return false;
2659 UnfoldLoad &= FoldedLoad;
2660 if (UnfoldStore && !FoldedStore)
2661 return false;
2662 UnfoldStore &= FoldedStore;
2663
Chris Lattner5b930372008-01-07 07:27:27 +00002664 const TargetInstrDesc &TID = get(Opc);
Owen Anderson9a184ef2008-01-07 01:35:02 +00002665 const TargetOperandInfo &TOI = TID.OpInfo[Index];
Chris Lattner6a66b292009-07-29 21:10:12 +00002666 const TargetRegisterClass *RC = TOI.getRegClass(&RI);
Rafael Espindola6cdf4be2009-03-27 15:57:50 +00002667 SmallVector<MachineOperand, X86AddrNumOperands> AddrOps;
Owen Anderson9a184ef2008-01-07 01:35:02 +00002668 SmallVector<MachineOperand,2> BeforeOps;
2669 SmallVector<MachineOperand,2> AfterOps;
2670 SmallVector<MachineOperand,4> ImpOps;
2671 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
2672 MachineOperand &Op = MI->getOperand(i);
Rafael Espindola6cdf4be2009-03-27 15:57:50 +00002673 if (i >= Index && i < Index + X86AddrNumOperands)
Owen Anderson9a184ef2008-01-07 01:35:02 +00002674 AddrOps.push_back(Op);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00002675 else if (Op.isReg() && Op.isImplicit())
Owen Anderson9a184ef2008-01-07 01:35:02 +00002676 ImpOps.push_back(Op);
2677 else if (i < Index)
2678 BeforeOps.push_back(Op);
2679 else if (i > Index)
2680 AfterOps.push_back(Op);
2681 }
2682
2683 // Emit the load instruction.
2684 if (UnfoldLoad) {
Dan Gohmanc7973eb2009-10-09 18:10:05 +00002685 std::pair<MachineInstr::mmo_iterator,
2686 MachineInstr::mmo_iterator> MMOs =
2687 MF.extractLoadMemRefs(MI->memoperands_begin(),
2688 MI->memoperands_end());
2689 loadRegFromAddr(MF, Reg, AddrOps, RC, MMOs.first, MMOs.second, NewMIs);
Owen Anderson9a184ef2008-01-07 01:35:02 +00002690 if (UnfoldStore) {
2691 // Address operands cannot be marked isKill.
Rafael Espindola6cdf4be2009-03-27 15:57:50 +00002692 for (unsigned i = 1; i != 1 + X86AddrNumOperands; ++i) {
Owen Anderson9a184ef2008-01-07 01:35:02 +00002693 MachineOperand &MO = NewMIs[0]->getOperand(i);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00002694 if (MO.isReg())
Owen Anderson9a184ef2008-01-07 01:35:02 +00002695 MO.setIsKill(false);
2696 }
2697 }
2698 }
2699
2700 // Emit the data processing instruction.
Bill Wendling5aa0ddb2009-02-03 00:55:04 +00002701 MachineInstr *DataMI = MF.CreateMachineInstr(TID, MI->getDebugLoc(), true);
Owen Anderson9a184ef2008-01-07 01:35:02 +00002702 MachineInstrBuilder MIB(DataMI);
2703
2704 if (FoldedStore)
Bill Wendling2b739762009-05-13 21:33:08 +00002705 MIB.addReg(Reg, RegState::Define);
Owen Anderson9a184ef2008-01-07 01:35:02 +00002706 for (unsigned i = 0, e = BeforeOps.size(); i != e; ++i)
Dan Gohmanc909bbb2009-02-18 05:45:50 +00002707 MIB.addOperand(BeforeOps[i]);
Owen Anderson9a184ef2008-01-07 01:35:02 +00002708 if (FoldedLoad)
2709 MIB.addReg(Reg);
2710 for (unsigned i = 0, e = AfterOps.size(); i != e; ++i)
Dan Gohmanc909bbb2009-02-18 05:45:50 +00002711 MIB.addOperand(AfterOps[i]);
Owen Anderson9a184ef2008-01-07 01:35:02 +00002712 for (unsigned i = 0, e = ImpOps.size(); i != e; ++i) {
2713 MachineOperand &MO = ImpOps[i];
Bill Wendling2b739762009-05-13 21:33:08 +00002714 MIB.addReg(MO.getReg(),
2715 getDefRegState(MO.isDef()) |
2716 RegState::Implicit |
2717 getKillRegState(MO.isKill()) |
Evan Cheng9c73db12009-06-30 08:49:04 +00002718 getDeadRegState(MO.isDead()) |
2719 getUndefRegState(MO.isUndef()));
Owen Anderson9a184ef2008-01-07 01:35:02 +00002720 }
2721 // Change CMP32ri r, 0 back to TEST32rr r, r, etc.
2722 unsigned NewOpc = 0;
2723 switch (DataMI->getOpcode()) {
2724 default: break;
2725 case X86::CMP64ri32:
2726 case X86::CMP32ri:
2727 case X86::CMP16ri:
2728 case X86::CMP8ri: {
2729 MachineOperand &MO0 = DataMI->getOperand(0);
2730 MachineOperand &MO1 = DataMI->getOperand(1);
2731 if (MO1.getImm() == 0) {
2732 switch (DataMI->getOpcode()) {
2733 default: break;
2734 case X86::CMP64ri32: NewOpc = X86::TEST64rr; break;
2735 case X86::CMP32ri: NewOpc = X86::TEST32rr; break;
2736 case X86::CMP16ri: NewOpc = X86::TEST16rr; break;
2737 case X86::CMP8ri: NewOpc = X86::TEST8rr; break;
2738 }
Chris Lattner86bb02f2008-01-11 18:10:50 +00002739 DataMI->setDesc(get(NewOpc));
Owen Anderson9a184ef2008-01-07 01:35:02 +00002740 MO1.ChangeToRegister(MO0.getReg(), false);
2741 }
2742 }
2743 }
2744 NewMIs.push_back(DataMI);
2745
2746 // Emit the store instruction.
2747 if (UnfoldStore) {
Chris Lattner6a66b292009-07-29 21:10:12 +00002748 const TargetRegisterClass *DstRC = TID.OpInfo[0].getRegClass(&RI);
Dan Gohmanc7973eb2009-10-09 18:10:05 +00002749 std::pair<MachineInstr::mmo_iterator,
2750 MachineInstr::mmo_iterator> MMOs =
2751 MF.extractStoreMemRefs(MI->memoperands_begin(),
2752 MI->memoperands_end());
2753 storeRegToAddr(MF, Reg, true, AddrOps, DstRC, MMOs.first, MMOs.second, NewMIs);
Owen Anderson9a184ef2008-01-07 01:35:02 +00002754 }
2755
2756 return true;
2757}
2758
2759bool
2760X86InstrInfo::unfoldMemoryOperand(SelectionDAG &DAG, SDNode *N,
Bill Wendling13ee2e42009-02-11 21:51:19 +00002761 SmallVectorImpl<SDNode*> &NewNodes) const {
Dan Gohmanbd68c792008-07-17 19:10:17 +00002762 if (!N->isMachineOpcode())
Owen Anderson9a184ef2008-01-07 01:35:02 +00002763 return false;
2764
Jeffrey Yasskin8154d2e2009-11-10 01:02:17 +00002765 DenseMap<unsigned*, std::pair<unsigned,unsigned> >::const_iterator I =
Dan Gohmanbd68c792008-07-17 19:10:17 +00002766 MemOp2RegOpTable.find((unsigned*)N->getMachineOpcode());
Owen Anderson9a184ef2008-01-07 01:35:02 +00002767 if (I == MemOp2RegOpTable.end())
2768 return false;
2769 unsigned Opc = I->second.first;
2770 unsigned Index = I->second.second & 0xf;
2771 bool FoldedLoad = I->second.second & (1 << 4);
2772 bool FoldedStore = I->second.second & (1 << 5);
Chris Lattner5b930372008-01-07 07:27:27 +00002773 const TargetInstrDesc &TID = get(Opc);
Chris Lattner6a66b292009-07-29 21:10:12 +00002774 const TargetRegisterClass *RC = TID.OpInfo[Index].getRegClass(&RI);
Dan Gohman31b70a62009-03-04 19:23:38 +00002775 unsigned NumDefs = TID.NumDefs;
Dan Gohman8181bd12008-07-27 21:46:04 +00002776 std::vector<SDValue> AddrOps;
2777 std::vector<SDValue> BeforeOps;
2778 std::vector<SDValue> AfterOps;
Dale Johannesen913ba762009-02-06 01:31:28 +00002779 DebugLoc dl = N->getDebugLoc();
Owen Anderson9a184ef2008-01-07 01:35:02 +00002780 unsigned NumOps = N->getNumOperands();
Dan Gohman4e3bb1b2009-09-25 20:36:54 +00002781 for (unsigned i = 0; i != NumOps-1; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002782 SDValue Op = N->getOperand(i);
Rafael Espindola6cdf4be2009-03-27 15:57:50 +00002783 if (i >= Index-NumDefs && i < Index-NumDefs + X86AddrNumOperands)
Owen Anderson9a184ef2008-01-07 01:35:02 +00002784 AddrOps.push_back(Op);
Dan Gohman31b70a62009-03-04 19:23:38 +00002785 else if (i < Index-NumDefs)
Owen Anderson9a184ef2008-01-07 01:35:02 +00002786 BeforeOps.push_back(Op);
Dan Gohman31b70a62009-03-04 19:23:38 +00002787 else if (i > Index-NumDefs)
Owen Anderson9a184ef2008-01-07 01:35:02 +00002788 AfterOps.push_back(Op);
2789 }
Dan Gohman8181bd12008-07-27 21:46:04 +00002790 SDValue Chain = N->getOperand(NumOps-1);
Owen Anderson9a184ef2008-01-07 01:35:02 +00002791 AddrOps.push_back(Chain);
2792
2793 // Emit the load instruction.
2794 SDNode *Load = 0;
Dan Gohmanc7973eb2009-10-09 18:10:05 +00002795 MachineFunction &MF = DAG.getMachineFunction();
Owen Anderson9a184ef2008-01-07 01:35:02 +00002796 if (FoldedLoad) {
Owen Andersonac9de032009-08-10 22:56:29 +00002797 EVT VT = *RC->vt_begin();
Evan Cheng9d7cd4e2009-11-16 21:56:03 +00002798 std::pair<MachineInstr::mmo_iterator,
2799 MachineInstr::mmo_iterator> MMOs =
2800 MF.extractLoadMemRefs(cast<MachineSDNode>(N)->memoperands_begin(),
2801 cast<MachineSDNode>(N)->memoperands_end());
2802 bool isAligned = (*MMOs.first)->getAlignment() >= 16;
Dan Gohman61fda0d2009-09-25 18:54:59 +00002803 Load = DAG.getMachineNode(getLoadRegOpcode(0, RC, isAligned, TM), dl,
2804 VT, MVT::Other, &AddrOps[0], AddrOps.size());
Owen Anderson9a184ef2008-01-07 01:35:02 +00002805 NewNodes.push_back(Load);
Dan Gohmanc7973eb2009-10-09 18:10:05 +00002806
2807 // Preserve memory reference information.
Dan Gohmanc7973eb2009-10-09 18:10:05 +00002808 cast<MachineSDNode>(Load)->setMemRefs(MMOs.first, MMOs.second);
Owen Anderson9a184ef2008-01-07 01:35:02 +00002809 }
2810
2811 // Emit the data processing instruction.
Owen Andersonac9de032009-08-10 22:56:29 +00002812 std::vector<EVT> VTs;
Owen Anderson9a184ef2008-01-07 01:35:02 +00002813 const TargetRegisterClass *DstRC = 0;
Chris Lattner0c2a4f32008-01-07 03:13:06 +00002814 if (TID.getNumDefs() > 0) {
Chris Lattner6a66b292009-07-29 21:10:12 +00002815 DstRC = TID.OpInfo[0].getRegClass(&RI);
Owen Anderson9a184ef2008-01-07 01:35:02 +00002816 VTs.push_back(*DstRC->vt_begin());
2817 }
2818 for (unsigned i = 0, e = N->getNumValues(); i != e; ++i) {
Owen Andersonac9de032009-08-10 22:56:29 +00002819 EVT VT = N->getValueType(i);
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002820 if (VT != MVT::Other && i >= (unsigned)TID.getNumDefs())
Owen Anderson9a184ef2008-01-07 01:35:02 +00002821 VTs.push_back(VT);
2822 }
2823 if (Load)
Dan Gohman8181bd12008-07-27 21:46:04 +00002824 BeforeOps.push_back(SDValue(Load, 0));
Owen Anderson9a184ef2008-01-07 01:35:02 +00002825 std::copy(AfterOps.begin(), AfterOps.end(), std::back_inserter(BeforeOps));
Dan Gohman61fda0d2009-09-25 18:54:59 +00002826 SDNode *NewNode= DAG.getMachineNode(Opc, dl, VTs, &BeforeOps[0],
2827 BeforeOps.size());
Owen Anderson9a184ef2008-01-07 01:35:02 +00002828 NewNodes.push_back(NewNode);
2829
2830 // Emit the store instruction.
2831 if (FoldedStore) {
2832 AddrOps.pop_back();
Dan Gohman8181bd12008-07-27 21:46:04 +00002833 AddrOps.push_back(SDValue(NewNode, 0));
Owen Anderson9a184ef2008-01-07 01:35:02 +00002834 AddrOps.push_back(Chain);
Evan Cheng9d7cd4e2009-11-16 21:56:03 +00002835 std::pair<MachineInstr::mmo_iterator,
2836 MachineInstr::mmo_iterator> MMOs =
2837 MF.extractStoreMemRefs(cast<MachineSDNode>(N)->memoperands_begin(),
2838 cast<MachineSDNode>(N)->memoperands_end());
2839 bool isAligned = (*MMOs.first)->getAlignment() >= 16;
Dan Gohman61fda0d2009-09-25 18:54:59 +00002840 SDNode *Store = DAG.getMachineNode(getStoreRegOpcode(0, DstRC,
2841 isAligned, TM),
2842 dl, MVT::Other,
2843 &AddrOps[0], AddrOps.size());
Owen Anderson9a184ef2008-01-07 01:35:02 +00002844 NewNodes.push_back(Store);
Dan Gohmanc7973eb2009-10-09 18:10:05 +00002845
2846 // Preserve memory reference information.
Dan Gohmanc7973eb2009-10-09 18:10:05 +00002847 cast<MachineSDNode>(Load)->setMemRefs(MMOs.first, MMOs.second);
Owen Anderson9a184ef2008-01-07 01:35:02 +00002848 }
2849
2850 return true;
2851}
2852
2853unsigned X86InstrInfo::getOpcodeAfterMemoryUnfold(unsigned Opc,
Dan Gohmanf0116582009-10-30 22:18:41 +00002854 bool UnfoldLoad, bool UnfoldStore,
2855 unsigned *LoadRegIndex) const {
Jeffrey Yasskin8154d2e2009-11-10 01:02:17 +00002856 DenseMap<unsigned*, std::pair<unsigned,unsigned> >::const_iterator I =
Owen Anderson9a184ef2008-01-07 01:35:02 +00002857 MemOp2RegOpTable.find((unsigned*)Opc);
2858 if (I == MemOp2RegOpTable.end())
2859 return 0;
2860 bool FoldedLoad = I->second.second & (1 << 4);
2861 bool FoldedStore = I->second.second & (1 << 5);
2862 if (UnfoldLoad && !FoldedLoad)
2863 return 0;
2864 if (UnfoldStore && !FoldedStore)
2865 return 0;
Dan Gohmanf0116582009-10-30 22:18:41 +00002866 if (LoadRegIndex)
2867 *LoadRegIndex = I->second.second & 0xf;
Owen Anderson9a184ef2008-01-07 01:35:02 +00002868 return I->second.first;
2869}
2870
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002871bool X86InstrInfo::
Owen Andersond131b5b2008-08-14 22:49:33 +00002872ReverseBranchCondition(SmallVectorImpl<MachineOperand> &Cond) const {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002873 assert(Cond.size() == 1 && "Invalid X86 branch condition!");
Evan Chenge3f1a412008-08-29 23:21:31 +00002874 X86::CondCode CC = static_cast<X86::CondCode>(Cond[0].getImm());
Dan Gohman6a00fcb2008-10-21 03:29:32 +00002875 if (CC == X86::COND_NE_OR_P || CC == X86::COND_NP_OR_E)
2876 return true;
Evan Chenge3f1a412008-08-29 23:21:31 +00002877 Cond[0].setImm(GetOppositeBranchCondition(CC));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002878 return false;
2879}
2880
Evan Cheng0e4a5a92008-10-27 07:14:50 +00002881bool X86InstrInfo::
Evan Chengf5a8a362009-02-06 17:17:30 +00002882isSafeToMoveRegClassDefs(const TargetRegisterClass *RC) const {
2883 // FIXME: Return false for x87 stack register classes for now. We can't
Evan Cheng0e4a5a92008-10-27 07:14:50 +00002884 // allow any loads of these registers before FpGet_ST0_80.
Evan Chengf5a8a362009-02-06 17:17:30 +00002885 return !(RC == &X86::CCRRegClass || RC == &X86::RFP32RegClass ||
2886 RC == &X86::RFP64RegClass || RC == &X86::RFP80RegClass);
Evan Cheng0e4a5a92008-10-27 07:14:50 +00002887}
2888
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00002889unsigned X86InstrInfo::sizeOfImm(const TargetInstrDesc *Desc) {
2890 switch (Desc->TSFlags & X86II::ImmMask) {
2891 case X86II::Imm8: return 1;
2892 case X86II::Imm16: return 2;
2893 case X86II::Imm32: return 4;
2894 case X86II::Imm64: return 8;
Edwin Törökbd448e32009-07-14 16:55:14 +00002895 default: llvm_unreachable("Immediate size not set!");
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00002896 return 0;
2897 }
2898}
2899
2900/// isX86_64ExtendedReg - Is the MachineOperand a x86-64 extended register?
2901/// e.g. r8, xmm8, etc.
2902bool X86InstrInfo::isX86_64ExtendedReg(const MachineOperand &MO) {
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00002903 if (!MO.isReg()) return false;
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00002904 switch (MO.getReg()) {
2905 default: break;
2906 case X86::R8: case X86::R9: case X86::R10: case X86::R11:
2907 case X86::R12: case X86::R13: case X86::R14: case X86::R15:
2908 case X86::R8D: case X86::R9D: case X86::R10D: case X86::R11D:
2909 case X86::R12D: case X86::R13D: case X86::R14D: case X86::R15D:
2910 case X86::R8W: case X86::R9W: case X86::R10W: case X86::R11W:
2911 case X86::R12W: case X86::R13W: case X86::R14W: case X86::R15W:
2912 case X86::R8B: case X86::R9B: case X86::R10B: case X86::R11B:
2913 case X86::R12B: case X86::R13B: case X86::R14B: case X86::R15B:
2914 case X86::XMM8: case X86::XMM9: case X86::XMM10: case X86::XMM11:
2915 case X86::XMM12: case X86::XMM13: case X86::XMM14: case X86::XMM15:
2916 return true;
2917 }
2918 return false;
2919}
2920
2921
2922/// determineREX - Determine if the MachineInstr has to be encoded with a X86-64
2923/// REX prefix which specifies 1) 64-bit instructions, 2) non-default operand
2924/// size, and 3) use of X86-64 extended registers.
2925unsigned X86InstrInfo::determineREX(const MachineInstr &MI) {
2926 unsigned REX = 0;
2927 const TargetInstrDesc &Desc = MI.getDesc();
2928
2929 // Pseudo instructions do not need REX prefix byte.
2930 if ((Desc.TSFlags & X86II::FormMask) == X86II::Pseudo)
2931 return 0;
2932 if (Desc.TSFlags & X86II::REX_W)
2933 REX |= 1 << 3;
2934
2935 unsigned NumOps = Desc.getNumOperands();
2936 if (NumOps) {
2937 bool isTwoAddr = NumOps > 1 &&
2938 Desc.getOperandConstraint(1, TOI::TIED_TO) != -1;
2939
2940 // If it accesses SPL, BPL, SIL, or DIL, then it requires a 0x40 REX prefix.
2941 unsigned i = isTwoAddr ? 1 : 0;
2942 for (unsigned e = NumOps; i != e; ++i) {
2943 const MachineOperand& MO = MI.getOperand(i);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00002944 if (MO.isReg()) {
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00002945 unsigned Reg = MO.getReg();
2946 if (isX86_64NonExtLowByteReg(Reg))
2947 REX |= 0x40;
2948 }
2949 }
2950
2951 switch (Desc.TSFlags & X86II::FormMask) {
2952 case X86II::MRMInitReg:
2953 if (isX86_64ExtendedReg(MI.getOperand(0)))
2954 REX |= (1 << 0) | (1 << 2);
2955 break;
2956 case X86II::MRMSrcReg: {
2957 if (isX86_64ExtendedReg(MI.getOperand(0)))
2958 REX |= 1 << 2;
2959 i = isTwoAddr ? 2 : 1;
2960 for (unsigned e = NumOps; i != e; ++i) {
2961 const MachineOperand& MO = MI.getOperand(i);
2962 if (isX86_64ExtendedReg(MO))
2963 REX |= 1 << 0;
2964 }
2965 break;
2966 }
2967 case X86II::MRMSrcMem: {
2968 if (isX86_64ExtendedReg(MI.getOperand(0)))
2969 REX |= 1 << 2;
2970 unsigned Bit = 0;
2971 i = isTwoAddr ? 2 : 1;
2972 for (; i != NumOps; ++i) {
2973 const MachineOperand& MO = MI.getOperand(i);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00002974 if (MO.isReg()) {
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00002975 if (isX86_64ExtendedReg(MO))
2976 REX |= 1 << Bit;
2977 Bit++;
2978 }
2979 }
2980 break;
2981 }
2982 case X86II::MRM0m: case X86II::MRM1m:
2983 case X86II::MRM2m: case X86II::MRM3m:
2984 case X86II::MRM4m: case X86II::MRM5m:
2985 case X86II::MRM6m: case X86II::MRM7m:
2986 case X86II::MRMDestMem: {
Dan Gohman2eff7042009-04-13 15:04:25 +00002987 unsigned e = (isTwoAddr ? X86AddrNumOperands+1 : X86AddrNumOperands);
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00002988 i = isTwoAddr ? 1 : 0;
2989 if (NumOps > e && isX86_64ExtendedReg(MI.getOperand(e)))
2990 REX |= 1 << 2;
2991 unsigned Bit = 0;
2992 for (; i != e; ++i) {
2993 const MachineOperand& MO = MI.getOperand(i);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00002994 if (MO.isReg()) {
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00002995 if (isX86_64ExtendedReg(MO))
2996 REX |= 1 << Bit;
2997 Bit++;
2998 }
2999 }
3000 break;
3001 }
3002 default: {
3003 if (isX86_64ExtendedReg(MI.getOperand(0)))
3004 REX |= 1 << 0;
3005 i = isTwoAddr ? 2 : 1;
3006 for (unsigned e = NumOps; i != e; ++i) {
3007 const MachineOperand& MO = MI.getOperand(i);
3008 if (isX86_64ExtendedReg(MO))
3009 REX |= 1 << 2;
3010 }
3011 break;
3012 }
3013 }
3014 }
3015 return REX;
3016}
3017
3018/// sizePCRelativeBlockAddress - This method returns the size of a PC
3019/// relative block address instruction
3020///
3021static unsigned sizePCRelativeBlockAddress() {
3022 return 4;
3023}
3024
3025/// sizeGlobalAddress - Give the size of the emission of this global address
3026///
3027static unsigned sizeGlobalAddress(bool dword) {
3028 return dword ? 8 : 4;
3029}
3030
3031/// sizeConstPoolAddress - Give the size of the emission of this constant
3032/// pool address
3033///
3034static unsigned sizeConstPoolAddress(bool dword) {
3035 return dword ? 8 : 4;
3036}
3037
3038/// sizeExternalSymbolAddress - Give the size of the emission of this external
3039/// symbol
3040///
3041static unsigned sizeExternalSymbolAddress(bool dword) {
3042 return dword ? 8 : 4;
3043}
3044
3045/// sizeJumpTableAddress - Give the size of the emission of this jump
3046/// table address
3047///
3048static unsigned sizeJumpTableAddress(bool dword) {
3049 return dword ? 8 : 4;
3050}
3051
3052static unsigned sizeConstant(unsigned Size) {
3053 return Size;
3054}
3055
3056static unsigned sizeRegModRMByte(){
3057 return 1;
3058}
3059
3060static unsigned sizeSIBByte(){
3061 return 1;
3062}
3063
3064static unsigned getDisplacementFieldSize(const MachineOperand *RelocOp) {
3065 unsigned FinalSize = 0;
3066 // If this is a simple integer displacement that doesn't require a relocation.
3067 if (!RelocOp) {
3068 FinalSize += sizeConstant(4);
3069 return FinalSize;
3070 }
3071
3072 // Otherwise, this is something that requires a relocation.
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00003073 if (RelocOp->isGlobal()) {
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003074 FinalSize += sizeGlobalAddress(false);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00003075 } else if (RelocOp->isCPI()) {
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003076 FinalSize += sizeConstPoolAddress(false);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00003077 } else if (RelocOp->isJTI()) {
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003078 FinalSize += sizeJumpTableAddress(false);
3079 } else {
Edwin Törökbd448e32009-07-14 16:55:14 +00003080 llvm_unreachable("Unknown value to relocate!");
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003081 }
3082 return FinalSize;
3083}
3084
3085static unsigned getMemModRMByteSize(const MachineInstr &MI, unsigned Op,
3086 bool IsPIC, bool Is64BitMode) {
3087 const MachineOperand &Op3 = MI.getOperand(Op+3);
3088 int DispVal = 0;
3089 const MachineOperand *DispForReloc = 0;
3090 unsigned FinalSize = 0;
3091
3092 // Figure out what sort of displacement we have to handle here.
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00003093 if (Op3.isGlobal()) {
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003094 DispForReloc = &Op3;
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00003095 } else if (Op3.isCPI()) {
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003096 if (Is64BitMode || IsPIC) {
3097 DispForReloc = &Op3;
3098 } else {
3099 DispVal = 1;
3100 }
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00003101 } else if (Op3.isJTI()) {
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003102 if (Is64BitMode || IsPIC) {
3103 DispForReloc = &Op3;
3104 } else {
3105 DispVal = 1;
3106 }
3107 } else {
3108 DispVal = 1;
3109 }
3110
3111 const MachineOperand &Base = MI.getOperand(Op);
3112 const MachineOperand &IndexReg = MI.getOperand(Op+2);
3113
3114 unsigned BaseReg = Base.getReg();
3115
3116 // Is a SIB byte needed?
Evan Cheng92569ce2009-05-12 00:07:35 +00003117 if ((!Is64BitMode || DispForReloc || BaseReg != 0) &&
3118 IndexReg.getReg() == 0 &&
Evan Cheng099109d2009-05-04 22:49:16 +00003119 (BaseReg == 0 || X86RegisterInfo::getX86RegNum(BaseReg) != N86::ESP)) {
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003120 if (BaseReg == 0) { // Just a displacement?
3121 // Emit special case [disp32] encoding
3122 ++FinalSize;
3123 FinalSize += getDisplacementFieldSize(DispForReloc);
3124 } else {
3125 unsigned BaseRegNo = X86RegisterInfo::getX86RegNum(BaseReg);
3126 if (!DispForReloc && DispVal == 0 && BaseRegNo != N86::EBP) {
3127 // Emit simple indirect register encoding... [EAX] f.e.
3128 ++FinalSize;
3129 // Be pessimistic and assume it's a disp32, not a disp8
3130 } else {
3131 // Emit the most general non-SIB encoding: [REG+disp32]
3132 ++FinalSize;
3133 FinalSize += getDisplacementFieldSize(DispForReloc);
3134 }
3135 }
3136
3137 } else { // We need a SIB byte, so start by outputting the ModR/M byte first
3138 assert(IndexReg.getReg() != X86::ESP &&
3139 IndexReg.getReg() != X86::RSP && "Cannot use ESP as index reg!");
3140
3141 bool ForceDisp32 = false;
3142 if (BaseReg == 0 || DispForReloc) {
3143 // Emit the normal disp32 encoding.
3144 ++FinalSize;
3145 ForceDisp32 = true;
3146 } else {
3147 ++FinalSize;
3148 }
3149
3150 FinalSize += sizeSIBByte();
3151
3152 // Do we need to output a displacement?
3153 if (DispVal != 0 || ForceDisp32) {
3154 FinalSize += getDisplacementFieldSize(DispForReloc);
3155 }
3156 }
3157 return FinalSize;
3158}
3159
3160
3161static unsigned GetInstSizeWithDesc(const MachineInstr &MI,
3162 const TargetInstrDesc *Desc,
3163 bool IsPIC, bool Is64BitMode) {
3164
3165 unsigned Opcode = Desc->Opcode;
3166 unsigned FinalSize = 0;
3167
3168 // Emit the lock opcode prefix as needed.
3169 if (Desc->TSFlags & X86II::LOCK) ++FinalSize;
3170
Bill Wendling6ee76552009-05-28 23:40:46 +00003171 // Emit segment override opcode prefix as needed.
Anton Korobeynikov4b7be802008-10-12 10:30:11 +00003172 switch (Desc->TSFlags & X86II::SegOvrMask) {
3173 case X86II::FS:
3174 case X86II::GS:
3175 ++FinalSize;
3176 break;
Edwin Törökbd448e32009-07-14 16:55:14 +00003177 default: llvm_unreachable("Invalid segment!");
Anton Korobeynikov4b7be802008-10-12 10:30:11 +00003178 case 0: break; // No segment override!
3179 }
3180
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003181 // Emit the repeat opcode prefix as needed.
3182 if ((Desc->TSFlags & X86II::Op0Mask) == X86II::REP) ++FinalSize;
3183
3184 // Emit the operand size opcode prefix as needed.
3185 if (Desc->TSFlags & X86II::OpSize) ++FinalSize;
3186
3187 // Emit the address size opcode prefix as needed.
3188 if (Desc->TSFlags & X86II::AdSize) ++FinalSize;
3189
3190 bool Need0FPrefix = false;
3191 switch (Desc->TSFlags & X86II::Op0Mask) {
3192 case X86II::TB: // Two-byte opcode prefix
3193 case X86II::T8: // 0F 38
3194 case X86II::TA: // 0F 3A
3195 Need0FPrefix = true;
3196 break;
Eric Christopherb5f948c2009-08-08 21:55:08 +00003197 case X86II::TF: // F2 0F 38
3198 ++FinalSize;
3199 Need0FPrefix = true;
3200 break;
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003201 case X86II::REP: break; // already handled.
3202 case X86II::XS: // F3 0F
3203 ++FinalSize;
3204 Need0FPrefix = true;
3205 break;
3206 case X86II::XD: // F2 0F
3207 ++FinalSize;
3208 Need0FPrefix = true;
3209 break;
3210 case X86II::D8: case X86II::D9: case X86II::DA: case X86II::DB:
3211 case X86II::DC: case X86II::DD: case X86II::DE: case X86II::DF:
3212 ++FinalSize;
3213 break; // Two-byte opcode prefix
Edwin Törökbd448e32009-07-14 16:55:14 +00003214 default: llvm_unreachable("Invalid prefix!");
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003215 case 0: break; // No prefix!
3216 }
3217
3218 if (Is64BitMode) {
3219 // REX prefix
3220 unsigned REX = X86InstrInfo::determineREX(MI);
3221 if (REX)
3222 ++FinalSize;
3223 }
3224
3225 // 0x0F escape code must be emitted just before the opcode.
3226 if (Need0FPrefix)
3227 ++FinalSize;
3228
3229 switch (Desc->TSFlags & X86II::Op0Mask) {
3230 case X86II::T8: // 0F 38
3231 ++FinalSize;
3232 break;
Bill Wendling6ee76552009-05-28 23:40:46 +00003233 case X86II::TA: // 0F 3A
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003234 ++FinalSize;
3235 break;
Eric Christopherb5f948c2009-08-08 21:55:08 +00003236 case X86II::TF: // F2 0F 38
3237 ++FinalSize;
3238 break;
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003239 }
3240
3241 // If this is a two-address instruction, skip one of the register operands.
3242 unsigned NumOps = Desc->getNumOperands();
3243 unsigned CurOp = 0;
3244 if (NumOps > 1 && Desc->getOperandConstraint(1, TOI::TIED_TO) != -1)
3245 CurOp++;
Evan Cheng099109d2009-05-04 22:49:16 +00003246 else if (NumOps > 2 && Desc->getOperandConstraint(NumOps-1, TOI::TIED_TO)== 0)
3247 // Skip the last source operand that is tied_to the dest reg. e.g. LXADD32
3248 --NumOps;
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003249
3250 switch (Desc->TSFlags & X86II::FormMask) {
Edwin Törökbd448e32009-07-14 16:55:14 +00003251 default: llvm_unreachable("Unknown FormMask value in X86 MachineCodeEmitter!");
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003252 case X86II::Pseudo:
3253 // Remember the current PC offset, this is the PIC relocation
3254 // base address.
3255 switch (Opcode) {
3256 default:
3257 break;
3258 case TargetInstrInfo::INLINEASM: {
3259 const MachineFunction *MF = MI.getParent()->getParent();
Chris Lattner5f1fdb32009-08-02 05:20:37 +00003260 const TargetInstrInfo &TII = *MF->getTarget().getInstrInfo();
3261 FinalSize += TII.getInlineAsmLength(MI.getOperand(0).getSymbolName(),
Chris Lattner621c44d2009-08-22 20:48:53 +00003262 *MF->getTarget().getMCAsmInfo());
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003263 break;
3264 }
Dan Gohmanfa607c92008-07-01 00:05:16 +00003265 case TargetInstrInfo::DBG_LABEL:
3266 case TargetInstrInfo::EH_LABEL:
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003267 break;
3268 case TargetInstrInfo::IMPLICIT_DEF:
Jakob Stoklund Olesen8f12c7c2009-09-28 20:32:26 +00003269 case TargetInstrInfo::KILL:
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003270 case X86::FP_REG_KILL:
3271 break;
3272 case X86::MOVPC32r: {
3273 // This emits the "call" portion of this pseudo instruction.
3274 ++FinalSize;
3275 FinalSize += sizeConstant(X86InstrInfo::sizeOfImm(Desc));
3276 break;
3277 }
3278 }
3279 CurOp = NumOps;
3280 break;
3281 case X86II::RawFrm:
3282 ++FinalSize;
3283
3284 if (CurOp != NumOps) {
3285 const MachineOperand &MO = MI.getOperand(CurOp++);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00003286 if (MO.isMBB()) {
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003287 FinalSize += sizePCRelativeBlockAddress();
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00003288 } else if (MO.isGlobal()) {
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003289 FinalSize += sizeGlobalAddress(false);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00003290 } else if (MO.isSymbol()) {
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003291 FinalSize += sizeExternalSymbolAddress(false);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00003292 } else if (MO.isImm()) {
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003293 FinalSize += sizeConstant(X86InstrInfo::sizeOfImm(Desc));
3294 } else {
Edwin Törökbd448e32009-07-14 16:55:14 +00003295 llvm_unreachable("Unknown RawFrm operand!");
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003296 }
3297 }
3298 break;
3299
3300 case X86II::AddRegFrm:
3301 ++FinalSize;
Nicolas Geoffrayf22f1cd2008-04-20 23:36:47 +00003302 ++CurOp;
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003303
3304 if (CurOp != NumOps) {
3305 const MachineOperand &MO1 = MI.getOperand(CurOp++);
3306 unsigned Size = X86InstrInfo::sizeOfImm(Desc);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00003307 if (MO1.isImm())
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003308 FinalSize += sizeConstant(Size);
3309 else {
3310 bool dword = false;
3311 if (Opcode == X86::MOV64ri)
3312 dword = true;
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00003313 if (MO1.isGlobal()) {
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003314 FinalSize += sizeGlobalAddress(dword);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00003315 } else if (MO1.isSymbol())
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003316 FinalSize += sizeExternalSymbolAddress(dword);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00003317 else if (MO1.isCPI())
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003318 FinalSize += sizeConstPoolAddress(dword);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00003319 else if (MO1.isJTI())
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003320 FinalSize += sizeJumpTableAddress(dword);
3321 }
3322 }
3323 break;
3324
3325 case X86II::MRMDestReg: {
3326 ++FinalSize;
3327 FinalSize += sizeRegModRMByte();
3328 CurOp += 2;
Nicolas Geoffrayf22f1cd2008-04-20 23:36:47 +00003329 if (CurOp != NumOps) {
3330 ++CurOp;
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003331 FinalSize += sizeConstant(X86InstrInfo::sizeOfImm(Desc));
Nicolas Geoffrayf22f1cd2008-04-20 23:36:47 +00003332 }
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003333 break;
3334 }
3335 case X86II::MRMDestMem: {
3336 ++FinalSize;
3337 FinalSize += getMemModRMByteSize(MI, CurOp, IsPIC, Is64BitMode);
Evan Cheng099109d2009-05-04 22:49:16 +00003338 CurOp += X86AddrNumOperands + 1;
Nicolas Geoffrayf22f1cd2008-04-20 23:36:47 +00003339 if (CurOp != NumOps) {
3340 ++CurOp;
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003341 FinalSize += sizeConstant(X86InstrInfo::sizeOfImm(Desc));
Nicolas Geoffrayf22f1cd2008-04-20 23:36:47 +00003342 }
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003343 break;
3344 }
3345
3346 case X86II::MRMSrcReg:
3347 ++FinalSize;
3348 FinalSize += sizeRegModRMByte();
3349 CurOp += 2;
Nicolas Geoffrayf22f1cd2008-04-20 23:36:47 +00003350 if (CurOp != NumOps) {
3351 ++CurOp;
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003352 FinalSize += sizeConstant(X86InstrInfo::sizeOfImm(Desc));
Nicolas Geoffrayf22f1cd2008-04-20 23:36:47 +00003353 }
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003354 break;
3355
3356 case X86II::MRMSrcMem: {
Evan Cheng099109d2009-05-04 22:49:16 +00003357 int AddrOperands;
3358 if (Opcode == X86::LEA64r || Opcode == X86::LEA64_32r ||
3359 Opcode == X86::LEA16r || Opcode == X86::LEA32r)
3360 AddrOperands = X86AddrNumOperands - 1; // No segment register
3361 else
3362 AddrOperands = X86AddrNumOperands;
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003363
3364 ++FinalSize;
3365 FinalSize += getMemModRMByteSize(MI, CurOp+1, IsPIC, Is64BitMode);
Evan Cheng099109d2009-05-04 22:49:16 +00003366 CurOp += AddrOperands + 1;
Nicolas Geoffrayf22f1cd2008-04-20 23:36:47 +00003367 if (CurOp != NumOps) {
3368 ++CurOp;
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003369 FinalSize += sizeConstant(X86InstrInfo::sizeOfImm(Desc));
Nicolas Geoffrayf22f1cd2008-04-20 23:36:47 +00003370 }
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003371 break;
3372 }
3373
3374 case X86II::MRM0r: case X86II::MRM1r:
3375 case X86II::MRM2r: case X86II::MRM3r:
3376 case X86II::MRM4r: case X86II::MRM5r:
3377 case X86II::MRM6r: case X86II::MRM7r:
3378 ++FinalSize;
Evan Cheng099109d2009-05-04 22:49:16 +00003379 if (Desc->getOpcode() == X86::LFENCE ||
Bill Wendling6ee76552009-05-28 23:40:46 +00003380 Desc->getOpcode() == X86::MFENCE) {
3381 // Special handling of lfence and mfence;
Evan Cheng099109d2009-05-04 22:49:16 +00003382 FinalSize += sizeRegModRMByte();
Bill Wendling6ee76552009-05-28 23:40:46 +00003383 } else if (Desc->getOpcode() == X86::MONITOR ||
3384 Desc->getOpcode() == X86::MWAIT) {
3385 // Special handling of monitor and mwait.
3386 FinalSize += sizeRegModRMByte() + 1; // +1 for the opcode.
3387 } else {
Evan Cheng099109d2009-05-04 22:49:16 +00003388 ++CurOp;
3389 FinalSize += sizeRegModRMByte();
3390 }
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003391
3392 if (CurOp != NumOps) {
3393 const MachineOperand &MO1 = MI.getOperand(CurOp++);
3394 unsigned Size = X86InstrInfo::sizeOfImm(Desc);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00003395 if (MO1.isImm())
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003396 FinalSize += sizeConstant(Size);
3397 else {
3398 bool dword = false;
3399 if (Opcode == X86::MOV64ri32)
3400 dword = true;
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00003401 if (MO1.isGlobal()) {
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003402 FinalSize += sizeGlobalAddress(dword);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00003403 } else if (MO1.isSymbol())
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003404 FinalSize += sizeExternalSymbolAddress(dword);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00003405 else if (MO1.isCPI())
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003406 FinalSize += sizeConstPoolAddress(dword);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00003407 else if (MO1.isJTI())
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003408 FinalSize += sizeJumpTableAddress(dword);
3409 }
3410 }
3411 break;
3412
3413 case X86II::MRM0m: case X86II::MRM1m:
3414 case X86II::MRM2m: case X86II::MRM3m:
3415 case X86II::MRM4m: case X86II::MRM5m:
3416 case X86II::MRM6m: case X86II::MRM7m: {
3417
3418 ++FinalSize;
3419 FinalSize += getMemModRMByteSize(MI, CurOp, IsPIC, Is64BitMode);
Evan Cheng099109d2009-05-04 22:49:16 +00003420 CurOp += X86AddrNumOperands;
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003421
3422 if (CurOp != NumOps) {
3423 const MachineOperand &MO = MI.getOperand(CurOp++);
3424 unsigned Size = X86InstrInfo::sizeOfImm(Desc);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00003425 if (MO.isImm())
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003426 FinalSize += sizeConstant(Size);
3427 else {
3428 bool dword = false;
3429 if (Opcode == X86::MOV64mi32)
3430 dword = true;
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00003431 if (MO.isGlobal()) {
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003432 FinalSize += sizeGlobalAddress(dword);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00003433 } else if (MO.isSymbol())
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003434 FinalSize += sizeExternalSymbolAddress(dword);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00003435 else if (MO.isCPI())
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003436 FinalSize += sizeConstPoolAddress(dword);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00003437 else if (MO.isJTI())
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003438 FinalSize += sizeJumpTableAddress(dword);
3439 }
3440 }
3441 break;
3442 }
3443
3444 case X86II::MRMInitReg:
3445 ++FinalSize;
3446 // Duplicate register, used by things like MOV8r0 (aka xor reg,reg).
3447 FinalSize += sizeRegModRMByte();
3448 ++CurOp;
3449 break;
3450 }
3451
3452 if (!Desc->isVariadic() && CurOp != NumOps) {
Edwin Török3cb88482009-07-08 18:01:40 +00003453 std::string msg;
3454 raw_string_ostream Msg(msg);
3455 Msg << "Cannot determine size: " << MI;
3456 llvm_report_error(Msg.str());
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003457 }
3458
3459
3460 return FinalSize;
3461}
3462
3463
3464unsigned X86InstrInfo::GetInstSizeInBytes(const MachineInstr *MI) const {
3465 const TargetInstrDesc &Desc = MI->getDesc();
Chris Lattner144e3482009-07-10 20:53:38 +00003466 bool IsPIC = TM.getRelocationModel() == Reloc::PIC_;
Dan Gohmanb41dfba2008-05-14 01:58:56 +00003467 bool Is64BitMode = TM.getSubtargetImpl()->is64Bit();
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003468 unsigned Size = GetInstSizeWithDesc(*MI, &Desc, IsPIC, Is64BitMode);
Chris Lattner739b0102009-06-25 17:28:07 +00003469 if (Desc.getOpcode() == X86::MOVPC32r)
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003470 Size += GetInstSizeWithDesc(*MI, &get(X86::POP32r), IsPIC, Is64BitMode);
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003471 return Size;
3472}
Dan Gohmanb60482f2008-09-23 18:22:58 +00003473
Dan Gohman882ab732008-09-30 00:58:23 +00003474/// getGlobalBaseReg - Return a virtual register initialized with the
3475/// the global base register value. Output instructions required to
3476/// initialize the register in the function entry block, if necessary.
Dan Gohmanb60482f2008-09-23 18:22:58 +00003477///
Dan Gohman882ab732008-09-30 00:58:23 +00003478unsigned X86InstrInfo::getGlobalBaseReg(MachineFunction *MF) const {
3479 assert(!TM.getSubtarget<X86Subtarget>().is64Bit() &&
3480 "X86-64 PIC uses RIP relative addressing");
3481
3482 X86MachineFunctionInfo *X86FI = MF->getInfo<X86MachineFunctionInfo>();
3483 unsigned GlobalBaseReg = X86FI->getGlobalBaseReg();
3484 if (GlobalBaseReg != 0)
3485 return GlobalBaseReg;
3486
Dan Gohmanb60482f2008-09-23 18:22:58 +00003487 // Insert the set of GlobalBaseReg into the first MBB of the function
3488 MachineBasicBlock &FirstMBB = MF->front();
3489 MachineBasicBlock::iterator MBBI = FirstMBB.begin();
Bill Wendling13ee2e42009-02-11 21:51:19 +00003490 DebugLoc DL = DebugLoc::getUnknownLoc();
3491 if (MBBI != FirstMBB.end()) DL = MBBI->getDebugLoc();
Dan Gohmanb60482f2008-09-23 18:22:58 +00003492 MachineRegisterInfo &RegInfo = MF->getRegInfo();
3493 unsigned PC = RegInfo.createVirtualRegister(X86::GR32RegisterClass);
3494
3495 const TargetInstrInfo *TII = TM.getInstrInfo();
3496 // Operand of MovePCtoStack is completely ignored by asm printer. It's
3497 // only used in JIT code emission as displacement to pc.
Chris Lattner13d6c2d2009-06-25 17:38:33 +00003498 BuildMI(FirstMBB, MBBI, DL, TII->get(X86::MOVPC32r), PC).addImm(0);
Dan Gohmanb60482f2008-09-23 18:22:58 +00003499
3500 // If we're using vanilla 'GOT' PIC style, we should use relative addressing
Chris Lattner13d6c2d2009-06-25 17:38:33 +00003501 // not to pc, but to _GLOBAL_OFFSET_TABLE_ external.
Chris Lattner5d1f2572009-07-09 04:39:06 +00003502 if (TM.getSubtarget<X86Subtarget>().isPICStyleGOT()) {
Chris Lattner13d6c2d2009-06-25 17:38:33 +00003503 GlobalBaseReg = RegInfo.createVirtualRegister(X86::GR32RegisterClass);
3504 // Generate addl $__GLOBAL_OFFSET_TABLE_ + [.-piclabel], %some_register
Bill Wendling13ee2e42009-02-11 21:51:19 +00003505 BuildMI(FirstMBB, MBBI, DL, TII->get(X86::ADD32ri), GlobalBaseReg)
Daniel Dunbar9f086b92009-09-01 22:06:46 +00003506 .addReg(PC).addExternalSymbol("_GLOBAL_OFFSET_TABLE_",
Chris Lattner13d6c2d2009-06-25 17:38:33 +00003507 X86II::MO_GOT_ABSOLUTE_ADDRESS);
Dan Gohman882ab732008-09-30 00:58:23 +00003508 } else {
3509 GlobalBaseReg = PC;
Dan Gohmanb60482f2008-09-23 18:22:58 +00003510 }
3511
Dan Gohman882ab732008-09-30 00:58:23 +00003512 X86FI->setGlobalBaseReg(GlobalBaseReg);
3513 return GlobalBaseReg;
Dan Gohmanb60482f2008-09-23 18:22:58 +00003514}