blob: 9c6c35286e3d0bcddc796b03d638d52934ddc54f [file] [log] [blame]
Tom Stellard75aadc22012-12-11 21:25:42 +00001//===-- SIInstructions.td - SI Instruction Defintions ---------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9// This file was originally auto-generated from a GPU register header file and
10// all the instruction definitions were originally commented out. Instructions
11// that are not yet supported remain commented out.
12//===----------------------------------------------------------------------===//
13
Michel Danzere9bb18b2013-02-14 19:03:25 +000014class InterpSlots {
15int P0 = 2;
16int P10 = 0;
17int P20 = 1;
18}
19def INTERP : InterpSlots;
20
21def InterpSlot : Operand<i32> {
22 let PrintMethod = "printInterpSlot";
23}
24
Michel Danzer6064f572014-01-27 07:20:44 +000025def SendMsgImm : Operand<i32> {
26 let PrintMethod = "printSendMsg";
27}
28
Tom Stellarda6c6e1b2013-06-07 20:37:48 +000029def isSI : Predicate<"Subtarget.getGeneration() "
Tom Stellard6e1ee472013-10-29 16:37:28 +000030 ">= AMDGPUSubtarget::SOUTHERN_ISLANDS">;
Tom Stellard75aadc22012-12-11 21:25:42 +000031
Matt Arsenault41e2f2b2014-02-24 21:01:28 +000032def isCI : Predicate<"Subtarget.getGeneration() "
33 ">= AMDGPUSubtarget::SEA_ISLANDS">;
34
Tom Stellard58ac7442014-04-29 23:12:48 +000035def isCFDepth0 : Predicate<"isCFDepth0()">;
Vincent Lejeuned6cbede2013-10-13 17:56:28 +000036
Tom Stellard58ac7442014-04-29 23:12:48 +000037def WAIT_FLAG : InstFlag<"printWaitFlag">;
Tom Stellard75aadc22012-12-11 21:25:42 +000038
Tom Stellard0e70de52014-05-16 20:56:45 +000039let SubtargetPredicate = isSI in {
40let OtherPredicates = [isCFDepth0] in {
41
Tom Stellard8d6d4492014-04-22 16:33:57 +000042//===----------------------------------------------------------------------===//
43// SMRD Instructions
44//===----------------------------------------------------------------------===//
45
46let mayLoad = 1 in {
47
48// We are using the SGPR_32 and not the SReg_32 register class for 32-bit
49// SMRD instructions, because the SGPR_32 register class does not include M0
50// and writing to M0 from an SMRD instruction will hang the GPU.
51defm S_LOAD_DWORD : SMRD_Helper <0x00, "S_LOAD_DWORD", SReg_64, SGPR_32>;
52defm S_LOAD_DWORDX2 : SMRD_Helper <0x01, "S_LOAD_DWORDX2", SReg_64, SReg_64>;
53defm S_LOAD_DWORDX4 : SMRD_Helper <0x02, "S_LOAD_DWORDX4", SReg_64, SReg_128>;
54defm S_LOAD_DWORDX8 : SMRD_Helper <0x03, "S_LOAD_DWORDX8", SReg_64, SReg_256>;
55defm S_LOAD_DWORDX16 : SMRD_Helper <0x04, "S_LOAD_DWORDX16", SReg_64, SReg_512>;
56
57defm S_BUFFER_LOAD_DWORD : SMRD_Helper <
58 0x08, "S_BUFFER_LOAD_DWORD", SReg_128, SGPR_32
59>;
60
61defm S_BUFFER_LOAD_DWORDX2 : SMRD_Helper <
62 0x09, "S_BUFFER_LOAD_DWORDX2", SReg_128, SReg_64
63>;
64
65defm S_BUFFER_LOAD_DWORDX4 : SMRD_Helper <
66 0x0a, "S_BUFFER_LOAD_DWORDX4", SReg_128, SReg_128
67>;
68
69defm S_BUFFER_LOAD_DWORDX8 : SMRD_Helper <
70 0x0b, "S_BUFFER_LOAD_DWORDX8", SReg_128, SReg_256
71>;
72
73defm S_BUFFER_LOAD_DWORDX16 : SMRD_Helper <
74 0x0c, "S_BUFFER_LOAD_DWORDX16", SReg_128, SReg_512
75>;
76
77} // mayLoad = 1
78
79//def S_MEMTIME : SMRD_ <0x0000001e, "S_MEMTIME", []>;
80//def S_DCACHE_INV : SMRD_ <0x0000001f, "S_DCACHE_INV", []>;
81
82//===----------------------------------------------------------------------===//
83// SOP1 Instructions
84//===----------------------------------------------------------------------===//
85
Tom Stellard75aadc22012-12-11 21:25:42 +000086let neverHasSideEffects = 1 in {
Christian Konig76edd4f2013-02-26 17:52:29 +000087
88let isMoveImm = 1 in {
Tom Stellard75aadc22012-12-11 21:25:42 +000089def S_MOV_B32 : SOP1_32 <0x00000003, "S_MOV_B32", []>;
90def S_MOV_B64 : SOP1_64 <0x00000004, "S_MOV_B64", []>;
91def S_CMOV_B32 : SOP1_32 <0x00000005, "S_CMOV_B32", []>;
92def S_CMOV_B64 : SOP1_64 <0x00000006, "S_CMOV_B64", []>;
Christian Konig76edd4f2013-02-26 17:52:29 +000093} // End isMoveImm = 1
94
Matt Arsenault2c335622014-04-09 07:16:16 +000095def S_NOT_B32 : SOP1_32 <0x00000007, "S_NOT_B32",
96 [(set i32:$dst, (not i32:$src0))]
97>;
98
Tom Stellard75aadc22012-12-11 21:25:42 +000099def S_NOT_B64 : SOP1_64 <0x00000008, "S_NOT_B64", []>;
100def S_WQM_B32 : SOP1_32 <0x00000009, "S_WQM_B32", []>;
101def S_WQM_B64 : SOP1_64 <0x0000000a, "S_WQM_B64", []>;
102def S_BREV_B32 : SOP1_32 <0x0000000b, "S_BREV_B32", []>;
103def S_BREV_B64 : SOP1_64 <0x0000000c, "S_BREV_B64", []>;
104} // End neverHasSideEffects = 1
Christian Konig76edd4f2013-02-26 17:52:29 +0000105
Tom Stellard75aadc22012-12-11 21:25:42 +0000106////def S_BCNT0_I32_B32 : SOP1_BCNT0 <0x0000000d, "S_BCNT0_I32_B32", []>;
107////def S_BCNT0_I32_B64 : SOP1_BCNT0 <0x0000000e, "S_BCNT0_I32_B64", []>;
108////def S_BCNT1_I32_B32 : SOP1_BCNT1 <0x0000000f, "S_BCNT1_I32_B32", []>;
109////def S_BCNT1_I32_B64 : SOP1_BCNT1 <0x00000010, "S_BCNT1_I32_B64", []>;
110////def S_FF0_I32_B32 : SOP1_FF0 <0x00000011, "S_FF0_I32_B32", []>;
111////def S_FF0_I32_B64 : SOP1_FF0 <0x00000012, "S_FF0_I32_B64", []>;
112////def S_FF1_I32_B32 : SOP1_FF1 <0x00000013, "S_FF1_I32_B32", []>;
113////def S_FF1_I32_B64 : SOP1_FF1 <0x00000014, "S_FF1_I32_B64", []>;
114//def S_FLBIT_I32_B32 : SOP1_32 <0x00000015, "S_FLBIT_I32_B32", []>;
115//def S_FLBIT_I32_B64 : SOP1_32 <0x00000016, "S_FLBIT_I32_B64", []>;
116def S_FLBIT_I32 : SOP1_32 <0x00000017, "S_FLBIT_I32", []>;
117//def S_FLBIT_I32_I64 : SOP1_32 <0x00000018, "S_FLBIT_I32_I64", []>;
Matt Arsenault27cc9582014-04-18 01:53:18 +0000118def S_SEXT_I32_I8 : SOP1_32 <0x00000019, "S_SEXT_I32_I8",
119 [(set i32:$dst, (sext_inreg i32:$src0, i8))]
120>;
121def S_SEXT_I32_I16 : SOP1_32 <0x0000001a, "S_SEXT_I32_I16",
122 [(set i32:$dst, (sext_inreg i32:$src0, i16))]
123>;
Matt Arsenault5dbd5db2014-04-22 03:49:30 +0000124
Tom Stellard75aadc22012-12-11 21:25:42 +0000125////def S_BITSET0_B32 : SOP1_BITSET0 <0x0000001b, "S_BITSET0_B32", []>;
126////def S_BITSET0_B64 : SOP1_BITSET0 <0x0000001c, "S_BITSET0_B64", []>;
127////def S_BITSET1_B32 : SOP1_BITSET1 <0x0000001d, "S_BITSET1_B32", []>;
128////def S_BITSET1_B64 : SOP1_BITSET1 <0x0000001e, "S_BITSET1_B64", []>;
129def S_GETPC_B64 : SOP1_64 <0x0000001f, "S_GETPC_B64", []>;
130def S_SETPC_B64 : SOP1_64 <0x00000020, "S_SETPC_B64", []>;
131def S_SWAPPC_B64 : SOP1_64 <0x00000021, "S_SWAPPC_B64", []>;
132def S_RFE_B64 : SOP1_64 <0x00000022, "S_RFE_B64", []>;
133
134let hasSideEffects = 1, Uses = [EXEC], Defs = [EXEC] in {
135
136def S_AND_SAVEEXEC_B64 : SOP1_64 <0x00000024, "S_AND_SAVEEXEC_B64", []>;
137def S_OR_SAVEEXEC_B64 : SOP1_64 <0x00000025, "S_OR_SAVEEXEC_B64", []>;
138def S_XOR_SAVEEXEC_B64 : SOP1_64 <0x00000026, "S_XOR_SAVEEXEC_B64", []>;
139def S_ANDN2_SAVEEXEC_B64 : SOP1_64 <0x00000027, "S_ANDN2_SAVEEXEC_B64", []>;
140def S_ORN2_SAVEEXEC_B64 : SOP1_64 <0x00000028, "S_ORN2_SAVEEXEC_B64", []>;
141def S_NAND_SAVEEXEC_B64 : SOP1_64 <0x00000029, "S_NAND_SAVEEXEC_B64", []>;
142def S_NOR_SAVEEXEC_B64 : SOP1_64 <0x0000002a, "S_NOR_SAVEEXEC_B64", []>;
143def S_XNOR_SAVEEXEC_B64 : SOP1_64 <0x0000002b, "S_XNOR_SAVEEXEC_B64", []>;
144
145} // End hasSideEffects = 1
146
147def S_QUADMASK_B32 : SOP1_32 <0x0000002c, "S_QUADMASK_B32", []>;
148def S_QUADMASK_B64 : SOP1_64 <0x0000002d, "S_QUADMASK_B64", []>;
149def S_MOVRELS_B32 : SOP1_32 <0x0000002e, "S_MOVRELS_B32", []>;
150def S_MOVRELS_B64 : SOP1_64 <0x0000002f, "S_MOVRELS_B64", []>;
151def S_MOVRELD_B32 : SOP1_32 <0x00000030, "S_MOVRELD_B32", []>;
152def S_MOVRELD_B64 : SOP1_64 <0x00000031, "S_MOVRELD_B64", []>;
153//def S_CBRANCH_JOIN : SOP1_ <0x00000032, "S_CBRANCH_JOIN", []>;
154def S_MOV_REGRD_B32 : SOP1_32 <0x00000033, "S_MOV_REGRD_B32", []>;
155def S_ABS_I32 : SOP1_32 <0x00000034, "S_ABS_I32", []>;
156def S_MOV_FED_B32 : SOP1_32 <0x00000035, "S_MOV_FED_B32", []>;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000157
158//===----------------------------------------------------------------------===//
159// SOP2 Instructions
160//===----------------------------------------------------------------------===//
161
162let Defs = [SCC] in { // Carry out goes to SCC
163let isCommutable = 1 in {
164def S_ADD_U32 : SOP2_32 <0x00000000, "S_ADD_U32", []>;
165def S_ADD_I32 : SOP2_32 <0x00000002, "S_ADD_I32",
166 [(set i32:$dst, (add SSrc_32:$src0, SSrc_32:$src1))]
167>;
168} // End isCommutable = 1
169
170def S_SUB_U32 : SOP2_32 <0x00000001, "S_SUB_U32", []>;
171def S_SUB_I32 : SOP2_32 <0x00000003, "S_SUB_I32",
172 [(set i32:$dst, (sub SSrc_32:$src0, SSrc_32:$src1))]
173>;
174
175let Uses = [SCC] in { // Carry in comes from SCC
176let isCommutable = 1 in {
177def S_ADDC_U32 : SOP2_32 <0x00000004, "S_ADDC_U32",
178 [(set i32:$dst, (adde (i32 SSrc_32:$src0), (i32 SSrc_32:$src1)))]>;
179} // End isCommutable = 1
180
181def S_SUBB_U32 : SOP2_32 <0x00000005, "S_SUBB_U32",
182 [(set i32:$dst, (sube (i32 SSrc_32:$src0), (i32 SSrc_32:$src1)))]>;
183} // End Uses = [SCC]
184} // End Defs = [SCC]
185
186def S_MIN_I32 : SOP2_32 <0x00000006, "S_MIN_I32",
187 [(set i32:$dst, (AMDGPUsmin i32:$src0, i32:$src1))]
188>;
189def S_MIN_U32 : SOP2_32 <0x00000007, "S_MIN_U32",
190 [(set i32:$dst, (AMDGPUumin i32:$src0, i32:$src1))]
191>;
192def S_MAX_I32 : SOP2_32 <0x00000008, "S_MAX_I32",
193 [(set i32:$dst, (AMDGPUsmax i32:$src0, i32:$src1))]
194>;
195def S_MAX_U32 : SOP2_32 <0x00000009, "S_MAX_U32",
196 [(set i32:$dst, (AMDGPUumax i32:$src0, i32:$src1))]
197>;
198
199def S_CSELECT_B32 : SOP2 <
200 0x0000000a, (outs SReg_32:$dst),
201 (ins SReg_32:$src0, SReg_32:$src1, SCCReg:$scc), "S_CSELECT_B32",
202 []
203>;
204
205def S_CSELECT_B64 : SOP2_64 <0x0000000b, "S_CSELECT_B64", []>;
206
207def S_AND_B32 : SOP2_32 <0x0000000e, "S_AND_B32",
208 [(set i32:$dst, (and i32:$src0, i32:$src1))]
209>;
210
211def S_AND_B64 : SOP2_64 <0x0000000f, "S_AND_B64",
212 [(set i64:$dst, (and i64:$src0, i64:$src1))]
213>;
214
Tom Stellard8d6d4492014-04-22 16:33:57 +0000215def S_OR_B32 : SOP2_32 <0x00000010, "S_OR_B32",
216 [(set i32:$dst, (or i32:$src0, i32:$src1))]
217>;
218
219def S_OR_B64 : SOP2_64 <0x00000011, "S_OR_B64",
220 [(set i64:$dst, (or i64:$src0, i64:$src1))]
221>;
222
Tom Stellard8d6d4492014-04-22 16:33:57 +0000223def S_XOR_B32 : SOP2_32 <0x00000012, "S_XOR_B32",
224 [(set i32:$dst, (xor i32:$src0, i32:$src1))]
225>;
226
227def S_XOR_B64 : SOP2_64 <0x00000013, "S_XOR_B64",
Tom Stellard58ac7442014-04-29 23:12:48 +0000228 [(set i64:$dst, (xor i64:$src0, i64:$src1))]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000229>;
230def S_ANDN2_B32 : SOP2_32 <0x00000014, "S_ANDN2_B32", []>;
231def S_ANDN2_B64 : SOP2_64 <0x00000015, "S_ANDN2_B64", []>;
232def S_ORN2_B32 : SOP2_32 <0x00000016, "S_ORN2_B32", []>;
233def S_ORN2_B64 : SOP2_64 <0x00000017, "S_ORN2_B64", []>;
234def S_NAND_B32 : SOP2_32 <0x00000018, "S_NAND_B32", []>;
235def S_NAND_B64 : SOP2_64 <0x00000019, "S_NAND_B64", []>;
236def S_NOR_B32 : SOP2_32 <0x0000001a, "S_NOR_B32", []>;
237def S_NOR_B64 : SOP2_64 <0x0000001b, "S_NOR_B64", []>;
238def S_XNOR_B32 : SOP2_32 <0x0000001c, "S_XNOR_B32", []>;
239def S_XNOR_B64 : SOP2_64 <0x0000001d, "S_XNOR_B64", []>;
240
241// Use added complexity so these patterns are preferred to the VALU patterns.
242let AddedComplexity = 1 in {
243
244def S_LSHL_B32 : SOP2_32 <0x0000001e, "S_LSHL_B32",
245 [(set i32:$dst, (shl i32:$src0, i32:$src1))]
246>;
247def S_LSHL_B64 : SOP2_SHIFT_64 <0x0000001f, "S_LSHL_B64",
248 [(set i64:$dst, (shl i64:$src0, i32:$src1))]
249>;
250def S_LSHR_B32 : SOP2_32 <0x00000020, "S_LSHR_B32",
251 [(set i32:$dst, (srl i32:$src0, i32:$src1))]
252>;
253def S_LSHR_B64 : SOP2_SHIFT_64 <0x00000021, "S_LSHR_B64",
254 [(set i64:$dst, (srl i64:$src0, i32:$src1))]
255>;
256def S_ASHR_I32 : SOP2_32 <0x00000022, "S_ASHR_I32",
257 [(set i32:$dst, (sra i32:$src0, i32:$src1))]
258>;
259def S_ASHR_I64 : SOP2_SHIFT_64 <0x00000023, "S_ASHR_I64",
260 [(set i64:$dst, (sra i64:$src0, i32:$src1))]
261>;
262
263} // End AddedComplexity = 1
264
265def S_BFM_B32 : SOP2_32 <0x00000024, "S_BFM_B32", []>;
266def S_BFM_B64 : SOP2_64 <0x00000025, "S_BFM_B64", []>;
267def S_MUL_I32 : SOP2_32 <0x00000026, "S_MUL_I32", []>;
268def S_BFE_U32 : SOP2_32 <0x00000027, "S_BFE_U32", []>;
269def S_BFE_I32 : SOP2_32 <0x00000028, "S_BFE_I32", []>;
270def S_BFE_U64 : SOP2_64 <0x00000029, "S_BFE_U64", []>;
271def S_BFE_I64 : SOP2_64 <0x0000002a, "S_BFE_I64", []>;
272//def S_CBRANCH_G_FORK : SOP2_ <0x0000002b, "S_CBRANCH_G_FORK", []>;
273def S_ABSDIFF_I32 : SOP2_32 <0x0000002c, "S_ABSDIFF_I32", []>;
274
275//===----------------------------------------------------------------------===//
276// SOPC Instructions
277//===----------------------------------------------------------------------===//
278
279def S_CMP_EQ_I32 : SOPC_32 <0x00000000, "S_CMP_EQ_I32">;
280def S_CMP_LG_I32 : SOPC_32 <0x00000001, "S_CMP_LG_I32">;
281def S_CMP_GT_I32 : SOPC_32 <0x00000002, "S_CMP_GT_I32">;
282def S_CMP_GE_I32 : SOPC_32 <0x00000003, "S_CMP_GE_I32">;
283def S_CMP_LT_I32 : SOPC_32 <0x00000004, "S_CMP_LT_I32">;
284def S_CMP_LE_I32 : SOPC_32 <0x00000005, "S_CMP_LE_I32">;
285def S_CMP_EQ_U32 : SOPC_32 <0x00000006, "S_CMP_EQ_U32">;
286def S_CMP_LG_U32 : SOPC_32 <0x00000007, "S_CMP_LG_U32">;
287def S_CMP_GT_U32 : SOPC_32 <0x00000008, "S_CMP_GT_U32">;
288def S_CMP_GE_U32 : SOPC_32 <0x00000009, "S_CMP_GE_U32">;
289def S_CMP_LT_U32 : SOPC_32 <0x0000000a, "S_CMP_LT_U32">;
290def S_CMP_LE_U32 : SOPC_32 <0x0000000b, "S_CMP_LE_U32">;
291////def S_BITCMP0_B32 : SOPC_BITCMP0 <0x0000000c, "S_BITCMP0_B32", []>;
292////def S_BITCMP1_B32 : SOPC_BITCMP1 <0x0000000d, "S_BITCMP1_B32", []>;
293////def S_BITCMP0_B64 : SOPC_BITCMP0 <0x0000000e, "S_BITCMP0_B64", []>;
294////def S_BITCMP1_B64 : SOPC_BITCMP1 <0x0000000f, "S_BITCMP1_B64", []>;
295//def S_SETVSKIP : SOPC_ <0x00000010, "S_SETVSKIP", []>;
296
297//===----------------------------------------------------------------------===//
298// SOPK Instructions
299//===----------------------------------------------------------------------===//
300
Tom Stellard75aadc22012-12-11 21:25:42 +0000301def S_MOVK_I32 : SOPK_32 <0x00000000, "S_MOVK_I32", []>;
302def S_CMOVK_I32 : SOPK_32 <0x00000002, "S_CMOVK_I32", []>;
303
304/*
305This instruction is disabled for now until we can figure out how to teach
306the instruction selector to correctly use the S_CMP* vs V_CMP*
307instructions.
308
309When this instruction is enabled the code generator sometimes produces this
310invalid sequence:
311
312SCC = S_CMPK_EQ_I32 SGPR0, imm
313VCC = COPY SCC
314VGPR0 = V_CNDMASK VCC, VGPR0, VGPR1
315
316def S_CMPK_EQ_I32 : SOPK <
317 0x00000003, (outs SCCReg:$dst), (ins SReg_32:$src0, i32imm:$src1),
318 "S_CMPK_EQ_I32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000319 [(set i1:$dst, (setcc i32:$src0, imm:$src1, SETEQ))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000320>;
321*/
322
Christian Konig76edd4f2013-02-26 17:52:29 +0000323let isCompare = 1 in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000324def S_CMPK_LG_I32 : SOPK_32 <0x00000004, "S_CMPK_LG_I32", []>;
325def S_CMPK_GT_I32 : SOPK_32 <0x00000005, "S_CMPK_GT_I32", []>;
326def S_CMPK_GE_I32 : SOPK_32 <0x00000006, "S_CMPK_GE_I32", []>;
327def S_CMPK_LT_I32 : SOPK_32 <0x00000007, "S_CMPK_LT_I32", []>;
328def S_CMPK_LE_I32 : SOPK_32 <0x00000008, "S_CMPK_LE_I32", []>;
329def S_CMPK_EQ_U32 : SOPK_32 <0x00000009, "S_CMPK_EQ_U32", []>;
330def S_CMPK_LG_U32 : SOPK_32 <0x0000000a, "S_CMPK_LG_U32", []>;
331def S_CMPK_GT_U32 : SOPK_32 <0x0000000b, "S_CMPK_GT_U32", []>;
332def S_CMPK_GE_U32 : SOPK_32 <0x0000000c, "S_CMPK_GE_U32", []>;
333def S_CMPK_LT_U32 : SOPK_32 <0x0000000d, "S_CMPK_LT_U32", []>;
334def S_CMPK_LE_U32 : SOPK_32 <0x0000000e, "S_CMPK_LE_U32", []>;
Christian Konig76edd4f2013-02-26 17:52:29 +0000335} // End isCompare = 1
336
Matt Arsenault3383eec2013-11-14 22:32:49 +0000337let Defs = [SCC], isCommutable = 1 in {
338 def S_ADDK_I32 : SOPK_32 <0x0000000f, "S_ADDK_I32", []>;
339 def S_MULK_I32 : SOPK_32 <0x00000010, "S_MULK_I32", []>;
340}
341
Tom Stellard75aadc22012-12-11 21:25:42 +0000342//def S_CBRANCH_I_FORK : SOPK_ <0x00000011, "S_CBRANCH_I_FORK", []>;
343def S_GETREG_B32 : SOPK_32 <0x00000012, "S_GETREG_B32", []>;
344def S_SETREG_B32 : SOPK_32 <0x00000013, "S_SETREG_B32", []>;
345def S_GETREG_REGRD_B32 : SOPK_32 <0x00000014, "S_GETREG_REGRD_B32", []>;
346//def S_SETREG_IMM32_B32 : SOPK_32 <0x00000015, "S_SETREG_IMM32_B32", []>;
347//def EXP : EXP_ <0x00000000, "EXP", []>;
348
Tom Stellard0e70de52014-05-16 20:56:45 +0000349} // End let OtherPredicates = [isCFDepth0]
Tom Stellard58ac7442014-04-29 23:12:48 +0000350
Tom Stellard8d6d4492014-04-22 16:33:57 +0000351//===----------------------------------------------------------------------===//
352// SOPP Instructions
353//===----------------------------------------------------------------------===//
354
Tom Stellardeba61072014-05-02 15:41:42 +0000355def S_NOP : SOPP <0x00000000, (ins i16imm:$SIMM16), "S_NOP $SIMM16", []>;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000356
357let isTerminator = 1 in {
358
359def S_ENDPGM : SOPP <0x00000001, (ins), "S_ENDPGM",
360 [(IL_retflag)]> {
361 let SIMM16 = 0;
362 let isBarrier = 1;
363 let hasCtrlDep = 1;
364}
365
366let isBranch = 1 in {
367def S_BRANCH : SOPP <
368 0x00000002, (ins brtarget:$target), "S_BRANCH $target",
369 [(br bb:$target)]> {
370 let isBarrier = 1;
371}
372
373let DisableEncoding = "$scc" in {
374def S_CBRANCH_SCC0 : SOPP <
375 0x00000004, (ins brtarget:$target, SCCReg:$scc),
376 "S_CBRANCH_SCC0 $target", []
377>;
378def S_CBRANCH_SCC1 : SOPP <
379 0x00000005, (ins brtarget:$target, SCCReg:$scc),
380 "S_CBRANCH_SCC1 $target",
381 []
382>;
383} // End DisableEncoding = "$scc"
384
385def S_CBRANCH_VCCZ : SOPP <
386 0x00000006, (ins brtarget:$target, VCCReg:$vcc),
387 "S_CBRANCH_VCCZ $target",
388 []
389>;
390def S_CBRANCH_VCCNZ : SOPP <
391 0x00000007, (ins brtarget:$target, VCCReg:$vcc),
392 "S_CBRANCH_VCCNZ $target",
393 []
394>;
395
396let DisableEncoding = "$exec" in {
397def S_CBRANCH_EXECZ : SOPP <
398 0x00000008, (ins brtarget:$target, EXECReg:$exec),
399 "S_CBRANCH_EXECZ $target",
400 []
401>;
402def S_CBRANCH_EXECNZ : SOPP <
403 0x00000009, (ins brtarget:$target, EXECReg:$exec),
404 "S_CBRANCH_EXECNZ $target",
405 []
406>;
407} // End DisableEncoding = "$exec"
408
409
410} // End isBranch = 1
411} // End isTerminator = 1
412
413let hasSideEffects = 1 in {
414def S_BARRIER : SOPP <0x0000000a, (ins), "S_BARRIER",
415 [(int_AMDGPU_barrier_local)]
416> {
417 let SIMM16 = 0;
418 let isBarrier = 1;
419 let hasCtrlDep = 1;
420 let mayLoad = 1;
421 let mayStore = 1;
422}
423
424def S_WAITCNT : SOPP <0x0000000c, (ins WAIT_FLAG:$simm16), "S_WAITCNT $simm16",
425 []
426>;
427//def S_SETHALT : SOPP_ <0x0000000d, "S_SETHALT", []>;
428//def S_SLEEP : SOPP_ <0x0000000e, "S_SLEEP", []>;
429//def S_SETPRIO : SOPP_ <0x0000000f, "S_SETPRIO", []>;
430
431let Uses = [EXEC] in {
432 def S_SENDMSG : SOPP <0x00000010, (ins SendMsgImm:$simm16, M0Reg:$m0), "S_SENDMSG $simm16",
433 [(int_SI_sendmsg imm:$simm16, M0Reg:$m0)]
434 > {
435 let DisableEncoding = "$m0";
436 }
437} // End Uses = [EXEC]
438
439//def S_SENDMSGHALT : SOPP_ <0x00000011, "S_SENDMSGHALT", []>;
440//def S_TRAP : SOPP_ <0x00000012, "S_TRAP", []>;
441//def S_ICACHE_INV : SOPP_ <0x00000013, "S_ICACHE_INV", []>;
442//def S_INCPERFLEVEL : SOPP_ <0x00000014, "S_INCPERFLEVEL", []>;
443//def S_DECPERFLEVEL : SOPP_ <0x00000015, "S_DECPERFLEVEL", []>;
444//def S_TTRACEDATA : SOPP_ <0x00000016, "S_TTRACEDATA", []>;
445} // End hasSideEffects
446
447//===----------------------------------------------------------------------===//
448// VOPC Instructions
449//===----------------------------------------------------------------------===//
450
Christian Konig76edd4f2013-02-26 17:52:29 +0000451let isCompare = 1 in {
452
Christian Konigb19849a2013-02-21 15:17:04 +0000453defm V_CMP_F_F32 : VOPC_32 <0x00000000, "V_CMP_F_F32">;
Tom Stellardc0845332013-11-22 23:07:58 +0000454defm V_CMP_LT_F32 : VOPC_32 <0x00000001, "V_CMP_LT_F32", f32, COND_OLT>;
455defm V_CMP_EQ_F32 : VOPC_32 <0x00000002, "V_CMP_EQ_F32", f32, COND_OEQ>;
456defm V_CMP_LE_F32 : VOPC_32 <0x00000003, "V_CMP_LE_F32", f32, COND_OLE>;
457defm V_CMP_GT_F32 : VOPC_32 <0x00000004, "V_CMP_GT_F32", f32, COND_OGT>;
458defm V_CMP_LG_F32 : VOPC_32 <0x00000005, "V_CMP_LG_F32">;
459defm V_CMP_GE_F32 : VOPC_32 <0x00000006, "V_CMP_GE_F32", f32, COND_OGE>;
460defm V_CMP_O_F32 : VOPC_32 <0x00000007, "V_CMP_O_F32", f32, COND_O>;
461defm V_CMP_U_F32 : VOPC_32 <0x00000008, "V_CMP_U_F32", f32, COND_UO>;
Christian Konigb19849a2013-02-21 15:17:04 +0000462defm V_CMP_NGE_F32 : VOPC_32 <0x00000009, "V_CMP_NGE_F32">;
463defm V_CMP_NLG_F32 : VOPC_32 <0x0000000a, "V_CMP_NLG_F32">;
464defm V_CMP_NGT_F32 : VOPC_32 <0x0000000b, "V_CMP_NGT_F32">;
465defm V_CMP_NLE_F32 : VOPC_32 <0x0000000c, "V_CMP_NLE_F32">;
Tom Stellardc0845332013-11-22 23:07:58 +0000466defm V_CMP_NEQ_F32 : VOPC_32 <0x0000000d, "V_CMP_NEQ_F32", f32, COND_UNE>;
Christian Konigb19849a2013-02-21 15:17:04 +0000467defm V_CMP_NLT_F32 : VOPC_32 <0x0000000e, "V_CMP_NLT_F32">;
468defm V_CMP_TRU_F32 : VOPC_32 <0x0000000f, "V_CMP_TRU_F32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000469
Christian Konig76edd4f2013-02-26 17:52:29 +0000470let hasSideEffects = 1, Defs = [EXEC] in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000471
Christian Konigb19849a2013-02-21 15:17:04 +0000472defm V_CMPX_F_F32 : VOPC_32 <0x00000010, "V_CMPX_F_F32">;
473defm V_CMPX_LT_F32 : VOPC_32 <0x00000011, "V_CMPX_LT_F32">;
474defm V_CMPX_EQ_F32 : VOPC_32 <0x00000012, "V_CMPX_EQ_F32">;
475defm V_CMPX_LE_F32 : VOPC_32 <0x00000013, "V_CMPX_LE_F32">;
476defm V_CMPX_GT_F32 : VOPC_32 <0x00000014, "V_CMPX_GT_F32">;
477defm V_CMPX_LG_F32 : VOPC_32 <0x00000015, "V_CMPX_LG_F32">;
478defm V_CMPX_GE_F32 : VOPC_32 <0x00000016, "V_CMPX_GE_F32">;
479defm V_CMPX_O_F32 : VOPC_32 <0x00000017, "V_CMPX_O_F32">;
480defm V_CMPX_U_F32 : VOPC_32 <0x00000018, "V_CMPX_U_F32">;
481defm V_CMPX_NGE_F32 : VOPC_32 <0x00000019, "V_CMPX_NGE_F32">;
482defm V_CMPX_NLG_F32 : VOPC_32 <0x0000001a, "V_CMPX_NLG_F32">;
483defm V_CMPX_NGT_F32 : VOPC_32 <0x0000001b, "V_CMPX_NGT_F32">;
484defm V_CMPX_NLE_F32 : VOPC_32 <0x0000001c, "V_CMPX_NLE_F32">;
485defm V_CMPX_NEQ_F32 : VOPC_32 <0x0000001d, "V_CMPX_NEQ_F32">;
486defm V_CMPX_NLT_F32 : VOPC_32 <0x0000001e, "V_CMPX_NLT_F32">;
487defm V_CMPX_TRU_F32 : VOPC_32 <0x0000001f, "V_CMPX_TRU_F32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000488
Christian Konig76edd4f2013-02-26 17:52:29 +0000489} // End hasSideEffects = 1, Defs = [EXEC]
Tom Stellard75aadc22012-12-11 21:25:42 +0000490
Christian Konigb19849a2013-02-21 15:17:04 +0000491defm V_CMP_F_F64 : VOPC_64 <0x00000020, "V_CMP_F_F64">;
Tom Stellardc0845332013-11-22 23:07:58 +0000492defm V_CMP_LT_F64 : VOPC_64 <0x00000021, "V_CMP_LT_F64", f64, COND_OLT>;
493defm V_CMP_EQ_F64 : VOPC_64 <0x00000022, "V_CMP_EQ_F64", f64, COND_OEQ>;
494defm V_CMP_LE_F64 : VOPC_64 <0x00000023, "V_CMP_LE_F64", f64, COND_OLE>;
495defm V_CMP_GT_F64 : VOPC_64 <0x00000024, "V_CMP_GT_F64", f64, COND_OGT>;
Christian Konigb19849a2013-02-21 15:17:04 +0000496defm V_CMP_LG_F64 : VOPC_64 <0x00000025, "V_CMP_LG_F64">;
Tom Stellardc0845332013-11-22 23:07:58 +0000497defm V_CMP_GE_F64 : VOPC_64 <0x00000026, "V_CMP_GE_F64", f64, COND_OGE>;
498defm V_CMP_O_F64 : VOPC_64 <0x00000027, "V_CMP_O_F64", f64, COND_O>;
499defm V_CMP_U_F64 : VOPC_64 <0x00000028, "V_CMP_U_F64", f64, COND_UO>;
Christian Konigb19849a2013-02-21 15:17:04 +0000500defm V_CMP_NGE_F64 : VOPC_64 <0x00000029, "V_CMP_NGE_F64">;
501defm V_CMP_NLG_F64 : VOPC_64 <0x0000002a, "V_CMP_NLG_F64">;
502defm V_CMP_NGT_F64 : VOPC_64 <0x0000002b, "V_CMP_NGT_F64">;
503defm V_CMP_NLE_F64 : VOPC_64 <0x0000002c, "V_CMP_NLE_F64">;
Tom Stellardc0845332013-11-22 23:07:58 +0000504defm V_CMP_NEQ_F64 : VOPC_64 <0x0000002d, "V_CMP_NEQ_F64", f64, COND_UNE>;
Christian Konigb19849a2013-02-21 15:17:04 +0000505defm V_CMP_NLT_F64 : VOPC_64 <0x0000002e, "V_CMP_NLT_F64">;
506defm V_CMP_TRU_F64 : VOPC_64 <0x0000002f, "V_CMP_TRU_F64">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000507
Christian Konig76edd4f2013-02-26 17:52:29 +0000508let hasSideEffects = 1, Defs = [EXEC] in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000509
Christian Konigb19849a2013-02-21 15:17:04 +0000510defm V_CMPX_F_F64 : VOPC_64 <0x00000030, "V_CMPX_F_F64">;
511defm V_CMPX_LT_F64 : VOPC_64 <0x00000031, "V_CMPX_LT_F64">;
512defm V_CMPX_EQ_F64 : VOPC_64 <0x00000032, "V_CMPX_EQ_F64">;
513defm V_CMPX_LE_F64 : VOPC_64 <0x00000033, "V_CMPX_LE_F64">;
514defm V_CMPX_GT_F64 : VOPC_64 <0x00000034, "V_CMPX_GT_F64">;
515defm V_CMPX_LG_F64 : VOPC_64 <0x00000035, "V_CMPX_LG_F64">;
516defm V_CMPX_GE_F64 : VOPC_64 <0x00000036, "V_CMPX_GE_F64">;
517defm V_CMPX_O_F64 : VOPC_64 <0x00000037, "V_CMPX_O_F64">;
518defm V_CMPX_U_F64 : VOPC_64 <0x00000038, "V_CMPX_U_F64">;
519defm V_CMPX_NGE_F64 : VOPC_64 <0x00000039, "V_CMPX_NGE_F64">;
520defm V_CMPX_NLG_F64 : VOPC_64 <0x0000003a, "V_CMPX_NLG_F64">;
521defm V_CMPX_NGT_F64 : VOPC_64 <0x0000003b, "V_CMPX_NGT_F64">;
522defm V_CMPX_NLE_F64 : VOPC_64 <0x0000003c, "V_CMPX_NLE_F64">;
523defm V_CMPX_NEQ_F64 : VOPC_64 <0x0000003d, "V_CMPX_NEQ_F64">;
524defm V_CMPX_NLT_F64 : VOPC_64 <0x0000003e, "V_CMPX_NLT_F64">;
525defm V_CMPX_TRU_F64 : VOPC_64 <0x0000003f, "V_CMPX_TRU_F64">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000526
Christian Konig76edd4f2013-02-26 17:52:29 +0000527} // End hasSideEffects = 1, Defs = [EXEC]
Tom Stellard75aadc22012-12-11 21:25:42 +0000528
Christian Konigb19849a2013-02-21 15:17:04 +0000529defm V_CMPS_F_F32 : VOPC_32 <0x00000040, "V_CMPS_F_F32">;
530defm V_CMPS_LT_F32 : VOPC_32 <0x00000041, "V_CMPS_LT_F32">;
531defm V_CMPS_EQ_F32 : VOPC_32 <0x00000042, "V_CMPS_EQ_F32">;
532defm V_CMPS_LE_F32 : VOPC_32 <0x00000043, "V_CMPS_LE_F32">;
533defm V_CMPS_GT_F32 : VOPC_32 <0x00000044, "V_CMPS_GT_F32">;
534defm V_CMPS_LG_F32 : VOPC_32 <0x00000045, "V_CMPS_LG_F32">;
535defm V_CMPS_GE_F32 : VOPC_32 <0x00000046, "V_CMPS_GE_F32">;
536defm V_CMPS_O_F32 : VOPC_32 <0x00000047, "V_CMPS_O_F32">;
537defm V_CMPS_U_F32 : VOPC_32 <0x00000048, "V_CMPS_U_F32">;
538defm V_CMPS_NGE_F32 : VOPC_32 <0x00000049, "V_CMPS_NGE_F32">;
539defm V_CMPS_NLG_F32 : VOPC_32 <0x0000004a, "V_CMPS_NLG_F32">;
540defm V_CMPS_NGT_F32 : VOPC_32 <0x0000004b, "V_CMPS_NGT_F32">;
541defm V_CMPS_NLE_F32 : VOPC_32 <0x0000004c, "V_CMPS_NLE_F32">;
542defm V_CMPS_NEQ_F32 : VOPC_32 <0x0000004d, "V_CMPS_NEQ_F32">;
543defm V_CMPS_NLT_F32 : VOPC_32 <0x0000004e, "V_CMPS_NLT_F32">;
544defm V_CMPS_TRU_F32 : VOPC_32 <0x0000004f, "V_CMPS_TRU_F32">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000545
546let hasSideEffects = 1, Defs = [EXEC] in {
547
Christian Konigb19849a2013-02-21 15:17:04 +0000548defm V_CMPSX_F_F32 : VOPC_32 <0x00000050, "V_CMPSX_F_F32">;
549defm V_CMPSX_LT_F32 : VOPC_32 <0x00000051, "V_CMPSX_LT_F32">;
550defm V_CMPSX_EQ_F32 : VOPC_32 <0x00000052, "V_CMPSX_EQ_F32">;
551defm V_CMPSX_LE_F32 : VOPC_32 <0x00000053, "V_CMPSX_LE_F32">;
552defm V_CMPSX_GT_F32 : VOPC_32 <0x00000054, "V_CMPSX_GT_F32">;
553defm V_CMPSX_LG_F32 : VOPC_32 <0x00000055, "V_CMPSX_LG_F32">;
554defm V_CMPSX_GE_F32 : VOPC_32 <0x00000056, "V_CMPSX_GE_F32">;
555defm V_CMPSX_O_F32 : VOPC_32 <0x00000057, "V_CMPSX_O_F32">;
556defm V_CMPSX_U_F32 : VOPC_32 <0x00000058, "V_CMPSX_U_F32">;
557defm V_CMPSX_NGE_F32 : VOPC_32 <0x00000059, "V_CMPSX_NGE_F32">;
558defm V_CMPSX_NLG_F32 : VOPC_32 <0x0000005a, "V_CMPSX_NLG_F32">;
559defm V_CMPSX_NGT_F32 : VOPC_32 <0x0000005b, "V_CMPSX_NGT_F32">;
560defm V_CMPSX_NLE_F32 : VOPC_32 <0x0000005c, "V_CMPSX_NLE_F32">;
561defm V_CMPSX_NEQ_F32 : VOPC_32 <0x0000005d, "V_CMPSX_NEQ_F32">;
562defm V_CMPSX_NLT_F32 : VOPC_32 <0x0000005e, "V_CMPSX_NLT_F32">;
563defm V_CMPSX_TRU_F32 : VOPC_32 <0x0000005f, "V_CMPSX_TRU_F32">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000564
565} // End hasSideEffects = 1, Defs = [EXEC]
566
Christian Konigb19849a2013-02-21 15:17:04 +0000567defm V_CMPS_F_F64 : VOPC_64 <0x00000060, "V_CMPS_F_F64">;
568defm V_CMPS_LT_F64 : VOPC_64 <0x00000061, "V_CMPS_LT_F64">;
569defm V_CMPS_EQ_F64 : VOPC_64 <0x00000062, "V_CMPS_EQ_F64">;
570defm V_CMPS_LE_F64 : VOPC_64 <0x00000063, "V_CMPS_LE_F64">;
571defm V_CMPS_GT_F64 : VOPC_64 <0x00000064, "V_CMPS_GT_F64">;
572defm V_CMPS_LG_F64 : VOPC_64 <0x00000065, "V_CMPS_LG_F64">;
573defm V_CMPS_GE_F64 : VOPC_64 <0x00000066, "V_CMPS_GE_F64">;
574defm V_CMPS_O_F64 : VOPC_64 <0x00000067, "V_CMPS_O_F64">;
575defm V_CMPS_U_F64 : VOPC_64 <0x00000068, "V_CMPS_U_F64">;
576defm V_CMPS_NGE_F64 : VOPC_64 <0x00000069, "V_CMPS_NGE_F64">;
577defm V_CMPS_NLG_F64 : VOPC_64 <0x0000006a, "V_CMPS_NLG_F64">;
578defm V_CMPS_NGT_F64 : VOPC_64 <0x0000006b, "V_CMPS_NGT_F64">;
579defm V_CMPS_NLE_F64 : VOPC_64 <0x0000006c, "V_CMPS_NLE_F64">;
580defm V_CMPS_NEQ_F64 : VOPC_64 <0x0000006d, "V_CMPS_NEQ_F64">;
581defm V_CMPS_NLT_F64 : VOPC_64 <0x0000006e, "V_CMPS_NLT_F64">;
582defm V_CMPS_TRU_F64 : VOPC_64 <0x0000006f, "V_CMPS_TRU_F64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000583
584let hasSideEffects = 1, Defs = [EXEC] in {
585
Christian Konigb19849a2013-02-21 15:17:04 +0000586defm V_CMPSX_F_F64 : VOPC_64 <0x00000070, "V_CMPSX_F_F64">;
587defm V_CMPSX_LT_F64 : VOPC_64 <0x00000071, "V_CMPSX_LT_F64">;
588defm V_CMPSX_EQ_F64 : VOPC_64 <0x00000072, "V_CMPSX_EQ_F64">;
589defm V_CMPSX_LE_F64 : VOPC_64 <0x00000073, "V_CMPSX_LE_F64">;
590defm V_CMPSX_GT_F64 : VOPC_64 <0x00000074, "V_CMPSX_GT_F64">;
591defm V_CMPSX_LG_F64 : VOPC_64 <0x00000075, "V_CMPSX_LG_F64">;
592defm V_CMPSX_GE_F64 : VOPC_64 <0x00000076, "V_CMPSX_GE_F64">;
593defm V_CMPSX_O_F64 : VOPC_64 <0x00000077, "V_CMPSX_O_F64">;
594defm V_CMPSX_U_F64 : VOPC_64 <0x00000078, "V_CMPSX_U_F64">;
595defm V_CMPSX_NGE_F64 : VOPC_64 <0x00000079, "V_CMPSX_NGE_F64">;
596defm V_CMPSX_NLG_F64 : VOPC_64 <0x0000007a, "V_CMPSX_NLG_F64">;
597defm V_CMPSX_NGT_F64 : VOPC_64 <0x0000007b, "V_CMPSX_NGT_F64">;
598defm V_CMPSX_NLE_F64 : VOPC_64 <0x0000007c, "V_CMPSX_NLE_F64">;
599defm V_CMPSX_NEQ_F64 : VOPC_64 <0x0000007d, "V_CMPSX_NEQ_F64">;
600defm V_CMPSX_NLT_F64 : VOPC_64 <0x0000007e, "V_CMPSX_NLT_F64">;
601defm V_CMPSX_TRU_F64 : VOPC_64 <0x0000007f, "V_CMPSX_TRU_F64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000602
603} // End hasSideEffects = 1, Defs = [EXEC]
604
Christian Konigb19849a2013-02-21 15:17:04 +0000605defm V_CMP_F_I32 : VOPC_32 <0x00000080, "V_CMP_F_I32">;
Tom Stellardc0845332013-11-22 23:07:58 +0000606defm V_CMP_LT_I32 : VOPC_32 <0x00000081, "V_CMP_LT_I32", i32, COND_SLT>;
Christian Konigb19849a2013-02-21 15:17:04 +0000607defm V_CMP_EQ_I32 : VOPC_32 <0x00000082, "V_CMP_EQ_I32", i32, COND_EQ>;
Tom Stellardc0845332013-11-22 23:07:58 +0000608defm V_CMP_LE_I32 : VOPC_32 <0x00000083, "V_CMP_LE_I32", i32, COND_SLE>;
609defm V_CMP_GT_I32 : VOPC_32 <0x00000084, "V_CMP_GT_I32", i32, COND_SGT>;
Christian Konigb19849a2013-02-21 15:17:04 +0000610defm V_CMP_NE_I32 : VOPC_32 <0x00000085, "V_CMP_NE_I32", i32, COND_NE>;
Tom Stellardc0845332013-11-22 23:07:58 +0000611defm V_CMP_GE_I32 : VOPC_32 <0x00000086, "V_CMP_GE_I32", i32, COND_SGE>;
Christian Konigb19849a2013-02-21 15:17:04 +0000612defm V_CMP_T_I32 : VOPC_32 <0x00000087, "V_CMP_T_I32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000613
Christian Konig76edd4f2013-02-26 17:52:29 +0000614let hasSideEffects = 1, Defs = [EXEC] in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000615
Christian Konigb19849a2013-02-21 15:17:04 +0000616defm V_CMPX_F_I32 : VOPC_32 <0x00000090, "V_CMPX_F_I32">;
617defm V_CMPX_LT_I32 : VOPC_32 <0x00000091, "V_CMPX_LT_I32">;
618defm V_CMPX_EQ_I32 : VOPC_32 <0x00000092, "V_CMPX_EQ_I32">;
619defm V_CMPX_LE_I32 : VOPC_32 <0x00000093, "V_CMPX_LE_I32">;
620defm V_CMPX_GT_I32 : VOPC_32 <0x00000094, "V_CMPX_GT_I32">;
621defm V_CMPX_NE_I32 : VOPC_32 <0x00000095, "V_CMPX_NE_I32">;
622defm V_CMPX_GE_I32 : VOPC_32 <0x00000096, "V_CMPX_GE_I32">;
623defm V_CMPX_T_I32 : VOPC_32 <0x00000097, "V_CMPX_T_I32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000624
Christian Konig76edd4f2013-02-26 17:52:29 +0000625} // End hasSideEffects = 1, Defs = [EXEC]
Tom Stellard75aadc22012-12-11 21:25:42 +0000626
Christian Konigb19849a2013-02-21 15:17:04 +0000627defm V_CMP_F_I64 : VOPC_64 <0x000000a0, "V_CMP_F_I64">;
Tom Stellardc0845332013-11-22 23:07:58 +0000628defm V_CMP_LT_I64 : VOPC_64 <0x000000a1, "V_CMP_LT_I64", i64, COND_SLT>;
629defm V_CMP_EQ_I64 : VOPC_64 <0x000000a2, "V_CMP_EQ_I64", i64, COND_EQ>;
630defm V_CMP_LE_I64 : VOPC_64 <0x000000a3, "V_CMP_LE_I64", i64, COND_SLE>;
631defm V_CMP_GT_I64 : VOPC_64 <0x000000a4, "V_CMP_GT_I64", i64, COND_SGT>;
632defm V_CMP_NE_I64 : VOPC_64 <0x000000a5, "V_CMP_NE_I64", i64, COND_NE>;
633defm V_CMP_GE_I64 : VOPC_64 <0x000000a6, "V_CMP_GE_I64", i64, COND_SGE>;
Christian Konigb19849a2013-02-21 15:17:04 +0000634defm V_CMP_T_I64 : VOPC_64 <0x000000a7, "V_CMP_T_I64">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000635
Christian Konig76edd4f2013-02-26 17:52:29 +0000636let hasSideEffects = 1, Defs = [EXEC] in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000637
Christian Konigb19849a2013-02-21 15:17:04 +0000638defm V_CMPX_F_I64 : VOPC_64 <0x000000b0, "V_CMPX_F_I64">;
639defm V_CMPX_LT_I64 : VOPC_64 <0x000000b1, "V_CMPX_LT_I64">;
640defm V_CMPX_EQ_I64 : VOPC_64 <0x000000b2, "V_CMPX_EQ_I64">;
641defm V_CMPX_LE_I64 : VOPC_64 <0x000000b3, "V_CMPX_LE_I64">;
642defm V_CMPX_GT_I64 : VOPC_64 <0x000000b4, "V_CMPX_GT_I64">;
643defm V_CMPX_NE_I64 : VOPC_64 <0x000000b5, "V_CMPX_NE_I64">;
644defm V_CMPX_GE_I64 : VOPC_64 <0x000000b6, "V_CMPX_GE_I64">;
645defm V_CMPX_T_I64 : VOPC_64 <0x000000b7, "V_CMPX_T_I64">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000646
Christian Konig76edd4f2013-02-26 17:52:29 +0000647} // End hasSideEffects = 1, Defs = [EXEC]
Tom Stellard75aadc22012-12-11 21:25:42 +0000648
Christian Konigb19849a2013-02-21 15:17:04 +0000649defm V_CMP_F_U32 : VOPC_32 <0x000000c0, "V_CMP_F_U32">;
Tom Stellardc0845332013-11-22 23:07:58 +0000650defm V_CMP_LT_U32 : VOPC_32 <0x000000c1, "V_CMP_LT_U32", i32, COND_ULT>;
651defm V_CMP_EQ_U32 : VOPC_32 <0x000000c2, "V_CMP_EQ_U32", i32, COND_EQ>;
652defm V_CMP_LE_U32 : VOPC_32 <0x000000c3, "V_CMP_LE_U32", i32, COND_ULE>;
653defm V_CMP_GT_U32 : VOPC_32 <0x000000c4, "V_CMP_GT_U32", i32, COND_UGT>;
654defm V_CMP_NE_U32 : VOPC_32 <0x000000c5, "V_CMP_NE_U32", i32, COND_NE>;
655defm V_CMP_GE_U32 : VOPC_32 <0x000000c6, "V_CMP_GE_U32", i32, COND_UGE>;
Christian Konigb19849a2013-02-21 15:17:04 +0000656defm V_CMP_T_U32 : VOPC_32 <0x000000c7, "V_CMP_T_U32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000657
Christian Konig76edd4f2013-02-26 17:52:29 +0000658let hasSideEffects = 1, Defs = [EXEC] in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000659
Christian Konigb19849a2013-02-21 15:17:04 +0000660defm V_CMPX_F_U32 : VOPC_32 <0x000000d0, "V_CMPX_F_U32">;
661defm V_CMPX_LT_U32 : VOPC_32 <0x000000d1, "V_CMPX_LT_U32">;
662defm V_CMPX_EQ_U32 : VOPC_32 <0x000000d2, "V_CMPX_EQ_U32">;
663defm V_CMPX_LE_U32 : VOPC_32 <0x000000d3, "V_CMPX_LE_U32">;
664defm V_CMPX_GT_U32 : VOPC_32 <0x000000d4, "V_CMPX_GT_U32">;
665defm V_CMPX_NE_U32 : VOPC_32 <0x000000d5, "V_CMPX_NE_U32">;
666defm V_CMPX_GE_U32 : VOPC_32 <0x000000d6, "V_CMPX_GE_U32">;
667defm V_CMPX_T_U32 : VOPC_32 <0x000000d7, "V_CMPX_T_U32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000668
Christian Konig76edd4f2013-02-26 17:52:29 +0000669} // End hasSideEffects = 1, Defs = [EXEC]
Tom Stellard75aadc22012-12-11 21:25:42 +0000670
Christian Konigb19849a2013-02-21 15:17:04 +0000671defm V_CMP_F_U64 : VOPC_64 <0x000000e0, "V_CMP_F_U64">;
Tom Stellardc0845332013-11-22 23:07:58 +0000672defm V_CMP_LT_U64 : VOPC_64 <0x000000e1, "V_CMP_LT_U64", i64, COND_ULT>;
673defm V_CMP_EQ_U64 : VOPC_64 <0x000000e2, "V_CMP_EQ_U64", i64, COND_EQ>;
674defm V_CMP_LE_U64 : VOPC_64 <0x000000e3, "V_CMP_LE_U64", i64, COND_ULE>;
675defm V_CMP_GT_U64 : VOPC_64 <0x000000e4, "V_CMP_GT_U64", i64, COND_UGT>;
676defm V_CMP_NE_U64 : VOPC_64 <0x000000e5, "V_CMP_NE_U64", i64, COND_NE>;
677defm V_CMP_GE_U64 : VOPC_64 <0x000000e6, "V_CMP_GE_U64", i64, COND_UGE>;
Christian Konigb19849a2013-02-21 15:17:04 +0000678defm V_CMP_T_U64 : VOPC_64 <0x000000e7, "V_CMP_T_U64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000679
680let hasSideEffects = 1, Defs = [EXEC] in {
681
Christian Konigb19849a2013-02-21 15:17:04 +0000682defm V_CMPX_F_U64 : VOPC_64 <0x000000f0, "V_CMPX_F_U64">;
683defm V_CMPX_LT_U64 : VOPC_64 <0x000000f1, "V_CMPX_LT_U64">;
684defm V_CMPX_EQ_U64 : VOPC_64 <0x000000f2, "V_CMPX_EQ_U64">;
685defm V_CMPX_LE_U64 : VOPC_64 <0x000000f3, "V_CMPX_LE_U64">;
686defm V_CMPX_GT_U64 : VOPC_64 <0x000000f4, "V_CMPX_GT_U64">;
687defm V_CMPX_NE_U64 : VOPC_64 <0x000000f5, "V_CMPX_NE_U64">;
688defm V_CMPX_GE_U64 : VOPC_64 <0x000000f6, "V_CMPX_GE_U64">;
689defm V_CMPX_T_U64 : VOPC_64 <0x000000f7, "V_CMPX_T_U64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000690
691} // End hasSideEffects = 1, Defs = [EXEC]
692
Christian Konigb19849a2013-02-21 15:17:04 +0000693defm V_CMP_CLASS_F32 : VOPC_32 <0x00000088, "V_CMP_CLASS_F32">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000694
695let hasSideEffects = 1, Defs = [EXEC] in {
Christian Konigb19849a2013-02-21 15:17:04 +0000696defm V_CMPX_CLASS_F32 : VOPC_32 <0x00000098, "V_CMPX_CLASS_F32">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000697} // End hasSideEffects = 1, Defs = [EXEC]
698
Christian Konigb19849a2013-02-21 15:17:04 +0000699defm V_CMP_CLASS_F64 : VOPC_64 <0x000000a8, "V_CMP_CLASS_F64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000700
701let hasSideEffects = 1, Defs = [EXEC] in {
Christian Konigb19849a2013-02-21 15:17:04 +0000702defm V_CMPX_CLASS_F64 : VOPC_64 <0x000000b8, "V_CMPX_CLASS_F64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000703} // End hasSideEffects = 1, Defs = [EXEC]
704
705} // End isCompare = 1
706
Tom Stellard8d6d4492014-04-22 16:33:57 +0000707//===----------------------------------------------------------------------===//
708// DS Instructions
709//===----------------------------------------------------------------------===//
710
Tom Stellard13c68ef2013-09-05 18:38:09 +0000711def DS_ADD_U32_RTN : DS_1A1D_RET <0x20, "DS_ADD_U32_RTN", VReg_32>;
Aaron Watry372cecf2013-09-06 20:17:42 +0000712def DS_SUB_U32_RTN : DS_1A1D_RET <0x21, "DS_SUB_U32_RTN", VReg_32>;
Michel Danzer1c454302013-07-10 16:36:43 +0000713def DS_WRITE_B32 : DS_Store_Helper <0x0000000d, "DS_WRITE_B32", VReg_32>;
Tom Stellardf3d166a2013-08-26 15:05:49 +0000714def DS_WRITE_B8 : DS_Store_Helper <0x00000001e, "DS_WRITE_B8", VReg_32>;
715def DS_WRITE_B16 : DS_Store_Helper <0x00000001f, "DS_WRITE_B16", VReg_32>;
Matt Arsenaultd06ebd92014-03-19 22:19:54 +0000716def DS_WRITE_B64 : DS_Store_Helper <0x00000004d, "DS_WRITE_B64", VReg_64>;
717
Michel Danzer1c454302013-07-10 16:36:43 +0000718def DS_READ_B32 : DS_Load_Helper <0x00000036, "DS_READ_B32", VReg_32>;
Tom Stellardc6f4a292013-08-26 15:05:59 +0000719def DS_READ_I8 : DS_Load_Helper <0x00000039, "DS_READ_I8", VReg_32>;
720def DS_READ_U8 : DS_Load_Helper <0x0000003a, "DS_READ_U8", VReg_32>;
721def DS_READ_I16 : DS_Load_Helper <0x0000003b, "DS_READ_I16", VReg_32>;
722def DS_READ_U16 : DS_Load_Helper <0x0000003c, "DS_READ_U16", VReg_32>;
Matt Arsenaultb9433482014-03-19 22:19:52 +0000723def DS_READ_B64 : DS_Load_Helper <0x00000076, "DS_READ_B64", VReg_64>;
Michel Danzer1c454302013-07-10 16:36:43 +0000724
Matt Arsenaultdd78b802014-03-19 22:19:56 +0000725// 2 forms.
726def DS_WRITE2_B32 : DS_Load2_Helper <0x0000000E, "DS_WRITE2_B32", VReg_64>;
727def DS_WRITE2_B64 : DS_Load2_Helper <0x0000004E, "DS_WRITE2_B64", VReg_128>;
728
729def DS_READ2_B32 : DS_Load2_Helper <0x00000037, "DS_READ2_B32", VReg_64>;
730def DS_READ2_B64 : DS_Load2_Helper <0x00000075, "DS_READ2_B64", VReg_128>;
731
732// TODO: DS_READ2ST64_B32, DS_READ2ST64_B64,
733// DS_WRITE2ST64_B32, DS_WRITE2ST64_B64
734
Tom Stellard8d6d4492014-04-22 16:33:57 +0000735//===----------------------------------------------------------------------===//
736// MUBUF Instructions
737//===----------------------------------------------------------------------===//
Matt Arsenaultdd78b802014-03-19 22:19:56 +0000738
Tom Stellard75aadc22012-12-11 21:25:42 +0000739//def BUFFER_LOAD_FORMAT_X : MUBUF_ <0x00000000, "BUFFER_LOAD_FORMAT_X", []>;
740//def BUFFER_LOAD_FORMAT_XY : MUBUF_ <0x00000001, "BUFFER_LOAD_FORMAT_XY", []>;
741//def BUFFER_LOAD_FORMAT_XYZ : MUBUF_ <0x00000002, "BUFFER_LOAD_FORMAT_XYZ", []>;
Tom Stellardf1ee7162013-05-20 15:02:31 +0000742defm BUFFER_LOAD_FORMAT_XYZW : MUBUF_Load_Helper <0x00000003, "BUFFER_LOAD_FORMAT_XYZW", VReg_128>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000743//def BUFFER_STORE_FORMAT_X : MUBUF_ <0x00000004, "BUFFER_STORE_FORMAT_X", []>;
744//def BUFFER_STORE_FORMAT_XY : MUBUF_ <0x00000005, "BUFFER_STORE_FORMAT_XY", []>;
745//def BUFFER_STORE_FORMAT_XYZ : MUBUF_ <0x00000006, "BUFFER_STORE_FORMAT_XYZ", []>;
746//def BUFFER_STORE_FORMAT_XYZW : MUBUF_ <0x00000007, "BUFFER_STORE_FORMAT_XYZW", []>;
Tom Stellard07a10a32013-06-03 17:39:43 +0000747defm BUFFER_LOAD_UBYTE : MUBUF_Load_Helper <0x00000008, "BUFFER_LOAD_UBYTE", VReg_32>;
Tom Stellard9f950332013-07-23 01:48:35 +0000748defm BUFFER_LOAD_SBYTE : MUBUF_Load_Helper <0x00000009, "BUFFER_LOAD_SBYTE", VReg_32>;
749defm BUFFER_LOAD_USHORT : MUBUF_Load_Helper <0x0000000a, "BUFFER_LOAD_USHORT", VReg_32>;
750defm BUFFER_LOAD_SSHORT : MUBUF_Load_Helper <0x0000000b, "BUFFER_LOAD_SSHORT", VReg_32>;
Tom Stellardf1ee7162013-05-20 15:02:31 +0000751defm BUFFER_LOAD_DWORD : MUBUF_Load_Helper <0x0000000c, "BUFFER_LOAD_DWORD", VReg_32>;
752defm BUFFER_LOAD_DWORDX2 : MUBUF_Load_Helper <0x0000000d, "BUFFER_LOAD_DWORDX2", VReg_64>;
753defm BUFFER_LOAD_DWORDX4 : MUBUF_Load_Helper <0x0000000e, "BUFFER_LOAD_DWORDX4", VReg_128>;
Tom Stellardd3ee8c12013-08-16 01:12:06 +0000754
755def BUFFER_STORE_BYTE : MUBUF_Store_Helper <
756 0x00000018, "BUFFER_STORE_BYTE", VReg_32
757>;
758
759def BUFFER_STORE_SHORT : MUBUF_Store_Helper <
760 0x0000001a, "BUFFER_STORE_SHORT", VReg_32
761>;
Tom Stellard754f80f2013-04-05 23:31:51 +0000762
763def BUFFER_STORE_DWORD : MUBUF_Store_Helper <
Tom Stellardd3ee8c12013-08-16 01:12:06 +0000764 0x0000001c, "BUFFER_STORE_DWORD", VReg_32
Tom Stellard754f80f2013-04-05 23:31:51 +0000765>;
766
767def BUFFER_STORE_DWORDX2 : MUBUF_Store_Helper <
Tom Stellardd3ee8c12013-08-16 01:12:06 +0000768 0x0000001d, "BUFFER_STORE_DWORDX2", VReg_64
Tom Stellard754f80f2013-04-05 23:31:51 +0000769>;
Tom Stellard556d9aa2013-06-03 17:39:37 +0000770
771def BUFFER_STORE_DWORDX4 : MUBUF_Store_Helper <
Tom Stellardd3ee8c12013-08-16 01:12:06 +0000772 0x0000001e, "BUFFER_STORE_DWORDX4", VReg_128
Tom Stellard556d9aa2013-06-03 17:39:37 +0000773>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000774//def BUFFER_ATOMIC_SWAP : MUBUF_ <0x00000030, "BUFFER_ATOMIC_SWAP", []>;
775//def BUFFER_ATOMIC_CMPSWAP : MUBUF_ <0x00000031, "BUFFER_ATOMIC_CMPSWAP", []>;
776//def BUFFER_ATOMIC_ADD : MUBUF_ <0x00000032, "BUFFER_ATOMIC_ADD", []>;
777//def BUFFER_ATOMIC_SUB : MUBUF_ <0x00000033, "BUFFER_ATOMIC_SUB", []>;
778//def BUFFER_ATOMIC_RSUB : MUBUF_ <0x00000034, "BUFFER_ATOMIC_RSUB", []>;
779//def BUFFER_ATOMIC_SMIN : MUBUF_ <0x00000035, "BUFFER_ATOMIC_SMIN", []>;
780//def BUFFER_ATOMIC_UMIN : MUBUF_ <0x00000036, "BUFFER_ATOMIC_UMIN", []>;
781//def BUFFER_ATOMIC_SMAX : MUBUF_ <0x00000037, "BUFFER_ATOMIC_SMAX", []>;
782//def BUFFER_ATOMIC_UMAX : MUBUF_ <0x00000038, "BUFFER_ATOMIC_UMAX", []>;
783//def BUFFER_ATOMIC_AND : MUBUF_ <0x00000039, "BUFFER_ATOMIC_AND", []>;
784//def BUFFER_ATOMIC_OR : MUBUF_ <0x0000003a, "BUFFER_ATOMIC_OR", []>;
785//def BUFFER_ATOMIC_XOR : MUBUF_ <0x0000003b, "BUFFER_ATOMIC_XOR", []>;
786//def BUFFER_ATOMIC_INC : MUBUF_ <0x0000003c, "BUFFER_ATOMIC_INC", []>;
787//def BUFFER_ATOMIC_DEC : MUBUF_ <0x0000003d, "BUFFER_ATOMIC_DEC", []>;
788//def BUFFER_ATOMIC_FCMPSWAP : MUBUF_ <0x0000003e, "BUFFER_ATOMIC_FCMPSWAP", []>;
789//def BUFFER_ATOMIC_FMIN : MUBUF_ <0x0000003f, "BUFFER_ATOMIC_FMIN", []>;
790//def BUFFER_ATOMIC_FMAX : MUBUF_ <0x00000040, "BUFFER_ATOMIC_FMAX", []>;
791//def BUFFER_ATOMIC_SWAP_X2 : MUBUF_X2 <0x00000050, "BUFFER_ATOMIC_SWAP_X2", []>;
792//def BUFFER_ATOMIC_CMPSWAP_X2 : MUBUF_X2 <0x00000051, "BUFFER_ATOMIC_CMPSWAP_X2", []>;
793//def BUFFER_ATOMIC_ADD_X2 : MUBUF_X2 <0x00000052, "BUFFER_ATOMIC_ADD_X2", []>;
794//def BUFFER_ATOMIC_SUB_X2 : MUBUF_X2 <0x00000053, "BUFFER_ATOMIC_SUB_X2", []>;
795//def BUFFER_ATOMIC_RSUB_X2 : MUBUF_X2 <0x00000054, "BUFFER_ATOMIC_RSUB_X2", []>;
796//def BUFFER_ATOMIC_SMIN_X2 : MUBUF_X2 <0x00000055, "BUFFER_ATOMIC_SMIN_X2", []>;
797//def BUFFER_ATOMIC_UMIN_X2 : MUBUF_X2 <0x00000056, "BUFFER_ATOMIC_UMIN_X2", []>;
798//def BUFFER_ATOMIC_SMAX_X2 : MUBUF_X2 <0x00000057, "BUFFER_ATOMIC_SMAX_X2", []>;
799//def BUFFER_ATOMIC_UMAX_X2 : MUBUF_X2 <0x00000058, "BUFFER_ATOMIC_UMAX_X2", []>;
800//def BUFFER_ATOMIC_AND_X2 : MUBUF_X2 <0x00000059, "BUFFER_ATOMIC_AND_X2", []>;
801//def BUFFER_ATOMIC_OR_X2 : MUBUF_X2 <0x0000005a, "BUFFER_ATOMIC_OR_X2", []>;
802//def BUFFER_ATOMIC_XOR_X2 : MUBUF_X2 <0x0000005b, "BUFFER_ATOMIC_XOR_X2", []>;
803//def BUFFER_ATOMIC_INC_X2 : MUBUF_X2 <0x0000005c, "BUFFER_ATOMIC_INC_X2", []>;
804//def BUFFER_ATOMIC_DEC_X2 : MUBUF_X2 <0x0000005d, "BUFFER_ATOMIC_DEC_X2", []>;
805//def BUFFER_ATOMIC_FCMPSWAP_X2 : MUBUF_X2 <0x0000005e, "BUFFER_ATOMIC_FCMPSWAP_X2", []>;
806//def BUFFER_ATOMIC_FMIN_X2 : MUBUF_X2 <0x0000005f, "BUFFER_ATOMIC_FMIN_X2", []>;
807//def BUFFER_ATOMIC_FMAX_X2 : MUBUF_X2 <0x00000060, "BUFFER_ATOMIC_FMAX_X2", []>;
808//def BUFFER_WBINVL1_SC : MUBUF_WBINVL1 <0x00000070, "BUFFER_WBINVL1_SC", []>;
809//def BUFFER_WBINVL1 : MUBUF_WBINVL1 <0x00000071, "BUFFER_WBINVL1", []>;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000810
811//===----------------------------------------------------------------------===//
812// MTBUF Instructions
813//===----------------------------------------------------------------------===//
814
Tom Stellard75aadc22012-12-11 21:25:42 +0000815//def TBUFFER_LOAD_FORMAT_X : MTBUF_ <0x00000000, "TBUFFER_LOAD_FORMAT_X", []>;
816//def TBUFFER_LOAD_FORMAT_XY : MTBUF_ <0x00000001, "TBUFFER_LOAD_FORMAT_XY", []>;
817//def TBUFFER_LOAD_FORMAT_XYZ : MTBUF_ <0x00000002, "TBUFFER_LOAD_FORMAT_XYZ", []>;
818def TBUFFER_LOAD_FORMAT_XYZW : MTBUF_Load_Helper <0x00000003, "TBUFFER_LOAD_FORMAT_XYZW", VReg_128>;
Tom Stellardafcf12f2013-09-12 02:55:14 +0000819def TBUFFER_STORE_FORMAT_X : MTBUF_Store_Helper <0x00000004, "TBUFFER_STORE_FORMAT_X", VReg_32>;
820def TBUFFER_STORE_FORMAT_XY : MTBUF_Store_Helper <0x00000005, "TBUFFER_STORE_FORMAT_XY", VReg_64>;
821def TBUFFER_STORE_FORMAT_XYZ : MTBUF_Store_Helper <0x00000006, "TBUFFER_STORE_FORMAT_XYZ", VReg_128>;
822def TBUFFER_STORE_FORMAT_XYZW : MTBUF_Store_Helper <0x00000007, "TBUFFER_STORE_FORMAT_XYZW", VReg_128>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000823
Tom Stellard8d6d4492014-04-22 16:33:57 +0000824//===----------------------------------------------------------------------===//
825// MIMG Instructions
826//===----------------------------------------------------------------------===//
Tom Stellard89093802013-02-07 19:39:40 +0000827
Tom Stellard16a9a202013-08-14 23:24:17 +0000828defm IMAGE_LOAD : MIMG_NoSampler <0x00000000, "IMAGE_LOAD">;
829defm IMAGE_LOAD_MIP : MIMG_NoSampler <0x00000001, "IMAGE_LOAD_MIP">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000830//def IMAGE_LOAD_PCK : MIMG_NoPattern_ <"IMAGE_LOAD_PCK", 0x00000002>;
831//def IMAGE_LOAD_PCK_SGN : MIMG_NoPattern_ <"IMAGE_LOAD_PCK_SGN", 0x00000003>;
832//def IMAGE_LOAD_MIP_PCK : MIMG_NoPattern_ <"IMAGE_LOAD_MIP_PCK", 0x00000004>;
833//def IMAGE_LOAD_MIP_PCK_SGN : MIMG_NoPattern_ <"IMAGE_LOAD_MIP_PCK_SGN", 0x00000005>;
834//def IMAGE_STORE : MIMG_NoPattern_ <"IMAGE_STORE", 0x00000008>;
835//def IMAGE_STORE_MIP : MIMG_NoPattern_ <"IMAGE_STORE_MIP", 0x00000009>;
836//def IMAGE_STORE_PCK : MIMG_NoPattern_ <"IMAGE_STORE_PCK", 0x0000000a>;
837//def IMAGE_STORE_MIP_PCK : MIMG_NoPattern_ <"IMAGE_STORE_MIP_PCK", 0x0000000b>;
Tom Stellard682bfbc2013-10-10 17:11:24 +0000838defm IMAGE_GET_RESINFO : MIMG_NoSampler <0x0000000e, "IMAGE_GET_RESINFO">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000839//def IMAGE_ATOMIC_SWAP : MIMG_NoPattern_ <"IMAGE_ATOMIC_SWAP", 0x0000000f>;
840//def IMAGE_ATOMIC_CMPSWAP : MIMG_NoPattern_ <"IMAGE_ATOMIC_CMPSWAP", 0x00000010>;
841//def IMAGE_ATOMIC_ADD : MIMG_NoPattern_ <"IMAGE_ATOMIC_ADD", 0x00000011>;
842//def IMAGE_ATOMIC_SUB : MIMG_NoPattern_ <"IMAGE_ATOMIC_SUB", 0x00000012>;
843//def IMAGE_ATOMIC_RSUB : MIMG_NoPattern_ <"IMAGE_ATOMIC_RSUB", 0x00000013>;
844//def IMAGE_ATOMIC_SMIN : MIMG_NoPattern_ <"IMAGE_ATOMIC_SMIN", 0x00000014>;
845//def IMAGE_ATOMIC_UMIN : MIMG_NoPattern_ <"IMAGE_ATOMIC_UMIN", 0x00000015>;
846//def IMAGE_ATOMIC_SMAX : MIMG_NoPattern_ <"IMAGE_ATOMIC_SMAX", 0x00000016>;
847//def IMAGE_ATOMIC_UMAX : MIMG_NoPattern_ <"IMAGE_ATOMIC_UMAX", 0x00000017>;
848//def IMAGE_ATOMIC_AND : MIMG_NoPattern_ <"IMAGE_ATOMIC_AND", 0x00000018>;
849//def IMAGE_ATOMIC_OR : MIMG_NoPattern_ <"IMAGE_ATOMIC_OR", 0x00000019>;
850//def IMAGE_ATOMIC_XOR : MIMG_NoPattern_ <"IMAGE_ATOMIC_XOR", 0x0000001a>;
851//def IMAGE_ATOMIC_INC : MIMG_NoPattern_ <"IMAGE_ATOMIC_INC", 0x0000001b>;
852//def IMAGE_ATOMIC_DEC : MIMG_NoPattern_ <"IMAGE_ATOMIC_DEC", 0x0000001c>;
853//def IMAGE_ATOMIC_FCMPSWAP : MIMG_NoPattern_ <"IMAGE_ATOMIC_FCMPSWAP", 0x0000001d>;
854//def IMAGE_ATOMIC_FMIN : MIMG_NoPattern_ <"IMAGE_ATOMIC_FMIN", 0x0000001e>;
855//def IMAGE_ATOMIC_FMAX : MIMG_NoPattern_ <"IMAGE_ATOMIC_FMAX", 0x0000001f>;
Tom Stellard16a9a202013-08-14 23:24:17 +0000856defm IMAGE_SAMPLE : MIMG_Sampler <0x00000020, "IMAGE_SAMPLE">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000857//def IMAGE_SAMPLE_CL : MIMG_NoPattern_ <"IMAGE_SAMPLE_CL", 0x00000021>;
Tom Stellard16a9a202013-08-14 23:24:17 +0000858defm IMAGE_SAMPLE_D : MIMG_Sampler <0x00000022, "IMAGE_SAMPLE_D">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000859//def IMAGE_SAMPLE_D_CL : MIMG_NoPattern_ <"IMAGE_SAMPLE_D_CL", 0x00000023>;
Tom Stellard16a9a202013-08-14 23:24:17 +0000860defm IMAGE_SAMPLE_L : MIMG_Sampler <0x00000024, "IMAGE_SAMPLE_L">;
861defm IMAGE_SAMPLE_B : MIMG_Sampler <0x00000025, "IMAGE_SAMPLE_B">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000862//def IMAGE_SAMPLE_B_CL : MIMG_NoPattern_ <"IMAGE_SAMPLE_B_CL", 0x00000026>;
863//def IMAGE_SAMPLE_LZ : MIMG_NoPattern_ <"IMAGE_SAMPLE_LZ", 0x00000027>;
Tom Stellard16a9a202013-08-14 23:24:17 +0000864defm IMAGE_SAMPLE_C : MIMG_Sampler <0x00000028, "IMAGE_SAMPLE_C">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000865//def IMAGE_SAMPLE_C_CL : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_CL", 0x00000029>;
Tom Stellard16a9a202013-08-14 23:24:17 +0000866defm IMAGE_SAMPLE_C_D : MIMG_Sampler <0x0000002a, "IMAGE_SAMPLE_C_D">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000867//def IMAGE_SAMPLE_C_D_CL : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_D_CL", 0x0000002b>;
Tom Stellard16a9a202013-08-14 23:24:17 +0000868defm IMAGE_SAMPLE_C_L : MIMG_Sampler <0x0000002c, "IMAGE_SAMPLE_C_L">;
869defm IMAGE_SAMPLE_C_B : MIMG_Sampler <0x0000002d, "IMAGE_SAMPLE_C_B">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000870//def IMAGE_SAMPLE_C_B_CL : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_B_CL", 0x0000002e>;
871//def IMAGE_SAMPLE_C_LZ : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_LZ", 0x0000002f>;
872//def IMAGE_SAMPLE_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_O", 0x00000030>;
873//def IMAGE_SAMPLE_CL_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_CL_O", 0x00000031>;
874//def IMAGE_SAMPLE_D_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_D_O", 0x00000032>;
875//def IMAGE_SAMPLE_D_CL_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_D_CL_O", 0x00000033>;
876//def IMAGE_SAMPLE_L_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_L_O", 0x00000034>;
877//def IMAGE_SAMPLE_B_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_B_O", 0x00000035>;
878//def IMAGE_SAMPLE_B_CL_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_B_CL_O", 0x00000036>;
879//def IMAGE_SAMPLE_LZ_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_LZ_O", 0x00000037>;
880//def IMAGE_SAMPLE_C_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_O", 0x00000038>;
881//def IMAGE_SAMPLE_C_CL_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_CL_O", 0x00000039>;
882//def IMAGE_SAMPLE_C_D_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_D_O", 0x0000003a>;
883//def IMAGE_SAMPLE_C_D_CL_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_D_CL_O", 0x0000003b>;
884//def IMAGE_SAMPLE_C_L_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_L_O", 0x0000003c>;
885//def IMAGE_SAMPLE_C_B_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_B_O", 0x0000003d>;
886//def IMAGE_SAMPLE_C_B_CL_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_B_CL_O", 0x0000003e>;
887//def IMAGE_SAMPLE_C_LZ_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_LZ_O", 0x0000003f>;
888//def IMAGE_GATHER4 : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4", 0x00000040>;
889//def IMAGE_GATHER4_CL : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_CL", 0x00000041>;
890//def IMAGE_GATHER4_L : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_L", 0x00000044>;
891//def IMAGE_GATHER4_B : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_B", 0x00000045>;
892//def IMAGE_GATHER4_B_CL : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_B_CL", 0x00000046>;
893//def IMAGE_GATHER4_LZ : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_LZ", 0x00000047>;
894//def IMAGE_GATHER4_C : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C", 0x00000048>;
895//def IMAGE_GATHER4_C_CL : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C_CL", 0x00000049>;
896//def IMAGE_GATHER4_C_L : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C_L", 0x0000004c>;
897//def IMAGE_GATHER4_C_B : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C_B", 0x0000004d>;
898//def IMAGE_GATHER4_C_B_CL : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C_B_CL", 0x0000004e>;
899//def IMAGE_GATHER4_C_LZ : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C_LZ", 0x0000004f>;
900//def IMAGE_GATHER4_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_O", 0x00000050>;
901//def IMAGE_GATHER4_CL_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_CL_O", 0x00000051>;
902//def IMAGE_GATHER4_L_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_L_O", 0x00000054>;
903//def IMAGE_GATHER4_B_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_B_O", 0x00000055>;
904//def IMAGE_GATHER4_B_CL_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_B_CL_O", 0x00000056>;
905//def IMAGE_GATHER4_LZ_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_LZ_O", 0x00000057>;
906//def IMAGE_GATHER4_C_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C_O", 0x00000058>;
907//def IMAGE_GATHER4_C_CL_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C_CL_O", 0x00000059>;
908//def IMAGE_GATHER4_C_L_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C_L_O", 0x0000005c>;
909//def IMAGE_GATHER4_C_B_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C_B_O", 0x0000005d>;
910//def IMAGE_GATHER4_C_B_CL_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C_B_CL_O", 0x0000005e>;
911//def IMAGE_GATHER4_C_LZ_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C_LZ_O", 0x0000005f>;
912//def IMAGE_GET_LOD : MIMG_NoPattern_ <"IMAGE_GET_LOD", 0x00000060>;
913//def IMAGE_SAMPLE_CD : MIMG_NoPattern_ <"IMAGE_SAMPLE_CD", 0x00000068>;
914//def IMAGE_SAMPLE_CD_CL : MIMG_NoPattern_ <"IMAGE_SAMPLE_CD_CL", 0x00000069>;
915//def IMAGE_SAMPLE_C_CD : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_CD", 0x0000006a>;
916//def IMAGE_SAMPLE_C_CD_CL : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_CD_CL", 0x0000006b>;
917//def IMAGE_SAMPLE_CD_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_CD_O", 0x0000006c>;
918//def IMAGE_SAMPLE_CD_CL_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_CD_CL_O", 0x0000006d>;
919//def IMAGE_SAMPLE_C_CD_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_CD_O", 0x0000006e>;
920//def IMAGE_SAMPLE_C_CD_CL_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_CD_CL_O", 0x0000006f>;
921//def IMAGE_RSRC256 : MIMG_NoPattern_RSRC256 <"IMAGE_RSRC256", 0x0000007e>;
922//def IMAGE_SAMPLER : MIMG_NoPattern_ <"IMAGE_SAMPLER", 0x0000007f>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000923
Tom Stellard8d6d4492014-04-22 16:33:57 +0000924//===----------------------------------------------------------------------===//
925// VOP1 Instructions
926//===----------------------------------------------------------------------===//
927
928//def V_NOP : VOP1_ <0x00000000, "V_NOP", []>;
Christian Konig76edd4f2013-02-26 17:52:29 +0000929
930let neverHasSideEffects = 1, isMoveImm = 1 in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000931defm V_MOV_B32 : VOP1_32 <0x00000001, "V_MOV_B32", []>;
Christian Konig76edd4f2013-02-26 17:52:29 +0000932} // End neverHasSideEffects = 1, isMoveImm = 1
933
Tom Stellardfbe435d2014-03-17 17:03:51 +0000934let Uses = [EXEC] in {
935
936def V_READFIRSTLANE_B32 : VOP1 <
937 0x00000002,
938 (outs SReg_32:$vdst),
939 (ins VReg_32:$src0),
940 "V_READFIRSTLANE_B32 $vdst, $src0",
941 []
942>;
943
944}
945
Niels Ole Salscheider4715d882013-08-08 16:06:08 +0000946defm V_CVT_I32_F64 : VOP1_32_64 <0x00000003, "V_CVT_I32_F64",
947 [(set i32:$dst, (fp_to_sint f64:$src0))]
948>;
949defm V_CVT_F64_I32 : VOP1_64_32 <0x00000004, "V_CVT_F64_I32",
950 [(set f64:$dst, (sint_to_fp i32:$src0))]
951>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000952defm V_CVT_F32_I32 : VOP1_32 <0x00000005, "V_CVT_F32_I32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000953 [(set f32:$dst, (sint_to_fp i32:$src0))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000954>;
Tom Stellardc932d732013-05-06 23:02:07 +0000955defm V_CVT_F32_U32 : VOP1_32 <0x00000006, "V_CVT_F32_U32",
956 [(set f32:$dst, (uint_to_fp i32:$src0))]
957>;
Tom Stellard73c31d52013-08-14 22:21:57 +0000958defm V_CVT_U32_F32 : VOP1_32 <0x00000007, "V_CVT_U32_F32",
959 [(set i32:$dst, (fp_to_uint f32:$src0))]
960>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000961defm V_CVT_I32_F32 : VOP1_32 <0x00000008, "V_CVT_I32_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000962 [(set i32:$dst, (fp_to_sint f32:$src0))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000963>;
964defm V_MOV_FED_B32 : VOP1_32 <0x00000009, "V_MOV_FED_B32", []>;
965////def V_CVT_F16_F32 : VOP1_F16 <0x0000000a, "V_CVT_F16_F32", []>;
966//defm V_CVT_F32_F16 : VOP1_32 <0x0000000b, "V_CVT_F32_F16", []>;
967//defm V_CVT_RPI_I32_F32 : VOP1_32 <0x0000000c, "V_CVT_RPI_I32_F32", []>;
968//defm V_CVT_FLR_I32_F32 : VOP1_32 <0x0000000d, "V_CVT_FLR_I32_F32", []>;
969//defm V_CVT_OFF_F32_I4 : VOP1_32 <0x0000000e, "V_CVT_OFF_F32_I4", []>;
Niels Ole Salscheider719fbc92013-08-08 16:06:15 +0000970defm V_CVT_F32_F64 : VOP1_32_64 <0x0000000f, "V_CVT_F32_F64",
971 [(set f32:$dst, (fround f64:$src0))]
972>;
973defm V_CVT_F64_F32 : VOP1_64_32 <0x00000010, "V_CVT_F64_F32",
974 [(set f64:$dst, (fextend f32:$src0))]
975>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000976//defm V_CVT_F32_UBYTE0 : VOP1_32 <0x00000011, "V_CVT_F32_UBYTE0", []>;
977//defm V_CVT_F32_UBYTE1 : VOP1_32 <0x00000012, "V_CVT_F32_UBYTE1", []>;
978//defm V_CVT_F32_UBYTE2 : VOP1_32 <0x00000013, "V_CVT_F32_UBYTE2", []>;
979//defm V_CVT_F32_UBYTE3 : VOP1_32 <0x00000014, "V_CVT_F32_UBYTE3", []>;
980//defm V_CVT_U32_F64 : VOP1_32 <0x00000015, "V_CVT_U32_F64", []>;
981//defm V_CVT_F64_U32 : VOP1_64 <0x00000016, "V_CVT_F64_U32", []>;
982defm V_FRACT_F32 : VOP1_32 <0x00000020, "V_FRACT_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000983 [(set f32:$dst, (AMDGPUfract f32:$src0))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000984>;
Tom Stellard9b3d2532013-05-06 23:02:00 +0000985defm V_TRUNC_F32 : VOP1_32 <0x00000021, "V_TRUNC_F32",
986 [(set f32:$dst, (int_AMDGPU_trunc f32:$src0))]
987>;
Michel Danzerc3ea4042013-02-22 11:22:49 +0000988defm V_CEIL_F32 : VOP1_32 <0x00000022, "V_CEIL_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000989 [(set f32:$dst, (fceil f32:$src0))]
Michel Danzerc3ea4042013-02-22 11:22:49 +0000990>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000991defm V_RNDNE_F32 : VOP1_32 <0x00000023, "V_RNDNE_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000992 [(set f32:$dst, (frint f32:$src0))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000993>;
994defm V_FLOOR_F32 : VOP1_32 <0x00000024, "V_FLOOR_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000995 [(set f32:$dst, (ffloor f32:$src0))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000996>;
997defm V_EXP_F32 : VOP1_32 <0x00000025, "V_EXP_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000998 [(set f32:$dst, (fexp2 f32:$src0))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000999>;
1000defm V_LOG_CLAMP_F32 : VOP1_32 <0x00000026, "V_LOG_CLAMP_F32", []>;
Michel Danzer349cabe2013-02-07 14:55:16 +00001001defm V_LOG_F32 : VOP1_32 <0x00000027, "V_LOG_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001002 [(set f32:$dst, (flog2 f32:$src0))]
Michel Danzer349cabe2013-02-07 14:55:16 +00001003>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001004defm V_RCP_CLAMP_F32 : VOP1_32 <0x00000028, "V_RCP_CLAMP_F32", []>;
1005defm V_RCP_LEGACY_F32 : VOP1_32 <0x00000029, "V_RCP_LEGACY_F32", []>;
1006defm V_RCP_F32 : VOP1_32 <0x0000002a, "V_RCP_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001007 [(set f32:$dst, (fdiv FP_ONE, f32:$src0))]
Tom Stellard75aadc22012-12-11 21:25:42 +00001008>;
1009defm V_RCP_IFLAG_F32 : VOP1_32 <0x0000002b, "V_RCP_IFLAG_F32", []>;
1010defm V_RSQ_CLAMP_F32 : VOP1_32 <0x0000002c, "V_RSQ_CLAMP_F32", []>;
1011defm V_RSQ_LEGACY_F32 : VOP1_32 <
1012 0x0000002d, "V_RSQ_LEGACY_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001013 [(set f32:$dst, (int_AMDGPU_rsq f32:$src0))]
Tom Stellard75aadc22012-12-11 21:25:42 +00001014>;
1015defm V_RSQ_F32 : VOP1_32 <0x0000002e, "V_RSQ_F32", []>;
Tom Stellard7512c082013-07-12 18:14:56 +00001016defm V_RCP_F64 : VOP1_64 <0x0000002f, "V_RCP_F64",
1017 [(set f64:$dst, (fdiv FP_ONE, f64:$src0))]
1018>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001019defm V_RCP_CLAMP_F64 : VOP1_64 <0x00000030, "V_RCP_CLAMP_F64", []>;
1020defm V_RSQ_F64 : VOP1_64 <0x00000031, "V_RSQ_F64", []>;
1021defm V_RSQ_CLAMP_F64 : VOP1_64 <0x00000032, "V_RSQ_CLAMP_F64", []>;
Tom Stellard8ed7b452013-07-12 18:15:13 +00001022defm V_SQRT_F32 : VOP1_32 <0x00000033, "V_SQRT_F32",
1023 [(set f32:$dst, (fsqrt f32:$src0))]
1024>;
1025defm V_SQRT_F64 : VOP1_64 <0x00000034, "V_SQRT_F64",
1026 [(set f64:$dst, (fsqrt f64:$src0))]
1027>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001028defm V_SIN_F32 : VOP1_32 <0x00000035, "V_SIN_F32", []>;
1029defm V_COS_F32 : VOP1_32 <0x00000036, "V_COS_F32", []>;
1030defm V_NOT_B32 : VOP1_32 <0x00000037, "V_NOT_B32", []>;
1031defm V_BFREV_B32 : VOP1_32 <0x00000038, "V_BFREV_B32", []>;
1032defm V_FFBH_U32 : VOP1_32 <0x00000039, "V_FFBH_U32", []>;
1033defm V_FFBL_B32 : VOP1_32 <0x0000003a, "V_FFBL_B32", []>;
1034defm V_FFBH_I32 : VOP1_32 <0x0000003b, "V_FFBH_I32", []>;
1035//defm V_FREXP_EXP_I32_F64 : VOP1_32 <0x0000003c, "V_FREXP_EXP_I32_F64", []>;
1036defm V_FREXP_MANT_F64 : VOP1_64 <0x0000003d, "V_FREXP_MANT_F64", []>;
1037defm V_FRACT_F64 : VOP1_64 <0x0000003e, "V_FRACT_F64", []>;
1038//defm V_FREXP_EXP_I32_F32 : VOP1_32 <0x0000003f, "V_FREXP_EXP_I32_F32", []>;
1039defm V_FREXP_MANT_F32 : VOP1_32 <0x00000040, "V_FREXP_MANT_F32", []>;
1040//def V_CLREXCP : VOP1_ <0x00000041, "V_CLREXCP", []>;
1041defm V_MOVRELD_B32 : VOP1_32 <0x00000042, "V_MOVRELD_B32", []>;
1042defm V_MOVRELS_B32 : VOP1_32 <0x00000043, "V_MOVRELS_B32", []>;
1043defm V_MOVRELSD_B32 : VOP1_32 <0x00000044, "V_MOVRELSD_B32", []>;
1044
Tom Stellard8d6d4492014-04-22 16:33:57 +00001045
1046//===----------------------------------------------------------------------===//
1047// VINTRP Instructions
1048//===----------------------------------------------------------------------===//
1049
Tom Stellard75aadc22012-12-11 21:25:42 +00001050def V_INTERP_P1_F32 : VINTRP <
1051 0x00000000,
1052 (outs VReg_32:$dst),
1053 (ins VReg_32:$i, i32imm:$attr_chan, i32imm:$attr, M0Reg:$m0),
Christian Konigbf114b42013-02-21 15:17:22 +00001054 "V_INTERP_P1_F32 $dst, $i, $attr_chan, $attr, [$m0]",
Tom Stellard75aadc22012-12-11 21:25:42 +00001055 []> {
1056 let DisableEncoding = "$m0";
1057}
1058
1059def V_INTERP_P2_F32 : VINTRP <
1060 0x00000001,
1061 (outs VReg_32:$dst),
1062 (ins VReg_32:$src0, VReg_32:$j, i32imm:$attr_chan, i32imm:$attr, M0Reg:$m0),
Christian Konigbf114b42013-02-21 15:17:22 +00001063 "V_INTERP_P2_F32 $dst, [$src0], $j, $attr_chan, $attr, [$m0]",
Tom Stellard75aadc22012-12-11 21:25:42 +00001064 []> {
1065
1066 let Constraints = "$src0 = $dst";
1067 let DisableEncoding = "$src0,$m0";
1068
1069}
1070
1071def V_INTERP_MOV_F32 : VINTRP <
1072 0x00000002,
1073 (outs VReg_32:$dst),
Michel Danzere9bb18b2013-02-14 19:03:25 +00001074 (ins InterpSlot:$src0, i32imm:$attr_chan, i32imm:$attr, M0Reg:$m0),
Christian Konigbf114b42013-02-21 15:17:22 +00001075 "V_INTERP_MOV_F32 $dst, $src0, $attr_chan, $attr, [$m0]",
Tom Stellard75aadc22012-12-11 21:25:42 +00001076 []> {
Tom Stellard75aadc22012-12-11 21:25:42 +00001077 let DisableEncoding = "$m0";
1078}
1079
Tom Stellard8d6d4492014-04-22 16:33:57 +00001080//===----------------------------------------------------------------------===//
1081// VOP2 Instructions
1082//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +00001083
1084def V_CNDMASK_B32_e32 : VOP2 <0x00000000, (outs VReg_32:$dst),
Christian Konigbf114b42013-02-21 15:17:22 +00001085 (ins VSrc_32:$src0, VReg_32:$src1, VCCReg:$vcc),
1086 "V_CNDMASK_B32_e32 $dst, $src0, $src1, [$vcc]",
Tom Stellard75aadc22012-12-11 21:25:42 +00001087 []
1088>{
1089 let DisableEncoding = "$vcc";
1090}
1091
1092def V_CNDMASK_B32_e64 : VOP3 <0x00000100, (outs VReg_32:$dst),
Christian Konigf82901a2013-02-26 17:52:23 +00001093 (ins VSrc_32:$src0, VSrc_32:$src1, SSrc_64:$src2,
Christian Konigbf114b42013-02-21 15:17:22 +00001094 InstFlag:$abs, InstFlag:$clamp, InstFlag:$omod, InstFlag:$neg),
1095 "V_CNDMASK_B32_e64 $dst, $src0, $src1, $src2, $abs, $clamp, $omod, $neg",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001096 [(set i32:$dst, (select i1:$src2, i32:$src1, i32:$src0))]
Vincent Lejeune94af31f2014-05-10 19:18:33 +00001097> {
1098 let src0_modifiers = 0;
1099 let src1_modifiers = 0;
1100 let src2_modifiers = 0;
1101}
Tom Stellard75aadc22012-12-11 21:25:42 +00001102
Tom Stellardc149dc02013-11-27 21:23:35 +00001103def V_READLANE_B32 : VOP2 <
1104 0x00000001,
1105 (outs SReg_32:$vdst),
1106 (ins VReg_32:$src0, SSrc_32:$vsrc1),
1107 "V_READLANE_B32 $vdst, $src0, $vsrc1",
1108 []
1109>;
1110
1111def V_WRITELANE_B32 : VOP2 <
1112 0x00000002,
1113 (outs VReg_32:$vdst),
1114 (ins SReg_32:$src0, SSrc_32:$vsrc1),
1115 "V_WRITELANE_B32 $vdst, $src0, $vsrc1",
1116 []
1117>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001118
Christian Konig76edd4f2013-02-26 17:52:29 +00001119let isCommutable = 1 in {
Christian Konig71088e62013-02-21 15:17:41 +00001120defm V_ADD_F32 : VOP2_32 <0x00000003, "V_ADD_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001121 [(set f32:$dst, (fadd f32:$src0, f32:$src1))]
Christian Konig71088e62013-02-21 15:17:41 +00001122>;
Christian Konig76edd4f2013-02-26 17:52:29 +00001123
Christian Konig71088e62013-02-21 15:17:41 +00001124defm V_SUB_F32 : VOP2_32 <0x00000004, "V_SUB_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001125 [(set f32:$dst, (fsub f32:$src0, f32:$src1))]
Tom Stellard75aadc22012-12-11 21:25:42 +00001126>;
Christian Konig3c145802013-03-27 09:12:59 +00001127defm V_SUBREV_F32 : VOP2_32 <0x00000005, "V_SUBREV_F32", [], "V_SUB_F32">;
1128} // End isCommutable = 1
Tom Stellard75aadc22012-12-11 21:25:42 +00001129
Tom Stellard75aadc22012-12-11 21:25:42 +00001130defm V_MAC_LEGACY_F32 : VOP2_32 <0x00000006, "V_MAC_LEGACY_F32", []>;
Christian Konig76edd4f2013-02-26 17:52:29 +00001131
1132let isCommutable = 1 in {
1133
Tom Stellard75aadc22012-12-11 21:25:42 +00001134defm V_MUL_LEGACY_F32 : VOP2_32 <
1135 0x00000007, "V_MUL_LEGACY_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001136 [(set f32:$dst, (int_AMDGPU_mul f32:$src0, f32:$src1))]
Tom Stellard75aadc22012-12-11 21:25:42 +00001137>;
1138
1139defm V_MUL_F32 : VOP2_32 <0x00000008, "V_MUL_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001140 [(set f32:$dst, (fmul f32:$src0, f32:$src1))]
Tom Stellard75aadc22012-12-11 21:25:42 +00001141>;
Christian Konig76edd4f2013-02-26 17:52:29 +00001142
Christian Konig76edd4f2013-02-26 17:52:29 +00001143
Tom Stellard41fc7852013-07-23 01:48:42 +00001144defm V_MUL_I32_I24 : VOP2_32 <0x00000009, "V_MUL_I32_I24",
Tom Stellard50122a52014-04-07 19:45:41 +00001145 [(set i32:$dst, (AMDGPUmul_i24 i32:$src0, i32:$src1))]
Tom Stellard41fc7852013-07-23 01:48:42 +00001146>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001147//defm V_MUL_HI_I32_I24 : VOP2_32 <0x0000000a, "V_MUL_HI_I32_I24", []>;
Tom Stellard41fc7852013-07-23 01:48:42 +00001148defm V_MUL_U32_U24 : VOP2_32 <0x0000000b, "V_MUL_U32_U24",
Tom Stellard50122a52014-04-07 19:45:41 +00001149 [(set i32:$dst, (AMDGPUmul_u24 i32:$src0, i32:$src1))]
Tom Stellard41fc7852013-07-23 01:48:42 +00001150>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001151//defm V_MUL_HI_U32_U24 : VOP2_32 <0x0000000c, "V_MUL_HI_U32_U24", []>;
Christian Konig76edd4f2013-02-26 17:52:29 +00001152
Christian Konig76edd4f2013-02-26 17:52:29 +00001153
Tom Stellard75aadc22012-12-11 21:25:42 +00001154defm V_MIN_LEGACY_F32 : VOP2_32 <0x0000000d, "V_MIN_LEGACY_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001155 [(set f32:$dst, (AMDGPUfmin f32:$src0, f32:$src1))]
Tom Stellard75aadc22012-12-11 21:25:42 +00001156>;
1157
1158defm V_MAX_LEGACY_F32 : VOP2_32 <0x0000000e, "V_MAX_LEGACY_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001159 [(set f32:$dst, (AMDGPUfmax f32:$src0, f32:$src1))]
Tom Stellard75aadc22012-12-11 21:25:42 +00001160>;
Christian Konig76edd4f2013-02-26 17:52:29 +00001161
Tom Stellard75aadc22012-12-11 21:25:42 +00001162defm V_MIN_F32 : VOP2_32 <0x0000000f, "V_MIN_F32", []>;
1163defm V_MAX_F32 : VOP2_32 <0x00000010, "V_MAX_F32", []>;
Tom Stellard58ac7442014-04-29 23:12:48 +00001164defm V_MIN_I32 : VOP2_32 <0x00000011, "V_MIN_I32",
1165 [(set i32:$dst, (AMDGPUsmin i32:$src0, i32:$src1))]>;
1166defm V_MAX_I32 : VOP2_32 <0x00000012, "V_MAX_I32",
1167 [(set i32:$dst, (AMDGPUsmax i32:$src0, i32:$src1))]>;
1168defm V_MIN_U32 : VOP2_32 <0x00000013, "V_MIN_U32",
1169 [(set i32:$dst, (AMDGPUumin i32:$src0, i32:$src1))]>;
1170defm V_MAX_U32 : VOP2_32 <0x00000014, "V_MAX_U32",
1171 [(set i32:$dst, (AMDGPUumax i32:$src0, i32:$src1))]>;
Christian Konig76edd4f2013-02-26 17:52:29 +00001172
Tom Stellard58ac7442014-04-29 23:12:48 +00001173defm V_LSHR_B32 : VOP2_32 <0x00000015, "V_LSHR_B32",
1174 [(set i32:$dst, (srl i32:$src0, i32:$src1))]
1175>;
1176
Christian Konig3c145802013-03-27 09:12:59 +00001177defm V_LSHRREV_B32 : VOP2_32 <0x00000016, "V_LSHRREV_B32", [], "V_LSHR_B32">;
1178
Tom Stellard58ac7442014-04-29 23:12:48 +00001179defm V_ASHR_I32 : VOP2_32 <0x00000017, "V_ASHR_I32",
1180 [(set i32:$dst, (sra i32:$src0, i32:$src1))]
1181>;
Christian Konig3c145802013-03-27 09:12:59 +00001182defm V_ASHRREV_I32 : VOP2_32 <0x00000018, "V_ASHRREV_I32", [], "V_ASHR_I32">;
1183
Tom Stellard82166022013-11-13 23:36:37 +00001184let hasPostISelHook = 1 in {
1185
Tom Stellard58ac7442014-04-29 23:12:48 +00001186defm V_LSHL_B32 : VOP2_32 <0x00000019, "V_LSHL_B32",
1187 [(set i32:$dst, (shl i32:$src0, i32:$src1))]
1188>;
Tom Stellard82166022013-11-13 23:36:37 +00001189
1190}
Christian Konig3c145802013-03-27 09:12:59 +00001191defm V_LSHLREV_B32 : VOP2_32 <0x0000001a, "V_LSHLREV_B32", [], "V_LSHL_B32">;
Christian Konig76edd4f2013-02-26 17:52:29 +00001192
Tom Stellard58ac7442014-04-29 23:12:48 +00001193defm V_AND_B32 : VOP2_32 <0x0000001b, "V_AND_B32",
1194 [(set i32:$dst, (and i32:$src0, i32:$src1))]>;
1195defm V_OR_B32 : VOP2_32 <0x0000001c, "V_OR_B32",
1196 [(set i32:$dst, (or i32:$src0, i32:$src1))]
1197>;
1198defm V_XOR_B32 : VOP2_32 <0x0000001d, "V_XOR_B32",
1199 [(set i32:$dst, (xor i32:$src0, i32:$src1))]
1200>;
Christian Konig76edd4f2013-02-26 17:52:29 +00001201
1202} // End isCommutable = 1
1203
Matt Arsenaultb3458362014-03-31 18:21:13 +00001204defm V_BFM_B32 : VOP2_32 <0x0000001e, "V_BFM_B32",
1205 [(set i32:$dst, (AMDGPUbfm i32:$src0, i32:$src1))]>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001206defm V_MAC_F32 : VOP2_32 <0x0000001f, "V_MAC_F32", []>;
1207defm V_MADMK_F32 : VOP2_32 <0x00000020, "V_MADMK_F32", []>;
1208defm V_MADAK_F32 : VOP2_32 <0x00000021, "V_MADAK_F32", []>;
1209//defm V_BCNT_U32_B32 : VOP2_32 <0x00000022, "V_BCNT_U32_B32", []>;
Michel Danzer8d696172013-07-10 16:36:52 +00001210defm V_MBCNT_LO_U32_B32 : VOP2_32 <0x00000023, "V_MBCNT_LO_U32_B32", []>;
1211defm V_MBCNT_HI_U32_B32 : VOP2_32 <0x00000024, "V_MBCNT_HI_U32_B32", []>;
Christian Konig76edd4f2013-02-26 17:52:29 +00001212
Christian Konig3c145802013-03-27 09:12:59 +00001213let isCommutable = 1, Defs = [VCC] in { // Carry-out goes to VCC
Matt Arsenault43b8e4e2013-11-18 20:09:29 +00001214// No patterns so that the scalar instructions are always selected.
1215// The scalar versions will be replaced with vector when needed later.
Tom Stellard58ac7442014-04-29 23:12:48 +00001216defm V_ADD_I32 : VOP2b_32 <0x00000025, "V_ADD_I32",
1217 [(set i32:$dst, (add i32:$src0, i32:$src1))], VSrc_32>;
1218defm V_SUB_I32 : VOP2b_32 <0x00000026, "V_SUB_I32",
1219 [(set i32:$dst, (sub i32:$src0, i32:$src1))], VSrc_32>;
Tom Stellarde28859f2014-03-07 20:12:39 +00001220defm V_SUBREV_I32 : VOP2b_32 <0x00000027, "V_SUBREV_I32", [], VSrc_32,
1221 "V_SUB_I32">;
Christian Konig76edd4f2013-02-26 17:52:29 +00001222
Matt Arsenault43b8e4e2013-11-18 20:09:29 +00001223let Uses = [VCC] in { // Carry-in comes from VCC
Tom Stellard58ac7442014-04-29 23:12:48 +00001224defm V_ADDC_U32 : VOP2b_32 <0x00000028, "V_ADDC_U32",
1225 [(set i32:$dst, (adde i32:$src0, i32:$src1))], VReg_32>;
1226defm V_SUBB_U32 : VOP2b_32 <0x00000029, "V_SUBB_U32",
1227 [(set i32:$dst, (sube i32:$src0, i32:$src1))], VReg_32>;
Tom Stellarde28859f2014-03-07 20:12:39 +00001228defm V_SUBBREV_U32 : VOP2b_32 <0x0000002a, "V_SUBBREV_U32", [], VReg_32,
1229 "V_SUBB_U32">;
Christian Konigd3039962013-02-26 17:52:09 +00001230} // End Uses = [VCC]
Christian Konig3c145802013-03-27 09:12:59 +00001231} // End isCommutable = 1, Defs = [VCC]
1232
Tom Stellard75aadc22012-12-11 21:25:42 +00001233defm V_LDEXP_F32 : VOP2_32 <0x0000002b, "V_LDEXP_F32", []>;
1234////def V_CVT_PKACCUM_U8_F32 : VOP2_U8 <0x0000002c, "V_CVT_PKACCUM_U8_F32", []>;
1235////def V_CVT_PKNORM_I16_F32 : VOP2_I16 <0x0000002d, "V_CVT_PKNORM_I16_F32", []>;
1236////def V_CVT_PKNORM_U16_F32 : VOP2_U16 <0x0000002e, "V_CVT_PKNORM_U16_F32", []>;
1237defm V_CVT_PKRTZ_F16_F32 : VOP2_32 <0x0000002f, "V_CVT_PKRTZ_F16_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001238 [(set i32:$dst, (int_SI_packf16 f32:$src0, f32:$src1))]
Tom Stellard75aadc22012-12-11 21:25:42 +00001239>;
1240////def V_CVT_PK_U16_U32 : VOP2_U16 <0x00000030, "V_CVT_PK_U16_U32", []>;
1241////def V_CVT_PK_I16_I32 : VOP2_I16 <0x00000031, "V_CVT_PK_I16_I32", []>;
Tom Stellard8d6d4492014-04-22 16:33:57 +00001242
1243//===----------------------------------------------------------------------===//
1244// VOP3 Instructions
1245//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +00001246
1247let neverHasSideEffects = 1 in {
1248
1249def V_MAD_LEGACY_F32 : VOP3_32 <0x00000140, "V_MAD_LEGACY_F32", []>;
1250def V_MAD_F32 : VOP3_32 <0x00000141, "V_MAD_F32", []>;
Tom Stellard52639482013-07-23 01:48:49 +00001251def V_MAD_I32_I24 : VOP3_32 <0x00000142, "V_MAD_I32_I24",
Tom Stellard50122a52014-04-07 19:45:41 +00001252 [(set i32:$dst, (add (AMDGPUmul_i24 i32:$src0, i32:$src1), i32:$src2))]
Tom Stellard52639482013-07-23 01:48:49 +00001253>;
1254def V_MAD_U32_U24 : VOP3_32 <0x00000143, "V_MAD_U32_U24",
Tom Stellard50122a52014-04-07 19:45:41 +00001255 [(set i32:$dst, (add (AMDGPUmul_u24 i32:$src0, i32:$src1), i32:$src2))]
Tom Stellard52639482013-07-23 01:48:49 +00001256>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001257
1258} // End neverHasSideEffects
1259def V_CUBEID_F32 : VOP3_32 <0x00000144, "V_CUBEID_F32", []>;
1260def V_CUBESC_F32 : VOP3_32 <0x00000145, "V_CUBESC_F32", []>;
1261def V_CUBETC_F32 : VOP3_32 <0x00000146, "V_CUBETC_F32", []>;
1262def V_CUBEMA_F32 : VOP3_32 <0x00000147, "V_CUBEMA_F32", []>;
Matt Arsenaultfae02982014-03-17 18:58:11 +00001263
1264let neverHasSideEffects = 1, mayLoad = 0, mayStore = 0 in {
1265def V_BFE_U32 : VOP3_32 <0x00000148, "V_BFE_U32",
1266 [(set i32:$dst, (AMDGPUbfe_u32 i32:$src0, i32:$src1, i32:$src2))]>;
1267def V_BFE_I32 : VOP3_32 <0x00000149, "V_BFE_I32",
1268 [(set i32:$dst, (AMDGPUbfe_i32 i32:$src0, i32:$src1, i32:$src2))]>;
1269}
1270
Matt Arsenaultb3458362014-03-31 18:21:13 +00001271def V_BFI_B32 : VOP3_32 <0x0000014a, "V_BFI_B32",
1272 [(set i32:$dst, (AMDGPUbfi i32:$src0, i32:$src1, i32:$src2))]>;
Niels Ole Salscheider6509ac62013-08-10 10:38:47 +00001273def V_FMA_F32 : VOP3_32 <0x0000014b, "V_FMA_F32",
1274 [(set f32:$dst, (fma f32:$src0, f32:$src1, f32:$src2))]
1275>;
1276def V_FMA_F64 : VOP3_64 <0x0000014c, "V_FMA_F64",
1277 [(set f64:$dst, (fma f64:$src0, f64:$src1, f64:$src2))]
1278>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001279//def V_LERP_U8 : VOP3_U8 <0x0000014d, "V_LERP_U8", []>;
1280def V_ALIGNBIT_B32 : VOP3_32 <0x0000014e, "V_ALIGNBIT_B32", []>;
Tom Stellardd2eebf02013-05-20 15:02:24 +00001281
Tom Stellard75aadc22012-12-11 21:25:42 +00001282def V_ALIGNBYTE_B32 : VOP3_32 <0x0000014f, "V_ALIGNBYTE_B32", []>;
1283def V_MULLIT_F32 : VOP3_32 <0x00000150, "V_MULLIT_F32", []>;
1284////def V_MIN3_F32 : VOP3_MIN3 <0x00000151, "V_MIN3_F32", []>;
1285////def V_MIN3_I32 : VOP3_MIN3 <0x00000152, "V_MIN3_I32", []>;
1286////def V_MIN3_U32 : VOP3_MIN3 <0x00000153, "V_MIN3_U32", []>;
1287////def V_MAX3_F32 : VOP3_MAX3 <0x00000154, "V_MAX3_F32", []>;
1288////def V_MAX3_I32 : VOP3_MAX3 <0x00000155, "V_MAX3_I32", []>;
1289////def V_MAX3_U32 : VOP3_MAX3 <0x00000156, "V_MAX3_U32", []>;
1290////def V_MED3_F32 : VOP3_MED3 <0x00000157, "V_MED3_F32", []>;
1291////def V_MED3_I32 : VOP3_MED3 <0x00000158, "V_MED3_I32", []>;
1292////def V_MED3_U32 : VOP3_MED3 <0x00000159, "V_MED3_U32", []>;
1293//def V_SAD_U8 : VOP3_U8 <0x0000015a, "V_SAD_U8", []>;
1294//def V_SAD_HI_U8 : VOP3_U8 <0x0000015b, "V_SAD_HI_U8", []>;
1295//def V_SAD_U16 : VOP3_U16 <0x0000015c, "V_SAD_U16", []>;
1296def V_SAD_U32 : VOP3_32 <0x0000015d, "V_SAD_U32", []>;
1297////def V_CVT_PK_U8_F32 : VOP3_U8 <0x0000015e, "V_CVT_PK_U8_F32", []>;
1298def V_DIV_FIXUP_F32 : VOP3_32 <0x0000015f, "V_DIV_FIXUP_F32", []>;
1299def V_DIV_FIXUP_F64 : VOP3_64 <0x00000160, "V_DIV_FIXUP_F64", []>;
Tom Stellard1cfd7a52013-05-20 15:02:12 +00001300
1301def V_LSHL_B64 : VOP3_64_Shift <0x00000161, "V_LSHL_B64",
1302 [(set i64:$dst, (shl i64:$src0, i32:$src1))]
1303>;
1304def V_LSHR_B64 : VOP3_64_Shift <0x00000162, "V_LSHR_B64",
1305 [(set i64:$dst, (srl i64:$src0, i32:$src1))]
1306>;
Tom Stellard31209cc2013-07-15 19:00:09 +00001307def V_ASHR_I64 : VOP3_64_Shift <0x00000163, "V_ASHR_I64",
1308 [(set i64:$dst, (sra i64:$src0, i32:$src1))]
1309>;
Tom Stellard1cfd7a52013-05-20 15:02:12 +00001310
Tom Stellard7512c082013-07-12 18:14:56 +00001311let isCommutable = 1 in {
1312
Tom Stellard75aadc22012-12-11 21:25:42 +00001313def V_ADD_F64 : VOP3_64 <0x00000164, "V_ADD_F64", []>;
1314def V_MUL_F64 : VOP3_64 <0x00000165, "V_MUL_F64", []>;
1315def V_MIN_F64 : VOP3_64 <0x00000166, "V_MIN_F64", []>;
1316def V_MAX_F64 : VOP3_64 <0x00000167, "V_MAX_F64", []>;
Tom Stellard7512c082013-07-12 18:14:56 +00001317
1318} // isCommutable = 1
1319
Tom Stellard75aadc22012-12-11 21:25:42 +00001320def V_LDEXP_F64 : VOP3_64 <0x00000168, "V_LDEXP_F64", []>;
Christian Konig70a50322013-03-27 09:12:51 +00001321
1322let isCommutable = 1 in {
1323
Tom Stellard75aadc22012-12-11 21:25:42 +00001324def V_MUL_LO_U32 : VOP3_32 <0x00000169, "V_MUL_LO_U32", []>;
1325def V_MUL_HI_U32 : VOP3_32 <0x0000016a, "V_MUL_HI_U32", []>;
1326def V_MUL_LO_I32 : VOP3_32 <0x0000016b, "V_MUL_LO_I32", []>;
Christian Konig70a50322013-03-27 09:12:51 +00001327def V_MUL_HI_I32 : VOP3_32 <0x0000016c, "V_MUL_HI_I32", []>;
1328
1329} // isCommutable = 1
1330
Tom Stellard75aadc22012-12-11 21:25:42 +00001331def V_DIV_SCALE_F32 : VOP3_32 <0x0000016d, "V_DIV_SCALE_F32", []>;
1332def V_DIV_SCALE_F64 : VOP3_64 <0x0000016e, "V_DIV_SCALE_F64", []>;
1333def V_DIV_FMAS_F32 : VOP3_32 <0x0000016f, "V_DIV_FMAS_F32", []>;
1334def V_DIV_FMAS_F64 : VOP3_64 <0x00000170, "V_DIV_FMAS_F64", []>;
1335//def V_MSAD_U8 : VOP3_U8 <0x00000171, "V_MSAD_U8", []>;
1336//def V_QSAD_U8 : VOP3_U8 <0x00000172, "V_QSAD_U8", []>;
1337//def V_MQSAD_U8 : VOP3_U8 <0x00000173, "V_MQSAD_U8", []>;
1338def V_TRIG_PREOP_F64 : VOP3_64 <0x00000174, "V_TRIG_PREOP_F64", []>;
Matt Arsenaulte27a41b2013-11-18 20:09:32 +00001339
Tom Stellard8d6d4492014-04-22 16:33:57 +00001340//===----------------------------------------------------------------------===//
1341// Pseudo Instructions
1342//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +00001343
Tom Stellard75aadc22012-12-11 21:25:42 +00001344let isCodeGenOnly = 1, isPseudo = 1 in {
1345
Tom Stellard1bd80722014-04-30 15:31:33 +00001346def V_MOV_I1 : InstSI <
1347 (outs VReg_1:$dst),
1348 (ins i1imm:$src),
1349 "", [(set i1:$dst, (imm:$src))]
1350>;
1351
Tom Stellard365a2b42014-05-15 14:41:50 +00001352def V_AND_I1 : InstSI <
1353 (outs VReg_1:$dst), (ins VReg_1:$src0, VReg_1:$src1), "",
1354 [(set i1:$dst, (and i1:$src0, i1:$src1))]
1355>;
1356
1357def V_OR_I1 : InstSI <
1358 (outs VReg_1:$dst), (ins VReg_1:$src0, VReg_1:$src1), "",
1359 [(set i1:$dst, (or i1:$src0, i1:$src1))]
1360>;
1361
Matt Arsenault8fb37382013-10-11 21:03:36 +00001362// SI pseudo instructions. These are used by the CFG structurizer pass
Tom Stellard75aadc22012-12-11 21:25:42 +00001363// and should be lowered to ISA instructions prior to codegen.
1364
Tom Stellardf8794352012-12-19 22:10:31 +00001365let mayLoad = 1, mayStore = 1, hasSideEffects = 1,
1366 Uses = [EXEC], Defs = [EXEC] in {
1367
1368let isBranch = 1, isTerminator = 1 in {
1369
Tom Stellard919bb6b2014-04-29 23:12:53 +00001370def SI_IF: InstSI <
Tom Stellardf8794352012-12-19 22:10:31 +00001371 (outs SReg_64:$dst),
Christian Koniga8811792013-02-16 11:28:30 +00001372 (ins SReg_64:$vcc, brtarget:$target),
Tom Stellard436780b2014-05-15 14:41:57 +00001373 "",
1374 [(set i64:$dst, (int_SI_if i1:$vcc, bb:$target))]
Tom Stellard75aadc22012-12-11 21:25:42 +00001375>;
1376
Tom Stellardf8794352012-12-19 22:10:31 +00001377def SI_ELSE : InstSI <
1378 (outs SReg_64:$dst),
1379 (ins SReg_64:$src, brtarget:$target),
Tom Stellard436780b2014-05-15 14:41:57 +00001380 "",
1381 [(set i64:$dst, (int_SI_else i64:$src, bb:$target))]
Tom Stellard919bb6b2014-04-29 23:12:53 +00001382> {
Tom Stellardf8794352012-12-19 22:10:31 +00001383 let Constraints = "$src = $dst";
1384}
1385
1386def SI_LOOP : InstSI <
Tom Stellard75aadc22012-12-11 21:25:42 +00001387 (outs),
Tom Stellardf8794352012-12-19 22:10:31 +00001388 (ins SReg_64:$saved, brtarget:$target),
Christian Konigbf114b42013-02-21 15:17:22 +00001389 "SI_LOOP $saved, $target",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001390 [(int_SI_loop i64:$saved, bb:$target)]
Tom Stellard75aadc22012-12-11 21:25:42 +00001391>;
Tom Stellardf8794352012-12-19 22:10:31 +00001392
1393} // end isBranch = 1, isTerminator = 1
1394
1395def SI_BREAK : InstSI <
1396 (outs SReg_64:$dst),
1397 (ins SReg_64:$src),
Christian Konigbf114b42013-02-21 15:17:22 +00001398 "SI_ELSE $dst, $src",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001399 [(set i64:$dst, (int_SI_break i64:$src))]
Tom Stellardf8794352012-12-19 22:10:31 +00001400>;
1401
1402def SI_IF_BREAK : InstSI <
1403 (outs SReg_64:$dst),
Christian Koniga8811792013-02-16 11:28:30 +00001404 (ins SReg_64:$vcc, SReg_64:$src),
Christian Konigbf114b42013-02-21 15:17:22 +00001405 "SI_IF_BREAK $dst, $vcc, $src",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001406 [(set i64:$dst, (int_SI_if_break i1:$vcc, i64:$src))]
Tom Stellardf8794352012-12-19 22:10:31 +00001407>;
1408
1409def SI_ELSE_BREAK : InstSI <
1410 (outs SReg_64:$dst),
1411 (ins SReg_64:$src0, SReg_64:$src1),
Christian Konigbf114b42013-02-21 15:17:22 +00001412 "SI_ELSE_BREAK $dst, $src0, $src1",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001413 [(set i64:$dst, (int_SI_else_break i64:$src0, i64:$src1))]
Tom Stellardf8794352012-12-19 22:10:31 +00001414>;
1415
1416def SI_END_CF : InstSI <
1417 (outs),
1418 (ins SReg_64:$saved),
Christian Konigbf114b42013-02-21 15:17:22 +00001419 "SI_END_CF $saved",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001420 [(int_SI_end_cf i64:$saved)]
Tom Stellardf8794352012-12-19 22:10:31 +00001421>;
1422
Tom Stellardbe8ebee2013-01-18 21:15:50 +00001423def SI_KILL : InstSI <
1424 (outs),
Michel Danzer9e61c4b2014-02-27 01:47:09 +00001425 (ins VSrc_32:$src),
Matt Arsenaultcb34f842013-12-16 20:58:33 +00001426 "SI_KILL $src",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001427 [(int_AMDGPU_kill f32:$src)]
Tom Stellardbe8ebee2013-01-18 21:15:50 +00001428>;
1429
Tom Stellardf8794352012-12-19 22:10:31 +00001430} // end mayLoad = 1, mayStore = 1, hasSideEffects = 1
1431 // Uses = [EXEC], Defs = [EXEC]
1432
Christian Konig2989ffc2013-03-18 11:34:16 +00001433let Uses = [EXEC], Defs = [EXEC,VCC,M0] in {
1434
Matt Arsenaulta98cd6a2013-12-19 05:32:55 +00001435//defm SI_ : RegisterLoadStore <VReg_32, FRAMEri, ADDRIndirect>;
Tom Stellard81d871d2013-11-13 23:36:50 +00001436
1437let UseNamedOperandTable = 1 in {
1438
Tom Stellard0e70de52014-05-16 20:56:45 +00001439def SI_RegisterLoad : InstSI <
Tom Stellard81d871d2013-11-13 23:36:50 +00001440 (outs VReg_32:$dst, SReg_64:$temp),
Matt Arsenaulta98cd6a2013-12-19 05:32:55 +00001441 (ins FRAMEri32:$addr, i32imm:$chan),
Tom Stellard81d871d2013-11-13 23:36:50 +00001442 "", []
1443> {
1444 let isRegisterLoad = 1;
1445 let mayLoad = 1;
1446}
1447
Tom Stellard0e70de52014-05-16 20:56:45 +00001448class SIRegStore<dag outs> : InstSI <
Tom Stellard81d871d2013-11-13 23:36:50 +00001449 outs,
Matt Arsenaulta98cd6a2013-12-19 05:32:55 +00001450 (ins VReg_32:$val, FRAMEri32:$addr, i32imm:$chan),
Tom Stellard81d871d2013-11-13 23:36:50 +00001451 "", []
1452> {
1453 let isRegisterStore = 1;
1454 let mayStore = 1;
1455}
1456
1457let usesCustomInserter = 1 in {
1458def SI_RegisterStorePseudo : SIRegStore<(outs)>;
1459} // End usesCustomInserter = 1
1460def SI_RegisterStore : SIRegStore<(outs SReg_64:$temp)>;
1461
1462
1463} // End UseNamedOperandTable = 1
1464
Christian Konig2989ffc2013-03-18 11:34:16 +00001465def SI_INDIRECT_SRC : InstSI <
1466 (outs VReg_32:$dst, SReg_64:$temp),
1467 (ins unknown:$src, VSrc_32:$idx, i32imm:$off),
1468 "SI_INDIRECT_SRC $dst, $temp, $src, $idx, $off",
1469 []
1470>;
1471
1472class SI_INDIRECT_DST<RegisterClass rc> : InstSI <
1473 (outs rc:$dst, SReg_64:$temp),
1474 (ins unknown:$src, VSrc_32:$idx, i32imm:$off, VReg_32:$val),
1475 "SI_INDIRECT_DST $dst, $temp, $src, $idx, $off, $val",
1476 []
1477> {
1478 let Constraints = "$src = $dst";
1479}
1480
Tom Stellard81d871d2013-11-13 23:36:50 +00001481def SI_INDIRECT_DST_V1 : SI_INDIRECT_DST<VReg_32>;
Christian Konig2989ffc2013-03-18 11:34:16 +00001482def SI_INDIRECT_DST_V2 : SI_INDIRECT_DST<VReg_64>;
1483def SI_INDIRECT_DST_V4 : SI_INDIRECT_DST<VReg_128>;
1484def SI_INDIRECT_DST_V8 : SI_INDIRECT_DST<VReg_256>;
1485def SI_INDIRECT_DST_V16 : SI_INDIRECT_DST<VReg_512>;
1486
1487} // Uses = [EXEC,VCC,M0], Defs = [EXEC,VCC,M0]
1488
Tom Stellard556d9aa2013-06-03 17:39:37 +00001489let usesCustomInserter = 1 in {
1490
Matt Arsenault22658062013-10-15 23:44:48 +00001491// This pseudo instruction takes a pointer as input and outputs a resource
Tom Stellard2a6a61052013-07-12 18:15:08 +00001492// constant that can be used with the ADDR64 MUBUF instructions.
Tom Stellard556d9aa2013-06-03 17:39:37 +00001493def SI_ADDR64_RSRC : InstSI <
1494 (outs SReg_128:$srsrc),
1495 (ins SReg_64:$ptr),
1496 "", []
1497>;
1498
Tom Stellard2a6a61052013-07-12 18:15:08 +00001499def V_SUB_F64 : InstSI <
1500 (outs VReg_64:$dst),
1501 (ins VReg_64:$src0, VReg_64:$src1),
1502 "V_SUB_F64 $dst, $src0, $src1",
1503 []
1504>;
1505
Tom Stellard556d9aa2013-06-03 17:39:37 +00001506} // end usesCustomInserter
1507
Tom Stellardeba61072014-05-02 15:41:42 +00001508multiclass SI_SPILL_SGPR <RegisterClass sgpr_class> {
1509
1510 def _SAVE : InstSI <
1511 (outs VReg_32:$dst),
1512 (ins sgpr_class:$src, i32imm:$frame_idx),
1513 "", []
1514 >;
1515
1516 def _RESTORE : InstSI <
1517 (outs sgpr_class:$dst),
1518 (ins VReg_32:$src, i32imm:$frame_idx),
1519 "", []
1520 >;
1521
1522}
1523
1524defm SI_SPILL_S64 : SI_SPILL_SGPR <SReg_64>;
1525defm SI_SPILL_S128 : SI_SPILL_SGPR <SReg_128>;
1526defm SI_SPILL_S256 : SI_SPILL_SGPR <SReg_256>;
1527defm SI_SPILL_S512 : SI_SPILL_SGPR <SReg_512>;
1528
Tom Stellard75aadc22012-12-11 21:25:42 +00001529} // end IsCodeGenOnly, isPseudo
1530
Tom Stellard0e70de52014-05-16 20:56:45 +00001531} // end SubtargetPredicate = SI
1532
1533let Predicates = [isSI] in {
1534
Christian Konig2aca0432013-02-21 15:17:32 +00001535def : Pat<
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001536 (int_AMDGPU_cndlt f32:$src0, f32:$src1, f32:$src2),
1537 (V_CNDMASK_B32_e64 $src2, $src1, (V_CMP_GT_F32_e64 0, $src0))
Christian Konig2aca0432013-02-21 15:17:32 +00001538>;
1539
Tom Stellardbe8ebee2013-01-18 21:15:50 +00001540def : Pat <
1541 (int_AMDGPU_kilp),
Michel Danzer9e61c4b2014-02-27 01:47:09 +00001542 (SI_KILL 0xbf800000)
Tom Stellardbe8ebee2013-01-18 21:15:50 +00001543>;
1544
Tom Stellard75aadc22012-12-11 21:25:42 +00001545/* int_SI_vs_load_input */
1546def : Pat<
Tom Stellard868fd922014-04-17 21:00:11 +00001547 (SIload_input v4i32:$tlst, IMM12bit:$attr_offset, i32:$buf_idx_vgpr),
Michel Danzer13736222014-01-27 07:20:51 +00001548 (BUFFER_LOAD_FORMAT_XYZW_IDXEN $tlst, $buf_idx_vgpr, imm:$attr_offset, 0, 0, 0, 0)
Tom Stellard75aadc22012-12-11 21:25:42 +00001549>;
1550
1551/* int_SI_export */
1552def : Pat <
1553 (int_SI_export imm:$en, imm:$vm, imm:$done, imm:$tgt, imm:$compr,
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001554 f32:$src0, f32:$src1, f32:$src2, f32:$src3),
Tom Stellard75aadc22012-12-11 21:25:42 +00001555 (EXP imm:$en, imm:$tgt, imm:$compr, imm:$done, imm:$vm,
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001556 $src0, $src1, $src2, $src3)
Tom Stellard75aadc22012-12-11 21:25:42 +00001557>;
1558
Tom Stellard2a6a61052013-07-12 18:15:08 +00001559def : Pat <
1560 (f64 (fsub f64:$src0, f64:$src1)),
1561 (V_SUB_F64 $src0, $src1)
1562>;
1563
Tom Stellard8d6d4492014-04-22 16:33:57 +00001564//===----------------------------------------------------------------------===//
1565// SMRD Patterns
1566//===----------------------------------------------------------------------===//
1567
1568multiclass SMRD_Pattern <SMRD Instr_IMM, SMRD Instr_SGPR, ValueType vt> {
1569
1570 // 1. Offset as 8bit DWORD immediate
1571 def : Pat <
1572 (constant_load (add i64:$sbase, (i64 IMM8bitDWORD:$offset))),
1573 (vt (Instr_IMM $sbase, (as_dword_i32imm $offset)))
1574 >;
1575
1576 // 2. Offset loaded in an 32bit SGPR
1577 def : Pat <
Tom Stellardd6cb8e82014-05-09 16:42:21 +00001578 (constant_load (add i64:$sbase, (i64 IMM32bit:$offset))),
1579 (vt (Instr_SGPR $sbase, (S_MOV_B32 (i32 (as_i32imm $offset)))))
Tom Stellard8d6d4492014-04-22 16:33:57 +00001580 >;
1581
1582 // 3. No offset at all
1583 def : Pat <
1584 (constant_load i64:$sbase),
1585 (vt (Instr_IMM $sbase, 0))
1586 >;
1587}
1588
1589defm : SMRD_Pattern <S_LOAD_DWORD_IMM, S_LOAD_DWORD_SGPR, f32>;
1590defm : SMRD_Pattern <S_LOAD_DWORD_IMM, S_LOAD_DWORD_SGPR, i32>;
1591defm : SMRD_Pattern <S_LOAD_DWORDX2_IMM, S_LOAD_DWORDX2_SGPR, i64>;
1592defm : SMRD_Pattern <S_LOAD_DWORDX2_IMM, S_LOAD_DWORDX2_SGPR, v2i32>;
1593defm : SMRD_Pattern <S_LOAD_DWORDX4_IMM, S_LOAD_DWORDX4_SGPR, v4i32>;
1594defm : SMRD_Pattern <S_LOAD_DWORDX8_IMM, S_LOAD_DWORDX8_SGPR, v32i8>;
1595defm : SMRD_Pattern <S_LOAD_DWORDX8_IMM, S_LOAD_DWORDX8_SGPR, v8i32>;
1596defm : SMRD_Pattern <S_LOAD_DWORDX16_IMM, S_LOAD_DWORDX16_SGPR, v16i32>;
1597
1598// 1. Offset as 8bit DWORD immediate
1599def : Pat <
1600 (SIload_constant v4i32:$sbase, IMM8bitDWORD:$offset),
1601 (S_BUFFER_LOAD_DWORD_IMM $sbase, (as_dword_i32imm $offset))
1602>;
1603
1604// 2. Offset loaded in an 32bit SGPR
1605def : Pat <
1606 (SIload_constant v4i32:$sbase, imm:$offset),
1607 (S_BUFFER_LOAD_DWORD_SGPR $sbase, (S_MOV_B32 imm:$offset))
1608>;
1609
Tom Stellard58ac7442014-04-29 23:12:48 +00001610//===----------------------------------------------------------------------===//
1611// SOP2 Patterns
1612//===----------------------------------------------------------------------===//
1613
1614def : Pat <
Tom Stellard58ac7442014-04-29 23:12:48 +00001615 (i1 (xor i1:$src0, i1:$src1)),
1616 (S_XOR_B64 $src0, $src1)
1617>;
1618
1619//===----------------------------------------------------------------------===//
1620// VOP2 Patterns
1621//===----------------------------------------------------------------------===//
1622
1623def : Pat <
1624 (or i64:$src0, i64:$src1),
1625 (INSERT_SUBREG (INSERT_SUBREG (i64 (IMPLICIT_DEF)),
1626 (V_OR_B32_e32 (EXTRACT_SUBREG i64:$src0, sub0),
1627 (EXTRACT_SUBREG i64:$src1, sub0)), sub0),
1628 (V_OR_B32_e32 (EXTRACT_SUBREG i64:$src0, sub1),
1629 (EXTRACT_SUBREG i64:$src1, sub1)), sub1)
1630>;
1631
1632class SextInReg <ValueType vt, int ShiftAmt> : Pat <
1633 (sext_inreg i32:$src0, vt),
1634 (V_ASHRREV_I32_e32 ShiftAmt, (V_LSHLREV_B32_e32 ShiftAmt, $src0))
1635>;
1636
1637def : SextInReg <i8, 24>;
1638def : SextInReg <i16, 16>;
Tom Stellard8d6d4492014-04-22 16:33:57 +00001639
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001640/********** ======================= **********/
1641/********** Image sampling patterns **********/
1642/********** ======================= **********/
Tom Stellardae6c06e2013-02-07 17:02:13 +00001643
Tom Stellard9fa17912013-08-14 23:24:45 +00001644/* SIsample for simple 1D texture lookup */
Tom Stellard75aadc22012-12-11 21:25:42 +00001645def : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00001646 (SIsample i32:$addr, v32i8:$rsrc, v4i32:$sampler, imm),
Tom Stellard682bfbc2013-10-10 17:11:24 +00001647 (IMAGE_SAMPLE_V4_V1 0xf, 0, 0, 0, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellard75aadc22012-12-11 21:25:42 +00001648>;
1649
Tom Stellard9fa17912013-08-14 23:24:45 +00001650class SamplePattern<SDNode name, MIMG opcode, ValueType vt> : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00001651 (name vt:$addr, v32i8:$rsrc, v4i32:$sampler, imm),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001652 (opcode 0xf, 0, 0, 0, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellardc9b90312013-01-21 15:40:48 +00001653>;
1654
Tom Stellard9fa17912013-08-14 23:24:45 +00001655class SampleRectPattern<SDNode name, MIMG opcode, ValueType vt> : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00001656 (name vt:$addr, v32i8:$rsrc, v4i32:$sampler, TEX_RECT),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001657 (opcode 0xf, 1, 0, 0, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellard75aadc22012-12-11 21:25:42 +00001658>;
1659
Tom Stellard9fa17912013-08-14 23:24:45 +00001660class SampleArrayPattern<SDNode name, MIMG opcode, ValueType vt> : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00001661 (name vt:$addr, v32i8:$rsrc, v4i32:$sampler, TEX_ARRAY),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001662 (opcode 0xf, 0, 0, 1, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellard462516b2013-02-07 17:02:14 +00001663>;
1664
Tom Stellard9fa17912013-08-14 23:24:45 +00001665class SampleShadowPattern<SDNode name, MIMG opcode,
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001666 ValueType vt> : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00001667 (name vt:$addr, v32i8:$rsrc, v4i32:$sampler, TEX_SHADOW),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001668 (opcode 0xf, 0, 0, 0, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellard462516b2013-02-07 17:02:14 +00001669>;
1670
Tom Stellard9fa17912013-08-14 23:24:45 +00001671class SampleShadowArrayPattern<SDNode name, MIMG opcode,
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001672 ValueType vt> : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00001673 (name vt:$addr, v32i8:$rsrc, v4i32:$sampler, TEX_SHADOW_ARRAY),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001674 (opcode 0xf, 0, 0, 1, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellard462516b2013-02-07 17:02:14 +00001675>;
1676
Tom Stellard9fa17912013-08-14 23:24:45 +00001677/* SIsample* for texture lookups consuming more address parameters */
Tom Stellard16a9a202013-08-14 23:24:17 +00001678multiclass SamplePatterns<MIMG sample, MIMG sample_c, MIMG sample_l,
1679 MIMG sample_c_l, MIMG sample_b, MIMG sample_c_b,
1680MIMG sample_d, MIMG sample_c_d, ValueType addr_type> {
Tom Stellard9fa17912013-08-14 23:24:45 +00001681 def : SamplePattern <SIsample, sample, addr_type>;
1682 def : SampleRectPattern <SIsample, sample, addr_type>;
1683 def : SampleArrayPattern <SIsample, sample, addr_type>;
1684 def : SampleShadowPattern <SIsample, sample_c, addr_type>;
1685 def : SampleShadowArrayPattern <SIsample, sample_c, addr_type>;
Tom Stellardae6c06e2013-02-07 17:02:13 +00001686
Tom Stellard9fa17912013-08-14 23:24:45 +00001687 def : SamplePattern <SIsamplel, sample_l, addr_type>;
1688 def : SampleArrayPattern <SIsamplel, sample_l, addr_type>;
1689 def : SampleShadowPattern <SIsamplel, sample_c_l, addr_type>;
1690 def : SampleShadowArrayPattern <SIsamplel, sample_c_l, addr_type>;
Tom Stellardae6c06e2013-02-07 17:02:13 +00001691
Tom Stellard9fa17912013-08-14 23:24:45 +00001692 def : SamplePattern <SIsampleb, sample_b, addr_type>;
1693 def : SampleArrayPattern <SIsampleb, sample_b, addr_type>;
1694 def : SampleShadowPattern <SIsampleb, sample_c_b, addr_type>;
1695 def : SampleShadowArrayPattern <SIsampleb, sample_c_b, addr_type>;
Michel Danzer83f87c42013-07-10 16:36:36 +00001696
Tom Stellard9fa17912013-08-14 23:24:45 +00001697 def : SamplePattern <SIsampled, sample_d, addr_type>;
1698 def : SampleArrayPattern <SIsampled, sample_d, addr_type>;
1699 def : SampleShadowPattern <SIsampled, sample_c_d, addr_type>;
1700 def : SampleShadowArrayPattern <SIsampled, sample_c_d, addr_type>;
Tom Stellardae6c06e2013-02-07 17:02:13 +00001701}
1702
Tom Stellard682bfbc2013-10-10 17:11:24 +00001703defm : SamplePatterns<IMAGE_SAMPLE_V4_V2, IMAGE_SAMPLE_C_V4_V2,
1704 IMAGE_SAMPLE_L_V4_V2, IMAGE_SAMPLE_C_L_V4_V2,
1705 IMAGE_SAMPLE_B_V4_V2, IMAGE_SAMPLE_C_B_V4_V2,
1706 IMAGE_SAMPLE_D_V4_V2, IMAGE_SAMPLE_C_D_V4_V2,
Tom Stellard16a9a202013-08-14 23:24:17 +00001707 v2i32>;
Tom Stellard682bfbc2013-10-10 17:11:24 +00001708defm : SamplePatterns<IMAGE_SAMPLE_V4_V4, IMAGE_SAMPLE_C_V4_V4,
1709 IMAGE_SAMPLE_L_V4_V4, IMAGE_SAMPLE_C_L_V4_V4,
1710 IMAGE_SAMPLE_B_V4_V4, IMAGE_SAMPLE_C_B_V4_V4,
1711 IMAGE_SAMPLE_D_V4_V4, IMAGE_SAMPLE_C_D_V4_V4,
Tom Stellard16a9a202013-08-14 23:24:17 +00001712 v4i32>;
Tom Stellard682bfbc2013-10-10 17:11:24 +00001713defm : SamplePatterns<IMAGE_SAMPLE_V4_V8, IMAGE_SAMPLE_C_V4_V8,
1714 IMAGE_SAMPLE_L_V4_V8, IMAGE_SAMPLE_C_L_V4_V8,
1715 IMAGE_SAMPLE_B_V4_V8, IMAGE_SAMPLE_C_B_V4_V8,
1716 IMAGE_SAMPLE_D_V4_V8, IMAGE_SAMPLE_C_D_V4_V8,
Tom Stellard16a9a202013-08-14 23:24:17 +00001717 v8i32>;
Tom Stellard682bfbc2013-10-10 17:11:24 +00001718defm : SamplePatterns<IMAGE_SAMPLE_V4_V16, IMAGE_SAMPLE_C_V4_V16,
1719 IMAGE_SAMPLE_L_V4_V16, IMAGE_SAMPLE_C_L_V4_V16,
1720 IMAGE_SAMPLE_B_V4_V16, IMAGE_SAMPLE_C_B_V4_V16,
1721 IMAGE_SAMPLE_D_V4_V16, IMAGE_SAMPLE_C_D_V4_V16,
Tom Stellard16a9a202013-08-14 23:24:17 +00001722 v16i32>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001723
Tom Stellard353b3362013-05-06 23:02:12 +00001724/* int_SI_imageload for texture fetches consuming varying address parameters */
1725class ImageLoadPattern<Intrinsic name, MIMG opcode, ValueType addr_type> : Pat <
1726 (name addr_type:$addr, v32i8:$rsrc, imm),
1727 (opcode 0xf, 0, 0, 0, 0, 0, 0, 0, $addr, $rsrc)
1728>;
1729
1730class ImageLoadArrayPattern<Intrinsic name, MIMG opcode, ValueType addr_type> : Pat <
1731 (name addr_type:$addr, v32i8:$rsrc, TEX_ARRAY),
1732 (opcode 0xf, 0, 0, 1, 0, 0, 0, 0, $addr, $rsrc)
1733>;
1734
Tom Stellard3494b7e2013-08-14 22:22:14 +00001735class ImageLoadMSAAPattern<Intrinsic name, MIMG opcode, ValueType addr_type> : Pat <
1736 (name addr_type:$addr, v32i8:$rsrc, TEX_MSAA),
1737 (opcode 0xf, 0, 0, 0, 0, 0, 0, 0, $addr, $rsrc)
1738>;
1739
1740class ImageLoadArrayMSAAPattern<Intrinsic name, MIMG opcode, ValueType addr_type> : Pat <
1741 (name addr_type:$addr, v32i8:$rsrc, TEX_ARRAY_MSAA),
1742 (opcode 0xf, 0, 0, 1, 0, 0, 0, 0, $addr, $rsrc)
1743>;
1744
Tom Stellard16a9a202013-08-14 23:24:17 +00001745multiclass ImageLoadPatterns<MIMG opcode, ValueType addr_type> {
1746 def : ImageLoadPattern <int_SI_imageload, opcode, addr_type>;
1747 def : ImageLoadArrayPattern <int_SI_imageload, opcode, addr_type>;
Tom Stellard353b3362013-05-06 23:02:12 +00001748}
1749
Tom Stellard16a9a202013-08-14 23:24:17 +00001750multiclass ImageLoadMSAAPatterns<MIMG opcode, ValueType addr_type> {
1751 def : ImageLoadMSAAPattern <int_SI_imageload, opcode, addr_type>;
1752 def : ImageLoadArrayMSAAPattern <int_SI_imageload, opcode, addr_type>;
1753}
1754
Tom Stellard682bfbc2013-10-10 17:11:24 +00001755defm : ImageLoadPatterns<IMAGE_LOAD_MIP_V4_V2, v2i32>;
1756defm : ImageLoadPatterns<IMAGE_LOAD_MIP_V4_V4, v4i32>;
Tom Stellard16a9a202013-08-14 23:24:17 +00001757
Tom Stellard682bfbc2013-10-10 17:11:24 +00001758defm : ImageLoadMSAAPatterns<IMAGE_LOAD_V4_V2, v2i32>;
1759defm : ImageLoadMSAAPatterns<IMAGE_LOAD_V4_V4, v4i32>;
Tom Stellard353b3362013-05-06 23:02:12 +00001760
Tom Stellardf787ef12013-05-06 23:02:19 +00001761/* Image resource information */
1762def : Pat <
1763 (int_SI_resinfo i32:$mipid, v32i8:$rsrc, imm),
Tom Stellard682bfbc2013-10-10 17:11:24 +00001764 (IMAGE_GET_RESINFO_V4_V1 0xf, 0, 0, 0, 0, 0, 0, 0, (V_MOV_B32_e32 $mipid), $rsrc)
Tom Stellardf787ef12013-05-06 23:02:19 +00001765>;
1766
1767def : Pat <
1768 (int_SI_resinfo i32:$mipid, v32i8:$rsrc, TEX_ARRAY),
Tom Stellard682bfbc2013-10-10 17:11:24 +00001769 (IMAGE_GET_RESINFO_V4_V1 0xf, 0, 0, 1, 0, 0, 0, 0, (V_MOV_B32_e32 $mipid), $rsrc)
Tom Stellardf787ef12013-05-06 23:02:19 +00001770>;
1771
Tom Stellard3494b7e2013-08-14 22:22:14 +00001772def : Pat <
1773 (int_SI_resinfo i32:$mipid, v32i8:$rsrc, TEX_ARRAY_MSAA),
Tom Stellard682bfbc2013-10-10 17:11:24 +00001774 (IMAGE_GET_RESINFO_V4_V1 0xf, 0, 0, 1, 0, 0, 0, 0, (V_MOV_B32_e32 $mipid), $rsrc)
Tom Stellard3494b7e2013-08-14 22:22:14 +00001775>;
1776
Christian Konig4a1b9c32013-03-18 11:34:10 +00001777/********** ============================================ **********/
1778/********** Extraction, Insertion, Building and Casting **********/
1779/********** ============================================ **********/
Tom Stellard75aadc22012-12-11 21:25:42 +00001780
Christian Konig4a1b9c32013-03-18 11:34:10 +00001781foreach Index = 0-2 in {
1782 def Extract_Element_v2i32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001783 i32, v2i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001784 >;
1785 def Insert_Element_v2i32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001786 i32, v2i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001787 >;
1788
1789 def Extract_Element_v2f32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001790 f32, v2f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001791 >;
1792 def Insert_Element_v2f32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001793 f32, v2f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001794 >;
1795}
1796
1797foreach Index = 0-3 in {
1798 def Extract_Element_v4i32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001799 i32, v4i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001800 >;
1801 def Insert_Element_v4i32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001802 i32, v4i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001803 >;
1804
1805 def Extract_Element_v4f32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001806 f32, v4f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001807 >;
1808 def Insert_Element_v4f32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001809 f32, v4f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001810 >;
1811}
1812
1813foreach Index = 0-7 in {
1814 def Extract_Element_v8i32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001815 i32, v8i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001816 >;
1817 def Insert_Element_v8i32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001818 i32, v8i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001819 >;
1820
1821 def Extract_Element_v8f32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001822 f32, v8f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001823 >;
1824 def Insert_Element_v8f32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001825 f32, v8f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001826 >;
1827}
1828
1829foreach Index = 0-15 in {
1830 def Extract_Element_v16i32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001831 i32, v16i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001832 >;
1833 def Insert_Element_v16i32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001834 i32, v16i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001835 >;
1836
1837 def Extract_Element_v16f32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001838 f32, v16f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001839 >;
1840 def Insert_Element_v16f32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001841 f32, v16f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001842 >;
1843}
Tom Stellard75aadc22012-12-11 21:25:42 +00001844
Tom Stellard75aadc22012-12-11 21:25:42 +00001845def : BitConvert <i32, f32, SReg_32>;
1846def : BitConvert <i32, f32, VReg_32>;
1847
1848def : BitConvert <f32, i32, SReg_32>;
1849def : BitConvert <f32, i32, VReg_32>;
1850
Tom Stellard7512c082013-07-12 18:14:56 +00001851def : BitConvert <i64, f64, VReg_64>;
1852
1853def : BitConvert <f64, i64, VReg_64>;
1854
Tom Stellarded2f6142013-07-18 21:43:42 +00001855def : BitConvert <v2f32, v2i32, VReg_64>;
1856def : BitConvert <v2i32, v2f32, VReg_64>;
Tom Stellardaf775432013-10-23 00:44:32 +00001857def : BitConvert <v2i32, i64, VReg_64>;
Tom Stellard7ea3d6d2014-03-31 14:01:55 +00001858def : BitConvert <i64, v2i32, VReg_64>;
Tom Stellarded2f6142013-07-18 21:43:42 +00001859
Tom Stellard83747202013-07-18 21:43:53 +00001860def : BitConvert <v4f32, v4i32, VReg_128>;
1861def : BitConvert <v4i32, v4f32, VReg_128>;
1862
Tom Stellard967bf582014-02-13 23:34:15 +00001863def : BitConvert <v8f32, v8i32, SReg_256>;
1864def : BitConvert <v8i32, v8f32, SReg_256>;
Tom Stellard20ee94f2013-08-14 22:22:09 +00001865def : BitConvert <v8i32, v32i8, SReg_256>;
1866def : BitConvert <v32i8, v8i32, SReg_256>;
1867def : BitConvert <v8i32, v32i8, VReg_256>;
Matt Arsenaultf5958dd2014-02-02 00:05:35 +00001868def : BitConvert <v8i32, v8f32, VReg_256>;
1869def : BitConvert <v8f32, v8i32, VReg_256>;
Tom Stellard20ee94f2013-08-14 22:22:09 +00001870def : BitConvert <v32i8, v8i32, VReg_256>;
1871
Matt Arsenaultf5958dd2014-02-02 00:05:35 +00001872def : BitConvert <v16i32, v16f32, VReg_512>;
1873def : BitConvert <v16f32, v16i32, VReg_512>;
1874
Christian Konig8dbe6f62013-02-21 15:17:27 +00001875/********** =================== **********/
1876/********** Src & Dst modifiers **********/
1877/********** =================== **********/
1878
Vincent Lejeune79a58342014-05-10 19:18:25 +00001879def FCLAMP_SI : AMDGPUShaderInst <
1880 (outs VReg_32:$dst),
1881 (ins VSrc_32:$src0),
1882 "FCLAMP_SI $dst, $src0",
1883 []
1884> {
1885 let usesCustomInserter = 1;
1886}
1887
Christian Konig8dbe6f62013-02-21 15:17:27 +00001888def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001889 (int_AMDIL_clamp f32:$src, (f32 FP_ZERO), (f32 FP_ONE)),
Vincent Lejeune79a58342014-05-10 19:18:25 +00001890 (FCLAMP_SI f32:$src)
Christian Konig8dbe6f62013-02-21 15:17:27 +00001891>;
1892
Michel Danzer624b02a2014-02-04 07:12:38 +00001893/********** ================================ **********/
1894/********** Floating point absolute/negative **********/
1895/********** ================================ **********/
1896
1897// Manipulate the sign bit directly, as e.g. using the source negation modifier
1898// in V_ADD_F32_e64 $src, 0, [...] does not result in -0.0 for $src == +0.0,
1899// breaking the piglit *s-floatBitsToInt-neg* tests
1900
1901// TODO: Look into not implementing isFNegFree/isFAbsFree for SI, and possibly
1902// removing these patterns
1903
1904def : Pat <
1905 (fneg (fabs f32:$src)),
1906 (V_OR_B32_e32 $src, (V_MOV_B32_e32 0x80000000)) /* Set sign bit */
1907>;
1908
Vincent Lejeune79a58342014-05-10 19:18:25 +00001909def FABS_SI : AMDGPUShaderInst <
1910 (outs VReg_32:$dst),
1911 (ins VSrc_32:$src0),
1912 "FABS_SI $dst, $src0",
1913 []
1914> {
1915 let usesCustomInserter = 1;
1916}
1917
Christian Konig8dbe6f62013-02-21 15:17:27 +00001918def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001919 (fabs f32:$src),
Vincent Lejeune79a58342014-05-10 19:18:25 +00001920 (FABS_SI f32:$src)
Christian Konig8dbe6f62013-02-21 15:17:27 +00001921>;
1922
Vincent Lejeune79a58342014-05-10 19:18:25 +00001923def FNEG_SI : AMDGPUShaderInst <
1924 (outs VReg_32:$dst),
1925 (ins VSrc_32:$src0),
1926 "FNEG_SI $dst, $src0",
1927 []
1928> {
1929 let usesCustomInserter = 1;
1930}
1931
Christian Konig8dbe6f62013-02-21 15:17:27 +00001932def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001933 (fneg f32:$src),
Vincent Lejeune79a58342014-05-10 19:18:25 +00001934 (FNEG_SI f32:$src)
Christian Konig8dbe6f62013-02-21 15:17:27 +00001935>;
1936
Christian Konigc756cb992013-02-16 11:28:22 +00001937/********** ================== **********/
1938/********** Immediate Patterns **********/
1939/********** ================== **********/
1940
1941def : Pat <
Tom Stellarddf94dc32013-08-14 23:24:24 +00001942 (SGPRImm<(i32 imm)>:$imm),
1943 (S_MOV_B32 imm:$imm)
1944>;
1945
1946def : Pat <
1947 (SGPRImm<(f32 fpimm)>:$imm),
1948 (S_MOV_B32 fpimm:$imm)
1949>;
1950
1951def : Pat <
Christian Konigc756cb992013-02-16 11:28:22 +00001952 (i32 imm:$imm),
1953 (V_MOV_B32_e32 imm:$imm)
1954>;
1955
1956def : Pat <
1957 (f32 fpimm:$imm),
1958 (V_MOV_B32_e32 fpimm:$imm)
1959>;
1960
1961def : Pat <
Christian Konigb559b072013-02-16 11:28:36 +00001962 (i64 InlineImm<i64>:$imm),
1963 (S_MOV_B64 InlineImm<i64>:$imm)
1964>;
1965
Tom Stellard75aadc22012-12-11 21:25:42 +00001966/********** ===================== **********/
1967/********** Interpolation Paterns **********/
1968/********** ===================== **********/
1969
1970def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001971 (int_SI_fs_constant imm:$attr_chan, imm:$attr, i32:$params),
1972 (V_INTERP_MOV_F32 INTERP.P0, imm:$attr_chan, imm:$attr, $params)
Michel Danzere9bb18b2013-02-14 19:03:25 +00001973>;
1974
1975def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001976 (int_SI_fs_interp imm:$attr_chan, imm:$attr, M0Reg:$params, v2i32:$ij),
1977 (V_INTERP_P2_F32 (V_INTERP_P1_F32 (EXTRACT_SUBREG v2i32:$ij, sub0),
1978 imm:$attr_chan, imm:$attr, i32:$params),
1979 (EXTRACT_SUBREG $ij, sub1),
1980 imm:$attr_chan, imm:$attr, $params)
Tom Stellard75aadc22012-12-11 21:25:42 +00001981>;
1982
1983/********** ================== **********/
1984/********** Intrinsic Patterns **********/
1985/********** ================== **********/
1986
1987/* llvm.AMDGPU.pow */
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001988def : POW_Common <V_LOG_F32_e32, V_EXP_F32_e32, V_MUL_LEGACY_F32_e32>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001989
1990def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001991 (int_AMDGPU_div f32:$src0, f32:$src1),
1992 (V_MUL_LEGACY_F32_e32 $src0, (V_RCP_LEGACY_F32_e32 $src1))
Tom Stellard75aadc22012-12-11 21:25:42 +00001993>;
1994
1995def : Pat<
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001996 (fdiv f32:$src0, f32:$src1),
1997 (V_MUL_F32_e32 $src0, (V_RCP_F32_e32 $src1))
Tom Stellard75aadc22012-12-11 21:25:42 +00001998>;
1999
Tom Stellard7512c082013-07-12 18:14:56 +00002000def : Pat<
2001 (fdiv f64:$src0, f64:$src1),
2002 (V_MUL_F64 $src0, (V_RCP_F64_e32 $src1), (i64 0))
2003>;
2004
Tom Stellard75aadc22012-12-11 21:25:42 +00002005def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002006 (fcos f32:$src0),
2007 (V_COS_F32_e32 (V_MUL_F32_e32 $src0, (V_MOV_B32_e32 CONST.TWO_PI_INV)))
Tom Stellard836cdd92013-02-05 17:09:10 +00002008>;
2009
2010def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002011 (fsin f32:$src0),
2012 (V_SIN_F32_e32 (V_MUL_F32_e32 $src0, (V_MOV_B32_e32 CONST.TWO_PI_INV)))
Tom Stellard836cdd92013-02-05 17:09:10 +00002013>;
2014
2015def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002016 (int_AMDGPU_cube v4f32:$src),
Tom Stellard75aadc22012-12-11 21:25:42 +00002017 (INSERT_SUBREG (INSERT_SUBREG (INSERT_SUBREG (INSERT_SUBREG (v4f32 (IMPLICIT_DEF)),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002018 (V_CUBETC_F32 (EXTRACT_SUBREG $src, sub0),
2019 (EXTRACT_SUBREG $src, sub1),
2020 (EXTRACT_SUBREG $src, sub2)),
Tom Stellardea977bc2013-04-19 02:11:00 +00002021 sub0),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002022 (V_CUBESC_F32 (EXTRACT_SUBREG $src, sub0),
2023 (EXTRACT_SUBREG $src, sub1),
2024 (EXTRACT_SUBREG $src, sub2)),
Tom Stellardea977bc2013-04-19 02:11:00 +00002025 sub1),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002026 (V_CUBEMA_F32 (EXTRACT_SUBREG $src, sub0),
2027 (EXTRACT_SUBREG $src, sub1),
2028 (EXTRACT_SUBREG $src, sub2)),
Tom Stellardea977bc2013-04-19 02:11:00 +00002029 sub2),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002030 (V_CUBEID_F32 (EXTRACT_SUBREG $src, sub0),
2031 (EXTRACT_SUBREG $src, sub1),
2032 (EXTRACT_SUBREG $src, sub2)),
Tom Stellardea977bc2013-04-19 02:11:00 +00002033 sub3)
Tom Stellard75aadc22012-12-11 21:25:42 +00002034>;
2035
Michel Danzer0cc991e2013-02-22 11:22:58 +00002036def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002037 (i32 (sext i1:$src0)),
2038 (V_CNDMASK_B32_e64 (i32 0), (i32 -1), $src0)
Michel Danzer0cc991e2013-02-22 11:22:58 +00002039>;
2040
Tom Stellardf16d38c2014-02-13 23:34:13 +00002041class Ext32Pat <SDNode ext> : Pat <
2042 (i32 (ext i1:$src0)),
Michel Danzer5d26fdf2014-02-05 09:48:05 +00002043 (V_CNDMASK_B32_e64 (i32 0), (i32 1), $src0)
2044>;
2045
Tom Stellardf16d38c2014-02-13 23:34:13 +00002046def : Ext32Pat <zext>;
2047def : Ext32Pat <anyext>;
2048
Tom Stellard8d6d4492014-04-22 16:33:57 +00002049// Offset in an 32Bit VGPR
Christian Konig7a14a472013-03-18 11:34:00 +00002050def : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002051 (SIload_constant v4i32:$sbase, i32:$voff),
Michel Danzer13736222014-01-27 07:20:51 +00002052 (BUFFER_LOAD_DWORD_OFFEN $sbase, $voff, 0, 0, 0, 0)
Christian Konig7a14a472013-03-18 11:34:00 +00002053>;
2054
Michel Danzer8caa9042013-04-10 17:17:56 +00002055// The multiplication scales from [0,1] to the unsigned integer range
2056def : Pat <
2057 (AMDGPUurecip i32:$src0),
2058 (V_CVT_U32_F32_e32
2059 (V_MUL_F32_e32 CONST.FP_UINT_MAX_PLUS_1,
2060 (V_RCP_IFLAG_F32_e32 (V_CVT_F32_U32_e32 $src0))))
2061>;
2062
Michel Danzer8d696172013-07-10 16:36:52 +00002063def : Pat <
2064 (int_SI_tid),
2065 (V_MBCNT_HI_U32_B32_e32 0xffffffff,
Vincent Lejeune94af31f2014-05-10 19:18:33 +00002066 (V_MBCNT_LO_U32_B32_e64 0xffffffff, 0, 0, 0))
Michel Danzer8d696172013-07-10 16:36:52 +00002067>;
2068
Tom Stellard0289ff42014-05-16 20:56:44 +00002069//===----------------------------------------------------------------------===//
2070// VOP3 Patterns
2071//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +00002072
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002073def : Pat <
2074 (f32 (fadd (fmul f32:$src0, f32:$src1), f32:$src2)),
2075 (V_MAD_F32 $src0, $src1, $src2)
2076>;
Tom Stellard75aadc22012-12-11 21:25:42 +00002077
Tom Stellard0289ff42014-05-16 20:56:44 +00002078def : Pat <
2079 (fadd f64:$src0, f64:$src1),
2080 (V_ADD_F64 $src0, $src1, (i64 0))
2081>;
2082
2083def : Pat <
2084 (fmul f64:$src0, f64:$src1),
2085 (V_MUL_F64 $src0, $src1, (i64 0))
2086>;
2087
2088def : Pat <
2089 (mul i32:$src0, i32:$src1),
2090 (V_MUL_LO_I32 $src0, $src1, (i32 0))
2091>;
2092
2093def : Pat <
2094 (mulhu i32:$src0, i32:$src1),
2095 (V_MUL_HI_U32 $src0, $src1, (i32 0))
2096>;
2097
2098def : Pat <
2099 (mulhs i32:$src0, i32:$src1),
2100 (V_MUL_HI_I32 $src0, $src1, (i32 0))
2101>;
2102
2103defm : BFIPatterns <V_BFI_B32>;
2104def : ROTRPattern <V_ALIGNBIT_B32>;
2105
Michel Danzer49812b52013-07-10 16:37:07 +00002106/********** ======================= **********/
2107/********** Load/Store Patterns **********/
2108/********** ======================= **********/
2109
Matt Arsenault99ed7892014-03-19 22:19:49 +00002110multiclass DSReadPat <DS inst, ValueType vt, PatFrag frag> {
2111 def : Pat <
2112 (vt (frag (add i32:$ptr, (i32 IMM16bit:$offset)))),
2113 (inst (i1 0), $ptr, (as_i16imm $offset))
2114 >;
Tom Stellardc6f4a292013-08-26 15:05:59 +00002115
Matt Arsenault99ed7892014-03-19 22:19:49 +00002116 def : Pat <
2117 (frag i32:$src0),
2118 (vt (inst 0, $src0, 0))
2119 >;
2120}
Michel Danzer49812b52013-07-10 16:37:07 +00002121
Matt Arsenault99ed7892014-03-19 22:19:49 +00002122defm : DSReadPat <DS_READ_I8, i32, sextloadi8_local>;
2123defm : DSReadPat <DS_READ_U8, i32, az_extloadi8_local>;
2124defm : DSReadPat <DS_READ_I16, i32, sextloadi16_local>;
2125defm : DSReadPat <DS_READ_U16, i32, az_extloadi16_local>;
2126defm : DSReadPat <DS_READ_B32, i32, local_load>;
Matt Arsenaultb9433482014-03-19 22:19:52 +00002127defm : DSReadPat <DS_READ_B64, i64, local_load>;
Michel Danzer49812b52013-07-10 16:37:07 +00002128
Matt Arsenault99ed7892014-03-19 22:19:49 +00002129multiclass DSWritePat <DS inst, ValueType vt, PatFrag frag> {
2130 def : Pat <
2131 (frag vt:$value, (add i32:$ptr, (i32 IMM16bit:$offset))),
2132 (inst (i1 0), $ptr, $value, (as_i16imm $offset))
2133 >;
2134
2135 def : Pat <
Matt Arsenaultd06ebd92014-03-19 22:19:54 +00002136 (frag vt:$src1, i32:$src0),
Matt Arsenault99ed7892014-03-19 22:19:49 +00002137 (inst 0, $src0, $src1, 0)
2138 >;
2139}
2140
2141defm : DSWritePat <DS_WRITE_B8, i32, truncstorei8_local>;
2142defm : DSWritePat <DS_WRITE_B16, i32, truncstorei16_local>;
2143defm : DSWritePat <DS_WRITE_B32, i32, local_store>;
Matt Arsenaultd06ebd92014-03-19 22:19:54 +00002144defm : DSWritePat <DS_WRITE_B64, i64, local_store>;
Tom Stellardf3d166a2013-08-26 15:05:49 +00002145
Tom Stellard13c68ef2013-09-05 18:38:09 +00002146def : Pat <(atomic_load_add_local i32:$ptr, i32:$val),
Matt Arsenault9cd8c382014-03-19 22:19:39 +00002147 (DS_ADD_U32_RTN 0, $ptr, $val, 0)>;
Tom Stellard13c68ef2013-09-05 18:38:09 +00002148
Aaron Watry372cecf2013-09-06 20:17:42 +00002149def : Pat <(atomic_load_sub_local i32:$ptr, i32:$val),
Matt Arsenault9cd8c382014-03-19 22:19:39 +00002150 (DS_SUB_U32_RTN 0, $ptr, $val, 0)>;
Aaron Watry372cecf2013-09-06 20:17:42 +00002151
Tom Stellard556d9aa2013-06-03 17:39:37 +00002152//===----------------------------------------------------------------------===//
2153// MUBUF Patterns
2154//===----------------------------------------------------------------------===//
2155
Tom Stellard07a10a32013-06-03 17:39:43 +00002156multiclass MUBUFLoad_Pattern <MUBUF Instr_ADDR64, ValueType vt,
2157 PatFrag global_ld, PatFrag constant_ld> {
2158 def : Pat <
Tom Stellarde2367942014-02-06 18:36:41 +00002159 (vt (global_ld (mubuf_vaddr_offset i64:$ptr, i64:$offset, IMM12bit:$imm_offset))),
Tom Stellard11624bc2014-02-06 18:36:38 +00002160 (Instr_ADDR64 (SI_ADDR64_RSRC $ptr), $offset, (as_i16imm $imm_offset))
2161 >;
2162
2163 def : Pat <
Tom Stellard07a10a32013-06-03 17:39:43 +00002164 (vt (global_ld (add i64:$ptr, (i64 IMM12bit:$offset)))),
2165 (Instr_ADDR64 (SI_ADDR64_RSRC (i64 0)), $ptr, (as_i16imm $offset))
2166 >;
2167
2168 def : Pat <
2169 (vt (global_ld i64:$ptr)),
2170 (Instr_ADDR64 (SI_ADDR64_RSRC (i64 0)), $ptr, 0)
2171 >;
2172
2173 def : Pat <
2174 (vt (global_ld (add i64:$ptr, i64:$offset))),
2175 (Instr_ADDR64 (SI_ADDR64_RSRC $ptr), $offset, 0)
2176 >;
2177
2178 def : Pat <
2179 (vt (constant_ld (add i64:$ptr, i64:$offset))),
2180 (Instr_ADDR64 (SI_ADDR64_RSRC $ptr), $offset, 0)
2181 >;
2182}
2183
Tom Stellard9f950332013-07-23 01:48:35 +00002184defm : MUBUFLoad_Pattern <BUFFER_LOAD_SBYTE_ADDR64, i32,
2185 sextloadi8_global, sextloadi8_constant>;
Tom Stellard07a10a32013-06-03 17:39:43 +00002186defm : MUBUFLoad_Pattern <BUFFER_LOAD_UBYTE_ADDR64, i32,
Tom Stellard33dd04b2013-07-23 01:47:52 +00002187 az_extloadi8_global, az_extloadi8_constant>;
Tom Stellard9f950332013-07-23 01:48:35 +00002188defm : MUBUFLoad_Pattern <BUFFER_LOAD_SSHORT_ADDR64, i32,
2189 sextloadi16_global, sextloadi16_constant>;
2190defm : MUBUFLoad_Pattern <BUFFER_LOAD_USHORT_ADDR64, i32,
2191 az_extloadi16_global, az_extloadi16_constant>;
2192defm : MUBUFLoad_Pattern <BUFFER_LOAD_DWORD_ADDR64, i32,
2193 global_load, constant_load>;
Tom Stellard31209cc2013-07-15 19:00:09 +00002194defm : MUBUFLoad_Pattern <BUFFER_LOAD_DWORDX2_ADDR64, i64,
2195 global_load, constant_load>;
2196defm : MUBUFLoad_Pattern <BUFFER_LOAD_DWORDX2_ADDR64, i64,
2197 az_extloadi32_global, az_extloadi32_constant>;
Tom Stellard37157342013-06-15 00:09:31 +00002198defm : MUBUFLoad_Pattern <BUFFER_LOAD_DWORDX2_ADDR64, v2i32,
2199 global_load, constant_load>;
2200defm : MUBUFLoad_Pattern <BUFFER_LOAD_DWORDX4_ADDR64, v4i32,
2201 global_load, constant_load>;
Tom Stellard07a10a32013-06-03 17:39:43 +00002202
Tom Stellardd3ee8c12013-08-16 01:12:06 +00002203multiclass MUBUFStore_Pattern <MUBUF Instr, ValueType vt, PatFrag st> {
Tom Stellard556d9aa2013-06-03 17:39:37 +00002204
2205 def : Pat <
Tom Stellarde2367942014-02-06 18:36:41 +00002206 (st vt:$value, (mubuf_vaddr_offset i64:$ptr, i64:$offset, IMM12bit:$imm_offset)),
2207 (Instr $value, (SI_ADDR64_RSRC $ptr), $offset, (as_i16imm $imm_offset))
2208 >;
2209
2210 def : Pat <
Tom Stellard2937cbc2014-02-06 18:36:39 +00002211 (st vt:$value, (add i64:$ptr, IMM12bit:$offset)),
2212 (Instr $value, (SI_ADDR64_RSRC (i64 0)), $ptr, (as_i16imm $offset))
2213 >;
2214
2215 def : Pat <
Tom Stellardd3ee8c12013-08-16 01:12:06 +00002216 (st vt:$value, i64:$ptr),
Tom Stellard556d9aa2013-06-03 17:39:37 +00002217 (Instr $value, (SI_ADDR64_RSRC (i64 0)), $ptr, 0)
2218 >;
2219
2220 def : Pat <
Tom Stellardd3ee8c12013-08-16 01:12:06 +00002221 (st vt:$value, (add i64:$ptr, i64:$offset)),
Tom Stellard556d9aa2013-06-03 17:39:37 +00002222 (Instr $value, (SI_ADDR64_RSRC $ptr), $offset, 0)
2223 >;
2224}
2225
Tom Stellardd3ee8c12013-08-16 01:12:06 +00002226defm : MUBUFStore_Pattern <BUFFER_STORE_BYTE, i32, truncstorei8_global>;
2227defm : MUBUFStore_Pattern <BUFFER_STORE_SHORT, i32, truncstorei16_global>;
2228defm : MUBUFStore_Pattern <BUFFER_STORE_DWORD, i32, global_store>;
2229defm : MUBUFStore_Pattern <BUFFER_STORE_DWORDX2, i64, global_store>;
2230defm : MUBUFStore_Pattern <BUFFER_STORE_DWORDX2, v2i32, global_store>;
2231defm : MUBUFStore_Pattern <BUFFER_STORE_DWORDX4, v4i32, global_store>;
Tom Stellard556d9aa2013-06-03 17:39:37 +00002232
Michel Danzer13736222014-01-27 07:20:51 +00002233// BUFFER_LOAD_DWORD*, addr64=0
2234multiclass MUBUF_Load_Dword <ValueType vt, MUBUF offset, MUBUF offen, MUBUF idxen,
2235 MUBUF bothen> {
2236
2237 def : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002238 (vt (int_SI_buffer_load_dword v4i32:$rsrc, i32:$vaddr, i32:$soffset,
Michel Danzer13736222014-01-27 07:20:51 +00002239 imm:$offset, 0, 0, imm:$glc, imm:$slc,
2240 imm:$tfe)),
2241 (offset $rsrc, $vaddr, (as_i16imm $offset), $soffset, (as_i1imm $glc),
2242 (as_i1imm $slc), (as_i1imm $tfe))
2243 >;
2244
2245 def : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002246 (vt (int_SI_buffer_load_dword v4i32:$rsrc, i32:$vaddr, i32:$soffset,
Michel Danzer13736222014-01-27 07:20:51 +00002247 imm, 1, 0, imm:$glc, imm:$slc,
2248 imm:$tfe)),
2249 (offen $rsrc, $vaddr, $soffset, (as_i1imm $glc), (as_i1imm $slc),
2250 (as_i1imm $tfe))
2251 >;
2252
2253 def : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002254 (vt (int_SI_buffer_load_dword v4i32:$rsrc, i32:$vaddr, i32:$soffset,
Michel Danzer13736222014-01-27 07:20:51 +00002255 imm:$offset, 0, 1, imm:$glc, imm:$slc,
2256 imm:$tfe)),
2257 (idxen $rsrc, $vaddr, (as_i16imm $offset), $soffset, (as_i1imm $glc),
2258 (as_i1imm $slc), (as_i1imm $tfe))
2259 >;
2260
2261 def : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002262 (vt (int_SI_buffer_load_dword v4i32:$rsrc, v2i32:$vaddr, i32:$soffset,
Michel Danzer13736222014-01-27 07:20:51 +00002263 imm, 1, 1, imm:$glc, imm:$slc,
2264 imm:$tfe)),
2265 (bothen $rsrc, $vaddr, $soffset, (as_i1imm $glc), (as_i1imm $slc),
2266 (as_i1imm $tfe))
2267 >;
2268}
2269
2270defm : MUBUF_Load_Dword <i32, BUFFER_LOAD_DWORD_OFFSET, BUFFER_LOAD_DWORD_OFFEN,
2271 BUFFER_LOAD_DWORD_IDXEN, BUFFER_LOAD_DWORD_BOTHEN>;
2272defm : MUBUF_Load_Dword <v2i32, BUFFER_LOAD_DWORDX2_OFFSET, BUFFER_LOAD_DWORDX2_OFFEN,
2273 BUFFER_LOAD_DWORDX2_IDXEN, BUFFER_LOAD_DWORDX2_BOTHEN>;
2274defm : MUBUF_Load_Dword <v4i32, BUFFER_LOAD_DWORDX4_OFFSET, BUFFER_LOAD_DWORDX4_OFFEN,
2275 BUFFER_LOAD_DWORDX4_IDXEN, BUFFER_LOAD_DWORDX4_BOTHEN>;
2276
Tom Stellardafcf12f2013-09-12 02:55:14 +00002277//===----------------------------------------------------------------------===//
2278// MTBUF Patterns
2279//===----------------------------------------------------------------------===//
2280
2281// TBUFFER_STORE_FORMAT_*, addr64=0
2282class MTBUF_StoreResource <ValueType vt, int num_channels, MTBUF opcode> : Pat<
Tom Stellard868fd922014-04-17 21:00:11 +00002283 (SItbuffer_store v4i32:$rsrc, vt:$vdata, num_channels, i32:$vaddr,
Tom Stellardafcf12f2013-09-12 02:55:14 +00002284 i32:$soffset, imm:$inst_offset, imm:$dfmt,
2285 imm:$nfmt, imm:$offen, imm:$idxen,
2286 imm:$glc, imm:$slc, imm:$tfe),
2287 (opcode
2288 $vdata, (as_i16imm $inst_offset), (as_i1imm $offen), (as_i1imm $idxen),
2289 (as_i1imm $glc), 0, (as_i8imm $dfmt), (as_i8imm $nfmt), $vaddr, $rsrc,
2290 (as_i1imm $slc), (as_i1imm $tfe), $soffset)
2291>;
2292
2293def : MTBUF_StoreResource <i32, 1, TBUFFER_STORE_FORMAT_X>;
2294def : MTBUF_StoreResource <v2i32, 2, TBUFFER_STORE_FORMAT_XY>;
2295def : MTBUF_StoreResource <v4i32, 3, TBUFFER_STORE_FORMAT_XYZ>;
2296def : MTBUF_StoreResource <v4i32, 4, TBUFFER_STORE_FORMAT_XYZW>;
2297
Matt Arsenault41e2f2b2014-02-24 21:01:28 +00002298let Predicates = [isCI] in {
2299
2300// Sea island new arithmetic instructinos
2301let neverHasSideEffects = 1 in {
2302defm V_TRUNC_F64 : VOP1_64 <0x00000017, "V_TRUNC_F64",
2303 [(set f64:$dst, (ftrunc f64:$src0))]
2304>;
2305defm V_CEIL_F64 : VOP1_64 <0x00000018, "V_CEIL_F64",
2306 [(set f64:$dst, (fceil f64:$src0))]
2307>;
2308defm V_FLOOR_F64 : VOP1_64 <0x0000001A, "V_FLOOR_F64",
2309 [(set f64:$dst, (ffloor f64:$src0))]
2310>;
Matt Arsenaulta90d22f2014-04-17 17:06:37 +00002311defm V_RNDNE_F64 : VOP1_64 <0x00000019, "V_RNDNE_F64",
2312 [(set f64:$dst, (frint f64:$src0))]
2313>;
Matt Arsenault41e2f2b2014-02-24 21:01:28 +00002314
2315def V_QSAD_PK_U16_U8 : VOP3_32 <0x00000173, "V_QSAD_PK_U16_U8", []>;
2316def V_MQSAD_U16_U8 : VOP3_32 <0x000000172, "V_MQSAD_U16_U8", []>;
2317def V_MQSAD_U32_U8 : VOP3_32 <0x00000175, "V_MQSAD_U32_U8", []>;
2318def V_MAD_U64_U32 : VOP3_64 <0x00000176, "V_MAD_U64_U32", []>;
2319
2320// XXX - Does this set VCC?
2321def V_MAD_I64_I32 : VOP3_64 <0x00000177, "V_MAD_I64_I32", []>;
2322} // End neverHasSideEffects = 1
2323
2324// Remaining instructions:
2325// FLAT_*
2326// S_CBRANCH_CDBGUSER
2327// S_CBRANCH_CDBGSYS
2328// S_CBRANCH_CDBGSYS_OR_USER
2329// S_CBRANCH_CDBGSYS_AND_USER
2330// S_DCACHE_INV_VOL
2331// V_EXP_LEGACY_F32
2332// V_LOG_LEGACY_F32
2333// DS_NOP
2334// DS_GWS_SEMA_RELEASE_ALL
2335// DS_WRAP_RTN_B32
2336// DS_CNDXCHG32_RTN_B64
2337// DS_WRITE_B96
2338// DS_WRITE_B128
2339// DS_CONDXCHG32_RTN_B128
2340// DS_READ_B96
2341// DS_READ_B128
2342// BUFFER_LOAD_DWORDX3
2343// BUFFER_STORE_DWORDX3
2344
2345} // End Predicates = [isCI]
2346
2347
Christian Konig2989ffc2013-03-18 11:34:16 +00002348/********** ====================== **********/
2349/********** Indirect adressing **********/
2350/********** ====================== **********/
2351
Matt Arsenaultf5958dd2014-02-02 00:05:35 +00002352multiclass SI_INDIRECT_Pattern <ValueType vt, ValueType eltvt, SI_INDIRECT_DST IndDst> {
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002353
Christian Konig2989ffc2013-03-18 11:34:16 +00002354 // 1. Extract with offset
2355 def : Pat<
Tom Stellard28d06de2013-08-05 22:22:07 +00002356 (vector_extract vt:$vec, (add i32:$idx, imm:$off)),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002357 (f32 (SI_INDIRECT_SRC (IMPLICIT_DEF), $vec, $idx, imm:$off))
Christian Konig2989ffc2013-03-18 11:34:16 +00002358 >;
2359
2360 // 2. Extract without offset
2361 def : Pat<
Tom Stellard28d06de2013-08-05 22:22:07 +00002362 (vector_extract vt:$vec, i32:$idx),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002363 (f32 (SI_INDIRECT_SRC (IMPLICIT_DEF), $vec, $idx, 0))
Christian Konig2989ffc2013-03-18 11:34:16 +00002364 >;
2365
2366 // 3. Insert with offset
2367 def : Pat<
Matt Arsenaultf5958dd2014-02-02 00:05:35 +00002368 (vector_insert vt:$vec, eltvt:$val, (add i32:$idx, imm:$off)),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002369 (IndDst (IMPLICIT_DEF), $vec, $idx, imm:$off, $val)
Christian Konig2989ffc2013-03-18 11:34:16 +00002370 >;
2371
2372 // 4. Insert without offset
2373 def : Pat<
Matt Arsenaultf5958dd2014-02-02 00:05:35 +00002374 (vector_insert vt:$vec, eltvt:$val, i32:$idx),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002375 (IndDst (IMPLICIT_DEF), $vec, $idx, 0, $val)
Christian Konig2989ffc2013-03-18 11:34:16 +00002376 >;
2377}
2378
Matt Arsenaultf5958dd2014-02-02 00:05:35 +00002379defm : SI_INDIRECT_Pattern <v2f32, f32, SI_INDIRECT_DST_V2>;
2380defm : SI_INDIRECT_Pattern <v4f32, f32, SI_INDIRECT_DST_V4>;
2381defm : SI_INDIRECT_Pattern <v8f32, f32, SI_INDIRECT_DST_V8>;
2382defm : SI_INDIRECT_Pattern <v16f32, f32, SI_INDIRECT_DST_V16>;
2383
2384defm : SI_INDIRECT_Pattern <v2i32, i32, SI_INDIRECT_DST_V2>;
2385defm : SI_INDIRECT_Pattern <v4i32, i32, SI_INDIRECT_DST_V4>;
2386defm : SI_INDIRECT_Pattern <v8i32, i32, SI_INDIRECT_DST_V8>;
2387defm : SI_INDIRECT_Pattern <v16i32, i32, SI_INDIRECT_DST_V16>;
Christian Konig2989ffc2013-03-18 11:34:16 +00002388
Christian Konig08f59292013-03-27 15:27:31 +00002389/********** =============== **********/
2390/********** Conditions **********/
2391/********** =============== **********/
2392
2393def : Pat<
2394 (i1 (setcc f32:$src0, f32:$src1, SETO)),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002395 (V_CMP_O_F32_e64 $src0, $src1)
Christian Konig08f59292013-03-27 15:27:31 +00002396>;
2397
2398def : Pat<
2399 (i1 (setcc f32:$src0, f32:$src1, SETUO)),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002400 (V_CMP_U_F32_e64 $src0, $src1)
Christian Konig08f59292013-03-27 15:27:31 +00002401>;
2402
Tom Stellard81d871d2013-11-13 23:36:50 +00002403//===----------------------------------------------------------------------===//
Matt Arsenault5dbd5db2014-04-22 03:49:30 +00002404// Conversion Patterns
2405//===----------------------------------------------------------------------===//
2406
2407def : Pat<(i32 (sext_inreg i32:$src, i1)),
2408 (S_BFE_I32 i32:$src, 65536)>; // 0 | 1 << 16
2409
2410// TODO: Match 64-bit BFE. SI has a 64-bit BFE, but it's scalar only so it
2411// might not be worth the effort, and will need to expand to shifts when
2412// fixing SGPR copies.
2413
2414// Handle sext_inreg in i64
2415def : Pat <
2416 (i64 (sext_inreg i64:$src, i1)),
2417 (INSERT_SUBREG (INSERT_SUBREG (i64 (IMPLICIT_DEF)),
2418 (S_BFE_I32 (EXTRACT_SUBREG i64:$src, sub0), 65536), sub0), // 0 | 1 << 16
2419 (S_MOV_B32 -1), sub1)
2420>;
2421
2422def : Pat <
2423 (i64 (sext_inreg i64:$src, i8)),
2424 (INSERT_SUBREG (INSERT_SUBREG (i64 (IMPLICIT_DEF)),
2425 (S_SEXT_I32_I8 (EXTRACT_SUBREG i64:$src, sub0)), sub0),
2426 (S_MOV_B32 -1), sub1)
2427>;
2428
2429def : Pat <
2430 (i64 (sext_inreg i64:$src, i16)),
2431 (INSERT_SUBREG (INSERT_SUBREG (i64 (IMPLICIT_DEF)),
2432 (S_SEXT_I32_I16 (EXTRACT_SUBREG i64:$src, sub0)), sub0),
2433 (S_MOV_B32 -1), sub1)
2434>;
2435
2436//===----------------------------------------------------------------------===//
Tom Stellardfb961692013-10-23 00:44:19 +00002437// Miscellaneous Patterns
2438//===----------------------------------------------------------------------===//
2439
2440def : Pat <
Tom Stellard81d871d2013-11-13 23:36:50 +00002441 (i32 (trunc i64:$a)),
2442 (EXTRACT_SUBREG $a, sub0)
2443>;
2444
Michel Danzerbf1a6412014-01-28 03:01:16 +00002445def : Pat <
2446 (i1 (trunc i32:$a)),
2447 (V_CMP_EQ_I32_e64 (V_AND_B32_e32 (i32 1), $a), 1)
2448>;
2449
Matt Arsenault04fca442013-11-18 20:09:37 +00002450// V_ADD_I32_e32/S_ADD_I32 produces carry in VCC/SCC. For the vector
2451// case, the sgpr-copies pass will fix this to use the vector version.
2452def : Pat <
2453 (i32 (addc i32:$src0, i32:$src1)),
2454 (S_ADD_I32 $src0, $src1)
2455>;
2456
Tom Stellardfb961692013-10-23 00:44:19 +00002457//============================================================================//
Tom Stellardeac65dd2013-05-03 17:21:20 +00002458// Miscellaneous Optimization Patterns
2459//============================================================================//
2460
2461def : SHA256MaPattern <V_BFI_B32, V_XOR_B32_e32>;
2462
Tom Stellard75aadc22012-12-11 21:25:42 +00002463} // End isSI predicate