blob: 1ede24fd97626b68d7ffb43d20434fdc991c4b52 [file] [log] [blame]
Tom Stellard75aadc22012-12-11 21:25:42 +00001//===-- SIInstructions.td - SI Instruction Defintions ---------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9// This file was originally auto-generated from a GPU register header file and
10// all the instruction definitions were originally commented out. Instructions
11// that are not yet supported remain commented out.
12//===----------------------------------------------------------------------===//
13
Michel Danzere9bb18b2013-02-14 19:03:25 +000014class InterpSlots {
15int P0 = 2;
16int P10 = 0;
17int P20 = 1;
18}
19def INTERP : InterpSlots;
20
21def InterpSlot : Operand<i32> {
22 let PrintMethod = "printInterpSlot";
23}
24
Michel Danzer6064f572014-01-27 07:20:44 +000025def SendMsgImm : Operand<i32> {
26 let PrintMethod = "printSendMsg";
27}
28
Tom Stellarda6c6e1b2013-06-07 20:37:48 +000029def isSI : Predicate<"Subtarget.getGeneration() "
Tom Stellard6e1ee472013-10-29 16:37:28 +000030 ">= AMDGPUSubtarget::SOUTHERN_ISLANDS">;
Tom Stellard75aadc22012-12-11 21:25:42 +000031
Matt Arsenault41e2f2b2014-02-24 21:01:28 +000032def isCI : Predicate<"Subtarget.getGeneration() "
33 ">= AMDGPUSubtarget::SEA_ISLANDS">;
34
Tom Stellard58ac7442014-04-29 23:12:48 +000035def isCFDepth0 : Predicate<"isCFDepth0()">;
Vincent Lejeuned6cbede2013-10-13 17:56:28 +000036
Tom Stellard58ac7442014-04-29 23:12:48 +000037def WAIT_FLAG : InstFlag<"printWaitFlag">;
Tom Stellard75aadc22012-12-11 21:25:42 +000038
Tom Stellard8d6d4492014-04-22 16:33:57 +000039//===----------------------------------------------------------------------===//
40// SMRD Instructions
41//===----------------------------------------------------------------------===//
42
Tom Stellard58ac7442014-04-29 23:12:48 +000043let Predicates = [isSI, isCFDepth0] in {
44
Tom Stellard8d6d4492014-04-22 16:33:57 +000045let mayLoad = 1 in {
46
47// We are using the SGPR_32 and not the SReg_32 register class for 32-bit
48// SMRD instructions, because the SGPR_32 register class does not include M0
49// and writing to M0 from an SMRD instruction will hang the GPU.
50defm S_LOAD_DWORD : SMRD_Helper <0x00, "S_LOAD_DWORD", SReg_64, SGPR_32>;
51defm S_LOAD_DWORDX2 : SMRD_Helper <0x01, "S_LOAD_DWORDX2", SReg_64, SReg_64>;
52defm S_LOAD_DWORDX4 : SMRD_Helper <0x02, "S_LOAD_DWORDX4", SReg_64, SReg_128>;
53defm S_LOAD_DWORDX8 : SMRD_Helper <0x03, "S_LOAD_DWORDX8", SReg_64, SReg_256>;
54defm S_LOAD_DWORDX16 : SMRD_Helper <0x04, "S_LOAD_DWORDX16", SReg_64, SReg_512>;
55
56defm S_BUFFER_LOAD_DWORD : SMRD_Helper <
57 0x08, "S_BUFFER_LOAD_DWORD", SReg_128, SGPR_32
58>;
59
60defm S_BUFFER_LOAD_DWORDX2 : SMRD_Helper <
61 0x09, "S_BUFFER_LOAD_DWORDX2", SReg_128, SReg_64
62>;
63
64defm S_BUFFER_LOAD_DWORDX4 : SMRD_Helper <
65 0x0a, "S_BUFFER_LOAD_DWORDX4", SReg_128, SReg_128
66>;
67
68defm S_BUFFER_LOAD_DWORDX8 : SMRD_Helper <
69 0x0b, "S_BUFFER_LOAD_DWORDX8", SReg_128, SReg_256
70>;
71
72defm S_BUFFER_LOAD_DWORDX16 : SMRD_Helper <
73 0x0c, "S_BUFFER_LOAD_DWORDX16", SReg_128, SReg_512
74>;
75
76} // mayLoad = 1
77
78//def S_MEMTIME : SMRD_ <0x0000001e, "S_MEMTIME", []>;
79//def S_DCACHE_INV : SMRD_ <0x0000001f, "S_DCACHE_INV", []>;
80
Tom Stellard58ac7442014-04-29 23:12:48 +000081} // let Predicates = [isSI, isCFDepth0]
82
Tom Stellard8d6d4492014-04-22 16:33:57 +000083//===----------------------------------------------------------------------===//
84// SOP1 Instructions
85//===----------------------------------------------------------------------===//
86
Tom Stellard58ac7442014-04-29 23:12:48 +000087let Predicates = [isSI, isCFDepth0] in {
88
Tom Stellard75aadc22012-12-11 21:25:42 +000089let neverHasSideEffects = 1 in {
Christian Konig76edd4f2013-02-26 17:52:29 +000090
91let isMoveImm = 1 in {
Tom Stellard75aadc22012-12-11 21:25:42 +000092def S_MOV_B32 : SOP1_32 <0x00000003, "S_MOV_B32", []>;
93def S_MOV_B64 : SOP1_64 <0x00000004, "S_MOV_B64", []>;
94def S_CMOV_B32 : SOP1_32 <0x00000005, "S_CMOV_B32", []>;
95def S_CMOV_B64 : SOP1_64 <0x00000006, "S_CMOV_B64", []>;
Christian Konig76edd4f2013-02-26 17:52:29 +000096} // End isMoveImm = 1
97
Matt Arsenault2c335622014-04-09 07:16:16 +000098def S_NOT_B32 : SOP1_32 <0x00000007, "S_NOT_B32",
99 [(set i32:$dst, (not i32:$src0))]
100>;
101
Tom Stellard75aadc22012-12-11 21:25:42 +0000102def S_NOT_B64 : SOP1_64 <0x00000008, "S_NOT_B64", []>;
103def S_WQM_B32 : SOP1_32 <0x00000009, "S_WQM_B32", []>;
104def S_WQM_B64 : SOP1_64 <0x0000000a, "S_WQM_B64", []>;
105def S_BREV_B32 : SOP1_32 <0x0000000b, "S_BREV_B32", []>;
106def S_BREV_B64 : SOP1_64 <0x0000000c, "S_BREV_B64", []>;
107} // End neverHasSideEffects = 1
Christian Konig76edd4f2013-02-26 17:52:29 +0000108
Tom Stellard75aadc22012-12-11 21:25:42 +0000109////def S_BCNT0_I32_B32 : SOP1_BCNT0 <0x0000000d, "S_BCNT0_I32_B32", []>;
110////def S_BCNT0_I32_B64 : SOP1_BCNT0 <0x0000000e, "S_BCNT0_I32_B64", []>;
111////def S_BCNT1_I32_B32 : SOP1_BCNT1 <0x0000000f, "S_BCNT1_I32_B32", []>;
112////def S_BCNT1_I32_B64 : SOP1_BCNT1 <0x00000010, "S_BCNT1_I32_B64", []>;
113////def S_FF0_I32_B32 : SOP1_FF0 <0x00000011, "S_FF0_I32_B32", []>;
114////def S_FF0_I32_B64 : SOP1_FF0 <0x00000012, "S_FF0_I32_B64", []>;
115////def S_FF1_I32_B32 : SOP1_FF1 <0x00000013, "S_FF1_I32_B32", []>;
116////def S_FF1_I32_B64 : SOP1_FF1 <0x00000014, "S_FF1_I32_B64", []>;
117//def S_FLBIT_I32_B32 : SOP1_32 <0x00000015, "S_FLBIT_I32_B32", []>;
118//def S_FLBIT_I32_B64 : SOP1_32 <0x00000016, "S_FLBIT_I32_B64", []>;
119def S_FLBIT_I32 : SOP1_32 <0x00000017, "S_FLBIT_I32", []>;
120//def S_FLBIT_I32_I64 : SOP1_32 <0x00000018, "S_FLBIT_I32_I64", []>;
Matt Arsenault27cc9582014-04-18 01:53:18 +0000121def S_SEXT_I32_I8 : SOP1_32 <0x00000019, "S_SEXT_I32_I8",
122 [(set i32:$dst, (sext_inreg i32:$src0, i8))]
123>;
124def S_SEXT_I32_I16 : SOP1_32 <0x0000001a, "S_SEXT_I32_I16",
125 [(set i32:$dst, (sext_inreg i32:$src0, i16))]
126>;
Matt Arsenault5dbd5db2014-04-22 03:49:30 +0000127
Tom Stellard75aadc22012-12-11 21:25:42 +0000128////def S_BITSET0_B32 : SOP1_BITSET0 <0x0000001b, "S_BITSET0_B32", []>;
129////def S_BITSET0_B64 : SOP1_BITSET0 <0x0000001c, "S_BITSET0_B64", []>;
130////def S_BITSET1_B32 : SOP1_BITSET1 <0x0000001d, "S_BITSET1_B32", []>;
131////def S_BITSET1_B64 : SOP1_BITSET1 <0x0000001e, "S_BITSET1_B64", []>;
132def S_GETPC_B64 : SOP1_64 <0x0000001f, "S_GETPC_B64", []>;
133def S_SETPC_B64 : SOP1_64 <0x00000020, "S_SETPC_B64", []>;
134def S_SWAPPC_B64 : SOP1_64 <0x00000021, "S_SWAPPC_B64", []>;
135def S_RFE_B64 : SOP1_64 <0x00000022, "S_RFE_B64", []>;
136
137let hasSideEffects = 1, Uses = [EXEC], Defs = [EXEC] in {
138
139def S_AND_SAVEEXEC_B64 : SOP1_64 <0x00000024, "S_AND_SAVEEXEC_B64", []>;
140def S_OR_SAVEEXEC_B64 : SOP1_64 <0x00000025, "S_OR_SAVEEXEC_B64", []>;
141def S_XOR_SAVEEXEC_B64 : SOP1_64 <0x00000026, "S_XOR_SAVEEXEC_B64", []>;
142def S_ANDN2_SAVEEXEC_B64 : SOP1_64 <0x00000027, "S_ANDN2_SAVEEXEC_B64", []>;
143def S_ORN2_SAVEEXEC_B64 : SOP1_64 <0x00000028, "S_ORN2_SAVEEXEC_B64", []>;
144def S_NAND_SAVEEXEC_B64 : SOP1_64 <0x00000029, "S_NAND_SAVEEXEC_B64", []>;
145def S_NOR_SAVEEXEC_B64 : SOP1_64 <0x0000002a, "S_NOR_SAVEEXEC_B64", []>;
146def S_XNOR_SAVEEXEC_B64 : SOP1_64 <0x0000002b, "S_XNOR_SAVEEXEC_B64", []>;
147
148} // End hasSideEffects = 1
149
150def S_QUADMASK_B32 : SOP1_32 <0x0000002c, "S_QUADMASK_B32", []>;
151def S_QUADMASK_B64 : SOP1_64 <0x0000002d, "S_QUADMASK_B64", []>;
152def S_MOVRELS_B32 : SOP1_32 <0x0000002e, "S_MOVRELS_B32", []>;
153def S_MOVRELS_B64 : SOP1_64 <0x0000002f, "S_MOVRELS_B64", []>;
154def S_MOVRELD_B32 : SOP1_32 <0x00000030, "S_MOVRELD_B32", []>;
155def S_MOVRELD_B64 : SOP1_64 <0x00000031, "S_MOVRELD_B64", []>;
156//def S_CBRANCH_JOIN : SOP1_ <0x00000032, "S_CBRANCH_JOIN", []>;
157def S_MOV_REGRD_B32 : SOP1_32 <0x00000033, "S_MOV_REGRD_B32", []>;
158def S_ABS_I32 : SOP1_32 <0x00000034, "S_ABS_I32", []>;
159def S_MOV_FED_B32 : SOP1_32 <0x00000035, "S_MOV_FED_B32", []>;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000160
Tom Stellard58ac7442014-04-29 23:12:48 +0000161} // let Predicates = [isSI, isCFDepth0]
162
Tom Stellard8d6d4492014-04-22 16:33:57 +0000163//===----------------------------------------------------------------------===//
164// SOP2 Instructions
165//===----------------------------------------------------------------------===//
166
Tom Stellard58ac7442014-04-29 23:12:48 +0000167let Predicates = [isSI, isCFDepth0] in {
168
Tom Stellard8d6d4492014-04-22 16:33:57 +0000169let Defs = [SCC] in { // Carry out goes to SCC
170let isCommutable = 1 in {
171def S_ADD_U32 : SOP2_32 <0x00000000, "S_ADD_U32", []>;
172def S_ADD_I32 : SOP2_32 <0x00000002, "S_ADD_I32",
173 [(set i32:$dst, (add SSrc_32:$src0, SSrc_32:$src1))]
174>;
175} // End isCommutable = 1
176
177def S_SUB_U32 : SOP2_32 <0x00000001, "S_SUB_U32", []>;
178def S_SUB_I32 : SOP2_32 <0x00000003, "S_SUB_I32",
179 [(set i32:$dst, (sub SSrc_32:$src0, SSrc_32:$src1))]
180>;
181
182let Uses = [SCC] in { // Carry in comes from SCC
183let isCommutable = 1 in {
184def S_ADDC_U32 : SOP2_32 <0x00000004, "S_ADDC_U32",
185 [(set i32:$dst, (adde (i32 SSrc_32:$src0), (i32 SSrc_32:$src1)))]>;
186} // End isCommutable = 1
187
188def S_SUBB_U32 : SOP2_32 <0x00000005, "S_SUBB_U32",
189 [(set i32:$dst, (sube (i32 SSrc_32:$src0), (i32 SSrc_32:$src1)))]>;
190} // End Uses = [SCC]
191} // End Defs = [SCC]
192
193def S_MIN_I32 : SOP2_32 <0x00000006, "S_MIN_I32",
194 [(set i32:$dst, (AMDGPUsmin i32:$src0, i32:$src1))]
195>;
196def S_MIN_U32 : SOP2_32 <0x00000007, "S_MIN_U32",
197 [(set i32:$dst, (AMDGPUumin i32:$src0, i32:$src1))]
198>;
199def S_MAX_I32 : SOP2_32 <0x00000008, "S_MAX_I32",
200 [(set i32:$dst, (AMDGPUsmax i32:$src0, i32:$src1))]
201>;
202def S_MAX_U32 : SOP2_32 <0x00000009, "S_MAX_U32",
203 [(set i32:$dst, (AMDGPUumax i32:$src0, i32:$src1))]
204>;
205
206def S_CSELECT_B32 : SOP2 <
207 0x0000000a, (outs SReg_32:$dst),
208 (ins SReg_32:$src0, SReg_32:$src1, SCCReg:$scc), "S_CSELECT_B32",
209 []
210>;
211
212def S_CSELECT_B64 : SOP2_64 <0x0000000b, "S_CSELECT_B64", []>;
213
214def S_AND_B32 : SOP2_32 <0x0000000e, "S_AND_B32",
215 [(set i32:$dst, (and i32:$src0, i32:$src1))]
216>;
217
218def S_AND_B64 : SOP2_64 <0x0000000f, "S_AND_B64",
219 [(set i64:$dst, (and i64:$src0, i64:$src1))]
220>;
221
Tom Stellard8d6d4492014-04-22 16:33:57 +0000222def S_OR_B32 : SOP2_32 <0x00000010, "S_OR_B32",
223 [(set i32:$dst, (or i32:$src0, i32:$src1))]
224>;
225
226def S_OR_B64 : SOP2_64 <0x00000011, "S_OR_B64",
227 [(set i64:$dst, (or i64:$src0, i64:$src1))]
228>;
229
Tom Stellard8d6d4492014-04-22 16:33:57 +0000230def S_XOR_B32 : SOP2_32 <0x00000012, "S_XOR_B32",
231 [(set i32:$dst, (xor i32:$src0, i32:$src1))]
232>;
233
234def S_XOR_B64 : SOP2_64 <0x00000013, "S_XOR_B64",
Tom Stellard58ac7442014-04-29 23:12:48 +0000235 [(set i64:$dst, (xor i64:$src0, i64:$src1))]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000236>;
237def S_ANDN2_B32 : SOP2_32 <0x00000014, "S_ANDN2_B32", []>;
238def S_ANDN2_B64 : SOP2_64 <0x00000015, "S_ANDN2_B64", []>;
239def S_ORN2_B32 : SOP2_32 <0x00000016, "S_ORN2_B32", []>;
240def S_ORN2_B64 : SOP2_64 <0x00000017, "S_ORN2_B64", []>;
241def S_NAND_B32 : SOP2_32 <0x00000018, "S_NAND_B32", []>;
242def S_NAND_B64 : SOP2_64 <0x00000019, "S_NAND_B64", []>;
243def S_NOR_B32 : SOP2_32 <0x0000001a, "S_NOR_B32", []>;
244def S_NOR_B64 : SOP2_64 <0x0000001b, "S_NOR_B64", []>;
245def S_XNOR_B32 : SOP2_32 <0x0000001c, "S_XNOR_B32", []>;
246def S_XNOR_B64 : SOP2_64 <0x0000001d, "S_XNOR_B64", []>;
247
248// Use added complexity so these patterns are preferred to the VALU patterns.
249let AddedComplexity = 1 in {
250
251def S_LSHL_B32 : SOP2_32 <0x0000001e, "S_LSHL_B32",
252 [(set i32:$dst, (shl i32:$src0, i32:$src1))]
253>;
254def S_LSHL_B64 : SOP2_SHIFT_64 <0x0000001f, "S_LSHL_B64",
255 [(set i64:$dst, (shl i64:$src0, i32:$src1))]
256>;
257def S_LSHR_B32 : SOP2_32 <0x00000020, "S_LSHR_B32",
258 [(set i32:$dst, (srl i32:$src0, i32:$src1))]
259>;
260def S_LSHR_B64 : SOP2_SHIFT_64 <0x00000021, "S_LSHR_B64",
261 [(set i64:$dst, (srl i64:$src0, i32:$src1))]
262>;
263def S_ASHR_I32 : SOP2_32 <0x00000022, "S_ASHR_I32",
264 [(set i32:$dst, (sra i32:$src0, i32:$src1))]
265>;
266def S_ASHR_I64 : SOP2_SHIFT_64 <0x00000023, "S_ASHR_I64",
267 [(set i64:$dst, (sra i64:$src0, i32:$src1))]
268>;
269
270} // End AddedComplexity = 1
271
272def S_BFM_B32 : SOP2_32 <0x00000024, "S_BFM_B32", []>;
273def S_BFM_B64 : SOP2_64 <0x00000025, "S_BFM_B64", []>;
274def S_MUL_I32 : SOP2_32 <0x00000026, "S_MUL_I32", []>;
275def S_BFE_U32 : SOP2_32 <0x00000027, "S_BFE_U32", []>;
276def S_BFE_I32 : SOP2_32 <0x00000028, "S_BFE_I32", []>;
277def S_BFE_U64 : SOP2_64 <0x00000029, "S_BFE_U64", []>;
278def S_BFE_I64 : SOP2_64 <0x0000002a, "S_BFE_I64", []>;
279//def S_CBRANCH_G_FORK : SOP2_ <0x0000002b, "S_CBRANCH_G_FORK", []>;
280def S_ABSDIFF_I32 : SOP2_32 <0x0000002c, "S_ABSDIFF_I32", []>;
281
Tom Stellard58ac7442014-04-29 23:12:48 +0000282} // let Predicates = [isSI, isCFDepth0]
283
Tom Stellard8d6d4492014-04-22 16:33:57 +0000284//===----------------------------------------------------------------------===//
285// SOPC Instructions
286//===----------------------------------------------------------------------===//
287
Tom Stellard58ac7442014-04-29 23:12:48 +0000288let Predicates = [isSI, isCFDepth0] in {
289
Tom Stellard8d6d4492014-04-22 16:33:57 +0000290def S_CMP_EQ_I32 : SOPC_32 <0x00000000, "S_CMP_EQ_I32">;
291def S_CMP_LG_I32 : SOPC_32 <0x00000001, "S_CMP_LG_I32">;
292def S_CMP_GT_I32 : SOPC_32 <0x00000002, "S_CMP_GT_I32">;
293def S_CMP_GE_I32 : SOPC_32 <0x00000003, "S_CMP_GE_I32">;
294def S_CMP_LT_I32 : SOPC_32 <0x00000004, "S_CMP_LT_I32">;
295def S_CMP_LE_I32 : SOPC_32 <0x00000005, "S_CMP_LE_I32">;
296def S_CMP_EQ_U32 : SOPC_32 <0x00000006, "S_CMP_EQ_U32">;
297def S_CMP_LG_U32 : SOPC_32 <0x00000007, "S_CMP_LG_U32">;
298def S_CMP_GT_U32 : SOPC_32 <0x00000008, "S_CMP_GT_U32">;
299def S_CMP_GE_U32 : SOPC_32 <0x00000009, "S_CMP_GE_U32">;
300def S_CMP_LT_U32 : SOPC_32 <0x0000000a, "S_CMP_LT_U32">;
301def S_CMP_LE_U32 : SOPC_32 <0x0000000b, "S_CMP_LE_U32">;
302////def S_BITCMP0_B32 : SOPC_BITCMP0 <0x0000000c, "S_BITCMP0_B32", []>;
303////def S_BITCMP1_B32 : SOPC_BITCMP1 <0x0000000d, "S_BITCMP1_B32", []>;
304////def S_BITCMP0_B64 : SOPC_BITCMP0 <0x0000000e, "S_BITCMP0_B64", []>;
305////def S_BITCMP1_B64 : SOPC_BITCMP1 <0x0000000f, "S_BITCMP1_B64", []>;
306//def S_SETVSKIP : SOPC_ <0x00000010, "S_SETVSKIP", []>;
307
Tom Stellard58ac7442014-04-29 23:12:48 +0000308} // let Predicates = [isSI, isCFDepth0]
309
Tom Stellard8d6d4492014-04-22 16:33:57 +0000310//===----------------------------------------------------------------------===//
311// SOPK Instructions
312//===----------------------------------------------------------------------===//
313
Tom Stellard58ac7442014-04-29 23:12:48 +0000314let Predicates = [isSI, isCFDepth0] in {
315
Tom Stellard75aadc22012-12-11 21:25:42 +0000316def S_MOVK_I32 : SOPK_32 <0x00000000, "S_MOVK_I32", []>;
317def S_CMOVK_I32 : SOPK_32 <0x00000002, "S_CMOVK_I32", []>;
318
319/*
320This instruction is disabled for now until we can figure out how to teach
321the instruction selector to correctly use the S_CMP* vs V_CMP*
322instructions.
323
324When this instruction is enabled the code generator sometimes produces this
325invalid sequence:
326
327SCC = S_CMPK_EQ_I32 SGPR0, imm
328VCC = COPY SCC
329VGPR0 = V_CNDMASK VCC, VGPR0, VGPR1
330
331def S_CMPK_EQ_I32 : SOPK <
332 0x00000003, (outs SCCReg:$dst), (ins SReg_32:$src0, i32imm:$src1),
333 "S_CMPK_EQ_I32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000334 [(set i1:$dst, (setcc i32:$src0, imm:$src1, SETEQ))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000335>;
336*/
337
Christian Konig76edd4f2013-02-26 17:52:29 +0000338let isCompare = 1 in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000339def S_CMPK_LG_I32 : SOPK_32 <0x00000004, "S_CMPK_LG_I32", []>;
340def S_CMPK_GT_I32 : SOPK_32 <0x00000005, "S_CMPK_GT_I32", []>;
341def S_CMPK_GE_I32 : SOPK_32 <0x00000006, "S_CMPK_GE_I32", []>;
342def S_CMPK_LT_I32 : SOPK_32 <0x00000007, "S_CMPK_LT_I32", []>;
343def S_CMPK_LE_I32 : SOPK_32 <0x00000008, "S_CMPK_LE_I32", []>;
344def S_CMPK_EQ_U32 : SOPK_32 <0x00000009, "S_CMPK_EQ_U32", []>;
345def S_CMPK_LG_U32 : SOPK_32 <0x0000000a, "S_CMPK_LG_U32", []>;
346def S_CMPK_GT_U32 : SOPK_32 <0x0000000b, "S_CMPK_GT_U32", []>;
347def S_CMPK_GE_U32 : SOPK_32 <0x0000000c, "S_CMPK_GE_U32", []>;
348def S_CMPK_LT_U32 : SOPK_32 <0x0000000d, "S_CMPK_LT_U32", []>;
349def S_CMPK_LE_U32 : SOPK_32 <0x0000000e, "S_CMPK_LE_U32", []>;
Christian Konig76edd4f2013-02-26 17:52:29 +0000350} // End isCompare = 1
351
Matt Arsenault3383eec2013-11-14 22:32:49 +0000352let Defs = [SCC], isCommutable = 1 in {
353 def S_ADDK_I32 : SOPK_32 <0x0000000f, "S_ADDK_I32", []>;
354 def S_MULK_I32 : SOPK_32 <0x00000010, "S_MULK_I32", []>;
355}
356
Tom Stellard75aadc22012-12-11 21:25:42 +0000357//def S_CBRANCH_I_FORK : SOPK_ <0x00000011, "S_CBRANCH_I_FORK", []>;
358def S_GETREG_B32 : SOPK_32 <0x00000012, "S_GETREG_B32", []>;
359def S_SETREG_B32 : SOPK_32 <0x00000013, "S_SETREG_B32", []>;
360def S_GETREG_REGRD_B32 : SOPK_32 <0x00000014, "S_GETREG_REGRD_B32", []>;
361//def S_SETREG_IMM32_B32 : SOPK_32 <0x00000015, "S_SETREG_IMM32_B32", []>;
362//def EXP : EXP_ <0x00000000, "EXP", []>;
363
Tom Stellard58ac7442014-04-29 23:12:48 +0000364} // let Predicates = [isSI, isCFDepth0]
365
Tom Stellard8d6d4492014-04-22 16:33:57 +0000366//===----------------------------------------------------------------------===//
367// SOPP Instructions
368//===----------------------------------------------------------------------===//
369
Tom Stellard58ac7442014-04-29 23:12:48 +0000370let Predicates = [isSI] in {
371
Tom Stellardeba61072014-05-02 15:41:42 +0000372def S_NOP : SOPP <0x00000000, (ins i16imm:$SIMM16), "S_NOP $SIMM16", []>;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000373
374let isTerminator = 1 in {
375
376def S_ENDPGM : SOPP <0x00000001, (ins), "S_ENDPGM",
377 [(IL_retflag)]> {
378 let SIMM16 = 0;
379 let isBarrier = 1;
380 let hasCtrlDep = 1;
381}
382
383let isBranch = 1 in {
384def S_BRANCH : SOPP <
385 0x00000002, (ins brtarget:$target), "S_BRANCH $target",
386 [(br bb:$target)]> {
387 let isBarrier = 1;
388}
389
390let DisableEncoding = "$scc" in {
391def S_CBRANCH_SCC0 : SOPP <
392 0x00000004, (ins brtarget:$target, SCCReg:$scc),
393 "S_CBRANCH_SCC0 $target", []
394>;
395def S_CBRANCH_SCC1 : SOPP <
396 0x00000005, (ins brtarget:$target, SCCReg:$scc),
397 "S_CBRANCH_SCC1 $target",
398 []
399>;
400} // End DisableEncoding = "$scc"
401
402def S_CBRANCH_VCCZ : SOPP <
403 0x00000006, (ins brtarget:$target, VCCReg:$vcc),
404 "S_CBRANCH_VCCZ $target",
405 []
406>;
407def S_CBRANCH_VCCNZ : SOPP <
408 0x00000007, (ins brtarget:$target, VCCReg:$vcc),
409 "S_CBRANCH_VCCNZ $target",
410 []
411>;
412
413let DisableEncoding = "$exec" in {
414def S_CBRANCH_EXECZ : SOPP <
415 0x00000008, (ins brtarget:$target, EXECReg:$exec),
416 "S_CBRANCH_EXECZ $target",
417 []
418>;
419def S_CBRANCH_EXECNZ : SOPP <
420 0x00000009, (ins brtarget:$target, EXECReg:$exec),
421 "S_CBRANCH_EXECNZ $target",
422 []
423>;
424} // End DisableEncoding = "$exec"
425
426
427} // End isBranch = 1
428} // End isTerminator = 1
429
430let hasSideEffects = 1 in {
431def S_BARRIER : SOPP <0x0000000a, (ins), "S_BARRIER",
432 [(int_AMDGPU_barrier_local)]
433> {
434 let SIMM16 = 0;
435 let isBarrier = 1;
436 let hasCtrlDep = 1;
437 let mayLoad = 1;
438 let mayStore = 1;
439}
440
441def S_WAITCNT : SOPP <0x0000000c, (ins WAIT_FLAG:$simm16), "S_WAITCNT $simm16",
442 []
443>;
444//def S_SETHALT : SOPP_ <0x0000000d, "S_SETHALT", []>;
445//def S_SLEEP : SOPP_ <0x0000000e, "S_SLEEP", []>;
446//def S_SETPRIO : SOPP_ <0x0000000f, "S_SETPRIO", []>;
447
448let Uses = [EXEC] in {
449 def S_SENDMSG : SOPP <0x00000010, (ins SendMsgImm:$simm16, M0Reg:$m0), "S_SENDMSG $simm16",
450 [(int_SI_sendmsg imm:$simm16, M0Reg:$m0)]
451 > {
452 let DisableEncoding = "$m0";
453 }
454} // End Uses = [EXEC]
455
456//def S_SENDMSGHALT : SOPP_ <0x00000011, "S_SENDMSGHALT", []>;
457//def S_TRAP : SOPP_ <0x00000012, "S_TRAP", []>;
458//def S_ICACHE_INV : SOPP_ <0x00000013, "S_ICACHE_INV", []>;
459//def S_INCPERFLEVEL : SOPP_ <0x00000014, "S_INCPERFLEVEL", []>;
460//def S_DECPERFLEVEL : SOPP_ <0x00000015, "S_DECPERFLEVEL", []>;
461//def S_TTRACEDATA : SOPP_ <0x00000016, "S_TTRACEDATA", []>;
462} // End hasSideEffects
463
Tom Stellard58ac7442014-04-29 23:12:48 +0000464} // let Predicates = [isSI, isCFDepth0]
465
466let Predicates = [isSI] in {
467
Tom Stellard8d6d4492014-04-22 16:33:57 +0000468//===----------------------------------------------------------------------===//
469// VOPC Instructions
470//===----------------------------------------------------------------------===//
471
Christian Konig76edd4f2013-02-26 17:52:29 +0000472let isCompare = 1 in {
473
Christian Konigb19849a2013-02-21 15:17:04 +0000474defm V_CMP_F_F32 : VOPC_32 <0x00000000, "V_CMP_F_F32">;
Tom Stellardc0845332013-11-22 23:07:58 +0000475defm V_CMP_LT_F32 : VOPC_32 <0x00000001, "V_CMP_LT_F32", f32, COND_OLT>;
476defm V_CMP_EQ_F32 : VOPC_32 <0x00000002, "V_CMP_EQ_F32", f32, COND_OEQ>;
477defm V_CMP_LE_F32 : VOPC_32 <0x00000003, "V_CMP_LE_F32", f32, COND_OLE>;
478defm V_CMP_GT_F32 : VOPC_32 <0x00000004, "V_CMP_GT_F32", f32, COND_OGT>;
479defm V_CMP_LG_F32 : VOPC_32 <0x00000005, "V_CMP_LG_F32">;
480defm V_CMP_GE_F32 : VOPC_32 <0x00000006, "V_CMP_GE_F32", f32, COND_OGE>;
481defm V_CMP_O_F32 : VOPC_32 <0x00000007, "V_CMP_O_F32", f32, COND_O>;
482defm V_CMP_U_F32 : VOPC_32 <0x00000008, "V_CMP_U_F32", f32, COND_UO>;
Christian Konigb19849a2013-02-21 15:17:04 +0000483defm V_CMP_NGE_F32 : VOPC_32 <0x00000009, "V_CMP_NGE_F32">;
484defm V_CMP_NLG_F32 : VOPC_32 <0x0000000a, "V_CMP_NLG_F32">;
485defm V_CMP_NGT_F32 : VOPC_32 <0x0000000b, "V_CMP_NGT_F32">;
486defm V_CMP_NLE_F32 : VOPC_32 <0x0000000c, "V_CMP_NLE_F32">;
Tom Stellardc0845332013-11-22 23:07:58 +0000487defm V_CMP_NEQ_F32 : VOPC_32 <0x0000000d, "V_CMP_NEQ_F32", f32, COND_UNE>;
Christian Konigb19849a2013-02-21 15:17:04 +0000488defm V_CMP_NLT_F32 : VOPC_32 <0x0000000e, "V_CMP_NLT_F32">;
489defm V_CMP_TRU_F32 : VOPC_32 <0x0000000f, "V_CMP_TRU_F32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000490
Christian Konig76edd4f2013-02-26 17:52:29 +0000491let hasSideEffects = 1, Defs = [EXEC] in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000492
Christian Konigb19849a2013-02-21 15:17:04 +0000493defm V_CMPX_F_F32 : VOPC_32 <0x00000010, "V_CMPX_F_F32">;
494defm V_CMPX_LT_F32 : VOPC_32 <0x00000011, "V_CMPX_LT_F32">;
495defm V_CMPX_EQ_F32 : VOPC_32 <0x00000012, "V_CMPX_EQ_F32">;
496defm V_CMPX_LE_F32 : VOPC_32 <0x00000013, "V_CMPX_LE_F32">;
497defm V_CMPX_GT_F32 : VOPC_32 <0x00000014, "V_CMPX_GT_F32">;
498defm V_CMPX_LG_F32 : VOPC_32 <0x00000015, "V_CMPX_LG_F32">;
499defm V_CMPX_GE_F32 : VOPC_32 <0x00000016, "V_CMPX_GE_F32">;
500defm V_CMPX_O_F32 : VOPC_32 <0x00000017, "V_CMPX_O_F32">;
501defm V_CMPX_U_F32 : VOPC_32 <0x00000018, "V_CMPX_U_F32">;
502defm V_CMPX_NGE_F32 : VOPC_32 <0x00000019, "V_CMPX_NGE_F32">;
503defm V_CMPX_NLG_F32 : VOPC_32 <0x0000001a, "V_CMPX_NLG_F32">;
504defm V_CMPX_NGT_F32 : VOPC_32 <0x0000001b, "V_CMPX_NGT_F32">;
505defm V_CMPX_NLE_F32 : VOPC_32 <0x0000001c, "V_CMPX_NLE_F32">;
506defm V_CMPX_NEQ_F32 : VOPC_32 <0x0000001d, "V_CMPX_NEQ_F32">;
507defm V_CMPX_NLT_F32 : VOPC_32 <0x0000001e, "V_CMPX_NLT_F32">;
508defm V_CMPX_TRU_F32 : VOPC_32 <0x0000001f, "V_CMPX_TRU_F32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000509
Christian Konig76edd4f2013-02-26 17:52:29 +0000510} // End hasSideEffects = 1, Defs = [EXEC]
Tom Stellard75aadc22012-12-11 21:25:42 +0000511
Christian Konigb19849a2013-02-21 15:17:04 +0000512defm V_CMP_F_F64 : VOPC_64 <0x00000020, "V_CMP_F_F64">;
Tom Stellardc0845332013-11-22 23:07:58 +0000513defm V_CMP_LT_F64 : VOPC_64 <0x00000021, "V_CMP_LT_F64", f64, COND_OLT>;
514defm V_CMP_EQ_F64 : VOPC_64 <0x00000022, "V_CMP_EQ_F64", f64, COND_OEQ>;
515defm V_CMP_LE_F64 : VOPC_64 <0x00000023, "V_CMP_LE_F64", f64, COND_OLE>;
516defm V_CMP_GT_F64 : VOPC_64 <0x00000024, "V_CMP_GT_F64", f64, COND_OGT>;
Christian Konigb19849a2013-02-21 15:17:04 +0000517defm V_CMP_LG_F64 : VOPC_64 <0x00000025, "V_CMP_LG_F64">;
Tom Stellardc0845332013-11-22 23:07:58 +0000518defm V_CMP_GE_F64 : VOPC_64 <0x00000026, "V_CMP_GE_F64", f64, COND_OGE>;
519defm V_CMP_O_F64 : VOPC_64 <0x00000027, "V_CMP_O_F64", f64, COND_O>;
520defm V_CMP_U_F64 : VOPC_64 <0x00000028, "V_CMP_U_F64", f64, COND_UO>;
Christian Konigb19849a2013-02-21 15:17:04 +0000521defm V_CMP_NGE_F64 : VOPC_64 <0x00000029, "V_CMP_NGE_F64">;
522defm V_CMP_NLG_F64 : VOPC_64 <0x0000002a, "V_CMP_NLG_F64">;
523defm V_CMP_NGT_F64 : VOPC_64 <0x0000002b, "V_CMP_NGT_F64">;
524defm V_CMP_NLE_F64 : VOPC_64 <0x0000002c, "V_CMP_NLE_F64">;
Tom Stellardc0845332013-11-22 23:07:58 +0000525defm V_CMP_NEQ_F64 : VOPC_64 <0x0000002d, "V_CMP_NEQ_F64", f64, COND_UNE>;
Christian Konigb19849a2013-02-21 15:17:04 +0000526defm V_CMP_NLT_F64 : VOPC_64 <0x0000002e, "V_CMP_NLT_F64">;
527defm V_CMP_TRU_F64 : VOPC_64 <0x0000002f, "V_CMP_TRU_F64">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000528
Christian Konig76edd4f2013-02-26 17:52:29 +0000529let hasSideEffects = 1, Defs = [EXEC] in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000530
Christian Konigb19849a2013-02-21 15:17:04 +0000531defm V_CMPX_F_F64 : VOPC_64 <0x00000030, "V_CMPX_F_F64">;
532defm V_CMPX_LT_F64 : VOPC_64 <0x00000031, "V_CMPX_LT_F64">;
533defm V_CMPX_EQ_F64 : VOPC_64 <0x00000032, "V_CMPX_EQ_F64">;
534defm V_CMPX_LE_F64 : VOPC_64 <0x00000033, "V_CMPX_LE_F64">;
535defm V_CMPX_GT_F64 : VOPC_64 <0x00000034, "V_CMPX_GT_F64">;
536defm V_CMPX_LG_F64 : VOPC_64 <0x00000035, "V_CMPX_LG_F64">;
537defm V_CMPX_GE_F64 : VOPC_64 <0x00000036, "V_CMPX_GE_F64">;
538defm V_CMPX_O_F64 : VOPC_64 <0x00000037, "V_CMPX_O_F64">;
539defm V_CMPX_U_F64 : VOPC_64 <0x00000038, "V_CMPX_U_F64">;
540defm V_CMPX_NGE_F64 : VOPC_64 <0x00000039, "V_CMPX_NGE_F64">;
541defm V_CMPX_NLG_F64 : VOPC_64 <0x0000003a, "V_CMPX_NLG_F64">;
542defm V_CMPX_NGT_F64 : VOPC_64 <0x0000003b, "V_CMPX_NGT_F64">;
543defm V_CMPX_NLE_F64 : VOPC_64 <0x0000003c, "V_CMPX_NLE_F64">;
544defm V_CMPX_NEQ_F64 : VOPC_64 <0x0000003d, "V_CMPX_NEQ_F64">;
545defm V_CMPX_NLT_F64 : VOPC_64 <0x0000003e, "V_CMPX_NLT_F64">;
546defm V_CMPX_TRU_F64 : VOPC_64 <0x0000003f, "V_CMPX_TRU_F64">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000547
Christian Konig76edd4f2013-02-26 17:52:29 +0000548} // End hasSideEffects = 1, Defs = [EXEC]
Tom Stellard75aadc22012-12-11 21:25:42 +0000549
Christian Konigb19849a2013-02-21 15:17:04 +0000550defm V_CMPS_F_F32 : VOPC_32 <0x00000040, "V_CMPS_F_F32">;
551defm V_CMPS_LT_F32 : VOPC_32 <0x00000041, "V_CMPS_LT_F32">;
552defm V_CMPS_EQ_F32 : VOPC_32 <0x00000042, "V_CMPS_EQ_F32">;
553defm V_CMPS_LE_F32 : VOPC_32 <0x00000043, "V_CMPS_LE_F32">;
554defm V_CMPS_GT_F32 : VOPC_32 <0x00000044, "V_CMPS_GT_F32">;
555defm V_CMPS_LG_F32 : VOPC_32 <0x00000045, "V_CMPS_LG_F32">;
556defm V_CMPS_GE_F32 : VOPC_32 <0x00000046, "V_CMPS_GE_F32">;
557defm V_CMPS_O_F32 : VOPC_32 <0x00000047, "V_CMPS_O_F32">;
558defm V_CMPS_U_F32 : VOPC_32 <0x00000048, "V_CMPS_U_F32">;
559defm V_CMPS_NGE_F32 : VOPC_32 <0x00000049, "V_CMPS_NGE_F32">;
560defm V_CMPS_NLG_F32 : VOPC_32 <0x0000004a, "V_CMPS_NLG_F32">;
561defm V_CMPS_NGT_F32 : VOPC_32 <0x0000004b, "V_CMPS_NGT_F32">;
562defm V_CMPS_NLE_F32 : VOPC_32 <0x0000004c, "V_CMPS_NLE_F32">;
563defm V_CMPS_NEQ_F32 : VOPC_32 <0x0000004d, "V_CMPS_NEQ_F32">;
564defm V_CMPS_NLT_F32 : VOPC_32 <0x0000004e, "V_CMPS_NLT_F32">;
565defm V_CMPS_TRU_F32 : VOPC_32 <0x0000004f, "V_CMPS_TRU_F32">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000566
567let hasSideEffects = 1, Defs = [EXEC] in {
568
Christian Konigb19849a2013-02-21 15:17:04 +0000569defm V_CMPSX_F_F32 : VOPC_32 <0x00000050, "V_CMPSX_F_F32">;
570defm V_CMPSX_LT_F32 : VOPC_32 <0x00000051, "V_CMPSX_LT_F32">;
571defm V_CMPSX_EQ_F32 : VOPC_32 <0x00000052, "V_CMPSX_EQ_F32">;
572defm V_CMPSX_LE_F32 : VOPC_32 <0x00000053, "V_CMPSX_LE_F32">;
573defm V_CMPSX_GT_F32 : VOPC_32 <0x00000054, "V_CMPSX_GT_F32">;
574defm V_CMPSX_LG_F32 : VOPC_32 <0x00000055, "V_CMPSX_LG_F32">;
575defm V_CMPSX_GE_F32 : VOPC_32 <0x00000056, "V_CMPSX_GE_F32">;
576defm V_CMPSX_O_F32 : VOPC_32 <0x00000057, "V_CMPSX_O_F32">;
577defm V_CMPSX_U_F32 : VOPC_32 <0x00000058, "V_CMPSX_U_F32">;
578defm V_CMPSX_NGE_F32 : VOPC_32 <0x00000059, "V_CMPSX_NGE_F32">;
579defm V_CMPSX_NLG_F32 : VOPC_32 <0x0000005a, "V_CMPSX_NLG_F32">;
580defm V_CMPSX_NGT_F32 : VOPC_32 <0x0000005b, "V_CMPSX_NGT_F32">;
581defm V_CMPSX_NLE_F32 : VOPC_32 <0x0000005c, "V_CMPSX_NLE_F32">;
582defm V_CMPSX_NEQ_F32 : VOPC_32 <0x0000005d, "V_CMPSX_NEQ_F32">;
583defm V_CMPSX_NLT_F32 : VOPC_32 <0x0000005e, "V_CMPSX_NLT_F32">;
584defm V_CMPSX_TRU_F32 : VOPC_32 <0x0000005f, "V_CMPSX_TRU_F32">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000585
586} // End hasSideEffects = 1, Defs = [EXEC]
587
Christian Konigb19849a2013-02-21 15:17:04 +0000588defm V_CMPS_F_F64 : VOPC_64 <0x00000060, "V_CMPS_F_F64">;
589defm V_CMPS_LT_F64 : VOPC_64 <0x00000061, "V_CMPS_LT_F64">;
590defm V_CMPS_EQ_F64 : VOPC_64 <0x00000062, "V_CMPS_EQ_F64">;
591defm V_CMPS_LE_F64 : VOPC_64 <0x00000063, "V_CMPS_LE_F64">;
592defm V_CMPS_GT_F64 : VOPC_64 <0x00000064, "V_CMPS_GT_F64">;
593defm V_CMPS_LG_F64 : VOPC_64 <0x00000065, "V_CMPS_LG_F64">;
594defm V_CMPS_GE_F64 : VOPC_64 <0x00000066, "V_CMPS_GE_F64">;
595defm V_CMPS_O_F64 : VOPC_64 <0x00000067, "V_CMPS_O_F64">;
596defm V_CMPS_U_F64 : VOPC_64 <0x00000068, "V_CMPS_U_F64">;
597defm V_CMPS_NGE_F64 : VOPC_64 <0x00000069, "V_CMPS_NGE_F64">;
598defm V_CMPS_NLG_F64 : VOPC_64 <0x0000006a, "V_CMPS_NLG_F64">;
599defm V_CMPS_NGT_F64 : VOPC_64 <0x0000006b, "V_CMPS_NGT_F64">;
600defm V_CMPS_NLE_F64 : VOPC_64 <0x0000006c, "V_CMPS_NLE_F64">;
601defm V_CMPS_NEQ_F64 : VOPC_64 <0x0000006d, "V_CMPS_NEQ_F64">;
602defm V_CMPS_NLT_F64 : VOPC_64 <0x0000006e, "V_CMPS_NLT_F64">;
603defm V_CMPS_TRU_F64 : VOPC_64 <0x0000006f, "V_CMPS_TRU_F64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000604
605let hasSideEffects = 1, Defs = [EXEC] in {
606
Christian Konigb19849a2013-02-21 15:17:04 +0000607defm V_CMPSX_F_F64 : VOPC_64 <0x00000070, "V_CMPSX_F_F64">;
608defm V_CMPSX_LT_F64 : VOPC_64 <0x00000071, "V_CMPSX_LT_F64">;
609defm V_CMPSX_EQ_F64 : VOPC_64 <0x00000072, "V_CMPSX_EQ_F64">;
610defm V_CMPSX_LE_F64 : VOPC_64 <0x00000073, "V_CMPSX_LE_F64">;
611defm V_CMPSX_GT_F64 : VOPC_64 <0x00000074, "V_CMPSX_GT_F64">;
612defm V_CMPSX_LG_F64 : VOPC_64 <0x00000075, "V_CMPSX_LG_F64">;
613defm V_CMPSX_GE_F64 : VOPC_64 <0x00000076, "V_CMPSX_GE_F64">;
614defm V_CMPSX_O_F64 : VOPC_64 <0x00000077, "V_CMPSX_O_F64">;
615defm V_CMPSX_U_F64 : VOPC_64 <0x00000078, "V_CMPSX_U_F64">;
616defm V_CMPSX_NGE_F64 : VOPC_64 <0x00000079, "V_CMPSX_NGE_F64">;
617defm V_CMPSX_NLG_F64 : VOPC_64 <0x0000007a, "V_CMPSX_NLG_F64">;
618defm V_CMPSX_NGT_F64 : VOPC_64 <0x0000007b, "V_CMPSX_NGT_F64">;
619defm V_CMPSX_NLE_F64 : VOPC_64 <0x0000007c, "V_CMPSX_NLE_F64">;
620defm V_CMPSX_NEQ_F64 : VOPC_64 <0x0000007d, "V_CMPSX_NEQ_F64">;
621defm V_CMPSX_NLT_F64 : VOPC_64 <0x0000007e, "V_CMPSX_NLT_F64">;
622defm V_CMPSX_TRU_F64 : VOPC_64 <0x0000007f, "V_CMPSX_TRU_F64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000623
624} // End hasSideEffects = 1, Defs = [EXEC]
625
Christian Konigb19849a2013-02-21 15:17:04 +0000626defm V_CMP_F_I32 : VOPC_32 <0x00000080, "V_CMP_F_I32">;
Tom Stellardc0845332013-11-22 23:07:58 +0000627defm V_CMP_LT_I32 : VOPC_32 <0x00000081, "V_CMP_LT_I32", i32, COND_SLT>;
Christian Konigb19849a2013-02-21 15:17:04 +0000628defm V_CMP_EQ_I32 : VOPC_32 <0x00000082, "V_CMP_EQ_I32", i32, COND_EQ>;
Tom Stellardc0845332013-11-22 23:07:58 +0000629defm V_CMP_LE_I32 : VOPC_32 <0x00000083, "V_CMP_LE_I32", i32, COND_SLE>;
630defm V_CMP_GT_I32 : VOPC_32 <0x00000084, "V_CMP_GT_I32", i32, COND_SGT>;
Christian Konigb19849a2013-02-21 15:17:04 +0000631defm V_CMP_NE_I32 : VOPC_32 <0x00000085, "V_CMP_NE_I32", i32, COND_NE>;
Tom Stellardc0845332013-11-22 23:07:58 +0000632defm V_CMP_GE_I32 : VOPC_32 <0x00000086, "V_CMP_GE_I32", i32, COND_SGE>;
Christian Konigb19849a2013-02-21 15:17:04 +0000633defm V_CMP_T_I32 : VOPC_32 <0x00000087, "V_CMP_T_I32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000634
Christian Konig76edd4f2013-02-26 17:52:29 +0000635let hasSideEffects = 1, Defs = [EXEC] in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000636
Christian Konigb19849a2013-02-21 15:17:04 +0000637defm V_CMPX_F_I32 : VOPC_32 <0x00000090, "V_CMPX_F_I32">;
638defm V_CMPX_LT_I32 : VOPC_32 <0x00000091, "V_CMPX_LT_I32">;
639defm V_CMPX_EQ_I32 : VOPC_32 <0x00000092, "V_CMPX_EQ_I32">;
640defm V_CMPX_LE_I32 : VOPC_32 <0x00000093, "V_CMPX_LE_I32">;
641defm V_CMPX_GT_I32 : VOPC_32 <0x00000094, "V_CMPX_GT_I32">;
642defm V_CMPX_NE_I32 : VOPC_32 <0x00000095, "V_CMPX_NE_I32">;
643defm V_CMPX_GE_I32 : VOPC_32 <0x00000096, "V_CMPX_GE_I32">;
644defm V_CMPX_T_I32 : VOPC_32 <0x00000097, "V_CMPX_T_I32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000645
Christian Konig76edd4f2013-02-26 17:52:29 +0000646} // End hasSideEffects = 1, Defs = [EXEC]
Tom Stellard75aadc22012-12-11 21:25:42 +0000647
Christian Konigb19849a2013-02-21 15:17:04 +0000648defm V_CMP_F_I64 : VOPC_64 <0x000000a0, "V_CMP_F_I64">;
Tom Stellardc0845332013-11-22 23:07:58 +0000649defm V_CMP_LT_I64 : VOPC_64 <0x000000a1, "V_CMP_LT_I64", i64, COND_SLT>;
650defm V_CMP_EQ_I64 : VOPC_64 <0x000000a2, "V_CMP_EQ_I64", i64, COND_EQ>;
651defm V_CMP_LE_I64 : VOPC_64 <0x000000a3, "V_CMP_LE_I64", i64, COND_SLE>;
652defm V_CMP_GT_I64 : VOPC_64 <0x000000a4, "V_CMP_GT_I64", i64, COND_SGT>;
653defm V_CMP_NE_I64 : VOPC_64 <0x000000a5, "V_CMP_NE_I64", i64, COND_NE>;
654defm V_CMP_GE_I64 : VOPC_64 <0x000000a6, "V_CMP_GE_I64", i64, COND_SGE>;
Christian Konigb19849a2013-02-21 15:17:04 +0000655defm V_CMP_T_I64 : VOPC_64 <0x000000a7, "V_CMP_T_I64">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000656
Christian Konig76edd4f2013-02-26 17:52:29 +0000657let hasSideEffects = 1, Defs = [EXEC] in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000658
Christian Konigb19849a2013-02-21 15:17:04 +0000659defm V_CMPX_F_I64 : VOPC_64 <0x000000b0, "V_CMPX_F_I64">;
660defm V_CMPX_LT_I64 : VOPC_64 <0x000000b1, "V_CMPX_LT_I64">;
661defm V_CMPX_EQ_I64 : VOPC_64 <0x000000b2, "V_CMPX_EQ_I64">;
662defm V_CMPX_LE_I64 : VOPC_64 <0x000000b3, "V_CMPX_LE_I64">;
663defm V_CMPX_GT_I64 : VOPC_64 <0x000000b4, "V_CMPX_GT_I64">;
664defm V_CMPX_NE_I64 : VOPC_64 <0x000000b5, "V_CMPX_NE_I64">;
665defm V_CMPX_GE_I64 : VOPC_64 <0x000000b6, "V_CMPX_GE_I64">;
666defm V_CMPX_T_I64 : VOPC_64 <0x000000b7, "V_CMPX_T_I64">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000667
Christian Konig76edd4f2013-02-26 17:52:29 +0000668} // End hasSideEffects = 1, Defs = [EXEC]
Tom Stellard75aadc22012-12-11 21:25:42 +0000669
Christian Konigb19849a2013-02-21 15:17:04 +0000670defm V_CMP_F_U32 : VOPC_32 <0x000000c0, "V_CMP_F_U32">;
Tom Stellardc0845332013-11-22 23:07:58 +0000671defm V_CMP_LT_U32 : VOPC_32 <0x000000c1, "V_CMP_LT_U32", i32, COND_ULT>;
672defm V_CMP_EQ_U32 : VOPC_32 <0x000000c2, "V_CMP_EQ_U32", i32, COND_EQ>;
673defm V_CMP_LE_U32 : VOPC_32 <0x000000c3, "V_CMP_LE_U32", i32, COND_ULE>;
674defm V_CMP_GT_U32 : VOPC_32 <0x000000c4, "V_CMP_GT_U32", i32, COND_UGT>;
675defm V_CMP_NE_U32 : VOPC_32 <0x000000c5, "V_CMP_NE_U32", i32, COND_NE>;
676defm V_CMP_GE_U32 : VOPC_32 <0x000000c6, "V_CMP_GE_U32", i32, COND_UGE>;
Christian Konigb19849a2013-02-21 15:17:04 +0000677defm V_CMP_T_U32 : VOPC_32 <0x000000c7, "V_CMP_T_U32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000678
Christian Konig76edd4f2013-02-26 17:52:29 +0000679let hasSideEffects = 1, Defs = [EXEC] in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000680
Christian Konigb19849a2013-02-21 15:17:04 +0000681defm V_CMPX_F_U32 : VOPC_32 <0x000000d0, "V_CMPX_F_U32">;
682defm V_CMPX_LT_U32 : VOPC_32 <0x000000d1, "V_CMPX_LT_U32">;
683defm V_CMPX_EQ_U32 : VOPC_32 <0x000000d2, "V_CMPX_EQ_U32">;
684defm V_CMPX_LE_U32 : VOPC_32 <0x000000d3, "V_CMPX_LE_U32">;
685defm V_CMPX_GT_U32 : VOPC_32 <0x000000d4, "V_CMPX_GT_U32">;
686defm V_CMPX_NE_U32 : VOPC_32 <0x000000d5, "V_CMPX_NE_U32">;
687defm V_CMPX_GE_U32 : VOPC_32 <0x000000d6, "V_CMPX_GE_U32">;
688defm V_CMPX_T_U32 : VOPC_32 <0x000000d7, "V_CMPX_T_U32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000689
Christian Konig76edd4f2013-02-26 17:52:29 +0000690} // End hasSideEffects = 1, Defs = [EXEC]
Tom Stellard75aadc22012-12-11 21:25:42 +0000691
Christian Konigb19849a2013-02-21 15:17:04 +0000692defm V_CMP_F_U64 : VOPC_64 <0x000000e0, "V_CMP_F_U64">;
Tom Stellardc0845332013-11-22 23:07:58 +0000693defm V_CMP_LT_U64 : VOPC_64 <0x000000e1, "V_CMP_LT_U64", i64, COND_ULT>;
694defm V_CMP_EQ_U64 : VOPC_64 <0x000000e2, "V_CMP_EQ_U64", i64, COND_EQ>;
695defm V_CMP_LE_U64 : VOPC_64 <0x000000e3, "V_CMP_LE_U64", i64, COND_ULE>;
696defm V_CMP_GT_U64 : VOPC_64 <0x000000e4, "V_CMP_GT_U64", i64, COND_UGT>;
697defm V_CMP_NE_U64 : VOPC_64 <0x000000e5, "V_CMP_NE_U64", i64, COND_NE>;
698defm V_CMP_GE_U64 : VOPC_64 <0x000000e6, "V_CMP_GE_U64", i64, COND_UGE>;
Christian Konigb19849a2013-02-21 15:17:04 +0000699defm V_CMP_T_U64 : VOPC_64 <0x000000e7, "V_CMP_T_U64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000700
701let hasSideEffects = 1, Defs = [EXEC] in {
702
Christian Konigb19849a2013-02-21 15:17:04 +0000703defm V_CMPX_F_U64 : VOPC_64 <0x000000f0, "V_CMPX_F_U64">;
704defm V_CMPX_LT_U64 : VOPC_64 <0x000000f1, "V_CMPX_LT_U64">;
705defm V_CMPX_EQ_U64 : VOPC_64 <0x000000f2, "V_CMPX_EQ_U64">;
706defm V_CMPX_LE_U64 : VOPC_64 <0x000000f3, "V_CMPX_LE_U64">;
707defm V_CMPX_GT_U64 : VOPC_64 <0x000000f4, "V_CMPX_GT_U64">;
708defm V_CMPX_NE_U64 : VOPC_64 <0x000000f5, "V_CMPX_NE_U64">;
709defm V_CMPX_GE_U64 : VOPC_64 <0x000000f6, "V_CMPX_GE_U64">;
710defm V_CMPX_T_U64 : VOPC_64 <0x000000f7, "V_CMPX_T_U64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000711
712} // End hasSideEffects = 1, Defs = [EXEC]
713
Christian Konigb19849a2013-02-21 15:17:04 +0000714defm V_CMP_CLASS_F32 : VOPC_32 <0x00000088, "V_CMP_CLASS_F32">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000715
716let hasSideEffects = 1, Defs = [EXEC] in {
Christian Konigb19849a2013-02-21 15:17:04 +0000717defm V_CMPX_CLASS_F32 : VOPC_32 <0x00000098, "V_CMPX_CLASS_F32">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000718} // End hasSideEffects = 1, Defs = [EXEC]
719
Christian Konigb19849a2013-02-21 15:17:04 +0000720defm V_CMP_CLASS_F64 : VOPC_64 <0x000000a8, "V_CMP_CLASS_F64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000721
722let hasSideEffects = 1, Defs = [EXEC] in {
Christian Konigb19849a2013-02-21 15:17:04 +0000723defm V_CMPX_CLASS_F64 : VOPC_64 <0x000000b8, "V_CMPX_CLASS_F64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000724} // End hasSideEffects = 1, Defs = [EXEC]
725
726} // End isCompare = 1
727
Tom Stellard8d6d4492014-04-22 16:33:57 +0000728//===----------------------------------------------------------------------===//
729// DS Instructions
730//===----------------------------------------------------------------------===//
731
Tom Stellard13c68ef2013-09-05 18:38:09 +0000732def DS_ADD_U32_RTN : DS_1A1D_RET <0x20, "DS_ADD_U32_RTN", VReg_32>;
Aaron Watry372cecf2013-09-06 20:17:42 +0000733def DS_SUB_U32_RTN : DS_1A1D_RET <0x21, "DS_SUB_U32_RTN", VReg_32>;
Michel Danzer1c454302013-07-10 16:36:43 +0000734def DS_WRITE_B32 : DS_Store_Helper <0x0000000d, "DS_WRITE_B32", VReg_32>;
Tom Stellardf3d166a2013-08-26 15:05:49 +0000735def DS_WRITE_B8 : DS_Store_Helper <0x00000001e, "DS_WRITE_B8", VReg_32>;
736def DS_WRITE_B16 : DS_Store_Helper <0x00000001f, "DS_WRITE_B16", VReg_32>;
Matt Arsenaultd06ebd92014-03-19 22:19:54 +0000737def DS_WRITE_B64 : DS_Store_Helper <0x00000004d, "DS_WRITE_B64", VReg_64>;
738
Michel Danzer1c454302013-07-10 16:36:43 +0000739def DS_READ_B32 : DS_Load_Helper <0x00000036, "DS_READ_B32", VReg_32>;
Tom Stellardc6f4a292013-08-26 15:05:59 +0000740def DS_READ_I8 : DS_Load_Helper <0x00000039, "DS_READ_I8", VReg_32>;
741def DS_READ_U8 : DS_Load_Helper <0x0000003a, "DS_READ_U8", VReg_32>;
742def DS_READ_I16 : DS_Load_Helper <0x0000003b, "DS_READ_I16", VReg_32>;
743def DS_READ_U16 : DS_Load_Helper <0x0000003c, "DS_READ_U16", VReg_32>;
Matt Arsenaultb9433482014-03-19 22:19:52 +0000744def DS_READ_B64 : DS_Load_Helper <0x00000076, "DS_READ_B64", VReg_64>;
Michel Danzer1c454302013-07-10 16:36:43 +0000745
Matt Arsenaultdd78b802014-03-19 22:19:56 +0000746// 2 forms.
747def DS_WRITE2_B32 : DS_Load2_Helper <0x0000000E, "DS_WRITE2_B32", VReg_64>;
748def DS_WRITE2_B64 : DS_Load2_Helper <0x0000004E, "DS_WRITE2_B64", VReg_128>;
749
750def DS_READ2_B32 : DS_Load2_Helper <0x00000037, "DS_READ2_B32", VReg_64>;
751def DS_READ2_B64 : DS_Load2_Helper <0x00000075, "DS_READ2_B64", VReg_128>;
752
753// TODO: DS_READ2ST64_B32, DS_READ2ST64_B64,
754// DS_WRITE2ST64_B32, DS_WRITE2ST64_B64
755
Tom Stellard8d6d4492014-04-22 16:33:57 +0000756//===----------------------------------------------------------------------===//
757// MUBUF Instructions
758//===----------------------------------------------------------------------===//
Matt Arsenaultdd78b802014-03-19 22:19:56 +0000759
Tom Stellard75aadc22012-12-11 21:25:42 +0000760//def BUFFER_LOAD_FORMAT_X : MUBUF_ <0x00000000, "BUFFER_LOAD_FORMAT_X", []>;
761//def BUFFER_LOAD_FORMAT_XY : MUBUF_ <0x00000001, "BUFFER_LOAD_FORMAT_XY", []>;
762//def BUFFER_LOAD_FORMAT_XYZ : MUBUF_ <0x00000002, "BUFFER_LOAD_FORMAT_XYZ", []>;
Tom Stellardf1ee7162013-05-20 15:02:31 +0000763defm BUFFER_LOAD_FORMAT_XYZW : MUBUF_Load_Helper <0x00000003, "BUFFER_LOAD_FORMAT_XYZW", VReg_128>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000764//def BUFFER_STORE_FORMAT_X : MUBUF_ <0x00000004, "BUFFER_STORE_FORMAT_X", []>;
765//def BUFFER_STORE_FORMAT_XY : MUBUF_ <0x00000005, "BUFFER_STORE_FORMAT_XY", []>;
766//def BUFFER_STORE_FORMAT_XYZ : MUBUF_ <0x00000006, "BUFFER_STORE_FORMAT_XYZ", []>;
767//def BUFFER_STORE_FORMAT_XYZW : MUBUF_ <0x00000007, "BUFFER_STORE_FORMAT_XYZW", []>;
Tom Stellard07a10a32013-06-03 17:39:43 +0000768defm BUFFER_LOAD_UBYTE : MUBUF_Load_Helper <0x00000008, "BUFFER_LOAD_UBYTE", VReg_32>;
Tom Stellard9f950332013-07-23 01:48:35 +0000769defm BUFFER_LOAD_SBYTE : MUBUF_Load_Helper <0x00000009, "BUFFER_LOAD_SBYTE", VReg_32>;
770defm BUFFER_LOAD_USHORT : MUBUF_Load_Helper <0x0000000a, "BUFFER_LOAD_USHORT", VReg_32>;
771defm BUFFER_LOAD_SSHORT : MUBUF_Load_Helper <0x0000000b, "BUFFER_LOAD_SSHORT", VReg_32>;
Tom Stellardf1ee7162013-05-20 15:02:31 +0000772defm BUFFER_LOAD_DWORD : MUBUF_Load_Helper <0x0000000c, "BUFFER_LOAD_DWORD", VReg_32>;
773defm BUFFER_LOAD_DWORDX2 : MUBUF_Load_Helper <0x0000000d, "BUFFER_LOAD_DWORDX2", VReg_64>;
774defm BUFFER_LOAD_DWORDX4 : MUBUF_Load_Helper <0x0000000e, "BUFFER_LOAD_DWORDX4", VReg_128>;
Tom Stellardd3ee8c12013-08-16 01:12:06 +0000775
776def BUFFER_STORE_BYTE : MUBUF_Store_Helper <
777 0x00000018, "BUFFER_STORE_BYTE", VReg_32
778>;
779
780def BUFFER_STORE_SHORT : MUBUF_Store_Helper <
781 0x0000001a, "BUFFER_STORE_SHORT", VReg_32
782>;
Tom Stellard754f80f2013-04-05 23:31:51 +0000783
784def BUFFER_STORE_DWORD : MUBUF_Store_Helper <
Tom Stellardd3ee8c12013-08-16 01:12:06 +0000785 0x0000001c, "BUFFER_STORE_DWORD", VReg_32
Tom Stellard754f80f2013-04-05 23:31:51 +0000786>;
787
788def BUFFER_STORE_DWORDX2 : MUBUF_Store_Helper <
Tom Stellardd3ee8c12013-08-16 01:12:06 +0000789 0x0000001d, "BUFFER_STORE_DWORDX2", VReg_64
Tom Stellard754f80f2013-04-05 23:31:51 +0000790>;
Tom Stellard556d9aa2013-06-03 17:39:37 +0000791
792def BUFFER_STORE_DWORDX4 : MUBUF_Store_Helper <
Tom Stellardd3ee8c12013-08-16 01:12:06 +0000793 0x0000001e, "BUFFER_STORE_DWORDX4", VReg_128
Tom Stellard556d9aa2013-06-03 17:39:37 +0000794>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000795//def BUFFER_ATOMIC_SWAP : MUBUF_ <0x00000030, "BUFFER_ATOMIC_SWAP", []>;
796//def BUFFER_ATOMIC_CMPSWAP : MUBUF_ <0x00000031, "BUFFER_ATOMIC_CMPSWAP", []>;
797//def BUFFER_ATOMIC_ADD : MUBUF_ <0x00000032, "BUFFER_ATOMIC_ADD", []>;
798//def BUFFER_ATOMIC_SUB : MUBUF_ <0x00000033, "BUFFER_ATOMIC_SUB", []>;
799//def BUFFER_ATOMIC_RSUB : MUBUF_ <0x00000034, "BUFFER_ATOMIC_RSUB", []>;
800//def BUFFER_ATOMIC_SMIN : MUBUF_ <0x00000035, "BUFFER_ATOMIC_SMIN", []>;
801//def BUFFER_ATOMIC_UMIN : MUBUF_ <0x00000036, "BUFFER_ATOMIC_UMIN", []>;
802//def BUFFER_ATOMIC_SMAX : MUBUF_ <0x00000037, "BUFFER_ATOMIC_SMAX", []>;
803//def BUFFER_ATOMIC_UMAX : MUBUF_ <0x00000038, "BUFFER_ATOMIC_UMAX", []>;
804//def BUFFER_ATOMIC_AND : MUBUF_ <0x00000039, "BUFFER_ATOMIC_AND", []>;
805//def BUFFER_ATOMIC_OR : MUBUF_ <0x0000003a, "BUFFER_ATOMIC_OR", []>;
806//def BUFFER_ATOMIC_XOR : MUBUF_ <0x0000003b, "BUFFER_ATOMIC_XOR", []>;
807//def BUFFER_ATOMIC_INC : MUBUF_ <0x0000003c, "BUFFER_ATOMIC_INC", []>;
808//def BUFFER_ATOMIC_DEC : MUBUF_ <0x0000003d, "BUFFER_ATOMIC_DEC", []>;
809//def BUFFER_ATOMIC_FCMPSWAP : MUBUF_ <0x0000003e, "BUFFER_ATOMIC_FCMPSWAP", []>;
810//def BUFFER_ATOMIC_FMIN : MUBUF_ <0x0000003f, "BUFFER_ATOMIC_FMIN", []>;
811//def BUFFER_ATOMIC_FMAX : MUBUF_ <0x00000040, "BUFFER_ATOMIC_FMAX", []>;
812//def BUFFER_ATOMIC_SWAP_X2 : MUBUF_X2 <0x00000050, "BUFFER_ATOMIC_SWAP_X2", []>;
813//def BUFFER_ATOMIC_CMPSWAP_X2 : MUBUF_X2 <0x00000051, "BUFFER_ATOMIC_CMPSWAP_X2", []>;
814//def BUFFER_ATOMIC_ADD_X2 : MUBUF_X2 <0x00000052, "BUFFER_ATOMIC_ADD_X2", []>;
815//def BUFFER_ATOMIC_SUB_X2 : MUBUF_X2 <0x00000053, "BUFFER_ATOMIC_SUB_X2", []>;
816//def BUFFER_ATOMIC_RSUB_X2 : MUBUF_X2 <0x00000054, "BUFFER_ATOMIC_RSUB_X2", []>;
817//def BUFFER_ATOMIC_SMIN_X2 : MUBUF_X2 <0x00000055, "BUFFER_ATOMIC_SMIN_X2", []>;
818//def BUFFER_ATOMIC_UMIN_X2 : MUBUF_X2 <0x00000056, "BUFFER_ATOMIC_UMIN_X2", []>;
819//def BUFFER_ATOMIC_SMAX_X2 : MUBUF_X2 <0x00000057, "BUFFER_ATOMIC_SMAX_X2", []>;
820//def BUFFER_ATOMIC_UMAX_X2 : MUBUF_X2 <0x00000058, "BUFFER_ATOMIC_UMAX_X2", []>;
821//def BUFFER_ATOMIC_AND_X2 : MUBUF_X2 <0x00000059, "BUFFER_ATOMIC_AND_X2", []>;
822//def BUFFER_ATOMIC_OR_X2 : MUBUF_X2 <0x0000005a, "BUFFER_ATOMIC_OR_X2", []>;
823//def BUFFER_ATOMIC_XOR_X2 : MUBUF_X2 <0x0000005b, "BUFFER_ATOMIC_XOR_X2", []>;
824//def BUFFER_ATOMIC_INC_X2 : MUBUF_X2 <0x0000005c, "BUFFER_ATOMIC_INC_X2", []>;
825//def BUFFER_ATOMIC_DEC_X2 : MUBUF_X2 <0x0000005d, "BUFFER_ATOMIC_DEC_X2", []>;
826//def BUFFER_ATOMIC_FCMPSWAP_X2 : MUBUF_X2 <0x0000005e, "BUFFER_ATOMIC_FCMPSWAP_X2", []>;
827//def BUFFER_ATOMIC_FMIN_X2 : MUBUF_X2 <0x0000005f, "BUFFER_ATOMIC_FMIN_X2", []>;
828//def BUFFER_ATOMIC_FMAX_X2 : MUBUF_X2 <0x00000060, "BUFFER_ATOMIC_FMAX_X2", []>;
829//def BUFFER_WBINVL1_SC : MUBUF_WBINVL1 <0x00000070, "BUFFER_WBINVL1_SC", []>;
830//def BUFFER_WBINVL1 : MUBUF_WBINVL1 <0x00000071, "BUFFER_WBINVL1", []>;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000831
832//===----------------------------------------------------------------------===//
833// MTBUF Instructions
834//===----------------------------------------------------------------------===//
835
Tom Stellard75aadc22012-12-11 21:25:42 +0000836//def TBUFFER_LOAD_FORMAT_X : MTBUF_ <0x00000000, "TBUFFER_LOAD_FORMAT_X", []>;
837//def TBUFFER_LOAD_FORMAT_XY : MTBUF_ <0x00000001, "TBUFFER_LOAD_FORMAT_XY", []>;
838//def TBUFFER_LOAD_FORMAT_XYZ : MTBUF_ <0x00000002, "TBUFFER_LOAD_FORMAT_XYZ", []>;
839def TBUFFER_LOAD_FORMAT_XYZW : MTBUF_Load_Helper <0x00000003, "TBUFFER_LOAD_FORMAT_XYZW", VReg_128>;
Tom Stellardafcf12f2013-09-12 02:55:14 +0000840def TBUFFER_STORE_FORMAT_X : MTBUF_Store_Helper <0x00000004, "TBUFFER_STORE_FORMAT_X", VReg_32>;
841def TBUFFER_STORE_FORMAT_XY : MTBUF_Store_Helper <0x00000005, "TBUFFER_STORE_FORMAT_XY", VReg_64>;
842def TBUFFER_STORE_FORMAT_XYZ : MTBUF_Store_Helper <0x00000006, "TBUFFER_STORE_FORMAT_XYZ", VReg_128>;
843def TBUFFER_STORE_FORMAT_XYZW : MTBUF_Store_Helper <0x00000007, "TBUFFER_STORE_FORMAT_XYZW", VReg_128>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000844
Tom Stellard8d6d4492014-04-22 16:33:57 +0000845//===----------------------------------------------------------------------===//
846// MIMG Instructions
847//===----------------------------------------------------------------------===//
Tom Stellard89093802013-02-07 19:39:40 +0000848
Tom Stellard16a9a202013-08-14 23:24:17 +0000849defm IMAGE_LOAD : MIMG_NoSampler <0x00000000, "IMAGE_LOAD">;
850defm IMAGE_LOAD_MIP : MIMG_NoSampler <0x00000001, "IMAGE_LOAD_MIP">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000851//def IMAGE_LOAD_PCK : MIMG_NoPattern_ <"IMAGE_LOAD_PCK", 0x00000002>;
852//def IMAGE_LOAD_PCK_SGN : MIMG_NoPattern_ <"IMAGE_LOAD_PCK_SGN", 0x00000003>;
853//def IMAGE_LOAD_MIP_PCK : MIMG_NoPattern_ <"IMAGE_LOAD_MIP_PCK", 0x00000004>;
854//def IMAGE_LOAD_MIP_PCK_SGN : MIMG_NoPattern_ <"IMAGE_LOAD_MIP_PCK_SGN", 0x00000005>;
855//def IMAGE_STORE : MIMG_NoPattern_ <"IMAGE_STORE", 0x00000008>;
856//def IMAGE_STORE_MIP : MIMG_NoPattern_ <"IMAGE_STORE_MIP", 0x00000009>;
857//def IMAGE_STORE_PCK : MIMG_NoPattern_ <"IMAGE_STORE_PCK", 0x0000000a>;
858//def IMAGE_STORE_MIP_PCK : MIMG_NoPattern_ <"IMAGE_STORE_MIP_PCK", 0x0000000b>;
Tom Stellard682bfbc2013-10-10 17:11:24 +0000859defm IMAGE_GET_RESINFO : MIMG_NoSampler <0x0000000e, "IMAGE_GET_RESINFO">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000860//def IMAGE_ATOMIC_SWAP : MIMG_NoPattern_ <"IMAGE_ATOMIC_SWAP", 0x0000000f>;
861//def IMAGE_ATOMIC_CMPSWAP : MIMG_NoPattern_ <"IMAGE_ATOMIC_CMPSWAP", 0x00000010>;
862//def IMAGE_ATOMIC_ADD : MIMG_NoPattern_ <"IMAGE_ATOMIC_ADD", 0x00000011>;
863//def IMAGE_ATOMIC_SUB : MIMG_NoPattern_ <"IMAGE_ATOMIC_SUB", 0x00000012>;
864//def IMAGE_ATOMIC_RSUB : MIMG_NoPattern_ <"IMAGE_ATOMIC_RSUB", 0x00000013>;
865//def IMAGE_ATOMIC_SMIN : MIMG_NoPattern_ <"IMAGE_ATOMIC_SMIN", 0x00000014>;
866//def IMAGE_ATOMIC_UMIN : MIMG_NoPattern_ <"IMAGE_ATOMIC_UMIN", 0x00000015>;
867//def IMAGE_ATOMIC_SMAX : MIMG_NoPattern_ <"IMAGE_ATOMIC_SMAX", 0x00000016>;
868//def IMAGE_ATOMIC_UMAX : MIMG_NoPattern_ <"IMAGE_ATOMIC_UMAX", 0x00000017>;
869//def IMAGE_ATOMIC_AND : MIMG_NoPattern_ <"IMAGE_ATOMIC_AND", 0x00000018>;
870//def IMAGE_ATOMIC_OR : MIMG_NoPattern_ <"IMAGE_ATOMIC_OR", 0x00000019>;
871//def IMAGE_ATOMIC_XOR : MIMG_NoPattern_ <"IMAGE_ATOMIC_XOR", 0x0000001a>;
872//def IMAGE_ATOMIC_INC : MIMG_NoPattern_ <"IMAGE_ATOMIC_INC", 0x0000001b>;
873//def IMAGE_ATOMIC_DEC : MIMG_NoPattern_ <"IMAGE_ATOMIC_DEC", 0x0000001c>;
874//def IMAGE_ATOMIC_FCMPSWAP : MIMG_NoPattern_ <"IMAGE_ATOMIC_FCMPSWAP", 0x0000001d>;
875//def IMAGE_ATOMIC_FMIN : MIMG_NoPattern_ <"IMAGE_ATOMIC_FMIN", 0x0000001e>;
876//def IMAGE_ATOMIC_FMAX : MIMG_NoPattern_ <"IMAGE_ATOMIC_FMAX", 0x0000001f>;
Tom Stellard16a9a202013-08-14 23:24:17 +0000877defm IMAGE_SAMPLE : MIMG_Sampler <0x00000020, "IMAGE_SAMPLE">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000878//def IMAGE_SAMPLE_CL : MIMG_NoPattern_ <"IMAGE_SAMPLE_CL", 0x00000021>;
Tom Stellard16a9a202013-08-14 23:24:17 +0000879defm IMAGE_SAMPLE_D : MIMG_Sampler <0x00000022, "IMAGE_SAMPLE_D">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000880//def IMAGE_SAMPLE_D_CL : MIMG_NoPattern_ <"IMAGE_SAMPLE_D_CL", 0x00000023>;
Tom Stellard16a9a202013-08-14 23:24:17 +0000881defm IMAGE_SAMPLE_L : MIMG_Sampler <0x00000024, "IMAGE_SAMPLE_L">;
882defm IMAGE_SAMPLE_B : MIMG_Sampler <0x00000025, "IMAGE_SAMPLE_B">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000883//def IMAGE_SAMPLE_B_CL : MIMG_NoPattern_ <"IMAGE_SAMPLE_B_CL", 0x00000026>;
884//def IMAGE_SAMPLE_LZ : MIMG_NoPattern_ <"IMAGE_SAMPLE_LZ", 0x00000027>;
Tom Stellard16a9a202013-08-14 23:24:17 +0000885defm IMAGE_SAMPLE_C : MIMG_Sampler <0x00000028, "IMAGE_SAMPLE_C">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000886//def IMAGE_SAMPLE_C_CL : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_CL", 0x00000029>;
Tom Stellard16a9a202013-08-14 23:24:17 +0000887defm IMAGE_SAMPLE_C_D : MIMG_Sampler <0x0000002a, "IMAGE_SAMPLE_C_D">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000888//def IMAGE_SAMPLE_C_D_CL : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_D_CL", 0x0000002b>;
Tom Stellard16a9a202013-08-14 23:24:17 +0000889defm IMAGE_SAMPLE_C_L : MIMG_Sampler <0x0000002c, "IMAGE_SAMPLE_C_L">;
890defm IMAGE_SAMPLE_C_B : MIMG_Sampler <0x0000002d, "IMAGE_SAMPLE_C_B">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000891//def IMAGE_SAMPLE_C_B_CL : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_B_CL", 0x0000002e>;
892//def IMAGE_SAMPLE_C_LZ : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_LZ", 0x0000002f>;
893//def IMAGE_SAMPLE_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_O", 0x00000030>;
894//def IMAGE_SAMPLE_CL_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_CL_O", 0x00000031>;
895//def IMAGE_SAMPLE_D_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_D_O", 0x00000032>;
896//def IMAGE_SAMPLE_D_CL_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_D_CL_O", 0x00000033>;
897//def IMAGE_SAMPLE_L_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_L_O", 0x00000034>;
898//def IMAGE_SAMPLE_B_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_B_O", 0x00000035>;
899//def IMAGE_SAMPLE_B_CL_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_B_CL_O", 0x00000036>;
900//def IMAGE_SAMPLE_LZ_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_LZ_O", 0x00000037>;
901//def IMAGE_SAMPLE_C_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_O", 0x00000038>;
902//def IMAGE_SAMPLE_C_CL_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_CL_O", 0x00000039>;
903//def IMAGE_SAMPLE_C_D_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_D_O", 0x0000003a>;
904//def IMAGE_SAMPLE_C_D_CL_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_D_CL_O", 0x0000003b>;
905//def IMAGE_SAMPLE_C_L_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_L_O", 0x0000003c>;
906//def IMAGE_SAMPLE_C_B_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_B_O", 0x0000003d>;
907//def IMAGE_SAMPLE_C_B_CL_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_B_CL_O", 0x0000003e>;
908//def IMAGE_SAMPLE_C_LZ_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_LZ_O", 0x0000003f>;
909//def IMAGE_GATHER4 : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4", 0x00000040>;
910//def IMAGE_GATHER4_CL : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_CL", 0x00000041>;
911//def IMAGE_GATHER4_L : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_L", 0x00000044>;
912//def IMAGE_GATHER4_B : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_B", 0x00000045>;
913//def IMAGE_GATHER4_B_CL : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_B_CL", 0x00000046>;
914//def IMAGE_GATHER4_LZ : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_LZ", 0x00000047>;
915//def IMAGE_GATHER4_C : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C", 0x00000048>;
916//def IMAGE_GATHER4_C_CL : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C_CL", 0x00000049>;
917//def IMAGE_GATHER4_C_L : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C_L", 0x0000004c>;
918//def IMAGE_GATHER4_C_B : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C_B", 0x0000004d>;
919//def IMAGE_GATHER4_C_B_CL : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C_B_CL", 0x0000004e>;
920//def IMAGE_GATHER4_C_LZ : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C_LZ", 0x0000004f>;
921//def IMAGE_GATHER4_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_O", 0x00000050>;
922//def IMAGE_GATHER4_CL_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_CL_O", 0x00000051>;
923//def IMAGE_GATHER4_L_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_L_O", 0x00000054>;
924//def IMAGE_GATHER4_B_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_B_O", 0x00000055>;
925//def IMAGE_GATHER4_B_CL_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_B_CL_O", 0x00000056>;
926//def IMAGE_GATHER4_LZ_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_LZ_O", 0x00000057>;
927//def IMAGE_GATHER4_C_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C_O", 0x00000058>;
928//def IMAGE_GATHER4_C_CL_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C_CL_O", 0x00000059>;
929//def IMAGE_GATHER4_C_L_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C_L_O", 0x0000005c>;
930//def IMAGE_GATHER4_C_B_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C_B_O", 0x0000005d>;
931//def IMAGE_GATHER4_C_B_CL_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C_B_CL_O", 0x0000005e>;
932//def IMAGE_GATHER4_C_LZ_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C_LZ_O", 0x0000005f>;
933//def IMAGE_GET_LOD : MIMG_NoPattern_ <"IMAGE_GET_LOD", 0x00000060>;
934//def IMAGE_SAMPLE_CD : MIMG_NoPattern_ <"IMAGE_SAMPLE_CD", 0x00000068>;
935//def IMAGE_SAMPLE_CD_CL : MIMG_NoPattern_ <"IMAGE_SAMPLE_CD_CL", 0x00000069>;
936//def IMAGE_SAMPLE_C_CD : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_CD", 0x0000006a>;
937//def IMAGE_SAMPLE_C_CD_CL : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_CD_CL", 0x0000006b>;
938//def IMAGE_SAMPLE_CD_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_CD_O", 0x0000006c>;
939//def IMAGE_SAMPLE_CD_CL_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_CD_CL_O", 0x0000006d>;
940//def IMAGE_SAMPLE_C_CD_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_CD_O", 0x0000006e>;
941//def IMAGE_SAMPLE_C_CD_CL_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_CD_CL_O", 0x0000006f>;
942//def IMAGE_RSRC256 : MIMG_NoPattern_RSRC256 <"IMAGE_RSRC256", 0x0000007e>;
943//def IMAGE_SAMPLER : MIMG_NoPattern_ <"IMAGE_SAMPLER", 0x0000007f>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000944
Tom Stellard8d6d4492014-04-22 16:33:57 +0000945//===----------------------------------------------------------------------===//
946// VOP1 Instructions
947//===----------------------------------------------------------------------===//
948
949//def V_NOP : VOP1_ <0x00000000, "V_NOP", []>;
Christian Konig76edd4f2013-02-26 17:52:29 +0000950
951let neverHasSideEffects = 1, isMoveImm = 1 in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000952defm V_MOV_B32 : VOP1_32 <0x00000001, "V_MOV_B32", []>;
Christian Konig76edd4f2013-02-26 17:52:29 +0000953} // End neverHasSideEffects = 1, isMoveImm = 1
954
Tom Stellardfbe435d2014-03-17 17:03:51 +0000955let Uses = [EXEC] in {
956
957def V_READFIRSTLANE_B32 : VOP1 <
958 0x00000002,
959 (outs SReg_32:$vdst),
960 (ins VReg_32:$src0),
961 "V_READFIRSTLANE_B32 $vdst, $src0",
962 []
963>;
964
965}
966
Niels Ole Salscheider4715d882013-08-08 16:06:08 +0000967defm V_CVT_I32_F64 : VOP1_32_64 <0x00000003, "V_CVT_I32_F64",
968 [(set i32:$dst, (fp_to_sint f64:$src0))]
969>;
970defm V_CVT_F64_I32 : VOP1_64_32 <0x00000004, "V_CVT_F64_I32",
971 [(set f64:$dst, (sint_to_fp i32:$src0))]
972>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000973defm V_CVT_F32_I32 : VOP1_32 <0x00000005, "V_CVT_F32_I32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000974 [(set f32:$dst, (sint_to_fp i32:$src0))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000975>;
Tom Stellardc932d732013-05-06 23:02:07 +0000976defm V_CVT_F32_U32 : VOP1_32 <0x00000006, "V_CVT_F32_U32",
977 [(set f32:$dst, (uint_to_fp i32:$src0))]
978>;
Tom Stellard73c31d52013-08-14 22:21:57 +0000979defm V_CVT_U32_F32 : VOP1_32 <0x00000007, "V_CVT_U32_F32",
980 [(set i32:$dst, (fp_to_uint f32:$src0))]
981>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000982defm V_CVT_I32_F32 : VOP1_32 <0x00000008, "V_CVT_I32_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000983 [(set i32:$dst, (fp_to_sint f32:$src0))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000984>;
985defm V_MOV_FED_B32 : VOP1_32 <0x00000009, "V_MOV_FED_B32", []>;
986////def V_CVT_F16_F32 : VOP1_F16 <0x0000000a, "V_CVT_F16_F32", []>;
987//defm V_CVT_F32_F16 : VOP1_32 <0x0000000b, "V_CVT_F32_F16", []>;
988//defm V_CVT_RPI_I32_F32 : VOP1_32 <0x0000000c, "V_CVT_RPI_I32_F32", []>;
989//defm V_CVT_FLR_I32_F32 : VOP1_32 <0x0000000d, "V_CVT_FLR_I32_F32", []>;
990//defm V_CVT_OFF_F32_I4 : VOP1_32 <0x0000000e, "V_CVT_OFF_F32_I4", []>;
Niels Ole Salscheider719fbc92013-08-08 16:06:15 +0000991defm V_CVT_F32_F64 : VOP1_32_64 <0x0000000f, "V_CVT_F32_F64",
992 [(set f32:$dst, (fround f64:$src0))]
993>;
994defm V_CVT_F64_F32 : VOP1_64_32 <0x00000010, "V_CVT_F64_F32",
995 [(set f64:$dst, (fextend f32:$src0))]
996>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000997//defm V_CVT_F32_UBYTE0 : VOP1_32 <0x00000011, "V_CVT_F32_UBYTE0", []>;
998//defm V_CVT_F32_UBYTE1 : VOP1_32 <0x00000012, "V_CVT_F32_UBYTE1", []>;
999//defm V_CVT_F32_UBYTE2 : VOP1_32 <0x00000013, "V_CVT_F32_UBYTE2", []>;
1000//defm V_CVT_F32_UBYTE3 : VOP1_32 <0x00000014, "V_CVT_F32_UBYTE3", []>;
1001//defm V_CVT_U32_F64 : VOP1_32 <0x00000015, "V_CVT_U32_F64", []>;
1002//defm V_CVT_F64_U32 : VOP1_64 <0x00000016, "V_CVT_F64_U32", []>;
1003defm V_FRACT_F32 : VOP1_32 <0x00000020, "V_FRACT_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001004 [(set f32:$dst, (AMDGPUfract f32:$src0))]
Tom Stellard75aadc22012-12-11 21:25:42 +00001005>;
Tom Stellard9b3d2532013-05-06 23:02:00 +00001006defm V_TRUNC_F32 : VOP1_32 <0x00000021, "V_TRUNC_F32",
1007 [(set f32:$dst, (int_AMDGPU_trunc f32:$src0))]
1008>;
Michel Danzerc3ea4042013-02-22 11:22:49 +00001009defm V_CEIL_F32 : VOP1_32 <0x00000022, "V_CEIL_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001010 [(set f32:$dst, (fceil f32:$src0))]
Michel Danzerc3ea4042013-02-22 11:22:49 +00001011>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001012defm V_RNDNE_F32 : VOP1_32 <0x00000023, "V_RNDNE_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001013 [(set f32:$dst, (frint f32:$src0))]
Tom Stellard75aadc22012-12-11 21:25:42 +00001014>;
1015defm V_FLOOR_F32 : VOP1_32 <0x00000024, "V_FLOOR_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001016 [(set f32:$dst, (ffloor f32:$src0))]
Tom Stellard75aadc22012-12-11 21:25:42 +00001017>;
1018defm V_EXP_F32 : VOP1_32 <0x00000025, "V_EXP_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001019 [(set f32:$dst, (fexp2 f32:$src0))]
Tom Stellard75aadc22012-12-11 21:25:42 +00001020>;
1021defm V_LOG_CLAMP_F32 : VOP1_32 <0x00000026, "V_LOG_CLAMP_F32", []>;
Michel Danzer349cabe2013-02-07 14:55:16 +00001022defm V_LOG_F32 : VOP1_32 <0x00000027, "V_LOG_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001023 [(set f32:$dst, (flog2 f32:$src0))]
Michel Danzer349cabe2013-02-07 14:55:16 +00001024>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001025defm V_RCP_CLAMP_F32 : VOP1_32 <0x00000028, "V_RCP_CLAMP_F32", []>;
1026defm V_RCP_LEGACY_F32 : VOP1_32 <0x00000029, "V_RCP_LEGACY_F32", []>;
1027defm V_RCP_F32 : VOP1_32 <0x0000002a, "V_RCP_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001028 [(set f32:$dst, (fdiv FP_ONE, f32:$src0))]
Tom Stellard75aadc22012-12-11 21:25:42 +00001029>;
1030defm V_RCP_IFLAG_F32 : VOP1_32 <0x0000002b, "V_RCP_IFLAG_F32", []>;
1031defm V_RSQ_CLAMP_F32 : VOP1_32 <0x0000002c, "V_RSQ_CLAMP_F32", []>;
1032defm V_RSQ_LEGACY_F32 : VOP1_32 <
1033 0x0000002d, "V_RSQ_LEGACY_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001034 [(set f32:$dst, (int_AMDGPU_rsq f32:$src0))]
Tom Stellard75aadc22012-12-11 21:25:42 +00001035>;
1036defm V_RSQ_F32 : VOP1_32 <0x0000002e, "V_RSQ_F32", []>;
Tom Stellard7512c082013-07-12 18:14:56 +00001037defm V_RCP_F64 : VOP1_64 <0x0000002f, "V_RCP_F64",
1038 [(set f64:$dst, (fdiv FP_ONE, f64:$src0))]
1039>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001040defm V_RCP_CLAMP_F64 : VOP1_64 <0x00000030, "V_RCP_CLAMP_F64", []>;
1041defm V_RSQ_F64 : VOP1_64 <0x00000031, "V_RSQ_F64", []>;
1042defm V_RSQ_CLAMP_F64 : VOP1_64 <0x00000032, "V_RSQ_CLAMP_F64", []>;
Tom Stellard8ed7b452013-07-12 18:15:13 +00001043defm V_SQRT_F32 : VOP1_32 <0x00000033, "V_SQRT_F32",
1044 [(set f32:$dst, (fsqrt f32:$src0))]
1045>;
1046defm V_SQRT_F64 : VOP1_64 <0x00000034, "V_SQRT_F64",
1047 [(set f64:$dst, (fsqrt f64:$src0))]
1048>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001049defm V_SIN_F32 : VOP1_32 <0x00000035, "V_SIN_F32", []>;
1050defm V_COS_F32 : VOP1_32 <0x00000036, "V_COS_F32", []>;
1051defm V_NOT_B32 : VOP1_32 <0x00000037, "V_NOT_B32", []>;
1052defm V_BFREV_B32 : VOP1_32 <0x00000038, "V_BFREV_B32", []>;
1053defm V_FFBH_U32 : VOP1_32 <0x00000039, "V_FFBH_U32", []>;
1054defm V_FFBL_B32 : VOP1_32 <0x0000003a, "V_FFBL_B32", []>;
1055defm V_FFBH_I32 : VOP1_32 <0x0000003b, "V_FFBH_I32", []>;
1056//defm V_FREXP_EXP_I32_F64 : VOP1_32 <0x0000003c, "V_FREXP_EXP_I32_F64", []>;
1057defm V_FREXP_MANT_F64 : VOP1_64 <0x0000003d, "V_FREXP_MANT_F64", []>;
1058defm V_FRACT_F64 : VOP1_64 <0x0000003e, "V_FRACT_F64", []>;
1059//defm V_FREXP_EXP_I32_F32 : VOP1_32 <0x0000003f, "V_FREXP_EXP_I32_F32", []>;
1060defm V_FREXP_MANT_F32 : VOP1_32 <0x00000040, "V_FREXP_MANT_F32", []>;
1061//def V_CLREXCP : VOP1_ <0x00000041, "V_CLREXCP", []>;
1062defm V_MOVRELD_B32 : VOP1_32 <0x00000042, "V_MOVRELD_B32", []>;
1063defm V_MOVRELS_B32 : VOP1_32 <0x00000043, "V_MOVRELS_B32", []>;
1064defm V_MOVRELSD_B32 : VOP1_32 <0x00000044, "V_MOVRELSD_B32", []>;
1065
Tom Stellard8d6d4492014-04-22 16:33:57 +00001066
1067//===----------------------------------------------------------------------===//
1068// VINTRP Instructions
1069//===----------------------------------------------------------------------===//
1070
Tom Stellard75aadc22012-12-11 21:25:42 +00001071def V_INTERP_P1_F32 : VINTRP <
1072 0x00000000,
1073 (outs VReg_32:$dst),
1074 (ins VReg_32:$i, i32imm:$attr_chan, i32imm:$attr, M0Reg:$m0),
Christian Konigbf114b42013-02-21 15:17:22 +00001075 "V_INTERP_P1_F32 $dst, $i, $attr_chan, $attr, [$m0]",
Tom Stellard75aadc22012-12-11 21:25:42 +00001076 []> {
1077 let DisableEncoding = "$m0";
1078}
1079
1080def V_INTERP_P2_F32 : VINTRP <
1081 0x00000001,
1082 (outs VReg_32:$dst),
1083 (ins VReg_32:$src0, VReg_32:$j, i32imm:$attr_chan, i32imm:$attr, M0Reg:$m0),
Christian Konigbf114b42013-02-21 15:17:22 +00001084 "V_INTERP_P2_F32 $dst, [$src0], $j, $attr_chan, $attr, [$m0]",
Tom Stellard75aadc22012-12-11 21:25:42 +00001085 []> {
1086
1087 let Constraints = "$src0 = $dst";
1088 let DisableEncoding = "$src0,$m0";
1089
1090}
1091
1092def V_INTERP_MOV_F32 : VINTRP <
1093 0x00000002,
1094 (outs VReg_32:$dst),
Michel Danzere9bb18b2013-02-14 19:03:25 +00001095 (ins InterpSlot:$src0, i32imm:$attr_chan, i32imm:$attr, M0Reg:$m0),
Christian Konigbf114b42013-02-21 15:17:22 +00001096 "V_INTERP_MOV_F32 $dst, $src0, $attr_chan, $attr, [$m0]",
Tom Stellard75aadc22012-12-11 21:25:42 +00001097 []> {
Tom Stellard75aadc22012-12-11 21:25:42 +00001098 let DisableEncoding = "$m0";
1099}
1100
Tom Stellard8d6d4492014-04-22 16:33:57 +00001101//===----------------------------------------------------------------------===//
1102// VOP2 Instructions
1103//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +00001104
1105def V_CNDMASK_B32_e32 : VOP2 <0x00000000, (outs VReg_32:$dst),
Christian Konigbf114b42013-02-21 15:17:22 +00001106 (ins VSrc_32:$src0, VReg_32:$src1, VCCReg:$vcc),
1107 "V_CNDMASK_B32_e32 $dst, $src0, $src1, [$vcc]",
Tom Stellard75aadc22012-12-11 21:25:42 +00001108 []
1109>{
1110 let DisableEncoding = "$vcc";
1111}
1112
1113def V_CNDMASK_B32_e64 : VOP3 <0x00000100, (outs VReg_32:$dst),
Christian Konigf82901a2013-02-26 17:52:23 +00001114 (ins VSrc_32:$src0, VSrc_32:$src1, SSrc_64:$src2,
Christian Konigbf114b42013-02-21 15:17:22 +00001115 InstFlag:$abs, InstFlag:$clamp, InstFlag:$omod, InstFlag:$neg),
1116 "V_CNDMASK_B32_e64 $dst, $src0, $src1, $src2, $abs, $clamp, $omod, $neg",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001117 [(set i32:$dst, (select i1:$src2, i32:$src1, i32:$src0))]
Vincent Lejeune94af31f2014-05-10 19:18:33 +00001118> {
1119 let src0_modifiers = 0;
1120 let src1_modifiers = 0;
1121 let src2_modifiers = 0;
1122}
Tom Stellard75aadc22012-12-11 21:25:42 +00001123
1124//f32 pattern for V_CNDMASK_B32_e64
1125def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001126 (f32 (select i1:$src2, f32:$src1, f32:$src0)),
1127 (V_CNDMASK_B32_e64 $src0, $src1, $src2)
Tom Stellard75aadc22012-12-11 21:25:42 +00001128>;
1129
Matt Arsenault204cfa62013-10-10 18:04:16 +00001130def : Pat <
1131 (i32 (trunc i64:$val)),
1132 (EXTRACT_SUBREG $val, sub0)
1133>;
1134
Tom Stellardc149dc02013-11-27 21:23:35 +00001135def V_READLANE_B32 : VOP2 <
1136 0x00000001,
1137 (outs SReg_32:$vdst),
1138 (ins VReg_32:$src0, SSrc_32:$vsrc1),
1139 "V_READLANE_B32 $vdst, $src0, $vsrc1",
1140 []
1141>;
1142
1143def V_WRITELANE_B32 : VOP2 <
1144 0x00000002,
1145 (outs VReg_32:$vdst),
1146 (ins SReg_32:$src0, SSrc_32:$vsrc1),
1147 "V_WRITELANE_B32 $vdst, $src0, $vsrc1",
1148 []
1149>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001150
Christian Konig76edd4f2013-02-26 17:52:29 +00001151let isCommutable = 1 in {
Christian Konig71088e62013-02-21 15:17:41 +00001152defm V_ADD_F32 : VOP2_32 <0x00000003, "V_ADD_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001153 [(set f32:$dst, (fadd f32:$src0, f32:$src1))]
Christian Konig71088e62013-02-21 15:17:41 +00001154>;
Christian Konig76edd4f2013-02-26 17:52:29 +00001155
Christian Konig71088e62013-02-21 15:17:41 +00001156defm V_SUB_F32 : VOP2_32 <0x00000004, "V_SUB_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001157 [(set f32:$dst, (fsub f32:$src0, f32:$src1))]
Tom Stellard75aadc22012-12-11 21:25:42 +00001158>;
Christian Konig3c145802013-03-27 09:12:59 +00001159defm V_SUBREV_F32 : VOP2_32 <0x00000005, "V_SUBREV_F32", [], "V_SUB_F32">;
1160} // End isCommutable = 1
Tom Stellard75aadc22012-12-11 21:25:42 +00001161
Tom Stellard75aadc22012-12-11 21:25:42 +00001162defm V_MAC_LEGACY_F32 : VOP2_32 <0x00000006, "V_MAC_LEGACY_F32", []>;
Christian Konig76edd4f2013-02-26 17:52:29 +00001163
1164let isCommutable = 1 in {
1165
Tom Stellard75aadc22012-12-11 21:25:42 +00001166defm V_MUL_LEGACY_F32 : VOP2_32 <
1167 0x00000007, "V_MUL_LEGACY_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001168 [(set f32:$dst, (int_AMDGPU_mul f32:$src0, f32:$src1))]
Tom Stellard75aadc22012-12-11 21:25:42 +00001169>;
1170
1171defm V_MUL_F32 : VOP2_32 <0x00000008, "V_MUL_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001172 [(set f32:$dst, (fmul f32:$src0, f32:$src1))]
Tom Stellard75aadc22012-12-11 21:25:42 +00001173>;
Christian Konig76edd4f2013-02-26 17:52:29 +00001174
Christian Konig76edd4f2013-02-26 17:52:29 +00001175
Tom Stellard41fc7852013-07-23 01:48:42 +00001176defm V_MUL_I32_I24 : VOP2_32 <0x00000009, "V_MUL_I32_I24",
Tom Stellard50122a52014-04-07 19:45:41 +00001177 [(set i32:$dst, (AMDGPUmul_i24 i32:$src0, i32:$src1))]
Tom Stellard41fc7852013-07-23 01:48:42 +00001178>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001179//defm V_MUL_HI_I32_I24 : VOP2_32 <0x0000000a, "V_MUL_HI_I32_I24", []>;
Tom Stellard41fc7852013-07-23 01:48:42 +00001180defm V_MUL_U32_U24 : VOP2_32 <0x0000000b, "V_MUL_U32_U24",
Tom Stellard50122a52014-04-07 19:45:41 +00001181 [(set i32:$dst, (AMDGPUmul_u24 i32:$src0, i32:$src1))]
Tom Stellard41fc7852013-07-23 01:48:42 +00001182>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001183//defm V_MUL_HI_U32_U24 : VOP2_32 <0x0000000c, "V_MUL_HI_U32_U24", []>;
Christian Konig76edd4f2013-02-26 17:52:29 +00001184
Christian Konig76edd4f2013-02-26 17:52:29 +00001185
Tom Stellard75aadc22012-12-11 21:25:42 +00001186defm V_MIN_LEGACY_F32 : VOP2_32 <0x0000000d, "V_MIN_LEGACY_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001187 [(set f32:$dst, (AMDGPUfmin f32:$src0, f32:$src1))]
Tom Stellard75aadc22012-12-11 21:25:42 +00001188>;
1189
1190defm V_MAX_LEGACY_F32 : VOP2_32 <0x0000000e, "V_MAX_LEGACY_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001191 [(set f32:$dst, (AMDGPUfmax f32:$src0, f32:$src1))]
Tom Stellard75aadc22012-12-11 21:25:42 +00001192>;
Christian Konig76edd4f2013-02-26 17:52:29 +00001193
Tom Stellard75aadc22012-12-11 21:25:42 +00001194defm V_MIN_F32 : VOP2_32 <0x0000000f, "V_MIN_F32", []>;
1195defm V_MAX_F32 : VOP2_32 <0x00000010, "V_MAX_F32", []>;
Tom Stellard58ac7442014-04-29 23:12:48 +00001196defm V_MIN_I32 : VOP2_32 <0x00000011, "V_MIN_I32",
1197 [(set i32:$dst, (AMDGPUsmin i32:$src0, i32:$src1))]>;
1198defm V_MAX_I32 : VOP2_32 <0x00000012, "V_MAX_I32",
1199 [(set i32:$dst, (AMDGPUsmax i32:$src0, i32:$src1))]>;
1200defm V_MIN_U32 : VOP2_32 <0x00000013, "V_MIN_U32",
1201 [(set i32:$dst, (AMDGPUumin i32:$src0, i32:$src1))]>;
1202defm V_MAX_U32 : VOP2_32 <0x00000014, "V_MAX_U32",
1203 [(set i32:$dst, (AMDGPUumax i32:$src0, i32:$src1))]>;
Christian Konig76edd4f2013-02-26 17:52:29 +00001204
Tom Stellard58ac7442014-04-29 23:12:48 +00001205defm V_LSHR_B32 : VOP2_32 <0x00000015, "V_LSHR_B32",
1206 [(set i32:$dst, (srl i32:$src0, i32:$src1))]
1207>;
1208
Christian Konig3c145802013-03-27 09:12:59 +00001209defm V_LSHRREV_B32 : VOP2_32 <0x00000016, "V_LSHRREV_B32", [], "V_LSHR_B32">;
1210
Tom Stellard58ac7442014-04-29 23:12:48 +00001211defm V_ASHR_I32 : VOP2_32 <0x00000017, "V_ASHR_I32",
1212 [(set i32:$dst, (sra i32:$src0, i32:$src1))]
1213>;
Christian Konig3c145802013-03-27 09:12:59 +00001214defm V_ASHRREV_I32 : VOP2_32 <0x00000018, "V_ASHRREV_I32", [], "V_ASHR_I32">;
1215
Tom Stellard82166022013-11-13 23:36:37 +00001216let hasPostISelHook = 1 in {
1217
Tom Stellard58ac7442014-04-29 23:12:48 +00001218defm V_LSHL_B32 : VOP2_32 <0x00000019, "V_LSHL_B32",
1219 [(set i32:$dst, (shl i32:$src0, i32:$src1))]
1220>;
Tom Stellard82166022013-11-13 23:36:37 +00001221
1222}
Christian Konig3c145802013-03-27 09:12:59 +00001223defm V_LSHLREV_B32 : VOP2_32 <0x0000001a, "V_LSHLREV_B32", [], "V_LSHL_B32">;
Christian Konig76edd4f2013-02-26 17:52:29 +00001224
Tom Stellard58ac7442014-04-29 23:12:48 +00001225defm V_AND_B32 : VOP2_32 <0x0000001b, "V_AND_B32",
1226 [(set i32:$dst, (and i32:$src0, i32:$src1))]>;
1227defm V_OR_B32 : VOP2_32 <0x0000001c, "V_OR_B32",
1228 [(set i32:$dst, (or i32:$src0, i32:$src1))]
1229>;
1230defm V_XOR_B32 : VOP2_32 <0x0000001d, "V_XOR_B32",
1231 [(set i32:$dst, (xor i32:$src0, i32:$src1))]
1232>;
Christian Konig76edd4f2013-02-26 17:52:29 +00001233
1234} // End isCommutable = 1
1235
Matt Arsenaultb3458362014-03-31 18:21:13 +00001236defm V_BFM_B32 : VOP2_32 <0x0000001e, "V_BFM_B32",
1237 [(set i32:$dst, (AMDGPUbfm i32:$src0, i32:$src1))]>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001238defm V_MAC_F32 : VOP2_32 <0x0000001f, "V_MAC_F32", []>;
1239defm V_MADMK_F32 : VOP2_32 <0x00000020, "V_MADMK_F32", []>;
1240defm V_MADAK_F32 : VOP2_32 <0x00000021, "V_MADAK_F32", []>;
1241//defm V_BCNT_U32_B32 : VOP2_32 <0x00000022, "V_BCNT_U32_B32", []>;
Michel Danzer8d696172013-07-10 16:36:52 +00001242defm V_MBCNT_LO_U32_B32 : VOP2_32 <0x00000023, "V_MBCNT_LO_U32_B32", []>;
1243defm V_MBCNT_HI_U32_B32 : VOP2_32 <0x00000024, "V_MBCNT_HI_U32_B32", []>;
Christian Konig76edd4f2013-02-26 17:52:29 +00001244
Christian Konig3c145802013-03-27 09:12:59 +00001245let isCommutable = 1, Defs = [VCC] in { // Carry-out goes to VCC
Matt Arsenault43b8e4e2013-11-18 20:09:29 +00001246// No patterns so that the scalar instructions are always selected.
1247// The scalar versions will be replaced with vector when needed later.
Tom Stellard58ac7442014-04-29 23:12:48 +00001248defm V_ADD_I32 : VOP2b_32 <0x00000025, "V_ADD_I32",
1249 [(set i32:$dst, (add i32:$src0, i32:$src1))], VSrc_32>;
1250defm V_SUB_I32 : VOP2b_32 <0x00000026, "V_SUB_I32",
1251 [(set i32:$dst, (sub i32:$src0, i32:$src1))], VSrc_32>;
Tom Stellarde28859f2014-03-07 20:12:39 +00001252defm V_SUBREV_I32 : VOP2b_32 <0x00000027, "V_SUBREV_I32", [], VSrc_32,
1253 "V_SUB_I32">;
Christian Konig76edd4f2013-02-26 17:52:29 +00001254
Matt Arsenault43b8e4e2013-11-18 20:09:29 +00001255let Uses = [VCC] in { // Carry-in comes from VCC
Tom Stellard58ac7442014-04-29 23:12:48 +00001256defm V_ADDC_U32 : VOP2b_32 <0x00000028, "V_ADDC_U32",
1257 [(set i32:$dst, (adde i32:$src0, i32:$src1))], VReg_32>;
1258defm V_SUBB_U32 : VOP2b_32 <0x00000029, "V_SUBB_U32",
1259 [(set i32:$dst, (sube i32:$src0, i32:$src1))], VReg_32>;
Tom Stellarde28859f2014-03-07 20:12:39 +00001260defm V_SUBBREV_U32 : VOP2b_32 <0x0000002a, "V_SUBBREV_U32", [], VReg_32,
1261 "V_SUBB_U32">;
Christian Konigd3039962013-02-26 17:52:09 +00001262} // End Uses = [VCC]
Christian Konig3c145802013-03-27 09:12:59 +00001263} // End isCommutable = 1, Defs = [VCC]
1264
Tom Stellard75aadc22012-12-11 21:25:42 +00001265defm V_LDEXP_F32 : VOP2_32 <0x0000002b, "V_LDEXP_F32", []>;
1266////def V_CVT_PKACCUM_U8_F32 : VOP2_U8 <0x0000002c, "V_CVT_PKACCUM_U8_F32", []>;
1267////def V_CVT_PKNORM_I16_F32 : VOP2_I16 <0x0000002d, "V_CVT_PKNORM_I16_F32", []>;
1268////def V_CVT_PKNORM_U16_F32 : VOP2_U16 <0x0000002e, "V_CVT_PKNORM_U16_F32", []>;
1269defm V_CVT_PKRTZ_F16_F32 : VOP2_32 <0x0000002f, "V_CVT_PKRTZ_F16_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001270 [(set i32:$dst, (int_SI_packf16 f32:$src0, f32:$src1))]
Tom Stellard75aadc22012-12-11 21:25:42 +00001271>;
1272////def V_CVT_PK_U16_U32 : VOP2_U16 <0x00000030, "V_CVT_PK_U16_U32", []>;
1273////def V_CVT_PK_I16_I32 : VOP2_I16 <0x00000031, "V_CVT_PK_I16_I32", []>;
Tom Stellard8d6d4492014-04-22 16:33:57 +00001274
1275//===----------------------------------------------------------------------===//
1276// VOP3 Instructions
1277//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +00001278
1279let neverHasSideEffects = 1 in {
1280
1281def V_MAD_LEGACY_F32 : VOP3_32 <0x00000140, "V_MAD_LEGACY_F32", []>;
1282def V_MAD_F32 : VOP3_32 <0x00000141, "V_MAD_F32", []>;
Tom Stellard52639482013-07-23 01:48:49 +00001283def V_MAD_I32_I24 : VOP3_32 <0x00000142, "V_MAD_I32_I24",
Tom Stellard50122a52014-04-07 19:45:41 +00001284 [(set i32:$dst, (add (AMDGPUmul_i24 i32:$src0, i32:$src1), i32:$src2))]
Tom Stellard52639482013-07-23 01:48:49 +00001285>;
1286def V_MAD_U32_U24 : VOP3_32 <0x00000143, "V_MAD_U32_U24",
Tom Stellard50122a52014-04-07 19:45:41 +00001287 [(set i32:$dst, (add (AMDGPUmul_u24 i32:$src0, i32:$src1), i32:$src2))]
Tom Stellard52639482013-07-23 01:48:49 +00001288>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001289
1290} // End neverHasSideEffects
1291def V_CUBEID_F32 : VOP3_32 <0x00000144, "V_CUBEID_F32", []>;
1292def V_CUBESC_F32 : VOP3_32 <0x00000145, "V_CUBESC_F32", []>;
1293def V_CUBETC_F32 : VOP3_32 <0x00000146, "V_CUBETC_F32", []>;
1294def V_CUBEMA_F32 : VOP3_32 <0x00000147, "V_CUBEMA_F32", []>;
Matt Arsenaultfae02982014-03-17 18:58:11 +00001295
1296let neverHasSideEffects = 1, mayLoad = 0, mayStore = 0 in {
1297def V_BFE_U32 : VOP3_32 <0x00000148, "V_BFE_U32",
1298 [(set i32:$dst, (AMDGPUbfe_u32 i32:$src0, i32:$src1, i32:$src2))]>;
1299def V_BFE_I32 : VOP3_32 <0x00000149, "V_BFE_I32",
1300 [(set i32:$dst, (AMDGPUbfe_i32 i32:$src0, i32:$src1, i32:$src2))]>;
1301}
1302
Matt Arsenaultb3458362014-03-31 18:21:13 +00001303def V_BFI_B32 : VOP3_32 <0x0000014a, "V_BFI_B32",
1304 [(set i32:$dst, (AMDGPUbfi i32:$src0, i32:$src1, i32:$src2))]>;
Tom Stellard9d10c4c2013-04-19 02:11:06 +00001305defm : BFIPatterns <V_BFI_B32>;
Niels Ole Salscheider6509ac62013-08-10 10:38:47 +00001306def V_FMA_F32 : VOP3_32 <0x0000014b, "V_FMA_F32",
1307 [(set f32:$dst, (fma f32:$src0, f32:$src1, f32:$src2))]
1308>;
1309def V_FMA_F64 : VOP3_64 <0x0000014c, "V_FMA_F64",
1310 [(set f64:$dst, (fma f64:$src0, f64:$src1, f64:$src2))]
1311>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001312//def V_LERP_U8 : VOP3_U8 <0x0000014d, "V_LERP_U8", []>;
1313def V_ALIGNBIT_B32 : VOP3_32 <0x0000014e, "V_ALIGNBIT_B32", []>;
Tom Stellardd2eebf02013-05-20 15:02:24 +00001314def : ROTRPattern <V_ALIGNBIT_B32>;
1315
Tom Stellard75aadc22012-12-11 21:25:42 +00001316def V_ALIGNBYTE_B32 : VOP3_32 <0x0000014f, "V_ALIGNBYTE_B32", []>;
1317def V_MULLIT_F32 : VOP3_32 <0x00000150, "V_MULLIT_F32", []>;
1318////def V_MIN3_F32 : VOP3_MIN3 <0x00000151, "V_MIN3_F32", []>;
1319////def V_MIN3_I32 : VOP3_MIN3 <0x00000152, "V_MIN3_I32", []>;
1320////def V_MIN3_U32 : VOP3_MIN3 <0x00000153, "V_MIN3_U32", []>;
1321////def V_MAX3_F32 : VOP3_MAX3 <0x00000154, "V_MAX3_F32", []>;
1322////def V_MAX3_I32 : VOP3_MAX3 <0x00000155, "V_MAX3_I32", []>;
1323////def V_MAX3_U32 : VOP3_MAX3 <0x00000156, "V_MAX3_U32", []>;
1324////def V_MED3_F32 : VOP3_MED3 <0x00000157, "V_MED3_F32", []>;
1325////def V_MED3_I32 : VOP3_MED3 <0x00000158, "V_MED3_I32", []>;
1326////def V_MED3_U32 : VOP3_MED3 <0x00000159, "V_MED3_U32", []>;
1327//def V_SAD_U8 : VOP3_U8 <0x0000015a, "V_SAD_U8", []>;
1328//def V_SAD_HI_U8 : VOP3_U8 <0x0000015b, "V_SAD_HI_U8", []>;
1329//def V_SAD_U16 : VOP3_U16 <0x0000015c, "V_SAD_U16", []>;
1330def V_SAD_U32 : VOP3_32 <0x0000015d, "V_SAD_U32", []>;
1331////def V_CVT_PK_U8_F32 : VOP3_U8 <0x0000015e, "V_CVT_PK_U8_F32", []>;
1332def V_DIV_FIXUP_F32 : VOP3_32 <0x0000015f, "V_DIV_FIXUP_F32", []>;
1333def V_DIV_FIXUP_F64 : VOP3_64 <0x00000160, "V_DIV_FIXUP_F64", []>;
Tom Stellard1cfd7a52013-05-20 15:02:12 +00001334
1335def V_LSHL_B64 : VOP3_64_Shift <0x00000161, "V_LSHL_B64",
1336 [(set i64:$dst, (shl i64:$src0, i32:$src1))]
1337>;
1338def V_LSHR_B64 : VOP3_64_Shift <0x00000162, "V_LSHR_B64",
1339 [(set i64:$dst, (srl i64:$src0, i32:$src1))]
1340>;
Tom Stellard31209cc2013-07-15 19:00:09 +00001341def V_ASHR_I64 : VOP3_64_Shift <0x00000163, "V_ASHR_I64",
1342 [(set i64:$dst, (sra i64:$src0, i32:$src1))]
1343>;
Tom Stellard1cfd7a52013-05-20 15:02:12 +00001344
Tom Stellard7512c082013-07-12 18:14:56 +00001345let isCommutable = 1 in {
1346
Tom Stellard75aadc22012-12-11 21:25:42 +00001347def V_ADD_F64 : VOP3_64 <0x00000164, "V_ADD_F64", []>;
1348def V_MUL_F64 : VOP3_64 <0x00000165, "V_MUL_F64", []>;
1349def V_MIN_F64 : VOP3_64 <0x00000166, "V_MIN_F64", []>;
1350def V_MAX_F64 : VOP3_64 <0x00000167, "V_MAX_F64", []>;
Tom Stellard7512c082013-07-12 18:14:56 +00001351
1352} // isCommutable = 1
1353
1354def : Pat <
1355 (fadd f64:$src0, f64:$src1),
1356 (V_ADD_F64 $src0, $src1, (i64 0))
1357>;
1358
1359def : Pat <
1360 (fmul f64:$src0, f64:$src1),
1361 (V_MUL_F64 $src0, $src1, (i64 0))
1362>;
1363
Tom Stellard75aadc22012-12-11 21:25:42 +00001364def V_LDEXP_F64 : VOP3_64 <0x00000168, "V_LDEXP_F64", []>;
Christian Konig70a50322013-03-27 09:12:51 +00001365
1366let isCommutable = 1 in {
1367
Tom Stellard75aadc22012-12-11 21:25:42 +00001368def V_MUL_LO_U32 : VOP3_32 <0x00000169, "V_MUL_LO_U32", []>;
1369def V_MUL_HI_U32 : VOP3_32 <0x0000016a, "V_MUL_HI_U32", []>;
1370def V_MUL_LO_I32 : VOP3_32 <0x0000016b, "V_MUL_LO_I32", []>;
Christian Konig70a50322013-03-27 09:12:51 +00001371def V_MUL_HI_I32 : VOP3_32 <0x0000016c, "V_MUL_HI_I32", []>;
1372
1373} // isCommutable = 1
1374
Tom Stellardecacb802013-02-07 19:39:42 +00001375def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001376 (mul i32:$src0, i32:$src1),
1377 (V_MUL_LO_I32 $src0, $src1, (i32 0))
Tom Stellardecacb802013-02-07 19:39:42 +00001378>;
Christian Konig70a50322013-03-27 09:12:51 +00001379
1380def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001381 (mulhu i32:$src0, i32:$src1),
1382 (V_MUL_HI_U32 $src0, $src1, (i32 0))
Christian Konig70a50322013-03-27 09:12:51 +00001383>;
1384
1385def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001386 (mulhs i32:$src0, i32:$src1),
1387 (V_MUL_HI_I32 $src0, $src1, (i32 0))
Christian Konig70a50322013-03-27 09:12:51 +00001388>;
1389
Tom Stellard75aadc22012-12-11 21:25:42 +00001390def V_DIV_SCALE_F32 : VOP3_32 <0x0000016d, "V_DIV_SCALE_F32", []>;
1391def V_DIV_SCALE_F64 : VOP3_64 <0x0000016e, "V_DIV_SCALE_F64", []>;
1392def V_DIV_FMAS_F32 : VOP3_32 <0x0000016f, "V_DIV_FMAS_F32", []>;
1393def V_DIV_FMAS_F64 : VOP3_64 <0x00000170, "V_DIV_FMAS_F64", []>;
1394//def V_MSAD_U8 : VOP3_U8 <0x00000171, "V_MSAD_U8", []>;
1395//def V_QSAD_U8 : VOP3_U8 <0x00000172, "V_QSAD_U8", []>;
1396//def V_MQSAD_U8 : VOP3_U8 <0x00000173, "V_MQSAD_U8", []>;
1397def V_TRIG_PREOP_F64 : VOP3_64 <0x00000174, "V_TRIG_PREOP_F64", []>;
Matt Arsenaulte27a41b2013-11-18 20:09:32 +00001398
Tom Stellard8d6d4492014-04-22 16:33:57 +00001399//===----------------------------------------------------------------------===//
1400// Pseudo Instructions
1401//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +00001402
Tom Stellard75aadc22012-12-11 21:25:42 +00001403let isCodeGenOnly = 1, isPseudo = 1 in {
1404
Tom Stellard1bd80722014-04-30 15:31:33 +00001405def V_MOV_I1 : InstSI <
1406 (outs VReg_1:$dst),
1407 (ins i1imm:$src),
1408 "", [(set i1:$dst, (imm:$src))]
1409>;
1410
Tom Stellard75aadc22012-12-11 21:25:42 +00001411def LOAD_CONST : AMDGPUShaderInst <
1412 (outs GPRF32:$dst),
1413 (ins i32imm:$src),
1414 "LOAD_CONST $dst, $src",
1415 [(set GPRF32:$dst, (int_AMDGPU_load_const imm:$src))]
1416>;
1417
Matt Arsenault8fb37382013-10-11 21:03:36 +00001418// SI pseudo instructions. These are used by the CFG structurizer pass
Tom Stellard75aadc22012-12-11 21:25:42 +00001419// and should be lowered to ISA instructions prior to codegen.
1420
Tom Stellardf8794352012-12-19 22:10:31 +00001421let mayLoad = 1, mayStore = 1, hasSideEffects = 1,
1422 Uses = [EXEC], Defs = [EXEC] in {
1423
Tom Stellard919bb6b2014-04-29 23:12:53 +00001424let usesCustomInserter = 1 in {
1425
1426def SI_IF_NON_TERM : InstSI <
1427 (outs SReg_64:$dst),
1428 (ins SReg_64:$vcc, brtarget:$target), "",
1429 [(set i64:$dst, (int_SI_if i1:$vcc, bb:$target))]
1430>;
1431
1432def SI_ELSE_NON_TERM : InstSI <
1433 (outs SReg_64:$dst),
1434 (ins SReg_64:$src, brtarget:$target),
1435 "",
1436 [(set i64:$dst, (int_SI_else i64:$src, bb:$target))]
1437> {
1438 let Constraints = "$src = $dst";
1439}
1440
1441} // usesCustomInserter = 1
1442
Tom Stellardf8794352012-12-19 22:10:31 +00001443let isBranch = 1, isTerminator = 1 in {
1444
Tom Stellard919bb6b2014-04-29 23:12:53 +00001445def SI_IF: InstSI <
Tom Stellardf8794352012-12-19 22:10:31 +00001446 (outs SReg_64:$dst),
Christian Koniga8811792013-02-16 11:28:30 +00001447 (ins SReg_64:$vcc, brtarget:$target),
Tom Stellard919bb6b2014-04-29 23:12:53 +00001448 "", []
Tom Stellard75aadc22012-12-11 21:25:42 +00001449>;
1450
Tom Stellardf8794352012-12-19 22:10:31 +00001451def SI_ELSE : InstSI <
1452 (outs SReg_64:$dst),
1453 (ins SReg_64:$src, brtarget:$target),
Tom Stellard919bb6b2014-04-29 23:12:53 +00001454 "", []
1455> {
Tom Stellardf8794352012-12-19 22:10:31 +00001456 let Constraints = "$src = $dst";
1457}
1458
1459def SI_LOOP : InstSI <
Tom Stellard75aadc22012-12-11 21:25:42 +00001460 (outs),
Tom Stellardf8794352012-12-19 22:10:31 +00001461 (ins SReg_64:$saved, brtarget:$target),
Christian Konigbf114b42013-02-21 15:17:22 +00001462 "SI_LOOP $saved, $target",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001463 [(int_SI_loop i64:$saved, bb:$target)]
Tom Stellard75aadc22012-12-11 21:25:42 +00001464>;
Tom Stellardf8794352012-12-19 22:10:31 +00001465
1466} // end isBranch = 1, isTerminator = 1
1467
1468def SI_BREAK : InstSI <
1469 (outs SReg_64:$dst),
1470 (ins SReg_64:$src),
Christian Konigbf114b42013-02-21 15:17:22 +00001471 "SI_ELSE $dst, $src",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001472 [(set i64:$dst, (int_SI_break i64:$src))]
Tom Stellardf8794352012-12-19 22:10:31 +00001473>;
1474
1475def SI_IF_BREAK : InstSI <
1476 (outs SReg_64:$dst),
Christian Koniga8811792013-02-16 11:28:30 +00001477 (ins SReg_64:$vcc, SReg_64:$src),
Christian Konigbf114b42013-02-21 15:17:22 +00001478 "SI_IF_BREAK $dst, $vcc, $src",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001479 [(set i64:$dst, (int_SI_if_break i1:$vcc, i64:$src))]
Tom Stellardf8794352012-12-19 22:10:31 +00001480>;
1481
1482def SI_ELSE_BREAK : InstSI <
1483 (outs SReg_64:$dst),
1484 (ins SReg_64:$src0, SReg_64:$src1),
Christian Konigbf114b42013-02-21 15:17:22 +00001485 "SI_ELSE_BREAK $dst, $src0, $src1",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001486 [(set i64:$dst, (int_SI_else_break i64:$src0, i64:$src1))]
Tom Stellardf8794352012-12-19 22:10:31 +00001487>;
1488
1489def SI_END_CF : InstSI <
1490 (outs),
1491 (ins SReg_64:$saved),
Christian Konigbf114b42013-02-21 15:17:22 +00001492 "SI_END_CF $saved",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001493 [(int_SI_end_cf i64:$saved)]
Tom Stellardf8794352012-12-19 22:10:31 +00001494>;
1495
Tom Stellardbe8ebee2013-01-18 21:15:50 +00001496def SI_KILL : InstSI <
1497 (outs),
Michel Danzer9e61c4b2014-02-27 01:47:09 +00001498 (ins VSrc_32:$src),
Matt Arsenaultcb34f842013-12-16 20:58:33 +00001499 "SI_KILL $src",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001500 [(int_AMDGPU_kill f32:$src)]
Tom Stellardbe8ebee2013-01-18 21:15:50 +00001501>;
1502
Tom Stellardf8794352012-12-19 22:10:31 +00001503} // end mayLoad = 1, mayStore = 1, hasSideEffects = 1
1504 // Uses = [EXEC], Defs = [EXEC]
1505
Christian Konig2989ffc2013-03-18 11:34:16 +00001506let Uses = [EXEC], Defs = [EXEC,VCC,M0] in {
1507
Matt Arsenaulta98cd6a2013-12-19 05:32:55 +00001508//defm SI_ : RegisterLoadStore <VReg_32, FRAMEri, ADDRIndirect>;
Tom Stellard81d871d2013-11-13 23:36:50 +00001509
1510let UseNamedOperandTable = 1 in {
1511
1512def SI_RegisterLoad : AMDGPUShaderInst <
1513 (outs VReg_32:$dst, SReg_64:$temp),
Matt Arsenaulta98cd6a2013-12-19 05:32:55 +00001514 (ins FRAMEri32:$addr, i32imm:$chan),
Tom Stellard81d871d2013-11-13 23:36:50 +00001515 "", []
1516> {
1517 let isRegisterLoad = 1;
1518 let mayLoad = 1;
1519}
1520
1521class SIRegStore<dag outs> : AMDGPUShaderInst <
1522 outs,
Matt Arsenaulta98cd6a2013-12-19 05:32:55 +00001523 (ins VReg_32:$val, FRAMEri32:$addr, i32imm:$chan),
Tom Stellard81d871d2013-11-13 23:36:50 +00001524 "", []
1525> {
1526 let isRegisterStore = 1;
1527 let mayStore = 1;
1528}
1529
1530let usesCustomInserter = 1 in {
1531def SI_RegisterStorePseudo : SIRegStore<(outs)>;
1532} // End usesCustomInserter = 1
1533def SI_RegisterStore : SIRegStore<(outs SReg_64:$temp)>;
1534
1535
1536} // End UseNamedOperandTable = 1
1537
Christian Konig2989ffc2013-03-18 11:34:16 +00001538def SI_INDIRECT_SRC : InstSI <
1539 (outs VReg_32:$dst, SReg_64:$temp),
1540 (ins unknown:$src, VSrc_32:$idx, i32imm:$off),
1541 "SI_INDIRECT_SRC $dst, $temp, $src, $idx, $off",
1542 []
1543>;
1544
1545class SI_INDIRECT_DST<RegisterClass rc> : InstSI <
1546 (outs rc:$dst, SReg_64:$temp),
1547 (ins unknown:$src, VSrc_32:$idx, i32imm:$off, VReg_32:$val),
1548 "SI_INDIRECT_DST $dst, $temp, $src, $idx, $off, $val",
1549 []
1550> {
1551 let Constraints = "$src = $dst";
1552}
1553
Tom Stellard81d871d2013-11-13 23:36:50 +00001554def SI_INDIRECT_DST_V1 : SI_INDIRECT_DST<VReg_32>;
Christian Konig2989ffc2013-03-18 11:34:16 +00001555def SI_INDIRECT_DST_V2 : SI_INDIRECT_DST<VReg_64>;
1556def SI_INDIRECT_DST_V4 : SI_INDIRECT_DST<VReg_128>;
1557def SI_INDIRECT_DST_V8 : SI_INDIRECT_DST<VReg_256>;
1558def SI_INDIRECT_DST_V16 : SI_INDIRECT_DST<VReg_512>;
1559
1560} // Uses = [EXEC,VCC,M0], Defs = [EXEC,VCC,M0]
1561
Tom Stellard556d9aa2013-06-03 17:39:37 +00001562let usesCustomInserter = 1 in {
1563
Matt Arsenault22658062013-10-15 23:44:48 +00001564// This pseudo instruction takes a pointer as input and outputs a resource
Tom Stellard2a6a61052013-07-12 18:15:08 +00001565// constant that can be used with the ADDR64 MUBUF instructions.
Tom Stellard556d9aa2013-06-03 17:39:37 +00001566def SI_ADDR64_RSRC : InstSI <
1567 (outs SReg_128:$srsrc),
1568 (ins SReg_64:$ptr),
1569 "", []
1570>;
1571
Tom Stellard2a6a61052013-07-12 18:15:08 +00001572def V_SUB_F64 : InstSI <
1573 (outs VReg_64:$dst),
1574 (ins VReg_64:$src0, VReg_64:$src1),
1575 "V_SUB_F64 $dst, $src0, $src1",
1576 []
1577>;
1578
Tom Stellard556d9aa2013-06-03 17:39:37 +00001579} // end usesCustomInserter
1580
Tom Stellardeba61072014-05-02 15:41:42 +00001581multiclass SI_SPILL_SGPR <RegisterClass sgpr_class> {
1582
1583 def _SAVE : InstSI <
1584 (outs VReg_32:$dst),
1585 (ins sgpr_class:$src, i32imm:$frame_idx),
1586 "", []
1587 >;
1588
1589 def _RESTORE : InstSI <
1590 (outs sgpr_class:$dst),
1591 (ins VReg_32:$src, i32imm:$frame_idx),
1592 "", []
1593 >;
1594
1595}
1596
1597defm SI_SPILL_S64 : SI_SPILL_SGPR <SReg_64>;
1598defm SI_SPILL_S128 : SI_SPILL_SGPR <SReg_128>;
1599defm SI_SPILL_S256 : SI_SPILL_SGPR <SReg_256>;
1600defm SI_SPILL_S512 : SI_SPILL_SGPR <SReg_512>;
1601
Tom Stellard75aadc22012-12-11 21:25:42 +00001602} // end IsCodeGenOnly, isPseudo
1603
Christian Konig2aca0432013-02-21 15:17:32 +00001604def : Pat<
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001605 (int_AMDGPU_cndlt f32:$src0, f32:$src1, f32:$src2),
1606 (V_CNDMASK_B32_e64 $src2, $src1, (V_CMP_GT_F32_e64 0, $src0))
Christian Konig2aca0432013-02-21 15:17:32 +00001607>;
1608
Tom Stellardbe8ebee2013-01-18 21:15:50 +00001609def : Pat <
1610 (int_AMDGPU_kilp),
Michel Danzer9e61c4b2014-02-27 01:47:09 +00001611 (SI_KILL 0xbf800000)
Tom Stellardbe8ebee2013-01-18 21:15:50 +00001612>;
1613
Tom Stellard75aadc22012-12-11 21:25:42 +00001614/* int_SI_vs_load_input */
1615def : Pat<
Tom Stellard868fd922014-04-17 21:00:11 +00001616 (SIload_input v4i32:$tlst, IMM12bit:$attr_offset, i32:$buf_idx_vgpr),
Michel Danzer13736222014-01-27 07:20:51 +00001617 (BUFFER_LOAD_FORMAT_XYZW_IDXEN $tlst, $buf_idx_vgpr, imm:$attr_offset, 0, 0, 0, 0)
Tom Stellard75aadc22012-12-11 21:25:42 +00001618>;
1619
1620/* int_SI_export */
1621def : Pat <
1622 (int_SI_export imm:$en, imm:$vm, imm:$done, imm:$tgt, imm:$compr,
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001623 f32:$src0, f32:$src1, f32:$src2, f32:$src3),
Tom Stellard75aadc22012-12-11 21:25:42 +00001624 (EXP imm:$en, imm:$tgt, imm:$compr, imm:$done, imm:$vm,
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001625 $src0, $src1, $src2, $src3)
Tom Stellard75aadc22012-12-11 21:25:42 +00001626>;
1627
Tom Stellard2a6a61052013-07-12 18:15:08 +00001628def : Pat <
1629 (f64 (fsub f64:$src0, f64:$src1)),
1630 (V_SUB_F64 $src0, $src1)
1631>;
1632
Tom Stellard8d6d4492014-04-22 16:33:57 +00001633//===----------------------------------------------------------------------===//
1634// SMRD Patterns
1635//===----------------------------------------------------------------------===//
1636
1637multiclass SMRD_Pattern <SMRD Instr_IMM, SMRD Instr_SGPR, ValueType vt> {
1638
1639 // 1. Offset as 8bit DWORD immediate
1640 def : Pat <
1641 (constant_load (add i64:$sbase, (i64 IMM8bitDWORD:$offset))),
1642 (vt (Instr_IMM $sbase, (as_dword_i32imm $offset)))
1643 >;
1644
1645 // 2. Offset loaded in an 32bit SGPR
1646 def : Pat <
Tom Stellardd6cb8e82014-05-09 16:42:21 +00001647 (constant_load (add i64:$sbase, (i64 IMM32bit:$offset))),
1648 (vt (Instr_SGPR $sbase, (S_MOV_B32 (i32 (as_i32imm $offset)))))
Tom Stellard8d6d4492014-04-22 16:33:57 +00001649 >;
1650
1651 // 3. No offset at all
1652 def : Pat <
1653 (constant_load i64:$sbase),
1654 (vt (Instr_IMM $sbase, 0))
1655 >;
1656}
1657
1658defm : SMRD_Pattern <S_LOAD_DWORD_IMM, S_LOAD_DWORD_SGPR, f32>;
1659defm : SMRD_Pattern <S_LOAD_DWORD_IMM, S_LOAD_DWORD_SGPR, i32>;
1660defm : SMRD_Pattern <S_LOAD_DWORDX2_IMM, S_LOAD_DWORDX2_SGPR, i64>;
1661defm : SMRD_Pattern <S_LOAD_DWORDX2_IMM, S_LOAD_DWORDX2_SGPR, v2i32>;
1662defm : SMRD_Pattern <S_LOAD_DWORDX4_IMM, S_LOAD_DWORDX4_SGPR, v4i32>;
1663defm : SMRD_Pattern <S_LOAD_DWORDX8_IMM, S_LOAD_DWORDX8_SGPR, v32i8>;
1664defm : SMRD_Pattern <S_LOAD_DWORDX8_IMM, S_LOAD_DWORDX8_SGPR, v8i32>;
1665defm : SMRD_Pattern <S_LOAD_DWORDX16_IMM, S_LOAD_DWORDX16_SGPR, v16i32>;
1666
1667// 1. Offset as 8bit DWORD immediate
1668def : Pat <
1669 (SIload_constant v4i32:$sbase, IMM8bitDWORD:$offset),
1670 (S_BUFFER_LOAD_DWORD_IMM $sbase, (as_dword_i32imm $offset))
1671>;
1672
1673// 2. Offset loaded in an 32bit SGPR
1674def : Pat <
1675 (SIload_constant v4i32:$sbase, imm:$offset),
1676 (S_BUFFER_LOAD_DWORD_SGPR $sbase, (S_MOV_B32 imm:$offset))
1677>;
1678
Tom Stellard58ac7442014-04-29 23:12:48 +00001679//===----------------------------------------------------------------------===//
1680// SOP2 Patterns
1681//===----------------------------------------------------------------------===//
1682
1683def : Pat <
1684 (i1 (and i1:$src0, i1:$src1)),
1685 (S_AND_B64 $src0, $src1)
1686>;
1687
1688def : Pat <
1689 (i1 (or i1:$src0, i1:$src1)),
1690 (S_OR_B64 $src0, $src1)
1691>;
1692
1693def : Pat <
1694 (i1 (xor i1:$src0, i1:$src1)),
1695 (S_XOR_B64 $src0, $src1)
1696>;
1697
1698//===----------------------------------------------------------------------===//
1699// VOP2 Patterns
1700//===----------------------------------------------------------------------===//
1701
1702def : Pat <
1703 (or i64:$src0, i64:$src1),
1704 (INSERT_SUBREG (INSERT_SUBREG (i64 (IMPLICIT_DEF)),
1705 (V_OR_B32_e32 (EXTRACT_SUBREG i64:$src0, sub0),
1706 (EXTRACT_SUBREG i64:$src1, sub0)), sub0),
1707 (V_OR_B32_e32 (EXTRACT_SUBREG i64:$src0, sub1),
1708 (EXTRACT_SUBREG i64:$src1, sub1)), sub1)
1709>;
1710
1711class SextInReg <ValueType vt, int ShiftAmt> : Pat <
1712 (sext_inreg i32:$src0, vt),
1713 (V_ASHRREV_I32_e32 ShiftAmt, (V_LSHLREV_B32_e32 ShiftAmt, $src0))
1714>;
1715
1716def : SextInReg <i8, 24>;
1717def : SextInReg <i16, 16>;
Tom Stellard8d6d4492014-04-22 16:33:57 +00001718
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001719/********** ======================= **********/
1720/********** Image sampling patterns **********/
1721/********** ======================= **********/
Tom Stellardae6c06e2013-02-07 17:02:13 +00001722
Tom Stellard9fa17912013-08-14 23:24:45 +00001723/* SIsample for simple 1D texture lookup */
Tom Stellard75aadc22012-12-11 21:25:42 +00001724def : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00001725 (SIsample i32:$addr, v32i8:$rsrc, v4i32:$sampler, imm),
Tom Stellard682bfbc2013-10-10 17:11:24 +00001726 (IMAGE_SAMPLE_V4_V1 0xf, 0, 0, 0, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellard75aadc22012-12-11 21:25:42 +00001727>;
1728
Tom Stellard9fa17912013-08-14 23:24:45 +00001729class SamplePattern<SDNode name, MIMG opcode, ValueType vt> : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00001730 (name vt:$addr, v32i8:$rsrc, v4i32:$sampler, imm),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001731 (opcode 0xf, 0, 0, 0, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellardc9b90312013-01-21 15:40:48 +00001732>;
1733
Tom Stellard9fa17912013-08-14 23:24:45 +00001734class SampleRectPattern<SDNode name, MIMG opcode, ValueType vt> : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00001735 (name vt:$addr, v32i8:$rsrc, v4i32:$sampler, TEX_RECT),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001736 (opcode 0xf, 1, 0, 0, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellard75aadc22012-12-11 21:25:42 +00001737>;
1738
Tom Stellard9fa17912013-08-14 23:24:45 +00001739class SampleArrayPattern<SDNode name, MIMG opcode, ValueType vt> : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00001740 (name vt:$addr, v32i8:$rsrc, v4i32:$sampler, TEX_ARRAY),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001741 (opcode 0xf, 0, 0, 1, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellard462516b2013-02-07 17:02:14 +00001742>;
1743
Tom Stellard9fa17912013-08-14 23:24:45 +00001744class SampleShadowPattern<SDNode name, MIMG opcode,
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001745 ValueType vt> : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00001746 (name vt:$addr, v32i8:$rsrc, v4i32:$sampler, TEX_SHADOW),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001747 (opcode 0xf, 0, 0, 0, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellard462516b2013-02-07 17:02:14 +00001748>;
1749
Tom Stellard9fa17912013-08-14 23:24:45 +00001750class SampleShadowArrayPattern<SDNode name, MIMG opcode,
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001751 ValueType vt> : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00001752 (name vt:$addr, v32i8:$rsrc, v4i32:$sampler, TEX_SHADOW_ARRAY),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001753 (opcode 0xf, 0, 0, 1, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellard462516b2013-02-07 17:02:14 +00001754>;
1755
Tom Stellard9fa17912013-08-14 23:24:45 +00001756/* SIsample* for texture lookups consuming more address parameters */
Tom Stellard16a9a202013-08-14 23:24:17 +00001757multiclass SamplePatterns<MIMG sample, MIMG sample_c, MIMG sample_l,
1758 MIMG sample_c_l, MIMG sample_b, MIMG sample_c_b,
1759MIMG sample_d, MIMG sample_c_d, ValueType addr_type> {
Tom Stellard9fa17912013-08-14 23:24:45 +00001760 def : SamplePattern <SIsample, sample, addr_type>;
1761 def : SampleRectPattern <SIsample, sample, addr_type>;
1762 def : SampleArrayPattern <SIsample, sample, addr_type>;
1763 def : SampleShadowPattern <SIsample, sample_c, addr_type>;
1764 def : SampleShadowArrayPattern <SIsample, sample_c, addr_type>;
Tom Stellardae6c06e2013-02-07 17:02:13 +00001765
Tom Stellard9fa17912013-08-14 23:24:45 +00001766 def : SamplePattern <SIsamplel, sample_l, addr_type>;
1767 def : SampleArrayPattern <SIsamplel, sample_l, addr_type>;
1768 def : SampleShadowPattern <SIsamplel, sample_c_l, addr_type>;
1769 def : SampleShadowArrayPattern <SIsamplel, sample_c_l, addr_type>;
Tom Stellardae6c06e2013-02-07 17:02:13 +00001770
Tom Stellard9fa17912013-08-14 23:24:45 +00001771 def : SamplePattern <SIsampleb, sample_b, addr_type>;
1772 def : SampleArrayPattern <SIsampleb, sample_b, addr_type>;
1773 def : SampleShadowPattern <SIsampleb, sample_c_b, addr_type>;
1774 def : SampleShadowArrayPattern <SIsampleb, sample_c_b, addr_type>;
Michel Danzer83f87c42013-07-10 16:36:36 +00001775
Tom Stellard9fa17912013-08-14 23:24:45 +00001776 def : SamplePattern <SIsampled, sample_d, addr_type>;
1777 def : SampleArrayPattern <SIsampled, sample_d, addr_type>;
1778 def : SampleShadowPattern <SIsampled, sample_c_d, addr_type>;
1779 def : SampleShadowArrayPattern <SIsampled, sample_c_d, addr_type>;
Tom Stellardae6c06e2013-02-07 17:02:13 +00001780}
1781
Tom Stellard682bfbc2013-10-10 17:11:24 +00001782defm : SamplePatterns<IMAGE_SAMPLE_V4_V2, IMAGE_SAMPLE_C_V4_V2,
1783 IMAGE_SAMPLE_L_V4_V2, IMAGE_SAMPLE_C_L_V4_V2,
1784 IMAGE_SAMPLE_B_V4_V2, IMAGE_SAMPLE_C_B_V4_V2,
1785 IMAGE_SAMPLE_D_V4_V2, IMAGE_SAMPLE_C_D_V4_V2,
Tom Stellard16a9a202013-08-14 23:24:17 +00001786 v2i32>;
Tom Stellard682bfbc2013-10-10 17:11:24 +00001787defm : SamplePatterns<IMAGE_SAMPLE_V4_V4, IMAGE_SAMPLE_C_V4_V4,
1788 IMAGE_SAMPLE_L_V4_V4, IMAGE_SAMPLE_C_L_V4_V4,
1789 IMAGE_SAMPLE_B_V4_V4, IMAGE_SAMPLE_C_B_V4_V4,
1790 IMAGE_SAMPLE_D_V4_V4, IMAGE_SAMPLE_C_D_V4_V4,
Tom Stellard16a9a202013-08-14 23:24:17 +00001791 v4i32>;
Tom Stellard682bfbc2013-10-10 17:11:24 +00001792defm : SamplePatterns<IMAGE_SAMPLE_V4_V8, IMAGE_SAMPLE_C_V4_V8,
1793 IMAGE_SAMPLE_L_V4_V8, IMAGE_SAMPLE_C_L_V4_V8,
1794 IMAGE_SAMPLE_B_V4_V8, IMAGE_SAMPLE_C_B_V4_V8,
1795 IMAGE_SAMPLE_D_V4_V8, IMAGE_SAMPLE_C_D_V4_V8,
Tom Stellard16a9a202013-08-14 23:24:17 +00001796 v8i32>;
Tom Stellard682bfbc2013-10-10 17:11:24 +00001797defm : SamplePatterns<IMAGE_SAMPLE_V4_V16, IMAGE_SAMPLE_C_V4_V16,
1798 IMAGE_SAMPLE_L_V4_V16, IMAGE_SAMPLE_C_L_V4_V16,
1799 IMAGE_SAMPLE_B_V4_V16, IMAGE_SAMPLE_C_B_V4_V16,
1800 IMAGE_SAMPLE_D_V4_V16, IMAGE_SAMPLE_C_D_V4_V16,
Tom Stellard16a9a202013-08-14 23:24:17 +00001801 v16i32>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001802
Tom Stellard353b3362013-05-06 23:02:12 +00001803/* int_SI_imageload for texture fetches consuming varying address parameters */
1804class ImageLoadPattern<Intrinsic name, MIMG opcode, ValueType addr_type> : Pat <
1805 (name addr_type:$addr, v32i8:$rsrc, imm),
1806 (opcode 0xf, 0, 0, 0, 0, 0, 0, 0, $addr, $rsrc)
1807>;
1808
1809class ImageLoadArrayPattern<Intrinsic name, MIMG opcode, ValueType addr_type> : Pat <
1810 (name addr_type:$addr, v32i8:$rsrc, TEX_ARRAY),
1811 (opcode 0xf, 0, 0, 1, 0, 0, 0, 0, $addr, $rsrc)
1812>;
1813
Tom Stellard3494b7e2013-08-14 22:22:14 +00001814class ImageLoadMSAAPattern<Intrinsic name, MIMG opcode, ValueType addr_type> : Pat <
1815 (name addr_type:$addr, v32i8:$rsrc, TEX_MSAA),
1816 (opcode 0xf, 0, 0, 0, 0, 0, 0, 0, $addr, $rsrc)
1817>;
1818
1819class ImageLoadArrayMSAAPattern<Intrinsic name, MIMG opcode, ValueType addr_type> : Pat <
1820 (name addr_type:$addr, v32i8:$rsrc, TEX_ARRAY_MSAA),
1821 (opcode 0xf, 0, 0, 1, 0, 0, 0, 0, $addr, $rsrc)
1822>;
1823
Tom Stellard16a9a202013-08-14 23:24:17 +00001824multiclass ImageLoadPatterns<MIMG opcode, ValueType addr_type> {
1825 def : ImageLoadPattern <int_SI_imageload, opcode, addr_type>;
1826 def : ImageLoadArrayPattern <int_SI_imageload, opcode, addr_type>;
Tom Stellard353b3362013-05-06 23:02:12 +00001827}
1828
Tom Stellard16a9a202013-08-14 23:24:17 +00001829multiclass ImageLoadMSAAPatterns<MIMG opcode, ValueType addr_type> {
1830 def : ImageLoadMSAAPattern <int_SI_imageload, opcode, addr_type>;
1831 def : ImageLoadArrayMSAAPattern <int_SI_imageload, opcode, addr_type>;
1832}
1833
Tom Stellard682bfbc2013-10-10 17:11:24 +00001834defm : ImageLoadPatterns<IMAGE_LOAD_MIP_V4_V2, v2i32>;
1835defm : ImageLoadPatterns<IMAGE_LOAD_MIP_V4_V4, v4i32>;
Tom Stellard16a9a202013-08-14 23:24:17 +00001836
Tom Stellard682bfbc2013-10-10 17:11:24 +00001837defm : ImageLoadMSAAPatterns<IMAGE_LOAD_V4_V2, v2i32>;
1838defm : ImageLoadMSAAPatterns<IMAGE_LOAD_V4_V4, v4i32>;
Tom Stellard353b3362013-05-06 23:02:12 +00001839
Tom Stellardf787ef12013-05-06 23:02:19 +00001840/* Image resource information */
1841def : Pat <
1842 (int_SI_resinfo i32:$mipid, v32i8:$rsrc, imm),
Tom Stellard682bfbc2013-10-10 17:11:24 +00001843 (IMAGE_GET_RESINFO_V4_V1 0xf, 0, 0, 0, 0, 0, 0, 0, (V_MOV_B32_e32 $mipid), $rsrc)
Tom Stellardf787ef12013-05-06 23:02:19 +00001844>;
1845
1846def : Pat <
1847 (int_SI_resinfo i32:$mipid, v32i8:$rsrc, TEX_ARRAY),
Tom Stellard682bfbc2013-10-10 17:11:24 +00001848 (IMAGE_GET_RESINFO_V4_V1 0xf, 0, 0, 1, 0, 0, 0, 0, (V_MOV_B32_e32 $mipid), $rsrc)
Tom Stellardf787ef12013-05-06 23:02:19 +00001849>;
1850
Tom Stellard3494b7e2013-08-14 22:22:14 +00001851def : Pat <
1852 (int_SI_resinfo i32:$mipid, v32i8:$rsrc, TEX_ARRAY_MSAA),
Tom Stellard682bfbc2013-10-10 17:11:24 +00001853 (IMAGE_GET_RESINFO_V4_V1 0xf, 0, 0, 1, 0, 0, 0, 0, (V_MOV_B32_e32 $mipid), $rsrc)
Tom Stellard3494b7e2013-08-14 22:22:14 +00001854>;
1855
Christian Konig4a1b9c32013-03-18 11:34:10 +00001856/********** ============================================ **********/
1857/********** Extraction, Insertion, Building and Casting **********/
1858/********** ============================================ **********/
Tom Stellard75aadc22012-12-11 21:25:42 +00001859
Christian Konig4a1b9c32013-03-18 11:34:10 +00001860foreach Index = 0-2 in {
1861 def Extract_Element_v2i32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001862 i32, v2i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001863 >;
1864 def Insert_Element_v2i32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001865 i32, v2i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001866 >;
1867
1868 def Extract_Element_v2f32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001869 f32, v2f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001870 >;
1871 def Insert_Element_v2f32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001872 f32, v2f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001873 >;
1874}
1875
1876foreach Index = 0-3 in {
1877 def Extract_Element_v4i32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001878 i32, v4i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001879 >;
1880 def Insert_Element_v4i32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001881 i32, v4i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001882 >;
1883
1884 def Extract_Element_v4f32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001885 f32, v4f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001886 >;
1887 def Insert_Element_v4f32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001888 f32, v4f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001889 >;
1890}
1891
1892foreach Index = 0-7 in {
1893 def Extract_Element_v8i32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001894 i32, v8i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001895 >;
1896 def Insert_Element_v8i32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001897 i32, v8i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001898 >;
1899
1900 def Extract_Element_v8f32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001901 f32, v8f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001902 >;
1903 def Insert_Element_v8f32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001904 f32, v8f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001905 >;
1906}
1907
1908foreach Index = 0-15 in {
1909 def Extract_Element_v16i32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001910 i32, v16i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001911 >;
1912 def Insert_Element_v16i32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001913 i32, v16i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001914 >;
1915
1916 def Extract_Element_v16f32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001917 f32, v16f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001918 >;
1919 def Insert_Element_v16f32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001920 f32, v16f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001921 >;
1922}
Tom Stellard75aadc22012-12-11 21:25:42 +00001923
Tom Stellard75aadc22012-12-11 21:25:42 +00001924def : BitConvert <i32, f32, SReg_32>;
1925def : BitConvert <i32, f32, VReg_32>;
1926
1927def : BitConvert <f32, i32, SReg_32>;
1928def : BitConvert <f32, i32, VReg_32>;
1929
Tom Stellard7512c082013-07-12 18:14:56 +00001930def : BitConvert <i64, f64, VReg_64>;
1931
1932def : BitConvert <f64, i64, VReg_64>;
1933
Tom Stellarded2f6142013-07-18 21:43:42 +00001934def : BitConvert <v2f32, v2i32, VReg_64>;
1935def : BitConvert <v2i32, v2f32, VReg_64>;
Tom Stellardaf775432013-10-23 00:44:32 +00001936def : BitConvert <v2i32, i64, VReg_64>;
Tom Stellard7ea3d6d2014-03-31 14:01:55 +00001937def : BitConvert <i64, v2i32, VReg_64>;
Tom Stellarded2f6142013-07-18 21:43:42 +00001938
Tom Stellard83747202013-07-18 21:43:53 +00001939def : BitConvert <v4f32, v4i32, VReg_128>;
1940def : BitConvert <v4i32, v4f32, VReg_128>;
1941
Tom Stellard967bf582014-02-13 23:34:15 +00001942def : BitConvert <v8f32, v8i32, SReg_256>;
1943def : BitConvert <v8i32, v8f32, SReg_256>;
Tom Stellard20ee94f2013-08-14 22:22:09 +00001944def : BitConvert <v8i32, v32i8, SReg_256>;
1945def : BitConvert <v32i8, v8i32, SReg_256>;
1946def : BitConvert <v8i32, v32i8, VReg_256>;
Matt Arsenaultf5958dd2014-02-02 00:05:35 +00001947def : BitConvert <v8i32, v8f32, VReg_256>;
1948def : BitConvert <v8f32, v8i32, VReg_256>;
Tom Stellard20ee94f2013-08-14 22:22:09 +00001949def : BitConvert <v32i8, v8i32, VReg_256>;
1950
Matt Arsenaultf5958dd2014-02-02 00:05:35 +00001951def : BitConvert <v16i32, v16f32, VReg_512>;
1952def : BitConvert <v16f32, v16i32, VReg_512>;
1953
Christian Konig8dbe6f62013-02-21 15:17:27 +00001954/********** =================== **********/
1955/********** Src & Dst modifiers **********/
1956/********** =================== **********/
1957
Vincent Lejeune79a58342014-05-10 19:18:25 +00001958def FCLAMP_SI : AMDGPUShaderInst <
1959 (outs VReg_32:$dst),
1960 (ins VSrc_32:$src0),
1961 "FCLAMP_SI $dst, $src0",
1962 []
1963> {
1964 let usesCustomInserter = 1;
1965}
1966
Christian Konig8dbe6f62013-02-21 15:17:27 +00001967def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001968 (int_AMDIL_clamp f32:$src, (f32 FP_ZERO), (f32 FP_ONE)),
Vincent Lejeune79a58342014-05-10 19:18:25 +00001969 (FCLAMP_SI f32:$src)
Christian Konig8dbe6f62013-02-21 15:17:27 +00001970>;
1971
Michel Danzer624b02a2014-02-04 07:12:38 +00001972/********** ================================ **********/
1973/********** Floating point absolute/negative **********/
1974/********** ================================ **********/
1975
1976// Manipulate the sign bit directly, as e.g. using the source negation modifier
1977// in V_ADD_F32_e64 $src, 0, [...] does not result in -0.0 for $src == +0.0,
1978// breaking the piglit *s-floatBitsToInt-neg* tests
1979
1980// TODO: Look into not implementing isFNegFree/isFAbsFree for SI, and possibly
1981// removing these patterns
1982
1983def : Pat <
1984 (fneg (fabs f32:$src)),
1985 (V_OR_B32_e32 $src, (V_MOV_B32_e32 0x80000000)) /* Set sign bit */
1986>;
1987
Vincent Lejeune79a58342014-05-10 19:18:25 +00001988def FABS_SI : AMDGPUShaderInst <
1989 (outs VReg_32:$dst),
1990 (ins VSrc_32:$src0),
1991 "FABS_SI $dst, $src0",
1992 []
1993> {
1994 let usesCustomInserter = 1;
1995}
1996
Christian Konig8dbe6f62013-02-21 15:17:27 +00001997def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001998 (fabs f32:$src),
Vincent Lejeune79a58342014-05-10 19:18:25 +00001999 (FABS_SI f32:$src)
Christian Konig8dbe6f62013-02-21 15:17:27 +00002000>;
2001
Vincent Lejeune79a58342014-05-10 19:18:25 +00002002def FNEG_SI : AMDGPUShaderInst <
2003 (outs VReg_32:$dst),
2004 (ins VSrc_32:$src0),
2005 "FNEG_SI $dst, $src0",
2006 []
2007> {
2008 let usesCustomInserter = 1;
2009}
2010
Christian Konig8dbe6f62013-02-21 15:17:27 +00002011def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002012 (fneg f32:$src),
Vincent Lejeune79a58342014-05-10 19:18:25 +00002013 (FNEG_SI f32:$src)
Christian Konig8dbe6f62013-02-21 15:17:27 +00002014>;
2015
Christian Konigc756cb992013-02-16 11:28:22 +00002016/********** ================== **********/
2017/********** Immediate Patterns **********/
2018/********** ================== **********/
2019
2020def : Pat <
Tom Stellarddf94dc32013-08-14 23:24:24 +00002021 (SGPRImm<(i32 imm)>:$imm),
2022 (S_MOV_B32 imm:$imm)
2023>;
2024
2025def : Pat <
2026 (SGPRImm<(f32 fpimm)>:$imm),
2027 (S_MOV_B32 fpimm:$imm)
2028>;
2029
2030def : Pat <
Christian Konigc756cb992013-02-16 11:28:22 +00002031 (i32 imm:$imm),
2032 (V_MOV_B32_e32 imm:$imm)
2033>;
2034
2035def : Pat <
2036 (f32 fpimm:$imm),
2037 (V_MOV_B32_e32 fpimm:$imm)
2038>;
2039
2040def : Pat <
Christian Konigb559b072013-02-16 11:28:36 +00002041 (i64 InlineImm<i64>:$imm),
2042 (S_MOV_B64 InlineImm<i64>:$imm)
2043>;
2044
Tom Stellard75aadc22012-12-11 21:25:42 +00002045/********** ===================== **********/
2046/********** Interpolation Paterns **********/
2047/********** ===================== **********/
2048
2049def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002050 (int_SI_fs_constant imm:$attr_chan, imm:$attr, i32:$params),
2051 (V_INTERP_MOV_F32 INTERP.P0, imm:$attr_chan, imm:$attr, $params)
Michel Danzere9bb18b2013-02-14 19:03:25 +00002052>;
2053
2054def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002055 (int_SI_fs_interp imm:$attr_chan, imm:$attr, M0Reg:$params, v2i32:$ij),
2056 (V_INTERP_P2_F32 (V_INTERP_P1_F32 (EXTRACT_SUBREG v2i32:$ij, sub0),
2057 imm:$attr_chan, imm:$attr, i32:$params),
2058 (EXTRACT_SUBREG $ij, sub1),
2059 imm:$attr_chan, imm:$attr, $params)
Tom Stellard75aadc22012-12-11 21:25:42 +00002060>;
2061
2062/********** ================== **********/
2063/********** Intrinsic Patterns **********/
2064/********** ================== **********/
2065
2066/* llvm.AMDGPU.pow */
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002067def : POW_Common <V_LOG_F32_e32, V_EXP_F32_e32, V_MUL_LEGACY_F32_e32>;
Tom Stellard75aadc22012-12-11 21:25:42 +00002068
2069def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002070 (int_AMDGPU_div f32:$src0, f32:$src1),
2071 (V_MUL_LEGACY_F32_e32 $src0, (V_RCP_LEGACY_F32_e32 $src1))
Tom Stellard75aadc22012-12-11 21:25:42 +00002072>;
2073
2074def : Pat<
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002075 (fdiv f32:$src0, f32:$src1),
2076 (V_MUL_F32_e32 $src0, (V_RCP_F32_e32 $src1))
Tom Stellard75aadc22012-12-11 21:25:42 +00002077>;
2078
Tom Stellard7512c082013-07-12 18:14:56 +00002079def : Pat<
2080 (fdiv f64:$src0, f64:$src1),
2081 (V_MUL_F64 $src0, (V_RCP_F64_e32 $src1), (i64 0))
2082>;
2083
Tom Stellard75aadc22012-12-11 21:25:42 +00002084def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002085 (fcos f32:$src0),
2086 (V_COS_F32_e32 (V_MUL_F32_e32 $src0, (V_MOV_B32_e32 CONST.TWO_PI_INV)))
Tom Stellard836cdd92013-02-05 17:09:10 +00002087>;
2088
2089def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002090 (fsin f32:$src0),
2091 (V_SIN_F32_e32 (V_MUL_F32_e32 $src0, (V_MOV_B32_e32 CONST.TWO_PI_INV)))
Tom Stellard836cdd92013-02-05 17:09:10 +00002092>;
2093
2094def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002095 (int_AMDGPU_cube v4f32:$src),
Tom Stellard75aadc22012-12-11 21:25:42 +00002096 (INSERT_SUBREG (INSERT_SUBREG (INSERT_SUBREG (INSERT_SUBREG (v4f32 (IMPLICIT_DEF)),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002097 (V_CUBETC_F32 (EXTRACT_SUBREG $src, sub0),
2098 (EXTRACT_SUBREG $src, sub1),
2099 (EXTRACT_SUBREG $src, sub2)),
Tom Stellardea977bc2013-04-19 02:11:00 +00002100 sub0),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002101 (V_CUBESC_F32 (EXTRACT_SUBREG $src, sub0),
2102 (EXTRACT_SUBREG $src, sub1),
2103 (EXTRACT_SUBREG $src, sub2)),
Tom Stellardea977bc2013-04-19 02:11:00 +00002104 sub1),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002105 (V_CUBEMA_F32 (EXTRACT_SUBREG $src, sub0),
2106 (EXTRACT_SUBREG $src, sub1),
2107 (EXTRACT_SUBREG $src, sub2)),
Tom Stellardea977bc2013-04-19 02:11:00 +00002108 sub2),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002109 (V_CUBEID_F32 (EXTRACT_SUBREG $src, sub0),
2110 (EXTRACT_SUBREG $src, sub1),
2111 (EXTRACT_SUBREG $src, sub2)),
Tom Stellardea977bc2013-04-19 02:11:00 +00002112 sub3)
Tom Stellard75aadc22012-12-11 21:25:42 +00002113>;
2114
Michel Danzer0cc991e2013-02-22 11:22:58 +00002115def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002116 (i32 (sext i1:$src0)),
2117 (V_CNDMASK_B32_e64 (i32 0), (i32 -1), $src0)
Michel Danzer0cc991e2013-02-22 11:22:58 +00002118>;
2119
Tom Stellardf16d38c2014-02-13 23:34:13 +00002120class Ext32Pat <SDNode ext> : Pat <
2121 (i32 (ext i1:$src0)),
Michel Danzer5d26fdf2014-02-05 09:48:05 +00002122 (V_CNDMASK_B32_e64 (i32 0), (i32 1), $src0)
2123>;
2124
Tom Stellardf16d38c2014-02-13 23:34:13 +00002125def : Ext32Pat <zext>;
2126def : Ext32Pat <anyext>;
2127
Tom Stellard8d6d4492014-04-22 16:33:57 +00002128// Offset in an 32Bit VGPR
Christian Konig7a14a472013-03-18 11:34:00 +00002129def : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002130 (SIload_constant v4i32:$sbase, i32:$voff),
Michel Danzer13736222014-01-27 07:20:51 +00002131 (BUFFER_LOAD_DWORD_OFFEN $sbase, $voff, 0, 0, 0, 0)
Christian Konig7a14a472013-03-18 11:34:00 +00002132>;
2133
Michel Danzer8caa9042013-04-10 17:17:56 +00002134// The multiplication scales from [0,1] to the unsigned integer range
2135def : Pat <
2136 (AMDGPUurecip i32:$src0),
2137 (V_CVT_U32_F32_e32
2138 (V_MUL_F32_e32 CONST.FP_UINT_MAX_PLUS_1,
2139 (V_RCP_IFLAG_F32_e32 (V_CVT_F32_U32_e32 $src0))))
2140>;
2141
Michel Danzer8d696172013-07-10 16:36:52 +00002142def : Pat <
2143 (int_SI_tid),
2144 (V_MBCNT_HI_U32_B32_e32 0xffffffff,
Vincent Lejeune94af31f2014-05-10 19:18:33 +00002145 (V_MBCNT_LO_U32_B32_e64 0xffffffff, 0, 0, 0))
Michel Danzer8d696172013-07-10 16:36:52 +00002146>;
2147
Tom Stellard75aadc22012-12-11 21:25:42 +00002148/********** ================== **********/
2149/********** VOP3 Patterns **********/
2150/********** ================== **********/
2151
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002152def : Pat <
2153 (f32 (fadd (fmul f32:$src0, f32:$src1), f32:$src2)),
2154 (V_MAD_F32 $src0, $src1, $src2)
2155>;
Tom Stellard75aadc22012-12-11 21:25:42 +00002156
Michel Danzer49812b52013-07-10 16:37:07 +00002157/********** ======================= **********/
2158/********** Load/Store Patterns **********/
2159/********** ======================= **********/
2160
Matt Arsenault99ed7892014-03-19 22:19:49 +00002161multiclass DSReadPat <DS inst, ValueType vt, PatFrag frag> {
2162 def : Pat <
2163 (vt (frag (add i32:$ptr, (i32 IMM16bit:$offset)))),
2164 (inst (i1 0), $ptr, (as_i16imm $offset))
2165 >;
Tom Stellardc6f4a292013-08-26 15:05:59 +00002166
Matt Arsenault99ed7892014-03-19 22:19:49 +00002167 def : Pat <
2168 (frag i32:$src0),
2169 (vt (inst 0, $src0, 0))
2170 >;
2171}
Michel Danzer49812b52013-07-10 16:37:07 +00002172
Matt Arsenault99ed7892014-03-19 22:19:49 +00002173defm : DSReadPat <DS_READ_I8, i32, sextloadi8_local>;
2174defm : DSReadPat <DS_READ_U8, i32, az_extloadi8_local>;
2175defm : DSReadPat <DS_READ_I16, i32, sextloadi16_local>;
2176defm : DSReadPat <DS_READ_U16, i32, az_extloadi16_local>;
2177defm : DSReadPat <DS_READ_B32, i32, local_load>;
Matt Arsenaultb9433482014-03-19 22:19:52 +00002178defm : DSReadPat <DS_READ_B64, i64, local_load>;
Michel Danzer49812b52013-07-10 16:37:07 +00002179
Matt Arsenault99ed7892014-03-19 22:19:49 +00002180multiclass DSWritePat <DS inst, ValueType vt, PatFrag frag> {
2181 def : Pat <
2182 (frag vt:$value, (add i32:$ptr, (i32 IMM16bit:$offset))),
2183 (inst (i1 0), $ptr, $value, (as_i16imm $offset))
2184 >;
2185
2186 def : Pat <
Matt Arsenaultd06ebd92014-03-19 22:19:54 +00002187 (frag vt:$src1, i32:$src0),
Matt Arsenault99ed7892014-03-19 22:19:49 +00002188 (inst 0, $src0, $src1, 0)
2189 >;
2190}
2191
2192defm : DSWritePat <DS_WRITE_B8, i32, truncstorei8_local>;
2193defm : DSWritePat <DS_WRITE_B16, i32, truncstorei16_local>;
2194defm : DSWritePat <DS_WRITE_B32, i32, local_store>;
Matt Arsenaultd06ebd92014-03-19 22:19:54 +00002195defm : DSWritePat <DS_WRITE_B64, i64, local_store>;
Tom Stellardf3d166a2013-08-26 15:05:49 +00002196
Tom Stellard13c68ef2013-09-05 18:38:09 +00002197def : Pat <(atomic_load_add_local i32:$ptr, i32:$val),
Matt Arsenault9cd8c382014-03-19 22:19:39 +00002198 (DS_ADD_U32_RTN 0, $ptr, $val, 0)>;
Tom Stellard13c68ef2013-09-05 18:38:09 +00002199
Aaron Watry372cecf2013-09-06 20:17:42 +00002200def : Pat <(atomic_load_sub_local i32:$ptr, i32:$val),
Matt Arsenault9cd8c382014-03-19 22:19:39 +00002201 (DS_SUB_U32_RTN 0, $ptr, $val, 0)>;
Aaron Watry372cecf2013-09-06 20:17:42 +00002202
Tom Stellard556d9aa2013-06-03 17:39:37 +00002203//===----------------------------------------------------------------------===//
2204// MUBUF Patterns
2205//===----------------------------------------------------------------------===//
2206
Tom Stellard07a10a32013-06-03 17:39:43 +00002207multiclass MUBUFLoad_Pattern <MUBUF Instr_ADDR64, ValueType vt,
2208 PatFrag global_ld, PatFrag constant_ld> {
2209 def : Pat <
Tom Stellarde2367942014-02-06 18:36:41 +00002210 (vt (global_ld (mubuf_vaddr_offset i64:$ptr, i64:$offset, IMM12bit:$imm_offset))),
Tom Stellard11624bc2014-02-06 18:36:38 +00002211 (Instr_ADDR64 (SI_ADDR64_RSRC $ptr), $offset, (as_i16imm $imm_offset))
2212 >;
2213
2214 def : Pat <
Tom Stellard07a10a32013-06-03 17:39:43 +00002215 (vt (global_ld (add i64:$ptr, (i64 IMM12bit:$offset)))),
2216 (Instr_ADDR64 (SI_ADDR64_RSRC (i64 0)), $ptr, (as_i16imm $offset))
2217 >;
2218
2219 def : Pat <
2220 (vt (global_ld i64:$ptr)),
2221 (Instr_ADDR64 (SI_ADDR64_RSRC (i64 0)), $ptr, 0)
2222 >;
2223
2224 def : Pat <
2225 (vt (global_ld (add i64:$ptr, i64:$offset))),
2226 (Instr_ADDR64 (SI_ADDR64_RSRC $ptr), $offset, 0)
2227 >;
2228
2229 def : Pat <
2230 (vt (constant_ld (add i64:$ptr, i64:$offset))),
2231 (Instr_ADDR64 (SI_ADDR64_RSRC $ptr), $offset, 0)
2232 >;
2233}
2234
Tom Stellard9f950332013-07-23 01:48:35 +00002235defm : MUBUFLoad_Pattern <BUFFER_LOAD_SBYTE_ADDR64, i32,
2236 sextloadi8_global, sextloadi8_constant>;
Tom Stellard07a10a32013-06-03 17:39:43 +00002237defm : MUBUFLoad_Pattern <BUFFER_LOAD_UBYTE_ADDR64, i32,
Tom Stellard33dd04b2013-07-23 01:47:52 +00002238 az_extloadi8_global, az_extloadi8_constant>;
Tom Stellard9f950332013-07-23 01:48:35 +00002239defm : MUBUFLoad_Pattern <BUFFER_LOAD_SSHORT_ADDR64, i32,
2240 sextloadi16_global, sextloadi16_constant>;
2241defm : MUBUFLoad_Pattern <BUFFER_LOAD_USHORT_ADDR64, i32,
2242 az_extloadi16_global, az_extloadi16_constant>;
2243defm : MUBUFLoad_Pattern <BUFFER_LOAD_DWORD_ADDR64, i32,
2244 global_load, constant_load>;
Tom Stellard31209cc2013-07-15 19:00:09 +00002245defm : MUBUFLoad_Pattern <BUFFER_LOAD_DWORDX2_ADDR64, i64,
2246 global_load, constant_load>;
2247defm : MUBUFLoad_Pattern <BUFFER_LOAD_DWORDX2_ADDR64, i64,
2248 az_extloadi32_global, az_extloadi32_constant>;
Tom Stellard37157342013-06-15 00:09:31 +00002249defm : MUBUFLoad_Pattern <BUFFER_LOAD_DWORDX2_ADDR64, v2i32,
2250 global_load, constant_load>;
2251defm : MUBUFLoad_Pattern <BUFFER_LOAD_DWORDX4_ADDR64, v4i32,
2252 global_load, constant_load>;
Tom Stellard07a10a32013-06-03 17:39:43 +00002253
Tom Stellardd3ee8c12013-08-16 01:12:06 +00002254multiclass MUBUFStore_Pattern <MUBUF Instr, ValueType vt, PatFrag st> {
Tom Stellard556d9aa2013-06-03 17:39:37 +00002255
2256 def : Pat <
Tom Stellarde2367942014-02-06 18:36:41 +00002257 (st vt:$value, (mubuf_vaddr_offset i64:$ptr, i64:$offset, IMM12bit:$imm_offset)),
2258 (Instr $value, (SI_ADDR64_RSRC $ptr), $offset, (as_i16imm $imm_offset))
2259 >;
2260
2261 def : Pat <
Tom Stellard2937cbc2014-02-06 18:36:39 +00002262 (st vt:$value, (add i64:$ptr, IMM12bit:$offset)),
2263 (Instr $value, (SI_ADDR64_RSRC (i64 0)), $ptr, (as_i16imm $offset))
2264 >;
2265
2266 def : Pat <
Tom Stellardd3ee8c12013-08-16 01:12:06 +00002267 (st vt:$value, i64:$ptr),
Tom Stellard556d9aa2013-06-03 17:39:37 +00002268 (Instr $value, (SI_ADDR64_RSRC (i64 0)), $ptr, 0)
2269 >;
2270
2271 def : Pat <
Tom Stellardd3ee8c12013-08-16 01:12:06 +00002272 (st vt:$value, (add i64:$ptr, i64:$offset)),
Tom Stellard556d9aa2013-06-03 17:39:37 +00002273 (Instr $value, (SI_ADDR64_RSRC $ptr), $offset, 0)
2274 >;
2275}
2276
Tom Stellardd3ee8c12013-08-16 01:12:06 +00002277defm : MUBUFStore_Pattern <BUFFER_STORE_BYTE, i32, truncstorei8_global>;
2278defm : MUBUFStore_Pattern <BUFFER_STORE_SHORT, i32, truncstorei16_global>;
2279defm : MUBUFStore_Pattern <BUFFER_STORE_DWORD, i32, global_store>;
2280defm : MUBUFStore_Pattern <BUFFER_STORE_DWORDX2, i64, global_store>;
2281defm : MUBUFStore_Pattern <BUFFER_STORE_DWORDX2, v2i32, global_store>;
2282defm : MUBUFStore_Pattern <BUFFER_STORE_DWORDX4, v4i32, global_store>;
Tom Stellard556d9aa2013-06-03 17:39:37 +00002283
Michel Danzer13736222014-01-27 07:20:51 +00002284// BUFFER_LOAD_DWORD*, addr64=0
2285multiclass MUBUF_Load_Dword <ValueType vt, MUBUF offset, MUBUF offen, MUBUF idxen,
2286 MUBUF bothen> {
2287
2288 def : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002289 (vt (int_SI_buffer_load_dword v4i32:$rsrc, i32:$vaddr, i32:$soffset,
Michel Danzer13736222014-01-27 07:20:51 +00002290 imm:$offset, 0, 0, imm:$glc, imm:$slc,
2291 imm:$tfe)),
2292 (offset $rsrc, $vaddr, (as_i16imm $offset), $soffset, (as_i1imm $glc),
2293 (as_i1imm $slc), (as_i1imm $tfe))
2294 >;
2295
2296 def : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002297 (vt (int_SI_buffer_load_dword v4i32:$rsrc, i32:$vaddr, i32:$soffset,
Michel Danzer13736222014-01-27 07:20:51 +00002298 imm, 1, 0, imm:$glc, imm:$slc,
2299 imm:$tfe)),
2300 (offen $rsrc, $vaddr, $soffset, (as_i1imm $glc), (as_i1imm $slc),
2301 (as_i1imm $tfe))
2302 >;
2303
2304 def : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002305 (vt (int_SI_buffer_load_dword v4i32:$rsrc, i32:$vaddr, i32:$soffset,
Michel Danzer13736222014-01-27 07:20:51 +00002306 imm:$offset, 0, 1, imm:$glc, imm:$slc,
2307 imm:$tfe)),
2308 (idxen $rsrc, $vaddr, (as_i16imm $offset), $soffset, (as_i1imm $glc),
2309 (as_i1imm $slc), (as_i1imm $tfe))
2310 >;
2311
2312 def : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002313 (vt (int_SI_buffer_load_dword v4i32:$rsrc, v2i32:$vaddr, i32:$soffset,
Michel Danzer13736222014-01-27 07:20:51 +00002314 imm, 1, 1, imm:$glc, imm:$slc,
2315 imm:$tfe)),
2316 (bothen $rsrc, $vaddr, $soffset, (as_i1imm $glc), (as_i1imm $slc),
2317 (as_i1imm $tfe))
2318 >;
2319}
2320
2321defm : MUBUF_Load_Dword <i32, BUFFER_LOAD_DWORD_OFFSET, BUFFER_LOAD_DWORD_OFFEN,
2322 BUFFER_LOAD_DWORD_IDXEN, BUFFER_LOAD_DWORD_BOTHEN>;
2323defm : MUBUF_Load_Dword <v2i32, BUFFER_LOAD_DWORDX2_OFFSET, BUFFER_LOAD_DWORDX2_OFFEN,
2324 BUFFER_LOAD_DWORDX2_IDXEN, BUFFER_LOAD_DWORDX2_BOTHEN>;
2325defm : MUBUF_Load_Dword <v4i32, BUFFER_LOAD_DWORDX4_OFFSET, BUFFER_LOAD_DWORDX4_OFFEN,
2326 BUFFER_LOAD_DWORDX4_IDXEN, BUFFER_LOAD_DWORDX4_BOTHEN>;
2327
Tom Stellardafcf12f2013-09-12 02:55:14 +00002328//===----------------------------------------------------------------------===//
2329// MTBUF Patterns
2330//===----------------------------------------------------------------------===//
2331
2332// TBUFFER_STORE_FORMAT_*, addr64=0
2333class MTBUF_StoreResource <ValueType vt, int num_channels, MTBUF opcode> : Pat<
Tom Stellard868fd922014-04-17 21:00:11 +00002334 (SItbuffer_store v4i32:$rsrc, vt:$vdata, num_channels, i32:$vaddr,
Tom Stellardafcf12f2013-09-12 02:55:14 +00002335 i32:$soffset, imm:$inst_offset, imm:$dfmt,
2336 imm:$nfmt, imm:$offen, imm:$idxen,
2337 imm:$glc, imm:$slc, imm:$tfe),
2338 (opcode
2339 $vdata, (as_i16imm $inst_offset), (as_i1imm $offen), (as_i1imm $idxen),
2340 (as_i1imm $glc), 0, (as_i8imm $dfmt), (as_i8imm $nfmt), $vaddr, $rsrc,
2341 (as_i1imm $slc), (as_i1imm $tfe), $soffset)
2342>;
2343
2344def : MTBUF_StoreResource <i32, 1, TBUFFER_STORE_FORMAT_X>;
2345def : MTBUF_StoreResource <v2i32, 2, TBUFFER_STORE_FORMAT_XY>;
2346def : MTBUF_StoreResource <v4i32, 3, TBUFFER_STORE_FORMAT_XYZ>;
2347def : MTBUF_StoreResource <v4i32, 4, TBUFFER_STORE_FORMAT_XYZW>;
2348
Matt Arsenault41e2f2b2014-02-24 21:01:28 +00002349let Predicates = [isCI] in {
2350
2351// Sea island new arithmetic instructinos
2352let neverHasSideEffects = 1 in {
2353defm V_TRUNC_F64 : VOP1_64 <0x00000017, "V_TRUNC_F64",
2354 [(set f64:$dst, (ftrunc f64:$src0))]
2355>;
2356defm V_CEIL_F64 : VOP1_64 <0x00000018, "V_CEIL_F64",
2357 [(set f64:$dst, (fceil f64:$src0))]
2358>;
2359defm V_FLOOR_F64 : VOP1_64 <0x0000001A, "V_FLOOR_F64",
2360 [(set f64:$dst, (ffloor f64:$src0))]
2361>;
Matt Arsenaulta90d22f2014-04-17 17:06:37 +00002362defm V_RNDNE_F64 : VOP1_64 <0x00000019, "V_RNDNE_F64",
2363 [(set f64:$dst, (frint f64:$src0))]
2364>;
Matt Arsenault41e2f2b2014-02-24 21:01:28 +00002365
2366def V_QSAD_PK_U16_U8 : VOP3_32 <0x00000173, "V_QSAD_PK_U16_U8", []>;
2367def V_MQSAD_U16_U8 : VOP3_32 <0x000000172, "V_MQSAD_U16_U8", []>;
2368def V_MQSAD_U32_U8 : VOP3_32 <0x00000175, "V_MQSAD_U32_U8", []>;
2369def V_MAD_U64_U32 : VOP3_64 <0x00000176, "V_MAD_U64_U32", []>;
2370
2371// XXX - Does this set VCC?
2372def V_MAD_I64_I32 : VOP3_64 <0x00000177, "V_MAD_I64_I32", []>;
2373} // End neverHasSideEffects = 1
2374
2375// Remaining instructions:
2376// FLAT_*
2377// S_CBRANCH_CDBGUSER
2378// S_CBRANCH_CDBGSYS
2379// S_CBRANCH_CDBGSYS_OR_USER
2380// S_CBRANCH_CDBGSYS_AND_USER
2381// S_DCACHE_INV_VOL
2382// V_EXP_LEGACY_F32
2383// V_LOG_LEGACY_F32
2384// DS_NOP
2385// DS_GWS_SEMA_RELEASE_ALL
2386// DS_WRAP_RTN_B32
2387// DS_CNDXCHG32_RTN_B64
2388// DS_WRITE_B96
2389// DS_WRITE_B128
2390// DS_CONDXCHG32_RTN_B128
2391// DS_READ_B96
2392// DS_READ_B128
2393// BUFFER_LOAD_DWORDX3
2394// BUFFER_STORE_DWORDX3
2395
2396} // End Predicates = [isCI]
2397
2398
Christian Konig2989ffc2013-03-18 11:34:16 +00002399/********** ====================== **********/
2400/********** Indirect adressing **********/
2401/********** ====================== **********/
2402
Matt Arsenaultf5958dd2014-02-02 00:05:35 +00002403multiclass SI_INDIRECT_Pattern <ValueType vt, ValueType eltvt, SI_INDIRECT_DST IndDst> {
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002404
Christian Konig2989ffc2013-03-18 11:34:16 +00002405 // 1. Extract with offset
2406 def : Pat<
Tom Stellard28d06de2013-08-05 22:22:07 +00002407 (vector_extract vt:$vec, (add i32:$idx, imm:$off)),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002408 (f32 (SI_INDIRECT_SRC (IMPLICIT_DEF), $vec, $idx, imm:$off))
Christian Konig2989ffc2013-03-18 11:34:16 +00002409 >;
2410
2411 // 2. Extract without offset
2412 def : Pat<
Tom Stellard28d06de2013-08-05 22:22:07 +00002413 (vector_extract vt:$vec, i32:$idx),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002414 (f32 (SI_INDIRECT_SRC (IMPLICIT_DEF), $vec, $idx, 0))
Christian Konig2989ffc2013-03-18 11:34:16 +00002415 >;
2416
2417 // 3. Insert with offset
2418 def : Pat<
Matt Arsenaultf5958dd2014-02-02 00:05:35 +00002419 (vector_insert vt:$vec, eltvt:$val, (add i32:$idx, imm:$off)),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002420 (IndDst (IMPLICIT_DEF), $vec, $idx, imm:$off, $val)
Christian Konig2989ffc2013-03-18 11:34:16 +00002421 >;
2422
2423 // 4. Insert without offset
2424 def : Pat<
Matt Arsenaultf5958dd2014-02-02 00:05:35 +00002425 (vector_insert vt:$vec, eltvt:$val, i32:$idx),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002426 (IndDst (IMPLICIT_DEF), $vec, $idx, 0, $val)
Christian Konig2989ffc2013-03-18 11:34:16 +00002427 >;
2428}
2429
Matt Arsenaultf5958dd2014-02-02 00:05:35 +00002430defm : SI_INDIRECT_Pattern <v2f32, f32, SI_INDIRECT_DST_V2>;
2431defm : SI_INDIRECT_Pattern <v4f32, f32, SI_INDIRECT_DST_V4>;
2432defm : SI_INDIRECT_Pattern <v8f32, f32, SI_INDIRECT_DST_V8>;
2433defm : SI_INDIRECT_Pattern <v16f32, f32, SI_INDIRECT_DST_V16>;
2434
2435defm : SI_INDIRECT_Pattern <v2i32, i32, SI_INDIRECT_DST_V2>;
2436defm : SI_INDIRECT_Pattern <v4i32, i32, SI_INDIRECT_DST_V4>;
2437defm : SI_INDIRECT_Pattern <v8i32, i32, SI_INDIRECT_DST_V8>;
2438defm : SI_INDIRECT_Pattern <v16i32, i32, SI_INDIRECT_DST_V16>;
Christian Konig2989ffc2013-03-18 11:34:16 +00002439
Christian Konig08f59292013-03-27 15:27:31 +00002440/********** =============== **********/
2441/********** Conditions **********/
2442/********** =============== **********/
2443
2444def : Pat<
2445 (i1 (setcc f32:$src0, f32:$src1, SETO)),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002446 (V_CMP_O_F32_e64 $src0, $src1)
Christian Konig08f59292013-03-27 15:27:31 +00002447>;
2448
2449def : Pat<
2450 (i1 (setcc f32:$src0, f32:$src1, SETUO)),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002451 (V_CMP_U_F32_e64 $src0, $src1)
Christian Konig08f59292013-03-27 15:27:31 +00002452>;
2453
Tom Stellard81d871d2013-11-13 23:36:50 +00002454//===----------------------------------------------------------------------===//
Matt Arsenault5dbd5db2014-04-22 03:49:30 +00002455// Conversion Patterns
2456//===----------------------------------------------------------------------===//
2457
2458def : Pat<(i32 (sext_inreg i32:$src, i1)),
2459 (S_BFE_I32 i32:$src, 65536)>; // 0 | 1 << 16
2460
2461// TODO: Match 64-bit BFE. SI has a 64-bit BFE, but it's scalar only so it
2462// might not be worth the effort, and will need to expand to shifts when
2463// fixing SGPR copies.
2464
2465// Handle sext_inreg in i64
2466def : Pat <
2467 (i64 (sext_inreg i64:$src, i1)),
2468 (INSERT_SUBREG (INSERT_SUBREG (i64 (IMPLICIT_DEF)),
2469 (S_BFE_I32 (EXTRACT_SUBREG i64:$src, sub0), 65536), sub0), // 0 | 1 << 16
2470 (S_MOV_B32 -1), sub1)
2471>;
2472
2473def : Pat <
2474 (i64 (sext_inreg i64:$src, i8)),
2475 (INSERT_SUBREG (INSERT_SUBREG (i64 (IMPLICIT_DEF)),
2476 (S_SEXT_I32_I8 (EXTRACT_SUBREG i64:$src, sub0)), sub0),
2477 (S_MOV_B32 -1), sub1)
2478>;
2479
2480def : Pat <
2481 (i64 (sext_inreg i64:$src, i16)),
2482 (INSERT_SUBREG (INSERT_SUBREG (i64 (IMPLICIT_DEF)),
2483 (S_SEXT_I32_I16 (EXTRACT_SUBREG i64:$src, sub0)), sub0),
2484 (S_MOV_B32 -1), sub1)
2485>;
2486
2487//===----------------------------------------------------------------------===//
Tom Stellardfb961692013-10-23 00:44:19 +00002488// Miscellaneous Patterns
2489//===----------------------------------------------------------------------===//
2490
2491def : Pat <
Tom Stellard81d871d2013-11-13 23:36:50 +00002492 (i32 (trunc i64:$a)),
2493 (EXTRACT_SUBREG $a, sub0)
2494>;
2495
Michel Danzerbf1a6412014-01-28 03:01:16 +00002496def : Pat <
2497 (i1 (trunc i32:$a)),
2498 (V_CMP_EQ_I32_e64 (V_AND_B32_e32 (i32 1), $a), 1)
2499>;
2500
Matt Arsenault04fca442013-11-18 20:09:37 +00002501// V_ADD_I32_e32/S_ADD_I32 produces carry in VCC/SCC. For the vector
2502// case, the sgpr-copies pass will fix this to use the vector version.
2503def : Pat <
2504 (i32 (addc i32:$src0, i32:$src1)),
2505 (S_ADD_I32 $src0, $src1)
2506>;
2507
Tom Stellardfb961692013-10-23 00:44:19 +00002508//============================================================================//
Tom Stellardeac65dd2013-05-03 17:21:20 +00002509// Miscellaneous Optimization Patterns
2510//============================================================================//
2511
2512def : SHA256MaPattern <V_BFI_B32, V_XOR_B32_e32>;
2513
Tom Stellard75aadc22012-12-11 21:25:42 +00002514} // End isSI predicate