blob: b90a53edbdd5ab1eaab159dda398fef4b3cabddb [file] [log] [blame]
Christian Konig72d5d5c2013-02-21 15:16:44 +00001//===-- SIInstrInfo.td - SI Instruction Infos -------------*- tablegen -*--===//
Tom Stellard75aadc22012-12-11 21:25:42 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
Tom Stellardd7e6f132015-04-08 01:09:26 +00009def isCI : Predicate<"Subtarget->getGeneration() "
10 ">= AMDGPUSubtarget::SEA_ISLANDS">;
Tom Stellard217361c2015-08-06 19:28:38 +000011def isCIOnly : Predicate<"Subtarget->getGeneration() =="
12 "AMDGPUSubtarget::SEA_ISLANDS">,
13 AssemblerPredicate <"FeatureSeaIslands">;
Tom Stellardd7e6f132015-04-08 01:09:26 +000014def isVI : Predicate <
15 "Subtarget->getGeneration() >= AMDGPUSubtarget::VOLCANIC_ISLANDS">,
16 AssemblerPredicate<"FeatureGCN3Encoding">;
Tom Stellard75aadc22012-12-11 21:25:42 +000017
Tom Stellardd1f0f022015-04-23 19:33:54 +000018def DisableInst : Predicate <"false">, AssemblerPredicate<"FeatureDisable">;
19
Tom Stellard94d2e992014-10-07 23:51:34 +000020class vop {
21 field bits<9> SI3;
Marek Olsak5df00d62014-12-07 12:18:57 +000022 field bits<10> VI3;
Tom Stellard94d2e992014-10-07 23:51:34 +000023}
24
Marek Olsak5df00d62014-12-07 12:18:57 +000025class vopc <bits<8> si, bits<8> vi = !add(0x40, si)> : vop {
Tom Stellard0aec5872014-10-07 23:51:39 +000026 field bits<8> SI = si;
Marek Olsak5df00d62014-12-07 12:18:57 +000027 field bits<8> VI = vi;
Tom Stellard0aec5872014-10-07 23:51:39 +000028
Marek Olsak5df00d62014-12-07 12:18:57 +000029 field bits<9> SI3 = {0, si{7-0}};
30 field bits<10> VI3 = {0, 0, vi{7-0}};
Tom Stellard0aec5872014-10-07 23:51:39 +000031}
32
Marek Olsak5df00d62014-12-07 12:18:57 +000033class vop1 <bits<8> si, bits<8> vi = si> : vop {
34 field bits<8> SI = si;
35 field bits<8> VI = vi;
Tom Stellard94d2e992014-10-07 23:51:34 +000036
Marek Olsak5df00d62014-12-07 12:18:57 +000037 field bits<9> SI3 = {1, 1, si{6-0}};
38 field bits<10> VI3 = !add(0x140, vi);
Tom Stellard94d2e992014-10-07 23:51:34 +000039}
40
Marek Olsak5df00d62014-12-07 12:18:57 +000041class vop2 <bits<6> si, bits<6> vi = si> : vop {
Tom Stellardbec5a242014-10-07 23:51:38 +000042 field bits<6> SI = si;
Marek Olsak5df00d62014-12-07 12:18:57 +000043 field bits<6> VI = vi;
Tom Stellardbec5a242014-10-07 23:51:38 +000044
Marek Olsak5df00d62014-12-07 12:18:57 +000045 field bits<9> SI3 = {1, 0, 0, si{5-0}};
46 field bits<10> VI3 = {0, 1, 0, 0, vi{5-0}};
Tom Stellardbec5a242014-10-07 23:51:38 +000047}
48
Marek Olsakf0b130a2015-01-15 18:43:06 +000049// Specify a VOP2 opcode for SI and VOP3 opcode for VI
50// that doesn't have VOP2 encoding on VI
51class vop23 <bits<6> si, bits<10> vi> : vop2 <si> {
52 let VI3 = vi;
53}
54
Marek Olsak5df00d62014-12-07 12:18:57 +000055class vop3 <bits<9> si, bits<10> vi = {0, si}> : vop {
56 let SI3 = si;
57 let VI3 = vi;
58}
59
60class sop1 <bits<8> si, bits<8> vi = si> {
61 field bits<8> SI = si;
62 field bits<8> VI = vi;
63}
64
65class sop2 <bits<7> si, bits<7> vi = si> {
66 field bits<7> SI = si;
67 field bits<7> VI = vi;
68}
69
70class sopk <bits<5> si, bits<5> vi = si> {
71 field bits<5> SI = si;
72 field bits<5> VI = vi;
Tom Stellard845bb3c2014-10-07 23:51:41 +000073}
74
Tom Stellardc721a232014-05-16 20:56:47 +000075// Execpt for the NONE field, this must be kept in sync with the SISubtarget enum
Marek Olsaka93603d2015-01-15 18:42:51 +000076// in AMDGPUInstrInfo.cpp
Tom Stellardc721a232014-05-16 20:56:47 +000077def SISubtarget {
78 int NONE = -1;
79 int SI = 0;
Marek Olsak5df00d62014-12-07 12:18:57 +000080 int VI = 1;
Tom Stellardc721a232014-05-16 20:56:47 +000081}
82
Tom Stellard75aadc22012-12-11 21:25:42 +000083//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +000084// SI DAG Nodes
85//===----------------------------------------------------------------------===//
86
Tom Stellard9fa17912013-08-14 23:24:45 +000087def SIload_constant : SDNode<"AMDGPUISD::LOAD_CONSTANT",
Tom Stellard868fd922014-04-17 21:00:11 +000088 SDTypeProfile<1, 2, [SDTCisVT<0, f32>, SDTCisVT<1, v4i32>, SDTCisVT<2, i32>]>,
Tom Stellard9fa17912013-08-14 23:24:45 +000089 [SDNPMayLoad, SDNPMemOperand]
90>;
91
Tom Stellardafcf12f2013-09-12 02:55:14 +000092def SItbuffer_store : SDNode<"AMDGPUISD::TBUFFER_STORE_FORMAT",
93 SDTypeProfile<0, 13,
Tom Stellard868fd922014-04-17 21:00:11 +000094 [SDTCisVT<0, v4i32>, // rsrc(SGPR)
Tom Stellardafcf12f2013-09-12 02:55:14 +000095 SDTCisVT<1, iAny>, // vdata(VGPR)
96 SDTCisVT<2, i32>, // num_channels(imm)
97 SDTCisVT<3, i32>, // vaddr(VGPR)
98 SDTCisVT<4, i32>, // soffset(SGPR)
99 SDTCisVT<5, i32>, // inst_offset(imm)
100 SDTCisVT<6, i32>, // dfmt(imm)
101 SDTCisVT<7, i32>, // nfmt(imm)
102 SDTCisVT<8, i32>, // offen(imm)
103 SDTCisVT<9, i32>, // idxen(imm)
104 SDTCisVT<10, i32>, // glc(imm)
105 SDTCisVT<11, i32>, // slc(imm)
106 SDTCisVT<12, i32> // tfe(imm)
107 ]>,
108 [SDNPMayStore, SDNPMemOperand, SDNPHasChain]
109>;
110
Tom Stellard9fa17912013-08-14 23:24:45 +0000111def SIload_input : SDNode<"AMDGPUISD::LOAD_INPUT",
Tom Stellard868fd922014-04-17 21:00:11 +0000112 SDTypeProfile<1, 3, [SDTCisVT<0, v4f32>, SDTCisVT<1, v4i32>, SDTCisVT<2, i16>,
Tom Stellard9fa17912013-08-14 23:24:45 +0000113 SDTCisVT<3, i32>]>
114>;
115
116class SDSample<string opcode> : SDNode <opcode,
Tom Stellard67850652013-08-14 23:24:53 +0000117 SDTypeProfile<1, 4, [SDTCisVT<0, v4f32>, SDTCisVT<2, v32i8>,
Tom Stellard868fd922014-04-17 21:00:11 +0000118 SDTCisVT<3, v4i32>, SDTCisVT<4, i32>]>
Tom Stellard9fa17912013-08-14 23:24:45 +0000119>;
120
121def SIsample : SDSample<"AMDGPUISD::SAMPLE">;
122def SIsampleb : SDSample<"AMDGPUISD::SAMPLEB">;
123def SIsampled : SDSample<"AMDGPUISD::SAMPLED">;
124def SIsamplel : SDSample<"AMDGPUISD::SAMPLEL">;
125
Tom Stellard067c8152014-07-21 14:01:14 +0000126def SIconstdata_ptr : SDNode<
127 "AMDGPUISD::CONST_DATA_PTR", SDTypeProfile <1, 0, [SDTCisVT<0, i64>]>
128>;
129
Tom Stellard381a94a2015-05-12 15:00:49 +0000130//===----------------------------------------------------------------------===//
131// SDNodes and PatFrag for local loads and stores to enable s_mov_b32 m0, -1
132// to be glued to the memory instructions.
133//===----------------------------------------------------------------------===//
134
135def SIld_local : SDNode <"ISD::LOAD", SDTLoad,
136 [SDNPHasChain, SDNPMayLoad, SDNPMemOperand, SDNPInGlue]
137>;
138
139def si_ld_local : PatFrag <(ops node:$ptr), (SIld_local node:$ptr), [{
140 return isLocalLoad(cast<LoadSDNode>(N));
141}]>;
142
143def si_load_local : PatFrag <(ops node:$ptr), (si_ld_local node:$ptr), [{
144 return cast<LoadSDNode>(N)->getAddressingMode() == ISD::UNINDEXED &&
145 cast<LoadSDNode>(N)->getExtensionType() == ISD::NON_EXTLOAD;
146}]>;
147
148def si_load_local_align8 : Aligned8Bytes <
149 (ops node:$ptr), (si_load_local node:$ptr)
150>;
151
152def si_sextload_local : PatFrag <(ops node:$ptr), (si_ld_local node:$ptr), [{
153 return cast<LoadSDNode>(N)->getExtensionType() == ISD::SEXTLOAD;
154}]>;
155def si_az_extload_local : AZExtLoadBase <si_ld_local>;
156
157multiclass SIExtLoadLocal <PatFrag ld_node> {
158
159 def _i8 : PatFrag <(ops node:$ptr), (ld_node node:$ptr),
160 [{return cast<LoadSDNode>(N)->getMemoryVT() == MVT::i8;}]
161 >;
162
163 def _i16 : PatFrag <(ops node:$ptr), (ld_node node:$ptr),
164 [{return cast<LoadSDNode>(N)->getMemoryVT() == MVT::i16;}]
165 >;
166}
167
168defm si_sextload_local : SIExtLoadLocal <si_sextload_local>;
169defm si_az_extload_local : SIExtLoadLocal <si_az_extload_local>;
170
171def SIst_local : SDNode <"ISD::STORE", SDTStore,
172 [SDNPHasChain, SDNPMayStore, SDNPMemOperand, SDNPInGlue]
173>;
174
175def si_st_local : PatFrag <
176 (ops node:$val, node:$ptr), (SIst_local node:$val, node:$ptr), [{
177 return isLocalStore(cast<StoreSDNode>(N));
178}]>;
179
180def si_store_local : PatFrag <
181 (ops node:$val, node:$ptr), (si_st_local node:$val, node:$ptr), [{
182 return cast<StoreSDNode>(N)->getAddressingMode() == ISD::UNINDEXED &&
183 !cast<StoreSDNode>(N)->isTruncatingStore();
184}]>;
185
186def si_store_local_align8 : Aligned8Bytes <
187 (ops node:$val, node:$ptr), (si_store_local node:$val, node:$ptr)
188>;
189
190def si_truncstore_local : PatFrag <
191 (ops node:$val, node:$ptr), (si_st_local node:$val, node:$ptr), [{
192 return cast<StoreSDNode>(N)->isTruncatingStore();
193}]>;
194
195def si_truncstore_local_i8 : PatFrag <
196 (ops node:$val, node:$ptr), (si_truncstore_local node:$val, node:$ptr), [{
197 return cast<StoreSDNode>(N)->getMemoryVT() == MVT::i8;
198}]>;
199
200def si_truncstore_local_i16 : PatFrag <
201 (ops node:$val, node:$ptr), (si_truncstore_local node:$val, node:$ptr), [{
202 return cast<StoreSDNode>(N)->getMemoryVT() == MVT::i16;
203}]>;
204
205multiclass SIAtomicM0Glue2 <string op_name> {
206
207 def _glue : SDNode <"ISD::ATOMIC_"#op_name, SDTAtomic2,
208 [SDNPHasChain, SDNPMayStore, SDNPMayLoad, SDNPMemOperand, SDNPInGlue]
209 >;
210
211 def _local : local_binary_atomic_op <!cast<SDNode>(NAME#"_glue")>;
212}
213
214defm si_atomic_load_add : SIAtomicM0Glue2 <"LOAD_ADD">;
215defm si_atomic_load_and : SIAtomicM0Glue2 <"LOAD_AND">;
216defm si_atomic_load_min : SIAtomicM0Glue2 <"LOAD_MIN">;
217defm si_atomic_load_max : SIAtomicM0Glue2 <"LOAD_MAX">;
218defm si_atomic_load_or : SIAtomicM0Glue2 <"LOAD_OR">;
219defm si_atomic_load_sub : SIAtomicM0Glue2 <"LOAD_SUB">;
220defm si_atomic_load_xor : SIAtomicM0Glue2 <"LOAD_XOR">;
221defm si_atomic_load_umin : SIAtomicM0Glue2 <"LOAD_UMIN">;
222defm si_atomic_load_umax : SIAtomicM0Glue2 <"LOAD_UMAX">;
223defm si_atomic_swap : SIAtomicM0Glue2 <"SWAP">;
224
225def si_atomic_cmp_swap_glue : SDNode <"ISD::ATOMIC_CMP_SWAP", SDTAtomic3,
226 [SDNPHasChain, SDNPMayStore, SDNPMayLoad, SDNPMemOperand, SDNPInGlue]
227>;
228
229defm si_atomic_cmp_swap : AtomicCmpSwapLocal <si_atomic_cmp_swap_glue>;
230
Tom Stellard26075d52013-02-07 19:39:38 +0000231// Transformation function, extract the lower 32bit of a 64bit immediate
232def LO32 : SDNodeXForm<imm, [{
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000233 return CurDAG->getTargetConstant(N->getZExtValue() & 0xffffffff, SDLoc(N),
234 MVT::i32);
Tom Stellard26075d52013-02-07 19:39:38 +0000235}]>;
236
Tom Stellardab8a8c82013-07-12 18:15:02 +0000237def LO32f : SDNodeXForm<fpimm, [{
Benjamin Kramerc22c7902013-07-12 20:18:05 +0000238 APInt V = N->getValueAPF().bitcastToAPInt().trunc(32);
239 return CurDAG->getTargetConstantFP(APFloat(APFloat::IEEEsingle, V), MVT::f32);
Tom Stellardab8a8c82013-07-12 18:15:02 +0000240}]>;
241
Tom Stellard26075d52013-02-07 19:39:38 +0000242// Transformation function, extract the upper 32bit of a 64bit immediate
243def HI32 : SDNodeXForm<imm, [{
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000244 return CurDAG->getTargetConstant(N->getZExtValue() >> 32, SDLoc(N), MVT::i32);
Tom Stellard26075d52013-02-07 19:39:38 +0000245}]>;
246
Tom Stellardab8a8c82013-07-12 18:15:02 +0000247def HI32f : SDNodeXForm<fpimm, [{
Benjamin Kramerc22c7902013-07-12 20:18:05 +0000248 APInt V = N->getValueAPF().bitcastToAPInt().lshr(32).trunc(32);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000249 return CurDAG->getTargetConstantFP(APFloat(APFloat::IEEEsingle, V), SDLoc(N),
250 MVT::f32);
Tom Stellardab8a8c82013-07-12 18:15:02 +0000251}]>;
252
Tom Stellard044e4182014-02-06 18:36:34 +0000253def IMM8bitDWORD : PatLeaf <(imm),
254 [{return (N->getZExtValue() & ~0x3FC) == 0;}]
Tom Stellard89093802013-02-07 19:39:40 +0000255>;
256
Tom Stellard044e4182014-02-06 18:36:34 +0000257def as_dword_i32imm : SDNodeXForm<imm, [{
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000258 return CurDAG->getTargetConstant(N->getZExtValue() >> 2, SDLoc(N), MVT::i32);
Tom Stellard044e4182014-02-06 18:36:34 +0000259}]>;
260
Tom Stellardafcf12f2013-09-12 02:55:14 +0000261def as_i1imm : SDNodeXForm<imm, [{
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000262 return CurDAG->getTargetConstant(N->getZExtValue(), SDLoc(N), MVT::i1);
Tom Stellardafcf12f2013-09-12 02:55:14 +0000263}]>;
264
265def as_i8imm : SDNodeXForm<imm, [{
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000266 return CurDAG->getTargetConstant(N->getZExtValue(), SDLoc(N), MVT::i8);
Tom Stellardafcf12f2013-09-12 02:55:14 +0000267}]>;
268
Tom Stellard07a10a32013-06-03 17:39:43 +0000269def as_i16imm : SDNodeXForm<imm, [{
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000270 return CurDAG->getTargetConstant(N->getSExtValue(), SDLoc(N), MVT::i16);
Tom Stellard07a10a32013-06-03 17:39:43 +0000271}]>;
272
Tom Stellard044e4182014-02-06 18:36:34 +0000273def as_i32imm: SDNodeXForm<imm, [{
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000274 return CurDAG->getTargetConstant(N->getSExtValue(), SDLoc(N), MVT::i32);
Tom Stellard044e4182014-02-06 18:36:34 +0000275}]>;
276
Matt Arsenaultbecd6562014-12-03 05:22:35 +0000277def as_i64imm: SDNodeXForm<imm, [{
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000278 return CurDAG->getTargetConstant(N->getSExtValue(), SDLoc(N), MVT::i64);
Matt Arsenaultbecd6562014-12-03 05:22:35 +0000279}]>;
280
Tom Stellardfb77f002015-01-13 22:59:41 +0000281// Copied from the AArch64 backend:
282def bitcast_fpimm_to_i32 : SDNodeXForm<fpimm, [{
283return CurDAG->getTargetConstant(
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000284 N->getValueAPF().bitcastToAPInt().getZExtValue(), SDLoc(N), MVT::i32);
Tom Stellardfb77f002015-01-13 22:59:41 +0000285}]>;
286
287// Copied from the AArch64 backend:
288def bitcast_fpimm_to_i64 : SDNodeXForm<fpimm, [{
289return CurDAG->getTargetConstant(
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000290 N->getValueAPF().bitcastToAPInt().getZExtValue(), SDLoc(N), MVT::i64);
Tom Stellardfb77f002015-01-13 22:59:41 +0000291}]>;
292
Matt Arsenault99ed7892014-03-19 22:19:49 +0000293def IMM8bit : PatLeaf <(imm),
294 [{return isUInt<8>(N->getZExtValue());}]
295>;
296
Tom Stellard07a10a32013-06-03 17:39:43 +0000297def IMM12bit : PatLeaf <(imm),
298 [{return isUInt<12>(N->getZExtValue());}]
Tom Stellard89093802013-02-07 19:39:40 +0000299>;
300
Matt Arsenault99ed7892014-03-19 22:19:49 +0000301def IMM16bit : PatLeaf <(imm),
302 [{return isUInt<16>(N->getZExtValue());}]
303>;
304
Marek Olsak58f61a82014-12-07 17:17:38 +0000305def IMM20bit : PatLeaf <(imm),
306 [{return isUInt<20>(N->getZExtValue());}]
307>;
308
Tom Stellardd6cb8e82014-05-09 16:42:21 +0000309def IMM32bit : PatLeaf <(imm),
310 [{return isUInt<32>(N->getZExtValue());}]
311>;
312
Tom Stellarde2367942014-02-06 18:36:41 +0000313def mubuf_vaddr_offset : PatFrag<
314 (ops node:$ptr, node:$offset, node:$imm_offset),
315 (add (add node:$ptr, node:$offset), node:$imm_offset)
316>;
317
Christian Konigf82901a2013-02-26 17:52:23 +0000318class InlineImm <ValueType vt> : PatLeaf <(vt imm), [{
Tom Stellard7ed0b522014-04-03 20:19:27 +0000319 return isInlineImmediate(N);
Christian Konigb559b072013-02-16 11:28:36 +0000320}]>;
321
Matt Arsenault303011a2014-12-17 21:04:08 +0000322class InlineFPImm <ValueType vt> : PatLeaf <(vt fpimm), [{
323 return isInlineImmediate(N);
324}]>;
325
Tom Stellarddf94dc32013-08-14 23:24:24 +0000326class SGPRImm <dag frag> : PatLeaf<frag, [{
Eric Christopher7792e322015-01-30 23:24:40 +0000327 if (Subtarget->getGeneration() < AMDGPUSubtarget::SOUTHERN_ISLANDS) {
Tom Stellarddf94dc32013-08-14 23:24:24 +0000328 return false;
329 }
330 const SIRegisterInfo *SIRI =
Eric Christopher7792e322015-01-30 23:24:40 +0000331 static_cast<const SIRegisterInfo *>(Subtarget->getRegisterInfo());
Tom Stellarddf94dc32013-08-14 23:24:24 +0000332 for (SDNode::use_iterator U = N->use_begin(), E = SDNode::use_end();
333 U != E; ++U) {
334 if (SIRI->isSGPRClass(getOperandRegClass(*U, U.getOperandNo()))) {
335 return true;
336 }
337 }
338 return false;
339}]>;
340
Tom Stellard01825af2014-07-21 14:01:08 +0000341//===----------------------------------------------------------------------===//
342// Custom Operands
343//===----------------------------------------------------------------------===//
344
Matt Arsenaulta98cd6a2013-12-19 05:32:55 +0000345def FRAMEri32 : Operand<iPTR> {
Matt Arsenault06028dd2014-05-01 16:37:52 +0000346 let MIOperandInfo = (ops i32:$ptr, i32imm:$index);
Tom Stellard81d871d2013-11-13 23:36:50 +0000347}
348
Tom Stellardd7e6f132015-04-08 01:09:26 +0000349def SoppBrTarget : AsmOperandClass {
350 let Name = "SoppBrTarget";
351 let ParserMethod = "parseSOppBrTarget";
352}
353
Tom Stellard01825af2014-07-21 14:01:08 +0000354def sopp_brtarget : Operand<OtherVT> {
355 let EncoderMethod = "getSOPPBrEncoding";
356 let OperandType = "OPERAND_PCREL";
Tom Stellardd7e6f132015-04-08 01:09:26 +0000357 let ParserMatchClass = SoppBrTarget;
Tom Stellard01825af2014-07-21 14:01:08 +0000358}
359
Tom Stellardb4a313a2014-08-01 00:32:39 +0000360include "SIInstrFormats.td"
Marek Olsak5df00d62014-12-07 12:18:57 +0000361include "VIInstrFormats.td"
Tom Stellardb4a313a2014-08-01 00:32:39 +0000362
Tom Stellardd7e6f132015-04-08 01:09:26 +0000363def MubufOffsetMatchClass : AsmOperandClass {
364 let Name = "MubufOffset";
365 let ParserMethod = "parseMubufOptionalOps";
366 let RenderMethod = "addImmOperands";
367}
368
369class DSOffsetBaseMatchClass <string parser> : AsmOperandClass {
370 let Name = "DSOffset"#parser;
371 let ParserMethod = parser;
372 let RenderMethod = "addImmOperands";
373 let PredicateMethod = "isDSOffset";
374}
375
376def DSOffsetMatchClass : DSOffsetBaseMatchClass <"parseDSOptionalOps">;
377def DSOffsetGDSMatchClass : DSOffsetBaseMatchClass <"parseDSOffsetOptional">;
378
379def DSOffset01MatchClass : AsmOperandClass {
380 let Name = "DSOffset1";
381 let ParserMethod = "parseDSOff01OptionalOps";
382 let RenderMethod = "addImmOperands";
383 let PredicateMethod = "isDSOffset01";
384}
385
386class GDSBaseMatchClass <string parser> : AsmOperandClass {
387 let Name = "GDS"#parser;
388 let PredicateMethod = "isImm";
389 let ParserMethod = parser;
390 let RenderMethod = "addImmOperands";
391}
392
393def GDSMatchClass : GDSBaseMatchClass <"parseDSOptionalOps">;
394def GDS01MatchClass : GDSBaseMatchClass <"parseDSOff01OptionalOps">;
395
Tom Stellard12a19102015-06-12 20:47:06 +0000396class GLCBaseMatchClass <string parser> : AsmOperandClass {
397 let Name = "GLC"#parser;
Tom Stellardd7e6f132015-04-08 01:09:26 +0000398 let PredicateMethod = "isImm";
Matt Arsenault4c0487b2015-08-05 16:42:54 +0000399 let ParserMethod = parser;
Tom Stellardd7e6f132015-04-08 01:09:26 +0000400 let RenderMethod = "addImmOperands";
401}
402
Tom Stellard12a19102015-06-12 20:47:06 +0000403def GLCMubufMatchClass : GLCBaseMatchClass <"parseMubufOptionalOps">;
404def GLCFlatMatchClass : GLCBaseMatchClass <"parseFlatOptionalOps">;
405
406class SLCBaseMatchClass <string parser> : AsmOperandClass {
407 let Name = "SLC"#parser;
Tom Stellardd7e6f132015-04-08 01:09:26 +0000408 let PredicateMethod = "isImm";
Tom Stellard12a19102015-06-12 20:47:06 +0000409 let ParserMethod = parser;
Tom Stellardd7e6f132015-04-08 01:09:26 +0000410 let RenderMethod = "addImmOperands";
411}
412
Tom Stellard12a19102015-06-12 20:47:06 +0000413def SLCMubufMatchClass : SLCBaseMatchClass <"parseMubufOptionalOps">;
414def SLCFlatMatchClass : SLCBaseMatchClass <"parseFlatOptionalOps">;
415def SLCFlatAtomicMatchClass : SLCBaseMatchClass <"parseFlatAtomicOptionalOps">;
416
417class TFEBaseMatchClass <string parser> : AsmOperandClass {
418 let Name = "TFE"#parser;
Tom Stellardd7e6f132015-04-08 01:09:26 +0000419 let PredicateMethod = "isImm";
Tom Stellard12a19102015-06-12 20:47:06 +0000420 let ParserMethod = parser;
Tom Stellardd7e6f132015-04-08 01:09:26 +0000421 let RenderMethod = "addImmOperands";
422}
423
Tom Stellard12a19102015-06-12 20:47:06 +0000424def TFEMubufMatchClass : TFEBaseMatchClass <"parseMubufOptionalOps">;
425def TFEFlatMatchClass : TFEBaseMatchClass <"parseFlatOptionalOps">;
426def TFEFlatAtomicMatchClass : TFEBaseMatchClass <"parseFlatAtomicOptionalOps">;
427
Tom Stellardd7e6f132015-04-08 01:09:26 +0000428def OModMatchClass : AsmOperandClass {
429 let Name = "OMod";
430 let PredicateMethod = "isImm";
431 let ParserMethod = "parseVOP3OptionalOps";
432 let RenderMethod = "addImmOperands";
433}
434
435def ClampMatchClass : AsmOperandClass {
436 let Name = "Clamp";
437 let PredicateMethod = "isImm";
438 let ParserMethod = "parseVOP3OptionalOps";
439 let RenderMethod = "addImmOperands";
440}
441
Tom Stellard217361c2015-08-06 19:28:38 +0000442class SMRDOffsetBaseMatchClass <string predicate> : AsmOperandClass {
443 let Name = "SMRDOffset"#predicate;
444 let PredicateMethod = predicate;
445 let RenderMethod = "addImmOperands";
446}
447
448def SMRDOffsetMatchClass : SMRDOffsetBaseMatchClass <"isSMRDOffset">;
449def SMRDLiteralOffsetMatchClass : SMRDOffsetBaseMatchClass <
450 "isSMRDLiteralOffset"
451>;
452
Tom Stellard229d5e62014-08-05 14:48:12 +0000453let OperandType = "OPERAND_IMMEDIATE" in {
454
455def offen : Operand<i1> {
456 let PrintMethod = "printOffen";
457}
458def idxen : Operand<i1> {
459 let PrintMethod = "printIdxen";
460}
461def addr64 : Operand<i1> {
462 let PrintMethod = "printAddr64";
463}
464def mbuf_offset : Operand<i16> {
465 let PrintMethod = "printMBUFOffset";
Tom Stellardd7e6f132015-04-08 01:09:26 +0000466 let ParserMatchClass = MubufOffsetMatchClass;
Tom Stellard229d5e62014-08-05 14:48:12 +0000467}
Tom Stellardd7e6f132015-04-08 01:09:26 +0000468class ds_offset_base <AsmOperandClass mc> : Operand<i16> {
Matt Arsenault61cc9082014-10-10 22:16:07 +0000469 let PrintMethod = "printDSOffset";
Tom Stellardd7e6f132015-04-08 01:09:26 +0000470 let ParserMatchClass = mc;
Matt Arsenault61cc9082014-10-10 22:16:07 +0000471}
Tom Stellardd7e6f132015-04-08 01:09:26 +0000472def ds_offset : ds_offset_base <DSOffsetMatchClass>;
473def ds_offset_gds : ds_offset_base <DSOffsetGDSMatchClass>;
474
Matt Arsenault61cc9082014-10-10 22:16:07 +0000475def ds_offset0 : Operand<i8> {
476 let PrintMethod = "printDSOffset0";
Tom Stellardd7e6f132015-04-08 01:09:26 +0000477 let ParserMatchClass = DSOffset01MatchClass;
Matt Arsenault61cc9082014-10-10 22:16:07 +0000478}
479def ds_offset1 : Operand<i8> {
480 let PrintMethod = "printDSOffset1";
Tom Stellardd7e6f132015-04-08 01:09:26 +0000481 let ParserMatchClass = DSOffset01MatchClass;
Matt Arsenault61cc9082014-10-10 22:16:07 +0000482}
Tom Stellardd7e6f132015-04-08 01:09:26 +0000483class gds_base <AsmOperandClass mc> : Operand <i1> {
Tom Stellard065e3d42015-03-09 18:49:54 +0000484 let PrintMethod = "printGDS";
Tom Stellardd7e6f132015-04-08 01:09:26 +0000485 let ParserMatchClass = mc;
Tom Stellard065e3d42015-03-09 18:49:54 +0000486}
Tom Stellardd7e6f132015-04-08 01:09:26 +0000487def gds : gds_base <GDSMatchClass>;
488
489def gds01 : gds_base <GDS01MatchClass>;
490
Tom Stellard12a19102015-06-12 20:47:06 +0000491class glc_base <AsmOperandClass mc> : Operand <i1> {
Tom Stellard229d5e62014-08-05 14:48:12 +0000492 let PrintMethod = "printGLC";
Tom Stellard12a19102015-06-12 20:47:06 +0000493 let ParserMatchClass = mc;
Tom Stellard229d5e62014-08-05 14:48:12 +0000494}
Tom Stellard12a19102015-06-12 20:47:06 +0000495
496def glc : glc_base <GLCMubufMatchClass>;
497def glc_flat : glc_base <GLCFlatMatchClass>;
498
499class slc_base <AsmOperandClass mc> : Operand <i1> {
Tom Stellard229d5e62014-08-05 14:48:12 +0000500 let PrintMethod = "printSLC";
Tom Stellard12a19102015-06-12 20:47:06 +0000501 let ParserMatchClass = mc;
Tom Stellard229d5e62014-08-05 14:48:12 +0000502}
Tom Stellard12a19102015-06-12 20:47:06 +0000503
504def slc : slc_base <SLCMubufMatchClass>;
505def slc_flat : slc_base <SLCFlatMatchClass>;
506def slc_flat_atomic : slc_base <SLCFlatAtomicMatchClass>;
507
508class tfe_base <AsmOperandClass mc> : Operand <i1> {
Tom Stellard229d5e62014-08-05 14:48:12 +0000509 let PrintMethod = "printTFE";
Tom Stellard12a19102015-06-12 20:47:06 +0000510 let ParserMatchClass = mc;
Tom Stellard229d5e62014-08-05 14:48:12 +0000511}
512
Tom Stellard12a19102015-06-12 20:47:06 +0000513def tfe : tfe_base <TFEMubufMatchClass>;
514def tfe_flat : tfe_base <TFEFlatMatchClass>;
515def tfe_flat_atomic : tfe_base <TFEFlatAtomicMatchClass>;
516
Matt Arsenault97069782014-09-30 19:49:48 +0000517def omod : Operand <i32> {
518 let PrintMethod = "printOModSI";
Tom Stellardd7e6f132015-04-08 01:09:26 +0000519 let ParserMatchClass = OModMatchClass;
Matt Arsenault97069782014-09-30 19:49:48 +0000520}
521
522def ClampMod : Operand <i1> {
523 let PrintMethod = "printClampSI";
Tom Stellardd7e6f132015-04-08 01:09:26 +0000524 let ParserMatchClass = ClampMatchClass;
Matt Arsenault97069782014-09-30 19:49:48 +0000525}
526
Tom Stellard217361c2015-08-06 19:28:38 +0000527def smrd_offset : Operand <i32> {
528 let PrintMethod = "printU32ImmOperand";
529 let ParserMatchClass = SMRDOffsetMatchClass;
530}
531
532def smrd_literal_offset : Operand <i32> {
533 let PrintMethod = "printU32ImmOperand";
534 let ParserMatchClass = SMRDLiteralOffsetMatchClass;
535}
536
Tom Stellard229d5e62014-08-05 14:48:12 +0000537} // End OperandType = "OPERAND_IMMEDIATE"
538
Tom Stellardc0503922015-03-12 21:34:22 +0000539def VOPDstS64 : VOPDstOperand <SReg_64>;
540
Christian Konig72d5d5c2013-02-21 15:16:44 +0000541//===----------------------------------------------------------------------===//
Tom Stellardb02c2682014-06-24 23:33:07 +0000542// Complex patterns
543//===----------------------------------------------------------------------===//
544
Tom Stellard85e8b6d2014-08-22 18:49:33 +0000545def DS1Addr1Offset : ComplexPattern<i32, 2, "SelectDS1Addr1Offset">;
Tom Stellardf3fc5552014-08-22 18:49:35 +0000546def DS64Bit4ByteAligned : ComplexPattern<i32, 3, "SelectDS64Bit4ByteAligned">;
Tom Stellard85e8b6d2014-08-22 18:49:33 +0000547
Tom Stellardb02094e2014-07-21 15:45:01 +0000548def MUBUFAddr32 : ComplexPattern<i64, 9, "SelectMUBUFAddr32">;
Tom Stellard1f9939f2015-02-27 14:59:41 +0000549def MUBUFAddr64 : ComplexPattern<i64, 7, "SelectMUBUFAddr64">;
Tom Stellardc53861a2015-02-11 00:34:32 +0000550def MUBUFAddr64Atomic : ComplexPattern<i64, 5, "SelectMUBUFAddr64">;
Tom Stellardb02094e2014-07-21 15:45:01 +0000551def MUBUFScratch : ComplexPattern<i64, 4, "SelectMUBUFScratch">;
Tom Stellard155bbb72014-08-11 22:18:17 +0000552def MUBUFOffset : ComplexPattern<i64, 6, "SelectMUBUFOffset">;
Tom Stellard7980fc82014-09-25 18:30:26 +0000553def MUBUFOffsetAtomic : ComplexPattern<i64, 4, "SelectMUBUFOffset">;
Tom Stellardb02c2682014-06-24 23:33:07 +0000554
Tom Stellarddee26a22015-08-06 19:28:30 +0000555def SMRDImm : ComplexPattern<i64, 2, "SelectSMRDImm">;
Tom Stellard217361c2015-08-06 19:28:38 +0000556def SMRDImm32 : ComplexPattern<i64, 2, "SelectSMRDImm32">;
Tom Stellarddee26a22015-08-06 19:28:30 +0000557def SMRDSgpr : ComplexPattern<i64, 2, "SelectSMRDSgpr">;
558def SMRDBufferImm : ComplexPattern<i32, 1, "SelectSMRDBufferImm">;
Tom Stellard217361c2015-08-06 19:28:38 +0000559def SMRDBufferImm32 : ComplexPattern<i32, 1, "SelectSMRDBufferImm32">;
Tom Stellarddee26a22015-08-06 19:28:30 +0000560def SMRDBufferSgpr : ComplexPattern<i32, 1, "SelectSMRDBufferSgpr">;
561
Tom Stellardb4a313a2014-08-01 00:32:39 +0000562def VOP3Mods0 : ComplexPattern<untyped, 4, "SelectVOP3Mods0">;
Tom Stellarddb5a11f2015-07-13 15:47:57 +0000563def VOP3NoMods0 : ComplexPattern<untyped, 4, "SelectVOP3NoMods0">;
Matt Arsenault1cffa4c2014-11-13 19:49:04 +0000564def VOP3Mods0Clamp : ComplexPattern<untyped, 3, "SelectVOP3Mods0Clamp">;
Matt Arsenault4831ce52015-01-06 23:00:37 +0000565def VOP3Mods0Clamp0OMod : ComplexPattern<untyped, 4, "SelectVOP3Mods0Clamp0OMod">;
Tom Stellardb4a313a2014-08-01 00:32:39 +0000566def VOP3Mods : ComplexPattern<untyped, 2, "SelectVOP3Mods">;
Tom Stellarddb5a11f2015-07-13 15:47:57 +0000567def VOP3NoMods : ComplexPattern<untyped, 2, "SelectVOP3NoMods">;
Tom Stellardb4a313a2014-08-01 00:32:39 +0000568
Tom Stellardb02c2682014-06-24 23:33:07 +0000569//===----------------------------------------------------------------------===//
Christian Konig72d5d5c2013-02-21 15:16:44 +0000570// SI assembler operands
571//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +0000572
Christian Konigeabf8332013-02-21 15:16:49 +0000573def SIOperand {
574 int ZERO = 0x80;
Christian Konigd3039962013-02-26 17:52:09 +0000575 int VCC = 0x6A;
Matt Arsenault3f981402014-09-15 15:41:53 +0000576 int FLAT_SCR = 0x68;
Tom Stellard75aadc22012-12-11 21:25:42 +0000577}
578
Tom Stellardb4a313a2014-08-01 00:32:39 +0000579def SRCMODS {
580 int NONE = 0;
Marek Olsak7d777282015-03-24 13:40:15 +0000581 int NEG = 1;
Tom Stellardb4a313a2014-08-01 00:32:39 +0000582}
583
584def DSTCLAMP {
585 int NONE = 0;
586}
587
588def DSTOMOD {
589 int NONE = 0;
590}
Tom Stellard75aadc22012-12-11 21:25:42 +0000591
Christian Konig72d5d5c2013-02-21 15:16:44 +0000592//===----------------------------------------------------------------------===//
593//
594// SI Instruction multiclass helpers.
595//
596// Instructions with _32 take 32-bit operands.
597// Instructions with _64 take 64-bit operands.
598//
599// VOP_* instructions can use either a 32-bit or 64-bit encoding. The 32-bit
600// encoding is the standard encoding, but instruction that make use of
601// any of the instruction modifiers must use the 64-bit encoding.
602//
603// Instructions with _e32 use the 32-bit encoding.
604// Instructions with _e64 use the 64-bit encoding.
605//
606//===----------------------------------------------------------------------===//
607
Tom Stellardc470c962014-10-01 14:44:42 +0000608class SIMCInstr <string pseudo, int subtarget> {
609 string PseudoInstr = pseudo;
610 int Subtarget = subtarget;
611}
612
Christian Konig72d5d5c2013-02-21 15:16:44 +0000613//===----------------------------------------------------------------------===//
Tom Stellard3a35d8f2014-10-01 14:44:45 +0000614// EXP classes
615//===----------------------------------------------------------------------===//
616
617class EXPCommon : InstSI<
618 (outs),
619 (ins i32imm:$en, i32imm:$tgt, i32imm:$compr, i32imm:$done, i32imm:$vm,
Tom Stellard45c0b3a2015-01-07 20:59:25 +0000620 VGPR_32:$src0, VGPR_32:$src1, VGPR_32:$src2, VGPR_32:$src3),
Tom Stellard326d6ec2014-11-05 14:50:53 +0000621 "exp $en, $tgt, $compr, $done, $vm, $src0, $src1, $src2, $src3",
Tom Stellard3a35d8f2014-10-01 14:44:45 +0000622 [] > {
623
624 let EXP_CNT = 1;
625 let Uses = [EXEC];
626}
627
628multiclass EXP_m {
629
Tom Stellard1ca873b2015-02-18 16:08:17 +0000630 let isPseudo = 1, isCodeGenOnly = 1 in {
Tom Stellard326d6ec2014-11-05 14:50:53 +0000631 def "" : EXPCommon, SIMCInstr <"exp", SISubtarget.NONE> ;
Tom Stellard3a35d8f2014-10-01 14:44:45 +0000632 }
633
Tom Stellard326d6ec2014-11-05 14:50:53 +0000634 def _si : EXPCommon, SIMCInstr <"exp", SISubtarget.SI>, EXPe;
Marek Olsak5df00d62014-12-07 12:18:57 +0000635
636 def _vi : EXPCommon, SIMCInstr <"exp", SISubtarget.VI>, EXPe_vi;
Tom Stellard3a35d8f2014-10-01 14:44:45 +0000637}
638
639//===----------------------------------------------------------------------===//
Christian Konig72d5d5c2013-02-21 15:16:44 +0000640// Scalar classes
641//===----------------------------------------------------------------------===//
642
Marek Olsak5df00d62014-12-07 12:18:57 +0000643class SOP1_Pseudo <string opName, dag outs, dag ins, list<dag> pattern> :
644 SOP1 <outs, ins, "", pattern>,
645 SIMCInstr<opName, SISubtarget.NONE> {
646 let isPseudo = 1;
Tom Stellard1ca873b2015-02-18 16:08:17 +0000647 let isCodeGenOnly = 1;
Marek Olsak5df00d62014-12-07 12:18:57 +0000648}
Christian Konig72d5d5c2013-02-21 15:16:44 +0000649
Marek Olsak367447c2015-01-27 17:25:11 +0000650class SOP1_Real_si <sop1 op, string opName, dag outs, dag ins, string asm> :
651 SOP1 <outs, ins, asm, []>,
Marek Olsak5df00d62014-12-07 12:18:57 +0000652 SOP1e <op.SI>,
Tom Stellardd7e6f132015-04-08 01:09:26 +0000653 SIMCInstr<opName, SISubtarget.SI> {
654 let isCodeGenOnly = 0;
655 let AssemblerPredicates = [isSICI];
656}
Marek Olsak5df00d62014-12-07 12:18:57 +0000657
Marek Olsak367447c2015-01-27 17:25:11 +0000658class SOP1_Real_vi <sop1 op, string opName, dag outs, dag ins, string asm> :
659 SOP1 <outs, ins, asm, []>,
Marek Olsak5df00d62014-12-07 12:18:57 +0000660 SOP1e <op.VI>,
Tom Stellardd7e6f132015-04-08 01:09:26 +0000661 SIMCInstr<opName, SISubtarget.VI> {
662 let isCodeGenOnly = 0;
663 let AssemblerPredicates = [isVI];
664}
Marek Olsak5df00d62014-12-07 12:18:57 +0000665
Tom Stellarde1e4a2d32015-02-13 21:02:37 +0000666multiclass SOP1_m <sop1 op, string opName, dag outs, dag ins, string asm,
667 list<dag> pattern> {
Marek Olsak5df00d62014-12-07 12:18:57 +0000668
Tom Stellarde1e4a2d32015-02-13 21:02:37 +0000669 def "" : SOP1_Pseudo <opName, outs, ins, pattern>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000670
Tom Stellarde1e4a2d32015-02-13 21:02:37 +0000671 def _si : SOP1_Real_si <op, opName, outs, ins, asm>;
672
673 def _vi : SOP1_Real_vi <op, opName, outs, ins, asm>;
674
Marek Olsak5df00d62014-12-07 12:18:57 +0000675}
676
Tom Stellarde1e4a2d32015-02-13 21:02:37 +0000677multiclass SOP1_32 <sop1 op, string opName, list<dag> pattern> : SOP1_m <
678 op, opName, (outs SReg_32:$dst), (ins SSrc_32:$src0),
679 opName#" $dst, $src0", pattern
680>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000681
Tom Stellarde1e4a2d32015-02-13 21:02:37 +0000682multiclass SOP1_64 <sop1 op, string opName, list<dag> pattern> : SOP1_m <
683 op, opName, (outs SReg_64:$dst), (ins SSrc_64:$src0),
684 opName#" $dst, $src0", pattern
685>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000686
687// no input, 64-bit output.
688multiclass SOP1_64_0 <sop1 op, string opName, list<dag> pattern> {
689 def "" : SOP1_Pseudo <opName, (outs SReg_64:$dst), (ins), pattern>;
690
691 def _si : SOP1_Real_si <op, opName, (outs SReg_64:$dst), (ins),
Marek Olsak367447c2015-01-27 17:25:11 +0000692 opName#" $dst"> {
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000693 let ssrc0 = 0;
Marek Olsak5df00d62014-12-07 12:18:57 +0000694 }
695
696 def _vi : SOP1_Real_vi <op, opName, (outs SReg_64:$dst), (ins),
Marek Olsak367447c2015-01-27 17:25:11 +0000697 opName#" $dst"> {
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000698 let ssrc0 = 0;
Marek Olsak5df00d62014-12-07 12:18:57 +0000699 }
700}
Christian Konig72d5d5c2013-02-21 15:16:44 +0000701
Tom Stellardce449ad2015-02-18 16:08:11 +0000702// 64-bit input, no output
703multiclass SOP1_1 <sop1 op, string opName, list<dag> pattern> {
704 def "" : SOP1_Pseudo <opName, (outs), (ins SReg_64:$src0), pattern>;
705
706 def _si : SOP1_Real_si <op, opName, (outs), (ins SReg_64:$src0),
707 opName#" $src0"> {
708 let sdst = 0;
709 }
710
711 def _vi : SOP1_Real_vi <op, opName, (outs), (ins SReg_64:$src0),
712 opName#" $src0"> {
713 let sdst = 0;
714 }
715}
716
Matt Arsenault8333e432014-06-10 19:18:24 +0000717// 64-bit input, 32-bit output.
Tom Stellarde1e4a2d32015-02-13 21:02:37 +0000718multiclass SOP1_32_64 <sop1 op, string opName, list<dag> pattern> : SOP1_m <
719 op, opName, (outs SReg_32:$dst), (ins SSrc_64:$src0),
720 opName#" $dst, $src0", pattern
721>;
Matt Arsenault1a179e82014-11-13 20:23:36 +0000722
Marek Olsak5df00d62014-12-07 12:18:57 +0000723class SOP2_Pseudo<string opName, dag outs, dag ins, list<dag> pattern> :
724 SOP2<outs, ins, "", pattern>,
725 SIMCInstr<opName, SISubtarget.NONE> {
726 let isPseudo = 1;
Tom Stellard1ca873b2015-02-18 16:08:17 +0000727 let isCodeGenOnly = 1;
Marek Olsak5df00d62014-12-07 12:18:57 +0000728 let Size = 4;
Tom Stellard0c0008c2015-02-18 16:08:13 +0000729
730 // Pseudo instructions have no encodings, but adding this field here allows
731 // us to do:
732 // let sdst = xxx in {
733 // for multiclasses that include both real and pseudo instructions.
734 field bits<7> sdst = 0;
Marek Olsak5df00d62014-12-07 12:18:57 +0000735}
Christian Konig72d5d5c2013-02-21 15:16:44 +0000736
Marek Olsak367447c2015-01-27 17:25:11 +0000737class SOP2_Real_si<sop2 op, string opName, dag outs, dag ins, string asm> :
738 SOP2<outs, ins, asm, []>,
Marek Olsak5df00d62014-12-07 12:18:57 +0000739 SOP2e<op.SI>,
Tom Stellardd7e6f132015-04-08 01:09:26 +0000740 SIMCInstr<opName, SISubtarget.SI> {
741 let AssemblerPredicates = [isSICI];
742}
Matt Arsenault94812212014-11-14 18:18:16 +0000743
Marek Olsak367447c2015-01-27 17:25:11 +0000744class SOP2_Real_vi<sop2 op, string opName, dag outs, dag ins, string asm> :
745 SOP2<outs, ins, asm, []>,
Marek Olsak5df00d62014-12-07 12:18:57 +0000746 SOP2e<op.VI>,
Tom Stellardd7e6f132015-04-08 01:09:26 +0000747 SIMCInstr<opName, SISubtarget.VI> {
748 let AssemblerPredicates = [isVI];
749}
Marek Olsak5df00d62014-12-07 12:18:57 +0000750
Tom Stellardee21faa2015-02-18 16:08:09 +0000751multiclass SOP2_m <sop2 op, string opName, dag outs, dag ins, string asm,
752 list<dag> pattern> {
Marek Olsak5df00d62014-12-07 12:18:57 +0000753
Tom Stellardee21faa2015-02-18 16:08:09 +0000754 def "" : SOP2_Pseudo <opName, outs, ins, pattern>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000755
Tom Stellardee21faa2015-02-18 16:08:09 +0000756 def _si : SOP2_Real_si <op, opName, outs, ins, asm>;
757
758 def _vi : SOP2_Real_vi <op, opName, outs, ins, asm>;
759
Marek Olsak5df00d62014-12-07 12:18:57 +0000760}
761
Tom Stellardee21faa2015-02-18 16:08:09 +0000762multiclass SOP2_32 <sop2 op, string opName, list<dag> pattern> : SOP2_m <
763 op, opName, (outs SReg_32:$dst), (ins SSrc_32:$src0, SSrc_32:$src1),
764 opName#" $dst, $src0, $src1", pattern
765>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000766
Tom Stellardee21faa2015-02-18 16:08:09 +0000767multiclass SOP2_64 <sop2 op, string opName, list<dag> pattern> : SOP2_m <
768 op, opName, (outs SReg_64:$dst), (ins SSrc_64:$src0, SSrc_64:$src1),
769 opName#" $dst, $src0, $src1", pattern
770>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000771
Tom Stellardee21faa2015-02-18 16:08:09 +0000772multiclass SOP2_64_32 <sop2 op, string opName, list<dag> pattern> : SOP2_m <
773 op, opName, (outs SReg_64:$dst), (ins SSrc_64:$src0, SSrc_32:$src1),
774 opName#" $dst, $src0, $src1", pattern
775>;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000776
Tom Stellardb6550522015-01-12 19:33:18 +0000777class SOPC_Helper <bits<7> op, RegisterOperand rc, ValueType vt,
Matt Arsenault0cb92e12014-04-11 19:25:18 +0000778 string opName, PatLeaf cond> : SOPC <
Matt Arsenault4c0487b2015-08-05 16:42:54 +0000779 op, (outs), (ins rc:$src0, rc:$src1),
780 opName#" $src0, $src1", []> {
781 let Defs = [SCC];
782}
Matt Arsenault0cb92e12014-04-11 19:25:18 +0000783
784class SOPC_32<bits<7> op, string opName, PatLeaf cond = COND_NULL>
785 : SOPC_Helper<op, SSrc_32, i32, opName, cond>;
786
787class SOPC_64<bits<7> op, string opName, PatLeaf cond = COND_NULL>
788 : SOPC_Helper<op, SSrc_64, i64, opName, cond>;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000789
Marek Olsak5df00d62014-12-07 12:18:57 +0000790class SOPK_Pseudo <string opName, dag outs, dag ins, list<dag> pattern> :
791 SOPK <outs, ins, "", pattern>,
792 SIMCInstr<opName, SISubtarget.NONE> {
793 let isPseudo = 1;
Tom Stellard1ca873b2015-02-18 16:08:17 +0000794 let isCodeGenOnly = 1;
Marek Olsak5df00d62014-12-07 12:18:57 +0000795}
Christian Konig72d5d5c2013-02-21 15:16:44 +0000796
Marek Olsak367447c2015-01-27 17:25:11 +0000797class SOPK_Real_si <sopk op, string opName, dag outs, dag ins, string asm> :
798 SOPK <outs, ins, asm, []>,
Marek Olsak5df00d62014-12-07 12:18:57 +0000799 SOPKe <op.SI>,
Tom Stellardd7e6f132015-04-08 01:09:26 +0000800 SIMCInstr<opName, SISubtarget.SI> {
801 let AssemblerPredicates = [isSICI];
802 let isCodeGenOnly = 0;
803}
Marek Olsak5df00d62014-12-07 12:18:57 +0000804
Marek Olsak367447c2015-01-27 17:25:11 +0000805class SOPK_Real_vi <sopk op, string opName, dag outs, dag ins, string asm> :
806 SOPK <outs, ins, asm, []>,
Marek Olsak5df00d62014-12-07 12:18:57 +0000807 SOPKe <op.VI>,
Tom Stellardd7e6f132015-04-08 01:09:26 +0000808 SIMCInstr<opName, SISubtarget.VI> {
809 let AssemblerPredicates = [isVI];
810 let isCodeGenOnly = 0;
811}
Marek Olsak5df00d62014-12-07 12:18:57 +0000812
Tom Stellard8980dc32015-04-08 01:09:22 +0000813multiclass SOPK_m <sopk op, string opName, dag outs, dag ins, string opAsm,
814 string asm = opName#opAsm> {
815 def "" : SOPK_Pseudo <opName, outs, ins, []>;
816
817 def _si : SOPK_Real_si <op, opName, outs, ins, asm>;
818
819 def _vi : SOPK_Real_vi <op, opName, outs, ins, asm>;
820
821}
822
Marek Olsak5df00d62014-12-07 12:18:57 +0000823multiclass SOPK_32 <sopk op, string opName, list<dag> pattern> {
824 def "" : SOPK_Pseudo <opName, (outs SReg_32:$dst), (ins u16imm:$src0),
825 pattern>;
826
827 def _si : SOPK_Real_si <op, opName, (outs SReg_32:$dst), (ins u16imm:$src0),
Marek Olsak367447c2015-01-27 17:25:11 +0000828 opName#" $dst, $src0">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000829
830 def _vi : SOPK_Real_vi <op, opName, (outs SReg_32:$dst), (ins u16imm:$src0),
Marek Olsak367447c2015-01-27 17:25:11 +0000831 opName#" $dst, $src0">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000832}
833
834multiclass SOPK_SCC <sopk op, string opName, list<dag> pattern> {
Matt Arsenault4c0487b2015-08-05 16:42:54 +0000835 def "" : SOPK_Pseudo <opName, (outs),
836 (ins SReg_32:$src0, u16imm:$src1), pattern> {
837 let Defs = [SCC];
838 }
Marek Olsak5df00d62014-12-07 12:18:57 +0000839
Marek Olsak5df00d62014-12-07 12:18:57 +0000840
Matt Arsenault4c0487b2015-08-05 16:42:54 +0000841 def _si : SOPK_Real_si <op, opName, (outs),
842 (ins SReg_32:$sdst, u16imm:$simm16), opName#" $sdst, $simm16"> {
843 let Defs = [SCC];
844 }
845
846 def _vi : SOPK_Real_vi <op, opName, (outs),
847 (ins SReg_32:$sdst, u16imm:$simm16), opName#" $sdst, $simm16"> {
848 let Defs = [SCC];
Tom Stellard8980dc32015-04-08 01:09:22 +0000849 }
Marek Olsak5df00d62014-12-07 12:18:57 +0000850}
Christian Konig72d5d5c2013-02-21 15:16:44 +0000851
Tom Stellard8980dc32015-04-08 01:09:22 +0000852multiclass SOPK_32TIE <sopk op, string opName, list<dag> pattern> : SOPK_m <
853 op, opName, (outs SReg_32:$sdst), (ins SReg_32:$src0, u16imm:$simm16),
854 " $sdst, $simm16"
855>;
856
857multiclass SOPK_IMM32 <sopk op, string opName, dag outs, dag ins,
858 string argAsm, string asm = opName#argAsm> {
859
860 def "" : SOPK_Pseudo <opName, outs, ins, []>;
861
862 def _si : SOPK <outs, ins, asm, []>,
863 SOPK64e <op.SI>,
864 SIMCInstr<opName, SISubtarget.SI> {
865 let AssemblerPredicates = [isSICI];
866 let isCodeGenOnly = 0;
867 }
868
869 def _vi : SOPK <outs, ins, asm, []>,
870 SOPK64e <op.VI>,
871 SIMCInstr<opName, SISubtarget.VI> {
872 let AssemblerPredicates = [isVI];
873 let isCodeGenOnly = 0;
874 }
875}
Tom Stellardc470c962014-10-01 14:44:42 +0000876//===----------------------------------------------------------------------===//
877// SMRD classes
878//===----------------------------------------------------------------------===//
879
880class SMRD_Pseudo <string opName, dag outs, dag ins, list<dag> pattern> :
881 SMRD <outs, ins, "", pattern>,
882 SIMCInstr<opName, SISubtarget.NONE> {
883 let isPseudo = 1;
Tom Stellard1ca873b2015-02-18 16:08:17 +0000884 let isCodeGenOnly = 1;
Tom Stellardc470c962014-10-01 14:44:42 +0000885}
886
887class SMRD_Real_si <bits<5> op, string opName, bit imm, dag outs, dag ins,
888 string asm> :
889 SMRD <outs, ins, asm, []>,
890 SMRDe <op, imm>,
Tom Stellardd7e6f132015-04-08 01:09:26 +0000891 SIMCInstr<opName, SISubtarget.SI> {
892 let AssemblerPredicates = [isSICI];
893}
Tom Stellardc470c962014-10-01 14:44:42 +0000894
Marek Olsak5df00d62014-12-07 12:18:57 +0000895class SMRD_Real_vi <bits<8> op, string opName, bit imm, dag outs, dag ins,
896 string asm> :
897 SMRD <outs, ins, asm, []>,
898 SMEMe_vi <op, imm>,
Tom Stellardd7e6f132015-04-08 01:09:26 +0000899 SIMCInstr<opName, SISubtarget.VI> {
900 let AssemblerPredicates = [isVI];
901}
Marek Olsak5df00d62014-12-07 12:18:57 +0000902
Tom Stellardc470c962014-10-01 14:44:42 +0000903multiclass SMRD_m <bits<5> op, string opName, bit imm, dag outs, dag ins,
904 string asm, list<dag> pattern> {
905
906 def "" : SMRD_Pseudo <opName, outs, ins, pattern>;
907
908 def _si : SMRD_Real_si <op, opName, imm, outs, ins, asm>;
909
Matt Arsenault1991f5e2015-02-18 02:10:40 +0000910 // glc is only applicable to scalar stores, which are not yet
911 // implemented.
912 let glc = 0 in {
913 def _vi : SMRD_Real_vi <{0, 0, 0, op}, opName, imm, outs, ins, asm>;
914 }
Tom Stellardc470c962014-10-01 14:44:42 +0000915}
916
917multiclass SMRD_Helper <bits<5> op, string opName, RegisterClass baseClass,
Christian Konig9c7afd12013-03-18 11:33:50 +0000918 RegisterClass dstClass> {
Tom Stellardc470c962014-10-01 14:44:42 +0000919 defm _IMM : SMRD_m <
920 op, opName#"_IMM", 1, (outs dstClass:$dst),
Tom Stellard217361c2015-08-06 19:28:38 +0000921 (ins baseClass:$sbase, smrd_offset:$offset),
Tom Stellardc470c962014-10-01 14:44:42 +0000922 opName#" $dst, $sbase, $offset", []
Christian Konig72d5d5c2013-02-21 15:16:44 +0000923 >;
924
Tom Stellarddee26a22015-08-06 19:28:30 +0000925 def _IMM_ci : SMRD <
Tom Stellard217361c2015-08-06 19:28:38 +0000926 (outs dstClass:$dst), (ins baseClass:$sbase, smrd_literal_offset:$offset),
Tom Stellarddee26a22015-08-06 19:28:30 +0000927 opName#" $dst, $sbase, $offset", []>, SMRD_IMMe_ci <op> {
Tom Stellard217361c2015-08-06 19:28:38 +0000928 let AssemblerPredicates = [isCIOnly];
Tom Stellarddee26a22015-08-06 19:28:30 +0000929 }
930
Tom Stellardc470c962014-10-01 14:44:42 +0000931 defm _SGPR : SMRD_m <
932 op, opName#"_SGPR", 0, (outs dstClass:$dst),
Christian Konig9c7afd12013-03-18 11:33:50 +0000933 (ins baseClass:$sbase, SReg_32:$soff),
Tom Stellardc470c962014-10-01 14:44:42 +0000934 opName#" $dst, $sbase, $soff", []
Christian Konig72d5d5c2013-02-21 15:16:44 +0000935 >;
936}
937
938//===----------------------------------------------------------------------===//
939// Vector ALU classes
940//===----------------------------------------------------------------------===//
941
Tom Stellardb4a313a2014-08-01 00:32:39 +0000942// This must always be right before the operand being input modified.
943def InputMods : OperandWithDefaultOps <i32, (ops (i32 0))> {
944 let PrintMethod = "printOperandAndMods";
945}
Tom Stellardd7e6f132015-04-08 01:09:26 +0000946
947def InputModsMatchClass : AsmOperandClass {
948 let Name = "RegWithInputMods";
949}
950
Tom Stellardb4a313a2014-08-01 00:32:39 +0000951def InputModsNoDefault : Operand <i32> {
952 let PrintMethod = "printOperandAndMods";
Tom Stellardd7e6f132015-04-08 01:09:26 +0000953 let ParserMatchClass = InputModsMatchClass;
Tom Stellardb4a313a2014-08-01 00:32:39 +0000954}
955
956class getNumSrcArgs<ValueType Src1, ValueType Src2> {
957 int ret =
958 !if (!eq(Src1.Value, untyped.Value), 1, // VOP1
959 !if (!eq(Src2.Value, untyped.Value), 2, // VOP2
960 3)); // VOP3
961}
962
963// Returns the register class to use for the destination of VOP[123C]
964// instructions for the given VT.
965class getVALUDstForVT<ValueType VT> {
Tom Stellardc0503922015-03-12 21:34:22 +0000966 RegisterOperand ret = !if(!eq(VT.Size, 32), VOPDstOperand<VGPR_32>,
967 !if(!eq(VT.Size, 64), VOPDstOperand<VReg_64>,
968 VOPDstOperand<SReg_64>)); // else VT == i1
Tom Stellardb4a313a2014-08-01 00:32:39 +0000969}
970
971// Returns the register class to use for source 0 of VOP[12C]
972// instructions for the given VT.
973class getVOPSrc0ForVT<ValueType VT> {
Tom Stellardb6550522015-01-12 19:33:18 +0000974 RegisterOperand ret = !if(!eq(VT.Size, 32), VSrc_32, VSrc_64);
Tom Stellardb4a313a2014-08-01 00:32:39 +0000975}
976
977// Returns the register class to use for source 1 of VOP[12C] for the
978// given VT.
979class getVOPSrc1ForVT<ValueType VT> {
Tom Stellard45c0b3a2015-01-07 20:59:25 +0000980 RegisterClass ret = !if(!eq(VT.Size, 32), VGPR_32, VReg_64);
Tom Stellardb4a313a2014-08-01 00:32:39 +0000981}
982
Tom Stellardb4a313a2014-08-01 00:32:39 +0000983// Returns the register class to use for sources of VOP3 instructions for the
984// given VT.
985class getVOP3SrcForVT<ValueType VT> {
Tom Stellardb6550522015-01-12 19:33:18 +0000986 RegisterOperand ret = !if(!eq(VT.Size, 32), VCSrc_32, VCSrc_64);
Tom Stellardb4a313a2014-08-01 00:32:39 +0000987}
988
Tom Stellardb4a313a2014-08-01 00:32:39 +0000989// Returns 1 if the source arguments have modifiers, 0 if they do not.
990class hasModifiers<ValueType SrcVT> {
991 bit ret = !if(!eq(SrcVT.Value, f32.Value), 1,
992 !if(!eq(SrcVT.Value, f64.Value), 1, 0));
993}
994
995// Returns the input arguments for VOP[12C] instructions for the given SrcVT.
Tom Stellardb6550522015-01-12 19:33:18 +0000996class getIns32 <RegisterOperand Src0RC, RegisterClass Src1RC, int NumSrcArgs> {
Tom Stellardb4a313a2014-08-01 00:32:39 +0000997 dag ret = !if(!eq(NumSrcArgs, 1), (ins Src0RC:$src0), // VOP1
998 !if(!eq(NumSrcArgs, 2), (ins Src0RC:$src0, Src1RC:$src1), // VOP2
999 (ins)));
1000}
1001
1002// Returns the input arguments for VOP3 instructions for the given SrcVT.
Tom Stellardb6550522015-01-12 19:33:18 +00001003class getIns64 <RegisterOperand Src0RC, RegisterOperand Src1RC,
1004 RegisterOperand Src2RC, int NumSrcArgs,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001005 bit HasModifiers> {
1006
1007 dag ret =
1008 !if (!eq(NumSrcArgs, 1),
1009 !if (!eq(HasModifiers, 1),
1010 // VOP1 with modifiers
1011 (ins InputModsNoDefault:$src0_modifiers, Src0RC:$src0,
Matt Arsenault97069782014-09-30 19:49:48 +00001012 ClampMod:$clamp, omod:$omod)
Tom Stellardb4a313a2014-08-01 00:32:39 +00001013 /* else */,
1014 // VOP1 without modifiers
1015 (ins Src0RC:$src0)
1016 /* endif */ ),
1017 !if (!eq(NumSrcArgs, 2),
1018 !if (!eq(HasModifiers, 1),
1019 // VOP 2 with modifiers
1020 (ins InputModsNoDefault:$src0_modifiers, Src0RC:$src0,
1021 InputModsNoDefault:$src1_modifiers, Src1RC:$src1,
Matt Arsenault97069782014-09-30 19:49:48 +00001022 ClampMod:$clamp, omod:$omod)
Tom Stellardb4a313a2014-08-01 00:32:39 +00001023 /* else */,
1024 // VOP2 without modifiers
1025 (ins Src0RC:$src0, Src1RC:$src1)
1026 /* endif */ )
1027 /* NumSrcArgs == 3 */,
1028 !if (!eq(HasModifiers, 1),
1029 // VOP3 with modifiers
1030 (ins InputModsNoDefault:$src0_modifiers, Src0RC:$src0,
1031 InputModsNoDefault:$src1_modifiers, Src1RC:$src1,
1032 InputModsNoDefault:$src2_modifiers, Src2RC:$src2,
Matt Arsenault97069782014-09-30 19:49:48 +00001033 ClampMod:$clamp, omod:$omod)
Tom Stellardb4a313a2014-08-01 00:32:39 +00001034 /* else */,
1035 // VOP3 without modifiers
1036 (ins Src0RC:$src0, Src1RC:$src1, Src2RC:$src2)
1037 /* endif */ )));
1038}
1039
1040// Returns the assembly string for the inputs and outputs of a VOP[12C]
1041// instruction. This does not add the _e32 suffix, so it can be reused
1042// by getAsm64.
1043class getAsm32 <int NumSrcArgs> {
1044 string src1 = ", $src1";
1045 string src2 = ", $src2";
Tom Stellardc0503922015-03-12 21:34:22 +00001046 string ret = "$dst, $src0"#
Tom Stellardb4a313a2014-08-01 00:32:39 +00001047 !if(!eq(NumSrcArgs, 1), "", src1)#
1048 !if(!eq(NumSrcArgs, 3), src2, "");
1049}
1050
1051// Returns the assembly string for the inputs and outputs of a VOP3
1052// instruction.
1053class getAsm64 <int NumSrcArgs, bit HasModifiers> {
Matt Arsenault268757b2015-01-15 23:17:03 +00001054 string src0 = !if(!eq(NumSrcArgs, 1), "$src0_modifiers", "$src0_modifiers,");
Matt Arsenault97069782014-09-30 19:49:48 +00001055 string src1 = !if(!eq(NumSrcArgs, 1), "",
1056 !if(!eq(NumSrcArgs, 2), " $src1_modifiers",
1057 " $src1_modifiers,"));
1058 string src2 = !if(!eq(NumSrcArgs, 3), " $src2_modifiers", "");
Tom Stellardb4a313a2014-08-01 00:32:39 +00001059 string ret =
1060 !if(!eq(HasModifiers, 0),
1061 getAsm32<NumSrcArgs>.ret,
Tom Stellardc0503922015-03-12 21:34:22 +00001062 "$dst, "#src0#src1#src2#"$clamp"#"$omod");
Tom Stellardb4a313a2014-08-01 00:32:39 +00001063}
1064
1065
1066class VOPProfile <list<ValueType> _ArgVT> {
1067
1068 field list<ValueType> ArgVT = _ArgVT;
1069
1070 field ValueType DstVT = ArgVT[0];
1071 field ValueType Src0VT = ArgVT[1];
1072 field ValueType Src1VT = ArgVT[2];
1073 field ValueType Src2VT = ArgVT[3];
Tom Stellardc0503922015-03-12 21:34:22 +00001074 field RegisterOperand DstRC = getVALUDstForVT<DstVT>.ret;
Tom Stellardb6550522015-01-12 19:33:18 +00001075 field RegisterOperand Src0RC32 = getVOPSrc0ForVT<Src0VT>.ret;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001076 field RegisterClass Src1RC32 = getVOPSrc1ForVT<Src1VT>.ret;
Tom Stellardb6550522015-01-12 19:33:18 +00001077 field RegisterOperand Src0RC64 = getVOP3SrcForVT<Src0VT>.ret;
1078 field RegisterOperand Src1RC64 = getVOP3SrcForVT<Src1VT>.ret;
1079 field RegisterOperand Src2RC64 = getVOP3SrcForVT<Src2VT>.ret;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001080
1081 field int NumSrcArgs = getNumSrcArgs<Src1VT, Src2VT>.ret;
1082 field bit HasModifiers = hasModifiers<Src0VT>.ret;
1083
1084 field dag Outs = (outs DstRC:$dst);
1085
1086 field dag Ins32 = getIns32<Src0RC32, Src1RC32, NumSrcArgs>.ret;
1087 field dag Ins64 = getIns64<Src0RC64, Src1RC64, Src2RC64, NumSrcArgs,
1088 HasModifiers>.ret;
1089
Tom Stellardc0503922015-03-12 21:34:22 +00001090 field string Asm32 = getAsm32<NumSrcArgs>.ret;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001091 field string Asm64 = getAsm64<NumSrcArgs, HasModifiers>.ret;
1092}
1093
Tom Stellard245c15f2015-05-26 15:55:52 +00001094// FIXME: I think these F16/I16 profiles will need to use f16/i16 types in order
Tom Stellardd1f0f022015-04-23 19:33:54 +00001095// for the instruction patterns to work.
1096def VOP_F16_F16 : VOPProfile <[f32, f32, untyped, untyped]>;
1097def VOP_F16_I16 : VOPProfile <[f32, i32, untyped, untyped]>;
1098def VOP_I16_F16 : VOPProfile <[i32, f32, untyped, untyped]>;
1099
Tom Stellard245c15f2015-05-26 15:55:52 +00001100def VOP_F16_F16_F16 : VOPProfile <[f32, f32, f32, untyped]>;
1101def VOP_F16_F16_I16 : VOPProfile <[f32, f32, i32, untyped]>;
1102def VOP_I16_I16_I16 : VOPProfile <[i32, i32, i32, untyped]>;
1103
Tom Stellardb4a313a2014-08-01 00:32:39 +00001104def VOP_F32_F32 : VOPProfile <[f32, f32, untyped, untyped]>;
1105def VOP_F32_F64 : VOPProfile <[f32, f64, untyped, untyped]>;
1106def VOP_F32_I32 : VOPProfile <[f32, i32, untyped, untyped]>;
1107def VOP_F64_F32 : VOPProfile <[f64, f32, untyped, untyped]>;
1108def VOP_F64_F64 : VOPProfile <[f64, f64, untyped, untyped]>;
1109def VOP_F64_I32 : VOPProfile <[f64, i32, untyped, untyped]>;
1110def VOP_I32_F32 : VOPProfile <[i32, f32, untyped, untyped]>;
1111def VOP_I32_F64 : VOPProfile <[i32, f64, untyped, untyped]>;
1112def VOP_I32_I32 : VOPProfile <[i32, i32, untyped, untyped]>;
1113
1114def VOP_F32_F32_F32 : VOPProfile <[f32, f32, f32, untyped]>;
1115def VOP_F32_F32_I32 : VOPProfile <[f32, f32, i32, untyped]>;
1116def VOP_F64_F64_F64 : VOPProfile <[f64, f64, f64, untyped]>;
1117def VOP_F64_F64_I32 : VOPProfile <[f64, f64, i32, untyped]>;
1118def VOP_I32_F32_F32 : VOPProfile <[i32, f32, f32, untyped]>;
Marek Olsak11057ee2015-02-03 17:38:01 +00001119def VOP_I32_F32_I32 : VOPProfile <[i32, f32, i32, untyped]>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001120def VOP_I32_I32_I32 : VOPProfile <[i32, i32, i32, untyped]>;
1121def VOP_I32_I32_I32_VCC : VOPProfile <[i32, i32, i32, untyped]> {
Tom Stellard73ae1cb2014-09-23 21:26:25 +00001122 let Src0RC32 = VCSrc_32;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001123}
Matt Arsenault4831ce52015-01-06 23:00:37 +00001124
1125def VOP_I1_F32_I32 : VOPProfile <[i1, f32, i32, untyped]> {
1126 let Ins64 = (ins InputModsNoDefault:$src0_modifiers, Src0RC64:$src0, Src1RC64:$src1);
Tom Stellardc0503922015-03-12 21:34:22 +00001127 let Asm64 = "$dst, $src0_modifiers, $src1";
Matt Arsenault4831ce52015-01-06 23:00:37 +00001128}
1129
1130def VOP_I1_F64_I32 : VOPProfile <[i1, f64, i32, untyped]> {
1131 let Ins64 = (ins InputModsNoDefault:$src0_modifiers, Src0RC64:$src0, Src1RC64:$src1);
Tom Stellardc0503922015-03-12 21:34:22 +00001132 let Asm64 = "$dst, $src0_modifiers, $src1";
Matt Arsenault4831ce52015-01-06 23:00:37 +00001133}
1134
Tom Stellardb4a313a2014-08-01 00:32:39 +00001135def VOP_I64_I64_I32 : VOPProfile <[i64, i64, i32, untyped]>;
Marek Olsak707a6d02015-02-03 21:53:01 +00001136def VOP_I64_I32_I64 : VOPProfile <[i64, i32, i64, untyped]>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001137def VOP_I64_I64_I64 : VOPProfile <[i64, i64, i64, untyped]>;
Tom Stellard5224df32015-03-10 16:16:44 +00001138def VOP_CNDMASK : VOPProfile <[i32, i32, i32, untyped]> {
1139 let Ins32 = (ins Src0RC32:$src0, Src1RC32:$src1, VCCReg:$src2);
1140 let Ins64 = (ins Src0RC64:$src0, Src1RC64:$src1, SSrc_64:$src2);
Tom Stellardc0503922015-03-12 21:34:22 +00001141 let Asm64 = "$dst, $src0, $src1, $src2";
Tom Stellard5224df32015-03-10 16:16:44 +00001142}
Tom Stellardb4a313a2014-08-01 00:32:39 +00001143
1144def VOP_F32_F32_F32_F32 : VOPProfile <[f32, f32, f32, f32]>;
Matt Arsenault70120fa2015-02-21 21:29:00 +00001145def VOP_MADK : VOPProfile <[f32, f32, f32, f32]> {
1146 field dag Ins = (ins VCSrc_32:$src0, VGPR_32:$vsrc1, u32imm:$src2);
Tom Stellardc0503922015-03-12 21:34:22 +00001147 field string Asm = "$dst, $src0, $vsrc1, $src2";
Matt Arsenault70120fa2015-02-21 21:29:00 +00001148}
Tom Stellarddb5a11f2015-07-13 15:47:57 +00001149def VOP_MAC : VOPProfile <[f32, f32, f32, f32]> {
1150 let Ins32 = (ins Src0RC32:$src0, Src1RC32:$src1, VGPR_32:$src2);
1151 let Ins64 = getIns64<Src0RC64, Src1RC64, RegisterOperand<VGPR_32>, 3,
1152 HasModifiers>.ret;
1153 let Asm32 = getAsm32<2>.ret;
1154 let Asm64 = getAsm64<2, HasModifiers>.ret;
1155}
Tom Stellardb4a313a2014-08-01 00:32:39 +00001156def VOP_F64_F64_F64_F64 : VOPProfile <[f64, f64, f64, f64]>;
1157def VOP_I32_I32_I32_I32 : VOPProfile <[i32, i32, i32, i32]>;
1158def VOP_I64_I32_I32_I64 : VOPProfile <[i64, i32, i32, i64]>;
1159
1160
Christian Konigf741fbf2013-02-26 17:52:42 +00001161class VOP <string opName> {
1162 string OpName = opName;
1163}
1164
Christian Konig3c145802013-03-27 09:12:59 +00001165class VOP2_REV <string revOp, bit isOrig> {
1166 string RevOp = revOp;
1167 bit IsOrig = isOrig;
1168}
1169
Matt Arsenault9903ccf2014-09-08 15:07:27 +00001170class AtomicNoRet <string noRetOp, bit isRet> {
1171 string NoRetOp = noRetOp;
1172 bit IsRet = isRet;
1173}
1174
Tom Stellard94d2e992014-10-07 23:51:34 +00001175class VOP1_Pseudo <dag outs, dag ins, list<dag> pattern, string opName> :
1176 VOP1Common <outs, ins, "", pattern>,
Marek Olsak5df00d62014-12-07 12:18:57 +00001177 VOP <opName>,
Tom Stellardd7e6f132015-04-08 01:09:26 +00001178 SIMCInstr <opName#"_e32", SISubtarget.NONE>,
1179 MnemonicAlias<opName#"_e32", opName> {
Tom Stellard94d2e992014-10-07 23:51:34 +00001180 let isPseudo = 1;
Tom Stellard1ca873b2015-02-18 16:08:17 +00001181 let isCodeGenOnly = 1;
Tom Stellardc34c37a2015-02-18 16:08:15 +00001182
1183 field bits<8> vdst;
1184 field bits<9> src0;
Tom Stellard94d2e992014-10-07 23:51:34 +00001185}
1186
Tom Stellard23c2c3d2015-03-20 15:14:21 +00001187class VOP1_Real_si <string opName, vop1 op, dag outs, dag ins, string asm> :
1188 VOP1<op.SI, outs, ins, asm, []>,
Tom Stellardd1f0f022015-04-23 19:33:54 +00001189 SIMCInstr <opName#"_e32", SISubtarget.SI> {
1190 let AssemblerPredicate = SIAssemblerPredicate;
1191}
Tom Stellard23c2c3d2015-03-20 15:14:21 +00001192
1193class VOP1_Real_vi <string opName, vop1 op, dag outs, dag ins, string asm> :
1194 VOP1<op.VI, outs, ins, asm, []>,
Tom Stellardd1f0f022015-04-23 19:33:54 +00001195 SIMCInstr <opName#"_e32", SISubtarget.VI> {
1196 let AssemblerPredicates = [isVI];
1197}
Tom Stellard23c2c3d2015-03-20 15:14:21 +00001198
Tom Stellard94d2e992014-10-07 23:51:34 +00001199multiclass VOP1_m <vop1 op, dag outs, dag ins, string asm, list<dag> pattern,
1200 string opName> {
1201 def "" : VOP1_Pseudo <outs, ins, pattern, opName>;
1202
Tom Stellard23c2c3d2015-03-20 15:14:21 +00001203 def _si : VOP1_Real_si <opName, op, outs, ins, asm>;
1204
1205 def _vi : VOP1_Real_vi <opName, op, outs, ins, asm>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001206}
1207
Marek Olsak3ecf5082015-02-03 21:53:05 +00001208multiclass VOP1SI_m <vop1 op, dag outs, dag ins, string asm, list<dag> pattern,
1209 string opName> {
1210 def "" : VOP1_Pseudo <outs, ins, pattern, opName>;
1211
Tom Stellard23c2c3d2015-03-20 15:14:21 +00001212 def _si : VOP1_Real_si <opName, op, outs, ins, asm>;
Marek Olsak3ecf5082015-02-03 21:53:05 +00001213}
1214
Marek Olsak5df00d62014-12-07 12:18:57 +00001215class VOP2_Pseudo <dag outs, dag ins, list<dag> pattern, string opName> :
1216 VOP2Common <outs, ins, "", pattern>,
1217 VOP <opName>,
Tom Stellardd7e6f132015-04-08 01:09:26 +00001218 SIMCInstr<opName#"_e32", SISubtarget.NONE>,
1219 MnemonicAlias<opName#"_e32", opName> {
Marek Olsak5df00d62014-12-07 12:18:57 +00001220 let isPseudo = 1;
Tom Stellard1ca873b2015-02-18 16:08:17 +00001221 let isCodeGenOnly = 1;
Marek Olsak5df00d62014-12-07 12:18:57 +00001222}
1223
Tom Stellard3b0dab92015-03-20 15:14:23 +00001224class VOP2_Real_si <string opName, vop2 op, dag outs, dag ins, string asm> :
1225 VOP2 <op.SI, outs, ins, opName#asm, []>,
Tom Stellardd7e6f132015-04-08 01:09:26 +00001226 SIMCInstr <opName#"_e32", SISubtarget.SI> {
1227 let AssemblerPredicates = [isSICI];
1228}
Tom Stellard3b0dab92015-03-20 15:14:23 +00001229
1230class VOP2_Real_vi <string opName, vop2 op, dag outs, dag ins, string asm> :
Marek Olsak2a1c9d02015-03-27 19:10:06 +00001231 VOP2 <op.VI, outs, ins, opName#asm, []>,
Tom Stellardd7e6f132015-04-08 01:09:26 +00001232 SIMCInstr <opName#"_e32", SISubtarget.VI> {
1233 let AssemblerPredicates = [isVI];
1234}
Tom Stellard3b0dab92015-03-20 15:14:23 +00001235
Marek Olsakf0b130a2015-01-15 18:43:06 +00001236multiclass VOP2SI_m <vop2 op, dag outs, dag ins, string asm, list<dag> pattern,
Marek Olsak7585a292015-02-03 17:38:05 +00001237 string opName, string revOp> {
Marek Olsakf0b130a2015-01-15 18:43:06 +00001238 def "" : VOP2_Pseudo <outs, ins, pattern, opName>,
Marek Olsak7585a292015-02-03 17:38:05 +00001239 VOP2_REV<revOp#"_e32", !eq(revOp, opName)>;
Marek Olsakf0b130a2015-01-15 18:43:06 +00001240
Tom Stellard3b0dab92015-03-20 15:14:23 +00001241 def _si : VOP2_Real_si <opName, op, outs, ins, asm>;
Marek Olsakf0b130a2015-01-15 18:43:06 +00001242}
1243
Marek Olsak5df00d62014-12-07 12:18:57 +00001244multiclass VOP2_m <vop2 op, dag outs, dag ins, string asm, list<dag> pattern,
Marek Olsak7585a292015-02-03 17:38:05 +00001245 string opName, string revOp> {
Marek Olsak5df00d62014-12-07 12:18:57 +00001246 def "" : VOP2_Pseudo <outs, ins, pattern, opName>,
Marek Olsak7585a292015-02-03 17:38:05 +00001247 VOP2_REV<revOp#"_e32", !eq(revOp, opName)>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001248
Tom Stellard3b0dab92015-03-20 15:14:23 +00001249 def _si : VOP2_Real_si <opName, op, outs, ins, asm>;
1250
1251 def _vi : VOP2_Real_vi <opName, op, outs, ins, asm>;
1252
Tom Stellard94d2e992014-10-07 23:51:34 +00001253}
1254
Tom Stellardb4a313a2014-08-01 00:32:39 +00001255class VOP3DisableFields <bit HasSrc1, bit HasSrc2, bit HasModifiers> {
1256
1257 bits<2> src0_modifiers = !if(HasModifiers, ?, 0);
1258 bits<2> src1_modifiers = !if(HasModifiers, !if(HasSrc1, ?, 0), 0);
Matt Arsenault096ec1e2015-02-18 02:15:30 +00001259 bits<2> src2_modifiers = !if(HasModifiers, !if(HasSrc2, ?, 0), 0);
Tom Stellardb4a313a2014-08-01 00:32:39 +00001260 bits<2> omod = !if(HasModifiers, ?, 0);
1261 bits<1> clamp = !if(HasModifiers, ?, 0);
1262 bits<9> src1 = !if(HasSrc1, ?, 0);
1263 bits<9> src2 = !if(HasSrc2, ?, 0);
1264}
1265
Matt Arsenault096ec1e2015-02-18 02:15:30 +00001266class VOP3DisableModFields <bit HasSrc0Mods,
1267 bit HasSrc1Mods = 0,
1268 bit HasSrc2Mods = 0,
1269 bit HasOutputMods = 0> {
1270 bits<2> src0_modifiers = !if(HasSrc0Mods, ?, 0);
1271 bits<2> src1_modifiers = !if(HasSrc1Mods, ?, 0);
1272 bits<2> src2_modifiers = !if(HasSrc2Mods, ?, 0);
1273 bits<2> omod = !if(HasOutputMods, ?, 0);
1274 bits<1> clamp = !if(HasOutputMods, ?, 0);
1275}
1276
Tom Stellardbda32c92014-07-21 17:44:29 +00001277class VOP3_Pseudo <dag outs, dag ins, list<dag> pattern, string opName> :
1278 VOP3Common <outs, ins, "", pattern>,
1279 VOP <opName>,
Tom Stellardd7e6f132015-04-08 01:09:26 +00001280 SIMCInstr<opName#"_e64", SISubtarget.NONE>,
1281 MnemonicAlias<opName#"_e64", opName> {
Tom Stellardbda32c92014-07-21 17:44:29 +00001282 let isPseudo = 1;
Tom Stellard1ca873b2015-02-18 16:08:17 +00001283 let isCodeGenOnly = 1;
Tom Stellardbda32c92014-07-21 17:44:29 +00001284}
1285
1286class VOP3_Real_si <bits<9> op, dag outs, dag ins, string asm, string opName> :
Marek Olsak5df00d62014-12-07 12:18:57 +00001287 VOP3Common <outs, ins, asm, []>,
1288 VOP3e <op>,
Tom Stellardd7e6f132015-04-08 01:09:26 +00001289 SIMCInstr<opName#"_e64", SISubtarget.SI> {
1290 let AssemblerPredicates = [isSICI];
1291}
Tom Stellardbda32c92014-07-21 17:44:29 +00001292
Marek Olsak5df00d62014-12-07 12:18:57 +00001293class VOP3_Real_vi <bits<10> op, dag outs, dag ins, string asm, string opName> :
1294 VOP3Common <outs, ins, asm, []>,
1295 VOP3e_vi <op>,
Tom Stellardd7e6f132015-04-08 01:09:26 +00001296 SIMCInstr <opName#"_e64", SISubtarget.VI> {
1297 let AssemblerPredicates = [isVI];
1298}
Marek Olsak5df00d62014-12-07 12:18:57 +00001299
Matt Arsenault692acf12015-02-14 03:02:23 +00001300class VOP3b_Real_si <bits<9> op, dag outs, dag ins, string asm, string opName> :
1301 VOP3Common <outs, ins, asm, []>,
1302 VOP3be <op>,
Tom Stellardd7e6f132015-04-08 01:09:26 +00001303 SIMCInstr<opName#"_e64", SISubtarget.SI> {
1304 let AssemblerPredicates = [isSICI];
1305}
Matt Arsenault692acf12015-02-14 03:02:23 +00001306
1307class VOP3b_Real_vi <bits<10> op, dag outs, dag ins, string asm, string opName> :
1308 VOP3Common <outs, ins, asm, []>,
1309 VOP3be_vi <op>,
Tom Stellardd7e6f132015-04-08 01:09:26 +00001310 SIMCInstr <opName#"_e64", SISubtarget.VI> {
1311 let AssemblerPredicates = [isVI];
1312}
Matt Arsenault692acf12015-02-14 03:02:23 +00001313
Marek Olsak5df00d62014-12-07 12:18:57 +00001314multiclass VOP3_m <vop op, dag outs, dag ins, string asm, list<dag> pattern,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001315 string opName, int NumSrcArgs, bit HasMods = 1> {
Tom Stellardc721a232014-05-16 20:56:47 +00001316
Tom Stellardbda32c92014-07-21 17:44:29 +00001317 def "" : VOP3_Pseudo <outs, ins, pattern, opName>;
Tom Stellardc721a232014-05-16 20:56:47 +00001318
Tom Stellard845bb3c2014-10-07 23:51:41 +00001319 def _si : VOP3_Real_si <op.SI3, outs, ins, asm, opName>,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001320 VOP3DisableFields<!if(!eq(NumSrcArgs, 1), 0, 1),
1321 !if(!eq(NumSrcArgs, 2), 0, 1),
1322 HasMods>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001323 def _vi : VOP3_Real_vi <op.VI3, outs, ins, asm, opName>,
1324 VOP3DisableFields<!if(!eq(NumSrcArgs, 1), 0, 1),
1325 !if(!eq(NumSrcArgs, 2), 0, 1),
1326 HasMods>;
1327}
Tom Stellardc721a232014-05-16 20:56:47 +00001328
Marek Olsak5df00d62014-12-07 12:18:57 +00001329// VOP3_m without source modifiers
Matt Arsenault65fa1c42015-02-18 02:15:27 +00001330multiclass VOP3_m_nomods <vop op, dag outs, dag ins, string asm, list<dag> pattern,
Marek Olsak5df00d62014-12-07 12:18:57 +00001331 string opName, int NumSrcArgs, bit HasMods = 1> {
1332
1333 def "" : VOP3_Pseudo <outs, ins, pattern, opName>;
1334
1335 let src0_modifiers = 0,
1336 src1_modifiers = 0,
Matt Arsenault65fa1c42015-02-18 02:15:27 +00001337 src2_modifiers = 0,
1338 clamp = 0,
1339 omod = 0 in {
Marek Olsak5df00d62014-12-07 12:18:57 +00001340 def _si : VOP3_Real_si <op.SI3, outs, ins, asm, opName>;
1341 def _vi : VOP3_Real_vi <op.VI3, outs, ins, asm, opName>;
1342 }
Tom Stellardc721a232014-05-16 20:56:47 +00001343}
1344
Tom Stellard94d2e992014-10-07 23:51:34 +00001345multiclass VOP3_1_m <vop op, dag outs, dag ins, string asm,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001346 list<dag> pattern, string opName, bit HasMods = 1> {
Tom Stellardbda32c92014-07-21 17:44:29 +00001347
1348 def "" : VOP3_Pseudo <outs, ins, pattern, opName>;
1349
Tom Stellard94d2e992014-10-07 23:51:34 +00001350 def _si : VOP3_Real_si <op.SI3, outs, ins, asm, opName>,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001351 VOP3DisableFields<0, 0, HasMods>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001352
1353 def _vi : VOP3_Real_vi <op.VI3, outs, ins, asm, opName>,
1354 VOP3DisableFields<0, 0, HasMods>;
Tom Stellardbda32c92014-07-21 17:44:29 +00001355}
1356
Marek Olsak3ecf5082015-02-03 21:53:05 +00001357multiclass VOP3SI_1_m <vop op, dag outs, dag ins, string asm,
1358 list<dag> pattern, string opName, bit HasMods = 1> {
1359
1360 def "" : VOP3_Pseudo <outs, ins, pattern, opName>;
1361
1362 def _si : VOP3_Real_si <op.SI3, outs, ins, asm, opName>,
1363 VOP3DisableFields<0, 0, HasMods>;
1364 // No VI instruction. This class is for SI only.
1365}
1366
Tom Stellardbec5a242014-10-07 23:51:38 +00001367multiclass VOP3_2_m <vop op, dag outs, dag ins, string asm,
Marek Olsak7585a292015-02-03 17:38:05 +00001368 list<dag> pattern, string opName, string revOp,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001369 bit HasMods = 1, bit UseFullOp = 0> {
1370
1371 def "" : VOP3_Pseudo <outs, ins, pattern, opName>,
Marek Olsak7585a292015-02-03 17:38:05 +00001372 VOP2_REV<revOp#"_e64", !eq(revOp, opName)>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001373
Marek Olsak191507e2015-02-03 17:38:12 +00001374 def _si : VOP3_Real_si <op.SI3, outs, ins, asm, opName>,
Marek Olsak5df00d62014-12-07 12:18:57 +00001375 VOP3DisableFields<1, 0, HasMods>;
1376
Marek Olsak191507e2015-02-03 17:38:12 +00001377 def _vi : VOP3_Real_vi <op.VI3, outs, ins, asm, opName>,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001378 VOP3DisableFields<1, 0, HasMods>;
1379}
1380
Marek Olsak191507e2015-02-03 17:38:12 +00001381multiclass VOP3SI_2_m <vop op, dag outs, dag ins, string asm,
1382 list<dag> pattern, string opName, string revOp,
1383 bit HasMods = 1, bit UseFullOp = 0> {
1384
1385 def "" : VOP3_Pseudo <outs, ins, pattern, opName>,
1386 VOP2_REV<revOp#"_e64", !eq(revOp, opName)>;
1387
1388 def _si : VOP3_Real_si <op.SI3, outs, ins, asm, opName>,
1389 VOP3DisableFields<1, 0, HasMods>;
1390
1391 // No VI instruction. This class is for SI only.
1392}
1393
Matt Arsenault692acf12015-02-14 03:02:23 +00001394// XXX - Is v_div_scale_{f32|f64} only available in vop3b without
1395// option of implicit vcc use?
Tom Stellard845bb3c2014-10-07 23:51:41 +00001396multiclass VOP3b_2_m <vop op, dag outs, dag ins, string asm,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001397 list<dag> pattern, string opName, string revOp,
1398 bit HasMods = 1, bit UseFullOp = 0> {
1399 def "" : VOP3_Pseudo <outs, ins, pattern, opName>,
1400 VOP2_REV<revOp#"_e64", !eq(revOp, opName)>;
1401
1402 // The VOP2 variant puts the carry out into VCC, the VOP3 variant
1403 // can write it into any SGPR. We currently don't use the carry out,
1404 // so for now hardcode it to VCC as well.
1405 let sdst = SIOperand.VCC, Defs = [VCC] in {
Matt Arsenault692acf12015-02-14 03:02:23 +00001406 def _si : VOP3b_Real_si <op.SI3, outs, ins, asm, opName>,
1407 VOP3DisableFields<1, 0, HasMods>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001408
Matt Arsenault692acf12015-02-14 03:02:23 +00001409 def _vi : VOP3b_Real_vi <op.VI3, outs, ins, asm, opName>,
1410 VOP3DisableFields<1, 0, HasMods>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001411 } // End sdst = SIOperand.VCC, Defs = [VCC]
1412}
1413
Matt Arsenault31ec5982015-02-14 03:40:35 +00001414multiclass VOP3b_3_m <vop op, dag outs, dag ins, string asm,
1415 list<dag> pattern, string opName, string revOp,
1416 bit HasMods = 1, bit UseFullOp = 0> {
1417 def "" : VOP3_Pseudo <outs, ins, pattern, opName>;
1418
1419
1420 def _si : VOP3b_Real_si <op.SI3, outs, ins, asm, opName>,
1421 VOP3DisableFields<1, 1, HasMods>;
1422
1423 def _vi : VOP3b_Real_vi <op.VI3, outs, ins, asm, opName>,
1424 VOP3DisableFields<1, 1, HasMods>;
1425}
1426
Tom Stellard0aec5872014-10-07 23:51:39 +00001427multiclass VOP3_C_m <vop op, dag outs, dag ins, string asm,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001428 list<dag> pattern, string opName,
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +00001429 bit HasMods, bit defExec, string revOp> {
Tom Stellardbda32c92014-07-21 17:44:29 +00001430
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +00001431 def "" : VOP3_Pseudo <outs, ins, pattern, opName>,
Matt Arsenault88a13c62015-03-23 18:45:41 +00001432 VOP2_REV<revOp#"_e64", !eq(revOp, opName)>;
Tom Stellardbda32c92014-07-21 17:44:29 +00001433
Tom Stellard0aec5872014-10-07 23:51:39 +00001434 def _si : VOP3_Real_si <op.SI3, outs, ins, asm, opName>,
Marek Olsak5df00d62014-12-07 12:18:57 +00001435 VOP3DisableFields<1, 0, HasMods> {
1436 let Defs = !if(defExec, [EXEC], []);
1437 }
1438
1439 def _vi : VOP3_Real_vi <op.VI3, outs, ins, asm, opName>,
1440 VOP3DisableFields<1, 0, HasMods> {
Tom Stellard0aec5872014-10-07 23:51:39 +00001441 let Defs = !if(defExec, [EXEC], []);
Christian Konigd3039962013-02-26 17:52:09 +00001442 }
1443}
1444
Marek Olsak15e4a592015-01-15 18:42:55 +00001445// An instruction that is VOP2 on SI and VOP3 on VI, no modifiers.
1446multiclass VOP2SI_3VI_m <vop3 op, string opName, dag outs, dag ins,
1447 string asm, list<dag> pattern = []> {
Tom Stellard1ca873b2015-02-18 16:08:17 +00001448 let isPseudo = 1, isCodeGenOnly = 1 in {
Marek Olsak15e4a592015-01-15 18:42:55 +00001449 def "" : VOPAnyCommon <outs, ins, "", pattern>,
1450 SIMCInstr<opName, SISubtarget.NONE>;
1451 }
1452
1453 def _si : VOP2 <op.SI3{5-0}, outs, ins, asm, []>,
Tom Stellardd7e6f132015-04-08 01:09:26 +00001454 SIMCInstr <opName, SISubtarget.SI> {
1455 let AssemblerPredicates = [isSICI];
1456 }
Marek Olsak15e4a592015-01-15 18:42:55 +00001457
1458 def _vi : VOP3Common <outs, ins, asm, []>,
1459 VOP3e_vi <op.VI3>,
1460 VOP3DisableFields <1, 0, 0>,
Tom Stellardd7e6f132015-04-08 01:09:26 +00001461 SIMCInstr <opName, SISubtarget.VI> {
1462 let AssemblerPredicates = [isVI];
1463 }
Marek Olsak15e4a592015-01-15 18:42:55 +00001464}
1465
Tom Stellard94d2e992014-10-07 23:51:34 +00001466multiclass VOP1_Helper <vop1 op, string opName, dag outs,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001467 dag ins32, string asm32, list<dag> pat32,
1468 dag ins64, string asm64, list<dag> pat64,
1469 bit HasMods> {
Christian Konigb19849a2013-02-21 15:17:04 +00001470
Marek Olsak5df00d62014-12-07 12:18:57 +00001471 defm _e32 : VOP1_m <op, outs, ins32, opName#asm32, pat32, opName>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001472
Tom Stellardc0503922015-03-12 21:34:22 +00001473 defm _e64 : VOP3_1_m <op, outs, ins64, opName#asm64, pat64, opName, HasMods>;
Christian Konig72d5d5c2013-02-21 15:16:44 +00001474}
1475
Tom Stellard94d2e992014-10-07 23:51:34 +00001476multiclass VOP1Inst <vop1 op, string opName, VOPProfile P,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001477 SDPatternOperator node = null_frag> : VOP1_Helper <
1478 op, opName, P.Outs,
1479 P.Ins32, P.Asm32, [],
1480 P.Ins64, P.Asm64,
1481 !if(P.HasModifiers,
1482 [(set P.DstVT:$dst, (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0,
Matt Arsenault97069782014-09-30 19:49:48 +00001483 i32:$src0_modifiers, i1:$clamp, i32:$omod))))],
Tom Stellardb4a313a2014-08-01 00:32:39 +00001484 [(set P.DstVT:$dst, (node P.Src0VT:$src0))]),
1485 P.HasModifiers
Tom Stellardc721a232014-05-16 20:56:47 +00001486>;
Christian Konigf5754a02013-02-21 15:17:09 +00001487
Marek Olsak5df00d62014-12-07 12:18:57 +00001488multiclass VOP1InstSI <vop1 op, string opName, VOPProfile P,
1489 SDPatternOperator node = null_frag> {
1490
Marek Olsak3ecf5082015-02-03 21:53:05 +00001491 defm _e32 : VOP1SI_m <op, P.Outs, P.Ins32, opName#P.Asm32, [], opName>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001492
Marek Olsak3ecf5082015-02-03 21:53:05 +00001493 defm _e64 : VOP3SI_1_m <op, P.Outs, P.Ins64, opName#P.Asm64,
Marek Olsak5df00d62014-12-07 12:18:57 +00001494 !if(P.HasModifiers,
1495 [(set P.DstVT:$dst, (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0,
1496 i32:$src0_modifiers, i1:$clamp, i32:$omod))))],
Marek Olsak3ecf5082015-02-03 21:53:05 +00001497 [(set P.DstVT:$dst, (node P.Src0VT:$src0))]),
1498 opName, P.HasModifiers>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001499}
Tom Stellard1cfd7a52013-05-20 15:02:12 +00001500
Tom Stellardbec5a242014-10-07 23:51:38 +00001501multiclass VOP2_Helper <vop2 op, string opName, dag outs,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001502 dag ins32, string asm32, list<dag> pat32,
1503 dag ins64, string asm64, list<dag> pat64,
Marek Olsak7585a292015-02-03 17:38:05 +00001504 string revOp, bit HasMods> {
1505 defm _e32 : VOP2_m <op, outs, ins32, asm32, pat32, opName, revOp>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001506
Tom Stellardbec5a242014-10-07 23:51:38 +00001507 defm _e64 : VOP3_2_m <op,
Tom Stellardc0503922015-03-12 21:34:22 +00001508 outs, ins64, opName#asm64, pat64, opName, revOp, HasMods
Tom Stellardb4a313a2014-08-01 00:32:39 +00001509 >;
Tom Stellard1cfd7a52013-05-20 15:02:12 +00001510}
1511
Tom Stellardbec5a242014-10-07 23:51:38 +00001512multiclass VOP2Inst <vop2 op, string opName, VOPProfile P,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001513 SDPatternOperator node = null_frag,
Marek Olsak7585a292015-02-03 17:38:05 +00001514 string revOp = opName> : VOP2_Helper <
Tom Stellardb4a313a2014-08-01 00:32:39 +00001515 op, opName, P.Outs,
1516 P.Ins32, P.Asm32, [],
1517 P.Ins64, P.Asm64,
1518 !if(P.HasModifiers,
1519 [(set P.DstVT:$dst,
1520 (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers,
Matt Arsenault97069782014-09-30 19:49:48 +00001521 i1:$clamp, i32:$omod)),
Tom Stellardb4a313a2014-08-01 00:32:39 +00001522 (P.Src1VT (VOP3Mods P.Src1VT:$src1, i32:$src1_modifiers))))],
1523 [(set P.DstVT:$dst, (node P.Src0VT:$src0, P.Src1VT:$src1))]),
Marek Olsak7585a292015-02-03 17:38:05 +00001524 revOp, P.HasModifiers
Tom Stellardb4a313a2014-08-01 00:32:39 +00001525>;
1526
Marek Olsak191507e2015-02-03 17:38:12 +00001527multiclass VOP2InstSI <vop2 op, string opName, VOPProfile P,
1528 SDPatternOperator node = null_frag,
1529 string revOp = opName> {
1530 defm _e32 : VOP2SI_m <op, P.Outs, P.Ins32, P.Asm32, [], opName, revOp>;
1531
Tom Stellardc0503922015-03-12 21:34:22 +00001532 defm _e64 : VOP3SI_2_m <op, P.Outs, P.Ins64, opName#P.Asm64,
Marek Olsak191507e2015-02-03 17:38:12 +00001533 !if(P.HasModifiers,
1534 [(set P.DstVT:$dst,
1535 (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers,
1536 i1:$clamp, i32:$omod)),
1537 (P.Src1VT (VOP3Mods P.Src1VT:$src1, i32:$src1_modifiers))))],
1538 [(set P.DstVT:$dst, (node P.Src0VT:$src0, P.Src1VT:$src1))]),
1539 opName, revOp, P.HasModifiers>;
1540}
1541
Tom Stellard845bb3c2014-10-07 23:51:41 +00001542multiclass VOP2b_Helper <vop2 op, string opName, dag outs,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001543 dag ins32, string asm32, list<dag> pat32,
1544 dag ins64, string asm64, list<dag> pat64,
1545 string revOp, bit HasMods> {
1546
Marek Olsak7585a292015-02-03 17:38:05 +00001547 defm _e32 : VOP2_m <op, outs, ins32, asm32, pat32, opName, revOp>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001548
Tom Stellard845bb3c2014-10-07 23:51:41 +00001549 defm _e64 : VOP3b_2_m <op,
Tom Stellardc0503922015-03-12 21:34:22 +00001550 outs, ins64, opName#asm64, pat64, opName, revOp, HasMods
Tom Stellardb4a313a2014-08-01 00:32:39 +00001551 >;
1552}
1553
Tom Stellard845bb3c2014-10-07 23:51:41 +00001554multiclass VOP2bInst <vop2 op, string opName, VOPProfile P,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001555 SDPatternOperator node = null_frag,
1556 string revOp = opName> : VOP2b_Helper <
1557 op, opName, P.Outs,
1558 P.Ins32, P.Asm32, [],
1559 P.Ins64, P.Asm64,
1560 !if(P.HasModifiers,
1561 [(set P.DstVT:$dst,
1562 (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers,
Matt Arsenault97069782014-09-30 19:49:48 +00001563 i1:$clamp, i32:$omod)),
Tom Stellardb4a313a2014-08-01 00:32:39 +00001564 (P.Src1VT (VOP3Mods P.Src1VT:$src1, i32:$src1_modifiers))))],
1565 [(set P.DstVT:$dst, (node P.Src0VT:$src0, P.Src1VT:$src1))]),
1566 revOp, P.HasModifiers
1567>;
1568
Marek Olsakf0b130a2015-01-15 18:43:06 +00001569// A VOP2 instruction that is VOP3-only on VI.
1570multiclass VOP2_VI3_Helper <vop23 op, string opName, dag outs,
1571 dag ins32, string asm32, list<dag> pat32,
1572 dag ins64, string asm64, list<dag> pat64,
Marek Olsak7585a292015-02-03 17:38:05 +00001573 string revOp, bit HasMods> {
1574 defm _e32 : VOP2SI_m <op, outs, ins32, asm32, pat32, opName, revOp>;
Marek Olsakf0b130a2015-01-15 18:43:06 +00001575
Tom Stellardc0503922015-03-12 21:34:22 +00001576 defm _e64 : VOP3_2_m <op, outs, ins64, opName#asm64, pat64, opName,
Marek Olsak7585a292015-02-03 17:38:05 +00001577 revOp, HasMods>;
Marek Olsakf0b130a2015-01-15 18:43:06 +00001578}
1579
1580multiclass VOP2_VI3_Inst <vop23 op, string opName, VOPProfile P,
1581 SDPatternOperator node = null_frag,
Marek Olsak7585a292015-02-03 17:38:05 +00001582 string revOp = opName>
Marek Olsakf0b130a2015-01-15 18:43:06 +00001583 : VOP2_VI3_Helper <
1584 op, opName, P.Outs,
1585 P.Ins32, P.Asm32, [],
1586 P.Ins64, P.Asm64,
1587 !if(P.HasModifiers,
1588 [(set P.DstVT:$dst,
1589 (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers,
1590 i1:$clamp, i32:$omod)),
1591 (P.Src1VT (VOP3Mods P.Src1VT:$src1, i32:$src1_modifiers))))],
1592 [(set P.DstVT:$dst, (node P.Src0VT:$src0, P.Src1VT:$src1))]),
Marek Olsak7585a292015-02-03 17:38:05 +00001593 revOp, P.HasModifiers
Marek Olsakf0b130a2015-01-15 18:43:06 +00001594>;
1595
Matt Arsenault70120fa2015-02-21 21:29:00 +00001596multiclass VOP2MADK <vop2 op, string opName, list<dag> pattern = []> {
1597
1598 def "" : VOP2_Pseudo <VOP_MADK.Outs, VOP_MADK.Ins, pattern, opName>;
1599
1600let isCodeGenOnly = 0 in {
1601 def _si : VOP2Common <VOP_MADK.Outs, VOP_MADK.Ins,
1602 !strconcat(opName, VOP_MADK.Asm), []>,
1603 SIMCInstr <opName#"_e32", SISubtarget.SI>,
Tom Stellard245c15f2015-05-26 15:55:52 +00001604 VOP2_MADKe <op.SI> {
1605 let AssemblerPredicates = [isSICI];
1606 }
Matt Arsenault70120fa2015-02-21 21:29:00 +00001607
1608 def _vi : VOP2Common <VOP_MADK.Outs, VOP_MADK.Ins,
1609 !strconcat(opName, VOP_MADK.Asm), []>,
1610 SIMCInstr <opName#"_e32", SISubtarget.VI>,
Tom Stellard245c15f2015-05-26 15:55:52 +00001611 VOP2_MADKe <op.VI> {
1612 let AssemblerPredicates = [isVI];
1613 }
Matt Arsenault70120fa2015-02-21 21:29:00 +00001614} // End isCodeGenOnly = 0
1615}
1616
Tom Stellard11f19f72015-08-07 15:34:27 +00001617class VOPC_Pseudo <dag ins, list<dag> pattern, string opName> :
Marek Olsak5df00d62014-12-07 12:18:57 +00001618 VOPCCommon <ins, "", pattern>,
1619 VOP <opName>,
Tom Stellardd7e6f132015-04-08 01:09:26 +00001620 SIMCInstr<opName#"_e32", SISubtarget.NONE>,
1621 MnemonicAlias<opName#"_e32", opName> {
Marek Olsak5df00d62014-12-07 12:18:57 +00001622 let isPseudo = 1;
Tom Stellard1ca873b2015-02-18 16:08:17 +00001623 let isCodeGenOnly = 1;
Marek Olsak5df00d62014-12-07 12:18:57 +00001624}
1625
Tom Stellard11f19f72015-08-07 15:34:27 +00001626multiclass VOPC_m <vopc op, dag ins, string asm, list<dag> pattern,
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +00001627 string opName, bit DefExec, string revOpName = ""> {
Tom Stellard11f19f72015-08-07 15:34:27 +00001628 def "" : VOPC_Pseudo <ins, pattern, opName>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001629
1630 def _si : VOPC<op.SI, ins, asm, []>,
1631 SIMCInstr <opName#"_e32", SISubtarget.SI> {
1632 let Defs = !if(DefExec, [EXEC], []);
Matt Arsenault42f39e12015-03-23 18:45:35 +00001633 let hasSideEffects = DefExec;
Marek Olsak5df00d62014-12-07 12:18:57 +00001634 }
1635
1636 def _vi : VOPC<op.VI, ins, asm, []>,
1637 SIMCInstr <opName#"_e32", SISubtarget.VI> {
1638 let Defs = !if(DefExec, [EXEC], []);
Matt Arsenault42f39e12015-03-23 18:45:35 +00001639 let hasSideEffects = DefExec;
Marek Olsak5df00d62014-12-07 12:18:57 +00001640 }
1641}
1642
Tom Stellard0aec5872014-10-07 23:51:39 +00001643multiclass VOPC_Helper <vopc op, string opName,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001644 dag ins32, string asm32, list<dag> pat32,
1645 dag out64, dag ins64, string asm64, list<dag> pat64,
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +00001646 bit HasMods, bit DefExec, string revOp> {
Tom Stellard11f19f72015-08-07 15:34:27 +00001647 defm _e32 : VOPC_m <op, ins32, opName#asm32, pat32, opName, DefExec>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001648
Tom Stellardc0503922015-03-12 21:34:22 +00001649 defm _e64 : VOP3_C_m <op, out64, ins64, opName#asm64, pat64,
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +00001650 opName, HasMods, DefExec, revOp>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001651}
1652
Matt Arsenault096ec1e2015-02-18 02:15:30 +00001653// Special case for class instructions which only have modifiers on
1654// the 1st source operand.
1655multiclass VOPC_Class_Helper <vopc op, string opName,
1656 dag ins32, string asm32, list<dag> pat32,
1657 dag out64, dag ins64, string asm64, list<dag> pat64,
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +00001658 bit HasMods, bit DefExec, string revOp> {
Tom Stellard11f19f72015-08-07 15:34:27 +00001659 defm _e32 : VOPC_m <op, ins32, opName#asm32, pat32, opName, DefExec>;
Matt Arsenault096ec1e2015-02-18 02:15:30 +00001660
Tom Stellardc0503922015-03-12 21:34:22 +00001661 defm _e64 : VOP3_C_m <op, out64, ins64, opName#asm64, pat64,
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +00001662 opName, HasMods, DefExec, revOp>,
Matt Arsenault096ec1e2015-02-18 02:15:30 +00001663 VOP3DisableModFields<1, 0, 0>;
1664}
1665
Tom Stellard0aec5872014-10-07 23:51:39 +00001666multiclass VOPCInst <vopc op, string opName,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001667 VOPProfile P, PatLeaf cond = COND_NULL,
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +00001668 string revOp = opName,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001669 bit DefExec = 0> : VOPC_Helper <
1670 op, opName,
1671 P.Ins32, P.Asm32, [],
Tom Stellardc0503922015-03-12 21:34:22 +00001672 (outs VOPDstS64:$dst), P.Ins64, P.Asm64,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001673 !if(P.HasModifiers,
1674 [(set i1:$dst,
1675 (setcc (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers,
Matt Arsenault97069782014-09-30 19:49:48 +00001676 i1:$clamp, i32:$omod)),
Tom Stellardb4a313a2014-08-01 00:32:39 +00001677 (P.Src1VT (VOP3Mods P.Src1VT:$src1, i32:$src1_modifiers)),
1678 cond))],
1679 [(set i1:$dst, (setcc P.Src0VT:$src0, P.Src1VT:$src1, cond))]),
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +00001680 P.HasModifiers, DefExec, revOp
Tom Stellardb4a313a2014-08-01 00:32:39 +00001681>;
1682
Matt Arsenault4831ce52015-01-06 23:00:37 +00001683multiclass VOPCClassInst <vopc op, string opName, VOPProfile P,
Matt Arsenault096ec1e2015-02-18 02:15:30 +00001684 bit DefExec = 0> : VOPC_Class_Helper <
Matt Arsenault4831ce52015-01-06 23:00:37 +00001685 op, opName,
1686 P.Ins32, P.Asm32, [],
Tom Stellardc0503922015-03-12 21:34:22 +00001687 (outs VOPDstS64:$dst), P.Ins64, P.Asm64,
Matt Arsenault4831ce52015-01-06 23:00:37 +00001688 !if(P.HasModifiers,
1689 [(set i1:$dst,
1690 (AMDGPUfp_class (P.Src0VT (VOP3Mods0Clamp0OMod P.Src0VT:$src0, i32:$src0_modifiers)), P.Src1VT:$src1))],
1691 [(set i1:$dst, (AMDGPUfp_class P.Src0VT:$src0, P.Src1VT:$src1))]),
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +00001692 P.HasModifiers, DefExec, opName
Matt Arsenault4831ce52015-01-06 23:00:37 +00001693>;
1694
1695
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +00001696multiclass VOPC_F32 <vopc op, string opName, PatLeaf cond = COND_NULL, string revOp = opName> :
1697 VOPCInst <op, opName, VOP_F32_F32_F32, cond, revOp>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001698
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +00001699multiclass VOPC_F64 <vopc op, string opName, PatLeaf cond = COND_NULL, string revOp = opName> :
1700 VOPCInst <op, opName, VOP_F64_F64_F64, cond, revOp>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001701
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +00001702multiclass VOPC_I32 <vopc op, string opName, PatLeaf cond = COND_NULL, string revOp = opName> :
1703 VOPCInst <op, opName, VOP_I32_I32_I32, cond, revOp>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001704
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +00001705multiclass VOPC_I64 <vopc op, string opName, PatLeaf cond = COND_NULL, string revOp = opName> :
1706 VOPCInst <op, opName, VOP_I64_I64_I64, cond, revOp>;
Christian Konigf5754a02013-02-21 15:17:09 +00001707
Matt Arsenaultf2b0aeb2014-06-23 18:28:28 +00001708
Tom Stellard0aec5872014-10-07 23:51:39 +00001709multiclass VOPCX <vopc op, string opName, VOPProfile P,
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +00001710 PatLeaf cond = COND_NULL,
1711 string revOp = "">
1712 : VOPCInst <op, opName, P, cond, revOp, 1>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001713
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +00001714multiclass VOPCX_F32 <vopc op, string opName, string revOp = opName> :
1715 VOPCX <op, opName, VOP_F32_F32_F32, COND_NULL, revOp>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001716
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +00001717multiclass VOPCX_F64 <vopc op, string opName, string revOp = opName> :
1718 VOPCX <op, opName, VOP_F64_F64_F64, COND_NULL, revOp>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001719
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +00001720multiclass VOPCX_I32 <vopc op, string opName, string revOp = opName> :
1721 VOPCX <op, opName, VOP_I32_I32_I32, COND_NULL, revOp>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001722
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +00001723multiclass VOPCX_I64 <vopc op, string opName, string revOp = opName> :
1724 VOPCX <op, opName, VOP_I64_I64_I64, COND_NULL, revOp>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001725
Tom Stellard845bb3c2014-10-07 23:51:41 +00001726multiclass VOP3_Helper <vop3 op, string opName, dag outs, dag ins, string asm,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001727 list<dag> pat, int NumSrcArgs, bit HasMods> : VOP3_m <
Tom Stellardc0503922015-03-12 21:34:22 +00001728 op, outs, ins, opName#" "#asm, pat, opName, NumSrcArgs, HasMods
Tom Stellardb4a313a2014-08-01 00:32:39 +00001729>;
1730
Matt Arsenault4831ce52015-01-06 23:00:37 +00001731multiclass VOPC_CLASS_F32 <vopc op, string opName> :
1732 VOPCClassInst <op, opName, VOP_I1_F32_I32, 0>;
1733
1734multiclass VOPCX_CLASS_F32 <vopc op, string opName> :
1735 VOPCClassInst <op, opName, VOP_I1_F32_I32, 1>;
1736
1737multiclass VOPC_CLASS_F64 <vopc op, string opName> :
1738 VOPCClassInst <op, opName, VOP_I1_F64_I32, 0>;
1739
1740multiclass VOPCX_CLASS_F64 <vopc op, string opName> :
1741 VOPCClassInst <op, opName, VOP_I1_F64_I32, 1>;
1742
Tom Stellard845bb3c2014-10-07 23:51:41 +00001743multiclass VOP3Inst <vop3 op, string opName, VOPProfile P,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001744 SDPatternOperator node = null_frag> : VOP3_Helper <
Tom Stellardc0503922015-03-12 21:34:22 +00001745 op, opName, (outs P.DstRC.RegClass:$dst), P.Ins64, P.Asm64,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001746 !if(!eq(P.NumSrcArgs, 3),
1747 !if(P.HasModifiers,
1748 [(set P.DstVT:$dst,
1749 (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers,
Matt Arsenault97069782014-09-30 19:49:48 +00001750 i1:$clamp, i32:$omod)),
Tom Stellardb4a313a2014-08-01 00:32:39 +00001751 (P.Src1VT (VOP3Mods P.Src1VT:$src1, i32:$src1_modifiers)),
1752 (P.Src2VT (VOP3Mods P.Src2VT:$src2, i32:$src2_modifiers))))],
1753 [(set P.DstVT:$dst, (node P.Src0VT:$src0, P.Src1VT:$src1,
1754 P.Src2VT:$src2))]),
1755 !if(!eq(P.NumSrcArgs, 2),
1756 !if(P.HasModifiers,
1757 [(set P.DstVT:$dst,
1758 (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers,
Matt Arsenault97069782014-09-30 19:49:48 +00001759 i1:$clamp, i32:$omod)),
Tom Stellardb4a313a2014-08-01 00:32:39 +00001760 (P.Src1VT (VOP3Mods P.Src1VT:$src1, i32:$src1_modifiers))))],
1761 [(set P.DstVT:$dst, (node P.Src0VT:$src0, P.Src1VT:$src1))])
1762 /* P.NumSrcArgs == 1 */,
1763 !if(P.HasModifiers,
1764 [(set P.DstVT:$dst,
1765 (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers,
Matt Arsenault97069782014-09-30 19:49:48 +00001766 i1:$clamp, i32:$omod))))],
Tom Stellardb4a313a2014-08-01 00:32:39 +00001767 [(set P.DstVT:$dst, (node P.Src0VT:$src0))]))),
1768 P.NumSrcArgs, P.HasModifiers
1769>;
1770
Matt Arsenault1bc9d952015-02-14 04:22:00 +00001771// Special case for v_div_fmas_{f32|f64}, since it seems to be the
1772// only VOP instruction that implicitly reads VCC.
1773multiclass VOP3_VCC_Inst <vop3 op, string opName,
1774 VOPProfile P,
1775 SDPatternOperator node = null_frag> : VOP3_Helper <
1776 op, opName,
Tom Stellardc0503922015-03-12 21:34:22 +00001777 (outs P.DstRC.RegClass:$dst),
Matt Arsenault1bc9d952015-02-14 04:22:00 +00001778 (ins InputModsNoDefault:$src0_modifiers, P.Src0RC64:$src0,
1779 InputModsNoDefault:$src1_modifiers, P.Src1RC64:$src1,
1780 InputModsNoDefault:$src2_modifiers, P.Src2RC64:$src2,
1781 ClampMod:$clamp,
1782 omod:$omod),
Matt Arsenault8ebce8f2015-06-28 18:16:14 +00001783 "$dst, $src0_modifiers, $src1_modifiers, $src2_modifiers"#"$clamp"#"$omod",
Matt Arsenault1bc9d952015-02-14 04:22:00 +00001784 [(set P.DstVT:$dst,
1785 (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers,
1786 i1:$clamp, i32:$omod)),
1787 (P.Src1VT (VOP3Mods P.Src1VT:$src1, i32:$src1_modifiers)),
1788 (P.Src2VT (VOP3Mods P.Src2VT:$src2, i32:$src2_modifiers)),
1789 (i1 VCC)))],
1790 3, 1
1791>;
1792
Tom Stellardb6550522015-01-12 19:33:18 +00001793multiclass VOP3b_Helper <vop op, RegisterClass vrc, RegisterOperand arc,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001794 string opName, list<dag> pattern> :
Matt Arsenault31ec5982015-02-14 03:40:35 +00001795 VOP3b_3_m <
Matt Arsenaulta95f5a02014-11-04 20:29:20 +00001796 op, (outs vrc:$vdst, SReg_64:$sdst),
Matt Arsenault272c50a2014-09-30 19:49:43 +00001797 (ins InputModsNoDefault:$src0_modifiers, arc:$src0,
1798 InputModsNoDefault:$src1_modifiers, arc:$src1,
1799 InputModsNoDefault:$src2_modifiers, arc:$src2,
Matt Arsenaultf2676a52014-11-05 19:35:00 +00001800 ClampMod:$clamp, omod:$omod),
Matt Arsenaulta95f5a02014-11-04 20:29:20 +00001801 opName#" $vdst, $sdst, $src0_modifiers, $src1_modifiers, $src2_modifiers"#"$clamp"#"$omod", pattern,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001802 opName, opName, 1, 1
1803>;
Matt Arsenaultf2b0aeb2014-06-23 18:28:28 +00001804
Tom Stellard845bb3c2014-10-07 23:51:41 +00001805multiclass VOP3b_64 <vop3 op, string opName, list<dag> pattern> :
Matt Arsenaultf2b0aeb2014-06-23 18:28:28 +00001806 VOP3b_Helper <op, VReg_64, VSrc_64, opName, pattern>;
1807
Tom Stellard845bb3c2014-10-07 23:51:41 +00001808multiclass VOP3b_32 <vop3 op, string opName, list<dag> pattern> :
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001809 VOP3b_Helper <op, VGPR_32, VSrc_32, opName, pattern>;
Matt Arsenaultf2b0aeb2014-06-23 18:28:28 +00001810
Matt Arsenault8675db12014-08-29 16:01:14 +00001811
1812class Vop3ModPat<Instruction Inst, VOPProfile P, SDPatternOperator node> : Pat<
Matt Arsenault97069782014-09-30 19:49:48 +00001813 (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers, i1:$clamp, i32:$omod)),
Matt Arsenault8675db12014-08-29 16:01:14 +00001814 (P.Src1VT (VOP3Mods P.Src1VT:$src1, i32:$src1_modifiers)),
1815 (P.Src2VT (VOP3Mods P.Src2VT:$src2, i32:$src2_modifiers))),
1816 (Inst i32:$src0_modifiers, P.Src0VT:$src0,
1817 i32:$src1_modifiers, P.Src1VT:$src1,
1818 i32:$src2_modifiers, P.Src2VT:$src2,
Matt Arsenault97069782014-09-30 19:49:48 +00001819 i1:$clamp,
Matt Arsenault8675db12014-08-29 16:01:14 +00001820 i32:$omod)>;
1821
Christian Konig72d5d5c2013-02-21 15:16:44 +00001822//===----------------------------------------------------------------------===//
Marek Olsak5df00d62014-12-07 12:18:57 +00001823// Interpolation opcodes
1824//===----------------------------------------------------------------------===//
1825
Marek Olsak367447c2015-01-27 17:25:11 +00001826class VINTRP_Pseudo <string opName, dag outs, dag ins, list<dag> pattern> :
1827 VINTRPCommon <outs, ins, "", pattern>,
Marek Olsak5df00d62014-12-07 12:18:57 +00001828 SIMCInstr<opName, SISubtarget.NONE> {
1829 let isPseudo = 1;
Tom Stellard1ca873b2015-02-18 16:08:17 +00001830 let isCodeGenOnly = 1;
Marek Olsak5df00d62014-12-07 12:18:57 +00001831}
1832
1833class VINTRP_Real_si <bits <2> op, string opName, dag outs, dag ins,
Marek Olsak367447c2015-01-27 17:25:11 +00001834 string asm> :
1835 VINTRPCommon <outs, ins, asm, []>,
Marek Olsak5df00d62014-12-07 12:18:57 +00001836 VINTRPe <op>,
1837 SIMCInstr<opName, SISubtarget.SI>;
1838
1839class VINTRP_Real_vi <bits <2> op, string opName, dag outs, dag ins,
Marek Olsak367447c2015-01-27 17:25:11 +00001840 string asm> :
1841 VINTRPCommon <outs, ins, asm, []>,
Marek Olsak5df00d62014-12-07 12:18:57 +00001842 VINTRPe_vi <op>,
1843 SIMCInstr<opName, SISubtarget.VI>;
1844
Tom Stellardc70cf902015-05-25 16:15:50 +00001845multiclass VINTRP_m <bits <2> op, dag outs, dag ins, string asm,
Tom Stellard50828162015-05-25 16:15:56 +00001846 list<dag> pattern = []> {
1847 def "" : VINTRP_Pseudo <NAME, outs, ins, pattern>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001848
Tom Stellard50828162015-05-25 16:15:56 +00001849 def _si : VINTRP_Real_si <op, NAME, outs, ins, asm>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001850
Tom Stellard50828162015-05-25 16:15:56 +00001851 def _vi : VINTRP_Real_vi <op, NAME, outs, ins, asm>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001852}
1853
1854//===----------------------------------------------------------------------===//
Christian Konig72d5d5c2013-02-21 15:16:44 +00001855// Vector I/O classes
1856//===----------------------------------------------------------------------===//
1857
Marek Olsak5df00d62014-12-07 12:18:57 +00001858class DS_Pseudo <string opName, dag outs, dag ins, list<dag> pattern> :
1859 DS <outs, ins, "", pattern>,
1860 SIMCInstr <opName, SISubtarget.NONE> {
1861 let isPseudo = 1;
Tom Stellard1ca873b2015-02-18 16:08:17 +00001862 let isCodeGenOnly = 1;
Marek Olsak5df00d62014-12-07 12:18:57 +00001863}
1864
1865class DS_Real_si <bits<8> op, string opName, dag outs, dag ins, string asm> :
1866 DS <outs, ins, asm, []>,
1867 DSe <op>,
Tom Stellardd7e6f132015-04-08 01:09:26 +00001868 SIMCInstr <opName, SISubtarget.SI> {
1869 let isCodeGenOnly = 0;
1870}
Marek Olsak5df00d62014-12-07 12:18:57 +00001871
1872class DS_Real_vi <bits<8> op, string opName, dag outs, dag ins, string asm> :
1873 DS <outs, ins, asm, []>,
1874 DSe_vi <op>,
1875 SIMCInstr <opName, SISubtarget.VI>;
1876
Tom Stellardcf051f42015-03-09 18:49:45 +00001877class DS_Off16_Real_si <bits<8> op, string opName, dag outs, dag ins, string asm> :
1878 DS_Real_si <op,opName, outs, ins, asm> {
Marek Olsak5df00d62014-12-07 12:18:57 +00001879
1880 // Single load interpret the 2 i8imm operands as a single i16 offset.
1881 bits<16> offset;
1882 let offset0 = offset{7-0};
1883 let offset1 = offset{15-8};
Tom Stellardd7e6f132015-04-08 01:09:26 +00001884 let isCodeGenOnly = 0;
Marek Olsak5df00d62014-12-07 12:18:57 +00001885}
1886
Tom Stellardcf051f42015-03-09 18:49:45 +00001887class DS_Off16_Real_vi <bits<8> op, string opName, dag outs, dag ins, string asm> :
1888 DS_Real_vi <op, opName, outs, ins, asm> {
Marek Olsak5df00d62014-12-07 12:18:57 +00001889
1890 // Single load interpret the 2 i8imm operands as a single i16 offset.
1891 bits<16> offset;
1892 let offset0 = offset{7-0};
1893 let offset1 = offset{15-8};
1894}
1895
Tom Stellardcf051f42015-03-09 18:49:45 +00001896multiclass DS_1A_RET <bits<8> op, string opName, RegisterClass rc,
1897 dag outs = (outs rc:$vdst),
Tom Stellard381a94a2015-05-12 15:00:49 +00001898 dag ins = (ins VGPR_32:$addr, ds_offset:$offset, gds:$gds),
Tom Stellard065e3d42015-03-09 18:49:54 +00001899 string asm = opName#" $vdst, $addr"#"$offset$gds"> {
Marek Olsak5df00d62014-12-07 12:18:57 +00001900
Tom Stellardcf051f42015-03-09 18:49:45 +00001901 def "" : DS_Pseudo <opName, outs, ins, []>;
1902
1903 let data0 = 0, data1 = 0 in {
1904 def _si : DS_Off16_Real_si <op, opName, outs, ins, asm>;
1905 def _vi : DS_Off16_Real_vi <op, opName, outs, ins, asm>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001906 }
1907}
1908
Tom Stellardcf051f42015-03-09 18:49:45 +00001909multiclass DS_1A_Off8_RET <bits<8> op, string opName, RegisterClass rc,
1910 dag outs = (outs rc:$vdst),
Tom Stellard065e3d42015-03-09 18:49:54 +00001911 dag ins = (ins VGPR_32:$addr, ds_offset0:$offset0, ds_offset1:$offset1,
Tom Stellard381a94a2015-05-12 15:00:49 +00001912 gds01:$gds),
Tom Stellard065e3d42015-03-09 18:49:54 +00001913 string asm = opName#" $vdst, $addr"#"$offset0"#"$offset1$gds"> {
Marek Olsak5df00d62014-12-07 12:18:57 +00001914
Tom Stellardcf051f42015-03-09 18:49:45 +00001915 def "" : DS_Pseudo <opName, outs, ins, []>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001916
Tom Stellardd7e6f132015-04-08 01:09:26 +00001917 let data0 = 0, data1 = 0, AsmMatchConverter = "cvtDSOffset01" in {
Tom Stellardcf051f42015-03-09 18:49:45 +00001918 def _si : DS_Real_si <op, opName, outs, ins, asm>;
1919 def _vi : DS_Real_vi <op, opName, outs, ins, asm>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001920 }
1921}
1922
Tom Stellardcf051f42015-03-09 18:49:45 +00001923multiclass DS_1A1D_NORET <bits<8> op, string opName, RegisterClass rc,
1924 dag outs = (outs),
Tom Stellard381a94a2015-05-12 15:00:49 +00001925 dag ins = (ins VGPR_32:$addr, rc:$data0, ds_offset:$offset, gds:$gds),
Tom Stellard065e3d42015-03-09 18:49:54 +00001926 string asm = opName#" $addr, $data0"#"$offset$gds"> {
Marek Olsak5df00d62014-12-07 12:18:57 +00001927
Tom Stellardcf051f42015-03-09 18:49:45 +00001928 def "" : DS_Pseudo <opName, outs, ins, []>,
1929 AtomicNoRet<opName, 0>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001930
Tom Stellardcf051f42015-03-09 18:49:45 +00001931 let data1 = 0, vdst = 0 in {
1932 def _si : DS_Off16_Real_si <op, opName, outs, ins, asm>;
1933 def _vi : DS_Off16_Real_vi <op, opName, outs, ins, asm>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001934 }
1935}
1936
Tom Stellardcf051f42015-03-09 18:49:45 +00001937multiclass DS_1A1D_Off8_NORET <bits<8> op, string opName, RegisterClass rc,
1938 dag outs = (outs),
Tom Stellard065e3d42015-03-09 18:49:54 +00001939 dag ins = (ins VGPR_32:$addr, rc:$data0, rc:$data1,
Tom Stellard381a94a2015-05-12 15:00:49 +00001940 ds_offset0:$offset0, ds_offset1:$offset1, gds01:$gds),
Tom Stellard065e3d42015-03-09 18:49:54 +00001941 string asm = opName#" $addr, $data0, $data1"#"$offset0"#"$offset1"#"$gds"> {
Marek Olsak5df00d62014-12-07 12:18:57 +00001942
Tom Stellardcf051f42015-03-09 18:49:45 +00001943 def "" : DS_Pseudo <opName, outs, ins, []>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001944
Tom Stellardd7e6f132015-04-08 01:09:26 +00001945 let vdst = 0, AsmMatchConverter = "cvtDSOffset01" in {
Tom Stellardcf051f42015-03-09 18:49:45 +00001946 def _si : DS_Real_si <op, opName, outs, ins, asm>;
1947 def _vi : DS_Real_vi <op, opName, outs, ins, asm>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001948 }
1949}
1950
Tom Stellardcf051f42015-03-09 18:49:45 +00001951multiclass DS_1A1D_RET <bits<8> op, string opName, RegisterClass rc,
1952 string noRetOp = "",
1953 dag outs = (outs rc:$vdst),
Tom Stellard381a94a2015-05-12 15:00:49 +00001954 dag ins = (ins VGPR_32:$addr, rc:$data0, ds_offset:$offset, gds:$gds),
Tom Stellard065e3d42015-03-09 18:49:54 +00001955 string asm = opName#" $vdst, $addr, $data0"#"$offset$gds"> {
Marek Olsak5df00d62014-12-07 12:18:57 +00001956
Tom Stellardcf051f42015-03-09 18:49:45 +00001957 def "" : DS_Pseudo <opName, outs, ins, []>,
1958 AtomicNoRet<noRetOp, 1>;
Matt Arsenault9cd8c382014-03-19 22:19:39 +00001959
Tom Stellardcf051f42015-03-09 18:49:45 +00001960 let data1 = 0 in {
1961 def _si : DS_Off16_Real_si <op, opName, outs, ins, asm>;
1962 def _vi : DS_Off16_Real_vi <op, opName, outs, ins, asm>;
Marek Olsak0c1f8812015-01-27 17:25:07 +00001963 }
Matt Arsenault9cd8c382014-03-19 22:19:39 +00001964}
1965
Tom Stellardcf051f42015-03-09 18:49:45 +00001966multiclass DS_1A2D_RET_m <bits<8> op, string opName, RegisterClass rc,
1967 string noRetOp = "", dag ins,
1968 dag outs = (outs rc:$vdst),
Tom Stellard065e3d42015-03-09 18:49:54 +00001969 string asm = opName#" $vdst, $addr, $data0, $data1"#"$offset"#"$gds"> {
Tom Stellard13c68ef2013-09-05 18:38:09 +00001970
Tom Stellardcf051f42015-03-09 18:49:45 +00001971 def "" : DS_Pseudo <opName, outs, ins, []>,
1972 AtomicNoRet<noRetOp, 1>;
Marek Olsak0c1f8812015-01-27 17:25:07 +00001973
Tom Stellardcf051f42015-03-09 18:49:45 +00001974 def _si : DS_Off16_Real_si <op, opName, outs, ins, asm>;
1975 def _vi : DS_Off16_Real_vi <op, opName, outs, ins, asm>;
Marek Olsak0c1f8812015-01-27 17:25:07 +00001976}
1977
1978multiclass DS_1A2D_RET <bits<8> op, string asm, RegisterClass rc,
Tom Stellardcf051f42015-03-09 18:49:45 +00001979 string noRetOp = "", RegisterClass src = rc> :
1980 DS_1A2D_RET_m <op, asm, rc, noRetOp,
Tom Stellard065e3d42015-03-09 18:49:54 +00001981 (ins VGPR_32:$addr, src:$data0, src:$data1,
Tom Stellard381a94a2015-05-12 15:00:49 +00001982 ds_offset:$offset, gds:$gds)
Tom Stellardcf051f42015-03-09 18:49:45 +00001983>;
Matt Arsenault8c6613d2014-06-11 18:08:39 +00001984
Tom Stellardcf051f42015-03-09 18:49:45 +00001985multiclass DS_1A2D_NORET <bits<8> op, string opName, RegisterClass rc,
1986 string noRetOp = opName,
1987 dag outs = (outs),
Tom Stellard065e3d42015-03-09 18:49:54 +00001988 dag ins = (ins VGPR_32:$addr, rc:$data0, rc:$data1,
Tom Stellard381a94a2015-05-12 15:00:49 +00001989 ds_offset:$offset, gds:$gds),
Tom Stellard065e3d42015-03-09 18:49:54 +00001990 string asm = opName#" $addr, $data0, $data1"#"$offset"#"$gds"> {
Marek Olsak0c1f8812015-01-27 17:25:07 +00001991
Tom Stellardcf051f42015-03-09 18:49:45 +00001992 def "" : DS_Pseudo <opName, outs, ins, []>,
1993 AtomicNoRet<noRetOp, 0>;
1994
1995 let vdst = 0 in {
1996 def _si : DS_Off16_Real_si <op, opName, outs, ins, asm>;
1997 def _vi : DS_Off16_Real_vi <op, opName, outs, ins, asm>;
Marek Olsak0c1f8812015-01-27 17:25:07 +00001998 }
1999}
2000
Tom Stellarddb4995a2015-03-09 16:03:45 +00002001multiclass DS_0A_RET <bits<8> op, string opName,
2002 dag outs = (outs VGPR_32:$vdst),
Tom Stellard381a94a2015-05-12 15:00:49 +00002003 dag ins = (ins ds_offset:$offset, gds:$gds),
Tom Stellard065e3d42015-03-09 18:49:54 +00002004 string asm = opName#" $vdst"#"$offset"#"$gds"> {
Tom Stellarddb4995a2015-03-09 16:03:45 +00002005
2006 let mayLoad = 1, mayStore = 1 in {
2007 def "" : DS_Pseudo <opName, outs, ins, []>;
2008
2009 let addr = 0, data0 = 0, data1 = 0 in {
Tom Stellardcf051f42015-03-09 18:49:45 +00002010 def _si : DS_Off16_Real_si <op, opName, outs, ins, asm>;
2011 def _vi : DS_Off16_Real_vi <op, opName, outs, ins, asm>;
Tom Stellarddb4995a2015-03-09 16:03:45 +00002012 } // end addr = 0, data0 = 0, data1 = 0
2013 } // end mayLoad = 1, mayStore = 1
2014}
2015
2016multiclass DS_1A_RET_GDS <bits<8> op, string opName,
2017 dag outs = (outs VGPR_32:$vdst),
Tom Stellard381a94a2015-05-12 15:00:49 +00002018 dag ins = (ins VGPR_32:$addr, ds_offset_gds:$offset),
Tom Stellard065e3d42015-03-09 18:49:54 +00002019 string asm = opName#" $vdst, $addr"#"$offset gds"> {
Tom Stellarddb4995a2015-03-09 16:03:45 +00002020
Tom Stellardcf051f42015-03-09 18:49:45 +00002021 def "" : DS_Pseudo <opName, outs, ins, []>;
Tom Stellarddb4995a2015-03-09 16:03:45 +00002022
Tom Stellardcf051f42015-03-09 18:49:45 +00002023 let data0 = 0, data1 = 0, gds = 1 in {
2024 def _si : DS_Off16_Real_si <op, opName, outs, ins, asm>;
2025 def _vi : DS_Off16_Real_vi <op, opName, outs, ins, asm>;
2026 } // end data0 = 0, data1 = 0, gds = 1
Tom Stellarddb4995a2015-03-09 16:03:45 +00002027}
2028
2029multiclass DS_1A_GDS <bits<8> op, string opName,
2030 dag outs = (outs),
Tom Stellard381a94a2015-05-12 15:00:49 +00002031 dag ins = (ins VGPR_32:$addr),
Tom Stellarddb4995a2015-03-09 16:03:45 +00002032 string asm = opName#" $addr gds"> {
2033
2034 def "" : DS_Pseudo <opName, outs, ins, []>;
2035
2036 let vdst = 0, data0 = 0, data1 = 0, offset0 = 0, offset1 = 0, gds = 1 in {
2037 def _si : DS_Real_si <op, opName, outs, ins, asm>;
2038 def _vi : DS_Real_vi <op, opName, outs, ins, asm>;
2039 } // end vdst = 0, data = 0, data1 = 0, gds = 1
2040}
2041
2042multiclass DS_1A <bits<8> op, string opName,
2043 dag outs = (outs),
Tom Stellard381a94a2015-05-12 15:00:49 +00002044 dag ins = (ins VGPR_32:$addr, ds_offset:$offset, gds:$gds),
Tom Stellard065e3d42015-03-09 18:49:54 +00002045 string asm = opName#" $addr"#"$offset"#"$gds"> {
Tom Stellarddb4995a2015-03-09 16:03:45 +00002046
2047 let mayLoad = 1, mayStore = 1 in {
2048 def "" : DS_Pseudo <opName, outs, ins, []>;
2049
2050 let vdst = 0, data0 = 0, data1 = 0 in {
Tom Stellardcf051f42015-03-09 18:49:45 +00002051 def _si : DS_Off16_Real_si <op, opName, outs, ins, asm>;
2052 def _vi : DS_Off16_Real_vi <op, opName, outs, ins, asm>;
Tom Stellarddb4995a2015-03-09 16:03:45 +00002053 } // let vdst = 0, data0 = 0, data1 = 0
2054 } // end mayLoad = 1, mayStore = 1
2055}
2056
Tom Stellard0c238c22014-10-01 14:44:43 +00002057//===----------------------------------------------------------------------===//
2058// MTBUF classes
2059//===----------------------------------------------------------------------===//
2060
2061class MTBUF_Pseudo <string opName, dag outs, dag ins, list<dag> pattern> :
2062 MTBUF <outs, ins, "", pattern>,
2063 SIMCInstr<opName, SISubtarget.NONE> {
2064 let isPseudo = 1;
Tom Stellard1ca873b2015-02-18 16:08:17 +00002065 let isCodeGenOnly = 1;
Tom Stellard0c238c22014-10-01 14:44:43 +00002066}
2067
2068class MTBUF_Real_si <bits<3> op, string opName, dag outs, dag ins,
2069 string asm> :
2070 MTBUF <outs, ins, asm, []>,
2071 MTBUFe <op>,
2072 SIMCInstr<opName, SISubtarget.SI>;
2073
Marek Olsak5df00d62014-12-07 12:18:57 +00002074class MTBUF_Real_vi <bits<4> op, string opName, dag outs, dag ins, string asm> :
2075 MTBUF <outs, ins, asm, []>,
2076 MTBUFe_vi <op>,
2077 SIMCInstr <opName, SISubtarget.VI>;
2078
Tom Stellard0c238c22014-10-01 14:44:43 +00002079multiclass MTBUF_m <bits<3> op, string opName, dag outs, dag ins, string asm,
2080 list<dag> pattern> {
2081
2082 def "" : MTBUF_Pseudo <opName, outs, ins, pattern>;
2083
2084 def _si : MTBUF_Real_si <op, opName, outs, ins, asm>;
2085
Marek Olsak5df00d62014-12-07 12:18:57 +00002086 def _vi : MTBUF_Real_vi <{0, op{2}, op{1}, op{0}}, opName, outs, ins, asm>;
2087
Tom Stellard0c238c22014-10-01 14:44:43 +00002088}
2089
2090let mayStore = 1, mayLoad = 0 in {
2091
2092multiclass MTBUF_Store_Helper <bits<3> op, string opName,
2093 RegisterClass regClass> : MTBUF_m <
2094 op, opName, (outs),
2095 (ins regClass:$vdata, u16imm:$offset, i1imm:$offen, i1imm:$idxen, i1imm:$glc,
Tom Stellard45c0b3a2015-01-07 20:59:25 +00002096 i1imm:$addr64, i8imm:$dfmt, i8imm:$nfmt, VGPR_32:$vaddr,
Tom Stellardc3d7eeb2014-12-19 22:15:30 +00002097 SReg_128:$srsrc, i1imm:$slc, i1imm:$tfe, SCSrc_32:$soffset),
Tom Stellard0c238c22014-10-01 14:44:43 +00002098 opName#" $vdata, $offset, $offen, $idxen, $glc, $addr64, $dfmt,"
2099 #" $nfmt, $vaddr, $srsrc, $slc, $tfe, $soffset", []
2100>;
2101
2102} // mayStore = 1, mayLoad = 0
2103
2104let mayLoad = 1, mayStore = 0 in {
2105
2106multiclass MTBUF_Load_Helper <bits<3> op, string opName,
2107 RegisterClass regClass> : MTBUF_m <
2108 op, opName, (outs regClass:$dst),
2109 (ins u16imm:$offset, i1imm:$offen, i1imm:$idxen, i1imm:$glc, i1imm:$addr64,
Tom Stellard45c0b3a2015-01-07 20:59:25 +00002110 i8imm:$dfmt, i8imm:$nfmt, VGPR_32:$vaddr, SReg_128:$srsrc,
Tom Stellardc3d7eeb2014-12-19 22:15:30 +00002111 i1imm:$slc, i1imm:$tfe, SCSrc_32:$soffset),
Tom Stellard0c238c22014-10-01 14:44:43 +00002112 opName#" $dst, $offset, $offen, $idxen, $glc, $addr64, $dfmt,"
2113 #" $nfmt, $vaddr, $srsrc, $slc, $tfe, $soffset", []
2114>;
2115
2116} // mayLoad = 1, mayStore = 0
2117
Marek Olsak5df00d62014-12-07 12:18:57 +00002118//===----------------------------------------------------------------------===//
2119// MUBUF classes
2120//===----------------------------------------------------------------------===//
2121
Marek Olsakee98b112015-01-27 17:24:58 +00002122class mubuf <bits<7> si, bits<7> vi = si> {
2123 field bits<7> SI = si;
2124 field bits<7> VI = vi;
2125}
2126
Tom Stellardd7e6f132015-04-08 01:09:26 +00002127let isCodeGenOnly = 0 in {
2128
2129class MUBUF_si <bits<7> op, dag outs, dag ins, string asm, list<dag> pattern> :
2130 MUBUF <outs, ins, asm, pattern>, MUBUFe <op> {
2131 let lds = 0;
2132}
2133
2134} // End let isCodeGenOnly = 0
2135
2136class MUBUF_vi <bits<7> op, dag outs, dag ins, string asm, list<dag> pattern> :
2137 MUBUF <outs, ins, asm, pattern>, MUBUFe_vi <op> {
2138 let lds = 0;
2139}
2140
Marek Olsak7ef6db42015-01-27 17:24:54 +00002141class MUBUFAddr64Table <bit is_addr64, string suffix = ""> {
2142 bit IsAddr64 = is_addr64;
2143 string OpName = NAME # suffix;
2144}
2145
2146class MUBUF_Pseudo <string opName, dag outs, dag ins, list<dag> pattern> :
2147 MUBUF <outs, ins, "", pattern>,
2148 SIMCInstr<opName, SISubtarget.NONE> {
2149 let isPseudo = 1;
Tom Stellard1ca873b2015-02-18 16:08:17 +00002150 let isCodeGenOnly = 1;
Marek Olsak7ef6db42015-01-27 17:24:54 +00002151
2152 // dummy fields, so that we can use let statements around multiclasses
2153 bits<1> offen;
2154 bits<1> idxen;
2155 bits<8> vaddr;
2156 bits<1> glc;
2157 bits<1> slc;
2158 bits<1> tfe;
2159 bits<8> soffset;
2160}
2161
Marek Olsakee98b112015-01-27 17:24:58 +00002162class MUBUF_Real_si <mubuf op, string opName, dag outs, dag ins,
Marek Olsak7ef6db42015-01-27 17:24:54 +00002163 string asm> :
2164 MUBUF <outs, ins, asm, []>,
Marek Olsakee98b112015-01-27 17:24:58 +00002165 MUBUFe <op.SI>,
Marek Olsak7ef6db42015-01-27 17:24:54 +00002166 SIMCInstr<opName, SISubtarget.SI> {
2167 let lds = 0;
2168}
2169
Marek Olsakee98b112015-01-27 17:24:58 +00002170class MUBUF_Real_vi <mubuf op, string opName, dag outs, dag ins,
Marek Olsak7ef6db42015-01-27 17:24:54 +00002171 string asm> :
2172 MUBUF <outs, ins, asm, []>,
Marek Olsakee98b112015-01-27 17:24:58 +00002173 MUBUFe_vi <op.VI>,
Marek Olsak7ef6db42015-01-27 17:24:54 +00002174 SIMCInstr<opName, SISubtarget.VI> {
2175 let lds = 0;
2176}
2177
Marek Olsakee98b112015-01-27 17:24:58 +00002178multiclass MUBUF_m <mubuf op, string opName, dag outs, dag ins, string asm,
Marek Olsak7ef6db42015-01-27 17:24:54 +00002179 list<dag> pattern> {
2180
2181 def "" : MUBUF_Pseudo <opName, outs, ins, pattern>,
2182 MUBUFAddr64Table <0>;
2183
Tom Stellardd7e6f132015-04-08 01:09:26 +00002184 let addr64 = 0, isCodeGenOnly = 0 in {
Marek Olsak7ef6db42015-01-27 17:24:54 +00002185 def _si : MUBUF_Real_si <op, opName, outs, ins, asm>;
2186 }
Marek Olsakee98b112015-01-27 17:24:58 +00002187
2188 def _vi : MUBUF_Real_vi <op, opName, outs, ins, asm>;
Marek Olsak7ef6db42015-01-27 17:24:54 +00002189}
2190
Marek Olsakee98b112015-01-27 17:24:58 +00002191multiclass MUBUFAddr64_m <mubuf op, string opName, dag outs,
Marek Olsak7ef6db42015-01-27 17:24:54 +00002192 dag ins, string asm, list<dag> pattern> {
2193
2194 def "" : MUBUF_Pseudo <opName, outs, ins, pattern>,
2195 MUBUFAddr64Table <1>;
2196
Tom Stellardd7e6f132015-04-08 01:09:26 +00002197 let addr64 = 1, isCodeGenOnly = 0 in {
Marek Olsak7ef6db42015-01-27 17:24:54 +00002198 def _si : MUBUF_Real_si <op, opName, outs, ins, asm>;
2199 }
2200
2201 // There is no VI version. If the pseudo is selected, it should be lowered
2202 // for VI appropriately.
2203}
2204
Marek Olsak19d9e1f2015-01-27 17:25:02 +00002205multiclass MUBUFAtomicOffset_m <mubuf op, string opName, dag outs, dag ins,
2206 string asm, list<dag> pattern, bit is_return> {
Tom Stellard7980fc82014-09-25 18:30:26 +00002207
Marek Olsak19d9e1f2015-01-27 17:25:02 +00002208 def "" : MUBUF_Pseudo <opName, outs, ins, pattern>,
2209 MUBUFAddr64Table <0, !if(is_return, "_RTN", "")>,
2210 AtomicNoRet<NAME#"_OFFSET", is_return>;
2211
2212 let offen = 0, idxen = 0, tfe = 0, vaddr = 0 in {
2213 let addr64 = 0 in {
2214 def _si : MUBUF_Real_si <op, opName, outs, ins, asm>;
2215 }
2216
2217 def _vi : MUBUF_Real_vi <op, opName, outs, ins, asm>;
2218 }
Tom Stellard7980fc82014-09-25 18:30:26 +00002219}
2220
Marek Olsak19d9e1f2015-01-27 17:25:02 +00002221multiclass MUBUFAtomicAddr64_m <mubuf op, string opName, dag outs, dag ins,
2222 string asm, list<dag> pattern, bit is_return> {
Tom Stellard7980fc82014-09-25 18:30:26 +00002223
Marek Olsak19d9e1f2015-01-27 17:25:02 +00002224 def "" : MUBUF_Pseudo <opName, outs, ins, pattern>,
2225 MUBUFAddr64Table <1, !if(is_return, "_RTN", "")>,
2226 AtomicNoRet<NAME#"_ADDR64", is_return>;
2227
Tom Stellardc53861a2015-02-11 00:34:32 +00002228 let offen = 0, idxen = 0, addr64 = 1, tfe = 0 in {
Marek Olsak19d9e1f2015-01-27 17:25:02 +00002229 def _si : MUBUF_Real_si <op, opName, outs, ins, asm>;
2230 }
2231
2232 // There is no VI version. If the pseudo is selected, it should be lowered
2233 // for VI appropriately.
Tom Stellard7980fc82014-09-25 18:30:26 +00002234}
2235
Marek Olsak19d9e1f2015-01-27 17:25:02 +00002236multiclass MUBUF_Atomic <mubuf op, string name, RegisterClass rc,
Tom Stellard7980fc82014-09-25 18:30:26 +00002237 ValueType vt, SDPatternOperator atomic> {
2238
2239 let mayStore = 1, mayLoad = 1, hasPostISelHook = 1 in {
2240
2241 // No return variants
2242 let glc = 0 in {
2243
Marek Olsak19d9e1f2015-01-27 17:25:02 +00002244 defm _ADDR64 : MUBUFAtomicAddr64_m <
2245 op, name#"_addr64", (outs),
Tom Stellard7980fc82014-09-25 18:30:26 +00002246 (ins rc:$vdata, SReg_128:$srsrc, VReg_64:$vaddr,
Tom Stellard49282c92015-02-27 14:59:44 +00002247 SCSrc_32:$soffset, mbuf_offset:$offset, slc:$slc),
Matt Arsenault2ad8bab2015-02-18 02:04:35 +00002248 name#" $vdata, $vaddr, $srsrc, $soffset addr64"#"$offset"#"$slc", [], 0
Marek Olsak19d9e1f2015-01-27 17:25:02 +00002249 >;
Tom Stellard7980fc82014-09-25 18:30:26 +00002250
Marek Olsak19d9e1f2015-01-27 17:25:02 +00002251 defm _OFFSET : MUBUFAtomicOffset_m <
2252 op, name#"_offset", (outs),
Tom Stellard49282c92015-02-27 14:59:44 +00002253 (ins rc:$vdata, SReg_128:$srsrc, SCSrc_32:$soffset, mbuf_offset:$offset,
2254 slc:$slc),
Marek Olsak19d9e1f2015-01-27 17:25:02 +00002255 name#" $vdata, $srsrc, $soffset"#"$offset"#"$slc", [], 0
2256 >;
Tom Stellard7980fc82014-09-25 18:30:26 +00002257 } // glc = 0
2258
2259 // Variant that return values
2260 let glc = 1, Constraints = "$vdata = $vdata_in",
2261 DisableEncoding = "$vdata_in" in {
2262
Marek Olsak19d9e1f2015-01-27 17:25:02 +00002263 defm _RTN_ADDR64 : MUBUFAtomicAddr64_m <
2264 op, name#"_rtn_addr64", (outs rc:$vdata),
Tom Stellard7980fc82014-09-25 18:30:26 +00002265 (ins rc:$vdata_in, SReg_128:$srsrc, VReg_64:$vaddr,
Tom Stellard49282c92015-02-27 14:59:44 +00002266 SCSrc_32:$soffset, mbuf_offset:$offset, slc:$slc),
Tom Stellardc53861a2015-02-11 00:34:32 +00002267 name#" $vdata, $vaddr, $srsrc, $soffset addr64"#"$offset"#" glc"#"$slc",
Tom Stellard7980fc82014-09-25 18:30:26 +00002268 [(set vt:$vdata,
Tom Stellardc53861a2015-02-11 00:34:32 +00002269 (atomic (MUBUFAddr64Atomic v4i32:$srsrc, i64:$vaddr, i32:$soffset,
2270 i16:$offset, i1:$slc), vt:$vdata_in))], 1
Marek Olsak19d9e1f2015-01-27 17:25:02 +00002271 >;
Tom Stellard7980fc82014-09-25 18:30:26 +00002272
Marek Olsak19d9e1f2015-01-27 17:25:02 +00002273 defm _RTN_OFFSET : MUBUFAtomicOffset_m <
2274 op, name#"_rtn_offset", (outs rc:$vdata),
Tom Stellard49282c92015-02-27 14:59:44 +00002275 (ins rc:$vdata_in, SReg_128:$srsrc, SCSrc_32:$soffset,
2276 mbuf_offset:$offset, slc:$slc),
Tom Stellard7980fc82014-09-25 18:30:26 +00002277 name#" $vdata, $srsrc, $soffset"#"$offset"#" glc $slc",
2278 [(set vt:$vdata,
2279 (atomic (MUBUFOffsetAtomic v4i32:$srsrc, i32:$soffset, i16:$offset,
Marek Olsak19d9e1f2015-01-27 17:25:02 +00002280 i1:$slc), vt:$vdata_in))], 1
2281 >;
Tom Stellard7980fc82014-09-25 18:30:26 +00002282
2283 } // glc = 1
2284
2285 } // mayStore = 1, mayLoad = 1, hasPostISelHook = 1
2286}
2287
Marek Olsakee98b112015-01-27 17:24:58 +00002288multiclass MUBUF_Load_Helper <mubuf op, string name, RegisterClass regClass,
Tom Stellard7c1838d2014-07-02 20:53:56 +00002289 ValueType load_vt = i32,
2290 SDPatternOperator ld = null_frag> {
Tom Stellardf1ee7162013-05-20 15:02:31 +00002291
Tom Stellard3e41dc42014-12-09 00:03:54 +00002292 let mayLoad = 1, mayStore = 0 in {
Marek Olsak7ef6db42015-01-27 17:24:54 +00002293 let offen = 0, idxen = 0, vaddr = 0 in {
2294 defm _OFFSET : MUBUF_m <op, name#"_offset", (outs regClass:$vdata),
Tom Stellard49282c92015-02-27 14:59:44 +00002295 (ins SReg_128:$srsrc, SCSrc_32:$soffset,
2296 mbuf_offset:$offset, glc:$glc, slc:$slc, tfe:$tfe),
Marek Olsak7ef6db42015-01-27 17:24:54 +00002297 name#" $vdata, $srsrc, $soffset"#"$offset"#"$glc"#"$slc"#"$tfe",
2298 [(set load_vt:$vdata, (ld (MUBUFOffset v4i32:$srsrc,
2299 i32:$soffset, i16:$offset,
2300 i1:$glc, i1:$slc, i1:$tfe)))]>;
Michel Danzer13736222014-01-27 07:20:51 +00002301 }
2302
Marek Olsak7ef6db42015-01-27 17:24:54 +00002303 let offen = 1, idxen = 0 in {
2304 defm _OFFEN : MUBUF_m <op, name#"_offen", (outs regClass:$vdata),
Tom Stellardc229baa2015-03-10 16:16:49 +00002305 (ins VGPR_32:$vaddr, SReg_128:$srsrc,
Marek Olsak7ef6db42015-01-27 17:24:54 +00002306 SCSrc_32:$soffset, mbuf_offset:$offset, glc:$glc, slc:$slc,
2307 tfe:$tfe),
2308 name#" $vdata, $vaddr, $srsrc, $soffset offen"#"$offset"#"$glc"#"$slc"#"$tfe", []>;
2309 }
2310
2311 let offen = 0, idxen = 1 in {
2312 defm _IDXEN : MUBUF_m <op, name#"_idxen", (outs regClass:$vdata),
Tom Stellardc229baa2015-03-10 16:16:49 +00002313 (ins VGPR_32:$vaddr, SReg_128:$srsrc,
Tom Stellard49282c92015-02-27 14:59:44 +00002314 SCSrc_32:$soffset, mbuf_offset:$offset, glc:$glc,
Marek Olsak7ef6db42015-01-27 17:24:54 +00002315 slc:$slc, tfe:$tfe),
2316 name#" $vdata, $vaddr, $srsrc, $soffset idxen"#"$offset"#"$glc"#"$slc"#"$tfe", []>;
2317 }
2318
2319 let offen = 1, idxen = 1 in {
2320 defm _BOTHEN : MUBUF_m <op, name#"_bothen", (outs regClass:$vdata),
Tom Stellardc229baa2015-03-10 16:16:49 +00002321 (ins VReg_64:$vaddr, SReg_128:$srsrc, SCSrc_32:$soffset,
Tom Stellard49282c92015-02-27 14:59:44 +00002322 mbuf_offset:$offset, glc:$glc, slc:$slc, tfe:$tfe),
Matt Arsenaultcaa12882015-02-18 02:04:38 +00002323 name#" $vdata, $vaddr, $srsrc, $soffset idxen offen"#"$offset"#"$glc"#"$slc"#"$tfe", []>;
Marek Olsak7ef6db42015-01-27 17:24:54 +00002324 }
2325
Tom Stellard1f9939f2015-02-27 14:59:41 +00002326 let offen = 0, idxen = 0 in {
Marek Olsak7ef6db42015-01-27 17:24:54 +00002327 defm _ADDR64 : MUBUFAddr64_m <op, name#"_addr64", (outs regClass:$vdata),
Tom Stellardc229baa2015-03-10 16:16:49 +00002328 (ins VReg_64:$vaddr, SReg_128:$srsrc,
Tom Stellard1f9939f2015-02-27 14:59:41 +00002329 SCSrc_32:$soffset, mbuf_offset:$offset,
2330 glc:$glc, slc:$slc, tfe:$tfe),
2331 name#" $vdata, $vaddr, $srsrc, $soffset addr64"#"$offset"#
2332 "$glc"#"$slc"#"$tfe",
Tom Stellard7c1838d2014-07-02 20:53:56 +00002333 [(set load_vt:$vdata, (ld (MUBUFAddr64 v4i32:$srsrc,
Tom Stellardc53861a2015-02-11 00:34:32 +00002334 i64:$vaddr, i32:$soffset,
Tom Stellard1f9939f2015-02-27 14:59:41 +00002335 i16:$offset, i1:$glc, i1:$slc,
2336 i1:$tfe)))]>;
Michel Danzer13736222014-01-27 07:20:51 +00002337 }
Tom Stellardf1ee7162013-05-20 15:02:31 +00002338 }
Tom Stellard75aadc22012-12-11 21:25:42 +00002339}
2340
Marek Olsakee98b112015-01-27 17:24:58 +00002341multiclass MUBUF_Store_Helper <mubuf op, string name, RegisterClass vdataClass,
Tom Stellardaec94b32015-02-27 14:59:46 +00002342 ValueType store_vt = i32, SDPatternOperator st = null_frag> {
Tom Stellard42fb60e2015-01-14 15:42:31 +00002343 let mayLoad = 0, mayStore = 1 in {
Marek Olsak7ef6db42015-01-27 17:24:54 +00002344 defm : MUBUF_m <op, name, (outs),
Tom Stellardc229baa2015-03-10 16:16:49 +00002345 (ins vdataClass:$vdata, VGPR_32:$vaddr, SReg_128:$srsrc, SCSrc_32:$soffset,
Marek Olsak7ef6db42015-01-27 17:24:54 +00002346 mbuf_offset:$offset, offen:$offen, idxen:$idxen, glc:$glc, slc:$slc,
2347 tfe:$tfe),
2348 name#" $vdata, $vaddr, $srsrc, $soffset"#"$offen"#"$idxen"#"$offset"#
Tom Stellard1f9939f2015-02-27 14:59:41 +00002349 "$glc"#"$slc"#"$tfe", []>;
Tom Stellardddea4862014-08-11 22:18:14 +00002350
Tom Stellard155bbb72014-08-11 22:18:17 +00002351 let offen = 0, idxen = 0, vaddr = 0 in {
Marek Olsak7ef6db42015-01-27 17:24:54 +00002352 defm _OFFSET : MUBUF_m <op, name#"_offset",(outs),
Tom Stellard49282c92015-02-27 14:59:44 +00002353 (ins vdataClass:$vdata, SReg_128:$srsrc, SCSrc_32:$soffset,
2354 mbuf_offset:$offset, glc:$glc, slc:$slc, tfe:$tfe),
Marek Olsak7ef6db42015-01-27 17:24:54 +00002355 name#" $vdata, $srsrc, $soffset"#"$offset"#"$glc"#"$slc"#"$tfe",
2356 [(st store_vt:$vdata, (MUBUFOffset v4i32:$srsrc, i32:$soffset,
2357 i16:$offset, i1:$glc, i1:$slc, i1:$tfe))]>;
Tom Stellard155bbb72014-08-11 22:18:17 +00002358 } // offen = 0, idxen = 0, vaddr = 0
2359
Tom Stellardddea4862014-08-11 22:18:14 +00002360 let offen = 1, idxen = 0 in {
Marek Olsak7ef6db42015-01-27 17:24:54 +00002361 defm _OFFEN : MUBUF_m <op, name#"_offen", (outs),
Tom Stellardc229baa2015-03-10 16:16:49 +00002362 (ins vdataClass:$vdata, VGPR_32:$vaddr, SReg_128:$srsrc,
Tom Stellard49282c92015-02-27 14:59:44 +00002363 SCSrc_32:$soffset, mbuf_offset:$offset, glc:$glc,
2364 slc:$slc, tfe:$tfe),
Marek Olsak7ef6db42015-01-27 17:24:54 +00002365 name#" $vdata, $vaddr, $srsrc, $soffset offen"#"$offset"#
2366 "$glc"#"$slc"#"$tfe", []>;
Tom Stellardddea4862014-08-11 22:18:14 +00002367 } // end offen = 1, idxen = 0
2368
Tom Stellarda14b0112015-03-10 16:16:51 +00002369 let offen = 0, idxen = 1 in {
2370 defm _IDXEN : MUBUF_m <op, name#"_idxen", (outs),
2371 (ins vdataClass:$vdata, VGPR_32:$vaddr, SReg_128:$srsrc,
2372 SCSrc_32:$soffset, mbuf_offset:$offset, glc:$glc,
2373 slc:$slc, tfe:$tfe),
2374 name#" $vdata, $vaddr, $srsrc, $soffset idxen"#"$offset"#"$glc"#"$slc"#"$tfe", []>;
2375 }
2376
2377 let offen = 1, idxen = 1 in {
2378 defm _BOTHEN : MUBUF_m <op, name#"_bothen", (outs),
2379 (ins vdataClass:$vdata, VReg_64:$vaddr, SReg_128:$srsrc, SCSrc_32:$soffset,
2380 mbuf_offset:$offset, glc:$glc, slc:$slc, tfe:$tfe),
2381 name#" $vdata, $vaddr, $srsrc, $soffset idxen offen"#"$offset"#"$glc"#"$slc"#"$tfe", []>;
2382 }
2383
Tom Stellard1f9939f2015-02-27 14:59:41 +00002384 let offen = 0, idxen = 0 in {
Marek Olsak7ef6db42015-01-27 17:24:54 +00002385 defm _ADDR64 : MUBUFAddr64_m <op, name#"_addr64", (outs),
Tom Stellardc229baa2015-03-10 16:16:49 +00002386 (ins vdataClass:$vdata, VReg_64:$vaddr, SReg_128:$srsrc,
2387 SCSrc_32:$soffset,
Tom Stellard1f9939f2015-02-27 14:59:41 +00002388 mbuf_offset:$offset, glc:$glc, slc:$slc,
2389 tfe:$tfe),
2390 name#" $vdata, $vaddr, $srsrc, $soffset addr64"#
2391 "$offset"#"$glc"#"$slc"#"$tfe",
Marek Olsak7ef6db42015-01-27 17:24:54 +00002392 [(st store_vt:$vdata,
Tom Stellardc53861a2015-02-11 00:34:32 +00002393 (MUBUFAddr64 v4i32:$srsrc, i64:$vaddr,
Tom Stellard1f9939f2015-02-27 14:59:41 +00002394 i32:$soffset, i16:$offset,
2395 i1:$glc, i1:$slc, i1:$tfe))]>;
Marek Olsak7ef6db42015-01-27 17:24:54 +00002396 }
2397 } // End mayLoad = 0, mayStore = 1
Tom Stellard754f80f2013-04-05 23:31:51 +00002398}
2399
Matt Arsenault3f981402014-09-15 15:41:53 +00002400class FLAT_Load_Helper <bits<7> op, string asm, RegisterClass regClass> :
Matt Arsenaulte6c52412015-02-18 02:10:37 +00002401 FLAT <op, (outs regClass:$vdst),
Tom Stellard12a19102015-06-12 20:47:06 +00002402 (ins VReg_64:$addr, glc_flat:$glc, slc_flat:$slc, tfe_flat:$tfe),
2403 asm#" $vdst, $addr"#"$glc"#"$slc"#"$tfe", []> {
Matt Arsenaulte6c52412015-02-18 02:10:37 +00002404 let data = 0;
Matt Arsenault3f981402014-09-15 15:41:53 +00002405 let mayLoad = 1;
2406}
2407
2408class FLAT_Store_Helper <bits<7> op, string name, RegisterClass vdataClass> :
Tom Stellard12a19102015-06-12 20:47:06 +00002409 FLAT <op, (outs), (ins vdataClass:$data, VReg_64:$addr,
2410 glc_flat:$glc, slc_flat:$slc, tfe_flat:$tfe),
2411 name#" $data, $addr"#"$glc"#"$slc"#"$tfe",
Matt Arsenault3f981402014-09-15 15:41:53 +00002412 []> {
2413
2414 let mayLoad = 0;
2415 let mayStore = 1;
2416
2417 // Encoding
Matt Arsenaulte6c52412015-02-18 02:10:37 +00002418 let vdst = 0;
Matt Arsenault3f981402014-09-15 15:41:53 +00002419}
2420
Tom Stellard12a19102015-06-12 20:47:06 +00002421multiclass FLAT_ATOMIC <bits<7> op, string name, RegisterClass vdst_rc,
2422 RegisterClass data_rc = vdst_rc> {
2423
2424 let mayLoad = 1, mayStore = 1 in {
2425 def "" : FLAT <op, (outs),
2426 (ins VReg_64:$addr, data_rc:$data, slc_flat_atomic:$slc,
2427 tfe_flat_atomic:$tfe),
2428 name#" $addr, $data"#"$slc"#"$tfe", []>,
2429 AtomicNoRet <NAME, 0> {
2430 let glc = 0;
2431 let vdst = 0;
2432 }
2433
2434 def _RTN : FLAT <op, (outs vdst_rc:$vdst),
2435 (ins VReg_64:$addr, data_rc:$data, slc_flat_atomic:$slc,
2436 tfe_flat_atomic:$tfe),
2437 name#" $vdst, $addr, $data glc"#"$slc"#"$tfe", []>,
2438 AtomicNoRet <NAME, 1> {
2439 let glc = 1;
2440 }
2441 }
2442}
2443
Tom Stellard682bfbc2013-10-10 17:11:24 +00002444class MIMG_Mask <string op, int channels> {
2445 string Op = op;
2446 int Channels = channels;
2447}
2448
Tom Stellard16a9a202013-08-14 23:24:17 +00002449class MIMG_NoSampler_Helper <bits<7> op, string asm,
Tom Stellard682bfbc2013-10-10 17:11:24 +00002450 RegisterClass dst_rc,
Tom Stellard16a9a202013-08-14 23:24:17 +00002451 RegisterClass src_rc> : MIMG <
Tom Stellard353b3362013-05-06 23:02:12 +00002452 op,
Tom Stellard682bfbc2013-10-10 17:11:24 +00002453 (outs dst_rc:$vdata),
Tom Stellard353b3362013-05-06 23:02:12 +00002454 (ins i32imm:$dmask, i1imm:$unorm, i1imm:$glc, i1imm:$da, i1imm:$r128,
Tom Stellard16a9a202013-08-14 23:24:17 +00002455 i1imm:$tfe, i1imm:$lwe, i1imm:$slc, src_rc:$vaddr,
Tom Stellard353b3362013-05-06 23:02:12 +00002456 SReg_256:$srsrc),
2457 asm#" $vdata, $dmask, $unorm, $glc, $da, $r128,"
2458 #" $tfe, $lwe, $slc, $vaddr, $srsrc",
2459 []> {
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +00002460 let ssamp = 0;
Tom Stellard353b3362013-05-06 23:02:12 +00002461 let mayLoad = 1;
2462 let mayStore = 0;
2463 let hasPostISelHook = 1;
2464}
2465
Tom Stellard682bfbc2013-10-10 17:11:24 +00002466multiclass MIMG_NoSampler_Src_Helper <bits<7> op, string asm,
2467 RegisterClass dst_rc,
2468 int channels> {
Tom Stellard45c0b3a2015-01-07 20:59:25 +00002469 def _V1 : MIMG_NoSampler_Helper <op, asm, dst_rc, VGPR_32>,
Tom Stellard682bfbc2013-10-10 17:11:24 +00002470 MIMG_Mask<asm#"_V1", channels>;
2471 def _V2 : MIMG_NoSampler_Helper <op, asm, dst_rc, VReg_64>,
2472 MIMG_Mask<asm#"_V2", channels>;
2473 def _V4 : MIMG_NoSampler_Helper <op, asm, dst_rc, VReg_128>,
2474 MIMG_Mask<asm#"_V4", channels>;
2475}
2476
Tom Stellard16a9a202013-08-14 23:24:17 +00002477multiclass MIMG_NoSampler <bits<7> op, string asm> {
Tom Stellard45c0b3a2015-01-07 20:59:25 +00002478 defm _V1 : MIMG_NoSampler_Src_Helper <op, asm, VGPR_32, 1>;
Tom Stellard682bfbc2013-10-10 17:11:24 +00002479 defm _V2 : MIMG_NoSampler_Src_Helper <op, asm, VReg_64, 2>;
2480 defm _V3 : MIMG_NoSampler_Src_Helper <op, asm, VReg_96, 3>;
2481 defm _V4 : MIMG_NoSampler_Src_Helper <op, asm, VReg_128, 4>;
Tom Stellard16a9a202013-08-14 23:24:17 +00002482}
2483
2484class MIMG_Sampler_Helper <bits<7> op, string asm,
Tom Stellard682bfbc2013-10-10 17:11:24 +00002485 RegisterClass dst_rc,
Michel Danzer494391b2015-02-06 02:51:20 +00002486 RegisterClass src_rc, int wqm> : MIMG <
Christian Konig72d5d5c2013-02-21 15:16:44 +00002487 op,
Tom Stellard682bfbc2013-10-10 17:11:24 +00002488 (outs dst_rc:$vdata),
Christian Konig72d5d5c2013-02-21 15:16:44 +00002489 (ins i32imm:$dmask, i1imm:$unorm, i1imm:$glc, i1imm:$da, i1imm:$r128,
Tom Stellard16a9a202013-08-14 23:24:17 +00002490 i1imm:$tfe, i1imm:$lwe, i1imm:$slc, src_rc:$vaddr,
Christian Konig84652962013-03-01 09:46:17 +00002491 SReg_256:$srsrc, SReg_128:$ssamp),
Christian Konig08e768b2013-02-21 15:17:17 +00002492 asm#" $vdata, $dmask, $unorm, $glc, $da, $r128,"
2493 #" $tfe, $lwe, $slc, $vaddr, $srsrc, $ssamp",
Christian Konig72d5d5c2013-02-21 15:16:44 +00002494 []> {
2495 let mayLoad = 1;
Tom Stellard75aadc22012-12-11 21:25:42 +00002496 let mayStore = 0;
Christian Konig8b1ed282013-04-10 08:39:16 +00002497 let hasPostISelHook = 1;
Michel Danzer494391b2015-02-06 02:51:20 +00002498 let WQM = wqm;
Tom Stellard75aadc22012-12-11 21:25:42 +00002499}
2500
Tom Stellard682bfbc2013-10-10 17:11:24 +00002501multiclass MIMG_Sampler_Src_Helper <bits<7> op, string asm,
2502 RegisterClass dst_rc,
Michel Danzer494391b2015-02-06 02:51:20 +00002503 int channels, int wqm> {
2504 def _V1 : MIMG_Sampler_Helper <op, asm, dst_rc, VGPR_32, wqm>,
Tom Stellard682bfbc2013-10-10 17:11:24 +00002505 MIMG_Mask<asm#"_V1", channels>;
Michel Danzer494391b2015-02-06 02:51:20 +00002506 def _V2 : MIMG_Sampler_Helper <op, asm, dst_rc, VReg_64, wqm>,
Tom Stellard682bfbc2013-10-10 17:11:24 +00002507 MIMG_Mask<asm#"_V2", channels>;
Michel Danzer494391b2015-02-06 02:51:20 +00002508 def _V4 : MIMG_Sampler_Helper <op, asm, dst_rc, VReg_128, wqm>,
Tom Stellard682bfbc2013-10-10 17:11:24 +00002509 MIMG_Mask<asm#"_V4", channels>;
Michel Danzer494391b2015-02-06 02:51:20 +00002510 def _V8 : MIMG_Sampler_Helper <op, asm, dst_rc, VReg_256, wqm>,
Tom Stellard682bfbc2013-10-10 17:11:24 +00002511 MIMG_Mask<asm#"_V8", channels>;
Michel Danzer494391b2015-02-06 02:51:20 +00002512 def _V16 : MIMG_Sampler_Helper <op, asm, dst_rc, VReg_512, wqm>,
Tom Stellard682bfbc2013-10-10 17:11:24 +00002513 MIMG_Mask<asm#"_V16", channels>;
2514}
2515
Tom Stellard16a9a202013-08-14 23:24:17 +00002516multiclass MIMG_Sampler <bits<7> op, string asm> {
Michel Danzer494391b2015-02-06 02:51:20 +00002517 defm _V1 : MIMG_Sampler_Src_Helper<op, asm, VGPR_32, 1, 0>;
2518 defm _V2 : MIMG_Sampler_Src_Helper<op, asm, VReg_64, 2, 0>;
2519 defm _V3 : MIMG_Sampler_Src_Helper<op, asm, VReg_96, 3, 0>;
2520 defm _V4 : MIMG_Sampler_Src_Helper<op, asm, VReg_128, 4, 0>;
2521}
2522
2523multiclass MIMG_Sampler_WQM <bits<7> op, string asm> {
2524 defm _V1 : MIMG_Sampler_Src_Helper<op, asm, VGPR_32, 1, 1>;
2525 defm _V2 : MIMG_Sampler_Src_Helper<op, asm, VReg_64, 2, 1>;
2526 defm _V3 : MIMG_Sampler_Src_Helper<op, asm, VReg_96, 3, 1>;
2527 defm _V4 : MIMG_Sampler_Src_Helper<op, asm, VReg_128, 4, 1>;
Tom Stellard16a9a202013-08-14 23:24:17 +00002528}
2529
Marek Olsak51b8e7b2014-06-18 22:00:29 +00002530class MIMG_Gather_Helper <bits<7> op, string asm,
2531 RegisterClass dst_rc,
Michel Danzer494391b2015-02-06 02:51:20 +00002532 RegisterClass src_rc, int wqm> : MIMG <
Marek Olsak51b8e7b2014-06-18 22:00:29 +00002533 op,
2534 (outs dst_rc:$vdata),
2535 (ins i32imm:$dmask, i1imm:$unorm, i1imm:$glc, i1imm:$da, i1imm:$r128,
2536 i1imm:$tfe, i1imm:$lwe, i1imm:$slc, src_rc:$vaddr,
2537 SReg_256:$srsrc, SReg_128:$ssamp),
2538 asm#" $vdata, $dmask, $unorm, $glc, $da, $r128,"
2539 #" $tfe, $lwe, $slc, $vaddr, $srsrc, $ssamp",
2540 []> {
2541 let mayLoad = 1;
2542 let mayStore = 0;
2543
2544 // DMASK was repurposed for GATHER4. 4 components are always
2545 // returned and DMASK works like a swizzle - it selects
2546 // the component to fetch. The only useful DMASK values are
2547 // 1=red, 2=green, 4=blue, 8=alpha. (e.g. 1 returns
2548 // (red,red,red,red) etc.) The ISA document doesn't mention
2549 // this.
2550 // Therefore, disable all code which updates DMASK by setting these two:
2551 let MIMG = 0;
2552 let hasPostISelHook = 0;
Michel Danzer494391b2015-02-06 02:51:20 +00002553 let WQM = wqm;
Marek Olsak51b8e7b2014-06-18 22:00:29 +00002554}
2555
2556multiclass MIMG_Gather_Src_Helper <bits<7> op, string asm,
2557 RegisterClass dst_rc,
Michel Danzer494391b2015-02-06 02:51:20 +00002558 int channels, int wqm> {
2559 def _V1 : MIMG_Gather_Helper <op, asm, dst_rc, VGPR_32, wqm>,
Marek Olsak51b8e7b2014-06-18 22:00:29 +00002560 MIMG_Mask<asm#"_V1", channels>;
Michel Danzer494391b2015-02-06 02:51:20 +00002561 def _V2 : MIMG_Gather_Helper <op, asm, dst_rc, VReg_64, wqm>,
Marek Olsak51b8e7b2014-06-18 22:00:29 +00002562 MIMG_Mask<asm#"_V2", channels>;
Michel Danzer494391b2015-02-06 02:51:20 +00002563 def _V4 : MIMG_Gather_Helper <op, asm, dst_rc, VReg_128, wqm>,
Marek Olsak51b8e7b2014-06-18 22:00:29 +00002564 MIMG_Mask<asm#"_V4", channels>;
Michel Danzer494391b2015-02-06 02:51:20 +00002565 def _V8 : MIMG_Gather_Helper <op, asm, dst_rc, VReg_256, wqm>,
Marek Olsak51b8e7b2014-06-18 22:00:29 +00002566 MIMG_Mask<asm#"_V8", channels>;
Michel Danzer494391b2015-02-06 02:51:20 +00002567 def _V16 : MIMG_Gather_Helper <op, asm, dst_rc, VReg_512, wqm>,
Marek Olsak51b8e7b2014-06-18 22:00:29 +00002568 MIMG_Mask<asm#"_V16", channels>;
2569}
2570
2571multiclass MIMG_Gather <bits<7> op, string asm> {
Michel Danzer494391b2015-02-06 02:51:20 +00002572 defm _V1 : MIMG_Gather_Src_Helper<op, asm, VGPR_32, 1, 0>;
2573 defm _V2 : MIMG_Gather_Src_Helper<op, asm, VReg_64, 2, 0>;
2574 defm _V3 : MIMG_Gather_Src_Helper<op, asm, VReg_96, 3, 0>;
2575 defm _V4 : MIMG_Gather_Src_Helper<op, asm, VReg_128, 4, 0>;
2576}
2577
2578multiclass MIMG_Gather_WQM <bits<7> op, string asm> {
2579 defm _V1 : MIMG_Gather_Src_Helper<op, asm, VGPR_32, 1, 1>;
2580 defm _V2 : MIMG_Gather_Src_Helper<op, asm, VReg_64, 2, 1>;
2581 defm _V3 : MIMG_Gather_Src_Helper<op, asm, VReg_96, 3, 1>;
2582 defm _V4 : MIMG_Gather_Src_Helper<op, asm, VReg_128, 4, 1>;
Marek Olsak51b8e7b2014-06-18 22:00:29 +00002583}
2584
Christian Konigf741fbf2013-02-26 17:52:42 +00002585//===----------------------------------------------------------------------===//
2586// Vector instruction mappings
2587//===----------------------------------------------------------------------===//
2588
2589// Maps an opcode in e32 form to its e64 equivalent
2590def getVOPe64 : InstrMapping {
2591 let FilterClass = "VOP";
2592 let RowFields = ["OpName"];
2593 let ColFields = ["Size"];
2594 let KeyCol = ["4"];
2595 let ValueCols = [["8"]];
2596}
2597
Tom Stellard1aaad692014-07-21 16:55:33 +00002598// Maps an opcode in e64 form to its e32 equivalent
2599def getVOPe32 : InstrMapping {
2600 let FilterClass = "VOP";
2601 let RowFields = ["OpName"];
2602 let ColFields = ["Size"];
2603 let KeyCol = ["8"];
2604 let ValueCols = [["4"]];
2605}
2606
Tom Stellard682bfbc2013-10-10 17:11:24 +00002607def getMaskedMIMGOp : InstrMapping {
2608 let FilterClass = "MIMG_Mask";
2609 let RowFields = ["Op"];
2610 let ColFields = ["Channels"];
2611 let KeyCol = ["4"];
2612 let ValueCols = [["1"], ["2"], ["3"] ];
2613}
2614
Christian Konig3c145802013-03-27 09:12:59 +00002615// Maps an commuted opcode to its original version
2616def getCommuteOrig : InstrMapping {
2617 let FilterClass = "VOP2_REV";
2618 let RowFields = ["RevOp"];
2619 let ColFields = ["IsOrig"];
2620 let KeyCol = ["0"];
2621 let ValueCols = [["1"]];
2622}
2623
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +00002624// Maps an original opcode to its commuted version
2625def getCommuteRev : InstrMapping {
2626 let FilterClass = "VOP2_REV";
2627 let RowFields = ["RevOp"];
2628 let ColFields = ["IsOrig"];
2629 let KeyCol = ["1"];
2630 let ValueCols = [["0"]];
2631}
2632
2633def getCommuteCmpOrig : InstrMapping {
Matt Arsenault88a13c62015-03-23 18:45:41 +00002634 let FilterClass = "VOP2_REV";
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +00002635 let RowFields = ["RevOp"];
2636 let ColFields = ["IsOrig"];
2637 let KeyCol = ["0"];
2638 let ValueCols = [["1"]];
2639}
2640
2641// Maps an original opcode to its commuted version
2642def getCommuteCmpRev : InstrMapping {
Matt Arsenault88a13c62015-03-23 18:45:41 +00002643 let FilterClass = "VOP2_REV";
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +00002644 let RowFields = ["RevOp"];
2645 let ColFields = ["IsOrig"];
2646 let KeyCol = ["1"];
2647 let ValueCols = [["0"]];
2648}
2649
2650
Marek Olsak5df00d62014-12-07 12:18:57 +00002651def getMCOpcodeGen : InstrMapping {
Tom Stellardc721a232014-05-16 20:56:47 +00002652 let FilterClass = "SIMCInstr";
2653 let RowFields = ["PseudoInstr"];
2654 let ColFields = ["Subtarget"];
2655 let KeyCol = [!cast<string>(SISubtarget.NONE)];
Marek Olsak5df00d62014-12-07 12:18:57 +00002656 let ValueCols = [[!cast<string>(SISubtarget.SI)],[!cast<string>(SISubtarget.VI)]];
Tom Stellardc721a232014-05-16 20:56:47 +00002657}
2658
Tom Stellard155bbb72014-08-11 22:18:17 +00002659def getAddr64Inst : InstrMapping {
2660 let FilterClass = "MUBUFAddr64Table";
Tom Stellard7980fc82014-09-25 18:30:26 +00002661 let RowFields = ["OpName"];
Tom Stellard155bbb72014-08-11 22:18:17 +00002662 let ColFields = ["IsAddr64"];
2663 let KeyCol = ["0"];
2664 let ValueCols = [["1"]];
2665}
2666
Matt Arsenault9903ccf2014-09-08 15:07:27 +00002667// Maps an atomic opcode to its version with a return value.
2668def getAtomicRetOp : InstrMapping {
2669 let FilterClass = "AtomicNoRet";
2670 let RowFields = ["NoRetOp"];
2671 let ColFields = ["IsRet"];
2672 let KeyCol = ["0"];
2673 let ValueCols = [["1"]];
2674}
2675
2676// Maps an atomic opcode to its returnless version.
2677def getAtomicNoRetOp : InstrMapping {
2678 let FilterClass = "AtomicNoRet";
2679 let RowFields = ["NoRetOp"];
2680 let ColFields = ["IsRet"];
2681 let KeyCol = ["1"];
2682 let ValueCols = [["0"]];
2683}
2684
Tom Stellard75aadc22012-12-11 21:25:42 +00002685include "SIInstructions.td"
Marek Olsak5df00d62014-12-07 12:18:57 +00002686include "CIInstructions.td"
2687include "VIInstructions.td"