Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 1 | //===-- SIInstrInfo.td - SI Instruction Infos -------------*- tablegen -*--===// |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
Tom Stellard | d7e6f13 | 2015-04-08 01:09:26 +0000 | [diff] [blame] | 9 | def isCI : Predicate<"Subtarget->getGeneration() " |
| 10 | ">= AMDGPUSubtarget::SEA_ISLANDS">; |
Tom Stellard | 217361c | 2015-08-06 19:28:38 +0000 | [diff] [blame] | 11 | def isCIOnly : Predicate<"Subtarget->getGeneration() ==" |
| 12 | "AMDGPUSubtarget::SEA_ISLANDS">, |
| 13 | AssemblerPredicate <"FeatureSeaIslands">; |
Tom Stellard | d7e6f13 | 2015-04-08 01:09:26 +0000 | [diff] [blame] | 14 | def isVI : Predicate < |
| 15 | "Subtarget->getGeneration() >= AMDGPUSubtarget::VOLCANIC_ISLANDS">, |
| 16 | AssemblerPredicate<"FeatureGCN3Encoding">; |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 17 | |
Tom Stellard | d1f0f02 | 2015-04-23 19:33:54 +0000 | [diff] [blame] | 18 | def DisableInst : Predicate <"false">, AssemblerPredicate<"FeatureDisable">; |
| 19 | |
Tom Stellard | 94d2e99 | 2014-10-07 23:51:34 +0000 | [diff] [blame] | 20 | class vop { |
| 21 | field bits<9> SI3; |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 22 | field bits<10> VI3; |
Tom Stellard | 94d2e99 | 2014-10-07 23:51:34 +0000 | [diff] [blame] | 23 | } |
| 24 | |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 25 | class vopc <bits<8> si, bits<8> vi = !add(0x40, si)> : vop { |
Tom Stellard | 0aec587 | 2014-10-07 23:51:39 +0000 | [diff] [blame] | 26 | field bits<8> SI = si; |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 27 | field bits<8> VI = vi; |
Tom Stellard | 0aec587 | 2014-10-07 23:51:39 +0000 | [diff] [blame] | 28 | |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 29 | field bits<9> SI3 = {0, si{7-0}}; |
| 30 | field bits<10> VI3 = {0, 0, vi{7-0}}; |
Tom Stellard | 0aec587 | 2014-10-07 23:51:39 +0000 | [diff] [blame] | 31 | } |
| 32 | |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 33 | class vop1 <bits<8> si, bits<8> vi = si> : vop { |
| 34 | field bits<8> SI = si; |
| 35 | field bits<8> VI = vi; |
Tom Stellard | 94d2e99 | 2014-10-07 23:51:34 +0000 | [diff] [blame] | 36 | |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 37 | field bits<9> SI3 = {1, 1, si{6-0}}; |
| 38 | field bits<10> VI3 = !add(0x140, vi); |
Tom Stellard | 94d2e99 | 2014-10-07 23:51:34 +0000 | [diff] [blame] | 39 | } |
| 40 | |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 41 | class vop2 <bits<6> si, bits<6> vi = si> : vop { |
Tom Stellard | bec5a24 | 2014-10-07 23:51:38 +0000 | [diff] [blame] | 42 | field bits<6> SI = si; |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 43 | field bits<6> VI = vi; |
Tom Stellard | bec5a24 | 2014-10-07 23:51:38 +0000 | [diff] [blame] | 44 | |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 45 | field bits<9> SI3 = {1, 0, 0, si{5-0}}; |
| 46 | field bits<10> VI3 = {0, 1, 0, 0, vi{5-0}}; |
Tom Stellard | bec5a24 | 2014-10-07 23:51:38 +0000 | [diff] [blame] | 47 | } |
| 48 | |
Marek Olsak | f0b130a | 2015-01-15 18:43:06 +0000 | [diff] [blame] | 49 | // Specify a VOP2 opcode for SI and VOP3 opcode for VI |
| 50 | // that doesn't have VOP2 encoding on VI |
| 51 | class vop23 <bits<6> si, bits<10> vi> : vop2 <si> { |
| 52 | let VI3 = vi; |
| 53 | } |
| 54 | |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 55 | class vop3 <bits<9> si, bits<10> vi = {0, si}> : vop { |
| 56 | let SI3 = si; |
| 57 | let VI3 = vi; |
| 58 | } |
| 59 | |
| 60 | class sop1 <bits<8> si, bits<8> vi = si> { |
| 61 | field bits<8> SI = si; |
| 62 | field bits<8> VI = vi; |
| 63 | } |
| 64 | |
| 65 | class sop2 <bits<7> si, bits<7> vi = si> { |
| 66 | field bits<7> SI = si; |
| 67 | field bits<7> VI = vi; |
| 68 | } |
| 69 | |
| 70 | class sopk <bits<5> si, bits<5> vi = si> { |
| 71 | field bits<5> SI = si; |
| 72 | field bits<5> VI = vi; |
Tom Stellard | 845bb3c | 2014-10-07 23:51:41 +0000 | [diff] [blame] | 73 | } |
| 74 | |
Tom Stellard | c721a23 | 2014-05-16 20:56:47 +0000 | [diff] [blame] | 75 | // Execpt for the NONE field, this must be kept in sync with the SISubtarget enum |
Marek Olsak | a93603d | 2015-01-15 18:42:51 +0000 | [diff] [blame] | 76 | // in AMDGPUInstrInfo.cpp |
Tom Stellard | c721a23 | 2014-05-16 20:56:47 +0000 | [diff] [blame] | 77 | def SISubtarget { |
| 78 | int NONE = -1; |
| 79 | int SI = 0; |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 80 | int VI = 1; |
Tom Stellard | c721a23 | 2014-05-16 20:56:47 +0000 | [diff] [blame] | 81 | } |
| 82 | |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 83 | //===----------------------------------------------------------------------===// |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 84 | // SI DAG Nodes |
| 85 | //===----------------------------------------------------------------------===// |
| 86 | |
Tom Stellard | 9fa1791 | 2013-08-14 23:24:45 +0000 | [diff] [blame] | 87 | def SIload_constant : SDNode<"AMDGPUISD::LOAD_CONSTANT", |
Tom Stellard | 868fd92 | 2014-04-17 21:00:11 +0000 | [diff] [blame] | 88 | SDTypeProfile<1, 2, [SDTCisVT<0, f32>, SDTCisVT<1, v4i32>, SDTCisVT<2, i32>]>, |
Tom Stellard | 9fa1791 | 2013-08-14 23:24:45 +0000 | [diff] [blame] | 89 | [SDNPMayLoad, SDNPMemOperand] |
| 90 | >; |
| 91 | |
Tom Stellard | afcf12f | 2013-09-12 02:55:14 +0000 | [diff] [blame] | 92 | def SItbuffer_store : SDNode<"AMDGPUISD::TBUFFER_STORE_FORMAT", |
| 93 | SDTypeProfile<0, 13, |
Tom Stellard | 868fd92 | 2014-04-17 21:00:11 +0000 | [diff] [blame] | 94 | [SDTCisVT<0, v4i32>, // rsrc(SGPR) |
Tom Stellard | afcf12f | 2013-09-12 02:55:14 +0000 | [diff] [blame] | 95 | SDTCisVT<1, iAny>, // vdata(VGPR) |
| 96 | SDTCisVT<2, i32>, // num_channels(imm) |
| 97 | SDTCisVT<3, i32>, // vaddr(VGPR) |
| 98 | SDTCisVT<4, i32>, // soffset(SGPR) |
| 99 | SDTCisVT<5, i32>, // inst_offset(imm) |
| 100 | SDTCisVT<6, i32>, // dfmt(imm) |
| 101 | SDTCisVT<7, i32>, // nfmt(imm) |
| 102 | SDTCisVT<8, i32>, // offen(imm) |
| 103 | SDTCisVT<9, i32>, // idxen(imm) |
| 104 | SDTCisVT<10, i32>, // glc(imm) |
| 105 | SDTCisVT<11, i32>, // slc(imm) |
| 106 | SDTCisVT<12, i32> // tfe(imm) |
| 107 | ]>, |
| 108 | [SDNPMayStore, SDNPMemOperand, SDNPHasChain] |
| 109 | >; |
| 110 | |
Tom Stellard | 9fa1791 | 2013-08-14 23:24:45 +0000 | [diff] [blame] | 111 | def SIload_input : SDNode<"AMDGPUISD::LOAD_INPUT", |
Tom Stellard | 868fd92 | 2014-04-17 21:00:11 +0000 | [diff] [blame] | 112 | SDTypeProfile<1, 3, [SDTCisVT<0, v4f32>, SDTCisVT<1, v4i32>, SDTCisVT<2, i16>, |
Tom Stellard | 9fa1791 | 2013-08-14 23:24:45 +0000 | [diff] [blame] | 113 | SDTCisVT<3, i32>]> |
| 114 | >; |
| 115 | |
| 116 | class SDSample<string opcode> : SDNode <opcode, |
Tom Stellard | 6785065 | 2013-08-14 23:24:53 +0000 | [diff] [blame] | 117 | SDTypeProfile<1, 4, [SDTCisVT<0, v4f32>, SDTCisVT<2, v32i8>, |
Tom Stellard | 868fd92 | 2014-04-17 21:00:11 +0000 | [diff] [blame] | 118 | SDTCisVT<3, v4i32>, SDTCisVT<4, i32>]> |
Tom Stellard | 9fa1791 | 2013-08-14 23:24:45 +0000 | [diff] [blame] | 119 | >; |
| 120 | |
| 121 | def SIsample : SDSample<"AMDGPUISD::SAMPLE">; |
| 122 | def SIsampleb : SDSample<"AMDGPUISD::SAMPLEB">; |
| 123 | def SIsampled : SDSample<"AMDGPUISD::SAMPLED">; |
| 124 | def SIsamplel : SDSample<"AMDGPUISD::SAMPLEL">; |
| 125 | |
Tom Stellard | 067c815 | 2014-07-21 14:01:14 +0000 | [diff] [blame] | 126 | def SIconstdata_ptr : SDNode< |
| 127 | "AMDGPUISD::CONST_DATA_PTR", SDTypeProfile <1, 0, [SDTCisVT<0, i64>]> |
| 128 | >; |
| 129 | |
Tom Stellard | 381a94a | 2015-05-12 15:00:49 +0000 | [diff] [blame] | 130 | //===----------------------------------------------------------------------===// |
| 131 | // SDNodes and PatFrag for local loads and stores to enable s_mov_b32 m0, -1 |
| 132 | // to be glued to the memory instructions. |
| 133 | //===----------------------------------------------------------------------===// |
| 134 | |
| 135 | def SIld_local : SDNode <"ISD::LOAD", SDTLoad, |
| 136 | [SDNPHasChain, SDNPMayLoad, SDNPMemOperand, SDNPInGlue] |
| 137 | >; |
| 138 | |
| 139 | def si_ld_local : PatFrag <(ops node:$ptr), (SIld_local node:$ptr), [{ |
| 140 | return isLocalLoad(cast<LoadSDNode>(N)); |
| 141 | }]>; |
| 142 | |
| 143 | def si_load_local : PatFrag <(ops node:$ptr), (si_ld_local node:$ptr), [{ |
| 144 | return cast<LoadSDNode>(N)->getAddressingMode() == ISD::UNINDEXED && |
| 145 | cast<LoadSDNode>(N)->getExtensionType() == ISD::NON_EXTLOAD; |
| 146 | }]>; |
| 147 | |
| 148 | def si_load_local_align8 : Aligned8Bytes < |
| 149 | (ops node:$ptr), (si_load_local node:$ptr) |
| 150 | >; |
| 151 | |
| 152 | def si_sextload_local : PatFrag <(ops node:$ptr), (si_ld_local node:$ptr), [{ |
| 153 | return cast<LoadSDNode>(N)->getExtensionType() == ISD::SEXTLOAD; |
| 154 | }]>; |
| 155 | def si_az_extload_local : AZExtLoadBase <si_ld_local>; |
| 156 | |
| 157 | multiclass SIExtLoadLocal <PatFrag ld_node> { |
| 158 | |
| 159 | def _i8 : PatFrag <(ops node:$ptr), (ld_node node:$ptr), |
| 160 | [{return cast<LoadSDNode>(N)->getMemoryVT() == MVT::i8;}] |
| 161 | >; |
| 162 | |
| 163 | def _i16 : PatFrag <(ops node:$ptr), (ld_node node:$ptr), |
| 164 | [{return cast<LoadSDNode>(N)->getMemoryVT() == MVT::i16;}] |
| 165 | >; |
| 166 | } |
| 167 | |
| 168 | defm si_sextload_local : SIExtLoadLocal <si_sextload_local>; |
| 169 | defm si_az_extload_local : SIExtLoadLocal <si_az_extload_local>; |
| 170 | |
| 171 | def SIst_local : SDNode <"ISD::STORE", SDTStore, |
| 172 | [SDNPHasChain, SDNPMayStore, SDNPMemOperand, SDNPInGlue] |
| 173 | >; |
| 174 | |
| 175 | def si_st_local : PatFrag < |
| 176 | (ops node:$val, node:$ptr), (SIst_local node:$val, node:$ptr), [{ |
| 177 | return isLocalStore(cast<StoreSDNode>(N)); |
| 178 | }]>; |
| 179 | |
| 180 | def si_store_local : PatFrag < |
| 181 | (ops node:$val, node:$ptr), (si_st_local node:$val, node:$ptr), [{ |
| 182 | return cast<StoreSDNode>(N)->getAddressingMode() == ISD::UNINDEXED && |
| 183 | !cast<StoreSDNode>(N)->isTruncatingStore(); |
| 184 | }]>; |
| 185 | |
| 186 | def si_store_local_align8 : Aligned8Bytes < |
| 187 | (ops node:$val, node:$ptr), (si_store_local node:$val, node:$ptr) |
| 188 | >; |
| 189 | |
| 190 | def si_truncstore_local : PatFrag < |
| 191 | (ops node:$val, node:$ptr), (si_st_local node:$val, node:$ptr), [{ |
| 192 | return cast<StoreSDNode>(N)->isTruncatingStore(); |
| 193 | }]>; |
| 194 | |
| 195 | def si_truncstore_local_i8 : PatFrag < |
| 196 | (ops node:$val, node:$ptr), (si_truncstore_local node:$val, node:$ptr), [{ |
| 197 | return cast<StoreSDNode>(N)->getMemoryVT() == MVT::i8; |
| 198 | }]>; |
| 199 | |
| 200 | def si_truncstore_local_i16 : PatFrag < |
| 201 | (ops node:$val, node:$ptr), (si_truncstore_local node:$val, node:$ptr), [{ |
| 202 | return cast<StoreSDNode>(N)->getMemoryVT() == MVT::i16; |
| 203 | }]>; |
| 204 | |
| 205 | multiclass SIAtomicM0Glue2 <string op_name> { |
| 206 | |
| 207 | def _glue : SDNode <"ISD::ATOMIC_"#op_name, SDTAtomic2, |
| 208 | [SDNPHasChain, SDNPMayStore, SDNPMayLoad, SDNPMemOperand, SDNPInGlue] |
| 209 | >; |
| 210 | |
| 211 | def _local : local_binary_atomic_op <!cast<SDNode>(NAME#"_glue")>; |
| 212 | } |
| 213 | |
| 214 | defm si_atomic_load_add : SIAtomicM0Glue2 <"LOAD_ADD">; |
| 215 | defm si_atomic_load_and : SIAtomicM0Glue2 <"LOAD_AND">; |
| 216 | defm si_atomic_load_min : SIAtomicM0Glue2 <"LOAD_MIN">; |
| 217 | defm si_atomic_load_max : SIAtomicM0Glue2 <"LOAD_MAX">; |
| 218 | defm si_atomic_load_or : SIAtomicM0Glue2 <"LOAD_OR">; |
| 219 | defm si_atomic_load_sub : SIAtomicM0Glue2 <"LOAD_SUB">; |
| 220 | defm si_atomic_load_xor : SIAtomicM0Glue2 <"LOAD_XOR">; |
| 221 | defm si_atomic_load_umin : SIAtomicM0Glue2 <"LOAD_UMIN">; |
| 222 | defm si_atomic_load_umax : SIAtomicM0Glue2 <"LOAD_UMAX">; |
| 223 | defm si_atomic_swap : SIAtomicM0Glue2 <"SWAP">; |
| 224 | |
| 225 | def si_atomic_cmp_swap_glue : SDNode <"ISD::ATOMIC_CMP_SWAP", SDTAtomic3, |
| 226 | [SDNPHasChain, SDNPMayStore, SDNPMayLoad, SDNPMemOperand, SDNPInGlue] |
| 227 | >; |
| 228 | |
| 229 | defm si_atomic_cmp_swap : AtomicCmpSwapLocal <si_atomic_cmp_swap_glue>; |
| 230 | |
Tom Stellard | 26075d5 | 2013-02-07 19:39:38 +0000 | [diff] [blame] | 231 | // Transformation function, extract the lower 32bit of a 64bit immediate |
| 232 | def LO32 : SDNodeXForm<imm, [{ |
Sergey Dmitrouk | 842a51b | 2015-04-28 14:05:47 +0000 | [diff] [blame] | 233 | return CurDAG->getTargetConstant(N->getZExtValue() & 0xffffffff, SDLoc(N), |
| 234 | MVT::i32); |
Tom Stellard | 26075d5 | 2013-02-07 19:39:38 +0000 | [diff] [blame] | 235 | }]>; |
| 236 | |
Tom Stellard | ab8a8c8 | 2013-07-12 18:15:02 +0000 | [diff] [blame] | 237 | def LO32f : SDNodeXForm<fpimm, [{ |
Benjamin Kramer | c22c790 | 2013-07-12 20:18:05 +0000 | [diff] [blame] | 238 | APInt V = N->getValueAPF().bitcastToAPInt().trunc(32); |
| 239 | return CurDAG->getTargetConstantFP(APFloat(APFloat::IEEEsingle, V), MVT::f32); |
Tom Stellard | ab8a8c8 | 2013-07-12 18:15:02 +0000 | [diff] [blame] | 240 | }]>; |
| 241 | |
Tom Stellard | 26075d5 | 2013-02-07 19:39:38 +0000 | [diff] [blame] | 242 | // Transformation function, extract the upper 32bit of a 64bit immediate |
| 243 | def HI32 : SDNodeXForm<imm, [{ |
Sergey Dmitrouk | 842a51b | 2015-04-28 14:05:47 +0000 | [diff] [blame] | 244 | return CurDAG->getTargetConstant(N->getZExtValue() >> 32, SDLoc(N), MVT::i32); |
Tom Stellard | 26075d5 | 2013-02-07 19:39:38 +0000 | [diff] [blame] | 245 | }]>; |
| 246 | |
Tom Stellard | ab8a8c8 | 2013-07-12 18:15:02 +0000 | [diff] [blame] | 247 | def HI32f : SDNodeXForm<fpimm, [{ |
Benjamin Kramer | c22c790 | 2013-07-12 20:18:05 +0000 | [diff] [blame] | 248 | APInt V = N->getValueAPF().bitcastToAPInt().lshr(32).trunc(32); |
Sergey Dmitrouk | 842a51b | 2015-04-28 14:05:47 +0000 | [diff] [blame] | 249 | return CurDAG->getTargetConstantFP(APFloat(APFloat::IEEEsingle, V), SDLoc(N), |
| 250 | MVT::f32); |
Tom Stellard | ab8a8c8 | 2013-07-12 18:15:02 +0000 | [diff] [blame] | 251 | }]>; |
| 252 | |
Tom Stellard | 044e418 | 2014-02-06 18:36:34 +0000 | [diff] [blame] | 253 | def IMM8bitDWORD : PatLeaf <(imm), |
| 254 | [{return (N->getZExtValue() & ~0x3FC) == 0;}] |
Tom Stellard | 8909380 | 2013-02-07 19:39:40 +0000 | [diff] [blame] | 255 | >; |
| 256 | |
Tom Stellard | 044e418 | 2014-02-06 18:36:34 +0000 | [diff] [blame] | 257 | def as_dword_i32imm : SDNodeXForm<imm, [{ |
Sergey Dmitrouk | 842a51b | 2015-04-28 14:05:47 +0000 | [diff] [blame] | 258 | return CurDAG->getTargetConstant(N->getZExtValue() >> 2, SDLoc(N), MVT::i32); |
Tom Stellard | 044e418 | 2014-02-06 18:36:34 +0000 | [diff] [blame] | 259 | }]>; |
| 260 | |
Tom Stellard | afcf12f | 2013-09-12 02:55:14 +0000 | [diff] [blame] | 261 | def as_i1imm : SDNodeXForm<imm, [{ |
Sergey Dmitrouk | 842a51b | 2015-04-28 14:05:47 +0000 | [diff] [blame] | 262 | return CurDAG->getTargetConstant(N->getZExtValue(), SDLoc(N), MVT::i1); |
Tom Stellard | afcf12f | 2013-09-12 02:55:14 +0000 | [diff] [blame] | 263 | }]>; |
| 264 | |
| 265 | def as_i8imm : SDNodeXForm<imm, [{ |
Sergey Dmitrouk | 842a51b | 2015-04-28 14:05:47 +0000 | [diff] [blame] | 266 | return CurDAG->getTargetConstant(N->getZExtValue(), SDLoc(N), MVT::i8); |
Tom Stellard | afcf12f | 2013-09-12 02:55:14 +0000 | [diff] [blame] | 267 | }]>; |
| 268 | |
Tom Stellard | 07a10a3 | 2013-06-03 17:39:43 +0000 | [diff] [blame] | 269 | def as_i16imm : SDNodeXForm<imm, [{ |
Sergey Dmitrouk | 842a51b | 2015-04-28 14:05:47 +0000 | [diff] [blame] | 270 | return CurDAG->getTargetConstant(N->getSExtValue(), SDLoc(N), MVT::i16); |
Tom Stellard | 07a10a3 | 2013-06-03 17:39:43 +0000 | [diff] [blame] | 271 | }]>; |
| 272 | |
Tom Stellard | 044e418 | 2014-02-06 18:36:34 +0000 | [diff] [blame] | 273 | def as_i32imm: SDNodeXForm<imm, [{ |
Sergey Dmitrouk | 842a51b | 2015-04-28 14:05:47 +0000 | [diff] [blame] | 274 | return CurDAG->getTargetConstant(N->getSExtValue(), SDLoc(N), MVT::i32); |
Tom Stellard | 044e418 | 2014-02-06 18:36:34 +0000 | [diff] [blame] | 275 | }]>; |
| 276 | |
Matt Arsenault | becd656 | 2014-12-03 05:22:35 +0000 | [diff] [blame] | 277 | def as_i64imm: SDNodeXForm<imm, [{ |
Sergey Dmitrouk | 842a51b | 2015-04-28 14:05:47 +0000 | [diff] [blame] | 278 | return CurDAG->getTargetConstant(N->getSExtValue(), SDLoc(N), MVT::i64); |
Matt Arsenault | becd656 | 2014-12-03 05:22:35 +0000 | [diff] [blame] | 279 | }]>; |
| 280 | |
Tom Stellard | fb77f00 | 2015-01-13 22:59:41 +0000 | [diff] [blame] | 281 | // Copied from the AArch64 backend: |
| 282 | def bitcast_fpimm_to_i32 : SDNodeXForm<fpimm, [{ |
| 283 | return CurDAG->getTargetConstant( |
Sergey Dmitrouk | 842a51b | 2015-04-28 14:05:47 +0000 | [diff] [blame] | 284 | N->getValueAPF().bitcastToAPInt().getZExtValue(), SDLoc(N), MVT::i32); |
Tom Stellard | fb77f00 | 2015-01-13 22:59:41 +0000 | [diff] [blame] | 285 | }]>; |
| 286 | |
| 287 | // Copied from the AArch64 backend: |
| 288 | def bitcast_fpimm_to_i64 : SDNodeXForm<fpimm, [{ |
| 289 | return CurDAG->getTargetConstant( |
Sergey Dmitrouk | 842a51b | 2015-04-28 14:05:47 +0000 | [diff] [blame] | 290 | N->getValueAPF().bitcastToAPInt().getZExtValue(), SDLoc(N), MVT::i64); |
Tom Stellard | fb77f00 | 2015-01-13 22:59:41 +0000 | [diff] [blame] | 291 | }]>; |
| 292 | |
Matt Arsenault | 99ed789 | 2014-03-19 22:19:49 +0000 | [diff] [blame] | 293 | def IMM8bit : PatLeaf <(imm), |
| 294 | [{return isUInt<8>(N->getZExtValue());}] |
| 295 | >; |
| 296 | |
Tom Stellard | 07a10a3 | 2013-06-03 17:39:43 +0000 | [diff] [blame] | 297 | def IMM12bit : PatLeaf <(imm), |
| 298 | [{return isUInt<12>(N->getZExtValue());}] |
Tom Stellard | 8909380 | 2013-02-07 19:39:40 +0000 | [diff] [blame] | 299 | >; |
| 300 | |
Matt Arsenault | 99ed789 | 2014-03-19 22:19:49 +0000 | [diff] [blame] | 301 | def IMM16bit : PatLeaf <(imm), |
| 302 | [{return isUInt<16>(N->getZExtValue());}] |
| 303 | >; |
| 304 | |
Marek Olsak | 58f61a8 | 2014-12-07 17:17:38 +0000 | [diff] [blame] | 305 | def IMM20bit : PatLeaf <(imm), |
| 306 | [{return isUInt<20>(N->getZExtValue());}] |
| 307 | >; |
| 308 | |
Tom Stellard | d6cb8e8 | 2014-05-09 16:42:21 +0000 | [diff] [blame] | 309 | def IMM32bit : PatLeaf <(imm), |
| 310 | [{return isUInt<32>(N->getZExtValue());}] |
| 311 | >; |
| 312 | |
Tom Stellard | e236794 | 2014-02-06 18:36:41 +0000 | [diff] [blame] | 313 | def mubuf_vaddr_offset : PatFrag< |
| 314 | (ops node:$ptr, node:$offset, node:$imm_offset), |
| 315 | (add (add node:$ptr, node:$offset), node:$imm_offset) |
| 316 | >; |
| 317 | |
Christian Konig | f82901a | 2013-02-26 17:52:23 +0000 | [diff] [blame] | 318 | class InlineImm <ValueType vt> : PatLeaf <(vt imm), [{ |
Tom Stellard | 7ed0b52 | 2014-04-03 20:19:27 +0000 | [diff] [blame] | 319 | return isInlineImmediate(N); |
Christian Konig | b559b07 | 2013-02-16 11:28:36 +0000 | [diff] [blame] | 320 | }]>; |
| 321 | |
Matt Arsenault | 303011a | 2014-12-17 21:04:08 +0000 | [diff] [blame] | 322 | class InlineFPImm <ValueType vt> : PatLeaf <(vt fpimm), [{ |
| 323 | return isInlineImmediate(N); |
| 324 | }]>; |
| 325 | |
Tom Stellard | df94dc3 | 2013-08-14 23:24:24 +0000 | [diff] [blame] | 326 | class SGPRImm <dag frag> : PatLeaf<frag, [{ |
Eric Christopher | 7792e32 | 2015-01-30 23:24:40 +0000 | [diff] [blame] | 327 | if (Subtarget->getGeneration() < AMDGPUSubtarget::SOUTHERN_ISLANDS) { |
Tom Stellard | df94dc3 | 2013-08-14 23:24:24 +0000 | [diff] [blame] | 328 | return false; |
| 329 | } |
| 330 | const SIRegisterInfo *SIRI = |
Eric Christopher | 7792e32 | 2015-01-30 23:24:40 +0000 | [diff] [blame] | 331 | static_cast<const SIRegisterInfo *>(Subtarget->getRegisterInfo()); |
Tom Stellard | df94dc3 | 2013-08-14 23:24:24 +0000 | [diff] [blame] | 332 | for (SDNode::use_iterator U = N->use_begin(), E = SDNode::use_end(); |
| 333 | U != E; ++U) { |
| 334 | if (SIRI->isSGPRClass(getOperandRegClass(*U, U.getOperandNo()))) { |
| 335 | return true; |
| 336 | } |
| 337 | } |
| 338 | return false; |
| 339 | }]>; |
| 340 | |
Tom Stellard | 01825af | 2014-07-21 14:01:08 +0000 | [diff] [blame] | 341 | //===----------------------------------------------------------------------===// |
| 342 | // Custom Operands |
| 343 | //===----------------------------------------------------------------------===// |
| 344 | |
Matt Arsenault | a98cd6a | 2013-12-19 05:32:55 +0000 | [diff] [blame] | 345 | def FRAMEri32 : Operand<iPTR> { |
Matt Arsenault | 06028dd | 2014-05-01 16:37:52 +0000 | [diff] [blame] | 346 | let MIOperandInfo = (ops i32:$ptr, i32imm:$index); |
Tom Stellard | 81d871d | 2013-11-13 23:36:50 +0000 | [diff] [blame] | 347 | } |
| 348 | |
Tom Stellard | d7e6f13 | 2015-04-08 01:09:26 +0000 | [diff] [blame] | 349 | def SoppBrTarget : AsmOperandClass { |
| 350 | let Name = "SoppBrTarget"; |
| 351 | let ParserMethod = "parseSOppBrTarget"; |
| 352 | } |
| 353 | |
Tom Stellard | 01825af | 2014-07-21 14:01:08 +0000 | [diff] [blame] | 354 | def sopp_brtarget : Operand<OtherVT> { |
| 355 | let EncoderMethod = "getSOPPBrEncoding"; |
| 356 | let OperandType = "OPERAND_PCREL"; |
Tom Stellard | d7e6f13 | 2015-04-08 01:09:26 +0000 | [diff] [blame] | 357 | let ParserMatchClass = SoppBrTarget; |
Tom Stellard | 01825af | 2014-07-21 14:01:08 +0000 | [diff] [blame] | 358 | } |
| 359 | |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 360 | include "SIInstrFormats.td" |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 361 | include "VIInstrFormats.td" |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 362 | |
Tom Stellard | d7e6f13 | 2015-04-08 01:09:26 +0000 | [diff] [blame] | 363 | def MubufOffsetMatchClass : AsmOperandClass { |
| 364 | let Name = "MubufOffset"; |
| 365 | let ParserMethod = "parseMubufOptionalOps"; |
| 366 | let RenderMethod = "addImmOperands"; |
| 367 | } |
| 368 | |
| 369 | class DSOffsetBaseMatchClass <string parser> : AsmOperandClass { |
| 370 | let Name = "DSOffset"#parser; |
| 371 | let ParserMethod = parser; |
| 372 | let RenderMethod = "addImmOperands"; |
| 373 | let PredicateMethod = "isDSOffset"; |
| 374 | } |
| 375 | |
| 376 | def DSOffsetMatchClass : DSOffsetBaseMatchClass <"parseDSOptionalOps">; |
| 377 | def DSOffsetGDSMatchClass : DSOffsetBaseMatchClass <"parseDSOffsetOptional">; |
| 378 | |
| 379 | def DSOffset01MatchClass : AsmOperandClass { |
| 380 | let Name = "DSOffset1"; |
| 381 | let ParserMethod = "parseDSOff01OptionalOps"; |
| 382 | let RenderMethod = "addImmOperands"; |
| 383 | let PredicateMethod = "isDSOffset01"; |
| 384 | } |
| 385 | |
| 386 | class GDSBaseMatchClass <string parser> : AsmOperandClass { |
| 387 | let Name = "GDS"#parser; |
| 388 | let PredicateMethod = "isImm"; |
| 389 | let ParserMethod = parser; |
| 390 | let RenderMethod = "addImmOperands"; |
| 391 | } |
| 392 | |
| 393 | def GDSMatchClass : GDSBaseMatchClass <"parseDSOptionalOps">; |
| 394 | def GDS01MatchClass : GDSBaseMatchClass <"parseDSOff01OptionalOps">; |
| 395 | |
Tom Stellard | 12a1910 | 2015-06-12 20:47:06 +0000 | [diff] [blame] | 396 | class GLCBaseMatchClass <string parser> : AsmOperandClass { |
| 397 | let Name = "GLC"#parser; |
Tom Stellard | d7e6f13 | 2015-04-08 01:09:26 +0000 | [diff] [blame] | 398 | let PredicateMethod = "isImm"; |
Matt Arsenault | 4c0487b | 2015-08-05 16:42:54 +0000 | [diff] [blame] | 399 | let ParserMethod = parser; |
Tom Stellard | d7e6f13 | 2015-04-08 01:09:26 +0000 | [diff] [blame] | 400 | let RenderMethod = "addImmOperands"; |
| 401 | } |
| 402 | |
Tom Stellard | 12a1910 | 2015-06-12 20:47:06 +0000 | [diff] [blame] | 403 | def GLCMubufMatchClass : GLCBaseMatchClass <"parseMubufOptionalOps">; |
| 404 | def GLCFlatMatchClass : GLCBaseMatchClass <"parseFlatOptionalOps">; |
| 405 | |
| 406 | class SLCBaseMatchClass <string parser> : AsmOperandClass { |
| 407 | let Name = "SLC"#parser; |
Tom Stellard | d7e6f13 | 2015-04-08 01:09:26 +0000 | [diff] [blame] | 408 | let PredicateMethod = "isImm"; |
Tom Stellard | 12a1910 | 2015-06-12 20:47:06 +0000 | [diff] [blame] | 409 | let ParserMethod = parser; |
Tom Stellard | d7e6f13 | 2015-04-08 01:09:26 +0000 | [diff] [blame] | 410 | let RenderMethod = "addImmOperands"; |
| 411 | } |
| 412 | |
Tom Stellard | 12a1910 | 2015-06-12 20:47:06 +0000 | [diff] [blame] | 413 | def SLCMubufMatchClass : SLCBaseMatchClass <"parseMubufOptionalOps">; |
| 414 | def SLCFlatMatchClass : SLCBaseMatchClass <"parseFlatOptionalOps">; |
| 415 | def SLCFlatAtomicMatchClass : SLCBaseMatchClass <"parseFlatAtomicOptionalOps">; |
| 416 | |
| 417 | class TFEBaseMatchClass <string parser> : AsmOperandClass { |
| 418 | let Name = "TFE"#parser; |
Tom Stellard | d7e6f13 | 2015-04-08 01:09:26 +0000 | [diff] [blame] | 419 | let PredicateMethod = "isImm"; |
Tom Stellard | 12a1910 | 2015-06-12 20:47:06 +0000 | [diff] [blame] | 420 | let ParserMethod = parser; |
Tom Stellard | d7e6f13 | 2015-04-08 01:09:26 +0000 | [diff] [blame] | 421 | let RenderMethod = "addImmOperands"; |
| 422 | } |
| 423 | |
Tom Stellard | 12a1910 | 2015-06-12 20:47:06 +0000 | [diff] [blame] | 424 | def TFEMubufMatchClass : TFEBaseMatchClass <"parseMubufOptionalOps">; |
| 425 | def TFEFlatMatchClass : TFEBaseMatchClass <"parseFlatOptionalOps">; |
| 426 | def TFEFlatAtomicMatchClass : TFEBaseMatchClass <"parseFlatAtomicOptionalOps">; |
| 427 | |
Tom Stellard | d7e6f13 | 2015-04-08 01:09:26 +0000 | [diff] [blame] | 428 | def OModMatchClass : AsmOperandClass { |
| 429 | let Name = "OMod"; |
| 430 | let PredicateMethod = "isImm"; |
| 431 | let ParserMethod = "parseVOP3OptionalOps"; |
| 432 | let RenderMethod = "addImmOperands"; |
| 433 | } |
| 434 | |
| 435 | def ClampMatchClass : AsmOperandClass { |
| 436 | let Name = "Clamp"; |
| 437 | let PredicateMethod = "isImm"; |
| 438 | let ParserMethod = "parseVOP3OptionalOps"; |
| 439 | let RenderMethod = "addImmOperands"; |
| 440 | } |
| 441 | |
Tom Stellard | 217361c | 2015-08-06 19:28:38 +0000 | [diff] [blame] | 442 | class SMRDOffsetBaseMatchClass <string predicate> : AsmOperandClass { |
| 443 | let Name = "SMRDOffset"#predicate; |
| 444 | let PredicateMethod = predicate; |
| 445 | let RenderMethod = "addImmOperands"; |
| 446 | } |
| 447 | |
| 448 | def SMRDOffsetMatchClass : SMRDOffsetBaseMatchClass <"isSMRDOffset">; |
| 449 | def SMRDLiteralOffsetMatchClass : SMRDOffsetBaseMatchClass < |
| 450 | "isSMRDLiteralOffset" |
| 451 | >; |
| 452 | |
Tom Stellard | 229d5e6 | 2014-08-05 14:48:12 +0000 | [diff] [blame] | 453 | let OperandType = "OPERAND_IMMEDIATE" in { |
| 454 | |
| 455 | def offen : Operand<i1> { |
| 456 | let PrintMethod = "printOffen"; |
| 457 | } |
| 458 | def idxen : Operand<i1> { |
| 459 | let PrintMethod = "printIdxen"; |
| 460 | } |
| 461 | def addr64 : Operand<i1> { |
| 462 | let PrintMethod = "printAddr64"; |
| 463 | } |
| 464 | def mbuf_offset : Operand<i16> { |
| 465 | let PrintMethod = "printMBUFOffset"; |
Tom Stellard | d7e6f13 | 2015-04-08 01:09:26 +0000 | [diff] [blame] | 466 | let ParserMatchClass = MubufOffsetMatchClass; |
Tom Stellard | 229d5e6 | 2014-08-05 14:48:12 +0000 | [diff] [blame] | 467 | } |
Tom Stellard | d7e6f13 | 2015-04-08 01:09:26 +0000 | [diff] [blame] | 468 | class ds_offset_base <AsmOperandClass mc> : Operand<i16> { |
Matt Arsenault | 61cc908 | 2014-10-10 22:16:07 +0000 | [diff] [blame] | 469 | let PrintMethod = "printDSOffset"; |
Tom Stellard | d7e6f13 | 2015-04-08 01:09:26 +0000 | [diff] [blame] | 470 | let ParserMatchClass = mc; |
Matt Arsenault | 61cc908 | 2014-10-10 22:16:07 +0000 | [diff] [blame] | 471 | } |
Tom Stellard | d7e6f13 | 2015-04-08 01:09:26 +0000 | [diff] [blame] | 472 | def ds_offset : ds_offset_base <DSOffsetMatchClass>; |
| 473 | def ds_offset_gds : ds_offset_base <DSOffsetGDSMatchClass>; |
| 474 | |
Matt Arsenault | 61cc908 | 2014-10-10 22:16:07 +0000 | [diff] [blame] | 475 | def ds_offset0 : Operand<i8> { |
| 476 | let PrintMethod = "printDSOffset0"; |
Tom Stellard | d7e6f13 | 2015-04-08 01:09:26 +0000 | [diff] [blame] | 477 | let ParserMatchClass = DSOffset01MatchClass; |
Matt Arsenault | 61cc908 | 2014-10-10 22:16:07 +0000 | [diff] [blame] | 478 | } |
| 479 | def ds_offset1 : Operand<i8> { |
| 480 | let PrintMethod = "printDSOffset1"; |
Tom Stellard | d7e6f13 | 2015-04-08 01:09:26 +0000 | [diff] [blame] | 481 | let ParserMatchClass = DSOffset01MatchClass; |
Matt Arsenault | 61cc908 | 2014-10-10 22:16:07 +0000 | [diff] [blame] | 482 | } |
Tom Stellard | d7e6f13 | 2015-04-08 01:09:26 +0000 | [diff] [blame] | 483 | class gds_base <AsmOperandClass mc> : Operand <i1> { |
Tom Stellard | 065e3d4 | 2015-03-09 18:49:54 +0000 | [diff] [blame] | 484 | let PrintMethod = "printGDS"; |
Tom Stellard | d7e6f13 | 2015-04-08 01:09:26 +0000 | [diff] [blame] | 485 | let ParserMatchClass = mc; |
Tom Stellard | 065e3d4 | 2015-03-09 18:49:54 +0000 | [diff] [blame] | 486 | } |
Tom Stellard | d7e6f13 | 2015-04-08 01:09:26 +0000 | [diff] [blame] | 487 | def gds : gds_base <GDSMatchClass>; |
| 488 | |
| 489 | def gds01 : gds_base <GDS01MatchClass>; |
| 490 | |
Tom Stellard | 12a1910 | 2015-06-12 20:47:06 +0000 | [diff] [blame] | 491 | class glc_base <AsmOperandClass mc> : Operand <i1> { |
Tom Stellard | 229d5e6 | 2014-08-05 14:48:12 +0000 | [diff] [blame] | 492 | let PrintMethod = "printGLC"; |
Tom Stellard | 12a1910 | 2015-06-12 20:47:06 +0000 | [diff] [blame] | 493 | let ParserMatchClass = mc; |
Tom Stellard | 229d5e6 | 2014-08-05 14:48:12 +0000 | [diff] [blame] | 494 | } |
Tom Stellard | 12a1910 | 2015-06-12 20:47:06 +0000 | [diff] [blame] | 495 | |
| 496 | def glc : glc_base <GLCMubufMatchClass>; |
| 497 | def glc_flat : glc_base <GLCFlatMatchClass>; |
| 498 | |
| 499 | class slc_base <AsmOperandClass mc> : Operand <i1> { |
Tom Stellard | 229d5e6 | 2014-08-05 14:48:12 +0000 | [diff] [blame] | 500 | let PrintMethod = "printSLC"; |
Tom Stellard | 12a1910 | 2015-06-12 20:47:06 +0000 | [diff] [blame] | 501 | let ParserMatchClass = mc; |
Tom Stellard | 229d5e6 | 2014-08-05 14:48:12 +0000 | [diff] [blame] | 502 | } |
Tom Stellard | 12a1910 | 2015-06-12 20:47:06 +0000 | [diff] [blame] | 503 | |
| 504 | def slc : slc_base <SLCMubufMatchClass>; |
| 505 | def slc_flat : slc_base <SLCFlatMatchClass>; |
| 506 | def slc_flat_atomic : slc_base <SLCFlatAtomicMatchClass>; |
| 507 | |
| 508 | class tfe_base <AsmOperandClass mc> : Operand <i1> { |
Tom Stellard | 229d5e6 | 2014-08-05 14:48:12 +0000 | [diff] [blame] | 509 | let PrintMethod = "printTFE"; |
Tom Stellard | 12a1910 | 2015-06-12 20:47:06 +0000 | [diff] [blame] | 510 | let ParserMatchClass = mc; |
Tom Stellard | 229d5e6 | 2014-08-05 14:48:12 +0000 | [diff] [blame] | 511 | } |
| 512 | |
Tom Stellard | 12a1910 | 2015-06-12 20:47:06 +0000 | [diff] [blame] | 513 | def tfe : tfe_base <TFEMubufMatchClass>; |
| 514 | def tfe_flat : tfe_base <TFEFlatMatchClass>; |
| 515 | def tfe_flat_atomic : tfe_base <TFEFlatAtomicMatchClass>; |
| 516 | |
Matt Arsenault | 9706978 | 2014-09-30 19:49:48 +0000 | [diff] [blame] | 517 | def omod : Operand <i32> { |
| 518 | let PrintMethod = "printOModSI"; |
Tom Stellard | d7e6f13 | 2015-04-08 01:09:26 +0000 | [diff] [blame] | 519 | let ParserMatchClass = OModMatchClass; |
Matt Arsenault | 9706978 | 2014-09-30 19:49:48 +0000 | [diff] [blame] | 520 | } |
| 521 | |
| 522 | def ClampMod : Operand <i1> { |
| 523 | let PrintMethod = "printClampSI"; |
Tom Stellard | d7e6f13 | 2015-04-08 01:09:26 +0000 | [diff] [blame] | 524 | let ParserMatchClass = ClampMatchClass; |
Matt Arsenault | 9706978 | 2014-09-30 19:49:48 +0000 | [diff] [blame] | 525 | } |
| 526 | |
Tom Stellard | 217361c | 2015-08-06 19:28:38 +0000 | [diff] [blame] | 527 | def smrd_offset : Operand <i32> { |
| 528 | let PrintMethod = "printU32ImmOperand"; |
| 529 | let ParserMatchClass = SMRDOffsetMatchClass; |
| 530 | } |
| 531 | |
| 532 | def smrd_literal_offset : Operand <i32> { |
| 533 | let PrintMethod = "printU32ImmOperand"; |
| 534 | let ParserMatchClass = SMRDLiteralOffsetMatchClass; |
| 535 | } |
| 536 | |
Tom Stellard | 229d5e6 | 2014-08-05 14:48:12 +0000 | [diff] [blame] | 537 | } // End OperandType = "OPERAND_IMMEDIATE" |
| 538 | |
Tom Stellard | c050392 | 2015-03-12 21:34:22 +0000 | [diff] [blame] | 539 | def VOPDstS64 : VOPDstOperand <SReg_64>; |
| 540 | |
Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 541 | //===----------------------------------------------------------------------===// |
Tom Stellard | b02c268 | 2014-06-24 23:33:07 +0000 | [diff] [blame] | 542 | // Complex patterns |
| 543 | //===----------------------------------------------------------------------===// |
| 544 | |
Tom Stellard | 85e8b6d | 2014-08-22 18:49:33 +0000 | [diff] [blame] | 545 | def DS1Addr1Offset : ComplexPattern<i32, 2, "SelectDS1Addr1Offset">; |
Tom Stellard | f3fc555 | 2014-08-22 18:49:35 +0000 | [diff] [blame] | 546 | def DS64Bit4ByteAligned : ComplexPattern<i32, 3, "SelectDS64Bit4ByteAligned">; |
Tom Stellard | 85e8b6d | 2014-08-22 18:49:33 +0000 | [diff] [blame] | 547 | |
Tom Stellard | b02094e | 2014-07-21 15:45:01 +0000 | [diff] [blame] | 548 | def MUBUFAddr32 : ComplexPattern<i64, 9, "SelectMUBUFAddr32">; |
Tom Stellard | 1f9939f | 2015-02-27 14:59:41 +0000 | [diff] [blame] | 549 | def MUBUFAddr64 : ComplexPattern<i64, 7, "SelectMUBUFAddr64">; |
Tom Stellard | c53861a | 2015-02-11 00:34:32 +0000 | [diff] [blame] | 550 | def MUBUFAddr64Atomic : ComplexPattern<i64, 5, "SelectMUBUFAddr64">; |
Tom Stellard | b02094e | 2014-07-21 15:45:01 +0000 | [diff] [blame] | 551 | def MUBUFScratch : ComplexPattern<i64, 4, "SelectMUBUFScratch">; |
Tom Stellard | 155bbb7 | 2014-08-11 22:18:17 +0000 | [diff] [blame] | 552 | def MUBUFOffset : ComplexPattern<i64, 6, "SelectMUBUFOffset">; |
Tom Stellard | 7980fc8 | 2014-09-25 18:30:26 +0000 | [diff] [blame] | 553 | def MUBUFOffsetAtomic : ComplexPattern<i64, 4, "SelectMUBUFOffset">; |
Tom Stellard | b02c268 | 2014-06-24 23:33:07 +0000 | [diff] [blame] | 554 | |
Tom Stellard | dee26a2 | 2015-08-06 19:28:30 +0000 | [diff] [blame] | 555 | def SMRDImm : ComplexPattern<i64, 2, "SelectSMRDImm">; |
Tom Stellard | 217361c | 2015-08-06 19:28:38 +0000 | [diff] [blame] | 556 | def SMRDImm32 : ComplexPattern<i64, 2, "SelectSMRDImm32">; |
Tom Stellard | dee26a2 | 2015-08-06 19:28:30 +0000 | [diff] [blame] | 557 | def SMRDSgpr : ComplexPattern<i64, 2, "SelectSMRDSgpr">; |
| 558 | def SMRDBufferImm : ComplexPattern<i32, 1, "SelectSMRDBufferImm">; |
Tom Stellard | 217361c | 2015-08-06 19:28:38 +0000 | [diff] [blame] | 559 | def SMRDBufferImm32 : ComplexPattern<i32, 1, "SelectSMRDBufferImm32">; |
Tom Stellard | dee26a2 | 2015-08-06 19:28:30 +0000 | [diff] [blame] | 560 | def SMRDBufferSgpr : ComplexPattern<i32, 1, "SelectSMRDBufferSgpr">; |
| 561 | |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 562 | def VOP3Mods0 : ComplexPattern<untyped, 4, "SelectVOP3Mods0">; |
Tom Stellard | db5a11f | 2015-07-13 15:47:57 +0000 | [diff] [blame] | 563 | def VOP3NoMods0 : ComplexPattern<untyped, 4, "SelectVOP3NoMods0">; |
Matt Arsenault | 1cffa4c | 2014-11-13 19:49:04 +0000 | [diff] [blame] | 564 | def VOP3Mods0Clamp : ComplexPattern<untyped, 3, "SelectVOP3Mods0Clamp">; |
Matt Arsenault | 4831ce5 | 2015-01-06 23:00:37 +0000 | [diff] [blame] | 565 | def VOP3Mods0Clamp0OMod : ComplexPattern<untyped, 4, "SelectVOP3Mods0Clamp0OMod">; |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 566 | def VOP3Mods : ComplexPattern<untyped, 2, "SelectVOP3Mods">; |
Tom Stellard | db5a11f | 2015-07-13 15:47:57 +0000 | [diff] [blame] | 567 | def VOP3NoMods : ComplexPattern<untyped, 2, "SelectVOP3NoMods">; |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 568 | |
Tom Stellard | b02c268 | 2014-06-24 23:33:07 +0000 | [diff] [blame] | 569 | //===----------------------------------------------------------------------===// |
Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 570 | // SI assembler operands |
| 571 | //===----------------------------------------------------------------------===// |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 572 | |
Christian Konig | eabf833 | 2013-02-21 15:16:49 +0000 | [diff] [blame] | 573 | def SIOperand { |
| 574 | int ZERO = 0x80; |
Christian Konig | d303996 | 2013-02-26 17:52:09 +0000 | [diff] [blame] | 575 | int VCC = 0x6A; |
Matt Arsenault | 3f98140 | 2014-09-15 15:41:53 +0000 | [diff] [blame] | 576 | int FLAT_SCR = 0x68; |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 577 | } |
| 578 | |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 579 | def SRCMODS { |
| 580 | int NONE = 0; |
Marek Olsak | 7d77728 | 2015-03-24 13:40:15 +0000 | [diff] [blame] | 581 | int NEG = 1; |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 582 | } |
| 583 | |
| 584 | def DSTCLAMP { |
| 585 | int NONE = 0; |
| 586 | } |
| 587 | |
| 588 | def DSTOMOD { |
| 589 | int NONE = 0; |
| 590 | } |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 591 | |
Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 592 | //===----------------------------------------------------------------------===// |
| 593 | // |
| 594 | // SI Instruction multiclass helpers. |
| 595 | // |
| 596 | // Instructions with _32 take 32-bit operands. |
| 597 | // Instructions with _64 take 64-bit operands. |
| 598 | // |
| 599 | // VOP_* instructions can use either a 32-bit or 64-bit encoding. The 32-bit |
| 600 | // encoding is the standard encoding, but instruction that make use of |
| 601 | // any of the instruction modifiers must use the 64-bit encoding. |
| 602 | // |
| 603 | // Instructions with _e32 use the 32-bit encoding. |
| 604 | // Instructions with _e64 use the 64-bit encoding. |
| 605 | // |
| 606 | //===----------------------------------------------------------------------===// |
| 607 | |
Tom Stellard | c470c96 | 2014-10-01 14:44:42 +0000 | [diff] [blame] | 608 | class SIMCInstr <string pseudo, int subtarget> { |
| 609 | string PseudoInstr = pseudo; |
| 610 | int Subtarget = subtarget; |
| 611 | } |
| 612 | |
Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 613 | //===----------------------------------------------------------------------===// |
Tom Stellard | 3a35d8f | 2014-10-01 14:44:45 +0000 | [diff] [blame] | 614 | // EXP classes |
| 615 | //===----------------------------------------------------------------------===// |
| 616 | |
| 617 | class EXPCommon : InstSI< |
| 618 | (outs), |
| 619 | (ins i32imm:$en, i32imm:$tgt, i32imm:$compr, i32imm:$done, i32imm:$vm, |
Tom Stellard | 45c0b3a | 2015-01-07 20:59:25 +0000 | [diff] [blame] | 620 | VGPR_32:$src0, VGPR_32:$src1, VGPR_32:$src2, VGPR_32:$src3), |
Tom Stellard | 326d6ec | 2014-11-05 14:50:53 +0000 | [diff] [blame] | 621 | "exp $en, $tgt, $compr, $done, $vm, $src0, $src1, $src2, $src3", |
Tom Stellard | 3a35d8f | 2014-10-01 14:44:45 +0000 | [diff] [blame] | 622 | [] > { |
| 623 | |
| 624 | let EXP_CNT = 1; |
| 625 | let Uses = [EXEC]; |
| 626 | } |
| 627 | |
| 628 | multiclass EXP_m { |
| 629 | |
Tom Stellard | 1ca873b | 2015-02-18 16:08:17 +0000 | [diff] [blame] | 630 | let isPseudo = 1, isCodeGenOnly = 1 in { |
Tom Stellard | 326d6ec | 2014-11-05 14:50:53 +0000 | [diff] [blame] | 631 | def "" : EXPCommon, SIMCInstr <"exp", SISubtarget.NONE> ; |
Tom Stellard | 3a35d8f | 2014-10-01 14:44:45 +0000 | [diff] [blame] | 632 | } |
| 633 | |
Tom Stellard | 326d6ec | 2014-11-05 14:50:53 +0000 | [diff] [blame] | 634 | def _si : EXPCommon, SIMCInstr <"exp", SISubtarget.SI>, EXPe; |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 635 | |
| 636 | def _vi : EXPCommon, SIMCInstr <"exp", SISubtarget.VI>, EXPe_vi; |
Tom Stellard | 3a35d8f | 2014-10-01 14:44:45 +0000 | [diff] [blame] | 637 | } |
| 638 | |
| 639 | //===----------------------------------------------------------------------===// |
Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 640 | // Scalar classes |
| 641 | //===----------------------------------------------------------------------===// |
| 642 | |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 643 | class SOP1_Pseudo <string opName, dag outs, dag ins, list<dag> pattern> : |
| 644 | SOP1 <outs, ins, "", pattern>, |
| 645 | SIMCInstr<opName, SISubtarget.NONE> { |
| 646 | let isPseudo = 1; |
Tom Stellard | 1ca873b | 2015-02-18 16:08:17 +0000 | [diff] [blame] | 647 | let isCodeGenOnly = 1; |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 648 | } |
Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 649 | |
Marek Olsak | 367447c | 2015-01-27 17:25:11 +0000 | [diff] [blame] | 650 | class SOP1_Real_si <sop1 op, string opName, dag outs, dag ins, string asm> : |
| 651 | SOP1 <outs, ins, asm, []>, |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 652 | SOP1e <op.SI>, |
Tom Stellard | d7e6f13 | 2015-04-08 01:09:26 +0000 | [diff] [blame] | 653 | SIMCInstr<opName, SISubtarget.SI> { |
| 654 | let isCodeGenOnly = 0; |
| 655 | let AssemblerPredicates = [isSICI]; |
| 656 | } |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 657 | |
Marek Olsak | 367447c | 2015-01-27 17:25:11 +0000 | [diff] [blame] | 658 | class SOP1_Real_vi <sop1 op, string opName, dag outs, dag ins, string asm> : |
| 659 | SOP1 <outs, ins, asm, []>, |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 660 | SOP1e <op.VI>, |
Tom Stellard | d7e6f13 | 2015-04-08 01:09:26 +0000 | [diff] [blame] | 661 | SIMCInstr<opName, SISubtarget.VI> { |
| 662 | let isCodeGenOnly = 0; |
| 663 | let AssemblerPredicates = [isVI]; |
| 664 | } |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 665 | |
Tom Stellard | e1e4a2d3 | 2015-02-13 21:02:37 +0000 | [diff] [blame] | 666 | multiclass SOP1_m <sop1 op, string opName, dag outs, dag ins, string asm, |
| 667 | list<dag> pattern> { |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 668 | |
Tom Stellard | e1e4a2d3 | 2015-02-13 21:02:37 +0000 | [diff] [blame] | 669 | def "" : SOP1_Pseudo <opName, outs, ins, pattern>; |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 670 | |
Tom Stellard | e1e4a2d3 | 2015-02-13 21:02:37 +0000 | [diff] [blame] | 671 | def _si : SOP1_Real_si <op, opName, outs, ins, asm>; |
| 672 | |
| 673 | def _vi : SOP1_Real_vi <op, opName, outs, ins, asm>; |
| 674 | |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 675 | } |
| 676 | |
Tom Stellard | e1e4a2d3 | 2015-02-13 21:02:37 +0000 | [diff] [blame] | 677 | multiclass SOP1_32 <sop1 op, string opName, list<dag> pattern> : SOP1_m < |
| 678 | op, opName, (outs SReg_32:$dst), (ins SSrc_32:$src0), |
| 679 | opName#" $dst, $src0", pattern |
| 680 | >; |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 681 | |
Tom Stellard | e1e4a2d3 | 2015-02-13 21:02:37 +0000 | [diff] [blame] | 682 | multiclass SOP1_64 <sop1 op, string opName, list<dag> pattern> : SOP1_m < |
| 683 | op, opName, (outs SReg_64:$dst), (ins SSrc_64:$src0), |
| 684 | opName#" $dst, $src0", pattern |
| 685 | >; |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 686 | |
| 687 | // no input, 64-bit output. |
| 688 | multiclass SOP1_64_0 <sop1 op, string opName, list<dag> pattern> { |
| 689 | def "" : SOP1_Pseudo <opName, (outs SReg_64:$dst), (ins), pattern>; |
| 690 | |
| 691 | def _si : SOP1_Real_si <op, opName, (outs SReg_64:$dst), (ins), |
Marek Olsak | 367447c | 2015-01-27 17:25:11 +0000 | [diff] [blame] | 692 | opName#" $dst"> { |
Matt Arsenault | e3dbcf6 | 2015-02-18 02:15:35 +0000 | [diff] [blame] | 693 | let ssrc0 = 0; |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 694 | } |
| 695 | |
| 696 | def _vi : SOP1_Real_vi <op, opName, (outs SReg_64:$dst), (ins), |
Marek Olsak | 367447c | 2015-01-27 17:25:11 +0000 | [diff] [blame] | 697 | opName#" $dst"> { |
Matt Arsenault | e3dbcf6 | 2015-02-18 02:15:35 +0000 | [diff] [blame] | 698 | let ssrc0 = 0; |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 699 | } |
| 700 | } |
Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 701 | |
Tom Stellard | ce449ad | 2015-02-18 16:08:11 +0000 | [diff] [blame] | 702 | // 64-bit input, no output |
| 703 | multiclass SOP1_1 <sop1 op, string opName, list<dag> pattern> { |
| 704 | def "" : SOP1_Pseudo <opName, (outs), (ins SReg_64:$src0), pattern>; |
| 705 | |
| 706 | def _si : SOP1_Real_si <op, opName, (outs), (ins SReg_64:$src0), |
| 707 | opName#" $src0"> { |
| 708 | let sdst = 0; |
| 709 | } |
| 710 | |
| 711 | def _vi : SOP1_Real_vi <op, opName, (outs), (ins SReg_64:$src0), |
| 712 | opName#" $src0"> { |
| 713 | let sdst = 0; |
| 714 | } |
| 715 | } |
| 716 | |
Matt Arsenault | 8333e43 | 2014-06-10 19:18:24 +0000 | [diff] [blame] | 717 | // 64-bit input, 32-bit output. |
Tom Stellard | e1e4a2d3 | 2015-02-13 21:02:37 +0000 | [diff] [blame] | 718 | multiclass SOP1_32_64 <sop1 op, string opName, list<dag> pattern> : SOP1_m < |
| 719 | op, opName, (outs SReg_32:$dst), (ins SSrc_64:$src0), |
| 720 | opName#" $dst, $src0", pattern |
| 721 | >; |
Matt Arsenault | 1a179e8 | 2014-11-13 20:23:36 +0000 | [diff] [blame] | 722 | |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 723 | class SOP2_Pseudo<string opName, dag outs, dag ins, list<dag> pattern> : |
| 724 | SOP2<outs, ins, "", pattern>, |
| 725 | SIMCInstr<opName, SISubtarget.NONE> { |
| 726 | let isPseudo = 1; |
Tom Stellard | 1ca873b | 2015-02-18 16:08:17 +0000 | [diff] [blame] | 727 | let isCodeGenOnly = 1; |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 728 | let Size = 4; |
Tom Stellard | 0c0008c | 2015-02-18 16:08:13 +0000 | [diff] [blame] | 729 | |
| 730 | // Pseudo instructions have no encodings, but adding this field here allows |
| 731 | // us to do: |
| 732 | // let sdst = xxx in { |
| 733 | // for multiclasses that include both real and pseudo instructions. |
| 734 | field bits<7> sdst = 0; |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 735 | } |
Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 736 | |
Marek Olsak | 367447c | 2015-01-27 17:25:11 +0000 | [diff] [blame] | 737 | class SOP2_Real_si<sop2 op, string opName, dag outs, dag ins, string asm> : |
| 738 | SOP2<outs, ins, asm, []>, |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 739 | SOP2e<op.SI>, |
Tom Stellard | d7e6f13 | 2015-04-08 01:09:26 +0000 | [diff] [blame] | 740 | SIMCInstr<opName, SISubtarget.SI> { |
| 741 | let AssemblerPredicates = [isSICI]; |
| 742 | } |
Matt Arsenault | 9481221 | 2014-11-14 18:18:16 +0000 | [diff] [blame] | 743 | |
Marek Olsak | 367447c | 2015-01-27 17:25:11 +0000 | [diff] [blame] | 744 | class SOP2_Real_vi<sop2 op, string opName, dag outs, dag ins, string asm> : |
| 745 | SOP2<outs, ins, asm, []>, |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 746 | SOP2e<op.VI>, |
Tom Stellard | d7e6f13 | 2015-04-08 01:09:26 +0000 | [diff] [blame] | 747 | SIMCInstr<opName, SISubtarget.VI> { |
| 748 | let AssemblerPredicates = [isVI]; |
| 749 | } |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 750 | |
Tom Stellard | ee21faa | 2015-02-18 16:08:09 +0000 | [diff] [blame] | 751 | multiclass SOP2_m <sop2 op, string opName, dag outs, dag ins, string asm, |
| 752 | list<dag> pattern> { |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 753 | |
Tom Stellard | ee21faa | 2015-02-18 16:08:09 +0000 | [diff] [blame] | 754 | def "" : SOP2_Pseudo <opName, outs, ins, pattern>; |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 755 | |
Tom Stellard | ee21faa | 2015-02-18 16:08:09 +0000 | [diff] [blame] | 756 | def _si : SOP2_Real_si <op, opName, outs, ins, asm>; |
| 757 | |
| 758 | def _vi : SOP2_Real_vi <op, opName, outs, ins, asm>; |
| 759 | |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 760 | } |
| 761 | |
Tom Stellard | ee21faa | 2015-02-18 16:08:09 +0000 | [diff] [blame] | 762 | multiclass SOP2_32 <sop2 op, string opName, list<dag> pattern> : SOP2_m < |
| 763 | op, opName, (outs SReg_32:$dst), (ins SSrc_32:$src0, SSrc_32:$src1), |
| 764 | opName#" $dst, $src0, $src1", pattern |
| 765 | >; |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 766 | |
Tom Stellard | ee21faa | 2015-02-18 16:08:09 +0000 | [diff] [blame] | 767 | multiclass SOP2_64 <sop2 op, string opName, list<dag> pattern> : SOP2_m < |
| 768 | op, opName, (outs SReg_64:$dst), (ins SSrc_64:$src0, SSrc_64:$src1), |
| 769 | opName#" $dst, $src0, $src1", pattern |
| 770 | >; |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 771 | |
Tom Stellard | ee21faa | 2015-02-18 16:08:09 +0000 | [diff] [blame] | 772 | multiclass SOP2_64_32 <sop2 op, string opName, list<dag> pattern> : SOP2_m < |
| 773 | op, opName, (outs SReg_64:$dst), (ins SSrc_64:$src0, SSrc_32:$src1), |
| 774 | opName#" $dst, $src0, $src1", pattern |
| 775 | >; |
Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 776 | |
Tom Stellard | b655052 | 2015-01-12 19:33:18 +0000 | [diff] [blame] | 777 | class SOPC_Helper <bits<7> op, RegisterOperand rc, ValueType vt, |
Matt Arsenault | 0cb92e1 | 2014-04-11 19:25:18 +0000 | [diff] [blame] | 778 | string opName, PatLeaf cond> : SOPC < |
Matt Arsenault | 4c0487b | 2015-08-05 16:42:54 +0000 | [diff] [blame] | 779 | op, (outs), (ins rc:$src0, rc:$src1), |
| 780 | opName#" $src0, $src1", []> { |
| 781 | let Defs = [SCC]; |
| 782 | } |
Matt Arsenault | 0cb92e1 | 2014-04-11 19:25:18 +0000 | [diff] [blame] | 783 | |
| 784 | class SOPC_32<bits<7> op, string opName, PatLeaf cond = COND_NULL> |
| 785 | : SOPC_Helper<op, SSrc_32, i32, opName, cond>; |
| 786 | |
| 787 | class SOPC_64<bits<7> op, string opName, PatLeaf cond = COND_NULL> |
| 788 | : SOPC_Helper<op, SSrc_64, i64, opName, cond>; |
Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 789 | |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 790 | class SOPK_Pseudo <string opName, dag outs, dag ins, list<dag> pattern> : |
| 791 | SOPK <outs, ins, "", pattern>, |
| 792 | SIMCInstr<opName, SISubtarget.NONE> { |
| 793 | let isPseudo = 1; |
Tom Stellard | 1ca873b | 2015-02-18 16:08:17 +0000 | [diff] [blame] | 794 | let isCodeGenOnly = 1; |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 795 | } |
Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 796 | |
Marek Olsak | 367447c | 2015-01-27 17:25:11 +0000 | [diff] [blame] | 797 | class SOPK_Real_si <sopk op, string opName, dag outs, dag ins, string asm> : |
| 798 | SOPK <outs, ins, asm, []>, |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 799 | SOPKe <op.SI>, |
Tom Stellard | d7e6f13 | 2015-04-08 01:09:26 +0000 | [diff] [blame] | 800 | SIMCInstr<opName, SISubtarget.SI> { |
| 801 | let AssemblerPredicates = [isSICI]; |
| 802 | let isCodeGenOnly = 0; |
| 803 | } |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 804 | |
Marek Olsak | 367447c | 2015-01-27 17:25:11 +0000 | [diff] [blame] | 805 | class SOPK_Real_vi <sopk op, string opName, dag outs, dag ins, string asm> : |
| 806 | SOPK <outs, ins, asm, []>, |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 807 | SOPKe <op.VI>, |
Tom Stellard | d7e6f13 | 2015-04-08 01:09:26 +0000 | [diff] [blame] | 808 | SIMCInstr<opName, SISubtarget.VI> { |
| 809 | let AssemblerPredicates = [isVI]; |
| 810 | let isCodeGenOnly = 0; |
| 811 | } |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 812 | |
Tom Stellard | 8980dc3 | 2015-04-08 01:09:22 +0000 | [diff] [blame] | 813 | multiclass SOPK_m <sopk op, string opName, dag outs, dag ins, string opAsm, |
| 814 | string asm = opName#opAsm> { |
| 815 | def "" : SOPK_Pseudo <opName, outs, ins, []>; |
| 816 | |
| 817 | def _si : SOPK_Real_si <op, opName, outs, ins, asm>; |
| 818 | |
| 819 | def _vi : SOPK_Real_vi <op, opName, outs, ins, asm>; |
| 820 | |
| 821 | } |
| 822 | |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 823 | multiclass SOPK_32 <sopk op, string opName, list<dag> pattern> { |
| 824 | def "" : SOPK_Pseudo <opName, (outs SReg_32:$dst), (ins u16imm:$src0), |
| 825 | pattern>; |
| 826 | |
| 827 | def _si : SOPK_Real_si <op, opName, (outs SReg_32:$dst), (ins u16imm:$src0), |
Marek Olsak | 367447c | 2015-01-27 17:25:11 +0000 | [diff] [blame] | 828 | opName#" $dst, $src0">; |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 829 | |
| 830 | def _vi : SOPK_Real_vi <op, opName, (outs SReg_32:$dst), (ins u16imm:$src0), |
Marek Olsak | 367447c | 2015-01-27 17:25:11 +0000 | [diff] [blame] | 831 | opName#" $dst, $src0">; |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 832 | } |
| 833 | |
| 834 | multiclass SOPK_SCC <sopk op, string opName, list<dag> pattern> { |
Matt Arsenault | 4c0487b | 2015-08-05 16:42:54 +0000 | [diff] [blame] | 835 | def "" : SOPK_Pseudo <opName, (outs), |
| 836 | (ins SReg_32:$src0, u16imm:$src1), pattern> { |
| 837 | let Defs = [SCC]; |
| 838 | } |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 839 | |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 840 | |
Matt Arsenault | 4c0487b | 2015-08-05 16:42:54 +0000 | [diff] [blame] | 841 | def _si : SOPK_Real_si <op, opName, (outs), |
| 842 | (ins SReg_32:$sdst, u16imm:$simm16), opName#" $sdst, $simm16"> { |
| 843 | let Defs = [SCC]; |
| 844 | } |
| 845 | |
| 846 | def _vi : SOPK_Real_vi <op, opName, (outs), |
| 847 | (ins SReg_32:$sdst, u16imm:$simm16), opName#" $sdst, $simm16"> { |
| 848 | let Defs = [SCC]; |
Tom Stellard | 8980dc3 | 2015-04-08 01:09:22 +0000 | [diff] [blame] | 849 | } |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 850 | } |
Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 851 | |
Tom Stellard | 8980dc3 | 2015-04-08 01:09:22 +0000 | [diff] [blame] | 852 | multiclass SOPK_32TIE <sopk op, string opName, list<dag> pattern> : SOPK_m < |
| 853 | op, opName, (outs SReg_32:$sdst), (ins SReg_32:$src0, u16imm:$simm16), |
| 854 | " $sdst, $simm16" |
| 855 | >; |
| 856 | |
| 857 | multiclass SOPK_IMM32 <sopk op, string opName, dag outs, dag ins, |
| 858 | string argAsm, string asm = opName#argAsm> { |
| 859 | |
| 860 | def "" : SOPK_Pseudo <opName, outs, ins, []>; |
| 861 | |
| 862 | def _si : SOPK <outs, ins, asm, []>, |
| 863 | SOPK64e <op.SI>, |
| 864 | SIMCInstr<opName, SISubtarget.SI> { |
| 865 | let AssemblerPredicates = [isSICI]; |
| 866 | let isCodeGenOnly = 0; |
| 867 | } |
| 868 | |
| 869 | def _vi : SOPK <outs, ins, asm, []>, |
| 870 | SOPK64e <op.VI>, |
| 871 | SIMCInstr<opName, SISubtarget.VI> { |
| 872 | let AssemblerPredicates = [isVI]; |
| 873 | let isCodeGenOnly = 0; |
| 874 | } |
| 875 | } |
Tom Stellard | c470c96 | 2014-10-01 14:44:42 +0000 | [diff] [blame] | 876 | //===----------------------------------------------------------------------===// |
| 877 | // SMRD classes |
| 878 | //===----------------------------------------------------------------------===// |
| 879 | |
| 880 | class SMRD_Pseudo <string opName, dag outs, dag ins, list<dag> pattern> : |
| 881 | SMRD <outs, ins, "", pattern>, |
| 882 | SIMCInstr<opName, SISubtarget.NONE> { |
| 883 | let isPseudo = 1; |
Tom Stellard | 1ca873b | 2015-02-18 16:08:17 +0000 | [diff] [blame] | 884 | let isCodeGenOnly = 1; |
Tom Stellard | c470c96 | 2014-10-01 14:44:42 +0000 | [diff] [blame] | 885 | } |
| 886 | |
| 887 | class SMRD_Real_si <bits<5> op, string opName, bit imm, dag outs, dag ins, |
| 888 | string asm> : |
| 889 | SMRD <outs, ins, asm, []>, |
| 890 | SMRDe <op, imm>, |
Tom Stellard | d7e6f13 | 2015-04-08 01:09:26 +0000 | [diff] [blame] | 891 | SIMCInstr<opName, SISubtarget.SI> { |
| 892 | let AssemblerPredicates = [isSICI]; |
| 893 | } |
Tom Stellard | c470c96 | 2014-10-01 14:44:42 +0000 | [diff] [blame] | 894 | |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 895 | class SMRD_Real_vi <bits<8> op, string opName, bit imm, dag outs, dag ins, |
| 896 | string asm> : |
| 897 | SMRD <outs, ins, asm, []>, |
| 898 | SMEMe_vi <op, imm>, |
Tom Stellard | d7e6f13 | 2015-04-08 01:09:26 +0000 | [diff] [blame] | 899 | SIMCInstr<opName, SISubtarget.VI> { |
| 900 | let AssemblerPredicates = [isVI]; |
| 901 | } |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 902 | |
Tom Stellard | c470c96 | 2014-10-01 14:44:42 +0000 | [diff] [blame] | 903 | multiclass SMRD_m <bits<5> op, string opName, bit imm, dag outs, dag ins, |
| 904 | string asm, list<dag> pattern> { |
| 905 | |
| 906 | def "" : SMRD_Pseudo <opName, outs, ins, pattern>; |
| 907 | |
| 908 | def _si : SMRD_Real_si <op, opName, imm, outs, ins, asm>; |
| 909 | |
Matt Arsenault | 1991f5e | 2015-02-18 02:10:40 +0000 | [diff] [blame] | 910 | // glc is only applicable to scalar stores, which are not yet |
| 911 | // implemented. |
| 912 | let glc = 0 in { |
| 913 | def _vi : SMRD_Real_vi <{0, 0, 0, op}, opName, imm, outs, ins, asm>; |
| 914 | } |
Tom Stellard | c470c96 | 2014-10-01 14:44:42 +0000 | [diff] [blame] | 915 | } |
| 916 | |
| 917 | multiclass SMRD_Helper <bits<5> op, string opName, RegisterClass baseClass, |
Christian Konig | 9c7afd1 | 2013-03-18 11:33:50 +0000 | [diff] [blame] | 918 | RegisterClass dstClass> { |
Tom Stellard | c470c96 | 2014-10-01 14:44:42 +0000 | [diff] [blame] | 919 | defm _IMM : SMRD_m < |
| 920 | op, opName#"_IMM", 1, (outs dstClass:$dst), |
Tom Stellard | 217361c | 2015-08-06 19:28:38 +0000 | [diff] [blame] | 921 | (ins baseClass:$sbase, smrd_offset:$offset), |
Tom Stellard | c470c96 | 2014-10-01 14:44:42 +0000 | [diff] [blame] | 922 | opName#" $dst, $sbase, $offset", [] |
Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 923 | >; |
| 924 | |
Tom Stellard | dee26a2 | 2015-08-06 19:28:30 +0000 | [diff] [blame] | 925 | def _IMM_ci : SMRD < |
Tom Stellard | 217361c | 2015-08-06 19:28:38 +0000 | [diff] [blame] | 926 | (outs dstClass:$dst), (ins baseClass:$sbase, smrd_literal_offset:$offset), |
Tom Stellard | dee26a2 | 2015-08-06 19:28:30 +0000 | [diff] [blame] | 927 | opName#" $dst, $sbase, $offset", []>, SMRD_IMMe_ci <op> { |
Tom Stellard | 217361c | 2015-08-06 19:28:38 +0000 | [diff] [blame] | 928 | let AssemblerPredicates = [isCIOnly]; |
Tom Stellard | dee26a2 | 2015-08-06 19:28:30 +0000 | [diff] [blame] | 929 | } |
| 930 | |
Tom Stellard | c470c96 | 2014-10-01 14:44:42 +0000 | [diff] [blame] | 931 | defm _SGPR : SMRD_m < |
| 932 | op, opName#"_SGPR", 0, (outs dstClass:$dst), |
Christian Konig | 9c7afd1 | 2013-03-18 11:33:50 +0000 | [diff] [blame] | 933 | (ins baseClass:$sbase, SReg_32:$soff), |
Tom Stellard | c470c96 | 2014-10-01 14:44:42 +0000 | [diff] [blame] | 934 | opName#" $dst, $sbase, $soff", [] |
Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 935 | >; |
| 936 | } |
| 937 | |
| 938 | //===----------------------------------------------------------------------===// |
| 939 | // Vector ALU classes |
| 940 | //===----------------------------------------------------------------------===// |
| 941 | |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 942 | // This must always be right before the operand being input modified. |
| 943 | def InputMods : OperandWithDefaultOps <i32, (ops (i32 0))> { |
| 944 | let PrintMethod = "printOperandAndMods"; |
| 945 | } |
Tom Stellard | d7e6f13 | 2015-04-08 01:09:26 +0000 | [diff] [blame] | 946 | |
| 947 | def InputModsMatchClass : AsmOperandClass { |
| 948 | let Name = "RegWithInputMods"; |
| 949 | } |
| 950 | |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 951 | def InputModsNoDefault : Operand <i32> { |
| 952 | let PrintMethod = "printOperandAndMods"; |
Tom Stellard | d7e6f13 | 2015-04-08 01:09:26 +0000 | [diff] [blame] | 953 | let ParserMatchClass = InputModsMatchClass; |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 954 | } |
| 955 | |
| 956 | class getNumSrcArgs<ValueType Src1, ValueType Src2> { |
| 957 | int ret = |
| 958 | !if (!eq(Src1.Value, untyped.Value), 1, // VOP1 |
| 959 | !if (!eq(Src2.Value, untyped.Value), 2, // VOP2 |
| 960 | 3)); // VOP3 |
| 961 | } |
| 962 | |
| 963 | // Returns the register class to use for the destination of VOP[123C] |
| 964 | // instructions for the given VT. |
| 965 | class getVALUDstForVT<ValueType VT> { |
Tom Stellard | c050392 | 2015-03-12 21:34:22 +0000 | [diff] [blame] | 966 | RegisterOperand ret = !if(!eq(VT.Size, 32), VOPDstOperand<VGPR_32>, |
| 967 | !if(!eq(VT.Size, 64), VOPDstOperand<VReg_64>, |
| 968 | VOPDstOperand<SReg_64>)); // else VT == i1 |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 969 | } |
| 970 | |
| 971 | // Returns the register class to use for source 0 of VOP[12C] |
| 972 | // instructions for the given VT. |
| 973 | class getVOPSrc0ForVT<ValueType VT> { |
Tom Stellard | b655052 | 2015-01-12 19:33:18 +0000 | [diff] [blame] | 974 | RegisterOperand ret = !if(!eq(VT.Size, 32), VSrc_32, VSrc_64); |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 975 | } |
| 976 | |
| 977 | // Returns the register class to use for source 1 of VOP[12C] for the |
| 978 | // given VT. |
| 979 | class getVOPSrc1ForVT<ValueType VT> { |
Tom Stellard | 45c0b3a | 2015-01-07 20:59:25 +0000 | [diff] [blame] | 980 | RegisterClass ret = !if(!eq(VT.Size, 32), VGPR_32, VReg_64); |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 981 | } |
| 982 | |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 983 | // Returns the register class to use for sources of VOP3 instructions for the |
| 984 | // given VT. |
| 985 | class getVOP3SrcForVT<ValueType VT> { |
Tom Stellard | b655052 | 2015-01-12 19:33:18 +0000 | [diff] [blame] | 986 | RegisterOperand ret = !if(!eq(VT.Size, 32), VCSrc_32, VCSrc_64); |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 987 | } |
| 988 | |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 989 | // Returns 1 if the source arguments have modifiers, 0 if they do not. |
| 990 | class hasModifiers<ValueType SrcVT> { |
| 991 | bit ret = !if(!eq(SrcVT.Value, f32.Value), 1, |
| 992 | !if(!eq(SrcVT.Value, f64.Value), 1, 0)); |
| 993 | } |
| 994 | |
| 995 | // Returns the input arguments for VOP[12C] instructions for the given SrcVT. |
Tom Stellard | b655052 | 2015-01-12 19:33:18 +0000 | [diff] [blame] | 996 | class getIns32 <RegisterOperand Src0RC, RegisterClass Src1RC, int NumSrcArgs> { |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 997 | dag ret = !if(!eq(NumSrcArgs, 1), (ins Src0RC:$src0), // VOP1 |
| 998 | !if(!eq(NumSrcArgs, 2), (ins Src0RC:$src0, Src1RC:$src1), // VOP2 |
| 999 | (ins))); |
| 1000 | } |
| 1001 | |
| 1002 | // Returns the input arguments for VOP3 instructions for the given SrcVT. |
Tom Stellard | b655052 | 2015-01-12 19:33:18 +0000 | [diff] [blame] | 1003 | class getIns64 <RegisterOperand Src0RC, RegisterOperand Src1RC, |
| 1004 | RegisterOperand Src2RC, int NumSrcArgs, |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1005 | bit HasModifiers> { |
| 1006 | |
| 1007 | dag ret = |
| 1008 | !if (!eq(NumSrcArgs, 1), |
| 1009 | !if (!eq(HasModifiers, 1), |
| 1010 | // VOP1 with modifiers |
| 1011 | (ins InputModsNoDefault:$src0_modifiers, Src0RC:$src0, |
Matt Arsenault | 9706978 | 2014-09-30 19:49:48 +0000 | [diff] [blame] | 1012 | ClampMod:$clamp, omod:$omod) |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1013 | /* else */, |
| 1014 | // VOP1 without modifiers |
| 1015 | (ins Src0RC:$src0) |
| 1016 | /* endif */ ), |
| 1017 | !if (!eq(NumSrcArgs, 2), |
| 1018 | !if (!eq(HasModifiers, 1), |
| 1019 | // VOP 2 with modifiers |
| 1020 | (ins InputModsNoDefault:$src0_modifiers, Src0RC:$src0, |
| 1021 | InputModsNoDefault:$src1_modifiers, Src1RC:$src1, |
Matt Arsenault | 9706978 | 2014-09-30 19:49:48 +0000 | [diff] [blame] | 1022 | ClampMod:$clamp, omod:$omod) |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1023 | /* else */, |
| 1024 | // VOP2 without modifiers |
| 1025 | (ins Src0RC:$src0, Src1RC:$src1) |
| 1026 | /* endif */ ) |
| 1027 | /* NumSrcArgs == 3 */, |
| 1028 | !if (!eq(HasModifiers, 1), |
| 1029 | // VOP3 with modifiers |
| 1030 | (ins InputModsNoDefault:$src0_modifiers, Src0RC:$src0, |
| 1031 | InputModsNoDefault:$src1_modifiers, Src1RC:$src1, |
| 1032 | InputModsNoDefault:$src2_modifiers, Src2RC:$src2, |
Matt Arsenault | 9706978 | 2014-09-30 19:49:48 +0000 | [diff] [blame] | 1033 | ClampMod:$clamp, omod:$omod) |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1034 | /* else */, |
| 1035 | // VOP3 without modifiers |
| 1036 | (ins Src0RC:$src0, Src1RC:$src1, Src2RC:$src2) |
| 1037 | /* endif */ ))); |
| 1038 | } |
| 1039 | |
| 1040 | // Returns the assembly string for the inputs and outputs of a VOP[12C] |
| 1041 | // instruction. This does not add the _e32 suffix, so it can be reused |
| 1042 | // by getAsm64. |
| 1043 | class getAsm32 <int NumSrcArgs> { |
| 1044 | string src1 = ", $src1"; |
| 1045 | string src2 = ", $src2"; |
Tom Stellard | c050392 | 2015-03-12 21:34:22 +0000 | [diff] [blame] | 1046 | string ret = "$dst, $src0"# |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1047 | !if(!eq(NumSrcArgs, 1), "", src1)# |
| 1048 | !if(!eq(NumSrcArgs, 3), src2, ""); |
| 1049 | } |
| 1050 | |
| 1051 | // Returns the assembly string for the inputs and outputs of a VOP3 |
| 1052 | // instruction. |
| 1053 | class getAsm64 <int NumSrcArgs, bit HasModifiers> { |
Matt Arsenault | 268757b | 2015-01-15 23:17:03 +0000 | [diff] [blame] | 1054 | string src0 = !if(!eq(NumSrcArgs, 1), "$src0_modifiers", "$src0_modifiers,"); |
Matt Arsenault | 9706978 | 2014-09-30 19:49:48 +0000 | [diff] [blame] | 1055 | string src1 = !if(!eq(NumSrcArgs, 1), "", |
| 1056 | !if(!eq(NumSrcArgs, 2), " $src1_modifiers", |
| 1057 | " $src1_modifiers,")); |
| 1058 | string src2 = !if(!eq(NumSrcArgs, 3), " $src2_modifiers", ""); |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1059 | string ret = |
| 1060 | !if(!eq(HasModifiers, 0), |
| 1061 | getAsm32<NumSrcArgs>.ret, |
Tom Stellard | c050392 | 2015-03-12 21:34:22 +0000 | [diff] [blame] | 1062 | "$dst, "#src0#src1#src2#"$clamp"#"$omod"); |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1063 | } |
| 1064 | |
| 1065 | |
| 1066 | class VOPProfile <list<ValueType> _ArgVT> { |
| 1067 | |
| 1068 | field list<ValueType> ArgVT = _ArgVT; |
| 1069 | |
| 1070 | field ValueType DstVT = ArgVT[0]; |
| 1071 | field ValueType Src0VT = ArgVT[1]; |
| 1072 | field ValueType Src1VT = ArgVT[2]; |
| 1073 | field ValueType Src2VT = ArgVT[3]; |
Tom Stellard | c050392 | 2015-03-12 21:34:22 +0000 | [diff] [blame] | 1074 | field RegisterOperand DstRC = getVALUDstForVT<DstVT>.ret; |
Tom Stellard | b655052 | 2015-01-12 19:33:18 +0000 | [diff] [blame] | 1075 | field RegisterOperand Src0RC32 = getVOPSrc0ForVT<Src0VT>.ret; |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1076 | field RegisterClass Src1RC32 = getVOPSrc1ForVT<Src1VT>.ret; |
Tom Stellard | b655052 | 2015-01-12 19:33:18 +0000 | [diff] [blame] | 1077 | field RegisterOperand Src0RC64 = getVOP3SrcForVT<Src0VT>.ret; |
| 1078 | field RegisterOperand Src1RC64 = getVOP3SrcForVT<Src1VT>.ret; |
| 1079 | field RegisterOperand Src2RC64 = getVOP3SrcForVT<Src2VT>.ret; |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1080 | |
| 1081 | field int NumSrcArgs = getNumSrcArgs<Src1VT, Src2VT>.ret; |
| 1082 | field bit HasModifiers = hasModifiers<Src0VT>.ret; |
| 1083 | |
| 1084 | field dag Outs = (outs DstRC:$dst); |
| 1085 | |
| 1086 | field dag Ins32 = getIns32<Src0RC32, Src1RC32, NumSrcArgs>.ret; |
| 1087 | field dag Ins64 = getIns64<Src0RC64, Src1RC64, Src2RC64, NumSrcArgs, |
| 1088 | HasModifiers>.ret; |
| 1089 | |
Tom Stellard | c050392 | 2015-03-12 21:34:22 +0000 | [diff] [blame] | 1090 | field string Asm32 = getAsm32<NumSrcArgs>.ret; |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1091 | field string Asm64 = getAsm64<NumSrcArgs, HasModifiers>.ret; |
| 1092 | } |
| 1093 | |
Tom Stellard | 245c15f | 2015-05-26 15:55:52 +0000 | [diff] [blame] | 1094 | // FIXME: I think these F16/I16 profiles will need to use f16/i16 types in order |
Tom Stellard | d1f0f02 | 2015-04-23 19:33:54 +0000 | [diff] [blame] | 1095 | // for the instruction patterns to work. |
| 1096 | def VOP_F16_F16 : VOPProfile <[f32, f32, untyped, untyped]>; |
| 1097 | def VOP_F16_I16 : VOPProfile <[f32, i32, untyped, untyped]>; |
| 1098 | def VOP_I16_F16 : VOPProfile <[i32, f32, untyped, untyped]>; |
| 1099 | |
Tom Stellard | 245c15f | 2015-05-26 15:55:52 +0000 | [diff] [blame] | 1100 | def VOP_F16_F16_F16 : VOPProfile <[f32, f32, f32, untyped]>; |
| 1101 | def VOP_F16_F16_I16 : VOPProfile <[f32, f32, i32, untyped]>; |
| 1102 | def VOP_I16_I16_I16 : VOPProfile <[i32, i32, i32, untyped]>; |
| 1103 | |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1104 | def VOP_F32_F32 : VOPProfile <[f32, f32, untyped, untyped]>; |
| 1105 | def VOP_F32_F64 : VOPProfile <[f32, f64, untyped, untyped]>; |
| 1106 | def VOP_F32_I32 : VOPProfile <[f32, i32, untyped, untyped]>; |
| 1107 | def VOP_F64_F32 : VOPProfile <[f64, f32, untyped, untyped]>; |
| 1108 | def VOP_F64_F64 : VOPProfile <[f64, f64, untyped, untyped]>; |
| 1109 | def VOP_F64_I32 : VOPProfile <[f64, i32, untyped, untyped]>; |
| 1110 | def VOP_I32_F32 : VOPProfile <[i32, f32, untyped, untyped]>; |
| 1111 | def VOP_I32_F64 : VOPProfile <[i32, f64, untyped, untyped]>; |
| 1112 | def VOP_I32_I32 : VOPProfile <[i32, i32, untyped, untyped]>; |
| 1113 | |
| 1114 | def VOP_F32_F32_F32 : VOPProfile <[f32, f32, f32, untyped]>; |
| 1115 | def VOP_F32_F32_I32 : VOPProfile <[f32, f32, i32, untyped]>; |
| 1116 | def VOP_F64_F64_F64 : VOPProfile <[f64, f64, f64, untyped]>; |
| 1117 | def VOP_F64_F64_I32 : VOPProfile <[f64, f64, i32, untyped]>; |
| 1118 | def VOP_I32_F32_F32 : VOPProfile <[i32, f32, f32, untyped]>; |
Marek Olsak | 11057ee | 2015-02-03 17:38:01 +0000 | [diff] [blame] | 1119 | def VOP_I32_F32_I32 : VOPProfile <[i32, f32, i32, untyped]>; |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1120 | def VOP_I32_I32_I32 : VOPProfile <[i32, i32, i32, untyped]>; |
| 1121 | def VOP_I32_I32_I32_VCC : VOPProfile <[i32, i32, i32, untyped]> { |
Tom Stellard | 73ae1cb | 2014-09-23 21:26:25 +0000 | [diff] [blame] | 1122 | let Src0RC32 = VCSrc_32; |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1123 | } |
Matt Arsenault | 4831ce5 | 2015-01-06 23:00:37 +0000 | [diff] [blame] | 1124 | |
| 1125 | def VOP_I1_F32_I32 : VOPProfile <[i1, f32, i32, untyped]> { |
| 1126 | let Ins64 = (ins InputModsNoDefault:$src0_modifiers, Src0RC64:$src0, Src1RC64:$src1); |
Tom Stellard | c050392 | 2015-03-12 21:34:22 +0000 | [diff] [blame] | 1127 | let Asm64 = "$dst, $src0_modifiers, $src1"; |
Matt Arsenault | 4831ce5 | 2015-01-06 23:00:37 +0000 | [diff] [blame] | 1128 | } |
| 1129 | |
| 1130 | def VOP_I1_F64_I32 : VOPProfile <[i1, f64, i32, untyped]> { |
| 1131 | let Ins64 = (ins InputModsNoDefault:$src0_modifiers, Src0RC64:$src0, Src1RC64:$src1); |
Tom Stellard | c050392 | 2015-03-12 21:34:22 +0000 | [diff] [blame] | 1132 | let Asm64 = "$dst, $src0_modifiers, $src1"; |
Matt Arsenault | 4831ce5 | 2015-01-06 23:00:37 +0000 | [diff] [blame] | 1133 | } |
| 1134 | |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1135 | def VOP_I64_I64_I32 : VOPProfile <[i64, i64, i32, untyped]>; |
Marek Olsak | 707a6d0 | 2015-02-03 21:53:01 +0000 | [diff] [blame] | 1136 | def VOP_I64_I32_I64 : VOPProfile <[i64, i32, i64, untyped]>; |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1137 | def VOP_I64_I64_I64 : VOPProfile <[i64, i64, i64, untyped]>; |
Tom Stellard | 5224df3 | 2015-03-10 16:16:44 +0000 | [diff] [blame] | 1138 | def VOP_CNDMASK : VOPProfile <[i32, i32, i32, untyped]> { |
| 1139 | let Ins32 = (ins Src0RC32:$src0, Src1RC32:$src1, VCCReg:$src2); |
| 1140 | let Ins64 = (ins Src0RC64:$src0, Src1RC64:$src1, SSrc_64:$src2); |
Tom Stellard | c050392 | 2015-03-12 21:34:22 +0000 | [diff] [blame] | 1141 | let Asm64 = "$dst, $src0, $src1, $src2"; |
Tom Stellard | 5224df3 | 2015-03-10 16:16:44 +0000 | [diff] [blame] | 1142 | } |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1143 | |
| 1144 | def VOP_F32_F32_F32_F32 : VOPProfile <[f32, f32, f32, f32]>; |
Matt Arsenault | 70120fa | 2015-02-21 21:29:00 +0000 | [diff] [blame] | 1145 | def VOP_MADK : VOPProfile <[f32, f32, f32, f32]> { |
| 1146 | field dag Ins = (ins VCSrc_32:$src0, VGPR_32:$vsrc1, u32imm:$src2); |
Tom Stellard | c050392 | 2015-03-12 21:34:22 +0000 | [diff] [blame] | 1147 | field string Asm = "$dst, $src0, $vsrc1, $src2"; |
Matt Arsenault | 70120fa | 2015-02-21 21:29:00 +0000 | [diff] [blame] | 1148 | } |
Tom Stellard | db5a11f | 2015-07-13 15:47:57 +0000 | [diff] [blame] | 1149 | def VOP_MAC : VOPProfile <[f32, f32, f32, f32]> { |
| 1150 | let Ins32 = (ins Src0RC32:$src0, Src1RC32:$src1, VGPR_32:$src2); |
| 1151 | let Ins64 = getIns64<Src0RC64, Src1RC64, RegisterOperand<VGPR_32>, 3, |
| 1152 | HasModifiers>.ret; |
| 1153 | let Asm32 = getAsm32<2>.ret; |
| 1154 | let Asm64 = getAsm64<2, HasModifiers>.ret; |
| 1155 | } |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1156 | def VOP_F64_F64_F64_F64 : VOPProfile <[f64, f64, f64, f64]>; |
| 1157 | def VOP_I32_I32_I32_I32 : VOPProfile <[i32, i32, i32, i32]>; |
| 1158 | def VOP_I64_I32_I32_I64 : VOPProfile <[i64, i32, i32, i64]>; |
| 1159 | |
| 1160 | |
Christian Konig | f741fbf | 2013-02-26 17:52:42 +0000 | [diff] [blame] | 1161 | class VOP <string opName> { |
| 1162 | string OpName = opName; |
| 1163 | } |
| 1164 | |
Christian Konig | 3c14580 | 2013-03-27 09:12:59 +0000 | [diff] [blame] | 1165 | class VOP2_REV <string revOp, bit isOrig> { |
| 1166 | string RevOp = revOp; |
| 1167 | bit IsOrig = isOrig; |
| 1168 | } |
| 1169 | |
Matt Arsenault | 9903ccf | 2014-09-08 15:07:27 +0000 | [diff] [blame] | 1170 | class AtomicNoRet <string noRetOp, bit isRet> { |
| 1171 | string NoRetOp = noRetOp; |
| 1172 | bit IsRet = isRet; |
| 1173 | } |
| 1174 | |
Tom Stellard | 94d2e99 | 2014-10-07 23:51:34 +0000 | [diff] [blame] | 1175 | class VOP1_Pseudo <dag outs, dag ins, list<dag> pattern, string opName> : |
| 1176 | VOP1Common <outs, ins, "", pattern>, |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1177 | VOP <opName>, |
Tom Stellard | d7e6f13 | 2015-04-08 01:09:26 +0000 | [diff] [blame] | 1178 | SIMCInstr <opName#"_e32", SISubtarget.NONE>, |
| 1179 | MnemonicAlias<opName#"_e32", opName> { |
Tom Stellard | 94d2e99 | 2014-10-07 23:51:34 +0000 | [diff] [blame] | 1180 | let isPseudo = 1; |
Tom Stellard | 1ca873b | 2015-02-18 16:08:17 +0000 | [diff] [blame] | 1181 | let isCodeGenOnly = 1; |
Tom Stellard | c34c37a | 2015-02-18 16:08:15 +0000 | [diff] [blame] | 1182 | |
| 1183 | field bits<8> vdst; |
| 1184 | field bits<9> src0; |
Tom Stellard | 94d2e99 | 2014-10-07 23:51:34 +0000 | [diff] [blame] | 1185 | } |
| 1186 | |
Tom Stellard | 23c2c3d | 2015-03-20 15:14:21 +0000 | [diff] [blame] | 1187 | class VOP1_Real_si <string opName, vop1 op, dag outs, dag ins, string asm> : |
| 1188 | VOP1<op.SI, outs, ins, asm, []>, |
Tom Stellard | d1f0f02 | 2015-04-23 19:33:54 +0000 | [diff] [blame] | 1189 | SIMCInstr <opName#"_e32", SISubtarget.SI> { |
| 1190 | let AssemblerPredicate = SIAssemblerPredicate; |
| 1191 | } |
Tom Stellard | 23c2c3d | 2015-03-20 15:14:21 +0000 | [diff] [blame] | 1192 | |
| 1193 | class VOP1_Real_vi <string opName, vop1 op, dag outs, dag ins, string asm> : |
| 1194 | VOP1<op.VI, outs, ins, asm, []>, |
Tom Stellard | d1f0f02 | 2015-04-23 19:33:54 +0000 | [diff] [blame] | 1195 | SIMCInstr <opName#"_e32", SISubtarget.VI> { |
| 1196 | let AssemblerPredicates = [isVI]; |
| 1197 | } |
Tom Stellard | 23c2c3d | 2015-03-20 15:14:21 +0000 | [diff] [blame] | 1198 | |
Tom Stellard | 94d2e99 | 2014-10-07 23:51:34 +0000 | [diff] [blame] | 1199 | multiclass VOP1_m <vop1 op, dag outs, dag ins, string asm, list<dag> pattern, |
| 1200 | string opName> { |
| 1201 | def "" : VOP1_Pseudo <outs, ins, pattern, opName>; |
| 1202 | |
Tom Stellard | 23c2c3d | 2015-03-20 15:14:21 +0000 | [diff] [blame] | 1203 | def _si : VOP1_Real_si <opName, op, outs, ins, asm>; |
| 1204 | |
| 1205 | def _vi : VOP1_Real_vi <opName, op, outs, ins, asm>; |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1206 | } |
| 1207 | |
Marek Olsak | 3ecf508 | 2015-02-03 21:53:05 +0000 | [diff] [blame] | 1208 | multiclass VOP1SI_m <vop1 op, dag outs, dag ins, string asm, list<dag> pattern, |
| 1209 | string opName> { |
| 1210 | def "" : VOP1_Pseudo <outs, ins, pattern, opName>; |
| 1211 | |
Tom Stellard | 23c2c3d | 2015-03-20 15:14:21 +0000 | [diff] [blame] | 1212 | def _si : VOP1_Real_si <opName, op, outs, ins, asm>; |
Marek Olsak | 3ecf508 | 2015-02-03 21:53:05 +0000 | [diff] [blame] | 1213 | } |
| 1214 | |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1215 | class VOP2_Pseudo <dag outs, dag ins, list<dag> pattern, string opName> : |
| 1216 | VOP2Common <outs, ins, "", pattern>, |
| 1217 | VOP <opName>, |
Tom Stellard | d7e6f13 | 2015-04-08 01:09:26 +0000 | [diff] [blame] | 1218 | SIMCInstr<opName#"_e32", SISubtarget.NONE>, |
| 1219 | MnemonicAlias<opName#"_e32", opName> { |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1220 | let isPseudo = 1; |
Tom Stellard | 1ca873b | 2015-02-18 16:08:17 +0000 | [diff] [blame] | 1221 | let isCodeGenOnly = 1; |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1222 | } |
| 1223 | |
Tom Stellard | 3b0dab9 | 2015-03-20 15:14:23 +0000 | [diff] [blame] | 1224 | class VOP2_Real_si <string opName, vop2 op, dag outs, dag ins, string asm> : |
| 1225 | VOP2 <op.SI, outs, ins, opName#asm, []>, |
Tom Stellard | d7e6f13 | 2015-04-08 01:09:26 +0000 | [diff] [blame] | 1226 | SIMCInstr <opName#"_e32", SISubtarget.SI> { |
| 1227 | let AssemblerPredicates = [isSICI]; |
| 1228 | } |
Tom Stellard | 3b0dab9 | 2015-03-20 15:14:23 +0000 | [diff] [blame] | 1229 | |
| 1230 | class VOP2_Real_vi <string opName, vop2 op, dag outs, dag ins, string asm> : |
Marek Olsak | 2a1c9d0 | 2015-03-27 19:10:06 +0000 | [diff] [blame] | 1231 | VOP2 <op.VI, outs, ins, opName#asm, []>, |
Tom Stellard | d7e6f13 | 2015-04-08 01:09:26 +0000 | [diff] [blame] | 1232 | SIMCInstr <opName#"_e32", SISubtarget.VI> { |
| 1233 | let AssemblerPredicates = [isVI]; |
| 1234 | } |
Tom Stellard | 3b0dab9 | 2015-03-20 15:14:23 +0000 | [diff] [blame] | 1235 | |
Marek Olsak | f0b130a | 2015-01-15 18:43:06 +0000 | [diff] [blame] | 1236 | multiclass VOP2SI_m <vop2 op, dag outs, dag ins, string asm, list<dag> pattern, |
Marek Olsak | 7585a29 | 2015-02-03 17:38:05 +0000 | [diff] [blame] | 1237 | string opName, string revOp> { |
Marek Olsak | f0b130a | 2015-01-15 18:43:06 +0000 | [diff] [blame] | 1238 | def "" : VOP2_Pseudo <outs, ins, pattern, opName>, |
Marek Olsak | 7585a29 | 2015-02-03 17:38:05 +0000 | [diff] [blame] | 1239 | VOP2_REV<revOp#"_e32", !eq(revOp, opName)>; |
Marek Olsak | f0b130a | 2015-01-15 18:43:06 +0000 | [diff] [blame] | 1240 | |
Tom Stellard | 3b0dab9 | 2015-03-20 15:14:23 +0000 | [diff] [blame] | 1241 | def _si : VOP2_Real_si <opName, op, outs, ins, asm>; |
Marek Olsak | f0b130a | 2015-01-15 18:43:06 +0000 | [diff] [blame] | 1242 | } |
| 1243 | |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1244 | multiclass VOP2_m <vop2 op, dag outs, dag ins, string asm, list<dag> pattern, |
Marek Olsak | 7585a29 | 2015-02-03 17:38:05 +0000 | [diff] [blame] | 1245 | string opName, string revOp> { |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1246 | def "" : VOP2_Pseudo <outs, ins, pattern, opName>, |
Marek Olsak | 7585a29 | 2015-02-03 17:38:05 +0000 | [diff] [blame] | 1247 | VOP2_REV<revOp#"_e32", !eq(revOp, opName)>; |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1248 | |
Tom Stellard | 3b0dab9 | 2015-03-20 15:14:23 +0000 | [diff] [blame] | 1249 | def _si : VOP2_Real_si <opName, op, outs, ins, asm>; |
| 1250 | |
| 1251 | def _vi : VOP2_Real_vi <opName, op, outs, ins, asm>; |
| 1252 | |
Tom Stellard | 94d2e99 | 2014-10-07 23:51:34 +0000 | [diff] [blame] | 1253 | } |
| 1254 | |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1255 | class VOP3DisableFields <bit HasSrc1, bit HasSrc2, bit HasModifiers> { |
| 1256 | |
| 1257 | bits<2> src0_modifiers = !if(HasModifiers, ?, 0); |
| 1258 | bits<2> src1_modifiers = !if(HasModifiers, !if(HasSrc1, ?, 0), 0); |
Matt Arsenault | 096ec1e | 2015-02-18 02:15:30 +0000 | [diff] [blame] | 1259 | bits<2> src2_modifiers = !if(HasModifiers, !if(HasSrc2, ?, 0), 0); |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1260 | bits<2> omod = !if(HasModifiers, ?, 0); |
| 1261 | bits<1> clamp = !if(HasModifiers, ?, 0); |
| 1262 | bits<9> src1 = !if(HasSrc1, ?, 0); |
| 1263 | bits<9> src2 = !if(HasSrc2, ?, 0); |
| 1264 | } |
| 1265 | |
Matt Arsenault | 096ec1e | 2015-02-18 02:15:30 +0000 | [diff] [blame] | 1266 | class VOP3DisableModFields <bit HasSrc0Mods, |
| 1267 | bit HasSrc1Mods = 0, |
| 1268 | bit HasSrc2Mods = 0, |
| 1269 | bit HasOutputMods = 0> { |
| 1270 | bits<2> src0_modifiers = !if(HasSrc0Mods, ?, 0); |
| 1271 | bits<2> src1_modifiers = !if(HasSrc1Mods, ?, 0); |
| 1272 | bits<2> src2_modifiers = !if(HasSrc2Mods, ?, 0); |
| 1273 | bits<2> omod = !if(HasOutputMods, ?, 0); |
| 1274 | bits<1> clamp = !if(HasOutputMods, ?, 0); |
| 1275 | } |
| 1276 | |
Tom Stellard | bda32c9 | 2014-07-21 17:44:29 +0000 | [diff] [blame] | 1277 | class VOP3_Pseudo <dag outs, dag ins, list<dag> pattern, string opName> : |
| 1278 | VOP3Common <outs, ins, "", pattern>, |
| 1279 | VOP <opName>, |
Tom Stellard | d7e6f13 | 2015-04-08 01:09:26 +0000 | [diff] [blame] | 1280 | SIMCInstr<opName#"_e64", SISubtarget.NONE>, |
| 1281 | MnemonicAlias<opName#"_e64", opName> { |
Tom Stellard | bda32c9 | 2014-07-21 17:44:29 +0000 | [diff] [blame] | 1282 | let isPseudo = 1; |
Tom Stellard | 1ca873b | 2015-02-18 16:08:17 +0000 | [diff] [blame] | 1283 | let isCodeGenOnly = 1; |
Tom Stellard | bda32c9 | 2014-07-21 17:44:29 +0000 | [diff] [blame] | 1284 | } |
| 1285 | |
| 1286 | class VOP3_Real_si <bits<9> op, dag outs, dag ins, string asm, string opName> : |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1287 | VOP3Common <outs, ins, asm, []>, |
| 1288 | VOP3e <op>, |
Tom Stellard | d7e6f13 | 2015-04-08 01:09:26 +0000 | [diff] [blame] | 1289 | SIMCInstr<opName#"_e64", SISubtarget.SI> { |
| 1290 | let AssemblerPredicates = [isSICI]; |
| 1291 | } |
Tom Stellard | bda32c9 | 2014-07-21 17:44:29 +0000 | [diff] [blame] | 1292 | |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1293 | class VOP3_Real_vi <bits<10> op, dag outs, dag ins, string asm, string opName> : |
| 1294 | VOP3Common <outs, ins, asm, []>, |
| 1295 | VOP3e_vi <op>, |
Tom Stellard | d7e6f13 | 2015-04-08 01:09:26 +0000 | [diff] [blame] | 1296 | SIMCInstr <opName#"_e64", SISubtarget.VI> { |
| 1297 | let AssemblerPredicates = [isVI]; |
| 1298 | } |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1299 | |
Matt Arsenault | 692acf1 | 2015-02-14 03:02:23 +0000 | [diff] [blame] | 1300 | class VOP3b_Real_si <bits<9> op, dag outs, dag ins, string asm, string opName> : |
| 1301 | VOP3Common <outs, ins, asm, []>, |
| 1302 | VOP3be <op>, |
Tom Stellard | d7e6f13 | 2015-04-08 01:09:26 +0000 | [diff] [blame] | 1303 | SIMCInstr<opName#"_e64", SISubtarget.SI> { |
| 1304 | let AssemblerPredicates = [isSICI]; |
| 1305 | } |
Matt Arsenault | 692acf1 | 2015-02-14 03:02:23 +0000 | [diff] [blame] | 1306 | |
| 1307 | class VOP3b_Real_vi <bits<10> op, dag outs, dag ins, string asm, string opName> : |
| 1308 | VOP3Common <outs, ins, asm, []>, |
| 1309 | VOP3be_vi <op>, |
Tom Stellard | d7e6f13 | 2015-04-08 01:09:26 +0000 | [diff] [blame] | 1310 | SIMCInstr <opName#"_e64", SISubtarget.VI> { |
| 1311 | let AssemblerPredicates = [isVI]; |
| 1312 | } |
Matt Arsenault | 692acf1 | 2015-02-14 03:02:23 +0000 | [diff] [blame] | 1313 | |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1314 | multiclass VOP3_m <vop op, dag outs, dag ins, string asm, list<dag> pattern, |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1315 | string opName, int NumSrcArgs, bit HasMods = 1> { |
Tom Stellard | c721a23 | 2014-05-16 20:56:47 +0000 | [diff] [blame] | 1316 | |
Tom Stellard | bda32c9 | 2014-07-21 17:44:29 +0000 | [diff] [blame] | 1317 | def "" : VOP3_Pseudo <outs, ins, pattern, opName>; |
Tom Stellard | c721a23 | 2014-05-16 20:56:47 +0000 | [diff] [blame] | 1318 | |
Tom Stellard | 845bb3c | 2014-10-07 23:51:41 +0000 | [diff] [blame] | 1319 | def _si : VOP3_Real_si <op.SI3, outs, ins, asm, opName>, |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1320 | VOP3DisableFields<!if(!eq(NumSrcArgs, 1), 0, 1), |
| 1321 | !if(!eq(NumSrcArgs, 2), 0, 1), |
| 1322 | HasMods>; |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1323 | def _vi : VOP3_Real_vi <op.VI3, outs, ins, asm, opName>, |
| 1324 | VOP3DisableFields<!if(!eq(NumSrcArgs, 1), 0, 1), |
| 1325 | !if(!eq(NumSrcArgs, 2), 0, 1), |
| 1326 | HasMods>; |
| 1327 | } |
Tom Stellard | c721a23 | 2014-05-16 20:56:47 +0000 | [diff] [blame] | 1328 | |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1329 | // VOP3_m without source modifiers |
Matt Arsenault | 65fa1c4 | 2015-02-18 02:15:27 +0000 | [diff] [blame] | 1330 | multiclass VOP3_m_nomods <vop op, dag outs, dag ins, string asm, list<dag> pattern, |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1331 | string opName, int NumSrcArgs, bit HasMods = 1> { |
| 1332 | |
| 1333 | def "" : VOP3_Pseudo <outs, ins, pattern, opName>; |
| 1334 | |
| 1335 | let src0_modifiers = 0, |
| 1336 | src1_modifiers = 0, |
Matt Arsenault | 65fa1c4 | 2015-02-18 02:15:27 +0000 | [diff] [blame] | 1337 | src2_modifiers = 0, |
| 1338 | clamp = 0, |
| 1339 | omod = 0 in { |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1340 | def _si : VOP3_Real_si <op.SI3, outs, ins, asm, opName>; |
| 1341 | def _vi : VOP3_Real_vi <op.VI3, outs, ins, asm, opName>; |
| 1342 | } |
Tom Stellard | c721a23 | 2014-05-16 20:56:47 +0000 | [diff] [blame] | 1343 | } |
| 1344 | |
Tom Stellard | 94d2e99 | 2014-10-07 23:51:34 +0000 | [diff] [blame] | 1345 | multiclass VOP3_1_m <vop op, dag outs, dag ins, string asm, |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1346 | list<dag> pattern, string opName, bit HasMods = 1> { |
Tom Stellard | bda32c9 | 2014-07-21 17:44:29 +0000 | [diff] [blame] | 1347 | |
| 1348 | def "" : VOP3_Pseudo <outs, ins, pattern, opName>; |
| 1349 | |
Tom Stellard | 94d2e99 | 2014-10-07 23:51:34 +0000 | [diff] [blame] | 1350 | def _si : VOP3_Real_si <op.SI3, outs, ins, asm, opName>, |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1351 | VOP3DisableFields<0, 0, HasMods>; |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1352 | |
| 1353 | def _vi : VOP3_Real_vi <op.VI3, outs, ins, asm, opName>, |
| 1354 | VOP3DisableFields<0, 0, HasMods>; |
Tom Stellard | bda32c9 | 2014-07-21 17:44:29 +0000 | [diff] [blame] | 1355 | } |
| 1356 | |
Marek Olsak | 3ecf508 | 2015-02-03 21:53:05 +0000 | [diff] [blame] | 1357 | multiclass VOP3SI_1_m <vop op, dag outs, dag ins, string asm, |
| 1358 | list<dag> pattern, string opName, bit HasMods = 1> { |
| 1359 | |
| 1360 | def "" : VOP3_Pseudo <outs, ins, pattern, opName>; |
| 1361 | |
| 1362 | def _si : VOP3_Real_si <op.SI3, outs, ins, asm, opName>, |
| 1363 | VOP3DisableFields<0, 0, HasMods>; |
| 1364 | // No VI instruction. This class is for SI only. |
| 1365 | } |
| 1366 | |
Tom Stellard | bec5a24 | 2014-10-07 23:51:38 +0000 | [diff] [blame] | 1367 | multiclass VOP3_2_m <vop op, dag outs, dag ins, string asm, |
Marek Olsak | 7585a29 | 2015-02-03 17:38:05 +0000 | [diff] [blame] | 1368 | list<dag> pattern, string opName, string revOp, |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1369 | bit HasMods = 1, bit UseFullOp = 0> { |
| 1370 | |
| 1371 | def "" : VOP3_Pseudo <outs, ins, pattern, opName>, |
Marek Olsak | 7585a29 | 2015-02-03 17:38:05 +0000 | [diff] [blame] | 1372 | VOP2_REV<revOp#"_e64", !eq(revOp, opName)>; |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1373 | |
Marek Olsak | 191507e | 2015-02-03 17:38:12 +0000 | [diff] [blame] | 1374 | def _si : VOP3_Real_si <op.SI3, outs, ins, asm, opName>, |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1375 | VOP3DisableFields<1, 0, HasMods>; |
| 1376 | |
Marek Olsak | 191507e | 2015-02-03 17:38:12 +0000 | [diff] [blame] | 1377 | def _vi : VOP3_Real_vi <op.VI3, outs, ins, asm, opName>, |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1378 | VOP3DisableFields<1, 0, HasMods>; |
| 1379 | } |
| 1380 | |
Marek Olsak | 191507e | 2015-02-03 17:38:12 +0000 | [diff] [blame] | 1381 | multiclass VOP3SI_2_m <vop op, dag outs, dag ins, string asm, |
| 1382 | list<dag> pattern, string opName, string revOp, |
| 1383 | bit HasMods = 1, bit UseFullOp = 0> { |
| 1384 | |
| 1385 | def "" : VOP3_Pseudo <outs, ins, pattern, opName>, |
| 1386 | VOP2_REV<revOp#"_e64", !eq(revOp, opName)>; |
| 1387 | |
| 1388 | def _si : VOP3_Real_si <op.SI3, outs, ins, asm, opName>, |
| 1389 | VOP3DisableFields<1, 0, HasMods>; |
| 1390 | |
| 1391 | // No VI instruction. This class is for SI only. |
| 1392 | } |
| 1393 | |
Matt Arsenault | 692acf1 | 2015-02-14 03:02:23 +0000 | [diff] [blame] | 1394 | // XXX - Is v_div_scale_{f32|f64} only available in vop3b without |
| 1395 | // option of implicit vcc use? |
Tom Stellard | 845bb3c | 2014-10-07 23:51:41 +0000 | [diff] [blame] | 1396 | multiclass VOP3b_2_m <vop op, dag outs, dag ins, string asm, |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1397 | list<dag> pattern, string opName, string revOp, |
| 1398 | bit HasMods = 1, bit UseFullOp = 0> { |
| 1399 | def "" : VOP3_Pseudo <outs, ins, pattern, opName>, |
| 1400 | VOP2_REV<revOp#"_e64", !eq(revOp, opName)>; |
| 1401 | |
| 1402 | // The VOP2 variant puts the carry out into VCC, the VOP3 variant |
| 1403 | // can write it into any SGPR. We currently don't use the carry out, |
| 1404 | // so for now hardcode it to VCC as well. |
| 1405 | let sdst = SIOperand.VCC, Defs = [VCC] in { |
Matt Arsenault | 692acf1 | 2015-02-14 03:02:23 +0000 | [diff] [blame] | 1406 | def _si : VOP3b_Real_si <op.SI3, outs, ins, asm, opName>, |
| 1407 | VOP3DisableFields<1, 0, HasMods>; |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1408 | |
Matt Arsenault | 692acf1 | 2015-02-14 03:02:23 +0000 | [diff] [blame] | 1409 | def _vi : VOP3b_Real_vi <op.VI3, outs, ins, asm, opName>, |
| 1410 | VOP3DisableFields<1, 0, HasMods>; |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1411 | } // End sdst = SIOperand.VCC, Defs = [VCC] |
| 1412 | } |
| 1413 | |
Matt Arsenault | 31ec598 | 2015-02-14 03:40:35 +0000 | [diff] [blame] | 1414 | multiclass VOP3b_3_m <vop op, dag outs, dag ins, string asm, |
| 1415 | list<dag> pattern, string opName, string revOp, |
| 1416 | bit HasMods = 1, bit UseFullOp = 0> { |
| 1417 | def "" : VOP3_Pseudo <outs, ins, pattern, opName>; |
| 1418 | |
| 1419 | |
| 1420 | def _si : VOP3b_Real_si <op.SI3, outs, ins, asm, opName>, |
| 1421 | VOP3DisableFields<1, 1, HasMods>; |
| 1422 | |
| 1423 | def _vi : VOP3b_Real_vi <op.VI3, outs, ins, asm, opName>, |
| 1424 | VOP3DisableFields<1, 1, HasMods>; |
| 1425 | } |
| 1426 | |
Tom Stellard | 0aec587 | 2014-10-07 23:51:39 +0000 | [diff] [blame] | 1427 | multiclass VOP3_C_m <vop op, dag outs, dag ins, string asm, |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1428 | list<dag> pattern, string opName, |
Matt Arsenault | f5b2cd8 | 2015-03-23 18:45:30 +0000 | [diff] [blame] | 1429 | bit HasMods, bit defExec, string revOp> { |
Tom Stellard | bda32c9 | 2014-07-21 17:44:29 +0000 | [diff] [blame] | 1430 | |
Matt Arsenault | f5b2cd8 | 2015-03-23 18:45:30 +0000 | [diff] [blame] | 1431 | def "" : VOP3_Pseudo <outs, ins, pattern, opName>, |
Matt Arsenault | 88a13c6 | 2015-03-23 18:45:41 +0000 | [diff] [blame] | 1432 | VOP2_REV<revOp#"_e64", !eq(revOp, opName)>; |
Tom Stellard | bda32c9 | 2014-07-21 17:44:29 +0000 | [diff] [blame] | 1433 | |
Tom Stellard | 0aec587 | 2014-10-07 23:51:39 +0000 | [diff] [blame] | 1434 | def _si : VOP3_Real_si <op.SI3, outs, ins, asm, opName>, |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1435 | VOP3DisableFields<1, 0, HasMods> { |
| 1436 | let Defs = !if(defExec, [EXEC], []); |
| 1437 | } |
| 1438 | |
| 1439 | def _vi : VOP3_Real_vi <op.VI3, outs, ins, asm, opName>, |
| 1440 | VOP3DisableFields<1, 0, HasMods> { |
Tom Stellard | 0aec587 | 2014-10-07 23:51:39 +0000 | [diff] [blame] | 1441 | let Defs = !if(defExec, [EXEC], []); |
Christian Konig | d303996 | 2013-02-26 17:52:09 +0000 | [diff] [blame] | 1442 | } |
| 1443 | } |
| 1444 | |
Marek Olsak | 15e4a59 | 2015-01-15 18:42:55 +0000 | [diff] [blame] | 1445 | // An instruction that is VOP2 on SI and VOP3 on VI, no modifiers. |
| 1446 | multiclass VOP2SI_3VI_m <vop3 op, string opName, dag outs, dag ins, |
| 1447 | string asm, list<dag> pattern = []> { |
Tom Stellard | 1ca873b | 2015-02-18 16:08:17 +0000 | [diff] [blame] | 1448 | let isPseudo = 1, isCodeGenOnly = 1 in { |
Marek Olsak | 15e4a59 | 2015-01-15 18:42:55 +0000 | [diff] [blame] | 1449 | def "" : VOPAnyCommon <outs, ins, "", pattern>, |
| 1450 | SIMCInstr<opName, SISubtarget.NONE>; |
| 1451 | } |
| 1452 | |
| 1453 | def _si : VOP2 <op.SI3{5-0}, outs, ins, asm, []>, |
Tom Stellard | d7e6f13 | 2015-04-08 01:09:26 +0000 | [diff] [blame] | 1454 | SIMCInstr <opName, SISubtarget.SI> { |
| 1455 | let AssemblerPredicates = [isSICI]; |
| 1456 | } |
Marek Olsak | 15e4a59 | 2015-01-15 18:42:55 +0000 | [diff] [blame] | 1457 | |
| 1458 | def _vi : VOP3Common <outs, ins, asm, []>, |
| 1459 | VOP3e_vi <op.VI3>, |
| 1460 | VOP3DisableFields <1, 0, 0>, |
Tom Stellard | d7e6f13 | 2015-04-08 01:09:26 +0000 | [diff] [blame] | 1461 | SIMCInstr <opName, SISubtarget.VI> { |
| 1462 | let AssemblerPredicates = [isVI]; |
| 1463 | } |
Marek Olsak | 15e4a59 | 2015-01-15 18:42:55 +0000 | [diff] [blame] | 1464 | } |
| 1465 | |
Tom Stellard | 94d2e99 | 2014-10-07 23:51:34 +0000 | [diff] [blame] | 1466 | multiclass VOP1_Helper <vop1 op, string opName, dag outs, |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1467 | dag ins32, string asm32, list<dag> pat32, |
| 1468 | dag ins64, string asm64, list<dag> pat64, |
| 1469 | bit HasMods> { |
Christian Konig | b19849a | 2013-02-21 15:17:04 +0000 | [diff] [blame] | 1470 | |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1471 | defm _e32 : VOP1_m <op, outs, ins32, opName#asm32, pat32, opName>; |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1472 | |
Tom Stellard | c050392 | 2015-03-12 21:34:22 +0000 | [diff] [blame] | 1473 | defm _e64 : VOP3_1_m <op, outs, ins64, opName#asm64, pat64, opName, HasMods>; |
Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 1474 | } |
| 1475 | |
Tom Stellard | 94d2e99 | 2014-10-07 23:51:34 +0000 | [diff] [blame] | 1476 | multiclass VOP1Inst <vop1 op, string opName, VOPProfile P, |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1477 | SDPatternOperator node = null_frag> : VOP1_Helper < |
| 1478 | op, opName, P.Outs, |
| 1479 | P.Ins32, P.Asm32, [], |
| 1480 | P.Ins64, P.Asm64, |
| 1481 | !if(P.HasModifiers, |
| 1482 | [(set P.DstVT:$dst, (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, |
Matt Arsenault | 9706978 | 2014-09-30 19:49:48 +0000 | [diff] [blame] | 1483 | i32:$src0_modifiers, i1:$clamp, i32:$omod))))], |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1484 | [(set P.DstVT:$dst, (node P.Src0VT:$src0))]), |
| 1485 | P.HasModifiers |
Tom Stellard | c721a23 | 2014-05-16 20:56:47 +0000 | [diff] [blame] | 1486 | >; |
Christian Konig | f5754a0 | 2013-02-21 15:17:09 +0000 | [diff] [blame] | 1487 | |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1488 | multiclass VOP1InstSI <vop1 op, string opName, VOPProfile P, |
| 1489 | SDPatternOperator node = null_frag> { |
| 1490 | |
Marek Olsak | 3ecf508 | 2015-02-03 21:53:05 +0000 | [diff] [blame] | 1491 | defm _e32 : VOP1SI_m <op, P.Outs, P.Ins32, opName#P.Asm32, [], opName>; |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1492 | |
Marek Olsak | 3ecf508 | 2015-02-03 21:53:05 +0000 | [diff] [blame] | 1493 | defm _e64 : VOP3SI_1_m <op, P.Outs, P.Ins64, opName#P.Asm64, |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1494 | !if(P.HasModifiers, |
| 1495 | [(set P.DstVT:$dst, (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, |
| 1496 | i32:$src0_modifiers, i1:$clamp, i32:$omod))))], |
Marek Olsak | 3ecf508 | 2015-02-03 21:53:05 +0000 | [diff] [blame] | 1497 | [(set P.DstVT:$dst, (node P.Src0VT:$src0))]), |
| 1498 | opName, P.HasModifiers>; |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1499 | } |
Tom Stellard | 1cfd7a5 | 2013-05-20 15:02:12 +0000 | [diff] [blame] | 1500 | |
Tom Stellard | bec5a24 | 2014-10-07 23:51:38 +0000 | [diff] [blame] | 1501 | multiclass VOP2_Helper <vop2 op, string opName, dag outs, |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1502 | dag ins32, string asm32, list<dag> pat32, |
| 1503 | dag ins64, string asm64, list<dag> pat64, |
Marek Olsak | 7585a29 | 2015-02-03 17:38:05 +0000 | [diff] [blame] | 1504 | string revOp, bit HasMods> { |
| 1505 | defm _e32 : VOP2_m <op, outs, ins32, asm32, pat32, opName, revOp>; |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1506 | |
Tom Stellard | bec5a24 | 2014-10-07 23:51:38 +0000 | [diff] [blame] | 1507 | defm _e64 : VOP3_2_m <op, |
Tom Stellard | c050392 | 2015-03-12 21:34:22 +0000 | [diff] [blame] | 1508 | outs, ins64, opName#asm64, pat64, opName, revOp, HasMods |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1509 | >; |
Tom Stellard | 1cfd7a5 | 2013-05-20 15:02:12 +0000 | [diff] [blame] | 1510 | } |
| 1511 | |
Tom Stellard | bec5a24 | 2014-10-07 23:51:38 +0000 | [diff] [blame] | 1512 | multiclass VOP2Inst <vop2 op, string opName, VOPProfile P, |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1513 | SDPatternOperator node = null_frag, |
Marek Olsak | 7585a29 | 2015-02-03 17:38:05 +0000 | [diff] [blame] | 1514 | string revOp = opName> : VOP2_Helper < |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1515 | op, opName, P.Outs, |
| 1516 | P.Ins32, P.Asm32, [], |
| 1517 | P.Ins64, P.Asm64, |
| 1518 | !if(P.HasModifiers, |
| 1519 | [(set P.DstVT:$dst, |
| 1520 | (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers, |
Matt Arsenault | 9706978 | 2014-09-30 19:49:48 +0000 | [diff] [blame] | 1521 | i1:$clamp, i32:$omod)), |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1522 | (P.Src1VT (VOP3Mods P.Src1VT:$src1, i32:$src1_modifiers))))], |
| 1523 | [(set P.DstVT:$dst, (node P.Src0VT:$src0, P.Src1VT:$src1))]), |
Marek Olsak | 7585a29 | 2015-02-03 17:38:05 +0000 | [diff] [blame] | 1524 | revOp, P.HasModifiers |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1525 | >; |
| 1526 | |
Marek Olsak | 191507e | 2015-02-03 17:38:12 +0000 | [diff] [blame] | 1527 | multiclass VOP2InstSI <vop2 op, string opName, VOPProfile P, |
| 1528 | SDPatternOperator node = null_frag, |
| 1529 | string revOp = opName> { |
| 1530 | defm _e32 : VOP2SI_m <op, P.Outs, P.Ins32, P.Asm32, [], opName, revOp>; |
| 1531 | |
Tom Stellard | c050392 | 2015-03-12 21:34:22 +0000 | [diff] [blame] | 1532 | defm _e64 : VOP3SI_2_m <op, P.Outs, P.Ins64, opName#P.Asm64, |
Marek Olsak | 191507e | 2015-02-03 17:38:12 +0000 | [diff] [blame] | 1533 | !if(P.HasModifiers, |
| 1534 | [(set P.DstVT:$dst, |
| 1535 | (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers, |
| 1536 | i1:$clamp, i32:$omod)), |
| 1537 | (P.Src1VT (VOP3Mods P.Src1VT:$src1, i32:$src1_modifiers))))], |
| 1538 | [(set P.DstVT:$dst, (node P.Src0VT:$src0, P.Src1VT:$src1))]), |
| 1539 | opName, revOp, P.HasModifiers>; |
| 1540 | } |
| 1541 | |
Tom Stellard | 845bb3c | 2014-10-07 23:51:41 +0000 | [diff] [blame] | 1542 | multiclass VOP2b_Helper <vop2 op, string opName, dag outs, |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1543 | dag ins32, string asm32, list<dag> pat32, |
| 1544 | dag ins64, string asm64, list<dag> pat64, |
| 1545 | string revOp, bit HasMods> { |
| 1546 | |
Marek Olsak | 7585a29 | 2015-02-03 17:38:05 +0000 | [diff] [blame] | 1547 | defm _e32 : VOP2_m <op, outs, ins32, asm32, pat32, opName, revOp>; |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1548 | |
Tom Stellard | 845bb3c | 2014-10-07 23:51:41 +0000 | [diff] [blame] | 1549 | defm _e64 : VOP3b_2_m <op, |
Tom Stellard | c050392 | 2015-03-12 21:34:22 +0000 | [diff] [blame] | 1550 | outs, ins64, opName#asm64, pat64, opName, revOp, HasMods |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1551 | >; |
| 1552 | } |
| 1553 | |
Tom Stellard | 845bb3c | 2014-10-07 23:51:41 +0000 | [diff] [blame] | 1554 | multiclass VOP2bInst <vop2 op, string opName, VOPProfile P, |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1555 | SDPatternOperator node = null_frag, |
| 1556 | string revOp = opName> : VOP2b_Helper < |
| 1557 | op, opName, P.Outs, |
| 1558 | P.Ins32, P.Asm32, [], |
| 1559 | P.Ins64, P.Asm64, |
| 1560 | !if(P.HasModifiers, |
| 1561 | [(set P.DstVT:$dst, |
| 1562 | (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers, |
Matt Arsenault | 9706978 | 2014-09-30 19:49:48 +0000 | [diff] [blame] | 1563 | i1:$clamp, i32:$omod)), |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1564 | (P.Src1VT (VOP3Mods P.Src1VT:$src1, i32:$src1_modifiers))))], |
| 1565 | [(set P.DstVT:$dst, (node P.Src0VT:$src0, P.Src1VT:$src1))]), |
| 1566 | revOp, P.HasModifiers |
| 1567 | >; |
| 1568 | |
Marek Olsak | f0b130a | 2015-01-15 18:43:06 +0000 | [diff] [blame] | 1569 | // A VOP2 instruction that is VOP3-only on VI. |
| 1570 | multiclass VOP2_VI3_Helper <vop23 op, string opName, dag outs, |
| 1571 | dag ins32, string asm32, list<dag> pat32, |
| 1572 | dag ins64, string asm64, list<dag> pat64, |
Marek Olsak | 7585a29 | 2015-02-03 17:38:05 +0000 | [diff] [blame] | 1573 | string revOp, bit HasMods> { |
| 1574 | defm _e32 : VOP2SI_m <op, outs, ins32, asm32, pat32, opName, revOp>; |
Marek Olsak | f0b130a | 2015-01-15 18:43:06 +0000 | [diff] [blame] | 1575 | |
Tom Stellard | c050392 | 2015-03-12 21:34:22 +0000 | [diff] [blame] | 1576 | defm _e64 : VOP3_2_m <op, outs, ins64, opName#asm64, pat64, opName, |
Marek Olsak | 7585a29 | 2015-02-03 17:38:05 +0000 | [diff] [blame] | 1577 | revOp, HasMods>; |
Marek Olsak | f0b130a | 2015-01-15 18:43:06 +0000 | [diff] [blame] | 1578 | } |
| 1579 | |
| 1580 | multiclass VOP2_VI3_Inst <vop23 op, string opName, VOPProfile P, |
| 1581 | SDPatternOperator node = null_frag, |
Marek Olsak | 7585a29 | 2015-02-03 17:38:05 +0000 | [diff] [blame] | 1582 | string revOp = opName> |
Marek Olsak | f0b130a | 2015-01-15 18:43:06 +0000 | [diff] [blame] | 1583 | : VOP2_VI3_Helper < |
| 1584 | op, opName, P.Outs, |
| 1585 | P.Ins32, P.Asm32, [], |
| 1586 | P.Ins64, P.Asm64, |
| 1587 | !if(P.HasModifiers, |
| 1588 | [(set P.DstVT:$dst, |
| 1589 | (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers, |
| 1590 | i1:$clamp, i32:$omod)), |
| 1591 | (P.Src1VT (VOP3Mods P.Src1VT:$src1, i32:$src1_modifiers))))], |
| 1592 | [(set P.DstVT:$dst, (node P.Src0VT:$src0, P.Src1VT:$src1))]), |
Marek Olsak | 7585a29 | 2015-02-03 17:38:05 +0000 | [diff] [blame] | 1593 | revOp, P.HasModifiers |
Marek Olsak | f0b130a | 2015-01-15 18:43:06 +0000 | [diff] [blame] | 1594 | >; |
| 1595 | |
Matt Arsenault | 70120fa | 2015-02-21 21:29:00 +0000 | [diff] [blame] | 1596 | multiclass VOP2MADK <vop2 op, string opName, list<dag> pattern = []> { |
| 1597 | |
| 1598 | def "" : VOP2_Pseudo <VOP_MADK.Outs, VOP_MADK.Ins, pattern, opName>; |
| 1599 | |
| 1600 | let isCodeGenOnly = 0 in { |
| 1601 | def _si : VOP2Common <VOP_MADK.Outs, VOP_MADK.Ins, |
| 1602 | !strconcat(opName, VOP_MADK.Asm), []>, |
| 1603 | SIMCInstr <opName#"_e32", SISubtarget.SI>, |
Tom Stellard | 245c15f | 2015-05-26 15:55:52 +0000 | [diff] [blame] | 1604 | VOP2_MADKe <op.SI> { |
| 1605 | let AssemblerPredicates = [isSICI]; |
| 1606 | } |
Matt Arsenault | 70120fa | 2015-02-21 21:29:00 +0000 | [diff] [blame] | 1607 | |
| 1608 | def _vi : VOP2Common <VOP_MADK.Outs, VOP_MADK.Ins, |
| 1609 | !strconcat(opName, VOP_MADK.Asm), []>, |
| 1610 | SIMCInstr <opName#"_e32", SISubtarget.VI>, |
Tom Stellard | 245c15f | 2015-05-26 15:55:52 +0000 | [diff] [blame] | 1611 | VOP2_MADKe <op.VI> { |
| 1612 | let AssemblerPredicates = [isVI]; |
| 1613 | } |
Matt Arsenault | 70120fa | 2015-02-21 21:29:00 +0000 | [diff] [blame] | 1614 | } // End isCodeGenOnly = 0 |
| 1615 | } |
| 1616 | |
Tom Stellard | 11f19f7 | 2015-08-07 15:34:27 +0000 | [diff] [blame^] | 1617 | class VOPC_Pseudo <dag ins, list<dag> pattern, string opName> : |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1618 | VOPCCommon <ins, "", pattern>, |
| 1619 | VOP <opName>, |
Tom Stellard | d7e6f13 | 2015-04-08 01:09:26 +0000 | [diff] [blame] | 1620 | SIMCInstr<opName#"_e32", SISubtarget.NONE>, |
| 1621 | MnemonicAlias<opName#"_e32", opName> { |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1622 | let isPseudo = 1; |
Tom Stellard | 1ca873b | 2015-02-18 16:08:17 +0000 | [diff] [blame] | 1623 | let isCodeGenOnly = 1; |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1624 | } |
| 1625 | |
Tom Stellard | 11f19f7 | 2015-08-07 15:34:27 +0000 | [diff] [blame^] | 1626 | multiclass VOPC_m <vopc op, dag ins, string asm, list<dag> pattern, |
Matt Arsenault | f5b2cd8 | 2015-03-23 18:45:30 +0000 | [diff] [blame] | 1627 | string opName, bit DefExec, string revOpName = ""> { |
Tom Stellard | 11f19f7 | 2015-08-07 15:34:27 +0000 | [diff] [blame^] | 1628 | def "" : VOPC_Pseudo <ins, pattern, opName>; |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1629 | |
| 1630 | def _si : VOPC<op.SI, ins, asm, []>, |
| 1631 | SIMCInstr <opName#"_e32", SISubtarget.SI> { |
| 1632 | let Defs = !if(DefExec, [EXEC], []); |
Matt Arsenault | 42f39e1 | 2015-03-23 18:45:35 +0000 | [diff] [blame] | 1633 | let hasSideEffects = DefExec; |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1634 | } |
| 1635 | |
| 1636 | def _vi : VOPC<op.VI, ins, asm, []>, |
| 1637 | SIMCInstr <opName#"_e32", SISubtarget.VI> { |
| 1638 | let Defs = !if(DefExec, [EXEC], []); |
Matt Arsenault | 42f39e1 | 2015-03-23 18:45:35 +0000 | [diff] [blame] | 1639 | let hasSideEffects = DefExec; |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1640 | } |
| 1641 | } |
| 1642 | |
Tom Stellard | 0aec587 | 2014-10-07 23:51:39 +0000 | [diff] [blame] | 1643 | multiclass VOPC_Helper <vopc op, string opName, |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1644 | dag ins32, string asm32, list<dag> pat32, |
| 1645 | dag out64, dag ins64, string asm64, list<dag> pat64, |
Matt Arsenault | f5b2cd8 | 2015-03-23 18:45:30 +0000 | [diff] [blame] | 1646 | bit HasMods, bit DefExec, string revOp> { |
Tom Stellard | 11f19f7 | 2015-08-07 15:34:27 +0000 | [diff] [blame^] | 1647 | defm _e32 : VOPC_m <op, ins32, opName#asm32, pat32, opName, DefExec>; |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1648 | |
Tom Stellard | c050392 | 2015-03-12 21:34:22 +0000 | [diff] [blame] | 1649 | defm _e64 : VOP3_C_m <op, out64, ins64, opName#asm64, pat64, |
Matt Arsenault | f5b2cd8 | 2015-03-23 18:45:30 +0000 | [diff] [blame] | 1650 | opName, HasMods, DefExec, revOp>; |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1651 | } |
| 1652 | |
Matt Arsenault | 096ec1e | 2015-02-18 02:15:30 +0000 | [diff] [blame] | 1653 | // Special case for class instructions which only have modifiers on |
| 1654 | // the 1st source operand. |
| 1655 | multiclass VOPC_Class_Helper <vopc op, string opName, |
| 1656 | dag ins32, string asm32, list<dag> pat32, |
| 1657 | dag out64, dag ins64, string asm64, list<dag> pat64, |
Matt Arsenault | f5b2cd8 | 2015-03-23 18:45:30 +0000 | [diff] [blame] | 1658 | bit HasMods, bit DefExec, string revOp> { |
Tom Stellard | 11f19f7 | 2015-08-07 15:34:27 +0000 | [diff] [blame^] | 1659 | defm _e32 : VOPC_m <op, ins32, opName#asm32, pat32, opName, DefExec>; |
Matt Arsenault | 096ec1e | 2015-02-18 02:15:30 +0000 | [diff] [blame] | 1660 | |
Tom Stellard | c050392 | 2015-03-12 21:34:22 +0000 | [diff] [blame] | 1661 | defm _e64 : VOP3_C_m <op, out64, ins64, opName#asm64, pat64, |
Matt Arsenault | f5b2cd8 | 2015-03-23 18:45:30 +0000 | [diff] [blame] | 1662 | opName, HasMods, DefExec, revOp>, |
Matt Arsenault | 096ec1e | 2015-02-18 02:15:30 +0000 | [diff] [blame] | 1663 | VOP3DisableModFields<1, 0, 0>; |
| 1664 | } |
| 1665 | |
Tom Stellard | 0aec587 | 2014-10-07 23:51:39 +0000 | [diff] [blame] | 1666 | multiclass VOPCInst <vopc op, string opName, |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1667 | VOPProfile P, PatLeaf cond = COND_NULL, |
Matt Arsenault | f5b2cd8 | 2015-03-23 18:45:30 +0000 | [diff] [blame] | 1668 | string revOp = opName, |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1669 | bit DefExec = 0> : VOPC_Helper < |
| 1670 | op, opName, |
| 1671 | P.Ins32, P.Asm32, [], |
Tom Stellard | c050392 | 2015-03-12 21:34:22 +0000 | [diff] [blame] | 1672 | (outs VOPDstS64:$dst), P.Ins64, P.Asm64, |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1673 | !if(P.HasModifiers, |
| 1674 | [(set i1:$dst, |
| 1675 | (setcc (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers, |
Matt Arsenault | 9706978 | 2014-09-30 19:49:48 +0000 | [diff] [blame] | 1676 | i1:$clamp, i32:$omod)), |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1677 | (P.Src1VT (VOP3Mods P.Src1VT:$src1, i32:$src1_modifiers)), |
| 1678 | cond))], |
| 1679 | [(set i1:$dst, (setcc P.Src0VT:$src0, P.Src1VT:$src1, cond))]), |
Matt Arsenault | f5b2cd8 | 2015-03-23 18:45:30 +0000 | [diff] [blame] | 1680 | P.HasModifiers, DefExec, revOp |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1681 | >; |
| 1682 | |
Matt Arsenault | 4831ce5 | 2015-01-06 23:00:37 +0000 | [diff] [blame] | 1683 | multiclass VOPCClassInst <vopc op, string opName, VOPProfile P, |
Matt Arsenault | 096ec1e | 2015-02-18 02:15:30 +0000 | [diff] [blame] | 1684 | bit DefExec = 0> : VOPC_Class_Helper < |
Matt Arsenault | 4831ce5 | 2015-01-06 23:00:37 +0000 | [diff] [blame] | 1685 | op, opName, |
| 1686 | P.Ins32, P.Asm32, [], |
Tom Stellard | c050392 | 2015-03-12 21:34:22 +0000 | [diff] [blame] | 1687 | (outs VOPDstS64:$dst), P.Ins64, P.Asm64, |
Matt Arsenault | 4831ce5 | 2015-01-06 23:00:37 +0000 | [diff] [blame] | 1688 | !if(P.HasModifiers, |
| 1689 | [(set i1:$dst, |
| 1690 | (AMDGPUfp_class (P.Src0VT (VOP3Mods0Clamp0OMod P.Src0VT:$src0, i32:$src0_modifiers)), P.Src1VT:$src1))], |
| 1691 | [(set i1:$dst, (AMDGPUfp_class P.Src0VT:$src0, P.Src1VT:$src1))]), |
Matt Arsenault | f5b2cd8 | 2015-03-23 18:45:30 +0000 | [diff] [blame] | 1692 | P.HasModifiers, DefExec, opName |
Matt Arsenault | 4831ce5 | 2015-01-06 23:00:37 +0000 | [diff] [blame] | 1693 | >; |
| 1694 | |
| 1695 | |
Matt Arsenault | f5b2cd8 | 2015-03-23 18:45:30 +0000 | [diff] [blame] | 1696 | multiclass VOPC_F32 <vopc op, string opName, PatLeaf cond = COND_NULL, string revOp = opName> : |
| 1697 | VOPCInst <op, opName, VOP_F32_F32_F32, cond, revOp>; |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1698 | |
Matt Arsenault | f5b2cd8 | 2015-03-23 18:45:30 +0000 | [diff] [blame] | 1699 | multiclass VOPC_F64 <vopc op, string opName, PatLeaf cond = COND_NULL, string revOp = opName> : |
| 1700 | VOPCInst <op, opName, VOP_F64_F64_F64, cond, revOp>; |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1701 | |
Matt Arsenault | f5b2cd8 | 2015-03-23 18:45:30 +0000 | [diff] [blame] | 1702 | multiclass VOPC_I32 <vopc op, string opName, PatLeaf cond = COND_NULL, string revOp = opName> : |
| 1703 | VOPCInst <op, opName, VOP_I32_I32_I32, cond, revOp>; |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1704 | |
Matt Arsenault | f5b2cd8 | 2015-03-23 18:45:30 +0000 | [diff] [blame] | 1705 | multiclass VOPC_I64 <vopc op, string opName, PatLeaf cond = COND_NULL, string revOp = opName> : |
| 1706 | VOPCInst <op, opName, VOP_I64_I64_I64, cond, revOp>; |
Christian Konig | f5754a0 | 2013-02-21 15:17:09 +0000 | [diff] [blame] | 1707 | |
Matt Arsenault | f2b0aeb | 2014-06-23 18:28:28 +0000 | [diff] [blame] | 1708 | |
Tom Stellard | 0aec587 | 2014-10-07 23:51:39 +0000 | [diff] [blame] | 1709 | multiclass VOPCX <vopc op, string opName, VOPProfile P, |
Matt Arsenault | f5b2cd8 | 2015-03-23 18:45:30 +0000 | [diff] [blame] | 1710 | PatLeaf cond = COND_NULL, |
| 1711 | string revOp = ""> |
| 1712 | : VOPCInst <op, opName, P, cond, revOp, 1>; |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1713 | |
Matt Arsenault | f5b2cd8 | 2015-03-23 18:45:30 +0000 | [diff] [blame] | 1714 | multiclass VOPCX_F32 <vopc op, string opName, string revOp = opName> : |
| 1715 | VOPCX <op, opName, VOP_F32_F32_F32, COND_NULL, revOp>; |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1716 | |
Matt Arsenault | f5b2cd8 | 2015-03-23 18:45:30 +0000 | [diff] [blame] | 1717 | multiclass VOPCX_F64 <vopc op, string opName, string revOp = opName> : |
| 1718 | VOPCX <op, opName, VOP_F64_F64_F64, COND_NULL, revOp>; |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1719 | |
Matt Arsenault | f5b2cd8 | 2015-03-23 18:45:30 +0000 | [diff] [blame] | 1720 | multiclass VOPCX_I32 <vopc op, string opName, string revOp = opName> : |
| 1721 | VOPCX <op, opName, VOP_I32_I32_I32, COND_NULL, revOp>; |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1722 | |
Matt Arsenault | f5b2cd8 | 2015-03-23 18:45:30 +0000 | [diff] [blame] | 1723 | multiclass VOPCX_I64 <vopc op, string opName, string revOp = opName> : |
| 1724 | VOPCX <op, opName, VOP_I64_I64_I64, COND_NULL, revOp>; |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1725 | |
Tom Stellard | 845bb3c | 2014-10-07 23:51:41 +0000 | [diff] [blame] | 1726 | multiclass VOP3_Helper <vop3 op, string opName, dag outs, dag ins, string asm, |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1727 | list<dag> pat, int NumSrcArgs, bit HasMods> : VOP3_m < |
Tom Stellard | c050392 | 2015-03-12 21:34:22 +0000 | [diff] [blame] | 1728 | op, outs, ins, opName#" "#asm, pat, opName, NumSrcArgs, HasMods |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1729 | >; |
| 1730 | |
Matt Arsenault | 4831ce5 | 2015-01-06 23:00:37 +0000 | [diff] [blame] | 1731 | multiclass VOPC_CLASS_F32 <vopc op, string opName> : |
| 1732 | VOPCClassInst <op, opName, VOP_I1_F32_I32, 0>; |
| 1733 | |
| 1734 | multiclass VOPCX_CLASS_F32 <vopc op, string opName> : |
| 1735 | VOPCClassInst <op, opName, VOP_I1_F32_I32, 1>; |
| 1736 | |
| 1737 | multiclass VOPC_CLASS_F64 <vopc op, string opName> : |
| 1738 | VOPCClassInst <op, opName, VOP_I1_F64_I32, 0>; |
| 1739 | |
| 1740 | multiclass VOPCX_CLASS_F64 <vopc op, string opName> : |
| 1741 | VOPCClassInst <op, opName, VOP_I1_F64_I32, 1>; |
| 1742 | |
Tom Stellard | 845bb3c | 2014-10-07 23:51:41 +0000 | [diff] [blame] | 1743 | multiclass VOP3Inst <vop3 op, string opName, VOPProfile P, |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1744 | SDPatternOperator node = null_frag> : VOP3_Helper < |
Tom Stellard | c050392 | 2015-03-12 21:34:22 +0000 | [diff] [blame] | 1745 | op, opName, (outs P.DstRC.RegClass:$dst), P.Ins64, P.Asm64, |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1746 | !if(!eq(P.NumSrcArgs, 3), |
| 1747 | !if(P.HasModifiers, |
| 1748 | [(set P.DstVT:$dst, |
| 1749 | (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers, |
Matt Arsenault | 9706978 | 2014-09-30 19:49:48 +0000 | [diff] [blame] | 1750 | i1:$clamp, i32:$omod)), |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1751 | (P.Src1VT (VOP3Mods P.Src1VT:$src1, i32:$src1_modifiers)), |
| 1752 | (P.Src2VT (VOP3Mods P.Src2VT:$src2, i32:$src2_modifiers))))], |
| 1753 | [(set P.DstVT:$dst, (node P.Src0VT:$src0, P.Src1VT:$src1, |
| 1754 | P.Src2VT:$src2))]), |
| 1755 | !if(!eq(P.NumSrcArgs, 2), |
| 1756 | !if(P.HasModifiers, |
| 1757 | [(set P.DstVT:$dst, |
| 1758 | (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers, |
Matt Arsenault | 9706978 | 2014-09-30 19:49:48 +0000 | [diff] [blame] | 1759 | i1:$clamp, i32:$omod)), |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1760 | (P.Src1VT (VOP3Mods P.Src1VT:$src1, i32:$src1_modifiers))))], |
| 1761 | [(set P.DstVT:$dst, (node P.Src0VT:$src0, P.Src1VT:$src1))]) |
| 1762 | /* P.NumSrcArgs == 1 */, |
| 1763 | !if(P.HasModifiers, |
| 1764 | [(set P.DstVT:$dst, |
| 1765 | (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers, |
Matt Arsenault | 9706978 | 2014-09-30 19:49:48 +0000 | [diff] [blame] | 1766 | i1:$clamp, i32:$omod))))], |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1767 | [(set P.DstVT:$dst, (node P.Src0VT:$src0))]))), |
| 1768 | P.NumSrcArgs, P.HasModifiers |
| 1769 | >; |
| 1770 | |
Matt Arsenault | 1bc9d95 | 2015-02-14 04:22:00 +0000 | [diff] [blame] | 1771 | // Special case for v_div_fmas_{f32|f64}, since it seems to be the |
| 1772 | // only VOP instruction that implicitly reads VCC. |
| 1773 | multiclass VOP3_VCC_Inst <vop3 op, string opName, |
| 1774 | VOPProfile P, |
| 1775 | SDPatternOperator node = null_frag> : VOP3_Helper < |
| 1776 | op, opName, |
Tom Stellard | c050392 | 2015-03-12 21:34:22 +0000 | [diff] [blame] | 1777 | (outs P.DstRC.RegClass:$dst), |
Matt Arsenault | 1bc9d95 | 2015-02-14 04:22:00 +0000 | [diff] [blame] | 1778 | (ins InputModsNoDefault:$src0_modifiers, P.Src0RC64:$src0, |
| 1779 | InputModsNoDefault:$src1_modifiers, P.Src1RC64:$src1, |
| 1780 | InputModsNoDefault:$src2_modifiers, P.Src2RC64:$src2, |
| 1781 | ClampMod:$clamp, |
| 1782 | omod:$omod), |
Matt Arsenault | 8ebce8f | 2015-06-28 18:16:14 +0000 | [diff] [blame] | 1783 | "$dst, $src0_modifiers, $src1_modifiers, $src2_modifiers"#"$clamp"#"$omod", |
Matt Arsenault | 1bc9d95 | 2015-02-14 04:22:00 +0000 | [diff] [blame] | 1784 | [(set P.DstVT:$dst, |
| 1785 | (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers, |
| 1786 | i1:$clamp, i32:$omod)), |
| 1787 | (P.Src1VT (VOP3Mods P.Src1VT:$src1, i32:$src1_modifiers)), |
| 1788 | (P.Src2VT (VOP3Mods P.Src2VT:$src2, i32:$src2_modifiers)), |
| 1789 | (i1 VCC)))], |
| 1790 | 3, 1 |
| 1791 | >; |
| 1792 | |
Tom Stellard | b655052 | 2015-01-12 19:33:18 +0000 | [diff] [blame] | 1793 | multiclass VOP3b_Helper <vop op, RegisterClass vrc, RegisterOperand arc, |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1794 | string opName, list<dag> pattern> : |
Matt Arsenault | 31ec598 | 2015-02-14 03:40:35 +0000 | [diff] [blame] | 1795 | VOP3b_3_m < |
Matt Arsenault | a95f5a0 | 2014-11-04 20:29:20 +0000 | [diff] [blame] | 1796 | op, (outs vrc:$vdst, SReg_64:$sdst), |
Matt Arsenault | 272c50a | 2014-09-30 19:49:43 +0000 | [diff] [blame] | 1797 | (ins InputModsNoDefault:$src0_modifiers, arc:$src0, |
| 1798 | InputModsNoDefault:$src1_modifiers, arc:$src1, |
| 1799 | InputModsNoDefault:$src2_modifiers, arc:$src2, |
Matt Arsenault | f2676a5 | 2014-11-05 19:35:00 +0000 | [diff] [blame] | 1800 | ClampMod:$clamp, omod:$omod), |
Matt Arsenault | a95f5a0 | 2014-11-04 20:29:20 +0000 | [diff] [blame] | 1801 | opName#" $vdst, $sdst, $src0_modifiers, $src1_modifiers, $src2_modifiers"#"$clamp"#"$omod", pattern, |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1802 | opName, opName, 1, 1 |
| 1803 | >; |
Matt Arsenault | f2b0aeb | 2014-06-23 18:28:28 +0000 | [diff] [blame] | 1804 | |
Tom Stellard | 845bb3c | 2014-10-07 23:51:41 +0000 | [diff] [blame] | 1805 | multiclass VOP3b_64 <vop3 op, string opName, list<dag> pattern> : |
Matt Arsenault | f2b0aeb | 2014-06-23 18:28:28 +0000 | [diff] [blame] | 1806 | VOP3b_Helper <op, VReg_64, VSrc_64, opName, pattern>; |
| 1807 | |
Tom Stellard | 845bb3c | 2014-10-07 23:51:41 +0000 | [diff] [blame] | 1808 | multiclass VOP3b_32 <vop3 op, string opName, list<dag> pattern> : |
Tom Stellard | 45c0b3a | 2015-01-07 20:59:25 +0000 | [diff] [blame] | 1809 | VOP3b_Helper <op, VGPR_32, VSrc_32, opName, pattern>; |
Matt Arsenault | f2b0aeb | 2014-06-23 18:28:28 +0000 | [diff] [blame] | 1810 | |
Matt Arsenault | 8675db1 | 2014-08-29 16:01:14 +0000 | [diff] [blame] | 1811 | |
| 1812 | class Vop3ModPat<Instruction Inst, VOPProfile P, SDPatternOperator node> : Pat< |
Matt Arsenault | 9706978 | 2014-09-30 19:49:48 +0000 | [diff] [blame] | 1813 | (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers, i1:$clamp, i32:$omod)), |
Matt Arsenault | 8675db1 | 2014-08-29 16:01:14 +0000 | [diff] [blame] | 1814 | (P.Src1VT (VOP3Mods P.Src1VT:$src1, i32:$src1_modifiers)), |
| 1815 | (P.Src2VT (VOP3Mods P.Src2VT:$src2, i32:$src2_modifiers))), |
| 1816 | (Inst i32:$src0_modifiers, P.Src0VT:$src0, |
| 1817 | i32:$src1_modifiers, P.Src1VT:$src1, |
| 1818 | i32:$src2_modifiers, P.Src2VT:$src2, |
Matt Arsenault | 9706978 | 2014-09-30 19:49:48 +0000 | [diff] [blame] | 1819 | i1:$clamp, |
Matt Arsenault | 8675db1 | 2014-08-29 16:01:14 +0000 | [diff] [blame] | 1820 | i32:$omod)>; |
| 1821 | |
Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 1822 | //===----------------------------------------------------------------------===// |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1823 | // Interpolation opcodes |
| 1824 | //===----------------------------------------------------------------------===// |
| 1825 | |
Marek Olsak | 367447c | 2015-01-27 17:25:11 +0000 | [diff] [blame] | 1826 | class VINTRP_Pseudo <string opName, dag outs, dag ins, list<dag> pattern> : |
| 1827 | VINTRPCommon <outs, ins, "", pattern>, |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1828 | SIMCInstr<opName, SISubtarget.NONE> { |
| 1829 | let isPseudo = 1; |
Tom Stellard | 1ca873b | 2015-02-18 16:08:17 +0000 | [diff] [blame] | 1830 | let isCodeGenOnly = 1; |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1831 | } |
| 1832 | |
| 1833 | class VINTRP_Real_si <bits <2> op, string opName, dag outs, dag ins, |
Marek Olsak | 367447c | 2015-01-27 17:25:11 +0000 | [diff] [blame] | 1834 | string asm> : |
| 1835 | VINTRPCommon <outs, ins, asm, []>, |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1836 | VINTRPe <op>, |
| 1837 | SIMCInstr<opName, SISubtarget.SI>; |
| 1838 | |
| 1839 | class VINTRP_Real_vi <bits <2> op, string opName, dag outs, dag ins, |
Marek Olsak | 367447c | 2015-01-27 17:25:11 +0000 | [diff] [blame] | 1840 | string asm> : |
| 1841 | VINTRPCommon <outs, ins, asm, []>, |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1842 | VINTRPe_vi <op>, |
| 1843 | SIMCInstr<opName, SISubtarget.VI>; |
| 1844 | |
Tom Stellard | c70cf90 | 2015-05-25 16:15:50 +0000 | [diff] [blame] | 1845 | multiclass VINTRP_m <bits <2> op, dag outs, dag ins, string asm, |
Tom Stellard | 5082816 | 2015-05-25 16:15:56 +0000 | [diff] [blame] | 1846 | list<dag> pattern = []> { |
| 1847 | def "" : VINTRP_Pseudo <NAME, outs, ins, pattern>; |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1848 | |
Tom Stellard | 5082816 | 2015-05-25 16:15:56 +0000 | [diff] [blame] | 1849 | def _si : VINTRP_Real_si <op, NAME, outs, ins, asm>; |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1850 | |
Tom Stellard | 5082816 | 2015-05-25 16:15:56 +0000 | [diff] [blame] | 1851 | def _vi : VINTRP_Real_vi <op, NAME, outs, ins, asm>; |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1852 | } |
| 1853 | |
| 1854 | //===----------------------------------------------------------------------===// |
Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 1855 | // Vector I/O classes |
| 1856 | //===----------------------------------------------------------------------===// |
| 1857 | |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1858 | class DS_Pseudo <string opName, dag outs, dag ins, list<dag> pattern> : |
| 1859 | DS <outs, ins, "", pattern>, |
| 1860 | SIMCInstr <opName, SISubtarget.NONE> { |
| 1861 | let isPseudo = 1; |
Tom Stellard | 1ca873b | 2015-02-18 16:08:17 +0000 | [diff] [blame] | 1862 | let isCodeGenOnly = 1; |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1863 | } |
| 1864 | |
| 1865 | class DS_Real_si <bits<8> op, string opName, dag outs, dag ins, string asm> : |
| 1866 | DS <outs, ins, asm, []>, |
| 1867 | DSe <op>, |
Tom Stellard | d7e6f13 | 2015-04-08 01:09:26 +0000 | [diff] [blame] | 1868 | SIMCInstr <opName, SISubtarget.SI> { |
| 1869 | let isCodeGenOnly = 0; |
| 1870 | } |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1871 | |
| 1872 | class DS_Real_vi <bits<8> op, string opName, dag outs, dag ins, string asm> : |
| 1873 | DS <outs, ins, asm, []>, |
| 1874 | DSe_vi <op>, |
| 1875 | SIMCInstr <opName, SISubtarget.VI>; |
| 1876 | |
Tom Stellard | cf051f4 | 2015-03-09 18:49:45 +0000 | [diff] [blame] | 1877 | class DS_Off16_Real_si <bits<8> op, string opName, dag outs, dag ins, string asm> : |
| 1878 | DS_Real_si <op,opName, outs, ins, asm> { |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1879 | |
| 1880 | // Single load interpret the 2 i8imm operands as a single i16 offset. |
| 1881 | bits<16> offset; |
| 1882 | let offset0 = offset{7-0}; |
| 1883 | let offset1 = offset{15-8}; |
Tom Stellard | d7e6f13 | 2015-04-08 01:09:26 +0000 | [diff] [blame] | 1884 | let isCodeGenOnly = 0; |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1885 | } |
| 1886 | |
Tom Stellard | cf051f4 | 2015-03-09 18:49:45 +0000 | [diff] [blame] | 1887 | class DS_Off16_Real_vi <bits<8> op, string opName, dag outs, dag ins, string asm> : |
| 1888 | DS_Real_vi <op, opName, outs, ins, asm> { |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1889 | |
| 1890 | // Single load interpret the 2 i8imm operands as a single i16 offset. |
| 1891 | bits<16> offset; |
| 1892 | let offset0 = offset{7-0}; |
| 1893 | let offset1 = offset{15-8}; |
| 1894 | } |
| 1895 | |
Tom Stellard | cf051f4 | 2015-03-09 18:49:45 +0000 | [diff] [blame] | 1896 | multiclass DS_1A_RET <bits<8> op, string opName, RegisterClass rc, |
| 1897 | dag outs = (outs rc:$vdst), |
Tom Stellard | 381a94a | 2015-05-12 15:00:49 +0000 | [diff] [blame] | 1898 | dag ins = (ins VGPR_32:$addr, ds_offset:$offset, gds:$gds), |
Tom Stellard | 065e3d4 | 2015-03-09 18:49:54 +0000 | [diff] [blame] | 1899 | string asm = opName#" $vdst, $addr"#"$offset$gds"> { |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1900 | |
Tom Stellard | cf051f4 | 2015-03-09 18:49:45 +0000 | [diff] [blame] | 1901 | def "" : DS_Pseudo <opName, outs, ins, []>; |
| 1902 | |
| 1903 | let data0 = 0, data1 = 0 in { |
| 1904 | def _si : DS_Off16_Real_si <op, opName, outs, ins, asm>; |
| 1905 | def _vi : DS_Off16_Real_vi <op, opName, outs, ins, asm>; |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1906 | } |
| 1907 | } |
| 1908 | |
Tom Stellard | cf051f4 | 2015-03-09 18:49:45 +0000 | [diff] [blame] | 1909 | multiclass DS_1A_Off8_RET <bits<8> op, string opName, RegisterClass rc, |
| 1910 | dag outs = (outs rc:$vdst), |
Tom Stellard | 065e3d4 | 2015-03-09 18:49:54 +0000 | [diff] [blame] | 1911 | dag ins = (ins VGPR_32:$addr, ds_offset0:$offset0, ds_offset1:$offset1, |
Tom Stellard | 381a94a | 2015-05-12 15:00:49 +0000 | [diff] [blame] | 1912 | gds01:$gds), |
Tom Stellard | 065e3d4 | 2015-03-09 18:49:54 +0000 | [diff] [blame] | 1913 | string asm = opName#" $vdst, $addr"#"$offset0"#"$offset1$gds"> { |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1914 | |
Tom Stellard | cf051f4 | 2015-03-09 18:49:45 +0000 | [diff] [blame] | 1915 | def "" : DS_Pseudo <opName, outs, ins, []>; |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1916 | |
Tom Stellard | d7e6f13 | 2015-04-08 01:09:26 +0000 | [diff] [blame] | 1917 | let data0 = 0, data1 = 0, AsmMatchConverter = "cvtDSOffset01" in { |
Tom Stellard | cf051f4 | 2015-03-09 18:49:45 +0000 | [diff] [blame] | 1918 | def _si : DS_Real_si <op, opName, outs, ins, asm>; |
| 1919 | def _vi : DS_Real_vi <op, opName, outs, ins, asm>; |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1920 | } |
| 1921 | } |
| 1922 | |
Tom Stellard | cf051f4 | 2015-03-09 18:49:45 +0000 | [diff] [blame] | 1923 | multiclass DS_1A1D_NORET <bits<8> op, string opName, RegisterClass rc, |
| 1924 | dag outs = (outs), |
Tom Stellard | 381a94a | 2015-05-12 15:00:49 +0000 | [diff] [blame] | 1925 | dag ins = (ins VGPR_32:$addr, rc:$data0, ds_offset:$offset, gds:$gds), |
Tom Stellard | 065e3d4 | 2015-03-09 18:49:54 +0000 | [diff] [blame] | 1926 | string asm = opName#" $addr, $data0"#"$offset$gds"> { |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1927 | |
Tom Stellard | cf051f4 | 2015-03-09 18:49:45 +0000 | [diff] [blame] | 1928 | def "" : DS_Pseudo <opName, outs, ins, []>, |
| 1929 | AtomicNoRet<opName, 0>; |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1930 | |
Tom Stellard | cf051f4 | 2015-03-09 18:49:45 +0000 | [diff] [blame] | 1931 | let data1 = 0, vdst = 0 in { |
| 1932 | def _si : DS_Off16_Real_si <op, opName, outs, ins, asm>; |
| 1933 | def _vi : DS_Off16_Real_vi <op, opName, outs, ins, asm>; |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1934 | } |
| 1935 | } |
| 1936 | |
Tom Stellard | cf051f4 | 2015-03-09 18:49:45 +0000 | [diff] [blame] | 1937 | multiclass DS_1A1D_Off8_NORET <bits<8> op, string opName, RegisterClass rc, |
| 1938 | dag outs = (outs), |
Tom Stellard | 065e3d4 | 2015-03-09 18:49:54 +0000 | [diff] [blame] | 1939 | dag ins = (ins VGPR_32:$addr, rc:$data0, rc:$data1, |
Tom Stellard | 381a94a | 2015-05-12 15:00:49 +0000 | [diff] [blame] | 1940 | ds_offset0:$offset0, ds_offset1:$offset1, gds01:$gds), |
Tom Stellard | 065e3d4 | 2015-03-09 18:49:54 +0000 | [diff] [blame] | 1941 | string asm = opName#" $addr, $data0, $data1"#"$offset0"#"$offset1"#"$gds"> { |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1942 | |
Tom Stellard | cf051f4 | 2015-03-09 18:49:45 +0000 | [diff] [blame] | 1943 | def "" : DS_Pseudo <opName, outs, ins, []>; |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1944 | |
Tom Stellard | d7e6f13 | 2015-04-08 01:09:26 +0000 | [diff] [blame] | 1945 | let vdst = 0, AsmMatchConverter = "cvtDSOffset01" in { |
Tom Stellard | cf051f4 | 2015-03-09 18:49:45 +0000 | [diff] [blame] | 1946 | def _si : DS_Real_si <op, opName, outs, ins, asm>; |
| 1947 | def _vi : DS_Real_vi <op, opName, outs, ins, asm>; |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1948 | } |
| 1949 | } |
| 1950 | |
Tom Stellard | cf051f4 | 2015-03-09 18:49:45 +0000 | [diff] [blame] | 1951 | multiclass DS_1A1D_RET <bits<8> op, string opName, RegisterClass rc, |
| 1952 | string noRetOp = "", |
| 1953 | dag outs = (outs rc:$vdst), |
Tom Stellard | 381a94a | 2015-05-12 15:00:49 +0000 | [diff] [blame] | 1954 | dag ins = (ins VGPR_32:$addr, rc:$data0, ds_offset:$offset, gds:$gds), |
Tom Stellard | 065e3d4 | 2015-03-09 18:49:54 +0000 | [diff] [blame] | 1955 | string asm = opName#" $vdst, $addr, $data0"#"$offset$gds"> { |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1956 | |
Tom Stellard | cf051f4 | 2015-03-09 18:49:45 +0000 | [diff] [blame] | 1957 | def "" : DS_Pseudo <opName, outs, ins, []>, |
| 1958 | AtomicNoRet<noRetOp, 1>; |
Matt Arsenault | 9cd8c38 | 2014-03-19 22:19:39 +0000 | [diff] [blame] | 1959 | |
Tom Stellard | cf051f4 | 2015-03-09 18:49:45 +0000 | [diff] [blame] | 1960 | let data1 = 0 in { |
| 1961 | def _si : DS_Off16_Real_si <op, opName, outs, ins, asm>; |
| 1962 | def _vi : DS_Off16_Real_vi <op, opName, outs, ins, asm>; |
Marek Olsak | 0c1f881 | 2015-01-27 17:25:07 +0000 | [diff] [blame] | 1963 | } |
Matt Arsenault | 9cd8c38 | 2014-03-19 22:19:39 +0000 | [diff] [blame] | 1964 | } |
| 1965 | |
Tom Stellard | cf051f4 | 2015-03-09 18:49:45 +0000 | [diff] [blame] | 1966 | multiclass DS_1A2D_RET_m <bits<8> op, string opName, RegisterClass rc, |
| 1967 | string noRetOp = "", dag ins, |
| 1968 | dag outs = (outs rc:$vdst), |
Tom Stellard | 065e3d4 | 2015-03-09 18:49:54 +0000 | [diff] [blame] | 1969 | string asm = opName#" $vdst, $addr, $data0, $data1"#"$offset"#"$gds"> { |
Tom Stellard | 13c68ef | 2013-09-05 18:38:09 +0000 | [diff] [blame] | 1970 | |
Tom Stellard | cf051f4 | 2015-03-09 18:49:45 +0000 | [diff] [blame] | 1971 | def "" : DS_Pseudo <opName, outs, ins, []>, |
| 1972 | AtomicNoRet<noRetOp, 1>; |
Marek Olsak | 0c1f881 | 2015-01-27 17:25:07 +0000 | [diff] [blame] | 1973 | |
Tom Stellard | cf051f4 | 2015-03-09 18:49:45 +0000 | [diff] [blame] | 1974 | def _si : DS_Off16_Real_si <op, opName, outs, ins, asm>; |
| 1975 | def _vi : DS_Off16_Real_vi <op, opName, outs, ins, asm>; |
Marek Olsak | 0c1f881 | 2015-01-27 17:25:07 +0000 | [diff] [blame] | 1976 | } |
| 1977 | |
| 1978 | multiclass DS_1A2D_RET <bits<8> op, string asm, RegisterClass rc, |
Tom Stellard | cf051f4 | 2015-03-09 18:49:45 +0000 | [diff] [blame] | 1979 | string noRetOp = "", RegisterClass src = rc> : |
| 1980 | DS_1A2D_RET_m <op, asm, rc, noRetOp, |
Tom Stellard | 065e3d4 | 2015-03-09 18:49:54 +0000 | [diff] [blame] | 1981 | (ins VGPR_32:$addr, src:$data0, src:$data1, |
Tom Stellard | 381a94a | 2015-05-12 15:00:49 +0000 | [diff] [blame] | 1982 | ds_offset:$offset, gds:$gds) |
Tom Stellard | cf051f4 | 2015-03-09 18:49:45 +0000 | [diff] [blame] | 1983 | >; |
Matt Arsenault | 8c6613d | 2014-06-11 18:08:39 +0000 | [diff] [blame] | 1984 | |
Tom Stellard | cf051f4 | 2015-03-09 18:49:45 +0000 | [diff] [blame] | 1985 | multiclass DS_1A2D_NORET <bits<8> op, string opName, RegisterClass rc, |
| 1986 | string noRetOp = opName, |
| 1987 | dag outs = (outs), |
Tom Stellard | 065e3d4 | 2015-03-09 18:49:54 +0000 | [diff] [blame] | 1988 | dag ins = (ins VGPR_32:$addr, rc:$data0, rc:$data1, |
Tom Stellard | 381a94a | 2015-05-12 15:00:49 +0000 | [diff] [blame] | 1989 | ds_offset:$offset, gds:$gds), |
Tom Stellard | 065e3d4 | 2015-03-09 18:49:54 +0000 | [diff] [blame] | 1990 | string asm = opName#" $addr, $data0, $data1"#"$offset"#"$gds"> { |
Marek Olsak | 0c1f881 | 2015-01-27 17:25:07 +0000 | [diff] [blame] | 1991 | |
Tom Stellard | cf051f4 | 2015-03-09 18:49:45 +0000 | [diff] [blame] | 1992 | def "" : DS_Pseudo <opName, outs, ins, []>, |
| 1993 | AtomicNoRet<noRetOp, 0>; |
| 1994 | |
| 1995 | let vdst = 0 in { |
| 1996 | def _si : DS_Off16_Real_si <op, opName, outs, ins, asm>; |
| 1997 | def _vi : DS_Off16_Real_vi <op, opName, outs, ins, asm>; |
Marek Olsak | 0c1f881 | 2015-01-27 17:25:07 +0000 | [diff] [blame] | 1998 | } |
| 1999 | } |
| 2000 | |
Tom Stellard | db4995a | 2015-03-09 16:03:45 +0000 | [diff] [blame] | 2001 | multiclass DS_0A_RET <bits<8> op, string opName, |
| 2002 | dag outs = (outs VGPR_32:$vdst), |
Tom Stellard | 381a94a | 2015-05-12 15:00:49 +0000 | [diff] [blame] | 2003 | dag ins = (ins ds_offset:$offset, gds:$gds), |
Tom Stellard | 065e3d4 | 2015-03-09 18:49:54 +0000 | [diff] [blame] | 2004 | string asm = opName#" $vdst"#"$offset"#"$gds"> { |
Tom Stellard | db4995a | 2015-03-09 16:03:45 +0000 | [diff] [blame] | 2005 | |
| 2006 | let mayLoad = 1, mayStore = 1 in { |
| 2007 | def "" : DS_Pseudo <opName, outs, ins, []>; |
| 2008 | |
| 2009 | let addr = 0, data0 = 0, data1 = 0 in { |
Tom Stellard | cf051f4 | 2015-03-09 18:49:45 +0000 | [diff] [blame] | 2010 | def _si : DS_Off16_Real_si <op, opName, outs, ins, asm>; |
| 2011 | def _vi : DS_Off16_Real_vi <op, opName, outs, ins, asm>; |
Tom Stellard | db4995a | 2015-03-09 16:03:45 +0000 | [diff] [blame] | 2012 | } // end addr = 0, data0 = 0, data1 = 0 |
| 2013 | } // end mayLoad = 1, mayStore = 1 |
| 2014 | } |
| 2015 | |
| 2016 | multiclass DS_1A_RET_GDS <bits<8> op, string opName, |
| 2017 | dag outs = (outs VGPR_32:$vdst), |
Tom Stellard | 381a94a | 2015-05-12 15:00:49 +0000 | [diff] [blame] | 2018 | dag ins = (ins VGPR_32:$addr, ds_offset_gds:$offset), |
Tom Stellard | 065e3d4 | 2015-03-09 18:49:54 +0000 | [diff] [blame] | 2019 | string asm = opName#" $vdst, $addr"#"$offset gds"> { |
Tom Stellard | db4995a | 2015-03-09 16:03:45 +0000 | [diff] [blame] | 2020 | |
Tom Stellard | cf051f4 | 2015-03-09 18:49:45 +0000 | [diff] [blame] | 2021 | def "" : DS_Pseudo <opName, outs, ins, []>; |
Tom Stellard | db4995a | 2015-03-09 16:03:45 +0000 | [diff] [blame] | 2022 | |
Tom Stellard | cf051f4 | 2015-03-09 18:49:45 +0000 | [diff] [blame] | 2023 | let data0 = 0, data1 = 0, gds = 1 in { |
| 2024 | def _si : DS_Off16_Real_si <op, opName, outs, ins, asm>; |
| 2025 | def _vi : DS_Off16_Real_vi <op, opName, outs, ins, asm>; |
| 2026 | } // end data0 = 0, data1 = 0, gds = 1 |
Tom Stellard | db4995a | 2015-03-09 16:03:45 +0000 | [diff] [blame] | 2027 | } |
| 2028 | |
| 2029 | multiclass DS_1A_GDS <bits<8> op, string opName, |
| 2030 | dag outs = (outs), |
Tom Stellard | 381a94a | 2015-05-12 15:00:49 +0000 | [diff] [blame] | 2031 | dag ins = (ins VGPR_32:$addr), |
Tom Stellard | db4995a | 2015-03-09 16:03:45 +0000 | [diff] [blame] | 2032 | string asm = opName#" $addr gds"> { |
| 2033 | |
| 2034 | def "" : DS_Pseudo <opName, outs, ins, []>; |
| 2035 | |
| 2036 | let vdst = 0, data0 = 0, data1 = 0, offset0 = 0, offset1 = 0, gds = 1 in { |
| 2037 | def _si : DS_Real_si <op, opName, outs, ins, asm>; |
| 2038 | def _vi : DS_Real_vi <op, opName, outs, ins, asm>; |
| 2039 | } // end vdst = 0, data = 0, data1 = 0, gds = 1 |
| 2040 | } |
| 2041 | |
| 2042 | multiclass DS_1A <bits<8> op, string opName, |
| 2043 | dag outs = (outs), |
Tom Stellard | 381a94a | 2015-05-12 15:00:49 +0000 | [diff] [blame] | 2044 | dag ins = (ins VGPR_32:$addr, ds_offset:$offset, gds:$gds), |
Tom Stellard | 065e3d4 | 2015-03-09 18:49:54 +0000 | [diff] [blame] | 2045 | string asm = opName#" $addr"#"$offset"#"$gds"> { |
Tom Stellard | db4995a | 2015-03-09 16:03:45 +0000 | [diff] [blame] | 2046 | |
| 2047 | let mayLoad = 1, mayStore = 1 in { |
| 2048 | def "" : DS_Pseudo <opName, outs, ins, []>; |
| 2049 | |
| 2050 | let vdst = 0, data0 = 0, data1 = 0 in { |
Tom Stellard | cf051f4 | 2015-03-09 18:49:45 +0000 | [diff] [blame] | 2051 | def _si : DS_Off16_Real_si <op, opName, outs, ins, asm>; |
| 2052 | def _vi : DS_Off16_Real_vi <op, opName, outs, ins, asm>; |
Tom Stellard | db4995a | 2015-03-09 16:03:45 +0000 | [diff] [blame] | 2053 | } // let vdst = 0, data0 = 0, data1 = 0 |
| 2054 | } // end mayLoad = 1, mayStore = 1 |
| 2055 | } |
| 2056 | |
Tom Stellard | 0c238c2 | 2014-10-01 14:44:43 +0000 | [diff] [blame] | 2057 | //===----------------------------------------------------------------------===// |
| 2058 | // MTBUF classes |
| 2059 | //===----------------------------------------------------------------------===// |
| 2060 | |
| 2061 | class MTBUF_Pseudo <string opName, dag outs, dag ins, list<dag> pattern> : |
| 2062 | MTBUF <outs, ins, "", pattern>, |
| 2063 | SIMCInstr<opName, SISubtarget.NONE> { |
| 2064 | let isPseudo = 1; |
Tom Stellard | 1ca873b | 2015-02-18 16:08:17 +0000 | [diff] [blame] | 2065 | let isCodeGenOnly = 1; |
Tom Stellard | 0c238c2 | 2014-10-01 14:44:43 +0000 | [diff] [blame] | 2066 | } |
| 2067 | |
| 2068 | class MTBUF_Real_si <bits<3> op, string opName, dag outs, dag ins, |
| 2069 | string asm> : |
| 2070 | MTBUF <outs, ins, asm, []>, |
| 2071 | MTBUFe <op>, |
| 2072 | SIMCInstr<opName, SISubtarget.SI>; |
| 2073 | |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 2074 | class MTBUF_Real_vi <bits<4> op, string opName, dag outs, dag ins, string asm> : |
| 2075 | MTBUF <outs, ins, asm, []>, |
| 2076 | MTBUFe_vi <op>, |
| 2077 | SIMCInstr <opName, SISubtarget.VI>; |
| 2078 | |
Tom Stellard | 0c238c2 | 2014-10-01 14:44:43 +0000 | [diff] [blame] | 2079 | multiclass MTBUF_m <bits<3> op, string opName, dag outs, dag ins, string asm, |
| 2080 | list<dag> pattern> { |
| 2081 | |
| 2082 | def "" : MTBUF_Pseudo <opName, outs, ins, pattern>; |
| 2083 | |
| 2084 | def _si : MTBUF_Real_si <op, opName, outs, ins, asm>; |
| 2085 | |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 2086 | def _vi : MTBUF_Real_vi <{0, op{2}, op{1}, op{0}}, opName, outs, ins, asm>; |
| 2087 | |
Tom Stellard | 0c238c2 | 2014-10-01 14:44:43 +0000 | [diff] [blame] | 2088 | } |
| 2089 | |
| 2090 | let mayStore = 1, mayLoad = 0 in { |
| 2091 | |
| 2092 | multiclass MTBUF_Store_Helper <bits<3> op, string opName, |
| 2093 | RegisterClass regClass> : MTBUF_m < |
| 2094 | op, opName, (outs), |
| 2095 | (ins regClass:$vdata, u16imm:$offset, i1imm:$offen, i1imm:$idxen, i1imm:$glc, |
Tom Stellard | 45c0b3a | 2015-01-07 20:59:25 +0000 | [diff] [blame] | 2096 | i1imm:$addr64, i8imm:$dfmt, i8imm:$nfmt, VGPR_32:$vaddr, |
Tom Stellard | c3d7eeb | 2014-12-19 22:15:30 +0000 | [diff] [blame] | 2097 | SReg_128:$srsrc, i1imm:$slc, i1imm:$tfe, SCSrc_32:$soffset), |
Tom Stellard | 0c238c2 | 2014-10-01 14:44:43 +0000 | [diff] [blame] | 2098 | opName#" $vdata, $offset, $offen, $idxen, $glc, $addr64, $dfmt," |
| 2099 | #" $nfmt, $vaddr, $srsrc, $slc, $tfe, $soffset", [] |
| 2100 | >; |
| 2101 | |
| 2102 | } // mayStore = 1, mayLoad = 0 |
| 2103 | |
| 2104 | let mayLoad = 1, mayStore = 0 in { |
| 2105 | |
| 2106 | multiclass MTBUF_Load_Helper <bits<3> op, string opName, |
| 2107 | RegisterClass regClass> : MTBUF_m < |
| 2108 | op, opName, (outs regClass:$dst), |
| 2109 | (ins u16imm:$offset, i1imm:$offen, i1imm:$idxen, i1imm:$glc, i1imm:$addr64, |
Tom Stellard | 45c0b3a | 2015-01-07 20:59:25 +0000 | [diff] [blame] | 2110 | i8imm:$dfmt, i8imm:$nfmt, VGPR_32:$vaddr, SReg_128:$srsrc, |
Tom Stellard | c3d7eeb | 2014-12-19 22:15:30 +0000 | [diff] [blame] | 2111 | i1imm:$slc, i1imm:$tfe, SCSrc_32:$soffset), |
Tom Stellard | 0c238c2 | 2014-10-01 14:44:43 +0000 | [diff] [blame] | 2112 | opName#" $dst, $offset, $offen, $idxen, $glc, $addr64, $dfmt," |
| 2113 | #" $nfmt, $vaddr, $srsrc, $slc, $tfe, $soffset", [] |
| 2114 | >; |
| 2115 | |
| 2116 | } // mayLoad = 1, mayStore = 0 |
| 2117 | |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 2118 | //===----------------------------------------------------------------------===// |
| 2119 | // MUBUF classes |
| 2120 | //===----------------------------------------------------------------------===// |
| 2121 | |
Marek Olsak | ee98b11 | 2015-01-27 17:24:58 +0000 | [diff] [blame] | 2122 | class mubuf <bits<7> si, bits<7> vi = si> { |
| 2123 | field bits<7> SI = si; |
| 2124 | field bits<7> VI = vi; |
| 2125 | } |
| 2126 | |
Tom Stellard | d7e6f13 | 2015-04-08 01:09:26 +0000 | [diff] [blame] | 2127 | let isCodeGenOnly = 0 in { |
| 2128 | |
| 2129 | class MUBUF_si <bits<7> op, dag outs, dag ins, string asm, list<dag> pattern> : |
| 2130 | MUBUF <outs, ins, asm, pattern>, MUBUFe <op> { |
| 2131 | let lds = 0; |
| 2132 | } |
| 2133 | |
| 2134 | } // End let isCodeGenOnly = 0 |
| 2135 | |
| 2136 | class MUBUF_vi <bits<7> op, dag outs, dag ins, string asm, list<dag> pattern> : |
| 2137 | MUBUF <outs, ins, asm, pattern>, MUBUFe_vi <op> { |
| 2138 | let lds = 0; |
| 2139 | } |
| 2140 | |
Marek Olsak | 7ef6db4 | 2015-01-27 17:24:54 +0000 | [diff] [blame] | 2141 | class MUBUFAddr64Table <bit is_addr64, string suffix = ""> { |
| 2142 | bit IsAddr64 = is_addr64; |
| 2143 | string OpName = NAME # suffix; |
| 2144 | } |
| 2145 | |
| 2146 | class MUBUF_Pseudo <string opName, dag outs, dag ins, list<dag> pattern> : |
| 2147 | MUBUF <outs, ins, "", pattern>, |
| 2148 | SIMCInstr<opName, SISubtarget.NONE> { |
| 2149 | let isPseudo = 1; |
Tom Stellard | 1ca873b | 2015-02-18 16:08:17 +0000 | [diff] [blame] | 2150 | let isCodeGenOnly = 1; |
Marek Olsak | 7ef6db4 | 2015-01-27 17:24:54 +0000 | [diff] [blame] | 2151 | |
| 2152 | // dummy fields, so that we can use let statements around multiclasses |
| 2153 | bits<1> offen; |
| 2154 | bits<1> idxen; |
| 2155 | bits<8> vaddr; |
| 2156 | bits<1> glc; |
| 2157 | bits<1> slc; |
| 2158 | bits<1> tfe; |
| 2159 | bits<8> soffset; |
| 2160 | } |
| 2161 | |
Marek Olsak | ee98b11 | 2015-01-27 17:24:58 +0000 | [diff] [blame] | 2162 | class MUBUF_Real_si <mubuf op, string opName, dag outs, dag ins, |
Marek Olsak | 7ef6db4 | 2015-01-27 17:24:54 +0000 | [diff] [blame] | 2163 | string asm> : |
| 2164 | MUBUF <outs, ins, asm, []>, |
Marek Olsak | ee98b11 | 2015-01-27 17:24:58 +0000 | [diff] [blame] | 2165 | MUBUFe <op.SI>, |
Marek Olsak | 7ef6db4 | 2015-01-27 17:24:54 +0000 | [diff] [blame] | 2166 | SIMCInstr<opName, SISubtarget.SI> { |
| 2167 | let lds = 0; |
| 2168 | } |
| 2169 | |
Marek Olsak | ee98b11 | 2015-01-27 17:24:58 +0000 | [diff] [blame] | 2170 | class MUBUF_Real_vi <mubuf op, string opName, dag outs, dag ins, |
Marek Olsak | 7ef6db4 | 2015-01-27 17:24:54 +0000 | [diff] [blame] | 2171 | string asm> : |
| 2172 | MUBUF <outs, ins, asm, []>, |
Marek Olsak | ee98b11 | 2015-01-27 17:24:58 +0000 | [diff] [blame] | 2173 | MUBUFe_vi <op.VI>, |
Marek Olsak | 7ef6db4 | 2015-01-27 17:24:54 +0000 | [diff] [blame] | 2174 | SIMCInstr<opName, SISubtarget.VI> { |
| 2175 | let lds = 0; |
| 2176 | } |
| 2177 | |
Marek Olsak | ee98b11 | 2015-01-27 17:24:58 +0000 | [diff] [blame] | 2178 | multiclass MUBUF_m <mubuf op, string opName, dag outs, dag ins, string asm, |
Marek Olsak | 7ef6db4 | 2015-01-27 17:24:54 +0000 | [diff] [blame] | 2179 | list<dag> pattern> { |
| 2180 | |
| 2181 | def "" : MUBUF_Pseudo <opName, outs, ins, pattern>, |
| 2182 | MUBUFAddr64Table <0>; |
| 2183 | |
Tom Stellard | d7e6f13 | 2015-04-08 01:09:26 +0000 | [diff] [blame] | 2184 | let addr64 = 0, isCodeGenOnly = 0 in { |
Marek Olsak | 7ef6db4 | 2015-01-27 17:24:54 +0000 | [diff] [blame] | 2185 | def _si : MUBUF_Real_si <op, opName, outs, ins, asm>; |
| 2186 | } |
Marek Olsak | ee98b11 | 2015-01-27 17:24:58 +0000 | [diff] [blame] | 2187 | |
| 2188 | def _vi : MUBUF_Real_vi <op, opName, outs, ins, asm>; |
Marek Olsak | 7ef6db4 | 2015-01-27 17:24:54 +0000 | [diff] [blame] | 2189 | } |
| 2190 | |
Marek Olsak | ee98b11 | 2015-01-27 17:24:58 +0000 | [diff] [blame] | 2191 | multiclass MUBUFAddr64_m <mubuf op, string opName, dag outs, |
Marek Olsak | 7ef6db4 | 2015-01-27 17:24:54 +0000 | [diff] [blame] | 2192 | dag ins, string asm, list<dag> pattern> { |
| 2193 | |
| 2194 | def "" : MUBUF_Pseudo <opName, outs, ins, pattern>, |
| 2195 | MUBUFAddr64Table <1>; |
| 2196 | |
Tom Stellard | d7e6f13 | 2015-04-08 01:09:26 +0000 | [diff] [blame] | 2197 | let addr64 = 1, isCodeGenOnly = 0 in { |
Marek Olsak | 7ef6db4 | 2015-01-27 17:24:54 +0000 | [diff] [blame] | 2198 | def _si : MUBUF_Real_si <op, opName, outs, ins, asm>; |
| 2199 | } |
| 2200 | |
| 2201 | // There is no VI version. If the pseudo is selected, it should be lowered |
| 2202 | // for VI appropriately. |
| 2203 | } |
| 2204 | |
Marek Olsak | 19d9e1f | 2015-01-27 17:25:02 +0000 | [diff] [blame] | 2205 | multiclass MUBUFAtomicOffset_m <mubuf op, string opName, dag outs, dag ins, |
| 2206 | string asm, list<dag> pattern, bit is_return> { |
Tom Stellard | 7980fc8 | 2014-09-25 18:30:26 +0000 | [diff] [blame] | 2207 | |
Marek Olsak | 19d9e1f | 2015-01-27 17:25:02 +0000 | [diff] [blame] | 2208 | def "" : MUBUF_Pseudo <opName, outs, ins, pattern>, |
| 2209 | MUBUFAddr64Table <0, !if(is_return, "_RTN", "")>, |
| 2210 | AtomicNoRet<NAME#"_OFFSET", is_return>; |
| 2211 | |
| 2212 | let offen = 0, idxen = 0, tfe = 0, vaddr = 0 in { |
| 2213 | let addr64 = 0 in { |
| 2214 | def _si : MUBUF_Real_si <op, opName, outs, ins, asm>; |
| 2215 | } |
| 2216 | |
| 2217 | def _vi : MUBUF_Real_vi <op, opName, outs, ins, asm>; |
| 2218 | } |
Tom Stellard | 7980fc8 | 2014-09-25 18:30:26 +0000 | [diff] [blame] | 2219 | } |
| 2220 | |
Marek Olsak | 19d9e1f | 2015-01-27 17:25:02 +0000 | [diff] [blame] | 2221 | multiclass MUBUFAtomicAddr64_m <mubuf op, string opName, dag outs, dag ins, |
| 2222 | string asm, list<dag> pattern, bit is_return> { |
Tom Stellard | 7980fc8 | 2014-09-25 18:30:26 +0000 | [diff] [blame] | 2223 | |
Marek Olsak | 19d9e1f | 2015-01-27 17:25:02 +0000 | [diff] [blame] | 2224 | def "" : MUBUF_Pseudo <opName, outs, ins, pattern>, |
| 2225 | MUBUFAddr64Table <1, !if(is_return, "_RTN", "")>, |
| 2226 | AtomicNoRet<NAME#"_ADDR64", is_return>; |
| 2227 | |
Tom Stellard | c53861a | 2015-02-11 00:34:32 +0000 | [diff] [blame] | 2228 | let offen = 0, idxen = 0, addr64 = 1, tfe = 0 in { |
Marek Olsak | 19d9e1f | 2015-01-27 17:25:02 +0000 | [diff] [blame] | 2229 | def _si : MUBUF_Real_si <op, opName, outs, ins, asm>; |
| 2230 | } |
| 2231 | |
| 2232 | // There is no VI version. If the pseudo is selected, it should be lowered |
| 2233 | // for VI appropriately. |
Tom Stellard | 7980fc8 | 2014-09-25 18:30:26 +0000 | [diff] [blame] | 2234 | } |
| 2235 | |
Marek Olsak | 19d9e1f | 2015-01-27 17:25:02 +0000 | [diff] [blame] | 2236 | multiclass MUBUF_Atomic <mubuf op, string name, RegisterClass rc, |
Tom Stellard | 7980fc8 | 2014-09-25 18:30:26 +0000 | [diff] [blame] | 2237 | ValueType vt, SDPatternOperator atomic> { |
| 2238 | |
| 2239 | let mayStore = 1, mayLoad = 1, hasPostISelHook = 1 in { |
| 2240 | |
| 2241 | // No return variants |
| 2242 | let glc = 0 in { |
| 2243 | |
Marek Olsak | 19d9e1f | 2015-01-27 17:25:02 +0000 | [diff] [blame] | 2244 | defm _ADDR64 : MUBUFAtomicAddr64_m < |
| 2245 | op, name#"_addr64", (outs), |
Tom Stellard | 7980fc8 | 2014-09-25 18:30:26 +0000 | [diff] [blame] | 2246 | (ins rc:$vdata, SReg_128:$srsrc, VReg_64:$vaddr, |
Tom Stellard | 49282c9 | 2015-02-27 14:59:44 +0000 | [diff] [blame] | 2247 | SCSrc_32:$soffset, mbuf_offset:$offset, slc:$slc), |
Matt Arsenault | 2ad8bab | 2015-02-18 02:04:35 +0000 | [diff] [blame] | 2248 | name#" $vdata, $vaddr, $srsrc, $soffset addr64"#"$offset"#"$slc", [], 0 |
Marek Olsak | 19d9e1f | 2015-01-27 17:25:02 +0000 | [diff] [blame] | 2249 | >; |
Tom Stellard | 7980fc8 | 2014-09-25 18:30:26 +0000 | [diff] [blame] | 2250 | |
Marek Olsak | 19d9e1f | 2015-01-27 17:25:02 +0000 | [diff] [blame] | 2251 | defm _OFFSET : MUBUFAtomicOffset_m < |
| 2252 | op, name#"_offset", (outs), |
Tom Stellard | 49282c9 | 2015-02-27 14:59:44 +0000 | [diff] [blame] | 2253 | (ins rc:$vdata, SReg_128:$srsrc, SCSrc_32:$soffset, mbuf_offset:$offset, |
| 2254 | slc:$slc), |
Marek Olsak | 19d9e1f | 2015-01-27 17:25:02 +0000 | [diff] [blame] | 2255 | name#" $vdata, $srsrc, $soffset"#"$offset"#"$slc", [], 0 |
| 2256 | >; |
Tom Stellard | 7980fc8 | 2014-09-25 18:30:26 +0000 | [diff] [blame] | 2257 | } // glc = 0 |
| 2258 | |
| 2259 | // Variant that return values |
| 2260 | let glc = 1, Constraints = "$vdata = $vdata_in", |
| 2261 | DisableEncoding = "$vdata_in" in { |
| 2262 | |
Marek Olsak | 19d9e1f | 2015-01-27 17:25:02 +0000 | [diff] [blame] | 2263 | defm _RTN_ADDR64 : MUBUFAtomicAddr64_m < |
| 2264 | op, name#"_rtn_addr64", (outs rc:$vdata), |
Tom Stellard | 7980fc8 | 2014-09-25 18:30:26 +0000 | [diff] [blame] | 2265 | (ins rc:$vdata_in, SReg_128:$srsrc, VReg_64:$vaddr, |
Tom Stellard | 49282c9 | 2015-02-27 14:59:44 +0000 | [diff] [blame] | 2266 | SCSrc_32:$soffset, mbuf_offset:$offset, slc:$slc), |
Tom Stellard | c53861a | 2015-02-11 00:34:32 +0000 | [diff] [blame] | 2267 | name#" $vdata, $vaddr, $srsrc, $soffset addr64"#"$offset"#" glc"#"$slc", |
Tom Stellard | 7980fc8 | 2014-09-25 18:30:26 +0000 | [diff] [blame] | 2268 | [(set vt:$vdata, |
Tom Stellard | c53861a | 2015-02-11 00:34:32 +0000 | [diff] [blame] | 2269 | (atomic (MUBUFAddr64Atomic v4i32:$srsrc, i64:$vaddr, i32:$soffset, |
| 2270 | i16:$offset, i1:$slc), vt:$vdata_in))], 1 |
Marek Olsak | 19d9e1f | 2015-01-27 17:25:02 +0000 | [diff] [blame] | 2271 | >; |
Tom Stellard | 7980fc8 | 2014-09-25 18:30:26 +0000 | [diff] [blame] | 2272 | |
Marek Olsak | 19d9e1f | 2015-01-27 17:25:02 +0000 | [diff] [blame] | 2273 | defm _RTN_OFFSET : MUBUFAtomicOffset_m < |
| 2274 | op, name#"_rtn_offset", (outs rc:$vdata), |
Tom Stellard | 49282c9 | 2015-02-27 14:59:44 +0000 | [diff] [blame] | 2275 | (ins rc:$vdata_in, SReg_128:$srsrc, SCSrc_32:$soffset, |
| 2276 | mbuf_offset:$offset, slc:$slc), |
Tom Stellard | 7980fc8 | 2014-09-25 18:30:26 +0000 | [diff] [blame] | 2277 | name#" $vdata, $srsrc, $soffset"#"$offset"#" glc $slc", |
| 2278 | [(set vt:$vdata, |
| 2279 | (atomic (MUBUFOffsetAtomic v4i32:$srsrc, i32:$soffset, i16:$offset, |
Marek Olsak | 19d9e1f | 2015-01-27 17:25:02 +0000 | [diff] [blame] | 2280 | i1:$slc), vt:$vdata_in))], 1 |
| 2281 | >; |
Tom Stellard | 7980fc8 | 2014-09-25 18:30:26 +0000 | [diff] [blame] | 2282 | |
| 2283 | } // glc = 1 |
| 2284 | |
| 2285 | } // mayStore = 1, mayLoad = 1, hasPostISelHook = 1 |
| 2286 | } |
| 2287 | |
Marek Olsak | ee98b11 | 2015-01-27 17:24:58 +0000 | [diff] [blame] | 2288 | multiclass MUBUF_Load_Helper <mubuf op, string name, RegisterClass regClass, |
Tom Stellard | 7c1838d | 2014-07-02 20:53:56 +0000 | [diff] [blame] | 2289 | ValueType load_vt = i32, |
| 2290 | SDPatternOperator ld = null_frag> { |
Tom Stellard | f1ee716 | 2013-05-20 15:02:31 +0000 | [diff] [blame] | 2291 | |
Tom Stellard | 3e41dc4 | 2014-12-09 00:03:54 +0000 | [diff] [blame] | 2292 | let mayLoad = 1, mayStore = 0 in { |
Marek Olsak | 7ef6db4 | 2015-01-27 17:24:54 +0000 | [diff] [blame] | 2293 | let offen = 0, idxen = 0, vaddr = 0 in { |
| 2294 | defm _OFFSET : MUBUF_m <op, name#"_offset", (outs regClass:$vdata), |
Tom Stellard | 49282c9 | 2015-02-27 14:59:44 +0000 | [diff] [blame] | 2295 | (ins SReg_128:$srsrc, SCSrc_32:$soffset, |
| 2296 | mbuf_offset:$offset, glc:$glc, slc:$slc, tfe:$tfe), |
Marek Olsak | 7ef6db4 | 2015-01-27 17:24:54 +0000 | [diff] [blame] | 2297 | name#" $vdata, $srsrc, $soffset"#"$offset"#"$glc"#"$slc"#"$tfe", |
| 2298 | [(set load_vt:$vdata, (ld (MUBUFOffset v4i32:$srsrc, |
| 2299 | i32:$soffset, i16:$offset, |
| 2300 | i1:$glc, i1:$slc, i1:$tfe)))]>; |
Michel Danzer | 1373622 | 2014-01-27 07:20:51 +0000 | [diff] [blame] | 2301 | } |
| 2302 | |
Marek Olsak | 7ef6db4 | 2015-01-27 17:24:54 +0000 | [diff] [blame] | 2303 | let offen = 1, idxen = 0 in { |
| 2304 | defm _OFFEN : MUBUF_m <op, name#"_offen", (outs regClass:$vdata), |
Tom Stellard | c229baa | 2015-03-10 16:16:49 +0000 | [diff] [blame] | 2305 | (ins VGPR_32:$vaddr, SReg_128:$srsrc, |
Marek Olsak | 7ef6db4 | 2015-01-27 17:24:54 +0000 | [diff] [blame] | 2306 | SCSrc_32:$soffset, mbuf_offset:$offset, glc:$glc, slc:$slc, |
| 2307 | tfe:$tfe), |
| 2308 | name#" $vdata, $vaddr, $srsrc, $soffset offen"#"$offset"#"$glc"#"$slc"#"$tfe", []>; |
| 2309 | } |
| 2310 | |
| 2311 | let offen = 0, idxen = 1 in { |
| 2312 | defm _IDXEN : MUBUF_m <op, name#"_idxen", (outs regClass:$vdata), |
Tom Stellard | c229baa | 2015-03-10 16:16:49 +0000 | [diff] [blame] | 2313 | (ins VGPR_32:$vaddr, SReg_128:$srsrc, |
Tom Stellard | 49282c9 | 2015-02-27 14:59:44 +0000 | [diff] [blame] | 2314 | SCSrc_32:$soffset, mbuf_offset:$offset, glc:$glc, |
Marek Olsak | 7ef6db4 | 2015-01-27 17:24:54 +0000 | [diff] [blame] | 2315 | slc:$slc, tfe:$tfe), |
| 2316 | name#" $vdata, $vaddr, $srsrc, $soffset idxen"#"$offset"#"$glc"#"$slc"#"$tfe", []>; |
| 2317 | } |
| 2318 | |
| 2319 | let offen = 1, idxen = 1 in { |
| 2320 | defm _BOTHEN : MUBUF_m <op, name#"_bothen", (outs regClass:$vdata), |
Tom Stellard | c229baa | 2015-03-10 16:16:49 +0000 | [diff] [blame] | 2321 | (ins VReg_64:$vaddr, SReg_128:$srsrc, SCSrc_32:$soffset, |
Tom Stellard | 49282c9 | 2015-02-27 14:59:44 +0000 | [diff] [blame] | 2322 | mbuf_offset:$offset, glc:$glc, slc:$slc, tfe:$tfe), |
Matt Arsenault | caa1288 | 2015-02-18 02:04:38 +0000 | [diff] [blame] | 2323 | name#" $vdata, $vaddr, $srsrc, $soffset idxen offen"#"$offset"#"$glc"#"$slc"#"$tfe", []>; |
Marek Olsak | 7ef6db4 | 2015-01-27 17:24:54 +0000 | [diff] [blame] | 2324 | } |
| 2325 | |
Tom Stellard | 1f9939f | 2015-02-27 14:59:41 +0000 | [diff] [blame] | 2326 | let offen = 0, idxen = 0 in { |
Marek Olsak | 7ef6db4 | 2015-01-27 17:24:54 +0000 | [diff] [blame] | 2327 | defm _ADDR64 : MUBUFAddr64_m <op, name#"_addr64", (outs regClass:$vdata), |
Tom Stellard | c229baa | 2015-03-10 16:16:49 +0000 | [diff] [blame] | 2328 | (ins VReg_64:$vaddr, SReg_128:$srsrc, |
Tom Stellard | 1f9939f | 2015-02-27 14:59:41 +0000 | [diff] [blame] | 2329 | SCSrc_32:$soffset, mbuf_offset:$offset, |
| 2330 | glc:$glc, slc:$slc, tfe:$tfe), |
| 2331 | name#" $vdata, $vaddr, $srsrc, $soffset addr64"#"$offset"# |
| 2332 | "$glc"#"$slc"#"$tfe", |
Tom Stellard | 7c1838d | 2014-07-02 20:53:56 +0000 | [diff] [blame] | 2333 | [(set load_vt:$vdata, (ld (MUBUFAddr64 v4i32:$srsrc, |
Tom Stellard | c53861a | 2015-02-11 00:34:32 +0000 | [diff] [blame] | 2334 | i64:$vaddr, i32:$soffset, |
Tom Stellard | 1f9939f | 2015-02-27 14:59:41 +0000 | [diff] [blame] | 2335 | i16:$offset, i1:$glc, i1:$slc, |
| 2336 | i1:$tfe)))]>; |
Michel Danzer | 1373622 | 2014-01-27 07:20:51 +0000 | [diff] [blame] | 2337 | } |
Tom Stellard | f1ee716 | 2013-05-20 15:02:31 +0000 | [diff] [blame] | 2338 | } |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 2339 | } |
| 2340 | |
Marek Olsak | ee98b11 | 2015-01-27 17:24:58 +0000 | [diff] [blame] | 2341 | multiclass MUBUF_Store_Helper <mubuf op, string name, RegisterClass vdataClass, |
Tom Stellard | aec94b3 | 2015-02-27 14:59:46 +0000 | [diff] [blame] | 2342 | ValueType store_vt = i32, SDPatternOperator st = null_frag> { |
Tom Stellard | 42fb60e | 2015-01-14 15:42:31 +0000 | [diff] [blame] | 2343 | let mayLoad = 0, mayStore = 1 in { |
Marek Olsak | 7ef6db4 | 2015-01-27 17:24:54 +0000 | [diff] [blame] | 2344 | defm : MUBUF_m <op, name, (outs), |
Tom Stellard | c229baa | 2015-03-10 16:16:49 +0000 | [diff] [blame] | 2345 | (ins vdataClass:$vdata, VGPR_32:$vaddr, SReg_128:$srsrc, SCSrc_32:$soffset, |
Marek Olsak | 7ef6db4 | 2015-01-27 17:24:54 +0000 | [diff] [blame] | 2346 | mbuf_offset:$offset, offen:$offen, idxen:$idxen, glc:$glc, slc:$slc, |
| 2347 | tfe:$tfe), |
| 2348 | name#" $vdata, $vaddr, $srsrc, $soffset"#"$offen"#"$idxen"#"$offset"# |
Tom Stellard | 1f9939f | 2015-02-27 14:59:41 +0000 | [diff] [blame] | 2349 | "$glc"#"$slc"#"$tfe", []>; |
Tom Stellard | ddea486 | 2014-08-11 22:18:14 +0000 | [diff] [blame] | 2350 | |
Tom Stellard | 155bbb7 | 2014-08-11 22:18:17 +0000 | [diff] [blame] | 2351 | let offen = 0, idxen = 0, vaddr = 0 in { |
Marek Olsak | 7ef6db4 | 2015-01-27 17:24:54 +0000 | [diff] [blame] | 2352 | defm _OFFSET : MUBUF_m <op, name#"_offset",(outs), |
Tom Stellard | 49282c9 | 2015-02-27 14:59:44 +0000 | [diff] [blame] | 2353 | (ins vdataClass:$vdata, SReg_128:$srsrc, SCSrc_32:$soffset, |
| 2354 | mbuf_offset:$offset, glc:$glc, slc:$slc, tfe:$tfe), |
Marek Olsak | 7ef6db4 | 2015-01-27 17:24:54 +0000 | [diff] [blame] | 2355 | name#" $vdata, $srsrc, $soffset"#"$offset"#"$glc"#"$slc"#"$tfe", |
| 2356 | [(st store_vt:$vdata, (MUBUFOffset v4i32:$srsrc, i32:$soffset, |
| 2357 | i16:$offset, i1:$glc, i1:$slc, i1:$tfe))]>; |
Tom Stellard | 155bbb7 | 2014-08-11 22:18:17 +0000 | [diff] [blame] | 2358 | } // offen = 0, idxen = 0, vaddr = 0 |
| 2359 | |
Tom Stellard | ddea486 | 2014-08-11 22:18:14 +0000 | [diff] [blame] | 2360 | let offen = 1, idxen = 0 in { |
Marek Olsak | 7ef6db4 | 2015-01-27 17:24:54 +0000 | [diff] [blame] | 2361 | defm _OFFEN : MUBUF_m <op, name#"_offen", (outs), |
Tom Stellard | c229baa | 2015-03-10 16:16:49 +0000 | [diff] [blame] | 2362 | (ins vdataClass:$vdata, VGPR_32:$vaddr, SReg_128:$srsrc, |
Tom Stellard | 49282c9 | 2015-02-27 14:59:44 +0000 | [diff] [blame] | 2363 | SCSrc_32:$soffset, mbuf_offset:$offset, glc:$glc, |
| 2364 | slc:$slc, tfe:$tfe), |
Marek Olsak | 7ef6db4 | 2015-01-27 17:24:54 +0000 | [diff] [blame] | 2365 | name#" $vdata, $vaddr, $srsrc, $soffset offen"#"$offset"# |
| 2366 | "$glc"#"$slc"#"$tfe", []>; |
Tom Stellard | ddea486 | 2014-08-11 22:18:14 +0000 | [diff] [blame] | 2367 | } // end offen = 1, idxen = 0 |
| 2368 | |
Tom Stellard | a14b011 | 2015-03-10 16:16:51 +0000 | [diff] [blame] | 2369 | let offen = 0, idxen = 1 in { |
| 2370 | defm _IDXEN : MUBUF_m <op, name#"_idxen", (outs), |
| 2371 | (ins vdataClass:$vdata, VGPR_32:$vaddr, SReg_128:$srsrc, |
| 2372 | SCSrc_32:$soffset, mbuf_offset:$offset, glc:$glc, |
| 2373 | slc:$slc, tfe:$tfe), |
| 2374 | name#" $vdata, $vaddr, $srsrc, $soffset idxen"#"$offset"#"$glc"#"$slc"#"$tfe", []>; |
| 2375 | } |
| 2376 | |
| 2377 | let offen = 1, idxen = 1 in { |
| 2378 | defm _BOTHEN : MUBUF_m <op, name#"_bothen", (outs), |
| 2379 | (ins vdataClass:$vdata, VReg_64:$vaddr, SReg_128:$srsrc, SCSrc_32:$soffset, |
| 2380 | mbuf_offset:$offset, glc:$glc, slc:$slc, tfe:$tfe), |
| 2381 | name#" $vdata, $vaddr, $srsrc, $soffset idxen offen"#"$offset"#"$glc"#"$slc"#"$tfe", []>; |
| 2382 | } |
| 2383 | |
Tom Stellard | 1f9939f | 2015-02-27 14:59:41 +0000 | [diff] [blame] | 2384 | let offen = 0, idxen = 0 in { |
Marek Olsak | 7ef6db4 | 2015-01-27 17:24:54 +0000 | [diff] [blame] | 2385 | defm _ADDR64 : MUBUFAddr64_m <op, name#"_addr64", (outs), |
Tom Stellard | c229baa | 2015-03-10 16:16:49 +0000 | [diff] [blame] | 2386 | (ins vdataClass:$vdata, VReg_64:$vaddr, SReg_128:$srsrc, |
| 2387 | SCSrc_32:$soffset, |
Tom Stellard | 1f9939f | 2015-02-27 14:59:41 +0000 | [diff] [blame] | 2388 | mbuf_offset:$offset, glc:$glc, slc:$slc, |
| 2389 | tfe:$tfe), |
| 2390 | name#" $vdata, $vaddr, $srsrc, $soffset addr64"# |
| 2391 | "$offset"#"$glc"#"$slc"#"$tfe", |
Marek Olsak | 7ef6db4 | 2015-01-27 17:24:54 +0000 | [diff] [blame] | 2392 | [(st store_vt:$vdata, |
Tom Stellard | c53861a | 2015-02-11 00:34:32 +0000 | [diff] [blame] | 2393 | (MUBUFAddr64 v4i32:$srsrc, i64:$vaddr, |
Tom Stellard | 1f9939f | 2015-02-27 14:59:41 +0000 | [diff] [blame] | 2394 | i32:$soffset, i16:$offset, |
| 2395 | i1:$glc, i1:$slc, i1:$tfe))]>; |
Marek Olsak | 7ef6db4 | 2015-01-27 17:24:54 +0000 | [diff] [blame] | 2396 | } |
| 2397 | } // End mayLoad = 0, mayStore = 1 |
Tom Stellard | 754f80f | 2013-04-05 23:31:51 +0000 | [diff] [blame] | 2398 | } |
| 2399 | |
Matt Arsenault | 3f98140 | 2014-09-15 15:41:53 +0000 | [diff] [blame] | 2400 | class FLAT_Load_Helper <bits<7> op, string asm, RegisterClass regClass> : |
Matt Arsenault | e6c5241 | 2015-02-18 02:10:37 +0000 | [diff] [blame] | 2401 | FLAT <op, (outs regClass:$vdst), |
Tom Stellard | 12a1910 | 2015-06-12 20:47:06 +0000 | [diff] [blame] | 2402 | (ins VReg_64:$addr, glc_flat:$glc, slc_flat:$slc, tfe_flat:$tfe), |
| 2403 | asm#" $vdst, $addr"#"$glc"#"$slc"#"$tfe", []> { |
Matt Arsenault | e6c5241 | 2015-02-18 02:10:37 +0000 | [diff] [blame] | 2404 | let data = 0; |
Matt Arsenault | 3f98140 | 2014-09-15 15:41:53 +0000 | [diff] [blame] | 2405 | let mayLoad = 1; |
| 2406 | } |
| 2407 | |
| 2408 | class FLAT_Store_Helper <bits<7> op, string name, RegisterClass vdataClass> : |
Tom Stellard | 12a1910 | 2015-06-12 20:47:06 +0000 | [diff] [blame] | 2409 | FLAT <op, (outs), (ins vdataClass:$data, VReg_64:$addr, |
| 2410 | glc_flat:$glc, slc_flat:$slc, tfe_flat:$tfe), |
| 2411 | name#" $data, $addr"#"$glc"#"$slc"#"$tfe", |
Matt Arsenault | 3f98140 | 2014-09-15 15:41:53 +0000 | [diff] [blame] | 2412 | []> { |
| 2413 | |
| 2414 | let mayLoad = 0; |
| 2415 | let mayStore = 1; |
| 2416 | |
| 2417 | // Encoding |
Matt Arsenault | e6c5241 | 2015-02-18 02:10:37 +0000 | [diff] [blame] | 2418 | let vdst = 0; |
Matt Arsenault | 3f98140 | 2014-09-15 15:41:53 +0000 | [diff] [blame] | 2419 | } |
| 2420 | |
Tom Stellard | 12a1910 | 2015-06-12 20:47:06 +0000 | [diff] [blame] | 2421 | multiclass FLAT_ATOMIC <bits<7> op, string name, RegisterClass vdst_rc, |
| 2422 | RegisterClass data_rc = vdst_rc> { |
| 2423 | |
| 2424 | let mayLoad = 1, mayStore = 1 in { |
| 2425 | def "" : FLAT <op, (outs), |
| 2426 | (ins VReg_64:$addr, data_rc:$data, slc_flat_atomic:$slc, |
| 2427 | tfe_flat_atomic:$tfe), |
| 2428 | name#" $addr, $data"#"$slc"#"$tfe", []>, |
| 2429 | AtomicNoRet <NAME, 0> { |
| 2430 | let glc = 0; |
| 2431 | let vdst = 0; |
| 2432 | } |
| 2433 | |
| 2434 | def _RTN : FLAT <op, (outs vdst_rc:$vdst), |
| 2435 | (ins VReg_64:$addr, data_rc:$data, slc_flat_atomic:$slc, |
| 2436 | tfe_flat_atomic:$tfe), |
| 2437 | name#" $vdst, $addr, $data glc"#"$slc"#"$tfe", []>, |
| 2438 | AtomicNoRet <NAME, 1> { |
| 2439 | let glc = 1; |
| 2440 | } |
| 2441 | } |
| 2442 | } |
| 2443 | |
Tom Stellard | 682bfbc | 2013-10-10 17:11:24 +0000 | [diff] [blame] | 2444 | class MIMG_Mask <string op, int channels> { |
| 2445 | string Op = op; |
| 2446 | int Channels = channels; |
| 2447 | } |
| 2448 | |
Tom Stellard | 16a9a20 | 2013-08-14 23:24:17 +0000 | [diff] [blame] | 2449 | class MIMG_NoSampler_Helper <bits<7> op, string asm, |
Tom Stellard | 682bfbc | 2013-10-10 17:11:24 +0000 | [diff] [blame] | 2450 | RegisterClass dst_rc, |
Tom Stellard | 16a9a20 | 2013-08-14 23:24:17 +0000 | [diff] [blame] | 2451 | RegisterClass src_rc> : MIMG < |
Tom Stellard | 353b336 | 2013-05-06 23:02:12 +0000 | [diff] [blame] | 2452 | op, |
Tom Stellard | 682bfbc | 2013-10-10 17:11:24 +0000 | [diff] [blame] | 2453 | (outs dst_rc:$vdata), |
Tom Stellard | 353b336 | 2013-05-06 23:02:12 +0000 | [diff] [blame] | 2454 | (ins i32imm:$dmask, i1imm:$unorm, i1imm:$glc, i1imm:$da, i1imm:$r128, |
Tom Stellard | 16a9a20 | 2013-08-14 23:24:17 +0000 | [diff] [blame] | 2455 | i1imm:$tfe, i1imm:$lwe, i1imm:$slc, src_rc:$vaddr, |
Tom Stellard | 353b336 | 2013-05-06 23:02:12 +0000 | [diff] [blame] | 2456 | SReg_256:$srsrc), |
| 2457 | asm#" $vdata, $dmask, $unorm, $glc, $da, $r128," |
| 2458 | #" $tfe, $lwe, $slc, $vaddr, $srsrc", |
| 2459 | []> { |
Matt Arsenault | e3dbcf6 | 2015-02-18 02:15:35 +0000 | [diff] [blame] | 2460 | let ssamp = 0; |
Tom Stellard | 353b336 | 2013-05-06 23:02:12 +0000 | [diff] [blame] | 2461 | let mayLoad = 1; |
| 2462 | let mayStore = 0; |
| 2463 | let hasPostISelHook = 1; |
| 2464 | } |
| 2465 | |
Tom Stellard | 682bfbc | 2013-10-10 17:11:24 +0000 | [diff] [blame] | 2466 | multiclass MIMG_NoSampler_Src_Helper <bits<7> op, string asm, |
| 2467 | RegisterClass dst_rc, |
| 2468 | int channels> { |
Tom Stellard | 45c0b3a | 2015-01-07 20:59:25 +0000 | [diff] [blame] | 2469 | def _V1 : MIMG_NoSampler_Helper <op, asm, dst_rc, VGPR_32>, |
Tom Stellard | 682bfbc | 2013-10-10 17:11:24 +0000 | [diff] [blame] | 2470 | MIMG_Mask<asm#"_V1", channels>; |
| 2471 | def _V2 : MIMG_NoSampler_Helper <op, asm, dst_rc, VReg_64>, |
| 2472 | MIMG_Mask<asm#"_V2", channels>; |
| 2473 | def _V4 : MIMG_NoSampler_Helper <op, asm, dst_rc, VReg_128>, |
| 2474 | MIMG_Mask<asm#"_V4", channels>; |
| 2475 | } |
| 2476 | |
Tom Stellard | 16a9a20 | 2013-08-14 23:24:17 +0000 | [diff] [blame] | 2477 | multiclass MIMG_NoSampler <bits<7> op, string asm> { |
Tom Stellard | 45c0b3a | 2015-01-07 20:59:25 +0000 | [diff] [blame] | 2478 | defm _V1 : MIMG_NoSampler_Src_Helper <op, asm, VGPR_32, 1>; |
Tom Stellard | 682bfbc | 2013-10-10 17:11:24 +0000 | [diff] [blame] | 2479 | defm _V2 : MIMG_NoSampler_Src_Helper <op, asm, VReg_64, 2>; |
| 2480 | defm _V3 : MIMG_NoSampler_Src_Helper <op, asm, VReg_96, 3>; |
| 2481 | defm _V4 : MIMG_NoSampler_Src_Helper <op, asm, VReg_128, 4>; |
Tom Stellard | 16a9a20 | 2013-08-14 23:24:17 +0000 | [diff] [blame] | 2482 | } |
| 2483 | |
| 2484 | class MIMG_Sampler_Helper <bits<7> op, string asm, |
Tom Stellard | 682bfbc | 2013-10-10 17:11:24 +0000 | [diff] [blame] | 2485 | RegisterClass dst_rc, |
Michel Danzer | 494391b | 2015-02-06 02:51:20 +0000 | [diff] [blame] | 2486 | RegisterClass src_rc, int wqm> : MIMG < |
Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 2487 | op, |
Tom Stellard | 682bfbc | 2013-10-10 17:11:24 +0000 | [diff] [blame] | 2488 | (outs dst_rc:$vdata), |
Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 2489 | (ins i32imm:$dmask, i1imm:$unorm, i1imm:$glc, i1imm:$da, i1imm:$r128, |
Tom Stellard | 16a9a20 | 2013-08-14 23:24:17 +0000 | [diff] [blame] | 2490 | i1imm:$tfe, i1imm:$lwe, i1imm:$slc, src_rc:$vaddr, |
Christian Konig | 8465296 | 2013-03-01 09:46:17 +0000 | [diff] [blame] | 2491 | SReg_256:$srsrc, SReg_128:$ssamp), |
Christian Konig | 08e768b | 2013-02-21 15:17:17 +0000 | [diff] [blame] | 2492 | asm#" $vdata, $dmask, $unorm, $glc, $da, $r128," |
| 2493 | #" $tfe, $lwe, $slc, $vaddr, $srsrc, $ssamp", |
Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 2494 | []> { |
| 2495 | let mayLoad = 1; |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 2496 | let mayStore = 0; |
Christian Konig | 8b1ed28 | 2013-04-10 08:39:16 +0000 | [diff] [blame] | 2497 | let hasPostISelHook = 1; |
Michel Danzer | 494391b | 2015-02-06 02:51:20 +0000 | [diff] [blame] | 2498 | let WQM = wqm; |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 2499 | } |
| 2500 | |
Tom Stellard | 682bfbc | 2013-10-10 17:11:24 +0000 | [diff] [blame] | 2501 | multiclass MIMG_Sampler_Src_Helper <bits<7> op, string asm, |
| 2502 | RegisterClass dst_rc, |
Michel Danzer | 494391b | 2015-02-06 02:51:20 +0000 | [diff] [blame] | 2503 | int channels, int wqm> { |
| 2504 | def _V1 : MIMG_Sampler_Helper <op, asm, dst_rc, VGPR_32, wqm>, |
Tom Stellard | 682bfbc | 2013-10-10 17:11:24 +0000 | [diff] [blame] | 2505 | MIMG_Mask<asm#"_V1", channels>; |
Michel Danzer | 494391b | 2015-02-06 02:51:20 +0000 | [diff] [blame] | 2506 | def _V2 : MIMG_Sampler_Helper <op, asm, dst_rc, VReg_64, wqm>, |
Tom Stellard | 682bfbc | 2013-10-10 17:11:24 +0000 | [diff] [blame] | 2507 | MIMG_Mask<asm#"_V2", channels>; |
Michel Danzer | 494391b | 2015-02-06 02:51:20 +0000 | [diff] [blame] | 2508 | def _V4 : MIMG_Sampler_Helper <op, asm, dst_rc, VReg_128, wqm>, |
Tom Stellard | 682bfbc | 2013-10-10 17:11:24 +0000 | [diff] [blame] | 2509 | MIMG_Mask<asm#"_V4", channels>; |
Michel Danzer | 494391b | 2015-02-06 02:51:20 +0000 | [diff] [blame] | 2510 | def _V8 : MIMG_Sampler_Helper <op, asm, dst_rc, VReg_256, wqm>, |
Tom Stellard | 682bfbc | 2013-10-10 17:11:24 +0000 | [diff] [blame] | 2511 | MIMG_Mask<asm#"_V8", channels>; |
Michel Danzer | 494391b | 2015-02-06 02:51:20 +0000 | [diff] [blame] | 2512 | def _V16 : MIMG_Sampler_Helper <op, asm, dst_rc, VReg_512, wqm>, |
Tom Stellard | 682bfbc | 2013-10-10 17:11:24 +0000 | [diff] [blame] | 2513 | MIMG_Mask<asm#"_V16", channels>; |
| 2514 | } |
| 2515 | |
Tom Stellard | 16a9a20 | 2013-08-14 23:24:17 +0000 | [diff] [blame] | 2516 | multiclass MIMG_Sampler <bits<7> op, string asm> { |
Michel Danzer | 494391b | 2015-02-06 02:51:20 +0000 | [diff] [blame] | 2517 | defm _V1 : MIMG_Sampler_Src_Helper<op, asm, VGPR_32, 1, 0>; |
| 2518 | defm _V2 : MIMG_Sampler_Src_Helper<op, asm, VReg_64, 2, 0>; |
| 2519 | defm _V3 : MIMG_Sampler_Src_Helper<op, asm, VReg_96, 3, 0>; |
| 2520 | defm _V4 : MIMG_Sampler_Src_Helper<op, asm, VReg_128, 4, 0>; |
| 2521 | } |
| 2522 | |
| 2523 | multiclass MIMG_Sampler_WQM <bits<7> op, string asm> { |
| 2524 | defm _V1 : MIMG_Sampler_Src_Helper<op, asm, VGPR_32, 1, 1>; |
| 2525 | defm _V2 : MIMG_Sampler_Src_Helper<op, asm, VReg_64, 2, 1>; |
| 2526 | defm _V3 : MIMG_Sampler_Src_Helper<op, asm, VReg_96, 3, 1>; |
| 2527 | defm _V4 : MIMG_Sampler_Src_Helper<op, asm, VReg_128, 4, 1>; |
Tom Stellard | 16a9a20 | 2013-08-14 23:24:17 +0000 | [diff] [blame] | 2528 | } |
| 2529 | |
Marek Olsak | 51b8e7b | 2014-06-18 22:00:29 +0000 | [diff] [blame] | 2530 | class MIMG_Gather_Helper <bits<7> op, string asm, |
| 2531 | RegisterClass dst_rc, |
Michel Danzer | 494391b | 2015-02-06 02:51:20 +0000 | [diff] [blame] | 2532 | RegisterClass src_rc, int wqm> : MIMG < |
Marek Olsak | 51b8e7b | 2014-06-18 22:00:29 +0000 | [diff] [blame] | 2533 | op, |
| 2534 | (outs dst_rc:$vdata), |
| 2535 | (ins i32imm:$dmask, i1imm:$unorm, i1imm:$glc, i1imm:$da, i1imm:$r128, |
| 2536 | i1imm:$tfe, i1imm:$lwe, i1imm:$slc, src_rc:$vaddr, |
| 2537 | SReg_256:$srsrc, SReg_128:$ssamp), |
| 2538 | asm#" $vdata, $dmask, $unorm, $glc, $da, $r128," |
| 2539 | #" $tfe, $lwe, $slc, $vaddr, $srsrc, $ssamp", |
| 2540 | []> { |
| 2541 | let mayLoad = 1; |
| 2542 | let mayStore = 0; |
| 2543 | |
| 2544 | // DMASK was repurposed for GATHER4. 4 components are always |
| 2545 | // returned and DMASK works like a swizzle - it selects |
| 2546 | // the component to fetch. The only useful DMASK values are |
| 2547 | // 1=red, 2=green, 4=blue, 8=alpha. (e.g. 1 returns |
| 2548 | // (red,red,red,red) etc.) The ISA document doesn't mention |
| 2549 | // this. |
| 2550 | // Therefore, disable all code which updates DMASK by setting these two: |
| 2551 | let MIMG = 0; |
| 2552 | let hasPostISelHook = 0; |
Michel Danzer | 494391b | 2015-02-06 02:51:20 +0000 | [diff] [blame] | 2553 | let WQM = wqm; |
Marek Olsak | 51b8e7b | 2014-06-18 22:00:29 +0000 | [diff] [blame] | 2554 | } |
| 2555 | |
| 2556 | multiclass MIMG_Gather_Src_Helper <bits<7> op, string asm, |
| 2557 | RegisterClass dst_rc, |
Michel Danzer | 494391b | 2015-02-06 02:51:20 +0000 | [diff] [blame] | 2558 | int channels, int wqm> { |
| 2559 | def _V1 : MIMG_Gather_Helper <op, asm, dst_rc, VGPR_32, wqm>, |
Marek Olsak | 51b8e7b | 2014-06-18 22:00:29 +0000 | [diff] [blame] | 2560 | MIMG_Mask<asm#"_V1", channels>; |
Michel Danzer | 494391b | 2015-02-06 02:51:20 +0000 | [diff] [blame] | 2561 | def _V2 : MIMG_Gather_Helper <op, asm, dst_rc, VReg_64, wqm>, |
Marek Olsak | 51b8e7b | 2014-06-18 22:00:29 +0000 | [diff] [blame] | 2562 | MIMG_Mask<asm#"_V2", channels>; |
Michel Danzer | 494391b | 2015-02-06 02:51:20 +0000 | [diff] [blame] | 2563 | def _V4 : MIMG_Gather_Helper <op, asm, dst_rc, VReg_128, wqm>, |
Marek Olsak | 51b8e7b | 2014-06-18 22:00:29 +0000 | [diff] [blame] | 2564 | MIMG_Mask<asm#"_V4", channels>; |
Michel Danzer | 494391b | 2015-02-06 02:51:20 +0000 | [diff] [blame] | 2565 | def _V8 : MIMG_Gather_Helper <op, asm, dst_rc, VReg_256, wqm>, |
Marek Olsak | 51b8e7b | 2014-06-18 22:00:29 +0000 | [diff] [blame] | 2566 | MIMG_Mask<asm#"_V8", channels>; |
Michel Danzer | 494391b | 2015-02-06 02:51:20 +0000 | [diff] [blame] | 2567 | def _V16 : MIMG_Gather_Helper <op, asm, dst_rc, VReg_512, wqm>, |
Marek Olsak | 51b8e7b | 2014-06-18 22:00:29 +0000 | [diff] [blame] | 2568 | MIMG_Mask<asm#"_V16", channels>; |
| 2569 | } |
| 2570 | |
| 2571 | multiclass MIMG_Gather <bits<7> op, string asm> { |
Michel Danzer | 494391b | 2015-02-06 02:51:20 +0000 | [diff] [blame] | 2572 | defm _V1 : MIMG_Gather_Src_Helper<op, asm, VGPR_32, 1, 0>; |
| 2573 | defm _V2 : MIMG_Gather_Src_Helper<op, asm, VReg_64, 2, 0>; |
| 2574 | defm _V3 : MIMG_Gather_Src_Helper<op, asm, VReg_96, 3, 0>; |
| 2575 | defm _V4 : MIMG_Gather_Src_Helper<op, asm, VReg_128, 4, 0>; |
| 2576 | } |
| 2577 | |
| 2578 | multiclass MIMG_Gather_WQM <bits<7> op, string asm> { |
| 2579 | defm _V1 : MIMG_Gather_Src_Helper<op, asm, VGPR_32, 1, 1>; |
| 2580 | defm _V2 : MIMG_Gather_Src_Helper<op, asm, VReg_64, 2, 1>; |
| 2581 | defm _V3 : MIMG_Gather_Src_Helper<op, asm, VReg_96, 3, 1>; |
| 2582 | defm _V4 : MIMG_Gather_Src_Helper<op, asm, VReg_128, 4, 1>; |
Marek Olsak | 51b8e7b | 2014-06-18 22:00:29 +0000 | [diff] [blame] | 2583 | } |
| 2584 | |
Christian Konig | f741fbf | 2013-02-26 17:52:42 +0000 | [diff] [blame] | 2585 | //===----------------------------------------------------------------------===// |
| 2586 | // Vector instruction mappings |
| 2587 | //===----------------------------------------------------------------------===// |
| 2588 | |
| 2589 | // Maps an opcode in e32 form to its e64 equivalent |
| 2590 | def getVOPe64 : InstrMapping { |
| 2591 | let FilterClass = "VOP"; |
| 2592 | let RowFields = ["OpName"]; |
| 2593 | let ColFields = ["Size"]; |
| 2594 | let KeyCol = ["4"]; |
| 2595 | let ValueCols = [["8"]]; |
| 2596 | } |
| 2597 | |
Tom Stellard | 1aaad69 | 2014-07-21 16:55:33 +0000 | [diff] [blame] | 2598 | // Maps an opcode in e64 form to its e32 equivalent |
| 2599 | def getVOPe32 : InstrMapping { |
| 2600 | let FilterClass = "VOP"; |
| 2601 | let RowFields = ["OpName"]; |
| 2602 | let ColFields = ["Size"]; |
| 2603 | let KeyCol = ["8"]; |
| 2604 | let ValueCols = [["4"]]; |
| 2605 | } |
| 2606 | |
Tom Stellard | 682bfbc | 2013-10-10 17:11:24 +0000 | [diff] [blame] | 2607 | def getMaskedMIMGOp : InstrMapping { |
| 2608 | let FilterClass = "MIMG_Mask"; |
| 2609 | let RowFields = ["Op"]; |
| 2610 | let ColFields = ["Channels"]; |
| 2611 | let KeyCol = ["4"]; |
| 2612 | let ValueCols = [["1"], ["2"], ["3"] ]; |
| 2613 | } |
| 2614 | |
Christian Konig | 3c14580 | 2013-03-27 09:12:59 +0000 | [diff] [blame] | 2615 | // Maps an commuted opcode to its original version |
| 2616 | def getCommuteOrig : InstrMapping { |
| 2617 | let FilterClass = "VOP2_REV"; |
| 2618 | let RowFields = ["RevOp"]; |
| 2619 | let ColFields = ["IsOrig"]; |
| 2620 | let KeyCol = ["0"]; |
| 2621 | let ValueCols = [["1"]]; |
| 2622 | } |
| 2623 | |
Matt Arsenault | f5b2cd8 | 2015-03-23 18:45:30 +0000 | [diff] [blame] | 2624 | // Maps an original opcode to its commuted version |
| 2625 | def getCommuteRev : InstrMapping { |
| 2626 | let FilterClass = "VOP2_REV"; |
| 2627 | let RowFields = ["RevOp"]; |
| 2628 | let ColFields = ["IsOrig"]; |
| 2629 | let KeyCol = ["1"]; |
| 2630 | let ValueCols = [["0"]]; |
| 2631 | } |
| 2632 | |
| 2633 | def getCommuteCmpOrig : InstrMapping { |
Matt Arsenault | 88a13c6 | 2015-03-23 18:45:41 +0000 | [diff] [blame] | 2634 | let FilterClass = "VOP2_REV"; |
Matt Arsenault | f5b2cd8 | 2015-03-23 18:45:30 +0000 | [diff] [blame] | 2635 | let RowFields = ["RevOp"]; |
| 2636 | let ColFields = ["IsOrig"]; |
| 2637 | let KeyCol = ["0"]; |
| 2638 | let ValueCols = [["1"]]; |
| 2639 | } |
| 2640 | |
| 2641 | // Maps an original opcode to its commuted version |
| 2642 | def getCommuteCmpRev : InstrMapping { |
Matt Arsenault | 88a13c6 | 2015-03-23 18:45:41 +0000 | [diff] [blame] | 2643 | let FilterClass = "VOP2_REV"; |
Matt Arsenault | f5b2cd8 | 2015-03-23 18:45:30 +0000 | [diff] [blame] | 2644 | let RowFields = ["RevOp"]; |
| 2645 | let ColFields = ["IsOrig"]; |
| 2646 | let KeyCol = ["1"]; |
| 2647 | let ValueCols = [["0"]]; |
| 2648 | } |
| 2649 | |
| 2650 | |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 2651 | def getMCOpcodeGen : InstrMapping { |
Tom Stellard | c721a23 | 2014-05-16 20:56:47 +0000 | [diff] [blame] | 2652 | let FilterClass = "SIMCInstr"; |
| 2653 | let RowFields = ["PseudoInstr"]; |
| 2654 | let ColFields = ["Subtarget"]; |
| 2655 | let KeyCol = [!cast<string>(SISubtarget.NONE)]; |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 2656 | let ValueCols = [[!cast<string>(SISubtarget.SI)],[!cast<string>(SISubtarget.VI)]]; |
Tom Stellard | c721a23 | 2014-05-16 20:56:47 +0000 | [diff] [blame] | 2657 | } |
| 2658 | |
Tom Stellard | 155bbb7 | 2014-08-11 22:18:17 +0000 | [diff] [blame] | 2659 | def getAddr64Inst : InstrMapping { |
| 2660 | let FilterClass = "MUBUFAddr64Table"; |
Tom Stellard | 7980fc8 | 2014-09-25 18:30:26 +0000 | [diff] [blame] | 2661 | let RowFields = ["OpName"]; |
Tom Stellard | 155bbb7 | 2014-08-11 22:18:17 +0000 | [diff] [blame] | 2662 | let ColFields = ["IsAddr64"]; |
| 2663 | let KeyCol = ["0"]; |
| 2664 | let ValueCols = [["1"]]; |
| 2665 | } |
| 2666 | |
Matt Arsenault | 9903ccf | 2014-09-08 15:07:27 +0000 | [diff] [blame] | 2667 | // Maps an atomic opcode to its version with a return value. |
| 2668 | def getAtomicRetOp : InstrMapping { |
| 2669 | let FilterClass = "AtomicNoRet"; |
| 2670 | let RowFields = ["NoRetOp"]; |
| 2671 | let ColFields = ["IsRet"]; |
| 2672 | let KeyCol = ["0"]; |
| 2673 | let ValueCols = [["1"]]; |
| 2674 | } |
| 2675 | |
| 2676 | // Maps an atomic opcode to its returnless version. |
| 2677 | def getAtomicNoRetOp : InstrMapping { |
| 2678 | let FilterClass = "AtomicNoRet"; |
| 2679 | let RowFields = ["NoRetOp"]; |
| 2680 | let ColFields = ["IsRet"]; |
| 2681 | let KeyCol = ["1"]; |
| 2682 | let ValueCols = [["0"]]; |
| 2683 | } |
| 2684 | |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 2685 | include "SIInstructions.td" |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 2686 | include "CIInstructions.td" |
| 2687 | include "VIInstructions.td" |