blob: dfb5654aa068efe2b2a073d91112b54365f5fc07 [file] [log] [blame]
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001//=- X86SchedSkylake.td - X86 Skylake Client Scheduling ------*- tablegen -*-=//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the machine model for Skylake Client to support
11// instruction scheduling and other instruction cost heuristics.
12//
13//===----------------------------------------------------------------------===//
14
15def SkylakeClientModel : SchedMachineModel {
16 // All x86 instructions are modeled as a single micro-op, and SKylake can
17 // decode 6 instructions per cycle.
18 let IssueWidth = 6;
19 let MicroOpBufferSize = 224; // Based on the reorder buffer.
20 let LoadLatency = 5;
21 let MispredictPenalty = 14;
Simon Pilgrim31a96332018-03-24 20:40:14 +000022
Gadi Haber6f8fbf42017-09-19 06:19:27 +000023 // Based on the LSD (loop-stream detector) queue size and benchmarking data.
24 let LoopMicroOpBufferSize = 50;
25
26 // This flag is set to allow the scheduler to assign a default model to
27 // unrecognized opcodes.
28 let CompleteModel = 0;
29}
30
31let SchedModel = SkylakeClientModel in {
32
33// Skylake Client can issue micro-ops to 8 different ports in one cycle.
34
35// Ports 0, 1, 5, and 6 handle all computation.
36// Port 4 gets the data half of stores. Store data can be available later than
37// the store address, but since we don't model the latency of stores, we can
38// ignore that.
39// Ports 2 and 3 are identical. They handle loads and the address half of
40// stores. Port 7 can handle address calculations.
41def SKLPort0 : ProcResource<1>;
42def SKLPort1 : ProcResource<1>;
43def SKLPort2 : ProcResource<1>;
44def SKLPort3 : ProcResource<1>;
45def SKLPort4 : ProcResource<1>;
46def SKLPort5 : ProcResource<1>;
47def SKLPort6 : ProcResource<1>;
48def SKLPort7 : ProcResource<1>;
49
50// Many micro-ops are capable of issuing on multiple ports.
51def SKLPort01 : ProcResGroup<[SKLPort0, SKLPort1]>;
52def SKLPort23 : ProcResGroup<[SKLPort2, SKLPort3]>;
53def SKLPort237 : ProcResGroup<[SKLPort2, SKLPort3, SKLPort7]>;
54def SKLPort04 : ProcResGroup<[SKLPort0, SKLPort4]>;
55def SKLPort05 : ProcResGroup<[SKLPort0, SKLPort5]>;
56def SKLPort06 : ProcResGroup<[SKLPort0, SKLPort6]>;
57def SKLPort15 : ProcResGroup<[SKLPort1, SKLPort5]>;
58def SKLPort16 : ProcResGroup<[SKLPort1, SKLPort6]>;
59def SKLPort56 : ProcResGroup<[SKLPort5, SKLPort6]>;
60def SKLPort015 : ProcResGroup<[SKLPort0, SKLPort1, SKLPort5]>;
61def SKLPort056 : ProcResGroup<[SKLPort0, SKLPort5, SKLPort6]>;
62def SKLPort0156: ProcResGroup<[SKLPort0, SKLPort1, SKLPort5, SKLPort6]>;
63
Simon Pilgrim68a8fbc2018-03-25 20:16:53 +000064def SKLDivider : ProcResource<1>; // Integer division issued on port 0.
Craig Topper8104f262018-04-02 05:33:28 +000065// FP division and sqrt on port 0.
66def SKLFPDivider : ProcResource<1>;
Simon Pilgrim68a8fbc2018-03-25 20:16:53 +000067
Gadi Haber6f8fbf42017-09-19 06:19:27 +000068// 60 Entry Unified Scheduler
69def SKLPortAny : ProcResGroup<[SKLPort0, SKLPort1, SKLPort2, SKLPort3, SKLPort4,
70 SKLPort5, SKLPort6, SKLPort7]> {
71 let BufferSize=60;
72}
73
74// Loads are 5 cycles, so ReadAfterLd registers needn't be available until 5
75// cycles after the memory operand.
76def : ReadAdvance<ReadAfterLd, 5>;
77
78// Many SchedWrites are defined in pairs with and without a folded load.
79// Instructions with folded loads are usually micro-fused, so they only appear
80// as two micro-ops when queued in the reservation station.
81// This multiclass defines the resource usage for variants with and without
82// folded loads.
83multiclass SKLWriteResPair<X86FoldableSchedWrite SchedRW,
Simon Pilgrim30c38c32018-03-19 14:46:07 +000084 list<ProcResourceKind> ExePorts,
Simon Pilgrime3547af2018-03-25 10:21:19 +000085 int Lat, list<int> Res = [1], int UOps = 1,
Simon Pilgrimb56be792018-09-25 13:01:26 +000086 int LoadLat = 5> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +000087 // Register variant is using a single cycle on ExePort.
Simon Pilgrim30c38c32018-03-19 14:46:07 +000088 def : WriteRes<SchedRW, ExePorts> {
89 let Latency = Lat;
90 let ResourceCycles = Res;
91 let NumMicroOps = UOps;
92 }
Gadi Haber6f8fbf42017-09-19 06:19:27 +000093
Simon Pilgrime3547af2018-03-25 10:21:19 +000094 // Memory variant also uses a cycle on port 2/3 and adds LoadLat cycles to
95 // the latency (default = 5).
Simon Pilgrim30c38c32018-03-19 14:46:07 +000096 def : WriteRes<SchedRW.Folded, !listconcat([SKLPort23], ExePorts)> {
Simon Pilgrime3547af2018-03-25 10:21:19 +000097 let Latency = !add(Lat, LoadLat);
Simon Pilgrim30c38c32018-03-19 14:46:07 +000098 let ResourceCycles = !listconcat([1], Res);
Simon Pilgrimb56be792018-09-25 13:01:26 +000099 let NumMicroOps = !add(UOps, 1);
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000100 }
101}
102
Craig Topperf131b602018-04-06 16:16:46 +0000103// A folded store needs a cycle on port 4 for the store data, and an extra port
104// 2/3/7 cycle to recompute the address.
105def : WriteRes<WriteRMW, [SKLPort237,SKLPort4]>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000106
107// Arithmetic.
Simon Pilgrim2864b462018-05-08 14:55:16 +0000108defm : SKLWriteResPair<WriteALU, [SKLPort0156], 1>; // Simple integer ALU op.
Simon Pilgrim0c0336e2018-05-17 12:43:42 +0000109defm : SKLWriteResPair<WriteADC, [SKLPort06], 1>; // Integer ALU + flags op.
Simon Pilgrim00865a42018-09-24 15:21:57 +0000110
111// Integer multiplication.
112defm : SKLWriteResPair<WriteIMul8, [SKLPort1], 3>;
113defm : SKLWriteResPair<WriteIMul16, [SKLPort1,SKLPort06,SKLPort0156], 4, [1,1,2], 4>;
114defm : X86WriteRes<WriteIMul16Imm, [SKLPort1,SKLPort0156], 4, [1,1], 2>;
115defm : X86WriteRes<WriteIMul16ImmLd, [SKLPort1,SKLPort0156,SKLPort23], 8, [1,1,1], 3>;
116defm : SKLWriteResPair<WriteIMul16Reg, [SKLPort1], 3>;
117defm : SKLWriteResPair<WriteIMul32, [SKLPort1,SKLPort06,SKLPort0156], 4, [1,1,1], 3>;
118defm : SKLWriteResPair<WriteIMul32Imm, [SKLPort1], 3>;
119defm : SKLWriteResPair<WriteIMul32Reg, [SKLPort1], 3>;
120defm : SKLWriteResPair<WriteIMul64, [SKLPort1,SKLPort5], 4, [1,1], 2>;
121defm : SKLWriteResPair<WriteIMul64Imm, [SKLPort1], 3>;
122defm : SKLWriteResPair<WriteIMul64Reg, [SKLPort1], 3>;
123def : WriteRes<WriteIMulH, []> { let Latency = 3; }
Simon Pilgrim25805542018-05-08 13:51:45 +0000124
Simon Pilgrim67caf042018-07-31 18:24:24 +0000125defm : X86WriteRes<WriteBSWAP32, [SKLPort15], 1, [1], 1>;
126defm : X86WriteRes<WriteBSWAP64, [SKLPort06, SKLPort15], 2, [1,1], 2>;
Andrew V. Tischenko62f7a322018-08-30 06:26:00 +0000127defm : X86WriteRes<WriteCMPXCHG,[SKLPort06, SKLPort0156], 5, [2,3], 5>;
128defm : X86WriteRes<WriteCMPXCHGRMW,[SKLPort23,SKLPort06,SKLPort0156,SKLPort237,SKLPort4], 8, [1,2,1,1,1], 6>;
Andrew V. Tischenko24f63bc2018-08-09 09:23:26 +0000129defm : X86WriteRes<WriteXCHG, [SKLPort0156], 2, [3], 3>;
Andrew V. Tischenkoee2e3142018-07-20 09:39:14 +0000130
Simon Pilgrima8b4e272018-09-24 16:58:26 +0000131// TODO: Why isn't the SKLDivider used?
132defm : SKLWriteResPair<WriteDiv8, [SKLPort0,SKLDivider], 25, [1,10], 1, 4>;
133defm : X86WriteRes<WriteDiv16, [SKLPort0,SKLPort1,SKLPort5,SKLPort6,SKLPort05,SKLPort0156], 76, [7,2,8,3,1,11], 32>;
134defm : X86WriteRes<WriteDiv32, [SKLPort0,SKLPort1,SKLPort5,SKLPort6,SKLPort05,SKLPort0156], 76, [7,2,8,3,1,11], 32>;
135defm : X86WriteRes<WriteDiv64, [SKLPort0,SKLPort1,SKLPort5,SKLPort6,SKLPort05,SKLPort0156], 76, [7,2,8,3,1,11], 32>;
136defm : X86WriteRes<WriteDiv16Ld, [SKLPort0,SKLPort23,SKLDivider], 29, [1,1,10], 2>;
137defm : X86WriteRes<WriteDiv32Ld, [SKLPort0,SKLPort23,SKLDivider], 29, [1,1,10], 2>;
138defm : X86WriteRes<WriteDiv64Ld, [SKLPort0,SKLPort23,SKLDivider], 29, [1,1,10], 2>;
139
140defm : X86WriteRes<WriteIDiv8, [SKLPort0,SKLDivider], 25, [1,10], 1>;
141defm : X86WriteRes<WriteIDiv16, [SKLPort0,SKLPort1,SKLPort5,SKLPort6,SKLPort06,SKLPort0156], 102, [4,2,4,8,14,34], 66>;
142defm : X86WriteRes<WriteIDiv32, [SKLPort0,SKLPort1,SKLPort5,SKLPort6,SKLPort06,SKLPort0156], 102, [4,2,4,8,14,34], 66>;
143defm : X86WriteRes<WriteIDiv64, [SKLPort0,SKLPort1,SKLPort5,SKLPort6,SKLPort06,SKLPort0156], 102, [4,2,4,8,14,34], 66>;
144defm : X86WriteRes<WriteIDiv8Ld, [SKLPort0,SKLPort5,SKLPort23,SKLPort0156], 28, [2,4,1,1], 8>;
145defm : X86WriteRes<WriteIDiv16Ld, [SKLPort0,SKLPort5,SKLPort23,SKLPort0156], 28, [2,4,1,1], 8>;
146defm : X86WriteRes<WriteIDiv32Ld, [SKLPort0,SKLPort5,SKLPort23,SKLPort0156], 28, [2,4,1,1], 8>;
147defm : X86WriteRes<WriteIDiv64Ld, [SKLPort0,SKLPort5,SKLPort23,SKLPort0156], 28, [2,4,1,1], 8>;
Simon Pilgrim25805542018-05-08 13:51:45 +0000148
Simon Pilgrim28e7bcb2018-03-26 21:06:14 +0000149defm : SKLWriteResPair<WriteCRC32, [SKLPort1], 3>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000150
151def : WriteRes<WriteLEA, [SKLPort15]>; // LEA instructions can't fold loads.
152
Simon Pilgrim2782a192018-05-17 16:47:30 +0000153defm : SKLWriteResPair<WriteCMOV, [SKLPort06], 1, [1], 1>; // Conditional move.
154defm : SKLWriteResPair<WriteCMOV2, [SKLPort06], 2, [2], 2>; // Conditional (CF + ZF flag) move.
Simon Pilgrim6e160c12018-05-12 18:07:07 +0000155defm : X86WriteRes<WriteFCMOV, [SKLPort1], 3, [1], 1>; // x87 conditional move.
Craig Topperb7baa352018-04-08 17:53:18 +0000156def : WriteRes<WriteSETCC, [SKLPort06]>; // Setcc.
157def : WriteRes<WriteSETCCStore, [SKLPort06,SKLPort4,SKLPort237]> {
158 let Latency = 2;
159 let NumMicroOps = 3;
160}
Simon Pilgrim43737a32018-10-01 14:23:37 +0000161
Simon Pilgrim683e3552018-10-01 16:12:44 +0000162defm : X86WriteRes<WriteLAHFSAHF, [SKLPort06], 1, [1], 1>;
163defm : X86WriteRes<WriteBitTest, [SKLPort06], 1, [1], 1>;
164defm : X86WriteRes<WriteBitTestImmLd, [SKLPort06,SKLPort23], 6, [1,1], 2>;
165defm : X86WriteRes<WriteBitTestRegLd, [SKLPort0156,SKLPort23], 6, [1,1], 2>;
166defm : X86WriteRes<WriteBitTestSet, [SKLPort06], 1, [1], 1>;
Simon Pilgrim201bbe32018-10-02 13:11:59 +0000167defm : X86WriteRes<WriteBitTestSetImmLd, [SKLPort06,SKLPort23], 5, [1,1], 3>;
Simon Pilgrim683e3552018-10-01 16:12:44 +0000168defm : X86WriteRes<WriteBitTestSetRegLd, [SKLPort0156,SKLPort23], 5, [1,1], 2>;
Craig Topperb7baa352018-04-08 17:53:18 +0000169
Simon Pilgrimf33d9052018-03-26 18:19:28 +0000170// Bit counts.
Roman Lebedevfa988852018-07-08 09:50:25 +0000171defm : SKLWriteResPair<WriteBSF, [SKLPort1], 3>;
172defm : SKLWriteResPair<WriteBSR, [SKLPort1], 3>;
173defm : SKLWriteResPair<WriteLZCNT, [SKLPort1], 3>;
174defm : SKLWriteResPair<WriteTZCNT, [SKLPort1], 3>;
175defm : SKLWriteResPair<WritePOPCNT, [SKLPort1], 3>;
Simon Pilgrimf33d9052018-03-26 18:19:28 +0000176
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000177// Integer shifts and rotates.
Simon Pilgrimb56be792018-09-25 13:01:26 +0000178defm : SKLWriteResPair<WriteShift, [SKLPort06], 1>;
179defm : SKLWriteResPair<WriteShiftCL, [SKLPort06], 3, [3], 3>;
180defm : SKLWriteResPair<WriteRotate, [SKLPort06], 2, [2], 2>;
181defm : SKLWriteResPair<WriteRotateCL, [SKLPort06], 3, [3], 3>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000182
Andrew V. Tischenkoe5640552018-07-31 10:14:43 +0000183// SHLD/SHRD.
184defm : X86WriteRes<WriteSHDrri, [SKLPort1], 3, [1], 1>;
185defm : X86WriteRes<WriteSHDrrcl,[SKLPort1,SKLPort06,SKLPort0156], 6, [1, 2, 1], 4>;
186defm : X86WriteRes<WriteSHDmri, [SKLPort1,SKLPort23,SKLPort237,SKLPort0156], 9, [1, 1, 1, 1], 4>;
187defm : X86WriteRes<WriteSHDmrcl,[SKLPort1,SKLPort23,SKLPort237,SKLPort06,SKLPort0156], 11, [1, 1, 1, 2, 1], 6>;
Roman Lebedev75ce4532018-07-08 19:01:55 +0000188
Simon Pilgrim6a47cdb2018-09-14 13:09:56 +0000189// BMI1 BEXTR/BLS, BMI2 BZHI
Craig Topper89310f52018-03-29 20:41:39 +0000190defm : SKLWriteResPair<WriteBEXTR, [SKLPort06,SKLPort15], 2, [1,1], 2>;
Simon Pilgrim6a47cdb2018-09-14 13:09:56 +0000191defm : SKLWriteResPair<WriteBLS, [SKLPort15], 1>;
192defm : SKLWriteResPair<WriteBZHI, [SKLPort15], 1>;
Craig Topper89310f52018-03-29 20:41:39 +0000193
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000194// Loads, stores, and moves, not folded with other operations.
Simon Pilgrim215ce4a2018-05-14 18:37:19 +0000195defm : X86WriteRes<WriteLoad, [SKLPort23], 5, [1], 1>;
196defm : X86WriteRes<WriteStore, [SKLPort237, SKLPort4], 1, [1,1], 1>;
197defm : X86WriteRes<WriteStoreNT, [SKLPort237, SKLPort4], 1, [1,1], 2>;
198defm : X86WriteRes<WriteMove, [SKLPort0156], 1, [1], 1>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000199
200// Idioms that clear a register, like xorps %xmm0, %xmm0.
201// These can often bypass execution ports completely.
202def : WriteRes<WriteZero, []>;
203
204// Branches don't produce values, so they have no latency, but they still
205// consume resources. Indirect branches can fold loads.
Simon Pilgrim30c38c32018-03-19 14:46:07 +0000206defm : SKLWriteResPair<WriteJump, [SKLPort06], 1>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000207
208// Floating point. This covers both scalar and vector operations.
Clement Courbetb78ab502018-05-31 11:41:27 +0000209defm : X86WriteRes<WriteFLD0, [SKLPort05], 1, [1], 1>;
210defm : X86WriteRes<WriteFLD1, [SKLPort05], 1, [2], 2>;
Clement Courbet2e41c5a2018-05-31 14:22:01 +0000211defm : X86WriteRes<WriteFLDC, [SKLPort05], 1, [2], 2>;
Simon Pilgrim22dd72b2018-05-11 14:30:54 +0000212defm : X86WriteRes<WriteFLoad, [SKLPort23], 5, [1], 1>;
213defm : X86WriteRes<WriteFLoadX, [SKLPort23], 6, [1], 1>;
214defm : X86WriteRes<WriteFLoadY, [SKLPort23], 7, [1], 1>;
Simon Pilgrimb0a3be02018-05-08 12:17:55 +0000215defm : X86WriteRes<WriteFMaskedLoad, [SKLPort23,SKLPort015], 7, [1,1], 2>;
216defm : X86WriteRes<WriteFMaskedLoadY, [SKLPort23,SKLPort015], 8, [1,1], 2>;
Simon Pilgrimab34aa82018-05-09 11:01:16 +0000217defm : X86WriteRes<WriteFStore, [SKLPort237,SKLPort4], 1, [1,1], 2>;
Simon Pilgrim22dd72b2018-05-11 14:30:54 +0000218defm : X86WriteRes<WriteFStoreX, [SKLPort237,SKLPort4], 1, [1,1], 2>;
219defm : X86WriteRes<WriteFStoreY, [SKLPort237,SKLPort4], 1, [1,1], 2>;
Simon Pilgrim215ce4a2018-05-14 18:37:19 +0000220defm : X86WriteRes<WriteFStoreNT, [SKLPort237,SKLPort4], 1, [1,1], 2>;
221defm : X86WriteRes<WriteFStoreNTX, [SKLPort237,SKLPort4], 1, [1,1], 2>;
222defm : X86WriteRes<WriteFStoreNTY, [SKLPort237,SKLPort4], 1, [1,1], 2>;
Simon Pilgrimb0a3be02018-05-08 12:17:55 +0000223defm : X86WriteRes<WriteFMaskedStore, [SKLPort237,SKLPort0], 2, [1,1], 2>;
224defm : X86WriteRes<WriteFMaskedStoreY, [SKLPort237,SKLPort0], 2, [1,1], 2>;
225defm : X86WriteRes<WriteFMove, [SKLPort015], 1, [1], 1>;
Simon Pilgrim22dd72b2018-05-11 14:30:54 +0000226defm : X86WriteRes<WriteFMoveX, [SKLPort015], 1, [1], 1>;
227defm : X86WriteRes<WriteFMoveY, [SKLPort015], 1, [1], 1>;
Simon Pilgrimb0a3be02018-05-08 12:17:55 +0000228defm : X86WriteRes<WriteEMMS, [SKLPort05,SKLPort0156], 10, [9,1], 10>;
Simon Pilgrimfb7aa572018-03-15 14:45:30 +0000229
Simon Pilgrim1233e122018-05-07 20:52:53 +0000230defm : SKLWriteResPair<WriteFAdd, [SKLPort01], 4, [1], 1, 5>; // Floating point add/sub.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000231defm : SKLWriteResPair<WriteFAddX, [SKLPort01], 4, [1], 1, 6>;
232defm : SKLWriteResPair<WriteFAddY, [SKLPort01], 4, [1], 1, 7>;
233defm : X86WriteResPairUnsupported<WriteFAddZ>;
Simon Pilgrim1233e122018-05-07 20:52:53 +0000234defm : SKLWriteResPair<WriteFAdd64, [SKLPort01], 4, [1], 1, 5>; // Floating point double add/sub.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000235defm : SKLWriteResPair<WriteFAdd64X, [SKLPort01], 4, [1], 1, 6>;
236defm : SKLWriteResPair<WriteFAdd64Y, [SKLPort01], 4, [1], 1, 7>;
237defm : X86WriteResPairUnsupported<WriteFAdd64Z>;
Simon Pilgrim1233e122018-05-07 20:52:53 +0000238
239defm : SKLWriteResPair<WriteFCmp, [SKLPort01], 4, [1], 1, 5>; // Floating point compare.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000240defm : SKLWriteResPair<WriteFCmpX, [SKLPort01], 4, [1], 1, 6>;
241defm : SKLWriteResPair<WriteFCmpY, [SKLPort01], 4, [1], 1, 7>;
242defm : X86WriteResPairUnsupported<WriteFCmpZ>;
Simon Pilgrim1233e122018-05-07 20:52:53 +0000243defm : SKLWriteResPair<WriteFCmp64, [SKLPort01], 4, [1], 1, 5>; // Floating point double compare.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000244defm : SKLWriteResPair<WriteFCmp64X, [SKLPort01], 4, [1], 1, 6>;
245defm : SKLWriteResPair<WriteFCmp64Y, [SKLPort01], 4, [1], 1, 7>;
246defm : X86WriteResPairUnsupported<WriteFCmp64Z>;
Simon Pilgrim1233e122018-05-07 20:52:53 +0000247
248defm : SKLWriteResPair<WriteFCom, [SKLPort0], 2>; // Floating point compare to flags.
249
250defm : SKLWriteResPair<WriteFMul, [SKLPort01], 4, [1], 1, 5>; // Floating point multiplication.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000251defm : SKLWriteResPair<WriteFMulX, [SKLPort01], 4, [1], 1, 6>;
252defm : SKLWriteResPair<WriteFMulY, [SKLPort01], 4, [1], 1, 7>;
253defm : X86WriteResPairUnsupported<WriteFMulZ>;
Simon Pilgrim1233e122018-05-07 20:52:53 +0000254defm : SKLWriteResPair<WriteFMul64, [SKLPort01], 4, [1], 1, 5>; // Floating point double multiplication.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000255defm : SKLWriteResPair<WriteFMul64X, [SKLPort01], 4, [1], 1, 6>;
256defm : SKLWriteResPair<WriteFMul64Y, [SKLPort01], 4, [1], 1, 7>;
257defm : X86WriteResPairUnsupported<WriteFMul64Z>;
Simon Pilgrimac5d0a32018-05-07 16:15:46 +0000258
259defm : SKLWriteResPair<WriteFDiv, [SKLPort0,SKLFPDivider], 11, [1,3], 1, 5>; // Floating point division.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000260//defm : SKLWriteResPair<WriteFDivX, [SKLPort0,SKLFPDivider], 11, [1,3], 1, 6>;
261defm : SKLWriteResPair<WriteFDivY, [SKLPort0,SKLFPDivider], 11, [1,5], 1, 7>;
Clement Courbetc48435b2018-06-11 07:00:08 +0000262defm : X86WriteResPairUnsupported<WriteFDivZ>;
Simon Pilgrimac5d0a32018-05-07 16:15:46 +0000263//defm : SKLWriteResPair<WriteFDiv64, [SKLPort0,SKLFPDivider], 14, [1,3], 1, 5>; // Floating point double division.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000264//defm : SKLWriteResPair<WriteFDiv64X, [SKLPort0,SKLFPDivider], 14, [1,3], 1, 6>;
265//defm : SKLWriteResPair<WriteFDiv64Y, [SKLPort0,SKLFPDivider], 14, [1,5], 1, 7>;
Clement Courbetc48435b2018-06-11 07:00:08 +0000266defm : X86WriteResPairUnsupported<WriteFDiv64Z>;
Simon Pilgrimf3ae50f2018-05-07 11:50:44 +0000267
268defm : SKLWriteResPair<WriteFSqrt, [SKLPort0,SKLFPDivider], 12, [1,3], 1, 5>; // Floating point square root.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000269defm : SKLWriteResPair<WriteFSqrtX, [SKLPort0,SKLFPDivider], 12, [1,3], 1, 6>;
270defm : SKLWriteResPair<WriteFSqrtY, [SKLPort0,SKLFPDivider], 12, [1,6], 1, 7>;
Clement Courbetc48435b2018-06-11 07:00:08 +0000271defm : X86WriteResPairUnsupported<WriteFSqrtZ>;
Simon Pilgrimf3ae50f2018-05-07 11:50:44 +0000272defm : SKLWriteResPair<WriteFSqrt64, [SKLPort0,SKLFPDivider], 18, [1,6], 1, 5>; // Floating point double square root.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000273defm : SKLWriteResPair<WriteFSqrt64X, [SKLPort0,SKLFPDivider], 18, [1,6], 1, 6>;
274defm : SKLWriteResPair<WriteFSqrt64Y, [SKLPort0,SKLFPDivider], 18, [1,12],1, 7>;
Clement Courbetc48435b2018-06-11 07:00:08 +0000275defm : X86WriteResPairUnsupported<WriteFSqrt64Z>;
Simon Pilgrimf3ae50f2018-05-07 11:50:44 +0000276defm : SKLWriteResPair<WriteFSqrt80, [SKLPort0,SKLFPDivider], 21, [1,7]>; // Floating point long double square root.
277
Simon Pilgrimc7088682018-05-01 18:06:07 +0000278defm : SKLWriteResPair<WriteFRcp, [SKLPort0], 4, [1], 1, 5>; // Floating point reciprocal estimate.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000279defm : SKLWriteResPair<WriteFRcpX, [SKLPort0], 4, [1], 1, 6>;
280defm : SKLWriteResPair<WriteFRcpY, [SKLPort0], 4, [1], 1, 7>;
281defm : X86WriteResPairUnsupported<WriteFRcpZ>;
Simon Pilgrimf3ae50f2018-05-07 11:50:44 +0000282
Simon Pilgrimc7088682018-05-01 18:06:07 +0000283defm : SKLWriteResPair<WriteFRsqrt, [SKLPort0], 4, [1], 1, 5>; // Floating point reciprocal square root estimate.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000284defm : SKLWriteResPair<WriteFRsqrtX,[SKLPort0], 4, [1], 1, 6>;
285defm : SKLWriteResPair<WriteFRsqrtY,[SKLPort0], 4, [1], 1, 7>;
286defm : X86WriteResPairUnsupported<WriteFRsqrtZ>;
Simon Pilgrimf3ae50f2018-05-07 11:50:44 +0000287
Simon Pilgrim67cc2462018-05-04 15:20:18 +0000288defm : SKLWriteResPair<WriteFMA, [SKLPort01], 4, [1], 1, 5>; // Fused Multiply Add.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000289defm : SKLWriteResPair<WriteFMAX, [SKLPort01], 4, [1], 1, 6>;
290defm : SKLWriteResPair<WriteFMAY, [SKLPort01], 4, [1], 1, 7>;
291defm : X86WriteResPairUnsupported<WriteFMAZ>;
Simon Pilgrim542b20d2018-05-03 22:31:19 +0000292defm : SKLWriteResPair<WriteDPPD, [SKLPort5,SKLPort01], 9, [1,2], 3, 6>; // Floating point double dot product.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000293defm : SKLWriteResPair<WriteDPPS, [SKLPort5,SKLPort01], 13, [1,3], 4, 6>;
294defm : SKLWriteResPair<WriteDPPSY, [SKLPort5,SKLPort01], 13, [1,3], 4, 7>;
295defm : X86WriteResPairUnsupported<WriteDPPSZ>;
Simon Pilgrimd14d2e72018-04-20 21:16:05 +0000296defm : SKLWriteResPair<WriteFSign, [SKLPort0], 1>; // Floating point fabs/fchs.
Simon Pilgrimbe51b202018-05-04 12:59:24 +0000297defm : SKLWriteResPair<WriteFRnd, [SKLPort01], 8, [2], 2, 6>; // Floating point rounding.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000298defm : SKLWriteResPair<WriteFRndY, [SKLPort01], 8, [2], 2, 7>;
299defm : X86WriteResPairUnsupported<WriteFRndZ>;
Simon Pilgrimb2aa89c2018-04-27 15:50:33 +0000300defm : SKLWriteResPair<WriteFLogic, [SKLPort015], 1, [1], 1, 6>; // Floating point and/or/xor logicals.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000301defm : SKLWriteResPair<WriteFLogicY, [SKLPort015], 1, [1], 1, 7>;
302defm : X86WriteResPairUnsupported<WriteFLogicZ>;
Simon Pilgrim210286e2018-05-08 10:28:03 +0000303defm : SKLWriteResPair<WriteFTest, [SKLPort0], 2, [1], 1, 6>; // Floating point TEST instructions.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000304defm : SKLWriteResPair<WriteFTestY, [SKLPort0], 2, [1], 1, 7>;
305defm : X86WriteResPairUnsupported<WriteFTestZ>;
Simon Pilgrim819f2182018-05-02 17:58:50 +0000306defm : SKLWriteResPair<WriteFShuffle, [SKLPort5], 1, [1], 1, 6>; // Floating point vector shuffles.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000307defm : SKLWriteResPair<WriteFShuffleY, [SKLPort5], 1, [1], 1, 7>;
308defm : X86WriteResPairUnsupported<WriteFShuffleZ>;
Simon Pilgrim819f2182018-05-02 17:58:50 +0000309defm : SKLWriteResPair<WriteFVarShuffle, [SKLPort5], 1, [1], 1, 6>; // Floating point vector shuffles.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000310defm : SKLWriteResPair<WriteFVarShuffleY, [SKLPort5], 1, [1], 1, 7>;
311defm : X86WriteResPairUnsupported<WriteFVarShuffleZ>;
Simon Pilgrim06e16542018-04-22 18:35:53 +0000312defm : SKLWriteResPair<WriteFBlend, [SKLPort015], 1, [1], 1, 6>; // Floating point vector blends.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000313defm : SKLWriteResPair<WriteFBlendY, [SKLPort015], 1, [1], 1, 7>;
314defm : X86WriteResPairUnsupported<WriteFBlendZ>;
Simon Pilgrim96855ec2018-04-22 14:43:12 +0000315defm : SKLWriteResPair<WriteFVarBlend, [SKLPort015], 2, [2], 2, 6>; // Fp vector variable blends.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000316defm : SKLWriteResPair<WriteFVarBlendY,[SKLPort015], 2, [2], 2, 7>;
317defm : X86WriteResPairUnsupported<WriteFVarBlendZ>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000318
319// FMA Scheduling helper class.
320// class FMASC { X86FoldableSchedWrite Sched = WriteFAdd; }
321
322// Vector integer operations.
Simon Pilgrim22dd72b2018-05-11 14:30:54 +0000323defm : X86WriteRes<WriteVecLoad, [SKLPort23], 5, [1], 1>;
324defm : X86WriteRes<WriteVecLoadX, [SKLPort23], 6, [1], 1>;
325defm : X86WriteRes<WriteVecLoadY, [SKLPort23], 7, [1], 1>;
Simon Pilgrim215ce4a2018-05-14 18:37:19 +0000326defm : X86WriteRes<WriteVecLoadNT, [SKLPort23], 6, [1], 1>;
327defm : X86WriteRes<WriteVecLoadNTY, [SKLPort23], 7, [1], 1>;
Simon Pilgrimb0a3be02018-05-08 12:17:55 +0000328defm : X86WriteRes<WriteVecMaskedLoad, [SKLPort23,SKLPort015], 7, [1,1], 2>;
329defm : X86WriteRes<WriteVecMaskedLoadY, [SKLPort23,SKLPort015], 8, [1,1], 2>;
Simon Pilgrimab34aa82018-05-09 11:01:16 +0000330defm : X86WriteRes<WriteVecStore, [SKLPort237,SKLPort4], 1, [1,1], 2>;
Simon Pilgrim22dd72b2018-05-11 14:30:54 +0000331defm : X86WriteRes<WriteVecStoreX, [SKLPort237,SKLPort4], 1, [1,1], 2>;
332defm : X86WriteRes<WriteVecStoreY, [SKLPort237,SKLPort4], 1, [1,1], 2>;
Simon Pilgrim215ce4a2018-05-14 18:37:19 +0000333defm : X86WriteRes<WriteVecStoreNT, [SKLPort237,SKLPort4], 1, [1,1], 2>;
334defm : X86WriteRes<WriteVecStoreNTY, [SKLPort237,SKLPort4], 1, [1,1], 2>;
Simon Pilgrimb0a3be02018-05-08 12:17:55 +0000335defm : X86WriteRes<WriteVecMaskedStore, [SKLPort237,SKLPort0], 2, [1,1], 2>;
336defm : X86WriteRes<WriteVecMaskedStoreY, [SKLPort237,SKLPort0], 2, [1,1], 2>;
Simon Pilgrim1273f4a2018-05-18 17:58:36 +0000337defm : X86WriteRes<WriteVecMove, [SKLPort05], 1, [1], 1>;
Simon Pilgrim22dd72b2018-05-11 14:30:54 +0000338defm : X86WriteRes<WriteVecMoveX, [SKLPort015], 1, [1], 1>;
339defm : X86WriteRes<WriteVecMoveY, [SKLPort015], 1, [1], 1>;
Simon Pilgrim1273f4a2018-05-18 17:58:36 +0000340defm : X86WriteRes<WriteVecMoveToGpr, [SKLPort0], 2, [1], 1>;
341defm : X86WriteRes<WriteVecMoveFromGpr, [SKLPort5], 1, [1], 1>;
Simon Pilgrimfb7aa572018-03-15 14:45:30 +0000342
Simon Pilgrim38ac0e92018-05-10 17:06:09 +0000343defm : SKLWriteResPair<WriteVecALU, [SKLPort05], 1, [1], 1, 5>; // Vector integer ALU op, no logicals.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000344defm : SKLWriteResPair<WriteVecALUX, [SKLPort01], 1, [1], 1, 6>;
345defm : SKLWriteResPair<WriteVecALUY, [SKLPort01], 1, [1], 1, 7>;
346defm : X86WriteResPairUnsupported<WriteVecALUZ>;
Simon Pilgrim38ac0e92018-05-10 17:06:09 +0000347defm : SKLWriteResPair<WriteVecLogic, [SKLPort05], 1, [1], 1, 5>; // Vector integer and/or/xor.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000348defm : SKLWriteResPair<WriteVecLogicX,[SKLPort015], 1, [1], 1, 6>;
349defm : SKLWriteResPair<WriteVecLogicY,[SKLPort015], 1, [1], 1, 7>;
350defm : X86WriteResPairUnsupported<WriteVecLogicZ>;
Simon Pilgrim210286e2018-05-08 10:28:03 +0000351defm : SKLWriteResPair<WriteVecTest, [SKLPort0,SKLPort5], 3, [1,1], 2, 6>; // Vector integer TEST instructions.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000352defm : SKLWriteResPair<WriteVecTestY, [SKLPort0,SKLPort5], 3, [1,1], 2, 7>;
353defm : X86WriteResPairUnsupported<WriteVecTestZ>;
Simon Pilgrimd7ffbc52018-05-04 17:47:46 +0000354defm : SKLWriteResPair<WriteVecIMul, [SKLPort0] , 4, [1], 1, 5>; // Vector integer multiply.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000355defm : SKLWriteResPair<WriteVecIMulX, [SKLPort01], 4, [1], 1, 6>;
356defm : SKLWriteResPair<WriteVecIMulY, [SKLPort01], 4, [1], 1, 7>;
357defm : X86WriteResPairUnsupported<WriteVecIMulZ>;
Simon Pilgrim93c878c2018-05-03 10:31:20 +0000358defm : SKLWriteResPair<WritePMULLD, [SKLPort01], 10, [2], 2, 6>; // Vector PMULLD.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000359defm : SKLWriteResPair<WritePMULLDY, [SKLPort01], 10, [2], 2, 7>;
360defm : X86WriteResPairUnsupported<WritePMULLDZ>;
Simon Pilgrim819f2182018-05-02 17:58:50 +0000361defm : SKLWriteResPair<WriteShuffle, [SKLPort5], 1, [1], 1, 5>; // Vector shuffles.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000362defm : SKLWriteResPair<WriteShuffleX, [SKLPort5], 1, [1], 1, 6>;
363defm : SKLWriteResPair<WriteShuffleY, [SKLPort5], 1, [1], 1, 7>;
364defm : X86WriteResPairUnsupported<WriteShuffleZ>;
Simon Pilgrim38ac0e92018-05-10 17:06:09 +0000365defm : SKLWriteResPair<WriteVarShuffle, [SKLPort5], 1, [1], 1, 5>; // Vector shuffles.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000366defm : SKLWriteResPair<WriteVarShuffleX, [SKLPort5], 1, [1], 1, 6>;
367defm : SKLWriteResPair<WriteVarShuffleY, [SKLPort5], 1, [1], 1, 7>;
368defm : X86WriteResPairUnsupported<WriteVarShuffleZ>;
Simon Pilgrim06e16542018-04-22 18:35:53 +0000369defm : SKLWriteResPair<WriteBlend, [SKLPort5], 1, [1], 1, 6>; // Vector blends.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000370defm : SKLWriteResPair<WriteBlendY, [SKLPort5], 1, [1], 1, 7>;
371defm : X86WriteResPairUnsupported<WriteBlendZ>;
Simon Pilgrim96855ec2018-04-22 14:43:12 +0000372defm : SKLWriteResPair<WriteVarBlend, [SKLPort015], 2, [2], 2, 6>; // Vector variable blends.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000373defm : SKLWriteResPair<WriteVarBlendY, [SKLPort015], 2, [2], 2, 6>;
374defm : X86WriteResPairUnsupported<WriteVarBlendZ>;
Simon Pilgrima41ae2f2018-04-22 10:39:16 +0000375defm : SKLWriteResPair<WriteMPSAD, [SKLPort5], 4, [2], 2, 6>; // Vector MPSAD.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000376defm : SKLWriteResPair<WriteMPSADY, [SKLPort5], 4, [2], 2, 7>;
377defm : X86WriteResPairUnsupported<WriteMPSADZ>;
Simon Pilgrim38ac0e92018-05-10 17:06:09 +0000378defm : SKLWriteResPair<WritePSADBW, [SKLPort5], 3, [1], 1, 5>; // Vector PSADBW.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000379defm : SKLWriteResPair<WritePSADBWX, [SKLPort5], 3, [1], 1, 6>;
380defm : SKLWriteResPair<WritePSADBWY, [SKLPort5], 3, [1], 1, 7>;
381defm : X86WriteResPairUnsupported<WritePSADBWZ>;
Simon Pilgrim27bc83e2018-04-24 18:49:25 +0000382defm : SKLWriteResPair<WritePHMINPOS, [SKLPort01], 4, [1], 1, 6>; // Vector PHMINPOS.
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000383
Simon Pilgrimf2d2ced2018-05-03 17:56:43 +0000384// Vector integer shifts.
385defm : SKLWriteResPair<WriteVecShift, [SKLPort0], 1, [1], 1, 5>;
Simon Pilgrimd7ffbc52018-05-04 17:47:46 +0000386defm : X86WriteRes<WriteVecShiftX, [SKLPort5,SKLPort01], 2, [1,1], 2>;
Simon Pilgrimf2d2ced2018-05-03 17:56:43 +0000387defm : X86WriteRes<WriteVecShiftY, [SKLPort5,SKLPort01], 4, [1,1], 2>;
Simon Pilgrimd7ffbc52018-05-04 17:47:46 +0000388defm : X86WriteRes<WriteVecShiftXLd, [SKLPort01,SKLPort23], 7, [1,1], 2>;
Simon Pilgrimf2d2ced2018-05-03 17:56:43 +0000389defm : X86WriteRes<WriteVecShiftYLd, [SKLPort01,SKLPort23], 8, [1,1], 2>;
Clement Courbet7db69cc2018-06-11 14:37:53 +0000390defm : X86WriteResPairUnsupported<WriteVecShiftZ>;
Simon Pilgrimf2d2ced2018-05-03 17:56:43 +0000391
Clement Courbet7db69cc2018-06-11 14:37:53 +0000392defm : SKLWriteResPair<WriteVecShiftImm, [SKLPort0], 1, [1], 1, 5>; // Vector integer immediate shifts.
393defm : SKLWriteResPair<WriteVecShiftImmX, [SKLPort01], 1, [1], 1, 6>;
394defm : SKLWriteResPair<WriteVecShiftImmY, [SKLPort01], 1, [1], 1, 7>;
395defm : X86WriteResPairUnsupported<WriteVecShiftImmZ>;
Simon Pilgrimd7ffbc52018-05-04 17:47:46 +0000396defm : SKLWriteResPair<WriteVarVecShift, [SKLPort01], 1, [1], 1, 6>; // Variable vector shifts.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000397defm : SKLWriteResPair<WriteVarVecShiftY, [SKLPort01], 1, [1], 1, 7>;
398defm : X86WriteResPairUnsupported<WriteVarVecShiftZ>;
Simon Pilgrimf2d2ced2018-05-03 17:56:43 +0000399
Simon Pilgrimf7d2a932018-04-24 13:21:41 +0000400// Vector insert/extract operations.
401def : WriteRes<WriteVecInsert, [SKLPort5]> {
402 let Latency = 2;
403 let NumMicroOps = 2;
404 let ResourceCycles = [2];
405}
406def : WriteRes<WriteVecInsertLd, [SKLPort5,SKLPort23]> {
407 let Latency = 6;
408 let NumMicroOps = 2;
409}
Simon Pilgrim819f2182018-05-02 17:58:50 +0000410def: InstRW<[WriteVecInsertLd], (instregex "(V?)MOV(H|L)(PD|PS)rm")>;
Simon Pilgrimf7d2a932018-04-24 13:21:41 +0000411
412def : WriteRes<WriteVecExtract, [SKLPort0,SKLPort5]> {
413 let Latency = 3;
414 let NumMicroOps = 2;
415}
416def : WriteRes<WriteVecExtractSt, [SKLPort4,SKLPort5,SKLPort237]> {
417 let Latency = 2;
418 let NumMicroOps = 3;
419}
420
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000421// Conversion between integer and float.
Simon Pilgrim5647e892018-05-16 10:53:45 +0000422defm : SKLWriteResPair<WriteCvtSS2I, [SKLPort1], 3>;
423defm : SKLWriteResPair<WriteCvtPS2I, [SKLPort1], 3>;
424defm : SKLWriteResPair<WriteCvtPS2IY, [SKLPort1], 3>;
Clement Courbet7db69cc2018-06-11 14:37:53 +0000425defm : X86WriteResPairUnsupported<WriteCvtPS2IZ>;
Simon Pilgrim5647e892018-05-16 10:53:45 +0000426defm : SKLWriteResPair<WriteCvtSD2I, [SKLPort1], 3>;
427defm : SKLWriteResPair<WriteCvtPD2I, [SKLPort1], 3>;
428defm : SKLWriteResPair<WriteCvtPD2IY, [SKLPort1], 3>;
Clement Courbet7db69cc2018-06-11 14:37:53 +0000429defm : X86WriteResPairUnsupported<WriteCvtPD2IZ>;
Simon Pilgrim5647e892018-05-16 10:53:45 +0000430
431defm : SKLWriteResPair<WriteCvtI2SS, [SKLPort1], 4>;
432defm : SKLWriteResPair<WriteCvtI2PS, [SKLPort1], 4>;
433defm : SKLWriteResPair<WriteCvtI2PSY, [SKLPort1], 4>;
Clement Courbet7db69cc2018-06-11 14:37:53 +0000434defm : X86WriteResPairUnsupported<WriteCvtI2PSZ>;
Simon Pilgrim5647e892018-05-16 10:53:45 +0000435defm : SKLWriteResPair<WriteCvtI2SD, [SKLPort1], 4>;
436defm : SKLWriteResPair<WriteCvtI2PD, [SKLPort1], 4>;
437defm : SKLWriteResPair<WriteCvtI2PDY, [SKLPort1], 4>;
Clement Courbet7db69cc2018-06-11 14:37:53 +0000438defm : X86WriteResPairUnsupported<WriteCvtI2PDZ>;
Simon Pilgrimbe9a2062018-05-15 17:36:49 +0000439
440defm : SKLWriteResPair<WriteCvtSS2SD, [SKLPort1], 3>;
441defm : SKLWriteResPair<WriteCvtPS2PD, [SKLPort1], 3>;
442defm : SKLWriteResPair<WriteCvtPS2PDY, [SKLPort1], 3>;
Clement Courbet7db69cc2018-06-11 14:37:53 +0000443defm : X86WriteResPairUnsupported<WriteCvtPS2PDZ>;
Simon Pilgrimbe9a2062018-05-15 17:36:49 +0000444defm : SKLWriteResPair<WriteCvtSD2SS, [SKLPort1], 3>;
445defm : SKLWriteResPair<WriteCvtPD2PS, [SKLPort1], 3>;
446defm : SKLWriteResPair<WriteCvtPD2PSY, [SKLPort1], 3>;
Clement Courbet7db69cc2018-06-11 14:37:53 +0000447defm : X86WriteResPairUnsupported<WriteCvtPD2PSZ>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000448
Simon Pilgrim891ebcd2018-05-15 14:12:32 +0000449defm : X86WriteRes<WriteCvtPH2PS, [SKLPort5,SKLPort015], 5, [1,1], 2>;
450defm : X86WriteRes<WriteCvtPH2PSY, [SKLPort5,SKLPort01], 7, [1,1], 2>;
Clement Courbet7db69cc2018-06-11 14:37:53 +0000451defm : X86WriteResUnsupported<WriteCvtPH2PSZ>;
Simon Pilgrim891ebcd2018-05-15 14:12:32 +0000452defm : X86WriteRes<WriteCvtPH2PSLd, [SKLPort23,SKLPort01], 9, [1,1], 2>;
453defm : X86WriteRes<WriteCvtPH2PSYLd, [SKLPort23,SKLPort01], 10, [1,1], 2>;
Clement Courbet7db69cc2018-06-11 14:37:53 +0000454defm : X86WriteResUnsupported<WriteCvtPH2PSZLd>;
Simon Pilgrim891ebcd2018-05-15 14:12:32 +0000455
456defm : X86WriteRes<WriteCvtPS2PH, [SKLPort5,SKLPort015], 5, [1,1], 2>;
457defm : X86WriteRes<WriteCvtPS2PHY, [SKLPort5,SKLPort01], 7, [1,1], 2>;
Clement Courbet7db69cc2018-06-11 14:37:53 +0000458defm : X86WriteResUnsupported<WriteCvtPS2PHZ>;
Simon Pilgrim891ebcd2018-05-15 14:12:32 +0000459defm : X86WriteRes<WriteCvtPS2PHSt, [SKLPort4,SKLPort5,SKLPort237,SKLPort01], 6, [1,1,1,1], 4>;
460defm : X86WriteRes<WriteCvtPS2PHYSt, [SKLPort4,SKLPort5,SKLPort237,SKLPort01], 8, [1,1,1,1], 4>;
Clement Courbet7db69cc2018-06-11 14:37:53 +0000461defm : X86WriteResUnsupported<WriteCvtPS2PHZSt>;
Simon Pilgrim891ebcd2018-05-15 14:12:32 +0000462
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000463// Strings instructions.
Simon Pilgrim53b2c332018-03-22 14:56:18 +0000464
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000465// Packed Compare Implicit Length Strings, Return Mask
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000466def : WriteRes<WritePCmpIStrM, [SKLPort0]> {
467 let Latency = 10;
Simon Pilgrim53b2c332018-03-22 14:56:18 +0000468 let NumMicroOps = 3;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000469 let ResourceCycles = [3];
470}
471def : WriteRes<WritePCmpIStrMLd, [SKLPort0, SKLPort23]> {
Simon Pilgrim53b2c332018-03-22 14:56:18 +0000472 let Latency = 16;
473 let NumMicroOps = 4;
474 let ResourceCycles = [3,1];
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000475}
Simon Pilgrim53b2c332018-03-22 14:56:18 +0000476
477// Packed Compare Explicit Length Strings, Return Mask
478def : WriteRes<WritePCmpEStrM, [SKLPort0, SKLPort5, SKLPort015, SKLPort0156]> {
479 let Latency = 19;
480 let NumMicroOps = 9;
481 let ResourceCycles = [4,3,1,1];
482}
483def : WriteRes<WritePCmpEStrMLd, [SKLPort0, SKLPort5,SKLPort23, SKLPort015, SKLPort0156]> {
484 let Latency = 25;
485 let NumMicroOps = 10;
486 let ResourceCycles = [4,3,1,1,1];
487}
488
489// Packed Compare Implicit Length Strings, Return Index
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000490def : WriteRes<WritePCmpIStrI, [SKLPort0]> {
Simon Pilgrim53b2c332018-03-22 14:56:18 +0000491 let Latency = 10;
492 let NumMicroOps = 3;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000493 let ResourceCycles = [3];
494}
495def : WriteRes<WritePCmpIStrILd, [SKLPort0, SKLPort23]> {
Simon Pilgrim53b2c332018-03-22 14:56:18 +0000496 let Latency = 16;
497 let NumMicroOps = 4;
498 let ResourceCycles = [3,1];
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000499}
Simon Pilgrim53b2c332018-03-22 14:56:18 +0000500
501// Packed Compare Explicit Length Strings, Return Index
502def : WriteRes<WritePCmpEStrI, [SKLPort0, SKLPort5, SKLPort0156]> {
503 let Latency = 18;
504 let NumMicroOps = 8;
505 let ResourceCycles = [4,3,1];
506}
507def : WriteRes<WritePCmpEStrILd, [SKLPort0, SKLPort5, SKLPort23, SKLPort0156]> {
508 let Latency = 24;
509 let NumMicroOps = 9;
510 let ResourceCycles = [4,3,1,1];
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000511}
512
Simon Pilgrima2f26782018-03-27 20:38:54 +0000513// MOVMSK Instructions.
Simon Pilgrimbf4c8c02018-05-04 14:54:33 +0000514def : WriteRes<WriteFMOVMSK, [SKLPort0]> { let Latency = 2; }
515def : WriteRes<WriteVecMOVMSK, [SKLPort0]> { let Latency = 2; }
516def : WriteRes<WriteVecMOVMSKY, [SKLPort0]> { let Latency = 2; }
517def : WriteRes<WriteMMXMOVMSK, [SKLPort0]> { let Latency = 2; }
Simon Pilgrima2f26782018-03-27 20:38:54 +0000518
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000519// AES instructions.
Simon Pilgrim7684e052018-03-22 13:18:08 +0000520def : WriteRes<WriteAESDecEnc, [SKLPort0]> { // Decryption, encryption.
521 let Latency = 4;
522 let NumMicroOps = 1;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000523 let ResourceCycles = [1];
524}
Simon Pilgrim7684e052018-03-22 13:18:08 +0000525def : WriteRes<WriteAESDecEncLd, [SKLPort0, SKLPort23]> {
526 let Latency = 10;
527 let NumMicroOps = 2;
528 let ResourceCycles = [1,1];
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000529}
Simon Pilgrim7684e052018-03-22 13:18:08 +0000530
531def : WriteRes<WriteAESIMC, [SKLPort0]> { // InvMixColumn.
532 let Latency = 8;
533 let NumMicroOps = 2;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000534 let ResourceCycles = [2];
535}
Simon Pilgrim7684e052018-03-22 13:18:08 +0000536def : WriteRes<WriteAESIMCLd, [SKLPort0, SKLPort23]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000537 let Latency = 14;
Simon Pilgrim7684e052018-03-22 13:18:08 +0000538 let NumMicroOps = 3;
539 let ResourceCycles = [2,1];
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000540}
Simon Pilgrim7684e052018-03-22 13:18:08 +0000541
542def : WriteRes<WriteAESKeyGen, [SKLPort0, SKLPort5, SKLPort015]> { // Key Generation.
543 let Latency = 20;
544 let NumMicroOps = 11;
545 let ResourceCycles = [3,6,2];
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000546}
Simon Pilgrim7684e052018-03-22 13:18:08 +0000547def : WriteRes<WriteAESKeyGenLd, [SKLPort0, SKLPort5, SKLPort23, SKLPort015]> {
548 let Latency = 25;
549 let NumMicroOps = 11;
550 let ResourceCycles = [3,6,1,1];
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000551}
552
553// Carry-less multiplication instructions.
Simon Pilgrim3b2ff1f2018-03-22 13:37:30 +0000554def : WriteRes<WriteCLMul, [SKLPort5]> {
555 let Latency = 6;
556 let NumMicroOps = 1;
557 let ResourceCycles = [1];
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000558}
Simon Pilgrim3b2ff1f2018-03-22 13:37:30 +0000559def : WriteRes<WriteCLMulLd, [SKLPort5, SKLPort23]> {
560 let Latency = 12;
561 let NumMicroOps = 2;
562 let ResourceCycles = [1,1];
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000563}
564
565// Catch-all for expensive system instructions.
566def : WriteRes<WriteSystem, [SKLPort0156]> { let Latency = 100; } // def WriteSystem : SchedWrite;
567
568// AVX2.
Simon Pilgrim819f2182018-05-02 17:58:50 +0000569defm : SKLWriteResPair<WriteFShuffle256, [SKLPort5], 3, [1], 1, 7>; // Fp 256-bit width vector shuffles.
570defm : SKLWriteResPair<WriteFVarShuffle256, [SKLPort5], 3, [1], 1, 7>; // Fp 256-bit width vector variable shuffles.
571defm : SKLWriteResPair<WriteShuffle256, [SKLPort5], 3, [1], 1, 7>; // 256-bit width vector shuffles.
572defm : SKLWriteResPair<WriteVarShuffle256, [SKLPort5], 3, [1], 1, 7>; // 256-bit width vector variable shuffles.
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000573
574// Old microcoded instructions that nobody use.
575def : WriteRes<WriteMicrocoded, [SKLPort0156]> { let Latency = 100; } // def WriteMicrocoded : SchedWrite;
576
577// Fence instructions.
578def : WriteRes<WriteFence, [SKLPort23, SKLPort4]>;
579
Craig Topper05242bf2018-04-21 18:07:36 +0000580// Load/store MXCSR.
581def : WriteRes<WriteLDMXCSR, [SKLPort0,SKLPort23,SKLPort0156]> { let Latency = 7; let NumMicroOps = 3; let ResourceCycles = [1,1,1]; }
582def : WriteRes<WriteSTMXCSR, [SKLPort4,SKLPort5,SKLPort237]> { let Latency = 2; let NumMicroOps = 3; let ResourceCycles = [1,1,1]; }
583
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000584// Nop, not very useful expect it provides a model for nops!
585def : WriteRes<WriteNop, []>;
586
587////////////////////////////////////////////////////////////////////////////////
588// Horizontal add/sub instructions.
589////////////////////////////////////////////////////////////////////////////////
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000590
Simon Pilgrimc3c767b2018-04-27 16:11:57 +0000591defm : SKLWriteResPair<WriteFHAdd, [SKLPort5,SKLPort01], 6, [2,1], 3, 6>;
592defm : SKLWriteResPair<WriteFHAddY, [SKLPort5,SKLPort01], 6, [2,1], 3, 7>;
Simon Pilgrim38ac0e92018-05-10 17:06:09 +0000593defm : SKLWriteResPair<WritePHAdd, [SKLPort5,SKLPort05], 3, [2,1], 3, 5>;
594defm : SKLWriteResPair<WritePHAddX, [SKLPort5,SKLPort015], 3, [2,1], 3, 6>;
Simon Pilgrimf7dd6062018-05-03 13:27:10 +0000595defm : SKLWriteResPair<WritePHAddY, [SKLPort5,SKLPort015], 3, [2,1], 3, 7>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000596
597// Remaining instrs.
598
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000599def SKLWriteResGroup1 : SchedWriteRes<[SKLPort0]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000600 let Latency = 1;
601 let NumMicroOps = 1;
602 let ResourceCycles = [1];
603}
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +0000604def: InstRW<[SKLWriteResGroup1], (instregex "MMX_PADDS(B|W)irr",
605 "MMX_PADDUS(B|W)irr",
606 "MMX_PAVG(B|W)irr",
607 "MMX_PCMPEQ(B|D|W)irr",
608 "MMX_PCMPGT(B|D|W)irr",
609 "MMX_P(MAX|MIN)SWirr",
610 "MMX_P(MAX|MIN)UBirr",
611 "MMX_PSUBS(B|W)irr",
612 "MMX_PSUBUS(B|W)irr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000613
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000614def SKLWriteResGroup3 : SchedWriteRes<[SKLPort5]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000615 let Latency = 1;
616 let NumMicroOps = 1;
617 let ResourceCycles = [1];
618}
Simon Pilgrima3686c92018-05-10 19:08:06 +0000619def: InstRW<[SKLWriteResGroup3], (instregex "COM(P?)_FST0r",
Simon Pilgrim1273f4a2018-05-18 17:58:36 +0000620 "UCOM_F(P?)r")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000621
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000622def SKLWriteResGroup4 : SchedWriteRes<[SKLPort6]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000623 let Latency = 1;
624 let NumMicroOps = 1;
625 let ResourceCycles = [1];
626}
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000627def: InstRW<[SKLWriteResGroup4], (instregex "JMP(16|32|64)r")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000628
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000629def SKLWriteResGroup6 : SchedWriteRes<[SKLPort05]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000630 let Latency = 1;
631 let NumMicroOps = 1;
632 let ResourceCycles = [1];
633}
Simon Pilgrim8cd01aa2018-04-23 16:10:50 +0000634def: InstRW<[SKLWriteResGroup6], (instrs FINCSTP, FNOP)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000635
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000636def SKLWriteResGroup7 : SchedWriteRes<[SKLPort06]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000637 let Latency = 1;
638 let NumMicroOps = 1;
639 let ResourceCycles = [1];
640}
Simon Pilgrim455d0b22018-04-23 13:24:17 +0000641def: InstRW<[SKLWriteResGroup7], (instrs CDQ, CQO, CLAC, STAC)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000642
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000643def SKLWriteResGroup8 : SchedWriteRes<[SKLPort15]> {
644 let Latency = 1;
645 let NumMicroOps = 1;
646 let ResourceCycles = [1];
647}
Simon Pilgrim6a47cdb2018-09-14 13:09:56 +0000648def: InstRW<[SKLWriteResGroup8], (instregex "ANDN(32|64)rr")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000649
650def SKLWriteResGroup9 : SchedWriteRes<[SKLPort015]> {
651 let Latency = 1;
652 let NumMicroOps = 1;
653 let ResourceCycles = [1];
654}
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +0000655def: InstRW<[SKLWriteResGroup9], (instregex "(V?)PADD(B|D|Q|W)(Y?)rr",
Simon Pilgrim31a96332018-03-24 20:40:14 +0000656 "VPBLENDD(Y?)rri",
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +0000657 "(V?)PSUB(B|D|Q|W)(Y?)rr")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000658
659def SKLWriteResGroup10 : SchedWriteRes<[SKLPort0156]> {
660 let Latency = 1;
661 let NumMicroOps = 1;
662 let ResourceCycles = [1];
663}
Simon Pilgrima3686c92018-05-10 19:08:06 +0000664def: InstRW<[SKLWriteResGroup10], (instrs CBW, CWDE, CDQE,
Simon Pilgrim9c1761a2018-08-18 18:04:29 +0000665 CMC, STC,
666 SGDT64m,
667 SIDT64m,
668 SMSW16m,
669 STRm,
670 SYSCALL)>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000671
672def SKLWriteResGroup11 : SchedWriteRes<[SKLPort4,SKLPort237]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000673 let Latency = 1;
674 let NumMicroOps = 2;
675 let ResourceCycles = [1,1];
676}
Simon Pilgrim9c1761a2018-08-18 18:04:29 +0000677def: InstRW<[SKLWriteResGroup11], (instrs FBSTPm, VMPTRSTm)>;
678def: InstRW<[SKLWriteResGroup11], (instregex "ST_FP(32|64|80)m")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000679
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000680def SKLWriteResGroup13 : SchedWriteRes<[SKLPort5]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000681 let Latency = 2;
682 let NumMicroOps = 2;
683 let ResourceCycles = [2];
684}
Simon Pilgrim9c1761a2018-08-18 18:04:29 +0000685def: InstRW<[SKLWriteResGroup13], (instrs MMX_MOVQ2DQrr)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000686
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000687def SKLWriteResGroup14 : SchedWriteRes<[SKLPort05]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000688 let Latency = 2;
689 let NumMicroOps = 2;
690 let ResourceCycles = [2];
691}
Simon Pilgrim9c1761a2018-08-18 18:04:29 +0000692def: InstRW<[SKLWriteResGroup14], (instrs FDECSTP,
693 MMX_MOVDQ2Qrr)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000694
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000695def SKLWriteResGroup15 : SchedWriteRes<[SKLPort06]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000696 let Latency = 2;
697 let NumMicroOps = 2;
698 let ResourceCycles = [2];
699}
Simon Pilgrim22d31c52018-09-23 16:53:02 +0000700def: InstRW<[SKLWriteResGroup15], (instregex "SET(A|BE)r")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000701
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000702def SKLWriteResGroup17 : SchedWriteRes<[SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000703 let Latency = 2;
704 let NumMicroOps = 2;
705 let ResourceCycles = [2];
706}
Simon Pilgrimaef5ca72018-04-27 13:32:42 +0000707def: InstRW<[SKLWriteResGroup17], (instrs LFENCE,
708 WAIT,
709 XGETBV)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000710
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000711def SKLWriteResGroup20 : SchedWriteRes<[SKLPort6,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000712 let Latency = 2;
713 let NumMicroOps = 2;
714 let ResourceCycles = [1,1];
715}
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000716def: InstRW<[SKLWriteResGroup20], (instregex "CLFLUSH")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000717
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000718def SKLWriteResGroup21 : SchedWriteRes<[SKLPort237,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000719 let Latency = 2;
720 let NumMicroOps = 2;
721 let ResourceCycles = [1,1];
722}
Simon Pilgrima3686c92018-05-10 19:08:06 +0000723def: InstRW<[SKLWriteResGroup21], (instrs SFENCE)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000724
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000725def SKLWriteResGroup23 : SchedWriteRes<[SKLPort06,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000726 let Latency = 2;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000727 let NumMicroOps = 2;
728 let ResourceCycles = [1,1];
729}
Simon Pilgrim9c1761a2018-08-18 18:04:29 +0000730def: InstRW<[SKLWriteResGroup23], (instrs CWD,
731 JCXZ, JECXZ, JRCXZ,
732 ADC8i8, SBB8i8)>;
733def: InstRW<[SKLWriteResGroup23], (instregex "ADC8ri",
Craig Topperfc179c62018-03-22 04:23:41 +0000734 "SBB8ri")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000735
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000736def SKLWriteResGroup25 : SchedWriteRes<[SKLPort4,SKLPort6,SKLPort237]> {
737 let Latency = 2;
738 let NumMicroOps = 3;
739 let ResourceCycles = [1,1,1];
740}
Simon Pilgrima3686c92018-05-10 19:08:06 +0000741def: InstRW<[SKLWriteResGroup25], (instrs FNSTCW16m)>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000742
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000743def SKLWriteResGroup27 : SchedWriteRes<[SKLPort4,SKLPort237,SKLPort15]> {
744 let Latency = 2;
745 let NumMicroOps = 3;
746 let ResourceCycles = [1,1,1];
747}
748def: InstRW<[SKLWriteResGroup27], (instregex "MOVBE(16|32|64)mr")>;
749
750def SKLWriteResGroup28 : SchedWriteRes<[SKLPort4,SKLPort237,SKLPort0156]> {
751 let Latency = 2;
752 let NumMicroOps = 3;
753 let ResourceCycles = [1,1,1];
754}
Simon Pilgrim9c1761a2018-08-18 18:04:29 +0000755def: InstRW<[SKLWriteResGroup28], (instrs PUSH16r, PUSH32r, PUSH64r, PUSH64i8,
Simon Pilgrimaef5ca72018-04-27 13:32:42 +0000756 STOSB, STOSL, STOSQ, STOSW)>;
Simon Pilgrim9c1761a2018-08-18 18:04:29 +0000757def: InstRW<[SKLWriteResGroup28], (instregex "PUSH(16|32|64)rmr")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000758
759def SKLWriteResGroup29 : SchedWriteRes<[SKLPort1]> {
760 let Latency = 3;
761 let NumMicroOps = 1;
762 let ResourceCycles = [1];
763}
Simon Pilgrim6e160c12018-05-12 18:07:07 +0000764def: InstRW<[SKLWriteResGroup29], (instregex "PDEP(32|64)rr",
Andrew V. Tischenkoe5640552018-07-31 10:14:43 +0000765 "PEXT(32|64)rr")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000766
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000767def SKLWriteResGroup30 : SchedWriteRes<[SKLPort5]> {
768 let Latency = 3;
769 let NumMicroOps = 1;
770 let ResourceCycles = [1];
771}
Simon Pilgrima3686c92018-05-10 19:08:06 +0000772def: InstRW<[SKLWriteResGroup30], (instregex "(ADD|SUB|SUBR)_(FPrST0|FST0r|FrST0)",
Simon Pilgrim9c1761a2018-08-18 18:04:29 +0000773 "VPBROADCAST(B|W)rr",
Simon Pilgrime480ed02018-05-07 18:25:19 +0000774 "(V?)PCMPGTQ(Y?)rr")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000775
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000776def SKLWriteResGroup32 : SchedWriteRes<[SKLPort0,SKLPort0156]> {
777 let Latency = 3;
778 let NumMicroOps = 2;
779 let ResourceCycles = [1,1];
780}
Simon Pilgrima3686c92018-05-10 19:08:06 +0000781def: InstRW<[SKLWriteResGroup32], (instrs FNSTSW16r)>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000782
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000783def SKLWriteResGroup35 : SchedWriteRes<[SKLPort0,SKLPort5]> {
784 let Latency = 3;
785 let NumMicroOps = 3;
786 let ResourceCycles = [1,2];
787}
Simon Pilgrim5e492d22018-04-19 17:32:10 +0000788def: InstRW<[SKLWriteResGroup35], (instregex "MMX_PH(ADD|SUB)SWrr")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000789
790def SKLWriteResGroup36 : SchedWriteRes<[SKLPort5,SKLPort01]> {
791 let Latency = 3;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000792 let NumMicroOps = 3;
793 let ResourceCycles = [2,1];
794}
Simon Pilgrim31a96332018-03-24 20:40:14 +0000795def: InstRW<[SKLWriteResGroup36], (instregex "(V?)PHADDSW(Y?)rr",
796 "(V?)PHSUBSW(Y?)rr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000797
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000798def SKLWriteResGroup39 : SchedWriteRes<[SKLPort5,SKLPort0156]> {
799 let Latency = 3;
800 let NumMicroOps = 3;
801 let ResourceCycles = [2,1];
802}
Simon Pilgrim9c1761a2018-08-18 18:04:29 +0000803def: InstRW<[SKLWriteResGroup39], (instrs MMX_PACKSSDWirr,
804 MMX_PACKSSWBirr,
805 MMX_PACKUSWBirr)>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000806
807def SKLWriteResGroup40 : SchedWriteRes<[SKLPort6,SKLPort0156]> {
808 let Latency = 3;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000809 let NumMicroOps = 3;
810 let ResourceCycles = [1,2];
811}
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000812def: InstRW<[SKLWriteResGroup40], (instregex "CLD")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000813
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000814def SKLWriteResGroup41 : SchedWriteRes<[SKLPort237,SKLPort0156]> {
815 let Latency = 3;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000816 let NumMicroOps = 3;
817 let ResourceCycles = [1,2];
818}
Simon Pilgrimaef5ca72018-04-27 13:32:42 +0000819def: InstRW<[SKLWriteResGroup41], (instrs MFENCE)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000820
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000821def SKLWriteResGroup42 : SchedWriteRes<[SKLPort06,SKLPort0156]> {
822 let Latency = 3;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000823 let NumMicroOps = 3;
824 let ResourceCycles = [1,2];
825}
Simon Pilgrimebfd6eb2018-08-18 15:58:19 +0000826def: InstRW<[SKLWriteResGroup42], (instregex "RCL(8|16|32|64)r(1|i)",
827 "RCR(8|16|32|64)r(1|i)")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000828
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000829def SKLWriteResGroup43 : SchedWriteRes<[SKLPort0,SKLPort4,SKLPort237]> {
830 let Latency = 3;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000831 let NumMicroOps = 3;
832 let ResourceCycles = [1,1,1];
833}
Simon Pilgrima3686c92018-05-10 19:08:06 +0000834def: InstRW<[SKLWriteResGroup43], (instrs FNSTSWm)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000835
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000836def SKLWriteResGroup44 : SchedWriteRes<[SKLPort4,SKLPort237,SKLPort06]> {
837 let Latency = 3;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000838 let NumMicroOps = 4;
839 let ResourceCycles = [1,1,2];
840}
Craig Topperf4cd9082018-01-19 05:47:32 +0000841def: InstRW<[SKLWriteResGroup44], (instregex "SET(A|BE)m")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000842
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000843def SKLWriteResGroup45 : SchedWriteRes<[SKLPort4,SKLPort6,SKLPort237,SKLPort0156]> {
844 let Latency = 3;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000845 let NumMicroOps = 4;
846 let ResourceCycles = [1,1,1,1];
847}
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000848def: InstRW<[SKLWriteResGroup45], (instregex "CALL(16|32|64)r")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000849
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000850def SKLWriteResGroup46 : SchedWriteRes<[SKLPort4,SKLPort237,SKLPort06,SKLPort0156]> {
851 let Latency = 3;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000852 let NumMicroOps = 4;
853 let ResourceCycles = [1,1,1,1];
854}
Simon Pilgrima3686c92018-05-10 19:08:06 +0000855def: InstRW<[SKLWriteResGroup46], (instrs CALL64pcrel32)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000856
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000857def SKLWriteResGroup47 : SchedWriteRes<[SKLPort0]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000858 let Latency = 4;
859 let NumMicroOps = 1;
860 let ResourceCycles = [1];
861}
Simon Pilgrima3686c92018-05-10 19:08:06 +0000862def: InstRW<[SKLWriteResGroup47], (instregex "MUL_(FPrST0|FST0r|FrST0)")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000863
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000864def SKLWriteResGroup48 : SchedWriteRes<[SKLPort01]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000865 let Latency = 4;
866 let NumMicroOps = 1;
867 let ResourceCycles = [1];
868}
Simon Pilgrime93fd5f2018-05-02 09:18:49 +0000869def: InstRW<[SKLWriteResGroup48], (instregex "(V?)CVTDQ2PS(Y?)rr",
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +0000870 "(V?)CVT(T?)PS2DQ(Y?)rr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000871
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000872def SKLWriteResGroup53 : SchedWriteRes<[SKLPort4,SKLPort5,SKLPort237]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000873 let Latency = 4;
874 let NumMicroOps = 3;
875 let ResourceCycles = [1,1,1];
876}
Simon Pilgrim8ee7d012018-04-27 21:14:19 +0000877def: InstRW<[SKLWriteResGroup53], (instregex "IST(T?)_FP(16|32|64)m",
878 "IST_F(16|32)m")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000879
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000880def SKLWriteResGroup54 : SchedWriteRes<[SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000881 let Latency = 4;
882 let NumMicroOps = 4;
883 let ResourceCycles = [4];
884}
Simon Pilgrim8cd01aa2018-04-23 16:10:50 +0000885def: InstRW<[SKLWriteResGroup54], (instrs FNCLEX)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000886
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000887def SKLWriteResGroup55 : SchedWriteRes<[SKLPort6,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000888 let Latency = 4;
889 let NumMicroOps = 4;
890 let ResourceCycles = [1,3];
891}
Simon Pilgrimd5ada492018-04-29 15:33:15 +0000892def: InstRW<[SKLWriteResGroup55], (instrs PAUSE)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000893
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000894def SKLWriteResGroup56 : SchedWriteRes<[SKLPort015,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000895 let Latency = 4;
896 let NumMicroOps = 4;
897 let ResourceCycles = [1,3];
898}
Simon Pilgrimaef5ca72018-04-27 13:32:42 +0000899def: InstRW<[SKLWriteResGroup56], (instrs VZEROUPPER)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000900
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000901def SKLWriteResGroup57 : SchedWriteRes<[SKLPort1,SKLPort6,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000902 let Latency = 4;
903 let NumMicroOps = 4;
904 let ResourceCycles = [1,1,2];
905}
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000906def: InstRW<[SKLWriteResGroup57], (instregex "LAR(16|32|64)rr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000907
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000908def SKLWriteResGroup58 : SchedWriteRes<[SKLPort23]> {
909 let Latency = 5;
910 let NumMicroOps = 1;
911 let ResourceCycles = [1];
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000912}
Simon Pilgrim9c1761a2018-08-18 18:04:29 +0000913def: InstRW<[SKLWriteResGroup58], (instregex "MOVSX(16|32|64)rm(8|16|32)",
914 "MOVZX(16|32|64)rm(8|16)",
Simon Pilgrim37334ea2018-04-21 21:59:36 +0000915 "(V?)MOVDDUPrm")>; // TODO: Should this be SKLWriteResGroup67?
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000916
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000917def SKLWriteResGroup59 : SchedWriteRes<[SKLPort0,SKLPort5]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000918 let Latency = 5;
919 let NumMicroOps = 2;
920 let ResourceCycles = [1,1];
921}
Simon Pilgrim9c1761a2018-08-18 18:04:29 +0000922def: InstRW<[SKLWriteResGroup59], (instrs MMX_CVTPI2PDirr,
923 CVTDQ2PDrr,
924 VCVTDQ2PDrr)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000925
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000926def SKLWriteResGroup60 : SchedWriteRes<[SKLPort5,SKLPort015]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000927 let Latency = 5;
928 let NumMicroOps = 2;
929 let ResourceCycles = [1,1];
930}
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +0000931def: InstRW<[SKLWriteResGroup60], (instregex "MMX_CVT(T?)PD2PIirr",
932 "MMX_CVT(T?)PS2PIirr",
933 "(V?)CVT(T?)PD2DQrr",
Simon Pilgrim31a96332018-03-24 20:40:14 +0000934 "(V?)CVTPD2PSrr",
Simon Pilgrim31a96332018-03-24 20:40:14 +0000935 "(V?)CVTPS2PDrr",
Simon Pilgrim31a96332018-03-24 20:40:14 +0000936 "(V?)CVTSD2SSrr",
937 "(V?)CVTSI642SDrr",
938 "(V?)CVTSI2SDrr",
939 "(V?)CVTSI2SSrr",
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +0000940 "(V?)CVTSS2SDrr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000941
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000942def SKLWriteResGroup61 : SchedWriteRes<[SKLPort1,SKLPort6,SKLPort06]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000943 let Latency = 5;
944 let NumMicroOps = 3;
945 let ResourceCycles = [1,1,1];
946}
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000947def: InstRW<[SKLWriteResGroup61], (instregex "STR(16|32|64)r")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000948
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000949def SKLWriteResGroup63 : SchedWriteRes<[SKLPort06,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000950 let Latency = 5;
951 let NumMicroOps = 5;
952 let ResourceCycles = [1,4];
953}
Simon Pilgrima3686c92018-05-10 19:08:06 +0000954def: InstRW<[SKLWriteResGroup63], (instrs XSETBV)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000955
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000956def SKLWriteResGroup65 : SchedWriteRes<[SKLPort4,SKLPort237,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000957 let Latency = 5;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000958 let NumMicroOps = 6;
959 let ResourceCycles = [1,1,4];
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000960}
Simon Pilgrima3686c92018-05-10 19:08:06 +0000961def: InstRW<[SKLWriteResGroup65], (instregex "PUSHF(16|64)")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000962
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000963def SKLWriteResGroup67 : SchedWriteRes<[SKLPort23]> {
964 let Latency = 6;
965 let NumMicroOps = 1;
966 let ResourceCycles = [1];
967}
Simon Pilgrim9c1761a2018-08-18 18:04:29 +0000968def: InstRW<[SKLWriteResGroup67], (instrs VBROADCASTSSrm,
969 VPBROADCASTDrm,
970 VPBROADCASTQrm)>;
971def: InstRW<[SKLWriteResGroup67], (instregex "(V?)MOVSHDUPrm",
972 "(V?)MOVSLDUPrm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000973
974def SKLWriteResGroup68 : SchedWriteRes<[SKLPort0]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000975 let Latency = 6;
976 let NumMicroOps = 2;
977 let ResourceCycles = [2];
978}
Simon Pilgrim9c1761a2018-08-18 18:04:29 +0000979def: InstRW<[SKLWriteResGroup68], (instrs MMX_CVTPI2PSirr)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000980
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000981def SKLWriteResGroup69 : SchedWriteRes<[SKLPort0,SKLPort23]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000982 let Latency = 6;
983 let NumMicroOps = 2;
984 let ResourceCycles = [1,1];
985}
Simon Pilgrim9c1761a2018-08-18 18:04:29 +0000986def: InstRW<[SKLWriteResGroup69], (instrs MMX_PADDSBirm,
987 MMX_PADDSWirm,
988 MMX_PADDUSBirm,
989 MMX_PADDUSWirm,
990 MMX_PAVGBirm,
991 MMX_PAVGWirm,
992 MMX_PCMPEQBirm,
993 MMX_PCMPEQDirm,
994 MMX_PCMPEQWirm,
995 MMX_PCMPGTBirm,
996 MMX_PCMPGTDirm,
997 MMX_PCMPGTWirm,
998 MMX_PMAXSWirm,
999 MMX_PMAXUBirm,
1000 MMX_PMINSWirm,
1001 MMX_PMINUBirm,
1002 MMX_PSUBSBirm,
1003 MMX_PSUBSWirm,
1004 MMX_PSUBUSBirm,
1005 MMX_PSUBUSWirm)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001006
Craig Topper58afb4e2018-03-22 21:10:07 +00001007def SKLWriteResGroup70 : SchedWriteRes<[SKLPort0,SKLPort01]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001008 let Latency = 6;
1009 let NumMicroOps = 2;
1010 let ResourceCycles = [1,1];
1011}
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +00001012def: InstRW<[SKLWriteResGroup70], (instregex "(V?)CVTSS2SI(64)?rr",
1013 "(V?)CVT(T?)SD2SI(64)?rr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001014
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001015def SKLWriteResGroup72 : SchedWriteRes<[SKLPort6,SKLPort23]> {
1016 let Latency = 6;
1017 let NumMicroOps = 2;
1018 let ResourceCycles = [1,1];
1019}
Simon Pilgrim9c1761a2018-08-18 18:04:29 +00001020def: InstRW<[SKLWriteResGroup72], (instrs FARJMP64)>;
1021def: InstRW<[SKLWriteResGroup72], (instregex "JMP(16|32|64)m")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001022
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001023def SKLWriteResGroup75 : SchedWriteRes<[SKLPort23,SKLPort15]> {
1024 let Latency = 6;
1025 let NumMicroOps = 2;
1026 let ResourceCycles = [1,1];
1027}
Craig Topperfc179c62018-03-22 04:23:41 +00001028def: InstRW<[SKLWriteResGroup75], (instregex "ANDN(32|64)rm",
Craig Topperfc179c62018-03-22 04:23:41 +00001029 "MOVBE(16|32|64)rm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001030
1031def SKLWriteResGroup76 : SchedWriteRes<[SKLPort23,SKLPort0156]> {
1032 let Latency = 6;
1033 let NumMicroOps = 2;
1034 let ResourceCycles = [1,1];
1035}
Craig Topper2d451e72018-03-18 08:38:06 +00001036def: InstRW<[SKLWriteResGroup76], (instrs POP16r, POP32r, POP64r)>;
Craig Topperf0d04262018-04-06 16:16:48 +00001037def: InstRW<[SKLWriteResGroup76], (instregex "POP(16|32|64)rmr")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001038
Craig Topper58afb4e2018-03-22 21:10:07 +00001039def SKLWriteResGroup78 : SchedWriteRes<[SKLPort5,SKLPort01]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001040 let Latency = 6;
1041 let NumMicroOps = 3;
1042 let ResourceCycles = [2,1];
1043}
Craig Topperfc179c62018-03-22 04:23:41 +00001044def: InstRW<[SKLWriteResGroup78], (instregex "(V?)CVTSI642SSrr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001045
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001046def SKLWriteResGroup80 : SchedWriteRes<[SKLPort1,SKLPort6,SKLPort06,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001047 let Latency = 6;
1048 let NumMicroOps = 4;
1049 let ResourceCycles = [1,1,1,1];
1050}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001051def: InstRW<[SKLWriteResGroup80], (instregex "SLDT(16|32|64)r")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001052
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001053def SKLWriteResGroup82 : SchedWriteRes<[SKLPort4,SKLPort23,SKLPort237,SKLPort06]> {
1054 let Latency = 6;
1055 let NumMicroOps = 4;
1056 let ResourceCycles = [1,1,1,1];
1057}
Simon Pilgrim201bbe32018-10-02 13:11:59 +00001058def: InstRW<[SKLWriteResGroup82], (instregex "SAR(8|16|32|64)m(1|i)",
Simon Pilgrimebfd6eb2018-08-18 15:58:19 +00001059 "SHL(8|16|32|64)m(1|i)",
1060 "SHR(8|16|32|64)m(1|i)")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001061
1062def SKLWriteResGroup83 : SchedWriteRes<[SKLPort4,SKLPort23,SKLPort237,SKLPort0156]> {
1063 let Latency = 6;
1064 let NumMicroOps = 4;
1065 let ResourceCycles = [1,1,1,1];
1066}
Craig Topperf0d04262018-04-06 16:16:48 +00001067def: InstRW<[SKLWriteResGroup83], (instregex "POP(16|32|64)rmm",
1068 "PUSH(16|32|64)rmm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001069
1070def SKLWriteResGroup84 : SchedWriteRes<[SKLPort6,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001071 let Latency = 6;
1072 let NumMicroOps = 6;
1073 let ResourceCycles = [1,5];
1074}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001075def: InstRW<[SKLWriteResGroup84], (instrs STD)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001076
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001077def SKLWriteResGroup85 : SchedWriteRes<[SKLPort23]> {
1078 let Latency = 7;
1079 let NumMicroOps = 1;
1080 let ResourceCycles = [1];
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001081}
Simon Pilgrim9c1761a2018-08-18 18:04:29 +00001082def: InstRW<[SKLWriteResGroup85], (instregex "LD_F(32|64|80)m")>;
1083def: InstRW<[SKLWriteResGroup85], (instrs VBROADCASTF128,
1084 VBROADCASTI128,
1085 VBROADCASTSDYrm,
1086 VBROADCASTSSYrm,
1087 VMOVDDUPYrm,
1088 VMOVSHDUPYrm,
1089 VMOVSLDUPYrm,
1090 VPBROADCASTDYrm,
1091 VPBROADCASTQYrm)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001092
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001093def SKLWriteResGroup86 : SchedWriteRes<[SKLPort0,SKLPort5]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001094 let Latency = 7;
1095 let NumMicroOps = 2;
1096 let ResourceCycles = [1,1];
1097}
Simon Pilgrim9c1761a2018-08-18 18:04:29 +00001098def: InstRW<[SKLWriteResGroup86], (instrs VCVTDQ2PDYrr)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001099
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001100def SKLWriteResGroup88 : SchedWriteRes<[SKLPort5,SKLPort23]> {
Simon Pilgrim6732f6e2018-05-02 18:48:23 +00001101 let Latency = 6;
1102 let NumMicroOps = 2;
1103 let ResourceCycles = [1,1];
1104}
Simon Pilgrim38ac0e92018-05-10 17:06:09 +00001105def: InstRW<[SKLWriteResGroup88], (instregex "(V?)PMOV(SX|ZX)BDrm",
1106 "(V?)PMOV(SX|ZX)BQrm",
1107 "(V?)PMOV(SX|ZX)BWrm",
1108 "(V?)PMOV(SX|ZX)DQrm",
1109 "(V?)PMOV(SX|ZX)WDrm",
1110 "(V?)PMOV(SX|ZX)WQrm")>;
Simon Pilgrim6732f6e2018-05-02 18:48:23 +00001111
Craig Topper58afb4e2018-03-22 21:10:07 +00001112def SKLWriteResGroup89 : SchedWriteRes<[SKLPort5,SKLPort01]> {
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001113 let Latency = 7;
1114 let NumMicroOps = 2;
1115 let ResourceCycles = [1,1];
1116}
Simon Pilgrim9c1761a2018-08-18 18:04:29 +00001117def: InstRW<[SKLWriteResGroup89], (instrs VCVTPD2PSYrr,
1118 VCVTPS2PDYrr,
1119 VCVTPD2DQYrr,
1120 VCVTTPD2DQYrr)>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001121
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001122def SKLWriteResGroup91 : SchedWriteRes<[SKLPort23,SKLPort015]> {
1123 let Latency = 7;
1124 let NumMicroOps = 2;
1125 let ResourceCycles = [1,1];
1126}
Simon Pilgrim9c1761a2018-08-18 18:04:29 +00001127def: InstRW<[SKLWriteResGroup91], (instrs VINSERTF128rm,
1128 VINSERTI128rm,
1129 VPBLENDDrmi)>;
1130def: InstRW<[SKLWriteResGroup91], (instregex "(V?)PADD(B|D|Q|W)rm",
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +00001131 "(V?)PSUB(B|D|Q|W)rm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001132
1133def SKLWriteResGroup92 : SchedWriteRes<[SKLPort5,SKLPort23]> {
1134 let Latency = 7;
1135 let NumMicroOps = 3;
1136 let ResourceCycles = [2,1];
1137}
Simon Pilgrim9c1761a2018-08-18 18:04:29 +00001138def: InstRW<[SKLWriteResGroup92], (instrs MMX_PACKSSDWirm,
1139 MMX_PACKSSWBirm,
1140 MMX_PACKUSWBirm)>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001141
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001142def SKLWriteResGroup94 : SchedWriteRes<[SKLPort23,SKLPort0156]> {
1143 let Latency = 7;
1144 let NumMicroOps = 3;
1145 let ResourceCycles = [1,2];
1146}
Craig Topper3b0b96c2018-04-05 21:16:26 +00001147def: InstRW<[SKLWriteResGroup94], (instrs LEAVE, LEAVE64,
1148 SCASB, SCASL, SCASQ, SCASW)>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001149
Craig Topper58afb4e2018-03-22 21:10:07 +00001150def SKLWriteResGroup95 : SchedWriteRes<[SKLPort0,SKLPort5,SKLPort01]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001151 let Latency = 7;
1152 let NumMicroOps = 3;
1153 let ResourceCycles = [1,1,1];
1154}
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +00001155def: InstRW<[SKLWriteResGroup95], (instregex "(V?)CVTTSS2SI(64)?rr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001156
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001157def SKLWriteResGroup96 : SchedWriteRes<[SKLPort0,SKLPort23,SKLPort05]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001158 let Latency = 7;
1159 let NumMicroOps = 3;
1160 let ResourceCycles = [1,1,1];
1161}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001162def: InstRW<[SKLWriteResGroup96], (instrs FLDCW16m)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001163
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001164def SKLWriteResGroup98 : SchedWriteRes<[SKLPort6,SKLPort23,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001165 let Latency = 7;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001166 let NumMicroOps = 3;
1167 let ResourceCycles = [1,1,1];
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001168}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001169def: InstRW<[SKLWriteResGroup98], (instrs LRETQ, RETQ)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001170
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001171def SKLWriteResGroup100 : SchedWriteRes<[SKLPort4,SKLPort23,SKLPort237,SKLPort06]> {
1172 let Latency = 7;
1173 let NumMicroOps = 5;
1174 let ResourceCycles = [1,1,1,2];
1175}
Simon Pilgrimebfd6eb2018-08-18 15:58:19 +00001176def: InstRW<[SKLWriteResGroup100], (instregex "ROL(8|16|32|64)m(1|i)",
1177 "ROR(8|16|32|64)m(1|i)")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001178
1179def SKLWriteResGroup101 : SchedWriteRes<[SKLPort4,SKLPort23,SKLPort237,SKLPort0156]> {
1180 let Latency = 7;
1181 let NumMicroOps = 5;
1182 let ResourceCycles = [1,1,1,2];
1183}
Craig Topper13a16502018-03-19 00:56:09 +00001184def: InstRW<[SKLWriteResGroup101], (instregex "XADD(8|16|32|64)rm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001185
1186def SKLWriteResGroup102 : SchedWriteRes<[SKLPort4,SKLPort6,SKLPort23,SKLPort237,SKLPort0156]> {
1187 let Latency = 7;
1188 let NumMicroOps = 5;
1189 let ResourceCycles = [1,1,1,1,1];
1190}
Simon Pilgrim9c1761a2018-08-18 18:04:29 +00001191def: InstRW<[SKLWriteResGroup102], (instregex "CALL(16|32|64)m")>;
1192def: InstRW<[SKLWriteResGroup102], (instrs FARCALL64)>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001193
1194def SKLWriteResGroup103 : SchedWriteRes<[SKLPort6,SKLPort06,SKLPort15,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001195 let Latency = 7;
1196 let NumMicroOps = 7;
1197 let ResourceCycles = [1,3,1,2];
1198}
Craig Topper2d451e72018-03-18 08:38:06 +00001199def: InstRW<[SKLWriteResGroup103], (instrs LOOP)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001200
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001201def SKLWriteResGroup107 : SchedWriteRes<[SKLPort1,SKLPort23]> {
1202 let Latency = 8;
1203 let NumMicroOps = 2;
1204 let ResourceCycles = [1,1];
1205}
Simon Pilgrimf33d9052018-03-26 18:19:28 +00001206def: InstRW<[SKLWriteResGroup107], (instregex "PDEP(32|64)rm",
1207 "PEXT(32|64)rm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001208
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001209def SKLWriteResGroup108 : SchedWriteRes<[SKLPort5,SKLPort23]> {
1210 let Latency = 8;
1211 let NumMicroOps = 2;
1212 let ResourceCycles = [1,1];
1213}
Simon Pilgrim9c1761a2018-08-18 18:04:29 +00001214def: InstRW<[SKLWriteResGroup108], (instregex "FCOM(P?)(32|64)m")>;
1215def: InstRW<[SKLWriteResGroup108], (instrs VPBROADCASTBYrm,
1216 VPBROADCASTWYrm,
1217 VPMOVSXBDYrm,
1218 VPMOVSXBQYrm,
1219 VPMOVSXWQYrm)>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001220
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001221def SKLWriteResGroup110 : SchedWriteRes<[SKLPort23,SKLPort015]> {
1222 let Latency = 8;
1223 let NumMicroOps = 2;
1224 let ResourceCycles = [1,1];
1225}
Simon Pilgrim9c1761a2018-08-18 18:04:29 +00001226def: InstRW<[SKLWriteResGroup110], (instrs VPBLENDDYrmi)>;
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +00001227def: InstRW<[SKLWriteResGroup110], (instregex "VPADD(B|D|Q|W)Yrm",
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +00001228 "VPSUB(B|D|Q|W)Yrm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001229
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001230def SKLWriteResGroup112 : SchedWriteRes<[SKLPort0,SKLPort5,SKLPort23]> {
1231 let Latency = 8;
1232 let NumMicroOps = 4;
1233 let ResourceCycles = [1,2,1];
1234}
Simon Pilgrim5e492d22018-04-19 17:32:10 +00001235def: InstRW<[SKLWriteResGroup112], (instregex "MMX_PH(ADD|SUB)SWrm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001236
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001237def SKLWriteResGroup116 : SchedWriteRes<[SKLPort23,SKLPort237,SKLPort06,SKLPort0156]> {
1238 let Latency = 8;
1239 let NumMicroOps = 5;
1240 let ResourceCycles = [1,1,1,2];
1241}
Simon Pilgrimebfd6eb2018-08-18 15:58:19 +00001242def: InstRW<[SKLWriteResGroup116], (instregex "RCL(8|16|32|64)m(1|i)",
1243 "RCR(8|16|32|64)m(1|i)")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001244
Simon Pilgrimb56be792018-09-25 13:01:26 +00001245def SKLWriteResGroup117 : SchedWriteRes<[SKLPort4,SKLPort23,SKLPort237,SKLPort06]> {
1246 let Latency = 8;
1247 let NumMicroOps = 6;
1248 let ResourceCycles = [1,1,1,3];
1249}
1250def: InstRW<[SKLWriteResGroup117], (instregex "ROL(8|16|32|64)mCL",
1251 "ROR(8|16|32|64)mCL",
1252 "SAR(8|16|32|64)mCL",
1253 "SHL(8|16|32|64)mCL",
1254 "SHR(8|16|32|64)mCL")>;
1255
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001256def SKLWriteResGroup119 : SchedWriteRes<[SKLPort4,SKLPort23,SKLPort237,SKLPort06,SKLPort0156]> {
1257 let Latency = 8;
1258 let NumMicroOps = 6;
1259 let ResourceCycles = [1,1,1,2,1];
1260}
Simon Pilgrim0c0336e2018-05-17 12:43:42 +00001261def: SchedAlias<WriteADCRMW, SKLWriteResGroup119>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001262
1263def SKLWriteResGroup120 : SchedWriteRes<[SKLPort0,SKLPort23]> {
1264 let Latency = 9;
1265 let NumMicroOps = 2;
1266 let ResourceCycles = [1,1];
1267}
Simon Pilgrim9c1761a2018-08-18 18:04:29 +00001268def: InstRW<[SKLWriteResGroup120], (instrs MMX_CVTPI2PSirm)>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001269
1270def SKLWriteResGroup121 : SchedWriteRes<[SKLPort5,SKLPort23]> {
1271 let Latency = 9;
1272 let NumMicroOps = 2;
1273 let ResourceCycles = [1,1];
1274}
Simon Pilgrim9c1761a2018-08-18 18:04:29 +00001275def: InstRW<[SKLWriteResGroup121], (instrs PCMPGTQrm,
1276 VPCMPGTQrm,
1277 VPMOVSXBWYrm,
1278 VPMOVSXDQYrm,
1279 VPMOVSXWDYrm,
1280 VPMOVZXWDYrm)>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001281
Craig Topper58afb4e2018-03-22 21:10:07 +00001282def SKLWriteResGroup123 : SchedWriteRes<[SKLPort23,SKLPort01]> {
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001283 let Latency = 9;
1284 let NumMicroOps = 2;
1285 let ResourceCycles = [1,1];
1286}
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +00001287def: InstRW<[SKLWriteResGroup123], (instregex "MMX_CVT(T?)PS2PIirm",
Simon Pilgrim31a96332018-03-24 20:40:14 +00001288 "(V?)CVTPS2PDrm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001289
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001290def SKLWriteResGroup128 : SchedWriteRes<[SKLPort5,SKLPort01,SKLPort23]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001291 let Latency = 9;
1292 let NumMicroOps = 4;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001293 let ResourceCycles = [2,1,1];
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001294}
Craig Topperfc179c62018-03-22 04:23:41 +00001295def: InstRW<[SKLWriteResGroup128], (instregex "(V?)PHADDSWrm",
1296 "(V?)PHSUBSWrm")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001297
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001298def SKLWriteResGroup131 : SchedWriteRes<[SKLPort1,SKLPort6,SKLPort23,SKLPort0156]> {
1299 let Latency = 9;
1300 let NumMicroOps = 5;
1301 let ResourceCycles = [1,2,1,1];
1302}
Craig Topperfc179c62018-03-22 04:23:41 +00001303def: InstRW<[SKLWriteResGroup131], (instregex "LAR(16|32|64)rm",
1304 "LSL(16|32|64)rm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001305
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001306def SKLWriteResGroup133 : SchedWriteRes<[SKLPort5,SKLPort23]> {
1307 let Latency = 10;
1308 let NumMicroOps = 2;
1309 let ResourceCycles = [1,1];
1310}
Simon Pilgrim8ee7d012018-04-27 21:14:19 +00001311def: InstRW<[SKLWriteResGroup133], (instregex "(ADD|SUB|SUBR)_F(32|64)m",
Simon Pilgrim9c1761a2018-08-18 18:04:29 +00001312 "ILD_F(16|32|64)m")>;
1313def: InstRW<[SKLWriteResGroup133], (instrs VPCMPGTQYrm)>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001314
1315def SKLWriteResGroup134 : SchedWriteRes<[SKLPort01,SKLPort23]> {
1316 let Latency = 10;
1317 let NumMicroOps = 2;
1318 let ResourceCycles = [1,1];
1319}
Simon Pilgrime93fd5f2018-05-02 09:18:49 +00001320def: InstRW<[SKLWriteResGroup134], (instregex "(V?)CVTDQ2PSrm",
Simon Pilgrim31a96332018-03-24 20:40:14 +00001321 "(V?)CVTPS2DQrm",
1322 "(V?)CVTSS2SDrm",
Simon Pilgrim93c878c2018-05-03 10:31:20 +00001323 "(V?)CVTTPS2DQrm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001324
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001325def SKLWriteResGroup138 : SchedWriteRes<[SKLPort0,SKLPort5,SKLPort23]> {
1326 let Latency = 10;
1327 let NumMicroOps = 3;
1328 let ResourceCycles = [1,1,1];
1329}
Simon Pilgrim9c1761a2018-08-18 18:04:29 +00001330def: InstRW<[SKLWriteResGroup138], (instrs MMX_CVTPI2PDirm)>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001331
Craig Topper58afb4e2018-03-22 21:10:07 +00001332def SKLWriteResGroup139 : SchedWriteRes<[SKLPort5,SKLPort23,SKLPort01]> {
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001333 let Latency = 10;
1334 let NumMicroOps = 3;
1335 let ResourceCycles = [1,1,1];
1336}
Craig Topperfc179c62018-03-22 04:23:41 +00001337def: InstRW<[SKLWriteResGroup139], (instregex "(V?)CVTSD2SSrm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001338
1339def SKLWriteResGroup140 : SchedWriteRes<[SKLPort5,SKLPort01,SKLPort23]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001340 let Latency = 10;
1341 let NumMicroOps = 4;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001342 let ResourceCycles = [2,1,1];
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001343}
Simon Pilgrim9c1761a2018-08-18 18:04:29 +00001344def: InstRW<[SKLWriteResGroup140], (instrs VPHADDSWYrm,
1345 VPHSUBSWYrm)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001346
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001347def SKLWriteResGroup143 : SchedWriteRes<[SKLPort4,SKLPort6,SKLPort23,SKLPort237,SKLPort06,SKLPort0156]> {
1348 let Latency = 10;
1349 let NumMicroOps = 8;
1350 let ResourceCycles = [1,1,1,1,1,3];
1351}
Craig Topper13a16502018-03-19 00:56:09 +00001352def: InstRW<[SKLWriteResGroup143], (instregex "XCHG(8|16|32|64)rm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001353
Craig Topper8104f262018-04-02 05:33:28 +00001354def SKLWriteResGroup145 : SchedWriteRes<[SKLPort0,SKLFPDivider]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001355 let Latency = 11;
1356 let NumMicroOps = 1;
Craig Topper8104f262018-04-02 05:33:28 +00001357 let ResourceCycles = [1,3];
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001358}
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00001359def : SchedAlias<WriteFDivX, SKLWriteResGroup145>; // TODO - convert to ZnWriteResFpuPair
Craig Topper8104f262018-04-02 05:33:28 +00001360
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001361def SKLWriteResGroup146 : SchedWriteRes<[SKLPort0,SKLPort23]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001362 let Latency = 11;
1363 let NumMicroOps = 2;
1364 let ResourceCycles = [1,1];
1365}
Simon Pilgrimf3ae50f2018-05-07 11:50:44 +00001366def: InstRW<[SKLWriteResGroup146], (instregex "MUL_F(32|64)m")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001367
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001368def SKLWriteResGroup147 : SchedWriteRes<[SKLPort01,SKLPort23]> {
1369 let Latency = 11;
1370 let NumMicroOps = 2;
1371 let ResourceCycles = [1,1];
1372}
Simon Pilgrim9c1761a2018-08-18 18:04:29 +00001373def: InstRW<[SKLWriteResGroup147], (instrs VCVTDQ2PSYrm,
1374 VCVTPS2PDYrm,
1375 VCVTPS2DQYrm,
1376 VCVTTPS2DQYrm)>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001377
1378def SKLWriteResGroup149 : SchedWriteRes<[SKLPort5,SKLPort23]> {
1379 let Latency = 11;
1380 let NumMicroOps = 3;
1381 let ResourceCycles = [2,1];
1382}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001383def: InstRW<[SKLWriteResGroup149], (instregex "FICOM(P?)(16|32)m")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001384
1385def SKLWriteResGroup150 : SchedWriteRes<[SKLPort0,SKLPort5,SKLPort23]> {
1386 let Latency = 11;
1387 let NumMicroOps = 3;
1388 let ResourceCycles = [1,1,1];
1389}
Craig Topperfc179c62018-03-22 04:23:41 +00001390def: InstRW<[SKLWriteResGroup150], (instregex "(V?)CVTDQ2PDrm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001391
Craig Topper58afb4e2018-03-22 21:10:07 +00001392def SKLWriteResGroup151 : SchedWriteRes<[SKLPort0,SKLPort23,SKLPort01]> {
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001393 let Latency = 11;
1394 let NumMicroOps = 3;
1395 let ResourceCycles = [1,1,1];
1396}
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +00001397def: InstRW<[SKLWriteResGroup151], (instregex "(V?)CVTSS2SI64rm",
1398 "(V?)CVT(T?)SD2SI(64)?rm",
Craig Topperfc179c62018-03-22 04:23:41 +00001399 "VCVTTSS2SI64rm",
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +00001400 "(V?)CVT(T?)SS2SIrm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001401
Craig Topper58afb4e2018-03-22 21:10:07 +00001402def SKLWriteResGroup152 : SchedWriteRes<[SKLPort5,SKLPort23,SKLPort01]> {
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001403 let Latency = 11;
1404 let NumMicroOps = 3;
1405 let ResourceCycles = [1,1,1];
1406}
Simon Pilgrim9c1761a2018-08-18 18:04:29 +00001407def: InstRW<[SKLWriteResGroup152], (instrs CVTPD2PSrm,
1408 CVTPD2DQrm,
1409 CVTTPD2DQrm,
1410 MMX_CVTPD2PIirm,
1411 MMX_CVTTPD2PIirm)>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001412
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001413def SKLWriteResGroup154 : SchedWriteRes<[SKLPort1,SKLPort06,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001414 let Latency = 11;
1415 let NumMicroOps = 7;
1416 let ResourceCycles = [2,3,2];
1417}
Craig Topperfc179c62018-03-22 04:23:41 +00001418def: InstRW<[SKLWriteResGroup154], (instregex "RCL(16|32|64)rCL",
1419 "RCR(16|32|64)rCL")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001420
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001421def SKLWriteResGroup155 : SchedWriteRes<[SKLPort1,SKLPort06,SKLPort15,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001422 let Latency = 11;
1423 let NumMicroOps = 9;
1424 let ResourceCycles = [1,5,1,2];
1425}
Simon Pilgrim9c1761a2018-08-18 18:04:29 +00001426def: InstRW<[SKLWriteResGroup155], (instrs RCL8rCL)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001427
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001428def SKLWriteResGroup156 : SchedWriteRes<[SKLPort06,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001429 let Latency = 11;
1430 let NumMicroOps = 11;
1431 let ResourceCycles = [2,9];
1432}
Craig Topperfc179c62018-03-22 04:23:41 +00001433def: InstRW<[SKLWriteResGroup156], (instrs LOOPE, LOOPNE)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001434
Craig Topper58afb4e2018-03-22 21:10:07 +00001435def SKLWriteResGroup160 : SchedWriteRes<[SKLPort0,SKLPort5,SKLPort23,SKLPort01]> {
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001436 let Latency = 12;
1437 let NumMicroOps = 4;
1438 let ResourceCycles = [1,1,1,1];
1439}
1440def: InstRW<[SKLWriteResGroup160], (instregex "CVTTSS2SI64rm")>;
1441
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001442def SKLWriteResGroup162 : SchedWriteRes<[SKLPort5,SKLPort23]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001443 let Latency = 13;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001444 let NumMicroOps = 3;
1445 let ResourceCycles = [2,1];
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001446}
Simon Pilgrim8ee7d012018-04-27 21:14:19 +00001447def: InstRW<[SKLWriteResGroup162], (instregex "(ADD|SUB|SUBR)_FI(16|32)m")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001448
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001449def SKLWriteResGroup163 : SchedWriteRes<[SKLPort0,SKLPort5,SKLPort23]> {
1450 let Latency = 13;
1451 let NumMicroOps = 3;
1452 let ResourceCycles = [1,1,1];
1453}
Simon Pilgrim9c1761a2018-08-18 18:04:29 +00001454def: InstRW<[SKLWriteResGroup163], (instrs VCVTDQ2PDYrm)>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001455
Craig Topper8104f262018-04-02 05:33:28 +00001456def SKLWriteResGroup166 : SchedWriteRes<[SKLPort0,SKLFPDivider]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001457 let Latency = 14;
1458 let NumMicroOps = 1;
Craig Topper8104f262018-04-02 05:33:28 +00001459 let ResourceCycles = [1,3];
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001460}
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00001461def : SchedAlias<WriteFDiv64, SKLWriteResGroup166>; // TODO - convert to ZnWriteResFpuPair
1462def : SchedAlias<WriteFDiv64X, SKLWriteResGroup166>; // TODO - convert to ZnWriteResFpuPair
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001463
Craig Topper8104f262018-04-02 05:33:28 +00001464def SKLWriteResGroup166_1 : SchedWriteRes<[SKLPort0,SKLFPDivider]> {
1465 let Latency = 14;
1466 let NumMicroOps = 1;
1467 let ResourceCycles = [1,5];
1468}
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00001469def : SchedAlias<WriteFDiv64Y, SKLWriteResGroup166_1>; // TODO - convert to ZnWriteResFpuPair
Craig Topper8104f262018-04-02 05:33:28 +00001470
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001471def SKLWriteResGroup169 : SchedWriteRes<[SKLPort0,SKLPort5,SKLPort23]> {
1472 let Latency = 14;
1473 let NumMicroOps = 3;
1474 let ResourceCycles = [1,1,1];
1475}
Simon Pilgrim8ee7d012018-04-27 21:14:19 +00001476def: InstRW<[SKLWriteResGroup169], (instregex "MUL_FI(16|32)m")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001477
1478def SKLWriteResGroup170 : SchedWriteRes<[SKLPort1,SKLPort06,SKLPort15,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001479 let Latency = 14;
1480 let NumMicroOps = 10;
1481 let ResourceCycles = [2,4,1,3];
1482}
Simon Pilgrim9c1761a2018-08-18 18:04:29 +00001483def: InstRW<[SKLWriteResGroup170], (instrs RCR8rCL)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001484
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001485def SKLWriteResGroup171 : SchedWriteRes<[SKLPort0]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001486 let Latency = 15;
1487 let NumMicroOps = 1;
1488 let ResourceCycles = [1];
1489}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001490def: InstRW<[SKLWriteResGroup171], (instregex "DIVR_(FPrST0|FST0r|FrST0)")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001491
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001492def SKLWriteResGroup174 : SchedWriteRes<[SKLPort1,SKLPort23,SKLPort237,SKLPort06,SKLPort15,SKLPort0156]> {
1493 let Latency = 15;
1494 let NumMicroOps = 10;
1495 let ResourceCycles = [1,1,1,5,1,1];
1496}
Craig Topper13a16502018-03-19 00:56:09 +00001497def: InstRW<[SKLWriteResGroup174], (instregex "RCL(8|16|32|64)mCL")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001498
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001499def SKLWriteResGroup177 : SchedWriteRes<[SKLPort4,SKLPort23,SKLPort237,SKLPort06,SKLPort15,SKLPort0156]> {
1500 let Latency = 16;
1501 let NumMicroOps = 14;
1502 let ResourceCycles = [1,1,1,4,2,5];
1503}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001504def: InstRW<[SKLWriteResGroup177], (instrs CMPXCHG8B)>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001505
1506def SKLWriteResGroup178 : SchedWriteRes<[SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001507 let Latency = 16;
1508 let NumMicroOps = 16;
1509 let ResourceCycles = [16];
1510}
Simon Pilgrimaef5ca72018-04-27 13:32:42 +00001511def: InstRW<[SKLWriteResGroup178], (instrs VZEROALL)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001512
Craig Topper8104f262018-04-02 05:33:28 +00001513def SKLWriteResGroup179 : SchedWriteRes<[SKLPort0,SKLPort23,SKLFPDivider]> {
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001514 let Latency = 17;
1515 let NumMicroOps = 2;
Craig Topper8104f262018-04-02 05:33:28 +00001516 let ResourceCycles = [1,1,5];
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001517}
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00001518def : SchedAlias<WriteFDivXLd, SKLWriteResGroup179>; // TODO - convert to ZnWriteResFpuPair
Craig Topper8104f262018-04-02 05:33:28 +00001519
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001520def SKLWriteResGroup180 : SchedWriteRes<[SKLPort0,SKLPort1,SKLPort5,SKLPort6,SKLPort05,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001521 let Latency = 17;
1522 let NumMicroOps = 15;
1523 let ResourceCycles = [2,1,2,4,2,4];
1524}
Simon Pilgrimaef5ca72018-04-27 13:32:42 +00001525def: InstRW<[SKLWriteResGroup180], (instrs XCH_F)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001526
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001527def SKLWriteResGroup184 : SchedWriteRes<[SKLPort5,SKLPort6,SKLPort06,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001528 let Latency = 18;
1529 let NumMicroOps = 8;
1530 let ResourceCycles = [1,1,1,5];
1531}
Craig Topperfc179c62018-03-22 04:23:41 +00001532def: InstRW<[SKLWriteResGroup184], (instrs CPUID, RDTSC)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001533
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001534def SKLWriteResGroup185 : SchedWriteRes<[SKLPort1,SKLPort23,SKLPort237,SKLPort06,SKLPort15,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001535 let Latency = 18;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001536 let NumMicroOps = 11;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001537 let ResourceCycles = [2,1,1,4,1,2];
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001538}
Craig Topper13a16502018-03-19 00:56:09 +00001539def: InstRW<[SKLWriteResGroup185], (instregex "RCR(8|16|32|64)mCL")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001540
Craig Topper8104f262018-04-02 05:33:28 +00001541def SKLWriteResGroup186 : SchedWriteRes<[SKLPort0,SKLPort23,SKLFPDivider]> {
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001542 let Latency = 19;
1543 let NumMicroOps = 2;
Craig Topper8104f262018-04-02 05:33:28 +00001544 let ResourceCycles = [1,1,4];
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001545}
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00001546def : SchedAlias<WriteFDiv64Ld, SKLWriteResGroup186>; // TODO - convert to ZnWriteResFpuPair
Craig Topper8104f262018-04-02 05:33:28 +00001547
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001548def SKLWriteResGroup189 : SchedWriteRes<[SKLPort0]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001549 let Latency = 20;
1550 let NumMicroOps = 1;
1551 let ResourceCycles = [1];
1552}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001553def: InstRW<[SKLWriteResGroup189], (instregex "DIV_(FPrST0|FST0r|FrST0)")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001554
Craig Topper8104f262018-04-02 05:33:28 +00001555def SKLWriteResGroup190 : SchedWriteRes<[SKLPort0,SKLPort23,SKLFPDivider]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001556 let Latency = 20;
1557 let NumMicroOps = 2;
Craig Topper8104f262018-04-02 05:33:28 +00001558 let ResourceCycles = [1,1,4];
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001559}
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00001560def : SchedAlias<WriteFDiv64XLd, SKLWriteResGroup190>; // TODO - convert to ZnWriteResFpuPair
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001561
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001562def SKLWriteResGroup192 : SchedWriteRes<[SKLPort4,SKLPort5,SKLPort6,SKLPort23,SKLPort237,SKLPort06,SKLPort0156]> {
1563 let Latency = 20;
1564 let NumMicroOps = 8;
1565 let ResourceCycles = [1,1,1,1,1,1,2];
1566}
Simon Pilgrimaef5ca72018-04-27 13:32:42 +00001567def: InstRW<[SKLWriteResGroup192], (instrs INSB, INSL, INSW)>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001568
1569def SKLWriteResGroup193 : SchedWriteRes<[SKLPort5,SKLPort6,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001570 let Latency = 20;
1571 let NumMicroOps = 10;
1572 let ResourceCycles = [1,2,7];
1573}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001574def: InstRW<[SKLWriteResGroup193], (instrs MWAITrr)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001575
Craig Topper8104f262018-04-02 05:33:28 +00001576def SKLWriteResGroup195 : SchedWriteRes<[SKLPort0,SKLPort23,SKLFPDivider]> {
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001577 let Latency = 21;
1578 let NumMicroOps = 2;
Craig Topper8104f262018-04-02 05:33:28 +00001579 let ResourceCycles = [1,1,8];
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001580}
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00001581def : SchedAlias<WriteFDiv64YLd, SKLWriteResGroup195>; // TODO - convert to ZnWriteResFpuPair
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001582
1583def SKLWriteResGroup196 : SchedWriteRes<[SKLPort0,SKLPort23]> {
1584 let Latency = 22;
1585 let NumMicroOps = 2;
1586 let ResourceCycles = [1,1];
1587}
Simon Pilgrim8ee7d012018-04-27 21:14:19 +00001588def: InstRW<[SKLWriteResGroup196], (instregex "DIV_F(32|64)m")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001589
1590def SKLWriteResGroup196_1 : SchedWriteRes<[SKLPort0, SKLPort23, SKLPort5, SKLPort015]> {
1591 let Latency = 22;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001592 let NumMicroOps = 5;
1593 let ResourceCycles = [1,2,1,1];
1594}
Craig Topper17a31182017-12-16 18:35:29 +00001595def: InstRW<[SKLWriteResGroup196_1], (instrs VGATHERDPSrm,
1596 VGATHERDPDrm,
1597 VGATHERQPDrm,
1598 VGATHERQPSrm,
1599 VPGATHERDDrm,
1600 VPGATHERDQrm,
1601 VPGATHERQDrm,
1602 VPGATHERQQrm)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001603
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001604def SKLWriteResGroup196_2 : SchedWriteRes<[SKLPort0, SKLPort23, SKLPort5, SKLPort015]> {
1605 let Latency = 25;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001606 let NumMicroOps = 5;
1607 let ResourceCycles = [1,2,1,1];
1608}
Craig Topper17a31182017-12-16 18:35:29 +00001609def: InstRW<[SKLWriteResGroup196_2], (instrs VGATHERDPSYrm,
1610 VGATHERQPDYrm,
1611 VGATHERQPSYrm,
1612 VPGATHERDDYrm,
1613 VPGATHERDQYrm,
1614 VPGATHERQDYrm,
1615 VPGATHERQQYrm,
1616 VGATHERDPDYrm)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001617
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001618def SKLWriteResGroup198 : SchedWriteRes<[SKLPort0,SKLPort4,SKLPort5,SKLPort23,SKLPort237,SKLPort06,SKLPort0156]> {
1619 let Latency = 23;
1620 let NumMicroOps = 19;
1621 let ResourceCycles = [2,1,4,1,1,4,6];
1622}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001623def: InstRW<[SKLWriteResGroup198], (instrs CMPXCHG16B)>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001624
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001625def SKLWriteResGroup202 : SchedWriteRes<[SKLPort0,SKLPort5,SKLPort23]> {
1626 let Latency = 25;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001627 let NumMicroOps = 3;
1628 let ResourceCycles = [1,1,1];
1629}
Simon Pilgrim8ee7d012018-04-27 21:14:19 +00001630def: InstRW<[SKLWriteResGroup202], (instregex "DIV_FI(16|32)m")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001631
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001632def SKLWriteResGroup206 : SchedWriteRes<[SKLPort0,SKLPort23]> {
1633 let Latency = 27;
1634 let NumMicroOps = 2;
1635 let ResourceCycles = [1,1];
1636}
Simon Pilgrim8ee7d012018-04-27 21:14:19 +00001637def: InstRW<[SKLWriteResGroup206], (instregex "DIVR_F(32|64)m")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001638
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001639def SKLWriteResGroup208 : SchedWriteRes<[SKLPort0,SKLPort5,SKLPort23]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001640 let Latency = 30;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001641 let NumMicroOps = 3;
1642 let ResourceCycles = [1,1,1];
1643}
Simon Pilgrim8ee7d012018-04-27 21:14:19 +00001644def: InstRW<[SKLWriteResGroup208], (instregex "DIVR_FI(16|32)m")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001645
1646def SKLWriteResGroup209 : SchedWriteRes<[SKLPort5,SKLPort6,SKLPort23,SKLPort06,SKLPort0156]> {
1647 let Latency = 35;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001648 let NumMicroOps = 23;
1649 let ResourceCycles = [1,5,3,4,10];
1650}
Craig Topperfc179c62018-03-22 04:23:41 +00001651def: InstRW<[SKLWriteResGroup209], (instregex "IN(8|16|32)ri",
1652 "IN(8|16|32)rr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001653
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001654def SKLWriteResGroup210 : SchedWriteRes<[SKLPort5,SKLPort6,SKLPort23,SKLPort237,SKLPort06,SKLPort0156]> {
1655 let Latency = 35;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001656 let NumMicroOps = 23;
1657 let ResourceCycles = [1,5,2,1,4,10];
1658}
Craig Topperfc179c62018-03-22 04:23:41 +00001659def: InstRW<[SKLWriteResGroup210], (instregex "OUT(8|16|32)ir",
1660 "OUT(8|16|32)rr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001661
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001662def SKLWriteResGroup211 : SchedWriteRes<[SKLPort1,SKLPort6,SKLPort23,SKLPort0156]> {
1663 let Latency = 37;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001664 let NumMicroOps = 31;
1665 let ResourceCycles = [1,8,1,21];
1666}
Craig Topper391c6f92017-12-10 01:24:08 +00001667def: InstRW<[SKLWriteResGroup211], (instregex "XRSTOR(64)?")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001668
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001669def SKLWriteResGroup212 : SchedWriteRes<[SKLPort1,SKLPort4,SKLPort5,SKLPort6,SKLPort23,SKLPort237,SKLPort15,SKLPort0156]> {
1670 let Latency = 40;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001671 let NumMicroOps = 18;
1672 let ResourceCycles = [1,1,2,3,1,1,1,8];
1673}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001674def: InstRW<[SKLWriteResGroup212], (instrs VMCLEARm)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001675
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001676def SKLWriteResGroup213 : SchedWriteRes<[SKLPort4,SKLPort6,SKLPort23,SKLPort237,SKLPort0156]> {
1677 let Latency = 41;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001678 let NumMicroOps = 39;
1679 let ResourceCycles = [1,10,1,1,26];
1680}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001681def: InstRW<[SKLWriteResGroup213], (instrs XSAVE64)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001682
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001683def SKLWriteResGroup214 : SchedWriteRes<[SKLPort5,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001684 let Latency = 42;
1685 let NumMicroOps = 22;
1686 let ResourceCycles = [2,20];
1687}
Craig Topper2d451e72018-03-18 08:38:06 +00001688def: InstRW<[SKLWriteResGroup214], (instrs RDTSCP)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001689
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001690def SKLWriteResGroup215 : SchedWriteRes<[SKLPort4,SKLPort6,SKLPort23,SKLPort237,SKLPort0156]> {
1691 let Latency = 42;
1692 let NumMicroOps = 40;
1693 let ResourceCycles = [1,11,1,1,26];
1694}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001695def: InstRW<[SKLWriteResGroup215], (instrs XSAVE)>;
1696def: InstRW<[SKLWriteResGroup215], (instregex "XSAVEC", "XSAVES")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001697
1698def SKLWriteResGroup216 : SchedWriteRes<[SKLPort4,SKLPort6,SKLPort23,SKLPort237,SKLPort0156]> {
1699 let Latency = 46;
1700 let NumMicroOps = 44;
1701 let ResourceCycles = [1,11,1,1,30];
1702}
1703def: InstRW<[SKLWriteResGroup216], (instregex "XSAVEOPT")>;
1704
1705def SKLWriteResGroup217 : SchedWriteRes<[SKLPort0,SKLPort23,SKLPort05,SKLPort06,SKLPort0156]> {
1706 let Latency = 62;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001707 let NumMicroOps = 64;
1708 let ResourceCycles = [2,8,5,10,39];
1709}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001710def: InstRW<[SKLWriteResGroup217], (instrs FLDENVm)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001711
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001712def SKLWriteResGroup218 : SchedWriteRes<[SKLPort0,SKLPort6,SKLPort23,SKLPort05,SKLPort06,SKLPort15,SKLPort0156]> {
1713 let Latency = 63;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001714 let NumMicroOps = 88;
1715 let ResourceCycles = [4,4,31,1,2,1,45];
1716}
Craig Topper2d451e72018-03-18 08:38:06 +00001717def: InstRW<[SKLWriteResGroup218], (instrs FXRSTOR64)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001718
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001719def SKLWriteResGroup219 : SchedWriteRes<[SKLPort0,SKLPort6,SKLPort23,SKLPort05,SKLPort06,SKLPort15,SKLPort0156]> {
1720 let Latency = 63;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001721 let NumMicroOps = 90;
1722 let ResourceCycles = [4,2,33,1,2,1,47];
1723}
Craig Topper2d451e72018-03-18 08:38:06 +00001724def: InstRW<[SKLWriteResGroup219], (instrs FXRSTOR)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001725
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001726def SKLWriteResGroup220 : SchedWriteRes<[SKLPort5,SKLPort05,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001727 let Latency = 75;
1728 let NumMicroOps = 15;
1729 let ResourceCycles = [6,3,6];
1730}
Simon Pilgrim8cd01aa2018-04-23 16:10:50 +00001731def: InstRW<[SKLWriteResGroup220], (instrs FNINIT)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001732
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001733def SKLWriteResGroup223 : SchedWriteRes<[SKLPort0,SKLPort1,SKLPort4,SKLPort5,SKLPort6,SKLPort237,SKLPort06,SKLPort0156]> {
1734 let Latency = 106;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001735 let NumMicroOps = 100;
1736 let ResourceCycles = [9,1,11,16,1,11,21,30];
1737}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001738def: InstRW<[SKLWriteResGroup223], (instrs FSTENVm)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001739
Clement Courbet07c9ec62018-05-29 06:19:39 +00001740def: InstRW<[WriteZero], (instrs CLC)>;
1741
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001742} // SchedModel