blob: 7a1a7fd5477d543edc5ccfd251356b02fb500202 [file] [log] [blame]
Christian Konig72d5d5c2013-02-21 15:16:44 +00001//===-- SIInstrInfo.td - SI Instruction Infos -------------*- tablegen -*--===//
Tom Stellard75aadc22012-12-11 21:25:42 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
Tom Stellardd7e6f132015-04-08 01:09:26 +00009def isCI : Predicate<"Subtarget->getGeneration() "
10 ">= AMDGPUSubtarget::SEA_ISLANDS">;
11def isVI : Predicate <
12 "Subtarget->getGeneration() >= AMDGPUSubtarget::VOLCANIC_ISLANDS">,
13 AssemblerPredicate<"FeatureGCN3Encoding">;
Tom Stellard75aadc22012-12-11 21:25:42 +000014
Tom Stellardd1f0f022015-04-23 19:33:54 +000015def DisableInst : Predicate <"false">, AssemblerPredicate<"FeatureDisable">;
16
Tom Stellard94d2e992014-10-07 23:51:34 +000017class vop {
18 field bits<9> SI3;
Marek Olsak5df00d62014-12-07 12:18:57 +000019 field bits<10> VI3;
Tom Stellard94d2e992014-10-07 23:51:34 +000020}
21
Marek Olsak5df00d62014-12-07 12:18:57 +000022class vopc <bits<8> si, bits<8> vi = !add(0x40, si)> : vop {
Tom Stellard0aec5872014-10-07 23:51:39 +000023 field bits<8> SI = si;
Marek Olsak5df00d62014-12-07 12:18:57 +000024 field bits<8> VI = vi;
Tom Stellard0aec5872014-10-07 23:51:39 +000025
Marek Olsak5df00d62014-12-07 12:18:57 +000026 field bits<9> SI3 = {0, si{7-0}};
27 field bits<10> VI3 = {0, 0, vi{7-0}};
Tom Stellard0aec5872014-10-07 23:51:39 +000028}
29
Marek Olsak5df00d62014-12-07 12:18:57 +000030class vop1 <bits<8> si, bits<8> vi = si> : vop {
31 field bits<8> SI = si;
32 field bits<8> VI = vi;
Tom Stellard94d2e992014-10-07 23:51:34 +000033
Marek Olsak5df00d62014-12-07 12:18:57 +000034 field bits<9> SI3 = {1, 1, si{6-0}};
35 field bits<10> VI3 = !add(0x140, vi);
Tom Stellard94d2e992014-10-07 23:51:34 +000036}
37
Marek Olsak5df00d62014-12-07 12:18:57 +000038class vop2 <bits<6> si, bits<6> vi = si> : vop {
Tom Stellardbec5a242014-10-07 23:51:38 +000039 field bits<6> SI = si;
Marek Olsak5df00d62014-12-07 12:18:57 +000040 field bits<6> VI = vi;
Tom Stellardbec5a242014-10-07 23:51:38 +000041
Marek Olsak5df00d62014-12-07 12:18:57 +000042 field bits<9> SI3 = {1, 0, 0, si{5-0}};
43 field bits<10> VI3 = {0, 1, 0, 0, vi{5-0}};
Tom Stellardbec5a242014-10-07 23:51:38 +000044}
45
Marek Olsakf0b130a2015-01-15 18:43:06 +000046// Specify a VOP2 opcode for SI and VOP3 opcode for VI
47// that doesn't have VOP2 encoding on VI
48class vop23 <bits<6> si, bits<10> vi> : vop2 <si> {
49 let VI3 = vi;
50}
51
Marek Olsak5df00d62014-12-07 12:18:57 +000052class vop3 <bits<9> si, bits<10> vi = {0, si}> : vop {
53 let SI3 = si;
54 let VI3 = vi;
55}
56
57class sop1 <bits<8> si, bits<8> vi = si> {
58 field bits<8> SI = si;
59 field bits<8> VI = vi;
60}
61
62class sop2 <bits<7> si, bits<7> vi = si> {
63 field bits<7> SI = si;
64 field bits<7> VI = vi;
65}
66
67class sopk <bits<5> si, bits<5> vi = si> {
68 field bits<5> SI = si;
69 field bits<5> VI = vi;
Tom Stellard845bb3c2014-10-07 23:51:41 +000070}
71
Tom Stellardc721a232014-05-16 20:56:47 +000072// Execpt for the NONE field, this must be kept in sync with the SISubtarget enum
Marek Olsaka93603d2015-01-15 18:42:51 +000073// in AMDGPUInstrInfo.cpp
Tom Stellardc721a232014-05-16 20:56:47 +000074def SISubtarget {
75 int NONE = -1;
76 int SI = 0;
Marek Olsak5df00d62014-12-07 12:18:57 +000077 int VI = 1;
Tom Stellardc721a232014-05-16 20:56:47 +000078}
79
Tom Stellard75aadc22012-12-11 21:25:42 +000080//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +000081// SI DAG Nodes
82//===----------------------------------------------------------------------===//
83
Tom Stellard9fa17912013-08-14 23:24:45 +000084def SIload_constant : SDNode<"AMDGPUISD::LOAD_CONSTANT",
Tom Stellard868fd922014-04-17 21:00:11 +000085 SDTypeProfile<1, 2, [SDTCisVT<0, f32>, SDTCisVT<1, v4i32>, SDTCisVT<2, i32>]>,
Tom Stellard9fa17912013-08-14 23:24:45 +000086 [SDNPMayLoad, SDNPMemOperand]
87>;
88
Tom Stellardafcf12f2013-09-12 02:55:14 +000089def SItbuffer_store : SDNode<"AMDGPUISD::TBUFFER_STORE_FORMAT",
90 SDTypeProfile<0, 13,
Tom Stellard868fd922014-04-17 21:00:11 +000091 [SDTCisVT<0, v4i32>, // rsrc(SGPR)
Tom Stellardafcf12f2013-09-12 02:55:14 +000092 SDTCisVT<1, iAny>, // vdata(VGPR)
93 SDTCisVT<2, i32>, // num_channels(imm)
94 SDTCisVT<3, i32>, // vaddr(VGPR)
95 SDTCisVT<4, i32>, // soffset(SGPR)
96 SDTCisVT<5, i32>, // inst_offset(imm)
97 SDTCisVT<6, i32>, // dfmt(imm)
98 SDTCisVT<7, i32>, // nfmt(imm)
99 SDTCisVT<8, i32>, // offen(imm)
100 SDTCisVT<9, i32>, // idxen(imm)
101 SDTCisVT<10, i32>, // glc(imm)
102 SDTCisVT<11, i32>, // slc(imm)
103 SDTCisVT<12, i32> // tfe(imm)
104 ]>,
105 [SDNPMayStore, SDNPMemOperand, SDNPHasChain]
106>;
107
Tom Stellard9fa17912013-08-14 23:24:45 +0000108def SIload_input : SDNode<"AMDGPUISD::LOAD_INPUT",
Tom Stellard868fd922014-04-17 21:00:11 +0000109 SDTypeProfile<1, 3, [SDTCisVT<0, v4f32>, SDTCisVT<1, v4i32>, SDTCisVT<2, i16>,
Tom Stellard9fa17912013-08-14 23:24:45 +0000110 SDTCisVT<3, i32>]>
111>;
112
113class SDSample<string opcode> : SDNode <opcode,
Tom Stellard67850652013-08-14 23:24:53 +0000114 SDTypeProfile<1, 4, [SDTCisVT<0, v4f32>, SDTCisVT<2, v32i8>,
Tom Stellard868fd922014-04-17 21:00:11 +0000115 SDTCisVT<3, v4i32>, SDTCisVT<4, i32>]>
Tom Stellard9fa17912013-08-14 23:24:45 +0000116>;
117
118def SIsample : SDSample<"AMDGPUISD::SAMPLE">;
119def SIsampleb : SDSample<"AMDGPUISD::SAMPLEB">;
120def SIsampled : SDSample<"AMDGPUISD::SAMPLED">;
121def SIsamplel : SDSample<"AMDGPUISD::SAMPLEL">;
122
Tom Stellard067c8152014-07-21 14:01:14 +0000123def SIconstdata_ptr : SDNode<
124 "AMDGPUISD::CONST_DATA_PTR", SDTypeProfile <1, 0, [SDTCisVT<0, i64>]>
125>;
126
Tom Stellard381a94a2015-05-12 15:00:49 +0000127//===----------------------------------------------------------------------===//
128// SDNodes and PatFrag for local loads and stores to enable s_mov_b32 m0, -1
129// to be glued to the memory instructions.
130//===----------------------------------------------------------------------===//
131
132def SIld_local : SDNode <"ISD::LOAD", SDTLoad,
133 [SDNPHasChain, SDNPMayLoad, SDNPMemOperand, SDNPInGlue]
134>;
135
136def si_ld_local : PatFrag <(ops node:$ptr), (SIld_local node:$ptr), [{
137 return isLocalLoad(cast<LoadSDNode>(N));
138}]>;
139
140def si_load_local : PatFrag <(ops node:$ptr), (si_ld_local node:$ptr), [{
141 return cast<LoadSDNode>(N)->getAddressingMode() == ISD::UNINDEXED &&
142 cast<LoadSDNode>(N)->getExtensionType() == ISD::NON_EXTLOAD;
143}]>;
144
145def si_load_local_align8 : Aligned8Bytes <
146 (ops node:$ptr), (si_load_local node:$ptr)
147>;
148
149def si_sextload_local : PatFrag <(ops node:$ptr), (si_ld_local node:$ptr), [{
150 return cast<LoadSDNode>(N)->getExtensionType() == ISD::SEXTLOAD;
151}]>;
152def si_az_extload_local : AZExtLoadBase <si_ld_local>;
153
154multiclass SIExtLoadLocal <PatFrag ld_node> {
155
156 def _i8 : PatFrag <(ops node:$ptr), (ld_node node:$ptr),
157 [{return cast<LoadSDNode>(N)->getMemoryVT() == MVT::i8;}]
158 >;
159
160 def _i16 : PatFrag <(ops node:$ptr), (ld_node node:$ptr),
161 [{return cast<LoadSDNode>(N)->getMemoryVT() == MVT::i16;}]
162 >;
163}
164
165defm si_sextload_local : SIExtLoadLocal <si_sextload_local>;
166defm si_az_extload_local : SIExtLoadLocal <si_az_extload_local>;
167
168def SIst_local : SDNode <"ISD::STORE", SDTStore,
169 [SDNPHasChain, SDNPMayStore, SDNPMemOperand, SDNPInGlue]
170>;
171
172def si_st_local : PatFrag <
173 (ops node:$val, node:$ptr), (SIst_local node:$val, node:$ptr), [{
174 return isLocalStore(cast<StoreSDNode>(N));
175}]>;
176
177def si_store_local : PatFrag <
178 (ops node:$val, node:$ptr), (si_st_local node:$val, node:$ptr), [{
179 return cast<StoreSDNode>(N)->getAddressingMode() == ISD::UNINDEXED &&
180 !cast<StoreSDNode>(N)->isTruncatingStore();
181}]>;
182
183def si_store_local_align8 : Aligned8Bytes <
184 (ops node:$val, node:$ptr), (si_store_local node:$val, node:$ptr)
185>;
186
187def si_truncstore_local : PatFrag <
188 (ops node:$val, node:$ptr), (si_st_local node:$val, node:$ptr), [{
189 return cast<StoreSDNode>(N)->isTruncatingStore();
190}]>;
191
192def si_truncstore_local_i8 : PatFrag <
193 (ops node:$val, node:$ptr), (si_truncstore_local node:$val, node:$ptr), [{
194 return cast<StoreSDNode>(N)->getMemoryVT() == MVT::i8;
195}]>;
196
197def si_truncstore_local_i16 : PatFrag <
198 (ops node:$val, node:$ptr), (si_truncstore_local node:$val, node:$ptr), [{
199 return cast<StoreSDNode>(N)->getMemoryVT() == MVT::i16;
200}]>;
201
202multiclass SIAtomicM0Glue2 <string op_name> {
203
204 def _glue : SDNode <"ISD::ATOMIC_"#op_name, SDTAtomic2,
205 [SDNPHasChain, SDNPMayStore, SDNPMayLoad, SDNPMemOperand, SDNPInGlue]
206 >;
207
208 def _local : local_binary_atomic_op <!cast<SDNode>(NAME#"_glue")>;
209}
210
211defm si_atomic_load_add : SIAtomicM0Glue2 <"LOAD_ADD">;
212defm si_atomic_load_and : SIAtomicM0Glue2 <"LOAD_AND">;
213defm si_atomic_load_min : SIAtomicM0Glue2 <"LOAD_MIN">;
214defm si_atomic_load_max : SIAtomicM0Glue2 <"LOAD_MAX">;
215defm si_atomic_load_or : SIAtomicM0Glue2 <"LOAD_OR">;
216defm si_atomic_load_sub : SIAtomicM0Glue2 <"LOAD_SUB">;
217defm si_atomic_load_xor : SIAtomicM0Glue2 <"LOAD_XOR">;
218defm si_atomic_load_umin : SIAtomicM0Glue2 <"LOAD_UMIN">;
219defm si_atomic_load_umax : SIAtomicM0Glue2 <"LOAD_UMAX">;
220defm si_atomic_swap : SIAtomicM0Glue2 <"SWAP">;
221
222def si_atomic_cmp_swap_glue : SDNode <"ISD::ATOMIC_CMP_SWAP", SDTAtomic3,
223 [SDNPHasChain, SDNPMayStore, SDNPMayLoad, SDNPMemOperand, SDNPInGlue]
224>;
225
226defm si_atomic_cmp_swap : AtomicCmpSwapLocal <si_atomic_cmp_swap_glue>;
227
Tom Stellard26075d52013-02-07 19:39:38 +0000228// Transformation function, extract the lower 32bit of a 64bit immediate
229def LO32 : SDNodeXForm<imm, [{
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000230 return CurDAG->getTargetConstant(N->getZExtValue() & 0xffffffff, SDLoc(N),
231 MVT::i32);
Tom Stellard26075d52013-02-07 19:39:38 +0000232}]>;
233
Tom Stellardab8a8c82013-07-12 18:15:02 +0000234def LO32f : SDNodeXForm<fpimm, [{
Benjamin Kramerc22c7902013-07-12 20:18:05 +0000235 APInt V = N->getValueAPF().bitcastToAPInt().trunc(32);
236 return CurDAG->getTargetConstantFP(APFloat(APFloat::IEEEsingle, V), MVT::f32);
Tom Stellardab8a8c82013-07-12 18:15:02 +0000237}]>;
238
Tom Stellard26075d52013-02-07 19:39:38 +0000239// Transformation function, extract the upper 32bit of a 64bit immediate
240def HI32 : SDNodeXForm<imm, [{
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000241 return CurDAG->getTargetConstant(N->getZExtValue() >> 32, SDLoc(N), MVT::i32);
Tom Stellard26075d52013-02-07 19:39:38 +0000242}]>;
243
Tom Stellardab8a8c82013-07-12 18:15:02 +0000244def HI32f : SDNodeXForm<fpimm, [{
Benjamin Kramerc22c7902013-07-12 20:18:05 +0000245 APInt V = N->getValueAPF().bitcastToAPInt().lshr(32).trunc(32);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000246 return CurDAG->getTargetConstantFP(APFloat(APFloat::IEEEsingle, V), SDLoc(N),
247 MVT::f32);
Tom Stellardab8a8c82013-07-12 18:15:02 +0000248}]>;
249
Tom Stellard044e4182014-02-06 18:36:34 +0000250def IMM8bitDWORD : PatLeaf <(imm),
251 [{return (N->getZExtValue() & ~0x3FC) == 0;}]
Tom Stellard89093802013-02-07 19:39:40 +0000252>;
253
Tom Stellard044e4182014-02-06 18:36:34 +0000254def as_dword_i32imm : SDNodeXForm<imm, [{
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000255 return CurDAG->getTargetConstant(N->getZExtValue() >> 2, SDLoc(N), MVT::i32);
Tom Stellard044e4182014-02-06 18:36:34 +0000256}]>;
257
Tom Stellardafcf12f2013-09-12 02:55:14 +0000258def as_i1imm : SDNodeXForm<imm, [{
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000259 return CurDAG->getTargetConstant(N->getZExtValue(), SDLoc(N), MVT::i1);
Tom Stellardafcf12f2013-09-12 02:55:14 +0000260}]>;
261
262def as_i8imm : SDNodeXForm<imm, [{
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000263 return CurDAG->getTargetConstant(N->getZExtValue(), SDLoc(N), MVT::i8);
Tom Stellardafcf12f2013-09-12 02:55:14 +0000264}]>;
265
Tom Stellard07a10a32013-06-03 17:39:43 +0000266def as_i16imm : SDNodeXForm<imm, [{
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000267 return CurDAG->getTargetConstant(N->getSExtValue(), SDLoc(N), MVT::i16);
Tom Stellard07a10a32013-06-03 17:39:43 +0000268}]>;
269
Tom Stellard044e4182014-02-06 18:36:34 +0000270def as_i32imm: SDNodeXForm<imm, [{
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000271 return CurDAG->getTargetConstant(N->getSExtValue(), SDLoc(N), MVT::i32);
Tom Stellard044e4182014-02-06 18:36:34 +0000272}]>;
273
Matt Arsenaultbecd6562014-12-03 05:22:35 +0000274def as_i64imm: SDNodeXForm<imm, [{
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000275 return CurDAG->getTargetConstant(N->getSExtValue(), SDLoc(N), MVT::i64);
Matt Arsenaultbecd6562014-12-03 05:22:35 +0000276}]>;
277
Tom Stellardfb77f002015-01-13 22:59:41 +0000278// Copied from the AArch64 backend:
279def bitcast_fpimm_to_i32 : SDNodeXForm<fpimm, [{
280return CurDAG->getTargetConstant(
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000281 N->getValueAPF().bitcastToAPInt().getZExtValue(), SDLoc(N), MVT::i32);
Tom Stellardfb77f002015-01-13 22:59:41 +0000282}]>;
283
284// Copied from the AArch64 backend:
285def bitcast_fpimm_to_i64 : SDNodeXForm<fpimm, [{
286return CurDAG->getTargetConstant(
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000287 N->getValueAPF().bitcastToAPInt().getZExtValue(), SDLoc(N), MVT::i64);
Tom Stellardfb77f002015-01-13 22:59:41 +0000288}]>;
289
Matt Arsenault99ed7892014-03-19 22:19:49 +0000290def IMM8bit : PatLeaf <(imm),
291 [{return isUInt<8>(N->getZExtValue());}]
292>;
293
Tom Stellard07a10a32013-06-03 17:39:43 +0000294def IMM12bit : PatLeaf <(imm),
295 [{return isUInt<12>(N->getZExtValue());}]
Tom Stellard89093802013-02-07 19:39:40 +0000296>;
297
Matt Arsenault99ed7892014-03-19 22:19:49 +0000298def IMM16bit : PatLeaf <(imm),
299 [{return isUInt<16>(N->getZExtValue());}]
300>;
301
Marek Olsak58f61a82014-12-07 17:17:38 +0000302def IMM20bit : PatLeaf <(imm),
303 [{return isUInt<20>(N->getZExtValue());}]
304>;
305
Tom Stellardd6cb8e82014-05-09 16:42:21 +0000306def IMM32bit : PatLeaf <(imm),
307 [{return isUInt<32>(N->getZExtValue());}]
308>;
309
Tom Stellarde2367942014-02-06 18:36:41 +0000310def mubuf_vaddr_offset : PatFrag<
311 (ops node:$ptr, node:$offset, node:$imm_offset),
312 (add (add node:$ptr, node:$offset), node:$imm_offset)
313>;
314
Christian Konigf82901a2013-02-26 17:52:23 +0000315class InlineImm <ValueType vt> : PatLeaf <(vt imm), [{
Tom Stellard7ed0b522014-04-03 20:19:27 +0000316 return isInlineImmediate(N);
Christian Konigb559b072013-02-16 11:28:36 +0000317}]>;
318
Matt Arsenault303011a2014-12-17 21:04:08 +0000319class InlineFPImm <ValueType vt> : PatLeaf <(vt fpimm), [{
320 return isInlineImmediate(N);
321}]>;
322
Tom Stellarddf94dc32013-08-14 23:24:24 +0000323class SGPRImm <dag frag> : PatLeaf<frag, [{
Eric Christopher7792e322015-01-30 23:24:40 +0000324 if (Subtarget->getGeneration() < AMDGPUSubtarget::SOUTHERN_ISLANDS) {
Tom Stellarddf94dc32013-08-14 23:24:24 +0000325 return false;
326 }
327 const SIRegisterInfo *SIRI =
Eric Christopher7792e322015-01-30 23:24:40 +0000328 static_cast<const SIRegisterInfo *>(Subtarget->getRegisterInfo());
Tom Stellarddf94dc32013-08-14 23:24:24 +0000329 for (SDNode::use_iterator U = N->use_begin(), E = SDNode::use_end();
330 U != E; ++U) {
331 if (SIRI->isSGPRClass(getOperandRegClass(*U, U.getOperandNo()))) {
332 return true;
333 }
334 }
335 return false;
336}]>;
337
Tom Stellard01825af2014-07-21 14:01:08 +0000338//===----------------------------------------------------------------------===//
339// Custom Operands
340//===----------------------------------------------------------------------===//
341
Matt Arsenaulta98cd6a2013-12-19 05:32:55 +0000342def FRAMEri32 : Operand<iPTR> {
Matt Arsenault06028dd2014-05-01 16:37:52 +0000343 let MIOperandInfo = (ops i32:$ptr, i32imm:$index);
Tom Stellard81d871d2013-11-13 23:36:50 +0000344}
345
Tom Stellardd7e6f132015-04-08 01:09:26 +0000346def SoppBrTarget : AsmOperandClass {
347 let Name = "SoppBrTarget";
348 let ParserMethod = "parseSOppBrTarget";
349}
350
Tom Stellard01825af2014-07-21 14:01:08 +0000351def sopp_brtarget : Operand<OtherVT> {
352 let EncoderMethod = "getSOPPBrEncoding";
353 let OperandType = "OPERAND_PCREL";
Tom Stellardd7e6f132015-04-08 01:09:26 +0000354 let ParserMatchClass = SoppBrTarget;
Tom Stellard01825af2014-07-21 14:01:08 +0000355}
356
Tom Stellardb4a313a2014-08-01 00:32:39 +0000357include "SIInstrFormats.td"
Marek Olsak5df00d62014-12-07 12:18:57 +0000358include "VIInstrFormats.td"
Tom Stellardb4a313a2014-08-01 00:32:39 +0000359
Tom Stellardd7e6f132015-04-08 01:09:26 +0000360def MubufOffsetMatchClass : AsmOperandClass {
361 let Name = "MubufOffset";
362 let ParserMethod = "parseMubufOptionalOps";
363 let RenderMethod = "addImmOperands";
364}
365
366class DSOffsetBaseMatchClass <string parser> : AsmOperandClass {
367 let Name = "DSOffset"#parser;
368 let ParserMethod = parser;
369 let RenderMethod = "addImmOperands";
370 let PredicateMethod = "isDSOffset";
371}
372
373def DSOffsetMatchClass : DSOffsetBaseMatchClass <"parseDSOptionalOps">;
374def DSOffsetGDSMatchClass : DSOffsetBaseMatchClass <"parseDSOffsetOptional">;
375
376def DSOffset01MatchClass : AsmOperandClass {
377 let Name = "DSOffset1";
378 let ParserMethod = "parseDSOff01OptionalOps";
379 let RenderMethod = "addImmOperands";
380 let PredicateMethod = "isDSOffset01";
381}
382
383class GDSBaseMatchClass <string parser> : AsmOperandClass {
384 let Name = "GDS"#parser;
385 let PredicateMethod = "isImm";
386 let ParserMethod = parser;
387 let RenderMethod = "addImmOperands";
388}
389
390def GDSMatchClass : GDSBaseMatchClass <"parseDSOptionalOps">;
391def GDS01MatchClass : GDSBaseMatchClass <"parseDSOff01OptionalOps">;
392
Tom Stellard12a19102015-06-12 20:47:06 +0000393class GLCBaseMatchClass <string parser> : AsmOperandClass {
394 let Name = "GLC"#parser;
Tom Stellardd7e6f132015-04-08 01:09:26 +0000395 let PredicateMethod = "isImm";
Matt Arsenault4c0487b2015-08-05 16:42:54 +0000396 let ParserMethod = parser;
Tom Stellardd7e6f132015-04-08 01:09:26 +0000397 let RenderMethod = "addImmOperands";
398}
399
Tom Stellard12a19102015-06-12 20:47:06 +0000400def GLCMubufMatchClass : GLCBaseMatchClass <"parseMubufOptionalOps">;
401def GLCFlatMatchClass : GLCBaseMatchClass <"parseFlatOptionalOps">;
402
403class SLCBaseMatchClass <string parser> : AsmOperandClass {
404 let Name = "SLC"#parser;
Tom Stellardd7e6f132015-04-08 01:09:26 +0000405 let PredicateMethod = "isImm";
Tom Stellard12a19102015-06-12 20:47:06 +0000406 let ParserMethod = parser;
Tom Stellardd7e6f132015-04-08 01:09:26 +0000407 let RenderMethod = "addImmOperands";
408}
409
Tom Stellard12a19102015-06-12 20:47:06 +0000410def SLCMubufMatchClass : SLCBaseMatchClass <"parseMubufOptionalOps">;
411def SLCFlatMatchClass : SLCBaseMatchClass <"parseFlatOptionalOps">;
412def SLCFlatAtomicMatchClass : SLCBaseMatchClass <"parseFlatAtomicOptionalOps">;
413
414class TFEBaseMatchClass <string parser> : AsmOperandClass {
415 let Name = "TFE"#parser;
Tom Stellardd7e6f132015-04-08 01:09:26 +0000416 let PredicateMethod = "isImm";
Tom Stellard12a19102015-06-12 20:47:06 +0000417 let ParserMethod = parser;
Tom Stellardd7e6f132015-04-08 01:09:26 +0000418 let RenderMethod = "addImmOperands";
419}
420
Tom Stellard12a19102015-06-12 20:47:06 +0000421def TFEMubufMatchClass : TFEBaseMatchClass <"parseMubufOptionalOps">;
422def TFEFlatMatchClass : TFEBaseMatchClass <"parseFlatOptionalOps">;
423def TFEFlatAtomicMatchClass : TFEBaseMatchClass <"parseFlatAtomicOptionalOps">;
424
Tom Stellardd7e6f132015-04-08 01:09:26 +0000425def OModMatchClass : AsmOperandClass {
426 let Name = "OMod";
427 let PredicateMethod = "isImm";
428 let ParserMethod = "parseVOP3OptionalOps";
429 let RenderMethod = "addImmOperands";
430}
431
432def ClampMatchClass : AsmOperandClass {
433 let Name = "Clamp";
434 let PredicateMethod = "isImm";
435 let ParserMethod = "parseVOP3OptionalOps";
436 let RenderMethod = "addImmOperands";
437}
438
Tom Stellard229d5e62014-08-05 14:48:12 +0000439let OperandType = "OPERAND_IMMEDIATE" in {
440
441def offen : Operand<i1> {
442 let PrintMethod = "printOffen";
443}
444def idxen : Operand<i1> {
445 let PrintMethod = "printIdxen";
446}
447def addr64 : Operand<i1> {
448 let PrintMethod = "printAddr64";
449}
450def mbuf_offset : Operand<i16> {
451 let PrintMethod = "printMBUFOffset";
Tom Stellardd7e6f132015-04-08 01:09:26 +0000452 let ParserMatchClass = MubufOffsetMatchClass;
Tom Stellard229d5e62014-08-05 14:48:12 +0000453}
Tom Stellardd7e6f132015-04-08 01:09:26 +0000454class ds_offset_base <AsmOperandClass mc> : Operand<i16> {
Matt Arsenault61cc9082014-10-10 22:16:07 +0000455 let PrintMethod = "printDSOffset";
Tom Stellardd7e6f132015-04-08 01:09:26 +0000456 let ParserMatchClass = mc;
Matt Arsenault61cc9082014-10-10 22:16:07 +0000457}
Tom Stellardd7e6f132015-04-08 01:09:26 +0000458def ds_offset : ds_offset_base <DSOffsetMatchClass>;
459def ds_offset_gds : ds_offset_base <DSOffsetGDSMatchClass>;
460
Matt Arsenault61cc9082014-10-10 22:16:07 +0000461def ds_offset0 : Operand<i8> {
462 let PrintMethod = "printDSOffset0";
Tom Stellardd7e6f132015-04-08 01:09:26 +0000463 let ParserMatchClass = DSOffset01MatchClass;
Matt Arsenault61cc9082014-10-10 22:16:07 +0000464}
465def ds_offset1 : Operand<i8> {
466 let PrintMethod = "printDSOffset1";
Tom Stellardd7e6f132015-04-08 01:09:26 +0000467 let ParserMatchClass = DSOffset01MatchClass;
Matt Arsenault61cc9082014-10-10 22:16:07 +0000468}
Tom Stellardd7e6f132015-04-08 01:09:26 +0000469class gds_base <AsmOperandClass mc> : Operand <i1> {
Tom Stellard065e3d42015-03-09 18:49:54 +0000470 let PrintMethod = "printGDS";
Tom Stellardd7e6f132015-04-08 01:09:26 +0000471 let ParserMatchClass = mc;
Tom Stellard065e3d42015-03-09 18:49:54 +0000472}
Tom Stellardd7e6f132015-04-08 01:09:26 +0000473def gds : gds_base <GDSMatchClass>;
474
475def gds01 : gds_base <GDS01MatchClass>;
476
Tom Stellard12a19102015-06-12 20:47:06 +0000477class glc_base <AsmOperandClass mc> : Operand <i1> {
Tom Stellard229d5e62014-08-05 14:48:12 +0000478 let PrintMethod = "printGLC";
Tom Stellard12a19102015-06-12 20:47:06 +0000479 let ParserMatchClass = mc;
Tom Stellard229d5e62014-08-05 14:48:12 +0000480}
Tom Stellard12a19102015-06-12 20:47:06 +0000481
482def glc : glc_base <GLCMubufMatchClass>;
483def glc_flat : glc_base <GLCFlatMatchClass>;
484
485class slc_base <AsmOperandClass mc> : Operand <i1> {
Tom Stellard229d5e62014-08-05 14:48:12 +0000486 let PrintMethod = "printSLC";
Tom Stellard12a19102015-06-12 20:47:06 +0000487 let ParserMatchClass = mc;
Tom Stellard229d5e62014-08-05 14:48:12 +0000488}
Tom Stellard12a19102015-06-12 20:47:06 +0000489
490def slc : slc_base <SLCMubufMatchClass>;
491def slc_flat : slc_base <SLCFlatMatchClass>;
492def slc_flat_atomic : slc_base <SLCFlatAtomicMatchClass>;
493
494class tfe_base <AsmOperandClass mc> : Operand <i1> {
Tom Stellard229d5e62014-08-05 14:48:12 +0000495 let PrintMethod = "printTFE";
Tom Stellard12a19102015-06-12 20:47:06 +0000496 let ParserMatchClass = mc;
Tom Stellard229d5e62014-08-05 14:48:12 +0000497}
498
Tom Stellard12a19102015-06-12 20:47:06 +0000499def tfe : tfe_base <TFEMubufMatchClass>;
500def tfe_flat : tfe_base <TFEFlatMatchClass>;
501def tfe_flat_atomic : tfe_base <TFEFlatAtomicMatchClass>;
502
Matt Arsenault97069782014-09-30 19:49:48 +0000503def omod : Operand <i32> {
504 let PrintMethod = "printOModSI";
Tom Stellardd7e6f132015-04-08 01:09:26 +0000505 let ParserMatchClass = OModMatchClass;
Matt Arsenault97069782014-09-30 19:49:48 +0000506}
507
508def ClampMod : Operand <i1> {
509 let PrintMethod = "printClampSI";
Tom Stellardd7e6f132015-04-08 01:09:26 +0000510 let ParserMatchClass = ClampMatchClass;
Matt Arsenault97069782014-09-30 19:49:48 +0000511}
512
Tom Stellard229d5e62014-08-05 14:48:12 +0000513} // End OperandType = "OPERAND_IMMEDIATE"
514
Tom Stellardc0503922015-03-12 21:34:22 +0000515def VOPDstS64 : VOPDstOperand <SReg_64>;
516
Christian Konig72d5d5c2013-02-21 15:16:44 +0000517//===----------------------------------------------------------------------===//
Tom Stellardb02c2682014-06-24 23:33:07 +0000518// Complex patterns
519//===----------------------------------------------------------------------===//
520
Tom Stellard85e8b6d2014-08-22 18:49:33 +0000521def DS1Addr1Offset : ComplexPattern<i32, 2, "SelectDS1Addr1Offset">;
Tom Stellardf3fc5552014-08-22 18:49:35 +0000522def DS64Bit4ByteAligned : ComplexPattern<i32, 3, "SelectDS64Bit4ByteAligned">;
Tom Stellard85e8b6d2014-08-22 18:49:33 +0000523
Tom Stellardb02094e2014-07-21 15:45:01 +0000524def MUBUFAddr32 : ComplexPattern<i64, 9, "SelectMUBUFAddr32">;
Tom Stellard1f9939f2015-02-27 14:59:41 +0000525def MUBUFAddr64 : ComplexPattern<i64, 7, "SelectMUBUFAddr64">;
Tom Stellardc53861a2015-02-11 00:34:32 +0000526def MUBUFAddr64Atomic : ComplexPattern<i64, 5, "SelectMUBUFAddr64">;
Tom Stellardb02094e2014-07-21 15:45:01 +0000527def MUBUFScratch : ComplexPattern<i64, 4, "SelectMUBUFScratch">;
Tom Stellard155bbb72014-08-11 22:18:17 +0000528def MUBUFOffset : ComplexPattern<i64, 6, "SelectMUBUFOffset">;
Tom Stellard7980fc82014-09-25 18:30:26 +0000529def MUBUFOffsetAtomic : ComplexPattern<i64, 4, "SelectMUBUFOffset">;
Tom Stellardb02c2682014-06-24 23:33:07 +0000530
Tom Stellarddee26a22015-08-06 19:28:30 +0000531def SMRDImm : ComplexPattern<i64, 2, "SelectSMRDImm">;
532def SMRDSgpr : ComplexPattern<i64, 2, "SelectSMRDSgpr">;
533def SMRDBufferImm : ComplexPattern<i32, 1, "SelectSMRDBufferImm">;
534def SMRDBufferSgpr : ComplexPattern<i32, 1, "SelectSMRDBufferSgpr">;
535
536
Tom Stellardb4a313a2014-08-01 00:32:39 +0000537def VOP3Mods0 : ComplexPattern<untyped, 4, "SelectVOP3Mods0">;
Tom Stellarddb5a11f2015-07-13 15:47:57 +0000538def VOP3NoMods0 : ComplexPattern<untyped, 4, "SelectVOP3NoMods0">;
Matt Arsenault1cffa4c2014-11-13 19:49:04 +0000539def VOP3Mods0Clamp : ComplexPattern<untyped, 3, "SelectVOP3Mods0Clamp">;
Matt Arsenault4831ce52015-01-06 23:00:37 +0000540def VOP3Mods0Clamp0OMod : ComplexPattern<untyped, 4, "SelectVOP3Mods0Clamp0OMod">;
Tom Stellardb4a313a2014-08-01 00:32:39 +0000541def VOP3Mods : ComplexPattern<untyped, 2, "SelectVOP3Mods">;
Tom Stellarddb5a11f2015-07-13 15:47:57 +0000542def VOP3NoMods : ComplexPattern<untyped, 2, "SelectVOP3NoMods">;
Tom Stellardb4a313a2014-08-01 00:32:39 +0000543
Tom Stellardb02c2682014-06-24 23:33:07 +0000544//===----------------------------------------------------------------------===//
Christian Konig72d5d5c2013-02-21 15:16:44 +0000545// SI assembler operands
546//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +0000547
Christian Konigeabf8332013-02-21 15:16:49 +0000548def SIOperand {
549 int ZERO = 0x80;
Christian Konigd3039962013-02-26 17:52:09 +0000550 int VCC = 0x6A;
Matt Arsenault3f981402014-09-15 15:41:53 +0000551 int FLAT_SCR = 0x68;
Tom Stellard75aadc22012-12-11 21:25:42 +0000552}
553
Tom Stellardb4a313a2014-08-01 00:32:39 +0000554def SRCMODS {
555 int NONE = 0;
Marek Olsak7d777282015-03-24 13:40:15 +0000556 int NEG = 1;
Tom Stellardb4a313a2014-08-01 00:32:39 +0000557}
558
559def DSTCLAMP {
560 int NONE = 0;
561}
562
563def DSTOMOD {
564 int NONE = 0;
565}
Tom Stellard75aadc22012-12-11 21:25:42 +0000566
Christian Konig72d5d5c2013-02-21 15:16:44 +0000567//===----------------------------------------------------------------------===//
568//
569// SI Instruction multiclass helpers.
570//
571// Instructions with _32 take 32-bit operands.
572// Instructions with _64 take 64-bit operands.
573//
574// VOP_* instructions can use either a 32-bit or 64-bit encoding. The 32-bit
575// encoding is the standard encoding, but instruction that make use of
576// any of the instruction modifiers must use the 64-bit encoding.
577//
578// Instructions with _e32 use the 32-bit encoding.
579// Instructions with _e64 use the 64-bit encoding.
580//
581//===----------------------------------------------------------------------===//
582
Tom Stellardc470c962014-10-01 14:44:42 +0000583class SIMCInstr <string pseudo, int subtarget> {
584 string PseudoInstr = pseudo;
585 int Subtarget = subtarget;
586}
587
Christian Konig72d5d5c2013-02-21 15:16:44 +0000588//===----------------------------------------------------------------------===//
Tom Stellard3a35d8f2014-10-01 14:44:45 +0000589// EXP classes
590//===----------------------------------------------------------------------===//
591
592class EXPCommon : InstSI<
593 (outs),
594 (ins i32imm:$en, i32imm:$tgt, i32imm:$compr, i32imm:$done, i32imm:$vm,
Tom Stellard45c0b3a2015-01-07 20:59:25 +0000595 VGPR_32:$src0, VGPR_32:$src1, VGPR_32:$src2, VGPR_32:$src3),
Tom Stellard326d6ec2014-11-05 14:50:53 +0000596 "exp $en, $tgt, $compr, $done, $vm, $src0, $src1, $src2, $src3",
Tom Stellard3a35d8f2014-10-01 14:44:45 +0000597 [] > {
598
599 let EXP_CNT = 1;
600 let Uses = [EXEC];
601}
602
603multiclass EXP_m {
604
Tom Stellard1ca873b2015-02-18 16:08:17 +0000605 let isPseudo = 1, isCodeGenOnly = 1 in {
Tom Stellard326d6ec2014-11-05 14:50:53 +0000606 def "" : EXPCommon, SIMCInstr <"exp", SISubtarget.NONE> ;
Tom Stellard3a35d8f2014-10-01 14:44:45 +0000607 }
608
Tom Stellard326d6ec2014-11-05 14:50:53 +0000609 def _si : EXPCommon, SIMCInstr <"exp", SISubtarget.SI>, EXPe;
Marek Olsak5df00d62014-12-07 12:18:57 +0000610
611 def _vi : EXPCommon, SIMCInstr <"exp", SISubtarget.VI>, EXPe_vi;
Tom Stellard3a35d8f2014-10-01 14:44:45 +0000612}
613
614//===----------------------------------------------------------------------===//
Christian Konig72d5d5c2013-02-21 15:16:44 +0000615// Scalar classes
616//===----------------------------------------------------------------------===//
617
Marek Olsak5df00d62014-12-07 12:18:57 +0000618class SOP1_Pseudo <string opName, dag outs, dag ins, list<dag> pattern> :
619 SOP1 <outs, ins, "", pattern>,
620 SIMCInstr<opName, SISubtarget.NONE> {
621 let isPseudo = 1;
Tom Stellard1ca873b2015-02-18 16:08:17 +0000622 let isCodeGenOnly = 1;
Marek Olsak5df00d62014-12-07 12:18:57 +0000623}
Christian Konig72d5d5c2013-02-21 15:16:44 +0000624
Marek Olsak367447c2015-01-27 17:25:11 +0000625class SOP1_Real_si <sop1 op, string opName, dag outs, dag ins, string asm> :
626 SOP1 <outs, ins, asm, []>,
Marek Olsak5df00d62014-12-07 12:18:57 +0000627 SOP1e <op.SI>,
Tom Stellardd7e6f132015-04-08 01:09:26 +0000628 SIMCInstr<opName, SISubtarget.SI> {
629 let isCodeGenOnly = 0;
630 let AssemblerPredicates = [isSICI];
631}
Marek Olsak5df00d62014-12-07 12:18:57 +0000632
Marek Olsak367447c2015-01-27 17:25:11 +0000633class SOP1_Real_vi <sop1 op, string opName, dag outs, dag ins, string asm> :
634 SOP1 <outs, ins, asm, []>,
Marek Olsak5df00d62014-12-07 12:18:57 +0000635 SOP1e <op.VI>,
Tom Stellardd7e6f132015-04-08 01:09:26 +0000636 SIMCInstr<opName, SISubtarget.VI> {
637 let isCodeGenOnly = 0;
638 let AssemblerPredicates = [isVI];
639}
Marek Olsak5df00d62014-12-07 12:18:57 +0000640
Tom Stellarde1e4a2d32015-02-13 21:02:37 +0000641multiclass SOP1_m <sop1 op, string opName, dag outs, dag ins, string asm,
642 list<dag> pattern> {
Marek Olsak5df00d62014-12-07 12:18:57 +0000643
Tom Stellarde1e4a2d32015-02-13 21:02:37 +0000644 def "" : SOP1_Pseudo <opName, outs, ins, pattern>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000645
Tom Stellarde1e4a2d32015-02-13 21:02:37 +0000646 def _si : SOP1_Real_si <op, opName, outs, ins, asm>;
647
648 def _vi : SOP1_Real_vi <op, opName, outs, ins, asm>;
649
Marek Olsak5df00d62014-12-07 12:18:57 +0000650}
651
Tom Stellarde1e4a2d32015-02-13 21:02:37 +0000652multiclass SOP1_32 <sop1 op, string opName, list<dag> pattern> : SOP1_m <
653 op, opName, (outs SReg_32:$dst), (ins SSrc_32:$src0),
654 opName#" $dst, $src0", pattern
655>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000656
Tom Stellarde1e4a2d32015-02-13 21:02:37 +0000657multiclass SOP1_64 <sop1 op, string opName, list<dag> pattern> : SOP1_m <
658 op, opName, (outs SReg_64:$dst), (ins SSrc_64:$src0),
659 opName#" $dst, $src0", pattern
660>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000661
662// no input, 64-bit output.
663multiclass SOP1_64_0 <sop1 op, string opName, list<dag> pattern> {
664 def "" : SOP1_Pseudo <opName, (outs SReg_64:$dst), (ins), pattern>;
665
666 def _si : SOP1_Real_si <op, opName, (outs SReg_64:$dst), (ins),
Marek Olsak367447c2015-01-27 17:25:11 +0000667 opName#" $dst"> {
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000668 let ssrc0 = 0;
Marek Olsak5df00d62014-12-07 12:18:57 +0000669 }
670
671 def _vi : SOP1_Real_vi <op, opName, (outs SReg_64:$dst), (ins),
Marek Olsak367447c2015-01-27 17:25:11 +0000672 opName#" $dst"> {
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000673 let ssrc0 = 0;
Marek Olsak5df00d62014-12-07 12:18:57 +0000674 }
675}
Christian Konig72d5d5c2013-02-21 15:16:44 +0000676
Tom Stellardce449ad2015-02-18 16:08:11 +0000677// 64-bit input, no output
678multiclass SOP1_1 <sop1 op, string opName, list<dag> pattern> {
679 def "" : SOP1_Pseudo <opName, (outs), (ins SReg_64:$src0), pattern>;
680
681 def _si : SOP1_Real_si <op, opName, (outs), (ins SReg_64:$src0),
682 opName#" $src0"> {
683 let sdst = 0;
684 }
685
686 def _vi : SOP1_Real_vi <op, opName, (outs), (ins SReg_64:$src0),
687 opName#" $src0"> {
688 let sdst = 0;
689 }
690}
691
Matt Arsenault8333e432014-06-10 19:18:24 +0000692// 64-bit input, 32-bit output.
Tom Stellarde1e4a2d32015-02-13 21:02:37 +0000693multiclass SOP1_32_64 <sop1 op, string opName, list<dag> pattern> : SOP1_m <
694 op, opName, (outs SReg_32:$dst), (ins SSrc_64:$src0),
695 opName#" $dst, $src0", pattern
696>;
Matt Arsenault1a179e82014-11-13 20:23:36 +0000697
Marek Olsak5df00d62014-12-07 12:18:57 +0000698class SOP2_Pseudo<string opName, dag outs, dag ins, list<dag> pattern> :
699 SOP2<outs, ins, "", pattern>,
700 SIMCInstr<opName, SISubtarget.NONE> {
701 let isPseudo = 1;
Tom Stellard1ca873b2015-02-18 16:08:17 +0000702 let isCodeGenOnly = 1;
Marek Olsak5df00d62014-12-07 12:18:57 +0000703 let Size = 4;
Tom Stellard0c0008c2015-02-18 16:08:13 +0000704
705 // Pseudo instructions have no encodings, but adding this field here allows
706 // us to do:
707 // let sdst = xxx in {
708 // for multiclasses that include both real and pseudo instructions.
709 field bits<7> sdst = 0;
Marek Olsak5df00d62014-12-07 12:18:57 +0000710}
Christian Konig72d5d5c2013-02-21 15:16:44 +0000711
Marek Olsak367447c2015-01-27 17:25:11 +0000712class SOP2_Real_si<sop2 op, string opName, dag outs, dag ins, string asm> :
713 SOP2<outs, ins, asm, []>,
Marek Olsak5df00d62014-12-07 12:18:57 +0000714 SOP2e<op.SI>,
Tom Stellardd7e6f132015-04-08 01:09:26 +0000715 SIMCInstr<opName, SISubtarget.SI> {
716 let AssemblerPredicates = [isSICI];
717}
Matt Arsenault94812212014-11-14 18:18:16 +0000718
Marek Olsak367447c2015-01-27 17:25:11 +0000719class SOP2_Real_vi<sop2 op, string opName, dag outs, dag ins, string asm> :
720 SOP2<outs, ins, asm, []>,
Marek Olsak5df00d62014-12-07 12:18:57 +0000721 SOP2e<op.VI>,
Tom Stellardd7e6f132015-04-08 01:09:26 +0000722 SIMCInstr<opName, SISubtarget.VI> {
723 let AssemblerPredicates = [isVI];
724}
Marek Olsak5df00d62014-12-07 12:18:57 +0000725
Tom Stellardee21faa2015-02-18 16:08:09 +0000726multiclass SOP2_m <sop2 op, string opName, dag outs, dag ins, string asm,
727 list<dag> pattern> {
Marek Olsak5df00d62014-12-07 12:18:57 +0000728
Tom Stellardee21faa2015-02-18 16:08:09 +0000729 def "" : SOP2_Pseudo <opName, outs, ins, pattern>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000730
Tom Stellardee21faa2015-02-18 16:08:09 +0000731 def _si : SOP2_Real_si <op, opName, outs, ins, asm>;
732
733 def _vi : SOP2_Real_vi <op, opName, outs, ins, asm>;
734
Marek Olsak5df00d62014-12-07 12:18:57 +0000735}
736
Tom Stellardee21faa2015-02-18 16:08:09 +0000737multiclass SOP2_32 <sop2 op, string opName, list<dag> pattern> : SOP2_m <
738 op, opName, (outs SReg_32:$dst), (ins SSrc_32:$src0, SSrc_32:$src1),
739 opName#" $dst, $src0, $src1", pattern
740>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000741
Tom Stellardee21faa2015-02-18 16:08:09 +0000742multiclass SOP2_64 <sop2 op, string opName, list<dag> pattern> : SOP2_m <
743 op, opName, (outs SReg_64:$dst), (ins SSrc_64:$src0, SSrc_64:$src1),
744 opName#" $dst, $src0, $src1", pattern
745>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000746
Tom Stellardee21faa2015-02-18 16:08:09 +0000747multiclass SOP2_64_32 <sop2 op, string opName, list<dag> pattern> : SOP2_m <
748 op, opName, (outs SReg_64:$dst), (ins SSrc_64:$src0, SSrc_32:$src1),
749 opName#" $dst, $src0, $src1", pattern
750>;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000751
Tom Stellardb6550522015-01-12 19:33:18 +0000752class SOPC_Helper <bits<7> op, RegisterOperand rc, ValueType vt,
Matt Arsenault0cb92e12014-04-11 19:25:18 +0000753 string opName, PatLeaf cond> : SOPC <
Matt Arsenault4c0487b2015-08-05 16:42:54 +0000754 op, (outs), (ins rc:$src0, rc:$src1),
755 opName#" $src0, $src1", []> {
756 let Defs = [SCC];
757}
Matt Arsenault0cb92e12014-04-11 19:25:18 +0000758
759class SOPC_32<bits<7> op, string opName, PatLeaf cond = COND_NULL>
760 : SOPC_Helper<op, SSrc_32, i32, opName, cond>;
761
762class SOPC_64<bits<7> op, string opName, PatLeaf cond = COND_NULL>
763 : SOPC_Helper<op, SSrc_64, i64, opName, cond>;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000764
Marek Olsak5df00d62014-12-07 12:18:57 +0000765class SOPK_Pseudo <string opName, dag outs, dag ins, list<dag> pattern> :
766 SOPK <outs, ins, "", pattern>,
767 SIMCInstr<opName, SISubtarget.NONE> {
768 let isPseudo = 1;
Tom Stellard1ca873b2015-02-18 16:08:17 +0000769 let isCodeGenOnly = 1;
Marek Olsak5df00d62014-12-07 12:18:57 +0000770}
Christian Konig72d5d5c2013-02-21 15:16:44 +0000771
Marek Olsak367447c2015-01-27 17:25:11 +0000772class SOPK_Real_si <sopk op, string opName, dag outs, dag ins, string asm> :
773 SOPK <outs, ins, asm, []>,
Marek Olsak5df00d62014-12-07 12:18:57 +0000774 SOPKe <op.SI>,
Tom Stellardd7e6f132015-04-08 01:09:26 +0000775 SIMCInstr<opName, SISubtarget.SI> {
776 let AssemblerPredicates = [isSICI];
777 let isCodeGenOnly = 0;
778}
Marek Olsak5df00d62014-12-07 12:18:57 +0000779
Marek Olsak367447c2015-01-27 17:25:11 +0000780class SOPK_Real_vi <sopk op, string opName, dag outs, dag ins, string asm> :
781 SOPK <outs, ins, asm, []>,
Marek Olsak5df00d62014-12-07 12:18:57 +0000782 SOPKe <op.VI>,
Tom Stellardd7e6f132015-04-08 01:09:26 +0000783 SIMCInstr<opName, SISubtarget.VI> {
784 let AssemblerPredicates = [isVI];
785 let isCodeGenOnly = 0;
786}
Marek Olsak5df00d62014-12-07 12:18:57 +0000787
Tom Stellard8980dc32015-04-08 01:09:22 +0000788multiclass SOPK_m <sopk op, string opName, dag outs, dag ins, string opAsm,
789 string asm = opName#opAsm> {
790 def "" : SOPK_Pseudo <opName, outs, ins, []>;
791
792 def _si : SOPK_Real_si <op, opName, outs, ins, asm>;
793
794 def _vi : SOPK_Real_vi <op, opName, outs, ins, asm>;
795
796}
797
Marek Olsak5df00d62014-12-07 12:18:57 +0000798multiclass SOPK_32 <sopk op, string opName, list<dag> pattern> {
799 def "" : SOPK_Pseudo <opName, (outs SReg_32:$dst), (ins u16imm:$src0),
800 pattern>;
801
802 def _si : SOPK_Real_si <op, opName, (outs SReg_32:$dst), (ins u16imm:$src0),
Marek Olsak367447c2015-01-27 17:25:11 +0000803 opName#" $dst, $src0">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000804
805 def _vi : SOPK_Real_vi <op, opName, (outs SReg_32:$dst), (ins u16imm:$src0),
Marek Olsak367447c2015-01-27 17:25:11 +0000806 opName#" $dst, $src0">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000807}
808
809multiclass SOPK_SCC <sopk op, string opName, list<dag> pattern> {
Matt Arsenault4c0487b2015-08-05 16:42:54 +0000810 def "" : SOPK_Pseudo <opName, (outs),
811 (ins SReg_32:$src0, u16imm:$src1), pattern> {
812 let Defs = [SCC];
813 }
Marek Olsak5df00d62014-12-07 12:18:57 +0000814
Marek Olsak5df00d62014-12-07 12:18:57 +0000815
Matt Arsenault4c0487b2015-08-05 16:42:54 +0000816 def _si : SOPK_Real_si <op, opName, (outs),
817 (ins SReg_32:$sdst, u16imm:$simm16), opName#" $sdst, $simm16"> {
818 let Defs = [SCC];
819 }
820
821 def _vi : SOPK_Real_vi <op, opName, (outs),
822 (ins SReg_32:$sdst, u16imm:$simm16), opName#" $sdst, $simm16"> {
823 let Defs = [SCC];
Tom Stellard8980dc32015-04-08 01:09:22 +0000824 }
Marek Olsak5df00d62014-12-07 12:18:57 +0000825}
Christian Konig72d5d5c2013-02-21 15:16:44 +0000826
Tom Stellard8980dc32015-04-08 01:09:22 +0000827multiclass SOPK_32TIE <sopk op, string opName, list<dag> pattern> : SOPK_m <
828 op, opName, (outs SReg_32:$sdst), (ins SReg_32:$src0, u16imm:$simm16),
829 " $sdst, $simm16"
830>;
831
832multiclass SOPK_IMM32 <sopk op, string opName, dag outs, dag ins,
833 string argAsm, string asm = opName#argAsm> {
834
835 def "" : SOPK_Pseudo <opName, outs, ins, []>;
836
837 def _si : SOPK <outs, ins, asm, []>,
838 SOPK64e <op.SI>,
839 SIMCInstr<opName, SISubtarget.SI> {
840 let AssemblerPredicates = [isSICI];
841 let isCodeGenOnly = 0;
842 }
843
844 def _vi : SOPK <outs, ins, asm, []>,
845 SOPK64e <op.VI>,
846 SIMCInstr<opName, SISubtarget.VI> {
847 let AssemblerPredicates = [isVI];
848 let isCodeGenOnly = 0;
849 }
850}
Tom Stellardc470c962014-10-01 14:44:42 +0000851//===----------------------------------------------------------------------===//
852// SMRD classes
853//===----------------------------------------------------------------------===//
854
855class SMRD_Pseudo <string opName, dag outs, dag ins, list<dag> pattern> :
856 SMRD <outs, ins, "", pattern>,
857 SIMCInstr<opName, SISubtarget.NONE> {
858 let isPseudo = 1;
Tom Stellard1ca873b2015-02-18 16:08:17 +0000859 let isCodeGenOnly = 1;
Tom Stellardc470c962014-10-01 14:44:42 +0000860}
861
862class SMRD_Real_si <bits<5> op, string opName, bit imm, dag outs, dag ins,
863 string asm> :
864 SMRD <outs, ins, asm, []>,
865 SMRDe <op, imm>,
Tom Stellardd7e6f132015-04-08 01:09:26 +0000866 SIMCInstr<opName, SISubtarget.SI> {
867 let AssemblerPredicates = [isSICI];
868}
Tom Stellardc470c962014-10-01 14:44:42 +0000869
Marek Olsak5df00d62014-12-07 12:18:57 +0000870class SMRD_Real_vi <bits<8> op, string opName, bit imm, dag outs, dag ins,
871 string asm> :
872 SMRD <outs, ins, asm, []>,
873 SMEMe_vi <op, imm>,
Tom Stellardd7e6f132015-04-08 01:09:26 +0000874 SIMCInstr<opName, SISubtarget.VI> {
875 let AssemblerPredicates = [isVI];
876}
Marek Olsak5df00d62014-12-07 12:18:57 +0000877
Tom Stellardc470c962014-10-01 14:44:42 +0000878multiclass SMRD_m <bits<5> op, string opName, bit imm, dag outs, dag ins,
879 string asm, list<dag> pattern> {
880
881 def "" : SMRD_Pseudo <opName, outs, ins, pattern>;
882
883 def _si : SMRD_Real_si <op, opName, imm, outs, ins, asm>;
884
Matt Arsenault1991f5e2015-02-18 02:10:40 +0000885 // glc is only applicable to scalar stores, which are not yet
886 // implemented.
887 let glc = 0 in {
888 def _vi : SMRD_Real_vi <{0, 0, 0, op}, opName, imm, outs, ins, asm>;
889 }
Tom Stellardc470c962014-10-01 14:44:42 +0000890}
891
892multiclass SMRD_Helper <bits<5> op, string opName, RegisterClass baseClass,
Christian Konig9c7afd12013-03-18 11:33:50 +0000893 RegisterClass dstClass> {
Tom Stellardc470c962014-10-01 14:44:42 +0000894 defm _IMM : SMRD_m <
895 op, opName#"_IMM", 1, (outs dstClass:$dst),
Matt Arsenault4d7d3832014-04-15 22:32:49 +0000896 (ins baseClass:$sbase, u32imm:$offset),
Tom Stellardc470c962014-10-01 14:44:42 +0000897 opName#" $dst, $sbase, $offset", []
Christian Konig72d5d5c2013-02-21 15:16:44 +0000898 >;
899
Tom Stellarddee26a22015-08-06 19:28:30 +0000900 def _IMM_ci : SMRD <
901 (outs dstClass:$dst), (ins baseClass:$sbase, u32imm:$offset),
902 opName#" $dst, $sbase, $offset", []>, SMRD_IMMe_ci <op> {
903 let AssemblerPredicates = [isCI];
904 }
905
Tom Stellardc470c962014-10-01 14:44:42 +0000906 defm _SGPR : SMRD_m <
907 op, opName#"_SGPR", 0, (outs dstClass:$dst),
Christian Konig9c7afd12013-03-18 11:33:50 +0000908 (ins baseClass:$sbase, SReg_32:$soff),
Tom Stellardc470c962014-10-01 14:44:42 +0000909 opName#" $dst, $sbase, $soff", []
Christian Konig72d5d5c2013-02-21 15:16:44 +0000910 >;
911}
912
913//===----------------------------------------------------------------------===//
914// Vector ALU classes
915//===----------------------------------------------------------------------===//
916
Tom Stellardb4a313a2014-08-01 00:32:39 +0000917// This must always be right before the operand being input modified.
918def InputMods : OperandWithDefaultOps <i32, (ops (i32 0))> {
919 let PrintMethod = "printOperandAndMods";
920}
Tom Stellardd7e6f132015-04-08 01:09:26 +0000921
922def InputModsMatchClass : AsmOperandClass {
923 let Name = "RegWithInputMods";
924}
925
Tom Stellardb4a313a2014-08-01 00:32:39 +0000926def InputModsNoDefault : Operand <i32> {
927 let PrintMethod = "printOperandAndMods";
Tom Stellardd7e6f132015-04-08 01:09:26 +0000928 let ParserMatchClass = InputModsMatchClass;
Tom Stellardb4a313a2014-08-01 00:32:39 +0000929}
930
931class getNumSrcArgs<ValueType Src1, ValueType Src2> {
932 int ret =
933 !if (!eq(Src1.Value, untyped.Value), 1, // VOP1
934 !if (!eq(Src2.Value, untyped.Value), 2, // VOP2
935 3)); // VOP3
936}
937
938// Returns the register class to use for the destination of VOP[123C]
939// instructions for the given VT.
940class getVALUDstForVT<ValueType VT> {
Tom Stellardc0503922015-03-12 21:34:22 +0000941 RegisterOperand ret = !if(!eq(VT.Size, 32), VOPDstOperand<VGPR_32>,
942 !if(!eq(VT.Size, 64), VOPDstOperand<VReg_64>,
943 VOPDstOperand<SReg_64>)); // else VT == i1
Tom Stellardb4a313a2014-08-01 00:32:39 +0000944}
945
946// Returns the register class to use for source 0 of VOP[12C]
947// instructions for the given VT.
948class getVOPSrc0ForVT<ValueType VT> {
Tom Stellardb6550522015-01-12 19:33:18 +0000949 RegisterOperand ret = !if(!eq(VT.Size, 32), VSrc_32, VSrc_64);
Tom Stellardb4a313a2014-08-01 00:32:39 +0000950}
951
952// Returns the register class to use for source 1 of VOP[12C] for the
953// given VT.
954class getVOPSrc1ForVT<ValueType VT> {
Tom Stellard45c0b3a2015-01-07 20:59:25 +0000955 RegisterClass ret = !if(!eq(VT.Size, 32), VGPR_32, VReg_64);
Tom Stellardb4a313a2014-08-01 00:32:39 +0000956}
957
Tom Stellardb4a313a2014-08-01 00:32:39 +0000958// Returns the register class to use for sources of VOP3 instructions for the
959// given VT.
960class getVOP3SrcForVT<ValueType VT> {
Tom Stellardb6550522015-01-12 19:33:18 +0000961 RegisterOperand ret = !if(!eq(VT.Size, 32), VCSrc_32, VCSrc_64);
Tom Stellardb4a313a2014-08-01 00:32:39 +0000962}
963
Tom Stellardb4a313a2014-08-01 00:32:39 +0000964// Returns 1 if the source arguments have modifiers, 0 if they do not.
965class hasModifiers<ValueType SrcVT> {
966 bit ret = !if(!eq(SrcVT.Value, f32.Value), 1,
967 !if(!eq(SrcVT.Value, f64.Value), 1, 0));
968}
969
970// Returns the input arguments for VOP[12C] instructions for the given SrcVT.
Tom Stellardb6550522015-01-12 19:33:18 +0000971class getIns32 <RegisterOperand Src0RC, RegisterClass Src1RC, int NumSrcArgs> {
Tom Stellardb4a313a2014-08-01 00:32:39 +0000972 dag ret = !if(!eq(NumSrcArgs, 1), (ins Src0RC:$src0), // VOP1
973 !if(!eq(NumSrcArgs, 2), (ins Src0RC:$src0, Src1RC:$src1), // VOP2
974 (ins)));
975}
976
977// Returns the input arguments for VOP3 instructions for the given SrcVT.
Tom Stellardb6550522015-01-12 19:33:18 +0000978class getIns64 <RegisterOperand Src0RC, RegisterOperand Src1RC,
979 RegisterOperand Src2RC, int NumSrcArgs,
Tom Stellardb4a313a2014-08-01 00:32:39 +0000980 bit HasModifiers> {
981
982 dag ret =
983 !if (!eq(NumSrcArgs, 1),
984 !if (!eq(HasModifiers, 1),
985 // VOP1 with modifiers
986 (ins InputModsNoDefault:$src0_modifiers, Src0RC:$src0,
Matt Arsenault97069782014-09-30 19:49:48 +0000987 ClampMod:$clamp, omod:$omod)
Tom Stellardb4a313a2014-08-01 00:32:39 +0000988 /* else */,
989 // VOP1 without modifiers
990 (ins Src0RC:$src0)
991 /* endif */ ),
992 !if (!eq(NumSrcArgs, 2),
993 !if (!eq(HasModifiers, 1),
994 // VOP 2 with modifiers
995 (ins InputModsNoDefault:$src0_modifiers, Src0RC:$src0,
996 InputModsNoDefault:$src1_modifiers, Src1RC:$src1,
Matt Arsenault97069782014-09-30 19:49:48 +0000997 ClampMod:$clamp, omod:$omod)
Tom Stellardb4a313a2014-08-01 00:32:39 +0000998 /* else */,
999 // VOP2 without modifiers
1000 (ins Src0RC:$src0, Src1RC:$src1)
1001 /* endif */ )
1002 /* NumSrcArgs == 3 */,
1003 !if (!eq(HasModifiers, 1),
1004 // VOP3 with modifiers
1005 (ins InputModsNoDefault:$src0_modifiers, Src0RC:$src0,
1006 InputModsNoDefault:$src1_modifiers, Src1RC:$src1,
1007 InputModsNoDefault:$src2_modifiers, Src2RC:$src2,
Matt Arsenault97069782014-09-30 19:49:48 +00001008 ClampMod:$clamp, omod:$omod)
Tom Stellardb4a313a2014-08-01 00:32:39 +00001009 /* else */,
1010 // VOP3 without modifiers
1011 (ins Src0RC:$src0, Src1RC:$src1, Src2RC:$src2)
1012 /* endif */ )));
1013}
1014
1015// Returns the assembly string for the inputs and outputs of a VOP[12C]
1016// instruction. This does not add the _e32 suffix, so it can be reused
1017// by getAsm64.
1018class getAsm32 <int NumSrcArgs> {
1019 string src1 = ", $src1";
1020 string src2 = ", $src2";
Tom Stellardc0503922015-03-12 21:34:22 +00001021 string ret = "$dst, $src0"#
Tom Stellardb4a313a2014-08-01 00:32:39 +00001022 !if(!eq(NumSrcArgs, 1), "", src1)#
1023 !if(!eq(NumSrcArgs, 3), src2, "");
1024}
1025
1026// Returns the assembly string for the inputs and outputs of a VOP3
1027// instruction.
1028class getAsm64 <int NumSrcArgs, bit HasModifiers> {
Matt Arsenault268757b2015-01-15 23:17:03 +00001029 string src0 = !if(!eq(NumSrcArgs, 1), "$src0_modifiers", "$src0_modifiers,");
Matt Arsenault97069782014-09-30 19:49:48 +00001030 string src1 = !if(!eq(NumSrcArgs, 1), "",
1031 !if(!eq(NumSrcArgs, 2), " $src1_modifiers",
1032 " $src1_modifiers,"));
1033 string src2 = !if(!eq(NumSrcArgs, 3), " $src2_modifiers", "");
Tom Stellardb4a313a2014-08-01 00:32:39 +00001034 string ret =
1035 !if(!eq(HasModifiers, 0),
1036 getAsm32<NumSrcArgs>.ret,
Tom Stellardc0503922015-03-12 21:34:22 +00001037 "$dst, "#src0#src1#src2#"$clamp"#"$omod");
Tom Stellardb4a313a2014-08-01 00:32:39 +00001038}
1039
1040
1041class VOPProfile <list<ValueType> _ArgVT> {
1042
1043 field list<ValueType> ArgVT = _ArgVT;
1044
1045 field ValueType DstVT = ArgVT[0];
1046 field ValueType Src0VT = ArgVT[1];
1047 field ValueType Src1VT = ArgVT[2];
1048 field ValueType Src2VT = ArgVT[3];
Tom Stellardc0503922015-03-12 21:34:22 +00001049 field RegisterOperand DstRC = getVALUDstForVT<DstVT>.ret;
Tom Stellardb6550522015-01-12 19:33:18 +00001050 field RegisterOperand Src0RC32 = getVOPSrc0ForVT<Src0VT>.ret;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001051 field RegisterClass Src1RC32 = getVOPSrc1ForVT<Src1VT>.ret;
Tom Stellardb6550522015-01-12 19:33:18 +00001052 field RegisterOperand Src0RC64 = getVOP3SrcForVT<Src0VT>.ret;
1053 field RegisterOperand Src1RC64 = getVOP3SrcForVT<Src1VT>.ret;
1054 field RegisterOperand Src2RC64 = getVOP3SrcForVT<Src2VT>.ret;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001055
1056 field int NumSrcArgs = getNumSrcArgs<Src1VT, Src2VT>.ret;
1057 field bit HasModifiers = hasModifiers<Src0VT>.ret;
1058
1059 field dag Outs = (outs DstRC:$dst);
1060
1061 field dag Ins32 = getIns32<Src0RC32, Src1RC32, NumSrcArgs>.ret;
1062 field dag Ins64 = getIns64<Src0RC64, Src1RC64, Src2RC64, NumSrcArgs,
1063 HasModifiers>.ret;
1064
Tom Stellardc0503922015-03-12 21:34:22 +00001065 field string Asm32 = getAsm32<NumSrcArgs>.ret;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001066 field string Asm64 = getAsm64<NumSrcArgs, HasModifiers>.ret;
1067}
1068
Tom Stellard245c15f2015-05-26 15:55:52 +00001069// FIXME: I think these F16/I16 profiles will need to use f16/i16 types in order
Tom Stellardd1f0f022015-04-23 19:33:54 +00001070// for the instruction patterns to work.
1071def VOP_F16_F16 : VOPProfile <[f32, f32, untyped, untyped]>;
1072def VOP_F16_I16 : VOPProfile <[f32, i32, untyped, untyped]>;
1073def VOP_I16_F16 : VOPProfile <[i32, f32, untyped, untyped]>;
1074
Tom Stellard245c15f2015-05-26 15:55:52 +00001075def VOP_F16_F16_F16 : VOPProfile <[f32, f32, f32, untyped]>;
1076def VOP_F16_F16_I16 : VOPProfile <[f32, f32, i32, untyped]>;
1077def VOP_I16_I16_I16 : VOPProfile <[i32, i32, i32, untyped]>;
1078
Tom Stellardb4a313a2014-08-01 00:32:39 +00001079def VOP_F32_F32 : VOPProfile <[f32, f32, untyped, untyped]>;
1080def VOP_F32_F64 : VOPProfile <[f32, f64, untyped, untyped]>;
1081def VOP_F32_I32 : VOPProfile <[f32, i32, untyped, untyped]>;
1082def VOP_F64_F32 : VOPProfile <[f64, f32, untyped, untyped]>;
1083def VOP_F64_F64 : VOPProfile <[f64, f64, untyped, untyped]>;
1084def VOP_F64_I32 : VOPProfile <[f64, i32, untyped, untyped]>;
1085def VOP_I32_F32 : VOPProfile <[i32, f32, untyped, untyped]>;
1086def VOP_I32_F64 : VOPProfile <[i32, f64, untyped, untyped]>;
1087def VOP_I32_I32 : VOPProfile <[i32, i32, untyped, untyped]>;
1088
1089def VOP_F32_F32_F32 : VOPProfile <[f32, f32, f32, untyped]>;
1090def VOP_F32_F32_I32 : VOPProfile <[f32, f32, i32, untyped]>;
1091def VOP_F64_F64_F64 : VOPProfile <[f64, f64, f64, untyped]>;
1092def VOP_F64_F64_I32 : VOPProfile <[f64, f64, i32, untyped]>;
1093def VOP_I32_F32_F32 : VOPProfile <[i32, f32, f32, untyped]>;
Marek Olsak11057ee2015-02-03 17:38:01 +00001094def VOP_I32_F32_I32 : VOPProfile <[i32, f32, i32, untyped]>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001095def VOP_I32_I32_I32 : VOPProfile <[i32, i32, i32, untyped]>;
1096def VOP_I32_I32_I32_VCC : VOPProfile <[i32, i32, i32, untyped]> {
Tom Stellard73ae1cb2014-09-23 21:26:25 +00001097 let Src0RC32 = VCSrc_32;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001098}
Matt Arsenault4831ce52015-01-06 23:00:37 +00001099
1100def VOP_I1_F32_I32 : VOPProfile <[i1, f32, i32, untyped]> {
1101 let Ins64 = (ins InputModsNoDefault:$src0_modifiers, Src0RC64:$src0, Src1RC64:$src1);
Tom Stellardc0503922015-03-12 21:34:22 +00001102 let Asm64 = "$dst, $src0_modifiers, $src1";
Matt Arsenault4831ce52015-01-06 23:00:37 +00001103}
1104
1105def VOP_I1_F64_I32 : VOPProfile <[i1, f64, i32, untyped]> {
1106 let Ins64 = (ins InputModsNoDefault:$src0_modifiers, Src0RC64:$src0, Src1RC64:$src1);
Tom Stellardc0503922015-03-12 21:34:22 +00001107 let Asm64 = "$dst, $src0_modifiers, $src1";
Matt Arsenault4831ce52015-01-06 23:00:37 +00001108}
1109
Tom Stellardb4a313a2014-08-01 00:32:39 +00001110def VOP_I64_I64_I32 : VOPProfile <[i64, i64, i32, untyped]>;
Marek Olsak707a6d02015-02-03 21:53:01 +00001111def VOP_I64_I32_I64 : VOPProfile <[i64, i32, i64, untyped]>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001112def VOP_I64_I64_I64 : VOPProfile <[i64, i64, i64, untyped]>;
Tom Stellard5224df32015-03-10 16:16:44 +00001113def VOP_CNDMASK : VOPProfile <[i32, i32, i32, untyped]> {
1114 let Ins32 = (ins Src0RC32:$src0, Src1RC32:$src1, VCCReg:$src2);
1115 let Ins64 = (ins Src0RC64:$src0, Src1RC64:$src1, SSrc_64:$src2);
Tom Stellardc0503922015-03-12 21:34:22 +00001116 let Asm64 = "$dst, $src0, $src1, $src2";
Tom Stellard5224df32015-03-10 16:16:44 +00001117}
Tom Stellardb4a313a2014-08-01 00:32:39 +00001118
1119def VOP_F32_F32_F32_F32 : VOPProfile <[f32, f32, f32, f32]>;
Matt Arsenault70120fa2015-02-21 21:29:00 +00001120def VOP_MADK : VOPProfile <[f32, f32, f32, f32]> {
1121 field dag Ins = (ins VCSrc_32:$src0, VGPR_32:$vsrc1, u32imm:$src2);
Tom Stellardc0503922015-03-12 21:34:22 +00001122 field string Asm = "$dst, $src0, $vsrc1, $src2";
Matt Arsenault70120fa2015-02-21 21:29:00 +00001123}
Tom Stellarddb5a11f2015-07-13 15:47:57 +00001124def VOP_MAC : VOPProfile <[f32, f32, f32, f32]> {
1125 let Ins32 = (ins Src0RC32:$src0, Src1RC32:$src1, VGPR_32:$src2);
1126 let Ins64 = getIns64<Src0RC64, Src1RC64, RegisterOperand<VGPR_32>, 3,
1127 HasModifiers>.ret;
1128 let Asm32 = getAsm32<2>.ret;
1129 let Asm64 = getAsm64<2, HasModifiers>.ret;
1130}
Tom Stellardb4a313a2014-08-01 00:32:39 +00001131def VOP_F64_F64_F64_F64 : VOPProfile <[f64, f64, f64, f64]>;
1132def VOP_I32_I32_I32_I32 : VOPProfile <[i32, i32, i32, i32]>;
1133def VOP_I64_I32_I32_I64 : VOPProfile <[i64, i32, i32, i64]>;
1134
1135
Christian Konigf741fbf2013-02-26 17:52:42 +00001136class VOP <string opName> {
1137 string OpName = opName;
1138}
1139
Christian Konig3c145802013-03-27 09:12:59 +00001140class VOP2_REV <string revOp, bit isOrig> {
1141 string RevOp = revOp;
1142 bit IsOrig = isOrig;
1143}
1144
Matt Arsenault9903ccf2014-09-08 15:07:27 +00001145class AtomicNoRet <string noRetOp, bit isRet> {
1146 string NoRetOp = noRetOp;
1147 bit IsRet = isRet;
1148}
1149
Tom Stellard94d2e992014-10-07 23:51:34 +00001150class VOP1_Pseudo <dag outs, dag ins, list<dag> pattern, string opName> :
1151 VOP1Common <outs, ins, "", pattern>,
Marek Olsak5df00d62014-12-07 12:18:57 +00001152 VOP <opName>,
Tom Stellardd7e6f132015-04-08 01:09:26 +00001153 SIMCInstr <opName#"_e32", SISubtarget.NONE>,
1154 MnemonicAlias<opName#"_e32", opName> {
Tom Stellard94d2e992014-10-07 23:51:34 +00001155 let isPseudo = 1;
Tom Stellard1ca873b2015-02-18 16:08:17 +00001156 let isCodeGenOnly = 1;
Tom Stellardc34c37a2015-02-18 16:08:15 +00001157
1158 field bits<8> vdst;
1159 field bits<9> src0;
Tom Stellard94d2e992014-10-07 23:51:34 +00001160}
1161
Tom Stellard23c2c3d2015-03-20 15:14:21 +00001162class VOP1_Real_si <string opName, vop1 op, dag outs, dag ins, string asm> :
1163 VOP1<op.SI, outs, ins, asm, []>,
Tom Stellardd1f0f022015-04-23 19:33:54 +00001164 SIMCInstr <opName#"_e32", SISubtarget.SI> {
1165 let AssemblerPredicate = SIAssemblerPredicate;
1166}
Tom Stellard23c2c3d2015-03-20 15:14:21 +00001167
1168class VOP1_Real_vi <string opName, vop1 op, dag outs, dag ins, string asm> :
1169 VOP1<op.VI, outs, ins, asm, []>,
Tom Stellardd1f0f022015-04-23 19:33:54 +00001170 SIMCInstr <opName#"_e32", SISubtarget.VI> {
1171 let AssemblerPredicates = [isVI];
1172}
Tom Stellard23c2c3d2015-03-20 15:14:21 +00001173
Tom Stellard94d2e992014-10-07 23:51:34 +00001174multiclass VOP1_m <vop1 op, dag outs, dag ins, string asm, list<dag> pattern,
1175 string opName> {
1176 def "" : VOP1_Pseudo <outs, ins, pattern, opName>;
1177
Tom Stellard23c2c3d2015-03-20 15:14:21 +00001178 def _si : VOP1_Real_si <opName, op, outs, ins, asm>;
1179
1180 def _vi : VOP1_Real_vi <opName, op, outs, ins, asm>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001181}
1182
Marek Olsak3ecf5082015-02-03 21:53:05 +00001183multiclass VOP1SI_m <vop1 op, dag outs, dag ins, string asm, list<dag> pattern,
1184 string opName> {
1185 def "" : VOP1_Pseudo <outs, ins, pattern, opName>;
1186
Tom Stellard23c2c3d2015-03-20 15:14:21 +00001187 def _si : VOP1_Real_si <opName, op, outs, ins, asm>;
Marek Olsak3ecf5082015-02-03 21:53:05 +00001188}
1189
Marek Olsak5df00d62014-12-07 12:18:57 +00001190class VOP2_Pseudo <dag outs, dag ins, list<dag> pattern, string opName> :
1191 VOP2Common <outs, ins, "", pattern>,
1192 VOP <opName>,
Tom Stellardd7e6f132015-04-08 01:09:26 +00001193 SIMCInstr<opName#"_e32", SISubtarget.NONE>,
1194 MnemonicAlias<opName#"_e32", opName> {
Marek Olsak5df00d62014-12-07 12:18:57 +00001195 let isPseudo = 1;
Tom Stellard1ca873b2015-02-18 16:08:17 +00001196 let isCodeGenOnly = 1;
Marek Olsak5df00d62014-12-07 12:18:57 +00001197}
1198
Tom Stellard3b0dab92015-03-20 15:14:23 +00001199class VOP2_Real_si <string opName, vop2 op, dag outs, dag ins, string asm> :
1200 VOP2 <op.SI, outs, ins, opName#asm, []>,
Tom Stellardd7e6f132015-04-08 01:09:26 +00001201 SIMCInstr <opName#"_e32", SISubtarget.SI> {
1202 let AssemblerPredicates = [isSICI];
1203}
Tom Stellard3b0dab92015-03-20 15:14:23 +00001204
1205class VOP2_Real_vi <string opName, vop2 op, dag outs, dag ins, string asm> :
Marek Olsak2a1c9d02015-03-27 19:10:06 +00001206 VOP2 <op.VI, outs, ins, opName#asm, []>,
Tom Stellardd7e6f132015-04-08 01:09:26 +00001207 SIMCInstr <opName#"_e32", SISubtarget.VI> {
1208 let AssemblerPredicates = [isVI];
1209}
Tom Stellard3b0dab92015-03-20 15:14:23 +00001210
Marek Olsakf0b130a2015-01-15 18:43:06 +00001211multiclass VOP2SI_m <vop2 op, dag outs, dag ins, string asm, list<dag> pattern,
Marek Olsak7585a292015-02-03 17:38:05 +00001212 string opName, string revOp> {
Marek Olsakf0b130a2015-01-15 18:43:06 +00001213 def "" : VOP2_Pseudo <outs, ins, pattern, opName>,
Marek Olsak7585a292015-02-03 17:38:05 +00001214 VOP2_REV<revOp#"_e32", !eq(revOp, opName)>;
Marek Olsakf0b130a2015-01-15 18:43:06 +00001215
Tom Stellard3b0dab92015-03-20 15:14:23 +00001216 def _si : VOP2_Real_si <opName, op, outs, ins, asm>;
Marek Olsakf0b130a2015-01-15 18:43:06 +00001217}
1218
Marek Olsak5df00d62014-12-07 12:18:57 +00001219multiclass VOP2_m <vop2 op, dag outs, dag ins, string asm, list<dag> pattern,
Marek Olsak7585a292015-02-03 17:38:05 +00001220 string opName, string revOp> {
Marek Olsak5df00d62014-12-07 12:18:57 +00001221 def "" : VOP2_Pseudo <outs, ins, pattern, opName>,
Marek Olsak7585a292015-02-03 17:38:05 +00001222 VOP2_REV<revOp#"_e32", !eq(revOp, opName)>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001223
Tom Stellard3b0dab92015-03-20 15:14:23 +00001224 def _si : VOP2_Real_si <opName, op, outs, ins, asm>;
1225
1226 def _vi : VOP2_Real_vi <opName, op, outs, ins, asm>;
1227
Tom Stellard94d2e992014-10-07 23:51:34 +00001228}
1229
Tom Stellardb4a313a2014-08-01 00:32:39 +00001230class VOP3DisableFields <bit HasSrc1, bit HasSrc2, bit HasModifiers> {
1231
1232 bits<2> src0_modifiers = !if(HasModifiers, ?, 0);
1233 bits<2> src1_modifiers = !if(HasModifiers, !if(HasSrc1, ?, 0), 0);
Matt Arsenault096ec1e2015-02-18 02:15:30 +00001234 bits<2> src2_modifiers = !if(HasModifiers, !if(HasSrc2, ?, 0), 0);
Tom Stellardb4a313a2014-08-01 00:32:39 +00001235 bits<2> omod = !if(HasModifiers, ?, 0);
1236 bits<1> clamp = !if(HasModifiers, ?, 0);
1237 bits<9> src1 = !if(HasSrc1, ?, 0);
1238 bits<9> src2 = !if(HasSrc2, ?, 0);
1239}
1240
Matt Arsenault096ec1e2015-02-18 02:15:30 +00001241class VOP3DisableModFields <bit HasSrc0Mods,
1242 bit HasSrc1Mods = 0,
1243 bit HasSrc2Mods = 0,
1244 bit HasOutputMods = 0> {
1245 bits<2> src0_modifiers = !if(HasSrc0Mods, ?, 0);
1246 bits<2> src1_modifiers = !if(HasSrc1Mods, ?, 0);
1247 bits<2> src2_modifiers = !if(HasSrc2Mods, ?, 0);
1248 bits<2> omod = !if(HasOutputMods, ?, 0);
1249 bits<1> clamp = !if(HasOutputMods, ?, 0);
1250}
1251
Tom Stellardbda32c92014-07-21 17:44:29 +00001252class VOP3_Pseudo <dag outs, dag ins, list<dag> pattern, string opName> :
1253 VOP3Common <outs, ins, "", pattern>,
1254 VOP <opName>,
Tom Stellardd7e6f132015-04-08 01:09:26 +00001255 SIMCInstr<opName#"_e64", SISubtarget.NONE>,
1256 MnemonicAlias<opName#"_e64", opName> {
Tom Stellardbda32c92014-07-21 17:44:29 +00001257 let isPseudo = 1;
Tom Stellard1ca873b2015-02-18 16:08:17 +00001258 let isCodeGenOnly = 1;
Tom Stellardbda32c92014-07-21 17:44:29 +00001259}
1260
1261class VOP3_Real_si <bits<9> op, dag outs, dag ins, string asm, string opName> :
Marek Olsak5df00d62014-12-07 12:18:57 +00001262 VOP3Common <outs, ins, asm, []>,
1263 VOP3e <op>,
Tom Stellardd7e6f132015-04-08 01:09:26 +00001264 SIMCInstr<opName#"_e64", SISubtarget.SI> {
1265 let AssemblerPredicates = [isSICI];
1266}
Tom Stellardbda32c92014-07-21 17:44:29 +00001267
Marek Olsak5df00d62014-12-07 12:18:57 +00001268class VOP3_Real_vi <bits<10> op, dag outs, dag ins, string asm, string opName> :
1269 VOP3Common <outs, ins, asm, []>,
1270 VOP3e_vi <op>,
Tom Stellardd7e6f132015-04-08 01:09:26 +00001271 SIMCInstr <opName#"_e64", SISubtarget.VI> {
1272 let AssemblerPredicates = [isVI];
1273}
Marek Olsak5df00d62014-12-07 12:18:57 +00001274
Matt Arsenault692acf12015-02-14 03:02:23 +00001275class VOP3b_Real_si <bits<9> op, dag outs, dag ins, string asm, string opName> :
1276 VOP3Common <outs, ins, asm, []>,
1277 VOP3be <op>,
Tom Stellardd7e6f132015-04-08 01:09:26 +00001278 SIMCInstr<opName#"_e64", SISubtarget.SI> {
1279 let AssemblerPredicates = [isSICI];
1280}
Matt Arsenault692acf12015-02-14 03:02:23 +00001281
1282class VOP3b_Real_vi <bits<10> op, dag outs, dag ins, string asm, string opName> :
1283 VOP3Common <outs, ins, asm, []>,
1284 VOP3be_vi <op>,
Tom Stellardd7e6f132015-04-08 01:09:26 +00001285 SIMCInstr <opName#"_e64", SISubtarget.VI> {
1286 let AssemblerPredicates = [isVI];
1287}
Matt Arsenault692acf12015-02-14 03:02:23 +00001288
Marek Olsak5df00d62014-12-07 12:18:57 +00001289multiclass VOP3_m <vop op, dag outs, dag ins, string asm, list<dag> pattern,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001290 string opName, int NumSrcArgs, bit HasMods = 1> {
Tom Stellardc721a232014-05-16 20:56:47 +00001291
Tom Stellardbda32c92014-07-21 17:44:29 +00001292 def "" : VOP3_Pseudo <outs, ins, pattern, opName>;
Tom Stellardc721a232014-05-16 20:56:47 +00001293
Tom Stellard845bb3c2014-10-07 23:51:41 +00001294 def _si : VOP3_Real_si <op.SI3, outs, ins, asm, opName>,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001295 VOP3DisableFields<!if(!eq(NumSrcArgs, 1), 0, 1),
1296 !if(!eq(NumSrcArgs, 2), 0, 1),
1297 HasMods>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001298 def _vi : VOP3_Real_vi <op.VI3, outs, ins, asm, opName>,
1299 VOP3DisableFields<!if(!eq(NumSrcArgs, 1), 0, 1),
1300 !if(!eq(NumSrcArgs, 2), 0, 1),
1301 HasMods>;
1302}
Tom Stellardc721a232014-05-16 20:56:47 +00001303
Marek Olsak5df00d62014-12-07 12:18:57 +00001304// VOP3_m without source modifiers
Matt Arsenault65fa1c42015-02-18 02:15:27 +00001305multiclass VOP3_m_nomods <vop op, dag outs, dag ins, string asm, list<dag> pattern,
Marek Olsak5df00d62014-12-07 12:18:57 +00001306 string opName, int NumSrcArgs, bit HasMods = 1> {
1307
1308 def "" : VOP3_Pseudo <outs, ins, pattern, opName>;
1309
1310 let src0_modifiers = 0,
1311 src1_modifiers = 0,
Matt Arsenault65fa1c42015-02-18 02:15:27 +00001312 src2_modifiers = 0,
1313 clamp = 0,
1314 omod = 0 in {
Marek Olsak5df00d62014-12-07 12:18:57 +00001315 def _si : VOP3_Real_si <op.SI3, outs, ins, asm, opName>;
1316 def _vi : VOP3_Real_vi <op.VI3, outs, ins, asm, opName>;
1317 }
Tom Stellardc721a232014-05-16 20:56:47 +00001318}
1319
Tom Stellard94d2e992014-10-07 23:51:34 +00001320multiclass VOP3_1_m <vop op, dag outs, dag ins, string asm,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001321 list<dag> pattern, string opName, bit HasMods = 1> {
Tom Stellardbda32c92014-07-21 17:44:29 +00001322
1323 def "" : VOP3_Pseudo <outs, ins, pattern, opName>;
1324
Tom Stellard94d2e992014-10-07 23:51:34 +00001325 def _si : VOP3_Real_si <op.SI3, outs, ins, asm, opName>,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001326 VOP3DisableFields<0, 0, HasMods>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001327
1328 def _vi : VOP3_Real_vi <op.VI3, outs, ins, asm, opName>,
1329 VOP3DisableFields<0, 0, HasMods>;
Tom Stellardbda32c92014-07-21 17:44:29 +00001330}
1331
Marek Olsak3ecf5082015-02-03 21:53:05 +00001332multiclass VOP3SI_1_m <vop op, dag outs, dag ins, string asm,
1333 list<dag> pattern, string opName, bit HasMods = 1> {
1334
1335 def "" : VOP3_Pseudo <outs, ins, pattern, opName>;
1336
1337 def _si : VOP3_Real_si <op.SI3, outs, ins, asm, opName>,
1338 VOP3DisableFields<0, 0, HasMods>;
1339 // No VI instruction. This class is for SI only.
1340}
1341
Tom Stellardbec5a242014-10-07 23:51:38 +00001342multiclass VOP3_2_m <vop op, dag outs, dag ins, string asm,
Marek Olsak7585a292015-02-03 17:38:05 +00001343 list<dag> pattern, string opName, string revOp,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001344 bit HasMods = 1, bit UseFullOp = 0> {
1345
1346 def "" : VOP3_Pseudo <outs, ins, pattern, opName>,
Marek Olsak7585a292015-02-03 17:38:05 +00001347 VOP2_REV<revOp#"_e64", !eq(revOp, opName)>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001348
Marek Olsak191507e2015-02-03 17:38:12 +00001349 def _si : VOP3_Real_si <op.SI3, outs, ins, asm, opName>,
Marek Olsak5df00d62014-12-07 12:18:57 +00001350 VOP3DisableFields<1, 0, HasMods>;
1351
Marek Olsak191507e2015-02-03 17:38:12 +00001352 def _vi : VOP3_Real_vi <op.VI3, outs, ins, asm, opName>,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001353 VOP3DisableFields<1, 0, HasMods>;
1354}
1355
Marek Olsak191507e2015-02-03 17:38:12 +00001356multiclass VOP3SI_2_m <vop op, dag outs, dag ins, string asm,
1357 list<dag> pattern, string opName, string revOp,
1358 bit HasMods = 1, bit UseFullOp = 0> {
1359
1360 def "" : VOP3_Pseudo <outs, ins, pattern, opName>,
1361 VOP2_REV<revOp#"_e64", !eq(revOp, opName)>;
1362
1363 def _si : VOP3_Real_si <op.SI3, outs, ins, asm, opName>,
1364 VOP3DisableFields<1, 0, HasMods>;
1365
1366 // No VI instruction. This class is for SI only.
1367}
1368
Matt Arsenault692acf12015-02-14 03:02:23 +00001369// XXX - Is v_div_scale_{f32|f64} only available in vop3b without
1370// option of implicit vcc use?
Tom Stellard845bb3c2014-10-07 23:51:41 +00001371multiclass VOP3b_2_m <vop op, dag outs, dag ins, string asm,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001372 list<dag> pattern, string opName, string revOp,
1373 bit HasMods = 1, bit UseFullOp = 0> {
1374 def "" : VOP3_Pseudo <outs, ins, pattern, opName>,
1375 VOP2_REV<revOp#"_e64", !eq(revOp, opName)>;
1376
1377 // The VOP2 variant puts the carry out into VCC, the VOP3 variant
1378 // can write it into any SGPR. We currently don't use the carry out,
1379 // so for now hardcode it to VCC as well.
1380 let sdst = SIOperand.VCC, Defs = [VCC] in {
Matt Arsenault692acf12015-02-14 03:02:23 +00001381 def _si : VOP3b_Real_si <op.SI3, outs, ins, asm, opName>,
1382 VOP3DisableFields<1, 0, HasMods>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001383
Matt Arsenault692acf12015-02-14 03:02:23 +00001384 def _vi : VOP3b_Real_vi <op.VI3, outs, ins, asm, opName>,
1385 VOP3DisableFields<1, 0, HasMods>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001386 } // End sdst = SIOperand.VCC, Defs = [VCC]
1387}
1388
Matt Arsenault31ec5982015-02-14 03:40:35 +00001389multiclass VOP3b_3_m <vop op, dag outs, dag ins, string asm,
1390 list<dag> pattern, string opName, string revOp,
1391 bit HasMods = 1, bit UseFullOp = 0> {
1392 def "" : VOP3_Pseudo <outs, ins, pattern, opName>;
1393
1394
1395 def _si : VOP3b_Real_si <op.SI3, outs, ins, asm, opName>,
1396 VOP3DisableFields<1, 1, HasMods>;
1397
1398 def _vi : VOP3b_Real_vi <op.VI3, outs, ins, asm, opName>,
1399 VOP3DisableFields<1, 1, HasMods>;
1400}
1401
Tom Stellard0aec5872014-10-07 23:51:39 +00001402multiclass VOP3_C_m <vop op, dag outs, dag ins, string asm,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001403 list<dag> pattern, string opName,
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +00001404 bit HasMods, bit defExec, string revOp> {
Tom Stellardbda32c92014-07-21 17:44:29 +00001405
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +00001406 def "" : VOP3_Pseudo <outs, ins, pattern, opName>,
Matt Arsenault88a13c62015-03-23 18:45:41 +00001407 VOP2_REV<revOp#"_e64", !eq(revOp, opName)>;
Tom Stellardbda32c92014-07-21 17:44:29 +00001408
Tom Stellard0aec5872014-10-07 23:51:39 +00001409 def _si : VOP3_Real_si <op.SI3, outs, ins, asm, opName>,
Marek Olsak5df00d62014-12-07 12:18:57 +00001410 VOP3DisableFields<1, 0, HasMods> {
1411 let Defs = !if(defExec, [EXEC], []);
1412 }
1413
1414 def _vi : VOP3_Real_vi <op.VI3, outs, ins, asm, opName>,
1415 VOP3DisableFields<1, 0, HasMods> {
Tom Stellard0aec5872014-10-07 23:51:39 +00001416 let Defs = !if(defExec, [EXEC], []);
Christian Konigd3039962013-02-26 17:52:09 +00001417 }
1418}
1419
Marek Olsak15e4a592015-01-15 18:42:55 +00001420// An instruction that is VOP2 on SI and VOP3 on VI, no modifiers.
1421multiclass VOP2SI_3VI_m <vop3 op, string opName, dag outs, dag ins,
1422 string asm, list<dag> pattern = []> {
Tom Stellard1ca873b2015-02-18 16:08:17 +00001423 let isPseudo = 1, isCodeGenOnly = 1 in {
Marek Olsak15e4a592015-01-15 18:42:55 +00001424 def "" : VOPAnyCommon <outs, ins, "", pattern>,
1425 SIMCInstr<opName, SISubtarget.NONE>;
1426 }
1427
1428 def _si : VOP2 <op.SI3{5-0}, outs, ins, asm, []>,
Tom Stellardd7e6f132015-04-08 01:09:26 +00001429 SIMCInstr <opName, SISubtarget.SI> {
1430 let AssemblerPredicates = [isSICI];
1431 }
Marek Olsak15e4a592015-01-15 18:42:55 +00001432
1433 def _vi : VOP3Common <outs, ins, asm, []>,
1434 VOP3e_vi <op.VI3>,
1435 VOP3DisableFields <1, 0, 0>,
Tom Stellardd7e6f132015-04-08 01:09:26 +00001436 SIMCInstr <opName, SISubtarget.VI> {
1437 let AssemblerPredicates = [isVI];
1438 }
Marek Olsak15e4a592015-01-15 18:42:55 +00001439}
1440
Tom Stellard94d2e992014-10-07 23:51:34 +00001441multiclass VOP1_Helper <vop1 op, string opName, dag outs,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001442 dag ins32, string asm32, list<dag> pat32,
1443 dag ins64, string asm64, list<dag> pat64,
1444 bit HasMods> {
Christian Konigb19849a2013-02-21 15:17:04 +00001445
Marek Olsak5df00d62014-12-07 12:18:57 +00001446 defm _e32 : VOP1_m <op, outs, ins32, opName#asm32, pat32, opName>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001447
Tom Stellardc0503922015-03-12 21:34:22 +00001448 defm _e64 : VOP3_1_m <op, outs, ins64, opName#asm64, pat64, opName, HasMods>;
Christian Konig72d5d5c2013-02-21 15:16:44 +00001449}
1450
Tom Stellard94d2e992014-10-07 23:51:34 +00001451multiclass VOP1Inst <vop1 op, string opName, VOPProfile P,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001452 SDPatternOperator node = null_frag> : VOP1_Helper <
1453 op, opName, P.Outs,
1454 P.Ins32, P.Asm32, [],
1455 P.Ins64, P.Asm64,
1456 !if(P.HasModifiers,
1457 [(set P.DstVT:$dst, (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0,
Matt Arsenault97069782014-09-30 19:49:48 +00001458 i32:$src0_modifiers, i1:$clamp, i32:$omod))))],
Tom Stellardb4a313a2014-08-01 00:32:39 +00001459 [(set P.DstVT:$dst, (node P.Src0VT:$src0))]),
1460 P.HasModifiers
Tom Stellardc721a232014-05-16 20:56:47 +00001461>;
Christian Konigf5754a02013-02-21 15:17:09 +00001462
Marek Olsak5df00d62014-12-07 12:18:57 +00001463multiclass VOP1InstSI <vop1 op, string opName, VOPProfile P,
1464 SDPatternOperator node = null_frag> {
1465
Marek Olsak3ecf5082015-02-03 21:53:05 +00001466 defm _e32 : VOP1SI_m <op, P.Outs, P.Ins32, opName#P.Asm32, [], opName>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001467
Marek Olsak3ecf5082015-02-03 21:53:05 +00001468 defm _e64 : VOP3SI_1_m <op, P.Outs, P.Ins64, opName#P.Asm64,
Marek Olsak5df00d62014-12-07 12:18:57 +00001469 !if(P.HasModifiers,
1470 [(set P.DstVT:$dst, (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0,
1471 i32:$src0_modifiers, i1:$clamp, i32:$omod))))],
Marek Olsak3ecf5082015-02-03 21:53:05 +00001472 [(set P.DstVT:$dst, (node P.Src0VT:$src0))]),
1473 opName, P.HasModifiers>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001474}
Tom Stellard1cfd7a52013-05-20 15:02:12 +00001475
Tom Stellardbec5a242014-10-07 23:51:38 +00001476multiclass VOP2_Helper <vop2 op, string opName, dag outs,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001477 dag ins32, string asm32, list<dag> pat32,
1478 dag ins64, string asm64, list<dag> pat64,
Marek Olsak7585a292015-02-03 17:38:05 +00001479 string revOp, bit HasMods> {
1480 defm _e32 : VOP2_m <op, outs, ins32, asm32, pat32, opName, revOp>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001481
Tom Stellardbec5a242014-10-07 23:51:38 +00001482 defm _e64 : VOP3_2_m <op,
Tom Stellardc0503922015-03-12 21:34:22 +00001483 outs, ins64, opName#asm64, pat64, opName, revOp, HasMods
Tom Stellardb4a313a2014-08-01 00:32:39 +00001484 >;
Tom Stellard1cfd7a52013-05-20 15:02:12 +00001485}
1486
Tom Stellardbec5a242014-10-07 23:51:38 +00001487multiclass VOP2Inst <vop2 op, string opName, VOPProfile P,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001488 SDPatternOperator node = null_frag,
Marek Olsak7585a292015-02-03 17:38:05 +00001489 string revOp = opName> : VOP2_Helper <
Tom Stellardb4a313a2014-08-01 00:32:39 +00001490 op, opName, P.Outs,
1491 P.Ins32, P.Asm32, [],
1492 P.Ins64, P.Asm64,
1493 !if(P.HasModifiers,
1494 [(set P.DstVT:$dst,
1495 (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers,
Matt Arsenault97069782014-09-30 19:49:48 +00001496 i1:$clamp, i32:$omod)),
Tom Stellardb4a313a2014-08-01 00:32:39 +00001497 (P.Src1VT (VOP3Mods P.Src1VT:$src1, i32:$src1_modifiers))))],
1498 [(set P.DstVT:$dst, (node P.Src0VT:$src0, P.Src1VT:$src1))]),
Marek Olsak7585a292015-02-03 17:38:05 +00001499 revOp, P.HasModifiers
Tom Stellardb4a313a2014-08-01 00:32:39 +00001500>;
1501
Marek Olsak191507e2015-02-03 17:38:12 +00001502multiclass VOP2InstSI <vop2 op, string opName, VOPProfile P,
1503 SDPatternOperator node = null_frag,
1504 string revOp = opName> {
1505 defm _e32 : VOP2SI_m <op, P.Outs, P.Ins32, P.Asm32, [], opName, revOp>;
1506
Tom Stellardc0503922015-03-12 21:34:22 +00001507 defm _e64 : VOP3SI_2_m <op, P.Outs, P.Ins64, opName#P.Asm64,
Marek Olsak191507e2015-02-03 17:38:12 +00001508 !if(P.HasModifiers,
1509 [(set P.DstVT:$dst,
1510 (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers,
1511 i1:$clamp, i32:$omod)),
1512 (P.Src1VT (VOP3Mods P.Src1VT:$src1, i32:$src1_modifiers))))],
1513 [(set P.DstVT:$dst, (node P.Src0VT:$src0, P.Src1VT:$src1))]),
1514 opName, revOp, P.HasModifiers>;
1515}
1516
Tom Stellard845bb3c2014-10-07 23:51:41 +00001517multiclass VOP2b_Helper <vop2 op, string opName, dag outs,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001518 dag ins32, string asm32, list<dag> pat32,
1519 dag ins64, string asm64, list<dag> pat64,
1520 string revOp, bit HasMods> {
1521
Marek Olsak7585a292015-02-03 17:38:05 +00001522 defm _e32 : VOP2_m <op, outs, ins32, asm32, pat32, opName, revOp>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001523
Tom Stellard845bb3c2014-10-07 23:51:41 +00001524 defm _e64 : VOP3b_2_m <op,
Tom Stellardc0503922015-03-12 21:34:22 +00001525 outs, ins64, opName#asm64, pat64, opName, revOp, HasMods
Tom Stellardb4a313a2014-08-01 00:32:39 +00001526 >;
1527}
1528
Tom Stellard845bb3c2014-10-07 23:51:41 +00001529multiclass VOP2bInst <vop2 op, string opName, VOPProfile P,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001530 SDPatternOperator node = null_frag,
1531 string revOp = opName> : VOP2b_Helper <
1532 op, opName, P.Outs,
1533 P.Ins32, P.Asm32, [],
1534 P.Ins64, P.Asm64,
1535 !if(P.HasModifiers,
1536 [(set P.DstVT:$dst,
1537 (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers,
Matt Arsenault97069782014-09-30 19:49:48 +00001538 i1:$clamp, i32:$omod)),
Tom Stellardb4a313a2014-08-01 00:32:39 +00001539 (P.Src1VT (VOP3Mods P.Src1VT:$src1, i32:$src1_modifiers))))],
1540 [(set P.DstVT:$dst, (node P.Src0VT:$src0, P.Src1VT:$src1))]),
1541 revOp, P.HasModifiers
1542>;
1543
Marek Olsakf0b130a2015-01-15 18:43:06 +00001544// A VOP2 instruction that is VOP3-only on VI.
1545multiclass VOP2_VI3_Helper <vop23 op, string opName, dag outs,
1546 dag ins32, string asm32, list<dag> pat32,
1547 dag ins64, string asm64, list<dag> pat64,
Marek Olsak7585a292015-02-03 17:38:05 +00001548 string revOp, bit HasMods> {
1549 defm _e32 : VOP2SI_m <op, outs, ins32, asm32, pat32, opName, revOp>;
Marek Olsakf0b130a2015-01-15 18:43:06 +00001550
Tom Stellardc0503922015-03-12 21:34:22 +00001551 defm _e64 : VOP3_2_m <op, outs, ins64, opName#asm64, pat64, opName,
Marek Olsak7585a292015-02-03 17:38:05 +00001552 revOp, HasMods>;
Marek Olsakf0b130a2015-01-15 18:43:06 +00001553}
1554
1555multiclass VOP2_VI3_Inst <vop23 op, string opName, VOPProfile P,
1556 SDPatternOperator node = null_frag,
Marek Olsak7585a292015-02-03 17:38:05 +00001557 string revOp = opName>
Marek Olsakf0b130a2015-01-15 18:43:06 +00001558 : VOP2_VI3_Helper <
1559 op, opName, P.Outs,
1560 P.Ins32, P.Asm32, [],
1561 P.Ins64, P.Asm64,
1562 !if(P.HasModifiers,
1563 [(set P.DstVT:$dst,
1564 (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers,
1565 i1:$clamp, i32:$omod)),
1566 (P.Src1VT (VOP3Mods P.Src1VT:$src1, i32:$src1_modifiers))))],
1567 [(set P.DstVT:$dst, (node P.Src0VT:$src0, P.Src1VT:$src1))]),
Marek Olsak7585a292015-02-03 17:38:05 +00001568 revOp, P.HasModifiers
Marek Olsakf0b130a2015-01-15 18:43:06 +00001569>;
1570
Matt Arsenault70120fa2015-02-21 21:29:00 +00001571multiclass VOP2MADK <vop2 op, string opName, list<dag> pattern = []> {
1572
1573 def "" : VOP2_Pseudo <VOP_MADK.Outs, VOP_MADK.Ins, pattern, opName>;
1574
1575let isCodeGenOnly = 0 in {
1576 def _si : VOP2Common <VOP_MADK.Outs, VOP_MADK.Ins,
1577 !strconcat(opName, VOP_MADK.Asm), []>,
1578 SIMCInstr <opName#"_e32", SISubtarget.SI>,
Tom Stellard245c15f2015-05-26 15:55:52 +00001579 VOP2_MADKe <op.SI> {
1580 let AssemblerPredicates = [isSICI];
1581 }
Matt Arsenault70120fa2015-02-21 21:29:00 +00001582
1583 def _vi : VOP2Common <VOP_MADK.Outs, VOP_MADK.Ins,
1584 !strconcat(opName, VOP_MADK.Asm), []>,
1585 SIMCInstr <opName#"_e32", SISubtarget.VI>,
Tom Stellard245c15f2015-05-26 15:55:52 +00001586 VOP2_MADKe <op.VI> {
1587 let AssemblerPredicates = [isVI];
1588 }
Matt Arsenault70120fa2015-02-21 21:29:00 +00001589} // End isCodeGenOnly = 0
1590}
1591
Marek Olsak5df00d62014-12-07 12:18:57 +00001592class VOPC_Pseudo <dag outs, dag ins, list<dag> pattern, string opName> :
1593 VOPCCommon <ins, "", pattern>,
1594 VOP <opName>,
Tom Stellardd7e6f132015-04-08 01:09:26 +00001595 SIMCInstr<opName#"_e32", SISubtarget.NONE>,
1596 MnemonicAlias<opName#"_e32", opName> {
Marek Olsak5df00d62014-12-07 12:18:57 +00001597 let isPseudo = 1;
Tom Stellard1ca873b2015-02-18 16:08:17 +00001598 let isCodeGenOnly = 1;
Marek Olsak5df00d62014-12-07 12:18:57 +00001599}
1600
1601multiclass VOPC_m <vopc op, dag outs, dag ins, string asm, list<dag> pattern,
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +00001602 string opName, bit DefExec, string revOpName = ""> {
Marek Olsak5df00d62014-12-07 12:18:57 +00001603 def "" : VOPC_Pseudo <outs, ins, pattern, opName>;
1604
1605 def _si : VOPC<op.SI, ins, asm, []>,
1606 SIMCInstr <opName#"_e32", SISubtarget.SI> {
1607 let Defs = !if(DefExec, [EXEC], []);
Matt Arsenault42f39e12015-03-23 18:45:35 +00001608 let hasSideEffects = DefExec;
Marek Olsak5df00d62014-12-07 12:18:57 +00001609 }
1610
1611 def _vi : VOPC<op.VI, ins, asm, []>,
1612 SIMCInstr <opName#"_e32", SISubtarget.VI> {
1613 let Defs = !if(DefExec, [EXEC], []);
Matt Arsenault42f39e12015-03-23 18:45:35 +00001614 let hasSideEffects = DefExec;
Marek Olsak5df00d62014-12-07 12:18:57 +00001615 }
1616}
1617
Tom Stellard0aec5872014-10-07 23:51:39 +00001618multiclass VOPC_Helper <vopc op, string opName,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001619 dag ins32, string asm32, list<dag> pat32,
1620 dag out64, dag ins64, string asm64, list<dag> pat64,
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +00001621 bit HasMods, bit DefExec, string revOp> {
Marek Olsak5df00d62014-12-07 12:18:57 +00001622 defm _e32 : VOPC_m <op, (outs), ins32, opName#asm32, pat32, opName, DefExec>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001623
Tom Stellardc0503922015-03-12 21:34:22 +00001624 defm _e64 : VOP3_C_m <op, out64, ins64, opName#asm64, pat64,
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +00001625 opName, HasMods, DefExec, revOp>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001626}
1627
Matt Arsenault096ec1e2015-02-18 02:15:30 +00001628// Special case for class instructions which only have modifiers on
1629// the 1st source operand.
1630multiclass VOPC_Class_Helper <vopc op, string opName,
1631 dag ins32, string asm32, list<dag> pat32,
1632 dag out64, dag ins64, string asm64, list<dag> pat64,
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +00001633 bit HasMods, bit DefExec, string revOp> {
Matt Arsenault096ec1e2015-02-18 02:15:30 +00001634 defm _e32 : VOPC_m <op, (outs), ins32, opName#asm32, pat32, opName, DefExec>;
1635
Tom Stellardc0503922015-03-12 21:34:22 +00001636 defm _e64 : VOP3_C_m <op, out64, ins64, opName#asm64, pat64,
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +00001637 opName, HasMods, DefExec, revOp>,
Matt Arsenault096ec1e2015-02-18 02:15:30 +00001638 VOP3DisableModFields<1, 0, 0>;
1639}
1640
Tom Stellard0aec5872014-10-07 23:51:39 +00001641multiclass VOPCInst <vopc op, string opName,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001642 VOPProfile P, PatLeaf cond = COND_NULL,
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +00001643 string revOp = opName,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001644 bit DefExec = 0> : VOPC_Helper <
1645 op, opName,
1646 P.Ins32, P.Asm32, [],
Tom Stellardc0503922015-03-12 21:34:22 +00001647 (outs VOPDstS64:$dst), P.Ins64, P.Asm64,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001648 !if(P.HasModifiers,
1649 [(set i1:$dst,
1650 (setcc (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers,
Matt Arsenault97069782014-09-30 19:49:48 +00001651 i1:$clamp, i32:$omod)),
Tom Stellardb4a313a2014-08-01 00:32:39 +00001652 (P.Src1VT (VOP3Mods P.Src1VT:$src1, i32:$src1_modifiers)),
1653 cond))],
1654 [(set i1:$dst, (setcc P.Src0VT:$src0, P.Src1VT:$src1, cond))]),
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +00001655 P.HasModifiers, DefExec, revOp
Tom Stellardb4a313a2014-08-01 00:32:39 +00001656>;
1657
Matt Arsenault4831ce52015-01-06 23:00:37 +00001658multiclass VOPCClassInst <vopc op, string opName, VOPProfile P,
Matt Arsenault096ec1e2015-02-18 02:15:30 +00001659 bit DefExec = 0> : VOPC_Class_Helper <
Matt Arsenault4831ce52015-01-06 23:00:37 +00001660 op, opName,
1661 P.Ins32, P.Asm32, [],
Tom Stellardc0503922015-03-12 21:34:22 +00001662 (outs VOPDstS64:$dst), P.Ins64, P.Asm64,
Matt Arsenault4831ce52015-01-06 23:00:37 +00001663 !if(P.HasModifiers,
1664 [(set i1:$dst,
1665 (AMDGPUfp_class (P.Src0VT (VOP3Mods0Clamp0OMod P.Src0VT:$src0, i32:$src0_modifiers)), P.Src1VT:$src1))],
1666 [(set i1:$dst, (AMDGPUfp_class P.Src0VT:$src0, P.Src1VT:$src1))]),
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +00001667 P.HasModifiers, DefExec, opName
Matt Arsenault4831ce52015-01-06 23:00:37 +00001668>;
1669
1670
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +00001671multiclass VOPC_F32 <vopc op, string opName, PatLeaf cond = COND_NULL, string revOp = opName> :
1672 VOPCInst <op, opName, VOP_F32_F32_F32, cond, revOp>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001673
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +00001674multiclass VOPC_F64 <vopc op, string opName, PatLeaf cond = COND_NULL, string revOp = opName> :
1675 VOPCInst <op, opName, VOP_F64_F64_F64, cond, revOp>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001676
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +00001677multiclass VOPC_I32 <vopc op, string opName, PatLeaf cond = COND_NULL, string revOp = opName> :
1678 VOPCInst <op, opName, VOP_I32_I32_I32, cond, revOp>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001679
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +00001680multiclass VOPC_I64 <vopc op, string opName, PatLeaf cond = COND_NULL, string revOp = opName> :
1681 VOPCInst <op, opName, VOP_I64_I64_I64, cond, revOp>;
Christian Konigf5754a02013-02-21 15:17:09 +00001682
Matt Arsenaultf2b0aeb2014-06-23 18:28:28 +00001683
Tom Stellard0aec5872014-10-07 23:51:39 +00001684multiclass VOPCX <vopc op, string opName, VOPProfile P,
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +00001685 PatLeaf cond = COND_NULL,
1686 string revOp = "">
1687 : VOPCInst <op, opName, P, cond, revOp, 1>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001688
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +00001689multiclass VOPCX_F32 <vopc op, string opName, string revOp = opName> :
1690 VOPCX <op, opName, VOP_F32_F32_F32, COND_NULL, revOp>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001691
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +00001692multiclass VOPCX_F64 <vopc op, string opName, string revOp = opName> :
1693 VOPCX <op, opName, VOP_F64_F64_F64, COND_NULL, revOp>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001694
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +00001695multiclass VOPCX_I32 <vopc op, string opName, string revOp = opName> :
1696 VOPCX <op, opName, VOP_I32_I32_I32, COND_NULL, revOp>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001697
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +00001698multiclass VOPCX_I64 <vopc op, string opName, string revOp = opName> :
1699 VOPCX <op, opName, VOP_I64_I64_I64, COND_NULL, revOp>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001700
Tom Stellard845bb3c2014-10-07 23:51:41 +00001701multiclass VOP3_Helper <vop3 op, string opName, dag outs, dag ins, string asm,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001702 list<dag> pat, int NumSrcArgs, bit HasMods> : VOP3_m <
Tom Stellardc0503922015-03-12 21:34:22 +00001703 op, outs, ins, opName#" "#asm, pat, opName, NumSrcArgs, HasMods
Tom Stellardb4a313a2014-08-01 00:32:39 +00001704>;
1705
Matt Arsenault4831ce52015-01-06 23:00:37 +00001706multiclass VOPC_CLASS_F32 <vopc op, string opName> :
1707 VOPCClassInst <op, opName, VOP_I1_F32_I32, 0>;
1708
1709multiclass VOPCX_CLASS_F32 <vopc op, string opName> :
1710 VOPCClassInst <op, opName, VOP_I1_F32_I32, 1>;
1711
1712multiclass VOPC_CLASS_F64 <vopc op, string opName> :
1713 VOPCClassInst <op, opName, VOP_I1_F64_I32, 0>;
1714
1715multiclass VOPCX_CLASS_F64 <vopc op, string opName> :
1716 VOPCClassInst <op, opName, VOP_I1_F64_I32, 1>;
1717
Tom Stellard845bb3c2014-10-07 23:51:41 +00001718multiclass VOP3Inst <vop3 op, string opName, VOPProfile P,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001719 SDPatternOperator node = null_frag> : VOP3_Helper <
Tom Stellardc0503922015-03-12 21:34:22 +00001720 op, opName, (outs P.DstRC.RegClass:$dst), P.Ins64, P.Asm64,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001721 !if(!eq(P.NumSrcArgs, 3),
1722 !if(P.HasModifiers,
1723 [(set P.DstVT:$dst,
1724 (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers,
Matt Arsenault97069782014-09-30 19:49:48 +00001725 i1:$clamp, i32:$omod)),
Tom Stellardb4a313a2014-08-01 00:32:39 +00001726 (P.Src1VT (VOP3Mods P.Src1VT:$src1, i32:$src1_modifiers)),
1727 (P.Src2VT (VOP3Mods P.Src2VT:$src2, i32:$src2_modifiers))))],
1728 [(set P.DstVT:$dst, (node P.Src0VT:$src0, P.Src1VT:$src1,
1729 P.Src2VT:$src2))]),
1730 !if(!eq(P.NumSrcArgs, 2),
1731 !if(P.HasModifiers,
1732 [(set P.DstVT:$dst,
1733 (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers,
Matt Arsenault97069782014-09-30 19:49:48 +00001734 i1:$clamp, i32:$omod)),
Tom Stellardb4a313a2014-08-01 00:32:39 +00001735 (P.Src1VT (VOP3Mods P.Src1VT:$src1, i32:$src1_modifiers))))],
1736 [(set P.DstVT:$dst, (node P.Src0VT:$src0, P.Src1VT:$src1))])
1737 /* P.NumSrcArgs == 1 */,
1738 !if(P.HasModifiers,
1739 [(set P.DstVT:$dst,
1740 (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers,
Matt Arsenault97069782014-09-30 19:49:48 +00001741 i1:$clamp, i32:$omod))))],
Tom Stellardb4a313a2014-08-01 00:32:39 +00001742 [(set P.DstVT:$dst, (node P.Src0VT:$src0))]))),
1743 P.NumSrcArgs, P.HasModifiers
1744>;
1745
Matt Arsenault1bc9d952015-02-14 04:22:00 +00001746// Special case for v_div_fmas_{f32|f64}, since it seems to be the
1747// only VOP instruction that implicitly reads VCC.
1748multiclass VOP3_VCC_Inst <vop3 op, string opName,
1749 VOPProfile P,
1750 SDPatternOperator node = null_frag> : VOP3_Helper <
1751 op, opName,
Tom Stellardc0503922015-03-12 21:34:22 +00001752 (outs P.DstRC.RegClass:$dst),
Matt Arsenault1bc9d952015-02-14 04:22:00 +00001753 (ins InputModsNoDefault:$src0_modifiers, P.Src0RC64:$src0,
1754 InputModsNoDefault:$src1_modifiers, P.Src1RC64:$src1,
1755 InputModsNoDefault:$src2_modifiers, P.Src2RC64:$src2,
1756 ClampMod:$clamp,
1757 omod:$omod),
Matt Arsenault8ebce8f2015-06-28 18:16:14 +00001758 "$dst, $src0_modifiers, $src1_modifiers, $src2_modifiers"#"$clamp"#"$omod",
Matt Arsenault1bc9d952015-02-14 04:22:00 +00001759 [(set P.DstVT:$dst,
1760 (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers,
1761 i1:$clamp, i32:$omod)),
1762 (P.Src1VT (VOP3Mods P.Src1VT:$src1, i32:$src1_modifiers)),
1763 (P.Src2VT (VOP3Mods P.Src2VT:$src2, i32:$src2_modifiers)),
1764 (i1 VCC)))],
1765 3, 1
1766>;
1767
Tom Stellardb6550522015-01-12 19:33:18 +00001768multiclass VOP3b_Helper <vop op, RegisterClass vrc, RegisterOperand arc,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001769 string opName, list<dag> pattern> :
Matt Arsenault31ec5982015-02-14 03:40:35 +00001770 VOP3b_3_m <
Matt Arsenaulta95f5a02014-11-04 20:29:20 +00001771 op, (outs vrc:$vdst, SReg_64:$sdst),
Matt Arsenault272c50a2014-09-30 19:49:43 +00001772 (ins InputModsNoDefault:$src0_modifiers, arc:$src0,
1773 InputModsNoDefault:$src1_modifiers, arc:$src1,
1774 InputModsNoDefault:$src2_modifiers, arc:$src2,
Matt Arsenaultf2676a52014-11-05 19:35:00 +00001775 ClampMod:$clamp, omod:$omod),
Matt Arsenaulta95f5a02014-11-04 20:29:20 +00001776 opName#" $vdst, $sdst, $src0_modifiers, $src1_modifiers, $src2_modifiers"#"$clamp"#"$omod", pattern,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001777 opName, opName, 1, 1
1778>;
Matt Arsenaultf2b0aeb2014-06-23 18:28:28 +00001779
Tom Stellard845bb3c2014-10-07 23:51:41 +00001780multiclass VOP3b_64 <vop3 op, string opName, list<dag> pattern> :
Matt Arsenaultf2b0aeb2014-06-23 18:28:28 +00001781 VOP3b_Helper <op, VReg_64, VSrc_64, opName, pattern>;
1782
Tom Stellard845bb3c2014-10-07 23:51:41 +00001783multiclass VOP3b_32 <vop3 op, string opName, list<dag> pattern> :
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001784 VOP3b_Helper <op, VGPR_32, VSrc_32, opName, pattern>;
Matt Arsenaultf2b0aeb2014-06-23 18:28:28 +00001785
Matt Arsenault8675db12014-08-29 16:01:14 +00001786
1787class Vop3ModPat<Instruction Inst, VOPProfile P, SDPatternOperator node> : Pat<
Matt Arsenault97069782014-09-30 19:49:48 +00001788 (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers, i1:$clamp, i32:$omod)),
Matt Arsenault8675db12014-08-29 16:01:14 +00001789 (P.Src1VT (VOP3Mods P.Src1VT:$src1, i32:$src1_modifiers)),
1790 (P.Src2VT (VOP3Mods P.Src2VT:$src2, i32:$src2_modifiers))),
1791 (Inst i32:$src0_modifiers, P.Src0VT:$src0,
1792 i32:$src1_modifiers, P.Src1VT:$src1,
1793 i32:$src2_modifiers, P.Src2VT:$src2,
Matt Arsenault97069782014-09-30 19:49:48 +00001794 i1:$clamp,
Matt Arsenault8675db12014-08-29 16:01:14 +00001795 i32:$omod)>;
1796
Christian Konig72d5d5c2013-02-21 15:16:44 +00001797//===----------------------------------------------------------------------===//
Marek Olsak5df00d62014-12-07 12:18:57 +00001798// Interpolation opcodes
1799//===----------------------------------------------------------------------===//
1800
Marek Olsak367447c2015-01-27 17:25:11 +00001801class VINTRP_Pseudo <string opName, dag outs, dag ins, list<dag> pattern> :
1802 VINTRPCommon <outs, ins, "", pattern>,
Marek Olsak5df00d62014-12-07 12:18:57 +00001803 SIMCInstr<opName, SISubtarget.NONE> {
1804 let isPseudo = 1;
Tom Stellard1ca873b2015-02-18 16:08:17 +00001805 let isCodeGenOnly = 1;
Marek Olsak5df00d62014-12-07 12:18:57 +00001806}
1807
1808class VINTRP_Real_si <bits <2> op, string opName, dag outs, dag ins,
Marek Olsak367447c2015-01-27 17:25:11 +00001809 string asm> :
1810 VINTRPCommon <outs, ins, asm, []>,
Marek Olsak5df00d62014-12-07 12:18:57 +00001811 VINTRPe <op>,
1812 SIMCInstr<opName, SISubtarget.SI>;
1813
1814class VINTRP_Real_vi <bits <2> op, string opName, dag outs, dag ins,
Marek Olsak367447c2015-01-27 17:25:11 +00001815 string asm> :
1816 VINTRPCommon <outs, ins, asm, []>,
Marek Olsak5df00d62014-12-07 12:18:57 +00001817 VINTRPe_vi <op>,
1818 SIMCInstr<opName, SISubtarget.VI>;
1819
Tom Stellardc70cf902015-05-25 16:15:50 +00001820multiclass VINTRP_m <bits <2> op, dag outs, dag ins, string asm,
Tom Stellard50828162015-05-25 16:15:56 +00001821 list<dag> pattern = []> {
1822 def "" : VINTRP_Pseudo <NAME, outs, ins, pattern>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001823
Tom Stellard50828162015-05-25 16:15:56 +00001824 def _si : VINTRP_Real_si <op, NAME, outs, ins, asm>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001825
Tom Stellard50828162015-05-25 16:15:56 +00001826 def _vi : VINTRP_Real_vi <op, NAME, outs, ins, asm>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001827}
1828
1829//===----------------------------------------------------------------------===//
Christian Konig72d5d5c2013-02-21 15:16:44 +00001830// Vector I/O classes
1831//===----------------------------------------------------------------------===//
1832
Marek Olsak5df00d62014-12-07 12:18:57 +00001833class DS_Pseudo <string opName, dag outs, dag ins, list<dag> pattern> :
1834 DS <outs, ins, "", pattern>,
1835 SIMCInstr <opName, SISubtarget.NONE> {
1836 let isPseudo = 1;
Tom Stellard1ca873b2015-02-18 16:08:17 +00001837 let isCodeGenOnly = 1;
Marek Olsak5df00d62014-12-07 12:18:57 +00001838}
1839
1840class DS_Real_si <bits<8> op, string opName, dag outs, dag ins, string asm> :
1841 DS <outs, ins, asm, []>,
1842 DSe <op>,
Tom Stellardd7e6f132015-04-08 01:09:26 +00001843 SIMCInstr <opName, SISubtarget.SI> {
1844 let isCodeGenOnly = 0;
1845}
Marek Olsak5df00d62014-12-07 12:18:57 +00001846
1847class DS_Real_vi <bits<8> op, string opName, dag outs, dag ins, string asm> :
1848 DS <outs, ins, asm, []>,
1849 DSe_vi <op>,
1850 SIMCInstr <opName, SISubtarget.VI>;
1851
Tom Stellardcf051f42015-03-09 18:49:45 +00001852class DS_Off16_Real_si <bits<8> op, string opName, dag outs, dag ins, string asm> :
1853 DS_Real_si <op,opName, outs, ins, asm> {
Marek Olsak5df00d62014-12-07 12:18:57 +00001854
1855 // Single load interpret the 2 i8imm operands as a single i16 offset.
1856 bits<16> offset;
1857 let offset0 = offset{7-0};
1858 let offset1 = offset{15-8};
Tom Stellardd7e6f132015-04-08 01:09:26 +00001859 let isCodeGenOnly = 0;
Marek Olsak5df00d62014-12-07 12:18:57 +00001860}
1861
Tom Stellardcf051f42015-03-09 18:49:45 +00001862class DS_Off16_Real_vi <bits<8> op, string opName, dag outs, dag ins, string asm> :
1863 DS_Real_vi <op, opName, outs, ins, asm> {
Marek Olsak5df00d62014-12-07 12:18:57 +00001864
1865 // Single load interpret the 2 i8imm operands as a single i16 offset.
1866 bits<16> offset;
1867 let offset0 = offset{7-0};
1868 let offset1 = offset{15-8};
1869}
1870
Tom Stellardcf051f42015-03-09 18:49:45 +00001871multiclass DS_1A_RET <bits<8> op, string opName, RegisterClass rc,
1872 dag outs = (outs rc:$vdst),
Tom Stellard381a94a2015-05-12 15:00:49 +00001873 dag ins = (ins VGPR_32:$addr, ds_offset:$offset, gds:$gds),
Tom Stellard065e3d42015-03-09 18:49:54 +00001874 string asm = opName#" $vdst, $addr"#"$offset$gds"> {
Marek Olsak5df00d62014-12-07 12:18:57 +00001875
Tom Stellardcf051f42015-03-09 18:49:45 +00001876 def "" : DS_Pseudo <opName, outs, ins, []>;
1877
1878 let data0 = 0, data1 = 0 in {
1879 def _si : DS_Off16_Real_si <op, opName, outs, ins, asm>;
1880 def _vi : DS_Off16_Real_vi <op, opName, outs, ins, asm>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001881 }
1882}
1883
Tom Stellardcf051f42015-03-09 18:49:45 +00001884multiclass DS_1A_Off8_RET <bits<8> op, string opName, RegisterClass rc,
1885 dag outs = (outs rc:$vdst),
Tom Stellard065e3d42015-03-09 18:49:54 +00001886 dag ins = (ins VGPR_32:$addr, ds_offset0:$offset0, ds_offset1:$offset1,
Tom Stellard381a94a2015-05-12 15:00:49 +00001887 gds01:$gds),
Tom Stellard065e3d42015-03-09 18:49:54 +00001888 string asm = opName#" $vdst, $addr"#"$offset0"#"$offset1$gds"> {
Marek Olsak5df00d62014-12-07 12:18:57 +00001889
Tom Stellardcf051f42015-03-09 18:49:45 +00001890 def "" : DS_Pseudo <opName, outs, ins, []>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001891
Tom Stellardd7e6f132015-04-08 01:09:26 +00001892 let data0 = 0, data1 = 0, AsmMatchConverter = "cvtDSOffset01" in {
Tom Stellardcf051f42015-03-09 18:49:45 +00001893 def _si : DS_Real_si <op, opName, outs, ins, asm>;
1894 def _vi : DS_Real_vi <op, opName, outs, ins, asm>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001895 }
1896}
1897
Tom Stellardcf051f42015-03-09 18:49:45 +00001898multiclass DS_1A1D_NORET <bits<8> op, string opName, RegisterClass rc,
1899 dag outs = (outs),
Tom Stellard381a94a2015-05-12 15:00:49 +00001900 dag ins = (ins VGPR_32:$addr, rc:$data0, ds_offset:$offset, gds:$gds),
Tom Stellard065e3d42015-03-09 18:49:54 +00001901 string asm = opName#" $addr, $data0"#"$offset$gds"> {
Marek Olsak5df00d62014-12-07 12:18:57 +00001902
Tom Stellardcf051f42015-03-09 18:49:45 +00001903 def "" : DS_Pseudo <opName, outs, ins, []>,
1904 AtomicNoRet<opName, 0>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001905
Tom Stellardcf051f42015-03-09 18:49:45 +00001906 let data1 = 0, vdst = 0 in {
1907 def _si : DS_Off16_Real_si <op, opName, outs, ins, asm>;
1908 def _vi : DS_Off16_Real_vi <op, opName, outs, ins, asm>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001909 }
1910}
1911
Tom Stellardcf051f42015-03-09 18:49:45 +00001912multiclass DS_1A1D_Off8_NORET <bits<8> op, string opName, RegisterClass rc,
1913 dag outs = (outs),
Tom Stellard065e3d42015-03-09 18:49:54 +00001914 dag ins = (ins VGPR_32:$addr, rc:$data0, rc:$data1,
Tom Stellard381a94a2015-05-12 15:00:49 +00001915 ds_offset0:$offset0, ds_offset1:$offset1, gds01:$gds),
Tom Stellard065e3d42015-03-09 18:49:54 +00001916 string asm = opName#" $addr, $data0, $data1"#"$offset0"#"$offset1"#"$gds"> {
Marek Olsak5df00d62014-12-07 12:18:57 +00001917
Tom Stellardcf051f42015-03-09 18:49:45 +00001918 def "" : DS_Pseudo <opName, outs, ins, []>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001919
Tom Stellardd7e6f132015-04-08 01:09:26 +00001920 let vdst = 0, AsmMatchConverter = "cvtDSOffset01" in {
Tom Stellardcf051f42015-03-09 18:49:45 +00001921 def _si : DS_Real_si <op, opName, outs, ins, asm>;
1922 def _vi : DS_Real_vi <op, opName, outs, ins, asm>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001923 }
1924}
1925
Tom Stellardcf051f42015-03-09 18:49:45 +00001926multiclass DS_1A1D_RET <bits<8> op, string opName, RegisterClass rc,
1927 string noRetOp = "",
1928 dag outs = (outs rc:$vdst),
Tom Stellard381a94a2015-05-12 15:00:49 +00001929 dag ins = (ins VGPR_32:$addr, rc:$data0, ds_offset:$offset, gds:$gds),
Tom Stellard065e3d42015-03-09 18:49:54 +00001930 string asm = opName#" $vdst, $addr, $data0"#"$offset$gds"> {
Marek Olsak5df00d62014-12-07 12:18:57 +00001931
Tom Stellardcf051f42015-03-09 18:49:45 +00001932 def "" : DS_Pseudo <opName, outs, ins, []>,
1933 AtomicNoRet<noRetOp, 1>;
Matt Arsenault9cd8c382014-03-19 22:19:39 +00001934
Tom Stellardcf051f42015-03-09 18:49:45 +00001935 let data1 = 0 in {
1936 def _si : DS_Off16_Real_si <op, opName, outs, ins, asm>;
1937 def _vi : DS_Off16_Real_vi <op, opName, outs, ins, asm>;
Marek Olsak0c1f8812015-01-27 17:25:07 +00001938 }
Matt Arsenault9cd8c382014-03-19 22:19:39 +00001939}
1940
Tom Stellardcf051f42015-03-09 18:49:45 +00001941multiclass DS_1A2D_RET_m <bits<8> op, string opName, RegisterClass rc,
1942 string noRetOp = "", dag ins,
1943 dag outs = (outs rc:$vdst),
Tom Stellard065e3d42015-03-09 18:49:54 +00001944 string asm = opName#" $vdst, $addr, $data0, $data1"#"$offset"#"$gds"> {
Tom Stellard13c68ef2013-09-05 18:38:09 +00001945
Tom Stellardcf051f42015-03-09 18:49:45 +00001946 def "" : DS_Pseudo <opName, outs, ins, []>,
1947 AtomicNoRet<noRetOp, 1>;
Marek Olsak0c1f8812015-01-27 17:25:07 +00001948
Tom Stellardcf051f42015-03-09 18:49:45 +00001949 def _si : DS_Off16_Real_si <op, opName, outs, ins, asm>;
1950 def _vi : DS_Off16_Real_vi <op, opName, outs, ins, asm>;
Marek Olsak0c1f8812015-01-27 17:25:07 +00001951}
1952
1953multiclass DS_1A2D_RET <bits<8> op, string asm, RegisterClass rc,
Tom Stellardcf051f42015-03-09 18:49:45 +00001954 string noRetOp = "", RegisterClass src = rc> :
1955 DS_1A2D_RET_m <op, asm, rc, noRetOp,
Tom Stellard065e3d42015-03-09 18:49:54 +00001956 (ins VGPR_32:$addr, src:$data0, src:$data1,
Tom Stellard381a94a2015-05-12 15:00:49 +00001957 ds_offset:$offset, gds:$gds)
Tom Stellardcf051f42015-03-09 18:49:45 +00001958>;
Matt Arsenault8c6613d2014-06-11 18:08:39 +00001959
Tom Stellardcf051f42015-03-09 18:49:45 +00001960multiclass DS_1A2D_NORET <bits<8> op, string opName, RegisterClass rc,
1961 string noRetOp = opName,
1962 dag outs = (outs),
Tom Stellard065e3d42015-03-09 18:49:54 +00001963 dag ins = (ins VGPR_32:$addr, rc:$data0, rc:$data1,
Tom Stellard381a94a2015-05-12 15:00:49 +00001964 ds_offset:$offset, gds:$gds),
Tom Stellard065e3d42015-03-09 18:49:54 +00001965 string asm = opName#" $addr, $data0, $data1"#"$offset"#"$gds"> {
Marek Olsak0c1f8812015-01-27 17:25:07 +00001966
Tom Stellardcf051f42015-03-09 18:49:45 +00001967 def "" : DS_Pseudo <opName, outs, ins, []>,
1968 AtomicNoRet<noRetOp, 0>;
1969
1970 let vdst = 0 in {
1971 def _si : DS_Off16_Real_si <op, opName, outs, ins, asm>;
1972 def _vi : DS_Off16_Real_vi <op, opName, outs, ins, asm>;
Marek Olsak0c1f8812015-01-27 17:25:07 +00001973 }
1974}
1975
Tom Stellarddb4995a2015-03-09 16:03:45 +00001976multiclass DS_0A_RET <bits<8> op, string opName,
1977 dag outs = (outs VGPR_32:$vdst),
Tom Stellard381a94a2015-05-12 15:00:49 +00001978 dag ins = (ins ds_offset:$offset, gds:$gds),
Tom Stellard065e3d42015-03-09 18:49:54 +00001979 string asm = opName#" $vdst"#"$offset"#"$gds"> {
Tom Stellarddb4995a2015-03-09 16:03:45 +00001980
1981 let mayLoad = 1, mayStore = 1 in {
1982 def "" : DS_Pseudo <opName, outs, ins, []>;
1983
1984 let addr = 0, data0 = 0, data1 = 0 in {
Tom Stellardcf051f42015-03-09 18:49:45 +00001985 def _si : DS_Off16_Real_si <op, opName, outs, ins, asm>;
1986 def _vi : DS_Off16_Real_vi <op, opName, outs, ins, asm>;
Tom Stellarddb4995a2015-03-09 16:03:45 +00001987 } // end addr = 0, data0 = 0, data1 = 0
1988 } // end mayLoad = 1, mayStore = 1
1989}
1990
1991multiclass DS_1A_RET_GDS <bits<8> op, string opName,
1992 dag outs = (outs VGPR_32:$vdst),
Tom Stellard381a94a2015-05-12 15:00:49 +00001993 dag ins = (ins VGPR_32:$addr, ds_offset_gds:$offset),
Tom Stellard065e3d42015-03-09 18:49:54 +00001994 string asm = opName#" $vdst, $addr"#"$offset gds"> {
Tom Stellarddb4995a2015-03-09 16:03:45 +00001995
Tom Stellardcf051f42015-03-09 18:49:45 +00001996 def "" : DS_Pseudo <opName, outs, ins, []>;
Tom Stellarddb4995a2015-03-09 16:03:45 +00001997
Tom Stellardcf051f42015-03-09 18:49:45 +00001998 let data0 = 0, data1 = 0, gds = 1 in {
1999 def _si : DS_Off16_Real_si <op, opName, outs, ins, asm>;
2000 def _vi : DS_Off16_Real_vi <op, opName, outs, ins, asm>;
2001 } // end data0 = 0, data1 = 0, gds = 1
Tom Stellarddb4995a2015-03-09 16:03:45 +00002002}
2003
2004multiclass DS_1A_GDS <bits<8> op, string opName,
2005 dag outs = (outs),
Tom Stellard381a94a2015-05-12 15:00:49 +00002006 dag ins = (ins VGPR_32:$addr),
Tom Stellarddb4995a2015-03-09 16:03:45 +00002007 string asm = opName#" $addr gds"> {
2008
2009 def "" : DS_Pseudo <opName, outs, ins, []>;
2010
2011 let vdst = 0, data0 = 0, data1 = 0, offset0 = 0, offset1 = 0, gds = 1 in {
2012 def _si : DS_Real_si <op, opName, outs, ins, asm>;
2013 def _vi : DS_Real_vi <op, opName, outs, ins, asm>;
2014 } // end vdst = 0, data = 0, data1 = 0, gds = 1
2015}
2016
2017multiclass DS_1A <bits<8> op, string opName,
2018 dag outs = (outs),
Tom Stellard381a94a2015-05-12 15:00:49 +00002019 dag ins = (ins VGPR_32:$addr, ds_offset:$offset, gds:$gds),
Tom Stellard065e3d42015-03-09 18:49:54 +00002020 string asm = opName#" $addr"#"$offset"#"$gds"> {
Tom Stellarddb4995a2015-03-09 16:03:45 +00002021
2022 let mayLoad = 1, mayStore = 1 in {
2023 def "" : DS_Pseudo <opName, outs, ins, []>;
2024
2025 let vdst = 0, data0 = 0, data1 = 0 in {
Tom Stellardcf051f42015-03-09 18:49:45 +00002026 def _si : DS_Off16_Real_si <op, opName, outs, ins, asm>;
2027 def _vi : DS_Off16_Real_vi <op, opName, outs, ins, asm>;
Tom Stellarddb4995a2015-03-09 16:03:45 +00002028 } // let vdst = 0, data0 = 0, data1 = 0
2029 } // end mayLoad = 1, mayStore = 1
2030}
2031
Tom Stellard0c238c22014-10-01 14:44:43 +00002032//===----------------------------------------------------------------------===//
2033// MTBUF classes
2034//===----------------------------------------------------------------------===//
2035
2036class MTBUF_Pseudo <string opName, dag outs, dag ins, list<dag> pattern> :
2037 MTBUF <outs, ins, "", pattern>,
2038 SIMCInstr<opName, SISubtarget.NONE> {
2039 let isPseudo = 1;
Tom Stellard1ca873b2015-02-18 16:08:17 +00002040 let isCodeGenOnly = 1;
Tom Stellard0c238c22014-10-01 14:44:43 +00002041}
2042
2043class MTBUF_Real_si <bits<3> op, string opName, dag outs, dag ins,
2044 string asm> :
2045 MTBUF <outs, ins, asm, []>,
2046 MTBUFe <op>,
2047 SIMCInstr<opName, SISubtarget.SI>;
2048
Marek Olsak5df00d62014-12-07 12:18:57 +00002049class MTBUF_Real_vi <bits<4> op, string opName, dag outs, dag ins, string asm> :
2050 MTBUF <outs, ins, asm, []>,
2051 MTBUFe_vi <op>,
2052 SIMCInstr <opName, SISubtarget.VI>;
2053
Tom Stellard0c238c22014-10-01 14:44:43 +00002054multiclass MTBUF_m <bits<3> op, string opName, dag outs, dag ins, string asm,
2055 list<dag> pattern> {
2056
2057 def "" : MTBUF_Pseudo <opName, outs, ins, pattern>;
2058
2059 def _si : MTBUF_Real_si <op, opName, outs, ins, asm>;
2060
Marek Olsak5df00d62014-12-07 12:18:57 +00002061 def _vi : MTBUF_Real_vi <{0, op{2}, op{1}, op{0}}, opName, outs, ins, asm>;
2062
Tom Stellard0c238c22014-10-01 14:44:43 +00002063}
2064
2065let mayStore = 1, mayLoad = 0 in {
2066
2067multiclass MTBUF_Store_Helper <bits<3> op, string opName,
2068 RegisterClass regClass> : MTBUF_m <
2069 op, opName, (outs),
2070 (ins regClass:$vdata, u16imm:$offset, i1imm:$offen, i1imm:$idxen, i1imm:$glc,
Tom Stellard45c0b3a2015-01-07 20:59:25 +00002071 i1imm:$addr64, i8imm:$dfmt, i8imm:$nfmt, VGPR_32:$vaddr,
Tom Stellardc3d7eeb2014-12-19 22:15:30 +00002072 SReg_128:$srsrc, i1imm:$slc, i1imm:$tfe, SCSrc_32:$soffset),
Tom Stellard0c238c22014-10-01 14:44:43 +00002073 opName#" $vdata, $offset, $offen, $idxen, $glc, $addr64, $dfmt,"
2074 #" $nfmt, $vaddr, $srsrc, $slc, $tfe, $soffset", []
2075>;
2076
2077} // mayStore = 1, mayLoad = 0
2078
2079let mayLoad = 1, mayStore = 0 in {
2080
2081multiclass MTBUF_Load_Helper <bits<3> op, string opName,
2082 RegisterClass regClass> : MTBUF_m <
2083 op, opName, (outs regClass:$dst),
2084 (ins u16imm:$offset, i1imm:$offen, i1imm:$idxen, i1imm:$glc, i1imm:$addr64,
Tom Stellard45c0b3a2015-01-07 20:59:25 +00002085 i8imm:$dfmt, i8imm:$nfmt, VGPR_32:$vaddr, SReg_128:$srsrc,
Tom Stellardc3d7eeb2014-12-19 22:15:30 +00002086 i1imm:$slc, i1imm:$tfe, SCSrc_32:$soffset),
Tom Stellard0c238c22014-10-01 14:44:43 +00002087 opName#" $dst, $offset, $offen, $idxen, $glc, $addr64, $dfmt,"
2088 #" $nfmt, $vaddr, $srsrc, $slc, $tfe, $soffset", []
2089>;
2090
2091} // mayLoad = 1, mayStore = 0
2092
Marek Olsak5df00d62014-12-07 12:18:57 +00002093//===----------------------------------------------------------------------===//
2094// MUBUF classes
2095//===----------------------------------------------------------------------===//
2096
Marek Olsakee98b112015-01-27 17:24:58 +00002097class mubuf <bits<7> si, bits<7> vi = si> {
2098 field bits<7> SI = si;
2099 field bits<7> VI = vi;
2100}
2101
Tom Stellardd7e6f132015-04-08 01:09:26 +00002102let isCodeGenOnly = 0 in {
2103
2104class MUBUF_si <bits<7> op, dag outs, dag ins, string asm, list<dag> pattern> :
2105 MUBUF <outs, ins, asm, pattern>, MUBUFe <op> {
2106 let lds = 0;
2107}
2108
2109} // End let isCodeGenOnly = 0
2110
2111class MUBUF_vi <bits<7> op, dag outs, dag ins, string asm, list<dag> pattern> :
2112 MUBUF <outs, ins, asm, pattern>, MUBUFe_vi <op> {
2113 let lds = 0;
2114}
2115
Marek Olsak7ef6db42015-01-27 17:24:54 +00002116class MUBUFAddr64Table <bit is_addr64, string suffix = ""> {
2117 bit IsAddr64 = is_addr64;
2118 string OpName = NAME # suffix;
2119}
2120
2121class MUBUF_Pseudo <string opName, dag outs, dag ins, list<dag> pattern> :
2122 MUBUF <outs, ins, "", pattern>,
2123 SIMCInstr<opName, SISubtarget.NONE> {
2124 let isPseudo = 1;
Tom Stellard1ca873b2015-02-18 16:08:17 +00002125 let isCodeGenOnly = 1;
Marek Olsak7ef6db42015-01-27 17:24:54 +00002126
2127 // dummy fields, so that we can use let statements around multiclasses
2128 bits<1> offen;
2129 bits<1> idxen;
2130 bits<8> vaddr;
2131 bits<1> glc;
2132 bits<1> slc;
2133 bits<1> tfe;
2134 bits<8> soffset;
2135}
2136
Marek Olsakee98b112015-01-27 17:24:58 +00002137class MUBUF_Real_si <mubuf op, string opName, dag outs, dag ins,
Marek Olsak7ef6db42015-01-27 17:24:54 +00002138 string asm> :
2139 MUBUF <outs, ins, asm, []>,
Marek Olsakee98b112015-01-27 17:24:58 +00002140 MUBUFe <op.SI>,
Marek Olsak7ef6db42015-01-27 17:24:54 +00002141 SIMCInstr<opName, SISubtarget.SI> {
2142 let lds = 0;
2143}
2144
Marek Olsakee98b112015-01-27 17:24:58 +00002145class MUBUF_Real_vi <mubuf op, string opName, dag outs, dag ins,
Marek Olsak7ef6db42015-01-27 17:24:54 +00002146 string asm> :
2147 MUBUF <outs, ins, asm, []>,
Marek Olsakee98b112015-01-27 17:24:58 +00002148 MUBUFe_vi <op.VI>,
Marek Olsak7ef6db42015-01-27 17:24:54 +00002149 SIMCInstr<opName, SISubtarget.VI> {
2150 let lds = 0;
2151}
2152
Marek Olsakee98b112015-01-27 17:24:58 +00002153multiclass MUBUF_m <mubuf op, string opName, dag outs, dag ins, string asm,
Marek Olsak7ef6db42015-01-27 17:24:54 +00002154 list<dag> pattern> {
2155
2156 def "" : MUBUF_Pseudo <opName, outs, ins, pattern>,
2157 MUBUFAddr64Table <0>;
2158
Tom Stellardd7e6f132015-04-08 01:09:26 +00002159 let addr64 = 0, isCodeGenOnly = 0 in {
Marek Olsak7ef6db42015-01-27 17:24:54 +00002160 def _si : MUBUF_Real_si <op, opName, outs, ins, asm>;
2161 }
Marek Olsakee98b112015-01-27 17:24:58 +00002162
2163 def _vi : MUBUF_Real_vi <op, opName, outs, ins, asm>;
Marek Olsak7ef6db42015-01-27 17:24:54 +00002164}
2165
Marek Olsakee98b112015-01-27 17:24:58 +00002166multiclass MUBUFAddr64_m <mubuf op, string opName, dag outs,
Marek Olsak7ef6db42015-01-27 17:24:54 +00002167 dag ins, string asm, list<dag> pattern> {
2168
2169 def "" : MUBUF_Pseudo <opName, outs, ins, pattern>,
2170 MUBUFAddr64Table <1>;
2171
Tom Stellardd7e6f132015-04-08 01:09:26 +00002172 let addr64 = 1, isCodeGenOnly = 0 in {
Marek Olsak7ef6db42015-01-27 17:24:54 +00002173 def _si : MUBUF_Real_si <op, opName, outs, ins, asm>;
2174 }
2175
2176 // There is no VI version. If the pseudo is selected, it should be lowered
2177 // for VI appropriately.
2178}
2179
Marek Olsak19d9e1f2015-01-27 17:25:02 +00002180multiclass MUBUFAtomicOffset_m <mubuf op, string opName, dag outs, dag ins,
2181 string asm, list<dag> pattern, bit is_return> {
Tom Stellard7980fc82014-09-25 18:30:26 +00002182
Marek Olsak19d9e1f2015-01-27 17:25:02 +00002183 def "" : MUBUF_Pseudo <opName, outs, ins, pattern>,
2184 MUBUFAddr64Table <0, !if(is_return, "_RTN", "")>,
2185 AtomicNoRet<NAME#"_OFFSET", is_return>;
2186
2187 let offen = 0, idxen = 0, tfe = 0, vaddr = 0 in {
2188 let addr64 = 0 in {
2189 def _si : MUBUF_Real_si <op, opName, outs, ins, asm>;
2190 }
2191
2192 def _vi : MUBUF_Real_vi <op, opName, outs, ins, asm>;
2193 }
Tom Stellard7980fc82014-09-25 18:30:26 +00002194}
2195
Marek Olsak19d9e1f2015-01-27 17:25:02 +00002196multiclass MUBUFAtomicAddr64_m <mubuf op, string opName, dag outs, dag ins,
2197 string asm, list<dag> pattern, bit is_return> {
Tom Stellard7980fc82014-09-25 18:30:26 +00002198
Marek Olsak19d9e1f2015-01-27 17:25:02 +00002199 def "" : MUBUF_Pseudo <opName, outs, ins, pattern>,
2200 MUBUFAddr64Table <1, !if(is_return, "_RTN", "")>,
2201 AtomicNoRet<NAME#"_ADDR64", is_return>;
2202
Tom Stellardc53861a2015-02-11 00:34:32 +00002203 let offen = 0, idxen = 0, addr64 = 1, tfe = 0 in {
Marek Olsak19d9e1f2015-01-27 17:25:02 +00002204 def _si : MUBUF_Real_si <op, opName, outs, ins, asm>;
2205 }
2206
2207 // There is no VI version. If the pseudo is selected, it should be lowered
2208 // for VI appropriately.
Tom Stellard7980fc82014-09-25 18:30:26 +00002209}
2210
Marek Olsak19d9e1f2015-01-27 17:25:02 +00002211multiclass MUBUF_Atomic <mubuf op, string name, RegisterClass rc,
Tom Stellard7980fc82014-09-25 18:30:26 +00002212 ValueType vt, SDPatternOperator atomic> {
2213
2214 let mayStore = 1, mayLoad = 1, hasPostISelHook = 1 in {
2215
2216 // No return variants
2217 let glc = 0 in {
2218
Marek Olsak19d9e1f2015-01-27 17:25:02 +00002219 defm _ADDR64 : MUBUFAtomicAddr64_m <
2220 op, name#"_addr64", (outs),
Tom Stellard7980fc82014-09-25 18:30:26 +00002221 (ins rc:$vdata, SReg_128:$srsrc, VReg_64:$vaddr,
Tom Stellard49282c92015-02-27 14:59:44 +00002222 SCSrc_32:$soffset, mbuf_offset:$offset, slc:$slc),
Matt Arsenault2ad8bab2015-02-18 02:04:35 +00002223 name#" $vdata, $vaddr, $srsrc, $soffset addr64"#"$offset"#"$slc", [], 0
Marek Olsak19d9e1f2015-01-27 17:25:02 +00002224 >;
Tom Stellard7980fc82014-09-25 18:30:26 +00002225
Marek Olsak19d9e1f2015-01-27 17:25:02 +00002226 defm _OFFSET : MUBUFAtomicOffset_m <
2227 op, name#"_offset", (outs),
Tom Stellard49282c92015-02-27 14:59:44 +00002228 (ins rc:$vdata, SReg_128:$srsrc, SCSrc_32:$soffset, mbuf_offset:$offset,
2229 slc:$slc),
Marek Olsak19d9e1f2015-01-27 17:25:02 +00002230 name#" $vdata, $srsrc, $soffset"#"$offset"#"$slc", [], 0
2231 >;
Tom Stellard7980fc82014-09-25 18:30:26 +00002232 } // glc = 0
2233
2234 // Variant that return values
2235 let glc = 1, Constraints = "$vdata = $vdata_in",
2236 DisableEncoding = "$vdata_in" in {
2237
Marek Olsak19d9e1f2015-01-27 17:25:02 +00002238 defm _RTN_ADDR64 : MUBUFAtomicAddr64_m <
2239 op, name#"_rtn_addr64", (outs rc:$vdata),
Tom Stellard7980fc82014-09-25 18:30:26 +00002240 (ins rc:$vdata_in, SReg_128:$srsrc, VReg_64:$vaddr,
Tom Stellard49282c92015-02-27 14:59:44 +00002241 SCSrc_32:$soffset, mbuf_offset:$offset, slc:$slc),
Tom Stellardc53861a2015-02-11 00:34:32 +00002242 name#" $vdata, $vaddr, $srsrc, $soffset addr64"#"$offset"#" glc"#"$slc",
Tom Stellard7980fc82014-09-25 18:30:26 +00002243 [(set vt:$vdata,
Tom Stellardc53861a2015-02-11 00:34:32 +00002244 (atomic (MUBUFAddr64Atomic v4i32:$srsrc, i64:$vaddr, i32:$soffset,
2245 i16:$offset, i1:$slc), vt:$vdata_in))], 1
Marek Olsak19d9e1f2015-01-27 17:25:02 +00002246 >;
Tom Stellard7980fc82014-09-25 18:30:26 +00002247
Marek Olsak19d9e1f2015-01-27 17:25:02 +00002248 defm _RTN_OFFSET : MUBUFAtomicOffset_m <
2249 op, name#"_rtn_offset", (outs rc:$vdata),
Tom Stellard49282c92015-02-27 14:59:44 +00002250 (ins rc:$vdata_in, SReg_128:$srsrc, SCSrc_32:$soffset,
2251 mbuf_offset:$offset, slc:$slc),
Tom Stellard7980fc82014-09-25 18:30:26 +00002252 name#" $vdata, $srsrc, $soffset"#"$offset"#" glc $slc",
2253 [(set vt:$vdata,
2254 (atomic (MUBUFOffsetAtomic v4i32:$srsrc, i32:$soffset, i16:$offset,
Marek Olsak19d9e1f2015-01-27 17:25:02 +00002255 i1:$slc), vt:$vdata_in))], 1
2256 >;
Tom Stellard7980fc82014-09-25 18:30:26 +00002257
2258 } // glc = 1
2259
2260 } // mayStore = 1, mayLoad = 1, hasPostISelHook = 1
2261}
2262
Marek Olsakee98b112015-01-27 17:24:58 +00002263multiclass MUBUF_Load_Helper <mubuf op, string name, RegisterClass regClass,
Tom Stellard7c1838d2014-07-02 20:53:56 +00002264 ValueType load_vt = i32,
2265 SDPatternOperator ld = null_frag> {
Tom Stellardf1ee7162013-05-20 15:02:31 +00002266
Tom Stellard3e41dc42014-12-09 00:03:54 +00002267 let mayLoad = 1, mayStore = 0 in {
Marek Olsak7ef6db42015-01-27 17:24:54 +00002268 let offen = 0, idxen = 0, vaddr = 0 in {
2269 defm _OFFSET : MUBUF_m <op, name#"_offset", (outs regClass:$vdata),
Tom Stellard49282c92015-02-27 14:59:44 +00002270 (ins SReg_128:$srsrc, SCSrc_32:$soffset,
2271 mbuf_offset:$offset, glc:$glc, slc:$slc, tfe:$tfe),
Marek Olsak7ef6db42015-01-27 17:24:54 +00002272 name#" $vdata, $srsrc, $soffset"#"$offset"#"$glc"#"$slc"#"$tfe",
2273 [(set load_vt:$vdata, (ld (MUBUFOffset v4i32:$srsrc,
2274 i32:$soffset, i16:$offset,
2275 i1:$glc, i1:$slc, i1:$tfe)))]>;
Michel Danzer13736222014-01-27 07:20:51 +00002276 }
2277
Marek Olsak7ef6db42015-01-27 17:24:54 +00002278 let offen = 1, idxen = 0 in {
2279 defm _OFFEN : MUBUF_m <op, name#"_offen", (outs regClass:$vdata),
Tom Stellardc229baa2015-03-10 16:16:49 +00002280 (ins VGPR_32:$vaddr, SReg_128:$srsrc,
Marek Olsak7ef6db42015-01-27 17:24:54 +00002281 SCSrc_32:$soffset, mbuf_offset:$offset, glc:$glc, slc:$slc,
2282 tfe:$tfe),
2283 name#" $vdata, $vaddr, $srsrc, $soffset offen"#"$offset"#"$glc"#"$slc"#"$tfe", []>;
2284 }
2285
2286 let offen = 0, idxen = 1 in {
2287 defm _IDXEN : MUBUF_m <op, name#"_idxen", (outs regClass:$vdata),
Tom Stellardc229baa2015-03-10 16:16:49 +00002288 (ins VGPR_32:$vaddr, SReg_128:$srsrc,
Tom Stellard49282c92015-02-27 14:59:44 +00002289 SCSrc_32:$soffset, mbuf_offset:$offset, glc:$glc,
Marek Olsak7ef6db42015-01-27 17:24:54 +00002290 slc:$slc, tfe:$tfe),
2291 name#" $vdata, $vaddr, $srsrc, $soffset idxen"#"$offset"#"$glc"#"$slc"#"$tfe", []>;
2292 }
2293
2294 let offen = 1, idxen = 1 in {
2295 defm _BOTHEN : MUBUF_m <op, name#"_bothen", (outs regClass:$vdata),
Tom Stellardc229baa2015-03-10 16:16:49 +00002296 (ins VReg_64:$vaddr, SReg_128:$srsrc, SCSrc_32:$soffset,
Tom Stellard49282c92015-02-27 14:59:44 +00002297 mbuf_offset:$offset, glc:$glc, slc:$slc, tfe:$tfe),
Matt Arsenaultcaa12882015-02-18 02:04:38 +00002298 name#" $vdata, $vaddr, $srsrc, $soffset idxen offen"#"$offset"#"$glc"#"$slc"#"$tfe", []>;
Marek Olsak7ef6db42015-01-27 17:24:54 +00002299 }
2300
Tom Stellard1f9939f2015-02-27 14:59:41 +00002301 let offen = 0, idxen = 0 in {
Marek Olsak7ef6db42015-01-27 17:24:54 +00002302 defm _ADDR64 : MUBUFAddr64_m <op, name#"_addr64", (outs regClass:$vdata),
Tom Stellardc229baa2015-03-10 16:16:49 +00002303 (ins VReg_64:$vaddr, SReg_128:$srsrc,
Tom Stellard1f9939f2015-02-27 14:59:41 +00002304 SCSrc_32:$soffset, mbuf_offset:$offset,
2305 glc:$glc, slc:$slc, tfe:$tfe),
2306 name#" $vdata, $vaddr, $srsrc, $soffset addr64"#"$offset"#
2307 "$glc"#"$slc"#"$tfe",
Tom Stellard7c1838d2014-07-02 20:53:56 +00002308 [(set load_vt:$vdata, (ld (MUBUFAddr64 v4i32:$srsrc,
Tom Stellardc53861a2015-02-11 00:34:32 +00002309 i64:$vaddr, i32:$soffset,
Tom Stellard1f9939f2015-02-27 14:59:41 +00002310 i16:$offset, i1:$glc, i1:$slc,
2311 i1:$tfe)))]>;
Michel Danzer13736222014-01-27 07:20:51 +00002312 }
Tom Stellardf1ee7162013-05-20 15:02:31 +00002313 }
Tom Stellard75aadc22012-12-11 21:25:42 +00002314}
2315
Marek Olsakee98b112015-01-27 17:24:58 +00002316multiclass MUBUF_Store_Helper <mubuf op, string name, RegisterClass vdataClass,
Tom Stellardaec94b32015-02-27 14:59:46 +00002317 ValueType store_vt = i32, SDPatternOperator st = null_frag> {
Tom Stellard42fb60e2015-01-14 15:42:31 +00002318 let mayLoad = 0, mayStore = 1 in {
Marek Olsak7ef6db42015-01-27 17:24:54 +00002319 defm : MUBUF_m <op, name, (outs),
Tom Stellardc229baa2015-03-10 16:16:49 +00002320 (ins vdataClass:$vdata, VGPR_32:$vaddr, SReg_128:$srsrc, SCSrc_32:$soffset,
Marek Olsak7ef6db42015-01-27 17:24:54 +00002321 mbuf_offset:$offset, offen:$offen, idxen:$idxen, glc:$glc, slc:$slc,
2322 tfe:$tfe),
2323 name#" $vdata, $vaddr, $srsrc, $soffset"#"$offen"#"$idxen"#"$offset"#
Tom Stellard1f9939f2015-02-27 14:59:41 +00002324 "$glc"#"$slc"#"$tfe", []>;
Tom Stellardddea4862014-08-11 22:18:14 +00002325
Tom Stellard155bbb72014-08-11 22:18:17 +00002326 let offen = 0, idxen = 0, vaddr = 0 in {
Marek Olsak7ef6db42015-01-27 17:24:54 +00002327 defm _OFFSET : MUBUF_m <op, name#"_offset",(outs),
Tom Stellard49282c92015-02-27 14:59:44 +00002328 (ins vdataClass:$vdata, SReg_128:$srsrc, SCSrc_32:$soffset,
2329 mbuf_offset:$offset, glc:$glc, slc:$slc, tfe:$tfe),
Marek Olsak7ef6db42015-01-27 17:24:54 +00002330 name#" $vdata, $srsrc, $soffset"#"$offset"#"$glc"#"$slc"#"$tfe",
2331 [(st store_vt:$vdata, (MUBUFOffset v4i32:$srsrc, i32:$soffset,
2332 i16:$offset, i1:$glc, i1:$slc, i1:$tfe))]>;
Tom Stellard155bbb72014-08-11 22:18:17 +00002333 } // offen = 0, idxen = 0, vaddr = 0
2334
Tom Stellardddea4862014-08-11 22:18:14 +00002335 let offen = 1, idxen = 0 in {
Marek Olsak7ef6db42015-01-27 17:24:54 +00002336 defm _OFFEN : MUBUF_m <op, name#"_offen", (outs),
Tom Stellardc229baa2015-03-10 16:16:49 +00002337 (ins vdataClass:$vdata, VGPR_32:$vaddr, SReg_128:$srsrc,
Tom Stellard49282c92015-02-27 14:59:44 +00002338 SCSrc_32:$soffset, mbuf_offset:$offset, glc:$glc,
2339 slc:$slc, tfe:$tfe),
Marek Olsak7ef6db42015-01-27 17:24:54 +00002340 name#" $vdata, $vaddr, $srsrc, $soffset offen"#"$offset"#
2341 "$glc"#"$slc"#"$tfe", []>;
Tom Stellardddea4862014-08-11 22:18:14 +00002342 } // end offen = 1, idxen = 0
2343
Tom Stellarda14b0112015-03-10 16:16:51 +00002344 let offen = 0, idxen = 1 in {
2345 defm _IDXEN : MUBUF_m <op, name#"_idxen", (outs),
2346 (ins vdataClass:$vdata, VGPR_32:$vaddr, SReg_128:$srsrc,
2347 SCSrc_32:$soffset, mbuf_offset:$offset, glc:$glc,
2348 slc:$slc, tfe:$tfe),
2349 name#" $vdata, $vaddr, $srsrc, $soffset idxen"#"$offset"#"$glc"#"$slc"#"$tfe", []>;
2350 }
2351
2352 let offen = 1, idxen = 1 in {
2353 defm _BOTHEN : MUBUF_m <op, name#"_bothen", (outs),
2354 (ins vdataClass:$vdata, VReg_64:$vaddr, SReg_128:$srsrc, SCSrc_32:$soffset,
2355 mbuf_offset:$offset, glc:$glc, slc:$slc, tfe:$tfe),
2356 name#" $vdata, $vaddr, $srsrc, $soffset idxen offen"#"$offset"#"$glc"#"$slc"#"$tfe", []>;
2357 }
2358
Tom Stellard1f9939f2015-02-27 14:59:41 +00002359 let offen = 0, idxen = 0 in {
Marek Olsak7ef6db42015-01-27 17:24:54 +00002360 defm _ADDR64 : MUBUFAddr64_m <op, name#"_addr64", (outs),
Tom Stellardc229baa2015-03-10 16:16:49 +00002361 (ins vdataClass:$vdata, VReg_64:$vaddr, SReg_128:$srsrc,
2362 SCSrc_32:$soffset,
Tom Stellard1f9939f2015-02-27 14:59:41 +00002363 mbuf_offset:$offset, glc:$glc, slc:$slc,
2364 tfe:$tfe),
2365 name#" $vdata, $vaddr, $srsrc, $soffset addr64"#
2366 "$offset"#"$glc"#"$slc"#"$tfe",
Marek Olsak7ef6db42015-01-27 17:24:54 +00002367 [(st store_vt:$vdata,
Tom Stellardc53861a2015-02-11 00:34:32 +00002368 (MUBUFAddr64 v4i32:$srsrc, i64:$vaddr,
Tom Stellard1f9939f2015-02-27 14:59:41 +00002369 i32:$soffset, i16:$offset,
2370 i1:$glc, i1:$slc, i1:$tfe))]>;
Marek Olsak7ef6db42015-01-27 17:24:54 +00002371 }
2372 } // End mayLoad = 0, mayStore = 1
Tom Stellard754f80f2013-04-05 23:31:51 +00002373}
2374
Matt Arsenault3f981402014-09-15 15:41:53 +00002375class FLAT_Load_Helper <bits<7> op, string asm, RegisterClass regClass> :
Matt Arsenaulte6c52412015-02-18 02:10:37 +00002376 FLAT <op, (outs regClass:$vdst),
Tom Stellard12a19102015-06-12 20:47:06 +00002377 (ins VReg_64:$addr, glc_flat:$glc, slc_flat:$slc, tfe_flat:$tfe),
2378 asm#" $vdst, $addr"#"$glc"#"$slc"#"$tfe", []> {
Matt Arsenaulte6c52412015-02-18 02:10:37 +00002379 let data = 0;
Matt Arsenault3f981402014-09-15 15:41:53 +00002380 let mayLoad = 1;
2381}
2382
2383class FLAT_Store_Helper <bits<7> op, string name, RegisterClass vdataClass> :
Tom Stellard12a19102015-06-12 20:47:06 +00002384 FLAT <op, (outs), (ins vdataClass:$data, VReg_64:$addr,
2385 glc_flat:$glc, slc_flat:$slc, tfe_flat:$tfe),
2386 name#" $data, $addr"#"$glc"#"$slc"#"$tfe",
Matt Arsenault3f981402014-09-15 15:41:53 +00002387 []> {
2388
2389 let mayLoad = 0;
2390 let mayStore = 1;
2391
2392 // Encoding
Matt Arsenaulte6c52412015-02-18 02:10:37 +00002393 let vdst = 0;
Matt Arsenault3f981402014-09-15 15:41:53 +00002394}
2395
Tom Stellard12a19102015-06-12 20:47:06 +00002396multiclass FLAT_ATOMIC <bits<7> op, string name, RegisterClass vdst_rc,
2397 RegisterClass data_rc = vdst_rc> {
2398
2399 let mayLoad = 1, mayStore = 1 in {
2400 def "" : FLAT <op, (outs),
2401 (ins VReg_64:$addr, data_rc:$data, slc_flat_atomic:$slc,
2402 tfe_flat_atomic:$tfe),
2403 name#" $addr, $data"#"$slc"#"$tfe", []>,
2404 AtomicNoRet <NAME, 0> {
2405 let glc = 0;
2406 let vdst = 0;
2407 }
2408
2409 def _RTN : FLAT <op, (outs vdst_rc:$vdst),
2410 (ins VReg_64:$addr, data_rc:$data, slc_flat_atomic:$slc,
2411 tfe_flat_atomic:$tfe),
2412 name#" $vdst, $addr, $data glc"#"$slc"#"$tfe", []>,
2413 AtomicNoRet <NAME, 1> {
2414 let glc = 1;
2415 }
2416 }
2417}
2418
Tom Stellard682bfbc2013-10-10 17:11:24 +00002419class MIMG_Mask <string op, int channels> {
2420 string Op = op;
2421 int Channels = channels;
2422}
2423
Tom Stellard16a9a202013-08-14 23:24:17 +00002424class MIMG_NoSampler_Helper <bits<7> op, string asm,
Tom Stellard682bfbc2013-10-10 17:11:24 +00002425 RegisterClass dst_rc,
Tom Stellard16a9a202013-08-14 23:24:17 +00002426 RegisterClass src_rc> : MIMG <
Tom Stellard353b3362013-05-06 23:02:12 +00002427 op,
Tom Stellard682bfbc2013-10-10 17:11:24 +00002428 (outs dst_rc:$vdata),
Tom Stellard353b3362013-05-06 23:02:12 +00002429 (ins i32imm:$dmask, i1imm:$unorm, i1imm:$glc, i1imm:$da, i1imm:$r128,
Tom Stellard16a9a202013-08-14 23:24:17 +00002430 i1imm:$tfe, i1imm:$lwe, i1imm:$slc, src_rc:$vaddr,
Tom Stellard353b3362013-05-06 23:02:12 +00002431 SReg_256:$srsrc),
2432 asm#" $vdata, $dmask, $unorm, $glc, $da, $r128,"
2433 #" $tfe, $lwe, $slc, $vaddr, $srsrc",
2434 []> {
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +00002435 let ssamp = 0;
Tom Stellard353b3362013-05-06 23:02:12 +00002436 let mayLoad = 1;
2437 let mayStore = 0;
2438 let hasPostISelHook = 1;
2439}
2440
Tom Stellard682bfbc2013-10-10 17:11:24 +00002441multiclass MIMG_NoSampler_Src_Helper <bits<7> op, string asm,
2442 RegisterClass dst_rc,
2443 int channels> {
Tom Stellard45c0b3a2015-01-07 20:59:25 +00002444 def _V1 : MIMG_NoSampler_Helper <op, asm, dst_rc, VGPR_32>,
Tom Stellard682bfbc2013-10-10 17:11:24 +00002445 MIMG_Mask<asm#"_V1", channels>;
2446 def _V2 : MIMG_NoSampler_Helper <op, asm, dst_rc, VReg_64>,
2447 MIMG_Mask<asm#"_V2", channels>;
2448 def _V4 : MIMG_NoSampler_Helper <op, asm, dst_rc, VReg_128>,
2449 MIMG_Mask<asm#"_V4", channels>;
2450}
2451
Tom Stellard16a9a202013-08-14 23:24:17 +00002452multiclass MIMG_NoSampler <bits<7> op, string asm> {
Tom Stellard45c0b3a2015-01-07 20:59:25 +00002453 defm _V1 : MIMG_NoSampler_Src_Helper <op, asm, VGPR_32, 1>;
Tom Stellard682bfbc2013-10-10 17:11:24 +00002454 defm _V2 : MIMG_NoSampler_Src_Helper <op, asm, VReg_64, 2>;
2455 defm _V3 : MIMG_NoSampler_Src_Helper <op, asm, VReg_96, 3>;
2456 defm _V4 : MIMG_NoSampler_Src_Helper <op, asm, VReg_128, 4>;
Tom Stellard16a9a202013-08-14 23:24:17 +00002457}
2458
2459class MIMG_Sampler_Helper <bits<7> op, string asm,
Tom Stellard682bfbc2013-10-10 17:11:24 +00002460 RegisterClass dst_rc,
Michel Danzer494391b2015-02-06 02:51:20 +00002461 RegisterClass src_rc, int wqm> : MIMG <
Christian Konig72d5d5c2013-02-21 15:16:44 +00002462 op,
Tom Stellard682bfbc2013-10-10 17:11:24 +00002463 (outs dst_rc:$vdata),
Christian Konig72d5d5c2013-02-21 15:16:44 +00002464 (ins i32imm:$dmask, i1imm:$unorm, i1imm:$glc, i1imm:$da, i1imm:$r128,
Tom Stellard16a9a202013-08-14 23:24:17 +00002465 i1imm:$tfe, i1imm:$lwe, i1imm:$slc, src_rc:$vaddr,
Christian Konig84652962013-03-01 09:46:17 +00002466 SReg_256:$srsrc, SReg_128:$ssamp),
Christian Konig08e768b2013-02-21 15:17:17 +00002467 asm#" $vdata, $dmask, $unorm, $glc, $da, $r128,"
2468 #" $tfe, $lwe, $slc, $vaddr, $srsrc, $ssamp",
Christian Konig72d5d5c2013-02-21 15:16:44 +00002469 []> {
2470 let mayLoad = 1;
Tom Stellard75aadc22012-12-11 21:25:42 +00002471 let mayStore = 0;
Christian Konig8b1ed282013-04-10 08:39:16 +00002472 let hasPostISelHook = 1;
Michel Danzer494391b2015-02-06 02:51:20 +00002473 let WQM = wqm;
Tom Stellard75aadc22012-12-11 21:25:42 +00002474}
2475
Tom Stellard682bfbc2013-10-10 17:11:24 +00002476multiclass MIMG_Sampler_Src_Helper <bits<7> op, string asm,
2477 RegisterClass dst_rc,
Michel Danzer494391b2015-02-06 02:51:20 +00002478 int channels, int wqm> {
2479 def _V1 : MIMG_Sampler_Helper <op, asm, dst_rc, VGPR_32, wqm>,
Tom Stellard682bfbc2013-10-10 17:11:24 +00002480 MIMG_Mask<asm#"_V1", channels>;
Michel Danzer494391b2015-02-06 02:51:20 +00002481 def _V2 : MIMG_Sampler_Helper <op, asm, dst_rc, VReg_64, wqm>,
Tom Stellard682bfbc2013-10-10 17:11:24 +00002482 MIMG_Mask<asm#"_V2", channels>;
Michel Danzer494391b2015-02-06 02:51:20 +00002483 def _V4 : MIMG_Sampler_Helper <op, asm, dst_rc, VReg_128, wqm>,
Tom Stellard682bfbc2013-10-10 17:11:24 +00002484 MIMG_Mask<asm#"_V4", channels>;
Michel Danzer494391b2015-02-06 02:51:20 +00002485 def _V8 : MIMG_Sampler_Helper <op, asm, dst_rc, VReg_256, wqm>,
Tom Stellard682bfbc2013-10-10 17:11:24 +00002486 MIMG_Mask<asm#"_V8", channels>;
Michel Danzer494391b2015-02-06 02:51:20 +00002487 def _V16 : MIMG_Sampler_Helper <op, asm, dst_rc, VReg_512, wqm>,
Tom Stellard682bfbc2013-10-10 17:11:24 +00002488 MIMG_Mask<asm#"_V16", channels>;
2489}
2490
Tom Stellard16a9a202013-08-14 23:24:17 +00002491multiclass MIMG_Sampler <bits<7> op, string asm> {
Michel Danzer494391b2015-02-06 02:51:20 +00002492 defm _V1 : MIMG_Sampler_Src_Helper<op, asm, VGPR_32, 1, 0>;
2493 defm _V2 : MIMG_Sampler_Src_Helper<op, asm, VReg_64, 2, 0>;
2494 defm _V3 : MIMG_Sampler_Src_Helper<op, asm, VReg_96, 3, 0>;
2495 defm _V4 : MIMG_Sampler_Src_Helper<op, asm, VReg_128, 4, 0>;
2496}
2497
2498multiclass MIMG_Sampler_WQM <bits<7> op, string asm> {
2499 defm _V1 : MIMG_Sampler_Src_Helper<op, asm, VGPR_32, 1, 1>;
2500 defm _V2 : MIMG_Sampler_Src_Helper<op, asm, VReg_64, 2, 1>;
2501 defm _V3 : MIMG_Sampler_Src_Helper<op, asm, VReg_96, 3, 1>;
2502 defm _V4 : MIMG_Sampler_Src_Helper<op, asm, VReg_128, 4, 1>;
Tom Stellard16a9a202013-08-14 23:24:17 +00002503}
2504
Marek Olsak51b8e7b2014-06-18 22:00:29 +00002505class MIMG_Gather_Helper <bits<7> op, string asm,
2506 RegisterClass dst_rc,
Michel Danzer494391b2015-02-06 02:51:20 +00002507 RegisterClass src_rc, int wqm> : MIMG <
Marek Olsak51b8e7b2014-06-18 22:00:29 +00002508 op,
2509 (outs dst_rc:$vdata),
2510 (ins i32imm:$dmask, i1imm:$unorm, i1imm:$glc, i1imm:$da, i1imm:$r128,
2511 i1imm:$tfe, i1imm:$lwe, i1imm:$slc, src_rc:$vaddr,
2512 SReg_256:$srsrc, SReg_128:$ssamp),
2513 asm#" $vdata, $dmask, $unorm, $glc, $da, $r128,"
2514 #" $tfe, $lwe, $slc, $vaddr, $srsrc, $ssamp",
2515 []> {
2516 let mayLoad = 1;
2517 let mayStore = 0;
2518
2519 // DMASK was repurposed for GATHER4. 4 components are always
2520 // returned and DMASK works like a swizzle - it selects
2521 // the component to fetch. The only useful DMASK values are
2522 // 1=red, 2=green, 4=blue, 8=alpha. (e.g. 1 returns
2523 // (red,red,red,red) etc.) The ISA document doesn't mention
2524 // this.
2525 // Therefore, disable all code which updates DMASK by setting these two:
2526 let MIMG = 0;
2527 let hasPostISelHook = 0;
Michel Danzer494391b2015-02-06 02:51:20 +00002528 let WQM = wqm;
Marek Olsak51b8e7b2014-06-18 22:00:29 +00002529}
2530
2531multiclass MIMG_Gather_Src_Helper <bits<7> op, string asm,
2532 RegisterClass dst_rc,
Michel Danzer494391b2015-02-06 02:51:20 +00002533 int channels, int wqm> {
2534 def _V1 : MIMG_Gather_Helper <op, asm, dst_rc, VGPR_32, wqm>,
Marek Olsak51b8e7b2014-06-18 22:00:29 +00002535 MIMG_Mask<asm#"_V1", channels>;
Michel Danzer494391b2015-02-06 02:51:20 +00002536 def _V2 : MIMG_Gather_Helper <op, asm, dst_rc, VReg_64, wqm>,
Marek Olsak51b8e7b2014-06-18 22:00:29 +00002537 MIMG_Mask<asm#"_V2", channels>;
Michel Danzer494391b2015-02-06 02:51:20 +00002538 def _V4 : MIMG_Gather_Helper <op, asm, dst_rc, VReg_128, wqm>,
Marek Olsak51b8e7b2014-06-18 22:00:29 +00002539 MIMG_Mask<asm#"_V4", channels>;
Michel Danzer494391b2015-02-06 02:51:20 +00002540 def _V8 : MIMG_Gather_Helper <op, asm, dst_rc, VReg_256, wqm>,
Marek Olsak51b8e7b2014-06-18 22:00:29 +00002541 MIMG_Mask<asm#"_V8", channels>;
Michel Danzer494391b2015-02-06 02:51:20 +00002542 def _V16 : MIMG_Gather_Helper <op, asm, dst_rc, VReg_512, wqm>,
Marek Olsak51b8e7b2014-06-18 22:00:29 +00002543 MIMG_Mask<asm#"_V16", channels>;
2544}
2545
2546multiclass MIMG_Gather <bits<7> op, string asm> {
Michel Danzer494391b2015-02-06 02:51:20 +00002547 defm _V1 : MIMG_Gather_Src_Helper<op, asm, VGPR_32, 1, 0>;
2548 defm _V2 : MIMG_Gather_Src_Helper<op, asm, VReg_64, 2, 0>;
2549 defm _V3 : MIMG_Gather_Src_Helper<op, asm, VReg_96, 3, 0>;
2550 defm _V4 : MIMG_Gather_Src_Helper<op, asm, VReg_128, 4, 0>;
2551}
2552
2553multiclass MIMG_Gather_WQM <bits<7> op, string asm> {
2554 defm _V1 : MIMG_Gather_Src_Helper<op, asm, VGPR_32, 1, 1>;
2555 defm _V2 : MIMG_Gather_Src_Helper<op, asm, VReg_64, 2, 1>;
2556 defm _V3 : MIMG_Gather_Src_Helper<op, asm, VReg_96, 3, 1>;
2557 defm _V4 : MIMG_Gather_Src_Helper<op, asm, VReg_128, 4, 1>;
Marek Olsak51b8e7b2014-06-18 22:00:29 +00002558}
2559
Christian Konigf741fbf2013-02-26 17:52:42 +00002560//===----------------------------------------------------------------------===//
2561// Vector instruction mappings
2562//===----------------------------------------------------------------------===//
2563
2564// Maps an opcode in e32 form to its e64 equivalent
2565def getVOPe64 : InstrMapping {
2566 let FilterClass = "VOP";
2567 let RowFields = ["OpName"];
2568 let ColFields = ["Size"];
2569 let KeyCol = ["4"];
2570 let ValueCols = [["8"]];
2571}
2572
Tom Stellard1aaad692014-07-21 16:55:33 +00002573// Maps an opcode in e64 form to its e32 equivalent
2574def getVOPe32 : InstrMapping {
2575 let FilterClass = "VOP";
2576 let RowFields = ["OpName"];
2577 let ColFields = ["Size"];
2578 let KeyCol = ["8"];
2579 let ValueCols = [["4"]];
2580}
2581
Tom Stellard682bfbc2013-10-10 17:11:24 +00002582def getMaskedMIMGOp : InstrMapping {
2583 let FilterClass = "MIMG_Mask";
2584 let RowFields = ["Op"];
2585 let ColFields = ["Channels"];
2586 let KeyCol = ["4"];
2587 let ValueCols = [["1"], ["2"], ["3"] ];
2588}
2589
Christian Konig3c145802013-03-27 09:12:59 +00002590// Maps an commuted opcode to its original version
2591def getCommuteOrig : InstrMapping {
2592 let FilterClass = "VOP2_REV";
2593 let RowFields = ["RevOp"];
2594 let ColFields = ["IsOrig"];
2595 let KeyCol = ["0"];
2596 let ValueCols = [["1"]];
2597}
2598
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +00002599// Maps an original opcode to its commuted version
2600def getCommuteRev : InstrMapping {
2601 let FilterClass = "VOP2_REV";
2602 let RowFields = ["RevOp"];
2603 let ColFields = ["IsOrig"];
2604 let KeyCol = ["1"];
2605 let ValueCols = [["0"]];
2606}
2607
2608def getCommuteCmpOrig : InstrMapping {
Matt Arsenault88a13c62015-03-23 18:45:41 +00002609 let FilterClass = "VOP2_REV";
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +00002610 let RowFields = ["RevOp"];
2611 let ColFields = ["IsOrig"];
2612 let KeyCol = ["0"];
2613 let ValueCols = [["1"]];
2614}
2615
2616// Maps an original opcode to its commuted version
2617def getCommuteCmpRev : InstrMapping {
Matt Arsenault88a13c62015-03-23 18:45:41 +00002618 let FilterClass = "VOP2_REV";
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +00002619 let RowFields = ["RevOp"];
2620 let ColFields = ["IsOrig"];
2621 let KeyCol = ["1"];
2622 let ValueCols = [["0"]];
2623}
2624
2625
Marek Olsak5df00d62014-12-07 12:18:57 +00002626def getMCOpcodeGen : InstrMapping {
Tom Stellardc721a232014-05-16 20:56:47 +00002627 let FilterClass = "SIMCInstr";
2628 let RowFields = ["PseudoInstr"];
2629 let ColFields = ["Subtarget"];
2630 let KeyCol = [!cast<string>(SISubtarget.NONE)];
Marek Olsak5df00d62014-12-07 12:18:57 +00002631 let ValueCols = [[!cast<string>(SISubtarget.SI)],[!cast<string>(SISubtarget.VI)]];
Tom Stellardc721a232014-05-16 20:56:47 +00002632}
2633
Tom Stellard155bbb72014-08-11 22:18:17 +00002634def getAddr64Inst : InstrMapping {
2635 let FilterClass = "MUBUFAddr64Table";
Tom Stellard7980fc82014-09-25 18:30:26 +00002636 let RowFields = ["OpName"];
Tom Stellard155bbb72014-08-11 22:18:17 +00002637 let ColFields = ["IsAddr64"];
2638 let KeyCol = ["0"];
2639 let ValueCols = [["1"]];
2640}
2641
Matt Arsenault9903ccf2014-09-08 15:07:27 +00002642// Maps an atomic opcode to its version with a return value.
2643def getAtomicRetOp : InstrMapping {
2644 let FilterClass = "AtomicNoRet";
2645 let RowFields = ["NoRetOp"];
2646 let ColFields = ["IsRet"];
2647 let KeyCol = ["0"];
2648 let ValueCols = [["1"]];
2649}
2650
2651// Maps an atomic opcode to its returnless version.
2652def getAtomicNoRetOp : InstrMapping {
2653 let FilterClass = "AtomicNoRet";
2654 let RowFields = ["NoRetOp"];
2655 let ColFields = ["IsRet"];
2656 let KeyCol = ["1"];
2657 let ValueCols = [["0"]];
2658}
2659
Tom Stellard75aadc22012-12-11 21:25:42 +00002660include "SIInstructions.td"
Marek Olsak5df00d62014-12-07 12:18:57 +00002661include "CIInstructions.td"
2662include "VIInstructions.td"