blob: 4fba6e83b6e0f6547e06cfac0adcc04c43343e09 [file] [log] [blame]
Jack Carter97700972013-08-13 20:19:16 +00001def addrimm12 : ComplexPattern<iPTR, 2, "selectIntAddrMM", [frameindex]>;
Zoran Jovanovic5a1a7802015-02-04 15:43:17 +00002def addrimm4lsl2 : ComplexPattern<iPTR, 2, "selectIntAddrLSL2MM", [frameindex]>;
Jack Carter97700972013-08-13 20:19:16 +00003
Jozef Kolekaa2b9272014-11-27 14:41:44 +00004def simm4 : Operand<i32> {
5 let DecoderMethod = "DecodeSimm4";
6}
Jozef Koleke10a02e2015-01-28 17:27:26 +00007def simm7 : Operand<i32>;
Jozef Kolekaa2b9272014-11-27 14:41:44 +00008def li_simm7 : Operand<i32> {
9 let DecoderMethod = "DecodeLiSimm7";
10}
Zoran Jovanovicb26f8892014-10-10 13:45:34 +000011
Jack Carter97700972013-08-13 20:19:16 +000012def simm12 : Operand<i32> {
13 let DecoderMethod = "DecodeSimm12";
14}
15
Zoran Jovanovicc74e3eb92014-09-12 14:29:54 +000016def uimm5_lsl2 : Operand<OtherVT> {
17 let EncoderMethod = "getUImm5Lsl2Encoding";
Vladimir Medicb682ddf2014-12-01 11:12:04 +000018 let DecoderMethod = "DecodeUImm5lsl2";
Zoran Jovanovicc74e3eb92014-09-12 14:29:54 +000019}
20
Zoran Jovanovic42b84442014-10-23 11:13:59 +000021def uimm6_lsl2 : Operand<i32> {
22 let EncoderMethod = "getUImm6Lsl2Encoding";
Jozef Kolekaa2b9272014-11-27 14:41:44 +000023 let DecoderMethod = "DecodeUImm6Lsl2";
Zoran Jovanovic42b84442014-10-23 11:13:59 +000024}
25
Zoran Jovanovic98bd58c2014-10-10 14:37:30 +000026def simm9_addiusp : Operand<i32> {
27 let EncoderMethod = "getSImm9AddiuspValue";
Vladimir Medicb682ddf2014-12-01 11:12:04 +000028 let DecoderMethod = "DecodeSimm9SP";
Zoran Jovanovic98bd58c2014-10-10 14:37:30 +000029}
30
Zoran Jovanovic4a00fdc2014-10-23 10:42:01 +000031def uimm3_shift : Operand<i32> {
32 let EncoderMethod = "getUImm3Mod8Encoding";
Zoran Jovanovic6b28f092015-09-09 13:55:45 +000033 let DecoderMethod = "DecodePOOL16BEncodedField";
Zoran Jovanovic4a00fdc2014-10-23 10:42:01 +000034}
35
Zoran Jovanovicbac36192014-10-23 11:06:34 +000036def simm3_lsa2 : Operand<i32> {
37 let EncoderMethod = "getSImm3Lsa2Value";
Jozef Kolekaa2b9272014-11-27 14:41:44 +000038 let DecoderMethod = "DecodeAddiur2Simm7";
Zoran Jovanovicbac36192014-10-23 11:06:34 +000039}
40
Zoran Jovanovic88531712014-11-05 17:31:00 +000041def uimm4_andi : Operand<i32> {
42 let EncoderMethod = "getUImm4AndValue";
Vladimir Medicb682ddf2014-12-01 11:12:04 +000043 let DecoderMethod = "DecodeANDI16Imm";
Zoran Jovanovic88531712014-11-05 17:31:00 +000044}
45
Jozef Kolek4d55b4d2014-11-19 13:23:58 +000046def immSExtAddiur2 : ImmLeaf<i32, [{return Imm == 1 || Imm == -1 ||
47 ((Imm % 4 == 0) &&
48 Imm < 28 && Imm > 0);}]>;
49
Jozef Kolek73f64ea2014-11-19 13:11:09 +000050def immSExtAddius5 : ImmLeaf<i32, [{return Imm >= -8 && Imm <= 7;}]>;
51
Zoran Jovanovic06c9d552014-11-05 17:43:00 +000052def immZExtAndi16 : ImmLeaf<i32,
53 [{return (Imm == 128 || (Imm >= 1 && Imm <= 4) || Imm == 7 || Imm == 8 ||
54 Imm == 15 || Imm == 16 || Imm == 31 || Imm == 32 || Imm == 63 ||
55 Imm == 64 || Imm == 255 || Imm == 32768 || Imm == 65535 );}]>;
56
Zoran Jovanovic4a00fdc2014-10-23 10:42:01 +000057def immZExt2Shift : ImmLeaf<i32, [{return Imm >= 1 && Imm <= 8;}]>;
58
Zoran Jovanovic9bda2f12014-10-23 10:59:24 +000059def immLi16 : ImmLeaf<i32, [{return Imm >= -1 && Imm <= 126;}]>;
60
Jozef Koleke8c9d1e2014-11-24 14:39:13 +000061def MicroMipsMemGPRMM16AsmOperand : AsmOperandClass {
62 let Name = "MicroMipsMem";
63 let RenderMethod = "addMicroMipsMemOperands";
64 let ParserMethod = "parseMemOperand";
65 let PredicateMethod = "isMemWithGRPMM16Base";
66}
67
68class mem_mm_4_generic : Operand<i32> {
69 let PrintMethod = "printMemOperand";
Zoran Jovanovic5a1a7802015-02-04 15:43:17 +000070 let MIOperandInfo = (ops GPRMM16, simm4);
Jozef Koleke8c9d1e2014-11-24 14:39:13 +000071 let OperandType = "OPERAND_MEMORY";
72 let ParserMatchClass = MicroMipsMemGPRMM16AsmOperand;
73}
74
75def mem_mm_4 : mem_mm_4_generic {
76 let EncoderMethod = "getMemEncodingMMImm4";
77}
78
79def mem_mm_4_lsl1 : mem_mm_4_generic {
80 let EncoderMethod = "getMemEncodingMMImm4Lsl1";
81}
82
83def mem_mm_4_lsl2 : mem_mm_4_generic {
84 let EncoderMethod = "getMemEncodingMMImm4Lsl2";
85}
86
Jozef Kolek12c69822014-12-23 16:16:33 +000087def MicroMipsMemSPAsmOperand : AsmOperandClass {
88 let Name = "MicroMipsMemSP";
89 let RenderMethod = "addMemOperands";
90 let ParserMethod = "parseMemOperand";
91 let PredicateMethod = "isMemWithUimmWordAlignedOffsetSP<7>";
92}
93
94def mem_mm_sp_imm5_lsl2 : Operand<i32> {
95 let PrintMethod = "printMemOperand";
96 let MIOperandInfo = (ops GPR32:$base, simm5:$offset);
97 let OperandType = "OPERAND_MEMORY";
98 let ParserMatchClass = MicroMipsMemSPAsmOperand;
99 let EncoderMethod = "getMemEncodingMMSPImm5Lsl2";
100}
101
Jozef Koleke10a02e2015-01-28 17:27:26 +0000102def mem_mm_gp_imm7_lsl2 : Operand<i32> {
103 let PrintMethod = "printMemOperand";
104 let MIOperandInfo = (ops GPRMM16:$base, simm7:$offset);
105 let OperandType = "OPERAND_MEMORY";
106 let EncoderMethod = "getMemEncodingMMGPImm7Lsl2";
107}
108
Zoran Jovanovicd9790792015-09-09 09:10:46 +0000109def mem_mm_9 : Operand<i32> {
110 let PrintMethod = "printMemOperand";
111 let MIOperandInfo = (ops GPR32, simm9);
112 let EncoderMethod = "getMemEncodingMMImm9";
113 let ParserMatchClass = MipsMemAsmOperand;
114 let OperandType = "OPERAND_MEMORY";
115}
116
Jack Carter97700972013-08-13 20:19:16 +0000117def mem_mm_12 : Operand<i32> {
118 let PrintMethod = "printMemOperand";
119 let MIOperandInfo = (ops GPR32, simm12);
120 let EncoderMethod = "getMemEncodingMMImm12";
121 let ParserMatchClass = MipsMemAsmOperand;
122 let OperandType = "OPERAND_MEMORY";
123}
124
Zoran Jovanovicf9a02502014-11-27 18:28:59 +0000125def MipsMemUimm4AsmOperand : AsmOperandClass {
126 let Name = "MemOffsetUimm4";
127 let SuperClasses = [MipsMemAsmOperand];
128 let RenderMethod = "addMemOperands";
129 let ParserMethod = "parseMemOperand";
130 let PredicateMethod = "isMemWithUimmOffsetSP<6>";
131}
132
133def mem_mm_4sp : Operand<i32> {
134 let PrintMethod = "printMemOperand";
135 let MIOperandInfo = (ops GPR32, uimm8);
136 let EncoderMethod = "getMemEncodingMMImm4sp";
137 let ParserMatchClass = MipsMemUimm4AsmOperand;
138 let OperandType = "OPERAND_MEMORY";
139}
140
Zoran Jovanovic507e0842013-10-29 16:38:59 +0000141def jmptarget_mm : Operand<OtherVT> {
142 let EncoderMethod = "getJumpTargetOpValueMM";
143}
144
145def calltarget_mm : Operand<iPTR> {
146 let EncoderMethod = "getJumpTargetOpValueMM";
147}
148
Jozef Kolek9761e962015-01-12 12:03:34 +0000149def brtarget7_mm : Operand<OtherVT> {
150 let EncoderMethod = "getBranchTarget7OpValueMM";
151 let OperandType = "OPERAND_PCREL";
152 let DecoderMethod = "DecodeBranchTarget7MM";
153 let ParserMatchClass = MipsJumpTargetAsmOperand;
154}
155
Jozef Kolek5cfebdd2015-01-21 12:39:30 +0000156def brtarget10_mm : Operand<OtherVT> {
157 let EncoderMethod = "getBranchTargetOpValueMMPC10";
158 let OperandType = "OPERAND_PCREL";
159 let DecoderMethod = "DecodeBranchTarget10MM";
160 let ParserMatchClass = MipsJumpTargetAsmOperand;
161}
162
Zoran Jovanovic8a80aa72013-11-04 14:53:22 +0000163def brtarget_mm : Operand<OtherVT> {
164 let EncoderMethod = "getBranchTargetOpValueMM";
165 let OperandType = "OPERAND_PCREL";
166 let DecoderMethod = "DecodeBranchTargetMM";
Jozef Kolek5cfebdd2015-01-21 12:39:30 +0000167 let ParserMatchClass = MipsJumpTargetAsmOperand;
Zoran Jovanovic8a80aa72013-11-04 14:53:22 +0000168}
169
Jozef Kolek2c6d7322015-01-21 12:10:11 +0000170def simm23_lsl2 : Operand<i32> {
171 let EncoderMethod = "getSimm23Lsl2Encoding";
172 let DecoderMethod = "DecodeSimm23Lsl2";
173}
174
Zoran Jovanovic73ff9482014-08-14 12:09:10 +0000175class CompactBranchMM<string opstr, DAGOperand opnd, PatFrag cond_op,
176 RegisterOperand RO> :
177 InstSE<(outs), (ins RO:$rs, opnd:$offset),
178 !strconcat(opstr, "\t$rs, $offset"), [], IIBranch, FrmI> {
179 let isBranch = 1;
180 let isTerminator = 1;
181 let hasDelaySlot = 0;
182 let Defs = [AT];
183}
184
Jack Carter97700972013-08-13 20:19:16 +0000185let canFoldAsLoad = 1 in
186class LoadLeftRightMM<string opstr, SDNode OpNode, RegisterOperand RO,
187 Operand MemOpnd> :
188 InstSE<(outs RO:$rt), (ins MemOpnd:$addr, RO:$src),
189 !strconcat(opstr, "\t$rt, $addr"),
190 [(set RO:$rt, (OpNode addrimm12:$addr, RO:$src))],
191 NoItinerary, FrmI> {
Vladimir Medicdde3d582013-09-06 12:30:36 +0000192 let DecoderMethod = "DecodeMemMMImm12";
Jack Carter97700972013-08-13 20:19:16 +0000193 string Constraints = "$src = $rt";
194}
195
196class StoreLeftRightMM<string opstr, SDNode OpNode, RegisterOperand RO,
197 Operand MemOpnd>:
198 InstSE<(outs), (ins RO:$rt, MemOpnd:$addr),
199 !strconcat(opstr, "\t$rt, $addr"),
Vladimir Medicdde3d582013-09-06 12:30:36 +0000200 [(OpNode RO:$rt, addrimm12:$addr)], NoItinerary, FrmI> {
201 let DecoderMethod = "DecodeMemMMImm12";
202}
Jack Carter97700972013-08-13 20:19:16 +0000203
Zoran Jovanovic41688672015-02-10 16:36:20 +0000204/// A register pair used by movep instruction.
205def MovePRegPairAsmOperand : AsmOperandClass {
206 let Name = "MovePRegPair";
207 let ParserMethod = "parseMovePRegPair";
208 let PredicateMethod = "isMovePRegPair";
209}
210
211def movep_regpair : Operand<i32> {
212 let EncoderMethod = "getMovePRegPairOpValue";
213 let ParserMatchClass = MovePRegPairAsmOperand;
214 let PrintMethod = "printRegisterList";
215 let DecoderMethod = "DecodeMovePRegPair";
216 let MIOperandInfo = (ops GPR32Opnd, GPR32Opnd);
217}
218
219class MovePMM16<string opstr, RegisterOperand RO> :
220MicroMipsInst16<(outs movep_regpair:$dst_regs), (ins RO:$rs, RO:$rt),
221 !strconcat(opstr, "\t$dst_regs, $rs, $rt"), [],
222 NoItinerary, FrmR> {
223 let isReMaterializable = 1;
224}
225
Zoran Jovanovic2deca342014-12-16 14:59:10 +0000226/// A register pair used by load/store pair instructions.
227def RegPairAsmOperand : AsmOperandClass {
228 let Name = "RegPair";
229 let ParserMethod = "parseRegisterPair";
230}
231
232def regpair : Operand<i32> {
233 let EncoderMethod = "getRegisterPairOpValue";
234 let ParserMatchClass = RegPairAsmOperand;
235 let PrintMethod = "printRegisterPair";
236 let DecoderMethod = "DecodeRegPairOperand";
237 let MIOperandInfo = (ops GPR32Opnd, GPR32Opnd);
238}
239
240class StorePairMM<string opstr, InstrItinClass Itin = NoItinerary,
241 ComplexPattern Addr = addr> :
242 InstSE<(outs), (ins regpair:$rt, mem_mm_12:$addr),
243 !strconcat(opstr, "\t$rt, $addr"), [], Itin, FrmI, opstr> {
244 let DecoderMethod = "DecodeMemMMImm12";
245 let mayStore = 1;
246}
247
248class LoadPairMM<string opstr, InstrItinClass Itin = NoItinerary,
249 ComplexPattern Addr = addr> :
250 InstSE<(outs regpair:$rt), (ins mem_mm_12:$addr),
251 !strconcat(opstr, "\t$rt, $addr"), [], Itin, FrmI, opstr> {
252 let DecoderMethod = "DecodeMemMMImm12";
253 let mayLoad = 1;
254}
255
Zoran Jovanovicff9d5f32013-12-19 16:12:56 +0000256class LLBaseMM<string opstr, RegisterOperand RO> :
257 InstSE<(outs RO:$rt), (ins mem_mm_12:$addr),
258 !strconcat(opstr, "\t$rt, $addr"), [], NoItinerary, FrmI> {
Zoran Jovanovic7d633922014-01-15 13:17:33 +0000259 let DecoderMethod = "DecodeMemMMImm12";
Zoran Jovanovicff9d5f32013-12-19 16:12:56 +0000260 let mayLoad = 1;
261}
262
263class SCBaseMM<string opstr, RegisterOperand RO> :
Zoran Jovanovic285cc282014-02-28 18:22:56 +0000264 InstSE<(outs RO:$dst), (ins RO:$rt, mem_mm_12:$addr),
Zoran Jovanovicff9d5f32013-12-19 16:12:56 +0000265 !strconcat(opstr, "\t$rt, $addr"), [], NoItinerary, FrmI> {
Zoran Jovanovic7d633922014-01-15 13:17:33 +0000266 let DecoderMethod = "DecodeMemMMImm12";
Zoran Jovanovicff9d5f32013-12-19 16:12:56 +0000267 let mayStore = 1;
Zoran Jovanovic285cc282014-02-28 18:22:56 +0000268 let Constraints = "$rt = $dst";
Zoran Jovanovicff9d5f32013-12-19 16:12:56 +0000269}
270
Zoran Jovanovicd4cb61c2014-01-15 13:01:18 +0000271class LoadMM<string opstr, DAGOperand RO, SDPatternOperator OpNode = null_frag,
272 InstrItinClass Itin = NoItinerary> :
273 InstSE<(outs RO:$rt), (ins mem_mm_12:$addr),
274 !strconcat(opstr, "\t$rt, $addr"),
275 [(set RO:$rt, (OpNode addrimm12:$addr))], Itin, FrmI> {
276 let DecoderMethod = "DecodeMemMMImm12";
277 let canFoldAsLoad = 1;
278 let mayLoad = 1;
279}
280
Zoran Jovanovic592239d2014-10-21 08:44:58 +0000281class ArithRMM16<string opstr, RegisterOperand RO, bit isComm = 0,
282 InstrItinClass Itin = NoItinerary,
283 SDPatternOperator OpNode = null_frag> :
284 MicroMipsInst16<(outs RO:$rd), (ins RO:$rs, RO:$rt),
285 !strconcat(opstr, "\t$rd, $rs, $rt"),
286 [(set RO:$rd, (OpNode RO:$rs, RO:$rt))], Itin, FrmR> {
287 let isCommutable = isComm;
288}
289
Zoran Jovanovic88531712014-11-05 17:31:00 +0000290class AndImmMM16<string opstr, RegisterOperand RO,
291 InstrItinClass Itin = NoItinerary> :
292 MicroMipsInst16<(outs RO:$rd), (ins RO:$rs, uimm4_andi:$imm),
293 !strconcat(opstr, "\t$rd, $rs, $imm"), [], Itin, FrmI>;
294
Zoran Jovanovic81ceebc2014-10-21 08:32:40 +0000295class LogicRMM16<string opstr, RegisterOperand RO,
296 InstrItinClass Itin = NoItinerary,
297 SDPatternOperator OpNode = null_frag> :
298 MicroMipsInst16<(outs RO:$dst), (ins RO:$rs, RO:$rt),
299 !strconcat(opstr, "\t$rt, $rs"),
300 [(set RO:$dst, (OpNode RO:$rs, RO:$rt))], Itin, FrmR> {
301 let isCommutable = 1;
302 let Constraints = "$rt = $dst";
303}
304
305class NotMM16<string opstr, RegisterOperand RO> :
306 MicroMipsInst16<(outs RO:$rt), (ins RO:$rs),
307 !strconcat(opstr, "\t$rt, $rs"),
308 [(set RO:$rt, (not RO:$rs))], NoItinerary, FrmR>;
309
Zoran Jovanovic9f997232014-11-05 17:38:31 +0000310class ShiftIMM16<string opstr, Operand ImmOpnd, RegisterOperand RO,
Zoran Jovanovic4a00fdc2014-10-23 10:42:01 +0000311 InstrItinClass Itin = NoItinerary> :
312 MicroMipsInst16<(outs RO:$rd), (ins RO:$rt, ImmOpnd:$shamt),
Zoran Jovanovic9f997232014-11-05 17:38:31 +0000313 !strconcat(opstr, "\t$rd, $rt, $shamt"), [], Itin, FrmR>;
Zoran Jovanovic4a00fdc2014-10-23 10:42:01 +0000314
Jozef Koleke8c9d1e2014-11-24 14:39:13 +0000315class LoadMM16<string opstr, DAGOperand RO, SDPatternOperator OpNode,
316 InstrItinClass Itin, Operand MemOpnd> :
317 MicroMipsInst16<(outs RO:$rt), (ins MemOpnd:$addr),
318 !strconcat(opstr, "\t$rt, $addr"), [], Itin, FrmI> {
Jozef Kolek315e7ec2014-11-26 18:56:38 +0000319 let DecoderMethod = "DecodeMemMMImm4";
Jozef Koleke8c9d1e2014-11-24 14:39:13 +0000320 let canFoldAsLoad = 1;
321 let mayLoad = 1;
322}
323
324class StoreMM16<string opstr, DAGOperand RTOpnd, DAGOperand RO,
325 SDPatternOperator OpNode, InstrItinClass Itin,
326 Operand MemOpnd> :
327 MicroMipsInst16<(outs), (ins RTOpnd:$rt, MemOpnd:$addr),
328 !strconcat(opstr, "\t$rt, $addr"), [], Itin, FrmI> {
Jozef Kolek315e7ec2014-11-26 18:56:38 +0000329 let DecoderMethod = "DecodeMemMMImm4";
Jozef Koleke8c9d1e2014-11-24 14:39:13 +0000330 let mayStore = 1;
331}
332
Jozef Kolek12c69822014-12-23 16:16:33 +0000333class LoadSPMM16<string opstr, DAGOperand RO, InstrItinClass Itin,
334 Operand MemOpnd> :
335 MicroMipsInst16<(outs RO:$rt), (ins MemOpnd:$offset),
336 !strconcat(opstr, "\t$rt, $offset"), [], Itin, FrmI> {
337 let DecoderMethod = "DecodeMemMMSPImm5Lsl2";
338 let canFoldAsLoad = 1;
339 let mayLoad = 1;
340}
341
342class StoreSPMM16<string opstr, DAGOperand RO, InstrItinClass Itin,
343 Operand MemOpnd> :
344 MicroMipsInst16<(outs), (ins RO:$rt, MemOpnd:$offset),
345 !strconcat(opstr, "\t$rt, $offset"), [], Itin, FrmI> {
346 let DecoderMethod = "DecodeMemMMSPImm5Lsl2";
347 let mayStore = 1;
348}
349
Jozef Koleke10a02e2015-01-28 17:27:26 +0000350class LoadGPMM16<string opstr, DAGOperand RO, InstrItinClass Itin,
351 Operand MemOpnd> :
352 MicroMipsInst16<(outs RO:$rt), (ins MemOpnd:$offset),
353 !strconcat(opstr, "\t$rt, $offset"), [], Itin, FrmI> {
354 let DecoderMethod = "DecodeMemMMGPImm7Lsl2";
355 let canFoldAsLoad = 1;
356 let mayLoad = 1;
357}
358
Zoran Jovanovicbac36192014-10-23 11:06:34 +0000359class AddImmUR2<string opstr, RegisterOperand RO> :
360 MicroMipsInst16<(outs RO:$rd), (ins RO:$rs, simm3_lsa2:$imm),
361 !strconcat(opstr, "\t$rd, $rs, $imm"),
362 [], NoItinerary, FrmR> {
363 let isCommutable = 1;
364}
365
Zoran Jovanovicb26f8892014-10-10 13:45:34 +0000366class AddImmUS5<string opstr, RegisterOperand RO> :
367 MicroMipsInst16<(outs RO:$dst), (ins RO:$rd, simm4:$imm),
368 !strconcat(opstr, "\t$rd, $imm"), [], NoItinerary, FrmR> {
369 let Constraints = "$rd = $dst";
Zoran Jovanovicb26f8892014-10-10 13:45:34 +0000370}
371
Zoran Jovanovic42b84442014-10-23 11:13:59 +0000372class AddImmUR1SP<string opstr, RegisterOperand RO> :
373 MicroMipsInst16<(outs RO:$rd), (ins uimm6_lsl2:$imm),
374 !strconcat(opstr, "\t$rd, $imm"), [], NoItinerary, FrmR>;
375
Zoran Jovanovic98bd58c2014-10-10 14:37:30 +0000376class AddImmUSP<string opstr> :
377 MicroMipsInst16<(outs), (ins simm9_addiusp:$imm),
378 !strconcat(opstr, "\t$imm"), [], NoItinerary, FrmI>;
379
Zoran Jovanoviccabf0f42014-04-03 12:47:34 +0000380class MoveFromHILOMM<string opstr, RegisterOperand RO, Register UseReg> :
381 MicroMipsInst16<(outs RO:$rd), (ins), !strconcat(opstr, "\t$rd"),
382 [], II_MFHI_MFLO, FrmR> {
383 let Uses = [UseReg];
384 let hasSideEffects = 0;
385}
386
Zoran Jovanovic87d13e52014-03-20 10:18:24 +0000387class MoveMM16<string opstr, RegisterOperand RO, bit isComm = 0,
388 InstrItinClass Itin = NoItinerary> :
389 MicroMipsInst16<(outs RO:$rd), (ins RO:$rs),
390 !strconcat(opstr, "\t$rd, $rs"), [], Itin, FrmR> {
391 let isCommutable = isComm;
392 let isReMaterializable = 1;
393}
394
Jozef Koleka330a472014-12-11 13:56:23 +0000395class LoadImmMM16<string opstr, Operand Od, RegisterOperand RO> :
Zoran Jovanovic9bda2f12014-10-23 10:59:24 +0000396 MicroMipsInst16<(outs RO:$rd), (ins Od:$imm),
397 !strconcat(opstr, "\t$rd, $imm"), [], NoItinerary, FrmI> {
398 let isReMaterializable = 1;
399}
400
Zoran Jovanovic87d13e52014-03-20 10:18:24 +0000401// 16-bit Jump and Link (Call)
402class JumpLinkRegMM16<string opstr, RegisterOperand RO> :
403 MicroMipsInst16<(outs), (ins RO:$rs), !strconcat(opstr, "\t$rs"),
Zoran Jovanovic9b05a312014-03-31 14:00:10 +0000404 [(MipsJmpLink RO:$rs)], IIBranch, FrmR> {
Zoran Jovanovic87d13e52014-03-20 10:18:24 +0000405 let isCall = 1;
406 let hasDelaySlot = 1;
407 let Defs = [RA];
408}
409
Zoran Jovanovic95e14e72014-10-10 14:02:44 +0000410// 16-bit Jump Reg
411class JumpRegMM16<string opstr, RegisterOperand RO> :
412 MicroMipsInst16<(outs), (ins RO:$rs), !strconcat(opstr, "\t$rs"),
413 [], IIBranch, FrmR> {
414 let hasDelaySlot = 1;
415 let isBranch = 1;
416 let isIndirectBranch = 1;
417}
418
Zoran Jovanovicc74e3eb92014-09-12 14:29:54 +0000419// Base class for JRADDIUSP instruction.
420class JumpRAddiuStackMM16 :
421 MicroMipsInst16<(outs), (ins uimm5_lsl2:$imm), "jraddiusp\t$imm",
422 [], IIBranch, FrmR> {
423 let isTerminator = 1;
424 let isBarrier = 1;
Zoran Jovanovicc74e3eb92014-09-12 14:29:54 +0000425 let isBranch = 1;
426 let isIndirectBranch = 1;
427}
428
Zoran Jovanovic6097bad2014-10-10 13:22:28 +0000429// 16-bit Jump and Link (Call) - Short Delay Slot
430class JumpLinkRegSMM16<string opstr, RegisterOperand RO> :
431 MicroMipsInst16<(outs), (ins RO:$rs), !strconcat(opstr, "\t$rs"),
432 [], IIBranch, FrmR> {
433 let isCall = 1;
434 let hasDelaySlot = 1;
435 let Defs = [RA];
436}
437
Zoran Jovanovicb39a174f2014-10-10 13:31:18 +0000438// 16-bit Jump Register Compact - No delay slot
439class JumpRegCMM16<string opstr, RegisterOperand RO> :
440 MicroMipsInst16<(outs), (ins RO:$rs), !strconcat(opstr, "\t$rs"),
441 [], IIBranch, FrmR> {
442 let isTerminator = 1;
443 let isBarrier = 1;
444 let isBranch = 1;
445 let isIndirectBranch = 1;
446}
447
Jozef Kolek56a6a7d2014-11-27 18:18:42 +0000448// Break16 and Sdbbp16
449class BrkSdbbp16MM<string opstr> :
450 MicroMipsInst16<(outs), (ins uimm4:$code_),
451 !strconcat(opstr, "\t$code_"),
452 [], NoItinerary, FrmOther>;
453
Jozef Kolek9761e962015-01-12 12:03:34 +0000454class CBranchZeroMM<string opstr, DAGOperand opnd, RegisterOperand RO> :
455 MicroMipsInst16<(outs), (ins RO:$rs, opnd:$offset),
456 !strconcat(opstr, "\t$rs, $offset"), [], IIBranch, FrmI> {
457 let isBranch = 1;
458 let isTerminator = 1;
459 let hasDelaySlot = 1;
460 let Defs = [AT];
461}
462
Zoran Jovanovicac9ef122014-09-12 13:43:41 +0000463// MicroMIPS Jump and Link (Call) - Short Delay Slot
464let isCall = 1, hasDelaySlot = 1, Defs = [RA] in {
465 class JumpLinkMM<string opstr, DAGOperand opnd> :
466 InstSE<(outs), (ins opnd:$target), !strconcat(opstr, "\t$target"),
467 [], IIBranch, FrmJ, opstr> {
468 let DecoderMethod = "DecodeJumpTargetMM";
469 }
470
471 class JumpLinkRegMM<string opstr, RegisterOperand RO>:
472 InstSE<(outs RO:$rd), (ins RO:$rs), !strconcat(opstr, "\t$rd, $rs"),
473 [], IIBranch, FrmR>;
Zoran Jovanoviced6dd6b2014-09-12 13:51:58 +0000474
475 class BranchCompareToZeroLinkMM<string opstr, DAGOperand opnd,
476 RegisterOperand RO> :
477 InstSE<(outs), (ins RO:$rs, opnd:$offset),
478 !strconcat(opstr, "\t$rs, $offset"), [], IIBranch, FrmI, opstr>;
Zoran Jovanovicac9ef122014-09-12 13:43:41 +0000479}
480
Jozef Kolek5f95dd22014-11-19 11:39:12 +0000481class LoadWordIndexedScaledMM<string opstr, RegisterOperand RO,
482 InstrItinClass Itin = NoItinerary,
483 SDPatternOperator OpNode = null_frag> :
484 InstSE<(outs RO:$rd), (ins PtrRC:$base, PtrRC:$index),
485 !strconcat(opstr, "\t$rd, ${index}(${base})"), [], Itin, FrmFI>;
486
Zoran Jovanovic6e6a2c92015-09-16 09:14:35 +0000487class PrefetchIndexed<string opstr> :
488 InstSE<(outs), (ins PtrRC:$base, PtrRC:$index, uimm5:$hint),
489 !strconcat(opstr, "\t$hint, ${index}(${base})"), [], NoItinerary, FrmOther>;
490
Jozef Kolek2c6d7322015-01-21 12:10:11 +0000491class AddImmUPC<string opstr, RegisterOperand RO> :
492 InstSE<(outs RO:$rs), (ins simm23_lsl2:$imm),
493 !strconcat(opstr, "\t$rs, $imm"), [], NoItinerary, FrmR>;
494
Zoran Jovanovica4c4b5f2014-11-19 16:44:02 +0000495/// A list of registers used by load/store multiple instructions.
496def RegListAsmOperand : AsmOperandClass {
497 let Name = "RegList";
498 let ParserMethod = "parseRegisterList";
499}
500
501def reglist : Operand<i32> {
502 let EncoderMethod = "getRegisterListOpValue";
503 let ParserMatchClass = RegListAsmOperand;
504 let PrintMethod = "printRegisterList";
505 let DecoderMethod = "DecodeRegListOperand";
506}
507
Zoran Jovanovicf9a02502014-11-27 18:28:59 +0000508def RegList16AsmOperand : AsmOperandClass {
509 let Name = "RegList16";
510 let ParserMethod = "parseRegisterList";
511 let PredicateMethod = "isRegList16";
512 let RenderMethod = "addRegListOperands";
513}
514
515def reglist16 : Operand<i32> {
516 let EncoderMethod = "getRegisterListOpValue16";
517 let DecoderMethod = "DecodeRegListOperand16";
518 let PrintMethod = "printRegisterList";
519 let ParserMatchClass = RegList16AsmOperand;
520}
521
Zoran Jovanovica4c4b5f2014-11-19 16:44:02 +0000522class StoreMultMM<string opstr,
523 InstrItinClass Itin = NoItinerary, ComplexPattern Addr = addr> :
524 InstSE<(outs), (ins reglist:$rt, mem_mm_12:$addr),
525 !strconcat(opstr, "\t$rt, $addr"), [], Itin, FrmI, opstr> {
526 let DecoderMethod = "DecodeMemMMImm12";
527 let mayStore = 1;
528}
529
530class LoadMultMM<string opstr,
531 InstrItinClass Itin = NoItinerary, ComplexPattern Addr = addr> :
532 InstSE<(outs reglist:$rt), (ins mem_mm_12:$addr),
533 !strconcat(opstr, "\t$rt, $addr"), [], Itin, FrmI, opstr> {
534 let DecoderMethod = "DecodeMemMMImm12";
535 let mayLoad = 1;
536}
537
Zoran Jovanovicf9a02502014-11-27 18:28:59 +0000538class StoreMultMM16<string opstr,
539 InstrItinClass Itin = NoItinerary,
540 ComplexPattern Addr = addr> :
541 MicroMipsInst16<(outs), (ins reglist16:$rt, mem_mm_4sp:$addr),
542 !strconcat(opstr, "\t$rt, $addr"), [], Itin, FrmI> {
Jozef Kolekd68d424a2015-02-10 12:41:13 +0000543 let DecoderMethod = "DecodeMemMMReglistImm4Lsl2";
Zoran Jovanovicf9a02502014-11-27 18:28:59 +0000544 let mayStore = 1;
545}
546
547class LoadMultMM16<string opstr,
548 InstrItinClass Itin = NoItinerary,
549 ComplexPattern Addr = addr> :
550 MicroMipsInst16<(outs reglist16:$rt), (ins mem_mm_4sp:$addr),
551 !strconcat(opstr, "\t$rt, $addr"), [], Itin, FrmI> {
Jozef Kolekd68d424a2015-02-10 12:41:13 +0000552 let DecoderMethod = "DecodeMemMMReglistImm4Lsl2";
Zoran Jovanovicf9a02502014-11-27 18:28:59 +0000553 let mayLoad = 1;
554}
555
Jozef Kolek5cfebdd2015-01-21 12:39:30 +0000556class UncondBranchMM16<string opstr> :
557 MicroMipsInst16<(outs), (ins brtarget10_mm:$offset),
558 !strconcat(opstr, "\t$offset"),
559 [], IIBranch, FrmI> {
560 let isBranch = 1;
561 let isTerminator = 1;
562 let isBarrier = 1;
563 let hasDelaySlot = 1;
564 let Predicates = [RelocPIC, InMicroMips];
565 let Defs = [AT];
566}
567
Zoran Jovanovic592239d2014-10-21 08:44:58 +0000568def ADDU16_MM : ArithRMM16<"addu16", GPRMM16Opnd, 1, II_ADDU, add>,
Zoran Jovanovic6b28f092015-09-09 13:55:45 +0000569 ARITH_FM_MM16<0>, ISA_MICROMIPS_NOT_32R6_64R6;
570def AND16_MM : LogicRMM16<"and16", GPRMM16Opnd, II_AND, and>,
571 LOGIC_FM_MM16<0x2>, ISA_MICROMIPS_NOT_32R6_64R6;
572def ANDI16_MM : AndImmMM16<"andi16", GPRMM16Opnd, II_AND>, ANDI_FM_MM16<0x0b>,
573 ISA_MICROMIPS_NOT_32R6_64R6;
574def NOT16_MM : NotMM16<"not16", GPRMM16Opnd>, LOGIC_FM_MM16<0x0>,
575 ISA_MICROMIPS_NOT_32R6_64R6;
576def OR16_MM : LogicRMM16<"or16", GPRMM16Opnd, II_OR, or>, LOGIC_FM_MM16<0x3>,
577 ISA_MICROMIPS_NOT_32R6_64R6;
578def SLL16_MM : ShiftIMM16<"sll16", uimm3_shift, GPRMM16Opnd, II_SLL>,
579 SHIFT_FM_MM16<0>, ISA_MICROMIPS_NOT_32R6_64R6;
580def SRL16_MM : ShiftIMM16<"srl16", uimm3_shift, GPRMM16Opnd, II_SRL>,
581 SHIFT_FM_MM16<1>, ISA_MICROMIPS_NOT_32R6_64R6;
582
Zoran Jovanovic592239d2014-10-21 08:44:58 +0000583def SUBU16_MM : ArithRMM16<"subu16", GPRMM16Opnd, 0, II_SUBU, sub>,
584 ARITH_FM_MM16<1>;
Zoran Jovanovic81ceebc2014-10-21 08:32:40 +0000585def XOR16_MM : LogicRMM16<"xor16", GPRMM16Opnd, II_XOR, xor>,
586 LOGIC_FM_MM16<0x1>;
Jozef Koleke8c9d1e2014-11-24 14:39:13 +0000587def LBU16_MM : LoadMM16<"lbu16", GPRMM16Opnd, zextloadi8, II_LBU,
588 mem_mm_4>, LOAD_STORE_FM_MM16<0x02>;
589def LHU16_MM : LoadMM16<"lhu16", GPRMM16Opnd, zextloadi16, II_LHU,
590 mem_mm_4_lsl1>, LOAD_STORE_FM_MM16<0x0a>;
591def LW16_MM : LoadMM16<"lw16", GPRMM16Opnd, load, II_LW, mem_mm_4_lsl2>,
592 LOAD_STORE_FM_MM16<0x1a>;
593def SB16_MM : StoreMM16<"sb16", GPRMM16OpndZero, GPRMM16Opnd, truncstorei8,
594 II_SB, mem_mm_4>, LOAD_STORE_FM_MM16<0x22>;
595def SH16_MM : StoreMM16<"sh16", GPRMM16OpndZero, GPRMM16Opnd, truncstorei16,
596 II_SH, mem_mm_4_lsl1>,
597 LOAD_STORE_FM_MM16<0x2a>;
598def SW16_MM : StoreMM16<"sw16", GPRMM16OpndZero, GPRMM16Opnd, store, II_SW,
599 mem_mm_4_lsl2>, LOAD_STORE_FM_MM16<0x3a>;
Jozef Koleke10a02e2015-01-28 17:27:26 +0000600def LWGP_MM : LoadGPMM16<"lw", GPRMM16Opnd, II_LW, mem_mm_gp_imm7_lsl2>,
601 LOAD_GP_FM_MM16<0x19>;
Jozef Kolek12c69822014-12-23 16:16:33 +0000602def LWSP_MM : LoadSPMM16<"lw", GPR32Opnd, II_LW, mem_mm_sp_imm5_lsl2>,
603 LOAD_STORE_SP_FM_MM16<0x12>;
604def SWSP_MM : StoreSPMM16<"sw", GPR32Opnd, II_SW, mem_mm_sp_imm5_lsl2>,
605 LOAD_STORE_SP_FM_MM16<0x32>;
Zoran Jovanovic42b84442014-10-23 11:13:59 +0000606def ADDIUR1SP_MM : AddImmUR1SP<"addiur1sp", GPRMM16Opnd>, ADDIUR1SP_FM_MM16;
Zoran Jovanovicbac36192014-10-23 11:06:34 +0000607def ADDIUR2_MM : AddImmUR2<"addiur2", GPRMM16Opnd>, ADDIUR2_FM_MM16;
Zoran Jovanovicb26f8892014-10-10 13:45:34 +0000608def ADDIUS5_MM : AddImmUS5<"addius5", GPR32Opnd>, ADDIUS5_FM_MM16;
Zoran Jovanovic98bd58c2014-10-10 14:37:30 +0000609def ADDIUSP_MM : AddImmUSP<"addiusp">, ADDIUSP_FM_MM16;
Zoran Jovanoviccabf0f42014-04-03 12:47:34 +0000610def MFHI16_MM : MoveFromHILOMM<"mfhi", GPR32Opnd, AC0>, MFHILO_FM_MM16<0x10>;
611def MFLO16_MM : MoveFromHILOMM<"mflo", GPR32Opnd, AC0>, MFHILO_FM_MM16<0x12>;
Zoran Jovanovic87d13e52014-03-20 10:18:24 +0000612def MOVE16_MM : MoveMM16<"move", GPR32Opnd>, MOVE_FM_MM16<0x03>;
Zoran Jovanovic41688672015-02-10 16:36:20 +0000613def MOVEP_MM : MovePMM16<"movep", GPRMM16OpndMoveP>, MOVEP_FM_MM16;
Jozef Koleka330a472014-12-11 13:56:23 +0000614def LI16_MM : LoadImmMM16<"li16", li_simm7, GPRMM16Opnd>, LI_FM_MM16,
615 IsAsCheapAsAMove;
Zoran Jovanovic87d13e52014-03-20 10:18:24 +0000616def JALR16_MM : JumpLinkRegMM16<"jalr", GPR32Opnd>, JALR_FM_MM16<0x0e>;
Zoran Jovanovic6097bad2014-10-10 13:22:28 +0000617def JALRS16_MM : JumpLinkRegSMM16<"jalrs16", GPR32Opnd>, JALR_FM_MM16<0x0f>;
Zoran Jovanovicb39a174f2014-10-10 13:31:18 +0000618def JRC16_MM : JumpRegCMM16<"jrc", GPR32Opnd>, JALR_FM_MM16<0x0d>;
Zoran Jovanovicc74e3eb92014-09-12 14:29:54 +0000619def JRADDIUSP : JumpRAddiuStackMM16, JRADDIUSP_FM_MM16<0x18>;
Zoran Jovanovic95e14e72014-10-10 14:02:44 +0000620def JR16_MM : JumpRegMM16<"jr16", GPR32Opnd>, JALR_FM_MM16<0x0c>;
Jozef Kolek9761e962015-01-12 12:03:34 +0000621def BEQZ16_MM : CBranchZeroMM<"beqz16", brtarget7_mm, GPRMM16Opnd>,
622 BEQNEZ_FM_MM16<0x23>;
623def BNEZ16_MM : CBranchZeroMM<"bnez16", brtarget7_mm, GPRMM16Opnd>,
624 BEQNEZ_FM_MM16<0x2b>;
Jozef Kolek5cfebdd2015-01-21 12:39:30 +0000625def B16_MM : UncondBranchMM16<"b16">, B16_FM;
Jozef Kolek56a6a7d2014-11-27 18:18:42 +0000626def BREAK16_MM : BrkSdbbp16MM<"break16">, BRKSDBBP16_FM_MM<0x28>;
627def SDBBP16_MM : BrkSdbbp16MM<"sdbbp16">, BRKSDBBP16_FM_MM<0x2C>;
Zoran Jovanovic87d13e52014-03-20 10:18:24 +0000628
Zoran Jovanovica0f53282014-03-20 10:41:37 +0000629class WaitMM<string opstr> :
630 InstSE<(outs), (ins uimm10:$code_), !strconcat(opstr, "\t$code_"), [],
631 NoItinerary, FrmOther, opstr>;
632
Akira Hatanakaa43b56d2013-08-20 20:46:51 +0000633let DecoderNamespace = "MicroMips", Predicates = [InMicroMips] in {
Zoran Jovanovic73ff9482014-08-14 12:09:10 +0000634 /// Compact Branch Instructions
635 def BEQZC_MM : CompactBranchMM<"beqzc", brtarget_mm, seteq, GPR32Opnd>,
636 COMPACT_BRANCH_FM_MM<0x7>;
637 def BNEZC_MM : CompactBranchMM<"bnezc", brtarget_mm, setne, GPR32Opnd>,
638 COMPACT_BRANCH_FM_MM<0x5>;
639
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000640 /// Arithmetic Instructions (ALU Immediate)
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +0000641 def ADDiu_MM : MMRel, ArithLogicI<"addiu", simm16, GPR32Opnd>,
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000642 ADDI_FM_MM<0xc>;
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +0000643 def ADDi_MM : MMRel, ArithLogicI<"addi", simm16, GPR32Opnd>,
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000644 ADDI_FM_MM<0x4>;
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +0000645 def SLTi_MM : MMRel, SetCC_I<"slti", setlt, simm16, immSExt16, GPR32Opnd>,
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000646 SLTI_FM_MM<0x24>;
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +0000647 def SLTiu_MM : MMRel, SetCC_I<"sltiu", setult, simm16, immSExt16, GPR32Opnd>,
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000648 SLTI_FM_MM<0x2c>;
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +0000649 def ANDi_MM : MMRel, ArithLogicI<"andi", uimm16, GPR32Opnd>,
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000650 ADDI_FM_MM<0x34>;
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +0000651 def ORi_MM : MMRel, ArithLogicI<"ori", uimm16, GPR32Opnd>,
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000652 ADDI_FM_MM<0x14>;
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +0000653 def XORi_MM : MMRel, ArithLogicI<"xori", uimm16, GPR32Opnd>,
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000654 ADDI_FM_MM<0x1c>;
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +0000655 def LUi_MM : MMRel, LoadUpper<"lui", GPR32Opnd, uimm16>, LUI_FM_MM;
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000656
Zoran Jovanovicbd28c372013-12-25 10:14:07 +0000657 def LEA_ADDiu_MM : MMRel, EffectiveAddress<"addiu", GPR32Opnd>,
658 LW_FM_MM<0xc>;
659
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000660 /// Arithmetic Instructions (3-Operand, R-Type)
Jozef Kolekc9258082015-03-04 15:47:42 +0000661 def ADDu_MM : MMRel, ArithLogicR<"addu", GPR32Opnd, 1, II_ADDU, add>,
662 ADD_FM_MM<0, 0x150>;
663 def SUBu_MM : MMRel, ArithLogicR<"subu", GPR32Opnd, 0, II_SUBU, sub>,
664 ADD_FM_MM<0, 0x1d0>;
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +0000665 def MUL_MM : MMRel, ArithLogicR<"mul", GPR32Opnd>, ADD_FM_MM<0, 0x210>;
666 def ADD_MM : MMRel, ArithLogicR<"add", GPR32Opnd>, ADD_FM_MM<0, 0x110>;
667 def SUB_MM : MMRel, ArithLogicR<"sub", GPR32Opnd>, ADD_FM_MM<0, 0x190>;
668 def SLT_MM : MMRel, SetCC_R<"slt", setlt, GPR32Opnd>, ADD_FM_MM<0, 0x350>;
669 def SLTu_MM : MMRel, SetCC_R<"sltu", setult, GPR32Opnd>,
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000670 ADD_FM_MM<0, 0x390>;
Daniel Sanders4aefdc72014-01-16 17:13:57 +0000671 def AND_MM : MMRel, ArithLogicR<"and", GPR32Opnd, 1, II_AND, and>,
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000672 ADD_FM_MM<0, 0x250>;
Daniel Sanders4aefdc72014-01-16 17:13:57 +0000673 def OR_MM : MMRel, ArithLogicR<"or", GPR32Opnd, 1, II_OR, or>,
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000674 ADD_FM_MM<0, 0x290>;
Daniel Sanders4aefdc72014-01-16 17:13:57 +0000675 def XOR_MM : MMRel, ArithLogicR<"xor", GPR32Opnd, 1, II_XOR, xor>,
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000676 ADD_FM_MM<0, 0x310>;
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +0000677 def NOR_MM : MMRel, LogicNOR<"nor", GPR32Opnd>, ADD_FM_MM<0, 0x2d0>;
Daniel Sanderse95a1372014-01-17 14:32:41 +0000678 def MULT_MM : MMRel, Mult<"mult", II_MULT, GPR32Opnd, [HI0, LO0]>,
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000679 MULT_FM_MM<0x22c>;
Daniel Sanderse95a1372014-01-17 14:32:41 +0000680 def MULTu_MM : MMRel, Mult<"multu", II_MULTU, GPR32Opnd, [HI0, LO0]>,
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000681 MULT_FM_MM<0x26c>;
Daniel Sandersc7a9f8d2014-01-17 14:48:06 +0000682 def SDIV_MM : MMRel, Div<"div", II_DIV, GPR32Opnd, [HI0, LO0]>,
Zoran Jovanovic3671a542013-09-14 07:15:21 +0000683 MULT_FM_MM<0x2ac>;
Daniel Sandersc7a9f8d2014-01-17 14:48:06 +0000684 def UDIV_MM : MMRel, Div<"divu", II_DIVU, GPR32Opnd, [HI0, LO0]>,
Zoran Jovanovic3671a542013-09-14 07:15:21 +0000685 MULT_FM_MM<0x2ec>;
Akira Hatanakacd9b74a2013-04-25 01:11:15 +0000686
Jozef Kolek2c6d7322015-01-21 12:10:11 +0000687 /// Arithmetic Instructions with PC and Immediate
688 def ADDIUPC_MM : AddImmUPC<"addiupc", GPRMM16Opnd>, ADDIUPC_FM_MM;
689
Akira Hatanakacd9b74a2013-04-25 01:11:15 +0000690 /// Shift Instructions
Daniel Sanders980589a2014-01-16 14:27:20 +0000691 def SLL_MM : MMRel, shift_rotate_imm<"sll", uimm5, GPR32Opnd, II_SLL>,
Akira Hatanakacd9b74a2013-04-25 01:11:15 +0000692 SRA_FM_MM<0, 0>;
Daniel Sanders980589a2014-01-16 14:27:20 +0000693 def SRL_MM : MMRel, shift_rotate_imm<"srl", uimm5, GPR32Opnd, II_SRL>,
Akira Hatanakacd9b74a2013-04-25 01:11:15 +0000694 SRA_FM_MM<0x40, 0>;
Daniel Sanders980589a2014-01-16 14:27:20 +0000695 def SRA_MM : MMRel, shift_rotate_imm<"sra", uimm5, GPR32Opnd, II_SRA>,
Akira Hatanakacd9b74a2013-04-25 01:11:15 +0000696 SRA_FM_MM<0x80, 0>;
Daniel Sanders980589a2014-01-16 14:27:20 +0000697 def SLLV_MM : MMRel, shift_rotate_reg<"sllv", GPR32Opnd, II_SLLV>,
Akira Hatanakacd9b74a2013-04-25 01:11:15 +0000698 SRLV_FM_MM<0x10, 0>;
Daniel Sanders980589a2014-01-16 14:27:20 +0000699 def SRLV_MM : MMRel, shift_rotate_reg<"srlv", GPR32Opnd, II_SRLV>,
Akira Hatanakacd9b74a2013-04-25 01:11:15 +0000700 SRLV_FM_MM<0x50, 0>;
Daniel Sanders980589a2014-01-16 14:27:20 +0000701 def SRAV_MM : MMRel, shift_rotate_reg<"srav", GPR32Opnd, II_SRAV>,
Akira Hatanakacd9b74a2013-04-25 01:11:15 +0000702 SRLV_FM_MM<0x90, 0>;
Daniel Sanders980589a2014-01-16 14:27:20 +0000703 def ROTR_MM : MMRel, shift_rotate_imm<"rotr", uimm5, GPR32Opnd, II_ROTR>,
Akira Hatanakacd9b74a2013-04-25 01:11:15 +0000704 SRA_FM_MM<0xc0, 0>;
Daniel Sanders980589a2014-01-16 14:27:20 +0000705 def ROTRV_MM : MMRel, shift_rotate_reg<"rotrv", GPR32Opnd, II_ROTRV>,
Akira Hatanakacd9b74a2013-04-25 01:11:15 +0000706 SRLV_FM_MM<0xd0, 0>;
Akira Hatanakaf0aa6c92013-04-25 01:21:25 +0000707
708 /// Load and Store Instructions - aligned
Vladimir Medicdde3d582013-09-06 12:30:36 +0000709 let DecoderMethod = "DecodeMemMMImm16" in {
710 def LB_MM : Load<"lb", GPR32Opnd>, MMRel, LW_FM_MM<0x7>;
711 def LBu_MM : Load<"lbu", GPR32Opnd>, MMRel, LW_FM_MM<0x5>;
712 def LH_MM : Load<"lh", GPR32Opnd>, MMRel, LW_FM_MM<0xf>;
713 def LHu_MM : Load<"lhu", GPR32Opnd>, MMRel, LW_FM_MM<0xd>;
714 def LW_MM : Load<"lw", GPR32Opnd>, MMRel, LW_FM_MM<0x3f>;
715 def SB_MM : Store<"sb", GPR32Opnd>, MMRel, LW_FM_MM<0x6>;
716 def SH_MM : Store<"sh", GPR32Opnd>, MMRel, LW_FM_MM<0xe>;
717 def SW_MM : Store<"sw", GPR32Opnd>, MMRel, LW_FM_MM<0x3e>;
718 }
Jack Carter97700972013-08-13 20:19:16 +0000719
Zoran Jovanovic6e6a2c92015-09-16 09:14:35 +0000720 let DecoderMethod = "DecodeMemMMImm9" in {
721 def LBE_MM : Load<"lbe", GPR32Opnd>, POOL32C_LHUE_FM_MM<0x18, 0x6, 0x4>;
722 def LBuE_MM : Load<"lbue", GPR32Opnd>, POOL32C_LHUE_FM_MM<0x18, 0x6, 0x0>;
723 def LHE_MM : Load<"lhe", GPR32Opnd>, POOL32C_LHUE_FM_MM<0x18, 0x6, 0x5>;
724 def LHuE_MM : Load<"lhue", GPR32Opnd>, POOL32C_LHUE_FM_MM<0x18, 0x6, 0x1>;
725 def LWE_MM : Load<"lwe", GPR32Opnd>, POOL32C_LHUE_FM_MM<0x18, 0x6, 0x7>;
726 def SBE_MM : Store<"sbe", GPR32Opnd>, POOL32C_LHUE_FM_MM<0x18, 0xa, 0x4>;
727 def SHE_MM : Store<"she", GPR32Opnd>, POOL32C_LHUE_FM_MM<0x18, 0xa, 0x5>;
728 def SWE_MM : StoreMemory<"swe", GPR32Opnd, mem_simm9gpr>,
729 POOL32C_LHUE_FM_MM<0x18, 0xa, 0x7>;
730 }
731
Jozef Kolek5f95dd22014-11-19 11:39:12 +0000732 def LWXS_MM : LoadWordIndexedScaledMM<"lwxs", GPR32Opnd>, LWXS_FM_MM<0x118>;
733
Daniel Sanders0b385ac2014-01-21 15:21:14 +0000734 def LWU_MM : LoadMM<"lwu", GPR32Opnd, zextloadi32, II_LWU>, LL_FM_MM<0xe>;
Zoran Jovanovicd4cb61c2014-01-15 13:01:18 +0000735
Jack Carter97700972013-08-13 20:19:16 +0000736 /// Load and Store Instructions - unaligned
Akira Hatanakaa43b56d2013-08-20 20:46:51 +0000737 def LWL_MM : LoadLeftRightMM<"lwl", MipsLWL, GPR32Opnd, mem_mm_12>,
738 LWL_FM_MM<0x0>;
739 def LWR_MM : LoadLeftRightMM<"lwr", MipsLWR, GPR32Opnd, mem_mm_12>,
740 LWL_FM_MM<0x1>;
741 def SWL_MM : StoreLeftRightMM<"swl", MipsSWL, GPR32Opnd, mem_mm_12>,
742 LWL_FM_MM<0x8>;
743 def SWR_MM : StoreLeftRightMM<"swr", MipsSWR, GPR32Opnd, mem_mm_12>,
744 LWL_FM_MM<0x9>;
Vladimir Medice0fbb442013-09-06 12:41:17 +0000745
Zoran Jovanovica4c4b5f2014-11-19 16:44:02 +0000746 /// Load and Store Instructions - multiple
747 def SWM32_MM : StoreMultMM<"swm32">, LWM_FM_MM<0xd>;
748 def LWM32_MM : LoadMultMM<"lwm32">, LWM_FM_MM<0x5>;
Zoran Jovanovicf9a02502014-11-27 18:28:59 +0000749 def SWM16_MM : StoreMultMM16<"swm16">, LWM_FM_MM16<0x5>;
750 def LWM16_MM : LoadMultMM16<"lwm16">, LWM_FM_MM16<0x4>;
Zoran Jovanovica4c4b5f2014-11-19 16:44:02 +0000751
Zoran Jovanovic2deca342014-12-16 14:59:10 +0000752 /// Load and Store Pair Instructions
753 def SWP_MM : StorePairMM<"swp">, LWM_FM_MM<0x9>;
754 def LWP_MM : LoadPairMM<"lwp">, LWM_FM_MM<0x1>;
755
Zoran Jovanovic14c567b2015-01-28 21:52:27 +0000756 /// Load and Store multiple pseudo Instructions
757 class LoadWordMultMM<string instr_asm > :
758 MipsAsmPseudoInst<(outs reglist:$rt), (ins mem_mm_12:$addr),
759 !strconcat(instr_asm, "\t$rt, $addr")> ;
760
761 class StoreWordMultMM<string instr_asm > :
762 MipsAsmPseudoInst<(outs), (ins reglist:$rt, mem_mm_12:$addr),
763 !strconcat(instr_asm, "\t$rt, $addr")> ;
764
765
766 def SWM_MM : StoreWordMultMM<"swm">;
767 def LWM_MM : LoadWordMultMM<"lwm">;
768
Vladimir Medice0fbb442013-09-06 12:41:17 +0000769 /// Move Conditional
770 def MOVZ_I_MM : MMRel, CMov_I_I_FT<"movz", GPR32Opnd, GPR32Opnd,
771 NoItinerary>, ADD_FM_MM<0, 0x58>;
772 def MOVN_I_MM : MMRel, CMov_I_I_FT<"movn", GPR32Opnd, GPR32Opnd,
773 NoItinerary>, ADD_FM_MM<0, 0x18>;
Daniel Sanders4aefdc72014-01-16 17:13:57 +0000774 def MOVT_I_MM : MMRel, CMov_F_I_FT<"movt", GPR32Opnd, II_MOVT>,
Vladimir Medice0fbb442013-09-06 12:41:17 +0000775 CMov_F_I_FM_MM<0x25>;
Daniel Sanders4aefdc72014-01-16 17:13:57 +0000776 def MOVF_I_MM : MMRel, CMov_F_I_FT<"movf", GPR32Opnd, II_MOVF>,
Vladimir Medice0fbb442013-09-06 12:41:17 +0000777 CMov_F_I_FM_MM<0x5>;
Vladimir Medic457ba562013-09-06 12:53:21 +0000778
779 /// Move to/from HI/LO
780 def MTHI_MM : MMRel, MoveToLOHI<"mthi", GPR32Opnd, [HI0]>,
781 MTLO_FM_MM<0x0b5>;
782 def MTLO_MM : MMRel, MoveToLOHI<"mtlo", GPR32Opnd, [LO0]>,
783 MTLO_FM_MM<0x0f5>;
Akira Hatanaka16048332013-10-07 18:49:46 +0000784 def MFHI_MM : MMRel, MoveFromLOHI<"mfhi", GPR32Opnd, AC0>,
Vladimir Medic457ba562013-09-06 12:53:21 +0000785 MFLO_FM_MM<0x035>;
Akira Hatanaka16048332013-10-07 18:49:46 +0000786 def MFLO_MM : MMRel, MoveFromLOHI<"mflo", GPR32Opnd, AC0>,
Vladimir Medic457ba562013-09-06 12:53:21 +0000787 MFLO_FM_MM<0x075>;
Vladimir Medicb936da12013-09-06 13:08:00 +0000788
789 /// Multiply Add/Sub Instructions
Daniel Sanderse95a1372014-01-17 14:32:41 +0000790 def MADD_MM : MMRel, MArithR<"madd", II_MADD, 1>, MULT_FM_MM<0x32c>;
791 def MADDU_MM : MMRel, MArithR<"maddu", II_MADDU, 1>, MULT_FM_MM<0x36c>;
792 def MSUB_MM : MMRel, MArithR<"msub", II_MSUB>, MULT_FM_MM<0x3ac>;
793 def MSUBU_MM : MMRel, MArithR<"msubu", II_MSUBU>, MULT_FM_MM<0x3ec>;
Zoran Jovanovicab852782013-09-14 06:49:25 +0000794
795 /// Count Leading
Daniel Sanders070fd1c2014-05-12 12:41:59 +0000796 def CLZ_MM : MMRel, CountLeading0<"clz", GPR32Opnd>, CLO_FM_MM<0x16c>,
797 ISA_MIPS32;
798 def CLO_MM : MMRel, CountLeading1<"clo", GPR32Opnd>, CLO_FM_MM<0x12c>,
799 ISA_MIPS32;
Zoran Jovanovicab852782013-09-14 06:49:25 +0000800
801 /// Sign Ext In Register Instructions.
Daniel Sandersfcea8102014-05-12 12:28:15 +0000802 def SEB_MM : MMRel, SignExtInReg<"seb", i8, GPR32Opnd, II_SEB>,
803 SEB_FM_MM<0x0ac>, ISA_MIPS32R2;
804 def SEH_MM : MMRel, SignExtInReg<"seh", i16, GPR32Opnd, II_SEH>,
805 SEB_FM_MM<0x0ec>, ISA_MIPS32R2;
Zoran Jovanovicab852782013-09-14 06:49:25 +0000806
807 /// Word Swap Bytes Within Halfwords
Daniel Sanders254f3872015-09-22 10:01:13 +0000808 def WSBH_MM : MMRel, SubwordSwap<"wsbh", GPR32Opnd, II_WSBH>,
809 SEB_FM_MM<0x1ec>, ISA_MIPS32R2;
Zoran Jovanovicab852782013-09-14 06:49:25 +0000810
811 def EXT_MM : MMRel, ExtBase<"ext", GPR32Opnd, uimm5, MipsExt>,
812 EXT_FM_MM<0x2c>;
813 def INS_MM : MMRel, InsBase<"ins", GPR32Opnd, uimm5, MipsIns>,
814 EXT_FM_MM<0x0c>;
Zoran Jovanovic507e0842013-10-29 16:38:59 +0000815
816 /// Jump Instructions
817 let DecoderMethod = "DecodeJumpTargetMM" in {
818 def J_MM : MMRel, JumpFJ<jmptarget_mm, "j", br, bb, "j">,
819 J_FM_MM<0x35>;
820 def JAL_MM : MMRel, JumpLink<"jal", calltarget_mm>, J_FM_MM<0x3d>;
Jozef Kolek1fd65482015-02-18 17:15:48 +0000821 def JALX_MM : MMRel, JumpLink<"jalx", calltarget>, J_FM_MM<0x3c>;
Zoran Jovanovic507e0842013-10-29 16:38:59 +0000822 }
823 def JR_MM : MMRel, IndirectBranch<"jr", GPR32Opnd>, JR_FM_MM<0x3c>;
Zoran Jovanovic87d13e52014-03-20 10:18:24 +0000824 def JALR_MM : JumpLinkReg<"jalr", GPR32Opnd>, JALR_FM_MM<0x03c>;
Zoran Jovanovic8a80aa72013-11-04 14:53:22 +0000825
Zoran Jovanovicac9ef122014-09-12 13:43:41 +0000826 /// Jump Instructions - Short Delay Slot
827 def JALS_MM : JumpLinkMM<"jals", calltarget_mm>, J_FM_MM<0x1d>;
828 def JALRS_MM : JumpLinkRegMM<"jalrs", GPR32Opnd>, JALR_FM_MM<0x13c>;
829
Zoran Jovanovic8a80aa72013-11-04 14:53:22 +0000830 /// Branch Instructions
831 def BEQ_MM : MMRel, CBranch<"beq", brtarget_mm, seteq, GPR32Opnd>,
832 BEQ_FM_MM<0x25>;
833 def BNE_MM : MMRel, CBranch<"bne", brtarget_mm, setne, GPR32Opnd>,
834 BEQ_FM_MM<0x2d>;
835 def BGEZ_MM : MMRel, CBranchZero<"bgez", brtarget_mm, setge, GPR32Opnd>,
836 BGEZ_FM_MM<0x2>;
837 def BGTZ_MM : MMRel, CBranchZero<"bgtz", brtarget_mm, setgt, GPR32Opnd>,
838 BGEZ_FM_MM<0x6>;
839 def BLEZ_MM : MMRel, CBranchZero<"blez", brtarget_mm, setle, GPR32Opnd>,
840 BGEZ_FM_MM<0x4>;
841 def BLTZ_MM : MMRel, CBranchZero<"bltz", brtarget_mm, setlt, GPR32Opnd>,
842 BGEZ_FM_MM<0x0>;
843 def BGEZAL_MM : MMRel, BGEZAL_FT<"bgezal", brtarget_mm, GPR32Opnd>,
844 BGEZAL_FM_MM<0x03>;
845 def BLTZAL_MM : MMRel, BGEZAL_FT<"bltzal", brtarget_mm, GPR32Opnd>,
846 BGEZAL_FM_MM<0x01>;
Zoran Jovanovicc18b6d12013-11-07 14:35:24 +0000847
Zoran Jovanoviced6dd6b2014-09-12 13:51:58 +0000848 /// Branch Instructions - Short Delay Slot
849 def BGEZALS_MM : BranchCompareToZeroLinkMM<"bgezals", brtarget_mm,
850 GPR32Opnd>, BGEZAL_FM_MM<0x13>;
851 def BLTZALS_MM : BranchCompareToZeroLinkMM<"bltzals", brtarget_mm,
852 GPR32Opnd>, BGEZAL_FM_MM<0x11>;
853
Zoran Jovanovic8e918c32013-12-19 16:25:00 +0000854 /// Control Instructions
855 def SYNC_MM : MMRel, SYNC_FT<"sync">, SYNC_FM_MM;
856 def BREAK_MM : MMRel, BRK_FT<"break">, BRK_FM_MM;
857 def SYSCALL_MM : MMRel, SYS_FT<"syscall">, SYS_FM_MM;
Zoran Jovanovica0f53282014-03-20 10:41:37 +0000858 def WAIT_MM : WaitMM<"wait">, WAIT_FM_MM;
Zoran Jovanovic8e918c32013-12-19 16:25:00 +0000859 def ERET_MM : MMRel, ER_FT<"eret">, ER_FM_MM<0x3cd>;
860 def DERET_MM : MMRel, ER_FT<"deret">, ER_FM_MM<0x38d>;
Daniel Sanders387fc152014-05-13 11:45:36 +0000861 def EI_MM : MMRel, DEI_FT<"ei", GPR32Opnd>, EI_FM_MM<0x15d>,
862 ISA_MIPS32R2;
863 def DI_MM : MMRel, DEI_FT<"di", GPR32Opnd>, EI_FM_MM<0x11d>,
864 ISA_MIPS32R2;
Zoran Jovanovic8e918c32013-12-19 16:25:00 +0000865
Zoran Jovanovicc18b6d12013-11-07 14:35:24 +0000866 /// Trap Instructions
867 def TEQ_MM : MMRel, TEQ_FT<"teq", GPR32Opnd>, TEQ_FM_MM<0x0>;
868 def TGE_MM : MMRel, TEQ_FT<"tge", GPR32Opnd>, TEQ_FM_MM<0x08>;
869 def TGEU_MM : MMRel, TEQ_FT<"tgeu", GPR32Opnd>, TEQ_FM_MM<0x10>;
870 def TLT_MM : MMRel, TEQ_FT<"tlt", GPR32Opnd>, TEQ_FM_MM<0x20>;
871 def TLTU_MM : MMRel, TEQ_FT<"tltu", GPR32Opnd>, TEQ_FM_MM<0x28>;
872 def TNE_MM : MMRel, TEQ_FT<"tne", GPR32Opnd>, TEQ_FM_MM<0x30>;
Zoran Jovanovicccb70ca2013-11-13 13:15:03 +0000873
874 def TEQI_MM : MMRel, TEQI_FT<"teqi", GPR32Opnd>, TEQI_FM_MM<0x0e>;
875 def TGEI_MM : MMRel, TEQI_FT<"tgei", GPR32Opnd>, TEQI_FM_MM<0x09>;
876 def TGEIU_MM : MMRel, TEQI_FT<"tgeiu", GPR32Opnd>, TEQI_FM_MM<0x0b>;
877 def TLTI_MM : MMRel, TEQI_FT<"tlti", GPR32Opnd>, TEQI_FM_MM<0x08>;
878 def TLTIU_MM : MMRel, TEQI_FT<"tltiu", GPR32Opnd>, TEQI_FM_MM<0x0a>;
879 def TNEI_MM : MMRel, TEQI_FT<"tnei", GPR32Opnd>, TEQI_FM_MM<0x0c>;
Zoran Jovanovicff9d5f32013-12-19 16:12:56 +0000880
881 /// Load-linked, Store-conditional
882 def LL_MM : LLBaseMM<"ll", GPR32Opnd>, LL_FM_MM<0x3>;
883 def SC_MM : SCBaseMM<"sc", GPR32Opnd>, LL_FM_MM<0xb>;
Zoran Jovanovic4e7ac4a2014-09-12 13:33:33 +0000884
Jozef Kolekab6d1cc2014-12-23 19:55:34 +0000885 let DecoderMethod = "DecodeCacheOpMM" in {
886 def CACHE_MM : MMRel, CacheOp<"cache", mem_mm_12>,
887 CACHE_PREF_FM_MM<0x08, 0x6>;
888 def PREF_MM : MMRel, CacheOp<"pref", mem_mm_12>,
889 CACHE_PREF_FM_MM<0x18, 0x2>;
890 }
Zoran Jovanovicd9790792015-09-09 09:10:46 +0000891
892 let DecoderMethod = "DecodePrefeOpMM" in {
893 def PREFE_MM : MMRel, CacheOp<"prefe", mem_mm_9>,
894 CACHE_PREFE_FM_MM<0x18, 0x2>;
895 def CACHEE_MM : MMRel, CacheOp<"cachee", mem_mm_9>,
896 CACHE_PREFE_FM_MM<0x18, 0x3>;
897 }
Jozef Kolekab6d1cc2014-12-23 19:55:34 +0000898 def SSNOP_MM : MMRel, Barrier<"ssnop">, BARRIER_FM_MM<0x1>;
899 def EHB_MM : MMRel, Barrier<"ehb">, BARRIER_FM_MM<0x3>;
900 def PAUSE_MM : MMRel, Barrier<"pause">, BARRIER_FM_MM<0x5>;
901
Zoran Jovanovic4e7ac4a2014-09-12 13:33:33 +0000902 def TLBP_MM : MMRel, TLB<"tlbp">, COP0_TLB_FM_MM<0x0d>;
903 def TLBR_MM : MMRel, TLB<"tlbr">, COP0_TLB_FM_MM<0x4d>;
904 def TLBWI_MM : MMRel, TLB<"tlbwi">, COP0_TLB_FM_MM<0x8d>;
905 def TLBWR_MM : MMRel, TLB<"tlbwr">, COP0_TLB_FM_MM<0xcd>;
Jozef Kolekdc62fc42014-11-19 11:25:50 +0000906
907 def SDBBP_MM : MMRel, SYS_FT<"sdbbp">, SDBBP_FM_MM;
908 def RDHWR_MM : MMRel, ReadHardware<GPR32Opnd, HWRegsOpnd>, RDHWR_FM_MM;
Zoran Jovanovic6e6a2c92015-09-16 09:14:35 +0000909
910 def PREFX_MM : PrefetchIndexed<"prefx">, POOL32F_PREFX_FM_MM<0x15, 0x1A0>;
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000911}
Zoran Jovanovica0f53282014-03-20 10:41:37 +0000912
Zoran Jovanovicfd888632014-11-12 13:30:10 +0000913let Predicates = [InMicroMips] in {
914
Zoran Jovanovica0f53282014-03-20 10:41:37 +0000915//===----------------------------------------------------------------------===//
Zoran Jovanovic9f997232014-11-05 17:38:31 +0000916// MicroMips arbitrary patterns that map to one or more instructions
917//===----------------------------------------------------------------------===//
918
Jozef Koleka330a472014-12-11 13:56:23 +0000919def : MipsPat<(i32 immLi16:$imm),
920 (LI16_MM immLi16:$imm)>;
921def : MipsPat<(i32 immSExt16:$imm),
922 (ADDiu_MM ZERO, immSExt16:$imm)>;
923def : MipsPat<(i32 immZExt16:$imm),
924 (ORi_MM ZERO, immZExt16:$imm)>;
Jozef Kolek44689472015-03-11 20:28:31 +0000925def : MipsPat<(not GPR32:$in),
926 (NOR_MM GPR32Opnd:$in, ZERO)>;
Jozef Koleka330a472014-12-11 13:56:23 +0000927
Jozef Kolek4d55b4d2014-11-19 13:23:58 +0000928def : MipsPat<(add GPRMM16:$src, immSExtAddiur2:$imm),
929 (ADDIUR2_MM GPRMM16:$src, immSExtAddiur2:$imm)>;
Jozef Kolek73f64ea2014-11-19 13:11:09 +0000930def : MipsPat<(add GPR32:$src, immSExtAddius5:$imm),
931 (ADDIUS5_MM GPR32:$src, immSExtAddius5:$imm)>;
932def : MipsPat<(add GPR32:$src, immSExt16:$imm),
933 (ADDiu_MM GPR32:$src, immSExt16:$imm)>;
934
Zoran Jovanovic06c9d552014-11-05 17:43:00 +0000935def : MipsPat<(and GPRMM16:$src, immZExtAndi16:$imm),
936 (ANDI16_MM GPRMM16:$src, immZExtAndi16:$imm)>;
937def : MipsPat<(and GPR32:$src, immZExt16:$imm),
938 (ANDi_MM GPR32:$src, immZExt16:$imm)>;
939
Zoran Jovanovic9f997232014-11-05 17:38:31 +0000940def : MipsPat<(shl GPRMM16:$src, immZExt2Shift:$imm),
941 (SLL16_MM GPRMM16:$src, immZExt2Shift:$imm)>;
942def : MipsPat<(shl GPR32:$src, immZExt5:$imm),
943 (SLL_MM GPR32:$src, immZExt5:$imm)>;
944
945def : MipsPat<(srl GPRMM16:$src, immZExt2Shift:$imm),
946 (SRL16_MM GPRMM16:$src, immZExt2Shift:$imm)>;
947def : MipsPat<(srl GPR32:$src, immZExt5:$imm),
948 (SRL_MM GPR32:$src, immZExt5:$imm)>;
949
Zoran Jovanovic5a1a7802015-02-04 15:43:17 +0000950def : MipsPat<(store GPRMM16:$src, addrimm4lsl2:$addr),
951 (SW16_MM GPRMM16:$src, addrimm4lsl2:$addr)>;
952def : MipsPat<(store GPR32:$src, addr:$addr),
953 (SW_MM GPR32:$src, addr:$addr)>;
954
955def : MipsPat<(load addrimm4lsl2:$addr),
956 (LW16_MM addrimm4lsl2:$addr)>;
957def : MipsPat<(load addr:$addr),
958 (LW_MM addr:$addr)>;
959
Zoran Jovanovic9f997232014-11-05 17:38:31 +0000960//===----------------------------------------------------------------------===//
Zoran Jovanovica0f53282014-03-20 10:41:37 +0000961// MicroMips instruction aliases
962//===----------------------------------------------------------------------===//
963
Jozef Kolek5cfebdd2015-01-21 12:39:30 +0000964class UncondBranchMMPseudo<string opstr> :
965 MipsAsmPseudoInst<(outs), (ins brtarget_mm:$offset),
966 !strconcat(opstr, "\t$offset")>;
967
Zoran Jovanovicada70912015-09-07 11:56:37 +0000968def B_MM_Pseudo : UncondBranchMMPseudo<"b">, ISA_MICROMIPS;
Jozef Kolek5cfebdd2015-01-21 12:39:30 +0000969
Daniel Sanders7d290b02014-05-08 16:12:31 +0000970 def : MipsInstAlias<"wait", (WAIT_MM 0x0), 1>;
Jozef Kolekc7e220f2014-11-29 13:29:24 +0000971 def : MipsInstAlias<"nop", (SLL_MM ZERO, ZERO, 0), 1>;
972 def : MipsInstAlias<"nop", (MOVE16_MM ZERO, ZERO), 1>;
Zoran Jovanovica0f53282014-03-20 10:41:37 +0000973}
Zoran Jovanovic67e04be2015-06-24 10:32:16 +0000974
975let Predicates = [InMicroMips] in {
976def : MipsInstAlias<"ei", (EI_MM ZERO), 1>, ISA_MIPS32R2;
Zoran Jovanovic7ba636c2015-09-17 10:14:09 +0000977def : MipsInstAlias<"teq $rs, $rt",
978 (TEQ_MM GPR32Opnd:$rs, GPR32Opnd:$rt, 0), 1>;
979def : MipsInstAlias<"tge $rs, $rt",
980 (TGE_MM GPR32Opnd:$rs, GPR32Opnd:$rt, 0), 1>;
981def : MipsInstAlias<"tgeu $rs, $rt",
982 (TGEU_MM GPR32Opnd:$rs, GPR32Opnd:$rt, 0), 1>;
983def : MipsInstAlias<"tlt $rs, $rt",
984 (TLT_MM GPR32Opnd:$rs, GPR32Opnd:$rt, 0), 1>;
985def : MipsInstAlias<"tltu $rs, $rt",
986 (TLTU_MM GPR32Opnd:$rs, GPR32Opnd:$rt, 0), 1>;
987def : MipsInstAlias<"tne $rs, $rt",
988 (TNE_MM GPR32Opnd:$rs, GPR32Opnd:$rt, 0), 1>;
Zoran Jovanovic67e04be2015-06-24 10:32:16 +0000989}