blob: 5e16d6558bf4e4f0acbfc9c573bfe7f5f2dbb8ad [file] [log] [blame]
Gadi Haber323f2e12017-10-24 20:19:47 +00001//=- X86SchedBroadwell.td - X86 Broadwell Scheduling ---------*- tablegen -*-=//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the machine model for Broadwell to support instruction
11// scheduling and other instruction cost heuristics.
12//
13//===----------------------------------------------------------------------===//
Clement Courbet0f1da8f2018-05-02 13:54:38 +000014
Gadi Haber323f2e12017-10-24 20:19:47 +000015def BroadwellModel : SchedMachineModel {
Simon Pilgrimf7d2a932018-04-24 13:21:41 +000016 // All x86 instructions are modeled as a single micro-op, and BW can decode 4
Gadi Haber323f2e12017-10-24 20:19:47 +000017 // instructions per cycle.
18 let IssueWidth = 4;
19 let MicroOpBufferSize = 192; // Based on the reorder buffer.
20 let LoadLatency = 5;
21 let MispredictPenalty = 16;
22
23 // Based on the LSD (loop-stream detector) queue size and benchmarking data.
24 let LoopMicroOpBufferSize = 50;
Simon Pilgrim68f9acc2017-12-12 16:12:53 +000025
Simon Pilgrimc21deec2018-03-24 19:37:28 +000026 // This flag is set to allow the scheduler to assign a default model to
Simon Pilgrim68f9acc2017-12-12 16:12:53 +000027 // unrecognized opcodes.
28 let CompleteModel = 0;
Gadi Haber323f2e12017-10-24 20:19:47 +000029}
30
31let SchedModel = BroadwellModel in {
32
33// Broadwell can issue micro-ops to 8 different ports in one cycle.
34
35// Ports 0, 1, 5, and 6 handle all computation.
36// Port 4 gets the data half of stores. Store data can be available later than
37// the store address, but since we don't model the latency of stores, we can
38// ignore that.
39// Ports 2 and 3 are identical. They handle loads and the address half of
40// stores. Port 7 can handle address calculations.
41def BWPort0 : ProcResource<1>;
42def BWPort1 : ProcResource<1>;
43def BWPort2 : ProcResource<1>;
44def BWPort3 : ProcResource<1>;
45def BWPort4 : ProcResource<1>;
46def BWPort5 : ProcResource<1>;
47def BWPort6 : ProcResource<1>;
48def BWPort7 : ProcResource<1>;
49
50// Many micro-ops are capable of issuing on multiple ports.
51def BWPort01 : ProcResGroup<[BWPort0, BWPort1]>;
52def BWPort23 : ProcResGroup<[BWPort2, BWPort3]>;
53def BWPort237 : ProcResGroup<[BWPort2, BWPort3, BWPort7]>;
54def BWPort04 : ProcResGroup<[BWPort0, BWPort4]>;
55def BWPort05 : ProcResGroup<[BWPort0, BWPort5]>;
56def BWPort06 : ProcResGroup<[BWPort0, BWPort6]>;
57def BWPort15 : ProcResGroup<[BWPort1, BWPort5]>;
58def BWPort16 : ProcResGroup<[BWPort1, BWPort6]>;
59def BWPort56 : ProcResGroup<[BWPort5, BWPort6]>;
60def BWPort015 : ProcResGroup<[BWPort0, BWPort1, BWPort5]>;
61def BWPort056 : ProcResGroup<[BWPort0, BWPort5, BWPort6]>;
62def BWPort0156: ProcResGroup<[BWPort0, BWPort1, BWPort5, BWPort6]>;
63
64// 60 Entry Unified Scheduler
65def BWPortAny : ProcResGroup<[BWPort0, BWPort1, BWPort2, BWPort3, BWPort4,
66 BWPort5, BWPort6, BWPort7]> {
67 let BufferSize=60;
68}
69
Simon Pilgrim30c38c32018-03-19 14:46:07 +000070// Integer division issued on port 0.
Craig Topper8104f262018-04-02 05:33:28 +000071def BWDivider : ProcResource<1>;
72// FP division and sqrt on port 0.
73def BWFPDivider : ProcResource<1>;
Simon Pilgrim30c38c32018-03-19 14:46:07 +000074
Gadi Haber323f2e12017-10-24 20:19:47 +000075// Loads are 5 cycles, so ReadAfterLd registers needn't be available until 5
76// cycles after the memory operand.
77def : ReadAdvance<ReadAfterLd, 5>;
78
79// Many SchedWrites are defined in pairs with and without a folded load.
80// Instructions with folded loads are usually micro-fused, so they only appear
81// as two micro-ops when queued in the reservation station.
82// This multiclass defines the resource usage for variants with and without
83// folded loads.
84multiclass BWWriteResPair<X86FoldableSchedWrite SchedRW,
Simon Pilgrim30c38c32018-03-19 14:46:07 +000085 list<ProcResourceKind> ExePorts,
Simon Pilgrime3547af2018-03-25 10:21:19 +000086 int Lat, list<int> Res = [1], int UOps = 1,
87 int LoadLat = 5> {
Gadi Haber323f2e12017-10-24 20:19:47 +000088 // Register variant is using a single cycle on ExePort.
Simon Pilgrim30c38c32018-03-19 14:46:07 +000089 def : WriteRes<SchedRW, ExePorts> {
90 let Latency = Lat;
91 let ResourceCycles = Res;
92 let NumMicroOps = UOps;
93 }
Gadi Haber323f2e12017-10-24 20:19:47 +000094
Simon Pilgrime3547af2018-03-25 10:21:19 +000095 // Memory variant also uses a cycle on port 2/3 and adds LoadLat cycles to
96 // the latency (default = 5).
Simon Pilgrim30c38c32018-03-19 14:46:07 +000097 def : WriteRes<SchedRW.Folded, !listconcat([BWPort23], ExePorts)> {
Simon Pilgrime3547af2018-03-25 10:21:19 +000098 let Latency = !add(Lat, LoadLat);
Simon Pilgrim30c38c32018-03-19 14:46:07 +000099 let ResourceCycles = !listconcat([1], Res);
Simon Pilgrime3547af2018-03-25 10:21:19 +0000100 let NumMicroOps = !add(UOps, 1);
Gadi Haber323f2e12017-10-24 20:19:47 +0000101 }
102}
103
Craig Topperf131b602018-04-06 16:16:46 +0000104// A folded store needs a cycle on port 4 for the store data, and an extra port
105// 2/3/7 cycle to recompute the address.
106def : WriteRes<WriteRMW, [BWPort237,BWPort4]>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000107
108// Arithmetic.
Simon Pilgrim2864b462018-05-08 14:55:16 +0000109defm : BWWriteResPair<WriteALU, [BWPort0156], 1>; // Simple integer ALU op.
Simon Pilgrim0c0336e2018-05-17 12:43:42 +0000110defm : BWWriteResPair<WriteADC, [BWPort06], 1>; // Integer ALU + flags op.
Simon Pilgrim2864b462018-05-08 14:55:16 +0000111defm : BWWriteResPair<WriteIMul, [BWPort1], 3>; // Integer multiplication.
112defm : BWWriteResPair<WriteIMul64, [BWPort1], 3>; // Integer 64-bit multiplication.
Simon Pilgrim25805542018-05-08 13:51:45 +0000113
114defm : BWWriteResPair<WriteDiv8, [BWPort0, BWDivider], 25, [1, 10]>;
115defm : BWWriteResPair<WriteDiv16, [BWPort0, BWDivider], 25, [1, 10]>;
116defm : BWWriteResPair<WriteDiv32, [BWPort0, BWDivider], 25, [1, 10]>;
117defm : BWWriteResPair<WriteDiv64, [BWPort0, BWDivider], 25, [1, 10]>;
118defm : BWWriteResPair<WriteIDiv8, [BWPort0, BWDivider], 25, [1, 10]>;
119defm : BWWriteResPair<WriteIDiv16, [BWPort0, BWDivider], 25, [1, 10]>;
120defm : BWWriteResPair<WriteIDiv32, [BWPort0, BWDivider], 25, [1, 10]>;
121defm : BWWriteResPair<WriteIDiv64, [BWPort0, BWDivider], 25, [1, 10]>;
122
Simon Pilgrim28e7bcb2018-03-26 21:06:14 +0000123defm : BWWriteResPair<WriteCRC32, [BWPort1], 3>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000124def : WriteRes<WriteIMulH, []> { let Latency = 3; } // Integer multiplication, high part.
Gadi Haber323f2e12017-10-24 20:19:47 +0000125
126def : WriteRes<WriteLEA, [BWPort15]>; // LEA instructions can't fold loads.
127
Craig Topperb7baa352018-04-08 17:53:18 +0000128defm : BWWriteResPair<WriteCMOV, [BWPort06], 1>; // Conditional move.
Simon Pilgrim6e160c12018-05-12 18:07:07 +0000129defm : X86WriteRes<WriteFCMOV, [BWPort1], 3, [1], 1>; // x87 conditional move.
130
Craig Topperb7baa352018-04-08 17:53:18 +0000131def : WriteRes<WriteSETCC, [BWPort06]>; // Setcc.
132def : WriteRes<WriteSETCCStore, [BWPort06,BWPort4,BWPort237]> {
133 let Latency = 2;
134 let NumMicroOps = 3;
135}
136
Simon Pilgrimf33d9052018-03-26 18:19:28 +0000137// Bit counts.
138defm : BWWriteResPair<WriteBitScan, [BWPort1], 3>;
139defm : BWWriteResPair<WriteLZCNT, [BWPort1], 3>;
140defm : BWWriteResPair<WriteTZCNT, [BWPort1], 3>;
141defm : BWWriteResPair<WritePOPCNT, [BWPort1], 3>;
142
Gadi Haber323f2e12017-10-24 20:19:47 +0000143// Integer shifts and rotates.
Simon Pilgrim30c38c32018-03-19 14:46:07 +0000144defm : BWWriteResPair<WriteShift, [BWPort06], 1>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000145
Craig Topper89310f52018-03-29 20:41:39 +0000146// BMI1 BEXTR, BMI2 BZHI
147defm : BWWriteResPair<WriteBEXTR, [BWPort06,BWPort15], 2, [1,1], 2>;
148defm : BWWriteResPair<WriteBZHI, [BWPort15], 1>;
149
Gadi Haber323f2e12017-10-24 20:19:47 +0000150// Loads, stores, and moves, not folded with other operations.
Simon Pilgrim215ce4a2018-05-14 18:37:19 +0000151defm : X86WriteRes<WriteLoad, [BWPort23], 5, [1], 1>;
152defm : X86WriteRes<WriteStore, [BWPort237, BWPort4], 1, [1,1], 1>;
153defm : X86WriteRes<WriteStoreNT, [BWPort237, BWPort4], 1, [1,1], 2>;
154defm : X86WriteRes<WriteMove, [BWPort0156], 1, [1,1], 1>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000155
156// Idioms that clear a register, like xorps %xmm0, %xmm0.
157// These can often bypass execution ports completely.
158def : WriteRes<WriteZero, []>;
159
Sanjoy Das1074eb22017-12-12 19:11:31 +0000160// Treat misc copies as a move.
161def : InstRW<[WriteMove], (instrs COPY)>;
162
Gadi Haber323f2e12017-10-24 20:19:47 +0000163// Branches don't produce values, so they have no latency, but they still
164// consume resources. Indirect branches can fold loads.
Simon Pilgrim30c38c32018-03-19 14:46:07 +0000165defm : BWWriteResPair<WriteJump, [BWPort06], 1>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000166
167// Floating point. This covers both scalar and vector operations.
Simon Pilgrimb0a3be02018-05-08 12:17:55 +0000168defm : X86WriteRes<WriteFLoad, [BWPort23], 5, [1], 1>;
Simon Pilgrim22dd72b2018-05-11 14:30:54 +0000169defm : X86WriteRes<WriteFLoadX, [BWPort23], 5, [1], 1>;
170defm : X86WriteRes<WriteFLoadY, [BWPort23], 6, [1], 1>;
Simon Pilgrimb0a3be02018-05-08 12:17:55 +0000171defm : X86WriteRes<WriteFMaskedLoad, [BWPort23,BWPort5], 7, [1,2], 3>;
172defm : X86WriteRes<WriteFMaskedLoadY, [BWPort23,BWPort5], 8, [1,2], 3>;
Simon Pilgrimab34aa82018-05-09 11:01:16 +0000173defm : X86WriteRes<WriteFStore, [BWPort237,BWPort4], 1, [1,1], 2>;
Simon Pilgrim22dd72b2018-05-11 14:30:54 +0000174defm : X86WriteRes<WriteFStoreX, [BWPort237,BWPort4], 1, [1,1], 2>;
175defm : X86WriteRes<WriteFStoreY, [BWPort237,BWPort4], 1, [1,1], 2>;
Simon Pilgrim215ce4a2018-05-14 18:37:19 +0000176defm : X86WriteRes<WriteFStoreNT, [BWPort237,BWPort4], 1, [1,1], 2>;
177defm : X86WriteRes<WriteFStoreNTX, [BWPort237,BWPort4], 1, [1,1], 2>;
178defm : X86WriteRes<WriteFStoreNTY, [BWPort237,BWPort4], 1, [1,1], 2>;
Simon Pilgrimb0a3be02018-05-08 12:17:55 +0000179defm : X86WriteRes<WriteFMaskedStore, [BWPort0,BWPort4,BWPort237,BWPort15], 5, [1,1,1,1], 4>;
180defm : X86WriteRes<WriteFMaskedStoreY, [BWPort0,BWPort4,BWPort237,BWPort15], 5, [1,1,1,1], 4>;
181defm : X86WriteRes<WriteFMove, [BWPort5], 1, [1], 1>;
Simon Pilgrim22dd72b2018-05-11 14:30:54 +0000182defm : X86WriteRes<WriteFMoveX, [BWPort5], 1, [1], 1>;
183defm : X86WriteRes<WriteFMoveY, [BWPort5], 1, [1], 1>;
Simon Pilgrimfb7aa572018-03-15 14:45:30 +0000184
Simon Pilgrim1233e122018-05-07 20:52:53 +0000185defm : BWWriteResPair<WriteFAdd, [BWPort1], 3, [1], 1, 5>; // Floating point add/sub.
186defm : BWWriteResPair<WriteFAddX, [BWPort1], 3, [1], 1, 5>; // Floating point add/sub (XMM).
187defm : BWWriteResPair<WriteFAddY, [BWPort1], 3, [1], 1, 6>; // Floating point add/sub (YMM/ZMM).
188defm : BWWriteResPair<WriteFAdd64, [BWPort1], 3, [1], 1, 5>; // Floating point double add/sub.
189defm : BWWriteResPair<WriteFAdd64X, [BWPort1], 3, [1], 1, 5>; // Floating point double add/sub (XMM).
190defm : BWWriteResPair<WriteFAdd64Y, [BWPort1], 3, [1], 1, 6>; // Floating point double add/sub (YMM/ZMM).
191
192defm : BWWriteResPair<WriteFCmp, [BWPort1], 3, [1], 1, 5>; // Floating point compare.
193defm : BWWriteResPair<WriteFCmpX, [BWPort1], 3, [1], 1, 5>; // Floating point compare (XMM).
194defm : BWWriteResPair<WriteFCmpY, [BWPort1], 3, [1], 1, 6>; // Floating point compare (YMM/ZMM).
195defm : BWWriteResPair<WriteFCmp64, [BWPort1], 3, [1], 1, 5>; // Floating point double compare.
196defm : BWWriteResPair<WriteFCmp64X, [BWPort1], 3, [1], 1, 5>; // Floating point double compare (XMM).
197defm : BWWriteResPair<WriteFCmp64Y, [BWPort1], 3, [1], 1, 6>; // Floating point double compare (YMM/ZMM).
198
199defm : BWWriteResPair<WriteFCom, [BWPort1], 3>; // Floating point compare to flags.
200
201defm : BWWriteResPair<WriteFMul, [BWPort01], 3, [1], 1, 5>; // Floating point multiplication.
202defm : BWWriteResPair<WriteFMulX, [BWPort01], 3, [1], 1, 5>; // Floating point multiplication (XMM).
203defm : BWWriteResPair<WriteFMulY, [BWPort01], 3, [1], 1, 6>; // Floating point multiplication (YMM/ZMM).
204defm : BWWriteResPair<WriteFMul64, [BWPort01], 3, [1], 1, 5>; // Floating point double multiplication.
205defm : BWWriteResPair<WriteFMul64X, [BWPort01], 3, [1], 1, 5>; // Floating point double multiplication (XMM).
206defm : BWWriteResPair<WriteFMul64Y, [BWPort01], 3, [1], 1, 6>; // Floating point double multiplication (YMM/ZMM).
Simon Pilgrimac5d0a32018-05-07 16:15:46 +0000207
208//defm : BWWriteResPair<WriteFDiv, [BWPort0,BWFPDivider], 11, [1,3], 1, 5>; // Floating point division.
209defm : BWWriteResPair<WriteFDivX, [BWPort0,BWFPDivider], 11, [1,5], 1, 5>; // Floating point division (XMM).
210defm : BWWriteResPair<WriteFDivY, [BWPort0,BWPort015,BWFPDivider], 17, [2,1,10], 3, 6>; // Floating point division (YMM).
211defm : BWWriteResPair<WriteFDivZ, [BWPort0,BWPort015,BWFPDivider], 17, [2,1,10], 3, 6>; // Floating point division (ZMM).
212//defm : BWWriteResPair<WriteFDiv64, [BWPort0,BWFPDivider], 14, [1,8], 1, 5>; // Floating point division.
213defm : BWWriteResPair<WriteFDiv64X, [BWPort0,BWFPDivider], 14, [1,8], 1, 5>; // Floating point division (XMM).
214defm : BWWriteResPair<WriteFDiv64Y, [BWPort0,BWPort015,BWFPDivider], 23, [2,1,16], 3, 6>; // Floating point division (YMM).
215defm : BWWriteResPair<WriteFDiv64Z, [BWPort0,BWPort015,BWFPDivider], 23, [2,1,16], 3, 6>; // Floating point division (ZMM).
Simon Pilgrimf3ae50f2018-05-07 11:50:44 +0000216
217defm : X86WriteRes<WriteFSqrt, [BWPort0,BWFPDivider], 11, [1,4], 1>; // Floating point square root.
218defm : X86WriteRes<WriteFSqrtLd, [BWPort0,BWPort23,BWFPDivider], 16, [1,1,7], 2>;
219defm : BWWriteResPair<WriteFSqrtX, [BWPort0,BWFPDivider], 11, [1,7], 1, 5>; // Floating point square root (XMM).
220defm : BWWriteResPair<WriteFSqrtY, [BWPort0,BWPort015,BWFPDivider], 21, [2,1,14], 3, 6>; // Floating point square root (YMM).
221defm : BWWriteResPair<WriteFSqrtZ, [BWPort0,BWPort015,BWFPDivider], 21, [2,1,14], 3, 6>; // Floating point square root (ZMM).
222defm : X86WriteRes<WriteFSqrt64, [BWPort0,BWFPDivider], 16, [1,8], 1>; // Floating point double square root.
223defm : X86WriteRes<WriteFSqrt64Ld, [BWPort0,BWPort23,BWFPDivider], 21, [1,1,14], 2>;
224defm : BWWriteResPair<WriteFSqrt64X, [BWPort0,BWFPDivider], 16, [1,14],1, 5>; // Floating point double square root (XMM).
225defm : BWWriteResPair<WriteFSqrt64Y, [BWPort0,BWPort015,BWFPDivider], 29, [2,1,28], 3, 6>; // Floating point double square root (YMM).
226defm : BWWriteResPair<WriteFSqrt64Z, [BWPort0,BWPort015,BWFPDivider], 29, [2,1,28], 3, 6>; // Floating point double square root (ZMM).
227defm : BWWriteResPair<WriteFSqrt80, [BWPort0,BWFPDivider], 23, [1,9]>; // Floating point long double square root.
228
Simon Pilgrimc7088682018-05-01 18:06:07 +0000229defm : BWWriteResPair<WriteFRcp, [BWPort0], 5, [1], 1, 5>; // Floating point reciprocal estimate.
Simon Pilgrimf3ae50f2018-05-07 11:50:44 +0000230defm : BWWriteResPair<WriteFRcpX, [BWPort0], 5, [1], 1, 5>; // Floating point reciprocal estimate (XMM).
231defm : BWWriteResPair<WriteFRcpY, [BWPort0,BWPort015], 11, [2,1], 3, 6>; // Floating point reciprocal estimate (YMM/ZMM).
232
Simon Pilgrimc7088682018-05-01 18:06:07 +0000233defm : BWWriteResPair<WriteFRsqrt, [BWPort0], 5, [1], 1, 5>; // Floating point reciprocal square root estimate.
Simon Pilgrimf3ae50f2018-05-07 11:50:44 +0000234defm : BWWriteResPair<WriteFRsqrtX,[BWPort0], 5, [1], 1, 5>; // Floating point reciprocal square root estimate (XMM).
235defm : BWWriteResPair<WriteFRsqrtY,[BWPort0,BWPort015], 11, [2,1], 3, 6>; // Floating point reciprocal square root estimate (YMM/ZMM).
236
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +0000237defm : BWWriteResPair<WriteFMA, [BWPort01], 5, [1], 1, 5>; // Fused Multiply Add.
Simon Pilgrim67cc2462018-05-04 15:20:18 +0000238defm : BWWriteResPair<WriteFMAX, [BWPort01], 5, [1], 1, 5>; // Fused Multiply Add (XMM).
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +0000239defm : BWWriteResPair<WriteFMAY, [BWPort01], 5, [1], 1, 6>; // Fused Multiply Add (YMM/ZMM).
Simon Pilgrim542b20d2018-05-03 22:31:19 +0000240defm : BWWriteResPair<WriteDPPD, [BWPort0,BWPort1,BWPort5], 9, [1,1,1], 3, 5>; // Floating point double dot product.
241defm : BWWriteResPair<WriteDPPS, [BWPort0,BWPort1,BWPort5], 14, [2,1,1], 4, 5>; // Floating point single dot product.
242defm : BWWriteResPair<WriteDPPSY, [BWPort0,BWPort1,BWPort5], 14, [2,1,1], 4, 6>; // Floating point single dot product (YMM).
Simon Pilgrimbe51b202018-05-04 12:59:24 +0000243defm : BWWriteResPair<WriteFSign, [BWPort5], 1>; // Floating point fabs/fchs.
244defm : X86WriteRes<WriteFRnd, [BWPort23], 6, [1], 1>; // Floating point rounding.
245defm : X86WriteRes<WriteFRndY, [BWPort23], 6, [1], 1>; // Floating point rounding (YMM/ZMM).
246defm : X86WriteRes<WriteFRndLd, [BWPort1,BWPort23], 11, [2,1], 3>;
247defm : X86WriteRes<WriteFRndYLd, [BWPort1,BWPort23], 12, [2,1], 3>;
Simon Pilgrimb2aa89c2018-04-27 15:50:33 +0000248defm : BWWriteResPair<WriteFLogic, [BWPort5], 1, [1], 1, 5>; // Floating point and/or/xor logicals.
249defm : BWWriteResPair<WriteFLogicY, [BWPort5], 1, [1], 1, 6>; // Floating point and/or/xor logicals (YMM/ZMM).
Simon Pilgrim210286e2018-05-08 10:28:03 +0000250defm : BWWriteResPair<WriteFTest, [BWPort0], 1, [1], 1, 5>; // Floating point TEST instructions.
251defm : BWWriteResPair<WriteFTestY, [BWPort0], 1, [1], 1, 6>; // Floating point TEST instructions (YMM/ZMM).
Simon Pilgrimdd8eae12018-05-01 14:25:01 +0000252defm : BWWriteResPair<WriteFShuffle, [BWPort5], 1, [1], 1, 5>; // Floating point vector shuffles.
253defm : BWWriteResPair<WriteFShuffleY, [BWPort5], 1, [1], 1, 6>; // Floating point vector shuffles (YMM/ZMM).
Simon Pilgrim8a937e02018-04-27 18:19:48 +0000254defm : BWWriteResPair<WriteFVarShuffle, [BWPort5], 1, [1], 1, 5>; // Floating point vector variable shuffles.
255defm : BWWriteResPair<WriteFVarShuffleY, [BWPort5], 1, [1], 1, 6>; // Floating point vector variable shuffles.
256defm : BWWriteResPair<WriteFBlend, [BWPort015], 1, [1], 1, 5>; // Floating point vector blends.
257defm : BWWriteResPair<WriteFBlendY, [BWPort015], 1, [1], 1, 6>; // Floating point vector blends.
Simon Pilgrim96855ec2018-04-22 14:43:12 +0000258defm : BWWriteResPair<WriteFVarBlend, [BWPort5], 2, [2], 2, 5>; // Fp vector variable blends.
Simon Pilgrim8a937e02018-04-27 18:19:48 +0000259defm : BWWriteResPair<WriteFVarBlendY, [BWPort5], 2, [2], 2, 6>; // Fp vector variable blends.
Gadi Haber323f2e12017-10-24 20:19:47 +0000260
261// FMA Scheduling helper class.
262// class FMASC { X86FoldableSchedWrite Sched = WriteFAdd; }
263
264// Vector integer operations.
Simon Pilgrimb0a3be02018-05-08 12:17:55 +0000265defm : X86WriteRes<WriteVecLoad, [BWPort23], 5, [1], 1>;
Simon Pilgrim22dd72b2018-05-11 14:30:54 +0000266defm : X86WriteRes<WriteVecLoadX, [BWPort23], 5, [1], 1>;
267defm : X86WriteRes<WriteVecLoadY, [BWPort23], 6, [1], 1>;
Simon Pilgrim215ce4a2018-05-14 18:37:19 +0000268defm : X86WriteRes<WriteVecLoadNT, [BWPort23], 5, [1], 1>;
269defm : X86WriteRes<WriteVecLoadNTY, [BWPort23], 6, [1], 1>;
Simon Pilgrimb0a3be02018-05-08 12:17:55 +0000270defm : X86WriteRes<WriteVecMaskedLoad, [BWPort23,BWPort5], 7, [1,2], 3>;
271defm : X86WriteRes<WriteVecMaskedLoadY, [BWPort23,BWPort5], 8, [1,2], 3>;
Simon Pilgrimab34aa82018-05-09 11:01:16 +0000272defm : X86WriteRes<WriteVecStore, [BWPort237,BWPort4], 1, [1,1], 2>;
Simon Pilgrim22dd72b2018-05-11 14:30:54 +0000273defm : X86WriteRes<WriteVecStoreX, [BWPort237,BWPort4], 1, [1,1], 2>;
274defm : X86WriteRes<WriteVecStoreY, [BWPort237,BWPort4], 1, [1,1], 2>;
Simon Pilgrim215ce4a2018-05-14 18:37:19 +0000275defm : X86WriteRes<WriteVecStoreNT, [BWPort237,BWPort4], 1, [1,1], 2>;
276defm : X86WriteRes<WriteVecStoreNTY, [BWPort237,BWPort4], 1, [1,1], 2>;
Simon Pilgrimb0a3be02018-05-08 12:17:55 +0000277defm : X86WriteRes<WriteVecMaskedStore, [BWPort0,BWPort4,BWPort237,BWPort15], 5, [1,1,1,1], 4>;
278defm : X86WriteRes<WriteVecMaskedStoreY, [BWPort0,BWPort4,BWPort237,BWPort15], 5, [1,1,1,1], 4>;
279defm : X86WriteRes<WriteVecMove, [BWPort015], 1, [1], 1>;
Simon Pilgrim22dd72b2018-05-11 14:30:54 +0000280defm : X86WriteRes<WriteVecMoveX, [BWPort015], 1, [1], 1>;
281defm : X86WriteRes<WriteVecMoveY, [BWPort015], 1, [1], 1>;
Simon Pilgrimb0a3be02018-05-08 12:17:55 +0000282defm : X86WriteRes<WriteEMMS, [BWPort01,BWPort15,BWPort015,BWPort0156], 31, [8,1,21,1], 31>;
Simon Pilgrimfb7aa572018-03-15 14:45:30 +0000283
Simon Pilgrimf7dd6062018-05-03 13:27:10 +0000284defm : BWWriteResPair<WriteVecALU, [BWPort15], 1, [1], 1, 5>; // Vector integer ALU op, no logicals.
Simon Pilgrim38ac0e92018-05-10 17:06:09 +0000285defm : BWWriteResPair<WriteVecALUX, [BWPort15], 1, [1], 1, 5>; // Vector integer ALU op, no logicals.
Simon Pilgrimf7dd6062018-05-03 13:27:10 +0000286defm : BWWriteResPair<WriteVecALUY, [BWPort15], 1, [1], 1, 6>; // Vector integer ALU op, no logicals (YMM/ZMM).
Simon Pilgrim57f2b182018-05-01 12:39:17 +0000287defm : BWWriteResPair<WriteVecLogic, [BWPort015], 1, [1], 1, 5>; // Vector integer and/or/xor.
Simon Pilgrim38ac0e92018-05-10 17:06:09 +0000288defm : BWWriteResPair<WriteVecLogicX,[BWPort015], 1, [1], 1, 5>; // Vector integer and/or/xor.
Simon Pilgrim57f2b182018-05-01 12:39:17 +0000289defm : BWWriteResPair<WriteVecLogicY,[BWPort015], 1, [1], 1, 6>; // Vector integer and/or/xor (YMM/ZMM).
Simon Pilgrim210286e2018-05-08 10:28:03 +0000290defm : BWWriteResPair<WriteVecTest, [BWPort0,BWPort5], 2, [1,1], 2, 5>; // Vector integer TEST instructions.
291defm : BWWriteResPair<WriteVecTestY, [BWPort0,BWPort5], 4, [1,1], 2, 6>; // Vector integer TEST instructions (YMM/ZMM).
Simon Pilgrim93c878c2018-05-03 10:31:20 +0000292defm : BWWriteResPair<WriteVecIMul, [BWPort0], 5, [1], 1, 5>; // Vector integer multiply.
Simon Pilgrimd7ffbc52018-05-04 17:47:46 +0000293defm : BWWriteResPair<WriteVecIMulX, [BWPort0], 5, [1], 1, 5>; // Vector integer multiply.
Simon Pilgrim93c878c2018-05-03 10:31:20 +0000294defm : BWWriteResPair<WriteVecIMulY, [BWPort0], 5, [1], 1, 6>; // Vector integer multiply.
295defm : BWWriteResPair<WritePMULLD, [BWPort0], 10, [2], 2, 5>; // Vector PMULLD.
296defm : BWWriteResPair<WritePMULLDY, [BWPort0], 10, [2], 2, 6>; // Vector PMULLD (YMM/ZMM).
Simon Pilgrim819f2182018-05-02 17:58:50 +0000297defm : BWWriteResPair<WriteShuffle, [BWPort5], 1, [1], 1, 5>; // Vector shuffles.
Simon Pilgrim38ac0e92018-05-10 17:06:09 +0000298defm : BWWriteResPair<WriteShuffleX, [BWPort5], 1, [1], 1, 5>; // Vector shuffles.
Simon Pilgrim6732f6e2018-05-02 18:48:23 +0000299defm : BWWriteResPair<WriteShuffleY, [BWPort5], 1, [1], 1, 6>; // Vector shuffles (YMM/ZMM).
Simon Pilgrim819f2182018-05-02 17:58:50 +0000300defm : BWWriteResPair<WriteVarShuffle, [BWPort5], 1, [1], 1, 5>; // Vector variable shuffles.
Simon Pilgrim38ac0e92018-05-10 17:06:09 +0000301defm : BWWriteResPair<WriteVarShuffleX,[BWPort5], 1, [1], 1, 5>; // Vector variable shuffles.
Simon Pilgrim6732f6e2018-05-02 18:48:23 +0000302defm : BWWriteResPair<WriteVarShuffleY,[BWPort5], 1, [1], 1, 6>; // Vector variable shuffles (YMM/ZMM).
303defm : BWWriteResPair<WriteBlend, [BWPort5], 1, [1], 1, 5>; // Vector blends.
304defm : BWWriteResPair<WriteBlendY, [BWPort5], 1, [1], 1, 6>; // Vector blends (YMM/ZMM).
Simon Pilgrim96855ec2018-04-22 14:43:12 +0000305defm : BWWriteResPair<WriteVarBlend, [BWPort5], 2, [2], 2, 5>; // Vector variable blends.
Simon Pilgrim6732f6e2018-05-02 18:48:23 +0000306defm : BWWriteResPair<WriteVarBlendY, [BWPort5], 2, [2], 2, 6>; // Vector variable blends (YMM/ZMM).
Simon Pilgrima41ae2f2018-04-22 10:39:16 +0000307defm : BWWriteResPair<WriteMPSAD, [BWPort0, BWPort5], 7, [1, 2], 3, 5>; // Vector MPSAD.
Simon Pilgrim93c878c2018-05-03 10:31:20 +0000308defm : BWWriteResPair<WriteMPSADY, [BWPort0, BWPort5], 7, [1, 2], 3, 6>; // Vector MPSAD.
309defm : BWWriteResPair<WritePSADBW, [BWPort0], 5, [1], 1, 5>; // Vector PSADBW.
Simon Pilgrim38ac0e92018-05-10 17:06:09 +0000310defm : BWWriteResPair<WritePSADBWX, [BWPort0], 5, [1], 1, 5>; // Vector PSADBW.
Simon Pilgrim93c878c2018-05-03 10:31:20 +0000311defm : BWWriteResPair<WritePSADBWY, [BWPort0], 5, [1], 1, 6>; // Vector PSADBW (YMM/ZMM).
312defm : BWWriteResPair<WritePHMINPOS, [BWPort0], 5>; // Vector PHMINPOS.
Gadi Haber323f2e12017-10-24 20:19:47 +0000313
Simon Pilgrimf2d2ced2018-05-03 17:56:43 +0000314// Vector integer shifts.
315defm : BWWriteResPair<WriteVecShift, [BWPort0], 1, [1], 1, 5>;
316defm : BWWriteResPair<WriteVecShiftX, [BWPort0,BWPort5], 2, [1,1], 2, 5>;
317defm : X86WriteRes<WriteVecShiftY, [BWPort0,BWPort5], 4, [1,1], 2>;
318defm : X86WriteRes<WriteVecShiftYLd, [BWPort0,BWPort23], 7, [1,1], 2>;
319
Simon Pilgrimd7ffbc52018-05-04 17:47:46 +0000320defm : BWWriteResPair<WriteVecShiftImm, [BWPort0], 1, [1], 1, 5>;
Simon Pilgrimf2d2ced2018-05-03 17:56:43 +0000321defm : BWWriteResPair<WriteVecShiftImmX, [BWPort0], 1, [1], 1, 5>; // Vector integer immediate shifts (XMM).
322defm : BWWriteResPair<WriteVecShiftImmY, [BWPort0], 1, [1], 1, 6>; // Vector integer immediate shifts (YMM/ZMM).
323defm : BWWriteResPair<WriteVarVecShift, [BWPort0, BWPort5], 3, [2,1], 3, 5>; // Variable vector shifts.
324defm : BWWriteResPair<WriteVarVecShiftY, [BWPort0, BWPort5], 3, [2,1], 3, 6>; // Variable vector shifts (YMM/ZMM).
325
Simon Pilgrimf7d2a932018-04-24 13:21:41 +0000326// Vector insert/extract operations.
327def : WriteRes<WriteVecInsert, [BWPort5]> {
328 let Latency = 2;
329 let NumMicroOps = 2;
330 let ResourceCycles = [2];
331}
332def : WriteRes<WriteVecInsertLd, [BWPort5,BWPort23]> {
333 let Latency = 6;
334 let NumMicroOps = 2;
335}
336
337def : WriteRes<WriteVecExtract, [BWPort0,BWPort5]> {
338 let Latency = 2;
339 let NumMicroOps = 2;
340}
341def : WriteRes<WriteVecExtractSt, [BWPort4,BWPort5,BWPort237]> {
342 let Latency = 2;
343 let NumMicroOps = 3;
344}
345
Gadi Haber323f2e12017-10-24 20:19:47 +0000346// Conversion between integer and float.
Simon Pilgrim5647e892018-05-16 10:53:45 +0000347defm : BWWriteResPair<WriteCvtSS2I, [BWPort1], 3>;
348defm : BWWriteResPair<WriteCvtPS2I, [BWPort1], 3>;
349defm : BWWriteResPair<WriteCvtPS2IY, [BWPort1], 3>;
350defm : BWWriteResPair<WriteCvtSD2I, [BWPort1], 3>;
351defm : BWWriteResPair<WriteCvtPD2I, [BWPort1], 3>;
352defm : BWWriteResPair<WriteCvtPD2IY, [BWPort1], 3>;
353
354defm : BWWriteResPair<WriteCvtI2SS, [BWPort1], 4>;
355defm : BWWriteResPair<WriteCvtI2PS, [BWPort1], 4>;
356defm : BWWriteResPair<WriteCvtI2PSY, [BWPort1], 4>;
357defm : BWWriteResPair<WriteCvtI2SD, [BWPort1], 4>;
358defm : BWWriteResPair<WriteCvtI2PD, [BWPort1], 4>;
359defm : BWWriteResPair<WriteCvtI2PDY, [BWPort1], 4>;
Simon Pilgrimbe9a2062018-05-15 17:36:49 +0000360
361defm : BWWriteResPair<WriteCvtSS2SD, [BWPort1], 3>;
362defm : BWWriteResPair<WriteCvtPS2PD, [BWPort1], 3>;
363defm : BWWriteResPair<WriteCvtPS2PDY, [BWPort1], 3>;
Simon Pilgrimbe9a2062018-05-15 17:36:49 +0000364defm : BWWriteResPair<WriteCvtSD2SS, [BWPort1], 3>;
365defm : BWWriteResPair<WriteCvtPD2PS, [BWPort1], 3>;
366defm : BWWriteResPair<WriteCvtPD2PSY, [BWPort1], 3>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000367
Simon Pilgrim891ebcd2018-05-15 14:12:32 +0000368defm : X86WriteRes<WriteCvtPH2PS, [BWPort0,BWPort5], 2, [1,1], 2>;
369defm : X86WriteRes<WriteCvtPH2PSY, [BWPort0,BWPort5], 2, [1,1], 2>;
370defm : X86WriteRes<WriteCvtPH2PSLd, [BWPort0,BWPort23], 6, [1,1], 2>;
371defm : X86WriteRes<WriteCvtPH2PSYLd, [BWPort0,BWPort23], 6, [1,1], 2>;
372
373defm : X86WriteRes<WriteCvtPS2PH, [BWPort1,BWPort5], 4, [1,1], 2>;
374defm : X86WriteRes<WriteCvtPS2PHY, [BWPort1,BWPort5], 6, [1,1], 2>;
375defm : X86WriteRes<WriteCvtPS2PHSt, [BWPort1,BWPort4,BWPort237], 5, [1,1,1], 3>;
376defm : X86WriteRes<WriteCvtPS2PHYSt, [BWPort1,BWPort4,BWPort237], 7, [1,1,1], 3>;
377
Gadi Haber323f2e12017-10-24 20:19:47 +0000378// Strings instructions.
Simon Pilgrim53b2c332018-03-22 14:56:18 +0000379
Gadi Haber323f2e12017-10-24 20:19:47 +0000380// Packed Compare Implicit Length Strings, Return Mask
Gadi Haber323f2e12017-10-24 20:19:47 +0000381def : WriteRes<WritePCmpIStrM, [BWPort0]> {
Simon Pilgrim53b2c332018-03-22 14:56:18 +0000382 let Latency = 11;
383 let NumMicroOps = 3;
Gadi Haber323f2e12017-10-24 20:19:47 +0000384 let ResourceCycles = [3];
385}
386def : WriteRes<WritePCmpIStrMLd, [BWPort0, BWPort23]> {
Simon Pilgrim53b2c332018-03-22 14:56:18 +0000387 let Latency = 16;
388 let NumMicroOps = 4;
389 let ResourceCycles = [3,1];
Gadi Haber323f2e12017-10-24 20:19:47 +0000390}
Simon Pilgrim53b2c332018-03-22 14:56:18 +0000391
392// Packed Compare Explicit Length Strings, Return Mask
393def : WriteRes<WritePCmpEStrM, [BWPort0, BWPort5, BWPort015, BWPort0156]> {
394 let Latency = 19;
395 let NumMicroOps = 9;
396 let ResourceCycles = [4,3,1,1];
397}
398def : WriteRes<WritePCmpEStrMLd, [BWPort0, BWPort5, BWPort23, BWPort015, BWPort0156]> {
399 let Latency = 24;
400 let NumMicroOps = 10;
401 let ResourceCycles = [4,3,1,1,1];
402}
403
404// Packed Compare Implicit Length Strings, Return Index
Gadi Haber323f2e12017-10-24 20:19:47 +0000405def : WriteRes<WritePCmpIStrI, [BWPort0]> {
406 let Latency = 11;
Simon Pilgrim53b2c332018-03-22 14:56:18 +0000407 let NumMicroOps = 3;
Gadi Haber323f2e12017-10-24 20:19:47 +0000408 let ResourceCycles = [3];
409}
410def : WriteRes<WritePCmpIStrILd, [BWPort0, BWPort23]> {
Simon Pilgrim53b2c332018-03-22 14:56:18 +0000411 let Latency = 16;
412 let NumMicroOps = 4;
413 let ResourceCycles = [3,1];
Gadi Haber323f2e12017-10-24 20:19:47 +0000414}
Simon Pilgrim53b2c332018-03-22 14:56:18 +0000415
416// Packed Compare Explicit Length Strings, Return Index
417def : WriteRes<WritePCmpEStrI, [BWPort0, BWPort5, BWPort0156]> {
418 let Latency = 18;
419 let NumMicroOps = 8;
420 let ResourceCycles = [4,3,1];
421}
422def : WriteRes<WritePCmpEStrILd, [BWPort0, BWPort5, BWPort23, BWPort0156]> {
423 let Latency = 23;
424 let NumMicroOps = 9;
425 let ResourceCycles = [4,3,1,1];
Gadi Haber323f2e12017-10-24 20:19:47 +0000426}
427
Simon Pilgrima2f26782018-03-27 20:38:54 +0000428// MOVMSK Instructions.
Simon Pilgrimbf4c8c02018-05-04 14:54:33 +0000429def : WriteRes<WriteFMOVMSK, [BWPort0]> { let Latency = 3; }
430def : WriteRes<WriteVecMOVMSK, [BWPort0]> { let Latency = 3; }
431def : WriteRes<WriteVecMOVMSKY, [BWPort0]> { let Latency = 3; }
432def : WriteRes<WriteMMXMOVMSK, [BWPort0]> { let Latency = 1; }
Simon Pilgrima2f26782018-03-27 20:38:54 +0000433
Gadi Haber323f2e12017-10-24 20:19:47 +0000434// AES instructions.
435def : WriteRes<WriteAESDecEnc, [BWPort5]> { // Decryption, encryption.
436 let Latency = 7;
Simon Pilgrim7684e052018-03-22 13:18:08 +0000437 let NumMicroOps = 1;
Gadi Haber323f2e12017-10-24 20:19:47 +0000438 let ResourceCycles = [1];
439}
440def : WriteRes<WriteAESDecEncLd, [BWPort5, BWPort23]> {
Simon Pilgrim7684e052018-03-22 13:18:08 +0000441 let Latency = 12;
442 let NumMicroOps = 2;
443 let ResourceCycles = [1,1];
Gadi Haber323f2e12017-10-24 20:19:47 +0000444}
Simon Pilgrim7684e052018-03-22 13:18:08 +0000445
Gadi Haber323f2e12017-10-24 20:19:47 +0000446def : WriteRes<WriteAESIMC, [BWPort5]> { // InvMixColumn.
447 let Latency = 14;
Simon Pilgrim7684e052018-03-22 13:18:08 +0000448 let NumMicroOps = 2;
Gadi Haber323f2e12017-10-24 20:19:47 +0000449 let ResourceCycles = [2];
450}
451def : WriteRes<WriteAESIMCLd, [BWPort5, BWPort23]> {
Simon Pilgrim7684e052018-03-22 13:18:08 +0000452 let Latency = 19;
453 let NumMicroOps = 3;
454 let ResourceCycles = [2,1];
Gadi Haber323f2e12017-10-24 20:19:47 +0000455}
Simon Pilgrim7684e052018-03-22 13:18:08 +0000456
457def : WriteRes<WriteAESKeyGen, [BWPort0, BWPort5, BWPort015]> { // Key Generation.
458 let Latency = 29;
459 let NumMicroOps = 11;
460 let ResourceCycles = [2,7,2];
Gadi Haber323f2e12017-10-24 20:19:47 +0000461}
Simon Pilgrim7684e052018-03-22 13:18:08 +0000462def : WriteRes<WriteAESKeyGenLd, [BWPort0, BWPort5, BWPort23, BWPort015]> {
463 let Latency = 33;
464 let NumMicroOps = 11;
465 let ResourceCycles = [2,7,1,1];
Gadi Haber323f2e12017-10-24 20:19:47 +0000466}
467
468// Carry-less multiplication instructions.
Simon Pilgrim3b2ff1f2018-03-22 13:37:30 +0000469defm : BWWriteResPair<WriteCLMul, [BWPort0], 5>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000470
471// Catch-all for expensive system instructions.
472def : WriteRes<WriteSystem, [BWPort0156]> { let Latency = 100; } // def WriteSystem : SchedWrite;
473
474// AVX2.
Simon Pilgrimca7981a2018-05-09 19:27:48 +0000475defm : BWWriteResPair<WriteFShuffle256, [BWPort5], 3, [1], 1, 6>; // Fp 256-bit width vector shuffles.
476defm : BWWriteResPair<WriteFVarShuffle256, [BWPort5], 3, [1], 1, 6>; // Fp 256-bit width vector variable shuffles.
477defm : BWWriteResPair<WriteShuffle256, [BWPort5], 3, [1], 1, 6>; // 256-bit width vector shuffles.
478defm : BWWriteResPair<WriteVarShuffle256, [BWPort5], 3, [1], 1, 6>; // 256-bit width vector variable shuffles.
Gadi Haber323f2e12017-10-24 20:19:47 +0000479
480// Old microcoded instructions that nobody use.
481def : WriteRes<WriteMicrocoded, [BWPort0156]> { let Latency = 100; } // def WriteMicrocoded : SchedWrite;
482
483// Fence instructions.
484def : WriteRes<WriteFence, [BWPort23, BWPort4]>;
485
Craig Topper05242bf2018-04-21 18:07:36 +0000486// Load/store MXCSR.
487def : WriteRes<WriteLDMXCSR, [BWPort0,BWPort23,BWPort0156]> { let Latency = 7; let NumMicroOps = 3; let ResourceCycles = [1,1,1]; }
488def : WriteRes<WriteSTMXCSR, [BWPort4,BWPort5,BWPort237]> { let Latency = 2; let NumMicroOps = 3; let ResourceCycles = [1,1,1]; }
489
Gadi Haber323f2e12017-10-24 20:19:47 +0000490// Nop, not very useful expect it provides a model for nops!
491def : WriteRes<WriteNop, []>;
492
493////////////////////////////////////////////////////////////////////////////////
494// Horizontal add/sub instructions.
495////////////////////////////////////////////////////////////////////////////////
Gadi Haber323f2e12017-10-24 20:19:47 +0000496
Simon Pilgrimf7dd6062018-05-03 13:27:10 +0000497defm : BWWriteResPair<WriteFHAdd, [BWPort1,BWPort5], 5, [1,2], 3, 5>;
Simon Pilgrimc3c767b2018-04-27 16:11:57 +0000498defm : BWWriteResPair<WriteFHAddY, [BWPort1,BWPort5], 5, [1,2], 3, 6>;
Simon Pilgrimf7dd6062018-05-03 13:27:10 +0000499defm : BWWriteResPair<WritePHAdd, [BWPort5,BWPort15], 3, [2,1], 3, 5>;
Simon Pilgrim38ac0e92018-05-10 17:06:09 +0000500defm : BWWriteResPair<WritePHAddX, [BWPort5,BWPort15], 3, [2,1], 3, 5>;
Simon Pilgrimf7dd6062018-05-03 13:27:10 +0000501defm : BWWriteResPair<WritePHAddY, [BWPort5,BWPort15], 3, [2,1], 3, 6>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000502
503// Remaining instrs.
504
505def BWWriteResGroup1 : SchedWriteRes<[BWPort0]> {
506 let Latency = 1;
507 let NumMicroOps = 1;
508 let ResourceCycles = [1];
509}
Craig Topper5a69a002018-03-21 06:28:42 +0000510def: InstRW<[BWWriteResGroup1], (instregex "MMX_MOVD64from64rr",
511 "MMX_MOVD64grr",
Simon Pilgrimc21deec2018-03-24 19:37:28 +0000512 "(V?)MOVPDI2DIrr",
513 "(V?)MOVPQIto64rr",
Simon Pilgrimc21deec2018-03-24 19:37:28 +0000514 "VPSLLVQ(Y?)rr",
Simon Pilgrim210286e2018-05-08 10:28:03 +0000515 "VPSRLVQ(Y?)rr")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000516
517def BWWriteResGroup2 : SchedWriteRes<[BWPort1]> {
518 let Latency = 1;
519 let NumMicroOps = 1;
520 let ResourceCycles = [1];
521}
Simon Pilgrima3686c92018-05-10 19:08:06 +0000522def: InstRW<[BWWriteResGroup2], (instregex "COM(P?)_FST0r",
523 "UCOM_F(P?)r")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000524
525def BWWriteResGroup3 : SchedWriteRes<[BWPort5]> {
526 let Latency = 1;
527 let NumMicroOps = 1;
528 let ResourceCycles = [1];
529}
Simon Pilgrimc21deec2018-03-24 19:37:28 +0000530def: InstRW<[BWWriteResGroup3], (instregex "MMX_MOVD64rr",
Craig Topper5a69a002018-03-21 06:28:42 +0000531 "MMX_MOVD64to64rr",
532 "MMX_MOVQ2DQrr",
Simon Pilgrimc21deec2018-03-24 19:37:28 +0000533 "(V?)MOV64toPQIrr",
Simon Pilgrimfc0c26f2018-05-01 11:05:42 +0000534 "(V?)MOVDI2PDIrr")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000535
536def BWWriteResGroup4 : SchedWriteRes<[BWPort6]> {
537 let Latency = 1;
538 let NumMicroOps = 1;
539 let ResourceCycles = [1];
540}
541def: InstRW<[BWWriteResGroup4], (instregex "JMP(16|32|64)r")>;
542
543def BWWriteResGroup5 : SchedWriteRes<[BWPort01]> {
544 let Latency = 1;
545 let NumMicroOps = 1;
546 let ResourceCycles = [1];
547}
Simon Pilgrim8cd01aa2018-04-23 16:10:50 +0000548def: InstRW<[BWWriteResGroup5], (instrs FINCSTP, FNOP)>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000549
550def BWWriteResGroup6 : SchedWriteRes<[BWPort06]> {
551 let Latency = 1;
552 let NumMicroOps = 1;
553 let ResourceCycles = [1];
554}
Craig Topperfbe31322018-04-05 21:56:19 +0000555def: InstRW<[BWWriteResGroup6], (instrs CDQ, CQO)>;
Simon Pilgrim0c0336e2018-05-17 12:43:42 +0000556def: InstRW<[BWWriteResGroup6], (instregex "BT(16|32|64)ri8",
Craig Topper5a69a002018-03-21 06:28:42 +0000557 "BT(16|32|64)rr",
558 "BTC(16|32|64)ri8",
559 "BTC(16|32|64)rr",
560 "BTR(16|32|64)ri8",
561 "BTR(16|32|64)rr",
562 "BTS(16|32|64)ri8",
Simon Pilgrim0c0336e2018-05-17 12:43:42 +0000563 "BTS(16|32|64)rr")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000564
565def BWWriteResGroup7 : SchedWriteRes<[BWPort15]> {
566 let Latency = 1;
567 let NumMicroOps = 1;
568 let ResourceCycles = [1];
569}
Craig Topper5a69a002018-03-21 06:28:42 +0000570def: InstRW<[BWWriteResGroup7], (instregex "ANDN(32|64)rr",
571 "BLSI(32|64)rr",
572 "BLSMSK(32|64)rr",
Simon Pilgrimed09ebb2018-04-23 21:04:23 +0000573 "BLSR(32|64)rr")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000574
575def BWWriteResGroup8 : SchedWriteRes<[BWPort015]> {
576 let Latency = 1;
577 let NumMicroOps = 1;
578 let ResourceCycles = [1];
579}
Simon Pilgrimc21deec2018-03-24 19:37:28 +0000580def: InstRW<[BWWriteResGroup8], (instregex "MMX_MOVQ64rr",
Simon Pilgrimd14d2e72018-04-20 21:16:05 +0000581 "VPBLENDD(Y?)rri")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000582
583def BWWriteResGroup9 : SchedWriteRes<[BWPort0156]> {
584 let Latency = 1;
585 let NumMicroOps = 1;
586 let ResourceCycles = [1];
587}
Simon Pilgrimd5ada492018-04-29 15:33:15 +0000588def: InstRW<[BWWriteResGroup9], (instrs LAHF, SAHF)>; // TODO: This doesnt match Agner's data
589def: InstRW<[BWWriteResGroup9], (instregex "NOOP",
Craig Topper5a69a002018-03-21 06:28:42 +0000590 "SGDT64m",
591 "SIDT64m",
Craig Topper5a69a002018-03-21 06:28:42 +0000592 "SMSW16m",
Craig Topper5a69a002018-03-21 06:28:42 +0000593 "STRm",
Craig Topperb5f26592018-04-19 18:00:17 +0000594 "SYSCALL")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000595
596def BWWriteResGroup10 : SchedWriteRes<[BWPort4,BWPort237]> {
597 let Latency = 1;
598 let NumMicroOps = 2;
599 let ResourceCycles = [1,1];
600}
Craig Topper5a69a002018-03-21 06:28:42 +0000601def: InstRW<[BWWriteResGroup10], (instregex "FBSTPm",
Craig Topper5a69a002018-03-21 06:28:42 +0000602 "MMX_MOVD64mr",
Simon Pilgrim8ee7d012018-04-27 21:14:19 +0000603 "ST_FP(32|64|80)m",
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +0000604 "(V?)MOV(H|L)(PD|PS)mr",
Simon Pilgrimc21deec2018-03-24 19:37:28 +0000605 "(V?)MOVPDI2DImr",
606 "(V?)MOVPQI2QImr",
607 "(V?)MOVPQIto64mr",
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +0000608 "(V?)MOV(SD|SS)mr")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000609
Gadi Haber323f2e12017-10-24 20:19:47 +0000610def BWWriteResGroup12 : SchedWriteRes<[BWPort01]> {
611 let Latency = 2;
612 let NumMicroOps = 2;
613 let ResourceCycles = [2];
614}
Simon Pilgrim8cd01aa2018-04-23 16:10:50 +0000615def: InstRW<[BWWriteResGroup12], (instrs FDECSTP)>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000616
617def BWWriteResGroup13 : SchedWriteRes<[BWPort06]> {
618 let Latency = 2;
619 let NumMicroOps = 2;
620 let ResourceCycles = [2];
621}
Craig Topper5a69a002018-03-21 06:28:42 +0000622def: InstRW<[BWWriteResGroup13], (instregex "ROL(8|16|32|64)r1",
623 "ROL(8|16|32|64)ri",
624 "ROR(8|16|32|64)r1",
625 "ROR(8|16|32|64)ri")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000626
627def BWWriteResGroup14 : SchedWriteRes<[BWPort0156]> {
628 let Latency = 2;
629 let NumMicroOps = 2;
630 let ResourceCycles = [2];
631}
Simon Pilgrimaef5ca72018-04-27 13:32:42 +0000632def: InstRW<[BWWriteResGroup14], (instrs LFENCE,
633 MFENCE,
634 WAIT,
635 XGETBV)>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000636
637def BWWriteResGroup15 : SchedWriteRes<[BWPort0,BWPort5]> {
638 let Latency = 2;
639 let NumMicroOps = 2;
640 let ResourceCycles = [1,1];
641}
Simon Pilgrim891ebcd2018-05-15 14:12:32 +0000642def: InstRW<[BWWriteResGroup15], (instregex "(V?)CVTPS2PDrr",
Simon Pilgrim210286e2018-05-08 10:28:03 +0000643 "(V?)CVTSS2SDrr")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000644
645def BWWriteResGroup16 : SchedWriteRes<[BWPort6,BWPort0156]> {
646 let Latency = 2;
647 let NumMicroOps = 2;
648 let ResourceCycles = [1,1];
649}
650def: InstRW<[BWWriteResGroup16], (instregex "CLFLUSH")>;
651
652def BWWriteResGroup17 : SchedWriteRes<[BWPort01,BWPort015]> {
653 let Latency = 2;
654 let NumMicroOps = 2;
655 let ResourceCycles = [1,1];
656}
657def: InstRW<[BWWriteResGroup17], (instregex "MMX_MOVDQ2Qrr")>;
658
659def BWWriteResGroup18 : SchedWriteRes<[BWPort237,BWPort0156]> {
660 let Latency = 2;
661 let NumMicroOps = 2;
662 let ResourceCycles = [1,1];
663}
Simon Pilgrima3686c92018-05-10 19:08:06 +0000664def: InstRW<[BWWriteResGroup18], (instrs SFENCE)>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000665
666def BWWriteResGroup19 : SchedWriteRes<[BWPort06,BWPort15]> {
667 let Latency = 2;
668 let NumMicroOps = 2;
669 let ResourceCycles = [1,1];
670}
Craig Topper498875f2018-04-04 17:54:19 +0000671def: InstRW<[BWWriteResGroup19], (instrs BSWAP64r)>;
672
673def BWWriteResGroup19_1 : SchedWriteRes<[BWPort15]> {
674 let Latency = 1;
675 let NumMicroOps = 1;
676 let ResourceCycles = [1];
677}
678def: InstRW<[BWWriteResGroup19_1], (instrs BSWAP32r)>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000679
680def BWWriteResGroup20 : SchedWriteRes<[BWPort06,BWPort0156]> {
681 let Latency = 2;
682 let NumMicroOps = 2;
683 let ResourceCycles = [1,1];
684}
Craig Topper2d451e72018-03-18 08:38:06 +0000685def: InstRW<[BWWriteResGroup20], (instrs CWD)>;
Craig Topperb4c78732018-03-19 19:00:32 +0000686def: InstRW<[BWWriteResGroup20], (instrs JCXZ, JECXZ, JRCXZ)>;
Craig Topper5a69a002018-03-21 06:28:42 +0000687def: InstRW<[BWWriteResGroup20], (instregex "ADC8i8",
688 "ADC8ri",
689 "CMOV(A|BE)(16|32|64)rr",
690 "SBB8i8",
691 "SBB8ri",
692 "SET(A|BE)r")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000693
Gadi Haber323f2e12017-10-24 20:19:47 +0000694def BWWriteResGroup22 : SchedWriteRes<[BWPort4,BWPort6,BWPort237]> {
695 let Latency = 2;
696 let NumMicroOps = 3;
697 let ResourceCycles = [1,1,1];
698}
Simon Pilgrima3686c92018-05-10 19:08:06 +0000699def: InstRW<[BWWriteResGroup22], (instrs FNSTCW16m)>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000700
Gadi Haber323f2e12017-10-24 20:19:47 +0000701def BWWriteResGroup24 : SchedWriteRes<[BWPort4,BWPort237,BWPort15]> {
702 let Latency = 2;
703 let NumMicroOps = 3;
704 let ResourceCycles = [1,1,1];
705}
706def: InstRW<[BWWriteResGroup24], (instregex "MOVBE(16|32|64)mr")>;
707
708def BWWriteResGroup25 : SchedWriteRes<[BWPort4,BWPort237,BWPort0156]> {
709 let Latency = 2;
710 let NumMicroOps = 3;
711 let ResourceCycles = [1,1,1];
712}
Simon Pilgrimaef5ca72018-04-27 13:32:42 +0000713def: InstRW<[BWWriteResGroup25], (instrs PUSH16r, PUSH32r, PUSH64r,
714 STOSB, STOSL, STOSQ, STOSW)>;
Craig Topper5a69a002018-03-21 06:28:42 +0000715def: InstRW<[BWWriteResGroup25], (instregex "PUSH(16|32|64)rmr",
Simon Pilgrimaef5ca72018-04-27 13:32:42 +0000716 "PUSH64i8")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000717
Gadi Haber323f2e12017-10-24 20:19:47 +0000718def BWWriteResGroup27 : SchedWriteRes<[BWPort1]> {
719 let Latency = 3;
720 let NumMicroOps = 1;
721 let ResourceCycles = [1];
722}
Simon Pilgrimc0f654f2018-04-21 11:25:02 +0000723def: InstRW<[BWWriteResGroup27], (instregex "MMX_CVTPI2PSirr",
Craig Topper5a69a002018-03-21 06:28:42 +0000724 "PDEP(32|64)rr",
725 "PEXT(32|64)rr",
Craig Topper5a69a002018-03-21 06:28:42 +0000726 "SHLD(16|32|64)rri8",
727 "SHRD(16|32|64)rri8",
Simon Pilgrim920802c2018-04-21 21:16:44 +0000728 "(V?)CVTDQ2PS(Y?)rr")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000729
730def BWWriteResGroup27_16 : SchedWriteRes<[BWPort1, BWPort0156]> {
Craig Topperf846e2d2018-04-19 05:34:05 +0000731 let Latency = 4;
Gadi Haber323f2e12017-10-24 20:19:47 +0000732 let NumMicroOps = 2;
733 let ResourceCycles = [1,1];
734}
Clement Courbet327fac42018-03-07 08:14:02 +0000735def: InstRW<[BWWriteResGroup27_16], (instrs IMUL16rri, IMUL16rri8)>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000736
737def BWWriteResGroup28 : SchedWriteRes<[BWPort5]> {
738 let Latency = 3;
739 let NumMicroOps = 1;
740 let ResourceCycles = [1];
741}
Simon Pilgrim825ead92018-04-21 20:45:12 +0000742def: InstRW<[BWWriteResGroup28], (instregex "VPBROADCASTBrr",
Simon Pilgrime480ed02018-05-07 18:25:19 +0000743 "VPBROADCASTWrr")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000744
Gadi Haber323f2e12017-10-24 20:19:47 +0000745def BWWriteResGroup30 : SchedWriteRes<[BWPort0156]> {
Craig Topperb5f26592018-04-19 18:00:17 +0000746 let Latency = 2;
Gadi Haber323f2e12017-10-24 20:19:47 +0000747 let NumMicroOps = 3;
748 let ResourceCycles = [3];
749}
Craig Topperb5f26592018-04-19 18:00:17 +0000750def: InstRW<[BWWriteResGroup30], (instrs XADD8rr, XADD16rr, XADD32rr, XADD64rr,
751 XCHG8rr, XCHG16rr, XCHG32rr, XCHG64rr,
752 XCHG16ar, XCHG32ar, XCHG64ar)>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000753
Gadi Haber323f2e12017-10-24 20:19:47 +0000754def BWWriteResGroup33 : SchedWriteRes<[BWPort5,BWPort0156]> {
755 let Latency = 3;
756 let NumMicroOps = 3;
757 let ResourceCycles = [2,1];
758}
Craig Topper5a69a002018-03-21 06:28:42 +0000759def: InstRW<[BWWriteResGroup33], (instregex "MMX_PACKSSDWirr",
760 "MMX_PACKSSWBirr",
761 "MMX_PACKUSWBirr")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000762
763def BWWriteResGroup34 : SchedWriteRes<[BWPort6,BWPort0156]> {
764 let Latency = 3;
765 let NumMicroOps = 3;
766 let ResourceCycles = [1,2];
767}
768def: InstRW<[BWWriteResGroup34], (instregex "CLD")>;
769
770def BWWriteResGroup35 : SchedWriteRes<[BWPort06,BWPort0156]> {
771 let Latency = 3;
772 let NumMicroOps = 3;
773 let ResourceCycles = [1,2];
774}
Craig Topper5a69a002018-03-21 06:28:42 +0000775def: InstRW<[BWWriteResGroup35], (instregex "RCL(8|16|32|64)r1",
776 "RCL(8|16|32|64)ri",
777 "RCR(8|16|32|64)r1",
778 "RCR(8|16|32|64)ri")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000779
780def BWWriteResGroup36 : SchedWriteRes<[BWPort06,BWPort0156]> {
781 let Latency = 3;
782 let NumMicroOps = 3;
783 let ResourceCycles = [2,1];
784}
Craig Topper5a69a002018-03-21 06:28:42 +0000785def: InstRW<[BWWriteResGroup36], (instregex "ROL(8|16|32|64)rCL",
786 "ROR(8|16|32|64)rCL",
787 "SAR(8|16|32|64)rCL",
788 "SHL(8|16|32|64)rCL",
789 "SHR(8|16|32|64)rCL")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000790
791def BWWriteResGroup37 : SchedWriteRes<[BWPort4,BWPort6,BWPort237,BWPort0156]> {
792 let Latency = 3;
793 let NumMicroOps = 4;
794 let ResourceCycles = [1,1,1,1];
795}
796def: InstRW<[BWWriteResGroup37], (instregex "CALL(16|32|64)r")>;
797
798def BWWriteResGroup38 : SchedWriteRes<[BWPort4,BWPort237,BWPort06,BWPort0156]> {
799 let Latency = 3;
800 let NumMicroOps = 4;
801 let ResourceCycles = [1,1,1,1];
802}
Simon Pilgrima3686c92018-05-10 19:08:06 +0000803def: InstRW<[BWWriteResGroup38], (instrs CALL64pcrel32)>;
804def: InstRW<[BWWriteResGroup38], (instregex "SET(A|BE)m")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000805
806def BWWriteResGroup39 : SchedWriteRes<[BWPort0,BWPort1]> {
807 let Latency = 4;
808 let NumMicroOps = 2;
809 let ResourceCycles = [1,1];
810}
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +0000811def: InstRW<[BWWriteResGroup39], (instregex "(V?)CVT(T?)SD2SI64rr",
812 "(V?)CVT(T?)SD2SIrr",
813 "(V?)CVT(T?)SS2SI64rr",
814 "(V?)CVT(T?)SS2SIrr")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000815
816def BWWriteResGroup40 : SchedWriteRes<[BWPort0,BWPort5]> {
817 let Latency = 4;
818 let NumMicroOps = 2;
819 let ResourceCycles = [1,1];
820}
Simon Pilgrim210286e2018-05-08 10:28:03 +0000821def: InstRW<[BWWriteResGroup40], (instregex "VCVTPS2PDYrr")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000822
823def BWWriteResGroup41 : SchedWriteRes<[BWPort0,BWPort0156]> {
824 let Latency = 4;
825 let NumMicroOps = 2;
826 let ResourceCycles = [1,1];
827}
Simon Pilgrima3686c92018-05-10 19:08:06 +0000828def: InstRW<[BWWriteResGroup41], (instrs FNSTSW16r)>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000829
830def BWWriteResGroup42 : SchedWriteRes<[BWPort1,BWPort5]> {
831 let Latency = 4;
832 let NumMicroOps = 2;
833 let ResourceCycles = [1,1];
834}
Craig Topper4a3be6e2018-03-22 19:22:51 +0000835def: InstRW<[BWWriteResGroup42], (instrs IMUL64r, MUL64r, MULX64rr)>;
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +0000836def: InstRW<[BWWriteResGroup42], (instregex "MMX_CVTPI2PDirr",
837 "MMX_CVT(T?)PD2PIirr",
838 "MMX_CVT(T?)PS2PIirr",
Simon Pilgrimc21deec2018-03-24 19:37:28 +0000839 "(V?)CVTDQ2PDrr",
Simon Pilgrimc21deec2018-03-24 19:37:28 +0000840 "(V?)CVTPD2PSrr",
Simon Pilgrimc21deec2018-03-24 19:37:28 +0000841 "(V?)CVTSD2SSrr",
842 "(V?)CVTSI642SDrr",
843 "(V?)CVTSI2SDrr",
844 "(V?)CVTSI2SSrr",
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +0000845 "(V?)CVT(T?)PD2DQrr")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000846
847def BWWriteResGroup42_16 : SchedWriteRes<[BWPort1,BWPort06,BWPort0156]> {
848 let Latency = 4;
849 let NumMicroOps = 4;
Craig Topperf846e2d2018-04-19 05:34:05 +0000850 let ResourceCycles = [1,1,2];
Gadi Haber323f2e12017-10-24 20:19:47 +0000851}
Craig Topper5a69a002018-03-21 06:28:42 +0000852def: InstRW<[BWWriteResGroup42_16], (instrs IMUL16r, MUL16r)>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000853
854def BWWriteResGroup43 : SchedWriteRes<[BWPort0,BWPort4,BWPort237]> {
855 let Latency = 4;
856 let NumMicroOps = 3;
857 let ResourceCycles = [1,1,1];
858}
Simon Pilgrima3686c92018-05-10 19:08:06 +0000859def: InstRW<[BWWriteResGroup43], (instrs FNSTSWm)>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000860
861def BWWriteResGroup44 : SchedWriteRes<[BWPort1,BWPort4,BWPort237]> {
862 let Latency = 4;
863 let NumMicroOps = 3;
864 let ResourceCycles = [1,1,1];
865}
Simon Pilgrim8ee7d012018-04-27 21:14:19 +0000866def: InstRW<[BWWriteResGroup44], (instregex "IST(T?)_FP(16|32|64)m",
867 "IST_F(16|32)m")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000868
869def BWWriteResGroup45 : SchedWriteRes<[BWPort0156]> {
870 let Latency = 4;
871 let NumMicroOps = 4;
872 let ResourceCycles = [4];
873}
Simon Pilgrim8cd01aa2018-04-23 16:10:50 +0000874def: InstRW<[BWWriteResGroup45], (instrs FNCLEX)>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000875
876def BWWriteResGroup46 : SchedWriteRes<[BWPort015,BWPort0156]> {
877 let Latency = 4;
878 let NumMicroOps = 4;
879 let ResourceCycles = [1,3];
880}
Simon Pilgrimaef5ca72018-04-27 13:32:42 +0000881def: InstRW<[BWWriteResGroup46], (instrs VZEROUPPER)>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000882
883def BWWriteResGroup47 : SchedWriteRes<[BWPort0]> {
884 let Latency = 5;
885 let NumMicroOps = 1;
886 let ResourceCycles = [1];
887}
Simon Pilgrima53d3302018-05-02 16:16:24 +0000888def: InstRW<[BWWriteResGroup47], (instregex "(V?)PCMPGTQ(Y?)rr",
Simon Pilgrima3686c92018-05-10 19:08:06 +0000889 "MUL_(FPrST0|FST0r|FrST0)")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000890
Gadi Haber323f2e12017-10-24 20:19:47 +0000891def BWWriteResGroup49 : SchedWriteRes<[BWPort23]> {
892 let Latency = 5;
893 let NumMicroOps = 1;
894 let ResourceCycles = [1];
895}
Simon Pilgrim02fc3752018-04-21 12:15:42 +0000896def: InstRW<[BWWriteResGroup49], (instregex "MOVSX(16|32|64)rm16",
Craig Topper5a69a002018-03-21 06:28:42 +0000897 "MOVSX(16|32|64)rm32",
898 "MOVSX(16|32|64)rm8",
Craig Topper5a69a002018-03-21 06:28:42 +0000899 "MOVZX(16|32|64)rm16",
900 "MOVZX(16|32|64)rm8",
Craig Topper5a69a002018-03-21 06:28:42 +0000901 "VBROADCASTSSrm",
Simon Pilgrimc21deec2018-03-24 19:37:28 +0000902 "(V?)MOVDDUPrm",
Simon Pilgrimc21deec2018-03-24 19:37:28 +0000903 "(V?)MOVSHDUPrm",
904 "(V?)MOVSLDUPrm",
Craig Topper5a69a002018-03-21 06:28:42 +0000905 "VPBROADCASTDrm",
906 "VPBROADCASTQrm")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000907
908def BWWriteResGroup50 : SchedWriteRes<[BWPort1,BWPort5]> {
909 let Latency = 5;
910 let NumMicroOps = 3;
911 let ResourceCycles = [1,2];
912}
Simon Pilgrimef8d3ae2018-04-22 15:25:59 +0000913def: InstRW<[BWWriteResGroup50], (instregex "(V?)CVTSI642SSrr")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000914
915def BWWriteResGroup51 : SchedWriteRes<[BWPort1,BWPort6,BWPort06]> {
916 let Latency = 5;
917 let NumMicroOps = 3;
918 let ResourceCycles = [1,1,1];
919}
920def: InstRW<[BWWriteResGroup51], (instregex "STR(16|32|64)r")>;
921
922def BWWriteResGroup52 : SchedWriteRes<[BWPort1,BWPort06,BWPort0156]> {
Craig Topper4a3be6e2018-03-22 19:22:51 +0000923 let Latency = 4;
Gadi Haber323f2e12017-10-24 20:19:47 +0000924 let NumMicroOps = 3;
925 let ResourceCycles = [1,1,1];
926}
Craig Topper4a3be6e2018-03-22 19:22:51 +0000927def: InstRW<[BWWriteResGroup52], (instrs IMUL32r, MUL32r, MULX32rr)>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000928
Gadi Haber323f2e12017-10-24 20:19:47 +0000929def BWWriteResGroup54 : SchedWriteRes<[BWPort6,BWPort0156]> {
930 let Latency = 5;
931 let NumMicroOps = 5;
932 let ResourceCycles = [1,4];
933}
Simon Pilgrimd5ada492018-04-29 15:33:15 +0000934def: InstRW<[BWWriteResGroup54], (instrs PAUSE)>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000935
936def BWWriteResGroup55 : SchedWriteRes<[BWPort06,BWPort0156]> {
937 let Latency = 5;
938 let NumMicroOps = 5;
939 let ResourceCycles = [1,4];
940}
Simon Pilgrima3686c92018-05-10 19:08:06 +0000941def: InstRW<[BWWriteResGroup55], (instrs XSETBV)>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000942
943def BWWriteResGroup56 : SchedWriteRes<[BWPort06,BWPort0156]> {
944 let Latency = 5;
945 let NumMicroOps = 5;
946 let ResourceCycles = [2,3];
947}
Craig Topper5a69a002018-03-21 06:28:42 +0000948def: InstRW<[BWWriteResGroup56], (instregex "CMPXCHG(8|16|32|64)rr")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000949
950def BWWriteResGroup57 : SchedWriteRes<[BWPort4,BWPort237,BWPort0156]> {
951 let Latency = 5;
952 let NumMicroOps = 6;
953 let ResourceCycles = [1,1,4];
954}
Simon Pilgrima3686c92018-05-10 19:08:06 +0000955def: InstRW<[BWWriteResGroup57], (instregex "PUSHF(16|64)")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000956
957def BWWriteResGroup58 : SchedWriteRes<[BWPort23]> {
958 let Latency = 6;
959 let NumMicroOps = 1;
960 let ResourceCycles = [1];
961}
Simon Pilgrim8ee7d012018-04-27 21:14:19 +0000962def: InstRW<[BWWriteResGroup58], (instregex "LD_F(32|64|80)m",
Craig Topper5a69a002018-03-21 06:28:42 +0000963 "VBROADCASTF128",
964 "VBROADCASTI128",
965 "VBROADCASTSDYrm",
966 "VBROADCASTSSYrm",
Craig Topper5a69a002018-03-21 06:28:42 +0000967 "VMOVDDUPYrm",
Craig Topper5a69a002018-03-21 06:28:42 +0000968 "VMOVSHDUPYrm",
969 "VMOVSLDUPYrm",
Craig Topper5a69a002018-03-21 06:28:42 +0000970 "VPBROADCASTDYrm",
Simon Pilgrimbe51b202018-05-04 12:59:24 +0000971 "VPBROADCASTQYrm")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000972
973def BWWriteResGroup59 : SchedWriteRes<[BWPort0,BWPort23]> {
974 let Latency = 6;
975 let NumMicroOps = 2;
976 let ResourceCycles = [1,1];
977}
Simon Pilgrim891ebcd2018-05-15 14:12:32 +0000978def: InstRW<[BWWriteResGroup59], (instregex "(V?)CVTPS2PDrm",
Simon Pilgrimc21deec2018-03-24 19:37:28 +0000979 "(V?)CVTSS2SDrm",
Craig Topper5a69a002018-03-21 06:28:42 +0000980 "VPSLLVQrm",
Simon Pilgrim210286e2018-05-08 10:28:03 +0000981 "VPSRLVQrm")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000982
983def BWWriteResGroup60 : SchedWriteRes<[BWPort1,BWPort5]> {
984 let Latency = 6;
985 let NumMicroOps = 2;
986 let ResourceCycles = [1,1];
987}
Craig Topper5a69a002018-03-21 06:28:42 +0000988def: InstRW<[BWWriteResGroup60], (instregex "VCVTDQ2PDYrr",
Craig Topper5a69a002018-03-21 06:28:42 +0000989 "VCVTPD2PSYrr",
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +0000990 "VCVT(T?)PD2DQYrr")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000991
Gadi Haber323f2e12017-10-24 20:19:47 +0000992def BWWriteResGroup62 : SchedWriteRes<[BWPort6,BWPort23]> {
993 let Latency = 6;
994 let NumMicroOps = 2;
995 let ResourceCycles = [1,1];
996}
Craig Topper5a69a002018-03-21 06:28:42 +0000997def: InstRW<[BWWriteResGroup62], (instregex "FARJMP64",
998 "JMP(16|32|64)m")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000999
1000def BWWriteResGroup63 : SchedWriteRes<[BWPort23,BWPort06]> {
1001 let Latency = 6;
1002 let NumMicroOps = 2;
1003 let ResourceCycles = [1,1];
1004}
Craig Topperdfccafe2018-04-18 06:41:25 +00001005def: InstRW<[BWWriteResGroup63], (instregex "BT(16|32|64)mi8")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001006
1007def BWWriteResGroup64 : SchedWriteRes<[BWPort23,BWPort15]> {
1008 let Latency = 6;
1009 let NumMicroOps = 2;
1010 let ResourceCycles = [1,1];
1011}
Craig Topper5a69a002018-03-21 06:28:42 +00001012def: InstRW<[BWWriteResGroup64], (instregex "ANDN(32|64)rm",
1013 "BLSI(32|64)rm",
1014 "BLSMSK(32|64)rm",
1015 "BLSR(32|64)rm",
Simon Pilgrime5e4bf02018-04-23 22:45:04 +00001016 "MOVBE(16|32|64)rm")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001017
1018def BWWriteResGroup65 : SchedWriteRes<[BWPort23,BWPort015]> {
1019 let Latency = 6;
1020 let NumMicroOps = 2;
1021 let ResourceCycles = [1,1];
1022}
Simon Pilgrim06e16542018-04-22 18:35:53 +00001023def: InstRW<[BWWriteResGroup65], (instregex "VINSERTF128rm",
Craig Topper5a69a002018-03-21 06:28:42 +00001024 "VINSERTI128rm",
Simon Pilgrimd14d2e72018-04-20 21:16:05 +00001025 "VPBLENDDrmi")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001026
1027def BWWriteResGroup66 : SchedWriteRes<[BWPort23,BWPort0156]> {
1028 let Latency = 6;
1029 let NumMicroOps = 2;
1030 let ResourceCycles = [1,1];
1031}
Craig Topper2d451e72018-03-18 08:38:06 +00001032def: InstRW<[BWWriteResGroup66], (instrs POP16r, POP32r, POP64r)>;
Craig Topperf0d04262018-04-06 16:16:48 +00001033def: InstRW<[BWWriteResGroup66], (instregex "POP(16|32|64)rmr")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001034
1035def BWWriteResGroup67 : SchedWriteRes<[BWPort1,BWPort06,BWPort0156]> {
1036 let Latency = 6;
1037 let NumMicroOps = 4;
1038 let ResourceCycles = [1,1,2];
1039}
Craig Topper5a69a002018-03-21 06:28:42 +00001040def: InstRW<[BWWriteResGroup67], (instregex "SHLD(16|32|64)rrCL",
1041 "SHRD(16|32|64)rrCL")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001042
1043def BWWriteResGroup68 : SchedWriteRes<[BWPort1,BWPort6,BWPort06,BWPort0156]> {
1044 let Latency = 6;
1045 let NumMicroOps = 4;
1046 let ResourceCycles = [1,1,1,1];
1047}
1048def: InstRW<[BWWriteResGroup68], (instregex "SLDT(16|32|64)r")>;
1049
1050def BWWriteResGroup69 : SchedWriteRes<[BWPort4,BWPort23,BWPort237,BWPort06]> {
1051 let Latency = 6;
1052 let NumMicroOps = 4;
1053 let ResourceCycles = [1,1,1,1];
1054}
Craig Topper5a69a002018-03-21 06:28:42 +00001055def: InstRW<[BWWriteResGroup69], (instregex "BTC(16|32|64)mi8",
1056 "BTR(16|32|64)mi8",
1057 "BTS(16|32|64)mi8",
1058 "SAR(8|16|32|64)m1",
1059 "SAR(8|16|32|64)mi",
1060 "SHL(8|16|32|64)m1",
1061 "SHL(8|16|32|64)mi",
1062 "SHR(8|16|32|64)m1",
1063 "SHR(8|16|32|64)mi")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001064
1065def BWWriteResGroup70 : SchedWriteRes<[BWPort4,BWPort23,BWPort237,BWPort0156]> {
1066 let Latency = 6;
1067 let NumMicroOps = 4;
1068 let ResourceCycles = [1,1,1,1];
1069}
Craig Topperf0d04262018-04-06 16:16:48 +00001070def: InstRW<[BWWriteResGroup70], (instregex "POP(16|32|64)rmm",
1071 "PUSH(16|32|64)rmm")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001072
1073def BWWriteResGroup71 : SchedWriteRes<[BWPort6,BWPort0156]> {
1074 let Latency = 6;
1075 let NumMicroOps = 6;
1076 let ResourceCycles = [1,5];
1077}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001078def: InstRW<[BWWriteResGroup71], (instrs STD)>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001079
Gadi Haber323f2e12017-10-24 20:19:47 +00001080def BWWriteResGroup73 : SchedWriteRes<[BWPort0,BWPort23]> {
1081 let Latency = 7;
1082 let NumMicroOps = 2;
1083 let ResourceCycles = [1,1];
1084}
Simon Pilgrimf2d2ced2018-05-03 17:56:43 +00001085def: InstRW<[BWWriteResGroup73], (instregex "VPSLLVQYrm",
Simon Pilgrim210286e2018-05-08 10:28:03 +00001086 "VPSRLVQYrm")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001087
1088def BWWriteResGroup74 : SchedWriteRes<[BWPort1,BWPort23]> {
1089 let Latency = 7;
1090 let NumMicroOps = 2;
1091 let ResourceCycles = [1,1];
1092}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001093def: InstRW<[BWWriteResGroup74], (instregex "FCOM(P?)(32|64)m")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001094
Gadi Haber323f2e12017-10-24 20:19:47 +00001095def BWWriteResGroup77 : SchedWriteRes<[BWPort23,BWPort015]> {
1096 let Latency = 7;
1097 let NumMicroOps = 2;
1098 let ResourceCycles = [1,1];
1099}
Simon Pilgrim57f2b182018-05-01 12:39:17 +00001100def: InstRW<[BWWriteResGroup77], (instregex "VPBLENDDYrmi")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001101
Gadi Haber323f2e12017-10-24 20:19:47 +00001102def BWWriteResGroup79 : SchedWriteRes<[BWPort5,BWPort23]> {
1103 let Latency = 7;
1104 let NumMicroOps = 3;
1105 let ResourceCycles = [2,1];
1106}
Simon Pilgrim96855ec2018-04-22 14:43:12 +00001107def: InstRW<[BWWriteResGroup79], (instregex "MMX_PACKSSDWirm",
Craig Topper5a69a002018-03-21 06:28:42 +00001108 "MMX_PACKSSWBirm",
Simon Pilgrimb0a3be02018-05-08 12:17:55 +00001109 "MMX_PACKUSWBirm")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001110
1111def BWWriteResGroup80 : SchedWriteRes<[BWPort23,BWPort0156]> {
1112 let Latency = 7;
1113 let NumMicroOps = 3;
1114 let ResourceCycles = [1,2];
1115}
Craig Topper3b0b96c2018-04-05 21:16:26 +00001116def: InstRW<[BWWriteResGroup80], (instrs LEAVE, LEAVE64,
1117 SCASB, SCASL, SCASQ, SCASW)>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001118
Gadi Haber323f2e12017-10-24 20:19:47 +00001119def BWWriteResGroup82 : SchedWriteRes<[BWPort0,BWPort01,BWPort23]> {
1120 let Latency = 7;
1121 let NumMicroOps = 3;
1122 let ResourceCycles = [1,1,1];
1123}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001124def: InstRW<[BWWriteResGroup82], (instrs FLDCW16m)>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001125
Gadi Haber323f2e12017-10-24 20:19:47 +00001126def BWWriteResGroup84 : SchedWriteRes<[BWPort6,BWPort23,BWPort0156]> {
1127 let Latency = 7;
1128 let NumMicroOps = 3;
1129 let ResourceCycles = [1,1,1];
1130}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001131def: InstRW<[BWWriteResGroup84], (instrs LRETQ, RETQ)>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001132
Gadi Haber323f2e12017-10-24 20:19:47 +00001133def BWWriteResGroup86 : SchedWriteRes<[BWPort23,BWPort06,BWPort0156]> {
1134 let Latency = 7;
1135 let NumMicroOps = 3;
1136 let ResourceCycles = [1,1,1];
1137}
Craig Topperf4cd9082018-01-19 05:47:32 +00001138def: InstRW<[BWWriteResGroup86], (instregex "CMOV(A|BE)(16|32|64)rm")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001139
1140def BWWriteResGroup87 : SchedWriteRes<[BWPort4,BWPort23,BWPort237,BWPort06]> {
1141 let Latency = 7;
1142 let NumMicroOps = 5;
1143 let ResourceCycles = [1,1,1,2];
1144}
Craig Topper5a69a002018-03-21 06:28:42 +00001145def: InstRW<[BWWriteResGroup87], (instregex "ROL(8|16|32|64)m1",
1146 "ROL(8|16|32|64)mi",
1147 "ROR(8|16|32|64)m1",
1148 "ROR(8|16|32|64)mi")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001149
1150def BWWriteResGroup88 : SchedWriteRes<[BWPort4,BWPort23,BWPort237,BWPort0156]> {
1151 let Latency = 7;
1152 let NumMicroOps = 5;
1153 let ResourceCycles = [1,1,1,2];
1154}
Craig Topper5a69a002018-03-21 06:28:42 +00001155def: InstRW<[BWWriteResGroup88], (instregex "XADD(8|16|32|64)rm")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001156
1157def BWWriteResGroup89 : SchedWriteRes<[BWPort4,BWPort6,BWPort23,BWPort237,BWPort0156]> {
1158 let Latency = 7;
1159 let NumMicroOps = 5;
1160 let ResourceCycles = [1,1,1,1,1];
1161}
Craig Topper5a69a002018-03-21 06:28:42 +00001162def: InstRW<[BWWriteResGroup89], (instregex "CALL(16|32|64)m",
1163 "FARCALL64")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001164
1165def BWWriteResGroup90 : SchedWriteRes<[BWPort6,BWPort06,BWPort15,BWPort0156]> {
1166 let Latency = 7;
1167 let NumMicroOps = 7;
1168 let ResourceCycles = [2,2,1,2];
1169}
Craig Topper2d451e72018-03-18 08:38:06 +00001170def: InstRW<[BWWriteResGroup90], (instrs LOOP)>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001171
1172def BWWriteResGroup91 : SchedWriteRes<[BWPort1,BWPort23]> {
1173 let Latency = 8;
1174 let NumMicroOps = 2;
1175 let ResourceCycles = [1,1];
1176}
Simon Pilgrimf33d9052018-03-26 18:19:28 +00001177def: InstRW<[BWWriteResGroup91], (instregex "MMX_CVTPI2PSirm",
Craig Topper5a69a002018-03-21 06:28:42 +00001178 "PDEP(32|64)rm",
1179 "PEXT(32|64)rm",
Simon Pilgrime5e4bf02018-04-23 22:45:04 +00001180 "(V?)CVTDQ2PSrm")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001181
1182def BWWriteResGroup91_16 : SchedWriteRes<[BWPort1, BWPort0156, BWPort23]> {
Craig Topperf846e2d2018-04-19 05:34:05 +00001183 let Latency = 8;
Gadi Haber323f2e12017-10-24 20:19:47 +00001184 let NumMicroOps = 3;
Simon Pilgrimc21deec2018-03-24 19:37:28 +00001185 let ResourceCycles = [1,1,1];
Gadi Haber323f2e12017-10-24 20:19:47 +00001186}
Craig Topperf846e2d2018-04-19 05:34:05 +00001187def: InstRW<[BWWriteResGroup91_16], (instrs IMUL16rmi, IMUL16rmi8)>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001188
Craig Topperf846e2d2018-04-19 05:34:05 +00001189def BWWriteResGroup91_16_2 : SchedWriteRes<[BWPort1, BWPort06, BWPort0156, BWPort23]> {
1190 let Latency = 9;
Gadi Haber323f2e12017-10-24 20:19:47 +00001191 let NumMicroOps = 5;
Craig Topperf846e2d2018-04-19 05:34:05 +00001192 let ResourceCycles = [1,1,2,1];
Gadi Haber323f2e12017-10-24 20:19:47 +00001193}
Craig Topper5a69a002018-03-21 06:28:42 +00001194def: InstRW<[BWWriteResGroup91_16_2], (instrs IMUL16m, MUL16m)>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001195
Gadi Haber323f2e12017-10-24 20:19:47 +00001196def BWWriteResGroup92 : SchedWriteRes<[BWPort5,BWPort23]> {
1197 let Latency = 8;
1198 let NumMicroOps = 2;
1199 let ResourceCycles = [1,1];
1200}
Craig Topper5a69a002018-03-21 06:28:42 +00001201def: InstRW<[BWWriteResGroup92], (instregex "VPMOVSXBDYrm",
1202 "VPMOVSXBQYrm",
1203 "VPMOVSXBWYrm",
1204 "VPMOVSXDQYrm",
1205 "VPMOVSXWDYrm",
1206 "VPMOVSXWQYrm",
1207 "VPMOVZXWDYrm")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001208
Gadi Haber323f2e12017-10-24 20:19:47 +00001209def BWWriteResGroup97 : SchedWriteRes<[BWPort23,BWPort237,BWPort06,BWPort0156]> {
1210 let Latency = 8;
1211 let NumMicroOps = 5;
1212 let ResourceCycles = [1,1,1,2];
1213}
Craig Topper5a69a002018-03-21 06:28:42 +00001214def: InstRW<[BWWriteResGroup97], (instregex "RCL(8|16|32|64)m1",
1215 "RCL(8|16|32|64)mi",
1216 "RCR(8|16|32|64)m1",
1217 "RCR(8|16|32|64)mi")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001218
1219def BWWriteResGroup98 : SchedWriteRes<[BWPort23,BWPort237,BWPort06,BWPort0156]> {
1220 let Latency = 8;
1221 let NumMicroOps = 5;
1222 let ResourceCycles = [1,1,2,1];
1223}
Craig Topper13a16502018-03-19 00:56:09 +00001224def: InstRW<[BWWriteResGroup98], (instregex "ROR(8|16|32|64)mCL")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001225
1226def BWWriteResGroup99 : SchedWriteRes<[BWPort4,BWPort23,BWPort237,BWPort0156]> {
1227 let Latency = 8;
1228 let NumMicroOps = 6;
1229 let ResourceCycles = [1,1,1,3];
1230}
Craig Topper9f834812018-04-01 21:54:24 +00001231def: InstRW<[BWWriteResGroup99], (instregex "XCHG(8|16|32|64)rm")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001232
1233def BWWriteResGroup100 : SchedWriteRes<[BWPort4,BWPort23,BWPort237,BWPort06,BWPort0156]> {
1234 let Latency = 8;
1235 let NumMicroOps = 6;
1236 let ResourceCycles = [1,1,1,2,1];
1237}
Simon Pilgrim0c0336e2018-05-17 12:43:42 +00001238def : SchedAlias<WriteADCRMW, BWWriteResGroup100>;
1239def: InstRW<[BWWriteResGroup100], (instregex "CMPXCHG(8|16|32|64)rm",
Craig Topper5a69a002018-03-21 06:28:42 +00001240 "ROL(8|16|32|64)mCL",
1241 "SAR(8|16|32|64)mCL",
Craig Topper5a69a002018-03-21 06:28:42 +00001242 "SHL(8|16|32|64)mCL",
1243 "SHR(8|16|32|64)mCL")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001244
1245def BWWriteResGroup101 : SchedWriteRes<[BWPort1,BWPort23]> {
1246 let Latency = 9;
1247 let NumMicroOps = 2;
1248 let ResourceCycles = [1,1];
1249}
Simon Pilgrim8ee7d012018-04-27 21:14:19 +00001250def: InstRW<[BWWriteResGroup101], (instregex "(ADD|SUB|SUBR)_F(32|64)m",
1251 "ILD_F(16|32|64)m",
Craig Topper5a69a002018-03-21 06:28:42 +00001252 "VCVTPS2DQYrm",
Clement Courbet0f1da8f2018-05-02 13:54:38 +00001253 "VCVTTPS2DQYrm")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001254
Gadi Haber323f2e12017-10-24 20:19:47 +00001255def BWWriteResGroup105 : SchedWriteRes<[BWPort0,BWPort1,BWPort23]> {
1256 let Latency = 9;
1257 let NumMicroOps = 3;
1258 let ResourceCycles = [1,1,1];
1259}
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +00001260def: InstRW<[BWWriteResGroup105], (instregex "(V?)CVTSS2SI(64)?rm",
1261 "(V?)CVT(T?)SD2SI64rm",
1262 "(V?)CVT(T?)SD2SIrm",
Craig Topper5a69a002018-03-21 06:28:42 +00001263 "VCVTTSS2SI64rm",
Simon Pilgrimc21deec2018-03-24 19:37:28 +00001264 "(V?)CVTTSS2SIrm")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001265
1266def BWWriteResGroup106 : SchedWriteRes<[BWPort0,BWPort5,BWPort23]> {
1267 let Latency = 9;
1268 let NumMicroOps = 3;
1269 let ResourceCycles = [1,1,1];
1270}
1271def: InstRW<[BWWriteResGroup106], (instregex "VCVTPS2PDYrm")>;
1272
1273def BWWriteResGroup107 : SchedWriteRes<[BWPort1,BWPort5,BWPort23]> {
1274 let Latency = 9;
1275 let NumMicroOps = 3;
1276 let ResourceCycles = [1,1,1];
1277}
Craig Topper4a3be6e2018-03-22 19:22:51 +00001278def: InstRW<[BWWriteResGroup107], (instrs IMUL64m, MUL64m, MULX64rm)>;
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +00001279def: InstRW<[BWWriteResGroup107], (instregex "CVTPD2PSrm",
1280 "CVT(T?)PD2DQrm",
Craig Topper5a69a002018-03-21 06:28:42 +00001281 "MMX_CVTPI2PDirm",
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +00001282 "MMX_CVT(T?)PD2PIirm",
Simon Pilgrimc21deec2018-03-24 19:37:28 +00001283 "(V?)CVTDQ2PDrm",
1284 "(V?)CVTSD2SSrm")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001285
1286def BWWriteResGroup108 : SchedWriteRes<[BWPort5,BWPort23,BWPort015]> {
1287 let Latency = 9;
1288 let NumMicroOps = 3;
1289 let ResourceCycles = [1,1,1];
1290}
Simon Pilgrimc21deec2018-03-24 19:37:28 +00001291def: InstRW<[BWWriteResGroup108], (instregex "VPBROADCASTB(Y?)rm",
1292 "VPBROADCASTW(Y?)rm")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001293
Gadi Haber323f2e12017-10-24 20:19:47 +00001294def BWWriteResGroup111 : SchedWriteRes<[BWPort1,BWPort23,BWPort237,BWPort0156]> {
1295 let Latency = 9;
1296 let NumMicroOps = 4;
1297 let ResourceCycles = [1,1,1,1];
1298}
Craig Topper5a69a002018-03-21 06:28:42 +00001299def: InstRW<[BWWriteResGroup111], (instregex "SHLD(16|32|64)mri8",
1300 "SHRD(16|32|64)mri8")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001301
1302def BWWriteResGroup112 : SchedWriteRes<[BWPort23,BWPort06,BWPort0156]> {
1303 let Latency = 9;
1304 let NumMicroOps = 5;
1305 let ResourceCycles = [1,1,3];
1306}
1307def: InstRW<[BWWriteResGroup112], (instregex "RDRAND(16|32|64)r")>;
1308
1309def BWWriteResGroup113 : SchedWriteRes<[BWPort1,BWPort6,BWPort23,BWPort0156]> {
1310 let Latency = 9;
1311 let NumMicroOps = 5;
1312 let ResourceCycles = [1,2,1,1];
1313}
Craig Topper5a69a002018-03-21 06:28:42 +00001314def: InstRW<[BWWriteResGroup113], (instregex "LAR(16|32|64)rm",
1315 "LSL(16|32|64)rm")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001316
Gadi Haber323f2e12017-10-24 20:19:47 +00001317def BWWriteResGroup115 : SchedWriteRes<[BWPort0,BWPort23]> {
1318 let Latency = 10;
1319 let NumMicroOps = 2;
1320 let ResourceCycles = [1,1];
1321}
Simon Pilgrime5e4bf02018-04-23 22:45:04 +00001322def: InstRW<[BWWriteResGroup115], (instregex "(V?)PCMPGTQrm")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001323
Gadi Haber323f2e12017-10-24 20:19:47 +00001324def BWWriteResGroup117 : SchedWriteRes<[BWPort1,BWPort23]> {
1325 let Latency = 10;
1326 let NumMicroOps = 3;
1327 let ResourceCycles = [2,1];
1328}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001329def: InstRW<[BWWriteResGroup117], (instregex "FICOM(P?)(16|32)m")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001330
Gadi Haber323f2e12017-10-24 20:19:47 +00001331def BWWriteResGroup120 : SchedWriteRes<[BWPort0,BWPort1,BWPort5,BWPort23]> {
1332 let Latency = 10;
1333 let NumMicroOps = 4;
1334 let ResourceCycles = [1,1,1,1];
1335}
1336def: InstRW<[BWWriteResGroup120], (instregex "CVTTSS2SI64rm")>;
1337
1338def BWWriteResGroup121 : SchedWriteRes<[BWPort1,BWPort23,BWPort06,BWPort0156]> {
Craig Topper4a3be6e2018-03-22 19:22:51 +00001339 let Latency = 9;
Gadi Haber323f2e12017-10-24 20:19:47 +00001340 let NumMicroOps = 4;
1341 let ResourceCycles = [1,1,1,1];
1342}
Craig Topper4a3be6e2018-03-22 19:22:51 +00001343def: InstRW<[BWWriteResGroup121], (instrs IMUL32m, MUL32m, MULX32rm)>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001344
Craig Topper8104f262018-04-02 05:33:28 +00001345def BWWriteResGroup122_1 : SchedWriteRes<[BWPort0,BWFPDivider]> {
1346 let Latency = 11;
1347 let NumMicroOps = 1;
1348 let ResourceCycles = [1,3]; // Really 2.5 cycle throughput
1349}
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00001350def : SchedAlias<WriteFDiv, BWWriteResGroup122_1>; // TODO - convert to ZnWriteResFpuPair
Gadi Haber323f2e12017-10-24 20:19:47 +00001351
1352def BWWriteResGroup123 : SchedWriteRes<[BWPort0,BWPort23]> {
1353 let Latency = 11;
1354 let NumMicroOps = 2;
1355 let ResourceCycles = [1,1];
1356}
Simon Pilgrim8ee7d012018-04-27 21:14:19 +00001357def: InstRW<[BWWriteResGroup123], (instregex "MUL_F(32|64)m",
Simon Pilgrim93c878c2018-05-03 10:31:20 +00001358 "VPCMPGTQYrm")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001359
Gadi Haber323f2e12017-10-24 20:19:47 +00001360def BWWriteResGroup128 : SchedWriteRes<[BWPort1,BWPort5,BWPort23]> {
1361 let Latency = 11;
1362 let NumMicroOps = 3;
1363 let ResourceCycles = [1,1,1];
1364}
1365def: InstRW<[BWWriteResGroup128], (instregex "VCVTDQ2PDYrm")>;
1366
Gadi Haber323f2e12017-10-24 20:19:47 +00001367def BWWriteResGroup130 : SchedWriteRes<[BWPort1,BWPort23,BWPort237,BWPort06,BWPort0156]> {
1368 let Latency = 11;
1369 let NumMicroOps = 6;
1370 let ResourceCycles = [1,1,1,1,2];
1371}
Craig Topper5a69a002018-03-21 06:28:42 +00001372def: InstRW<[BWWriteResGroup130], (instregex "SHLD(16|32|64)mrCL",
1373 "SHRD(16|32|64)mrCL")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001374
1375def BWWriteResGroup131 : SchedWriteRes<[BWPort1,BWPort06,BWPort0156]> {
1376 let Latency = 11;
1377 let NumMicroOps = 7;
1378 let ResourceCycles = [2,2,3];
1379}
Craig Topper5a69a002018-03-21 06:28:42 +00001380def: InstRW<[BWWriteResGroup131], (instregex "RCL(16|32|64)rCL",
1381 "RCR(16|32|64)rCL")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001382
1383def BWWriteResGroup132 : SchedWriteRes<[BWPort1,BWPort06,BWPort15,BWPort0156]> {
1384 let Latency = 11;
1385 let NumMicroOps = 9;
1386 let ResourceCycles = [1,4,1,3];
1387}
1388def: InstRW<[BWWriteResGroup132], (instregex "RCL8rCL")>;
1389
1390def BWWriteResGroup133 : SchedWriteRes<[BWPort06,BWPort0156]> {
1391 let Latency = 11;
1392 let NumMicroOps = 11;
1393 let ResourceCycles = [2,9];
1394}
Craig Topper2d451e72018-03-18 08:38:06 +00001395def: InstRW<[BWWriteResGroup133], (instrs LOOPE)>;
1396def: InstRW<[BWWriteResGroup133], (instrs LOOPNE)>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001397
Gadi Haber323f2e12017-10-24 20:19:47 +00001398def BWWriteResGroup135 : SchedWriteRes<[BWPort1,BWPort23]> {
1399 let Latency = 12;
1400 let NumMicroOps = 3;
1401 let ResourceCycles = [2,1];
1402}
Simon Pilgrimbe51b202018-05-04 12:59:24 +00001403def: InstRW<[BWWriteResGroup135], (instregex "(ADD|SUB|SUBR)_FI(16|32)m")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001404
Craig Topper8104f262018-04-02 05:33:28 +00001405def BWWriteResGroup139_1 : SchedWriteRes<[BWPort0,BWFPDivider]> {
1406 let Latency = 14;
1407 let NumMicroOps = 1;
1408 let ResourceCycles = [1,4];
1409}
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00001410def : SchedAlias<WriteFDiv64, BWWriteResGroup139_1>; // TODO - convert to ZnWriteResFpuPair
Gadi Haber323f2e12017-10-24 20:19:47 +00001411
Gadi Haber323f2e12017-10-24 20:19:47 +00001412def BWWriteResGroup141 : SchedWriteRes<[BWPort0,BWPort1,BWPort23]> {
1413 let Latency = 14;
1414 let NumMicroOps = 3;
1415 let ResourceCycles = [1,1,1];
1416}
Simon Pilgrim8ee7d012018-04-27 21:14:19 +00001417def: InstRW<[BWWriteResGroup141], (instregex "MUL_FI(16|32)m")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001418
Gadi Haber323f2e12017-10-24 20:19:47 +00001419def BWWriteResGroup144 : SchedWriteRes<[BWPort1,BWPort6,BWPort23,BWPort0156]> {
1420 let Latency = 14;
1421 let NumMicroOps = 8;
1422 let ResourceCycles = [2,2,1,3];
1423}
1424def: InstRW<[BWWriteResGroup144], (instregex "LAR(16|32|64)rr")>;
1425
1426def BWWriteResGroup145 : SchedWriteRes<[BWPort1,BWPort06,BWPort15,BWPort0156]> {
1427 let Latency = 14;
1428 let NumMicroOps = 10;
1429 let ResourceCycles = [2,3,1,4];
1430}
1431def: InstRW<[BWWriteResGroup145], (instregex "RCR8rCL")>;
1432
1433def BWWriteResGroup146 : SchedWriteRes<[BWPort0,BWPort1,BWPort6,BWPort0156]> {
1434 let Latency = 14;
1435 let NumMicroOps = 12;
1436 let ResourceCycles = [2,1,4,5];
1437}
Simon Pilgrimaef5ca72018-04-27 13:32:42 +00001438def: InstRW<[BWWriteResGroup146], (instrs XCH_F)>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001439
1440def BWWriteResGroup147 : SchedWriteRes<[BWPort0]> {
1441 let Latency = 15;
1442 let NumMicroOps = 1;
1443 let ResourceCycles = [1];
1444}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001445def: InstRW<[BWWriteResGroup147], (instregex "DIVR_(FPrST0|FST0r|FrST0)")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001446
Gadi Haber323f2e12017-10-24 20:19:47 +00001447def BWWriteResGroup149 : SchedWriteRes<[BWPort1,BWPort23,BWPort237,BWPort06,BWPort15,BWPort0156]> {
1448 let Latency = 15;
1449 let NumMicroOps = 10;
1450 let ResourceCycles = [1,1,1,4,1,2];
1451}
Craig Topper13a16502018-03-19 00:56:09 +00001452def: InstRW<[BWWriteResGroup149], (instregex "RCL(8|16|32|64)mCL")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001453
Craig Topper8104f262018-04-02 05:33:28 +00001454def BWWriteResGroup150 : SchedWriteRes<[BWPort0,BWPort23,BWFPDivider]> {
Gadi Haber323f2e12017-10-24 20:19:47 +00001455 let Latency = 16;
1456 let NumMicroOps = 2;
Craig Topper8104f262018-04-02 05:33:28 +00001457 let ResourceCycles = [1,1,5];
Gadi Haber323f2e12017-10-24 20:19:47 +00001458}
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00001459def : SchedAlias<WriteFDivLd, BWWriteResGroup150>; // TODO - convert to ZnWriteResFpuPair
Gadi Haber323f2e12017-10-24 20:19:47 +00001460
Gadi Haber323f2e12017-10-24 20:19:47 +00001461def BWWriteResGroup153 : SchedWriteRes<[BWPort4,BWPort23,BWPort237,BWPort06,BWPort15,BWPort0156]> {
1462 let Latency = 16;
1463 let NumMicroOps = 14;
1464 let ResourceCycles = [1,1,1,4,2,5];
1465}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001466def: InstRW<[BWWriteResGroup153], (instrs CMPXCHG8B)>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001467
1468def BWWriteResGroup154 : SchedWriteRes<[BWPort5]> {
1469 let Latency = 16;
1470 let NumMicroOps = 16;
1471 let ResourceCycles = [16];
1472}
Craig Topper5a69a002018-03-21 06:28:42 +00001473def: InstRW<[BWWriteResGroup154], (instrs VZEROALL)>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001474
Gadi Haber323f2e12017-10-24 20:19:47 +00001475def BWWriteResGroup159 : SchedWriteRes<[BWPort5,BWPort6,BWPort06,BWPort0156]> {
1476 let Latency = 18;
1477 let NumMicroOps = 8;
1478 let ResourceCycles = [1,1,1,5];
1479}
Craig Topper5a69a002018-03-21 06:28:42 +00001480def: InstRW<[BWWriteResGroup159], (instrs CPUID)>;
Craig Topper2d451e72018-03-18 08:38:06 +00001481def: InstRW<[BWWriteResGroup159], (instrs RDTSC)>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001482
1483def BWWriteResGroup160 : SchedWriteRes<[BWPort1,BWPort23,BWPort237,BWPort06,BWPort15,BWPort0156]> {
1484 let Latency = 18;
1485 let NumMicroOps = 11;
1486 let ResourceCycles = [2,1,1,3,1,3];
1487}
Craig Topper13a16502018-03-19 00:56:09 +00001488def: InstRW<[BWWriteResGroup160], (instregex "RCR(8|16|32|64)mCL")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001489
Craig Topper8104f262018-04-02 05:33:28 +00001490def BWWriteResGroup161 : SchedWriteRes<[BWPort0,BWPort23,BWFPDivider]> {
Gadi Haber323f2e12017-10-24 20:19:47 +00001491 let Latency = 19;
1492 let NumMicroOps = 2;
Craig Topper8104f262018-04-02 05:33:28 +00001493 let ResourceCycles = [1,1,8];
Gadi Haber323f2e12017-10-24 20:19:47 +00001494}
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00001495def : SchedAlias<WriteFDiv64Ld, BWWriteResGroup161>; // TODO - convert to ZnWriteResFpuPair
Gadi Haber323f2e12017-10-24 20:19:47 +00001496
Gadi Haber323f2e12017-10-24 20:19:47 +00001497def BWWriteResGroup165 : SchedWriteRes<[BWPort0]> {
1498 let Latency = 20;
1499 let NumMicroOps = 1;
1500 let ResourceCycles = [1];
1501}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001502def: InstRW<[BWWriteResGroup165], (instregex "DIV_(FPrST0|FST0r|FrST0)")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001503
Gadi Haber323f2e12017-10-24 20:19:47 +00001504def BWWriteResGroup167 : SchedWriteRes<[BWPort4,BWPort5,BWPort6,BWPort23,BWPort237,BWPort06,BWPort0156]> {
1505 let Latency = 20;
1506 let NumMicroOps = 8;
1507 let ResourceCycles = [1,1,1,1,1,1,2];
1508}
Simon Pilgrimaef5ca72018-04-27 13:32:42 +00001509def: InstRW<[BWWriteResGroup167], (instrs INSB, INSL, INSW)>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001510
Gadi Haber323f2e12017-10-24 20:19:47 +00001511def BWWriteResGroup169 : SchedWriteRes<[BWPort0,BWPort23]> {
1512 let Latency = 21;
1513 let NumMicroOps = 2;
1514 let ResourceCycles = [1,1];
1515}
Simon Pilgrim8ee7d012018-04-27 21:14:19 +00001516def: InstRW<[BWWriteResGroup169], (instregex "DIV_F(32|64)m")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001517
Gadi Haber323f2e12017-10-24 20:19:47 +00001518def BWWriteResGroup171 : SchedWriteRes<[BWPort0,BWPort4,BWPort5,BWPort23,BWPort237,BWPort06,BWPort0156]> {
1519 let Latency = 21;
1520 let NumMicroOps = 19;
1521 let ResourceCycles = [2,1,4,1,1,4,6];
1522}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001523def: InstRW<[BWWriteResGroup171], (instrs CMPXCHG16B)>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001524
1525def BWWriteResGroup172 : SchedWriteRes<[BWPort6,BWPort23,BWPort0156]> {
1526 let Latency = 22;
1527 let NumMicroOps = 18;
1528 let ResourceCycles = [1,1,16];
1529}
1530def: InstRW<[BWWriteResGroup172], (instregex "POPF64")>;
1531
Gadi Haber323f2e12017-10-24 20:19:47 +00001532def BWWriteResGroup176 : SchedWriteRes<[BWPort6,BWPort23,BWPort0156]> {
1533 let Latency = 23;
1534 let NumMicroOps = 19;
1535 let ResourceCycles = [3,1,15];
1536}
Craig Topper391c6f92017-12-10 01:24:08 +00001537def: InstRW<[BWWriteResGroup176], (instregex "XRSTOR(64)?")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001538
1539def BWWriteResGroup177 : SchedWriteRes<[BWPort0,BWPort1,BWPort23]> {
1540 let Latency = 24;
1541 let NumMicroOps = 3;
1542 let ResourceCycles = [1,1,1];
1543}
Simon Pilgrim8ee7d012018-04-27 21:14:19 +00001544def: InstRW<[BWWriteResGroup177], (instregex "DIV_FI(16|32)m")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001545
Gadi Haber323f2e12017-10-24 20:19:47 +00001546def BWWriteResGroup180 : SchedWriteRes<[BWPort0,BWPort23]> {
1547 let Latency = 26;
1548 let NumMicroOps = 2;
1549 let ResourceCycles = [1,1];
1550}
Simon Pilgrim8ee7d012018-04-27 21:14:19 +00001551def: InstRW<[BWWriteResGroup180], (instregex "DIVR_F(32|64)m")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001552
Gadi Haber323f2e12017-10-24 20:19:47 +00001553def BWWriteResGroup182 : SchedWriteRes<[BWPort0,BWPort1,BWPort23]> {
1554 let Latency = 29;
1555 let NumMicroOps = 3;
1556 let ResourceCycles = [1,1,1];
1557}
Simon Pilgrim8ee7d012018-04-27 21:14:19 +00001558def: InstRW<[BWWriteResGroup182], (instregex "DIVR_FI(16|32)m")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001559
Gadi Haber323f2e12017-10-24 20:19:47 +00001560def BWWriteResGroup183_1 : SchedWriteRes<[BWPort4, BWPort5, BWPort23, BWPort0156]> {
1561 let Latency = 22;
1562 let NumMicroOps = 7;
1563 let ResourceCycles = [1,3,2,1];
1564}
Craig Topper17a31182017-12-16 18:35:29 +00001565def: InstRW<[BWWriteResGroup183_1], (instrs VGATHERQPDrm)>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001566
1567def BWWriteResGroup183_2 : SchedWriteRes<[BWPort4, BWPort5, BWPort23, BWPort0156]> {
1568 let Latency = 23;
1569 let NumMicroOps = 9;
1570 let ResourceCycles = [1,3,4,1];
1571}
Craig Topper17a31182017-12-16 18:35:29 +00001572def: InstRW<[BWWriteResGroup183_2], (instrs VGATHERQPDYrm)>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001573
1574def BWWriteResGroup183_3 : SchedWriteRes<[BWPort4, BWPort5, BWPort23, BWPort0156]> {
1575 let Latency = 24;
1576 let NumMicroOps = 9;
1577 let ResourceCycles = [1,5,2,1];
1578}
Craig Topper17a31182017-12-16 18:35:29 +00001579def: InstRW<[BWWriteResGroup183_3], (instrs VGATHERQPSYrm)>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001580
1581def BWWriteResGroup183_4 : SchedWriteRes<[BWPort4, BWPort5, BWPort23, BWPort0156]> {
1582 let Latency = 25;
1583 let NumMicroOps = 7;
1584 let ResourceCycles = [1,3,2,1];
1585}
Craig Topper17a31182017-12-16 18:35:29 +00001586def: InstRW<[BWWriteResGroup183_4], (instrs VGATHERDPDrm,
1587 VGATHERDPSrm)>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001588
1589def BWWriteResGroup183_5 : SchedWriteRes<[BWPort4, BWPort5, BWPort23, BWPort0156]> {
1590 let Latency = 26;
1591 let NumMicroOps = 9;
1592 let ResourceCycles = [1,5,2,1];
1593}
Craig Topper17a31182017-12-16 18:35:29 +00001594def: InstRW<[BWWriteResGroup183_5], (instrs VGATHERDPDYrm)>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001595
1596def BWWriteResGroup183_6 : SchedWriteRes<[BWPort4, BWPort5, BWPort23, BWPort0156]> {
1597 let Latency = 26;
1598 let NumMicroOps = 14;
Simon Pilgrimc21deec2018-03-24 19:37:28 +00001599 let ResourceCycles = [1,4,8,1];
Gadi Haber323f2e12017-10-24 20:19:47 +00001600}
Craig Topper17a31182017-12-16 18:35:29 +00001601def: InstRW<[BWWriteResGroup183_6], (instrs VGATHERDPSYrm)>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001602
1603def BWWriteResGroup183_7 : SchedWriteRes<[BWPort4, BWPort5, BWPort23, BWPort0156]> {
1604 let Latency = 27;
1605 let NumMicroOps = 9;
1606 let ResourceCycles = [1,5,2,1];
1607}
Craig Topper17a31182017-12-16 18:35:29 +00001608def: InstRW<[BWWriteResGroup183_7], (instrs VGATHERQPSrm)>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001609
Gadi Haber323f2e12017-10-24 20:19:47 +00001610def BWWriteResGroup185 : SchedWriteRes<[BWPort4,BWPort6,BWPort23,BWPort237,BWPort0156]> {
1611 let Latency = 29;
1612 let NumMicroOps = 27;
1613 let ResourceCycles = [1,5,1,1,19];
1614}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001615def: InstRW<[BWWriteResGroup185], (instrs XSAVE64)>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001616
1617def BWWriteResGroup186 : SchedWriteRes<[BWPort4,BWPort6,BWPort23,BWPort237,BWPort0156]> {
1618 let Latency = 30;
1619 let NumMicroOps = 28;
1620 let ResourceCycles = [1,6,1,1,19];
1621}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001622def: InstRW<[BWWriteResGroup186], (instrs XSAVE)>;
1623def: InstRW<[BWWriteResGroup186], (instregex "XSAVEC", "XSAVES", "XSAVEOPT")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001624
Gadi Haber323f2e12017-10-24 20:19:47 +00001625def BWWriteResGroup190 : SchedWriteRes<[BWPort0,BWPort1,BWPort5,BWPort23,BWPort0156]> {
1626 let Latency = 34;
1627 let NumMicroOps = 8;
1628 let ResourceCycles = [2,2,2,1,1];
1629}
Craig Topper13a16502018-03-19 00:56:09 +00001630def: InstRW<[BWWriteResGroup190], (instregex "DIV(8|16|32|64)m")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001631
1632def BWWriteResGroup191 : SchedWriteRes<[BWPort5,BWPort6,BWPort23,BWPort06,BWPort0156]> {
1633 let Latency = 34;
1634 let NumMicroOps = 23;
1635 let ResourceCycles = [1,5,3,4,10];
1636}
Craig Topper5a69a002018-03-21 06:28:42 +00001637def: InstRW<[BWWriteResGroup191], (instregex "IN(8|16|32)ri",
1638 "IN(8|16|32)rr")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001639
1640def BWWriteResGroup193 : SchedWriteRes<[BWPort0,BWPort1,BWPort5,BWPort23,BWPort0156]> {
1641 let Latency = 35;
1642 let NumMicroOps = 8;
1643 let ResourceCycles = [2,2,2,1,1];
1644}
Craig Topper13a16502018-03-19 00:56:09 +00001645def: InstRW<[BWWriteResGroup193], (instregex "IDIV(8|16|32|64)m")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001646
1647def BWWriteResGroup194 : SchedWriteRes<[BWPort5,BWPort6,BWPort23,BWPort237,BWPort06,BWPort0156]> {
1648 let Latency = 35;
1649 let NumMicroOps = 23;
1650 let ResourceCycles = [1,5,2,1,4,10];
1651}
Craig Topper5a69a002018-03-21 06:28:42 +00001652def: InstRW<[BWWriteResGroup194], (instregex "OUT(8|16|32)ir",
1653 "OUT(8|16|32)rr")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001654
Gadi Haber323f2e12017-10-24 20:19:47 +00001655def BWWriteResGroup196 : SchedWriteRes<[BWPort5,BWPort0156]> {
1656 let Latency = 42;
1657 let NumMicroOps = 22;
1658 let ResourceCycles = [2,20];
1659}
Craig Topper2d451e72018-03-18 08:38:06 +00001660def: InstRW<[BWWriteResGroup196], (instrs RDTSCP)>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001661
1662def BWWriteResGroup197 : SchedWriteRes<[BWPort0,BWPort01,BWPort23,BWPort05,BWPort06,BWPort015,BWPort0156]> {
1663 let Latency = 60;
1664 let NumMicroOps = 64;
1665 let ResourceCycles = [2,2,8,1,10,2,39];
1666}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001667def: InstRW<[BWWriteResGroup197], (instrs FLDENVm)>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001668
1669def BWWriteResGroup198 : SchedWriteRes<[BWPort0,BWPort6,BWPort23,BWPort05,BWPort06,BWPort15,BWPort0156]> {
1670 let Latency = 63;
1671 let NumMicroOps = 88;
1672 let ResourceCycles = [4,4,31,1,2,1,45];
1673}
Craig Topper2d451e72018-03-18 08:38:06 +00001674def: InstRW<[BWWriteResGroup198], (instrs FXRSTOR64)>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001675
1676def BWWriteResGroup199 : SchedWriteRes<[BWPort0,BWPort6,BWPort23,BWPort05,BWPort06,BWPort15,BWPort0156]> {
1677 let Latency = 63;
1678 let NumMicroOps = 90;
1679 let ResourceCycles = [4,2,33,1,2,1,47];
1680}
Craig Topper2d451e72018-03-18 08:38:06 +00001681def: InstRW<[BWWriteResGroup199], (instrs FXRSTOR)>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001682
1683def BWWriteResGroup200 : SchedWriteRes<[BWPort5,BWPort01,BWPort0156]> {
1684 let Latency = 75;
1685 let NumMicroOps = 15;
1686 let ResourceCycles = [6,3,6];
1687}
Simon Pilgrim8cd01aa2018-04-23 16:10:50 +00001688def: InstRW<[BWWriteResGroup200], (instrs FNINIT)>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001689
1690def BWWriteResGroup201 : SchedWriteRes<[BWPort0,BWPort1,BWPort5,BWPort6,BWPort01,BWPort0156]> {
1691 let Latency = 80;
1692 let NumMicroOps = 32;
1693 let ResourceCycles = [7,7,3,3,1,11];
1694}
1695def: InstRW<[BWWriteResGroup201], (instregex "DIV(16|32|64)r")>;
1696
1697def BWWriteResGroup202 : SchedWriteRes<[BWPort0,BWPort1,BWPort4,BWPort5,BWPort6,BWPort237,BWPort06,BWPort0156]> {
1698 let Latency = 115;
1699 let NumMicroOps = 100;
1700 let ResourceCycles = [9,9,11,8,1,11,21,30];
1701}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001702def: InstRW<[BWWriteResGroup202], (instrs FSTENVm)>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001703
1704} // SchedModel
1705