blob: a858a9ec9080ed342c6ef6126cb96313c592410c [file] [log] [blame]
Jack Carter97700972013-08-13 20:19:16 +00001def addrimm12 : ComplexPattern<iPTR, 2, "selectIntAddrMM", [frameindex]>;
Zoran Jovanovic5a1a7802015-02-04 15:43:17 +00002def addrimm4lsl2 : ComplexPattern<iPTR, 2, "selectIntAddrLSL2MM", [frameindex]>;
Jack Carter97700972013-08-13 20:19:16 +00003
Jozef Kolekaa2b9272014-11-27 14:41:44 +00004def simm4 : Operand<i32> {
5 let DecoderMethod = "DecodeSimm4";
6}
Jozef Koleke10a02e2015-01-28 17:27:26 +00007def simm7 : Operand<i32>;
Jozef Kolekaa2b9272014-11-27 14:41:44 +00008def li_simm7 : Operand<i32> {
9 let DecoderMethod = "DecodeLiSimm7";
10}
Zoran Jovanovicb26f8892014-10-10 13:45:34 +000011
Jack Carter97700972013-08-13 20:19:16 +000012def simm12 : Operand<i32> {
13 let DecoderMethod = "DecodeSimm12";
14}
15
Zoran Jovanovic5a8dffc2015-10-05 14:00:09 +000016def MipsUimm5Lsl2AsmOperand : AsmOperandClass {
17 let Name = "Uimm5Lsl2";
18 let RenderMethod = "addImmOperands";
19 let ParserMethod = "parseImm";
20 let PredicateMethod = "isUImm5Lsl2";
21}
22
Zoran Jovanovicc74e3eb92014-09-12 14:29:54 +000023def uimm5_lsl2 : Operand<OtherVT> {
24 let EncoderMethod = "getUImm5Lsl2Encoding";
Vladimir Medicb682ddf2014-12-01 11:12:04 +000025 let DecoderMethod = "DecodeUImm5lsl2";
Zoran Jovanovic5a8dffc2015-10-05 14:00:09 +000026 let ParserMatchClass = MipsUimm5Lsl2AsmOperand;
Zoran Jovanovicc74e3eb92014-09-12 14:29:54 +000027}
28
Zoran Jovanovic42b84442014-10-23 11:13:59 +000029def uimm6_lsl2 : Operand<i32> {
30 let EncoderMethod = "getUImm6Lsl2Encoding";
Jozef Kolekaa2b9272014-11-27 14:41:44 +000031 let DecoderMethod = "DecodeUImm6Lsl2";
Zoran Jovanovic42b84442014-10-23 11:13:59 +000032}
33
Zoran Jovanovic98bd58c2014-10-10 14:37:30 +000034def simm9_addiusp : Operand<i32> {
35 let EncoderMethod = "getSImm9AddiuspValue";
Vladimir Medicb682ddf2014-12-01 11:12:04 +000036 let DecoderMethod = "DecodeSimm9SP";
Zoran Jovanovic98bd58c2014-10-10 14:37:30 +000037}
38
Zoran Jovanovic4a00fdc2014-10-23 10:42:01 +000039def uimm3_shift : Operand<i32> {
40 let EncoderMethod = "getUImm3Mod8Encoding";
Zoran Jovanovic6b28f092015-09-09 13:55:45 +000041 let DecoderMethod = "DecodePOOL16BEncodedField";
Zoran Jovanovic4a00fdc2014-10-23 10:42:01 +000042}
43
Zoran Jovanovicbac36192014-10-23 11:06:34 +000044def simm3_lsa2 : Operand<i32> {
45 let EncoderMethod = "getSImm3Lsa2Value";
Jozef Kolekaa2b9272014-11-27 14:41:44 +000046 let DecoderMethod = "DecodeAddiur2Simm7";
Zoran Jovanovicbac36192014-10-23 11:06:34 +000047}
48
Zoran Jovanovic88531712014-11-05 17:31:00 +000049def uimm4_andi : Operand<i32> {
50 let EncoderMethod = "getUImm4AndValue";
Vladimir Medicb682ddf2014-12-01 11:12:04 +000051 let DecoderMethod = "DecodeANDI16Imm";
Zoran Jovanovic88531712014-11-05 17:31:00 +000052}
53
Jozef Kolek4d55b4d2014-11-19 13:23:58 +000054def immSExtAddiur2 : ImmLeaf<i32, [{return Imm == 1 || Imm == -1 ||
55 ((Imm % 4 == 0) &&
56 Imm < 28 && Imm > 0);}]>;
57
Jozef Kolek73f64ea2014-11-19 13:11:09 +000058def immSExtAddius5 : ImmLeaf<i32, [{return Imm >= -8 && Imm <= 7;}]>;
59
Zoran Jovanovic06c9d552014-11-05 17:43:00 +000060def immZExtAndi16 : ImmLeaf<i32,
61 [{return (Imm == 128 || (Imm >= 1 && Imm <= 4) || Imm == 7 || Imm == 8 ||
62 Imm == 15 || Imm == 16 || Imm == 31 || Imm == 32 || Imm == 63 ||
63 Imm == 64 || Imm == 255 || Imm == 32768 || Imm == 65535 );}]>;
64
Zoran Jovanovic4a00fdc2014-10-23 10:42:01 +000065def immZExt2Shift : ImmLeaf<i32, [{return Imm >= 1 && Imm <= 8;}]>;
66
Zoran Jovanovic9bda2f12014-10-23 10:59:24 +000067def immLi16 : ImmLeaf<i32, [{return Imm >= -1 && Imm <= 126;}]>;
68
Jozef Koleke8c9d1e2014-11-24 14:39:13 +000069def MicroMipsMemGPRMM16AsmOperand : AsmOperandClass {
70 let Name = "MicroMipsMem";
71 let RenderMethod = "addMicroMipsMemOperands";
72 let ParserMethod = "parseMemOperand";
73 let PredicateMethod = "isMemWithGRPMM16Base";
74}
75
76class mem_mm_4_generic : Operand<i32> {
77 let PrintMethod = "printMemOperand";
Zoran Jovanovic5a1a7802015-02-04 15:43:17 +000078 let MIOperandInfo = (ops GPRMM16, simm4);
Jozef Koleke8c9d1e2014-11-24 14:39:13 +000079 let OperandType = "OPERAND_MEMORY";
80 let ParserMatchClass = MicroMipsMemGPRMM16AsmOperand;
81}
82
83def mem_mm_4 : mem_mm_4_generic {
84 let EncoderMethod = "getMemEncodingMMImm4";
85}
86
87def mem_mm_4_lsl1 : mem_mm_4_generic {
88 let EncoderMethod = "getMemEncodingMMImm4Lsl1";
89}
90
91def mem_mm_4_lsl2 : mem_mm_4_generic {
92 let EncoderMethod = "getMemEncodingMMImm4Lsl2";
93}
94
Jozef Kolek12c69822014-12-23 16:16:33 +000095def MicroMipsMemSPAsmOperand : AsmOperandClass {
96 let Name = "MicroMipsMemSP";
97 let RenderMethod = "addMemOperands";
98 let ParserMethod = "parseMemOperand";
99 let PredicateMethod = "isMemWithUimmWordAlignedOffsetSP<7>";
100}
101
102def mem_mm_sp_imm5_lsl2 : Operand<i32> {
103 let PrintMethod = "printMemOperand";
104 let MIOperandInfo = (ops GPR32:$base, simm5:$offset);
105 let OperandType = "OPERAND_MEMORY";
106 let ParserMatchClass = MicroMipsMemSPAsmOperand;
107 let EncoderMethod = "getMemEncodingMMSPImm5Lsl2";
108}
109
Jozef Koleke10a02e2015-01-28 17:27:26 +0000110def mem_mm_gp_imm7_lsl2 : Operand<i32> {
111 let PrintMethod = "printMemOperand";
112 let MIOperandInfo = (ops GPRMM16:$base, simm7:$offset);
113 let OperandType = "OPERAND_MEMORY";
114 let EncoderMethod = "getMemEncodingMMGPImm7Lsl2";
115}
116
Zoran Jovanovicd9790792015-09-09 09:10:46 +0000117def mem_mm_9 : Operand<i32> {
118 let PrintMethod = "printMemOperand";
119 let MIOperandInfo = (ops GPR32, simm9);
120 let EncoderMethod = "getMemEncodingMMImm9";
121 let ParserMatchClass = MipsMemAsmOperand;
122 let OperandType = "OPERAND_MEMORY";
123}
124
Jack Carter97700972013-08-13 20:19:16 +0000125def mem_mm_12 : Operand<i32> {
126 let PrintMethod = "printMemOperand";
127 let MIOperandInfo = (ops GPR32, simm12);
128 let EncoderMethod = "getMemEncodingMMImm12";
129 let ParserMatchClass = MipsMemAsmOperand;
130 let OperandType = "OPERAND_MEMORY";
131}
132
Zoran Jovanovicf9a02502014-11-27 18:28:59 +0000133def MipsMemUimm4AsmOperand : AsmOperandClass {
134 let Name = "MemOffsetUimm4";
135 let SuperClasses = [MipsMemAsmOperand];
136 let RenderMethod = "addMemOperands";
137 let ParserMethod = "parseMemOperand";
138 let PredicateMethod = "isMemWithUimmOffsetSP<6>";
139}
140
141def mem_mm_4sp : Operand<i32> {
142 let PrintMethod = "printMemOperand";
143 let MIOperandInfo = (ops GPR32, uimm8);
144 let EncoderMethod = "getMemEncodingMMImm4sp";
145 let ParserMatchClass = MipsMemUimm4AsmOperand;
146 let OperandType = "OPERAND_MEMORY";
147}
148
Zoran Jovanovic507e0842013-10-29 16:38:59 +0000149def jmptarget_mm : Operand<OtherVT> {
150 let EncoderMethod = "getJumpTargetOpValueMM";
151}
152
153def calltarget_mm : Operand<iPTR> {
154 let EncoderMethod = "getJumpTargetOpValueMM";
155}
156
Jozef Kolek9761e962015-01-12 12:03:34 +0000157def brtarget7_mm : Operand<OtherVT> {
158 let EncoderMethod = "getBranchTarget7OpValueMM";
159 let OperandType = "OPERAND_PCREL";
160 let DecoderMethod = "DecodeBranchTarget7MM";
161 let ParserMatchClass = MipsJumpTargetAsmOperand;
162}
163
Jozef Kolek5cfebdd2015-01-21 12:39:30 +0000164def brtarget10_mm : Operand<OtherVT> {
165 let EncoderMethod = "getBranchTargetOpValueMMPC10";
166 let OperandType = "OPERAND_PCREL";
167 let DecoderMethod = "DecodeBranchTarget10MM";
168 let ParserMatchClass = MipsJumpTargetAsmOperand;
169}
170
Zoran Jovanovic8a80aa72013-11-04 14:53:22 +0000171def brtarget_mm : Operand<OtherVT> {
172 let EncoderMethod = "getBranchTargetOpValueMM";
173 let OperandType = "OPERAND_PCREL";
174 let DecoderMethod = "DecodeBranchTargetMM";
Jozef Kolek5cfebdd2015-01-21 12:39:30 +0000175 let ParserMatchClass = MipsJumpTargetAsmOperand;
Zoran Jovanovic8a80aa72013-11-04 14:53:22 +0000176}
177
Jozef Kolek2c6d7322015-01-21 12:10:11 +0000178def simm23_lsl2 : Operand<i32> {
179 let EncoderMethod = "getSimm23Lsl2Encoding";
180 let DecoderMethod = "DecodeSimm23Lsl2";
181}
182
Zoran Jovanovic73ff9482014-08-14 12:09:10 +0000183class CompactBranchMM<string opstr, DAGOperand opnd, PatFrag cond_op,
184 RegisterOperand RO> :
185 InstSE<(outs), (ins RO:$rs, opnd:$offset),
Daniel Sanders86cce702015-09-22 13:36:28 +0000186 !strconcat(opstr, "\t$rs, $offset"), [], II_BCCZC, FrmI> {
Zoran Jovanovic73ff9482014-08-14 12:09:10 +0000187 let isBranch = 1;
188 let isTerminator = 1;
189 let hasDelaySlot = 0;
190 let Defs = [AT];
191}
192
Jack Carter97700972013-08-13 20:19:16 +0000193let canFoldAsLoad = 1 in
194class LoadLeftRightMM<string opstr, SDNode OpNode, RegisterOperand RO,
195 Operand MemOpnd> :
196 InstSE<(outs RO:$rt), (ins MemOpnd:$addr, RO:$src),
197 !strconcat(opstr, "\t$rt, $addr"),
198 [(set RO:$rt, (OpNode addrimm12:$addr, RO:$src))],
199 NoItinerary, FrmI> {
Vladimir Medicdde3d582013-09-06 12:30:36 +0000200 let DecoderMethod = "DecodeMemMMImm12";
Jack Carter97700972013-08-13 20:19:16 +0000201 string Constraints = "$src = $rt";
202}
203
204class StoreLeftRightMM<string opstr, SDNode OpNode, RegisterOperand RO,
205 Operand MemOpnd>:
206 InstSE<(outs), (ins RO:$rt, MemOpnd:$addr),
207 !strconcat(opstr, "\t$rt, $addr"),
Vladimir Medicdde3d582013-09-06 12:30:36 +0000208 [(OpNode RO:$rt, addrimm12:$addr)], NoItinerary, FrmI> {
209 let DecoderMethod = "DecodeMemMMImm12";
210}
Jack Carter97700972013-08-13 20:19:16 +0000211
Zoran Jovanovic41688672015-02-10 16:36:20 +0000212/// A register pair used by movep instruction.
213def MovePRegPairAsmOperand : AsmOperandClass {
214 let Name = "MovePRegPair";
215 let ParserMethod = "parseMovePRegPair";
216 let PredicateMethod = "isMovePRegPair";
217}
218
219def movep_regpair : Operand<i32> {
220 let EncoderMethod = "getMovePRegPairOpValue";
221 let ParserMatchClass = MovePRegPairAsmOperand;
222 let PrintMethod = "printRegisterList";
223 let DecoderMethod = "DecodeMovePRegPair";
224 let MIOperandInfo = (ops GPR32Opnd, GPR32Opnd);
225}
226
227class MovePMM16<string opstr, RegisterOperand RO> :
228MicroMipsInst16<(outs movep_regpair:$dst_regs), (ins RO:$rs, RO:$rt),
229 !strconcat(opstr, "\t$dst_regs, $rs, $rt"), [],
230 NoItinerary, FrmR> {
231 let isReMaterializable = 1;
232}
233
Zoran Jovanovic2deca342014-12-16 14:59:10 +0000234/// A register pair used by load/store pair instructions.
235def RegPairAsmOperand : AsmOperandClass {
236 let Name = "RegPair";
237 let ParserMethod = "parseRegisterPair";
238}
239
240def regpair : Operand<i32> {
241 let EncoderMethod = "getRegisterPairOpValue";
242 let ParserMatchClass = RegPairAsmOperand;
243 let PrintMethod = "printRegisterPair";
244 let DecoderMethod = "DecodeRegPairOperand";
245 let MIOperandInfo = (ops GPR32Opnd, GPR32Opnd);
246}
247
248class StorePairMM<string opstr, InstrItinClass Itin = NoItinerary,
249 ComplexPattern Addr = addr> :
250 InstSE<(outs), (ins regpair:$rt, mem_mm_12:$addr),
251 !strconcat(opstr, "\t$rt, $addr"), [], Itin, FrmI, opstr> {
252 let DecoderMethod = "DecodeMemMMImm12";
253 let mayStore = 1;
254}
255
256class LoadPairMM<string opstr, InstrItinClass Itin = NoItinerary,
257 ComplexPattern Addr = addr> :
258 InstSE<(outs regpair:$rt), (ins mem_mm_12:$addr),
259 !strconcat(opstr, "\t$rt, $addr"), [], Itin, FrmI, opstr> {
260 let DecoderMethod = "DecodeMemMMImm12";
261 let mayLoad = 1;
262}
263
Zoran Jovanovicff9d5f32013-12-19 16:12:56 +0000264class LLBaseMM<string opstr, RegisterOperand RO> :
265 InstSE<(outs RO:$rt), (ins mem_mm_12:$addr),
266 !strconcat(opstr, "\t$rt, $addr"), [], NoItinerary, FrmI> {
Zoran Jovanovic7d633922014-01-15 13:17:33 +0000267 let DecoderMethod = "DecodeMemMMImm12";
Zoran Jovanovicff9d5f32013-12-19 16:12:56 +0000268 let mayLoad = 1;
269}
270
271class SCBaseMM<string opstr, RegisterOperand RO> :
Zoran Jovanovic285cc282014-02-28 18:22:56 +0000272 InstSE<(outs RO:$dst), (ins RO:$rt, mem_mm_12:$addr),
Zoran Jovanovicff9d5f32013-12-19 16:12:56 +0000273 !strconcat(opstr, "\t$rt, $addr"), [], NoItinerary, FrmI> {
Zoran Jovanovic7d633922014-01-15 13:17:33 +0000274 let DecoderMethod = "DecodeMemMMImm12";
Zoran Jovanovicff9d5f32013-12-19 16:12:56 +0000275 let mayStore = 1;
Zoran Jovanovic285cc282014-02-28 18:22:56 +0000276 let Constraints = "$rt = $dst";
Zoran Jovanovicff9d5f32013-12-19 16:12:56 +0000277}
278
Zoran Jovanovicd4cb61c2014-01-15 13:01:18 +0000279class LoadMM<string opstr, DAGOperand RO, SDPatternOperator OpNode = null_frag,
280 InstrItinClass Itin = NoItinerary> :
281 InstSE<(outs RO:$rt), (ins mem_mm_12:$addr),
282 !strconcat(opstr, "\t$rt, $addr"),
283 [(set RO:$rt, (OpNode addrimm12:$addr))], Itin, FrmI> {
284 let DecoderMethod = "DecodeMemMMImm12";
285 let canFoldAsLoad = 1;
286 let mayLoad = 1;
287}
288
Zoran Jovanovic592239d2014-10-21 08:44:58 +0000289class ArithRMM16<string opstr, RegisterOperand RO, bit isComm = 0,
290 InstrItinClass Itin = NoItinerary,
291 SDPatternOperator OpNode = null_frag> :
292 MicroMipsInst16<(outs RO:$rd), (ins RO:$rs, RO:$rt),
293 !strconcat(opstr, "\t$rd, $rs, $rt"),
294 [(set RO:$rd, (OpNode RO:$rs, RO:$rt))], Itin, FrmR> {
295 let isCommutable = isComm;
296}
297
Zoran Jovanovic88531712014-11-05 17:31:00 +0000298class AndImmMM16<string opstr, RegisterOperand RO,
299 InstrItinClass Itin = NoItinerary> :
300 MicroMipsInst16<(outs RO:$rd), (ins RO:$rs, uimm4_andi:$imm),
301 !strconcat(opstr, "\t$rd, $rs, $imm"), [], Itin, FrmI>;
302
Zoran Jovanovic81ceebc2014-10-21 08:32:40 +0000303class LogicRMM16<string opstr, RegisterOperand RO,
304 InstrItinClass Itin = NoItinerary,
305 SDPatternOperator OpNode = null_frag> :
306 MicroMipsInst16<(outs RO:$dst), (ins RO:$rs, RO:$rt),
307 !strconcat(opstr, "\t$rt, $rs"),
308 [(set RO:$dst, (OpNode RO:$rs, RO:$rt))], Itin, FrmR> {
309 let isCommutable = 1;
310 let Constraints = "$rt = $dst";
311}
312
313class NotMM16<string opstr, RegisterOperand RO> :
314 MicroMipsInst16<(outs RO:$rt), (ins RO:$rs),
315 !strconcat(opstr, "\t$rt, $rs"),
316 [(set RO:$rt, (not RO:$rs))], NoItinerary, FrmR>;
317
Zoran Jovanovic9f997232014-11-05 17:38:31 +0000318class ShiftIMM16<string opstr, Operand ImmOpnd, RegisterOperand RO,
Zoran Jovanovic4a00fdc2014-10-23 10:42:01 +0000319 InstrItinClass Itin = NoItinerary> :
320 MicroMipsInst16<(outs RO:$rd), (ins RO:$rt, ImmOpnd:$shamt),
Zoran Jovanovic9f997232014-11-05 17:38:31 +0000321 !strconcat(opstr, "\t$rd, $rt, $shamt"), [], Itin, FrmR>;
Zoran Jovanovic4a00fdc2014-10-23 10:42:01 +0000322
Jozef Koleke8c9d1e2014-11-24 14:39:13 +0000323class LoadMM16<string opstr, DAGOperand RO, SDPatternOperator OpNode,
324 InstrItinClass Itin, Operand MemOpnd> :
325 MicroMipsInst16<(outs RO:$rt), (ins MemOpnd:$addr),
326 !strconcat(opstr, "\t$rt, $addr"), [], Itin, FrmI> {
Jozef Kolek315e7ec2014-11-26 18:56:38 +0000327 let DecoderMethod = "DecodeMemMMImm4";
Jozef Koleke8c9d1e2014-11-24 14:39:13 +0000328 let canFoldAsLoad = 1;
329 let mayLoad = 1;
330}
331
332class StoreMM16<string opstr, DAGOperand RTOpnd, DAGOperand RO,
333 SDPatternOperator OpNode, InstrItinClass Itin,
334 Operand MemOpnd> :
335 MicroMipsInst16<(outs), (ins RTOpnd:$rt, MemOpnd:$addr),
336 !strconcat(opstr, "\t$rt, $addr"), [], Itin, FrmI> {
Jozef Kolek315e7ec2014-11-26 18:56:38 +0000337 let DecoderMethod = "DecodeMemMMImm4";
Jozef Koleke8c9d1e2014-11-24 14:39:13 +0000338 let mayStore = 1;
339}
340
Jozef Kolek12c69822014-12-23 16:16:33 +0000341class LoadSPMM16<string opstr, DAGOperand RO, InstrItinClass Itin,
342 Operand MemOpnd> :
343 MicroMipsInst16<(outs RO:$rt), (ins MemOpnd:$offset),
344 !strconcat(opstr, "\t$rt, $offset"), [], Itin, FrmI> {
345 let DecoderMethod = "DecodeMemMMSPImm5Lsl2";
346 let canFoldAsLoad = 1;
347 let mayLoad = 1;
348}
349
350class StoreSPMM16<string opstr, DAGOperand RO, InstrItinClass Itin,
351 Operand MemOpnd> :
352 MicroMipsInst16<(outs), (ins RO:$rt, MemOpnd:$offset),
353 !strconcat(opstr, "\t$rt, $offset"), [], Itin, FrmI> {
354 let DecoderMethod = "DecodeMemMMSPImm5Lsl2";
355 let mayStore = 1;
356}
357
Jozef Koleke10a02e2015-01-28 17:27:26 +0000358class LoadGPMM16<string opstr, DAGOperand RO, InstrItinClass Itin,
359 Operand MemOpnd> :
360 MicroMipsInst16<(outs RO:$rt), (ins MemOpnd:$offset),
361 !strconcat(opstr, "\t$rt, $offset"), [], Itin, FrmI> {
362 let DecoderMethod = "DecodeMemMMGPImm7Lsl2";
363 let canFoldAsLoad = 1;
364 let mayLoad = 1;
365}
366
Zoran Jovanovicbac36192014-10-23 11:06:34 +0000367class AddImmUR2<string opstr, RegisterOperand RO> :
368 MicroMipsInst16<(outs RO:$rd), (ins RO:$rs, simm3_lsa2:$imm),
369 !strconcat(opstr, "\t$rd, $rs, $imm"),
370 [], NoItinerary, FrmR> {
371 let isCommutable = 1;
372}
373
Zoran Jovanovicb26f8892014-10-10 13:45:34 +0000374class AddImmUS5<string opstr, RegisterOperand RO> :
375 MicroMipsInst16<(outs RO:$dst), (ins RO:$rd, simm4:$imm),
376 !strconcat(opstr, "\t$rd, $imm"), [], NoItinerary, FrmR> {
377 let Constraints = "$rd = $dst";
Zoran Jovanovicb26f8892014-10-10 13:45:34 +0000378}
379
Zoran Jovanovic42b84442014-10-23 11:13:59 +0000380class AddImmUR1SP<string opstr, RegisterOperand RO> :
381 MicroMipsInst16<(outs RO:$rd), (ins uimm6_lsl2:$imm),
382 !strconcat(opstr, "\t$rd, $imm"), [], NoItinerary, FrmR>;
383
Zoran Jovanovic98bd58c2014-10-10 14:37:30 +0000384class AddImmUSP<string opstr> :
385 MicroMipsInst16<(outs), (ins simm9_addiusp:$imm),
386 !strconcat(opstr, "\t$imm"), [], NoItinerary, FrmI>;
387
Zoran Jovanoviccabf0f42014-04-03 12:47:34 +0000388class MoveFromHILOMM<string opstr, RegisterOperand RO, Register UseReg> :
389 MicroMipsInst16<(outs RO:$rd), (ins), !strconcat(opstr, "\t$rd"),
390 [], II_MFHI_MFLO, FrmR> {
391 let Uses = [UseReg];
392 let hasSideEffects = 0;
393}
394
Zoran Jovanovic87d13e52014-03-20 10:18:24 +0000395class MoveMM16<string opstr, RegisterOperand RO, bit isComm = 0,
396 InstrItinClass Itin = NoItinerary> :
397 MicroMipsInst16<(outs RO:$rd), (ins RO:$rs),
398 !strconcat(opstr, "\t$rd, $rs"), [], Itin, FrmR> {
399 let isCommutable = isComm;
400 let isReMaterializable = 1;
401}
402
Jozef Koleka330a472014-12-11 13:56:23 +0000403class LoadImmMM16<string opstr, Operand Od, RegisterOperand RO> :
Zoran Jovanovic9bda2f12014-10-23 10:59:24 +0000404 MicroMipsInst16<(outs RO:$rd), (ins Od:$imm),
405 !strconcat(opstr, "\t$rd, $imm"), [], NoItinerary, FrmI> {
406 let isReMaterializable = 1;
407}
408
Zoran Jovanovic87d13e52014-03-20 10:18:24 +0000409// 16-bit Jump and Link (Call)
410class JumpLinkRegMM16<string opstr, RegisterOperand RO> :
411 MicroMipsInst16<(outs), (ins RO:$rs), !strconcat(opstr, "\t$rs"),
Zoran Jovanovic5a8dffc2015-10-05 14:00:09 +0000412 [(MipsJmpLink RO:$rs)], II_JALR, FrmR>, PredicateControl {
Zoran Jovanovic87d13e52014-03-20 10:18:24 +0000413 let isCall = 1;
414 let hasDelaySlot = 1;
415 let Defs = [RA];
416}
417
Zoran Jovanovic95e14e72014-10-10 14:02:44 +0000418// 16-bit Jump Reg
419class JumpRegMM16<string opstr, RegisterOperand RO> :
420 MicroMipsInst16<(outs), (ins RO:$rs), !strconcat(opstr, "\t$rs"),
Daniel Sanders86cce702015-09-22 13:36:28 +0000421 [], II_JR, FrmR> {
Zoran Jovanovic95e14e72014-10-10 14:02:44 +0000422 let hasDelaySlot = 1;
423 let isBranch = 1;
424 let isIndirectBranch = 1;
425}
426
Zoran Jovanovicc74e3eb92014-09-12 14:29:54 +0000427// Base class for JRADDIUSP instruction.
428class JumpRAddiuStackMM16 :
429 MicroMipsInst16<(outs), (ins uimm5_lsl2:$imm), "jraddiusp\t$imm",
Daniel Sanders86cce702015-09-22 13:36:28 +0000430 [], II_JRADDIUSP, FrmR> {
Zoran Jovanovicc74e3eb92014-09-12 14:29:54 +0000431 let isTerminator = 1;
432 let isBarrier = 1;
Zoran Jovanovicc74e3eb92014-09-12 14:29:54 +0000433 let isBranch = 1;
434 let isIndirectBranch = 1;
435}
436
Zoran Jovanovic6097bad2014-10-10 13:22:28 +0000437// 16-bit Jump and Link (Call) - Short Delay Slot
438class JumpLinkRegSMM16<string opstr, RegisterOperand RO> :
439 MicroMipsInst16<(outs), (ins RO:$rs), !strconcat(opstr, "\t$rs"),
Daniel Sanders86cce702015-09-22 13:36:28 +0000440 [], II_JALRS, FrmR> {
Zoran Jovanovic6097bad2014-10-10 13:22:28 +0000441 let isCall = 1;
442 let hasDelaySlot = 1;
443 let Defs = [RA];
444}
445
Zoran Jovanovicb39a174f2014-10-10 13:31:18 +0000446// 16-bit Jump Register Compact - No delay slot
447class JumpRegCMM16<string opstr, RegisterOperand RO> :
448 MicroMipsInst16<(outs), (ins RO:$rs), !strconcat(opstr, "\t$rs"),
Daniel Sanders86cce702015-09-22 13:36:28 +0000449 [], II_JRC, FrmR> {
Zoran Jovanovicb39a174f2014-10-10 13:31:18 +0000450 let isTerminator = 1;
451 let isBarrier = 1;
452 let isBranch = 1;
453 let isIndirectBranch = 1;
454}
455
Jozef Kolek56a6a7d2014-11-27 18:18:42 +0000456// Break16 and Sdbbp16
457class BrkSdbbp16MM<string opstr> :
458 MicroMipsInst16<(outs), (ins uimm4:$code_),
459 !strconcat(opstr, "\t$code_"),
460 [], NoItinerary, FrmOther>;
461
Jozef Kolek9761e962015-01-12 12:03:34 +0000462class CBranchZeroMM<string opstr, DAGOperand opnd, RegisterOperand RO> :
463 MicroMipsInst16<(outs), (ins RO:$rs, opnd:$offset),
Daniel Sanders86cce702015-09-22 13:36:28 +0000464 !strconcat(opstr, "\t$rs, $offset"), [], II_BCCZ, FrmI> {
Jozef Kolek9761e962015-01-12 12:03:34 +0000465 let isBranch = 1;
466 let isTerminator = 1;
467 let hasDelaySlot = 1;
468 let Defs = [AT];
469}
470
Zoran Jovanovicac9ef122014-09-12 13:43:41 +0000471// MicroMIPS Jump and Link (Call) - Short Delay Slot
472let isCall = 1, hasDelaySlot = 1, Defs = [RA] in {
473 class JumpLinkMM<string opstr, DAGOperand opnd> :
474 InstSE<(outs), (ins opnd:$target), !strconcat(opstr, "\t$target"),
Daniel Sanders86cce702015-09-22 13:36:28 +0000475 [], II_JALS, FrmJ, opstr> {
Zoran Jovanovicac9ef122014-09-12 13:43:41 +0000476 let DecoderMethod = "DecodeJumpTargetMM";
477 }
478
479 class JumpLinkRegMM<string opstr, RegisterOperand RO>:
480 InstSE<(outs RO:$rd), (ins RO:$rs), !strconcat(opstr, "\t$rd, $rs"),
Daniel Sanders86cce702015-09-22 13:36:28 +0000481 [], II_JALRS, FrmR>;
Zoran Jovanoviced6dd6b2014-09-12 13:51:58 +0000482
483 class BranchCompareToZeroLinkMM<string opstr, DAGOperand opnd,
484 RegisterOperand RO> :
485 InstSE<(outs), (ins RO:$rs, opnd:$offset),
Daniel Sanders86cce702015-09-22 13:36:28 +0000486 !strconcat(opstr, "\t$rs, $offset"), [], II_BCCZALS, FrmI, opstr>;
Zoran Jovanovicac9ef122014-09-12 13:43:41 +0000487}
488
Jozef Kolek5f95dd22014-11-19 11:39:12 +0000489class LoadWordIndexedScaledMM<string opstr, RegisterOperand RO,
490 InstrItinClass Itin = NoItinerary,
491 SDPatternOperator OpNode = null_frag> :
492 InstSE<(outs RO:$rd), (ins PtrRC:$base, PtrRC:$index),
493 !strconcat(opstr, "\t$rd, ${index}(${base})"), [], Itin, FrmFI>;
494
Zoran Jovanovic6e6a2c92015-09-16 09:14:35 +0000495class PrefetchIndexed<string opstr> :
496 InstSE<(outs), (ins PtrRC:$base, PtrRC:$index, uimm5:$hint),
497 !strconcat(opstr, "\t$hint, ${index}(${base})"), [], NoItinerary, FrmOther>;
498
Jozef Kolek2c6d7322015-01-21 12:10:11 +0000499class AddImmUPC<string opstr, RegisterOperand RO> :
500 InstSE<(outs RO:$rs), (ins simm23_lsl2:$imm),
501 !strconcat(opstr, "\t$rs, $imm"), [], NoItinerary, FrmR>;
502
Zoran Jovanovica4c4b5f2014-11-19 16:44:02 +0000503/// A list of registers used by load/store multiple instructions.
504def RegListAsmOperand : AsmOperandClass {
505 let Name = "RegList";
506 let ParserMethod = "parseRegisterList";
507}
508
509def reglist : Operand<i32> {
510 let EncoderMethod = "getRegisterListOpValue";
511 let ParserMatchClass = RegListAsmOperand;
512 let PrintMethod = "printRegisterList";
513 let DecoderMethod = "DecodeRegListOperand";
514}
515
Zoran Jovanovicf9a02502014-11-27 18:28:59 +0000516def RegList16AsmOperand : AsmOperandClass {
517 let Name = "RegList16";
518 let ParserMethod = "parseRegisterList";
519 let PredicateMethod = "isRegList16";
520 let RenderMethod = "addRegListOperands";
521}
522
523def reglist16 : Operand<i32> {
524 let EncoderMethod = "getRegisterListOpValue16";
525 let DecoderMethod = "DecodeRegListOperand16";
526 let PrintMethod = "printRegisterList";
527 let ParserMatchClass = RegList16AsmOperand;
528}
529
Zoran Jovanovica4c4b5f2014-11-19 16:44:02 +0000530class StoreMultMM<string opstr,
531 InstrItinClass Itin = NoItinerary, ComplexPattern Addr = addr> :
532 InstSE<(outs), (ins reglist:$rt, mem_mm_12:$addr),
533 !strconcat(opstr, "\t$rt, $addr"), [], Itin, FrmI, opstr> {
534 let DecoderMethod = "DecodeMemMMImm12";
535 let mayStore = 1;
536}
537
538class LoadMultMM<string opstr,
539 InstrItinClass Itin = NoItinerary, ComplexPattern Addr = addr> :
540 InstSE<(outs reglist:$rt), (ins mem_mm_12:$addr),
541 !strconcat(opstr, "\t$rt, $addr"), [], Itin, FrmI, opstr> {
542 let DecoderMethod = "DecodeMemMMImm12";
543 let mayLoad = 1;
544}
545
Zoran Jovanovicf9a02502014-11-27 18:28:59 +0000546class StoreMultMM16<string opstr,
547 InstrItinClass Itin = NoItinerary,
548 ComplexPattern Addr = addr> :
549 MicroMipsInst16<(outs), (ins reglist16:$rt, mem_mm_4sp:$addr),
550 !strconcat(opstr, "\t$rt, $addr"), [], Itin, FrmI> {
Jozef Kolekd68d424a2015-02-10 12:41:13 +0000551 let DecoderMethod = "DecodeMemMMReglistImm4Lsl2";
Zoran Jovanovicf9a02502014-11-27 18:28:59 +0000552 let mayStore = 1;
553}
554
555class LoadMultMM16<string opstr,
556 InstrItinClass Itin = NoItinerary,
557 ComplexPattern Addr = addr> :
558 MicroMipsInst16<(outs reglist16:$rt), (ins mem_mm_4sp:$addr),
559 !strconcat(opstr, "\t$rt, $addr"), [], Itin, FrmI> {
Jozef Kolekd68d424a2015-02-10 12:41:13 +0000560 let DecoderMethod = "DecodeMemMMReglistImm4Lsl2";
Zoran Jovanovicf9a02502014-11-27 18:28:59 +0000561 let mayLoad = 1;
562}
563
Jozef Kolek5cfebdd2015-01-21 12:39:30 +0000564class UncondBranchMM16<string opstr> :
565 MicroMipsInst16<(outs), (ins brtarget10_mm:$offset),
566 !strconcat(opstr, "\t$offset"),
Daniel Sanders86cce702015-09-22 13:36:28 +0000567 [], II_B, FrmI> {
Jozef Kolek5cfebdd2015-01-21 12:39:30 +0000568 let isBranch = 1;
569 let isTerminator = 1;
570 let isBarrier = 1;
571 let hasDelaySlot = 1;
572 let Predicates = [RelocPIC, InMicroMips];
573 let Defs = [AT];
574}
575
Zoran Jovanovic592239d2014-10-21 08:44:58 +0000576def ADDU16_MM : ArithRMM16<"addu16", GPRMM16Opnd, 1, II_ADDU, add>,
Zoran Jovanovic6b28f092015-09-09 13:55:45 +0000577 ARITH_FM_MM16<0>, ISA_MICROMIPS_NOT_32R6_64R6;
578def AND16_MM : LogicRMM16<"and16", GPRMM16Opnd, II_AND, and>,
579 LOGIC_FM_MM16<0x2>, ISA_MICROMIPS_NOT_32R6_64R6;
580def ANDI16_MM : AndImmMM16<"andi16", GPRMM16Opnd, II_AND>, ANDI_FM_MM16<0x0b>,
581 ISA_MICROMIPS_NOT_32R6_64R6;
582def NOT16_MM : NotMM16<"not16", GPRMM16Opnd>, LOGIC_FM_MM16<0x0>,
583 ISA_MICROMIPS_NOT_32R6_64R6;
584def OR16_MM : LogicRMM16<"or16", GPRMM16Opnd, II_OR, or>, LOGIC_FM_MM16<0x3>,
585 ISA_MICROMIPS_NOT_32R6_64R6;
586def SLL16_MM : ShiftIMM16<"sll16", uimm3_shift, GPRMM16Opnd, II_SLL>,
587 SHIFT_FM_MM16<0>, ISA_MICROMIPS_NOT_32R6_64R6;
588def SRL16_MM : ShiftIMM16<"srl16", uimm3_shift, GPRMM16Opnd, II_SRL>,
589 SHIFT_FM_MM16<1>, ISA_MICROMIPS_NOT_32R6_64R6;
590
Zoran Jovanovic592239d2014-10-21 08:44:58 +0000591def SUBU16_MM : ArithRMM16<"subu16", GPRMM16Opnd, 0, II_SUBU, sub>,
592 ARITH_FM_MM16<1>;
Zoran Jovanovic81ceebc2014-10-21 08:32:40 +0000593def XOR16_MM : LogicRMM16<"xor16", GPRMM16Opnd, II_XOR, xor>,
594 LOGIC_FM_MM16<0x1>;
Jozef Koleke8c9d1e2014-11-24 14:39:13 +0000595def LBU16_MM : LoadMM16<"lbu16", GPRMM16Opnd, zextloadi8, II_LBU,
596 mem_mm_4>, LOAD_STORE_FM_MM16<0x02>;
597def LHU16_MM : LoadMM16<"lhu16", GPRMM16Opnd, zextloadi16, II_LHU,
598 mem_mm_4_lsl1>, LOAD_STORE_FM_MM16<0x0a>;
599def LW16_MM : LoadMM16<"lw16", GPRMM16Opnd, load, II_LW, mem_mm_4_lsl2>,
600 LOAD_STORE_FM_MM16<0x1a>;
601def SB16_MM : StoreMM16<"sb16", GPRMM16OpndZero, GPRMM16Opnd, truncstorei8,
602 II_SB, mem_mm_4>, LOAD_STORE_FM_MM16<0x22>;
603def SH16_MM : StoreMM16<"sh16", GPRMM16OpndZero, GPRMM16Opnd, truncstorei16,
604 II_SH, mem_mm_4_lsl1>,
605 LOAD_STORE_FM_MM16<0x2a>;
606def SW16_MM : StoreMM16<"sw16", GPRMM16OpndZero, GPRMM16Opnd, store, II_SW,
607 mem_mm_4_lsl2>, LOAD_STORE_FM_MM16<0x3a>;
Jozef Koleke10a02e2015-01-28 17:27:26 +0000608def LWGP_MM : LoadGPMM16<"lw", GPRMM16Opnd, II_LW, mem_mm_gp_imm7_lsl2>,
609 LOAD_GP_FM_MM16<0x19>;
Jozef Kolek12c69822014-12-23 16:16:33 +0000610def LWSP_MM : LoadSPMM16<"lw", GPR32Opnd, II_LW, mem_mm_sp_imm5_lsl2>,
611 LOAD_STORE_SP_FM_MM16<0x12>;
612def SWSP_MM : StoreSPMM16<"sw", GPR32Opnd, II_SW, mem_mm_sp_imm5_lsl2>,
613 LOAD_STORE_SP_FM_MM16<0x32>;
Zoran Jovanovic42b84442014-10-23 11:13:59 +0000614def ADDIUR1SP_MM : AddImmUR1SP<"addiur1sp", GPRMM16Opnd>, ADDIUR1SP_FM_MM16;
Zoran Jovanovicbac36192014-10-23 11:06:34 +0000615def ADDIUR2_MM : AddImmUR2<"addiur2", GPRMM16Opnd>, ADDIUR2_FM_MM16;
Zoran Jovanovicb26f8892014-10-10 13:45:34 +0000616def ADDIUS5_MM : AddImmUS5<"addius5", GPR32Opnd>, ADDIUS5_FM_MM16;
Zoran Jovanovic98bd58c2014-10-10 14:37:30 +0000617def ADDIUSP_MM : AddImmUSP<"addiusp">, ADDIUSP_FM_MM16;
Zoran Jovanoviccabf0f42014-04-03 12:47:34 +0000618def MFHI16_MM : MoveFromHILOMM<"mfhi", GPR32Opnd, AC0>, MFHILO_FM_MM16<0x10>;
619def MFLO16_MM : MoveFromHILOMM<"mflo", GPR32Opnd, AC0>, MFHILO_FM_MM16<0x12>;
Zoran Jovanovic87d13e52014-03-20 10:18:24 +0000620def MOVE16_MM : MoveMM16<"move", GPR32Opnd>, MOVE_FM_MM16<0x03>;
Zoran Jovanovic41688672015-02-10 16:36:20 +0000621def MOVEP_MM : MovePMM16<"movep", GPRMM16OpndMoveP>, MOVEP_FM_MM16;
Jozef Koleka330a472014-12-11 13:56:23 +0000622def LI16_MM : LoadImmMM16<"li16", li_simm7, GPRMM16Opnd>, LI_FM_MM16,
623 IsAsCheapAsAMove;
Zoran Jovanovic5a8dffc2015-10-05 14:00:09 +0000624def JALR16_MM : JumpLinkRegMM16<"jalr", GPR32Opnd>, JALR_FM_MM16<0x0e>,
625 ISA_MICROMIPS32_NOT_MIPS32R6;
Zoran Jovanovic6097bad2014-10-10 13:22:28 +0000626def JALRS16_MM : JumpLinkRegSMM16<"jalrs16", GPR32Opnd>, JALR_FM_MM16<0x0f>;
Zoran Jovanovicb39a174f2014-10-10 13:31:18 +0000627def JRC16_MM : JumpRegCMM16<"jrc", GPR32Opnd>, JALR_FM_MM16<0x0d>;
Zoran Jovanovicc74e3eb92014-09-12 14:29:54 +0000628def JRADDIUSP : JumpRAddiuStackMM16, JRADDIUSP_FM_MM16<0x18>;
Zoran Jovanovic95e14e72014-10-10 14:02:44 +0000629def JR16_MM : JumpRegMM16<"jr16", GPR32Opnd>, JALR_FM_MM16<0x0c>;
Jozef Kolek9761e962015-01-12 12:03:34 +0000630def BEQZ16_MM : CBranchZeroMM<"beqz16", brtarget7_mm, GPRMM16Opnd>,
631 BEQNEZ_FM_MM16<0x23>;
632def BNEZ16_MM : CBranchZeroMM<"bnez16", brtarget7_mm, GPRMM16Opnd>,
633 BEQNEZ_FM_MM16<0x2b>;
Jozef Kolek5cfebdd2015-01-21 12:39:30 +0000634def B16_MM : UncondBranchMM16<"b16">, B16_FM;
Jozef Kolek56a6a7d2014-11-27 18:18:42 +0000635def BREAK16_MM : BrkSdbbp16MM<"break16">, BRKSDBBP16_FM_MM<0x28>;
636def SDBBP16_MM : BrkSdbbp16MM<"sdbbp16">, BRKSDBBP16_FM_MM<0x2C>;
Zoran Jovanovic87d13e52014-03-20 10:18:24 +0000637
Zoran Jovanovica0f53282014-03-20 10:41:37 +0000638class WaitMM<string opstr> :
639 InstSE<(outs), (ins uimm10:$code_), !strconcat(opstr, "\t$code_"), [],
640 NoItinerary, FrmOther, opstr>;
641
Akira Hatanakaa43b56d2013-08-20 20:46:51 +0000642let DecoderNamespace = "MicroMips", Predicates = [InMicroMips] in {
Zoran Jovanovic73ff9482014-08-14 12:09:10 +0000643 /// Compact Branch Instructions
644 def BEQZC_MM : CompactBranchMM<"beqzc", brtarget_mm, seteq, GPR32Opnd>,
645 COMPACT_BRANCH_FM_MM<0x7>;
646 def BNEZC_MM : CompactBranchMM<"bnezc", brtarget_mm, setne, GPR32Opnd>,
647 COMPACT_BRANCH_FM_MM<0x5>;
648
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000649 /// Arithmetic Instructions (ALU Immediate)
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +0000650 def ADDiu_MM : MMRel, ArithLogicI<"addiu", simm16, GPR32Opnd>,
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000651 ADDI_FM_MM<0xc>;
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +0000652 def ADDi_MM : MMRel, ArithLogicI<"addi", simm16, GPR32Opnd>,
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000653 ADDI_FM_MM<0x4>;
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +0000654 def SLTi_MM : MMRel, SetCC_I<"slti", setlt, simm16, immSExt16, GPR32Opnd>,
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000655 SLTI_FM_MM<0x24>;
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +0000656 def SLTiu_MM : MMRel, SetCC_I<"sltiu", setult, simm16, immSExt16, GPR32Opnd>,
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000657 SLTI_FM_MM<0x2c>;
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +0000658 def ANDi_MM : MMRel, ArithLogicI<"andi", uimm16, GPR32Opnd>,
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000659 ADDI_FM_MM<0x34>;
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +0000660 def ORi_MM : MMRel, ArithLogicI<"ori", uimm16, GPR32Opnd>,
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000661 ADDI_FM_MM<0x14>;
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +0000662 def XORi_MM : MMRel, ArithLogicI<"xori", uimm16, GPR32Opnd>,
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000663 ADDI_FM_MM<0x1c>;
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +0000664 def LUi_MM : MMRel, LoadUpper<"lui", GPR32Opnd, uimm16>, LUI_FM_MM;
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000665
Zoran Jovanovicbd28c372013-12-25 10:14:07 +0000666 def LEA_ADDiu_MM : MMRel, EffectiveAddress<"addiu", GPR32Opnd>,
667 LW_FM_MM<0xc>;
668
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000669 /// Arithmetic Instructions (3-Operand, R-Type)
Jozef Kolekc9258082015-03-04 15:47:42 +0000670 def ADDu_MM : MMRel, ArithLogicR<"addu", GPR32Opnd, 1, II_ADDU, add>,
671 ADD_FM_MM<0, 0x150>;
672 def SUBu_MM : MMRel, ArithLogicR<"subu", GPR32Opnd, 0, II_SUBU, sub>,
673 ADD_FM_MM<0, 0x1d0>;
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +0000674 def MUL_MM : MMRel, ArithLogicR<"mul", GPR32Opnd>, ADD_FM_MM<0, 0x210>;
675 def ADD_MM : MMRel, ArithLogicR<"add", GPR32Opnd>, ADD_FM_MM<0, 0x110>;
676 def SUB_MM : MMRel, ArithLogicR<"sub", GPR32Opnd>, ADD_FM_MM<0, 0x190>;
677 def SLT_MM : MMRel, SetCC_R<"slt", setlt, GPR32Opnd>, ADD_FM_MM<0, 0x350>;
678 def SLTu_MM : MMRel, SetCC_R<"sltu", setult, GPR32Opnd>,
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000679 ADD_FM_MM<0, 0x390>;
Daniel Sanders4aefdc72014-01-16 17:13:57 +0000680 def AND_MM : MMRel, ArithLogicR<"and", GPR32Opnd, 1, II_AND, and>,
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000681 ADD_FM_MM<0, 0x250>;
Daniel Sanders4aefdc72014-01-16 17:13:57 +0000682 def OR_MM : MMRel, ArithLogicR<"or", GPR32Opnd, 1, II_OR, or>,
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000683 ADD_FM_MM<0, 0x290>;
Daniel Sanders4aefdc72014-01-16 17:13:57 +0000684 def XOR_MM : MMRel, ArithLogicR<"xor", GPR32Opnd, 1, II_XOR, xor>,
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000685 ADD_FM_MM<0, 0x310>;
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +0000686 def NOR_MM : MMRel, LogicNOR<"nor", GPR32Opnd>, ADD_FM_MM<0, 0x2d0>;
Daniel Sanderse95a1372014-01-17 14:32:41 +0000687 def MULT_MM : MMRel, Mult<"mult", II_MULT, GPR32Opnd, [HI0, LO0]>,
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000688 MULT_FM_MM<0x22c>;
Daniel Sanderse95a1372014-01-17 14:32:41 +0000689 def MULTu_MM : MMRel, Mult<"multu", II_MULTU, GPR32Opnd, [HI0, LO0]>,
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000690 MULT_FM_MM<0x26c>;
Daniel Sandersc7a9f8d2014-01-17 14:48:06 +0000691 def SDIV_MM : MMRel, Div<"div", II_DIV, GPR32Opnd, [HI0, LO0]>,
Zoran Jovanovic3671a542013-09-14 07:15:21 +0000692 MULT_FM_MM<0x2ac>;
Daniel Sandersc7a9f8d2014-01-17 14:48:06 +0000693 def UDIV_MM : MMRel, Div<"divu", II_DIVU, GPR32Opnd, [HI0, LO0]>,
Zoran Jovanovic3671a542013-09-14 07:15:21 +0000694 MULT_FM_MM<0x2ec>;
Akira Hatanakacd9b74a2013-04-25 01:11:15 +0000695
Jozef Kolek2c6d7322015-01-21 12:10:11 +0000696 /// Arithmetic Instructions with PC and Immediate
697 def ADDIUPC_MM : AddImmUPC<"addiupc", GPRMM16Opnd>, ADDIUPC_FM_MM;
698
Akira Hatanakacd9b74a2013-04-25 01:11:15 +0000699 /// Shift Instructions
Daniel Sanders980589a2014-01-16 14:27:20 +0000700 def SLL_MM : MMRel, shift_rotate_imm<"sll", uimm5, GPR32Opnd, II_SLL>,
Akira Hatanakacd9b74a2013-04-25 01:11:15 +0000701 SRA_FM_MM<0, 0>;
Daniel Sanders980589a2014-01-16 14:27:20 +0000702 def SRL_MM : MMRel, shift_rotate_imm<"srl", uimm5, GPR32Opnd, II_SRL>,
Akira Hatanakacd9b74a2013-04-25 01:11:15 +0000703 SRA_FM_MM<0x40, 0>;
Daniel Sanders980589a2014-01-16 14:27:20 +0000704 def SRA_MM : MMRel, shift_rotate_imm<"sra", uimm5, GPR32Opnd, II_SRA>,
Akira Hatanakacd9b74a2013-04-25 01:11:15 +0000705 SRA_FM_MM<0x80, 0>;
Daniel Sanders980589a2014-01-16 14:27:20 +0000706 def SLLV_MM : MMRel, shift_rotate_reg<"sllv", GPR32Opnd, II_SLLV>,
Akira Hatanakacd9b74a2013-04-25 01:11:15 +0000707 SRLV_FM_MM<0x10, 0>;
Daniel Sanders980589a2014-01-16 14:27:20 +0000708 def SRLV_MM : MMRel, shift_rotate_reg<"srlv", GPR32Opnd, II_SRLV>,
Akira Hatanakacd9b74a2013-04-25 01:11:15 +0000709 SRLV_FM_MM<0x50, 0>;
Daniel Sanders980589a2014-01-16 14:27:20 +0000710 def SRAV_MM : MMRel, shift_rotate_reg<"srav", GPR32Opnd, II_SRAV>,
Akira Hatanakacd9b74a2013-04-25 01:11:15 +0000711 SRLV_FM_MM<0x90, 0>;
Daniel Sanders980589a2014-01-16 14:27:20 +0000712 def ROTR_MM : MMRel, shift_rotate_imm<"rotr", uimm5, GPR32Opnd, II_ROTR>,
Akira Hatanakacd9b74a2013-04-25 01:11:15 +0000713 SRA_FM_MM<0xc0, 0>;
Daniel Sanders980589a2014-01-16 14:27:20 +0000714 def ROTRV_MM : MMRel, shift_rotate_reg<"rotrv", GPR32Opnd, II_ROTRV>,
Akira Hatanakacd9b74a2013-04-25 01:11:15 +0000715 SRLV_FM_MM<0xd0, 0>;
Akira Hatanakaf0aa6c92013-04-25 01:21:25 +0000716
717 /// Load and Store Instructions - aligned
Vladimir Medicdde3d582013-09-06 12:30:36 +0000718 let DecoderMethod = "DecodeMemMMImm16" in {
719 def LB_MM : Load<"lb", GPR32Opnd>, MMRel, LW_FM_MM<0x7>;
720 def LBu_MM : Load<"lbu", GPR32Opnd>, MMRel, LW_FM_MM<0x5>;
721 def LH_MM : Load<"lh", GPR32Opnd>, MMRel, LW_FM_MM<0xf>;
722 def LHu_MM : Load<"lhu", GPR32Opnd>, MMRel, LW_FM_MM<0xd>;
723 def LW_MM : Load<"lw", GPR32Opnd>, MMRel, LW_FM_MM<0x3f>;
724 def SB_MM : Store<"sb", GPR32Opnd>, MMRel, LW_FM_MM<0x6>;
725 def SH_MM : Store<"sh", GPR32Opnd>, MMRel, LW_FM_MM<0xe>;
726 def SW_MM : Store<"sw", GPR32Opnd>, MMRel, LW_FM_MM<0x3e>;
727 }
Jack Carter97700972013-08-13 20:19:16 +0000728
Zoran Jovanovic6e6a2c92015-09-16 09:14:35 +0000729 let DecoderMethod = "DecodeMemMMImm9" in {
730 def LBE_MM : Load<"lbe", GPR32Opnd>, POOL32C_LHUE_FM_MM<0x18, 0x6, 0x4>;
731 def LBuE_MM : Load<"lbue", GPR32Opnd>, POOL32C_LHUE_FM_MM<0x18, 0x6, 0x0>;
732 def LHE_MM : Load<"lhe", GPR32Opnd>, POOL32C_LHUE_FM_MM<0x18, 0x6, 0x5>;
733 def LHuE_MM : Load<"lhue", GPR32Opnd>, POOL32C_LHUE_FM_MM<0x18, 0x6, 0x1>;
734 def LWE_MM : Load<"lwe", GPR32Opnd>, POOL32C_LHUE_FM_MM<0x18, 0x6, 0x7>;
735 def SBE_MM : Store<"sbe", GPR32Opnd>, POOL32C_LHUE_FM_MM<0x18, 0xa, 0x4>;
736 def SHE_MM : Store<"she", GPR32Opnd>, POOL32C_LHUE_FM_MM<0x18, 0xa, 0x5>;
737 def SWE_MM : StoreMemory<"swe", GPR32Opnd, mem_simm9gpr>,
738 POOL32C_LHUE_FM_MM<0x18, 0xa, 0x7>;
739 }
740
Jozef Kolek5f95dd22014-11-19 11:39:12 +0000741 def LWXS_MM : LoadWordIndexedScaledMM<"lwxs", GPR32Opnd>, LWXS_FM_MM<0x118>;
742
Daniel Sanders0b385ac2014-01-21 15:21:14 +0000743 def LWU_MM : LoadMM<"lwu", GPR32Opnd, zextloadi32, II_LWU>, LL_FM_MM<0xe>;
Zoran Jovanovicd4cb61c2014-01-15 13:01:18 +0000744
Jack Carter97700972013-08-13 20:19:16 +0000745 /// Load and Store Instructions - unaligned
Akira Hatanakaa43b56d2013-08-20 20:46:51 +0000746 def LWL_MM : LoadLeftRightMM<"lwl", MipsLWL, GPR32Opnd, mem_mm_12>,
747 LWL_FM_MM<0x0>;
748 def LWR_MM : LoadLeftRightMM<"lwr", MipsLWR, GPR32Opnd, mem_mm_12>,
749 LWL_FM_MM<0x1>;
750 def SWL_MM : StoreLeftRightMM<"swl", MipsSWL, GPR32Opnd, mem_mm_12>,
751 LWL_FM_MM<0x8>;
752 def SWR_MM : StoreLeftRightMM<"swr", MipsSWR, GPR32Opnd, mem_mm_12>,
753 LWL_FM_MM<0x9>;
Hrvoje Vargaa766eff2015-10-15 07:23:06 +0000754 let DecoderMethod = "DecodeMemMMImm9" in {
755 def LWLE_MM : LoadLeftRightMM<"lwle", MipsLWL, GPR32Opnd, mem_mm_12>,
756 POOL32C_STEVA_LDEVA_FM_MM<0x6, 0x2>;
757 def LWRE_MM : LoadLeftRightMM<"lwre", MipsLWR, GPR32Opnd, mem_mm_12>,
758 POOL32C_STEVA_LDEVA_FM_MM<0x6, 0x3>;
759 def SWLE_MM : StoreLeftRightMM<"swle", MipsSWL, GPR32Opnd, mem_mm_12>,
760 POOL32C_STEVA_LDEVA_FM_MM<0xa, 0x0>;
761 def SWRE_MM : StoreLeftRightMM<"swre", MipsSWR, GPR32Opnd, mem_mm_12>,
762 POOL32C_STEVA_LDEVA_FM_MM<0xa, 0x1>, ISA_MIPS1_NOT_32R6_64R6;
763 }
Vladimir Medice0fbb442013-09-06 12:41:17 +0000764
Zoran Jovanovica4c4b5f2014-11-19 16:44:02 +0000765 /// Load and Store Instructions - multiple
766 def SWM32_MM : StoreMultMM<"swm32">, LWM_FM_MM<0xd>;
767 def LWM32_MM : LoadMultMM<"lwm32">, LWM_FM_MM<0x5>;
Zoran Jovanovicf9a02502014-11-27 18:28:59 +0000768 def SWM16_MM : StoreMultMM16<"swm16">, LWM_FM_MM16<0x5>;
769 def LWM16_MM : LoadMultMM16<"lwm16">, LWM_FM_MM16<0x4>;
Zoran Jovanovica4c4b5f2014-11-19 16:44:02 +0000770
Zoran Jovanovic2deca342014-12-16 14:59:10 +0000771 /// Load and Store Pair Instructions
772 def SWP_MM : StorePairMM<"swp">, LWM_FM_MM<0x9>;
773 def LWP_MM : LoadPairMM<"lwp">, LWM_FM_MM<0x1>;
774
Zoran Jovanovic14c567b2015-01-28 21:52:27 +0000775 /// Load and Store multiple pseudo Instructions
776 class LoadWordMultMM<string instr_asm > :
777 MipsAsmPseudoInst<(outs reglist:$rt), (ins mem_mm_12:$addr),
778 !strconcat(instr_asm, "\t$rt, $addr")> ;
779
780 class StoreWordMultMM<string instr_asm > :
781 MipsAsmPseudoInst<(outs), (ins reglist:$rt, mem_mm_12:$addr),
782 !strconcat(instr_asm, "\t$rt, $addr")> ;
783
784
785 def SWM_MM : StoreWordMultMM<"swm">;
786 def LWM_MM : LoadWordMultMM<"lwm">;
787
Vladimir Medice0fbb442013-09-06 12:41:17 +0000788 /// Move Conditional
789 def MOVZ_I_MM : MMRel, CMov_I_I_FT<"movz", GPR32Opnd, GPR32Opnd,
790 NoItinerary>, ADD_FM_MM<0, 0x58>;
791 def MOVN_I_MM : MMRel, CMov_I_I_FT<"movn", GPR32Opnd, GPR32Opnd,
792 NoItinerary>, ADD_FM_MM<0, 0x18>;
Daniel Sanders4aefdc72014-01-16 17:13:57 +0000793 def MOVT_I_MM : MMRel, CMov_F_I_FT<"movt", GPR32Opnd, II_MOVT>,
Vladimir Medice0fbb442013-09-06 12:41:17 +0000794 CMov_F_I_FM_MM<0x25>;
Daniel Sanders4aefdc72014-01-16 17:13:57 +0000795 def MOVF_I_MM : MMRel, CMov_F_I_FT<"movf", GPR32Opnd, II_MOVF>,
Vladimir Medice0fbb442013-09-06 12:41:17 +0000796 CMov_F_I_FM_MM<0x5>;
Vladimir Medic457ba562013-09-06 12:53:21 +0000797
798 /// Move to/from HI/LO
799 def MTHI_MM : MMRel, MoveToLOHI<"mthi", GPR32Opnd, [HI0]>,
800 MTLO_FM_MM<0x0b5>;
801 def MTLO_MM : MMRel, MoveToLOHI<"mtlo", GPR32Opnd, [LO0]>,
802 MTLO_FM_MM<0x0f5>;
Akira Hatanaka16048332013-10-07 18:49:46 +0000803 def MFHI_MM : MMRel, MoveFromLOHI<"mfhi", GPR32Opnd, AC0>,
Vladimir Medic457ba562013-09-06 12:53:21 +0000804 MFLO_FM_MM<0x035>;
Akira Hatanaka16048332013-10-07 18:49:46 +0000805 def MFLO_MM : MMRel, MoveFromLOHI<"mflo", GPR32Opnd, AC0>,
Vladimir Medic457ba562013-09-06 12:53:21 +0000806 MFLO_FM_MM<0x075>;
Vladimir Medicb936da12013-09-06 13:08:00 +0000807
808 /// Multiply Add/Sub Instructions
Daniel Sanderse95a1372014-01-17 14:32:41 +0000809 def MADD_MM : MMRel, MArithR<"madd", II_MADD, 1>, MULT_FM_MM<0x32c>;
810 def MADDU_MM : MMRel, MArithR<"maddu", II_MADDU, 1>, MULT_FM_MM<0x36c>;
811 def MSUB_MM : MMRel, MArithR<"msub", II_MSUB>, MULT_FM_MM<0x3ac>;
812 def MSUBU_MM : MMRel, MArithR<"msubu", II_MSUBU>, MULT_FM_MM<0x3ec>;
Zoran Jovanovicab852782013-09-14 06:49:25 +0000813
814 /// Count Leading
Daniel Sanders070fd1c2014-05-12 12:41:59 +0000815 def CLZ_MM : MMRel, CountLeading0<"clz", GPR32Opnd>, CLO_FM_MM<0x16c>,
816 ISA_MIPS32;
817 def CLO_MM : MMRel, CountLeading1<"clo", GPR32Opnd>, CLO_FM_MM<0x12c>,
818 ISA_MIPS32;
Zoran Jovanovicab852782013-09-14 06:49:25 +0000819
820 /// Sign Ext In Register Instructions.
Daniel Sandersfcea8102014-05-12 12:28:15 +0000821 def SEB_MM : MMRel, SignExtInReg<"seb", i8, GPR32Opnd, II_SEB>,
822 SEB_FM_MM<0x0ac>, ISA_MIPS32R2;
823 def SEH_MM : MMRel, SignExtInReg<"seh", i16, GPR32Opnd, II_SEH>,
824 SEB_FM_MM<0x0ec>, ISA_MIPS32R2;
Zoran Jovanovicab852782013-09-14 06:49:25 +0000825
826 /// Word Swap Bytes Within Halfwords
Daniel Sanders254f3872015-09-22 10:01:13 +0000827 def WSBH_MM : MMRel, SubwordSwap<"wsbh", GPR32Opnd, II_WSBH>,
828 SEB_FM_MM<0x1ec>, ISA_MIPS32R2;
Zoran Jovanovicab852782013-09-14 06:49:25 +0000829
830 def EXT_MM : MMRel, ExtBase<"ext", GPR32Opnd, uimm5, MipsExt>,
831 EXT_FM_MM<0x2c>;
832 def INS_MM : MMRel, InsBase<"ins", GPR32Opnd, uimm5, MipsIns>,
833 EXT_FM_MM<0x0c>;
Zoran Jovanovic507e0842013-10-29 16:38:59 +0000834
835 /// Jump Instructions
836 let DecoderMethod = "DecodeJumpTargetMM" in {
837 def J_MM : MMRel, JumpFJ<jmptarget_mm, "j", br, bb, "j">,
838 J_FM_MM<0x35>;
839 def JAL_MM : MMRel, JumpLink<"jal", calltarget_mm>, J_FM_MM<0x3d>;
Jozef Kolek1fd65482015-02-18 17:15:48 +0000840 def JALX_MM : MMRel, JumpLink<"jalx", calltarget>, J_FM_MM<0x3c>;
Zoran Jovanovic507e0842013-10-29 16:38:59 +0000841 }
842 def JR_MM : MMRel, IndirectBranch<"jr", GPR32Opnd>, JR_FM_MM<0x3c>;
Zoran Jovanovic87d13e52014-03-20 10:18:24 +0000843 def JALR_MM : JumpLinkReg<"jalr", GPR32Opnd>, JALR_FM_MM<0x03c>;
Zoran Jovanovic8a80aa72013-11-04 14:53:22 +0000844
Zoran Jovanovicac9ef122014-09-12 13:43:41 +0000845 /// Jump Instructions - Short Delay Slot
846 def JALS_MM : JumpLinkMM<"jals", calltarget_mm>, J_FM_MM<0x1d>;
847 def JALRS_MM : JumpLinkRegMM<"jalrs", GPR32Opnd>, JALR_FM_MM<0x13c>;
848
Zoran Jovanovic8a80aa72013-11-04 14:53:22 +0000849 /// Branch Instructions
850 def BEQ_MM : MMRel, CBranch<"beq", brtarget_mm, seteq, GPR32Opnd>,
851 BEQ_FM_MM<0x25>;
852 def BNE_MM : MMRel, CBranch<"bne", brtarget_mm, setne, GPR32Opnd>,
853 BEQ_FM_MM<0x2d>;
854 def BGEZ_MM : MMRel, CBranchZero<"bgez", brtarget_mm, setge, GPR32Opnd>,
855 BGEZ_FM_MM<0x2>;
856 def BGTZ_MM : MMRel, CBranchZero<"bgtz", brtarget_mm, setgt, GPR32Opnd>,
857 BGEZ_FM_MM<0x6>;
858 def BLEZ_MM : MMRel, CBranchZero<"blez", brtarget_mm, setle, GPR32Opnd>,
859 BGEZ_FM_MM<0x4>;
860 def BLTZ_MM : MMRel, CBranchZero<"bltz", brtarget_mm, setlt, GPR32Opnd>,
861 BGEZ_FM_MM<0x0>;
862 def BGEZAL_MM : MMRel, BGEZAL_FT<"bgezal", brtarget_mm, GPR32Opnd>,
863 BGEZAL_FM_MM<0x03>;
864 def BLTZAL_MM : MMRel, BGEZAL_FT<"bltzal", brtarget_mm, GPR32Opnd>,
865 BGEZAL_FM_MM<0x01>;
Zoran Jovanovicc18b6d12013-11-07 14:35:24 +0000866
Zoran Jovanoviced6dd6b2014-09-12 13:51:58 +0000867 /// Branch Instructions - Short Delay Slot
868 def BGEZALS_MM : BranchCompareToZeroLinkMM<"bgezals", brtarget_mm,
869 GPR32Opnd>, BGEZAL_FM_MM<0x13>;
870 def BLTZALS_MM : BranchCompareToZeroLinkMM<"bltzals", brtarget_mm,
871 GPR32Opnd>, BGEZAL_FM_MM<0x11>;
872
Zoran Jovanovic8e918c32013-12-19 16:25:00 +0000873 /// Control Instructions
874 def SYNC_MM : MMRel, SYNC_FT<"sync">, SYNC_FM_MM;
875 def BREAK_MM : MMRel, BRK_FT<"break">, BRK_FM_MM;
876 def SYSCALL_MM : MMRel, SYS_FT<"syscall">, SYS_FM_MM;
Zoran Jovanovica0f53282014-03-20 10:41:37 +0000877 def WAIT_MM : WaitMM<"wait">, WAIT_FM_MM;
Zoran Jovanovic8e918c32013-12-19 16:25:00 +0000878 def ERET_MM : MMRel, ER_FT<"eret">, ER_FM_MM<0x3cd>;
879 def DERET_MM : MMRel, ER_FT<"deret">, ER_FM_MM<0x38d>;
Daniel Sanders387fc152014-05-13 11:45:36 +0000880 def EI_MM : MMRel, DEI_FT<"ei", GPR32Opnd>, EI_FM_MM<0x15d>,
881 ISA_MIPS32R2;
882 def DI_MM : MMRel, DEI_FT<"di", GPR32Opnd>, EI_FM_MM<0x11d>,
883 ISA_MIPS32R2;
Zoran Jovanovic8e918c32013-12-19 16:25:00 +0000884
Zoran Jovanovicc18b6d12013-11-07 14:35:24 +0000885 /// Trap Instructions
886 def TEQ_MM : MMRel, TEQ_FT<"teq", GPR32Opnd>, TEQ_FM_MM<0x0>;
887 def TGE_MM : MMRel, TEQ_FT<"tge", GPR32Opnd>, TEQ_FM_MM<0x08>;
888 def TGEU_MM : MMRel, TEQ_FT<"tgeu", GPR32Opnd>, TEQ_FM_MM<0x10>;
889 def TLT_MM : MMRel, TEQ_FT<"tlt", GPR32Opnd>, TEQ_FM_MM<0x20>;
890 def TLTU_MM : MMRel, TEQ_FT<"tltu", GPR32Opnd>, TEQ_FM_MM<0x28>;
891 def TNE_MM : MMRel, TEQ_FT<"tne", GPR32Opnd>, TEQ_FM_MM<0x30>;
Zoran Jovanovicccb70ca2013-11-13 13:15:03 +0000892
893 def TEQI_MM : MMRel, TEQI_FT<"teqi", GPR32Opnd>, TEQI_FM_MM<0x0e>;
894 def TGEI_MM : MMRel, TEQI_FT<"tgei", GPR32Opnd>, TEQI_FM_MM<0x09>;
895 def TGEIU_MM : MMRel, TEQI_FT<"tgeiu", GPR32Opnd>, TEQI_FM_MM<0x0b>;
896 def TLTI_MM : MMRel, TEQI_FT<"tlti", GPR32Opnd>, TEQI_FM_MM<0x08>;
897 def TLTIU_MM : MMRel, TEQI_FT<"tltiu", GPR32Opnd>, TEQI_FM_MM<0x0a>;
898 def TNEI_MM : MMRel, TEQI_FT<"tnei", GPR32Opnd>, TEQI_FM_MM<0x0c>;
Zoran Jovanovicff9d5f32013-12-19 16:12:56 +0000899
900 /// Load-linked, Store-conditional
901 def LL_MM : LLBaseMM<"ll", GPR32Opnd>, LL_FM_MM<0x3>;
902 def SC_MM : SCBaseMM<"sc", GPR32Opnd>, LL_FM_MM<0xb>;
Zoran Jovanovic4e7ac4a2014-09-12 13:33:33 +0000903
Jozef Kolekab6d1cc2014-12-23 19:55:34 +0000904 let DecoderMethod = "DecodeCacheOpMM" in {
905 def CACHE_MM : MMRel, CacheOp<"cache", mem_mm_12>,
906 CACHE_PREF_FM_MM<0x08, 0x6>;
907 def PREF_MM : MMRel, CacheOp<"pref", mem_mm_12>,
908 CACHE_PREF_FM_MM<0x18, 0x2>;
909 }
Zoran Jovanovicd9790792015-09-09 09:10:46 +0000910
911 let DecoderMethod = "DecodePrefeOpMM" in {
912 def PREFE_MM : MMRel, CacheOp<"prefe", mem_mm_9>,
913 CACHE_PREFE_FM_MM<0x18, 0x2>;
914 def CACHEE_MM : MMRel, CacheOp<"cachee", mem_mm_9>,
915 CACHE_PREFE_FM_MM<0x18, 0x3>;
916 }
Jozef Kolekab6d1cc2014-12-23 19:55:34 +0000917 def SSNOP_MM : MMRel, Barrier<"ssnop">, BARRIER_FM_MM<0x1>;
918 def EHB_MM : MMRel, Barrier<"ehb">, BARRIER_FM_MM<0x3>;
919 def PAUSE_MM : MMRel, Barrier<"pause">, BARRIER_FM_MM<0x5>;
920
Zoran Jovanovic4e7ac4a2014-09-12 13:33:33 +0000921 def TLBP_MM : MMRel, TLB<"tlbp">, COP0_TLB_FM_MM<0x0d>;
922 def TLBR_MM : MMRel, TLB<"tlbr">, COP0_TLB_FM_MM<0x4d>;
923 def TLBWI_MM : MMRel, TLB<"tlbwi">, COP0_TLB_FM_MM<0x8d>;
924 def TLBWR_MM : MMRel, TLB<"tlbwr">, COP0_TLB_FM_MM<0xcd>;
Jozef Kolekdc62fc42014-11-19 11:25:50 +0000925
926 def SDBBP_MM : MMRel, SYS_FT<"sdbbp">, SDBBP_FM_MM;
927 def RDHWR_MM : MMRel, ReadHardware<GPR32Opnd, HWRegsOpnd>, RDHWR_FM_MM;
Zoran Jovanovic6e6a2c92015-09-16 09:14:35 +0000928
929 def PREFX_MM : PrefetchIndexed<"prefx">, POOL32F_PREFX_FM_MM<0x15, 0x1A0>;
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000930}
Zoran Jovanovica0f53282014-03-20 10:41:37 +0000931
Zoran Jovanovicfd888632014-11-12 13:30:10 +0000932let Predicates = [InMicroMips] in {
933
Zoran Jovanovica0f53282014-03-20 10:41:37 +0000934//===----------------------------------------------------------------------===//
Zoran Jovanovic9f997232014-11-05 17:38:31 +0000935// MicroMips arbitrary patterns that map to one or more instructions
936//===----------------------------------------------------------------------===//
937
Jozef Koleka330a472014-12-11 13:56:23 +0000938def : MipsPat<(i32 immLi16:$imm),
939 (LI16_MM immLi16:$imm)>;
940def : MipsPat<(i32 immSExt16:$imm),
941 (ADDiu_MM ZERO, immSExt16:$imm)>;
942def : MipsPat<(i32 immZExt16:$imm),
943 (ORi_MM ZERO, immZExt16:$imm)>;
Jozef Kolek44689472015-03-11 20:28:31 +0000944def : MipsPat<(not GPR32:$in),
945 (NOR_MM GPR32Opnd:$in, ZERO)>;
Jozef Koleka330a472014-12-11 13:56:23 +0000946
Jozef Kolek4d55b4d2014-11-19 13:23:58 +0000947def : MipsPat<(add GPRMM16:$src, immSExtAddiur2:$imm),
948 (ADDIUR2_MM GPRMM16:$src, immSExtAddiur2:$imm)>;
Jozef Kolek73f64ea2014-11-19 13:11:09 +0000949def : MipsPat<(add GPR32:$src, immSExtAddius5:$imm),
950 (ADDIUS5_MM GPR32:$src, immSExtAddius5:$imm)>;
951def : MipsPat<(add GPR32:$src, immSExt16:$imm),
952 (ADDiu_MM GPR32:$src, immSExt16:$imm)>;
953
Zoran Jovanovic06c9d552014-11-05 17:43:00 +0000954def : MipsPat<(and GPRMM16:$src, immZExtAndi16:$imm),
955 (ANDI16_MM GPRMM16:$src, immZExtAndi16:$imm)>;
956def : MipsPat<(and GPR32:$src, immZExt16:$imm),
957 (ANDi_MM GPR32:$src, immZExt16:$imm)>;
958
Zoran Jovanovic9f997232014-11-05 17:38:31 +0000959def : MipsPat<(shl GPRMM16:$src, immZExt2Shift:$imm),
960 (SLL16_MM GPRMM16:$src, immZExt2Shift:$imm)>;
961def : MipsPat<(shl GPR32:$src, immZExt5:$imm),
962 (SLL_MM GPR32:$src, immZExt5:$imm)>;
963
964def : MipsPat<(srl GPRMM16:$src, immZExt2Shift:$imm),
965 (SRL16_MM GPRMM16:$src, immZExt2Shift:$imm)>;
966def : MipsPat<(srl GPR32:$src, immZExt5:$imm),
967 (SRL_MM GPR32:$src, immZExt5:$imm)>;
968
Zoran Jovanovic5a1a7802015-02-04 15:43:17 +0000969def : MipsPat<(store GPRMM16:$src, addrimm4lsl2:$addr),
970 (SW16_MM GPRMM16:$src, addrimm4lsl2:$addr)>;
971def : MipsPat<(store GPR32:$src, addr:$addr),
972 (SW_MM GPR32:$src, addr:$addr)>;
973
974def : MipsPat<(load addrimm4lsl2:$addr),
975 (LW16_MM addrimm4lsl2:$addr)>;
976def : MipsPat<(load addr:$addr),
977 (LW_MM addr:$addr)>;
978
Zoran Jovanovic9f997232014-11-05 17:38:31 +0000979//===----------------------------------------------------------------------===//
Zoran Jovanovica0f53282014-03-20 10:41:37 +0000980// MicroMips instruction aliases
981//===----------------------------------------------------------------------===//
982
Jozef Kolek5cfebdd2015-01-21 12:39:30 +0000983class UncondBranchMMPseudo<string opstr> :
984 MipsAsmPseudoInst<(outs), (ins brtarget_mm:$offset),
985 !strconcat(opstr, "\t$offset")>;
986
Zoran Jovanovicada70912015-09-07 11:56:37 +0000987def B_MM_Pseudo : UncondBranchMMPseudo<"b">, ISA_MICROMIPS;
Jozef Kolek5cfebdd2015-01-21 12:39:30 +0000988
Daniel Sanders7d290b02014-05-08 16:12:31 +0000989 def : MipsInstAlias<"wait", (WAIT_MM 0x0), 1>;
Jozef Kolekc7e220f2014-11-29 13:29:24 +0000990 def : MipsInstAlias<"nop", (SLL_MM ZERO, ZERO, 0), 1>;
991 def : MipsInstAlias<"nop", (MOVE16_MM ZERO, ZERO), 1>;
Zoran Jovanovica0f53282014-03-20 10:41:37 +0000992}
Zoran Jovanovic67e04be2015-06-24 10:32:16 +0000993
994let Predicates = [InMicroMips] in {
995def : MipsInstAlias<"ei", (EI_MM ZERO), 1>, ISA_MIPS32R2;
Zoran Jovanovic7ba636c2015-09-17 10:14:09 +0000996def : MipsInstAlias<"teq $rs, $rt",
997 (TEQ_MM GPR32Opnd:$rs, GPR32Opnd:$rt, 0), 1>;
998def : MipsInstAlias<"tge $rs, $rt",
999 (TGE_MM GPR32Opnd:$rs, GPR32Opnd:$rt, 0), 1>;
1000def : MipsInstAlias<"tgeu $rs, $rt",
1001 (TGEU_MM GPR32Opnd:$rs, GPR32Opnd:$rt, 0), 1>;
1002def : MipsInstAlias<"tlt $rs, $rt",
1003 (TLT_MM GPR32Opnd:$rs, GPR32Opnd:$rt, 0), 1>;
1004def : MipsInstAlias<"tltu $rs, $rt",
1005 (TLTU_MM GPR32Opnd:$rs, GPR32Opnd:$rt, 0), 1>;
1006def : MipsInstAlias<"tne $rs, $rt",
1007 (TNE_MM GPR32Opnd:$rs, GPR32Opnd:$rt, 0), 1>;
Zoran Jovanovic67e04be2015-06-24 10:32:16 +00001008}