blob: 7c077cdaf053acfd1a04df29a890488cfbbb1c5d [file] [log] [blame]
Tom Stellard75aadc22012-12-11 21:25:42 +00001//===-- AMDGPUInstructions.td - Common instruction defs ---*- tablegen -*-===//
2//
Chandler Carruth2946cd72019-01-19 08:50:56 +00003// Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
4// See https://llvm.org/LICENSE.txt for license information.
5// SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
Tom Stellard75aadc22012-12-11 21:25:42 +00006//
7//===----------------------------------------------------------------------===//
8//
9// This file contains instruction defs that are common to all hw codegen
10// targets.
11//
12//===----------------------------------------------------------------------===//
13
Matt Arsenault648e4222016-07-14 05:23:23 +000014class AMDGPUInst <dag outs, dag ins, string asm = "",
15 list<dag> pattern = []> : Instruction {
Tom Stellardf3b2a1e2013-02-06 17:32:29 +000016 field bit isRegisterLoad = 0;
17 field bit isRegisterStore = 0;
Tom Stellard75aadc22012-12-11 21:25:42 +000018
19 let Namespace = "AMDGPU";
20 let OutOperandList = outs;
21 let InOperandList = ins;
22 let AsmString = asm;
23 let Pattern = pattern;
24 let Itinerary = NullALU;
Tom Stellardf3b2a1e2013-02-06 17:32:29 +000025
Tom Stellarde1818af2016-02-18 03:42:32 +000026 // SoftFail is a field the disassembler can use to provide a way for
27 // instructions to not match without killing the whole decode process. It is
28 // mainly used for ARM, but Tablegen expects this field to exist or it fails
29 // to build the decode table.
30 field bits<64> SoftFail = 0;
31
32 let DecoderNamespace = Namespace;
Matt Arsenault37fefd62016-06-10 02:18:02 +000033
Tom Stellardf3b2a1e2013-02-06 17:32:29 +000034 let TSFlags{63} = isRegisterLoad;
35 let TSFlags{62} = isRegisterStore;
Tom Stellard75aadc22012-12-11 21:25:42 +000036}
37
Matt Arsenault648e4222016-07-14 05:23:23 +000038class AMDGPUShaderInst <dag outs, dag ins, string asm = "",
39 list<dag> pattern = []> : AMDGPUInst<outs, ins, asm, pattern> {
Tom Stellard75aadc22012-12-11 21:25:42 +000040
41 field bits<32> Inst = 0xffffffff;
Tom Stellard75aadc22012-12-11 21:25:42 +000042}
43
Tom Stellardc5a154d2018-06-28 23:47:12 +000044//===---------------------------------------------------------------------===//
45// Return instruction
46//===---------------------------------------------------------------------===//
47
48class ILFormat<dag outs, dag ins, string asmstr, list<dag> pattern>
49: Instruction {
50
51 let Namespace = "AMDGPU";
52 dag OutOperandList = outs;
53 dag InOperandList = ins;
54 let Pattern = pattern;
55 let AsmString = !strconcat(asmstr, "\n");
56 let isPseudo = 1;
57 let Itinerary = NullALU;
58 bit hasIEEEFlag = 0;
59 bit hasZeroOpFlag = 0;
60 let mayLoad = 0;
61 let mayStore = 0;
62 let hasSideEffects = 0;
63 let isCodeGenOnly = 1;
64}
65
66def TruePredicate : Predicate<"true">;
67
Tom Stellardc5a154d2018-06-28 23:47:12 +000068class PredicateControl {
Matt Arsenaultd7047272019-02-08 19:18:01 +000069 Predicate SubtargetPredicate = TruePredicate;
Tom Stellardc5a154d2018-06-28 23:47:12 +000070 list<Predicate> AssemblerPredicates = [];
71 Predicate AssemblerPredicate = TruePredicate;
Stanislav Mekhanoshin8bcc9bb2019-06-13 19:18:29 +000072 Predicate WaveSizePredicate = TruePredicate;
Tom Stellardc5a154d2018-06-28 23:47:12 +000073 list<Predicate> OtherPredicates = [];
74 list<Predicate> Predicates = !listconcat([SubtargetPredicate,
Stanislav Mekhanoshin8bcc9bb2019-06-13 19:18:29 +000075 AssemblerPredicate,
76 WaveSizePredicate],
Tom Stellardc5a154d2018-06-28 23:47:12 +000077 AssemblerPredicates,
78 OtherPredicates);
79}
80class AMDGPUPat<dag pattern, dag result> : Pat<pattern, result>,
81 PredicateControl;
82
Stanislav Mekhanoshin06cab792017-08-30 03:03:38 +000083def FP16Denormals : Predicate<"Subtarget->hasFP16Denormals()">;
84def FP32Denormals : Predicate<"Subtarget->hasFP32Denormals()">;
85def FP64Denormals : Predicate<"Subtarget->hasFP64Denormals()">;
86def NoFP16Denormals : Predicate<"!Subtarget->hasFP16Denormals()">;
87def NoFP32Denormals : Predicate<"!Subtarget->hasFP32Denormals()">;
88def NoFP64Denormals : Predicate<"!Subtarget->hasFP64Denormals()">;
Matt Arsenault1d077742014-07-15 20:18:24 +000089def UnsafeFPMath : Predicate<"TM.Options.UnsafeFPMath">;
Jan Vesely39aeab42017-12-04 23:07:28 +000090def FMA : Predicate<"Subtarget->hasFMA()">;
Matt Arsenaultf171cf22014-07-14 23:40:49 +000091
Tom Stellard75aadc22012-12-11 21:25:42 +000092def InstFlag : OperandWithDefaultOps <i32, (ops (i32 0))>;
93
Dmitry Preobrazhenskyc7d35a02017-04-26 15:34:19 +000094def u16ImmTarget : AsmOperandClass {
95 let Name = "U16Imm";
96 let RenderMethod = "addImmOperands";
97}
98
99def s16ImmTarget : AsmOperandClass {
100 let Name = "S16Imm";
101 let RenderMethod = "addImmOperands";
102}
103
Tom Stellardb02094e2014-07-21 15:45:01 +0000104let OperandType = "OPERAND_IMMEDIATE" in {
105
Matt Arsenault4d7d3832014-04-15 22:32:49 +0000106def u32imm : Operand<i32> {
107 let PrintMethod = "printU32ImmOperand";
108}
109
110def u16imm : Operand<i16> {
111 let PrintMethod = "printU16ImmOperand";
Dmitry Preobrazhenskyc7d35a02017-04-26 15:34:19 +0000112 let ParserMatchClass = u16ImmTarget;
113}
114
115def s16imm : Operand<i16> {
116 let PrintMethod = "printU16ImmOperand";
117 let ParserMatchClass = s16ImmTarget;
Matt Arsenault4d7d3832014-04-15 22:32:49 +0000118}
119
120def u8imm : Operand<i8> {
121 let PrintMethod = "printU8ImmOperand";
122}
123
Tom Stellardb02094e2014-07-21 15:45:01 +0000124} // End OperandType = "OPERAND_IMMEDIATE"
125
Tom Stellardbc5b5372014-06-13 16:38:59 +0000126//===--------------------------------------------------------------------===//
127// Custom Operands
128//===--------------------------------------------------------------------===//
129def brtarget : Operand<OtherVT>;
130
Tom Stellardc0845332013-11-22 23:07:58 +0000131//===----------------------------------------------------------------------===//
Matt Arsenaulta9e16e62017-02-23 00:23:43 +0000132// Misc. PatFrags
133//===----------------------------------------------------------------------===//
134
Graham Sellers04f7a4d2018-11-29 16:05:38 +0000135class HasOneUseUnaryOp<SDPatternOperator op> : PatFrag<
136 (ops node:$src0),
137 (op $src0),
138 [{ return N->hasOneUse(); }]
139>;
140
Matt Arsenaulta9e16e62017-02-23 00:23:43 +0000141class HasOneUseBinOp<SDPatternOperator op> : PatFrag<
142 (ops node:$src0, node:$src1),
143 (op $src0, $src1),
144 [{ return N->hasOneUse(); }]
145>;
146
147class HasOneUseTernaryOp<SDPatternOperator op> : PatFrag<
148 (ops node:$src0, node:$src1, node:$src2),
149 (op $src0, $src1, $src2),
150 [{ return N->hasOneUse(); }]
151>;
152
Matt Arsenaulta9e16e62017-02-23 00:23:43 +0000153let Properties = [SDNPCommutative, SDNPAssociative] in {
154def smax_oneuse : HasOneUseBinOp<smax>;
155def smin_oneuse : HasOneUseBinOp<smin>;
156def umax_oneuse : HasOneUseBinOp<umax>;
157def umin_oneuse : HasOneUseBinOp<umin>;
Matt Arsenault687ec752018-10-22 16:27:27 +0000158
Matt Arsenaulta9e16e62017-02-23 00:23:43 +0000159def fminnum_oneuse : HasOneUseBinOp<fminnum>;
160def fmaxnum_oneuse : HasOneUseBinOp<fmaxnum>;
Matt Arsenault687ec752018-10-22 16:27:27 +0000161
162def fminnum_ieee_oneuse : HasOneUseBinOp<fminnum_ieee>;
163def fmaxnum_ieee_oneuse : HasOneUseBinOp<fmaxnum_ieee>;
164
165
Matt Arsenaulta9e16e62017-02-23 00:23:43 +0000166def and_oneuse : HasOneUseBinOp<and>;
167def or_oneuse : HasOneUseBinOp<or>;
168def xor_oneuse : HasOneUseBinOp<xor>;
169} // Properties = [SDNPCommutative, SDNPAssociative]
170
Graham Sellers04f7a4d2018-11-29 16:05:38 +0000171def not_oneuse : HasOneUseUnaryOp<not>;
172
Roman Lebedev9c17dad2018-06-15 09:56:39 +0000173def add_oneuse : HasOneUseBinOp<add>;
Matt Arsenaulta9e16e62017-02-23 00:23:43 +0000174def sub_oneuse : HasOneUseBinOp<sub>;
Matt Arsenaulteb522e62017-02-27 22:15:25 +0000175
176def srl_oneuse : HasOneUseBinOp<srl>;
Matt Arsenaulta9e16e62017-02-23 00:23:43 +0000177def shl_oneuse : HasOneUseBinOp<shl>;
178
179def select_oneuse : HasOneUseTernaryOp<select>;
180
Farhana Aleen3528c802018-08-21 16:21:15 +0000181def AMDGPUmul_u24_oneuse : HasOneUseBinOp<AMDGPUmul_u24>;
182def AMDGPUmul_i24_oneuse : HasOneUseBinOp<AMDGPUmul_i24>;
183
Matt Arsenaulte1cd4822017-11-13 00:22:09 +0000184def srl_16 : PatFrag<
185 (ops node:$src0), (srl_oneuse node:$src0, (i32 16))
186>;
187
188
189def hi_i16_elt : PatFrag<
190 (ops node:$src0), (i16 (trunc (i32 (srl_16 node:$src0))))
191>;
192
193
194def hi_f16_elt : PatLeaf<
195 (vt), [{
196 if (N->getOpcode() != ISD::BITCAST)
197 return false;
198 SDValue Tmp = N->getOperand(0);
199
200 if (Tmp.getOpcode() != ISD::SRL)
201 return false;
202 if (const auto *RHS = dyn_cast<ConstantSDNode>(Tmp.getOperand(1))
203 return RHS->getZExtValue() == 16;
204 return false;
205}]>;
206
Matt Arsenaulta9e16e62017-02-23 00:23:43 +0000207//===----------------------------------------------------------------------===//
Tom Stellardc0845332013-11-22 23:07:58 +0000208// PatLeafs for floating-point comparisons
209//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +0000210
Tom Stellard0351ea22013-09-28 02:50:50 +0000211def COND_OEQ : PatLeaf <
212 (cond),
213 [{return N->get() == ISD::SETOEQ || N->get() == ISD::SETEQ;}]
214>;
215
Matt Arsenault9cded7a2014-12-11 22:15:35 +0000216def COND_ONE : PatLeaf <
217 (cond),
218 [{return N->get() == ISD::SETONE || N->get() == ISD::SETNE;}]
219>;
220
Tom Stellard0351ea22013-09-28 02:50:50 +0000221def COND_OGT : PatLeaf <
222 (cond),
223 [{return N->get() == ISD::SETOGT || N->get() == ISD::SETGT;}]
224>;
225
Tom Stellard0351ea22013-09-28 02:50:50 +0000226def COND_OGE : PatLeaf <
227 (cond),
228 [{return N->get() == ISD::SETOGE || N->get() == ISD::SETGE;}]
229>;
230
Tom Stellardc0845332013-11-22 23:07:58 +0000231def COND_OLT : PatLeaf <
Tom Stellard75aadc22012-12-11 21:25:42 +0000232 (cond),
Tom Stellardc0845332013-11-22 23:07:58 +0000233 [{return N->get() == ISD::SETOLT || N->get() == ISD::SETLT;}]
Tom Stellard75aadc22012-12-11 21:25:42 +0000234>;
235
Tom Stellardc0845332013-11-22 23:07:58 +0000236def COND_OLE : PatLeaf <
Tom Stellard75aadc22012-12-11 21:25:42 +0000237 (cond),
Tom Stellardc0845332013-11-22 23:07:58 +0000238 [{return N->get() == ISD::SETOLE || N->get() == ISD::SETLE;}]
239>;
240
Tom Stellardc0845332013-11-22 23:07:58 +0000241def COND_O : PatLeaf <(cond), [{return N->get() == ISD::SETO;}]>;
242def COND_UO : PatLeaf <(cond), [{return N->get() == ISD::SETUO;}]>;
243
244//===----------------------------------------------------------------------===//
Matt Arsenault8b989ef2014-12-11 22:15:39 +0000245// PatLeafs for unsigned / unordered comparisons
Tom Stellardc0845332013-11-22 23:07:58 +0000246//===----------------------------------------------------------------------===//
247
Matt Arsenault9cded7a2014-12-11 22:15:35 +0000248def COND_UEQ : PatLeaf <(cond), [{return N->get() == ISD::SETUEQ;}]>;
249def COND_UNE : PatLeaf <(cond), [{return N->get() == ISD::SETUNE;}]>;
Tom Stellardc0845332013-11-22 23:07:58 +0000250def COND_UGT : PatLeaf <(cond), [{return N->get() == ISD::SETUGT;}]>;
251def COND_UGE : PatLeaf <(cond), [{return N->get() == ISD::SETUGE;}]>;
252def COND_ULT : PatLeaf <(cond), [{return N->get() == ISD::SETULT;}]>;
253def COND_ULE : PatLeaf <(cond), [{return N->get() == ISD::SETULE;}]>;
254
Matt Arsenault9cded7a2014-12-11 22:15:35 +0000255// XXX - For some reason R600 version is preferring to use unordered
256// for setne?
257def COND_UNE_NE : PatLeaf <
258 (cond),
259 [{return N->get() == ISD::SETUNE || N->get() == ISD::SETNE;}]
260>;
261
Tom Stellardc0845332013-11-22 23:07:58 +0000262//===----------------------------------------------------------------------===//
263// PatLeafs for signed comparisons
264//===----------------------------------------------------------------------===//
265
266def COND_SGT : PatLeaf <(cond), [{return N->get() == ISD::SETGT;}]>;
267def COND_SGE : PatLeaf <(cond), [{return N->get() == ISD::SETGE;}]>;
268def COND_SLT : PatLeaf <(cond), [{return N->get() == ISD::SETLT;}]>;
269def COND_SLE : PatLeaf <(cond), [{return N->get() == ISD::SETLE;}]>;
270
271//===----------------------------------------------------------------------===//
272// PatLeafs for integer equality
273//===----------------------------------------------------------------------===//
274
275def COND_EQ : PatLeaf <
276 (cond),
277 [{return N->get() == ISD::SETEQ || N->get() == ISD::SETUEQ;}]
278>;
279
280def COND_NE : PatLeaf <
281 (cond),
282 [{return N->get() == ISD::SETNE || N->get() == ISD::SETUNE;}]
Tom Stellard75aadc22012-12-11 21:25:42 +0000283>;
284
Christian Konigb19849a2013-02-21 15:17:04 +0000285def COND_NULL : PatLeaf <
286 (cond),
Tom Stellardaa9a1a82014-08-01 02:05:57 +0000287 [{(void)N; return false;}]
Christian Konigb19849a2013-02-21 15:17:04 +0000288>;
289
Tom Stellardc5a154d2018-06-28 23:47:12 +0000290//===----------------------------------------------------------------------===//
291// PatLeafs for Texture Constants
292//===----------------------------------------------------------------------===//
293
294def TEX_ARRAY : PatLeaf<
295 (imm),
296 [{uint32_t TType = (uint32_t)N->getZExtValue();
297 return TType == 9 || TType == 10 || TType == 16;
298 }]
299>;
300
301def TEX_RECT : PatLeaf<
302 (imm),
303 [{uint32_t TType = (uint32_t)N->getZExtValue();
304 return TType == 5;
305 }]
306>;
307
308def TEX_SHADOW : PatLeaf<
309 (imm),
310 [{uint32_t TType = (uint32_t)N->getZExtValue();
311 return (TType >= 6 && TType <= 8) || TType == 13;
312 }]
313>;
314
315def TEX_SHADOW_ARRAY : PatLeaf<
316 (imm),
317 [{uint32_t TType = (uint32_t)N->getZExtValue();
318 return TType == 11 || TType == 12 || TType == 17;
319 }]
320>;
Matt Arsenaultc89f2912016-03-07 21:54:48 +0000321
322//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +0000323// Load/Store Pattern Fragments
324//===----------------------------------------------------------------------===//
325
Matt Arsenaultbc683832017-09-20 03:43:35 +0000326class Aligned8Bytes <dag ops, dag frag> : PatFrag <ops, frag, [{
327 return cast<MemSDNode>(N)->getAlignment() % 8 == 0;
328}]>;
329
Farhana Aleena7cb3112018-03-09 17:41:39 +0000330class Aligned16Bytes <dag ops, dag frag> : PatFrag <ops, frag, [{
331 return cast<MemSDNode>(N)->getAlignment() >= 16;
332}]>;
333
Matt Arsenaultfcc213f2017-09-20 03:20:09 +0000334class LoadFrag <SDPatternOperator op> : PatFrag<(ops node:$ptr), (op node:$ptr)>;
Tom Stellardb02094e2014-07-21 15:45:01 +0000335
Matt Arsenaultfcc213f2017-09-20 03:20:09 +0000336class StoreFrag<SDPatternOperator op> : PatFrag <
Tom Stellardb02094e2014-07-21 15:45:01 +0000337 (ops node:$value, node:$ptr), (op node:$value, node:$ptr)
338>;
339
Matt Arsenaultfcc213f2017-09-20 03:20:09 +0000340class StoreHi16<SDPatternOperator op> : PatFrag <
341 (ops node:$value, node:$ptr), (op (srl node:$value, (i32 16)), node:$ptr)
342>;
Tom Stellardb02094e2014-07-21 15:45:01 +0000343
Matt Arsenaultfcc213f2017-09-20 03:20:09 +0000344class PrivateAddress : CodePatPred<[{
Matt Arsenault0da63502018-08-31 05:49:54 +0000345 return cast<MemSDNode>(N)->getAddressSpace() == AMDGPUAS::PRIVATE_ADDRESS;
Matt Arsenaultfcc213f2017-09-20 03:20:09 +0000346}]>;
347
Matt Arsenaultbc683832017-09-20 03:43:35 +0000348class ConstantAddress : CodePatPred<[{
Matt Arsenault0da63502018-08-31 05:49:54 +0000349 return cast<MemSDNode>(N)->getAddressSpace() == AMDGPUAS::CONSTANT_ADDRESS;
Matt Arsenaultbc683832017-09-20 03:43:35 +0000350}]>;
351
Matt Arsenaultfcc213f2017-09-20 03:20:09 +0000352class LocalAddress : CodePatPred<[{
Matt Arsenault0da63502018-08-31 05:49:54 +0000353 return cast<MemSDNode>(N)->getAddressSpace() == AMDGPUAS::LOCAL_ADDRESS;
Matt Arsenaultfcc213f2017-09-20 03:20:09 +0000354}]>;
355
Nicolai Haehnle4dc3b2b2019-07-01 17:17:45 +0000356class RegionAddress : CodePatPred<[{
357 return cast<MemSDNode>(N)->getAddressSpace() == AMDGPUAS::REGION_ADDRESS;
358}]>;
359
Matt Arsenaultfcc213f2017-09-20 03:20:09 +0000360class GlobalAddress : CodePatPred<[{
Matt Arsenault0da63502018-08-31 05:49:54 +0000361 return cast<MemSDNode>(N)->getAddressSpace() == AMDGPUAS::GLOBAL_ADDRESS;
Matt Arsenaultfcc213f2017-09-20 03:20:09 +0000362}]>;
363
Matt Arsenaultb81495d2017-09-20 05:01:53 +0000364class GlobalLoadAddress : CodePatPred<[{
365 auto AS = cast<MemSDNode>(N)->getAddressSpace();
Matt Arsenault0da63502018-08-31 05:49:54 +0000366 return AS == AMDGPUAS::GLOBAL_ADDRESS || AS == AMDGPUAS::CONSTANT_ADDRESS;
Matt Arsenaultb81495d2017-09-20 05:01:53 +0000367}]>;
368
Matt Arsenaultfcc213f2017-09-20 03:20:09 +0000369class FlatLoadAddress : CodePatPred<[{
370 const auto AS = cast<MemSDNode>(N)->getAddressSpace();
Matt Arsenault0da63502018-08-31 05:49:54 +0000371 return AS == AMDGPUAS::FLAT_ADDRESS ||
372 AS == AMDGPUAS::GLOBAL_ADDRESS ||
373 AS == AMDGPUAS::CONSTANT_ADDRESS;
Matt Arsenaultbc683832017-09-20 03:43:35 +0000374}]>;
375
376class FlatStoreAddress : CodePatPred<[{
377 const auto AS = cast<MemSDNode>(N)->getAddressSpace();
Matt Arsenault0da63502018-08-31 05:49:54 +0000378 return AS == AMDGPUAS::FLAT_ADDRESS ||
379 AS == AMDGPUAS::GLOBAL_ADDRESS;
Matt Arsenaultfcc213f2017-09-20 03:20:09 +0000380}]>;
381
Tom Stellard381a94a2015-05-12 15:00:49 +0000382class AZExtLoadBase <SDPatternOperator ld_node>: PatFrag<(ops node:$ptr),
383 (ld_node node:$ptr), [{
Tom Stellard31209cc2013-07-15 19:00:09 +0000384 LoadSDNode *L = cast<LoadSDNode>(N);
385 return L->getExtensionType() == ISD::ZEXTLOAD ||
386 L->getExtensionType() == ISD::EXTLOAD;
387}]>;
388
Tom Stellard381a94a2015-05-12 15:00:49 +0000389def az_extload : AZExtLoadBase <unindexedload>;
390
Tom Stellard33dd04b2013-07-23 01:47:52 +0000391def az_extloadi8 : PatFrag<(ops node:$ptr), (az_extload node:$ptr), [{
392 return cast<LoadSDNode>(N)->getMemoryVT() == MVT::i8;
393}]>;
394
Tom Stellard33dd04b2013-07-23 01:47:52 +0000395def az_extloadi16 : PatFrag<(ops node:$ptr), (az_extload node:$ptr), [{
396 return cast<LoadSDNode>(N)->getMemoryVT() == MVT::i16;
397}]>;
398
Tom Stellard31209cc2013-07-15 19:00:09 +0000399def az_extloadi32 : PatFrag<(ops node:$ptr), (az_extload node:$ptr), [{
400 return cast<LoadSDNode>(N)->getMemoryVT() == MVT::i32;
401}]>;
402
Matt Arsenaultbc683832017-09-20 03:43:35 +0000403class PrivateLoad <SDPatternOperator op> : LoadFrag <op>, PrivateAddress;
404class PrivateStore <SDPatternOperator op> : StoreFrag <op>, PrivateAddress;
Tom Stellard31209cc2013-07-15 19:00:09 +0000405
Matt Arsenaultbc683832017-09-20 03:43:35 +0000406class LocalLoad <SDPatternOperator op> : LoadFrag <op>, LocalAddress;
407class LocalStore <SDPatternOperator op> : StoreFrag <op>, LocalAddress;
Matt Arsenault3f981402014-09-15 15:41:53 +0000408
Nicolai Haehnle4dc3b2b2019-07-01 17:17:45 +0000409class RegionLoad <SDPatternOperator op> : LoadFrag <op>, RegionAddress;
410class RegionStore <SDPatternOperator op> : StoreFrag <op>, RegionAddress;
411
Matt Arsenaultb81495d2017-09-20 05:01:53 +0000412class GlobalLoad <SDPatternOperator op> : LoadFrag<op>, GlobalLoadAddress;
Matt Arsenaultbc683832017-09-20 03:43:35 +0000413class GlobalStore <SDPatternOperator op> : StoreFrag<op>, GlobalAddress;
Tom Stellard31209cc2013-07-15 19:00:09 +0000414
Matt Arsenaultbc683832017-09-20 03:43:35 +0000415class FlatLoad <SDPatternOperator op> : LoadFrag <op>, FlatLoadAddress;
416class FlatStore <SDPatternOperator op> : StoreFrag <op>, FlatStoreAddress;
417
418class ConstantLoad <SDPatternOperator op> : LoadFrag <op>, ConstantAddress;
419
420
421def load_private : PrivateLoad <load>;
422def az_extloadi8_private : PrivateLoad <az_extloadi8>;
423def sextloadi8_private : PrivateLoad <sextloadi8>;
424def az_extloadi16_private : PrivateLoad <az_extloadi16>;
425def sextloadi16_private : PrivateLoad <sextloadi16>;
426
427def store_private : PrivateStore <store>;
428def truncstorei8_private : PrivateStore<truncstorei8>;
429def truncstorei16_private : PrivateStore <truncstorei16>;
430def store_hi16_private : StoreHi16 <truncstorei16>, PrivateAddress;
431def truncstorei8_hi16_private : StoreHi16<truncstorei8>, PrivateAddress;
432
433
434def load_global : GlobalLoad <load>;
435def sextloadi8_global : GlobalLoad <sextloadi8>;
436def az_extloadi8_global : GlobalLoad <az_extloadi8>;
437def sextloadi16_global : GlobalLoad <sextloadi16>;
438def az_extloadi16_global : GlobalLoad <az_extloadi16>;
439def atomic_load_global : GlobalLoad<atomic_load>;
440
441def store_global : GlobalStore <store>;
Tom Stellarda4b746d2016-07-05 16:10:44 +0000442def truncstorei8_global : GlobalStore <truncstorei8>;
443def truncstorei16_global : GlobalStore <truncstorei16>;
Matt Arsenaultbc683832017-09-20 03:43:35 +0000444def store_atomic_global : GlobalStore<atomic_store>;
445def truncstorei8_hi16_global : StoreHi16 <truncstorei8>, GlobalAddress;
446def truncstorei16_hi16_global : StoreHi16 <truncstorei16>, GlobalAddress;
Tom Stellardd3ee8c12013-08-16 01:12:06 +0000447
Matt Arsenaultbc683832017-09-20 03:43:35 +0000448def load_local : LocalLoad <load>;
449def az_extloadi8_local : LocalLoad <az_extloadi8>;
450def sextloadi8_local : LocalLoad <sextloadi8>;
451def az_extloadi16_local : LocalLoad <az_extloadi16>;
452def sextloadi16_local : LocalLoad <sextloadi16>;
Matt Arsenault3f8e7a32018-06-22 08:39:52 +0000453def atomic_load_32_local : LocalLoad<atomic_load_32>;
454def atomic_load_64_local : LocalLoad<atomic_load_64>;
Matt Arsenaultfcc213f2017-09-20 03:20:09 +0000455
Matt Arsenaultbc683832017-09-20 03:43:35 +0000456def store_local : LocalStore <store>;
457def truncstorei8_local : LocalStore <truncstorei8>;
458def truncstorei16_local : LocalStore <truncstorei16>;
459def store_local_hi16 : StoreHi16 <truncstorei16>, LocalAddress;
460def truncstorei8_local_hi16 : StoreHi16<truncstorei8>, LocalAddress;
Matt Arsenault3f8e7a32018-06-22 08:39:52 +0000461def atomic_store_local : LocalStore <atomic_store>;
Tom Stellardd3ee8c12013-08-16 01:12:06 +0000462
Matt Arsenaultbc683832017-09-20 03:43:35 +0000463def load_align8_local : Aligned8Bytes <
464 (ops node:$ptr), (load_local node:$ptr)
Tom Stellardf3fc5552014-08-22 18:49:35 +0000465>;
466
Farhana Aleena7cb3112018-03-09 17:41:39 +0000467def load_align16_local : Aligned16Bytes <
468 (ops node:$ptr), (load_local node:$ptr)
469>;
470
Matt Arsenaultbc683832017-09-20 03:43:35 +0000471def store_align8_local : Aligned8Bytes <
472 (ops node:$val, node:$ptr), (store_local node:$val, node:$ptr)
Tom Stellardf3fc5552014-08-22 18:49:35 +0000473>;
Matt Arsenault72574102014-06-11 18:08:34 +0000474
Farhana Aleenc6c9dc82018-03-16 18:12:00 +0000475def store_align16_local : Aligned16Bytes <
476 (ops node:$val, node:$ptr), (store_local node:$val, node:$ptr)
477>;
Matt Arsenaultbc683832017-09-20 03:43:35 +0000478
479def load_flat : FlatLoad <load>;
480def az_extloadi8_flat : FlatLoad <az_extloadi8>;
481def sextloadi8_flat : FlatLoad <sextloadi8>;
482def az_extloadi16_flat : FlatLoad <az_extloadi16>;
483def sextloadi16_flat : FlatLoad <sextloadi16>;
484def atomic_load_flat : FlatLoad<atomic_load>;
485
486def store_flat : FlatStore <store>;
487def truncstorei8_flat : FlatStore <truncstorei8>;
488def truncstorei16_flat : FlatStore <truncstorei16>;
489def atomic_store_flat : FlatStore <atomic_store>;
490def truncstorei8_hi16_flat : StoreHi16<truncstorei8>, FlatStoreAddress;
491def truncstorei16_hi16_flat : StoreHi16<truncstorei16>, FlatStoreAddress;
492
493
494def constant_load : ConstantLoad<load>;
495def sextloadi8_constant : ConstantLoad <sextloadi8>;
496def az_extloadi8_constant : ConstantLoad <az_extloadi8>;
497def sextloadi16_constant : ConstantLoad <sextloadi16>;
498def az_extloadi16_constant : ConstantLoad <az_extloadi16>;
499
500
Matt Arsenault72574102014-06-11 18:08:34 +0000501class local_binary_atomic_op<SDNode atomic_op> :
502 PatFrag<(ops node:$ptr, node:$value),
503 (atomic_op node:$ptr, node:$value), [{
Matt Arsenault0da63502018-08-31 05:49:54 +0000504 return cast<MemSDNode>(N)->getAddressSpace() == AMDGPUAS::LOCAL_ADDRESS;
Tom Stellard13c68ef2013-09-05 18:38:09 +0000505}]>;
506
Nicolai Haehnle4dc3b2b2019-07-01 17:17:45 +0000507class region_binary_atomic_op<SDNode atomic_op> :
508 PatFrag<(ops node:$ptr, node:$value),
509 (atomic_op node:$ptr, node:$value), [{
510 return cast<MemSDNode>(N)->getAddressSpace() == AMDGPUAS::REGION_ADDRESS;
511}]>;
512
513
Matt Arsenault72574102014-06-11 18:08:34 +0000514def atomic_swap_local : local_binary_atomic_op<atomic_swap>;
515def atomic_load_add_local : local_binary_atomic_op<atomic_load_add>;
516def atomic_load_sub_local : local_binary_atomic_op<atomic_load_sub>;
517def atomic_load_and_local : local_binary_atomic_op<atomic_load_and>;
518def atomic_load_or_local : local_binary_atomic_op<atomic_load_or>;
519def atomic_load_xor_local : local_binary_atomic_op<atomic_load_xor>;
520def atomic_load_nand_local : local_binary_atomic_op<atomic_load_nand>;
521def atomic_load_min_local : local_binary_atomic_op<atomic_load_min>;
522def atomic_load_max_local : local_binary_atomic_op<atomic_load_max>;
523def atomic_load_umin_local : local_binary_atomic_op<atomic_load_umin>;
524def atomic_load_umax_local : local_binary_atomic_op<atomic_load_umax>;
Aaron Watry372cecf2013-09-06 20:17:42 +0000525
Tom Stellardd3ee8c12013-08-16 01:12:06 +0000526def mskor_global : PatFrag<(ops node:$val, node:$ptr),
527 (AMDGPUstore_mskor node:$val, node:$ptr), [{
Matt Arsenault0da63502018-08-31 05:49:54 +0000528 return cast<MemSDNode>(N)->getAddressSpace() == AMDGPUAS::GLOBAL_ADDRESS;
Tom Stellardd3ee8c12013-08-16 01:12:06 +0000529}]>;
530
Matt Arsenaulta030e262017-10-23 17:16:43 +0000531class AtomicCmpSwapLocal <SDNode cmp_swap_node> : PatFrag<
Tom Stellard381a94a2015-05-12 15:00:49 +0000532 (ops node:$ptr, node:$cmp, node:$swap),
533 (cmp_swap_node node:$ptr, node:$cmp, node:$swap), [{
534 AtomicSDNode *AN = cast<AtomicSDNode>(N);
Matt Arsenault0da63502018-08-31 05:49:54 +0000535 return AN->getAddressSpace() == AMDGPUAS::LOCAL_ADDRESS;
Matt Arsenaulta030e262017-10-23 17:16:43 +0000536}]>;
Matt Arsenaultc793e1d2014-06-11 18:08:48 +0000537
Nicolai Haehnle4dc3b2b2019-07-01 17:17:45 +0000538class AtomicCmpSwapRegion <SDNode cmp_swap_node> : PatFrag<
539 (ops node:$ptr, node:$cmp, node:$swap),
540 (cmp_swap_node node:$ptr, node:$cmp, node:$swap), [{
541 AtomicSDNode *AN = cast<AtomicSDNode>(N);
542 return AN->getAddressSpace() == AMDGPUAS::REGION_ADDRESS;
543}]>;
544
Matt Arsenaulta030e262017-10-23 17:16:43 +0000545def atomic_cmp_swap_local : AtomicCmpSwapLocal <atomic_cmp_swap>;
Matt Arsenaultcaa0ec22014-06-11 18:08:54 +0000546
Jan Vesely206a5102016-12-23 15:34:51 +0000547multiclass global_binary_atomic_op<SDNode atomic_op> {
548 def "" : PatFrag<
549 (ops node:$ptr, node:$value),
550 (atomic_op node:$ptr, node:$value),
Matt Arsenault0da63502018-08-31 05:49:54 +0000551 [{return cast<MemSDNode>(N)->getAddressSpace() == AMDGPUAS::GLOBAL_ADDRESS;}]>;
Tom Stellard7980fc82014-09-25 18:30:26 +0000552
Jan Vesely206a5102016-12-23 15:34:51 +0000553 def _noret : PatFrag<
554 (ops node:$ptr, node:$value),
555 (atomic_op node:$ptr, node:$value),
Matt Arsenault0da63502018-08-31 05:49:54 +0000556 [{return cast<MemSDNode>(N)->getAddressSpace() == AMDGPUAS::GLOBAL_ADDRESS && (SDValue(N, 0).use_empty());}]>;
Tom Stellard7980fc82014-09-25 18:30:26 +0000557
Jan Vesely206a5102016-12-23 15:34:51 +0000558 def _ret : PatFrag<
559 (ops node:$ptr, node:$value),
560 (atomic_op node:$ptr, node:$value),
Matt Arsenault0da63502018-08-31 05:49:54 +0000561 [{return cast<MemSDNode>(N)->getAddressSpace() == AMDGPUAS::GLOBAL_ADDRESS && (!SDValue(N, 0).use_empty());}]>;
Jan Vesely206a5102016-12-23 15:34:51 +0000562}
563
564defm atomic_swap_global : global_binary_atomic_op<atomic_swap>;
565defm atomic_add_global : global_binary_atomic_op<atomic_load_add>;
566defm atomic_and_global : global_binary_atomic_op<atomic_load_and>;
567defm atomic_max_global : global_binary_atomic_op<atomic_load_max>;
568defm atomic_min_global : global_binary_atomic_op<atomic_load_min>;
569defm atomic_or_global : global_binary_atomic_op<atomic_load_or>;
570defm atomic_sub_global : global_binary_atomic_op<atomic_load_sub>;
571defm atomic_umax_global : global_binary_atomic_op<atomic_load_umax>;
572defm atomic_umin_global : global_binary_atomic_op<atomic_load_umin>;
573defm atomic_xor_global : global_binary_atomic_op<atomic_load_xor>;
574
Matt Arsenaultbc683832017-09-20 03:43:35 +0000575// Legacy.
Jan Vesely206a5102016-12-23 15:34:51 +0000576def AMDGPUatomic_cmp_swap_global : PatFrag<
Matt Arsenaultbc683832017-09-20 03:43:35 +0000577 (ops node:$ptr, node:$value),
578 (AMDGPUatomic_cmp_swap node:$ptr, node:$value)>, GlobalAddress;
Jan Vesely206a5102016-12-23 15:34:51 +0000579
580def atomic_cmp_swap_global : PatFrag<
Matt Arsenaultbc683832017-09-20 03:43:35 +0000581 (ops node:$ptr, node:$cmp, node:$value),
582 (atomic_cmp_swap node:$ptr, node:$cmp, node:$value)>, GlobalAddress;
583
Jan Vesely206a5102016-12-23 15:34:51 +0000584
585def atomic_cmp_swap_global_noret : PatFrag<
Matt Arsenaultbc683832017-09-20 03:43:35 +0000586 (ops node:$ptr, node:$cmp, node:$value),
587 (atomic_cmp_swap node:$ptr, node:$cmp, node:$value),
Matt Arsenault0da63502018-08-31 05:49:54 +0000588 [{return cast<MemSDNode>(N)->getAddressSpace() == AMDGPUAS::GLOBAL_ADDRESS && (SDValue(N, 0).use_empty());}]>;
Jan Vesely206a5102016-12-23 15:34:51 +0000589
590def atomic_cmp_swap_global_ret : PatFrag<
Matt Arsenaultbc683832017-09-20 03:43:35 +0000591 (ops node:$ptr, node:$cmp, node:$value),
592 (atomic_cmp_swap node:$ptr, node:$cmp, node:$value),
Matt Arsenault0da63502018-08-31 05:49:54 +0000593 [{return cast<MemSDNode>(N)->getAddressSpace() == AMDGPUAS::GLOBAL_ADDRESS && (!SDValue(N, 0).use_empty());}]>;
Tom Stellard354a43c2016-04-01 18:27:37 +0000594
Tom Stellardb4a313a2014-08-01 00:32:39 +0000595//===----------------------------------------------------------------------===//
596// Misc Pattern Fragments
597//===----------------------------------------------------------------------===//
598
Tom Stellard75aadc22012-12-11 21:25:42 +0000599class Constants {
600int TWO_PI = 0x40c90fdb;
601int PI = 0x40490fdb;
602int TWO_PI_INV = 0x3e22f983;
NAKAMURA Takumi4bb85f92013-10-28 04:07:23 +0000603int FP_UINT_MAX_PLUS_1 = 0x4f800000; // 1 << 32 in floating point encoding
Matt Arsenaultce841302016-12-22 03:05:37 +0000604int FP16_ONE = 0x3C00;
Matt Arsenaultde496c322018-07-30 12:16:58 +0000605int FP16_NEG_ONE = 0xBC00;
Matt Arsenaultaeca2fa2014-05-31 06:47:42 +0000606int FP32_ONE = 0x3f800000;
Matt Arsenault7fb961f2016-07-22 17:01:21 +0000607int FP32_NEG_ONE = 0xbf800000;
Matt Arsenault9cd90712016-04-14 01:42:16 +0000608int FP64_ONE = 0x3ff0000000000000;
Matt Arsenault7fb961f2016-07-22 17:01:21 +0000609int FP64_NEG_ONE = 0xbff0000000000000;
Tom Stellard75aadc22012-12-11 21:25:42 +0000610}
611def CONST : Constants;
612
613def FP_ZERO : PatLeaf <
614 (fpimm),
615 [{return N->getValueAPF().isZero();}]
616>;
617
618def FP_ONE : PatLeaf <
619 (fpimm),
620 [{return N->isExactlyValue(1.0);}]
621>;
622
Matt Arsenaulteeb2a7e2015-01-15 23:58:35 +0000623def FP_HALF : PatLeaf <
624 (fpimm),
625 [{return N->isExactlyValue(0.5);}]
626>;
627
Tom Stellard75aadc22012-12-11 21:25:42 +0000628/* Generic helper patterns for intrinsics */
629/* -------------------------------------- */
630
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000631class POW_Common <AMDGPUInst log_ieee, AMDGPUInst exp_ieee, AMDGPUInst mul>
Matt Arsenault90c75932017-10-03 00:06:41 +0000632 : AMDGPUPat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000633 (fpow f32:$src0, f32:$src1),
634 (exp_ieee (mul f32:$src1, (log_ieee f32:$src0)))
Tom Stellard75aadc22012-12-11 21:25:42 +0000635>;
636
637/* Other helper patterns */
638/* --------------------- */
639
640/* Extract element pattern */
Matt Arsenault530dde42014-02-26 23:00:58 +0000641class Extract_Element <ValueType sub_type, ValueType vec_type, int sub_idx,
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000642 SubRegIndex sub_reg>
Matt Arsenault90c75932017-10-03 00:06:41 +0000643 : AMDGPUPat<
Matt Arsenaultfbd9bbf2015-12-11 19:20:16 +0000644 (sub_type (extractelt vec_type:$src, sub_idx)),
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000645 (EXTRACT_SUBREG $src, sub_reg)
Matt Arsenaultd7047272019-02-08 19:18:01 +0000646>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000647
648/* Insert element pattern */
649class Insert_Element <ValueType elem_type, ValueType vec_type,
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000650 int sub_idx, SubRegIndex sub_reg>
Matt Arsenault90c75932017-10-03 00:06:41 +0000651 : AMDGPUPat <
Matt Arsenaultfbd9bbf2015-12-11 19:20:16 +0000652 (insertelt vec_type:$vec, elem_type:$elem, sub_idx),
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000653 (INSERT_SUBREG $vec, $elem, sub_reg)
Matt Arsenaultd7047272019-02-08 19:18:01 +0000654>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000655
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000656// XXX: Convert to new syntax and use COPY_TO_REG, once the DFAPacketizer
657// can handle COPY instructions.
Tom Stellard75aadc22012-12-11 21:25:42 +0000658// bitconvert pattern
Matt Arsenault90c75932017-10-03 00:06:41 +0000659class BitConvert <ValueType dt, ValueType st, RegisterClass rc> : AMDGPUPat <
Tom Stellard75aadc22012-12-11 21:25:42 +0000660 (dt (bitconvert (st rc:$src0))),
661 (dt rc:$src0)
662>;
663
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000664// XXX: Convert to new syntax and use COPY_TO_REG, once the DFAPacketizer
665// can handle COPY instructions.
Matt Arsenault90c75932017-10-03 00:06:41 +0000666class DwordAddrPat<ValueType vt, RegisterClass rc> : AMDGPUPat <
Tom Stellard75aadc22012-12-11 21:25:42 +0000667 (vt (AMDGPUdwordaddr (vt rc:$addr))),
668 (vt rc:$addr)
669>;
670
Tom Stellard9d10c4c2013-04-19 02:11:06 +0000671// BFI_INT patterns
672
Matt Arsenault7d858d82014-11-02 23:46:54 +0000673multiclass BFIPatterns <Instruction BFI_INT,
674 Instruction LoadImm32,
675 RegisterClass RC64> {
Tom Stellard9d10c4c2013-04-19 02:11:06 +0000676 // Definition from ISA doc:
677 // (y & x) | (z & ~x)
Matt Arsenault90c75932017-10-03 00:06:41 +0000678 def : AMDGPUPat <
Tom Stellard9d10c4c2013-04-19 02:11:06 +0000679 (or (and i32:$y, i32:$x), (and i32:$z, (not i32:$x))),
680 (BFI_INT $x, $y, $z)
681 >;
682
Matt Arsenaulta18b3bc2018-02-07 00:21:34 +0000683 // 64-bit version
684 def : AMDGPUPat <
685 (or (and i64:$y, i64:$x), (and i64:$z, (not i64:$x))),
686 (REG_SEQUENCE RC64,
687 (BFI_INT (i32 (EXTRACT_SUBREG $x, sub0)),
688 (i32 (EXTRACT_SUBREG $y, sub0)),
689 (i32 (EXTRACT_SUBREG $z, sub0))), sub0,
690 (BFI_INT (i32 (EXTRACT_SUBREG $x, sub1)),
691 (i32 (EXTRACT_SUBREG $y, sub1)),
692 (i32 (EXTRACT_SUBREG $z, sub1))), sub1)
693 >;
694
Tom Stellard9d10c4c2013-04-19 02:11:06 +0000695 // SHA-256 Ch function
696 // z ^ (x & (y ^ z))
Matt Arsenault90c75932017-10-03 00:06:41 +0000697 def : AMDGPUPat <
Tom Stellard9d10c4c2013-04-19 02:11:06 +0000698 (xor i32:$z, (and i32:$x, (xor i32:$y, i32:$z))),
699 (BFI_INT $x, $y, $z)
700 >;
701
Matt Arsenaulta18b3bc2018-02-07 00:21:34 +0000702 // 64-bit version
703 def : AMDGPUPat <
704 (xor i64:$z, (and i64:$x, (xor i64:$y, i64:$z))),
705 (REG_SEQUENCE RC64,
706 (BFI_INT (i32 (EXTRACT_SUBREG $x, sub0)),
707 (i32 (EXTRACT_SUBREG $y, sub0)),
708 (i32 (EXTRACT_SUBREG $z, sub0))), sub0,
709 (BFI_INT (i32 (EXTRACT_SUBREG $x, sub1)),
710 (i32 (EXTRACT_SUBREG $y, sub1)),
711 (i32 (EXTRACT_SUBREG $z, sub1))), sub1)
712 >;
713
Matt Arsenault90c75932017-10-03 00:06:41 +0000714 def : AMDGPUPat <
Matt Arsenault6e439652014-06-10 19:00:20 +0000715 (fcopysign f32:$src0, f32:$src1),
Tom Stellard115a6152016-11-10 16:02:37 +0000716 (BFI_INT (LoadImm32 (i32 0x7fffffff)), $src0, $src1)
Matt Arsenault6e439652014-06-10 19:00:20 +0000717 >;
718
Matt Arsenault90c75932017-10-03 00:06:41 +0000719 def : AMDGPUPat <
Konstantin Zhuravlyov7d882752017-01-13 19:49:25 +0000720 (f32 (fcopysign f32:$src0, f64:$src1)),
721 (BFI_INT (LoadImm32 (i32 0x7fffffff)), $src0,
722 (i32 (EXTRACT_SUBREG $src1, sub1)))
723 >;
724
Matt Arsenault90c75932017-10-03 00:06:41 +0000725 def : AMDGPUPat <
Matt Arsenault6e439652014-06-10 19:00:20 +0000726 (f64 (fcopysign f64:$src0, f64:$src1)),
Matt Arsenault7d858d82014-11-02 23:46:54 +0000727 (REG_SEQUENCE RC64,
728 (i32 (EXTRACT_SUBREG $src0, sub0)), sub0,
Tom Stellard115a6152016-11-10 16:02:37 +0000729 (BFI_INT (LoadImm32 (i32 0x7fffffff)),
Matt Arsenault6e439652014-06-10 19:00:20 +0000730 (i32 (EXTRACT_SUBREG $src0, sub1)),
731 (i32 (EXTRACT_SUBREG $src1, sub1))), sub1)
732 >;
Valery Pykhtine55fd412016-10-20 16:17:54 +0000733
Matt Arsenault90c75932017-10-03 00:06:41 +0000734 def : AMDGPUPat <
Valery Pykhtine55fd412016-10-20 16:17:54 +0000735 (f64 (fcopysign f64:$src0, f32:$src1)),
736 (REG_SEQUENCE RC64,
737 (i32 (EXTRACT_SUBREG $src0, sub0)), sub0,
Tom Stellard115a6152016-11-10 16:02:37 +0000738 (BFI_INT (LoadImm32 (i32 0x7fffffff)),
Valery Pykhtine55fd412016-10-20 16:17:54 +0000739 (i32 (EXTRACT_SUBREG $src0, sub1)),
740 $src1), sub1)
741 >;
Tom Stellard9d10c4c2013-04-19 02:11:06 +0000742}
743
Tom Stellardeac65dd2013-05-03 17:21:20 +0000744// SHA-256 Ma patterns
745
746// ((x & z) | (y & (x | z))) -> BFI_INT (XOR x, y), z, y
Matt Arsenaulta18b3bc2018-02-07 00:21:34 +0000747multiclass SHA256MaPattern <Instruction BFI_INT, Instruction XOR, RegisterClass RC64> {
748 def : AMDGPUPat <
749 (or (and i32:$x, i32:$z), (and i32:$y, (or i32:$x, i32:$z))),
750 (BFI_INT (XOR i32:$x, i32:$y), i32:$z, i32:$y)
751 >;
752
753 def : AMDGPUPat <
754 (or (and i64:$x, i64:$z), (and i64:$y, (or i64:$x, i64:$z))),
755 (REG_SEQUENCE RC64,
756 (BFI_INT (XOR (i32 (EXTRACT_SUBREG $x, sub0)),
757 (i32 (EXTRACT_SUBREG $y, sub0))),
758 (i32 (EXTRACT_SUBREG $z, sub0)),
759 (i32 (EXTRACT_SUBREG $y, sub0))), sub0,
760 (BFI_INT (XOR (i32 (EXTRACT_SUBREG $x, sub1)),
761 (i32 (EXTRACT_SUBREG $y, sub1))),
762 (i32 (EXTRACT_SUBREG $z, sub1)),
763 (i32 (EXTRACT_SUBREG $y, sub1))), sub1)
764 >;
765}
Tom Stellardeac65dd2013-05-03 17:21:20 +0000766
Tom Stellard2b971eb2013-05-10 02:09:45 +0000767// Bitfield extract patterns
768
Marek Olsak949f5da2015-03-24 13:40:34 +0000769def IMMZeroBasedBitfieldMask : PatLeaf <(imm), [{
770 return isMask_32(N->getZExtValue());
771}]>;
Tom Stellarda2a4b8e2014-01-23 18:49:33 +0000772
Marek Olsak949f5da2015-03-24 13:40:34 +0000773def IMMPopCount : SDNodeXForm<imm, [{
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000774 return CurDAG->getTargetConstant(countPopulation(N->getZExtValue()), SDLoc(N),
Marek Olsak949f5da2015-03-24 13:40:34 +0000775 MVT::i32);
776}]>;
Tom Stellarda2a4b8e2014-01-23 18:49:33 +0000777
Matt Arsenaulta9e16e62017-02-23 00:23:43 +0000778multiclass BFEPattern <Instruction UBFE, Instruction SBFE, Instruction MOV> {
Matt Arsenault90c75932017-10-03 00:06:41 +0000779 def : AMDGPUPat <
Matt Arsenaulta9e16e62017-02-23 00:23:43 +0000780 (i32 (and (i32 (srl i32:$src, i32:$rshift)), IMMZeroBasedBitfieldMask:$mask)),
781 (UBFE $src, $rshift, (MOV (i32 (IMMPopCount $mask))))
782 >;
783
Roman Lebedev9c17dad2018-06-15 09:56:39 +0000784 // x & ((1 << y) - 1)
785 def : AMDGPUPat <
786 (and i32:$src, (add_oneuse (shl_oneuse 1, i32:$width), -1)),
Jan Vesely6ff58ed2018-07-27 15:00:13 +0000787 (UBFE $src, (MOV (i32 0)), $width)
Roman Lebedev9c17dad2018-06-15 09:56:39 +0000788 >;
789
Roman Lebedevdec562c2018-06-15 09:56:45 +0000790 // x & ~(-1 << y)
791 def : AMDGPUPat <
792 (and i32:$src, (xor_oneuse (shl_oneuse -1, i32:$width), -1)),
Jan Vesely6ff58ed2018-07-27 15:00:13 +0000793 (UBFE $src, (MOV (i32 0)), $width)
Roman Lebedevdec562c2018-06-15 09:56:45 +0000794 >;
795
Roman Lebedevaa8587d2018-06-15 09:56:31 +0000796 // x & (-1 >> (bitwidth - y))
797 def : AMDGPUPat <
798 (and i32:$src, (srl_oneuse -1, (sub 32, i32:$width))),
Jan Vesely6ff58ed2018-07-27 15:00:13 +0000799 (UBFE $src, (MOV (i32 0)), $width)
Roman Lebedevaa8587d2018-06-15 09:56:31 +0000800 >;
801
802 // x << (bitwidth - y) >> (bitwidth - y)
Matt Arsenault90c75932017-10-03 00:06:41 +0000803 def : AMDGPUPat <
Matt Arsenaulta9e16e62017-02-23 00:23:43 +0000804 (srl (shl_oneuse i32:$src, (sub 32, i32:$width)), (sub 32, i32:$width)),
Jan Vesely6ff58ed2018-07-27 15:00:13 +0000805 (UBFE $src, (MOV (i32 0)), $width)
Matt Arsenaulta9e16e62017-02-23 00:23:43 +0000806 >;
807
Matt Arsenault90c75932017-10-03 00:06:41 +0000808 def : AMDGPUPat <
Matt Arsenaulta9e16e62017-02-23 00:23:43 +0000809 (sra (shl_oneuse i32:$src, (sub 32, i32:$width)), (sub 32, i32:$width)),
Jan Vesely6ff58ed2018-07-27 15:00:13 +0000810 (SBFE $src, (MOV (i32 0)), $width)
Matt Arsenaulta9e16e62017-02-23 00:23:43 +0000811 >;
812}
Tom Stellard2b971eb2013-05-10 02:09:45 +0000813
Tom Stellard5643c4a2013-05-20 15:02:19 +0000814// rotr pattern
Matt Arsenault90c75932017-10-03 00:06:41 +0000815class ROTRPattern <Instruction BIT_ALIGN> : AMDGPUPat <
Tom Stellard5643c4a2013-05-20 15:02:19 +0000816 (rotr i32:$src0, i32:$src1),
817 (BIT_ALIGN $src0, $src0, $src1)
818>;
819
Aakanksha Patila992c692018-11-12 21:04:06 +0000820multiclass IntMed3Pat<Instruction med3Inst,
821 SDPatternOperator min,
Matt Arsenaultc89f2912016-03-07 21:54:48 +0000822 SDPatternOperator max,
Matt Arsenault10268f92017-02-27 22:40:39 +0000823 SDPatternOperator min_oneuse,
Aakanksha Patila992c692018-11-12 21:04:06 +0000824 SDPatternOperator max_oneuse,
825 ValueType vt = i32> {
826
Matt Arsenaulte8c03a22019-03-08 20:58:11 +0000827 // This matches 16 permutations of
Aakanksha Patila992c692018-11-12 21:04:06 +0000828 // min(max(a, b), max(min(a, b), c))
829 def : AMDGPUPat <
830 (min (max_oneuse vt:$src0, vt:$src1),
831 (max_oneuse (min_oneuse vt:$src0, vt:$src1), vt:$src2)),
832 (med3Inst vt:$src0, vt:$src1, vt:$src2)
833>;
834
Matt Arsenaulte8c03a22019-03-08 20:58:11 +0000835 // This matches 16 permutations of
Aakanksha Patila992c692018-11-12 21:04:06 +0000836 // max(min(x, y), min(max(x, y), z))
837 def : AMDGPUPat <
Matt Arsenault10268f92017-02-27 22:40:39 +0000838 (max (min_oneuse vt:$src0, vt:$src1),
839 (min_oneuse (max_oneuse vt:$src0, vt:$src1), vt:$src2)),
Matt Arsenaultc89f2912016-03-07 21:54:48 +0000840 (med3Inst $src0, $src1, $src2)
841>;
Aakanksha Patila992c692018-11-12 21:04:06 +0000842}
Matt Arsenaulte8c03a22019-03-08 20:58:11 +0000843
Matt Arsenaulteeb2a7e2015-01-15 23:58:35 +0000844// Special conversion patterns
845
846def cvt_rpi_i32_f32 : PatFrag <
847 (ops node:$src),
Matt Arsenault08ad3282015-01-31 21:28:13 +0000848 (fp_to_sint (ffloor (fadd $src, FP_HALF))),
849 [{ (void) N; return TM.Options.NoNaNsFPMath; }]
Matt Arsenaulteeb2a7e2015-01-15 23:58:35 +0000850>;
851
852def cvt_flr_i32_f32 : PatFrag <
853 (ops node:$src),
Matt Arsenault08ad3282015-01-31 21:28:13 +0000854 (fp_to_sint (ffloor $src)),
855 [{ (void)N; return TM.Options.NoNaNsFPMath; }]
Matt Arsenaulteeb2a7e2015-01-15 23:58:35 +0000856>;
857
Changpeng Fang20fe3d22019-01-15 23:12:36 +0000858let AddedComplexity = 2 in {
Matt Arsenault90c75932017-10-03 00:06:41 +0000859class IMad24Pat<Instruction Inst, bit HasClamp = 0> : AMDGPUPat <
Matt Arsenaulteb260202014-05-22 18:00:15 +0000860 (add (AMDGPUmul_i24 i32:$src0, i32:$src1), i32:$src2),
Dmitry Preobrazhenskyff64aa52017-08-16 13:51:56 +0000861 !if(HasClamp, (Inst $src0, $src1, $src2, (i1 0)),
862 (Inst $src0, $src1, $src2))
Matt Arsenaulteb260202014-05-22 18:00:15 +0000863>;
864
Matt Arsenault90c75932017-10-03 00:06:41 +0000865class UMad24Pat<Instruction Inst, bit HasClamp = 0> : AMDGPUPat <
Matt Arsenaulteb260202014-05-22 18:00:15 +0000866 (add (AMDGPUmul_u24 i32:$src0, i32:$src1), i32:$src2),
Dmitry Preobrazhenskyff64aa52017-08-16 13:51:56 +0000867 !if(HasClamp, (Inst $src0, $src1, $src2, (i1 0)),
868 (Inst $src0, $src1, $src2))
Matt Arsenaulteb260202014-05-22 18:00:15 +0000869>;
Changpeng Fang20fe3d22019-01-15 23:12:36 +0000870} // AddedComplexity.
Matt Arsenaulteb260202014-05-22 18:00:15 +0000871
Matt Arsenault90c75932017-10-03 00:06:41 +0000872class RcpPat<Instruction RcpInst, ValueType vt> : AMDGPUPat <
Matt Arsenaulta0050b02014-06-19 01:19:19 +0000873 (fdiv FP_ONE, vt:$src),
874 (RcpInst $src)
875>;
876
Matt Arsenault90c75932017-10-03 00:06:41 +0000877class RsqPat<Instruction RsqInst, ValueType vt> : AMDGPUPat <
Matt Arsenault0bbcd8b2015-02-14 04:30:08 +0000878 (AMDGPUrcp (fsqrt vt:$src)),
879 (RsqInst $src)
880>;
Matt Arsenault687ec752018-10-22 16:27:27 +0000881
882// Instructions which select to the same v_min_f*
883def fminnum_like : PatFrags<(ops node:$src0, node:$src1),
884 [(fminnum_ieee node:$src0, node:$src1),
885 (fminnum node:$src0, node:$src1)]
886>;
887
888// Instructions which select to the same v_max_f*
889def fmaxnum_like : PatFrags<(ops node:$src0, node:$src1),
890 [(fmaxnum_ieee node:$src0, node:$src1),
891 (fmaxnum node:$src0, node:$src1)]
892>;
893
894def fminnum_like_oneuse : PatFrags<(ops node:$src0, node:$src1),
895 [(fminnum_ieee_oneuse node:$src0, node:$src1),
896 (fminnum_oneuse node:$src0, node:$src1)]
897>;
898
899def fmaxnum_like_oneuse : PatFrags<(ops node:$src0, node:$src1),
900 [(fmaxnum_ieee_oneuse node:$src0, node:$src1),
901 (fmaxnum_oneuse node:$src0, node:$src1)]
902>;