blob: 1f0c2e780a5b8d88d7db622f1652af590d184a69 [file] [log] [blame]
Christian Konig72d5d5c2013-02-21 15:16:44 +00001//===-- SIInstrFormats.td - SI Instruction Encodings ----------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// SI Instruction format definitions.
11//
Tom Stellard75aadc22012-12-11 21:25:42 +000012//===----------------------------------------------------------------------===//
13
Christian Konig72d5d5c2013-02-21 15:16:44 +000014class InstSI <dag outs, dag ins, string asm, list<dag> pattern> :
Tom Stellard0e70de52014-05-16 20:56:45 +000015 AMDGPUInst<outs, ins, asm, pattern>, PredicateControl {
Tom Stellard75aadc22012-12-11 21:25:42 +000016
Christian Konig72d5d5c2013-02-21 15:16:44 +000017 field bits<1> VM_CNT = 0;
18 field bits<1> EXP_CNT = 0;
19 field bits<1> LGKM_CNT = 0;
Matt Arsenaultc5f174d2014-12-01 15:52:46 +000020
21 field bits<1> SALU = 0;
22 field bits<1> VALU = 0;
23
24 field bits<1> SOP1 = 0;
25 field bits<1> SOP2 = 0;
26 field bits<1> SOPC = 0;
27 field bits<1> SOPK = 0;
28 field bits<1> SOPP = 0;
29
Tom Stellard93fabce2013-10-10 17:11:55 +000030 field bits<1> VOP1 = 0;
31 field bits<1> VOP2 = 0;
32 field bits<1> VOP3 = 0;
33 field bits<1> VOPC = 0;
Sam Koltondfa29f72016-03-09 12:29:31 +000034 field bits<1> DPP = 0;
Matt Arsenaultc5f174d2014-12-01 15:52:46 +000035
Matt Arsenaulte2fabd32014-07-29 18:51:56 +000036 field bits<1> MUBUF = 0;
37 field bits<1> MTBUF = 0;
Matt Arsenaultc5f174d2014-12-01 15:52:46 +000038 field bits<1> SMRD = 0;
39 field bits<1> DS = 0;
40 field bits<1> MIMG = 0;
Matt Arsenault3f981402014-09-15 15:41:53 +000041 field bits<1> FLAT = 0;
Michel Danzer494391b2015-02-06 02:51:20 +000042 field bits<1> WQM = 0;
Tom Stellarda77c3f72015-05-12 18:59:17 +000043 field bits<1> VGPRSpill = 0;
Tom Stellard75aadc22012-12-11 21:25:42 +000044
Tom Stellard88e0b252015-10-06 15:57:53 +000045 // This bit tells the assembler to use the 32-bit encoding in case it
46 // is unable to infer the encoding from the operands.
47 field bits<1> VOPAsmPrefer32Bit = 0;
48
Matt Arsenaulte2fabd32014-07-29 18:51:56 +000049 // These need to be kept in sync with the enum in SIInstrFlags.
Christian Konig72d5d5c2013-02-21 15:16:44 +000050 let TSFlags{0} = VM_CNT;
51 let TSFlags{1} = EXP_CNT;
52 let TSFlags{2} = LGKM_CNT;
Matt Arsenaultc5f174d2014-12-01 15:52:46 +000053
54 let TSFlags{3} = SALU;
55 let TSFlags{4} = VALU;
56
57 let TSFlags{5} = SOP1;
58 let TSFlags{6} = SOP2;
59 let TSFlags{7} = SOPC;
60 let TSFlags{8} = SOPK;
61 let TSFlags{9} = SOPP;
62
63 let TSFlags{10} = VOP1;
64 let TSFlags{11} = VOP2;
65 let TSFlags{12} = VOP3;
66 let TSFlags{13} = VOPC;
Sam Koltondfa29f72016-03-09 12:29:31 +000067 let TSFlags{14} = DPP;
Matt Arsenaultc5f174d2014-12-01 15:52:46 +000068
Sam Koltondfa29f72016-03-09 12:29:31 +000069 let TSFlags{15} = MUBUF;
70 let TSFlags{16} = MTBUF;
71 let TSFlags{17} = SMRD;
72 let TSFlags{18} = DS;
73 let TSFlags{19} = MIMG;
74 let TSFlags{20} = FLAT;
75 let TSFlags{21} = WQM;
76 let TSFlags{22} = VGPRSpill;
77 let TSFlags{23} = VOPAsmPrefer32Bit;
Matt Arsenaultcb0ac3d2014-09-26 17:54:59 +000078
Tom Stellardae38f302015-01-14 01:13:19 +000079 let SchedRW = [Write32Bit];
Tom Stellarde1818af2016-02-18 03:42:32 +000080
81 field bits<1> DisableSIDecoder = 0;
82 field bits<1> DisableVIDecoder = 0;
83 field bits<1> DisableDecoder = 0;
84
85 let isAsmParserOnly = !if(!eq(DisableDecoder{0}, {0}), 0, 1);
Tom Stellard75aadc22012-12-11 21:25:42 +000086}
87
Tom Stellarde5a1cda2014-07-21 17:44:28 +000088class Enc32 {
Christian Konig72d5d5c2013-02-21 15:16:44 +000089 field bits<32> Inst;
Tom Stellarde5a1cda2014-07-21 17:44:28 +000090 int Size = 4;
Tom Stellard75aadc22012-12-11 21:25:42 +000091}
92
Tom Stellarde5a1cda2014-07-21 17:44:28 +000093class Enc64 {
Christian Konig72d5d5c2013-02-21 15:16:44 +000094 field bits<64> Inst;
Tom Stellarde5a1cda2014-07-21 17:44:28 +000095 int Size = 8;
Tom Stellard75aadc22012-12-11 21:25:42 +000096}
97
Tom Stellardc0503922015-03-12 21:34:22 +000098class VOPDstOperand <RegisterClass rc> : RegisterOperand <rc, "printVOPDst">;
Tom Stellardc0503922015-03-12 21:34:22 +000099
Marek Olsak5df00d62014-12-07 12:18:57 +0000100let Uses = [EXEC] in {
101
Marek Olsakdc4d2022015-01-15 18:42:44 +0000102class VOPAnyCommon <dag outs, dag ins, string asm, list<dag> pattern> :
103 InstSI <outs, ins, asm, pattern> {
Marek Olsak5df00d62014-12-07 12:18:57 +0000104
Marek Olsak5df00d62014-12-07 12:18:57 +0000105 let mayLoad = 0;
106 let mayStore = 0;
107 let hasSideEffects = 0;
108 let UseNamedOperandTable = 1;
Marek Olsak5df00d62014-12-07 12:18:57 +0000109 let VALU = 1;
Marek Olsakdc4d2022015-01-15 18:42:44 +0000110}
111
112class VOPCCommon <dag ins, string asm, list<dag> pattern> :
Matt Arsenault46359152015-08-08 00:41:48 +0000113 VOPAnyCommon <(outs), ins, asm, pattern> {
Marek Olsakdc4d2022015-01-15 18:42:44 +0000114
Marek Olsakdc4d2022015-01-15 18:42:44 +0000115 let VOPC = 1;
Marek Olsak5df00d62014-12-07 12:18:57 +0000116 let Size = 4;
Matt Arsenault46359152015-08-08 00:41:48 +0000117 let Defs = [VCC];
Marek Olsak5df00d62014-12-07 12:18:57 +0000118}
119
Tom Stellard94d2e992014-10-07 23:51:34 +0000120class VOP1Common <dag outs, dag ins, string asm, list<dag> pattern> :
Marek Olsakdc4d2022015-01-15 18:42:44 +0000121 VOPAnyCommon <outs, ins, asm, pattern> {
122
Tom Stellard94d2e992014-10-07 23:51:34 +0000123 let VOP1 = 1;
Marek Olsak5df00d62014-12-07 12:18:57 +0000124 let Size = 4;
125}
126
127class VOP2Common <dag outs, dag ins, string asm, list<dag> pattern> :
Marek Olsakdc4d2022015-01-15 18:42:44 +0000128 VOPAnyCommon <outs, ins, asm, pattern> {
Marek Olsak5df00d62014-12-07 12:18:57 +0000129
Marek Olsak5df00d62014-12-07 12:18:57 +0000130 let VOP2 = 1;
Marek Olsak5df00d62014-12-07 12:18:57 +0000131 let Size = 4;
Tom Stellard94d2e992014-10-07 23:51:34 +0000132}
133
Tom Stellarda90b9522016-02-11 03:28:15 +0000134class VOP3Common <dag outs, dag ins, string asm, list<dag> pattern, bit HasMods = 0, bit VOP3Only = 0> :
Marek Olsakdc4d2022015-01-15 18:42:44 +0000135 VOPAnyCommon <outs, ins, asm, pattern> {
Tom Stellard092f3322014-06-17 19:34:46 +0000136
Tom Stellardb4a313a2014-08-01 00:32:39 +0000137 // Using complex patterns gives VOP3 patterns a very high complexity rating,
138 // but standalone patterns are almost always prefered, so we need to adjust the
139 // priority lower. The goal is to use a high number to reduce complexity to
140 // zero (or less than zero).
141 let AddedComplexity = -1000;
142
Tom Stellard092f3322014-06-17 19:34:46 +0000143 let VOP3 = 1;
Tom Stellardd7e6f132015-04-08 01:09:26 +0000144 let VALU = 1;
145
Tom Stellarda90b9522016-02-11 03:28:15 +0000146 let AsmMatchConverter =
147 !if(!eq(VOP3Only,1),
148 "cvtVOP3_only",
149 !if(!eq(HasMods,1), "cvtVOP3_2_mod", "cvtVOP3_2_nomod"));
Tom Stellardd7e6f132015-04-08 01:09:26 +0000150 let isCodeGenOnly = 0;
151
Tom Stellardbda32c92014-07-21 17:44:29 +0000152 int Size = 8;
Matt Arsenault1d36b712015-09-26 05:06:48 +0000153
154 // Because SGPRs may be allowed if there are multiple operands, we
155 // need a post-isel hook to insert copies in order to avoid
156 // violating constant bus requirements.
157 let hasPostISelHook = 1;
Tom Stellard092f3322014-06-17 19:34:46 +0000158}
159
Marek Olsak5df00d62014-12-07 12:18:57 +0000160} // End Uses = [EXEC]
161
Christian Konig72d5d5c2013-02-21 15:16:44 +0000162//===----------------------------------------------------------------------===//
163// Scalar operations
164//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +0000165
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000166class SOP1e <bits<8> op> : Enc32 {
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000167 bits<7> sdst;
Valery Pykhtin0c6293d2016-03-06 10:31:44 +0000168 bits<8> src0;
Tom Stellard75aadc22012-12-11 21:25:42 +0000169
Valery Pykhtin0c6293d2016-03-06 10:31:44 +0000170 let Inst{7-0} = src0;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000171 let Inst{15-8} = op;
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000172 let Inst{22-16} = sdst;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000173 let Inst{31-23} = 0x17d; //encoding;
Christian Konige3cba882013-02-16 11:28:02 +0000174}
175
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000176class SOP2e <bits<7> op> : Enc32 {
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000177 bits<7> sdst;
Valery Pykhtin0c6293d2016-03-06 10:31:44 +0000178 bits<8> src0;
179 bits<8> src1;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000180
Valery Pykhtin0c6293d2016-03-06 10:31:44 +0000181 let Inst{7-0} = src0;
182 let Inst{15-8} = src1;
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000183 let Inst{22-16} = sdst;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000184 let Inst{29-23} = op;
185 let Inst{31-30} = 0x2; // encoding
Christian Konig72d5d5c2013-02-21 15:16:44 +0000186}
187
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000188class SOPCe <bits<7> op> : Enc32 {
Valery Pykhtin0c6293d2016-03-06 10:31:44 +0000189 bits<8> src0;
190 bits<8> src1;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000191
Valery Pykhtin0c6293d2016-03-06 10:31:44 +0000192 let Inst{7-0} = src0;
193 let Inst{15-8} = src1;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000194 let Inst{22-16} = op;
195 let Inst{31-23} = 0x17e;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000196}
197
198class SOPKe <bits<5> op> : Enc32 {
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000199 bits <7> sdst;
200 bits <16> simm16;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000201
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000202 let Inst{15-0} = simm16;
203 let Inst{22-16} = sdst;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000204 let Inst{27-23} = op;
205 let Inst{31-28} = 0xb; //encoding
206}
207
Tom Stellard8980dc32015-04-08 01:09:22 +0000208class SOPK64e <bits<5> op> : Enc64 {
209 bits <7> sdst = 0;
210 bits <16> simm16;
211 bits <32> imm;
212
213 let Inst{15-0} = simm16;
214 let Inst{22-16} = sdst;
215 let Inst{27-23} = op;
216 let Inst{31-28} = 0xb;
217
218 let Inst{63-32} = imm;
219}
220
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000221class SOPPe <bits<7> op> : Enc32 {
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000222 bits <16> simm16;
223
224 let Inst{15-0} = simm16;
225 let Inst{22-16} = op;
226 let Inst{31-23} = 0x17f; // encoding
227}
228
229class SMRDe <bits<5> op, bits<1> imm> : Enc32 {
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000230 bits<7> sdst;
231 bits<7> sbase;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000232
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000233 let Inst{8} = imm;
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000234 let Inst{14-9} = sbase{6-1};
235 let Inst{21-15} = sdst;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000236 let Inst{26-22} = op;
237 let Inst{31-27} = 0x18; //encoding
238}
239
Valery Pykhtina4db2242016-03-10 13:06:08 +0000240class SMRD_IMMe <bits<5> op> : SMRDe<op, 1> {
241 bits<8> offset;
242 let Inst{7-0} = offset;
243}
244
245class SMRD_SOFFe <bits<5> op> : SMRDe<op, 0> {
246 bits<8> soff;
247 let Inst{7-0} = soff;
248}
249
250
251
Tom Stellarddee26a22015-08-06 19:28:30 +0000252class SMRD_IMMe_ci <bits<5> op> : Enc64 {
253 bits<7> sdst;
254 bits<7> sbase;
255 bits<32> offset;
256
257 let Inst{7-0} = 0xff;
258 let Inst{8} = 0;
259 let Inst{14-9} = sbase{6-1};
260 let Inst{21-15} = sdst;
Tom Stellard217361c2015-08-06 19:28:38 +0000261 let Inst{26-22} = op;
262 let Inst{31-27} = 0x18; //encoding
Tom Stellarddee26a22015-08-06 19:28:30 +0000263 let Inst{63-32} = offset;
264}
265
Tom Stellardae38f302015-01-14 01:13:19 +0000266let SchedRW = [WriteSALU] in {
Marek Olsak5df00d62014-12-07 12:18:57 +0000267class SOP1 <dag outs, dag ins, string asm, list<dag> pattern> :
268 InstSI<outs, ins, asm, pattern> {
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000269 let mayLoad = 0;
270 let mayStore = 0;
271 let hasSideEffects = 0;
Tom Stellardd7e6f132015-04-08 01:09:26 +0000272 let isCodeGenOnly = 0;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000273 let SALU = 1;
Matt Arsenaultc5f174d2014-12-01 15:52:46 +0000274 let SOP1 = 1;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000275}
276
Marek Olsak5df00d62014-12-07 12:18:57 +0000277class SOP2 <dag outs, dag ins, string asm, list<dag> pattern> :
278 InstSI <outs, ins, asm, pattern> {
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000279
280 let mayLoad = 0;
281 let mayStore = 0;
282 let hasSideEffects = 0;
Tom Stellardd7e6f132015-04-08 01:09:26 +0000283 let isCodeGenOnly = 0;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000284 let SALU = 1;
Matt Arsenaultc5f174d2014-12-01 15:52:46 +0000285 let SOP2 = 1;
Matt Arsenault69612d62014-09-24 02:17:06 +0000286
287 let UseNamedOperandTable = 1;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000288}
289
290class SOPC <bits<7> op, dag outs, dag ins, string asm, list<dag> pattern> :
291 InstSI<outs, ins, asm, pattern>, SOPCe <op> {
Christian Konig72d5d5c2013-02-21 15:16:44 +0000292
Christian Konig72d5d5c2013-02-21 15:16:44 +0000293 let mayLoad = 0;
294 let mayStore = 0;
295 let hasSideEffects = 0;
Tom Stellard82166022013-11-13 23:36:37 +0000296 let SALU = 1;
Matt Arsenaultc5f174d2014-12-01 15:52:46 +0000297 let SOPC = 1;
Tom Stellardd7e6f132015-04-08 01:09:26 +0000298 let isCodeGenOnly = 0;
Matt Arsenault4c0487b2015-08-05 16:42:54 +0000299 let Defs = [SCC];
Matt Arsenault69612d62014-09-24 02:17:06 +0000300
301 let UseNamedOperandTable = 1;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000302}
303
Marek Olsak5df00d62014-12-07 12:18:57 +0000304class SOPK <dag outs, dag ins, string asm, list<dag> pattern> :
305 InstSI <outs, ins , asm, pattern> {
Christian Konig72d5d5c2013-02-21 15:16:44 +0000306
307 let mayLoad = 0;
308 let mayStore = 0;
309 let hasSideEffects = 0;
Tom Stellard82166022013-11-13 23:36:37 +0000310 let SALU = 1;
Matt Arsenaultc5f174d2014-12-01 15:52:46 +0000311 let SOPK = 1;
Matt Arsenault69612d62014-09-24 02:17:06 +0000312
313 let UseNamedOperandTable = 1;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000314}
315
Tom Stellard9d7ddd52014-11-14 14:08:00 +0000316class SOPP <bits<7> op, dag ins, string asm, list<dag> pattern = []> :
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000317 InstSI <(outs), ins, asm, pattern >, SOPPe <op> {
Christian Konig72d5d5c2013-02-21 15:16:44 +0000318
319 let mayLoad = 0;
320 let mayStore = 0;
321 let hasSideEffects = 0;
Tom Stellard82166022013-11-13 23:36:37 +0000322 let SALU = 1;
Matt Arsenaultc5f174d2014-12-01 15:52:46 +0000323 let SOPP = 1;
Matt Arsenault69612d62014-09-24 02:17:06 +0000324
325 let UseNamedOperandTable = 1;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000326}
327
Tom Stellardae38f302015-01-14 01:13:19 +0000328} // let SchedRW = [WriteSALU]
329
Tom Stellardc470c962014-10-01 14:44:42 +0000330class SMRD <dag outs, dag ins, string asm, list<dag> pattern> :
331 InstSI<outs, ins, asm, pattern> {
Christian Konig72d5d5c2013-02-21 15:16:44 +0000332
333 let LGKM_CNT = 1;
Michel Danzer20680b12013-08-16 16:19:24 +0000334 let SMRD = 1;
Matt Arsenault0040f182014-07-29 18:51:54 +0000335 let mayStore = 0;
336 let mayLoad = 1;
Matt Arsenault9a072c12014-11-18 23:57:33 +0000337 let hasSideEffects = 0;
Matt Arsenault0040f182014-07-29 18:51:54 +0000338 let UseNamedOperandTable = 1;
Tom Stellardae38f302015-01-14 01:13:19 +0000339 let SchedRW = [WriteSMEM];
Christian Konig72d5d5c2013-02-21 15:16:44 +0000340}
341
342//===----------------------------------------------------------------------===//
343// Vector ALU operations
344//===----------------------------------------------------------------------===//
Christian Konig72d5d5c2013-02-21 15:16:44 +0000345
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000346class VOP1e <bits<8> op> : Enc32 {
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000347 bits<8> vdst;
348 bits<9> src0;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000349
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000350 let Inst{8-0} = src0;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000351 let Inst{16-9} = op;
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000352 let Inst{24-17} = vdst;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000353 let Inst{31-25} = 0x3f; //encoding
Christian Konig72d5d5c2013-02-21 15:16:44 +0000354}
355
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000356class VOP2e <bits<6> op> : Enc32 {
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000357 bits<8> vdst;
358 bits<9> src0;
Marek Olsak9b8f32e2015-02-18 22:12:45 +0000359 bits<8> src1;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000360
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000361 let Inst{8-0} = src0;
Marek Olsak9b8f32e2015-02-18 22:12:45 +0000362 let Inst{16-9} = src1;
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000363 let Inst{24-17} = vdst;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000364 let Inst{30-25} = op;
365 let Inst{31} = 0x0; //encoding
Christian Konig72d5d5c2013-02-21 15:16:44 +0000366}
367
Matt Arsenault70120fa2015-02-21 21:29:00 +0000368class VOP2_MADKe <bits<6> op> : Enc64 {
369
370 bits<8> vdst;
371 bits<9> src0;
Valery Pykhtin5b3559c2016-04-01 13:13:12 +0000372 bits<8> src1;
373 bits<32> imm;
Matt Arsenault70120fa2015-02-21 21:29:00 +0000374
375 let Inst{8-0} = src0;
Valery Pykhtin5b3559c2016-04-01 13:13:12 +0000376 let Inst{16-9} = src1;
Matt Arsenault70120fa2015-02-21 21:29:00 +0000377 let Inst{24-17} = vdst;
378 let Inst{30-25} = op;
379 let Inst{31} = 0x0; // encoding
Valery Pykhtin5b3559c2016-04-01 13:13:12 +0000380 let Inst{63-32} = imm;
Matt Arsenault70120fa2015-02-21 21:29:00 +0000381}
382
Tom Stellardcc4c8712016-02-16 18:14:56 +0000383class VOP3a <bits<9> op> : Enc64 {
Vincent Lejeune94af31f2014-05-10 19:18:33 +0000384 bits<2> src0_modifiers;
Tom Stellard459a79a2013-05-20 15:02:08 +0000385 bits<9> src0;
Vincent Lejeune94af31f2014-05-10 19:18:33 +0000386 bits<2> src1_modifiers;
Tom Stellard459a79a2013-05-20 15:02:08 +0000387 bits<9> src1;
Vincent Lejeune94af31f2014-05-10 19:18:33 +0000388 bits<2> src2_modifiers;
Tom Stellard459a79a2013-05-20 15:02:08 +0000389 bits<9> src2;
Tom Stellard459a79a2013-05-20 15:02:08 +0000390 bits<1> clamp;
391 bits<2> omod;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000392
Vincent Lejeune94af31f2014-05-10 19:18:33 +0000393 let Inst{8} = src0_modifiers{1};
394 let Inst{9} = src1_modifiers{1};
395 let Inst{10} = src2_modifiers{1};
Tom Stellard459a79a2013-05-20 15:02:08 +0000396 let Inst{11} = clamp;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000397 let Inst{25-17} = op;
398 let Inst{31-26} = 0x34; //encoding
Tom Stellard459a79a2013-05-20 15:02:08 +0000399 let Inst{40-32} = src0;
400 let Inst{49-41} = src1;
401 let Inst{58-50} = src2;
402 let Inst{60-59} = omod;
Vincent Lejeune94af31f2014-05-10 19:18:33 +0000403 let Inst{61} = src0_modifiers{0};
404 let Inst{62} = src1_modifiers{0};
405 let Inst{63} = src2_modifiers{0};
Christian Konig72d5d5c2013-02-21 15:16:44 +0000406}
407
Tom Stellardcc4c8712016-02-16 18:14:56 +0000408class VOP3e <bits<9> op> : VOP3a <op> {
409 bits<8> vdst;
410
411 let Inst{7-0} = vdst;
412}
413
414// Encoding used for VOPC instructions encoded as VOP3
415// Differs from VOP3e by destination name (sdst) as VOPC doesn't have vector dst
416class VOP3ce <bits<9> op> : VOP3a <op> {
417 bits<8> sdst;
418
419 let Inst{7-0} = sdst;
420}
421
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000422class VOP3be <bits<9> op> : Enc64 {
Matt Arsenault1bcc8cb2015-02-14 03:54:29 +0000423 bits<8> vdst;
Vincent Lejeune94af31f2014-05-10 19:18:33 +0000424 bits<2> src0_modifiers;
Tom Stellard459a79a2013-05-20 15:02:08 +0000425 bits<9> src0;
Vincent Lejeune94af31f2014-05-10 19:18:33 +0000426 bits<2> src1_modifiers;
Tom Stellard459a79a2013-05-20 15:02:08 +0000427 bits<9> src1;
Vincent Lejeune94af31f2014-05-10 19:18:33 +0000428 bits<2> src2_modifiers;
Tom Stellard459a79a2013-05-20 15:02:08 +0000429 bits<9> src2;
430 bits<7> sdst;
431 bits<2> omod;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000432
Matt Arsenault1bcc8cb2015-02-14 03:54:29 +0000433 let Inst{7-0} = vdst;
Tom Stellard459a79a2013-05-20 15:02:08 +0000434 let Inst{14-8} = sdst;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000435 let Inst{25-17} = op;
436 let Inst{31-26} = 0x34; //encoding
Tom Stellard459a79a2013-05-20 15:02:08 +0000437 let Inst{40-32} = src0;
438 let Inst{49-41} = src1;
439 let Inst{58-50} = src2;
440 let Inst{60-59} = omod;
Vincent Lejeune94af31f2014-05-10 19:18:33 +0000441 let Inst{61} = src0_modifiers{0};
442 let Inst{62} = src1_modifiers{0};
443 let Inst{63} = src2_modifiers{0};
Christian Konig72d5d5c2013-02-21 15:16:44 +0000444}
445
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000446class VOPCe <bits<8> op> : Enc32 {
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000447 bits<9> src0;
Valery Pykhtina7f480b2016-03-11 14:53:28 +0000448 bits<8> src1;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000449
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000450 let Inst{8-0} = src0;
Valery Pykhtina7f480b2016-03-11 14:53:28 +0000451 let Inst{16-9} = src1;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000452 let Inst{24-17} = op;
453 let Inst{31-25} = 0x3e;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000454}
455
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000456class VINTRPe <bits<2> op> : Enc32 {
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000457 bits<8> vdst;
458 bits<8> vsrc;
459 bits<2> attrchan;
460 bits<6> attr;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000461
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000462 let Inst{7-0} = vsrc;
463 let Inst{9-8} = attrchan;
464 let Inst{15-10} = attr;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000465 let Inst{17-16} = op;
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000466 let Inst{25-18} = vdst;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000467 let Inst{31-26} = 0x32; // encoding
Christian Konige3cba882013-02-16 11:28:02 +0000468}
469
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000470class DSe <bits<8> op> : Enc64 {
Michel Danzer1c454302013-07-10 16:36:43 +0000471 bits<8> vdst;
472 bits<1> gds;
473 bits<8> addr;
474 bits<8> data0;
475 bits<8> data1;
476 bits<8> offset0;
477 bits<8> offset1;
478
479 let Inst{7-0} = offset0;
480 let Inst{15-8} = offset1;
481 let Inst{17} = gds;
482 let Inst{25-18} = op;
483 let Inst{31-26} = 0x36; //encoding
484 let Inst{39-32} = addr;
485 let Inst{47-40} = data0;
486 let Inst{55-48} = data1;
487 let Inst{63-56} = vdst;
Michel Danzer1c454302013-07-10 16:36:43 +0000488}
489
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000490class MUBUFe <bits<7> op> : Enc64 {
Tom Stellard6db08eb2013-04-05 23:31:44 +0000491 bits<12> offset;
492 bits<1> offen;
493 bits<1> idxen;
494 bits<1> glc;
495 bits<1> addr64;
496 bits<1> lds;
497 bits<8> vaddr;
498 bits<8> vdata;
499 bits<7> srsrc;
500 bits<1> slc;
501 bits<1> tfe;
502 bits<8> soffset;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000503
Tom Stellard6db08eb2013-04-05 23:31:44 +0000504 let Inst{11-0} = offset;
505 let Inst{12} = offen;
506 let Inst{13} = idxen;
507 let Inst{14} = glc;
508 let Inst{15} = addr64;
509 let Inst{16} = lds;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000510 let Inst{24-18} = op;
511 let Inst{31-26} = 0x38; //encoding
Tom Stellard6db08eb2013-04-05 23:31:44 +0000512 let Inst{39-32} = vaddr;
513 let Inst{47-40} = vdata;
514 let Inst{52-48} = srsrc{6-2};
515 let Inst{54} = slc;
516 let Inst{55} = tfe;
517 let Inst{63-56} = soffset;
Christian Konige3cba882013-02-16 11:28:02 +0000518}
519
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000520class MTBUFe <bits<3> op> : Enc64 {
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000521 bits<8> vdata;
522 bits<12> offset;
523 bits<1> offen;
524 bits<1> idxen;
525 bits<1> glc;
526 bits<1> addr64;
527 bits<4> dfmt;
528 bits<3> nfmt;
529 bits<8> vaddr;
530 bits<7> srsrc;
531 bits<1> slc;
532 bits<1> tfe;
533 bits<8> soffset;
Christian Konige3cba882013-02-16 11:28:02 +0000534
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000535 let Inst{11-0} = offset;
536 let Inst{12} = offen;
537 let Inst{13} = idxen;
538 let Inst{14} = glc;
539 let Inst{15} = addr64;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000540 let Inst{18-16} = op;
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000541 let Inst{22-19} = dfmt;
542 let Inst{25-23} = nfmt;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000543 let Inst{31-26} = 0x3a; //encoding
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000544 let Inst{39-32} = vaddr;
545 let Inst{47-40} = vdata;
546 let Inst{52-48} = srsrc{6-2};
547 let Inst{54} = slc;
548 let Inst{55} = tfe;
549 let Inst{63-56} = soffset;
Christian Konige3cba882013-02-16 11:28:02 +0000550}
551
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000552class MIMGe <bits<7> op> : Enc64 {
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000553 bits<8> vdata;
554 bits<4> dmask;
555 bits<1> unorm;
556 bits<1> glc;
557 bits<1> da;
558 bits<1> r128;
559 bits<1> tfe;
560 bits<1> lwe;
561 bits<1> slc;
562 bits<8> vaddr;
563 bits<7> srsrc;
564 bits<7> ssamp;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000565
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000566 let Inst{11-8} = dmask;
567 let Inst{12} = unorm;
568 let Inst{13} = glc;
569 let Inst{14} = da;
570 let Inst{15} = r128;
571 let Inst{16} = tfe;
572 let Inst{17} = lwe;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000573 let Inst{24-18} = op;
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000574 let Inst{25} = slc;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000575 let Inst{31-26} = 0x3c;
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000576 let Inst{39-32} = vaddr;
577 let Inst{47-40} = vdata;
578 let Inst{52-48} = srsrc{6-2};
579 let Inst{57-53} = ssamp{6-2};
Christian Konig72d5d5c2013-02-21 15:16:44 +0000580}
581
Matt Arsenault3f981402014-09-15 15:41:53 +0000582class FLATe<bits<7> op> : Enc64 {
583 bits<8> addr;
584 bits<8> data;
585 bits<8> vdst;
586 bits<1> slc;
587 bits<1> glc;
588 bits<1> tfe;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000589
Matt Arsenault3f981402014-09-15 15:41:53 +0000590 // 15-0 is reserved.
591 let Inst{16} = glc;
592 let Inst{17} = slc;
593 let Inst{24-18} = op;
594 let Inst{31-26} = 0x37; // Encoding.
595 let Inst{39-32} = addr;
596 let Inst{47-40} = data;
597 // 54-48 is reserved.
598 let Inst{55} = tfe;
599 let Inst{63-56} = vdst;
600}
601
602class EXPe : Enc64 {
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000603 bits<4> en;
604 bits<6> tgt;
605 bits<1> compr;
606 bits<1> done;
607 bits<1> vm;
608 bits<8> vsrc0;
609 bits<8> vsrc1;
610 bits<8> vsrc2;
611 bits<8> vsrc3;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000612
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000613 let Inst{3-0} = en;
614 let Inst{9-4} = tgt;
615 let Inst{10} = compr;
616 let Inst{11} = done;
617 let Inst{12} = vm;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000618 let Inst{31-26} = 0x3e;
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000619 let Inst{39-32} = vsrc0;
620 let Inst{47-40} = vsrc1;
621 let Inst{55-48} = vsrc2;
622 let Inst{63-56} = vsrc3;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000623}
624
625let Uses = [EXEC] in {
626
627class VOP1 <bits<8> op, dag outs, dag ins, string asm, list<dag> pattern> :
Tom Stellard94d2e992014-10-07 23:51:34 +0000628 VOP1Common <outs, ins, asm, pattern>,
Tom Stellardd7e6f132015-04-08 01:09:26 +0000629 VOP1e<op> {
630 let isCodeGenOnly = 0;
631}
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000632
633class VOP2 <bits<6> op, dag outs, dag ins, string asm, list<dag> pattern> :
Tom Stellardd7e6f132015-04-08 01:09:26 +0000634 VOP2Common <outs, ins, asm, pattern>, VOP2e<op> {
635 let isCodeGenOnly = 0;
636}
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000637
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000638class VOPC <bits<8> op, dag ins, string asm, list<dag> pattern> :
Marek Olsak5df00d62014-12-07 12:18:57 +0000639 VOPCCommon <ins, asm, pattern>, VOPCe <op>;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000640
Marek Olsak5df00d62014-12-07 12:18:57 +0000641class VINTRPCommon <dag outs, dag ins, string asm, list<dag> pattern> :
642 InstSI <outs, ins, asm, pattern> {
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000643 let mayLoad = 1;
644 let mayStore = 0;
Matt Arsenault9a072c12014-11-18 23:57:33 +0000645 let hasSideEffects = 0;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000646}
647
648} // End Uses = [EXEC]
649
650//===----------------------------------------------------------------------===//
651// Vector I/O operations
652//===----------------------------------------------------------------------===//
653
Marek Olsak5df00d62014-12-07 12:18:57 +0000654class DS <dag outs, dag ins, string asm, list<dag> pattern> :
655 InstSI <outs, ins, asm, pattern> {
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000656
657 let LGKM_CNT = 1;
Matt Arsenaultc5f174d2014-12-01 15:52:46 +0000658 let DS = 1;
Matt Arsenault1eb18302014-07-29 21:00:56 +0000659 let UseNamedOperandTable = 1;
Matt Arsenault80f766a2015-09-10 01:23:28 +0000660 let Uses = [M0, EXEC];
Tom Stellardcf051f42015-03-09 18:49:45 +0000661
662 // Most instruction load and store data, so set this as the default.
663 let mayLoad = 1;
664 let mayStore = 1;
665
666 let hasSideEffects = 0;
Tom Stellardd7e6f132015-04-08 01:09:26 +0000667 let AsmMatchConverter = "cvtDS";
Tom Stellardae38f302015-01-14 01:13:19 +0000668 let SchedRW = [WriteLDS];
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000669}
670
Marek Olsak5df00d62014-12-07 12:18:57 +0000671class MUBUF <dag outs, dag ins, string asm, list<dag> pattern> :
672 InstSI<outs, ins, asm, pattern> {
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000673
674 let VM_CNT = 1;
675 let EXP_CNT = 1;
Matt Arsenaulte2fabd32014-07-29 18:51:56 +0000676 let MUBUF = 1;
Matt Arsenault80f766a2015-09-10 01:23:28 +0000677 let Uses = [EXEC];
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000678
Matt Arsenault9a072c12014-11-18 23:57:33 +0000679 let hasSideEffects = 0;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000680 let UseNamedOperandTable = 1;
Tom Stellardd7e6f132015-04-08 01:09:26 +0000681 let AsmMatchConverter = "cvtMubuf";
Tom Stellardae38f302015-01-14 01:13:19 +0000682 let SchedRW = [WriteVMEM];
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000683}
684
Tom Stellard0c238c22014-10-01 14:44:43 +0000685class MTBUF <dag outs, dag ins, string asm, list<dag> pattern> :
686 InstSI<outs, ins, asm, pattern> {
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000687
688 let VM_CNT = 1;
689 let EXP_CNT = 1;
Matt Arsenaulte2fabd32014-07-29 18:51:56 +0000690 let MTBUF = 1;
Matt Arsenault80f766a2015-09-10 01:23:28 +0000691 let Uses = [EXEC];
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000692
Craig Topperc50d64b2014-11-26 00:46:26 +0000693 let hasSideEffects = 0;
Matt Arsenault5c4d8402014-09-15 15:41:43 +0000694 let UseNamedOperandTable = 1;
Tom Stellardae38f302015-01-14 01:13:19 +0000695 let SchedRW = [WriteVMEM];
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000696}
697
Matt Arsenault3f981402014-09-15 15:41:53 +0000698class FLAT <bits<7> op, dag outs, dag ins, string asm, list<dag> pattern> :
699 InstSI<outs, ins, asm, pattern>, FLATe <op> {
700 let FLAT = 1;
701 // Internally, FLAT instruction are executed as both an LDS and a
702 // Buffer instruction; so, they increment both VM_CNT and LGKM_CNT
703 // and are not considered done until both have been decremented.
704 let VM_CNT = 1;
705 let LGKM_CNT = 1;
706
707 let Uses = [EXEC, FLAT_SCR]; // M0
708
709 let UseNamedOperandTable = 1;
710 let hasSideEffects = 0;
Tom Stellard12a19102015-06-12 20:47:06 +0000711 let AsmMatchConverter = "cvtFlat";
Tom Stellard076ac952015-06-11 14:51:50 +0000712 let SchedRW = [WriteVMEM];
Matt Arsenault3f981402014-09-15 15:41:53 +0000713}
714
Nikolay Haustov5bf46ac12016-03-04 10:39:50 +0000715class MIMG <dag outs, dag ins, string asm, list<dag> pattern> :
716 InstSI <outs, ins, asm, pattern> {
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000717
718 let VM_CNT = 1;
719 let EXP_CNT = 1;
720 let MIMG = 1;
Matt Arsenault80f766a2015-09-10 01:23:28 +0000721 let Uses = [EXEC];
Matt Arsenault9a072c12014-11-18 23:57:33 +0000722
Tom Stellard1397d492016-02-11 21:45:07 +0000723 let UseNamedOperandTable = 1;
Matt Arsenault9a072c12014-11-18 23:57:33 +0000724 let hasSideEffects = 0; // XXX ????
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000725}