blob: 2ab5e086197114fd3ee92e975846cedebc7b204b [file] [log] [blame]
Chris Lattnera58f5592006-05-23 23:20:42 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Chris Lattner76ac0682005-11-15 00:40:23 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by Chris Lattner and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
15#include "X86.h"
Evan Cheng911c68d2006-01-16 21:21:29 +000016#include "X86InstrBuilder.h"
Chris Lattner76ac0682005-11-15 00:40:23 +000017#include "X86ISelLowering.h"
Evan Chengdc614c12006-06-06 23:30:24 +000018#include "X86MachineFunctionInfo.h"
Chris Lattner76ac0682005-11-15 00:40:23 +000019#include "X86TargetMachine.h"
20#include "llvm/CallingConv.h"
Evan Cheng72d5c252006-01-31 22:28:30 +000021#include "llvm/Constants.h"
Evan Cheng88decde2006-04-28 21:29:37 +000022#include "llvm/DerivedTypes.h"
Chris Lattner76ac0682005-11-15 00:40:23 +000023#include "llvm/Function.h"
Evan Cheng78038292006-04-05 23:38:46 +000024#include "llvm/Intrinsics.h"
Evan Chengaf598d22006-03-13 23:18:16 +000025#include "llvm/ADT/VectorExtras.h"
26#include "llvm/Analysis/ScalarEvolutionExpressions.h"
Chris Lattnerdc3adc82007-02-27 04:43:02 +000027#include "llvm/CodeGen/CallingConvLower.h"
Chris Lattner76ac0682005-11-15 00:40:23 +000028#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng339edad2006-01-11 00:33:36 +000029#include "llvm/CodeGen/MachineFunction.h"
30#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner76ac0682005-11-15 00:40:23 +000031#include "llvm/CodeGen/SelectionDAG.h"
32#include "llvm/CodeGen/SSARegMap.h"
Evan Cheng2dd217b2006-01-31 03:14:29 +000033#include "llvm/Support/MathExtras.h"
Chris Lattner76ac0682005-11-15 00:40:23 +000034#include "llvm/Target/TargetOptions.h"
Chris Lattnerf6a69662006-10-31 19:42:44 +000035#include "llvm/ADT/StringExtras.h"
Chris Lattner76ac0682005-11-15 00:40:23 +000036using namespace llvm;
37
Chris Lattner76ac0682005-11-15 00:40:23 +000038X86TargetLowering::X86TargetLowering(TargetMachine &TM)
39 : TargetLowering(TM) {
Evan Chengcde9e302006-01-27 08:10:46 +000040 Subtarget = &TM.getSubtarget<X86Subtarget>();
41 X86ScalarSSE = Subtarget->hasSSE2();
Evan Cheng11b0a5d2006-09-08 06:48:29 +000042 X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
Evan Chengcde9e302006-01-27 08:10:46 +000043
Chris Lattner76ac0682005-11-15 00:40:23 +000044 // Set up the TargetLowering object.
45
46 // X86 is weird, it always uses i8 for shift amounts and setcc results.
47 setShiftAmountType(MVT::i8);
48 setSetCCResultType(MVT::i8);
49 setSetCCResultContents(ZeroOrOneSetCCResult);
Evan Cheng83eeefb2006-01-25 09:15:17 +000050 setSchedulingPreference(SchedulingForRegPressure);
Chris Lattner76ac0682005-11-15 00:40:23 +000051 setShiftAmountFlavor(Mask); // shl X, 32 == shl X, 0
Evan Cheng11b0a5d2006-09-08 06:48:29 +000052 setStackPointerRegisterToSaveRestore(X86StackPtr);
Evan Cheng20931a72006-03-16 21:47:42 +000053
Anton Korobeynikov3b7c2572006-12-10 23:12:42 +000054 if (Subtarget->isTargetDarwin()) {
Evan Chengb09a56f2006-03-17 20:31:41 +000055 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikov3b7c2572006-12-10 23:12:42 +000056 setUseUnderscoreSetJmp(false);
57 setUseUnderscoreLongJmp(false);
Anton Korobeynikov4efbbc92007-01-03 11:43:14 +000058 } else if (Subtarget->isTargetMingw()) {
Anton Korobeynikov3b7c2572006-12-10 23:12:42 +000059 // MS runtime is weird: it exports _setjmp, but longjmp!
60 setUseUnderscoreSetJmp(true);
61 setUseUnderscoreLongJmp(false);
62 } else {
63 setUseUnderscoreSetJmp(true);
64 setUseUnderscoreLongJmp(true);
65 }
66
Evan Cheng20931a72006-03-16 21:47:42 +000067 // Add legal addressing mode scale values.
68 addLegalAddressScale(8);
69 addLegalAddressScale(4);
70 addLegalAddressScale(2);
71 // Enter the ones which require both scale + index last. These are more
72 // expensive.
73 addLegalAddressScale(9);
74 addLegalAddressScale(5);
75 addLegalAddressScale(3);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +000076
Chris Lattner76ac0682005-11-15 00:40:23 +000077 // Set up the register classes.
Evan Cheng9fee4422006-05-16 07:21:53 +000078 addRegisterClass(MVT::i8, X86::GR8RegisterClass);
79 addRegisterClass(MVT::i16, X86::GR16RegisterClass);
80 addRegisterClass(MVT::i32, X86::GR32RegisterClass);
Evan Cheng11b0a5d2006-09-08 06:48:29 +000081 if (Subtarget->is64Bit())
82 addRegisterClass(MVT::i64, X86::GR64RegisterClass);
Chris Lattner76ac0682005-11-15 00:40:23 +000083
Evan Cheng5d9fd972006-10-04 00:56:09 +000084 setLoadXAction(ISD::SEXTLOAD, MVT::i1, Expand);
85
Chris Lattner76ac0682005-11-15 00:40:23 +000086 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
87 // operation.
88 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
89 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
90 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
Evan Cheng0d5b69f2006-01-17 02:32:49 +000091
Evan Cheng11b0a5d2006-09-08 06:48:29 +000092 if (Subtarget->is64Bit()) {
93 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Expand);
Evan Cheng0d5b69f2006-01-17 02:32:49 +000094 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
Evan Cheng11b0a5d2006-09-08 06:48:29 +000095 } else {
96 if (X86ScalarSSE)
97 // If SSE i64 SINT_TO_FP is not available, expand i32 UINT_TO_FP.
98 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Expand);
99 else
100 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
101 }
Chris Lattner76ac0682005-11-15 00:40:23 +0000102
103 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
104 // this operation.
105 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
106 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
Nate Begeman7e5496d2006-02-17 00:03:04 +0000107 // SSE has no i16 to fp conversion, only i32
Evan Cheng08390f62006-01-30 22:13:22 +0000108 if (X86ScalarSSE)
Evan Cheng08390f62006-01-30 22:13:22 +0000109 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
Evan Cheng593bea72006-02-17 07:01:52 +0000110 else {
111 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
112 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
113 }
Chris Lattner76ac0682005-11-15 00:40:23 +0000114
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000115 if (!Subtarget->is64Bit()) {
116 // Custom lower SINT_TO_FP and FP_TO_SINT from/to i64 in 32-bit mode.
117 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
118 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
119 }
Evan Cheng5b97fcf2006-01-30 08:02:57 +0000120
Evan Cheng08390f62006-01-30 22:13:22 +0000121 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
122 // this operation.
123 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
124 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
125
126 if (X86ScalarSSE) {
127 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
128 } else {
Chris Lattner76ac0682005-11-15 00:40:23 +0000129 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
Evan Cheng08390f62006-01-30 22:13:22 +0000130 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Chris Lattner76ac0682005-11-15 00:40:23 +0000131 }
132
133 // Handle FP_TO_UINT by promoting the destination to a larger signed
134 // conversion.
135 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
136 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
137 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
138
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000139 if (Subtarget->is64Bit()) {
140 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
Chris Lattner76ac0682005-11-15 00:40:23 +0000141 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000142 } else {
143 if (X86ScalarSSE && !Subtarget->hasSSE3())
144 // Expand FP_TO_UINT into a select.
145 // FIXME: We would like to use a Custom expander here eventually to do
146 // the optimal thing for SSE vs. the default expansion in the legalizer.
147 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
148 else
149 // With SSE3 we can use fisttpll to convert to a signed i64.
150 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
151 }
Chris Lattner76ac0682005-11-15 00:40:23 +0000152
Chris Lattner55c17f92006-12-05 18:22:22 +0000153 // TODO: when we have SSE, these could be more efficient, by using movd/movq.
Chris Lattnerc20b7e82006-12-05 18:45:06 +0000154 if (!X86ScalarSSE) {
155 setOperationAction(ISD::BIT_CONVERT , MVT::f32 , Expand);
156 setOperationAction(ISD::BIT_CONVERT , MVT::i32 , Expand);
157 }
Chris Lattner30107e62005-12-23 05:15:23 +0000158
Evan Cheng0d41d192006-10-30 08:02:39 +0000159 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
Evan Cheng593bea72006-02-17 07:01:52 +0000160 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
Nate Begeman7e7f4392006-02-01 07:19:44 +0000161 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
162 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Chris Lattner76ac0682005-11-15 00:40:23 +0000163 setOperationAction(ISD::MEMMOVE , MVT::Other, Expand);
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000164 if (Subtarget->is64Bit())
165 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Expand);
Chris Lattner76ac0682005-11-15 00:40:23 +0000166 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Expand);
Chris Lattner32257332005-12-07 17:59:14 +0000167 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Expand);
Chris Lattner76ac0682005-11-15 00:40:23 +0000168 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
169 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
Chris Lattner76ac0682005-11-15 00:40:23 +0000170 setOperationAction(ISD::FREM , MVT::f64 , Expand);
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000171
Chris Lattner76ac0682005-11-15 00:40:23 +0000172 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
173 setOperationAction(ISD::CTTZ , MVT::i8 , Expand);
174 setOperationAction(ISD::CTLZ , MVT::i8 , Expand);
175 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
176 setOperationAction(ISD::CTTZ , MVT::i16 , Expand);
177 setOperationAction(ISD::CTLZ , MVT::i16 , Expand);
178 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
179 setOperationAction(ISD::CTTZ , MVT::i32 , Expand);
180 setOperationAction(ISD::CTLZ , MVT::i32 , Expand);
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000181 if (Subtarget->is64Bit()) {
182 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
183 setOperationAction(ISD::CTTZ , MVT::i64 , Expand);
184 setOperationAction(ISD::CTLZ , MVT::i64 , Expand);
185 }
186
Andrew Lenharth0bf68ae2005-11-20 21:41:10 +0000187 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
Nate Begeman2fba8a32006-01-14 03:14:10 +0000188 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
Nate Begeman1b8121b2006-01-11 21:21:00 +0000189
Chris Lattner76ac0682005-11-15 00:40:23 +0000190 // These should be promoted to a larger select which is supported.
191 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
192 setOperationAction(ISD::SELECT , MVT::i8 , Promote);
Nate Begeman7e5496d2006-02-17 00:03:04 +0000193 // X86 wants to expand cmov itself.
Evan Cheng593bea72006-02-17 07:01:52 +0000194 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
195 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
196 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
197 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
198 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
199 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
200 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
201 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
202 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000203 if (Subtarget->is64Bit()) {
204 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
205 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
206 }
Nate Begeman7e5496d2006-02-17 00:03:04 +0000207 // X86 ret instruction may pop stack.
Evan Cheng593bea72006-02-17 07:01:52 +0000208 setOperationAction(ISD::RET , MVT::Other, Custom);
Nate Begeman7e5496d2006-02-17 00:03:04 +0000209 // Darwin ABI issue.
Evan Cheng5588de92006-02-18 00:15:05 +0000210 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
Nate Begeman4ca2ea52006-04-22 18:53:45 +0000211 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
Evan Cheng593bea72006-02-17 07:01:52 +0000212 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
Evan Chenge0ed6ec2006-02-23 20:41:18 +0000213 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000214 if (Subtarget->is64Bit()) {
215 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
216 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
217 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
218 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
219 }
Nate Begeman7e5496d2006-02-17 00:03:04 +0000220 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
Evan Cheng593bea72006-02-17 07:01:52 +0000221 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
222 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
223 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Nate Begeman7e5496d2006-02-17 00:03:04 +0000224 // X86 wants to expand memset / memcpy itself.
Evan Cheng593bea72006-02-17 07:01:52 +0000225 setOperationAction(ISD::MEMSET , MVT::Other, Custom);
226 setOperationAction(ISD::MEMCPY , MVT::Other, Custom);
Chris Lattner76ac0682005-11-15 00:40:23 +0000227
Chris Lattner9c415362005-11-29 06:16:21 +0000228 // We don't have line number support yet.
229 setOperationAction(ISD::LOCATION, MVT::Other, Expand);
Jim Laskeydeeafa02006-01-05 01:47:43 +0000230 setOperationAction(ISD::DEBUG_LOC, MVT::Other, Expand);
Evan Cheng30d7b702006-03-07 02:02:57 +0000231 // FIXME - use subtarget debug flags
Anton Korobeynikovaa4c0f92006-10-31 08:31:24 +0000232 if (!Subtarget->isTargetDarwin() &&
233 !Subtarget->isTargetELF() &&
Anton Korobeynikov4efbbc92007-01-03 11:43:14 +0000234 !Subtarget->isTargetCygMing())
Jim Laskeyf9e54452007-01-26 14:34:52 +0000235 setOperationAction(ISD::LABEL, MVT::Other, Expand);
Chris Lattner9c415362005-11-29 06:16:21 +0000236
Nate Begemane74795c2006-01-25 18:21:52 +0000237 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
238 setOperationAction(ISD::VASTART , MVT::Other, Custom);
Nate Begemane74795c2006-01-25 18:21:52 +0000239 setOperationAction(ISD::VAARG , MVT::Other, Expand);
Nate Begemane74795c2006-01-25 18:21:52 +0000240 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Evan Chengdeaea252007-03-02 23:16:35 +0000241 if (Subtarget->is64Bit())
242 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
243 else
244 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
245
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +0000246 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
Chris Lattner78c358d2006-01-15 09:00:21 +0000247 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000248 if (Subtarget->is64Bit())
249 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Expand);
Chris Lattner78c358d2006-01-15 09:00:21 +0000250 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Expand);
Chris Lattner8e2f52e2006-01-13 02:42:53 +0000251
Chris Lattner76ac0682005-11-15 00:40:23 +0000252 if (X86ScalarSSE) {
253 // Set up the FP register classes.
Evan Cheng84dc9b52006-01-12 08:27:59 +0000254 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
255 addRegisterClass(MVT::f64, X86::FR64RegisterClass);
Chris Lattner76ac0682005-11-15 00:40:23 +0000256
Evan Cheng72d5c252006-01-31 22:28:30 +0000257 // Use ANDPD to simulate FABS.
258 setOperationAction(ISD::FABS , MVT::f64, Custom);
259 setOperationAction(ISD::FABS , MVT::f32, Custom);
260
261 // Use XORP to simulate FNEG.
262 setOperationAction(ISD::FNEG , MVT::f64, Custom);
263 setOperationAction(ISD::FNEG , MVT::f32, Custom);
264
Evan Cheng4363e882007-01-05 07:55:56 +0000265 // Use ANDPD and ORPD to simulate FCOPYSIGN.
266 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
267 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
268
Evan Chengd8fba3a2006-02-02 00:28:23 +0000269 // We don't support sin/cos/fmod
Chris Lattner76ac0682005-11-15 00:40:23 +0000270 setOperationAction(ISD::FSIN , MVT::f64, Expand);
271 setOperationAction(ISD::FCOS , MVT::f64, Expand);
Chris Lattner76ac0682005-11-15 00:40:23 +0000272 setOperationAction(ISD::FREM , MVT::f64, Expand);
273 setOperationAction(ISD::FSIN , MVT::f32, Expand);
274 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattner76ac0682005-11-15 00:40:23 +0000275 setOperationAction(ISD::FREM , MVT::f32, Expand);
276
Chris Lattner61c9a8e2006-01-29 06:26:08 +0000277 // Expand FP immediates into loads from the stack, except for the special
278 // cases we handle.
279 setOperationAction(ISD::ConstantFP, MVT::f64, Expand);
280 setOperationAction(ISD::ConstantFP, MVT::f32, Expand);
Chris Lattner76ac0682005-11-15 00:40:23 +0000281 addLegalFPImmediate(+0.0); // xorps / xorpd
282 } else {
283 // Set up the FP register classes.
284 addRegisterClass(MVT::f64, X86::RFPRegisterClass);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +0000285
Evan Cheng4363e882007-01-05 07:55:56 +0000286 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
287 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
288 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +0000289
Chris Lattner76ac0682005-11-15 00:40:23 +0000290 if (!UnsafeFPMath) {
291 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
292 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
293 }
294
Chris Lattner61c9a8e2006-01-29 06:26:08 +0000295 setOperationAction(ISD::ConstantFP, MVT::f64, Expand);
Chris Lattner76ac0682005-11-15 00:40:23 +0000296 addLegalFPImmediate(+0.0); // FLD0
297 addLegalFPImmediate(+1.0); // FLD1
298 addLegalFPImmediate(-0.0); // FLD0/FCHS
299 addLegalFPImmediate(-1.0); // FLD1/FCHS
300 }
Evan Cheng9e252e32006-02-22 02:26:30 +0000301
Evan Cheng19264272006-03-01 01:11:20 +0000302 // First set operation action for all vector types to expand. Then we
303 // will selectively turn on ones that can be effectively codegen'd.
304 for (unsigned VT = (unsigned)MVT::Vector + 1;
305 VT != (unsigned)MVT::LAST_VALUETYPE; VT++) {
306 setOperationAction(ISD::ADD , (MVT::ValueType)VT, Expand);
307 setOperationAction(ISD::SUB , (MVT::ValueType)VT, Expand);
Evan Chengbf3df772006-10-27 18:49:08 +0000308 setOperationAction(ISD::FADD, (MVT::ValueType)VT, Expand);
309 setOperationAction(ISD::FSUB, (MVT::ValueType)VT, Expand);
Evan Cheng19264272006-03-01 01:11:20 +0000310 setOperationAction(ISD::MUL , (MVT::ValueType)VT, Expand);
Evan Chengbf3df772006-10-27 18:49:08 +0000311 setOperationAction(ISD::FMUL, (MVT::ValueType)VT, Expand);
312 setOperationAction(ISD::SDIV, (MVT::ValueType)VT, Expand);
313 setOperationAction(ISD::UDIV, (MVT::ValueType)VT, Expand);
314 setOperationAction(ISD::FDIV, (MVT::ValueType)VT, Expand);
315 setOperationAction(ISD::SREM, (MVT::ValueType)VT, Expand);
316 setOperationAction(ISD::UREM, (MVT::ValueType)VT, Expand);
Evan Cheng19264272006-03-01 01:11:20 +0000317 setOperationAction(ISD::LOAD, (MVT::ValueType)VT, Expand);
Evan Chengcbffa462006-03-31 19:22:53 +0000318 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::ValueType)VT, Expand);
Chris Lattner00f46832006-03-21 20:51:05 +0000319 setOperationAction(ISD::EXTRACT_VECTOR_ELT, (MVT::ValueType)VT, Expand);
Evan Chengcbffa462006-03-31 19:22:53 +0000320 setOperationAction(ISD::INSERT_VECTOR_ELT, (MVT::ValueType)VT, Expand);
Evan Cheng19264272006-03-01 01:11:20 +0000321 }
322
Evan Chengbc047222006-03-22 19:22:18 +0000323 if (Subtarget->hasMMX()) {
Evan Cheng9e252e32006-02-22 02:26:30 +0000324 addRegisterClass(MVT::v8i8, X86::VR64RegisterClass);
325 addRegisterClass(MVT::v4i16, X86::VR64RegisterClass);
326 addRegisterClass(MVT::v2i32, X86::VR64RegisterClass);
327
Evan Cheng19264272006-03-01 01:11:20 +0000328 // FIXME: add MMX packed arithmetics
Bill Wendling97905b42007-03-07 05:43:18 +0000329
Bill Wendling6092ce22007-03-08 22:09:11 +0000330 setOperationAction(ISD::ADD, MVT::v8i8, Legal);
331 setOperationAction(ISD::ADD, MVT::v4i16, Legal);
332 setOperationAction(ISD::ADD, MVT::v2i32, Legal);
333
334 setOperationAction(ISD::LOAD, MVT::v8i8, Promote);
335 AddPromotedToType (ISD::LOAD, MVT::v8i8, MVT::v2i32);
336 setOperationAction(ISD::LOAD, MVT::v4i16, Promote);
337 AddPromotedToType (ISD::LOAD, MVT::v4i16, MVT::v2i32);
338 setOperationAction(ISD::LOAD, MVT::v2i32, Legal);
339
340 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i8, Expand);
341 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i16, Expand);
342 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i32, Expand);
Evan Cheng9e252e32006-02-22 02:26:30 +0000343 }
344
Evan Chengbc047222006-03-22 19:22:18 +0000345 if (Subtarget->hasSSE1()) {
Evan Cheng9e252e32006-02-22 02:26:30 +0000346 addRegisterClass(MVT::v4f32, X86::VR128RegisterClass);
347
Evan Chengbf3df772006-10-27 18:49:08 +0000348 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
349 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
350 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
351 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
Evan Cheng617a6a82006-04-10 07:23:14 +0000352 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
353 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
354 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
Evan Chengebf10062006-04-03 20:53:28 +0000355 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Cheng617a6a82006-04-10 07:23:14 +0000356 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
Evan Cheng9e252e32006-02-22 02:26:30 +0000357 }
358
Evan Chengbc047222006-03-22 19:22:18 +0000359 if (Subtarget->hasSSE2()) {
Evan Cheng9e252e32006-02-22 02:26:30 +0000360 addRegisterClass(MVT::v2f64, X86::VR128RegisterClass);
361 addRegisterClass(MVT::v16i8, X86::VR128RegisterClass);
362 addRegisterClass(MVT::v8i16, X86::VR128RegisterClass);
363 addRegisterClass(MVT::v4i32, X86::VR128RegisterClass);
364 addRegisterClass(MVT::v2i64, X86::VR128RegisterClass);
365
Evan Cheng617a6a82006-04-10 07:23:14 +0000366 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
367 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
368 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
Evan Cheng617a6a82006-04-10 07:23:14 +0000369 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
370 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
371 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
Evan Chenge4f97cc2006-04-13 05:10:25 +0000372 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
Evan Chengbf3df772006-10-27 18:49:08 +0000373 setOperationAction(ISD::FADD, MVT::v2f64, Legal);
374 setOperationAction(ISD::FSUB, MVT::v2f64, Legal);
375 setOperationAction(ISD::FMUL, MVT::v2f64, Legal);
376 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
Evan Cheng92232302006-04-12 21:21:57 +0000377
Evan Cheng617a6a82006-04-10 07:23:14 +0000378 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
379 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
Evan Chengcbffa462006-03-31 19:22:53 +0000380 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
Evan Cheng6e5e2052006-04-17 22:04:06 +0000381 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
382 // Implement v4f32 insert_vector_elt in terms of SSE2 v8i16 ones.
383 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Cheng617a6a82006-04-10 07:23:14 +0000384
Evan Cheng92232302006-04-12 21:21:57 +0000385 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
386 for (unsigned VT = (unsigned)MVT::v16i8; VT != (unsigned)MVT::v2i64; VT++) {
387 setOperationAction(ISD::BUILD_VECTOR, (MVT::ValueType)VT, Custom);
388 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::ValueType)VT, Custom);
389 setOperationAction(ISD::EXTRACT_VECTOR_ELT, (MVT::ValueType)VT, Custom);
390 }
391 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
392 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
393 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
394 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
395 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
396 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
397
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +0000398 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
Evan Cheng92232302006-04-12 21:21:57 +0000399 for (unsigned VT = (unsigned)MVT::v16i8; VT != (unsigned)MVT::v2i64; VT++) {
400 setOperationAction(ISD::AND, (MVT::ValueType)VT, Promote);
401 AddPromotedToType (ISD::AND, (MVT::ValueType)VT, MVT::v2i64);
402 setOperationAction(ISD::OR, (MVT::ValueType)VT, Promote);
403 AddPromotedToType (ISD::OR, (MVT::ValueType)VT, MVT::v2i64);
404 setOperationAction(ISD::XOR, (MVT::ValueType)VT, Promote);
405 AddPromotedToType (ISD::XOR, (MVT::ValueType)VT, MVT::v2i64);
Evan Chenge2157c62006-04-12 17:12:36 +0000406 setOperationAction(ISD::LOAD, (MVT::ValueType)VT, Promote);
407 AddPromotedToType (ISD::LOAD, (MVT::ValueType)VT, MVT::v2i64);
Evan Cheng92232302006-04-12 21:21:57 +0000408 setOperationAction(ISD::SELECT, (MVT::ValueType)VT, Promote);
409 AddPromotedToType (ISD::SELECT, (MVT::ValueType)VT, MVT::v2i64);
Evan Cheng617a6a82006-04-10 07:23:14 +0000410 }
Evan Cheng92232302006-04-12 21:21:57 +0000411
412 // Custom lower v2i64 and v2f64 selects.
413 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
Evan Chenge2157c62006-04-12 17:12:36 +0000414 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
Evan Cheng617a6a82006-04-10 07:23:14 +0000415 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
Evan Cheng92232302006-04-12 21:21:57 +0000416 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Evan Cheng9e252e32006-02-22 02:26:30 +0000417 }
418
Evan Cheng78038292006-04-05 23:38:46 +0000419 // We want to custom lower some of our intrinsics.
420 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
421
Evan Cheng5987cfb2006-07-07 08:33:52 +0000422 // We have target-specific dag combine patterns for the following nodes:
423 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Chris Lattner9259b1e2006-10-04 06:57:07 +0000424 setTargetDAGCombine(ISD::SELECT);
Evan Cheng5987cfb2006-07-07 08:33:52 +0000425
Chris Lattner76ac0682005-11-15 00:40:23 +0000426 computeRegisterProperties();
427
Evan Cheng6a374562006-02-14 08:25:08 +0000428 // FIXME: These should be based on subtarget info. Plus, the values should
429 // be smaller when we are in optimizing for size mode.
Evan Cheng4b40a422006-02-14 08:38:30 +0000430 maxStoresPerMemset = 16; // For %llvm.memset -> sequence of stores
431 maxStoresPerMemcpy = 16; // For %llvm.memcpy -> sequence of stores
432 maxStoresPerMemmove = 16; // For %llvm.memmove -> sequence of stores
Chris Lattner76ac0682005-11-15 00:40:23 +0000433 allowUnalignedMemoryAccesses = true; // x86 supports it!
434}
435
Chris Lattner3c763092007-02-25 08:29:00 +0000436
437//===----------------------------------------------------------------------===//
438// Return Value Calling Convention Implementation
439//===----------------------------------------------------------------------===//
440
Chris Lattnerba3d2732007-02-28 04:55:35 +0000441#include "X86GenCallingConv.inc"
Chris Lattnerc9eed392007-02-27 05:28:59 +0000442
Chris Lattner2fc0d702007-02-25 09:12:39 +0000443/// LowerRET - Lower an ISD::RET node.
444SDOperand X86TargetLowering::LowerRET(SDOperand Op, SelectionDAG &DAG) {
445 assert((Op.getNumOperands() & 1) == 1 && "ISD::RET should have odd # args");
446
Chris Lattnerc9eed392007-02-27 05:28:59 +0000447 SmallVector<CCValAssign, 16> RVLocs;
448 unsigned CC = DAG.getMachineFunction().getFunction()->getCallingConv();
449 CCState CCInfo(CC, getTargetMachine(), RVLocs);
Chris Lattner152bfa12007-02-28 07:09:55 +0000450 CCInfo.AnalyzeReturn(Op.Val, RetCC_X86);
Chris Lattner2fc0d702007-02-25 09:12:39 +0000451
Chris Lattner2fc0d702007-02-25 09:12:39 +0000452
453 // If this is the first return lowered for this function, add the regs to the
454 // liveout set for the function.
455 if (DAG.getMachineFunction().liveout_empty()) {
Chris Lattnerc9eed392007-02-27 05:28:59 +0000456 for (unsigned i = 0; i != RVLocs.size(); ++i)
457 if (RVLocs[i].isRegLoc())
458 DAG.getMachineFunction().addLiveOut(RVLocs[i].getLocReg());
Chris Lattner2fc0d702007-02-25 09:12:39 +0000459 }
460
461 SDOperand Chain = Op.getOperand(0);
462 SDOperand Flag;
463
464 // Copy the result values into the output registers.
Chris Lattnerc9eed392007-02-27 05:28:59 +0000465 if (RVLocs.size() != 1 || !RVLocs[0].isRegLoc() ||
466 RVLocs[0].getLocReg() != X86::ST0) {
467 for (unsigned i = 0; i != RVLocs.size(); ++i) {
468 CCValAssign &VA = RVLocs[i];
469 assert(VA.isRegLoc() && "Can only return in registers!");
470 Chain = DAG.getCopyToReg(Chain, VA.getLocReg(), Op.getOperand(i*2+1),
471 Flag);
Chris Lattner2fc0d702007-02-25 09:12:39 +0000472 Flag = Chain.getValue(1);
473 }
474 } else {
475 // We need to handle a destination of ST0 specially, because it isn't really
476 // a register.
477 SDOperand Value = Op.getOperand(1);
478
479 // If this is an FP return with ScalarSSE, we need to move the value from
480 // an XMM register onto the fp-stack.
481 if (X86ScalarSSE) {
482 SDOperand MemLoc;
483
484 // If this is a load into a scalarsse value, don't store the loaded value
485 // back to the stack, only to reload it: just replace the scalar-sse load.
486 if (ISD::isNON_EXTLoad(Value.Val) &&
487 (Chain == Value.getValue(1) || Chain == Value.getOperand(0))) {
488 Chain = Value.getOperand(0);
489 MemLoc = Value.getOperand(1);
490 } else {
491 // Spill the value to memory and reload it into top of stack.
Chris Lattnerc9eed392007-02-27 05:28:59 +0000492 unsigned Size = MVT::getSizeInBits(RVLocs[0].getValVT())/8;
Chris Lattner2fc0d702007-02-25 09:12:39 +0000493 MachineFunction &MF = DAG.getMachineFunction();
494 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size);
495 MemLoc = DAG.getFrameIndex(SSFI, getPointerTy());
496 Chain = DAG.getStore(Op.getOperand(0), Value, MemLoc, NULL, 0);
497 }
498 SDVTList Tys = DAG.getVTList(MVT::f64, MVT::Other);
Chris Lattnerc9eed392007-02-27 05:28:59 +0000499 SDOperand Ops[] = {Chain, MemLoc, DAG.getValueType(RVLocs[0].getValVT())};
Chris Lattner2fc0d702007-02-25 09:12:39 +0000500 Value = DAG.getNode(X86ISD::FLD, Tys, Ops, 3);
501 Chain = Value.getValue(1);
502 }
503
504 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
505 SDOperand Ops[] = { Chain, Value };
506 Chain = DAG.getNode(X86ISD::FP_SET_RESULT, Tys, Ops, 2);
507 Flag = Chain.getValue(1);
508 }
509
510 SDOperand BytesToPop = DAG.getConstant(getBytesToPopOnReturn(), MVT::i16);
511 if (Flag.Val)
512 return DAG.getNode(X86ISD::RET_FLAG, MVT::Other, Chain, BytesToPop, Flag);
513 else
514 return DAG.getNode(X86ISD::RET_FLAG, MVT::Other, Chain, BytesToPop);
515}
516
517
Chris Lattner0cd99602007-02-25 08:59:22 +0000518/// LowerCallResult - Lower the result values of an ISD::CALL into the
519/// appropriate copies out of appropriate physical registers. This assumes that
520/// Chain/InFlag are the input chain/flag to use, and that TheCall is the call
521/// being lowered. The returns a SDNode with the same number of values as the
522/// ISD::CALL.
523SDNode *X86TargetLowering::
524LowerCallResult(SDOperand Chain, SDOperand InFlag, SDNode *TheCall,
525 unsigned CallingConv, SelectionDAG &DAG) {
Chris Lattner152bfa12007-02-28 07:09:55 +0000526
527 // Assign locations to each value returned by this call.
Chris Lattnerc9eed392007-02-27 05:28:59 +0000528 SmallVector<CCValAssign, 16> RVLocs;
529 CCState CCInfo(CallingConv, getTargetMachine(), RVLocs);
Chris Lattner152bfa12007-02-28 07:09:55 +0000530 CCInfo.AnalyzeCallResult(TheCall, RetCC_X86);
531
Chris Lattner0cd99602007-02-25 08:59:22 +0000532
Chris Lattner152bfa12007-02-28 07:09:55 +0000533 SmallVector<SDOperand, 8> ResultVals;
Chris Lattner0cd99602007-02-25 08:59:22 +0000534
535 // Copy all of the result registers out of their specified physreg.
Chris Lattnerc9eed392007-02-27 05:28:59 +0000536 if (RVLocs.size() != 1 || RVLocs[0].getLocReg() != X86::ST0) {
537 for (unsigned i = 0; i != RVLocs.size(); ++i) {
538 Chain = DAG.getCopyFromReg(Chain, RVLocs[i].getLocReg(),
539 RVLocs[i].getValVT(), InFlag).getValue(1);
Chris Lattner0cd99602007-02-25 08:59:22 +0000540 InFlag = Chain.getValue(2);
541 ResultVals.push_back(Chain.getValue(0));
542 }
543 } else {
544 // Copies from the FP stack are special, as ST0 isn't a valid register
545 // before the fp stackifier runs.
546
547 // Copy ST0 into an RFP register with FP_GET_RESULT.
548 SDVTList Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Flag);
549 SDOperand GROps[] = { Chain, InFlag };
550 SDOperand RetVal = DAG.getNode(X86ISD::FP_GET_RESULT, Tys, GROps, 2);
551 Chain = RetVal.getValue(1);
552 InFlag = RetVal.getValue(2);
553
554 // If we are using ScalarSSE, store ST(0) to the stack and reload it into
555 // an XMM register.
556 if (X86ScalarSSE) {
557 // FIXME: Currently the FST is flagged to the FP_GET_RESULT. This
558 // shouldn't be necessary except that RFP cannot be live across
559 // multiple blocks. When stackifier is fixed, they can be uncoupled.
560 MachineFunction &MF = DAG.getMachineFunction();
561 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8);
562 SDOperand StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
563 SDOperand Ops[] = {
Chris Lattnerc9eed392007-02-27 05:28:59 +0000564 Chain, RetVal, StackSlot, DAG.getValueType(RVLocs[0].getValVT()), InFlag
Chris Lattner0cd99602007-02-25 08:59:22 +0000565 };
566 Chain = DAG.getNode(X86ISD::FST, MVT::Other, Ops, 5);
Chris Lattnerc9eed392007-02-27 05:28:59 +0000567 RetVal = DAG.getLoad(RVLocs[0].getValVT(), Chain, StackSlot, NULL, 0);
Chris Lattner0cd99602007-02-25 08:59:22 +0000568 Chain = RetVal.getValue(1);
569 }
570
Chris Lattnerc9eed392007-02-27 05:28:59 +0000571 if (RVLocs[0].getValVT() == MVT::f32 && !X86ScalarSSE)
Chris Lattner0cd99602007-02-25 08:59:22 +0000572 // FIXME: we would really like to remember that this FP_ROUND
573 // operation is okay to eliminate if we allow excess FP precision.
574 RetVal = DAG.getNode(ISD::FP_ROUND, MVT::f32, RetVal);
575 ResultVals.push_back(RetVal);
576 }
577
578 // Merge everything together with a MERGE_VALUES node.
579 ResultVals.push_back(Chain);
580 return DAG.getNode(ISD::MERGE_VALUES, TheCall->getVTList(),
581 &ResultVals[0], ResultVals.size()).Val;
Chris Lattner3c763092007-02-25 08:29:00 +0000582}
583
584
Chris Lattner76ac0682005-11-15 00:40:23 +0000585//===----------------------------------------------------------------------===//
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000586// C & StdCall Calling Convention implementation
Chris Lattner76ac0682005-11-15 00:40:23 +0000587//===----------------------------------------------------------------------===//
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000588// StdCall calling convention seems to be standard for many Windows' API
589// routines and around. It differs from C calling convention just a little:
590// callee should clean up the stack, not caller. Symbols should be also
591// decorated in some fancy way :) It doesn't support any vector arguments.
Chris Lattner76ac0682005-11-15 00:40:23 +0000592
Evan Cheng24eb3f42006-04-27 05:35:28 +0000593/// AddLiveIn - This helper function adds the specified physical register to the
594/// MachineFunction as a live in value. It also creates a corresponding virtual
595/// register for it.
596static unsigned AddLiveIn(MachineFunction &MF, unsigned PReg,
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000597 const TargetRegisterClass *RC) {
Evan Cheng24eb3f42006-04-27 05:35:28 +0000598 assert(RC->contains(PReg) && "Not the correct regclass!");
599 unsigned VReg = MF.getSSARegMap()->createVirtualRegister(RC);
600 MF.addLiveIn(PReg, VReg);
601 return VReg;
602}
603
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000604SDOperand X86TargetLowering::LowerCCCArguments(SDOperand Op, SelectionDAG &DAG,
605 bool isStdCall) {
Evan Cheng17e734f2006-05-23 21:06:34 +0000606 unsigned NumArgs = Op.Val->getNumValues() - 1;
Evan Chenge0bcfbe2006-04-26 01:20:17 +0000607 MachineFunction &MF = DAG.getMachineFunction();
608 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Cheng17e734f2006-05-23 21:06:34 +0000609 SDOperand Root = Op.getOperand(0);
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000610 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
Chris Lattner76ac0682005-11-15 00:40:23 +0000611
Chris Lattner227b6c52007-02-28 07:00:42 +0000612 // Assign locations to all of the incoming arguments.
Chris Lattnerb9db2252007-02-28 05:46:49 +0000613 SmallVector<CCValAssign, 16> ArgLocs;
614 CCState CCInfo(MF.getFunction()->getCallingConv(), getTargetMachine(),
615 ArgLocs);
Chris Lattner227b6c52007-02-28 07:00:42 +0000616 CCInfo.AnalyzeFormalArguments(Op.Val, CC_X86_32_C);
617
Chris Lattnerb9db2252007-02-28 05:46:49 +0000618 SmallVector<SDOperand, 8> ArgValues;
619 unsigned LastVal = ~0U;
620 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
621 CCValAssign &VA = ArgLocs[i];
622 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
623 // places.
624 assert(VA.getValNo() != LastVal &&
625 "Don't support value assigned to multiple locs yet");
626 LastVal = VA.getValNo();
627
628 if (VA.isRegLoc()) {
629 MVT::ValueType RegVT = VA.getLocVT();
630 TargetRegisterClass *RC;
631 if (RegVT == MVT::i32)
632 RC = X86::GR32RegisterClass;
633 else {
634 assert(MVT::isVector(RegVT));
635 RC = X86::VR128RegisterClass;
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000636 }
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000637
Chris Lattner9c7e5e32007-03-02 05:12:29 +0000638 unsigned Reg = AddLiveIn(DAG.getMachineFunction(), VA.getLocReg(), RC);
639 SDOperand ArgValue = DAG.getCopyFromReg(Root, Reg, RegVT);
Chris Lattnerb9db2252007-02-28 05:46:49 +0000640
641 // If this is an 8 or 16-bit value, it is really passed promoted to 32
642 // bits. Insert an assert[sz]ext to capture this, then truncate to the
643 // right size.
644 if (VA.getLocInfo() == CCValAssign::SExt)
645 ArgValue = DAG.getNode(ISD::AssertSext, RegVT, ArgValue,
646 DAG.getValueType(VA.getValVT()));
647 else if (VA.getLocInfo() == CCValAssign::ZExt)
648 ArgValue = DAG.getNode(ISD::AssertZext, RegVT, ArgValue,
649 DAG.getValueType(VA.getValVT()));
650
651 if (VA.getLocInfo() != CCValAssign::Full)
652 ArgValue = DAG.getNode(ISD::TRUNCATE, VA.getValVT(), ArgValue);
653
654 ArgValues.push_back(ArgValue);
655 } else {
656 assert(VA.isMemLoc());
657
658 // Create the nodes corresponding to a load from this parameter slot.
659 int FI = MFI->CreateFixedObject(MVT::getSizeInBits(VA.getValVT())/8,
660 VA.getLocMemOffset());
661 SDOperand FIN = DAG.getFrameIndex(FI, getPointerTy());
662 ArgValues.push_back(DAG.getLoad(VA.getValVT(), Root, FIN, NULL, 0));
Evan Chenge0bcfbe2006-04-26 01:20:17 +0000663 }
Evan Chenge0bcfbe2006-04-26 01:20:17 +0000664 }
Chris Lattnerb9db2252007-02-28 05:46:49 +0000665
666 unsigned StackSize = CCInfo.getNextStackOffset();
Evan Chenge0bcfbe2006-04-26 01:20:17 +0000667
Evan Cheng17e734f2006-05-23 21:06:34 +0000668 ArgValues.push_back(Root);
669
Evan Chenge0bcfbe2006-04-26 01:20:17 +0000670 // If the function takes variable number of arguments, make a frame index for
671 // the start of the first vararg value... for expansion of llvm.va_start.
Evan Cheng7068a932006-05-23 21:08:24 +0000672 if (isVarArg)
Chris Lattnerb9db2252007-02-28 05:46:49 +0000673 VarArgsFrameIndex = MFI->CreateFixedObject(1, StackSize);
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000674
675 if (isStdCall && !isVarArg) {
Chris Lattnerb9db2252007-02-28 05:46:49 +0000676 BytesToPopOnReturn = StackSize; // Callee pops everything..
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000677 BytesCallerReserves = 0;
678 } else {
Anton Korobeynikove7ec3bc2007-03-06 08:12:33 +0000679 BytesToPopOnReturn = 0; // Callee pops nothing.
Chris Lattnerb9db2252007-02-28 05:46:49 +0000680
681 // If this is an sret function, the return should pop the hidden pointer.
Anton Korobeynikove7ec3bc2007-03-06 08:12:33 +0000682 if (NumArgs &&
683 (cast<ConstantSDNode>(Op.getOperand(3))->getValue() &
Anton Korobeynikoved4b3032007-03-07 16:25:09 +0000684 ISD::ParamFlags::StructReturn))
Chris Lattnerb9db2252007-02-28 05:46:49 +0000685 BytesToPopOnReturn = 4;
686
687 BytesCallerReserves = StackSize;
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000688 }
689
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000690 RegSaveFrameIndex = 0xAAAAAAA; // X86-64 only.
691 ReturnAddrIndex = 0; // No return address slot generated yet.
Evan Cheng17e734f2006-05-23 21:06:34 +0000692
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000693 MF.getInfo<X86FunctionInfo>()->setBytesToPopOnReturn(BytesToPopOnReturn);
Evan Chenge0bcfbe2006-04-26 01:20:17 +0000694
Evan Cheng17e734f2006-05-23 21:06:34 +0000695 // Return the new list of results.
Chris Lattner35a08552007-02-25 07:10:00 +0000696 return DAG.getNode(ISD::MERGE_VALUES, Op.Val->getVTList(),
Chris Lattner29478082007-02-26 07:50:02 +0000697 &ArgValues[0], ArgValues.size()).getValue(Op.ResNo);
Chris Lattner76ac0682005-11-15 00:40:23 +0000698}
699
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000700SDOperand X86TargetLowering::LowerCCCCallTo(SDOperand Op, SelectionDAG &DAG,
Chris Lattner7802f3e2007-02-25 09:06:15 +0000701 unsigned CC) {
Evan Cheng2a330942006-05-25 00:59:30 +0000702 SDOperand Chain = Op.getOperand(0);
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000703 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
Evan Cheng2a330942006-05-25 00:59:30 +0000704 bool isTailCall = cast<ConstantSDNode>(Op.getOperand(3))->getValue() != 0;
705 SDOperand Callee = Op.getOperand(4);
Evan Cheng2a330942006-05-25 00:59:30 +0000706 unsigned NumOps = (Op.getNumOperands() - 5) / 2;
Chris Lattner76ac0682005-11-15 00:40:23 +0000707
Chris Lattner227b6c52007-02-28 07:00:42 +0000708 // Analyze operands of the call, assigning locations to each operand.
Chris Lattnerbe799592007-02-28 05:31:48 +0000709 SmallVector<CCValAssign, 16> ArgLocs;
710 CCState CCInfo(CC, getTargetMachine(), ArgLocs);
Chris Lattner227b6c52007-02-28 07:00:42 +0000711 CCInfo.AnalyzeCallOperands(Op.Val, CC_X86_32_C);
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000712
Chris Lattnerbe799592007-02-28 05:31:48 +0000713 // Get a count of how many bytes are to be pushed on the stack.
714 unsigned NumBytes = CCInfo.getNextStackOffset();
Chris Lattner76ac0682005-11-15 00:40:23 +0000715
Evan Cheng2a330942006-05-25 00:59:30 +0000716 Chain = DAG.getCALLSEQ_START(Chain,DAG.getConstant(NumBytes, getPointerTy()));
Chris Lattner76ac0682005-11-15 00:40:23 +0000717
Chris Lattner35a08552007-02-25 07:10:00 +0000718 SmallVector<std::pair<unsigned, SDOperand>, 8> RegsToPass;
719 SmallVector<SDOperand, 8> MemOpChains;
Evan Cheng2a330942006-05-25 00:59:30 +0000720
Chris Lattnerbe799592007-02-28 05:31:48 +0000721 SDOperand StackPtr;
Chris Lattnerbe799592007-02-28 05:31:48 +0000722
723 // Walk the register/memloc assignments, inserting copies/loads.
724 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
725 CCValAssign &VA = ArgLocs[i];
726 SDOperand Arg = Op.getOperand(5+2*VA.getValNo());
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000727
Chris Lattnerbe799592007-02-28 05:31:48 +0000728 // Promote the value if needed.
729 switch (VA.getLocInfo()) {
730 default: assert(0 && "Unknown loc info!");
731 case CCValAssign::Full: break;
732 case CCValAssign::SExt:
733 Arg = DAG.getNode(ISD::SIGN_EXTEND, VA.getLocVT(), Arg);
734 break;
735 case CCValAssign::ZExt:
736 Arg = DAG.getNode(ISD::ZERO_EXTEND, VA.getLocVT(), Arg);
737 break;
738 case CCValAssign::AExt:
739 Arg = DAG.getNode(ISD::ANY_EXTEND, VA.getLocVT(), Arg);
740 break;
Evan Cheng5ee96892006-05-25 18:56:34 +0000741 }
Chris Lattnerbe799592007-02-28 05:31:48 +0000742
743 if (VA.isRegLoc()) {
744 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
745 } else {
746 assert(VA.isMemLoc());
747 if (StackPtr.Val == 0)
748 StackPtr = DAG.getRegister(getStackPtrReg(), getPointerTy());
749 SDOperand PtrOff = DAG.getConstant(VA.getLocMemOffset(), getPointerTy());
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000750 PtrOff = DAG.getNode(ISD::ADD, getPointerTy(), StackPtr, PtrOff);
751 MemOpChains.push_back(DAG.getStore(Chain, Arg, PtrOff, NULL, 0));
Chris Lattner76ac0682005-11-15 00:40:23 +0000752 }
Chris Lattner76ac0682005-11-15 00:40:23 +0000753 }
754
Chris Lattner5958b172007-02-28 05:39:26 +0000755 // If the first argument is an sret pointer, remember it.
Anton Korobeynikove7ec3bc2007-03-06 08:12:33 +0000756 bool isSRet = NumOps &&
757 (cast<ConstantSDNode>(Op.getOperand(6))->getValue() &
Anton Korobeynikoved4b3032007-03-07 16:25:09 +0000758 ISD::ParamFlags::StructReturn);
Chris Lattner5958b172007-02-28 05:39:26 +0000759
Evan Cheng2a330942006-05-25 00:59:30 +0000760 if (!MemOpChains.empty())
Chris Lattnerc24a1d32006-08-08 02:23:42 +0000761 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other,
762 &MemOpChains[0], MemOpChains.size());
Chris Lattner76ac0682005-11-15 00:40:23 +0000763
Evan Cheng88decde2006-04-28 21:29:37 +0000764 // Build a sequence of copy-to-reg nodes chained together with token chain
765 // and flag operands which copy the outgoing args into registers.
766 SDOperand InFlag;
Evan Cheng2a330942006-05-25 00:59:30 +0000767 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
768 Chain = DAG.getCopyToReg(Chain, RegsToPass[i].first, RegsToPass[i].second,
769 InFlag);
Evan Cheng88decde2006-04-28 21:29:37 +0000770 InFlag = Chain.getValue(1);
771 }
772
Evan Cheng84a041e2007-02-21 21:18:14 +0000773 // ELF / PIC requires GOT in the EBX register before function calls via PLT
774 // GOT pointer.
Evan Cheng1281dc32007-01-22 21:34:25 +0000775 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
776 Subtarget->isPICStyleGOT()) {
Anton Korobeynikova0554d92007-01-12 19:20:47 +0000777 Chain = DAG.getCopyToReg(Chain, X86::EBX,
778 DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy()),
779 InFlag);
780 InFlag = Chain.getValue(1);
781 }
782
Evan Cheng2a330942006-05-25 00:59:30 +0000783 // If the callee is a GlobalAddress node (quite common, every direct call is)
784 // turn it into a TargetGlobalAddress node so that legalize doesn't hack it.
Anton Korobeynikov37d080b2006-11-20 10:46:14 +0000785 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Anton Korobeynikov430e68a12006-12-22 22:29:05 +0000786 // We should use extra load for direct calls to dllimported functions in
787 // non-JIT mode.
788 if (!Subtarget->GVRequiresExtraLoad(G->getGlobal(),
789 getTargetMachine(), true))
Anton Korobeynikov37d080b2006-11-20 10:46:14 +0000790 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), getPointerTy());
791 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee))
Evan Cheng2a330942006-05-25 00:59:30 +0000792 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy());
793
Chris Lattnere56fef92007-02-25 06:40:16 +0000794 // Returns a chain & a flag for retval copy to use.
795 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Chris Lattner35a08552007-02-25 07:10:00 +0000796 SmallVector<SDOperand, 8> Ops;
Nate Begeman7e5496d2006-02-17 00:03:04 +0000797 Ops.push_back(Chain);
798 Ops.push_back(Callee);
Evan Chengca254862006-06-14 18:17:40 +0000799
800 // Add argument registers to the end of the list so that they are known live
801 // into the call.
802 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +0000803 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
Evan Chengca254862006-06-14 18:17:40 +0000804 RegsToPass[i].second.getValueType()));
Evan Cheng84a041e2007-02-21 21:18:14 +0000805
806 // Add an implicit use GOT pointer in EBX.
807 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
808 Subtarget->isPICStyleGOT())
809 Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy()));
Anton Korobeynikova0554d92007-01-12 19:20:47 +0000810
Evan Cheng88decde2006-04-28 21:29:37 +0000811 if (InFlag.Val)
812 Ops.push_back(InFlag);
Evan Cheng45e190982006-01-05 00:27:02 +0000813
Evan Cheng2a330942006-05-25 00:59:30 +0000814 Chain = DAG.getNode(isTailCall ? X86ISD::TAILCALL : X86ISD::CALL,
Chris Lattnerc24a1d32006-08-08 02:23:42 +0000815 NodeTys, &Ops[0], Ops.size());
Evan Cheng88decde2006-04-28 21:29:37 +0000816 InFlag = Chain.getValue(1);
Evan Cheng45e190982006-01-05 00:27:02 +0000817
Chris Lattner8be5be82006-05-23 18:50:38 +0000818 // Create the CALLSEQ_END node.
819 unsigned NumBytesForCalleeToPush = 0;
820
Chris Lattner7802f3e2007-02-25 09:06:15 +0000821 if (CC == CallingConv::X86_StdCall) {
822 if (isVarArg)
Chris Lattner5958b172007-02-28 05:39:26 +0000823 NumBytesForCalleeToPush = isSRet ? 4 : 0;
Chris Lattner7802f3e2007-02-25 09:06:15 +0000824 else
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000825 NumBytesForCalleeToPush = NumBytes;
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000826 } else {
827 // If this is is a call to a struct-return function, the callee
828 // pops the hidden struct pointer, so we have to push it back.
829 // This is common for Darwin/X86, Linux & Mingw32 targets.
Chris Lattner5958b172007-02-28 05:39:26 +0000830 NumBytesForCalleeToPush = isSRet ? 4 : 0;
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000831 }
832
Chris Lattnerd6b853ad2007-02-25 07:18:38 +0000833 NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Nate Begeman7e5496d2006-02-17 00:03:04 +0000834 Ops.clear();
835 Ops.push_back(Chain);
836 Ops.push_back(DAG.getConstant(NumBytes, getPointerTy()));
Chris Lattner8be5be82006-05-23 18:50:38 +0000837 Ops.push_back(DAG.getConstant(NumBytesForCalleeToPush, getPointerTy()));
Nate Begeman7e5496d2006-02-17 00:03:04 +0000838 Ops.push_back(InFlag);
Chris Lattnerc24a1d32006-08-08 02:23:42 +0000839 Chain = DAG.getNode(ISD::CALLSEQ_END, NodeTys, &Ops[0], Ops.size());
Chris Lattner0cd99602007-02-25 08:59:22 +0000840 InFlag = Chain.getValue(1);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +0000841
Chris Lattner0cd99602007-02-25 08:59:22 +0000842 // Handle result values, copying them out of physregs into vregs that we
843 // return.
Chris Lattner7802f3e2007-02-25 09:06:15 +0000844 return SDOperand(LowerCallResult(Chain, InFlag, Op.Val, CC, DAG), Op.ResNo);
Chris Lattner76ac0682005-11-15 00:40:23 +0000845}
846
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000847
848//===----------------------------------------------------------------------===//
Chris Lattner3066bec2007-02-28 06:10:12 +0000849// FastCall Calling Convention implementation
Chris Lattner76ac0682005-11-15 00:40:23 +0000850//===----------------------------------------------------------------------===//
851//
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000852// The X86 'fastcall' calling convention passes up to two integer arguments in
853// registers (an appropriate portion of ECX/EDX), passes arguments in C order,
854// and requires that the callee pop its arguments off the stack (allowing proper
855// tail calls), and has the same return value conventions as C calling convs.
856//
857// This calling convention always arranges for the callee pop value to be 8n+4
858// bytes, which is needed for tail recursion elimination and stack alignment
859// reasons.
Evan Cheng17e734f2006-05-23 21:06:34 +0000860SDOperand
Chris Lattner3ed3be32007-02-28 06:05:16 +0000861X86TargetLowering::LowerFastCCArguments(SDOperand Op, SelectionDAG &DAG) {
Chris Lattner76ac0682005-11-15 00:40:23 +0000862 MachineFunction &MF = DAG.getMachineFunction();
863 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Cheng17e734f2006-05-23 21:06:34 +0000864 SDOperand Root = Op.getOperand(0);
Chris Lattner76ac0682005-11-15 00:40:23 +0000865
Chris Lattner227b6c52007-02-28 07:00:42 +0000866 // Assign locations to all of the incoming arguments.
Chris Lattner66e1d1d2007-02-28 06:21:19 +0000867 SmallVector<CCValAssign, 16> ArgLocs;
868 CCState CCInfo(MF.getFunction()->getCallingConv(), getTargetMachine(),
869 ArgLocs);
Chris Lattner227b6c52007-02-28 07:00:42 +0000870 CCInfo.AnalyzeFormalArguments(Op.Val, CC_X86_32_FastCall);
Chris Lattner66e1d1d2007-02-28 06:21:19 +0000871
872 SmallVector<SDOperand, 8> ArgValues;
873 unsigned LastVal = ~0U;
874 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
875 CCValAssign &VA = ArgLocs[i];
876 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
877 // places.
878 assert(VA.getValNo() != LastVal &&
879 "Don't support value assigned to multiple locs yet");
880 LastVal = VA.getValNo();
881
882 if (VA.isRegLoc()) {
883 MVT::ValueType RegVT = VA.getLocVT();
884 TargetRegisterClass *RC;
885 if (RegVT == MVT::i32)
886 RC = X86::GR32RegisterClass;
887 else {
888 assert(MVT::isVector(RegVT));
889 RC = X86::VR128RegisterClass;
890 }
891
Chris Lattner9c7e5e32007-03-02 05:12:29 +0000892 unsigned Reg = AddLiveIn(DAG.getMachineFunction(), VA.getLocReg(), RC);
893 SDOperand ArgValue = DAG.getCopyFromReg(Root, Reg, RegVT);
Chris Lattner66e1d1d2007-02-28 06:21:19 +0000894
895 // If this is an 8 or 16-bit value, it is really passed promoted to 32
896 // bits. Insert an assert[sz]ext to capture this, then truncate to the
897 // right size.
898 if (VA.getLocInfo() == CCValAssign::SExt)
899 ArgValue = DAG.getNode(ISD::AssertSext, RegVT, ArgValue,
900 DAG.getValueType(VA.getValVT()));
901 else if (VA.getLocInfo() == CCValAssign::ZExt)
902 ArgValue = DAG.getNode(ISD::AssertZext, RegVT, ArgValue,
903 DAG.getValueType(VA.getValVT()));
904
905 if (VA.getLocInfo() != CCValAssign::Full)
906 ArgValue = DAG.getNode(ISD::TRUNCATE, VA.getValVT(), ArgValue);
907
908 ArgValues.push_back(ArgValue);
909 } else {
910 assert(VA.isMemLoc());
911
912 // Create the nodes corresponding to a load from this parameter slot.
913 int FI = MFI->CreateFixedObject(MVT::getSizeInBits(VA.getValVT())/8,
914 VA.getLocMemOffset());
915 SDOperand FIN = DAG.getFrameIndex(FI, getPointerTy());
916 ArgValues.push_back(DAG.getLoad(VA.getValVT(), Root, FIN, NULL, 0));
917 }
918 }
919
Evan Cheng17e734f2006-05-23 21:06:34 +0000920 ArgValues.push_back(Root);
921
Chris Lattner66e1d1d2007-02-28 06:21:19 +0000922 unsigned StackSize = CCInfo.getNextStackOffset();
Anton Korobeynikovaf8be442007-03-01 16:29:22 +0000923
Anton Korobeynikov57af2a42007-03-02 21:50:27 +0000924 if (!Subtarget->isTargetCygMing() && !Subtarget->isTargetWindows()) {
Anton Korobeynikovaf8be442007-03-01 16:29:22 +0000925 // Make sure the instruction takes 8n+4 bytes to make sure the start of the
926 // arguments and the arguments after the retaddr has been pushed are aligned.
927 if ((StackSize & 7) == 0)
928 StackSize += 4;
929 }
Chris Lattner76ac0682005-11-15 00:40:23 +0000930
931 VarArgsFrameIndex = 0xAAAAAAA; // fastcc functions can't have varargs.
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000932 RegSaveFrameIndex = 0xAAAAAAA; // X86-64 only.
Chris Lattner76ac0682005-11-15 00:40:23 +0000933 ReturnAddrIndex = 0; // No return address slot generated yet.
Chris Lattner66e1d1d2007-02-28 06:21:19 +0000934 BytesToPopOnReturn = StackSize; // Callee pops all stack arguments.
Chris Lattner76ac0682005-11-15 00:40:23 +0000935 BytesCallerReserves = 0;
936
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000937 MF.getInfo<X86FunctionInfo>()->setBytesToPopOnReturn(BytesToPopOnReturn);
938
Evan Cheng17e734f2006-05-23 21:06:34 +0000939 // Return the new list of results.
Chris Lattner35a08552007-02-25 07:10:00 +0000940 return DAG.getNode(ISD::MERGE_VALUES, Op.Val->getVTList(),
Chris Lattner29478082007-02-26 07:50:02 +0000941 &ArgValues[0], ArgValues.size()).getValue(Op.ResNo);
Chris Lattner76ac0682005-11-15 00:40:23 +0000942}
943
Chris Lattner104aa5d2006-09-26 03:57:53 +0000944SDOperand X86TargetLowering::LowerFastCCCallTo(SDOperand Op, SelectionDAG &DAG,
Chris Lattner7802f3e2007-02-25 09:06:15 +0000945 unsigned CC) {
Evan Cheng2a330942006-05-25 00:59:30 +0000946 SDOperand Chain = Op.getOperand(0);
Evan Cheng2a330942006-05-25 00:59:30 +0000947 bool isTailCall = cast<ConstantSDNode>(Op.getOperand(3))->getValue() != 0;
948 SDOperand Callee = Op.getOperand(4);
Evan Cheng2a330942006-05-25 00:59:30 +0000949
Chris Lattner227b6c52007-02-28 07:00:42 +0000950 // Analyze operands of the call, assigning locations to each operand.
Chris Lattnerd439e862007-02-28 06:26:33 +0000951 SmallVector<CCValAssign, 16> ArgLocs;
952 CCState CCInfo(CC, getTargetMachine(), ArgLocs);
Chris Lattner227b6c52007-02-28 07:00:42 +0000953 CCInfo.AnalyzeCallOperands(Op.Val, CC_X86_32_FastCall);
Chris Lattnerd439e862007-02-28 06:26:33 +0000954
955 // Get a count of how many bytes are to be pushed on the stack.
956 unsigned NumBytes = CCInfo.getNextStackOffset();
Chris Lattner76ac0682005-11-15 00:40:23 +0000957
Anton Korobeynikov57af2a42007-03-02 21:50:27 +0000958 if (!Subtarget->isTargetCygMing() && !Subtarget->isTargetWindows()) {
Anton Korobeynikovaf8be442007-03-01 16:29:22 +0000959 // Make sure the instruction takes 8n+4 bytes to make sure the start of the
960 // arguments and the arguments after the retaddr has been pushed are aligned.
961 if ((NumBytes & 7) == 0)
962 NumBytes += 4;
963 }
Chris Lattner76ac0682005-11-15 00:40:23 +0000964
Chris Lattner62c34842006-02-13 09:00:43 +0000965 Chain = DAG.getCALLSEQ_START(Chain,DAG.getConstant(NumBytes, getPointerTy()));
Chris Lattnerd439e862007-02-28 06:26:33 +0000966
Chris Lattner35a08552007-02-25 07:10:00 +0000967 SmallVector<std::pair<unsigned, SDOperand>, 8> RegsToPass;
968 SmallVector<SDOperand, 8> MemOpChains;
Chris Lattnerd439e862007-02-28 06:26:33 +0000969
970 SDOperand StackPtr;
971
972 // Walk the register/memloc assignments, inserting copies/loads.
973 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
974 CCValAssign &VA = ArgLocs[i];
975 SDOperand Arg = Op.getOperand(5+2*VA.getValNo());
976
977 // Promote the value if needed.
978 switch (VA.getLocInfo()) {
979 default: assert(0 && "Unknown loc info!");
980 case CCValAssign::Full: break;
981 case CCValAssign::SExt:
982 Arg = DAG.getNode(ISD::SIGN_EXTEND, VA.getLocVT(), Arg);
Chris Lattner3ed3be32007-02-28 06:05:16 +0000983 break;
Chris Lattnerd439e862007-02-28 06:26:33 +0000984 case CCValAssign::ZExt:
985 Arg = DAG.getNode(ISD::ZERO_EXTEND, VA.getLocVT(), Arg);
986 break;
987 case CCValAssign::AExt:
988 Arg = DAG.getNode(ISD::ANY_EXTEND, VA.getLocVT(), Arg);
989 break;
990 }
991
992 if (VA.isRegLoc()) {
993 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
994 } else {
995 assert(VA.isMemLoc());
996 if (StackPtr.Val == 0)
997 StackPtr = DAG.getRegister(getStackPtrReg(), getPointerTy());
998 SDOperand PtrOff = DAG.getConstant(VA.getLocMemOffset(), getPointerTy());
Evan Cheng2a330942006-05-25 00:59:30 +0000999 PtrOff = DAG.getNode(ISD::ADD, getPointerTy(), StackPtr, PtrOff);
Evan Chengab51cf22006-10-13 21:14:26 +00001000 MemOpChains.push_back(DAG.getStore(Chain, Arg, PtrOff, NULL, 0));
Evan Cheng2a330942006-05-25 00:59:30 +00001001 }
Chris Lattner76ac0682005-11-15 00:40:23 +00001002 }
Chris Lattner76ac0682005-11-15 00:40:23 +00001003
Evan Cheng2a330942006-05-25 00:59:30 +00001004 if (!MemOpChains.empty())
Chris Lattnerc24a1d32006-08-08 02:23:42 +00001005 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other,
1006 &MemOpChains[0], MemOpChains.size());
Chris Lattner76ac0682005-11-15 00:40:23 +00001007
Nate Begeman7e5496d2006-02-17 00:03:04 +00001008 // Build a sequence of copy-to-reg nodes chained together with token chain
1009 // and flag operands which copy the outgoing args into registers.
1010 SDOperand InFlag;
Evan Cheng2a330942006-05-25 00:59:30 +00001011 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1012 Chain = DAG.getCopyToReg(Chain, RegsToPass[i].first, RegsToPass[i].second,
1013 InFlag);
Nate Begeman7e5496d2006-02-17 00:03:04 +00001014 InFlag = Chain.getValue(1);
1015 }
1016
Evan Cheng2a330942006-05-25 00:59:30 +00001017 // If the callee is a GlobalAddress node (quite common, every direct call is)
1018 // turn it into a TargetGlobalAddress node so that legalize doesn't hack it.
Anton Korobeynikov37d080b2006-11-20 10:46:14 +00001019 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Anton Korobeynikov430e68a12006-12-22 22:29:05 +00001020 // We should use extra load for direct calls to dllimported functions in
1021 // non-JIT mode.
1022 if (!Subtarget->GVRequiresExtraLoad(G->getGlobal(),
1023 getTargetMachine(), true))
Anton Korobeynikov37d080b2006-11-20 10:46:14 +00001024 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), getPointerTy());
1025 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee))
Evan Cheng2a330942006-05-25 00:59:30 +00001026 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy());
1027
Evan Cheng84a041e2007-02-21 21:18:14 +00001028 // ELF / PIC requires GOT in the EBX register before function calls via PLT
1029 // GOT pointer.
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001030 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1031 Subtarget->isPICStyleGOT()) {
1032 Chain = DAG.getCopyToReg(Chain, X86::EBX,
1033 DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy()),
1034 InFlag);
1035 InFlag = Chain.getValue(1);
1036 }
1037
Chris Lattnere56fef92007-02-25 06:40:16 +00001038 // Returns a chain & a flag for retval copy to use.
1039 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Chris Lattner35a08552007-02-25 07:10:00 +00001040 SmallVector<SDOperand, 8> Ops;
Nate Begeman7e5496d2006-02-17 00:03:04 +00001041 Ops.push_back(Chain);
1042 Ops.push_back(Callee);
Evan Chengca254862006-06-14 18:17:40 +00001043
1044 // Add argument registers to the end of the list so that they are known live
1045 // into the call.
1046 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00001047 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
Evan Chengca254862006-06-14 18:17:40 +00001048 RegsToPass[i].second.getValueType()));
1049
Evan Cheng84a041e2007-02-21 21:18:14 +00001050 // Add an implicit use GOT pointer in EBX.
1051 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1052 Subtarget->isPICStyleGOT())
1053 Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy()));
1054
Nate Begeman7e5496d2006-02-17 00:03:04 +00001055 if (InFlag.Val)
1056 Ops.push_back(InFlag);
1057
1058 // FIXME: Do not generate X86ISD::TAILCALL for now.
Chris Lattner3d826992006-05-16 06:45:34 +00001059 Chain = DAG.getNode(isTailCall ? X86ISD::TAILCALL : X86ISD::CALL,
Chris Lattnerc24a1d32006-08-08 02:23:42 +00001060 NodeTys, &Ops[0], Ops.size());
Nate Begeman7e5496d2006-02-17 00:03:04 +00001061 InFlag = Chain.getValue(1);
1062
Chris Lattnerd6b853ad2007-02-25 07:18:38 +00001063 // Returns a flag for retval copy to use.
1064 NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Nate Begeman7e5496d2006-02-17 00:03:04 +00001065 Ops.clear();
1066 Ops.push_back(Chain);
Evan Cheng2a330942006-05-25 00:59:30 +00001067 Ops.push_back(DAG.getConstant(NumBytes, getPointerTy()));
1068 Ops.push_back(DAG.getConstant(NumBytes, getPointerTy()));
Nate Begeman7e5496d2006-02-17 00:03:04 +00001069 Ops.push_back(InFlag);
Chris Lattnerc24a1d32006-08-08 02:23:42 +00001070 Chain = DAG.getNode(ISD::CALLSEQ_END, NodeTys, &Ops[0], Ops.size());
Chris Lattnerba474f52007-02-25 09:10:05 +00001071 InFlag = Chain.getValue(1);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00001072
Chris Lattnerba474f52007-02-25 09:10:05 +00001073 // Handle result values, copying them out of physregs into vregs that we
1074 // return.
1075 return SDOperand(LowerCallResult(Chain, InFlag, Op.Val, CC, DAG), Op.ResNo);
Chris Lattner76ac0682005-11-15 00:40:23 +00001076}
1077
Chris Lattner3066bec2007-02-28 06:10:12 +00001078
1079//===----------------------------------------------------------------------===//
1080// X86-64 C Calling Convention implementation
1081//===----------------------------------------------------------------------===//
1082
1083SDOperand
1084X86TargetLowering::LowerX86_64CCCArguments(SDOperand Op, SelectionDAG &DAG) {
Chris Lattner3066bec2007-02-28 06:10:12 +00001085 MachineFunction &MF = DAG.getMachineFunction();
1086 MachineFrameInfo *MFI = MF.getFrameInfo();
1087 SDOperand Root = Op.getOperand(0);
1088 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
1089
1090 static const unsigned GPR64ArgRegs[] = {
1091 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1092 };
1093 static const unsigned XMMArgRegs[] = {
1094 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1095 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1096 };
1097
Chris Lattner227b6c52007-02-28 07:00:42 +00001098
1099 // Assign locations to all of the incoming arguments.
Chris Lattner3066bec2007-02-28 06:10:12 +00001100 SmallVector<CCValAssign, 16> ArgLocs;
1101 CCState CCInfo(MF.getFunction()->getCallingConv(), getTargetMachine(),
1102 ArgLocs);
Chris Lattner227b6c52007-02-28 07:00:42 +00001103 CCInfo.AnalyzeFormalArguments(Op.Val, CC_X86_64_C);
Chris Lattner3066bec2007-02-28 06:10:12 +00001104
1105 SmallVector<SDOperand, 8> ArgValues;
1106 unsigned LastVal = ~0U;
1107 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1108 CCValAssign &VA = ArgLocs[i];
1109 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
1110 // places.
1111 assert(VA.getValNo() != LastVal &&
1112 "Don't support value assigned to multiple locs yet");
1113 LastVal = VA.getValNo();
1114
1115 if (VA.isRegLoc()) {
1116 MVT::ValueType RegVT = VA.getLocVT();
1117 TargetRegisterClass *RC;
1118 if (RegVT == MVT::i32)
1119 RC = X86::GR32RegisterClass;
1120 else if (RegVT == MVT::i64)
1121 RC = X86::GR64RegisterClass;
1122 else if (RegVT == MVT::f32)
1123 RC = X86::FR32RegisterClass;
1124 else if (RegVT == MVT::f64)
1125 RC = X86::FR64RegisterClass;
1126 else {
1127 assert(MVT::isVector(RegVT));
1128 RC = X86::VR128RegisterClass;
1129 }
Chris Lattner9c7e5e32007-03-02 05:12:29 +00001130
1131 unsigned Reg = AddLiveIn(DAG.getMachineFunction(), VA.getLocReg(), RC);
1132 SDOperand ArgValue = DAG.getCopyFromReg(Root, Reg, RegVT);
Chris Lattner3066bec2007-02-28 06:10:12 +00001133
1134 // If this is an 8 or 16-bit value, it is really passed promoted to 32
1135 // bits. Insert an assert[sz]ext to capture this, then truncate to the
1136 // right size.
1137 if (VA.getLocInfo() == CCValAssign::SExt)
1138 ArgValue = DAG.getNode(ISD::AssertSext, RegVT, ArgValue,
1139 DAG.getValueType(VA.getValVT()));
1140 else if (VA.getLocInfo() == CCValAssign::ZExt)
1141 ArgValue = DAG.getNode(ISD::AssertZext, RegVT, ArgValue,
1142 DAG.getValueType(VA.getValVT()));
1143
1144 if (VA.getLocInfo() != CCValAssign::Full)
1145 ArgValue = DAG.getNode(ISD::TRUNCATE, VA.getValVT(), ArgValue);
1146
1147 ArgValues.push_back(ArgValue);
1148 } else {
1149 assert(VA.isMemLoc());
1150
1151 // Create the nodes corresponding to a load from this parameter slot.
1152 int FI = MFI->CreateFixedObject(MVT::getSizeInBits(VA.getValVT())/8,
1153 VA.getLocMemOffset());
1154 SDOperand FIN = DAG.getFrameIndex(FI, getPointerTy());
1155 ArgValues.push_back(DAG.getLoad(VA.getValVT(), Root, FIN, NULL, 0));
1156 }
1157 }
1158
1159 unsigned StackSize = CCInfo.getNextStackOffset();
1160
1161 // If the function takes variable number of arguments, make a frame index for
1162 // the start of the first vararg value... for expansion of llvm.va_start.
1163 if (isVarArg) {
1164 unsigned NumIntRegs = CCInfo.getFirstUnallocated(GPR64ArgRegs, 6);
1165 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
1166
1167 // For X86-64, if there are vararg parameters that are passed via
1168 // registers, then we must store them to their spots on the stack so they
1169 // may be loaded by deferencing the result of va_next.
1170 VarArgsGPOffset = NumIntRegs * 8;
1171 VarArgsFPOffset = 6 * 8 + NumXMMRegs * 16;
1172 VarArgsFrameIndex = MFI->CreateFixedObject(1, StackSize);
1173 RegSaveFrameIndex = MFI->CreateStackObject(6 * 8 + 8 * 16, 16);
1174
1175 // Store the integer parameter registers.
1176 SmallVector<SDOperand, 8> MemOps;
1177 SDOperand RSFIN = DAG.getFrameIndex(RegSaveFrameIndex, getPointerTy());
1178 SDOperand FIN = DAG.getNode(ISD::ADD, getPointerTy(), RSFIN,
1179 DAG.getConstant(VarArgsGPOffset, getPointerTy()));
1180 for (; NumIntRegs != 6; ++NumIntRegs) {
1181 unsigned VReg = AddLiveIn(MF, GPR64ArgRegs[NumIntRegs],
1182 X86::GR64RegisterClass);
1183 SDOperand Val = DAG.getCopyFromReg(Root, VReg, MVT::i64);
1184 SDOperand Store = DAG.getStore(Val.getValue(1), Val, FIN, NULL, 0);
1185 MemOps.push_back(Store);
1186 FIN = DAG.getNode(ISD::ADD, getPointerTy(), FIN,
1187 DAG.getConstant(8, getPointerTy()));
1188 }
1189
1190 // Now store the XMM (fp + vector) parameter registers.
1191 FIN = DAG.getNode(ISD::ADD, getPointerTy(), RSFIN,
1192 DAG.getConstant(VarArgsFPOffset, getPointerTy()));
1193 for (; NumXMMRegs != 8; ++NumXMMRegs) {
1194 unsigned VReg = AddLiveIn(MF, XMMArgRegs[NumXMMRegs],
1195 X86::VR128RegisterClass);
1196 SDOperand Val = DAG.getCopyFromReg(Root, VReg, MVT::v4f32);
1197 SDOperand Store = DAG.getStore(Val.getValue(1), Val, FIN, NULL, 0);
1198 MemOps.push_back(Store);
1199 FIN = DAG.getNode(ISD::ADD, getPointerTy(), FIN,
1200 DAG.getConstant(16, getPointerTy()));
1201 }
1202 if (!MemOps.empty())
1203 Root = DAG.getNode(ISD::TokenFactor, MVT::Other,
1204 &MemOps[0], MemOps.size());
1205 }
1206
1207 ArgValues.push_back(Root);
1208
1209 ReturnAddrIndex = 0; // No return address slot generated yet.
1210 BytesToPopOnReturn = 0; // Callee pops nothing.
1211 BytesCallerReserves = StackSize;
1212
1213 // Return the new list of results.
1214 return DAG.getNode(ISD::MERGE_VALUES, Op.Val->getVTList(),
1215 &ArgValues[0], ArgValues.size()).getValue(Op.ResNo);
1216}
1217
1218SDOperand
1219X86TargetLowering::LowerX86_64CCCCallTo(SDOperand Op, SelectionDAG &DAG,
1220 unsigned CC) {
1221 SDOperand Chain = Op.getOperand(0);
1222 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
1223 bool isTailCall = cast<ConstantSDNode>(Op.getOperand(3))->getValue() != 0;
1224 SDOperand Callee = Op.getOperand(4);
Chris Lattner227b6c52007-02-28 07:00:42 +00001225
1226 // Analyze operands of the call, assigning locations to each operand.
Chris Lattner3066bec2007-02-28 06:10:12 +00001227 SmallVector<CCValAssign, 16> ArgLocs;
1228 CCState CCInfo(CC, getTargetMachine(), ArgLocs);
Chris Lattner227b6c52007-02-28 07:00:42 +00001229 CCInfo.AnalyzeCallOperands(Op.Val, CC_X86_64_C);
Chris Lattner3066bec2007-02-28 06:10:12 +00001230
1231 // Get a count of how many bytes are to be pushed on the stack.
1232 unsigned NumBytes = CCInfo.getNextStackOffset();
1233 Chain = DAG.getCALLSEQ_START(Chain,DAG.getConstant(NumBytes, getPointerTy()));
1234
1235 SmallVector<std::pair<unsigned, SDOperand>, 8> RegsToPass;
1236 SmallVector<SDOperand, 8> MemOpChains;
1237
1238 SDOperand StackPtr;
1239
1240 // Walk the register/memloc assignments, inserting copies/loads.
1241 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1242 CCValAssign &VA = ArgLocs[i];
1243 SDOperand Arg = Op.getOperand(5+2*VA.getValNo());
1244
1245 // Promote the value if needed.
1246 switch (VA.getLocInfo()) {
1247 default: assert(0 && "Unknown loc info!");
1248 case CCValAssign::Full: break;
1249 case CCValAssign::SExt:
1250 Arg = DAG.getNode(ISD::SIGN_EXTEND, VA.getLocVT(), Arg);
1251 break;
1252 case CCValAssign::ZExt:
1253 Arg = DAG.getNode(ISD::ZERO_EXTEND, VA.getLocVT(), Arg);
1254 break;
1255 case CCValAssign::AExt:
1256 Arg = DAG.getNode(ISD::ANY_EXTEND, VA.getLocVT(), Arg);
1257 break;
1258 }
1259
1260 if (VA.isRegLoc()) {
1261 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
1262 } else {
1263 assert(VA.isMemLoc());
1264 if (StackPtr.Val == 0)
1265 StackPtr = DAG.getRegister(getStackPtrReg(), getPointerTy());
1266 SDOperand PtrOff = DAG.getConstant(VA.getLocMemOffset(), getPointerTy());
1267 PtrOff = DAG.getNode(ISD::ADD, getPointerTy(), StackPtr, PtrOff);
1268 MemOpChains.push_back(DAG.getStore(Chain, Arg, PtrOff, NULL, 0));
1269 }
1270 }
1271
1272 if (!MemOpChains.empty())
1273 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other,
1274 &MemOpChains[0], MemOpChains.size());
1275
1276 // Build a sequence of copy-to-reg nodes chained together with token chain
1277 // and flag operands which copy the outgoing args into registers.
1278 SDOperand InFlag;
1279 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1280 Chain = DAG.getCopyToReg(Chain, RegsToPass[i].first, RegsToPass[i].second,
1281 InFlag);
1282 InFlag = Chain.getValue(1);
1283 }
1284
1285 if (isVarArg) {
1286 // From AMD64 ABI document:
1287 // For calls that may call functions that use varargs or stdargs
1288 // (prototype-less calls or calls to functions containing ellipsis (...) in
1289 // the declaration) %al is used as hidden argument to specify the number
1290 // of SSE registers used. The contents of %al do not need to match exactly
1291 // the number of registers, but must be an ubound on the number of SSE
1292 // registers used and is in the range 0 - 8 inclusive.
1293
1294 // Count the number of XMM registers allocated.
1295 static const unsigned XMMArgRegs[] = {
1296 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1297 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1298 };
1299 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
1300
1301 Chain = DAG.getCopyToReg(Chain, X86::AL,
1302 DAG.getConstant(NumXMMRegs, MVT::i8), InFlag);
1303 InFlag = Chain.getValue(1);
1304 }
1305
1306 // If the callee is a GlobalAddress node (quite common, every direct call is)
1307 // turn it into a TargetGlobalAddress node so that legalize doesn't hack it.
1308 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
1309 // We should use extra load for direct calls to dllimported functions in
1310 // non-JIT mode.
1311 if (!Subtarget->GVRequiresExtraLoad(G->getGlobal(),
1312 getTargetMachine(), true))
1313 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), getPointerTy());
1314 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee))
1315 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy());
1316
1317 // Returns a chain & a flag for retval copy to use.
1318 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
1319 SmallVector<SDOperand, 8> Ops;
1320 Ops.push_back(Chain);
1321 Ops.push_back(Callee);
1322
1323 // Add argument registers to the end of the list so that they are known live
1324 // into the call.
1325 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
1326 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
1327 RegsToPass[i].second.getValueType()));
1328
1329 if (InFlag.Val)
1330 Ops.push_back(InFlag);
1331
1332 // FIXME: Do not generate X86ISD::TAILCALL for now.
1333 Chain = DAG.getNode(isTailCall ? X86ISD::TAILCALL : X86ISD::CALL,
1334 NodeTys, &Ops[0], Ops.size());
1335 InFlag = Chain.getValue(1);
1336
1337 // Returns a flag for retval copy to use.
1338 NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
1339 Ops.clear();
1340 Ops.push_back(Chain);
1341 Ops.push_back(DAG.getConstant(NumBytes, getPointerTy()));
1342 Ops.push_back(DAG.getConstant(0, getPointerTy()));
1343 Ops.push_back(InFlag);
1344 Chain = DAG.getNode(ISD::CALLSEQ_END, NodeTys, &Ops[0], Ops.size());
1345 InFlag = Chain.getValue(1);
1346
1347 // Handle result values, copying them out of physregs into vregs that we
1348 // return.
1349 return SDOperand(LowerCallResult(Chain, InFlag, Op.Val, CC, DAG), Op.ResNo);
1350}
1351
1352
1353//===----------------------------------------------------------------------===//
1354// Other Lowering Hooks
1355//===----------------------------------------------------------------------===//
1356
1357
Chris Lattner76ac0682005-11-15 00:40:23 +00001358SDOperand X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) {
1359 if (ReturnAddrIndex == 0) {
1360 // Set up a frame object for the return address.
1361 MachineFunction &MF = DAG.getMachineFunction();
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001362 if (Subtarget->is64Bit())
1363 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(8, -8);
1364 else
1365 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(4, -4);
Chris Lattner76ac0682005-11-15 00:40:23 +00001366 }
1367
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001368 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
Chris Lattner76ac0682005-11-15 00:40:23 +00001369}
1370
1371
1372
Evan Cheng45df7f82006-01-30 23:41:35 +00001373/// translateX86CC - do a one to one translation of a ISD::CondCode to the X86
1374/// specific condition code. It returns a false if it cannot do a direct
Chris Lattner7a627672006-09-13 03:22:10 +00001375/// translation. X86CC is the translated CondCode. LHS/RHS are modified as
1376/// needed.
Evan Cheng78038292006-04-05 23:38:46 +00001377static bool translateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
Chris Lattner7a627672006-09-13 03:22:10 +00001378 unsigned &X86CC, SDOperand &LHS, SDOperand &RHS,
1379 SelectionDAG &DAG) {
Chris Lattnerc0fb5672006-10-20 17:42:20 +00001380 X86CC = X86::COND_INVALID;
Evan Cheng172fce72006-01-06 00:43:03 +00001381 if (!isFP) {
Chris Lattner971e3392006-09-13 17:04:54 +00001382 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
1383 if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) {
1384 // X > -1 -> X == 0, jump !sign.
1385 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattnerc0fb5672006-10-20 17:42:20 +00001386 X86CC = X86::COND_NS;
Chris Lattner971e3392006-09-13 17:04:54 +00001387 return true;
1388 } else if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) {
1389 // X < 0 -> X == 0, jump on sign.
Chris Lattnerc0fb5672006-10-20 17:42:20 +00001390 X86CC = X86::COND_S;
Chris Lattner971e3392006-09-13 17:04:54 +00001391 return true;
1392 }
Chris Lattner7a627672006-09-13 03:22:10 +00001393 }
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00001394
Evan Cheng172fce72006-01-06 00:43:03 +00001395 switch (SetCCOpcode) {
1396 default: break;
Chris Lattnerc0fb5672006-10-20 17:42:20 +00001397 case ISD::SETEQ: X86CC = X86::COND_E; break;
1398 case ISD::SETGT: X86CC = X86::COND_G; break;
1399 case ISD::SETGE: X86CC = X86::COND_GE; break;
1400 case ISD::SETLT: X86CC = X86::COND_L; break;
1401 case ISD::SETLE: X86CC = X86::COND_LE; break;
1402 case ISD::SETNE: X86CC = X86::COND_NE; break;
1403 case ISD::SETULT: X86CC = X86::COND_B; break;
1404 case ISD::SETUGT: X86CC = X86::COND_A; break;
1405 case ISD::SETULE: X86CC = X86::COND_BE; break;
1406 case ISD::SETUGE: X86CC = X86::COND_AE; break;
Evan Cheng172fce72006-01-06 00:43:03 +00001407 }
1408 } else {
1409 // On a floating point condition, the flags are set as follows:
1410 // ZF PF CF op
1411 // 0 | 0 | 0 | X > Y
1412 // 0 | 0 | 1 | X < Y
1413 // 1 | 0 | 0 | X == Y
1414 // 1 | 1 | 1 | unordered
Chris Lattner7a627672006-09-13 03:22:10 +00001415 bool Flip = false;
Evan Cheng172fce72006-01-06 00:43:03 +00001416 switch (SetCCOpcode) {
1417 default: break;
1418 case ISD::SETUEQ:
Chris Lattnerc0fb5672006-10-20 17:42:20 +00001419 case ISD::SETEQ: X86CC = X86::COND_E; break;
Evan Chengb3b41c42006-04-17 07:24:10 +00001420 case ISD::SETOLT: Flip = true; // Fallthrough
Evan Cheng172fce72006-01-06 00:43:03 +00001421 case ISD::SETOGT:
Chris Lattnerc0fb5672006-10-20 17:42:20 +00001422 case ISD::SETGT: X86CC = X86::COND_A; break;
Evan Chengb3b41c42006-04-17 07:24:10 +00001423 case ISD::SETOLE: Flip = true; // Fallthrough
Evan Cheng172fce72006-01-06 00:43:03 +00001424 case ISD::SETOGE:
Chris Lattnerc0fb5672006-10-20 17:42:20 +00001425 case ISD::SETGE: X86CC = X86::COND_AE; break;
Evan Chengb3b41c42006-04-17 07:24:10 +00001426 case ISD::SETUGT: Flip = true; // Fallthrough
Evan Cheng172fce72006-01-06 00:43:03 +00001427 case ISD::SETULT:
Chris Lattnerc0fb5672006-10-20 17:42:20 +00001428 case ISD::SETLT: X86CC = X86::COND_B; break;
Evan Chengb3b41c42006-04-17 07:24:10 +00001429 case ISD::SETUGE: Flip = true; // Fallthrough
Evan Cheng172fce72006-01-06 00:43:03 +00001430 case ISD::SETULE:
Chris Lattnerc0fb5672006-10-20 17:42:20 +00001431 case ISD::SETLE: X86CC = X86::COND_BE; break;
Evan Cheng172fce72006-01-06 00:43:03 +00001432 case ISD::SETONE:
Chris Lattnerc0fb5672006-10-20 17:42:20 +00001433 case ISD::SETNE: X86CC = X86::COND_NE; break;
1434 case ISD::SETUO: X86CC = X86::COND_P; break;
1435 case ISD::SETO: X86CC = X86::COND_NP; break;
Evan Cheng172fce72006-01-06 00:43:03 +00001436 }
Chris Lattner7a627672006-09-13 03:22:10 +00001437 if (Flip)
1438 std::swap(LHS, RHS);
Evan Cheng172fce72006-01-06 00:43:03 +00001439 }
Evan Cheng45df7f82006-01-30 23:41:35 +00001440
Chris Lattnerc0fb5672006-10-20 17:42:20 +00001441 return X86CC != X86::COND_INVALID;
Evan Cheng172fce72006-01-06 00:43:03 +00001442}
1443
Evan Cheng339edad2006-01-11 00:33:36 +00001444/// hasFPCMov - is there a floating point cmov for the specific X86 condition
1445/// code. Current x86 isa includes the following FP cmov instructions:
Evan Cheng73a1ad92006-01-10 20:26:56 +00001446/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
Evan Cheng339edad2006-01-11 00:33:36 +00001447static bool hasFPCMov(unsigned X86CC) {
Evan Cheng73a1ad92006-01-10 20:26:56 +00001448 switch (X86CC) {
1449 default:
1450 return false;
Chris Lattnerc0fb5672006-10-20 17:42:20 +00001451 case X86::COND_B:
1452 case X86::COND_BE:
1453 case X86::COND_E:
1454 case X86::COND_P:
1455 case X86::COND_A:
1456 case X86::COND_AE:
1457 case X86::COND_NE:
1458 case X86::COND_NP:
Evan Cheng73a1ad92006-01-10 20:26:56 +00001459 return true;
1460 }
1461}
1462
Evan Chengc995b452006-04-06 23:23:56 +00001463/// isUndefOrInRange - Op is either an undef node or a ConstantSDNode. Return
Evan Chengac847262006-04-07 21:53:05 +00001464/// true if Op is undef or if its value falls within the specified range (L, H].
Evan Chengc995b452006-04-06 23:23:56 +00001465static bool isUndefOrInRange(SDOperand Op, unsigned Low, unsigned Hi) {
1466 if (Op.getOpcode() == ISD::UNDEF)
1467 return true;
1468
1469 unsigned Val = cast<ConstantSDNode>(Op)->getValue();
Evan Chengac847262006-04-07 21:53:05 +00001470 return (Val >= Low && Val < Hi);
1471}
1472
1473/// isUndefOrEqual - Op is either an undef node or a ConstantSDNode. Return
1474/// true if Op is undef or if its value equal to the specified value.
1475static bool isUndefOrEqual(SDOperand Op, unsigned Val) {
1476 if (Op.getOpcode() == ISD::UNDEF)
1477 return true;
1478 return cast<ConstantSDNode>(Op)->getValue() == Val;
Evan Chengc995b452006-04-06 23:23:56 +00001479}
1480
Evan Cheng68ad48b2006-03-22 18:59:22 +00001481/// isPSHUFDMask - Return true if the specified VECTOR_SHUFFLE operand
1482/// specifies a shuffle of elements that is suitable for input to PSHUFD.
1483bool X86::isPSHUFDMask(SDNode *N) {
1484 assert(N->getOpcode() == ISD::BUILD_VECTOR);
1485
1486 if (N->getNumOperands() != 4)
1487 return false;
1488
1489 // Check if the value doesn't reference the second vector.
Evan Chengb7fedff2006-03-29 23:07:14 +00001490 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
Evan Cheng99d72052006-03-31 00:30:29 +00001491 SDOperand Arg = N->getOperand(i);
1492 if (Arg.getOpcode() == ISD::UNDEF) continue;
1493 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
1494 if (cast<ConstantSDNode>(Arg)->getValue() >= 4)
Evan Chengb7fedff2006-03-29 23:07:14 +00001495 return false;
1496 }
1497
1498 return true;
1499}
1500
1501/// isPSHUFHWMask - Return true if the specified VECTOR_SHUFFLE operand
Evan Cheng59a63552006-04-05 01:47:37 +00001502/// specifies a shuffle of elements that is suitable for input to PSHUFHW.
Evan Chengb7fedff2006-03-29 23:07:14 +00001503bool X86::isPSHUFHWMask(SDNode *N) {
1504 assert(N->getOpcode() == ISD::BUILD_VECTOR);
1505
1506 if (N->getNumOperands() != 8)
1507 return false;
1508
1509 // Lower quadword copied in order.
1510 for (unsigned i = 0; i != 4; ++i) {
Evan Cheng99d72052006-03-31 00:30:29 +00001511 SDOperand Arg = N->getOperand(i);
1512 if (Arg.getOpcode() == ISD::UNDEF) continue;
1513 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
1514 if (cast<ConstantSDNode>(Arg)->getValue() != i)
Evan Chengb7fedff2006-03-29 23:07:14 +00001515 return false;
1516 }
1517
1518 // Upper quadword shuffled.
1519 for (unsigned i = 4; i != 8; ++i) {
Evan Cheng99d72052006-03-31 00:30:29 +00001520 SDOperand Arg = N->getOperand(i);
1521 if (Arg.getOpcode() == ISD::UNDEF) continue;
1522 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
1523 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
Evan Chengb7fedff2006-03-29 23:07:14 +00001524 if (Val < 4 || Val > 7)
1525 return false;
1526 }
1527
1528 return true;
1529}
1530
1531/// isPSHUFLWMask - Return true if the specified VECTOR_SHUFFLE operand
Evan Cheng59a63552006-04-05 01:47:37 +00001532/// specifies a shuffle of elements that is suitable for input to PSHUFLW.
Evan Chengb7fedff2006-03-29 23:07:14 +00001533bool X86::isPSHUFLWMask(SDNode *N) {
1534 assert(N->getOpcode() == ISD::BUILD_VECTOR);
1535
1536 if (N->getNumOperands() != 8)
1537 return false;
1538
1539 // Upper quadword copied in order.
Evan Chengac847262006-04-07 21:53:05 +00001540 for (unsigned i = 4; i != 8; ++i)
1541 if (!isUndefOrEqual(N->getOperand(i), i))
Evan Chengb7fedff2006-03-29 23:07:14 +00001542 return false;
Evan Chengb7fedff2006-03-29 23:07:14 +00001543
1544 // Lower quadword shuffled.
Evan Chengac847262006-04-07 21:53:05 +00001545 for (unsigned i = 0; i != 4; ++i)
1546 if (!isUndefOrInRange(N->getOperand(i), 0, 4))
Evan Chengb7fedff2006-03-29 23:07:14 +00001547 return false;
Evan Cheng68ad48b2006-03-22 18:59:22 +00001548
1549 return true;
1550}
1551
Evan Chengd27fb3e2006-03-24 01:18:28 +00001552/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
1553/// specifies a shuffle of elements that is suitable for input to SHUFP*.
Chris Lattner35a08552007-02-25 07:10:00 +00001554static bool isSHUFPMask(const SDOperand *Elems, unsigned NumElems) {
Evan Cheng60f0b892006-04-20 08:58:49 +00001555 if (NumElems != 2 && NumElems != 4) return false;
Evan Chengd27fb3e2006-03-24 01:18:28 +00001556
Evan Cheng60f0b892006-04-20 08:58:49 +00001557 unsigned Half = NumElems / 2;
1558 for (unsigned i = 0; i < Half; ++i)
Chris Lattner35a08552007-02-25 07:10:00 +00001559 if (!isUndefOrInRange(Elems[i], 0, NumElems))
Evan Cheng60f0b892006-04-20 08:58:49 +00001560 return false;
1561 for (unsigned i = Half; i < NumElems; ++i)
Chris Lattner35a08552007-02-25 07:10:00 +00001562 if (!isUndefOrInRange(Elems[i], NumElems, NumElems*2))
Evan Cheng60f0b892006-04-20 08:58:49 +00001563 return false;
Evan Chengd27fb3e2006-03-24 01:18:28 +00001564
1565 return true;
1566}
1567
Evan Cheng60f0b892006-04-20 08:58:49 +00001568bool X86::isSHUFPMask(SDNode *N) {
1569 assert(N->getOpcode() == ISD::BUILD_VECTOR);
Chris Lattner35a08552007-02-25 07:10:00 +00001570 return ::isSHUFPMask(N->op_begin(), N->getNumOperands());
Evan Cheng60f0b892006-04-20 08:58:49 +00001571}
1572
1573/// isCommutedSHUFP - Returns true if the shuffle mask is except
1574/// the reverse of what x86 shuffles want. x86 shuffles requires the lower
1575/// half elements to come from vector 1 (which would equal the dest.) and
1576/// the upper half to come from vector 2.
Chris Lattner35a08552007-02-25 07:10:00 +00001577static bool isCommutedSHUFP(const SDOperand *Ops, unsigned NumOps) {
1578 if (NumOps != 2 && NumOps != 4) return false;
Evan Cheng60f0b892006-04-20 08:58:49 +00001579
Chris Lattner35a08552007-02-25 07:10:00 +00001580 unsigned Half = NumOps / 2;
Evan Cheng60f0b892006-04-20 08:58:49 +00001581 for (unsigned i = 0; i < Half; ++i)
Chris Lattner35a08552007-02-25 07:10:00 +00001582 if (!isUndefOrInRange(Ops[i], NumOps, NumOps*2))
Evan Cheng60f0b892006-04-20 08:58:49 +00001583 return false;
Chris Lattner35a08552007-02-25 07:10:00 +00001584 for (unsigned i = Half; i < NumOps; ++i)
1585 if (!isUndefOrInRange(Ops[i], 0, NumOps))
Evan Cheng60f0b892006-04-20 08:58:49 +00001586 return false;
1587 return true;
1588}
1589
1590static bool isCommutedSHUFP(SDNode *N) {
1591 assert(N->getOpcode() == ISD::BUILD_VECTOR);
Chris Lattner35a08552007-02-25 07:10:00 +00001592 return isCommutedSHUFP(N->op_begin(), N->getNumOperands());
Evan Cheng60f0b892006-04-20 08:58:49 +00001593}
1594
Evan Cheng2595a682006-03-24 02:58:06 +00001595/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
1596/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
1597bool X86::isMOVHLPSMask(SDNode *N) {
1598 assert(N->getOpcode() == ISD::BUILD_VECTOR);
1599
Evan Cheng1a194a52006-03-28 06:50:32 +00001600 if (N->getNumOperands() != 4)
Evan Cheng2595a682006-03-24 02:58:06 +00001601 return false;
1602
Evan Cheng1a194a52006-03-28 06:50:32 +00001603 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
Evan Chengac847262006-04-07 21:53:05 +00001604 return isUndefOrEqual(N->getOperand(0), 6) &&
1605 isUndefOrEqual(N->getOperand(1), 7) &&
1606 isUndefOrEqual(N->getOperand(2), 2) &&
1607 isUndefOrEqual(N->getOperand(3), 3);
Evan Cheng1a194a52006-03-28 06:50:32 +00001608}
1609
Evan Cheng922e1912006-11-07 22:14:24 +00001610/// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
1611/// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
1612/// <2, 3, 2, 3>
1613bool X86::isMOVHLPS_v_undef_Mask(SDNode *N) {
1614 assert(N->getOpcode() == ISD::BUILD_VECTOR);
1615
1616 if (N->getNumOperands() != 4)
1617 return false;
1618
1619 // Expect bit0 == 2, bit1 == 3, bit2 == 2, bit3 == 3
1620 return isUndefOrEqual(N->getOperand(0), 2) &&
1621 isUndefOrEqual(N->getOperand(1), 3) &&
1622 isUndefOrEqual(N->getOperand(2), 2) &&
1623 isUndefOrEqual(N->getOperand(3), 3);
1624}
1625
Evan Chengc995b452006-04-06 23:23:56 +00001626/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
1627/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
1628bool X86::isMOVLPMask(SDNode *N) {
1629 assert(N->getOpcode() == ISD::BUILD_VECTOR);
1630
1631 unsigned NumElems = N->getNumOperands();
1632 if (NumElems != 2 && NumElems != 4)
1633 return false;
1634
Evan Chengac847262006-04-07 21:53:05 +00001635 for (unsigned i = 0; i < NumElems/2; ++i)
1636 if (!isUndefOrEqual(N->getOperand(i), i + NumElems))
1637 return false;
Evan Chengc995b452006-04-06 23:23:56 +00001638
Evan Chengac847262006-04-07 21:53:05 +00001639 for (unsigned i = NumElems/2; i < NumElems; ++i)
1640 if (!isUndefOrEqual(N->getOperand(i), i))
1641 return false;
Evan Chengc995b452006-04-06 23:23:56 +00001642
1643 return true;
1644}
1645
1646/// isMOVHPMask - Return true if the specified VECTOR_SHUFFLE operand
Evan Cheng7855e4d2006-04-19 20:35:22 +00001647/// specifies a shuffle of elements that is suitable for input to MOVHP{S|D}
1648/// and MOVLHPS.
Evan Chengc995b452006-04-06 23:23:56 +00001649bool X86::isMOVHPMask(SDNode *N) {
1650 assert(N->getOpcode() == ISD::BUILD_VECTOR);
1651
1652 unsigned NumElems = N->getNumOperands();
1653 if (NumElems != 2 && NumElems != 4)
1654 return false;
1655
Evan Chengac847262006-04-07 21:53:05 +00001656 for (unsigned i = 0; i < NumElems/2; ++i)
1657 if (!isUndefOrEqual(N->getOperand(i), i))
1658 return false;
Evan Chengc995b452006-04-06 23:23:56 +00001659
1660 for (unsigned i = 0; i < NumElems/2; ++i) {
1661 SDOperand Arg = N->getOperand(i + NumElems/2);
Evan Chengac847262006-04-07 21:53:05 +00001662 if (!isUndefOrEqual(Arg, i + NumElems))
1663 return false;
Evan Chengc995b452006-04-06 23:23:56 +00001664 }
1665
1666 return true;
1667}
1668
Evan Cheng5df75882006-03-28 00:39:58 +00001669/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
1670/// specifies a shuffle of elements that is suitable for input to UNPCKL.
Chris Lattner35a08552007-02-25 07:10:00 +00001671bool static isUNPCKLMask(const SDOperand *Elts, unsigned NumElts,
1672 bool V2IsSplat = false) {
1673 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng5df75882006-03-28 00:39:58 +00001674 return false;
1675
Chris Lattner35a08552007-02-25 07:10:00 +00001676 for (unsigned i = 0, j = 0; i != NumElts; i += 2, ++j) {
1677 SDOperand BitI = Elts[i];
1678 SDOperand BitI1 = Elts[i+1];
Evan Chengac847262006-04-07 21:53:05 +00001679 if (!isUndefOrEqual(BitI, j))
1680 return false;
Evan Cheng60f0b892006-04-20 08:58:49 +00001681 if (V2IsSplat) {
Chris Lattner35a08552007-02-25 07:10:00 +00001682 if (isUndefOrEqual(BitI1, NumElts))
Evan Cheng60f0b892006-04-20 08:58:49 +00001683 return false;
1684 } else {
Chris Lattner35a08552007-02-25 07:10:00 +00001685 if (!isUndefOrEqual(BitI1, j + NumElts))
Evan Cheng60f0b892006-04-20 08:58:49 +00001686 return false;
1687 }
Evan Cheng5df75882006-03-28 00:39:58 +00001688 }
1689
1690 return true;
1691}
1692
Evan Cheng60f0b892006-04-20 08:58:49 +00001693bool X86::isUNPCKLMask(SDNode *N, bool V2IsSplat) {
1694 assert(N->getOpcode() == ISD::BUILD_VECTOR);
Chris Lattner35a08552007-02-25 07:10:00 +00001695 return ::isUNPCKLMask(N->op_begin(), N->getNumOperands(), V2IsSplat);
Evan Cheng60f0b892006-04-20 08:58:49 +00001696}
1697
Evan Cheng2bc32802006-03-28 02:43:26 +00001698/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
1699/// specifies a shuffle of elements that is suitable for input to UNPCKH.
Chris Lattner35a08552007-02-25 07:10:00 +00001700bool static isUNPCKHMask(const SDOperand *Elts, unsigned NumElts,
1701 bool V2IsSplat = false) {
1702 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng2bc32802006-03-28 02:43:26 +00001703 return false;
1704
Chris Lattner35a08552007-02-25 07:10:00 +00001705 for (unsigned i = 0, j = 0; i != NumElts; i += 2, ++j) {
1706 SDOperand BitI = Elts[i];
1707 SDOperand BitI1 = Elts[i+1];
1708 if (!isUndefOrEqual(BitI, j + NumElts/2))
Evan Chengac847262006-04-07 21:53:05 +00001709 return false;
Evan Cheng60f0b892006-04-20 08:58:49 +00001710 if (V2IsSplat) {
Chris Lattner35a08552007-02-25 07:10:00 +00001711 if (isUndefOrEqual(BitI1, NumElts))
Evan Cheng60f0b892006-04-20 08:58:49 +00001712 return false;
1713 } else {
Chris Lattner35a08552007-02-25 07:10:00 +00001714 if (!isUndefOrEqual(BitI1, j + NumElts/2 + NumElts))
Evan Cheng60f0b892006-04-20 08:58:49 +00001715 return false;
1716 }
Evan Cheng2bc32802006-03-28 02:43:26 +00001717 }
1718
1719 return true;
1720}
1721
Evan Cheng60f0b892006-04-20 08:58:49 +00001722bool X86::isUNPCKHMask(SDNode *N, bool V2IsSplat) {
1723 assert(N->getOpcode() == ISD::BUILD_VECTOR);
Chris Lattner35a08552007-02-25 07:10:00 +00001724 return ::isUNPCKHMask(N->op_begin(), N->getNumOperands(), V2IsSplat);
Evan Cheng60f0b892006-04-20 08:58:49 +00001725}
1726
Evan Chengf3b52c82006-04-05 07:20:06 +00001727/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
1728/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
1729/// <0, 0, 1, 1>
1730bool X86::isUNPCKL_v_undef_Mask(SDNode *N) {
1731 assert(N->getOpcode() == ISD::BUILD_VECTOR);
1732
1733 unsigned NumElems = N->getNumOperands();
1734 if (NumElems != 4 && NumElems != 8 && NumElems != 16)
1735 return false;
1736
1737 for (unsigned i = 0, j = 0; i != NumElems; i += 2, ++j) {
1738 SDOperand BitI = N->getOperand(i);
1739 SDOperand BitI1 = N->getOperand(i+1);
1740
Evan Chengac847262006-04-07 21:53:05 +00001741 if (!isUndefOrEqual(BitI, j))
1742 return false;
1743 if (!isUndefOrEqual(BitI1, j))
1744 return false;
Evan Chengf3b52c82006-04-05 07:20:06 +00001745 }
1746
1747 return true;
1748}
1749
Evan Chenge8b51802006-04-21 01:05:10 +00001750/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
1751/// specifies a shuffle of elements that is suitable for input to MOVSS,
1752/// MOVSD, and MOVD, i.e. setting the lowest element.
Chris Lattner35a08552007-02-25 07:10:00 +00001753static bool isMOVLMask(const SDOperand *Elts, unsigned NumElts) {
1754 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng12ba3e22006-04-11 00:19:04 +00001755 return false;
1756
Chris Lattner35a08552007-02-25 07:10:00 +00001757 if (!isUndefOrEqual(Elts[0], NumElts))
Evan Cheng12ba3e22006-04-11 00:19:04 +00001758 return false;
1759
Chris Lattner35a08552007-02-25 07:10:00 +00001760 for (unsigned i = 1; i < NumElts; ++i) {
1761 if (!isUndefOrEqual(Elts[i], i))
Evan Cheng12ba3e22006-04-11 00:19:04 +00001762 return false;
1763 }
1764
1765 return true;
1766}
Evan Chengf3b52c82006-04-05 07:20:06 +00001767
Evan Chenge8b51802006-04-21 01:05:10 +00001768bool X86::isMOVLMask(SDNode *N) {
Evan Cheng60f0b892006-04-20 08:58:49 +00001769 assert(N->getOpcode() == ISD::BUILD_VECTOR);
Chris Lattner35a08552007-02-25 07:10:00 +00001770 return ::isMOVLMask(N->op_begin(), N->getNumOperands());
Evan Cheng60f0b892006-04-20 08:58:49 +00001771}
1772
Evan Chenge8b51802006-04-21 01:05:10 +00001773/// isCommutedMOVL - Returns true if the shuffle mask is except the reverse
1774/// of what x86 movss want. X86 movs requires the lowest element to be lowest
Evan Cheng60f0b892006-04-20 08:58:49 +00001775/// element of vector 2 and the other elements to come from vector 1 in order.
Chris Lattner35a08552007-02-25 07:10:00 +00001776static bool isCommutedMOVL(const SDOperand *Ops, unsigned NumOps,
1777 bool V2IsSplat = false,
Evan Cheng89c5d042006-09-08 01:50:06 +00001778 bool V2IsUndef = false) {
Chris Lattner35a08552007-02-25 07:10:00 +00001779 if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16)
Evan Cheng60f0b892006-04-20 08:58:49 +00001780 return false;
1781
1782 if (!isUndefOrEqual(Ops[0], 0))
1783 return false;
1784
Chris Lattner35a08552007-02-25 07:10:00 +00001785 for (unsigned i = 1; i < NumOps; ++i) {
Evan Cheng60f0b892006-04-20 08:58:49 +00001786 SDOperand Arg = Ops[i];
Chris Lattner35a08552007-02-25 07:10:00 +00001787 if (!(isUndefOrEqual(Arg, i+NumOps) ||
1788 (V2IsUndef && isUndefOrInRange(Arg, NumOps, NumOps*2)) ||
1789 (V2IsSplat && isUndefOrEqual(Arg, NumOps))))
Evan Cheng89c5d042006-09-08 01:50:06 +00001790 return false;
Evan Cheng60f0b892006-04-20 08:58:49 +00001791 }
1792
1793 return true;
1794}
1795
Evan Cheng89c5d042006-09-08 01:50:06 +00001796static bool isCommutedMOVL(SDNode *N, bool V2IsSplat = false,
1797 bool V2IsUndef = false) {
Evan Cheng60f0b892006-04-20 08:58:49 +00001798 assert(N->getOpcode() == ISD::BUILD_VECTOR);
Chris Lattner35a08552007-02-25 07:10:00 +00001799 return isCommutedMOVL(N->op_begin(), N->getNumOperands(),
1800 V2IsSplat, V2IsUndef);
Evan Cheng60f0b892006-04-20 08:58:49 +00001801}
1802
Evan Cheng5d247f82006-04-14 21:59:03 +00001803/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
1804/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
1805bool X86::isMOVSHDUPMask(SDNode *N) {
1806 assert(N->getOpcode() == ISD::BUILD_VECTOR);
1807
1808 if (N->getNumOperands() != 4)
1809 return false;
1810
1811 // Expect 1, 1, 3, 3
1812 for (unsigned i = 0; i < 2; ++i) {
1813 SDOperand Arg = N->getOperand(i);
1814 if (Arg.getOpcode() == ISD::UNDEF) continue;
1815 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
1816 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
1817 if (Val != 1) return false;
1818 }
Evan Cheng6222cf22006-04-15 05:37:34 +00001819
1820 bool HasHi = false;
Evan Cheng5d247f82006-04-14 21:59:03 +00001821 for (unsigned i = 2; i < 4; ++i) {
1822 SDOperand Arg = N->getOperand(i);
1823 if (Arg.getOpcode() == ISD::UNDEF) continue;
1824 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
1825 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
1826 if (Val != 3) return false;
Evan Cheng6222cf22006-04-15 05:37:34 +00001827 HasHi = true;
Evan Cheng5d247f82006-04-14 21:59:03 +00001828 }
Evan Cheng65bb7202006-04-15 03:13:24 +00001829
Evan Cheng6222cf22006-04-15 05:37:34 +00001830 // Don't use movshdup if it can be done with a shufps.
1831 return HasHi;
Evan Cheng5d247f82006-04-14 21:59:03 +00001832}
1833
1834/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
1835/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
1836bool X86::isMOVSLDUPMask(SDNode *N) {
1837 assert(N->getOpcode() == ISD::BUILD_VECTOR);
1838
1839 if (N->getNumOperands() != 4)
1840 return false;
1841
1842 // Expect 0, 0, 2, 2
1843 for (unsigned i = 0; i < 2; ++i) {
1844 SDOperand Arg = N->getOperand(i);
1845 if (Arg.getOpcode() == ISD::UNDEF) continue;
1846 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
1847 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
1848 if (Val != 0) return false;
1849 }
Evan Cheng6222cf22006-04-15 05:37:34 +00001850
1851 bool HasHi = false;
Evan Cheng5d247f82006-04-14 21:59:03 +00001852 for (unsigned i = 2; i < 4; ++i) {
1853 SDOperand Arg = N->getOperand(i);
1854 if (Arg.getOpcode() == ISD::UNDEF) continue;
1855 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
1856 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
1857 if (Val != 2) return false;
Evan Cheng6222cf22006-04-15 05:37:34 +00001858 HasHi = true;
Evan Cheng5d247f82006-04-14 21:59:03 +00001859 }
Evan Cheng65bb7202006-04-15 03:13:24 +00001860
Evan Cheng6222cf22006-04-15 05:37:34 +00001861 // Don't use movshdup if it can be done with a shufps.
1862 return HasHi;
Evan Cheng5d247f82006-04-14 21:59:03 +00001863}
1864
Evan Chengd097e672006-03-22 02:53:00 +00001865/// isSplatMask - Return true if the specified VECTOR_SHUFFLE operand specifies
1866/// a splat of a single element.
Evan Cheng5022b342006-04-17 20:43:08 +00001867static bool isSplatMask(SDNode *N) {
Evan Chengd097e672006-03-22 02:53:00 +00001868 assert(N->getOpcode() == ISD::BUILD_VECTOR);
1869
Evan Chengd097e672006-03-22 02:53:00 +00001870 // This is a splat operation if each element of the permute is the same, and
1871 // if the value doesn't reference the second vector.
Evan Cheng4a1b0d32006-04-19 23:28:59 +00001872 unsigned NumElems = N->getNumOperands();
1873 SDOperand ElementBase;
1874 unsigned i = 0;
1875 for (; i != NumElems; ++i) {
1876 SDOperand Elt = N->getOperand(i);
Reid Spencerde46e482006-11-02 20:25:50 +00001877 if (isa<ConstantSDNode>(Elt)) {
Evan Cheng4a1b0d32006-04-19 23:28:59 +00001878 ElementBase = Elt;
1879 break;
1880 }
1881 }
1882
1883 if (!ElementBase.Val)
1884 return false;
1885
1886 for (; i != NumElems; ++i) {
Evan Cheng99d72052006-03-31 00:30:29 +00001887 SDOperand Arg = N->getOperand(i);
1888 if (Arg.getOpcode() == ISD::UNDEF) continue;
1889 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
Evan Cheng4a1b0d32006-04-19 23:28:59 +00001890 if (Arg != ElementBase) return false;
Evan Chengd097e672006-03-22 02:53:00 +00001891 }
1892
1893 // Make sure it is a splat of the first vector operand.
Evan Cheng4a1b0d32006-04-19 23:28:59 +00001894 return cast<ConstantSDNode>(ElementBase)->getValue() < NumElems;
Evan Chengd097e672006-03-22 02:53:00 +00001895}
1896
Evan Cheng5022b342006-04-17 20:43:08 +00001897/// isSplatMask - Return true if the specified VECTOR_SHUFFLE operand specifies
1898/// a splat of a single element and it's a 2 or 4 element mask.
1899bool X86::isSplatMask(SDNode *N) {
1900 assert(N->getOpcode() == ISD::BUILD_VECTOR);
1901
Evan Cheng4a1b0d32006-04-19 23:28:59 +00001902 // We can only splat 64-bit, and 32-bit quantities with a single instruction.
Evan Cheng5022b342006-04-17 20:43:08 +00001903 if (N->getNumOperands() != 4 && N->getNumOperands() != 2)
1904 return false;
1905 return ::isSplatMask(N);
1906}
1907
Evan Chenge056dd52006-10-27 21:08:32 +00001908/// isSplatLoMask - Return true if the specified VECTOR_SHUFFLE operand
1909/// specifies a splat of zero element.
1910bool X86::isSplatLoMask(SDNode *N) {
1911 assert(N->getOpcode() == ISD::BUILD_VECTOR);
1912
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00001913 for (unsigned i = 0, e = N->getNumOperands(); i < e; ++i)
Evan Chenge056dd52006-10-27 21:08:32 +00001914 if (!isUndefOrEqual(N->getOperand(i), 0))
1915 return false;
1916 return true;
1917}
1918
Evan Cheng8fdbdf22006-03-22 08:01:21 +00001919/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
1920/// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUF* and SHUFP*
1921/// instructions.
1922unsigned X86::getShuffleSHUFImmediate(SDNode *N) {
Evan Chengd097e672006-03-22 02:53:00 +00001923 unsigned NumOperands = N->getNumOperands();
1924 unsigned Shift = (NumOperands == 4) ? 2 : 1;
1925 unsigned Mask = 0;
Evan Cheng8160fd32006-03-28 23:41:33 +00001926 for (unsigned i = 0; i < NumOperands; ++i) {
Evan Cheng99d72052006-03-31 00:30:29 +00001927 unsigned Val = 0;
1928 SDOperand Arg = N->getOperand(NumOperands-i-1);
1929 if (Arg.getOpcode() != ISD::UNDEF)
1930 Val = cast<ConstantSDNode>(Arg)->getValue();
Evan Chengd27fb3e2006-03-24 01:18:28 +00001931 if (Val >= NumOperands) Val -= NumOperands;
Evan Cheng8fdbdf22006-03-22 08:01:21 +00001932 Mask |= Val;
Evan Cheng8160fd32006-03-28 23:41:33 +00001933 if (i != NumOperands - 1)
1934 Mask <<= Shift;
1935 }
Evan Cheng8fdbdf22006-03-22 08:01:21 +00001936
1937 return Mask;
1938}
1939
Evan Chengb7fedff2006-03-29 23:07:14 +00001940/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
1941/// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUFHW
1942/// instructions.
1943unsigned X86::getShufflePSHUFHWImmediate(SDNode *N) {
1944 unsigned Mask = 0;
1945 // 8 nodes, but we only care about the last 4.
1946 for (unsigned i = 7; i >= 4; --i) {
Evan Cheng99d72052006-03-31 00:30:29 +00001947 unsigned Val = 0;
1948 SDOperand Arg = N->getOperand(i);
1949 if (Arg.getOpcode() != ISD::UNDEF)
1950 Val = cast<ConstantSDNode>(Arg)->getValue();
Evan Chengb7fedff2006-03-29 23:07:14 +00001951 Mask |= (Val - 4);
1952 if (i != 4)
1953 Mask <<= 2;
1954 }
1955
1956 return Mask;
1957}
1958
1959/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
1960/// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUFLW
1961/// instructions.
1962unsigned X86::getShufflePSHUFLWImmediate(SDNode *N) {
1963 unsigned Mask = 0;
1964 // 8 nodes, but we only care about the first 4.
1965 for (int i = 3; i >= 0; --i) {
Evan Cheng99d72052006-03-31 00:30:29 +00001966 unsigned Val = 0;
1967 SDOperand Arg = N->getOperand(i);
1968 if (Arg.getOpcode() != ISD::UNDEF)
1969 Val = cast<ConstantSDNode>(Arg)->getValue();
Evan Chengb7fedff2006-03-29 23:07:14 +00001970 Mask |= Val;
1971 if (i != 0)
1972 Mask <<= 2;
1973 }
1974
1975 return Mask;
1976}
1977
Evan Cheng59a63552006-04-05 01:47:37 +00001978/// isPSHUFHW_PSHUFLWMask - true if the specified VECTOR_SHUFFLE operand
1979/// specifies a 8 element shuffle that can be broken into a pair of
1980/// PSHUFHW and PSHUFLW.
1981static bool isPSHUFHW_PSHUFLWMask(SDNode *N) {
1982 assert(N->getOpcode() == ISD::BUILD_VECTOR);
1983
1984 if (N->getNumOperands() != 8)
1985 return false;
1986
1987 // Lower quadword shuffled.
1988 for (unsigned i = 0; i != 4; ++i) {
1989 SDOperand Arg = N->getOperand(i);
1990 if (Arg.getOpcode() == ISD::UNDEF) continue;
1991 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
1992 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
1993 if (Val > 4)
1994 return false;
1995 }
1996
1997 // Upper quadword shuffled.
1998 for (unsigned i = 4; i != 8; ++i) {
1999 SDOperand Arg = N->getOperand(i);
2000 if (Arg.getOpcode() == ISD::UNDEF) continue;
2001 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2002 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2003 if (Val < 4 || Val > 7)
2004 return false;
2005 }
2006
2007 return true;
2008}
2009
Evan Chengc995b452006-04-06 23:23:56 +00002010/// CommuteVectorShuffle - Swap vector_shuffle operandsas well as
2011/// values in ther permute mask.
Evan Chengc415c5b2006-10-25 21:49:50 +00002012static SDOperand CommuteVectorShuffle(SDOperand Op, SDOperand &V1,
2013 SDOperand &V2, SDOperand &Mask,
2014 SelectionDAG &DAG) {
Evan Chengc995b452006-04-06 23:23:56 +00002015 MVT::ValueType VT = Op.getValueType();
2016 MVT::ValueType MaskVT = Mask.getValueType();
2017 MVT::ValueType EltVT = MVT::getVectorBaseType(MaskVT);
2018 unsigned NumElems = Mask.getNumOperands();
Chris Lattner35a08552007-02-25 07:10:00 +00002019 SmallVector<SDOperand, 8> MaskVec;
Evan Chengc995b452006-04-06 23:23:56 +00002020
2021 for (unsigned i = 0; i != NumElems; ++i) {
2022 SDOperand Arg = Mask.getOperand(i);
Evan Chenga3caaee2006-04-19 22:48:17 +00002023 if (Arg.getOpcode() == ISD::UNDEF) {
2024 MaskVec.push_back(DAG.getNode(ISD::UNDEF, EltVT));
2025 continue;
2026 }
Evan Chengc995b452006-04-06 23:23:56 +00002027 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2028 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2029 if (Val < NumElems)
2030 MaskVec.push_back(DAG.getConstant(Val + NumElems, EltVT));
2031 else
2032 MaskVec.push_back(DAG.getConstant(Val - NumElems, EltVT));
2033 }
2034
Evan Chengc415c5b2006-10-25 21:49:50 +00002035 std::swap(V1, V2);
Chris Lattnerc24a1d32006-08-08 02:23:42 +00002036 Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], MaskVec.size());
Evan Chengc415c5b2006-10-25 21:49:50 +00002037 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, Mask);
Evan Chengc995b452006-04-06 23:23:56 +00002038}
2039
Evan Cheng7855e4d2006-04-19 20:35:22 +00002040/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
2041/// match movhlps. The lower half elements should come from upper half of
2042/// V1 (and in order), and the upper half elements should come from the upper
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00002043/// half of V2 (and in order).
Evan Cheng7855e4d2006-04-19 20:35:22 +00002044static bool ShouldXformToMOVHLPS(SDNode *Mask) {
2045 unsigned NumElems = Mask->getNumOperands();
2046 if (NumElems != 4)
2047 return false;
2048 for (unsigned i = 0, e = 2; i != e; ++i)
2049 if (!isUndefOrEqual(Mask->getOperand(i), i+2))
2050 return false;
2051 for (unsigned i = 2; i != 4; ++i)
2052 if (!isUndefOrEqual(Mask->getOperand(i), i+4))
2053 return false;
2054 return true;
2055}
2056
Evan Chengc995b452006-04-06 23:23:56 +00002057/// isScalarLoadToVector - Returns true if the node is a scalar load that
2058/// is promoted to a vector.
Evan Cheng7855e4d2006-04-19 20:35:22 +00002059static inline bool isScalarLoadToVector(SDNode *N) {
2060 if (N->getOpcode() == ISD::SCALAR_TO_VECTOR) {
2061 N = N->getOperand(0).Val;
Evan Chenge71fe34d2006-10-09 20:57:25 +00002062 return ISD::isNON_EXTLoad(N);
Evan Chengc995b452006-04-06 23:23:56 +00002063 }
2064 return false;
2065}
2066
Evan Cheng7855e4d2006-04-19 20:35:22 +00002067/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
2068/// match movlp{s|d}. The lower half elements should come from lower half of
2069/// V1 (and in order), and the upper half elements should come from the upper
2070/// half of V2 (and in order). And since V1 will become the source of the
2071/// MOVLP, it must be either a vector load or a scalar load to vector.
Evan Chenge646abb2006-10-09 21:39:25 +00002072static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2, SDNode *Mask) {
Evan Chenge71fe34d2006-10-09 20:57:25 +00002073 if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1))
Evan Cheng7855e4d2006-04-19 20:35:22 +00002074 return false;
Evan Chenge646abb2006-10-09 21:39:25 +00002075 // Is V2 is a vector load, don't do this transformation. We will try to use
2076 // load folding shufps op.
2077 if (ISD::isNON_EXTLoad(V2))
2078 return false;
Evan Chengc995b452006-04-06 23:23:56 +00002079
Evan Cheng7855e4d2006-04-19 20:35:22 +00002080 unsigned NumElems = Mask->getNumOperands();
2081 if (NumElems != 2 && NumElems != 4)
2082 return false;
2083 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
2084 if (!isUndefOrEqual(Mask->getOperand(i), i))
2085 return false;
2086 for (unsigned i = NumElems/2; i != NumElems; ++i)
2087 if (!isUndefOrEqual(Mask->getOperand(i), i+NumElems))
2088 return false;
2089 return true;
Evan Chengc995b452006-04-06 23:23:56 +00002090}
2091
Evan Cheng60f0b892006-04-20 08:58:49 +00002092/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
2093/// all the same.
2094static bool isSplatVector(SDNode *N) {
2095 if (N->getOpcode() != ISD::BUILD_VECTOR)
2096 return false;
Evan Chengc995b452006-04-06 23:23:56 +00002097
Evan Cheng60f0b892006-04-20 08:58:49 +00002098 SDOperand SplatValue = N->getOperand(0);
2099 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
2100 if (N->getOperand(i) != SplatValue)
Evan Chengc995b452006-04-06 23:23:56 +00002101 return false;
2102 return true;
2103}
2104
Evan Cheng89c5d042006-09-08 01:50:06 +00002105/// isUndefShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
2106/// to an undef.
2107static bool isUndefShuffle(SDNode *N) {
2108 if (N->getOpcode() != ISD::BUILD_VECTOR)
2109 return false;
2110
2111 SDOperand V1 = N->getOperand(0);
2112 SDOperand V2 = N->getOperand(1);
2113 SDOperand Mask = N->getOperand(2);
2114 unsigned NumElems = Mask.getNumOperands();
2115 for (unsigned i = 0; i != NumElems; ++i) {
2116 SDOperand Arg = Mask.getOperand(i);
2117 if (Arg.getOpcode() != ISD::UNDEF) {
2118 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2119 if (Val < NumElems && V1.getOpcode() != ISD::UNDEF)
2120 return false;
2121 else if (Val >= NumElems && V2.getOpcode() != ISD::UNDEF)
2122 return false;
2123 }
2124 }
2125 return true;
2126}
2127
Evan Cheng60f0b892006-04-20 08:58:49 +00002128/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
2129/// that point to V2 points to its first element.
2130static SDOperand NormalizeMask(SDOperand Mask, SelectionDAG &DAG) {
2131 assert(Mask.getOpcode() == ISD::BUILD_VECTOR);
2132
2133 bool Changed = false;
Chris Lattner35a08552007-02-25 07:10:00 +00002134 SmallVector<SDOperand, 8> MaskVec;
Evan Cheng60f0b892006-04-20 08:58:49 +00002135 unsigned NumElems = Mask.getNumOperands();
2136 for (unsigned i = 0; i != NumElems; ++i) {
2137 SDOperand Arg = Mask.getOperand(i);
2138 if (Arg.getOpcode() != ISD::UNDEF) {
2139 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2140 if (Val > NumElems) {
2141 Arg = DAG.getConstant(NumElems, Arg.getValueType());
2142 Changed = true;
2143 }
2144 }
2145 MaskVec.push_back(Arg);
2146 }
2147
2148 if (Changed)
Chris Lattnerc24a1d32006-08-08 02:23:42 +00002149 Mask = DAG.getNode(ISD::BUILD_VECTOR, Mask.getValueType(),
2150 &MaskVec[0], MaskVec.size());
Evan Cheng60f0b892006-04-20 08:58:49 +00002151 return Mask;
2152}
2153
Evan Chenge8b51802006-04-21 01:05:10 +00002154/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
2155/// operation of specified width.
2156static SDOperand getMOVLMask(unsigned NumElems, SelectionDAG &DAG) {
Evan Cheng60f0b892006-04-20 08:58:49 +00002157 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(NumElems);
2158 MVT::ValueType BaseVT = MVT::getVectorBaseType(MaskVT);
2159
Chris Lattner35a08552007-02-25 07:10:00 +00002160 SmallVector<SDOperand, 8> MaskVec;
Evan Cheng60f0b892006-04-20 08:58:49 +00002161 MaskVec.push_back(DAG.getConstant(NumElems, BaseVT));
2162 for (unsigned i = 1; i != NumElems; ++i)
2163 MaskVec.push_back(DAG.getConstant(i, BaseVT));
Chris Lattnerc24a1d32006-08-08 02:23:42 +00002164 return DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], MaskVec.size());
Evan Cheng60f0b892006-04-20 08:58:49 +00002165}
2166
Evan Cheng5022b342006-04-17 20:43:08 +00002167/// getUnpacklMask - Returns a vector_shuffle mask for an unpackl operation
2168/// of specified width.
2169static SDOperand getUnpacklMask(unsigned NumElems, SelectionDAG &DAG) {
2170 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(NumElems);
2171 MVT::ValueType BaseVT = MVT::getVectorBaseType(MaskVT);
Chris Lattner35a08552007-02-25 07:10:00 +00002172 SmallVector<SDOperand, 8> MaskVec;
Evan Cheng5022b342006-04-17 20:43:08 +00002173 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
2174 MaskVec.push_back(DAG.getConstant(i, BaseVT));
2175 MaskVec.push_back(DAG.getConstant(i + NumElems, BaseVT));
2176 }
Chris Lattnerc24a1d32006-08-08 02:23:42 +00002177 return DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], MaskVec.size());
Evan Cheng5022b342006-04-17 20:43:08 +00002178}
2179
Evan Cheng60f0b892006-04-20 08:58:49 +00002180/// getUnpackhMask - Returns a vector_shuffle mask for an unpackh operation
2181/// of specified width.
2182static SDOperand getUnpackhMask(unsigned NumElems, SelectionDAG &DAG) {
2183 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(NumElems);
2184 MVT::ValueType BaseVT = MVT::getVectorBaseType(MaskVT);
2185 unsigned Half = NumElems/2;
Chris Lattner35a08552007-02-25 07:10:00 +00002186 SmallVector<SDOperand, 8> MaskVec;
Evan Cheng60f0b892006-04-20 08:58:49 +00002187 for (unsigned i = 0; i != Half; ++i) {
2188 MaskVec.push_back(DAG.getConstant(i + Half, BaseVT));
2189 MaskVec.push_back(DAG.getConstant(i + NumElems + Half, BaseVT));
2190 }
Chris Lattnerc24a1d32006-08-08 02:23:42 +00002191 return DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], MaskVec.size());
Evan Cheng60f0b892006-04-20 08:58:49 +00002192}
2193
Evan Chenge8b51802006-04-21 01:05:10 +00002194/// getZeroVector - Returns a vector of specified type with all zero elements.
2195///
2196static SDOperand getZeroVector(MVT::ValueType VT, SelectionDAG &DAG) {
2197 assert(MVT::isVector(VT) && "Expected a vector type");
2198 unsigned NumElems = getVectorNumElements(VT);
2199 MVT::ValueType EVT = MVT::getVectorBaseType(VT);
2200 bool isFP = MVT::isFloatingPoint(EVT);
2201 SDOperand Zero = isFP ? DAG.getConstantFP(0.0, EVT) : DAG.getConstant(0, EVT);
Chris Lattner35a08552007-02-25 07:10:00 +00002202 SmallVector<SDOperand, 8> ZeroVec(NumElems, Zero);
Chris Lattnerc24a1d32006-08-08 02:23:42 +00002203 return DAG.getNode(ISD::BUILD_VECTOR, VT, &ZeroVec[0], ZeroVec.size());
Evan Chenge8b51802006-04-21 01:05:10 +00002204}
2205
Evan Cheng5022b342006-04-17 20:43:08 +00002206/// PromoteSplat - Promote a splat of v8i16 or v16i8 to v4i32.
2207///
2208static SDOperand PromoteSplat(SDOperand Op, SelectionDAG &DAG) {
2209 SDOperand V1 = Op.getOperand(0);
Evan Chenge8b51802006-04-21 01:05:10 +00002210 SDOperand Mask = Op.getOperand(2);
Evan Cheng5022b342006-04-17 20:43:08 +00002211 MVT::ValueType VT = Op.getValueType();
Evan Chenge8b51802006-04-21 01:05:10 +00002212 unsigned NumElems = Mask.getNumOperands();
2213 Mask = getUnpacklMask(NumElems, DAG);
Evan Cheng5022b342006-04-17 20:43:08 +00002214 while (NumElems != 4) {
Evan Chenge8b51802006-04-21 01:05:10 +00002215 V1 = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V1, Mask);
Evan Cheng5022b342006-04-17 20:43:08 +00002216 NumElems >>= 1;
2217 }
2218 V1 = DAG.getNode(ISD::BIT_CONVERT, MVT::v4i32, V1);
2219
2220 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(4);
Evan Chenge8b51802006-04-21 01:05:10 +00002221 Mask = getZeroVector(MaskVT, DAG);
Evan Cheng5022b342006-04-17 20:43:08 +00002222 SDOperand Shuffle = DAG.getNode(ISD::VECTOR_SHUFFLE, MVT::v4i32, V1,
Evan Chenge8b51802006-04-21 01:05:10 +00002223 DAG.getNode(ISD::UNDEF, MVT::v4i32), Mask);
Evan Cheng5022b342006-04-17 20:43:08 +00002224 return DAG.getNode(ISD::BIT_CONVERT, VT, Shuffle);
2225}
2226
Evan Chenge8b51802006-04-21 01:05:10 +00002227/// isZeroNode - Returns true if Elt is a constant zero or a floating point
2228/// constant +0.0.
2229static inline bool isZeroNode(SDOperand Elt) {
2230 return ((isa<ConstantSDNode>(Elt) &&
2231 cast<ConstantSDNode>(Elt)->getValue() == 0) ||
2232 (isa<ConstantFPSDNode>(Elt) &&
2233 cast<ConstantFPSDNode>(Elt)->isExactlyValue(0.0)));
2234}
2235
Evan Cheng14215c32006-04-21 23:03:30 +00002236/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
2237/// vector and zero or undef vector.
2238static SDOperand getShuffleVectorZeroOrUndef(SDOperand V2, MVT::ValueType VT,
Evan Chenge8b51802006-04-21 01:05:10 +00002239 unsigned NumElems, unsigned Idx,
Evan Cheng14215c32006-04-21 23:03:30 +00002240 bool isZero, SelectionDAG &DAG) {
2241 SDOperand V1 = isZero ? getZeroVector(VT, DAG) : DAG.getNode(ISD::UNDEF, VT);
Evan Chenge8b51802006-04-21 01:05:10 +00002242 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(NumElems);
2243 MVT::ValueType EVT = MVT::getVectorBaseType(MaskVT);
2244 SDOperand Zero = DAG.getConstant(0, EVT);
Chris Lattner35a08552007-02-25 07:10:00 +00002245 SmallVector<SDOperand, 8> MaskVec(NumElems, Zero);
Evan Chenge8b51802006-04-21 01:05:10 +00002246 MaskVec[Idx] = DAG.getConstant(NumElems, EVT);
Chris Lattnerc24a1d32006-08-08 02:23:42 +00002247 SDOperand Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
2248 &MaskVec[0], MaskVec.size());
Evan Cheng14215c32006-04-21 23:03:30 +00002249 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, Mask);
Evan Chenge8b51802006-04-21 01:05:10 +00002250}
2251
Evan Chengb0461082006-04-24 18:01:45 +00002252/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
2253///
2254static SDOperand LowerBuildVectorv16i8(SDOperand Op, unsigned NonZeros,
2255 unsigned NumNonZero, unsigned NumZero,
Evan Cheng11b0a5d2006-09-08 06:48:29 +00002256 SelectionDAG &DAG, TargetLowering &TLI) {
Evan Chengb0461082006-04-24 18:01:45 +00002257 if (NumNonZero > 8)
2258 return SDOperand();
2259
2260 SDOperand V(0, 0);
2261 bool First = true;
2262 for (unsigned i = 0; i < 16; ++i) {
2263 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
2264 if (ThisIsNonZero && First) {
2265 if (NumZero)
2266 V = getZeroVector(MVT::v8i16, DAG);
2267 else
2268 V = DAG.getNode(ISD::UNDEF, MVT::v8i16);
2269 First = false;
2270 }
2271
2272 if ((i & 1) != 0) {
2273 SDOperand ThisElt(0, 0), LastElt(0, 0);
2274 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
2275 if (LastIsNonZero) {
2276 LastElt = DAG.getNode(ISD::ZERO_EXTEND, MVT::i16, Op.getOperand(i-1));
2277 }
2278 if (ThisIsNonZero) {
2279 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, MVT::i16, Op.getOperand(i));
2280 ThisElt = DAG.getNode(ISD::SHL, MVT::i16,
2281 ThisElt, DAG.getConstant(8, MVT::i8));
2282 if (LastIsNonZero)
2283 ThisElt = DAG.getNode(ISD::OR, MVT::i16, ThisElt, LastElt);
2284 } else
2285 ThisElt = LastElt;
2286
2287 if (ThisElt.Val)
2288 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, MVT::v8i16, V, ThisElt,
Evan Cheng11b0a5d2006-09-08 06:48:29 +00002289 DAG.getConstant(i/2, TLI.getPointerTy()));
Evan Chengb0461082006-04-24 18:01:45 +00002290 }
2291 }
2292
2293 return DAG.getNode(ISD::BIT_CONVERT, MVT::v16i8, V);
2294}
2295
2296/// LowerBuildVectorv16i8 - Custom lower build_vector of v8i16.
2297///
2298static SDOperand LowerBuildVectorv8i16(SDOperand Op, unsigned NonZeros,
2299 unsigned NumNonZero, unsigned NumZero,
Evan Cheng11b0a5d2006-09-08 06:48:29 +00002300 SelectionDAG &DAG, TargetLowering &TLI) {
Evan Chengb0461082006-04-24 18:01:45 +00002301 if (NumNonZero > 4)
2302 return SDOperand();
2303
2304 SDOperand V(0, 0);
2305 bool First = true;
2306 for (unsigned i = 0; i < 8; ++i) {
2307 bool isNonZero = (NonZeros & (1 << i)) != 0;
2308 if (isNonZero) {
2309 if (First) {
2310 if (NumZero)
2311 V = getZeroVector(MVT::v8i16, DAG);
2312 else
2313 V = DAG.getNode(ISD::UNDEF, MVT::v8i16);
2314 First = false;
2315 }
2316 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, MVT::v8i16, V, Op.getOperand(i),
Evan Cheng11b0a5d2006-09-08 06:48:29 +00002317 DAG.getConstant(i, TLI.getPointerTy()));
Evan Chengb0461082006-04-24 18:01:45 +00002318 }
2319 }
2320
2321 return V;
2322}
2323
Evan Chenga9467aa2006-04-25 20:13:52 +00002324SDOperand
2325X86TargetLowering::LowerBUILD_VECTOR(SDOperand Op, SelectionDAG &DAG) {
2326 // All zero's are handled with pxor.
2327 if (ISD::isBuildVectorAllZeros(Op.Val))
2328 return Op;
2329
2330 // All one's are handled with pcmpeqd.
2331 if (ISD::isBuildVectorAllOnes(Op.Val))
2332 return Op;
2333
2334 MVT::ValueType VT = Op.getValueType();
2335 MVT::ValueType EVT = MVT::getVectorBaseType(VT);
2336 unsigned EVTBits = MVT::getSizeInBits(EVT);
2337
2338 unsigned NumElems = Op.getNumOperands();
2339 unsigned NumZero = 0;
2340 unsigned NumNonZero = 0;
2341 unsigned NonZeros = 0;
2342 std::set<SDOperand> Values;
2343 for (unsigned i = 0; i < NumElems; ++i) {
2344 SDOperand Elt = Op.getOperand(i);
2345 if (Elt.getOpcode() != ISD::UNDEF) {
2346 Values.insert(Elt);
2347 if (isZeroNode(Elt))
2348 NumZero++;
2349 else {
2350 NonZeros |= (1 << i);
2351 NumNonZero++;
2352 }
2353 }
2354 }
2355
2356 if (NumNonZero == 0)
2357 // Must be a mix of zero and undef. Return a zero vector.
2358 return getZeroVector(VT, DAG);
2359
2360 // Splat is obviously ok. Let legalizer expand it to a shuffle.
2361 if (Values.size() == 1)
2362 return SDOperand();
2363
2364 // Special case for single non-zero element.
Evan Cheng798b3062006-10-25 20:48:19 +00002365 if (NumNonZero == 1) {
Evan Chenga9467aa2006-04-25 20:13:52 +00002366 unsigned Idx = CountTrailingZeros_32(NonZeros);
2367 SDOperand Item = Op.getOperand(Idx);
2368 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, VT, Item);
2369 if (Idx == 0)
2370 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
2371 return getShuffleVectorZeroOrUndef(Item, VT, NumElems, Idx,
2372 NumZero > 0, DAG);
2373
2374 if (EVTBits == 32) {
2375 // Turn it into a shuffle of zero and zero-extended scalar to vector.
2376 Item = getShuffleVectorZeroOrUndef(Item, VT, NumElems, 0, NumZero > 0,
2377 DAG);
2378 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(NumElems);
2379 MVT::ValueType MaskEVT = MVT::getVectorBaseType(MaskVT);
Chris Lattner35a08552007-02-25 07:10:00 +00002380 SmallVector<SDOperand, 8> MaskVec;
Evan Chenga9467aa2006-04-25 20:13:52 +00002381 for (unsigned i = 0; i < NumElems; i++)
2382 MaskVec.push_back(DAG.getConstant((i == Idx) ? 0 : 1, MaskEVT));
Chris Lattnerc24a1d32006-08-08 02:23:42 +00002383 SDOperand Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
2384 &MaskVec[0], MaskVec.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00002385 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, Item,
2386 DAG.getNode(ISD::UNDEF, VT), Mask);
2387 }
2388 }
2389
Evan Cheng8c5766e2006-10-04 18:33:38 +00002390 // Let legalizer expand 2-wide build_vector's.
Evan Chenga9467aa2006-04-25 20:13:52 +00002391 if (EVTBits == 64)
2392 return SDOperand();
2393
2394 // If element VT is < 32 bits, convert it to inserts into a zero vector.
2395 if (EVTBits == 8) {
Evan Cheng11b0a5d2006-09-08 06:48:29 +00002396 SDOperand V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
2397 *this);
Evan Chenga9467aa2006-04-25 20:13:52 +00002398 if (V.Val) return V;
2399 }
2400
2401 if (EVTBits == 16) {
Evan Cheng11b0a5d2006-09-08 06:48:29 +00002402 SDOperand V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
2403 *this);
Evan Chenga9467aa2006-04-25 20:13:52 +00002404 if (V.Val) return V;
2405 }
2406
2407 // If element VT is == 32 bits, turn it into a number of shuffles.
Chris Lattner35a08552007-02-25 07:10:00 +00002408 SmallVector<SDOperand, 8> V;
2409 V.resize(NumElems);
Evan Chenga9467aa2006-04-25 20:13:52 +00002410 if (NumElems == 4 && NumZero > 0) {
2411 for (unsigned i = 0; i < 4; ++i) {
2412 bool isZero = !(NonZeros & (1 << i));
2413 if (isZero)
2414 V[i] = getZeroVector(VT, DAG);
2415 else
2416 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, VT, Op.getOperand(i));
2417 }
2418
2419 for (unsigned i = 0; i < 2; ++i) {
2420 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
2421 default: break;
2422 case 0:
2423 V[i] = V[i*2]; // Must be a zero vector.
2424 break;
2425 case 1:
2426 V[i] = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V[i*2+1], V[i*2],
2427 getMOVLMask(NumElems, DAG));
2428 break;
2429 case 2:
2430 V[i] = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V[i*2], V[i*2+1],
2431 getMOVLMask(NumElems, DAG));
2432 break;
2433 case 3:
2434 V[i] = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V[i*2], V[i*2+1],
2435 getUnpacklMask(NumElems, DAG));
2436 break;
2437 }
2438 }
2439
Evan Cheng9fee4422006-05-16 07:21:53 +00002440 // Take advantage of the fact GR32 to VR128 scalar_to_vector (i.e. movd)
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00002441 // clears the upper bits.
Evan Chenga9467aa2006-04-25 20:13:52 +00002442 // FIXME: we can do the same for v4f32 case when we know both parts of
2443 // the lower half come from scalar_to_vector (loadf32). We should do
2444 // that in post legalizer dag combiner with target specific hooks.
Evan Cheng798b3062006-10-25 20:48:19 +00002445 if (MVT::isInteger(EVT) && (NonZeros & (0x3 << 2)) == 0)
Evan Chenga9467aa2006-04-25 20:13:52 +00002446 return V[0];
2447 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(NumElems);
2448 MVT::ValueType EVT = MVT::getVectorBaseType(MaskVT);
Chris Lattner35a08552007-02-25 07:10:00 +00002449 SmallVector<SDOperand, 8> MaskVec;
Evan Chenga9467aa2006-04-25 20:13:52 +00002450 bool Reverse = (NonZeros & 0x3) == 2;
2451 for (unsigned i = 0; i < 2; ++i)
2452 if (Reverse)
2453 MaskVec.push_back(DAG.getConstant(1-i, EVT));
2454 else
2455 MaskVec.push_back(DAG.getConstant(i, EVT));
2456 Reverse = ((NonZeros & (0x3 << 2)) >> 2) == 2;
2457 for (unsigned i = 0; i < 2; ++i)
2458 if (Reverse)
2459 MaskVec.push_back(DAG.getConstant(1-i+NumElems, EVT));
2460 else
2461 MaskVec.push_back(DAG.getConstant(i+NumElems, EVT));
Chris Lattnered728e82006-08-11 17:38:39 +00002462 SDOperand ShufMask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
2463 &MaskVec[0], MaskVec.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00002464 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V[0], V[1], ShufMask);
2465 }
2466
2467 if (Values.size() > 2) {
2468 // Expand into a number of unpckl*.
2469 // e.g. for v4f32
2470 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
2471 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
2472 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
2473 SDOperand UnpckMask = getUnpacklMask(NumElems, DAG);
2474 for (unsigned i = 0; i < NumElems; ++i)
2475 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, VT, Op.getOperand(i));
2476 NumElems >>= 1;
2477 while (NumElems != 0) {
2478 for (unsigned i = 0; i < NumElems; ++i)
2479 V[i] = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V[i], V[i + NumElems],
2480 UnpckMask);
2481 NumElems >>= 1;
2482 }
2483 return V[0];
2484 }
2485
2486 return SDOperand();
2487}
2488
2489SDOperand
2490X86TargetLowering::LowerVECTOR_SHUFFLE(SDOperand Op, SelectionDAG &DAG) {
2491 SDOperand V1 = Op.getOperand(0);
2492 SDOperand V2 = Op.getOperand(1);
2493 SDOperand PermMask = Op.getOperand(2);
2494 MVT::ValueType VT = Op.getValueType();
2495 unsigned NumElems = PermMask.getNumOperands();
2496 bool V1IsUndef = V1.getOpcode() == ISD::UNDEF;
2497 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
Evan Cheng949bcc92006-10-16 06:36:00 +00002498 bool V1IsSplat = false;
2499 bool V2IsSplat = false;
Evan Chenga9467aa2006-04-25 20:13:52 +00002500
Evan Cheng89c5d042006-09-08 01:50:06 +00002501 if (isUndefShuffle(Op.Val))
2502 return DAG.getNode(ISD::UNDEF, VT);
2503
Evan Chenga9467aa2006-04-25 20:13:52 +00002504 if (isSplatMask(PermMask.Val)) {
2505 if (NumElems <= 4) return Op;
2506 // Promote it to a v4i32 splat.
Evan Cheng798b3062006-10-25 20:48:19 +00002507 return PromoteSplat(Op, DAG);
Evan Chenga9467aa2006-04-25 20:13:52 +00002508 }
2509
Evan Cheng798b3062006-10-25 20:48:19 +00002510 if (X86::isMOVLMask(PermMask.Val))
2511 return (V1IsUndef) ? V2 : Op;
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00002512
Evan Cheng798b3062006-10-25 20:48:19 +00002513 if (X86::isMOVSHDUPMask(PermMask.Val) ||
2514 X86::isMOVSLDUPMask(PermMask.Val) ||
2515 X86::isMOVHLPSMask(PermMask.Val) ||
2516 X86::isMOVHPMask(PermMask.Val) ||
2517 X86::isMOVLPMask(PermMask.Val))
2518 return Op;
Evan Chenga9467aa2006-04-25 20:13:52 +00002519
Evan Cheng798b3062006-10-25 20:48:19 +00002520 if (ShouldXformToMOVHLPS(PermMask.Val) ||
2521 ShouldXformToMOVLP(V1.Val, V2.Val, PermMask.Val))
Evan Chengc415c5b2006-10-25 21:49:50 +00002522 return CommuteVectorShuffle(Op, V1, V2, PermMask, DAG);
Evan Chenga9467aa2006-04-25 20:13:52 +00002523
Evan Chengc415c5b2006-10-25 21:49:50 +00002524 bool Commuted = false;
Evan Cheng798b3062006-10-25 20:48:19 +00002525 V1IsSplat = isSplatVector(V1.Val);
2526 V2IsSplat = isSplatVector(V2.Val);
2527 if ((V1IsSplat || V1IsUndef) && !(V2IsSplat || V2IsUndef)) {
Evan Chengc415c5b2006-10-25 21:49:50 +00002528 Op = CommuteVectorShuffle(Op, V1, V2, PermMask, DAG);
Evan Cheng798b3062006-10-25 20:48:19 +00002529 std::swap(V1IsSplat, V2IsSplat);
2530 std::swap(V1IsUndef, V2IsUndef);
Evan Chengc415c5b2006-10-25 21:49:50 +00002531 Commuted = true;
Evan Cheng798b3062006-10-25 20:48:19 +00002532 }
2533
2534 if (isCommutedMOVL(PermMask.Val, V2IsSplat, V2IsUndef)) {
2535 if (V2IsUndef) return V1;
Evan Chengc415c5b2006-10-25 21:49:50 +00002536 Op = CommuteVectorShuffle(Op, V1, V2, PermMask, DAG);
Evan Cheng798b3062006-10-25 20:48:19 +00002537 if (V2IsSplat) {
2538 // V2 is a splat, so the mask may be malformed. That is, it may point
2539 // to any V2 element. The instruction selectior won't like this. Get
2540 // a corrected mask and commute to form a proper MOVS{S|D}.
2541 SDOperand NewMask = getMOVLMask(NumElems, DAG);
2542 if (NewMask.Val != PermMask.Val)
2543 Op = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, NewMask);
Evan Chenga9467aa2006-04-25 20:13:52 +00002544 }
Evan Cheng798b3062006-10-25 20:48:19 +00002545 return Op;
Evan Cheng949bcc92006-10-16 06:36:00 +00002546 }
Evan Chenga9467aa2006-04-25 20:13:52 +00002547
Evan Cheng949bcc92006-10-16 06:36:00 +00002548 if (X86::isUNPCKL_v_undef_Mask(PermMask.Val) ||
2549 X86::isUNPCKLMask(PermMask.Val) ||
2550 X86::isUNPCKHMask(PermMask.Val))
2551 return Op;
Evan Cheng8c5766e2006-10-04 18:33:38 +00002552
Evan Cheng798b3062006-10-25 20:48:19 +00002553 if (V2IsSplat) {
2554 // Normalize mask so all entries that point to V2 points to its first
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00002555 // element then try to match unpck{h|l} again. If match, return a
Evan Cheng798b3062006-10-25 20:48:19 +00002556 // new vector_shuffle with the corrected mask.
2557 SDOperand NewMask = NormalizeMask(PermMask, DAG);
2558 if (NewMask.Val != PermMask.Val) {
2559 if (X86::isUNPCKLMask(PermMask.Val, true)) {
2560 SDOperand NewMask = getUnpacklMask(NumElems, DAG);
2561 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, NewMask);
2562 } else if (X86::isUNPCKHMask(PermMask.Val, true)) {
2563 SDOperand NewMask = getUnpackhMask(NumElems, DAG);
2564 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, NewMask);
Evan Chenga9467aa2006-04-25 20:13:52 +00002565 }
2566 }
2567 }
2568
2569 // Normalize the node to match x86 shuffle ops if needed
Evan Chengc415c5b2006-10-25 21:49:50 +00002570 if (V2.getOpcode() != ISD::UNDEF && isCommutedSHUFP(PermMask.Val))
2571 Op = CommuteVectorShuffle(Op, V1, V2, PermMask, DAG);
2572
2573 if (Commuted) {
2574 // Commute is back and try unpck* again.
2575 Op = CommuteVectorShuffle(Op, V1, V2, PermMask, DAG);
2576 if (X86::isUNPCKL_v_undef_Mask(PermMask.Val) ||
2577 X86::isUNPCKLMask(PermMask.Val) ||
2578 X86::isUNPCKHMask(PermMask.Val))
2579 return Op;
2580 }
Evan Chenga9467aa2006-04-25 20:13:52 +00002581
2582 // If VT is integer, try PSHUF* first, then SHUFP*.
2583 if (MVT::isInteger(VT)) {
2584 if (X86::isPSHUFDMask(PermMask.Val) ||
2585 X86::isPSHUFHWMask(PermMask.Val) ||
2586 X86::isPSHUFLWMask(PermMask.Val)) {
2587 if (V2.getOpcode() != ISD::UNDEF)
2588 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1,
2589 DAG.getNode(ISD::UNDEF, V1.getValueType()),PermMask);
2590 return Op;
2591 }
2592
2593 if (X86::isSHUFPMask(PermMask.Val))
2594 return Op;
2595
2596 // Handle v8i16 shuffle high / low shuffle node pair.
2597 if (VT == MVT::v8i16 && isPSHUFHW_PSHUFLWMask(PermMask.Val)) {
2598 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(NumElems);
2599 MVT::ValueType BaseVT = MVT::getVectorBaseType(MaskVT);
Chris Lattner35a08552007-02-25 07:10:00 +00002600 SmallVector<SDOperand, 8> MaskVec;
Evan Chenga9467aa2006-04-25 20:13:52 +00002601 for (unsigned i = 0; i != 4; ++i)
2602 MaskVec.push_back(PermMask.getOperand(i));
2603 for (unsigned i = 4; i != 8; ++i)
2604 MaskVec.push_back(DAG.getConstant(i, BaseVT));
Chris Lattnered728e82006-08-11 17:38:39 +00002605 SDOperand Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
2606 &MaskVec[0], MaskVec.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00002607 V1 = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, Mask);
2608 MaskVec.clear();
2609 for (unsigned i = 0; i != 4; ++i)
2610 MaskVec.push_back(DAG.getConstant(i, BaseVT));
2611 for (unsigned i = 4; i != 8; ++i)
2612 MaskVec.push_back(PermMask.getOperand(i));
Chris Lattnered728e82006-08-11 17:38:39 +00002613 Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0],MaskVec.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00002614 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, Mask);
2615 }
2616 } else {
2617 // Floating point cases in the other order.
2618 if (X86::isSHUFPMask(PermMask.Val))
2619 return Op;
2620 if (X86::isPSHUFDMask(PermMask.Val) ||
2621 X86::isPSHUFHWMask(PermMask.Val) ||
2622 X86::isPSHUFLWMask(PermMask.Val)) {
2623 if (V2.getOpcode() != ISD::UNDEF)
2624 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1,
2625 DAG.getNode(ISD::UNDEF, V1.getValueType()),PermMask);
2626 return Op;
2627 }
2628 }
2629
2630 if (NumElems == 4) {
Evan Chenga9467aa2006-04-25 20:13:52 +00002631 MVT::ValueType MaskVT = PermMask.getValueType();
2632 MVT::ValueType MaskEVT = MVT::getVectorBaseType(MaskVT);
Chris Lattner35a08552007-02-25 07:10:00 +00002633 SmallVector<std::pair<int, int>, 8> Locs;
Evan Cheng3cd43622006-04-28 07:03:38 +00002634 Locs.reserve(NumElems);
Chris Lattner35a08552007-02-25 07:10:00 +00002635 SmallVector<SDOperand, 8> Mask1(NumElems, DAG.getNode(ISD::UNDEF, MaskEVT));
2636 SmallVector<SDOperand, 8> Mask2(NumElems, DAG.getNode(ISD::UNDEF, MaskEVT));
Evan Cheng3cd43622006-04-28 07:03:38 +00002637 unsigned NumHi = 0;
2638 unsigned NumLo = 0;
2639 // If no more than two elements come from either vector. This can be
2640 // implemented with two shuffles. First shuffle gather the elements.
2641 // The second shuffle, which takes the first shuffle as both of its
2642 // vector operands, put the elements into the right order.
2643 for (unsigned i = 0; i != NumElems; ++i) {
2644 SDOperand Elt = PermMask.getOperand(i);
2645 if (Elt.getOpcode() == ISD::UNDEF) {
2646 Locs[i] = std::make_pair(-1, -1);
2647 } else {
2648 unsigned Val = cast<ConstantSDNode>(Elt)->getValue();
2649 if (Val < NumElems) {
2650 Locs[i] = std::make_pair(0, NumLo);
2651 Mask1[NumLo] = Elt;
2652 NumLo++;
2653 } else {
2654 Locs[i] = std::make_pair(1, NumHi);
2655 if (2+NumHi < NumElems)
2656 Mask1[2+NumHi] = Elt;
2657 NumHi++;
2658 }
2659 }
2660 }
2661 if (NumLo <= 2 && NumHi <= 2) {
2662 V1 = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2,
Chris Lattnered728e82006-08-11 17:38:39 +00002663 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
2664 &Mask1[0], Mask1.size()));
Evan Cheng3cd43622006-04-28 07:03:38 +00002665 for (unsigned i = 0; i != NumElems; ++i) {
2666 if (Locs[i].first == -1)
2667 continue;
2668 else {
2669 unsigned Idx = (i < NumElems/2) ? 0 : NumElems;
2670 Idx += Locs[i].first * (NumElems/2) + Locs[i].second;
2671 Mask2[i] = DAG.getConstant(Idx, MaskEVT);
2672 }
2673 }
2674
2675 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V1,
Chris Lattnered728e82006-08-11 17:38:39 +00002676 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
2677 &Mask2[0], Mask2.size()));
Evan Cheng3cd43622006-04-28 07:03:38 +00002678 }
2679
2680 // Break it into (shuffle shuffle_hi, shuffle_lo).
2681 Locs.clear();
Chris Lattner35a08552007-02-25 07:10:00 +00002682 SmallVector<SDOperand,8> LoMask(NumElems, DAG.getNode(ISD::UNDEF, MaskEVT));
2683 SmallVector<SDOperand,8> HiMask(NumElems, DAG.getNode(ISD::UNDEF, MaskEVT));
2684 SmallVector<SDOperand,8> *MaskPtr = &LoMask;
Evan Chenga9467aa2006-04-25 20:13:52 +00002685 unsigned MaskIdx = 0;
2686 unsigned LoIdx = 0;
2687 unsigned HiIdx = NumElems/2;
2688 for (unsigned i = 0; i != NumElems; ++i) {
2689 if (i == NumElems/2) {
2690 MaskPtr = &HiMask;
2691 MaskIdx = 1;
2692 LoIdx = 0;
2693 HiIdx = NumElems/2;
2694 }
2695 SDOperand Elt = PermMask.getOperand(i);
2696 if (Elt.getOpcode() == ISD::UNDEF) {
2697 Locs[i] = std::make_pair(-1, -1);
2698 } else if (cast<ConstantSDNode>(Elt)->getValue() < NumElems) {
2699 Locs[i] = std::make_pair(MaskIdx, LoIdx);
2700 (*MaskPtr)[LoIdx] = Elt;
2701 LoIdx++;
2702 } else {
2703 Locs[i] = std::make_pair(MaskIdx, HiIdx);
2704 (*MaskPtr)[HiIdx] = Elt;
2705 HiIdx++;
2706 }
2707 }
2708
Chris Lattner3d826992006-05-16 06:45:34 +00002709 SDOperand LoShuffle =
2710 DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2,
Chris Lattnered728e82006-08-11 17:38:39 +00002711 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
2712 &LoMask[0], LoMask.size()));
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00002713 SDOperand HiShuffle =
Chris Lattner3d826992006-05-16 06:45:34 +00002714 DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2,
Chris Lattnered728e82006-08-11 17:38:39 +00002715 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
2716 &HiMask[0], HiMask.size()));
Chris Lattner35a08552007-02-25 07:10:00 +00002717 SmallVector<SDOperand, 8> MaskOps;
Evan Chenga9467aa2006-04-25 20:13:52 +00002718 for (unsigned i = 0; i != NumElems; ++i) {
2719 if (Locs[i].first == -1) {
2720 MaskOps.push_back(DAG.getNode(ISD::UNDEF, MaskEVT));
2721 } else {
2722 unsigned Idx = Locs[i].first * NumElems + Locs[i].second;
2723 MaskOps.push_back(DAG.getConstant(Idx, MaskEVT));
2724 }
2725 }
2726 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, LoShuffle, HiShuffle,
Chris Lattnered728e82006-08-11 17:38:39 +00002727 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
2728 &MaskOps[0], MaskOps.size()));
Evan Chenga9467aa2006-04-25 20:13:52 +00002729 }
2730
2731 return SDOperand();
2732}
2733
2734SDOperand
2735X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDOperand Op, SelectionDAG &DAG) {
2736 if (!isa<ConstantSDNode>(Op.getOperand(1)))
2737 return SDOperand();
2738
2739 MVT::ValueType VT = Op.getValueType();
2740 // TODO: handle v16i8.
2741 if (MVT::getSizeInBits(VT) == 16) {
2742 // Transform it so it match pextrw which produces a 32-bit result.
2743 MVT::ValueType EVT = (MVT::ValueType)(VT+1);
2744 SDOperand Extract = DAG.getNode(X86ISD::PEXTRW, EVT,
2745 Op.getOperand(0), Op.getOperand(1));
2746 SDOperand Assert = DAG.getNode(ISD::AssertZext, EVT, Extract,
2747 DAG.getValueType(VT));
2748 return DAG.getNode(ISD::TRUNCATE, VT, Assert);
2749 } else if (MVT::getSizeInBits(VT) == 32) {
2750 SDOperand Vec = Op.getOperand(0);
2751 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getValue();
2752 if (Idx == 0)
2753 return Op;
Evan Chenga9467aa2006-04-25 20:13:52 +00002754 // SHUFPS the element to the lowest double word, then movss.
2755 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(4);
Chris Lattner35a08552007-02-25 07:10:00 +00002756 SmallVector<SDOperand, 8> IdxVec;
Evan Chenga9467aa2006-04-25 20:13:52 +00002757 IdxVec.push_back(DAG.getConstant(Idx, MVT::getVectorBaseType(MaskVT)));
2758 IdxVec.push_back(DAG.getNode(ISD::UNDEF, MVT::getVectorBaseType(MaskVT)));
2759 IdxVec.push_back(DAG.getNode(ISD::UNDEF, MVT::getVectorBaseType(MaskVT)));
2760 IdxVec.push_back(DAG.getNode(ISD::UNDEF, MVT::getVectorBaseType(MaskVT)));
Chris Lattnered728e82006-08-11 17:38:39 +00002761 SDOperand Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
2762 &IdxVec[0], IdxVec.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00002763 Vec = DAG.getNode(ISD::VECTOR_SHUFFLE, Vec.getValueType(),
Evan Cheng922e1912006-11-07 22:14:24 +00002764 Vec, DAG.getNode(ISD::UNDEF, Vec.getValueType()), Mask);
Evan Chenga9467aa2006-04-25 20:13:52 +00002765 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, VT, Vec,
Evan Chengde7156f2006-06-15 08:14:54 +00002766 DAG.getConstant(0, getPointerTy()));
Evan Chenga9467aa2006-04-25 20:13:52 +00002767 } else if (MVT::getSizeInBits(VT) == 64) {
2768 SDOperand Vec = Op.getOperand(0);
2769 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getValue();
2770 if (Idx == 0)
2771 return Op;
2772
2773 // UNPCKHPD the element to the lowest double word, then movsd.
2774 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
2775 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
2776 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(4);
Chris Lattner35a08552007-02-25 07:10:00 +00002777 SmallVector<SDOperand, 8> IdxVec;
Evan Chenga9467aa2006-04-25 20:13:52 +00002778 IdxVec.push_back(DAG.getConstant(1, MVT::getVectorBaseType(MaskVT)));
2779 IdxVec.push_back(DAG.getNode(ISD::UNDEF, MVT::getVectorBaseType(MaskVT)));
Chris Lattnered728e82006-08-11 17:38:39 +00002780 SDOperand Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
2781 &IdxVec[0], IdxVec.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00002782 Vec = DAG.getNode(ISD::VECTOR_SHUFFLE, Vec.getValueType(),
2783 Vec, DAG.getNode(ISD::UNDEF, Vec.getValueType()), Mask);
2784 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, VT, Vec,
Evan Chengde7156f2006-06-15 08:14:54 +00002785 DAG.getConstant(0, getPointerTy()));
Evan Chenga9467aa2006-04-25 20:13:52 +00002786 }
2787
2788 return SDOperand();
2789}
2790
2791SDOperand
2792X86TargetLowering::LowerINSERT_VECTOR_ELT(SDOperand Op, SelectionDAG &DAG) {
Evan Cheng9fee4422006-05-16 07:21:53 +00002793 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
Evan Chenga9467aa2006-04-25 20:13:52 +00002794 // as its second argument.
2795 MVT::ValueType VT = Op.getValueType();
2796 MVT::ValueType BaseVT = MVT::getVectorBaseType(VT);
2797 SDOperand N0 = Op.getOperand(0);
2798 SDOperand N1 = Op.getOperand(1);
2799 SDOperand N2 = Op.getOperand(2);
2800 if (MVT::getSizeInBits(BaseVT) == 16) {
2801 if (N1.getValueType() != MVT::i32)
2802 N1 = DAG.getNode(ISD::ANY_EXTEND, MVT::i32, N1);
2803 if (N2.getValueType() != MVT::i32)
2804 N2 = DAG.getConstant(cast<ConstantSDNode>(N2)->getValue(), MVT::i32);
2805 return DAG.getNode(X86ISD::PINSRW, VT, N0, N1, N2);
2806 } else if (MVT::getSizeInBits(BaseVT) == 32) {
2807 unsigned Idx = cast<ConstantSDNode>(N2)->getValue();
2808 if (Idx == 0) {
2809 // Use a movss.
2810 N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, VT, N1);
2811 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(4);
2812 MVT::ValueType BaseVT = MVT::getVectorBaseType(MaskVT);
Chris Lattner35a08552007-02-25 07:10:00 +00002813 SmallVector<SDOperand, 8> MaskVec;
Evan Chenga9467aa2006-04-25 20:13:52 +00002814 MaskVec.push_back(DAG.getConstant(4, BaseVT));
2815 for (unsigned i = 1; i <= 3; ++i)
2816 MaskVec.push_back(DAG.getConstant(i, BaseVT));
2817 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, N0, N1,
Chris Lattnered728e82006-08-11 17:38:39 +00002818 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
2819 &MaskVec[0], MaskVec.size()));
Evan Chenga9467aa2006-04-25 20:13:52 +00002820 } else {
2821 // Use two pinsrw instructions to insert a 32 bit value.
2822 Idx <<= 1;
2823 if (MVT::isFloatingPoint(N1.getValueType())) {
Evan Chenge71fe34d2006-10-09 20:57:25 +00002824 if (ISD::isNON_EXTLoad(N1.Val)) {
Evan Cheng9fee4422006-05-16 07:21:53 +00002825 // Just load directly from f32mem to GR32.
Evan Chenge71fe34d2006-10-09 20:57:25 +00002826 LoadSDNode *LD = cast<LoadSDNode>(N1);
2827 N1 = DAG.getLoad(MVT::i32, LD->getChain(), LD->getBasePtr(),
2828 LD->getSrcValue(), LD->getSrcValueOffset());
Evan Chenga9467aa2006-04-25 20:13:52 +00002829 } else {
2830 N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, MVT::v4f32, N1);
2831 N1 = DAG.getNode(ISD::BIT_CONVERT, MVT::v4i32, N1);
2832 N1 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, MVT::i32, N1,
Evan Chengde7156f2006-06-15 08:14:54 +00002833 DAG.getConstant(0, getPointerTy()));
Evan Chenga9467aa2006-04-25 20:13:52 +00002834 }
2835 }
2836 N0 = DAG.getNode(ISD::BIT_CONVERT, MVT::v8i16, N0);
2837 N0 = DAG.getNode(X86ISD::PINSRW, MVT::v8i16, N0, N1,
Evan Chengde7156f2006-06-15 08:14:54 +00002838 DAG.getConstant(Idx, getPointerTy()));
Evan Chenga9467aa2006-04-25 20:13:52 +00002839 N1 = DAG.getNode(ISD::SRL, MVT::i32, N1, DAG.getConstant(16, MVT::i8));
2840 N0 = DAG.getNode(X86ISD::PINSRW, MVT::v8i16, N0, N1,
Evan Chengde7156f2006-06-15 08:14:54 +00002841 DAG.getConstant(Idx+1, getPointerTy()));
Evan Chenga9467aa2006-04-25 20:13:52 +00002842 return DAG.getNode(ISD::BIT_CONVERT, VT, N0);
2843 }
2844 }
2845
2846 return SDOperand();
2847}
2848
2849SDOperand
2850X86TargetLowering::LowerSCALAR_TO_VECTOR(SDOperand Op, SelectionDAG &DAG) {
2851 SDOperand AnyExt = DAG.getNode(ISD::ANY_EXTEND, MVT::i32, Op.getOperand(0));
2852 return DAG.getNode(X86ISD::S2VEC, Op.getValueType(), AnyExt);
2853}
2854
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00002855// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
Evan Chenga9467aa2006-04-25 20:13:52 +00002856// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
2857// one of the above mentioned nodes. It has to be wrapped because otherwise
2858// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
2859// be used to form addressing mode. These wrapped nodes will be selected
2860// into MOV32ri.
2861SDOperand
2862X86TargetLowering::LowerConstantPool(SDOperand Op, SelectionDAG &DAG) {
2863 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Evan Cheng0b169222006-11-29 23:19:46 +00002864 SDOperand Result = DAG.getTargetConstantPool(CP->getConstVal(),
2865 getPointerTy(),
2866 CP->getAlignment());
Evan Cheng62cdc3f2006-12-05 04:01:03 +00002867 Result = DAG.getNode(X86ISD::Wrapper, getPointerTy(), Result);
Anton Korobeynikova0554d92007-01-12 19:20:47 +00002868 // With PIC, the address is actually $g + Offset.
2869 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
2870 !Subtarget->isPICStyleRIPRel()) {
2871 Result = DAG.getNode(ISD::ADD, getPointerTy(),
2872 DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy()),
2873 Result);
Evan Chenga9467aa2006-04-25 20:13:52 +00002874 }
2875
2876 return Result;
2877}
2878
2879SDOperand
2880X86TargetLowering::LowerGlobalAddress(SDOperand Op, SelectionDAG &DAG) {
2881 GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Evan Cheng0b169222006-11-29 23:19:46 +00002882 SDOperand Result = DAG.getTargetGlobalAddress(GV, getPointerTy());
Evan Cheng62cdc3f2006-12-05 04:01:03 +00002883 Result = DAG.getNode(X86ISD::Wrapper, getPointerTy(), Result);
Anton Korobeynikova0554d92007-01-12 19:20:47 +00002884 // With PIC, the address is actually $g + Offset.
2885 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
2886 !Subtarget->isPICStyleRIPRel()) {
2887 Result = DAG.getNode(ISD::ADD, getPointerTy(),
2888 DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy()),
2889 Result);
Evan Chenga9467aa2006-04-25 20:13:52 +00002890 }
Anton Korobeynikov430e68a12006-12-22 22:29:05 +00002891
2892 // For Darwin & Mingw32, external and weak symbols are indirect, so we want to
2893 // load the value at address GV, not the value of GV itself. This means that
2894 // the GlobalAddress must be in the base or index register of the address, not
2895 // the GV offset field. Platform check is inside GVRequiresExtraLoad() call
Anton Korobeynikova0554d92007-01-12 19:20:47 +00002896 // The same applies for external symbols during PIC codegen
Anton Korobeynikov430e68a12006-12-22 22:29:05 +00002897 if (Subtarget->GVRequiresExtraLoad(GV, getTargetMachine(), false))
2898 Result = DAG.getLoad(getPointerTy(), DAG.getEntryNode(), Result, NULL, 0);
Evan Chenga9467aa2006-04-25 20:13:52 +00002899
2900 return Result;
2901}
2902
2903SDOperand
2904X86TargetLowering::LowerExternalSymbol(SDOperand Op, SelectionDAG &DAG) {
2905 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
Evan Cheng0b169222006-11-29 23:19:46 +00002906 SDOperand Result = DAG.getTargetExternalSymbol(Sym, getPointerTy());
Evan Cheng62cdc3f2006-12-05 04:01:03 +00002907 Result = DAG.getNode(X86ISD::Wrapper, getPointerTy(), Result);
Anton Korobeynikova0554d92007-01-12 19:20:47 +00002908 // With PIC, the address is actually $g + Offset.
2909 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
2910 !Subtarget->isPICStyleRIPRel()) {
2911 Result = DAG.getNode(ISD::ADD, getPointerTy(),
2912 DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy()),
2913 Result);
2914 }
2915
2916 return Result;
2917}
2918
2919SDOperand X86TargetLowering::LowerJumpTable(SDOperand Op, SelectionDAG &DAG) {
2920 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
2921 SDOperand Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy());
2922 Result = DAG.getNode(X86ISD::Wrapper, getPointerTy(), Result);
2923 // With PIC, the address is actually $g + Offset.
2924 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
2925 !Subtarget->isPICStyleRIPRel()) {
2926 Result = DAG.getNode(ISD::ADD, getPointerTy(),
2927 DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy()),
2928 Result);
Evan Chenga9467aa2006-04-25 20:13:52 +00002929 }
2930
2931 return Result;
2932}
2933
2934SDOperand X86TargetLowering::LowerShift(SDOperand Op, SelectionDAG &DAG) {
Evan Cheng9c249c32006-01-09 18:33:28 +00002935 assert(Op.getNumOperands() == 3 && Op.getValueType() == MVT::i32 &&
2936 "Not an i64 shift!");
2937 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
2938 SDOperand ShOpLo = Op.getOperand(0);
2939 SDOperand ShOpHi = Op.getOperand(1);
2940 SDOperand ShAmt = Op.getOperand(2);
Evan Cheng4259a0f2006-09-11 02:19:56 +00002941 SDOperand Tmp1 = isSRA ?
2942 DAG.getNode(ISD::SRA, MVT::i32, ShOpHi, DAG.getConstant(31, MVT::i8)) :
2943 DAG.getConstant(0, MVT::i32);
Evan Cheng9c249c32006-01-09 18:33:28 +00002944
2945 SDOperand Tmp2, Tmp3;
2946 if (Op.getOpcode() == ISD::SHL_PARTS) {
2947 Tmp2 = DAG.getNode(X86ISD::SHLD, MVT::i32, ShOpHi, ShOpLo, ShAmt);
2948 Tmp3 = DAG.getNode(ISD::SHL, MVT::i32, ShOpLo, ShAmt);
2949 } else {
2950 Tmp2 = DAG.getNode(X86ISD::SHRD, MVT::i32, ShOpLo, ShOpHi, ShAmt);
Evan Cheng267ba592006-01-19 01:46:14 +00002951 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, MVT::i32, ShOpHi, ShAmt);
Evan Cheng9c249c32006-01-09 18:33:28 +00002952 }
2953
Evan Cheng4259a0f2006-09-11 02:19:56 +00002954 const MVT::ValueType *VTs = DAG.getNodeValueTypes(MVT::Other, MVT::Flag);
2955 SDOperand AndNode = DAG.getNode(ISD::AND, MVT::i8, ShAmt,
2956 DAG.getConstant(32, MVT::i8));
2957 SDOperand COps[]={DAG.getEntryNode(), AndNode, DAG.getConstant(0, MVT::i8)};
2958 SDOperand InFlag = DAG.getNode(X86ISD::CMP, VTs, 2, COps, 3).getValue(1);
Evan Cheng9c249c32006-01-09 18:33:28 +00002959
2960 SDOperand Hi, Lo;
Chris Lattnerc0fb5672006-10-20 17:42:20 +00002961 SDOperand CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng9c249c32006-01-09 18:33:28 +00002962
Evan Cheng4259a0f2006-09-11 02:19:56 +00002963 VTs = DAG.getNodeValueTypes(MVT::i32, MVT::Flag);
2964 SmallVector<SDOperand, 4> Ops;
Evan Cheng9c249c32006-01-09 18:33:28 +00002965 if (Op.getOpcode() == ISD::SHL_PARTS) {
2966 Ops.push_back(Tmp2);
2967 Ops.push_back(Tmp3);
2968 Ops.push_back(CC);
2969 Ops.push_back(InFlag);
Evan Cheng4259a0f2006-09-11 02:19:56 +00002970 Hi = DAG.getNode(X86ISD::CMOV, VTs, 2, &Ops[0], Ops.size());
Evan Cheng9c249c32006-01-09 18:33:28 +00002971 InFlag = Hi.getValue(1);
2972
2973 Ops.clear();
2974 Ops.push_back(Tmp3);
2975 Ops.push_back(Tmp1);
2976 Ops.push_back(CC);
2977 Ops.push_back(InFlag);
Evan Cheng4259a0f2006-09-11 02:19:56 +00002978 Lo = DAG.getNode(X86ISD::CMOV, VTs, 2, &Ops[0], Ops.size());
Evan Cheng9c249c32006-01-09 18:33:28 +00002979 } else {
2980 Ops.push_back(Tmp2);
2981 Ops.push_back(Tmp3);
2982 Ops.push_back(CC);
Evan Cheng12181af2006-01-09 22:29:54 +00002983 Ops.push_back(InFlag);
Evan Cheng4259a0f2006-09-11 02:19:56 +00002984 Lo = DAG.getNode(X86ISD::CMOV, VTs, 2, &Ops[0], Ops.size());
Evan Cheng9c249c32006-01-09 18:33:28 +00002985 InFlag = Lo.getValue(1);
2986
2987 Ops.clear();
2988 Ops.push_back(Tmp3);
2989 Ops.push_back(Tmp1);
2990 Ops.push_back(CC);
2991 Ops.push_back(InFlag);
Evan Cheng4259a0f2006-09-11 02:19:56 +00002992 Hi = DAG.getNode(X86ISD::CMOV, VTs, 2, &Ops[0], Ops.size());
Evan Cheng9c249c32006-01-09 18:33:28 +00002993 }
2994
Evan Cheng4259a0f2006-09-11 02:19:56 +00002995 VTs = DAG.getNodeValueTypes(MVT::i32, MVT::i32);
Evan Cheng9c249c32006-01-09 18:33:28 +00002996 Ops.clear();
2997 Ops.push_back(Lo);
2998 Ops.push_back(Hi);
Evan Cheng4259a0f2006-09-11 02:19:56 +00002999 return DAG.getNode(ISD::MERGE_VALUES, VTs, 2, &Ops[0], Ops.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00003000}
Evan Cheng6305e502006-01-12 22:54:21 +00003001
Evan Chenga9467aa2006-04-25 20:13:52 +00003002SDOperand X86TargetLowering::LowerSINT_TO_FP(SDOperand Op, SelectionDAG &DAG) {
3003 assert(Op.getOperand(0).getValueType() <= MVT::i64 &&
3004 Op.getOperand(0).getValueType() >= MVT::i16 &&
3005 "Unknown SINT_TO_FP to lower!");
3006
3007 SDOperand Result;
3008 MVT::ValueType SrcVT = Op.getOperand(0).getValueType();
3009 unsigned Size = MVT::getSizeInBits(SrcVT)/8;
3010 MachineFunction &MF = DAG.getMachineFunction();
3011 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size);
3012 SDOperand StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Evan Chengdf9ac472006-10-05 23:01:46 +00003013 SDOperand Chain = DAG.getStore(DAG.getEntryNode(), Op.getOperand(0),
Evan Chengab51cf22006-10-13 21:14:26 +00003014 StackSlot, NULL, 0);
Evan Chenga9467aa2006-04-25 20:13:52 +00003015
3016 // Build the FILD
Chris Lattner35a08552007-02-25 07:10:00 +00003017 SDVTList Tys;
3018 if (X86ScalarSSE)
3019 Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Flag);
3020 else
3021 Tys = DAG.getVTList(MVT::f64, MVT::Other);
3022 SmallVector<SDOperand, 8> Ops;
Evan Chenga9467aa2006-04-25 20:13:52 +00003023 Ops.push_back(Chain);
3024 Ops.push_back(StackSlot);
3025 Ops.push_back(DAG.getValueType(SrcVT));
3026 Result = DAG.getNode(X86ScalarSSE ? X86ISD::FILD_FLAG :X86ISD::FILD,
Chris Lattnerc24a1d32006-08-08 02:23:42 +00003027 Tys, &Ops[0], Ops.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00003028
3029 if (X86ScalarSSE) {
3030 Chain = Result.getValue(1);
3031 SDOperand InFlag = Result.getValue(2);
3032
3033 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
3034 // shouldn't be necessary except that RFP cannot be live across
3035 // multiple blocks. When stackifier is fixed, they can be uncoupled.
Chris Lattner76ac0682005-11-15 00:40:23 +00003036 MachineFunction &MF = DAG.getMachineFunction();
Evan Chenga9467aa2006-04-25 20:13:52 +00003037 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8);
Chris Lattner76ac0682005-11-15 00:40:23 +00003038 SDOperand StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Chris Lattner35a08552007-02-25 07:10:00 +00003039 Tys = DAG.getVTList(MVT::Other);
3040 SmallVector<SDOperand, 8> Ops;
Evan Cheng6305e502006-01-12 22:54:21 +00003041 Ops.push_back(Chain);
Evan Chenga9467aa2006-04-25 20:13:52 +00003042 Ops.push_back(Result);
Chris Lattner76ac0682005-11-15 00:40:23 +00003043 Ops.push_back(StackSlot);
Evan Chenga9467aa2006-04-25 20:13:52 +00003044 Ops.push_back(DAG.getValueType(Op.getValueType()));
3045 Ops.push_back(InFlag);
Chris Lattnerc24a1d32006-08-08 02:23:42 +00003046 Chain = DAG.getNode(X86ISD::FST, Tys, &Ops[0], Ops.size());
Evan Chenge71fe34d2006-10-09 20:57:25 +00003047 Result = DAG.getLoad(Op.getValueType(), Chain, StackSlot, NULL, 0);
Chris Lattner76ac0682005-11-15 00:40:23 +00003048 }
Chris Lattner76ac0682005-11-15 00:40:23 +00003049
Evan Chenga9467aa2006-04-25 20:13:52 +00003050 return Result;
3051}
3052
3053SDOperand X86TargetLowering::LowerFP_TO_SINT(SDOperand Op, SelectionDAG &DAG) {
3054 assert(Op.getValueType() <= MVT::i64 && Op.getValueType() >= MVT::i16 &&
3055 "Unknown FP_TO_SINT to lower!");
3056 // We lower FP->sint64 into FISTP64, followed by a load, all to a temporary
3057 // stack slot.
3058 MachineFunction &MF = DAG.getMachineFunction();
3059 unsigned MemSize = MVT::getSizeInBits(Op.getValueType())/8;
3060 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize);
3061 SDOperand StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
3062
3063 unsigned Opc;
3064 switch (Op.getValueType()) {
Chris Lattner76ac0682005-11-15 00:40:23 +00003065 default: assert(0 && "Invalid FP_TO_SINT to lower!");
3066 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
3067 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
3068 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
Evan Chenga9467aa2006-04-25 20:13:52 +00003069 }
Chris Lattner76ac0682005-11-15 00:40:23 +00003070
Evan Chenga9467aa2006-04-25 20:13:52 +00003071 SDOperand Chain = DAG.getEntryNode();
3072 SDOperand Value = Op.getOperand(0);
3073 if (X86ScalarSSE) {
3074 assert(Op.getValueType() == MVT::i64 && "Invalid FP_TO_SINT to lower!");
Evan Chengab51cf22006-10-13 21:14:26 +00003075 Chain = DAG.getStore(Chain, Value, StackSlot, NULL, 0);
Chris Lattner35a08552007-02-25 07:10:00 +00003076 SDVTList Tys = DAG.getVTList(MVT::f64, MVT::Other);
3077 SDOperand Ops[] = {
3078 Chain, StackSlot, DAG.getValueType(Op.getOperand(0).getValueType())
3079 };
3080 Value = DAG.getNode(X86ISD::FLD, Tys, Ops, 3);
Evan Chenga9467aa2006-04-25 20:13:52 +00003081 Chain = Value.getValue(1);
3082 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize);
3083 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
3084 }
Chris Lattner76ac0682005-11-15 00:40:23 +00003085
Evan Chenga9467aa2006-04-25 20:13:52 +00003086 // Build the FP_TO_INT*_IN_MEM
Chris Lattner35a08552007-02-25 07:10:00 +00003087 SDOperand Ops[] = { Chain, Value, StackSlot };
3088 SDOperand FIST = DAG.getNode(Opc, MVT::Other, Ops, 3);
Evan Cheng172fce72006-01-06 00:43:03 +00003089
Evan Chenga9467aa2006-04-25 20:13:52 +00003090 // Load the result.
Evan Chenge71fe34d2006-10-09 20:57:25 +00003091 return DAG.getLoad(Op.getValueType(), FIST, StackSlot, NULL, 0);
Evan Chenga9467aa2006-04-25 20:13:52 +00003092}
3093
3094SDOperand X86TargetLowering::LowerFABS(SDOperand Op, SelectionDAG &DAG) {
3095 MVT::ValueType VT = Op.getValueType();
3096 const Type *OpNTy = MVT::getTypeForValueType(VT);
3097 std::vector<Constant*> CV;
3098 if (VT == MVT::f64) {
3099 CV.push_back(ConstantFP::get(OpNTy, BitsToDouble(~(1ULL << 63))));
3100 CV.push_back(ConstantFP::get(OpNTy, 0.0));
3101 } else {
3102 CV.push_back(ConstantFP::get(OpNTy, BitsToFloat(~(1U << 31))));
3103 CV.push_back(ConstantFP::get(OpNTy, 0.0));
3104 CV.push_back(ConstantFP::get(OpNTy, 0.0));
3105 CV.push_back(ConstantFP::get(OpNTy, 0.0));
3106 }
3107 Constant *CS = ConstantStruct::get(CV);
3108 SDOperand CPIdx = DAG.getConstantPool(CS, getPointerTy(), 4);
Chris Lattner35a08552007-02-25 07:10:00 +00003109 SDVTList Tys = DAG.getVTList(VT, MVT::Other);
Evan Chengbd1c5a82006-08-11 09:08:15 +00003110 SmallVector<SDOperand, 3> Ops;
3111 Ops.push_back(DAG.getEntryNode());
3112 Ops.push_back(CPIdx);
3113 Ops.push_back(DAG.getSrcValue(NULL));
3114 SDOperand Mask = DAG.getNode(X86ISD::LOAD_PACK, Tys, &Ops[0], Ops.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00003115 return DAG.getNode(X86ISD::FAND, VT, Op.getOperand(0), Mask);
3116}
3117
3118SDOperand X86TargetLowering::LowerFNEG(SDOperand Op, SelectionDAG &DAG) {
3119 MVT::ValueType VT = Op.getValueType();
3120 const Type *OpNTy = MVT::getTypeForValueType(VT);
3121 std::vector<Constant*> CV;
3122 if (VT == MVT::f64) {
3123 CV.push_back(ConstantFP::get(OpNTy, BitsToDouble(1ULL << 63)));
3124 CV.push_back(ConstantFP::get(OpNTy, 0.0));
3125 } else {
3126 CV.push_back(ConstantFP::get(OpNTy, BitsToFloat(1U << 31)));
3127 CV.push_back(ConstantFP::get(OpNTy, 0.0));
3128 CV.push_back(ConstantFP::get(OpNTy, 0.0));
3129 CV.push_back(ConstantFP::get(OpNTy, 0.0));
3130 }
3131 Constant *CS = ConstantStruct::get(CV);
3132 SDOperand CPIdx = DAG.getConstantPool(CS, getPointerTy(), 4);
Chris Lattner35a08552007-02-25 07:10:00 +00003133 SDVTList Tys = DAG.getVTList(VT, MVT::Other);
Evan Chengbd1c5a82006-08-11 09:08:15 +00003134 SmallVector<SDOperand, 3> Ops;
3135 Ops.push_back(DAG.getEntryNode());
3136 Ops.push_back(CPIdx);
3137 Ops.push_back(DAG.getSrcValue(NULL));
3138 SDOperand Mask = DAG.getNode(X86ISD::LOAD_PACK, Tys, &Ops[0], Ops.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00003139 return DAG.getNode(X86ISD::FXOR, VT, Op.getOperand(0), Mask);
3140}
3141
Evan Cheng4363e882007-01-05 07:55:56 +00003142SDOperand X86TargetLowering::LowerFCOPYSIGN(SDOperand Op, SelectionDAG &DAG) {
Evan Cheng82241c82007-01-05 21:37:56 +00003143 SDOperand Op0 = Op.getOperand(0);
3144 SDOperand Op1 = Op.getOperand(1);
Evan Cheng4363e882007-01-05 07:55:56 +00003145 MVT::ValueType VT = Op.getValueType();
Evan Cheng82241c82007-01-05 21:37:56 +00003146 MVT::ValueType SrcVT = Op1.getValueType();
Evan Cheng4363e882007-01-05 07:55:56 +00003147 const Type *SrcTy = MVT::getTypeForValueType(SrcVT);
Evan Cheng82241c82007-01-05 21:37:56 +00003148
3149 // If second operand is smaller, extend it first.
3150 if (MVT::getSizeInBits(SrcVT) < MVT::getSizeInBits(VT)) {
3151 Op1 = DAG.getNode(ISD::FP_EXTEND, VT, Op1);
3152 SrcVT = VT;
3153 }
3154
Evan Cheng4363e882007-01-05 07:55:56 +00003155 // First get the sign bit of second operand.
3156 std::vector<Constant*> CV;
3157 if (SrcVT == MVT::f64) {
3158 CV.push_back(ConstantFP::get(SrcTy, BitsToDouble(1ULL << 63)));
3159 CV.push_back(ConstantFP::get(SrcTy, 0.0));
3160 } else {
3161 CV.push_back(ConstantFP::get(SrcTy, BitsToFloat(1U << 31)));
3162 CV.push_back(ConstantFP::get(SrcTy, 0.0));
3163 CV.push_back(ConstantFP::get(SrcTy, 0.0));
3164 CV.push_back(ConstantFP::get(SrcTy, 0.0));
3165 }
3166 Constant *CS = ConstantStruct::get(CV);
3167 SDOperand CPIdx = DAG.getConstantPool(CS, getPointerTy(), 4);
Chris Lattnere56fef92007-02-25 06:40:16 +00003168 SDVTList Tys = DAG.getVTList(SrcVT, MVT::Other);
Evan Cheng4363e882007-01-05 07:55:56 +00003169 SmallVector<SDOperand, 3> Ops;
3170 Ops.push_back(DAG.getEntryNode());
3171 Ops.push_back(CPIdx);
3172 Ops.push_back(DAG.getSrcValue(NULL));
Evan Cheng82241c82007-01-05 21:37:56 +00003173 SDOperand Mask1 = DAG.getNode(X86ISD::LOAD_PACK, Tys, &Ops[0], Ops.size());
3174 SDOperand SignBit = DAG.getNode(X86ISD::FAND, SrcVT, Op1, Mask1);
Evan Cheng4363e882007-01-05 07:55:56 +00003175
3176 // Shift sign bit right or left if the two operands have different types.
3177 if (MVT::getSizeInBits(SrcVT) > MVT::getSizeInBits(VT)) {
3178 // Op0 is MVT::f32, Op1 is MVT::f64.
3179 SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, MVT::v2f64, SignBit);
3180 SignBit = DAG.getNode(X86ISD::FSRL, MVT::v2f64, SignBit,
3181 DAG.getConstant(32, MVT::i32));
3182 SignBit = DAG.getNode(ISD::BIT_CONVERT, MVT::v4f32, SignBit);
3183 SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, MVT::f32, SignBit,
3184 DAG.getConstant(0, getPointerTy()));
Evan Cheng4363e882007-01-05 07:55:56 +00003185 }
3186
Evan Cheng82241c82007-01-05 21:37:56 +00003187 // Clear first operand sign bit.
3188 CV.clear();
3189 if (VT == MVT::f64) {
3190 CV.push_back(ConstantFP::get(SrcTy, BitsToDouble(~(1ULL << 63))));
3191 CV.push_back(ConstantFP::get(SrcTy, 0.0));
3192 } else {
3193 CV.push_back(ConstantFP::get(SrcTy, BitsToFloat(~(1U << 31))));
3194 CV.push_back(ConstantFP::get(SrcTy, 0.0));
3195 CV.push_back(ConstantFP::get(SrcTy, 0.0));
3196 CV.push_back(ConstantFP::get(SrcTy, 0.0));
3197 }
3198 CS = ConstantStruct::get(CV);
3199 CPIdx = DAG.getConstantPool(CS, getPointerTy(), 4);
Chris Lattnere56fef92007-02-25 06:40:16 +00003200 Tys = DAG.getVTList(VT, MVT::Other);
Evan Cheng82241c82007-01-05 21:37:56 +00003201 Ops.clear();
3202 Ops.push_back(DAG.getEntryNode());
3203 Ops.push_back(CPIdx);
3204 Ops.push_back(DAG.getSrcValue(NULL));
3205 SDOperand Mask2 = DAG.getNode(X86ISD::LOAD_PACK, Tys, &Ops[0], Ops.size());
3206 SDOperand Val = DAG.getNode(X86ISD::FAND, VT, Op0, Mask2);
3207
3208 // Or the value with the sign bit.
3209 return DAG.getNode(X86ISD::FOR, VT, Val, SignBit);
Evan Cheng4363e882007-01-05 07:55:56 +00003210}
3211
Evan Cheng4259a0f2006-09-11 02:19:56 +00003212SDOperand X86TargetLowering::LowerSETCC(SDOperand Op, SelectionDAG &DAG,
3213 SDOperand Chain) {
Evan Chenga9467aa2006-04-25 20:13:52 +00003214 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
3215 SDOperand Cond;
Evan Cheng4259a0f2006-09-11 02:19:56 +00003216 SDOperand Op0 = Op.getOperand(0);
3217 SDOperand Op1 = Op.getOperand(1);
Evan Chenga9467aa2006-04-25 20:13:52 +00003218 SDOperand CC = Op.getOperand(2);
3219 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
Evan Cheng694810c2006-10-12 19:12:56 +00003220 const MVT::ValueType *VTs1 = DAG.getNodeValueTypes(MVT::Other, MVT::Flag);
3221 const MVT::ValueType *VTs2 = DAG.getNodeValueTypes(MVT::i8, MVT::Flag);
Evan Chenga9467aa2006-04-25 20:13:52 +00003222 bool isFP = MVT::isFloatingPoint(Op.getOperand(1).getValueType());
Evan Chenga9467aa2006-04-25 20:13:52 +00003223 unsigned X86CC;
Evan Chenga9467aa2006-04-25 20:13:52 +00003224
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00003225 if (translateX86CC(cast<CondCodeSDNode>(CC)->get(), isFP, X86CC,
Chris Lattner7a627672006-09-13 03:22:10 +00003226 Op0, Op1, DAG)) {
Evan Cheng4259a0f2006-09-11 02:19:56 +00003227 SDOperand Ops1[] = { Chain, Op0, Op1 };
Evan Cheng694810c2006-10-12 19:12:56 +00003228 Cond = DAG.getNode(X86ISD::CMP, VTs1, 2, Ops1, 3).getValue(1);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003229 SDOperand Ops2[] = { DAG.getConstant(X86CC, MVT::i8), Cond };
Evan Cheng694810c2006-10-12 19:12:56 +00003230 return DAG.getNode(X86ISD::SETCC, VTs2, 2, Ops2, 2);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003231 }
3232
3233 assert(isFP && "Illegal integer SetCC!");
3234
3235 SDOperand COps[] = { Chain, Op0, Op1 };
Evan Cheng694810c2006-10-12 19:12:56 +00003236 Cond = DAG.getNode(X86ISD::CMP, VTs1, 2, COps, 3).getValue(1);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003237
3238 switch (SetCCOpcode) {
3239 default: assert(false && "Illegal floating point SetCC!");
3240 case ISD::SETOEQ: { // !PF & ZF
Chris Lattnerc0fb5672006-10-20 17:42:20 +00003241 SDOperand Ops1[] = { DAG.getConstant(X86::COND_NP, MVT::i8), Cond };
Evan Cheng694810c2006-10-12 19:12:56 +00003242 SDOperand Tmp1 = DAG.getNode(X86ISD::SETCC, VTs2, 2, Ops1, 2);
Chris Lattnerc0fb5672006-10-20 17:42:20 +00003243 SDOperand Ops2[] = { DAG.getConstant(X86::COND_E, MVT::i8),
Evan Cheng4259a0f2006-09-11 02:19:56 +00003244 Tmp1.getValue(1) };
Evan Cheng694810c2006-10-12 19:12:56 +00003245 SDOperand Tmp2 = DAG.getNode(X86ISD::SETCC, VTs2, 2, Ops2, 2);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003246 return DAG.getNode(ISD::AND, MVT::i8, Tmp1, Tmp2);
3247 }
3248 case ISD::SETUNE: { // PF | !ZF
Chris Lattnerc0fb5672006-10-20 17:42:20 +00003249 SDOperand Ops1[] = { DAG.getConstant(X86::COND_P, MVT::i8), Cond };
Evan Cheng694810c2006-10-12 19:12:56 +00003250 SDOperand Tmp1 = DAG.getNode(X86ISD::SETCC, VTs2, 2, Ops1, 2);
Chris Lattnerc0fb5672006-10-20 17:42:20 +00003251 SDOperand Ops2[] = { DAG.getConstant(X86::COND_NE, MVT::i8),
Evan Cheng4259a0f2006-09-11 02:19:56 +00003252 Tmp1.getValue(1) };
Evan Cheng694810c2006-10-12 19:12:56 +00003253 SDOperand Tmp2 = DAG.getNode(X86ISD::SETCC, VTs2, 2, Ops2, 2);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003254 return DAG.getNode(ISD::OR, MVT::i8, Tmp1, Tmp2);
3255 }
Evan Chengc1583db2005-12-21 20:21:51 +00003256 }
Evan Chenga9467aa2006-04-25 20:13:52 +00003257}
Evan Cheng45df7f82006-01-30 23:41:35 +00003258
Evan Chenga9467aa2006-04-25 20:13:52 +00003259SDOperand X86TargetLowering::LowerSELECT(SDOperand Op, SelectionDAG &DAG) {
Evan Cheng4259a0f2006-09-11 02:19:56 +00003260 bool addTest = true;
3261 SDOperand Chain = DAG.getEntryNode();
3262 SDOperand Cond = Op.getOperand(0);
3263 SDOperand CC;
3264 const MVT::ValueType *VTs = DAG.getNodeValueTypes(MVT::Other, MVT::Flag);
Evan Cheng944d1e92006-01-26 02:13:10 +00003265
Evan Cheng4259a0f2006-09-11 02:19:56 +00003266 if (Cond.getOpcode() == ISD::SETCC)
3267 Cond = LowerSETCC(Cond, DAG, Chain);
3268
3269 if (Cond.getOpcode() == X86ISD::SETCC) {
3270 CC = Cond.getOperand(0);
3271
Evan Chenga9467aa2006-04-25 20:13:52 +00003272 // If condition flag is set by a X86ISD::CMP, then make a copy of it
Evan Cheng4259a0f2006-09-11 02:19:56 +00003273 // (since flag operand cannot be shared). Use it as the condition setting
3274 // operand in place of the X86ISD::SETCC.
3275 // If the X86ISD::SETCC has more than one use, then perhaps it's better
Evan Chenga9467aa2006-04-25 20:13:52 +00003276 // to use a test instead of duplicating the X86ISD::CMP (for register
Evan Cheng4259a0f2006-09-11 02:19:56 +00003277 // pressure reason)?
3278 SDOperand Cmp = Cond.getOperand(1);
3279 unsigned Opc = Cmp.getOpcode();
3280 bool IllegalFPCMov = !X86ScalarSSE &&
3281 MVT::isFloatingPoint(Op.getValueType()) &&
3282 !hasFPCMov(cast<ConstantSDNode>(CC)->getSignExtended());
3283 if ((Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI) &&
3284 !IllegalFPCMov) {
3285 SDOperand Ops[] = { Chain, Cmp.getOperand(1), Cmp.getOperand(2) };
3286 Cond = DAG.getNode(Opc, VTs, 2, Ops, 3);
3287 addTest = false;
3288 }
3289 }
Evan Cheng73a1ad92006-01-10 20:26:56 +00003290
Evan Chenga9467aa2006-04-25 20:13:52 +00003291 if (addTest) {
Chris Lattnerc0fb5672006-10-20 17:42:20 +00003292 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003293 SDOperand Ops[] = { Chain, Cond, DAG.getConstant(0, MVT::i8) };
3294 Cond = DAG.getNode(X86ISD::CMP, VTs, 2, Ops, 3);
Evan Cheng225a4d02005-12-17 01:21:05 +00003295 }
Evan Cheng45df7f82006-01-30 23:41:35 +00003296
Evan Cheng4259a0f2006-09-11 02:19:56 +00003297 VTs = DAG.getNodeValueTypes(Op.getValueType(), MVT::Flag);
3298 SmallVector<SDOperand, 4> Ops;
Evan Chenga9467aa2006-04-25 20:13:52 +00003299 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
3300 // condition is true.
3301 Ops.push_back(Op.getOperand(2));
3302 Ops.push_back(Op.getOperand(1));
3303 Ops.push_back(CC);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003304 Ops.push_back(Cond.getValue(1));
3305 return DAG.getNode(X86ISD::CMOV, VTs, 2, &Ops[0], Ops.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00003306}
Evan Cheng944d1e92006-01-26 02:13:10 +00003307
Evan Chenga9467aa2006-04-25 20:13:52 +00003308SDOperand X86TargetLowering::LowerBRCOND(SDOperand Op, SelectionDAG &DAG) {
Evan Cheng4259a0f2006-09-11 02:19:56 +00003309 bool addTest = true;
3310 SDOperand Chain = Op.getOperand(0);
Evan Chenga9467aa2006-04-25 20:13:52 +00003311 SDOperand Cond = Op.getOperand(1);
3312 SDOperand Dest = Op.getOperand(2);
3313 SDOperand CC;
Evan Cheng4259a0f2006-09-11 02:19:56 +00003314 const MVT::ValueType *VTs = DAG.getNodeValueTypes(MVT::Other, MVT::Flag);
3315
Evan Chenga9467aa2006-04-25 20:13:52 +00003316 if (Cond.getOpcode() == ISD::SETCC)
Evan Cheng4259a0f2006-09-11 02:19:56 +00003317 Cond = LowerSETCC(Cond, DAG, Chain);
Evan Chenga9467aa2006-04-25 20:13:52 +00003318
3319 if (Cond.getOpcode() == X86ISD::SETCC) {
Evan Cheng4259a0f2006-09-11 02:19:56 +00003320 CC = Cond.getOperand(0);
Evan Chenga9467aa2006-04-25 20:13:52 +00003321
Evan Cheng4259a0f2006-09-11 02:19:56 +00003322 // If condition flag is set by a X86ISD::CMP, then make a copy of it
3323 // (since flag operand cannot be shared). Use it as the condition setting
3324 // operand in place of the X86ISD::SETCC.
3325 // If the X86ISD::SETCC has more than one use, then perhaps it's better
3326 // to use a test instead of duplicating the X86ISD::CMP (for register
3327 // pressure reason)?
3328 SDOperand Cmp = Cond.getOperand(1);
3329 unsigned Opc = Cmp.getOpcode();
3330 if (Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI) {
3331 SDOperand Ops[] = { Chain, Cmp.getOperand(1), Cmp.getOperand(2) };
3332 Cond = DAG.getNode(Opc, VTs, 2, Ops, 3);
3333 addTest = false;
3334 }
3335 }
Evan Chengfb22e862006-01-13 01:03:02 +00003336
Evan Chenga9467aa2006-04-25 20:13:52 +00003337 if (addTest) {
Chris Lattnerc0fb5672006-10-20 17:42:20 +00003338 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003339 SDOperand Ops[] = { Chain, Cond, DAG.getConstant(0, MVT::i8) };
3340 Cond = DAG.getNode(X86ISD::CMP, VTs, 2, Ops, 3);
Evan Cheng6fc31042005-12-19 23:12:38 +00003341 }
Evan Chenga9467aa2006-04-25 20:13:52 +00003342 return DAG.getNode(X86ISD::BRCOND, Op.getValueType(),
Evan Cheng4259a0f2006-09-11 02:19:56 +00003343 Cond, Op.getOperand(2), CC, Cond.getValue(1));
Evan Chenga9467aa2006-04-25 20:13:52 +00003344}
Evan Chengae986f12006-01-11 22:15:48 +00003345
Evan Cheng2a330942006-05-25 00:59:30 +00003346SDOperand X86TargetLowering::LowerCALL(SDOperand Op, SelectionDAG &DAG) {
3347 unsigned CallingConv= cast<ConstantSDNode>(Op.getOperand(1))->getValue();
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00003348
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003349 if (Subtarget->is64Bit())
Chris Lattner7802f3e2007-02-25 09:06:15 +00003350 return LowerX86_64CCCCallTo(Op, DAG, CallingConv);
Evan Cheng2a330942006-05-25 00:59:30 +00003351 else
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00003352 switch (CallingConv) {
Chris Lattnerfc360392006-09-27 18:29:38 +00003353 default:
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00003354 assert(0 && "Unsupported calling convention");
Chris Lattnerfc360392006-09-27 18:29:38 +00003355 case CallingConv::Fast:
Chris Lattner3ed3be32007-02-28 06:05:16 +00003356 // TODO: Implement fastcc
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00003357 // Falls through
Chris Lattnerfc360392006-09-27 18:29:38 +00003358 case CallingConv::C:
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00003359 case CallingConv::X86_StdCall:
Chris Lattner7802f3e2007-02-25 09:06:15 +00003360 return LowerCCCCallTo(Op, DAG, CallingConv);
Chris Lattnerfc360392006-09-27 18:29:38 +00003361 case CallingConv::X86_FastCall:
Chris Lattner7802f3e2007-02-25 09:06:15 +00003362 return LowerFastCCCallTo(Op, DAG, CallingConv);
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00003363 }
Evan Cheng2a330942006-05-25 00:59:30 +00003364}
3365
Evan Chenge0bcfbe2006-04-26 01:20:17 +00003366SDOperand
3367X86TargetLowering::LowerFORMAL_ARGUMENTS(SDOperand Op, SelectionDAG &DAG) {
Evan Chengdc614c12006-06-06 23:30:24 +00003368 MachineFunction &MF = DAG.getMachineFunction();
3369 const Function* Fn = MF.getFunction();
3370 if (Fn->hasExternalLinkage() &&
Anton Korobeynikov4efbbc92007-01-03 11:43:14 +00003371 Subtarget->isTargetCygMing() &&
Evan Cheng0e14a562006-06-09 06:24:42 +00003372 Fn->getName() == "main")
Evan Chengdc614c12006-06-06 23:30:24 +00003373 MF.getInfo<X86FunctionInfo>()->setForceFramePointer(true);
3374
Evan Cheng17e734f2006-05-23 21:06:34 +00003375 unsigned CC = cast<ConstantSDNode>(Op.getOperand(1))->getValue();
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003376 if (Subtarget->is64Bit())
3377 return LowerX86_64CCCArguments(Op, DAG);
Evan Cheng17e734f2006-05-23 21:06:34 +00003378 else
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00003379 switch(CC) {
Chris Lattnerfc360392006-09-27 18:29:38 +00003380 default:
3381 assert(0 && "Unsupported calling convention");
3382 case CallingConv::Fast:
Chris Lattner3ed3be32007-02-28 06:05:16 +00003383 // TODO: implement fastcc.
3384
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00003385 // Falls through
Chris Lattnerfc360392006-09-27 18:29:38 +00003386 case CallingConv::C:
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00003387 return LowerCCCArguments(Op, DAG);
Chris Lattnerfc360392006-09-27 18:29:38 +00003388 case CallingConv::X86_StdCall:
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00003389 MF.getInfo<X86FunctionInfo>()->setDecorationStyle(StdCall);
Anton Korobeynikov037c8672007-01-28 13:31:35 +00003390 return LowerCCCArguments(Op, DAG, true);
Chris Lattnerfc360392006-09-27 18:29:38 +00003391 case CallingConv::X86_FastCall:
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00003392 MF.getInfo<X86FunctionInfo>()->setDecorationStyle(FastCall);
Chris Lattner3ed3be32007-02-28 06:05:16 +00003393 return LowerFastCCArguments(Op, DAG);
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00003394 }
Evan Chenge0bcfbe2006-04-26 01:20:17 +00003395}
3396
Evan Chenga9467aa2006-04-25 20:13:52 +00003397SDOperand X86TargetLowering::LowerMEMSET(SDOperand Op, SelectionDAG &DAG) {
3398 SDOperand InFlag(0, 0);
3399 SDOperand Chain = Op.getOperand(0);
3400 unsigned Align =
3401 (unsigned)cast<ConstantSDNode>(Op.getOperand(4))->getValue();
3402 if (Align == 0) Align = 1;
3403
3404 ConstantSDNode *I = dyn_cast<ConstantSDNode>(Op.getOperand(3));
3405 // If not DWORD aligned, call memset if size is less than the threshold.
3406 // It knows how to align to the right boundary first.
3407 if ((Align & 3) != 0 ||
3408 (I && I->getValue() < Subtarget->getMinRepStrSizeThreshold())) {
3409 MVT::ValueType IntPtr = getPointerTy();
Owen Anderson20a631f2006-05-03 01:29:57 +00003410 const Type *IntPtrTy = getTargetData()->getIntPtrType();
Reid Spencere63b6512006-12-31 05:55:36 +00003411 TargetLowering::ArgListTy Args;
3412 TargetLowering::ArgListEntry Entry;
3413 Entry.Node = Op.getOperand(1);
3414 Entry.Ty = IntPtrTy;
Reid Spencere63b6512006-12-31 05:55:36 +00003415 Args.push_back(Entry);
Reid Spencere87b5e92007-01-03 17:24:59 +00003416 // Extend the unsigned i8 argument to be an int value for the call.
Reid Spencere63b6512006-12-31 05:55:36 +00003417 Entry.Node = DAG.getNode(ISD::ZERO_EXTEND, MVT::i32, Op.getOperand(2));
3418 Entry.Ty = IntPtrTy;
Reid Spencere63b6512006-12-31 05:55:36 +00003419 Args.push_back(Entry);
3420 Entry.Node = Op.getOperand(3);
3421 Args.push_back(Entry);
Evan Chenga9467aa2006-04-25 20:13:52 +00003422 std::pair<SDOperand,SDOperand> CallResult =
Reid Spencere63b6512006-12-31 05:55:36 +00003423 LowerCallTo(Chain, Type::VoidTy, false, false, CallingConv::C, false,
Evan Chenga9467aa2006-04-25 20:13:52 +00003424 DAG.getExternalSymbol("memset", IntPtr), Args, DAG);
3425 return CallResult.second;
Evan Chengd5e905d2006-03-21 23:01:21 +00003426 }
Evan Chengd097e672006-03-22 02:53:00 +00003427
Evan Chenga9467aa2006-04-25 20:13:52 +00003428 MVT::ValueType AVT;
3429 SDOperand Count;
3430 ConstantSDNode *ValC = dyn_cast<ConstantSDNode>(Op.getOperand(2));
3431 unsigned BytesLeft = 0;
3432 bool TwoRepStos = false;
3433 if (ValC) {
3434 unsigned ValReg;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003435 uint64_t Val = ValC->getValue() & 255;
Evan Chengc995b452006-04-06 23:23:56 +00003436
Evan Chenga9467aa2006-04-25 20:13:52 +00003437 // If the value is a constant, then we can potentially use larger sets.
3438 switch (Align & 3) {
3439 case 2: // WORD aligned
3440 AVT = MVT::i16;
Evan Chenga9467aa2006-04-25 20:13:52 +00003441 ValReg = X86::AX;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003442 Val = (Val << 8) | Val;
Evan Chenga9467aa2006-04-25 20:13:52 +00003443 break;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003444 case 0: // DWORD aligned
Evan Chenga9467aa2006-04-25 20:13:52 +00003445 AVT = MVT::i32;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003446 ValReg = X86::EAX;
Evan Chenga9467aa2006-04-25 20:13:52 +00003447 Val = (Val << 8) | Val;
3448 Val = (Val << 16) | Val;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003449 if (Subtarget->is64Bit() && ((Align & 0xF) == 0)) { // QWORD aligned
3450 AVT = MVT::i64;
3451 ValReg = X86::RAX;
3452 Val = (Val << 32) | Val;
3453 }
Evan Chenga9467aa2006-04-25 20:13:52 +00003454 break;
3455 default: // Byte aligned
3456 AVT = MVT::i8;
Evan Chenga9467aa2006-04-25 20:13:52 +00003457 ValReg = X86::AL;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003458 Count = Op.getOperand(3);
Evan Chenga9467aa2006-04-25 20:13:52 +00003459 break;
Evan Chenga3caaee2006-04-19 22:48:17 +00003460 }
3461
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003462 if (AVT > MVT::i8) {
3463 if (I) {
3464 unsigned UBytes = MVT::getSizeInBits(AVT) / 8;
3465 Count = DAG.getConstant(I->getValue() / UBytes, getPointerTy());
3466 BytesLeft = I->getValue() % UBytes;
3467 } else {
3468 assert(AVT >= MVT::i32 &&
3469 "Do not use rep;stos if not at least DWORD aligned");
3470 Count = DAG.getNode(ISD::SRL, Op.getOperand(3).getValueType(),
3471 Op.getOperand(3), DAG.getConstant(2, MVT::i8));
3472 TwoRepStos = true;
3473 }
3474 }
3475
Evan Chenga9467aa2006-04-25 20:13:52 +00003476 Chain = DAG.getCopyToReg(Chain, ValReg, DAG.getConstant(Val, AVT),
3477 InFlag);
3478 InFlag = Chain.getValue(1);
3479 } else {
3480 AVT = MVT::i8;
3481 Count = Op.getOperand(3);
3482 Chain = DAG.getCopyToReg(Chain, X86::AL, Op.getOperand(2), InFlag);
3483 InFlag = Chain.getValue(1);
Evan Chengd097e672006-03-22 02:53:00 +00003484 }
Evan Chengb0461082006-04-24 18:01:45 +00003485
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003486 Chain = DAG.getCopyToReg(Chain, Subtarget->is64Bit() ? X86::RCX : X86::ECX,
3487 Count, InFlag);
Evan Chenga9467aa2006-04-25 20:13:52 +00003488 InFlag = Chain.getValue(1);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003489 Chain = DAG.getCopyToReg(Chain, Subtarget->is64Bit() ? X86::RDI : X86::EDI,
3490 Op.getOperand(1), InFlag);
Evan Chenga9467aa2006-04-25 20:13:52 +00003491 InFlag = Chain.getValue(1);
Evan Cheng9b9cc4f2006-03-27 07:00:16 +00003492
Chris Lattnere56fef92007-02-25 06:40:16 +00003493 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Chris Lattner35a08552007-02-25 07:10:00 +00003494 SmallVector<SDOperand, 8> Ops;
Evan Chenga9467aa2006-04-25 20:13:52 +00003495 Ops.push_back(Chain);
3496 Ops.push_back(DAG.getValueType(AVT));
3497 Ops.push_back(InFlag);
Evan Cheng5c68bba2006-08-11 07:35:45 +00003498 Chain = DAG.getNode(X86ISD::REP_STOS, Tys, &Ops[0], Ops.size());
Evan Chengb0461082006-04-24 18:01:45 +00003499
Evan Chenga9467aa2006-04-25 20:13:52 +00003500 if (TwoRepStos) {
3501 InFlag = Chain.getValue(1);
3502 Count = Op.getOperand(3);
3503 MVT::ValueType CVT = Count.getValueType();
3504 SDOperand Left = DAG.getNode(ISD::AND, CVT, Count,
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003505 DAG.getConstant((AVT == MVT::i64) ? 7 : 3, CVT));
3506 Chain = DAG.getCopyToReg(Chain, (CVT == MVT::i64) ? X86::RCX : X86::ECX,
3507 Left, InFlag);
Evan Chenga9467aa2006-04-25 20:13:52 +00003508 InFlag = Chain.getValue(1);
Chris Lattnere56fef92007-02-25 06:40:16 +00003509 Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Evan Chenga9467aa2006-04-25 20:13:52 +00003510 Ops.clear();
3511 Ops.push_back(Chain);
3512 Ops.push_back(DAG.getValueType(MVT::i8));
3513 Ops.push_back(InFlag);
Evan Cheng5c68bba2006-08-11 07:35:45 +00003514 Chain = DAG.getNode(X86ISD::REP_STOS, Tys, &Ops[0], Ops.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00003515 } else if (BytesLeft) {
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003516 // Issue stores for the last 1 - 7 bytes.
Evan Chenga9467aa2006-04-25 20:13:52 +00003517 SDOperand Value;
3518 unsigned Val = ValC->getValue() & 255;
3519 unsigned Offset = I->getValue() - BytesLeft;
3520 SDOperand DstAddr = Op.getOperand(1);
3521 MVT::ValueType AddrVT = DstAddr.getValueType();
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003522 if (BytesLeft >= 4) {
3523 Val = (Val << 8) | Val;
3524 Val = (Val << 16) | Val;
3525 Value = DAG.getConstant(Val, MVT::i32);
Evan Chengdf9ac472006-10-05 23:01:46 +00003526 Chain = DAG.getStore(Chain, Value,
3527 DAG.getNode(ISD::ADD, AddrVT, DstAddr,
3528 DAG.getConstant(Offset, AddrVT)),
Evan Chengab51cf22006-10-13 21:14:26 +00003529 NULL, 0);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003530 BytesLeft -= 4;
3531 Offset += 4;
3532 }
Evan Chenga9467aa2006-04-25 20:13:52 +00003533 if (BytesLeft >= 2) {
3534 Value = DAG.getConstant((Val << 8) | Val, MVT::i16);
Evan Chengdf9ac472006-10-05 23:01:46 +00003535 Chain = DAG.getStore(Chain, Value,
3536 DAG.getNode(ISD::ADD, AddrVT, DstAddr,
3537 DAG.getConstant(Offset, AddrVT)),
Evan Chengab51cf22006-10-13 21:14:26 +00003538 NULL, 0);
Evan Chenga9467aa2006-04-25 20:13:52 +00003539 BytesLeft -= 2;
3540 Offset += 2;
Evan Cheng082c8782006-03-24 07:29:27 +00003541 }
Evan Chenga9467aa2006-04-25 20:13:52 +00003542 if (BytesLeft == 1) {
3543 Value = DAG.getConstant(Val, MVT::i8);
Evan Chengdf9ac472006-10-05 23:01:46 +00003544 Chain = DAG.getStore(Chain, Value,
3545 DAG.getNode(ISD::ADD, AddrVT, DstAddr,
3546 DAG.getConstant(Offset, AddrVT)),
Evan Chengab51cf22006-10-13 21:14:26 +00003547 NULL, 0);
Evan Cheng14215c32006-04-21 23:03:30 +00003548 }
Evan Cheng082c8782006-03-24 07:29:27 +00003549 }
Evan Chengebf10062006-04-03 20:53:28 +00003550
Evan Chenga9467aa2006-04-25 20:13:52 +00003551 return Chain;
3552}
Evan Chengebf10062006-04-03 20:53:28 +00003553
Evan Chenga9467aa2006-04-25 20:13:52 +00003554SDOperand X86TargetLowering::LowerMEMCPY(SDOperand Op, SelectionDAG &DAG) {
3555 SDOperand Chain = Op.getOperand(0);
3556 unsigned Align =
3557 (unsigned)cast<ConstantSDNode>(Op.getOperand(4))->getValue();
3558 if (Align == 0) Align = 1;
Evan Chengebf10062006-04-03 20:53:28 +00003559
Evan Chenga9467aa2006-04-25 20:13:52 +00003560 ConstantSDNode *I = dyn_cast<ConstantSDNode>(Op.getOperand(3));
3561 // If not DWORD aligned, call memcpy if size is less than the threshold.
3562 // It knows how to align to the right boundary first.
3563 if ((Align & 3) != 0 ||
3564 (I && I->getValue() < Subtarget->getMinRepStrSizeThreshold())) {
3565 MVT::ValueType IntPtr = getPointerTy();
Reid Spencere63b6512006-12-31 05:55:36 +00003566 TargetLowering::ArgListTy Args;
3567 TargetLowering::ArgListEntry Entry;
Anton Korobeynikov037c8672007-01-28 13:31:35 +00003568 Entry.Ty = getTargetData()->getIntPtrType();
Reid Spencere63b6512006-12-31 05:55:36 +00003569 Entry.Node = Op.getOperand(1); Args.push_back(Entry);
3570 Entry.Node = Op.getOperand(2); Args.push_back(Entry);
3571 Entry.Node = Op.getOperand(3); Args.push_back(Entry);
Evan Chenga9467aa2006-04-25 20:13:52 +00003572 std::pair<SDOperand,SDOperand> CallResult =
Reid Spencere63b6512006-12-31 05:55:36 +00003573 LowerCallTo(Chain, Type::VoidTy, false, false, CallingConv::C, false,
Evan Chenga9467aa2006-04-25 20:13:52 +00003574 DAG.getExternalSymbol("memcpy", IntPtr), Args, DAG);
3575 return CallResult.second;
Evan Chengcbffa462006-03-31 19:22:53 +00003576 }
Evan Chenga9467aa2006-04-25 20:13:52 +00003577
3578 MVT::ValueType AVT;
3579 SDOperand Count;
3580 unsigned BytesLeft = 0;
3581 bool TwoRepMovs = false;
3582 switch (Align & 3) {
3583 case 2: // WORD aligned
3584 AVT = MVT::i16;
Evan Chenga9467aa2006-04-25 20:13:52 +00003585 break;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003586 case 0: // DWORD aligned
Evan Chenga9467aa2006-04-25 20:13:52 +00003587 AVT = MVT::i32;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003588 if (Subtarget->is64Bit() && ((Align & 0xF) == 0)) // QWORD aligned
3589 AVT = MVT::i64;
Evan Chenga9467aa2006-04-25 20:13:52 +00003590 break;
3591 default: // Byte aligned
3592 AVT = MVT::i8;
3593 Count = Op.getOperand(3);
3594 break;
3595 }
3596
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003597 if (AVT > MVT::i8) {
3598 if (I) {
3599 unsigned UBytes = MVT::getSizeInBits(AVT) / 8;
3600 Count = DAG.getConstant(I->getValue() / UBytes, getPointerTy());
3601 BytesLeft = I->getValue() % UBytes;
3602 } else {
3603 assert(AVT >= MVT::i32 &&
3604 "Do not use rep;movs if not at least DWORD aligned");
3605 Count = DAG.getNode(ISD::SRL, Op.getOperand(3).getValueType(),
3606 Op.getOperand(3), DAG.getConstant(2, MVT::i8));
3607 TwoRepMovs = true;
3608 }
3609 }
3610
Evan Chenga9467aa2006-04-25 20:13:52 +00003611 SDOperand InFlag(0, 0);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003612 Chain = DAG.getCopyToReg(Chain, Subtarget->is64Bit() ? X86::RCX : X86::ECX,
3613 Count, InFlag);
Evan Chenga9467aa2006-04-25 20:13:52 +00003614 InFlag = Chain.getValue(1);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003615 Chain = DAG.getCopyToReg(Chain, Subtarget->is64Bit() ? X86::RDI : X86::EDI,
3616 Op.getOperand(1), InFlag);
Evan Chenga9467aa2006-04-25 20:13:52 +00003617 InFlag = Chain.getValue(1);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003618 Chain = DAG.getCopyToReg(Chain, Subtarget->is64Bit() ? X86::RSI : X86::ESI,
3619 Op.getOperand(2), InFlag);
Evan Chenga9467aa2006-04-25 20:13:52 +00003620 InFlag = Chain.getValue(1);
3621
Chris Lattnere56fef92007-02-25 06:40:16 +00003622 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Chris Lattner35a08552007-02-25 07:10:00 +00003623 SmallVector<SDOperand, 8> Ops;
Evan Chenga9467aa2006-04-25 20:13:52 +00003624 Ops.push_back(Chain);
3625 Ops.push_back(DAG.getValueType(AVT));
3626 Ops.push_back(InFlag);
Evan Cheng5c68bba2006-08-11 07:35:45 +00003627 Chain = DAG.getNode(X86ISD::REP_MOVS, Tys, &Ops[0], Ops.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00003628
3629 if (TwoRepMovs) {
3630 InFlag = Chain.getValue(1);
3631 Count = Op.getOperand(3);
3632 MVT::ValueType CVT = Count.getValueType();
3633 SDOperand Left = DAG.getNode(ISD::AND, CVT, Count,
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003634 DAG.getConstant((AVT == MVT::i64) ? 7 : 3, CVT));
3635 Chain = DAG.getCopyToReg(Chain, (CVT == MVT::i64) ? X86::RCX : X86::ECX,
3636 Left, InFlag);
Evan Chenga9467aa2006-04-25 20:13:52 +00003637 InFlag = Chain.getValue(1);
Chris Lattnere56fef92007-02-25 06:40:16 +00003638 Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Evan Chenga9467aa2006-04-25 20:13:52 +00003639 Ops.clear();
3640 Ops.push_back(Chain);
3641 Ops.push_back(DAG.getValueType(MVT::i8));
3642 Ops.push_back(InFlag);
Evan Cheng5c68bba2006-08-11 07:35:45 +00003643 Chain = DAG.getNode(X86ISD::REP_MOVS, Tys, &Ops[0], Ops.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00003644 } else if (BytesLeft) {
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003645 // Issue loads and stores for the last 1 - 7 bytes.
Evan Chenga9467aa2006-04-25 20:13:52 +00003646 unsigned Offset = I->getValue() - BytesLeft;
3647 SDOperand DstAddr = Op.getOperand(1);
3648 MVT::ValueType DstVT = DstAddr.getValueType();
3649 SDOperand SrcAddr = Op.getOperand(2);
3650 MVT::ValueType SrcVT = SrcAddr.getValueType();
3651 SDOperand Value;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003652 if (BytesLeft >= 4) {
3653 Value = DAG.getLoad(MVT::i32, Chain,
3654 DAG.getNode(ISD::ADD, SrcVT, SrcAddr,
3655 DAG.getConstant(Offset, SrcVT)),
Evan Chenge71fe34d2006-10-09 20:57:25 +00003656 NULL, 0);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003657 Chain = Value.getValue(1);
Evan Chengdf9ac472006-10-05 23:01:46 +00003658 Chain = DAG.getStore(Chain, Value,
3659 DAG.getNode(ISD::ADD, DstVT, DstAddr,
3660 DAG.getConstant(Offset, DstVT)),
Evan Chengab51cf22006-10-13 21:14:26 +00003661 NULL, 0);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003662 BytesLeft -= 4;
3663 Offset += 4;
3664 }
Evan Chenga9467aa2006-04-25 20:13:52 +00003665 if (BytesLeft >= 2) {
3666 Value = DAG.getLoad(MVT::i16, Chain,
3667 DAG.getNode(ISD::ADD, SrcVT, SrcAddr,
3668 DAG.getConstant(Offset, SrcVT)),
Evan Chenge71fe34d2006-10-09 20:57:25 +00003669 NULL, 0);
Evan Chenga9467aa2006-04-25 20:13:52 +00003670 Chain = Value.getValue(1);
Evan Chengdf9ac472006-10-05 23:01:46 +00003671 Chain = DAG.getStore(Chain, Value,
3672 DAG.getNode(ISD::ADD, DstVT, DstAddr,
3673 DAG.getConstant(Offset, DstVT)),
Evan Chengab51cf22006-10-13 21:14:26 +00003674 NULL, 0);
Evan Chenga9467aa2006-04-25 20:13:52 +00003675 BytesLeft -= 2;
3676 Offset += 2;
Evan Chengcbffa462006-03-31 19:22:53 +00003677 }
3678
Evan Chenga9467aa2006-04-25 20:13:52 +00003679 if (BytesLeft == 1) {
3680 Value = DAG.getLoad(MVT::i8, Chain,
3681 DAG.getNode(ISD::ADD, SrcVT, SrcAddr,
3682 DAG.getConstant(Offset, SrcVT)),
Evan Chenge71fe34d2006-10-09 20:57:25 +00003683 NULL, 0);
Evan Chenga9467aa2006-04-25 20:13:52 +00003684 Chain = Value.getValue(1);
Evan Chengdf9ac472006-10-05 23:01:46 +00003685 Chain = DAG.getStore(Chain, Value,
3686 DAG.getNode(ISD::ADD, DstVT, DstAddr,
3687 DAG.getConstant(Offset, DstVT)),
Evan Chengab51cf22006-10-13 21:14:26 +00003688 NULL, 0);
Evan Chenga9467aa2006-04-25 20:13:52 +00003689 }
Evan Chengcbffa462006-03-31 19:22:53 +00003690 }
Evan Chenga9467aa2006-04-25 20:13:52 +00003691
3692 return Chain;
3693}
3694
3695SDOperand
3696X86TargetLowering::LowerREADCYCLCECOUNTER(SDOperand Op, SelectionDAG &DAG) {
Chris Lattnere56fef92007-02-25 06:40:16 +00003697 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Chris Lattner35a08552007-02-25 07:10:00 +00003698 SDOperand TheOp = Op.getOperand(0);
3699 SDOperand rd = DAG.getNode(X86ISD::RDTSC_DAG, Tys, &TheOp, 1);
Evan Cheng28a9e9b2006-11-29 08:28:13 +00003700 if (Subtarget->is64Bit()) {
3701 SDOperand Copy1 = DAG.getCopyFromReg(rd, X86::RAX, MVT::i64, rd.getValue(1));
3702 SDOperand Copy2 = DAG.getCopyFromReg(Copy1.getValue(1), X86::RDX,
3703 MVT::i64, Copy1.getValue(2));
3704 SDOperand Tmp = DAG.getNode(ISD::SHL, MVT::i64, Copy2,
3705 DAG.getConstant(32, MVT::i8));
Chris Lattner35a08552007-02-25 07:10:00 +00003706 SDOperand Ops[] = {
3707 DAG.getNode(ISD::OR, MVT::i64, Copy1, Tmp), Copy2.getValue(1)
3708 };
Chris Lattnere56fef92007-02-25 06:40:16 +00003709
3710 Tys = DAG.getVTList(MVT::i64, MVT::Other);
Chris Lattner35a08552007-02-25 07:10:00 +00003711 return DAG.getNode(ISD::MERGE_VALUES, Tys, Ops, 2);
Evan Cheng28a9e9b2006-11-29 08:28:13 +00003712 }
Chris Lattner35a08552007-02-25 07:10:00 +00003713
3714 SDOperand Copy1 = DAG.getCopyFromReg(rd, X86::EAX, MVT::i32, rd.getValue(1));
3715 SDOperand Copy2 = DAG.getCopyFromReg(Copy1.getValue(1), X86::EDX,
3716 MVT::i32, Copy1.getValue(2));
3717 SDOperand Ops[] = { Copy1, Copy2, Copy2.getValue(1) };
3718 Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
3719 return DAG.getNode(ISD::MERGE_VALUES, Tys, Ops, 3);
Evan Chenga9467aa2006-04-25 20:13:52 +00003720}
3721
3722SDOperand X86TargetLowering::LowerVASTART(SDOperand Op, SelectionDAG &DAG) {
Evan Chengab51cf22006-10-13 21:14:26 +00003723 SrcValueSDNode *SV = cast<SrcValueSDNode>(Op.getOperand(2));
3724
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003725 if (!Subtarget->is64Bit()) {
3726 // vastart just stores the address of the VarArgsFrameIndex slot into the
3727 // memory location argument.
3728 SDOperand FR = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
Evan Chengab51cf22006-10-13 21:14:26 +00003729 return DAG.getStore(Op.getOperand(0), FR,Op.getOperand(1), SV->getValue(),
3730 SV->getOffset());
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003731 }
3732
3733 // __va_list_tag:
3734 // gp_offset (0 - 6 * 8)
3735 // fp_offset (48 - 48 + 8 * 16)
3736 // overflow_arg_area (point to parameters coming in memory).
3737 // reg_save_area
Chris Lattner35a08552007-02-25 07:10:00 +00003738 SmallVector<SDOperand, 8> MemOps;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003739 SDOperand FIN = Op.getOperand(1);
3740 // Store gp_offset
Evan Chengdf9ac472006-10-05 23:01:46 +00003741 SDOperand Store = DAG.getStore(Op.getOperand(0),
3742 DAG.getConstant(VarArgsGPOffset, MVT::i32),
Evan Chengab51cf22006-10-13 21:14:26 +00003743 FIN, SV->getValue(), SV->getOffset());
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003744 MemOps.push_back(Store);
3745
3746 // Store fp_offset
3747 FIN = DAG.getNode(ISD::ADD, getPointerTy(), FIN,
3748 DAG.getConstant(4, getPointerTy()));
Evan Chengdf9ac472006-10-05 23:01:46 +00003749 Store = DAG.getStore(Op.getOperand(0),
3750 DAG.getConstant(VarArgsFPOffset, MVT::i32),
Evan Chengab51cf22006-10-13 21:14:26 +00003751 FIN, SV->getValue(), SV->getOffset());
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003752 MemOps.push_back(Store);
3753
3754 // Store ptr to overflow_arg_area
3755 FIN = DAG.getNode(ISD::ADD, getPointerTy(), FIN,
3756 DAG.getConstant(4, getPointerTy()));
3757 SDOperand OVFIN = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
Evan Chengab51cf22006-10-13 21:14:26 +00003758 Store = DAG.getStore(Op.getOperand(0), OVFIN, FIN, SV->getValue(),
3759 SV->getOffset());
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003760 MemOps.push_back(Store);
3761
3762 // Store ptr to reg_save_area.
3763 FIN = DAG.getNode(ISD::ADD, getPointerTy(), FIN,
3764 DAG.getConstant(8, getPointerTy()));
3765 SDOperand RSFIN = DAG.getFrameIndex(RegSaveFrameIndex, getPointerTy());
Evan Chengab51cf22006-10-13 21:14:26 +00003766 Store = DAG.getStore(Op.getOperand(0), RSFIN, FIN, SV->getValue(),
3767 SV->getOffset());
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003768 MemOps.push_back(Store);
3769 return DAG.getNode(ISD::TokenFactor, MVT::Other, &MemOps[0], MemOps.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00003770}
3771
Evan Chengdeaea252007-03-02 23:16:35 +00003772SDOperand X86TargetLowering::LowerVACOPY(SDOperand Op, SelectionDAG &DAG) {
3773 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
3774 SDOperand Chain = Op.getOperand(0);
3775 SDOperand DstPtr = Op.getOperand(1);
3776 SDOperand SrcPtr = Op.getOperand(2);
3777 SrcValueSDNode *DstSV = cast<SrcValueSDNode>(Op.getOperand(3));
3778 SrcValueSDNode *SrcSV = cast<SrcValueSDNode>(Op.getOperand(4));
3779
3780 SrcPtr = DAG.getLoad(getPointerTy(), Chain, SrcPtr,
3781 SrcSV->getValue(), SrcSV->getOffset());
3782 Chain = SrcPtr.getValue(1);
3783 for (unsigned i = 0; i < 3; ++i) {
3784 SDOperand Val = DAG.getLoad(MVT::i64, Chain, SrcPtr,
3785 SrcSV->getValue(), SrcSV->getOffset());
3786 Chain = Val.getValue(1);
3787 Chain = DAG.getStore(Chain, Val, DstPtr,
3788 DstSV->getValue(), DstSV->getOffset());
3789 if (i == 2)
3790 break;
3791 SrcPtr = DAG.getNode(ISD::ADD, getPointerTy(), SrcPtr,
3792 DAG.getConstant(8, getPointerTy()));
3793 DstPtr = DAG.getNode(ISD::ADD, getPointerTy(), DstPtr,
3794 DAG.getConstant(8, getPointerTy()));
3795 }
3796 return Chain;
3797}
3798
Evan Chenga9467aa2006-04-25 20:13:52 +00003799SDOperand
3800X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDOperand Op, SelectionDAG &DAG) {
3801 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getValue();
3802 switch (IntNo) {
3803 default: return SDOperand(); // Don't custom lower most intrinsics.
Evan Cheng78038292006-04-05 23:38:46 +00003804 // Comparison intrinsics.
Evan Chenga9467aa2006-04-25 20:13:52 +00003805 case Intrinsic::x86_sse_comieq_ss:
3806 case Intrinsic::x86_sse_comilt_ss:
3807 case Intrinsic::x86_sse_comile_ss:
3808 case Intrinsic::x86_sse_comigt_ss:
3809 case Intrinsic::x86_sse_comige_ss:
3810 case Intrinsic::x86_sse_comineq_ss:
3811 case Intrinsic::x86_sse_ucomieq_ss:
3812 case Intrinsic::x86_sse_ucomilt_ss:
3813 case Intrinsic::x86_sse_ucomile_ss:
3814 case Intrinsic::x86_sse_ucomigt_ss:
3815 case Intrinsic::x86_sse_ucomige_ss:
3816 case Intrinsic::x86_sse_ucomineq_ss:
3817 case Intrinsic::x86_sse2_comieq_sd:
3818 case Intrinsic::x86_sse2_comilt_sd:
3819 case Intrinsic::x86_sse2_comile_sd:
3820 case Intrinsic::x86_sse2_comigt_sd:
3821 case Intrinsic::x86_sse2_comige_sd:
3822 case Intrinsic::x86_sse2_comineq_sd:
3823 case Intrinsic::x86_sse2_ucomieq_sd:
3824 case Intrinsic::x86_sse2_ucomilt_sd:
3825 case Intrinsic::x86_sse2_ucomile_sd:
3826 case Intrinsic::x86_sse2_ucomigt_sd:
3827 case Intrinsic::x86_sse2_ucomige_sd:
3828 case Intrinsic::x86_sse2_ucomineq_sd: {
3829 unsigned Opc = 0;
3830 ISD::CondCode CC = ISD::SETCC_INVALID;
3831 switch (IntNo) {
3832 default: break;
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00003833 case Intrinsic::x86_sse_comieq_ss:
3834 case Intrinsic::x86_sse2_comieq_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00003835 Opc = X86ISD::COMI;
3836 CC = ISD::SETEQ;
3837 break;
Evan Cheng78038292006-04-05 23:38:46 +00003838 case Intrinsic::x86_sse_comilt_ss:
Evan Cheng78038292006-04-05 23:38:46 +00003839 case Intrinsic::x86_sse2_comilt_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00003840 Opc = X86ISD::COMI;
3841 CC = ISD::SETLT;
3842 break;
3843 case Intrinsic::x86_sse_comile_ss:
Evan Cheng78038292006-04-05 23:38:46 +00003844 case Intrinsic::x86_sse2_comile_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00003845 Opc = X86ISD::COMI;
3846 CC = ISD::SETLE;
3847 break;
3848 case Intrinsic::x86_sse_comigt_ss:
Evan Cheng78038292006-04-05 23:38:46 +00003849 case Intrinsic::x86_sse2_comigt_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00003850 Opc = X86ISD::COMI;
3851 CC = ISD::SETGT;
3852 break;
3853 case Intrinsic::x86_sse_comige_ss:
Evan Cheng78038292006-04-05 23:38:46 +00003854 case Intrinsic::x86_sse2_comige_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00003855 Opc = X86ISD::COMI;
3856 CC = ISD::SETGE;
3857 break;
3858 case Intrinsic::x86_sse_comineq_ss:
Evan Cheng78038292006-04-05 23:38:46 +00003859 case Intrinsic::x86_sse2_comineq_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00003860 Opc = X86ISD::COMI;
3861 CC = ISD::SETNE;
3862 break;
3863 case Intrinsic::x86_sse_ucomieq_ss:
Evan Cheng78038292006-04-05 23:38:46 +00003864 case Intrinsic::x86_sse2_ucomieq_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00003865 Opc = X86ISD::UCOMI;
3866 CC = ISD::SETEQ;
3867 break;
3868 case Intrinsic::x86_sse_ucomilt_ss:
Evan Cheng78038292006-04-05 23:38:46 +00003869 case Intrinsic::x86_sse2_ucomilt_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00003870 Opc = X86ISD::UCOMI;
3871 CC = ISD::SETLT;
3872 break;
3873 case Intrinsic::x86_sse_ucomile_ss:
Evan Cheng78038292006-04-05 23:38:46 +00003874 case Intrinsic::x86_sse2_ucomile_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00003875 Opc = X86ISD::UCOMI;
3876 CC = ISD::SETLE;
3877 break;
3878 case Intrinsic::x86_sse_ucomigt_ss:
Evan Cheng78038292006-04-05 23:38:46 +00003879 case Intrinsic::x86_sse2_ucomigt_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00003880 Opc = X86ISD::UCOMI;
3881 CC = ISD::SETGT;
3882 break;
3883 case Intrinsic::x86_sse_ucomige_ss:
Evan Cheng78038292006-04-05 23:38:46 +00003884 case Intrinsic::x86_sse2_ucomige_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00003885 Opc = X86ISD::UCOMI;
3886 CC = ISD::SETGE;
3887 break;
3888 case Intrinsic::x86_sse_ucomineq_ss:
3889 case Intrinsic::x86_sse2_ucomineq_sd:
3890 Opc = X86ISD::UCOMI;
3891 CC = ISD::SETNE;
3892 break;
Evan Cheng78038292006-04-05 23:38:46 +00003893 }
Evan Cheng4259a0f2006-09-11 02:19:56 +00003894
Evan Chenga9467aa2006-04-25 20:13:52 +00003895 unsigned X86CC;
Chris Lattner7a627672006-09-13 03:22:10 +00003896 SDOperand LHS = Op.getOperand(1);
3897 SDOperand RHS = Op.getOperand(2);
3898 translateX86CC(CC, true, X86CC, LHS, RHS, DAG);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003899
3900 const MVT::ValueType *VTs = DAG.getNodeValueTypes(MVT::Other, MVT::Flag);
Chris Lattner7a627672006-09-13 03:22:10 +00003901 SDOperand Ops1[] = { DAG.getEntryNode(), LHS, RHS };
Evan Cheng4259a0f2006-09-11 02:19:56 +00003902 SDOperand Cond = DAG.getNode(Opc, VTs, 2, Ops1, 3);
3903 VTs = DAG.getNodeValueTypes(MVT::i8, MVT::Flag);
3904 SDOperand Ops2[] = { DAG.getConstant(X86CC, MVT::i8), Cond };
3905 SDOperand SetCC = DAG.getNode(X86ISD::SETCC, VTs, 2, Ops2, 2);
Evan Chenga9467aa2006-04-25 20:13:52 +00003906 return DAG.getNode(ISD::ANY_EXTEND, MVT::i32, SetCC);
Evan Cheng78038292006-04-05 23:38:46 +00003907 }
Evan Cheng5c59d492005-12-23 07:31:11 +00003908 }
Chris Lattner76ac0682005-11-15 00:40:23 +00003909}
Evan Cheng6af02632005-12-20 06:22:03 +00003910
Nate Begemaneda59972007-01-29 22:58:52 +00003911SDOperand X86TargetLowering::LowerRETURNADDR(SDOperand Op, SelectionDAG &DAG) {
3912 // Depths > 0 not supported yet!
3913 if (cast<ConstantSDNode>(Op.getOperand(0))->getValue() > 0)
3914 return SDOperand();
3915
3916 // Just load the return address
3917 SDOperand RetAddrFI = getReturnAddressFrameIndex(DAG);
3918 return DAG.getLoad(getPointerTy(), DAG.getEntryNode(), RetAddrFI, NULL, 0);
3919}
3920
3921SDOperand X86TargetLowering::LowerFRAMEADDR(SDOperand Op, SelectionDAG &DAG) {
3922 // Depths > 0 not supported yet!
3923 if (cast<ConstantSDNode>(Op.getOperand(0))->getValue() > 0)
3924 return SDOperand();
3925
3926 SDOperand RetAddrFI = getReturnAddressFrameIndex(DAG);
3927 return DAG.getNode(ISD::SUB, getPointerTy(), RetAddrFI,
3928 DAG.getConstant(4, getPointerTy()));
3929}
3930
Evan Chenga9467aa2006-04-25 20:13:52 +00003931/// LowerOperation - Provide custom lowering hooks for some operations.
3932///
3933SDOperand X86TargetLowering::LowerOperation(SDOperand Op, SelectionDAG &DAG) {
3934 switch (Op.getOpcode()) {
3935 default: assert(0 && "Should not custom lower this!");
3936 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
3937 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
3938 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
3939 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
3940 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
3941 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
3942 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
3943 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
3944 case ISD::SHL_PARTS:
3945 case ISD::SRA_PARTS:
3946 case ISD::SRL_PARTS: return LowerShift(Op, DAG);
3947 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
3948 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
3949 case ISD::FABS: return LowerFABS(Op, DAG);
3950 case ISD::FNEG: return LowerFNEG(Op, DAG);
Evan Cheng4363e882007-01-05 07:55:56 +00003951 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003952 case ISD::SETCC: return LowerSETCC(Op, DAG, DAG.getEntryNode());
Evan Chenga9467aa2006-04-25 20:13:52 +00003953 case ISD::SELECT: return LowerSELECT(Op, DAG);
3954 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
3955 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Evan Cheng2a330942006-05-25 00:59:30 +00003956 case ISD::CALL: return LowerCALL(Op, DAG);
Evan Chenga9467aa2006-04-25 20:13:52 +00003957 case ISD::RET: return LowerRET(Op, DAG);
Evan Chenge0bcfbe2006-04-26 01:20:17 +00003958 case ISD::FORMAL_ARGUMENTS: return LowerFORMAL_ARGUMENTS(Op, DAG);
Evan Chenga9467aa2006-04-25 20:13:52 +00003959 case ISD::MEMSET: return LowerMEMSET(Op, DAG);
3960 case ISD::MEMCPY: return LowerMEMCPY(Op, DAG);
3961 case ISD::READCYCLECOUNTER: return LowerREADCYCLCECOUNTER(Op, DAG);
3962 case ISD::VASTART: return LowerVASTART(Op, DAG);
Evan Chengdeaea252007-03-02 23:16:35 +00003963 case ISD::VACOPY: return LowerVACOPY(Op, DAG);
Evan Chenga9467aa2006-04-25 20:13:52 +00003964 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Nate Begemaneda59972007-01-29 22:58:52 +00003965 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
3966 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Evan Chenga9467aa2006-04-25 20:13:52 +00003967 }
Jim Laskey3796abe2007-02-21 22:54:50 +00003968 return SDOperand();
Evan Chenga9467aa2006-04-25 20:13:52 +00003969}
3970
Evan Cheng6af02632005-12-20 06:22:03 +00003971const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
3972 switch (Opcode) {
3973 default: return NULL;
Evan Cheng9c249c32006-01-09 18:33:28 +00003974 case X86ISD::SHLD: return "X86ISD::SHLD";
3975 case X86ISD::SHRD: return "X86ISD::SHRD";
Evan Cheng2dd217b2006-01-31 03:14:29 +00003976 case X86ISD::FAND: return "X86ISD::FAND";
Evan Cheng4363e882007-01-05 07:55:56 +00003977 case X86ISD::FOR: return "X86ISD::FOR";
Evan Cheng72d5c252006-01-31 22:28:30 +00003978 case X86ISD::FXOR: return "X86ISD::FXOR";
Evan Cheng4363e882007-01-05 07:55:56 +00003979 case X86ISD::FSRL: return "X86ISD::FSRL";
Evan Cheng6305e502006-01-12 22:54:21 +00003980 case X86ISD::FILD: return "X86ISD::FILD";
Evan Cheng11613a52006-02-04 02:20:30 +00003981 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
Evan Cheng6af02632005-12-20 06:22:03 +00003982 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
3983 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
3984 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
Evan Chenga74ce622005-12-21 02:39:21 +00003985 case X86ISD::FLD: return "X86ISD::FLD";
Evan Cheng45e190982006-01-05 00:27:02 +00003986 case X86ISD::FST: return "X86ISD::FST";
3987 case X86ISD::FP_GET_RESULT: return "X86ISD::FP_GET_RESULT";
Evan Chenga74ce622005-12-21 02:39:21 +00003988 case X86ISD::FP_SET_RESULT: return "X86ISD::FP_SET_RESULT";
Evan Cheng6af02632005-12-20 06:22:03 +00003989 case X86ISD::CALL: return "X86ISD::CALL";
3990 case X86ISD::TAILCALL: return "X86ISD::TAILCALL";
3991 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
3992 case X86ISD::CMP: return "X86ISD::CMP";
Evan Cheng78038292006-04-05 23:38:46 +00003993 case X86ISD::COMI: return "X86ISD::COMI";
3994 case X86ISD::UCOMI: return "X86ISD::UCOMI";
Evan Chengc1583db2005-12-21 20:21:51 +00003995 case X86ISD::SETCC: return "X86ISD::SETCC";
Evan Cheng6af02632005-12-20 06:22:03 +00003996 case X86ISD::CMOV: return "X86ISD::CMOV";
3997 case X86ISD::BRCOND: return "X86ISD::BRCOND";
Evan Chenga74ce622005-12-21 02:39:21 +00003998 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
Evan Cheng084a1022006-03-04 01:12:00 +00003999 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
4000 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Evan Cheng72d5c252006-01-31 22:28:30 +00004001 case X86ISD::LOAD_PACK: return "X86ISD::LOAD_PACK";
Evan Cheng5987cfb2006-07-07 08:33:52 +00004002 case X86ISD::LOAD_UA: return "X86ISD::LOAD_UA";
Evan Cheng5588de92006-02-18 00:15:05 +00004003 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
Evan Chenge0ed6ec2006-02-23 20:41:18 +00004004 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Evan Chenge7ee6a52006-03-24 23:15:12 +00004005 case X86ISD::S2VEC: return "X86ISD::S2VEC";
Evan Chengcbffa462006-03-31 19:22:53 +00004006 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Evan Cheng5fd7c692006-03-31 21:55:24 +00004007 case X86ISD::PINSRW: return "X86ISD::PINSRW";
Evan Cheng49683ba2006-11-10 21:43:37 +00004008 case X86ISD::FMAX: return "X86ISD::FMAX";
4009 case X86ISD::FMIN: return "X86ISD::FMIN";
Evan Cheng6af02632005-12-20 06:22:03 +00004010 }
4011}
Evan Cheng9cdc16c2005-12-21 23:05:39 +00004012
Evan Cheng02612422006-07-05 22:17:51 +00004013/// isLegalAddressImmediate - Return true if the integer value or
4014/// GlobalValue can be used as the offset of the target addressing mode.
4015bool X86TargetLowering::isLegalAddressImmediate(int64_t V) const {
4016 // X86 allows a sign-extended 32-bit immediate field.
4017 return (V > -(1LL << 32) && V < (1LL << 32)-1);
4018}
4019
4020bool X86TargetLowering::isLegalAddressImmediate(GlobalValue *GV) const {
Evan Cheng7a9238c2006-11-29 23:48:14 +00004021 // In 64-bit mode, GV is 64-bit so it won't fit in the 32-bit displacement
4022 // field unless we are in small code model.
4023 if (Subtarget->is64Bit() &&
4024 getTargetMachine().getCodeModel() != CodeModel::Small)
Evan Cheng02612422006-07-05 22:17:51 +00004025 return false;
Anton Korobeynikov430e68a12006-12-22 22:29:05 +00004026
4027 return (!Subtarget->GVRequiresExtraLoad(GV, getTargetMachine(), false));
Evan Cheng02612422006-07-05 22:17:51 +00004028}
4029
4030/// isShuffleMaskLegal - Targets can use this to indicate that they only
4031/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
4032/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
4033/// are assumed to be legal.
4034bool
4035X86TargetLowering::isShuffleMaskLegal(SDOperand Mask, MVT::ValueType VT) const {
4036 // Only do shuffles on 128-bit vector types for now.
4037 if (MVT::getSizeInBits(VT) == 64) return false;
4038 return (Mask.Val->getNumOperands() <= 4 ||
4039 isSplatMask(Mask.Val) ||
4040 isPSHUFHW_PSHUFLWMask(Mask.Val) ||
4041 X86::isUNPCKLMask(Mask.Val) ||
4042 X86::isUNPCKL_v_undef_Mask(Mask.Val) ||
4043 X86::isUNPCKHMask(Mask.Val));
4044}
4045
4046bool X86TargetLowering::isVectorClearMaskLegal(std::vector<SDOperand> &BVOps,
4047 MVT::ValueType EVT,
4048 SelectionDAG &DAG) const {
4049 unsigned NumElts = BVOps.size();
4050 // Only do shuffles on 128-bit vector types for now.
4051 if (MVT::getSizeInBits(EVT) * NumElts == 64) return false;
4052 if (NumElts == 2) return true;
4053 if (NumElts == 4) {
Chris Lattner35a08552007-02-25 07:10:00 +00004054 return (isMOVLMask(&BVOps[0], 4) ||
4055 isCommutedMOVL(&BVOps[0], 4, true) ||
4056 isSHUFPMask(&BVOps[0], 4) ||
4057 isCommutedSHUFP(&BVOps[0], 4));
Evan Cheng02612422006-07-05 22:17:51 +00004058 }
4059 return false;
4060}
4061
4062//===----------------------------------------------------------------------===//
4063// X86 Scheduler Hooks
4064//===----------------------------------------------------------------------===//
4065
4066MachineBasicBlock *
4067X86TargetLowering::InsertAtEndOfBasicBlock(MachineInstr *MI,
4068 MachineBasicBlock *BB) {
Evan Cheng20350c42006-11-27 23:37:22 +00004069 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Evan Cheng02612422006-07-05 22:17:51 +00004070 switch (MI->getOpcode()) {
4071 default: assert(false && "Unexpected instr type to insert");
4072 case X86::CMOV_FR32:
4073 case X86::CMOV_FR64:
4074 case X86::CMOV_V4F32:
4075 case X86::CMOV_V2F64:
4076 case X86::CMOV_V2I64: {
4077 // To "insert" a SELECT_CC instruction, we actually have to insert the
4078 // diamond control-flow pattern. The incoming instruction knows the
4079 // destination vreg to set, the condition code register to branch on, the
4080 // true/false values to select between, and a branch opcode to use.
4081 const BasicBlock *LLVM_BB = BB->getBasicBlock();
4082 ilist<MachineBasicBlock>::iterator It = BB;
4083 ++It;
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004084
Evan Cheng02612422006-07-05 22:17:51 +00004085 // thisMBB:
4086 // ...
4087 // TrueVal = ...
4088 // cmpTY ccX, r1, r2
4089 // bCC copy1MBB
4090 // fallthrough --> copy0MBB
4091 MachineBasicBlock *thisMBB = BB;
4092 MachineBasicBlock *copy0MBB = new MachineBasicBlock(LLVM_BB);
4093 MachineBasicBlock *sinkMBB = new MachineBasicBlock(LLVM_BB);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004094 unsigned Opc =
Chris Lattnerc0fb5672006-10-20 17:42:20 +00004095 X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm());
Evan Cheng20350c42006-11-27 23:37:22 +00004096 BuildMI(BB, TII->get(Opc)).addMBB(sinkMBB);
Evan Cheng02612422006-07-05 22:17:51 +00004097 MachineFunction *F = BB->getParent();
4098 F->getBasicBlockList().insert(It, copy0MBB);
4099 F->getBasicBlockList().insert(It, sinkMBB);
4100 // Update machine-CFG edges by first adding all successors of the current
4101 // block to the new block which will contain the Phi node for the select.
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004102 for(MachineBasicBlock::succ_iterator i = BB->succ_begin(),
Evan Cheng02612422006-07-05 22:17:51 +00004103 e = BB->succ_end(); i != e; ++i)
4104 sinkMBB->addSuccessor(*i);
4105 // Next, remove all successors of the current block, and add the true
4106 // and fallthrough blocks as its successors.
4107 while(!BB->succ_empty())
4108 BB->removeSuccessor(BB->succ_begin());
4109 BB->addSuccessor(copy0MBB);
4110 BB->addSuccessor(sinkMBB);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004111
Evan Cheng02612422006-07-05 22:17:51 +00004112 // copy0MBB:
4113 // %FalseValue = ...
4114 // # fallthrough to sinkMBB
4115 BB = copy0MBB;
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004116
Evan Cheng02612422006-07-05 22:17:51 +00004117 // Update machine-CFG edges
4118 BB->addSuccessor(sinkMBB);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004119
Evan Cheng02612422006-07-05 22:17:51 +00004120 // sinkMBB:
4121 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
4122 // ...
4123 BB = sinkMBB;
Evan Cheng20350c42006-11-27 23:37:22 +00004124 BuildMI(BB, TII->get(X86::PHI), MI->getOperand(0).getReg())
Evan Cheng02612422006-07-05 22:17:51 +00004125 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
4126 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
4127
4128 delete MI; // The pseudo instruction is gone now.
4129 return BB;
4130 }
4131
4132 case X86::FP_TO_INT16_IN_MEM:
4133 case X86::FP_TO_INT32_IN_MEM:
4134 case X86::FP_TO_INT64_IN_MEM: {
4135 // Change the floating point control register to use "round towards zero"
4136 // mode when truncating to an integer value.
4137 MachineFunction *F = BB->getParent();
4138 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2);
Evan Cheng20350c42006-11-27 23:37:22 +00004139 addFrameReference(BuildMI(BB, TII->get(X86::FNSTCW16m)), CWFrameIdx);
Evan Cheng02612422006-07-05 22:17:51 +00004140
4141 // Load the old value of the high byte of the control word...
4142 unsigned OldCW =
4143 F->getSSARegMap()->createVirtualRegister(X86::GR16RegisterClass);
Evan Cheng20350c42006-11-27 23:37:22 +00004144 addFrameReference(BuildMI(BB, TII->get(X86::MOV16rm), OldCW), CWFrameIdx);
Evan Cheng02612422006-07-05 22:17:51 +00004145
4146 // Set the high part to be round to zero...
Evan Cheng20350c42006-11-27 23:37:22 +00004147 addFrameReference(BuildMI(BB, TII->get(X86::MOV16mi)), CWFrameIdx)
4148 .addImm(0xC7F);
Evan Cheng02612422006-07-05 22:17:51 +00004149
4150 // Reload the modified control word now...
Evan Cheng20350c42006-11-27 23:37:22 +00004151 addFrameReference(BuildMI(BB, TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng02612422006-07-05 22:17:51 +00004152
4153 // Restore the memory image of control word to original value
Evan Cheng20350c42006-11-27 23:37:22 +00004154 addFrameReference(BuildMI(BB, TII->get(X86::MOV16mr)), CWFrameIdx)
4155 .addReg(OldCW);
Evan Cheng02612422006-07-05 22:17:51 +00004156
4157 // Get the X86 opcode to use.
4158 unsigned Opc;
4159 switch (MI->getOpcode()) {
4160 default: assert(0 && "illegal opcode!");
4161 case X86::FP_TO_INT16_IN_MEM: Opc = X86::FpIST16m; break;
4162 case X86::FP_TO_INT32_IN_MEM: Opc = X86::FpIST32m; break;
4163 case X86::FP_TO_INT64_IN_MEM: Opc = X86::FpIST64m; break;
4164 }
4165
4166 X86AddressMode AM;
4167 MachineOperand &Op = MI->getOperand(0);
4168 if (Op.isRegister()) {
4169 AM.BaseType = X86AddressMode::RegBase;
4170 AM.Base.Reg = Op.getReg();
4171 } else {
4172 AM.BaseType = X86AddressMode::FrameIndexBase;
4173 AM.Base.FrameIndex = Op.getFrameIndex();
4174 }
4175 Op = MI->getOperand(1);
4176 if (Op.isImmediate())
Chris Lattnerc0fb5672006-10-20 17:42:20 +00004177 AM.Scale = Op.getImm();
Evan Cheng02612422006-07-05 22:17:51 +00004178 Op = MI->getOperand(2);
4179 if (Op.isImmediate())
Chris Lattnerc0fb5672006-10-20 17:42:20 +00004180 AM.IndexReg = Op.getImm();
Evan Cheng02612422006-07-05 22:17:51 +00004181 Op = MI->getOperand(3);
4182 if (Op.isGlobalAddress()) {
4183 AM.GV = Op.getGlobal();
4184 } else {
Chris Lattnerc0fb5672006-10-20 17:42:20 +00004185 AM.Disp = Op.getImm();
Evan Cheng02612422006-07-05 22:17:51 +00004186 }
Evan Cheng20350c42006-11-27 23:37:22 +00004187 addFullAddress(BuildMI(BB, TII->get(Opc)), AM)
4188 .addReg(MI->getOperand(4).getReg());
Evan Cheng02612422006-07-05 22:17:51 +00004189
4190 // Reload the original control word now.
Evan Cheng20350c42006-11-27 23:37:22 +00004191 addFrameReference(BuildMI(BB, TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng02612422006-07-05 22:17:51 +00004192
4193 delete MI; // The pseudo instruction is gone now.
4194 return BB;
4195 }
4196 }
4197}
4198
4199//===----------------------------------------------------------------------===//
4200// X86 Optimization Hooks
4201//===----------------------------------------------------------------------===//
4202
Nate Begeman8a77efe2006-02-16 21:11:51 +00004203void X86TargetLowering::computeMaskedBitsForTargetNode(const SDOperand Op,
4204 uint64_t Mask,
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004205 uint64_t &KnownZero,
Nate Begeman8a77efe2006-02-16 21:11:51 +00004206 uint64_t &KnownOne,
4207 unsigned Depth) const {
Evan Cheng9cdc16c2005-12-21 23:05:39 +00004208 unsigned Opc = Op.getOpcode();
Evan Cheng6d196db2006-04-05 06:11:20 +00004209 assert((Opc >= ISD::BUILTIN_OP_END ||
4210 Opc == ISD::INTRINSIC_WO_CHAIN ||
4211 Opc == ISD::INTRINSIC_W_CHAIN ||
4212 Opc == ISD::INTRINSIC_VOID) &&
4213 "Should use MaskedValueIsZero if you don't know whether Op"
4214 " is a target node!");
Evan Cheng9cdc16c2005-12-21 23:05:39 +00004215
Evan Cheng6d196db2006-04-05 06:11:20 +00004216 KnownZero = KnownOne = 0; // Don't know anything.
Evan Cheng9cdc16c2005-12-21 23:05:39 +00004217 switch (Opc) {
Evan Cheng6d196db2006-04-05 06:11:20 +00004218 default: break;
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004219 case X86ISD::SETCC:
Nate Begeman8a77efe2006-02-16 21:11:51 +00004220 KnownZero |= (MVT::getIntVTBitMask(Op.getValueType()) ^ 1ULL);
4221 break;
Evan Cheng9cdc16c2005-12-21 23:05:39 +00004222 }
Evan Cheng9cdc16c2005-12-21 23:05:39 +00004223}
Chris Lattnerc642aa52006-01-31 19:43:35 +00004224
Evan Cheng5987cfb2006-07-07 08:33:52 +00004225/// getShuffleScalarElt - Returns the scalar element that will make up the ith
4226/// element of the result of the vector shuffle.
4227static SDOperand getShuffleScalarElt(SDNode *N, unsigned i, SelectionDAG &DAG) {
4228 MVT::ValueType VT = N->getValueType(0);
4229 SDOperand PermMask = N->getOperand(2);
4230 unsigned NumElems = PermMask.getNumOperands();
4231 SDOperand V = (i < NumElems) ? N->getOperand(0) : N->getOperand(1);
4232 i %= NumElems;
4233 if (V.getOpcode() == ISD::SCALAR_TO_VECTOR) {
4234 return (i == 0)
4235 ? V.getOperand(0) : DAG.getNode(ISD::UNDEF, MVT::getVectorBaseType(VT));
4236 } else if (V.getOpcode() == ISD::VECTOR_SHUFFLE) {
4237 SDOperand Idx = PermMask.getOperand(i);
4238 if (Idx.getOpcode() == ISD::UNDEF)
4239 return DAG.getNode(ISD::UNDEF, MVT::getVectorBaseType(VT));
4240 return getShuffleScalarElt(V.Val,cast<ConstantSDNode>(Idx)->getValue(),DAG);
4241 }
4242 return SDOperand();
4243}
4244
4245/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
4246/// node is a GlobalAddress + an offset.
4247static bool isGAPlusOffset(SDNode *N, GlobalValue* &GA, int64_t &Offset) {
Evan Chengae1cd752006-11-30 21:55:46 +00004248 unsigned Opc = N->getOpcode();
Evan Cheng62cdc3f2006-12-05 04:01:03 +00004249 if (Opc == X86ISD::Wrapper) {
Evan Cheng5987cfb2006-07-07 08:33:52 +00004250 if (dyn_cast<GlobalAddressSDNode>(N->getOperand(0))) {
4251 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
4252 return true;
4253 }
Evan Chengae1cd752006-11-30 21:55:46 +00004254 } else if (Opc == ISD::ADD) {
Evan Cheng5987cfb2006-07-07 08:33:52 +00004255 SDOperand N1 = N->getOperand(0);
4256 SDOperand N2 = N->getOperand(1);
4257 if (isGAPlusOffset(N1.Val, GA, Offset)) {
4258 ConstantSDNode *V = dyn_cast<ConstantSDNode>(N2);
4259 if (V) {
4260 Offset += V->getSignExtended();
4261 return true;
4262 }
4263 } else if (isGAPlusOffset(N2.Val, GA, Offset)) {
4264 ConstantSDNode *V = dyn_cast<ConstantSDNode>(N1);
4265 if (V) {
4266 Offset += V->getSignExtended();
4267 return true;
4268 }
4269 }
4270 }
4271 return false;
4272}
4273
4274/// isConsecutiveLoad - Returns true if N is loading from an address of Base
4275/// + Dist * Size.
4276static bool isConsecutiveLoad(SDNode *N, SDNode *Base, int Dist, int Size,
4277 MachineFrameInfo *MFI) {
4278 if (N->getOperand(0).Val != Base->getOperand(0).Val)
4279 return false;
4280
4281 SDOperand Loc = N->getOperand(1);
4282 SDOperand BaseLoc = Base->getOperand(1);
4283 if (Loc.getOpcode() == ISD::FrameIndex) {
4284 if (BaseLoc.getOpcode() != ISD::FrameIndex)
4285 return false;
4286 int FI = dyn_cast<FrameIndexSDNode>(Loc)->getIndex();
4287 int BFI = dyn_cast<FrameIndexSDNode>(BaseLoc)->getIndex();
4288 int FS = MFI->getObjectSize(FI);
4289 int BFS = MFI->getObjectSize(BFI);
4290 if (FS != BFS || FS != Size) return false;
4291 return MFI->getObjectOffset(FI) == (MFI->getObjectOffset(BFI) + Dist*Size);
4292 } else {
4293 GlobalValue *GV1 = NULL;
4294 GlobalValue *GV2 = NULL;
4295 int64_t Offset1 = 0;
4296 int64_t Offset2 = 0;
4297 bool isGA1 = isGAPlusOffset(Loc.Val, GV1, Offset1);
4298 bool isGA2 = isGAPlusOffset(BaseLoc.Val, GV2, Offset2);
4299 if (isGA1 && isGA2 && GV1 == GV2)
4300 return Offset1 == (Offset2 + Dist*Size);
4301 }
4302
4303 return false;
4304}
4305
Evan Cheng79cf9a52006-07-10 21:37:44 +00004306static bool isBaseAlignment16(SDNode *Base, MachineFrameInfo *MFI,
4307 const X86Subtarget *Subtarget) {
Evan Cheng5987cfb2006-07-07 08:33:52 +00004308 GlobalValue *GV;
4309 int64_t Offset;
4310 if (isGAPlusOffset(Base, GV, Offset))
4311 return (GV->getAlignment() >= 16 && (Offset % 16) == 0);
4312 else {
4313 assert(Base->getOpcode() == ISD::FrameIndex && "Unexpected base node!");
4314 int BFI = dyn_cast<FrameIndexSDNode>(Base)->getIndex();
Evan Cheng79cf9a52006-07-10 21:37:44 +00004315 if (BFI < 0)
4316 // Fixed objects do not specify alignment, however the offsets are known.
4317 return ((Subtarget->getStackAlignment() % 16) == 0 &&
4318 (MFI->getObjectOffset(BFI) % 16) == 0);
4319 else
4320 return MFI->getObjectAlignment(BFI) >= 16;
Evan Cheng5987cfb2006-07-07 08:33:52 +00004321 }
4322 return false;
4323}
4324
4325
4326/// PerformShuffleCombine - Combine a vector_shuffle that is equal to
4327/// build_vector load1, load2, load3, load4, <0, 1, 2, 3> into a 128-bit load
4328/// if the load addresses are consecutive, non-overlapping, and in the right
4329/// order.
Evan Cheng79cf9a52006-07-10 21:37:44 +00004330static SDOperand PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
4331 const X86Subtarget *Subtarget) {
Evan Cheng5987cfb2006-07-07 08:33:52 +00004332 MachineFunction &MF = DAG.getMachineFunction();
4333 MachineFrameInfo *MFI = MF.getFrameInfo();
4334 MVT::ValueType VT = N->getValueType(0);
4335 MVT::ValueType EVT = MVT::getVectorBaseType(VT);
4336 SDOperand PermMask = N->getOperand(2);
4337 int NumElems = (int)PermMask.getNumOperands();
4338 SDNode *Base = NULL;
4339 for (int i = 0; i < NumElems; ++i) {
4340 SDOperand Idx = PermMask.getOperand(i);
4341 if (Idx.getOpcode() == ISD::UNDEF) {
4342 if (!Base) return SDOperand();
4343 } else {
4344 SDOperand Arg =
4345 getShuffleScalarElt(N, cast<ConstantSDNode>(Idx)->getValue(), DAG);
Evan Chenge71fe34d2006-10-09 20:57:25 +00004346 if (!Arg.Val || !ISD::isNON_EXTLoad(Arg.Val))
Evan Cheng5987cfb2006-07-07 08:33:52 +00004347 return SDOperand();
4348 if (!Base)
4349 Base = Arg.Val;
4350 else if (!isConsecutiveLoad(Arg.Val, Base,
4351 i, MVT::getSizeInBits(EVT)/8,MFI))
4352 return SDOperand();
4353 }
4354 }
4355
Evan Cheng79cf9a52006-07-10 21:37:44 +00004356 bool isAlign16 = isBaseAlignment16(Base->getOperand(1).Val, MFI, Subtarget);
Evan Chenge71fe34d2006-10-09 20:57:25 +00004357 if (isAlign16) {
4358 LoadSDNode *LD = cast<LoadSDNode>(Base);
4359 return DAG.getLoad(VT, LD->getChain(), LD->getBasePtr(), LD->getSrcValue(),
4360 LD->getSrcValueOffset());
4361 } else {
Evan Cheng5987cfb2006-07-07 08:33:52 +00004362 // Just use movups, it's shorter.
Chris Lattnere56fef92007-02-25 06:40:16 +00004363 SDVTList Tys = DAG.getVTList(MVT::v4f32, MVT::Other);
Evan Chengbd1c5a82006-08-11 09:08:15 +00004364 SmallVector<SDOperand, 3> Ops;
4365 Ops.push_back(Base->getOperand(0));
4366 Ops.push_back(Base->getOperand(1));
4367 Ops.push_back(Base->getOperand(2));
Evan Cheng5987cfb2006-07-07 08:33:52 +00004368 return DAG.getNode(ISD::BIT_CONVERT, VT,
Evan Chengbd1c5a82006-08-11 09:08:15 +00004369 DAG.getNode(X86ISD::LOAD_UA, Tys, &Ops[0], Ops.size()));
Evan Cheng5c68bba2006-08-11 07:35:45 +00004370 }
Evan Cheng5987cfb2006-07-07 08:33:52 +00004371}
4372
Chris Lattner9259b1e2006-10-04 06:57:07 +00004373/// PerformSELECTCombine - Do target-specific dag combines on SELECT nodes.
4374static SDOperand PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
4375 const X86Subtarget *Subtarget) {
4376 SDOperand Cond = N->getOperand(0);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004377
Chris Lattner9259b1e2006-10-04 06:57:07 +00004378 // If we have SSE[12] support, try to form min/max nodes.
4379 if (Subtarget->hasSSE2() &&
4380 (N->getValueType(0) == MVT::f32 || N->getValueType(0) == MVT::f64)) {
4381 if (Cond.getOpcode() == ISD::SETCC) {
4382 // Get the LHS/RHS of the select.
4383 SDOperand LHS = N->getOperand(1);
4384 SDOperand RHS = N->getOperand(2);
4385 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004386
Evan Cheng49683ba2006-11-10 21:43:37 +00004387 unsigned Opcode = 0;
Chris Lattner9259b1e2006-10-04 06:57:07 +00004388 if (LHS == Cond.getOperand(0) && RHS == Cond.getOperand(1)) {
Chris Lattnerf2ef2432006-10-05 04:11:26 +00004389 switch (CC) {
4390 default: break;
4391 case ISD::SETOLE: // (X <= Y) ? X : Y -> min
4392 case ISD::SETULE:
4393 case ISD::SETLE:
4394 if (!UnsafeFPMath) break;
4395 // FALL THROUGH.
4396 case ISD::SETOLT: // (X olt/lt Y) ? X : Y -> min
4397 case ISD::SETLT:
Evan Cheng49683ba2006-11-10 21:43:37 +00004398 Opcode = X86ISD::FMIN;
Chris Lattnerf2ef2432006-10-05 04:11:26 +00004399 break;
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004400
Chris Lattnerf2ef2432006-10-05 04:11:26 +00004401 case ISD::SETOGT: // (X > Y) ? X : Y -> max
4402 case ISD::SETUGT:
4403 case ISD::SETGT:
4404 if (!UnsafeFPMath) break;
4405 // FALL THROUGH.
4406 case ISD::SETUGE: // (X uge/ge Y) ? X : Y -> max
4407 case ISD::SETGE:
Evan Cheng49683ba2006-11-10 21:43:37 +00004408 Opcode = X86ISD::FMAX;
Chris Lattnerf2ef2432006-10-05 04:11:26 +00004409 break;
4410 }
Chris Lattner9259b1e2006-10-04 06:57:07 +00004411 } else if (LHS == Cond.getOperand(1) && RHS == Cond.getOperand(0)) {
Chris Lattnerf2ef2432006-10-05 04:11:26 +00004412 switch (CC) {
4413 default: break;
4414 case ISD::SETOGT: // (X > Y) ? Y : X -> min
4415 case ISD::SETUGT:
4416 case ISD::SETGT:
4417 if (!UnsafeFPMath) break;
4418 // FALL THROUGH.
4419 case ISD::SETUGE: // (X uge/ge Y) ? Y : X -> min
4420 case ISD::SETGE:
Evan Cheng49683ba2006-11-10 21:43:37 +00004421 Opcode = X86ISD::FMIN;
Chris Lattnerf2ef2432006-10-05 04:11:26 +00004422 break;
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004423
Chris Lattnerf2ef2432006-10-05 04:11:26 +00004424 case ISD::SETOLE: // (X <= Y) ? Y : X -> max
4425 case ISD::SETULE:
4426 case ISD::SETLE:
4427 if (!UnsafeFPMath) break;
4428 // FALL THROUGH.
4429 case ISD::SETOLT: // (X olt/lt Y) ? Y : X -> max
4430 case ISD::SETLT:
Evan Cheng49683ba2006-11-10 21:43:37 +00004431 Opcode = X86ISD::FMAX;
Chris Lattnerf2ef2432006-10-05 04:11:26 +00004432 break;
4433 }
Chris Lattner9259b1e2006-10-04 06:57:07 +00004434 }
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004435
Evan Cheng49683ba2006-11-10 21:43:37 +00004436 if (Opcode)
4437 return DAG.getNode(Opcode, N->getValueType(0), LHS, RHS);
Chris Lattner9259b1e2006-10-04 06:57:07 +00004438 }
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004439
Chris Lattner9259b1e2006-10-04 06:57:07 +00004440 }
4441
4442 return SDOperand();
4443}
4444
4445
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004446SDOperand X86TargetLowering::PerformDAGCombine(SDNode *N,
Evan Cheng5987cfb2006-07-07 08:33:52 +00004447 DAGCombinerInfo &DCI) const {
Evan Cheng5987cfb2006-07-07 08:33:52 +00004448 SelectionDAG &DAG = DCI.DAG;
4449 switch (N->getOpcode()) {
4450 default: break;
4451 case ISD::VECTOR_SHUFFLE:
Evan Cheng79cf9a52006-07-10 21:37:44 +00004452 return PerformShuffleCombine(N, DAG, Subtarget);
Chris Lattner9259b1e2006-10-04 06:57:07 +00004453 case ISD::SELECT:
4454 return PerformSELECTCombine(N, DAG, Subtarget);
Evan Cheng5987cfb2006-07-07 08:33:52 +00004455 }
4456
4457 return SDOperand();
4458}
4459
Evan Cheng02612422006-07-05 22:17:51 +00004460//===----------------------------------------------------------------------===//
4461// X86 Inline Assembly Support
4462//===----------------------------------------------------------------------===//
4463
Chris Lattner298ef372006-07-11 02:54:03 +00004464/// getConstraintType - Given a constraint letter, return the type of
4465/// constraint it is for this target.
4466X86TargetLowering::ConstraintType
4467X86TargetLowering::getConstraintType(char ConstraintLetter) const {
4468 switch (ConstraintLetter) {
Chris Lattnerc8db1072006-07-12 16:59:49 +00004469 case 'A':
4470 case 'r':
4471 case 'R':
4472 case 'l':
4473 case 'q':
4474 case 'Q':
4475 case 'x':
4476 case 'Y':
4477 return C_RegisterClass;
Chris Lattner298ef372006-07-11 02:54:03 +00004478 default: return TargetLowering::getConstraintType(ConstraintLetter);
4479 }
4480}
4481
Chris Lattner44daa502006-10-31 20:13:11 +00004482/// isOperandValidForConstraint - Return the specified operand (possibly
4483/// modified) if the specified SDOperand is valid for the specified target
4484/// constraint letter, otherwise return null.
4485SDOperand X86TargetLowering::
4486isOperandValidForConstraint(SDOperand Op, char Constraint, SelectionDAG &DAG) {
4487 switch (Constraint) {
4488 default: break;
4489 case 'i':
4490 // Literal immediates are always ok.
4491 if (isa<ConstantSDNode>(Op)) return Op;
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004492
Chris Lattner44daa502006-10-31 20:13:11 +00004493 // If we are in non-pic codegen mode, we allow the address of a global to
4494 // be used with 'i'.
4495 if (GlobalAddressSDNode *GA = dyn_cast<GlobalAddressSDNode>(Op)) {
4496 if (getTargetMachine().getRelocationModel() == Reloc::PIC_)
4497 return SDOperand(0, 0);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004498
Chris Lattner44daa502006-10-31 20:13:11 +00004499 if (GA->getOpcode() != ISD::TargetGlobalAddress)
4500 Op = DAG.getTargetGlobalAddress(GA->getGlobal(), GA->getValueType(0),
4501 GA->getOffset());
4502 return Op;
4503 }
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004504
Chris Lattner44daa502006-10-31 20:13:11 +00004505 // Otherwise, not valid for this mode.
4506 return SDOperand(0, 0);
4507 }
4508 return TargetLowering::isOperandValidForConstraint(Op, Constraint, DAG);
4509}
4510
4511
Chris Lattnerc642aa52006-01-31 19:43:35 +00004512std::vector<unsigned> X86TargetLowering::
Chris Lattner7ad77df2006-02-22 00:56:39 +00004513getRegClassForInlineAsmConstraint(const std::string &Constraint,
4514 MVT::ValueType VT) const {
Chris Lattnerc642aa52006-01-31 19:43:35 +00004515 if (Constraint.size() == 1) {
4516 // FIXME: not handling fp-stack yet!
4517 // FIXME: not handling MMX registers yet ('y' constraint).
4518 switch (Constraint[0]) { // GCC X86 Constraint Letters
Chris Lattner298ef372006-07-11 02:54:03 +00004519 default: break; // Unknown constraint letter
4520 case 'A': // EAX/EDX
4521 if (VT == MVT::i32 || VT == MVT::i64)
4522 return make_vector<unsigned>(X86::EAX, X86::EDX, 0);
4523 break;
Chris Lattnerc642aa52006-01-31 19:43:35 +00004524 case 'r': // GENERAL_REGS
4525 case 'R': // LEGACY_REGS
Chris Lattnerd139ddd2006-12-04 22:38:21 +00004526 if (VT == MVT::i64 && Subtarget->is64Bit())
4527 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX,
4528 X86::RSI, X86::RDI, X86::RBP, X86::RSP,
4529 X86::R8, X86::R9, X86::R10, X86::R11,
4530 X86::R12, X86::R13, X86::R14, X86::R15, 0);
Chris Lattner6d4a2dc2006-05-06 00:29:37 +00004531 if (VT == MVT::i32)
4532 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX,
4533 X86::ESI, X86::EDI, X86::EBP, X86::ESP, 0);
4534 else if (VT == MVT::i16)
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004535 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX,
Chris Lattner6d4a2dc2006-05-06 00:29:37 +00004536 X86::SI, X86::DI, X86::BP, X86::SP, 0);
4537 else if (VT == MVT::i8)
Chris Lattnera16201c2006-12-05 17:29:40 +00004538 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL, 0);
Chris Lattner6d4a2dc2006-05-06 00:29:37 +00004539 break;
Chris Lattnerc642aa52006-01-31 19:43:35 +00004540 case 'l': // INDEX_REGS
Chris Lattner6d4a2dc2006-05-06 00:29:37 +00004541 if (VT == MVT::i32)
4542 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX,
4543 X86::ESI, X86::EDI, X86::EBP, 0);
4544 else if (VT == MVT::i16)
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004545 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX,
Chris Lattner6d4a2dc2006-05-06 00:29:37 +00004546 X86::SI, X86::DI, X86::BP, 0);
4547 else if (VT == MVT::i8)
4548 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::DL, 0);
4549 break;
Chris Lattnerc642aa52006-01-31 19:43:35 +00004550 case 'q': // Q_REGS (GENERAL_REGS in 64-bit mode)
4551 case 'Q': // Q_REGS
Chris Lattner6d4a2dc2006-05-06 00:29:37 +00004552 if (VT == MVT::i32)
4553 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX, 0);
4554 else if (VT == MVT::i16)
4555 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX, 0);
4556 else if (VT == MVT::i8)
4557 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::DL, 0);
4558 break;
Chris Lattnerc642aa52006-01-31 19:43:35 +00004559 case 'x': // SSE_REGS if SSE1 allowed
4560 if (Subtarget->hasSSE1())
4561 return make_vector<unsigned>(X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
4562 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7,
4563 0);
4564 return std::vector<unsigned>();
4565 case 'Y': // SSE_REGS if SSE2 allowed
4566 if (Subtarget->hasSSE2())
4567 return make_vector<unsigned>(X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
4568 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7,
4569 0);
4570 return std::vector<unsigned>();
4571 }
4572 }
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004573
Chris Lattner7ad77df2006-02-22 00:56:39 +00004574 return std::vector<unsigned>();
Chris Lattnerc642aa52006-01-31 19:43:35 +00004575}
Chris Lattner524129d2006-07-31 23:26:50 +00004576
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004577std::pair<unsigned, const TargetRegisterClass*>
Chris Lattner524129d2006-07-31 23:26:50 +00004578X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
4579 MVT::ValueType VT) const {
4580 // Use the default implementation in TargetLowering to convert the register
4581 // constraint into a member of a register class.
4582 std::pair<unsigned, const TargetRegisterClass*> Res;
4583 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattnerf6a69662006-10-31 19:42:44 +00004584
4585 // Not found as a standard register?
4586 if (Res.second == 0) {
4587 // GCC calls "st(0)" just plain "st".
4588 if (StringsEqualNoCase("{st}", Constraint)) {
4589 Res.first = X86::ST0;
4590 Res.second = X86::RSTRegisterClass;
4591 }
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004592
Chris Lattnerf6a69662006-10-31 19:42:44 +00004593 return Res;
4594 }
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004595
Chris Lattner524129d2006-07-31 23:26:50 +00004596 // Otherwise, check to see if this is a register class of the wrong value
4597 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
4598 // turn into {ax},{dx}.
4599 if (Res.second->hasType(VT))
4600 return Res; // Correct type already, nothing to do.
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004601
Chris Lattner524129d2006-07-31 23:26:50 +00004602 // All of the single-register GCC register classes map their values onto
4603 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
4604 // really want an 8-bit or 32-bit register, map to the appropriate register
4605 // class and return the appropriate register.
4606 if (Res.second != X86::GR16RegisterClass)
4607 return Res;
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004608
Chris Lattner524129d2006-07-31 23:26:50 +00004609 if (VT == MVT::i8) {
4610 unsigned DestReg = 0;
4611 switch (Res.first) {
4612 default: break;
4613 case X86::AX: DestReg = X86::AL; break;
4614 case X86::DX: DestReg = X86::DL; break;
4615 case X86::CX: DestReg = X86::CL; break;
4616 case X86::BX: DestReg = X86::BL; break;
4617 }
4618 if (DestReg) {
4619 Res.first = DestReg;
4620 Res.second = Res.second = X86::GR8RegisterClass;
4621 }
4622 } else if (VT == MVT::i32) {
4623 unsigned DestReg = 0;
4624 switch (Res.first) {
4625 default: break;
4626 case X86::AX: DestReg = X86::EAX; break;
4627 case X86::DX: DestReg = X86::EDX; break;
4628 case X86::CX: DestReg = X86::ECX; break;
4629 case X86::BX: DestReg = X86::EBX; break;
4630 case X86::SI: DestReg = X86::ESI; break;
4631 case X86::DI: DestReg = X86::EDI; break;
4632 case X86::BP: DestReg = X86::EBP; break;
4633 case X86::SP: DestReg = X86::ESP; break;
4634 }
4635 if (DestReg) {
4636 Res.first = DestReg;
4637 Res.second = Res.second = X86::GR32RegisterClass;
4638 }
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004639 } else if (VT == MVT::i64) {
4640 unsigned DestReg = 0;
4641 switch (Res.first) {
4642 default: break;
4643 case X86::AX: DestReg = X86::RAX; break;
4644 case X86::DX: DestReg = X86::RDX; break;
4645 case X86::CX: DestReg = X86::RCX; break;
4646 case X86::BX: DestReg = X86::RBX; break;
4647 case X86::SI: DestReg = X86::RSI; break;
4648 case X86::DI: DestReg = X86::RDI; break;
4649 case X86::BP: DestReg = X86::RBP; break;
4650 case X86::SP: DestReg = X86::RSP; break;
4651 }
4652 if (DestReg) {
4653 Res.first = DestReg;
4654 Res.second = Res.second = X86::GR64RegisterClass;
4655 }
Chris Lattner524129d2006-07-31 23:26:50 +00004656 }
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004657
Chris Lattner524129d2006-07-31 23:26:50 +00004658 return Res;
4659}