blob: 1683ba0fb93373655268fdeb408e87baeaae10fe [file] [log] [blame]
Tom Stellard45bb48e2015-06-13 03:28:10 +00001//===-- AMDGPUTargetMachine.cpp - TargetMachine for hw codegen targets-----===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10/// \file
11/// \brief The AMDGPU target machine contains all of the hardware specific
12/// information needed to emit code for R600 and SI GPUs.
13//
14//===----------------------------------------------------------------------===//
15
16#include "AMDGPUTargetMachine.h"
17#include "AMDGPU.h"
Stanislav Mekhanoshin8e45acf2017-03-17 23:56:58 +000018#include "AMDGPUAliasAnalysis.h"
Matt Arsenaulteb9025d2016-06-28 17:42:09 +000019#include "AMDGPUCallLowering.h"
Tom Stellardca166212017-01-30 21:56:46 +000020#include "AMDGPUInstructionSelector.h"
21#include "AMDGPULegalizerInfo.h"
Matt Arsenault9aa45f02017-07-06 20:57:05 +000022#include "AMDGPUMacroFusion.h"
Matt Arsenaulteb9025d2016-06-28 17:42:09 +000023#include "AMDGPUTargetObjectFile.h"
Tom Stellard45bb48e2015-06-13 03:28:10 +000024#include "AMDGPUTargetTransformInfo.h"
Valery Pykhtinfd4c4102017-03-21 13:15:46 +000025#include "GCNIterativeScheduler.h"
Tom Stellard0d23ebe2016-08-29 19:42:52 +000026#include "GCNSchedStrategy.h"
Tom Stellard45bb48e2015-06-13 03:28:10 +000027#include "R600MachineScheduler.h"
Matt Arsenault2ffe8fd2016-08-11 19:18:50 +000028#include "SIMachineScheduler.h"
Tom Stellard000c5af2016-04-14 19:09:28 +000029#include "llvm/CodeGen/GlobalISel/IRTranslator.h"
Chandler Carruth6bda14b2017-06-06 11:49:48 +000030#include "llvm/CodeGen/GlobalISel/InstructionSelect.h"
Tom Stellardca166212017-01-30 21:56:46 +000031#include "llvm/CodeGen/GlobalISel/Legalizer.h"
32#include "llvm/CodeGen/GlobalISel/RegBankSelect.h"
Tom Stellard45bb48e2015-06-13 03:28:10 +000033#include "llvm/CodeGen/Passes.h"
Matthias Braun31d19d42016-05-10 03:21:59 +000034#include "llvm/CodeGen/TargetPassConfig.h"
Eugene Zelenko6a9226d2016-12-12 22:23:53 +000035#include "llvm/IR/Attributes.h"
36#include "llvm/IR/Function.h"
Stanislav Mekhanoshin50ea93a2016-12-08 19:46:04 +000037#include "llvm/IR/LegacyPassManager.h"
Eugene Zelenko6a9226d2016-12-12 22:23:53 +000038#include "llvm/Pass.h"
39#include "llvm/Support/CommandLine.h"
40#include "llvm/Support/Compiler.h"
Chandler Carruth6bda14b2017-06-06 11:49:48 +000041#include "llvm/Support/TargetRegistry.h"
Eugene Zelenko6a9226d2016-12-12 22:23:53 +000042#include "llvm/Target/TargetLoweringObjectFile.h"
Chandler Carruth6bda14b2017-06-06 11:49:48 +000043#include "llvm/Transforms/IPO.h"
44#include "llvm/Transforms/IPO/AlwaysInliner.h"
45#include "llvm/Transforms/IPO/PassManagerBuilder.h"
46#include "llvm/Transforms/Scalar.h"
47#include "llvm/Transforms/Scalar/GVN.h"
48#include "llvm/Transforms/Vectorize.h"
Eugene Zelenko6a9226d2016-12-12 22:23:53 +000049#include <memory>
Tom Stellard45bb48e2015-06-13 03:28:10 +000050
51using namespace llvm;
52
Matt Arsenaultc5816112016-06-24 06:30:22 +000053static cl::opt<bool> EnableR600StructurizeCFG(
54 "r600-ir-structurize",
55 cl::desc("Use StructurizeCFG IR pass"),
56 cl::init(true));
57
Matt Arsenault03d85842016-06-27 20:32:13 +000058static cl::opt<bool> EnableSROA(
59 "amdgpu-sroa",
60 cl::desc("Run SROA after promote alloca pass"),
61 cl::ReallyHidden,
62 cl::init(true));
63
Matt Arsenault9f5e0ef2017-01-25 04:25:02 +000064static cl::opt<bool>
65EnableEarlyIfConversion("amdgpu-early-ifcvt", cl::Hidden,
66 cl::desc("Run early if-conversion"),
67 cl::init(false));
68
Matt Arsenault03d85842016-06-27 20:32:13 +000069static cl::opt<bool> EnableR600IfConvert(
70 "r600-if-convert",
71 cl::desc("Use if conversion pass"),
72 cl::ReallyHidden,
73 cl::init(true));
74
Matt Arsenault908b9e22016-07-01 03:33:52 +000075// Option to disable vectorizer for tests.
76static cl::opt<bool> EnableLoadStoreVectorizer(
77 "amdgpu-load-store-vectorizer",
78 cl::desc("Enable load store vectorizer"),
Matt Arsenault0efdd062016-09-09 22:29:28 +000079 cl::init(true),
Matt Arsenault908b9e22016-07-01 03:33:52 +000080 cl::Hidden);
81
Alexander Timofeev18009562016-12-08 17:28:47 +000082// Option to to control global loads scalarization
83static cl::opt<bool> ScalarizeGlobal(
84 "amdgpu-scalarize-global-loads",
85 cl::desc("Enable global load scalarization"),
Alexander Timofeev982aee62017-07-04 17:32:00 +000086 cl::init(true),
Alexander Timofeev18009562016-12-08 17:28:47 +000087 cl::Hidden);
88
Stanislav Mekhanoshina3b72792017-01-30 21:05:18 +000089// Option to run internalize pass.
90static cl::opt<bool> InternalizeSymbols(
91 "amdgpu-internalize-symbols",
92 cl::desc("Enable elimination of non-kernel functions and unused globals"),
93 cl::init(false),
94 cl::Hidden);
95
Stanislav Mekhanoshin9053f222017-03-28 18:23:24 +000096// Option to inline all early.
97static cl::opt<bool> EarlyInlineAll(
98 "amdgpu-early-inline-all",
99 cl::desc("Inline all functions early"),
100 cl::init(false),
101 cl::Hidden);
102
Sam Koltonf60ad582017-03-21 12:51:34 +0000103static cl::opt<bool> EnableSDWAPeephole(
104 "amdgpu-sdwa-peephole",
105 cl::desc("Enable SDWA peepholer"),
Sam Kolton9fa16962017-04-06 15:03:28 +0000106 cl::init(true));
Sam Koltonf60ad582017-03-21 12:51:34 +0000107
Stanislav Mekhanoshin8e45acf2017-03-17 23:56:58 +0000108// Enable address space based alias analysis
109static cl::opt<bool> EnableAMDGPUAliasAnalysis("enable-amdgpu-aa", cl::Hidden,
110 cl::desc("Enable AMDGPU Alias Analysis"),
111 cl::init(true));
112
Kannan Narayananacb089e2017-04-12 03:25:12 +0000113// Option to enable new waitcnt insertion pass.
114static cl::opt<bool> EnableSIInsertWaitcntsPass(
115 "enable-si-insert-waitcnts",
116 cl::desc("Use new waitcnt insertion pass"),
Mark Searles70359ac2017-06-02 14:19:25 +0000117 cl::init(true));
Kannan Narayananacb089e2017-04-12 03:25:12 +0000118
Jan Sjodina06bfe02017-05-15 20:18:37 +0000119// Option to run late CFG structurizer
120static cl::opt<bool> LateCFGStructurize(
121 "amdgpu-late-structurize",
122 cl::desc("Enable late CFG structurization"),
123 cl::init(false),
124 cl::Hidden);
125
Matt Arsenaultb62a4eb2017-08-01 19:54:18 +0000126static cl::opt<bool> EnableAMDGPUFunctionCalls(
127 "amdgpu-function-calls",
128 cl::Hidden,
129 cl::desc("Enable AMDGPU function call support"),
130 cl::init(false));
131
Stanislav Mekhanoshin7f377942017-08-11 16:42:09 +0000132// Enable lib calls simplifications
133static cl::opt<bool> EnableLibCallSimplify(
134 "amdgpu-simplify-libcall",
135 cl::desc("Enable mdgpu library simplifications"),
136 cl::init(true),
137 cl::Hidden);
138
Tom Stellard45bb48e2015-06-13 03:28:10 +0000139extern "C" void LLVMInitializeAMDGPUTarget() {
140 // Register the target
Mehdi Aminif42454b2016-10-09 23:00:34 +0000141 RegisterTargetMachine<R600TargetMachine> X(getTheAMDGPUTarget());
142 RegisterTargetMachine<GCNTargetMachine> Y(getTheGCNTarget());
Matt Arsenaultb87fc222015-10-01 22:10:03 +0000143
144 PassRegistry *PR = PassRegistry::getPassRegistry();
Tom Stellarda2f57be2017-08-02 22:19:45 +0000145 initializeR600ClauseMergePassPass(*PR);
146 initializeR600ControlFlowFinalizerPass(*PR);
147 initializeR600PacketizerPass(*PR);
148 initializeR600ExpandSpecialInstrsPassPass(*PR);
149 initializeR600VectorRegMergerPass(*PR);
Matt Arsenault7016f132017-08-03 22:30:46 +0000150 initializeAMDGPUDAGToDAGISelPass(*PR);
Matt Arsenault8c0ef8b2015-10-12 17:43:59 +0000151 initializeSILowerI1CopiesPass(*PR);
Matt Arsenault782c03b2015-11-03 22:30:13 +0000152 initializeSIFixSGPRCopiesPass(*PR);
Stanislav Mekhanoshin22a56f22017-01-24 17:46:17 +0000153 initializeSIFixVGPRCopiesPass(*PR);
Matt Arsenault8c0ef8b2015-10-12 17:43:59 +0000154 initializeSIFoldOperandsPass(*PR);
Sam Koltonf60ad582017-03-21 12:51:34 +0000155 initializeSIPeepholeSDWAPass(*PR);
Matt Arsenaultc3a01ec2016-06-09 23:18:47 +0000156 initializeSIShrinkInstructionsPass(*PR);
Stanislav Mekhanoshin37e7f952017-08-01 23:14:32 +0000157 initializeSIOptimizeExecMaskingPreRAPass(*PR);
Matt Arsenault187276f2015-10-07 00:42:53 +0000158 initializeSILoadStoreOptimizerPass(*PR);
Matt Arsenault746e0652017-06-02 18:02:42 +0000159 initializeAMDGPUAlwaysInlinePass(*PR);
Matt Arsenault39319482015-11-06 18:01:57 +0000160 initializeAMDGPUAnnotateKernelFeaturesPass(*PR);
Tom Stellarda6f24c62015-12-15 20:55:55 +0000161 initializeAMDGPUAnnotateUniformValuesPass(*PR);
Matt Arsenault7016f132017-08-03 22:30:46 +0000162 initializeAMDGPUArgumentUsageInfoPass(*PR);
Matt Arsenault0699ef32017-02-09 22:00:42 +0000163 initializeAMDGPULowerIntrinsicsPass(*PR);
Matt Arsenaulte0132462016-01-30 05:19:45 +0000164 initializeAMDGPUPromoteAllocaPass(*PR);
Matt Arsenault86de4862016-06-24 07:07:55 +0000165 initializeAMDGPUCodeGenPreparePass(*PR);
Matt Arsenaultc06574f2017-07-28 18:40:05 +0000166 initializeAMDGPURewriteOutArgumentsPass(*PR);
Stanislav Mekhanoshin50ea93a2016-12-08 19:46:04 +0000167 initializeAMDGPUUnifyMetadataPass(*PR);
Tom Stellard77a17772016-01-20 15:48:27 +0000168 initializeSIAnnotateControlFlowPass(*PR);
Tom Stellard6e1967e2016-02-05 17:42:38 +0000169 initializeSIInsertWaitsPass(*PR);
Kannan Narayananacb089e2017-04-12 03:25:12 +0000170 initializeSIInsertWaitcntsPass(*PR);
Nicolai Haehnle213e87f2016-03-21 20:28:33 +0000171 initializeSIWholeQuadModePass(*PR);
Matt Arsenault55d49cf2016-02-12 02:16:10 +0000172 initializeSILowerControlFlowPass(*PR);
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000173 initializeSIInsertSkipsPass(*PR);
Konstantin Zhuravlyove9a5a772017-07-21 21:19:23 +0000174 initializeSIMemoryLegalizerPass(*PR);
Matt Arsenaultd3e4c642016-06-02 00:04:22 +0000175 initializeSIDebuggerInsertNopsPass(*PR);
Matt Arsenaulte6740752016-09-29 01:44:16 +0000176 initializeSIOptimizeExecMaskingPass(*PR);
Connor Abbott92638ab2017-08-04 18:36:52 +0000177 initializeSIFixWWMLivenessPass(*PR);
Matt Arsenaultb8f8dbc2017-03-24 19:52:05 +0000178 initializeAMDGPUUnifyDivergentExitNodesPass(*PR);
Stanislav Mekhanoshin8e45acf2017-03-17 23:56:58 +0000179 initializeAMDGPUAAWrapperPassPass(*PR);
Stanislav Mekhanoshin7f377942017-08-11 16:42:09 +0000180 initializeAMDGPUUseNativeCallsPass(*PR);
181 initializeAMDGPUSimplifyLibCallsPass(*PR);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000182}
183
Tom Stellarde135ffd2015-09-25 21:41:28 +0000184static std::unique_ptr<TargetLoweringObjectFile> createTLOF(const Triple &TT) {
Eugene Zelenko6a9226d2016-12-12 22:23:53 +0000185 return llvm::make_unique<AMDGPUTargetObjectFile>();
Tom Stellarde135ffd2015-09-25 21:41:28 +0000186}
187
Tom Stellard45bb48e2015-06-13 03:28:10 +0000188static ScheduleDAGInstrs *createR600MachineScheduler(MachineSchedContext *C) {
Eugene Zelenko6a9226d2016-12-12 22:23:53 +0000189 return new ScheduleDAGMILive(C, llvm::make_unique<R600SchedStrategy>());
Tom Stellard45bb48e2015-06-13 03:28:10 +0000190}
191
Matt Arsenault2ffe8fd2016-08-11 19:18:50 +0000192static ScheduleDAGInstrs *createSIMachineScheduler(MachineSchedContext *C) {
193 return new SIScheduleDAGMI(C);
194}
195
Tom Stellard0d23ebe2016-08-29 19:42:52 +0000196static ScheduleDAGInstrs *
197createGCNMaxOccupancyMachineScheduler(MachineSchedContext *C) {
198 ScheduleDAGMILive *DAG =
Stanislav Mekhanoshin582a5232017-02-15 17:19:50 +0000199 new GCNScheduleDAGMILive(C, make_unique<GCNMaxOccupancySchedStrategy>(C));
Matthias Braun115efcd2016-11-28 20:11:54 +0000200 DAG->addMutation(createLoadClusterDAGMutation(DAG->TII, DAG->TRI));
201 DAG->addMutation(createStoreClusterDAGMutation(DAG->TII, DAG->TRI));
Matt Arsenault9aa45f02017-07-06 20:57:05 +0000202 DAG->addMutation(createAMDGPUMacroFusionDAGMutation());
Tom Stellard0d23ebe2016-08-29 19:42:52 +0000203 return DAG;
204}
205
Valery Pykhtinfd4c4102017-03-21 13:15:46 +0000206static ScheduleDAGInstrs *
207createIterativeGCNMaxOccupancyMachineScheduler(MachineSchedContext *C) {
208 auto DAG = new GCNIterativeScheduler(C,
209 GCNIterativeScheduler::SCHEDULE_LEGACYMAXOCCUPANCY);
210 DAG->addMutation(createLoadClusterDAGMutation(DAG->TII, DAG->TRI));
211 DAG->addMutation(createStoreClusterDAGMutation(DAG->TII, DAG->TRI));
212 return DAG;
213}
214
215static ScheduleDAGInstrs *createMinRegScheduler(MachineSchedContext *C) {
216 return new GCNIterativeScheduler(C,
217 GCNIterativeScheduler::SCHEDULE_MINREGFORCED);
218}
219
Tom Stellard45bb48e2015-06-13 03:28:10 +0000220static MachineSchedRegistry
Nicolai Haehnle02c32912016-01-13 16:10:10 +0000221R600SchedRegistry("r600", "Run R600's custom scheduler",
222 createR600MachineScheduler);
223
224static MachineSchedRegistry
225SISchedRegistry("si", "Run SI's custom scheduler",
226 createSIMachineScheduler);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000227
Tom Stellard0d23ebe2016-08-29 19:42:52 +0000228static MachineSchedRegistry
229GCNMaxOccupancySchedRegistry("gcn-max-occupancy",
230 "Run GCN scheduler to maximize occupancy",
231 createGCNMaxOccupancyMachineScheduler);
232
Valery Pykhtinfd4c4102017-03-21 13:15:46 +0000233static MachineSchedRegistry
234IterativeGCNMaxOccupancySchedRegistry("gcn-max-occupancy-experimental",
235 "Run GCN scheduler to maximize occupancy (experimental)",
236 createIterativeGCNMaxOccupancyMachineScheduler);
237
238static MachineSchedRegistry
239GCNMinRegSchedRegistry("gcn-minreg",
240 "Run GCN iterative scheduler for minimal register usage (experimental)",
241 createMinRegScheduler);
242
Matt Arsenaultec30eb52016-05-31 16:57:45 +0000243static StringRef computeDataLayout(const Triple &TT) {
244 if (TT.getArch() == Triple::r600) {
245 // 32-bit pointers.
246 return "e-p:32:32-i64:64-v16:16-v24:32-v32:32-v48:64-v96:128"
247 "-v192:256-v256:256-v512:512-v1024:1024-v2048:2048-n32:64";
Tom Stellard45bb48e2015-06-13 03:28:10 +0000248 }
249
Matt Arsenaultec30eb52016-05-31 16:57:45 +0000250 // 32-bit private, local, and region pointers. 64-bit global, constant and
251 // flat.
Yaxun Liu14834c32017-03-25 02:05:44 +0000252 if (TT.getEnvironmentName() == "amdgiz" ||
253 TT.getEnvironmentName() == "amdgizcl")
Yaxun Liu76ae47c2017-04-06 19:17:32 +0000254 return "e-p:64:64-p1:64:64-p2:64:64-p3:32:32-p4:32:32-p5:32:32"
Matt Arsenaultec30eb52016-05-31 16:57:45 +0000255 "-i64:64-v16:16-v24:32-v32:32-v48:64-v96:128"
Yaxun Liue95df712017-04-11 17:18:13 +0000256 "-v192:256-v256:256-v512:512-v1024:1024-v2048:2048-n32:64-A5";
Yaxun Liu14834c32017-03-25 02:05:44 +0000257 return "e-p:32:32-p1:64:64-p2:64:64-p3:32:32-p4:64:64-p5:32:32"
258 "-i64:64-v16:16-v24:32-v32:32-v48:64-v96:128"
259 "-v192:256-v256:256-v512:512-v1024:1024-v2048:2048-n32:64";
Tom Stellard45bb48e2015-06-13 03:28:10 +0000260}
261
Matt Arsenaultb22828f2016-01-27 02:17:49 +0000262LLVM_READNONE
263static StringRef getGPUOrDefault(const Triple &TT, StringRef GPU) {
264 if (!GPU.empty())
265 return GPU;
266
Matt Arsenaultb22828f2016-01-27 02:17:49 +0000267 if (TT.getArch() == Triple::amdgcn)
Matt Arsenault8728c5f2017-08-07 14:58:04 +0000268 return "generic";
Matt Arsenaultb22828f2016-01-27 02:17:49 +0000269
Matt Arsenault8e001942016-06-02 18:37:16 +0000270 return "r600";
Matt Arsenaultb22828f2016-01-27 02:17:49 +0000271}
272
Rafael Espindola8c34dd82016-05-18 22:04:49 +0000273static Reloc::Model getEffectiveRelocModel(Optional<Reloc::Model> RM) {
Tom Stellard418beb72016-07-13 14:23:33 +0000274 // The AMDGPU toolchain only supports generating shared objects, so we
275 // must always use PIC.
276 return Reloc::PIC_;
Rafael Espindola8c34dd82016-05-18 22:04:49 +0000277}
278
Rafael Espindola79e238a2017-08-03 02:16:21 +0000279static CodeModel::Model getEffectiveCodeModel(Optional<CodeModel::Model> CM) {
280 if (CM)
281 return *CM;
282 return CodeModel::Small;
283}
284
Tom Stellard45bb48e2015-06-13 03:28:10 +0000285AMDGPUTargetMachine::AMDGPUTargetMachine(const Target &T, const Triple &TT,
286 StringRef CPU, StringRef FS,
Rafael Espindola8c34dd82016-05-18 22:04:49 +0000287 TargetOptions Options,
288 Optional<Reloc::Model> RM,
Rafael Espindola79e238a2017-08-03 02:16:21 +0000289 Optional<CodeModel::Model> CM,
Tom Stellard45bb48e2015-06-13 03:28:10 +0000290 CodeGenOpt::Level OptLevel)
Rafael Espindola79e238a2017-08-03 02:16:21 +0000291 : LLVMTargetMachine(T, computeDataLayout(TT), TT, getGPUOrDefault(TT, CPU),
292 FS, Options, getEffectiveRelocModel(RM),
293 getEffectiveCodeModel(CM), OptLevel),
294 TLOF(createTLOF(getTargetTriple())) {
Yaxun Liu1a14bfa2017-03-27 14:04:01 +0000295 AS = AMDGPU::getAMDGPUAS(TT);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000296 initAsmInfo();
297}
298
Eugene Zelenko6a9226d2016-12-12 22:23:53 +0000299AMDGPUTargetMachine::~AMDGPUTargetMachine() = default;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000300
Matt Arsenault59c0ffa2016-06-27 20:48:03 +0000301StringRef AMDGPUTargetMachine::getGPUName(const Function &F) const {
302 Attribute GPUAttr = F.getFnAttribute("target-cpu");
303 return GPUAttr.hasAttribute(Attribute::None) ?
304 getTargetCPU() : GPUAttr.getValueAsString();
305}
306
307StringRef AMDGPUTargetMachine::getFeatureString(const Function &F) const {
308 Attribute FSAttr = F.getFnAttribute("target-features");
309
310 return FSAttr.hasAttribute(Attribute::None) ?
311 getTargetFeatureString() :
312 FSAttr.getValueAsString();
313}
314
Stanislav Mekhanoshina27b2ca2017-03-24 18:01:14 +0000315static ImmutablePass *createAMDGPUExternalAAWrapperPass() {
316 return createExternalAAWrapperPass([](Pass &P, Function &, AAResults &AAR) {
317 if (auto *WrapperPass = P.getAnalysisIfAvailable<AMDGPUAAWrapperPass>())
318 AAR.addAAResult(WrapperPass->getResult());
319 });
320}
321
Stanislav Mekhanoshin81598112017-01-26 16:49:08 +0000322void AMDGPUTargetMachine::adjustPassManager(PassManagerBuilder &Builder) {
Stanislav Mekhanoshinee2dd782017-03-17 17:13:41 +0000323 Builder.DivergentTarget = true;
324
Stanislav Mekhanoshin7f377942017-08-11 16:42:09 +0000325 bool EnableOpt = getOptLevel() > CodeGenOpt::None;
326 bool Internalize = InternalizeSymbols && EnableOpt &&
Stanislav Mekhanoshina3b72792017-01-30 21:05:18 +0000327 (getTargetTriple().getArch() == Triple::amdgcn);
Stanislav Mekhanoshin7f377942017-08-11 16:42:09 +0000328 bool EarlyInline = EarlyInlineAll && EnableOpt;
329 bool AMDGPUAA = EnableAMDGPUAliasAnalysis && EnableOpt;
330 bool LibCallSimplify = EnableLibCallSimplify && EnableOpt;
Stanislav Mekhanoshina27b2ca2017-03-24 18:01:14 +0000331
Stanislav Mekhanoshin81598112017-01-26 16:49:08 +0000332 Builder.addExtension(
Stanislav Mekhanoshinf6c1feb2017-01-27 16:38:10 +0000333 PassManagerBuilder::EP_ModuleOptimizerEarly,
Stanislav Mekhanoshin9053f222017-03-28 18:23:24 +0000334 [Internalize, EarlyInline, AMDGPUAA](const PassManagerBuilder &,
335 legacy::PassManagerBase &PM) {
Stanislav Mekhanoshina27b2ca2017-03-24 18:01:14 +0000336 if (AMDGPUAA) {
337 PM.add(createAMDGPUAAWrapperPass());
338 PM.add(createAMDGPUExternalAAWrapperPass());
339 }
Stanislav Mekhanoshin81598112017-01-26 16:49:08 +0000340 PM.add(createAMDGPUUnifyMetadataPass());
Stanislav Mekhanoshina3b72792017-01-30 21:05:18 +0000341 if (Internalize) {
342 PM.add(createInternalizePass([=](const GlobalValue &GV) -> bool {
343 if (const Function *F = dyn_cast<Function>(&GV)) {
344 if (F->isDeclaration())
345 return true;
346 switch (F->getCallingConv()) {
347 default:
348 return false;
349 case CallingConv::AMDGPU_VS:
Marek Olsaka302a7362017-05-02 15:41:10 +0000350 case CallingConv::AMDGPU_HS:
Stanislav Mekhanoshina3b72792017-01-30 21:05:18 +0000351 case CallingConv::AMDGPU_GS:
352 case CallingConv::AMDGPU_PS:
353 case CallingConv::AMDGPU_CS:
354 case CallingConv::AMDGPU_KERNEL:
355 case CallingConv::SPIR_KERNEL:
356 return true;
357 }
358 }
359 return !GV.use_empty();
360 }));
361 PM.add(createGlobalDCEPass());
362 }
Stanislav Mekhanoshin9053f222017-03-28 18:23:24 +0000363 if (EarlyInline)
Stanislav Mekhanoshin89653df2017-03-30 20:16:02 +0000364 PM.add(createAMDGPUAlwaysInlinePass(false));
Stanislav Mekhanoshina3b72792017-01-30 21:05:18 +0000365 });
Stanislav Mekhanoshina27b2ca2017-03-24 18:01:14 +0000366
367 Builder.addExtension(
368 PassManagerBuilder::EP_EarlyAsPossible,
Stanislav Mekhanoshin7f377942017-08-11 16:42:09 +0000369 [AMDGPUAA, LibCallSimplify](const PassManagerBuilder &,
370 legacy::PassManagerBase &PM) {
Stanislav Mekhanoshina27b2ca2017-03-24 18:01:14 +0000371 if (AMDGPUAA) {
372 PM.add(createAMDGPUAAWrapperPass());
373 PM.add(createAMDGPUExternalAAWrapperPass());
374 }
Stanislav Mekhanoshin7f377942017-08-11 16:42:09 +0000375 PM.add(llvm::createAMDGPUUseNativeCallsPass());
376 if (LibCallSimplify)
377 PM.add(llvm::createAMDGPUSimplifyLibCallsPass());
Stanislav Mekhanoshina27b2ca2017-03-24 18:01:14 +0000378 });
Stanislav Mekhanoshin50c2f252017-06-19 23:17:36 +0000379
380 Builder.addExtension(
381 PassManagerBuilder::EP_CGSCCOptimizerLate,
382 [](const PassManagerBuilder &, legacy::PassManagerBase &PM) {
383 // Add infer address spaces pass to the opt pipeline after inlining
384 // but before SROA to increase SROA opportunities.
385 PM.add(createInferAddressSpacesPass());
386 });
Stanislav Mekhanoshin50ea93a2016-12-08 19:46:04 +0000387}
388
Tom Stellard45bb48e2015-06-13 03:28:10 +0000389//===----------------------------------------------------------------------===//
390// R600 Target Machine (R600 -> Cayman)
391//===----------------------------------------------------------------------===//
392
393R600TargetMachine::R600TargetMachine(const Target &T, const Triple &TT,
Tom Stellard5dde1d22016-02-05 18:29:17 +0000394 StringRef CPU, StringRef FS,
Rafael Espindola8c34dd82016-05-18 22:04:49 +0000395 TargetOptions Options,
396 Optional<Reloc::Model> RM,
Rafael Espindola79e238a2017-08-03 02:16:21 +0000397 Optional<CodeModel::Model> CM,
398 CodeGenOpt::Level OL, bool JIT)
399 : AMDGPUTargetMachine(T, TT, CPU, FS, Options, RM, CM, OL) {
Matt Arsenaultad55ee52016-12-06 01:02:51 +0000400 setRequiresStructuredCFG(true);
401}
Matt Arsenault59c0ffa2016-06-27 20:48:03 +0000402
403const R600Subtarget *R600TargetMachine::getSubtargetImpl(
404 const Function &F) const {
405 StringRef GPU = getGPUName(F);
406 StringRef FS = getFeatureString(F);
407
408 SmallString<128> SubtargetKey(GPU);
409 SubtargetKey.append(FS);
410
411 auto &I = SubtargetMap[SubtargetKey];
412 if (!I) {
413 // This needs to be done before we create a new subtarget since any
414 // creation will depend on the TM and the code generation flags on the
415 // function that reside in TargetOptions.
416 resetTargetOptions(F);
417 I = llvm::make_unique<R600Subtarget>(TargetTriple, GPU, FS, *this);
418 }
419
420 return I.get();
421}
Tom Stellard45bb48e2015-06-13 03:28:10 +0000422
423//===----------------------------------------------------------------------===//
424// GCN Target Machine (SI+)
425//===----------------------------------------------------------------------===//
426
427GCNTargetMachine::GCNTargetMachine(const Target &T, const Triple &TT,
Tom Stellard5dde1d22016-02-05 18:29:17 +0000428 StringRef CPU, StringRef FS,
Rafael Espindola8c34dd82016-05-18 22:04:49 +0000429 TargetOptions Options,
430 Optional<Reloc::Model> RM,
Rafael Espindola79e238a2017-08-03 02:16:21 +0000431 Optional<CodeModel::Model> CM,
432 CodeGenOpt::Level OL, bool JIT)
433 : AMDGPUTargetMachine(T, TT, CPU, FS, Options, RM, CM, OL) {}
Matt Arsenault59c0ffa2016-06-27 20:48:03 +0000434
435const SISubtarget *GCNTargetMachine::getSubtargetImpl(const Function &F) const {
436 StringRef GPU = getGPUName(F);
437 StringRef FS = getFeatureString(F);
438
439 SmallString<128> SubtargetKey(GPU);
440 SubtargetKey.append(FS);
441
442 auto &I = SubtargetMap[SubtargetKey];
443 if (!I) {
444 // This needs to be done before we create a new subtarget since any
445 // creation will depend on the TM and the code generation flags on the
446 // function that reside in TargetOptions.
447 resetTargetOptions(F);
448 I = llvm::make_unique<SISubtarget>(TargetTriple, GPU, FS, *this);
Matt Arsenault59c0ffa2016-06-27 20:48:03 +0000449 }
450
Alexander Timofeev18009562016-12-08 17:28:47 +0000451 I->setScalarizeGlobalBehavior(ScalarizeGlobal);
452
Matt Arsenault59c0ffa2016-06-27 20:48:03 +0000453 return I.get();
454}
Tom Stellard45bb48e2015-06-13 03:28:10 +0000455
456//===----------------------------------------------------------------------===//
457// AMDGPU Pass Setup
458//===----------------------------------------------------------------------===//
459
460namespace {
Tom Stellardcc7067a62016-03-03 03:53:29 +0000461
Tom Stellard45bb48e2015-06-13 03:28:10 +0000462class AMDGPUPassConfig : public TargetPassConfig {
463public:
Matthias Braun5e394c32017-05-30 21:36:41 +0000464 AMDGPUPassConfig(LLVMTargetMachine &TM, PassManagerBase &PM)
Matt Arsenault0a109002015-09-25 17:41:20 +0000465 : TargetPassConfig(TM, PM) {
Matt Arsenault0a109002015-09-25 17:41:20 +0000466 // Exceptions and StackMaps are not supported, so these passes will never do
467 // anything.
468 disablePass(&StackMapLivenessID);
469 disablePass(&FuncletLayoutID);
470 }
Tom Stellard45bb48e2015-06-13 03:28:10 +0000471
472 AMDGPUTargetMachine &getAMDGPUTargetMachine() const {
473 return getTM<AMDGPUTargetMachine>();
474 }
475
Matthias Braun115efcd2016-11-28 20:11:54 +0000476 ScheduleDAGInstrs *
477 createMachineScheduler(MachineSchedContext *C) const override {
478 ScheduleDAGMILive *DAG = createGenericSchedLive(C);
479 DAG->addMutation(createLoadClusterDAGMutation(DAG->TII, DAG->TRI));
480 DAG->addMutation(createStoreClusterDAGMutation(DAG->TII, DAG->TRI));
481 return DAG;
482 }
483
Matt Arsenaultf42c6922016-06-15 00:11:01 +0000484 void addEarlyCSEOrGVNPass();
485 void addStraightLineScalarOptimizationPasses();
Tom Stellard45bb48e2015-06-13 03:28:10 +0000486 void addIRPasses() override;
Matt Arsenault908b9e22016-07-01 03:33:52 +0000487 void addCodeGenPrepare() override;
Matt Arsenault0a109002015-09-25 17:41:20 +0000488 bool addPreISel() override;
489 bool addInstSelector() override;
490 bool addGCPasses() override;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000491};
492
Matt Arsenault6b6a2c32016-03-11 08:00:27 +0000493class R600PassConfig final : public AMDGPUPassConfig {
Tom Stellard45bb48e2015-06-13 03:28:10 +0000494public:
Matthias Braun5e394c32017-05-30 21:36:41 +0000495 R600PassConfig(LLVMTargetMachine &TM, PassManagerBase &PM)
Eugene Zelenko6a9226d2016-12-12 22:23:53 +0000496 : AMDGPUPassConfig(TM, PM) {}
Tom Stellard45bb48e2015-06-13 03:28:10 +0000497
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000498 ScheduleDAGInstrs *createMachineScheduler(
499 MachineSchedContext *C) const override {
500 return createR600MachineScheduler(C);
501 }
502
Tom Stellard45bb48e2015-06-13 03:28:10 +0000503 bool addPreISel() override;
Tom Stellard20287692017-08-08 04:57:55 +0000504 bool addInstSelector() override;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000505 void addPreRegAlloc() override;
506 void addPreSched2() override;
507 void addPreEmitPass() override;
508};
509
Matt Arsenault6b6a2c32016-03-11 08:00:27 +0000510class GCNPassConfig final : public AMDGPUPassConfig {
Tom Stellard45bb48e2015-06-13 03:28:10 +0000511public:
Matthias Braun5e394c32017-05-30 21:36:41 +0000512 GCNPassConfig(LLVMTargetMachine &TM, PassManagerBase &PM)
Matt Arsenault6ed7b9b2017-08-02 01:31:28 +0000513 : AMDGPUPassConfig(TM, PM) {
Matt Arsenaulta2025382017-08-03 23:24:05 +0000514 // It is necessary to know the register usage of the entire call graph. We
515 // allow calls without EnableAMDGPUFunctionCalls if they are marked
516 // noinline, so this is always required.
517 setRequiresCodeGenSCCOrder(true);
Matt Arsenault6ed7b9b2017-08-02 01:31:28 +0000518 }
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000519
520 GCNTargetMachine &getGCNTargetMachine() const {
521 return getTM<GCNTargetMachine>();
522 }
523
524 ScheduleDAGInstrs *
Matt Arsenault03d85842016-06-27 20:32:13 +0000525 createMachineScheduler(MachineSchedContext *C) const override;
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000526
Tom Stellard45bb48e2015-06-13 03:28:10 +0000527 bool addPreISel() override;
Matt Arsenault3d1c1de2016-04-14 21:58:24 +0000528 void addMachineSSAOptimization() override;
Matt Arsenault9f5e0ef2017-01-25 04:25:02 +0000529 bool addILPOpts() override;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000530 bool addInstSelector() override;
Tom Stellard000c5af2016-04-14 19:09:28 +0000531 bool addIRTranslator() override;
Tim Northover33b07d62016-07-22 20:03:43 +0000532 bool addLegalizeMachineIR() override;
Tom Stellard000c5af2016-04-14 19:09:28 +0000533 bool addRegBankSelect() override;
Ahmed Bougacha6756a2c2016-07-27 14:31:55 +0000534 bool addGlobalInstructionSelect() override;
Matt Arsenaultb87fc222015-10-01 22:10:03 +0000535 void addFastRegAlloc(FunctionPass *RegAllocPass) override;
536 void addOptimizedRegAlloc(FunctionPass *RegAllocPass) override;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000537 void addPreRegAlloc() override;
Matt Arsenaulte6740752016-09-29 01:44:16 +0000538 void addPostRegAlloc() override;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000539 void addPreSched2() override;
540 void addPreEmitPass() override;
541};
542
Eugene Zelenko6a9226d2016-12-12 22:23:53 +0000543} // end anonymous namespace
Tom Stellard45bb48e2015-06-13 03:28:10 +0000544
545TargetIRAnalysis AMDGPUTargetMachine::getTargetIRAnalysis() {
Eric Christophera4e5d3c2015-09-16 23:38:13 +0000546 return TargetIRAnalysis([this](const Function &F) {
Matt Arsenault59c0ffa2016-06-27 20:48:03 +0000547 return TargetTransformInfo(AMDGPUTTIImpl(this, F));
Mehdi Amini5010ebf2015-07-09 02:08:42 +0000548 });
Tom Stellard45bb48e2015-06-13 03:28:10 +0000549}
550
Matt Arsenaultf42c6922016-06-15 00:11:01 +0000551void AMDGPUPassConfig::addEarlyCSEOrGVNPass() {
552 if (getOptLevel() == CodeGenOpt::Aggressive)
553 addPass(createGVNPass());
554 else
555 addPass(createEarlyCSEPass());
556}
557
558void AMDGPUPassConfig::addStraightLineScalarOptimizationPasses() {
559 addPass(createSeparateConstOffsetFromGEPPass());
560 addPass(createSpeculativeExecutionPass());
561 // ReassociateGEPs exposes more opportunites for SLSR. See
562 // the example in reassociate-geps-and-slsr.ll.
563 addPass(createStraightLineStrengthReducePass());
564 // SeparateConstOffsetFromGEP and SLSR creates common expressions which GVN or
565 // EarlyCSE can reuse.
566 addEarlyCSEOrGVNPass();
567 // Run NaryReassociate after EarlyCSE/GVN to be more effective.
568 addPass(createNaryReassociatePass());
569 // NaryReassociate on GEPs creates redundant common expressions, so run
570 // EarlyCSE after it.
571 addPass(createEarlyCSEPass());
572}
573
Tom Stellard45bb48e2015-06-13 03:28:10 +0000574void AMDGPUPassConfig::addIRPasses() {
Stanislav Mekhanoshinc90347d2017-04-12 20:48:56 +0000575 const AMDGPUTargetMachine &TM = getAMDGPUTargetMachine();
576
Matt Arsenaultbde80342016-05-18 15:41:07 +0000577 // There is no reason to run these.
578 disablePass(&StackMapLivenessID);
579 disablePass(&FuncletLayoutID);
580 disablePass(&PatchableFunctionID);
581
Francis Visoiu Mistrih8b617642017-05-18 17:21:13 +0000582 addPass(createAMDGPULowerIntrinsicsPass());
Matt Arsenault0699ef32017-02-09 22:00:42 +0000583
Matt Arsenaulta2025382017-08-03 23:24:05 +0000584 if (TM.getTargetTriple().getArch() == Triple::r600 ||
585 !EnableAMDGPUFunctionCalls) {
586 // Function calls are not supported, so make sure we inline everything.
587 addPass(createAMDGPUAlwaysInlinePass());
588 addPass(createAlwaysInlinerLegacyPass());
589 // We need to add the barrier noop pass, otherwise adding the function
590 // inlining pass will cause all of the PassConfigs passes to be run
591 // one function at a time, which means if we have a nodule with two
592 // functions, then we will generate code for the first function
593 // without ever running any passes on the second.
594 addPass(createBarrierNoopPass());
595 }
Matt Arsenault39319482015-11-06 18:01:57 +0000596
Matt Arsenault0c329382017-01-30 18:40:29 +0000597 if (TM.getTargetTriple().getArch() == Triple::amdgcn) {
598 // TODO: May want to move later or split into an early and late one.
599
Francis Visoiu Mistrih8b617642017-05-18 17:21:13 +0000600 addPass(createAMDGPUCodeGenPreparePass());
Matt Arsenault0c329382017-01-30 18:40:29 +0000601 }
602
Tom Stellardfd253952015-08-07 23:19:30 +0000603 // Handle uses of OpenCL image2d_t, image3d_t and sampler_t arguments.
604 addPass(createAMDGPUOpenCLImageTypeLoweringPass());
Matt Arsenault39319482015-11-06 18:01:57 +0000605
Matt Arsenault03d85842016-06-27 20:32:13 +0000606 if (TM.getOptLevel() > CodeGenOpt::None) {
Matt Arsenault417e0072017-02-08 06:16:04 +0000607 addPass(createInferAddressSpacesPass());
Francis Visoiu Mistrih8b617642017-05-18 17:21:13 +0000608 addPass(createAMDGPUPromoteAlloca());
Matt Arsenault03d85842016-06-27 20:32:13 +0000609
610 if (EnableSROA)
611 addPass(createSROAPass());
Matt Arsenaultf42c6922016-06-15 00:11:01 +0000612
Konstantin Zhuravlyov4658e5f2016-09-30 16:39:24 +0000613 addStraightLineScalarOptimizationPasses();
Stanislav Mekhanoshin8e45acf2017-03-17 23:56:58 +0000614
615 if (EnableAMDGPUAliasAnalysis) {
616 addPass(createAMDGPUAAWrapperPass());
617 addPass(createExternalAAWrapperPass([](Pass &P, Function &,
618 AAResults &AAR) {
619 if (auto *WrapperPass = P.getAnalysisIfAvailable<AMDGPUAAWrapperPass>())
620 AAR.addAAResult(WrapperPass->getResult());
621 }));
622 }
Konstantin Zhuravlyov4658e5f2016-09-30 16:39:24 +0000623 }
Matt Arsenaultf42c6922016-06-15 00:11:01 +0000624
625 TargetPassConfig::addIRPasses();
626
627 // EarlyCSE is not always strong enough to clean up what LSR produces. For
628 // example, GVN can combine
629 //
630 // %0 = add %a, %b
631 // %1 = add %b, %a
632 //
633 // and
634 //
635 // %0 = shl nsw %a, 2
636 // %1 = shl %a, 2
637 //
638 // but EarlyCSE can do neither of them.
639 if (getOptLevel() != CodeGenOpt::None)
640 addEarlyCSEOrGVNPass();
Tom Stellard45bb48e2015-06-13 03:28:10 +0000641}
642
Matt Arsenault908b9e22016-07-01 03:33:52 +0000643void AMDGPUPassConfig::addCodeGenPrepare() {
644 TargetPassConfig::addCodeGenPrepare();
645
646 if (EnableLoadStoreVectorizer)
647 addPass(createLoadStoreVectorizerPass());
648}
649
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000650bool AMDGPUPassConfig::addPreISel() {
Tom Stellard45bb48e2015-06-13 03:28:10 +0000651 addPass(createFlattenCFGPass());
Tom Stellard45bb48e2015-06-13 03:28:10 +0000652 return false;
653}
654
655bool AMDGPUPassConfig::addInstSelector() {
Matt Arsenault7016f132017-08-03 22:30:46 +0000656 addPass(createAMDGPUISelDag(&getAMDGPUTargetMachine(), getOptLevel()));
Tom Stellard45bb48e2015-06-13 03:28:10 +0000657 return false;
658}
659
Matt Arsenault0a109002015-09-25 17:41:20 +0000660bool AMDGPUPassConfig::addGCPasses() {
661 // Do nothing. GC is not supported.
662 return false;
663}
664
Tom Stellard45bb48e2015-06-13 03:28:10 +0000665//===----------------------------------------------------------------------===//
666// R600 Pass Setup
667//===----------------------------------------------------------------------===//
668
669bool R600PassConfig::addPreISel() {
670 AMDGPUPassConfig::addPreISel();
Matt Arsenaultc5816112016-06-24 06:30:22 +0000671
672 if (EnableR600StructurizeCFG)
Tom Stellardbc4497b2016-02-12 23:45:29 +0000673 addPass(createStructurizeCFGPass());
Tom Stellard45bb48e2015-06-13 03:28:10 +0000674 return false;
675}
676
Tom Stellard20287692017-08-08 04:57:55 +0000677bool R600PassConfig::addInstSelector() {
678 addPass(createR600ISelDag(&getAMDGPUTargetMachine(), getOptLevel()));
679 return false;
680}
681
Tom Stellard45bb48e2015-06-13 03:28:10 +0000682void R600PassConfig::addPreRegAlloc() {
Francis Visoiu Mistrih8b617642017-05-18 17:21:13 +0000683 addPass(createR600VectorRegMerger());
Tom Stellard45bb48e2015-06-13 03:28:10 +0000684}
685
686void R600PassConfig::addPreSched2() {
Tom Stellard45bb48e2015-06-13 03:28:10 +0000687 addPass(createR600EmitClauseMarkers(), false);
Matt Arsenault03d85842016-06-27 20:32:13 +0000688 if (EnableR600IfConvert)
Tom Stellard45bb48e2015-06-13 03:28:10 +0000689 addPass(&IfConverterID, false);
Francis Visoiu Mistrih8b617642017-05-18 17:21:13 +0000690 addPass(createR600ClauseMergePass(), false);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000691}
692
693void R600PassConfig::addPreEmitPass() {
694 addPass(createAMDGPUCFGStructurizerPass(), false);
Francis Visoiu Mistrih8b617642017-05-18 17:21:13 +0000695 addPass(createR600ExpandSpecialInstrsPass(), false);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000696 addPass(&FinalizeMachineBundlesID, false);
Francis Visoiu Mistrih8b617642017-05-18 17:21:13 +0000697 addPass(createR600Packetizer(), false);
698 addPass(createR600ControlFlowFinalizer(), false);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000699}
700
701TargetPassConfig *R600TargetMachine::createPassConfig(PassManagerBase &PM) {
Matthias Braun5e394c32017-05-30 21:36:41 +0000702 return new R600PassConfig(*this, PM);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000703}
704
705//===----------------------------------------------------------------------===//
706// GCN Pass Setup
707//===----------------------------------------------------------------------===//
708
Matt Arsenault03d85842016-06-27 20:32:13 +0000709ScheduleDAGInstrs *GCNPassConfig::createMachineScheduler(
710 MachineSchedContext *C) const {
711 const SISubtarget &ST = C->MF->getSubtarget<SISubtarget>();
712 if (ST.enableSIScheduler())
713 return createSIMachineScheduler(C);
Tom Stellard0d23ebe2016-08-29 19:42:52 +0000714 return createGCNMaxOccupancyMachineScheduler(C);
Matt Arsenault03d85842016-06-27 20:32:13 +0000715}
716
Tom Stellard45bb48e2015-06-13 03:28:10 +0000717bool GCNPassConfig::addPreISel() {
718 AMDGPUPassConfig::addPreISel();
Matt Arsenault39319482015-11-06 18:01:57 +0000719
720 // FIXME: We need to run a pass to propagate the attributes when calls are
721 // supported.
Francis Visoiu Mistrih8b617642017-05-18 17:21:13 +0000722 addPass(createAMDGPUAnnotateKernelFeaturesPass());
Matt Arsenaultb8f8dbc2017-03-24 19:52:05 +0000723
724 // Merge divergent exit nodes. StructurizeCFG won't recognize the multi-exit
725 // regions formed by them.
726 addPass(&AMDGPUUnifyDivergentExitNodesID);
Jan Sjodina06bfe02017-05-15 20:18:37 +0000727 if (!LateCFGStructurize) {
728 addPass(createStructurizeCFGPass(true)); // true -> SkipUniformRegions
729 }
Tom Stellard45bb48e2015-06-13 03:28:10 +0000730 addPass(createSinkingPass());
Tom Stellarda6f24c62015-12-15 20:55:55 +0000731 addPass(createAMDGPUAnnotateUniformValues());
Jan Sjodina06bfe02017-05-15 20:18:37 +0000732 if (!LateCFGStructurize) {
733 addPass(createSIAnnotateControlFlowPass());
734 }
Tom Stellarda6f24c62015-12-15 20:55:55 +0000735
Tom Stellard45bb48e2015-06-13 03:28:10 +0000736 return false;
737}
738
Matt Arsenault3d1c1de2016-04-14 21:58:24 +0000739void GCNPassConfig::addMachineSSAOptimization() {
740 TargetPassConfig::addMachineSSAOptimization();
741
742 // We want to fold operands after PeepholeOptimizer has run (or as part of
743 // it), because it will eliminate extra copies making it easier to fold the
744 // real source operand. We want to eliminate dead instructions after, so that
745 // we see fewer uses of the copies. We then need to clean up the dead
746 // instructions leftover after the operands are folded as well.
747 //
748 // XXX - Can we get away without running DeadMachineInstructionElim again?
749 addPass(&SIFoldOperandsID);
750 addPass(&DeadMachineInstructionElimID);
Tom Stellardc2ff0eb2016-08-29 19:15:22 +0000751 addPass(&SILoadStoreOptimizerID);
Sam Kolton6e795292017-04-07 10:53:12 +0000752 if (EnableSDWAPeephole) {
753 addPass(&SIPeepholeSDWAID);
Stanislav Mekhanoshin56ea4882017-05-30 16:49:24 +0000754 addPass(&MachineLICMID);
755 addPass(&MachineCSEID);
756 addPass(&SIFoldOperandsID);
Sam Kolton6e795292017-04-07 10:53:12 +0000757 addPass(&DeadMachineInstructionElimID);
758 }
Stanislav Mekhanoshin03306602017-06-03 17:39:47 +0000759 addPass(createSIShrinkInstructionsPass());
Matt Arsenault3d1c1de2016-04-14 21:58:24 +0000760}
761
Matt Arsenault9f5e0ef2017-01-25 04:25:02 +0000762bool GCNPassConfig::addILPOpts() {
763 if (EnableEarlyIfConversion)
764 addPass(&EarlyIfConverterID);
765
766 TargetPassConfig::addILPOpts();
767 return false;
768}
769
Tom Stellard45bb48e2015-06-13 03:28:10 +0000770bool GCNPassConfig::addInstSelector() {
771 AMDGPUPassConfig::addInstSelector();
772 addPass(createSILowerI1CopiesPass());
Matt Arsenault782c03b2015-11-03 22:30:13 +0000773 addPass(&SIFixSGPRCopiesID);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000774 return false;
775}
776
Tom Stellard000c5af2016-04-14 19:09:28 +0000777bool GCNPassConfig::addIRTranslator() {
778 addPass(new IRTranslator());
779 return false;
780}
781
Tim Northover33b07d62016-07-22 20:03:43 +0000782bool GCNPassConfig::addLegalizeMachineIR() {
Tom Stellardca166212017-01-30 21:56:46 +0000783 addPass(new Legalizer());
Tim Northover33b07d62016-07-22 20:03:43 +0000784 return false;
785}
786
Tom Stellard000c5af2016-04-14 19:09:28 +0000787bool GCNPassConfig::addRegBankSelect() {
Tom Stellardca166212017-01-30 21:56:46 +0000788 addPass(new RegBankSelect());
Tom Stellard000c5af2016-04-14 19:09:28 +0000789 return false;
790}
Ahmed Bougacha6756a2c2016-07-27 14:31:55 +0000791
792bool GCNPassConfig::addGlobalInstructionSelect() {
Tom Stellardca166212017-01-30 21:56:46 +0000793 addPass(new InstructionSelect());
Ahmed Bougacha6756a2c2016-07-27 14:31:55 +0000794 return false;
795}
Tom Stellardca166212017-01-30 21:56:46 +0000796
Tom Stellard45bb48e2015-06-13 03:28:10 +0000797void GCNPassConfig::addPreRegAlloc() {
Jan Sjodina06bfe02017-05-15 20:18:37 +0000798 if (LateCFGStructurize) {
799 addPass(createAMDGPUMachineCFGStructurizerPass());
800 }
Nicolai Haehnle213e87f2016-03-21 20:28:33 +0000801 addPass(createSIWholeQuadModePass());
Matt Arsenaultb87fc222015-10-01 22:10:03 +0000802}
803
804void GCNPassConfig::addFastRegAlloc(FunctionPass *RegAllocPass) {
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000805 // FIXME: We have to disable the verifier here because of PHIElimination +
806 // TwoAddressInstructions disabling it.
Matt Arsenaulte6740752016-09-29 01:44:16 +0000807
808 // This must be run immediately after phi elimination and before
809 // TwoAddressInstructions, otherwise the processing of the tied operand of
810 // SI_ELSE will introduce a copy of the tied operand source after the else.
811 insertPass(&PHIEliminationID, &SILowerControlFlowID, false);
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000812
Connor Abbott92638ab2017-08-04 18:36:52 +0000813 // This must be run after SILowerControlFlow, since it needs to use the
814 // machine-level CFG, but before register allocation.
815 insertPass(&SILowerControlFlowID, &SIFixWWMLivenessID, false);
816
Matt Arsenaultb87fc222015-10-01 22:10:03 +0000817 TargetPassConfig::addFastRegAlloc(RegAllocPass);
818}
819
820void GCNPassConfig::addOptimizedRegAlloc(FunctionPass *RegAllocPass) {
Matt Arsenault9d288e62017-08-07 18:12:48 +0000821 insertPass(&MachineSchedulerID, &SIOptimizeExecMaskingPreRAID);
Stanislav Mekhanoshin37e7f952017-08-01 23:14:32 +0000822
Matt Arsenaulte6740752016-09-29 01:44:16 +0000823 // This must be run immediately after phi elimination and before
824 // TwoAddressInstructions, otherwise the processing of the tied operand of
825 // SI_ELSE will introduce a copy of the tied operand source after the else.
826 insertPass(&PHIEliminationID, &SILowerControlFlowID, false);
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000827
Connor Abbott92638ab2017-08-04 18:36:52 +0000828 // This must be run after SILowerControlFlow, since it needs to use the
829 // machine-level CFG, but before register allocation.
830 insertPass(&SILowerControlFlowID, &SIFixWWMLivenessID, false);
831
Matt Arsenaultb87fc222015-10-01 22:10:03 +0000832 TargetPassConfig::addOptimizedRegAlloc(RegAllocPass);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000833}
834
Matt Arsenaulte6740752016-09-29 01:44:16 +0000835void GCNPassConfig::addPostRegAlloc() {
Stanislav Mekhanoshin22a56f22017-01-24 17:46:17 +0000836 addPass(&SIFixVGPRCopiesID);
Matt Arsenaulte6740752016-09-29 01:44:16 +0000837 addPass(&SIOptimizeExecMaskingID);
838 TargetPassConfig::addPostRegAlloc();
839}
840
Tom Stellard45bb48e2015-06-13 03:28:10 +0000841void GCNPassConfig::addPreSched2() {
Tom Stellard45bb48e2015-06-13 03:28:10 +0000842}
843
844void GCNPassConfig::addPreEmitPass() {
Tom Stellardcb6ba622016-04-30 00:23:06 +0000845 // The hazard recognizer that runs as part of the post-ra scheduler does not
Matt Arsenault254a6452016-06-28 16:59:53 +0000846 // guarantee to be able handle all hazards correctly. This is because if there
847 // are multiple scheduling regions in a basic block, the regions are scheduled
848 // bottom up, so when we begin to schedule a region we don't know what
849 // instructions were emitted directly before it.
Tom Stellardcb6ba622016-04-30 00:23:06 +0000850 //
Matt Arsenault254a6452016-06-28 16:59:53 +0000851 // Here we add a stand-alone hazard recognizer pass which can handle all
852 // cases.
Tom Stellardcb6ba622016-04-30 00:23:06 +0000853 addPass(&PostRAHazardRecognizerID);
854
Kannan Narayananacb089e2017-04-12 03:25:12 +0000855 if (EnableSIInsertWaitcntsPass)
856 addPass(createSIInsertWaitcntsPass());
857 else
858 addPass(createSIInsertWaitsPass());
Matt Arsenaultcf2744f2016-04-29 20:23:42 +0000859 addPass(createSIShrinkInstructionsPass());
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000860 addPass(&SIInsertSkipsPassID);
Konstantin Zhuravlyove9a5a772017-07-21 21:19:23 +0000861 addPass(createSIMemoryLegalizerPass());
Matt Arsenault9babdf42016-06-22 20:15:28 +0000862 addPass(createSIDebuggerInsertNopsPass());
Matt Arsenault6bc43d82016-10-06 16:20:41 +0000863 addPass(&BranchRelaxationPassID);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000864}
865
866TargetPassConfig *GCNTargetMachine::createPassConfig(PassManagerBase &PM) {
Matthias Braun5e394c32017-05-30 21:36:41 +0000867 return new GCNPassConfig(*this, PM);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000868}
Yaxun Liu1a14bfa2017-03-27 14:04:01 +0000869