blob: e2182658037799c4755f3588592833407bf76bf3 [file] [log] [blame]
Jack Carter97700972013-08-13 20:19:16 +00001def addrimm12 : ComplexPattern<iPTR, 2, "selectIntAddrMM", [frameindex]>;
Zoran Jovanovic5a1a7802015-02-04 15:43:17 +00002def addrimm4lsl2 : ComplexPattern<iPTR, 2, "selectIntAddrLSL2MM", [frameindex]>;
Jack Carter97700972013-08-13 20:19:16 +00003
Jozef Koleke10a02e2015-01-28 17:27:26 +00004def simm7 : Operand<i32>;
Jozef Kolekaa2b9272014-11-27 14:41:44 +00005def li_simm7 : Operand<i32> {
6 let DecoderMethod = "DecodeLiSimm7";
7}
Zoran Jovanovicb26f8892014-10-10 13:45:34 +00008
Jack Carter97700972013-08-13 20:19:16 +00009def simm12 : Operand<i32> {
10 let DecoderMethod = "DecodeSimm12";
11}
12
Zoran Jovanovic98bd58c2014-10-10 14:37:30 +000013def simm9_addiusp : Operand<i32> {
14 let EncoderMethod = "getSImm9AddiuspValue";
Vladimir Medicb682ddf2014-12-01 11:12:04 +000015 let DecoderMethod = "DecodeSimm9SP";
Zoran Jovanovic98bd58c2014-10-10 14:37:30 +000016}
17
Zoran Jovanovic4a00fdc2014-10-23 10:42:01 +000018def uimm3_shift : Operand<i32> {
19 let EncoderMethod = "getUImm3Mod8Encoding";
Zoran Jovanovic6b28f092015-09-09 13:55:45 +000020 let DecoderMethod = "DecodePOOL16BEncodedField";
Zoran Jovanovic4a00fdc2014-10-23 10:42:01 +000021}
22
Zoran Jovanovicbac36192014-10-23 11:06:34 +000023def simm3_lsa2 : Operand<i32> {
24 let EncoderMethod = "getSImm3Lsa2Value";
Jozef Kolekaa2b9272014-11-27 14:41:44 +000025 let DecoderMethod = "DecodeAddiur2Simm7";
Zoran Jovanovicbac36192014-10-23 11:06:34 +000026}
27
Zoran Jovanovic88531712014-11-05 17:31:00 +000028def uimm4_andi : Operand<i32> {
29 let EncoderMethod = "getUImm4AndValue";
Vladimir Medicb682ddf2014-12-01 11:12:04 +000030 let DecoderMethod = "DecodeANDI16Imm";
Zoran Jovanovic88531712014-11-05 17:31:00 +000031}
32
Jozef Kolek4d55b4d2014-11-19 13:23:58 +000033def immSExtAddiur2 : ImmLeaf<i32, [{return Imm == 1 || Imm == -1 ||
34 ((Imm % 4 == 0) &&
35 Imm < 28 && Imm > 0);}]>;
36
Jozef Kolek73f64ea2014-11-19 13:11:09 +000037def immSExtAddius5 : ImmLeaf<i32, [{return Imm >= -8 && Imm <= 7;}]>;
38
Zoran Jovanovic06c9d552014-11-05 17:43:00 +000039def immZExtAndi16 : ImmLeaf<i32,
40 [{return (Imm == 128 || (Imm >= 1 && Imm <= 4) || Imm == 7 || Imm == 8 ||
41 Imm == 15 || Imm == 16 || Imm == 31 || Imm == 32 || Imm == 63 ||
42 Imm == 64 || Imm == 255 || Imm == 32768 || Imm == 65535 );}]>;
43
Zoran Jovanovic4a00fdc2014-10-23 10:42:01 +000044def immZExt2Shift : ImmLeaf<i32, [{return Imm >= 1 && Imm <= 8;}]>;
45
Zoran Jovanovic9bda2f12014-10-23 10:59:24 +000046def immLi16 : ImmLeaf<i32, [{return Imm >= -1 && Imm <= 126;}]>;
47
Jozef Koleke8c9d1e2014-11-24 14:39:13 +000048def MicroMipsMemGPRMM16AsmOperand : AsmOperandClass {
49 let Name = "MicroMipsMem";
50 let RenderMethod = "addMicroMipsMemOperands";
51 let ParserMethod = "parseMemOperand";
52 let PredicateMethod = "isMemWithGRPMM16Base";
53}
54
55class mem_mm_4_generic : Operand<i32> {
56 let PrintMethod = "printMemOperand";
Zoran Jovanovic5a1a7802015-02-04 15:43:17 +000057 let MIOperandInfo = (ops GPRMM16, simm4);
Jozef Koleke8c9d1e2014-11-24 14:39:13 +000058 let OperandType = "OPERAND_MEMORY";
59 let ParserMatchClass = MicroMipsMemGPRMM16AsmOperand;
60}
61
62def mem_mm_4 : mem_mm_4_generic {
63 let EncoderMethod = "getMemEncodingMMImm4";
64}
65
66def mem_mm_4_lsl1 : mem_mm_4_generic {
67 let EncoderMethod = "getMemEncodingMMImm4Lsl1";
68}
69
70def mem_mm_4_lsl2 : mem_mm_4_generic {
71 let EncoderMethod = "getMemEncodingMMImm4Lsl2";
72}
73
Jozef Kolek12c69822014-12-23 16:16:33 +000074def MicroMipsMemSPAsmOperand : AsmOperandClass {
75 let Name = "MicroMipsMemSP";
76 let RenderMethod = "addMemOperands";
77 let ParserMethod = "parseMemOperand";
78 let PredicateMethod = "isMemWithUimmWordAlignedOffsetSP<7>";
79}
80
81def mem_mm_sp_imm5_lsl2 : Operand<i32> {
82 let PrintMethod = "printMemOperand";
83 let MIOperandInfo = (ops GPR32:$base, simm5:$offset);
84 let OperandType = "OPERAND_MEMORY";
85 let ParserMatchClass = MicroMipsMemSPAsmOperand;
86 let EncoderMethod = "getMemEncodingMMSPImm5Lsl2";
87}
88
Jozef Koleke10a02e2015-01-28 17:27:26 +000089def mem_mm_gp_imm7_lsl2 : Operand<i32> {
90 let PrintMethod = "printMemOperand";
91 let MIOperandInfo = (ops GPRMM16:$base, simm7:$offset);
92 let OperandType = "OPERAND_MEMORY";
93 let EncoderMethod = "getMemEncodingMMGPImm7Lsl2";
94}
95
Zoran Jovanovicd9790792015-09-09 09:10:46 +000096def mem_mm_9 : Operand<i32> {
97 let PrintMethod = "printMemOperand";
98 let MIOperandInfo = (ops GPR32, simm9);
99 let EncoderMethod = "getMemEncodingMMImm9";
100 let ParserMatchClass = MipsMemAsmOperand;
101 let OperandType = "OPERAND_MEMORY";
102}
103
Jack Carter97700972013-08-13 20:19:16 +0000104def mem_mm_12 : Operand<i32> {
105 let PrintMethod = "printMemOperand";
106 let MIOperandInfo = (ops GPR32, simm12);
107 let EncoderMethod = "getMemEncodingMMImm12";
108 let ParserMatchClass = MipsMemAsmOperand;
109 let OperandType = "OPERAND_MEMORY";
110}
111
Hrvoje Varga3c88fbd2015-10-16 12:24:58 +0000112def mem_mm_16 : Operand<i32> {
113 let PrintMethod = "printMemOperand";
114 let MIOperandInfo = (ops GPR32, simm16);
115 let EncoderMethod = "getMemEncodingMMImm16";
116 let ParserMatchClass = MipsMemAsmOperand;
117 let OperandType = "OPERAND_MEMORY";
118}
119
Zoran Jovanovicf9a02502014-11-27 18:28:59 +0000120def MipsMemUimm4AsmOperand : AsmOperandClass {
121 let Name = "MemOffsetUimm4";
122 let SuperClasses = [MipsMemAsmOperand];
123 let RenderMethod = "addMemOperands";
124 let ParserMethod = "parseMemOperand";
125 let PredicateMethod = "isMemWithUimmOffsetSP<6>";
126}
127
128def mem_mm_4sp : Operand<i32> {
129 let PrintMethod = "printMemOperand";
130 let MIOperandInfo = (ops GPR32, uimm8);
131 let EncoderMethod = "getMemEncodingMMImm4sp";
132 let ParserMatchClass = MipsMemUimm4AsmOperand;
133 let OperandType = "OPERAND_MEMORY";
134}
135
Zoran Jovanovic507e0842013-10-29 16:38:59 +0000136def jmptarget_mm : Operand<OtherVT> {
137 let EncoderMethod = "getJumpTargetOpValueMM";
138}
139
140def calltarget_mm : Operand<iPTR> {
141 let EncoderMethod = "getJumpTargetOpValueMM";
142}
143
Jozef Kolek9761e962015-01-12 12:03:34 +0000144def brtarget7_mm : Operand<OtherVT> {
145 let EncoderMethod = "getBranchTarget7OpValueMM";
146 let OperandType = "OPERAND_PCREL";
147 let DecoderMethod = "DecodeBranchTarget7MM";
148 let ParserMatchClass = MipsJumpTargetAsmOperand;
149}
150
Jozef Kolek5cfebdd2015-01-21 12:39:30 +0000151def brtarget10_mm : Operand<OtherVT> {
152 let EncoderMethod = "getBranchTargetOpValueMMPC10";
153 let OperandType = "OPERAND_PCREL";
154 let DecoderMethod = "DecodeBranchTarget10MM";
155 let ParserMatchClass = MipsJumpTargetAsmOperand;
156}
157
Zoran Jovanovic8a80aa72013-11-04 14:53:22 +0000158def brtarget_mm : Operand<OtherVT> {
159 let EncoderMethod = "getBranchTargetOpValueMM";
160 let OperandType = "OPERAND_PCREL";
161 let DecoderMethod = "DecodeBranchTargetMM";
Jozef Kolek5cfebdd2015-01-21 12:39:30 +0000162 let ParserMatchClass = MipsJumpTargetAsmOperand;
Zoran Jovanovic8a80aa72013-11-04 14:53:22 +0000163}
164
Jozef Kolek2c6d7322015-01-21 12:10:11 +0000165def simm23_lsl2 : Operand<i32> {
166 let EncoderMethod = "getSimm23Lsl2Encoding";
167 let DecoderMethod = "DecodeSimm23Lsl2";
168}
169
Zoran Jovanovic73ff9482014-08-14 12:09:10 +0000170class CompactBranchMM<string opstr, DAGOperand opnd, PatFrag cond_op,
171 RegisterOperand RO> :
172 InstSE<(outs), (ins RO:$rs, opnd:$offset),
Daniel Sanders86cce702015-09-22 13:36:28 +0000173 !strconcat(opstr, "\t$rs, $offset"), [], II_BCCZC, FrmI> {
Zoran Jovanovic73ff9482014-08-14 12:09:10 +0000174 let isBranch = 1;
175 let isTerminator = 1;
176 let hasDelaySlot = 0;
177 let Defs = [AT];
178}
179
Jack Carter97700972013-08-13 20:19:16 +0000180let canFoldAsLoad = 1 in
181class LoadLeftRightMM<string opstr, SDNode OpNode, RegisterOperand RO,
182 Operand MemOpnd> :
183 InstSE<(outs RO:$rt), (ins MemOpnd:$addr, RO:$src),
184 !strconcat(opstr, "\t$rt, $addr"),
185 [(set RO:$rt, (OpNode addrimm12:$addr, RO:$src))],
186 NoItinerary, FrmI> {
Vladimir Medicdde3d582013-09-06 12:30:36 +0000187 let DecoderMethod = "DecodeMemMMImm12";
Jack Carter97700972013-08-13 20:19:16 +0000188 string Constraints = "$src = $rt";
189}
190
191class StoreLeftRightMM<string opstr, SDNode OpNode, RegisterOperand RO,
192 Operand MemOpnd>:
193 InstSE<(outs), (ins RO:$rt, MemOpnd:$addr),
194 !strconcat(opstr, "\t$rt, $addr"),
Vladimir Medicdde3d582013-09-06 12:30:36 +0000195 [(OpNode RO:$rt, addrimm12:$addr)], NoItinerary, FrmI> {
196 let DecoderMethod = "DecodeMemMMImm12";
197}
Jack Carter97700972013-08-13 20:19:16 +0000198
Zoran Jovanovic41688672015-02-10 16:36:20 +0000199/// A register pair used by movep instruction.
200def MovePRegPairAsmOperand : AsmOperandClass {
201 let Name = "MovePRegPair";
202 let ParserMethod = "parseMovePRegPair";
203 let PredicateMethod = "isMovePRegPair";
204}
205
206def movep_regpair : Operand<i32> {
207 let EncoderMethod = "getMovePRegPairOpValue";
208 let ParserMatchClass = MovePRegPairAsmOperand;
209 let PrintMethod = "printRegisterList";
210 let DecoderMethod = "DecodeMovePRegPair";
211 let MIOperandInfo = (ops GPR32Opnd, GPR32Opnd);
212}
213
214class MovePMM16<string opstr, RegisterOperand RO> :
215MicroMipsInst16<(outs movep_regpair:$dst_regs), (ins RO:$rs, RO:$rt),
216 !strconcat(opstr, "\t$dst_regs, $rs, $rt"), [],
217 NoItinerary, FrmR> {
218 let isReMaterializable = 1;
219}
220
Zoran Jovanovic2deca342014-12-16 14:59:10 +0000221/// A register pair used by load/store pair instructions.
222def RegPairAsmOperand : AsmOperandClass {
223 let Name = "RegPair";
224 let ParserMethod = "parseRegisterPair";
225}
226
227def regpair : Operand<i32> {
228 let EncoderMethod = "getRegisterPairOpValue";
229 let ParserMatchClass = RegPairAsmOperand;
230 let PrintMethod = "printRegisterPair";
231 let DecoderMethod = "DecodeRegPairOperand";
232 let MIOperandInfo = (ops GPR32Opnd, GPR32Opnd);
233}
234
235class StorePairMM<string opstr, InstrItinClass Itin = NoItinerary,
236 ComplexPattern Addr = addr> :
237 InstSE<(outs), (ins regpair:$rt, mem_mm_12:$addr),
238 !strconcat(opstr, "\t$rt, $addr"), [], Itin, FrmI, opstr> {
239 let DecoderMethod = "DecodeMemMMImm12";
240 let mayStore = 1;
241}
242
243class LoadPairMM<string opstr, InstrItinClass Itin = NoItinerary,
244 ComplexPattern Addr = addr> :
245 InstSE<(outs regpair:$rt), (ins mem_mm_12:$addr),
246 !strconcat(opstr, "\t$rt, $addr"), [], Itin, FrmI, opstr> {
247 let DecoderMethod = "DecodeMemMMImm12";
248 let mayLoad = 1;
249}
250
Zoran Jovanovicff9d5f32013-12-19 16:12:56 +0000251class LLBaseMM<string opstr, RegisterOperand RO> :
252 InstSE<(outs RO:$rt), (ins mem_mm_12:$addr),
253 !strconcat(opstr, "\t$rt, $addr"), [], NoItinerary, FrmI> {
Zoran Jovanovic7d633922014-01-15 13:17:33 +0000254 let DecoderMethod = "DecodeMemMMImm12";
Zoran Jovanovicff9d5f32013-12-19 16:12:56 +0000255 let mayLoad = 1;
256}
257
Hrvoje Varga3ef4dd72015-10-15 08:11:50 +0000258class LLEBaseMM<string opstr, RegisterOperand RO> :
259 InstSE<(outs RO:$rt), (ins mem_mm_12:$addr),
260 !strconcat(opstr, "\t$rt, $addr"), [], NoItinerary, FrmI> {
261 let DecoderMethod = "DecodeMemMMImm9";
262 let mayLoad = 1;
263}
264
Zoran Jovanovicff9d5f32013-12-19 16:12:56 +0000265class SCBaseMM<string opstr, RegisterOperand RO> :
Zoran Jovanovic285cc282014-02-28 18:22:56 +0000266 InstSE<(outs RO:$dst), (ins RO:$rt, mem_mm_12:$addr),
Zoran Jovanovicff9d5f32013-12-19 16:12:56 +0000267 !strconcat(opstr, "\t$rt, $addr"), [], NoItinerary, FrmI> {
Zoran Jovanovic7d633922014-01-15 13:17:33 +0000268 let DecoderMethod = "DecodeMemMMImm12";
Zoran Jovanovicff9d5f32013-12-19 16:12:56 +0000269 let mayStore = 1;
Zoran Jovanovic285cc282014-02-28 18:22:56 +0000270 let Constraints = "$rt = $dst";
Zoran Jovanovicff9d5f32013-12-19 16:12:56 +0000271}
272
Hrvoje Varga3ef4dd72015-10-15 08:11:50 +0000273class SCEBaseMM<string opstr, RegisterOperand RO> :
274 InstSE<(outs RO:$dst), (ins RO:$rt, mem_mm_12:$addr),
275 !strconcat(opstr, "\t$rt, $addr"), [], NoItinerary, FrmI> {
276 let DecoderMethod = "DecodeMemMMImm9";
277 let mayStore = 1;
278 let Constraints = "$rt = $dst";
279}
280
Zoran Jovanovicd4cb61c2014-01-15 13:01:18 +0000281class LoadMM<string opstr, DAGOperand RO, SDPatternOperator OpNode = null_frag,
282 InstrItinClass Itin = NoItinerary> :
283 InstSE<(outs RO:$rt), (ins mem_mm_12:$addr),
284 !strconcat(opstr, "\t$rt, $addr"),
285 [(set RO:$rt, (OpNode addrimm12:$addr))], Itin, FrmI> {
286 let DecoderMethod = "DecodeMemMMImm12";
287 let canFoldAsLoad = 1;
288 let mayLoad = 1;
289}
290
Zoran Jovanovic592239d2014-10-21 08:44:58 +0000291class ArithRMM16<string opstr, RegisterOperand RO, bit isComm = 0,
292 InstrItinClass Itin = NoItinerary,
293 SDPatternOperator OpNode = null_frag> :
294 MicroMipsInst16<(outs RO:$rd), (ins RO:$rs, RO:$rt),
295 !strconcat(opstr, "\t$rd, $rs, $rt"),
296 [(set RO:$rd, (OpNode RO:$rs, RO:$rt))], Itin, FrmR> {
297 let isCommutable = isComm;
298}
299
Zoran Jovanovic88531712014-11-05 17:31:00 +0000300class AndImmMM16<string opstr, RegisterOperand RO,
301 InstrItinClass Itin = NoItinerary> :
302 MicroMipsInst16<(outs RO:$rd), (ins RO:$rs, uimm4_andi:$imm),
303 !strconcat(opstr, "\t$rd, $rs, $imm"), [], Itin, FrmI>;
304
Zoran Jovanovic81ceebc2014-10-21 08:32:40 +0000305class LogicRMM16<string opstr, RegisterOperand RO,
306 InstrItinClass Itin = NoItinerary,
307 SDPatternOperator OpNode = null_frag> :
308 MicroMipsInst16<(outs RO:$dst), (ins RO:$rs, RO:$rt),
309 !strconcat(opstr, "\t$rt, $rs"),
310 [(set RO:$dst, (OpNode RO:$rs, RO:$rt))], Itin, FrmR> {
311 let isCommutable = 1;
312 let Constraints = "$rt = $dst";
313}
314
315class NotMM16<string opstr, RegisterOperand RO> :
316 MicroMipsInst16<(outs RO:$rt), (ins RO:$rs),
317 !strconcat(opstr, "\t$rt, $rs"),
318 [(set RO:$rt, (not RO:$rs))], NoItinerary, FrmR>;
319
Zoran Jovanovic9f997232014-11-05 17:38:31 +0000320class ShiftIMM16<string opstr, Operand ImmOpnd, RegisterOperand RO,
Zoran Jovanovic4a00fdc2014-10-23 10:42:01 +0000321 InstrItinClass Itin = NoItinerary> :
322 MicroMipsInst16<(outs RO:$rd), (ins RO:$rt, ImmOpnd:$shamt),
Zoran Jovanovic9f997232014-11-05 17:38:31 +0000323 !strconcat(opstr, "\t$rd, $rt, $shamt"), [], Itin, FrmR>;
Zoran Jovanovic4a00fdc2014-10-23 10:42:01 +0000324
Jozef Koleke8c9d1e2014-11-24 14:39:13 +0000325class LoadMM16<string opstr, DAGOperand RO, SDPatternOperator OpNode,
326 InstrItinClass Itin, Operand MemOpnd> :
327 MicroMipsInst16<(outs RO:$rt), (ins MemOpnd:$addr),
328 !strconcat(opstr, "\t$rt, $addr"), [], Itin, FrmI> {
Jozef Kolek315e7ec2014-11-26 18:56:38 +0000329 let DecoderMethod = "DecodeMemMMImm4";
Jozef Koleke8c9d1e2014-11-24 14:39:13 +0000330 let canFoldAsLoad = 1;
331 let mayLoad = 1;
332}
333
334class StoreMM16<string opstr, DAGOperand RTOpnd, DAGOperand RO,
335 SDPatternOperator OpNode, InstrItinClass Itin,
336 Operand MemOpnd> :
337 MicroMipsInst16<(outs), (ins RTOpnd:$rt, MemOpnd:$addr),
338 !strconcat(opstr, "\t$rt, $addr"), [], Itin, FrmI> {
Jozef Kolek315e7ec2014-11-26 18:56:38 +0000339 let DecoderMethod = "DecodeMemMMImm4";
Jozef Koleke8c9d1e2014-11-24 14:39:13 +0000340 let mayStore = 1;
341}
342
Jozef Kolek12c69822014-12-23 16:16:33 +0000343class LoadSPMM16<string opstr, DAGOperand RO, InstrItinClass Itin,
344 Operand MemOpnd> :
345 MicroMipsInst16<(outs RO:$rt), (ins MemOpnd:$offset),
346 !strconcat(opstr, "\t$rt, $offset"), [], Itin, FrmI> {
347 let DecoderMethod = "DecodeMemMMSPImm5Lsl2";
348 let canFoldAsLoad = 1;
349 let mayLoad = 1;
350}
351
352class StoreSPMM16<string opstr, DAGOperand RO, InstrItinClass Itin,
353 Operand MemOpnd> :
354 MicroMipsInst16<(outs), (ins RO:$rt, MemOpnd:$offset),
355 !strconcat(opstr, "\t$rt, $offset"), [], Itin, FrmI> {
356 let DecoderMethod = "DecodeMemMMSPImm5Lsl2";
357 let mayStore = 1;
358}
359
Jozef Koleke10a02e2015-01-28 17:27:26 +0000360class LoadGPMM16<string opstr, DAGOperand RO, InstrItinClass Itin,
361 Operand MemOpnd> :
362 MicroMipsInst16<(outs RO:$rt), (ins MemOpnd:$offset),
363 !strconcat(opstr, "\t$rt, $offset"), [], Itin, FrmI> {
364 let DecoderMethod = "DecodeMemMMGPImm7Lsl2";
365 let canFoldAsLoad = 1;
366 let mayLoad = 1;
367}
368
Zoran Jovanovicbac36192014-10-23 11:06:34 +0000369class AddImmUR2<string opstr, RegisterOperand RO> :
370 MicroMipsInst16<(outs RO:$rd), (ins RO:$rs, simm3_lsa2:$imm),
371 !strconcat(opstr, "\t$rd, $rs, $imm"),
372 [], NoItinerary, FrmR> {
373 let isCommutable = 1;
374}
375
Zoran Jovanovicb26f8892014-10-10 13:45:34 +0000376class AddImmUS5<string opstr, RegisterOperand RO> :
377 MicroMipsInst16<(outs RO:$dst), (ins RO:$rd, simm4:$imm),
378 !strconcat(opstr, "\t$rd, $imm"), [], NoItinerary, FrmR> {
379 let Constraints = "$rd = $dst";
Zoran Jovanovicb26f8892014-10-10 13:45:34 +0000380}
381
Zoran Jovanovic42b84442014-10-23 11:13:59 +0000382class AddImmUR1SP<string opstr, RegisterOperand RO> :
383 MicroMipsInst16<(outs RO:$rd), (ins uimm6_lsl2:$imm),
384 !strconcat(opstr, "\t$rd, $imm"), [], NoItinerary, FrmR>;
385
Zoran Jovanovic98bd58c2014-10-10 14:37:30 +0000386class AddImmUSP<string opstr> :
387 MicroMipsInst16<(outs), (ins simm9_addiusp:$imm),
388 !strconcat(opstr, "\t$imm"), [], NoItinerary, FrmI>;
389
Zoran Jovanoviccabf0f42014-04-03 12:47:34 +0000390class MoveFromHILOMM<string opstr, RegisterOperand RO, Register UseReg> :
391 MicroMipsInst16<(outs RO:$rd), (ins), !strconcat(opstr, "\t$rd"),
392 [], II_MFHI_MFLO, FrmR> {
393 let Uses = [UseReg];
394 let hasSideEffects = 0;
395}
396
Zoran Jovanovic87d13e52014-03-20 10:18:24 +0000397class MoveMM16<string opstr, RegisterOperand RO, bit isComm = 0,
398 InstrItinClass Itin = NoItinerary> :
399 MicroMipsInst16<(outs RO:$rd), (ins RO:$rs),
400 !strconcat(opstr, "\t$rd, $rs"), [], Itin, FrmR> {
401 let isCommutable = isComm;
402 let isReMaterializable = 1;
403}
404
Jozef Koleka330a472014-12-11 13:56:23 +0000405class LoadImmMM16<string opstr, Operand Od, RegisterOperand RO> :
Zoran Jovanovic9bda2f12014-10-23 10:59:24 +0000406 MicroMipsInst16<(outs RO:$rd), (ins Od:$imm),
407 !strconcat(opstr, "\t$rd, $imm"), [], NoItinerary, FrmI> {
408 let isReMaterializable = 1;
409}
410
Zoran Jovanovic87d13e52014-03-20 10:18:24 +0000411// 16-bit Jump and Link (Call)
412class JumpLinkRegMM16<string opstr, RegisterOperand RO> :
413 MicroMipsInst16<(outs), (ins RO:$rs), !strconcat(opstr, "\t$rs"),
Zoran Jovanovic5a8dffc2015-10-05 14:00:09 +0000414 [(MipsJmpLink RO:$rs)], II_JALR, FrmR>, PredicateControl {
Zoran Jovanovic87d13e52014-03-20 10:18:24 +0000415 let isCall = 1;
416 let hasDelaySlot = 1;
417 let Defs = [RA];
418}
419
Zoran Jovanovic95e14e72014-10-10 14:02:44 +0000420// 16-bit Jump Reg
421class JumpRegMM16<string opstr, RegisterOperand RO> :
422 MicroMipsInst16<(outs), (ins RO:$rs), !strconcat(opstr, "\t$rs"),
Daniel Sanders86cce702015-09-22 13:36:28 +0000423 [], II_JR, FrmR> {
Zoran Jovanovic95e14e72014-10-10 14:02:44 +0000424 let hasDelaySlot = 1;
425 let isBranch = 1;
426 let isIndirectBranch = 1;
427}
428
Zoran Jovanovicc74e3eb92014-09-12 14:29:54 +0000429// Base class for JRADDIUSP instruction.
430class JumpRAddiuStackMM16 :
431 MicroMipsInst16<(outs), (ins uimm5_lsl2:$imm), "jraddiusp\t$imm",
Daniel Sanders86cce702015-09-22 13:36:28 +0000432 [], II_JRADDIUSP, FrmR> {
Zoran Jovanovicc74e3eb92014-09-12 14:29:54 +0000433 let isTerminator = 1;
434 let isBarrier = 1;
Zoran Jovanovicc74e3eb92014-09-12 14:29:54 +0000435 let isBranch = 1;
436 let isIndirectBranch = 1;
437}
438
Zoran Jovanovic6097bad2014-10-10 13:22:28 +0000439// 16-bit Jump and Link (Call) - Short Delay Slot
440class JumpLinkRegSMM16<string opstr, RegisterOperand RO> :
441 MicroMipsInst16<(outs), (ins RO:$rs), !strconcat(opstr, "\t$rs"),
Daniel Sanders86cce702015-09-22 13:36:28 +0000442 [], II_JALRS, FrmR> {
Zoran Jovanovic6097bad2014-10-10 13:22:28 +0000443 let isCall = 1;
444 let hasDelaySlot = 1;
445 let Defs = [RA];
446}
447
Zoran Jovanovicb39a174f2014-10-10 13:31:18 +0000448// 16-bit Jump Register Compact - No delay slot
449class JumpRegCMM16<string opstr, RegisterOperand RO> :
450 MicroMipsInst16<(outs), (ins RO:$rs), !strconcat(opstr, "\t$rs"),
Daniel Sanders86cce702015-09-22 13:36:28 +0000451 [], II_JRC, FrmR> {
Zoran Jovanovicb39a174f2014-10-10 13:31:18 +0000452 let isTerminator = 1;
453 let isBarrier = 1;
454 let isBranch = 1;
455 let isIndirectBranch = 1;
456}
457
Jozef Kolek56a6a7d2014-11-27 18:18:42 +0000458// Break16 and Sdbbp16
459class BrkSdbbp16MM<string opstr> :
460 MicroMipsInst16<(outs), (ins uimm4:$code_),
461 !strconcat(opstr, "\t$code_"),
462 [], NoItinerary, FrmOther>;
463
Jozef Kolek9761e962015-01-12 12:03:34 +0000464class CBranchZeroMM<string opstr, DAGOperand opnd, RegisterOperand RO> :
465 MicroMipsInst16<(outs), (ins RO:$rs, opnd:$offset),
Daniel Sanders86cce702015-09-22 13:36:28 +0000466 !strconcat(opstr, "\t$rs, $offset"), [], II_BCCZ, FrmI> {
Jozef Kolek9761e962015-01-12 12:03:34 +0000467 let isBranch = 1;
468 let isTerminator = 1;
469 let hasDelaySlot = 1;
470 let Defs = [AT];
471}
472
Zoran Jovanovicac9ef122014-09-12 13:43:41 +0000473// MicroMIPS Jump and Link (Call) - Short Delay Slot
474let isCall = 1, hasDelaySlot = 1, Defs = [RA] in {
475 class JumpLinkMM<string opstr, DAGOperand opnd> :
476 InstSE<(outs), (ins opnd:$target), !strconcat(opstr, "\t$target"),
Daniel Sanders86cce702015-09-22 13:36:28 +0000477 [], II_JALS, FrmJ, opstr> {
Zoran Jovanovicac9ef122014-09-12 13:43:41 +0000478 let DecoderMethod = "DecodeJumpTargetMM";
479 }
480
481 class JumpLinkRegMM<string opstr, RegisterOperand RO>:
482 InstSE<(outs RO:$rd), (ins RO:$rs), !strconcat(opstr, "\t$rd, $rs"),
Daniel Sanders86cce702015-09-22 13:36:28 +0000483 [], II_JALRS, FrmR>;
Zoran Jovanoviced6dd6b2014-09-12 13:51:58 +0000484
485 class BranchCompareToZeroLinkMM<string opstr, DAGOperand opnd,
486 RegisterOperand RO> :
487 InstSE<(outs), (ins RO:$rs, opnd:$offset),
Daniel Sanders86cce702015-09-22 13:36:28 +0000488 !strconcat(opstr, "\t$rs, $offset"), [], II_BCCZALS, FrmI, opstr>;
Zoran Jovanovicac9ef122014-09-12 13:43:41 +0000489}
490
Jozef Kolek5f95dd22014-11-19 11:39:12 +0000491class LoadWordIndexedScaledMM<string opstr, RegisterOperand RO,
492 InstrItinClass Itin = NoItinerary,
493 SDPatternOperator OpNode = null_frag> :
494 InstSE<(outs RO:$rd), (ins PtrRC:$base, PtrRC:$index),
495 !strconcat(opstr, "\t$rd, ${index}(${base})"), [], Itin, FrmFI>;
496
Zoran Jovanovic6e6a2c92015-09-16 09:14:35 +0000497class PrefetchIndexed<string opstr> :
498 InstSE<(outs), (ins PtrRC:$base, PtrRC:$index, uimm5:$hint),
499 !strconcat(opstr, "\t$hint, ${index}(${base})"), [], NoItinerary, FrmOther>;
500
Jozef Kolek2c6d7322015-01-21 12:10:11 +0000501class AddImmUPC<string opstr, RegisterOperand RO> :
502 InstSE<(outs RO:$rs), (ins simm23_lsl2:$imm),
503 !strconcat(opstr, "\t$rs, $imm"), [], NoItinerary, FrmR>;
504
Zoran Jovanovica4c4b5f2014-11-19 16:44:02 +0000505/// A list of registers used by load/store multiple instructions.
506def RegListAsmOperand : AsmOperandClass {
507 let Name = "RegList";
508 let ParserMethod = "parseRegisterList";
509}
510
511def reglist : Operand<i32> {
512 let EncoderMethod = "getRegisterListOpValue";
513 let ParserMatchClass = RegListAsmOperand;
514 let PrintMethod = "printRegisterList";
515 let DecoderMethod = "DecodeRegListOperand";
516}
517
Zoran Jovanovicf9a02502014-11-27 18:28:59 +0000518def RegList16AsmOperand : AsmOperandClass {
519 let Name = "RegList16";
520 let ParserMethod = "parseRegisterList";
521 let PredicateMethod = "isRegList16";
522 let RenderMethod = "addRegListOperands";
523}
524
525def reglist16 : Operand<i32> {
526 let EncoderMethod = "getRegisterListOpValue16";
527 let DecoderMethod = "DecodeRegListOperand16";
528 let PrintMethod = "printRegisterList";
529 let ParserMatchClass = RegList16AsmOperand;
530}
531
Zoran Jovanovica4c4b5f2014-11-19 16:44:02 +0000532class StoreMultMM<string opstr,
533 InstrItinClass Itin = NoItinerary, ComplexPattern Addr = addr> :
534 InstSE<(outs), (ins reglist:$rt, mem_mm_12:$addr),
535 !strconcat(opstr, "\t$rt, $addr"), [], Itin, FrmI, opstr> {
536 let DecoderMethod = "DecodeMemMMImm12";
537 let mayStore = 1;
538}
539
540class LoadMultMM<string opstr,
541 InstrItinClass Itin = NoItinerary, ComplexPattern Addr = addr> :
542 InstSE<(outs reglist:$rt), (ins mem_mm_12:$addr),
543 !strconcat(opstr, "\t$rt, $addr"), [], Itin, FrmI, opstr> {
544 let DecoderMethod = "DecodeMemMMImm12";
545 let mayLoad = 1;
546}
547
Zoran Jovanovicf9a02502014-11-27 18:28:59 +0000548class StoreMultMM16<string opstr,
549 InstrItinClass Itin = NoItinerary,
550 ComplexPattern Addr = addr> :
551 MicroMipsInst16<(outs), (ins reglist16:$rt, mem_mm_4sp:$addr),
552 !strconcat(opstr, "\t$rt, $addr"), [], Itin, FrmI> {
Jozef Kolekd68d424a2015-02-10 12:41:13 +0000553 let DecoderMethod = "DecodeMemMMReglistImm4Lsl2";
Zoran Jovanovicf9a02502014-11-27 18:28:59 +0000554 let mayStore = 1;
555}
556
557class LoadMultMM16<string opstr,
558 InstrItinClass Itin = NoItinerary,
559 ComplexPattern Addr = addr> :
560 MicroMipsInst16<(outs reglist16:$rt), (ins mem_mm_4sp:$addr),
561 !strconcat(opstr, "\t$rt, $addr"), [], Itin, FrmI> {
Jozef Kolekd68d424a2015-02-10 12:41:13 +0000562 let DecoderMethod = "DecodeMemMMReglistImm4Lsl2";
Zoran Jovanovicf9a02502014-11-27 18:28:59 +0000563 let mayLoad = 1;
564}
565
Jozef Kolek5cfebdd2015-01-21 12:39:30 +0000566class UncondBranchMM16<string opstr> :
567 MicroMipsInst16<(outs), (ins brtarget10_mm:$offset),
568 !strconcat(opstr, "\t$offset"),
Daniel Sanders86cce702015-09-22 13:36:28 +0000569 [], II_B, FrmI> {
Jozef Kolek5cfebdd2015-01-21 12:39:30 +0000570 let isBranch = 1;
571 let isTerminator = 1;
572 let isBarrier = 1;
573 let hasDelaySlot = 1;
574 let Predicates = [RelocPIC, InMicroMips];
575 let Defs = [AT];
576}
577
Zoran Jovanovic592239d2014-10-21 08:44:58 +0000578def ADDU16_MM : ArithRMM16<"addu16", GPRMM16Opnd, 1, II_ADDU, add>,
Zoran Jovanovic6b28f092015-09-09 13:55:45 +0000579 ARITH_FM_MM16<0>, ISA_MICROMIPS_NOT_32R6_64R6;
580def AND16_MM : LogicRMM16<"and16", GPRMM16Opnd, II_AND, and>,
581 LOGIC_FM_MM16<0x2>, ISA_MICROMIPS_NOT_32R6_64R6;
582def ANDI16_MM : AndImmMM16<"andi16", GPRMM16Opnd, II_AND>, ANDI_FM_MM16<0x0b>,
583 ISA_MICROMIPS_NOT_32R6_64R6;
584def NOT16_MM : NotMM16<"not16", GPRMM16Opnd>, LOGIC_FM_MM16<0x0>,
585 ISA_MICROMIPS_NOT_32R6_64R6;
586def OR16_MM : LogicRMM16<"or16", GPRMM16Opnd, II_OR, or>, LOGIC_FM_MM16<0x3>,
587 ISA_MICROMIPS_NOT_32R6_64R6;
588def SLL16_MM : ShiftIMM16<"sll16", uimm3_shift, GPRMM16Opnd, II_SLL>,
589 SHIFT_FM_MM16<0>, ISA_MICROMIPS_NOT_32R6_64R6;
590def SRL16_MM : ShiftIMM16<"srl16", uimm3_shift, GPRMM16Opnd, II_SRL>,
591 SHIFT_FM_MM16<1>, ISA_MICROMIPS_NOT_32R6_64R6;
592
Zoran Jovanovic592239d2014-10-21 08:44:58 +0000593def SUBU16_MM : ArithRMM16<"subu16", GPRMM16Opnd, 0, II_SUBU, sub>,
Hrvoje Varga3a3c4b82015-10-15 08:39:07 +0000594 ARITH_FM_MM16<1>, ISA_MICROMIPS_NOT_32R6_64R6;
Zoran Jovanovic81ceebc2014-10-21 08:32:40 +0000595def XOR16_MM : LogicRMM16<"xor16", GPRMM16Opnd, II_XOR, xor>,
Hrvoje Varga3a3c4b82015-10-15 08:39:07 +0000596 LOGIC_FM_MM16<0x1>, ISA_MICROMIPS_NOT_32R6_64R6;
Jozef Koleke8c9d1e2014-11-24 14:39:13 +0000597def LBU16_MM : LoadMM16<"lbu16", GPRMM16Opnd, zextloadi8, II_LBU,
598 mem_mm_4>, LOAD_STORE_FM_MM16<0x02>;
599def LHU16_MM : LoadMM16<"lhu16", GPRMM16Opnd, zextloadi16, II_LHU,
600 mem_mm_4_lsl1>, LOAD_STORE_FM_MM16<0x0a>;
601def LW16_MM : LoadMM16<"lw16", GPRMM16Opnd, load, II_LW, mem_mm_4_lsl2>,
602 LOAD_STORE_FM_MM16<0x1a>;
603def SB16_MM : StoreMM16<"sb16", GPRMM16OpndZero, GPRMM16Opnd, truncstorei8,
604 II_SB, mem_mm_4>, LOAD_STORE_FM_MM16<0x22>;
605def SH16_MM : StoreMM16<"sh16", GPRMM16OpndZero, GPRMM16Opnd, truncstorei16,
606 II_SH, mem_mm_4_lsl1>,
607 LOAD_STORE_FM_MM16<0x2a>;
608def SW16_MM : StoreMM16<"sw16", GPRMM16OpndZero, GPRMM16Opnd, store, II_SW,
609 mem_mm_4_lsl2>, LOAD_STORE_FM_MM16<0x3a>;
Jozef Koleke10a02e2015-01-28 17:27:26 +0000610def LWGP_MM : LoadGPMM16<"lw", GPRMM16Opnd, II_LW, mem_mm_gp_imm7_lsl2>,
611 LOAD_GP_FM_MM16<0x19>;
Jozef Kolek12c69822014-12-23 16:16:33 +0000612def LWSP_MM : LoadSPMM16<"lw", GPR32Opnd, II_LW, mem_mm_sp_imm5_lsl2>,
613 LOAD_STORE_SP_FM_MM16<0x12>;
614def SWSP_MM : StoreSPMM16<"sw", GPR32Opnd, II_SW, mem_mm_sp_imm5_lsl2>,
615 LOAD_STORE_SP_FM_MM16<0x32>;
Zoran Jovanovic42b84442014-10-23 11:13:59 +0000616def ADDIUR1SP_MM : AddImmUR1SP<"addiur1sp", GPRMM16Opnd>, ADDIUR1SP_FM_MM16;
Zoran Jovanovicbac36192014-10-23 11:06:34 +0000617def ADDIUR2_MM : AddImmUR2<"addiur2", GPRMM16Opnd>, ADDIUR2_FM_MM16;
Zoran Jovanovicb26f8892014-10-10 13:45:34 +0000618def ADDIUS5_MM : AddImmUS5<"addius5", GPR32Opnd>, ADDIUS5_FM_MM16;
Zoran Jovanovic98bd58c2014-10-10 14:37:30 +0000619def ADDIUSP_MM : AddImmUSP<"addiusp">, ADDIUSP_FM_MM16;
Zoran Jovanoviccabf0f42014-04-03 12:47:34 +0000620def MFHI16_MM : MoveFromHILOMM<"mfhi", GPR32Opnd, AC0>, MFHILO_FM_MM16<0x10>;
621def MFLO16_MM : MoveFromHILOMM<"mflo", GPR32Opnd, AC0>, MFHILO_FM_MM16<0x12>;
Zoran Jovanovic87d13e52014-03-20 10:18:24 +0000622def MOVE16_MM : MoveMM16<"move", GPR32Opnd>, MOVE_FM_MM16<0x03>;
Zoran Jovanovic41688672015-02-10 16:36:20 +0000623def MOVEP_MM : MovePMM16<"movep", GPRMM16OpndMoveP>, MOVEP_FM_MM16;
Jozef Koleka330a472014-12-11 13:56:23 +0000624def LI16_MM : LoadImmMM16<"li16", li_simm7, GPRMM16Opnd>, LI_FM_MM16,
625 IsAsCheapAsAMove;
Zoran Jovanovic5a8dffc2015-10-05 14:00:09 +0000626def JALR16_MM : JumpLinkRegMM16<"jalr", GPR32Opnd>, JALR_FM_MM16<0x0e>,
627 ISA_MICROMIPS32_NOT_MIPS32R6;
Zoran Jovanovic6097bad2014-10-10 13:22:28 +0000628def JALRS16_MM : JumpLinkRegSMM16<"jalrs16", GPR32Opnd>, JALR_FM_MM16<0x0f>;
Zoran Jovanovicb39a174f2014-10-10 13:31:18 +0000629def JRC16_MM : JumpRegCMM16<"jrc", GPR32Opnd>, JALR_FM_MM16<0x0d>;
Zoran Jovanovicc74e3eb92014-09-12 14:29:54 +0000630def JRADDIUSP : JumpRAddiuStackMM16, JRADDIUSP_FM_MM16<0x18>;
Zoran Jovanovic95e14e72014-10-10 14:02:44 +0000631def JR16_MM : JumpRegMM16<"jr16", GPR32Opnd>, JALR_FM_MM16<0x0c>;
Jozef Kolek9761e962015-01-12 12:03:34 +0000632def BEQZ16_MM : CBranchZeroMM<"beqz16", brtarget7_mm, GPRMM16Opnd>,
633 BEQNEZ_FM_MM16<0x23>;
634def BNEZ16_MM : CBranchZeroMM<"bnez16", brtarget7_mm, GPRMM16Opnd>,
635 BEQNEZ_FM_MM16<0x2b>;
Jozef Kolek5cfebdd2015-01-21 12:39:30 +0000636def B16_MM : UncondBranchMM16<"b16">, B16_FM;
Hrvoje Varga3a3c4b82015-10-15 08:39:07 +0000637def BREAK16_MM : BrkSdbbp16MM<"break16">, BRKSDBBP16_FM_MM<0x28>,
638 ISA_MICROMIPS_NOT_32R6_64R6;
639def SDBBP16_MM : BrkSdbbp16MM<"sdbbp16">, BRKSDBBP16_FM_MM<0x2C>,
640 ISA_MICROMIPS_NOT_32R6_64R6;
Zoran Jovanovic87d13e52014-03-20 10:18:24 +0000641
Zlatko Buljan797c2ae2015-11-12 13:21:33 +0000642let DecoderNamespace = "MicroMips" in {
643 /// Load and Store Instructions - multiple
644 def SWM16_MM : StoreMultMM16<"swm16">, LWM_FM_MM16<0x5>,
645 ISA_MICROMIPS32_NOT_MIPS32R6;
646 def LWM16_MM : LoadMultMM16<"lwm16">, LWM_FM_MM16<0x4>,
647 ISA_MICROMIPS32_NOT_MIPS32R6;
648}
649
Zoran Jovanovica0f53282014-03-20 10:41:37 +0000650class WaitMM<string opstr> :
651 InstSE<(outs), (ins uimm10:$code_), !strconcat(opstr, "\t$code_"), [],
652 NoItinerary, FrmOther, opstr>;
653
Akira Hatanakaa43b56d2013-08-20 20:46:51 +0000654let DecoderNamespace = "MicroMips", Predicates = [InMicroMips] in {
Zoran Jovanovic73ff9482014-08-14 12:09:10 +0000655 /// Compact Branch Instructions
656 def BEQZC_MM : CompactBranchMM<"beqzc", brtarget_mm, seteq, GPR32Opnd>,
657 COMPACT_BRANCH_FM_MM<0x7>;
658 def BNEZC_MM : CompactBranchMM<"bnezc", brtarget_mm, setne, GPR32Opnd>,
659 COMPACT_BRANCH_FM_MM<0x5>;
660
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000661 /// Arithmetic Instructions (ALU Immediate)
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +0000662 def ADDiu_MM : MMRel, ArithLogicI<"addiu", simm16, GPR32Opnd>,
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000663 ADDI_FM_MM<0xc>;
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +0000664 def ADDi_MM : MMRel, ArithLogicI<"addi", simm16, GPR32Opnd>,
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000665 ADDI_FM_MM<0x4>;
Vasileios Kalintiris36901dd2016-03-01 20:25:43 +0000666 def SLTi_MM : MMRel, SetCC_I<"slti", setlt, simm16, immSExt16, GPR32Opnd>,
667 SLTI_FM_MM<0x24>;
668 def SLTiu_MM : MMRel, SetCC_I<"sltiu", setult, simm16, immSExt16, GPR32Opnd>,
669 SLTI_FM_MM<0x2c>;
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +0000670 def ANDi_MM : MMRel, ArithLogicI<"andi", uimm16, GPR32Opnd>,
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000671 ADDI_FM_MM<0x34>;
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +0000672 def ORi_MM : MMRel, ArithLogicI<"ori", uimm16, GPR32Opnd>,
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000673 ADDI_FM_MM<0x14>;
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +0000674 def XORi_MM : MMRel, ArithLogicI<"xori", uimm16, GPR32Opnd>,
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000675 ADDI_FM_MM<0x1c>;
Daniel Sandersf8bb23e2016-02-01 15:13:31 +0000676 def LUi_MM : MMRel, LoadUpper<"lui", GPR32Opnd, uimm16_relaxed>, LUI_FM_MM;
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000677
Zoran Jovanovicbd28c372013-12-25 10:14:07 +0000678 def LEA_ADDiu_MM : MMRel, EffectiveAddress<"addiu", GPR32Opnd>,
679 LW_FM_MM<0xc>;
680
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000681 /// Arithmetic Instructions (3-Operand, R-Type)
Jozef Kolekc9258082015-03-04 15:47:42 +0000682 def ADDu_MM : MMRel, ArithLogicR<"addu", GPR32Opnd, 1, II_ADDU, add>,
683 ADD_FM_MM<0, 0x150>;
684 def SUBu_MM : MMRel, ArithLogicR<"subu", GPR32Opnd, 0, II_SUBU, sub>,
685 ADD_FM_MM<0, 0x1d0>;
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +0000686 def MUL_MM : MMRel, ArithLogicR<"mul", GPR32Opnd>, ADD_FM_MM<0, 0x210>;
687 def ADD_MM : MMRel, ArithLogicR<"add", GPR32Opnd>, ADD_FM_MM<0, 0x110>;
688 def SUB_MM : MMRel, ArithLogicR<"sub", GPR32Opnd>, ADD_FM_MM<0, 0x190>;
Vasileios Kalintiris36901dd2016-03-01 20:25:43 +0000689 def SLT_MM : MMRel, SetCC_R<"slt", setlt, GPR32Opnd>, ADD_FM_MM<0, 0x350>;
690 def SLTu_MM : MMRel, SetCC_R<"sltu", setult, GPR32Opnd>,
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000691 ADD_FM_MM<0, 0x390>;
Daniel Sanders4aefdc72014-01-16 17:13:57 +0000692 def AND_MM : MMRel, ArithLogicR<"and", GPR32Opnd, 1, II_AND, and>,
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000693 ADD_FM_MM<0, 0x250>;
Daniel Sanders4aefdc72014-01-16 17:13:57 +0000694 def OR_MM : MMRel, ArithLogicR<"or", GPR32Opnd, 1, II_OR, or>,
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000695 ADD_FM_MM<0, 0x290>;
Daniel Sanders4aefdc72014-01-16 17:13:57 +0000696 def XOR_MM : MMRel, ArithLogicR<"xor", GPR32Opnd, 1, II_XOR, xor>,
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000697 ADD_FM_MM<0, 0x310>;
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +0000698 def NOR_MM : MMRel, LogicNOR<"nor", GPR32Opnd>, ADD_FM_MM<0, 0x2d0>;
Daniel Sanderse95a1372014-01-17 14:32:41 +0000699 def MULT_MM : MMRel, Mult<"mult", II_MULT, GPR32Opnd, [HI0, LO0]>,
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000700 MULT_FM_MM<0x22c>;
Daniel Sanderse95a1372014-01-17 14:32:41 +0000701 def MULTu_MM : MMRel, Mult<"multu", II_MULTU, GPR32Opnd, [HI0, LO0]>,
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000702 MULT_FM_MM<0x26c>;
Daniel Sandersc7a9f8d2014-01-17 14:48:06 +0000703 def SDIV_MM : MMRel, Div<"div", II_DIV, GPR32Opnd, [HI0, LO0]>,
Zoran Jovanovic3671a542013-09-14 07:15:21 +0000704 MULT_FM_MM<0x2ac>;
Daniel Sandersc7a9f8d2014-01-17 14:48:06 +0000705 def UDIV_MM : MMRel, Div<"divu", II_DIVU, GPR32Opnd, [HI0, LO0]>,
Zoran Jovanovic3671a542013-09-14 07:15:21 +0000706 MULT_FM_MM<0x2ec>;
Akira Hatanakacd9b74a2013-04-25 01:11:15 +0000707
Jozef Kolek2c6d7322015-01-21 12:10:11 +0000708 /// Arithmetic Instructions with PC and Immediate
709 def ADDIUPC_MM : AddImmUPC<"addiupc", GPRMM16Opnd>, ADDIUPC_FM_MM;
710
Akira Hatanakacd9b74a2013-04-25 01:11:15 +0000711 /// Shift Instructions
Daniel Sanders980589a2014-01-16 14:27:20 +0000712 def SLL_MM : MMRel, shift_rotate_imm<"sll", uimm5, GPR32Opnd, II_SLL>,
Akira Hatanakacd9b74a2013-04-25 01:11:15 +0000713 SRA_FM_MM<0, 0>;
Daniel Sanders980589a2014-01-16 14:27:20 +0000714 def SRL_MM : MMRel, shift_rotate_imm<"srl", uimm5, GPR32Opnd, II_SRL>,
Akira Hatanakacd9b74a2013-04-25 01:11:15 +0000715 SRA_FM_MM<0x40, 0>;
Daniel Sanders980589a2014-01-16 14:27:20 +0000716 def SRA_MM : MMRel, shift_rotate_imm<"sra", uimm5, GPR32Opnd, II_SRA>,
Akira Hatanakacd9b74a2013-04-25 01:11:15 +0000717 SRA_FM_MM<0x80, 0>;
Daniel Sanders980589a2014-01-16 14:27:20 +0000718 def SLLV_MM : MMRel, shift_rotate_reg<"sllv", GPR32Opnd, II_SLLV>,
Akira Hatanakacd9b74a2013-04-25 01:11:15 +0000719 SRLV_FM_MM<0x10, 0>;
Daniel Sanders980589a2014-01-16 14:27:20 +0000720 def SRLV_MM : MMRel, shift_rotate_reg<"srlv", GPR32Opnd, II_SRLV>,
Akira Hatanakacd9b74a2013-04-25 01:11:15 +0000721 SRLV_FM_MM<0x50, 0>;
Daniel Sanders980589a2014-01-16 14:27:20 +0000722 def SRAV_MM : MMRel, shift_rotate_reg<"srav", GPR32Opnd, II_SRAV>,
Akira Hatanakacd9b74a2013-04-25 01:11:15 +0000723 SRLV_FM_MM<0x90, 0>;
Daniel Sanders980589a2014-01-16 14:27:20 +0000724 def ROTR_MM : MMRel, shift_rotate_imm<"rotr", uimm5, GPR32Opnd, II_ROTR>,
Akira Hatanakacd9b74a2013-04-25 01:11:15 +0000725 SRA_FM_MM<0xc0, 0>;
Daniel Sanders980589a2014-01-16 14:27:20 +0000726 def ROTRV_MM : MMRel, shift_rotate_reg<"rotrv", GPR32Opnd, II_ROTRV>,
Akira Hatanakacd9b74a2013-04-25 01:11:15 +0000727 SRLV_FM_MM<0xd0, 0>;
Akira Hatanakaf0aa6c92013-04-25 01:21:25 +0000728
729 /// Load and Store Instructions - aligned
Vladimir Medicdde3d582013-09-06 12:30:36 +0000730 let DecoderMethod = "DecodeMemMMImm16" in {
731 def LB_MM : Load<"lb", GPR32Opnd>, MMRel, LW_FM_MM<0x7>;
732 def LBu_MM : Load<"lbu", GPR32Opnd>, MMRel, LW_FM_MM<0x5>;
Zlatko Buljan48f1f392015-12-09 13:07:45 +0000733 def LH_MM : Load<"lh", GPR32Opnd>, MMRel, LW_FM_MM<0xf>;
734 def LHu_MM : Load<"lhu", GPR32Opnd>, MMRel, LW_FM_MM<0xd>;
Vladimir Medicdde3d582013-09-06 12:30:36 +0000735 def LW_MM : Load<"lw", GPR32Opnd>, MMRel, LW_FM_MM<0x3f>;
736 def SB_MM : Store<"sb", GPR32Opnd>, MMRel, LW_FM_MM<0x6>;
737 def SH_MM : Store<"sh", GPR32Opnd>, MMRel, LW_FM_MM<0xe>;
738 def SW_MM : Store<"sw", GPR32Opnd>, MMRel, LW_FM_MM<0x3e>;
739 }
Jack Carter97700972013-08-13 20:19:16 +0000740
Zoran Jovanovic6e6a2c92015-09-16 09:14:35 +0000741 let DecoderMethod = "DecodeMemMMImm9" in {
742 def LBE_MM : Load<"lbe", GPR32Opnd>, POOL32C_LHUE_FM_MM<0x18, 0x6, 0x4>;
743 def LBuE_MM : Load<"lbue", GPR32Opnd>, POOL32C_LHUE_FM_MM<0x18, 0x6, 0x0>;
Zlatko Buljan48f1f392015-12-09 13:07:45 +0000744 def LHE_MM : Load<"lhe", GPR32Opnd>, POOL32C_LHUE_FM_MM<0x18, 0x6, 0x5>;
745 def LHuE_MM : Load<"lhue", GPR32Opnd>, POOL32C_LHUE_FM_MM<0x18, 0x6, 0x1>;
Zoran Jovanovic6e6a2c92015-09-16 09:14:35 +0000746 def LWE_MM : Load<"lwe", GPR32Opnd>, POOL32C_LHUE_FM_MM<0x18, 0x6, 0x7>;
747 def SBE_MM : Store<"sbe", GPR32Opnd>, POOL32C_LHUE_FM_MM<0x18, 0xa, 0x4>;
748 def SHE_MM : Store<"she", GPR32Opnd>, POOL32C_LHUE_FM_MM<0x18, 0xa, 0x5>;
749 def SWE_MM : StoreMemory<"swe", GPR32Opnd, mem_simm9gpr>,
750 POOL32C_LHUE_FM_MM<0x18, 0xa, 0x7>;
751 }
752
Jozef Kolek5f95dd22014-11-19 11:39:12 +0000753 def LWXS_MM : LoadWordIndexedScaledMM<"lwxs", GPR32Opnd>, LWXS_FM_MM<0x118>;
754
Daniel Sanders0b385ac2014-01-21 15:21:14 +0000755 def LWU_MM : LoadMM<"lwu", GPR32Opnd, zextloadi32, II_LWU>, LL_FM_MM<0xe>;
Zoran Jovanovicd4cb61c2014-01-15 13:01:18 +0000756
Jack Carter97700972013-08-13 20:19:16 +0000757 /// Load and Store Instructions - unaligned
Akira Hatanakaa43b56d2013-08-20 20:46:51 +0000758 def LWL_MM : LoadLeftRightMM<"lwl", MipsLWL, GPR32Opnd, mem_mm_12>,
759 LWL_FM_MM<0x0>;
760 def LWR_MM : LoadLeftRightMM<"lwr", MipsLWR, GPR32Opnd, mem_mm_12>,
761 LWL_FM_MM<0x1>;
762 def SWL_MM : StoreLeftRightMM<"swl", MipsSWL, GPR32Opnd, mem_mm_12>,
763 LWL_FM_MM<0x8>;
764 def SWR_MM : StoreLeftRightMM<"swr", MipsSWR, GPR32Opnd, mem_mm_12>,
765 LWL_FM_MM<0x9>;
Hrvoje Vargaa766eff2015-10-15 07:23:06 +0000766 let DecoderMethod = "DecodeMemMMImm9" in {
767 def LWLE_MM : LoadLeftRightMM<"lwle", MipsLWL, GPR32Opnd, mem_mm_12>,
768 POOL32C_STEVA_LDEVA_FM_MM<0x6, 0x2>;
769 def LWRE_MM : LoadLeftRightMM<"lwre", MipsLWR, GPR32Opnd, mem_mm_12>,
770 POOL32C_STEVA_LDEVA_FM_MM<0x6, 0x3>;
771 def SWLE_MM : StoreLeftRightMM<"swle", MipsSWL, GPR32Opnd, mem_mm_12>,
772 POOL32C_STEVA_LDEVA_FM_MM<0xa, 0x0>;
773 def SWRE_MM : StoreLeftRightMM<"swre", MipsSWR, GPR32Opnd, mem_mm_12>,
774 POOL32C_STEVA_LDEVA_FM_MM<0xa, 0x1>, ISA_MIPS1_NOT_32R6_64R6;
775 }
Vladimir Medice0fbb442013-09-06 12:41:17 +0000776
Zoran Jovanovica4c4b5f2014-11-19 16:44:02 +0000777 /// Load and Store Instructions - multiple
778 def SWM32_MM : StoreMultMM<"swm32">, LWM_FM_MM<0xd>;
779 def LWM32_MM : LoadMultMM<"lwm32">, LWM_FM_MM<0x5>;
780
Zoran Jovanovic2deca342014-12-16 14:59:10 +0000781 /// Load and Store Pair Instructions
782 def SWP_MM : StorePairMM<"swp">, LWM_FM_MM<0x9>;
783 def LWP_MM : LoadPairMM<"lwp">, LWM_FM_MM<0x1>;
784
Zoran Jovanovic14c567b2015-01-28 21:52:27 +0000785 /// Load and Store multiple pseudo Instructions
786 class LoadWordMultMM<string instr_asm > :
787 MipsAsmPseudoInst<(outs reglist:$rt), (ins mem_mm_12:$addr),
788 !strconcat(instr_asm, "\t$rt, $addr")> ;
789
790 class StoreWordMultMM<string instr_asm > :
791 MipsAsmPseudoInst<(outs), (ins reglist:$rt, mem_mm_12:$addr),
792 !strconcat(instr_asm, "\t$rt, $addr")> ;
793
794
795 def SWM_MM : StoreWordMultMM<"swm">;
796 def LWM_MM : LoadWordMultMM<"lwm">;
797
Vladimir Medice0fbb442013-09-06 12:41:17 +0000798 /// Move Conditional
799 def MOVZ_I_MM : MMRel, CMov_I_I_FT<"movz", GPR32Opnd, GPR32Opnd,
800 NoItinerary>, ADD_FM_MM<0, 0x58>;
801 def MOVN_I_MM : MMRel, CMov_I_I_FT<"movn", GPR32Opnd, GPR32Opnd,
802 NoItinerary>, ADD_FM_MM<0, 0x18>;
Daniel Sanders4aefdc72014-01-16 17:13:57 +0000803 def MOVT_I_MM : MMRel, CMov_F_I_FT<"movt", GPR32Opnd, II_MOVT>,
Vladimir Medice0fbb442013-09-06 12:41:17 +0000804 CMov_F_I_FM_MM<0x25>;
Daniel Sanders4aefdc72014-01-16 17:13:57 +0000805 def MOVF_I_MM : MMRel, CMov_F_I_FT<"movf", GPR32Opnd, II_MOVF>,
Vladimir Medice0fbb442013-09-06 12:41:17 +0000806 CMov_F_I_FM_MM<0x5>;
Vladimir Medic457ba562013-09-06 12:53:21 +0000807
808 /// Move to/from HI/LO
809 def MTHI_MM : MMRel, MoveToLOHI<"mthi", GPR32Opnd, [HI0]>,
810 MTLO_FM_MM<0x0b5>;
811 def MTLO_MM : MMRel, MoveToLOHI<"mtlo", GPR32Opnd, [LO0]>,
812 MTLO_FM_MM<0x0f5>;
Akira Hatanaka16048332013-10-07 18:49:46 +0000813 def MFHI_MM : MMRel, MoveFromLOHI<"mfhi", GPR32Opnd, AC0>,
Vladimir Medic457ba562013-09-06 12:53:21 +0000814 MFLO_FM_MM<0x035>;
Akira Hatanaka16048332013-10-07 18:49:46 +0000815 def MFLO_MM : MMRel, MoveFromLOHI<"mflo", GPR32Opnd, AC0>,
Vladimir Medic457ba562013-09-06 12:53:21 +0000816 MFLO_FM_MM<0x075>;
Vladimir Medicb936da12013-09-06 13:08:00 +0000817
818 /// Multiply Add/Sub Instructions
Daniel Sanderse95a1372014-01-17 14:32:41 +0000819 def MADD_MM : MMRel, MArithR<"madd", II_MADD, 1>, MULT_FM_MM<0x32c>;
820 def MADDU_MM : MMRel, MArithR<"maddu", II_MADDU, 1>, MULT_FM_MM<0x36c>;
821 def MSUB_MM : MMRel, MArithR<"msub", II_MSUB>, MULT_FM_MM<0x3ac>;
822 def MSUBU_MM : MMRel, MArithR<"msubu", II_MSUBU>, MULT_FM_MM<0x3ec>;
Zoran Jovanovicab852782013-09-14 06:49:25 +0000823
824 /// Count Leading
Daniel Sanders070fd1c2014-05-12 12:41:59 +0000825 def CLZ_MM : MMRel, CountLeading0<"clz", GPR32Opnd>, CLO_FM_MM<0x16c>,
826 ISA_MIPS32;
827 def CLO_MM : MMRel, CountLeading1<"clo", GPR32Opnd>, CLO_FM_MM<0x12c>,
828 ISA_MIPS32;
Zoran Jovanovicab852782013-09-14 06:49:25 +0000829
830 /// Sign Ext In Register Instructions.
Daniel Sandersfcea8102014-05-12 12:28:15 +0000831 def SEB_MM : MMRel, SignExtInReg<"seb", i8, GPR32Opnd, II_SEB>,
832 SEB_FM_MM<0x0ac>, ISA_MIPS32R2;
833 def SEH_MM : MMRel, SignExtInReg<"seh", i16, GPR32Opnd, II_SEH>,
834 SEB_FM_MM<0x0ec>, ISA_MIPS32R2;
Zoran Jovanovicab852782013-09-14 06:49:25 +0000835
836 /// Word Swap Bytes Within Halfwords
Daniel Sanders254f3872015-09-22 10:01:13 +0000837 def WSBH_MM : MMRel, SubwordSwap<"wsbh", GPR32Opnd, II_WSBH>,
838 SEB_FM_MM<0x1ec>, ISA_MIPS32R2;
Zlatko Buljan5da2f6c2015-12-21 13:08:58 +0000839 // TODO: Add '0 < pos+size <= 32' constraint check to ext instruction
Daniel Sanders611eb822016-02-29 15:26:54 +0000840 def EXT_MM : MMRel, ExtBase<"ext", GPR32Opnd, uimm5, uimm5_plus1, immZExt5,
841 immZExt5Plus1, MipsExt>, EXT_FM_MM<0x2c>;
Hrvoje Varga46458d02016-02-25 12:53:29 +0000842 def INS_MM : MMRel, InsBase<"ins", GPR32Opnd, uimm5, uimm5_inssize_plus1,
Daniel Sanders611eb822016-02-29 15:26:54 +0000843 MipsIns>, EXT_FM_MM<0x0c>;
Zoran Jovanovic507e0842013-10-29 16:38:59 +0000844
845 /// Jump Instructions
846 let DecoderMethod = "DecodeJumpTargetMM" in {
847 def J_MM : MMRel, JumpFJ<jmptarget_mm, "j", br, bb, "j">,
848 J_FM_MM<0x35>;
849 def JAL_MM : MMRel, JumpLink<"jal", calltarget_mm>, J_FM_MM<0x3d>;
Jozef Kolek1fd65482015-02-18 17:15:48 +0000850 def JALX_MM : MMRel, JumpLink<"jalx", calltarget>, J_FM_MM<0x3c>;
Zoran Jovanovic507e0842013-10-29 16:38:59 +0000851 }
852 def JR_MM : MMRel, IndirectBranch<"jr", GPR32Opnd>, JR_FM_MM<0x3c>;
Zoran Jovanovic87d13e52014-03-20 10:18:24 +0000853 def JALR_MM : JumpLinkReg<"jalr", GPR32Opnd>, JALR_FM_MM<0x03c>;
Zoran Jovanovic8a80aa72013-11-04 14:53:22 +0000854
Zoran Jovanovicac9ef122014-09-12 13:43:41 +0000855 /// Jump Instructions - Short Delay Slot
856 def JALS_MM : JumpLinkMM<"jals", calltarget_mm>, J_FM_MM<0x1d>;
857 def JALRS_MM : JumpLinkRegMM<"jalrs", GPR32Opnd>, JALR_FM_MM<0x13c>;
858
Zoran Jovanovic8a80aa72013-11-04 14:53:22 +0000859 /// Branch Instructions
860 def BEQ_MM : MMRel, CBranch<"beq", brtarget_mm, seteq, GPR32Opnd>,
861 BEQ_FM_MM<0x25>;
862 def BNE_MM : MMRel, CBranch<"bne", brtarget_mm, setne, GPR32Opnd>,
863 BEQ_FM_MM<0x2d>;
864 def BGEZ_MM : MMRel, CBranchZero<"bgez", brtarget_mm, setge, GPR32Opnd>,
865 BGEZ_FM_MM<0x2>;
866 def BGTZ_MM : MMRel, CBranchZero<"bgtz", brtarget_mm, setgt, GPR32Opnd>,
867 BGEZ_FM_MM<0x6>;
868 def BLEZ_MM : MMRel, CBranchZero<"blez", brtarget_mm, setle, GPR32Opnd>,
869 BGEZ_FM_MM<0x4>;
870 def BLTZ_MM : MMRel, CBranchZero<"bltz", brtarget_mm, setlt, GPR32Opnd>,
871 BGEZ_FM_MM<0x0>;
872 def BGEZAL_MM : MMRel, BGEZAL_FT<"bgezal", brtarget_mm, GPR32Opnd>,
873 BGEZAL_FM_MM<0x03>;
874 def BLTZAL_MM : MMRel, BGEZAL_FT<"bltzal", brtarget_mm, GPR32Opnd>,
875 BGEZAL_FM_MM<0x01>;
Zoran Jovanovicc18b6d12013-11-07 14:35:24 +0000876
Zoran Jovanoviced6dd6b2014-09-12 13:51:58 +0000877 /// Branch Instructions - Short Delay Slot
878 def BGEZALS_MM : BranchCompareToZeroLinkMM<"bgezals", brtarget_mm,
879 GPR32Opnd>, BGEZAL_FM_MM<0x13>;
880 def BLTZALS_MM : BranchCompareToZeroLinkMM<"bltzals", brtarget_mm,
881 GPR32Opnd>, BGEZAL_FM_MM<0x11>;
882
Zoran Jovanovic8e918c32013-12-19 16:25:00 +0000883 /// Control Instructions
884 def SYNC_MM : MMRel, SYNC_FT<"sync">, SYNC_FM_MM;
885 def BREAK_MM : MMRel, BRK_FT<"break">, BRK_FM_MM;
Daniel Sanders03a8d2f2016-02-29 16:06:38 +0000886 def SYSCALL_MM : MMRel, SYS_FT<"syscall", uimm10>, SYS_FM_MM;
Zoran Jovanovica0f53282014-03-20 10:41:37 +0000887 def WAIT_MM : WaitMM<"wait">, WAIT_FM_MM;
Zoran Jovanovic8e918c32013-12-19 16:25:00 +0000888 def ERET_MM : MMRel, ER_FT<"eret">, ER_FM_MM<0x3cd>;
889 def DERET_MM : MMRel, ER_FT<"deret">, ER_FM_MM<0x38d>;
Daniel Sanders387fc152014-05-13 11:45:36 +0000890 def EI_MM : MMRel, DEI_FT<"ei", GPR32Opnd>, EI_FM_MM<0x15d>,
891 ISA_MIPS32R2;
892 def DI_MM : MMRel, DEI_FT<"di", GPR32Opnd>, EI_FM_MM<0x11d>,
893 ISA_MIPS32R2;
Zoran Jovanovic8e918c32013-12-19 16:25:00 +0000894
Zoran Jovanovicc18b6d12013-11-07 14:35:24 +0000895 /// Trap Instructions
Daniel Sandersf8bb23e2016-02-01 15:13:31 +0000896 def TEQ_MM : MMRel, TEQ_FT<"teq", GPR32Opnd, uimm4>, TEQ_FM_MM<0x0>;
897 def TGE_MM : MMRel, TEQ_FT<"tge", GPR32Opnd, uimm4>, TEQ_FM_MM<0x08>;
898 def TGEU_MM : MMRel, TEQ_FT<"tgeu", GPR32Opnd, uimm4>, TEQ_FM_MM<0x10>;
899 def TLT_MM : MMRel, TEQ_FT<"tlt", GPR32Opnd, uimm4>, TEQ_FM_MM<0x20>;
900 def TLTU_MM : MMRel, TEQ_FT<"tltu", GPR32Opnd, uimm4>, TEQ_FM_MM<0x28>;
901 def TNE_MM : MMRel, TEQ_FT<"tne", GPR32Opnd, uimm4>, TEQ_FM_MM<0x30>;
Zoran Jovanovicccb70ca2013-11-13 13:15:03 +0000902
903 def TEQI_MM : MMRel, TEQI_FT<"teqi", GPR32Opnd>, TEQI_FM_MM<0x0e>;
904 def TGEI_MM : MMRel, TEQI_FT<"tgei", GPR32Opnd>, TEQI_FM_MM<0x09>;
905 def TGEIU_MM : MMRel, TEQI_FT<"tgeiu", GPR32Opnd>, TEQI_FM_MM<0x0b>;
906 def TLTI_MM : MMRel, TEQI_FT<"tlti", GPR32Opnd>, TEQI_FM_MM<0x08>;
907 def TLTIU_MM : MMRel, TEQI_FT<"tltiu", GPR32Opnd>, TEQI_FM_MM<0x0a>;
908 def TNEI_MM : MMRel, TEQI_FT<"tnei", GPR32Opnd>, TEQI_FM_MM<0x0c>;
Zoran Jovanovicff9d5f32013-12-19 16:12:56 +0000909
910 /// Load-linked, Store-conditional
911 def LL_MM : LLBaseMM<"ll", GPR32Opnd>, LL_FM_MM<0x3>;
912 def SC_MM : SCBaseMM<"sc", GPR32Opnd>, LL_FM_MM<0xb>;
Zoran Jovanovic4e7ac4a2014-09-12 13:33:33 +0000913
Hrvoje Varga3ef4dd72015-10-15 08:11:50 +0000914 def LLE_MM : LLEBaseMM<"lle", GPR32Opnd>, LLE_FM_MM<0x6>;
915 def SCE_MM : SCEBaseMM<"sce", GPR32Opnd>, LLE_FM_MM<0xA>;
916
Jozef Kolekab6d1cc2014-12-23 19:55:34 +0000917 let DecoderMethod = "DecodeCacheOpMM" in {
918 def CACHE_MM : MMRel, CacheOp<"cache", mem_mm_12>,
919 CACHE_PREF_FM_MM<0x08, 0x6>;
920 def PREF_MM : MMRel, CacheOp<"pref", mem_mm_12>,
921 CACHE_PREF_FM_MM<0x18, 0x2>;
922 }
Zoran Jovanovicd9790792015-09-09 09:10:46 +0000923
924 let DecoderMethod = "DecodePrefeOpMM" in {
925 def PREFE_MM : MMRel, CacheOp<"prefe", mem_mm_9>,
926 CACHE_PREFE_FM_MM<0x18, 0x2>;
927 def CACHEE_MM : MMRel, CacheOp<"cachee", mem_mm_9>,
928 CACHE_PREFE_FM_MM<0x18, 0x3>;
929 }
Jozef Kolekab6d1cc2014-12-23 19:55:34 +0000930 def SSNOP_MM : MMRel, Barrier<"ssnop">, BARRIER_FM_MM<0x1>;
931 def EHB_MM : MMRel, Barrier<"ehb">, BARRIER_FM_MM<0x3>;
932 def PAUSE_MM : MMRel, Barrier<"pause">, BARRIER_FM_MM<0x5>;
933
Zoran Jovanovic4e7ac4a2014-09-12 13:33:33 +0000934 def TLBP_MM : MMRel, TLB<"tlbp">, COP0_TLB_FM_MM<0x0d>;
935 def TLBR_MM : MMRel, TLB<"tlbr">, COP0_TLB_FM_MM<0x4d>;
936 def TLBWI_MM : MMRel, TLB<"tlbwi">, COP0_TLB_FM_MM<0x8d>;
937 def TLBWR_MM : MMRel, TLB<"tlbwr">, COP0_TLB_FM_MM<0xcd>;
Jozef Kolekdc62fc42014-11-19 11:25:50 +0000938
Daniel Sanders03a8d2f2016-02-29 16:06:38 +0000939 def SDBBP_MM : MMRel, SYS_FT<"sdbbp", uimm10>, SDBBP_FM_MM;
Zoran Jovanovic6e6a2c92015-09-16 09:14:35 +0000940
941 def PREFX_MM : PrefetchIndexed<"prefx">, POOL32F_PREFX_FM_MM<0x15, 0x1A0>;
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000942}
Zoran Jovanovica0f53282014-03-20 10:41:37 +0000943
Hrvoje Varga18148672015-10-28 11:04:29 +0000944let DecoderNamespace = "MicroMips" in {
945 def RDHWR_MM : MMRel, R6MMR6Rel, ReadHardware<GPR32Opnd, HWRegsOpnd>,
946 RDHWR_FM_MM, ISA_MICROMIPS32_NOT_MIPS32R6;
947}
948
Zoran Jovanovicfd888632014-11-12 13:30:10 +0000949let Predicates = [InMicroMips] in {
950
Zoran Jovanovica0f53282014-03-20 10:41:37 +0000951//===----------------------------------------------------------------------===//
Zoran Jovanovic9f997232014-11-05 17:38:31 +0000952// MicroMips arbitrary patterns that map to one or more instructions
953//===----------------------------------------------------------------------===//
954
Jozef Koleka330a472014-12-11 13:56:23 +0000955def : MipsPat<(i32 immLi16:$imm),
956 (LI16_MM immLi16:$imm)>;
957def : MipsPat<(i32 immSExt16:$imm),
958 (ADDiu_MM ZERO, immSExt16:$imm)>;
959def : MipsPat<(i32 immZExt16:$imm),
960 (ORi_MM ZERO, immZExt16:$imm)>;
Jozef Kolek44689472015-03-11 20:28:31 +0000961def : MipsPat<(not GPR32:$in),
962 (NOR_MM GPR32Opnd:$in, ZERO)>;
Jozef Koleka330a472014-12-11 13:56:23 +0000963
Jozef Kolek4d55b4d2014-11-19 13:23:58 +0000964def : MipsPat<(add GPRMM16:$src, immSExtAddiur2:$imm),
965 (ADDIUR2_MM GPRMM16:$src, immSExtAddiur2:$imm)>;
Jozef Kolek73f64ea2014-11-19 13:11:09 +0000966def : MipsPat<(add GPR32:$src, immSExtAddius5:$imm),
967 (ADDIUS5_MM GPR32:$src, immSExtAddius5:$imm)>;
968def : MipsPat<(add GPR32:$src, immSExt16:$imm),
969 (ADDiu_MM GPR32:$src, immSExt16:$imm)>;
970
Zoran Jovanovic06c9d552014-11-05 17:43:00 +0000971def : MipsPat<(and GPRMM16:$src, immZExtAndi16:$imm),
972 (ANDI16_MM GPRMM16:$src, immZExtAndi16:$imm)>;
973def : MipsPat<(and GPR32:$src, immZExt16:$imm),
974 (ANDi_MM GPR32:$src, immZExt16:$imm)>;
975
Zoran Jovanovic9f997232014-11-05 17:38:31 +0000976def : MipsPat<(shl GPRMM16:$src, immZExt2Shift:$imm),
977 (SLL16_MM GPRMM16:$src, immZExt2Shift:$imm)>;
978def : MipsPat<(shl GPR32:$src, immZExt5:$imm),
979 (SLL_MM GPR32:$src, immZExt5:$imm)>;
980
981def : MipsPat<(srl GPRMM16:$src, immZExt2Shift:$imm),
982 (SRL16_MM GPRMM16:$src, immZExt2Shift:$imm)>;
983def : MipsPat<(srl GPR32:$src, immZExt5:$imm),
984 (SRL_MM GPR32:$src, immZExt5:$imm)>;
985
Zoran Jovanovic5a1a7802015-02-04 15:43:17 +0000986def : MipsPat<(store GPRMM16:$src, addrimm4lsl2:$addr),
987 (SW16_MM GPRMM16:$src, addrimm4lsl2:$addr)>;
988def : MipsPat<(store GPR32:$src, addr:$addr),
989 (SW_MM GPR32:$src, addr:$addr)>;
990
991def : MipsPat<(load addrimm4lsl2:$addr),
992 (LW16_MM addrimm4lsl2:$addr)>;
993def : MipsPat<(load addr:$addr),
994 (LW_MM addr:$addr)>;
995
Zoran Jovanovic9f997232014-11-05 17:38:31 +0000996//===----------------------------------------------------------------------===//
Zoran Jovanovica0f53282014-03-20 10:41:37 +0000997// MicroMips instruction aliases
998//===----------------------------------------------------------------------===//
999
Jozef Kolek5cfebdd2015-01-21 12:39:30 +00001000class UncondBranchMMPseudo<string opstr> :
1001 MipsAsmPseudoInst<(outs), (ins brtarget_mm:$offset),
1002 !strconcat(opstr, "\t$offset")>;
1003
Zoran Jovanovicada70912015-09-07 11:56:37 +00001004def B_MM_Pseudo : UncondBranchMMPseudo<"b">, ISA_MICROMIPS;
Jozef Kolek5cfebdd2015-01-21 12:39:30 +00001005
Daniel Sanders7d290b02014-05-08 16:12:31 +00001006 def : MipsInstAlias<"wait", (WAIT_MM 0x0), 1>;
Jozef Kolekc7e220f2014-11-29 13:29:24 +00001007 def : MipsInstAlias<"nop", (SLL_MM ZERO, ZERO, 0), 1>;
1008 def : MipsInstAlias<"nop", (MOVE16_MM ZERO, ZERO), 1>;
Zoran Jovanovica0f53282014-03-20 10:41:37 +00001009}
Zoran Jovanovic67e04be2015-06-24 10:32:16 +00001010
1011let Predicates = [InMicroMips] in {
1012def : MipsInstAlias<"ei", (EI_MM ZERO), 1>, ISA_MIPS32R2;
Zlatko Buljan5da2f6c2015-12-21 13:08:58 +00001013def : MipsInstAlias<"di", (DI_MM ZERO), 1>, ISA_MIPS32R2;
Zoran Jovanovic7ba636c2015-09-17 10:14:09 +00001014def : MipsInstAlias<"teq $rs, $rt",
1015 (TEQ_MM GPR32Opnd:$rs, GPR32Opnd:$rt, 0), 1>;
1016def : MipsInstAlias<"tge $rs, $rt",
1017 (TGE_MM GPR32Opnd:$rs, GPR32Opnd:$rt, 0), 1>;
1018def : MipsInstAlias<"tgeu $rs, $rt",
1019 (TGEU_MM GPR32Opnd:$rs, GPR32Opnd:$rt, 0), 1>;
1020def : MipsInstAlias<"tlt $rs, $rt",
1021 (TLT_MM GPR32Opnd:$rs, GPR32Opnd:$rt, 0), 1>;
1022def : MipsInstAlias<"tltu $rs, $rt",
1023 (TLTU_MM GPR32Opnd:$rs, GPR32Opnd:$rt, 0), 1>;
1024def : MipsInstAlias<"tne $rs, $rt",
1025 (TNE_MM GPR32Opnd:$rs, GPR32Opnd:$rt, 0), 1>;
Zoran Jovanovic67e04be2015-06-24 10:32:16 +00001026}