blob: e1e9abae9b774dd5f222a0b44fdf9dc67dfbdc99 [file] [log] [blame]
Chris Lattnera58f5592006-05-23 23:20:42 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Chris Lattner76ac0682005-11-15 00:40:23 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by Chris Lattner and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
15#include "X86.h"
Evan Cheng911c68d2006-01-16 21:21:29 +000016#include "X86InstrBuilder.h"
Chris Lattner76ac0682005-11-15 00:40:23 +000017#include "X86ISelLowering.h"
Evan Chengdc614c12006-06-06 23:30:24 +000018#include "X86MachineFunctionInfo.h"
Chris Lattner76ac0682005-11-15 00:40:23 +000019#include "X86TargetMachine.h"
20#include "llvm/CallingConv.h"
Evan Cheng72d5c252006-01-31 22:28:30 +000021#include "llvm/Constants.h"
Evan Cheng88decde2006-04-28 21:29:37 +000022#include "llvm/DerivedTypes.h"
Chris Lattner76ac0682005-11-15 00:40:23 +000023#include "llvm/Function.h"
Evan Cheng78038292006-04-05 23:38:46 +000024#include "llvm/Intrinsics.h"
Evan Chengaf598d22006-03-13 23:18:16 +000025#include "llvm/ADT/VectorExtras.h"
26#include "llvm/Analysis/ScalarEvolutionExpressions.h"
Chris Lattnerdc3adc82007-02-27 04:43:02 +000027#include "llvm/CodeGen/CallingConvLower.h"
Chris Lattner76ac0682005-11-15 00:40:23 +000028#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng339edad2006-01-11 00:33:36 +000029#include "llvm/CodeGen/MachineFunction.h"
30#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner76ac0682005-11-15 00:40:23 +000031#include "llvm/CodeGen/SelectionDAG.h"
32#include "llvm/CodeGen/SSARegMap.h"
Evan Cheng2dd217b2006-01-31 03:14:29 +000033#include "llvm/Support/MathExtras.h"
Chris Lattner76ac0682005-11-15 00:40:23 +000034#include "llvm/Target/TargetOptions.h"
Evan Cheng8c5766e2006-10-04 18:33:38 +000035#include "llvm/Support/CommandLine.h"
Chris Lattnerf6a69662006-10-31 19:42:44 +000036#include "llvm/ADT/StringExtras.h"
Chris Lattner76ac0682005-11-15 00:40:23 +000037using namespace llvm;
38
39// FIXME: temporary.
Chris Lattner76ac0682005-11-15 00:40:23 +000040static cl::opt<bool> EnableFastCC("enable-x86-fastcc", cl::Hidden,
41 cl::desc("Enable fastcc on X86"));
Chris Lattner76ac0682005-11-15 00:40:23 +000042X86TargetLowering::X86TargetLowering(TargetMachine &TM)
43 : TargetLowering(TM) {
Evan Chengcde9e302006-01-27 08:10:46 +000044 Subtarget = &TM.getSubtarget<X86Subtarget>();
45 X86ScalarSSE = Subtarget->hasSSE2();
Evan Cheng11b0a5d2006-09-08 06:48:29 +000046 X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
Evan Chengcde9e302006-01-27 08:10:46 +000047
Chris Lattner76ac0682005-11-15 00:40:23 +000048 // Set up the TargetLowering object.
49
50 // X86 is weird, it always uses i8 for shift amounts and setcc results.
51 setShiftAmountType(MVT::i8);
52 setSetCCResultType(MVT::i8);
53 setSetCCResultContents(ZeroOrOneSetCCResult);
Evan Cheng83eeefb2006-01-25 09:15:17 +000054 setSchedulingPreference(SchedulingForRegPressure);
Chris Lattner76ac0682005-11-15 00:40:23 +000055 setShiftAmountFlavor(Mask); // shl X, 32 == shl X, 0
Evan Cheng11b0a5d2006-09-08 06:48:29 +000056 setStackPointerRegisterToSaveRestore(X86StackPtr);
Evan Cheng20931a72006-03-16 21:47:42 +000057
Anton Korobeynikov3b7c2572006-12-10 23:12:42 +000058 if (Subtarget->isTargetDarwin()) {
Evan Chengb09a56f2006-03-17 20:31:41 +000059 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikov3b7c2572006-12-10 23:12:42 +000060 setUseUnderscoreSetJmp(false);
61 setUseUnderscoreLongJmp(false);
Anton Korobeynikov4efbbc92007-01-03 11:43:14 +000062 } else if (Subtarget->isTargetMingw()) {
Anton Korobeynikov3b7c2572006-12-10 23:12:42 +000063 // MS runtime is weird: it exports _setjmp, but longjmp!
64 setUseUnderscoreSetJmp(true);
65 setUseUnderscoreLongJmp(false);
66 } else {
67 setUseUnderscoreSetJmp(true);
68 setUseUnderscoreLongJmp(true);
69 }
70
Evan Cheng20931a72006-03-16 21:47:42 +000071 // Add legal addressing mode scale values.
72 addLegalAddressScale(8);
73 addLegalAddressScale(4);
74 addLegalAddressScale(2);
75 // Enter the ones which require both scale + index last. These are more
76 // expensive.
77 addLegalAddressScale(9);
78 addLegalAddressScale(5);
79 addLegalAddressScale(3);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +000080
Chris Lattner76ac0682005-11-15 00:40:23 +000081 // Set up the register classes.
Evan Cheng9fee4422006-05-16 07:21:53 +000082 addRegisterClass(MVT::i8, X86::GR8RegisterClass);
83 addRegisterClass(MVT::i16, X86::GR16RegisterClass);
84 addRegisterClass(MVT::i32, X86::GR32RegisterClass);
Evan Cheng11b0a5d2006-09-08 06:48:29 +000085 if (Subtarget->is64Bit())
86 addRegisterClass(MVT::i64, X86::GR64RegisterClass);
Chris Lattner76ac0682005-11-15 00:40:23 +000087
Evan Cheng5d9fd972006-10-04 00:56:09 +000088 setLoadXAction(ISD::SEXTLOAD, MVT::i1, Expand);
89
Chris Lattner76ac0682005-11-15 00:40:23 +000090 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
91 // operation.
92 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
93 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
94 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
Evan Cheng0d5b69f2006-01-17 02:32:49 +000095
Evan Cheng11b0a5d2006-09-08 06:48:29 +000096 if (Subtarget->is64Bit()) {
97 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Expand);
Evan Cheng0d5b69f2006-01-17 02:32:49 +000098 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
Evan Cheng11b0a5d2006-09-08 06:48:29 +000099 } else {
100 if (X86ScalarSSE)
101 // If SSE i64 SINT_TO_FP is not available, expand i32 UINT_TO_FP.
102 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Expand);
103 else
104 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
105 }
Chris Lattner76ac0682005-11-15 00:40:23 +0000106
107 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
108 // this operation.
109 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
110 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
Nate Begeman7e5496d2006-02-17 00:03:04 +0000111 // SSE has no i16 to fp conversion, only i32
Evan Cheng08390f62006-01-30 22:13:22 +0000112 if (X86ScalarSSE)
Evan Cheng08390f62006-01-30 22:13:22 +0000113 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
Evan Cheng593bea72006-02-17 07:01:52 +0000114 else {
115 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
116 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
117 }
Chris Lattner76ac0682005-11-15 00:40:23 +0000118
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000119 if (!Subtarget->is64Bit()) {
120 // Custom lower SINT_TO_FP and FP_TO_SINT from/to i64 in 32-bit mode.
121 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
122 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
123 }
Evan Cheng5b97fcf2006-01-30 08:02:57 +0000124
Evan Cheng08390f62006-01-30 22:13:22 +0000125 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
126 // this operation.
127 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
128 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
129
130 if (X86ScalarSSE) {
131 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
132 } else {
Chris Lattner76ac0682005-11-15 00:40:23 +0000133 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
Evan Cheng08390f62006-01-30 22:13:22 +0000134 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Chris Lattner76ac0682005-11-15 00:40:23 +0000135 }
136
137 // Handle FP_TO_UINT by promoting the destination to a larger signed
138 // conversion.
139 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
140 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
141 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
142
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000143 if (Subtarget->is64Bit()) {
144 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
Chris Lattner76ac0682005-11-15 00:40:23 +0000145 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000146 } else {
147 if (X86ScalarSSE && !Subtarget->hasSSE3())
148 // Expand FP_TO_UINT into a select.
149 // FIXME: We would like to use a Custom expander here eventually to do
150 // the optimal thing for SSE vs. the default expansion in the legalizer.
151 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
152 else
153 // With SSE3 we can use fisttpll to convert to a signed i64.
154 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
155 }
Chris Lattner76ac0682005-11-15 00:40:23 +0000156
Chris Lattner55c17f92006-12-05 18:22:22 +0000157 // TODO: when we have SSE, these could be more efficient, by using movd/movq.
Chris Lattnerc20b7e82006-12-05 18:45:06 +0000158 if (!X86ScalarSSE) {
159 setOperationAction(ISD::BIT_CONVERT , MVT::f32 , Expand);
160 setOperationAction(ISD::BIT_CONVERT , MVT::i32 , Expand);
161 }
Chris Lattner30107e62005-12-23 05:15:23 +0000162
Evan Cheng0d41d192006-10-30 08:02:39 +0000163 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
Evan Cheng593bea72006-02-17 07:01:52 +0000164 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
Nate Begeman7e7f4392006-02-01 07:19:44 +0000165 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
166 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Chris Lattner76ac0682005-11-15 00:40:23 +0000167 setOperationAction(ISD::MEMMOVE , MVT::Other, Expand);
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000168 if (Subtarget->is64Bit())
169 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Expand);
Chris Lattner76ac0682005-11-15 00:40:23 +0000170 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Expand);
Chris Lattner32257332005-12-07 17:59:14 +0000171 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Expand);
Chris Lattner76ac0682005-11-15 00:40:23 +0000172 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
173 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
Chris Lattner76ac0682005-11-15 00:40:23 +0000174 setOperationAction(ISD::FREM , MVT::f64 , Expand);
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000175
Chris Lattner76ac0682005-11-15 00:40:23 +0000176 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
177 setOperationAction(ISD::CTTZ , MVT::i8 , Expand);
178 setOperationAction(ISD::CTLZ , MVT::i8 , Expand);
179 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
180 setOperationAction(ISD::CTTZ , MVT::i16 , Expand);
181 setOperationAction(ISD::CTLZ , MVT::i16 , Expand);
182 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
183 setOperationAction(ISD::CTTZ , MVT::i32 , Expand);
184 setOperationAction(ISD::CTLZ , MVT::i32 , Expand);
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000185 if (Subtarget->is64Bit()) {
186 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
187 setOperationAction(ISD::CTTZ , MVT::i64 , Expand);
188 setOperationAction(ISD::CTLZ , MVT::i64 , Expand);
189 }
190
Andrew Lenharth0bf68ae2005-11-20 21:41:10 +0000191 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
Nate Begeman2fba8a32006-01-14 03:14:10 +0000192 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
Nate Begeman1b8121b2006-01-11 21:21:00 +0000193
Chris Lattner76ac0682005-11-15 00:40:23 +0000194 // These should be promoted to a larger select which is supported.
195 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
196 setOperationAction(ISD::SELECT , MVT::i8 , Promote);
Nate Begeman7e5496d2006-02-17 00:03:04 +0000197 // X86 wants to expand cmov itself.
Evan Cheng593bea72006-02-17 07:01:52 +0000198 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
199 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
200 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
201 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
202 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
203 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
204 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
205 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
206 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000207 if (Subtarget->is64Bit()) {
208 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
209 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
210 }
Nate Begeman7e5496d2006-02-17 00:03:04 +0000211 // X86 ret instruction may pop stack.
Evan Cheng593bea72006-02-17 07:01:52 +0000212 setOperationAction(ISD::RET , MVT::Other, Custom);
Nate Begeman7e5496d2006-02-17 00:03:04 +0000213 // Darwin ABI issue.
Evan Cheng5588de92006-02-18 00:15:05 +0000214 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
Nate Begeman4ca2ea52006-04-22 18:53:45 +0000215 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
Evan Cheng593bea72006-02-17 07:01:52 +0000216 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
Evan Chenge0ed6ec2006-02-23 20:41:18 +0000217 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000218 if (Subtarget->is64Bit()) {
219 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
220 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
221 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
222 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
223 }
Nate Begeman7e5496d2006-02-17 00:03:04 +0000224 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
Evan Cheng593bea72006-02-17 07:01:52 +0000225 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
226 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
227 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Nate Begeman7e5496d2006-02-17 00:03:04 +0000228 // X86 wants to expand memset / memcpy itself.
Evan Cheng593bea72006-02-17 07:01:52 +0000229 setOperationAction(ISD::MEMSET , MVT::Other, Custom);
230 setOperationAction(ISD::MEMCPY , MVT::Other, Custom);
Chris Lattner76ac0682005-11-15 00:40:23 +0000231
Chris Lattner9c415362005-11-29 06:16:21 +0000232 // We don't have line number support yet.
233 setOperationAction(ISD::LOCATION, MVT::Other, Expand);
Jim Laskeydeeafa02006-01-05 01:47:43 +0000234 setOperationAction(ISD::DEBUG_LOC, MVT::Other, Expand);
Evan Cheng30d7b702006-03-07 02:02:57 +0000235 // FIXME - use subtarget debug flags
Anton Korobeynikovaa4c0f92006-10-31 08:31:24 +0000236 if (!Subtarget->isTargetDarwin() &&
237 !Subtarget->isTargetELF() &&
Anton Korobeynikov4efbbc92007-01-03 11:43:14 +0000238 !Subtarget->isTargetCygMing())
Jim Laskeyf9e54452007-01-26 14:34:52 +0000239 setOperationAction(ISD::LABEL, MVT::Other, Expand);
Chris Lattner9c415362005-11-29 06:16:21 +0000240
Nate Begemane74795c2006-01-25 18:21:52 +0000241 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
242 setOperationAction(ISD::VASTART , MVT::Other, Custom);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +0000243
Nate Begemane74795c2006-01-25 18:21:52 +0000244 // Use the default implementation.
245 setOperationAction(ISD::VAARG , MVT::Other, Expand);
246 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
247 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +0000248 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
Chris Lattner78c358d2006-01-15 09:00:21 +0000249 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000250 if (Subtarget->is64Bit())
251 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Expand);
Chris Lattner78c358d2006-01-15 09:00:21 +0000252 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Expand);
Chris Lattner8e2f52e2006-01-13 02:42:53 +0000253
Chris Lattner76ac0682005-11-15 00:40:23 +0000254 if (X86ScalarSSE) {
255 // Set up the FP register classes.
Evan Cheng84dc9b52006-01-12 08:27:59 +0000256 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
257 addRegisterClass(MVT::f64, X86::FR64RegisterClass);
Chris Lattner76ac0682005-11-15 00:40:23 +0000258
Evan Cheng72d5c252006-01-31 22:28:30 +0000259 // Use ANDPD to simulate FABS.
260 setOperationAction(ISD::FABS , MVT::f64, Custom);
261 setOperationAction(ISD::FABS , MVT::f32, Custom);
262
263 // Use XORP to simulate FNEG.
264 setOperationAction(ISD::FNEG , MVT::f64, Custom);
265 setOperationAction(ISD::FNEG , MVT::f32, Custom);
266
Evan Cheng4363e882007-01-05 07:55:56 +0000267 // Use ANDPD and ORPD to simulate FCOPYSIGN.
268 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
269 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
270
Evan Chengd8fba3a2006-02-02 00:28:23 +0000271 // We don't support sin/cos/fmod
Chris Lattner76ac0682005-11-15 00:40:23 +0000272 setOperationAction(ISD::FSIN , MVT::f64, Expand);
273 setOperationAction(ISD::FCOS , MVT::f64, Expand);
Chris Lattner76ac0682005-11-15 00:40:23 +0000274 setOperationAction(ISD::FREM , MVT::f64, Expand);
275 setOperationAction(ISD::FSIN , MVT::f32, Expand);
276 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattner76ac0682005-11-15 00:40:23 +0000277 setOperationAction(ISD::FREM , MVT::f32, Expand);
278
Chris Lattner61c9a8e2006-01-29 06:26:08 +0000279 // Expand FP immediates into loads from the stack, except for the special
280 // cases we handle.
281 setOperationAction(ISD::ConstantFP, MVT::f64, Expand);
282 setOperationAction(ISD::ConstantFP, MVT::f32, Expand);
Chris Lattner76ac0682005-11-15 00:40:23 +0000283 addLegalFPImmediate(+0.0); // xorps / xorpd
284 } else {
285 // Set up the FP register classes.
286 addRegisterClass(MVT::f64, X86::RFPRegisterClass);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +0000287
Evan Cheng4363e882007-01-05 07:55:56 +0000288 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
289 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
290 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +0000291
Chris Lattner76ac0682005-11-15 00:40:23 +0000292 if (!UnsafeFPMath) {
293 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
294 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
295 }
296
Chris Lattner61c9a8e2006-01-29 06:26:08 +0000297 setOperationAction(ISD::ConstantFP, MVT::f64, Expand);
Chris Lattner76ac0682005-11-15 00:40:23 +0000298 addLegalFPImmediate(+0.0); // FLD0
299 addLegalFPImmediate(+1.0); // FLD1
300 addLegalFPImmediate(-0.0); // FLD0/FCHS
301 addLegalFPImmediate(-1.0); // FLD1/FCHS
302 }
Evan Cheng9e252e32006-02-22 02:26:30 +0000303
Evan Cheng19264272006-03-01 01:11:20 +0000304 // First set operation action for all vector types to expand. Then we
305 // will selectively turn on ones that can be effectively codegen'd.
306 for (unsigned VT = (unsigned)MVT::Vector + 1;
307 VT != (unsigned)MVT::LAST_VALUETYPE; VT++) {
308 setOperationAction(ISD::ADD , (MVT::ValueType)VT, Expand);
309 setOperationAction(ISD::SUB , (MVT::ValueType)VT, Expand);
Evan Chengbf3df772006-10-27 18:49:08 +0000310 setOperationAction(ISD::FADD, (MVT::ValueType)VT, Expand);
311 setOperationAction(ISD::FSUB, (MVT::ValueType)VT, Expand);
Evan Cheng19264272006-03-01 01:11:20 +0000312 setOperationAction(ISD::MUL , (MVT::ValueType)VT, Expand);
Evan Chengbf3df772006-10-27 18:49:08 +0000313 setOperationAction(ISD::FMUL, (MVT::ValueType)VT, Expand);
314 setOperationAction(ISD::SDIV, (MVT::ValueType)VT, Expand);
315 setOperationAction(ISD::UDIV, (MVT::ValueType)VT, Expand);
316 setOperationAction(ISD::FDIV, (MVT::ValueType)VT, Expand);
317 setOperationAction(ISD::SREM, (MVT::ValueType)VT, Expand);
318 setOperationAction(ISD::UREM, (MVT::ValueType)VT, Expand);
Evan Cheng19264272006-03-01 01:11:20 +0000319 setOperationAction(ISD::LOAD, (MVT::ValueType)VT, Expand);
Evan Chengcbffa462006-03-31 19:22:53 +0000320 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::ValueType)VT, Expand);
Chris Lattner00f46832006-03-21 20:51:05 +0000321 setOperationAction(ISD::EXTRACT_VECTOR_ELT, (MVT::ValueType)VT, Expand);
Evan Chengcbffa462006-03-31 19:22:53 +0000322 setOperationAction(ISD::INSERT_VECTOR_ELT, (MVT::ValueType)VT, Expand);
Evan Cheng19264272006-03-01 01:11:20 +0000323 }
324
Evan Chengbc047222006-03-22 19:22:18 +0000325 if (Subtarget->hasMMX()) {
Evan Cheng9e252e32006-02-22 02:26:30 +0000326 addRegisterClass(MVT::v8i8, X86::VR64RegisterClass);
327 addRegisterClass(MVT::v4i16, X86::VR64RegisterClass);
328 addRegisterClass(MVT::v2i32, X86::VR64RegisterClass);
329
Evan Cheng19264272006-03-01 01:11:20 +0000330 // FIXME: add MMX packed arithmetics
Evan Chengd5e905d2006-03-21 23:01:21 +0000331 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i8, Expand);
332 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i16, Expand);
333 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i32, Expand);
Evan Cheng9e252e32006-02-22 02:26:30 +0000334 }
335
Evan Chengbc047222006-03-22 19:22:18 +0000336 if (Subtarget->hasSSE1()) {
Evan Cheng9e252e32006-02-22 02:26:30 +0000337 addRegisterClass(MVT::v4f32, X86::VR128RegisterClass);
338
Evan Chengbf3df772006-10-27 18:49:08 +0000339 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
340 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
341 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
342 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
Evan Cheng617a6a82006-04-10 07:23:14 +0000343 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
344 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
345 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
Evan Chengebf10062006-04-03 20:53:28 +0000346 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Cheng617a6a82006-04-10 07:23:14 +0000347 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
Evan Cheng9e252e32006-02-22 02:26:30 +0000348 }
349
Evan Chengbc047222006-03-22 19:22:18 +0000350 if (Subtarget->hasSSE2()) {
Evan Cheng9e252e32006-02-22 02:26:30 +0000351 addRegisterClass(MVT::v2f64, X86::VR128RegisterClass);
352 addRegisterClass(MVT::v16i8, X86::VR128RegisterClass);
353 addRegisterClass(MVT::v8i16, X86::VR128RegisterClass);
354 addRegisterClass(MVT::v4i32, X86::VR128RegisterClass);
355 addRegisterClass(MVT::v2i64, X86::VR128RegisterClass);
356
Evan Cheng617a6a82006-04-10 07:23:14 +0000357 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
358 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
359 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
Evan Cheng617a6a82006-04-10 07:23:14 +0000360 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
361 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
362 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
Evan Chenge4f97cc2006-04-13 05:10:25 +0000363 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
Evan Chengbf3df772006-10-27 18:49:08 +0000364 setOperationAction(ISD::FADD, MVT::v2f64, Legal);
365 setOperationAction(ISD::FSUB, MVT::v2f64, Legal);
366 setOperationAction(ISD::FMUL, MVT::v2f64, Legal);
367 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
Evan Cheng92232302006-04-12 21:21:57 +0000368
Evan Cheng617a6a82006-04-10 07:23:14 +0000369 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
370 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
Evan Chengcbffa462006-03-31 19:22:53 +0000371 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
Evan Cheng6e5e2052006-04-17 22:04:06 +0000372 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
373 // Implement v4f32 insert_vector_elt in terms of SSE2 v8i16 ones.
374 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Cheng617a6a82006-04-10 07:23:14 +0000375
Evan Cheng92232302006-04-12 21:21:57 +0000376 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
377 for (unsigned VT = (unsigned)MVT::v16i8; VT != (unsigned)MVT::v2i64; VT++) {
378 setOperationAction(ISD::BUILD_VECTOR, (MVT::ValueType)VT, Custom);
379 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::ValueType)VT, Custom);
380 setOperationAction(ISD::EXTRACT_VECTOR_ELT, (MVT::ValueType)VT, Custom);
381 }
382 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
383 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
384 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
385 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
386 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
387 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
388
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +0000389 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
Evan Cheng92232302006-04-12 21:21:57 +0000390 for (unsigned VT = (unsigned)MVT::v16i8; VT != (unsigned)MVT::v2i64; VT++) {
391 setOperationAction(ISD::AND, (MVT::ValueType)VT, Promote);
392 AddPromotedToType (ISD::AND, (MVT::ValueType)VT, MVT::v2i64);
393 setOperationAction(ISD::OR, (MVT::ValueType)VT, Promote);
394 AddPromotedToType (ISD::OR, (MVT::ValueType)VT, MVT::v2i64);
395 setOperationAction(ISD::XOR, (MVT::ValueType)VT, Promote);
396 AddPromotedToType (ISD::XOR, (MVT::ValueType)VT, MVT::v2i64);
Evan Chenge2157c62006-04-12 17:12:36 +0000397 setOperationAction(ISD::LOAD, (MVT::ValueType)VT, Promote);
398 AddPromotedToType (ISD::LOAD, (MVT::ValueType)VT, MVT::v2i64);
Evan Cheng92232302006-04-12 21:21:57 +0000399 setOperationAction(ISD::SELECT, (MVT::ValueType)VT, Promote);
400 AddPromotedToType (ISD::SELECT, (MVT::ValueType)VT, MVT::v2i64);
Evan Cheng617a6a82006-04-10 07:23:14 +0000401 }
Evan Cheng92232302006-04-12 21:21:57 +0000402
403 // Custom lower v2i64 and v2f64 selects.
404 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
Evan Chenge2157c62006-04-12 17:12:36 +0000405 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
Evan Cheng617a6a82006-04-10 07:23:14 +0000406 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
Evan Cheng92232302006-04-12 21:21:57 +0000407 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Evan Cheng9e252e32006-02-22 02:26:30 +0000408 }
409
Evan Cheng78038292006-04-05 23:38:46 +0000410 // We want to custom lower some of our intrinsics.
411 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
412
Evan Cheng5987cfb2006-07-07 08:33:52 +0000413 // We have target-specific dag combine patterns for the following nodes:
414 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Chris Lattner9259b1e2006-10-04 06:57:07 +0000415 setTargetDAGCombine(ISD::SELECT);
Evan Cheng5987cfb2006-07-07 08:33:52 +0000416
Chris Lattner76ac0682005-11-15 00:40:23 +0000417 computeRegisterProperties();
418
Evan Cheng6a374562006-02-14 08:25:08 +0000419 // FIXME: These should be based on subtarget info. Plus, the values should
420 // be smaller when we are in optimizing for size mode.
Evan Cheng4b40a422006-02-14 08:38:30 +0000421 maxStoresPerMemset = 16; // For %llvm.memset -> sequence of stores
422 maxStoresPerMemcpy = 16; // For %llvm.memcpy -> sequence of stores
423 maxStoresPerMemmove = 16; // For %llvm.memmove -> sequence of stores
Chris Lattner76ac0682005-11-15 00:40:23 +0000424 allowUnalignedMemoryAccesses = true; // x86 supports it!
425}
426
Chris Lattner3c763092007-02-25 08:29:00 +0000427
428//===----------------------------------------------------------------------===//
429// Return Value Calling Convention Implementation
430//===----------------------------------------------------------------------===//
431
Chris Lattnerba3d2732007-02-28 04:55:35 +0000432#include "X86GenCallingConv.inc"
Chris Lattnerc9eed392007-02-27 05:28:59 +0000433
Chris Lattner2fc0d702007-02-25 09:12:39 +0000434/// LowerRET - Lower an ISD::RET node.
435SDOperand X86TargetLowering::LowerRET(SDOperand Op, SelectionDAG &DAG) {
436 assert((Op.getNumOperands() & 1) == 1 && "ISD::RET should have odd # args");
437
Chris Lattnerc9eed392007-02-27 05:28:59 +0000438 SmallVector<CCValAssign, 16> RVLocs;
439 unsigned CC = DAG.getMachineFunction().getFunction()->getCallingConv();
440 CCState CCInfo(CC, getTargetMachine(), RVLocs);
Chris Lattner2fc0d702007-02-25 09:12:39 +0000441
442 // Determine which register each value should be copied into.
Chris Lattnerc9eed392007-02-27 05:28:59 +0000443 for (unsigned i = 0; i != Op.getNumOperands() / 2; ++i) {
Chris Lattnerba3d2732007-02-28 04:55:35 +0000444 MVT::ValueType VT = Op.getOperand(i*2+1).getValueType();
445 if (RetCC_X86(i, VT, VT, CCValAssign::Full,
446 cast<ConstantSDNode>(Op.getOperand(i*2+2))->getValue(),
447 CCInfo))
Chris Lattnerc9eed392007-02-27 05:28:59 +0000448 assert(0 && "Unhandled result type!");
449 }
Chris Lattner2fc0d702007-02-25 09:12:39 +0000450
451 // If this is the first return lowered for this function, add the regs to the
452 // liveout set for the function.
453 if (DAG.getMachineFunction().liveout_empty()) {
Chris Lattnerc9eed392007-02-27 05:28:59 +0000454 for (unsigned i = 0; i != RVLocs.size(); ++i)
455 if (RVLocs[i].isRegLoc())
456 DAG.getMachineFunction().addLiveOut(RVLocs[i].getLocReg());
Chris Lattner2fc0d702007-02-25 09:12:39 +0000457 }
458
459 SDOperand Chain = Op.getOperand(0);
460 SDOperand Flag;
461
462 // Copy the result values into the output registers.
Chris Lattnerc9eed392007-02-27 05:28:59 +0000463 if (RVLocs.size() != 1 || !RVLocs[0].isRegLoc() ||
464 RVLocs[0].getLocReg() != X86::ST0) {
465 for (unsigned i = 0; i != RVLocs.size(); ++i) {
466 CCValAssign &VA = RVLocs[i];
467 assert(VA.isRegLoc() && "Can only return in registers!");
468 Chain = DAG.getCopyToReg(Chain, VA.getLocReg(), Op.getOperand(i*2+1),
469 Flag);
Chris Lattner2fc0d702007-02-25 09:12:39 +0000470 Flag = Chain.getValue(1);
471 }
472 } else {
473 // We need to handle a destination of ST0 specially, because it isn't really
474 // a register.
475 SDOperand Value = Op.getOperand(1);
476
477 // If this is an FP return with ScalarSSE, we need to move the value from
478 // an XMM register onto the fp-stack.
479 if (X86ScalarSSE) {
480 SDOperand MemLoc;
481
482 // If this is a load into a scalarsse value, don't store the loaded value
483 // back to the stack, only to reload it: just replace the scalar-sse load.
484 if (ISD::isNON_EXTLoad(Value.Val) &&
485 (Chain == Value.getValue(1) || Chain == Value.getOperand(0))) {
486 Chain = Value.getOperand(0);
487 MemLoc = Value.getOperand(1);
488 } else {
489 // Spill the value to memory and reload it into top of stack.
Chris Lattnerc9eed392007-02-27 05:28:59 +0000490 unsigned Size = MVT::getSizeInBits(RVLocs[0].getValVT())/8;
Chris Lattner2fc0d702007-02-25 09:12:39 +0000491 MachineFunction &MF = DAG.getMachineFunction();
492 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size);
493 MemLoc = DAG.getFrameIndex(SSFI, getPointerTy());
494 Chain = DAG.getStore(Op.getOperand(0), Value, MemLoc, NULL, 0);
495 }
496 SDVTList Tys = DAG.getVTList(MVT::f64, MVT::Other);
Chris Lattnerc9eed392007-02-27 05:28:59 +0000497 SDOperand Ops[] = {Chain, MemLoc, DAG.getValueType(RVLocs[0].getValVT())};
Chris Lattner2fc0d702007-02-25 09:12:39 +0000498 Value = DAG.getNode(X86ISD::FLD, Tys, Ops, 3);
499 Chain = Value.getValue(1);
500 }
501
502 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
503 SDOperand Ops[] = { Chain, Value };
504 Chain = DAG.getNode(X86ISD::FP_SET_RESULT, Tys, Ops, 2);
505 Flag = Chain.getValue(1);
506 }
507
508 SDOperand BytesToPop = DAG.getConstant(getBytesToPopOnReturn(), MVT::i16);
509 if (Flag.Val)
510 return DAG.getNode(X86ISD::RET_FLAG, MVT::Other, Chain, BytesToPop, Flag);
511 else
512 return DAG.getNode(X86ISD::RET_FLAG, MVT::Other, Chain, BytesToPop);
513}
514
515
Chris Lattner0cd99602007-02-25 08:59:22 +0000516/// LowerCallResult - Lower the result values of an ISD::CALL into the
517/// appropriate copies out of appropriate physical registers. This assumes that
518/// Chain/InFlag are the input chain/flag to use, and that TheCall is the call
519/// being lowered. The returns a SDNode with the same number of values as the
520/// ISD::CALL.
521SDNode *X86TargetLowering::
522LowerCallResult(SDOperand Chain, SDOperand InFlag, SDNode *TheCall,
523 unsigned CallingConv, SelectionDAG &DAG) {
524 SmallVector<SDOperand, 8> ResultVals;
525
Chris Lattnerc9eed392007-02-27 05:28:59 +0000526 SmallVector<CCValAssign, 16> RVLocs;
527 CCState CCInfo(CallingConv, getTargetMachine(), RVLocs);
Chris Lattner0cd99602007-02-25 08:59:22 +0000528
Chris Lattnerc9eed392007-02-27 05:28:59 +0000529 for (unsigned i = 0, e = TheCall->getNumValues() - 1; i != e; ++i) {
Chris Lattnerba3d2732007-02-28 04:55:35 +0000530 MVT::ValueType VT = TheCall->getValueType(i);
531 if (RetCC_X86(i, VT, VT, CCValAssign::Full, 0, CCInfo))
Chris Lattnerc9eed392007-02-27 05:28:59 +0000532 assert(0 && "Unhandled result type!");
533 }
Chris Lattner0cd99602007-02-25 08:59:22 +0000534
535 // Copy all of the result registers out of their specified physreg.
Chris Lattnerc9eed392007-02-27 05:28:59 +0000536 if (RVLocs.size() != 1 || RVLocs[0].getLocReg() != X86::ST0) {
537 for (unsigned i = 0; i != RVLocs.size(); ++i) {
538 Chain = DAG.getCopyFromReg(Chain, RVLocs[i].getLocReg(),
539 RVLocs[i].getValVT(), InFlag).getValue(1);
Chris Lattner0cd99602007-02-25 08:59:22 +0000540 InFlag = Chain.getValue(2);
541 ResultVals.push_back(Chain.getValue(0));
542 }
543 } else {
544 // Copies from the FP stack are special, as ST0 isn't a valid register
545 // before the fp stackifier runs.
546
547 // Copy ST0 into an RFP register with FP_GET_RESULT.
548 SDVTList Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Flag);
549 SDOperand GROps[] = { Chain, InFlag };
550 SDOperand RetVal = DAG.getNode(X86ISD::FP_GET_RESULT, Tys, GROps, 2);
551 Chain = RetVal.getValue(1);
552 InFlag = RetVal.getValue(2);
553
554 // If we are using ScalarSSE, store ST(0) to the stack and reload it into
555 // an XMM register.
556 if (X86ScalarSSE) {
557 // FIXME: Currently the FST is flagged to the FP_GET_RESULT. This
558 // shouldn't be necessary except that RFP cannot be live across
559 // multiple blocks. When stackifier is fixed, they can be uncoupled.
560 MachineFunction &MF = DAG.getMachineFunction();
561 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8);
562 SDOperand StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
563 SDOperand Ops[] = {
Chris Lattnerc9eed392007-02-27 05:28:59 +0000564 Chain, RetVal, StackSlot, DAG.getValueType(RVLocs[0].getValVT()), InFlag
Chris Lattner0cd99602007-02-25 08:59:22 +0000565 };
566 Chain = DAG.getNode(X86ISD::FST, MVT::Other, Ops, 5);
Chris Lattnerc9eed392007-02-27 05:28:59 +0000567 RetVal = DAG.getLoad(RVLocs[0].getValVT(), Chain, StackSlot, NULL, 0);
Chris Lattner0cd99602007-02-25 08:59:22 +0000568 Chain = RetVal.getValue(1);
569 }
570
Chris Lattnerc9eed392007-02-27 05:28:59 +0000571 if (RVLocs[0].getValVT() == MVT::f32 && !X86ScalarSSE)
Chris Lattner0cd99602007-02-25 08:59:22 +0000572 // FIXME: we would really like to remember that this FP_ROUND
573 // operation is okay to eliminate if we allow excess FP precision.
574 RetVal = DAG.getNode(ISD::FP_ROUND, MVT::f32, RetVal);
575 ResultVals.push_back(RetVal);
576 }
577
578 // Merge everything together with a MERGE_VALUES node.
579 ResultVals.push_back(Chain);
580 return DAG.getNode(ISD::MERGE_VALUES, TheCall->getVTList(),
581 &ResultVals[0], ResultVals.size()).Val;
Chris Lattner3c763092007-02-25 08:29:00 +0000582}
583
584
Chris Lattner76ac0682005-11-15 00:40:23 +0000585//===----------------------------------------------------------------------===//
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000586// C & StdCall Calling Convention implementation
Chris Lattner76ac0682005-11-15 00:40:23 +0000587//===----------------------------------------------------------------------===//
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000588// StdCall calling convention seems to be standard for many Windows' API
589// routines and around. It differs from C calling convention just a little:
590// callee should clean up the stack, not caller. Symbols should be also
591// decorated in some fancy way :) It doesn't support any vector arguments.
Chris Lattner76ac0682005-11-15 00:40:23 +0000592
Evan Cheng24eb3f42006-04-27 05:35:28 +0000593/// AddLiveIn - This helper function adds the specified physical register to the
594/// MachineFunction as a live in value. It also creates a corresponding virtual
595/// register for it.
596static unsigned AddLiveIn(MachineFunction &MF, unsigned PReg,
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000597 const TargetRegisterClass *RC) {
Evan Cheng24eb3f42006-04-27 05:35:28 +0000598 assert(RC->contains(PReg) && "Not the correct regclass!");
599 unsigned VReg = MF.getSSARegMap()->createVirtualRegister(RC);
600 MF.addLiveIn(PReg, VReg);
601 return VReg;
602}
603
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000604/// HowToPassArgument - Returns how an formal argument of the specified type
Evan Cheng89001ad2006-04-27 08:31:10 +0000605/// should be passed. If it is through stack, returns the size of the stack
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000606/// slot; if it is through integer or XMM register, returns the number of
607/// integer or XMM registers are needed.
Evan Cheng89001ad2006-04-27 08:31:10 +0000608static void
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000609HowToPassCallArgument(MVT::ValueType ObjectVT,
610 bool ArgInReg,
611 unsigned NumIntRegs, unsigned NumXMMRegs,
612 unsigned MaxNumIntRegs,
613 unsigned &ObjSize, unsigned &ObjIntRegs,
Chris Lattner9d9cc842007-02-25 09:14:25 +0000614 unsigned &ObjXMMRegs) {
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000615 ObjSize = 0;
616 ObjIntRegs = 0;
Evan Cheng2b2c1be2006-06-01 05:53:27 +0000617 ObjXMMRegs = 0;
Evan Cheng8aca43e2006-05-25 23:31:23 +0000618
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000619 if (MaxNumIntRegs>3) {
620 // We don't have too much registers on ia32! :)
621 MaxNumIntRegs = 3;
622 }
623
Evan Cheng48940d12006-04-27 01:32:22 +0000624 switch (ObjectVT) {
625 default: assert(0 && "Unhandled argument type!");
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000626 case MVT::i8:
627 if (ArgInReg && (NumIntRegs < MaxNumIntRegs))
628 ObjIntRegs = 1;
629 else
630 ObjSize = 1;
631 break;
632 case MVT::i16:
633 if (ArgInReg && (NumIntRegs < MaxNumIntRegs))
634 ObjIntRegs = 1;
635 else
636 ObjSize = 2;
637 break;
638 case MVT::i32:
639 if (ArgInReg && (NumIntRegs < MaxNumIntRegs))
640 ObjIntRegs = 1;
641 else
642 ObjSize = 4;
643 break;
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000644 case MVT::f32:
645 ObjSize = 4;
646 break;
647 case MVT::f64:
648 ObjSize = 8;
649 break;
Evan Cheng89001ad2006-04-27 08:31:10 +0000650 case MVT::v16i8:
651 case MVT::v8i16:
652 case MVT::v4i32:
653 case MVT::v2i64:
654 case MVT::v4f32:
655 case MVT::v2f64:
Chris Lattner9d9cc842007-02-25 09:14:25 +0000656 if (NumXMMRegs < 4)
657 ObjXMMRegs = 1;
658 else
659 ObjSize = 16;
660 break;
Evan Cheng48940d12006-04-27 01:32:22 +0000661 }
Evan Cheng48940d12006-04-27 01:32:22 +0000662}
663
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000664SDOperand X86TargetLowering::LowerCCCArguments(SDOperand Op, SelectionDAG &DAG,
665 bool isStdCall) {
Evan Cheng17e734f2006-05-23 21:06:34 +0000666 unsigned NumArgs = Op.Val->getNumValues() - 1;
Evan Chenge0bcfbe2006-04-26 01:20:17 +0000667 MachineFunction &MF = DAG.getMachineFunction();
668 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Cheng17e734f2006-05-23 21:06:34 +0000669 SDOperand Root = Op.getOperand(0);
Chris Lattner35a08552007-02-25 07:10:00 +0000670 SmallVector<SDOperand, 8> ArgValues;
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000671 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
Chris Lattner76ac0682005-11-15 00:40:23 +0000672
Evan Cheng48940d12006-04-27 01:32:22 +0000673 // Add DAG nodes to load the arguments... On entry to a function on the X86,
674 // the stack frame looks like this:
675 //
676 // [ESP] -- return address
677 // [ESP + 4] -- first argument (leftmost lexically)
Evan Chengcbfb3d02006-05-26 18:37:16 +0000678 // [ESP + 8] -- second argument, if first argument is <= 4 bytes in size
Evan Cheng48940d12006-04-27 01:32:22 +0000679 // ...
680 //
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000681 unsigned ArgOffset = 0; // Frame mechanisms handle retaddr slot
682 unsigned NumSRetBytes= 0; // How much bytes on stack used for struct return
683 unsigned NumXMMRegs = 0; // XMM regs used for parameter passing.
684 unsigned NumIntRegs = 0; // Integer regs used for parameter passing
685
Evan Chengbfb5ea62006-05-26 19:22:06 +0000686 static const unsigned XMMArgRegs[] = {
687 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3
688 };
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000689 static const unsigned GPRArgRegs[][3] = {
690 { X86::AL, X86::DL, X86::CL },
691 { X86::AX, X86::DX, X86::CX },
692 { X86::EAX, X86::EDX, X86::ECX }
693 };
694 static const TargetRegisterClass* GPRClasses[3] = {
695 X86::GR8RegisterClass, X86::GR16RegisterClass, X86::GR32RegisterClass
696 };
697
698 // Handle regparm attribute
Chris Lattner35a08552007-02-25 07:10:00 +0000699 SmallVector<bool, 8> ArgInRegs(NumArgs, false);
700 SmallVector<bool, 8> SRetArgs(NumArgs, false);
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000701 if (!isVarArg) {
702 for (unsigned i = 0; i<NumArgs; ++i) {
703 unsigned Flags = cast<ConstantSDNode>(Op.getOperand(3+i))->getValue();
704 ArgInRegs[i] = (Flags >> 1) & 1;
705 SRetArgs[i] = (Flags >> 2) & 1;
706 }
707 }
708
Evan Chenge0bcfbe2006-04-26 01:20:17 +0000709 for (unsigned i = 0; i < NumArgs; ++i) {
Evan Cheng17e734f2006-05-23 21:06:34 +0000710 MVT::ValueType ObjectVT = Op.getValue(i).getValueType();
711 unsigned ArgIncrement = 4;
712 unsigned ObjSize = 0;
713 unsigned ObjXMMRegs = 0;
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000714 unsigned ObjIntRegs = 0;
715 unsigned Reg = 0;
716 SDOperand ArgValue;
717
718 HowToPassCallArgument(ObjectVT,
719 ArgInRegs[i],
720 NumIntRegs, NumXMMRegs, 3,
Chris Lattner9d9cc842007-02-25 09:14:25 +0000721 ObjSize, ObjIntRegs, ObjXMMRegs);
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000722
Evan Chenga01e7992006-05-26 18:39:59 +0000723 if (ObjSize > 4)
Evan Cheng17e734f2006-05-23 21:06:34 +0000724 ArgIncrement = ObjSize;
Evan Cheng48940d12006-04-27 01:32:22 +0000725
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000726 if (ObjIntRegs || ObjXMMRegs) {
727 switch (ObjectVT) {
728 default: assert(0 && "Unhandled argument type!");
729 case MVT::i8:
730 case MVT::i16:
731 case MVT::i32: {
732 unsigned RegToUse = GPRArgRegs[ObjectVT-MVT::i8][NumIntRegs];
733 Reg = AddLiveIn(MF, RegToUse, GPRClasses[ObjectVT-MVT::i8]);
734 ArgValue = DAG.getCopyFromReg(Root, Reg, ObjectVT);
735 break;
736 }
737 case MVT::v16i8:
738 case MVT::v8i16:
739 case MVT::v4i32:
740 case MVT::v2i64:
741 case MVT::v4f32:
742 case MVT::v2f64:
743 assert(!isStdCall && "Unhandled argument type!");
744 Reg = AddLiveIn(MF, XMMArgRegs[NumXMMRegs], X86::VR128RegisterClass);
745 ArgValue = DAG.getCopyFromReg(Root, Reg, ObjectVT);
746 break;
747 }
748 NumIntRegs += ObjIntRegs;
Evan Cheng17e734f2006-05-23 21:06:34 +0000749 NumXMMRegs += ObjXMMRegs;
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000750 }
751 if (ObjSize) {
Evan Chengb92f4182006-05-26 20:37:47 +0000752 // XMM arguments have to be aligned on 16-byte boundary.
753 if (ObjSize == 16)
754 ArgOffset = ((ArgOffset + 15) / 16) * 16;
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000755 // Create the SelectionDAG nodes corresponding to a load from this
756 // parameter.
Evan Cheng17e734f2006-05-23 21:06:34 +0000757 int FI = MFI->CreateFixedObject(ObjSize, ArgOffset);
758 SDOperand FIN = DAG.getFrameIndex(FI, getPointerTy());
Evan Chenge71fe34d2006-10-09 20:57:25 +0000759 ArgValue = DAG.getLoad(Op.Val->getValueType(i), Root, FIN, NULL, 0);
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000760
761 ArgOffset += ArgIncrement; // Move on to the next argument.
762 if (SRetArgs[i])
763 NumSRetBytes += ArgIncrement;
Evan Chenge0bcfbe2006-04-26 01:20:17 +0000764 }
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000765
766 ArgValues.push_back(ArgValue);
Evan Chenge0bcfbe2006-04-26 01:20:17 +0000767 }
768
Evan Cheng17e734f2006-05-23 21:06:34 +0000769 ArgValues.push_back(Root);
770
Evan Chenge0bcfbe2006-04-26 01:20:17 +0000771 // If the function takes variable number of arguments, make a frame index for
772 // the start of the first vararg value... for expansion of llvm.va_start.
Evan Cheng7068a932006-05-23 21:08:24 +0000773 if (isVarArg)
Evan Chenge0bcfbe2006-04-26 01:20:17 +0000774 VarArgsFrameIndex = MFI->CreateFixedObject(1, ArgOffset);
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000775
776 if (isStdCall && !isVarArg) {
777 BytesToPopOnReturn = ArgOffset; // Callee pops everything..
778 BytesCallerReserves = 0;
779 } else {
780 BytesToPopOnReturn = NumSRetBytes; // Callee pops hidden struct pointer.
781 BytesCallerReserves = ArgOffset;
782 }
783
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000784 RegSaveFrameIndex = 0xAAAAAAA; // X86-64 only.
785 ReturnAddrIndex = 0; // No return address slot generated yet.
Evan Cheng17e734f2006-05-23 21:06:34 +0000786
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000787
788 MF.getInfo<X86FunctionInfo>()->setBytesToPopOnReturn(BytesToPopOnReturn);
Evan Chenge0bcfbe2006-04-26 01:20:17 +0000789
Evan Cheng17e734f2006-05-23 21:06:34 +0000790 // Return the new list of results.
Chris Lattner35a08552007-02-25 07:10:00 +0000791 return DAG.getNode(ISD::MERGE_VALUES, Op.Val->getVTList(),
Chris Lattner29478082007-02-26 07:50:02 +0000792 &ArgValues[0], ArgValues.size()).getValue(Op.ResNo);
Chris Lattner76ac0682005-11-15 00:40:23 +0000793}
794
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000795SDOperand X86TargetLowering::LowerCCCCallTo(SDOperand Op, SelectionDAG &DAG,
Chris Lattner7802f3e2007-02-25 09:06:15 +0000796 unsigned CC) {
Evan Cheng2a330942006-05-25 00:59:30 +0000797 SDOperand Chain = Op.getOperand(0);
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000798 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
Evan Cheng2a330942006-05-25 00:59:30 +0000799 bool isTailCall = cast<ConstantSDNode>(Op.getOperand(3))->getValue() != 0;
800 SDOperand Callee = Op.getOperand(4);
Evan Cheng2a330942006-05-25 00:59:30 +0000801 unsigned NumOps = (Op.getNumOperands() - 5) / 2;
Chris Lattner76ac0682005-11-15 00:40:23 +0000802
Chris Lattnerbe799592007-02-28 05:31:48 +0000803 SmallVector<CCValAssign, 16> ArgLocs;
804 CCState CCInfo(CC, getTargetMachine(), ArgLocs);
805
806 for (unsigned i = 0; i != NumOps; ++i) {
807 MVT::ValueType ArgVT = Op.getOperand(5+2*i).getValueType();
808 unsigned ArgFlags =cast<ConstantSDNode>(Op.getOperand(5+2*i+1))->getValue();
809 if (CC_X86_32_C(i, ArgVT, ArgVT, CCValAssign::Full, ArgFlags, CCInfo))
810 assert(0 && "Unhandled argument type!");
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000811 }
812
Chris Lattnerbe799592007-02-28 05:31:48 +0000813 // Get a count of how many bytes are to be pushed on the stack.
814 unsigned NumBytes = CCInfo.getNextStackOffset();
Chris Lattner76ac0682005-11-15 00:40:23 +0000815
Evan Cheng2a330942006-05-25 00:59:30 +0000816 Chain = DAG.getCALLSEQ_START(Chain,DAG.getConstant(NumBytes, getPointerTy()));
Chris Lattner76ac0682005-11-15 00:40:23 +0000817
Chris Lattner35a08552007-02-25 07:10:00 +0000818 SmallVector<std::pair<unsigned, SDOperand>, 8> RegsToPass;
819 SmallVector<SDOperand, 8> MemOpChains;
Evan Cheng2a330942006-05-25 00:59:30 +0000820
Chris Lattnerbe799592007-02-28 05:31:48 +0000821 SDOperand StackPtr;
Chris Lattnerbe799592007-02-28 05:31:48 +0000822
823 // Walk the register/memloc assignments, inserting copies/loads.
824 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
825 CCValAssign &VA = ArgLocs[i];
826 SDOperand Arg = Op.getOperand(5+2*VA.getValNo());
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000827
Chris Lattnerbe799592007-02-28 05:31:48 +0000828 // Promote the value if needed.
829 switch (VA.getLocInfo()) {
830 default: assert(0 && "Unknown loc info!");
831 case CCValAssign::Full: break;
832 case CCValAssign::SExt:
833 Arg = DAG.getNode(ISD::SIGN_EXTEND, VA.getLocVT(), Arg);
834 break;
835 case CCValAssign::ZExt:
836 Arg = DAG.getNode(ISD::ZERO_EXTEND, VA.getLocVT(), Arg);
837 break;
838 case CCValAssign::AExt:
839 Arg = DAG.getNode(ISD::ANY_EXTEND, VA.getLocVT(), Arg);
840 break;
Evan Cheng5ee96892006-05-25 18:56:34 +0000841 }
Chris Lattnerbe799592007-02-28 05:31:48 +0000842
843 if (VA.isRegLoc()) {
844 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
845 } else {
846 assert(VA.isMemLoc());
847 if (StackPtr.Val == 0)
848 StackPtr = DAG.getRegister(getStackPtrReg(), getPointerTy());
849 SDOperand PtrOff = DAG.getConstant(VA.getLocMemOffset(), getPointerTy());
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000850 PtrOff = DAG.getNode(ISD::ADD, getPointerTy(), StackPtr, PtrOff);
851 MemOpChains.push_back(DAG.getStore(Chain, Arg, PtrOff, NULL, 0));
Chris Lattner76ac0682005-11-15 00:40:23 +0000852 }
Chris Lattner76ac0682005-11-15 00:40:23 +0000853 }
854
Chris Lattner5958b172007-02-28 05:39:26 +0000855 // If the first argument is an sret pointer, remember it.
856 bool isSRet = NumOps &&(cast<ConstantSDNode>(Op.getOperand(6))->getValue()&4);
857
Evan Cheng2a330942006-05-25 00:59:30 +0000858 if (!MemOpChains.empty())
Chris Lattnerc24a1d32006-08-08 02:23:42 +0000859 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other,
860 &MemOpChains[0], MemOpChains.size());
Chris Lattner76ac0682005-11-15 00:40:23 +0000861
Evan Cheng88decde2006-04-28 21:29:37 +0000862 // Build a sequence of copy-to-reg nodes chained together with token chain
863 // and flag operands which copy the outgoing args into registers.
864 SDOperand InFlag;
Evan Cheng2a330942006-05-25 00:59:30 +0000865 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
866 Chain = DAG.getCopyToReg(Chain, RegsToPass[i].first, RegsToPass[i].second,
867 InFlag);
Evan Cheng88decde2006-04-28 21:29:37 +0000868 InFlag = Chain.getValue(1);
869 }
870
Evan Cheng84a041e2007-02-21 21:18:14 +0000871 // ELF / PIC requires GOT in the EBX register before function calls via PLT
872 // GOT pointer.
Evan Cheng1281dc32007-01-22 21:34:25 +0000873 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
874 Subtarget->isPICStyleGOT()) {
Anton Korobeynikova0554d92007-01-12 19:20:47 +0000875 Chain = DAG.getCopyToReg(Chain, X86::EBX,
876 DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy()),
877 InFlag);
878 InFlag = Chain.getValue(1);
879 }
880
Evan Cheng2a330942006-05-25 00:59:30 +0000881 // If the callee is a GlobalAddress node (quite common, every direct call is)
882 // turn it into a TargetGlobalAddress node so that legalize doesn't hack it.
Anton Korobeynikov37d080b2006-11-20 10:46:14 +0000883 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Anton Korobeynikov430e68a12006-12-22 22:29:05 +0000884 // We should use extra load for direct calls to dllimported functions in
885 // non-JIT mode.
886 if (!Subtarget->GVRequiresExtraLoad(G->getGlobal(),
887 getTargetMachine(), true))
Anton Korobeynikov37d080b2006-11-20 10:46:14 +0000888 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), getPointerTy());
889 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee))
Evan Cheng2a330942006-05-25 00:59:30 +0000890 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy());
891
Chris Lattnere56fef92007-02-25 06:40:16 +0000892 // Returns a chain & a flag for retval copy to use.
893 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Chris Lattner35a08552007-02-25 07:10:00 +0000894 SmallVector<SDOperand, 8> Ops;
Nate Begeman7e5496d2006-02-17 00:03:04 +0000895 Ops.push_back(Chain);
896 Ops.push_back(Callee);
Evan Chengca254862006-06-14 18:17:40 +0000897
898 // Add argument registers to the end of the list so that they are known live
899 // into the call.
900 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +0000901 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
Evan Chengca254862006-06-14 18:17:40 +0000902 RegsToPass[i].second.getValueType()));
Evan Cheng84a041e2007-02-21 21:18:14 +0000903
904 // Add an implicit use GOT pointer in EBX.
905 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
906 Subtarget->isPICStyleGOT())
907 Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy()));
Anton Korobeynikova0554d92007-01-12 19:20:47 +0000908
Evan Cheng88decde2006-04-28 21:29:37 +0000909 if (InFlag.Val)
910 Ops.push_back(InFlag);
Evan Cheng45e190982006-01-05 00:27:02 +0000911
Evan Cheng2a330942006-05-25 00:59:30 +0000912 Chain = DAG.getNode(isTailCall ? X86ISD::TAILCALL : X86ISD::CALL,
Chris Lattnerc24a1d32006-08-08 02:23:42 +0000913 NodeTys, &Ops[0], Ops.size());
Evan Cheng88decde2006-04-28 21:29:37 +0000914 InFlag = Chain.getValue(1);
Evan Cheng45e190982006-01-05 00:27:02 +0000915
Chris Lattner8be5be82006-05-23 18:50:38 +0000916 // Create the CALLSEQ_END node.
917 unsigned NumBytesForCalleeToPush = 0;
918
Chris Lattner7802f3e2007-02-25 09:06:15 +0000919 if (CC == CallingConv::X86_StdCall) {
920 if (isVarArg)
Chris Lattner5958b172007-02-28 05:39:26 +0000921 NumBytesForCalleeToPush = isSRet ? 4 : 0;
Chris Lattner7802f3e2007-02-25 09:06:15 +0000922 else
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000923 NumBytesForCalleeToPush = NumBytes;
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000924 } else {
925 // If this is is a call to a struct-return function, the callee
926 // pops the hidden struct pointer, so we have to push it back.
927 // This is common for Darwin/X86, Linux & Mingw32 targets.
Chris Lattner5958b172007-02-28 05:39:26 +0000928 NumBytesForCalleeToPush = isSRet ? 4 : 0;
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000929 }
930
Chris Lattnerd6b853ad2007-02-25 07:18:38 +0000931 NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Nate Begeman7e5496d2006-02-17 00:03:04 +0000932 Ops.clear();
933 Ops.push_back(Chain);
934 Ops.push_back(DAG.getConstant(NumBytes, getPointerTy()));
Chris Lattner8be5be82006-05-23 18:50:38 +0000935 Ops.push_back(DAG.getConstant(NumBytesForCalleeToPush, getPointerTy()));
Nate Begeman7e5496d2006-02-17 00:03:04 +0000936 Ops.push_back(InFlag);
Chris Lattnerc24a1d32006-08-08 02:23:42 +0000937 Chain = DAG.getNode(ISD::CALLSEQ_END, NodeTys, &Ops[0], Ops.size());
Chris Lattner0cd99602007-02-25 08:59:22 +0000938 InFlag = Chain.getValue(1);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +0000939
Chris Lattner0cd99602007-02-25 08:59:22 +0000940 // Handle result values, copying them out of physregs into vregs that we
941 // return.
Chris Lattner7802f3e2007-02-25 09:06:15 +0000942 return SDOperand(LowerCallResult(Chain, InFlag, Op.Val, CC, DAG), Op.ResNo);
Chris Lattner76ac0682005-11-15 00:40:23 +0000943}
944
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000945
946//===----------------------------------------------------------------------===//
947// X86-64 C Calling Convention implementation
948//===----------------------------------------------------------------------===//
949
Chris Lattner2e5e8402007-02-27 04:18:15 +0000950
Chris Lattner29478082007-02-26 07:50:02 +0000951
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000952SDOperand
953X86TargetLowering::LowerX86_64CCCArguments(SDOperand Op, SelectionDAG &DAG) {
954 unsigned NumArgs = Op.Val->getNumValues() - 1;
955 MachineFunction &MF = DAG.getMachineFunction();
956 MachineFrameInfo *MFI = MF.getFrameInfo();
957 SDOperand Root = Op.getOperand(0);
958 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000959
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000960 static const unsigned GPR64ArgRegs[] = {
961 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
962 };
963 static const unsigned XMMArgRegs[] = {
964 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
965 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
966 };
967
Chris Lattner2e5e8402007-02-27 04:18:15 +0000968 SmallVector<CCValAssign, 16> ArgLocs;
Chris Lattner9f0591942007-02-27 05:13:54 +0000969 CCState CCInfo(MF.getFunction()->getCallingConv(), getTargetMachine(),
970 ArgLocs);
Chris Lattner2e5e8402007-02-27 04:18:15 +0000971
Chris Lattner29478082007-02-26 07:50:02 +0000972 for (unsigned i = 0; i != NumArgs; ++i) {
973 MVT::ValueType ArgVT = Op.getValue(i).getValueType();
Chris Lattner1db979b2007-02-26 03:18:56 +0000974 unsigned ArgFlags = cast<ConstantSDNode>(Op.getOperand(3+i))->getValue();
Chris Lattnerba3d2732007-02-28 04:55:35 +0000975 if (CC_X86_64_C(i, ArgVT, ArgVT, CCValAssign::Full, ArgFlags, CCInfo))
Chris Lattner9f0591942007-02-27 05:13:54 +0000976 assert(0 && "Unhandled argument type!");
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000977 }
Chris Lattner2e5e8402007-02-27 04:18:15 +0000978
Chris Lattner9f0591942007-02-27 05:13:54 +0000979 SmallVector<SDOperand, 8> ArgValues;
Chris Lattnerdc3adc82007-02-27 04:43:02 +0000980 unsigned LastVal = ~0U;
Chris Lattner2e5e8402007-02-27 04:18:15 +0000981 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
982 CCValAssign &VA = ArgLocs[i];
Chris Lattnerdc3adc82007-02-27 04:43:02 +0000983 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
984 // places.
985 assert(VA.getValNo() != LastVal &&
986 "Don't support value assigned to multiple locs yet");
987 LastVal = VA.getValNo();
Chris Lattner2e5e8402007-02-27 04:18:15 +0000988
989 if (VA.isRegLoc()) {
990 MVT::ValueType RegVT = VA.getLocVT();
991 TargetRegisterClass *RC;
992 if (RegVT == MVT::i32)
993 RC = X86::GR32RegisterClass;
994 else if (RegVT == MVT::i64)
995 RC = X86::GR64RegisterClass;
996 else if (RegVT == MVT::f32)
997 RC = X86::FR32RegisterClass;
998 else if (RegVT == MVT::f64)
999 RC = X86::FR64RegisterClass;
1000 else {
1001 assert(MVT::isVector(RegVT));
1002 RC = X86::VR128RegisterClass;
1003 }
1004
1005 SDOperand ArgValue = DAG.getCopyFromReg(Root, VA.getLocReg(), RegVT);
1006 AddLiveIn(DAG.getMachineFunction(), VA.getLocReg(), RC);
1007
1008 // If this is an 8 or 16-bit value, it is really passed promoted to 32
1009 // bits. Insert an assert[sz]ext to capture this, then truncate to the
1010 // right size.
1011 if (VA.getLocInfo() == CCValAssign::SExt)
1012 ArgValue = DAG.getNode(ISD::AssertSext, RegVT, ArgValue,
1013 DAG.getValueType(VA.getValVT()));
1014 else if (VA.getLocInfo() == CCValAssign::ZExt)
1015 ArgValue = DAG.getNode(ISD::AssertZext, RegVT, ArgValue,
1016 DAG.getValueType(VA.getValVT()));
1017
1018 if (VA.getLocInfo() != CCValAssign::Full)
1019 ArgValue = DAG.getNode(ISD::TRUNCATE, VA.getValVT(), ArgValue);
1020
1021 ArgValues.push_back(ArgValue);
1022 } else {
1023 assert(VA.isMemLoc());
1024
1025 // Create the nodes corresponding to a load from this parameter slot.
1026 int FI = MFI->CreateFixedObject(MVT::getSizeInBits(VA.getValVT())/8,
1027 VA.getLocMemOffset());
1028 SDOperand FIN = DAG.getFrameIndex(FI, getPointerTy());
1029 ArgValues.push_back(DAG.getLoad(VA.getValVT(), Root, FIN, NULL, 0));
1030 }
1031 }
1032
Chris Lattnerdc3adc82007-02-27 04:43:02 +00001033 unsigned StackSize = CCInfo.getNextStackOffset();
Chris Lattner29478082007-02-26 07:50:02 +00001034
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001035 // If the function takes variable number of arguments, make a frame index for
1036 // the start of the first vararg value... for expansion of llvm.va_start.
1037 if (isVarArg) {
Chris Lattnerdc3adc82007-02-27 04:43:02 +00001038 unsigned NumIntRegs = CCInfo.getFirstUnallocated(GPR64ArgRegs, 6);
1039 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
Chris Lattner29478082007-02-26 07:50:02 +00001040
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001041 // For X86-64, if there are vararg parameters that are passed via
1042 // registers, then we must store them to their spots on the stack so they
1043 // may be loaded by deferencing the result of va_next.
1044 VarArgsGPOffset = NumIntRegs * 8;
1045 VarArgsFPOffset = 6 * 8 + NumXMMRegs * 16;
Chris Lattner29478082007-02-26 07:50:02 +00001046 VarArgsFrameIndex = MFI->CreateFixedObject(1, StackSize);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001047 RegSaveFrameIndex = MFI->CreateStackObject(6 * 8 + 8 * 16, 16);
1048
1049 // Store the integer parameter registers.
Chris Lattner35a08552007-02-25 07:10:00 +00001050 SmallVector<SDOperand, 8> MemOps;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001051 SDOperand RSFIN = DAG.getFrameIndex(RegSaveFrameIndex, getPointerTy());
1052 SDOperand FIN = DAG.getNode(ISD::ADD, getPointerTy(), RSFIN,
1053 DAG.getConstant(VarArgsGPOffset, getPointerTy()));
1054 for (; NumIntRegs != 6; ++NumIntRegs) {
1055 unsigned VReg = AddLiveIn(MF, GPR64ArgRegs[NumIntRegs],
1056 X86::GR64RegisterClass);
1057 SDOperand Val = DAG.getCopyFromReg(Root, VReg, MVT::i64);
Evan Chengab51cf22006-10-13 21:14:26 +00001058 SDOperand Store = DAG.getStore(Val.getValue(1), Val, FIN, NULL, 0);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001059 MemOps.push_back(Store);
1060 FIN = DAG.getNode(ISD::ADD, getPointerTy(), FIN,
1061 DAG.getConstant(8, getPointerTy()));
1062 }
1063
1064 // Now store the XMM (fp + vector) parameter registers.
1065 FIN = DAG.getNode(ISD::ADD, getPointerTy(), RSFIN,
1066 DAG.getConstant(VarArgsFPOffset, getPointerTy()));
1067 for (; NumXMMRegs != 8; ++NumXMMRegs) {
1068 unsigned VReg = AddLiveIn(MF, XMMArgRegs[NumXMMRegs],
1069 X86::VR128RegisterClass);
1070 SDOperand Val = DAG.getCopyFromReg(Root, VReg, MVT::v4f32);
Evan Chengab51cf22006-10-13 21:14:26 +00001071 SDOperand Store = DAG.getStore(Val.getValue(1), Val, FIN, NULL, 0);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001072 MemOps.push_back(Store);
1073 FIN = DAG.getNode(ISD::ADD, getPointerTy(), FIN,
1074 DAG.getConstant(16, getPointerTy()));
1075 }
1076 if (!MemOps.empty())
1077 Root = DAG.getNode(ISD::TokenFactor, MVT::Other,
1078 &MemOps[0], MemOps.size());
1079 }
1080
1081 ArgValues.push_back(Root);
1082
1083 ReturnAddrIndex = 0; // No return address slot generated yet.
1084 BytesToPopOnReturn = 0; // Callee pops nothing.
Chris Lattner29478082007-02-26 07:50:02 +00001085 BytesCallerReserves = StackSize;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001086
1087 // Return the new list of results.
Chris Lattner35a08552007-02-25 07:10:00 +00001088 return DAG.getNode(ISD::MERGE_VALUES, Op.Val->getVTList(),
Chris Lattner29478082007-02-26 07:50:02 +00001089 &ArgValues[0], ArgValues.size()).getValue(Op.ResNo);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001090}
1091
1092SDOperand
Chris Lattner7802f3e2007-02-25 09:06:15 +00001093X86TargetLowering::LowerX86_64CCCCallTo(SDOperand Op, SelectionDAG &DAG,
Chris Lattnerba474f52007-02-25 09:10:05 +00001094 unsigned CC) {
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001095 SDOperand Chain = Op.getOperand(0);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001096 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
1097 bool isTailCall = cast<ConstantSDNode>(Op.getOperand(3))->getValue() != 0;
1098 SDOperand Callee = Op.getOperand(4);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001099 unsigned NumOps = (Op.getNumOperands() - 5) / 2;
1100
Chris Lattner2e5e8402007-02-27 04:18:15 +00001101 SmallVector<CCValAssign, 16> ArgLocs;
Chris Lattner9f0591942007-02-27 05:13:54 +00001102 CCState CCInfo(CC, getTargetMachine(), ArgLocs);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001103
Chris Lattner2e5e8402007-02-27 04:18:15 +00001104 for (unsigned i = 0; i != NumOps; ++i) {
1105 MVT::ValueType ArgVT = Op.getOperand(5+2*i).getValueType();
1106 unsigned ArgFlags =cast<ConstantSDNode>(Op.getOperand(5+2*i+1))->getValue();
Chris Lattnerba3d2732007-02-28 04:55:35 +00001107 if (CC_X86_64_C(i, ArgVT, ArgVT, CCValAssign::Full, ArgFlags, CCInfo))
Chris Lattner9f0591942007-02-27 05:13:54 +00001108 assert(0 && "Unhandled argument type!");
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001109 }
Chris Lattner29478082007-02-26 07:50:02 +00001110
Chris Lattner2e5e8402007-02-27 04:18:15 +00001111 // Get a count of how many bytes are to be pushed on the stack.
Chris Lattnerdc3adc82007-02-27 04:43:02 +00001112 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001113 Chain = DAG.getCALLSEQ_START(Chain,DAG.getConstant(NumBytes, getPointerTy()));
1114
Chris Lattner35a08552007-02-25 07:10:00 +00001115 SmallVector<std::pair<unsigned, SDOperand>, 8> RegsToPass;
1116 SmallVector<SDOperand, 8> MemOpChains;
Chris Lattner29478082007-02-26 07:50:02 +00001117
Chris Lattner2e5e8402007-02-27 04:18:15 +00001118 SDOperand StackPtr;
1119
1120 // Walk the register/memloc assignments, inserting copies/loads.
Chris Lattner2e5e8402007-02-27 04:18:15 +00001121 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1122 CCValAssign &VA = ArgLocs[i];
Chris Lattner2e5e8402007-02-27 04:18:15 +00001123 SDOperand Arg = Op.getOperand(5+2*VA.getValNo());
1124
1125 // Promote the value if needed.
1126 switch (VA.getLocInfo()) {
1127 default: assert(0 && "Unknown loc info!");
1128 case CCValAssign::Full: break;
1129 case CCValAssign::SExt:
1130 Arg = DAG.getNode(ISD::SIGN_EXTEND, VA.getLocVT(), Arg);
1131 break;
1132 case CCValAssign::ZExt:
1133 Arg = DAG.getNode(ISD::ZERO_EXTEND, VA.getLocVT(), Arg);
1134 break;
1135 case CCValAssign::AExt:
1136 Arg = DAG.getNode(ISD::ANY_EXTEND, VA.getLocVT(), Arg);
1137 break;
1138 }
1139
1140 if (VA.isRegLoc()) {
1141 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
1142 } else {
1143 assert(VA.isMemLoc());
1144 if (StackPtr.Val == 0)
1145 StackPtr = DAG.getRegister(getStackPtrReg(), getPointerTy());
1146 SDOperand PtrOff = DAG.getConstant(VA.getLocMemOffset(), getPointerTy());
1147 PtrOff = DAG.getNode(ISD::ADD, getPointerTy(), StackPtr, PtrOff);
1148 MemOpChains.push_back(DAG.getStore(Chain, Arg, PtrOff, NULL, 0));
1149 }
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001150 }
Chris Lattner2e5e8402007-02-27 04:18:15 +00001151
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001152 if (!MemOpChains.empty())
1153 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other,
1154 &MemOpChains[0], MemOpChains.size());
1155
1156 // Build a sequence of copy-to-reg nodes chained together with token chain
1157 // and flag operands which copy the outgoing args into registers.
1158 SDOperand InFlag;
1159 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1160 Chain = DAG.getCopyToReg(Chain, RegsToPass[i].first, RegsToPass[i].second,
1161 InFlag);
1162 InFlag = Chain.getValue(1);
1163 }
1164
1165 if (isVarArg) {
1166 // From AMD64 ABI document:
1167 // For calls that may call functions that use varargs or stdargs
1168 // (prototype-less calls or calls to functions containing ellipsis (...) in
1169 // the declaration) %al is used as hidden argument to specify the number
1170 // of SSE registers used. The contents of %al do not need to match exactly
1171 // the number of registers, but must be an ubound on the number of SSE
1172 // registers used and is in the range 0 - 8 inclusive.
Chris Lattner29478082007-02-26 07:50:02 +00001173
1174 // Count the number of XMM registers allocated.
1175 static const unsigned XMMArgRegs[] = {
1176 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1177 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1178 };
Chris Lattnerdc3adc82007-02-27 04:43:02 +00001179 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
Chris Lattner29478082007-02-26 07:50:02 +00001180
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001181 Chain = DAG.getCopyToReg(Chain, X86::AL,
1182 DAG.getConstant(NumXMMRegs, MVT::i8), InFlag);
1183 InFlag = Chain.getValue(1);
1184 }
1185
1186 // If the callee is a GlobalAddress node (quite common, every direct call is)
1187 // turn it into a TargetGlobalAddress node so that legalize doesn't hack it.
Anton Korobeynikov37d080b2006-11-20 10:46:14 +00001188 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Anton Korobeynikov430e68a12006-12-22 22:29:05 +00001189 // We should use extra load for direct calls to dllimported functions in
1190 // non-JIT mode.
1191 if (!Subtarget->GVRequiresExtraLoad(G->getGlobal(),
1192 getTargetMachine(), true))
Anton Korobeynikov37d080b2006-11-20 10:46:14 +00001193 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), getPointerTy());
1194 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee))
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001195 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy());
1196
Chris Lattnere56fef92007-02-25 06:40:16 +00001197 // Returns a chain & a flag for retval copy to use.
1198 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Chris Lattner35a08552007-02-25 07:10:00 +00001199 SmallVector<SDOperand, 8> Ops;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001200 Ops.push_back(Chain);
1201 Ops.push_back(Callee);
1202
1203 // Add argument registers to the end of the list so that they are known live
1204 // into the call.
1205 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00001206 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001207 RegsToPass[i].second.getValueType()));
1208
1209 if (InFlag.Val)
1210 Ops.push_back(InFlag);
1211
1212 // FIXME: Do not generate X86ISD::TAILCALL for now.
1213 Chain = DAG.getNode(isTailCall ? X86ISD::TAILCALL : X86ISD::CALL,
1214 NodeTys, &Ops[0], Ops.size());
1215 InFlag = Chain.getValue(1);
1216
Chris Lattnerd6b853ad2007-02-25 07:18:38 +00001217 // Returns a flag for retval copy to use.
1218 NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001219 Ops.clear();
1220 Ops.push_back(Chain);
1221 Ops.push_back(DAG.getConstant(NumBytes, getPointerTy()));
1222 Ops.push_back(DAG.getConstant(0, getPointerTy()));
1223 Ops.push_back(InFlag);
1224 Chain = DAG.getNode(ISD::CALLSEQ_END, NodeTys, &Ops[0], Ops.size());
Chris Lattnerba474f52007-02-25 09:10:05 +00001225 InFlag = Chain.getValue(1);
1226
1227 // Handle result values, copying them out of physregs into vregs that we
1228 // return.
1229 return SDOperand(LowerCallResult(Chain, InFlag, Op.Val, CC, DAG), Op.ResNo);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001230}
1231
Chris Lattner76ac0682005-11-15 00:40:23 +00001232//===----------------------------------------------------------------------===//
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001233// Fast & FastCall Calling Convention implementation
Chris Lattner76ac0682005-11-15 00:40:23 +00001234//===----------------------------------------------------------------------===//
1235//
1236// The X86 'fast' calling convention passes up to two integer arguments in
1237// registers (an appropriate portion of EAX/EDX), passes arguments in C order,
1238// and requires that the callee pop its arguments off the stack (allowing proper
1239// tail calls), and has the same return value conventions as C calling convs.
1240//
1241// This calling convention always arranges for the callee pop value to be 8n+4
1242// bytes, which is needed for tail recursion elimination and stack alignment
1243// reasons.
1244//
1245// Note that this can be enhanced in the future to pass fp vals in registers
1246// (when we have a global fp allocator) and do other tricks.
1247//
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001248//===----------------------------------------------------------------------===//
1249// The X86 'fastcall' calling convention passes up to two integer arguments in
1250// registers (an appropriate portion of ECX/EDX), passes arguments in C order,
1251// and requires that the callee pop its arguments off the stack (allowing proper
1252// tail calls), and has the same return value conventions as C calling convs.
1253//
1254// This calling convention always arranges for the callee pop value to be 8n+4
1255// bytes, which is needed for tail recursion elimination and stack alignment
1256// reasons.
Evan Cheng17e734f2006-05-23 21:06:34 +00001257SDOperand
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001258X86TargetLowering::LowerFastCCArguments(SDOperand Op, SelectionDAG &DAG,
1259 bool isFastCall) {
Evan Cheng17e734f2006-05-23 21:06:34 +00001260 unsigned NumArgs = Op.Val->getNumValues()-1;
Chris Lattner76ac0682005-11-15 00:40:23 +00001261 MachineFunction &MF = DAG.getMachineFunction();
1262 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Cheng17e734f2006-05-23 21:06:34 +00001263 SDOperand Root = Op.getOperand(0);
Chris Lattner35a08552007-02-25 07:10:00 +00001264 SmallVector<SDOperand, 8> ArgValues;
Chris Lattner76ac0682005-11-15 00:40:23 +00001265
Evan Cheng48940d12006-04-27 01:32:22 +00001266 // Add DAG nodes to load the arguments... On entry to a function the stack
1267 // frame looks like this:
1268 //
1269 // [ESP] -- return address
1270 // [ESP + 4] -- first nonreg argument (leftmost lexically)
Evan Chengcbfb3d02006-05-26 18:37:16 +00001271 // [ESP + 8] -- second nonreg argument, if 1st argument is <= 4 bytes in size
Evan Cheng48940d12006-04-27 01:32:22 +00001272 // ...
Chris Lattner76ac0682005-11-15 00:40:23 +00001273 unsigned ArgOffset = 0; // Frame mechanisms handle retaddr slot
1274
1275 // Keep track of the number of integer regs passed so far. This can be either
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001276 // 0 (neither EAX/ECX or EDX used), 1 (EAX/ECX is used) or 2 (EAX/ECX and EDX
1277 // are both used).
Chris Lattner76ac0682005-11-15 00:40:23 +00001278 unsigned NumIntRegs = 0;
Evan Cheng89001ad2006-04-27 08:31:10 +00001279 unsigned NumXMMRegs = 0; // XMM regs used for parameter passing.
Evan Cheng2a330942006-05-25 00:59:30 +00001280
1281 static const unsigned XMMArgRegs[] = {
Evan Chengbfb5ea62006-05-26 19:22:06 +00001282 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3
Evan Cheng2a330942006-05-25 00:59:30 +00001283 };
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00001284
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001285 static const unsigned GPRArgRegs[][2][2] = {
1286 {{ X86::AL, X86::DL }, { X86::CL, X86::DL }},
1287 {{ X86::AX, X86::DX }, { X86::CX, X86::DX }},
1288 {{ X86::EAX, X86::EDX }, { X86::ECX, X86::EDX }}
1289 };
1290
1291 static const TargetRegisterClass* GPRClasses[3] = {
1292 X86::GR8RegisterClass, X86::GR16RegisterClass, X86::GR32RegisterClass
1293 };
1294
1295 unsigned GPRInd = (isFastCall ? 1 : 0);
Evan Chenge0bcfbe2006-04-26 01:20:17 +00001296 for (unsigned i = 0; i < NumArgs; ++i) {
Evan Cheng17e734f2006-05-23 21:06:34 +00001297 MVT::ValueType ObjectVT = Op.getValue(i).getValueType();
1298 unsigned ArgIncrement = 4;
1299 unsigned ObjSize = 0;
Evan Cheng17e734f2006-05-23 21:06:34 +00001300 unsigned ObjXMMRegs = 0;
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001301 unsigned ObjIntRegs = 0;
1302 unsigned Reg = 0;
1303 SDOperand ArgValue;
Chris Lattner76ac0682005-11-15 00:40:23 +00001304
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001305 HowToPassCallArgument(ObjectVT,
1306 true, // Use as much registers as possible
1307 NumIntRegs, NumXMMRegs,
1308 (isFastCall ? 2 : FASTCC_NUM_INT_ARGS_INREGS),
Chris Lattner9d9cc842007-02-25 09:14:25 +00001309 ObjSize, ObjIntRegs, ObjXMMRegs);
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001310
Evan Chenga01e7992006-05-26 18:39:59 +00001311 if (ObjSize > 4)
Evan Cheng17e734f2006-05-23 21:06:34 +00001312 ArgIncrement = ObjSize;
Evan Cheng48940d12006-04-27 01:32:22 +00001313
Evan Cheng17e734f2006-05-23 21:06:34 +00001314 if (ObjIntRegs || ObjXMMRegs) {
1315 switch (ObjectVT) {
1316 default: assert(0 && "Unhandled argument type!");
Evan Cheng17e734f2006-05-23 21:06:34 +00001317 case MVT::i8:
Evan Cheng17e734f2006-05-23 21:06:34 +00001318 case MVT::i16:
Nick Lewycky0c497222007-01-28 15:39:16 +00001319 case MVT::i32: {
1320 unsigned RegToUse = GPRArgRegs[ObjectVT-MVT::i8][GPRInd][NumIntRegs];
1321 Reg = AddLiveIn(MF, RegToUse, GPRClasses[ObjectVT-MVT::i8]);
1322 ArgValue = DAG.getCopyFromReg(Root, Reg, ObjectVT);
1323 break;
1324 }
Evan Cheng17e734f2006-05-23 21:06:34 +00001325 case MVT::v16i8:
1326 case MVT::v8i16:
1327 case MVT::v4i32:
1328 case MVT::v2i64:
1329 case MVT::v4f32:
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001330 case MVT::v2f64: {
1331 assert(!isFastCall && "Unhandled argument type!");
Evan Cheng17e734f2006-05-23 21:06:34 +00001332 Reg = AddLiveIn(MF, XMMArgRegs[NumXMMRegs], X86::VR128RegisterClass);
1333 ArgValue = DAG.getCopyFromReg(Root, Reg, ObjectVT);
1334 break;
Evan Cheng48940d12006-04-27 01:32:22 +00001335 }
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001336 }
Evan Cheng17e734f2006-05-23 21:06:34 +00001337 NumIntRegs += ObjIntRegs;
1338 NumXMMRegs += ObjXMMRegs;
Chris Lattner76ac0682005-11-15 00:40:23 +00001339 }
Evan Cheng17e734f2006-05-23 21:06:34 +00001340 if (ObjSize) {
Evan Chengb92f4182006-05-26 20:37:47 +00001341 // XMM arguments have to be aligned on 16-byte boundary.
1342 if (ObjSize == 16)
1343 ArgOffset = ((ArgOffset + 15) / 16) * 16;
Evan Cheng17e734f2006-05-23 21:06:34 +00001344 // Create the SelectionDAG nodes corresponding to a load from this
1345 // parameter.
1346 int FI = MFI->CreateFixedObject(ObjSize, ArgOffset);
1347 SDOperand FIN = DAG.getFrameIndex(FI, getPointerTy());
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001348 ArgValue = DAG.getLoad(Op.Val->getValueType(i), Root, FIN, NULL, 0);
1349
Evan Cheng17e734f2006-05-23 21:06:34 +00001350 ArgOffset += ArgIncrement; // Move on to the next argument.
1351 }
1352
1353 ArgValues.push_back(ArgValue);
Chris Lattner76ac0682005-11-15 00:40:23 +00001354 }
1355
Evan Cheng17e734f2006-05-23 21:06:34 +00001356 ArgValues.push_back(Root);
1357
Chris Lattner76ac0682005-11-15 00:40:23 +00001358 // Make sure the instruction takes 8n+4 bytes to make sure the start of the
1359 // arguments and the arguments after the retaddr has been pushed are aligned.
1360 if ((ArgOffset & 7) == 0)
1361 ArgOffset += 4;
1362
1363 VarArgsFrameIndex = 0xAAAAAAA; // fastcc functions can't have varargs.
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001364 RegSaveFrameIndex = 0xAAAAAAA; // X86-64 only.
Chris Lattner76ac0682005-11-15 00:40:23 +00001365 ReturnAddrIndex = 0; // No return address slot generated yet.
1366 BytesToPopOnReturn = ArgOffset; // Callee pops all stack arguments.
1367 BytesCallerReserves = 0;
1368
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001369 MF.getInfo<X86FunctionInfo>()->setBytesToPopOnReturn(BytesToPopOnReturn);
1370
Chris Lattner76ac0682005-11-15 00:40:23 +00001371 // Finally, inform the code generator which regs we return values in.
Evan Cheng17e734f2006-05-23 21:06:34 +00001372 switch (getValueType(MF.getFunction()->getReturnType())) {
Chris Lattner76ac0682005-11-15 00:40:23 +00001373 default: assert(0 && "Unknown type!");
1374 case MVT::isVoid: break;
Chris Lattnerf598d732006-10-03 17:18:42 +00001375 case MVT::i1:
Chris Lattner76ac0682005-11-15 00:40:23 +00001376 case MVT::i8:
1377 case MVT::i16:
1378 case MVT::i32:
1379 MF.addLiveOut(X86::EAX);
1380 break;
1381 case MVT::i64:
1382 MF.addLiveOut(X86::EAX);
1383 MF.addLiveOut(X86::EDX);
1384 break;
1385 case MVT::f32:
1386 case MVT::f64:
1387 MF.addLiveOut(X86::ST0);
1388 break;
Evan Cheng5ee96892006-05-25 18:56:34 +00001389 case MVT::v16i8:
1390 case MVT::v8i16:
1391 case MVT::v4i32:
1392 case MVT::v2i64:
1393 case MVT::v4f32:
1394 case MVT::v2f64:
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001395 assert(!isFastCall && "Unknown result type");
Evan Cheng88decde2006-04-28 21:29:37 +00001396 MF.addLiveOut(X86::XMM0);
1397 break;
1398 }
Evan Cheng88decde2006-04-28 21:29:37 +00001399
Evan Cheng17e734f2006-05-23 21:06:34 +00001400 // Return the new list of results.
Chris Lattner35a08552007-02-25 07:10:00 +00001401 return DAG.getNode(ISD::MERGE_VALUES, Op.Val->getVTList(),
Chris Lattner29478082007-02-26 07:50:02 +00001402 &ArgValues[0], ArgValues.size()).getValue(Op.ResNo);
Chris Lattner76ac0682005-11-15 00:40:23 +00001403}
1404
Chris Lattner104aa5d2006-09-26 03:57:53 +00001405SDOperand X86TargetLowering::LowerFastCCCallTo(SDOperand Op, SelectionDAG &DAG,
Chris Lattner7802f3e2007-02-25 09:06:15 +00001406 unsigned CC) {
Evan Cheng2a330942006-05-25 00:59:30 +00001407 SDOperand Chain = Op.getOperand(0);
Evan Cheng2a330942006-05-25 00:59:30 +00001408 bool isTailCall = cast<ConstantSDNode>(Op.getOperand(3))->getValue() != 0;
1409 SDOperand Callee = Op.getOperand(4);
Evan Cheng2a330942006-05-25 00:59:30 +00001410 unsigned NumOps = (Op.getNumOperands() - 5) / 2;
1411
Chris Lattner76ac0682005-11-15 00:40:23 +00001412 // Count how many bytes are to be pushed on the stack.
1413 unsigned NumBytes = 0;
1414
1415 // Keep track of the number of integer regs passed so far. This can be either
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001416 // 0 (neither EAX/ECX or EDX used), 1 (EAX/ECX is used) or 2 (EAX/ECX and EDX
1417 // are both used).
Chris Lattner76ac0682005-11-15 00:40:23 +00001418 unsigned NumIntRegs = 0;
Evan Cheng2a330942006-05-25 00:59:30 +00001419 unsigned NumXMMRegs = 0; // XMM regs used for parameter passing.
Chris Lattner76ac0682005-11-15 00:40:23 +00001420
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001421 static const unsigned GPRArgRegs[][2][2] = {
1422 {{ X86::AL, X86::DL }, { X86::CL, X86::DL }},
1423 {{ X86::AX, X86::DX }, { X86::CX, X86::DX }},
1424 {{ X86::EAX, X86::EDX }, { X86::ECX, X86::EDX }}
Evan Cheng2a330942006-05-25 00:59:30 +00001425 };
1426 static const unsigned XMMArgRegs[] = {
Evan Chengbfb5ea62006-05-26 19:22:06 +00001427 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3
Evan Cheng2a330942006-05-25 00:59:30 +00001428 };
1429
Chris Lattner7802f3e2007-02-25 09:06:15 +00001430 bool isFastCall = CC == CallingConv::X86_FastCall;
1431 unsigned GPRInd = isFastCall ? 1 : 0;
Evan Cheng2a330942006-05-25 00:59:30 +00001432 for (unsigned i = 0; i != NumOps; ++i) {
1433 SDOperand Arg = Op.getOperand(5+2*i);
1434
1435 switch (Arg.getValueType()) {
Chris Lattner76ac0682005-11-15 00:40:23 +00001436 default: assert(0 && "Unknown value type!");
Chris Lattner76ac0682005-11-15 00:40:23 +00001437 case MVT::i8:
1438 case MVT::i16:
Nick Lewyckyc68bbef2006-09-21 02:08:31 +00001439 case MVT::i32: {
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00001440 unsigned MaxNumIntRegs = (isFastCall ? 2 : FASTCC_NUM_INT_ARGS_INREGS);
1441 if (NumIntRegs < MaxNumIntRegs) {
1442 ++NumIntRegs;
1443 break;
1444 }
Nick Lewyckyc68bbef2006-09-21 02:08:31 +00001445 } // Fall through
Chris Lattner76ac0682005-11-15 00:40:23 +00001446 case MVT::f32:
1447 NumBytes += 4;
1448 break;
Chris Lattner76ac0682005-11-15 00:40:23 +00001449 case MVT::f64:
1450 NumBytes += 8;
1451 break;
Evan Cheng2a330942006-05-25 00:59:30 +00001452 case MVT::v16i8:
1453 case MVT::v8i16:
1454 case MVT::v4i32:
1455 case MVT::v2i64:
1456 case MVT::v4f32:
Evan Cheng5ee96892006-05-25 18:56:34 +00001457 case MVT::v2f64:
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001458 assert(!isFastCall && "Unknown value type!");
1459 if (NumXMMRegs < 4)
1460 NumXMMRegs++;
1461 else {
1462 // XMM arguments have to be aligned on 16-byte boundary.
1463 NumBytes = ((NumBytes + 15) / 16) * 16;
1464 NumBytes += 16;
1465 }
1466 break;
Chris Lattner76ac0682005-11-15 00:40:23 +00001467 }
Evan Cheng2a330942006-05-25 00:59:30 +00001468 }
Chris Lattner76ac0682005-11-15 00:40:23 +00001469
1470 // Make sure the instruction takes 8n+4 bytes to make sure the start of the
1471 // arguments and the arguments after the retaddr has been pushed are aligned.
1472 if ((NumBytes & 7) == 0)
1473 NumBytes += 4;
1474
Chris Lattner62c34842006-02-13 09:00:43 +00001475 Chain = DAG.getCALLSEQ_START(Chain,DAG.getConstant(NumBytes, getPointerTy()));
Chris Lattner76ac0682005-11-15 00:40:23 +00001476
1477 // Arguments go on the stack in reverse order, as specified by the ABI.
1478 unsigned ArgOffset = 0;
Chris Lattner76ac0682005-11-15 00:40:23 +00001479 NumIntRegs = 0;
Chris Lattner35a08552007-02-25 07:10:00 +00001480 SmallVector<std::pair<unsigned, SDOperand>, 8> RegsToPass;
1481 SmallVector<SDOperand, 8> MemOpChains;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001482 SDOperand StackPtr = DAG.getRegister(X86StackPtr, getPointerTy());
Evan Cheng2a330942006-05-25 00:59:30 +00001483 for (unsigned i = 0; i != NumOps; ++i) {
1484 SDOperand Arg = Op.getOperand(5+2*i);
1485
1486 switch (Arg.getValueType()) {
Chris Lattner76ac0682005-11-15 00:40:23 +00001487 default: assert(0 && "Unexpected ValueType for argument!");
Chris Lattner76ac0682005-11-15 00:40:23 +00001488 case MVT::i8:
1489 case MVT::i16:
Nick Lewyckyc68bbef2006-09-21 02:08:31 +00001490 case MVT::i32: {
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00001491 unsigned MaxNumIntRegs = (isFastCall ? 2 : FASTCC_NUM_INT_ARGS_INREGS);
1492 if (NumIntRegs < MaxNumIntRegs) {
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001493 unsigned RegToUse =
1494 GPRArgRegs[Arg.getValueType()-MVT::i8][GPRInd][NumIntRegs];
1495 RegsToPass.push_back(std::make_pair(RegToUse, Arg));
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00001496 ++NumIntRegs;
1497 break;
1498 }
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001499 } // Fall through
Chris Lattner76ac0682005-11-15 00:40:23 +00001500 case MVT::f32: {
1501 SDOperand PtrOff = DAG.getConstant(ArgOffset, getPointerTy());
Evan Cheng2a330942006-05-25 00:59:30 +00001502 PtrOff = DAG.getNode(ISD::ADD, getPointerTy(), StackPtr, PtrOff);
Evan Chengab51cf22006-10-13 21:14:26 +00001503 MemOpChains.push_back(DAG.getStore(Chain, Arg, PtrOff, NULL, 0));
Chris Lattner76ac0682005-11-15 00:40:23 +00001504 ArgOffset += 4;
1505 break;
1506 }
Evan Cheng2a330942006-05-25 00:59:30 +00001507 case MVT::f64: {
Chris Lattner76ac0682005-11-15 00:40:23 +00001508 SDOperand PtrOff = DAG.getConstant(ArgOffset, getPointerTy());
Evan Cheng2a330942006-05-25 00:59:30 +00001509 PtrOff = DAG.getNode(ISD::ADD, getPointerTy(), StackPtr, PtrOff);
Evan Chengab51cf22006-10-13 21:14:26 +00001510 MemOpChains.push_back(DAG.getStore(Chain, Arg, PtrOff, NULL, 0));
Chris Lattner76ac0682005-11-15 00:40:23 +00001511 ArgOffset += 8;
1512 break;
1513 }
Evan Cheng2a330942006-05-25 00:59:30 +00001514 case MVT::v16i8:
1515 case MVT::v8i16:
1516 case MVT::v4i32:
1517 case MVT::v2i64:
1518 case MVT::v4f32:
Evan Cheng5ee96892006-05-25 18:56:34 +00001519 case MVT::v2f64:
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001520 assert(!isFastCall && "Unexpected ValueType for argument!");
1521 if (NumXMMRegs < 4) {
1522 RegsToPass.push_back(std::make_pair(XMMArgRegs[NumXMMRegs], Arg));
1523 NumXMMRegs++;
1524 } else {
1525 // XMM arguments have to be aligned on 16-byte boundary.
1526 ArgOffset = ((ArgOffset + 15) / 16) * 16;
1527 SDOperand PtrOff = DAG.getConstant(ArgOffset, getPointerTy());
1528 PtrOff = DAG.getNode(ISD::ADD, getPointerTy(), StackPtr, PtrOff);
1529 MemOpChains.push_back(DAG.getStore(Chain, Arg, PtrOff, NULL, 0));
1530 ArgOffset += 16;
1531 }
1532 break;
Evan Cheng2a330942006-05-25 00:59:30 +00001533 }
Chris Lattner76ac0682005-11-15 00:40:23 +00001534 }
Chris Lattner76ac0682005-11-15 00:40:23 +00001535
Evan Cheng2a330942006-05-25 00:59:30 +00001536 if (!MemOpChains.empty())
Chris Lattnerc24a1d32006-08-08 02:23:42 +00001537 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other,
1538 &MemOpChains[0], MemOpChains.size());
Chris Lattner76ac0682005-11-15 00:40:23 +00001539
Nate Begeman7e5496d2006-02-17 00:03:04 +00001540 // Build a sequence of copy-to-reg nodes chained together with token chain
1541 // and flag operands which copy the outgoing args into registers.
1542 SDOperand InFlag;
Evan Cheng2a330942006-05-25 00:59:30 +00001543 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1544 Chain = DAG.getCopyToReg(Chain, RegsToPass[i].first, RegsToPass[i].second,
1545 InFlag);
Nate Begeman7e5496d2006-02-17 00:03:04 +00001546 InFlag = Chain.getValue(1);
1547 }
1548
Evan Cheng2a330942006-05-25 00:59:30 +00001549 // If the callee is a GlobalAddress node (quite common, every direct call is)
1550 // turn it into a TargetGlobalAddress node so that legalize doesn't hack it.
Anton Korobeynikov37d080b2006-11-20 10:46:14 +00001551 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Anton Korobeynikov430e68a12006-12-22 22:29:05 +00001552 // We should use extra load for direct calls to dllimported functions in
1553 // non-JIT mode.
1554 if (!Subtarget->GVRequiresExtraLoad(G->getGlobal(),
1555 getTargetMachine(), true))
Anton Korobeynikov37d080b2006-11-20 10:46:14 +00001556 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), getPointerTy());
1557 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee))
Evan Cheng2a330942006-05-25 00:59:30 +00001558 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy());
1559
Evan Cheng84a041e2007-02-21 21:18:14 +00001560 // ELF / PIC requires GOT in the EBX register before function calls via PLT
1561 // GOT pointer.
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001562 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1563 Subtarget->isPICStyleGOT()) {
1564 Chain = DAG.getCopyToReg(Chain, X86::EBX,
1565 DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy()),
1566 InFlag);
1567 InFlag = Chain.getValue(1);
1568 }
1569
Chris Lattnere56fef92007-02-25 06:40:16 +00001570 // Returns a chain & a flag for retval copy to use.
1571 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Chris Lattner35a08552007-02-25 07:10:00 +00001572 SmallVector<SDOperand, 8> Ops;
Nate Begeman7e5496d2006-02-17 00:03:04 +00001573 Ops.push_back(Chain);
1574 Ops.push_back(Callee);
Evan Chengca254862006-06-14 18:17:40 +00001575
1576 // Add argument registers to the end of the list so that they are known live
1577 // into the call.
1578 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00001579 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
Evan Chengca254862006-06-14 18:17:40 +00001580 RegsToPass[i].second.getValueType()));
1581
Evan Cheng84a041e2007-02-21 21:18:14 +00001582 // Add an implicit use GOT pointer in EBX.
1583 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1584 Subtarget->isPICStyleGOT())
1585 Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy()));
1586
Nate Begeman7e5496d2006-02-17 00:03:04 +00001587 if (InFlag.Val)
1588 Ops.push_back(InFlag);
1589
1590 // FIXME: Do not generate X86ISD::TAILCALL for now.
Chris Lattner3d826992006-05-16 06:45:34 +00001591 Chain = DAG.getNode(isTailCall ? X86ISD::TAILCALL : X86ISD::CALL,
Chris Lattnerc24a1d32006-08-08 02:23:42 +00001592 NodeTys, &Ops[0], Ops.size());
Nate Begeman7e5496d2006-02-17 00:03:04 +00001593 InFlag = Chain.getValue(1);
1594
Chris Lattnerd6b853ad2007-02-25 07:18:38 +00001595 // Returns a flag for retval copy to use.
1596 NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Nate Begeman7e5496d2006-02-17 00:03:04 +00001597 Ops.clear();
1598 Ops.push_back(Chain);
Evan Cheng2a330942006-05-25 00:59:30 +00001599 Ops.push_back(DAG.getConstant(NumBytes, getPointerTy()));
1600 Ops.push_back(DAG.getConstant(NumBytes, getPointerTy()));
Nate Begeman7e5496d2006-02-17 00:03:04 +00001601 Ops.push_back(InFlag);
Chris Lattnerc24a1d32006-08-08 02:23:42 +00001602 Chain = DAG.getNode(ISD::CALLSEQ_END, NodeTys, &Ops[0], Ops.size());
Chris Lattnerba474f52007-02-25 09:10:05 +00001603 InFlag = Chain.getValue(1);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00001604
Chris Lattnerba474f52007-02-25 09:10:05 +00001605 // Handle result values, copying them out of physregs into vregs that we
1606 // return.
1607 return SDOperand(LowerCallResult(Chain, InFlag, Op.Val, CC, DAG), Op.ResNo);
Chris Lattner76ac0682005-11-15 00:40:23 +00001608}
1609
1610SDOperand X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) {
1611 if (ReturnAddrIndex == 0) {
1612 // Set up a frame object for the return address.
1613 MachineFunction &MF = DAG.getMachineFunction();
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001614 if (Subtarget->is64Bit())
1615 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(8, -8);
1616 else
1617 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(4, -4);
Chris Lattner76ac0682005-11-15 00:40:23 +00001618 }
1619
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001620 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
Chris Lattner76ac0682005-11-15 00:40:23 +00001621}
1622
1623
1624
Evan Cheng45df7f82006-01-30 23:41:35 +00001625/// translateX86CC - do a one to one translation of a ISD::CondCode to the X86
1626/// specific condition code. It returns a false if it cannot do a direct
Chris Lattner7a627672006-09-13 03:22:10 +00001627/// translation. X86CC is the translated CondCode. LHS/RHS are modified as
1628/// needed.
Evan Cheng78038292006-04-05 23:38:46 +00001629static bool translateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
Chris Lattner7a627672006-09-13 03:22:10 +00001630 unsigned &X86CC, SDOperand &LHS, SDOperand &RHS,
1631 SelectionDAG &DAG) {
Chris Lattnerc0fb5672006-10-20 17:42:20 +00001632 X86CC = X86::COND_INVALID;
Evan Cheng172fce72006-01-06 00:43:03 +00001633 if (!isFP) {
Chris Lattner971e3392006-09-13 17:04:54 +00001634 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
1635 if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) {
1636 // X > -1 -> X == 0, jump !sign.
1637 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattnerc0fb5672006-10-20 17:42:20 +00001638 X86CC = X86::COND_NS;
Chris Lattner971e3392006-09-13 17:04:54 +00001639 return true;
1640 } else if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) {
1641 // X < 0 -> X == 0, jump on sign.
Chris Lattnerc0fb5672006-10-20 17:42:20 +00001642 X86CC = X86::COND_S;
Chris Lattner971e3392006-09-13 17:04:54 +00001643 return true;
1644 }
Chris Lattner7a627672006-09-13 03:22:10 +00001645 }
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00001646
Evan Cheng172fce72006-01-06 00:43:03 +00001647 switch (SetCCOpcode) {
1648 default: break;
Chris Lattnerc0fb5672006-10-20 17:42:20 +00001649 case ISD::SETEQ: X86CC = X86::COND_E; break;
1650 case ISD::SETGT: X86CC = X86::COND_G; break;
1651 case ISD::SETGE: X86CC = X86::COND_GE; break;
1652 case ISD::SETLT: X86CC = X86::COND_L; break;
1653 case ISD::SETLE: X86CC = X86::COND_LE; break;
1654 case ISD::SETNE: X86CC = X86::COND_NE; break;
1655 case ISD::SETULT: X86CC = X86::COND_B; break;
1656 case ISD::SETUGT: X86CC = X86::COND_A; break;
1657 case ISD::SETULE: X86CC = X86::COND_BE; break;
1658 case ISD::SETUGE: X86CC = X86::COND_AE; break;
Evan Cheng172fce72006-01-06 00:43:03 +00001659 }
1660 } else {
1661 // On a floating point condition, the flags are set as follows:
1662 // ZF PF CF op
1663 // 0 | 0 | 0 | X > Y
1664 // 0 | 0 | 1 | X < Y
1665 // 1 | 0 | 0 | X == Y
1666 // 1 | 1 | 1 | unordered
Chris Lattner7a627672006-09-13 03:22:10 +00001667 bool Flip = false;
Evan Cheng172fce72006-01-06 00:43:03 +00001668 switch (SetCCOpcode) {
1669 default: break;
1670 case ISD::SETUEQ:
Chris Lattnerc0fb5672006-10-20 17:42:20 +00001671 case ISD::SETEQ: X86CC = X86::COND_E; break;
Evan Chengb3b41c42006-04-17 07:24:10 +00001672 case ISD::SETOLT: Flip = true; // Fallthrough
Evan Cheng172fce72006-01-06 00:43:03 +00001673 case ISD::SETOGT:
Chris Lattnerc0fb5672006-10-20 17:42:20 +00001674 case ISD::SETGT: X86CC = X86::COND_A; break;
Evan Chengb3b41c42006-04-17 07:24:10 +00001675 case ISD::SETOLE: Flip = true; // Fallthrough
Evan Cheng172fce72006-01-06 00:43:03 +00001676 case ISD::SETOGE:
Chris Lattnerc0fb5672006-10-20 17:42:20 +00001677 case ISD::SETGE: X86CC = X86::COND_AE; break;
Evan Chengb3b41c42006-04-17 07:24:10 +00001678 case ISD::SETUGT: Flip = true; // Fallthrough
Evan Cheng172fce72006-01-06 00:43:03 +00001679 case ISD::SETULT:
Chris Lattnerc0fb5672006-10-20 17:42:20 +00001680 case ISD::SETLT: X86CC = X86::COND_B; break;
Evan Chengb3b41c42006-04-17 07:24:10 +00001681 case ISD::SETUGE: Flip = true; // Fallthrough
Evan Cheng172fce72006-01-06 00:43:03 +00001682 case ISD::SETULE:
Chris Lattnerc0fb5672006-10-20 17:42:20 +00001683 case ISD::SETLE: X86CC = X86::COND_BE; break;
Evan Cheng172fce72006-01-06 00:43:03 +00001684 case ISD::SETONE:
Chris Lattnerc0fb5672006-10-20 17:42:20 +00001685 case ISD::SETNE: X86CC = X86::COND_NE; break;
1686 case ISD::SETUO: X86CC = X86::COND_P; break;
1687 case ISD::SETO: X86CC = X86::COND_NP; break;
Evan Cheng172fce72006-01-06 00:43:03 +00001688 }
Chris Lattner7a627672006-09-13 03:22:10 +00001689 if (Flip)
1690 std::swap(LHS, RHS);
Evan Cheng172fce72006-01-06 00:43:03 +00001691 }
Evan Cheng45df7f82006-01-30 23:41:35 +00001692
Chris Lattnerc0fb5672006-10-20 17:42:20 +00001693 return X86CC != X86::COND_INVALID;
Evan Cheng172fce72006-01-06 00:43:03 +00001694}
1695
Evan Cheng339edad2006-01-11 00:33:36 +00001696/// hasFPCMov - is there a floating point cmov for the specific X86 condition
1697/// code. Current x86 isa includes the following FP cmov instructions:
Evan Cheng73a1ad92006-01-10 20:26:56 +00001698/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
Evan Cheng339edad2006-01-11 00:33:36 +00001699static bool hasFPCMov(unsigned X86CC) {
Evan Cheng73a1ad92006-01-10 20:26:56 +00001700 switch (X86CC) {
1701 default:
1702 return false;
Chris Lattnerc0fb5672006-10-20 17:42:20 +00001703 case X86::COND_B:
1704 case X86::COND_BE:
1705 case X86::COND_E:
1706 case X86::COND_P:
1707 case X86::COND_A:
1708 case X86::COND_AE:
1709 case X86::COND_NE:
1710 case X86::COND_NP:
Evan Cheng73a1ad92006-01-10 20:26:56 +00001711 return true;
1712 }
1713}
1714
Evan Chengc995b452006-04-06 23:23:56 +00001715/// isUndefOrInRange - Op is either an undef node or a ConstantSDNode. Return
Evan Chengac847262006-04-07 21:53:05 +00001716/// true if Op is undef or if its value falls within the specified range (L, H].
Evan Chengc995b452006-04-06 23:23:56 +00001717static bool isUndefOrInRange(SDOperand Op, unsigned Low, unsigned Hi) {
1718 if (Op.getOpcode() == ISD::UNDEF)
1719 return true;
1720
1721 unsigned Val = cast<ConstantSDNode>(Op)->getValue();
Evan Chengac847262006-04-07 21:53:05 +00001722 return (Val >= Low && Val < Hi);
1723}
1724
1725/// isUndefOrEqual - Op is either an undef node or a ConstantSDNode. Return
1726/// true if Op is undef or if its value equal to the specified value.
1727static bool isUndefOrEqual(SDOperand Op, unsigned Val) {
1728 if (Op.getOpcode() == ISD::UNDEF)
1729 return true;
1730 return cast<ConstantSDNode>(Op)->getValue() == Val;
Evan Chengc995b452006-04-06 23:23:56 +00001731}
1732
Evan Cheng68ad48b2006-03-22 18:59:22 +00001733/// isPSHUFDMask - Return true if the specified VECTOR_SHUFFLE operand
1734/// specifies a shuffle of elements that is suitable for input to PSHUFD.
1735bool X86::isPSHUFDMask(SDNode *N) {
1736 assert(N->getOpcode() == ISD::BUILD_VECTOR);
1737
1738 if (N->getNumOperands() != 4)
1739 return false;
1740
1741 // Check if the value doesn't reference the second vector.
Evan Chengb7fedff2006-03-29 23:07:14 +00001742 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
Evan Cheng99d72052006-03-31 00:30:29 +00001743 SDOperand Arg = N->getOperand(i);
1744 if (Arg.getOpcode() == ISD::UNDEF) continue;
1745 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
1746 if (cast<ConstantSDNode>(Arg)->getValue() >= 4)
Evan Chengb7fedff2006-03-29 23:07:14 +00001747 return false;
1748 }
1749
1750 return true;
1751}
1752
1753/// isPSHUFHWMask - Return true if the specified VECTOR_SHUFFLE operand
Evan Cheng59a63552006-04-05 01:47:37 +00001754/// specifies a shuffle of elements that is suitable for input to PSHUFHW.
Evan Chengb7fedff2006-03-29 23:07:14 +00001755bool X86::isPSHUFHWMask(SDNode *N) {
1756 assert(N->getOpcode() == ISD::BUILD_VECTOR);
1757
1758 if (N->getNumOperands() != 8)
1759 return false;
1760
1761 // Lower quadword copied in order.
1762 for (unsigned i = 0; i != 4; ++i) {
Evan Cheng99d72052006-03-31 00:30:29 +00001763 SDOperand Arg = N->getOperand(i);
1764 if (Arg.getOpcode() == ISD::UNDEF) continue;
1765 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
1766 if (cast<ConstantSDNode>(Arg)->getValue() != i)
Evan Chengb7fedff2006-03-29 23:07:14 +00001767 return false;
1768 }
1769
1770 // Upper quadword shuffled.
1771 for (unsigned i = 4; i != 8; ++i) {
Evan Cheng99d72052006-03-31 00:30:29 +00001772 SDOperand Arg = N->getOperand(i);
1773 if (Arg.getOpcode() == ISD::UNDEF) continue;
1774 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
1775 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
Evan Chengb7fedff2006-03-29 23:07:14 +00001776 if (Val < 4 || Val > 7)
1777 return false;
1778 }
1779
1780 return true;
1781}
1782
1783/// isPSHUFLWMask - Return true if the specified VECTOR_SHUFFLE operand
Evan Cheng59a63552006-04-05 01:47:37 +00001784/// specifies a shuffle of elements that is suitable for input to PSHUFLW.
Evan Chengb7fedff2006-03-29 23:07:14 +00001785bool X86::isPSHUFLWMask(SDNode *N) {
1786 assert(N->getOpcode() == ISD::BUILD_VECTOR);
1787
1788 if (N->getNumOperands() != 8)
1789 return false;
1790
1791 // Upper quadword copied in order.
Evan Chengac847262006-04-07 21:53:05 +00001792 for (unsigned i = 4; i != 8; ++i)
1793 if (!isUndefOrEqual(N->getOperand(i), i))
Evan Chengb7fedff2006-03-29 23:07:14 +00001794 return false;
Evan Chengb7fedff2006-03-29 23:07:14 +00001795
1796 // Lower quadword shuffled.
Evan Chengac847262006-04-07 21:53:05 +00001797 for (unsigned i = 0; i != 4; ++i)
1798 if (!isUndefOrInRange(N->getOperand(i), 0, 4))
Evan Chengb7fedff2006-03-29 23:07:14 +00001799 return false;
Evan Cheng68ad48b2006-03-22 18:59:22 +00001800
1801 return true;
1802}
1803
Evan Chengd27fb3e2006-03-24 01:18:28 +00001804/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
1805/// specifies a shuffle of elements that is suitable for input to SHUFP*.
Chris Lattner35a08552007-02-25 07:10:00 +00001806static bool isSHUFPMask(const SDOperand *Elems, unsigned NumElems) {
Evan Cheng60f0b892006-04-20 08:58:49 +00001807 if (NumElems != 2 && NumElems != 4) return false;
Evan Chengd27fb3e2006-03-24 01:18:28 +00001808
Evan Cheng60f0b892006-04-20 08:58:49 +00001809 unsigned Half = NumElems / 2;
1810 for (unsigned i = 0; i < Half; ++i)
Chris Lattner35a08552007-02-25 07:10:00 +00001811 if (!isUndefOrInRange(Elems[i], 0, NumElems))
Evan Cheng60f0b892006-04-20 08:58:49 +00001812 return false;
1813 for (unsigned i = Half; i < NumElems; ++i)
Chris Lattner35a08552007-02-25 07:10:00 +00001814 if (!isUndefOrInRange(Elems[i], NumElems, NumElems*2))
Evan Cheng60f0b892006-04-20 08:58:49 +00001815 return false;
Evan Chengd27fb3e2006-03-24 01:18:28 +00001816
1817 return true;
1818}
1819
Evan Cheng60f0b892006-04-20 08:58:49 +00001820bool X86::isSHUFPMask(SDNode *N) {
1821 assert(N->getOpcode() == ISD::BUILD_VECTOR);
Chris Lattner35a08552007-02-25 07:10:00 +00001822 return ::isSHUFPMask(N->op_begin(), N->getNumOperands());
Evan Cheng60f0b892006-04-20 08:58:49 +00001823}
1824
1825/// isCommutedSHUFP - Returns true if the shuffle mask is except
1826/// the reverse of what x86 shuffles want. x86 shuffles requires the lower
1827/// half elements to come from vector 1 (which would equal the dest.) and
1828/// the upper half to come from vector 2.
Chris Lattner35a08552007-02-25 07:10:00 +00001829static bool isCommutedSHUFP(const SDOperand *Ops, unsigned NumOps) {
1830 if (NumOps != 2 && NumOps != 4) return false;
Evan Cheng60f0b892006-04-20 08:58:49 +00001831
Chris Lattner35a08552007-02-25 07:10:00 +00001832 unsigned Half = NumOps / 2;
Evan Cheng60f0b892006-04-20 08:58:49 +00001833 for (unsigned i = 0; i < Half; ++i)
Chris Lattner35a08552007-02-25 07:10:00 +00001834 if (!isUndefOrInRange(Ops[i], NumOps, NumOps*2))
Evan Cheng60f0b892006-04-20 08:58:49 +00001835 return false;
Chris Lattner35a08552007-02-25 07:10:00 +00001836 for (unsigned i = Half; i < NumOps; ++i)
1837 if (!isUndefOrInRange(Ops[i], 0, NumOps))
Evan Cheng60f0b892006-04-20 08:58:49 +00001838 return false;
1839 return true;
1840}
1841
1842static bool isCommutedSHUFP(SDNode *N) {
1843 assert(N->getOpcode() == ISD::BUILD_VECTOR);
Chris Lattner35a08552007-02-25 07:10:00 +00001844 return isCommutedSHUFP(N->op_begin(), N->getNumOperands());
Evan Cheng60f0b892006-04-20 08:58:49 +00001845}
1846
Evan Cheng2595a682006-03-24 02:58:06 +00001847/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
1848/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
1849bool X86::isMOVHLPSMask(SDNode *N) {
1850 assert(N->getOpcode() == ISD::BUILD_VECTOR);
1851
Evan Cheng1a194a52006-03-28 06:50:32 +00001852 if (N->getNumOperands() != 4)
Evan Cheng2595a682006-03-24 02:58:06 +00001853 return false;
1854
Evan Cheng1a194a52006-03-28 06:50:32 +00001855 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
Evan Chengac847262006-04-07 21:53:05 +00001856 return isUndefOrEqual(N->getOperand(0), 6) &&
1857 isUndefOrEqual(N->getOperand(1), 7) &&
1858 isUndefOrEqual(N->getOperand(2), 2) &&
1859 isUndefOrEqual(N->getOperand(3), 3);
Evan Cheng1a194a52006-03-28 06:50:32 +00001860}
1861
Evan Cheng922e1912006-11-07 22:14:24 +00001862/// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
1863/// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
1864/// <2, 3, 2, 3>
1865bool X86::isMOVHLPS_v_undef_Mask(SDNode *N) {
1866 assert(N->getOpcode() == ISD::BUILD_VECTOR);
1867
1868 if (N->getNumOperands() != 4)
1869 return false;
1870
1871 // Expect bit0 == 2, bit1 == 3, bit2 == 2, bit3 == 3
1872 return isUndefOrEqual(N->getOperand(0), 2) &&
1873 isUndefOrEqual(N->getOperand(1), 3) &&
1874 isUndefOrEqual(N->getOperand(2), 2) &&
1875 isUndefOrEqual(N->getOperand(3), 3);
1876}
1877
Evan Chengc995b452006-04-06 23:23:56 +00001878/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
1879/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
1880bool X86::isMOVLPMask(SDNode *N) {
1881 assert(N->getOpcode() == ISD::BUILD_VECTOR);
1882
1883 unsigned NumElems = N->getNumOperands();
1884 if (NumElems != 2 && NumElems != 4)
1885 return false;
1886
Evan Chengac847262006-04-07 21:53:05 +00001887 for (unsigned i = 0; i < NumElems/2; ++i)
1888 if (!isUndefOrEqual(N->getOperand(i), i + NumElems))
1889 return false;
Evan Chengc995b452006-04-06 23:23:56 +00001890
Evan Chengac847262006-04-07 21:53:05 +00001891 for (unsigned i = NumElems/2; i < NumElems; ++i)
1892 if (!isUndefOrEqual(N->getOperand(i), i))
1893 return false;
Evan Chengc995b452006-04-06 23:23:56 +00001894
1895 return true;
1896}
1897
1898/// isMOVHPMask - Return true if the specified VECTOR_SHUFFLE operand
Evan Cheng7855e4d2006-04-19 20:35:22 +00001899/// specifies a shuffle of elements that is suitable for input to MOVHP{S|D}
1900/// and MOVLHPS.
Evan Chengc995b452006-04-06 23:23:56 +00001901bool X86::isMOVHPMask(SDNode *N) {
1902 assert(N->getOpcode() == ISD::BUILD_VECTOR);
1903
1904 unsigned NumElems = N->getNumOperands();
1905 if (NumElems != 2 && NumElems != 4)
1906 return false;
1907
Evan Chengac847262006-04-07 21:53:05 +00001908 for (unsigned i = 0; i < NumElems/2; ++i)
1909 if (!isUndefOrEqual(N->getOperand(i), i))
1910 return false;
Evan Chengc995b452006-04-06 23:23:56 +00001911
1912 for (unsigned i = 0; i < NumElems/2; ++i) {
1913 SDOperand Arg = N->getOperand(i + NumElems/2);
Evan Chengac847262006-04-07 21:53:05 +00001914 if (!isUndefOrEqual(Arg, i + NumElems))
1915 return false;
Evan Chengc995b452006-04-06 23:23:56 +00001916 }
1917
1918 return true;
1919}
1920
Evan Cheng5df75882006-03-28 00:39:58 +00001921/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
1922/// specifies a shuffle of elements that is suitable for input to UNPCKL.
Chris Lattner35a08552007-02-25 07:10:00 +00001923bool static isUNPCKLMask(const SDOperand *Elts, unsigned NumElts,
1924 bool V2IsSplat = false) {
1925 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng5df75882006-03-28 00:39:58 +00001926 return false;
1927
Chris Lattner35a08552007-02-25 07:10:00 +00001928 for (unsigned i = 0, j = 0; i != NumElts; i += 2, ++j) {
1929 SDOperand BitI = Elts[i];
1930 SDOperand BitI1 = Elts[i+1];
Evan Chengac847262006-04-07 21:53:05 +00001931 if (!isUndefOrEqual(BitI, j))
1932 return false;
Evan Cheng60f0b892006-04-20 08:58:49 +00001933 if (V2IsSplat) {
Chris Lattner35a08552007-02-25 07:10:00 +00001934 if (isUndefOrEqual(BitI1, NumElts))
Evan Cheng60f0b892006-04-20 08:58:49 +00001935 return false;
1936 } else {
Chris Lattner35a08552007-02-25 07:10:00 +00001937 if (!isUndefOrEqual(BitI1, j + NumElts))
Evan Cheng60f0b892006-04-20 08:58:49 +00001938 return false;
1939 }
Evan Cheng5df75882006-03-28 00:39:58 +00001940 }
1941
1942 return true;
1943}
1944
Evan Cheng60f0b892006-04-20 08:58:49 +00001945bool X86::isUNPCKLMask(SDNode *N, bool V2IsSplat) {
1946 assert(N->getOpcode() == ISD::BUILD_VECTOR);
Chris Lattner35a08552007-02-25 07:10:00 +00001947 return ::isUNPCKLMask(N->op_begin(), N->getNumOperands(), V2IsSplat);
Evan Cheng60f0b892006-04-20 08:58:49 +00001948}
1949
Evan Cheng2bc32802006-03-28 02:43:26 +00001950/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
1951/// specifies a shuffle of elements that is suitable for input to UNPCKH.
Chris Lattner35a08552007-02-25 07:10:00 +00001952bool static isUNPCKHMask(const SDOperand *Elts, unsigned NumElts,
1953 bool V2IsSplat = false) {
1954 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng2bc32802006-03-28 02:43:26 +00001955 return false;
1956
Chris Lattner35a08552007-02-25 07:10:00 +00001957 for (unsigned i = 0, j = 0; i != NumElts; i += 2, ++j) {
1958 SDOperand BitI = Elts[i];
1959 SDOperand BitI1 = Elts[i+1];
1960 if (!isUndefOrEqual(BitI, j + NumElts/2))
Evan Chengac847262006-04-07 21:53:05 +00001961 return false;
Evan Cheng60f0b892006-04-20 08:58:49 +00001962 if (V2IsSplat) {
Chris Lattner35a08552007-02-25 07:10:00 +00001963 if (isUndefOrEqual(BitI1, NumElts))
Evan Cheng60f0b892006-04-20 08:58:49 +00001964 return false;
1965 } else {
Chris Lattner35a08552007-02-25 07:10:00 +00001966 if (!isUndefOrEqual(BitI1, j + NumElts/2 + NumElts))
Evan Cheng60f0b892006-04-20 08:58:49 +00001967 return false;
1968 }
Evan Cheng2bc32802006-03-28 02:43:26 +00001969 }
1970
1971 return true;
1972}
1973
Evan Cheng60f0b892006-04-20 08:58:49 +00001974bool X86::isUNPCKHMask(SDNode *N, bool V2IsSplat) {
1975 assert(N->getOpcode() == ISD::BUILD_VECTOR);
Chris Lattner35a08552007-02-25 07:10:00 +00001976 return ::isUNPCKHMask(N->op_begin(), N->getNumOperands(), V2IsSplat);
Evan Cheng60f0b892006-04-20 08:58:49 +00001977}
1978
Evan Chengf3b52c82006-04-05 07:20:06 +00001979/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
1980/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
1981/// <0, 0, 1, 1>
1982bool X86::isUNPCKL_v_undef_Mask(SDNode *N) {
1983 assert(N->getOpcode() == ISD::BUILD_VECTOR);
1984
1985 unsigned NumElems = N->getNumOperands();
1986 if (NumElems != 4 && NumElems != 8 && NumElems != 16)
1987 return false;
1988
1989 for (unsigned i = 0, j = 0; i != NumElems; i += 2, ++j) {
1990 SDOperand BitI = N->getOperand(i);
1991 SDOperand BitI1 = N->getOperand(i+1);
1992
Evan Chengac847262006-04-07 21:53:05 +00001993 if (!isUndefOrEqual(BitI, j))
1994 return false;
1995 if (!isUndefOrEqual(BitI1, j))
1996 return false;
Evan Chengf3b52c82006-04-05 07:20:06 +00001997 }
1998
1999 return true;
2000}
2001
Evan Chenge8b51802006-04-21 01:05:10 +00002002/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
2003/// specifies a shuffle of elements that is suitable for input to MOVSS,
2004/// MOVSD, and MOVD, i.e. setting the lowest element.
Chris Lattner35a08552007-02-25 07:10:00 +00002005static bool isMOVLMask(const SDOperand *Elts, unsigned NumElts) {
2006 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng12ba3e22006-04-11 00:19:04 +00002007 return false;
2008
Chris Lattner35a08552007-02-25 07:10:00 +00002009 if (!isUndefOrEqual(Elts[0], NumElts))
Evan Cheng12ba3e22006-04-11 00:19:04 +00002010 return false;
2011
Chris Lattner35a08552007-02-25 07:10:00 +00002012 for (unsigned i = 1; i < NumElts; ++i) {
2013 if (!isUndefOrEqual(Elts[i], i))
Evan Cheng12ba3e22006-04-11 00:19:04 +00002014 return false;
2015 }
2016
2017 return true;
2018}
Evan Chengf3b52c82006-04-05 07:20:06 +00002019
Evan Chenge8b51802006-04-21 01:05:10 +00002020bool X86::isMOVLMask(SDNode *N) {
Evan Cheng60f0b892006-04-20 08:58:49 +00002021 assert(N->getOpcode() == ISD::BUILD_VECTOR);
Chris Lattner35a08552007-02-25 07:10:00 +00002022 return ::isMOVLMask(N->op_begin(), N->getNumOperands());
Evan Cheng60f0b892006-04-20 08:58:49 +00002023}
2024
Evan Chenge8b51802006-04-21 01:05:10 +00002025/// isCommutedMOVL - Returns true if the shuffle mask is except the reverse
2026/// of what x86 movss want. X86 movs requires the lowest element to be lowest
Evan Cheng60f0b892006-04-20 08:58:49 +00002027/// element of vector 2 and the other elements to come from vector 1 in order.
Chris Lattner35a08552007-02-25 07:10:00 +00002028static bool isCommutedMOVL(const SDOperand *Ops, unsigned NumOps,
2029 bool V2IsSplat = false,
Evan Cheng89c5d042006-09-08 01:50:06 +00002030 bool V2IsUndef = false) {
Chris Lattner35a08552007-02-25 07:10:00 +00002031 if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16)
Evan Cheng60f0b892006-04-20 08:58:49 +00002032 return false;
2033
2034 if (!isUndefOrEqual(Ops[0], 0))
2035 return false;
2036
Chris Lattner35a08552007-02-25 07:10:00 +00002037 for (unsigned i = 1; i < NumOps; ++i) {
Evan Cheng60f0b892006-04-20 08:58:49 +00002038 SDOperand Arg = Ops[i];
Chris Lattner35a08552007-02-25 07:10:00 +00002039 if (!(isUndefOrEqual(Arg, i+NumOps) ||
2040 (V2IsUndef && isUndefOrInRange(Arg, NumOps, NumOps*2)) ||
2041 (V2IsSplat && isUndefOrEqual(Arg, NumOps))))
Evan Cheng89c5d042006-09-08 01:50:06 +00002042 return false;
Evan Cheng60f0b892006-04-20 08:58:49 +00002043 }
2044
2045 return true;
2046}
2047
Evan Cheng89c5d042006-09-08 01:50:06 +00002048static bool isCommutedMOVL(SDNode *N, bool V2IsSplat = false,
2049 bool V2IsUndef = false) {
Evan Cheng60f0b892006-04-20 08:58:49 +00002050 assert(N->getOpcode() == ISD::BUILD_VECTOR);
Chris Lattner35a08552007-02-25 07:10:00 +00002051 return isCommutedMOVL(N->op_begin(), N->getNumOperands(),
2052 V2IsSplat, V2IsUndef);
Evan Cheng60f0b892006-04-20 08:58:49 +00002053}
2054
Evan Cheng5d247f82006-04-14 21:59:03 +00002055/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2056/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
2057bool X86::isMOVSHDUPMask(SDNode *N) {
2058 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2059
2060 if (N->getNumOperands() != 4)
2061 return false;
2062
2063 // Expect 1, 1, 3, 3
2064 for (unsigned i = 0; i < 2; ++i) {
2065 SDOperand Arg = N->getOperand(i);
2066 if (Arg.getOpcode() == ISD::UNDEF) continue;
2067 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2068 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2069 if (Val != 1) return false;
2070 }
Evan Cheng6222cf22006-04-15 05:37:34 +00002071
2072 bool HasHi = false;
Evan Cheng5d247f82006-04-14 21:59:03 +00002073 for (unsigned i = 2; i < 4; ++i) {
2074 SDOperand Arg = N->getOperand(i);
2075 if (Arg.getOpcode() == ISD::UNDEF) continue;
2076 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2077 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2078 if (Val != 3) return false;
Evan Cheng6222cf22006-04-15 05:37:34 +00002079 HasHi = true;
Evan Cheng5d247f82006-04-14 21:59:03 +00002080 }
Evan Cheng65bb7202006-04-15 03:13:24 +00002081
Evan Cheng6222cf22006-04-15 05:37:34 +00002082 // Don't use movshdup if it can be done with a shufps.
2083 return HasHi;
Evan Cheng5d247f82006-04-14 21:59:03 +00002084}
2085
2086/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2087/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
2088bool X86::isMOVSLDUPMask(SDNode *N) {
2089 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2090
2091 if (N->getNumOperands() != 4)
2092 return false;
2093
2094 // Expect 0, 0, 2, 2
2095 for (unsigned i = 0; i < 2; ++i) {
2096 SDOperand Arg = N->getOperand(i);
2097 if (Arg.getOpcode() == ISD::UNDEF) continue;
2098 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2099 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2100 if (Val != 0) return false;
2101 }
Evan Cheng6222cf22006-04-15 05:37:34 +00002102
2103 bool HasHi = false;
Evan Cheng5d247f82006-04-14 21:59:03 +00002104 for (unsigned i = 2; i < 4; ++i) {
2105 SDOperand Arg = N->getOperand(i);
2106 if (Arg.getOpcode() == ISD::UNDEF) continue;
2107 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2108 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2109 if (Val != 2) return false;
Evan Cheng6222cf22006-04-15 05:37:34 +00002110 HasHi = true;
Evan Cheng5d247f82006-04-14 21:59:03 +00002111 }
Evan Cheng65bb7202006-04-15 03:13:24 +00002112
Evan Cheng6222cf22006-04-15 05:37:34 +00002113 // Don't use movshdup if it can be done with a shufps.
2114 return HasHi;
Evan Cheng5d247f82006-04-14 21:59:03 +00002115}
2116
Evan Chengd097e672006-03-22 02:53:00 +00002117/// isSplatMask - Return true if the specified VECTOR_SHUFFLE operand specifies
2118/// a splat of a single element.
Evan Cheng5022b342006-04-17 20:43:08 +00002119static bool isSplatMask(SDNode *N) {
Evan Chengd097e672006-03-22 02:53:00 +00002120 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2121
Evan Chengd097e672006-03-22 02:53:00 +00002122 // This is a splat operation if each element of the permute is the same, and
2123 // if the value doesn't reference the second vector.
Evan Cheng4a1b0d32006-04-19 23:28:59 +00002124 unsigned NumElems = N->getNumOperands();
2125 SDOperand ElementBase;
2126 unsigned i = 0;
2127 for (; i != NumElems; ++i) {
2128 SDOperand Elt = N->getOperand(i);
Reid Spencerde46e482006-11-02 20:25:50 +00002129 if (isa<ConstantSDNode>(Elt)) {
Evan Cheng4a1b0d32006-04-19 23:28:59 +00002130 ElementBase = Elt;
2131 break;
2132 }
2133 }
2134
2135 if (!ElementBase.Val)
2136 return false;
2137
2138 for (; i != NumElems; ++i) {
Evan Cheng99d72052006-03-31 00:30:29 +00002139 SDOperand Arg = N->getOperand(i);
2140 if (Arg.getOpcode() == ISD::UNDEF) continue;
2141 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
Evan Cheng4a1b0d32006-04-19 23:28:59 +00002142 if (Arg != ElementBase) return false;
Evan Chengd097e672006-03-22 02:53:00 +00002143 }
2144
2145 // Make sure it is a splat of the first vector operand.
Evan Cheng4a1b0d32006-04-19 23:28:59 +00002146 return cast<ConstantSDNode>(ElementBase)->getValue() < NumElems;
Evan Chengd097e672006-03-22 02:53:00 +00002147}
2148
Evan Cheng5022b342006-04-17 20:43:08 +00002149/// isSplatMask - Return true if the specified VECTOR_SHUFFLE operand specifies
2150/// a splat of a single element and it's a 2 or 4 element mask.
2151bool X86::isSplatMask(SDNode *N) {
2152 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2153
Evan Cheng4a1b0d32006-04-19 23:28:59 +00002154 // We can only splat 64-bit, and 32-bit quantities with a single instruction.
Evan Cheng5022b342006-04-17 20:43:08 +00002155 if (N->getNumOperands() != 4 && N->getNumOperands() != 2)
2156 return false;
2157 return ::isSplatMask(N);
2158}
2159
Evan Chenge056dd52006-10-27 21:08:32 +00002160/// isSplatLoMask - Return true if the specified VECTOR_SHUFFLE operand
2161/// specifies a splat of zero element.
2162bool X86::isSplatLoMask(SDNode *N) {
2163 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2164
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00002165 for (unsigned i = 0, e = N->getNumOperands(); i < e; ++i)
Evan Chenge056dd52006-10-27 21:08:32 +00002166 if (!isUndefOrEqual(N->getOperand(i), 0))
2167 return false;
2168 return true;
2169}
2170
Evan Cheng8fdbdf22006-03-22 08:01:21 +00002171/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
2172/// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUF* and SHUFP*
2173/// instructions.
2174unsigned X86::getShuffleSHUFImmediate(SDNode *N) {
Evan Chengd097e672006-03-22 02:53:00 +00002175 unsigned NumOperands = N->getNumOperands();
2176 unsigned Shift = (NumOperands == 4) ? 2 : 1;
2177 unsigned Mask = 0;
Evan Cheng8160fd32006-03-28 23:41:33 +00002178 for (unsigned i = 0; i < NumOperands; ++i) {
Evan Cheng99d72052006-03-31 00:30:29 +00002179 unsigned Val = 0;
2180 SDOperand Arg = N->getOperand(NumOperands-i-1);
2181 if (Arg.getOpcode() != ISD::UNDEF)
2182 Val = cast<ConstantSDNode>(Arg)->getValue();
Evan Chengd27fb3e2006-03-24 01:18:28 +00002183 if (Val >= NumOperands) Val -= NumOperands;
Evan Cheng8fdbdf22006-03-22 08:01:21 +00002184 Mask |= Val;
Evan Cheng8160fd32006-03-28 23:41:33 +00002185 if (i != NumOperands - 1)
2186 Mask <<= Shift;
2187 }
Evan Cheng8fdbdf22006-03-22 08:01:21 +00002188
2189 return Mask;
2190}
2191
Evan Chengb7fedff2006-03-29 23:07:14 +00002192/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
2193/// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUFHW
2194/// instructions.
2195unsigned X86::getShufflePSHUFHWImmediate(SDNode *N) {
2196 unsigned Mask = 0;
2197 // 8 nodes, but we only care about the last 4.
2198 for (unsigned i = 7; i >= 4; --i) {
Evan Cheng99d72052006-03-31 00:30:29 +00002199 unsigned Val = 0;
2200 SDOperand Arg = N->getOperand(i);
2201 if (Arg.getOpcode() != ISD::UNDEF)
2202 Val = cast<ConstantSDNode>(Arg)->getValue();
Evan Chengb7fedff2006-03-29 23:07:14 +00002203 Mask |= (Val - 4);
2204 if (i != 4)
2205 Mask <<= 2;
2206 }
2207
2208 return Mask;
2209}
2210
2211/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
2212/// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUFLW
2213/// instructions.
2214unsigned X86::getShufflePSHUFLWImmediate(SDNode *N) {
2215 unsigned Mask = 0;
2216 // 8 nodes, but we only care about the first 4.
2217 for (int i = 3; i >= 0; --i) {
Evan Cheng99d72052006-03-31 00:30:29 +00002218 unsigned Val = 0;
2219 SDOperand Arg = N->getOperand(i);
2220 if (Arg.getOpcode() != ISD::UNDEF)
2221 Val = cast<ConstantSDNode>(Arg)->getValue();
Evan Chengb7fedff2006-03-29 23:07:14 +00002222 Mask |= Val;
2223 if (i != 0)
2224 Mask <<= 2;
2225 }
2226
2227 return Mask;
2228}
2229
Evan Cheng59a63552006-04-05 01:47:37 +00002230/// isPSHUFHW_PSHUFLWMask - true if the specified VECTOR_SHUFFLE operand
2231/// specifies a 8 element shuffle that can be broken into a pair of
2232/// PSHUFHW and PSHUFLW.
2233static bool isPSHUFHW_PSHUFLWMask(SDNode *N) {
2234 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2235
2236 if (N->getNumOperands() != 8)
2237 return false;
2238
2239 // Lower quadword shuffled.
2240 for (unsigned i = 0; i != 4; ++i) {
2241 SDOperand Arg = N->getOperand(i);
2242 if (Arg.getOpcode() == ISD::UNDEF) continue;
2243 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2244 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2245 if (Val > 4)
2246 return false;
2247 }
2248
2249 // Upper quadword shuffled.
2250 for (unsigned i = 4; i != 8; ++i) {
2251 SDOperand Arg = N->getOperand(i);
2252 if (Arg.getOpcode() == ISD::UNDEF) continue;
2253 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2254 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2255 if (Val < 4 || Val > 7)
2256 return false;
2257 }
2258
2259 return true;
2260}
2261
Evan Chengc995b452006-04-06 23:23:56 +00002262/// CommuteVectorShuffle - Swap vector_shuffle operandsas well as
2263/// values in ther permute mask.
Evan Chengc415c5b2006-10-25 21:49:50 +00002264static SDOperand CommuteVectorShuffle(SDOperand Op, SDOperand &V1,
2265 SDOperand &V2, SDOperand &Mask,
2266 SelectionDAG &DAG) {
Evan Chengc995b452006-04-06 23:23:56 +00002267 MVT::ValueType VT = Op.getValueType();
2268 MVT::ValueType MaskVT = Mask.getValueType();
2269 MVT::ValueType EltVT = MVT::getVectorBaseType(MaskVT);
2270 unsigned NumElems = Mask.getNumOperands();
Chris Lattner35a08552007-02-25 07:10:00 +00002271 SmallVector<SDOperand, 8> MaskVec;
Evan Chengc995b452006-04-06 23:23:56 +00002272
2273 for (unsigned i = 0; i != NumElems; ++i) {
2274 SDOperand Arg = Mask.getOperand(i);
Evan Chenga3caaee2006-04-19 22:48:17 +00002275 if (Arg.getOpcode() == ISD::UNDEF) {
2276 MaskVec.push_back(DAG.getNode(ISD::UNDEF, EltVT));
2277 continue;
2278 }
Evan Chengc995b452006-04-06 23:23:56 +00002279 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2280 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2281 if (Val < NumElems)
2282 MaskVec.push_back(DAG.getConstant(Val + NumElems, EltVT));
2283 else
2284 MaskVec.push_back(DAG.getConstant(Val - NumElems, EltVT));
2285 }
2286
Evan Chengc415c5b2006-10-25 21:49:50 +00002287 std::swap(V1, V2);
Chris Lattnerc24a1d32006-08-08 02:23:42 +00002288 Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], MaskVec.size());
Evan Chengc415c5b2006-10-25 21:49:50 +00002289 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, Mask);
Evan Chengc995b452006-04-06 23:23:56 +00002290}
2291
Evan Cheng7855e4d2006-04-19 20:35:22 +00002292/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
2293/// match movhlps. The lower half elements should come from upper half of
2294/// V1 (and in order), and the upper half elements should come from the upper
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00002295/// half of V2 (and in order).
Evan Cheng7855e4d2006-04-19 20:35:22 +00002296static bool ShouldXformToMOVHLPS(SDNode *Mask) {
2297 unsigned NumElems = Mask->getNumOperands();
2298 if (NumElems != 4)
2299 return false;
2300 for (unsigned i = 0, e = 2; i != e; ++i)
2301 if (!isUndefOrEqual(Mask->getOperand(i), i+2))
2302 return false;
2303 for (unsigned i = 2; i != 4; ++i)
2304 if (!isUndefOrEqual(Mask->getOperand(i), i+4))
2305 return false;
2306 return true;
2307}
2308
Evan Chengc995b452006-04-06 23:23:56 +00002309/// isScalarLoadToVector - Returns true if the node is a scalar load that
2310/// is promoted to a vector.
Evan Cheng7855e4d2006-04-19 20:35:22 +00002311static inline bool isScalarLoadToVector(SDNode *N) {
2312 if (N->getOpcode() == ISD::SCALAR_TO_VECTOR) {
2313 N = N->getOperand(0).Val;
Evan Chenge71fe34d2006-10-09 20:57:25 +00002314 return ISD::isNON_EXTLoad(N);
Evan Chengc995b452006-04-06 23:23:56 +00002315 }
2316 return false;
2317}
2318
Evan Cheng7855e4d2006-04-19 20:35:22 +00002319/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
2320/// match movlp{s|d}. The lower half elements should come from lower half of
2321/// V1 (and in order), and the upper half elements should come from the upper
2322/// half of V2 (and in order). And since V1 will become the source of the
2323/// MOVLP, it must be either a vector load or a scalar load to vector.
Evan Chenge646abb2006-10-09 21:39:25 +00002324static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2, SDNode *Mask) {
Evan Chenge71fe34d2006-10-09 20:57:25 +00002325 if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1))
Evan Cheng7855e4d2006-04-19 20:35:22 +00002326 return false;
Evan Chenge646abb2006-10-09 21:39:25 +00002327 // Is V2 is a vector load, don't do this transformation. We will try to use
2328 // load folding shufps op.
2329 if (ISD::isNON_EXTLoad(V2))
2330 return false;
Evan Chengc995b452006-04-06 23:23:56 +00002331
Evan Cheng7855e4d2006-04-19 20:35:22 +00002332 unsigned NumElems = Mask->getNumOperands();
2333 if (NumElems != 2 && NumElems != 4)
2334 return false;
2335 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
2336 if (!isUndefOrEqual(Mask->getOperand(i), i))
2337 return false;
2338 for (unsigned i = NumElems/2; i != NumElems; ++i)
2339 if (!isUndefOrEqual(Mask->getOperand(i), i+NumElems))
2340 return false;
2341 return true;
Evan Chengc995b452006-04-06 23:23:56 +00002342}
2343
Evan Cheng60f0b892006-04-20 08:58:49 +00002344/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
2345/// all the same.
2346static bool isSplatVector(SDNode *N) {
2347 if (N->getOpcode() != ISD::BUILD_VECTOR)
2348 return false;
Evan Chengc995b452006-04-06 23:23:56 +00002349
Evan Cheng60f0b892006-04-20 08:58:49 +00002350 SDOperand SplatValue = N->getOperand(0);
2351 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
2352 if (N->getOperand(i) != SplatValue)
Evan Chengc995b452006-04-06 23:23:56 +00002353 return false;
2354 return true;
2355}
2356
Evan Cheng89c5d042006-09-08 01:50:06 +00002357/// isUndefShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
2358/// to an undef.
2359static bool isUndefShuffle(SDNode *N) {
2360 if (N->getOpcode() != ISD::BUILD_VECTOR)
2361 return false;
2362
2363 SDOperand V1 = N->getOperand(0);
2364 SDOperand V2 = N->getOperand(1);
2365 SDOperand Mask = N->getOperand(2);
2366 unsigned NumElems = Mask.getNumOperands();
2367 for (unsigned i = 0; i != NumElems; ++i) {
2368 SDOperand Arg = Mask.getOperand(i);
2369 if (Arg.getOpcode() != ISD::UNDEF) {
2370 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2371 if (Val < NumElems && V1.getOpcode() != ISD::UNDEF)
2372 return false;
2373 else if (Val >= NumElems && V2.getOpcode() != ISD::UNDEF)
2374 return false;
2375 }
2376 }
2377 return true;
2378}
2379
Evan Cheng60f0b892006-04-20 08:58:49 +00002380/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
2381/// that point to V2 points to its first element.
2382static SDOperand NormalizeMask(SDOperand Mask, SelectionDAG &DAG) {
2383 assert(Mask.getOpcode() == ISD::BUILD_VECTOR);
2384
2385 bool Changed = false;
Chris Lattner35a08552007-02-25 07:10:00 +00002386 SmallVector<SDOperand, 8> MaskVec;
Evan Cheng60f0b892006-04-20 08:58:49 +00002387 unsigned NumElems = Mask.getNumOperands();
2388 for (unsigned i = 0; i != NumElems; ++i) {
2389 SDOperand Arg = Mask.getOperand(i);
2390 if (Arg.getOpcode() != ISD::UNDEF) {
2391 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2392 if (Val > NumElems) {
2393 Arg = DAG.getConstant(NumElems, Arg.getValueType());
2394 Changed = true;
2395 }
2396 }
2397 MaskVec.push_back(Arg);
2398 }
2399
2400 if (Changed)
Chris Lattnerc24a1d32006-08-08 02:23:42 +00002401 Mask = DAG.getNode(ISD::BUILD_VECTOR, Mask.getValueType(),
2402 &MaskVec[0], MaskVec.size());
Evan Cheng60f0b892006-04-20 08:58:49 +00002403 return Mask;
2404}
2405
Evan Chenge8b51802006-04-21 01:05:10 +00002406/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
2407/// operation of specified width.
2408static SDOperand getMOVLMask(unsigned NumElems, SelectionDAG &DAG) {
Evan Cheng60f0b892006-04-20 08:58:49 +00002409 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(NumElems);
2410 MVT::ValueType BaseVT = MVT::getVectorBaseType(MaskVT);
2411
Chris Lattner35a08552007-02-25 07:10:00 +00002412 SmallVector<SDOperand, 8> MaskVec;
Evan Cheng60f0b892006-04-20 08:58:49 +00002413 MaskVec.push_back(DAG.getConstant(NumElems, BaseVT));
2414 for (unsigned i = 1; i != NumElems; ++i)
2415 MaskVec.push_back(DAG.getConstant(i, BaseVT));
Chris Lattnerc24a1d32006-08-08 02:23:42 +00002416 return DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], MaskVec.size());
Evan Cheng60f0b892006-04-20 08:58:49 +00002417}
2418
Evan Cheng5022b342006-04-17 20:43:08 +00002419/// getUnpacklMask - Returns a vector_shuffle mask for an unpackl operation
2420/// of specified width.
2421static SDOperand getUnpacklMask(unsigned NumElems, SelectionDAG &DAG) {
2422 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(NumElems);
2423 MVT::ValueType BaseVT = MVT::getVectorBaseType(MaskVT);
Chris Lattner35a08552007-02-25 07:10:00 +00002424 SmallVector<SDOperand, 8> MaskVec;
Evan Cheng5022b342006-04-17 20:43:08 +00002425 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
2426 MaskVec.push_back(DAG.getConstant(i, BaseVT));
2427 MaskVec.push_back(DAG.getConstant(i + NumElems, BaseVT));
2428 }
Chris Lattnerc24a1d32006-08-08 02:23:42 +00002429 return DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], MaskVec.size());
Evan Cheng5022b342006-04-17 20:43:08 +00002430}
2431
Evan Cheng60f0b892006-04-20 08:58:49 +00002432/// getUnpackhMask - Returns a vector_shuffle mask for an unpackh operation
2433/// of specified width.
2434static SDOperand getUnpackhMask(unsigned NumElems, SelectionDAG &DAG) {
2435 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(NumElems);
2436 MVT::ValueType BaseVT = MVT::getVectorBaseType(MaskVT);
2437 unsigned Half = NumElems/2;
Chris Lattner35a08552007-02-25 07:10:00 +00002438 SmallVector<SDOperand, 8> MaskVec;
Evan Cheng60f0b892006-04-20 08:58:49 +00002439 for (unsigned i = 0; i != Half; ++i) {
2440 MaskVec.push_back(DAG.getConstant(i + Half, BaseVT));
2441 MaskVec.push_back(DAG.getConstant(i + NumElems + Half, BaseVT));
2442 }
Chris Lattnerc24a1d32006-08-08 02:23:42 +00002443 return DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], MaskVec.size());
Evan Cheng60f0b892006-04-20 08:58:49 +00002444}
2445
Evan Chenge8b51802006-04-21 01:05:10 +00002446/// getZeroVector - Returns a vector of specified type with all zero elements.
2447///
2448static SDOperand getZeroVector(MVT::ValueType VT, SelectionDAG &DAG) {
2449 assert(MVT::isVector(VT) && "Expected a vector type");
2450 unsigned NumElems = getVectorNumElements(VT);
2451 MVT::ValueType EVT = MVT::getVectorBaseType(VT);
2452 bool isFP = MVT::isFloatingPoint(EVT);
2453 SDOperand Zero = isFP ? DAG.getConstantFP(0.0, EVT) : DAG.getConstant(0, EVT);
Chris Lattner35a08552007-02-25 07:10:00 +00002454 SmallVector<SDOperand, 8> ZeroVec(NumElems, Zero);
Chris Lattnerc24a1d32006-08-08 02:23:42 +00002455 return DAG.getNode(ISD::BUILD_VECTOR, VT, &ZeroVec[0], ZeroVec.size());
Evan Chenge8b51802006-04-21 01:05:10 +00002456}
2457
Evan Cheng5022b342006-04-17 20:43:08 +00002458/// PromoteSplat - Promote a splat of v8i16 or v16i8 to v4i32.
2459///
2460static SDOperand PromoteSplat(SDOperand Op, SelectionDAG &DAG) {
2461 SDOperand V1 = Op.getOperand(0);
Evan Chenge8b51802006-04-21 01:05:10 +00002462 SDOperand Mask = Op.getOperand(2);
Evan Cheng5022b342006-04-17 20:43:08 +00002463 MVT::ValueType VT = Op.getValueType();
Evan Chenge8b51802006-04-21 01:05:10 +00002464 unsigned NumElems = Mask.getNumOperands();
2465 Mask = getUnpacklMask(NumElems, DAG);
Evan Cheng5022b342006-04-17 20:43:08 +00002466 while (NumElems != 4) {
Evan Chenge8b51802006-04-21 01:05:10 +00002467 V1 = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V1, Mask);
Evan Cheng5022b342006-04-17 20:43:08 +00002468 NumElems >>= 1;
2469 }
2470 V1 = DAG.getNode(ISD::BIT_CONVERT, MVT::v4i32, V1);
2471
2472 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(4);
Evan Chenge8b51802006-04-21 01:05:10 +00002473 Mask = getZeroVector(MaskVT, DAG);
Evan Cheng5022b342006-04-17 20:43:08 +00002474 SDOperand Shuffle = DAG.getNode(ISD::VECTOR_SHUFFLE, MVT::v4i32, V1,
Evan Chenge8b51802006-04-21 01:05:10 +00002475 DAG.getNode(ISD::UNDEF, MVT::v4i32), Mask);
Evan Cheng5022b342006-04-17 20:43:08 +00002476 return DAG.getNode(ISD::BIT_CONVERT, VT, Shuffle);
2477}
2478
Evan Chenge8b51802006-04-21 01:05:10 +00002479/// isZeroNode - Returns true if Elt is a constant zero or a floating point
2480/// constant +0.0.
2481static inline bool isZeroNode(SDOperand Elt) {
2482 return ((isa<ConstantSDNode>(Elt) &&
2483 cast<ConstantSDNode>(Elt)->getValue() == 0) ||
2484 (isa<ConstantFPSDNode>(Elt) &&
2485 cast<ConstantFPSDNode>(Elt)->isExactlyValue(0.0)));
2486}
2487
Evan Cheng14215c32006-04-21 23:03:30 +00002488/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
2489/// vector and zero or undef vector.
2490static SDOperand getShuffleVectorZeroOrUndef(SDOperand V2, MVT::ValueType VT,
Evan Chenge8b51802006-04-21 01:05:10 +00002491 unsigned NumElems, unsigned Idx,
Evan Cheng14215c32006-04-21 23:03:30 +00002492 bool isZero, SelectionDAG &DAG) {
2493 SDOperand V1 = isZero ? getZeroVector(VT, DAG) : DAG.getNode(ISD::UNDEF, VT);
Evan Chenge8b51802006-04-21 01:05:10 +00002494 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(NumElems);
2495 MVT::ValueType EVT = MVT::getVectorBaseType(MaskVT);
2496 SDOperand Zero = DAG.getConstant(0, EVT);
Chris Lattner35a08552007-02-25 07:10:00 +00002497 SmallVector<SDOperand, 8> MaskVec(NumElems, Zero);
Evan Chenge8b51802006-04-21 01:05:10 +00002498 MaskVec[Idx] = DAG.getConstant(NumElems, EVT);
Chris Lattnerc24a1d32006-08-08 02:23:42 +00002499 SDOperand Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
2500 &MaskVec[0], MaskVec.size());
Evan Cheng14215c32006-04-21 23:03:30 +00002501 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, Mask);
Evan Chenge8b51802006-04-21 01:05:10 +00002502}
2503
Evan Chengb0461082006-04-24 18:01:45 +00002504/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
2505///
2506static SDOperand LowerBuildVectorv16i8(SDOperand Op, unsigned NonZeros,
2507 unsigned NumNonZero, unsigned NumZero,
Evan Cheng11b0a5d2006-09-08 06:48:29 +00002508 SelectionDAG &DAG, TargetLowering &TLI) {
Evan Chengb0461082006-04-24 18:01:45 +00002509 if (NumNonZero > 8)
2510 return SDOperand();
2511
2512 SDOperand V(0, 0);
2513 bool First = true;
2514 for (unsigned i = 0; i < 16; ++i) {
2515 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
2516 if (ThisIsNonZero && First) {
2517 if (NumZero)
2518 V = getZeroVector(MVT::v8i16, DAG);
2519 else
2520 V = DAG.getNode(ISD::UNDEF, MVT::v8i16);
2521 First = false;
2522 }
2523
2524 if ((i & 1) != 0) {
2525 SDOperand ThisElt(0, 0), LastElt(0, 0);
2526 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
2527 if (LastIsNonZero) {
2528 LastElt = DAG.getNode(ISD::ZERO_EXTEND, MVT::i16, Op.getOperand(i-1));
2529 }
2530 if (ThisIsNonZero) {
2531 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, MVT::i16, Op.getOperand(i));
2532 ThisElt = DAG.getNode(ISD::SHL, MVT::i16,
2533 ThisElt, DAG.getConstant(8, MVT::i8));
2534 if (LastIsNonZero)
2535 ThisElt = DAG.getNode(ISD::OR, MVT::i16, ThisElt, LastElt);
2536 } else
2537 ThisElt = LastElt;
2538
2539 if (ThisElt.Val)
2540 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, MVT::v8i16, V, ThisElt,
Evan Cheng11b0a5d2006-09-08 06:48:29 +00002541 DAG.getConstant(i/2, TLI.getPointerTy()));
Evan Chengb0461082006-04-24 18:01:45 +00002542 }
2543 }
2544
2545 return DAG.getNode(ISD::BIT_CONVERT, MVT::v16i8, V);
2546}
2547
2548/// LowerBuildVectorv16i8 - Custom lower build_vector of v8i16.
2549///
2550static SDOperand LowerBuildVectorv8i16(SDOperand Op, unsigned NonZeros,
2551 unsigned NumNonZero, unsigned NumZero,
Evan Cheng11b0a5d2006-09-08 06:48:29 +00002552 SelectionDAG &DAG, TargetLowering &TLI) {
Evan Chengb0461082006-04-24 18:01:45 +00002553 if (NumNonZero > 4)
2554 return SDOperand();
2555
2556 SDOperand V(0, 0);
2557 bool First = true;
2558 for (unsigned i = 0; i < 8; ++i) {
2559 bool isNonZero = (NonZeros & (1 << i)) != 0;
2560 if (isNonZero) {
2561 if (First) {
2562 if (NumZero)
2563 V = getZeroVector(MVT::v8i16, DAG);
2564 else
2565 V = DAG.getNode(ISD::UNDEF, MVT::v8i16);
2566 First = false;
2567 }
2568 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, MVT::v8i16, V, Op.getOperand(i),
Evan Cheng11b0a5d2006-09-08 06:48:29 +00002569 DAG.getConstant(i, TLI.getPointerTy()));
Evan Chengb0461082006-04-24 18:01:45 +00002570 }
2571 }
2572
2573 return V;
2574}
2575
Evan Chenga9467aa2006-04-25 20:13:52 +00002576SDOperand
2577X86TargetLowering::LowerBUILD_VECTOR(SDOperand Op, SelectionDAG &DAG) {
2578 // All zero's are handled with pxor.
2579 if (ISD::isBuildVectorAllZeros(Op.Val))
2580 return Op;
2581
2582 // All one's are handled with pcmpeqd.
2583 if (ISD::isBuildVectorAllOnes(Op.Val))
2584 return Op;
2585
2586 MVT::ValueType VT = Op.getValueType();
2587 MVT::ValueType EVT = MVT::getVectorBaseType(VT);
2588 unsigned EVTBits = MVT::getSizeInBits(EVT);
2589
2590 unsigned NumElems = Op.getNumOperands();
2591 unsigned NumZero = 0;
2592 unsigned NumNonZero = 0;
2593 unsigned NonZeros = 0;
2594 std::set<SDOperand> Values;
2595 for (unsigned i = 0; i < NumElems; ++i) {
2596 SDOperand Elt = Op.getOperand(i);
2597 if (Elt.getOpcode() != ISD::UNDEF) {
2598 Values.insert(Elt);
2599 if (isZeroNode(Elt))
2600 NumZero++;
2601 else {
2602 NonZeros |= (1 << i);
2603 NumNonZero++;
2604 }
2605 }
2606 }
2607
2608 if (NumNonZero == 0)
2609 // Must be a mix of zero and undef. Return a zero vector.
2610 return getZeroVector(VT, DAG);
2611
2612 // Splat is obviously ok. Let legalizer expand it to a shuffle.
2613 if (Values.size() == 1)
2614 return SDOperand();
2615
2616 // Special case for single non-zero element.
Evan Cheng798b3062006-10-25 20:48:19 +00002617 if (NumNonZero == 1) {
Evan Chenga9467aa2006-04-25 20:13:52 +00002618 unsigned Idx = CountTrailingZeros_32(NonZeros);
2619 SDOperand Item = Op.getOperand(Idx);
2620 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, VT, Item);
2621 if (Idx == 0)
2622 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
2623 return getShuffleVectorZeroOrUndef(Item, VT, NumElems, Idx,
2624 NumZero > 0, DAG);
2625
2626 if (EVTBits == 32) {
2627 // Turn it into a shuffle of zero and zero-extended scalar to vector.
2628 Item = getShuffleVectorZeroOrUndef(Item, VT, NumElems, 0, NumZero > 0,
2629 DAG);
2630 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(NumElems);
2631 MVT::ValueType MaskEVT = MVT::getVectorBaseType(MaskVT);
Chris Lattner35a08552007-02-25 07:10:00 +00002632 SmallVector<SDOperand, 8> MaskVec;
Evan Chenga9467aa2006-04-25 20:13:52 +00002633 for (unsigned i = 0; i < NumElems; i++)
2634 MaskVec.push_back(DAG.getConstant((i == Idx) ? 0 : 1, MaskEVT));
Chris Lattnerc24a1d32006-08-08 02:23:42 +00002635 SDOperand Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
2636 &MaskVec[0], MaskVec.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00002637 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, Item,
2638 DAG.getNode(ISD::UNDEF, VT), Mask);
2639 }
2640 }
2641
Evan Cheng8c5766e2006-10-04 18:33:38 +00002642 // Let legalizer expand 2-wide build_vector's.
Evan Chenga9467aa2006-04-25 20:13:52 +00002643 if (EVTBits == 64)
2644 return SDOperand();
2645
2646 // If element VT is < 32 bits, convert it to inserts into a zero vector.
2647 if (EVTBits == 8) {
Evan Cheng11b0a5d2006-09-08 06:48:29 +00002648 SDOperand V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
2649 *this);
Evan Chenga9467aa2006-04-25 20:13:52 +00002650 if (V.Val) return V;
2651 }
2652
2653 if (EVTBits == 16) {
Evan Cheng11b0a5d2006-09-08 06:48:29 +00002654 SDOperand V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
2655 *this);
Evan Chenga9467aa2006-04-25 20:13:52 +00002656 if (V.Val) return V;
2657 }
2658
2659 // If element VT is == 32 bits, turn it into a number of shuffles.
Chris Lattner35a08552007-02-25 07:10:00 +00002660 SmallVector<SDOperand, 8> V;
2661 V.resize(NumElems);
Evan Chenga9467aa2006-04-25 20:13:52 +00002662 if (NumElems == 4 && NumZero > 0) {
2663 for (unsigned i = 0; i < 4; ++i) {
2664 bool isZero = !(NonZeros & (1 << i));
2665 if (isZero)
2666 V[i] = getZeroVector(VT, DAG);
2667 else
2668 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, VT, Op.getOperand(i));
2669 }
2670
2671 for (unsigned i = 0; i < 2; ++i) {
2672 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
2673 default: break;
2674 case 0:
2675 V[i] = V[i*2]; // Must be a zero vector.
2676 break;
2677 case 1:
2678 V[i] = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V[i*2+1], V[i*2],
2679 getMOVLMask(NumElems, DAG));
2680 break;
2681 case 2:
2682 V[i] = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V[i*2], V[i*2+1],
2683 getMOVLMask(NumElems, DAG));
2684 break;
2685 case 3:
2686 V[i] = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V[i*2], V[i*2+1],
2687 getUnpacklMask(NumElems, DAG));
2688 break;
2689 }
2690 }
2691
Evan Cheng9fee4422006-05-16 07:21:53 +00002692 // Take advantage of the fact GR32 to VR128 scalar_to_vector (i.e. movd)
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00002693 // clears the upper bits.
Evan Chenga9467aa2006-04-25 20:13:52 +00002694 // FIXME: we can do the same for v4f32 case when we know both parts of
2695 // the lower half come from scalar_to_vector (loadf32). We should do
2696 // that in post legalizer dag combiner with target specific hooks.
Evan Cheng798b3062006-10-25 20:48:19 +00002697 if (MVT::isInteger(EVT) && (NonZeros & (0x3 << 2)) == 0)
Evan Chenga9467aa2006-04-25 20:13:52 +00002698 return V[0];
2699 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(NumElems);
2700 MVT::ValueType EVT = MVT::getVectorBaseType(MaskVT);
Chris Lattner35a08552007-02-25 07:10:00 +00002701 SmallVector<SDOperand, 8> MaskVec;
Evan Chenga9467aa2006-04-25 20:13:52 +00002702 bool Reverse = (NonZeros & 0x3) == 2;
2703 for (unsigned i = 0; i < 2; ++i)
2704 if (Reverse)
2705 MaskVec.push_back(DAG.getConstant(1-i, EVT));
2706 else
2707 MaskVec.push_back(DAG.getConstant(i, EVT));
2708 Reverse = ((NonZeros & (0x3 << 2)) >> 2) == 2;
2709 for (unsigned i = 0; i < 2; ++i)
2710 if (Reverse)
2711 MaskVec.push_back(DAG.getConstant(1-i+NumElems, EVT));
2712 else
2713 MaskVec.push_back(DAG.getConstant(i+NumElems, EVT));
Chris Lattnered728e82006-08-11 17:38:39 +00002714 SDOperand ShufMask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
2715 &MaskVec[0], MaskVec.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00002716 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V[0], V[1], ShufMask);
2717 }
2718
2719 if (Values.size() > 2) {
2720 // Expand into a number of unpckl*.
2721 // e.g. for v4f32
2722 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
2723 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
2724 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
2725 SDOperand UnpckMask = getUnpacklMask(NumElems, DAG);
2726 for (unsigned i = 0; i < NumElems; ++i)
2727 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, VT, Op.getOperand(i));
2728 NumElems >>= 1;
2729 while (NumElems != 0) {
2730 for (unsigned i = 0; i < NumElems; ++i)
2731 V[i] = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V[i], V[i + NumElems],
2732 UnpckMask);
2733 NumElems >>= 1;
2734 }
2735 return V[0];
2736 }
2737
2738 return SDOperand();
2739}
2740
2741SDOperand
2742X86TargetLowering::LowerVECTOR_SHUFFLE(SDOperand Op, SelectionDAG &DAG) {
2743 SDOperand V1 = Op.getOperand(0);
2744 SDOperand V2 = Op.getOperand(1);
2745 SDOperand PermMask = Op.getOperand(2);
2746 MVT::ValueType VT = Op.getValueType();
2747 unsigned NumElems = PermMask.getNumOperands();
2748 bool V1IsUndef = V1.getOpcode() == ISD::UNDEF;
2749 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
Evan Cheng949bcc92006-10-16 06:36:00 +00002750 bool V1IsSplat = false;
2751 bool V2IsSplat = false;
Evan Chenga9467aa2006-04-25 20:13:52 +00002752
Evan Cheng89c5d042006-09-08 01:50:06 +00002753 if (isUndefShuffle(Op.Val))
2754 return DAG.getNode(ISD::UNDEF, VT);
2755
Evan Chenga9467aa2006-04-25 20:13:52 +00002756 if (isSplatMask(PermMask.Val)) {
2757 if (NumElems <= 4) return Op;
2758 // Promote it to a v4i32 splat.
Evan Cheng798b3062006-10-25 20:48:19 +00002759 return PromoteSplat(Op, DAG);
Evan Chenga9467aa2006-04-25 20:13:52 +00002760 }
2761
Evan Cheng798b3062006-10-25 20:48:19 +00002762 if (X86::isMOVLMask(PermMask.Val))
2763 return (V1IsUndef) ? V2 : Op;
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00002764
Evan Cheng798b3062006-10-25 20:48:19 +00002765 if (X86::isMOVSHDUPMask(PermMask.Val) ||
2766 X86::isMOVSLDUPMask(PermMask.Val) ||
2767 X86::isMOVHLPSMask(PermMask.Val) ||
2768 X86::isMOVHPMask(PermMask.Val) ||
2769 X86::isMOVLPMask(PermMask.Val))
2770 return Op;
Evan Chenga9467aa2006-04-25 20:13:52 +00002771
Evan Cheng798b3062006-10-25 20:48:19 +00002772 if (ShouldXformToMOVHLPS(PermMask.Val) ||
2773 ShouldXformToMOVLP(V1.Val, V2.Val, PermMask.Val))
Evan Chengc415c5b2006-10-25 21:49:50 +00002774 return CommuteVectorShuffle(Op, V1, V2, PermMask, DAG);
Evan Chenga9467aa2006-04-25 20:13:52 +00002775
Evan Chengc415c5b2006-10-25 21:49:50 +00002776 bool Commuted = false;
Evan Cheng798b3062006-10-25 20:48:19 +00002777 V1IsSplat = isSplatVector(V1.Val);
2778 V2IsSplat = isSplatVector(V2.Val);
2779 if ((V1IsSplat || V1IsUndef) && !(V2IsSplat || V2IsUndef)) {
Evan Chengc415c5b2006-10-25 21:49:50 +00002780 Op = CommuteVectorShuffle(Op, V1, V2, PermMask, DAG);
Evan Cheng798b3062006-10-25 20:48:19 +00002781 std::swap(V1IsSplat, V2IsSplat);
2782 std::swap(V1IsUndef, V2IsUndef);
Evan Chengc415c5b2006-10-25 21:49:50 +00002783 Commuted = true;
Evan Cheng798b3062006-10-25 20:48:19 +00002784 }
2785
2786 if (isCommutedMOVL(PermMask.Val, V2IsSplat, V2IsUndef)) {
2787 if (V2IsUndef) return V1;
Evan Chengc415c5b2006-10-25 21:49:50 +00002788 Op = CommuteVectorShuffle(Op, V1, V2, PermMask, DAG);
Evan Cheng798b3062006-10-25 20:48:19 +00002789 if (V2IsSplat) {
2790 // V2 is a splat, so the mask may be malformed. That is, it may point
2791 // to any V2 element. The instruction selectior won't like this. Get
2792 // a corrected mask and commute to form a proper MOVS{S|D}.
2793 SDOperand NewMask = getMOVLMask(NumElems, DAG);
2794 if (NewMask.Val != PermMask.Val)
2795 Op = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, NewMask);
Evan Chenga9467aa2006-04-25 20:13:52 +00002796 }
Evan Cheng798b3062006-10-25 20:48:19 +00002797 return Op;
Evan Cheng949bcc92006-10-16 06:36:00 +00002798 }
Evan Chenga9467aa2006-04-25 20:13:52 +00002799
Evan Cheng949bcc92006-10-16 06:36:00 +00002800 if (X86::isUNPCKL_v_undef_Mask(PermMask.Val) ||
2801 X86::isUNPCKLMask(PermMask.Val) ||
2802 X86::isUNPCKHMask(PermMask.Val))
2803 return Op;
Evan Cheng8c5766e2006-10-04 18:33:38 +00002804
Evan Cheng798b3062006-10-25 20:48:19 +00002805 if (V2IsSplat) {
2806 // Normalize mask so all entries that point to V2 points to its first
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00002807 // element then try to match unpck{h|l} again. If match, return a
Evan Cheng798b3062006-10-25 20:48:19 +00002808 // new vector_shuffle with the corrected mask.
2809 SDOperand NewMask = NormalizeMask(PermMask, DAG);
2810 if (NewMask.Val != PermMask.Val) {
2811 if (X86::isUNPCKLMask(PermMask.Val, true)) {
2812 SDOperand NewMask = getUnpacklMask(NumElems, DAG);
2813 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, NewMask);
2814 } else if (X86::isUNPCKHMask(PermMask.Val, true)) {
2815 SDOperand NewMask = getUnpackhMask(NumElems, DAG);
2816 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, NewMask);
Evan Chenga9467aa2006-04-25 20:13:52 +00002817 }
2818 }
2819 }
2820
2821 // Normalize the node to match x86 shuffle ops if needed
Evan Chengc415c5b2006-10-25 21:49:50 +00002822 if (V2.getOpcode() != ISD::UNDEF && isCommutedSHUFP(PermMask.Val))
2823 Op = CommuteVectorShuffle(Op, V1, V2, PermMask, DAG);
2824
2825 if (Commuted) {
2826 // Commute is back and try unpck* again.
2827 Op = CommuteVectorShuffle(Op, V1, V2, PermMask, DAG);
2828 if (X86::isUNPCKL_v_undef_Mask(PermMask.Val) ||
2829 X86::isUNPCKLMask(PermMask.Val) ||
2830 X86::isUNPCKHMask(PermMask.Val))
2831 return Op;
2832 }
Evan Chenga9467aa2006-04-25 20:13:52 +00002833
2834 // If VT is integer, try PSHUF* first, then SHUFP*.
2835 if (MVT::isInteger(VT)) {
2836 if (X86::isPSHUFDMask(PermMask.Val) ||
2837 X86::isPSHUFHWMask(PermMask.Val) ||
2838 X86::isPSHUFLWMask(PermMask.Val)) {
2839 if (V2.getOpcode() != ISD::UNDEF)
2840 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1,
2841 DAG.getNode(ISD::UNDEF, V1.getValueType()),PermMask);
2842 return Op;
2843 }
2844
2845 if (X86::isSHUFPMask(PermMask.Val))
2846 return Op;
2847
2848 // Handle v8i16 shuffle high / low shuffle node pair.
2849 if (VT == MVT::v8i16 && isPSHUFHW_PSHUFLWMask(PermMask.Val)) {
2850 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(NumElems);
2851 MVT::ValueType BaseVT = MVT::getVectorBaseType(MaskVT);
Chris Lattner35a08552007-02-25 07:10:00 +00002852 SmallVector<SDOperand, 8> MaskVec;
Evan Chenga9467aa2006-04-25 20:13:52 +00002853 for (unsigned i = 0; i != 4; ++i)
2854 MaskVec.push_back(PermMask.getOperand(i));
2855 for (unsigned i = 4; i != 8; ++i)
2856 MaskVec.push_back(DAG.getConstant(i, BaseVT));
Chris Lattnered728e82006-08-11 17:38:39 +00002857 SDOperand Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
2858 &MaskVec[0], MaskVec.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00002859 V1 = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, Mask);
2860 MaskVec.clear();
2861 for (unsigned i = 0; i != 4; ++i)
2862 MaskVec.push_back(DAG.getConstant(i, BaseVT));
2863 for (unsigned i = 4; i != 8; ++i)
2864 MaskVec.push_back(PermMask.getOperand(i));
Chris Lattnered728e82006-08-11 17:38:39 +00002865 Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0],MaskVec.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00002866 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, Mask);
2867 }
2868 } else {
2869 // Floating point cases in the other order.
2870 if (X86::isSHUFPMask(PermMask.Val))
2871 return Op;
2872 if (X86::isPSHUFDMask(PermMask.Val) ||
2873 X86::isPSHUFHWMask(PermMask.Val) ||
2874 X86::isPSHUFLWMask(PermMask.Val)) {
2875 if (V2.getOpcode() != ISD::UNDEF)
2876 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1,
2877 DAG.getNode(ISD::UNDEF, V1.getValueType()),PermMask);
2878 return Op;
2879 }
2880 }
2881
2882 if (NumElems == 4) {
Evan Chenga9467aa2006-04-25 20:13:52 +00002883 MVT::ValueType MaskVT = PermMask.getValueType();
2884 MVT::ValueType MaskEVT = MVT::getVectorBaseType(MaskVT);
Chris Lattner35a08552007-02-25 07:10:00 +00002885 SmallVector<std::pair<int, int>, 8> Locs;
Evan Cheng3cd43622006-04-28 07:03:38 +00002886 Locs.reserve(NumElems);
Chris Lattner35a08552007-02-25 07:10:00 +00002887 SmallVector<SDOperand, 8> Mask1(NumElems, DAG.getNode(ISD::UNDEF, MaskEVT));
2888 SmallVector<SDOperand, 8> Mask2(NumElems, DAG.getNode(ISD::UNDEF, MaskEVT));
Evan Cheng3cd43622006-04-28 07:03:38 +00002889 unsigned NumHi = 0;
2890 unsigned NumLo = 0;
2891 // If no more than two elements come from either vector. This can be
2892 // implemented with two shuffles. First shuffle gather the elements.
2893 // The second shuffle, which takes the first shuffle as both of its
2894 // vector operands, put the elements into the right order.
2895 for (unsigned i = 0; i != NumElems; ++i) {
2896 SDOperand Elt = PermMask.getOperand(i);
2897 if (Elt.getOpcode() == ISD::UNDEF) {
2898 Locs[i] = std::make_pair(-1, -1);
2899 } else {
2900 unsigned Val = cast<ConstantSDNode>(Elt)->getValue();
2901 if (Val < NumElems) {
2902 Locs[i] = std::make_pair(0, NumLo);
2903 Mask1[NumLo] = Elt;
2904 NumLo++;
2905 } else {
2906 Locs[i] = std::make_pair(1, NumHi);
2907 if (2+NumHi < NumElems)
2908 Mask1[2+NumHi] = Elt;
2909 NumHi++;
2910 }
2911 }
2912 }
2913 if (NumLo <= 2 && NumHi <= 2) {
2914 V1 = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2,
Chris Lattnered728e82006-08-11 17:38:39 +00002915 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
2916 &Mask1[0], Mask1.size()));
Evan Cheng3cd43622006-04-28 07:03:38 +00002917 for (unsigned i = 0; i != NumElems; ++i) {
2918 if (Locs[i].first == -1)
2919 continue;
2920 else {
2921 unsigned Idx = (i < NumElems/2) ? 0 : NumElems;
2922 Idx += Locs[i].first * (NumElems/2) + Locs[i].second;
2923 Mask2[i] = DAG.getConstant(Idx, MaskEVT);
2924 }
2925 }
2926
2927 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V1,
Chris Lattnered728e82006-08-11 17:38:39 +00002928 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
2929 &Mask2[0], Mask2.size()));
Evan Cheng3cd43622006-04-28 07:03:38 +00002930 }
2931
2932 // Break it into (shuffle shuffle_hi, shuffle_lo).
2933 Locs.clear();
Chris Lattner35a08552007-02-25 07:10:00 +00002934 SmallVector<SDOperand,8> LoMask(NumElems, DAG.getNode(ISD::UNDEF, MaskEVT));
2935 SmallVector<SDOperand,8> HiMask(NumElems, DAG.getNode(ISD::UNDEF, MaskEVT));
2936 SmallVector<SDOperand,8> *MaskPtr = &LoMask;
Evan Chenga9467aa2006-04-25 20:13:52 +00002937 unsigned MaskIdx = 0;
2938 unsigned LoIdx = 0;
2939 unsigned HiIdx = NumElems/2;
2940 for (unsigned i = 0; i != NumElems; ++i) {
2941 if (i == NumElems/2) {
2942 MaskPtr = &HiMask;
2943 MaskIdx = 1;
2944 LoIdx = 0;
2945 HiIdx = NumElems/2;
2946 }
2947 SDOperand Elt = PermMask.getOperand(i);
2948 if (Elt.getOpcode() == ISD::UNDEF) {
2949 Locs[i] = std::make_pair(-1, -1);
2950 } else if (cast<ConstantSDNode>(Elt)->getValue() < NumElems) {
2951 Locs[i] = std::make_pair(MaskIdx, LoIdx);
2952 (*MaskPtr)[LoIdx] = Elt;
2953 LoIdx++;
2954 } else {
2955 Locs[i] = std::make_pair(MaskIdx, HiIdx);
2956 (*MaskPtr)[HiIdx] = Elt;
2957 HiIdx++;
2958 }
2959 }
2960
Chris Lattner3d826992006-05-16 06:45:34 +00002961 SDOperand LoShuffle =
2962 DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2,
Chris Lattnered728e82006-08-11 17:38:39 +00002963 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
2964 &LoMask[0], LoMask.size()));
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00002965 SDOperand HiShuffle =
Chris Lattner3d826992006-05-16 06:45:34 +00002966 DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2,
Chris Lattnered728e82006-08-11 17:38:39 +00002967 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
2968 &HiMask[0], HiMask.size()));
Chris Lattner35a08552007-02-25 07:10:00 +00002969 SmallVector<SDOperand, 8> MaskOps;
Evan Chenga9467aa2006-04-25 20:13:52 +00002970 for (unsigned i = 0; i != NumElems; ++i) {
2971 if (Locs[i].first == -1) {
2972 MaskOps.push_back(DAG.getNode(ISD::UNDEF, MaskEVT));
2973 } else {
2974 unsigned Idx = Locs[i].first * NumElems + Locs[i].second;
2975 MaskOps.push_back(DAG.getConstant(Idx, MaskEVT));
2976 }
2977 }
2978 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, LoShuffle, HiShuffle,
Chris Lattnered728e82006-08-11 17:38:39 +00002979 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
2980 &MaskOps[0], MaskOps.size()));
Evan Chenga9467aa2006-04-25 20:13:52 +00002981 }
2982
2983 return SDOperand();
2984}
2985
2986SDOperand
2987X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDOperand Op, SelectionDAG &DAG) {
2988 if (!isa<ConstantSDNode>(Op.getOperand(1)))
2989 return SDOperand();
2990
2991 MVT::ValueType VT = Op.getValueType();
2992 // TODO: handle v16i8.
2993 if (MVT::getSizeInBits(VT) == 16) {
2994 // Transform it so it match pextrw which produces a 32-bit result.
2995 MVT::ValueType EVT = (MVT::ValueType)(VT+1);
2996 SDOperand Extract = DAG.getNode(X86ISD::PEXTRW, EVT,
2997 Op.getOperand(0), Op.getOperand(1));
2998 SDOperand Assert = DAG.getNode(ISD::AssertZext, EVT, Extract,
2999 DAG.getValueType(VT));
3000 return DAG.getNode(ISD::TRUNCATE, VT, Assert);
3001 } else if (MVT::getSizeInBits(VT) == 32) {
3002 SDOperand Vec = Op.getOperand(0);
3003 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getValue();
3004 if (Idx == 0)
3005 return Op;
Evan Chenga9467aa2006-04-25 20:13:52 +00003006 // SHUFPS the element to the lowest double word, then movss.
3007 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(4);
Chris Lattner35a08552007-02-25 07:10:00 +00003008 SmallVector<SDOperand, 8> IdxVec;
Evan Chenga9467aa2006-04-25 20:13:52 +00003009 IdxVec.push_back(DAG.getConstant(Idx, MVT::getVectorBaseType(MaskVT)));
3010 IdxVec.push_back(DAG.getNode(ISD::UNDEF, MVT::getVectorBaseType(MaskVT)));
3011 IdxVec.push_back(DAG.getNode(ISD::UNDEF, MVT::getVectorBaseType(MaskVT)));
3012 IdxVec.push_back(DAG.getNode(ISD::UNDEF, MVT::getVectorBaseType(MaskVT)));
Chris Lattnered728e82006-08-11 17:38:39 +00003013 SDOperand Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3014 &IdxVec[0], IdxVec.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00003015 Vec = DAG.getNode(ISD::VECTOR_SHUFFLE, Vec.getValueType(),
Evan Cheng922e1912006-11-07 22:14:24 +00003016 Vec, DAG.getNode(ISD::UNDEF, Vec.getValueType()), Mask);
Evan Chenga9467aa2006-04-25 20:13:52 +00003017 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, VT, Vec,
Evan Chengde7156f2006-06-15 08:14:54 +00003018 DAG.getConstant(0, getPointerTy()));
Evan Chenga9467aa2006-04-25 20:13:52 +00003019 } else if (MVT::getSizeInBits(VT) == 64) {
3020 SDOperand Vec = Op.getOperand(0);
3021 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getValue();
3022 if (Idx == 0)
3023 return Op;
3024
3025 // UNPCKHPD the element to the lowest double word, then movsd.
3026 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
3027 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
3028 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(4);
Chris Lattner35a08552007-02-25 07:10:00 +00003029 SmallVector<SDOperand, 8> IdxVec;
Evan Chenga9467aa2006-04-25 20:13:52 +00003030 IdxVec.push_back(DAG.getConstant(1, MVT::getVectorBaseType(MaskVT)));
3031 IdxVec.push_back(DAG.getNode(ISD::UNDEF, MVT::getVectorBaseType(MaskVT)));
Chris Lattnered728e82006-08-11 17:38:39 +00003032 SDOperand Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3033 &IdxVec[0], IdxVec.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00003034 Vec = DAG.getNode(ISD::VECTOR_SHUFFLE, Vec.getValueType(),
3035 Vec, DAG.getNode(ISD::UNDEF, Vec.getValueType()), Mask);
3036 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, VT, Vec,
Evan Chengde7156f2006-06-15 08:14:54 +00003037 DAG.getConstant(0, getPointerTy()));
Evan Chenga9467aa2006-04-25 20:13:52 +00003038 }
3039
3040 return SDOperand();
3041}
3042
3043SDOperand
3044X86TargetLowering::LowerINSERT_VECTOR_ELT(SDOperand Op, SelectionDAG &DAG) {
Evan Cheng9fee4422006-05-16 07:21:53 +00003045 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
Evan Chenga9467aa2006-04-25 20:13:52 +00003046 // as its second argument.
3047 MVT::ValueType VT = Op.getValueType();
3048 MVT::ValueType BaseVT = MVT::getVectorBaseType(VT);
3049 SDOperand N0 = Op.getOperand(0);
3050 SDOperand N1 = Op.getOperand(1);
3051 SDOperand N2 = Op.getOperand(2);
3052 if (MVT::getSizeInBits(BaseVT) == 16) {
3053 if (N1.getValueType() != MVT::i32)
3054 N1 = DAG.getNode(ISD::ANY_EXTEND, MVT::i32, N1);
3055 if (N2.getValueType() != MVT::i32)
3056 N2 = DAG.getConstant(cast<ConstantSDNode>(N2)->getValue(), MVT::i32);
3057 return DAG.getNode(X86ISD::PINSRW, VT, N0, N1, N2);
3058 } else if (MVT::getSizeInBits(BaseVT) == 32) {
3059 unsigned Idx = cast<ConstantSDNode>(N2)->getValue();
3060 if (Idx == 0) {
3061 // Use a movss.
3062 N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, VT, N1);
3063 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(4);
3064 MVT::ValueType BaseVT = MVT::getVectorBaseType(MaskVT);
Chris Lattner35a08552007-02-25 07:10:00 +00003065 SmallVector<SDOperand, 8> MaskVec;
Evan Chenga9467aa2006-04-25 20:13:52 +00003066 MaskVec.push_back(DAG.getConstant(4, BaseVT));
3067 for (unsigned i = 1; i <= 3; ++i)
3068 MaskVec.push_back(DAG.getConstant(i, BaseVT));
3069 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, N0, N1,
Chris Lattnered728e82006-08-11 17:38:39 +00003070 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3071 &MaskVec[0], MaskVec.size()));
Evan Chenga9467aa2006-04-25 20:13:52 +00003072 } else {
3073 // Use two pinsrw instructions to insert a 32 bit value.
3074 Idx <<= 1;
3075 if (MVT::isFloatingPoint(N1.getValueType())) {
Evan Chenge71fe34d2006-10-09 20:57:25 +00003076 if (ISD::isNON_EXTLoad(N1.Val)) {
Evan Cheng9fee4422006-05-16 07:21:53 +00003077 // Just load directly from f32mem to GR32.
Evan Chenge71fe34d2006-10-09 20:57:25 +00003078 LoadSDNode *LD = cast<LoadSDNode>(N1);
3079 N1 = DAG.getLoad(MVT::i32, LD->getChain(), LD->getBasePtr(),
3080 LD->getSrcValue(), LD->getSrcValueOffset());
Evan Chenga9467aa2006-04-25 20:13:52 +00003081 } else {
3082 N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, MVT::v4f32, N1);
3083 N1 = DAG.getNode(ISD::BIT_CONVERT, MVT::v4i32, N1);
3084 N1 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, MVT::i32, N1,
Evan Chengde7156f2006-06-15 08:14:54 +00003085 DAG.getConstant(0, getPointerTy()));
Evan Chenga9467aa2006-04-25 20:13:52 +00003086 }
3087 }
3088 N0 = DAG.getNode(ISD::BIT_CONVERT, MVT::v8i16, N0);
3089 N0 = DAG.getNode(X86ISD::PINSRW, MVT::v8i16, N0, N1,
Evan Chengde7156f2006-06-15 08:14:54 +00003090 DAG.getConstant(Idx, getPointerTy()));
Evan Chenga9467aa2006-04-25 20:13:52 +00003091 N1 = DAG.getNode(ISD::SRL, MVT::i32, N1, DAG.getConstant(16, MVT::i8));
3092 N0 = DAG.getNode(X86ISD::PINSRW, MVT::v8i16, N0, N1,
Evan Chengde7156f2006-06-15 08:14:54 +00003093 DAG.getConstant(Idx+1, getPointerTy()));
Evan Chenga9467aa2006-04-25 20:13:52 +00003094 return DAG.getNode(ISD::BIT_CONVERT, VT, N0);
3095 }
3096 }
3097
3098 return SDOperand();
3099}
3100
3101SDOperand
3102X86TargetLowering::LowerSCALAR_TO_VECTOR(SDOperand Op, SelectionDAG &DAG) {
3103 SDOperand AnyExt = DAG.getNode(ISD::ANY_EXTEND, MVT::i32, Op.getOperand(0));
3104 return DAG.getNode(X86ISD::S2VEC, Op.getValueType(), AnyExt);
3105}
3106
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00003107// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
Evan Chenga9467aa2006-04-25 20:13:52 +00003108// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
3109// one of the above mentioned nodes. It has to be wrapped because otherwise
3110// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
3111// be used to form addressing mode. These wrapped nodes will be selected
3112// into MOV32ri.
3113SDOperand
3114X86TargetLowering::LowerConstantPool(SDOperand Op, SelectionDAG &DAG) {
3115 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Evan Cheng0b169222006-11-29 23:19:46 +00003116 SDOperand Result = DAG.getTargetConstantPool(CP->getConstVal(),
3117 getPointerTy(),
3118 CP->getAlignment());
Evan Cheng62cdc3f2006-12-05 04:01:03 +00003119 Result = DAG.getNode(X86ISD::Wrapper, getPointerTy(), Result);
Anton Korobeynikova0554d92007-01-12 19:20:47 +00003120 // With PIC, the address is actually $g + Offset.
3121 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
3122 !Subtarget->isPICStyleRIPRel()) {
3123 Result = DAG.getNode(ISD::ADD, getPointerTy(),
3124 DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy()),
3125 Result);
Evan Chenga9467aa2006-04-25 20:13:52 +00003126 }
3127
3128 return Result;
3129}
3130
3131SDOperand
3132X86TargetLowering::LowerGlobalAddress(SDOperand Op, SelectionDAG &DAG) {
3133 GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Evan Cheng0b169222006-11-29 23:19:46 +00003134 SDOperand Result = DAG.getTargetGlobalAddress(GV, getPointerTy());
Evan Cheng62cdc3f2006-12-05 04:01:03 +00003135 Result = DAG.getNode(X86ISD::Wrapper, getPointerTy(), Result);
Anton Korobeynikova0554d92007-01-12 19:20:47 +00003136 // With PIC, the address is actually $g + Offset.
3137 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
3138 !Subtarget->isPICStyleRIPRel()) {
3139 Result = DAG.getNode(ISD::ADD, getPointerTy(),
3140 DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy()),
3141 Result);
Evan Chenga9467aa2006-04-25 20:13:52 +00003142 }
Anton Korobeynikov430e68a12006-12-22 22:29:05 +00003143
3144 // For Darwin & Mingw32, external and weak symbols are indirect, so we want to
3145 // load the value at address GV, not the value of GV itself. This means that
3146 // the GlobalAddress must be in the base or index register of the address, not
3147 // the GV offset field. Platform check is inside GVRequiresExtraLoad() call
Anton Korobeynikova0554d92007-01-12 19:20:47 +00003148 // The same applies for external symbols during PIC codegen
Anton Korobeynikov430e68a12006-12-22 22:29:05 +00003149 if (Subtarget->GVRequiresExtraLoad(GV, getTargetMachine(), false))
3150 Result = DAG.getLoad(getPointerTy(), DAG.getEntryNode(), Result, NULL, 0);
Evan Chenga9467aa2006-04-25 20:13:52 +00003151
3152 return Result;
3153}
3154
3155SDOperand
3156X86TargetLowering::LowerExternalSymbol(SDOperand Op, SelectionDAG &DAG) {
3157 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
Evan Cheng0b169222006-11-29 23:19:46 +00003158 SDOperand Result = DAG.getTargetExternalSymbol(Sym, getPointerTy());
Evan Cheng62cdc3f2006-12-05 04:01:03 +00003159 Result = DAG.getNode(X86ISD::Wrapper, getPointerTy(), Result);
Anton Korobeynikova0554d92007-01-12 19:20:47 +00003160 // With PIC, the address is actually $g + Offset.
3161 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
3162 !Subtarget->isPICStyleRIPRel()) {
3163 Result = DAG.getNode(ISD::ADD, getPointerTy(),
3164 DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy()),
3165 Result);
3166 }
3167
3168 return Result;
3169}
3170
3171SDOperand X86TargetLowering::LowerJumpTable(SDOperand Op, SelectionDAG &DAG) {
3172 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
3173 SDOperand Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy());
3174 Result = DAG.getNode(X86ISD::Wrapper, getPointerTy(), Result);
3175 // With PIC, the address is actually $g + Offset.
3176 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
3177 !Subtarget->isPICStyleRIPRel()) {
3178 Result = DAG.getNode(ISD::ADD, getPointerTy(),
3179 DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy()),
3180 Result);
Evan Chenga9467aa2006-04-25 20:13:52 +00003181 }
3182
3183 return Result;
3184}
3185
3186SDOperand X86TargetLowering::LowerShift(SDOperand Op, SelectionDAG &DAG) {
Evan Cheng9c249c32006-01-09 18:33:28 +00003187 assert(Op.getNumOperands() == 3 && Op.getValueType() == MVT::i32 &&
3188 "Not an i64 shift!");
3189 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
3190 SDOperand ShOpLo = Op.getOperand(0);
3191 SDOperand ShOpHi = Op.getOperand(1);
3192 SDOperand ShAmt = Op.getOperand(2);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003193 SDOperand Tmp1 = isSRA ?
3194 DAG.getNode(ISD::SRA, MVT::i32, ShOpHi, DAG.getConstant(31, MVT::i8)) :
3195 DAG.getConstant(0, MVT::i32);
Evan Cheng9c249c32006-01-09 18:33:28 +00003196
3197 SDOperand Tmp2, Tmp3;
3198 if (Op.getOpcode() == ISD::SHL_PARTS) {
3199 Tmp2 = DAG.getNode(X86ISD::SHLD, MVT::i32, ShOpHi, ShOpLo, ShAmt);
3200 Tmp3 = DAG.getNode(ISD::SHL, MVT::i32, ShOpLo, ShAmt);
3201 } else {
3202 Tmp2 = DAG.getNode(X86ISD::SHRD, MVT::i32, ShOpLo, ShOpHi, ShAmt);
Evan Cheng267ba592006-01-19 01:46:14 +00003203 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, MVT::i32, ShOpHi, ShAmt);
Evan Cheng9c249c32006-01-09 18:33:28 +00003204 }
3205
Evan Cheng4259a0f2006-09-11 02:19:56 +00003206 const MVT::ValueType *VTs = DAG.getNodeValueTypes(MVT::Other, MVT::Flag);
3207 SDOperand AndNode = DAG.getNode(ISD::AND, MVT::i8, ShAmt,
3208 DAG.getConstant(32, MVT::i8));
3209 SDOperand COps[]={DAG.getEntryNode(), AndNode, DAG.getConstant(0, MVT::i8)};
3210 SDOperand InFlag = DAG.getNode(X86ISD::CMP, VTs, 2, COps, 3).getValue(1);
Evan Cheng9c249c32006-01-09 18:33:28 +00003211
3212 SDOperand Hi, Lo;
Chris Lattnerc0fb5672006-10-20 17:42:20 +00003213 SDOperand CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng9c249c32006-01-09 18:33:28 +00003214
Evan Cheng4259a0f2006-09-11 02:19:56 +00003215 VTs = DAG.getNodeValueTypes(MVT::i32, MVT::Flag);
3216 SmallVector<SDOperand, 4> Ops;
Evan Cheng9c249c32006-01-09 18:33:28 +00003217 if (Op.getOpcode() == ISD::SHL_PARTS) {
3218 Ops.push_back(Tmp2);
3219 Ops.push_back(Tmp3);
3220 Ops.push_back(CC);
3221 Ops.push_back(InFlag);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003222 Hi = DAG.getNode(X86ISD::CMOV, VTs, 2, &Ops[0], Ops.size());
Evan Cheng9c249c32006-01-09 18:33:28 +00003223 InFlag = Hi.getValue(1);
3224
3225 Ops.clear();
3226 Ops.push_back(Tmp3);
3227 Ops.push_back(Tmp1);
3228 Ops.push_back(CC);
3229 Ops.push_back(InFlag);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003230 Lo = DAG.getNode(X86ISD::CMOV, VTs, 2, &Ops[0], Ops.size());
Evan Cheng9c249c32006-01-09 18:33:28 +00003231 } else {
3232 Ops.push_back(Tmp2);
3233 Ops.push_back(Tmp3);
3234 Ops.push_back(CC);
Evan Cheng12181af2006-01-09 22:29:54 +00003235 Ops.push_back(InFlag);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003236 Lo = DAG.getNode(X86ISD::CMOV, VTs, 2, &Ops[0], Ops.size());
Evan Cheng9c249c32006-01-09 18:33:28 +00003237 InFlag = Lo.getValue(1);
3238
3239 Ops.clear();
3240 Ops.push_back(Tmp3);
3241 Ops.push_back(Tmp1);
3242 Ops.push_back(CC);
3243 Ops.push_back(InFlag);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003244 Hi = DAG.getNode(X86ISD::CMOV, VTs, 2, &Ops[0], Ops.size());
Evan Cheng9c249c32006-01-09 18:33:28 +00003245 }
3246
Evan Cheng4259a0f2006-09-11 02:19:56 +00003247 VTs = DAG.getNodeValueTypes(MVT::i32, MVT::i32);
Evan Cheng9c249c32006-01-09 18:33:28 +00003248 Ops.clear();
3249 Ops.push_back(Lo);
3250 Ops.push_back(Hi);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003251 return DAG.getNode(ISD::MERGE_VALUES, VTs, 2, &Ops[0], Ops.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00003252}
Evan Cheng6305e502006-01-12 22:54:21 +00003253
Evan Chenga9467aa2006-04-25 20:13:52 +00003254SDOperand X86TargetLowering::LowerSINT_TO_FP(SDOperand Op, SelectionDAG &DAG) {
3255 assert(Op.getOperand(0).getValueType() <= MVT::i64 &&
3256 Op.getOperand(0).getValueType() >= MVT::i16 &&
3257 "Unknown SINT_TO_FP to lower!");
3258
3259 SDOperand Result;
3260 MVT::ValueType SrcVT = Op.getOperand(0).getValueType();
3261 unsigned Size = MVT::getSizeInBits(SrcVT)/8;
3262 MachineFunction &MF = DAG.getMachineFunction();
3263 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size);
3264 SDOperand StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Evan Chengdf9ac472006-10-05 23:01:46 +00003265 SDOperand Chain = DAG.getStore(DAG.getEntryNode(), Op.getOperand(0),
Evan Chengab51cf22006-10-13 21:14:26 +00003266 StackSlot, NULL, 0);
Evan Chenga9467aa2006-04-25 20:13:52 +00003267
3268 // Build the FILD
Chris Lattner35a08552007-02-25 07:10:00 +00003269 SDVTList Tys;
3270 if (X86ScalarSSE)
3271 Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Flag);
3272 else
3273 Tys = DAG.getVTList(MVT::f64, MVT::Other);
3274 SmallVector<SDOperand, 8> Ops;
Evan Chenga9467aa2006-04-25 20:13:52 +00003275 Ops.push_back(Chain);
3276 Ops.push_back(StackSlot);
3277 Ops.push_back(DAG.getValueType(SrcVT));
3278 Result = DAG.getNode(X86ScalarSSE ? X86ISD::FILD_FLAG :X86ISD::FILD,
Chris Lattnerc24a1d32006-08-08 02:23:42 +00003279 Tys, &Ops[0], Ops.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00003280
3281 if (X86ScalarSSE) {
3282 Chain = Result.getValue(1);
3283 SDOperand InFlag = Result.getValue(2);
3284
3285 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
3286 // shouldn't be necessary except that RFP cannot be live across
3287 // multiple blocks. When stackifier is fixed, they can be uncoupled.
Chris Lattner76ac0682005-11-15 00:40:23 +00003288 MachineFunction &MF = DAG.getMachineFunction();
Evan Chenga9467aa2006-04-25 20:13:52 +00003289 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8);
Chris Lattner76ac0682005-11-15 00:40:23 +00003290 SDOperand StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Chris Lattner35a08552007-02-25 07:10:00 +00003291 Tys = DAG.getVTList(MVT::Other);
3292 SmallVector<SDOperand, 8> Ops;
Evan Cheng6305e502006-01-12 22:54:21 +00003293 Ops.push_back(Chain);
Evan Chenga9467aa2006-04-25 20:13:52 +00003294 Ops.push_back(Result);
Chris Lattner76ac0682005-11-15 00:40:23 +00003295 Ops.push_back(StackSlot);
Evan Chenga9467aa2006-04-25 20:13:52 +00003296 Ops.push_back(DAG.getValueType(Op.getValueType()));
3297 Ops.push_back(InFlag);
Chris Lattnerc24a1d32006-08-08 02:23:42 +00003298 Chain = DAG.getNode(X86ISD::FST, Tys, &Ops[0], Ops.size());
Evan Chenge71fe34d2006-10-09 20:57:25 +00003299 Result = DAG.getLoad(Op.getValueType(), Chain, StackSlot, NULL, 0);
Chris Lattner76ac0682005-11-15 00:40:23 +00003300 }
Chris Lattner76ac0682005-11-15 00:40:23 +00003301
Evan Chenga9467aa2006-04-25 20:13:52 +00003302 return Result;
3303}
3304
3305SDOperand X86TargetLowering::LowerFP_TO_SINT(SDOperand Op, SelectionDAG &DAG) {
3306 assert(Op.getValueType() <= MVT::i64 && Op.getValueType() >= MVT::i16 &&
3307 "Unknown FP_TO_SINT to lower!");
3308 // We lower FP->sint64 into FISTP64, followed by a load, all to a temporary
3309 // stack slot.
3310 MachineFunction &MF = DAG.getMachineFunction();
3311 unsigned MemSize = MVT::getSizeInBits(Op.getValueType())/8;
3312 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize);
3313 SDOperand StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
3314
3315 unsigned Opc;
3316 switch (Op.getValueType()) {
Chris Lattner76ac0682005-11-15 00:40:23 +00003317 default: assert(0 && "Invalid FP_TO_SINT to lower!");
3318 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
3319 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
3320 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
Evan Chenga9467aa2006-04-25 20:13:52 +00003321 }
Chris Lattner76ac0682005-11-15 00:40:23 +00003322
Evan Chenga9467aa2006-04-25 20:13:52 +00003323 SDOperand Chain = DAG.getEntryNode();
3324 SDOperand Value = Op.getOperand(0);
3325 if (X86ScalarSSE) {
3326 assert(Op.getValueType() == MVT::i64 && "Invalid FP_TO_SINT to lower!");
Evan Chengab51cf22006-10-13 21:14:26 +00003327 Chain = DAG.getStore(Chain, Value, StackSlot, NULL, 0);
Chris Lattner35a08552007-02-25 07:10:00 +00003328 SDVTList Tys = DAG.getVTList(MVT::f64, MVT::Other);
3329 SDOperand Ops[] = {
3330 Chain, StackSlot, DAG.getValueType(Op.getOperand(0).getValueType())
3331 };
3332 Value = DAG.getNode(X86ISD::FLD, Tys, Ops, 3);
Evan Chenga9467aa2006-04-25 20:13:52 +00003333 Chain = Value.getValue(1);
3334 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize);
3335 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
3336 }
Chris Lattner76ac0682005-11-15 00:40:23 +00003337
Evan Chenga9467aa2006-04-25 20:13:52 +00003338 // Build the FP_TO_INT*_IN_MEM
Chris Lattner35a08552007-02-25 07:10:00 +00003339 SDOperand Ops[] = { Chain, Value, StackSlot };
3340 SDOperand FIST = DAG.getNode(Opc, MVT::Other, Ops, 3);
Evan Cheng172fce72006-01-06 00:43:03 +00003341
Evan Chenga9467aa2006-04-25 20:13:52 +00003342 // Load the result.
Evan Chenge71fe34d2006-10-09 20:57:25 +00003343 return DAG.getLoad(Op.getValueType(), FIST, StackSlot, NULL, 0);
Evan Chenga9467aa2006-04-25 20:13:52 +00003344}
3345
3346SDOperand X86TargetLowering::LowerFABS(SDOperand Op, SelectionDAG &DAG) {
3347 MVT::ValueType VT = Op.getValueType();
3348 const Type *OpNTy = MVT::getTypeForValueType(VT);
3349 std::vector<Constant*> CV;
3350 if (VT == MVT::f64) {
3351 CV.push_back(ConstantFP::get(OpNTy, BitsToDouble(~(1ULL << 63))));
3352 CV.push_back(ConstantFP::get(OpNTy, 0.0));
3353 } else {
3354 CV.push_back(ConstantFP::get(OpNTy, BitsToFloat(~(1U << 31))));
3355 CV.push_back(ConstantFP::get(OpNTy, 0.0));
3356 CV.push_back(ConstantFP::get(OpNTy, 0.0));
3357 CV.push_back(ConstantFP::get(OpNTy, 0.0));
3358 }
3359 Constant *CS = ConstantStruct::get(CV);
3360 SDOperand CPIdx = DAG.getConstantPool(CS, getPointerTy(), 4);
Chris Lattner35a08552007-02-25 07:10:00 +00003361 SDVTList Tys = DAG.getVTList(VT, MVT::Other);
Evan Chengbd1c5a82006-08-11 09:08:15 +00003362 SmallVector<SDOperand, 3> Ops;
3363 Ops.push_back(DAG.getEntryNode());
3364 Ops.push_back(CPIdx);
3365 Ops.push_back(DAG.getSrcValue(NULL));
3366 SDOperand Mask = DAG.getNode(X86ISD::LOAD_PACK, Tys, &Ops[0], Ops.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00003367 return DAG.getNode(X86ISD::FAND, VT, Op.getOperand(0), Mask);
3368}
3369
3370SDOperand X86TargetLowering::LowerFNEG(SDOperand Op, SelectionDAG &DAG) {
3371 MVT::ValueType VT = Op.getValueType();
3372 const Type *OpNTy = MVT::getTypeForValueType(VT);
3373 std::vector<Constant*> CV;
3374 if (VT == MVT::f64) {
3375 CV.push_back(ConstantFP::get(OpNTy, BitsToDouble(1ULL << 63)));
3376 CV.push_back(ConstantFP::get(OpNTy, 0.0));
3377 } else {
3378 CV.push_back(ConstantFP::get(OpNTy, BitsToFloat(1U << 31)));
3379 CV.push_back(ConstantFP::get(OpNTy, 0.0));
3380 CV.push_back(ConstantFP::get(OpNTy, 0.0));
3381 CV.push_back(ConstantFP::get(OpNTy, 0.0));
3382 }
3383 Constant *CS = ConstantStruct::get(CV);
3384 SDOperand CPIdx = DAG.getConstantPool(CS, getPointerTy(), 4);
Chris Lattner35a08552007-02-25 07:10:00 +00003385 SDVTList Tys = DAG.getVTList(VT, MVT::Other);
Evan Chengbd1c5a82006-08-11 09:08:15 +00003386 SmallVector<SDOperand, 3> Ops;
3387 Ops.push_back(DAG.getEntryNode());
3388 Ops.push_back(CPIdx);
3389 Ops.push_back(DAG.getSrcValue(NULL));
3390 SDOperand Mask = DAG.getNode(X86ISD::LOAD_PACK, Tys, &Ops[0], Ops.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00003391 return DAG.getNode(X86ISD::FXOR, VT, Op.getOperand(0), Mask);
3392}
3393
Evan Cheng4363e882007-01-05 07:55:56 +00003394SDOperand X86TargetLowering::LowerFCOPYSIGN(SDOperand Op, SelectionDAG &DAG) {
Evan Cheng82241c82007-01-05 21:37:56 +00003395 SDOperand Op0 = Op.getOperand(0);
3396 SDOperand Op1 = Op.getOperand(1);
Evan Cheng4363e882007-01-05 07:55:56 +00003397 MVT::ValueType VT = Op.getValueType();
Evan Cheng82241c82007-01-05 21:37:56 +00003398 MVT::ValueType SrcVT = Op1.getValueType();
Evan Cheng4363e882007-01-05 07:55:56 +00003399 const Type *SrcTy = MVT::getTypeForValueType(SrcVT);
Evan Cheng82241c82007-01-05 21:37:56 +00003400
3401 // If second operand is smaller, extend it first.
3402 if (MVT::getSizeInBits(SrcVT) < MVT::getSizeInBits(VT)) {
3403 Op1 = DAG.getNode(ISD::FP_EXTEND, VT, Op1);
3404 SrcVT = VT;
3405 }
3406
Evan Cheng4363e882007-01-05 07:55:56 +00003407 // First get the sign bit of second operand.
3408 std::vector<Constant*> CV;
3409 if (SrcVT == MVT::f64) {
3410 CV.push_back(ConstantFP::get(SrcTy, BitsToDouble(1ULL << 63)));
3411 CV.push_back(ConstantFP::get(SrcTy, 0.0));
3412 } else {
3413 CV.push_back(ConstantFP::get(SrcTy, BitsToFloat(1U << 31)));
3414 CV.push_back(ConstantFP::get(SrcTy, 0.0));
3415 CV.push_back(ConstantFP::get(SrcTy, 0.0));
3416 CV.push_back(ConstantFP::get(SrcTy, 0.0));
3417 }
3418 Constant *CS = ConstantStruct::get(CV);
3419 SDOperand CPIdx = DAG.getConstantPool(CS, getPointerTy(), 4);
Chris Lattnere56fef92007-02-25 06:40:16 +00003420 SDVTList Tys = DAG.getVTList(SrcVT, MVT::Other);
Evan Cheng4363e882007-01-05 07:55:56 +00003421 SmallVector<SDOperand, 3> Ops;
3422 Ops.push_back(DAG.getEntryNode());
3423 Ops.push_back(CPIdx);
3424 Ops.push_back(DAG.getSrcValue(NULL));
Evan Cheng82241c82007-01-05 21:37:56 +00003425 SDOperand Mask1 = DAG.getNode(X86ISD::LOAD_PACK, Tys, &Ops[0], Ops.size());
3426 SDOperand SignBit = DAG.getNode(X86ISD::FAND, SrcVT, Op1, Mask1);
Evan Cheng4363e882007-01-05 07:55:56 +00003427
3428 // Shift sign bit right or left if the two operands have different types.
3429 if (MVT::getSizeInBits(SrcVT) > MVT::getSizeInBits(VT)) {
3430 // Op0 is MVT::f32, Op1 is MVT::f64.
3431 SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, MVT::v2f64, SignBit);
3432 SignBit = DAG.getNode(X86ISD::FSRL, MVT::v2f64, SignBit,
3433 DAG.getConstant(32, MVT::i32));
3434 SignBit = DAG.getNode(ISD::BIT_CONVERT, MVT::v4f32, SignBit);
3435 SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, MVT::f32, SignBit,
3436 DAG.getConstant(0, getPointerTy()));
Evan Cheng4363e882007-01-05 07:55:56 +00003437 }
3438
Evan Cheng82241c82007-01-05 21:37:56 +00003439 // Clear first operand sign bit.
3440 CV.clear();
3441 if (VT == MVT::f64) {
3442 CV.push_back(ConstantFP::get(SrcTy, BitsToDouble(~(1ULL << 63))));
3443 CV.push_back(ConstantFP::get(SrcTy, 0.0));
3444 } else {
3445 CV.push_back(ConstantFP::get(SrcTy, BitsToFloat(~(1U << 31))));
3446 CV.push_back(ConstantFP::get(SrcTy, 0.0));
3447 CV.push_back(ConstantFP::get(SrcTy, 0.0));
3448 CV.push_back(ConstantFP::get(SrcTy, 0.0));
3449 }
3450 CS = ConstantStruct::get(CV);
3451 CPIdx = DAG.getConstantPool(CS, getPointerTy(), 4);
Chris Lattnere56fef92007-02-25 06:40:16 +00003452 Tys = DAG.getVTList(VT, MVT::Other);
Evan Cheng82241c82007-01-05 21:37:56 +00003453 Ops.clear();
3454 Ops.push_back(DAG.getEntryNode());
3455 Ops.push_back(CPIdx);
3456 Ops.push_back(DAG.getSrcValue(NULL));
3457 SDOperand Mask2 = DAG.getNode(X86ISD::LOAD_PACK, Tys, &Ops[0], Ops.size());
3458 SDOperand Val = DAG.getNode(X86ISD::FAND, VT, Op0, Mask2);
3459
3460 // Or the value with the sign bit.
3461 return DAG.getNode(X86ISD::FOR, VT, Val, SignBit);
Evan Cheng4363e882007-01-05 07:55:56 +00003462}
3463
Evan Cheng4259a0f2006-09-11 02:19:56 +00003464SDOperand X86TargetLowering::LowerSETCC(SDOperand Op, SelectionDAG &DAG,
3465 SDOperand Chain) {
Evan Chenga9467aa2006-04-25 20:13:52 +00003466 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
3467 SDOperand Cond;
Evan Cheng4259a0f2006-09-11 02:19:56 +00003468 SDOperand Op0 = Op.getOperand(0);
3469 SDOperand Op1 = Op.getOperand(1);
Evan Chenga9467aa2006-04-25 20:13:52 +00003470 SDOperand CC = Op.getOperand(2);
3471 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
Evan Cheng694810c2006-10-12 19:12:56 +00003472 const MVT::ValueType *VTs1 = DAG.getNodeValueTypes(MVT::Other, MVT::Flag);
3473 const MVT::ValueType *VTs2 = DAG.getNodeValueTypes(MVT::i8, MVT::Flag);
Evan Chenga9467aa2006-04-25 20:13:52 +00003474 bool isFP = MVT::isFloatingPoint(Op.getOperand(1).getValueType());
Evan Chenga9467aa2006-04-25 20:13:52 +00003475 unsigned X86CC;
Evan Chenga9467aa2006-04-25 20:13:52 +00003476
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00003477 if (translateX86CC(cast<CondCodeSDNode>(CC)->get(), isFP, X86CC,
Chris Lattner7a627672006-09-13 03:22:10 +00003478 Op0, Op1, DAG)) {
Evan Cheng4259a0f2006-09-11 02:19:56 +00003479 SDOperand Ops1[] = { Chain, Op0, Op1 };
Evan Cheng694810c2006-10-12 19:12:56 +00003480 Cond = DAG.getNode(X86ISD::CMP, VTs1, 2, Ops1, 3).getValue(1);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003481 SDOperand Ops2[] = { DAG.getConstant(X86CC, MVT::i8), Cond };
Evan Cheng694810c2006-10-12 19:12:56 +00003482 return DAG.getNode(X86ISD::SETCC, VTs2, 2, Ops2, 2);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003483 }
3484
3485 assert(isFP && "Illegal integer SetCC!");
3486
3487 SDOperand COps[] = { Chain, Op0, Op1 };
Evan Cheng694810c2006-10-12 19:12:56 +00003488 Cond = DAG.getNode(X86ISD::CMP, VTs1, 2, COps, 3).getValue(1);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003489
3490 switch (SetCCOpcode) {
3491 default: assert(false && "Illegal floating point SetCC!");
3492 case ISD::SETOEQ: { // !PF & ZF
Chris Lattnerc0fb5672006-10-20 17:42:20 +00003493 SDOperand Ops1[] = { DAG.getConstant(X86::COND_NP, MVT::i8), Cond };
Evan Cheng694810c2006-10-12 19:12:56 +00003494 SDOperand Tmp1 = DAG.getNode(X86ISD::SETCC, VTs2, 2, Ops1, 2);
Chris Lattnerc0fb5672006-10-20 17:42:20 +00003495 SDOperand Ops2[] = { DAG.getConstant(X86::COND_E, MVT::i8),
Evan Cheng4259a0f2006-09-11 02:19:56 +00003496 Tmp1.getValue(1) };
Evan Cheng694810c2006-10-12 19:12:56 +00003497 SDOperand Tmp2 = DAG.getNode(X86ISD::SETCC, VTs2, 2, Ops2, 2);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003498 return DAG.getNode(ISD::AND, MVT::i8, Tmp1, Tmp2);
3499 }
3500 case ISD::SETUNE: { // PF | !ZF
Chris Lattnerc0fb5672006-10-20 17:42:20 +00003501 SDOperand Ops1[] = { DAG.getConstant(X86::COND_P, MVT::i8), Cond };
Evan Cheng694810c2006-10-12 19:12:56 +00003502 SDOperand Tmp1 = DAG.getNode(X86ISD::SETCC, VTs2, 2, Ops1, 2);
Chris Lattnerc0fb5672006-10-20 17:42:20 +00003503 SDOperand Ops2[] = { DAG.getConstant(X86::COND_NE, MVT::i8),
Evan Cheng4259a0f2006-09-11 02:19:56 +00003504 Tmp1.getValue(1) };
Evan Cheng694810c2006-10-12 19:12:56 +00003505 SDOperand Tmp2 = DAG.getNode(X86ISD::SETCC, VTs2, 2, Ops2, 2);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003506 return DAG.getNode(ISD::OR, MVT::i8, Tmp1, Tmp2);
3507 }
Evan Chengc1583db2005-12-21 20:21:51 +00003508 }
Evan Chenga9467aa2006-04-25 20:13:52 +00003509}
Evan Cheng45df7f82006-01-30 23:41:35 +00003510
Evan Chenga9467aa2006-04-25 20:13:52 +00003511SDOperand X86TargetLowering::LowerSELECT(SDOperand Op, SelectionDAG &DAG) {
Evan Cheng4259a0f2006-09-11 02:19:56 +00003512 bool addTest = true;
3513 SDOperand Chain = DAG.getEntryNode();
3514 SDOperand Cond = Op.getOperand(0);
3515 SDOperand CC;
3516 const MVT::ValueType *VTs = DAG.getNodeValueTypes(MVT::Other, MVT::Flag);
Evan Cheng944d1e92006-01-26 02:13:10 +00003517
Evan Cheng4259a0f2006-09-11 02:19:56 +00003518 if (Cond.getOpcode() == ISD::SETCC)
3519 Cond = LowerSETCC(Cond, DAG, Chain);
3520
3521 if (Cond.getOpcode() == X86ISD::SETCC) {
3522 CC = Cond.getOperand(0);
3523
Evan Chenga9467aa2006-04-25 20:13:52 +00003524 // If condition flag is set by a X86ISD::CMP, then make a copy of it
Evan Cheng4259a0f2006-09-11 02:19:56 +00003525 // (since flag operand cannot be shared). Use it as the condition setting
3526 // operand in place of the X86ISD::SETCC.
3527 // If the X86ISD::SETCC has more than one use, then perhaps it's better
Evan Chenga9467aa2006-04-25 20:13:52 +00003528 // to use a test instead of duplicating the X86ISD::CMP (for register
Evan Cheng4259a0f2006-09-11 02:19:56 +00003529 // pressure reason)?
3530 SDOperand Cmp = Cond.getOperand(1);
3531 unsigned Opc = Cmp.getOpcode();
3532 bool IllegalFPCMov = !X86ScalarSSE &&
3533 MVT::isFloatingPoint(Op.getValueType()) &&
3534 !hasFPCMov(cast<ConstantSDNode>(CC)->getSignExtended());
3535 if ((Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI) &&
3536 !IllegalFPCMov) {
3537 SDOperand Ops[] = { Chain, Cmp.getOperand(1), Cmp.getOperand(2) };
3538 Cond = DAG.getNode(Opc, VTs, 2, Ops, 3);
3539 addTest = false;
3540 }
3541 }
Evan Cheng73a1ad92006-01-10 20:26:56 +00003542
Evan Chenga9467aa2006-04-25 20:13:52 +00003543 if (addTest) {
Chris Lattnerc0fb5672006-10-20 17:42:20 +00003544 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003545 SDOperand Ops[] = { Chain, Cond, DAG.getConstant(0, MVT::i8) };
3546 Cond = DAG.getNode(X86ISD::CMP, VTs, 2, Ops, 3);
Evan Cheng225a4d02005-12-17 01:21:05 +00003547 }
Evan Cheng45df7f82006-01-30 23:41:35 +00003548
Evan Cheng4259a0f2006-09-11 02:19:56 +00003549 VTs = DAG.getNodeValueTypes(Op.getValueType(), MVT::Flag);
3550 SmallVector<SDOperand, 4> Ops;
Evan Chenga9467aa2006-04-25 20:13:52 +00003551 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
3552 // condition is true.
3553 Ops.push_back(Op.getOperand(2));
3554 Ops.push_back(Op.getOperand(1));
3555 Ops.push_back(CC);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003556 Ops.push_back(Cond.getValue(1));
3557 return DAG.getNode(X86ISD::CMOV, VTs, 2, &Ops[0], Ops.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00003558}
Evan Cheng944d1e92006-01-26 02:13:10 +00003559
Evan Chenga9467aa2006-04-25 20:13:52 +00003560SDOperand X86TargetLowering::LowerBRCOND(SDOperand Op, SelectionDAG &DAG) {
Evan Cheng4259a0f2006-09-11 02:19:56 +00003561 bool addTest = true;
3562 SDOperand Chain = Op.getOperand(0);
Evan Chenga9467aa2006-04-25 20:13:52 +00003563 SDOperand Cond = Op.getOperand(1);
3564 SDOperand Dest = Op.getOperand(2);
3565 SDOperand CC;
Evan Cheng4259a0f2006-09-11 02:19:56 +00003566 const MVT::ValueType *VTs = DAG.getNodeValueTypes(MVT::Other, MVT::Flag);
3567
Evan Chenga9467aa2006-04-25 20:13:52 +00003568 if (Cond.getOpcode() == ISD::SETCC)
Evan Cheng4259a0f2006-09-11 02:19:56 +00003569 Cond = LowerSETCC(Cond, DAG, Chain);
Evan Chenga9467aa2006-04-25 20:13:52 +00003570
3571 if (Cond.getOpcode() == X86ISD::SETCC) {
Evan Cheng4259a0f2006-09-11 02:19:56 +00003572 CC = Cond.getOperand(0);
Evan Chenga9467aa2006-04-25 20:13:52 +00003573
Evan Cheng4259a0f2006-09-11 02:19:56 +00003574 // If condition flag is set by a X86ISD::CMP, then make a copy of it
3575 // (since flag operand cannot be shared). Use it as the condition setting
3576 // operand in place of the X86ISD::SETCC.
3577 // If the X86ISD::SETCC has more than one use, then perhaps it's better
3578 // to use a test instead of duplicating the X86ISD::CMP (for register
3579 // pressure reason)?
3580 SDOperand Cmp = Cond.getOperand(1);
3581 unsigned Opc = Cmp.getOpcode();
3582 if (Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI) {
3583 SDOperand Ops[] = { Chain, Cmp.getOperand(1), Cmp.getOperand(2) };
3584 Cond = DAG.getNode(Opc, VTs, 2, Ops, 3);
3585 addTest = false;
3586 }
3587 }
Evan Chengfb22e862006-01-13 01:03:02 +00003588
Evan Chenga9467aa2006-04-25 20:13:52 +00003589 if (addTest) {
Chris Lattnerc0fb5672006-10-20 17:42:20 +00003590 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003591 SDOperand Ops[] = { Chain, Cond, DAG.getConstant(0, MVT::i8) };
3592 Cond = DAG.getNode(X86ISD::CMP, VTs, 2, Ops, 3);
Evan Cheng6fc31042005-12-19 23:12:38 +00003593 }
Evan Chenga9467aa2006-04-25 20:13:52 +00003594 return DAG.getNode(X86ISD::BRCOND, Op.getValueType(),
Evan Cheng4259a0f2006-09-11 02:19:56 +00003595 Cond, Op.getOperand(2), CC, Cond.getValue(1));
Evan Chenga9467aa2006-04-25 20:13:52 +00003596}
Evan Chengae986f12006-01-11 22:15:48 +00003597
Evan Cheng2a330942006-05-25 00:59:30 +00003598SDOperand X86TargetLowering::LowerCALL(SDOperand Op, SelectionDAG &DAG) {
3599 unsigned CallingConv= cast<ConstantSDNode>(Op.getOperand(1))->getValue();
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00003600
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003601 if (Subtarget->is64Bit())
Chris Lattner7802f3e2007-02-25 09:06:15 +00003602 return LowerX86_64CCCCallTo(Op, DAG, CallingConv);
Evan Cheng2a330942006-05-25 00:59:30 +00003603 else
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00003604 switch (CallingConv) {
Chris Lattnerfc360392006-09-27 18:29:38 +00003605 default:
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00003606 assert(0 && "Unsupported calling convention");
Chris Lattnerfc360392006-09-27 18:29:38 +00003607 case CallingConv::Fast:
Chris Lattner0cd99602007-02-25 08:59:22 +00003608 if (EnableFastCC)
Chris Lattner7802f3e2007-02-25 09:06:15 +00003609 return LowerFastCCCallTo(Op, DAG, CallingConv);
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00003610 // Falls through
Chris Lattnerfc360392006-09-27 18:29:38 +00003611 case CallingConv::C:
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00003612 case CallingConv::X86_StdCall:
Chris Lattner7802f3e2007-02-25 09:06:15 +00003613 return LowerCCCCallTo(Op, DAG, CallingConv);
Chris Lattnerfc360392006-09-27 18:29:38 +00003614 case CallingConv::X86_FastCall:
Chris Lattner7802f3e2007-02-25 09:06:15 +00003615 return LowerFastCCCallTo(Op, DAG, CallingConv);
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00003616 }
Evan Cheng2a330942006-05-25 00:59:30 +00003617}
3618
Evan Chenge0bcfbe2006-04-26 01:20:17 +00003619SDOperand
3620X86TargetLowering::LowerFORMAL_ARGUMENTS(SDOperand Op, SelectionDAG &DAG) {
Evan Chengdc614c12006-06-06 23:30:24 +00003621 MachineFunction &MF = DAG.getMachineFunction();
3622 const Function* Fn = MF.getFunction();
3623 if (Fn->hasExternalLinkage() &&
Anton Korobeynikov4efbbc92007-01-03 11:43:14 +00003624 Subtarget->isTargetCygMing() &&
Evan Cheng0e14a562006-06-09 06:24:42 +00003625 Fn->getName() == "main")
Evan Chengdc614c12006-06-06 23:30:24 +00003626 MF.getInfo<X86FunctionInfo>()->setForceFramePointer(true);
3627
Evan Cheng17e734f2006-05-23 21:06:34 +00003628 unsigned CC = cast<ConstantSDNode>(Op.getOperand(1))->getValue();
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003629 if (Subtarget->is64Bit())
3630 return LowerX86_64CCCArguments(Op, DAG);
Evan Cheng17e734f2006-05-23 21:06:34 +00003631 else
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00003632 switch(CC) {
Chris Lattnerfc360392006-09-27 18:29:38 +00003633 default:
3634 assert(0 && "Unsupported calling convention");
3635 case CallingConv::Fast:
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00003636 if (EnableFastCC) {
3637 return LowerFastCCArguments(Op, DAG);
3638 }
3639 // Falls through
Chris Lattnerfc360392006-09-27 18:29:38 +00003640 case CallingConv::C:
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00003641 return LowerCCCArguments(Op, DAG);
Chris Lattnerfc360392006-09-27 18:29:38 +00003642 case CallingConv::X86_StdCall:
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00003643 MF.getInfo<X86FunctionInfo>()->setDecorationStyle(StdCall);
Anton Korobeynikov037c8672007-01-28 13:31:35 +00003644 return LowerCCCArguments(Op, DAG, true);
Chris Lattnerfc360392006-09-27 18:29:38 +00003645 case CallingConv::X86_FastCall:
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00003646 MF.getInfo<X86FunctionInfo>()->setDecorationStyle(FastCall);
Anton Korobeynikov037c8672007-01-28 13:31:35 +00003647 return LowerFastCCArguments(Op, DAG, true);
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00003648 }
Evan Chenge0bcfbe2006-04-26 01:20:17 +00003649}
3650
Evan Chenga9467aa2006-04-25 20:13:52 +00003651SDOperand X86TargetLowering::LowerMEMSET(SDOperand Op, SelectionDAG &DAG) {
3652 SDOperand InFlag(0, 0);
3653 SDOperand Chain = Op.getOperand(0);
3654 unsigned Align =
3655 (unsigned)cast<ConstantSDNode>(Op.getOperand(4))->getValue();
3656 if (Align == 0) Align = 1;
3657
3658 ConstantSDNode *I = dyn_cast<ConstantSDNode>(Op.getOperand(3));
3659 // If not DWORD aligned, call memset if size is less than the threshold.
3660 // It knows how to align to the right boundary first.
3661 if ((Align & 3) != 0 ||
3662 (I && I->getValue() < Subtarget->getMinRepStrSizeThreshold())) {
3663 MVT::ValueType IntPtr = getPointerTy();
Owen Anderson20a631f2006-05-03 01:29:57 +00003664 const Type *IntPtrTy = getTargetData()->getIntPtrType();
Reid Spencere63b6512006-12-31 05:55:36 +00003665 TargetLowering::ArgListTy Args;
3666 TargetLowering::ArgListEntry Entry;
3667 Entry.Node = Op.getOperand(1);
3668 Entry.Ty = IntPtrTy;
3669 Entry.isSigned = false;
Anton Korobeynikov037c8672007-01-28 13:31:35 +00003670 Entry.isInReg = false;
3671 Entry.isSRet = false;
Reid Spencere63b6512006-12-31 05:55:36 +00003672 Args.push_back(Entry);
Reid Spencere87b5e92007-01-03 17:24:59 +00003673 // Extend the unsigned i8 argument to be an int value for the call.
Reid Spencere63b6512006-12-31 05:55:36 +00003674 Entry.Node = DAG.getNode(ISD::ZERO_EXTEND, MVT::i32, Op.getOperand(2));
3675 Entry.Ty = IntPtrTy;
3676 Entry.isSigned = false;
Anton Korobeynikov037c8672007-01-28 13:31:35 +00003677 Entry.isInReg = false;
3678 Entry.isSRet = false;
Reid Spencere63b6512006-12-31 05:55:36 +00003679 Args.push_back(Entry);
3680 Entry.Node = Op.getOperand(3);
3681 Args.push_back(Entry);
Evan Chenga9467aa2006-04-25 20:13:52 +00003682 std::pair<SDOperand,SDOperand> CallResult =
Reid Spencere63b6512006-12-31 05:55:36 +00003683 LowerCallTo(Chain, Type::VoidTy, false, false, CallingConv::C, false,
Evan Chenga9467aa2006-04-25 20:13:52 +00003684 DAG.getExternalSymbol("memset", IntPtr), Args, DAG);
3685 return CallResult.second;
Evan Chengd5e905d2006-03-21 23:01:21 +00003686 }
Evan Chengd097e672006-03-22 02:53:00 +00003687
Evan Chenga9467aa2006-04-25 20:13:52 +00003688 MVT::ValueType AVT;
3689 SDOperand Count;
3690 ConstantSDNode *ValC = dyn_cast<ConstantSDNode>(Op.getOperand(2));
3691 unsigned BytesLeft = 0;
3692 bool TwoRepStos = false;
3693 if (ValC) {
3694 unsigned ValReg;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003695 uint64_t Val = ValC->getValue() & 255;
Evan Chengc995b452006-04-06 23:23:56 +00003696
Evan Chenga9467aa2006-04-25 20:13:52 +00003697 // If the value is a constant, then we can potentially use larger sets.
3698 switch (Align & 3) {
3699 case 2: // WORD aligned
3700 AVT = MVT::i16;
Evan Chenga9467aa2006-04-25 20:13:52 +00003701 ValReg = X86::AX;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003702 Val = (Val << 8) | Val;
Evan Chenga9467aa2006-04-25 20:13:52 +00003703 break;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003704 case 0: // DWORD aligned
Evan Chenga9467aa2006-04-25 20:13:52 +00003705 AVT = MVT::i32;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003706 ValReg = X86::EAX;
Evan Chenga9467aa2006-04-25 20:13:52 +00003707 Val = (Val << 8) | Val;
3708 Val = (Val << 16) | Val;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003709 if (Subtarget->is64Bit() && ((Align & 0xF) == 0)) { // QWORD aligned
3710 AVT = MVT::i64;
3711 ValReg = X86::RAX;
3712 Val = (Val << 32) | Val;
3713 }
Evan Chenga9467aa2006-04-25 20:13:52 +00003714 break;
3715 default: // Byte aligned
3716 AVT = MVT::i8;
Evan Chenga9467aa2006-04-25 20:13:52 +00003717 ValReg = X86::AL;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003718 Count = Op.getOperand(3);
Evan Chenga9467aa2006-04-25 20:13:52 +00003719 break;
Evan Chenga3caaee2006-04-19 22:48:17 +00003720 }
3721
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003722 if (AVT > MVT::i8) {
3723 if (I) {
3724 unsigned UBytes = MVT::getSizeInBits(AVT) / 8;
3725 Count = DAG.getConstant(I->getValue() / UBytes, getPointerTy());
3726 BytesLeft = I->getValue() % UBytes;
3727 } else {
3728 assert(AVT >= MVT::i32 &&
3729 "Do not use rep;stos if not at least DWORD aligned");
3730 Count = DAG.getNode(ISD::SRL, Op.getOperand(3).getValueType(),
3731 Op.getOperand(3), DAG.getConstant(2, MVT::i8));
3732 TwoRepStos = true;
3733 }
3734 }
3735
Evan Chenga9467aa2006-04-25 20:13:52 +00003736 Chain = DAG.getCopyToReg(Chain, ValReg, DAG.getConstant(Val, AVT),
3737 InFlag);
3738 InFlag = Chain.getValue(1);
3739 } else {
3740 AVT = MVT::i8;
3741 Count = Op.getOperand(3);
3742 Chain = DAG.getCopyToReg(Chain, X86::AL, Op.getOperand(2), InFlag);
3743 InFlag = Chain.getValue(1);
Evan Chengd097e672006-03-22 02:53:00 +00003744 }
Evan Chengb0461082006-04-24 18:01:45 +00003745
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003746 Chain = DAG.getCopyToReg(Chain, Subtarget->is64Bit() ? X86::RCX : X86::ECX,
3747 Count, InFlag);
Evan Chenga9467aa2006-04-25 20:13:52 +00003748 InFlag = Chain.getValue(1);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003749 Chain = DAG.getCopyToReg(Chain, Subtarget->is64Bit() ? X86::RDI : X86::EDI,
3750 Op.getOperand(1), InFlag);
Evan Chenga9467aa2006-04-25 20:13:52 +00003751 InFlag = Chain.getValue(1);
Evan Cheng9b9cc4f2006-03-27 07:00:16 +00003752
Chris Lattnere56fef92007-02-25 06:40:16 +00003753 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Chris Lattner35a08552007-02-25 07:10:00 +00003754 SmallVector<SDOperand, 8> Ops;
Evan Chenga9467aa2006-04-25 20:13:52 +00003755 Ops.push_back(Chain);
3756 Ops.push_back(DAG.getValueType(AVT));
3757 Ops.push_back(InFlag);
Evan Cheng5c68bba2006-08-11 07:35:45 +00003758 Chain = DAG.getNode(X86ISD::REP_STOS, Tys, &Ops[0], Ops.size());
Evan Chengb0461082006-04-24 18:01:45 +00003759
Evan Chenga9467aa2006-04-25 20:13:52 +00003760 if (TwoRepStos) {
3761 InFlag = Chain.getValue(1);
3762 Count = Op.getOperand(3);
3763 MVT::ValueType CVT = Count.getValueType();
3764 SDOperand Left = DAG.getNode(ISD::AND, CVT, Count,
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003765 DAG.getConstant((AVT == MVT::i64) ? 7 : 3, CVT));
3766 Chain = DAG.getCopyToReg(Chain, (CVT == MVT::i64) ? X86::RCX : X86::ECX,
3767 Left, InFlag);
Evan Chenga9467aa2006-04-25 20:13:52 +00003768 InFlag = Chain.getValue(1);
Chris Lattnere56fef92007-02-25 06:40:16 +00003769 Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Evan Chenga9467aa2006-04-25 20:13:52 +00003770 Ops.clear();
3771 Ops.push_back(Chain);
3772 Ops.push_back(DAG.getValueType(MVT::i8));
3773 Ops.push_back(InFlag);
Evan Cheng5c68bba2006-08-11 07:35:45 +00003774 Chain = DAG.getNode(X86ISD::REP_STOS, Tys, &Ops[0], Ops.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00003775 } else if (BytesLeft) {
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003776 // Issue stores for the last 1 - 7 bytes.
Evan Chenga9467aa2006-04-25 20:13:52 +00003777 SDOperand Value;
3778 unsigned Val = ValC->getValue() & 255;
3779 unsigned Offset = I->getValue() - BytesLeft;
3780 SDOperand DstAddr = Op.getOperand(1);
3781 MVT::ValueType AddrVT = DstAddr.getValueType();
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003782 if (BytesLeft >= 4) {
3783 Val = (Val << 8) | Val;
3784 Val = (Val << 16) | Val;
3785 Value = DAG.getConstant(Val, MVT::i32);
Evan Chengdf9ac472006-10-05 23:01:46 +00003786 Chain = DAG.getStore(Chain, Value,
3787 DAG.getNode(ISD::ADD, AddrVT, DstAddr,
3788 DAG.getConstant(Offset, AddrVT)),
Evan Chengab51cf22006-10-13 21:14:26 +00003789 NULL, 0);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003790 BytesLeft -= 4;
3791 Offset += 4;
3792 }
Evan Chenga9467aa2006-04-25 20:13:52 +00003793 if (BytesLeft >= 2) {
3794 Value = DAG.getConstant((Val << 8) | Val, MVT::i16);
Evan Chengdf9ac472006-10-05 23:01:46 +00003795 Chain = DAG.getStore(Chain, Value,
3796 DAG.getNode(ISD::ADD, AddrVT, DstAddr,
3797 DAG.getConstant(Offset, AddrVT)),
Evan Chengab51cf22006-10-13 21:14:26 +00003798 NULL, 0);
Evan Chenga9467aa2006-04-25 20:13:52 +00003799 BytesLeft -= 2;
3800 Offset += 2;
Evan Cheng082c8782006-03-24 07:29:27 +00003801 }
Evan Chenga9467aa2006-04-25 20:13:52 +00003802 if (BytesLeft == 1) {
3803 Value = DAG.getConstant(Val, MVT::i8);
Evan Chengdf9ac472006-10-05 23:01:46 +00003804 Chain = DAG.getStore(Chain, Value,
3805 DAG.getNode(ISD::ADD, AddrVT, DstAddr,
3806 DAG.getConstant(Offset, AddrVT)),
Evan Chengab51cf22006-10-13 21:14:26 +00003807 NULL, 0);
Evan Cheng14215c32006-04-21 23:03:30 +00003808 }
Evan Cheng082c8782006-03-24 07:29:27 +00003809 }
Evan Chengebf10062006-04-03 20:53:28 +00003810
Evan Chenga9467aa2006-04-25 20:13:52 +00003811 return Chain;
3812}
Evan Chengebf10062006-04-03 20:53:28 +00003813
Evan Chenga9467aa2006-04-25 20:13:52 +00003814SDOperand X86TargetLowering::LowerMEMCPY(SDOperand Op, SelectionDAG &DAG) {
3815 SDOperand Chain = Op.getOperand(0);
3816 unsigned Align =
3817 (unsigned)cast<ConstantSDNode>(Op.getOperand(4))->getValue();
3818 if (Align == 0) Align = 1;
Evan Chengebf10062006-04-03 20:53:28 +00003819
Evan Chenga9467aa2006-04-25 20:13:52 +00003820 ConstantSDNode *I = dyn_cast<ConstantSDNode>(Op.getOperand(3));
3821 // If not DWORD aligned, call memcpy if size is less than the threshold.
3822 // It knows how to align to the right boundary first.
3823 if ((Align & 3) != 0 ||
3824 (I && I->getValue() < Subtarget->getMinRepStrSizeThreshold())) {
3825 MVT::ValueType IntPtr = getPointerTy();
Reid Spencere63b6512006-12-31 05:55:36 +00003826 TargetLowering::ArgListTy Args;
3827 TargetLowering::ArgListEntry Entry;
Anton Korobeynikov037c8672007-01-28 13:31:35 +00003828 Entry.Ty = getTargetData()->getIntPtrType();
3829 Entry.isSigned = false;
3830 Entry.isInReg = false;
3831 Entry.isSRet = false;
Reid Spencere63b6512006-12-31 05:55:36 +00003832 Entry.Node = Op.getOperand(1); Args.push_back(Entry);
3833 Entry.Node = Op.getOperand(2); Args.push_back(Entry);
3834 Entry.Node = Op.getOperand(3); Args.push_back(Entry);
Evan Chenga9467aa2006-04-25 20:13:52 +00003835 std::pair<SDOperand,SDOperand> CallResult =
Reid Spencere63b6512006-12-31 05:55:36 +00003836 LowerCallTo(Chain, Type::VoidTy, false, false, CallingConv::C, false,
Evan Chenga9467aa2006-04-25 20:13:52 +00003837 DAG.getExternalSymbol("memcpy", IntPtr), Args, DAG);
3838 return CallResult.second;
Evan Chengcbffa462006-03-31 19:22:53 +00003839 }
Evan Chenga9467aa2006-04-25 20:13:52 +00003840
3841 MVT::ValueType AVT;
3842 SDOperand Count;
3843 unsigned BytesLeft = 0;
3844 bool TwoRepMovs = false;
3845 switch (Align & 3) {
3846 case 2: // WORD aligned
3847 AVT = MVT::i16;
Evan Chenga9467aa2006-04-25 20:13:52 +00003848 break;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003849 case 0: // DWORD aligned
Evan Chenga9467aa2006-04-25 20:13:52 +00003850 AVT = MVT::i32;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003851 if (Subtarget->is64Bit() && ((Align & 0xF) == 0)) // QWORD aligned
3852 AVT = MVT::i64;
Evan Chenga9467aa2006-04-25 20:13:52 +00003853 break;
3854 default: // Byte aligned
3855 AVT = MVT::i8;
3856 Count = Op.getOperand(3);
3857 break;
3858 }
3859
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003860 if (AVT > MVT::i8) {
3861 if (I) {
3862 unsigned UBytes = MVT::getSizeInBits(AVT) / 8;
3863 Count = DAG.getConstant(I->getValue() / UBytes, getPointerTy());
3864 BytesLeft = I->getValue() % UBytes;
3865 } else {
3866 assert(AVT >= MVT::i32 &&
3867 "Do not use rep;movs if not at least DWORD aligned");
3868 Count = DAG.getNode(ISD::SRL, Op.getOperand(3).getValueType(),
3869 Op.getOperand(3), DAG.getConstant(2, MVT::i8));
3870 TwoRepMovs = true;
3871 }
3872 }
3873
Evan Chenga9467aa2006-04-25 20:13:52 +00003874 SDOperand InFlag(0, 0);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003875 Chain = DAG.getCopyToReg(Chain, Subtarget->is64Bit() ? X86::RCX : X86::ECX,
3876 Count, InFlag);
Evan Chenga9467aa2006-04-25 20:13:52 +00003877 InFlag = Chain.getValue(1);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003878 Chain = DAG.getCopyToReg(Chain, Subtarget->is64Bit() ? X86::RDI : X86::EDI,
3879 Op.getOperand(1), InFlag);
Evan Chenga9467aa2006-04-25 20:13:52 +00003880 InFlag = Chain.getValue(1);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003881 Chain = DAG.getCopyToReg(Chain, Subtarget->is64Bit() ? X86::RSI : X86::ESI,
3882 Op.getOperand(2), InFlag);
Evan Chenga9467aa2006-04-25 20:13:52 +00003883 InFlag = Chain.getValue(1);
3884
Chris Lattnere56fef92007-02-25 06:40:16 +00003885 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Chris Lattner35a08552007-02-25 07:10:00 +00003886 SmallVector<SDOperand, 8> Ops;
Evan Chenga9467aa2006-04-25 20:13:52 +00003887 Ops.push_back(Chain);
3888 Ops.push_back(DAG.getValueType(AVT));
3889 Ops.push_back(InFlag);
Evan Cheng5c68bba2006-08-11 07:35:45 +00003890 Chain = DAG.getNode(X86ISD::REP_MOVS, Tys, &Ops[0], Ops.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00003891
3892 if (TwoRepMovs) {
3893 InFlag = Chain.getValue(1);
3894 Count = Op.getOperand(3);
3895 MVT::ValueType CVT = Count.getValueType();
3896 SDOperand Left = DAG.getNode(ISD::AND, CVT, Count,
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003897 DAG.getConstant((AVT == MVT::i64) ? 7 : 3, CVT));
3898 Chain = DAG.getCopyToReg(Chain, (CVT == MVT::i64) ? X86::RCX : X86::ECX,
3899 Left, InFlag);
Evan Chenga9467aa2006-04-25 20:13:52 +00003900 InFlag = Chain.getValue(1);
Chris Lattnere56fef92007-02-25 06:40:16 +00003901 Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Evan Chenga9467aa2006-04-25 20:13:52 +00003902 Ops.clear();
3903 Ops.push_back(Chain);
3904 Ops.push_back(DAG.getValueType(MVT::i8));
3905 Ops.push_back(InFlag);
Evan Cheng5c68bba2006-08-11 07:35:45 +00003906 Chain = DAG.getNode(X86ISD::REP_MOVS, Tys, &Ops[0], Ops.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00003907 } else if (BytesLeft) {
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003908 // Issue loads and stores for the last 1 - 7 bytes.
Evan Chenga9467aa2006-04-25 20:13:52 +00003909 unsigned Offset = I->getValue() - BytesLeft;
3910 SDOperand DstAddr = Op.getOperand(1);
3911 MVT::ValueType DstVT = DstAddr.getValueType();
3912 SDOperand SrcAddr = Op.getOperand(2);
3913 MVT::ValueType SrcVT = SrcAddr.getValueType();
3914 SDOperand Value;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003915 if (BytesLeft >= 4) {
3916 Value = DAG.getLoad(MVT::i32, Chain,
3917 DAG.getNode(ISD::ADD, SrcVT, SrcAddr,
3918 DAG.getConstant(Offset, SrcVT)),
Evan Chenge71fe34d2006-10-09 20:57:25 +00003919 NULL, 0);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003920 Chain = Value.getValue(1);
Evan Chengdf9ac472006-10-05 23:01:46 +00003921 Chain = DAG.getStore(Chain, Value,
3922 DAG.getNode(ISD::ADD, DstVT, DstAddr,
3923 DAG.getConstant(Offset, DstVT)),
Evan Chengab51cf22006-10-13 21:14:26 +00003924 NULL, 0);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003925 BytesLeft -= 4;
3926 Offset += 4;
3927 }
Evan Chenga9467aa2006-04-25 20:13:52 +00003928 if (BytesLeft >= 2) {
3929 Value = DAG.getLoad(MVT::i16, Chain,
3930 DAG.getNode(ISD::ADD, SrcVT, SrcAddr,
3931 DAG.getConstant(Offset, SrcVT)),
Evan Chenge71fe34d2006-10-09 20:57:25 +00003932 NULL, 0);
Evan Chenga9467aa2006-04-25 20:13:52 +00003933 Chain = Value.getValue(1);
Evan Chengdf9ac472006-10-05 23:01:46 +00003934 Chain = DAG.getStore(Chain, Value,
3935 DAG.getNode(ISD::ADD, DstVT, DstAddr,
3936 DAG.getConstant(Offset, DstVT)),
Evan Chengab51cf22006-10-13 21:14:26 +00003937 NULL, 0);
Evan Chenga9467aa2006-04-25 20:13:52 +00003938 BytesLeft -= 2;
3939 Offset += 2;
Evan Chengcbffa462006-03-31 19:22:53 +00003940 }
3941
Evan Chenga9467aa2006-04-25 20:13:52 +00003942 if (BytesLeft == 1) {
3943 Value = DAG.getLoad(MVT::i8, Chain,
3944 DAG.getNode(ISD::ADD, SrcVT, SrcAddr,
3945 DAG.getConstant(Offset, SrcVT)),
Evan Chenge71fe34d2006-10-09 20:57:25 +00003946 NULL, 0);
Evan Chenga9467aa2006-04-25 20:13:52 +00003947 Chain = Value.getValue(1);
Evan Chengdf9ac472006-10-05 23:01:46 +00003948 Chain = DAG.getStore(Chain, Value,
3949 DAG.getNode(ISD::ADD, DstVT, DstAddr,
3950 DAG.getConstant(Offset, DstVT)),
Evan Chengab51cf22006-10-13 21:14:26 +00003951 NULL, 0);
Evan Chenga9467aa2006-04-25 20:13:52 +00003952 }
Evan Chengcbffa462006-03-31 19:22:53 +00003953 }
Evan Chenga9467aa2006-04-25 20:13:52 +00003954
3955 return Chain;
3956}
3957
3958SDOperand
3959X86TargetLowering::LowerREADCYCLCECOUNTER(SDOperand Op, SelectionDAG &DAG) {
Chris Lattnere56fef92007-02-25 06:40:16 +00003960 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Chris Lattner35a08552007-02-25 07:10:00 +00003961 SDOperand TheOp = Op.getOperand(0);
3962 SDOperand rd = DAG.getNode(X86ISD::RDTSC_DAG, Tys, &TheOp, 1);
Evan Cheng28a9e9b2006-11-29 08:28:13 +00003963 if (Subtarget->is64Bit()) {
3964 SDOperand Copy1 = DAG.getCopyFromReg(rd, X86::RAX, MVT::i64, rd.getValue(1));
3965 SDOperand Copy2 = DAG.getCopyFromReg(Copy1.getValue(1), X86::RDX,
3966 MVT::i64, Copy1.getValue(2));
3967 SDOperand Tmp = DAG.getNode(ISD::SHL, MVT::i64, Copy2,
3968 DAG.getConstant(32, MVT::i8));
Chris Lattner35a08552007-02-25 07:10:00 +00003969 SDOperand Ops[] = {
3970 DAG.getNode(ISD::OR, MVT::i64, Copy1, Tmp), Copy2.getValue(1)
3971 };
Chris Lattnere56fef92007-02-25 06:40:16 +00003972
3973 Tys = DAG.getVTList(MVT::i64, MVT::Other);
Chris Lattner35a08552007-02-25 07:10:00 +00003974 return DAG.getNode(ISD::MERGE_VALUES, Tys, Ops, 2);
Evan Cheng28a9e9b2006-11-29 08:28:13 +00003975 }
Chris Lattner35a08552007-02-25 07:10:00 +00003976
3977 SDOperand Copy1 = DAG.getCopyFromReg(rd, X86::EAX, MVT::i32, rd.getValue(1));
3978 SDOperand Copy2 = DAG.getCopyFromReg(Copy1.getValue(1), X86::EDX,
3979 MVT::i32, Copy1.getValue(2));
3980 SDOperand Ops[] = { Copy1, Copy2, Copy2.getValue(1) };
3981 Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
3982 return DAG.getNode(ISD::MERGE_VALUES, Tys, Ops, 3);
Evan Chenga9467aa2006-04-25 20:13:52 +00003983}
3984
3985SDOperand X86TargetLowering::LowerVASTART(SDOperand Op, SelectionDAG &DAG) {
Evan Chengab51cf22006-10-13 21:14:26 +00003986 SrcValueSDNode *SV = cast<SrcValueSDNode>(Op.getOperand(2));
3987
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003988 if (!Subtarget->is64Bit()) {
3989 // vastart just stores the address of the VarArgsFrameIndex slot into the
3990 // memory location argument.
3991 SDOperand FR = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
Evan Chengab51cf22006-10-13 21:14:26 +00003992 return DAG.getStore(Op.getOperand(0), FR,Op.getOperand(1), SV->getValue(),
3993 SV->getOffset());
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003994 }
3995
3996 // __va_list_tag:
3997 // gp_offset (0 - 6 * 8)
3998 // fp_offset (48 - 48 + 8 * 16)
3999 // overflow_arg_area (point to parameters coming in memory).
4000 // reg_save_area
Chris Lattner35a08552007-02-25 07:10:00 +00004001 SmallVector<SDOperand, 8> MemOps;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004002 SDOperand FIN = Op.getOperand(1);
4003 // Store gp_offset
Evan Chengdf9ac472006-10-05 23:01:46 +00004004 SDOperand Store = DAG.getStore(Op.getOperand(0),
4005 DAG.getConstant(VarArgsGPOffset, MVT::i32),
Evan Chengab51cf22006-10-13 21:14:26 +00004006 FIN, SV->getValue(), SV->getOffset());
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004007 MemOps.push_back(Store);
4008
4009 // Store fp_offset
4010 FIN = DAG.getNode(ISD::ADD, getPointerTy(), FIN,
4011 DAG.getConstant(4, getPointerTy()));
Evan Chengdf9ac472006-10-05 23:01:46 +00004012 Store = DAG.getStore(Op.getOperand(0),
4013 DAG.getConstant(VarArgsFPOffset, MVT::i32),
Evan Chengab51cf22006-10-13 21:14:26 +00004014 FIN, SV->getValue(), SV->getOffset());
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004015 MemOps.push_back(Store);
4016
4017 // Store ptr to overflow_arg_area
4018 FIN = DAG.getNode(ISD::ADD, getPointerTy(), FIN,
4019 DAG.getConstant(4, getPointerTy()));
4020 SDOperand OVFIN = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
Evan Chengab51cf22006-10-13 21:14:26 +00004021 Store = DAG.getStore(Op.getOperand(0), OVFIN, FIN, SV->getValue(),
4022 SV->getOffset());
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004023 MemOps.push_back(Store);
4024
4025 // Store ptr to reg_save_area.
4026 FIN = DAG.getNode(ISD::ADD, getPointerTy(), FIN,
4027 DAG.getConstant(8, getPointerTy()));
4028 SDOperand RSFIN = DAG.getFrameIndex(RegSaveFrameIndex, getPointerTy());
Evan Chengab51cf22006-10-13 21:14:26 +00004029 Store = DAG.getStore(Op.getOperand(0), RSFIN, FIN, SV->getValue(),
4030 SV->getOffset());
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004031 MemOps.push_back(Store);
4032 return DAG.getNode(ISD::TokenFactor, MVT::Other, &MemOps[0], MemOps.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00004033}
4034
4035SDOperand
4036X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDOperand Op, SelectionDAG &DAG) {
4037 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getValue();
4038 switch (IntNo) {
4039 default: return SDOperand(); // Don't custom lower most intrinsics.
Evan Cheng78038292006-04-05 23:38:46 +00004040 // Comparison intrinsics.
Evan Chenga9467aa2006-04-25 20:13:52 +00004041 case Intrinsic::x86_sse_comieq_ss:
4042 case Intrinsic::x86_sse_comilt_ss:
4043 case Intrinsic::x86_sse_comile_ss:
4044 case Intrinsic::x86_sse_comigt_ss:
4045 case Intrinsic::x86_sse_comige_ss:
4046 case Intrinsic::x86_sse_comineq_ss:
4047 case Intrinsic::x86_sse_ucomieq_ss:
4048 case Intrinsic::x86_sse_ucomilt_ss:
4049 case Intrinsic::x86_sse_ucomile_ss:
4050 case Intrinsic::x86_sse_ucomigt_ss:
4051 case Intrinsic::x86_sse_ucomige_ss:
4052 case Intrinsic::x86_sse_ucomineq_ss:
4053 case Intrinsic::x86_sse2_comieq_sd:
4054 case Intrinsic::x86_sse2_comilt_sd:
4055 case Intrinsic::x86_sse2_comile_sd:
4056 case Intrinsic::x86_sse2_comigt_sd:
4057 case Intrinsic::x86_sse2_comige_sd:
4058 case Intrinsic::x86_sse2_comineq_sd:
4059 case Intrinsic::x86_sse2_ucomieq_sd:
4060 case Intrinsic::x86_sse2_ucomilt_sd:
4061 case Intrinsic::x86_sse2_ucomile_sd:
4062 case Intrinsic::x86_sse2_ucomigt_sd:
4063 case Intrinsic::x86_sse2_ucomige_sd:
4064 case Intrinsic::x86_sse2_ucomineq_sd: {
4065 unsigned Opc = 0;
4066 ISD::CondCode CC = ISD::SETCC_INVALID;
4067 switch (IntNo) {
4068 default: break;
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004069 case Intrinsic::x86_sse_comieq_ss:
4070 case Intrinsic::x86_sse2_comieq_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004071 Opc = X86ISD::COMI;
4072 CC = ISD::SETEQ;
4073 break;
Evan Cheng78038292006-04-05 23:38:46 +00004074 case Intrinsic::x86_sse_comilt_ss:
Evan Cheng78038292006-04-05 23:38:46 +00004075 case Intrinsic::x86_sse2_comilt_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004076 Opc = X86ISD::COMI;
4077 CC = ISD::SETLT;
4078 break;
4079 case Intrinsic::x86_sse_comile_ss:
Evan Cheng78038292006-04-05 23:38:46 +00004080 case Intrinsic::x86_sse2_comile_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004081 Opc = X86ISD::COMI;
4082 CC = ISD::SETLE;
4083 break;
4084 case Intrinsic::x86_sse_comigt_ss:
Evan Cheng78038292006-04-05 23:38:46 +00004085 case Intrinsic::x86_sse2_comigt_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004086 Opc = X86ISD::COMI;
4087 CC = ISD::SETGT;
4088 break;
4089 case Intrinsic::x86_sse_comige_ss:
Evan Cheng78038292006-04-05 23:38:46 +00004090 case Intrinsic::x86_sse2_comige_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004091 Opc = X86ISD::COMI;
4092 CC = ISD::SETGE;
4093 break;
4094 case Intrinsic::x86_sse_comineq_ss:
Evan Cheng78038292006-04-05 23:38:46 +00004095 case Intrinsic::x86_sse2_comineq_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004096 Opc = X86ISD::COMI;
4097 CC = ISD::SETNE;
4098 break;
4099 case Intrinsic::x86_sse_ucomieq_ss:
Evan Cheng78038292006-04-05 23:38:46 +00004100 case Intrinsic::x86_sse2_ucomieq_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004101 Opc = X86ISD::UCOMI;
4102 CC = ISD::SETEQ;
4103 break;
4104 case Intrinsic::x86_sse_ucomilt_ss:
Evan Cheng78038292006-04-05 23:38:46 +00004105 case Intrinsic::x86_sse2_ucomilt_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004106 Opc = X86ISD::UCOMI;
4107 CC = ISD::SETLT;
4108 break;
4109 case Intrinsic::x86_sse_ucomile_ss:
Evan Cheng78038292006-04-05 23:38:46 +00004110 case Intrinsic::x86_sse2_ucomile_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004111 Opc = X86ISD::UCOMI;
4112 CC = ISD::SETLE;
4113 break;
4114 case Intrinsic::x86_sse_ucomigt_ss:
Evan Cheng78038292006-04-05 23:38:46 +00004115 case Intrinsic::x86_sse2_ucomigt_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004116 Opc = X86ISD::UCOMI;
4117 CC = ISD::SETGT;
4118 break;
4119 case Intrinsic::x86_sse_ucomige_ss:
Evan Cheng78038292006-04-05 23:38:46 +00004120 case Intrinsic::x86_sse2_ucomige_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004121 Opc = X86ISD::UCOMI;
4122 CC = ISD::SETGE;
4123 break;
4124 case Intrinsic::x86_sse_ucomineq_ss:
4125 case Intrinsic::x86_sse2_ucomineq_sd:
4126 Opc = X86ISD::UCOMI;
4127 CC = ISD::SETNE;
4128 break;
Evan Cheng78038292006-04-05 23:38:46 +00004129 }
Evan Cheng4259a0f2006-09-11 02:19:56 +00004130
Evan Chenga9467aa2006-04-25 20:13:52 +00004131 unsigned X86CC;
Chris Lattner7a627672006-09-13 03:22:10 +00004132 SDOperand LHS = Op.getOperand(1);
4133 SDOperand RHS = Op.getOperand(2);
4134 translateX86CC(CC, true, X86CC, LHS, RHS, DAG);
Evan Cheng4259a0f2006-09-11 02:19:56 +00004135
4136 const MVT::ValueType *VTs = DAG.getNodeValueTypes(MVT::Other, MVT::Flag);
Chris Lattner7a627672006-09-13 03:22:10 +00004137 SDOperand Ops1[] = { DAG.getEntryNode(), LHS, RHS };
Evan Cheng4259a0f2006-09-11 02:19:56 +00004138 SDOperand Cond = DAG.getNode(Opc, VTs, 2, Ops1, 3);
4139 VTs = DAG.getNodeValueTypes(MVT::i8, MVT::Flag);
4140 SDOperand Ops2[] = { DAG.getConstant(X86CC, MVT::i8), Cond };
4141 SDOperand SetCC = DAG.getNode(X86ISD::SETCC, VTs, 2, Ops2, 2);
Evan Chenga9467aa2006-04-25 20:13:52 +00004142 return DAG.getNode(ISD::ANY_EXTEND, MVT::i32, SetCC);
Evan Cheng78038292006-04-05 23:38:46 +00004143 }
Evan Cheng5c59d492005-12-23 07:31:11 +00004144 }
Chris Lattner76ac0682005-11-15 00:40:23 +00004145}
Evan Cheng6af02632005-12-20 06:22:03 +00004146
Nate Begemaneda59972007-01-29 22:58:52 +00004147SDOperand X86TargetLowering::LowerRETURNADDR(SDOperand Op, SelectionDAG &DAG) {
4148 // Depths > 0 not supported yet!
4149 if (cast<ConstantSDNode>(Op.getOperand(0))->getValue() > 0)
4150 return SDOperand();
4151
4152 // Just load the return address
4153 SDOperand RetAddrFI = getReturnAddressFrameIndex(DAG);
4154 return DAG.getLoad(getPointerTy(), DAG.getEntryNode(), RetAddrFI, NULL, 0);
4155}
4156
4157SDOperand X86TargetLowering::LowerFRAMEADDR(SDOperand Op, SelectionDAG &DAG) {
4158 // Depths > 0 not supported yet!
4159 if (cast<ConstantSDNode>(Op.getOperand(0))->getValue() > 0)
4160 return SDOperand();
4161
4162 SDOperand RetAddrFI = getReturnAddressFrameIndex(DAG);
4163 return DAG.getNode(ISD::SUB, getPointerTy(), RetAddrFI,
4164 DAG.getConstant(4, getPointerTy()));
4165}
4166
Evan Chenga9467aa2006-04-25 20:13:52 +00004167/// LowerOperation - Provide custom lowering hooks for some operations.
4168///
4169SDOperand X86TargetLowering::LowerOperation(SDOperand Op, SelectionDAG &DAG) {
4170 switch (Op.getOpcode()) {
4171 default: assert(0 && "Should not custom lower this!");
4172 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
4173 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
4174 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
4175 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
4176 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
4177 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
4178 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
4179 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
4180 case ISD::SHL_PARTS:
4181 case ISD::SRA_PARTS:
4182 case ISD::SRL_PARTS: return LowerShift(Op, DAG);
4183 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
4184 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
4185 case ISD::FABS: return LowerFABS(Op, DAG);
4186 case ISD::FNEG: return LowerFNEG(Op, DAG);
Evan Cheng4363e882007-01-05 07:55:56 +00004187 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Evan Cheng4259a0f2006-09-11 02:19:56 +00004188 case ISD::SETCC: return LowerSETCC(Op, DAG, DAG.getEntryNode());
Evan Chenga9467aa2006-04-25 20:13:52 +00004189 case ISD::SELECT: return LowerSELECT(Op, DAG);
4190 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
4191 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Evan Cheng2a330942006-05-25 00:59:30 +00004192 case ISD::CALL: return LowerCALL(Op, DAG);
Evan Chenga9467aa2006-04-25 20:13:52 +00004193 case ISD::RET: return LowerRET(Op, DAG);
Evan Chenge0bcfbe2006-04-26 01:20:17 +00004194 case ISD::FORMAL_ARGUMENTS: return LowerFORMAL_ARGUMENTS(Op, DAG);
Evan Chenga9467aa2006-04-25 20:13:52 +00004195 case ISD::MEMSET: return LowerMEMSET(Op, DAG);
4196 case ISD::MEMCPY: return LowerMEMCPY(Op, DAG);
4197 case ISD::READCYCLECOUNTER: return LowerREADCYCLCECOUNTER(Op, DAG);
4198 case ISD::VASTART: return LowerVASTART(Op, DAG);
4199 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Nate Begemaneda59972007-01-29 22:58:52 +00004200 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
4201 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Evan Chenga9467aa2006-04-25 20:13:52 +00004202 }
Jim Laskey3796abe2007-02-21 22:54:50 +00004203 return SDOperand();
Evan Chenga9467aa2006-04-25 20:13:52 +00004204}
4205
Evan Cheng6af02632005-12-20 06:22:03 +00004206const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
4207 switch (Opcode) {
4208 default: return NULL;
Evan Cheng9c249c32006-01-09 18:33:28 +00004209 case X86ISD::SHLD: return "X86ISD::SHLD";
4210 case X86ISD::SHRD: return "X86ISD::SHRD";
Evan Cheng2dd217b2006-01-31 03:14:29 +00004211 case X86ISD::FAND: return "X86ISD::FAND";
Evan Cheng4363e882007-01-05 07:55:56 +00004212 case X86ISD::FOR: return "X86ISD::FOR";
Evan Cheng72d5c252006-01-31 22:28:30 +00004213 case X86ISD::FXOR: return "X86ISD::FXOR";
Evan Cheng4363e882007-01-05 07:55:56 +00004214 case X86ISD::FSRL: return "X86ISD::FSRL";
Evan Cheng6305e502006-01-12 22:54:21 +00004215 case X86ISD::FILD: return "X86ISD::FILD";
Evan Cheng11613a52006-02-04 02:20:30 +00004216 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
Evan Cheng6af02632005-12-20 06:22:03 +00004217 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
4218 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
4219 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
Evan Chenga74ce622005-12-21 02:39:21 +00004220 case X86ISD::FLD: return "X86ISD::FLD";
Evan Cheng45e190982006-01-05 00:27:02 +00004221 case X86ISD::FST: return "X86ISD::FST";
4222 case X86ISD::FP_GET_RESULT: return "X86ISD::FP_GET_RESULT";
Evan Chenga74ce622005-12-21 02:39:21 +00004223 case X86ISD::FP_SET_RESULT: return "X86ISD::FP_SET_RESULT";
Evan Cheng6af02632005-12-20 06:22:03 +00004224 case X86ISD::CALL: return "X86ISD::CALL";
4225 case X86ISD::TAILCALL: return "X86ISD::TAILCALL";
4226 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
4227 case X86ISD::CMP: return "X86ISD::CMP";
Evan Cheng78038292006-04-05 23:38:46 +00004228 case X86ISD::COMI: return "X86ISD::COMI";
4229 case X86ISD::UCOMI: return "X86ISD::UCOMI";
Evan Chengc1583db2005-12-21 20:21:51 +00004230 case X86ISD::SETCC: return "X86ISD::SETCC";
Evan Cheng6af02632005-12-20 06:22:03 +00004231 case X86ISD::CMOV: return "X86ISD::CMOV";
4232 case X86ISD::BRCOND: return "X86ISD::BRCOND";
Evan Chenga74ce622005-12-21 02:39:21 +00004233 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
Evan Cheng084a1022006-03-04 01:12:00 +00004234 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
4235 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Evan Cheng72d5c252006-01-31 22:28:30 +00004236 case X86ISD::LOAD_PACK: return "X86ISD::LOAD_PACK";
Evan Cheng5987cfb2006-07-07 08:33:52 +00004237 case X86ISD::LOAD_UA: return "X86ISD::LOAD_UA";
Evan Cheng5588de92006-02-18 00:15:05 +00004238 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
Evan Chenge0ed6ec2006-02-23 20:41:18 +00004239 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Evan Chenge7ee6a52006-03-24 23:15:12 +00004240 case X86ISD::S2VEC: return "X86ISD::S2VEC";
Evan Chengcbffa462006-03-31 19:22:53 +00004241 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Evan Cheng5fd7c692006-03-31 21:55:24 +00004242 case X86ISD::PINSRW: return "X86ISD::PINSRW";
Evan Cheng49683ba2006-11-10 21:43:37 +00004243 case X86ISD::FMAX: return "X86ISD::FMAX";
4244 case X86ISD::FMIN: return "X86ISD::FMIN";
Evan Cheng6af02632005-12-20 06:22:03 +00004245 }
4246}
Evan Cheng9cdc16c2005-12-21 23:05:39 +00004247
Evan Cheng02612422006-07-05 22:17:51 +00004248/// isLegalAddressImmediate - Return true if the integer value or
4249/// GlobalValue can be used as the offset of the target addressing mode.
4250bool X86TargetLowering::isLegalAddressImmediate(int64_t V) const {
4251 // X86 allows a sign-extended 32-bit immediate field.
4252 return (V > -(1LL << 32) && V < (1LL << 32)-1);
4253}
4254
4255bool X86TargetLowering::isLegalAddressImmediate(GlobalValue *GV) const {
Evan Cheng7a9238c2006-11-29 23:48:14 +00004256 // In 64-bit mode, GV is 64-bit so it won't fit in the 32-bit displacement
4257 // field unless we are in small code model.
4258 if (Subtarget->is64Bit() &&
4259 getTargetMachine().getCodeModel() != CodeModel::Small)
Evan Cheng02612422006-07-05 22:17:51 +00004260 return false;
Anton Korobeynikov430e68a12006-12-22 22:29:05 +00004261
4262 return (!Subtarget->GVRequiresExtraLoad(GV, getTargetMachine(), false));
Evan Cheng02612422006-07-05 22:17:51 +00004263}
4264
4265/// isShuffleMaskLegal - Targets can use this to indicate that they only
4266/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
4267/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
4268/// are assumed to be legal.
4269bool
4270X86TargetLowering::isShuffleMaskLegal(SDOperand Mask, MVT::ValueType VT) const {
4271 // Only do shuffles on 128-bit vector types for now.
4272 if (MVT::getSizeInBits(VT) == 64) return false;
4273 return (Mask.Val->getNumOperands() <= 4 ||
4274 isSplatMask(Mask.Val) ||
4275 isPSHUFHW_PSHUFLWMask(Mask.Val) ||
4276 X86::isUNPCKLMask(Mask.Val) ||
4277 X86::isUNPCKL_v_undef_Mask(Mask.Val) ||
4278 X86::isUNPCKHMask(Mask.Val));
4279}
4280
4281bool X86TargetLowering::isVectorClearMaskLegal(std::vector<SDOperand> &BVOps,
4282 MVT::ValueType EVT,
4283 SelectionDAG &DAG) const {
4284 unsigned NumElts = BVOps.size();
4285 // Only do shuffles on 128-bit vector types for now.
4286 if (MVT::getSizeInBits(EVT) * NumElts == 64) return false;
4287 if (NumElts == 2) return true;
4288 if (NumElts == 4) {
Chris Lattner35a08552007-02-25 07:10:00 +00004289 return (isMOVLMask(&BVOps[0], 4) ||
4290 isCommutedMOVL(&BVOps[0], 4, true) ||
4291 isSHUFPMask(&BVOps[0], 4) ||
4292 isCommutedSHUFP(&BVOps[0], 4));
Evan Cheng02612422006-07-05 22:17:51 +00004293 }
4294 return false;
4295}
4296
4297//===----------------------------------------------------------------------===//
4298// X86 Scheduler Hooks
4299//===----------------------------------------------------------------------===//
4300
4301MachineBasicBlock *
4302X86TargetLowering::InsertAtEndOfBasicBlock(MachineInstr *MI,
4303 MachineBasicBlock *BB) {
Evan Cheng20350c42006-11-27 23:37:22 +00004304 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Evan Cheng02612422006-07-05 22:17:51 +00004305 switch (MI->getOpcode()) {
4306 default: assert(false && "Unexpected instr type to insert");
4307 case X86::CMOV_FR32:
4308 case X86::CMOV_FR64:
4309 case X86::CMOV_V4F32:
4310 case X86::CMOV_V2F64:
4311 case X86::CMOV_V2I64: {
4312 // To "insert" a SELECT_CC instruction, we actually have to insert the
4313 // diamond control-flow pattern. The incoming instruction knows the
4314 // destination vreg to set, the condition code register to branch on, the
4315 // true/false values to select between, and a branch opcode to use.
4316 const BasicBlock *LLVM_BB = BB->getBasicBlock();
4317 ilist<MachineBasicBlock>::iterator It = BB;
4318 ++It;
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004319
Evan Cheng02612422006-07-05 22:17:51 +00004320 // thisMBB:
4321 // ...
4322 // TrueVal = ...
4323 // cmpTY ccX, r1, r2
4324 // bCC copy1MBB
4325 // fallthrough --> copy0MBB
4326 MachineBasicBlock *thisMBB = BB;
4327 MachineBasicBlock *copy0MBB = new MachineBasicBlock(LLVM_BB);
4328 MachineBasicBlock *sinkMBB = new MachineBasicBlock(LLVM_BB);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004329 unsigned Opc =
Chris Lattnerc0fb5672006-10-20 17:42:20 +00004330 X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm());
Evan Cheng20350c42006-11-27 23:37:22 +00004331 BuildMI(BB, TII->get(Opc)).addMBB(sinkMBB);
Evan Cheng02612422006-07-05 22:17:51 +00004332 MachineFunction *F = BB->getParent();
4333 F->getBasicBlockList().insert(It, copy0MBB);
4334 F->getBasicBlockList().insert(It, sinkMBB);
4335 // Update machine-CFG edges by first adding all successors of the current
4336 // block to the new block which will contain the Phi node for the select.
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004337 for(MachineBasicBlock::succ_iterator i = BB->succ_begin(),
Evan Cheng02612422006-07-05 22:17:51 +00004338 e = BB->succ_end(); i != e; ++i)
4339 sinkMBB->addSuccessor(*i);
4340 // Next, remove all successors of the current block, and add the true
4341 // and fallthrough blocks as its successors.
4342 while(!BB->succ_empty())
4343 BB->removeSuccessor(BB->succ_begin());
4344 BB->addSuccessor(copy0MBB);
4345 BB->addSuccessor(sinkMBB);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004346
Evan Cheng02612422006-07-05 22:17:51 +00004347 // copy0MBB:
4348 // %FalseValue = ...
4349 // # fallthrough to sinkMBB
4350 BB = copy0MBB;
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004351
Evan Cheng02612422006-07-05 22:17:51 +00004352 // Update machine-CFG edges
4353 BB->addSuccessor(sinkMBB);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004354
Evan Cheng02612422006-07-05 22:17:51 +00004355 // sinkMBB:
4356 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
4357 // ...
4358 BB = sinkMBB;
Evan Cheng20350c42006-11-27 23:37:22 +00004359 BuildMI(BB, TII->get(X86::PHI), MI->getOperand(0).getReg())
Evan Cheng02612422006-07-05 22:17:51 +00004360 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
4361 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
4362
4363 delete MI; // The pseudo instruction is gone now.
4364 return BB;
4365 }
4366
4367 case X86::FP_TO_INT16_IN_MEM:
4368 case X86::FP_TO_INT32_IN_MEM:
4369 case X86::FP_TO_INT64_IN_MEM: {
4370 // Change the floating point control register to use "round towards zero"
4371 // mode when truncating to an integer value.
4372 MachineFunction *F = BB->getParent();
4373 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2);
Evan Cheng20350c42006-11-27 23:37:22 +00004374 addFrameReference(BuildMI(BB, TII->get(X86::FNSTCW16m)), CWFrameIdx);
Evan Cheng02612422006-07-05 22:17:51 +00004375
4376 // Load the old value of the high byte of the control word...
4377 unsigned OldCW =
4378 F->getSSARegMap()->createVirtualRegister(X86::GR16RegisterClass);
Evan Cheng20350c42006-11-27 23:37:22 +00004379 addFrameReference(BuildMI(BB, TII->get(X86::MOV16rm), OldCW), CWFrameIdx);
Evan Cheng02612422006-07-05 22:17:51 +00004380
4381 // Set the high part to be round to zero...
Evan Cheng20350c42006-11-27 23:37:22 +00004382 addFrameReference(BuildMI(BB, TII->get(X86::MOV16mi)), CWFrameIdx)
4383 .addImm(0xC7F);
Evan Cheng02612422006-07-05 22:17:51 +00004384
4385 // Reload the modified control word now...
Evan Cheng20350c42006-11-27 23:37:22 +00004386 addFrameReference(BuildMI(BB, TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng02612422006-07-05 22:17:51 +00004387
4388 // Restore the memory image of control word to original value
Evan Cheng20350c42006-11-27 23:37:22 +00004389 addFrameReference(BuildMI(BB, TII->get(X86::MOV16mr)), CWFrameIdx)
4390 .addReg(OldCW);
Evan Cheng02612422006-07-05 22:17:51 +00004391
4392 // Get the X86 opcode to use.
4393 unsigned Opc;
4394 switch (MI->getOpcode()) {
4395 default: assert(0 && "illegal opcode!");
4396 case X86::FP_TO_INT16_IN_MEM: Opc = X86::FpIST16m; break;
4397 case X86::FP_TO_INT32_IN_MEM: Opc = X86::FpIST32m; break;
4398 case X86::FP_TO_INT64_IN_MEM: Opc = X86::FpIST64m; break;
4399 }
4400
4401 X86AddressMode AM;
4402 MachineOperand &Op = MI->getOperand(0);
4403 if (Op.isRegister()) {
4404 AM.BaseType = X86AddressMode::RegBase;
4405 AM.Base.Reg = Op.getReg();
4406 } else {
4407 AM.BaseType = X86AddressMode::FrameIndexBase;
4408 AM.Base.FrameIndex = Op.getFrameIndex();
4409 }
4410 Op = MI->getOperand(1);
4411 if (Op.isImmediate())
Chris Lattnerc0fb5672006-10-20 17:42:20 +00004412 AM.Scale = Op.getImm();
Evan Cheng02612422006-07-05 22:17:51 +00004413 Op = MI->getOperand(2);
4414 if (Op.isImmediate())
Chris Lattnerc0fb5672006-10-20 17:42:20 +00004415 AM.IndexReg = Op.getImm();
Evan Cheng02612422006-07-05 22:17:51 +00004416 Op = MI->getOperand(3);
4417 if (Op.isGlobalAddress()) {
4418 AM.GV = Op.getGlobal();
4419 } else {
Chris Lattnerc0fb5672006-10-20 17:42:20 +00004420 AM.Disp = Op.getImm();
Evan Cheng02612422006-07-05 22:17:51 +00004421 }
Evan Cheng20350c42006-11-27 23:37:22 +00004422 addFullAddress(BuildMI(BB, TII->get(Opc)), AM)
4423 .addReg(MI->getOperand(4).getReg());
Evan Cheng02612422006-07-05 22:17:51 +00004424
4425 // Reload the original control word now.
Evan Cheng20350c42006-11-27 23:37:22 +00004426 addFrameReference(BuildMI(BB, TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng02612422006-07-05 22:17:51 +00004427
4428 delete MI; // The pseudo instruction is gone now.
4429 return BB;
4430 }
4431 }
4432}
4433
4434//===----------------------------------------------------------------------===//
4435// X86 Optimization Hooks
4436//===----------------------------------------------------------------------===//
4437
Nate Begeman8a77efe2006-02-16 21:11:51 +00004438void X86TargetLowering::computeMaskedBitsForTargetNode(const SDOperand Op,
4439 uint64_t Mask,
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004440 uint64_t &KnownZero,
Nate Begeman8a77efe2006-02-16 21:11:51 +00004441 uint64_t &KnownOne,
4442 unsigned Depth) const {
Evan Cheng9cdc16c2005-12-21 23:05:39 +00004443 unsigned Opc = Op.getOpcode();
Evan Cheng6d196db2006-04-05 06:11:20 +00004444 assert((Opc >= ISD::BUILTIN_OP_END ||
4445 Opc == ISD::INTRINSIC_WO_CHAIN ||
4446 Opc == ISD::INTRINSIC_W_CHAIN ||
4447 Opc == ISD::INTRINSIC_VOID) &&
4448 "Should use MaskedValueIsZero if you don't know whether Op"
4449 " is a target node!");
Evan Cheng9cdc16c2005-12-21 23:05:39 +00004450
Evan Cheng6d196db2006-04-05 06:11:20 +00004451 KnownZero = KnownOne = 0; // Don't know anything.
Evan Cheng9cdc16c2005-12-21 23:05:39 +00004452 switch (Opc) {
Evan Cheng6d196db2006-04-05 06:11:20 +00004453 default: break;
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004454 case X86ISD::SETCC:
Nate Begeman8a77efe2006-02-16 21:11:51 +00004455 KnownZero |= (MVT::getIntVTBitMask(Op.getValueType()) ^ 1ULL);
4456 break;
Evan Cheng9cdc16c2005-12-21 23:05:39 +00004457 }
Evan Cheng9cdc16c2005-12-21 23:05:39 +00004458}
Chris Lattnerc642aa52006-01-31 19:43:35 +00004459
Evan Cheng5987cfb2006-07-07 08:33:52 +00004460/// getShuffleScalarElt - Returns the scalar element that will make up the ith
4461/// element of the result of the vector shuffle.
4462static SDOperand getShuffleScalarElt(SDNode *N, unsigned i, SelectionDAG &DAG) {
4463 MVT::ValueType VT = N->getValueType(0);
4464 SDOperand PermMask = N->getOperand(2);
4465 unsigned NumElems = PermMask.getNumOperands();
4466 SDOperand V = (i < NumElems) ? N->getOperand(0) : N->getOperand(1);
4467 i %= NumElems;
4468 if (V.getOpcode() == ISD::SCALAR_TO_VECTOR) {
4469 return (i == 0)
4470 ? V.getOperand(0) : DAG.getNode(ISD::UNDEF, MVT::getVectorBaseType(VT));
4471 } else if (V.getOpcode() == ISD::VECTOR_SHUFFLE) {
4472 SDOperand Idx = PermMask.getOperand(i);
4473 if (Idx.getOpcode() == ISD::UNDEF)
4474 return DAG.getNode(ISD::UNDEF, MVT::getVectorBaseType(VT));
4475 return getShuffleScalarElt(V.Val,cast<ConstantSDNode>(Idx)->getValue(),DAG);
4476 }
4477 return SDOperand();
4478}
4479
4480/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
4481/// node is a GlobalAddress + an offset.
4482static bool isGAPlusOffset(SDNode *N, GlobalValue* &GA, int64_t &Offset) {
Evan Chengae1cd752006-11-30 21:55:46 +00004483 unsigned Opc = N->getOpcode();
Evan Cheng62cdc3f2006-12-05 04:01:03 +00004484 if (Opc == X86ISD::Wrapper) {
Evan Cheng5987cfb2006-07-07 08:33:52 +00004485 if (dyn_cast<GlobalAddressSDNode>(N->getOperand(0))) {
4486 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
4487 return true;
4488 }
Evan Chengae1cd752006-11-30 21:55:46 +00004489 } else if (Opc == ISD::ADD) {
Evan Cheng5987cfb2006-07-07 08:33:52 +00004490 SDOperand N1 = N->getOperand(0);
4491 SDOperand N2 = N->getOperand(1);
4492 if (isGAPlusOffset(N1.Val, GA, Offset)) {
4493 ConstantSDNode *V = dyn_cast<ConstantSDNode>(N2);
4494 if (V) {
4495 Offset += V->getSignExtended();
4496 return true;
4497 }
4498 } else if (isGAPlusOffset(N2.Val, GA, Offset)) {
4499 ConstantSDNode *V = dyn_cast<ConstantSDNode>(N1);
4500 if (V) {
4501 Offset += V->getSignExtended();
4502 return true;
4503 }
4504 }
4505 }
4506 return false;
4507}
4508
4509/// isConsecutiveLoad - Returns true if N is loading from an address of Base
4510/// + Dist * Size.
4511static bool isConsecutiveLoad(SDNode *N, SDNode *Base, int Dist, int Size,
4512 MachineFrameInfo *MFI) {
4513 if (N->getOperand(0).Val != Base->getOperand(0).Val)
4514 return false;
4515
4516 SDOperand Loc = N->getOperand(1);
4517 SDOperand BaseLoc = Base->getOperand(1);
4518 if (Loc.getOpcode() == ISD::FrameIndex) {
4519 if (BaseLoc.getOpcode() != ISD::FrameIndex)
4520 return false;
4521 int FI = dyn_cast<FrameIndexSDNode>(Loc)->getIndex();
4522 int BFI = dyn_cast<FrameIndexSDNode>(BaseLoc)->getIndex();
4523 int FS = MFI->getObjectSize(FI);
4524 int BFS = MFI->getObjectSize(BFI);
4525 if (FS != BFS || FS != Size) return false;
4526 return MFI->getObjectOffset(FI) == (MFI->getObjectOffset(BFI) + Dist*Size);
4527 } else {
4528 GlobalValue *GV1 = NULL;
4529 GlobalValue *GV2 = NULL;
4530 int64_t Offset1 = 0;
4531 int64_t Offset2 = 0;
4532 bool isGA1 = isGAPlusOffset(Loc.Val, GV1, Offset1);
4533 bool isGA2 = isGAPlusOffset(BaseLoc.Val, GV2, Offset2);
4534 if (isGA1 && isGA2 && GV1 == GV2)
4535 return Offset1 == (Offset2 + Dist*Size);
4536 }
4537
4538 return false;
4539}
4540
Evan Cheng79cf9a52006-07-10 21:37:44 +00004541static bool isBaseAlignment16(SDNode *Base, MachineFrameInfo *MFI,
4542 const X86Subtarget *Subtarget) {
Evan Cheng5987cfb2006-07-07 08:33:52 +00004543 GlobalValue *GV;
4544 int64_t Offset;
4545 if (isGAPlusOffset(Base, GV, Offset))
4546 return (GV->getAlignment() >= 16 && (Offset % 16) == 0);
4547 else {
4548 assert(Base->getOpcode() == ISD::FrameIndex && "Unexpected base node!");
4549 int BFI = dyn_cast<FrameIndexSDNode>(Base)->getIndex();
Evan Cheng79cf9a52006-07-10 21:37:44 +00004550 if (BFI < 0)
4551 // Fixed objects do not specify alignment, however the offsets are known.
4552 return ((Subtarget->getStackAlignment() % 16) == 0 &&
4553 (MFI->getObjectOffset(BFI) % 16) == 0);
4554 else
4555 return MFI->getObjectAlignment(BFI) >= 16;
Evan Cheng5987cfb2006-07-07 08:33:52 +00004556 }
4557 return false;
4558}
4559
4560
4561/// PerformShuffleCombine - Combine a vector_shuffle that is equal to
4562/// build_vector load1, load2, load3, load4, <0, 1, 2, 3> into a 128-bit load
4563/// if the load addresses are consecutive, non-overlapping, and in the right
4564/// order.
Evan Cheng79cf9a52006-07-10 21:37:44 +00004565static SDOperand PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
4566 const X86Subtarget *Subtarget) {
Evan Cheng5987cfb2006-07-07 08:33:52 +00004567 MachineFunction &MF = DAG.getMachineFunction();
4568 MachineFrameInfo *MFI = MF.getFrameInfo();
4569 MVT::ValueType VT = N->getValueType(0);
4570 MVT::ValueType EVT = MVT::getVectorBaseType(VT);
4571 SDOperand PermMask = N->getOperand(2);
4572 int NumElems = (int)PermMask.getNumOperands();
4573 SDNode *Base = NULL;
4574 for (int i = 0; i < NumElems; ++i) {
4575 SDOperand Idx = PermMask.getOperand(i);
4576 if (Idx.getOpcode() == ISD::UNDEF) {
4577 if (!Base) return SDOperand();
4578 } else {
4579 SDOperand Arg =
4580 getShuffleScalarElt(N, cast<ConstantSDNode>(Idx)->getValue(), DAG);
Evan Chenge71fe34d2006-10-09 20:57:25 +00004581 if (!Arg.Val || !ISD::isNON_EXTLoad(Arg.Val))
Evan Cheng5987cfb2006-07-07 08:33:52 +00004582 return SDOperand();
4583 if (!Base)
4584 Base = Arg.Val;
4585 else if (!isConsecutiveLoad(Arg.Val, Base,
4586 i, MVT::getSizeInBits(EVT)/8,MFI))
4587 return SDOperand();
4588 }
4589 }
4590
Evan Cheng79cf9a52006-07-10 21:37:44 +00004591 bool isAlign16 = isBaseAlignment16(Base->getOperand(1).Val, MFI, Subtarget);
Evan Chenge71fe34d2006-10-09 20:57:25 +00004592 if (isAlign16) {
4593 LoadSDNode *LD = cast<LoadSDNode>(Base);
4594 return DAG.getLoad(VT, LD->getChain(), LD->getBasePtr(), LD->getSrcValue(),
4595 LD->getSrcValueOffset());
4596 } else {
Evan Cheng5987cfb2006-07-07 08:33:52 +00004597 // Just use movups, it's shorter.
Chris Lattnere56fef92007-02-25 06:40:16 +00004598 SDVTList Tys = DAG.getVTList(MVT::v4f32, MVT::Other);
Evan Chengbd1c5a82006-08-11 09:08:15 +00004599 SmallVector<SDOperand, 3> Ops;
4600 Ops.push_back(Base->getOperand(0));
4601 Ops.push_back(Base->getOperand(1));
4602 Ops.push_back(Base->getOperand(2));
Evan Cheng5987cfb2006-07-07 08:33:52 +00004603 return DAG.getNode(ISD::BIT_CONVERT, VT,
Evan Chengbd1c5a82006-08-11 09:08:15 +00004604 DAG.getNode(X86ISD::LOAD_UA, Tys, &Ops[0], Ops.size()));
Evan Cheng5c68bba2006-08-11 07:35:45 +00004605 }
Evan Cheng5987cfb2006-07-07 08:33:52 +00004606}
4607
Chris Lattner9259b1e2006-10-04 06:57:07 +00004608/// PerformSELECTCombine - Do target-specific dag combines on SELECT nodes.
4609static SDOperand PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
4610 const X86Subtarget *Subtarget) {
4611 SDOperand Cond = N->getOperand(0);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004612
Chris Lattner9259b1e2006-10-04 06:57:07 +00004613 // If we have SSE[12] support, try to form min/max nodes.
4614 if (Subtarget->hasSSE2() &&
4615 (N->getValueType(0) == MVT::f32 || N->getValueType(0) == MVT::f64)) {
4616 if (Cond.getOpcode() == ISD::SETCC) {
4617 // Get the LHS/RHS of the select.
4618 SDOperand LHS = N->getOperand(1);
4619 SDOperand RHS = N->getOperand(2);
4620 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004621
Evan Cheng49683ba2006-11-10 21:43:37 +00004622 unsigned Opcode = 0;
Chris Lattner9259b1e2006-10-04 06:57:07 +00004623 if (LHS == Cond.getOperand(0) && RHS == Cond.getOperand(1)) {
Chris Lattnerf2ef2432006-10-05 04:11:26 +00004624 switch (CC) {
4625 default: break;
4626 case ISD::SETOLE: // (X <= Y) ? X : Y -> min
4627 case ISD::SETULE:
4628 case ISD::SETLE:
4629 if (!UnsafeFPMath) break;
4630 // FALL THROUGH.
4631 case ISD::SETOLT: // (X olt/lt Y) ? X : Y -> min
4632 case ISD::SETLT:
Evan Cheng49683ba2006-11-10 21:43:37 +00004633 Opcode = X86ISD::FMIN;
Chris Lattnerf2ef2432006-10-05 04:11:26 +00004634 break;
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004635
Chris Lattnerf2ef2432006-10-05 04:11:26 +00004636 case ISD::SETOGT: // (X > Y) ? X : Y -> max
4637 case ISD::SETUGT:
4638 case ISD::SETGT:
4639 if (!UnsafeFPMath) break;
4640 // FALL THROUGH.
4641 case ISD::SETUGE: // (X uge/ge Y) ? X : Y -> max
4642 case ISD::SETGE:
Evan Cheng49683ba2006-11-10 21:43:37 +00004643 Opcode = X86ISD::FMAX;
Chris Lattnerf2ef2432006-10-05 04:11:26 +00004644 break;
4645 }
Chris Lattner9259b1e2006-10-04 06:57:07 +00004646 } else if (LHS == Cond.getOperand(1) && RHS == Cond.getOperand(0)) {
Chris Lattnerf2ef2432006-10-05 04:11:26 +00004647 switch (CC) {
4648 default: break;
4649 case ISD::SETOGT: // (X > Y) ? Y : X -> min
4650 case ISD::SETUGT:
4651 case ISD::SETGT:
4652 if (!UnsafeFPMath) break;
4653 // FALL THROUGH.
4654 case ISD::SETUGE: // (X uge/ge Y) ? Y : X -> min
4655 case ISD::SETGE:
Evan Cheng49683ba2006-11-10 21:43:37 +00004656 Opcode = X86ISD::FMIN;
Chris Lattnerf2ef2432006-10-05 04:11:26 +00004657 break;
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004658
Chris Lattnerf2ef2432006-10-05 04:11:26 +00004659 case ISD::SETOLE: // (X <= Y) ? Y : X -> max
4660 case ISD::SETULE:
4661 case ISD::SETLE:
4662 if (!UnsafeFPMath) break;
4663 // FALL THROUGH.
4664 case ISD::SETOLT: // (X olt/lt Y) ? Y : X -> max
4665 case ISD::SETLT:
Evan Cheng49683ba2006-11-10 21:43:37 +00004666 Opcode = X86ISD::FMAX;
Chris Lattnerf2ef2432006-10-05 04:11:26 +00004667 break;
4668 }
Chris Lattner9259b1e2006-10-04 06:57:07 +00004669 }
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004670
Evan Cheng49683ba2006-11-10 21:43:37 +00004671 if (Opcode)
4672 return DAG.getNode(Opcode, N->getValueType(0), LHS, RHS);
Chris Lattner9259b1e2006-10-04 06:57:07 +00004673 }
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004674
Chris Lattner9259b1e2006-10-04 06:57:07 +00004675 }
4676
4677 return SDOperand();
4678}
4679
4680
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004681SDOperand X86TargetLowering::PerformDAGCombine(SDNode *N,
Evan Cheng5987cfb2006-07-07 08:33:52 +00004682 DAGCombinerInfo &DCI) const {
Evan Cheng5987cfb2006-07-07 08:33:52 +00004683 SelectionDAG &DAG = DCI.DAG;
4684 switch (N->getOpcode()) {
4685 default: break;
4686 case ISD::VECTOR_SHUFFLE:
Evan Cheng79cf9a52006-07-10 21:37:44 +00004687 return PerformShuffleCombine(N, DAG, Subtarget);
Chris Lattner9259b1e2006-10-04 06:57:07 +00004688 case ISD::SELECT:
4689 return PerformSELECTCombine(N, DAG, Subtarget);
Evan Cheng5987cfb2006-07-07 08:33:52 +00004690 }
4691
4692 return SDOperand();
4693}
4694
Evan Cheng02612422006-07-05 22:17:51 +00004695//===----------------------------------------------------------------------===//
4696// X86 Inline Assembly Support
4697//===----------------------------------------------------------------------===//
4698
Chris Lattner298ef372006-07-11 02:54:03 +00004699/// getConstraintType - Given a constraint letter, return the type of
4700/// constraint it is for this target.
4701X86TargetLowering::ConstraintType
4702X86TargetLowering::getConstraintType(char ConstraintLetter) const {
4703 switch (ConstraintLetter) {
Chris Lattnerc8db1072006-07-12 16:59:49 +00004704 case 'A':
4705 case 'r':
4706 case 'R':
4707 case 'l':
4708 case 'q':
4709 case 'Q':
4710 case 'x':
4711 case 'Y':
4712 return C_RegisterClass;
Chris Lattner298ef372006-07-11 02:54:03 +00004713 default: return TargetLowering::getConstraintType(ConstraintLetter);
4714 }
4715}
4716
Chris Lattner44daa502006-10-31 20:13:11 +00004717/// isOperandValidForConstraint - Return the specified operand (possibly
4718/// modified) if the specified SDOperand is valid for the specified target
4719/// constraint letter, otherwise return null.
4720SDOperand X86TargetLowering::
4721isOperandValidForConstraint(SDOperand Op, char Constraint, SelectionDAG &DAG) {
4722 switch (Constraint) {
4723 default: break;
4724 case 'i':
4725 // Literal immediates are always ok.
4726 if (isa<ConstantSDNode>(Op)) return Op;
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004727
Chris Lattner44daa502006-10-31 20:13:11 +00004728 // If we are in non-pic codegen mode, we allow the address of a global to
4729 // be used with 'i'.
4730 if (GlobalAddressSDNode *GA = dyn_cast<GlobalAddressSDNode>(Op)) {
4731 if (getTargetMachine().getRelocationModel() == Reloc::PIC_)
4732 return SDOperand(0, 0);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004733
Chris Lattner44daa502006-10-31 20:13:11 +00004734 if (GA->getOpcode() != ISD::TargetGlobalAddress)
4735 Op = DAG.getTargetGlobalAddress(GA->getGlobal(), GA->getValueType(0),
4736 GA->getOffset());
4737 return Op;
4738 }
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004739
Chris Lattner44daa502006-10-31 20:13:11 +00004740 // Otherwise, not valid for this mode.
4741 return SDOperand(0, 0);
4742 }
4743 return TargetLowering::isOperandValidForConstraint(Op, Constraint, DAG);
4744}
4745
4746
Chris Lattnerc642aa52006-01-31 19:43:35 +00004747std::vector<unsigned> X86TargetLowering::
Chris Lattner7ad77df2006-02-22 00:56:39 +00004748getRegClassForInlineAsmConstraint(const std::string &Constraint,
4749 MVT::ValueType VT) const {
Chris Lattnerc642aa52006-01-31 19:43:35 +00004750 if (Constraint.size() == 1) {
4751 // FIXME: not handling fp-stack yet!
4752 // FIXME: not handling MMX registers yet ('y' constraint).
4753 switch (Constraint[0]) { // GCC X86 Constraint Letters
Chris Lattner298ef372006-07-11 02:54:03 +00004754 default: break; // Unknown constraint letter
4755 case 'A': // EAX/EDX
4756 if (VT == MVT::i32 || VT == MVT::i64)
4757 return make_vector<unsigned>(X86::EAX, X86::EDX, 0);
4758 break;
Chris Lattnerc642aa52006-01-31 19:43:35 +00004759 case 'r': // GENERAL_REGS
4760 case 'R': // LEGACY_REGS
Chris Lattnerd139ddd2006-12-04 22:38:21 +00004761 if (VT == MVT::i64 && Subtarget->is64Bit())
4762 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX,
4763 X86::RSI, X86::RDI, X86::RBP, X86::RSP,
4764 X86::R8, X86::R9, X86::R10, X86::R11,
4765 X86::R12, X86::R13, X86::R14, X86::R15, 0);
Chris Lattner6d4a2dc2006-05-06 00:29:37 +00004766 if (VT == MVT::i32)
4767 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX,
4768 X86::ESI, X86::EDI, X86::EBP, X86::ESP, 0);
4769 else if (VT == MVT::i16)
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004770 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX,
Chris Lattner6d4a2dc2006-05-06 00:29:37 +00004771 X86::SI, X86::DI, X86::BP, X86::SP, 0);
4772 else if (VT == MVT::i8)
Chris Lattnera16201c2006-12-05 17:29:40 +00004773 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL, 0);
Chris Lattner6d4a2dc2006-05-06 00:29:37 +00004774 break;
Chris Lattnerc642aa52006-01-31 19:43:35 +00004775 case 'l': // INDEX_REGS
Chris Lattner6d4a2dc2006-05-06 00:29:37 +00004776 if (VT == MVT::i32)
4777 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX,
4778 X86::ESI, X86::EDI, X86::EBP, 0);
4779 else if (VT == MVT::i16)
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004780 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX,
Chris Lattner6d4a2dc2006-05-06 00:29:37 +00004781 X86::SI, X86::DI, X86::BP, 0);
4782 else if (VT == MVT::i8)
4783 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::DL, 0);
4784 break;
Chris Lattnerc642aa52006-01-31 19:43:35 +00004785 case 'q': // Q_REGS (GENERAL_REGS in 64-bit mode)
4786 case 'Q': // Q_REGS
Chris Lattner6d4a2dc2006-05-06 00:29:37 +00004787 if (VT == MVT::i32)
4788 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX, 0);
4789 else if (VT == MVT::i16)
4790 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX, 0);
4791 else if (VT == MVT::i8)
4792 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::DL, 0);
4793 break;
Chris Lattnerc642aa52006-01-31 19:43:35 +00004794 case 'x': // SSE_REGS if SSE1 allowed
4795 if (Subtarget->hasSSE1())
4796 return make_vector<unsigned>(X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
4797 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7,
4798 0);
4799 return std::vector<unsigned>();
4800 case 'Y': // SSE_REGS if SSE2 allowed
4801 if (Subtarget->hasSSE2())
4802 return make_vector<unsigned>(X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
4803 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7,
4804 0);
4805 return std::vector<unsigned>();
4806 }
4807 }
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004808
Chris Lattner7ad77df2006-02-22 00:56:39 +00004809 return std::vector<unsigned>();
Chris Lattnerc642aa52006-01-31 19:43:35 +00004810}
Chris Lattner524129d2006-07-31 23:26:50 +00004811
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004812std::pair<unsigned, const TargetRegisterClass*>
Chris Lattner524129d2006-07-31 23:26:50 +00004813X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
4814 MVT::ValueType VT) const {
4815 // Use the default implementation in TargetLowering to convert the register
4816 // constraint into a member of a register class.
4817 std::pair<unsigned, const TargetRegisterClass*> Res;
4818 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattnerf6a69662006-10-31 19:42:44 +00004819
4820 // Not found as a standard register?
4821 if (Res.second == 0) {
4822 // GCC calls "st(0)" just plain "st".
4823 if (StringsEqualNoCase("{st}", Constraint)) {
4824 Res.first = X86::ST0;
4825 Res.second = X86::RSTRegisterClass;
4826 }
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004827
Chris Lattnerf6a69662006-10-31 19:42:44 +00004828 return Res;
4829 }
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004830
Chris Lattner524129d2006-07-31 23:26:50 +00004831 // Otherwise, check to see if this is a register class of the wrong value
4832 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
4833 // turn into {ax},{dx}.
4834 if (Res.second->hasType(VT))
4835 return Res; // Correct type already, nothing to do.
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004836
Chris Lattner524129d2006-07-31 23:26:50 +00004837 // All of the single-register GCC register classes map their values onto
4838 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
4839 // really want an 8-bit or 32-bit register, map to the appropriate register
4840 // class and return the appropriate register.
4841 if (Res.second != X86::GR16RegisterClass)
4842 return Res;
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004843
Chris Lattner524129d2006-07-31 23:26:50 +00004844 if (VT == MVT::i8) {
4845 unsigned DestReg = 0;
4846 switch (Res.first) {
4847 default: break;
4848 case X86::AX: DestReg = X86::AL; break;
4849 case X86::DX: DestReg = X86::DL; break;
4850 case X86::CX: DestReg = X86::CL; break;
4851 case X86::BX: DestReg = X86::BL; break;
4852 }
4853 if (DestReg) {
4854 Res.first = DestReg;
4855 Res.second = Res.second = X86::GR8RegisterClass;
4856 }
4857 } else if (VT == MVT::i32) {
4858 unsigned DestReg = 0;
4859 switch (Res.first) {
4860 default: break;
4861 case X86::AX: DestReg = X86::EAX; break;
4862 case X86::DX: DestReg = X86::EDX; break;
4863 case X86::CX: DestReg = X86::ECX; break;
4864 case X86::BX: DestReg = X86::EBX; break;
4865 case X86::SI: DestReg = X86::ESI; break;
4866 case X86::DI: DestReg = X86::EDI; break;
4867 case X86::BP: DestReg = X86::EBP; break;
4868 case X86::SP: DestReg = X86::ESP; break;
4869 }
4870 if (DestReg) {
4871 Res.first = DestReg;
4872 Res.second = Res.second = X86::GR32RegisterClass;
4873 }
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004874 } else if (VT == MVT::i64) {
4875 unsigned DestReg = 0;
4876 switch (Res.first) {
4877 default: break;
4878 case X86::AX: DestReg = X86::RAX; break;
4879 case X86::DX: DestReg = X86::RDX; break;
4880 case X86::CX: DestReg = X86::RCX; break;
4881 case X86::BX: DestReg = X86::RBX; break;
4882 case X86::SI: DestReg = X86::RSI; break;
4883 case X86::DI: DestReg = X86::RDI; break;
4884 case X86::BP: DestReg = X86::RBP; break;
4885 case X86::SP: DestReg = X86::RSP; break;
4886 }
4887 if (DestReg) {
4888 Res.first = DestReg;
4889 Res.second = Res.second = X86::GR64RegisterClass;
4890 }
Chris Lattner524129d2006-07-31 23:26:50 +00004891 }
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004892
Chris Lattner524129d2006-07-31 23:26:50 +00004893 return Res;
4894}