| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1 | //===- ARMInstrInfo.td - Target Description for ARM Target -*- tablegen -*-===// | 
| Rafael Espindola | ffdc24b | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 2 | // | 
|  | 3 | //                     The LLVM Compiler Infrastructure | 
|  | 4 | // | 
| Chris Lattner | f3ebc3f | 2007-12-29 20:36:04 +0000 | [diff] [blame] | 5 | // This file is distributed under the University of Illinois Open Source | 
| Rafael Espindola | ffdc24b | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 6 | // License. See LICENSE.TXT for details. | 
|  | 7 | // | 
|  | 8 | //===----------------------------------------------------------------------===// | 
|  | 9 | // | 
|  | 10 | // This file describes the ARM instructions in TableGen format. | 
|  | 11 | // | 
|  | 12 | //===----------------------------------------------------------------------===// | 
|  | 13 |  | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 14 | //===----------------------------------------------------------------------===// | 
|  | 15 | // ARM specific DAG Nodes. | 
|  | 16 | // | 
| Rafael Espindola | e45a79a | 2006-09-11 17:25:40 +0000 | [diff] [blame] | 17 |  | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 18 | // Type profiles. | 
| Bill Wendling | 77b13af | 2007-11-13 09:19:02 +0000 | [diff] [blame] | 19 | def SDT_ARMCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>; | 
|  | 20 | def SDT_ARMCallSeqEnd   : SDCallSeqEnd<[ SDTCisVT<0, i32>, SDTCisVT<1, i32> ]>; | 
| Rafael Espindola | 708cb60 | 2006-11-08 17:07:32 +0000 | [diff] [blame] | 21 |  | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 22 | def SDT_ARMSaveCallPC : SDTypeProfile<0, 1, []>; | 
| Rafael Espindola | 19398ec | 2006-10-17 18:04:53 +0000 | [diff] [blame] | 23 |  | 
| Chris Lattner | b8a7427 | 2010-03-08 18:51:21 +0000 | [diff] [blame] | 24 | def SDT_ARMcall    : SDTypeProfile<0, -1, [SDTCisPtrTy<0>]>; | 
| Rafael Espindola | e45a79a | 2006-09-11 17:25:40 +0000 | [diff] [blame] | 25 |  | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 26 | def SDT_ARMCMov    : SDTypeProfile<1, 3, | 
|  | 27 | [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>, | 
|  | 28 | SDTCisVT<3, i32>]>; | 
| Rafael Espindola | 708cb60 | 2006-11-08 17:07:32 +0000 | [diff] [blame] | 29 |  | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 30 | def SDT_ARMBrcond  : SDTypeProfile<0, 2, | 
|  | 31 | [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>; | 
|  | 32 |  | 
|  | 33 | def SDT_ARMBrJT    : SDTypeProfile<0, 3, | 
|  | 34 | [SDTCisPtrTy<0>, SDTCisVT<1, i32>, | 
|  | 35 | SDTCisVT<2, i32>]>; | 
|  | 36 |  | 
| Evan Cheng | c6d70ae | 2009-07-29 02:18:14 +0000 | [diff] [blame] | 37 | def SDT_ARMBr2JT   : SDTypeProfile<0, 4, | 
|  | 38 | [SDTCisPtrTy<0>, SDTCisVT<1, i32>, | 
|  | 39 | SDTCisVT<2, i32>, SDTCisVT<3, i32>]>; | 
|  | 40 |  | 
| Evan Cheng | 0cc4ad9 | 2010-07-13 19:27:42 +0000 | [diff] [blame] | 41 | def SDT_ARMBCC_i64 : SDTypeProfile<0, 6, | 
|  | 42 | [SDTCisVT<0, i32>, | 
|  | 43 | SDTCisVT<1, i32>, SDTCisVT<2, i32>, | 
|  | 44 | SDTCisVT<3, i32>, SDTCisVT<4, i32>, | 
|  | 45 | SDTCisVT<5, OtherVT>]>; | 
|  | 46 |  | 
| Bill Wendling | ac64ed0 | 2010-08-29 03:02:28 +0000 | [diff] [blame] | 47 | def SDT_ARMAnd     : SDTypeProfile<1, 2, | 
|  | 48 | [SDTCisVT<0, i32>, SDTCisVT<1, i32>, | 
|  | 49 | SDTCisVT<2, i32>]>; | 
|  | 50 |  | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 51 | def SDT_ARMCmp     : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>; | 
|  | 52 |  | 
|  | 53 | def SDT_ARMPICAdd  : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>, | 
|  | 54 | SDTCisPtrTy<1>, SDTCisVT<2, i32>]>; | 
|  | 55 |  | 
| Lauro Ramos Venancio | c39c12a | 2007-04-27 13:54:47 +0000 | [diff] [blame] | 56 | def SDT_ARMThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>; | 
| Jim Grosbach | a570d05 | 2010-02-08 23:22:00 +0000 | [diff] [blame] | 57 | def SDT_ARMEH_SJLJ_Setjmp : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisPtrTy<1>, | 
|  | 58 | SDTCisInt<2>]>; | 
| Jim Grosbach | bd9485d | 2010-05-22 01:06:18 +0000 | [diff] [blame] | 59 | def SDT_ARMEH_SJLJ_Longjmp: SDTypeProfile<0, 2, [SDTCisPtrTy<0>, SDTCisInt<1>]>; | 
| Lauro Ramos Venancio | c39c12a | 2007-04-27 13:54:47 +0000 | [diff] [blame] | 60 |  | 
| Bill Wendling | 50117f8 | 2011-05-11 01:11:55 +0000 | [diff] [blame] | 61 | def SDT_ARMEH_SJLJ_DispatchSetup: SDTypeProfile<0, 1, [SDTCisInt<0>]>; | 
| Jim Grosbach | bbdc5d2 | 2010-10-19 23:27:08 +0000 | [diff] [blame] | 62 |  | 
| Bob Wilson | 7ed5971 | 2010-10-30 00:54:37 +0000 | [diff] [blame] | 63 | def SDT_ARMMEMBARRIER     : SDTypeProfile<0, 1, [SDTCisInt<0>]>; | 
| Jim Grosbach | 53e8854 | 2009-12-10 00:11:09 +0000 | [diff] [blame] | 64 |  | 
| Bruno Cardoso Lopes | dc9ff3a | 2011-06-14 04:58:37 +0000 | [diff] [blame] | 65 | def SDT_ARMPREFETCH : SDTypeProfile<0, 3, [SDTCisPtrTy<0>, SDTCisSameAs<1, 2>, | 
|  | 66 | SDTCisInt<1>]>; | 
|  | 67 |  | 
| Dale Johannesen | d679ff7 | 2010-06-03 21:09:53 +0000 | [diff] [blame] | 68 | def SDT_ARMTCRET : SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>; | 
|  | 69 |  | 
| Jim Grosbach | 11013ed | 2010-07-16 23:05:05 +0000 | [diff] [blame] | 70 | def SDT_ARMBFI : SDTypeProfile<1, 3, [SDTCisVT<0, i32>, SDTCisVT<1, i32>, | 
|  | 71 | SDTCisVT<2, i32>, SDTCisVT<3, i32>]>; | 
|  | 72 |  | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 73 | // Node definitions. | 
|  | 74 | def ARMWrapper       : SDNode<"ARMISD::Wrapper",     SDTIntUnaryOp>; | 
| Evan Cheng | 2f2435d | 2011-01-21 18:55:51 +0000 | [diff] [blame] | 75 | def ARMWrapperDYN    : SDNode<"ARMISD::WrapperDYN",  SDTIntUnaryOp>; | 
| Evan Cheng | b8b0ad8 | 2011-01-20 08:34:58 +0000 | [diff] [blame] | 76 | def ARMWrapperPIC    : SDNode<"ARMISD::WrapperPIC",  SDTIntUnaryOp>; | 
| Evan Cheng | 2f2435d | 2011-01-21 18:55:51 +0000 | [diff] [blame] | 77 | def ARMWrapperJT     : SDNode<"ARMISD::WrapperJT",   SDTIntBinOp>; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 78 |  | 
| Bill Wendling | 77b13af | 2007-11-13 09:19:02 +0000 | [diff] [blame] | 79 | def ARMcallseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeqStart, | 
| Chris Lattner | 2a0a3b4 | 2010-12-23 18:28:41 +0000 | [diff] [blame] | 80 | [SDNPHasChain, SDNPOutGlue]>; | 
| Bill Wendling | 77b13af | 2007-11-13 09:19:02 +0000 | [diff] [blame] | 81 | def ARMcallseq_end   : SDNode<"ISD::CALLSEQ_END",   SDT_ARMCallSeqEnd, | 
| Chris Lattner | 2a0a3b4 | 2010-12-23 18:28:41 +0000 | [diff] [blame] | 82 | [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 83 |  | 
|  | 84 | def ARMcall          : SDNode<"ARMISD::CALL", SDT_ARMcall, | 
| Chris Lattner | 2a0a3b4 | 2010-12-23 18:28:41 +0000 | [diff] [blame] | 85 | [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue, | 
| Chris Lattner | 0433699 | 2010-03-19 05:33:51 +0000 | [diff] [blame] | 86 | SDNPVariadic]>; | 
| Evan Cheng | c3c949b4 | 2007-06-19 21:05:09 +0000 | [diff] [blame] | 87 | def ARMcall_pred    : SDNode<"ARMISD::CALL_PRED", SDT_ARMcall, | 
| Chris Lattner | 2a0a3b4 | 2010-12-23 18:28:41 +0000 | [diff] [blame] | 88 | [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue, | 
| Chris Lattner | 0433699 | 2010-03-19 05:33:51 +0000 | [diff] [blame] | 89 | SDNPVariadic]>; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 90 | def ARMcall_nolink   : SDNode<"ARMISD::CALL_NOLINK", SDT_ARMcall, | 
| Chris Lattner | 2a0a3b4 | 2010-12-23 18:28:41 +0000 | [diff] [blame] | 91 | [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue, | 
| Chris Lattner | 0433699 | 2010-03-19 05:33:51 +0000 | [diff] [blame] | 92 | SDNPVariadic]>; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 93 |  | 
| Chris Lattner | 9a249b0 | 2008-01-15 22:02:54 +0000 | [diff] [blame] | 94 | def ARMretflag       : SDNode<"ARMISD::RET_FLAG", SDTNone, | 
| Chris Lattner | 2a0a3b4 | 2010-12-23 18:28:41 +0000 | [diff] [blame] | 95 | [SDNPHasChain, SDNPOptInGlue]>; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 96 |  | 
|  | 97 | def ARMcmov          : SDNode<"ARMISD::CMOV", SDT_ARMCMov, | 
| Chris Lattner | 2a0a3b4 | 2010-12-23 18:28:41 +0000 | [diff] [blame] | 98 | [SDNPInGlue]>; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 99 |  | 
|  | 100 | def ARMbrcond        : SDNode<"ARMISD::BRCOND", SDT_ARMBrcond, | 
| Chris Lattner | 2a0a3b4 | 2010-12-23 18:28:41 +0000 | [diff] [blame] | 101 | [SDNPHasChain, SDNPInGlue, SDNPOutGlue]>; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 102 |  | 
|  | 103 | def ARMbrjt          : SDNode<"ARMISD::BR_JT", SDT_ARMBrJT, | 
|  | 104 | [SDNPHasChain]>; | 
| Evan Cheng | c6d70ae | 2009-07-29 02:18:14 +0000 | [diff] [blame] | 105 | def ARMbr2jt         : SDNode<"ARMISD::BR2_JT", SDT_ARMBr2JT, | 
|  | 106 | [SDNPHasChain]>; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 107 |  | 
| Evan Cheng | 0cc4ad9 | 2010-07-13 19:27:42 +0000 | [diff] [blame] | 108 | def ARMBcci64        : SDNode<"ARMISD::BCC_i64", SDT_ARMBCC_i64, | 
|  | 109 | [SDNPHasChain]>; | 
|  | 110 |  | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 111 | def ARMcmp           : SDNode<"ARMISD::CMP", SDT_ARMCmp, | 
| Chris Lattner | 2a0a3b4 | 2010-12-23 18:28:41 +0000 | [diff] [blame] | 112 | [SDNPOutGlue]>; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 113 |  | 
| David Goodwin | dbf11ba | 2009-06-29 15:33:01 +0000 | [diff] [blame] | 114 | def ARMcmpZ          : SDNode<"ARMISD::CMPZ", SDT_ARMCmp, | 
| Chris Lattner | 2a0a3b4 | 2010-12-23 18:28:41 +0000 | [diff] [blame] | 115 | [SDNPOutGlue, SDNPCommutative]>; | 
| Lauro Ramos Venancio | 6be8533 | 2007-04-02 01:30:03 +0000 | [diff] [blame] | 116 |  | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 117 | def ARMpic_add       : SDNode<"ARMISD::PIC_ADD", SDT_ARMPICAdd>; | 
|  | 118 |  | 
| Chris Lattner | 2a0a3b4 | 2010-12-23 18:28:41 +0000 | [diff] [blame] | 119 | def ARMsrl_flag      : SDNode<"ARMISD::SRL_FLAG", SDTIntUnaryOp, [SDNPOutGlue]>; | 
|  | 120 | def ARMsra_flag      : SDNode<"ARMISD::SRA_FLAG", SDTIntUnaryOp, [SDNPOutGlue]>; | 
|  | 121 | def ARMrrx           : SDNode<"ARMISD::RRX"     , SDTIntUnaryOp, [SDNPInGlue ]>; | 
| Rafael Espindola | 19398ec | 2006-10-17 18:04:53 +0000 | [diff] [blame] | 122 |  | 
| Lauro Ramos Venancio | c39c12a | 2007-04-27 13:54:47 +0000 | [diff] [blame] | 123 | def ARMthread_pointer: SDNode<"ARMISD::THREAD_POINTER", SDT_ARMThreadPointer>; | 
| Jim Grosbach | c98892f | 2010-05-26 20:22:18 +0000 | [diff] [blame] | 124 | def ARMeh_sjlj_setjmp: SDNode<"ARMISD::EH_SJLJ_SETJMP", | 
|  | 125 | SDT_ARMEH_SJLJ_Setjmp, [SDNPHasChain]>; | 
| Jim Grosbach | bd9485d | 2010-05-22 01:06:18 +0000 | [diff] [blame] | 126 | def ARMeh_sjlj_longjmp: SDNode<"ARMISD::EH_SJLJ_LONGJMP", | 
| Jim Grosbach | bbdc5d2 | 2010-10-19 23:27:08 +0000 | [diff] [blame] | 127 | SDT_ARMEH_SJLJ_Longjmp, [SDNPHasChain]>; | 
|  | 128 | def ARMeh_sjlj_dispatchsetup: SDNode<"ARMISD::EH_SJLJ_DISPATCHSETUP", | 
|  | 129 | SDT_ARMEH_SJLJ_DispatchSetup, [SDNPHasChain]>; | 
|  | 130 |  | 
| Lauro Ramos Venancio | c39c12a | 2007-04-27 13:54:47 +0000 | [diff] [blame] | 131 |  | 
| Evan Cheng | 6e809de | 2010-08-11 06:22:01 +0000 | [diff] [blame] | 132 | def ARMMemBarrier     : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIER, | 
|  | 133 | [SDNPHasChain]>; | 
| Bob Wilson | 7ed5971 | 2010-10-30 00:54:37 +0000 | [diff] [blame] | 134 | def ARMMemBarrierMCR  : SDNode<"ARMISD::MEMBARRIER_MCR", SDT_ARMMEMBARRIER, | 
| Evan Cheng | 6e809de | 2010-08-11 06:22:01 +0000 | [diff] [blame] | 135 | [SDNPHasChain]>; | 
| Bruno Cardoso Lopes | dc9ff3a | 2011-06-14 04:58:37 +0000 | [diff] [blame] | 136 | def ARMPreload        : SDNode<"ARMISD::PRELOAD", SDT_ARMPREFETCH, | 
| Evan Cheng | 8740ee3 | 2010-11-03 06:34:55 +0000 | [diff] [blame] | 137 | [SDNPHasChain, SDNPMayLoad, SDNPMayStore]>; | 
| Jim Grosbach | 53e8854 | 2009-12-10 00:11:09 +0000 | [diff] [blame] | 138 |  | 
| Evan Cheng | 6c0fb92 | 2010-01-19 00:44:15 +0000 | [diff] [blame] | 139 | def ARMrbit          : SDNode<"ARMISD::RBIT", SDTIntUnaryOp>; | 
|  | 140 |  | 
| Jim Grosbach | 696fe9d | 2010-10-22 23:48:29 +0000 | [diff] [blame] | 141 | def ARMtcret         : SDNode<"ARMISD::TC_RETURN", SDT_ARMTCRET, | 
| Chris Lattner | 2a0a3b4 | 2010-12-23 18:28:41 +0000 | [diff] [blame] | 142 | [SDNPHasChain,  SDNPOptInGlue, SDNPVariadic]>; | 
| Dale Johannesen | d679ff7 | 2010-06-03 21:09:53 +0000 | [diff] [blame] | 143 |  | 
| Jim Grosbach | 11013ed | 2010-07-16 23:05:05 +0000 | [diff] [blame] | 144 |  | 
|  | 145 | def ARMbfi           : SDNode<"ARMISD::BFI", SDT_ARMBFI>; | 
|  | 146 |  | 
| Rafael Espindola | ffdc24b | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 147 | //===----------------------------------------------------------------------===// | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 148 | // ARM Instruction Predicate Definitions. | 
|  | 149 | // | 
| Evan Cheng | 4d1ca96 | 2011-07-08 01:53:10 +0000 | [diff] [blame] | 150 | def HasV4T           : Predicate<"Subtarget->hasV4TOps()">, | 
|  | 151 | AssemblerPredicate<"HasV4TOps">; | 
| Bill Wendling | 8fc2b59 | 2010-08-29 11:31:07 +0000 | [diff] [blame] | 152 | def NoV4T            : Predicate<"!Subtarget->hasV4TOps()">; | 
|  | 153 | def HasV5T           : Predicate<"Subtarget->hasV5TOps()">; | 
| Evan Cheng | 4d1ca96 | 2011-07-08 01:53:10 +0000 | [diff] [blame] | 154 | def HasV5TE          : Predicate<"Subtarget->hasV5TEOps()">, | 
|  | 155 | AssemblerPredicate<"HasV5TEOps">; | 
|  | 156 | def HasV6            : Predicate<"Subtarget->hasV6Ops()">, | 
|  | 157 | AssemblerPredicate<"HasV6Ops">; | 
| Anton Korobeynikov | 62acecd | 2011-01-01 20:38:38 +0000 | [diff] [blame] | 158 | def NoV6             : Predicate<"!Subtarget->hasV6Ops()">; | 
| Evan Cheng | 4d1ca96 | 2011-07-08 01:53:10 +0000 | [diff] [blame] | 159 | def HasV6T2          : Predicate<"Subtarget->hasV6T2Ops()">, | 
|  | 160 | AssemblerPredicate<"HasV6T2Ops">; | 
| Bill Wendling | 8fc2b59 | 2010-08-29 11:31:07 +0000 | [diff] [blame] | 161 | def NoV6T2           : Predicate<"!Subtarget->hasV6T2Ops()">; | 
| Evan Cheng | 4d1ca96 | 2011-07-08 01:53:10 +0000 | [diff] [blame] | 162 | def HasV7            : Predicate<"Subtarget->hasV7Ops()">, | 
|  | 163 | AssemblerPredicate<"HasV7Ops">; | 
| Bill Wendling | 8fc2b59 | 2010-08-29 11:31:07 +0000 | [diff] [blame] | 164 | def NoVFP            : Predicate<"!Subtarget->hasVFP2()">; | 
| Evan Cheng | 4d1ca96 | 2011-07-08 01:53:10 +0000 | [diff] [blame] | 165 | def HasVFP2          : Predicate<"Subtarget->hasVFP2()">, | 
|  | 166 | AssemblerPredicate<"FeatureVFP2">; | 
|  | 167 | def HasVFP3          : Predicate<"Subtarget->hasVFP3()">, | 
|  | 168 | AssemblerPredicate<"FeatureVFP3">; | 
|  | 169 | def HasNEON          : Predicate<"Subtarget->hasNEON()">, | 
|  | 170 | AssemblerPredicate<"FeatureNEON">; | 
|  | 171 | def HasFP16          : Predicate<"Subtarget->hasFP16()">, | 
|  | 172 | AssemblerPredicate<"FeatureFP16">; | 
|  | 173 | def HasDivide        : Predicate<"Subtarget->hasDivide()">, | 
|  | 174 | AssemblerPredicate<"FeatureHWDiv">; | 
| Jim Grosbach | 0190a64 | 2010-11-01 16:59:54 +0000 | [diff] [blame] | 175 | def HasT2ExtractPack : Predicate<"Subtarget->hasT2ExtractPack()">, | 
| Evan Cheng | 4d1ca96 | 2011-07-08 01:53:10 +0000 | [diff] [blame] | 176 | AssemblerPredicate<"FeatureT2XtPk">; | 
| Jim Grosbach | cf1464d | 2011-07-01 21:12:19 +0000 | [diff] [blame] | 177 | def HasThumb2DSP     : Predicate<"Subtarget->hasThumb2DSP()">, | 
| Evan Cheng | 4d1ca96 | 2011-07-08 01:53:10 +0000 | [diff] [blame] | 178 | AssemblerPredicate<"FeatureDSPThumb2">; | 
| Jim Grosbach | 0190a64 | 2010-11-01 16:59:54 +0000 | [diff] [blame] | 179 | def HasDB            : Predicate<"Subtarget->hasDataBarrier()">, | 
| Evan Cheng | 4d1ca96 | 2011-07-08 01:53:10 +0000 | [diff] [blame] | 180 | AssemblerPredicate<"FeatureDB">; | 
| Evan Cheng | 8740ee3 | 2010-11-03 06:34:55 +0000 | [diff] [blame] | 181 | def HasMP            : Predicate<"Subtarget->hasMPExtension()">, | 
| Evan Cheng | 4d1ca96 | 2011-07-08 01:53:10 +0000 | [diff] [blame] | 182 | AssemblerPredicate<"FeatureMP">; | 
| Bill Wendling | 8fc2b59 | 2010-08-29 11:31:07 +0000 | [diff] [blame] | 183 | def UseNEONForFP     : Predicate<"Subtarget->useNEONForSinglePrecisionFP()">; | 
| David Goodwin | 3b9c52c | 2009-08-04 17:53:06 +0000 | [diff] [blame] | 184 | def DontUseNEONForFP : Predicate<"!Subtarget->useNEONForSinglePrecisionFP()">; | 
| Evan Cheng | 4d1ca96 | 2011-07-08 01:53:10 +0000 | [diff] [blame] | 185 | def IsThumb          : Predicate<"Subtarget->isThumb()">, | 
|  | 186 | AssemblerPredicate<"ModeThumb">; | 
| Bill Wendling | 8fc2b59 | 2010-08-29 11:31:07 +0000 | [diff] [blame] | 187 | def IsThumb1Only     : Predicate<"Subtarget->isThumb1Only()">; | 
| Evan Cheng | 4d1ca96 | 2011-07-08 01:53:10 +0000 | [diff] [blame] | 188 | def IsThumb2         : Predicate<"Subtarget->isThumb2()">, | 
|  | 189 | AssemblerPredicate<"ModeThumb,FeatureThumb2">; | 
|  | 190 | def IsARM            : Predicate<"!Subtarget->isThumb()">, | 
|  | 191 | AssemblerPredicate<"!ModeThumb">; | 
| Bill Wendling | 8fc2b59 | 2010-08-29 11:31:07 +0000 | [diff] [blame] | 192 | def IsDarwin         : Predicate<"Subtarget->isTargetDarwin()">; | 
|  | 193 | def IsNotDarwin      : Predicate<"!Subtarget->isTargetDarwin()">; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 194 |  | 
| Anton Korobeynikov | 2522908 | 2009-11-24 00:44:37 +0000 | [diff] [blame] | 195 | // FIXME: Eventually this will be just "hasV6T2Ops". | 
| Bill Wendling | 8fc2b59 | 2010-08-29 11:31:07 +0000 | [diff] [blame] | 196 | def UseMovt          : Predicate<"Subtarget->useMovt()">; | 
|  | 197 | def DontUseMovt      : Predicate<"!Subtarget->useMovt()">; | 
| Evan Cheng | 62c7b5b | 2010-12-05 22:04:16 +0000 | [diff] [blame] | 198 | def UseFPVMLx        : Predicate<"Subtarget->useFPVMLx()">; | 
| Jim Grosbach | 34de776 | 2010-03-24 22:31:46 +0000 | [diff] [blame] | 199 |  | 
| Rafael Espindola | ffdc24b | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 200 | //===----------------------------------------------------------------------===// | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 201 | // ARM Flag Definitions. | 
|  | 202 |  | 
|  | 203 | class RegConstraint<string C> { | 
|  | 204 | string Constraints = C; | 
|  | 205 | } | 
|  | 206 |  | 
|  | 207 | //===----------------------------------------------------------------------===// | 
|  | 208 | //  ARM specific transformation functions and pattern fragments. | 
|  | 209 | // | 
|  | 210 |  | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 211 | // so_imm_neg_XFORM - Return a so_imm value packed into the format described for | 
|  | 212 | // so_imm_neg def below. | 
|  | 213 | def so_imm_neg_XFORM : SDNodeXForm<imm, [{ | 
| Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 214 | return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32); | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 215 | }]>; | 
|  | 216 |  | 
|  | 217 | // so_imm_not_XFORM - Return a so_imm value packed into the format described for | 
|  | 218 | // so_imm_not def below. | 
|  | 219 | def so_imm_not_XFORM : SDNodeXForm<imm, [{ | 
| Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 220 | return CurDAG->getTargetConstant(~(int)N->getZExtValue(), MVT::i32); | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 221 | }]>; | 
|  | 222 |  | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 223 | /// imm1_15 predicate - True if the 32-bit immediate is in the range [1,15]. | 
| Eric Christopher | a98cd22 | 2011-04-28 05:49:04 +0000 | [diff] [blame] | 224 | def imm1_15 : ImmLeaf<i32, [{ | 
|  | 225 | return (int32_t)Imm >= 1 && (int32_t)Imm < 16; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 226 | }]>; | 
|  | 227 |  | 
|  | 228 | /// imm16_31 predicate - True if the 32-bit immediate is in the range [16,31]. | 
| Eric Christopher | a98cd22 | 2011-04-28 05:49:04 +0000 | [diff] [blame] | 229 | def imm16_31 : ImmLeaf<i32, [{ | 
|  | 230 | return (int32_t)Imm >= 16 && (int32_t)Imm < 32; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 231 | }]>; | 
|  | 232 |  | 
| Jim Grosbach | fba7fce | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 233 | def so_imm_neg : | 
| Dan Gohman | effb894 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 234 | PatLeaf<(imm), [{ | 
| Evan Cheng | 0fc8084 | 2010-11-12 22:42:47 +0000 | [diff] [blame] | 235 | return ARM_AM::getSOImmVal(-(uint32_t)N->getZExtValue()) != -1; | 
| Dan Gohman | effb894 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 236 | }], so_imm_neg_XFORM>; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 237 |  | 
| Evan Cheng | 5be3e09 | 2007-03-19 07:09:02 +0000 | [diff] [blame] | 238 | def so_imm_not : | 
| Dan Gohman | effb894 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 239 | PatLeaf<(imm), [{ | 
| Evan Cheng | 0fc8084 | 2010-11-12 22:42:47 +0000 | [diff] [blame] | 240 | return ARM_AM::getSOImmVal(~(uint32_t)N->getZExtValue()) != -1; | 
| Dan Gohman | effb894 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 241 | }], so_imm_not_XFORM>; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 242 |  | 
|  | 243 | // sext_16_node predicate - True if the SDNode is sign-extended 16 or more bits. | 
|  | 244 | def sext_16_node : PatLeaf<(i32 GPR:$a), [{ | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 245 | return CurDAG->ComputeNumSignBits(SDValue(N,0)) >= 17; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 246 | }]>; | 
|  | 247 |  | 
| Anton Korobeynikov | 7c2b1e7 | 2009-09-27 23:52:58 +0000 | [diff] [blame] | 248 | /// Split a 32-bit immediate into two 16 bit parts. | 
| Anton Korobeynikov | 7c2b1e7 | 2009-09-27 23:52:58 +0000 | [diff] [blame] | 249 | def hi16 : SDNodeXForm<imm, [{ | 
|  | 250 | return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() >> 16, MVT::i32); | 
|  | 251 | }]>; | 
|  | 252 |  | 
|  | 253 | def lo16AllZero : PatLeaf<(i32 imm), [{ | 
|  | 254 | // Returns true if all low 16-bits are 0. | 
|  | 255 | return (((uint32_t)N->getZExtValue()) & 0xFFFFUL) == 0; | 
| Anton Korobeynikov | 2522908 | 2009-11-24 00:44:37 +0000 | [diff] [blame] | 256 | }], hi16>; | 
| Anton Korobeynikov | 7c2b1e7 | 2009-09-27 23:52:58 +0000 | [diff] [blame] | 257 |  | 
| Jim Grosbach | e255be9 | 2011-07-13 19:24:09 +0000 | [diff] [blame] | 258 | /// imm0_65535 - An immediate is in the range [0.65535]. | 
| Jim Grosbach | 975b641 | 2011-07-13 20:10:10 +0000 | [diff] [blame] | 259 | def Imm0_65535AsmOperand: AsmOperandClass { let Name = "Imm0_65535"; } | 
| Jim Grosbach | e255be9 | 2011-07-13 19:24:09 +0000 | [diff] [blame] | 260 | def imm0_65535 : Operand<i32>, ImmLeaf<i32, [{ | 
| Eric Christopher | a98cd22 | 2011-04-28 05:49:04 +0000 | [diff] [blame] | 261 | return Imm >= 0 && Imm < 65536; | 
| Jim Grosbach | 975b641 | 2011-07-13 20:10:10 +0000 | [diff] [blame] | 262 | }]> { | 
|  | 263 | let ParserMatchClass = Imm0_65535AsmOperand; | 
|  | 264 | } | 
| Anton Korobeynikov | 7c2b1e7 | 2009-09-27 23:52:58 +0000 | [diff] [blame] | 265 |  | 
| Evan Cheng | 2d37f19 | 2008-08-28 23:39:26 +0000 | [diff] [blame] | 266 | class BinOpFrag<dag res> : PatFrag<(ops node:$LHS, node:$RHS), res>; | 
|  | 267 | class UnOpFrag <dag res> : PatFrag<(ops node:$Src), res>; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 268 |  | 
| Jim Grosbach | 0a334d0 | 2010-02-16 20:17:57 +0000 | [diff] [blame] | 269 | /// adde and sube predicates - True based on whether the carry flag output | 
|  | 270 | /// will be needed or not. | 
|  | 271 | def adde_dead_carry : | 
|  | 272 | PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS), | 
|  | 273 | [{return !N->hasAnyUseOfValue(1);}]>; | 
|  | 274 | def sube_dead_carry : | 
|  | 275 | PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS), | 
|  | 276 | [{return !N->hasAnyUseOfValue(1);}]>; | 
|  | 277 | def adde_live_carry : | 
|  | 278 | PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS), | 
|  | 279 | [{return N->hasAnyUseOfValue(1);}]>; | 
|  | 280 | def sube_live_carry : | 
|  | 281 | PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS), | 
|  | 282 | [{return N->hasAnyUseOfValue(1);}]>; | 
|  | 283 |  | 
| Evan Cheng | 7f8ab6e | 2010-11-17 20:13:28 +0000 | [diff] [blame] | 284 | // An 'and' node with a single use. | 
|  | 285 | def and_su : PatFrag<(ops node:$lhs, node:$rhs), (and node:$lhs, node:$rhs), [{ | 
|  | 286 | return N->hasOneUse(); | 
|  | 287 | }]>; | 
|  | 288 |  | 
|  | 289 | // An 'xor' node with a single use. | 
|  | 290 | def xor_su : PatFrag<(ops node:$lhs, node:$rhs), (xor node:$lhs, node:$rhs), [{ | 
|  | 291 | return N->hasOneUse(); | 
|  | 292 | }]>; | 
|  | 293 |  | 
| Evan Cheng | 62c7b5b | 2010-12-05 22:04:16 +0000 | [diff] [blame] | 294 | // An 'fmul' node with a single use. | 
|  | 295 | def fmul_su : PatFrag<(ops node:$lhs, node:$rhs), (fmul node:$lhs, node:$rhs),[{ | 
|  | 296 | return N->hasOneUse(); | 
|  | 297 | }]>; | 
|  | 298 |  | 
|  | 299 | // An 'fadd' node which checks for single non-hazardous use. | 
|  | 300 | def fadd_mlx : PatFrag<(ops node:$lhs, node:$rhs),(fadd node:$lhs, node:$rhs),[{ | 
|  | 301 | return hasNoVMLxHazardUse(N); | 
|  | 302 | }]>; | 
|  | 303 |  | 
|  | 304 | // An 'fsub' node which checks for single non-hazardous use. | 
|  | 305 | def fsub_mlx : PatFrag<(ops node:$lhs, node:$rhs),(fsub node:$lhs, node:$rhs),[{ | 
|  | 306 | return hasNoVMLxHazardUse(N); | 
|  | 307 | }]>; | 
|  | 308 |  | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 309 | //===----------------------------------------------------------------------===// | 
|  | 310 | // Operand Definitions. | 
|  | 311 | // | 
|  | 312 |  | 
|  | 313 | // Branch target. | 
| Jason W Kim | d2e2f56 | 2011-02-04 19:47:15 +0000 | [diff] [blame] | 314 | // FIXME: rename brtarget to t2_brtarget | 
| Jim Grosbach | 9d6d77a | 2010-11-11 18:04:49 +0000 | [diff] [blame] | 315 | def brtarget : Operand<OtherVT> { | 
| Chris Lattner | 63274cb | 2010-11-15 05:19:05 +0000 | [diff] [blame] | 316 | let EncoderMethod = "getBranchTargetOpValue"; | 
| Benjamin Kramer | 9654eef | 2011-07-14 21:47:22 +0000 | [diff] [blame] | 317 | let OperandType = "OPERAND_PCREL"; | 
| Owen Anderson | e0152a7 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 318 | let DecoderMethod = "DecodeT2BROperand"; | 
| Jim Grosbach | 9d6d77a | 2010-11-11 18:04:49 +0000 | [diff] [blame] | 319 | } | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 320 |  | 
| Jason W Kim | d2e2f56 | 2011-02-04 19:47:15 +0000 | [diff] [blame] | 321 | // FIXME: get rid of this one? | 
| Owen Anderson | 578074b | 2010-12-13 19:31:11 +0000 | [diff] [blame] | 322 | def uncondbrtarget : Operand<OtherVT> { | 
|  | 323 | let EncoderMethod = "getUnconditionalBranchTargetOpValue"; | 
| Benjamin Kramer | 9654eef | 2011-07-14 21:47:22 +0000 | [diff] [blame] | 324 | let OperandType = "OPERAND_PCREL"; | 
| Owen Anderson | 578074b | 2010-12-13 19:31:11 +0000 | [diff] [blame] | 325 | } | 
|  | 326 |  | 
| Jason W Kim | d2e2f56 | 2011-02-04 19:47:15 +0000 | [diff] [blame] | 327 | // Branch target for ARM. Handles conditional/unconditional | 
|  | 328 | def br_target : Operand<OtherVT> { | 
|  | 329 | let EncoderMethod = "getARMBranchTargetOpValue"; | 
| Benjamin Kramer | 9654eef | 2011-07-14 21:47:22 +0000 | [diff] [blame] | 330 | let OperandType = "OPERAND_PCREL"; | 
| Jason W Kim | d2e2f56 | 2011-02-04 19:47:15 +0000 | [diff] [blame] | 331 | } | 
|  | 332 |  | 
| Jim Grosbach | c33f28b | 2010-11-11 20:05:40 +0000 | [diff] [blame] | 333 | // Call target. | 
| Jason W Kim | d2e2f56 | 2011-02-04 19:47:15 +0000 | [diff] [blame] | 334 | // FIXME: rename bltarget to t2_bl_target? | 
| Jim Grosbach | c33f28b | 2010-11-11 20:05:40 +0000 | [diff] [blame] | 335 | def bltarget : Operand<i32> { | 
|  | 336 | // Encoded the same as branch targets. | 
| Chris Lattner | 63274cb | 2010-11-15 05:19:05 +0000 | [diff] [blame] | 337 | let EncoderMethod = "getBranchTargetOpValue"; | 
| Benjamin Kramer | 9654eef | 2011-07-14 21:47:22 +0000 | [diff] [blame] | 338 | let OperandType = "OPERAND_PCREL"; | 
| Jim Grosbach | c33f28b | 2010-11-11 20:05:40 +0000 | [diff] [blame] | 339 | } | 
|  | 340 |  | 
| Jason W Kim | d2e2f56 | 2011-02-04 19:47:15 +0000 | [diff] [blame] | 341 | // Call target for ARM. Handles conditional/unconditional | 
|  | 342 | // FIXME: rename bl_target to t2_bltarget? | 
|  | 343 | def bl_target : Operand<i32> { | 
|  | 344 | // Encoded the same as branch targets. | 
|  | 345 | let EncoderMethod = "getARMBranchTargetOpValue"; | 
| Benjamin Kramer | 9654eef | 2011-07-14 21:47:22 +0000 | [diff] [blame] | 346 | let OperandType = "OPERAND_PCREL"; | 
| Owen Anderson | 1531e5c | 2011-08-10 17:38:05 +0000 | [diff] [blame] | 347 | let DecoderMethod = "DecodeBLTargetOperand"; | 
| Jason W Kim | d2e2f56 | 2011-02-04 19:47:15 +0000 | [diff] [blame] | 348 | } | 
|  | 349 |  | 
|  | 350 |  | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 351 | // A list of registers separated by comma. Used by load/store multiple. | 
| Jim Grosbach | 46d575a | 2011-07-25 20:06:30 +0000 | [diff] [blame] | 352 | def RegListAsmOperand : AsmOperandClass { let Name = "RegList"; } | 
| Bill Wendling | f2fa04a | 2010-11-13 10:40:19 +0000 | [diff] [blame] | 353 | def reglist : Operand<i32> { | 
| Chris Lattner | 63274cb | 2010-11-15 05:19:05 +0000 | [diff] [blame] | 354 | let EncoderMethod = "getRegisterListOpValue"; | 
| Bill Wendling | f2fa04a | 2010-11-13 10:40:19 +0000 | [diff] [blame] | 355 | let ParserMatchClass = RegListAsmOperand; | 
|  | 356 | let PrintMethod = "printRegisterList"; | 
| Owen Anderson | e0152a7 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 357 | let DecoderMethod = "DecodeRegListOperand"; | 
| Bill Wendling | f2fa04a | 2010-11-13 10:40:19 +0000 | [diff] [blame] | 358 | } | 
|  | 359 |  | 
| Jim Grosbach | 46d575a | 2011-07-25 20:06:30 +0000 | [diff] [blame] | 360 | def DPRRegListAsmOperand : AsmOperandClass { let Name = "DPRRegList"; } | 
| Bill Wendling | 9898ac9 | 2010-11-17 04:32:08 +0000 | [diff] [blame] | 361 | def dpr_reglist : Operand<i32> { | 
|  | 362 | let EncoderMethod = "getRegisterListOpValue"; | 
|  | 363 | let ParserMatchClass = DPRRegListAsmOperand; | 
|  | 364 | let PrintMethod = "printRegisterList"; | 
| Owen Anderson | e0152a7 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 365 | let DecoderMethod = "DecodeDPRRegListOperand"; | 
| Bill Wendling | 9898ac9 | 2010-11-17 04:32:08 +0000 | [diff] [blame] | 366 | } | 
|  | 367 |  | 
| Jim Grosbach | 46d575a | 2011-07-25 20:06:30 +0000 | [diff] [blame] | 368 | def SPRRegListAsmOperand : AsmOperandClass { let Name = "SPRRegList"; } | 
| Bill Wendling | 9898ac9 | 2010-11-17 04:32:08 +0000 | [diff] [blame] | 369 | def spr_reglist : Operand<i32> { | 
|  | 370 | let EncoderMethod = "getRegisterListOpValue"; | 
|  | 371 | let ParserMatchClass = SPRRegListAsmOperand; | 
|  | 372 | let PrintMethod = "printRegisterList"; | 
| Owen Anderson | e0152a7 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 373 | let DecoderMethod = "DecodeSPRRegListOperand"; | 
| Bill Wendling | 9898ac9 | 2010-11-17 04:32:08 +0000 | [diff] [blame] | 374 | } | 
|  | 375 |  | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 376 | // An operand for the CONSTPOOL_ENTRY pseudo-instruction. | 
|  | 377 | def cpinst_operand : Operand<i32> { | 
|  | 378 | let PrintMethod = "printCPInstOperand"; | 
|  | 379 | } | 
|  | 380 |  | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 381 | // Local PC labels. | 
|  | 382 | def pclabel : Operand<i32> { | 
|  | 383 | let PrintMethod = "printPCLabel"; | 
|  | 384 | } | 
|  | 385 |  | 
| Jim Grosbach | dc35e06 | 2010-12-01 19:47:31 +0000 | [diff] [blame] | 386 | // ADR instruction labels. | 
|  | 387 | def adrlabel : Operand<i32> { | 
|  | 388 | let EncoderMethod = "getAdrLabelOpValue"; | 
|  | 389 | } | 
|  | 390 |  | 
| Owen Anderson | fadb951 | 2010-10-27 22:49:00 +0000 | [diff] [blame] | 391 | def neon_vcvt_imm32 : Operand<i32> { | 
| Chris Lattner | 63274cb | 2010-11-15 05:19:05 +0000 | [diff] [blame] | 392 | let EncoderMethod = "getNEONVcvtImm32OpValue"; | 
| Owen Anderson | e0152a7 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 393 | let DecoderMethod = "DecodeVCVTImmOperand"; | 
| Owen Anderson | fadb951 | 2010-10-27 22:49:00 +0000 | [diff] [blame] | 394 | } | 
|  | 395 |  | 
| Jim Grosbach | 1e7db68 | 2010-10-13 19:56:10 +0000 | [diff] [blame] | 396 | // rot_imm: An integer that encodes a rotate amount. Must be 8, 16, or 24. | 
| Jim Grosbach | d265913 | 2011-07-26 21:28:43 +0000 | [diff] [blame] | 397 | def rot_imm_XFORM: SDNodeXForm<imm, [{ | 
|  | 398 | switch (N->getZExtValue()){ | 
|  | 399 | default: assert(0); | 
|  | 400 | case 0:  return CurDAG->getTargetConstant(0, MVT::i32); | 
|  | 401 | case 8:  return CurDAG->getTargetConstant(1, MVT::i32); | 
|  | 402 | case 16: return CurDAG->getTargetConstant(2, MVT::i32); | 
|  | 403 | case 24: return CurDAG->getTargetConstant(3, MVT::i32); | 
|  | 404 | } | 
|  | 405 | }]>; | 
| Jim Grosbach | 833b9d3 | 2011-07-27 20:15:40 +0000 | [diff] [blame] | 406 | def RotImmAsmOperand : AsmOperandClass { | 
|  | 407 | let Name = "RotImm"; | 
|  | 408 | let ParserMethod = "parseRotImm"; | 
|  | 409 | } | 
| Jim Grosbach | d265913 | 2011-07-26 21:28:43 +0000 | [diff] [blame] | 410 | def rot_imm : Operand<i32>, PatLeaf<(i32 imm), [{ | 
|  | 411 | int32_t v = N->getZExtValue(); | 
|  | 412 | return v == 8 || v == 16 || v == 24; }], | 
|  | 413 | rot_imm_XFORM> { | 
|  | 414 | let PrintMethod = "printRotImmOperand"; | 
| Jim Grosbach | 833b9d3 | 2011-07-27 20:15:40 +0000 | [diff] [blame] | 415 | let ParserMatchClass = RotImmAsmOperand; | 
| Jim Grosbach | 1e7db68 | 2010-10-13 19:56:10 +0000 | [diff] [blame] | 416 | } | 
|  | 417 |  | 
| Bob Wilson | 481d7a9 | 2010-08-16 18:27:34 +0000 | [diff] [blame] | 418 | // shift_imm: An integer that encodes a shift amount and the type of shift | 
| Jim Grosbach | 3a9cbee | 2011-07-25 22:20:28 +0000 | [diff] [blame] | 419 | // (asr or lsl). The 6-bit immediate encodes as: | 
|  | 420 | //    {5}     0 ==> lsl | 
|  | 421 | //            1     asr | 
|  | 422 | //    {4-0}   imm5 shift amount. | 
|  | 423 | //            asr #32 encoded as imm5 == 0. | 
|  | 424 | def ShifterImmAsmOperand : AsmOperandClass { | 
|  | 425 | let Name = "ShifterImm"; | 
|  | 426 | let ParserMethod = "parseShifterImm"; | 
|  | 427 | } | 
| Bob Wilson | 481d7a9 | 2010-08-16 18:27:34 +0000 | [diff] [blame] | 428 | def shift_imm : Operand<i32> { | 
|  | 429 | let PrintMethod = "printShiftImmOperand"; | 
| Jim Grosbach | 3a9cbee | 2011-07-25 22:20:28 +0000 | [diff] [blame] | 430 | let ParserMatchClass = ShifterImmAsmOperand; | 
| Bob Wilson | 481d7a9 | 2010-08-16 18:27:34 +0000 | [diff] [blame] | 431 | } | 
|  | 432 |  | 
| Owen Anderson | b595ed0 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 433 | // shifter_operand operands: so_reg_reg, so_reg_imm, and so_imm. | 
| Jim Grosbach | ac798e1 | 2011-07-25 20:49:51 +0000 | [diff] [blame] | 434 | def ShiftedRegAsmOperand : AsmOperandClass { let Name = "RegShiftedReg"; } | 
| Owen Anderson | b595ed0 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 435 | def so_reg_reg : Operand<i32>,  // reg reg imm | 
|  | 436 | ComplexPattern<i32, 3, "SelectRegShifterOperand", | 
|  | 437 | [shl, srl, sra, rotr]> { | 
| Owen Anderson | 0491270 | 2011-07-21 23:38:37 +0000 | [diff] [blame] | 438 | let EncoderMethod = "getSORegRegOpValue"; | 
|  | 439 | let PrintMethod = "printSORegRegOperand"; | 
| Owen Anderson | e0152a7 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 440 | let DecoderMethod = "DecodeSORegRegOperand"; | 
| Jim Grosbach | 7dcd135 | 2011-07-13 17:50:29 +0000 | [diff] [blame] | 441 | let ParserMatchClass = ShiftedRegAsmOperand; | 
| Owen Anderson | 92b942b | 2011-08-09 23:33:27 +0000 | [diff] [blame] | 442 | let MIOperandInfo = (ops GPRnopc, GPRnopc, i32imm); | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 443 | } | 
| Owen Anderson | b595ed0 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 444 |  | 
| Jim Grosbach | ac798e1 | 2011-07-25 20:49:51 +0000 | [diff] [blame] | 445 | def ShiftedImmAsmOperand : AsmOperandClass { let Name = "RegShiftedImm"; } | 
| Owen Anderson | b595ed0 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 446 | def so_reg_imm : Operand<i32>, // reg imm | 
| Owen Anderson | 0491270 | 2011-07-21 23:38:37 +0000 | [diff] [blame] | 447 | ComplexPattern<i32, 2, "SelectImmShifterOperand", | 
| Owen Anderson | b595ed0 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 448 | [shl, srl, sra, rotr]> { | 
| Owen Anderson | 0491270 | 2011-07-21 23:38:37 +0000 | [diff] [blame] | 449 | let EncoderMethod = "getSORegImmOpValue"; | 
|  | 450 | let PrintMethod = "printSORegImmOperand"; | 
| Owen Anderson | e0152a7 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 451 | let DecoderMethod = "DecodeSORegImmOperand"; | 
| Owen Anderson | b595ed0 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 452 | let ParserMatchClass = ShiftedImmAsmOperand; | 
| Jim Grosbach | 3ddf6aa | 2011-07-25 21:04:58 +0000 | [diff] [blame] | 453 | let MIOperandInfo = (ops GPR, i32imm); | 
| Owen Anderson | 0491270 | 2011-07-21 23:38:37 +0000 | [diff] [blame] | 454 | } | 
|  | 455 |  | 
|  | 456 | // FIXME: Does this need to be distinct from so_reg? | 
|  | 457 | def shift_so_reg_reg : Operand<i32>,    // reg reg imm | 
|  | 458 | ComplexPattern<i32, 3, "SelectShiftRegShifterOperand", | 
|  | 459 | [shl,srl,sra,rotr]> { | 
|  | 460 | let EncoderMethod = "getSORegRegOpValue"; | 
|  | 461 | let PrintMethod = "printSORegRegOperand"; | 
| Owen Anderson | e0152a7 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 462 | let DecoderMethod = "DecodeSORegRegOperand"; | 
| Jim Grosbach | 3ddf6aa | 2011-07-25 21:04:58 +0000 | [diff] [blame] | 463 | let MIOperandInfo = (ops GPR, GPR, i32imm); | 
| Owen Anderson | b595ed0 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 464 | } | 
|  | 465 |  | 
| Jim Grosbach | 7dcd135 | 2011-07-13 17:50:29 +0000 | [diff] [blame] | 466 | // FIXME: Does this need to be distinct from so_reg? | 
| Owen Anderson | 0491270 | 2011-07-21 23:38:37 +0000 | [diff] [blame] | 467 | def shift_so_reg_imm : Operand<i32>,    // reg reg imm | 
|  | 468 | ComplexPattern<i32, 2, "SelectShiftImmShifterOperand", | 
| Evan Cheng | 59bbc54 | 2010-10-27 23:41:30 +0000 | [diff] [blame] | 469 | [shl,srl,sra,rotr]> { | 
| Owen Anderson | 0491270 | 2011-07-21 23:38:37 +0000 | [diff] [blame] | 470 | let EncoderMethod = "getSORegImmOpValue"; | 
|  | 471 | let PrintMethod = "printSORegImmOperand"; | 
| Owen Anderson | e0152a7 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 472 | let DecoderMethod = "DecodeSORegImmOperand"; | 
| Jim Grosbach | 3ddf6aa | 2011-07-25 21:04:58 +0000 | [diff] [blame] | 473 | let MIOperandInfo = (ops GPR, i32imm); | 
| Evan Cheng | 59bbc54 | 2010-10-27 23:41:30 +0000 | [diff] [blame] | 474 | } | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 475 |  | 
| Owen Anderson | 0491270 | 2011-07-21 23:38:37 +0000 | [diff] [blame] | 476 |  | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 477 | // so_imm - Match a 32-bit shifter_operand immediate operand, which is an | 
| Bob Wilson | 3dfe815 | 2011-02-07 17:43:06 +0000 | [diff] [blame] | 478 | // 8-bit immediate rotated by an arbitrary number of bits. | 
| Jim Grosbach | 9720dcf | 2011-07-19 16:50:30 +0000 | [diff] [blame] | 479 | def SOImmAsmOperand: AsmOperandClass { let Name = "ARMSOImm"; } | 
| Eli Friedman | 328bad0 | 2011-04-29 22:48:03 +0000 | [diff] [blame] | 480 | def so_imm : Operand<i32>, ImmLeaf<i32, [{ | 
|  | 481 | return ARM_AM::getSOImmVal(Imm) != -1; | 
|  | 482 | }]> { | 
| Chris Lattner | 63274cb | 2010-11-15 05:19:05 +0000 | [diff] [blame] | 483 | let EncoderMethod = "getSOImmOpValue"; | 
| Jim Grosbach | 9720dcf | 2011-07-19 16:50:30 +0000 | [diff] [blame] | 484 | let ParserMatchClass = SOImmAsmOperand; | 
| Owen Anderson | 1531e5c | 2011-08-10 17:38:05 +0000 | [diff] [blame] | 485 | let DecoderMethod = "DecodeSOImmOperand"; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 486 | } | 
|  | 487 |  | 
| Evan Cheng | 9e7b838 | 2007-03-20 08:11:30 +0000 | [diff] [blame] | 488 | // Break so_imm's up into two pieces.  This handles immediates with up to 16 | 
|  | 489 | // bits set in them.  This uses so_imm2part to match and so_imm2part_[12] to | 
|  | 490 | // get the first/second pieces. | 
| Evan Cheng | 9c40af4 | 2010-11-12 23:46:13 +0000 | [diff] [blame] | 491 | def so_imm2part : PatLeaf<(imm), [{ | 
| Dan Gohman | effb894 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 492 | return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue()); | 
| Evan Cheng | 9c40af4 | 2010-11-12 23:46:13 +0000 | [diff] [blame] | 493 | }]>; | 
|  | 494 |  | 
|  | 495 | /// arm_i32imm - True for +V6T2, or true only if so_imm2part is true. | 
|  | 496 | /// | 
|  | 497 | def arm_i32imm : PatLeaf<(imm), [{ | 
|  | 498 | if (Subtarget->hasV6T2Ops()) | 
|  | 499 | return true; | 
|  | 500 | return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue()); | 
|  | 501 | }]>; | 
| Evan Cheng | 9e7b838 | 2007-03-20 08:11:30 +0000 | [diff] [blame] | 502 |  | 
| Jim Grosbach | 0f731b3 | 2011-08-01 21:55:12 +0000 | [diff] [blame] | 503 | /// imm0_7 predicate - Immediate in the range [0,7]. | 
| Jim Grosbach | 31756c2 | 2011-07-13 22:01:08 +0000 | [diff] [blame] | 504 | def Imm0_7AsmOperand: AsmOperandClass { let Name = "Imm0_7"; } | 
|  | 505 | def imm0_7 : Operand<i32>, ImmLeaf<i32, [{ | 
|  | 506 | return Imm >= 0 && Imm < 8; | 
|  | 507 | }]> { | 
|  | 508 | let ParserMatchClass = Imm0_7AsmOperand; | 
|  | 509 | } | 
|  | 510 |  | 
| Jim Grosbach | 0f731b3 | 2011-08-01 21:55:12 +0000 | [diff] [blame] | 511 | /// imm0_15 predicate - Immediate in the range [0,15]. | 
| Jim Grosbach | 31756c2 | 2011-07-13 22:01:08 +0000 | [diff] [blame] | 512 | def Imm0_15AsmOperand: AsmOperandClass { let Name = "Imm0_15"; } | 
|  | 513 | def imm0_15 : Operand<i32>, ImmLeaf<i32, [{ | 
|  | 514 | return Imm >= 0 && Imm < 16; | 
|  | 515 | }]> { | 
|  | 516 | let ParserMatchClass = Imm0_15AsmOperand; | 
|  | 517 | } | 
|  | 518 |  | 
| Sandeep Patel | 423e42b | 2009-10-13 18:59:48 +0000 | [diff] [blame] | 519 | /// imm0_31 predicate - True if the 32-bit immediate is in the range [0,31]. | 
| Jim Grosbach | 72e7c4f | 2011-07-21 23:26:25 +0000 | [diff] [blame] | 520 | def Imm0_31AsmOperand: AsmOperandClass { let Name = "Imm0_31"; } | 
| Eric Christopher | a98cd22 | 2011-04-28 05:49:04 +0000 | [diff] [blame] | 521 | def imm0_31 : Operand<i32>, ImmLeaf<i32, [{ | 
|  | 522 | return Imm >= 0 && Imm < 32; | 
| Jim Grosbach | ddeda0f | 2011-07-26 16:44:05 +0000 | [diff] [blame] | 523 | }]> { | 
|  | 524 | let ParserMatchClass = Imm0_31AsmOperand; | 
|  | 525 | } | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 526 |  | 
| Jim Grosbach | 9f620a6 | 2011-08-01 22:02:20 +0000 | [diff] [blame] | 527 | /// imm0_255 predicate - Immediate in the range [0,255]. | 
|  | 528 | def Imm0_255AsmOperand : AsmOperandClass { let Name = "Imm0_255"; } | 
|  | 529 | def imm0_255 : Operand<i32>, ImmLeaf<i32, [{ return Imm >= 0 && Imm < 256; }]> { | 
|  | 530 | let ParserMatchClass = Imm0_255AsmOperand; | 
|  | 531 | } | 
|  | 532 |  | 
| Jim Grosbach | 7c09e3c | 2011-07-19 19:13:28 +0000 | [diff] [blame] | 533 | // imm0_65535_expr - For movt/movw - 16-bit immediate that can also reference | 
|  | 534 | // a relocatable expression. | 
| Jason W Kim | 5a97bd8 | 2010-11-18 23:37:15 +0000 | [diff] [blame] | 535 | // | 
| Jim Grosbach | 7c09e3c | 2011-07-19 19:13:28 +0000 | [diff] [blame] | 536 | // FIXME: This really needs a Thumb version separate from the ARM version. | 
|  | 537 | // While the range is the same, and can thus use the same match class, | 
|  | 538 | // the encoding is different so it should have a different encoder method. | 
|  | 539 | def Imm0_65535ExprAsmOperand: AsmOperandClass { let Name = "Imm0_65535Expr"; } | 
|  | 540 | def imm0_65535_expr : Operand<i32> { | 
| Evan Cheng | 965b3c7 | 2011-01-13 07:58:56 +0000 | [diff] [blame] | 541 | let EncoderMethod = "getHiLo16ImmOpValue"; | 
| Jim Grosbach | 7c09e3c | 2011-07-19 19:13:28 +0000 | [diff] [blame] | 542 | let ParserMatchClass = Imm0_65535ExprAsmOperand; | 
| Jason W Kim | 5a97bd8 | 2010-11-18 23:37:15 +0000 | [diff] [blame] | 543 | } | 
|  | 544 |  | 
| Jim Grosbach | f163784 | 2011-07-26 16:24:27 +0000 | [diff] [blame] | 545 | /// imm24b - True if the 32-bit immediate is encodable in 24 bits. | 
|  | 546 | def Imm24bitAsmOperand: AsmOperandClass { let Name = "Imm24bit"; } | 
|  | 547 | def imm24b : Operand<i32>, ImmLeaf<i32, [{ | 
|  | 548 | return Imm >= 0 && Imm <= 0xffffff; | 
|  | 549 | }]> { | 
|  | 550 | let ParserMatchClass = Imm24bitAsmOperand; | 
|  | 551 | } | 
|  | 552 |  | 
|  | 553 |  | 
| Evan Cheng | 3434575 | 2010-12-11 04:11:38 +0000 | [diff] [blame] | 554 | /// bf_inv_mask_imm predicate - An AND mask to clear an arbitrary width bitfield | 
|  | 555 | /// e.g., 0xf000ffff | 
| Jim Grosbach | 864b609 | 2011-07-28 21:34:26 +0000 | [diff] [blame] | 556 | def BitfieldAsmOperand : AsmOperandClass { | 
|  | 557 | let Name = "Bitfield"; | 
|  | 558 | let ParserMethod = "parseBitfield"; | 
|  | 559 | } | 
| Evan Cheng | 3434575 | 2010-12-11 04:11:38 +0000 | [diff] [blame] | 560 | def bf_inv_mask_imm : Operand<i32>, | 
|  | 561 | PatLeaf<(imm), [{ | 
|  | 562 | return ARM::isBitFieldInvertedMask(N->getZExtValue()); | 
|  | 563 | }] > { | 
|  | 564 | let EncoderMethod = "getBitfieldInvertedMaskOpValue"; | 
|  | 565 | let PrintMethod = "printBitfieldInvMaskImmOperand"; | 
| Owen Anderson | e0152a7 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 566 | let DecoderMethod = "DecodeBitfieldMaskOperand"; | 
| Jim Grosbach | 864b609 | 2011-07-28 21:34:26 +0000 | [diff] [blame] | 567 | let ParserMatchClass = BitfieldAsmOperand; | 
| Evan Cheng | 3434575 | 2010-12-11 04:11:38 +0000 | [diff] [blame] | 568 | } | 
|  | 569 |  | 
| Bruno Cardoso Lopes | 7f639c1 | 2011-01-18 20:45:56 +0000 | [diff] [blame] | 570 | /// lsb_pos_imm - position of the lsb bit, used by BFI4p and t2BFI4p | 
| Eric Christopher | a98cd22 | 2011-04-28 05:49:04 +0000 | [diff] [blame] | 571 | def lsb_pos_imm : Operand<i32>, ImmLeaf<i32, [{ | 
|  | 572 | return isInt<5>(Imm); | 
| Bruno Cardoso Lopes | 7f639c1 | 2011-01-18 20:45:56 +0000 | [diff] [blame] | 573 | }]>; | 
|  | 574 |  | 
|  | 575 | /// width_imm - number of bits to be copied, used by BFI4p and t2BFI4p | 
| Eric Christopher | a98cd22 | 2011-04-28 05:49:04 +0000 | [diff] [blame] | 576 | def width_imm : Operand<i32>, ImmLeaf<i32, [{ | 
|  | 577 | return Imm > 0 &&  Imm <= 32; | 
| Bruno Cardoso Lopes | 7f639c1 | 2011-01-18 20:45:56 +0000 | [diff] [blame] | 578 | }] > { | 
|  | 579 | let EncoderMethod = "getMsbOpValue"; | 
|  | 580 | } | 
|  | 581 |  | 
| Jim Grosbach | 801e0a3 | 2011-07-22 23:16:18 +0000 | [diff] [blame] | 582 | def imm1_32_XFORM: SDNodeXForm<imm, [{ | 
|  | 583 | return CurDAG->getTargetConstant((int)N->getZExtValue() - 1, MVT::i32); | 
|  | 584 | }]>; | 
|  | 585 | def Imm1_32AsmOperand: AsmOperandClass { let Name = "Imm1_32"; } | 
|  | 586 | def imm1_32 : Operand<i32>, PatLeaf<(imm), [{ return Imm > 0 && Imm <= 32; }], | 
|  | 587 | imm1_32_XFORM> { | 
| Jim Grosbach | 475c6db | 2011-07-25 23:09:14 +0000 | [diff] [blame] | 588 | let PrintMethod = "printImmPlusOneOperand"; | 
| Jim Grosbach | 801e0a3 | 2011-07-22 23:16:18 +0000 | [diff] [blame] | 589 | let ParserMatchClass = Imm1_32AsmOperand; | 
| Bruno Cardoso Lopes | 394f516 | 2011-05-31 03:33:27 +0000 | [diff] [blame] | 590 | } | 
|  | 591 |  | 
| Jim Grosbach | 475c6db | 2011-07-25 23:09:14 +0000 | [diff] [blame] | 592 | def imm1_16_XFORM: SDNodeXForm<imm, [{ | 
|  | 593 | return CurDAG->getTargetConstant((int)N->getZExtValue() - 1, MVT::i32); | 
|  | 594 | }]>; | 
|  | 595 | def Imm1_16AsmOperand: AsmOperandClass { let Name = "Imm1_16"; } | 
|  | 596 | def imm1_16 : Operand<i32>, PatLeaf<(imm), [{ return Imm > 0 && Imm <= 16; }], | 
|  | 597 | imm1_16_XFORM> { | 
|  | 598 | let PrintMethod = "printImmPlusOneOperand"; | 
|  | 599 | let ParserMatchClass = Imm1_16AsmOperand; | 
|  | 600 | } | 
|  | 601 |  | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 602 | // Define ARM specific addressing modes. | 
| Jim Grosbach | 1e4d9a1 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 603 | // addrmode_imm12 := reg +/- imm12 | 
| Jim Grosbach | 0860520 | 2010-09-29 19:03:54 +0000 | [diff] [blame] | 604 | // | 
| Jim Grosbach | d359571 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 605 | def MemImm12OffsetAsmOperand : AsmOperandClass { let Name = "MemImm12Offset"; } | 
| Jim Grosbach | 1e4d9a1 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 606 | def addrmode_imm12 : Operand<i32>, | 
|  | 607 | ComplexPattern<i32, 2, "SelectAddrModeImm12", []> { | 
| Jim Grosbach | 505607e | 2010-10-28 18:34:10 +0000 | [diff] [blame] | 608 | // 12-bit immediate operand. Note that instructions using this encode | 
|  | 609 | // #0 and #-0 differently. We flag #-0 as the magic value INT32_MIN. All other | 
|  | 610 | // immediate values are as normal. | 
| Jim Grosbach | 1e4d9a1 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 611 |  | 
| Chris Lattner | 63274cb | 2010-11-15 05:19:05 +0000 | [diff] [blame] | 612 | let EncoderMethod = "getAddrModeImm12OpValue"; | 
| Jim Grosbach | 1e4d9a1 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 613 | let PrintMethod = "printAddrModeImm12Operand"; | 
| Owen Anderson | e0152a7 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 614 | let DecoderMethod = "DecodeAddrModeImm12Operand"; | 
| Jim Grosbach | d359571 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 615 | let ParserMatchClass = MemImm12OffsetAsmOperand; | 
| Jim Grosbach | 1e4d9a1 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 616 | let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm); | 
| Jim Grosbach | 0860520 | 2010-09-29 19:03:54 +0000 | [diff] [blame] | 617 | } | 
| Jim Grosbach | 1e4d9a1 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 618 | // ldst_so_reg := reg +/- reg shop imm | 
| Jim Grosbach | 0860520 | 2010-09-29 19:03:54 +0000 | [diff] [blame] | 619 | // | 
| Jim Grosbach | d359571 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 620 | def MemRegOffsetAsmOperand : AsmOperandClass { let Name = "MemRegOffset"; } | 
| Jim Grosbach | 1e4d9a1 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 621 | def ldst_so_reg : Operand<i32>, | 
|  | 622 | ComplexPattern<i32, 3, "SelectLdStSOReg", []> { | 
| Chris Lattner | 63274cb | 2010-11-15 05:19:05 +0000 | [diff] [blame] | 623 | let EncoderMethod = "getLdStSORegOpValue"; | 
| Jim Grosbach | 1e4d9a1 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 624 | // FIXME: Simplify the printer | 
| Jim Grosbach | 0860520 | 2010-09-29 19:03:54 +0000 | [diff] [blame] | 625 | let PrintMethod = "printAddrMode2Operand"; | 
| Owen Anderson | e0152a7 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 626 | let DecoderMethod = "DecodeSORegMemOperand"; | 
| Jim Grosbach | d359571 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 627 | let ParserMatchClass = MemRegOffsetAsmOperand; | 
|  | 628 | let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$shift); | 
| Jim Grosbach | 0860520 | 2010-09-29 19:03:54 +0000 | [diff] [blame] | 629 | } | 
|  | 630 |  | 
| Jim Grosbach | d359571 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 631 | // postidx_imm8 := +/- [0,255] | 
|  | 632 | // | 
|  | 633 | // 9 bit value: | 
|  | 634 | //  {8}       1 is imm8 is non-negative. 0 otherwise. | 
|  | 635 | //  {7-0}     [0,255] imm8 value. | 
|  | 636 | def PostIdxImm8AsmOperand : AsmOperandClass { let Name = "PostIdxImm8"; } | 
|  | 637 | def postidx_imm8 : Operand<i32> { | 
|  | 638 | let PrintMethod = "printPostIdxImm8Operand"; | 
|  | 639 | let ParserMatchClass = PostIdxImm8AsmOperand; | 
|  | 640 | let MIOperandInfo = (ops i32imm); | 
|  | 641 | } | 
|  | 642 |  | 
| Owen Anderson | ce51903 | 2011-08-04 18:24:14 +0000 | [diff] [blame] | 643 | // postidx_imm8s4 := +/- [0,1020] | 
|  | 644 | // | 
|  | 645 | // 9 bit value: | 
|  | 646 | //  {8}       1 is imm8 is non-negative. 0 otherwise. | 
|  | 647 | //  {7-0}     [0,255] imm8 value, scaled by 4. | 
|  | 648 | def postidx_imm8s4 : Operand<i32> { | 
|  | 649 | let PrintMethod = "printPostIdxImm8s4Operand"; | 
|  | 650 | let MIOperandInfo = (ops i32imm); | 
|  | 651 | } | 
|  | 652 |  | 
|  | 653 |  | 
| Jim Grosbach | d359571 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 654 | // postidx_reg := +/- reg | 
|  | 655 | // | 
|  | 656 | def PostIdxRegAsmOperand : AsmOperandClass { | 
|  | 657 | let Name = "PostIdxReg"; | 
|  | 658 | let ParserMethod = "parsePostIdxReg"; | 
|  | 659 | } | 
|  | 660 | def postidx_reg : Operand<i32> { | 
|  | 661 | let EncoderMethod = "getPostIdxRegOpValue"; | 
| Owen Anderson | e0152a7 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 662 | let DecoderMethod = "DecodePostIdxReg"; | 
| Jim Grosbach | bafce84 | 2011-08-05 15:48:21 +0000 | [diff] [blame] | 663 | let PrintMethod = "printPostIdxRegOperand"; | 
| Jim Grosbach | d359571 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 664 | let ParserMatchClass = PostIdxRegAsmOperand; | 
|  | 665 | let MIOperandInfo = (ops GPR, i32imm); | 
|  | 666 | } | 
|  | 667 |  | 
|  | 668 |  | 
| Jim Grosbach | 1e4d9a1 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 669 | // addrmode2 := reg +/- imm12 | 
|  | 670 | //           := reg +/- reg shop imm | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 671 | // | 
| Jim Grosbach | d359571 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 672 | // FIXME: addrmode2 should be refactored the rest of the way to always | 
|  | 673 | // use explicit imm vs. reg versions above (addrmode_imm12 and ldst_so_reg). | 
|  | 674 | def AddrMode2AsmOperand : AsmOperandClass { let Name = "AddrMode2"; } | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 675 | def addrmode2 : Operand<i32>, | 
|  | 676 | ComplexPattern<i32, 3, "SelectAddrMode2", []> { | 
| Jim Grosbach | e991a6e | 2010-12-10 20:53:44 +0000 | [diff] [blame] | 677 | let EncoderMethod = "getAddrMode2OpValue"; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 678 | let PrintMethod = "printAddrMode2Operand"; | 
| Jim Grosbach | d359571 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 679 | let ParserMatchClass = AddrMode2AsmOperand; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 680 | let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm); | 
|  | 681 | } | 
|  | 682 |  | 
| Jim Grosbach | c320c85 | 2011-08-05 21:28:30 +0000 | [diff] [blame] | 683 | def PostIdxRegShiftedAsmOperand : AsmOperandClass { | 
|  | 684 | let Name = "PostIdxRegShifted"; | 
|  | 685 | let ParserMethod = "parsePostIdxReg"; | 
|  | 686 | } | 
| Owen Anderson | 2aedba6 | 2011-07-26 20:54:26 +0000 | [diff] [blame] | 687 | def am2offset_reg : Operand<i32>, | 
|  | 688 | ComplexPattern<i32, 2, "SelectAddrMode2OffsetReg", | 
| Chris Lattner | 0e023ea | 2010-09-21 20:31:19 +0000 | [diff] [blame] | 689 | [], [SDNPWantRoot]> { | 
| Jim Grosbach | e991a6e | 2010-12-10 20:53:44 +0000 | [diff] [blame] | 690 | let EncoderMethod = "getAddrMode2OffsetOpValue"; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 691 | let PrintMethod = "printAddrMode2OffsetOperand"; | 
| Jim Grosbach | c320c85 | 2011-08-05 21:28:30 +0000 | [diff] [blame] | 692 | // When using this for assembly, it's always as a post-index offset. | 
|  | 693 | let ParserMatchClass = PostIdxRegShiftedAsmOperand; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 694 | let MIOperandInfo = (ops GPR, i32imm); | 
|  | 695 | } | 
|  | 696 |  | 
| Jim Grosbach | cd17c12 | 2011-08-04 23:01:30 +0000 | [diff] [blame] | 697 | // FIXME: am2offset_imm should only need the immediate, not the GPR. Having | 
|  | 698 | // the GPR is purely vestigal at this point. | 
|  | 699 | def AM2OffsetImmAsmOperand : AsmOperandClass { let Name = "AM2OffsetImm"; } | 
| Owen Anderson | 2aedba6 | 2011-07-26 20:54:26 +0000 | [diff] [blame] | 700 | def am2offset_imm : Operand<i32>, | 
|  | 701 | ComplexPattern<i32, 2, "SelectAddrMode2OffsetImm", | 
|  | 702 | [], [SDNPWantRoot]> { | 
|  | 703 | let EncoderMethod = "getAddrMode2OffsetOpValue"; | 
|  | 704 | let PrintMethod = "printAddrMode2OffsetOperand"; | 
| Jim Grosbach | cd17c12 | 2011-08-04 23:01:30 +0000 | [diff] [blame] | 705 | let ParserMatchClass = AM2OffsetImmAsmOperand; | 
| Owen Anderson | 2aedba6 | 2011-07-26 20:54:26 +0000 | [diff] [blame] | 706 | let MIOperandInfo = (ops GPR, i32imm); | 
|  | 707 | } | 
|  | 708 |  | 
|  | 709 |  | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 710 | // addrmode3 := reg +/- reg | 
|  | 711 | // addrmode3 := reg +/- imm8 | 
|  | 712 | // | 
| Jim Grosbach | 5b96b80 | 2011-08-10 20:29:19 +0000 | [diff] [blame] | 713 | // FIXME: split into imm vs. reg versions. | 
|  | 714 | def AddrMode3AsmOperand : AsmOperandClass { let Name = "AddrMode3"; } | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 715 | def addrmode3 : Operand<i32>, | 
|  | 716 | ComplexPattern<i32, 3, "SelectAddrMode3", []> { | 
| Chris Lattner | 63274cb | 2010-11-15 05:19:05 +0000 | [diff] [blame] | 717 | let EncoderMethod = "getAddrMode3OpValue"; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 718 | let PrintMethod = "printAddrMode3Operand"; | 
| Jim Grosbach | 5b96b80 | 2011-08-10 20:29:19 +0000 | [diff] [blame] | 719 | let ParserMatchClass = AddrMode3AsmOperand; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 720 | let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm); | 
|  | 721 | } | 
|  | 722 |  | 
| Jim Grosbach | 5b96b80 | 2011-08-10 20:29:19 +0000 | [diff] [blame] | 723 | // FIXME: split into imm vs. reg versions. | 
|  | 724 | // FIXME: parser method to handle +/- register. | 
| Jim Grosbach | 1d9d5e9 | 2011-08-10 21:56:18 +0000 | [diff] [blame] | 725 | def AM3OffsetAsmOperand : AsmOperandClass { | 
|  | 726 | let Name = "AM3Offset"; | 
|  | 727 | let ParserMethod = "parseAM3Offset"; | 
|  | 728 | } | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 729 | def am3offset : Operand<i32>, | 
| Chris Lattner | 0e023ea | 2010-09-21 20:31:19 +0000 | [diff] [blame] | 730 | ComplexPattern<i32, 2, "SelectAddrMode3Offset", | 
|  | 731 | [], [SDNPWantRoot]> { | 
| Chris Lattner | 63274cb | 2010-11-15 05:19:05 +0000 | [diff] [blame] | 732 | let EncoderMethod = "getAddrMode3OffsetOpValue"; | 
| Owen Anderson | e0152a7 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 733 | let DecoderMethod = "DecodeAddrMode3Offset"; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 734 | let PrintMethod = "printAddrMode3OffsetOperand"; | 
| Jim Grosbach | 5b96b80 | 2011-08-10 20:29:19 +0000 | [diff] [blame] | 735 | let ParserMatchClass = AM3OffsetAsmOperand; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 736 | let MIOperandInfo = (ops GPR, i32imm); | 
|  | 737 | } | 
|  | 738 |  | 
| Jim Grosbach | c6af2b4 | 2010-11-03 01:01:43 +0000 | [diff] [blame] | 739 | // ldstm_mode := {ia, ib, da, db} | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 740 | // | 
| Jim Grosbach | c6af2b4 | 2010-11-03 01:01:43 +0000 | [diff] [blame] | 741 | def ldstm_mode : OptionalDefOperand<OtherVT, (ops i32), (ops (i32 1))> { | 
| Chris Lattner | 63274cb | 2010-11-15 05:19:05 +0000 | [diff] [blame] | 742 | let EncoderMethod = "getLdStmModeOpValue"; | 
| Jim Grosbach | c6af2b4 | 2010-11-03 01:01:43 +0000 | [diff] [blame] | 743 | let PrintMethod = "printLdStmModeOperand"; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 744 | } | 
|  | 745 |  | 
|  | 746 | // addrmode5 := reg +/- imm8*4 | 
|  | 747 | // | 
| Jim Grosbach | d359571 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 748 | def AddrMode5AsmOperand : AsmOperandClass { let Name = "AddrMode5"; } | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 749 | def addrmode5 : Operand<i32>, | 
|  | 750 | ComplexPattern<i32, 2, "SelectAddrMode5", []> { | 
|  | 751 | let PrintMethod = "printAddrMode5Operand"; | 
| Chris Lattner | 63274cb | 2010-11-15 05:19:05 +0000 | [diff] [blame] | 752 | let EncoderMethod = "getAddrMode5OpValue"; | 
| Owen Anderson | e0152a7 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 753 | let DecoderMethod = "DecodeAddrMode5Operand"; | 
| Jim Grosbach | d359571 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 754 | let ParserMatchClass = AddrMode5AsmOperand; | 
|  | 755 | let MIOperandInfo = (ops GPR:$base, i32imm); | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 756 | } | 
|  | 757 |  | 
| Bob Wilson | f3c8df3 | 2011-02-07 17:43:09 +0000 | [diff] [blame] | 758 | // addrmode6 := reg with optional alignment | 
| Bob Wilson | deb35af | 2009-07-01 23:16:05 +0000 | [diff] [blame] | 759 | // | 
|  | 760 | def addrmode6 : Operand<i32>, | 
| Bob Wilson | dd9fbaa | 2010-11-01 23:40:51 +0000 | [diff] [blame] | 761 | ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{ | 
| Bob Wilson | deb35af | 2009-07-01 23:16:05 +0000 | [diff] [blame] | 762 | let PrintMethod = "printAddrMode6Operand"; | 
| Bob Wilson | ae08a73 | 2010-03-20 22:13:40 +0000 | [diff] [blame] | 763 | let MIOperandInfo = (ops GPR:$addr, i32imm); | 
| Chris Lattner | 63274cb | 2010-11-15 05:19:05 +0000 | [diff] [blame] | 764 | let EncoderMethod = "getAddrMode6AddressOpValue"; | 
| Owen Anderson | e0152a7 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 765 | let DecoderMethod = "DecodeAddrMode6Operand"; | 
| Bob Wilson | ae08a73 | 2010-03-20 22:13:40 +0000 | [diff] [blame] | 766 | } | 
|  | 767 |  | 
| Bob Wilson | e3ecd5f | 2011-02-25 06:42:42 +0000 | [diff] [blame] | 768 | def am6offset : Operand<i32>, | 
|  | 769 | ComplexPattern<i32, 1, "SelectAddrMode6Offset", | 
|  | 770 | [], [SDNPWantRoot]> { | 
| Bob Wilson | ae08a73 | 2010-03-20 22:13:40 +0000 | [diff] [blame] | 771 | let PrintMethod = "printAddrMode6OffsetOperand"; | 
|  | 772 | let MIOperandInfo = (ops GPR); | 
| Chris Lattner | 63274cb | 2010-11-15 05:19:05 +0000 | [diff] [blame] | 773 | let EncoderMethod = "getAddrMode6OffsetOpValue"; | 
| Owen Anderson | e0152a7 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 774 | let DecoderMethod = "DecodeGPRRegisterClass"; | 
| Bob Wilson | deb35af | 2009-07-01 23:16:05 +0000 | [diff] [blame] | 775 | } | 
|  | 776 |  | 
| Mon P Wang | 92ff16b | 2011-05-09 17:47:27 +0000 | [diff] [blame] | 777 | // Special version of addrmode6 to handle alignment encoding for VST1/VLD1 | 
|  | 778 | // (single element from one lane) for size 32. | 
|  | 779 | def addrmode6oneL32 : Operand<i32>, | 
|  | 780 | ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{ | 
|  | 781 | let PrintMethod = "printAddrMode6Operand"; | 
|  | 782 | let MIOperandInfo = (ops GPR:$addr, i32imm); | 
|  | 783 | let EncoderMethod = "getAddrMode6OneLane32AddressOpValue"; | 
|  | 784 | } | 
|  | 785 |  | 
| Bob Wilson | 318ce7c | 2010-11-30 00:00:42 +0000 | [diff] [blame] | 786 | // Special version of addrmode6 to handle alignment encoding for VLD-dup | 
|  | 787 | // instructions, specifically VLD4-dup. | 
|  | 788 | def addrmode6dup : Operand<i32>, | 
|  | 789 | ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{ | 
|  | 790 | let PrintMethod = "printAddrMode6Operand"; | 
|  | 791 | let MIOperandInfo = (ops GPR:$addr, i32imm); | 
|  | 792 | let EncoderMethod = "getAddrMode6DupAddressOpValue"; | 
|  | 793 | } | 
|  | 794 |  | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 795 | // addrmodepc := pc + reg | 
|  | 796 | // | 
|  | 797 | def addrmodepc : Operand<i32>, | 
|  | 798 | ComplexPattern<i32, 2, "SelectAddrModePC", []> { | 
|  | 799 | let PrintMethod = "printAddrModePCOperand"; | 
|  | 800 | let MIOperandInfo = (ops GPR, i32imm); | 
|  | 801 | } | 
|  | 802 |  | 
| Jim Grosbach | 9ec152b | 2011-08-02 18:07:32 +0000 | [diff] [blame] | 803 | // addr_offset_none := reg | 
| Bruno Cardoso Lopes | f170f8b | 2011-03-24 21:04:58 +0000 | [diff] [blame] | 804 | // | 
| Jim Grosbach | d359571 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 805 | def MemNoOffsetAsmOperand : AsmOperandClass { let Name = "MemNoOffset"; } | 
| Jim Grosbach | f0c95ca | 2011-08-05 20:35:44 +0000 | [diff] [blame] | 806 | def addr_offset_none : Operand<i32>, | 
|  | 807 | ComplexPattern<i32, 1, "SelectAddrOffsetNone", []> { | 
| Bruno Cardoso Lopes | f170f8b | 2011-03-24 21:04:58 +0000 | [diff] [blame] | 808 | let PrintMethod = "printAddrMode7Operand"; | 
| Owen Anderson | e0152a7 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 809 | let DecoderMethod = "DecodeAddrMode7Operand"; | 
| Jim Grosbach | d359571 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 810 | let ParserMatchClass = MemNoOffsetAsmOperand; | 
|  | 811 | let MIOperandInfo = (ops GPR:$base); | 
| Bruno Cardoso Lopes | f170f8b | 2011-03-24 21:04:58 +0000 | [diff] [blame] | 812 | } | 
|  | 813 |  | 
| Bob Wilson | ceffeb6 | 2009-08-21 21:58:55 +0000 | [diff] [blame] | 814 | def nohash_imm : Operand<i32> { | 
|  | 815 | let PrintMethod = "printNoHashImmediate"; | 
| Anton Korobeynikov | cfed300 | 2009-08-08 23:10:41 +0000 | [diff] [blame] | 816 | } | 
|  | 817 |  | 
| Bruno Cardoso Lopes | c9253b4 | 2011-02-07 21:41:25 +0000 | [diff] [blame] | 818 | def CoprocNumAsmOperand : AsmOperandClass { | 
|  | 819 | let Name = "CoprocNum"; | 
| Jim Grosbach | 2d6ef44 | 2011-07-25 20:14:50 +0000 | [diff] [blame] | 820 | let ParserMethod = "parseCoprocNumOperand"; | 
| Bruno Cardoso Lopes | c9253b4 | 2011-02-07 21:41:25 +0000 | [diff] [blame] | 821 | } | 
| Owen Anderson | c3c7f5d | 2011-01-13 21:46:02 +0000 | [diff] [blame] | 822 | def p_imm : Operand<i32> { | 
|  | 823 | let PrintMethod = "printPImmediate"; | 
| Bruno Cardoso Lopes | c9253b4 | 2011-02-07 21:41:25 +0000 | [diff] [blame] | 824 | let ParserMatchClass = CoprocNumAsmOperand; | 
| Owen Anderson | e0152a7 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 825 | let DecoderMethod = "DecodeCoprocessor"; | 
| Owen Anderson | c3c7f5d | 2011-01-13 21:46:02 +0000 | [diff] [blame] | 826 | } | 
|  | 827 |  | 
| Jim Grosbach | 46d575a | 2011-07-25 20:06:30 +0000 | [diff] [blame] | 828 | def CoprocRegAsmOperand : AsmOperandClass { | 
|  | 829 | let Name = "CoprocReg"; | 
| Jim Grosbach | 2d6ef44 | 2011-07-25 20:14:50 +0000 | [diff] [blame] | 830 | let ParserMethod = "parseCoprocRegOperand"; | 
| Jim Grosbach | 46d575a | 2011-07-25 20:06:30 +0000 | [diff] [blame] | 831 | } | 
| Owen Anderson | c3c7f5d | 2011-01-13 21:46:02 +0000 | [diff] [blame] | 832 | def c_imm : Operand<i32> { | 
|  | 833 | let PrintMethod = "printCImmediate"; | 
| Bruno Cardoso Lopes | c9253b4 | 2011-02-07 21:41:25 +0000 | [diff] [blame] | 834 | let ParserMatchClass = CoprocRegAsmOperand; | 
| Owen Anderson | c3c7f5d | 2011-01-13 21:46:02 +0000 | [diff] [blame] | 835 | } | 
|  | 836 |  | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 837 | //===----------------------------------------------------------------------===// | 
| Evan Cheng | f7c6eff | 2007-08-07 01:37:15 +0000 | [diff] [blame] | 838 |  | 
| Evan Cheng | 2d37f19 | 2008-08-28 23:39:26 +0000 | [diff] [blame] | 839 | include "ARMInstrFormats.td" | 
| Evan Cheng | f7c6eff | 2007-08-07 01:37:15 +0000 | [diff] [blame] | 840 |  | 
|  | 841 | //===----------------------------------------------------------------------===// | 
| Evan Cheng | 2d37f19 | 2008-08-28 23:39:26 +0000 | [diff] [blame] | 842 | // Multiclass helpers... | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 843 | // | 
|  | 844 |  | 
| Evan Cheng | 9f717af | 2008-08-29 07:36:24 +0000 | [diff] [blame] | 845 | /// AsI1_bin_irs - Defines a set of (op r, {so_imm|r|so_reg}) patterns for a | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 846 | /// binop that produces a value. | 
| Evan Cheng | c35d7bb | 2010-09-29 00:27:46 +0000 | [diff] [blame] | 847 | multiclass AsI1_bin_irs<bits<4> opcod, string opc, | 
|  | 848 | InstrItinClass iii, InstrItinClass iir, InstrItinClass iis, | 
| Jim Grosbach | b5ee311 | 2011-06-27 19:09:15 +0000 | [diff] [blame] | 849 | PatFrag opnode, string baseOpc, bit Commutable = 0> { | 
| Jim Grosbach | fef3728 | 2010-08-30 19:49:58 +0000 | [diff] [blame] | 850 | // The register-immediate version is re-materializable. This is useful | 
|  | 851 | // in particular for taking the address of a local. | 
|  | 852 | let isReMaterializable = 1 in { | 
| Jim Grosbach | 6fead93 | 2010-10-12 17:11:26 +0000 | [diff] [blame] | 853 | def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm, | 
|  | 854 | iii, opc, "\t$Rd, $Rn, $imm", | 
|  | 855 | [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> { | 
|  | 856 | bits<4> Rd; | 
|  | 857 | bits<4> Rn; | 
| Jim Grosbach | 12e493a | 2010-10-12 23:18:08 +0000 | [diff] [blame] | 858 | bits<12> imm; | 
| Evan Cheng | 2cff076 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 859 | let Inst{25} = 1; | 
| Jim Grosbach | 6fead93 | 2010-10-12 17:11:26 +0000 | [diff] [blame] | 860 | let Inst{19-16} = Rn; | 
| Jim Grosbach | 93a4d44 | 2010-11-02 17:59:04 +0000 | [diff] [blame] | 861 | let Inst{15-12} = Rd; | 
| Jim Grosbach | 12e493a | 2010-10-12 23:18:08 +0000 | [diff] [blame] | 862 | let Inst{11-0} = imm; | 
| Evan Cheng | 2cff076 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 863 | } | 
| Jim Grosbach | fef3728 | 2010-08-30 19:49:58 +0000 | [diff] [blame] | 864 | } | 
| Jim Grosbach | 5476a27 | 2010-10-11 18:51:51 +0000 | [diff] [blame] | 865 | def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm, | 
|  | 866 | iir, opc, "\t$Rd, $Rn, $Rm", | 
|  | 867 | [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> { | 
| Jim Grosbach | c43c930 | 2010-10-08 21:45:55 +0000 | [diff] [blame] | 868 | bits<4> Rd; | 
|  | 869 | bits<4> Rn; | 
|  | 870 | bits<4> Rm; | 
| Evan Cheng | 2cff076 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 871 | let Inst{25} = 0; | 
| Evan Cheng | 5bf9011 | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 872 | let isCommutable = Commutable; | 
| Jim Grosbach | c43c930 | 2010-10-08 21:45:55 +0000 | [diff] [blame] | 873 | let Inst{19-16} = Rn; | 
| Jim Grosbach | 93a4d44 | 2010-11-02 17:59:04 +0000 | [diff] [blame] | 874 | let Inst{15-12} = Rd; | 
|  | 875 | let Inst{11-4} = 0b00000000; | 
|  | 876 | let Inst{3-0} = Rm; | 
| Evan Cheng | 5bf9011 | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 877 | } | 
| Owen Anderson | b595ed0 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 878 |  | 
|  | 879 | def rsi : AsI1<opcod, (outs GPR:$Rd), | 
| Owen Anderson | 0491270 | 2011-07-21 23:38:37 +0000 | [diff] [blame] | 880 | (ins GPR:$Rn, so_reg_imm:$shift), DPSoRegImmFrm, | 
| Jim Grosbach | efd5369 | 2010-10-12 23:53:58 +0000 | [diff] [blame] | 881 | iis, opc, "\t$Rd, $Rn, $shift", | 
| Owen Anderson | b595ed0 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 882 | [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_imm:$shift))]> { | 
| Jim Grosbach | b7c2962 | 2010-10-11 23:16:21 +0000 | [diff] [blame] | 883 | bits<4> Rd; | 
|  | 884 | bits<4> Rn; | 
| Jim Grosbach | efd5369 | 2010-10-12 23:53:58 +0000 | [diff] [blame] | 885 | bits<12> shift; | 
| Evan Cheng | 2cff076 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 886 | let Inst{25} = 0; | 
| Jim Grosbach | b7c2962 | 2010-10-11 23:16:21 +0000 | [diff] [blame] | 887 | let Inst{19-16} = Rn; | 
| Jim Grosbach | 93a4d44 | 2010-11-02 17:59:04 +0000 | [diff] [blame] | 888 | let Inst{15-12} = Rd; | 
| Owen Anderson | b595ed0 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 889 | let Inst{11-5} = shift{11-5}; | 
|  | 890 | let Inst{4} = 0; | 
|  | 891 | let Inst{3-0} = shift{3-0}; | 
|  | 892 | } | 
|  | 893 |  | 
|  | 894 | def rsr : AsI1<opcod, (outs GPR:$Rd), | 
| Owen Anderson | 0491270 | 2011-07-21 23:38:37 +0000 | [diff] [blame] | 895 | (ins GPR:$Rn, so_reg_reg:$shift), DPSoRegRegFrm, | 
| Owen Anderson | b595ed0 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 896 | iis, opc, "\t$Rd, $Rn, $shift", | 
|  | 897 | [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_reg:$shift))]> { | 
|  | 898 | bits<4> Rd; | 
|  | 899 | bits<4> Rn; | 
|  | 900 | bits<12> shift; | 
|  | 901 | let Inst{25} = 0; | 
|  | 902 | let Inst{19-16} = Rn; | 
|  | 903 | let Inst{15-12} = Rd; | 
|  | 904 | let Inst{11-8} = shift{11-8}; | 
|  | 905 | let Inst{7} = 0; | 
|  | 906 | let Inst{6-5} = shift{6-5}; | 
|  | 907 | let Inst{4} = 1; | 
|  | 908 | let Inst{3-0} = shift{3-0}; | 
| Evan Cheng | 2cff076 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 909 | } | 
| Jim Grosbach | b5ee311 | 2011-06-27 19:09:15 +0000 | [diff] [blame] | 910 |  | 
|  | 911 | // Assembly aliases for optional destination operand when it's the same | 
|  | 912 | // as the source operand. | 
|  | 913 | def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $imm"), | 
|  | 914 | (!cast<Instruction>(!strconcat(baseOpc, "ri")) GPR:$Rdn, GPR:$Rdn, | 
|  | 915 | so_imm:$imm, pred:$p, | 
|  | 916 | cc_out:$s)>, | 
|  | 917 | Requires<[IsARM]>; | 
|  | 918 | def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $Rm"), | 
|  | 919 | (!cast<Instruction>(!strconcat(baseOpc, "rr")) GPR:$Rdn, GPR:$Rdn, | 
|  | 920 | GPR:$Rm, pred:$p, | 
|  | 921 | cc_out:$s)>, | 
|  | 922 | Requires<[IsARM]>; | 
|  | 923 | def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"), | 
| Owen Anderson | b595ed0 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 924 | (!cast<Instruction>(!strconcat(baseOpc, "rsi")) GPR:$Rdn, GPR:$Rdn, | 
|  | 925 | so_reg_imm:$shift, pred:$p, | 
| Jim Grosbach | b5ee311 | 2011-06-27 19:09:15 +0000 | [diff] [blame] | 926 | cc_out:$s)>, | 
|  | 927 | Requires<[IsARM]>; | 
| Owen Anderson | b595ed0 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 928 | def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"), | 
|  | 929 | (!cast<Instruction>(!strconcat(baseOpc, "rsr")) GPR:$Rdn, GPR:$Rdn, | 
|  | 930 | so_reg_reg:$shift, pred:$p, | 
|  | 931 | cc_out:$s)>, | 
|  | 932 | Requires<[IsARM]>; | 
|  | 933 |  | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 934 | } | 
|  | 935 |  | 
| Evan Cheng | c7ea8df | 2009-06-25 20:59:23 +0000 | [diff] [blame] | 936 | /// AI1_bin_s_irs - Similar to AsI1_bin_irs except it sets the 's' bit so the | 
| Bob Wilson | dc7d1ce | 2009-10-06 20:18:46 +0000 | [diff] [blame] | 937 | /// instruction modifies the CPSR register. | 
| Daniel Dunbar | 6e3aedd | 2011-01-10 15:26:35 +0000 | [diff] [blame] | 938 | let isCodeGenOnly = 1, Defs = [CPSR] in { | 
| Evan Cheng | c35d7bb | 2010-09-29 00:27:46 +0000 | [diff] [blame] | 939 | multiclass AI1_bin_s_irs<bits<4> opcod, string opc, | 
|  | 940 | InstrItinClass iii, InstrItinClass iir, InstrItinClass iis, | 
|  | 941 | PatFrag opnode, bit Commutable = 0> { | 
| Jim Grosbach | 8c519c0 | 2010-10-13 00:50:27 +0000 | [diff] [blame] | 942 | def ri : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm, | 
|  | 943 | iii, opc, "\t$Rd, $Rn, $imm", | 
|  | 944 | [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> { | 
|  | 945 | bits<4> Rd; | 
|  | 946 | bits<4> Rn; | 
|  | 947 | bits<12> imm; | 
| Evan Cheng | 2cff076 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 948 | let Inst{25} = 1; | 
| Jim Grosbach | 8c519c0 | 2010-10-13 00:50:27 +0000 | [diff] [blame] | 949 | let Inst{20} = 1; | 
| Jim Grosbach | 93a4d44 | 2010-11-02 17:59:04 +0000 | [diff] [blame] | 950 | let Inst{19-16} = Rn; | 
|  | 951 | let Inst{15-12} = Rd; | 
|  | 952 | let Inst{11-0} = imm; | 
| Evan Cheng | 2cff076 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 953 | } | 
| Jim Grosbach | 8c519c0 | 2010-10-13 00:50:27 +0000 | [diff] [blame] | 954 | def rr : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm, | 
|  | 955 | iir, opc, "\t$Rd, $Rn, $Rm", | 
|  | 956 | [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> { | 
|  | 957 | bits<4> Rd; | 
|  | 958 | bits<4> Rn; | 
|  | 959 | bits<4> Rm; | 
| Jim Grosbach | 8c519c0 | 2010-10-13 00:50:27 +0000 | [diff] [blame] | 960 | let isCommutable = Commutable; | 
| Jim Grosbach | 93a4d44 | 2010-11-02 17:59:04 +0000 | [diff] [blame] | 961 | let Inst{25} = 0; | 
| Jim Grosbach | 8c519c0 | 2010-10-13 00:50:27 +0000 | [diff] [blame] | 962 | let Inst{20} = 1; | 
| Jim Grosbach | 93a4d44 | 2010-11-02 17:59:04 +0000 | [diff] [blame] | 963 | let Inst{19-16} = Rn; | 
|  | 964 | let Inst{15-12} = Rd; | 
|  | 965 | let Inst{11-4} = 0b00000000; | 
|  | 966 | let Inst{3-0} = Rm; | 
| Evan Cheng | 5bf9011 | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 967 | } | 
| Owen Anderson | b595ed0 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 968 | def rsi : AI1<opcod, (outs GPR:$Rd), | 
| Owen Anderson | 0491270 | 2011-07-21 23:38:37 +0000 | [diff] [blame] | 969 | (ins GPR:$Rn, so_reg_imm:$shift), DPSoRegImmFrm, | 
| Jim Grosbach | 8c519c0 | 2010-10-13 00:50:27 +0000 | [diff] [blame] | 970 | iis, opc, "\t$Rd, $Rn, $shift", | 
| Owen Anderson | b595ed0 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 971 | [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_imm:$shift))]> { | 
| Jim Grosbach | 8c519c0 | 2010-10-13 00:50:27 +0000 | [diff] [blame] | 972 | bits<4> Rd; | 
|  | 973 | bits<4> Rn; | 
|  | 974 | bits<12> shift; | 
| Evan Cheng | 2cff076 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 975 | let Inst{25} = 0; | 
| Jim Grosbach | 8c519c0 | 2010-10-13 00:50:27 +0000 | [diff] [blame] | 976 | let Inst{20} = 1; | 
| Jim Grosbach | 93a4d44 | 2010-11-02 17:59:04 +0000 | [diff] [blame] | 977 | let Inst{19-16} = Rn; | 
|  | 978 | let Inst{15-12} = Rd; | 
| Owen Anderson | b595ed0 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 979 | let Inst{11-5} = shift{11-5}; | 
|  | 980 | let Inst{4} = 0; | 
|  | 981 | let Inst{3-0} = shift{3-0}; | 
|  | 982 | } | 
|  | 983 |  | 
|  | 984 | def rsr : AI1<opcod, (outs GPR:$Rd), | 
| Owen Anderson | 0491270 | 2011-07-21 23:38:37 +0000 | [diff] [blame] | 985 | (ins GPR:$Rn, so_reg_reg:$shift), DPSoRegRegFrm, | 
| Owen Anderson | b595ed0 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 986 | iis, opc, "\t$Rd, $Rn, $shift", | 
|  | 987 | [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_reg:$shift))]> { | 
|  | 988 | bits<4> Rd; | 
|  | 989 | bits<4> Rn; | 
|  | 990 | bits<12> shift; | 
|  | 991 | let Inst{25} = 0; | 
|  | 992 | let Inst{20} = 1; | 
|  | 993 | let Inst{19-16} = Rn; | 
|  | 994 | let Inst{15-12} = Rd; | 
|  | 995 | let Inst{11-8} = shift{11-8}; | 
|  | 996 | let Inst{7} = 0; | 
|  | 997 | let Inst{6-5} = shift{6-5}; | 
|  | 998 | let Inst{4} = 1; | 
|  | 999 | let Inst{3-0} = shift{3-0}; | 
| Evan Cheng | 2cff076 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 1000 | } | 
| Evan Cheng | 3e18e50 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 1001 | } | 
| Evan Cheng | aa3b801 | 2007-07-05 07:13:32 +0000 | [diff] [blame] | 1002 | } | 
|  | 1003 |  | 
|  | 1004 | /// AI1_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test | 
| Evan Cheng | 9d41b31 | 2007-07-10 18:08:01 +0000 | [diff] [blame] | 1005 | /// patterns. Similar to AsI1_bin_irs except the instruction does not produce | 
| Evan Cheng | aa3b801 | 2007-07-05 07:13:32 +0000 | [diff] [blame] | 1006 | /// a explicit result, only implicitly set CPSR. | 
| Bill Wendling | 920f74a | 2010-08-11 00:22:27 +0000 | [diff] [blame] | 1007 | let isCompare = 1, Defs = [CPSR] in { | 
| Evan Cheng | 2259d67 | 2010-09-29 00:49:25 +0000 | [diff] [blame] | 1008 | multiclass AI1_cmp_irs<bits<4> opcod, string opc, | 
|  | 1009 | InstrItinClass iii, InstrItinClass iir, InstrItinClass iis, | 
|  | 1010 | PatFrag opnode, bit Commutable = 0> { | 
| Jim Grosbach | 8c519c0 | 2010-10-13 00:50:27 +0000 | [diff] [blame] | 1011 | def ri : AI1<opcod, (outs), (ins GPR:$Rn, so_imm:$imm), DPFrm, iii, | 
|  | 1012 | opc, "\t$Rn, $imm", | 
|  | 1013 | [(opnode GPR:$Rn, so_imm:$imm)]> { | 
| Jim Grosbach | 8c519c0 | 2010-10-13 00:50:27 +0000 | [diff] [blame] | 1014 | bits<4> Rn; | 
|  | 1015 | bits<12> imm; | 
| Evan Cheng | 2cff076 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 1016 | let Inst{25} = 1; | 
| Jim Grosbach | 93a4d44 | 2010-11-02 17:59:04 +0000 | [diff] [blame] | 1017 | let Inst{20} = 1; | 
| Jim Grosbach | 8c519c0 | 2010-10-13 00:50:27 +0000 | [diff] [blame] | 1018 | let Inst{19-16} = Rn; | 
| Jim Grosbach | 93a4d44 | 2010-11-02 17:59:04 +0000 | [diff] [blame] | 1019 | let Inst{15-12} = 0b0000; | 
| Jim Grosbach | 8c519c0 | 2010-10-13 00:50:27 +0000 | [diff] [blame] | 1020 | let Inst{11-0} = imm; | 
| Jim Grosbach | 8c519c0 | 2010-10-13 00:50:27 +0000 | [diff] [blame] | 1021 | } | 
|  | 1022 | def rr : AI1<opcod, (outs), (ins GPR:$Rn, GPR:$Rm), DPFrm, iir, | 
|  | 1023 | opc, "\t$Rn, $Rm", | 
|  | 1024 | [(opnode GPR:$Rn, GPR:$Rm)]> { | 
| Jim Grosbach | 8c519c0 | 2010-10-13 00:50:27 +0000 | [diff] [blame] | 1025 | bits<4> Rn; | 
|  | 1026 | bits<4> Rm; | 
| Evan Cheng | 5bf9011 | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 1027 | let isCommutable = Commutable; | 
| Jim Grosbach | 93a4d44 | 2010-11-02 17:59:04 +0000 | [diff] [blame] | 1028 | let Inst{25} = 0; | 
| Bob Wilson | 453a06e | 2009-10-13 17:35:30 +0000 | [diff] [blame] | 1029 | let Inst{20} = 1; | 
| Jim Grosbach | 93a4d44 | 2010-11-02 17:59:04 +0000 | [diff] [blame] | 1030 | let Inst{19-16} = Rn; | 
|  | 1031 | let Inst{15-12} = 0b0000; | 
|  | 1032 | let Inst{11-4} = 0b00000000; | 
|  | 1033 | let Inst{3-0} = Rm; | 
| Jim Grosbach | 8c519c0 | 2010-10-13 00:50:27 +0000 | [diff] [blame] | 1034 | } | 
| Owen Anderson | b595ed0 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 1035 | def rsi : AI1<opcod, (outs), | 
| Owen Anderson | 0491270 | 2011-07-21 23:38:37 +0000 | [diff] [blame] | 1036 | (ins GPR:$Rn, so_reg_imm:$shift), DPSoRegImmFrm, iis, | 
| Jim Grosbach | 8c519c0 | 2010-10-13 00:50:27 +0000 | [diff] [blame] | 1037 | opc, "\t$Rn, $shift", | 
| Owen Anderson | b595ed0 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 1038 | [(opnode GPR:$Rn, so_reg_imm:$shift)]> { | 
| Jim Grosbach | 8c519c0 | 2010-10-13 00:50:27 +0000 | [diff] [blame] | 1039 | bits<4> Rn; | 
|  | 1040 | bits<12> shift; | 
| Evan Cheng | 2cff076 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 1041 | let Inst{25} = 0; | 
| Jim Grosbach | 8c519c0 | 2010-10-13 00:50:27 +0000 | [diff] [blame] | 1042 | let Inst{20} = 1; | 
| Jim Grosbach | 93a4d44 | 2010-11-02 17:59:04 +0000 | [diff] [blame] | 1043 | let Inst{19-16} = Rn; | 
|  | 1044 | let Inst{15-12} = 0b0000; | 
| Owen Anderson | b595ed0 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 1045 | let Inst{11-5} = shift{11-5}; | 
|  | 1046 | let Inst{4} = 0; | 
|  | 1047 | let Inst{3-0} = shift{3-0}; | 
| Evan Cheng | 2cff076 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 1048 | } | 
| Owen Anderson | b595ed0 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 1049 | def rsr : AI1<opcod, (outs), | 
| Owen Anderson | 0491270 | 2011-07-21 23:38:37 +0000 | [diff] [blame] | 1050 | (ins GPR:$Rn, so_reg_reg:$shift), DPSoRegRegFrm, iis, | 
| Owen Anderson | b595ed0 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 1051 | opc, "\t$Rn, $shift", | 
|  | 1052 | [(opnode GPR:$Rn, so_reg_reg:$shift)]> { | 
|  | 1053 | bits<4> Rn; | 
|  | 1054 | bits<12> shift; | 
|  | 1055 | let Inst{25} = 0; | 
|  | 1056 | let Inst{20} = 1; | 
|  | 1057 | let Inst{19-16} = Rn; | 
|  | 1058 | let Inst{15-12} = 0b0000; | 
|  | 1059 | let Inst{11-8} = shift{11-8}; | 
|  | 1060 | let Inst{7} = 0; | 
|  | 1061 | let Inst{6-5} = shift{6-5}; | 
|  | 1062 | let Inst{4} = 1; | 
|  | 1063 | let Inst{3-0} = shift{3-0}; | 
|  | 1064 | } | 
|  | 1065 |  | 
| Evan Cheng | 3e18e50 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 1066 | } | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1067 | } | 
|  | 1068 |  | 
| Evan Cheng | 62d626c | 2010-09-25 00:49:35 +0000 | [diff] [blame] | 1069 | /// AI_ext_rrot - A unary operation with two forms: one whose operand is a | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1070 | /// register and one whose operand is a register rotated by 8/16/24. | 
| Evan Cheng | 49d6652 | 2008-11-06 22:15:19 +0000 | [diff] [blame] | 1071 | /// FIXME: Remove the 'r' variant. Its rot_imm is zero. | 
| Jim Grosbach | 8b31ef5 | 2011-07-27 16:47:19 +0000 | [diff] [blame] | 1072 | class AI_ext_rrot<bits<8> opcod, string opc, PatFrag opnode> | 
| Owen Anderson | 8059f0c | 2011-08-10 00:03:03 +0000 | [diff] [blame] | 1073 | : AExtI<opcod, (outs GPRnopc:$Rd), (ins GPRnopc:$Rm, rot_imm:$rot), | 
| Jim Grosbach | 8b31ef5 | 2011-07-27 16:47:19 +0000 | [diff] [blame] | 1074 | IIC_iEXTr, opc, "\t$Rd, $Rm$rot", | 
| Owen Anderson | 8059f0c | 2011-08-10 00:03:03 +0000 | [diff] [blame] | 1075 | [(set GPRnopc:$Rd, (opnode (rotr GPRnopc:$Rm, rot_imm:$rot)))]>, | 
| Jim Grosbach | 8b31ef5 | 2011-07-27 16:47:19 +0000 | [diff] [blame] | 1076 | Requires<[IsARM, HasV6]> { | 
|  | 1077 | bits<4> Rd; | 
|  | 1078 | bits<4> Rm; | 
|  | 1079 | bits<2> rot; | 
|  | 1080 | let Inst{19-16} = 0b1111; | 
|  | 1081 | let Inst{15-12} = Rd; | 
|  | 1082 | let Inst{11-10} = rot; | 
|  | 1083 | let Inst{3-0}   = Rm; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1084 | } | 
|  | 1085 |  | 
| Jim Grosbach | 8b31ef5 | 2011-07-27 16:47:19 +0000 | [diff] [blame] | 1086 | class AI_ext_rrot_np<bits<8> opcod, string opc> | 
| Owen Anderson | 8059f0c | 2011-08-10 00:03:03 +0000 | [diff] [blame] | 1087 | : AExtI<opcod, (outs GPRnopc:$Rd), (ins GPRnopc:$Rm, rot_imm:$rot), | 
| Jim Grosbach | 8b31ef5 | 2011-07-27 16:47:19 +0000 | [diff] [blame] | 1088 | IIC_iEXTr, opc, "\t$Rd, $Rm$rot", []>, | 
|  | 1089 | Requires<[IsARM, HasV6]> { | 
|  | 1090 | bits<2> rot; | 
|  | 1091 | let Inst{19-16} = 0b1111; | 
|  | 1092 | let Inst{11-10} = rot; | 
| Johnny Chen | 5ddd4ac | 2010-02-22 21:50:40 +0000 | [diff] [blame] | 1093 | } | 
|  | 1094 |  | 
| Evan Cheng | 62d626c | 2010-09-25 00:49:35 +0000 | [diff] [blame] | 1095 | /// AI_exta_rrot - A binary operation with two forms: one whose operand is a | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1096 | /// register and one whose operand is a register rotated by 8/16/24. | 
| Jim Grosbach | 38b5503 | 2011-07-27 17:48:13 +0000 | [diff] [blame] | 1097 | class AI_exta_rrot<bits<8> opcod, string opc, PatFrag opnode> | 
| Owen Anderson | 8059f0c | 2011-08-10 00:03:03 +0000 | [diff] [blame] | 1098 | : AExtI<opcod, (outs GPRnopc:$Rd), (ins GPR:$Rn, GPRnopc:$Rm, rot_imm:$rot), | 
| Jim Grosbach | 38b5503 | 2011-07-27 17:48:13 +0000 | [diff] [blame] | 1099 | IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm$rot", | 
| Owen Anderson | 8059f0c | 2011-08-10 00:03:03 +0000 | [diff] [blame] | 1100 | [(set GPRnopc:$Rd, (opnode GPR:$Rn, | 
|  | 1101 | (rotr GPRnopc:$Rm, rot_imm:$rot)))]>, | 
| Jim Grosbach | 38b5503 | 2011-07-27 17:48:13 +0000 | [diff] [blame] | 1102 | Requires<[IsARM, HasV6]> { | 
|  | 1103 | bits<4> Rd; | 
|  | 1104 | bits<4> Rm; | 
|  | 1105 | bits<4> Rn; | 
|  | 1106 | bits<2> rot; | 
|  | 1107 | let Inst{19-16} = Rn; | 
|  | 1108 | let Inst{15-12} = Rd; | 
|  | 1109 | let Inst{11-10} = rot; | 
|  | 1110 | let Inst{9-4}   = 0b000111; | 
|  | 1111 | let Inst{3-0}   = Rm; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1112 | } | 
|  | 1113 |  | 
| Jim Grosbach | 38b5503 | 2011-07-27 17:48:13 +0000 | [diff] [blame] | 1114 | class AI_exta_rrot_np<bits<8> opcod, string opc> | 
| Owen Anderson | 8059f0c | 2011-08-10 00:03:03 +0000 | [diff] [blame] | 1115 | : AExtI<opcod, (outs GPRnopc:$Rd), (ins GPR:$Rn, GPRnopc:$Rm, rot_imm:$rot), | 
| Jim Grosbach | 38b5503 | 2011-07-27 17:48:13 +0000 | [diff] [blame] | 1116 | IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm$rot", []>, | 
|  | 1117 | Requires<[IsARM, HasV6]> { | 
|  | 1118 | bits<4> Rn; | 
|  | 1119 | bits<2> rot; | 
|  | 1120 | let Inst{19-16} = Rn; | 
|  | 1121 | let Inst{11-10} = rot; | 
| Johnny Chen | 5ddd4ac | 2010-02-22 21:50:40 +0000 | [diff] [blame] | 1122 | } | 
|  | 1123 |  | 
| Evan Cheng | 97727a6 | 2009-06-25 23:34:10 +0000 | [diff] [blame] | 1124 | /// AI1_adde_sube_irs - Define instructions and patterns for adde and sube. | 
| Evan Cheng | 5bf9011 | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 1125 | multiclass AI1_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode, | 
| Jim Grosbach | 04afb07 | 2011-07-13 17:57:17 +0000 | [diff] [blame] | 1126 | string baseOpc, bit Commutable = 0> { | 
|  | 1127 | let Uses = [CPSR] in { | 
| Jim Grosbach | 651dc7c | 2010-10-13 18:00:52 +0000 | [diff] [blame] | 1128 | def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), | 
|  | 1129 | DPFrm, IIC_iALUi, opc, "\t$Rd, $Rn, $imm", | 
|  | 1130 | [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]>, | 
| Jim Grosbach | 0a334d0 | 2010-02-16 20:17:57 +0000 | [diff] [blame] | 1131 | Requires<[IsARM]> { | 
| Jim Grosbach | 651dc7c | 2010-10-13 18:00:52 +0000 | [diff] [blame] | 1132 | bits<4> Rd; | 
|  | 1133 | bits<4> Rn; | 
|  | 1134 | bits<12> imm; | 
| Evan Cheng | 2cff076 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 1135 | let Inst{25} = 1; | 
| Jim Grosbach | 651dc7c | 2010-10-13 18:00:52 +0000 | [diff] [blame] | 1136 | let Inst{15-12} = Rd; | 
|  | 1137 | let Inst{19-16} = Rn; | 
|  | 1138 | let Inst{11-0} = imm; | 
| Evan Cheng | 2cff076 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 1139 | } | 
| Jim Grosbach | 651dc7c | 2010-10-13 18:00:52 +0000 | [diff] [blame] | 1140 | def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), | 
|  | 1141 | DPFrm, IIC_iALUr, opc, "\t$Rd, $Rn, $Rm", | 
|  | 1142 | [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>, | 
| Jim Grosbach | 0a334d0 | 2010-02-16 20:17:57 +0000 | [diff] [blame] | 1143 | Requires<[IsARM]> { | 
| Jim Grosbach | 651dc7c | 2010-10-13 18:00:52 +0000 | [diff] [blame] | 1144 | bits<4> Rd; | 
|  | 1145 | bits<4> Rn; | 
|  | 1146 | bits<4> Rm; | 
| Johnny Chen | 3467dcb | 2009-11-07 00:54:36 +0000 | [diff] [blame] | 1147 | let Inst{11-4} = 0b00000000; | 
| Evan Cheng | 2cff076 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 1148 | let Inst{25} = 0; | 
| Jim Grosbach | 651dc7c | 2010-10-13 18:00:52 +0000 | [diff] [blame] | 1149 | let isCommutable = Commutable; | 
|  | 1150 | let Inst{3-0} = Rm; | 
|  | 1151 | let Inst{15-12} = Rd; | 
|  | 1152 | let Inst{19-16} = Rn; | 
| Evan Cheng | 5bf9011 | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 1153 | } | 
| Owen Anderson | b595ed0 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 1154 | def rsi : AsI1<opcod, (outs GPR:$Rd), | 
|  | 1155 | (ins GPR:$Rn, so_reg_imm:$shift), | 
| Owen Anderson | 0491270 | 2011-07-21 23:38:37 +0000 | [diff] [blame] | 1156 | DPSoRegImmFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift", | 
| Owen Anderson | b595ed0 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 1157 | [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_imm:$shift))]>, | 
| Jim Grosbach | 0a334d0 | 2010-02-16 20:17:57 +0000 | [diff] [blame] | 1158 | Requires<[IsARM]> { | 
| Jim Grosbach | 651dc7c | 2010-10-13 18:00:52 +0000 | [diff] [blame] | 1159 | bits<4> Rd; | 
|  | 1160 | bits<4> Rn; | 
|  | 1161 | bits<12> shift; | 
| Evan Cheng | 2cff076 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 1162 | let Inst{25} = 0; | 
| Jim Grosbach | 651dc7c | 2010-10-13 18:00:52 +0000 | [diff] [blame] | 1163 | let Inst{19-16} = Rn; | 
| Owen Anderson | b595ed0 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 1164 | let Inst{15-12} = Rd; | 
|  | 1165 | let Inst{11-5} = shift{11-5}; | 
|  | 1166 | let Inst{4} = 0; | 
|  | 1167 | let Inst{3-0} = shift{3-0}; | 
|  | 1168 | } | 
|  | 1169 | def rsr : AsI1<opcod, (outs GPR:$Rd), | 
|  | 1170 | (ins GPR:$Rn, so_reg_reg:$shift), | 
| Owen Anderson | 0491270 | 2011-07-21 23:38:37 +0000 | [diff] [blame] | 1171 | DPSoRegRegFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift", | 
| Owen Anderson | b595ed0 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 1172 | [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_reg:$shift))]>, | 
|  | 1173 | Requires<[IsARM]> { | 
|  | 1174 | bits<4> Rd; | 
|  | 1175 | bits<4> Rn; | 
|  | 1176 | bits<12> shift; | 
|  | 1177 | let Inst{25} = 0; | 
|  | 1178 | let Inst{19-16} = Rn; | 
|  | 1179 | let Inst{15-12} = Rd; | 
|  | 1180 | let Inst{11-8} = shift{11-8}; | 
|  | 1181 | let Inst{7} = 0; | 
|  | 1182 | let Inst{6-5} = shift{6-5}; | 
|  | 1183 | let Inst{4} = 1; | 
|  | 1184 | let Inst{3-0} = shift{3-0}; | 
| Evan Cheng | 2cff076 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 1185 | } | 
| Jim Grosbach | 04afb07 | 2011-07-13 17:57:17 +0000 | [diff] [blame] | 1186 | } | 
|  | 1187 | // Assembly aliases for optional destination operand when it's the same | 
|  | 1188 | // as the source operand. | 
|  | 1189 | def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $imm"), | 
|  | 1190 | (!cast<Instruction>(!strconcat(baseOpc, "ri")) GPR:$Rdn, GPR:$Rdn, | 
|  | 1191 | so_imm:$imm, pred:$p, | 
|  | 1192 | cc_out:$s)>, | 
|  | 1193 | Requires<[IsARM]>; | 
|  | 1194 | def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $Rm"), | 
|  | 1195 | (!cast<Instruction>(!strconcat(baseOpc, "rr")) GPR:$Rdn, GPR:$Rdn, | 
|  | 1196 | GPR:$Rm, pred:$p, | 
|  | 1197 | cc_out:$s)>, | 
|  | 1198 | Requires<[IsARM]>; | 
|  | 1199 | def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"), | 
| Owen Anderson | b595ed0 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 1200 | (!cast<Instruction>(!strconcat(baseOpc, "rsi")) GPR:$Rdn, GPR:$Rdn, | 
|  | 1201 | so_reg_imm:$shift, pred:$p, | 
|  | 1202 | cc_out:$s)>, | 
|  | 1203 | Requires<[IsARM]>; | 
|  | 1204 | def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"), | 
|  | 1205 | (!cast<Instruction>(!strconcat(baseOpc, "rsr")) GPR:$Rdn, GPR:$Rdn, | 
|  | 1206 | so_reg_reg:$shift, pred:$p, | 
| Jim Grosbach | 04afb07 | 2011-07-13 17:57:17 +0000 | [diff] [blame] | 1207 | cc_out:$s)>, | 
|  | 1208 | Requires<[IsARM]>; | 
| Owen Anderson | 5140802 | 2011-04-11 20:12:19 +0000 | [diff] [blame] | 1209 | } | 
|  | 1210 |  | 
| Jim Grosbach | d7cf55c | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 1211 | // Carry setting variants | 
| Owen Anderson | 867846b | 2011-04-05 23:55:28 +0000 | [diff] [blame] | 1212 | // NOTE: CPSR def omitted because it will be handled by the custom inserter. | 
|  | 1213 | let usesCustomInserter = 1 in { | 
| Owen Anderson | 77aa266 | 2011-04-05 21:48:57 +0000 | [diff] [blame] | 1214 | multiclass AI1_adde_sube_s_irs<PatFrag opnode, bit Commutable = 0> { | 
| Andrew Trick | 0ed5778 | 2011-04-23 03:55:32 +0000 | [diff] [blame] | 1215 | def ri : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), | 
| Owen Anderson | 651b230 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1216 | 4, IIC_iALUi, | 
| Owen Anderson | f9bd6ba | 2011-04-06 22:45:55 +0000 | [diff] [blame] | 1217 | [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]>; | 
| Andrew Trick | 0ed5778 | 2011-04-23 03:55:32 +0000 | [diff] [blame] | 1218 | def rr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), | 
| Owen Anderson | 651b230 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1219 | 4, IIC_iALUr, | 
| Owen Anderson | 5140802 | 2011-04-11 20:12:19 +0000 | [diff] [blame] | 1220 | [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> { | 
|  | 1221 | let isCommutable = Commutable; | 
|  | 1222 | } | 
| Owen Anderson | b595ed0 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 1223 | def rsi : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg_imm:$shift), | 
| Owen Anderson | 651b230 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1224 | 4, IIC_iALUsr, | 
| Owen Anderson | b595ed0 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 1225 | [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_imm:$shift))]>; | 
|  | 1226 | def rsr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg_reg:$shift), | 
|  | 1227 | 4, IIC_iALUsr, | 
|  | 1228 | [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_reg:$shift))]>; | 
| Evan Cheng | 3e18e50 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 1229 | } | 
| Evan Cheng | aa3b801 | 2007-07-05 07:13:32 +0000 | [diff] [blame] | 1230 | } | 
|  | 1231 |  | 
| Jim Grosbach | 1e4d9a1 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 1232 | let canFoldAsLoad = 1, isReMaterializable = 1 in { | 
| Jim Grosbach | 2f79074 | 2010-11-13 00:35:48 +0000 | [diff] [blame] | 1233 | multiclass AI_ldr1<bit isByte, string opc, InstrItinClass iii, | 
| Jim Grosbach | 1e4d9a1 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 1234 | InstrItinClass iir, PatFrag opnode> { | 
|  | 1235 | // Note: We use the complex addrmode_imm12 rather than just an input | 
|  | 1236 | // GPR and a constrained immediate so that we can use this to match | 
|  | 1237 | // frame index references and avoid matching constant pool references. | 
| Jim Grosbach | 4a22eba | 2010-11-19 21:07:51 +0000 | [diff] [blame] | 1238 | def i12: AI2ldst<0b010, 1, isByte, (outs GPR:$Rt), (ins addrmode_imm12:$addr), | 
| Jim Grosbach | 1e4d9a1 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 1239 | AddrMode_i12, LdFrm, iii, opc, "\t$Rt, $addr", | 
|  | 1240 | [(set GPR:$Rt, (opnode addrmode_imm12:$addr))]> { | 
| Bill Wendling | e84eb99 | 2010-11-03 01:49:29 +0000 | [diff] [blame] | 1241 | bits<4>  Rt; | 
|  | 1242 | bits<17> addr; | 
|  | 1243 | let Inst{23}    = addr{12};     // U (add = ('U' == 1)) | 
|  | 1244 | let Inst{19-16} = addr{16-13};  // Rn | 
| Jim Grosbach | 1e4d9a1 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 1245 | let Inst{15-12} = Rt; | 
|  | 1246 | let Inst{11-0}  = addr{11-0};   // imm12 | 
|  | 1247 | } | 
| Jim Grosbach | 4a22eba | 2010-11-19 21:07:51 +0000 | [diff] [blame] | 1248 | def rs : AI2ldst<0b011, 1, isByte, (outs GPR:$Rt), (ins ldst_so_reg:$shift), | 
| Jim Grosbach | 1e4d9a1 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 1249 | AddrModeNone, LdFrm, iir, opc, "\t$Rt, $shift", | 
|  | 1250 | [(set GPR:$Rt, (opnode ldst_so_reg:$shift))]> { | 
| Bill Wendling | e84eb99 | 2010-11-03 01:49:29 +0000 | [diff] [blame] | 1251 | bits<4>  Rt; | 
|  | 1252 | bits<17> shift; | 
| Johnny Chen | 7b203f9 | 2011-03-31 19:28:35 +0000 | [diff] [blame] | 1253 | let shift{4}    = 0;            // Inst{4} = 0 | 
| Bill Wendling | e84eb99 | 2010-11-03 01:49:29 +0000 | [diff] [blame] | 1254 | let Inst{23}    = shift{12};    // U (add = ('U' == 1)) | 
|  | 1255 | let Inst{19-16} = shift{16-13}; // Rn | 
| Jim Grosbach | 7e51095 | 2010-11-09 18:43:54 +0000 | [diff] [blame] | 1256 | let Inst{15-12} = Rt; | 
| Jim Grosbach | 1e4d9a1 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 1257 | let Inst{11-0}  = shift{11-0}; | 
|  | 1258 | } | 
|  | 1259 | } | 
|  | 1260 | } | 
|  | 1261 |  | 
| Jim Grosbach | 2f79074 | 2010-11-13 00:35:48 +0000 | [diff] [blame] | 1262 | multiclass AI_str1<bit isByte, string opc, InstrItinClass iii, | 
| Jim Grosbach | 338de3e | 2010-10-27 23:12:14 +0000 | [diff] [blame] | 1263 | InstrItinClass iir, PatFrag opnode> { | 
|  | 1264 | // Note: We use the complex addrmode_imm12 rather than just an input | 
|  | 1265 | // GPR and a constrained immediate so that we can use this to match | 
|  | 1266 | // frame index references and avoid matching constant pool references. | 
| Jim Grosbach | 4a22eba | 2010-11-19 21:07:51 +0000 | [diff] [blame] | 1267 | def i12 : AI2ldst<0b010, 0, isByte, (outs), | 
| Jim Grosbach | 338de3e | 2010-10-27 23:12:14 +0000 | [diff] [blame] | 1268 | (ins GPR:$Rt, addrmode_imm12:$addr), | 
|  | 1269 | AddrMode_i12, StFrm, iii, opc, "\t$Rt, $addr", | 
|  | 1270 | [(opnode GPR:$Rt, addrmode_imm12:$addr)]> { | 
|  | 1271 | bits<4> Rt; | 
|  | 1272 | bits<17> addr; | 
|  | 1273 | let Inst{23}    = addr{12};     // U (add = ('U' == 1)) | 
|  | 1274 | let Inst{19-16} = addr{16-13};  // Rn | 
|  | 1275 | let Inst{15-12} = Rt; | 
|  | 1276 | let Inst{11-0}  = addr{11-0};   // imm12 | 
|  | 1277 | } | 
| Jim Grosbach | 4a22eba | 2010-11-19 21:07:51 +0000 | [diff] [blame] | 1278 | def rs : AI2ldst<0b011, 0, isByte, (outs), (ins GPR:$Rt, ldst_so_reg:$shift), | 
| Jim Grosbach | 338de3e | 2010-10-27 23:12:14 +0000 | [diff] [blame] | 1279 | AddrModeNone, StFrm, iir, opc, "\t$Rt, $shift", | 
|  | 1280 | [(opnode GPR:$Rt, ldst_so_reg:$shift)]> { | 
|  | 1281 | bits<4> Rt; | 
|  | 1282 | bits<17> shift; | 
| Johnny Chen | 7b203f9 | 2011-03-31 19:28:35 +0000 | [diff] [blame] | 1283 | let shift{4}    = 0;            // Inst{4} = 0 | 
| Jim Grosbach | 338de3e | 2010-10-27 23:12:14 +0000 | [diff] [blame] | 1284 | let Inst{23}    = shift{12};    // U (add = ('U' == 1)) | 
|  | 1285 | let Inst{19-16} = shift{16-13}; // Rn | 
| Jim Grosbach | 7e51095 | 2010-11-09 18:43:54 +0000 | [diff] [blame] | 1286 | let Inst{15-12} = Rt; | 
| Jim Grosbach | 338de3e | 2010-10-27 23:12:14 +0000 | [diff] [blame] | 1287 | let Inst{11-0}  = shift{11-0}; | 
|  | 1288 | } | 
|  | 1289 | } | 
| Rafael Espindola | 203922d | 2006-10-16 17:57:20 +0000 | [diff] [blame] | 1290 | //===----------------------------------------------------------------------===// | 
|  | 1291 | // Instructions | 
|  | 1292 | //===----------------------------------------------------------------------===// | 
|  | 1293 |  | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1294 | //===----------------------------------------------------------------------===// | 
|  | 1295 | //  Miscellaneous Instructions. | 
|  | 1296 | // | 
| Rafael Espindola | fe03fe9 | 2006-08-24 16:13:15 +0000 | [diff] [blame] | 1297 |  | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1298 | /// CONSTPOOL_ENTRY - This instruction represents a floating constant pool in | 
|  | 1299 | /// the function.  The first operand is the ID# for this instruction, the second | 
|  | 1300 | /// is the index into the MachineConstantPool that this is, the third is the | 
|  | 1301 | /// size in bytes of this constant pool entry. | 
| Evan Cheng | d93b5b6 | 2009-06-12 20:46:18 +0000 | [diff] [blame] | 1302 | let neverHasSideEffects = 1, isNotDuplicable = 1 in | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1303 | def CONSTPOOL_ENTRY : | 
| Evan Cheng | 94b5a80 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1304 | PseudoInst<(outs), (ins cpinst_operand:$instid, cpinst_operand:$cpidx, | 
| Jim Grosbach | a74c7ccd | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 1305 | i32imm:$size), NoItinerary, []>; | 
| Rafael Espindola | ffdc24b | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 1306 |  | 
| Jim Grosbach | 45fceea | 2010-02-22 23:10:38 +0000 | [diff] [blame] | 1307 | // FIXME: Marking these as hasSideEffects is necessary to prevent machine DCE | 
|  | 1308 | // from removing one half of the matched pairs. That breaks PEI, which assumes | 
|  | 1309 | // these will always be in pairs, and asserts if it finds otherwise. Better way? | 
|  | 1310 | let Defs = [SP], Uses = [SP], hasSideEffects = 1 in { | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1311 | def ADJCALLSTACKUP : | 
| Jim Grosbach | a74c7ccd | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 1312 | PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2, pred:$p), NoItinerary, | 
| Chris Lattner | 2753955 | 2008-10-11 22:08:30 +0000 | [diff] [blame] | 1313 | [(ARMcallseq_end timm:$amt1, timm:$amt2)]>; | 
| Rafael Espindola | 29e4875 | 2006-08-24 17:19:08 +0000 | [diff] [blame] | 1314 |  | 
| Jim Grosbach | fba7fce | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 1315 | def ADJCALLSTACKDOWN : | 
| Jim Grosbach | a74c7ccd | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 1316 | PseudoInst<(outs), (ins i32imm:$amt, pred:$p), NoItinerary, | 
| Chris Lattner | 2753955 | 2008-10-11 22:08:30 +0000 | [diff] [blame] | 1317 | [(ARMcallseq_start timm:$amt)]>; | 
| Evan Cheng | 3e18e50 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 1318 | } | 
| Rafael Espindola | d0dee77 | 2006-08-21 22:00:32 +0000 | [diff] [blame] | 1319 |  | 
| Johnny Chen | 29a9103 | 2010-02-12 22:53:19 +0000 | [diff] [blame] | 1320 | def NOP : AI<(outs), (ins), MiscFrm, NoItinerary, "nop", "", | 
| Johnny Chen | c7e1470 | 2010-02-10 18:02:25 +0000 | [diff] [blame] | 1321 | [/* For disassembly only; pattern left blank */]>, | 
|  | 1322 | Requires<[IsARM, HasV6T2]> { | 
|  | 1323 | let Inst{27-16} = 0b001100100000; | 
| Jim Grosbach | efc0668 | 2010-10-13 20:30:55 +0000 | [diff] [blame] | 1324 | let Inst{15-8} = 0b11110000; | 
| Johnny Chen | c7e1470 | 2010-02-10 18:02:25 +0000 | [diff] [blame] | 1325 | let Inst{7-0} = 0b00000000; | 
|  | 1326 | } | 
|  | 1327 |  | 
| Johnny Chen | 29a9103 | 2010-02-12 22:53:19 +0000 | [diff] [blame] | 1328 | def YIELD : AI<(outs), (ins), MiscFrm, NoItinerary, "yield", "", | 
|  | 1329 | [/* For disassembly only; pattern left blank */]>, | 
|  | 1330 | Requires<[IsARM, HasV6T2]> { | 
|  | 1331 | let Inst{27-16} = 0b001100100000; | 
| Jim Grosbach | efc0668 | 2010-10-13 20:30:55 +0000 | [diff] [blame] | 1332 | let Inst{15-8} = 0b11110000; | 
| Johnny Chen | 29a9103 | 2010-02-12 22:53:19 +0000 | [diff] [blame] | 1333 | let Inst{7-0} = 0b00000001; | 
|  | 1334 | } | 
|  | 1335 |  | 
|  | 1336 | def WFE : AI<(outs), (ins), MiscFrm, NoItinerary, "wfe", "", | 
|  | 1337 | [/* For disassembly only; pattern left blank */]>, | 
|  | 1338 | Requires<[IsARM, HasV6T2]> { | 
|  | 1339 | let Inst{27-16} = 0b001100100000; | 
| Jim Grosbach | efc0668 | 2010-10-13 20:30:55 +0000 | [diff] [blame] | 1340 | let Inst{15-8} = 0b11110000; | 
| Johnny Chen | 29a9103 | 2010-02-12 22:53:19 +0000 | [diff] [blame] | 1341 | let Inst{7-0} = 0b00000010; | 
|  | 1342 | } | 
|  | 1343 |  | 
|  | 1344 | def WFI : AI<(outs), (ins), MiscFrm, NoItinerary, "wfi", "", | 
|  | 1345 | [/* For disassembly only; pattern left blank */]>, | 
|  | 1346 | Requires<[IsARM, HasV6T2]> { | 
|  | 1347 | let Inst{27-16} = 0b001100100000; | 
| Jim Grosbach | efc0668 | 2010-10-13 20:30:55 +0000 | [diff] [blame] | 1348 | let Inst{15-8} = 0b11110000; | 
| Johnny Chen | 29a9103 | 2010-02-12 22:53:19 +0000 | [diff] [blame] | 1349 | let Inst{7-0} = 0b00000011; | 
|  | 1350 | } | 
|  | 1351 |  | 
| Johnny Chen | 5ddd4ac | 2010-02-22 21:50:40 +0000 | [diff] [blame] | 1352 | def SEL : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm, NoItinerary, "sel", | 
| Jim Grosbach | 41d084f | 2011-07-22 16:59:04 +0000 | [diff] [blame] | 1353 | "\t$dst, $a, $b", []>, Requires<[IsARM, HasV6]> { | 
| Jim Grosbach | efc0668 | 2010-10-13 20:30:55 +0000 | [diff] [blame] | 1354 | bits<4> Rd; | 
|  | 1355 | bits<4> Rn; | 
|  | 1356 | bits<4> Rm; | 
|  | 1357 | let Inst{3-0} = Rm; | 
|  | 1358 | let Inst{15-12} = Rd; | 
|  | 1359 | let Inst{19-16} = Rn; | 
| Johnny Chen | 5ddd4ac | 2010-02-22 21:50:40 +0000 | [diff] [blame] | 1360 | let Inst{27-20} = 0b01101000; | 
|  | 1361 | let Inst{7-4} = 0b1011; | 
| Jim Grosbach | efc0668 | 2010-10-13 20:30:55 +0000 | [diff] [blame] | 1362 | let Inst{11-8} = 0b1111; | 
| Johnny Chen | 5ddd4ac | 2010-02-22 21:50:40 +0000 | [diff] [blame] | 1363 | } | 
|  | 1364 |  | 
| Johnny Chen | 29a9103 | 2010-02-12 22:53:19 +0000 | [diff] [blame] | 1365 | def SEV : AI<(outs), (ins), MiscFrm, NoItinerary, "sev", "", | 
| Jim Grosbach | 163eb27 | 2011-07-22 18:04:10 +0000 | [diff] [blame] | 1366 | []>, Requires<[IsARM, HasV6T2]> { | 
| Johnny Chen | 29a9103 | 2010-02-12 22:53:19 +0000 | [diff] [blame] | 1367 | let Inst{27-16} = 0b001100100000; | 
| Jim Grosbach | efc0668 | 2010-10-13 20:30:55 +0000 | [diff] [blame] | 1368 | let Inst{15-8} = 0b11110000; | 
| Johnny Chen | 29a9103 | 2010-02-12 22:53:19 +0000 | [diff] [blame] | 1369 | let Inst{7-0} = 0b00000100; | 
|  | 1370 | } | 
|  | 1371 |  | 
| Johnny Chen | f40b8e0 | 2010-02-11 18:12:29 +0000 | [diff] [blame] | 1372 | // The i32imm operand $val can be used by a debugger to store more information | 
|  | 1373 | // about the breakpoint. | 
| Jim Grosbach | e255be9 | 2011-07-13 19:24:09 +0000 | [diff] [blame] | 1374 | def BKPT : AI<(outs), (ins imm0_65535:$val), MiscFrm, NoItinerary, | 
|  | 1375 | "bkpt", "\t$val", []>, Requires<[IsARM]> { | 
| Jim Grosbach | efc0668 | 2010-10-13 20:30:55 +0000 | [diff] [blame] | 1376 | bits<16> val; | 
|  | 1377 | let Inst{3-0} = val{3-0}; | 
|  | 1378 | let Inst{19-8} = val{15-4}; | 
| Johnny Chen | f40b8e0 | 2010-02-11 18:12:29 +0000 | [diff] [blame] | 1379 | let Inst{27-20} = 0b00010010; | 
|  | 1380 | let Inst{7-4} = 0b0111; | 
|  | 1381 | } | 
|  | 1382 |  | 
| Jim Grosbach | e658f4f | 2011-07-29 17:36:04 +0000 | [diff] [blame] | 1383 | // Change Processor State | 
|  | 1384 | // FIXME: We should use InstAlias to handle the optional operands. | 
| Bruno Cardoso Lopes | 90d1dfe | 2011-02-14 13:09:44 +0000 | [diff] [blame] | 1385 | class CPS<dag iops, string asm_ops> | 
|  | 1386 | : AXI<(outs), iops, MiscFrm, NoItinerary, !strconcat("cps", asm_ops), | 
| Jim Grosbach | 47859c8 | 2011-07-29 17:33:29 +0000 | [diff] [blame] | 1387 | []>, Requires<[IsARM]> { | 
| Bruno Cardoso Lopes | 90d1dfe | 2011-02-14 13:09:44 +0000 | [diff] [blame] | 1388 | bits<2> imod; | 
|  | 1389 | bits<3> iflags; | 
|  | 1390 | bits<5> mode; | 
|  | 1391 | bit M; | 
|  | 1392 |  | 
| Johnny Chen | cf20cbe | 2010-02-12 18:55:33 +0000 | [diff] [blame] | 1393 | let Inst{31-28} = 0b1111; | 
|  | 1394 | let Inst{27-20} = 0b00010000; | 
| Bruno Cardoso Lopes | 90d1dfe | 2011-02-14 13:09:44 +0000 | [diff] [blame] | 1395 | let Inst{19-18} = imod; | 
|  | 1396 | let Inst{17}    = M; // Enabled if mode is set; | 
|  | 1397 | let Inst{16}    = 0; | 
|  | 1398 | let Inst{8-6}   = iflags; | 
|  | 1399 | let Inst{5}     = 0; | 
|  | 1400 | let Inst{4-0}   = mode; | 
| Johnny Chen | cf20cbe | 2010-02-12 18:55:33 +0000 | [diff] [blame] | 1401 | } | 
|  | 1402 |  | 
| Owen Anderson | 3d2e0e9d | 2011-08-09 23:05:39 +0000 | [diff] [blame] | 1403 | let DecoderMethod = "DecodeCPSInstruction" in { | 
| Bruno Cardoso Lopes | 90d1dfe | 2011-02-14 13:09:44 +0000 | [diff] [blame] | 1404 | let M = 1 in | 
| Jim Grosbach | e537438 | 2011-07-29 20:02:39 +0000 | [diff] [blame] | 1405 | def CPS3p : CPS<(ins imod_op:$imod, iflags_op:$iflags, imm0_31:$mode), | 
| Bruno Cardoso Lopes | 90d1dfe | 2011-02-14 13:09:44 +0000 | [diff] [blame] | 1406 | "$imod\t$iflags, $mode">; | 
|  | 1407 | let mode = 0, M = 0 in | 
|  | 1408 | def CPS2p : CPS<(ins imod_op:$imod, iflags_op:$iflags), "$imod\t$iflags">; | 
|  | 1409 |  | 
|  | 1410 | let imod = 0, iflags = 0, M = 1 in | 
| Jim Grosbach | e537438 | 2011-07-29 20:02:39 +0000 | [diff] [blame] | 1411 | def CPS1p : CPS<(ins imm0_31:$mode), "\t$mode">; | 
| Owen Anderson | 3d2e0e9d | 2011-08-09 23:05:39 +0000 | [diff] [blame] | 1412 | } | 
| Bruno Cardoso Lopes | 90d1dfe | 2011-02-14 13:09:44 +0000 | [diff] [blame] | 1413 |  | 
| Johnny Chen | a07c9c7 | 2010-02-21 04:42:01 +0000 | [diff] [blame] | 1414 | // Preload signals the memory system of possible future data/instruction access. | 
|  | 1415 | // These are for disassembly only. | 
| Evan Cheng | 21acf9f | 2010-11-04 05:19:35 +0000 | [diff] [blame] | 1416 | multiclass APreLoad<bits<1> read, bits<1> data, string opc> { | 
| Johnny Chen | a07c9c7 | 2010-02-21 04:42:01 +0000 | [diff] [blame] | 1417 |  | 
| Evan Cheng | 8740ee3 | 2010-11-03 06:34:55 +0000 | [diff] [blame] | 1418 | def i12 : AXI<(outs), (ins addrmode_imm12:$addr), MiscFrm, IIC_Preload, | 
| Evan Cheng | 6f36042 | 2010-11-03 05:14:24 +0000 | [diff] [blame] | 1419 | !strconcat(opc, "\t$addr"), | 
| Evan Cheng | 21acf9f | 2010-11-04 05:19:35 +0000 | [diff] [blame] | 1420 | [(ARMPreload addrmode_imm12:$addr, (i32 read), (i32 data))]> { | 
| Jim Grosbach | 505607e | 2010-10-28 18:34:10 +0000 | [diff] [blame] | 1421 | bits<4> Rt; | 
|  | 1422 | bits<17> addr; | 
| Johnny Chen | a07c9c7 | 2010-02-21 04:42:01 +0000 | [diff] [blame] | 1423 | let Inst{31-26} = 0b111101; | 
|  | 1424 | let Inst{25} = 0; // 0 for immediate form | 
| Evan Cheng | 21acf9f | 2010-11-04 05:19:35 +0000 | [diff] [blame] | 1425 | let Inst{24} = data; | 
| Jim Grosbach | 505607e | 2010-10-28 18:34:10 +0000 | [diff] [blame] | 1426 | let Inst{23} = addr{12};        // U (add = ('U' == 1)) | 
| Evan Cheng | 21acf9f | 2010-11-04 05:19:35 +0000 | [diff] [blame] | 1427 | let Inst{22} = read; | 
| Johnny Chen | a07c9c7 | 2010-02-21 04:42:01 +0000 | [diff] [blame] | 1428 | let Inst{21-20} = 0b01; | 
| Jim Grosbach | 505607e | 2010-10-28 18:34:10 +0000 | [diff] [blame] | 1429 | let Inst{19-16} = addr{16-13};  // Rn | 
| Evan Cheng | bb8420a | 2011-01-27 23:48:34 +0000 | [diff] [blame] | 1430 | let Inst{15-12} = 0b1111; | 
| Jim Grosbach | 505607e | 2010-10-28 18:34:10 +0000 | [diff] [blame] | 1431 | let Inst{11-0}  = addr{11-0};   // imm12 | 
| Johnny Chen | a07c9c7 | 2010-02-21 04:42:01 +0000 | [diff] [blame] | 1432 | } | 
|  | 1433 |  | 
| Evan Cheng | 8740ee3 | 2010-11-03 06:34:55 +0000 | [diff] [blame] | 1434 | def rs : AXI<(outs), (ins ldst_so_reg:$shift), MiscFrm, IIC_Preload, | 
| Evan Cheng | 6f36042 | 2010-11-03 05:14:24 +0000 | [diff] [blame] | 1435 | !strconcat(opc, "\t$shift"), | 
| Evan Cheng | 21acf9f | 2010-11-04 05:19:35 +0000 | [diff] [blame] | 1436 | [(ARMPreload ldst_so_reg:$shift, (i32 read), (i32 data))]> { | 
| Jim Grosbach | 505607e | 2010-10-28 18:34:10 +0000 | [diff] [blame] | 1437 | bits<17> shift; | 
| Johnny Chen | a07c9c7 | 2010-02-21 04:42:01 +0000 | [diff] [blame] | 1438 | let Inst{31-26} = 0b111101; | 
|  | 1439 | let Inst{25} = 1; // 1 for register form | 
| Evan Cheng | 21acf9f | 2010-11-04 05:19:35 +0000 | [diff] [blame] | 1440 | let Inst{24} = data; | 
| Jim Grosbach | 505607e | 2010-10-28 18:34:10 +0000 | [diff] [blame] | 1441 | let Inst{23} = shift{12};    // U (add = ('U' == 1)) | 
| Evan Cheng | 21acf9f | 2010-11-04 05:19:35 +0000 | [diff] [blame] | 1442 | let Inst{22} = read; | 
| Johnny Chen | a07c9c7 | 2010-02-21 04:42:01 +0000 | [diff] [blame] | 1443 | let Inst{21-20} = 0b01; | 
| Jim Grosbach | 505607e | 2010-10-28 18:34:10 +0000 | [diff] [blame] | 1444 | let Inst{19-16} = shift{16-13}; // Rn | 
| Evan Cheng | bb8420a | 2011-01-27 23:48:34 +0000 | [diff] [blame] | 1445 | let Inst{15-12} = 0b1111; | 
| Jim Grosbach | 505607e | 2010-10-28 18:34:10 +0000 | [diff] [blame] | 1446 | let Inst{11-0}  = shift{11-0}; | 
| Johnny Chen | a07c9c7 | 2010-02-21 04:42:01 +0000 | [diff] [blame] | 1447 | } | 
|  | 1448 | } | 
|  | 1449 |  | 
| Evan Cheng | 21acf9f | 2010-11-04 05:19:35 +0000 | [diff] [blame] | 1450 | defm PLD  : APreLoad<1, 1, "pld">,  Requires<[IsARM]>; | 
|  | 1451 | defm PLDW : APreLoad<0, 1, "pldw">, Requires<[IsARM,HasV7,HasMP]>; | 
|  | 1452 | defm PLI  : APreLoad<1, 0, "pli">,  Requires<[IsARM,HasV7]>; | 
| Johnny Chen | a07c9c7 | 2010-02-21 04:42:01 +0000 | [diff] [blame] | 1453 |  | 
| Jim Grosbach | 9afae0d | 2011-07-22 17:46:13 +0000 | [diff] [blame] | 1454 | def SETEND : AXI<(outs), (ins setend_op:$end), MiscFrm, NoItinerary, | 
| Jim Grosbach | 41d084f | 2011-07-22 16:59:04 +0000 | [diff] [blame] | 1455 | "setend\t$end", []>, Requires<[IsARM]> { | 
| Jim Grosbach | 7e72ec6 | 2010-10-13 21:00:04 +0000 | [diff] [blame] | 1456 | bits<1> end; | 
|  | 1457 | let Inst{31-10} = 0b1111000100000001000000; | 
|  | 1458 | let Inst{9} = end; | 
|  | 1459 | let Inst{8-0} = 0; | 
| Johnny Chen | 52a6ab3 | 2010-02-13 02:51:09 +0000 | [diff] [blame] | 1460 | } | 
|  | 1461 |  | 
| Jim Grosbach | 507ba77 | 2011-07-13 22:59:38 +0000 | [diff] [blame] | 1462 | def DBG : AI<(outs), (ins imm0_15:$opt), MiscFrm, NoItinerary, "dbg", "\t$opt", | 
|  | 1463 | []>, Requires<[IsARM, HasV7]> { | 
| Jim Grosbach | 9874b7d | 2010-10-13 21:32:30 +0000 | [diff] [blame] | 1464 | bits<4> opt; | 
|  | 1465 | let Inst{27-4} = 0b001100100000111100001111; | 
|  | 1466 | let Inst{3-0} = opt; | 
| Johnny Chen | c7e1470 | 2010-02-10 18:02:25 +0000 | [diff] [blame] | 1467 | } | 
|  | 1468 |  | 
| Johnny Chen | 9c13dfb | 2010-02-11 17:14:31 +0000 | [diff] [blame] | 1469 | // A5.4 Permanently UNDEFINED instructions. | 
| Evan Cheng | 2fa5a7e | 2010-05-11 07:26:32 +0000 | [diff] [blame] | 1470 | let isBarrier = 1, isTerminator = 1 in | 
| Jim Grosbach | 696fe9d | 2010-10-22 23:48:29 +0000 | [diff] [blame] | 1471 | def TRAP : AXI<(outs), (ins), MiscFrm, NoItinerary, | 
| Jim Grosbach | 8503054 | 2010-09-23 18:05:37 +0000 | [diff] [blame] | 1472 | "trap", [(trap)]>, | 
| Johnny Chen | 9c13dfb | 2010-02-11 17:14:31 +0000 | [diff] [blame] | 1473 | Requires<[IsARM]> { | 
| Bill Wendling | c01d679 | 2010-11-21 11:05:29 +0000 | [diff] [blame] | 1474 | let Inst = 0xe7ffdefe; | 
| Johnny Chen | 9c13dfb | 2010-02-11 17:14:31 +0000 | [diff] [blame] | 1475 | } | 
|  | 1476 |  | 
| Evan Cheng | aa03cd3 | 2008-11-06 17:48:05 +0000 | [diff] [blame] | 1477 | // Address computation and loads and stores in PIC mode. | 
| Evan Cheng | a7ca624 | 2007-06-19 01:26:51 +0000 | [diff] [blame] | 1478 | let isNotDuplicable = 1 in { | 
| Jim Grosbach | 0c51bb4 | 2010-11-29 23:48:41 +0000 | [diff] [blame] | 1479 | def PICADD  : ARMPseudoInst<(outs GPR:$dst), (ins GPR:$a, pclabel:$cp, pred:$p), | 
| Owen Anderson | 651b230 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1480 | 4, IIC_iALUr, | 
| Jim Grosbach | 0c51bb4 | 2010-11-29 23:48:41 +0000 | [diff] [blame] | 1481 | [(set GPR:$dst, (ARMpic_add GPR:$a, imm:$cp))]>; | 
| Dale Johannesen | 7d55f37 | 2007-05-21 22:14:33 +0000 | [diff] [blame] | 1482 |  | 
| Evan Cheng | 7250120 | 2008-01-07 23:56:57 +0000 | [diff] [blame] | 1483 | let AddedComplexity = 10 in { | 
| Jim Grosbach | cfb6620 | 2010-11-18 01:15:56 +0000 | [diff] [blame] | 1484 | def PICLDR  : ARMPseudoInst<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p), | 
| Owen Anderson | 651b230 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1485 | 4, IIC_iLoad_r, | 
| Jim Grosbach | cfb6620 | 2010-11-18 01:15:56 +0000 | [diff] [blame] | 1486 | [(set GPR:$dst, (load addrmodepc:$addr))]>; | 
| Rafael Espindola | 75269be | 2006-07-16 01:02:57 +0000 | [diff] [blame] | 1487 |  | 
| Jim Grosbach | cfb6620 | 2010-11-18 01:15:56 +0000 | [diff] [blame] | 1488 | def PICLDRH : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p), | 
| Owen Anderson | 651b230 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1489 | 4, IIC_iLoad_bh_r, | 
| Jim Grosbach | cfb6620 | 2010-11-18 01:15:56 +0000 | [diff] [blame] | 1490 | [(set GPR:$Rt, (zextloadi16 addrmodepc:$addr))]>; | 
| Jim Grosbach | 8e7f8df | 2010-11-18 00:46:58 +0000 | [diff] [blame] | 1491 |  | 
| Jim Grosbach | cfb6620 | 2010-11-18 01:15:56 +0000 | [diff] [blame] | 1492 | def PICLDRB : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p), | 
| Owen Anderson | 651b230 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1493 | 4, IIC_iLoad_bh_r, | 
| Jim Grosbach | cfb6620 | 2010-11-18 01:15:56 +0000 | [diff] [blame] | 1494 | [(set GPR:$Rt, (zextloadi8 addrmodepc:$addr))]>; | 
| Dale Johannesen | 7d55f37 | 2007-05-21 22:14:33 +0000 | [diff] [blame] | 1495 |  | 
| Jim Grosbach | cfb6620 | 2010-11-18 01:15:56 +0000 | [diff] [blame] | 1496 | def PICLDRSH : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p), | 
| Owen Anderson | 651b230 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1497 | 4, IIC_iLoad_bh_r, | 
| Jim Grosbach | cfb6620 | 2010-11-18 01:15:56 +0000 | [diff] [blame] | 1498 | [(set GPR:$Rt, (sextloadi16 addrmodepc:$addr))]>; | 
| Dale Johannesen | 7d55f37 | 2007-05-21 22:14:33 +0000 | [diff] [blame] | 1499 |  | 
| Jim Grosbach | cfb6620 | 2010-11-18 01:15:56 +0000 | [diff] [blame] | 1500 | def PICLDRSB : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p), | 
| Owen Anderson | 651b230 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1501 | 4, IIC_iLoad_bh_r, | 
| Jim Grosbach | cfb6620 | 2010-11-18 01:15:56 +0000 | [diff] [blame] | 1502 | [(set GPR:$Rt, (sextloadi8 addrmodepc:$addr))]>; | 
| Dale Johannesen | 7d55f37 | 2007-05-21 22:14:33 +0000 | [diff] [blame] | 1503 | } | 
| Chris Lattner | f4d55ec | 2008-01-06 05:55:01 +0000 | [diff] [blame] | 1504 | let AddedComplexity = 10 in { | 
| Jim Grosbach | d6e5c9f | 2010-11-19 21:14:02 +0000 | [diff] [blame] | 1505 | def PICSTR  : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p), | 
| Owen Anderson | 651b230 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1506 | 4, IIC_iStore_r, [(store GPR:$src, addrmodepc:$addr)]>; | 
| Dale Johannesen | 7d55f37 | 2007-05-21 22:14:33 +0000 | [diff] [blame] | 1507 |  | 
| Jim Grosbach | d6e5c9f | 2010-11-19 21:14:02 +0000 | [diff] [blame] | 1508 | def PICSTRH : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p), | 
| Owen Anderson | 651b230 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1509 | 4, IIC_iStore_bh_r, [(truncstorei16 GPR:$src, | 
| Eric Christopher | cc385c0 | 2011-01-15 00:25:09 +0000 | [diff] [blame] | 1510 | addrmodepc:$addr)]>; | 
| Dale Johannesen | 7d55f37 | 2007-05-21 22:14:33 +0000 | [diff] [blame] | 1511 |  | 
| Jim Grosbach | d6e5c9f | 2010-11-19 21:14:02 +0000 | [diff] [blame] | 1512 | def PICSTRB : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p), | 
| Owen Anderson | 651b230 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1513 | 4, IIC_iStore_bh_r, [(truncstorei8 GPR:$src, addrmodepc:$addr)]>; | 
| Dale Johannesen | 7d55f37 | 2007-05-21 22:14:33 +0000 | [diff] [blame] | 1514 | } | 
| Evan Cheng | aa03cd3 | 2008-11-06 17:48:05 +0000 | [diff] [blame] | 1515 | } // isNotDuplicable = 1 | 
| Dale Johannesen | 7d55f37 | 2007-05-21 22:14:33 +0000 | [diff] [blame] | 1516 |  | 
| Evan Cheng | 6a42ec3 | 2009-06-23 05:25:29 +0000 | [diff] [blame] | 1517 |  | 
|  | 1518 | // LEApcrel - Load a pc-relative address into a register without offending the | 
|  | 1519 | // assembler. | 
| Bill Wendling | ce3d6ca | 2010-11-30 00:08:20 +0000 | [diff] [blame] | 1520 | let neverHasSideEffects = 1, isReMaterializable = 1 in | 
| Jim Grosbach | dc35e06 | 2010-12-01 19:47:31 +0000 | [diff] [blame] | 1521 | // The 'adr' mnemonic encodes differently if the label is before or after | 
| Jim Grosbach | ce2bd8d | 2010-12-02 00:28:45 +0000 | [diff] [blame] | 1522 | // the instruction. The {24-21} opcode bits are set by the fixup, as we don't | 
|  | 1523 | // know until then which form of the instruction will be used. | 
| Johnny Chen | 8bbc128 | 2011-03-24 20:42:48 +0000 | [diff] [blame] | 1524 | def ADR : AI1<{0,?,?,0}, (outs GPR:$Rd), (ins adrlabel:$label), | 
| Jim Grosbach | 8b3184e5 | 2011-07-28 16:33:54 +0000 | [diff] [blame] | 1525 | MiscFrm, IIC_iALUi, "adr", "\t$Rd, $label", []> { | 
| Jim Grosbach | 56f4717 | 2010-11-17 23:33:14 +0000 | [diff] [blame] | 1526 | bits<4> Rd; | 
| Jim Grosbach | dc35e06 | 2010-12-01 19:47:31 +0000 | [diff] [blame] | 1527 | bits<12> label; | 
| Jim Grosbach | 56f4717 | 2010-11-17 23:33:14 +0000 | [diff] [blame] | 1528 | let Inst{27-25} = 0b001; | 
|  | 1529 | let Inst{20} = 0; | 
|  | 1530 | let Inst{19-16} = 0b1111; | 
|  | 1531 | let Inst{15-12} = Rd; | 
| Jim Grosbach | dc35e06 | 2010-12-01 19:47:31 +0000 | [diff] [blame] | 1532 | let Inst{11-0} = label; | 
| Evan Cheng | 2cff076 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 1533 | } | 
| Jim Grosbach | ce2bd8d | 2010-12-02 00:28:45 +0000 | [diff] [blame] | 1534 | def LEApcrel : ARMPseudoInst<(outs GPR:$Rd), (ins i32imm:$label, pred:$p), | 
| Owen Anderson | 651b230 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1535 | 4, IIC_iALUi, []>; | 
| Jim Grosbach | dc35e06 | 2010-12-01 19:47:31 +0000 | [diff] [blame] | 1536 |  | 
|  | 1537 | def LEApcrelJT : ARMPseudoInst<(outs GPR:$Rd), | 
|  | 1538 | (ins i32imm:$label, nohash_imm:$id, pred:$p), | 
| Owen Anderson | 651b230 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1539 | 4, IIC_iALUi, []>; | 
| Evan Cheng | 6a42ec3 | 2009-06-23 05:25:29 +0000 | [diff] [blame] | 1540 |  | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1541 | //===----------------------------------------------------------------------===// | 
|  | 1542 | //  Control Flow Instructions. | 
|  | 1543 | // | 
| Rafael Espindola | d55c0a4 | 2006-10-02 19:30:56 +0000 | [diff] [blame] | 1544 |  | 
| Anton Korobeynikov | bf16a17 | 2010-03-06 19:39:36 +0000 | [diff] [blame] | 1545 | let isReturn = 1, isTerminator = 1, isBarrier = 1 in { | 
|  | 1546 | // ARMV4T and above | 
| Jim Grosbach | fba7fce | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 1547 | def BX_RET : AI<(outs), (ins), BrMiscFrm, IIC_Br, | 
| Anton Korobeynikov | bf16a17 | 2010-03-06 19:39:36 +0000 | [diff] [blame] | 1548 | "bx", "\tlr", [(ARMretflag)]>, | 
|  | 1549 | Requires<[IsARM, HasV4T]> { | 
| Jim Grosbach | 2a4d99a | 2010-10-13 21:48:54 +0000 | [diff] [blame] | 1550 | let Inst{27-0}  = 0b0001001011111111111100011110; | 
| Anton Korobeynikov | bf16a17 | 2010-03-06 19:39:36 +0000 | [diff] [blame] | 1551 | } | 
|  | 1552 |  | 
|  | 1553 | // ARMV4 only | 
| Jim Grosbach | 696fe9d | 2010-10-22 23:48:29 +0000 | [diff] [blame] | 1554 | def MOVPCLR : AI<(outs), (ins), BrMiscFrm, IIC_Br, | 
| Anton Korobeynikov | bf16a17 | 2010-03-06 19:39:36 +0000 | [diff] [blame] | 1555 | "mov", "\tpc, lr", [(ARMretflag)]>, | 
|  | 1556 | Requires<[IsARM, NoV4T]> { | 
| Jim Grosbach | 2a4d99a | 2010-10-13 21:48:54 +0000 | [diff] [blame] | 1557 | let Inst{27-0} = 0b0001101000001111000000001110; | 
| Anton Korobeynikov | bf16a17 | 2010-03-06 19:39:36 +0000 | [diff] [blame] | 1558 | } | 
| Evan Cheng | 7848cfc | 2008-09-17 07:53:38 +0000 | [diff] [blame] | 1559 | } | 
| Rafael Espindola | 53f78be | 2006-09-29 21:20:16 +0000 | [diff] [blame] | 1560 |  | 
| Bob Wilson | e4b80c9 | 2009-10-28 00:37:03 +0000 | [diff] [blame] | 1561 | // Indirect branches | 
|  | 1562 | let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in { | 
| Anton Korobeynikov | bf16a17 | 2010-03-06 19:39:36 +0000 | [diff] [blame] | 1563 | // ARMV4T and above | 
| Jim Grosbach | 027bd47 | 2010-11-30 00:24:05 +0000 | [diff] [blame] | 1564 | def BX : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "bx\t$dst", | 
| Anton Korobeynikov | bf16a17 | 2010-03-06 19:39:36 +0000 | [diff] [blame] | 1565 | [(brind GPR:$dst)]>, | 
|  | 1566 | Requires<[IsARM, HasV4T]> { | 
| Jim Grosbach | 5476a27 | 2010-10-11 18:51:51 +0000 | [diff] [blame] | 1567 | bits<4> dst; | 
| Jim Grosbach | 2a4d99a | 2010-10-13 21:48:54 +0000 | [diff] [blame] | 1568 | let Inst{31-4} = 0b1110000100101111111111110001; | 
| Jim Grosbach | 6ae3fba | 2010-10-29 19:28:17 +0000 | [diff] [blame] | 1569 | let Inst{3-0}  = dst; | 
| Bob Wilson | e4b80c9 | 2009-10-28 00:37:03 +0000 | [diff] [blame] | 1570 | } | 
| Anton Korobeynikov | bf16a17 | 2010-03-06 19:39:36 +0000 | [diff] [blame] | 1571 |  | 
| Jim Grosbach | 801d3ad | 2011-07-13 20:21:31 +0000 | [diff] [blame] | 1572 | def BX_pred : AI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, | 
|  | 1573 | "bx", "\t$dst", [/* pattern left blank */]>, | 
| Johnny Chen | a0c9c75 | 2011-05-22 17:51:04 +0000 | [diff] [blame] | 1574 | Requires<[IsARM, HasV4T]> { | 
|  | 1575 | bits<4> dst; | 
|  | 1576 | let Inst{27-4} = 0b000100101111111111110001; | 
|  | 1577 | let Inst{3-0}  = dst; | 
|  | 1578 | } | 
| Bob Wilson | e4b80c9 | 2009-10-28 00:37:03 +0000 | [diff] [blame] | 1579 | } | 
|  | 1580 |  | 
| Evan Cheng | 9a133f6 | 2010-11-29 22:43:27 +0000 | [diff] [blame] | 1581 | // All calls clobber the non-callee saved registers. SP is marked as | 
|  | 1582 | // a use to prevent stack-pointer assignments that appear immediately | 
|  | 1583 | // before calls from potentially appearing dead. | 
| David Goodwin | b369ee4 | 2009-08-12 18:31:53 +0000 | [diff] [blame] | 1584 | let isCall = 1, | 
| Evan Cheng | 9a133f6 | 2010-11-29 22:43:27 +0000 | [diff] [blame] | 1585 | // On non-Darwin platforms R9 is callee-saved. | 
| Jim Grosbach | 965fe99 | 2011-03-12 00:51:00 +0000 | [diff] [blame] | 1586 | // FIXME:  Do we really need a non-predicated version? If so, it should | 
|  | 1587 | // at least be a pseudo instruction expanding to the predicated version | 
|  | 1588 | // at MC lowering time. | 
| Jakob Stoklund Olesen | f8be385 | 2011-05-03 22:31:24 +0000 | [diff] [blame] | 1589 | Defs = [R0,  R1,  R2,  R3,  R12, LR, QQQQ0, QQQQ2, QQQQ3, CPSR, FPSCR], | 
| Evan Cheng | 9a133f6 | 2010-11-29 22:43:27 +0000 | [diff] [blame] | 1590 | Uses = [SP] in { | 
| Jason W Kim | d2e2f56 | 2011-02-04 19:47:15 +0000 | [diff] [blame] | 1591 | def BL  : ABXI<0b1011, (outs), (ins bl_target:$func, variable_ops), | 
| Jim Grosbach | f49540c | 2010-10-06 21:36:43 +0000 | [diff] [blame] | 1592 | IIC_Br, "bl\t$func", | 
| Evan Cheng | 175bd14 | 2009-07-29 21:26:42 +0000 | [diff] [blame] | 1593 | [(ARMcall tglobaladdr:$func)]>, | 
| Johnny Chen | 4f36aff | 2009-10-27 20:45:15 +0000 | [diff] [blame] | 1594 | Requires<[IsARM, IsNotDarwin]> { | 
|  | 1595 | let Inst{31-28} = 0b1110; | 
| Jim Grosbach | c33f28b | 2010-11-11 20:05:40 +0000 | [diff] [blame] | 1596 | bits<24> func; | 
|  | 1597 | let Inst{23-0} = func; | 
| Johnny Chen | 4f36aff | 2009-10-27 20:45:15 +0000 | [diff] [blame] | 1598 | } | 
| Evan Cheng | c3c949b4 | 2007-06-19 21:05:09 +0000 | [diff] [blame] | 1599 |  | 
| Jason W Kim | d2e2f56 | 2011-02-04 19:47:15 +0000 | [diff] [blame] | 1600 | def BL_pred : ABI<0b1011, (outs), (ins bl_target:$func, variable_ops), | 
| Jim Grosbach | f49540c | 2010-10-06 21:36:43 +0000 | [diff] [blame] | 1601 | IIC_Br, "bl", "\t$func", | 
| Evan Cheng | 175bd14 | 2009-07-29 21:26:42 +0000 | [diff] [blame] | 1602 | [(ARMcall_pred tglobaladdr:$func)]>, | 
| Jim Grosbach | c33f28b | 2010-11-11 20:05:40 +0000 | [diff] [blame] | 1603 | Requires<[IsARM, IsNotDarwin]> { | 
|  | 1604 | bits<24> func; | 
|  | 1605 | let Inst{23-0} = func; | 
|  | 1606 | } | 
| Evan Cheng | c3c949b4 | 2007-06-19 21:05:09 +0000 | [diff] [blame] | 1607 |  | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1608 | // ARMv5T and above | 
| Evan Cheng | aa03cd3 | 2008-11-06 17:48:05 +0000 | [diff] [blame] | 1609 | def BLX : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm, | 
| Evan Cheng | 13edef5 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1610 | IIC_Br, "blx\t$func", | 
| Evan Cheng | 175bd14 | 2009-07-29 21:26:42 +0000 | [diff] [blame] | 1611 | [(ARMcall GPR:$func)]>, | 
|  | 1612 | Requires<[IsARM, HasV5T, IsNotDarwin]> { | 
| Jim Grosbach | 5476a27 | 2010-10-11 18:51:51 +0000 | [diff] [blame] | 1613 | bits<4> func; | 
| Jim Grosbach | 2aeb8b9 | 2010-11-19 00:27:09 +0000 | [diff] [blame] | 1614 | let Inst{31-4} = 0b1110000100101111111111110011; | 
| Bob Wilson | ec84568 | 2011-03-03 01:41:01 +0000 | [diff] [blame] | 1615 | let Inst{3-0}  = func; | 
|  | 1616 | } | 
|  | 1617 |  | 
|  | 1618 | def BLX_pred : AI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm, | 
|  | 1619 | IIC_Br, "blx", "\t$func", | 
|  | 1620 | [(ARMcall_pred GPR:$func)]>, | 
|  | 1621 | Requires<[IsARM, HasV5T, IsNotDarwin]> { | 
|  | 1622 | bits<4> func; | 
|  | 1623 | let Inst{27-4} = 0b000100101111111111110011; | 
|  | 1624 | let Inst{3-0}  = func; | 
| Evan Cheng | 7848cfc | 2008-09-17 07:53:38 +0000 | [diff] [blame] | 1625 | } | 
|  | 1626 |  | 
| Evan Cheng | bd9ba42 | 2009-07-14 01:49:27 +0000 | [diff] [blame] | 1627 | // ARMv4T | 
| Bob Wilson | 70aa8d0 | 2010-02-16 17:24:15 +0000 | [diff] [blame] | 1628 | // Note: Restrict $func to the tGPR regclass to prevent it being in LR. | 
| Jim Grosbach | cd5e30f | 2010-11-30 18:30:19 +0000 | [diff] [blame] | 1629 | def BX_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops), | 
| Owen Anderson | 651b230 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1630 | 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>, | 
| Jim Grosbach | cd5e30f | 2010-11-30 18:30:19 +0000 | [diff] [blame] | 1631 | Requires<[IsARM, HasV4T, IsNotDarwin]>; | 
| Anton Korobeynikov | bf16a17 | 2010-03-06 19:39:36 +0000 | [diff] [blame] | 1632 |  | 
|  | 1633 | // ARMv4 | 
| Jim Grosbach | cd5e30f | 2010-11-30 18:30:19 +0000 | [diff] [blame] | 1634 | def BMOVPCRX_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops), | 
| Owen Anderson | 651b230 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1635 | 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>, | 
| Jim Grosbach | cd5e30f | 2010-11-30 18:30:19 +0000 | [diff] [blame] | 1636 | Requires<[IsARM, NoV4T, IsNotDarwin]>; | 
| Bob Wilson | 4582530 | 2009-06-22 21:01:46 +0000 | [diff] [blame] | 1637 | } | 
|  | 1638 |  | 
| David Goodwin | b369ee4 | 2009-08-12 18:31:53 +0000 | [diff] [blame] | 1639 | let isCall = 1, | 
| Evan Cheng | 9a133f6 | 2010-11-29 22:43:27 +0000 | [diff] [blame] | 1640 | // On Darwin R9 is call-clobbered. | 
|  | 1641 | // R7 is marked as a use to prevent frame-pointer assignments from being | 
|  | 1642 | // moved above / below calls. | 
| Jakob Stoklund Olesen | f8be385 | 2011-05-03 22:31:24 +0000 | [diff] [blame] | 1643 | Defs = [R0,  R1,  R2,  R3,  R9,  R12, LR, QQQQ0, QQQQ2, QQQQ3, CPSR, FPSCR], | 
| Evan Cheng | 9a133f6 | 2010-11-29 22:43:27 +0000 | [diff] [blame] | 1644 | Uses = [R7, SP] in { | 
| Jim Grosbach | 2dfe8e3 | 2011-07-08 18:15:12 +0000 | [diff] [blame] | 1645 | def BLr9  : ARMPseudoExpand<(outs), (ins bl_target:$func, variable_ops), | 
| Owen Anderson | 651b230 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1646 | 4, IIC_Br, | 
| Jim Grosbach | 2dfe8e3 | 2011-07-08 18:15:12 +0000 | [diff] [blame] | 1647 | [(ARMcall tglobaladdr:$func)], (BL bl_target:$func)>, | 
|  | 1648 | Requires<[IsARM, IsDarwin]>; | 
| Bob Wilson | 4582530 | 2009-06-22 21:01:46 +0000 | [diff] [blame] | 1649 |  | 
| Jim Grosbach | 2dfe8e3 | 2011-07-08 18:15:12 +0000 | [diff] [blame] | 1650 | def BLr9_pred : ARMPseudoExpand<(outs), | 
|  | 1651 | (ins bl_target:$func, pred:$p, variable_ops), | 
| Owen Anderson | 651b230 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1652 | 4, IIC_Br, | 
| Jim Grosbach | 2dfe8e3 | 2011-07-08 18:15:12 +0000 | [diff] [blame] | 1653 | [(ARMcall_pred tglobaladdr:$func)], | 
|  | 1654 | (BL_pred bl_target:$func, pred:$p)>, | 
| Jim Grosbach | 3f2096e | 2011-03-12 00:45:26 +0000 | [diff] [blame] | 1655 | Requires<[IsARM, IsDarwin]>; | 
| Bob Wilson | 4582530 | 2009-06-22 21:01:46 +0000 | [diff] [blame] | 1656 |  | 
|  | 1657 | // ARMv5T and above | 
| Jim Grosbach | 2dfe8e3 | 2011-07-08 18:15:12 +0000 | [diff] [blame] | 1658 | def BLXr9 : ARMPseudoExpand<(outs), (ins GPR:$func, variable_ops), | 
| Owen Anderson | 651b230 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1659 | 4, IIC_Br, | 
| Jim Grosbach | 2dfe8e3 | 2011-07-08 18:15:12 +0000 | [diff] [blame] | 1660 | [(ARMcall GPR:$func)], | 
|  | 1661 | (BLX GPR:$func)>, | 
|  | 1662 | Requires<[IsARM, HasV5T, IsDarwin]>; | 
| Bob Wilson | 4582530 | 2009-06-22 21:01:46 +0000 | [diff] [blame] | 1663 |  | 
| Jim Grosbach | 2dfe8e3 | 2011-07-08 18:15:12 +0000 | [diff] [blame] | 1664 | def BLXr9_pred: ARMPseudoExpand<(outs), (ins GPR:$func, pred:$p,variable_ops), | 
| Owen Anderson | 651b230 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1665 | 4, IIC_Br, | 
| Jim Grosbach | 2dfe8e3 | 2011-07-08 18:15:12 +0000 | [diff] [blame] | 1666 | [(ARMcall_pred GPR:$func)], | 
|  | 1667 | (BLX_pred GPR:$func, pred:$p)>, | 
| Jim Grosbach | 3f2096e | 2011-03-12 00:45:26 +0000 | [diff] [blame] | 1668 | Requires<[IsARM, HasV5T, IsDarwin]>; | 
| Bob Wilson | ec84568 | 2011-03-03 01:41:01 +0000 | [diff] [blame] | 1669 |  | 
| Evan Cheng | bd9ba42 | 2009-07-14 01:49:27 +0000 | [diff] [blame] | 1670 | // ARMv4T | 
| Bob Wilson | 70aa8d0 | 2010-02-16 17:24:15 +0000 | [diff] [blame] | 1671 | // Note: Restrict $func to the tGPR regclass to prevent it being in LR. | 
| Jim Grosbach | cd5e30f | 2010-11-30 18:30:19 +0000 | [diff] [blame] | 1672 | def BXr9_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops), | 
| Owen Anderson | 651b230 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1673 | 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>, | 
| Jim Grosbach | cd5e30f | 2010-11-30 18:30:19 +0000 | [diff] [blame] | 1674 | Requires<[IsARM, HasV4T, IsDarwin]>; | 
| Anton Korobeynikov | bf16a17 | 2010-03-06 19:39:36 +0000 | [diff] [blame] | 1675 |  | 
|  | 1676 | // ARMv4 | 
| Jim Grosbach | cd5e30f | 2010-11-30 18:30:19 +0000 | [diff] [blame] | 1677 | def BMOVPCRXr9_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops), | 
| Owen Anderson | 651b230 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1678 | 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>, | 
| Jim Grosbach | cd5e30f | 2010-11-30 18:30:19 +0000 | [diff] [blame] | 1679 | Requires<[IsARM, NoV4T, IsDarwin]>; | 
| Rafael Espindola | bf3a17c | 2006-07-18 17:00:30 +0000 | [diff] [blame] | 1680 | } | 
| Rafael Espindola | b15597b | 2006-05-18 21:45:49 +0000 | [diff] [blame] | 1681 |  | 
| David Goodwin | b369ee4 | 2009-08-12 18:31:53 +0000 | [diff] [blame] | 1682 | let isBranch = 1, isTerminator = 1 in { | 
| Jim Grosbach | 95dee40 | 2011-07-08 17:40:42 +0000 | [diff] [blame] | 1683 | // FIXME: should be able to write a pattern for ARMBrcond, but can't use | 
|  | 1684 | // a two-value operand where a dag node expects two operands. :( | 
|  | 1685 | def Bcc : ABI<0b1010, (outs), (ins br_target:$target), | 
|  | 1686 | IIC_Br, "b", "\t$target", | 
|  | 1687 | [/*(ARMbrcond bb:$target, imm:$cc, CCR:$ccr)*/]> { | 
|  | 1688 | bits<24> target; | 
|  | 1689 | let Inst{23-0} = target; | 
| Owen Anderson | e0152a7 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1690 | let DecoderMethod = "DecodeBranchImmInstruction"; | 
| Jim Grosbach | 95dee40 | 2011-07-08 17:40:42 +0000 | [diff] [blame] | 1691 | } | 
|  | 1692 |  | 
| Evan Cheng | 01a4227 | 2007-05-16 07:45:54 +0000 | [diff] [blame] | 1693 | let isBarrier = 1 in { | 
| Jim Grosbach | 95dee40 | 2011-07-08 17:40:42 +0000 | [diff] [blame] | 1694 | // B is "predicable" since it's just a Bcc with an 'always' condition. | 
| Evan Cheng | dcd6cdf | 2007-05-16 20:50:01 +0000 | [diff] [blame] | 1695 | let isPredicable = 1 in | 
| Jim Grosbach | b7c6e8f | 2011-03-11 23:25:21 +0000 | [diff] [blame] | 1696 | // FIXME: We shouldn't need this pseudo at all. Just using Bcc directly | 
|  | 1697 | // should be sufficient. | 
| Jim Grosbach | 95dee40 | 2011-07-08 17:40:42 +0000 | [diff] [blame] | 1698 | // FIXME: Is B really a Barrier? That doesn't seem right. | 
| Owen Anderson | 651b230 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1699 | def B : ARMPseudoExpand<(outs), (ins br_target:$target), 4, IIC_Br, | 
| Jim Grosbach | 95dee40 | 2011-07-08 17:40:42 +0000 | [diff] [blame] | 1700 | [(br bb:$target)], (Bcc br_target:$target, (ops 14, zero_reg))>; | 
| Evan Cheng | 0f7cbe8 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 1701 |  | 
| Jim Grosbach | 150b1ad | 2010-11-29 18:37:44 +0000 | [diff] [blame] | 1702 | let isNotDuplicable = 1, isIndirectBranch = 1 in { | 
|  | 1703 | def BR_JTr : ARMPseudoInst<(outs), | 
| Jim Grosbach | 0591656 | 2010-11-29 18:53:24 +0000 | [diff] [blame] | 1704 | (ins GPR:$target, i32imm:$jt, i32imm:$id), | 
| Owen Anderson | 651b230 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1705 | 0, IIC_Br, | 
| Jim Grosbach | 0c51bb4 | 2010-11-29 23:48:41 +0000 | [diff] [blame] | 1706 | [(ARMbrjt GPR:$target, tjumptable:$jt, imm:$id)]>; | 
| Jim Grosbach | 150b1ad | 2010-11-29 18:37:44 +0000 | [diff] [blame] | 1707 | // FIXME: This shouldn't use the generic "addrmode2," but rather be split | 
|  | 1708 | // into i12 and rs suffixed versions. | 
|  | 1709 | def BR_JTm : ARMPseudoInst<(outs), | 
| Jim Grosbach | 0591656 | 2010-11-29 18:53:24 +0000 | [diff] [blame] | 1710 | (ins addrmode2:$target, i32imm:$jt, i32imm:$id), | 
| Owen Anderson | 651b230 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1711 | 0, IIC_Br, | 
| Chris Lattner | cc5dce8 | 2010-11-02 23:40:41 +0000 | [diff] [blame] | 1712 | [(ARMbrjt (i32 (load addrmode2:$target)), tjumptable:$jt, | 
| Jim Grosbach | 0c51bb4 | 2010-11-29 23:48:41 +0000 | [diff] [blame] | 1713 | imm:$id)]>; | 
| Jim Grosbach | e040a46 | 2010-11-21 01:26:01 +0000 | [diff] [blame] | 1714 | def BR_JTadd : ARMPseudoInst<(outs), | 
| Jim Grosbach | 0591656 | 2010-11-29 18:53:24 +0000 | [diff] [blame] | 1715 | (ins GPR:$target, GPR:$idx, i32imm:$jt, i32imm:$id), | 
| Owen Anderson | 651b230 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1716 | 0, IIC_Br, | 
| Jim Grosbach | 08c562b | 2010-11-17 21:05:55 +0000 | [diff] [blame] | 1717 | [(ARMbrjt (add GPR:$target, GPR:$idx), tjumptable:$jt, | 
| Jim Grosbach | 0c51bb4 | 2010-11-29 23:48:41 +0000 | [diff] [blame] | 1718 | imm:$id)]>; | 
| Chris Lattner | cc5dce8 | 2010-11-02 23:40:41 +0000 | [diff] [blame] | 1719 | } // isNotDuplicable = 1, isIndirectBranch = 1 | 
| Evan Cheng | 7095cd2 | 2008-11-07 09:06:08 +0000 | [diff] [blame] | 1720 | } // isBarrier = 1 | 
| Evan Cheng | 01a4227 | 2007-05-16 07:45:54 +0000 | [diff] [blame] | 1721 |  | 
| Rafael Espindola | 8b7bd82 | 2006-08-01 18:53:10 +0000 | [diff] [blame] | 1722 | } | 
| Rafael Espindola | 75269be | 2006-07-16 01:02:57 +0000 | [diff] [blame] | 1723 |  | 
| Jim Grosbach | a03ab0e | 2011-07-28 21:57:55 +0000 | [diff] [blame] | 1724 | // BLX (immediate) | 
| Johnny Chen | 13baa0e | 2011-03-31 17:53:50 +0000 | [diff] [blame] | 1725 | def BLXi : AXI<(outs), (ins br_target:$target), BrMiscFrm, NoItinerary, | 
| Jim Grosbach | a03ab0e | 2011-07-28 21:57:55 +0000 | [diff] [blame] | 1726 | "blx\t$target", []>, | 
| Johnny Chen | 13baa0e | 2011-03-31 17:53:50 +0000 | [diff] [blame] | 1727 | Requires<[IsARM, HasV5T]> { | 
|  | 1728 | let Inst{31-25} = 0b1111101; | 
|  | 1729 | bits<25> target; | 
|  | 1730 | let Inst{23-0} = target{24-1}; | 
|  | 1731 | let Inst{24} = target{0}; | 
|  | 1732 | } | 
|  | 1733 |  | 
| Jim Grosbach | e2f9840 | 2011-07-13 20:25:01 +0000 | [diff] [blame] | 1734 | // Branch and Exchange Jazelle | 
| Johnny Chen | 52a6ab3 | 2010-02-13 02:51:09 +0000 | [diff] [blame] | 1735 | def BXJ : ABI<0b0001, (outs), (ins GPR:$func), NoItinerary, "bxj", "\t$func", | 
| Jim Grosbach | e2f9840 | 2011-07-13 20:25:01 +0000 | [diff] [blame] | 1736 | [/* pattern left blank */]> { | 
|  | 1737 | bits<4> func; | 
| Johnny Chen | 52a6ab3 | 2010-02-13 02:51:09 +0000 | [diff] [blame] | 1738 | let Inst{23-20} = 0b0010; | 
| Jim Grosbach | e2f9840 | 2011-07-13 20:25:01 +0000 | [diff] [blame] | 1739 | let Inst{19-8} = 0xfff; | 
| Johnny Chen | 52a6ab3 | 2010-02-13 02:51:09 +0000 | [diff] [blame] | 1740 | let Inst{7-4} = 0b0010; | 
| Jim Grosbach | e2f9840 | 2011-07-13 20:25:01 +0000 | [diff] [blame] | 1741 | let Inst{3-0} = func; | 
| Johnny Chen | 52a6ab3 | 2010-02-13 02:51:09 +0000 | [diff] [blame] | 1742 | } | 
|  | 1743 |  | 
| Jim Grosbach | 7ddc1d7 | 2011-07-08 18:26:27 +0000 | [diff] [blame] | 1744 | // Tail calls. | 
|  | 1745 |  | 
| Jim Grosbach | 7ddc1d7 | 2011-07-08 18:26:27 +0000 | [diff] [blame] | 1746 | let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in { | 
|  | 1747 | // Darwin versions. | 
|  | 1748 | let Defs = [R0, R1, R2, R3, R9, R12, QQQQ0, QQQQ2, QQQQ3, PC], | 
|  | 1749 | Uses = [SP] in { | 
|  | 1750 | def TCRETURNdi : PseudoInst<(outs), (ins i32imm:$dst, variable_ops), | 
|  | 1751 | IIC_Br, []>, Requires<[IsDarwin]>; | 
|  | 1752 |  | 
|  | 1753 | def TCRETURNri : PseudoInst<(outs), (ins tcGPR:$dst, variable_ops), | 
|  | 1754 | IIC_Br, []>, Requires<[IsDarwin]>; | 
|  | 1755 |  | 
| Jim Grosbach | dbfb29d | 2011-07-08 18:50:22 +0000 | [diff] [blame] | 1756 | def TAILJMPd : ARMPseudoExpand<(outs), (ins br_target:$dst, variable_ops), | 
| Owen Anderson | 651b230 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1757 | 4, IIC_Br, [], | 
| Jim Grosbach | dbfb29d | 2011-07-08 18:50:22 +0000 | [diff] [blame] | 1758 | (Bcc br_target:$dst, (ops 14, zero_reg))>, | 
|  | 1759 | Requires<[IsARM, IsDarwin]>; | 
| Jim Grosbach | 7ddc1d7 | 2011-07-08 18:26:27 +0000 | [diff] [blame] | 1760 |  | 
| Jim Grosbach | dbfb29d | 2011-07-08 18:50:22 +0000 | [diff] [blame] | 1761 | def TAILJMPr : ARMPseudoExpand<(outs), (ins tcGPR:$dst, variable_ops), | 
| Owen Anderson | 651b230 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1762 | 4, IIC_Br, [], | 
| Jim Grosbach | dbfb29d | 2011-07-08 18:50:22 +0000 | [diff] [blame] | 1763 | (BX GPR:$dst)>, | 
|  | 1764 | Requires<[IsARM, IsDarwin]>; | 
| Jim Grosbach | 7ddc1d7 | 2011-07-08 18:26:27 +0000 | [diff] [blame] | 1765 |  | 
| Jim Grosbach | 7ddc1d7 | 2011-07-08 18:26:27 +0000 | [diff] [blame] | 1766 | } | 
|  | 1767 |  | 
|  | 1768 | // Non-Darwin versions (the difference is R9). | 
|  | 1769 | let Defs = [R0, R1, R2, R3, R12, QQQQ0, QQQQ2, QQQQ3, PC], | 
|  | 1770 | Uses = [SP] in { | 
|  | 1771 | def TCRETURNdiND : PseudoInst<(outs), (ins i32imm:$dst, variable_ops), | 
|  | 1772 | IIC_Br, []>, Requires<[IsNotDarwin]>; | 
|  | 1773 |  | 
|  | 1774 | def TCRETURNriND : PseudoInst<(outs), (ins tcGPR:$dst, variable_ops), | 
|  | 1775 | IIC_Br, []>, Requires<[IsNotDarwin]>; | 
|  | 1776 |  | 
| Jim Grosbach | dbfb29d | 2011-07-08 18:50:22 +0000 | [diff] [blame] | 1777 | def TAILJMPdND : ARMPseudoExpand<(outs), (ins brtarget:$dst, variable_ops), | 
| Owen Anderson | 651b230 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1778 | 4, IIC_Br, [], | 
| Jim Grosbach | dbfb29d | 2011-07-08 18:50:22 +0000 | [diff] [blame] | 1779 | (Bcc br_target:$dst, (ops 14, zero_reg))>, | 
|  | 1780 | Requires<[IsARM, IsNotDarwin]>; | 
| Jim Grosbach | 7ddc1d7 | 2011-07-08 18:26:27 +0000 | [diff] [blame] | 1781 |  | 
| Jim Grosbach | dbfb29d | 2011-07-08 18:50:22 +0000 | [diff] [blame] | 1782 | def TAILJMPrND : ARMPseudoExpand<(outs), (ins tcGPR:$dst, variable_ops), | 
| Owen Anderson | 651b230 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1783 | 4, IIC_Br, [], | 
| Jim Grosbach | dbfb29d | 2011-07-08 18:50:22 +0000 | [diff] [blame] | 1784 | (BX GPR:$dst)>, | 
|  | 1785 | Requires<[IsARM, IsNotDarwin]>; | 
| Jim Grosbach | 7ddc1d7 | 2011-07-08 18:26:27 +0000 | [diff] [blame] | 1786 | } | 
|  | 1787 | } | 
|  | 1788 |  | 
|  | 1789 |  | 
|  | 1790 |  | 
|  | 1791 |  | 
|  | 1792 |  | 
| Johnny Chen | 4c444bf | 2010-02-16 21:59:54 +0000 | [diff] [blame] | 1793 | // Secure Monitor Call is a system instruction -- for disassembly only | 
| Jim Grosbach | d1f8bde | 2011-07-22 18:13:31 +0000 | [diff] [blame] | 1794 | def SMC : ABI<0b0001, (outs), (ins imm0_15:$opt), NoItinerary, "smc", "\t$opt", | 
|  | 1795 | []> { | 
| Jim Grosbach | 0708e74 | 2010-10-13 22:38:23 +0000 | [diff] [blame] | 1796 | bits<4> opt; | 
|  | 1797 | let Inst{23-4} = 0b01100000000000000111; | 
|  | 1798 | let Inst{3-0} = opt; | 
| Johnny Chen | 4c444bf | 2010-02-16 21:59:54 +0000 | [diff] [blame] | 1799 | } | 
|  | 1800 |  | 
| Jim Grosbach | f163784 | 2011-07-26 16:24:27 +0000 | [diff] [blame] | 1801 | // Supervisor Call (Software Interrupt) | 
| Evan Cheng | 9a133f6 | 2010-11-29 22:43:27 +0000 | [diff] [blame] | 1802 | let isCall = 1, Uses = [SP] in { | 
| Jim Grosbach | f163784 | 2011-07-26 16:24:27 +0000 | [diff] [blame] | 1803 | def SVC : ABI<0b1111, (outs), (ins imm24b:$svc), IIC_Br, "svc", "\t$svc", []> { | 
| Jim Grosbach | 0708e74 | 2010-10-13 22:38:23 +0000 | [diff] [blame] | 1804 | bits<24> svc; | 
|  | 1805 | let Inst{23-0} = svc; | 
|  | 1806 | } | 
| Johnny Chen | c7e1470 | 2010-02-10 18:02:25 +0000 | [diff] [blame] | 1807 | } | 
|  | 1808 |  | 
| Jim Grosbach | 20d3812 | 2011-07-29 17:51:39 +0000 | [diff] [blame] | 1809 | // Store Return State | 
| Jim Grosbach | 51726e2 | 2011-07-29 20:26:09 +0000 | [diff] [blame] | 1810 | class SRSI<bit wb, string asm> | 
|  | 1811 | : XI<(outs), (ins imm0_31:$mode), AddrModeNone, 4, IndexModeNone, BrFrm, | 
|  | 1812 | NoItinerary, asm, "", []> { | 
|  | 1813 | bits<5> mode; | 
| Johnny Chen | 46c39d4 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 1814 | let Inst{31-28} = 0b1111; | 
| Jim Grosbach | 51726e2 | 2011-07-29 20:26:09 +0000 | [diff] [blame] | 1815 | let Inst{27-25} = 0b100; | 
|  | 1816 | let Inst{22} = 1; | 
|  | 1817 | let Inst{21} = wb; | 
|  | 1818 | let Inst{20} = 0; | 
|  | 1819 | let Inst{19-16} = 0b1101;  // SP | 
|  | 1820 | let Inst{15-5} = 0b00000101000; | 
|  | 1821 | let Inst{4-0} = mode; | 
| Johnny Chen | 46c39d4 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 1822 | } | 
|  | 1823 |  | 
| Jim Grosbach | 51726e2 | 2011-07-29 20:26:09 +0000 | [diff] [blame] | 1824 | def SRSDA : SRSI<0, "srsda\tsp, $mode"> { | 
|  | 1825 | let Inst{24-23} = 0; | 
| Johnny Chen | 46c39d4 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 1826 | } | 
| Jim Grosbach | 51726e2 | 2011-07-29 20:26:09 +0000 | [diff] [blame] | 1827 | def SRSDA_UPD : SRSI<1, "srsda\tsp!, $mode"> { | 
|  | 1828 | let Inst{24-23} = 0; | 
|  | 1829 | } | 
|  | 1830 | def SRSDB : SRSI<0, "srsdb\tsp, $mode"> { | 
|  | 1831 | let Inst{24-23} = 0b10; | 
|  | 1832 | } | 
|  | 1833 | def SRSDB_UPD : SRSI<1, "srsdb\tsp!, $mode"> { | 
|  | 1834 | let Inst{24-23} = 0b10; | 
|  | 1835 | } | 
|  | 1836 | def SRSIA : SRSI<0, "srsia\tsp, $mode"> { | 
|  | 1837 | let Inst{24-23} = 0b01; | 
|  | 1838 | } | 
|  | 1839 | def SRSIA_UPD : SRSI<1, "srsia\tsp!, $mode"> { | 
|  | 1840 | let Inst{24-23} = 0b01; | 
|  | 1841 | } | 
|  | 1842 | def SRSIB : SRSI<0, "srsib\tsp, $mode"> { | 
|  | 1843 | let Inst{24-23} = 0b11; | 
|  | 1844 | } | 
|  | 1845 | def SRSIB_UPD : SRSI<1, "srsib\tsp!, $mode"> { | 
|  | 1846 | let Inst{24-23} = 0b11; | 
|  | 1847 | } | 
| Jim Grosbach | c4dc52c | 2011-07-29 18:47:24 +0000 | [diff] [blame] | 1848 |  | 
| Jim Grosbach | 20d3812 | 2011-07-29 17:51:39 +0000 | [diff] [blame] | 1849 | // Return From Exception | 
| Jim Grosbach | c4dc52c | 2011-07-29 18:47:24 +0000 | [diff] [blame] | 1850 | class RFEI<bit wb, string asm> | 
|  | 1851 | : XI<(outs), (ins GPR:$Rn), AddrModeNone, 4, IndexModeNone, BrFrm, | 
|  | 1852 | NoItinerary, asm, "", []> { | 
|  | 1853 | bits<4> Rn; | 
| Johnny Chen | 5454e06 | 2010-02-17 21:39:10 +0000 | [diff] [blame] | 1854 | let Inst{31-28} = 0b1111; | 
| Jim Grosbach | c4dc52c | 2011-07-29 18:47:24 +0000 | [diff] [blame] | 1855 | let Inst{27-25} = 0b100; | 
|  | 1856 | let Inst{22} = 0; | 
|  | 1857 | let Inst{21} = wb; | 
|  | 1858 | let Inst{20} = 1; | 
|  | 1859 | let Inst{19-16} = Rn; | 
|  | 1860 | let Inst{15-0} = 0xa00; | 
| Johnny Chen | 5454e06 | 2010-02-17 21:39:10 +0000 | [diff] [blame] | 1861 | } | 
|  | 1862 |  | 
| Jim Grosbach | c4dc52c | 2011-07-29 18:47:24 +0000 | [diff] [blame] | 1863 | def RFEDA : RFEI<0, "rfeda\t$Rn"> { | 
|  | 1864 | let Inst{24-23} = 0; | 
|  | 1865 | } | 
|  | 1866 | def RFEDA_UPD : RFEI<1, "rfeda\t$Rn!"> { | 
|  | 1867 | let Inst{24-23} = 0; | 
|  | 1868 | } | 
|  | 1869 | def RFEDB : RFEI<0, "rfedb\t$Rn"> { | 
|  | 1870 | let Inst{24-23} = 0b10; | 
|  | 1871 | } | 
|  | 1872 | def RFEDB_UPD : RFEI<1, "rfedb\t$Rn!"> { | 
|  | 1873 | let Inst{24-23} = 0b10; | 
|  | 1874 | } | 
|  | 1875 | def RFEIA : RFEI<0, "rfeia\t$Rn"> { | 
|  | 1876 | let Inst{24-23} = 0b01; | 
|  | 1877 | } | 
|  | 1878 | def RFEIA_UPD : RFEI<1, "rfeia\t$Rn!"> { | 
|  | 1879 | let Inst{24-23} = 0b01; | 
|  | 1880 | } | 
|  | 1881 | def RFEIB : RFEI<0, "rfeib\t$Rn"> { | 
|  | 1882 | let Inst{24-23} = 0b11; | 
|  | 1883 | } | 
|  | 1884 | def RFEIB_UPD : RFEI<1, "rfeib\t$Rn!"> { | 
|  | 1885 | let Inst{24-23} = 0b11; | 
| Johnny Chen | 5454e06 | 2010-02-17 21:39:10 +0000 | [diff] [blame] | 1886 | } | 
|  | 1887 |  | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1888 | //===----------------------------------------------------------------------===// | 
|  | 1889 | //  Load / store Instructions. | 
|  | 1890 | // | 
| Rafael Espindola | 677ee83 | 2006-10-16 17:17:22 +0000 | [diff] [blame] | 1891 |  | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1892 | // Load | 
| Jim Grosbach | 1e4d9a1 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 1893 |  | 
|  | 1894 |  | 
| Evan Cheng | ff31073 | 2010-10-28 06:47:08 +0000 | [diff] [blame] | 1895 | defm LDR  : AI_ldr1<0, "ldr", IIC_iLoad_r, IIC_iLoad_si, | 
| Jim Grosbach | 5a7c715 | 2010-10-27 00:19:44 +0000 | [diff] [blame] | 1896 | UnOpFrag<(load node:$Src)>>; | 
| Evan Cheng | ff31073 | 2010-10-28 06:47:08 +0000 | [diff] [blame] | 1897 | defm LDRB : AI_ldr1<1, "ldrb", IIC_iLoad_bh_r, IIC_iLoad_bh_si, | 
| Jim Grosbach | 5a7c715 | 2010-10-27 00:19:44 +0000 | [diff] [blame] | 1898 | UnOpFrag<(zextloadi8 node:$Src)>>; | 
| Evan Cheng | ff31073 | 2010-10-28 06:47:08 +0000 | [diff] [blame] | 1899 | defm STR  : AI_str1<0, "str", IIC_iStore_r, IIC_iStore_si, | 
| Jim Grosbach | 338de3e | 2010-10-27 23:12:14 +0000 | [diff] [blame] | 1900 | BinOpFrag<(store node:$LHS, node:$RHS)>>; | 
| Evan Cheng | ff31073 | 2010-10-28 06:47:08 +0000 | [diff] [blame] | 1901 | defm STRB : AI_str1<1, "strb", IIC_iStore_bh_r, IIC_iStore_bh_si, | 
| Jim Grosbach | 338de3e | 2010-10-27 23:12:14 +0000 | [diff] [blame] | 1902 | BinOpFrag<(truncstorei8 node:$LHS, node:$RHS)>>; | 
| Rafael Espindola | 677ee83 | 2006-10-16 17:17:22 +0000 | [diff] [blame] | 1903 |  | 
| Evan Cheng | ee2763f | 2007-03-19 07:20:03 +0000 | [diff] [blame] | 1904 | // Special LDR for loads from non-pc-relative constpools. | 
| Evan Cheng | dd7f566 | 2010-05-19 06:07:03 +0000 | [diff] [blame] | 1905 | let canFoldAsLoad = 1, mayLoad = 1, neverHasSideEffects = 1, | 
| Jim Grosbach | d359571 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 1906 | isReMaterializable = 1, isCodeGenOnly = 1 in | 
| Jim Grosbach | 4a22eba | 2010-11-19 21:07:51 +0000 | [diff] [blame] | 1907 | def LDRcp : AI2ldst<0b010, 1, 0, (outs GPR:$Rt), (ins addrmode_imm12:$addr), | 
| Jim Grosbach | 2f79074 | 2010-11-13 00:35:48 +0000 | [diff] [blame] | 1908 | AddrMode_i12, LdFrm, IIC_iLoad_r, "ldr", "\t$Rt, $addr", | 
|  | 1909 | []> { | 
| Jim Grosbach | 1e4d9a1 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 1910 | bits<4> Rt; | 
|  | 1911 | bits<17> addr; | 
|  | 1912 | let Inst{23}    = addr{12};     // U (add = ('U' == 1)) | 
|  | 1913 | let Inst{19-16} = 0b1111; | 
|  | 1914 | let Inst{15-12} = Rt; | 
|  | 1915 | let Inst{11-0}  = addr{11-0};   // imm12 | 
|  | 1916 | } | 
| Evan Cheng | ee2763f | 2007-03-19 07:20:03 +0000 | [diff] [blame] | 1917 |  | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1918 | // Loads with zero extension | 
| Jim Grosbach | 76aed40 | 2010-11-19 18:16:46 +0000 | [diff] [blame] | 1919 | def LDRH  : AI3ld<0b1011, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm, | 
| Jim Grosbach | 8839775 | 2010-11-17 18:11:11 +0000 | [diff] [blame] | 1920 | IIC_iLoad_bh_r, "ldrh", "\t$Rt, $addr", | 
|  | 1921 | [(set GPR:$Rt, (zextloadi16 addrmode3:$addr))]>; | 
| Rafael Espindola | 677ee83 | 2006-10-16 17:17:22 +0000 | [diff] [blame] | 1922 |  | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1923 | // Loads with sign extension | 
| Jim Grosbach | 76aed40 | 2010-11-19 18:16:46 +0000 | [diff] [blame] | 1924 | def LDRSH : AI3ld<0b1111, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm, | 
| Jim Grosbach | 8839775 | 2010-11-17 18:11:11 +0000 | [diff] [blame] | 1925 | IIC_iLoad_bh_r, "ldrsh", "\t$Rt, $addr", | 
|  | 1926 | [(set GPR:$Rt, (sextloadi16 addrmode3:$addr))]>; | 
| Rafael Espindola | ffdc24b | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 1927 |  | 
| Jim Grosbach | 76aed40 | 2010-11-19 18:16:46 +0000 | [diff] [blame] | 1928 | def LDRSB : AI3ld<0b1101, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm, | 
| Jim Grosbach | 8839775 | 2010-11-17 18:11:11 +0000 | [diff] [blame] | 1929 | IIC_iLoad_bh_r, "ldrsb", "\t$Rt, $addr", | 
|  | 1930 | [(set GPR:$Rt, (sextloadi8 addrmode3:$addr))]>; | 
| Rafael Espindola | b43efe8 | 2006-10-23 20:34:27 +0000 | [diff] [blame] | 1931 |  | 
| Jim Grosbach | a5dcd98 | 2011-04-08 18:47:05 +0000 | [diff] [blame] | 1932 | let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in { | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1933 | // Load doubleword | 
| Jim Grosbach | 76aed40 | 2010-11-19 18:16:46 +0000 | [diff] [blame] | 1934 | def LDRD : AI3ld<0b1101, 0, (outs GPR:$Rd, GPR:$dst2), | 
|  | 1935 | (ins addrmode3:$addr), LdMiscFrm, | 
| Jim Grosbach | 360c369 | 2011-04-01 20:26:57 +0000 | [diff] [blame] | 1936 | IIC_iLoad_d_r, "ldrd", "\t$Rd, $dst2, $addr", | 
| Misha Brukman | 209baa5 | 2009-08-27 14:14:21 +0000 | [diff] [blame] | 1937 | []>, Requires<[IsARM, HasV5TE]>; | 
| Jim Grosbach | 003c6e7 | 2010-11-19 19:41:26 +0000 | [diff] [blame] | 1938 | } | 
| Rafael Espindola | b43efe8 | 2006-10-23 20:34:27 +0000 | [diff] [blame] | 1939 |  | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1940 | // Indexed loads | 
| Jim Grosbach | 1aa5863 | 2010-11-13 01:28:30 +0000 | [diff] [blame] | 1941 | multiclass AI2_ldridx<bit isByte, string opc, InstrItinClass itin> { | 
| Jim Grosbach | 69fd90e | 2010-11-13 01:07:20 +0000 | [diff] [blame] | 1942 | def _PRE  : AI2ldstidx<1, isByte, 1, (outs GPR:$Rt, GPR:$Rn_wb), | 
|  | 1943 | (ins addrmode2:$addr), IndexModePre, LdFrm, itin, | 
| Jim Grosbach | 38b469e | 2010-11-15 20:47:07 +0000 | [diff] [blame] | 1944 | opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> { | 
|  | 1945 | // {17-14}  Rn | 
| Owen Anderson | 2aedba6 | 2011-07-26 20:54:26 +0000 | [diff] [blame] | 1946 | // {13}     reg vs. imm | 
| Jim Grosbach | 38b469e | 2010-11-15 20:47:07 +0000 | [diff] [blame] | 1947 | // {12}     isAdd | 
|  | 1948 | // {11-0}   imm12/Rm | 
|  | 1949 | bits<18> addr; | 
|  | 1950 | let Inst{25} = addr{13}; | 
|  | 1951 | let Inst{23} = addr{12}; | 
|  | 1952 | let Inst{19-16} = addr{17-14}; | 
|  | 1953 | let Inst{11-0} = addr{11-0}; | 
| Owen Anderson | e0152a7 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1954 | let DecoderMethod = "DecodeAddrMode2IdxInstruction"; | 
| Jim Grosbach | eab1c0d | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 1955 | let AsmMatchConverter = "cvtLdWriteBackRegAddrMode2"; | 
| Jim Grosbach | 38b469e | 2010-11-15 20:47:07 +0000 | [diff] [blame] | 1956 | } | 
| Owen Anderson | 2aedba6 | 2011-07-26 20:54:26 +0000 | [diff] [blame] | 1957 |  | 
|  | 1958 | def _POST_REG : AI2ldstidx<1, isByte, 0, (outs GPR:$Rt, GPR:$Rn_wb), | 
| Jim Grosbach | cd17c12 | 2011-08-04 23:01:30 +0000 | [diff] [blame] | 1959 | (ins addr_offset_none:$addr, am2offset_reg:$offset), | 
| Owen Anderson | 2aedba6 | 2011-07-26 20:54:26 +0000 | [diff] [blame] | 1960 | IndexModePost, LdFrm, itin, | 
| Jim Grosbach | cd17c12 | 2011-08-04 23:01:30 +0000 | [diff] [blame] | 1961 | opc, "\t$Rt, $addr, $offset", | 
|  | 1962 | "$addr.base = $Rn_wb", []> { | 
| Owen Anderson | 2aedba6 | 2011-07-26 20:54:26 +0000 | [diff] [blame] | 1963 | // {12}     isAdd | 
|  | 1964 | // {11-0}   imm12/Rm | 
|  | 1965 | bits<14> offset; | 
| Jim Grosbach | cd17c12 | 2011-08-04 23:01:30 +0000 | [diff] [blame] | 1966 | bits<4> addr; | 
| Owen Anderson | 2aedba6 | 2011-07-26 20:54:26 +0000 | [diff] [blame] | 1967 | let Inst{25} = 1; | 
|  | 1968 | let Inst{23} = offset{12}; | 
| Jim Grosbach | cd17c12 | 2011-08-04 23:01:30 +0000 | [diff] [blame] | 1969 | let Inst{19-16} = addr; | 
| Owen Anderson | 2aedba6 | 2011-07-26 20:54:26 +0000 | [diff] [blame] | 1970 | let Inst{11-0} = offset{11-0}; | 
| Owen Anderson | e0152a7 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1971 |  | 
|  | 1972 | let DecoderMethod = "DecodeAddrMode2IdxInstruction"; | 
| Owen Anderson | 2aedba6 | 2011-07-26 20:54:26 +0000 | [diff] [blame] | 1973 | } | 
|  | 1974 |  | 
|  | 1975 | def _POST_IMM : AI2ldstidx<1, isByte, 0, (outs GPR:$Rt, GPR:$Rn_wb), | 
| Jim Grosbach | cd17c12 | 2011-08-04 23:01:30 +0000 | [diff] [blame] | 1976 | (ins addr_offset_none:$addr, am2offset_imm:$offset), | 
| Bruno Cardoso Lopes | c2452a6 | 2011-03-31 15:54:36 +0000 | [diff] [blame] | 1977 | IndexModePost, LdFrm, itin, | 
| Jim Grosbach | cd17c12 | 2011-08-04 23:01:30 +0000 | [diff] [blame] | 1978 | opc, "\t$Rt, $addr, $offset", | 
|  | 1979 | "$addr.base = $Rn_wb", []> { | 
| Jim Grosbach | 38b469e | 2010-11-15 20:47:07 +0000 | [diff] [blame] | 1980 | // {12}     isAdd | 
|  | 1981 | // {11-0}   imm12/Rm | 
| Bruno Cardoso Lopes | c2452a6 | 2011-03-31 15:54:36 +0000 | [diff] [blame] | 1982 | bits<14> offset; | 
| Jim Grosbach | cd17c12 | 2011-08-04 23:01:30 +0000 | [diff] [blame] | 1983 | bits<4> addr; | 
| Owen Anderson | 2aedba6 | 2011-07-26 20:54:26 +0000 | [diff] [blame] | 1984 | let Inst{25} = 0; | 
| Bruno Cardoso Lopes | c2452a6 | 2011-03-31 15:54:36 +0000 | [diff] [blame] | 1985 | let Inst{23} = offset{12}; | 
| Jim Grosbach | cd17c12 | 2011-08-04 23:01:30 +0000 | [diff] [blame] | 1986 | let Inst{19-16} = addr; | 
| Bruno Cardoso Lopes | c2452a6 | 2011-03-31 15:54:36 +0000 | [diff] [blame] | 1987 | let Inst{11-0} = offset{11-0}; | 
| Owen Anderson | e0152a7 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1988 |  | 
|  | 1989 | let DecoderMethod = "DecodeAddrMode2IdxInstruction"; | 
| Jim Grosbach | 38b469e | 2010-11-15 20:47:07 +0000 | [diff] [blame] | 1990 | } | 
| Owen Anderson | e0152a7 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1991 |  | 
| Jim Grosbach | 2f79074 | 2010-11-13 00:35:48 +0000 | [diff] [blame] | 1992 | } | 
| Rafael Espindola | b15597b | 2006-05-18 21:45:49 +0000 | [diff] [blame] | 1993 |  | 
| Jim Grosbach | 003c6e7 | 2010-11-19 19:41:26 +0000 | [diff] [blame] | 1994 | let mayLoad = 1, neverHasSideEffects = 1 in { | 
| Jim Grosbach | 1aa5863 | 2010-11-13 01:28:30 +0000 | [diff] [blame] | 1995 | defm LDR  : AI2_ldridx<0, "ldr", IIC_iLoad_ru>; | 
|  | 1996 | defm LDRB : AI2_ldridx<1, "ldrb", IIC_iLoad_bh_ru>; | 
| Jim Grosbach | 003c6e7 | 2010-11-19 19:41:26 +0000 | [diff] [blame] | 1997 | } | 
| Rafael Espindola | 1bbe581 | 2006-12-12 00:37:38 +0000 | [diff] [blame] | 1998 |  | 
| Jim Grosbach | 003c6e7 | 2010-11-19 19:41:26 +0000 | [diff] [blame] | 1999 | multiclass AI3_ldridx<bits<4> op, bit op20, string opc, InstrItinClass itin> { | 
| Owen Anderson | b0e6899 | 2011-07-28 17:18:57 +0000 | [diff] [blame] | 2000 | def _PRE  : AI3ldstidx<op, op20, 1, 1, (outs GPR:$Rt, GPR:$Rn_wb), | 
| Jim Grosbach | 003c6e7 | 2010-11-19 19:41:26 +0000 | [diff] [blame] | 2001 | (ins addrmode3:$addr), IndexModePre, | 
|  | 2002 | LdMiscFrm, itin, | 
|  | 2003 | opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> { | 
|  | 2004 | bits<14> addr; | 
|  | 2005 | let Inst{23}    = addr{8};      // U bit | 
|  | 2006 | let Inst{22}    = addr{13};     // 1 == imm8, 0 == Rm | 
|  | 2007 | let Inst{19-16} = addr{12-9};   // Rn | 
|  | 2008 | let Inst{11-8}  = addr{7-4};    // imm7_4/zero | 
|  | 2009 | let Inst{3-0}   = addr{3-0};    // imm3_0/Rm | 
| Jim Grosbach | cd4dd25 | 2011-08-10 22:42:16 +0000 | [diff] [blame] | 2010 | let AsmMatchConverter = "cvtLdWriteBackRegAddrMode3"; | 
| Jim Grosbach | 003c6e7 | 2010-11-19 19:41:26 +0000 | [diff] [blame] | 2011 | } | 
| Owen Anderson | b0e6899 | 2011-07-28 17:18:57 +0000 | [diff] [blame] | 2012 | def _POST : AI3ldstidx<op, op20, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb), | 
| Jim Grosbach | cd4dd25 | 2011-08-10 22:42:16 +0000 | [diff] [blame] | 2013 | (ins addr_offset_none:$addr, am3offset:$offset), | 
|  | 2014 | IndexModePost, LdMiscFrm, itin, | 
|  | 2015 | opc, "\t$Rt, $addr, $offset", "$addr.base = $Rn_wb", | 
|  | 2016 | []> { | 
| Jim Grosbach | 2aff392 | 2010-11-19 23:14:43 +0000 | [diff] [blame] | 2017 | bits<10> offset; | 
| Jim Grosbach | cd4dd25 | 2011-08-10 22:42:16 +0000 | [diff] [blame] | 2018 | bits<4> addr; | 
| Jim Grosbach | 2aff392 | 2010-11-19 23:14:43 +0000 | [diff] [blame] | 2019 | let Inst{23}    = offset{8};      // U bit | 
|  | 2020 | let Inst{22}    = offset{9};      // 1 == imm8, 0 == Rm | 
| Jim Grosbach | cd4dd25 | 2011-08-10 22:42:16 +0000 | [diff] [blame] | 2021 | let Inst{19-16} = addr; | 
| Jim Grosbach | 2aff392 | 2010-11-19 23:14:43 +0000 | [diff] [blame] | 2022 | let Inst{11-8}  = offset{7-4};    // imm7_4/zero | 
|  | 2023 | let Inst{3-0}   = offset{3-0};    // imm3_0/Rm | 
| Jim Grosbach | 003c6e7 | 2010-11-19 19:41:26 +0000 | [diff] [blame] | 2024 | } | 
|  | 2025 | } | 
| Rafael Espindola | 4443c7d | 2006-09-08 16:59:47 +0000 | [diff] [blame] | 2026 |  | 
| Jim Grosbach | 003c6e7 | 2010-11-19 19:41:26 +0000 | [diff] [blame] | 2027 | let mayLoad = 1, neverHasSideEffects = 1 in { | 
|  | 2028 | defm LDRH  : AI3_ldridx<0b1011, 1, "ldrh", IIC_iLoad_bh_ru>; | 
|  | 2029 | defm LDRSH : AI3_ldridx<0b1111, 1, "ldrsh", IIC_iLoad_bh_ru>; | 
|  | 2030 | defm LDRSB : AI3_ldridx<0b1101, 1, "ldrsb", IIC_iLoad_bh_ru>; | 
| Jim Grosbach | a5dcd98 | 2011-04-08 18:47:05 +0000 | [diff] [blame] | 2031 | let hasExtraDefRegAllocReq = 1 in { | 
| Owen Anderson | b0e6899 | 2011-07-28 17:18:57 +0000 | [diff] [blame] | 2032 | def LDRD_PRE : AI3ldstidx<0b1101, 0, 1, 1, (outs GPR:$Rt, GPR:$Rt2, GPR:$Rn_wb), | 
| Jim Grosbach | d9dce56 | 2011-04-05 18:40:13 +0000 | [diff] [blame] | 2033 | (ins addrmode3:$addr), IndexModePre, | 
|  | 2034 | LdMiscFrm, IIC_iLoad_d_ru, | 
|  | 2035 | "ldrd", "\t$Rt, $Rt2, $addr!", | 
|  | 2036 | "$addr.base = $Rn_wb", []> { | 
|  | 2037 | bits<14> addr; | 
|  | 2038 | let Inst{23}    = addr{8};      // U bit | 
|  | 2039 | let Inst{22}    = addr{13};     // 1 == imm8, 0 == Rm | 
|  | 2040 | let Inst{19-16} = addr{12-9};   // Rn | 
|  | 2041 | let Inst{11-8}  = addr{7-4};    // imm7_4/zero | 
|  | 2042 | let Inst{3-0}   = addr{3-0};    // imm3_0/Rm | 
| Owen Anderson | 301f793 | 2011-07-28 17:53:25 +0000 | [diff] [blame] | 2043 | let DecoderMethod = "DecodeAddrMode3Instruction"; | 
| Jim Grosbach | 5b96b80 | 2011-08-10 20:29:19 +0000 | [diff] [blame] | 2044 | let AsmMatchConverter = "cvtLdrdPre"; | 
| Jim Grosbach | d9dce56 | 2011-04-05 18:40:13 +0000 | [diff] [blame] | 2045 | } | 
| Owen Anderson | b0e6899 | 2011-07-28 17:18:57 +0000 | [diff] [blame] | 2046 | def LDRD_POST: AI3ldstidx<0b1101, 0, 1, 0, (outs GPR:$Rt, GPR:$Rt2, GPR:$Rn_wb), | 
| Jim Grosbach | 5b96b80 | 2011-08-10 20:29:19 +0000 | [diff] [blame] | 2047 | (ins addr_offset_none:$addr, am3offset:$offset), | 
|  | 2048 | IndexModePost, LdMiscFrm, IIC_iLoad_d_ru, | 
|  | 2049 | "ldrd", "\t$Rt, $Rt2, $addr, $offset", | 
|  | 2050 | "$addr.base = $Rn_wb", []> { | 
| Jim Grosbach | d9dce56 | 2011-04-05 18:40:13 +0000 | [diff] [blame] | 2051 | bits<10> offset; | 
| Jim Grosbach | 5b96b80 | 2011-08-10 20:29:19 +0000 | [diff] [blame] | 2052 | bits<4> addr; | 
| Jim Grosbach | d9dce56 | 2011-04-05 18:40:13 +0000 | [diff] [blame] | 2053 | let Inst{23}    = offset{8};      // U bit | 
|  | 2054 | let Inst{22}    = offset{9};      // 1 == imm8, 0 == Rm | 
| Jim Grosbach | 5b96b80 | 2011-08-10 20:29:19 +0000 | [diff] [blame] | 2055 | let Inst{19-16} = addr; | 
| Jim Grosbach | d9dce56 | 2011-04-05 18:40:13 +0000 | [diff] [blame] | 2056 | let Inst{11-8}  = offset{7-4};    // imm7_4/zero | 
|  | 2057 | let Inst{3-0}   = offset{3-0};    // imm3_0/Rm | 
| Owen Anderson | 301f793 | 2011-07-28 17:53:25 +0000 | [diff] [blame] | 2058 | let DecoderMethod = "DecodeAddrMode3Instruction"; | 
| Jim Grosbach | 5b96b80 | 2011-08-10 20:29:19 +0000 | [diff] [blame] | 2059 | //  let AsmMatchConverter = "cvtLdrdPost"; | 
| Jim Grosbach | d9dce56 | 2011-04-05 18:40:13 +0000 | [diff] [blame] | 2060 | } | 
| Jim Grosbach | a5dcd98 | 2011-04-08 18:47:05 +0000 | [diff] [blame] | 2061 | } // hasExtraDefRegAllocReq = 1 | 
| Jim Grosbach | 003c6e7 | 2010-11-19 19:41:26 +0000 | [diff] [blame] | 2062 | } // mayLoad = 1, neverHasSideEffects = 1 | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2063 |  | 
| Johnny Chen | 74c9045 | 2010-02-18 03:27:42 +0000 | [diff] [blame] | 2064 | // LDRT, LDRBT, LDRSBT, LDRHT, LDRSHT are for disassembly only. | 
| Jim Grosbach | 003c6e7 | 2010-11-19 19:41:26 +0000 | [diff] [blame] | 2065 | let mayLoad = 1, neverHasSideEffects = 1 in { | 
| Owen Anderson | e0152a7 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2066 | def LDRTr : AI2ldstidx<1, 0, 0, (outs GPR:$Rt, GPR:$base_wb), | 
|  | 2067 | (ins ldst_so_reg:$addr), IndexModePost, LdFrm, IIC_iLoad_ru, | 
| Bruno Cardoso Lopes | ab83050 | 2011-03-31 23:26:08 +0000 | [diff] [blame] | 2068 | "ldrt", "\t$Rt, $addr", "$addr.base = $base_wb", []> { | 
|  | 2069 | // {17-14}  Rn | 
|  | 2070 | // {13}     1 == Rm, 0 == imm12 | 
|  | 2071 | // {12}     isAdd | 
|  | 2072 | // {11-0}   imm12/Rm | 
|  | 2073 | bits<18> addr; | 
| Owen Anderson | e0152a7 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2074 | let Inst{25} = 1; | 
|  | 2075 | let Inst{23} = addr{12}; | 
|  | 2076 | let Inst{21} = 1; // overwrite | 
|  | 2077 | let Inst{19-16} = addr{17-14}; | 
|  | 2078 | let Inst{11-5} = addr{11-5}; | 
|  | 2079 | let Inst{4} = 0; | 
|  | 2080 | let Inst{3-0} = addr{3-0}; | 
|  | 2081 | let AsmMatchConverter = "cvtLdWriteBackRegAddrMode2"; | 
|  | 2082 | let DecoderMethod = "DecodeAddrMode2IdxInstruction"; | 
|  | 2083 | } | 
|  | 2084 | def LDRTi : AI2ldstidx<1, 0, 0, (outs GPR:$Rt, GPR:$base_wb), | 
|  | 2085 | (ins addrmode_imm12:$addr), IndexModePost, LdFrm, IIC_iLoad_ru, | 
|  | 2086 | "ldrt", "\t$Rt, $addr", "$addr.base = $base_wb", []> { | 
|  | 2087 | // {17-14}  Rn | 
|  | 2088 | // {13}     1 == Rm, 0 == imm12 | 
|  | 2089 | // {12}     isAdd | 
|  | 2090 | // {11-0}   imm12/Rm | 
|  | 2091 | bits<18> addr; | 
|  | 2092 | let Inst{25} = 0; | 
| Bruno Cardoso Lopes | ab83050 | 2011-03-31 23:26:08 +0000 | [diff] [blame] | 2093 | let Inst{23} = addr{12}; | 
| Johnny Chen | af88c0a | 2010-02-11 20:31:08 +0000 | [diff] [blame] | 2094 | let Inst{21} = 1; // overwrite | 
| Bruno Cardoso Lopes | ab83050 | 2011-03-31 23:26:08 +0000 | [diff] [blame] | 2095 | let Inst{19-16} = addr{17-14}; | 
|  | 2096 | let Inst{11-0} = addr{11-0}; | 
| Jim Grosbach | eab1c0d | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 2097 | let AsmMatchConverter = "cvtLdWriteBackRegAddrMode2"; | 
| Owen Anderson | e0152a7 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2098 | let DecoderMethod = "DecodeAddrMode2IdxInstruction"; | 
| Johnny Chen | af88c0a | 2010-02-11 20:31:08 +0000 | [diff] [blame] | 2099 | } | 
| Jim Grosbach | cab35c0 | 2011-08-08 23:28:47 +0000 | [diff] [blame] | 2100 |  | 
|  | 2101 | def LDRBT_POST_REG : AI2ldstidx<1, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb), | 
|  | 2102 | (ins addr_offset_none:$addr, am2offset_reg:$offset), | 
|  | 2103 | IndexModePost, LdFrm, IIC_iLoad_bh_ru, | 
|  | 2104 | "ldrbt", "\t$Rt, $addr, $offset", | 
|  | 2105 | "$addr.base = $Rn_wb", []> { | 
| Bruno Cardoso Lopes | ab83050 | 2011-03-31 23:26:08 +0000 | [diff] [blame] | 2106 | // {12}     isAdd | 
|  | 2107 | // {11-0}   imm12/Rm | 
| Jim Grosbach | cab35c0 | 2011-08-08 23:28:47 +0000 | [diff] [blame] | 2108 | bits<14> offset; | 
|  | 2109 | bits<4> addr; | 
|  | 2110 | let Inst{25} = 1; | 
|  | 2111 | let Inst{23} = offset{12}; | 
| Johnny Chen | 74c9045 | 2010-02-18 03:27:42 +0000 | [diff] [blame] | 2112 | let Inst{21} = 1; // overwrite | 
| Jim Grosbach | cab35c0 | 2011-08-08 23:28:47 +0000 | [diff] [blame] | 2113 | let Inst{19-16} = addr; | 
|  | 2114 | let Inst{11-0} = offset{11-0}; | 
| Owen Anderson | e0152a7 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2115 | let DecoderMethod = "DecodeAddrMode2IdxInstruction"; | 
| Jim Grosbach | cab35c0 | 2011-08-08 23:28:47 +0000 | [diff] [blame] | 2116 | } | 
|  | 2117 |  | 
|  | 2118 | def LDRBT_POST_IMM : AI2ldstidx<1, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb), | 
|  | 2119 | (ins addr_offset_none:$addr, am2offset_imm:$offset), | 
|  | 2120 | IndexModePost, LdFrm, IIC_iLoad_bh_ru, | 
|  | 2121 | "ldrbt", "\t$Rt, $addr, $offset", | 
|  | 2122 | "$addr.base = $Rn_wb", []> { | 
|  | 2123 | // {12}     isAdd | 
|  | 2124 | // {11-0}   imm12/Rm | 
|  | 2125 | bits<14> offset; | 
|  | 2126 | bits<4> addr; | 
|  | 2127 | let Inst{25} = 0; | 
|  | 2128 | let Inst{23} = offset{12}; | 
|  | 2129 | let Inst{21} = 1; // overwrite | 
|  | 2130 | let Inst{19-16} = addr; | 
|  | 2131 | let Inst{11-0} = offset{11-0}; | 
| Owen Anderson | e0152a7 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2132 | let DecoderMethod = "DecodeAddrMode2IdxInstruction"; | 
| Johnny Chen | 74c9045 | 2010-02-18 03:27:42 +0000 | [diff] [blame] | 2133 | } | 
| Jim Grosbach | d359571 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 2134 |  | 
|  | 2135 | multiclass AI3ldrT<bits<4> op, string opc> { | 
|  | 2136 | def i : AI3ldstidxT<op, 1, (outs GPR:$Rt, GPR:$base_wb), | 
|  | 2137 | (ins addr_offset_none:$addr, postidx_imm8:$offset), | 
|  | 2138 | IndexModePost, LdMiscFrm, IIC_iLoad_bh_ru, opc, | 
|  | 2139 | "\t$Rt, $addr, $offset", "$addr.base = $base_wb", []> { | 
|  | 2140 | bits<9> offset; | 
|  | 2141 | let Inst{23} = offset{8}; | 
|  | 2142 | let Inst{22} = 1; | 
|  | 2143 | let Inst{11-8} = offset{7-4}; | 
|  | 2144 | let Inst{3-0} = offset{3-0}; | 
|  | 2145 | let AsmMatchConverter = "cvtLdExtTWriteBackImm"; | 
|  | 2146 | } | 
|  | 2147 | def r : AI3ldstidxT<op, 1, (outs GPR:$Rt, GPR:$base_wb), | 
|  | 2148 | (ins addr_offset_none:$addr, postidx_reg:$Rm), | 
|  | 2149 | IndexModePost, LdMiscFrm, IIC_iLoad_bh_ru, opc, | 
|  | 2150 | "\t$Rt, $addr, $Rm", "$addr.base = $base_wb", []> { | 
|  | 2151 | bits<5> Rm; | 
|  | 2152 | let Inst{23} = Rm{4}; | 
|  | 2153 | let Inst{22} = 0; | 
|  | 2154 | let Inst{11-8} = 0; | 
|  | 2155 | let Inst{3-0} = Rm{3-0}; | 
|  | 2156 | let AsmMatchConverter = "cvtLdExtTWriteBackReg"; | 
|  | 2157 | } | 
| Johnny Chen | 74c9045 | 2010-02-18 03:27:42 +0000 | [diff] [blame] | 2158 | } | 
| Jim Grosbach | d359571 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 2159 |  | 
|  | 2160 | defm LDRSBT : AI3ldrT<0b1101, "ldrsbt">; | 
|  | 2161 | defm LDRHT  : AI3ldrT<0b1011, "ldrht">; | 
|  | 2162 | defm LDRSHT : AI3ldrT<0b1111, "ldrsht">; | 
| Jim Grosbach | 003c6e7 | 2010-11-19 19:41:26 +0000 | [diff] [blame] | 2163 | } | 
| Johnny Chen | af88c0a | 2010-02-11 20:31:08 +0000 | [diff] [blame] | 2164 |  | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2165 | // Store | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2166 |  | 
|  | 2167 | // Stores with truncate | 
| Jim Grosbach | 09d7bfd | 2010-11-19 22:14:31 +0000 | [diff] [blame] | 2168 | def STRH : AI3str<0b1011, (outs), (ins GPR:$Rt, addrmode3:$addr), StMiscFrm, | 
| Jim Grosbach | 607efcb | 2010-11-11 01:09:40 +0000 | [diff] [blame] | 2169 | IIC_iStore_bh_r, "strh", "\t$Rt, $addr", | 
|  | 2170 | [(truncstorei16 GPR:$Rt, addrmode3:$addr)]>; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2171 |  | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2172 | // Store doubleword | 
| Jim Grosbach | 360c369 | 2011-04-01 20:26:57 +0000 | [diff] [blame] | 2173 | let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in | 
|  | 2174 | def STRD : AI3str<0b1111, (outs), (ins GPR:$Rt, GPR:$src2, addrmode3:$addr), | 
| Evan Cheng | 2fb20b1 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 2175 | StMiscFrm, IIC_iStore_d_r, | 
| Owen Anderson | 301f793 | 2011-07-28 17:53:25 +0000 | [diff] [blame] | 2176 | "strd", "\t$Rt, $src2, $addr", []>, | 
|  | 2177 | Requires<[IsARM, HasV5TE]> { | 
|  | 2178 | let Inst{21} = 0; | 
|  | 2179 | } | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2180 |  | 
|  | 2181 | // Indexed stores | 
| Jim Grosbach | f0c95ca | 2011-08-05 20:35:44 +0000 | [diff] [blame] | 2182 | multiclass AI2_stridx<bit isByte, string opc, InstrItinClass itin> { | 
|  | 2183 | def _PRE_IMM : AI2ldstidx<0, isByte, 1, (outs GPR:$Rn_wb), | 
|  | 2184 | (ins GPR:$Rt, addrmode_imm12:$addr), IndexModePre, | 
|  | 2185 | StFrm, itin, | 
|  | 2186 | opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> { | 
|  | 2187 | bits<17> addr; | 
|  | 2188 | let Inst{25} = 0; | 
|  | 2189 | let Inst{23}    = addr{12};     // U (add = ('U' == 1)) | 
|  | 2190 | let Inst{19-16} = addr{16-13};  // Rn | 
|  | 2191 | let Inst{11-0}  = addr{11-0};   // imm12 | 
|  | 2192 | let AsmMatchConverter = "cvtStWriteBackRegAddrMode2"; | 
|  | 2193 | } | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2194 |  | 
| Jim Grosbach | f0c95ca | 2011-08-05 20:35:44 +0000 | [diff] [blame] | 2195 | def _PRE_REG  : AI2ldstidx<0, isByte, 1, (outs GPR:$Rn_wb), | 
|  | 2196 | (ins GPR:$Rt, addrmode2:$addr), IndexModePre, StFrm, itin, | 
|  | 2197 | opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> { | 
|  | 2198 | bits<17> addr; | 
|  | 2199 | let Inst{25} = 1; | 
|  | 2200 | let Inst{23}    = addr{12};    // U (add = ('U' == 1)) | 
|  | 2201 | let Inst{19-16} = addr{16-13}; // Rn | 
|  | 2202 | let Inst{11-0}  = addr{11-0}; | 
|  | 2203 | let Inst{4}     = 0;           // Inst{4} = 0 | 
|  | 2204 | let AsmMatchConverter = "cvtStWriteBackRegAddrMode2"; | 
|  | 2205 | } | 
|  | 2206 | def _POST_REG : AI2ldstidx<0, isByte, 0, (outs GPR:$Rn_wb), | 
|  | 2207 | (ins GPR:$Rt, addr_offset_none:$addr, am2offset_reg:$offset), | 
|  | 2208 | IndexModePost, StFrm, itin, | 
|  | 2209 | opc, "\t$Rt, $addr, $offset", | 
|  | 2210 | "$addr.base = $Rn_wb", []> { | 
|  | 2211 | // {12}     isAdd | 
|  | 2212 | // {11-0}   imm12/Rm | 
|  | 2213 | bits<14> offset; | 
|  | 2214 | bits<4> addr; | 
|  | 2215 | let Inst{25} = 1; | 
|  | 2216 | let Inst{23} = offset{12}; | 
|  | 2217 | let Inst{19-16} = addr; | 
|  | 2218 | let Inst{11-0} = offset{11-0}; | 
| Owen Anderson | e0152a7 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2219 |  | 
|  | 2220 | let DecoderMethod = "DecodeAddrMode2IdxInstruction"; | 
| Jim Grosbach | f0c95ca | 2011-08-05 20:35:44 +0000 | [diff] [blame] | 2221 | } | 
| Owen Anderson | 2aedba6 | 2011-07-26 20:54:26 +0000 | [diff] [blame] | 2222 |  | 
| Jim Grosbach | f0c95ca | 2011-08-05 20:35:44 +0000 | [diff] [blame] | 2223 | def _POST_IMM : AI2ldstidx<0, isByte, 0, (outs GPR:$Rn_wb), | 
|  | 2224 | (ins GPR:$Rt, addr_offset_none:$addr, am2offset_imm:$offset), | 
|  | 2225 | IndexModePost, StFrm, itin, | 
|  | 2226 | opc, "\t$Rt, $addr, $offset", | 
|  | 2227 | "$addr.base = $Rn_wb", []> { | 
|  | 2228 | // {12}     isAdd | 
|  | 2229 | // {11-0}   imm12/Rm | 
|  | 2230 | bits<14> offset; | 
|  | 2231 | bits<4> addr; | 
|  | 2232 | let Inst{25} = 0; | 
|  | 2233 | let Inst{23} = offset{12}; | 
|  | 2234 | let Inst{19-16} = addr; | 
|  | 2235 | let Inst{11-0} = offset{11-0}; | 
| Owen Anderson | e0152a7 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2236 |  | 
|  | 2237 | let DecoderMethod = "DecodeAddrMode2IdxInstruction"; | 
| Jim Grosbach | f0c95ca | 2011-08-05 20:35:44 +0000 | [diff] [blame] | 2238 | } | 
|  | 2239 | } | 
| Owen Anderson | 2aedba6 | 2011-07-26 20:54:26 +0000 | [diff] [blame] | 2240 |  | 
| Jim Grosbach | f0c95ca | 2011-08-05 20:35:44 +0000 | [diff] [blame] | 2241 | let mayStore = 1, neverHasSideEffects = 1 in { | 
|  | 2242 | defm STR  : AI2_stridx<0, "str", IIC_iStore_ru>; | 
|  | 2243 | defm STRB : AI2_stridx<1, "strb", IIC_iStore_bh_ru>; | 
|  | 2244 | } | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2245 |  | 
| Jim Grosbach | f0c95ca | 2011-08-05 20:35:44 +0000 | [diff] [blame] | 2246 | def : ARMPat<(post_store GPR:$Rt, addr_offset_none:$addr, | 
|  | 2247 | am2offset_reg:$offset), | 
|  | 2248 | (STR_POST_REG GPR:$Rt, addr_offset_none:$addr, | 
|  | 2249 | am2offset_reg:$offset)>; | 
|  | 2250 | def : ARMPat<(post_store GPR:$Rt, addr_offset_none:$addr, | 
|  | 2251 | am2offset_imm:$offset), | 
|  | 2252 | (STR_POST_IMM GPR:$Rt, addr_offset_none:$addr, | 
|  | 2253 | am2offset_imm:$offset)>; | 
|  | 2254 | def : ARMPat<(post_truncsti8 GPR:$Rt, addr_offset_none:$addr, | 
|  | 2255 | am2offset_reg:$offset), | 
|  | 2256 | (STRB_POST_REG GPR:$Rt, addr_offset_none:$addr, | 
|  | 2257 | am2offset_reg:$offset)>; | 
|  | 2258 | def : ARMPat<(post_truncsti8 GPR:$Rt, addr_offset_none:$addr, | 
|  | 2259 | am2offset_imm:$offset), | 
|  | 2260 | (STRB_POST_IMM GPR:$Rt, addr_offset_none:$addr, | 
|  | 2261 | am2offset_imm:$offset)>; | 
| Owen Anderson | 2aedba6 | 2011-07-26 20:54:26 +0000 | [diff] [blame] | 2262 |  | 
| Jim Grosbach | f0c95ca | 2011-08-05 20:35:44 +0000 | [diff] [blame] | 2263 | // Pseudo-instructions for pattern matching the pre-indexed stores. We can't | 
|  | 2264 | // put the patterns on the instruction definitions directly as ISel wants | 
|  | 2265 | // the address base and offset to be separate operands, not a single | 
|  | 2266 | // complex operand like we represent the instructions themselves. The | 
|  | 2267 | // pseudos map between the two. | 
|  | 2268 | let usesCustomInserter = 1, | 
|  | 2269 | Constraints = "$Rn = $Rn_wb,@earlyclobber $Rn_wb" in { | 
|  | 2270 | def STRi_preidx: ARMPseudoInst<(outs GPR:$Rn_wb), | 
|  | 2271 | (ins GPR:$Rt, GPR:$Rn, am2offset_imm:$offset, pred:$p), | 
|  | 2272 | 4, IIC_iStore_ru, | 
|  | 2273 | [(set GPR:$Rn_wb, | 
|  | 2274 | (pre_store GPR:$Rt, GPR:$Rn, am2offset_imm:$offset))]>; | 
|  | 2275 | def STRr_preidx: ARMPseudoInst<(outs GPR:$Rn_wb), | 
|  | 2276 | (ins GPR:$Rt, GPR:$Rn, am2offset_reg:$offset, pred:$p), | 
|  | 2277 | 4, IIC_iStore_ru, | 
|  | 2278 | [(set GPR:$Rn_wb, | 
|  | 2279 | (pre_store GPR:$Rt, GPR:$Rn, am2offset_reg:$offset))]>; | 
|  | 2280 | def STRBi_preidx: ARMPseudoInst<(outs GPR:$Rn_wb), | 
|  | 2281 | (ins GPR:$Rt, GPR:$Rn, am2offset_imm:$offset, pred:$p), | 
|  | 2282 | 4, IIC_iStore_ru, | 
|  | 2283 | [(set GPR:$Rn_wb, | 
|  | 2284 | (pre_truncsti8 GPR:$Rt, GPR:$Rn, am2offset_imm:$offset))]>; | 
|  | 2285 | def STRBr_preidx: ARMPseudoInst<(outs GPR:$Rn_wb), | 
|  | 2286 | (ins GPR:$Rt, GPR:$Rn, am2offset_reg:$offset, pred:$p), | 
|  | 2287 | 4, IIC_iStore_ru, | 
|  | 2288 | [(set GPR:$Rn_wb, | 
|  | 2289 | (pre_truncsti8 GPR:$Rt, GPR:$Rn, am2offset_reg:$offset))]>; | 
|  | 2290 | } | 
| Jim Grosbach | 5a77b8b | 2010-11-19 22:06:57 +0000 | [diff] [blame] | 2291 |  | 
| Jim Grosbach | 150b1ad | 2010-11-29 18:37:44 +0000 | [diff] [blame] | 2292 | def STRH_PRE : AI3stridx<0b1011, 0, 1, (outs GPR:$Rn_wb), | 
|  | 2293 | (ins GPR:$Rt, GPR:$Rn, am3offset:$offset), | 
|  | 2294 | IndexModePre, StMiscFrm, IIC_iStore_ru, | 
| Jakob Stoklund Olesen | 9871640 | 2011-04-12 23:27:48 +0000 | [diff] [blame] | 2295 | "strh", "\t$Rt, [$Rn, $offset]!", | 
|  | 2296 | "$Rn = $Rn_wb,@earlyclobber $Rn_wb", | 
| Jim Grosbach | 150b1ad | 2010-11-29 18:37:44 +0000 | [diff] [blame] | 2297 | [(set GPR:$Rn_wb, | 
|  | 2298 | (pre_truncsti16 GPR:$Rt, GPR:$Rn, am3offset:$offset))]>; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2299 |  | 
| Jim Grosbach | 150b1ad | 2010-11-29 18:37:44 +0000 | [diff] [blame] | 2300 | def STRH_POST: AI3stridx<0b1011, 0, 0, (outs GPR:$Rn_wb), | 
|  | 2301 | (ins GPR:$Rt, GPR:$Rn, am3offset:$offset), | 
|  | 2302 | IndexModePost, StMiscFrm, IIC_iStore_bh_ru, | 
| Jakob Stoklund Olesen | 9871640 | 2011-04-12 23:27:48 +0000 | [diff] [blame] | 2303 | "strh", "\t$Rt, [$Rn], $offset", | 
|  | 2304 | "$Rn = $Rn_wb,@earlyclobber $Rn_wb", | 
| Jim Grosbach | 150b1ad | 2010-11-29 18:37:44 +0000 | [diff] [blame] | 2305 | [(set GPR:$Rn_wb, (post_truncsti16 GPR:$Rt, | 
|  | 2306 | GPR:$Rn, am3offset:$offset))]>; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2307 |  | 
| Johnny Chen | 688a90e | 2010-02-18 22:31:18 +0000 | [diff] [blame] | 2308 | // For disassembly only | 
| Jim Grosbach | a5dcd98 | 2011-04-08 18:47:05 +0000 | [diff] [blame] | 2309 | let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in { | 
| Johnny Chen | 688a90e | 2010-02-18 22:31:18 +0000 | [diff] [blame] | 2310 | def STRD_PRE : AI3stdpr<(outs GPR:$base_wb), | 
|  | 2311 | (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset), | 
| Evan Cheng | 2fb20b1 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 2312 | StMiscFrm, IIC_iStore_d_ru, | 
| Johnny Chen | 688a90e | 2010-02-18 22:31:18 +0000 | [diff] [blame] | 2313 | "strd", "\t$src1, $src2, [$base, $offset]!", | 
| Owen Anderson | 301f793 | 2011-07-28 17:53:25 +0000 | [diff] [blame] | 2314 | "$base = $base_wb", []> { | 
|  | 2315 | bits<4> src1; | 
|  | 2316 | bits<4> base; | 
|  | 2317 | bits<10> offset; | 
|  | 2318 | let Inst{23} = offset{8}; // U bit | 
|  | 2319 | let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm | 
|  | 2320 | let Inst{19-16} = base; | 
|  | 2321 | let Inst{15-12} = src1; | 
|  | 2322 | let Inst{11-8}  = offset{7-4}; | 
|  | 2323 | let Inst{3-0}   = offset{3-0}; | 
|  | 2324 |  | 
|  | 2325 | let DecoderMethod = "DecodeAddrMode3Instruction"; | 
|  | 2326 | } | 
| Johnny Chen | 688a90e | 2010-02-18 22:31:18 +0000 | [diff] [blame] | 2327 |  | 
|  | 2328 | // For disassembly only | 
|  | 2329 | def STRD_POST: AI3stdpo<(outs GPR:$base_wb), | 
|  | 2330 | (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset), | 
| Evan Cheng | 2fb20b1 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 2331 | StMiscFrm, IIC_iStore_d_ru, | 
| Johnny Chen | 688a90e | 2010-02-18 22:31:18 +0000 | [diff] [blame] | 2332 | "strd", "\t$src1, $src2, [$base], $offset", | 
| Owen Anderson | 301f793 | 2011-07-28 17:53:25 +0000 | [diff] [blame] | 2333 | "$base = $base_wb", []> { | 
|  | 2334 | bits<4> src1; | 
|  | 2335 | bits<4> base; | 
|  | 2336 | bits<10> offset; | 
|  | 2337 | let Inst{23} = offset{8}; // U bit | 
|  | 2338 | let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm | 
|  | 2339 | let Inst{19-16} = base; | 
|  | 2340 | let Inst{15-12} = src1; | 
|  | 2341 | let Inst{11-8}  = offset{7-4}; | 
|  | 2342 | let Inst{3-0}   = offset{3-0}; | 
|  | 2343 |  | 
|  | 2344 | let DecoderMethod = "DecodeAddrMode3Instruction"; | 
|  | 2345 | } | 
| Jim Grosbach | a5dcd98 | 2011-04-08 18:47:05 +0000 | [diff] [blame] | 2346 | } // mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 | 
| Johnny Chen | 688a90e | 2010-02-18 22:31:18 +0000 | [diff] [blame] | 2347 |  | 
| Jim Grosbach | d359571 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 2348 | // STRT, STRBT, and STRHT | 
| Johnny Chen | af88c0a | 2010-02-11 20:31:08 +0000 | [diff] [blame] | 2349 |  | 
| Owen Anderson | fa9e6d4 | 2011-07-27 20:29:48 +0000 | [diff] [blame] | 2350 | def STRTr : AI2stridxT<0, 0, (outs GPR:$Rn_wb), | 
|  | 2351 | (ins GPR:$Rt, ldst_so_reg:$addr), | 
| Bruno Cardoso Lopes | ab83050 | 2011-03-31 23:26:08 +0000 | [diff] [blame] | 2352 | IndexModePost, StFrm, IIC_iStore_ru, | 
|  | 2353 | "strt", "\t$Rt, $addr", "$addr.base = $Rn_wb", | 
| Johnny Chen | af88c0a | 2010-02-11 20:31:08 +0000 | [diff] [blame] | 2354 | [/* For disassembly only; pattern left blank */]> { | 
| Owen Anderson | fa9e6d4 | 2011-07-27 20:29:48 +0000 | [diff] [blame] | 2355 | let Inst{25} = 1; | 
|  | 2356 | let Inst{21} = 1; // overwrite | 
|  | 2357 | let Inst{4} = 0; | 
|  | 2358 | let AsmMatchConverter = "cvtStWriteBackRegAddrMode2"; | 
| Owen Anderson | e0152a7 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2359 | let DecoderMethod = "DecodeAddrMode2IdxInstruction"; | 
| Owen Anderson | fa9e6d4 | 2011-07-27 20:29:48 +0000 | [diff] [blame] | 2360 | } | 
|  | 2361 |  | 
|  | 2362 | def STRTi : AI2stridxT<0, 0, (outs GPR:$Rn_wb), | 
|  | 2363 | (ins GPR:$Rt, addrmode_imm12:$addr), | 
|  | 2364 | IndexModePost, StFrm, IIC_iStore_ru, | 
|  | 2365 | "strt", "\t$Rt, $addr", "$addr.base = $Rn_wb", | 
|  | 2366 | [/* For disassembly only; pattern left blank */]> { | 
|  | 2367 | let Inst{25} = 0; | 
| Johnny Chen | af88c0a | 2010-02-11 20:31:08 +0000 | [diff] [blame] | 2368 | let Inst{21} = 1; // overwrite | 
| Jim Grosbach | eab1c0d | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 2369 | let AsmMatchConverter = "cvtStWriteBackRegAddrMode2"; | 
| Owen Anderson | e0152a7 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2370 | let DecoderMethod = "DecodeAddrMode2IdxInstruction"; | 
| Bruno Cardoso Lopes | ab83050 | 2011-03-31 23:26:08 +0000 | [diff] [blame] | 2371 | } | 
|  | 2372 |  | 
| Owen Anderson | fa9e6d4 | 2011-07-27 20:29:48 +0000 | [diff] [blame] | 2373 |  | 
|  | 2374 | def STRBTr : AI2stridxT<1, 0, (outs GPR:$Rn_wb), | 
|  | 2375 | (ins GPR:$Rt, ldst_so_reg:$addr), | 
| Bruno Cardoso Lopes | ab83050 | 2011-03-31 23:26:08 +0000 | [diff] [blame] | 2376 | IndexModePost, StFrm, IIC_iStore_bh_ru, | 
|  | 2377 | "strbt", "\t$Rt, $addr", "$addr.base = $Rn_wb", | 
|  | 2378 | [/* For disassembly only; pattern left blank */]> { | 
| Owen Anderson | fa9e6d4 | 2011-07-27 20:29:48 +0000 | [diff] [blame] | 2379 | let Inst{25} = 1; | 
|  | 2380 | let Inst{21} = 1; // overwrite | 
|  | 2381 | let Inst{4} = 0; | 
|  | 2382 | let AsmMatchConverter = "cvtStWriteBackRegAddrMode2"; | 
| Owen Anderson | e0152a7 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2383 | let DecoderMethod = "DecodeAddrMode2IdxInstruction"; | 
| Owen Anderson | fa9e6d4 | 2011-07-27 20:29:48 +0000 | [diff] [blame] | 2384 | } | 
|  | 2385 |  | 
|  | 2386 | def STRBTi : AI2stridxT<1, 0, (outs GPR:$Rn_wb), | 
|  | 2387 | (ins GPR:$Rt, addrmode_imm12:$addr), | 
|  | 2388 | IndexModePost, StFrm, IIC_iStore_bh_ru, | 
|  | 2389 | "strbt", "\t$Rt, $addr", "$addr.base = $Rn_wb", | 
|  | 2390 | [/* For disassembly only; pattern left blank */]> { | 
|  | 2391 | let Inst{25} = 0; | 
| Bruno Cardoso Lopes | ab83050 | 2011-03-31 23:26:08 +0000 | [diff] [blame] | 2392 | let Inst{21} = 1; // overwrite | 
| Jim Grosbach | eab1c0d | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 2393 | let AsmMatchConverter = "cvtStWriteBackRegAddrMode2"; | 
| Owen Anderson | e0152a7 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2394 | let DecoderMethod = "DecodeAddrMode2IdxInstruction"; | 
| Johnny Chen | af88c0a | 2010-02-11 20:31:08 +0000 | [diff] [blame] | 2395 | } | 
|  | 2396 |  | 
| Jim Grosbach | d359571 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 2397 | multiclass AI3strT<bits<4> op, string opc> { | 
|  | 2398 | def i : AI3ldstidxT<op, 0, (outs GPR:$base_wb), | 
|  | 2399 | (ins GPR:$Rt, addr_offset_none:$addr, postidx_imm8:$offset), | 
|  | 2400 | IndexModePost, StMiscFrm, IIC_iStore_bh_ru, opc, | 
|  | 2401 | "\t$Rt, $addr, $offset", "$addr.base = $base_wb", []> { | 
|  | 2402 | bits<9> offset; | 
|  | 2403 | let Inst{23} = offset{8}; | 
|  | 2404 | let Inst{22} = 1; | 
|  | 2405 | let Inst{11-8} = offset{7-4}; | 
|  | 2406 | let Inst{3-0} = offset{3-0}; | 
|  | 2407 | let AsmMatchConverter = "cvtStExtTWriteBackImm"; | 
|  | 2408 | } | 
|  | 2409 | def r : AI3ldstidxT<op, 0, (outs GPR:$base_wb), | 
|  | 2410 | (ins GPR:$Rt, addr_offset_none:$addr, postidx_reg:$Rm), | 
|  | 2411 | IndexModePost, StMiscFrm, IIC_iStore_bh_ru, opc, | 
|  | 2412 | "\t$Rt, $addr, $Rm", "$addr.base = $base_wb", []> { | 
|  | 2413 | bits<5> Rm; | 
|  | 2414 | let Inst{23} = Rm{4}; | 
|  | 2415 | let Inst{22} = 0; | 
|  | 2416 | let Inst{11-8} = 0; | 
|  | 2417 | let Inst{3-0} = Rm{3-0}; | 
|  | 2418 | let AsmMatchConverter = "cvtStExtTWriteBackReg"; | 
|  | 2419 | } | 
| Johnny Chen | 718ed8a | 2010-03-01 19:22:00 +0000 | [diff] [blame] | 2420 | } | 
|  | 2421 |  | 
| Jim Grosbach | d359571 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 2422 |  | 
|  | 2423 | defm STRHT : AI3strT<0b1011, "strht">; | 
|  | 2424 |  | 
|  | 2425 |  | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2426 | //===----------------------------------------------------------------------===// | 
|  | 2427 | //  Load / store multiple Instructions. | 
|  | 2428 | // | 
|  | 2429 |  | 
| Bill Wendling | e69afc6 | 2010-11-13 09:09:38 +0000 | [diff] [blame] | 2430 | multiclass arm_ldst_mult<string asm, bit L_bit, Format f, | 
|  | 2431 | InstrItinClass itin, InstrItinClass itin_upd> { | 
| Jim Grosbach | 2f9aeee | 2011-07-14 18:35:38 +0000 | [diff] [blame] | 2432 | // IA is the default, so no need for an explicit suffix on the | 
|  | 2433 | // mnemonic here. Without it is the cannonical spelling. | 
| Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 2434 | def IA : | 
| Bill Wendling | e69afc6 | 2010-11-13 09:09:38 +0000 | [diff] [blame] | 2435 | AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops), | 
|  | 2436 | IndexModeNone, f, itin, | 
| Jim Grosbach | 2f9aeee | 2011-07-14 18:35:38 +0000 | [diff] [blame] | 2437 | !strconcat(asm, "${p}\t$Rn, $regs"), "", []> { | 
| Bill Wendling | e69afc6 | 2010-11-13 09:09:38 +0000 | [diff] [blame] | 2438 | let Inst{24-23} = 0b01;       // Increment After | 
|  | 2439 | let Inst{21}    = 0;          // No writeback | 
|  | 2440 | let Inst{20}    = L_bit; | 
|  | 2441 | } | 
| Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 2442 | def IA_UPD : | 
| Bill Wendling | e69afc6 | 2010-11-13 09:09:38 +0000 | [diff] [blame] | 2443 | AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops), | 
|  | 2444 | IndexModeUpd, f, itin_upd, | 
| Jim Grosbach | 2f9aeee | 2011-07-14 18:35:38 +0000 | [diff] [blame] | 2445 | !strconcat(asm, "${p}\t$Rn!, $regs"), "$Rn = $wb", []> { | 
| Bill Wendling | e69afc6 | 2010-11-13 09:09:38 +0000 | [diff] [blame] | 2446 | let Inst{24-23} = 0b01;       // Increment After | 
| Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 2447 | let Inst{21}    = 1;          // Writeback | 
| Bill Wendling | e69afc6 | 2010-11-13 09:09:38 +0000 | [diff] [blame] | 2448 | let Inst{20}    = L_bit; | 
| Owen Anderson | e0152a7 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2449 |  | 
|  | 2450 | let DecoderMethod = "DecodeMemMultipleWritebackInstruction"; | 
| Bill Wendling | e69afc6 | 2010-11-13 09:09:38 +0000 | [diff] [blame] | 2451 | } | 
| Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 2452 | def DA : | 
| Bill Wendling | e69afc6 | 2010-11-13 09:09:38 +0000 | [diff] [blame] | 2453 | AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops), | 
|  | 2454 | IndexModeNone, f, itin, | 
|  | 2455 | !strconcat(asm, "da${p}\t$Rn, $regs"), "", []> { | 
|  | 2456 | let Inst{24-23} = 0b00;       // Decrement After | 
|  | 2457 | let Inst{21}    = 0;          // No writeback | 
|  | 2458 | let Inst{20}    = L_bit; | 
|  | 2459 | } | 
| Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 2460 | def DA_UPD : | 
| Bill Wendling | e69afc6 | 2010-11-13 09:09:38 +0000 | [diff] [blame] | 2461 | AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops), | 
|  | 2462 | IndexModeUpd, f, itin_upd, | 
|  | 2463 | !strconcat(asm, "da${p}\t$Rn!, $regs"), "$Rn = $wb", []> { | 
|  | 2464 | let Inst{24-23} = 0b00;       // Decrement After | 
| Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 2465 | let Inst{21}    = 1;          // Writeback | 
| Bill Wendling | e69afc6 | 2010-11-13 09:09:38 +0000 | [diff] [blame] | 2466 | let Inst{20}    = L_bit; | 
| Owen Anderson | e0152a7 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2467 |  | 
|  | 2468 | let DecoderMethod = "DecodeMemMultipleWritebackInstruction"; | 
| Bill Wendling | e69afc6 | 2010-11-13 09:09:38 +0000 | [diff] [blame] | 2469 | } | 
| Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 2470 | def DB : | 
| Bill Wendling | e69afc6 | 2010-11-13 09:09:38 +0000 | [diff] [blame] | 2471 | AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops), | 
|  | 2472 | IndexModeNone, f, itin, | 
|  | 2473 | !strconcat(asm, "db${p}\t$Rn, $regs"), "", []> { | 
|  | 2474 | let Inst{24-23} = 0b10;       // Decrement Before | 
|  | 2475 | let Inst{21}    = 0;          // No writeback | 
|  | 2476 | let Inst{20}    = L_bit; | 
|  | 2477 | } | 
| Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 2478 | def DB_UPD : | 
| Bill Wendling | e69afc6 | 2010-11-13 09:09:38 +0000 | [diff] [blame] | 2479 | AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops), | 
|  | 2480 | IndexModeUpd, f, itin_upd, | 
|  | 2481 | !strconcat(asm, "db${p}\t$Rn!, $regs"), "$Rn = $wb", []> { | 
|  | 2482 | let Inst{24-23} = 0b10;       // Decrement Before | 
| Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 2483 | let Inst{21}    = 1;          // Writeback | 
| Bill Wendling | e69afc6 | 2010-11-13 09:09:38 +0000 | [diff] [blame] | 2484 | let Inst{20}    = L_bit; | 
| Owen Anderson | e0152a7 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2485 |  | 
|  | 2486 | let DecoderMethod = "DecodeMemMultipleWritebackInstruction"; | 
| Bill Wendling | e69afc6 | 2010-11-13 09:09:38 +0000 | [diff] [blame] | 2487 | } | 
| Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 2488 | def IB : | 
| Bill Wendling | e69afc6 | 2010-11-13 09:09:38 +0000 | [diff] [blame] | 2489 | AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops), | 
|  | 2490 | IndexModeNone, f, itin, | 
|  | 2491 | !strconcat(asm, "ib${p}\t$Rn, $regs"), "", []> { | 
|  | 2492 | let Inst{24-23} = 0b11;       // Increment Before | 
|  | 2493 | let Inst{21}    = 0;          // No writeback | 
|  | 2494 | let Inst{20}    = L_bit; | 
|  | 2495 | } | 
| Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 2496 | def IB_UPD : | 
| Bill Wendling | e69afc6 | 2010-11-13 09:09:38 +0000 | [diff] [blame] | 2497 | AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops), | 
|  | 2498 | IndexModeUpd, f, itin_upd, | 
|  | 2499 | !strconcat(asm, "ib${p}\t$Rn!, $regs"), "$Rn = $wb", []> { | 
|  | 2500 | let Inst{24-23} = 0b11;       // Increment Before | 
| Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 2501 | let Inst{21}    = 1;          // Writeback | 
| Bill Wendling | e69afc6 | 2010-11-13 09:09:38 +0000 | [diff] [blame] | 2502 | let Inst{20}    = L_bit; | 
| Owen Anderson | e0152a7 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 2503 |  | 
|  | 2504 | let DecoderMethod = "DecodeMemMultipleWritebackInstruction"; | 
| Bill Wendling | e69afc6 | 2010-11-13 09:09:38 +0000 | [diff] [blame] | 2505 | } | 
| Owen Anderson | 9c6456e | 2011-03-18 19:47:14 +0000 | [diff] [blame] | 2506 | } | 
| Bill Wendling | e69afc6 | 2010-11-13 09:09:38 +0000 | [diff] [blame] | 2507 |  | 
| Bill Wendling | 9430eb4 | 2010-11-13 11:20:05 +0000 | [diff] [blame] | 2508 | let neverHasSideEffects = 1 in { | 
| Bill Wendling | 705ec77 | 2010-11-13 10:57:02 +0000 | [diff] [blame] | 2509 |  | 
|  | 2510 | let mayLoad = 1, hasExtraDefRegAllocReq = 1 in | 
|  | 2511 | defm LDM : arm_ldst_mult<"ldm", 1, LdStMulFrm, IIC_iLoad_m, IIC_iLoad_mu>; | 
|  | 2512 |  | 
|  | 2513 | let mayStore = 1, hasExtraSrcRegAllocReq = 1 in | 
|  | 2514 | defm STM : arm_ldst_mult<"stm", 0, LdStMulFrm, IIC_iStore_m, IIC_iStore_mu>; | 
|  | 2515 |  | 
|  | 2516 | } // neverHasSideEffects | 
|  | 2517 |  | 
| Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 2518 | // FIXME: remove when we have a way to marking a MI with these properties. | 
|  | 2519 | // FIXME: Should pc be an implicit operand like PICADD, etc? | 
|  | 2520 | let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1, | 
|  | 2521 | hasExtraDefRegAllocReq = 1, isCodeGenOnly = 1 in | 
| Jim Grosbach | 95dee40 | 2011-07-08 17:40:42 +0000 | [diff] [blame] | 2522 | def LDMIA_RET : ARMPseudoExpand<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, | 
|  | 2523 | reglist:$regs, variable_ops), | 
| Owen Anderson | 651b230 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 2524 | 4, IIC_iLoad_mBr, [], | 
| Jim Grosbach | 95dee40 | 2011-07-08 17:40:42 +0000 | [diff] [blame] | 2525 | (LDMIA_UPD GPR:$wb, GPR:$Rn, pred:$p, reglist:$regs)>, | 
| Jim Grosbach | 6d371ce | 2011-03-11 22:51:41 +0000 | [diff] [blame] | 2526 | RegConstraint<"$Rn = $wb">; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2527 |  | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2528 | //===----------------------------------------------------------------------===// | 
|  | 2529 | //  Move Instructions. | 
|  | 2530 | // | 
|  | 2531 |  | 
| Evan Cheng | d93b5b6 | 2009-06-12 20:46:18 +0000 | [diff] [blame] | 2532 | let neverHasSideEffects = 1 in | 
| Jim Grosbach | 0e57a9f | 2010-10-12 18:09:12 +0000 | [diff] [blame] | 2533 | def MOVr : AsI1<0b1101, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMOVr, | 
|  | 2534 | "mov", "\t$Rd, $Rm", []>, UnaryDP { | 
|  | 2535 | bits<4> Rd; | 
|  | 2536 | bits<4> Rm; | 
| Jim Grosbach | c43c930 | 2010-10-08 21:45:55 +0000 | [diff] [blame] | 2537 |  | 
| Johnny Chen | 387b36e | 2011-04-01 23:30:25 +0000 | [diff] [blame] | 2538 | let Inst{19-16} = 0b0000; | 
| Johnny Chen | 3467dcb | 2009-11-07 00:54:36 +0000 | [diff] [blame] | 2539 | let Inst{11-4} = 0b00000000; | 
| Bob Wilson | 1a791ee | 2009-10-14 19:00:24 +0000 | [diff] [blame] | 2540 | let Inst{25} = 0; | 
| Jim Grosbach | 0e57a9f | 2010-10-12 18:09:12 +0000 | [diff] [blame] | 2541 | let Inst{3-0} = Rm; | 
|  | 2542 | let Inst{15-12} = Rd; | 
| Bob Wilson | 1a791ee | 2009-10-14 19:00:24 +0000 | [diff] [blame] | 2543 | } | 
|  | 2544 |  | 
| Dale Johannesen | 438c35b | 2010-06-15 22:24:08 +0000 | [diff] [blame] | 2545 | // A version for the smaller set of tail call registers. | 
|  | 2546 | let neverHasSideEffects = 1 in | 
| Jim Grosbach | 696fe9d | 2010-10-22 23:48:29 +0000 | [diff] [blame] | 2547 | def MOVr_TC : AsI1<0b1101, (outs tcGPR:$Rd), (ins tcGPR:$Rm), DPFrm, | 
| Jim Grosbach | 0e57a9f | 2010-10-12 18:09:12 +0000 | [diff] [blame] | 2548 | IIC_iMOVr, "mov", "\t$Rd, $Rm", []>, UnaryDP { | 
|  | 2549 | bits<4> Rd; | 
|  | 2550 | bits<4> Rm; | 
| Jim Grosbach | c43c930 | 2010-10-08 21:45:55 +0000 | [diff] [blame] | 2551 |  | 
| Dale Johannesen | 438c35b | 2010-06-15 22:24:08 +0000 | [diff] [blame] | 2552 | let Inst{11-4} = 0b00000000; | 
|  | 2553 | let Inst{25} = 0; | 
| Jim Grosbach | 0e57a9f | 2010-10-12 18:09:12 +0000 | [diff] [blame] | 2554 | let Inst{3-0} = Rm; | 
|  | 2555 | let Inst{15-12} = Rd; | 
| Dale Johannesen | 438c35b | 2010-06-15 22:24:08 +0000 | [diff] [blame] | 2556 | } | 
|  | 2557 |  | 
| Owen Anderson | 92b942b | 2011-08-09 23:33:27 +0000 | [diff] [blame] | 2558 | def MOVsr : AsI1<0b1101, (outs GPRnopc:$Rd), (ins shift_so_reg_reg:$src), | 
| Owen Anderson | 0491270 | 2011-07-21 23:38:37 +0000 | [diff] [blame] | 2559 | DPSoRegRegFrm, IIC_iMOVsr, | 
| Owen Anderson | 92b942b | 2011-08-09 23:33:27 +0000 | [diff] [blame] | 2560 | "mov", "\t$Rd, $src", [(set GPRnopc:$Rd, shift_so_reg_reg:$src)]>, | 
| Evan Cheng | 59bbc54 | 2010-10-27 23:41:30 +0000 | [diff] [blame] | 2561 | UnaryDP { | 
| Jim Grosbach | 19c6cb9 | 2010-10-14 23:28:31 +0000 | [diff] [blame] | 2562 | bits<4> Rd; | 
| Jim Grosbach | eafcb27 | 2010-10-14 18:54:27 +0000 | [diff] [blame] | 2563 | bits<12> src; | 
| Jim Grosbach | 19c6cb9 | 2010-10-14 23:28:31 +0000 | [diff] [blame] | 2564 | let Inst{15-12} = Rd; | 
| Johnny Chen | 6615fa1 | 2011-04-01 23:15:50 +0000 | [diff] [blame] | 2565 | let Inst{19-16} = 0b0000; | 
| Owen Anderson | 0491270 | 2011-07-21 23:38:37 +0000 | [diff] [blame] | 2566 | let Inst{11-8} = src{11-8}; | 
|  | 2567 | let Inst{7} = 0; | 
|  | 2568 | let Inst{6-5} = src{6-5}; | 
|  | 2569 | let Inst{4} = 1; | 
|  | 2570 | let Inst{3-0} = src{3-0}; | 
| Bob Wilson | 1a791ee | 2009-10-14 19:00:24 +0000 | [diff] [blame] | 2571 | let Inst{25} = 0; | 
|  | 2572 | } | 
| Evan Cheng | 5be3e09 | 2007-03-19 07:09:02 +0000 | [diff] [blame] | 2573 |  | 
| Owen Anderson | 0491270 | 2011-07-21 23:38:37 +0000 | [diff] [blame] | 2574 | def MOVsi : AsI1<0b1101, (outs GPR:$Rd), (ins shift_so_reg_imm:$src), | 
|  | 2575 | DPSoRegImmFrm, IIC_iMOVsr, | 
|  | 2576 | "mov", "\t$Rd, $src", [(set GPR:$Rd, shift_so_reg_imm:$src)]>, | 
|  | 2577 | UnaryDP { | 
|  | 2578 | bits<4> Rd; | 
|  | 2579 | bits<12> src; | 
|  | 2580 | let Inst{15-12} = Rd; | 
|  | 2581 | let Inst{19-16} = 0b0000; | 
|  | 2582 | let Inst{11-5} = src{11-5}; | 
|  | 2583 | let Inst{4} = 0; | 
|  | 2584 | let Inst{3-0} = src{3-0}; | 
|  | 2585 | let Inst{25} = 0; | 
|  | 2586 | } | 
|  | 2587 |  | 
| Evan Cheng | 7f8ab6e | 2010-11-17 20:13:28 +0000 | [diff] [blame] | 2588 | let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in | 
| Jim Grosbach | 12e493a | 2010-10-12 23:18:08 +0000 | [diff] [blame] | 2589 | def MOVi : AsI1<0b1101, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm, IIC_iMOVi, | 
|  | 2590 | "mov", "\t$Rd, $imm", [(set GPR:$Rd, so_imm:$imm)]>, UnaryDP { | 
| Jim Grosbach | 0e57a9f | 2010-10-12 18:09:12 +0000 | [diff] [blame] | 2591 | bits<4> Rd; | 
| Jim Grosbach | 12e493a | 2010-10-12 23:18:08 +0000 | [diff] [blame] | 2592 | bits<12> imm; | 
| Anton Korobeynikov | 7c2b1e7 | 2009-09-27 23:52:58 +0000 | [diff] [blame] | 2593 | let Inst{25} = 1; | 
| Jim Grosbach | 0e57a9f | 2010-10-12 18:09:12 +0000 | [diff] [blame] | 2594 | let Inst{15-12} = Rd; | 
|  | 2595 | let Inst{19-16} = 0b0000; | 
| Jim Grosbach | 12e493a | 2010-10-12 23:18:08 +0000 | [diff] [blame] | 2596 | let Inst{11-0} = imm; | 
| Anton Korobeynikov | 7c2b1e7 | 2009-09-27 23:52:58 +0000 | [diff] [blame] | 2597 | } | 
|  | 2598 |  | 
| Evan Cheng | 7f8ab6e | 2010-11-17 20:13:28 +0000 | [diff] [blame] | 2599 | let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in | 
| Jim Grosbach | 7c09e3c | 2011-07-19 19:13:28 +0000 | [diff] [blame] | 2600 | def MOVi16 : AI1<0b1000, (outs GPR:$Rd), (ins imm0_65535_expr:$imm), | 
| Anton Korobeynikov | 7c2b1e7 | 2009-09-27 23:52:58 +0000 | [diff] [blame] | 2601 | DPFrm, IIC_iMOVi, | 
| Jim Grosbach | eafcb27 | 2010-10-14 18:54:27 +0000 | [diff] [blame] | 2602 | "movw", "\t$Rd, $imm", | 
|  | 2603 | [(set GPR:$Rd, imm0_65535:$imm)]>, | 
| Johnny Chen | 5b66b31 | 2010-02-01 23:06:04 +0000 | [diff] [blame] | 2604 | Requires<[IsARM, HasV6T2]>, UnaryDP { | 
| Jim Grosbach | eafcb27 | 2010-10-14 18:54:27 +0000 | [diff] [blame] | 2605 | bits<4> Rd; | 
|  | 2606 | bits<16> imm; | 
|  | 2607 | let Inst{15-12} = Rd; | 
|  | 2608 | let Inst{11-0}  = imm{11-0}; | 
|  | 2609 | let Inst{19-16} = imm{15-12}; | 
| Bob Wilson | 453a06e | 2009-10-13 17:35:30 +0000 | [diff] [blame] | 2610 | let Inst{20} = 0; | 
| Anton Korobeynikov | 7c2b1e7 | 2009-09-27 23:52:58 +0000 | [diff] [blame] | 2611 | let Inst{25} = 1; | 
|  | 2612 | } | 
|  | 2613 |  | 
| Jim Grosbach | 7c09e3c | 2011-07-19 19:13:28 +0000 | [diff] [blame] | 2614 | def : InstAlias<"mov${p} $Rd, $imm", | 
|  | 2615 | (MOVi16 GPR:$Rd, imm0_65535_expr:$imm, pred:$p)>, | 
|  | 2616 | Requires<[IsARM]>; | 
|  | 2617 |  | 
| Evan Cheng | 2f2435d | 2011-01-21 18:55:51 +0000 | [diff] [blame] | 2618 | def MOVi16_ga_pcrel : PseudoInst<(outs GPR:$Rd), | 
|  | 2619 | (ins i32imm:$addr, pclabel:$id), IIC_iMOVi, []>; | 
| Evan Cheng | dfce83c | 2011-01-17 08:03:18 +0000 | [diff] [blame] | 2620 |  | 
|  | 2621 | let Constraints = "$src = $Rd" in { | 
| Owen Anderson | 8059f0c | 2011-08-10 00:03:03 +0000 | [diff] [blame] | 2622 | def MOVTi16 : AI1<0b1010, (outs GPRnopc:$Rd), (ins GPR:$src, imm0_65535_expr:$imm), | 
| Anton Korobeynikov | 7c2b1e7 | 2009-09-27 23:52:58 +0000 | [diff] [blame] | 2623 | DPFrm, IIC_iMOVi, | 
| Jim Grosbach | eafcb27 | 2010-10-14 18:54:27 +0000 | [diff] [blame] | 2624 | "movt", "\t$Rd, $imm", | 
| Owen Anderson | 8059f0c | 2011-08-10 00:03:03 +0000 | [diff] [blame] | 2625 | [(set GPRnopc:$Rd, | 
| Jim Grosbach | fba7fce | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 2626 | (or (and GPR:$src, 0xffff), | 
| Anton Korobeynikov | 7c2b1e7 | 2009-09-27 23:52:58 +0000 | [diff] [blame] | 2627 | lo16AllZero:$imm))]>, UnaryDP, | 
|  | 2628 | Requires<[IsARM, HasV6T2]> { | 
| Jim Grosbach | eafcb27 | 2010-10-14 18:54:27 +0000 | [diff] [blame] | 2629 | bits<4> Rd; | 
|  | 2630 | bits<16> imm; | 
|  | 2631 | let Inst{15-12} = Rd; | 
|  | 2632 | let Inst{11-0}  = imm{11-0}; | 
|  | 2633 | let Inst{19-16} = imm{15-12}; | 
| Bob Wilson | 453a06e | 2009-10-13 17:35:30 +0000 | [diff] [blame] | 2634 | let Inst{20} = 0; | 
| Anton Korobeynikov | 7c2b1e7 | 2009-09-27 23:52:58 +0000 | [diff] [blame] | 2635 | let Inst{25} = 1; | 
| Evan Cheng | 9fa8345 | 2009-09-09 01:47:07 +0000 | [diff] [blame] | 2636 | } | 
| Evan Cheng | 9d41b31 | 2007-07-10 18:08:01 +0000 | [diff] [blame] | 2637 |  | 
| Evan Cheng | 2f2435d | 2011-01-21 18:55:51 +0000 | [diff] [blame] | 2638 | def MOVTi16_ga_pcrel : PseudoInst<(outs GPR:$Rd), | 
|  | 2639 | (ins GPR:$src, i32imm:$addr, pclabel:$id), IIC_iMOVi, []>; | 
| Evan Cheng | dfce83c | 2011-01-17 08:03:18 +0000 | [diff] [blame] | 2640 |  | 
|  | 2641 | } // Constraints | 
|  | 2642 |  | 
| Evan Cheng | 786b15f | 2009-10-21 08:15:52 +0000 | [diff] [blame] | 2643 | def : ARMPat<(or GPR:$src, 0xffff0000), (MOVTi16 GPR:$src, 0xffff)>, | 
|  | 2644 | Requires<[IsARM, HasV6T2]>; | 
|  | 2645 |  | 
| David Goodwin | 5f582b7 | 2009-09-01 18:32:09 +0000 | [diff] [blame] | 2646 | let Uses = [CPSR] in | 
| Jim Grosbach | a74c7ccd | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 2647 | def RRX: PseudoInst<(outs GPR:$Rd), (ins GPR:$Rm), IIC_iMOVsi, | 
| Jim Grosbach | 8b6a9c1 | 2010-10-14 22:57:13 +0000 | [diff] [blame] | 2648 | [(set GPR:$Rd, (ARMrrx GPR:$Rm))]>, UnaryDP, | 
|  | 2649 | Requires<[IsARM]>; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2650 |  | 
|  | 2651 | // These aren't really mov instructions, but we have to define them this way | 
|  | 2652 | // due to flag operands. | 
|  | 2653 |  | 
| Evan Cheng | 3e18e50 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 2654 | let Defs = [CPSR] in { | 
| Jim Grosbach | a74c7ccd | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 2655 | def MOVsrl_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi, | 
| Jim Grosbach | 8b6a9c1 | 2010-10-14 22:57:13 +0000 | [diff] [blame] | 2656 | [(set GPR:$dst, (ARMsrl_flag GPR:$src))]>, UnaryDP, | 
|  | 2657 | Requires<[IsARM]>; | 
| Jim Grosbach | a74c7ccd | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 2658 | def MOVsra_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi, | 
| Jim Grosbach | 8b6a9c1 | 2010-10-14 22:57:13 +0000 | [diff] [blame] | 2659 | [(set GPR:$dst, (ARMsra_flag GPR:$src))]>, UnaryDP, | 
|  | 2660 | Requires<[IsARM]>; | 
| Evan Cheng | 3e18e50 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 2661 | } | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2662 |  | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2663 | //===----------------------------------------------------------------------===// | 
|  | 2664 | //  Extend Instructions. | 
|  | 2665 | // | 
|  | 2666 |  | 
|  | 2667 | // Sign extenders | 
|  | 2668 |  | 
| Jim Grosbach | 8b31ef5 | 2011-07-27 16:47:19 +0000 | [diff] [blame] | 2669 | def SXTB  : AI_ext_rrot<0b01101010, | 
| Evan Cheng | 62d626c | 2010-09-25 00:49:35 +0000 | [diff] [blame] | 2670 | "sxtb", UnOpFrag<(sext_inreg node:$Src, i8)>>; | 
| Jim Grosbach | 8b31ef5 | 2011-07-27 16:47:19 +0000 | [diff] [blame] | 2671 | def SXTH  : AI_ext_rrot<0b01101011, | 
| Evan Cheng | 62d626c | 2010-09-25 00:49:35 +0000 | [diff] [blame] | 2672 | "sxth", UnOpFrag<(sext_inreg node:$Src, i16)>>; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2673 |  | 
| Jim Grosbach | 38b5503 | 2011-07-27 17:48:13 +0000 | [diff] [blame] | 2674 | def SXTAB : AI_exta_rrot<0b01101010, | 
| Evan Cheng | 49d6652 | 2008-11-06 22:15:19 +0000 | [diff] [blame] | 2675 | "sxtab", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>; | 
| Jim Grosbach | 38b5503 | 2011-07-27 17:48:13 +0000 | [diff] [blame] | 2676 | def SXTAH : AI_exta_rrot<0b01101011, | 
| Evan Cheng | 49d6652 | 2008-11-06 22:15:19 +0000 | [diff] [blame] | 2677 | "sxtah", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2678 |  | 
| Jim Grosbach | 8b31ef5 | 2011-07-27 16:47:19 +0000 | [diff] [blame] | 2679 | def SXTB16  : AI_ext_rrot_np<0b01101000, "sxtb16">; | 
| Johnny Chen | 5ddd4ac | 2010-02-22 21:50:40 +0000 | [diff] [blame] | 2680 |  | 
| Jim Grosbach | 38b5503 | 2011-07-27 17:48:13 +0000 | [diff] [blame] | 2681 | def SXTAB16 : AI_exta_rrot_np<0b01101000, "sxtab16">; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2682 |  | 
|  | 2683 | // Zero extenders | 
|  | 2684 |  | 
|  | 2685 | let AddedComplexity = 16 in { | 
| Jim Grosbach | 8b31ef5 | 2011-07-27 16:47:19 +0000 | [diff] [blame] | 2686 | def UXTB   : AI_ext_rrot<0b01101110, | 
| Evan Cheng | 62d626c | 2010-09-25 00:49:35 +0000 | [diff] [blame] | 2687 | "uxtb"  , UnOpFrag<(and node:$Src, 0x000000FF)>>; | 
| Jim Grosbach | 8b31ef5 | 2011-07-27 16:47:19 +0000 | [diff] [blame] | 2688 | def UXTH   : AI_ext_rrot<0b01101111, | 
| Evan Cheng | 62d626c | 2010-09-25 00:49:35 +0000 | [diff] [blame] | 2689 | "uxth"  , UnOpFrag<(and node:$Src, 0x0000FFFF)>>; | 
| Jim Grosbach | 8b31ef5 | 2011-07-27 16:47:19 +0000 | [diff] [blame] | 2690 | def UXTB16 : AI_ext_rrot<0b01101100, | 
| Evan Cheng | 62d626c | 2010-09-25 00:49:35 +0000 | [diff] [blame] | 2691 | "uxtb16", UnOpFrag<(and node:$Src, 0x00FF00FF)>>; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2692 |  | 
| Jim Grosbach | c445a7d | 2010-07-28 23:25:44 +0000 | [diff] [blame] | 2693 | // FIXME: This pattern incorrectly assumes the shl operator is a rotate. | 
|  | 2694 | //        The transformation should probably be done as a combiner action | 
|  | 2695 | //        instead so we can include a check for masking back in the upper | 
|  | 2696 | //        eight bits of the source into the lower eight bits of the result. | 
|  | 2697 | //def : ARMV6Pat<(and (shl GPR:$Src, (i32 8)), 0xFF00FF), | 
| Jim Grosbach | d265913 | 2011-07-26 21:28:43 +0000 | [diff] [blame] | 2698 | //               (UXTB16r_rot GPR:$Src, 3)>; | 
| Bob Wilson | e67b770 | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 2699 | def : ARMV6Pat<(and (srl GPR:$Src, (i32 8)), 0xFF00FF), | 
| Jim Grosbach | 8b31ef5 | 2011-07-27 16:47:19 +0000 | [diff] [blame] | 2700 | (UXTB16 GPR:$Src, 1)>; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2701 |  | 
| Jim Grosbach | 38b5503 | 2011-07-27 17:48:13 +0000 | [diff] [blame] | 2702 | def UXTAB : AI_exta_rrot<0b01101110, "uxtab", | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2703 | BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>; | 
| Jim Grosbach | 38b5503 | 2011-07-27 17:48:13 +0000 | [diff] [blame] | 2704 | def UXTAH : AI_exta_rrot<0b01101111, "uxtah", | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2705 | BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>; | 
| Rafael Espindola | d0dee77 | 2006-08-21 22:00:32 +0000 | [diff] [blame] | 2706 | } | 
|  | 2707 |  | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2708 | // This isn't safe in general, the add is two 16-bit units, not a 32-bit add. | 
| Jim Grosbach | 38b5503 | 2011-07-27 17:48:13 +0000 | [diff] [blame] | 2709 | def UXTAB16 : AI_exta_rrot_np<0b01101100, "uxtab16">; | 
| Rafael Espindola | c7829d6 | 2006-09-11 19:24:19 +0000 | [diff] [blame] | 2710 |  | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2711 |  | 
| Owen Anderson | 8059f0c | 2011-08-10 00:03:03 +0000 | [diff] [blame] | 2712 | def SBFX  : I<(outs GPRnopc:$Rd), | 
|  | 2713 | (ins GPRnopc:$Rn, imm0_31:$lsb, imm1_32:$width), | 
| Owen Anderson | 651b230 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 2714 | AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi, | 
| Jim Grosbach | 68a335e | 2010-10-15 17:15:16 +0000 | [diff] [blame] | 2715 | "sbfx", "\t$Rd, $Rn, $lsb, $width", "", []>, | 
| Sandeep Patel | 423e42b | 2009-10-13 18:59:48 +0000 | [diff] [blame] | 2716 | Requires<[IsARM, HasV6T2]> { | 
| Jim Grosbach | 68a335e | 2010-10-15 17:15:16 +0000 | [diff] [blame] | 2717 | bits<4> Rd; | 
|  | 2718 | bits<4> Rn; | 
|  | 2719 | bits<5> lsb; | 
|  | 2720 | bits<5> width; | 
| Sandeep Patel | 423e42b | 2009-10-13 18:59:48 +0000 | [diff] [blame] | 2721 | let Inst{27-21} = 0b0111101; | 
|  | 2722 | let Inst{6-4}   = 0b101; | 
| Jim Grosbach | 68a335e | 2010-10-15 17:15:16 +0000 | [diff] [blame] | 2723 | let Inst{20-16} = width; | 
|  | 2724 | let Inst{15-12} = Rd; | 
|  | 2725 | let Inst{11-7}  = lsb; | 
|  | 2726 | let Inst{3-0}   = Rn; | 
| Sandeep Patel | 423e42b | 2009-10-13 18:59:48 +0000 | [diff] [blame] | 2727 | } | 
|  | 2728 |  | 
| Jim Grosbach | 68a335e | 2010-10-15 17:15:16 +0000 | [diff] [blame] | 2729 | def UBFX  : I<(outs GPR:$Rd), | 
| Jim Grosbach | 03f56d9 | 2011-07-27 21:09:25 +0000 | [diff] [blame] | 2730 | (ins GPR:$Rn, imm0_31:$lsb, imm1_32:$width), | 
| Owen Anderson | 651b230 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 2731 | AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi, | 
| Jim Grosbach | 68a335e | 2010-10-15 17:15:16 +0000 | [diff] [blame] | 2732 | "ubfx", "\t$Rd, $Rn, $lsb, $width", "", []>, | 
| Sandeep Patel | 423e42b | 2009-10-13 18:59:48 +0000 | [diff] [blame] | 2733 | Requires<[IsARM, HasV6T2]> { | 
| Jim Grosbach | 68a335e | 2010-10-15 17:15:16 +0000 | [diff] [blame] | 2734 | bits<4> Rd; | 
|  | 2735 | bits<4> Rn; | 
|  | 2736 | bits<5> lsb; | 
|  | 2737 | bits<5> width; | 
| Sandeep Patel | 423e42b | 2009-10-13 18:59:48 +0000 | [diff] [blame] | 2738 | let Inst{27-21} = 0b0111111; | 
|  | 2739 | let Inst{6-4}   = 0b101; | 
| Jim Grosbach | 68a335e | 2010-10-15 17:15:16 +0000 | [diff] [blame] | 2740 | let Inst{20-16} = width; | 
|  | 2741 | let Inst{15-12} = Rd; | 
|  | 2742 | let Inst{11-7}  = lsb; | 
|  | 2743 | let Inst{3-0}   = Rn; | 
| Sandeep Patel | 423e42b | 2009-10-13 18:59:48 +0000 | [diff] [blame] | 2744 | } | 
|  | 2745 |  | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2746 | //===----------------------------------------------------------------------===// | 
|  | 2747 | //  Arithmetic Instructions. | 
|  | 2748 | // | 
|  | 2749 |  | 
| Jim Grosbach | b7c01f5 | 2008-10-14 20:36:24 +0000 | [diff] [blame] | 2750 | defm ADD  : AsI1_bin_irs<0b0100, "add", | 
| Evan Cheng | c35d7bb | 2010-09-29 00:27:46 +0000 | [diff] [blame] | 2751 | IIC_iALUi, IIC_iALUr, IIC_iALUsr, | 
| Jim Grosbach | b5ee311 | 2011-06-27 19:09:15 +0000 | [diff] [blame] | 2752 | BinOpFrag<(add  node:$LHS, node:$RHS)>, "ADD", 1>; | 
| Jim Grosbach | b7c01f5 | 2008-10-14 20:36:24 +0000 | [diff] [blame] | 2753 | defm SUB  : AsI1_bin_irs<0b0010, "sub", | 
| Evan Cheng | c35d7bb | 2010-09-29 00:27:46 +0000 | [diff] [blame] | 2754 | IIC_iALUi, IIC_iALUr, IIC_iALUsr, | 
| Jim Grosbach | b5ee311 | 2011-06-27 19:09:15 +0000 | [diff] [blame] | 2755 | BinOpFrag<(sub  node:$LHS, node:$RHS)>, "SUB">; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2756 |  | 
| Evan Cheng | aa3b801 | 2007-07-05 07:13:32 +0000 | [diff] [blame] | 2757 | // ADD and SUB with 's' bit set. | 
| Jim Grosbach | d7cf55c | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 2758 | defm ADDS : AI1_bin_s_irs<0b0100, "adds", | 
| Evan Cheng | c35d7bb | 2010-09-29 00:27:46 +0000 | [diff] [blame] | 2759 | IIC_iALUi, IIC_iALUr, IIC_iALUsr, | 
| Jim Grosbach | d7cf55c | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 2760 | BinOpFrag<(addc node:$LHS, node:$RHS)>, 1>; | 
|  | 2761 | defm SUBS : AI1_bin_s_irs<0b0010, "subs", | 
| Evan Cheng | c35d7bb | 2010-09-29 00:27:46 +0000 | [diff] [blame] | 2762 | IIC_iALUi, IIC_iALUr, IIC_iALUsr, | 
| Evan Cheng | c7ea8df | 2009-06-25 20:59:23 +0000 | [diff] [blame] | 2763 | BinOpFrag<(subc node:$LHS, node:$RHS)>>; | 
| Evan Cheng | e8c3cbf | 2007-06-06 10:17:05 +0000 | [diff] [blame] | 2764 |  | 
| Evan Cheng | 97727a6 | 2009-06-25 23:34:10 +0000 | [diff] [blame] | 2765 | defm ADC : AI1_adde_sube_irs<0b0101, "adc", | 
| Jim Grosbach | 04afb07 | 2011-07-13 17:57:17 +0000 | [diff] [blame] | 2766 | BinOpFrag<(adde_dead_carry node:$LHS, node:$RHS)>, | 
|  | 2767 | "ADC", 1>; | 
| Evan Cheng | 97727a6 | 2009-06-25 23:34:10 +0000 | [diff] [blame] | 2768 | defm SBC : AI1_adde_sube_irs<0b0110, "sbc", | 
| Jim Grosbach | 04afb07 | 2011-07-13 17:57:17 +0000 | [diff] [blame] | 2769 | BinOpFrag<(sube_dead_carry node:$LHS, node:$RHS)>, | 
|  | 2770 | "SBC">; | 
| Daniel Dunbar | 6e3aedd | 2011-01-10 15:26:35 +0000 | [diff] [blame] | 2771 |  | 
|  | 2772 | // ADC and SUBC with 's' bit set. | 
| Owen Anderson | 77aa266 | 2011-04-05 21:48:57 +0000 | [diff] [blame] | 2773 | let usesCustomInserter = 1 in { | 
|  | 2774 | defm ADCS : AI1_adde_sube_s_irs< | 
|  | 2775 | BinOpFrag<(adde_live_carry node:$LHS, node:$RHS)>, 1>; | 
|  | 2776 | defm SBCS : AI1_adde_sube_s_irs< | 
|  | 2777 | BinOpFrag<(sube_live_carry node:$LHS, node:$RHS) >>; | 
|  | 2778 | } | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2779 |  | 
| Jim Grosbach | 00ce8de | 2010-10-15 18:42:41 +0000 | [diff] [blame] | 2780 | def RSBri : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm, | 
|  | 2781 | IIC_iALUi, "rsb", "\t$Rd, $Rn, $imm", | 
|  | 2782 | [(set GPR:$Rd, (sub so_imm:$imm, GPR:$Rn))]> { | 
|  | 2783 | bits<4> Rd; | 
|  | 2784 | bits<4> Rn; | 
|  | 2785 | bits<12> imm; | 
|  | 2786 | let Inst{25} = 1; | 
|  | 2787 | let Inst{15-12} = Rd; | 
|  | 2788 | let Inst{19-16} = Rn; | 
|  | 2789 | let Inst{11-0} = imm; | 
| Evan Cheng | 9fa8345 | 2009-09-09 01:47:07 +0000 | [diff] [blame] | 2790 | } | 
| Evan Cheng | 9d41b31 | 2007-07-10 18:08:01 +0000 | [diff] [blame] | 2791 |  | 
| Bob Wilson | adb93e5 | 2010-08-05 18:23:43 +0000 | [diff] [blame] | 2792 | // The reg/reg form is only defined for the disassembler; for codegen it is | 
|  | 2793 | // equivalent to SUBrr. | 
| Jim Grosbach | 00ce8de | 2010-10-15 18:42:41 +0000 | [diff] [blame] | 2794 | def RSBrr : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm, | 
|  | 2795 | IIC_iALUr, "rsb", "\t$Rd, $Rn, $Rm", | 
| Bob Wilson | b102139 | 2010-08-05 19:00:21 +0000 | [diff] [blame] | 2796 | [/* For disassembly only; pattern left blank */]> { | 
| Jim Grosbach | 00ce8de | 2010-10-15 18:42:41 +0000 | [diff] [blame] | 2797 | bits<4> Rd; | 
|  | 2798 | bits<4> Rn; | 
|  | 2799 | bits<4> Rm; | 
|  | 2800 | let Inst{11-4} = 0b00000000; | 
|  | 2801 | let Inst{25} = 0; | 
|  | 2802 | let Inst{3-0} = Rm; | 
|  | 2803 | let Inst{15-12} = Rd; | 
|  | 2804 | let Inst{19-16} = Rn; | 
| Bob Wilson | adb93e5 | 2010-08-05 18:23:43 +0000 | [diff] [blame] | 2805 | } | 
|  | 2806 |  | 
| Owen Anderson | b595ed0 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 2807 | def RSBrsi : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_reg_imm:$shift), | 
| Owen Anderson | 0491270 | 2011-07-21 23:38:37 +0000 | [diff] [blame] | 2808 | DPSoRegImmFrm, IIC_iALUsr, "rsb", "\t$Rd, $Rn, $shift", | 
| Owen Anderson | b595ed0 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 2809 | [(set GPR:$Rd, (sub so_reg_imm:$shift, GPR:$Rn))]> { | 
| Jim Grosbach | 00ce8de | 2010-10-15 18:42:41 +0000 | [diff] [blame] | 2810 | bits<4> Rd; | 
|  | 2811 | bits<4> Rn; | 
|  | 2812 | bits<12> shift; | 
|  | 2813 | let Inst{25} = 0; | 
| Jim Grosbach | 00ce8de | 2010-10-15 18:42:41 +0000 | [diff] [blame] | 2814 | let Inst{19-16} = Rn; | 
| Owen Anderson | b595ed0 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 2815 | let Inst{15-12} = Rd; | 
|  | 2816 | let Inst{11-5} = shift{11-5}; | 
|  | 2817 | let Inst{4} = 0; | 
|  | 2818 | let Inst{3-0} = shift{3-0}; | 
|  | 2819 | } | 
|  | 2820 |  | 
|  | 2821 | def RSBrsr : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_reg_reg:$shift), | 
| Owen Anderson | 0491270 | 2011-07-21 23:38:37 +0000 | [diff] [blame] | 2822 | DPSoRegRegFrm, IIC_iALUsr, "rsb", "\t$Rd, $Rn, $shift", | 
| Owen Anderson | b595ed0 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 2823 | [(set GPR:$Rd, (sub so_reg_reg:$shift, GPR:$Rn))]> { | 
|  | 2824 | bits<4> Rd; | 
|  | 2825 | bits<4> Rn; | 
|  | 2826 | bits<12> shift; | 
|  | 2827 | let Inst{25} = 0; | 
|  | 2828 | let Inst{19-16} = Rn; | 
|  | 2829 | let Inst{15-12} = Rd; | 
|  | 2830 | let Inst{11-8} = shift{11-8}; | 
|  | 2831 | let Inst{7} = 0; | 
|  | 2832 | let Inst{6-5} = shift{6-5}; | 
|  | 2833 | let Inst{4} = 1; | 
|  | 2834 | let Inst{3-0} = shift{3-0}; | 
| Bob Wilson | a6aba77 | 2009-10-26 22:34:44 +0000 | [diff] [blame] | 2835 | } | 
| Evan Cheng | aa3b801 | 2007-07-05 07:13:32 +0000 | [diff] [blame] | 2836 |  | 
|  | 2837 | // RSB with 's' bit set. | 
| Owen Anderson | 867846b | 2011-04-05 23:55:28 +0000 | [diff] [blame] | 2838 | // NOTE: CPSR def omitted because it will be handled by the custom inserter. | 
|  | 2839 | let usesCustomInserter = 1 in { | 
|  | 2840 | def RSBSri : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), | 
| Owen Anderson | 651b230 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 2841 | 4, IIC_iALUi, | 
| Owen Anderson | 867846b | 2011-04-05 23:55:28 +0000 | [diff] [blame] | 2842 | [(set GPR:$Rd, (subc so_imm:$imm, GPR:$Rn))]>; | 
|  | 2843 | def RSBSrr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), | 
| Owen Anderson | 651b230 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 2844 | 4, IIC_iALUr, | 
| Owen Anderson | 867846b | 2011-04-05 23:55:28 +0000 | [diff] [blame] | 2845 | [/* For disassembly only; pattern left blank */]>; | 
| Owen Anderson | b595ed0 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 2846 | def RSBSrsi : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg_imm:$shift), | 
| Owen Anderson | 651b230 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 2847 | 4, IIC_iALUsr, | 
| Owen Anderson | b595ed0 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 2848 | [(set GPR:$Rd, (subc so_reg_imm:$shift, GPR:$Rn))]>; | 
|  | 2849 | def RSBSrsr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg_reg:$shift), | 
|  | 2850 | 4, IIC_iALUsr, | 
|  | 2851 | [(set GPR:$Rd, (subc so_reg_reg:$shift, GPR:$Rn))]>; | 
| Evan Cheng | 3e18e50 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 2852 | } | 
| Evan Cheng | aa3b801 | 2007-07-05 07:13:32 +0000 | [diff] [blame] | 2853 |  | 
| Evan Cheng | 97727a6 | 2009-06-25 23:34:10 +0000 | [diff] [blame] | 2854 | let Uses = [CPSR] in { | 
| Jim Grosbach | 00ce8de | 2010-10-15 18:42:41 +0000 | [diff] [blame] | 2855 | def RSCri : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), | 
|  | 2856 | DPFrm, IIC_iALUi, "rsc", "\t$Rd, $Rn, $imm", | 
|  | 2857 | [(set GPR:$Rd, (sube_dead_carry so_imm:$imm, GPR:$Rn))]>, | 
| Jim Grosbach | 0a334d0 | 2010-02-16 20:17:57 +0000 | [diff] [blame] | 2858 | Requires<[IsARM]> { | 
| Jim Grosbach | 00ce8de | 2010-10-15 18:42:41 +0000 | [diff] [blame] | 2859 | bits<4> Rd; | 
|  | 2860 | bits<4> Rn; | 
|  | 2861 | bits<12> imm; | 
|  | 2862 | let Inst{25} = 1; | 
|  | 2863 | let Inst{15-12} = Rd; | 
|  | 2864 | let Inst{19-16} = Rn; | 
|  | 2865 | let Inst{11-0} = imm; | 
| Evan Cheng | 9fa8345 | 2009-09-09 01:47:07 +0000 | [diff] [blame] | 2866 | } | 
| Bob Wilson | 72de307 | 2010-08-05 18:59:36 +0000 | [diff] [blame] | 2867 | // The reg/reg form is only defined for the disassembler; for codegen it is | 
|  | 2868 | // equivalent to SUBrr. | 
| Jim Grosbach | 00ce8de | 2010-10-15 18:42:41 +0000 | [diff] [blame] | 2869 | def RSCrr : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), | 
|  | 2870 | DPFrm, IIC_iALUr, "rsc", "\t$Rd, $Rn, $Rm", | 
| Bob Wilson | 72de307 | 2010-08-05 18:59:36 +0000 | [diff] [blame] | 2871 | [/* For disassembly only; pattern left blank */]> { | 
| Jim Grosbach | 00ce8de | 2010-10-15 18:42:41 +0000 | [diff] [blame] | 2872 | bits<4> Rd; | 
|  | 2873 | bits<4> Rn; | 
|  | 2874 | bits<4> Rm; | 
|  | 2875 | let Inst{11-4} = 0b00000000; | 
|  | 2876 | let Inst{25} = 0; | 
|  | 2877 | let Inst{3-0} = Rm; | 
|  | 2878 | let Inst{15-12} = Rd; | 
|  | 2879 | let Inst{19-16} = Rn; | 
| Bob Wilson | 72de307 | 2010-08-05 18:59:36 +0000 | [diff] [blame] | 2880 | } | 
| Owen Anderson | b595ed0 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 2881 | def RSCrsi : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_reg_imm:$shift), | 
| Owen Anderson | 0491270 | 2011-07-21 23:38:37 +0000 | [diff] [blame] | 2882 | DPSoRegImmFrm, IIC_iALUsr, "rsc", "\t$Rd, $Rn, $shift", | 
| Owen Anderson | b595ed0 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 2883 | [(set GPR:$Rd, (sube_dead_carry so_reg_imm:$shift, GPR:$Rn))]>, | 
| Jim Grosbach | 0a334d0 | 2010-02-16 20:17:57 +0000 | [diff] [blame] | 2884 | Requires<[IsARM]> { | 
| Jim Grosbach | 00ce8de | 2010-10-15 18:42:41 +0000 | [diff] [blame] | 2885 | bits<4> Rd; | 
|  | 2886 | bits<4> Rn; | 
|  | 2887 | bits<12> shift; | 
|  | 2888 | let Inst{25} = 0; | 
| Jim Grosbach | 00ce8de | 2010-10-15 18:42:41 +0000 | [diff] [blame] | 2889 | let Inst{19-16} = Rn; | 
| Owen Anderson | b595ed0 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 2890 | let Inst{15-12} = Rd; | 
|  | 2891 | let Inst{11-5} = shift{11-5}; | 
|  | 2892 | let Inst{4} = 0; | 
|  | 2893 | let Inst{3-0} = shift{3-0}; | 
|  | 2894 | } | 
|  | 2895 | def RSCrsr : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_reg_reg:$shift), | 
| Owen Anderson | 0491270 | 2011-07-21 23:38:37 +0000 | [diff] [blame] | 2896 | DPSoRegRegFrm, IIC_iALUsr, "rsc", "\t$Rd, $Rn, $shift", | 
| Owen Anderson | b595ed0 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 2897 | [(set GPR:$Rd, (sube_dead_carry so_reg_reg:$shift, GPR:$Rn))]>, | 
|  | 2898 | Requires<[IsARM]> { | 
|  | 2899 | bits<4> Rd; | 
|  | 2900 | bits<4> Rn; | 
|  | 2901 | bits<12> shift; | 
|  | 2902 | let Inst{25} = 0; | 
|  | 2903 | let Inst{19-16} = Rn; | 
|  | 2904 | let Inst{15-12} = Rd; | 
|  | 2905 | let Inst{11-8} = shift{11-8}; | 
|  | 2906 | let Inst{7} = 0; | 
|  | 2907 | let Inst{6-5} = shift{6-5}; | 
|  | 2908 | let Inst{4} = 1; | 
|  | 2909 | let Inst{3-0} = shift{3-0}; | 
| Bob Wilson | a33fa47 | 2009-10-26 22:59:12 +0000 | [diff] [blame] | 2910 | } | 
| Evan Cheng | 97727a6 | 2009-06-25 23:34:10 +0000 | [diff] [blame] | 2911 | } | 
|  | 2912 |  | 
| Owen Anderson | b595ed0 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 2913 |  | 
| Owen Anderson | 867846b | 2011-04-05 23:55:28 +0000 | [diff] [blame] | 2914 | // NOTE: CPSR def omitted because it will be handled by the custom inserter. | 
|  | 2915 | let usesCustomInserter = 1, Uses = [CPSR] in { | 
|  | 2916 | def RSCSri : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), | 
| Owen Anderson | 651b230 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 2917 | 4, IIC_iALUi, | 
| Owen Anderson | f9bd6ba | 2011-04-06 22:45:55 +0000 | [diff] [blame] | 2918 | [(set GPR:$Rd, (sube_dead_carry so_imm:$imm, GPR:$Rn))]>; | 
| Owen Anderson | b595ed0 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 2919 | def RSCSrsi : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg_imm:$shift), | 
| Owen Anderson | 651b230 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 2920 | 4, IIC_iALUsr, | 
| Owen Anderson | b595ed0 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 2921 | [(set GPR:$Rd, (sube_dead_carry so_reg_imm:$shift, GPR:$Rn))]>; | 
|  | 2922 | def RSCSrsr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg_reg:$shift), | 
|  | 2923 | 4, IIC_iALUsr, | 
|  | 2924 | [(set GPR:$Rd, (sube_dead_carry so_reg_reg:$shift, GPR:$Rn))]>; | 
| Evan Cheng | 3e18e50 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 2925 | } | 
| Evan Cheng | e8c3cbf | 2007-06-06 10:17:05 +0000 | [diff] [blame] | 2926 |  | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2927 | // (sub X, imm) gets canonicalized to (add X, -imm).  Match this form. | 
| Jim Grosbach | a90af1b | 2010-07-14 17:45:16 +0000 | [diff] [blame] | 2928 | // The assume-no-carry-in form uses the negation of the input since add/sub | 
|  | 2929 | // assume opposite meanings of the carry flag (i.e., carry == !borrow). | 
|  | 2930 | // See the definition of AddWithCarry() in the ARM ARM A2.2.1 for the gory | 
|  | 2931 | // details. | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2932 | def : ARMPat<(add    GPR:$src, so_imm_neg:$imm), | 
|  | 2933 | (SUBri  GPR:$src, so_imm_neg:$imm)>; | 
| Jim Grosbach | a90af1b | 2010-07-14 17:45:16 +0000 | [diff] [blame] | 2934 | def : ARMPat<(addc   GPR:$src, so_imm_neg:$imm), | 
|  | 2935 | (SUBSri GPR:$src, so_imm_neg:$imm)>; | 
|  | 2936 | // The with-carry-in form matches bitwise not instead of the negation. | 
|  | 2937 | // Effectively, the inverse interpretation of the carry flag already accounts | 
|  | 2938 | // for part of the negation. | 
| Andrew Trick | 0ed5778 | 2011-04-23 03:55:32 +0000 | [diff] [blame] | 2939 | def : ARMPat<(adde_dead_carry   GPR:$src, so_imm_not:$imm), | 
| Jim Grosbach | a90af1b | 2010-07-14 17:45:16 +0000 | [diff] [blame] | 2940 | (SBCri  GPR:$src, so_imm_not:$imm)>; | 
| Andrew Trick | 0ed5778 | 2011-04-23 03:55:32 +0000 | [diff] [blame] | 2941 | def : ARMPat<(adde_live_carry   GPR:$src, so_imm_not:$imm), | 
|  | 2942 | (SBCSri GPR:$src, so_imm_not:$imm)>; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2943 |  | 
|  | 2944 | // Note: These are implemented in C++ code, because they have to generate | 
|  | 2945 | // ADD/SUBrs instructions, which use a complex pattern that a xform function | 
|  | 2946 | // cannot produce. | 
|  | 2947 | // (mul X, 2^n+1) -> (add (X << n), X) | 
|  | 2948 | // (mul X, 2^n-1) -> (rsb X, (X << n)) | 
|  | 2949 |  | 
| Jim Grosbach | bc9d841 | 2011-07-22 18:06:01 +0000 | [diff] [blame] | 2950 | // ARM Arithmetic Instruction | 
| Johnny Chen | c95a814 | 2010-02-14 06:32:20 +0000 | [diff] [blame] | 2951 | // GPR:$dst = GPR:$a op GPR:$b | 
| Jim Grosbach | 90f74fe | 2010-10-15 19:49:46 +0000 | [diff] [blame] | 2952 | class AAI<bits<8> op27_20, bits<8> op11_4, string opc, | 
| Jim Grosbach | bc9d841 | 2011-07-22 18:06:01 +0000 | [diff] [blame] | 2953 | list<dag> pattern = [], | 
| Owen Anderson | 8059f0c | 2011-08-10 00:03:03 +0000 | [diff] [blame] | 2954 | dag iops = (ins GPRnopc:$Rn, GPRnopc:$Rm), | 
|  | 2955 | string asm = "\t$Rd, $Rn, $Rm"> | 
|  | 2956 | : AI<(outs GPRnopc:$Rd), iops, DPFrm, IIC_iALUr, opc, asm, pattern> { | 
| Jim Grosbach | 90f74fe | 2010-10-15 19:49:46 +0000 | [diff] [blame] | 2957 | bits<4> Rn; | 
| Bruno Cardoso Lopes | 4bd6123 | 2011-01-21 14:07:40 +0000 | [diff] [blame] | 2958 | bits<4> Rd; | 
| Jim Grosbach | 90f74fe | 2010-10-15 19:49:46 +0000 | [diff] [blame] | 2959 | bits<4> Rm; | 
| Johnny Chen | b0208d2 | 2010-02-13 01:21:01 +0000 | [diff] [blame] | 2960 | let Inst{27-20} = op27_20; | 
| Jim Grosbach | 90f74fe | 2010-10-15 19:49:46 +0000 | [diff] [blame] | 2961 | let Inst{11-4} = op11_4; | 
|  | 2962 | let Inst{19-16} = Rn; | 
|  | 2963 | let Inst{15-12} = Rd; | 
|  | 2964 | let Inst{3-0}   = Rm; | 
| Johnny Chen | b0208d2 | 2010-02-13 01:21:01 +0000 | [diff] [blame] | 2965 | } | 
|  | 2966 |  | 
| Jim Grosbach | bc9d841 | 2011-07-22 18:06:01 +0000 | [diff] [blame] | 2967 | // Saturating add/subtract | 
| Johnny Chen | 9d4a3e2a | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 2968 |  | 
| Jim Grosbach | 90f74fe | 2010-10-15 19:49:46 +0000 | [diff] [blame] | 2969 | def QADD    : AAI<0b00010000, 0b00000101, "qadd", | 
| Owen Anderson | 8059f0c | 2011-08-10 00:03:03 +0000 | [diff] [blame] | 2970 | [(set GPRnopc:$Rd, (int_arm_qadd GPRnopc:$Rm, GPRnopc:$Rn))], | 
|  | 2971 | (ins GPRnopc:$Rm, GPRnopc:$Rn), "\t$Rd, $Rm, $Rn">; | 
| Jim Grosbach | 90f74fe | 2010-10-15 19:49:46 +0000 | [diff] [blame] | 2972 | def QSUB    : AAI<0b00010010, 0b00000101, "qsub", | 
| Owen Anderson | 8059f0c | 2011-08-10 00:03:03 +0000 | [diff] [blame] | 2973 | [(set GPRnopc:$Rd, (int_arm_qsub GPRnopc:$Rm, GPRnopc:$Rn))], | 
|  | 2974 | (ins GPRnopc:$Rm, GPRnopc:$Rn), "\t$Rd, $Rm, $Rn">; | 
|  | 2975 | def QDADD   : AAI<0b00010100, 0b00000101, "qdadd", [], | 
|  | 2976 | (ins GPRnopc:$Rm, GPRnopc:$Rn), | 
| Bruno Cardoso Lopes | 4bd6123 | 2011-01-21 14:07:40 +0000 | [diff] [blame] | 2977 | "\t$Rd, $Rm, $Rn">; | 
| Owen Anderson | 8059f0c | 2011-08-10 00:03:03 +0000 | [diff] [blame] | 2978 | def QDSUB   : AAI<0b00010110, 0b00000101, "qdsub", [], | 
|  | 2979 | (ins GPRnopc:$Rm, GPRnopc:$Rn), | 
| Bruno Cardoso Lopes | 4bd6123 | 2011-01-21 14:07:40 +0000 | [diff] [blame] | 2980 | "\t$Rd, $Rm, $Rn">; | 
| Jim Grosbach | 90f74fe | 2010-10-15 19:49:46 +0000 | [diff] [blame] | 2981 |  | 
|  | 2982 | def QADD16  : AAI<0b01100010, 0b11110001, "qadd16">; | 
|  | 2983 | def QADD8   : AAI<0b01100010, 0b11111001, "qadd8">; | 
|  | 2984 | def QASX    : AAI<0b01100010, 0b11110011, "qasx">; | 
|  | 2985 | def QSAX    : AAI<0b01100010, 0b11110101, "qsax">; | 
|  | 2986 | def QSUB16  : AAI<0b01100010, 0b11110111, "qsub16">; | 
|  | 2987 | def QSUB8   : AAI<0b01100010, 0b11111111, "qsub8">; | 
|  | 2988 | def UQADD16 : AAI<0b01100110, 0b11110001, "uqadd16">; | 
|  | 2989 | def UQADD8  : AAI<0b01100110, 0b11111001, "uqadd8">; | 
|  | 2990 | def UQASX   : AAI<0b01100110, 0b11110011, "uqasx">; | 
|  | 2991 | def UQSAX   : AAI<0b01100110, 0b11110101, "uqsax">; | 
|  | 2992 | def UQSUB16 : AAI<0b01100110, 0b11110111, "uqsub16">; | 
|  | 2993 | def UQSUB8  : AAI<0b01100110, 0b11111111, "uqsub8">; | 
| Johnny Chen | 9d4a3e2a | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 2994 |  | 
| Jim Grosbach | bc9d841 | 2011-07-22 18:06:01 +0000 | [diff] [blame] | 2995 | // Signed/Unsigned add/subtract | 
| Johnny Chen | 9d4a3e2a | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 2996 |  | 
| Jim Grosbach | 90f74fe | 2010-10-15 19:49:46 +0000 | [diff] [blame] | 2997 | def SASX   : AAI<0b01100001, 0b11110011, "sasx">; | 
|  | 2998 | def SADD16 : AAI<0b01100001, 0b11110001, "sadd16">; | 
|  | 2999 | def SADD8  : AAI<0b01100001, 0b11111001, "sadd8">; | 
|  | 3000 | def SSAX   : AAI<0b01100001, 0b11110101, "ssax">; | 
|  | 3001 | def SSUB16 : AAI<0b01100001, 0b11110111, "ssub16">; | 
|  | 3002 | def SSUB8  : AAI<0b01100001, 0b11111111, "ssub8">; | 
|  | 3003 | def UASX   : AAI<0b01100101, 0b11110011, "uasx">; | 
|  | 3004 | def UADD16 : AAI<0b01100101, 0b11110001, "uadd16">; | 
|  | 3005 | def UADD8  : AAI<0b01100101, 0b11111001, "uadd8">; | 
|  | 3006 | def USAX   : AAI<0b01100101, 0b11110101, "usax">; | 
|  | 3007 | def USUB16 : AAI<0b01100101, 0b11110111, "usub16">; | 
|  | 3008 | def USUB8  : AAI<0b01100101, 0b11111111, "usub8">; | 
| Johnny Chen | 9d4a3e2a | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 3009 |  | 
| Jim Grosbach | bc9d841 | 2011-07-22 18:06:01 +0000 | [diff] [blame] | 3010 | // Signed/Unsigned halving add/subtract | 
| Johnny Chen | 9d4a3e2a | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 3011 |  | 
| Jim Grosbach | 90f74fe | 2010-10-15 19:49:46 +0000 | [diff] [blame] | 3012 | def SHASX   : AAI<0b01100011, 0b11110011, "shasx">; | 
|  | 3013 | def SHADD16 : AAI<0b01100011, 0b11110001, "shadd16">; | 
|  | 3014 | def SHADD8  : AAI<0b01100011, 0b11111001, "shadd8">; | 
|  | 3015 | def SHSAX   : AAI<0b01100011, 0b11110101, "shsax">; | 
|  | 3016 | def SHSUB16 : AAI<0b01100011, 0b11110111, "shsub16">; | 
|  | 3017 | def SHSUB8  : AAI<0b01100011, 0b11111111, "shsub8">; | 
|  | 3018 | def UHASX   : AAI<0b01100111, 0b11110011, "uhasx">; | 
|  | 3019 | def UHADD16 : AAI<0b01100111, 0b11110001, "uhadd16">; | 
|  | 3020 | def UHADD8  : AAI<0b01100111, 0b11111001, "uhadd8">; | 
|  | 3021 | def UHSAX   : AAI<0b01100111, 0b11110101, "uhsax">; | 
|  | 3022 | def UHSUB16 : AAI<0b01100111, 0b11110111, "uhsub16">; | 
|  | 3023 | def UHSUB8  : AAI<0b01100111, 0b11111111, "uhsub8">; | 
| Johnny Chen | 9d4a3e2a | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 3024 |  | 
| Johnny Chen | 38e7bb6 | 2010-02-26 22:04:29 +0000 | [diff] [blame] | 3025 | // Unsigned Sum of Absolute Differences [and Accumulate] -- for disassembly only | 
| Johnny Chen | 9d4a3e2a | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 3026 |  | 
| Jim Grosbach | 1c6fd77 | 2010-10-18 23:35:38 +0000 | [diff] [blame] | 3027 | def USAD8  : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), | 
| Johnny Chen | 9d4a3e2a | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 3028 | MulFrm /* for convenience */, NoItinerary, "usad8", | 
| Jim Grosbach | 1c6fd77 | 2010-10-18 23:35:38 +0000 | [diff] [blame] | 3029 | "\t$Rd, $Rn, $Rm", []>, | 
| Johnny Chen | 9d4a3e2a | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 3030 | Requires<[IsARM, HasV6]> { | 
| Jim Grosbach | 1c6fd77 | 2010-10-18 23:35:38 +0000 | [diff] [blame] | 3031 | bits<4> Rd; | 
|  | 3032 | bits<4> Rn; | 
|  | 3033 | bits<4> Rm; | 
| Johnny Chen | 9d4a3e2a | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 3034 | let Inst{27-20} = 0b01111000; | 
|  | 3035 | let Inst{15-12} = 0b1111; | 
|  | 3036 | let Inst{7-4} = 0b0001; | 
| Jim Grosbach | 1c6fd77 | 2010-10-18 23:35:38 +0000 | [diff] [blame] | 3037 | let Inst{19-16} = Rd; | 
|  | 3038 | let Inst{11-8} = Rm; | 
|  | 3039 | let Inst{3-0} = Rn; | 
| Johnny Chen | 9d4a3e2a | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 3040 | } | 
| Jim Grosbach | 1c6fd77 | 2010-10-18 23:35:38 +0000 | [diff] [blame] | 3041 | def USADA8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra), | 
| Johnny Chen | 9d4a3e2a | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 3042 | MulFrm /* for convenience */, NoItinerary, "usada8", | 
| Jim Grosbach | 1c6fd77 | 2010-10-18 23:35:38 +0000 | [diff] [blame] | 3043 | "\t$Rd, $Rn, $Rm, $Ra", []>, | 
| Johnny Chen | 9d4a3e2a | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 3044 | Requires<[IsARM, HasV6]> { | 
| Jim Grosbach | 1c6fd77 | 2010-10-18 23:35:38 +0000 | [diff] [blame] | 3045 | bits<4> Rd; | 
|  | 3046 | bits<4> Rn; | 
|  | 3047 | bits<4> Rm; | 
|  | 3048 | bits<4> Ra; | 
| Johnny Chen | 9d4a3e2a | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 3049 | let Inst{27-20} = 0b01111000; | 
|  | 3050 | let Inst{7-4} = 0b0001; | 
| Jim Grosbach | 1c6fd77 | 2010-10-18 23:35:38 +0000 | [diff] [blame] | 3051 | let Inst{19-16} = Rd; | 
|  | 3052 | let Inst{15-12} = Ra; | 
|  | 3053 | let Inst{11-8} = Rm; | 
|  | 3054 | let Inst{3-0} = Rn; | 
| Johnny Chen | 9d4a3e2a | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 3055 | } | 
|  | 3056 |  | 
|  | 3057 | // Signed/Unsigned saturate -- for disassembly only | 
|  | 3058 |  | 
| Owen Anderson | 8059f0c | 2011-08-10 00:03:03 +0000 | [diff] [blame] | 3059 | def SSAT : AI<(outs GPRnopc:$Rd), | 
|  | 3060 | (ins imm1_32:$sat_imm, GPRnopc:$Rn, shift_imm:$sh), | 
| Jim Grosbach | 3a9cbee | 2011-07-25 22:20:28 +0000 | [diff] [blame] | 3061 | SatFrm, NoItinerary, "ssat", "\t$Rd, $sat_imm, $Rn$sh", []> { | 
| Jim Grosbach | 1c6fd77 | 2010-10-18 23:35:38 +0000 | [diff] [blame] | 3062 | bits<4> Rd; | 
|  | 3063 | bits<5> sat_imm; | 
|  | 3064 | bits<4> Rn; | 
|  | 3065 | bits<8> sh; | 
| Johnny Chen | 9d4a3e2a | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 3066 | let Inst{27-21} = 0b0110101; | 
| Bob Wilson | add51311 | 2010-08-11 23:10:46 +0000 | [diff] [blame] | 3067 | let Inst{5-4} = 0b01; | 
| Jim Grosbach | 1c6fd77 | 2010-10-18 23:35:38 +0000 | [diff] [blame] | 3068 | let Inst{20-16} = sat_imm; | 
|  | 3069 | let Inst{15-12} = Rd; | 
| Jim Grosbach | 3a9cbee | 2011-07-25 22:20:28 +0000 | [diff] [blame] | 3070 | let Inst{11-7} = sh{4-0}; | 
|  | 3071 | let Inst{6} = sh{5}; | 
| Jim Grosbach | 1c6fd77 | 2010-10-18 23:35:38 +0000 | [diff] [blame] | 3072 | let Inst{3-0} = Rn; | 
| Johnny Chen | 9d4a3e2a | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 3073 | } | 
|  | 3074 |  | 
| Owen Anderson | 8059f0c | 2011-08-10 00:03:03 +0000 | [diff] [blame] | 3075 | def SSAT16 : AI<(outs GPRnopc:$Rd), | 
|  | 3076 | (ins imm1_16:$sat_imm, GPRnopc:$Rn), SatFrm, | 
| Jim Grosbach | 801e0a3 | 2011-07-22 23:16:18 +0000 | [diff] [blame] | 3077 | NoItinerary, "ssat16", "\t$Rd, $sat_imm, $Rn", []> { | 
| Jim Grosbach | 1c6fd77 | 2010-10-18 23:35:38 +0000 | [diff] [blame] | 3078 | bits<4> Rd; | 
|  | 3079 | bits<4> sat_imm; | 
|  | 3080 | bits<4> Rn; | 
| Johnny Chen | 9d4a3e2a | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 3081 | let Inst{27-20} = 0b01101010; | 
| Jim Grosbach | 1c6fd77 | 2010-10-18 23:35:38 +0000 | [diff] [blame] | 3082 | let Inst{11-4} = 0b11110011; | 
|  | 3083 | let Inst{15-12} = Rd; | 
|  | 3084 | let Inst{19-16} = sat_imm; | 
|  | 3085 | let Inst{3-0} = Rn; | 
| Johnny Chen | 9d4a3e2a | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 3086 | } | 
|  | 3087 |  | 
| Owen Anderson | 8059f0c | 2011-08-10 00:03:03 +0000 | [diff] [blame] | 3088 | def USAT : AI<(outs GPRnopc:$Rd), | 
|  | 3089 | (ins imm0_31:$sat_imm, GPRnopc:$Rn, shift_imm:$sh), | 
| Jim Grosbach | 3a9cbee | 2011-07-25 22:20:28 +0000 | [diff] [blame] | 3090 | SatFrm, NoItinerary, "usat", "\t$Rd, $sat_imm, $Rn$sh", []> { | 
| Jim Grosbach | 1c6fd77 | 2010-10-18 23:35:38 +0000 | [diff] [blame] | 3091 | bits<4> Rd; | 
|  | 3092 | bits<5> sat_imm; | 
|  | 3093 | bits<4> Rn; | 
|  | 3094 | bits<8> sh; | 
| Johnny Chen | 9d4a3e2a | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 3095 | let Inst{27-21} = 0b0110111; | 
| Bob Wilson | add51311 | 2010-08-11 23:10:46 +0000 | [diff] [blame] | 3096 | let Inst{5-4} = 0b01; | 
| Jim Grosbach | 1c6fd77 | 2010-10-18 23:35:38 +0000 | [diff] [blame] | 3097 | let Inst{15-12} = Rd; | 
| Jim Grosbach | 3a9cbee | 2011-07-25 22:20:28 +0000 | [diff] [blame] | 3098 | let Inst{11-7} = sh{4-0}; | 
|  | 3099 | let Inst{6} = sh{5}; | 
| Jim Grosbach | 1c6fd77 | 2010-10-18 23:35:38 +0000 | [diff] [blame] | 3100 | let Inst{20-16} = sat_imm; | 
|  | 3101 | let Inst{3-0} = Rn; | 
| Johnny Chen | 9d4a3e2a | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 3102 | } | 
|  | 3103 |  | 
| Owen Anderson | 8059f0c | 2011-08-10 00:03:03 +0000 | [diff] [blame] | 3104 | def USAT16 : AI<(outs GPRnopc:$Rd), | 
|  | 3105 | (ins imm0_15:$sat_imm, GPRnopc:$a), SatFrm, | 
| Jim Grosbach | 1c6fd77 | 2010-10-18 23:35:38 +0000 | [diff] [blame] | 3106 | NoItinerary, "usat16", "\t$Rd, $sat_imm, $a", | 
| Johnny Chen | 9d4a3e2a | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 3107 | [/* For disassembly only; pattern left blank */]> { | 
| Jim Grosbach | 1c6fd77 | 2010-10-18 23:35:38 +0000 | [diff] [blame] | 3108 | bits<4> Rd; | 
|  | 3109 | bits<4> sat_imm; | 
|  | 3110 | bits<4> Rn; | 
| Johnny Chen | 9d4a3e2a | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 3111 | let Inst{27-20} = 0b01101110; | 
| Jim Grosbach | 1c6fd77 | 2010-10-18 23:35:38 +0000 | [diff] [blame] | 3112 | let Inst{11-4} = 0b11110011; | 
|  | 3113 | let Inst{15-12} = Rd; | 
|  | 3114 | let Inst{19-16} = sat_imm; | 
|  | 3115 | let Inst{3-0} = Rn; | 
| Johnny Chen | 9d4a3e2a | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 3116 | } | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 3117 |  | 
| Owen Anderson | 8059f0c | 2011-08-10 00:03:03 +0000 | [diff] [blame] | 3118 | def : ARMV6Pat<(int_arm_ssat GPRnopc:$a, imm:$pos), | 
|  | 3119 | (SSAT imm:$pos, GPRnopc:$a, 0)>; | 
|  | 3120 | def : ARMV6Pat<(int_arm_usat GPRnopc:$a, imm:$pos), | 
|  | 3121 | (USAT imm:$pos, GPRnopc:$a, 0)>; | 
| Nate Begeman | c4a96c0 | 2010-07-29 22:48:09 +0000 | [diff] [blame] | 3122 |  | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 3123 | //===----------------------------------------------------------------------===// | 
|  | 3124 | //  Bitwise Instructions. | 
|  | 3125 | // | 
|  | 3126 |  | 
| Jim Grosbach | b7c01f5 | 2008-10-14 20:36:24 +0000 | [diff] [blame] | 3127 | defm AND   : AsI1_bin_irs<0b0000, "and", | 
| Evan Cheng | c35d7bb | 2010-09-29 00:27:46 +0000 | [diff] [blame] | 3128 | IIC_iBITi, IIC_iBITr, IIC_iBITsr, | 
| Jim Grosbach | b5ee311 | 2011-06-27 19:09:15 +0000 | [diff] [blame] | 3129 | BinOpFrag<(and node:$LHS, node:$RHS)>, "AND", 1>; | 
| Jim Grosbach | b7c01f5 | 2008-10-14 20:36:24 +0000 | [diff] [blame] | 3130 | defm ORR   : AsI1_bin_irs<0b1100, "orr", | 
| Evan Cheng | c35d7bb | 2010-09-29 00:27:46 +0000 | [diff] [blame] | 3131 | IIC_iBITi, IIC_iBITr, IIC_iBITsr, | 
| Jim Grosbach | b5ee311 | 2011-06-27 19:09:15 +0000 | [diff] [blame] | 3132 | BinOpFrag<(or  node:$LHS, node:$RHS)>, "ORR", 1>; | 
| Jim Grosbach | b7c01f5 | 2008-10-14 20:36:24 +0000 | [diff] [blame] | 3133 | defm EOR   : AsI1_bin_irs<0b0001, "eor", | 
| Evan Cheng | c35d7bb | 2010-09-29 00:27:46 +0000 | [diff] [blame] | 3134 | IIC_iBITi, IIC_iBITr, IIC_iBITsr, | 
| Jim Grosbach | b5ee311 | 2011-06-27 19:09:15 +0000 | [diff] [blame] | 3135 | BinOpFrag<(xor node:$LHS, node:$RHS)>, "EOR", 1>; | 
| Jim Grosbach | b7c01f5 | 2008-10-14 20:36:24 +0000 | [diff] [blame] | 3136 | defm BIC   : AsI1_bin_irs<0b1110, "bic", | 
| Evan Cheng | c35d7bb | 2010-09-29 00:27:46 +0000 | [diff] [blame] | 3137 | IIC_iBITi, IIC_iBITr, IIC_iBITsr, | 
| Jim Grosbach | b5ee311 | 2011-06-27 19:09:15 +0000 | [diff] [blame] | 3138 | BinOpFrag<(and node:$LHS, (not node:$RHS))>, "BIC">; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 3139 |  | 
| Jim Grosbach | bfb439b | 2011-07-28 19:46:12 +0000 | [diff] [blame] | 3140 | // FIXME: bf_inv_mask_imm should be two operands, the lsb and the msb, just | 
|  | 3141 | // like in the actual instruction encoding. The complexity of mapping the mask | 
|  | 3142 | // to the lsb/msb pair should be handled by ISel, not encapsulated in the | 
|  | 3143 | // instruction description. | 
| Jim Grosbach | 5edb03e | 2010-10-21 22:03:21 +0000 | [diff] [blame] | 3144 | def BFC    : I<(outs GPR:$Rd), (ins GPR:$src, bf_inv_mask_imm:$imm), | 
| Owen Anderson | 651b230 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 3145 | AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi, | 
| Jim Grosbach | 5edb03e | 2010-10-21 22:03:21 +0000 | [diff] [blame] | 3146 | "bfc", "\t$Rd, $imm", "$src = $Rd", | 
|  | 3147 | [(set GPR:$Rd, (and GPR:$src, bf_inv_mask_imm:$imm))]>, | 
| Evan Cheng | 4039823 | 2009-07-06 22:23:46 +0000 | [diff] [blame] | 3148 | Requires<[IsARM, HasV6T2]> { | 
| Jim Grosbach | 5edb03e | 2010-10-21 22:03:21 +0000 | [diff] [blame] | 3149 | bits<4> Rd; | 
|  | 3150 | bits<10> imm; | 
| Evan Cheng | 4039823 | 2009-07-06 22:23:46 +0000 | [diff] [blame] | 3151 | let Inst{27-21} = 0b0111110; | 
|  | 3152 | let Inst{6-0}   = 0b0011111; | 
| Jim Grosbach | 5edb03e | 2010-10-21 22:03:21 +0000 | [diff] [blame] | 3153 | let Inst{15-12} = Rd; | 
|  | 3154 | let Inst{11-7}  = imm{4-0}; // lsb | 
| Jim Grosbach | bfb439b | 2011-07-28 19:46:12 +0000 | [diff] [blame] | 3155 | let Inst{20-16} = imm{9-5}; // msb | 
| Evan Cheng | 4039823 | 2009-07-06 22:23:46 +0000 | [diff] [blame] | 3156 | } | 
|  | 3157 |  | 
| Johnny Chen | 036b2f6 | 2010-02-17 06:31:48 +0000 | [diff] [blame] | 3158 | // A8.6.18  BFI - Bitfield insert (Encoding A1) | 
| Owen Anderson | 042619f | 2011-08-09 22:48:45 +0000 | [diff] [blame] | 3159 | def BFI    : I<(outs GPRnopc:$Rd), (ins GPRnopc:$src, GPR:$Rn, bf_inv_mask_imm:$imm), | 
| Owen Anderson | 651b230 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 3160 | AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi, | 
| Jim Grosbach | 5edb03e | 2010-10-21 22:03:21 +0000 | [diff] [blame] | 3161 | "bfi", "\t$Rd, $Rn, $imm", "$src = $Rd", | 
| Owen Anderson | 042619f | 2011-08-09 22:48:45 +0000 | [diff] [blame] | 3162 | [(set GPRnopc:$Rd, (ARMbfi GPRnopc:$src, GPR:$Rn, | 
| Jim Grosbach | 11013ed | 2010-07-16 23:05:05 +0000 | [diff] [blame] | 3163 | bf_inv_mask_imm:$imm))]>, | 
| Johnny Chen | 036b2f6 | 2010-02-17 06:31:48 +0000 | [diff] [blame] | 3164 | Requires<[IsARM, HasV6T2]> { | 
| Jim Grosbach | 5edb03e | 2010-10-21 22:03:21 +0000 | [diff] [blame] | 3165 | bits<4> Rd; | 
|  | 3166 | bits<4> Rn; | 
|  | 3167 | bits<10> imm; | 
| Johnny Chen | 036b2f6 | 2010-02-17 06:31:48 +0000 | [diff] [blame] | 3168 | let Inst{27-21} = 0b0111110; | 
|  | 3169 | let Inst{6-4}   = 0b001; // Rn: Inst{3-0} != 15 | 
| Jim Grosbach | 5edb03e | 2010-10-21 22:03:21 +0000 | [diff] [blame] | 3170 | let Inst{15-12} = Rd; | 
|  | 3171 | let Inst{11-7}  = imm{4-0}; // lsb | 
|  | 3172 | let Inst{20-16} = imm{9-5}; // width | 
|  | 3173 | let Inst{3-0}   = Rn; | 
| Johnny Chen | 036b2f6 | 2010-02-17 06:31:48 +0000 | [diff] [blame] | 3174 | } | 
|  | 3175 |  | 
| Bruno Cardoso Lopes | 7f639c1 | 2011-01-18 20:45:56 +0000 | [diff] [blame] | 3176 | // GNU as only supports this form of bfi (w/ 4 arguments) | 
|  | 3177 | let isAsmParserOnly = 1 in | 
| Owen Anderson | 042619f | 2011-08-09 22:48:45 +0000 | [diff] [blame] | 3178 | def BFI4p : I<(outs GPRnopc:$Rd), (ins GPRnopc:$src, GPR:$Rn, | 
| Bruno Cardoso Lopes | 7f639c1 | 2011-01-18 20:45:56 +0000 | [diff] [blame] | 3179 | lsb_pos_imm:$lsb, width_imm:$width), | 
| Owen Anderson | 651b230 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 3180 | AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi, | 
| Bruno Cardoso Lopes | 7f639c1 | 2011-01-18 20:45:56 +0000 | [diff] [blame] | 3181 | "bfi", "\t$Rd, $Rn, $lsb, $width", "$src = $Rd", | 
|  | 3182 | []>, Requires<[IsARM, HasV6T2]> { | 
|  | 3183 | bits<4> Rd; | 
|  | 3184 | bits<4> Rn; | 
|  | 3185 | bits<5> lsb; | 
|  | 3186 | bits<5> width; | 
|  | 3187 | let Inst{27-21} = 0b0111110; | 
|  | 3188 | let Inst{6-4}   = 0b001; // Rn: Inst{3-0} != 15 | 
|  | 3189 | let Inst{15-12} = Rd; | 
|  | 3190 | let Inst{11-7}  = lsb; | 
|  | 3191 | let Inst{20-16} = width; // Custom encoder => lsb+width-1 | 
|  | 3192 | let Inst{3-0}   = Rn; | 
|  | 3193 | } | 
|  | 3194 |  | 
| Jim Grosbach | a97becf | 2010-10-21 22:19:32 +0000 | [diff] [blame] | 3195 | def  MVNr  : AsI1<0b1111, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMVNr, | 
|  | 3196 | "mvn", "\t$Rd, $Rm", | 
|  | 3197 | [(set GPR:$Rd, (not GPR:$Rm))]>, UnaryDP { | 
|  | 3198 | bits<4> Rd; | 
|  | 3199 | bits<4> Rm; | 
| Johnny Chen | b3562f7 | 2010-01-31 11:22:28 +0000 | [diff] [blame] | 3200 | let Inst{25} = 0; | 
| Jim Grosbach | a97becf | 2010-10-21 22:19:32 +0000 | [diff] [blame] | 3201 | let Inst{19-16} = 0b0000; | 
| Johnny Chen | 3467dcb | 2009-11-07 00:54:36 +0000 | [diff] [blame] | 3202 | let Inst{11-4} = 0b00000000; | 
| Jim Grosbach | a97becf | 2010-10-21 22:19:32 +0000 | [diff] [blame] | 3203 | let Inst{15-12} = Rd; | 
|  | 3204 | let Inst{3-0} = Rm; | 
| Bob Wilson | 1a791ee | 2009-10-14 19:00:24 +0000 | [diff] [blame] | 3205 | } | 
| Jim Grosbach | c8c6391 | 2011-08-02 18:16:36 +0000 | [diff] [blame] | 3206 | def  MVNsi  : AsI1<0b1111, (outs GPR:$Rd), (ins so_reg_imm:$shift), | 
|  | 3207 | DPSoRegImmFrm, IIC_iMVNsr, "mvn", "\t$Rd, $shift", | 
| Owen Anderson | b595ed0 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 3208 | [(set GPR:$Rd, (not so_reg_imm:$shift))]>, UnaryDP { | 
| Jim Grosbach | a97becf | 2010-10-21 22:19:32 +0000 | [diff] [blame] | 3209 | bits<4> Rd; | 
| Jim Grosbach | a97becf | 2010-10-21 22:19:32 +0000 | [diff] [blame] | 3210 | bits<12> shift; | 
| Johnny Chen | b3562f7 | 2010-01-31 11:22:28 +0000 | [diff] [blame] | 3211 | let Inst{25} = 0; | 
| Jim Grosbach | a97becf | 2010-10-21 22:19:32 +0000 | [diff] [blame] | 3212 | let Inst{19-16} = 0b0000; | 
|  | 3213 | let Inst{15-12} = Rd; | 
| Owen Anderson | b595ed0 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 3214 | let Inst{11-5} = shift{11-5}; | 
|  | 3215 | let Inst{4} = 0; | 
|  | 3216 | let Inst{3-0} = shift{3-0}; | 
|  | 3217 | } | 
| Jim Grosbach | c8c6391 | 2011-08-02 18:16:36 +0000 | [diff] [blame] | 3218 | def  MVNsr  : AsI1<0b1111, (outs GPR:$Rd), (ins so_reg_reg:$shift), | 
|  | 3219 | DPSoRegRegFrm, IIC_iMVNsr, "mvn", "\t$Rd, $shift", | 
| Owen Anderson | b595ed0 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 3220 | [(set GPR:$Rd, (not so_reg_reg:$shift))]>, UnaryDP { | 
|  | 3221 | bits<4> Rd; | 
|  | 3222 | bits<12> shift; | 
|  | 3223 | let Inst{25} = 0; | 
|  | 3224 | let Inst{19-16} = 0b0000; | 
|  | 3225 | let Inst{15-12} = Rd; | 
|  | 3226 | let Inst{11-8} = shift{11-8}; | 
|  | 3227 | let Inst{7} = 0; | 
|  | 3228 | let Inst{6-5} = shift{6-5}; | 
|  | 3229 | let Inst{4} = 1; | 
|  | 3230 | let Inst{3-0} = shift{3-0}; | 
| Johnny Chen | b3562f7 | 2010-01-31 11:22:28 +0000 | [diff] [blame] | 3231 | } | 
| Evan Cheng | 7f8ab6e | 2010-11-17 20:13:28 +0000 | [diff] [blame] | 3232 | let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in | 
| Jim Grosbach | a97becf | 2010-10-21 22:19:32 +0000 | [diff] [blame] | 3233 | def  MVNi  : AsI1<0b1111, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm, | 
|  | 3234 | IIC_iMVNi, "mvn", "\t$Rd, $imm", | 
|  | 3235 | [(set GPR:$Rd, so_imm_not:$imm)]>,UnaryDP { | 
|  | 3236 | bits<4> Rd; | 
| Jim Grosbach | a97becf | 2010-10-21 22:19:32 +0000 | [diff] [blame] | 3237 | bits<12> imm; | 
|  | 3238 | let Inst{25} = 1; | 
|  | 3239 | let Inst{19-16} = 0b0000; | 
|  | 3240 | let Inst{15-12} = Rd; | 
|  | 3241 | let Inst{11-0} = imm; | 
| Evan Cheng | 9fa8345 | 2009-09-09 01:47:07 +0000 | [diff] [blame] | 3242 | } | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 3243 |  | 
|  | 3244 | def : ARMPat<(and   GPR:$src, so_imm_not:$imm), | 
|  | 3245 | (BICri GPR:$src, so_imm_not:$imm)>; | 
|  | 3246 |  | 
|  | 3247 | //===----------------------------------------------------------------------===// | 
|  | 3248 | //  Multiply Instructions. | 
|  | 3249 | // | 
| Jim Grosbach | e2ec62e | 2010-10-21 22:52:30 +0000 | [diff] [blame] | 3250 | class AsMul1I32<bits<7> opcod, dag oops, dag iops, InstrItinClass itin, | 
|  | 3251 | string opc, string asm, list<dag> pattern> | 
|  | 3252 | : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> { | 
|  | 3253 | bits<4> Rd; | 
|  | 3254 | bits<4> Rm; | 
|  | 3255 | bits<4> Rn; | 
|  | 3256 | let Inst{19-16} = Rd; | 
|  | 3257 | let Inst{11-8}  = Rm; | 
|  | 3258 | let Inst{3-0}   = Rn; | 
|  | 3259 | } | 
|  | 3260 | class AsMul1I64<bits<7> opcod, dag oops, dag iops, InstrItinClass itin, | 
|  | 3261 | string opc, string asm, list<dag> pattern> | 
|  | 3262 | : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> { | 
|  | 3263 | bits<4> RdLo; | 
|  | 3264 | bits<4> RdHi; | 
|  | 3265 | bits<4> Rm; | 
|  | 3266 | bits<4> Rn; | 
| Jim Grosbach | 2226160 | 2010-10-22 17:16:17 +0000 | [diff] [blame] | 3267 | let Inst{19-16} = RdHi; | 
|  | 3268 | let Inst{15-12} = RdLo; | 
| Jim Grosbach | e2ec62e | 2010-10-21 22:52:30 +0000 | [diff] [blame] | 3269 | let Inst{11-8}  = Rm; | 
|  | 3270 | let Inst{3-0}   = Rn; | 
|  | 3271 | } | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 3272 |  | 
| Jim Grosbach | 95dee40 | 2011-07-08 17:40:42 +0000 | [diff] [blame] | 3273 | // FIXME: The v5 pseudos are only necessary for the additional Constraint | 
|  | 3274 | //        property. Remove them when it's possible to add those properties | 
|  | 3275 | //        on an individual MachineInstr, not just an instuction description. | 
| Anton Korobeynikov | 62acecd | 2011-01-01 20:38:38 +0000 | [diff] [blame] | 3276 | let isCommutable = 1 in { | 
| Jim Grosbach | e2ec62e | 2010-10-21 22:52:30 +0000 | [diff] [blame] | 3277 | def MUL  : AsMul1I32<0b0000000, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), | 
|  | 3278 | IIC_iMUL32, "mul", "\t$Rd, $Rn, $Rm", | 
| Anton Korobeynikov | 62acecd | 2011-01-01 20:38:38 +0000 | [diff] [blame] | 3279 | [(set GPR:$Rd, (mul GPR:$Rn, GPR:$Rm))]>, | 
| Johnny Chen | 782a60c1 | 2011-04-04 23:57:05 +0000 | [diff] [blame] | 3280 | Requires<[IsARM, HasV6]> { | 
|  | 3281 | let Inst{15-12} = 0b0000; | 
|  | 3282 | } | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 3283 |  | 
| Anton Korobeynikov | 62acecd | 2011-01-01 20:38:38 +0000 | [diff] [blame] | 3284 | let Constraints = "@earlyclobber $Rd" in | 
| Jim Grosbach | 95dee40 | 2011-07-08 17:40:42 +0000 | [diff] [blame] | 3285 | def MULv5: ARMPseudoExpand<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, | 
|  | 3286 | pred:$p, cc_out:$s), | 
| Owen Anderson | 651b230 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 3287 | 4, IIC_iMUL32, | 
| Jim Grosbach | 95dee40 | 2011-07-08 17:40:42 +0000 | [diff] [blame] | 3288 | [(set GPR:$Rd, (mul GPR:$Rn, GPR:$Rm))], | 
|  | 3289 | (MUL GPR:$Rd, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>, | 
| Jim Grosbach | 4db363a | 2011-07-06 20:57:35 +0000 | [diff] [blame] | 3290 | Requires<[IsARM, NoV6]>; | 
| Jim Grosbach | 95dee40 | 2011-07-08 17:40:42 +0000 | [diff] [blame] | 3291 | } | 
|  | 3292 |  | 
| Jim Grosbach | e2ec62e | 2010-10-21 22:52:30 +0000 | [diff] [blame] | 3293 | def MLA  : AsMul1I32<0b0000001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra), | 
|  | 3294 | IIC_iMAC32, "mla", "\t$Rd, $Rn, $Rm, $Ra", | 
| Anton Korobeynikov | 62acecd | 2011-01-01 20:38:38 +0000 | [diff] [blame] | 3295 | [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))]>, | 
|  | 3296 | Requires<[IsARM, HasV6]> { | 
| Jim Grosbach | e2ec62e | 2010-10-21 22:52:30 +0000 | [diff] [blame] | 3297 | bits<4> Ra; | 
|  | 3298 | let Inst{15-12} = Ra; | 
|  | 3299 | } | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 3300 |  | 
| Jim Grosbach | 95dee40 | 2011-07-08 17:40:42 +0000 | [diff] [blame] | 3301 | let Constraints = "@earlyclobber $Rd" in | 
|  | 3302 | def MLAv5: ARMPseudoExpand<(outs GPR:$Rd), | 
|  | 3303 | (ins GPR:$Rn, GPR:$Rm, GPR:$Ra, pred:$p, cc_out:$s), | 
| Owen Anderson | 651b230 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 3304 | 4, IIC_iMAC32, | 
| Jim Grosbach | 95dee40 | 2011-07-08 17:40:42 +0000 | [diff] [blame] | 3305 | [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))], | 
|  | 3306 | (MLA GPR:$Rd, GPR:$Rn, GPR:$Rm, GPR:$Ra, pred:$p, cc_out:$s)>, | 
|  | 3307 | Requires<[IsARM, NoV6]>; | 
|  | 3308 |  | 
| Jim Grosbach | 48bf4f8 | 2010-11-19 22:22:37 +0000 | [diff] [blame] | 3309 | def MLS  : AMul1I<0b0000011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra), | 
|  | 3310 | IIC_iMAC32, "mls", "\t$Rd, $Rn, $Rm, $Ra", | 
|  | 3311 | [(set GPR:$Rd, (sub GPR:$Ra, (mul GPR:$Rn, GPR:$Rm)))]>, | 
| Jim Grosbach | e2ec62e | 2010-10-21 22:52:30 +0000 | [diff] [blame] | 3312 | Requires<[IsARM, HasV6T2]> { | 
|  | 3313 | bits<4> Rd; | 
|  | 3314 | bits<4> Rm; | 
|  | 3315 | bits<4> Rn; | 
| Jim Grosbach | 48bf4f8 | 2010-11-19 22:22:37 +0000 | [diff] [blame] | 3316 | bits<4> Ra; | 
| Jim Grosbach | e2ec62e | 2010-10-21 22:52:30 +0000 | [diff] [blame] | 3317 | let Inst{19-16} = Rd; | 
| Jim Grosbach | 48bf4f8 | 2010-11-19 22:22:37 +0000 | [diff] [blame] | 3318 | let Inst{15-12} = Ra; | 
| Jim Grosbach | e2ec62e | 2010-10-21 22:52:30 +0000 | [diff] [blame] | 3319 | let Inst{11-8}  = Rm; | 
|  | 3320 | let Inst{3-0}   = Rn; | 
|  | 3321 | } | 
| Evan Cheng | e63b0e6 | 2009-07-06 22:05:45 +0000 | [diff] [blame] | 3322 |  | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 3323 | // Extra precision multiplies with low / high results | 
| Evan Cheng | d93b5b6 | 2009-06-12 20:46:18 +0000 | [diff] [blame] | 3324 | let neverHasSideEffects = 1 in { | 
| Evan Cheng | 5bf9011 | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 3325 | let isCommutable = 1 in { | 
| Jim Grosbach | e2ec62e | 2010-10-21 22:52:30 +0000 | [diff] [blame] | 3326 | def SMULL : AsMul1I64<0b0000110, (outs GPR:$RdLo, GPR:$RdHi), | 
| Jim Grosbach | 95dee40 | 2011-07-08 17:40:42 +0000 | [diff] [blame] | 3327 | (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64, | 
| Anton Korobeynikov | 62acecd | 2011-01-01 20:38:38 +0000 | [diff] [blame] | 3328 | "smull", "\t$RdLo, $RdHi, $Rn, $Rm", []>, | 
|  | 3329 | Requires<[IsARM, HasV6]>; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 3330 |  | 
| Jim Grosbach | e2ec62e | 2010-10-21 22:52:30 +0000 | [diff] [blame] | 3331 | def UMULL : AsMul1I64<0b0000100, (outs GPR:$RdLo, GPR:$RdHi), | 
| Jim Grosbach | 95dee40 | 2011-07-08 17:40:42 +0000 | [diff] [blame] | 3332 | (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64, | 
| Anton Korobeynikov | 62acecd | 2011-01-01 20:38:38 +0000 | [diff] [blame] | 3333 | "umull", "\t$RdLo, $RdHi, $Rn, $Rm", []>, | 
|  | 3334 | Requires<[IsARM, HasV6]>; | 
| Jim Grosbach | 95dee40 | 2011-07-08 17:40:42 +0000 | [diff] [blame] | 3335 |  | 
|  | 3336 | let Constraints = "@earlyclobber $RdLo,@earlyclobber $RdHi" in { | 
|  | 3337 | def SMULLv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi), | 
|  | 3338 | (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s), | 
| Owen Anderson | 651b230 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 3339 | 4, IIC_iMUL64, [], | 
| Jim Grosbach | 95dee40 | 2011-07-08 17:40:42 +0000 | [diff] [blame] | 3340 | (SMULL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>, | 
|  | 3341 | Requires<[IsARM, NoV6]>; | 
|  | 3342 |  | 
|  | 3343 | def UMULLv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi), | 
|  | 3344 | (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s), | 
| Owen Anderson | 651b230 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 3345 | 4, IIC_iMUL64, [], | 
| Jim Grosbach | 95dee40 | 2011-07-08 17:40:42 +0000 | [diff] [blame] | 3346 | (UMULL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>, | 
|  | 3347 | Requires<[IsARM, NoV6]>; | 
|  | 3348 | } | 
| Evan Cheng | 5bf9011 | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 3349 | } | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 3350 |  | 
|  | 3351 | // Multiply + accumulate | 
| Jim Grosbach | e2ec62e | 2010-10-21 22:52:30 +0000 | [diff] [blame] | 3352 | def SMLAL : AsMul1I64<0b0000111, (outs GPR:$RdLo, GPR:$RdHi), | 
|  | 3353 | (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64, | 
| Anton Korobeynikov | 62acecd | 2011-01-01 20:38:38 +0000 | [diff] [blame] | 3354 | "smlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>, | 
|  | 3355 | Requires<[IsARM, HasV6]>; | 
| Jim Grosbach | e2ec62e | 2010-10-21 22:52:30 +0000 | [diff] [blame] | 3356 | def UMLAL : AsMul1I64<0b0000101, (outs GPR:$RdLo, GPR:$RdHi), | 
|  | 3357 | (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64, | 
| Anton Korobeynikov | 62acecd | 2011-01-01 20:38:38 +0000 | [diff] [blame] | 3358 | "umlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>, | 
|  | 3359 | Requires<[IsARM, HasV6]>; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 3360 |  | 
| Jim Grosbach | e2ec62e | 2010-10-21 22:52:30 +0000 | [diff] [blame] | 3361 | def UMAAL : AMul1I <0b0000010, (outs GPR:$RdLo, GPR:$RdHi), | 
|  | 3362 | (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64, | 
|  | 3363 | "umaal", "\t$RdLo, $RdHi, $Rn, $Rm", []>, | 
|  | 3364 | Requires<[IsARM, HasV6]> { | 
|  | 3365 | bits<4> RdLo; | 
|  | 3366 | bits<4> RdHi; | 
|  | 3367 | bits<4> Rm; | 
|  | 3368 | bits<4> Rn; | 
|  | 3369 | let Inst{19-16} = RdLo; | 
|  | 3370 | let Inst{15-12} = RdHi; | 
|  | 3371 | let Inst{11-8}  = Rm; | 
|  | 3372 | let Inst{3-0}   = Rn; | 
|  | 3373 | } | 
| Jim Grosbach | 95dee40 | 2011-07-08 17:40:42 +0000 | [diff] [blame] | 3374 |  | 
|  | 3375 | let Constraints = "@earlyclobber $RdLo,@earlyclobber $RdHi" in { | 
|  | 3376 | def SMLALv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi), | 
|  | 3377 | (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s), | 
| Owen Anderson | 651b230 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 3378 | 4, IIC_iMAC64, [], | 
| Jim Grosbach | 95dee40 | 2011-07-08 17:40:42 +0000 | [diff] [blame] | 3379 | (SMLAL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>, | 
|  | 3380 | Requires<[IsARM, NoV6]>; | 
|  | 3381 | def UMLALv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi), | 
|  | 3382 | (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s), | 
| Owen Anderson | 651b230 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 3383 | 4, IIC_iMAC64, [], | 
| Jim Grosbach | 95dee40 | 2011-07-08 17:40:42 +0000 | [diff] [blame] | 3384 | (UMLAL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>, | 
|  | 3385 | Requires<[IsARM, NoV6]>; | 
|  | 3386 | def UMAALv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi), | 
|  | 3387 | (ins GPR:$Rn, GPR:$Rm, pred:$p), | 
| Owen Anderson | 651b230 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 3388 | 4, IIC_iMAC64, [], | 
| Jim Grosbach | 95dee40 | 2011-07-08 17:40:42 +0000 | [diff] [blame] | 3389 | (UMAAL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p)>, | 
|  | 3390 | Requires<[IsARM, NoV6]>; | 
|  | 3391 | } | 
|  | 3392 |  | 
| Evan Cheng | d93b5b6 | 2009-06-12 20:46:18 +0000 | [diff] [blame] | 3393 | } // neverHasSideEffects | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 3394 |  | 
|  | 3395 | // Most significant word multiply | 
| Jim Grosbach | 2226160 | 2010-10-22 17:16:17 +0000 | [diff] [blame] | 3396 | def SMMUL : AMul2I <0b0111010, 0b0001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), | 
|  | 3397 | IIC_iMUL32, "smmul", "\t$Rd, $Rn, $Rm", | 
|  | 3398 | [(set GPR:$Rd, (mulhs GPR:$Rn, GPR:$Rm))]>, | 
| Evan Cheng | 2686c8f | 2008-11-06 01:21:28 +0000 | [diff] [blame] | 3399 | Requires<[IsARM, HasV6]> { | 
| Evan Cheng | 2686c8f | 2008-11-06 01:21:28 +0000 | [diff] [blame] | 3400 | let Inst{15-12} = 0b1111; | 
|  | 3401 | } | 
| Evan Cheng | 9d41b31 | 2007-07-10 18:08:01 +0000 | [diff] [blame] | 3402 |  | 
| Jim Grosbach | 2226160 | 2010-10-22 17:16:17 +0000 | [diff] [blame] | 3403 | def SMMULR : AMul2I <0b0111010, 0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), | 
|  | 3404 | IIC_iMUL32, "smmulr", "\t$Rd, $Rn, $Rm", | 
| Johnny Chen | 5ddd4ac | 2010-02-22 21:50:40 +0000 | [diff] [blame] | 3405 | [/* For disassembly only; pattern left blank */]>, | 
|  | 3406 | Requires<[IsARM, HasV6]> { | 
| Johnny Chen | 5ddd4ac | 2010-02-22 21:50:40 +0000 | [diff] [blame] | 3407 | let Inst{15-12} = 0b1111; | 
|  | 3408 | } | 
|  | 3409 |  | 
| Jim Grosbach | 2226160 | 2010-10-22 17:16:17 +0000 | [diff] [blame] | 3410 | def SMMLA : AMul2Ia <0b0111010, 0b0001, (outs GPR:$Rd), | 
|  | 3411 | (ins GPR:$Rn, GPR:$Rm, GPR:$Ra), | 
|  | 3412 | IIC_iMAC32, "smmla", "\t$Rd, $Rn, $Rm, $Ra", | 
|  | 3413 | [(set GPR:$Rd, (add (mulhs GPR:$Rn, GPR:$Rm), GPR:$Ra))]>, | 
|  | 3414 | Requires<[IsARM, HasV6]>; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 3415 |  | 
| Jim Grosbach | 2226160 | 2010-10-22 17:16:17 +0000 | [diff] [blame] | 3416 | def SMMLAR : AMul2Ia <0b0111010, 0b0011, (outs GPR:$Rd), | 
|  | 3417 | (ins GPR:$Rn, GPR:$Rm, GPR:$Ra), | 
|  | 3418 | IIC_iMAC32, "smmlar", "\t$Rd, $Rn, $Rm, $Ra", | 
| Johnny Chen | 5ddd4ac | 2010-02-22 21:50:40 +0000 | [diff] [blame] | 3419 | [/* For disassembly only; pattern left blank */]>, | 
| Jim Grosbach | 2226160 | 2010-10-22 17:16:17 +0000 | [diff] [blame] | 3420 | Requires<[IsARM, HasV6]>; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 3421 |  | 
| Jim Grosbach | 2226160 | 2010-10-22 17:16:17 +0000 | [diff] [blame] | 3422 | def SMMLS : AMul2Ia <0b0111010, 0b1101, (outs GPR:$Rd), | 
|  | 3423 | (ins GPR:$Rn, GPR:$Rm, GPR:$Ra), | 
|  | 3424 | IIC_iMAC32, "smmls", "\t$Rd, $Rn, $Rm, $Ra", | 
|  | 3425 | [(set GPR:$Rd, (sub GPR:$Ra, (mulhs GPR:$Rn, GPR:$Rm)))]>, | 
|  | 3426 | Requires<[IsARM, HasV6]>; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 3427 |  | 
| Jim Grosbach | 2226160 | 2010-10-22 17:16:17 +0000 | [diff] [blame] | 3428 | def SMMLSR : AMul2Ia <0b0111010, 0b1111, (outs GPR:$Rd), | 
|  | 3429 | (ins GPR:$Rn, GPR:$Rm, GPR:$Ra), | 
|  | 3430 | IIC_iMAC32, "smmlsr", "\t$Rd, $Rn, $Rm, $Ra", | 
| Johnny Chen | 5ddd4ac | 2010-02-22 21:50:40 +0000 | [diff] [blame] | 3431 | [/* For disassembly only; pattern left blank */]>, | 
| Jim Grosbach | 2226160 | 2010-10-22 17:16:17 +0000 | [diff] [blame] | 3432 | Requires<[IsARM, HasV6]>; | 
| Johnny Chen | 5ddd4ac | 2010-02-22 21:50:40 +0000 | [diff] [blame] | 3433 |  | 
| Raul Herbster | 7348927 | 2007-08-30 23:25:47 +0000 | [diff] [blame] | 3434 | multiclass AI_smul<string opc, PatFrag opnode> { | 
| Jim Grosbach | 6956a60 | 2010-10-22 18:35:16 +0000 | [diff] [blame] | 3435 | def BB : AMulxyI<0b0001011, 0b00, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), | 
|  | 3436 | IIC_iMUL16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm", | 
|  | 3437 | [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16), | 
|  | 3438 | (sext_inreg GPR:$Rm, i16)))]>, | 
|  | 3439 | Requires<[IsARM, HasV5TE]>; | 
| Raul Herbster | 7348927 | 2007-08-30 23:25:47 +0000 | [diff] [blame] | 3440 |  | 
| Jim Grosbach | 6956a60 | 2010-10-22 18:35:16 +0000 | [diff] [blame] | 3441 | def BT : AMulxyI<0b0001011, 0b10, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), | 
|  | 3442 | IIC_iMUL16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm", | 
|  | 3443 | [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16), | 
|  | 3444 | (sra GPR:$Rm, (i32 16))))]>, | 
|  | 3445 | Requires<[IsARM, HasV5TE]>; | 
| Raul Herbster | 7348927 | 2007-08-30 23:25:47 +0000 | [diff] [blame] | 3446 |  | 
| Jim Grosbach | 6956a60 | 2010-10-22 18:35:16 +0000 | [diff] [blame] | 3447 | def TB : AMulxyI<0b0001011, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), | 
|  | 3448 | IIC_iMUL16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm", | 
|  | 3449 | [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)), | 
|  | 3450 | (sext_inreg GPR:$Rm, i16)))]>, | 
|  | 3451 | Requires<[IsARM, HasV5TE]>; | 
| Raul Herbster | 7348927 | 2007-08-30 23:25:47 +0000 | [diff] [blame] | 3452 |  | 
| Jim Grosbach | 6956a60 | 2010-10-22 18:35:16 +0000 | [diff] [blame] | 3453 | def TT : AMulxyI<0b0001011, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), | 
|  | 3454 | IIC_iMUL16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm", | 
|  | 3455 | [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)), | 
|  | 3456 | (sra GPR:$Rm, (i32 16))))]>, | 
|  | 3457 | Requires<[IsARM, HasV5TE]>; | 
| Raul Herbster | 7348927 | 2007-08-30 23:25:47 +0000 | [diff] [blame] | 3458 |  | 
| Jim Grosbach | 6956a60 | 2010-10-22 18:35:16 +0000 | [diff] [blame] | 3459 | def WB : AMulxyI<0b0001001, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), | 
|  | 3460 | IIC_iMUL16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm", | 
|  | 3461 | [(set GPR:$Rd, (sra (opnode GPR:$Rn, | 
|  | 3462 | (sext_inreg GPR:$Rm, i16)), (i32 16)))]>, | 
|  | 3463 | Requires<[IsARM, HasV5TE]>; | 
| Raul Herbster | 7348927 | 2007-08-30 23:25:47 +0000 | [diff] [blame] | 3464 |  | 
| Jim Grosbach | 6956a60 | 2010-10-22 18:35:16 +0000 | [diff] [blame] | 3465 | def WT : AMulxyI<0b0001001, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), | 
|  | 3466 | IIC_iMUL16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm", | 
|  | 3467 | [(set GPR:$Rd, (sra (opnode GPR:$Rn, | 
|  | 3468 | (sra GPR:$Rm, (i32 16))), (i32 16)))]>, | 
|  | 3469 | Requires<[IsARM, HasV5TE]>; | 
| Rafael Espindola | 595dc4c | 2006-10-16 16:33:29 +0000 | [diff] [blame] | 3470 | } | 
|  | 3471 |  | 
| Raul Herbster | 7348927 | 2007-08-30 23:25:47 +0000 | [diff] [blame] | 3472 |  | 
|  | 3473 | multiclass AI_smla<string opc, PatFrag opnode> { | 
| Owen Anderson | e0152a7 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 3474 | let DecoderMethod = "DecodeSMLAInstruction" in { | 
| Owen Anderson | 8059f0c | 2011-08-10 00:03:03 +0000 | [diff] [blame] | 3475 | def BB : AMulxyIa<0b0001000, 0b00, (outs GPRnopc:$Rd), | 
|  | 3476 | (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra), | 
| Jim Grosbach | 6956a60 | 2010-10-22 18:35:16 +0000 | [diff] [blame] | 3477 | IIC_iMAC16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm, $Ra", | 
| Owen Anderson | 8059f0c | 2011-08-10 00:03:03 +0000 | [diff] [blame] | 3478 | [(set GPRnopc:$Rd, (add GPR:$Ra, | 
|  | 3479 | (opnode (sext_inreg GPRnopc:$Rn, i16), | 
|  | 3480 | (sext_inreg GPRnopc:$Rm, i16))))]>, | 
| Jim Grosbach | 6956a60 | 2010-10-22 18:35:16 +0000 | [diff] [blame] | 3481 | Requires<[IsARM, HasV5TE]>; | 
| Raul Herbster | 7348927 | 2007-08-30 23:25:47 +0000 | [diff] [blame] | 3482 |  | 
| Owen Anderson | 8059f0c | 2011-08-10 00:03:03 +0000 | [diff] [blame] | 3483 | def BT : AMulxyIa<0b0001000, 0b10, (outs GPRnopc:$Rd), | 
|  | 3484 | (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra), | 
| Jim Grosbach | 6956a60 | 2010-10-22 18:35:16 +0000 | [diff] [blame] | 3485 | IIC_iMAC16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm, $Ra", | 
| Owen Anderson | 8059f0c | 2011-08-10 00:03:03 +0000 | [diff] [blame] | 3486 | [(set GPRnopc:$Rd, | 
|  | 3487 | (add GPR:$Ra, (opnode (sext_inreg GPRnopc:$Rn, i16), | 
|  | 3488 | (sra GPRnopc:$Rm, (i32 16)))))]>, | 
| Jim Grosbach | 6956a60 | 2010-10-22 18:35:16 +0000 | [diff] [blame] | 3489 | Requires<[IsARM, HasV5TE]>; | 
| Raul Herbster | 7348927 | 2007-08-30 23:25:47 +0000 | [diff] [blame] | 3490 |  | 
| Owen Anderson | 8059f0c | 2011-08-10 00:03:03 +0000 | [diff] [blame] | 3491 | def TB : AMulxyIa<0b0001000, 0b01, (outs GPRnopc:$Rd), | 
|  | 3492 | (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra), | 
| Jim Grosbach | 6956a60 | 2010-10-22 18:35:16 +0000 | [diff] [blame] | 3493 | IIC_iMAC16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm, $Ra", | 
| Owen Anderson | 8059f0c | 2011-08-10 00:03:03 +0000 | [diff] [blame] | 3494 | [(set GPRnopc:$Rd, | 
|  | 3495 | (add GPR:$Ra, (opnode (sra GPRnopc:$Rn, (i32 16)), | 
|  | 3496 | (sext_inreg GPRnopc:$Rm, i16))))]>, | 
| Jim Grosbach | 6956a60 | 2010-10-22 18:35:16 +0000 | [diff] [blame] | 3497 | Requires<[IsARM, HasV5TE]>; | 
| Raul Herbster | 7348927 | 2007-08-30 23:25:47 +0000 | [diff] [blame] | 3498 |  | 
| Owen Anderson | 8059f0c | 2011-08-10 00:03:03 +0000 | [diff] [blame] | 3499 | def TT : AMulxyIa<0b0001000, 0b11, (outs GPRnopc:$Rd), | 
|  | 3500 | (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra), | 
| Jim Grosbach | 6956a60 | 2010-10-22 18:35:16 +0000 | [diff] [blame] | 3501 | IIC_iMAC16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm, $Ra", | 
| Owen Anderson | 8059f0c | 2011-08-10 00:03:03 +0000 | [diff] [blame] | 3502 | [(set GPRnopc:$Rd, | 
|  | 3503 | (add GPR:$Ra, (opnode (sra GPRnopc:$Rn, (i32 16)), | 
|  | 3504 | (sra GPRnopc:$Rm, (i32 16)))))]>, | 
| Jim Grosbach | 6956a60 | 2010-10-22 18:35:16 +0000 | [diff] [blame] | 3505 | Requires<[IsARM, HasV5TE]>; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 3506 |  | 
| Owen Anderson | 8059f0c | 2011-08-10 00:03:03 +0000 | [diff] [blame] | 3507 | def WB : AMulxyIa<0b0001001, 0b00, (outs GPRnopc:$Rd), | 
|  | 3508 | (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra), | 
| Jim Grosbach | 6956a60 | 2010-10-22 18:35:16 +0000 | [diff] [blame] | 3509 | IIC_iMAC16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm, $Ra", | 
| Owen Anderson | 8059f0c | 2011-08-10 00:03:03 +0000 | [diff] [blame] | 3510 | [(set GPRnopc:$Rd, | 
|  | 3511 | (add GPR:$Ra, (sra (opnode GPRnopc:$Rn, | 
|  | 3512 | (sext_inreg GPRnopc:$Rm, i16)), (i32 16))))]>, | 
| Jim Grosbach | 6956a60 | 2010-10-22 18:35:16 +0000 | [diff] [blame] | 3513 | Requires<[IsARM, HasV5TE]>; | 
| Raul Herbster | 7348927 | 2007-08-30 23:25:47 +0000 | [diff] [blame] | 3514 |  | 
| Owen Anderson | 8059f0c | 2011-08-10 00:03:03 +0000 | [diff] [blame] | 3515 | def WT : AMulxyIa<0b0001001, 0b10, (outs GPRnopc:$Rd), | 
|  | 3516 | (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra), | 
| Jim Grosbach | 6956a60 | 2010-10-22 18:35:16 +0000 | [diff] [blame] | 3517 | IIC_iMAC16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm, $Ra", | 
| Owen Anderson | 8059f0c | 2011-08-10 00:03:03 +0000 | [diff] [blame] | 3518 | [(set GPRnopc:$Rd, | 
|  | 3519 | (add GPR:$Ra, (sra (opnode GPRnopc:$Rn, | 
|  | 3520 | (sra GPRnopc:$Rm, (i32 16))), (i32 16))))]>, | 
| Jim Grosbach | 6956a60 | 2010-10-22 18:35:16 +0000 | [diff] [blame] | 3521 | Requires<[IsARM, HasV5TE]>; | 
| Owen Anderson | e0152a7 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 3522 | } | 
| Rafael Espindola | 01dd97a | 2006-10-18 16:20:57 +0000 | [diff] [blame] | 3523 | } | 
| Rafael Espindola | 778769a | 2006-09-08 12:47:03 +0000 | [diff] [blame] | 3524 |  | 
| Raul Herbster | 7348927 | 2007-08-30 23:25:47 +0000 | [diff] [blame] | 3525 | defm SMUL : AI_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>; | 
|  | 3526 | defm SMLA : AI_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>; | 
| Rafael Espindola | 53f78be | 2006-09-29 21:20:16 +0000 | [diff] [blame] | 3527 |  | 
| Johnny Chen | dc2051c | 2010-02-12 21:59:23 +0000 | [diff] [blame] | 3528 | // Halfword multiply accumulate long: SMLAL<x><y> -- for disassembly only | 
| Owen Anderson | 8059f0c | 2011-08-10 00:03:03 +0000 | [diff] [blame] | 3529 | def SMLALBB : AMulxyI64<0b0001010, 0b00, (outs GPRnopc:$RdLo, GPRnopc:$RdHi), | 
|  | 3530 | (ins GPRnopc:$Rn, GPRnopc:$Rm), | 
| Jim Grosbach | 6956a60 | 2010-10-22 18:35:16 +0000 | [diff] [blame] | 3531 | IIC_iMAC64, "smlalbb", "\t$RdLo, $RdHi, $Rn, $Rm", | 
| Johnny Chen | dc2051c | 2010-02-12 21:59:23 +0000 | [diff] [blame] | 3532 | [/* For disassembly only; pattern left blank */]>, | 
| Jim Grosbach | 6956a60 | 2010-10-22 18:35:16 +0000 | [diff] [blame] | 3533 | Requires<[IsARM, HasV5TE]>; | 
| Johnny Chen | dc2051c | 2010-02-12 21:59:23 +0000 | [diff] [blame] | 3534 |  | 
| Owen Anderson | 8059f0c | 2011-08-10 00:03:03 +0000 | [diff] [blame] | 3535 | def SMLALBT : AMulxyI64<0b0001010, 0b10, (outs GPRnopc:$RdLo, GPRnopc:$RdHi), | 
|  | 3536 | (ins GPRnopc:$Rn, GPRnopc:$Rm), | 
| Jim Grosbach | 6956a60 | 2010-10-22 18:35:16 +0000 | [diff] [blame] | 3537 | IIC_iMAC64, "smlalbt", "\t$RdLo, $RdHi, $Rn, $Rm", | 
| Johnny Chen | dc2051c | 2010-02-12 21:59:23 +0000 | [diff] [blame] | 3538 | [/* For disassembly only; pattern left blank */]>, | 
| Jim Grosbach | 6956a60 | 2010-10-22 18:35:16 +0000 | [diff] [blame] | 3539 | Requires<[IsARM, HasV5TE]>; | 
| Johnny Chen | dc2051c | 2010-02-12 21:59:23 +0000 | [diff] [blame] | 3540 |  | 
| Owen Anderson | 8059f0c | 2011-08-10 00:03:03 +0000 | [diff] [blame] | 3541 | def SMLALTB : AMulxyI64<0b0001010, 0b01, (outs GPRnopc:$RdLo, GPRnopc:$RdHi), | 
|  | 3542 | (ins GPRnopc:$Rn, GPRnopc:$Rm), | 
| Jim Grosbach | 6956a60 | 2010-10-22 18:35:16 +0000 | [diff] [blame] | 3543 | IIC_iMAC64, "smlaltb", "\t$RdLo, $RdHi, $Rn, $Rm", | 
| Johnny Chen | dc2051c | 2010-02-12 21:59:23 +0000 | [diff] [blame] | 3544 | [/* For disassembly only; pattern left blank */]>, | 
| Jim Grosbach | 6956a60 | 2010-10-22 18:35:16 +0000 | [diff] [blame] | 3545 | Requires<[IsARM, HasV5TE]>; | 
| Johnny Chen | dc2051c | 2010-02-12 21:59:23 +0000 | [diff] [blame] | 3546 |  | 
| Owen Anderson | 8059f0c | 2011-08-10 00:03:03 +0000 | [diff] [blame] | 3547 | def SMLALTT : AMulxyI64<0b0001010, 0b11, (outs GPRnopc:$RdLo, GPRnopc:$RdHi), | 
|  | 3548 | (ins GPRnopc:$Rn, GPRnopc:$Rm), | 
| Jim Grosbach | 6956a60 | 2010-10-22 18:35:16 +0000 | [diff] [blame] | 3549 | IIC_iMAC64, "smlaltt", "\t$RdLo, $RdHi, $Rn, $Rm", | 
| Johnny Chen | dc2051c | 2010-02-12 21:59:23 +0000 | [diff] [blame] | 3550 | [/* For disassembly only; pattern left blank */]>, | 
| Jim Grosbach | 6956a60 | 2010-10-22 18:35:16 +0000 | [diff] [blame] | 3551 | Requires<[IsARM, HasV5TE]>; | 
| Johnny Chen | dc2051c | 2010-02-12 21:59:23 +0000 | [diff] [blame] | 3552 |  | 
| Johnny Chen | 9d4a3e2a | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 3553 | // Helper class for AI_smld -- for disassembly only | 
| Jim Grosbach | 2b80543 | 2010-10-22 19:15:30 +0000 | [diff] [blame] | 3554 | class AMulDualIbase<bit long, bit sub, bit swap, dag oops, dag iops, | 
|  | 3555 | InstrItinClass itin, string opc, string asm> | 
| Johnny Chen | 9d4a3e2a | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 3556 | : AI<oops, iops, MulFrm, itin, opc, asm, []>, Requires<[IsARM, HasV6]> { | 
| Jim Grosbach | 2b80543 | 2010-10-22 19:15:30 +0000 | [diff] [blame] | 3557 | bits<4> Rn; | 
|  | 3558 | bits<4> Rm; | 
| Johnny Chen | 9d4a3e2a | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 3559 | let Inst{27-23} = 0b01110; | 
| Jim Grosbach | d7c8c35 | 2011-07-22 20:11:20 +0000 | [diff] [blame] | 3560 | let Inst{22}    = long; | 
|  | 3561 | let Inst{21-20} = 0b00; | 
| Jim Grosbach | 2b80543 | 2010-10-22 19:15:30 +0000 | [diff] [blame] | 3562 | let Inst{11-8}  = Rm; | 
| Jim Grosbach | d7c8c35 | 2011-07-22 20:11:20 +0000 | [diff] [blame] | 3563 | let Inst{7}     = 0; | 
|  | 3564 | let Inst{6}     = sub; | 
|  | 3565 | let Inst{5}     = swap; | 
|  | 3566 | let Inst{4}     = 1; | 
| Jim Grosbach | 2b80543 | 2010-10-22 19:15:30 +0000 | [diff] [blame] | 3567 | let Inst{3-0}   = Rn; | 
|  | 3568 | } | 
|  | 3569 | class AMulDualI<bit long, bit sub, bit swap, dag oops, dag iops, | 
|  | 3570 | InstrItinClass itin, string opc, string asm> | 
|  | 3571 | : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> { | 
|  | 3572 | bits<4> Rd; | 
|  | 3573 | let Inst{15-12} = 0b1111; | 
|  | 3574 | let Inst{19-16} = Rd; | 
|  | 3575 | } | 
|  | 3576 | class AMulDualIa<bit long, bit sub, bit swap, dag oops, dag iops, | 
|  | 3577 | InstrItinClass itin, string opc, string asm> | 
|  | 3578 | : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> { | 
|  | 3579 | bits<4> Ra; | 
| Jim Grosbach | d7c8c35 | 2011-07-22 20:11:20 +0000 | [diff] [blame] | 3580 | bits<4> Rd; | 
|  | 3581 | let Inst{19-16} = Rd; | 
| Jim Grosbach | 2b80543 | 2010-10-22 19:15:30 +0000 | [diff] [blame] | 3582 | let Inst{15-12} = Ra; | 
|  | 3583 | } | 
|  | 3584 | class AMulDualI64<bit long, bit sub, bit swap, dag oops, dag iops, | 
|  | 3585 | InstrItinClass itin, string opc, string asm> | 
|  | 3586 | : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> { | 
|  | 3587 | bits<4> RdLo; | 
|  | 3588 | bits<4> RdHi; | 
|  | 3589 | let Inst{19-16} = RdHi; | 
|  | 3590 | let Inst{15-12} = RdLo; | 
| Johnny Chen | 9d4a3e2a | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 3591 | } | 
|  | 3592 |  | 
|  | 3593 | multiclass AI_smld<bit sub, string opc> { | 
|  | 3594 |  | 
| Owen Anderson | 8059f0c | 2011-08-10 00:03:03 +0000 | [diff] [blame] | 3595 | def D : AMulDualIa<0, sub, 0, (outs GPRnopc:$Rd), | 
|  | 3596 | (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra), | 
| Jim Grosbach | 2b80543 | 2010-10-22 19:15:30 +0000 | [diff] [blame] | 3597 | NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm, $Ra">; | 
| Johnny Chen | 9d4a3e2a | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 3598 |  | 
| Owen Anderson | 8059f0c | 2011-08-10 00:03:03 +0000 | [diff] [blame] | 3599 | def DX: AMulDualIa<0, sub, 1, (outs GPRnopc:$Rd), | 
|  | 3600 | (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra), | 
| Jim Grosbach | 2b80543 | 2010-10-22 19:15:30 +0000 | [diff] [blame] | 3601 | NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm, $Ra">; | 
| Johnny Chen | 9d4a3e2a | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 3602 |  | 
| Owen Anderson | 8059f0c | 2011-08-10 00:03:03 +0000 | [diff] [blame] | 3603 | def LD: AMulDualI64<1, sub, 0, (outs GPRnopc:$RdLo, GPRnopc:$RdHi), | 
|  | 3604 | (ins GPRnopc:$Rn, GPRnopc:$Rm), NoItinerary, | 
| Jim Grosbach | 2b80543 | 2010-10-22 19:15:30 +0000 | [diff] [blame] | 3605 | !strconcat(opc, "ld"), "\t$RdLo, $RdHi, $Rn, $Rm">; | 
| Johnny Chen | 9d4a3e2a | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 3606 |  | 
| Owen Anderson | 8059f0c | 2011-08-10 00:03:03 +0000 | [diff] [blame] | 3607 | def LDX : AMulDualI64<1, sub, 1, (outs GPRnopc:$RdLo, GPRnopc:$RdHi), | 
|  | 3608 | (ins GPRnopc:$Rn, GPRnopc:$Rm), NoItinerary, | 
| Jim Grosbach | 2b80543 | 2010-10-22 19:15:30 +0000 | [diff] [blame] | 3609 | !strconcat(opc, "ldx"),"\t$RdLo, $RdHi, $Rn, $Rm">; | 
| Johnny Chen | 9d4a3e2a | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 3610 |  | 
|  | 3611 | } | 
|  | 3612 |  | 
|  | 3613 | defm SMLA : AI_smld<0, "smla">; | 
|  | 3614 | defm SMLS : AI_smld<1, "smls">; | 
|  | 3615 |  | 
| Johnny Chen | 5ddd4ac | 2010-02-22 21:50:40 +0000 | [diff] [blame] | 3616 | multiclass AI_sdml<bit sub, string opc> { | 
|  | 3617 |  | 
| Owen Anderson | 8059f0c | 2011-08-10 00:03:03 +0000 | [diff] [blame] | 3618 | def D : AMulDualI<0, sub, 0, (outs GPRnopc:$Rd), (ins GPRnopc:$Rn, GPRnopc:$Rm), | 
| Jim Grosbach | 2b80543 | 2010-10-22 19:15:30 +0000 | [diff] [blame] | 3619 | NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm">; | 
| Owen Anderson | 8059f0c | 2011-08-10 00:03:03 +0000 | [diff] [blame] | 3620 | def DX : AMulDualI<0, sub, 1, (outs GPRnopc:$Rd), (ins GPRnopc:$Rn, GPRnopc:$Rm), | 
| Jim Grosbach | 2b80543 | 2010-10-22 19:15:30 +0000 | [diff] [blame] | 3621 | NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm">; | 
| Johnny Chen | 5ddd4ac | 2010-02-22 21:50:40 +0000 | [diff] [blame] | 3622 | } | 
|  | 3623 |  | 
|  | 3624 | defm SMUA : AI_sdml<0, "smua">; | 
|  | 3625 | defm SMUS : AI_sdml<1, "smus">; | 
| Rafael Espindola | 3874a16 | 2006-10-13 13:14:59 +0000 | [diff] [blame] | 3626 |  | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 3627 | //===----------------------------------------------------------------------===// | 
|  | 3628 | //  Misc. Arithmetic Instructions. | 
|  | 3629 | // | 
| Rafael Espindola | d1a4ea4 | 2006-10-10 16:33:47 +0000 | [diff] [blame] | 3630 |  | 
| Jim Grosbach | 2c9ae05 | 2010-10-22 22:12:16 +0000 | [diff] [blame] | 3631 | def CLZ  : AMiscA1I<0b000010110, 0b0001, (outs GPR:$Rd), (ins GPR:$Rm), | 
|  | 3632 | IIC_iUNAr, "clz", "\t$Rd, $Rm", | 
|  | 3633 | [(set GPR:$Rd, (ctlz GPR:$Rm))]>, Requires<[IsARM, HasV5T]>; | 
| Rafael Espindola | c31ee94 | 2006-10-17 13:13:23 +0000 | [diff] [blame] | 3634 |  | 
| Jim Grosbach | 2c9ae05 | 2010-10-22 22:12:16 +0000 | [diff] [blame] | 3635 | def RBIT : AMiscA1I<0b01101111, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm), | 
|  | 3636 | IIC_iUNAr, "rbit", "\t$Rd, $Rm", | 
|  | 3637 | [(set GPR:$Rd, (ARMrbit GPR:$Rm))]>, | 
|  | 3638 | Requires<[IsARM, HasV6T2]>; | 
| Jim Grosbach | 8546ec9 | 2010-01-18 19:58:49 +0000 | [diff] [blame] | 3639 |  | 
| Jim Grosbach | 2c9ae05 | 2010-10-22 22:12:16 +0000 | [diff] [blame] | 3640 | def REV  : AMiscA1I<0b01101011, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm), | 
|  | 3641 | IIC_iUNAr, "rev", "\t$Rd, $Rm", | 
|  | 3642 | [(set GPR:$Rd, (bswap GPR:$Rm))]>, Requires<[IsARM, HasV6]>; | 
| Rafael Espindola | c31ee94 | 2006-10-17 13:13:23 +0000 | [diff] [blame] | 3643 |  | 
| Evan Cheng | 4c0bd96 | 2011-06-21 06:01:08 +0000 | [diff] [blame] | 3644 | let AddedComplexity = 5 in | 
| Jim Grosbach | 2c9ae05 | 2010-10-22 22:12:16 +0000 | [diff] [blame] | 3645 | def REV16 : AMiscA1I<0b01101011, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm), | 
|  | 3646 | IIC_iUNAr, "rev16", "\t$Rd, $Rm", | 
| Evan Cheng | 4c0bd96 | 2011-06-21 06:01:08 +0000 | [diff] [blame] | 3647 | [(set GPR:$Rd, (rotr (bswap GPR:$Rm), (i32 16)))]>, | 
| Jim Grosbach | 2c9ae05 | 2010-10-22 22:12:16 +0000 | [diff] [blame] | 3648 | Requires<[IsARM, HasV6]>; | 
| Rafael Espindola | 53f78be | 2006-09-29 21:20:16 +0000 | [diff] [blame] | 3649 |  | 
| Evan Cheng | 4c0bd96 | 2011-06-21 06:01:08 +0000 | [diff] [blame] | 3650 | let AddedComplexity = 5 in | 
| Jim Grosbach | 2c9ae05 | 2010-10-22 22:12:16 +0000 | [diff] [blame] | 3651 | def REVSH : AMiscA1I<0b01101111, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm), | 
|  | 3652 | IIC_iUNAr, "revsh", "\t$Rd, $Rm", | 
| Evan Cheng | 4c0bd96 | 2011-06-21 06:01:08 +0000 | [diff] [blame] | 3653 | [(set GPR:$Rd, (sra (bswap GPR:$Rm), (i32 16)))]>, | 
| Jim Grosbach | 2c9ae05 | 2010-10-22 22:12:16 +0000 | [diff] [blame] | 3654 | Requires<[IsARM, HasV6]>; | 
| Rafael Espindola | 53f78be | 2006-09-29 21:20:16 +0000 | [diff] [blame] | 3655 |  | 
| Evan Cheng | 678b691 | 2011-06-15 17:17:48 +0000 | [diff] [blame] | 3656 | def : ARMV6Pat<(or (sra (shl GPR:$Rm, (i32 24)), (i32 16)), | 
|  | 3657 | (and (srl GPR:$Rm, (i32 8)), 0xFF)), | 
|  | 3658 | (REVSH GPR:$Rm)>; | 
|  | 3659 |  | 
| Jim Grosbach | 2c9ae05 | 2010-10-22 22:12:16 +0000 | [diff] [blame] | 3660 | def PKHBT : APKHI<0b01101000, 0, (outs GPR:$Rd), | 
| Jim Grosbach | a288b1c | 2011-07-20 21:40:26 +0000 | [diff] [blame] | 3661 | (ins GPR:$Rn, GPR:$Rm, pkh_lsl_amt:$sh), | 
|  | 3662 | IIC_iALUsi, "pkhbt", "\t$Rd, $Rn, $Rm$sh", | 
| Jim Grosbach | 2c9ae05 | 2010-10-22 22:12:16 +0000 | [diff] [blame] | 3663 | [(set GPR:$Rd, (or (and GPR:$Rn, 0xFFFF), | 
| Jim Grosbach | 94df3be | 2011-07-20 20:49:03 +0000 | [diff] [blame] | 3664 | (and (shl GPR:$Rm, pkh_lsl_amt:$sh), | 
| Jim Grosbach | 2c9ae05 | 2010-10-22 22:12:16 +0000 | [diff] [blame] | 3665 | 0xFFFF0000)))]>, | 
|  | 3666 | Requires<[IsARM, HasV6]>; | 
| Rafael Espindola | 53f78be | 2006-09-29 21:20:16 +0000 | [diff] [blame] | 3667 |  | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 3668 | // Alternate cases for PKHBT where identities eliminate some nodes. | 
| Jim Grosbach | 2c9ae05 | 2010-10-22 22:12:16 +0000 | [diff] [blame] | 3669 | def : ARMV6Pat<(or (and GPR:$Rn, 0xFFFF), (and GPR:$Rm, 0xFFFF0000)), | 
|  | 3670 | (PKHBT GPR:$Rn, GPR:$Rm, 0)>; | 
|  | 3671 | def : ARMV6Pat<(or (and GPR:$Rn, 0xFFFF), (shl GPR:$Rm, imm16_31:$sh)), | 
| Jim Grosbach | a98f800 | 2011-07-20 20:32:09 +0000 | [diff] [blame] | 3672 | (PKHBT GPR:$Rn, GPR:$Rm, imm16_31:$sh)>; | 
| Bob Wilson | 942b10f | 2010-08-17 17:23:19 +0000 | [diff] [blame] | 3673 |  | 
| Bob Wilson | 804f615 | 2010-08-16 22:26:55 +0000 | [diff] [blame] | 3674 | // Note: Shifts of 1-15 bits will be transformed to srl instead of sra and | 
|  | 3675 | // will match the pattern below. | 
| Jim Grosbach | 2c9ae05 | 2010-10-22 22:12:16 +0000 | [diff] [blame] | 3676 | def PKHTB : APKHI<0b01101000, 1, (outs GPR:$Rd), | 
| Jim Grosbach | a288b1c | 2011-07-20 21:40:26 +0000 | [diff] [blame] | 3677 | (ins GPR:$Rn, GPR:$Rm, pkh_asr_amt:$sh), | 
|  | 3678 | IIC_iBITsi, "pkhtb", "\t$Rd, $Rn, $Rm$sh", | 
| Jim Grosbach | 2c9ae05 | 2010-10-22 22:12:16 +0000 | [diff] [blame] | 3679 | [(set GPR:$Rd, (or (and GPR:$Rn, 0xFFFF0000), | 
| Jim Grosbach | 94df3be | 2011-07-20 20:49:03 +0000 | [diff] [blame] | 3680 | (and (sra GPR:$Rm, pkh_asr_amt:$sh), | 
| Jim Grosbach | 2c9ae05 | 2010-10-22 22:12:16 +0000 | [diff] [blame] | 3681 | 0xFFFF)))]>, | 
|  | 3682 | Requires<[IsARM, HasV6]>; | 
| Rafael Espindola | d55c0a4 | 2006-10-02 19:30:56 +0000 | [diff] [blame] | 3683 |  | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 3684 | // Alternate cases for PKHTB where identities eliminate some nodes.  Note that | 
|  | 3685 | // a shift amount of 0 is *not legal* here, it is PKHBT instead. | 
| Bob Wilson | 804f615 | 2010-08-16 22:26:55 +0000 | [diff] [blame] | 3686 | def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000), (srl GPR:$src2, imm16_31:$sh)), | 
| Jim Grosbach | a98f800 | 2011-07-20 20:32:09 +0000 | [diff] [blame] | 3687 | (PKHTB GPR:$src1, GPR:$src2, imm16_31:$sh)>; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 3688 | def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000), | 
| Bob Wilson | 942b10f | 2010-08-17 17:23:19 +0000 | [diff] [blame] | 3689 | (and (srl GPR:$src2, imm1_15:$sh), 0xFFFF)), | 
| Jim Grosbach | a98f800 | 2011-07-20 20:32:09 +0000 | [diff] [blame] | 3690 | (PKHTB GPR:$src1, GPR:$src2, imm1_15:$sh)>; | 
| Rafael Espindola | 57d109f | 2006-10-10 18:55:14 +0000 | [diff] [blame] | 3691 |  | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 3692 | //===----------------------------------------------------------------------===// | 
|  | 3693 | //  Comparison Instructions... | 
|  | 3694 | // | 
| Rafael Espindola | 57d109f | 2006-10-10 18:55:14 +0000 | [diff] [blame] | 3695 |  | 
| Jim Grosbach | b7c01f5 | 2008-10-14 20:36:24 +0000 | [diff] [blame] | 3696 | defm CMP  : AI1_cmp_irs<0b1010, "cmp", | 
| Evan Cheng | 2259d67 | 2010-09-29 00:49:25 +0000 | [diff] [blame] | 3697 | IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr, | 
| Evan Cheng | f7c6eff | 2007-08-07 01:37:15 +0000 | [diff] [blame] | 3698 | BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>; | 
| Bill Wendling | a9c03f4 | 2010-08-26 18:33:51 +0000 | [diff] [blame] | 3699 |  | 
| Jim Grosbach | 327cf8e | 2010-12-07 20:41:06 +0000 | [diff] [blame] | 3700 | // ARMcmpZ can re-use the above instruction definitions. | 
|  | 3701 | def : ARMPat<(ARMcmpZ GPR:$src, so_imm:$imm), | 
|  | 3702 | (CMPri   GPR:$src, so_imm:$imm)>; | 
|  | 3703 | def : ARMPat<(ARMcmpZ GPR:$src, GPR:$rhs), | 
|  | 3704 | (CMPrr   GPR:$src, GPR:$rhs)>; | 
| Owen Anderson | b595ed0 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 3705 | def : ARMPat<(ARMcmpZ GPR:$src, so_reg_imm:$rhs), | 
|  | 3706 | (CMPrsi   GPR:$src, so_reg_imm:$rhs)>; | 
|  | 3707 | def : ARMPat<(ARMcmpZ GPR:$src, so_reg_reg:$rhs), | 
|  | 3708 | (CMPrsr   GPR:$src, so_reg_reg:$rhs)>; | 
| Jim Grosbach | 327cf8e | 2010-12-07 20:41:06 +0000 | [diff] [blame] | 3709 |  | 
| Bill Wendling | ac0ad0f | 2010-09-10 10:31:11 +0000 | [diff] [blame] | 3710 | // FIXME: We have to be careful when using the CMN instruction and comparison | 
|  | 3711 | // with 0. One would expect these two pieces of code should give identical | 
| Bill Wendling | a9c03f4 | 2010-08-26 18:33:51 +0000 | [diff] [blame] | 3712 | // results: | 
|  | 3713 | // | 
|  | 3714 | //   rsbs r1, r1, 0 | 
|  | 3715 | //   cmp  r0, r1 | 
|  | 3716 | //   mov  r0, #0 | 
|  | 3717 | //   it   ls | 
|  | 3718 | //   mov  r0, #1 | 
|  | 3719 | // | 
|  | 3720 | // and: | 
| Jim Grosbach | 696fe9d | 2010-10-22 23:48:29 +0000 | [diff] [blame] | 3721 | // | 
| Bill Wendling | a9c03f4 | 2010-08-26 18:33:51 +0000 | [diff] [blame] | 3722 | //   cmn  r0, r1 | 
|  | 3723 | //   mov  r0, #0 | 
|  | 3724 | //   it   ls | 
|  | 3725 | //   mov  r0, #1 | 
|  | 3726 | // | 
|  | 3727 | // However, the CMN gives the *opposite* result when r1 is 0. This is because | 
|  | 3728 | // the carry flag is set in the CMP case but not in the CMN case. In short, the | 
|  | 3729 | // CMP instruction doesn't perform a truncate of the (logical) NOT of 0 plus the | 
|  | 3730 | // value of r0 and the carry bit (because the "carry bit" parameter to | 
|  | 3731 | // AddWithCarry is defined as 1 in this case, the carry flag will always be set | 
|  | 3732 | // when r0 >= 0). The CMN instruction doesn't perform a NOT of 0 so there is | 
|  | 3733 | // never a "carry" when this AddWithCarry is performed (because the "carry bit" | 
|  | 3734 | // parameter to AddWithCarry is defined as 0). | 
|  | 3735 | // | 
| Bill Wendling | ac0ad0f | 2010-09-10 10:31:11 +0000 | [diff] [blame] | 3736 | // When x is 0 and unsigned: | 
| Bill Wendling | a9c03f4 | 2010-08-26 18:33:51 +0000 | [diff] [blame] | 3737 | // | 
|  | 3738 | //    x = 0 | 
|  | 3739 | //   ~x = 0xFFFF FFFF | 
|  | 3740 | //   ~x + 1 = 0x1 0000 0000 | 
|  | 3741 | //   (-x = 0) != (0x1 0000 0000 = ~x + 1) | 
|  | 3742 | // | 
| Bill Wendling | ac0ad0f | 2010-09-10 10:31:11 +0000 | [diff] [blame] | 3743 | // Therefore, we should disable CMN when comparing against zero, until we can | 
|  | 3744 | // limit when the CMN instruction is used (when we know that the RHS is not 0 or | 
|  | 3745 | // when it's a comparison which doesn't look at the 'carry' flag). | 
| Bill Wendling | a9c03f4 | 2010-08-26 18:33:51 +0000 | [diff] [blame] | 3746 | // | 
|  | 3747 | // (See the ARM docs for the "AddWithCarry" pseudo-code.) | 
|  | 3748 | // | 
|  | 3749 | // This is related to <rdar://problem/7569620>. | 
|  | 3750 | // | 
| Jim Grosbach | 267430f | 2010-01-22 00:08:13 +0000 | [diff] [blame] | 3751 | //defm CMN  : AI1_cmp_irs<0b1011, "cmn", | 
|  | 3752 | //                        BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>; | 
| Rafael Espindola | b509388 | 2006-10-07 14:24:52 +0000 | [diff] [blame] | 3753 |  | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 3754 | // Note that TST/TEQ don't set all the same flags that CMP does! | 
| Evan Cheng | 47b546d | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 3755 | defm TST  : AI1_cmp_irs<0b1000, "tst", | 
| Evan Cheng | 2259d67 | 2010-09-29 00:49:25 +0000 | [diff] [blame] | 3756 | IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr, | 
| Evan Cheng | 7f8ab6e | 2010-11-17 20:13:28 +0000 | [diff] [blame] | 3757 | BinOpFrag<(ARMcmpZ (and_su node:$LHS, node:$RHS), 0)>, 1>; | 
| Evan Cheng | 47b546d | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 3758 | defm TEQ  : AI1_cmp_irs<0b1001, "teq", | 
| Evan Cheng | 2259d67 | 2010-09-29 00:49:25 +0000 | [diff] [blame] | 3759 | IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr, | 
| Evan Cheng | 7f8ab6e | 2010-11-17 20:13:28 +0000 | [diff] [blame] | 3760 | BinOpFrag<(ARMcmpZ (xor_su node:$LHS, node:$RHS), 0)>, 1>; | 
| Lauro Ramos Venancio | 6be8533 | 2007-04-02 01:30:03 +0000 | [diff] [blame] | 3761 |  | 
| David Goodwin | dbf11ba | 2009-06-29 15:33:01 +0000 | [diff] [blame] | 3762 | defm CMNz  : AI1_cmp_irs<0b1011, "cmn", | 
| Evan Cheng | 2259d67 | 2010-09-29 00:49:25 +0000 | [diff] [blame] | 3763 | IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr, | 
| David Goodwin | dbf11ba | 2009-06-29 15:33:01 +0000 | [diff] [blame] | 3764 | BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>; | 
| Evan Cheng | e8c3cbf | 2007-06-06 10:17:05 +0000 | [diff] [blame] | 3765 |  | 
| Jim Grosbach | 267430f | 2010-01-22 00:08:13 +0000 | [diff] [blame] | 3766 | //def : ARMPat<(ARMcmp GPR:$src, so_imm_neg:$imm), | 
|  | 3767 | //             (CMNri  GPR:$src, so_imm_neg:$imm)>; | 
| Lauro Ramos Venancio | 6be8533 | 2007-04-02 01:30:03 +0000 | [diff] [blame] | 3768 |  | 
| David Goodwin | dbf11ba | 2009-06-29 15:33:01 +0000 | [diff] [blame] | 3769 | def : ARMPat<(ARMcmpZ GPR:$src, so_imm_neg:$imm), | 
| Jim Grosbach | 267430f | 2010-01-22 00:08:13 +0000 | [diff] [blame] | 3770 | (CMNzri  GPR:$src, so_imm_neg:$imm)>; | 
| Lauro Ramos Venancio | 6be8533 | 2007-04-02 01:30:03 +0000 | [diff] [blame] | 3771 |  | 
| Evan Cheng | 0cc4ad9 | 2010-07-13 19:27:42 +0000 | [diff] [blame] | 3772 | // Pseudo i64 compares for some floating point compares. | 
|  | 3773 | let usesCustomInserter = 1, isBranch = 1, isTerminator = 1, | 
|  | 3774 | Defs = [CPSR] in { | 
|  | 3775 | def BCCi64 : PseudoInst<(outs), | 
| Jim Grosbach | 62800a9 | 2010-08-17 18:39:16 +0000 | [diff] [blame] | 3776 | (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, brtarget:$dst), | 
| Jim Grosbach | a74c7ccd | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 3777 | IIC_Br, | 
| Evan Cheng | 0cc4ad9 | 2010-07-13 19:27:42 +0000 | [diff] [blame] | 3778 | [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, bb:$dst)]>; | 
|  | 3779 |  | 
|  | 3780 | def BCCZi64 : PseudoInst<(outs), | 
| Jim Grosbach | a74c7ccd | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 3781 | (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, brtarget:$dst), IIC_Br, | 
| Evan Cheng | 0cc4ad9 | 2010-07-13 19:27:42 +0000 | [diff] [blame] | 3782 | [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, 0, 0, bb:$dst)]>; | 
|  | 3783 | } // usesCustomInserter | 
|  | 3784 |  | 
| Rafael Espindola | b509388 | 2006-10-07 14:24:52 +0000 | [diff] [blame] | 3785 |  | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 3786 | // Conditional moves | 
| Evan Cheng | aa3b801 | 2007-07-05 07:13:32 +0000 | [diff] [blame] | 3787 | // FIXME: should be able to write a pattern for ARMcmov, but can't use | 
| Jim Grosbach | fba7fce | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 3788 | // a two-value operand where a dag node expects two operands. :( | 
| Owen Anderson | 2c5df61 | 2010-09-23 23:45:25 +0000 | [diff] [blame] | 3789 | let neverHasSideEffects = 1 in { | 
| Jim Grosbach | 62a7b47 | 2011-03-10 23:56:09 +0000 | [diff] [blame] | 3790 | def MOVCCr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$false, GPR:$Rm, pred:$p), | 
| Owen Anderson | 651b230 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 3791 | 4, IIC_iCMOVr, | 
| Jim Grosbach | 62a7b47 | 2011-03-10 23:56:09 +0000 | [diff] [blame] | 3792 | [/*(set GPR:$Rd, (ARMcmov GPR:$false, GPR:$Rm, imm:$cc, CCR:$ccr))*/]>, | 
|  | 3793 | RegConstraint<"$false = $Rd">; | 
| Owen Anderson | b595ed0 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 3794 | def MOVCCsi : ARMPseudoInst<(outs GPR:$Rd), | 
|  | 3795 | (ins GPR:$false, so_reg_imm:$shift, pred:$p), | 
| Owen Anderson | 651b230 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 3796 | 4, IIC_iCMOVsr, | 
| Jim Grosbach | c8c6391 | 2011-08-02 18:16:36 +0000 | [diff] [blame] | 3797 | [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_reg_imm:$shift, | 
|  | 3798 | imm:$cc, CCR:$ccr))*/]>, | 
| Jim Grosbach | 62a7b47 | 2011-03-10 23:56:09 +0000 | [diff] [blame] | 3799 | RegConstraint<"$false = $Rd">; | 
| Owen Anderson | b595ed0 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 3800 | def MOVCCsr : ARMPseudoInst<(outs GPR:$Rd), | 
|  | 3801 | (ins GPR:$false, so_reg_reg:$shift, pred:$p), | 
|  | 3802 | 4, IIC_iCMOVsr, | 
| Jim Grosbach | c8c6391 | 2011-08-02 18:16:36 +0000 | [diff] [blame] | 3803 | [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_reg_reg:$shift, | 
|  | 3804 | imm:$cc, CCR:$ccr))*/]>, | 
| Owen Anderson | b595ed0 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 3805 | RegConstraint<"$false = $Rd">; | 
|  | 3806 |  | 
| Jim Grosbach | 742adc3 | 2010-10-07 00:42:42 +0000 | [diff] [blame] | 3807 |  | 
| Evan Cheng | 7f8ab6e | 2010-11-17 20:13:28 +0000 | [diff] [blame] | 3808 | let isMoveImm = 1 in | 
| Jim Grosbach | d025498 | 2011-03-11 01:09:28 +0000 | [diff] [blame] | 3809 | def MOVCCi16 : ARMPseudoInst<(outs GPR:$Rd), | 
| Jim Grosbach | 7c09e3c | 2011-07-19 19:13:28 +0000 | [diff] [blame] | 3810 | (ins GPR:$false, imm0_65535_expr:$imm, pred:$p), | 
| Owen Anderson | 651b230 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 3811 | 4, IIC_iMOVi, | 
| Jim Grosbach | d025498 | 2011-03-11 01:09:28 +0000 | [diff] [blame] | 3812 | []>, | 
|  | 3813 | RegConstraint<"$false = $Rd">, Requires<[IsARM, HasV6T2]>; | 
| Jim Grosbach | 6ae3fba | 2010-10-29 19:28:17 +0000 | [diff] [blame] | 3814 |  | 
| Evan Cheng | 7f8ab6e | 2010-11-17 20:13:28 +0000 | [diff] [blame] | 3815 | let isMoveImm = 1 in | 
| Jim Grosbach | d025498 | 2011-03-11 01:09:28 +0000 | [diff] [blame] | 3816 | def MOVCCi : ARMPseudoInst<(outs GPR:$Rd), | 
|  | 3817 | (ins GPR:$false, so_imm:$imm, pred:$p), | 
| Owen Anderson | 651b230 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 3818 | 4, IIC_iCMOVi, | 
| Jim Grosbach | 6ae3fba | 2010-10-29 19:28:17 +0000 | [diff] [blame] | 3819 | [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm:$imm, imm:$cc, CCR:$ccr))*/]>, | 
| Jim Grosbach | d025498 | 2011-03-11 01:09:28 +0000 | [diff] [blame] | 3820 | RegConstraint<"$false = $Rd">; | 
| Evan Cheng | 0fc8084 | 2010-11-12 22:42:47 +0000 | [diff] [blame] | 3821 |  | 
| Evan Cheng | 2bcb8da | 2010-11-13 02:25:14 +0000 | [diff] [blame] | 3822 | // Two instruction predicate mov immediate. | 
| Evan Cheng | 7f8ab6e | 2010-11-17 20:13:28 +0000 | [diff] [blame] | 3823 | let isMoveImm = 1 in | 
| Jim Grosbach | f541bfd | 2011-03-11 18:00:42 +0000 | [diff] [blame] | 3824 | def MOVCCi32imm : ARMPseudoInst<(outs GPR:$Rd), | 
|  | 3825 | (ins GPR:$false, i32imm:$src, pred:$p), | 
| Owen Anderson | 651b230 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 3826 | 8, IIC_iCMOVix2, []>, RegConstraint<"$false = $Rd">; | 
| Evan Cheng | 2bcb8da | 2010-11-13 02:25:14 +0000 | [diff] [blame] | 3827 |  | 
| Evan Cheng | 7f8ab6e | 2010-11-17 20:13:28 +0000 | [diff] [blame] | 3828 | let isMoveImm = 1 in | 
| Jim Grosbach | fa56bca | 2011-03-11 19:55:55 +0000 | [diff] [blame] | 3829 | def MVNCCi : ARMPseudoInst<(outs GPR:$Rd), | 
|  | 3830 | (ins GPR:$false, so_imm:$imm, pred:$p), | 
| Owen Anderson | 651b230 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 3831 | 4, IIC_iCMOVi, | 
| Evan Cheng | 0fc8084 | 2010-11-12 22:42:47 +0000 | [diff] [blame] | 3832 | [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm_not:$imm, imm:$cc, CCR:$ccr))*/]>, | 
| Jim Grosbach | fa56bca | 2011-03-11 19:55:55 +0000 | [diff] [blame] | 3833 | RegConstraint<"$false = $Rd">; | 
| Owen Anderson | 2c5df61 | 2010-09-23 23:45:25 +0000 | [diff] [blame] | 3834 | } // neverHasSideEffects | 
| Rafael Espindola | 40f5dd2 | 2006-10-07 13:46:42 +0000 | [diff] [blame] | 3835 |  | 
| Jim Grosbach | 53e8854 | 2009-12-10 00:11:09 +0000 | [diff] [blame] | 3836 | //===----------------------------------------------------------------------===// | 
|  | 3837 | // Atomic operations intrinsics | 
|  | 3838 | // | 
|  | 3839 |  | 
| Jim Grosbach | eeaab22 | 2011-07-25 20:38:18 +0000 | [diff] [blame] | 3840 | def MemBarrierOptOperand : AsmOperandClass { | 
|  | 3841 | let Name = "MemBarrierOpt"; | 
|  | 3842 | let ParserMethod = "parseMemBarrierOptOperand"; | 
|  | 3843 | } | 
| Bob Wilson | 7ed5971 | 2010-10-30 00:54:37 +0000 | [diff] [blame] | 3844 | def memb_opt : Operand<i32> { | 
|  | 3845 | let PrintMethod = "printMemBOption"; | 
| Bruno Cardoso Lopes | 36dd43f | 2011-02-07 22:09:15 +0000 | [diff] [blame] | 3846 | let ParserMatchClass = MemBarrierOptOperand; | 
| Owen Anderson | e008931 | 2011-08-09 23:25:42 +0000 | [diff] [blame] | 3847 | let DecoderMethod = "DecodeMemBarrierOption"; | 
| Jim Grosbach | fed78cc | 2009-12-10 18:35:32 +0000 | [diff] [blame] | 3848 | } | 
| Jim Grosbach | 53e8854 | 2009-12-10 00:11:09 +0000 | [diff] [blame] | 3849 |  | 
| Bob Wilson | 7ed5971 | 2010-10-30 00:54:37 +0000 | [diff] [blame] | 3850 | // memory barriers protect the atomic sequences | 
|  | 3851 | let hasSideEffects = 1 in { | 
|  | 3852 | def DMB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary, | 
|  | 3853 | "dmb", "\t$opt", [(ARMMemBarrier (i32 imm:$opt))]>, | 
|  | 3854 | Requires<[IsARM, HasDB]> { | 
|  | 3855 | bits<4> opt; | 
|  | 3856 | let Inst{31-4} = 0xf57ff05; | 
|  | 3857 | let Inst{3-0} = opt; | 
| Jim Grosbach | fed78cc | 2009-12-10 18:35:32 +0000 | [diff] [blame] | 3858 | } | 
| Jim Grosbach | 53e8854 | 2009-12-10 00:11:09 +0000 | [diff] [blame] | 3859 | } | 
| Rafael Espindola | d15c892 | 2006-10-10 12:56:00 +0000 | [diff] [blame] | 3860 |  | 
| Bob Wilson | 7ed5971 | 2010-10-30 00:54:37 +0000 | [diff] [blame] | 3861 | def DSB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary, | 
| Jim Grosbach | 199b683 | 2011-07-13 23:33:10 +0000 | [diff] [blame] | 3862 | "dsb", "\t$opt", []>, | 
| Bob Wilson | 7ed5971 | 2010-10-30 00:54:37 +0000 | [diff] [blame] | 3863 | Requires<[IsARM, HasDB]> { | 
|  | 3864 | bits<4> opt; | 
|  | 3865 | let Inst{31-4} = 0xf57ff04; | 
|  | 3866 | let Inst{3-0} = opt; | 
| Johnny Chen | f3d79a5 | 2010-02-18 00:19:08 +0000 | [diff] [blame] | 3867 | } | 
|  | 3868 |  | 
| Jim Grosbach | 199b683 | 2011-07-13 23:33:10 +0000 | [diff] [blame] | 3869 | // ISB has only full system option | 
| Jim Grosbach | b218202 | 2011-07-14 18:00:31 +0000 | [diff] [blame] | 3870 | def ISB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary, | 
|  | 3871 | "isb", "\t$opt", []>, | 
| Bob Wilson | 7ed5971 | 2010-10-30 00:54:37 +0000 | [diff] [blame] | 3872 | Requires<[IsARM, HasDB]> { | 
| Jim Grosbach | b218202 | 2011-07-14 18:00:31 +0000 | [diff] [blame] | 3873 | bits<4> opt; | 
| Johnny Chen | 8e8f1c1 | 2010-08-12 20:46:17 +0000 | [diff] [blame] | 3874 | let Inst{31-4} = 0xf57ff06; | 
| Jim Grosbach | b218202 | 2011-07-14 18:00:31 +0000 | [diff] [blame] | 3875 | let Inst{3-0} = opt; | 
| Johnny Chen | f3d79a5 | 2010-02-18 00:19:08 +0000 | [diff] [blame] | 3876 | } | 
|  | 3877 |  | 
| Jim Grosbach | afdddae | 2009-12-11 18:52:41 +0000 | [diff] [blame] | 3878 | let usesCustomInserter = 1 in { | 
| Jim Grosbach | 8f9a3ac | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 3879 | let Uses = [CPSR] in { | 
|  | 3880 | def ATOMIC_LOAD_ADD_I8 : PseudoInst< | 
| Jim Grosbach | a74c7ccd | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 3881 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, | 
| Jim Grosbach | 8f9a3ac | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 3882 | [(set GPR:$dst, (atomic_load_add_8 GPR:$ptr, GPR:$incr))]>; | 
|  | 3883 | def ATOMIC_LOAD_SUB_I8 : PseudoInst< | 
| Jim Grosbach | a74c7ccd | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 3884 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, | 
| Jim Grosbach | 8f9a3ac | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 3885 | [(set GPR:$dst, (atomic_load_sub_8 GPR:$ptr, GPR:$incr))]>; | 
|  | 3886 | def ATOMIC_LOAD_AND_I8 : PseudoInst< | 
| Jim Grosbach | a74c7ccd | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 3887 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, | 
| Jim Grosbach | 8f9a3ac | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 3888 | [(set GPR:$dst, (atomic_load_and_8 GPR:$ptr, GPR:$incr))]>; | 
|  | 3889 | def ATOMIC_LOAD_OR_I8 : PseudoInst< | 
| Jim Grosbach | a74c7ccd | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 3890 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, | 
| Jim Grosbach | 8f9a3ac | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 3891 | [(set GPR:$dst, (atomic_load_or_8 GPR:$ptr, GPR:$incr))]>; | 
|  | 3892 | def ATOMIC_LOAD_XOR_I8 : PseudoInst< | 
| Jim Grosbach | a74c7ccd | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 3893 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, | 
| Jim Grosbach | 8f9a3ac | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 3894 | [(set GPR:$dst, (atomic_load_xor_8 GPR:$ptr, GPR:$incr))]>; | 
|  | 3895 | def ATOMIC_LOAD_NAND_I8 : PseudoInst< | 
| Jim Grosbach | a74c7ccd | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 3896 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, | 
| Jim Grosbach | 8f9a3ac | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 3897 | [(set GPR:$dst, (atomic_load_nand_8 GPR:$ptr, GPR:$incr))]>; | 
| Jim Grosbach | d4b733e | 2011-04-26 19:44:18 +0000 | [diff] [blame] | 3898 | def ATOMIC_LOAD_MIN_I8 : PseudoInst< | 
|  | 3899 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary, | 
|  | 3900 | [(set GPR:$dst, (atomic_load_min_8 GPR:$ptr, GPR:$val))]>; | 
|  | 3901 | def ATOMIC_LOAD_MAX_I8 : PseudoInst< | 
|  | 3902 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary, | 
|  | 3903 | [(set GPR:$dst, (atomic_load_max_8 GPR:$ptr, GPR:$val))]>; | 
|  | 3904 | def ATOMIC_LOAD_UMIN_I8 : PseudoInst< | 
|  | 3905 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary, | 
|  | 3906 | [(set GPR:$dst, (atomic_load_min_8 GPR:$ptr, GPR:$val))]>; | 
|  | 3907 | def ATOMIC_LOAD_UMAX_I8 : PseudoInst< | 
|  | 3908 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary, | 
|  | 3909 | [(set GPR:$dst, (atomic_load_max_8 GPR:$ptr, GPR:$val))]>; | 
| Jim Grosbach | 8f9a3ac | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 3910 | def ATOMIC_LOAD_ADD_I16 : PseudoInst< | 
| Jim Grosbach | a74c7ccd | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 3911 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, | 
| Jim Grosbach | 8f9a3ac | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 3912 | [(set GPR:$dst, (atomic_load_add_16 GPR:$ptr, GPR:$incr))]>; | 
|  | 3913 | def ATOMIC_LOAD_SUB_I16 : PseudoInst< | 
| Jim Grosbach | a74c7ccd | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 3914 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, | 
| Jim Grosbach | 8f9a3ac | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 3915 | [(set GPR:$dst, (atomic_load_sub_16 GPR:$ptr, GPR:$incr))]>; | 
|  | 3916 | def ATOMIC_LOAD_AND_I16 : PseudoInst< | 
| Jim Grosbach | a74c7ccd | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 3917 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, | 
| Jim Grosbach | 8f9a3ac | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 3918 | [(set GPR:$dst, (atomic_load_and_16 GPR:$ptr, GPR:$incr))]>; | 
|  | 3919 | def ATOMIC_LOAD_OR_I16 : PseudoInst< | 
| Jim Grosbach | a74c7ccd | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 3920 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, | 
| Jim Grosbach | 8f9a3ac | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 3921 | [(set GPR:$dst, (atomic_load_or_16 GPR:$ptr, GPR:$incr))]>; | 
|  | 3922 | def ATOMIC_LOAD_XOR_I16 : PseudoInst< | 
| Jim Grosbach | a74c7ccd | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 3923 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, | 
| Jim Grosbach | 8f9a3ac | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 3924 | [(set GPR:$dst, (atomic_load_xor_16 GPR:$ptr, GPR:$incr))]>; | 
|  | 3925 | def ATOMIC_LOAD_NAND_I16 : PseudoInst< | 
| Jim Grosbach | a74c7ccd | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 3926 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, | 
| Jim Grosbach | 8f9a3ac | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 3927 | [(set GPR:$dst, (atomic_load_nand_16 GPR:$ptr, GPR:$incr))]>; | 
| Jim Grosbach | d4b733e | 2011-04-26 19:44:18 +0000 | [diff] [blame] | 3928 | def ATOMIC_LOAD_MIN_I16 : PseudoInst< | 
|  | 3929 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary, | 
|  | 3930 | [(set GPR:$dst, (atomic_load_min_16 GPR:$ptr, GPR:$val))]>; | 
|  | 3931 | def ATOMIC_LOAD_MAX_I16 : PseudoInst< | 
|  | 3932 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary, | 
|  | 3933 | [(set GPR:$dst, (atomic_load_max_16 GPR:$ptr, GPR:$val))]>; | 
|  | 3934 | def ATOMIC_LOAD_UMIN_I16 : PseudoInst< | 
|  | 3935 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary, | 
|  | 3936 | [(set GPR:$dst, (atomic_load_min_16 GPR:$ptr, GPR:$val))]>; | 
|  | 3937 | def ATOMIC_LOAD_UMAX_I16 : PseudoInst< | 
|  | 3938 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary, | 
|  | 3939 | [(set GPR:$dst, (atomic_load_max_16 GPR:$ptr, GPR:$val))]>; | 
| Jim Grosbach | 8f9a3ac | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 3940 | def ATOMIC_LOAD_ADD_I32 : PseudoInst< | 
| Jim Grosbach | a74c7ccd | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 3941 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, | 
| Jim Grosbach | 8f9a3ac | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 3942 | [(set GPR:$dst, (atomic_load_add_32 GPR:$ptr, GPR:$incr))]>; | 
|  | 3943 | def ATOMIC_LOAD_SUB_I32 : PseudoInst< | 
| Jim Grosbach | a74c7ccd | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 3944 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, | 
| Jim Grosbach | 8f9a3ac | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 3945 | [(set GPR:$dst, (atomic_load_sub_32 GPR:$ptr, GPR:$incr))]>; | 
|  | 3946 | def ATOMIC_LOAD_AND_I32 : PseudoInst< | 
| Jim Grosbach | a74c7ccd | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 3947 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, | 
| Jim Grosbach | 8f9a3ac | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 3948 | [(set GPR:$dst, (atomic_load_and_32 GPR:$ptr, GPR:$incr))]>; | 
|  | 3949 | def ATOMIC_LOAD_OR_I32 : PseudoInst< | 
| Jim Grosbach | a74c7ccd | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 3950 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, | 
| Jim Grosbach | 8f9a3ac | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 3951 | [(set GPR:$dst, (atomic_load_or_32 GPR:$ptr, GPR:$incr))]>; | 
|  | 3952 | def ATOMIC_LOAD_XOR_I32 : PseudoInst< | 
| Jim Grosbach | a74c7ccd | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 3953 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, | 
| Jim Grosbach | 8f9a3ac | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 3954 | [(set GPR:$dst, (atomic_load_xor_32 GPR:$ptr, GPR:$incr))]>; | 
|  | 3955 | def ATOMIC_LOAD_NAND_I32 : PseudoInst< | 
| Jim Grosbach | a74c7ccd | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 3956 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, | 
| Jim Grosbach | 8f9a3ac | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 3957 | [(set GPR:$dst, (atomic_load_nand_32 GPR:$ptr, GPR:$incr))]>; | 
| Jim Grosbach | d4b733e | 2011-04-26 19:44:18 +0000 | [diff] [blame] | 3958 | def ATOMIC_LOAD_MIN_I32 : PseudoInst< | 
|  | 3959 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary, | 
|  | 3960 | [(set GPR:$dst, (atomic_load_min_32 GPR:$ptr, GPR:$val))]>; | 
|  | 3961 | def ATOMIC_LOAD_MAX_I32 : PseudoInst< | 
|  | 3962 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary, | 
|  | 3963 | [(set GPR:$dst, (atomic_load_max_32 GPR:$ptr, GPR:$val))]>; | 
|  | 3964 | def ATOMIC_LOAD_UMIN_I32 : PseudoInst< | 
|  | 3965 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary, | 
|  | 3966 | [(set GPR:$dst, (atomic_load_min_32 GPR:$ptr, GPR:$val))]>; | 
|  | 3967 | def ATOMIC_LOAD_UMAX_I32 : PseudoInst< | 
|  | 3968 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary, | 
|  | 3969 | [(set GPR:$dst, (atomic_load_max_32 GPR:$ptr, GPR:$val))]>; | 
| Jim Grosbach | 8f9a3ac | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 3970 |  | 
|  | 3971 | def ATOMIC_SWAP_I8 : PseudoInst< | 
| Jim Grosbach | a74c7ccd | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 3972 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary, | 
| Jim Grosbach | 8f9a3ac | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 3973 | [(set GPR:$dst, (atomic_swap_8 GPR:$ptr, GPR:$new))]>; | 
|  | 3974 | def ATOMIC_SWAP_I16 : PseudoInst< | 
| Jim Grosbach | a74c7ccd | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 3975 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary, | 
| Jim Grosbach | 8f9a3ac | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 3976 | [(set GPR:$dst, (atomic_swap_16 GPR:$ptr, GPR:$new))]>; | 
|  | 3977 | def ATOMIC_SWAP_I32 : PseudoInst< | 
| Jim Grosbach | a74c7ccd | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 3978 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary, | 
| Jim Grosbach | 8f9a3ac | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 3979 | [(set GPR:$dst, (atomic_swap_32 GPR:$ptr, GPR:$new))]>; | 
|  | 3980 |  | 
| Jim Grosbach | 8f9a3ac | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 3981 | def ATOMIC_CMP_SWAP_I8 : PseudoInst< | 
| Jim Grosbach | a74c7ccd | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 3982 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary, | 
| Jim Grosbach | 8f9a3ac | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 3983 | [(set GPR:$dst, (atomic_cmp_swap_8 GPR:$ptr, GPR:$old, GPR:$new))]>; | 
|  | 3984 | def ATOMIC_CMP_SWAP_I16 : PseudoInst< | 
| Jim Grosbach | a74c7ccd | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 3985 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary, | 
| Jim Grosbach | 8f9a3ac | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 3986 | [(set GPR:$dst, (atomic_cmp_swap_16 GPR:$ptr, GPR:$old, GPR:$new))]>; | 
|  | 3987 | def ATOMIC_CMP_SWAP_I32 : PseudoInst< | 
| Jim Grosbach | a74c7ccd | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 3988 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary, | 
| Jim Grosbach | 8f9a3ac | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 3989 | [(set GPR:$dst, (atomic_cmp_swap_32 GPR:$ptr, GPR:$old, GPR:$new))]>; | 
|  | 3990 | } | 
| Jim Grosbach | 5c4e99f | 2009-12-11 01:42:04 +0000 | [diff] [blame] | 3991 | } | 
|  | 3992 |  | 
|  | 3993 | let mayLoad = 1 in { | 
| Jim Grosbach | 9ec152b | 2011-08-02 18:07:32 +0000 | [diff] [blame] | 3994 | def LDREXB : AIldrex<0b10, (outs GPR:$Rt), (ins addr_offset_none:$addr), | 
|  | 3995 | NoItinerary, | 
| Bruno Cardoso Lopes | f170f8b | 2011-03-24 21:04:58 +0000 | [diff] [blame] | 3996 | "ldrexb", "\t$Rt, $addr", []>; | 
| Jim Grosbach | c8c6391 | 2011-08-02 18:16:36 +0000 | [diff] [blame] | 3997 | def LDREXH : AIldrex<0b11, (outs GPR:$Rt), (ins addr_offset_none:$addr), | 
|  | 3998 | NoItinerary, "ldrexh", "\t$Rt, $addr", []>; | 
| Jim Grosbach | d359571 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 3999 | def LDREX  : AIldrex<0b00, (outs GPR:$Rt), (ins addr_offset_none:$addr), | 
|  | 4000 | NoItinerary, "ldrex", "\t$Rt, $addr", []>; | 
| Bruno Cardoso Lopes | 325110f | 2011-05-28 04:07:29 +0000 | [diff] [blame] | 4001 | let hasExtraDefRegAllocReq = 1 in | 
| Jim Grosbach | 9ec152b | 2011-08-02 18:07:32 +0000 | [diff] [blame] | 4002 | def LDREXD: AIldrex<0b01, (outs GPR:$Rt, GPR:$Rt2),(ins addr_offset_none:$addr), | 
| Bruno Cardoso Lopes | 325110f | 2011-05-28 04:07:29 +0000 | [diff] [blame] | 4003 | NoItinerary, "ldrexd", "\t$Rt, $Rt2, $addr", []>; | 
| Jim Grosbach | 5c4e99f | 2009-12-11 01:42:04 +0000 | [diff] [blame] | 4004 | } | 
|  | 4005 |  | 
| Jim Grosbach | 4e57b52 | 2010-10-29 19:58:57 +0000 | [diff] [blame] | 4006 | let mayStore = 1, Constraints = "@earlyclobber $Rd" in { | 
| Jim Grosbach | 9ec152b | 2011-08-02 18:07:32 +0000 | [diff] [blame] | 4007 | def STREXB: AIstrex<0b10, (outs GPR:$Rd), (ins GPR:$Rt, addr_offset_none:$addr), | 
| Bruno Cardoso Lopes | f170f8b | 2011-03-24 21:04:58 +0000 | [diff] [blame] | 4008 | NoItinerary, "strexb", "\t$Rd, $Rt, $addr", []>; | 
| Jim Grosbach | 9ec152b | 2011-08-02 18:07:32 +0000 | [diff] [blame] | 4009 | def STREXH: AIstrex<0b11, (outs GPR:$Rd), (ins GPR:$Rt, addr_offset_none:$addr), | 
| Bruno Cardoso Lopes | f170f8b | 2011-03-24 21:04:58 +0000 | [diff] [blame] | 4010 | NoItinerary, "strexh", "\t$Rd, $Rt, $addr", []>; | 
| Jim Grosbach | 9ec152b | 2011-08-02 18:07:32 +0000 | [diff] [blame] | 4011 | def STREX : AIstrex<0b00, (outs GPR:$Rd), (ins GPR:$Rt, addr_offset_none:$addr), | 
| Bruno Cardoso Lopes | f170f8b | 2011-03-24 21:04:58 +0000 | [diff] [blame] | 4012 | NoItinerary, "strex", "\t$Rd, $Rt, $addr", []>; | 
| Bruno Cardoso Lopes | 325110f | 2011-05-28 04:07:29 +0000 | [diff] [blame] | 4013 | } | 
|  | 4014 |  | 
|  | 4015 | let hasExtraSrcRegAllocReq = 1, Constraints = "@earlyclobber $Rd" in | 
| Jim Grosbach | 4e57b52 | 2010-10-29 19:58:57 +0000 | [diff] [blame] | 4016 | def STREXD : AIstrex<0b01, (outs GPR:$Rd), | 
| Jim Grosbach | 9ec152b | 2011-08-02 18:07:32 +0000 | [diff] [blame] | 4017 | (ins GPR:$Rt, GPR:$Rt2, addr_offset_none:$addr), | 
| Bruno Cardoso Lopes | f170f8b | 2011-03-24 21:04:58 +0000 | [diff] [blame] | 4018 | NoItinerary, "strexd", "\t$Rd, $Rt, $Rt2, $addr", []>; | 
| Jim Grosbach | 5c4e99f | 2009-12-11 01:42:04 +0000 | [diff] [blame] | 4019 |  | 
| Johnny Chen | 1d793a5 | 2010-02-17 22:37:58 +0000 | [diff] [blame] | 4020 | // Clear-Exclusive is for disassembly only. | 
|  | 4021 | def CLREX : AXI<(outs), (ins), MiscFrm, NoItinerary, "clrex", | 
|  | 4022 | [/* For disassembly only; pattern left blank */]>, | 
|  | 4023 | Requires<[IsARM, HasV7]>  { | 
| Jim Grosbach | 3b7e05b | 2010-10-29 20:21:36 +0000 | [diff] [blame] | 4024 | let Inst{31-0} = 0b11110101011111111111000000011111; | 
| Johnny Chen | 1d793a5 | 2010-02-17 22:37:58 +0000 | [diff] [blame] | 4025 | } | 
|  | 4026 |  | 
| Jim Grosbach | 15e8d74 | 2011-07-26 17:15:11 +0000 | [diff] [blame] | 4027 | // SWP/SWPB are deprecated in V6/V7. | 
| Jim Grosbach | dbc1c54 | 2011-07-26 17:11:05 +0000 | [diff] [blame] | 4028 | let mayLoad = 1, mayStore = 1 in { | 
| Jim Grosbach | 9ec152b | 2011-08-02 18:07:32 +0000 | [diff] [blame] | 4029 | def SWP : AIswp<0, (outs GPR:$Rt), (ins GPR:$Rt2, addr_offset_none:$addr), | 
|  | 4030 | "swp", []>; | 
|  | 4031 | def SWPB: AIswp<1, (outs GPR:$Rt), (ins GPR:$Rt2, addr_offset_none:$addr), | 
|  | 4032 | "swpb", []>; | 
| Johnny Chen | bdf1b95 | 2010-02-12 20:48:24 +0000 | [diff] [blame] | 4033 | } | 
|  | 4034 |  | 
| Lauro Ramos Venancio | c39c12a | 2007-04-27 13:54:47 +0000 | [diff] [blame] | 4035 | //===----------------------------------------------------------------------===// | 
| Jim Grosbach | b75c0db | 2011-03-10 19:21:08 +0000 | [diff] [blame] | 4036 | // Coprocessor Instructions. | 
| Johnny Chen | 905a2d7 | 2010-02-12 01:44:23 +0000 | [diff] [blame] | 4037 | // | 
|  | 4038 |  | 
| Jim Grosbach | 31756c2 | 2011-07-13 22:01:08 +0000 | [diff] [blame] | 4039 | def CDP : ABI<0b1110, (outs), (ins p_imm:$cop, imm0_15:$opc1, | 
|  | 4040 | c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, imm0_7:$opc2), | 
| Bruno Cardoso Lopes | 33461ec | 2011-01-20 18:06:58 +0000 | [diff] [blame] | 4041 | NoItinerary, "cdp", "\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2", | 
| Bruno Cardoso Lopes | 86c6e70 | 2011-05-03 17:29:29 +0000 | [diff] [blame] | 4042 | [(int_arm_cdp imm:$cop, imm:$opc1, imm:$CRd, imm:$CRn, | 
|  | 4043 | imm:$CRm, imm:$opc2)]> { | 
| Bruno Cardoso Lopes | 33461ec | 2011-01-20 18:06:58 +0000 | [diff] [blame] | 4044 | bits<4> opc1; | 
|  | 4045 | bits<4> CRn; | 
|  | 4046 | bits<4> CRd; | 
|  | 4047 | bits<4> cop; | 
|  | 4048 | bits<3> opc2; | 
|  | 4049 | bits<4> CRm; | 
|  | 4050 |  | 
|  | 4051 | let Inst{3-0}   = CRm; | 
|  | 4052 | let Inst{4}     = 0; | 
|  | 4053 | let Inst{7-5}   = opc2; | 
|  | 4054 | let Inst{11-8}  = cop; | 
|  | 4055 | let Inst{15-12} = CRd; | 
|  | 4056 | let Inst{19-16} = CRn; | 
|  | 4057 | let Inst{23-20} = opc1; | 
| Johnny Chen | 905a2d7 | 2010-02-12 01:44:23 +0000 | [diff] [blame] | 4058 | } | 
|  | 4059 |  | 
| Jim Grosbach | 31756c2 | 2011-07-13 22:01:08 +0000 | [diff] [blame] | 4060 | def CDP2 : ABXI<0b1110, (outs), (ins p_imm:$cop, imm0_15:$opc1, | 
|  | 4061 | c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, imm0_7:$opc2), | 
| Bruno Cardoso Lopes | 33461ec | 2011-01-20 18:06:58 +0000 | [diff] [blame] | 4062 | NoItinerary, "cdp2\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2", | 
| Bruno Cardoso Lopes | 86c6e70 | 2011-05-03 17:29:29 +0000 | [diff] [blame] | 4063 | [(int_arm_cdp2 imm:$cop, imm:$opc1, imm:$CRd, imm:$CRn, | 
|  | 4064 | imm:$CRm, imm:$opc2)]> { | 
| Johnny Chen | 905a2d7 | 2010-02-12 01:44:23 +0000 | [diff] [blame] | 4065 | let Inst{31-28} = 0b1111; | 
| Bruno Cardoso Lopes | 33461ec | 2011-01-20 18:06:58 +0000 | [diff] [blame] | 4066 | bits<4> opc1; | 
|  | 4067 | bits<4> CRn; | 
|  | 4068 | bits<4> CRd; | 
|  | 4069 | bits<4> cop; | 
|  | 4070 | bits<3> opc2; | 
|  | 4071 | bits<4> CRm; | 
|  | 4072 |  | 
|  | 4073 | let Inst{3-0}   = CRm; | 
|  | 4074 | let Inst{4}     = 0; | 
|  | 4075 | let Inst{7-5}   = opc2; | 
|  | 4076 | let Inst{11-8}  = cop; | 
|  | 4077 | let Inst{15-12} = CRd; | 
|  | 4078 | let Inst{19-16} = CRn; | 
|  | 4079 | let Inst{23-20} = opc1; | 
| Johnny Chen | 905a2d7 | 2010-02-12 01:44:23 +0000 | [diff] [blame] | 4080 | } | 
|  | 4081 |  | 
| Bruno Cardoso Lopes | ab83050 | 2011-03-31 23:26:08 +0000 | [diff] [blame] | 4082 | class ACI<dag oops, dag iops, string opc, string asm, | 
|  | 4083 | IndexMode im = IndexModeNone> | 
| Owen Anderson | 651b230 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 4084 | : InoP<oops, iops, AddrModeNone, 4, im, BrFrm, NoItinerary, | 
| Jim Grosbach | d359571 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 4085 | opc, asm, "", []> { | 
| Johnny Chen | 46c39d4 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 4086 | let Inst{27-25} = 0b110; | 
|  | 4087 | } | 
|  | 4088 |  | 
| Johnny Chen | a6129b4 | 2011-04-04 23:39:08 +0000 | [diff] [blame] | 4089 | multiclass LdStCop<bits<4> op31_28, bit load, dag ops, string opc, string cond>{ | 
| Owen Anderson | e0152a7 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 4090 | let DecoderNamespace = "Common" in { | 
| Johnny Chen | 46c39d4 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 4091 | def _OFFSET : ACI<(outs), | 
| Johnny Chen | a6129b4 | 2011-04-04 23:39:08 +0000 | [diff] [blame] | 4092 | !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops), | 
|  | 4093 | !strconcat(opc, cond), "\tp$cop, cr$CRd, $addr"> { | 
| Johnny Chen | 46c39d4 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 4094 | let Inst{31-28} = op31_28; | 
|  | 4095 | let Inst{24} = 1; // P = 1 | 
|  | 4096 | let Inst{21} = 0; // W = 0 | 
|  | 4097 | let Inst{22} = 0; // D = 0 | 
|  | 4098 | let Inst{20} = load; | 
| Owen Anderson | e0152a7 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 4099 | let DecoderMethod = "DecodeCopMemInstruction"; | 
| Johnny Chen | 46c39d4 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 4100 | } | 
|  | 4101 |  | 
|  | 4102 | def _PRE : ACI<(outs), | 
| Johnny Chen | a6129b4 | 2011-04-04 23:39:08 +0000 | [diff] [blame] | 4103 | !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops), | 
|  | 4104 | !strconcat(opc, cond), "\tp$cop, cr$CRd, $addr!", IndexModePre> { | 
| Johnny Chen | 46c39d4 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 4105 | let Inst{31-28} = op31_28; | 
|  | 4106 | let Inst{24} = 1; // P = 1 | 
|  | 4107 | let Inst{21} = 1; // W = 1 | 
|  | 4108 | let Inst{22} = 0; // D = 0 | 
|  | 4109 | let Inst{20} = load; | 
| Owen Anderson | e0152a7 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 4110 | let DecoderMethod = "DecodeCopMemInstruction"; | 
| Johnny Chen | 46c39d4 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 4111 | } | 
|  | 4112 |  | 
|  | 4113 | def _POST : ACI<(outs), | 
| Johnny Chen | a6129b4 | 2011-04-04 23:39:08 +0000 | [diff] [blame] | 4114 | !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops), | 
|  | 4115 | !strconcat(opc, cond), "\tp$cop, cr$CRd, $addr", IndexModePost> { | 
| Johnny Chen | 46c39d4 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 4116 | let Inst{31-28} = op31_28; | 
|  | 4117 | let Inst{24} = 0; // P = 0 | 
|  | 4118 | let Inst{21} = 1; // W = 1 | 
|  | 4119 | let Inst{22} = 0; // D = 0 | 
|  | 4120 | let Inst{20} = load; | 
| Owen Anderson | e0152a7 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 4121 | let DecoderMethod = "DecodeCopMemInstruction"; | 
| Johnny Chen | 46c39d4 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 4122 | } | 
|  | 4123 |  | 
|  | 4124 | def _OPTION : ACI<(outs), | 
| Johnny Chen | a6129b4 | 2011-04-04 23:39:08 +0000 | [diff] [blame] | 4125 | !con((ins nohash_imm:$cop,nohash_imm:$CRd,GPR:$base, nohash_imm:$option), | 
|  | 4126 | ops), | 
|  | 4127 | !strconcat(opc, cond), "\tp$cop, cr$CRd, [$base], \\{$option\\}"> { | 
| Johnny Chen | 46c39d4 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 4128 | let Inst{31-28} = op31_28; | 
|  | 4129 | let Inst{24} = 0; // P = 0 | 
|  | 4130 | let Inst{23} = 1; // U = 1 | 
|  | 4131 | let Inst{21} = 0; // W = 0 | 
|  | 4132 | let Inst{22} = 0; // D = 0 | 
|  | 4133 | let Inst{20} = load; | 
| Owen Anderson | e0152a7 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 4134 | let DecoderMethod = "DecodeCopMemInstruction"; | 
| Johnny Chen | 46c39d4 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 4135 | } | 
|  | 4136 |  | 
|  | 4137 | def L_OFFSET : ACI<(outs), | 
| Johnny Chen | a6129b4 | 2011-04-04 23:39:08 +0000 | [diff] [blame] | 4138 | !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops), | 
|  | 4139 | !strconcat(!strconcat(opc, "l"), cond), "\tp$cop, cr$CRd, $addr"> { | 
| Johnny Chen | 46c39d4 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 4140 | let Inst{31-28} = op31_28; | 
|  | 4141 | let Inst{24} = 1; // P = 1 | 
|  | 4142 | let Inst{21} = 0; // W = 0 | 
|  | 4143 | let Inst{22} = 1; // D = 1 | 
|  | 4144 | let Inst{20} = load; | 
| Owen Anderson | e0152a7 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 4145 | let DecoderMethod = "DecodeCopMemInstruction"; | 
| Johnny Chen | 46c39d4 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 4146 | } | 
|  | 4147 |  | 
|  | 4148 | def L_PRE : ACI<(outs), | 
| Johnny Chen | a6129b4 | 2011-04-04 23:39:08 +0000 | [diff] [blame] | 4149 | !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops), | 
|  | 4150 | !strconcat(!strconcat(opc, "l"), cond), "\tp$cop, cr$CRd, $addr!", | 
|  | 4151 | IndexModePre> { | 
| Johnny Chen | 46c39d4 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 4152 | let Inst{31-28} = op31_28; | 
|  | 4153 | let Inst{24} = 1; // P = 1 | 
|  | 4154 | let Inst{21} = 1; // W = 1 | 
|  | 4155 | let Inst{22} = 1; // D = 1 | 
|  | 4156 | let Inst{20} = load; | 
| Owen Anderson | e0152a7 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 4157 | let DecoderMethod = "DecodeCopMemInstruction"; | 
| Johnny Chen | 46c39d4 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 4158 | } | 
|  | 4159 |  | 
|  | 4160 | def L_POST : ACI<(outs), | 
| Jim Grosbach | d359571 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 4161 | !con((ins nohash_imm:$cop, nohash_imm:$CRd, addr_offset_none:$addr, | 
| Owen Anderson | ce51903 | 2011-08-04 18:24:14 +0000 | [diff] [blame] | 4162 | postidx_imm8s4:$offset), ops), | 
| Jim Grosbach | d359571 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 4163 | !strconcat(!strconcat(opc, "l"), cond), "\tp$cop, cr$CRd, $addr, $offset", | 
| Johnny Chen | a6129b4 | 2011-04-04 23:39:08 +0000 | [diff] [blame] | 4164 | IndexModePost> { | 
| Johnny Chen | 46c39d4 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 4165 | let Inst{31-28} = op31_28; | 
|  | 4166 | let Inst{24} = 0; // P = 0 | 
|  | 4167 | let Inst{21} = 1; // W = 1 | 
|  | 4168 | let Inst{22} = 1; // D = 1 | 
|  | 4169 | let Inst{20} = load; | 
| Owen Anderson | e0152a7 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 4170 | let DecoderMethod = "DecodeCopMemInstruction"; | 
| Johnny Chen | 46c39d4 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 4171 | } | 
|  | 4172 |  | 
|  | 4173 | def L_OPTION : ACI<(outs), | 
| Johnny Chen | a6129b4 | 2011-04-04 23:39:08 +0000 | [diff] [blame] | 4174 | !con((ins nohash_imm:$cop, nohash_imm:$CRd,GPR:$base,nohash_imm:$option), | 
|  | 4175 | ops), | 
|  | 4176 | !strconcat(!strconcat(opc, "l"), cond), | 
|  | 4177 | "\tp$cop, cr$CRd, [$base], \\{$option\\}"> { | 
| Johnny Chen | 46c39d4 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 4178 | let Inst{31-28} = op31_28; | 
|  | 4179 | let Inst{24} = 0; // P = 0 | 
|  | 4180 | let Inst{23} = 1; // U = 1 | 
|  | 4181 | let Inst{21} = 0; // W = 0 | 
|  | 4182 | let Inst{22} = 1; // D = 1 | 
|  | 4183 | let Inst{20} = load; | 
| Owen Anderson | e0152a7 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 4184 | let DecoderMethod = "DecodeCopMemInstruction"; | 
|  | 4185 | } | 
| Johnny Chen | 46c39d4 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 4186 | } | 
|  | 4187 | } | 
|  | 4188 |  | 
| Johnny Chen | a6129b4 | 2011-04-04 23:39:08 +0000 | [diff] [blame] | 4189 | defm LDC  : LdStCop<{?,?,?,?}, 1, (ins pred:$p), "ldc",  "${p}">; | 
|  | 4190 | defm LDC2 : LdStCop<0b1111,    1, (ins),         "ldc2", "">; | 
|  | 4191 | defm STC  : LdStCop<{?,?,?,?}, 0, (ins pred:$p), "stc",  "${p}">; | 
|  | 4192 | defm STC2 : LdStCop<0b1111,    0, (ins),         "stc2", "">; | 
| Johnny Chen | 46c39d4 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 4193 |  | 
| Bruno Cardoso Lopes | 32f9b75 | 2011-01-20 13:17:59 +0000 | [diff] [blame] | 4194 | //===----------------------------------------------------------------------===// | 
|  | 4195 | // Move between coprocessor and ARM core register -- for disassembly only | 
|  | 4196 | // | 
|  | 4197 |  | 
| Bruno Cardoso Lopes | 86c6e70 | 2011-05-03 17:29:29 +0000 | [diff] [blame] | 4198 | class MovRCopro<string opc, bit direction, dag oops, dag iops, | 
|  | 4199 | list<dag> pattern> | 
| Bruno Cardoso Lopes | f922b209 | 2011-03-22 15:06:24 +0000 | [diff] [blame] | 4200 | : ABI<0b1110, oops, iops, NoItinerary, opc, | 
| Bruno Cardoso Lopes | 86c6e70 | 2011-05-03 17:29:29 +0000 | [diff] [blame] | 4201 | "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2", pattern> { | 
| Bruno Cardoso Lopes | 32f9b75 | 2011-01-20 13:17:59 +0000 | [diff] [blame] | 4202 | let Inst{20} = direction; | 
| Johnny Chen | 905a2d7 | 2010-02-12 01:44:23 +0000 | [diff] [blame] | 4203 | let Inst{4} = 1; | 
| Bruno Cardoso Lopes | 32f9b75 | 2011-01-20 13:17:59 +0000 | [diff] [blame] | 4204 |  | 
| Owen Anderson | c3c7f5d | 2011-01-13 21:46:02 +0000 | [diff] [blame] | 4205 | bits<4> Rt; | 
|  | 4206 | bits<4> cop; | 
|  | 4207 | bits<3> opc1; | 
|  | 4208 | bits<3> opc2; | 
|  | 4209 | bits<4> CRm; | 
|  | 4210 | bits<4> CRn; | 
| Bruno Cardoso Lopes | 32f9b75 | 2011-01-20 13:17:59 +0000 | [diff] [blame] | 4211 |  | 
| Owen Anderson | c3c7f5d | 2011-01-13 21:46:02 +0000 | [diff] [blame] | 4212 | let Inst{15-12} = Rt; | 
|  | 4213 | let Inst{11-8}  = cop; | 
|  | 4214 | let Inst{23-21} = opc1; | 
|  | 4215 | let Inst{7-5}   = opc2; | 
|  | 4216 | let Inst{3-0}   = CRm; | 
|  | 4217 | let Inst{19-16} = CRn; | 
| Johnny Chen | 905a2d7 | 2010-02-12 01:44:23 +0000 | [diff] [blame] | 4218 | } | 
|  | 4219 |  | 
| Bruno Cardoso Lopes | f922b209 | 2011-03-22 15:06:24 +0000 | [diff] [blame] | 4220 | def MCR : MovRCopro<"mcr", 0 /* from ARM core register to coprocessor */, | 
| Bruno Cardoso Lopes | 86c6e70 | 2011-05-03 17:29:29 +0000 | [diff] [blame] | 4221 | (outs), | 
| Jim Grosbach | d37d202 | 2011-07-14 21:19:17 +0000 | [diff] [blame] | 4222 | (ins p_imm:$cop, imm0_7:$opc1, GPR:$Rt, c_imm:$CRn, | 
|  | 4223 | c_imm:$CRm, imm0_7:$opc2), | 
| Bruno Cardoso Lopes | 86c6e70 | 2011-05-03 17:29:29 +0000 | [diff] [blame] | 4224 | [(int_arm_mcr imm:$cop, imm:$opc1, GPR:$Rt, imm:$CRn, | 
|  | 4225 | imm:$CRm, imm:$opc2)]>; | 
| Bruno Cardoso Lopes | f922b209 | 2011-03-22 15:06:24 +0000 | [diff] [blame] | 4226 | def MRC : MovRCopro<"mrc", 1 /* from coprocessor to ARM core register */, | 
| Bruno Cardoso Lopes | 86c6e70 | 2011-05-03 17:29:29 +0000 | [diff] [blame] | 4227 | (outs GPR:$Rt), | 
| Jim Grosbach | 7d1e5f1 | 2011-07-19 20:35:35 +0000 | [diff] [blame] | 4228 | (ins p_imm:$cop, imm0_7:$opc1, c_imm:$CRn, c_imm:$CRm, | 
|  | 4229 | imm0_7:$opc2), []>; | 
| Bruno Cardoso Lopes | 32f9b75 | 2011-01-20 13:17:59 +0000 | [diff] [blame] | 4230 |  | 
| Bruno Cardoso Lopes | 168c900 | 2011-05-03 17:29:22 +0000 | [diff] [blame] | 4231 | def : ARMPat<(int_arm_mrc imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2), | 
|  | 4232 | (MRC imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2)>; | 
|  | 4233 |  | 
| Bruno Cardoso Lopes | 86c6e70 | 2011-05-03 17:29:29 +0000 | [diff] [blame] | 4234 | class MovRCopro2<string opc, bit direction, dag oops, dag iops, | 
|  | 4235 | list<dag> pattern> | 
| Bruno Cardoso Lopes | f922b209 | 2011-03-22 15:06:24 +0000 | [diff] [blame] | 4236 | : ABXI<0b1110, oops, iops, NoItinerary, | 
| Bruno Cardoso Lopes | 86c6e70 | 2011-05-03 17:29:29 +0000 | [diff] [blame] | 4237 | !strconcat(opc, "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2"), pattern> { | 
| Johnny Chen | 905a2d7 | 2010-02-12 01:44:23 +0000 | [diff] [blame] | 4238 | let Inst{31-28} = 0b1111; | 
| Bruno Cardoso Lopes | 32f9b75 | 2011-01-20 13:17:59 +0000 | [diff] [blame] | 4239 | let Inst{20} = direction; | 
| Johnny Chen | 905a2d7 | 2010-02-12 01:44:23 +0000 | [diff] [blame] | 4240 | let Inst{4} = 1; | 
| Bruno Cardoso Lopes | 32f9b75 | 2011-01-20 13:17:59 +0000 | [diff] [blame] | 4241 |  | 
| Owen Anderson | c3c7f5d | 2011-01-13 21:46:02 +0000 | [diff] [blame] | 4242 | bits<4> Rt; | 
|  | 4243 | bits<4> cop; | 
|  | 4244 | bits<3> opc1; | 
|  | 4245 | bits<3> opc2; | 
|  | 4246 | bits<4> CRm; | 
|  | 4247 | bits<4> CRn; | 
| Bruno Cardoso Lopes | 32f9b75 | 2011-01-20 13:17:59 +0000 | [diff] [blame] | 4248 |  | 
| Owen Anderson | c3c7f5d | 2011-01-13 21:46:02 +0000 | [diff] [blame] | 4249 | let Inst{15-12} = Rt; | 
|  | 4250 | let Inst{11-8}  = cop; | 
|  | 4251 | let Inst{23-21} = opc1; | 
|  | 4252 | let Inst{7-5}   = opc2; | 
|  | 4253 | let Inst{3-0}   = CRm; | 
|  | 4254 | let Inst{19-16} = CRn; | 
| Johnny Chen | 905a2d7 | 2010-02-12 01:44:23 +0000 | [diff] [blame] | 4255 | } | 
|  | 4256 |  | 
| Bruno Cardoso Lopes | f922b209 | 2011-03-22 15:06:24 +0000 | [diff] [blame] | 4257 | def MCR2 : MovRCopro2<"mcr2", 0 /* from ARM core register to coprocessor */, | 
| Bruno Cardoso Lopes | 86c6e70 | 2011-05-03 17:29:29 +0000 | [diff] [blame] | 4258 | (outs), | 
| Jim Grosbach | d37d202 | 2011-07-14 21:19:17 +0000 | [diff] [blame] | 4259 | (ins p_imm:$cop, imm0_7:$opc1, GPR:$Rt, c_imm:$CRn, | 
|  | 4260 | c_imm:$CRm, imm0_7:$opc2), | 
| Bruno Cardoso Lopes | 86c6e70 | 2011-05-03 17:29:29 +0000 | [diff] [blame] | 4261 | [(int_arm_mcr2 imm:$cop, imm:$opc1, GPR:$Rt, imm:$CRn, | 
|  | 4262 | imm:$CRm, imm:$opc2)]>; | 
| Bruno Cardoso Lopes | f922b209 | 2011-03-22 15:06:24 +0000 | [diff] [blame] | 4263 | def MRC2 : MovRCopro2<"mrc2", 1 /* from coprocessor to ARM core register */, | 
| Bruno Cardoso Lopes | 86c6e70 | 2011-05-03 17:29:29 +0000 | [diff] [blame] | 4264 | (outs GPR:$Rt), | 
| Jim Grosbach | 7d1e5f1 | 2011-07-19 20:35:35 +0000 | [diff] [blame] | 4265 | (ins p_imm:$cop, imm0_7:$opc1, c_imm:$CRn, c_imm:$CRm, | 
|  | 4266 | imm0_7:$opc2), []>; | 
| Bruno Cardoso Lopes | 32f9b75 | 2011-01-20 13:17:59 +0000 | [diff] [blame] | 4267 |  | 
| Bruno Cardoso Lopes | 168c900 | 2011-05-03 17:29:22 +0000 | [diff] [blame] | 4268 | def : ARMV5TPat<(int_arm_mrc2 imm:$cop, imm:$opc1, imm:$CRn, | 
|  | 4269 | imm:$CRm, imm:$opc2), | 
|  | 4270 | (MRC2 imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2)>; | 
|  | 4271 |  | 
| Bruno Cardoso Lopes | 86c6e70 | 2011-05-03 17:29:29 +0000 | [diff] [blame] | 4272 | class MovRRCopro<string opc, bit direction, | 
|  | 4273 | list<dag> pattern = [/* For disassembly only */]> | 
| Jim Grosbach | 26e7449 | 2011-07-14 21:26:42 +0000 | [diff] [blame] | 4274 | : ABI<0b1100, (outs), (ins p_imm:$cop, imm0_15:$opc1, | 
| Bruno Cardoso Lopes | 32f9b75 | 2011-01-20 13:17:59 +0000 | [diff] [blame] | 4275 | GPR:$Rt, GPR:$Rt2, c_imm:$CRm), | 
| Bruno Cardoso Lopes | 86c6e70 | 2011-05-03 17:29:29 +0000 | [diff] [blame] | 4276 | NoItinerary, opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm", pattern> { | 
| Bruno Cardoso Lopes | 32f9b75 | 2011-01-20 13:17:59 +0000 | [diff] [blame] | 4277 | let Inst{23-21} = 0b010; | 
|  | 4278 | let Inst{20} = direction; | 
|  | 4279 |  | 
| Owen Anderson | c3c7f5d | 2011-01-13 21:46:02 +0000 | [diff] [blame] | 4280 | bits<4> Rt; | 
| Bruno Cardoso Lopes | 32f9b75 | 2011-01-20 13:17:59 +0000 | [diff] [blame] | 4281 | bits<4> Rt2; | 
| Owen Anderson | c3c7f5d | 2011-01-13 21:46:02 +0000 | [diff] [blame] | 4282 | bits<4> cop; | 
| Bruno Cardoso Lopes | 32f9b75 | 2011-01-20 13:17:59 +0000 | [diff] [blame] | 4283 | bits<4> opc1; | 
| Owen Anderson | c3c7f5d | 2011-01-13 21:46:02 +0000 | [diff] [blame] | 4284 | bits<4> CRm; | 
| Bruno Cardoso Lopes | 32f9b75 | 2011-01-20 13:17:59 +0000 | [diff] [blame] | 4285 |  | 
| Owen Anderson | c3c7f5d | 2011-01-13 21:46:02 +0000 | [diff] [blame] | 4286 | let Inst{15-12} = Rt; | 
| Bruno Cardoso Lopes | 32f9b75 | 2011-01-20 13:17:59 +0000 | [diff] [blame] | 4287 | let Inst{19-16} = Rt2; | 
| Owen Anderson | c3c7f5d | 2011-01-13 21:46:02 +0000 | [diff] [blame] | 4288 | let Inst{11-8}  = cop; | 
| Bruno Cardoso Lopes | 32f9b75 | 2011-01-20 13:17:59 +0000 | [diff] [blame] | 4289 | let Inst{7-4}   = opc1; | 
| Owen Anderson | c3c7f5d | 2011-01-13 21:46:02 +0000 | [diff] [blame] | 4290 | let Inst{3-0}   = CRm; | 
| Johnny Chen | 905a2d7 | 2010-02-12 01:44:23 +0000 | [diff] [blame] | 4291 | } | 
|  | 4292 |  | 
| Bruno Cardoso Lopes | 86c6e70 | 2011-05-03 17:29:29 +0000 | [diff] [blame] | 4293 | def MCRR : MovRRCopro<"mcrr", 0 /* from ARM core register to coprocessor */, | 
|  | 4294 | [(int_arm_mcrr imm:$cop, imm:$opc1, GPR:$Rt, GPR:$Rt2, | 
|  | 4295 | imm:$CRm)]>; | 
| Bruno Cardoso Lopes | 32f9b75 | 2011-01-20 13:17:59 +0000 | [diff] [blame] | 4296 | def MRRC : MovRRCopro<"mrrc", 1 /* from coprocessor to ARM core register */>; | 
|  | 4297 |  | 
| Bruno Cardoso Lopes | 86c6e70 | 2011-05-03 17:29:29 +0000 | [diff] [blame] | 4298 | class MovRRCopro2<string opc, bit direction, | 
|  | 4299 | list<dag> pattern = [/* For disassembly only */]> | 
| Jim Grosbach | 26e7449 | 2011-07-14 21:26:42 +0000 | [diff] [blame] | 4300 | : ABXI<0b1100, (outs), (ins p_imm:$cop, imm0_15:$opc1, | 
| Bruno Cardoso Lopes | 86c6e70 | 2011-05-03 17:29:29 +0000 | [diff] [blame] | 4301 | GPR:$Rt, GPR:$Rt2, c_imm:$CRm), NoItinerary, | 
|  | 4302 | !strconcat(opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm"), pattern> { | 
| Johnny Chen | 905a2d7 | 2010-02-12 01:44:23 +0000 | [diff] [blame] | 4303 | let Inst{31-28} = 0b1111; | 
| Bruno Cardoso Lopes | 32f9b75 | 2011-01-20 13:17:59 +0000 | [diff] [blame] | 4304 | let Inst{23-21} = 0b010; | 
|  | 4305 | let Inst{20} = direction; | 
| Johnny Chen | 905a2d7 | 2010-02-12 01:44:23 +0000 | [diff] [blame] | 4306 |  | 
| Owen Anderson | c3c7f5d | 2011-01-13 21:46:02 +0000 | [diff] [blame] | 4307 | bits<4> Rt; | 
|  | 4308 | bits<4> Rt2; | 
|  | 4309 | bits<4> cop; | 
| Bruno Cardoso Lopes | d6335ce | 2011-01-19 16:56:52 +0000 | [diff] [blame] | 4310 | bits<4> opc1; | 
| Owen Anderson | c3c7f5d | 2011-01-13 21:46:02 +0000 | [diff] [blame] | 4311 | bits<4> CRm; | 
| Bruno Cardoso Lopes | 32f9b75 | 2011-01-20 13:17:59 +0000 | [diff] [blame] | 4312 |  | 
| Owen Anderson | c3c7f5d | 2011-01-13 21:46:02 +0000 | [diff] [blame] | 4313 | let Inst{15-12} = Rt; | 
|  | 4314 | let Inst{19-16} = Rt2; | 
|  | 4315 | let Inst{11-8}  = cop; | 
| Bruno Cardoso Lopes | d6335ce | 2011-01-19 16:56:52 +0000 | [diff] [blame] | 4316 | let Inst{7-4}   = opc1; | 
| Owen Anderson | c3c7f5d | 2011-01-13 21:46:02 +0000 | [diff] [blame] | 4317 | let Inst{3-0}   = CRm; | 
| Johnny Chen | 905a2d7 | 2010-02-12 01:44:23 +0000 | [diff] [blame] | 4318 | } | 
|  | 4319 |  | 
| Bruno Cardoso Lopes | 86c6e70 | 2011-05-03 17:29:29 +0000 | [diff] [blame] | 4320 | def MCRR2 : MovRRCopro2<"mcrr2", 0 /* from ARM core register to coprocessor */, | 
|  | 4321 | [(int_arm_mcrr2 imm:$cop, imm:$opc1, GPR:$Rt, GPR:$Rt2, | 
|  | 4322 | imm:$CRm)]>; | 
| Bruno Cardoso Lopes | 32f9b75 | 2011-01-20 13:17:59 +0000 | [diff] [blame] | 4323 | def MRRC2 : MovRRCopro2<"mrrc2", 1 /* from coprocessor to ARM core register */>; | 
| Johnny Chen | 905a2d7 | 2010-02-12 01:44:23 +0000 | [diff] [blame] | 4324 |  | 
| Johnny Chen | cf20cbe | 2010-02-12 18:55:33 +0000 | [diff] [blame] | 4325 | //===----------------------------------------------------------------------===// | 
| Jim Grosbach | 97094d8f | 2011-07-19 21:59:29 +0000 | [diff] [blame] | 4326 | // Move between special register and ARM core register | 
| Johnny Chen | cf20cbe | 2010-02-12 18:55:33 +0000 | [diff] [blame] | 4327 | // | 
|  | 4328 |  | 
| Bruno Cardoso Lopes | 9cd4397 | 2011-02-18 19:45:59 +0000 | [diff] [blame] | 4329 | // Move to ARM core register from Special Register | 
| Jim Grosbach | 97094d8f | 2011-07-19 21:59:29 +0000 | [diff] [blame] | 4330 | def MRS : ABI<0b0001, (outs GPR:$Rd), (ins), NoItinerary, | 
|  | 4331 | "mrs", "\t$Rd, apsr", []> { | 
| Bruno Cardoso Lopes | cba727f | 2011-01-18 21:31:35 +0000 | [diff] [blame] | 4332 | bits<4> Rd; | 
|  | 4333 | let Inst{23-16} = 0b00001111; | 
|  | 4334 | let Inst{15-12} = Rd; | 
| Johnny Chen | cf20cbe | 2010-02-12 18:55:33 +0000 | [diff] [blame] | 4335 | let Inst{7-4} = 0b0000; | 
|  | 4336 | } | 
|  | 4337 |  | 
| Jim Grosbach | 97094d8f | 2011-07-19 21:59:29 +0000 | [diff] [blame] | 4338 | def : InstAlias<"mrs${p} $Rd, cpsr", (MRS GPR:$Rd, pred:$p)>, Requires<[IsARM]>; | 
|  | 4339 |  | 
|  | 4340 | def MRSsys : ABI<0b0001, (outs GPR:$Rd), (ins), NoItinerary, | 
|  | 4341 | "mrs", "\t$Rd, spsr", []> { | 
| Bruno Cardoso Lopes | cba727f | 2011-01-18 21:31:35 +0000 | [diff] [blame] | 4342 | bits<4> Rd; | 
|  | 4343 | let Inst{23-16} = 0b01001111; | 
|  | 4344 | let Inst{15-12} = Rd; | 
| Johnny Chen | cf20cbe | 2010-02-12 18:55:33 +0000 | [diff] [blame] | 4345 | let Inst{7-4} = 0b0000; | 
|  | 4346 | } | 
|  | 4347 |  | 
| Bruno Cardoso Lopes | 9cd4397 | 2011-02-18 19:45:59 +0000 | [diff] [blame] | 4348 | // Move from ARM core register to Special Register | 
|  | 4349 | // | 
|  | 4350 | // No need to have both system and application versions, the encodings are the | 
|  | 4351 | // same and the assembly parser has no way to distinguish between them. The mask | 
|  | 4352 | // operand contains the special register (R Bit) in bit 4 and bits 3-0 contains | 
|  | 4353 | // the mask with the fields to be accessed in the special register. | 
|  | 4354 | def MSR : ABI<0b0001, (outs), (ins msr_mask:$mask, GPR:$Rn), NoItinerary, | 
| Jim Grosbach | d25c2cd | 2011-07-19 22:45:10 +0000 | [diff] [blame] | 4355 | "msr", "\t$mask, $Rn", []> { | 
| Bruno Cardoso Lopes | 9cd4397 | 2011-02-18 19:45:59 +0000 | [diff] [blame] | 4356 | bits<5> mask; | 
|  | 4357 | bits<4> Rn; | 
|  | 4358 |  | 
|  | 4359 | let Inst{23} = 0; | 
|  | 4360 | let Inst{22} = mask{4}; // R bit | 
|  | 4361 | let Inst{21-20} = 0b10; | 
|  | 4362 | let Inst{19-16} = mask{3-0}; | 
|  | 4363 | let Inst{15-12} = 0b1111; | 
|  | 4364 | let Inst{11-4} = 0b00000000; | 
|  | 4365 | let Inst{3-0} = Rn; | 
| Johnny Chen | cf20cbe | 2010-02-12 18:55:33 +0000 | [diff] [blame] | 4366 | } | 
|  | 4367 |  | 
| Bruno Cardoso Lopes | 9cd4397 | 2011-02-18 19:45:59 +0000 | [diff] [blame] | 4368 | def MSRi : ABI<0b0011, (outs), (ins msr_mask:$mask,  so_imm:$a), NoItinerary, | 
| Jim Grosbach | d25c2cd | 2011-07-19 22:45:10 +0000 | [diff] [blame] | 4369 | "msr", "\t$mask, $a", []> { | 
| Bruno Cardoso Lopes | 9cd4397 | 2011-02-18 19:45:59 +0000 | [diff] [blame] | 4370 | bits<5> mask; | 
|  | 4371 | bits<12> a; | 
| Johnny Chen | 46c39d4 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 4372 |  | 
| Bruno Cardoso Lopes | 9cd4397 | 2011-02-18 19:45:59 +0000 | [diff] [blame] | 4373 | let Inst{23} = 0; | 
|  | 4374 | let Inst{22} = mask{4}; // R bit | 
|  | 4375 | let Inst{21-20} = 0b10; | 
|  | 4376 | let Inst{19-16} = mask{3-0}; | 
|  | 4377 | let Inst{15-12} = 0b1111; | 
|  | 4378 | let Inst{11-0} = a; | 
| Johnny Chen | cf20cbe | 2010-02-12 18:55:33 +0000 | [diff] [blame] | 4379 | } | 
| Jim Grosbach | b75c0db | 2011-03-10 19:21:08 +0000 | [diff] [blame] | 4380 |  | 
|  | 4381 | //===----------------------------------------------------------------------===// | 
|  | 4382 | // TLS Instructions | 
|  | 4383 | // | 
|  | 4384 |  | 
|  | 4385 | // __aeabi_read_tp preserves the registers r1-r3. | 
| Owen Anderson | 9c6456e | 2011-03-18 19:47:14 +0000 | [diff] [blame] | 4386 | // This is a pseudo inst so that we can get the encoding right, | 
| Jim Grosbach | b75c0db | 2011-03-10 19:21:08 +0000 | [diff] [blame] | 4387 | // complete with fixup for the aeabi_read_tp function. | 
|  | 4388 | let isCall = 1, | 
|  | 4389 | Defs = [R0, R12, LR, CPSR], Uses = [SP] in { | 
|  | 4390 | def TPsoft : PseudoInst<(outs), (ins), IIC_Br, | 
|  | 4391 | [(set R0, ARMthread_pointer)]>; | 
|  | 4392 | } | 
|  | 4393 |  | 
|  | 4394 | //===----------------------------------------------------------------------===// | 
|  | 4395 | // SJLJ Exception handling intrinsics | 
|  | 4396 | //   eh_sjlj_setjmp() is an instruction sequence to store the return | 
|  | 4397 | //   address and save #0 in R0 for the non-longjmp case. | 
|  | 4398 | //   Since by its nature we may be coming from some other function to get | 
|  | 4399 | //   here, and we're using the stack frame for the containing function to | 
|  | 4400 | //   save/restore registers, we can't keep anything live in regs across | 
|  | 4401 | //   the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon | 
| Chris Lattner | 0ab5e2c | 2011-04-15 05:18:47 +0000 | [diff] [blame] | 4402 | //   when we get here from a longjmp(). We force everything out of registers | 
| Jim Grosbach | b75c0db | 2011-03-10 19:21:08 +0000 | [diff] [blame] | 4403 | //   except for our own input by listing the relevant registers in Defs. By | 
|  | 4404 | //   doing so, we also cause the prologue/epilogue code to actively preserve | 
|  | 4405 | //   all of the callee-saved resgisters, which is exactly what we want. | 
|  | 4406 | //   A constant value is passed in $val, and we use the location as a scratch. | 
|  | 4407 | // | 
|  | 4408 | // These are pseudo-instructions and are lowered to individual MC-insts, so | 
|  | 4409 | // no encoding information is necessary. | 
|  | 4410 | let Defs = | 
| Andrew Trick | 410172b | 2011-06-07 00:08:49 +0000 | [diff] [blame] | 4411 | [ R0,  R1,  R2,  R3,  R4,  R5,  R6,  R7,  R8,  R9,  R10, R11, R12, LR, CPSR, | 
| Jakob Stoklund Olesen | f8be385 | 2011-05-03 22:31:24 +0000 | [diff] [blame] | 4412 | QQQQ0, QQQQ1, QQQQ2, QQQQ3 ], hasSideEffects = 1, isBarrier = 1 in { | 
| Jim Grosbach | b75c0db | 2011-03-10 19:21:08 +0000 | [diff] [blame] | 4413 | def Int_eh_sjlj_setjmp : PseudoInst<(outs), (ins GPR:$src, GPR:$val), | 
|  | 4414 | NoItinerary, | 
|  | 4415 | [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>, | 
|  | 4416 | Requires<[IsARM, HasVFP2]>; | 
|  | 4417 | } | 
|  | 4418 |  | 
|  | 4419 | let Defs = | 
| Andrew Trick | 410172b | 2011-06-07 00:08:49 +0000 | [diff] [blame] | 4420 | [ R0,  R1,  R2,  R3,  R4,  R5,  R6,  R7,  R8,  R9,  R10, R11, R12, LR, CPSR ], | 
| Jim Grosbach | b75c0db | 2011-03-10 19:21:08 +0000 | [diff] [blame] | 4421 | hasSideEffects = 1, isBarrier = 1 in { | 
|  | 4422 | def Int_eh_sjlj_setjmp_nofp : PseudoInst<(outs), (ins GPR:$src, GPR:$val), | 
|  | 4423 | NoItinerary, | 
|  | 4424 | [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>, | 
|  | 4425 | Requires<[IsARM, NoVFP]>; | 
|  | 4426 | } | 
|  | 4427 |  | 
|  | 4428 | // FIXME: Non-Darwin version(s) | 
|  | 4429 | let isBarrier = 1, hasSideEffects = 1, isTerminator = 1, | 
|  | 4430 | Defs = [ R7, LR, SP ] in { | 
|  | 4431 | def Int_eh_sjlj_longjmp : PseudoInst<(outs), (ins GPR:$src, GPR:$scratch), | 
|  | 4432 | NoItinerary, | 
|  | 4433 | [(ARMeh_sjlj_longjmp GPR:$src, GPR:$scratch)]>, | 
|  | 4434 | Requires<[IsARM, IsDarwin]>; | 
|  | 4435 | } | 
|  | 4436 |  | 
|  | 4437 | // eh.sjlj.dispatchsetup pseudo-instruction. | 
|  | 4438 | // This pseudo is used for ARM, Thumb1 and Thumb2. Any differences are | 
|  | 4439 | // handled when the pseudo is expanded (which happens before any passes | 
|  | 4440 | // that need the instruction size). | 
|  | 4441 | let isBarrier = 1, hasSideEffects = 1 in | 
|  | 4442 | def Int_eh_sjlj_dispatchsetup : | 
| Bill Wendling | 50117f8 | 2011-05-11 01:11:55 +0000 | [diff] [blame] | 4443 | PseudoInst<(outs), (ins GPR:$src), NoItinerary, | 
|  | 4444 | [(ARMeh_sjlj_dispatchsetup GPR:$src)]>, | 
| Jim Grosbach | b75c0db | 2011-03-10 19:21:08 +0000 | [diff] [blame] | 4445 | Requires<[IsDarwin]>; | 
|  | 4446 |  | 
|  | 4447 | //===----------------------------------------------------------------------===// | 
|  | 4448 | // Non-Instruction Patterns | 
|  | 4449 | // | 
|  | 4450 |  | 
| Jim Grosbach | 95dee40 | 2011-07-08 17:40:42 +0000 | [diff] [blame] | 4451 | // ARMv4 indirect branch using (MOVr PC, dst) | 
|  | 4452 | let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in | 
|  | 4453 | def MOVPCRX : ARMPseudoExpand<(outs), (ins GPR:$dst), | 
| Owen Anderson | 651b230 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 4454 | 4, IIC_Br, [(brind GPR:$dst)], | 
| Jim Grosbach | 95dee40 | 2011-07-08 17:40:42 +0000 | [diff] [blame] | 4455 | (MOVr PC, GPR:$dst, (ops 14, zero_reg), zero_reg)>, | 
|  | 4456 | Requires<[IsARM, NoV4T]>; | 
|  | 4457 |  | 
| Jim Grosbach | b75c0db | 2011-03-10 19:21:08 +0000 | [diff] [blame] | 4458 | // Large immediate handling. | 
|  | 4459 |  | 
|  | 4460 | // 32-bit immediate using two piece so_imms or movw + movt. | 
|  | 4461 | // This is a single pseudo instruction, the benefit is that it can be remat'd | 
|  | 4462 | // as a single unit instead of having to handle reg inputs. | 
|  | 4463 | // FIXME: Remove this when we can do generalized remat. | 
|  | 4464 | let isReMaterializable = 1, isMoveImm = 1 in | 
|  | 4465 | def MOVi32imm : PseudoInst<(outs GPR:$dst), (ins i32imm:$src), IIC_iMOVix2, | 
|  | 4466 | [(set GPR:$dst, (arm_i32imm:$src))]>, | 
|  | 4467 | Requires<[IsARM]>; | 
|  | 4468 |  | 
|  | 4469 | // Pseudo instruction that combines movw + movt + add pc (if PIC). | 
|  | 4470 | // It also makes it possible to rematerialize the instructions. | 
|  | 4471 | // FIXME: Remove this when we can do generalized remat and when machine licm | 
|  | 4472 | // can properly the instructions. | 
|  | 4473 | let isReMaterializable = 1 in { | 
|  | 4474 | def MOV_ga_pcrel : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr), | 
|  | 4475 | IIC_iMOVix2addpc, | 
|  | 4476 | [(set GPR:$dst, (ARMWrapperPIC tglobaladdr:$addr))]>, | 
|  | 4477 | Requires<[IsARM, UseMovt]>; | 
|  | 4478 |  | 
|  | 4479 | def MOV_ga_dyn : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr), | 
|  | 4480 | IIC_iMOVix2, | 
|  | 4481 | [(set GPR:$dst, (ARMWrapperDYN tglobaladdr:$addr))]>, | 
|  | 4482 | Requires<[IsARM, UseMovt]>; | 
|  | 4483 |  | 
|  | 4484 | let AddedComplexity = 10 in | 
|  | 4485 | def MOV_ga_pcrel_ldr : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr), | 
|  | 4486 | IIC_iMOVix2ld, | 
|  | 4487 | [(set GPR:$dst, (load (ARMWrapperPIC tglobaladdr:$addr)))]>, | 
|  | 4488 | Requires<[IsARM, UseMovt]>; | 
|  | 4489 | } // isReMaterializable | 
|  | 4490 |  | 
|  | 4491 | // ConstantPool, GlobalAddress, and JumpTable | 
|  | 4492 | def : ARMPat<(ARMWrapper  tglobaladdr :$dst), (LEApcrel tglobaladdr :$dst)>, | 
|  | 4493 | Requires<[IsARM, DontUseMovt]>; | 
|  | 4494 | def : ARMPat<(ARMWrapper  tconstpool  :$dst), (LEApcrel tconstpool  :$dst)>; | 
|  | 4495 | def : ARMPat<(ARMWrapper  tglobaladdr :$dst), (MOVi32imm tglobaladdr :$dst)>, | 
|  | 4496 | Requires<[IsARM, UseMovt]>; | 
|  | 4497 | def : ARMPat<(ARMWrapperJT tjumptable:$dst, imm:$id), | 
|  | 4498 | (LEApcrelJT tjumptable:$dst, imm:$id)>; | 
|  | 4499 |  | 
|  | 4500 | // TODO: add,sub,and, 3-instr forms? | 
|  | 4501 |  | 
|  | 4502 | // Tail calls | 
|  | 4503 | def : ARMPat<(ARMtcret tcGPR:$dst), | 
|  | 4504 | (TCRETURNri tcGPR:$dst)>, Requires<[IsDarwin]>; | 
|  | 4505 |  | 
|  | 4506 | def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)), | 
|  | 4507 | (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>; | 
|  | 4508 |  | 
|  | 4509 | def : ARMPat<(ARMtcret (i32 texternalsym:$dst)), | 
|  | 4510 | (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>; | 
|  | 4511 |  | 
|  | 4512 | def : ARMPat<(ARMtcret tcGPR:$dst), | 
|  | 4513 | (TCRETURNriND tcGPR:$dst)>, Requires<[IsNotDarwin]>; | 
|  | 4514 |  | 
|  | 4515 | def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)), | 
|  | 4516 | (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>; | 
|  | 4517 |  | 
|  | 4518 | def : ARMPat<(ARMtcret (i32 texternalsym:$dst)), | 
|  | 4519 | (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>; | 
|  | 4520 |  | 
|  | 4521 | // Direct calls | 
|  | 4522 | def : ARMPat<(ARMcall texternalsym:$func), (BL texternalsym:$func)>, | 
|  | 4523 | Requires<[IsARM, IsNotDarwin]>; | 
|  | 4524 | def : ARMPat<(ARMcall texternalsym:$func), (BLr9 texternalsym:$func)>, | 
|  | 4525 | Requires<[IsARM, IsDarwin]>; | 
|  | 4526 |  | 
|  | 4527 | // zextload i1 -> zextload i8 | 
|  | 4528 | def : ARMPat<(zextloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>; | 
|  | 4529 | def : ARMPat<(zextloadi1 ldst_so_reg:$addr),    (LDRBrs ldst_so_reg:$addr)>; | 
|  | 4530 |  | 
|  | 4531 | // extload -> zextload | 
|  | 4532 | def : ARMPat<(extloadi1 addrmode_imm12:$addr),  (LDRBi12 addrmode_imm12:$addr)>; | 
|  | 4533 | def : ARMPat<(extloadi1 ldst_so_reg:$addr),     (LDRBrs ldst_so_reg:$addr)>; | 
|  | 4534 | def : ARMPat<(extloadi8 addrmode_imm12:$addr),  (LDRBi12 addrmode_imm12:$addr)>; | 
|  | 4535 | def : ARMPat<(extloadi8 ldst_so_reg:$addr),     (LDRBrs ldst_so_reg:$addr)>; | 
|  | 4536 |  | 
|  | 4537 | def : ARMPat<(extloadi16 addrmode3:$addr),  (LDRH addrmode3:$addr)>; | 
|  | 4538 |  | 
|  | 4539 | def : ARMPat<(extloadi8  addrmodepc:$addr), (PICLDRB addrmodepc:$addr)>; | 
|  | 4540 | def : ARMPat<(extloadi16 addrmodepc:$addr), (PICLDRH addrmodepc:$addr)>; | 
|  | 4541 |  | 
|  | 4542 | // smul* and smla* | 
|  | 4543 | def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)), | 
|  | 4544 | (sra (shl GPR:$b, (i32 16)), (i32 16))), | 
|  | 4545 | (SMULBB GPR:$a, GPR:$b)>; | 
|  | 4546 | def : ARMV5TEPat<(mul sext_16_node:$a, sext_16_node:$b), | 
|  | 4547 | (SMULBB GPR:$a, GPR:$b)>; | 
|  | 4548 | def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)), | 
|  | 4549 | (sra GPR:$b, (i32 16))), | 
|  | 4550 | (SMULBT GPR:$a, GPR:$b)>; | 
|  | 4551 | def : ARMV5TEPat<(mul sext_16_node:$a, (sra GPR:$b, (i32 16))), | 
|  | 4552 | (SMULBT GPR:$a, GPR:$b)>; | 
|  | 4553 | def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)), | 
|  | 4554 | (sra (shl GPR:$b, (i32 16)), (i32 16))), | 
|  | 4555 | (SMULTB GPR:$a, GPR:$b)>; | 
|  | 4556 | def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)), sext_16_node:$b), | 
|  | 4557 | (SMULTB GPR:$a, GPR:$b)>; | 
|  | 4558 | def : ARMV5TEPat<(sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))), | 
|  | 4559 | (i32 16)), | 
|  | 4560 | (SMULWB GPR:$a, GPR:$b)>; | 
|  | 4561 | def : ARMV5TEPat<(sra (mul GPR:$a, sext_16_node:$b), (i32 16)), | 
|  | 4562 | (SMULWB GPR:$a, GPR:$b)>; | 
|  | 4563 |  | 
|  | 4564 | def : ARMV5TEPat<(add GPR:$acc, | 
|  | 4565 | (mul (sra (shl GPR:$a, (i32 16)), (i32 16)), | 
|  | 4566 | (sra (shl GPR:$b, (i32 16)), (i32 16)))), | 
|  | 4567 | (SMLABB GPR:$a, GPR:$b, GPR:$acc)>; | 
|  | 4568 | def : ARMV5TEPat<(add GPR:$acc, | 
|  | 4569 | (mul sext_16_node:$a, sext_16_node:$b)), | 
|  | 4570 | (SMLABB GPR:$a, GPR:$b, GPR:$acc)>; | 
|  | 4571 | def : ARMV5TEPat<(add GPR:$acc, | 
|  | 4572 | (mul (sra (shl GPR:$a, (i32 16)), (i32 16)), | 
|  | 4573 | (sra GPR:$b, (i32 16)))), | 
|  | 4574 | (SMLABT GPR:$a, GPR:$b, GPR:$acc)>; | 
|  | 4575 | def : ARMV5TEPat<(add GPR:$acc, | 
|  | 4576 | (mul sext_16_node:$a, (sra GPR:$b, (i32 16)))), | 
|  | 4577 | (SMLABT GPR:$a, GPR:$b, GPR:$acc)>; | 
|  | 4578 | def : ARMV5TEPat<(add GPR:$acc, | 
|  | 4579 | (mul (sra GPR:$a, (i32 16)), | 
|  | 4580 | (sra (shl GPR:$b, (i32 16)), (i32 16)))), | 
|  | 4581 | (SMLATB GPR:$a, GPR:$b, GPR:$acc)>; | 
|  | 4582 | def : ARMV5TEPat<(add GPR:$acc, | 
|  | 4583 | (mul (sra GPR:$a, (i32 16)), sext_16_node:$b)), | 
|  | 4584 | (SMLATB GPR:$a, GPR:$b, GPR:$acc)>; | 
|  | 4585 | def : ARMV5TEPat<(add GPR:$acc, | 
|  | 4586 | (sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))), | 
|  | 4587 | (i32 16))), | 
|  | 4588 | (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>; | 
|  | 4589 | def : ARMV5TEPat<(add GPR:$acc, | 
|  | 4590 | (sra (mul GPR:$a, sext_16_node:$b), (i32 16))), | 
|  | 4591 | (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>; | 
|  | 4592 |  | 
| Jim Grosbach | e5ccac8 | 2011-03-10 19:27:17 +0000 | [diff] [blame] | 4593 |  | 
|  | 4594 | // Pre-v7 uses MCR for synchronization barriers. | 
|  | 4595 | def : ARMPat<(ARMMemBarrierMCR GPR:$zero), (MCR 15, 0, GPR:$zero, 7, 10, 5)>, | 
|  | 4596 | Requires<[IsARM, HasV6]>; | 
|  | 4597 |  | 
| Jim Grosbach | 8b31ef5 | 2011-07-27 16:47:19 +0000 | [diff] [blame] | 4598 | // SXT/UXT with no rotate | 
| Jim Grosbach | 38b5503 | 2011-07-27 17:48:13 +0000 | [diff] [blame] | 4599 | let AddedComplexity = 16 in { | 
| Jim Grosbach | 8b31ef5 | 2011-07-27 16:47:19 +0000 | [diff] [blame] | 4600 | def : ARMV6Pat<(and GPR:$Src, 0x000000FF), (UXTB GPR:$Src, 0)>; | 
|  | 4601 | def : ARMV6Pat<(and GPR:$Src, 0x0000FFFF), (UXTH GPR:$Src, 0)>; | 
| Jim Grosbach | 8b31ef5 | 2011-07-27 16:47:19 +0000 | [diff] [blame] | 4602 | def : ARMV6Pat<(and GPR:$Src, 0x00FF00FF), (UXTB16 GPR:$Src, 0)>; | 
| Jim Grosbach | 38b5503 | 2011-07-27 17:48:13 +0000 | [diff] [blame] | 4603 | def : ARMV6Pat<(add GPR:$Rn, (and GPR:$Rm, 0x00FF)), | 
|  | 4604 | (UXTAB GPR:$Rn, GPR:$Rm, 0)>; | 
|  | 4605 | def : ARMV6Pat<(add GPR:$Rn, (and GPR:$Rm, 0xFFFF)), | 
|  | 4606 | (UXTAH GPR:$Rn, GPR:$Rm, 0)>; | 
|  | 4607 | } | 
| Jim Grosbach | 8b31ef5 | 2011-07-27 16:47:19 +0000 | [diff] [blame] | 4608 |  | 
|  | 4609 | def : ARMV6Pat<(sext_inreg GPR:$Src, i8),  (SXTB GPR:$Src, 0)>; | 
|  | 4610 | def : ARMV6Pat<(sext_inreg GPR:$Src, i16), (SXTH GPR:$Src, 0)>; | 
| Jim Grosbach | e5ccac8 | 2011-03-10 19:27:17 +0000 | [diff] [blame] | 4611 |  | 
| Owen Anderson | 8059f0c | 2011-08-10 00:03:03 +0000 | [diff] [blame] | 4612 | def : ARMV6Pat<(add GPR:$Rn, (sext_inreg GPRnopc:$Rm, i8)), | 
|  | 4613 | (SXTAB GPR:$Rn, GPRnopc:$Rm, 0)>; | 
|  | 4614 | def : ARMV6Pat<(add GPR:$Rn, (sext_inreg GPRnopc:$Rm, i16)), | 
|  | 4615 | (SXTAH GPR:$Rn, GPRnopc:$Rm, 0)>; | 
| Jim Grosbach | 38b5503 | 2011-07-27 17:48:13 +0000 | [diff] [blame] | 4616 |  | 
| Jim Grosbach | b75c0db | 2011-03-10 19:21:08 +0000 | [diff] [blame] | 4617 | //===----------------------------------------------------------------------===// | 
|  | 4618 | // Thumb Support | 
|  | 4619 | // | 
|  | 4620 |  | 
|  | 4621 | include "ARMInstrThumb.td" | 
|  | 4622 |  | 
|  | 4623 | //===----------------------------------------------------------------------===// | 
|  | 4624 | // Thumb2 Support | 
|  | 4625 | // | 
|  | 4626 |  | 
|  | 4627 | include "ARMInstrThumb2.td" | 
|  | 4628 |  | 
|  | 4629 | //===----------------------------------------------------------------------===// | 
|  | 4630 | // Floating Point Support | 
|  | 4631 | // | 
|  | 4632 |  | 
|  | 4633 | include "ARMInstrVFP.td" | 
|  | 4634 |  | 
|  | 4635 | //===----------------------------------------------------------------------===// | 
|  | 4636 | // Advanced SIMD (NEON) Support | 
|  | 4637 | // | 
|  | 4638 |  | 
|  | 4639 | include "ARMInstrNEON.td" | 
|  | 4640 |  | 
| Jim Grosbach | fa18793 | 2011-07-14 19:47:47 +0000 | [diff] [blame] | 4641 | //===----------------------------------------------------------------------===// | 
|  | 4642 | // Assembler aliases | 
|  | 4643 | // | 
|  | 4644 |  | 
|  | 4645 | // Memory barriers | 
|  | 4646 | def : InstAlias<"dmb", (DMB 0xf)>, Requires<[IsARM, HasDB]>; | 
|  | 4647 | def : InstAlias<"dsb", (DSB 0xf)>, Requires<[IsARM, HasDB]>; | 
|  | 4648 | def : InstAlias<"isb", (ISB 0xf)>, Requires<[IsARM, HasDB]>; | 
|  | 4649 |  | 
|  | 4650 | // System instructions | 
|  | 4651 | def : MnemonicAlias<"swi", "svc">; | 
|  | 4652 |  | 
|  | 4653 | // Load / Store Multiple | 
|  | 4654 | def : MnemonicAlias<"ldmfd", "ldm">; | 
|  | 4655 | def : MnemonicAlias<"ldmia", "ldm">; | 
|  | 4656 | def : MnemonicAlias<"stmfd", "stmdb">; | 
|  | 4657 | def : MnemonicAlias<"stmia", "stm">; | 
|  | 4658 | def : MnemonicAlias<"stmea", "stm">; | 
|  | 4659 |  | 
| Jim Grosbach | 27c1e25 | 2011-07-21 17:23:04 +0000 | [diff] [blame] | 4660 | // PKHBT/PKHTB with default shift amount. PKHTB is equivalent to PKHBT when the | 
|  | 4661 | // shift amount is zero (i.e., unspecified). | 
|  | 4662 | def : InstAlias<"pkhbt${p} $Rd, $Rn, $Rm", | 
|  | 4663 | (PKHBT GPR:$Rd, GPR:$Rn, GPR:$Rm, 0, pred:$p)>; | 
|  | 4664 | def : InstAlias<"pkhtb${p} $Rd, $Rn, $Rm", | 
|  | 4665 | (PKHBT GPR:$Rd, GPR:$Rn, GPR:$Rm, 0, pred:$p)>; | 
| Jim Grosbach | 0a8d892 | 2011-07-21 19:57:11 +0000 | [diff] [blame] | 4666 |  | 
|  | 4667 | // PUSH/POP aliases for STM/LDM | 
|  | 4668 | def : InstAlias<"push${p} $regs", | 
|  | 4669 | (STMDB_UPD SP, pred:$p, reglist:$regs)>; | 
|  | 4670 | def : InstAlias<"pop${p} $regs", | 
|  | 4671 | (LDMIA_UPD SP, pred:$p, reglist:$regs)>; | 
| Jim Grosbach | 17806e6 | 2011-07-21 22:37:43 +0000 | [diff] [blame] | 4672 |  | 
|  | 4673 | // RSB two-operand forms (optional explicit destination operand) | 
|  | 4674 | def : InstAlias<"rsb${s}${p} $Rdn, $imm", | 
|  | 4675 | (RSBri GPR:$Rdn, GPR:$Rdn, so_imm:$imm, pred:$p, cc_out:$s)>, | 
|  | 4676 | Requires<[IsARM]>; | 
|  | 4677 | def : InstAlias<"rsb${s}${p} $Rdn, $Rm", | 
|  | 4678 | (RSBrr GPR:$Rdn, GPR:$Rdn, GPR:$Rm, pred:$p, cc_out:$s)>, | 
|  | 4679 | Requires<[IsARM]>; | 
|  | 4680 | def : InstAlias<"rsb${s}${p} $Rdn, $shift", | 
|  | 4681 | (RSBrsi GPR:$Rdn, GPR:$Rdn, so_reg_imm:$shift, pred:$p, | 
|  | 4682 | cc_out:$s)>, Requires<[IsARM]>; | 
|  | 4683 | def : InstAlias<"rsb${s}${p} $Rdn, $shift", | 
|  | 4684 | (RSBrsr GPR:$Rdn, GPR:$Rdn, so_reg_reg:$shift, pred:$p, | 
|  | 4685 | cc_out:$s)>, Requires<[IsARM]>; | 
| Jim Grosbach | 2a0320c | 2011-07-21 22:56:30 +0000 | [diff] [blame] | 4686 | // RSC two-operand forms (optional explicit destination operand) | 
|  | 4687 | def : InstAlias<"rsc${s}${p} $Rdn, $imm", | 
|  | 4688 | (RSCri GPR:$Rdn, GPR:$Rdn, so_imm:$imm, pred:$p, cc_out:$s)>, | 
|  | 4689 | Requires<[IsARM]>; | 
|  | 4690 | def : InstAlias<"rsc${s}${p} $Rdn, $Rm", | 
|  | 4691 | (RSCrr GPR:$Rdn, GPR:$Rdn, GPR:$Rm, pred:$p, cc_out:$s)>, | 
|  | 4692 | Requires<[IsARM]>; | 
|  | 4693 | def : InstAlias<"rsc${s}${p} $Rdn, $shift", | 
|  | 4694 | (RSCrsi GPR:$Rdn, GPR:$Rdn, so_reg_imm:$shift, pred:$p, | 
|  | 4695 | cc_out:$s)>, Requires<[IsARM]>; | 
|  | 4696 | def : InstAlias<"rsc${s}${p} $Rdn, $shift", | 
|  | 4697 | (RSCrsr GPR:$Rdn, GPR:$Rdn, so_reg_reg:$shift, pred:$p, | 
|  | 4698 | cc_out:$s)>, Requires<[IsARM]>; | 
| Jim Grosbach | 3a9cbee | 2011-07-25 22:20:28 +0000 | [diff] [blame] | 4699 |  | 
| Jim Grosbach | 57e2d3c | 2011-07-27 22:34:17 +0000 | [diff] [blame] | 4700 | // SSAT/USAT optional shift operand. | 
| Jim Grosbach | 3a9cbee | 2011-07-25 22:20:28 +0000 | [diff] [blame] | 4701 | def : InstAlias<"ssat${p} $Rd, $sat_imm, $Rn", | 
| Owen Anderson | 8059f0c | 2011-08-10 00:03:03 +0000 | [diff] [blame] | 4702 | (SSAT GPRnopc:$Rd, imm1_32:$sat_imm, GPRnopc:$Rn, 0, pred:$p)>; | 
| Jim Grosbach | 57e2d3c | 2011-07-27 22:34:17 +0000 | [diff] [blame] | 4703 | def : InstAlias<"usat${p} $Rd, $sat_imm, $Rn", | 
| Owen Anderson | 8059f0c | 2011-08-10 00:03:03 +0000 | [diff] [blame] | 4704 | (USAT GPRnopc:$Rd, imm0_31:$sat_imm, GPRnopc:$Rn, 0, pred:$p)>; | 
| Jim Grosbach | 66ee037 | 2011-07-27 18:19:32 +0000 | [diff] [blame] | 4705 |  | 
|  | 4706 |  | 
|  | 4707 | // Extend instruction optional rotate operand. | 
|  | 4708 | def : InstAlias<"sxtab${p} $Rd, $Rn, $Rm", | 
| Owen Anderson | 8059f0c | 2011-08-10 00:03:03 +0000 | [diff] [blame] | 4709 | (SXTAB GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>; | 
| Jim Grosbach | 66ee037 | 2011-07-27 18:19:32 +0000 | [diff] [blame] | 4710 | def : InstAlias<"sxtah${p} $Rd, $Rn, $Rm", | 
| Owen Anderson | 8059f0c | 2011-08-10 00:03:03 +0000 | [diff] [blame] | 4711 | (SXTAH GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>; | 
| Jim Grosbach | 66ee037 | 2011-07-27 18:19:32 +0000 | [diff] [blame] | 4712 | def : InstAlias<"sxtab16${p} $Rd, $Rn, $Rm", | 
| Owen Anderson | 8059f0c | 2011-08-10 00:03:03 +0000 | [diff] [blame] | 4713 | (SXTAB16 GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>; | 
|  | 4714 | def : InstAlias<"sxtb${p} $Rd, $Rm", | 
|  | 4715 | (SXTB GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>; | 
|  | 4716 | def : InstAlias<"sxtb16${p} $Rd, $Rm", | 
|  | 4717 | (SXTB16 GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>; | 
|  | 4718 | def : InstAlias<"sxth${p} $Rd, $Rm", | 
|  | 4719 | (SXTH GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>; | 
| Jim Grosbach | 66ee037 | 2011-07-27 18:19:32 +0000 | [diff] [blame] | 4720 |  | 
|  | 4721 | def : InstAlias<"uxtab${p} $Rd, $Rn, $Rm", | 
| Owen Anderson | 8059f0c | 2011-08-10 00:03:03 +0000 | [diff] [blame] | 4722 | (UXTAB GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>; | 
| Jim Grosbach | 66ee037 | 2011-07-27 18:19:32 +0000 | [diff] [blame] | 4723 | def : InstAlias<"uxtah${p} $Rd, $Rn, $Rm", | 
| Owen Anderson | 8059f0c | 2011-08-10 00:03:03 +0000 | [diff] [blame] | 4724 | (UXTAH GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>; | 
| Jim Grosbach | 66ee037 | 2011-07-27 18:19:32 +0000 | [diff] [blame] | 4725 | def : InstAlias<"uxtab16${p} $Rd, $Rn, $Rm", | 
| Owen Anderson | 8059f0c | 2011-08-10 00:03:03 +0000 | [diff] [blame] | 4726 | (UXTAB16 GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>; | 
|  | 4727 | def : InstAlias<"uxtb${p} $Rd, $Rm", | 
|  | 4728 | (UXTB GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>; | 
|  | 4729 | def : InstAlias<"uxtb16${p} $Rd, $Rm", | 
|  | 4730 | (UXTB16 GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>; | 
|  | 4731 | def : InstAlias<"uxth${p} $Rd, $Rm", | 
|  | 4732 | (UXTH GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>; | 
| Jim Grosbach | c4dc52c | 2011-07-29 18:47:24 +0000 | [diff] [blame] | 4733 |  | 
|  | 4734 |  | 
|  | 4735 | // RFE aliases | 
|  | 4736 | def : MnemonicAlias<"rfefa", "rfeda">; | 
|  | 4737 | def : MnemonicAlias<"rfeea", "rfedb">; | 
|  | 4738 | def : MnemonicAlias<"rfefd", "rfeia">; | 
|  | 4739 | def : MnemonicAlias<"rfeed", "rfeib">; | 
|  | 4740 | def : MnemonicAlias<"rfe", "rfeia">; | 
| Jim Grosbach | 51726e2 | 2011-07-29 20:26:09 +0000 | [diff] [blame] | 4741 |  | 
|  | 4742 | // SRS aliases | 
|  | 4743 | def : MnemonicAlias<"srsfa", "srsda">; | 
|  | 4744 | def : MnemonicAlias<"srsea", "srsdb">; | 
|  | 4745 | def : MnemonicAlias<"srsfd", "srsia">; | 
|  | 4746 | def : MnemonicAlias<"srsed", "srsib">; | 
|  | 4747 | def : MnemonicAlias<"srs", "srsia">; | 
| Jim Grosbach | d359571 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 4748 |  | 
|  | 4749 | // LDRSBT/LDRHT/LDRSHT post-index offset if optional. | 
|  | 4750 | // Note that the write-back output register is a dummy operand for MC (it's | 
|  | 4751 | // only meaningful for codegen), so we just pass zero here. | 
|  | 4752 | // FIXME: tblgen not cooperating with argument conversions. | 
|  | 4753 | //def : InstAlias<"ldrsbt${p} $Rt, $addr", | 
|  | 4754 | //                (LDRSBTi GPR:$Rt, GPR:$Rt, addr_offset_none:$addr, 0,pred:$p)>; | 
|  | 4755 | //def : InstAlias<"ldrht${p} $Rt, $addr", | 
|  | 4756 | //                (LDRHTi GPR:$Rt, GPR:$Rt, addr_offset_none:$addr, 0, pred:$p)>; | 
|  | 4757 | //def : InstAlias<"ldrsht${p} $Rt, $addr", | 
|  | 4758 | //                (LDRSHTi GPR:$Rt, GPR:$Rt, addr_offset_none:$addr, 0, pred:$p)>; |