blob: f2925f176a1c960a65be37325a484151d177883c [file] [log] [blame]
Eugene Zelenko076468c2017-09-20 21:35:51 +00001//===- ARMAsmParser.cpp - Parse ARM assembly to MCInst instructions -------===//
Kevin Enderbyccab3172009-09-15 00:27:25 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9
Amara Emerson52cfb6a2013-10-03 09:31:51 +000010#include "ARMFeatures.h"
Javed Absar2cb0c952017-07-19 12:57:16 +000011#include "Utils/ARMBaseInfo.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000012#include "MCTargetDesc/ARMAddressingModes.h"
13#include "MCTargetDesc/ARMBaseInfo.h"
14#include "MCTargetDesc/ARMMCExpr.h"
Eugene Zelenko076468c2017-09-20 21:35:51 +000015#include "MCTargetDesc/ARMMCTargetDesc.h"
16#include "llvm/ADT/APFloat.h"
17#include "llvm/ADT/APInt.h"
18#include "llvm/ADT/None.h"
Evan Cheng11424442011-07-26 00:24:13 +000019#include "llvm/ADT/STLExtras.h"
Oliver Stannarde093bad2017-10-03 10:26:11 +000020#include "llvm/ADT/SmallSet.h"
Chris Lattner00646cf2010-01-22 01:44:57 +000021#include "llvm/ADT/SmallVector.h"
Eugene Zelenko076468c2017-09-20 21:35:51 +000022#include "llvm/ADT/StringMap.h"
23#include "llvm/ADT/StringRef.h"
Daniel Dunbar188b47b2010-08-11 06:37:20 +000024#include "llvm/ADT/StringSwitch.h"
Roman Divacky4b5507a2015-10-02 18:25:25 +000025#include "llvm/ADT/Triple.h"
Chris Lattner00646cf2010-01-22 01:44:57 +000026#include "llvm/ADT/Twine.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000027#include "llvm/MC/MCContext.h"
28#include "llvm/MC/MCExpr.h"
29#include "llvm/MC/MCInst.h"
30#include "llvm/MC/MCInstrDesc.h"
Joey Gouly0e76fa72013-09-12 10:28:05 +000031#include "llvm/MC/MCInstrInfo.h"
Saleem Abdulrasool39f773f2014-03-20 06:05:33 +000032#include "llvm/MC/MCObjectFileInfo.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000033#include "llvm/MC/MCParser/MCAsmLexer.h"
34#include "llvm/MC/MCParser/MCAsmParser.h"
Eugene Zelenko076468c2017-09-20 21:35:51 +000035#include "llvm/MC/MCParser/MCAsmParserExtension.h"
Pete Cooper80d21cb2015-06-22 19:35:57 +000036#include "llvm/MC/MCParser/MCAsmParserUtils.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000037#include "llvm/MC/MCParser/MCParsedAsmOperand.h"
Benjamin Kramerb3e8a6d2016-01-27 10:01:28 +000038#include "llvm/MC/MCParser/MCTargetAsmParser.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000039#include "llvm/MC/MCRegisterInfo.h"
Chandler Carruth8a8cd2b2014-01-07 11:48:04 +000040#include "llvm/MC/MCSection.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000041#include "llvm/MC/MCStreamer.h"
42#include "llvm/MC/MCSubtargetInfo.h"
David Peixottoe407d092013-12-19 18:12:36 +000043#include "llvm/MC/MCSymbol.h"
Eugene Zelenko076468c2017-09-20 21:35:51 +000044#include "llvm/MC/SubtargetFeature.h"
Saleem Abdulrasool278a9f42014-01-19 08:25:27 +000045#include "llvm/Support/ARMBuildAttributes.h"
Saleem Abdulrasool662f5c12014-01-21 02:33:02 +000046#include "llvm/Support/ARMEHABI.h"
Eugene Zelenko076468c2017-09-20 21:35:51 +000047#include "llvm/Support/Casting.h"
Oliver Stannard21718282016-07-26 14:19:47 +000048#include "llvm/Support/CommandLine.h"
Eugene Zelenko076468c2017-09-20 21:35:51 +000049#include "llvm/Support/Compiler.h"
50#include "llvm/Support/ErrorHandling.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000051#include "llvm/Support/MathExtras.h"
Eugene Zelenko076468c2017-09-20 21:35:51 +000052#include "llvm/Support/SMLoc.h"
Benjamin Kramerb3e8a6d2016-01-27 10:01:28 +000053#include "llvm/Support/TargetParser.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000054#include "llvm/Support/TargetRegistry.h"
55#include "llvm/Support/raw_ostream.h"
Eugene Zelenko076468c2017-09-20 21:35:51 +000056#include <algorithm>
57#include <cassert>
58#include <cstddef>
59#include <cstdint>
60#include <iterator>
61#include <limits>
62#include <memory>
63#include <string>
64#include <utility>
65#include <vector>
Evan Cheng4d1ca962011-07-08 01:53:10 +000066
Kevin Enderbyccab3172009-09-15 00:27:25 +000067using namespace llvm;
68
Chris Lattnerbd7c9fa2010-10-28 17:20:03 +000069namespace {
Bill Wendlingee7f1f92010-11-06 21:42:12 +000070
Oliver Stannard21718282016-07-26 14:19:47 +000071enum class ImplicitItModeTy { Always, Never, ARMOnly, ThumbOnly };
72
73static cl::opt<ImplicitItModeTy> ImplicitItMode(
74 "arm-implicit-it", cl::init(ImplicitItModeTy::ARMOnly),
75 cl::desc("Allow conditional instructions outdside of an IT block"),
76 cl::values(clEnumValN(ImplicitItModeTy::Always, "always",
77 "Accept in both ISAs, emit implicit ITs in Thumb"),
78 clEnumValN(ImplicitItModeTy::Never, "never",
79 "Warn in ARM, reject in Thumb"),
80 clEnumValN(ImplicitItModeTy::ARMOnly, "arm",
81 "Accept in ARM, reject in Thumb"),
82 clEnumValN(ImplicitItModeTy::ThumbOnly, "thumb",
Mehdi Amini732afdd2016-10-08 19:41:06 +000083 "Warn in ARM, emit implicit ITs in Thumb")));
Oliver Stannard21718282016-07-26 14:19:47 +000084
Oliver Stannard7ad2e8a2017-04-18 12:52:35 +000085static cl::opt<bool> AddBuildAttributes("arm-add-build-attributes",
86 cl::init(false));
87
Oliver Stannarde093bad2017-10-03 10:26:11 +000088cl::opt<bool>
89DevDiags("arm-asm-parser-dev-diags", cl::init(false),
90 cl::desc("Use extended diagnostics, which include implementation "
91 "details useful for development"));
92
Jim Grosbach04945c42011-12-02 00:35:16 +000093enum VectorLaneTy { NoLanes, AllLanes, IndexedLane };
Jim Grosbachcd6f5e72011-11-30 01:09:44 +000094
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +000095class UnwindContext {
Eugene Zelenko076468c2017-09-20 21:35:51 +000096 using Locs = SmallVector<SMLoc, 4>;
97
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +000098 MCAsmParser &Parser;
Saleem Abdulrasool4cb063c2014-01-07 02:29:00 +000099 Locs FnStartLocs;
100 Locs CantUnwindLocs;
101 Locs PersonalityLocs;
Saleem Abdulrasool662f5c12014-01-21 02:33:02 +0000102 Locs PersonalityIndexLocs;
Saleem Abdulrasool4cb063c2014-01-07 02:29:00 +0000103 Locs HandlerDataLocs;
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +0000104 int FPReg;
105
106public:
Saleem Abdulrasool5d962d32014-01-30 04:46:24 +0000107 UnwindContext(MCAsmParser &P) : Parser(P), FPReg(ARM::SP) {}
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +0000108
Saleem Abdulrasool4cb063c2014-01-07 02:29:00 +0000109 bool hasFnStart() const { return !FnStartLocs.empty(); }
110 bool cantUnwind() const { return !CantUnwindLocs.empty(); }
111 bool hasHandlerData() const { return !HandlerDataLocs.empty(); }
Eugene Zelenko076468c2017-09-20 21:35:51 +0000112
Saleem Abdulrasool662f5c12014-01-21 02:33:02 +0000113 bool hasPersonality() const {
114 return !(PersonalityLocs.empty() && PersonalityIndexLocs.empty());
115 }
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +0000116
Saleem Abdulrasool4cb063c2014-01-07 02:29:00 +0000117 void recordFnStart(SMLoc L) { FnStartLocs.push_back(L); }
118 void recordCantUnwind(SMLoc L) { CantUnwindLocs.push_back(L); }
119 void recordPersonality(SMLoc L) { PersonalityLocs.push_back(L); }
120 void recordHandlerData(SMLoc L) { HandlerDataLocs.push_back(L); }
Saleem Abdulrasool662f5c12014-01-21 02:33:02 +0000121 void recordPersonalityIndex(SMLoc L) { PersonalityIndexLocs.push_back(L); }
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +0000122
123 void saveFPReg(int Reg) { FPReg = Reg; }
124 int getFPReg() const { return FPReg; }
125
126 void emitFnStartLocNotes() const {
Saleem Abdulrasool4cb063c2014-01-07 02:29:00 +0000127 for (Locs::const_iterator FI = FnStartLocs.begin(), FE = FnStartLocs.end();
128 FI != FE; ++FI)
129 Parser.Note(*FI, ".fnstart was specified here");
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +0000130 }
Eugene Zelenko076468c2017-09-20 21:35:51 +0000131
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +0000132 void emitCantUnwindLocNotes() const {
Saleem Abdulrasool4cb063c2014-01-07 02:29:00 +0000133 for (Locs::const_iterator UI = CantUnwindLocs.begin(),
134 UE = CantUnwindLocs.end(); UI != UE; ++UI)
135 Parser.Note(*UI, ".cantunwind was specified here");
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +0000136 }
Eugene Zelenko076468c2017-09-20 21:35:51 +0000137
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +0000138 void emitHandlerDataLocNotes() const {
Saleem Abdulrasool4cb063c2014-01-07 02:29:00 +0000139 for (Locs::const_iterator HI = HandlerDataLocs.begin(),
140 HE = HandlerDataLocs.end(); HI != HE; ++HI)
141 Parser.Note(*HI, ".handlerdata was specified here");
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +0000142 }
Eugene Zelenko076468c2017-09-20 21:35:51 +0000143
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +0000144 void emitPersonalityLocNotes() const {
Saleem Abdulrasool4cb063c2014-01-07 02:29:00 +0000145 for (Locs::const_iterator PI = PersonalityLocs.begin(),
Saleem Abdulrasool662f5c12014-01-21 02:33:02 +0000146 PE = PersonalityLocs.end(),
147 PII = PersonalityIndexLocs.begin(),
148 PIE = PersonalityIndexLocs.end();
149 PI != PE || PII != PIE;) {
150 if (PI != PE && (PII == PIE || PI->getPointer() < PII->getPointer()))
151 Parser.Note(*PI++, ".personality was specified here");
152 else if (PII != PIE && (PI == PE || PII->getPointer() < PI->getPointer()))
153 Parser.Note(*PII++, ".personalityindex was specified here");
154 else
155 llvm_unreachable(".personality and .personalityindex cannot be "
156 "at the same location");
157 }
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +0000158 }
159
160 void reset() {
Saleem Abdulrasool4cb063c2014-01-07 02:29:00 +0000161 FnStartLocs = Locs();
162 CantUnwindLocs = Locs();
163 PersonalityLocs = Locs();
164 HandlerDataLocs = Locs();
Saleem Abdulrasool662f5c12014-01-21 02:33:02 +0000165 PersonalityIndexLocs = Locs();
Saleem Abdulrasool5d962d32014-01-30 04:46:24 +0000166 FPReg = ARM::SP;
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +0000167 }
168};
169
Evan Cheng11424442011-07-26 00:24:13 +0000170class ARMAsmParser : public MCTargetAsmParser {
Joey Gouly0e76fa72013-09-12 10:28:05 +0000171 const MCInstrInfo &MII;
Jim Grosbachc988e0c2012-03-05 19:33:30 +0000172 const MCRegisterInfo *MRI;
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +0000173 UnwindContext UC;
David Peixottoe407d092013-12-19 18:12:36 +0000174
Rafael Espindolaa17151a2013-10-08 13:08:17 +0000175 ARMTargetStreamer &getTargetStreamer() {
Saleem Abdulrasoolbfdfb142014-09-18 04:28:29 +0000176 assert(getParser().getStreamer().getTargetStreamer() &&
177 "do not have a target streamer");
Rafael Espindola4a1a3602014-01-14 01:21:46 +0000178 MCTargetStreamer &TS = *getParser().getStreamer().getTargetStreamer();
Rafael Espindolaa17151a2013-10-08 13:08:17 +0000179 return static_cast<ARMTargetStreamer &>(TS);
180 }
181
Jim Grosbachab5830e2011-12-14 02:16:11 +0000182 // Map of register aliases registers via the .req directive.
183 StringMap<unsigned> RegisterReqs;
184
Tim Northover1744d0a2013-10-25 12:49:50 +0000185 bool NextSymbolIsThumb;
186
Oliver Stannard21718282016-07-26 14:19:47 +0000187 bool useImplicitITThumb() const {
188 return ImplicitItMode == ImplicitItModeTy::Always ||
189 ImplicitItMode == ImplicitItModeTy::ThumbOnly;
190 }
191
192 bool useImplicitITARM() const {
193 return ImplicitItMode == ImplicitItModeTy::Always ||
194 ImplicitItMode == ImplicitItModeTy::ARMOnly;
195 }
196
Jim Grosbached16ec42011-08-29 22:24:09 +0000197 struct {
198 ARMCC::CondCodes Cond; // Condition for IT block.
199 unsigned Mask:4; // Condition mask for instructions.
200 // Starting at first 1 (from lsb).
201 // '1' condition as indicated in IT.
202 // '0' inverse of condition (else).
203 // Count of instructions in IT block is
204 // 4 - trailingzeroes(mask)
Oliver Stannard21718282016-07-26 14:19:47 +0000205 // Note that this does not have the same encoding
206 // as in the IT instruction, which also depends
207 // on the low bit of the condition code.
Jim Grosbached16ec42011-08-29 22:24:09 +0000208
209 unsigned CurPosition; // Current position in parsing of IT
Oliver Stannard21718282016-07-26 14:19:47 +0000210 // block. In range [0,4], with 0 being the IT
211 // instruction itself. Initialized according to
212 // count of instructions in block. ~0U if no
213 // active IT block.
214
215 bool IsExplicit; // true - The IT instruction was present in the
216 // input, we should not modify it.
217 // false - The IT instruction was added
218 // implicitly, we can extend it if that
219 // would be legal.
Jim Grosbached16ec42011-08-29 22:24:09 +0000220 } ITState;
Oliver Stannard21718282016-07-26 14:19:47 +0000221
Eugene Zelenko076468c2017-09-20 21:35:51 +0000222 SmallVector<MCInst, 4> PendingConditionalInsts;
Oliver Stannard21718282016-07-26 14:19:47 +0000223
224 void flushPendingInstructions(MCStreamer &Out) override {
225 if (!inImplicitITBlock()) {
226 assert(PendingConditionalInsts.size() == 0);
227 return;
228 }
229
230 // Emit the IT instruction
231 unsigned Mask = getITMaskEncoding();
232 MCInst ITInst;
233 ITInst.setOpcode(ARM::t2IT);
234 ITInst.addOperand(MCOperand::createImm(ITState.Cond));
235 ITInst.addOperand(MCOperand::createImm(Mask));
236 Out.EmitInstruction(ITInst, getSTI());
237
238 // Emit the conditonal instructions
239 assert(PendingConditionalInsts.size() <= 4);
Benjamin Kramer3f0c1e62016-08-06 12:58:24 +0000240 for (const MCInst &Inst : PendingConditionalInsts) {
Oliver Stannard21718282016-07-26 14:19:47 +0000241 Out.EmitInstruction(Inst, getSTI());
242 }
243 PendingConditionalInsts.clear();
244
245 // Clear the IT state
246 ITState.Mask = 0;
247 ITState.CurPosition = ~0U;
248 }
249
Saleem Abdulrasool3a239172014-12-18 05:24:38 +0000250 bool inITBlock() { return ITState.CurPosition != ~0U; }
Oliver Stannard21718282016-07-26 14:19:47 +0000251 bool inExplicitITBlock() { return inITBlock() && ITState.IsExplicit; }
252 bool inImplicitITBlock() { return inITBlock() && !ITState.IsExplicit; }
Eugene Zelenko076468c2017-09-20 21:35:51 +0000253
Saleem Abdulrasool3a239172014-12-18 05:24:38 +0000254 bool lastInITBlock() {
255 return ITState.CurPosition == 4 - countTrailingZeros(ITState.Mask);
256 }
Eugene Zelenko076468c2017-09-20 21:35:51 +0000257
Jim Grosbacha0d34d32011-09-02 23:22:08 +0000258 void forwardITPosition() {
259 if (!inITBlock()) return;
260 // Move to the next instruction in the IT block, if there is one. If not,
Oliver Stannard21718282016-07-26 14:19:47 +0000261 // mark the block as done, except for implicit IT blocks, which we leave
262 // open until we find an instruction that can't be added to it.
Michael J. Spencerdf1ecbd72013-05-24 22:23:49 +0000263 unsigned TZ = countTrailingZeros(ITState.Mask);
Oliver Stannard21718282016-07-26 14:19:47 +0000264 if (++ITState.CurPosition == 5 - TZ && ITState.IsExplicit)
Jim Grosbacha0d34d32011-09-02 23:22:08 +0000265 ITState.CurPosition = ~0U; // Done with the IT block after this.
266 }
Jim Grosbached16ec42011-08-29 22:24:09 +0000267
Oliver Stannard21718282016-07-26 14:19:47 +0000268 // Rewind the state of the current IT block, removing the last slot from it.
269 void rewindImplicitITPosition() {
270 assert(inImplicitITBlock());
271 assert(ITState.CurPosition > 1);
272 ITState.CurPosition--;
273 unsigned TZ = countTrailingZeros(ITState.Mask);
274 unsigned NewMask = 0;
275 NewMask |= ITState.Mask & (0xC << TZ);
276 NewMask |= 0x2 << TZ;
277 ITState.Mask = NewMask;
278 }
279
280 // Rewind the state of the current IT block, removing the last slot from it.
281 // If we were at the first slot, this closes the IT block.
282 void discardImplicitITBlock() {
283 assert(inImplicitITBlock());
284 assert(ITState.CurPosition == 1);
285 ITState.CurPosition = ~0U;
Oliver Stannard21718282016-07-26 14:19:47 +0000286 }
287
Javed Absar17ee7c02017-08-27 14:46:57 +0000288 // Return the low-subreg of a given Q register.
289 unsigned getDRegFromQReg(unsigned QReg) const {
290 return MRI->getSubReg(QReg, ARM::dsub_0);
291 }
292
Oliver Stannard21718282016-07-26 14:19:47 +0000293 // Get the encoding of the IT mask, as it will appear in an IT instruction.
294 unsigned getITMaskEncoding() {
295 assert(inITBlock());
296 unsigned Mask = ITState.Mask;
297 unsigned TZ = countTrailingZeros(Mask);
298 if ((ITState.Cond & 1) == 0) {
299 assert(Mask && TZ <= 3 && "illegal IT mask value!");
300 Mask ^= (0xE << TZ) & 0xF;
301 }
302 return Mask;
303 }
304
305 // Get the condition code corresponding to the current IT block slot.
306 ARMCC::CondCodes currentITCond() {
307 unsigned MaskBit;
308 if (ITState.CurPosition == 1)
309 MaskBit = 1;
310 else
311 MaskBit = (ITState.Mask >> (5 - ITState.CurPosition)) & 1;
312
313 return MaskBit ? ITState.Cond : ARMCC::getOppositeCondition(ITState.Cond);
314 }
315
316 // Invert the condition of the current IT block slot without changing any
317 // other slots in the same block.
318 void invertCurrentITCondition() {
319 if (ITState.CurPosition == 1) {
320 ITState.Cond = ARMCC::getOppositeCondition(ITState.Cond);
321 } else {
322 ITState.Mask ^= 1 << (5 - ITState.CurPosition);
323 }
324 }
325
326 // Returns true if the current IT block is full (all 4 slots used).
327 bool isITBlockFull() {
328 return inITBlock() && (ITState.Mask & 1);
329 }
330
331 // Extend the current implicit IT block to have one more slot with the given
332 // condition code.
333 void extendImplicitITBlock(ARMCC::CondCodes Cond) {
334 assert(inImplicitITBlock());
335 assert(!isITBlockFull());
336 assert(Cond == ITState.Cond ||
337 Cond == ARMCC::getOppositeCondition(ITState.Cond));
338 unsigned TZ = countTrailingZeros(ITState.Mask);
339 unsigned NewMask = 0;
340 // Keep any existing condition bits.
341 NewMask |= ITState.Mask & (0xE << TZ);
342 // Insert the new condition bit.
343 NewMask |= (Cond == ITState.Cond) << TZ;
344 // Move the trailing 1 down one bit.
345 NewMask |= 1 << (TZ - 1);
346 ITState.Mask = NewMask;
347 }
348
349 // Create a new implicit IT block with a dummy condition code.
350 void startImplicitITBlock() {
351 assert(!inITBlock());
352 ITState.Cond = ARMCC::AL;
353 ITState.Mask = 8;
354 ITState.CurPosition = 1;
355 ITState.IsExplicit = false;
Oliver Stannard21718282016-07-26 14:19:47 +0000356 }
357
358 // Create a new explicit IT block with the given condition and mask. The mask
359 // should be in the parsed format, with a 1 implying 't', regardless of the
360 // low bit of the condition.
361 void startExplicitITBlock(ARMCC::CondCodes Cond, unsigned Mask) {
362 assert(!inITBlock());
363 ITState.Cond = Cond;
364 ITState.Mask = Mask;
365 ITState.CurPosition = 0;
366 ITState.IsExplicit = true;
Oliver Stannard21718282016-07-26 14:19:47 +0000367 }
368
Nirav Dave2364748a2016-09-16 18:30:20 +0000369 void Note(SMLoc L, const Twine &Msg, SMRange Range = None) {
370 return getParser().Note(L, Msg, Range);
Saleem Abdulrasool69c7caf2014-01-07 02:28:31 +0000371 }
Eugene Zelenko076468c2017-09-20 21:35:51 +0000372
Nirav Dave2364748a2016-09-16 18:30:20 +0000373 bool Warning(SMLoc L, const Twine &Msg, SMRange Range = None) {
374 return getParser().Warning(L, Msg, Range);
Benjamin Kramer673824b2012-04-15 17:04:27 +0000375 }
Eugene Zelenko076468c2017-09-20 21:35:51 +0000376
Nirav Dave2364748a2016-09-16 18:30:20 +0000377 bool Error(SMLoc L, const Twine &Msg, SMRange Range = None) {
378 return getParser().Error(L, Msg, Range);
Benjamin Kramer673824b2012-04-15 17:04:27 +0000379 }
Kevin Enderbyccab3172009-09-15 00:27:25 +0000380
Hans Wennborg61f9efe2015-07-14 16:39:01 +0000381 bool validatetLDMRegList(const MCInst &Inst, const OperandVector &Operands,
Jyoti Allur5a139142015-01-14 10:48:16 +0000382 unsigned ListNo, bool IsARPop = false);
Hans Wennborg61f9efe2015-07-14 16:39:01 +0000383 bool validatetSTMRegList(const MCInst &Inst, const OperandVector &Operands,
Saleem Abdulrasool3a239172014-12-18 05:24:38 +0000384 unsigned ListNo);
385
Jim Grosbacheab1c0d2011-07-26 17:10:22 +0000386 int tryParseRegister();
David Blaikie960ea3f2014-06-08 16:18:35 +0000387 bool tryParseRegisterWithWriteBack(OperandVector &);
388 int tryParseShiftRegister(OperandVector &);
389 bool parseRegisterList(OperandVector &);
390 bool parseMemory(OperandVector &);
391 bool parseOperand(OperandVector &, StringRef Mnemonic);
Jim Grosbacheab1c0d2011-07-26 17:10:22 +0000392 bool parsePrefix(ARMMCExpr::VariantKind &RefKind);
Jim Grosbachd3595712011-08-03 23:50:40 +0000393 bool parseMemRegOffsetShift(ARM_AM::ShiftOpc &ShiftType,
394 unsigned &ShiftAmount);
Saleem Abdulrasool38976512014-02-23 06:22:09 +0000395 bool parseLiteralValues(unsigned Size, SMLoc L);
Jim Grosbacheab1c0d2011-07-26 17:10:22 +0000396 bool parseDirectiveThumb(SMLoc L);
Jim Grosbach7f882392011-12-07 18:04:19 +0000397 bool parseDirectiveARM(SMLoc L);
Jim Grosbacheab1c0d2011-07-26 17:10:22 +0000398 bool parseDirectiveThumbFunc(SMLoc L);
399 bool parseDirectiveCode(SMLoc L);
400 bool parseDirectiveSyntax(SMLoc L);
Jim Grosbachab5830e2011-12-14 02:16:11 +0000401 bool parseDirectiveReq(StringRef Name, SMLoc L);
402 bool parseDirectiveUnreq(SMLoc L);
Jason W Kim135d2442011-12-20 17:38:12 +0000403 bool parseDirectiveArch(SMLoc L);
404 bool parseDirectiveEabiAttr(SMLoc L);
Logan Chien8cbb80d2013-10-28 17:51:12 +0000405 bool parseDirectiveCPU(SMLoc L);
406 bool parseDirectiveFPU(SMLoc L);
Logan Chien4ea23b52013-05-10 16:17:24 +0000407 bool parseDirectiveFnStart(SMLoc L);
408 bool parseDirectiveFnEnd(SMLoc L);
409 bool parseDirectiveCantUnwind(SMLoc L);
410 bool parseDirectivePersonality(SMLoc L);
411 bool parseDirectiveHandlerData(SMLoc L);
412 bool parseDirectiveSetFP(SMLoc L);
413 bool parseDirectivePad(SMLoc L);
414 bool parseDirectiveRegSave(SMLoc L, bool IsVector);
Saleem Abdulrasoolc0da2cb2013-12-19 05:17:58 +0000415 bool parseDirectiveInst(SMLoc L, char Suffix = '\0');
David Peixotto80c083a2013-12-19 18:26:07 +0000416 bool parseDirectiveLtorg(SMLoc L);
Saleem Abdulrasoola5549682013-12-26 01:52:28 +0000417 bool parseDirectiveEven(SMLoc L);
Saleem Abdulrasool662f5c12014-01-21 02:33:02 +0000418 bool parseDirectivePersonalityIndex(SMLoc L);
Saleem Abdulrasoold9f08602014-01-21 02:33:10 +0000419 bool parseDirectiveUnwindRaw(SMLoc L);
Saleem Abdulrasool56e06e82014-01-30 04:02:47 +0000420 bool parseDirectiveTLSDescSeq(SMLoc L);
Saleem Abdulrasool5d962d32014-01-30 04:46:24 +0000421 bool parseDirectiveMovSP(SMLoc L);
Saleem Abdulrasool4c4789b2014-01-30 04:46:41 +0000422 bool parseDirectiveObjectArch(SMLoc L);
Saleem Abdulrasool49480bf2014-02-16 00:16:41 +0000423 bool parseDirectiveArchExtension(SMLoc L);
Saleem Abdulrasoolfd6ed1e2014-02-23 17:45:32 +0000424 bool parseDirectiveAlign(SMLoc L);
Saleem Abdulrasool39f773f2014-03-20 06:05:33 +0000425 bool parseDirectiveThumbSet(SMLoc L);
Kevin Enderby146dcf22009-10-15 20:48:48 +0000426
Jim Grosbacheab1c0d2011-07-26 17:10:22 +0000427 StringRef splitMnemonic(StringRef Mnemonic, unsigned &PredicationCode,
Jim Grosbach3d1eac82011-08-26 21:43:41 +0000428 bool &CarrySetting, unsigned &ProcessorIMod,
429 StringRef &ITMask);
Amara Emerson33089092013-09-19 11:59:01 +0000430 void getMnemonicAcceptInfo(StringRef Mnemonic, StringRef FullInst,
431 bool &CanAcceptCarrySet,
Bruno Cardoso Lopese6290cc2011-01-18 20:55:11 +0000432 bool &CanAcceptPredicationCode);
Jim Grosbach624bcc72010-10-29 14:46:02 +0000433
Scott Douglass8c7803f2015-07-09 14:13:34 +0000434 void tryConvertingToTwoOperandForm(StringRef Mnemonic, bool CarrySetting,
435 OperandVector &Operands);
Evan Cheng4d1ca962011-07-08 01:53:10 +0000436 bool isThumb() const {
437 // FIXME: Can tablegen auto-generate this?
Akira Hatanakabd9fc282015-11-14 05:20:05 +0000438 return getSTI().getFeatureBits()[ARM::ModeThumb];
Evan Cheng4d1ca962011-07-08 01:53:10 +0000439 }
Eugene Zelenko076468c2017-09-20 21:35:51 +0000440
Evan Cheng4d1ca962011-07-08 01:53:10 +0000441 bool isThumbOne() const {
Akira Hatanakabd9fc282015-11-14 05:20:05 +0000442 return isThumb() && !getSTI().getFeatureBits()[ARM::FeatureThumb2];
Evan Cheng4d1ca962011-07-08 01:53:10 +0000443 }
Eugene Zelenko076468c2017-09-20 21:35:51 +0000444
Jim Grosbach3e941ae2011-08-16 20:45:50 +0000445 bool isThumbTwo() const {
Akira Hatanakabd9fc282015-11-14 05:20:05 +0000446 return isThumb() && getSTI().getFeatureBits()[ARM::FeatureThumb2];
Jim Grosbach3e941ae2011-08-16 20:45:50 +0000447 }
Eugene Zelenko076468c2017-09-20 21:35:51 +0000448
Tim Northovera2292d02013-06-10 23:20:58 +0000449 bool hasThumb() const {
Akira Hatanakabd9fc282015-11-14 05:20:05 +0000450 return getSTI().getFeatureBits()[ARM::HasV4TOps];
Tim Northovera2292d02013-06-10 23:20:58 +0000451 }
Eugene Zelenko076468c2017-09-20 21:35:51 +0000452
Renato Golin608cb5d2016-05-12 21:22:42 +0000453 bool hasThumb2() const {
454 return getSTI().getFeatureBits()[ARM::FeatureThumb2];
455 }
Eugene Zelenko076468c2017-09-20 21:35:51 +0000456
Jim Grosbachb7fa2c02011-08-16 22:20:01 +0000457 bool hasV6Ops() const {
Akira Hatanakabd9fc282015-11-14 05:20:05 +0000458 return getSTI().getFeatureBits()[ARM::HasV6Ops];
Jim Grosbachb7fa2c02011-08-16 22:20:01 +0000459 }
Eugene Zelenko076468c2017-09-20 21:35:51 +0000460
Renato Golin608cb5d2016-05-12 21:22:42 +0000461 bool hasV6T2Ops() const {
462 return getSTI().getFeatureBits()[ARM::HasV6T2Ops];
463 }
Eugene Zelenko076468c2017-09-20 21:35:51 +0000464
Tim Northoverf86d1f02013-10-07 11:10:47 +0000465 bool hasV6MOps() const {
Akira Hatanakabd9fc282015-11-14 05:20:05 +0000466 return getSTI().getFeatureBits()[ARM::HasV6MOps];
Tim Northoverf86d1f02013-10-07 11:10:47 +0000467 }
Eugene Zelenko076468c2017-09-20 21:35:51 +0000468
James Molloy21efa7d2011-09-28 14:21:38 +0000469 bool hasV7Ops() const {
Akira Hatanakabd9fc282015-11-14 05:20:05 +0000470 return getSTI().getFeatureBits()[ARM::HasV7Ops];
James Molloy21efa7d2011-09-28 14:21:38 +0000471 }
Eugene Zelenko076468c2017-09-20 21:35:51 +0000472
Joey Goulyb3f550e2013-06-26 16:58:26 +0000473 bool hasV8Ops() const {
Akira Hatanakabd9fc282015-11-14 05:20:05 +0000474 return getSTI().getFeatureBits()[ARM::HasV8Ops];
Joey Goulyb3f550e2013-06-26 16:58:26 +0000475 }
Eugene Zelenko076468c2017-09-20 21:35:51 +0000476
Bradley Smitha1189102016-01-15 10:26:17 +0000477 bool hasV8MBaseline() const {
478 return getSTI().getFeatureBits()[ARM::HasV8MBaselineOps];
479 }
Eugene Zelenko076468c2017-09-20 21:35:51 +0000480
Bradley Smithf277c8a2016-01-25 11:25:36 +0000481 bool hasV8MMainline() const {
482 return getSTI().getFeatureBits()[ARM::HasV8MMainlineOps];
483 }
Eugene Zelenko076468c2017-09-20 21:35:51 +0000484
Bradley Smithf277c8a2016-01-25 11:25:36 +0000485 bool has8MSecExt() const {
486 return getSTI().getFeatureBits()[ARM::Feature8MSecExt];
487 }
Eugene Zelenko076468c2017-09-20 21:35:51 +0000488
Tim Northovera2292d02013-06-10 23:20:58 +0000489 bool hasARM() const {
Akira Hatanakabd9fc282015-11-14 05:20:05 +0000490 return !getSTI().getFeatureBits()[ARM::FeatureNoARM];
Tim Northovera2292d02013-06-10 23:20:58 +0000491 }
Eugene Zelenko076468c2017-09-20 21:35:51 +0000492
Artyom Skrobovcf296442015-09-24 17:31:16 +0000493 bool hasDSP() const {
Akira Hatanakabd9fc282015-11-14 05:20:05 +0000494 return getSTI().getFeatureBits()[ARM::FeatureDSP];
Renato Golin92c816c2014-09-01 11:25:07 +0000495 }
Eugene Zelenko076468c2017-09-20 21:35:51 +0000496
Oliver Stannard9e89d8c2014-11-05 12:06:39 +0000497 bool hasD16() const {
Akira Hatanakabd9fc282015-11-14 05:20:05 +0000498 return getSTI().getFeatureBits()[ARM::FeatureD16];
Oliver Stannard9e89d8c2014-11-05 12:06:39 +0000499 }
Eugene Zelenko076468c2017-09-20 21:35:51 +0000500
Vladimir Sukharev2afdb322015-04-01 14:54:56 +0000501 bool hasV8_1aOps() const {
Akira Hatanakabd9fc282015-11-14 05:20:05 +0000502 return getSTI().getFeatureBits()[ARM::HasV8_1aOps];
Vladimir Sukharevc632cda2015-03-26 17:05:54 +0000503 }
Eugene Zelenko076468c2017-09-20 21:35:51 +0000504
Sjoerd Meijerd906bf12016-06-03 14:03:27 +0000505 bool hasRAS() const {
506 return getSTI().getFeatureBits()[ARM::FeatureRAS];
507 }
Tim Northovera2292d02013-06-10 23:20:58 +0000508
Evan Cheng284b4672011-07-08 22:36:29 +0000509 void SwitchMode() {
Akira Hatanakab11ef082015-11-14 06:35:56 +0000510 MCSubtargetInfo &STI = copySTI();
Ranjeet Singh86ecbb72015-06-30 12:32:53 +0000511 uint64_t FB = ComputeAvailableFeatures(STI.ToggleFeature(ARM::ModeThumb));
Evan Cheng91111d22011-07-09 05:47:46 +0000512 setAvailableFeatures(FB);
Evan Cheng284b4672011-07-08 22:36:29 +0000513 }
Eugene Zelenko076468c2017-09-20 21:35:51 +0000514
Oliver Stannardc869e912016-04-11 13:06:28 +0000515 void FixModeAfterArchChange(bool WasThumb, SMLoc Loc);
Eugene Zelenko076468c2017-09-20 21:35:51 +0000516
James Molloy21efa7d2011-09-28 14:21:38 +0000517 bool isMClass() const {
Akira Hatanakabd9fc282015-11-14 05:20:05 +0000518 return getSTI().getFeatureBits()[ARM::FeatureMClass];
James Molloy21efa7d2011-09-28 14:21:38 +0000519 }
Evan Cheng4d1ca962011-07-08 01:53:10 +0000520
Kevin Enderbyfebe39b2009-10-06 22:26:42 +0000521 /// @name Auto-generated Match Functions
522 /// {
Daniel Dunbar5cd4d0f2010-08-11 05:24:50 +0000523
Chris Lattner3e4582a2010-09-06 19:11:01 +0000524#define GET_ASSEMBLER_HEADER
525#include "ARMGenAsmMatcher.inc"
Kevin Enderbyfebe39b2009-10-06 22:26:42 +0000526
Kevin Enderbyfebe39b2009-10-06 22:26:42 +0000527 /// }
528
David Blaikie960ea3f2014-06-08 16:18:35 +0000529 OperandMatchResultTy parseITCondCode(OperandVector &);
530 OperandMatchResultTy parseCoprocNumOperand(OperandVector &);
531 OperandMatchResultTy parseCoprocRegOperand(OperandVector &);
532 OperandMatchResultTy parseCoprocOptionOperand(OperandVector &);
533 OperandMatchResultTy parseMemBarrierOptOperand(OperandVector &);
534 OperandMatchResultTy parseInstSyncBarrierOptOperand(OperandVector &);
535 OperandMatchResultTy parseProcIFlagsOperand(OperandVector &);
536 OperandMatchResultTy parseMSRMaskOperand(OperandVector &);
Tim Northoveree843ef2014-08-15 10:47:12 +0000537 OperandMatchResultTy parseBankedRegOperand(OperandVector &);
David Blaikie960ea3f2014-06-08 16:18:35 +0000538 OperandMatchResultTy parsePKHImm(OperandVector &O, StringRef Op, int Low,
539 int High);
540 OperandMatchResultTy parsePKHLSLImm(OperandVector &O) {
Jim Grosbach27c1e252011-07-21 17:23:04 +0000541 return parsePKHImm(O, "lsl", 0, 31);
542 }
David Blaikie960ea3f2014-06-08 16:18:35 +0000543 OperandMatchResultTy parsePKHASRImm(OperandVector &O) {
Jim Grosbach27c1e252011-07-21 17:23:04 +0000544 return parsePKHImm(O, "asr", 1, 32);
545 }
David Blaikie960ea3f2014-06-08 16:18:35 +0000546 OperandMatchResultTy parseSetEndImm(OperandVector &);
547 OperandMatchResultTy parseShifterImm(OperandVector &);
548 OperandMatchResultTy parseRotImm(OperandVector &);
Asiri Rathnayakea0199b92014-12-02 10:53:20 +0000549 OperandMatchResultTy parseModImm(OperandVector &);
David Blaikie960ea3f2014-06-08 16:18:35 +0000550 OperandMatchResultTy parseBitfield(OperandVector &);
551 OperandMatchResultTy parsePostIdxReg(OperandVector &);
552 OperandMatchResultTy parseAM3Offset(OperandVector &);
553 OperandMatchResultTy parseFPImm(OperandVector &);
554 OperandMatchResultTy parseVectorList(OperandVector &);
Jordan Rosee8f1eae2013-01-07 19:00:49 +0000555 OperandMatchResultTy parseVectorLane(VectorLaneTy &LaneKind, unsigned &Index,
556 SMLoc &EndLoc);
Bruno Cardoso Lopesab830502011-03-31 23:26:08 +0000557
558 // Asm Match Converter Methods
David Blaikie960ea3f2014-06-08 16:18:35 +0000559 void cvtThumbMultiply(MCInst &Inst, const OperandVector &);
560 void cvtThumbBranches(MCInst &Inst, const OperandVector &);
Saleem Abdulrasool4ab6e732014-02-23 17:45:36 +0000561
David Blaikie960ea3f2014-06-08 16:18:35 +0000562 bool validateInstruction(MCInst &Inst, const OperandVector &Ops);
Joerg Sonnenberger02b13a82014-11-21 22:39:34 +0000563 bool processInstruction(MCInst &Inst, const OperandVector &Ops, MCStreamer &Out);
David Blaikie960ea3f2014-06-08 16:18:35 +0000564 bool shouldOmitCCOutOperand(StringRef Mnemonic, OperandVector &Operands);
565 bool shouldOmitPredicateOperand(StringRef Mnemonic, OperandVector &Operands);
Oliver Stannard21718282016-07-26 14:19:47 +0000566 bool isITBlockTerminator(MCInst &Inst) const;
David Blaikie960ea3f2014-06-08 16:18:35 +0000567
Kevin Enderbyccab3172009-09-15 00:27:25 +0000568public:
Jim Grosbach3e941ae2011-08-16 20:45:50 +0000569 enum ARMMatchResultTy {
Jim Grosbachb7fa2c02011-08-16 22:20:01 +0000570 Match_RequiresITBlock = FIRST_TARGET_MATCH_RESULT_TY,
Jim Grosbached16ec42011-08-29 22:24:09 +0000571 Match_RequiresNotITBlock,
Jim Grosbachb7fa2c02011-08-16 22:20:01 +0000572 Match_RequiresV6,
Jim Grosbach087affe2012-06-22 23:56:48 +0000573 Match_RequiresThumb2,
Artyom Skrobovb43981072015-10-28 13:58:36 +0000574 Match_RequiresV8,
Oliver Stannard870b5ca2016-12-06 12:59:08 +0000575 Match_RequiresFlagSetting,
Jim Grosbach087affe2012-06-22 23:56:48 +0000576#define GET_OPERAND_DIAGNOSTIC_TYPES
577#include "ARMGenAsmMatcher.inc"
578
Jim Grosbach3e941ae2011-08-16 20:45:50 +0000579 };
580
Akira Hatanakab11ef082015-11-14 06:35:56 +0000581 ARMAsmParser(const MCSubtargetInfo &STI, MCAsmParser &Parser,
Rafael Espindola961d4692014-11-11 05:18:41 +0000582 const MCInstrInfo &MII, const MCTargetOptions &Options)
Akira Hatanakabd9fc282015-11-14 05:20:05 +0000583 : MCTargetAsmParser(Options, STI), MII(MII), UC(Parser) {
David Blaikie9f380a32015-03-16 18:06:57 +0000584 MCAsmParserExtension::Initialize(Parser);
Evan Cheng284b4672011-07-08 22:36:29 +0000585
Jim Grosbachc988e0c2012-03-05 19:33:30 +0000586 // Cache the MCRegisterInfo.
Bill Wendlingbc07a892013-06-18 07:20:20 +0000587 MRI = getContext().getRegisterInfo();
Jim Grosbachc988e0c2012-03-05 19:33:30 +0000588
Evan Cheng4d1ca962011-07-08 01:53:10 +0000589 // Initialize the set of available features.
Evan Cheng91111d22011-07-09 05:47:46 +0000590 setAvailableFeatures(ComputeAvailableFeatures(STI.getFeatureBits()));
Jim Grosbached16ec42011-08-29 22:24:09 +0000591
Oliver Stannard7ad2e8a2017-04-18 12:52:35 +0000592 // Add build attributes based on the selected target.
593 if (AddBuildAttributes)
594 getTargetStreamer().emitTargetAttributes(STI);
595
Jim Grosbached16ec42011-08-29 22:24:09 +0000596 // Not in an ITBlock to start with.
597 ITState.CurPosition = ~0U;
Tim Northover1744d0a2013-10-25 12:49:50 +0000598
599 NextSymbolIsThumb = false;
Evan Cheng4d1ca962011-07-08 01:53:10 +0000600 }
Kevin Enderbyccab3172009-09-15 00:27:25 +0000601
Jim Grosbacheab1c0d2011-07-26 17:10:22 +0000602 // Implementation of the MCTargetAsmParser interface:
Craig Topperca7e3e52014-03-10 03:19:03 +0000603 bool ParseRegister(unsigned &RegNo, SMLoc &StartLoc, SMLoc &EndLoc) override;
David Blaikie960ea3f2014-06-08 16:18:35 +0000604 bool ParseInstruction(ParseInstructionInfo &Info, StringRef Name,
605 SMLoc NameLoc, OperandVector &Operands) override;
Craig Topperca7e3e52014-03-10 03:19:03 +0000606 bool ParseDirective(AsmToken DirectiveID) override;
Jim Grosbacheab1c0d2011-07-26 17:10:22 +0000607
David Blaikie960ea3f2014-06-08 16:18:35 +0000608 unsigned validateTargetOperandClass(MCParsedAsmOperand &Op,
Craig Topperca7e3e52014-03-10 03:19:03 +0000609 unsigned Kind) override;
610 unsigned checkTargetMatchPredicate(MCInst &Inst) override;
Jim Grosbach3e941ae2011-08-16 20:45:50 +0000611
Chad Rosier49963552012-10-13 00:26:04 +0000612 bool MatchAndEmitInstruction(SMLoc IDLoc, unsigned &Opcode,
David Blaikie960ea3f2014-06-08 16:18:35 +0000613 OperandVector &Operands, MCStreamer &Out,
Tim Northover26bb14e2014-08-18 11:49:42 +0000614 uint64_t &ErrorInfo,
Craig Topperca7e3e52014-03-10 03:19:03 +0000615 bool MatchingInlineAsm) override;
Oliver Stannard21718282016-07-26 14:19:47 +0000616 unsigned MatchInstruction(OperandVector &Operands, MCInst &Inst,
Oliver Stannarde093bad2017-10-03 10:26:11 +0000617 SmallVectorImpl<NearMissInfo> &NearMisses,
618 bool MatchingInlineAsm, bool &EmitInITBlock,
619 MCStreamer &Out);
620
621 struct NearMissMessage {
622 SMLoc Loc;
623 SmallString<128> Message;
624 };
625
626 const char *getOperandMatchFailDiag(ARMMatchResultTy Error);
627 void FilterNearMisses(SmallVectorImpl<NearMissInfo> &NearMissesIn,
628 SmallVectorImpl<NearMissMessage> &NearMissesOut,
629 SMLoc IDLoc, OperandVector &Operands);
630 void ReportNearMisses(SmallVectorImpl<NearMissInfo> &NearMisses, SMLoc IDLoc,
631 OperandVector &Operands);
632
Craig Topperca7e3e52014-03-10 03:19:03 +0000633 void onLabelParsed(MCSymbol *Symbol) override;
Kevin Enderbyccab3172009-09-15 00:27:25 +0000634};
Chris Lattnerbd7c9fa2010-10-28 17:20:03 +0000635
Kevin Enderbyfebe39b2009-10-06 22:26:42 +0000636/// ARMOperand - Instances of this class represent a parsed ARM machine
Joel Jones54597542013-01-09 22:34:16 +0000637/// operand.
Bill Wendlingee7f1f92010-11-06 21:42:12 +0000638class ARMOperand : public MCParsedAsmOperand {
Sean Callanan7ad0ad02010-04-02 22:27:05 +0000639 enum KindTy {
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000640 k_CondCode,
641 k_CCOut,
642 k_ITCondMask,
643 k_CoprocNum,
644 k_CoprocReg,
Jim Grosbach48399582011-10-12 17:34:41 +0000645 k_CoprocOption,
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000646 k_Immediate,
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000647 k_MemBarrierOpt,
Amaury de la Vieuville43cb13a2013-06-10 14:17:08 +0000648 k_InstSyncBarrierOpt,
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000649 k_Memory,
650 k_PostIndexRegister,
651 k_MSRMask,
Tim Northoveree843ef2014-08-15 10:47:12 +0000652 k_BankedReg,
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000653 k_ProcIFlags,
Jim Grosbachd0637bf2011-10-07 23:56:00 +0000654 k_VectorIndex,
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000655 k_Register,
656 k_RegisterList,
657 k_DPRRegisterList,
658 k_SPRRegisterList,
Jim Grosbachad47cfc2011-10-18 23:02:30 +0000659 k_VectorList,
Jim Grosbachcd6f5e72011-11-30 01:09:44 +0000660 k_VectorListAllLanes,
Jim Grosbach04945c42011-12-02 00:35:16 +0000661 k_VectorListIndexed,
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000662 k_ShiftedRegister,
663 k_ShiftedImmediate,
664 k_ShifterImmediate,
665 k_RotateImmediate,
Asiri Rathnayakea0199b92014-12-02 10:53:20 +0000666 k_ModifiedImmediate,
Renato Golin3f126132016-05-12 21:22:31 +0000667 k_ConstantPoolImmediate,
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000668 k_BitfieldDescriptor,
Renato Golin3f126132016-05-12 21:22:31 +0000669 k_Token,
Kevin Enderbyfebe39b2009-10-06 22:26:42 +0000670 } Kind;
671
Kevin Enderby488f20b2014-04-10 20:18:58 +0000672 SMLoc StartLoc, EndLoc, AlignmentLoc;
Bill Wendling0ab0f672010-11-18 21:50:54 +0000673 SmallVector<unsigned, 8> Registers;
Kevin Enderbyfebe39b2009-10-06 22:26:42 +0000674
Eric Christopher8996c5d2013-03-15 00:42:55 +0000675 struct CCOp {
676 ARMCC::CondCodes Val;
677 };
678
679 struct CopOp {
680 unsigned Val;
681 };
682
683 struct CoprocOptionOp {
684 unsigned Val;
685 };
686
687 struct ITMaskOp {
688 unsigned Mask:4;
689 };
690
691 struct MBOptOp {
692 ARM_MB::MemBOpt Val;
693 };
694
Amaury de la Vieuville43cb13a2013-06-10 14:17:08 +0000695 struct ISBOptOp {
696 ARM_ISB::InstSyncBOpt Val;
697 };
698
Eric Christopher8996c5d2013-03-15 00:42:55 +0000699 struct IFlagsOp {
700 ARM_PROC::IFlags Val;
701 };
702
703 struct MMaskOp {
704 unsigned Val;
705 };
706
Tim Northoveree843ef2014-08-15 10:47:12 +0000707 struct BankedRegOp {
708 unsigned Val;
709 };
710
Eric Christopher8996c5d2013-03-15 00:42:55 +0000711 struct TokOp {
712 const char *Data;
713 unsigned Length;
714 };
715
716 struct RegOp {
717 unsigned RegNum;
718 };
719
720 // A vector register list is a sequential list of 1 to 4 registers.
721 struct VectorListOp {
722 unsigned RegNum;
723 unsigned Count;
724 unsigned LaneIndex;
725 bool isDoubleSpaced;
726 };
727
728 struct VectorIndexOp {
729 unsigned Val;
730 };
731
732 struct ImmOp {
733 const MCExpr *Val;
734 };
735
736 /// Combined record for all forms of ARM address expressions.
737 struct MemoryOp {
738 unsigned BaseRegNum;
739 // Offset is in OffsetReg or OffsetImm. If both are zero, no offset
740 // was specified.
741 const MCConstantExpr *OffsetImm; // Offset immediate value
742 unsigned OffsetRegNum; // Offset register num, when OffsetImm == NULL
743 ARM_AM::ShiftOpc ShiftType; // Shift type for OffsetReg
744 unsigned ShiftImm; // shift for OffsetReg.
745 unsigned Alignment; // 0 = no alignment specified
746 // n = alignment in bytes (2, 4, 8, 16, or 32)
747 unsigned isNegative : 1; // Negated OffsetReg? (~'U' bit)
748 };
749
750 struct PostIdxRegOp {
751 unsigned RegNum;
752 bool isAdd;
753 ARM_AM::ShiftOpc ShiftTy;
754 unsigned ShiftImm;
755 };
756
757 struct ShifterImmOp {
758 bool isASR;
759 unsigned Imm;
760 };
761
762 struct RegShiftedRegOp {
763 ARM_AM::ShiftOpc ShiftTy;
764 unsigned SrcReg;
765 unsigned ShiftReg;
766 unsigned ShiftImm;
767 };
768
769 struct RegShiftedImmOp {
770 ARM_AM::ShiftOpc ShiftTy;
771 unsigned SrcReg;
772 unsigned ShiftImm;
773 };
774
775 struct RotImmOp {
776 unsigned Imm;
777 };
778
Asiri Rathnayakea0199b92014-12-02 10:53:20 +0000779 struct ModImmOp {
780 unsigned Bits;
781 unsigned Rot;
782 };
783
Eric Christopher8996c5d2013-03-15 00:42:55 +0000784 struct BitfieldOp {
785 unsigned LSB;
786 unsigned Width;
787 };
788
Kevin Enderbyfebe39b2009-10-06 22:26:42 +0000789 union {
Eric Christopher8996c5d2013-03-15 00:42:55 +0000790 struct CCOp CC;
791 struct CopOp Cop;
792 struct CoprocOptionOp CoprocOption;
793 struct MBOptOp MBOpt;
Amaury de la Vieuville43cb13a2013-06-10 14:17:08 +0000794 struct ISBOptOp ISBOpt;
Eric Christopher8996c5d2013-03-15 00:42:55 +0000795 struct ITMaskOp ITMask;
796 struct IFlagsOp IFlags;
797 struct MMaskOp MMask;
Tim Northoveree843ef2014-08-15 10:47:12 +0000798 struct BankedRegOp BankedReg;
Eric Christopher8996c5d2013-03-15 00:42:55 +0000799 struct TokOp Tok;
800 struct RegOp Reg;
801 struct VectorListOp VectorList;
802 struct VectorIndexOp VectorIndex;
803 struct ImmOp Imm;
804 struct MemoryOp Memory;
805 struct PostIdxRegOp PostIdxReg;
806 struct ShifterImmOp ShifterImm;
807 struct RegShiftedRegOp RegShiftedReg;
808 struct RegShiftedImmOp RegShiftedImm;
809 struct RotImmOp RotImm;
Asiri Rathnayakea0199b92014-12-02 10:53:20 +0000810 struct ModImmOp ModImm;
Eric Christopher8996c5d2013-03-15 00:42:55 +0000811 struct BitfieldOp Bitfield;
Kevin Enderbyfebe39b2009-10-06 22:26:42 +0000812 };
Jim Grosbach624bcc72010-10-29 14:46:02 +0000813
Bill Wendlingee7f1f92010-11-06 21:42:12 +0000814public:
David Blaikie960ea3f2014-06-08 16:18:35 +0000815 ARMOperand(KindTy K) : MCParsedAsmOperand(), Kind(K) {}
Jim Grosbach624bcc72010-10-29 14:46:02 +0000816
Sean Callanan7ad0ad02010-04-02 22:27:05 +0000817 /// getStartLoc - Get the location of the first token of this operand.
Craig Topperca7e3e52014-03-10 03:19:03 +0000818 SMLoc getStartLoc() const override { return StartLoc; }
Eugene Zelenko076468c2017-09-20 21:35:51 +0000819
Sean Callanan7ad0ad02010-04-02 22:27:05 +0000820 /// getEndLoc - Get the location of the last token of this operand.
Peter Collingbourne0da86302016-10-10 22:49:37 +0000821 SMLoc getEndLoc() const override { return EndLoc; }
Eugene Zelenko076468c2017-09-20 21:35:51 +0000822
Chad Rosier143d0f72012-09-21 20:51:43 +0000823 /// getLocRange - Get the range between the first and last token of this
824 /// operand.
Benjamin Kramer673824b2012-04-15 17:04:27 +0000825 SMRange getLocRange() const { return SMRange(StartLoc, EndLoc); }
826
Kevin Enderby488f20b2014-04-10 20:18:58 +0000827 /// getAlignmentLoc - Get the location of the Alignment token of this operand.
828 SMLoc getAlignmentLoc() const {
829 assert(Kind == k_Memory && "Invalid access!");
830 return AlignmentLoc;
831 }
832
Daniel Dunbard8042b72010-08-11 06:36:53 +0000833 ARMCC::CondCodes getCondCode() const {
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000834 assert(Kind == k_CondCode && "Invalid access!");
Daniel Dunbard8042b72010-08-11 06:36:53 +0000835 return CC.Val;
836 }
837
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +0000838 unsigned getCoproc() const {
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000839 assert((Kind == k_CoprocNum || Kind == k_CoprocReg) && "Invalid access!");
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +0000840 return Cop.Val;
841 }
842
Kevin Enderbyfebe39b2009-10-06 22:26:42 +0000843 StringRef getToken() const {
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000844 assert(Kind == k_Token && "Invalid access!");
Kevin Enderbyfebe39b2009-10-06 22:26:42 +0000845 return StringRef(Tok.Data, Tok.Length);
846 }
847
Craig Topperca7e3e52014-03-10 03:19:03 +0000848 unsigned getReg() const override {
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000849 assert((Kind == k_Register || Kind == k_CCOut) && "Invalid access!");
Bill Wendling2cae3272010-11-09 22:44:22 +0000850 return Reg.RegNum;
Kevin Enderbyfebe39b2009-10-06 22:26:42 +0000851 }
852
Bill Wendlingbed94652010-11-09 23:28:44 +0000853 const SmallVectorImpl<unsigned> &getRegList() const {
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000854 assert((Kind == k_RegisterList || Kind == k_DPRRegisterList ||
855 Kind == k_SPRRegisterList) && "Invalid access!");
Bill Wendling0ab0f672010-11-18 21:50:54 +0000856 return Registers;
Bill Wendling7cef4472010-11-06 19:56:04 +0000857 }
858
Kevin Enderbyf5079942009-10-13 22:19:02 +0000859 const MCExpr *getImm() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000860 assert(isImm() && "Invalid access!");
Kevin Enderbyf5079942009-10-13 22:19:02 +0000861 return Imm.Val;
862 }
863
Renato Golin3f126132016-05-12 21:22:31 +0000864 const MCExpr *getConstantPoolImm() const {
865 assert(isConstantPoolImm() && "Invalid access!");
866 return Imm.Val;
867 }
868
Jim Grosbachd0637bf2011-10-07 23:56:00 +0000869 unsigned getVectorIndex() const {
870 assert(Kind == k_VectorIndex && "Invalid access!");
871 return VectorIndex.Val;
872 }
873
Bruno Cardoso Lopes36dd43f2011-02-07 22:09:15 +0000874 ARM_MB::MemBOpt getMemBarrierOpt() const {
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000875 assert(Kind == k_MemBarrierOpt && "Invalid access!");
Bruno Cardoso Lopes36dd43f2011-02-07 22:09:15 +0000876 return MBOpt.Val;
877 }
878
Amaury de la Vieuville43cb13a2013-06-10 14:17:08 +0000879 ARM_ISB::InstSyncBOpt getInstSyncBarrierOpt() const {
880 assert(Kind == k_InstSyncBarrierOpt && "Invalid access!");
881 return ISBOpt.Val;
882 }
883
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +0000884 ARM_PROC::IFlags getProcIFlags() const {
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000885 assert(Kind == k_ProcIFlags && "Invalid access!");
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +0000886 return IFlags.Val;
887 }
888
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +0000889 unsigned getMSRMask() const {
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000890 assert(Kind == k_MSRMask && "Invalid access!");
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +0000891 return MMask.Val;
892 }
893
Tim Northoveree843ef2014-08-15 10:47:12 +0000894 unsigned getBankedReg() const {
895 assert(Kind == k_BankedReg && "Invalid access!");
896 return BankedReg.Val;
897 }
898
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000899 bool isCoprocNum() const { return Kind == k_CoprocNum; }
900 bool isCoprocReg() const { return Kind == k_CoprocReg; }
Jim Grosbach48399582011-10-12 17:34:41 +0000901 bool isCoprocOption() const { return Kind == k_CoprocOption; }
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000902 bool isCondCode() const { return Kind == k_CondCode; }
903 bool isCCOut() const { return Kind == k_CCOut; }
904 bool isITMask() const { return Kind == k_ITCondMask; }
905 bool isITCondCode() const { return Kind == k_CondCode; }
Renato Golin3f126132016-05-12 21:22:31 +0000906 bool isImm() const override {
907 return Kind == k_Immediate;
908 }
Tim Northover3e036172016-07-11 22:29:37 +0000909
910 bool isARMBranchTarget() const {
911 if (!isImm()) return false;
912
913 if (const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm()))
914 return CE->getValue() % 4 == 0;
915 return true;
916 }
917
918
919 bool isThumbBranchTarget() const {
920 if (!isImm()) return false;
921
922 if (const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm()))
923 return CE->getValue() % 2 == 0;
924 return true;
925 }
926
Mihai Popad36cbaa2013-07-03 09:21:44 +0000927 // checks whether this operand is an unsigned offset which fits is a field
928 // of specified width and scaled by a specific number of bits
929 template<unsigned width, unsigned scale>
930 bool isUnsignedOffset() const {
931 if (!isImm()) return false;
Mihai Popaad18d3c2013-08-09 10:38:32 +0000932 if (isa<MCSymbolRefExpr>(Imm.Val)) return true;
Mihai Popad36cbaa2013-07-03 09:21:44 +0000933 if (const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Imm.Val)) {
934 int64_t Val = CE->getValue();
935 int64_t Align = 1LL << scale;
936 int64_t Max = Align * ((1LL << width) - 1);
937 return ((Val % Align) == 0) && (Val >= 0) && (Val <= Max);
938 }
939 return false;
940 }
Eugene Zelenko076468c2017-09-20 21:35:51 +0000941
Mihai Popaad18d3c2013-08-09 10:38:32 +0000942 // checks whether this operand is an signed offset which fits is a field
943 // of specified width and scaled by a specific number of bits
944 template<unsigned width, unsigned scale>
945 bool isSignedOffset() const {
946 if (!isImm()) return false;
947 if (isa<MCSymbolRefExpr>(Imm.Val)) return true;
948 if (const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Imm.Val)) {
949 int64_t Val = CE->getValue();
950 int64_t Align = 1LL << scale;
951 int64_t Max = Align * ((1LL << (width-1)) - 1);
952 int64_t Min = -Align * (1LL << (width-1));
953 return ((Val % Align) == 0) && (Val >= Min) && (Val <= Max);
954 }
955 return false;
956 }
957
Mihai Popa8a9da5b2013-07-22 15:49:36 +0000958 // checks whether this operand is a memory operand computed as an offset
959 // applied to PC. the offset may have 8 bits of magnitude and is represented
960 // with two bits of shift. textually it may be either [pc, #imm], #imm or
961 // relocable expression...
962 bool isThumbMemPC() const {
963 int64_t Val = 0;
964 if (isImm()) {
965 if (isa<MCSymbolRefExpr>(Imm.Val)) return true;
966 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Imm.Val);
967 if (!CE) return false;
968 Val = CE->getValue();
969 }
970 else if (isMem()) {
971 if(!Memory.OffsetImm || Memory.OffsetRegNum) return false;
972 if(Memory.BaseRegNum != ARM::PC) return false;
973 Val = Memory.OffsetImm->getValue();
974 }
975 else return false;
Mihai Popad79f00b2013-08-15 15:43:06 +0000976 return ((Val % 4) == 0) && (Val >= 0) && (Val <= 1020);
Mihai Popa8a9da5b2013-07-22 15:49:36 +0000977 }
Eugene Zelenko076468c2017-09-20 21:35:51 +0000978
Jim Grosbacha9d36fb2012-01-20 18:09:51 +0000979 bool isFPImm() const {
980 if (!isImm()) return false;
981 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
982 if (!CE) return false;
983 int Val = ARM_AM::getFP32Imm(APInt(32, CE->getValue()));
984 return Val != -1;
985 }
Sjoerd Meijer11794702017-04-03 14:50:04 +0000986
987 template<int64_t N, int64_t M>
988 bool isImmediate() const {
Jim Grosbachea231912011-12-22 22:19:05 +0000989 if (!isImm()) return false;
990 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
991 if (!CE) return false;
992 int64_t Value = CE->getValue();
Sjoerd Meijer11794702017-04-03 14:50:04 +0000993 return Value >= N && Value <= M;
994 }
Eugene Zelenko076468c2017-09-20 21:35:51 +0000995
Sjoerd Meijer11794702017-04-03 14:50:04 +0000996 template<int64_t N, int64_t M>
997 bool isImmediateS4() const {
998 if (!isImm()) return false;
999 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1000 if (!CE) return false;
1001 int64_t Value = CE->getValue();
1002 return ((Value & 3) == 0) && Value >= N && Value <= M;
1003 }
Eugene Zelenko076468c2017-09-20 21:35:51 +00001004
Sjoerd Meijer11794702017-04-03 14:50:04 +00001005 bool isFBits16() const {
1006 return isImmediate<0, 17>();
Jim Grosbachea231912011-12-22 22:19:05 +00001007 }
1008 bool isFBits32() const {
Sjoerd Meijer11794702017-04-03 14:50:04 +00001009 return isImmediate<1, 33>();
Jim Grosbachea231912011-12-22 22:19:05 +00001010 }
Jim Grosbach7db8d692011-09-08 22:07:06 +00001011 bool isImm8s4() const {
Sjoerd Meijer11794702017-04-03 14:50:04 +00001012 return isImmediateS4<-1020, 1020>();
Jim Grosbach7db8d692011-09-08 22:07:06 +00001013 }
Jim Grosbach0a0b3072011-08-24 21:22:15 +00001014 bool isImm0_1020s4() const {
Sjoerd Meijer11794702017-04-03 14:50:04 +00001015 return isImmediateS4<0, 1020>();
Jim Grosbach0a0b3072011-08-24 21:22:15 +00001016 }
1017 bool isImm0_508s4() const {
Sjoerd Meijer11794702017-04-03 14:50:04 +00001018 return isImmediateS4<0, 508>();
Jim Grosbach0a0b3072011-08-24 21:22:15 +00001019 }
Jim Grosbach930f2f62012-04-05 20:57:13 +00001020 bool isImm0_508s4Neg() const {
1021 if (!isImm()) return false;
1022 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1023 if (!CE) return false;
1024 int64_t Value = -CE->getValue();
1025 // explicitly exclude zero. we want that to use the normal 0_508 version.
1026 return ((Value & 3) == 0) && Value > 0 && Value <= 508;
1027 }
Eugene Zelenko076468c2017-09-20 21:35:51 +00001028
Jim Grosbach930f2f62012-04-05 20:57:13 +00001029 bool isImm0_4095Neg() const {
1030 if (!isImm()) return false;
1031 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1032 if (!CE) return false;
1033 int64_t Value = -CE->getValue();
1034 return Value > 0 && Value < 4096;
1035 }
Eugene Zelenko076468c2017-09-20 21:35:51 +00001036
Jim Grosbach31756c22011-07-13 22:01:08 +00001037 bool isImm0_7() const {
Sjoerd Meijer11794702017-04-03 14:50:04 +00001038 return isImmediate<0, 7>();
Jim Grosbachd4b82492011-12-07 01:07:24 +00001039 }
Eugene Zelenko076468c2017-09-20 21:35:51 +00001040
Jim Grosbach475c6db2011-07-25 23:09:14 +00001041 bool isImm1_16() const {
Sjoerd Meijer11794702017-04-03 14:50:04 +00001042 return isImmediate<1, 16>();
Jim Grosbach475c6db2011-07-25 23:09:14 +00001043 }
Eugene Zelenko076468c2017-09-20 21:35:51 +00001044
Jim Grosbach801e0a32011-07-22 23:16:18 +00001045 bool isImm1_32() const {
Sjoerd Meijer11794702017-04-03 14:50:04 +00001046 return isImmediate<1, 32>();
Jim Grosbach801e0a32011-07-22 23:16:18 +00001047 }
Eugene Zelenko076468c2017-09-20 21:35:51 +00001048
Sjoerd Meijer11794702017-04-03 14:50:04 +00001049 bool isImm8_255() const {
1050 return isImmediate<8, 255>();
Jim Grosbach975b6412011-07-13 20:10:10 +00001051 }
Eugene Zelenko076468c2017-09-20 21:35:51 +00001052
Mihai Popaae1112b2013-08-21 13:14:58 +00001053 bool isImm256_65535Expr() const {
1054 if (!isImm()) return false;
1055 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1056 // If it's not a constant expression, it'll generate a fixup and be
1057 // handled later.
1058 if (!CE) return true;
1059 int64_t Value = CE->getValue();
1060 return Value >= 256 && Value < 65536;
1061 }
Eugene Zelenko076468c2017-09-20 21:35:51 +00001062
Jim Grosbach7c09e3c2011-07-19 19:13:28 +00001063 bool isImm0_65535Expr() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001064 if (!isImm()) return false;
Jim Grosbach7c09e3c2011-07-19 19:13:28 +00001065 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1066 // If it's not a constant expression, it'll generate a fixup and be
1067 // handled later.
1068 if (!CE) return true;
1069 int64_t Value = CE->getValue();
1070 return Value >= 0 && Value < 65536;
1071 }
Eugene Zelenko076468c2017-09-20 21:35:51 +00001072
Jim Grosbachf1637842011-07-26 16:24:27 +00001073 bool isImm24bit() const {
Sjoerd Meijer11794702017-04-03 14:50:04 +00001074 return isImmediate<0, 0xffffff + 1>();
Jim Grosbachf1637842011-07-26 16:24:27 +00001075 }
Eugene Zelenko076468c2017-09-20 21:35:51 +00001076
Jim Grosbach46dd4132011-08-17 21:51:27 +00001077 bool isImmThumbSR() const {
Sjoerd Meijer11794702017-04-03 14:50:04 +00001078 return isImmediate<1, 33>();
Jim Grosbach46dd4132011-08-17 21:51:27 +00001079 }
Eugene Zelenko076468c2017-09-20 21:35:51 +00001080
Jim Grosbach27c1e252011-07-21 17:23:04 +00001081 bool isPKHLSLImm() const {
Sjoerd Meijer11794702017-04-03 14:50:04 +00001082 return isImmediate<0, 32>();
Jim Grosbach27c1e252011-07-21 17:23:04 +00001083 }
Eugene Zelenko076468c2017-09-20 21:35:51 +00001084
Jim Grosbach27c1e252011-07-21 17:23:04 +00001085 bool isPKHASRImm() const {
Sjoerd Meijer11794702017-04-03 14:50:04 +00001086 return isImmediate<0, 33>();
Jim Grosbach27c1e252011-07-21 17:23:04 +00001087 }
Eugene Zelenko076468c2017-09-20 21:35:51 +00001088
Jiangning Liu10dd40e2012-08-02 08:13:13 +00001089 bool isAdrLabel() const {
1090 // If we have an immediate that's not a constant, treat it as a label
Asiri Rathnayake52376ac2015-01-06 15:55:09 +00001091 // reference needing a fixup.
1092 if (isImm() && !isa<MCConstantExpr>(getImm()))
1093 return true;
1094
1095 // If it is a constant, it must fit into a modified immediate encoding.
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001096 if (!isImm()) return false;
Jim Grosbach9720dcf2011-07-19 16:50:30 +00001097 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1098 if (!CE) return false;
1099 int64_t Value = CE->getValue();
Asiri Rathnayake52376ac2015-01-06 15:55:09 +00001100 return (ARM_AM::getSOImmVal(Value) != -1 ||
Aaron Ballman3182ee92015-06-09 12:03:46 +00001101 ARM_AM::getSOImmVal(-Value) != -1);
Jim Grosbach30506252011-12-08 00:31:07 +00001102 }
Eugene Zelenko076468c2017-09-20 21:35:51 +00001103
Jim Grosbacha6f7a1e2011-06-27 23:54:06 +00001104 bool isT2SOImm() const {
Peter Smithadde6672017-06-05 09:37:12 +00001105 // If we have an immediate that's not a constant, treat it as an expression
1106 // needing a fixup.
1107 if (isImm() && !isa<MCConstantExpr>(getImm())) {
1108 // We want to avoid matching :upper16: and :lower16: as we want these
1109 // expressions to match in isImm0_65535Expr()
1110 const ARMMCExpr *ARM16Expr = dyn_cast<ARMMCExpr>(getImm());
1111 return (!ARM16Expr || (ARM16Expr->getKind() != ARMMCExpr::VK_ARM_HI16 &&
1112 ARM16Expr->getKind() != ARMMCExpr::VK_ARM_LO16));
1113 }
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001114 if (!isImm()) return false;
Jim Grosbacha6f7a1e2011-06-27 23:54:06 +00001115 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1116 if (!CE) return false;
1117 int64_t Value = CE->getValue();
1118 return ARM_AM::getT2SOImmVal(Value) != -1;
1119 }
Eugene Zelenko076468c2017-09-20 21:35:51 +00001120
Jim Grosbachb009a872011-10-28 22:36:30 +00001121 bool isT2SOImmNot() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001122 if (!isImm()) return false;
Jim Grosbachb009a872011-10-28 22:36:30 +00001123 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1124 if (!CE) return false;
1125 int64_t Value = CE->getValue();
Mihai Popacf276b22013-08-16 11:55:44 +00001126 return ARM_AM::getT2SOImmVal(Value) == -1 &&
1127 ARM_AM::getT2SOImmVal(~Value) != -1;
Jim Grosbachb009a872011-10-28 22:36:30 +00001128 }
Eugene Zelenko076468c2017-09-20 21:35:51 +00001129
Jim Grosbach30506252011-12-08 00:31:07 +00001130 bool isT2SOImmNeg() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001131 if (!isImm()) return false;
Jim Grosbach30506252011-12-08 00:31:07 +00001132 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1133 if (!CE) return false;
1134 int64_t Value = CE->getValue();
Jim Grosbachfdaab532012-03-30 19:59:02 +00001135 // Only use this when not representable as a plain so_imm.
1136 return ARM_AM::getT2SOImmVal(Value) == -1 &&
1137 ARM_AM::getT2SOImmVal(-Value) != -1;
Jim Grosbach30506252011-12-08 00:31:07 +00001138 }
Eugene Zelenko076468c2017-09-20 21:35:51 +00001139
Jim Grosbach0a547702011-07-22 17:44:50 +00001140 bool isSetEndImm() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001141 if (!isImm()) return false;
Jim Grosbach0a547702011-07-22 17:44:50 +00001142 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1143 if (!CE) return false;
1144 int64_t Value = CE->getValue();
1145 return Value == 1 || Value == 0;
1146 }
Eugene Zelenko076468c2017-09-20 21:35:51 +00001147
Craig Topperca7e3e52014-03-10 03:19:03 +00001148 bool isReg() const override { return Kind == k_Register; }
Jim Grosbach6e5778f2011-10-07 23:24:09 +00001149 bool isRegList() const { return Kind == k_RegisterList; }
1150 bool isDPRRegList() const { return Kind == k_DPRRegisterList; }
1151 bool isSPRRegList() const { return Kind == k_SPRRegisterList; }
Craig Topperca7e3e52014-03-10 03:19:03 +00001152 bool isToken() const override { return Kind == k_Token; }
Jim Grosbach6e5778f2011-10-07 23:24:09 +00001153 bool isMemBarrierOpt() const { return Kind == k_MemBarrierOpt; }
Amaury de la Vieuville43cb13a2013-06-10 14:17:08 +00001154 bool isInstSyncBarrierOpt() const { return Kind == k_InstSyncBarrierOpt; }
Craig Topperca7e3e52014-03-10 03:19:03 +00001155 bool isMem() const override { return Kind == k_Memory; }
Jim Grosbach6e5778f2011-10-07 23:24:09 +00001156 bool isShifterImm() const { return Kind == k_ShifterImmediate; }
1157 bool isRegShiftedReg() const { return Kind == k_ShiftedRegister; }
1158 bool isRegShiftedImm() const { return Kind == k_ShiftedImmediate; }
1159 bool isRotImm() const { return Kind == k_RotateImmediate; }
Asiri Rathnayakea0199b92014-12-02 10:53:20 +00001160 bool isModImm() const { return Kind == k_ModifiedImmediate; }
Eugene Zelenko076468c2017-09-20 21:35:51 +00001161
Asiri Rathnayakea0199b92014-12-02 10:53:20 +00001162 bool isModImmNot() const {
1163 if (!isImm()) return false;
1164 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1165 if (!CE) return false;
1166 int64_t Value = CE->getValue();
1167 return ARM_AM::getSOImmVal(~Value) != -1;
1168 }
Eugene Zelenko076468c2017-09-20 21:35:51 +00001169
Asiri Rathnayakea0199b92014-12-02 10:53:20 +00001170 bool isModImmNeg() const {
1171 if (!isImm()) return false;
1172 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1173 if (!CE) return false;
1174 int64_t Value = CE->getValue();
1175 return ARM_AM::getSOImmVal(Value) == -1 &&
1176 ARM_AM::getSOImmVal(-Value) != -1;
1177 }
Eugene Zelenko076468c2017-09-20 21:35:51 +00001178
Sanne Wouda2409c642017-03-21 14:59:17 +00001179 bool isThumbModImmNeg1_7() const {
1180 if (!isImm()) return false;
1181 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1182 if (!CE) return false;
1183 int32_t Value = -(int32_t)CE->getValue();
1184 return 0 < Value && Value < 8;
1185 }
Eugene Zelenko076468c2017-09-20 21:35:51 +00001186
Sanne Wouda2409c642017-03-21 14:59:17 +00001187 bool isThumbModImmNeg8_255() const {
1188 if (!isImm()) return false;
1189 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1190 if (!CE) return false;
1191 int32_t Value = -(int32_t)CE->getValue();
1192 return 7 < Value && Value < 256;
1193 }
Eugene Zelenko076468c2017-09-20 21:35:51 +00001194
Renato Golin3f126132016-05-12 21:22:31 +00001195 bool isConstantPoolImm() const { return Kind == k_ConstantPoolImmediate; }
Jim Grosbach6e5778f2011-10-07 23:24:09 +00001196 bool isBitfield() const { return Kind == k_BitfieldDescriptor; }
1197 bool isPostIdxRegShifted() const { return Kind == k_PostIndexRegister; }
Jim Grosbachc320c852011-08-05 21:28:30 +00001198 bool isPostIdxReg() const {
Jim Grosbachee201fa2011-11-14 17:52:47 +00001199 return Kind == k_PostIndexRegister && PostIdxReg.ShiftTy ==ARM_AM::no_shift;
Jim Grosbachc320c852011-08-05 21:28:30 +00001200 }
Kevin Enderby488f20b2014-04-10 20:18:58 +00001201 bool isMemNoOffset(bool alignOK = false, unsigned Alignment = 0) const {
Chad Rosier41099832012-09-11 23:02:35 +00001202 if (!isMem())
Bruno Cardoso Lopesab830502011-03-31 23:26:08 +00001203 return false;
Jim Grosbachd3595712011-08-03 23:50:40 +00001204 // No offset of any kind.
Craig Topper062a2ba2014-04-25 05:30:21 +00001205 return Memory.OffsetRegNum == 0 && Memory.OffsetImm == nullptr &&
Kevin Enderby488f20b2014-04-10 20:18:58 +00001206 (alignOK || Memory.Alignment == Alignment);
Jim Grosbacha95ec992011-10-11 17:29:55 +00001207 }
Jim Grosbach94298a92012-01-18 22:46:46 +00001208 bool isMemPCRelImm12() const {
Chad Rosier41099832012-09-11 23:02:35 +00001209 if (!isMem() || Memory.OffsetRegNum != 0 || Memory.Alignment != 0)
Jim Grosbach94298a92012-01-18 22:46:46 +00001210 return false;
1211 // Base register must be PC.
1212 if (Memory.BaseRegNum != ARM::PC)
1213 return false;
1214 // Immediate offset in range [-4095, 4095].
1215 if (!Memory.OffsetImm) return true;
1216 int64_t Val = Memory.OffsetImm->getValue();
Eugene Zelenko076468c2017-09-20 21:35:51 +00001217 return (Val > -4096 && Val < 4096) ||
1218 (Val == std::numeric_limits<int32_t>::min());
Jim Grosbach94298a92012-01-18 22:46:46 +00001219 }
Eugene Zelenko076468c2017-09-20 21:35:51 +00001220
Jim Grosbacha95ec992011-10-11 17:29:55 +00001221 bool isAlignedMemory() const {
1222 return isMemNoOffset(true);
Bruno Cardoso Lopesab830502011-03-31 23:26:08 +00001223 }
Eugene Zelenko076468c2017-09-20 21:35:51 +00001224
Kevin Enderby488f20b2014-04-10 20:18:58 +00001225 bool isAlignedMemoryNone() const {
1226 return isMemNoOffset(false, 0);
1227 }
Eugene Zelenko076468c2017-09-20 21:35:51 +00001228
Kevin Enderby488f20b2014-04-10 20:18:58 +00001229 bool isDupAlignedMemoryNone() const {
1230 return isMemNoOffset(false, 0);
1231 }
Eugene Zelenko076468c2017-09-20 21:35:51 +00001232
Kevin Enderby488f20b2014-04-10 20:18:58 +00001233 bool isAlignedMemory16() const {
1234 if (isMemNoOffset(false, 2)) // alignment in bytes for 16-bits is 2.
1235 return true;
1236 return isMemNoOffset(false, 0);
1237 }
Eugene Zelenko076468c2017-09-20 21:35:51 +00001238
Kevin Enderby488f20b2014-04-10 20:18:58 +00001239 bool isDupAlignedMemory16() const {
1240 if (isMemNoOffset(false, 2)) // alignment in bytes for 16-bits is 2.
1241 return true;
1242 return isMemNoOffset(false, 0);
1243 }
Eugene Zelenko076468c2017-09-20 21:35:51 +00001244
Kevin Enderby488f20b2014-04-10 20:18:58 +00001245 bool isAlignedMemory32() const {
1246 if (isMemNoOffset(false, 4)) // alignment in bytes for 32-bits is 4.
1247 return true;
1248 return isMemNoOffset(false, 0);
1249 }
Eugene Zelenko076468c2017-09-20 21:35:51 +00001250
Kevin Enderby488f20b2014-04-10 20:18:58 +00001251 bool isDupAlignedMemory32() const {
1252 if (isMemNoOffset(false, 4)) // alignment in bytes for 32-bits is 4.
1253 return true;
1254 return isMemNoOffset(false, 0);
1255 }
Eugene Zelenko076468c2017-09-20 21:35:51 +00001256
Kevin Enderby488f20b2014-04-10 20:18:58 +00001257 bool isAlignedMemory64() const {
1258 if (isMemNoOffset(false, 8)) // alignment in bytes for 64-bits is 8.
1259 return true;
1260 return isMemNoOffset(false, 0);
1261 }
Eugene Zelenko076468c2017-09-20 21:35:51 +00001262
Kevin Enderby488f20b2014-04-10 20:18:58 +00001263 bool isDupAlignedMemory64() const {
1264 if (isMemNoOffset(false, 8)) // alignment in bytes for 64-bits is 8.
1265 return true;
1266 return isMemNoOffset(false, 0);
1267 }
Eugene Zelenko076468c2017-09-20 21:35:51 +00001268
Kevin Enderby488f20b2014-04-10 20:18:58 +00001269 bool isAlignedMemory64or128() const {
1270 if (isMemNoOffset(false, 8)) // alignment in bytes for 64-bits is 8.
1271 return true;
1272 if (isMemNoOffset(false, 16)) // alignment in bytes for 128-bits is 16.
1273 return true;
1274 return isMemNoOffset(false, 0);
1275 }
Eugene Zelenko076468c2017-09-20 21:35:51 +00001276
Kevin Enderby488f20b2014-04-10 20:18:58 +00001277 bool isDupAlignedMemory64or128() const {
1278 if (isMemNoOffset(false, 8)) // alignment in bytes for 64-bits is 8.
1279 return true;
1280 if (isMemNoOffset(false, 16)) // alignment in bytes for 128-bits is 16.
1281 return true;
1282 return isMemNoOffset(false, 0);
1283 }
Eugene Zelenko076468c2017-09-20 21:35:51 +00001284
Kevin Enderby488f20b2014-04-10 20:18:58 +00001285 bool isAlignedMemory64or128or256() const {
1286 if (isMemNoOffset(false, 8)) // alignment in bytes for 64-bits is 8.
1287 return true;
1288 if (isMemNoOffset(false, 16)) // alignment in bytes for 128-bits is 16.
1289 return true;
1290 if (isMemNoOffset(false, 32)) // alignment in bytes for 256-bits is 32.
1291 return true;
1292 return isMemNoOffset(false, 0);
1293 }
Eugene Zelenko076468c2017-09-20 21:35:51 +00001294
Jim Grosbachd3595712011-08-03 23:50:40 +00001295 bool isAddrMode2() const {
Chad Rosier41099832012-09-11 23:02:35 +00001296 if (!isMem() || Memory.Alignment != 0) return false;
Jim Grosbachd3595712011-08-03 23:50:40 +00001297 // Check for register offset.
Jim Grosbach871dff72011-10-11 15:59:20 +00001298 if (Memory.OffsetRegNum) return true;
Jim Grosbachd3595712011-08-03 23:50:40 +00001299 // Immediate offset in range [-4095, 4095].
Jim Grosbach871dff72011-10-11 15:59:20 +00001300 if (!Memory.OffsetImm) return true;
1301 int64_t Val = Memory.OffsetImm->getValue();
Jim Grosbachd3595712011-08-03 23:50:40 +00001302 return Val > -4096 && Val < 4096;
Bruno Cardoso Lopesbda36322011-04-04 17:18:19 +00001303 }
Eugene Zelenko076468c2017-09-20 21:35:51 +00001304
Jim Grosbachcd17c122011-08-04 23:01:30 +00001305 bool isAM2OffsetImm() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001306 if (!isImm()) return false;
Jim Grosbachcd17c122011-08-04 23:01:30 +00001307 // Immediate offset in range [-4095, 4095].
1308 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1309 if (!CE) return false;
1310 int64_t Val = CE->getValue();
Eugene Zelenko076468c2017-09-20 21:35:51 +00001311 return (Val == std::numeric_limits<int32_t>::min()) ||
1312 (Val > -4096 && Val < 4096);
Jim Grosbachcd17c122011-08-04 23:01:30 +00001313 }
Eugene Zelenko076468c2017-09-20 21:35:51 +00001314
Jim Grosbach5b96b802011-08-10 20:29:19 +00001315 bool isAddrMode3() const {
Jim Grosbach8648c102011-12-19 23:06:24 +00001316 // If we have an immediate that's not a constant, treat it as a label
1317 // reference needing a fixup. If it is a constant, it's something else
1318 // and we reject it.
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001319 if (isImm() && !isa<MCConstantExpr>(getImm()))
Jim Grosbach8648c102011-12-19 23:06:24 +00001320 return true;
Chad Rosier41099832012-09-11 23:02:35 +00001321 if (!isMem() || Memory.Alignment != 0) return false;
Jim Grosbach5b96b802011-08-10 20:29:19 +00001322 // No shifts are legal for AM3.
Jim Grosbach871dff72011-10-11 15:59:20 +00001323 if (Memory.ShiftType != ARM_AM::no_shift) return false;
Jim Grosbach5b96b802011-08-10 20:29:19 +00001324 // Check for register offset.
Jim Grosbach871dff72011-10-11 15:59:20 +00001325 if (Memory.OffsetRegNum) return true;
Jim Grosbach5b96b802011-08-10 20:29:19 +00001326 // Immediate offset in range [-255, 255].
Jim Grosbach871dff72011-10-11 15:59:20 +00001327 if (!Memory.OffsetImm) return true;
1328 int64_t Val = Memory.OffsetImm->getValue();
Eugene Zelenko076468c2017-09-20 21:35:51 +00001329 // The #-0 offset is encoded as std::numeric_limits<int32_t>::min(), and we
1330 // have to check for this too.
1331 return (Val > -256 && Val < 256) ||
1332 Val == std::numeric_limits<int32_t>::min();
Jim Grosbach5b96b802011-08-10 20:29:19 +00001333 }
Eugene Zelenko076468c2017-09-20 21:35:51 +00001334
Jim Grosbach5b96b802011-08-10 20:29:19 +00001335 bool isAM3Offset() const {
Jim Grosbach6e5778f2011-10-07 23:24:09 +00001336 if (Kind != k_Immediate && Kind != k_PostIndexRegister)
Jim Grosbach5b96b802011-08-10 20:29:19 +00001337 return false;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00001338 if (Kind == k_PostIndexRegister)
Jim Grosbach5b96b802011-08-10 20:29:19 +00001339 return PostIdxReg.ShiftTy == ARM_AM::no_shift;
1340 // Immediate offset in range [-255, 255].
1341 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1342 if (!CE) return false;
1343 int64_t Val = CE->getValue();
Eugene Zelenko076468c2017-09-20 21:35:51 +00001344 // Special case, #-0 is std::numeric_limits<int32_t>::min().
1345 return (Val > -256 && Val < 256) ||
1346 Val == std::numeric_limits<int32_t>::min();
Jim Grosbach5b96b802011-08-10 20:29:19 +00001347 }
Eugene Zelenko076468c2017-09-20 21:35:51 +00001348
Jim Grosbachd3595712011-08-03 23:50:40 +00001349 bool isAddrMode5() const {
Jim Grosbachfb2f1d62011-11-01 01:24:45 +00001350 // If we have an immediate that's not a constant, treat it as a label
1351 // reference needing a fixup. If it is a constant, it's something else
1352 // and we reject it.
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001353 if (isImm() && !isa<MCConstantExpr>(getImm()))
Jim Grosbachfb2f1d62011-11-01 01:24:45 +00001354 return true;
Chad Rosier41099832012-09-11 23:02:35 +00001355 if (!isMem() || Memory.Alignment != 0) return false;
Jim Grosbachd3595712011-08-03 23:50:40 +00001356 // Check for register offset.
Jim Grosbach871dff72011-10-11 15:59:20 +00001357 if (Memory.OffsetRegNum) return false;
Jim Grosbachd3595712011-08-03 23:50:40 +00001358 // Immediate offset in range [-1020, 1020] and a multiple of 4.
Jim Grosbach871dff72011-10-11 15:59:20 +00001359 if (!Memory.OffsetImm) return true;
1360 int64_t Val = Memory.OffsetImm->getValue();
Owen Anderson967674d2011-08-29 19:36:44 +00001361 return (Val >= -1020 && Val <= 1020 && ((Val & 3) == 0)) ||
Eugene Zelenko076468c2017-09-20 21:35:51 +00001362 Val == std::numeric_limits<int32_t>::min();
Bill Wendling8d2aa032010-11-08 23:49:57 +00001363 }
Eugene Zelenko076468c2017-09-20 21:35:51 +00001364
Oliver Stannard65b85382016-01-25 10:26:26 +00001365 bool isAddrMode5FP16() const {
1366 // If we have an immediate that's not a constant, treat it as a label
1367 // reference needing a fixup. If it is a constant, it's something else
1368 // and we reject it.
1369 if (isImm() && !isa<MCConstantExpr>(getImm()))
1370 return true;
1371 if (!isMem() || Memory.Alignment != 0) return false;
1372 // Check for register offset.
1373 if (Memory.OffsetRegNum) return false;
1374 // Immediate offset in range [-510, 510] and a multiple of 2.
1375 if (!Memory.OffsetImm) return true;
1376 int64_t Val = Memory.OffsetImm->getValue();
Eugene Zelenko076468c2017-09-20 21:35:51 +00001377 return (Val >= -510 && Val <= 510 && ((Val & 1) == 0)) ||
1378 Val == std::numeric_limits<int32_t>::min();
Oliver Stannard65b85382016-01-25 10:26:26 +00001379 }
Eugene Zelenko076468c2017-09-20 21:35:51 +00001380
Jim Grosbach05541f42011-09-19 22:21:13 +00001381 bool isMemTBB() const {
Chad Rosier41099832012-09-11 23:02:35 +00001382 if (!isMem() || !Memory.OffsetRegNum || Memory.isNegative ||
Jim Grosbacha95ec992011-10-11 17:29:55 +00001383 Memory.ShiftType != ARM_AM::no_shift || Memory.Alignment != 0)
Jim Grosbach05541f42011-09-19 22:21:13 +00001384 return false;
1385 return true;
1386 }
Eugene Zelenko076468c2017-09-20 21:35:51 +00001387
Jim Grosbach05541f42011-09-19 22:21:13 +00001388 bool isMemTBH() const {
Chad Rosier41099832012-09-11 23:02:35 +00001389 if (!isMem() || !Memory.OffsetRegNum || Memory.isNegative ||
Jim Grosbacha95ec992011-10-11 17:29:55 +00001390 Memory.ShiftType != ARM_AM::lsl || Memory.ShiftImm != 1 ||
1391 Memory.Alignment != 0 )
Jim Grosbach05541f42011-09-19 22:21:13 +00001392 return false;
1393 return true;
1394 }
Eugene Zelenko076468c2017-09-20 21:35:51 +00001395
Jim Grosbachd3595712011-08-03 23:50:40 +00001396 bool isMemRegOffset() const {
Chad Rosier41099832012-09-11 23:02:35 +00001397 if (!isMem() || !Memory.OffsetRegNum || Memory.Alignment != 0)
Bill Wendling092a7bd2010-12-14 03:36:38 +00001398 return false;
Daniel Dunbar7ed45592011-01-18 05:34:11 +00001399 return true;
Bill Wendling092a7bd2010-12-14 03:36:38 +00001400 }
Eugene Zelenko076468c2017-09-20 21:35:51 +00001401
Jim Grosbache0ebc1c2011-09-07 23:10:15 +00001402 bool isT2MemRegOffset() const {
Chad Rosier41099832012-09-11 23:02:35 +00001403 if (!isMem() || !Memory.OffsetRegNum || Memory.isNegative ||
Tim Northoveraa35bd22016-02-25 16:54:52 +00001404 Memory.Alignment != 0 || Memory.BaseRegNum == ARM::PC)
Jim Grosbache0ebc1c2011-09-07 23:10:15 +00001405 return false;
1406 // Only lsl #{0, 1, 2, 3} allowed.
Jim Grosbach871dff72011-10-11 15:59:20 +00001407 if (Memory.ShiftType == ARM_AM::no_shift)
Jim Grosbache0ebc1c2011-09-07 23:10:15 +00001408 return true;
Jim Grosbach871dff72011-10-11 15:59:20 +00001409 if (Memory.ShiftType != ARM_AM::lsl || Memory.ShiftImm > 3)
Jim Grosbache0ebc1c2011-09-07 23:10:15 +00001410 return false;
1411 return true;
1412 }
Eugene Zelenko076468c2017-09-20 21:35:51 +00001413
Jim Grosbachd3595712011-08-03 23:50:40 +00001414 bool isMemThumbRR() const {
1415 // Thumb reg+reg addressing is simple. Just two registers, a base and
1416 // an offset. No shifts, negations or any other complicating factors.
Chad Rosier41099832012-09-11 23:02:35 +00001417 if (!isMem() || !Memory.OffsetRegNum || Memory.isNegative ||
Jim Grosbacha95ec992011-10-11 17:29:55 +00001418 Memory.ShiftType != ARM_AM::no_shift || Memory.Alignment != 0)
Bill Wendling811c9362010-11-30 07:44:32 +00001419 return false;
Jim Grosbach871dff72011-10-11 15:59:20 +00001420 return isARMLowRegister(Memory.BaseRegNum) &&
1421 (!Memory.OffsetRegNum || isARMLowRegister(Memory.OffsetRegNum));
Jim Grosbach3fe94e32011-08-19 17:55:24 +00001422 }
Eugene Zelenko076468c2017-09-20 21:35:51 +00001423
Jim Grosbach3fe94e32011-08-19 17:55:24 +00001424 bool isMemThumbRIs4() const {
Chad Rosier41099832012-09-11 23:02:35 +00001425 if (!isMem() || Memory.OffsetRegNum != 0 ||
Jim Grosbacha95ec992011-10-11 17:29:55 +00001426 !isARMLowRegister(Memory.BaseRegNum) || Memory.Alignment != 0)
Jim Grosbach3fe94e32011-08-19 17:55:24 +00001427 return false;
1428 // Immediate offset, multiple of 4 in range [0, 124].
Jim Grosbach871dff72011-10-11 15:59:20 +00001429 if (!Memory.OffsetImm) return true;
1430 int64_t Val = Memory.OffsetImm->getValue();
Jim Grosbach23983d62011-08-19 18:13:48 +00001431 return Val >= 0 && Val <= 124 && (Val % 4) == 0;
1432 }
Eugene Zelenko076468c2017-09-20 21:35:51 +00001433
Jim Grosbach26d35872011-08-19 18:55:51 +00001434 bool isMemThumbRIs2() const {
Chad Rosier41099832012-09-11 23:02:35 +00001435 if (!isMem() || Memory.OffsetRegNum != 0 ||
Jim Grosbacha95ec992011-10-11 17:29:55 +00001436 !isARMLowRegister(Memory.BaseRegNum) || Memory.Alignment != 0)
Jim Grosbach26d35872011-08-19 18:55:51 +00001437 return false;
1438 // Immediate offset, multiple of 4 in range [0, 62].
Jim Grosbach871dff72011-10-11 15:59:20 +00001439 if (!Memory.OffsetImm) return true;
1440 int64_t Val = Memory.OffsetImm->getValue();
Jim Grosbach26d35872011-08-19 18:55:51 +00001441 return Val >= 0 && Val <= 62 && (Val % 2) == 0;
1442 }
Eugene Zelenko076468c2017-09-20 21:35:51 +00001443
Jim Grosbacha32c7532011-08-19 18:49:59 +00001444 bool isMemThumbRIs1() const {
Chad Rosier41099832012-09-11 23:02:35 +00001445 if (!isMem() || Memory.OffsetRegNum != 0 ||
Jim Grosbacha95ec992011-10-11 17:29:55 +00001446 !isARMLowRegister(Memory.BaseRegNum) || Memory.Alignment != 0)
Jim Grosbacha32c7532011-08-19 18:49:59 +00001447 return false;
1448 // Immediate offset in range [0, 31].
Jim Grosbach871dff72011-10-11 15:59:20 +00001449 if (!Memory.OffsetImm) return true;
1450 int64_t Val = Memory.OffsetImm->getValue();
Jim Grosbacha32c7532011-08-19 18:49:59 +00001451 return Val >= 0 && Val <= 31;
1452 }
Eugene Zelenko076468c2017-09-20 21:35:51 +00001453
Jim Grosbach23983d62011-08-19 18:13:48 +00001454 bool isMemThumbSPI() const {
Chad Rosier41099832012-09-11 23:02:35 +00001455 if (!isMem() || Memory.OffsetRegNum != 0 ||
Jim Grosbacha95ec992011-10-11 17:29:55 +00001456 Memory.BaseRegNum != ARM::SP || Memory.Alignment != 0)
Jim Grosbach23983d62011-08-19 18:13:48 +00001457 return false;
1458 // Immediate offset, multiple of 4 in range [0, 1020].
Jim Grosbach871dff72011-10-11 15:59:20 +00001459 if (!Memory.OffsetImm) return true;
1460 int64_t Val = Memory.OffsetImm->getValue();
Jim Grosbach23983d62011-08-19 18:13:48 +00001461 return Val >= 0 && Val <= 1020 && (Val % 4) == 0;
Bill Wendling811c9362010-11-30 07:44:32 +00001462 }
Eugene Zelenko076468c2017-09-20 21:35:51 +00001463
Jim Grosbach7db8d692011-09-08 22:07:06 +00001464 bool isMemImm8s4Offset() const {
Jim Grosbach8648c102011-12-19 23:06:24 +00001465 // If we have an immediate that's not a constant, treat it as a label
1466 // reference needing a fixup. If it is a constant, it's something else
1467 // and we reject it.
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001468 if (isImm() && !isa<MCConstantExpr>(getImm()))
Jim Grosbach8648c102011-12-19 23:06:24 +00001469 return true;
Chad Rosier41099832012-09-11 23:02:35 +00001470 if (!isMem() || Memory.OffsetRegNum != 0 || Memory.Alignment != 0)
Jim Grosbach7db8d692011-09-08 22:07:06 +00001471 return false;
1472 // Immediate offset a multiple of 4 in range [-1020, 1020].
Jim Grosbach871dff72011-10-11 15:59:20 +00001473 if (!Memory.OffsetImm) return true;
1474 int64_t Val = Memory.OffsetImm->getValue();
Eugene Zelenko076468c2017-09-20 21:35:51 +00001475 // Special case, #-0 is std::numeric_limits<int32_t>::min().
1476 return (Val >= -1020 && Val <= 1020 && (Val & 3) == 0) ||
1477 Val == std::numeric_limits<int32_t>::min();
Jim Grosbach7db8d692011-09-08 22:07:06 +00001478 }
Eugene Zelenko076468c2017-09-20 21:35:51 +00001479
Jim Grosbacha05627e2011-09-09 18:37:27 +00001480 bool isMemImm0_1020s4Offset() const {
Chad Rosier41099832012-09-11 23:02:35 +00001481 if (!isMem() || Memory.OffsetRegNum != 0 || Memory.Alignment != 0)
Jim Grosbacha05627e2011-09-09 18:37:27 +00001482 return false;
1483 // Immediate offset a multiple of 4 in range [0, 1020].
Jim Grosbach871dff72011-10-11 15:59:20 +00001484 if (!Memory.OffsetImm) return true;
1485 int64_t Val = Memory.OffsetImm->getValue();
Jim Grosbacha05627e2011-09-09 18:37:27 +00001486 return Val >= 0 && Val <= 1020 && (Val & 3) == 0;
1487 }
Eugene Zelenko076468c2017-09-20 21:35:51 +00001488
Jim Grosbachd3595712011-08-03 23:50:40 +00001489 bool isMemImm8Offset() const {
Chad Rosier41099832012-09-11 23:02:35 +00001490 if (!isMem() || Memory.OffsetRegNum != 0 || Memory.Alignment != 0)
Jim Grosbachd3595712011-08-03 23:50:40 +00001491 return false;
Jim Grosbach94298a92012-01-18 22:46:46 +00001492 // Base reg of PC isn't allowed for these encodings.
1493 if (Memory.BaseRegNum == ARM::PC) return false;
Jim Grosbachd3595712011-08-03 23:50:40 +00001494 // Immediate offset in range [-255, 255].
Jim Grosbach871dff72011-10-11 15:59:20 +00001495 if (!Memory.OffsetImm) return true;
1496 int64_t Val = Memory.OffsetImm->getValue();
Eugene Zelenko076468c2017-09-20 21:35:51 +00001497 return (Val == std::numeric_limits<int32_t>::min()) ||
1498 (Val > -256 && Val < 256);
Jim Grosbachd3595712011-08-03 23:50:40 +00001499 }
Eugene Zelenko076468c2017-09-20 21:35:51 +00001500
Jim Grosbach2392c532011-09-07 23:39:14 +00001501 bool isMemPosImm8Offset() const {
Chad Rosier41099832012-09-11 23:02:35 +00001502 if (!isMem() || Memory.OffsetRegNum != 0 || Memory.Alignment != 0)
Jim Grosbach2392c532011-09-07 23:39:14 +00001503 return false;
1504 // Immediate offset in range [0, 255].
Jim Grosbach871dff72011-10-11 15:59:20 +00001505 if (!Memory.OffsetImm) return true;
1506 int64_t Val = Memory.OffsetImm->getValue();
Jim Grosbach2392c532011-09-07 23:39:14 +00001507 return Val >= 0 && Val < 256;
1508 }
Eugene Zelenko076468c2017-09-20 21:35:51 +00001509
Jim Grosbach5bfa8ba2011-09-07 20:58:57 +00001510 bool isMemNegImm8Offset() const {
Chad Rosier41099832012-09-11 23:02:35 +00001511 if (!isMem() || Memory.OffsetRegNum != 0 || Memory.Alignment != 0)
Jim Grosbach5bfa8ba2011-09-07 20:58:57 +00001512 return false;
Jim Grosbach94298a92012-01-18 22:46:46 +00001513 // Base reg of PC isn't allowed for these encodings.
1514 if (Memory.BaseRegNum == ARM::PC) return false;
Jim Grosbach5bfa8ba2011-09-07 20:58:57 +00001515 // Immediate offset in range [-255, -1].
Jim Grosbach175c7d02011-12-06 04:49:29 +00001516 if (!Memory.OffsetImm) return false;
Jim Grosbach871dff72011-10-11 15:59:20 +00001517 int64_t Val = Memory.OffsetImm->getValue();
Eugene Zelenko076468c2017-09-20 21:35:51 +00001518 return (Val == std::numeric_limits<int32_t>::min()) ||
1519 (Val > -256 && Val < 0);
Jim Grosbach5bfa8ba2011-09-07 20:58:57 +00001520 }
Eugene Zelenko076468c2017-09-20 21:35:51 +00001521
Jim Grosbach5bfa8ba2011-09-07 20:58:57 +00001522 bool isMemUImm12Offset() const {
Chad Rosier41099832012-09-11 23:02:35 +00001523 if (!isMem() || Memory.OffsetRegNum != 0 || Memory.Alignment != 0)
Jim Grosbach5bfa8ba2011-09-07 20:58:57 +00001524 return false;
1525 // Immediate offset in range [0, 4095].
Jim Grosbach871dff72011-10-11 15:59:20 +00001526 if (!Memory.OffsetImm) return true;
1527 int64_t Val = Memory.OffsetImm->getValue();
Jim Grosbach5bfa8ba2011-09-07 20:58:57 +00001528 return (Val >= 0 && Val < 4096);
1529 }
Eugene Zelenko076468c2017-09-20 21:35:51 +00001530
Jim Grosbachd3595712011-08-03 23:50:40 +00001531 bool isMemImm12Offset() const {
Jim Grosbach95466ce2011-08-08 20:59:31 +00001532 // If we have an immediate that's not a constant, treat it as a label
1533 // reference needing a fixup. If it is a constant, it's something else
1534 // and we reject it.
Renato Golin3f126132016-05-12 21:22:31 +00001535
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001536 if (isImm() && !isa<MCConstantExpr>(getImm()))
Jim Grosbach95466ce2011-08-08 20:59:31 +00001537 return true;
1538
Chad Rosier41099832012-09-11 23:02:35 +00001539 if (!isMem() || Memory.OffsetRegNum != 0 || Memory.Alignment != 0)
Jim Grosbachd3595712011-08-03 23:50:40 +00001540 return false;
1541 // Immediate offset in range [-4095, 4095].
Jim Grosbach871dff72011-10-11 15:59:20 +00001542 if (!Memory.OffsetImm) return true;
1543 int64_t Val = Memory.OffsetImm->getValue();
Eugene Zelenko076468c2017-09-20 21:35:51 +00001544 return (Val > -4096 && Val < 4096) ||
1545 (Val == std::numeric_limits<int32_t>::min());
Jim Grosbachd3595712011-08-03 23:50:40 +00001546 }
Eugene Zelenko076468c2017-09-20 21:35:51 +00001547
Renato Golin3f126132016-05-12 21:22:31 +00001548 bool isConstPoolAsmImm() const {
1549 // Delay processing of Constant Pool Immediate, this will turn into
1550 // a constant. Match no other operand
1551 return (isConstantPoolImm());
1552 }
Eugene Zelenko076468c2017-09-20 21:35:51 +00001553
Jim Grosbachd3595712011-08-03 23:50:40 +00001554 bool isPostIdxImm8() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001555 if (!isImm()) return false;
Jim Grosbachd3595712011-08-03 23:50:40 +00001556 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1557 if (!CE) return false;
1558 int64_t Val = CE->getValue();
Eugene Zelenko076468c2017-09-20 21:35:51 +00001559 return (Val > -256 && Val < 256) ||
1560 (Val == std::numeric_limits<int32_t>::min());
Jim Grosbachd3595712011-08-03 23:50:40 +00001561 }
Eugene Zelenko076468c2017-09-20 21:35:51 +00001562
Jim Grosbach93981412011-10-11 21:55:36 +00001563 bool isPostIdxImm8s4() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001564 if (!isImm()) return false;
Jim Grosbach93981412011-10-11 21:55:36 +00001565 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1566 if (!CE) return false;
1567 int64_t Val = CE->getValue();
1568 return ((Val & 3) == 0 && Val >= -1020 && Val <= 1020) ||
Eugene Zelenko076468c2017-09-20 21:35:51 +00001569 (Val == std::numeric_limits<int32_t>::min());
Jim Grosbach93981412011-10-11 21:55:36 +00001570 }
Jim Grosbachd3595712011-08-03 23:50:40 +00001571
Jim Grosbach6e5778f2011-10-07 23:24:09 +00001572 bool isMSRMask() const { return Kind == k_MSRMask; }
Tim Northoveree843ef2014-08-15 10:47:12 +00001573 bool isBankedReg() const { return Kind == k_BankedReg; }
Jim Grosbach6e5778f2011-10-07 23:24:09 +00001574 bool isProcIFlags() const { return Kind == k_ProcIFlags; }
Daniel Dunbar5cd4d0f2010-08-11 05:24:50 +00001575
Jim Grosbach741cd732011-10-17 22:26:03 +00001576 // NEON operands.
Jim Grosbach2f50e922011-12-15 21:44:33 +00001577 bool isSingleSpacedVectorList() const {
1578 return Kind == k_VectorList && !VectorList.isDoubleSpaced;
1579 }
Eugene Zelenko076468c2017-09-20 21:35:51 +00001580
Jim Grosbach2f50e922011-12-15 21:44:33 +00001581 bool isDoubleSpacedVectorList() const {
1582 return Kind == k_VectorList && VectorList.isDoubleSpaced;
1583 }
Eugene Zelenko076468c2017-09-20 21:35:51 +00001584
Jim Grosbachad47cfc2011-10-18 23:02:30 +00001585 bool isVecListOneD() const {
Jim Grosbach2f50e922011-12-15 21:44:33 +00001586 if (!isSingleSpacedVectorList()) return false;
Jim Grosbachad47cfc2011-10-18 23:02:30 +00001587 return VectorList.Count == 1;
1588 }
1589
Jim Grosbachc988e0c2012-03-05 19:33:30 +00001590 bool isVecListDPair() const {
1591 if (!isSingleSpacedVectorList()) return false;
1592 return (ARMMCRegisterClasses[ARM::DPairRegClassID]
1593 .contains(VectorList.RegNum));
1594 }
1595
Jim Grosbachc4360fe2011-10-21 20:02:19 +00001596 bool isVecListThreeD() const {
Jim Grosbach2f50e922011-12-15 21:44:33 +00001597 if (!isSingleSpacedVectorList()) return false;
Jim Grosbachc4360fe2011-10-21 20:02:19 +00001598 return VectorList.Count == 3;
1599 }
1600
Jim Grosbach846bcff2011-10-21 20:35:01 +00001601 bool isVecListFourD() const {
Jim Grosbach2f50e922011-12-15 21:44:33 +00001602 if (!isSingleSpacedVectorList()) return false;
Jim Grosbach846bcff2011-10-21 20:35:01 +00001603 return VectorList.Count == 4;
1604 }
1605
Jim Grosbache5307f92012-03-05 21:43:40 +00001606 bool isVecListDPairSpaced() const {
Kevin Enderby56113982014-03-26 21:54:11 +00001607 if (Kind != k_VectorList) return false;
Kevin Enderby816ca272012-03-20 17:41:51 +00001608 if (isSingleSpacedVectorList()) return false;
Jim Grosbache5307f92012-03-05 21:43:40 +00001609 return (ARMMCRegisterClasses[ARM::DPairSpcRegClassID]
1610 .contains(VectorList.RegNum));
1611 }
1612
Jim Grosbachac2af3f2012-01-23 23:20:46 +00001613 bool isVecListThreeQ() const {
1614 if (!isDoubleSpacedVectorList()) return false;
1615 return VectorList.Count == 3;
1616 }
1617
Jim Grosbach1e946a42012-01-24 00:43:12 +00001618 bool isVecListFourQ() const {
1619 if (!isDoubleSpacedVectorList()) return false;
1620 return VectorList.Count == 4;
1621 }
1622
Jim Grosbachc5af54e2011-12-21 00:38:54 +00001623 bool isSingleSpacedVectorAllLanes() const {
1624 return Kind == k_VectorListAllLanes && !VectorList.isDoubleSpaced;
1625 }
Eugene Zelenko076468c2017-09-20 21:35:51 +00001626
Jim Grosbachc5af54e2011-12-21 00:38:54 +00001627 bool isDoubleSpacedVectorAllLanes() const {
1628 return Kind == k_VectorListAllLanes && VectorList.isDoubleSpaced;
1629 }
Eugene Zelenko076468c2017-09-20 21:35:51 +00001630
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00001631 bool isVecListOneDAllLanes() const {
Jim Grosbachc5af54e2011-12-21 00:38:54 +00001632 if (!isSingleSpacedVectorAllLanes()) return false;
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00001633 return VectorList.Count == 1;
1634 }
1635
Jim Grosbach13a292c2012-03-06 22:01:44 +00001636 bool isVecListDPairAllLanes() const {
Jim Grosbachc5af54e2011-12-21 00:38:54 +00001637 if (!isSingleSpacedVectorAllLanes()) return false;
Jim Grosbach13a292c2012-03-06 22:01:44 +00001638 return (ARMMCRegisterClasses[ARM::DPairRegClassID]
1639 .contains(VectorList.RegNum));
Jim Grosbachc5af54e2011-12-21 00:38:54 +00001640 }
1641
Jim Grosbached428bc2012-03-06 23:10:38 +00001642 bool isVecListDPairSpacedAllLanes() const {
Jim Grosbachc5af54e2011-12-21 00:38:54 +00001643 if (!isDoubleSpacedVectorAllLanes()) return false;
Jim Grosbach3ecf9762011-11-30 18:21:25 +00001644 return VectorList.Count == 2;
1645 }
1646
Jim Grosbachb78403c2012-01-24 23:47:04 +00001647 bool isVecListThreeDAllLanes() const {
1648 if (!isSingleSpacedVectorAllLanes()) return false;
1649 return VectorList.Count == 3;
1650 }
1651
1652 bool isVecListThreeQAllLanes() const {
1653 if (!isDoubleSpacedVectorAllLanes()) return false;
1654 return VectorList.Count == 3;
1655 }
1656
Jim Grosbach086cbfa2012-01-25 00:01:08 +00001657 bool isVecListFourDAllLanes() const {
1658 if (!isSingleSpacedVectorAllLanes()) return false;
1659 return VectorList.Count == 4;
1660 }
1661
1662 bool isVecListFourQAllLanes() const {
1663 if (!isDoubleSpacedVectorAllLanes()) return false;
1664 return VectorList.Count == 4;
1665 }
1666
Jim Grosbach75e2ab52011-12-20 19:21:26 +00001667 bool isSingleSpacedVectorIndexed() const {
1668 return Kind == k_VectorListIndexed && !VectorList.isDoubleSpaced;
1669 }
Eugene Zelenko076468c2017-09-20 21:35:51 +00001670
Jim Grosbach75e2ab52011-12-20 19:21:26 +00001671 bool isDoubleSpacedVectorIndexed() const {
1672 return Kind == k_VectorListIndexed && VectorList.isDoubleSpaced;
1673 }
Eugene Zelenko076468c2017-09-20 21:35:51 +00001674
Jim Grosbach04945c42011-12-02 00:35:16 +00001675 bool isVecListOneDByteIndexed() const {
Jim Grosbach75e2ab52011-12-20 19:21:26 +00001676 if (!isSingleSpacedVectorIndexed()) return false;
Jim Grosbach04945c42011-12-02 00:35:16 +00001677 return VectorList.Count == 1 && VectorList.LaneIndex <= 7;
1678 }
1679
Jim Grosbachda511042011-12-14 23:35:06 +00001680 bool isVecListOneDHWordIndexed() const {
Jim Grosbach75e2ab52011-12-20 19:21:26 +00001681 if (!isSingleSpacedVectorIndexed()) return false;
Jim Grosbachda511042011-12-14 23:35:06 +00001682 return VectorList.Count == 1 && VectorList.LaneIndex <= 3;
1683 }
1684
1685 bool isVecListOneDWordIndexed() const {
Jim Grosbach75e2ab52011-12-20 19:21:26 +00001686 if (!isSingleSpacedVectorIndexed()) return false;
Jim Grosbachda511042011-12-14 23:35:06 +00001687 return VectorList.Count == 1 && VectorList.LaneIndex <= 1;
1688 }
1689
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00001690 bool isVecListTwoDByteIndexed() const {
Jim Grosbach75e2ab52011-12-20 19:21:26 +00001691 if (!isSingleSpacedVectorIndexed()) return false;
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00001692 return VectorList.Count == 2 && VectorList.LaneIndex <= 7;
1693 }
1694
Jim Grosbachda511042011-12-14 23:35:06 +00001695 bool isVecListTwoDHWordIndexed() const {
Jim Grosbach75e2ab52011-12-20 19:21:26 +00001696 if (!isSingleSpacedVectorIndexed()) return false;
1697 return VectorList.Count == 2 && VectorList.LaneIndex <= 3;
1698 }
1699
1700 bool isVecListTwoQWordIndexed() const {
1701 if (!isDoubleSpacedVectorIndexed()) return false;
1702 return VectorList.Count == 2 && VectorList.LaneIndex <= 1;
1703 }
1704
1705 bool isVecListTwoQHWordIndexed() const {
1706 if (!isDoubleSpacedVectorIndexed()) return false;
Jim Grosbachda511042011-12-14 23:35:06 +00001707 return VectorList.Count == 2 && VectorList.LaneIndex <= 3;
1708 }
1709
1710 bool isVecListTwoDWordIndexed() const {
Jim Grosbach75e2ab52011-12-20 19:21:26 +00001711 if (!isSingleSpacedVectorIndexed()) return false;
Jim Grosbachda511042011-12-14 23:35:06 +00001712 return VectorList.Count == 2 && VectorList.LaneIndex <= 1;
1713 }
1714
Jim Grosbacha8b444b2012-01-23 21:53:26 +00001715 bool isVecListThreeDByteIndexed() const {
1716 if (!isSingleSpacedVectorIndexed()) return false;
1717 return VectorList.Count == 3 && VectorList.LaneIndex <= 7;
1718 }
1719
1720 bool isVecListThreeDHWordIndexed() const {
1721 if (!isSingleSpacedVectorIndexed()) return false;
1722 return VectorList.Count == 3 && VectorList.LaneIndex <= 3;
1723 }
1724
1725 bool isVecListThreeQWordIndexed() const {
1726 if (!isDoubleSpacedVectorIndexed()) return false;
1727 return VectorList.Count == 3 && VectorList.LaneIndex <= 1;
1728 }
1729
1730 bool isVecListThreeQHWordIndexed() const {
1731 if (!isDoubleSpacedVectorIndexed()) return false;
1732 return VectorList.Count == 3 && VectorList.LaneIndex <= 3;
1733 }
1734
1735 bool isVecListThreeDWordIndexed() const {
1736 if (!isSingleSpacedVectorIndexed()) return false;
1737 return VectorList.Count == 3 && VectorList.LaneIndex <= 1;
1738 }
1739
Jim Grosbach14952a02012-01-24 18:37:25 +00001740 bool isVecListFourDByteIndexed() const {
1741 if (!isSingleSpacedVectorIndexed()) return false;
1742 return VectorList.Count == 4 && VectorList.LaneIndex <= 7;
1743 }
1744
1745 bool isVecListFourDHWordIndexed() const {
1746 if (!isSingleSpacedVectorIndexed()) return false;
1747 return VectorList.Count == 4 && VectorList.LaneIndex <= 3;
1748 }
1749
1750 bool isVecListFourQWordIndexed() const {
1751 if (!isDoubleSpacedVectorIndexed()) return false;
1752 return VectorList.Count == 4 && VectorList.LaneIndex <= 1;
1753 }
1754
1755 bool isVecListFourQHWordIndexed() const {
1756 if (!isDoubleSpacedVectorIndexed()) return false;
1757 return VectorList.Count == 4 && VectorList.LaneIndex <= 3;
1758 }
1759
1760 bool isVecListFourDWordIndexed() const {
1761 if (!isSingleSpacedVectorIndexed()) return false;
1762 return VectorList.Count == 4 && VectorList.LaneIndex <= 1;
1763 }
1764
Jim Grosbachd0637bf2011-10-07 23:56:00 +00001765 bool isVectorIndex8() const {
1766 if (Kind != k_VectorIndex) return false;
1767 return VectorIndex.Val < 8;
1768 }
Eugene Zelenko076468c2017-09-20 21:35:51 +00001769
Jim Grosbachd0637bf2011-10-07 23:56:00 +00001770 bool isVectorIndex16() const {
1771 if (Kind != k_VectorIndex) return false;
1772 return VectorIndex.Val < 4;
1773 }
Eugene Zelenko076468c2017-09-20 21:35:51 +00001774
Jim Grosbachd0637bf2011-10-07 23:56:00 +00001775 bool isVectorIndex32() const {
1776 if (Kind != k_VectorIndex) return false;
1777 return VectorIndex.Val < 2;
1778 }
Sam Parker963da5b2017-09-29 13:11:33 +00001779 bool isVectorIndex64() const {
1780 if (Kind != k_VectorIndex) return false;
1781 return VectorIndex.Val < 1;
1782 }
Jim Grosbachd0637bf2011-10-07 23:56:00 +00001783
Jim Grosbach741cd732011-10-17 22:26:03 +00001784 bool isNEONi8splat() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001785 if (!isImm()) return false;
Jim Grosbach741cd732011-10-17 22:26:03 +00001786 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1787 // Must be a constant.
1788 if (!CE) return false;
1789 int64_t Value = CE->getValue();
1790 // i8 value splatted across 8 bytes. The immediate is just the 8 byte
1791 // value.
Jim Grosbach741cd732011-10-17 22:26:03 +00001792 return Value >= 0 && Value < 256;
1793 }
Jim Grosbachd0637bf2011-10-07 23:56:00 +00001794
Jim Grosbachcda32ae2011-10-17 23:09:09 +00001795 bool isNEONi16splat() const {
Stepan Dyatkovskiy00dcc0f2014-04-24 06:03:01 +00001796 if (isNEONByteReplicate(2))
1797 return false; // Leave that for bytes replication and forbid by default.
1798 if (!isImm())
1799 return false;
Jim Grosbachcda32ae2011-10-17 23:09:09 +00001800 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1801 // Must be a constant.
1802 if (!CE) return false;
Renato Golinf5dd1da2014-09-25 11:31:24 +00001803 unsigned Value = CE->getValue();
1804 return ARM_AM::isNEONi16splat(Value);
1805 }
1806
1807 bool isNEONi16splatNot() const {
1808 if (!isImm())
1809 return false;
1810 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1811 // Must be a constant.
1812 if (!CE) return false;
1813 unsigned Value = CE->getValue();
1814 return ARM_AM::isNEONi16splat(~Value & 0xffff);
Jim Grosbachcda32ae2011-10-17 23:09:09 +00001815 }
1816
Jim Grosbach8211c052011-10-18 00:22:00 +00001817 bool isNEONi32splat() const {
Stepan Dyatkovskiy00dcc0f2014-04-24 06:03:01 +00001818 if (isNEONByteReplicate(4))
1819 return false; // Leave that for bytes replication and forbid by default.
1820 if (!isImm())
1821 return false;
Jim Grosbach8211c052011-10-18 00:22:00 +00001822 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1823 // Must be a constant.
1824 if (!CE) return false;
Renato Golinf5dd1da2014-09-25 11:31:24 +00001825 unsigned Value = CE->getValue();
1826 return ARM_AM::isNEONi32splat(Value);
1827 }
1828
1829 bool isNEONi32splatNot() const {
1830 if (!isImm())
1831 return false;
1832 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1833 // Must be a constant.
1834 if (!CE) return false;
1835 unsigned Value = CE->getValue();
1836 return ARM_AM::isNEONi32splat(~Value);
Jim Grosbach8211c052011-10-18 00:22:00 +00001837 }
1838
Stepan Dyatkovskiy00dcc0f2014-04-24 06:03:01 +00001839 bool isNEONByteReplicate(unsigned NumBytes) const {
1840 if (!isImm())
1841 return false;
Jim Grosbach8211c052011-10-18 00:22:00 +00001842 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1843 // Must be a constant.
Stepan Dyatkovskiy00dcc0f2014-04-24 06:03:01 +00001844 if (!CE)
1845 return false;
1846 int64_t Value = CE->getValue();
1847 if (!Value)
1848 return false; // Don't bother with zero.
1849
1850 unsigned char B = Value & 0xff;
1851 for (unsigned i = 1; i < NumBytes; ++i) {
1852 Value >>= 8;
1853 if ((Value & 0xff) != B)
1854 return false;
1855 }
1856 return true;
1857 }
Eugene Zelenko076468c2017-09-20 21:35:51 +00001858
Stepan Dyatkovskiy00dcc0f2014-04-24 06:03:01 +00001859 bool isNEONi16ByteReplicate() const { return isNEONByteReplicate(2); }
1860 bool isNEONi32ByteReplicate() const { return isNEONByteReplicate(4); }
Eugene Zelenko076468c2017-09-20 21:35:51 +00001861
Stepan Dyatkovskiy00dcc0f2014-04-24 06:03:01 +00001862 bool isNEONi32vmov() const {
1863 if (isNEONByteReplicate(4))
1864 return false; // Let it to be classified as byte-replicate case.
1865 if (!isImm())
1866 return false;
1867 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1868 // Must be a constant.
1869 if (!CE)
1870 return false;
Jim Grosbach8211c052011-10-18 00:22:00 +00001871 int64_t Value = CE->getValue();
1872 // i32 value with set bits only in one byte X000, 0X00, 00X0, or 000X,
1873 // for VMOV/VMVN only, 00Xf or 0Xff are also accepted.
Renato Golinf5dd1da2014-09-25 11:31:24 +00001874 // FIXME: This is probably wrong and a copy and paste from previous example
Jim Grosbach8211c052011-10-18 00:22:00 +00001875 return (Value >= 0 && Value < 256) ||
1876 (Value >= 0x0100 && Value <= 0xff00) ||
1877 (Value >= 0x010000 && Value <= 0xff0000) ||
1878 (Value >= 0x01000000 && Value <= 0xff000000) ||
1879 (Value >= 0x01ff && Value <= 0xffff && (Value & 0xff) == 0xff) ||
1880 (Value >= 0x01ffff && Value <= 0xffffff && (Value & 0xffff) == 0xffff);
1881 }
Eugene Zelenko076468c2017-09-20 21:35:51 +00001882
Jim Grosbach045b6c72011-12-19 23:51:07 +00001883 bool isNEONi32vmovNeg() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001884 if (!isImm()) return false;
Jim Grosbach045b6c72011-12-19 23:51:07 +00001885 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1886 // Must be a constant.
1887 if (!CE) return false;
1888 int64_t Value = ~CE->getValue();
1889 // i32 value with set bits only in one byte X000, 0X00, 00X0, or 000X,
1890 // for VMOV/VMVN only, 00Xf or 0Xff are also accepted.
Renato Golinf5dd1da2014-09-25 11:31:24 +00001891 // FIXME: This is probably wrong and a copy and paste from previous example
Jim Grosbach045b6c72011-12-19 23:51:07 +00001892 return (Value >= 0 && Value < 256) ||
1893 (Value >= 0x0100 && Value <= 0xff00) ||
1894 (Value >= 0x010000 && Value <= 0xff0000) ||
1895 (Value >= 0x01000000 && Value <= 0xff000000) ||
1896 (Value >= 0x01ff && Value <= 0xffff && (Value & 0xff) == 0xff) ||
1897 (Value >= 0x01ffff && Value <= 0xffffff && (Value & 0xffff) == 0xffff);
1898 }
Jim Grosbach8211c052011-10-18 00:22:00 +00001899
Jim Grosbache4454e02011-10-18 16:18:11 +00001900 bool isNEONi64splat() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001901 if (!isImm()) return false;
Jim Grosbache4454e02011-10-18 16:18:11 +00001902 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1903 // Must be a constant.
1904 if (!CE) return false;
1905 uint64_t Value = CE->getValue();
1906 // i64 value with each byte being either 0 or 0xff.
Tim Northover6003fb52016-07-14 17:04:34 +00001907 for (unsigned i = 0; i < 8; ++i, Value >>= 8)
Jim Grosbache4454e02011-10-18 16:18:11 +00001908 if ((Value & 0xff) != 0 && (Value & 0xff) != 0xff) return false;
1909 return true;
1910 }
1911
Sam Parker963da5b2017-09-29 13:11:33 +00001912 template<int64_t Angle, int64_t Remainder>
1913 bool isComplexRotation() const {
1914 if (!isImm()) return false;
1915
1916 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1917 if (!CE) return false;
1918 uint64_t Value = CE->getValue();
1919
1920 return (Value % Angle == Remainder && Value <= 270);
1921 }
1922
Daniel Dunbar5cd4d0f2010-08-11 05:24:50 +00001923 void addExpr(MCInst &Inst, const MCExpr *Expr) const {
Chris Lattner5d6f6a02010-10-29 00:27:31 +00001924 // Add as immediates when possible. Null MCExpr = 0.
Craig Topper062a2ba2014-04-25 05:30:21 +00001925 if (!Expr)
Jim Grosbache9119e42015-05-13 18:37:00 +00001926 Inst.addOperand(MCOperand::createImm(0));
Chris Lattner5d6f6a02010-10-29 00:27:31 +00001927 else if (const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Expr))
Jim Grosbache9119e42015-05-13 18:37:00 +00001928 Inst.addOperand(MCOperand::createImm(CE->getValue()));
Daniel Dunbar5cd4d0f2010-08-11 05:24:50 +00001929 else
Jim Grosbache9119e42015-05-13 18:37:00 +00001930 Inst.addOperand(MCOperand::createExpr(Expr));
Daniel Dunbar5cd4d0f2010-08-11 05:24:50 +00001931 }
1932
Tim Northover3e036172016-07-11 22:29:37 +00001933 void addARMBranchTargetOperands(MCInst &Inst, unsigned N) const {
1934 assert(N == 1 && "Invalid number of operands!");
1935 addExpr(Inst, getImm());
1936 }
1937
1938 void addThumbBranchTargetOperands(MCInst &Inst, unsigned N) const {
1939 assert(N == 1 && "Invalid number of operands!");
1940 addExpr(Inst, getImm());
1941 }
1942
Daniel Dunbard8042b72010-08-11 06:36:53 +00001943 void addCondCodeOperands(MCInst &Inst, unsigned N) const {
Daniel Dunbar188b47b2010-08-11 06:37:20 +00001944 assert(N == 2 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +00001945 Inst.addOperand(MCOperand::createImm(unsigned(getCondCode())));
Jim Grosbach968c9272010-12-06 18:30:57 +00001946 unsigned RegNum = getCondCode() == ARMCC::AL ? 0: ARM::CPSR;
Jim Grosbache9119e42015-05-13 18:37:00 +00001947 Inst.addOperand(MCOperand::createReg(RegNum));
Daniel Dunbard8042b72010-08-11 06:36:53 +00001948 }
1949
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00001950 void addCoprocNumOperands(MCInst &Inst, unsigned N) const {
1951 assert(N == 1 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +00001952 Inst.addOperand(MCOperand::createImm(getCoproc()));
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00001953 }
1954
Jim Grosbach48399582011-10-12 17:34:41 +00001955 void addCoprocRegOperands(MCInst &Inst, unsigned N) const {
1956 assert(N == 1 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +00001957 Inst.addOperand(MCOperand::createImm(getCoproc()));
Jim Grosbach48399582011-10-12 17:34:41 +00001958 }
1959
1960 void addCoprocOptionOperands(MCInst &Inst, unsigned N) const {
1961 assert(N == 1 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +00001962 Inst.addOperand(MCOperand::createImm(CoprocOption.Val));
Jim Grosbach48399582011-10-12 17:34:41 +00001963 }
1964
Jim Grosbach3d1eac82011-08-26 21:43:41 +00001965 void addITMaskOperands(MCInst &Inst, unsigned N) const {
1966 assert(N == 1 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +00001967 Inst.addOperand(MCOperand::createImm(ITMask.Mask));
Jim Grosbach3d1eac82011-08-26 21:43:41 +00001968 }
1969
1970 void addITCondCodeOperands(MCInst &Inst, unsigned N) const {
1971 assert(N == 1 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +00001972 Inst.addOperand(MCOperand::createImm(unsigned(getCondCode())));
Jim Grosbach3d1eac82011-08-26 21:43:41 +00001973 }
1974
Jim Grosbach0bfb4d52010-12-06 18:21:12 +00001975 void addCCOutOperands(MCInst &Inst, unsigned N) const {
1976 assert(N == 1 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +00001977 Inst.addOperand(MCOperand::createReg(getReg()));
Jim Grosbach0bfb4d52010-12-06 18:21:12 +00001978 }
1979
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00001980 void addRegOperands(MCInst &Inst, unsigned N) const {
1981 assert(N == 1 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +00001982 Inst.addOperand(MCOperand::createReg(getReg()));
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00001983 }
1984
Jim Grosbachac798e12011-07-25 20:49:51 +00001985 void addRegShiftedRegOperands(MCInst &Inst, unsigned N) const {
Jim Grosbach7dcd1352011-07-13 17:50:29 +00001986 assert(N == 3 && "Invalid number of operands!");
Jim Grosbachee201fa2011-11-14 17:52:47 +00001987 assert(isRegShiftedReg() &&
Alp Tokerf907b892013-12-05 05:44:44 +00001988 "addRegShiftedRegOperands() on non-RegShiftedReg!");
Jim Grosbache9119e42015-05-13 18:37:00 +00001989 Inst.addOperand(MCOperand::createReg(RegShiftedReg.SrcReg));
1990 Inst.addOperand(MCOperand::createReg(RegShiftedReg.ShiftReg));
1991 Inst.addOperand(MCOperand::createImm(
Jim Grosbachac798e12011-07-25 20:49:51 +00001992 ARM_AM::getSORegOpc(RegShiftedReg.ShiftTy, RegShiftedReg.ShiftImm)));
Jim Grosbach7dcd1352011-07-13 17:50:29 +00001993 }
1994
Jim Grosbachac798e12011-07-25 20:49:51 +00001995 void addRegShiftedImmOperands(MCInst &Inst, unsigned N) const {
Owen Anderson04912702011-07-21 23:38:37 +00001996 assert(N == 2 && "Invalid number of operands!");
Jim Grosbachee201fa2011-11-14 17:52:47 +00001997 assert(isRegShiftedImm() &&
Alp Tokerf907b892013-12-05 05:44:44 +00001998 "addRegShiftedImmOperands() on non-RegShiftedImm!");
Jim Grosbache9119e42015-05-13 18:37:00 +00001999 Inst.addOperand(MCOperand::createReg(RegShiftedImm.SrcReg));
Richard Bartonba5b0cc2012-04-25 18:00:18 +00002000 // Shift of #32 is encoded as 0 where permitted
2001 unsigned Imm = (RegShiftedImm.ShiftImm == 32 ? 0 : RegShiftedImm.ShiftImm);
Jim Grosbache9119e42015-05-13 18:37:00 +00002002 Inst.addOperand(MCOperand::createImm(
Richard Bartonba5b0cc2012-04-25 18:00:18 +00002003 ARM_AM::getSORegOpc(RegShiftedImm.ShiftTy, Imm)));
Owen Andersonb595ed02011-07-21 18:54:16 +00002004 }
2005
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00002006 void addShifterImmOperands(MCInst &Inst, unsigned N) const {
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00002007 assert(N == 1 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +00002008 Inst.addOperand(MCOperand::createImm((ShifterImm.isASR << 5) |
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00002009 ShifterImm.Imm));
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00002010 }
2011
Bill Wendling8d2aa032010-11-08 23:49:57 +00002012 void addRegListOperands(MCInst &Inst, unsigned N) const {
Bill Wendling2cae3272010-11-09 22:44:22 +00002013 assert(N == 1 && "Invalid number of operands!");
Bill Wendlingbed94652010-11-09 23:28:44 +00002014 const SmallVectorImpl<unsigned> &RegList = getRegList();
2015 for (SmallVectorImpl<unsigned>::const_iterator
Bill Wendling2cae3272010-11-09 22:44:22 +00002016 I = RegList.begin(), E = RegList.end(); I != E; ++I)
Jim Grosbache9119e42015-05-13 18:37:00 +00002017 Inst.addOperand(MCOperand::createReg(*I));
Bill Wendling8d2aa032010-11-08 23:49:57 +00002018 }
2019
Bill Wendling9898ac92010-11-17 04:32:08 +00002020 void addDPRRegListOperands(MCInst &Inst, unsigned N) const {
2021 addRegListOperands(Inst, N);
2022 }
2023
2024 void addSPRRegListOperands(MCInst &Inst, unsigned N) const {
2025 addRegListOperands(Inst, N);
2026 }
2027
Jim Grosbach833b9d32011-07-27 20:15:40 +00002028 void addRotImmOperands(MCInst &Inst, unsigned N) const {
2029 assert(N == 1 && "Invalid number of operands!");
2030 // Encoded as val>>3. The printer handles display as 8, 16, 24.
Jim Grosbache9119e42015-05-13 18:37:00 +00002031 Inst.addOperand(MCOperand::createImm(RotImm.Imm >> 3));
Jim Grosbach833b9d32011-07-27 20:15:40 +00002032 }
2033
Asiri Rathnayakea0199b92014-12-02 10:53:20 +00002034 void addModImmOperands(MCInst &Inst, unsigned N) const {
2035 assert(N == 1 && "Invalid number of operands!");
2036
2037 // Support for fixups (MCFixup)
2038 if (isImm())
2039 return addImmOperands(Inst, N);
2040
Jim Grosbache9119e42015-05-13 18:37:00 +00002041 Inst.addOperand(MCOperand::createImm(ModImm.Bits | (ModImm.Rot << 7)));
Asiri Rathnayakea0199b92014-12-02 10:53:20 +00002042 }
2043
2044 void addModImmNotOperands(MCInst &Inst, unsigned N) const {
2045 assert(N == 1 && "Invalid number of operands!");
2046 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
2047 uint32_t Enc = ARM_AM::getSOImmVal(~CE->getValue());
Jim Grosbache9119e42015-05-13 18:37:00 +00002048 Inst.addOperand(MCOperand::createImm(Enc));
Asiri Rathnayakea0199b92014-12-02 10:53:20 +00002049 }
2050
2051 void addModImmNegOperands(MCInst &Inst, unsigned N) const {
2052 assert(N == 1 && "Invalid number of operands!");
2053 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
2054 uint32_t Enc = ARM_AM::getSOImmVal(-CE->getValue());
Jim Grosbache9119e42015-05-13 18:37:00 +00002055 Inst.addOperand(MCOperand::createImm(Enc));
Asiri Rathnayakea0199b92014-12-02 10:53:20 +00002056 }
2057
Sanne Wouda2409c642017-03-21 14:59:17 +00002058 void addThumbModImmNeg8_255Operands(MCInst &Inst, unsigned N) const {
2059 assert(N == 1 && "Invalid number of operands!");
2060 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
2061 uint32_t Val = -CE->getValue();
2062 Inst.addOperand(MCOperand::createImm(Val));
2063 }
2064
2065 void addThumbModImmNeg1_7Operands(MCInst &Inst, unsigned N) const {
2066 assert(N == 1 && "Invalid number of operands!");
2067 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
2068 uint32_t Val = -CE->getValue();
2069 Inst.addOperand(MCOperand::createImm(Val));
2070 }
2071
Jim Grosbach864b6092011-07-28 21:34:26 +00002072 void addBitfieldOperands(MCInst &Inst, unsigned N) const {
2073 assert(N == 1 && "Invalid number of operands!");
2074 // Munge the lsb/width into a bitfield mask.
2075 unsigned lsb = Bitfield.LSB;
2076 unsigned width = Bitfield.Width;
2077 // Make a 32-bit mask w/ the referenced bits clear and all other bits set.
2078 uint32_t Mask = ~(((uint32_t)0xffffffff >> lsb) << (32 - width) >>
2079 (32 - (lsb + width)));
Jim Grosbache9119e42015-05-13 18:37:00 +00002080 Inst.addOperand(MCOperand::createImm(Mask));
Jim Grosbach864b6092011-07-28 21:34:26 +00002081 }
2082
Daniel Dunbar5cd4d0f2010-08-11 05:24:50 +00002083 void addImmOperands(MCInst &Inst, unsigned N) const {
2084 assert(N == 1 && "Invalid number of operands!");
2085 addExpr(Inst, getImm());
2086 }
Jim Grosbach624bcc72010-10-29 14:46:02 +00002087
Jim Grosbachea231912011-12-22 22:19:05 +00002088 void addFBits16Operands(MCInst &Inst, unsigned N) const {
2089 assert(N == 1 && "Invalid number of operands!");
2090 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
Jim Grosbache9119e42015-05-13 18:37:00 +00002091 Inst.addOperand(MCOperand::createImm(16 - CE->getValue()));
Jim Grosbachea231912011-12-22 22:19:05 +00002092 }
2093
2094 void addFBits32Operands(MCInst &Inst, unsigned N) const {
2095 assert(N == 1 && "Invalid number of operands!");
2096 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
Jim Grosbache9119e42015-05-13 18:37:00 +00002097 Inst.addOperand(MCOperand::createImm(32 - CE->getValue()));
Jim Grosbachea231912011-12-22 22:19:05 +00002098 }
2099
Jim Grosbache7fbce72011-10-03 23:38:36 +00002100 void addFPImmOperands(MCInst &Inst, unsigned N) const {
2101 assert(N == 1 && "Invalid number of operands!");
Jim Grosbacha9d36fb2012-01-20 18:09:51 +00002102 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
2103 int Val = ARM_AM::getFP32Imm(APInt(32, CE->getValue()));
Jim Grosbache9119e42015-05-13 18:37:00 +00002104 Inst.addOperand(MCOperand::createImm(Val));
Jim Grosbache7fbce72011-10-03 23:38:36 +00002105 }
2106
Jim Grosbach7db8d692011-09-08 22:07:06 +00002107 void addImm8s4Operands(MCInst &Inst, unsigned N) const {
2108 assert(N == 1 && "Invalid number of operands!");
2109 // FIXME: We really want to scale the value here, but the LDRD/STRD
2110 // instruction don't encode operands that way yet.
2111 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
Jim Grosbache9119e42015-05-13 18:37:00 +00002112 Inst.addOperand(MCOperand::createImm(CE->getValue()));
Jim Grosbach7db8d692011-09-08 22:07:06 +00002113 }
2114
Jim Grosbach0a0b3072011-08-24 21:22:15 +00002115 void addImm0_1020s4Operands(MCInst &Inst, unsigned N) const {
2116 assert(N == 1 && "Invalid number of operands!");
2117 // The immediate is scaled by four in the encoding and is stored
2118 // in the MCInst as such. Lop off the low two bits here.
2119 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
Jim Grosbache9119e42015-05-13 18:37:00 +00002120 Inst.addOperand(MCOperand::createImm(CE->getValue() / 4));
Jim Grosbach0a0b3072011-08-24 21:22:15 +00002121 }
2122
Jim Grosbach930f2f62012-04-05 20:57:13 +00002123 void addImm0_508s4NegOperands(MCInst &Inst, unsigned N) const {
2124 assert(N == 1 && "Invalid number of operands!");
2125 // The immediate is scaled by four in the encoding and is stored
2126 // in the MCInst as such. Lop off the low two bits here.
2127 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
Jim Grosbache9119e42015-05-13 18:37:00 +00002128 Inst.addOperand(MCOperand::createImm(-(CE->getValue() / 4)));
Jim Grosbach930f2f62012-04-05 20:57:13 +00002129 }
2130
Jim Grosbach0a0b3072011-08-24 21:22:15 +00002131 void addImm0_508s4Operands(MCInst &Inst, unsigned N) const {
2132 assert(N == 1 && "Invalid number of operands!");
2133 // The immediate is scaled by four in the encoding and is stored
2134 // in the MCInst as such. Lop off the low two bits here.
2135 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
Jim Grosbache9119e42015-05-13 18:37:00 +00002136 Inst.addOperand(MCOperand::createImm(CE->getValue() / 4));
Jim Grosbach0a0b3072011-08-24 21:22:15 +00002137 }
2138
Jim Grosbach475c6db2011-07-25 23:09:14 +00002139 void addImm1_16Operands(MCInst &Inst, unsigned N) const {
2140 assert(N == 1 && "Invalid number of operands!");
2141 // The constant encodes as the immediate-1, and we store in the instruction
2142 // the bits as encoded, so subtract off one here.
2143 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
Jim Grosbache9119e42015-05-13 18:37:00 +00002144 Inst.addOperand(MCOperand::createImm(CE->getValue() - 1));
Jim Grosbach475c6db2011-07-25 23:09:14 +00002145 }
2146
Jim Grosbach801e0a32011-07-22 23:16:18 +00002147 void addImm1_32Operands(MCInst &Inst, unsigned N) const {
2148 assert(N == 1 && "Invalid number of operands!");
2149 // The constant encodes as the immediate-1, and we store in the instruction
2150 // the bits as encoded, so subtract off one here.
2151 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
Jim Grosbache9119e42015-05-13 18:37:00 +00002152 Inst.addOperand(MCOperand::createImm(CE->getValue() - 1));
Jim Grosbach801e0a32011-07-22 23:16:18 +00002153 }
2154
Jim Grosbach46dd4132011-08-17 21:51:27 +00002155 void addImmThumbSROperands(MCInst &Inst, unsigned N) const {
2156 assert(N == 1 && "Invalid number of operands!");
2157 // The constant encodes as the immediate, except for 32, which encodes as
2158 // zero.
2159 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
2160 unsigned Imm = CE->getValue();
Jim Grosbache9119e42015-05-13 18:37:00 +00002161 Inst.addOperand(MCOperand::createImm((Imm == 32 ? 0 : Imm)));
Jim Grosbach46dd4132011-08-17 21:51:27 +00002162 }
2163
Jim Grosbach27c1e252011-07-21 17:23:04 +00002164 void addPKHASRImmOperands(MCInst &Inst, unsigned N) const {
2165 assert(N == 1 && "Invalid number of operands!");
2166 // An ASR value of 32 encodes as 0, so that's how we want to add it to
2167 // the instruction as well.
2168 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
2169 int Val = CE->getValue();
Jim Grosbache9119e42015-05-13 18:37:00 +00002170 Inst.addOperand(MCOperand::createImm(Val == 32 ? 0 : Val));
Jim Grosbach27c1e252011-07-21 17:23:04 +00002171 }
2172
Jim Grosbachb009a872011-10-28 22:36:30 +00002173 void addT2SOImmNotOperands(MCInst &Inst, unsigned N) const {
2174 assert(N == 1 && "Invalid number of operands!");
2175 // The operand is actually a t2_so_imm, but we have its bitwise
2176 // negation in the assembly source, so twiddle it here.
2177 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
Sanne Wouda2409c642017-03-21 14:59:17 +00002178 Inst.addOperand(MCOperand::createImm(~(uint32_t)CE->getValue()));
Jim Grosbachb009a872011-10-28 22:36:30 +00002179 }
2180
Jim Grosbach30506252011-12-08 00:31:07 +00002181 void addT2SOImmNegOperands(MCInst &Inst, unsigned N) const {
2182 assert(N == 1 && "Invalid number of operands!");
2183 // The operand is actually a t2_so_imm, but we have its
2184 // negation in the assembly source, so twiddle it here.
2185 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
Sanne Wouda2409c642017-03-21 14:59:17 +00002186 Inst.addOperand(MCOperand::createImm(-(uint32_t)CE->getValue()));
Jim Grosbach30506252011-12-08 00:31:07 +00002187 }
2188
Jim Grosbach930f2f62012-04-05 20:57:13 +00002189 void addImm0_4095NegOperands(MCInst &Inst, unsigned N) const {
2190 assert(N == 1 && "Invalid number of operands!");
2191 // The operand is actually an imm0_4095, but we have its
2192 // negation in the assembly source, so twiddle it here.
2193 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
Jim Grosbache9119e42015-05-13 18:37:00 +00002194 Inst.addOperand(MCOperand::createImm(-CE->getValue()));
Jim Grosbach930f2f62012-04-05 20:57:13 +00002195 }
2196
Mihai Popad36cbaa2013-07-03 09:21:44 +00002197 void addUnsignedOffset_b8s2Operands(MCInst &Inst, unsigned N) const {
2198 if(const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm())) {
Jim Grosbache9119e42015-05-13 18:37:00 +00002199 Inst.addOperand(MCOperand::createImm(CE->getValue() >> 2));
Mihai Popad36cbaa2013-07-03 09:21:44 +00002200 return;
2201 }
2202
2203 const MCSymbolRefExpr *SR = dyn_cast<MCSymbolRefExpr>(Imm.Val);
2204 assert(SR && "Unknown value type!");
Jim Grosbache9119e42015-05-13 18:37:00 +00002205 Inst.addOperand(MCOperand::createExpr(SR));
Mihai Popad36cbaa2013-07-03 09:21:44 +00002206 }
2207
Mihai Popa8a9da5b2013-07-22 15:49:36 +00002208 void addThumbMemPCOperands(MCInst &Inst, unsigned N) const {
2209 assert(N == 1 && "Invalid number of operands!");
2210 if (isImm()) {
2211 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
2212 if (CE) {
Jim Grosbache9119e42015-05-13 18:37:00 +00002213 Inst.addOperand(MCOperand::createImm(CE->getValue()));
Mihai Popa8a9da5b2013-07-22 15:49:36 +00002214 return;
2215 }
2216
2217 const MCSymbolRefExpr *SR = dyn_cast<MCSymbolRefExpr>(Imm.Val);
Renato Golin3f126132016-05-12 21:22:31 +00002218
Mihai Popa8a9da5b2013-07-22 15:49:36 +00002219 assert(SR && "Unknown value type!");
Jim Grosbache9119e42015-05-13 18:37:00 +00002220 Inst.addOperand(MCOperand::createExpr(SR));
Mihai Popa8a9da5b2013-07-22 15:49:36 +00002221 return;
2222 }
2223
2224 assert(isMem() && "Unknown value type!");
2225 assert(isa<MCConstantExpr>(Memory.OffsetImm) && "Unknown value type!");
Jim Grosbache9119e42015-05-13 18:37:00 +00002226 Inst.addOperand(MCOperand::createImm(Memory.OffsetImm->getValue()));
Mihai Popa8a9da5b2013-07-22 15:49:36 +00002227 }
2228
Bruno Cardoso Lopes36dd43f2011-02-07 22:09:15 +00002229 void addMemBarrierOptOperands(MCInst &Inst, unsigned N) const {
2230 assert(N == 1 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +00002231 Inst.addOperand(MCOperand::createImm(unsigned(getMemBarrierOpt())));
Bruno Cardoso Lopes36dd43f2011-02-07 22:09:15 +00002232 }
2233
Amaury de la Vieuville43cb13a2013-06-10 14:17:08 +00002234 void addInstSyncBarrierOptOperands(MCInst &Inst, unsigned N) const {
2235 assert(N == 1 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +00002236 Inst.addOperand(MCOperand::createImm(unsigned(getInstSyncBarrierOpt())));
Amaury de la Vieuville43cb13a2013-06-10 14:17:08 +00002237 }
2238
Jim Grosbachd3595712011-08-03 23:50:40 +00002239 void addMemNoOffsetOperands(MCInst &Inst, unsigned N) const {
2240 assert(N == 1 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +00002241 Inst.addOperand(MCOperand::createReg(Memory.BaseRegNum));
Bruno Cardoso Lopesf170f8b2011-03-24 21:04:58 +00002242 }
2243
Jim Grosbach94298a92012-01-18 22:46:46 +00002244 void addMemPCRelImm12Operands(MCInst &Inst, unsigned N) const {
2245 assert(N == 1 && "Invalid number of operands!");
2246 int32_t Imm = Memory.OffsetImm->getValue();
Jim Grosbache9119e42015-05-13 18:37:00 +00002247 Inst.addOperand(MCOperand::createImm(Imm));
Jim Grosbach94298a92012-01-18 22:46:46 +00002248 }
2249
Jiangning Liu10dd40e2012-08-02 08:13:13 +00002250 void addAdrLabelOperands(MCInst &Inst, unsigned N) const {
2251 assert(N == 1 && "Invalid number of operands!");
2252 assert(isImm() && "Not an immediate!");
2253
2254 // If we have an immediate that's not a constant, treat it as a label
2255 // reference needing a fixup.
2256 if (!isa<MCConstantExpr>(getImm())) {
Jim Grosbache9119e42015-05-13 18:37:00 +00002257 Inst.addOperand(MCOperand::createExpr(getImm()));
Jiangning Liu10dd40e2012-08-02 08:13:13 +00002258 return;
2259 }
2260
2261 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
2262 int Val = CE->getValue();
Jim Grosbache9119e42015-05-13 18:37:00 +00002263 Inst.addOperand(MCOperand::createImm(Val));
Jiangning Liu10dd40e2012-08-02 08:13:13 +00002264 }
2265
Jim Grosbacha95ec992011-10-11 17:29:55 +00002266 void addAlignedMemoryOperands(MCInst &Inst, unsigned N) const {
2267 assert(N == 2 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +00002268 Inst.addOperand(MCOperand::createReg(Memory.BaseRegNum));
2269 Inst.addOperand(MCOperand::createImm(Memory.Alignment));
Jim Grosbacha95ec992011-10-11 17:29:55 +00002270 }
2271
Kevin Enderby488f20b2014-04-10 20:18:58 +00002272 void addDupAlignedMemoryNoneOperands(MCInst &Inst, unsigned N) const {
2273 addAlignedMemoryOperands(Inst, N);
2274 }
2275
2276 void addAlignedMemoryNoneOperands(MCInst &Inst, unsigned N) const {
2277 addAlignedMemoryOperands(Inst, N);
2278 }
2279
2280 void addAlignedMemory16Operands(MCInst &Inst, unsigned N) const {
2281 addAlignedMemoryOperands(Inst, N);
2282 }
2283
2284 void addDupAlignedMemory16Operands(MCInst &Inst, unsigned N) const {
2285 addAlignedMemoryOperands(Inst, N);
2286 }
2287
2288 void addAlignedMemory32Operands(MCInst &Inst, unsigned N) const {
2289 addAlignedMemoryOperands(Inst, N);
2290 }
2291
2292 void addDupAlignedMemory32Operands(MCInst &Inst, unsigned N) const {
2293 addAlignedMemoryOperands(Inst, N);
2294 }
2295
2296 void addAlignedMemory64Operands(MCInst &Inst, unsigned N) const {
2297 addAlignedMemoryOperands(Inst, N);
2298 }
2299
2300 void addDupAlignedMemory64Operands(MCInst &Inst, unsigned N) const {
2301 addAlignedMemoryOperands(Inst, N);
2302 }
2303
2304 void addAlignedMemory64or128Operands(MCInst &Inst, unsigned N) const {
2305 addAlignedMemoryOperands(Inst, N);
2306 }
2307
2308 void addDupAlignedMemory64or128Operands(MCInst &Inst, unsigned N) const {
2309 addAlignedMemoryOperands(Inst, N);
2310 }
2311
2312 void addAlignedMemory64or128or256Operands(MCInst &Inst, unsigned N) const {
2313 addAlignedMemoryOperands(Inst, N);
2314 }
2315
Jim Grosbachd3595712011-08-03 23:50:40 +00002316 void addAddrMode2Operands(MCInst &Inst, unsigned N) const {
2317 assert(N == 3 && "Invalid number of operands!");
Jim Grosbach871dff72011-10-11 15:59:20 +00002318 int32_t Val = Memory.OffsetImm ? Memory.OffsetImm->getValue() : 0;
2319 if (!Memory.OffsetRegNum) {
Jim Grosbachd3595712011-08-03 23:50:40 +00002320 ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add;
2321 // Special case for #-0
Eugene Zelenko076468c2017-09-20 21:35:51 +00002322 if (Val == std::numeric_limits<int32_t>::min()) Val = 0;
Jim Grosbachd3595712011-08-03 23:50:40 +00002323 if (Val < 0) Val = -Val;
2324 Val = ARM_AM::getAM2Opc(AddSub, Val, ARM_AM::no_shift);
2325 } else {
2326 // For register offset, we encode the shift type and negation flag
2327 // here.
Jim Grosbach871dff72011-10-11 15:59:20 +00002328 Val = ARM_AM::getAM2Opc(Memory.isNegative ? ARM_AM::sub : ARM_AM::add,
2329 Memory.ShiftImm, Memory.ShiftType);
Bruno Cardoso Lopesab830502011-03-31 23:26:08 +00002330 }
Jim Grosbache9119e42015-05-13 18:37:00 +00002331 Inst.addOperand(MCOperand::createReg(Memory.BaseRegNum));
2332 Inst.addOperand(MCOperand::createReg(Memory.OffsetRegNum));
2333 Inst.addOperand(MCOperand::createImm(Val));
Bruno Cardoso Lopesab830502011-03-31 23:26:08 +00002334 }
2335
Jim Grosbachcd17c122011-08-04 23:01:30 +00002336 void addAM2OffsetImmOperands(MCInst &Inst, unsigned N) const {
2337 assert(N == 2 && "Invalid number of operands!");
2338 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
2339 assert(CE && "non-constant AM2OffsetImm operand!");
2340 int32_t Val = CE->getValue();
2341 ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add;
2342 // Special case for #-0
Eugene Zelenko076468c2017-09-20 21:35:51 +00002343 if (Val == std::numeric_limits<int32_t>::min()) Val = 0;
Jim Grosbachcd17c122011-08-04 23:01:30 +00002344 if (Val < 0) Val = -Val;
2345 Val = ARM_AM::getAM2Opc(AddSub, Val, ARM_AM::no_shift);
Jim Grosbache9119e42015-05-13 18:37:00 +00002346 Inst.addOperand(MCOperand::createReg(0));
2347 Inst.addOperand(MCOperand::createImm(Val));
Jim Grosbachcd17c122011-08-04 23:01:30 +00002348 }
2349
Jim Grosbach5b96b802011-08-10 20:29:19 +00002350 void addAddrMode3Operands(MCInst &Inst, unsigned N) const {
2351 assert(N == 3 && "Invalid number of operands!");
Jim Grosbach8648c102011-12-19 23:06:24 +00002352 // If we have an immediate that's not a constant, treat it as a label
2353 // reference needing a fixup. If it is a constant, it's something else
2354 // and we reject it.
2355 if (isImm()) {
Jim Grosbache9119e42015-05-13 18:37:00 +00002356 Inst.addOperand(MCOperand::createExpr(getImm()));
2357 Inst.addOperand(MCOperand::createReg(0));
2358 Inst.addOperand(MCOperand::createImm(0));
Jim Grosbach8648c102011-12-19 23:06:24 +00002359 return;
2360 }
2361
Jim Grosbach871dff72011-10-11 15:59:20 +00002362 int32_t Val = Memory.OffsetImm ? Memory.OffsetImm->getValue() : 0;
2363 if (!Memory.OffsetRegNum) {
Jim Grosbach5b96b802011-08-10 20:29:19 +00002364 ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add;
2365 // Special case for #-0
Eugene Zelenko076468c2017-09-20 21:35:51 +00002366 if (Val == std::numeric_limits<int32_t>::min()) Val = 0;
Jim Grosbach5b96b802011-08-10 20:29:19 +00002367 if (Val < 0) Val = -Val;
2368 Val = ARM_AM::getAM3Opc(AddSub, Val);
2369 } else {
2370 // For register offset, we encode the shift type and negation flag
2371 // here.
Jim Grosbach871dff72011-10-11 15:59:20 +00002372 Val = ARM_AM::getAM3Opc(Memory.isNegative ? ARM_AM::sub : ARM_AM::add, 0);
Jim Grosbach5b96b802011-08-10 20:29:19 +00002373 }
Jim Grosbache9119e42015-05-13 18:37:00 +00002374 Inst.addOperand(MCOperand::createReg(Memory.BaseRegNum));
2375 Inst.addOperand(MCOperand::createReg(Memory.OffsetRegNum));
2376 Inst.addOperand(MCOperand::createImm(Val));
Jim Grosbach5b96b802011-08-10 20:29:19 +00002377 }
2378
2379 void addAM3OffsetOperands(MCInst &Inst, unsigned N) const {
2380 assert(N == 2 && "Invalid number of operands!");
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002381 if (Kind == k_PostIndexRegister) {
Jim Grosbach5b96b802011-08-10 20:29:19 +00002382 int32_t Val =
2383 ARM_AM::getAM3Opc(PostIdxReg.isAdd ? ARM_AM::add : ARM_AM::sub, 0);
Jim Grosbache9119e42015-05-13 18:37:00 +00002384 Inst.addOperand(MCOperand::createReg(PostIdxReg.RegNum));
2385 Inst.addOperand(MCOperand::createImm(Val));
Jim Grosbach1d9d5e92011-08-10 21:56:18 +00002386 return;
Jim Grosbach5b96b802011-08-10 20:29:19 +00002387 }
2388
2389 // Constant offset.
2390 const MCConstantExpr *CE = static_cast<const MCConstantExpr*>(getImm());
2391 int32_t Val = CE->getValue();
2392 ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add;
2393 // Special case for #-0
Eugene Zelenko076468c2017-09-20 21:35:51 +00002394 if (Val == std::numeric_limits<int32_t>::min()) Val = 0;
Jim Grosbach5b96b802011-08-10 20:29:19 +00002395 if (Val < 0) Val = -Val;
Jim Grosbach1d9d5e92011-08-10 21:56:18 +00002396 Val = ARM_AM::getAM3Opc(AddSub, Val);
Jim Grosbache9119e42015-05-13 18:37:00 +00002397 Inst.addOperand(MCOperand::createReg(0));
2398 Inst.addOperand(MCOperand::createImm(Val));
Jim Grosbach5b96b802011-08-10 20:29:19 +00002399 }
2400
Jim Grosbachd3595712011-08-03 23:50:40 +00002401 void addAddrMode5Operands(MCInst &Inst, unsigned N) const {
2402 assert(N == 2 && "Invalid number of operands!");
Jim Grosbachfb2f1d62011-11-01 01:24:45 +00002403 // If we have an immediate that's not a constant, treat it as a label
2404 // reference needing a fixup. If it is a constant, it's something else
2405 // and we reject it.
2406 if (isImm()) {
Jim Grosbache9119e42015-05-13 18:37:00 +00002407 Inst.addOperand(MCOperand::createExpr(getImm()));
2408 Inst.addOperand(MCOperand::createImm(0));
Jim Grosbachfb2f1d62011-11-01 01:24:45 +00002409 return;
2410 }
2411
Jim Grosbachd3595712011-08-03 23:50:40 +00002412 // The lower two bits are always zero and as such are not encoded.
Jim Grosbach871dff72011-10-11 15:59:20 +00002413 int32_t Val = Memory.OffsetImm ? Memory.OffsetImm->getValue() / 4 : 0;
Jim Grosbachd3595712011-08-03 23:50:40 +00002414 ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add;
2415 // Special case for #-0
Eugene Zelenko076468c2017-09-20 21:35:51 +00002416 if (Val == std::numeric_limits<int32_t>::min()) Val = 0;
Jim Grosbachd3595712011-08-03 23:50:40 +00002417 if (Val < 0) Val = -Val;
2418 Val = ARM_AM::getAM5Opc(AddSub, Val);
Jim Grosbache9119e42015-05-13 18:37:00 +00002419 Inst.addOperand(MCOperand::createReg(Memory.BaseRegNum));
2420 Inst.addOperand(MCOperand::createImm(Val));
Bruno Cardoso Lopesbda36322011-04-04 17:18:19 +00002421 }
2422
Oliver Stannard65b85382016-01-25 10:26:26 +00002423 void addAddrMode5FP16Operands(MCInst &Inst, unsigned N) const {
2424 assert(N == 2 && "Invalid number of operands!");
2425 // If we have an immediate that's not a constant, treat it as a label
2426 // reference needing a fixup. If it is a constant, it's something else
2427 // and we reject it.
2428 if (isImm()) {
2429 Inst.addOperand(MCOperand::createExpr(getImm()));
2430 Inst.addOperand(MCOperand::createImm(0));
2431 return;
2432 }
2433
2434 // The lower bit is always zero and as such is not encoded.
2435 int32_t Val = Memory.OffsetImm ? Memory.OffsetImm->getValue() / 2 : 0;
2436 ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add;
2437 // Special case for #-0
Eugene Zelenko076468c2017-09-20 21:35:51 +00002438 if (Val == std::numeric_limits<int32_t>::min()) Val = 0;
Oliver Stannard65b85382016-01-25 10:26:26 +00002439 if (Val < 0) Val = -Val;
2440 Val = ARM_AM::getAM5FP16Opc(AddSub, Val);
2441 Inst.addOperand(MCOperand::createReg(Memory.BaseRegNum));
2442 Inst.addOperand(MCOperand::createImm(Val));
2443 }
2444
Jim Grosbach7db8d692011-09-08 22:07:06 +00002445 void addMemImm8s4OffsetOperands(MCInst &Inst, unsigned N) const {
2446 assert(N == 2 && "Invalid number of operands!");
Jim Grosbach8648c102011-12-19 23:06:24 +00002447 // If we have an immediate that's not a constant, treat it as a label
2448 // reference needing a fixup. If it is a constant, it's something else
2449 // and we reject it.
2450 if (isImm()) {
Jim Grosbache9119e42015-05-13 18:37:00 +00002451 Inst.addOperand(MCOperand::createExpr(getImm()));
2452 Inst.addOperand(MCOperand::createImm(0));
Jim Grosbach8648c102011-12-19 23:06:24 +00002453 return;
2454 }
2455
Jim Grosbach871dff72011-10-11 15:59:20 +00002456 int64_t Val = Memory.OffsetImm ? Memory.OffsetImm->getValue() : 0;
Jim Grosbache9119e42015-05-13 18:37:00 +00002457 Inst.addOperand(MCOperand::createReg(Memory.BaseRegNum));
2458 Inst.addOperand(MCOperand::createImm(Val));
Jim Grosbach7db8d692011-09-08 22:07:06 +00002459 }
2460
Jim Grosbacha05627e2011-09-09 18:37:27 +00002461 void addMemImm0_1020s4OffsetOperands(MCInst &Inst, unsigned N) const {
2462 assert(N == 2 && "Invalid number of operands!");
2463 // The lower two bits are always zero and as such are not encoded.
Jim Grosbach871dff72011-10-11 15:59:20 +00002464 int32_t Val = Memory.OffsetImm ? Memory.OffsetImm->getValue() / 4 : 0;
Jim Grosbache9119e42015-05-13 18:37:00 +00002465 Inst.addOperand(MCOperand::createReg(Memory.BaseRegNum));
2466 Inst.addOperand(MCOperand::createImm(Val));
Jim Grosbacha05627e2011-09-09 18:37:27 +00002467 }
2468
Jim Grosbachd3595712011-08-03 23:50:40 +00002469 void addMemImm8OffsetOperands(MCInst &Inst, unsigned N) const {
2470 assert(N == 2 && "Invalid number of operands!");
Jim Grosbach871dff72011-10-11 15:59:20 +00002471 int64_t Val = Memory.OffsetImm ? Memory.OffsetImm->getValue() : 0;
Jim Grosbache9119e42015-05-13 18:37:00 +00002472 Inst.addOperand(MCOperand::createReg(Memory.BaseRegNum));
2473 Inst.addOperand(MCOperand::createImm(Val));
Chris Lattner5d6f6a02010-10-29 00:27:31 +00002474 }
Daniel Dunbar5cd4d0f2010-08-11 05:24:50 +00002475
Jim Grosbach2392c532011-09-07 23:39:14 +00002476 void addMemPosImm8OffsetOperands(MCInst &Inst, unsigned N) const {
2477 addMemImm8OffsetOperands(Inst, N);
2478 }
2479
Jim Grosbach5bfa8ba2011-09-07 20:58:57 +00002480 void addMemNegImm8OffsetOperands(MCInst &Inst, unsigned N) const {
Jim Grosbach2392c532011-09-07 23:39:14 +00002481 addMemImm8OffsetOperands(Inst, N);
Jim Grosbach5bfa8ba2011-09-07 20:58:57 +00002482 }
2483
2484 void addMemUImm12OffsetOperands(MCInst &Inst, unsigned N) const {
2485 assert(N == 2 && "Invalid number of operands!");
2486 // If this is an immediate, it's a label reference.
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00002487 if (isImm()) {
Jim Grosbach5bfa8ba2011-09-07 20:58:57 +00002488 addExpr(Inst, getImm());
Jim Grosbache9119e42015-05-13 18:37:00 +00002489 Inst.addOperand(MCOperand::createImm(0));
Jim Grosbach5bfa8ba2011-09-07 20:58:57 +00002490 return;
2491 }
2492
2493 // Otherwise, it's a normal memory reg+offset.
Jim Grosbach871dff72011-10-11 15:59:20 +00002494 int64_t Val = Memory.OffsetImm ? Memory.OffsetImm->getValue() : 0;
Jim Grosbache9119e42015-05-13 18:37:00 +00002495 Inst.addOperand(MCOperand::createReg(Memory.BaseRegNum));
2496 Inst.addOperand(MCOperand::createImm(Val));
Jim Grosbach5bfa8ba2011-09-07 20:58:57 +00002497 }
2498
Jim Grosbachd3595712011-08-03 23:50:40 +00002499 void addMemImm12OffsetOperands(MCInst &Inst, unsigned N) const {
2500 assert(N == 2 && "Invalid number of operands!");
Jim Grosbach95466ce2011-08-08 20:59:31 +00002501 // If this is an immediate, it's a label reference.
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00002502 if (isImm()) {
Jim Grosbach95466ce2011-08-08 20:59:31 +00002503 addExpr(Inst, getImm());
Jim Grosbache9119e42015-05-13 18:37:00 +00002504 Inst.addOperand(MCOperand::createImm(0));
Jim Grosbach95466ce2011-08-08 20:59:31 +00002505 return;
2506 }
2507
2508 // Otherwise, it's a normal memory reg+offset.
Jim Grosbach871dff72011-10-11 15:59:20 +00002509 int64_t Val = Memory.OffsetImm ? Memory.OffsetImm->getValue() : 0;
Jim Grosbache9119e42015-05-13 18:37:00 +00002510 Inst.addOperand(MCOperand::createReg(Memory.BaseRegNum));
2511 Inst.addOperand(MCOperand::createImm(Val));
Bill Wendling092a7bd2010-12-14 03:36:38 +00002512 }
Bill Wendling811c9362010-11-30 07:44:32 +00002513
Renato Golin3f126132016-05-12 21:22:31 +00002514 void addConstPoolAsmImmOperands(MCInst &Inst, unsigned N) const {
2515 assert(N == 1 && "Invalid number of operands!");
2516 // This is container for the immediate that we will create the constant
2517 // pool from
2518 addExpr(Inst, getConstantPoolImm());
2519 return;
2520 }
2521
Jim Grosbach05541f42011-09-19 22:21:13 +00002522 void addMemTBBOperands(MCInst &Inst, unsigned N) const {
2523 assert(N == 2 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +00002524 Inst.addOperand(MCOperand::createReg(Memory.BaseRegNum));
2525 Inst.addOperand(MCOperand::createReg(Memory.OffsetRegNum));
Jim Grosbach05541f42011-09-19 22:21:13 +00002526 }
2527
2528 void addMemTBHOperands(MCInst &Inst, unsigned N) const {
2529 assert(N == 2 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +00002530 Inst.addOperand(MCOperand::createReg(Memory.BaseRegNum));
2531 Inst.addOperand(MCOperand::createReg(Memory.OffsetRegNum));
Jim Grosbach05541f42011-09-19 22:21:13 +00002532 }
2533
Jim Grosbachd3595712011-08-03 23:50:40 +00002534 void addMemRegOffsetOperands(MCInst &Inst, unsigned N) const {
2535 assert(N == 3 && "Invalid number of operands!");
Jim Grosbachee201fa2011-11-14 17:52:47 +00002536 unsigned Val =
2537 ARM_AM::getAM2Opc(Memory.isNegative ? ARM_AM::sub : ARM_AM::add,
2538 Memory.ShiftImm, Memory.ShiftType);
Jim Grosbache9119e42015-05-13 18:37:00 +00002539 Inst.addOperand(MCOperand::createReg(Memory.BaseRegNum));
2540 Inst.addOperand(MCOperand::createReg(Memory.OffsetRegNum));
2541 Inst.addOperand(MCOperand::createImm(Val));
Jim Grosbachd3595712011-08-03 23:50:40 +00002542 }
2543
Jim Grosbache0ebc1c2011-09-07 23:10:15 +00002544 void addT2MemRegOffsetOperands(MCInst &Inst, unsigned N) const {
2545 assert(N == 3 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +00002546 Inst.addOperand(MCOperand::createReg(Memory.BaseRegNum));
2547 Inst.addOperand(MCOperand::createReg(Memory.OffsetRegNum));
2548 Inst.addOperand(MCOperand::createImm(Memory.ShiftImm));
Jim Grosbache0ebc1c2011-09-07 23:10:15 +00002549 }
2550
Jim Grosbachd3595712011-08-03 23:50:40 +00002551 void addMemThumbRROperands(MCInst &Inst, unsigned N) const {
2552 assert(N == 2 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +00002553 Inst.addOperand(MCOperand::createReg(Memory.BaseRegNum));
2554 Inst.addOperand(MCOperand::createReg(Memory.OffsetRegNum));
Jim Grosbachd3595712011-08-03 23:50:40 +00002555 }
2556
Jim Grosbach3fe94e32011-08-19 17:55:24 +00002557 void addMemThumbRIs4Operands(MCInst &Inst, unsigned N) const {
2558 assert(N == 2 && "Invalid number of operands!");
Jim Grosbach871dff72011-10-11 15:59:20 +00002559 int64_t Val = Memory.OffsetImm ? (Memory.OffsetImm->getValue() / 4) : 0;
Jim Grosbache9119e42015-05-13 18:37:00 +00002560 Inst.addOperand(MCOperand::createReg(Memory.BaseRegNum));
2561 Inst.addOperand(MCOperand::createImm(Val));
Jim Grosbach3fe94e32011-08-19 17:55:24 +00002562 }
2563
Jim Grosbach26d35872011-08-19 18:55:51 +00002564 void addMemThumbRIs2Operands(MCInst &Inst, unsigned N) const {
2565 assert(N == 2 && "Invalid number of operands!");
Jim Grosbach871dff72011-10-11 15:59:20 +00002566 int64_t Val = Memory.OffsetImm ? (Memory.OffsetImm->getValue() / 2) : 0;
Jim Grosbache9119e42015-05-13 18:37:00 +00002567 Inst.addOperand(MCOperand::createReg(Memory.BaseRegNum));
2568 Inst.addOperand(MCOperand::createImm(Val));
Jim Grosbach26d35872011-08-19 18:55:51 +00002569 }
2570
Jim Grosbacha32c7532011-08-19 18:49:59 +00002571 void addMemThumbRIs1Operands(MCInst &Inst, unsigned N) const {
2572 assert(N == 2 && "Invalid number of operands!");
Jim Grosbach871dff72011-10-11 15:59:20 +00002573 int64_t Val = Memory.OffsetImm ? (Memory.OffsetImm->getValue()) : 0;
Jim Grosbache9119e42015-05-13 18:37:00 +00002574 Inst.addOperand(MCOperand::createReg(Memory.BaseRegNum));
2575 Inst.addOperand(MCOperand::createImm(Val));
Jim Grosbacha32c7532011-08-19 18:49:59 +00002576 }
2577
Jim Grosbach23983d62011-08-19 18:13:48 +00002578 void addMemThumbSPIOperands(MCInst &Inst, unsigned N) const {
2579 assert(N == 2 && "Invalid number of operands!");
Jim Grosbach871dff72011-10-11 15:59:20 +00002580 int64_t Val = Memory.OffsetImm ? (Memory.OffsetImm->getValue() / 4) : 0;
Jim Grosbache9119e42015-05-13 18:37:00 +00002581 Inst.addOperand(MCOperand::createReg(Memory.BaseRegNum));
2582 Inst.addOperand(MCOperand::createImm(Val));
Jim Grosbach23983d62011-08-19 18:13:48 +00002583 }
2584
Jim Grosbachd3595712011-08-03 23:50:40 +00002585 void addPostIdxImm8Operands(MCInst &Inst, unsigned N) const {
2586 assert(N == 1 && "Invalid number of operands!");
2587 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
2588 assert(CE && "non-constant post-idx-imm8 operand!");
2589 int Imm = CE->getValue();
2590 bool isAdd = Imm >= 0;
Eugene Zelenko076468c2017-09-20 21:35:51 +00002591 if (Imm == std::numeric_limits<int32_t>::min()) Imm = 0;
Jim Grosbachd3595712011-08-03 23:50:40 +00002592 Imm = (Imm < 0 ? -Imm : Imm) | (int)isAdd << 8;
Jim Grosbache9119e42015-05-13 18:37:00 +00002593 Inst.addOperand(MCOperand::createImm(Imm));
Jim Grosbachd3595712011-08-03 23:50:40 +00002594 }
2595
Jim Grosbach93981412011-10-11 21:55:36 +00002596 void addPostIdxImm8s4Operands(MCInst &Inst, unsigned N) const {
2597 assert(N == 1 && "Invalid number of operands!");
2598 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
2599 assert(CE && "non-constant post-idx-imm8s4 operand!");
2600 int Imm = CE->getValue();
2601 bool isAdd = Imm >= 0;
Eugene Zelenko076468c2017-09-20 21:35:51 +00002602 if (Imm == std::numeric_limits<int32_t>::min()) Imm = 0;
Jim Grosbach93981412011-10-11 21:55:36 +00002603 // Immediate is scaled by 4.
2604 Imm = ((Imm < 0 ? -Imm : Imm) / 4) | (int)isAdd << 8;
Jim Grosbache9119e42015-05-13 18:37:00 +00002605 Inst.addOperand(MCOperand::createImm(Imm));
Jim Grosbach93981412011-10-11 21:55:36 +00002606 }
2607
Jim Grosbachd3595712011-08-03 23:50:40 +00002608 void addPostIdxRegOperands(MCInst &Inst, unsigned N) const {
2609 assert(N == 2 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +00002610 Inst.addOperand(MCOperand::createReg(PostIdxReg.RegNum));
2611 Inst.addOperand(MCOperand::createImm(PostIdxReg.isAdd));
Jim Grosbachc320c852011-08-05 21:28:30 +00002612 }
2613
2614 void addPostIdxRegShiftedOperands(MCInst &Inst, unsigned N) const {
2615 assert(N == 2 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +00002616 Inst.addOperand(MCOperand::createReg(PostIdxReg.RegNum));
Jim Grosbachc320c852011-08-05 21:28:30 +00002617 // The sign, shift type, and shift amount are encoded in a single operand
2618 // using the AM2 encoding helpers.
2619 ARM_AM::AddrOpc opc = PostIdxReg.isAdd ? ARM_AM::add : ARM_AM::sub;
2620 unsigned Imm = ARM_AM::getAM2Opc(opc, PostIdxReg.ShiftImm,
2621 PostIdxReg.ShiftTy);
Jim Grosbache9119e42015-05-13 18:37:00 +00002622 Inst.addOperand(MCOperand::createImm(Imm));
Bill Wendling811c9362010-11-30 07:44:32 +00002623 }
2624
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00002625 void addMSRMaskOperands(MCInst &Inst, unsigned N) const {
2626 assert(N == 1 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +00002627 Inst.addOperand(MCOperand::createImm(unsigned(getMSRMask())));
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00002628 }
2629
Tim Northoveree843ef2014-08-15 10:47:12 +00002630 void addBankedRegOperands(MCInst &Inst, unsigned N) const {
2631 assert(N == 1 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +00002632 Inst.addOperand(MCOperand::createImm(unsigned(getBankedReg())));
Tim Northoveree843ef2014-08-15 10:47:12 +00002633 }
2634
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00002635 void addProcIFlagsOperands(MCInst &Inst, unsigned N) const {
2636 assert(N == 1 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +00002637 Inst.addOperand(MCOperand::createImm(unsigned(getProcIFlags())));
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00002638 }
2639
Jim Grosbach182b6a02011-11-29 23:51:09 +00002640 void addVecListOperands(MCInst &Inst, unsigned N) const {
Jim Grosbachad47cfc2011-10-18 23:02:30 +00002641 assert(N == 1 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +00002642 Inst.addOperand(MCOperand::createReg(VectorList.RegNum));
Jim Grosbachad47cfc2011-10-18 23:02:30 +00002643 }
2644
Jim Grosbach04945c42011-12-02 00:35:16 +00002645 void addVecListIndexedOperands(MCInst &Inst, unsigned N) const {
2646 assert(N == 2 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +00002647 Inst.addOperand(MCOperand::createReg(VectorList.RegNum));
2648 Inst.addOperand(MCOperand::createImm(VectorList.LaneIndex));
Jim Grosbach04945c42011-12-02 00:35:16 +00002649 }
2650
Jim Grosbachd0637bf2011-10-07 23:56:00 +00002651 void addVectorIndex8Operands(MCInst &Inst, unsigned N) const {
2652 assert(N == 1 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +00002653 Inst.addOperand(MCOperand::createImm(getVectorIndex()));
Jim Grosbachd0637bf2011-10-07 23:56:00 +00002654 }
2655
2656 void addVectorIndex16Operands(MCInst &Inst, unsigned N) const {
2657 assert(N == 1 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +00002658 Inst.addOperand(MCOperand::createImm(getVectorIndex()));
Jim Grosbachd0637bf2011-10-07 23:56:00 +00002659 }
2660
2661 void addVectorIndex32Operands(MCInst &Inst, unsigned N) const {
2662 assert(N == 1 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +00002663 Inst.addOperand(MCOperand::createImm(getVectorIndex()));
Jim Grosbachd0637bf2011-10-07 23:56:00 +00002664 }
2665
Sam Parker963da5b2017-09-29 13:11:33 +00002666 void addVectorIndex64Operands(MCInst &Inst, unsigned N) const {
2667 assert(N == 1 && "Invalid number of operands!");
2668 Inst.addOperand(MCOperand::createImm(getVectorIndex()));
2669 }
2670
Jim Grosbach741cd732011-10-17 22:26:03 +00002671 void addNEONi8splatOperands(MCInst &Inst, unsigned N) const {
2672 assert(N == 1 && "Invalid number of operands!");
2673 // The immediate encodes the type of constant as well as the value.
2674 // Mask in that this is an i8 splat.
2675 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
Jim Grosbache9119e42015-05-13 18:37:00 +00002676 Inst.addOperand(MCOperand::createImm(CE->getValue() | 0xe00));
Jim Grosbach741cd732011-10-17 22:26:03 +00002677 }
2678
Jim Grosbachcda32ae2011-10-17 23:09:09 +00002679 void addNEONi16splatOperands(MCInst &Inst, unsigned N) const {
2680 assert(N == 1 && "Invalid number of operands!");
2681 // The immediate encodes the type of constant as well as the value.
2682 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
2683 unsigned Value = CE->getValue();
Renato Golinf5dd1da2014-09-25 11:31:24 +00002684 Value = ARM_AM::encodeNEONi16splat(Value);
Jim Grosbache9119e42015-05-13 18:37:00 +00002685 Inst.addOperand(MCOperand::createImm(Value));
Renato Golinf5dd1da2014-09-25 11:31:24 +00002686 }
2687
2688 void addNEONi16splatNotOperands(MCInst &Inst, unsigned N) const {
2689 assert(N == 1 && "Invalid number of operands!");
2690 // The immediate encodes the type of constant as well as the value.
2691 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
2692 unsigned Value = CE->getValue();
2693 Value = ARM_AM::encodeNEONi16splat(~Value & 0xffff);
Jim Grosbache9119e42015-05-13 18:37:00 +00002694 Inst.addOperand(MCOperand::createImm(Value));
Jim Grosbachcda32ae2011-10-17 23:09:09 +00002695 }
2696
Jim Grosbach8211c052011-10-18 00:22:00 +00002697 void addNEONi32splatOperands(MCInst &Inst, unsigned N) const {
2698 assert(N == 1 && "Invalid number of operands!");
2699 // The immediate encodes the type of constant as well as the value.
2700 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
2701 unsigned Value = CE->getValue();
Renato Golinf5dd1da2014-09-25 11:31:24 +00002702 Value = ARM_AM::encodeNEONi32splat(Value);
Jim Grosbache9119e42015-05-13 18:37:00 +00002703 Inst.addOperand(MCOperand::createImm(Value));
Renato Golinf5dd1da2014-09-25 11:31:24 +00002704 }
2705
2706 void addNEONi32splatNotOperands(MCInst &Inst, unsigned N) const {
2707 assert(N == 1 && "Invalid number of operands!");
2708 // The immediate encodes the type of constant as well as the value.
2709 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
2710 unsigned Value = CE->getValue();
2711 Value = ARM_AM::encodeNEONi32splat(~Value);
Jim Grosbache9119e42015-05-13 18:37:00 +00002712 Inst.addOperand(MCOperand::createImm(Value));
Jim Grosbach8211c052011-10-18 00:22:00 +00002713 }
2714
Stepan Dyatkovskiy00dcc0f2014-04-24 06:03:01 +00002715 void addNEONinvByteReplicateOperands(MCInst &Inst, unsigned N) const {
2716 assert(N == 1 && "Invalid number of operands!");
2717 // The immediate encodes the type of constant as well as the value.
2718 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
2719 unsigned Value = CE->getValue();
2720 assert((Inst.getOpcode() == ARM::VMOVv8i8 ||
2721 Inst.getOpcode() == ARM::VMOVv16i8) &&
2722 "All vmvn instructions that wants to replicate non-zero byte "
2723 "always must be replaced with VMOVv8i8 or VMOVv16i8.");
2724 unsigned B = ((~Value) & 0xff);
2725 B |= 0xe00; // cmode = 0b1110
Jim Grosbache9119e42015-05-13 18:37:00 +00002726 Inst.addOperand(MCOperand::createImm(B));
Stepan Dyatkovskiy00dcc0f2014-04-24 06:03:01 +00002727 }
Eugene Zelenko076468c2017-09-20 21:35:51 +00002728
Jim Grosbach8211c052011-10-18 00:22:00 +00002729 void addNEONi32vmovOperands(MCInst &Inst, unsigned N) const {
2730 assert(N == 1 && "Invalid number of operands!");
2731 // The immediate encodes the type of constant as well as the value.
2732 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
2733 unsigned Value = CE->getValue();
2734 if (Value >= 256 && Value <= 0xffff)
2735 Value = (Value >> 8) | ((Value & 0xff) ? 0xc00 : 0x200);
2736 else if (Value > 0xffff && Value <= 0xffffff)
2737 Value = (Value >> 16) | ((Value & 0xff) ? 0xd00 : 0x400);
2738 else if (Value > 0xffffff)
2739 Value = (Value >> 24) | 0x600;
Jim Grosbache9119e42015-05-13 18:37:00 +00002740 Inst.addOperand(MCOperand::createImm(Value));
Jim Grosbach8211c052011-10-18 00:22:00 +00002741 }
2742
Stepan Dyatkovskiy00dcc0f2014-04-24 06:03:01 +00002743 void addNEONvmovByteReplicateOperands(MCInst &Inst, unsigned N) const {
2744 assert(N == 1 && "Invalid number of operands!");
2745 // The immediate encodes the type of constant as well as the value.
2746 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
2747 unsigned Value = CE->getValue();
2748 assert((Inst.getOpcode() == ARM::VMOVv8i8 ||
2749 Inst.getOpcode() == ARM::VMOVv16i8) &&
2750 "All instructions that wants to replicate non-zero byte "
2751 "always must be replaced with VMOVv8i8 or VMOVv16i8.");
2752 unsigned B = Value & 0xff;
2753 B |= 0xe00; // cmode = 0b1110
Jim Grosbache9119e42015-05-13 18:37:00 +00002754 Inst.addOperand(MCOperand::createImm(B));
Stepan Dyatkovskiy00dcc0f2014-04-24 06:03:01 +00002755 }
Eugene Zelenko076468c2017-09-20 21:35:51 +00002756
Jim Grosbach045b6c72011-12-19 23:51:07 +00002757 void addNEONi32vmovNegOperands(MCInst &Inst, unsigned N) const {
2758 assert(N == 1 && "Invalid number of operands!");
2759 // The immediate encodes the type of constant as well as the value.
2760 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
2761 unsigned Value = ~CE->getValue();
2762 if (Value >= 256 && Value <= 0xffff)
2763 Value = (Value >> 8) | ((Value & 0xff) ? 0xc00 : 0x200);
2764 else if (Value > 0xffff && Value <= 0xffffff)
2765 Value = (Value >> 16) | ((Value & 0xff) ? 0xd00 : 0x400);
2766 else if (Value > 0xffffff)
2767 Value = (Value >> 24) | 0x600;
Jim Grosbache9119e42015-05-13 18:37:00 +00002768 Inst.addOperand(MCOperand::createImm(Value));
Jim Grosbach045b6c72011-12-19 23:51:07 +00002769 }
2770
Jim Grosbache4454e02011-10-18 16:18:11 +00002771 void addNEONi64splatOperands(MCInst &Inst, unsigned N) const {
2772 assert(N == 1 && "Invalid number of operands!");
2773 // The immediate encodes the type of constant as well as the value.
2774 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
2775 uint64_t Value = CE->getValue();
2776 unsigned Imm = 0;
2777 for (unsigned i = 0; i < 8; ++i, Value >>= 8) {
2778 Imm |= (Value & 1) << i;
2779 }
Jim Grosbache9119e42015-05-13 18:37:00 +00002780 Inst.addOperand(MCOperand::createImm(Imm | 0x1e00));
Jim Grosbache4454e02011-10-18 16:18:11 +00002781 }
2782
Sam Parker963da5b2017-09-29 13:11:33 +00002783 void addComplexRotationEvenOperands(MCInst &Inst, unsigned N) const {
2784 assert(N == 1 && "Invalid number of operands!");
2785 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
2786 Inst.addOperand(MCOperand::createImm(CE->getValue() / 90));
2787 }
2788
2789 void addComplexRotationOddOperands(MCInst &Inst, unsigned N) const {
2790 assert(N == 1 && "Invalid number of operands!");
2791 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
2792 Inst.addOperand(MCOperand::createImm((CE->getValue() - 90) / 180));
2793 }
2794
Craig Topperca7e3e52014-03-10 03:19:03 +00002795 void print(raw_ostream &OS) const override;
Daniel Dunbarebace222010-08-11 06:37:04 +00002796
David Blaikie960ea3f2014-06-08 16:18:35 +00002797 static std::unique_ptr<ARMOperand> CreateITMask(unsigned Mask, SMLoc S) {
2798 auto Op = make_unique<ARMOperand>(k_ITCondMask);
Jim Grosbach3d1eac82011-08-26 21:43:41 +00002799 Op->ITMask.Mask = Mask;
2800 Op->StartLoc = S;
2801 Op->EndLoc = S;
2802 return Op;
2803 }
2804
David Blaikie960ea3f2014-06-08 16:18:35 +00002805 static std::unique_ptr<ARMOperand> CreateCondCode(ARMCC::CondCodes CC,
2806 SMLoc S) {
2807 auto Op = make_unique<ARMOperand>(k_CondCode);
Daniel Dunbar188b47b2010-08-11 06:37:20 +00002808 Op->CC.Val = CC;
2809 Op->StartLoc = S;
2810 Op->EndLoc = S;
Chris Lattnerbd7c9fa2010-10-28 17:20:03 +00002811 return Op;
Daniel Dunbar188b47b2010-08-11 06:37:20 +00002812 }
2813
David Blaikie960ea3f2014-06-08 16:18:35 +00002814 static std::unique_ptr<ARMOperand> CreateCoprocNum(unsigned CopVal, SMLoc S) {
2815 auto Op = make_unique<ARMOperand>(k_CoprocNum);
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00002816 Op->Cop.Val = CopVal;
2817 Op->StartLoc = S;
2818 Op->EndLoc = S;
2819 return Op;
2820 }
2821
David Blaikie960ea3f2014-06-08 16:18:35 +00002822 static std::unique_ptr<ARMOperand> CreateCoprocReg(unsigned CopVal, SMLoc S) {
2823 auto Op = make_unique<ARMOperand>(k_CoprocReg);
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00002824 Op->Cop.Val = CopVal;
2825 Op->StartLoc = S;
2826 Op->EndLoc = S;
2827 return Op;
2828 }
2829
David Blaikie960ea3f2014-06-08 16:18:35 +00002830 static std::unique_ptr<ARMOperand> CreateCoprocOption(unsigned Val, SMLoc S,
2831 SMLoc E) {
2832 auto Op = make_unique<ARMOperand>(k_CoprocOption);
Jim Grosbach48399582011-10-12 17:34:41 +00002833 Op->Cop.Val = Val;
2834 Op->StartLoc = S;
2835 Op->EndLoc = E;
2836 return Op;
2837 }
2838
David Blaikie960ea3f2014-06-08 16:18:35 +00002839 static std::unique_ptr<ARMOperand> CreateCCOut(unsigned RegNum, SMLoc S) {
2840 auto Op = make_unique<ARMOperand>(k_CCOut);
Jim Grosbach0bfb4d52010-12-06 18:21:12 +00002841 Op->Reg.RegNum = RegNum;
2842 Op->StartLoc = S;
2843 Op->EndLoc = S;
2844 return Op;
2845 }
2846
David Blaikie960ea3f2014-06-08 16:18:35 +00002847 static std::unique_ptr<ARMOperand> CreateToken(StringRef Str, SMLoc S) {
2848 auto Op = make_unique<ARMOperand>(k_Token);
Sean Callanan7ad0ad02010-04-02 22:27:05 +00002849 Op->Tok.Data = Str.data();
2850 Op->Tok.Length = Str.size();
2851 Op->StartLoc = S;
2852 Op->EndLoc = S;
Chris Lattnerbd7c9fa2010-10-28 17:20:03 +00002853 return Op;
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00002854 }
2855
David Blaikie960ea3f2014-06-08 16:18:35 +00002856 static std::unique_ptr<ARMOperand> CreateReg(unsigned RegNum, SMLoc S,
2857 SMLoc E) {
2858 auto Op = make_unique<ARMOperand>(k_Register);
Sean Callanan7ad0ad02010-04-02 22:27:05 +00002859 Op->Reg.RegNum = RegNum;
Sean Callanan7ad0ad02010-04-02 22:27:05 +00002860 Op->StartLoc = S;
2861 Op->EndLoc = E;
Chris Lattnerbd7c9fa2010-10-28 17:20:03 +00002862 return Op;
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00002863 }
2864
David Blaikie960ea3f2014-06-08 16:18:35 +00002865 static std::unique_ptr<ARMOperand>
2866 CreateShiftedRegister(ARM_AM::ShiftOpc ShTy, unsigned SrcReg,
2867 unsigned ShiftReg, unsigned ShiftImm, SMLoc S,
2868 SMLoc E) {
2869 auto Op = make_unique<ARMOperand>(k_ShiftedRegister);
Jim Grosbachac798e12011-07-25 20:49:51 +00002870 Op->RegShiftedReg.ShiftTy = ShTy;
2871 Op->RegShiftedReg.SrcReg = SrcReg;
2872 Op->RegShiftedReg.ShiftReg = ShiftReg;
2873 Op->RegShiftedReg.ShiftImm = ShiftImm;
Jim Grosbach7dcd1352011-07-13 17:50:29 +00002874 Op->StartLoc = S;
2875 Op->EndLoc = E;
2876 return Op;
2877 }
2878
David Blaikie960ea3f2014-06-08 16:18:35 +00002879 static std::unique_ptr<ARMOperand>
2880 CreateShiftedImmediate(ARM_AM::ShiftOpc ShTy, unsigned SrcReg,
2881 unsigned ShiftImm, SMLoc S, SMLoc E) {
2882 auto Op = make_unique<ARMOperand>(k_ShiftedImmediate);
Jim Grosbachac798e12011-07-25 20:49:51 +00002883 Op->RegShiftedImm.ShiftTy = ShTy;
2884 Op->RegShiftedImm.SrcReg = SrcReg;
2885 Op->RegShiftedImm.ShiftImm = ShiftImm;
Owen Andersonb595ed02011-07-21 18:54:16 +00002886 Op->StartLoc = S;
2887 Op->EndLoc = E;
2888 return Op;
2889 }
2890
David Blaikie960ea3f2014-06-08 16:18:35 +00002891 static std::unique_ptr<ARMOperand> CreateShifterImm(bool isASR, unsigned Imm,
2892 SMLoc S, SMLoc E) {
2893 auto Op = make_unique<ARMOperand>(k_ShifterImmediate);
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00002894 Op->ShifterImm.isASR = isASR;
2895 Op->ShifterImm.Imm = Imm;
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00002896 Op->StartLoc = S;
2897 Op->EndLoc = E;
2898 return Op;
2899 }
2900
David Blaikie960ea3f2014-06-08 16:18:35 +00002901 static std::unique_ptr<ARMOperand> CreateRotImm(unsigned Imm, SMLoc S,
2902 SMLoc E) {
2903 auto Op = make_unique<ARMOperand>(k_RotateImmediate);
Jim Grosbach833b9d32011-07-27 20:15:40 +00002904 Op->RotImm.Imm = Imm;
2905 Op->StartLoc = S;
2906 Op->EndLoc = E;
2907 return Op;
2908 }
2909
Asiri Rathnayakea0199b92014-12-02 10:53:20 +00002910 static std::unique_ptr<ARMOperand> CreateModImm(unsigned Bits, unsigned Rot,
2911 SMLoc S, SMLoc E) {
2912 auto Op = make_unique<ARMOperand>(k_ModifiedImmediate);
2913 Op->ModImm.Bits = Bits;
2914 Op->ModImm.Rot = Rot;
2915 Op->StartLoc = S;
2916 Op->EndLoc = E;
2917 return Op;
2918 }
2919
David Blaikie960ea3f2014-06-08 16:18:35 +00002920 static std::unique_ptr<ARMOperand>
Renato Golin3f126132016-05-12 21:22:31 +00002921 CreateConstantPoolImm(const MCExpr *Val, SMLoc S, SMLoc E) {
2922 auto Op = make_unique<ARMOperand>(k_ConstantPoolImmediate);
2923 Op->Imm.Val = Val;
2924 Op->StartLoc = S;
2925 Op->EndLoc = E;
2926 return Op;
2927 }
2928
2929 static std::unique_ptr<ARMOperand>
David Blaikie960ea3f2014-06-08 16:18:35 +00002930 CreateBitfield(unsigned LSB, unsigned Width, SMLoc S, SMLoc E) {
2931 auto Op = make_unique<ARMOperand>(k_BitfieldDescriptor);
Jim Grosbach864b6092011-07-28 21:34:26 +00002932 Op->Bitfield.LSB = LSB;
2933 Op->Bitfield.Width = Width;
2934 Op->StartLoc = S;
2935 Op->EndLoc = E;
2936 return Op;
2937 }
2938
David Blaikie960ea3f2014-06-08 16:18:35 +00002939 static std::unique_ptr<ARMOperand>
2940 CreateRegList(SmallVectorImpl<std::pair<unsigned, unsigned>> &Regs,
Matt Beaumont-Gay55c4cc72010-11-10 00:08:58 +00002941 SMLoc StartLoc, SMLoc EndLoc) {
Eugene Zelenko076468c2017-09-20 21:35:51 +00002942 assert(Regs.size() > 0 && "RegList contains no registers?");
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002943 KindTy Kind = k_RegisterList;
Bill Wendling9898ac92010-11-17 04:32:08 +00002944
Chad Rosierfa705ee2013-07-01 20:49:23 +00002945 if (ARMMCRegisterClasses[ARM::DPRRegClassID].contains(Regs.front().second))
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002946 Kind = k_DPRRegisterList;
Jim Grosbach75461af2011-09-13 22:56:44 +00002947 else if (ARMMCRegisterClasses[ARM::SPRRegClassID].
Chad Rosierfa705ee2013-07-01 20:49:23 +00002948 contains(Regs.front().second))
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002949 Kind = k_SPRRegisterList;
Bill Wendling9898ac92010-11-17 04:32:08 +00002950
Chad Rosierfa705ee2013-07-01 20:49:23 +00002951 // Sort based on the register encoding values.
2952 array_pod_sort(Regs.begin(), Regs.end());
2953
David Blaikie960ea3f2014-06-08 16:18:35 +00002954 auto Op = make_unique<ARMOperand>(Kind);
Eugene Zelenko076468c2017-09-20 21:35:51 +00002955 for (SmallVectorImpl<std::pair<unsigned, unsigned>>::const_iterator
Bill Wendling2cae3272010-11-09 22:44:22 +00002956 I = Regs.begin(), E = Regs.end(); I != E; ++I)
Chad Rosierfa705ee2013-07-01 20:49:23 +00002957 Op->Registers.push_back(I->second);
Matt Beaumont-Gay55c4cc72010-11-10 00:08:58 +00002958 Op->StartLoc = StartLoc;
2959 Op->EndLoc = EndLoc;
Bill Wendling7cef4472010-11-06 19:56:04 +00002960 return Op;
2961 }
2962
David Blaikie960ea3f2014-06-08 16:18:35 +00002963 static std::unique_ptr<ARMOperand> CreateVectorList(unsigned RegNum,
2964 unsigned Count,
2965 bool isDoubleSpaced,
2966 SMLoc S, SMLoc E) {
2967 auto Op = make_unique<ARMOperand>(k_VectorList);
Jim Grosbachad47cfc2011-10-18 23:02:30 +00002968 Op->VectorList.RegNum = RegNum;
2969 Op->VectorList.Count = Count;
Jim Grosbach2f50e922011-12-15 21:44:33 +00002970 Op->VectorList.isDoubleSpaced = isDoubleSpaced;
Jim Grosbachad47cfc2011-10-18 23:02:30 +00002971 Op->StartLoc = S;
2972 Op->EndLoc = E;
2973 return Op;
2974 }
2975
David Blaikie960ea3f2014-06-08 16:18:35 +00002976 static std::unique_ptr<ARMOperand>
2977 CreateVectorListAllLanes(unsigned RegNum, unsigned Count, bool isDoubleSpaced,
2978 SMLoc S, SMLoc E) {
2979 auto Op = make_unique<ARMOperand>(k_VectorListAllLanes);
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00002980 Op->VectorList.RegNum = RegNum;
2981 Op->VectorList.Count = Count;
Jim Grosbachc5af54e2011-12-21 00:38:54 +00002982 Op->VectorList.isDoubleSpaced = isDoubleSpaced;
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00002983 Op->StartLoc = S;
2984 Op->EndLoc = E;
2985 return Op;
2986 }
2987
David Blaikie960ea3f2014-06-08 16:18:35 +00002988 static std::unique_ptr<ARMOperand>
2989 CreateVectorListIndexed(unsigned RegNum, unsigned Count, unsigned Index,
2990 bool isDoubleSpaced, SMLoc S, SMLoc E) {
2991 auto Op = make_unique<ARMOperand>(k_VectorListIndexed);
Jim Grosbach04945c42011-12-02 00:35:16 +00002992 Op->VectorList.RegNum = RegNum;
2993 Op->VectorList.Count = Count;
2994 Op->VectorList.LaneIndex = Index;
Jim Grosbach75e2ab52011-12-20 19:21:26 +00002995 Op->VectorList.isDoubleSpaced = isDoubleSpaced;
Jim Grosbach04945c42011-12-02 00:35:16 +00002996 Op->StartLoc = S;
2997 Op->EndLoc = E;
2998 return Op;
2999 }
3000
David Blaikie960ea3f2014-06-08 16:18:35 +00003001 static std::unique_ptr<ARMOperand>
3002 CreateVectorIndex(unsigned Idx, SMLoc S, SMLoc E, MCContext &Ctx) {
3003 auto Op = make_unique<ARMOperand>(k_VectorIndex);
Jim Grosbachd0637bf2011-10-07 23:56:00 +00003004 Op->VectorIndex.Val = Idx;
3005 Op->StartLoc = S;
3006 Op->EndLoc = E;
3007 return Op;
3008 }
3009
David Blaikie960ea3f2014-06-08 16:18:35 +00003010 static std::unique_ptr<ARMOperand> CreateImm(const MCExpr *Val, SMLoc S,
3011 SMLoc E) {
3012 auto Op = make_unique<ARMOperand>(k_Immediate);
Sean Callanan7ad0ad02010-04-02 22:27:05 +00003013 Op->Imm.Val = Val;
Sean Callanan7ad0ad02010-04-02 22:27:05 +00003014 Op->StartLoc = S;
3015 Op->EndLoc = E;
Chris Lattnerbd7c9fa2010-10-28 17:20:03 +00003016 return Op;
Kevin Enderbyf5079942009-10-13 22:19:02 +00003017 }
3018
David Blaikie960ea3f2014-06-08 16:18:35 +00003019 static std::unique_ptr<ARMOperand>
3020 CreateMem(unsigned BaseRegNum, const MCConstantExpr *OffsetImm,
3021 unsigned OffsetRegNum, ARM_AM::ShiftOpc ShiftType,
3022 unsigned ShiftImm, unsigned Alignment, bool isNegative, SMLoc S,
3023 SMLoc E, SMLoc AlignmentLoc = SMLoc()) {
3024 auto Op = make_unique<ARMOperand>(k_Memory);
Jim Grosbach871dff72011-10-11 15:59:20 +00003025 Op->Memory.BaseRegNum = BaseRegNum;
3026 Op->Memory.OffsetImm = OffsetImm;
3027 Op->Memory.OffsetRegNum = OffsetRegNum;
3028 Op->Memory.ShiftType = ShiftType;
3029 Op->Memory.ShiftImm = ShiftImm;
Jim Grosbacha95ec992011-10-11 17:29:55 +00003030 Op->Memory.Alignment = Alignment;
Jim Grosbach871dff72011-10-11 15:59:20 +00003031 Op->Memory.isNegative = isNegative;
Jim Grosbachd3595712011-08-03 23:50:40 +00003032 Op->StartLoc = S;
3033 Op->EndLoc = E;
Kevin Enderby488f20b2014-04-10 20:18:58 +00003034 Op->AlignmentLoc = AlignmentLoc;
Jim Grosbachd3595712011-08-03 23:50:40 +00003035 return Op;
3036 }
Jim Grosbach624bcc72010-10-29 14:46:02 +00003037
David Blaikie960ea3f2014-06-08 16:18:35 +00003038 static std::unique_ptr<ARMOperand>
3039 CreatePostIdxReg(unsigned RegNum, bool isAdd, ARM_AM::ShiftOpc ShiftTy,
3040 unsigned ShiftImm, SMLoc S, SMLoc E) {
3041 auto Op = make_unique<ARMOperand>(k_PostIndexRegister);
Jim Grosbachd3595712011-08-03 23:50:40 +00003042 Op->PostIdxReg.RegNum = RegNum;
Jim Grosbachc320c852011-08-05 21:28:30 +00003043 Op->PostIdxReg.isAdd = isAdd;
3044 Op->PostIdxReg.ShiftTy = ShiftTy;
3045 Op->PostIdxReg.ShiftImm = ShiftImm;
Sean Callanan7ad0ad02010-04-02 22:27:05 +00003046 Op->StartLoc = S;
3047 Op->EndLoc = E;
Chris Lattnerbd7c9fa2010-10-28 17:20:03 +00003048 return Op;
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00003049 }
Bruno Cardoso Lopes36dd43f2011-02-07 22:09:15 +00003050
David Blaikie960ea3f2014-06-08 16:18:35 +00003051 static std::unique_ptr<ARMOperand> CreateMemBarrierOpt(ARM_MB::MemBOpt Opt,
3052 SMLoc S) {
3053 auto Op = make_unique<ARMOperand>(k_MemBarrierOpt);
Bruno Cardoso Lopes36dd43f2011-02-07 22:09:15 +00003054 Op->MBOpt.Val = Opt;
3055 Op->StartLoc = S;
3056 Op->EndLoc = S;
3057 return Op;
3058 }
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00003059
David Blaikie960ea3f2014-06-08 16:18:35 +00003060 static std::unique_ptr<ARMOperand>
3061 CreateInstSyncBarrierOpt(ARM_ISB::InstSyncBOpt Opt, SMLoc S) {
3062 auto Op = make_unique<ARMOperand>(k_InstSyncBarrierOpt);
Amaury de la Vieuville43cb13a2013-06-10 14:17:08 +00003063 Op->ISBOpt.Val = Opt;
3064 Op->StartLoc = S;
3065 Op->EndLoc = S;
3066 return Op;
3067 }
3068
David Blaikie960ea3f2014-06-08 16:18:35 +00003069 static std::unique_ptr<ARMOperand> CreateProcIFlags(ARM_PROC::IFlags IFlags,
3070 SMLoc S) {
3071 auto Op = make_unique<ARMOperand>(k_ProcIFlags);
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00003072 Op->IFlags.Val = IFlags;
3073 Op->StartLoc = S;
3074 Op->EndLoc = S;
3075 return Op;
3076 }
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00003077
David Blaikie960ea3f2014-06-08 16:18:35 +00003078 static std::unique_ptr<ARMOperand> CreateMSRMask(unsigned MMask, SMLoc S) {
3079 auto Op = make_unique<ARMOperand>(k_MSRMask);
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00003080 Op->MMask.Val = MMask;
3081 Op->StartLoc = S;
3082 Op->EndLoc = S;
3083 return Op;
3084 }
Tim Northoveree843ef2014-08-15 10:47:12 +00003085
3086 static std::unique_ptr<ARMOperand> CreateBankedReg(unsigned Reg, SMLoc S) {
3087 auto Op = make_unique<ARMOperand>(k_BankedReg);
3088 Op->BankedReg.Val = Reg;
3089 Op->StartLoc = S;
3090 Op->EndLoc = S;
3091 return Op;
3092 }
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00003093};
3094
3095} // end anonymous namespace.
3096
Jim Grosbach602aa902011-07-13 15:34:57 +00003097void ARMOperand::print(raw_ostream &OS) const {
Daniel Dunbar4a863e62010-08-11 06:37:12 +00003098 switch (Kind) {
Jim Grosbach6e5778f2011-10-07 23:24:09 +00003099 case k_CondCode:
Daniel Dunbar2be732a2011-01-10 15:26:21 +00003100 OS << "<ARMCC::" << ARMCondCodeToString(getCondCode()) << ">";
Daniel Dunbar4a863e62010-08-11 06:37:12 +00003101 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00003102 case k_CCOut:
Jim Grosbach0bfb4d52010-12-06 18:21:12 +00003103 OS << "<ccout " << getReg() << ">";
3104 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00003105 case k_ITCondMask: {
Craig Topper42b96d12012-05-24 04:11:15 +00003106 static const char *const MaskStr[] = {
Benjamin Kramer0d6d0982011-10-22 16:50:00 +00003107 "()", "(t)", "(e)", "(tt)", "(et)", "(te)", "(ee)", "(ttt)", "(ett)",
3108 "(tet)", "(eet)", "(tte)", "(ete)", "(tee)", "(eee)"
3109 };
Jim Grosbach3d1eac82011-08-26 21:43:41 +00003110 assert((ITMask.Mask & 0xf) == ITMask.Mask);
3111 OS << "<it-mask " << MaskStr[ITMask.Mask] << ">";
3112 break;
3113 }
Jim Grosbach6e5778f2011-10-07 23:24:09 +00003114 case k_CoprocNum:
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00003115 OS << "<coprocessor number: " << getCoproc() << ">";
3116 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00003117 case k_CoprocReg:
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00003118 OS << "<coprocessor register: " << getCoproc() << ">";
3119 break;
Jim Grosbach48399582011-10-12 17:34:41 +00003120 case k_CoprocOption:
3121 OS << "<coprocessor option: " << CoprocOption.Val << ">";
3122 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00003123 case k_MSRMask:
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00003124 OS << "<mask: " << getMSRMask() << ">";
3125 break;
Tim Northoveree843ef2014-08-15 10:47:12 +00003126 case k_BankedReg:
3127 OS << "<banked reg: " << getBankedReg() << ">";
3128 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00003129 case k_Immediate:
Rafael Espindolaf4a13652015-05-27 13:05:42 +00003130 OS << *getImm();
Daniel Dunbar4a863e62010-08-11 06:37:12 +00003131 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00003132 case k_MemBarrierOpt:
Joey Gouly926d3f52013-09-05 15:35:24 +00003133 OS << "<ARM_MB::" << MemBOptToString(getMemBarrierOpt(), false) << ">";
Bruno Cardoso Lopes36dd43f2011-02-07 22:09:15 +00003134 break;
Amaury de la Vieuville43cb13a2013-06-10 14:17:08 +00003135 case k_InstSyncBarrierOpt:
3136 OS << "<ARM_ISB::" << InstSyncBOptToString(getInstSyncBarrierOpt()) << ">";
3137 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00003138 case k_Memory:
Daniel Dunbarbcd8eb02011-01-18 05:55:21 +00003139 OS << "<memory "
Jim Grosbach871dff72011-10-11 15:59:20 +00003140 << " base:" << Memory.BaseRegNum;
Daniel Dunbarbcd8eb02011-01-18 05:55:21 +00003141 OS << ">";
Daniel Dunbar4a863e62010-08-11 06:37:12 +00003142 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00003143 case k_PostIndexRegister:
Jim Grosbachc320c852011-08-05 21:28:30 +00003144 OS << "post-idx register " << (PostIdxReg.isAdd ? "" : "-")
3145 << PostIdxReg.RegNum;
3146 if (PostIdxReg.ShiftTy != ARM_AM::no_shift)
3147 OS << ARM_AM::getShiftOpcStr(PostIdxReg.ShiftTy) << " "
3148 << PostIdxReg.ShiftImm;
3149 OS << ">";
Jim Grosbachd3595712011-08-03 23:50:40 +00003150 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00003151 case k_ProcIFlags: {
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00003152 OS << "<ARM_PROC::";
3153 unsigned IFlags = getProcIFlags();
3154 for (int i=2; i >= 0; --i)
3155 if (IFlags & (1 << i))
3156 OS << ARM_PROC::IFlagsToString(1 << i);
3157 OS << ">";
3158 break;
3159 }
Jim Grosbach6e5778f2011-10-07 23:24:09 +00003160 case k_Register:
Bill Wendling2063b842010-11-18 23:43:05 +00003161 OS << "<register " << getReg() << ">";
Daniel Dunbar4a863e62010-08-11 06:37:12 +00003162 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00003163 case k_ShifterImmediate:
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00003164 OS << "<shift " << (ShifterImm.isASR ? "asr" : "lsl")
3165 << " #" << ShifterImm.Imm << ">";
Jim Grosbach7dcd1352011-07-13 17:50:29 +00003166 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00003167 case k_ShiftedRegister:
Owen Andersonb595ed02011-07-21 18:54:16 +00003168 OS << "<so_reg_reg "
Jim Grosbach01e04392011-11-16 21:46:50 +00003169 << RegShiftedReg.SrcReg << " "
3170 << ARM_AM::getShiftOpcStr(RegShiftedReg.ShiftTy)
3171 << " " << RegShiftedReg.ShiftReg << ">";
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00003172 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00003173 case k_ShiftedImmediate:
Owen Andersonb595ed02011-07-21 18:54:16 +00003174 OS << "<so_reg_imm "
Jim Grosbach01e04392011-11-16 21:46:50 +00003175 << RegShiftedImm.SrcReg << " "
3176 << ARM_AM::getShiftOpcStr(RegShiftedImm.ShiftTy)
3177 << " #" << RegShiftedImm.ShiftImm << ">";
Owen Andersonb595ed02011-07-21 18:54:16 +00003178 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00003179 case k_RotateImmediate:
Jim Grosbach833b9d32011-07-27 20:15:40 +00003180 OS << "<ror " << " #" << (RotImm.Imm * 8) << ">";
3181 break;
Asiri Rathnayakea0199b92014-12-02 10:53:20 +00003182 case k_ModifiedImmediate:
3183 OS << "<mod_imm #" << ModImm.Bits << ", #"
3184 << ModImm.Rot << ")>";
3185 break;
Renato Golin3f126132016-05-12 21:22:31 +00003186 case k_ConstantPoolImmediate:
3187 OS << "<constant_pool_imm #" << *getConstantPoolImm();
3188 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00003189 case k_BitfieldDescriptor:
Jim Grosbach864b6092011-07-28 21:34:26 +00003190 OS << "<bitfield " << "lsb: " << Bitfield.LSB
3191 << ", width: " << Bitfield.Width << ">";
3192 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00003193 case k_RegisterList:
3194 case k_DPRRegisterList:
3195 case k_SPRRegisterList: {
Bill Wendling7cef4472010-11-06 19:56:04 +00003196 OS << "<register_list ";
Bill Wendling7cef4472010-11-06 19:56:04 +00003197
Bill Wendlingbed94652010-11-09 23:28:44 +00003198 const SmallVectorImpl<unsigned> &RegList = getRegList();
3199 for (SmallVectorImpl<unsigned>::const_iterator
Bill Wendling2cae3272010-11-09 22:44:22 +00003200 I = RegList.begin(), E = RegList.end(); I != E; ) {
3201 OS << *I;
3202 if (++I < E) OS << ", ";
Bill Wendling7cef4472010-11-06 19:56:04 +00003203 }
3204
3205 OS << ">";
3206 break;
3207 }
Jim Grosbachad47cfc2011-10-18 23:02:30 +00003208 case k_VectorList:
3209 OS << "<vector_list " << VectorList.Count << " * "
3210 << VectorList.RegNum << ">";
3211 break;
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003212 case k_VectorListAllLanes:
3213 OS << "<vector_list(all lanes) " << VectorList.Count << " * "
3214 << VectorList.RegNum << ">";
3215 break;
Jim Grosbach04945c42011-12-02 00:35:16 +00003216 case k_VectorListIndexed:
3217 OS << "<vector_list(lane " << VectorList.LaneIndex << ") "
3218 << VectorList.Count << " * " << VectorList.RegNum << ">";
3219 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00003220 case k_Token:
Daniel Dunbar4a863e62010-08-11 06:37:12 +00003221 OS << "'" << getToken() << "'";
3222 break;
Jim Grosbachd0637bf2011-10-07 23:56:00 +00003223 case k_VectorIndex:
3224 OS << "<vectorindex " << getVectorIndex() << ">";
3225 break;
Daniel Dunbar4a863e62010-08-11 06:37:12 +00003226 }
3227}
Daniel Dunbar5cd4d0f2010-08-11 05:24:50 +00003228
3229/// @name Auto-generated Match Functions
3230/// {
3231
3232static unsigned MatchRegisterName(StringRef Name);
3233
3234/// }
3235
Bob Wilsonfb0bd042011-02-03 21:46:10 +00003236bool ARMAsmParser::ParseRegister(unsigned &RegNo,
3237 SMLoc &StartLoc, SMLoc &EndLoc) {
Rafael Espindola961d4692014-11-11 05:18:41 +00003238 const AsmToken &Tok = getParser().getTok();
3239 StartLoc = Tok.getLoc();
3240 EndLoc = Tok.getEndLoc();
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00003241 RegNo = tryParseRegister();
Roman Divacky36b1b472011-01-27 17:14:22 +00003242
3243 return (RegNo == (unsigned)-1);
3244}
3245
Kevin Enderby8be42bd2009-10-30 22:55:57 +00003246/// Try to parse a register name. The token must be an Identifier when called,
Chris Lattner44e5981c2010-10-30 04:09:10 +00003247/// and if it is a register name the token is eaten and the register number is
3248/// returned. Otherwise return -1.
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00003249int ARMAsmParser::tryParseRegister() {
Rafael Espindola961d4692014-11-11 05:18:41 +00003250 MCAsmParser &Parser = getParser();
Chris Lattner44e5981c2010-10-30 04:09:10 +00003251 const AsmToken &Tok = Parser.getTok();
Jim Grosbachd3595712011-08-03 23:50:40 +00003252 if (Tok.isNot(AsmToken::Identifier)) return -1;
Jim Grosbach99710a82010-11-01 16:44:21 +00003253
Benjamin Kramer20baffb2011-11-06 20:37:06 +00003254 std::string lowerCase = Tok.getString().lower();
Owen Andersona098d152011-01-13 22:50:36 +00003255 unsigned RegNum = MatchRegisterName(lowerCase);
3256 if (!RegNum) {
3257 RegNum = StringSwitch<unsigned>(lowerCase)
3258 .Case("r13", ARM::SP)
3259 .Case("r14", ARM::LR)
3260 .Case("r15", ARM::PC)
3261 .Case("ip", ARM::R12)
Jim Grosbach4edc7362011-12-08 19:27:38 +00003262 // Additional register name aliases for 'gas' compatibility.
3263 .Case("a1", ARM::R0)
3264 .Case("a2", ARM::R1)
3265 .Case("a3", ARM::R2)
3266 .Case("a4", ARM::R3)
3267 .Case("v1", ARM::R4)
3268 .Case("v2", ARM::R5)
3269 .Case("v3", ARM::R6)
3270 .Case("v4", ARM::R7)
3271 .Case("v5", ARM::R8)
3272 .Case("v6", ARM::R9)
3273 .Case("v7", ARM::R10)
3274 .Case("v8", ARM::R11)
3275 .Case("sb", ARM::R9)
3276 .Case("sl", ARM::R10)
3277 .Case("fp", ARM::R11)
Owen Andersona098d152011-01-13 22:50:36 +00003278 .Default(0);
3279 }
Jim Grosbachab5830e2011-12-14 02:16:11 +00003280 if (!RegNum) {
Jim Grosbachcd22e4a2011-12-20 23:11:00 +00003281 // Check for aliases registered via .req. Canonicalize to lower case.
3282 // That's more consistent since register names are case insensitive, and
3283 // it's how the original entry was passed in from MC/MCParser/AsmParser.
3284 StringMap<unsigned>::const_iterator Entry = RegisterReqs.find(lowerCase);
Jim Grosbachab5830e2011-12-14 02:16:11 +00003285 // If no match, return failure.
3286 if (Entry == RegisterReqs.end())
3287 return -1;
3288 Parser.Lex(); // Eat identifier token.
3289 return Entry->getValue();
3290 }
Bob Wilsonfb0bd042011-02-03 21:46:10 +00003291
Oliver Stannard9e89d8c2014-11-05 12:06:39 +00003292 // Some FPUs only have 16 D registers, so D16-D31 are invalid
3293 if (hasD16() && RegNum >= ARM::D16 && RegNum <= ARM::D31)
3294 return -1;
3295
Chris Lattner44e5981c2010-10-30 04:09:10 +00003296 Parser.Lex(); // Eat identifier token.
Jim Grosbachd0637bf2011-10-07 23:56:00 +00003297
Chris Lattner44e5981c2010-10-30 04:09:10 +00003298 return RegNum;
3299}
Jim Grosbach99710a82010-11-01 16:44:21 +00003300
Jim Grosbachbb24c592011-07-13 18:49:30 +00003301// Try to parse a shifter (e.g., "lsl <amt>"). On success, return 0.
3302// If a recoverable error occurs, return 1. If an irrecoverable error
3303// occurs, return -1. An irrecoverable error is one where tokens have been
3304// consumed in the process of trying to parse the shifter (i.e., when it is
3305// indeed a shifter operand, but malformed).
David Blaikie960ea3f2014-06-08 16:18:35 +00003306int ARMAsmParser::tryParseShiftRegister(OperandVector &Operands) {
Rafael Espindola961d4692014-11-11 05:18:41 +00003307 MCAsmParser &Parser = getParser();
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00003308 SMLoc S = Parser.getTok().getLoc();
3309 const AsmToken &Tok = Parser.getTok();
Kevin Enderby62873712014-02-17 21:45:27 +00003310 if (Tok.isNot(AsmToken::Identifier))
3311 return -1;
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00003312
Benjamin Kramer20baffb2011-11-06 20:37:06 +00003313 std::string lowerCase = Tok.getString().lower();
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00003314 ARM_AM::ShiftOpc ShiftTy = StringSwitch<ARM_AM::ShiftOpc>(lowerCase)
Jim Grosbach3b559ff2011-12-07 23:40:58 +00003315 .Case("asl", ARM_AM::lsl)
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00003316 .Case("lsl", ARM_AM::lsl)
3317 .Case("lsr", ARM_AM::lsr)
3318 .Case("asr", ARM_AM::asr)
3319 .Case("ror", ARM_AM::ror)
3320 .Case("rrx", ARM_AM::rrx)
3321 .Default(ARM_AM::no_shift);
3322
3323 if (ShiftTy == ARM_AM::no_shift)
Jim Grosbachbb24c592011-07-13 18:49:30 +00003324 return 1;
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00003325
Jim Grosbach7dcd1352011-07-13 17:50:29 +00003326 Parser.Lex(); // Eat the operator.
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00003327
Jim Grosbach7dcd1352011-07-13 17:50:29 +00003328 // The source register for the shift has already been added to the
3329 // operand list, so we need to pop it off and combine it into the shifted
3330 // register operand instead.
David Blaikie960ea3f2014-06-08 16:18:35 +00003331 std::unique_ptr<ARMOperand> PrevOp(
3332 (ARMOperand *)Operands.pop_back_val().release());
Jim Grosbach7dcd1352011-07-13 17:50:29 +00003333 if (!PrevOp->isReg())
3334 return Error(PrevOp->getStartLoc(), "shift must be of a register");
3335 int SrcReg = PrevOp->getReg();
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003336
3337 SMLoc EndLoc;
Jim Grosbach7dcd1352011-07-13 17:50:29 +00003338 int64_t Imm = 0;
3339 int ShiftReg = 0;
3340 if (ShiftTy == ARM_AM::rrx) {
3341 // RRX Doesn't have an explicit shift amount. The encoder expects
3342 // the shift register to be the same as the source register. Seems odd,
3343 // but OK.
3344 ShiftReg = SrcReg;
3345 } else {
3346 // Figure out if this is shifted by a constant or a register (for non-RRX).
Jim Grosbachef70e9b2011-12-09 22:25:03 +00003347 if (Parser.getTok().is(AsmToken::Hash) ||
3348 Parser.getTok().is(AsmToken::Dollar)) {
Jim Grosbach7dcd1352011-07-13 17:50:29 +00003349 Parser.Lex(); // Eat hash.
3350 SMLoc ImmLoc = Parser.getTok().getLoc();
Craig Topper062a2ba2014-04-25 05:30:21 +00003351 const MCExpr *ShiftExpr = nullptr;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00003352 if (getParser().parseExpression(ShiftExpr, EndLoc)) {
Jim Grosbachbb24c592011-07-13 18:49:30 +00003353 Error(ImmLoc, "invalid immediate shift value");
3354 return -1;
3355 }
Jim Grosbach7dcd1352011-07-13 17:50:29 +00003356 // The expression must be evaluatable as an immediate.
3357 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ShiftExpr);
Jim Grosbachbb24c592011-07-13 18:49:30 +00003358 if (!CE) {
3359 Error(ImmLoc, "invalid immediate shift value");
3360 return -1;
3361 }
Jim Grosbach7dcd1352011-07-13 17:50:29 +00003362 // Range check the immediate.
3363 // lsl, ror: 0 <= imm <= 31
3364 // lsr, asr: 0 <= imm <= 32
3365 Imm = CE->getValue();
3366 if (Imm < 0 ||
3367 ((ShiftTy == ARM_AM::lsl || ShiftTy == ARM_AM::ror) && Imm > 31) ||
3368 ((ShiftTy == ARM_AM::lsr || ShiftTy == ARM_AM::asr) && Imm > 32)) {
Jim Grosbachbb24c592011-07-13 18:49:30 +00003369 Error(ImmLoc, "immediate shift value out of range");
3370 return -1;
Jim Grosbach7dcd1352011-07-13 17:50:29 +00003371 }
Jim Grosbach21488b82011-12-22 17:37:00 +00003372 // shift by zero is a nop. Always send it through as lsl.
3373 // ('as' compatibility)
3374 if (Imm == 0)
3375 ShiftTy = ARM_AM::lsl;
Jim Grosbach7dcd1352011-07-13 17:50:29 +00003376 } else if (Parser.getTok().is(AsmToken::Identifier)) {
Jim Grosbach7dcd1352011-07-13 17:50:29 +00003377 SMLoc L = Parser.getTok().getLoc();
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003378 EndLoc = Parser.getTok().getEndLoc();
3379 ShiftReg = tryParseRegister();
Jim Grosbachbb24c592011-07-13 18:49:30 +00003380 if (ShiftReg == -1) {
Saleem Abdulrasool6d11b7c2014-05-17 21:49:54 +00003381 Error(L, "expected immediate or register in shift operand");
Jim Grosbachbb24c592011-07-13 18:49:30 +00003382 return -1;
3383 }
3384 } else {
Saleem Abdulrasool6d11b7c2014-05-17 21:49:54 +00003385 Error(Parser.getTok().getLoc(),
3386 "expected immediate or register in shift operand");
Jim Grosbachbb24c592011-07-13 18:49:30 +00003387 return -1;
3388 }
Jim Grosbach7dcd1352011-07-13 17:50:29 +00003389 }
3390
Owen Andersonb595ed02011-07-21 18:54:16 +00003391 if (ShiftReg && ShiftTy != ARM_AM::rrx)
3392 Operands.push_back(ARMOperand::CreateShiftedRegister(ShiftTy, SrcReg,
Jim Grosbachac798e12011-07-25 20:49:51 +00003393 ShiftReg, Imm,
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003394 S, EndLoc));
Owen Andersonb595ed02011-07-21 18:54:16 +00003395 else
3396 Operands.push_back(ARMOperand::CreateShiftedImmediate(ShiftTy, SrcReg, Imm,
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003397 S, EndLoc));
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00003398
Jim Grosbachbb24c592011-07-13 18:49:30 +00003399 return 0;
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00003400}
3401
Bill Wendling2063b842010-11-18 23:43:05 +00003402/// Try to parse a register name. The token must be an Identifier when called.
3403/// If it's a register, an AsmOperand is created. Another AsmOperand is created
3404/// if there is a "writeback". 'true' if it's not a register.
Chris Lattnerbd7c9fa2010-10-28 17:20:03 +00003405///
Kevin Enderby8be42bd2009-10-30 22:55:57 +00003406/// TODO this is likely to change to allow different register types and or to
3407/// parse for a specific register type.
David Blaikie960ea3f2014-06-08 16:18:35 +00003408bool ARMAsmParser::tryParseRegisterWithWriteBack(OperandVector &Operands) {
Rafael Espindola961d4692014-11-11 05:18:41 +00003409 MCAsmParser &Parser = getParser();
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003410 const AsmToken &RegTok = Parser.getTok();
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00003411 int RegNo = tryParseRegister();
Bill Wendlinge18980a2010-11-06 22:36:58 +00003412 if (RegNo == -1)
Bill Wendling2063b842010-11-18 23:43:05 +00003413 return true;
Jim Grosbach99710a82010-11-01 16:44:21 +00003414
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003415 Operands.push_back(ARMOperand::CreateReg(RegNo, RegTok.getLoc(),
3416 RegTok.getEndLoc()));
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00003417
Chris Lattner44e5981c2010-10-30 04:09:10 +00003418 const AsmToken &ExclaimTok = Parser.getTok();
3419 if (ExclaimTok.is(AsmToken::Exclaim)) {
Bill Wendling2063b842010-11-18 23:43:05 +00003420 Operands.push_back(ARMOperand::CreateToken(ExclaimTok.getString(),
3421 ExclaimTok.getLoc()));
Chris Lattner44e5981c2010-10-30 04:09:10 +00003422 Parser.Lex(); // Eat exclaim token
Jim Grosbachd0637bf2011-10-07 23:56:00 +00003423 return false;
3424 }
3425
3426 // Also check for an index operand. This is only legal for vector registers,
3427 // but that'll get caught OK in operand matching, so we don't need to
3428 // explicitly filter everything else out here.
3429 if (Parser.getTok().is(AsmToken::LBrac)) {
3430 SMLoc SIdx = Parser.getTok().getLoc();
3431 Parser.Lex(); // Eat left bracket token.
3432
3433 const MCExpr *ImmVal;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00003434 if (getParser().parseExpression(ImmVal))
Jim Grosbacha2147ce2012-01-31 23:51:09 +00003435 return true;
Jim Grosbachd0637bf2011-10-07 23:56:00 +00003436 const MCConstantExpr *MCE = dyn_cast<MCConstantExpr>(ImmVal);
Jim Grosbachc8f2b782012-01-26 15:56:45 +00003437 if (!MCE)
3438 return TokError("immediate value expected for vector index");
Jim Grosbachd0637bf2011-10-07 23:56:00 +00003439
Jim Grosbachc8f2b782012-01-26 15:56:45 +00003440 if (Parser.getTok().isNot(AsmToken::RBrac))
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003441 return Error(Parser.getTok().getLoc(), "']' expected");
Jim Grosbachd0637bf2011-10-07 23:56:00 +00003442
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003443 SMLoc E = Parser.getTok().getEndLoc();
Jim Grosbachd0637bf2011-10-07 23:56:00 +00003444 Parser.Lex(); // Eat right bracket token.
3445
3446 Operands.push_back(ARMOperand::CreateVectorIndex(MCE->getValue(),
3447 SIdx, E,
3448 getContext()));
Kevin Enderby2207e5f2009-10-07 18:01:35 +00003449 }
3450
Bill Wendling2063b842010-11-18 23:43:05 +00003451 return false;
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00003452}
3453
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00003454/// MatchCoprocessorOperandName - Try to parse an coprocessor related
Renato Golinac561c32014-06-26 13:10:53 +00003455/// instruction with a symbolic operand name.
3456/// We accept "crN" syntax for GAS compatibility.
3457/// <operand-name> ::= <prefix><number>
3458/// If CoprocOp is 'c', then:
3459/// <prefix> ::= c | cr
3460/// If CoprocOp is 'p', then :
3461/// <prefix> ::= p
3462/// <number> ::= integer in range [0, 15]
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00003463static int MatchCoprocessorOperandName(StringRef Name, char CoprocOp) {
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003464 // Use the same layout as the tablegen'erated register name matcher. Ugly,
3465 // but efficient.
Renato Golinac561c32014-06-26 13:10:53 +00003466 if (Name.size() < 2 || Name[0] != CoprocOp)
3467 return -1;
3468 Name = (Name[1] == 'r') ? Name.drop_front(2) : Name.drop_front();
3469
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003470 switch (Name.size()) {
David Blaikie46a9f012012-01-20 21:51:11 +00003471 default: return -1;
Renato Golinac561c32014-06-26 13:10:53 +00003472 case 1:
3473 switch (Name[0]) {
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003474 default: return -1;
3475 case '0': return 0;
3476 case '1': return 1;
3477 case '2': return 2;
3478 case '3': return 3;
3479 case '4': return 4;
3480 case '5': return 5;
3481 case '6': return 6;
3482 case '7': return 7;
3483 case '8': return 8;
3484 case '9': return 9;
3485 }
Renato Golinac561c32014-06-26 13:10:53 +00003486 case 2:
3487 if (Name[0] != '1')
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003488 return -1;
Renato Golinac561c32014-06-26 13:10:53 +00003489 switch (Name[1]) {
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003490 default: return -1;
Renato Golinbc0b0372014-08-04 23:21:56 +00003491 // CP10 and CP11 are VFP/NEON and so vector instructions should be used.
3492 // However, old cores (v5/v6) did use them in that way.
3493 case '0': return 10;
3494 case '1': return 11;
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003495 case '2': return 12;
3496 case '3': return 13;
3497 case '4': return 14;
3498 case '5': return 15;
3499 }
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003500 }
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003501}
3502
Jim Grosbach3d1eac82011-08-26 21:43:41 +00003503/// parseITCondCode - Try to parse a condition code for an IT instruction.
Alex Bradbury58eba092016-11-01 16:32:05 +00003504OperandMatchResultTy
David Blaikie960ea3f2014-06-08 16:18:35 +00003505ARMAsmParser::parseITCondCode(OperandVector &Operands) {
Rafael Espindola961d4692014-11-11 05:18:41 +00003506 MCAsmParser &Parser = getParser();
Jim Grosbach3d1eac82011-08-26 21:43:41 +00003507 SMLoc S = Parser.getTok().getLoc();
3508 const AsmToken &Tok = Parser.getTok();
3509 if (!Tok.is(AsmToken::Identifier))
3510 return MatchOperand_NoMatch;
Javed Absarb81fa992017-08-27 20:38:28 +00003511 unsigned CC = ARMCondCodeFromString(Tok.getString());
Jim Grosbach3d1eac82011-08-26 21:43:41 +00003512 if (CC == ~0U)
3513 return MatchOperand_NoMatch;
3514 Parser.Lex(); // Eat the token.
3515
3516 Operands.push_back(ARMOperand::CreateCondCode(ARMCC::CondCodes(CC), S));
3517
3518 return MatchOperand_Success;
3519}
3520
Jim Grosbach2d6ef442011-07-25 20:14:50 +00003521/// parseCoprocNumOperand - Try to parse an coprocessor number operand. The
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00003522/// token must be an Identifier when called, and if it is a coprocessor
3523/// number, the token is eaten and the operand is added to the operand list.
Alex Bradbury58eba092016-11-01 16:32:05 +00003524OperandMatchResultTy
David Blaikie960ea3f2014-06-08 16:18:35 +00003525ARMAsmParser::parseCoprocNumOperand(OperandVector &Operands) {
Rafael Espindola961d4692014-11-11 05:18:41 +00003526 MCAsmParser &Parser = getParser();
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003527 SMLoc S = Parser.getTok().getLoc();
3528 const AsmToken &Tok = Parser.getTok();
Jim Grosbach54a20ed2011-10-12 20:54:17 +00003529 if (Tok.isNot(AsmToken::Identifier))
3530 return MatchOperand_NoMatch;
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003531
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00003532 int Num = MatchCoprocessorOperandName(Tok.getString(), 'p');
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003533 if (Num == -1)
Jim Grosbach861e49c2011-02-12 01:34:40 +00003534 return MatchOperand_NoMatch;
Renato Golinbc0b0372014-08-04 23:21:56 +00003535 // ARMv7 and v8 don't allow cp10/cp11 due to VFP/NEON specific instructions
3536 if ((hasV7Ops() || hasV8Ops()) && (Num == 10 || Num == 11))
3537 return MatchOperand_NoMatch;
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003538
3539 Parser.Lex(); // Eat identifier token.
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00003540 Operands.push_back(ARMOperand::CreateCoprocNum(Num, S));
Jim Grosbach861e49c2011-02-12 01:34:40 +00003541 return MatchOperand_Success;
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00003542}
3543
Jim Grosbach2d6ef442011-07-25 20:14:50 +00003544/// parseCoprocRegOperand - Try to parse an coprocessor register operand. The
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00003545/// token must be an Identifier when called, and if it is a coprocessor
3546/// number, the token is eaten and the operand is added to the operand list.
Alex Bradbury58eba092016-11-01 16:32:05 +00003547OperandMatchResultTy
David Blaikie960ea3f2014-06-08 16:18:35 +00003548ARMAsmParser::parseCoprocRegOperand(OperandVector &Operands) {
Rafael Espindola961d4692014-11-11 05:18:41 +00003549 MCAsmParser &Parser = getParser();
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00003550 SMLoc S = Parser.getTok().getLoc();
3551 const AsmToken &Tok = Parser.getTok();
Jim Grosbach54a20ed2011-10-12 20:54:17 +00003552 if (Tok.isNot(AsmToken::Identifier))
3553 return MatchOperand_NoMatch;
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00003554
3555 int Reg = MatchCoprocessorOperandName(Tok.getString(), 'c');
3556 if (Reg == -1)
Jim Grosbach861e49c2011-02-12 01:34:40 +00003557 return MatchOperand_NoMatch;
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00003558
3559 Parser.Lex(); // Eat identifier token.
3560 Operands.push_back(ARMOperand::CreateCoprocReg(Reg, S));
Jim Grosbach861e49c2011-02-12 01:34:40 +00003561 return MatchOperand_Success;
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003562}
3563
Jim Grosbach48399582011-10-12 17:34:41 +00003564/// parseCoprocOptionOperand - Try to parse an coprocessor option operand.
3565/// coproc_option : '{' imm0_255 '}'
Alex Bradbury58eba092016-11-01 16:32:05 +00003566OperandMatchResultTy
David Blaikie960ea3f2014-06-08 16:18:35 +00003567ARMAsmParser::parseCoprocOptionOperand(OperandVector &Operands) {
Rafael Espindola961d4692014-11-11 05:18:41 +00003568 MCAsmParser &Parser = getParser();
Jim Grosbach48399582011-10-12 17:34:41 +00003569 SMLoc S = Parser.getTok().getLoc();
3570
3571 // If this isn't a '{', this isn't a coprocessor immediate operand.
3572 if (Parser.getTok().isNot(AsmToken::LCurly))
3573 return MatchOperand_NoMatch;
3574 Parser.Lex(); // Eat the '{'
3575
3576 const MCExpr *Expr;
3577 SMLoc Loc = Parser.getTok().getLoc();
Jim Grosbachd2037eb2013-02-20 22:21:35 +00003578 if (getParser().parseExpression(Expr)) {
Jim Grosbach48399582011-10-12 17:34:41 +00003579 Error(Loc, "illegal expression");
3580 return MatchOperand_ParseFail;
3581 }
3582 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Expr);
3583 if (!CE || CE->getValue() < 0 || CE->getValue() > 255) {
3584 Error(Loc, "coprocessor option must be an immediate in range [0, 255]");
3585 return MatchOperand_ParseFail;
3586 }
3587 int Val = CE->getValue();
3588
3589 // Check for and consume the closing '}'
3590 if (Parser.getTok().isNot(AsmToken::RCurly))
3591 return MatchOperand_ParseFail;
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003592 SMLoc E = Parser.getTok().getEndLoc();
Jim Grosbach48399582011-10-12 17:34:41 +00003593 Parser.Lex(); // Eat the '}'
3594
3595 Operands.push_back(ARMOperand::CreateCoprocOption(Val, S, E));
3596 return MatchOperand_Success;
3597}
3598
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003599// For register list parsing, we need to map from raw GPR register numbering
3600// to the enumeration values. The enumeration values aren't sorted by
3601// register number due to our using "sp", "lr" and "pc" as canonical names.
3602static unsigned getNextRegister(unsigned Reg) {
3603 // If this is a GPR, we need to do it manually, otherwise we can rely
3604 // on the sort ordering of the enumeration since the other reg-classes
3605 // are sane.
3606 if (!ARMMCRegisterClasses[ARM::GPRRegClassID].contains(Reg))
3607 return Reg + 1;
3608 switch(Reg) {
Craig Toppere55c5562012-02-07 02:50:20 +00003609 default: llvm_unreachable("Invalid GPR number!");
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003610 case ARM::R0: return ARM::R1; case ARM::R1: return ARM::R2;
3611 case ARM::R2: return ARM::R3; case ARM::R3: return ARM::R4;
3612 case ARM::R4: return ARM::R5; case ARM::R5: return ARM::R6;
3613 case ARM::R6: return ARM::R7; case ARM::R7: return ARM::R8;
3614 case ARM::R8: return ARM::R9; case ARM::R9: return ARM::R10;
3615 case ARM::R10: return ARM::R11; case ARM::R11: return ARM::R12;
3616 case ARM::R12: return ARM::SP; case ARM::SP: return ARM::LR;
3617 case ARM::LR: return ARM::PC; case ARM::PC: return ARM::R0;
3618 }
3619}
3620
3621/// Parse a register list.
David Blaikie960ea3f2014-06-08 16:18:35 +00003622bool ARMAsmParser::parseRegisterList(OperandVector &Operands) {
Rafael Espindola961d4692014-11-11 05:18:41 +00003623 MCAsmParser &Parser = getParser();
Nirav Dave0a392a82016-11-02 16:22:51 +00003624 if (Parser.getTok().isNot(AsmToken::LCurly))
3625 return TokError("Token is not a Left Curly Brace");
Bill Wendlinge18980a2010-11-06 22:36:58 +00003626 SMLoc S = Parser.getTok().getLoc();
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003627 Parser.Lex(); // Eat '{' token.
3628 SMLoc RegLoc = Parser.getTok().getLoc();
Kevin Enderbya2b99102009-10-09 21:12:28 +00003629
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003630 // Check the first register in the list to see what register class
3631 // this is a list of.
3632 int Reg = tryParseRegister();
3633 if (Reg == -1)
3634 return Error(RegLoc, "register expected");
3635
Jim Grosbach85a23432011-11-11 21:27:40 +00003636 // The reglist instructions have at most 16 registers, so reserve
3637 // space for that many.
Chad Rosierfa705ee2013-07-01 20:49:23 +00003638 int EReg = 0;
3639 SmallVector<std::pair<unsigned, unsigned>, 16> Registers;
Jim Grosbach85a23432011-11-11 21:27:40 +00003640
3641 // Allow Q regs and just interpret them as the two D sub-registers.
3642 if (ARMMCRegisterClasses[ARM::QPRRegClassID].contains(Reg)) {
3643 Reg = getDRegFromQReg(Reg);
Chad Rosierfa705ee2013-07-01 20:49:23 +00003644 EReg = MRI->getEncodingValue(Reg);
3645 Registers.push_back(std::pair<unsigned, unsigned>(EReg, Reg));
Jim Grosbach85a23432011-11-11 21:27:40 +00003646 ++Reg;
3647 }
Benjamin Kramer0d6d0982011-10-22 16:50:00 +00003648 const MCRegisterClass *RC;
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003649 if (ARMMCRegisterClasses[ARM::GPRRegClassID].contains(Reg))
3650 RC = &ARMMCRegisterClasses[ARM::GPRRegClassID];
3651 else if (ARMMCRegisterClasses[ARM::DPRRegClassID].contains(Reg))
3652 RC = &ARMMCRegisterClasses[ARM::DPRRegClassID];
3653 else if (ARMMCRegisterClasses[ARM::SPRRegClassID].contains(Reg))
3654 RC = &ARMMCRegisterClasses[ARM::SPRRegClassID];
3655 else
3656 return Error(RegLoc, "invalid register in register list");
3657
Jim Grosbach85a23432011-11-11 21:27:40 +00003658 // Store the register.
Chad Rosierfa705ee2013-07-01 20:49:23 +00003659 EReg = MRI->getEncodingValue(Reg);
3660 Registers.push_back(std::pair<unsigned, unsigned>(EReg, Reg));
Kevin Enderbya2b99102009-10-09 21:12:28 +00003661
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003662 // This starts immediately after the first register token in the list,
3663 // so we can see either a comma or a minus (range separator) as a legal
3664 // next token.
3665 while (Parser.getTok().is(AsmToken::Comma) ||
3666 Parser.getTok().is(AsmToken::Minus)) {
3667 if (Parser.getTok().is(AsmToken::Minus)) {
Jim Grosbache891fe82011-11-15 23:19:15 +00003668 Parser.Lex(); // Eat the minus.
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003669 SMLoc AfterMinusLoc = Parser.getTok().getLoc();
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003670 int EndReg = tryParseRegister();
3671 if (EndReg == -1)
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003672 return Error(AfterMinusLoc, "register expected");
Jim Grosbach85a23432011-11-11 21:27:40 +00003673 // Allow Q regs and just interpret them as the two D sub-registers.
3674 if (ARMMCRegisterClasses[ARM::QPRRegClassID].contains(EndReg))
3675 EndReg = getDRegFromQReg(EndReg) + 1;
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003676 // If the register is the same as the start reg, there's nothing
3677 // more to do.
3678 if (Reg == EndReg)
3679 continue;
3680 // The register must be in the same register class as the first.
3681 if (!RC->contains(EndReg))
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003682 return Error(AfterMinusLoc, "invalid register in register list");
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003683 // Ranges must go from low to high.
Eric Christopher6ac277c2012-08-09 22:10:21 +00003684 if (MRI->getEncodingValue(Reg) > MRI->getEncodingValue(EndReg))
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003685 return Error(AfterMinusLoc, "bad range in register list");
Kevin Enderbya2b99102009-10-09 21:12:28 +00003686
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003687 // Add all the registers in the range to the register list.
3688 while (Reg != EndReg) {
3689 Reg = getNextRegister(Reg);
Chad Rosierfa705ee2013-07-01 20:49:23 +00003690 EReg = MRI->getEncodingValue(Reg);
3691 Registers.push_back(std::pair<unsigned, unsigned>(EReg, Reg));
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003692 }
3693 continue;
3694 }
3695 Parser.Lex(); // Eat the comma.
3696 RegLoc = Parser.getTok().getLoc();
3697 int OldReg = Reg;
Jim Grosbach98bc7972011-12-08 21:34:20 +00003698 const AsmToken RegTok = Parser.getTok();
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003699 Reg = tryParseRegister();
3700 if (Reg == -1)
Jim Grosbach3337e392011-09-12 23:36:42 +00003701 return Error(RegLoc, "register expected");
Jim Grosbach85a23432011-11-11 21:27:40 +00003702 // Allow Q regs and just interpret them as the two D sub-registers.
3703 bool isQReg = false;
3704 if (ARMMCRegisterClasses[ARM::QPRRegClassID].contains(Reg)) {
3705 Reg = getDRegFromQReg(Reg);
3706 isQReg = true;
3707 }
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003708 // The register must be in the same register class as the first.
3709 if (!RC->contains(Reg))
3710 return Error(RegLoc, "invalid register in register list");
3711 // List must be monotonically increasing.
Eric Christopher6ac277c2012-08-09 22:10:21 +00003712 if (MRI->getEncodingValue(Reg) < MRI->getEncodingValue(OldReg)) {
Jim Grosbach905686a2012-03-16 20:48:38 +00003713 if (ARMMCRegisterClasses[ARM::GPRRegClassID].contains(Reg))
3714 Warning(RegLoc, "register list not in ascending order");
3715 else
3716 return Error(RegLoc, "register list not in ascending order");
3717 }
Eric Christopher6ac277c2012-08-09 22:10:21 +00003718 if (MRI->getEncodingValue(Reg) == MRI->getEncodingValue(OldReg)) {
Jim Grosbach98bc7972011-12-08 21:34:20 +00003719 Warning(RegLoc, "duplicated register (" + RegTok.getString() +
3720 ") in register list");
3721 continue;
3722 }
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003723 // VFP register lists must also be contiguous.
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003724 if (RC != &ARMMCRegisterClasses[ARM::GPRRegClassID] &&
3725 Reg != OldReg + 1)
3726 return Error(RegLoc, "non-contiguous register range");
Chad Rosierfa705ee2013-07-01 20:49:23 +00003727 EReg = MRI->getEncodingValue(Reg);
3728 Registers.push_back(std::pair<unsigned, unsigned>(EReg, Reg));
3729 if (isQReg) {
3730 EReg = MRI->getEncodingValue(++Reg);
3731 Registers.push_back(std::pair<unsigned, unsigned>(EReg, Reg));
3732 }
Bill Wendlinge18980a2010-11-06 22:36:58 +00003733 }
3734
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003735 if (Parser.getTok().isNot(AsmToken::RCurly))
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003736 return Error(Parser.getTok().getLoc(), "'}' expected");
3737 SMLoc E = Parser.getTok().getEndLoc();
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003738 Parser.Lex(); // Eat '}' token.
3739
Jim Grosbach18bf3632011-12-13 21:48:29 +00003740 // Push the register list operand.
Bill Wendling2063b842010-11-18 23:43:05 +00003741 Operands.push_back(ARMOperand::CreateRegList(Registers, S, E));
Jim Grosbach18bf3632011-12-13 21:48:29 +00003742
3743 // The ARM system instruction variants for LDM/STM have a '^' token here.
3744 if (Parser.getTok().is(AsmToken::Caret)) {
3745 Operands.push_back(ARMOperand::CreateToken("^",Parser.getTok().getLoc()));
3746 Parser.Lex(); // Eat '^' token.
3747 }
3748
Bill Wendling2063b842010-11-18 23:43:05 +00003749 return false;
Kevin Enderbya2b99102009-10-09 21:12:28 +00003750}
3751
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003752// Helper function to parse the lane index for vector lists.
Alex Bradbury58eba092016-11-01 16:32:05 +00003753OperandMatchResultTy ARMAsmParser::
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003754parseVectorLane(VectorLaneTy &LaneKind, unsigned &Index, SMLoc &EndLoc) {
Rafael Espindola961d4692014-11-11 05:18:41 +00003755 MCAsmParser &Parser = getParser();
Jim Grosbach04945c42011-12-02 00:35:16 +00003756 Index = 0; // Always return a defined index value.
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003757 if (Parser.getTok().is(AsmToken::LBrac)) {
3758 Parser.Lex(); // Eat the '['.
3759 if (Parser.getTok().is(AsmToken::RBrac)) {
3760 // "Dn[]" is the 'all lanes' syntax.
3761 LaneKind = AllLanes;
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003762 EndLoc = Parser.getTok().getEndLoc();
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003763 Parser.Lex(); // Eat the ']'.
3764 return MatchOperand_Success;
3765 }
Jim Grosbach67e76ba2012-03-19 20:39:53 +00003766
3767 // There's an optional '#' token here. Normally there wouldn't be, but
3768 // inline assemble puts one in, and it's friendly to accept that.
3769 if (Parser.getTok().is(AsmToken::Hash))
Amaury de la Vieuvillebac917f2013-06-10 14:17:15 +00003770 Parser.Lex(); // Eat '#' or '$'.
Jim Grosbach67e76ba2012-03-19 20:39:53 +00003771
Jim Grosbach7de7ab82011-12-21 01:19:23 +00003772 const MCExpr *LaneIndex;
3773 SMLoc Loc = Parser.getTok().getLoc();
Jim Grosbachd2037eb2013-02-20 22:21:35 +00003774 if (getParser().parseExpression(LaneIndex)) {
Jim Grosbach7de7ab82011-12-21 01:19:23 +00003775 Error(Loc, "illegal expression");
3776 return MatchOperand_ParseFail;
Jim Grosbach04945c42011-12-02 00:35:16 +00003777 }
Jim Grosbach7de7ab82011-12-21 01:19:23 +00003778 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(LaneIndex);
3779 if (!CE) {
3780 Error(Loc, "lane index must be empty or an integer");
3781 return MatchOperand_ParseFail;
3782 }
3783 if (Parser.getTok().isNot(AsmToken::RBrac)) {
3784 Error(Parser.getTok().getLoc(), "']' expected");
3785 return MatchOperand_ParseFail;
3786 }
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003787 EndLoc = Parser.getTok().getEndLoc();
Jim Grosbach7de7ab82011-12-21 01:19:23 +00003788 Parser.Lex(); // Eat the ']'.
3789 int64_t Val = CE->getValue();
3790
3791 // FIXME: Make this range check context sensitive for .8, .16, .32.
3792 if (Val < 0 || Val > 7) {
3793 Error(Parser.getTok().getLoc(), "lane index out of range");
3794 return MatchOperand_ParseFail;
3795 }
3796 Index = Val;
3797 LaneKind = IndexedLane;
3798 return MatchOperand_Success;
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003799 }
3800 LaneKind = NoLanes;
3801 return MatchOperand_Success;
3802}
3803
Jim Grosbachad47cfc2011-10-18 23:02:30 +00003804// parse a vector register list
Alex Bradbury58eba092016-11-01 16:32:05 +00003805OperandMatchResultTy
David Blaikie960ea3f2014-06-08 16:18:35 +00003806ARMAsmParser::parseVectorList(OperandVector &Operands) {
Rafael Espindola961d4692014-11-11 05:18:41 +00003807 MCAsmParser &Parser = getParser();
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003808 VectorLaneTy LaneKind;
Jim Grosbach04945c42011-12-02 00:35:16 +00003809 unsigned LaneIndex;
Jim Grosbach8d579232011-11-15 21:45:55 +00003810 SMLoc S = Parser.getTok().getLoc();
3811 // As an extension (to match gas), support a plain D register or Q register
3812 // (without encosing curly braces) as a single or double entry list,
3813 // respectively.
3814 if (Parser.getTok().is(AsmToken::Identifier)) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003815 SMLoc E = Parser.getTok().getEndLoc();
Jim Grosbach8d579232011-11-15 21:45:55 +00003816 int Reg = tryParseRegister();
3817 if (Reg == -1)
3818 return MatchOperand_NoMatch;
Jim Grosbach8d579232011-11-15 21:45:55 +00003819 if (ARMMCRegisterClasses[ARM::DPRRegClassID].contains(Reg)) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003820 OperandMatchResultTy Res = parseVectorLane(LaneKind, LaneIndex, E);
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003821 if (Res != MatchOperand_Success)
3822 return Res;
3823 switch (LaneKind) {
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003824 case NoLanes:
Jim Grosbach2f50e922011-12-15 21:44:33 +00003825 Operands.push_back(ARMOperand::CreateVectorList(Reg, 1, false, S, E));
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003826 break;
3827 case AllLanes:
Jim Grosbachc5af54e2011-12-21 00:38:54 +00003828 Operands.push_back(ARMOperand::CreateVectorListAllLanes(Reg, 1, false,
3829 S, E));
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003830 break;
Jim Grosbach04945c42011-12-02 00:35:16 +00003831 case IndexedLane:
3832 Operands.push_back(ARMOperand::CreateVectorListIndexed(Reg, 1,
Jim Grosbach75e2ab52011-12-20 19:21:26 +00003833 LaneIndex,
3834 false, S, E));
Jim Grosbach04945c42011-12-02 00:35:16 +00003835 break;
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003836 }
Jim Grosbach8d579232011-11-15 21:45:55 +00003837 return MatchOperand_Success;
3838 }
3839 if (ARMMCRegisterClasses[ARM::QPRRegClassID].contains(Reg)) {
3840 Reg = getDRegFromQReg(Reg);
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003841 OperandMatchResultTy Res = parseVectorLane(LaneKind, LaneIndex, E);
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003842 if (Res != MatchOperand_Success)
3843 return Res;
3844 switch (LaneKind) {
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003845 case NoLanes:
Jim Grosbachc988e0c2012-03-05 19:33:30 +00003846 Reg = MRI->getMatchingSuperReg(Reg, ARM::dsub_0,
Jim Grosbach13a292c2012-03-06 22:01:44 +00003847 &ARMMCRegisterClasses[ARM::DPairRegClassID]);
Jim Grosbach2f50e922011-12-15 21:44:33 +00003848 Operands.push_back(ARMOperand::CreateVectorList(Reg, 2, false, S, E));
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003849 break;
3850 case AllLanes:
Jim Grosbach13a292c2012-03-06 22:01:44 +00003851 Reg = MRI->getMatchingSuperReg(Reg, ARM::dsub_0,
3852 &ARMMCRegisterClasses[ARM::DPairRegClassID]);
Jim Grosbachc5af54e2011-12-21 00:38:54 +00003853 Operands.push_back(ARMOperand::CreateVectorListAllLanes(Reg, 2, false,
3854 S, E));
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003855 break;
Jim Grosbach04945c42011-12-02 00:35:16 +00003856 case IndexedLane:
3857 Operands.push_back(ARMOperand::CreateVectorListIndexed(Reg, 2,
Jim Grosbach75e2ab52011-12-20 19:21:26 +00003858 LaneIndex,
3859 false, S, E));
Jim Grosbach04945c42011-12-02 00:35:16 +00003860 break;
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003861 }
Jim Grosbach8d579232011-11-15 21:45:55 +00003862 return MatchOperand_Success;
3863 }
3864 Error(S, "vector register expected");
3865 return MatchOperand_ParseFail;
3866 }
3867
3868 if (Parser.getTok().isNot(AsmToken::LCurly))
Jim Grosbachad47cfc2011-10-18 23:02:30 +00003869 return MatchOperand_NoMatch;
3870
Jim Grosbachad47cfc2011-10-18 23:02:30 +00003871 Parser.Lex(); // Eat '{' token.
3872 SMLoc RegLoc = Parser.getTok().getLoc();
3873
3874 int Reg = tryParseRegister();
3875 if (Reg == -1) {
3876 Error(RegLoc, "register expected");
3877 return MatchOperand_ParseFail;
3878 }
Jim Grosbachad47cfc2011-10-18 23:02:30 +00003879 unsigned Count = 1;
Jim Grosbachc2f16a32011-12-15 21:54:55 +00003880 int Spacing = 0;
Jim Grosbach080a4992011-10-28 00:06:50 +00003881 unsigned FirstReg = Reg;
3882 // The list is of D registers, but we also allow Q regs and just interpret
3883 // them as the two D sub-registers.
3884 if (ARMMCRegisterClasses[ARM::QPRRegClassID].contains(Reg)) {
3885 FirstReg = Reg = getDRegFromQReg(Reg);
Jim Grosbach2f50e922011-12-15 21:44:33 +00003886 Spacing = 1; // double-spacing requires explicit D registers, otherwise
3887 // it's ambiguous with four-register single spaced.
Jim Grosbach080a4992011-10-28 00:06:50 +00003888 ++Reg;
3889 ++Count;
3890 }
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003891
3892 SMLoc E;
3893 if (parseVectorLane(LaneKind, LaneIndex, E) != MatchOperand_Success)
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003894 return MatchOperand_ParseFail;
Jim Grosbach080a4992011-10-28 00:06:50 +00003895
Jim Grosbache891fe82011-11-15 23:19:15 +00003896 while (Parser.getTok().is(AsmToken::Comma) ||
3897 Parser.getTok().is(AsmToken::Minus)) {
3898 if (Parser.getTok().is(AsmToken::Minus)) {
Jim Grosbach2f50e922011-12-15 21:44:33 +00003899 if (!Spacing)
3900 Spacing = 1; // Register range implies a single spaced list.
3901 else if (Spacing == 2) {
3902 Error(Parser.getTok().getLoc(),
3903 "sequential registers in double spaced list");
3904 return MatchOperand_ParseFail;
3905 }
Jim Grosbache891fe82011-11-15 23:19:15 +00003906 Parser.Lex(); // Eat the minus.
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003907 SMLoc AfterMinusLoc = Parser.getTok().getLoc();
Jim Grosbache891fe82011-11-15 23:19:15 +00003908 int EndReg = tryParseRegister();
3909 if (EndReg == -1) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003910 Error(AfterMinusLoc, "register expected");
Jim Grosbache891fe82011-11-15 23:19:15 +00003911 return MatchOperand_ParseFail;
3912 }
3913 // Allow Q regs and just interpret them as the two D sub-registers.
3914 if (ARMMCRegisterClasses[ARM::QPRRegClassID].contains(EndReg))
3915 EndReg = getDRegFromQReg(EndReg) + 1;
3916 // If the register is the same as the start reg, there's nothing
3917 // more to do.
3918 if (Reg == EndReg)
3919 continue;
3920 // The register must be in the same register class as the first.
3921 if (!ARMMCRegisterClasses[ARM::DPRRegClassID].contains(EndReg)) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003922 Error(AfterMinusLoc, "invalid register in register list");
Jim Grosbache891fe82011-11-15 23:19:15 +00003923 return MatchOperand_ParseFail;
3924 }
3925 // Ranges must go from low to high.
3926 if (Reg > EndReg) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003927 Error(AfterMinusLoc, "bad range in register list");
Jim Grosbache891fe82011-11-15 23:19:15 +00003928 return MatchOperand_ParseFail;
3929 }
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003930 // Parse the lane specifier if present.
3931 VectorLaneTy NextLaneKind;
Jim Grosbach04945c42011-12-02 00:35:16 +00003932 unsigned NextLaneIndex;
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003933 if (parseVectorLane(NextLaneKind, NextLaneIndex, E) !=
3934 MatchOperand_Success)
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003935 return MatchOperand_ParseFail;
Jim Grosbach04945c42011-12-02 00:35:16 +00003936 if (NextLaneKind != LaneKind || LaneIndex != NextLaneIndex) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003937 Error(AfterMinusLoc, "mismatched lane index in register list");
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003938 return MatchOperand_ParseFail;
3939 }
Jim Grosbache891fe82011-11-15 23:19:15 +00003940
3941 // Add all the registers in the range to the register list.
3942 Count += EndReg - Reg;
3943 Reg = EndReg;
3944 continue;
3945 }
Jim Grosbachad47cfc2011-10-18 23:02:30 +00003946 Parser.Lex(); // Eat the comma.
3947 RegLoc = Parser.getTok().getLoc();
3948 int OldReg = Reg;
3949 Reg = tryParseRegister();
3950 if (Reg == -1) {
3951 Error(RegLoc, "register expected");
3952 return MatchOperand_ParseFail;
3953 }
Jim Grosbach080a4992011-10-28 00:06:50 +00003954 // vector register lists must be contiguous.
Jim Grosbachad47cfc2011-10-18 23:02:30 +00003955 // It's OK to use the enumeration values directly here rather, as the
3956 // VFP register classes have the enum sorted properly.
Jim Grosbach080a4992011-10-28 00:06:50 +00003957 //
3958 // The list is of D registers, but we also allow Q regs and just interpret
3959 // them as the two D sub-registers.
3960 if (ARMMCRegisterClasses[ARM::QPRRegClassID].contains(Reg)) {
Jim Grosbach2f50e922011-12-15 21:44:33 +00003961 if (!Spacing)
3962 Spacing = 1; // Register range implies a single spaced list.
3963 else if (Spacing == 2) {
3964 Error(RegLoc,
3965 "invalid register in double-spaced list (must be 'D' register')");
3966 return MatchOperand_ParseFail;
3967 }
Jim Grosbach080a4992011-10-28 00:06:50 +00003968 Reg = getDRegFromQReg(Reg);
3969 if (Reg != OldReg + 1) {
3970 Error(RegLoc, "non-contiguous register range");
3971 return MatchOperand_ParseFail;
3972 }
3973 ++Reg;
3974 Count += 2;
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003975 // Parse the lane specifier if present.
3976 VectorLaneTy NextLaneKind;
Jim Grosbach04945c42011-12-02 00:35:16 +00003977 unsigned NextLaneIndex;
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003978 SMLoc LaneLoc = Parser.getTok().getLoc();
3979 if (parseVectorLane(NextLaneKind, NextLaneIndex, E) !=
3980 MatchOperand_Success)
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003981 return MatchOperand_ParseFail;
Jim Grosbach04945c42011-12-02 00:35:16 +00003982 if (NextLaneKind != LaneKind || LaneIndex != NextLaneIndex) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003983 Error(LaneLoc, "mismatched lane index in register list");
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003984 return MatchOperand_ParseFail;
3985 }
Jim Grosbach080a4992011-10-28 00:06:50 +00003986 continue;
3987 }
Jim Grosbach2f50e922011-12-15 21:44:33 +00003988 // Normal D register.
3989 // Figure out the register spacing (single or double) of the list if
3990 // we don't know it already.
3991 if (!Spacing)
3992 Spacing = 1 + (Reg == OldReg + 2);
3993
3994 // Just check that it's contiguous and keep going.
3995 if (Reg != OldReg + Spacing) {
Jim Grosbachad47cfc2011-10-18 23:02:30 +00003996 Error(RegLoc, "non-contiguous register range");
3997 return MatchOperand_ParseFail;
3998 }
Jim Grosbachad47cfc2011-10-18 23:02:30 +00003999 ++Count;
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00004000 // Parse the lane specifier if present.
4001 VectorLaneTy NextLaneKind;
Jim Grosbach04945c42011-12-02 00:35:16 +00004002 unsigned NextLaneIndex;
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00004003 SMLoc EndLoc = Parser.getTok().getLoc();
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004004 if (parseVectorLane(NextLaneKind, NextLaneIndex, E) != MatchOperand_Success)
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00004005 return MatchOperand_ParseFail;
Jim Grosbach04945c42011-12-02 00:35:16 +00004006 if (NextLaneKind != LaneKind || LaneIndex != NextLaneIndex) {
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00004007 Error(EndLoc, "mismatched lane index in register list");
4008 return MatchOperand_ParseFail;
4009 }
Jim Grosbachad47cfc2011-10-18 23:02:30 +00004010 }
4011
Jim Grosbachad47cfc2011-10-18 23:02:30 +00004012 if (Parser.getTok().isNot(AsmToken::RCurly)) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004013 Error(Parser.getTok().getLoc(), "'}' expected");
Jim Grosbachad47cfc2011-10-18 23:02:30 +00004014 return MatchOperand_ParseFail;
4015 }
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004016 E = Parser.getTok().getEndLoc();
Jim Grosbachad47cfc2011-10-18 23:02:30 +00004017 Parser.Lex(); // Eat '}' token.
4018
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00004019 switch (LaneKind) {
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00004020 case NoLanes:
Jim Grosbach13a292c2012-03-06 22:01:44 +00004021 // Two-register operands have been converted to the
Jim Grosbache5307f92012-03-05 21:43:40 +00004022 // composite register classes.
4023 if (Count == 2) {
4024 const MCRegisterClass *RC = (Spacing == 1) ?
4025 &ARMMCRegisterClasses[ARM::DPairRegClassID] :
4026 &ARMMCRegisterClasses[ARM::DPairSpcRegClassID];
4027 FirstReg = MRI->getMatchingSuperReg(FirstReg, ARM::dsub_0, RC);
4028 }
Jim Grosbach2f50e922011-12-15 21:44:33 +00004029 Operands.push_back(ARMOperand::CreateVectorList(FirstReg, Count,
4030 (Spacing == 2), S, E));
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00004031 break;
4032 case AllLanes:
Jim Grosbach13a292c2012-03-06 22:01:44 +00004033 // Two-register operands have been converted to the
4034 // composite register classes.
Jim Grosbached428bc2012-03-06 23:10:38 +00004035 if (Count == 2) {
4036 const MCRegisterClass *RC = (Spacing == 1) ?
4037 &ARMMCRegisterClasses[ARM::DPairRegClassID] :
4038 &ARMMCRegisterClasses[ARM::DPairSpcRegClassID];
Jim Grosbach13a292c2012-03-06 22:01:44 +00004039 FirstReg = MRI->getMatchingSuperReg(FirstReg, ARM::dsub_0, RC);
4040 }
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00004041 Operands.push_back(ARMOperand::CreateVectorListAllLanes(FirstReg, Count,
Jim Grosbachc5af54e2011-12-21 00:38:54 +00004042 (Spacing == 2),
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00004043 S, E));
4044 break;
Jim Grosbach04945c42011-12-02 00:35:16 +00004045 case IndexedLane:
4046 Operands.push_back(ARMOperand::CreateVectorListIndexed(FirstReg, Count,
Jim Grosbach75e2ab52011-12-20 19:21:26 +00004047 LaneIndex,
4048 (Spacing == 2),
4049 S, E));
Jim Grosbach04945c42011-12-02 00:35:16 +00004050 break;
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00004051 }
Jim Grosbachad47cfc2011-10-18 23:02:30 +00004052 return MatchOperand_Success;
4053}
4054
Jim Grosbach2d6ef442011-07-25 20:14:50 +00004055/// parseMemBarrierOptOperand - Try to parse DSB/DMB data barrier options.
Alex Bradbury58eba092016-11-01 16:32:05 +00004056OperandMatchResultTy
David Blaikie960ea3f2014-06-08 16:18:35 +00004057ARMAsmParser::parseMemBarrierOptOperand(OperandVector &Operands) {
Rafael Espindola961d4692014-11-11 05:18:41 +00004058 MCAsmParser &Parser = getParser();
Bruno Cardoso Lopes36dd43f2011-02-07 22:09:15 +00004059 SMLoc S = Parser.getTok().getLoc();
4060 const AsmToken &Tok = Parser.getTok();
Jiangning Liu288e1af2012-08-02 08:21:27 +00004061 unsigned Opt;
Bruno Cardoso Lopes36dd43f2011-02-07 22:09:15 +00004062
Jiangning Liu288e1af2012-08-02 08:21:27 +00004063 if (Tok.is(AsmToken::Identifier)) {
4064 StringRef OptStr = Tok.getString();
Bruno Cardoso Lopes36dd43f2011-02-07 22:09:15 +00004065
Jiangning Liu288e1af2012-08-02 08:21:27 +00004066 Opt = StringSwitch<unsigned>(OptStr.slice(0, OptStr.size()).lower())
4067 .Case("sy", ARM_MB::SY)
4068 .Case("st", ARM_MB::ST)
Joey Gouly926d3f52013-09-05 15:35:24 +00004069 .Case("ld", ARM_MB::LD)
Jiangning Liu288e1af2012-08-02 08:21:27 +00004070 .Case("sh", ARM_MB::ISH)
4071 .Case("ish", ARM_MB::ISH)
4072 .Case("shst", ARM_MB::ISHST)
4073 .Case("ishst", ARM_MB::ISHST)
Joey Gouly926d3f52013-09-05 15:35:24 +00004074 .Case("ishld", ARM_MB::ISHLD)
Jiangning Liu288e1af2012-08-02 08:21:27 +00004075 .Case("nsh", ARM_MB::NSH)
4076 .Case("un", ARM_MB::NSH)
4077 .Case("nshst", ARM_MB::NSHST)
Joey Gouly926d3f52013-09-05 15:35:24 +00004078 .Case("nshld", ARM_MB::NSHLD)
Jiangning Liu288e1af2012-08-02 08:21:27 +00004079 .Case("unst", ARM_MB::NSHST)
4080 .Case("osh", ARM_MB::OSH)
4081 .Case("oshst", ARM_MB::OSHST)
Joey Gouly926d3f52013-09-05 15:35:24 +00004082 .Case("oshld", ARM_MB::OSHLD)
Jiangning Liu288e1af2012-08-02 08:21:27 +00004083 .Default(~0U);
Bruno Cardoso Lopes36dd43f2011-02-07 22:09:15 +00004084
Joey Gouly926d3f52013-09-05 15:35:24 +00004085 // ishld, oshld, nshld and ld are only available from ARMv8.
4086 if (!hasV8Ops() && (Opt == ARM_MB::ISHLD || Opt == ARM_MB::OSHLD ||
4087 Opt == ARM_MB::NSHLD || Opt == ARM_MB::LD))
4088 Opt = ~0U;
4089
Jiangning Liu288e1af2012-08-02 08:21:27 +00004090 if (Opt == ~0U)
4091 return MatchOperand_NoMatch;
4092
4093 Parser.Lex(); // Eat identifier token.
4094 } else if (Tok.is(AsmToken::Hash) ||
4095 Tok.is(AsmToken::Dollar) ||
4096 Tok.is(AsmToken::Integer)) {
4097 if (Parser.getTok().isNot(AsmToken::Integer))
Amaury de la Vieuvillebac917f2013-06-10 14:17:15 +00004098 Parser.Lex(); // Eat '#' or '$'.
Jiangning Liu288e1af2012-08-02 08:21:27 +00004099 SMLoc Loc = Parser.getTok().getLoc();
4100
4101 const MCExpr *MemBarrierID;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00004102 if (getParser().parseExpression(MemBarrierID)) {
Jiangning Liu288e1af2012-08-02 08:21:27 +00004103 Error(Loc, "illegal expression");
4104 return MatchOperand_ParseFail;
4105 }
Saleem Abdulrasool4ab6e732014-02-23 17:45:36 +00004106
Jiangning Liu288e1af2012-08-02 08:21:27 +00004107 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(MemBarrierID);
4108 if (!CE) {
4109 Error(Loc, "constant expression expected");
4110 return MatchOperand_ParseFail;
4111 }
4112
4113 int Val = CE->getValue();
4114 if (Val & ~0xf) {
4115 Error(Loc, "immediate value out of range");
4116 return MatchOperand_ParseFail;
4117 }
4118
4119 Opt = ARM_MB::RESERVED_0 + Val;
4120 } else
4121 return MatchOperand_ParseFail;
4122
Bruno Cardoso Lopes36dd43f2011-02-07 22:09:15 +00004123 Operands.push_back(ARMOperand::CreateMemBarrierOpt((ARM_MB::MemBOpt)Opt, S));
Jim Grosbach861e49c2011-02-12 01:34:40 +00004124 return MatchOperand_Success;
Bruno Cardoso Lopes36dd43f2011-02-07 22:09:15 +00004125}
4126
Amaury de la Vieuville43cb13a2013-06-10 14:17:08 +00004127/// parseInstSyncBarrierOptOperand - Try to parse ISB inst sync barrier options.
Alex Bradbury58eba092016-11-01 16:32:05 +00004128OperandMatchResultTy
David Blaikie960ea3f2014-06-08 16:18:35 +00004129ARMAsmParser::parseInstSyncBarrierOptOperand(OperandVector &Operands) {
Rafael Espindola961d4692014-11-11 05:18:41 +00004130 MCAsmParser &Parser = getParser();
Amaury de la Vieuville43cb13a2013-06-10 14:17:08 +00004131 SMLoc S = Parser.getTok().getLoc();
4132 const AsmToken &Tok = Parser.getTok();
4133 unsigned Opt;
4134
4135 if (Tok.is(AsmToken::Identifier)) {
4136 StringRef OptStr = Tok.getString();
4137
Benjamin Kramer3e9237a2013-11-09 22:48:13 +00004138 if (OptStr.equals_lower("sy"))
Amaury de la Vieuville43cb13a2013-06-10 14:17:08 +00004139 Opt = ARM_ISB::SY;
4140 else
4141 return MatchOperand_NoMatch;
4142
4143 Parser.Lex(); // Eat identifier token.
4144 } else if (Tok.is(AsmToken::Hash) ||
4145 Tok.is(AsmToken::Dollar) ||
4146 Tok.is(AsmToken::Integer)) {
4147 if (Parser.getTok().isNot(AsmToken::Integer))
Amaury de la Vieuvillebac917f2013-06-10 14:17:15 +00004148 Parser.Lex(); // Eat '#' or '$'.
Amaury de la Vieuville43cb13a2013-06-10 14:17:08 +00004149 SMLoc Loc = Parser.getTok().getLoc();
4150
4151 const MCExpr *ISBarrierID;
4152 if (getParser().parseExpression(ISBarrierID)) {
4153 Error(Loc, "illegal expression");
4154 return MatchOperand_ParseFail;
4155 }
4156
4157 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ISBarrierID);
4158 if (!CE) {
4159 Error(Loc, "constant expression expected");
4160 return MatchOperand_ParseFail;
4161 }
4162
4163 int Val = CE->getValue();
4164 if (Val & ~0xf) {
4165 Error(Loc, "immediate value out of range");
4166 return MatchOperand_ParseFail;
4167 }
4168
4169 Opt = ARM_ISB::RESERVED_0 + Val;
4170 } else
4171 return MatchOperand_ParseFail;
4172
4173 Operands.push_back(ARMOperand::CreateInstSyncBarrierOpt(
4174 (ARM_ISB::InstSyncBOpt)Opt, S));
4175 return MatchOperand_Success;
4176}
4177
4178
Jim Grosbach2d6ef442011-07-25 20:14:50 +00004179/// parseProcIFlagsOperand - Try to parse iflags from CPS instruction.
Alex Bradbury58eba092016-11-01 16:32:05 +00004180OperandMatchResultTy
David Blaikie960ea3f2014-06-08 16:18:35 +00004181ARMAsmParser::parseProcIFlagsOperand(OperandVector &Operands) {
Rafael Espindola961d4692014-11-11 05:18:41 +00004182 MCAsmParser &Parser = getParser();
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00004183 SMLoc S = Parser.getTok().getLoc();
4184 const AsmToken &Tok = Parser.getTok();
Richard Bartonb0ec3752012-06-14 10:48:04 +00004185 if (!Tok.is(AsmToken::Identifier))
4186 return MatchOperand_NoMatch;
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00004187 StringRef IFlagsStr = Tok.getString();
4188
Owen Anderson10c5b122011-10-05 17:16:40 +00004189 // An iflags string of "none" is interpreted to mean that none of the AIF
4190 // bits are set. Not a terribly useful instruction, but a valid encoding.
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00004191 unsigned IFlags = 0;
Owen Anderson10c5b122011-10-05 17:16:40 +00004192 if (IFlagsStr != "none") {
4193 for (int i = 0, e = IFlagsStr.size(); i != e; ++i) {
Jonathan Roelofs85908aa2017-09-19 21:23:19 +00004194 unsigned Flag = StringSwitch<unsigned>(IFlagsStr.substr(i, 1).lower())
Owen Anderson10c5b122011-10-05 17:16:40 +00004195 .Case("a", ARM_PROC::A)
4196 .Case("i", ARM_PROC::I)
4197 .Case("f", ARM_PROC::F)
4198 .Default(~0U);
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00004199
Owen Anderson10c5b122011-10-05 17:16:40 +00004200 // If some specific iflag is already set, it means that some letter is
4201 // present more than once, this is not acceptable.
4202 if (Flag == ~0U || (IFlags & Flag))
4203 return MatchOperand_NoMatch;
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00004204
Owen Anderson10c5b122011-10-05 17:16:40 +00004205 IFlags |= Flag;
4206 }
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00004207 }
4208
4209 Parser.Lex(); // Eat identifier token.
4210 Operands.push_back(ARMOperand::CreateProcIFlags((ARM_PROC::IFlags)IFlags, S));
4211 return MatchOperand_Success;
4212}
4213
Jim Grosbach2d6ef442011-07-25 20:14:50 +00004214/// parseMSRMaskOperand - Try to parse mask flags from MSR instruction.
Alex Bradbury58eba092016-11-01 16:32:05 +00004215OperandMatchResultTy
David Blaikie960ea3f2014-06-08 16:18:35 +00004216ARMAsmParser::parseMSRMaskOperand(OperandVector &Operands) {
Rafael Espindola961d4692014-11-11 05:18:41 +00004217 MCAsmParser &Parser = getParser();
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00004218 SMLoc S = Parser.getTok().getLoc();
4219 const AsmToken &Tok = Parser.getTok();
Craig Toppera004b0d2012-10-09 04:55:28 +00004220 if (!Tok.is(AsmToken::Identifier))
4221 return MatchOperand_NoMatch;
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00004222 StringRef Mask = Tok.getString();
4223
James Molloy21efa7d2011-09-28 14:21:38 +00004224 if (isMClass()) {
Javed Absar2cb0c952017-07-19 12:57:16 +00004225 auto TheReg = ARMSysReg::lookupMClassSysRegByName(Mask.lower());
4226 if (!TheReg || !TheReg->hasRequiredFeatures(getSTI().getFeatureBits()))
James Molloy21efa7d2011-09-28 14:21:38 +00004227 return MatchOperand_NoMatch;
4228
Javed Absar2cb0c952017-07-19 12:57:16 +00004229 unsigned SYSmvalue = TheReg->Encoding & 0xFFF;
Bradley Smithf277c8a2016-01-25 11:25:36 +00004230
James Molloy21efa7d2011-09-28 14:21:38 +00004231 Parser.Lex(); // Eat identifier token.
Javed Absar2cb0c952017-07-19 12:57:16 +00004232 Operands.push_back(ARMOperand::CreateMSRMask(SYSmvalue, S));
James Molloy21efa7d2011-09-28 14:21:38 +00004233 return MatchOperand_Success;
4234 }
4235
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00004236 // Split spec_reg from flag, example: CPSR_sxf => "CPSR" and "sxf"
4237 size_t Start = 0, Next = Mask.find('_');
4238 StringRef Flags = "";
Benjamin Kramer20baffb2011-11-06 20:37:06 +00004239 std::string SpecReg = Mask.slice(Start, Next).lower();
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00004240 if (Next != StringRef::npos)
4241 Flags = Mask.slice(Next+1, Mask.size());
4242
4243 // FlagsVal contains the complete mask:
4244 // 3-0: Mask
4245 // 4: Special Reg (cpsr, apsr => 0; spsr => 1)
4246 unsigned FlagsVal = 0;
4247
4248 if (SpecReg == "apsr") {
4249 FlagsVal = StringSwitch<unsigned>(Flags)
Jim Grosbachd25c2cd2011-07-19 22:45:10 +00004250 .Case("nzcvq", 0x8) // same as CPSR_f
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00004251 .Case("g", 0x4) // same as CPSR_s
4252 .Case("nzcvqg", 0xc) // same as CPSR_fs
4253 .Default(~0U);
4254
Joerg Sonnenberger740467a2011-02-19 00:43:45 +00004255 if (FlagsVal == ~0U) {
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00004256 if (!Flags.empty())
4257 return MatchOperand_NoMatch;
4258 else
Jim Grosbach0ecd3952011-09-14 20:03:46 +00004259 FlagsVal = 8; // No flag
Joerg Sonnenberger740467a2011-02-19 00:43:45 +00004260 }
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00004261 } else if (SpecReg == "cpsr" || SpecReg == "spsr") {
Jim Grosbach3d00eec2012-04-05 03:17:53 +00004262 // cpsr_all is an alias for cpsr_fc, as is plain cpsr.
4263 if (Flags == "all" || Flags == "")
Bruno Cardoso Lopes54452132011-05-25 00:35:03 +00004264 Flags = "fc";
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00004265 for (int i = 0, e = Flags.size(); i != e; ++i) {
4266 unsigned Flag = StringSwitch<unsigned>(Flags.substr(i, 1))
4267 .Case("c", 1)
4268 .Case("x", 2)
4269 .Case("s", 4)
4270 .Case("f", 8)
4271 .Default(~0U);
4272
4273 // If some specific flag is already set, it means that some letter is
4274 // present more than once, this is not acceptable.
Oliver Stannard5d35b9e2017-03-01 10:51:04 +00004275 if (Flag == ~0U || (FlagsVal & Flag))
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00004276 return MatchOperand_NoMatch;
4277 FlagsVal |= Flag;
4278 }
4279 } else // No match for special register.
4280 return MatchOperand_NoMatch;
4281
Owen Anderson03a173e2011-10-21 18:43:28 +00004282 // Special register without flags is NOT equivalent to "fc" flags.
4283 // NOTE: This is a divergence from gas' behavior. Uncommenting the following
4284 // two lines would enable gas compatibility at the expense of breaking
4285 // round-tripping.
4286 //
4287 // if (!FlagsVal)
4288 // FlagsVal = 0x9;
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00004289
4290 // Bit 4: Special Reg (cpsr, apsr => 0; spsr => 1)
4291 if (SpecReg == "spsr")
4292 FlagsVal |= 16;
4293
4294 Parser.Lex(); // Eat identifier token.
4295 Operands.push_back(ARMOperand::CreateMSRMask(FlagsVal, S));
4296 return MatchOperand_Success;
4297}
4298
Tim Northoveree843ef2014-08-15 10:47:12 +00004299/// parseBankedRegOperand - Try to parse a banked register (e.g. "lr_irq") for
4300/// use in the MRS/MSR instructions added to support virtualization.
Alex Bradbury58eba092016-11-01 16:32:05 +00004301OperandMatchResultTy
Tim Northoveree843ef2014-08-15 10:47:12 +00004302ARMAsmParser::parseBankedRegOperand(OperandVector &Operands) {
Rafael Espindola961d4692014-11-11 05:18:41 +00004303 MCAsmParser &Parser = getParser();
Tim Northoveree843ef2014-08-15 10:47:12 +00004304 SMLoc S = Parser.getTok().getLoc();
4305 const AsmToken &Tok = Parser.getTok();
4306 if (!Tok.is(AsmToken::Identifier))
4307 return MatchOperand_NoMatch;
4308 StringRef RegName = Tok.getString();
4309
Javed Absar054d1ae2017-08-03 01:24:12 +00004310 auto TheReg = ARMBankedReg::lookupBankedRegByName(RegName.lower());
4311 if (!TheReg)
Tim Northoveree843ef2014-08-15 10:47:12 +00004312 return MatchOperand_NoMatch;
Javed Absar054d1ae2017-08-03 01:24:12 +00004313 unsigned Encoding = TheReg->Encoding;
Tim Northoveree843ef2014-08-15 10:47:12 +00004314
4315 Parser.Lex(); // Eat identifier token.
4316 Operands.push_back(ARMOperand::CreateBankedReg(Encoding, S));
4317 return MatchOperand_Success;
4318}
4319
Alex Bradbury58eba092016-11-01 16:32:05 +00004320OperandMatchResultTy
David Blaikie960ea3f2014-06-08 16:18:35 +00004321ARMAsmParser::parsePKHImm(OperandVector &Operands, StringRef Op, int Low,
4322 int High) {
Rafael Espindola961d4692014-11-11 05:18:41 +00004323 MCAsmParser &Parser = getParser();
Jim Grosbach27c1e252011-07-21 17:23:04 +00004324 const AsmToken &Tok = Parser.getTok();
4325 if (Tok.isNot(AsmToken::Identifier)) {
4326 Error(Parser.getTok().getLoc(), Op + " operand expected.");
4327 return MatchOperand_ParseFail;
4328 }
4329 StringRef ShiftName = Tok.getString();
Benjamin Kramer20baffb2011-11-06 20:37:06 +00004330 std::string LowerOp = Op.lower();
4331 std::string UpperOp = Op.upper();
Jim Grosbach27c1e252011-07-21 17:23:04 +00004332 if (ShiftName != LowerOp && ShiftName != UpperOp) {
4333 Error(Parser.getTok().getLoc(), Op + " operand expected.");
4334 return MatchOperand_ParseFail;
4335 }
4336 Parser.Lex(); // Eat shift type token.
4337
4338 // There must be a '#' and a shift amount.
Jim Grosbachef70e9b2011-12-09 22:25:03 +00004339 if (Parser.getTok().isNot(AsmToken::Hash) &&
4340 Parser.getTok().isNot(AsmToken::Dollar)) {
Jim Grosbach27c1e252011-07-21 17:23:04 +00004341 Error(Parser.getTok().getLoc(), "'#' expected");
4342 return MatchOperand_ParseFail;
4343 }
4344 Parser.Lex(); // Eat hash token.
4345
4346 const MCExpr *ShiftAmount;
4347 SMLoc Loc = Parser.getTok().getLoc();
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004348 SMLoc EndLoc;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00004349 if (getParser().parseExpression(ShiftAmount, EndLoc)) {
Jim Grosbach27c1e252011-07-21 17:23:04 +00004350 Error(Loc, "illegal expression");
4351 return MatchOperand_ParseFail;
4352 }
4353 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ShiftAmount);
4354 if (!CE) {
4355 Error(Loc, "constant expression expected");
4356 return MatchOperand_ParseFail;
4357 }
4358 int Val = CE->getValue();
4359 if (Val < Low || Val > High) {
4360 Error(Loc, "immediate value out of range");
4361 return MatchOperand_ParseFail;
4362 }
4363
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004364 Operands.push_back(ARMOperand::CreateImm(CE, Loc, EndLoc));
Jim Grosbach27c1e252011-07-21 17:23:04 +00004365
4366 return MatchOperand_Success;
4367}
4368
Alex Bradbury58eba092016-11-01 16:32:05 +00004369OperandMatchResultTy
David Blaikie960ea3f2014-06-08 16:18:35 +00004370ARMAsmParser::parseSetEndImm(OperandVector &Operands) {
Rafael Espindola961d4692014-11-11 05:18:41 +00004371 MCAsmParser &Parser = getParser();
Jim Grosbach0a547702011-07-22 17:44:50 +00004372 const AsmToken &Tok = Parser.getTok();
4373 SMLoc S = Tok.getLoc();
4374 if (Tok.isNot(AsmToken::Identifier)) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004375 Error(S, "'be' or 'le' operand expected");
Jim Grosbach0a547702011-07-22 17:44:50 +00004376 return MatchOperand_ParseFail;
4377 }
Tim Northover4d141442013-05-31 15:58:45 +00004378 int Val = StringSwitch<int>(Tok.getString().lower())
Jim Grosbach0a547702011-07-22 17:44:50 +00004379 .Case("be", 1)
4380 .Case("le", 0)
4381 .Default(-1);
4382 Parser.Lex(); // Eat the token.
4383
4384 if (Val == -1) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004385 Error(S, "'be' or 'le' operand expected");
Jim Grosbach0a547702011-07-22 17:44:50 +00004386 return MatchOperand_ParseFail;
4387 }
Jim Grosbach13760bd2015-05-30 01:25:56 +00004388 Operands.push_back(ARMOperand::CreateImm(MCConstantExpr::create(Val,
Jim Grosbach0a547702011-07-22 17:44:50 +00004389 getContext()),
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004390 S, Tok.getEndLoc()));
Jim Grosbach0a547702011-07-22 17:44:50 +00004391 return MatchOperand_Success;
4392}
4393
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00004394/// parseShifterImm - Parse the shifter immediate operand for SSAT/USAT
4395/// instructions. Legal values are:
4396/// lsl #n 'n' in [0,31]
4397/// asr #n 'n' in [1,32]
4398/// n == 32 encoded as n == 0.
Alex Bradbury58eba092016-11-01 16:32:05 +00004399OperandMatchResultTy
David Blaikie960ea3f2014-06-08 16:18:35 +00004400ARMAsmParser::parseShifterImm(OperandVector &Operands) {
Rafael Espindola961d4692014-11-11 05:18:41 +00004401 MCAsmParser &Parser = getParser();
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00004402 const AsmToken &Tok = Parser.getTok();
4403 SMLoc S = Tok.getLoc();
4404 if (Tok.isNot(AsmToken::Identifier)) {
4405 Error(S, "shift operator 'asr' or 'lsl' expected");
4406 return MatchOperand_ParseFail;
4407 }
4408 StringRef ShiftName = Tok.getString();
4409 bool isASR;
4410 if (ShiftName == "lsl" || ShiftName == "LSL")
4411 isASR = false;
4412 else if (ShiftName == "asr" || ShiftName == "ASR")
4413 isASR = true;
4414 else {
4415 Error(S, "shift operator 'asr' or 'lsl' expected");
4416 return MatchOperand_ParseFail;
4417 }
4418 Parser.Lex(); // Eat the operator.
4419
4420 // A '#' and a shift amount.
Jim Grosbachef70e9b2011-12-09 22:25:03 +00004421 if (Parser.getTok().isNot(AsmToken::Hash) &&
4422 Parser.getTok().isNot(AsmToken::Dollar)) {
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00004423 Error(Parser.getTok().getLoc(), "'#' expected");
4424 return MatchOperand_ParseFail;
4425 }
4426 Parser.Lex(); // Eat hash token.
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004427 SMLoc ExLoc = Parser.getTok().getLoc();
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00004428
4429 const MCExpr *ShiftAmount;
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004430 SMLoc EndLoc;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00004431 if (getParser().parseExpression(ShiftAmount, EndLoc)) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004432 Error(ExLoc, "malformed shift expression");
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00004433 return MatchOperand_ParseFail;
4434 }
4435 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ShiftAmount);
4436 if (!CE) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004437 Error(ExLoc, "shift amount must be an immediate");
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00004438 return MatchOperand_ParseFail;
4439 }
4440
4441 int64_t Val = CE->getValue();
4442 if (isASR) {
4443 // Shift amount must be in [1,32]
4444 if (Val < 1 || Val > 32) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004445 Error(ExLoc, "'asr' shift amount must be in range [1,32]");
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00004446 return MatchOperand_ParseFail;
4447 }
Owen Andersonf01e2de2011-09-26 21:06:22 +00004448 // asr #32 encoded as asr #0, but is not allowed in Thumb2 mode.
4449 if (isThumb() && Val == 32) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004450 Error(ExLoc, "'asr #32' shift amount not allowed in Thumb mode");
Owen Andersonf01e2de2011-09-26 21:06:22 +00004451 return MatchOperand_ParseFail;
4452 }
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00004453 if (Val == 32) Val = 0;
4454 } else {
4455 // Shift amount must be in [1,32]
4456 if (Val < 0 || Val > 31) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004457 Error(ExLoc, "'lsr' shift amount must be in range [0,31]");
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00004458 return MatchOperand_ParseFail;
4459 }
4460 }
4461
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004462 Operands.push_back(ARMOperand::CreateShifterImm(isASR, Val, S, EndLoc));
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00004463
4464 return MatchOperand_Success;
4465}
4466
Jim Grosbach833b9d32011-07-27 20:15:40 +00004467/// parseRotImm - Parse the shifter immediate operand for SXTB/UXTB family
4468/// of instructions. Legal values are:
4469/// ror #n 'n' in {0, 8, 16, 24}
Alex Bradbury58eba092016-11-01 16:32:05 +00004470OperandMatchResultTy
David Blaikie960ea3f2014-06-08 16:18:35 +00004471ARMAsmParser::parseRotImm(OperandVector &Operands) {
Rafael Espindola961d4692014-11-11 05:18:41 +00004472 MCAsmParser &Parser = getParser();
Jim Grosbach833b9d32011-07-27 20:15:40 +00004473 const AsmToken &Tok = Parser.getTok();
4474 SMLoc S = Tok.getLoc();
Jim Grosbach82213192011-09-19 20:29:33 +00004475 if (Tok.isNot(AsmToken::Identifier))
4476 return MatchOperand_NoMatch;
Jim Grosbach833b9d32011-07-27 20:15:40 +00004477 StringRef ShiftName = Tok.getString();
Jim Grosbach82213192011-09-19 20:29:33 +00004478 if (ShiftName != "ror" && ShiftName != "ROR")
4479 return MatchOperand_NoMatch;
Jim Grosbach833b9d32011-07-27 20:15:40 +00004480 Parser.Lex(); // Eat the operator.
4481
4482 // A '#' and a rotate amount.
Jim Grosbachef70e9b2011-12-09 22:25:03 +00004483 if (Parser.getTok().isNot(AsmToken::Hash) &&
4484 Parser.getTok().isNot(AsmToken::Dollar)) {
Jim Grosbach833b9d32011-07-27 20:15:40 +00004485 Error(Parser.getTok().getLoc(), "'#' expected");
4486 return MatchOperand_ParseFail;
4487 }
4488 Parser.Lex(); // Eat hash token.
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004489 SMLoc ExLoc = Parser.getTok().getLoc();
Jim Grosbach833b9d32011-07-27 20:15:40 +00004490
4491 const MCExpr *ShiftAmount;
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004492 SMLoc EndLoc;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00004493 if (getParser().parseExpression(ShiftAmount, EndLoc)) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004494 Error(ExLoc, "malformed rotate expression");
Jim Grosbach833b9d32011-07-27 20:15:40 +00004495 return MatchOperand_ParseFail;
4496 }
4497 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ShiftAmount);
4498 if (!CE) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004499 Error(ExLoc, "rotate amount must be an immediate");
Jim Grosbach833b9d32011-07-27 20:15:40 +00004500 return MatchOperand_ParseFail;
4501 }
4502
4503 int64_t Val = CE->getValue();
4504 // Shift amount must be in {0, 8, 16, 24} (0 is undocumented extension)
4505 // normally, zero is represented in asm by omitting the rotate operand
4506 // entirely.
4507 if (Val != 8 && Val != 16 && Val != 24 && Val != 0) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004508 Error(ExLoc, "'ror' rotate amount must be 8, 16, or 24");
Jim Grosbach833b9d32011-07-27 20:15:40 +00004509 return MatchOperand_ParseFail;
4510 }
4511
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004512 Operands.push_back(ARMOperand::CreateRotImm(Val, S, EndLoc));
Jim Grosbach833b9d32011-07-27 20:15:40 +00004513
4514 return MatchOperand_Success;
4515}
4516
Alex Bradbury58eba092016-11-01 16:32:05 +00004517OperandMatchResultTy
Asiri Rathnayakea0199b92014-12-02 10:53:20 +00004518ARMAsmParser::parseModImm(OperandVector &Operands) {
4519 MCAsmParser &Parser = getParser();
4520 MCAsmLexer &Lexer = getLexer();
4521 int64_t Imm1, Imm2;
4522
Asiri Rathnayakea0199b92014-12-02 10:53:20 +00004523 SMLoc S = Parser.getTok().getLoc();
4524
Asiri Rathnayake13cef352014-12-04 19:34:59 +00004525 // 1) A mod_imm operand can appear in the place of a register name:
4526 // add r0, #mod_imm
4527 // add r0, r0, #mod_imm
4528 // to correctly handle the latter, we bail out as soon as we see an
4529 // identifier.
4530 //
4531 // 2) Similarly, we do not want to parse into complex operands:
4532 // mov r0, #mod_imm
4533 // mov r0, :lower16:(_foo)
4534 if (Parser.getTok().is(AsmToken::Identifier) ||
4535 Parser.getTok().is(AsmToken::Colon))
4536 return MatchOperand_NoMatch;
4537
4538 // Hash (dollar) is optional as per the ARMARM
4539 if (Parser.getTok().is(AsmToken::Hash) ||
4540 Parser.getTok().is(AsmToken::Dollar)) {
4541 // Avoid parsing into complex operands (#:)
4542 if (Lexer.peekTok().is(AsmToken::Colon))
4543 return MatchOperand_NoMatch;
4544
4545 // Eat the hash (dollar)
4546 Parser.Lex();
4547 }
Asiri Rathnayakea0199b92014-12-02 10:53:20 +00004548
4549 SMLoc Sx1, Ex1;
4550 Sx1 = Parser.getTok().getLoc();
4551 const MCExpr *Imm1Exp;
4552 if (getParser().parseExpression(Imm1Exp, Ex1)) {
4553 Error(Sx1, "malformed expression");
4554 return MatchOperand_ParseFail;
4555 }
4556
4557 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Imm1Exp);
4558
4559 if (CE) {
Asiri Rathnayaked33304b2014-12-04 14:49:07 +00004560 // Immediate must fit within 32-bits
Asiri Rathnayakea0199b92014-12-02 10:53:20 +00004561 Imm1 = CE->getValue();
Asiri Rathnayakea0199b92014-12-02 10:53:20 +00004562 int Enc = ARM_AM::getSOImmVal(Imm1);
4563 if (Enc != -1 && Parser.getTok().is(AsmToken::EndOfStatement)) {
4564 // We have a match!
4565 Operands.push_back(ARMOperand::CreateModImm((Enc & 0xFF),
4566 (Enc & 0xF00) >> 7,
4567 Sx1, Ex1));
4568 return MatchOperand_Success;
4569 }
Asiri Rathnayakea0199b92014-12-02 10:53:20 +00004570
Asiri Rathnayaked33304b2014-12-04 14:49:07 +00004571 // We have parsed an immediate which is not for us, fallback to a plain
4572 // immediate. This can happen for instruction aliases. For an example,
4573 // ARMInstrInfo.td defines the alias [mov <-> mvn] which can transform
4574 // a mov (mvn) with a mod_imm_neg/mod_imm_not operand into the opposite
4575 // instruction with a mod_imm operand. The alias is defined such that the
4576 // parser method is shared, that's why we have to do this here.
4577 if (Parser.getTok().is(AsmToken::EndOfStatement)) {
4578 Operands.push_back(ARMOperand::CreateImm(Imm1Exp, Sx1, Ex1));
4579 return MatchOperand_Success;
4580 }
4581 } else {
4582 // Operands like #(l1 - l2) can only be evaluated at a later stage (via an
4583 // MCFixup). Fallback to a plain immediate.
Asiri Rathnayakea0199b92014-12-02 10:53:20 +00004584 Operands.push_back(ARMOperand::CreateImm(Imm1Exp, Sx1, Ex1));
4585 return MatchOperand_Success;
4586 }
4587
4588 // From this point onward, we expect the input to be a (#bits, #rot) pair
Asiri Rathnayaked33304b2014-12-04 14:49:07 +00004589 if (Parser.getTok().isNot(AsmToken::Comma)) {
4590 Error(Sx1, "expected modified immediate operand: #[0, 255], #even[0-30]");
4591 return MatchOperand_ParseFail;
4592 }
4593
Asiri Rathnayakea0199b92014-12-02 10:53:20 +00004594 if (Imm1 & ~0xFF) {
4595 Error(Sx1, "immediate operand must a number in the range [0, 255]");
4596 return MatchOperand_ParseFail;
4597 }
4598
Asiri Rathnayakea0199b92014-12-02 10:53:20 +00004599 // Eat the comma
4600 Parser.Lex();
4601
4602 // Repeat for #rot
4603 SMLoc Sx2, Ex2;
4604 Sx2 = Parser.getTok().getLoc();
4605
Asiri Rathnayake13cef352014-12-04 19:34:59 +00004606 // Eat the optional hash (dollar)
4607 if (Parser.getTok().is(AsmToken::Hash) ||
4608 Parser.getTok().is(AsmToken::Dollar))
4609 Parser.Lex();
Asiri Rathnayakea0199b92014-12-02 10:53:20 +00004610
4611 const MCExpr *Imm2Exp;
4612 if (getParser().parseExpression(Imm2Exp, Ex2)) {
4613 Error(Sx2, "malformed expression");
4614 return MatchOperand_ParseFail;
4615 }
4616
4617 CE = dyn_cast<MCConstantExpr>(Imm2Exp);
4618
4619 if (CE) {
4620 Imm2 = CE->getValue();
4621 if (!(Imm2 & ~0x1E)) {
4622 // We have a match!
4623 Operands.push_back(ARMOperand::CreateModImm(Imm1, Imm2, S, Ex2));
4624 return MatchOperand_Success;
4625 }
4626 Error(Sx2, "immediate operand must an even number in the range [0, 30]");
4627 return MatchOperand_ParseFail;
4628 } else {
4629 Error(Sx2, "constant expression expected");
4630 return MatchOperand_ParseFail;
4631 }
4632}
4633
Alex Bradbury58eba092016-11-01 16:32:05 +00004634OperandMatchResultTy
David Blaikie960ea3f2014-06-08 16:18:35 +00004635ARMAsmParser::parseBitfield(OperandVector &Operands) {
Rafael Espindola961d4692014-11-11 05:18:41 +00004636 MCAsmParser &Parser = getParser();
Jim Grosbach864b6092011-07-28 21:34:26 +00004637 SMLoc S = Parser.getTok().getLoc();
4638 // The bitfield descriptor is really two operands, the LSB and the width.
Jim Grosbachef70e9b2011-12-09 22:25:03 +00004639 if (Parser.getTok().isNot(AsmToken::Hash) &&
4640 Parser.getTok().isNot(AsmToken::Dollar)) {
Jim Grosbach864b6092011-07-28 21:34:26 +00004641 Error(Parser.getTok().getLoc(), "'#' expected");
4642 return MatchOperand_ParseFail;
4643 }
4644 Parser.Lex(); // Eat hash token.
4645
4646 const MCExpr *LSBExpr;
4647 SMLoc E = Parser.getTok().getLoc();
Jim Grosbachd2037eb2013-02-20 22:21:35 +00004648 if (getParser().parseExpression(LSBExpr)) {
Jim Grosbach864b6092011-07-28 21:34:26 +00004649 Error(E, "malformed immediate expression");
4650 return MatchOperand_ParseFail;
4651 }
4652 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(LSBExpr);
4653 if (!CE) {
4654 Error(E, "'lsb' operand must be an immediate");
4655 return MatchOperand_ParseFail;
4656 }
4657
4658 int64_t LSB = CE->getValue();
4659 // The LSB must be in the range [0,31]
4660 if (LSB < 0 || LSB > 31) {
4661 Error(E, "'lsb' operand must be in the range [0,31]");
4662 return MatchOperand_ParseFail;
4663 }
4664 E = Parser.getTok().getLoc();
4665
4666 // Expect another immediate operand.
4667 if (Parser.getTok().isNot(AsmToken::Comma)) {
4668 Error(Parser.getTok().getLoc(), "too few operands");
4669 return MatchOperand_ParseFail;
4670 }
4671 Parser.Lex(); // Eat hash token.
Jim Grosbachef70e9b2011-12-09 22:25:03 +00004672 if (Parser.getTok().isNot(AsmToken::Hash) &&
4673 Parser.getTok().isNot(AsmToken::Dollar)) {
Jim Grosbach864b6092011-07-28 21:34:26 +00004674 Error(Parser.getTok().getLoc(), "'#' expected");
4675 return MatchOperand_ParseFail;
4676 }
4677 Parser.Lex(); // Eat hash token.
4678
4679 const MCExpr *WidthExpr;
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004680 SMLoc EndLoc;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00004681 if (getParser().parseExpression(WidthExpr, EndLoc)) {
Jim Grosbach864b6092011-07-28 21:34:26 +00004682 Error(E, "malformed immediate expression");
4683 return MatchOperand_ParseFail;
4684 }
4685 CE = dyn_cast<MCConstantExpr>(WidthExpr);
4686 if (!CE) {
4687 Error(E, "'width' operand must be an immediate");
4688 return MatchOperand_ParseFail;
4689 }
4690
4691 int64_t Width = CE->getValue();
4692 // The LSB must be in the range [1,32-lsb]
4693 if (Width < 1 || Width > 32 - LSB) {
4694 Error(E, "'width' operand must be in the range [1,32-lsb]");
4695 return MatchOperand_ParseFail;
4696 }
Jim Grosbach864b6092011-07-28 21:34:26 +00004697
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004698 Operands.push_back(ARMOperand::CreateBitfield(LSB, Width, S, EndLoc));
Jim Grosbach864b6092011-07-28 21:34:26 +00004699
4700 return MatchOperand_Success;
4701}
4702
Alex Bradbury58eba092016-11-01 16:32:05 +00004703OperandMatchResultTy
David Blaikie960ea3f2014-06-08 16:18:35 +00004704ARMAsmParser::parsePostIdxReg(OperandVector &Operands) {
Jim Grosbachd3595712011-08-03 23:50:40 +00004705 // Check for a post-index addressing register operand. Specifically:
Jim Grosbachc320c852011-08-05 21:28:30 +00004706 // postidx_reg := '+' register {, shift}
4707 // | '-' register {, shift}
4708 // | register {, shift}
Jim Grosbachd3595712011-08-03 23:50:40 +00004709
4710 // This method must return MatchOperand_NoMatch without consuming any tokens
4711 // in the case where there is no match, as other alternatives take other
4712 // parse methods.
Rafael Espindola961d4692014-11-11 05:18:41 +00004713 MCAsmParser &Parser = getParser();
Jim Grosbachd3595712011-08-03 23:50:40 +00004714 AsmToken Tok = Parser.getTok();
4715 SMLoc S = Tok.getLoc();
4716 bool haveEaten = false;
Jim Grosbacha70fbfd52011-08-05 16:11:38 +00004717 bool isAdd = true;
Jim Grosbachd3595712011-08-03 23:50:40 +00004718 if (Tok.is(AsmToken::Plus)) {
4719 Parser.Lex(); // Eat the '+' token.
4720 haveEaten = true;
4721 } else if (Tok.is(AsmToken::Minus)) {
4722 Parser.Lex(); // Eat the '-' token.
Jim Grosbacha70fbfd52011-08-05 16:11:38 +00004723 isAdd = false;
Jim Grosbachd3595712011-08-03 23:50:40 +00004724 haveEaten = true;
4725 }
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004726
4727 SMLoc E = Parser.getTok().getEndLoc();
4728 int Reg = tryParseRegister();
Jim Grosbachd3595712011-08-03 23:50:40 +00004729 if (Reg == -1) {
4730 if (!haveEaten)
4731 return MatchOperand_NoMatch;
4732 Error(Parser.getTok().getLoc(), "register expected");
4733 return MatchOperand_ParseFail;
4734 }
Jim Grosbachd3595712011-08-03 23:50:40 +00004735
Jim Grosbachc320c852011-08-05 21:28:30 +00004736 ARM_AM::ShiftOpc ShiftTy = ARM_AM::no_shift;
4737 unsigned ShiftImm = 0;
Jim Grosbach3d0b3a32011-08-05 22:03:36 +00004738 if (Parser.getTok().is(AsmToken::Comma)) {
4739 Parser.Lex(); // Eat the ','.
4740 if (parseMemRegOffsetShift(ShiftTy, ShiftImm))
4741 return MatchOperand_ParseFail;
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004742
4743 // FIXME: Only approximates end...may include intervening whitespace.
4744 E = Parser.getTok().getLoc();
Jim Grosbach3d0b3a32011-08-05 22:03:36 +00004745 }
Jim Grosbachc320c852011-08-05 21:28:30 +00004746
4747 Operands.push_back(ARMOperand::CreatePostIdxReg(Reg, isAdd, ShiftTy,
4748 ShiftImm, S, E));
Jim Grosbachd3595712011-08-03 23:50:40 +00004749
4750 return MatchOperand_Success;
4751}
4752
Alex Bradbury58eba092016-11-01 16:32:05 +00004753OperandMatchResultTy
David Blaikie960ea3f2014-06-08 16:18:35 +00004754ARMAsmParser::parseAM3Offset(OperandVector &Operands) {
Jim Grosbach1d9d5e92011-08-10 21:56:18 +00004755 // Check for a post-index addressing register operand. Specifically:
4756 // am3offset := '+' register
4757 // | '-' register
4758 // | register
4759 // | # imm
4760 // | # + imm
4761 // | # - imm
4762
4763 // This method must return MatchOperand_NoMatch without consuming any tokens
4764 // in the case where there is no match, as other alternatives take other
4765 // parse methods.
Rafael Espindola961d4692014-11-11 05:18:41 +00004766 MCAsmParser &Parser = getParser();
Jim Grosbach1d9d5e92011-08-10 21:56:18 +00004767 AsmToken Tok = Parser.getTok();
4768 SMLoc S = Tok.getLoc();
4769
4770 // Do immediates first, as we always parse those if we have a '#'.
Jim Grosbachef70e9b2011-12-09 22:25:03 +00004771 if (Parser.getTok().is(AsmToken::Hash) ||
4772 Parser.getTok().is(AsmToken::Dollar)) {
Amaury de la Vieuvillebac917f2013-06-10 14:17:15 +00004773 Parser.Lex(); // Eat '#' or '$'.
Jim Grosbach1d9d5e92011-08-10 21:56:18 +00004774 // Explicitly look for a '-', as we need to encode negative zero
4775 // differently.
4776 bool isNegative = Parser.getTok().is(AsmToken::Minus);
4777 const MCExpr *Offset;
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004778 SMLoc E;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00004779 if (getParser().parseExpression(Offset, E))
Jim Grosbach1d9d5e92011-08-10 21:56:18 +00004780 return MatchOperand_ParseFail;
4781 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Offset);
4782 if (!CE) {
4783 Error(S, "constant expression expected");
4784 return MatchOperand_ParseFail;
4785 }
Eugene Zelenko076468c2017-09-20 21:35:51 +00004786 // Negative zero is encoded as the flag value
4787 // std::numeric_limits<int32_t>::min().
Jim Grosbach1d9d5e92011-08-10 21:56:18 +00004788 int32_t Val = CE->getValue();
4789 if (isNegative && Val == 0)
Eugene Zelenko076468c2017-09-20 21:35:51 +00004790 Val = std::numeric_limits<int32_t>::min();
Jim Grosbach1d9d5e92011-08-10 21:56:18 +00004791
4792 Operands.push_back(
Jim Grosbach13760bd2015-05-30 01:25:56 +00004793 ARMOperand::CreateImm(MCConstantExpr::create(Val, getContext()), S, E));
Jim Grosbach1d9d5e92011-08-10 21:56:18 +00004794
4795 return MatchOperand_Success;
4796 }
4797
Jim Grosbach1d9d5e92011-08-10 21:56:18 +00004798 bool haveEaten = false;
4799 bool isAdd = true;
Jim Grosbach1d9d5e92011-08-10 21:56:18 +00004800 if (Tok.is(AsmToken::Plus)) {
4801 Parser.Lex(); // Eat the '+' token.
4802 haveEaten = true;
4803 } else if (Tok.is(AsmToken::Minus)) {
4804 Parser.Lex(); // Eat the '-' token.
4805 isAdd = false;
4806 haveEaten = true;
4807 }
Saleem Abdulrasool4ab6e732014-02-23 17:45:36 +00004808
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004809 Tok = Parser.getTok();
4810 int Reg = tryParseRegister();
Jim Grosbach1d9d5e92011-08-10 21:56:18 +00004811 if (Reg == -1) {
4812 if (!haveEaten)
4813 return MatchOperand_NoMatch;
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004814 Error(Tok.getLoc(), "register expected");
Jim Grosbach1d9d5e92011-08-10 21:56:18 +00004815 return MatchOperand_ParseFail;
4816 }
Jim Grosbach1d9d5e92011-08-10 21:56:18 +00004817
4818 Operands.push_back(ARMOperand::CreatePostIdxReg(Reg, isAdd, ARM_AM::no_shift,
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004819 0, S, Tok.getEndLoc()));
Jim Grosbach1d9d5e92011-08-10 21:56:18 +00004820
4821 return MatchOperand_Success;
4822}
4823
Tim Northovereb5e4d52013-07-22 09:06:12 +00004824/// Convert parsed operands to MCInst. Needed here because this instruction
4825/// only has two register operands, but multiplication is commutative so
4826/// assemblers should accept both "mul rD, rN, rD" and "mul rD, rD, rN".
David Blaikie960ea3f2014-06-08 16:18:35 +00004827void ARMAsmParser::cvtThumbMultiply(MCInst &Inst,
4828 const OperandVector &Operands) {
4829 ((ARMOperand &)*Operands[3]).addRegOperands(Inst, 1);
4830 ((ARMOperand &)*Operands[1]).addCCOutOperands(Inst, 1);
Jim Grosbach5a5ce632011-11-10 22:10:12 +00004831 // If we have a three-operand form, make sure to set Rn to be the operand
4832 // that isn't the same as Rd.
4833 unsigned RegOp = 4;
4834 if (Operands.size() == 6 &&
David Blaikie960ea3f2014-06-08 16:18:35 +00004835 ((ARMOperand &)*Operands[4]).getReg() ==
4836 ((ARMOperand &)*Operands[3]).getReg())
Jim Grosbach5a5ce632011-11-10 22:10:12 +00004837 RegOp = 5;
David Blaikie960ea3f2014-06-08 16:18:35 +00004838 ((ARMOperand &)*Operands[RegOp]).addRegOperands(Inst, 1);
Jim Grosbach5a5ce632011-11-10 22:10:12 +00004839 Inst.addOperand(Inst.getOperand(0));
David Blaikie960ea3f2014-06-08 16:18:35 +00004840 ((ARMOperand &)*Operands[2]).addCondCodeOperands(Inst, 2);
Jim Grosbach8e048492011-08-19 22:07:46 +00004841}
Jim Grosbachcd4dd252011-08-10 22:42:16 +00004842
David Blaikie960ea3f2014-06-08 16:18:35 +00004843void ARMAsmParser::cvtThumbBranches(MCInst &Inst,
4844 const OperandVector &Operands) {
Mihai Popaad18d3c2013-08-09 10:38:32 +00004845 int CondOp = -1, ImmOp = -1;
4846 switch(Inst.getOpcode()) {
4847 case ARM::tB:
4848 case ARM::tBcc: CondOp = 1; ImmOp = 2; break;
4849
4850 case ARM::t2B:
4851 case ARM::t2Bcc: CondOp = 1; ImmOp = 3; break;
4852
4853 default: llvm_unreachable("Unexpected instruction in cvtThumbBranches");
4854 }
4855 // first decide whether or not the branch should be conditional
4856 // by looking at it's location relative to an IT block
4857 if(inITBlock()) {
4858 // inside an IT block we cannot have any conditional branches. any
4859 // such instructions needs to be converted to unconditional form
4860 switch(Inst.getOpcode()) {
4861 case ARM::tBcc: Inst.setOpcode(ARM::tB); break;
4862 case ARM::t2Bcc: Inst.setOpcode(ARM::t2B); break;
4863 }
4864 } else {
4865 // outside IT blocks we can only have unconditional branches with AL
4866 // condition code or conditional branches with non-AL condition code
David Blaikie960ea3f2014-06-08 16:18:35 +00004867 unsigned Cond = static_cast<ARMOperand &>(*Operands[CondOp]).getCondCode();
Mihai Popaad18d3c2013-08-09 10:38:32 +00004868 switch(Inst.getOpcode()) {
4869 case ARM::tB:
4870 case ARM::tBcc:
4871 Inst.setOpcode(Cond == ARMCC::AL ? ARM::tB : ARM::tBcc);
4872 break;
4873 case ARM::t2B:
4874 case ARM::t2Bcc:
4875 Inst.setOpcode(Cond == ARMCC::AL ? ARM::t2B : ARM::t2Bcc);
4876 break;
4877 }
4878 }
Saleem Abdulrasool4ab6e732014-02-23 17:45:36 +00004879
Mihai Popaad18d3c2013-08-09 10:38:32 +00004880 // now decide on encoding size based on branch target range
4881 switch(Inst.getOpcode()) {
4882 // classify tB as either t2B or t1B based on range of immediate operand
4883 case ARM::tB: {
David Blaikie960ea3f2014-06-08 16:18:35 +00004884 ARMOperand &op = static_cast<ARMOperand &>(*Operands[ImmOp]);
Bradley Smitha1189102016-01-15 10:26:17 +00004885 if (!op.isSignedOffset<11, 1>() && isThumb() && hasV8MBaseline())
Mihai Popaad18d3c2013-08-09 10:38:32 +00004886 Inst.setOpcode(ARM::t2B);
4887 break;
4888 }
4889 // classify tBcc as either t2Bcc or t1Bcc based on range of immediate operand
4890 case ARM::tBcc: {
David Blaikie960ea3f2014-06-08 16:18:35 +00004891 ARMOperand &op = static_cast<ARMOperand &>(*Operands[ImmOp]);
Bradley Smitha1189102016-01-15 10:26:17 +00004892 if (!op.isSignedOffset<8, 1>() && isThumb() && hasV8MBaseline())
Mihai Popaad18d3c2013-08-09 10:38:32 +00004893 Inst.setOpcode(ARM::t2Bcc);
4894 break;
4895 }
4896 }
David Blaikie960ea3f2014-06-08 16:18:35 +00004897 ((ARMOperand &)*Operands[ImmOp]).addImmOperands(Inst, 1);
4898 ((ARMOperand &)*Operands[CondOp]).addCondCodeOperands(Inst, 2);
Mihai Popaad18d3c2013-08-09 10:38:32 +00004899}
4900
Bill Wendlinge18980a2010-11-06 22:36:58 +00004901/// Parse an ARM memory expression, return false if successful else return true
Kevin Enderby8be42bd2009-10-30 22:55:57 +00004902/// or an error. The first token must be a '[' when called.
David Blaikie960ea3f2014-06-08 16:18:35 +00004903bool ARMAsmParser::parseMemory(OperandVector &Operands) {
Rafael Espindola961d4692014-11-11 05:18:41 +00004904 MCAsmParser &Parser = getParser();
Sean Callanan7ad0ad02010-04-02 22:27:05 +00004905 SMLoc S, E;
Nirav Dave0a392a82016-11-02 16:22:51 +00004906 if (Parser.getTok().isNot(AsmToken::LBrac))
4907 return TokError("Token is not a Left Bracket");
Sean Callanan7ad0ad02010-04-02 22:27:05 +00004908 S = Parser.getTok().getLoc();
Sean Callanana83fd7d2010-01-19 20:27:46 +00004909 Parser.Lex(); // Eat left bracket token.
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00004910
Sean Callanan936b0d32010-01-19 21:44:56 +00004911 const AsmToken &BaseRegTok = Parser.getTok();
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00004912 int BaseRegNum = tryParseRegister();
Jim Grosbachd3595712011-08-03 23:50:40 +00004913 if (BaseRegNum == -1)
4914 return Error(BaseRegTok.getLoc(), "register expected");
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00004915
Kristof Beyls2efb59a2013-02-14 14:46:12 +00004916 // The next token must either be a comma, a colon or a closing bracket.
Daniel Dunbar1d5e9542011-01-18 05:34:17 +00004917 const AsmToken &Tok = Parser.getTok();
Kristof Beyls2efb59a2013-02-14 14:46:12 +00004918 if (!Tok.is(AsmToken::Colon) && !Tok.is(AsmToken::Comma) &&
4919 !Tok.is(AsmToken::RBrac))
Jim Grosbachd3595712011-08-03 23:50:40 +00004920 return Error(Tok.getLoc(), "malformed memory operand");
Daniel Dunbar1d5e9542011-01-18 05:34:17 +00004921
Jim Grosbachd3595712011-08-03 23:50:40 +00004922 if (Tok.is(AsmToken::RBrac)) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004923 E = Tok.getEndLoc();
Sean Callanana83fd7d2010-01-19 20:27:46 +00004924 Parser.Lex(); // Eat right bracket token.
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00004925
Craig Topper062a2ba2014-04-25 05:30:21 +00004926 Operands.push_back(ARMOperand::CreateMem(BaseRegNum, nullptr, 0,
4927 ARM_AM::no_shift, 0, 0, false,
4928 S, E));
Jim Grosbach32ff5582010-11-29 23:18:01 +00004929
Jim Grosbach40700e02011-09-19 18:42:21 +00004930 // If there's a pre-indexing writeback marker, '!', just add it as a token
4931 // operand. It's rather odd, but syntactically valid.
4932 if (Parser.getTok().is(AsmToken::Exclaim)) {
4933 Operands.push_back(ARMOperand::CreateToken("!",Parser.getTok().getLoc()));
4934 Parser.Lex(); // Eat the '!'.
4935 }
4936
Jim Grosbachd3595712011-08-03 23:50:40 +00004937 return false;
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00004938 }
Daniel Dunbarf5164f42011-01-18 05:34:24 +00004939
Kristof Beyls2efb59a2013-02-14 14:46:12 +00004940 assert((Tok.is(AsmToken::Colon) || Tok.is(AsmToken::Comma)) &&
4941 "Lost colon or comma in memory operand?!");
4942 if (Tok.is(AsmToken::Comma)) {
4943 Parser.Lex(); // Eat the comma.
4944 }
Daniel Dunbarf5164f42011-01-18 05:34:24 +00004945
Jim Grosbacha95ec992011-10-11 17:29:55 +00004946 // If we have a ':', it's an alignment specifier.
4947 if (Parser.getTok().is(AsmToken::Colon)) {
4948 Parser.Lex(); // Eat the ':'.
4949 E = Parser.getTok().getLoc();
Kevin Enderby488f20b2014-04-10 20:18:58 +00004950 SMLoc AlignmentLoc = Tok.getLoc();
Jim Grosbacha95ec992011-10-11 17:29:55 +00004951
4952 const MCExpr *Expr;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00004953 if (getParser().parseExpression(Expr))
Jim Grosbacha95ec992011-10-11 17:29:55 +00004954 return true;
4955
4956 // The expression has to be a constant. Memory references with relocations
4957 // don't come through here, as they use the <label> forms of the relevant
4958 // instructions.
4959 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Expr);
4960 if (!CE)
4961 return Error (E, "constant expression expected");
4962
4963 unsigned Align = 0;
4964 switch (CE->getValue()) {
4965 default:
Jim Grosbachcef98cd2011-12-19 18:31:43 +00004966 return Error(E,
4967 "alignment specifier must be 16, 32, 64, 128, or 256 bits");
4968 case 16: Align = 2; break;
4969 case 32: Align = 4; break;
Jim Grosbacha95ec992011-10-11 17:29:55 +00004970 case 64: Align = 8; break;
4971 case 128: Align = 16; break;
4972 case 256: Align = 32; break;
4973 }
4974
4975 // Now we should have the closing ']'
Jim Grosbacha95ec992011-10-11 17:29:55 +00004976 if (Parser.getTok().isNot(AsmToken::RBrac))
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004977 return Error(Parser.getTok().getLoc(), "']' expected");
4978 E = Parser.getTok().getEndLoc();
Jim Grosbacha95ec992011-10-11 17:29:55 +00004979 Parser.Lex(); // Eat right bracket token.
4980
4981 // Don't worry about range checking the value here. That's handled by
4982 // the is*() predicates.
Craig Topper062a2ba2014-04-25 05:30:21 +00004983 Operands.push_back(ARMOperand::CreateMem(BaseRegNum, nullptr, 0,
Jim Grosbacha95ec992011-10-11 17:29:55 +00004984 ARM_AM::no_shift, 0, Align,
Kevin Enderby488f20b2014-04-10 20:18:58 +00004985 false, S, E, AlignmentLoc));
Jim Grosbacha95ec992011-10-11 17:29:55 +00004986
4987 // If there's a pre-indexing writeback marker, '!', just add it as a token
4988 // operand.
4989 if (Parser.getTok().is(AsmToken::Exclaim)) {
4990 Operands.push_back(ARMOperand::CreateToken("!",Parser.getTok().getLoc()));
4991 Parser.Lex(); // Eat the '!'.
4992 }
4993
4994 return false;
4995 }
4996
4997 // If we have a '#', it's an immediate offset, else assume it's a register
Jim Grosbach8279c182011-11-15 22:14:41 +00004998 // offset. Be friendly and also accept a plain integer (without a leading
4999 // hash) for gas compatibility.
5000 if (Parser.getTok().is(AsmToken::Hash) ||
Jim Grosbachef70e9b2011-12-09 22:25:03 +00005001 Parser.getTok().is(AsmToken::Dollar) ||
Jim Grosbach8279c182011-11-15 22:14:41 +00005002 Parser.getTok().is(AsmToken::Integer)) {
Jim Grosbachef70e9b2011-12-09 22:25:03 +00005003 if (Parser.getTok().isNot(AsmToken::Integer))
Amaury de la Vieuvillebac917f2013-06-10 14:17:15 +00005004 Parser.Lex(); // Eat '#' or '$'.
Jim Grosbachd3595712011-08-03 23:50:40 +00005005 E = Parser.getTok().getLoc();
Daniel Dunbarf5164f42011-01-18 05:34:24 +00005006
Owen Anderson967674d2011-08-29 19:36:44 +00005007 bool isNegative = getParser().getTok().is(AsmToken::Minus);
Jim Grosbachd3595712011-08-03 23:50:40 +00005008 const MCExpr *Offset;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00005009 if (getParser().parseExpression(Offset))
Kevin Enderby8be42bd2009-10-30 22:55:57 +00005010 return true;
Jim Grosbachd3595712011-08-03 23:50:40 +00005011
5012 // The expression has to be a constant. Memory references with relocations
5013 // don't come through here, as they use the <label> forms of the relevant
5014 // instructions.
5015 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Offset);
5016 if (!CE)
5017 return Error (E, "constant expression expected");
5018
Eugene Zelenko076468c2017-09-20 21:35:51 +00005019 // If the constant was #-0, represent it as
5020 // std::numeric_limits<int32_t>::min().
Owen Anderson967674d2011-08-29 19:36:44 +00005021 int32_t Val = CE->getValue();
5022 if (isNegative && Val == 0)
Eugene Zelenko076468c2017-09-20 21:35:51 +00005023 CE = MCConstantExpr::create(std::numeric_limits<int32_t>::min(),
5024 getContext());
Owen Anderson967674d2011-08-29 19:36:44 +00005025
Jim Grosbachd3595712011-08-03 23:50:40 +00005026 // Now we should have the closing ']'
Jim Grosbachd3595712011-08-03 23:50:40 +00005027 if (Parser.getTok().isNot(AsmToken::RBrac))
Jordan Rosee8f1eae2013-01-07 19:00:49 +00005028 return Error(Parser.getTok().getLoc(), "']' expected");
5029 E = Parser.getTok().getEndLoc();
Jim Grosbachd3595712011-08-03 23:50:40 +00005030 Parser.Lex(); // Eat right bracket token.
5031
5032 // Don't worry about range checking the value here. That's handled by
5033 // the is*() predicates.
5034 Operands.push_back(ARMOperand::CreateMem(BaseRegNum, CE, 0,
Jim Grosbacha95ec992011-10-11 17:29:55 +00005035 ARM_AM::no_shift, 0, 0,
5036 false, S, E));
Jim Grosbachd3595712011-08-03 23:50:40 +00005037
5038 // If there's a pre-indexing writeback marker, '!', just add it as a token
5039 // operand.
5040 if (Parser.getTok().is(AsmToken::Exclaim)) {
5041 Operands.push_back(ARMOperand::CreateToken("!",Parser.getTok().getLoc()));
5042 Parser.Lex(); // Eat the '!'.
5043 }
5044
5045 return false;
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00005046 }
Jim Grosbachd3595712011-08-03 23:50:40 +00005047
5048 // The register offset is optionally preceded by a '+' or '-'
5049 bool isNegative = false;
5050 if (Parser.getTok().is(AsmToken::Minus)) {
5051 isNegative = true;
5052 Parser.Lex(); // Eat the '-'.
5053 } else if (Parser.getTok().is(AsmToken::Plus)) {
5054 // Nothing to do.
5055 Parser.Lex(); // Eat the '+'.
5056 }
5057
5058 E = Parser.getTok().getLoc();
5059 int OffsetRegNum = tryParseRegister();
5060 if (OffsetRegNum == -1)
5061 return Error(E, "register expected");
5062
5063 // If there's a shift operator, handle it.
5064 ARM_AM::ShiftOpc ShiftType = ARM_AM::no_shift;
Jim Grosbach3d0b3a32011-08-05 22:03:36 +00005065 unsigned ShiftImm = 0;
Jim Grosbachd3595712011-08-03 23:50:40 +00005066 if (Parser.getTok().is(AsmToken::Comma)) {
5067 Parser.Lex(); // Eat the ','.
Jim Grosbach3d0b3a32011-08-05 22:03:36 +00005068 if (parseMemRegOffsetShift(ShiftType, ShiftImm))
Jim Grosbachd3595712011-08-03 23:50:40 +00005069 return true;
5070 }
5071
5072 // Now we should have the closing ']'
Jim Grosbachd3595712011-08-03 23:50:40 +00005073 if (Parser.getTok().isNot(AsmToken::RBrac))
Jordan Rosee8f1eae2013-01-07 19:00:49 +00005074 return Error(Parser.getTok().getLoc(), "']' expected");
5075 E = Parser.getTok().getEndLoc();
Jim Grosbachd3595712011-08-03 23:50:40 +00005076 Parser.Lex(); // Eat right bracket token.
5077
Craig Topper062a2ba2014-04-25 05:30:21 +00005078 Operands.push_back(ARMOperand::CreateMem(BaseRegNum, nullptr, OffsetRegNum,
Jim Grosbacha95ec992011-10-11 17:29:55 +00005079 ShiftType, ShiftImm, 0, isNegative,
Jim Grosbachd3595712011-08-03 23:50:40 +00005080 S, E));
5081
Jim Grosbachc320c852011-08-05 21:28:30 +00005082 // If there's a pre-indexing writeback marker, '!', just add it as a token
5083 // operand.
5084 if (Parser.getTok().is(AsmToken::Exclaim)) {
5085 Operands.push_back(ARMOperand::CreateToken("!",Parser.getTok().getLoc()));
5086 Parser.Lex(); // Eat the '!'.
5087 }
Jim Grosbachd3595712011-08-03 23:50:40 +00005088
Kevin Enderby8be42bd2009-10-30 22:55:57 +00005089 return false;
5090}
5091
Jim Grosbachd3595712011-08-03 23:50:40 +00005092/// parseMemRegOffsetShift - one of these two:
Kevin Enderby8be42bd2009-10-30 22:55:57 +00005093/// ( lsl | lsr | asr | ror ) , # shift_amount
5094/// rrx
Jim Grosbachd3595712011-08-03 23:50:40 +00005095/// return true if it parses a shift otherwise it returns false.
5096bool ARMAsmParser::parseMemRegOffsetShift(ARM_AM::ShiftOpc &St,
5097 unsigned &Amount) {
Rafael Espindola961d4692014-11-11 05:18:41 +00005098 MCAsmParser &Parser = getParser();
Jim Grosbachd3595712011-08-03 23:50:40 +00005099 SMLoc Loc = Parser.getTok().getLoc();
Sean Callanan936b0d32010-01-19 21:44:56 +00005100 const AsmToken &Tok = Parser.getTok();
Kevin Enderby8be42bd2009-10-30 22:55:57 +00005101 if (Tok.isNot(AsmToken::Identifier))
5102 return true;
Benjamin Kramer92d89982010-07-14 22:38:02 +00005103 StringRef ShiftName = Tok.getString();
Jim Grosbach3b559ff2011-12-07 23:40:58 +00005104 if (ShiftName == "lsl" || ShiftName == "LSL" ||
5105 ShiftName == "asl" || ShiftName == "ASL")
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00005106 St = ARM_AM::lsl;
Kevin Enderby8be42bd2009-10-30 22:55:57 +00005107 else if (ShiftName == "lsr" || ShiftName == "LSR")
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00005108 St = ARM_AM::lsr;
Kevin Enderby8be42bd2009-10-30 22:55:57 +00005109 else if (ShiftName == "asr" || ShiftName == "ASR")
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00005110 St = ARM_AM::asr;
Kevin Enderby8be42bd2009-10-30 22:55:57 +00005111 else if (ShiftName == "ror" || ShiftName == "ROR")
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00005112 St = ARM_AM::ror;
Kevin Enderby8be42bd2009-10-30 22:55:57 +00005113 else if (ShiftName == "rrx" || ShiftName == "RRX")
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00005114 St = ARM_AM::rrx;
Kevin Enderby8be42bd2009-10-30 22:55:57 +00005115 else
Jim Grosbachd3595712011-08-03 23:50:40 +00005116 return Error(Loc, "illegal shift operator");
Sean Callanana83fd7d2010-01-19 20:27:46 +00005117 Parser.Lex(); // Eat shift type token.
Kevin Enderby8be42bd2009-10-30 22:55:57 +00005118
Jim Grosbachd3595712011-08-03 23:50:40 +00005119 // rrx stands alone.
5120 Amount = 0;
5121 if (St != ARM_AM::rrx) {
5122 Loc = Parser.getTok().getLoc();
5123 // A '#' and a shift amount.
5124 const AsmToken &HashTok = Parser.getTok();
Jim Grosbachef70e9b2011-12-09 22:25:03 +00005125 if (HashTok.isNot(AsmToken::Hash) &&
5126 HashTok.isNot(AsmToken::Dollar))
Jim Grosbachd3595712011-08-03 23:50:40 +00005127 return Error(HashTok.getLoc(), "'#' expected");
5128 Parser.Lex(); // Eat hash token.
Kevin Enderby8be42bd2009-10-30 22:55:57 +00005129
Jim Grosbachd3595712011-08-03 23:50:40 +00005130 const MCExpr *Expr;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00005131 if (getParser().parseExpression(Expr))
Jim Grosbachd3595712011-08-03 23:50:40 +00005132 return true;
5133 // Range check the immediate.
5134 // lsl, ror: 0 <= imm <= 31
5135 // lsr, asr: 0 <= imm <= 32
5136 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Expr);
5137 if (!CE)
5138 return Error(Loc, "shift amount must be an immediate");
5139 int64_t Imm = CE->getValue();
5140 if (Imm < 0 ||
5141 ((St == ARM_AM::lsl || St == ARM_AM::ror) && Imm > 31) ||
5142 ((St == ARM_AM::lsr || St == ARM_AM::asr) && Imm > 32))
5143 return Error(Loc, "immediate shift value out of range");
Tim Northover0c97e762012-09-22 11:18:12 +00005144 // If <ShiftTy> #0, turn it into a no_shift.
5145 if (Imm == 0)
5146 St = ARM_AM::lsl;
5147 // For consistency, treat lsr #32 and asr #32 as having immediate value 0.
5148 if (Imm == 32)
5149 Imm = 0;
Jim Grosbachd3595712011-08-03 23:50:40 +00005150 Amount = Imm;
5151 }
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00005152
5153 return false;
5154}
5155
Jim Grosbache7fbce72011-10-03 23:38:36 +00005156/// parseFPImm - A floating point immediate expression operand.
Alex Bradbury58eba092016-11-01 16:32:05 +00005157OperandMatchResultTy
David Blaikie960ea3f2014-06-08 16:18:35 +00005158ARMAsmParser::parseFPImm(OperandVector &Operands) {
Rafael Espindola961d4692014-11-11 05:18:41 +00005159 MCAsmParser &Parser = getParser();
Jim Grosbacha9d36fb2012-01-20 18:09:51 +00005160 // Anything that can accept a floating point constant as an operand
Jim Grosbachd2037eb2013-02-20 22:21:35 +00005161 // needs to go through here, as the regular parseExpression is
Jim Grosbacha9d36fb2012-01-20 18:09:51 +00005162 // integer only.
5163 //
5164 // This routine still creates a generic Immediate operand, containing
5165 // a bitcast of the 64-bit floating point value. The various operands
5166 // that accept floats can check whether the value is valid for them
5167 // via the standard is*() predicates.
5168
Jim Grosbache7fbce72011-10-03 23:38:36 +00005169 SMLoc S = Parser.getTok().getLoc();
5170
Jim Grosbachef70e9b2011-12-09 22:25:03 +00005171 if (Parser.getTok().isNot(AsmToken::Hash) &&
5172 Parser.getTok().isNot(AsmToken::Dollar))
Jim Grosbache7fbce72011-10-03 23:38:36 +00005173 return MatchOperand_NoMatch;
Jim Grosbach741cd732011-10-17 22:26:03 +00005174
5175 // Disambiguate the VMOV forms that can accept an FP immediate.
5176 // vmov.f32 <sreg>, #imm
5177 // vmov.f64 <dreg>, #imm
5178 // vmov.f32 <dreg>, #imm @ vector f32x2
5179 // vmov.f32 <qreg>, #imm @ vector f32x4
5180 //
5181 // There are also the NEON VMOV instructions which expect an
5182 // integer constant. Make sure we don't try to parse an FPImm
5183 // for these:
5184 // vmov.i{8|16|32|64} <dreg|qreg>, #imm
David Blaikie960ea3f2014-06-08 16:18:35 +00005185 ARMOperand &TyOp = static_cast<ARMOperand &>(*Operands[2]);
5186 bool isVmovf = TyOp.isToken() &&
Oliver Stannard65b85382016-01-25 10:26:26 +00005187 (TyOp.getToken() == ".f32" || TyOp.getToken() == ".f64" ||
5188 TyOp.getToken() == ".f16");
David Blaikie960ea3f2014-06-08 16:18:35 +00005189 ARMOperand &Mnemonic = static_cast<ARMOperand &>(*Operands[0]);
5190 bool isFconst = Mnemonic.isToken() && (Mnemonic.getToken() == "fconstd" ||
5191 Mnemonic.getToken() == "fconsts");
David Peixottoa872e0e2014-01-07 18:19:23 +00005192 if (!(isVmovf || isFconst))
Jim Grosbach741cd732011-10-17 22:26:03 +00005193 return MatchOperand_NoMatch;
5194
Amaury de la Vieuvillebac917f2013-06-10 14:17:15 +00005195 Parser.Lex(); // Eat '#' or '$'.
Jim Grosbache7fbce72011-10-03 23:38:36 +00005196
5197 // Handle negation, as that still comes through as a separate token.
5198 bool isNegative = false;
5199 if (Parser.getTok().is(AsmToken::Minus)) {
5200 isNegative = true;
5201 Parser.Lex();
5202 }
5203 const AsmToken &Tok = Parser.getTok();
Jim Grosbach235c8d22012-01-19 02:47:30 +00005204 SMLoc Loc = Tok.getLoc();
David Peixottoa872e0e2014-01-07 18:19:23 +00005205 if (Tok.is(AsmToken::Real) && isVmovf) {
Stephan Bergmann17c7f702016-12-14 11:57:17 +00005206 APFloat RealVal(APFloat::IEEEsingle(), Tok.getString());
Jim Grosbache7fbce72011-10-03 23:38:36 +00005207 uint64_t IntVal = RealVal.bitcastToAPInt().getZExtValue();
5208 // If we had a '-' in front, toggle the sign bit.
Jim Grosbacha9d36fb2012-01-20 18:09:51 +00005209 IntVal ^= (uint64_t)isNegative << 31;
Jim Grosbache7fbce72011-10-03 23:38:36 +00005210 Parser.Lex(); // Eat the token.
Jim Grosbacha9d36fb2012-01-20 18:09:51 +00005211 Operands.push_back(ARMOperand::CreateImm(
Jim Grosbach13760bd2015-05-30 01:25:56 +00005212 MCConstantExpr::create(IntVal, getContext()),
Jim Grosbacha9d36fb2012-01-20 18:09:51 +00005213 S, Parser.getTok().getLoc()));
Jim Grosbache7fbce72011-10-03 23:38:36 +00005214 return MatchOperand_Success;
5215 }
Jim Grosbacha9d36fb2012-01-20 18:09:51 +00005216 // Also handle plain integers. Instructions which allow floating point
5217 // immediates also allow a raw encoded 8-bit value.
David Peixottoa872e0e2014-01-07 18:19:23 +00005218 if (Tok.is(AsmToken::Integer) && isFconst) {
Jim Grosbache7fbce72011-10-03 23:38:36 +00005219 int64_t Val = Tok.getIntVal();
5220 Parser.Lex(); // Eat the token.
5221 if (Val > 255 || Val < 0) {
Jim Grosbach235c8d22012-01-19 02:47:30 +00005222 Error(Loc, "encoded floating point value out of range");
Jim Grosbache7fbce72011-10-03 23:38:36 +00005223 return MatchOperand_ParseFail;
5224 }
David Peixottoa872e0e2014-01-07 18:19:23 +00005225 float RealVal = ARM_AM::getFPImmFloat(Val);
5226 Val = APFloat(RealVal).bitcastToAPInt().getZExtValue();
5227
Jim Grosbacha9d36fb2012-01-20 18:09:51 +00005228 Operands.push_back(ARMOperand::CreateImm(
Jim Grosbach13760bd2015-05-30 01:25:56 +00005229 MCConstantExpr::create(Val, getContext()), S,
Jim Grosbacha9d36fb2012-01-20 18:09:51 +00005230 Parser.getTok().getLoc()));
Jim Grosbache7fbce72011-10-03 23:38:36 +00005231 return MatchOperand_Success;
5232 }
5233
Jim Grosbach235c8d22012-01-19 02:47:30 +00005234 Error(Loc, "invalid floating point immediate");
Jim Grosbache7fbce72011-10-03 23:38:36 +00005235 return MatchOperand_ParseFail;
5236}
Jim Grosbacha9d36fb2012-01-20 18:09:51 +00005237
Kevin Enderby8be42bd2009-10-30 22:55:57 +00005238/// Parse a arm instruction operand. For now this parses the operand regardless
5239/// of the mnemonic.
David Blaikie960ea3f2014-06-08 16:18:35 +00005240bool ARMAsmParser::parseOperand(OperandVector &Operands, StringRef Mnemonic) {
Rafael Espindola961d4692014-11-11 05:18:41 +00005241 MCAsmParser &Parser = getParser();
Sean Callanan7ad0ad02010-04-02 22:27:05 +00005242 SMLoc S, E;
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00005243
5244 // Check if the current operand has a custom associated parser, if so, try to
5245 // custom parse the operand, or fallback to the general approach.
Jim Grosbach861e49c2011-02-12 01:34:40 +00005246 OperandMatchResultTy ResTy = MatchOperandParserImpl(Operands, Mnemonic);
5247 if (ResTy == MatchOperand_Success)
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00005248 return false;
Jim Grosbach861e49c2011-02-12 01:34:40 +00005249 // If there wasn't a custom match, try the generic matcher below. Otherwise,
5250 // there was a match, but an error occurred, in which case, just return that
5251 // the operand parsing failed.
5252 if (ResTy == MatchOperand_ParseFail)
5253 return true;
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00005254
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00005255 switch (getLexer().getKind()) {
Bill Wendlingee7f1f92010-11-06 21:42:12 +00005256 default:
5257 Error(Parser.getTok().getLoc(), "unexpected token in operand");
Bill Wendling2063b842010-11-18 23:43:05 +00005258 return true;
Jim Grosbachbb24c592011-07-13 18:49:30 +00005259 case AsmToken::Identifier: {
Chad Rosierb162a5c2013-03-19 23:44:03 +00005260 // If we've seen a branch mnemonic, the next operand must be a label. This
5261 // is true even if the label is a register name. So "br r1" means branch to
5262 // label "r1".
5263 bool ExpectLabel = Mnemonic == "b" || Mnemonic == "bl";
5264 if (!ExpectLabel) {
5265 if (!tryParseRegisterWithWriteBack(Operands))
5266 return false;
5267 int Res = tryParseShiftRegister(Operands);
5268 if (Res == 0) // success
5269 return false;
5270 else if (Res == -1) // irrecoverable error
5271 return true;
5272 // If this is VMRS, check for the apsr_nzcv operand.
5273 if (Mnemonic == "vmrs" &&
5274 Parser.getTok().getString().equals_lower("apsr_nzcv")) {
5275 S = Parser.getTok().getLoc();
5276 Parser.Lex();
5277 Operands.push_back(ARMOperand::CreateToken("APSR_nzcv", S));
5278 return false;
5279 }
Jim Grosbach4ab23b52011-10-03 21:12:43 +00005280 }
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00005281
5282 // Fall though for the Identifier case that is not a register or a
5283 // special name.
Simon Pilgrimce1fb222017-07-07 10:05:45 +00005284 LLVM_FALLTHROUGH;
Jim Grosbachbb24c592011-07-13 18:49:30 +00005285 }
Jim Grosbach4e380352011-10-26 21:14:08 +00005286 case AsmToken::LParen: // parenthesized expressions like (_strcmp-4)
Kevin Enderbyb084be92011-01-13 20:32:36 +00005287 case AsmToken::Integer: // things like 1f and 2b as a branch targets
Jim Grosbach5c6b6342011-11-01 22:38:31 +00005288 case AsmToken::String: // quoted label names.
Kevin Enderbyb084be92011-01-13 20:32:36 +00005289 case AsmToken::Dot: { // . as a branch target
Kevin Enderby146dcf22009-10-15 20:48:48 +00005290 // This was not a register so parse other operands that start with an
5291 // identifier (like labels) as expressions and create them as immediates.
5292 const MCExpr *IdVal;
Sean Callanan7ad0ad02010-04-02 22:27:05 +00005293 S = Parser.getTok().getLoc();
Jim Grosbachd2037eb2013-02-20 22:21:35 +00005294 if (getParser().parseExpression(IdVal))
Bill Wendling2063b842010-11-18 23:43:05 +00005295 return true;
Sean Callanan7ad0ad02010-04-02 22:27:05 +00005296 E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1);
Bill Wendling2063b842010-11-18 23:43:05 +00005297 Operands.push_back(ARMOperand::CreateImm(IdVal, S, E));
5298 return false;
5299 }
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00005300 case AsmToken::LBrac:
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00005301 return parseMemory(Operands);
Kevin Enderbya2b99102009-10-09 21:12:28 +00005302 case AsmToken::LCurly:
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00005303 return parseRegisterList(Operands);
Jim Grosbachef70e9b2011-12-09 22:25:03 +00005304 case AsmToken::Dollar:
Eugene Zelenko076468c2017-09-20 21:35:51 +00005305 case AsmToken::Hash:
Kevin Enderby3a80dac2009-10-13 23:33:38 +00005306 // #42 -> immediate.
Sean Callanan7ad0ad02010-04-02 22:27:05 +00005307 S = Parser.getTok().getLoc();
Sean Callanana83fd7d2010-01-19 20:27:46 +00005308 Parser.Lex();
Jim Grosbach003607f2012-04-16 21:18:46 +00005309
5310 if (Parser.getTok().isNot(AsmToken::Colon)) {
5311 bool isNegative = Parser.getTok().is(AsmToken::Minus);
5312 const MCExpr *ImmVal;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00005313 if (getParser().parseExpression(ImmVal))
Jim Grosbach003607f2012-04-16 21:18:46 +00005314 return true;
5315 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ImmVal);
5316 if (CE) {
5317 int32_t Val = CE->getValue();
5318 if (isNegative && Val == 0)
Eugene Zelenko076468c2017-09-20 21:35:51 +00005319 ImmVal = MCConstantExpr::create(std::numeric_limits<int32_t>::min(),
5320 getContext());
Jim Grosbach003607f2012-04-16 21:18:46 +00005321 }
5322 E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1);
5323 Operands.push_back(ARMOperand::CreateImm(ImmVal, S, E));
Jim Grosbach9be2d712013-02-23 00:52:09 +00005324
5325 // There can be a trailing '!' on operands that we want as a separate
Saleem Abdulrasool83e37702013-12-28 03:07:12 +00005326 // '!' Token operand. Handle that here. For example, the compatibility
Jim Grosbach9be2d712013-02-23 00:52:09 +00005327 // alias for 'srsdb sp!, #imm' is 'srsdb #imm!'.
5328 if (Parser.getTok().is(AsmToken::Exclaim)) {
5329 Operands.push_back(ARMOperand::CreateToken(Parser.getTok().getString(),
5330 Parser.getTok().getLoc()));
5331 Parser.Lex(); // Eat exclaim token
5332 }
Jim Grosbach003607f2012-04-16 21:18:46 +00005333 return false;
Owen Andersonf02d98d2011-08-29 17:17:09 +00005334 }
Jim Grosbach003607f2012-04-16 21:18:46 +00005335 // w/ a ':' after the '#', it's just like a plain ':'.
Justin Bognerb03fd122016-08-17 05:10:15 +00005336 LLVM_FALLTHROUGH;
Eugene Zelenko076468c2017-09-20 21:35:51 +00005337
Jason W Kim1f7bc072011-01-11 23:53:41 +00005338 case AsmToken::Colon: {
Oliver Stannard9327a752015-11-16 16:25:47 +00005339 S = Parser.getTok().getLoc();
Jason W Kim1f7bc072011-01-11 23:53:41 +00005340 // ":lower16:" and ":upper16:" expression prefixes
Evan Cheng965b3c72011-01-13 07:58:56 +00005341 // FIXME: Check it's an expression prefix,
5342 // e.g. (FOO - :lower16:BAR) isn't legal.
5343 ARMMCExpr::VariantKind RefKind;
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00005344 if (parsePrefix(RefKind))
Jason W Kim1f7bc072011-01-11 23:53:41 +00005345 return true;
5346
Evan Cheng965b3c72011-01-13 07:58:56 +00005347 const MCExpr *SubExprVal;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00005348 if (getParser().parseExpression(SubExprVal))
Jason W Kim1f7bc072011-01-11 23:53:41 +00005349 return true;
5350
Jim Grosbach13760bd2015-05-30 01:25:56 +00005351 const MCExpr *ExprVal = ARMMCExpr::create(RefKind, SubExprVal,
Jim Grosbach9659ed92012-09-21 00:26:53 +00005352 getContext());
Jason W Kim1f7bc072011-01-11 23:53:41 +00005353 E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1);
Evan Cheng965b3c72011-01-13 07:58:56 +00005354 Operands.push_back(ARMOperand::CreateImm(ExprVal, S, E));
Jason W Kim1f7bc072011-01-11 23:53:41 +00005355 return false;
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00005356 }
David Peixottoe407d092013-12-19 18:12:36 +00005357 case AsmToken::Equal: {
Oliver Stannard9327a752015-11-16 16:25:47 +00005358 S = Parser.getTok().getLoc();
David Peixottoe407d092013-12-19 18:12:36 +00005359 if (Mnemonic != "ldr") // only parse for ldr pseudo (e.g. ldr r0, =val)
Oliver Stannard9327a752015-11-16 16:25:47 +00005360 return Error(S, "unexpected token in operand");
David Peixottoe407d092013-12-19 18:12:36 +00005361 Parser.Lex(); // Eat '='
5362 const MCExpr *SubExprVal;
5363 if (getParser().parseExpression(SubExprVal))
5364 return true;
5365 E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1);
Prakhar Bahuguna52a7dd72016-12-15 07:59:08 +00005366
5367 // execute-only: we assume that assembly programmers know what they are
5368 // doing and allow literal pool creation here
Renato Golin3f126132016-05-12 21:22:31 +00005369 Operands.push_back(ARMOperand::CreateConstantPoolImm(SubExprVal, S, E));
David Peixottoe407d092013-12-19 18:12:36 +00005370 return false;
5371 }
Jason W Kim1f7bc072011-01-11 23:53:41 +00005372 }
5373}
5374
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00005375// parsePrefix - Parse ARM 16-bit relocations expression prefix, i.e.
Evan Cheng965b3c72011-01-13 07:58:56 +00005376// :lower16: and :upper16:.
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00005377bool ARMAsmParser::parsePrefix(ARMMCExpr::VariantKind &RefKind) {
Rafael Espindola961d4692014-11-11 05:18:41 +00005378 MCAsmParser &Parser = getParser();
Evan Cheng965b3c72011-01-13 07:58:56 +00005379 RefKind = ARMMCExpr::VK_ARM_None;
Jason W Kim1f7bc072011-01-11 23:53:41 +00005380
Saleem Abdulrasool435f4562014-01-10 04:38:40 +00005381 // consume an optional '#' (GNU compatibility)
5382 if (getLexer().is(AsmToken::Hash))
5383 Parser.Lex();
5384
Jason W Kim1f7bc072011-01-11 23:53:41 +00005385 // :lower16: and :upper16: modifiers
Jason W Kim93229972011-01-13 00:27:00 +00005386 assert(getLexer().is(AsmToken::Colon) && "expected a :");
Jason W Kim1f7bc072011-01-11 23:53:41 +00005387 Parser.Lex(); // Eat ':'
5388
5389 if (getLexer().isNot(AsmToken::Identifier)) {
5390 Error(Parser.getTok().getLoc(), "expected prefix identifier in operand");
5391 return true;
5392 }
5393
Rafael Espindoladbaf0492015-08-14 15:48:41 +00005394 enum {
5395 COFF = (1 << MCObjectFileInfo::IsCOFF),
5396 ELF = (1 << MCObjectFileInfo::IsELF),
Dan Gohman18eafb62017-02-22 01:23:18 +00005397 MACHO = (1 << MCObjectFileInfo::IsMachO),
5398 WASM = (1 << MCObjectFileInfo::IsWasm),
Rafael Espindoladbaf0492015-08-14 15:48:41 +00005399 };
Saleem Abdulrasoolfaa4f072015-01-13 03:22:49 +00005400 static const struct PrefixEntry {
5401 const char *Spelling;
5402 ARMMCExpr::VariantKind VariantKind;
Rafael Espindoladbaf0492015-08-14 15:48:41 +00005403 uint8_t SupportedFormats;
Saleem Abdulrasoolfaa4f072015-01-13 03:22:49 +00005404 } PrefixEntries[] = {
Rafael Espindoladbaf0492015-08-14 15:48:41 +00005405 { "lower16", ARMMCExpr::VK_ARM_LO16, COFF | ELF | MACHO },
5406 { "upper16", ARMMCExpr::VK_ARM_HI16, COFF | ELF | MACHO },
Saleem Abdulrasoolfaa4f072015-01-13 03:22:49 +00005407 };
5408
Jason W Kim1f7bc072011-01-11 23:53:41 +00005409 StringRef IDVal = Parser.getTok().getIdentifier();
Saleem Abdulrasoolfaa4f072015-01-13 03:22:49 +00005410
5411 const auto &Prefix =
5412 std::find_if(std::begin(PrefixEntries), std::end(PrefixEntries),
5413 [&IDVal](const PrefixEntry &PE) {
5414 return PE.Spelling == IDVal;
5415 });
5416 if (Prefix == std::end(PrefixEntries)) {
Jason W Kim1f7bc072011-01-11 23:53:41 +00005417 Error(Parser.getTok().getLoc(), "unexpected prefix in operand");
5418 return true;
5419 }
Saleem Abdulrasoolfaa4f072015-01-13 03:22:49 +00005420
Rafael Espindoladbaf0492015-08-14 15:48:41 +00005421 uint8_t CurrentFormat;
5422 switch (getContext().getObjectFileInfo()->getObjectFileType()) {
5423 case MCObjectFileInfo::IsMachO:
5424 CurrentFormat = MACHO;
5425 break;
5426 case MCObjectFileInfo::IsELF:
5427 CurrentFormat = ELF;
5428 break;
5429 case MCObjectFileInfo::IsCOFF:
5430 CurrentFormat = COFF;
5431 break;
Dan Gohman18eafb62017-02-22 01:23:18 +00005432 case MCObjectFileInfo::IsWasm:
5433 CurrentFormat = WASM;
5434 break;
Rafael Espindoladbaf0492015-08-14 15:48:41 +00005435 }
5436
5437 if (~Prefix->SupportedFormats & CurrentFormat) {
5438 Error(Parser.getTok().getLoc(),
5439 "cannot represent relocation in the current file format");
5440 return true;
5441 }
5442
Saleem Abdulrasoolfaa4f072015-01-13 03:22:49 +00005443 RefKind = Prefix->VariantKind;
Jason W Kim1f7bc072011-01-11 23:53:41 +00005444 Parser.Lex();
5445
5446 if (getLexer().isNot(AsmToken::Colon)) {
5447 Error(Parser.getTok().getLoc(), "unexpected token after prefix");
5448 return true;
5449 }
5450 Parser.Lex(); // Eat the last ':'
Saleem Abdulrasoolfaa4f072015-01-13 03:22:49 +00005451
Jason W Kim1f7bc072011-01-11 23:53:41 +00005452 return false;
5453}
5454
Daniel Dunbar9d944b32011-01-11 15:59:50 +00005455/// \brief Given a mnemonic, split out possible predication code and carry
5456/// setting letters to form a canonical mnemonic and flags.
5457//
Daniel Dunbar876bb0182011-01-10 12:24:52 +00005458// FIXME: Would be nice to autogen this.
Jim Grosbach3d1eac82011-08-26 21:43:41 +00005459// FIXME: This is a bit of a maze of special cases.
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00005460StringRef ARMAsmParser::splitMnemonic(StringRef Mnemonic,
Jim Grosbach5cc3b4c2011-07-19 20:10:31 +00005461 unsigned &PredicationCode,
5462 bool &CarrySetting,
Jim Grosbach3d1eac82011-08-26 21:43:41 +00005463 unsigned &ProcessorIMod,
5464 StringRef &ITMask) {
Daniel Dunbar9d944b32011-01-11 15:59:50 +00005465 PredicationCode = ARMCC::AL;
5466 CarrySetting = false;
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00005467 ProcessorIMod = 0;
Daniel Dunbar9d944b32011-01-11 15:59:50 +00005468
Daniel Dunbar876bb0182011-01-10 12:24:52 +00005469 // Ignore some mnemonics we know aren't predicated forms.
Daniel Dunbar9d944b32011-01-11 15:59:50 +00005470 //
5471 // FIXME: Would be nice to autogen this.
Jim Grosbach5cc3b4c2011-07-19 20:10:31 +00005472 if ((Mnemonic == "movs" && isThumb()) ||
5473 Mnemonic == "teq" || Mnemonic == "vceq" || Mnemonic == "svc" ||
5474 Mnemonic == "mls" || Mnemonic == "smmls" || Mnemonic == "vcls" ||
5475 Mnemonic == "vmls" || Mnemonic == "vnmls" || Mnemonic == "vacge" ||
5476 Mnemonic == "vcge" || Mnemonic == "vclt" || Mnemonic == "vacgt" ||
Richard Barton8d519fe2013-09-05 14:14:19 +00005477 Mnemonic == "vaclt" || Mnemonic == "vacle" || Mnemonic == "hlt" ||
Jim Grosbach5cc3b4c2011-07-19 20:10:31 +00005478 Mnemonic == "vcgt" || Mnemonic == "vcle" || Mnemonic == "smlal" ||
5479 Mnemonic == "umaal" || Mnemonic == "umlal" || Mnemonic == "vabal" ||
Jim Grosbache16acac2011-12-19 19:43:50 +00005480 Mnemonic == "vmlal" || Mnemonic == "vpadal" || Mnemonic == "vqdmlal" ||
Joey Gouly2efaa732013-07-06 20:50:18 +00005481 Mnemonic == "fmuls" || Mnemonic == "vmaxnm" || Mnemonic == "vminnm" ||
Joey Gouly0f12aa22013-07-09 11:26:18 +00005482 Mnemonic == "vcvta" || Mnemonic == "vcvtn" || Mnemonic == "vcvtp" ||
5483 Mnemonic == "vcvtm" || Mnemonic == "vrinta" || Mnemonic == "vrintn" ||
Charlie Turner4d88ae22014-12-01 08:33:28 +00005484 Mnemonic == "vrintp" || Mnemonic == "vrintm" || Mnemonic == "hvc" ||
Bradley Smithfed3e4a2016-01-25 11:24:47 +00005485 Mnemonic.startswith("vsel") || Mnemonic == "vins" || Mnemonic == "vmovx" ||
Sjoerd Meijer7426c972017-08-11 09:52:30 +00005486 Mnemonic == "bxns" || Mnemonic == "blxns" ||
Sam Parker963da5b2017-09-29 13:11:33 +00005487 Mnemonic == "vudot" || Mnemonic == "vsdot" ||
5488 Mnemonic == "vcmla" || Mnemonic == "vcadd")
Daniel Dunbar9d944b32011-01-11 15:59:50 +00005489 return Mnemonic;
Daniel Dunbar75d26be2010-08-11 06:37:16 +00005490
Jim Grosbacha9a3f0a2011-07-11 17:09:57 +00005491 // First, split out any predication code. Ignore mnemonics we know aren't
5492 // predicated but do have a carry-set and so weren't caught above.
Jim Grosbach8d114902011-07-20 18:20:31 +00005493 if (Mnemonic != "adcs" && Mnemonic != "bics" && Mnemonic != "movs" &&
Jim Grosbach0c398b92011-07-27 21:58:11 +00005494 Mnemonic != "muls" && Mnemonic != "smlals" && Mnemonic != "smulls" &&
Jim Grosbach3636be32011-08-22 23:55:58 +00005495 Mnemonic != "umlals" && Mnemonic != "umulls" && Mnemonic != "lsls" &&
Jim Grosbachf6d5d602011-09-01 18:22:13 +00005496 Mnemonic != "sbcs" && Mnemonic != "rscs") {
Javed Absarb81fa992017-08-27 20:38:28 +00005497 unsigned CC = ARMCondCodeFromString(Mnemonic.substr(Mnemonic.size()-2));
Jim Grosbacha9a3f0a2011-07-11 17:09:57 +00005498 if (CC != ~0U) {
5499 Mnemonic = Mnemonic.slice(0, Mnemonic.size() - 2);
5500 PredicationCode = CC;
5501 }
Bill Wendling193961b2010-10-29 23:50:21 +00005502 }
Daniel Dunbar188b47b2010-08-11 06:37:20 +00005503
Daniel Dunbar9d944b32011-01-11 15:59:50 +00005504 // Next, determine if we have a carry setting bit. We explicitly ignore all
5505 // the instructions we know end in 's'.
5506 if (Mnemonic.endswith("s") &&
Jim Grosbachd3e8e292011-08-17 22:49:09 +00005507 !(Mnemonic == "cps" || Mnemonic == "mls" ||
Jim Grosbach5cc3b4c2011-07-19 20:10:31 +00005508 Mnemonic == "mrs" || Mnemonic == "smmls" || Mnemonic == "vabs" ||
5509 Mnemonic == "vcls" || Mnemonic == "vmls" || Mnemonic == "vmrs" ||
5510 Mnemonic == "vnmls" || Mnemonic == "vqabs" || Mnemonic == "vrecps" ||
Jim Grosbach086d0132011-12-08 00:49:29 +00005511 Mnemonic == "vrsqrts" || Mnemonic == "srs" || Mnemonic == "flds" ||
Jim Grosbach54337b82011-12-10 00:01:02 +00005512 Mnemonic == "fmrs" || Mnemonic == "fsqrts" || Mnemonic == "fsubs" ||
Jim Grosbach92a939a2011-12-19 19:02:41 +00005513 Mnemonic == "fsts" || Mnemonic == "fcpys" || Mnemonic == "fdivs" ||
Jim Grosbachd74560b2012-03-15 20:48:18 +00005514 Mnemonic == "fmuls" || Mnemonic == "fcmps" || Mnemonic == "fcmpzs" ||
David Peixottoa872e0e2014-01-07 18:19:23 +00005515 Mnemonic == "vfms" || Mnemonic == "vfnms" || Mnemonic == "fconsts" ||
Oliver Stannard8de5f242016-06-07 14:58:48 +00005516 Mnemonic == "bxns" || Mnemonic == "blxns" ||
Jim Grosbach51726e22011-07-29 20:26:09 +00005517 (Mnemonic == "movs" && isThumb()))) {
Daniel Dunbar9d944b32011-01-11 15:59:50 +00005518 Mnemonic = Mnemonic.slice(0, Mnemonic.size() - 1);
5519 CarrySetting = true;
5520 }
5521
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00005522 // The "cps" instruction can have a interrupt mode operand which is glued into
5523 // the mnemonic. Check if this is the case, split it and parse the imod op
5524 if (Mnemonic.startswith("cps")) {
5525 // Split out any imod code.
5526 unsigned IMod =
5527 StringSwitch<unsigned>(Mnemonic.substr(Mnemonic.size()-2, 2))
5528 .Case("ie", ARM_PROC::IE)
5529 .Case("id", ARM_PROC::ID)
5530 .Default(~0U);
5531 if (IMod != ~0U) {
5532 Mnemonic = Mnemonic.slice(0, Mnemonic.size()-2);
5533 ProcessorIMod = IMod;
5534 }
5535 }
5536
Jim Grosbach3d1eac82011-08-26 21:43:41 +00005537 // The "it" instruction has the condition mask on the end of the mnemonic.
5538 if (Mnemonic.startswith("it")) {
5539 ITMask = Mnemonic.slice(2, Mnemonic.size());
5540 Mnemonic = Mnemonic.slice(0, 2);
5541 }
5542
Daniel Dunbar9d944b32011-01-11 15:59:50 +00005543 return Mnemonic;
5544}
Daniel Dunbar5a384c82011-01-11 15:59:53 +00005545
5546/// \brief Given a canonical mnemonic, determine if the instruction ever allows
5547/// inclusion of carry set or predication code operands.
5548//
5549// FIXME: It would be nice to autogen this.
Alexander Kornienkofb37cfa2015-04-14 15:32:58 +00005550void ARMAsmParser::getMnemonicAcceptInfo(StringRef Mnemonic, StringRef FullInst,
5551 bool &CanAcceptCarrySet,
5552 bool &CanAcceptPredicationCode) {
5553 CanAcceptCarrySet =
5554 Mnemonic == "and" || Mnemonic == "lsl" || Mnemonic == "lsr" ||
Daniel Dunbar09264122011-01-11 19:06:29 +00005555 Mnemonic == "rrx" || Mnemonic == "ror" || Mnemonic == "sub" ||
Alexander Kornienkofb37cfa2015-04-14 15:32:58 +00005556 Mnemonic == "add" || Mnemonic == "adc" || Mnemonic == "mul" ||
5557 Mnemonic == "bic" || Mnemonic == "asr" || Mnemonic == "orr" ||
5558 Mnemonic == "mvn" || Mnemonic == "rsb" || Mnemonic == "rsc" ||
5559 Mnemonic == "orn" || Mnemonic == "sbc" || Mnemonic == "eor" ||
5560 Mnemonic == "neg" || Mnemonic == "vfm" || Mnemonic == "vfnm" ||
5561 (!isThumb() &&
5562 (Mnemonic == "smull" || Mnemonic == "mov" || Mnemonic == "mla" ||
5563 Mnemonic == "smlal" || Mnemonic == "umlal" || Mnemonic == "umull"));
Daniel Dunbar5a384c82011-01-11 15:59:53 +00005564
Tim Northover2c45a382013-06-26 16:52:40 +00005565 if (Mnemonic == "bkpt" || Mnemonic == "cbnz" || Mnemonic == "setend" ||
Alexander Kornienkofb37cfa2015-04-14 15:32:58 +00005566 Mnemonic == "cps" || Mnemonic == "it" || Mnemonic == "cbz" ||
Saleem Abdulrasool27351f22014-05-14 03:47:39 +00005567 Mnemonic == "trap" || Mnemonic == "hlt" || Mnemonic == "udf" ||
5568 Mnemonic.startswith("crc32") || Mnemonic.startswith("cps") ||
Alexander Kornienkofb37cfa2015-04-14 15:32:58 +00005569 Mnemonic.startswith("vsel") || Mnemonic == "vmaxnm" ||
5570 Mnemonic == "vminnm" || Mnemonic == "vcvta" || Mnemonic == "vcvtn" ||
5571 Mnemonic == "vcvtp" || Mnemonic == "vcvtm" || Mnemonic == "vrinta" ||
5572 Mnemonic == "vrintn" || Mnemonic == "vrintp" || Mnemonic == "vrintm" ||
Vladimir Sukharev0e0f8d22015-04-16 11:34:25 +00005573 Mnemonic.startswith("aes") || Mnemonic == "hvc" || Mnemonic == "setpan" ||
Amara Emerson33089092013-09-19 11:59:01 +00005574 Mnemonic.startswith("sha1") || Mnemonic.startswith("sha256") ||
Oliver Stannard65b85382016-01-25 10:26:26 +00005575 (FullInst.startswith("vmull") && FullInst.endswith(".p64")) ||
Sjoerd Meijer7426c972017-08-11 09:52:30 +00005576 Mnemonic == "vmovx" || Mnemonic == "vins" ||
Sam Parker963da5b2017-09-29 13:11:33 +00005577 Mnemonic == "vudot" || Mnemonic == "vsdot" ||
5578 Mnemonic == "vcmla" || Mnemonic == "vcadd") {
Tim Northover2c45a382013-06-26 16:52:40 +00005579 // These mnemonics are never predicable
Daniel Dunbar5a384c82011-01-11 15:59:53 +00005580 CanAcceptPredicationCode = false;
Tim Northover2c45a382013-06-26 16:52:40 +00005581 } else if (!isThumb()) {
5582 // Some instructions are only predicable in Thumb mode
Alexander Kornienkofb37cfa2015-04-14 15:32:58 +00005583 CanAcceptPredicationCode =
5584 Mnemonic != "cdp2" && Mnemonic != "clrex" && Mnemonic != "mcr2" &&
Tim Northover2c45a382013-06-26 16:52:40 +00005585 Mnemonic != "mcrr2" && Mnemonic != "mrc2" && Mnemonic != "mrrc2" &&
5586 Mnemonic != "dmb" && Mnemonic != "dsb" && Mnemonic != "isb" &&
5587 Mnemonic != "pld" && Mnemonic != "pli" && Mnemonic != "pldw" &&
Alexander Kornienkofb37cfa2015-04-14 15:32:58 +00005588 Mnemonic != "ldc2" && Mnemonic != "ldc2l" && Mnemonic != "stc2" &&
5589 Mnemonic != "stc2l" && !Mnemonic.startswith("rfe") &&
5590 !Mnemonic.startswith("srs");
Tim Northover2c45a382013-06-26 16:52:40 +00005591 } else if (isThumbOne()) {
Tim Northoverf86d1f02013-10-07 11:10:47 +00005592 if (hasV6MOps())
5593 CanAcceptPredicationCode = Mnemonic != "movs";
5594 else
5595 CanAcceptPredicationCode = Mnemonic != "nop" && Mnemonic != "movs";
Jim Grosbach6c45b752011-09-16 16:39:25 +00005596 } else
Daniel Dunbar5a384c82011-01-11 15:59:53 +00005597 CanAcceptPredicationCode = true;
Daniel Dunbar876bb0182011-01-10 12:24:52 +00005598}
5599
Scott Douglass47a3fce2015-07-09 14:13:41 +00005600// \brief Some Thumb instructions have two operand forms that are not
Scott Douglass8c7803f2015-07-09 14:13:34 +00005601// available as three operand, convert to two operand form if possible.
5602//
5603// FIXME: We would really like to be able to tablegen'erate this.
5604void ARMAsmParser::tryConvertingToTwoOperandForm(StringRef Mnemonic,
5605 bool CarrySetting,
5606 OperandVector &Operands) {
Scott Douglass47a3fce2015-07-09 14:13:41 +00005607 if (Operands.size() != 6)
Scott Douglass8c7803f2015-07-09 14:13:34 +00005608 return;
5609
Scott Douglass039f7682015-07-13 15:31:33 +00005610 const auto &Op3 = static_cast<ARMOperand &>(*Operands[3]);
5611 auto &Op4 = static_cast<ARMOperand &>(*Operands[4]);
Scott Douglass8c7803f2015-07-09 14:13:34 +00005612 if (!Op3.isReg() || !Op4.isReg())
5613 return;
5614
Scott Douglass039f7682015-07-13 15:31:33 +00005615 auto Op3Reg = Op3.getReg();
5616 auto Op4Reg = Op4.getReg();
5617
Scott Douglass47a3fce2015-07-09 14:13:41 +00005618 // For most Thumb2 cases we just generate the 3 operand form and reduce
Scott Douglassd9d8d262015-07-13 15:31:40 +00005619 // it in processInstruction(), but the 3 operand form of ADD (t2ADDrr)
5620 // won't accept SP or PC so we do the transformation here taking care
5621 // with immediate range in the 'add sp, sp #imm' case.
Scott Douglass039f7682015-07-13 15:31:33 +00005622 auto &Op5 = static_cast<ARMOperand &>(*Operands[5]);
Scott Douglass47a3fce2015-07-09 14:13:41 +00005623 if (isThumbTwo()) {
Scott Douglassd9d8d262015-07-13 15:31:40 +00005624 if (Mnemonic != "add")
5625 return;
5626 bool TryTransform = Op3Reg == ARM::PC || Op4Reg == ARM::PC ||
5627 (Op5.isReg() && Op5.getReg() == ARM::PC);
5628 if (!TryTransform) {
5629 TryTransform = (Op3Reg == ARM::SP || Op4Reg == ARM::SP ||
5630 (Op5.isReg() && Op5.getReg() == ARM::SP)) &&
5631 !(Op3Reg == ARM::SP && Op4Reg == ARM::SP &&
5632 Op5.isImm() && !Op5.isImm0_508s4());
5633 }
5634 if (!TryTransform)
Scott Douglass47a3fce2015-07-09 14:13:41 +00005635 return;
5636 } else if (!isThumbOne())
5637 return;
Scott Douglass8c7803f2015-07-09 14:13:34 +00005638
5639 if (!(Mnemonic == "add" || Mnemonic == "sub" || Mnemonic == "and" ||
5640 Mnemonic == "eor" || Mnemonic == "lsl" || Mnemonic == "lsr" ||
5641 Mnemonic == "asr" || Mnemonic == "adc" || Mnemonic == "sbc" ||
5642 Mnemonic == "ror" || Mnemonic == "orr" || Mnemonic == "bic"))
5643 return;
5644
5645 // If first 2 operands of a 3 operand instruction are the same
5646 // then transform to 2 operand version of the same instruction
5647 // e.g. 'adds r0, r0, #1' transforms to 'adds r0, #1'
Scott Douglass039f7682015-07-13 15:31:33 +00005648 bool Transform = Op3Reg == Op4Reg;
Scott Douglass8143bc22015-07-09 14:13:55 +00005649
5650 // For communtative operations, we might be able to transform if we swap
5651 // Op4 and Op5. The 'ADD Rdm, SP, Rdm' form is already handled specially
5652 // as tADDrsp.
5653 const ARMOperand *LastOp = &Op5;
5654 bool Swap = false;
Scott Douglass039f7682015-07-13 15:31:33 +00005655 if (!Transform && Op5.isReg() && Op3Reg == Op5.getReg() &&
5656 ((Mnemonic == "add" && Op4Reg != ARM::SP) ||
Scott Douglass8143bc22015-07-09 14:13:55 +00005657 Mnemonic == "and" || Mnemonic == "eor" ||
5658 Mnemonic == "adc" || Mnemonic == "orr")) {
5659 Swap = true;
5660 LastOp = &Op4;
5661 Transform = true;
5662 }
5663
Scott Douglass8c7803f2015-07-09 14:13:34 +00005664 // If both registers are the same then remove one of them from
5665 // the operand list, with certain exceptions.
5666 if (Transform) {
5667 // Don't transform 'adds Rd, Rd, Rm' or 'sub{s} Rd, Rd, Rm' because the
5668 // 2 operand forms don't exist.
5669 if (((Mnemonic == "add" && CarrySetting) || Mnemonic == "sub") &&
Scott Douglass8143bc22015-07-09 14:13:55 +00005670 LastOp->isReg())
Scott Douglass8c7803f2015-07-09 14:13:34 +00005671 Transform = false;
Scott Douglass2740a632015-07-09 14:13:48 +00005672
5673 // Don't transform 'add/sub{s} Rd, Rd, #imm' if the immediate fits into
5674 // 3-bits because the ARMARM says not to.
Scott Douglass8143bc22015-07-09 14:13:55 +00005675 if ((Mnemonic == "add" || Mnemonic == "sub") && LastOp->isImm0_7())
Scott Douglass2740a632015-07-09 14:13:48 +00005676 Transform = false;
Scott Douglass8c7803f2015-07-09 14:13:34 +00005677 }
5678
Scott Douglass8143bc22015-07-09 14:13:55 +00005679 if (Transform) {
5680 if (Swap)
5681 std::swap(Op4, Op5);
Scott Douglass8c7803f2015-07-09 14:13:34 +00005682 Operands.erase(Operands.begin() + 3);
Scott Douglass8143bc22015-07-09 14:13:55 +00005683 }
Scott Douglass8c7803f2015-07-09 14:13:34 +00005684}
5685
Jim Grosbach7283da92011-08-16 21:12:37 +00005686bool ARMAsmParser::shouldOmitCCOutOperand(StringRef Mnemonic,
David Blaikie960ea3f2014-06-08 16:18:35 +00005687 OperandVector &Operands) {
Jim Grosbach1d3c1372011-09-01 00:28:52 +00005688 // FIXME: This is all horribly hacky. We really need a better way to deal
5689 // with optional operands like this in the matcher table.
Jim Grosbach7283da92011-08-16 21:12:37 +00005690
5691 // The 'mov' mnemonic is special. One variant has a cc_out operand, while
5692 // another does not. Specifically, the MOVW instruction does not. So we
5693 // special case it here and remove the defaulted (non-setting) cc_out
5694 // operand if that's the instruction we're trying to match.
5695 //
5696 // We do this as post-processing of the explicit operands rather than just
5697 // conditionally adding the cc_out in the first place because we need
5698 // to check the type of the parsed immediate operand.
Owen Andersond7791b92011-09-14 22:46:14 +00005699 if (Mnemonic == "mov" && Operands.size() > 4 && !isThumb() &&
Asiri Rathnayake52376ac2015-01-06 15:55:09 +00005700 !static_cast<ARMOperand &>(*Operands[4]).isModImm() &&
David Blaikie960ea3f2014-06-08 16:18:35 +00005701 static_cast<ARMOperand &>(*Operands[4]).isImm0_65535Expr() &&
5702 static_cast<ARMOperand &>(*Operands[1]).getReg() == 0)
Jim Grosbach7283da92011-08-16 21:12:37 +00005703 return true;
Jim Grosbach58ffdcc2011-08-16 21:34:08 +00005704
5705 // Register-register 'add' for thumb does not have a cc_out operand
5706 // when there are only two register operands.
5707 if (isThumb() && Mnemonic == "add" && Operands.size() == 5 &&
David Blaikie960ea3f2014-06-08 16:18:35 +00005708 static_cast<ARMOperand &>(*Operands[3]).isReg() &&
5709 static_cast<ARMOperand &>(*Operands[4]).isReg() &&
5710 static_cast<ARMOperand &>(*Operands[1]).getReg() == 0)
Jim Grosbach58ffdcc2011-08-16 21:34:08 +00005711 return true;
Jim Grosbach0a0b3072011-08-24 21:22:15 +00005712 // Register-register 'add' for thumb does not have a cc_out operand
Jim Grosbach1d3c1372011-09-01 00:28:52 +00005713 // when it's an ADD Rdm, SP, {Rdm|#imm0_255} instruction. We do
5714 // have to check the immediate range here since Thumb2 has a variant
5715 // that can handle a different range and has a cc_out operand.
Jim Grosbachd0c435c2011-09-16 22:58:42 +00005716 if (((isThumb() && Mnemonic == "add") ||
5717 (isThumbTwo() && Mnemonic == "sub")) &&
David Blaikie960ea3f2014-06-08 16:18:35 +00005718 Operands.size() == 6 && static_cast<ARMOperand &>(*Operands[3]).isReg() &&
5719 static_cast<ARMOperand &>(*Operands[4]).isReg() &&
5720 static_cast<ARMOperand &>(*Operands[4]).getReg() == ARM::SP &&
5721 static_cast<ARMOperand &>(*Operands[1]).getReg() == 0 &&
5722 ((Mnemonic == "add" && static_cast<ARMOperand &>(*Operands[5]).isReg()) ||
5723 static_cast<ARMOperand &>(*Operands[5]).isImm0_1020s4()))
Jim Grosbach0a0b3072011-08-24 21:22:15 +00005724 return true;
Jim Grosbachd0c435c2011-09-16 22:58:42 +00005725 // For Thumb2, add/sub immediate does not have a cc_out operand for the
5726 // imm0_4095 variant. That's the least-preferred variant when
Jim Grosbach1d3c1372011-09-01 00:28:52 +00005727 // selecting via the generic "add" mnemonic, so to know that we
5728 // should remove the cc_out operand, we have to explicitly check that
5729 // it's not one of the other variants. Ugh.
Jim Grosbachd0c435c2011-09-16 22:58:42 +00005730 if (isThumbTwo() && (Mnemonic == "add" || Mnemonic == "sub") &&
David Blaikie960ea3f2014-06-08 16:18:35 +00005731 Operands.size() == 6 && static_cast<ARMOperand &>(*Operands[3]).isReg() &&
5732 static_cast<ARMOperand &>(*Operands[4]).isReg() &&
5733 static_cast<ARMOperand &>(*Operands[5]).isImm()) {
Jim Grosbach1d3c1372011-09-01 00:28:52 +00005734 // Nest conditions rather than one big 'if' statement for readability.
5735 //
Jim Grosbach1d3c1372011-09-01 00:28:52 +00005736 // If both registers are low, we're in an IT block, and the immediate is
5737 // in range, we should use encoding T1 instead, which has a cc_out.
5738 if (inITBlock() &&
David Blaikie960ea3f2014-06-08 16:18:35 +00005739 isARMLowRegister(static_cast<ARMOperand &>(*Operands[3]).getReg()) &&
5740 isARMLowRegister(static_cast<ARMOperand &>(*Operands[4]).getReg()) &&
5741 static_cast<ARMOperand &>(*Operands[5]).isImm0_7())
Jim Grosbach1d3c1372011-09-01 00:28:52 +00005742 return false;
Tilmann Schelleref5666f2013-07-03 20:38:01 +00005743 // Check against T3. If the second register is the PC, this is an
5744 // alternate form of ADR, which uses encoding T4, so check for that too.
David Blaikie960ea3f2014-06-08 16:18:35 +00005745 if (static_cast<ARMOperand &>(*Operands[4]).getReg() != ARM::PC &&
5746 static_cast<ARMOperand &>(*Operands[5]).isT2SOImm())
Tilmann Schelleref5666f2013-07-03 20:38:01 +00005747 return false;
Jim Grosbach1d3c1372011-09-01 00:28:52 +00005748
5749 // Otherwise, we use encoding T4, which does not have a cc_out
5750 // operand.
5751 return true;
5752 }
5753
Jim Grosbach9c8b9932011-09-14 21:00:40 +00005754 // The thumb2 multiply instruction doesn't have a CCOut register, so
5755 // if we have a "mul" mnemonic in Thumb mode, check if we'll be able to
5756 // use the 16-bit encoding or not.
5757 if (isThumbTwo() && Mnemonic == "mul" && Operands.size() == 6 &&
David Blaikie960ea3f2014-06-08 16:18:35 +00005758 static_cast<ARMOperand &>(*Operands[1]).getReg() == 0 &&
5759 static_cast<ARMOperand &>(*Operands[3]).isReg() &&
5760 static_cast<ARMOperand &>(*Operands[4]).isReg() &&
5761 static_cast<ARMOperand &>(*Operands[5]).isReg() &&
Jim Grosbach9c8b9932011-09-14 21:00:40 +00005762 // If the registers aren't low regs, the destination reg isn't the
5763 // same as one of the source regs, or the cc_out operand is zero
5764 // outside of an IT block, we have to use the 32-bit encoding, so
5765 // remove the cc_out operand.
David Blaikie960ea3f2014-06-08 16:18:35 +00005766 (!isARMLowRegister(static_cast<ARMOperand &>(*Operands[3]).getReg()) ||
5767 !isARMLowRegister(static_cast<ARMOperand &>(*Operands[4]).getReg()) ||
5768 !isARMLowRegister(static_cast<ARMOperand &>(*Operands[5]).getReg()) ||
5769 !inITBlock() || (static_cast<ARMOperand &>(*Operands[3]).getReg() !=
5770 static_cast<ARMOperand &>(*Operands[5]).getReg() &&
5771 static_cast<ARMOperand &>(*Operands[3]).getReg() !=
5772 static_cast<ARMOperand &>(*Operands[4]).getReg())))
Jim Grosbach9c8b9932011-09-14 21:00:40 +00005773 return true;
5774
Jim Grosbachefa7e952011-11-15 19:55:16 +00005775 // Also check the 'mul' syntax variant that doesn't specify an explicit
5776 // destination register.
5777 if (isThumbTwo() && Mnemonic == "mul" && Operands.size() == 5 &&
David Blaikie960ea3f2014-06-08 16:18:35 +00005778 static_cast<ARMOperand &>(*Operands[1]).getReg() == 0 &&
5779 static_cast<ARMOperand &>(*Operands[3]).isReg() &&
5780 static_cast<ARMOperand &>(*Operands[4]).isReg() &&
Jim Grosbachefa7e952011-11-15 19:55:16 +00005781 // If the registers aren't low regs or the cc_out operand is zero
5782 // outside of an IT block, we have to use the 32-bit encoding, so
5783 // remove the cc_out operand.
David Blaikie960ea3f2014-06-08 16:18:35 +00005784 (!isARMLowRegister(static_cast<ARMOperand &>(*Operands[3]).getReg()) ||
5785 !isARMLowRegister(static_cast<ARMOperand &>(*Operands[4]).getReg()) ||
Jim Grosbachefa7e952011-11-15 19:55:16 +00005786 !inITBlock()))
5787 return true;
5788
Jim Grosbach4b701af2011-08-24 21:42:27 +00005789 // Register-register 'add/sub' for thumb does not have a cc_out operand
5790 // when it's an ADD/SUB SP, #imm. Be lenient on count since there's also
5791 // the "add/sub SP, SP, #imm" version. If the follow-up operands aren't
5792 // right, this will result in better diagnostics (which operand is off)
5793 // anyway.
5794 if (isThumb() && (Mnemonic == "add" || Mnemonic == "sub") &&
5795 (Operands.size() == 5 || Operands.size() == 6) &&
David Blaikie960ea3f2014-06-08 16:18:35 +00005796 static_cast<ARMOperand &>(*Operands[3]).isReg() &&
5797 static_cast<ARMOperand &>(*Operands[3]).getReg() == ARM::SP &&
5798 static_cast<ARMOperand &>(*Operands[1]).getReg() == 0 &&
5799 (static_cast<ARMOperand &>(*Operands[4]).isImm() ||
Jim Grosbachdf5a2442012-04-10 17:31:55 +00005800 (Operands.size() == 6 &&
David Blaikie960ea3f2014-06-08 16:18:35 +00005801 static_cast<ARMOperand &>(*Operands[5]).isImm())))
Jim Grosbach0a0b3072011-08-24 21:22:15 +00005802 return true;
Jim Grosbach58ffdcc2011-08-16 21:34:08 +00005803
Jim Grosbach7283da92011-08-16 21:12:37 +00005804 return false;
5805}
5806
David Blaikie960ea3f2014-06-08 16:18:35 +00005807bool ARMAsmParser::shouldOmitPredicateOperand(StringRef Mnemonic,
5808 OperandVector &Operands) {
Joey Goulye8602552013-07-19 16:34:16 +00005809 // VRINT{Z, R, X} have a predicate operand in VFP, but not in NEON
5810 unsigned RegIdx = 3;
5811 if ((Mnemonic == "vrintz" || Mnemonic == "vrintx" || Mnemonic == "vrintr") &&
Oliver Stannard2de8c162015-12-16 12:37:39 +00005812 (static_cast<ARMOperand &>(*Operands[2]).getToken() == ".f32" ||
5813 static_cast<ARMOperand &>(*Operands[2]).getToken() == ".f16")) {
David Blaikie960ea3f2014-06-08 16:18:35 +00005814 if (static_cast<ARMOperand &>(*Operands[3]).isToken() &&
Oliver Stannard2de8c162015-12-16 12:37:39 +00005815 (static_cast<ARMOperand &>(*Operands[3]).getToken() == ".f32" ||
5816 static_cast<ARMOperand &>(*Operands[3]).getToken() == ".f16"))
Joey Goulye8602552013-07-19 16:34:16 +00005817 RegIdx = 4;
5818
David Blaikie960ea3f2014-06-08 16:18:35 +00005819 if (static_cast<ARMOperand &>(*Operands[RegIdx]).isReg() &&
5820 (ARMMCRegisterClasses[ARM::DPRRegClassID].contains(
5821 static_cast<ARMOperand &>(*Operands[RegIdx]).getReg()) ||
5822 ARMMCRegisterClasses[ARM::QPRRegClassID].contains(
5823 static_cast<ARMOperand &>(*Operands[RegIdx]).getReg())))
Joey Goulye8602552013-07-19 16:34:16 +00005824 return true;
5825 }
Joey Goulyf520d5e2013-07-19 16:45:16 +00005826 return false;
Joey Goulye8602552013-07-19 16:34:16 +00005827}
5828
Jim Grosbach12952fe2011-11-11 23:08:10 +00005829static bool isDataTypeToken(StringRef Tok) {
5830 return Tok == ".8" || Tok == ".16" || Tok == ".32" || Tok == ".64" ||
5831 Tok == ".i8" || Tok == ".i16" || Tok == ".i32" || Tok == ".i64" ||
5832 Tok == ".u8" || Tok == ".u16" || Tok == ".u32" || Tok == ".u64" ||
5833 Tok == ".s8" || Tok == ".s16" || Tok == ".s32" || Tok == ".s64" ||
5834 Tok == ".p8" || Tok == ".p16" || Tok == ".f32" || Tok == ".f64" ||
5835 Tok == ".f" || Tok == ".d";
5836}
5837
5838// FIXME: This bit should probably be handled via an explicit match class
5839// in the .td files that matches the suffix instead of having it be
5840// a literal string token the way it is now.
5841static bool doesIgnoreDataTypeSuffix(StringRef Mnemonic, StringRef DT) {
5842 return Mnemonic.startswith("vldm") || Mnemonic.startswith("vstm");
5843}
Eugene Zelenko076468c2017-09-20 21:35:51 +00005844
Ranjeet Singh86ecbb72015-06-30 12:32:53 +00005845static void applyMnemonicAliases(StringRef &Mnemonic, uint64_t Features,
Chad Rosier9f7a2212013-04-18 22:35:36 +00005846 unsigned VariantID);
Saleem Abdulrasoole3a9dc12013-12-30 18:38:01 +00005847
5848static bool RequiresVFPRegListValidation(StringRef Inst,
5849 bool &AcceptSinglePrecisionOnly,
5850 bool &AcceptDoublePrecisionOnly) {
5851 if (Inst.size() < 7)
5852 return false;
5853
5854 if (Inst.startswith("fldm") || Inst.startswith("fstm")) {
5855 StringRef AddressingMode = Inst.substr(4, 2);
5856 if (AddressingMode == "ia" || AddressingMode == "db" ||
5857 AddressingMode == "ea" || AddressingMode == "fd") {
5858 AcceptSinglePrecisionOnly = Inst[6] == 's';
5859 AcceptDoublePrecisionOnly = Inst[6] == 'd' || Inst[6] == 'x';
5860 return true;
5861 }
5862 }
5863
5864 return false;
5865}
5866
Daniel Dunbar876bb0182011-01-10 12:24:52 +00005867/// Parse an arm instruction mnemonic followed by its operands.
Chad Rosierf0e87202012-10-25 20:41:34 +00005868bool ARMAsmParser::ParseInstruction(ParseInstructionInfo &Info, StringRef Name,
David Blaikie960ea3f2014-06-08 16:18:35 +00005869 SMLoc NameLoc, OperandVector &Operands) {
Rafael Espindola961d4692014-11-11 05:18:41 +00005870 MCAsmParser &Parser = getParser();
Saleem Abdulrasool4da9c6e2013-12-29 17:58:35 +00005871 // FIXME: Can this be done via tablegen in some fashion?
Saleem Abdulrasoole3a9dc12013-12-30 18:38:01 +00005872 bool RequireVFPRegisterListCheck;
Saleem Abdulrasool4da9c6e2013-12-29 17:58:35 +00005873 bool AcceptSinglePrecisionOnly;
Saleem Abdulrasoole3a9dc12013-12-30 18:38:01 +00005874 bool AcceptDoublePrecisionOnly;
5875 RequireVFPRegisterListCheck =
5876 RequiresVFPRegListValidation(Name, AcceptSinglePrecisionOnly,
5877 AcceptDoublePrecisionOnly);
Saleem Abdulrasool4da9c6e2013-12-29 17:58:35 +00005878
Jim Grosbach8be2f652011-12-09 23:34:09 +00005879 // Apply mnemonic aliases before doing anything else, as the destination
Saleem Abdulrasoola1937cb2013-12-29 17:58:31 +00005880 // mnemonic may include suffices and we want to handle them normally.
Jim Grosbach8be2f652011-12-09 23:34:09 +00005881 // The generic tblgen'erated code does this later, at the start of
5882 // MatchInstructionImpl(), but that's too late for aliases that include
5883 // any sort of suffix.
Ranjeet Singh86ecbb72015-06-30 12:32:53 +00005884 uint64_t AvailableFeatures = getAvailableFeatures();
Chad Rosier9f7a2212013-04-18 22:35:36 +00005885 unsigned AssemblerDialect = getParser().getAssemblerDialect();
5886 applyMnemonicAliases(Name, AvailableFeatures, AssemblerDialect);
Jim Grosbach8be2f652011-12-09 23:34:09 +00005887
Jim Grosbachab5830e2011-12-14 02:16:11 +00005888 // First check for the ARM-specific .req directive.
5889 if (Parser.getTok().is(AsmToken::Identifier) &&
5890 Parser.getTok().getIdentifier() == ".req") {
5891 parseDirectiveReq(Name, NameLoc);
5892 // We always return 'error' for this, as we're done with this
5893 // statement and don't need to match the 'instruction."
5894 return true;
5895 }
5896
Daniel Dunbar876bb0182011-01-10 12:24:52 +00005897 // Create the leading tokens for the mnemonic, split by '.' characters.
5898 size_t Start = 0, Next = Name.find('.');
Jim Grosbach7c09e3c2011-07-19 19:13:28 +00005899 StringRef Mnemonic = Name.slice(Start, Next);
Daniel Dunbar876bb0182011-01-10 12:24:52 +00005900
Daniel Dunbar9d944b32011-01-11 15:59:50 +00005901 // Split out the predication code and carry setting flag from the mnemonic.
5902 unsigned PredicationCode;
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00005903 unsigned ProcessorIMod;
Daniel Dunbar9d944b32011-01-11 15:59:50 +00005904 bool CarrySetting;
Jim Grosbach3d1eac82011-08-26 21:43:41 +00005905 StringRef ITMask;
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00005906 Mnemonic = splitMnemonic(Mnemonic, PredicationCode, CarrySetting,
Jim Grosbach3d1eac82011-08-26 21:43:41 +00005907 ProcessorIMod, ITMask);
Daniel Dunbar876bb0182011-01-10 12:24:52 +00005908
Jim Grosbach1c171b12011-08-25 17:23:55 +00005909 // In Thumb1, only the branch (B) instruction can be predicated.
5910 if (isThumbOne() && PredicationCode != ARMCC::AL && Mnemonic != "b") {
Jim Grosbach1c171b12011-08-25 17:23:55 +00005911 return Error(NameLoc, "conditional execution not supported in Thumb1");
5912 }
5913
Jim Grosbach7c09e3c2011-07-19 19:13:28 +00005914 Operands.push_back(ARMOperand::CreateToken(Mnemonic, NameLoc));
5915
Jim Grosbach3d1eac82011-08-26 21:43:41 +00005916 // Handle the IT instruction ITMask. Convert it to a bitmask. This
5917 // is the mask as it will be for the IT encoding if the conditional
5918 // encoding has a '1' as it's bit0 (i.e. 't' ==> '1'). In the case
5919 // where the conditional bit0 is zero, the instruction post-processing
5920 // will adjust the mask accordingly.
5921 if (Mnemonic == "it") {
Jim Grosbached16ec42011-08-29 22:24:09 +00005922 SMLoc Loc = SMLoc::getFromPointer(NameLoc.getPointer() + 2);
5923 if (ITMask.size() > 3) {
Jim Grosbached16ec42011-08-29 22:24:09 +00005924 return Error(Loc, "too many conditions on IT instruction");
5925 }
Jim Grosbach3d1eac82011-08-26 21:43:41 +00005926 unsigned Mask = 8;
5927 for (unsigned i = ITMask.size(); i != 0; --i) {
5928 char pos = ITMask[i - 1];
5929 if (pos != 't' && pos != 'e') {
Jim Grosbached16ec42011-08-29 22:24:09 +00005930 return Error(Loc, "illegal IT block condition mask '" + ITMask + "'");
Jim Grosbach3d1eac82011-08-26 21:43:41 +00005931 }
5932 Mask >>= 1;
5933 if (ITMask[i - 1] == 't')
5934 Mask |= 8;
5935 }
Jim Grosbached16ec42011-08-29 22:24:09 +00005936 Operands.push_back(ARMOperand::CreateITMask(Mask, Loc));
Jim Grosbach3d1eac82011-08-26 21:43:41 +00005937 }
5938
Jim Grosbach7c09e3c2011-07-19 19:13:28 +00005939 // FIXME: This is all a pretty gross hack. We should automatically handle
5940 // optional operands like this via tblgen.
Bill Wendling219dabd2010-11-21 10:56:05 +00005941
Daniel Dunbar5a384c82011-01-11 15:59:53 +00005942 // Next, add the CCOut and ConditionCode operands, if needed.
5943 //
5944 // For mnemonics which can ever incorporate a carry setting bit or predication
5945 // code, our matching model involves us always generating CCOut and
5946 // ConditionCode operands to match the mnemonic "as written" and then we let
5947 // the matcher deal with finding the right instruction or generating an
5948 // appropriate error.
5949 bool CanAcceptCarrySet, CanAcceptPredicationCode;
Amara Emerson33089092013-09-19 11:59:01 +00005950 getMnemonicAcceptInfo(Mnemonic, Name, CanAcceptCarrySet, CanAcceptPredicationCode);
Daniel Dunbar5a384c82011-01-11 15:59:53 +00005951
Jim Grosbach03a8a162011-07-14 22:04:21 +00005952 // If we had a carry-set on an instruction that can't do that, issue an
5953 // error.
5954 if (!CanAcceptCarrySet && CarrySetting) {
Jim Grosbach7c09e3c2011-07-19 19:13:28 +00005955 return Error(NameLoc, "instruction '" + Mnemonic +
Jim Grosbach03a8a162011-07-14 22:04:21 +00005956 "' can not set flags, but 's' suffix specified");
5957 }
Jim Grosbach0a547702011-07-22 17:44:50 +00005958 // If we had a predication code on an instruction that can't do that, issue an
5959 // error.
5960 if (!CanAcceptPredicationCode && PredicationCode != ARMCC::AL) {
Jim Grosbach0a547702011-07-22 17:44:50 +00005961 return Error(NameLoc, "instruction '" + Mnemonic +
5962 "' is not predicable, but condition code specified");
5963 }
Jim Grosbach03a8a162011-07-14 22:04:21 +00005964
Daniel Dunbar5a384c82011-01-11 15:59:53 +00005965 // Add the carry setting operand, if necessary.
Jim Grosbached16ec42011-08-29 22:24:09 +00005966 if (CanAcceptCarrySet) {
5967 SMLoc Loc = SMLoc::getFromPointer(NameLoc.getPointer() + Mnemonic.size());
Daniel Dunbar5a384c82011-01-11 15:59:53 +00005968 Operands.push_back(ARMOperand::CreateCCOut(CarrySetting ? ARM::CPSR : 0,
Jim Grosbached16ec42011-08-29 22:24:09 +00005969 Loc));
5970 }
Daniel Dunbar5a384c82011-01-11 15:59:53 +00005971
5972 // Add the predication code operand, if necessary.
5973 if (CanAcceptPredicationCode) {
Jim Grosbached16ec42011-08-29 22:24:09 +00005974 SMLoc Loc = SMLoc::getFromPointer(NameLoc.getPointer() + Mnemonic.size() +
5975 CarrySetting);
Daniel Dunbar5a384c82011-01-11 15:59:53 +00005976 Operands.push_back(ARMOperand::CreateCondCode(
Jim Grosbached16ec42011-08-29 22:24:09 +00005977 ARMCC::CondCodes(PredicationCode), Loc));
Daniel Dunbar876bb0182011-01-10 12:24:52 +00005978 }
Daniel Dunbar188b47b2010-08-11 06:37:20 +00005979
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00005980 // Add the processor imod operand, if necessary.
5981 if (ProcessorIMod) {
5982 Operands.push_back(ARMOperand::CreateImm(
Jim Grosbach13760bd2015-05-30 01:25:56 +00005983 MCConstantExpr::create(ProcessorIMod, getContext()),
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00005984 NameLoc, NameLoc));
Oliver Stannard1ae8b472014-09-24 14:20:01 +00005985 } else if (Mnemonic == "cps" && isMClass()) {
5986 return Error(NameLoc, "instruction 'cps' requires effect for M-class");
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00005987 }
5988
Daniel Dunbar188b47b2010-08-11 06:37:20 +00005989 // Add the remaining tokens in the mnemonic.
Daniel Dunbar75d26be2010-08-11 06:37:16 +00005990 while (Next != StringRef::npos) {
5991 Start = Next;
5992 Next = Name.find('.', Start + 1);
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00005993 StringRef ExtraToken = Name.slice(Start, Next);
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00005994
Jim Grosbach12952fe2011-11-11 23:08:10 +00005995 // Some NEON instructions have an optional datatype suffix that is
5996 // completely ignored. Check for that.
5997 if (isDataTypeToken(ExtraToken) &&
5998 doesIgnoreDataTypeSuffix(Mnemonic, ExtraToken))
5999 continue;
6000
Kevin Enderbyc5d09352013-06-18 20:19:24 +00006001 // For for ARM mode generate an error if the .n qualifier is used.
6002 if (ExtraToken == ".n" && !isThumb()) {
6003 SMLoc Loc = SMLoc::getFromPointer(NameLoc.getPointer() + Start);
6004 return Error(Loc, "instruction with .n (narrow) qualifier not allowed in "
6005 "arm mode");
6006 }
6007
6008 // The .n qualifier is always discarded as that is what the tables
6009 // and matcher expect. In ARM mode the .w qualifier has no effect,
6010 // so discard it to avoid errors that can be caused by the matcher.
6011 if (ExtraToken != ".n" && (isThumb() || ExtraToken != ".w")) {
Jim Grosbach39c6e1d2011-09-07 16:06:04 +00006012 SMLoc Loc = SMLoc::getFromPointer(NameLoc.getPointer() + Start);
6013 Operands.push_back(ARMOperand::CreateToken(ExtraToken, Loc));
6014 }
Daniel Dunbar75d26be2010-08-11 06:37:16 +00006015 }
6016
6017 // Read the remaining operands.
6018 if (getLexer().isNot(AsmToken::EndOfStatement)) {
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00006019 // Read the first operand.
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00006020 if (parseOperand(Operands, Mnemonic)) {
Chris Lattnera2a9d162010-09-11 16:18:25 +00006021 return true;
6022 }
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00006023
Nirav Dave0a392a82016-11-02 16:22:51 +00006024 while (parseOptionalToken(AsmToken::Comma)) {
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00006025 // Parse and remember the operand.
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00006026 if (parseOperand(Operands, Mnemonic)) {
Chris Lattnera2a9d162010-09-11 16:18:25 +00006027 return true;
6028 }
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00006029 }
6030 }
Jim Grosbach624bcc72010-10-29 14:46:02 +00006031
Nirav Dave0a392a82016-11-02 16:22:51 +00006032 if (parseToken(AsmToken::EndOfStatement, "unexpected token in argument list"))
6033 return true;
Jim Grosbach7c09e3c2011-07-19 19:13:28 +00006034
Saleem Abdulrasoole3a9dc12013-12-30 18:38:01 +00006035 if (RequireVFPRegisterListCheck) {
David Blaikie960ea3f2014-06-08 16:18:35 +00006036 ARMOperand &Op = static_cast<ARMOperand &>(*Operands.back());
6037 if (AcceptSinglePrecisionOnly && !Op.isSPRRegList())
6038 return Error(Op.getStartLoc(),
Saleem Abdulrasoolaca443c2013-12-29 18:53:16 +00006039 "VFP/Neon single precision register expected");
David Blaikie960ea3f2014-06-08 16:18:35 +00006040 if (AcceptDoublePrecisionOnly && !Op.isDPRRegList())
6041 return Error(Op.getStartLoc(),
Saleem Abdulrasoolaca443c2013-12-29 18:53:16 +00006042 "VFP/Neon double precision register expected");
Saleem Abdulrasool4da9c6e2013-12-29 17:58:35 +00006043 }
6044
Scott Douglass8c7803f2015-07-09 14:13:34 +00006045 tryConvertingToTwoOperandForm(Mnemonic, CarrySetting, Operands);
6046
Jim Grosbach7283da92011-08-16 21:12:37 +00006047 // Some instructions, mostly Thumb, have forms for the same mnemonic that
6048 // do and don't have a cc_out optional-def operand. With some spot-checks
6049 // of the operand list, we can figure out which variant we're trying to
Jim Grosbach1d3c1372011-09-01 00:28:52 +00006050 // parse and adjust accordingly before actually matching. We shouldn't ever
Eric Christopher572e03a2015-06-19 01:53:21 +00006051 // try to remove a cc_out operand that was explicitly set on the
Jim Grosbach1d3c1372011-09-01 00:28:52 +00006052 // mnemonic, of course (CarrySetting == true). Reason number #317 the
6053 // table driven matcher doesn't fit well with the ARM instruction set.
David Blaikie960ea3f2014-06-08 16:18:35 +00006054 if (!CarrySetting && shouldOmitCCOutOperand(Mnemonic, Operands))
Jim Grosbach7c09e3c2011-07-19 19:13:28 +00006055 Operands.erase(Operands.begin() + 1);
Jim Grosbach7c09e3c2011-07-19 19:13:28 +00006056
Joey Goulye8602552013-07-19 16:34:16 +00006057 // Some instructions have the same mnemonic, but don't always
6058 // have a predicate. Distinguish them here and delete the
6059 // predicate if needed.
David Blaikie960ea3f2014-06-08 16:18:35 +00006060 if (shouldOmitPredicateOperand(Mnemonic, Operands))
Joey Goulye8602552013-07-19 16:34:16 +00006061 Operands.erase(Operands.begin() + 1);
Joey Goulye8602552013-07-19 16:34:16 +00006062
Jim Grosbacha03ab0e2011-07-28 21:57:55 +00006063 // ARM mode 'blx' need special handling, as the register operand version
6064 // is predicable, but the label operand version is not. So, we can't rely
6065 // on the Mnemonic based checking to correctly figure out when to put
Jim Grosbach6e5778f2011-10-07 23:24:09 +00006066 // a k_CondCode operand in the list. If we're trying to match the label
6067 // version, remove the k_CondCode operand here.
Jim Grosbacha03ab0e2011-07-28 21:57:55 +00006068 if (!isThumb() && Mnemonic == "blx" && Operands.size() == 3 &&
David Blaikie960ea3f2014-06-08 16:18:35 +00006069 static_cast<ARMOperand &>(*Operands[2]).isImm())
Jim Grosbacha03ab0e2011-07-28 21:57:55 +00006070 Operands.erase(Operands.begin() + 1);
Jim Grosbach8cffa282011-08-11 23:51:13 +00006071
Weiming Zhao8f56f882012-11-16 21:55:34 +00006072 // Adjust operands of ldrexd/strexd to MCK_GPRPair.
6073 // ldrexd/strexd require even/odd GPR pair. To enforce this constraint,
6074 // a single GPRPair reg operand is used in the .td file to replace the two
6075 // GPRs. However, when parsing from asm, the two GRPs cannot be automatically
6076 // expressed as a GPRPair, so we have to manually merge them.
6077 // FIXME: We would really like to be able to tablegen'erate this.
6078 if (!isThumb() && Operands.size() > 4 &&
Joey Goulye6d165c2013-08-27 17:38:16 +00006079 (Mnemonic == "ldrexd" || Mnemonic == "strexd" || Mnemonic == "ldaexd" ||
6080 Mnemonic == "stlexd")) {
6081 bool isLoad = (Mnemonic == "ldrexd" || Mnemonic == "ldaexd");
Weiming Zhao8f56f882012-11-16 21:55:34 +00006082 unsigned Idx = isLoad ? 2 : 3;
David Blaikie960ea3f2014-06-08 16:18:35 +00006083 ARMOperand &Op1 = static_cast<ARMOperand &>(*Operands[Idx]);
6084 ARMOperand &Op2 = static_cast<ARMOperand &>(*Operands[Idx + 1]);
Weiming Zhao8f56f882012-11-16 21:55:34 +00006085
6086 const MCRegisterClass& MRC = MRI->getRegClass(ARM::GPRRegClassID);
6087 // Adjust only if Op1 and Op2 are GPRs.
David Blaikie960ea3f2014-06-08 16:18:35 +00006088 if (Op1.isReg() && Op2.isReg() && MRC.contains(Op1.getReg()) &&
6089 MRC.contains(Op2.getReg())) {
6090 unsigned Reg1 = Op1.getReg();
6091 unsigned Reg2 = Op2.getReg();
Weiming Zhao8f56f882012-11-16 21:55:34 +00006092 unsigned Rt = MRI->getEncodingValue(Reg1);
6093 unsigned Rt2 = MRI->getEncodingValue(Reg2);
6094
6095 // Rt2 must be Rt + 1 and Rt must be even.
6096 if (Rt + 1 != Rt2 || (Rt & 1)) {
Nirav Dave0a392a82016-11-02 16:22:51 +00006097 return Error(Op2.getStartLoc(),
6098 isLoad ? "destination operands must be sequential"
6099 : "source operands must be sequential");
Weiming Zhao8f56f882012-11-16 21:55:34 +00006100 }
6101 unsigned NewReg = MRI->getMatchingSuperReg(Reg1, ARM::gsub_0,
6102 &(MRI->getRegClass(ARM::GPRPairRegClassID)));
David Blaikie960ea3f2014-06-08 16:18:35 +00006103 Operands[Idx] =
6104 ARMOperand::CreateReg(NewReg, Op1.getStartLoc(), Op2.getEndLoc());
6105 Operands.erase(Operands.begin() + Idx + 1);
Weiming Zhao8f56f882012-11-16 21:55:34 +00006106 }
6107 }
6108
Saleem Abdulrasoole6e6d712014-01-10 04:38:35 +00006109 // GNU Assembler extension (compatibility)
Stepan Dyatkovskiy3f1fa3d2014-04-04 10:17:56 +00006110 if ((Mnemonic == "ldrd" || Mnemonic == "strd")) {
David Blaikie960ea3f2014-06-08 16:18:35 +00006111 ARMOperand &Op2 = static_cast<ARMOperand &>(*Operands[2]);
6112 ARMOperand &Op3 = static_cast<ARMOperand &>(*Operands[3]);
6113 if (Op3.isMem()) {
6114 assert(Op2.isReg() && "expected register argument");
Stepan Dyatkovskiy6207a4d2014-04-03 11:29:15 +00006115
Stepan Dyatkovskiy3f1fa3d2014-04-04 10:17:56 +00006116 unsigned SuperReg = MRI->getMatchingSuperReg(
David Blaikie960ea3f2014-06-08 16:18:35 +00006117 Op2.getReg(), ARM::gsub_0, &MRI->getRegClass(ARM::GPRPairRegClassID));
Stepan Dyatkovskiy6207a4d2014-04-03 11:29:15 +00006118
Stepan Dyatkovskiy3f1fa3d2014-04-04 10:17:56 +00006119 assert(SuperReg && "expected register pair");
Stepan Dyatkovskiy6207a4d2014-04-03 11:29:15 +00006120
Stepan Dyatkovskiy3f1fa3d2014-04-04 10:17:56 +00006121 unsigned PairedReg = MRI->getSubReg(SuperReg, ARM::gsub_1);
Stepan Dyatkovskiy6207a4d2014-04-03 11:29:15 +00006122
David Blaikie960ea3f2014-06-08 16:18:35 +00006123 Operands.insert(
6124 Operands.begin() + 3,
6125 ARMOperand::CreateReg(PairedReg, Op2.getStartLoc(), Op2.getEndLoc()));
Stepan Dyatkovskiy3f1fa3d2014-04-04 10:17:56 +00006126 }
Saleem Abdulrasoole6e6d712014-01-10 04:38:35 +00006127 }
6128
Kevin Enderby78f95722013-07-31 21:05:30 +00006129 // FIXME: As said above, this is all a pretty gross hack. This instruction
6130 // does not fit with other "subs" and tblgen.
6131 // Adjust operands of B9.3.19 SUBS PC, LR, #imm (Thumb2) system instruction
6132 // so the Mnemonic is the original name "subs" and delete the predicate
6133 // operand so it will match the table entry.
6134 if (isThumbTwo() && Mnemonic == "sub" && Operands.size() == 6 &&
David Blaikie960ea3f2014-06-08 16:18:35 +00006135 static_cast<ARMOperand &>(*Operands[3]).isReg() &&
6136 static_cast<ARMOperand &>(*Operands[3]).getReg() == ARM::PC &&
6137 static_cast<ARMOperand &>(*Operands[4]).isReg() &&
6138 static_cast<ARMOperand &>(*Operands[4]).getReg() == ARM::LR &&
6139 static_cast<ARMOperand &>(*Operands[5]).isImm()) {
6140 Operands.front() = ARMOperand::CreateToken(Name, NameLoc);
Kevin Enderby78f95722013-07-31 21:05:30 +00006141 Operands.erase(Operands.begin() + 1);
Kevin Enderby78f95722013-07-31 21:05:30 +00006142 }
Chris Lattnerf29c0b62010-01-14 22:21:20 +00006143 return false;
Kevin Enderbyccab3172009-09-15 00:27:25 +00006144}
6145
Jim Grosbachedaa35a2011-07-26 18:25:39 +00006146// Validate context-sensitive operand constraints.
Jim Grosbach169b2be2011-08-23 18:13:04 +00006147
6148// return 'true' if register list contains non-low GPR registers,
6149// 'false' otherwise. If Reg is in the register list or is HiReg, set
6150// 'containsReg' to true.
Hans Wennborg61f9efe2015-07-14 16:39:01 +00006151static bool checkLowRegisterList(const MCInst &Inst, unsigned OpNo,
6152 unsigned Reg, unsigned HiReg,
6153 bool &containsReg) {
Jim Grosbach169b2be2011-08-23 18:13:04 +00006154 containsReg = false;
6155 for (unsigned i = OpNo; i < Inst.getNumOperands(); ++i) {
6156 unsigned OpReg = Inst.getOperand(i).getReg();
6157 if (OpReg == Reg)
6158 containsReg = true;
6159 // Anything other than a low register isn't legal here.
6160 if (!isARMLowRegister(OpReg) && (!HiReg || OpReg != HiReg))
6161 return true;
6162 }
6163 return false;
6164}
6165
Rafael Espindola5403da42014-12-04 14:10:20 +00006166// Check if the specified regisgter is in the register list of the inst,
Jim Grosbacha31f2232011-09-07 18:05:34 +00006167// starting at the indicated operand number.
Hans Wennborg61f9efe2015-07-14 16:39:01 +00006168static bool listContainsReg(const MCInst &Inst, unsigned OpNo, unsigned Reg) {
6169 for (unsigned i = OpNo, e = Inst.getNumOperands(); i < e; ++i) {
Jim Grosbacha31f2232011-09-07 18:05:34 +00006170 unsigned OpReg = Inst.getOperand(i).getReg();
Rafael Espindola5403da42014-12-04 14:10:20 +00006171 if (OpReg == Reg)
6172 return true;
Jim Grosbacha31f2232011-09-07 18:05:34 +00006173 }
6174 return false;
6175}
6176
Richard Barton8d519fe2013-09-05 14:14:19 +00006177// Return true if instruction has the interesting property of being
6178// allowed in IT blocks, but not being predicable.
6179static bool instIsBreakpoint(const MCInst &Inst) {
6180 return Inst.getOpcode() == ARM::tBKPT ||
6181 Inst.getOpcode() == ARM::BKPT ||
6182 Inst.getOpcode() == ARM::tHLT ||
6183 Inst.getOpcode() == ARM::HLT;
Richard Barton8d519fe2013-09-05 14:14:19 +00006184}
6185
Hans Wennborg61f9efe2015-07-14 16:39:01 +00006186bool ARMAsmParser::validatetLDMRegList(const MCInst &Inst,
Saleem Abdulrasool3a239172014-12-18 05:24:38 +00006187 const OperandVector &Operands,
Jyoti Allur5a139142015-01-14 10:48:16 +00006188 unsigned ListNo, bool IsARPop) {
Saleem Abdulrasool3a239172014-12-18 05:24:38 +00006189 const ARMOperand &Op = static_cast<const ARMOperand &>(*Operands[ListNo]);
6190 bool HasWritebackToken = Op.isToken() && Op.getToken() == "!";
6191
6192 bool ListContainsSP = listContainsReg(Inst, ListNo, ARM::SP);
6193 bool ListContainsLR = listContainsReg(Inst, ListNo, ARM::LR);
6194 bool ListContainsPC = listContainsReg(Inst, ListNo, ARM::PC);
6195
Jyoti Allur5a139142015-01-14 10:48:16 +00006196 if (!IsARPop && ListContainsSP)
Saleem Abdulrasool3a239172014-12-18 05:24:38 +00006197 return Error(Operands[ListNo + HasWritebackToken]->getStartLoc(),
6198 "SP may not be in the register list");
6199 else if (ListContainsPC && ListContainsLR)
6200 return Error(Operands[ListNo + HasWritebackToken]->getStartLoc(),
6201 "PC and LR may not be in the register list simultaneously");
Saleem Abdulrasool3a239172014-12-18 05:24:38 +00006202 return false;
6203}
6204
Hans Wennborg61f9efe2015-07-14 16:39:01 +00006205bool ARMAsmParser::validatetSTMRegList(const MCInst &Inst,
Saleem Abdulrasool3a239172014-12-18 05:24:38 +00006206 const OperandVector &Operands,
6207 unsigned ListNo) {
6208 const ARMOperand &Op = static_cast<const ARMOperand &>(*Operands[ListNo]);
6209 bool HasWritebackToken = Op.isToken() && Op.getToken() == "!";
6210
6211 bool ListContainsSP = listContainsReg(Inst, ListNo, ARM::SP);
6212 bool ListContainsPC = listContainsReg(Inst, ListNo, ARM::PC);
6213
6214 if (ListContainsSP && ListContainsPC)
6215 return Error(Operands[ListNo + HasWritebackToken]->getStartLoc(),
6216 "SP and PC may not be in the register list");
6217 else if (ListContainsSP)
6218 return Error(Operands[ListNo + HasWritebackToken]->getStartLoc(),
6219 "SP may not be in the register list");
6220 else if (ListContainsPC)
6221 return Error(Operands[ListNo + HasWritebackToken]->getStartLoc(),
6222 "PC may not be in the register list");
6223 return false;
6224}
6225
Jim Grosbachedaa35a2011-07-26 18:25:39 +00006226// FIXME: We would really like to be able to tablegen'erate this.
David Blaikie960ea3f2014-06-08 16:18:35 +00006227bool ARMAsmParser::validateInstruction(MCInst &Inst,
6228 const OperandVector &Operands) {
Joey Gouly0e76fa72013-09-12 10:28:05 +00006229 const MCInstrDesc &MCID = MII.get(Inst.getOpcode());
Jim Grosbached16ec42011-08-29 22:24:09 +00006230 SMLoc Loc = Operands[0]->getStartLoc();
Mihai Popaad18d3c2013-08-09 10:38:32 +00006231
Jim Grosbached16ec42011-08-29 22:24:09 +00006232 // Check the IT block state first.
Richard Barton8d519fe2013-09-05 14:14:19 +00006233 // NOTE: BKPT and HLT instructions have the interesting property of being
Tilmann Schellerbe904772013-09-30 17:57:30 +00006234 // allowed in IT blocks, but not being predicable. They just always execute.
Richard Barton8d519fe2013-09-05 14:14:19 +00006235 if (inITBlock() && !instIsBreakpoint(Inst)) {
Jim Grosbached16ec42011-08-29 22:24:09 +00006236 // The instruction must be predicable.
6237 if (!MCID.isPredicable())
6238 return Error(Loc, "instructions in IT block must be predicable");
6239 unsigned Cond = Inst.getOperand(MCID.findFirstPredOperandIdx()).getImm();
Oliver Stannard21718282016-07-26 14:19:47 +00006240 if (Cond != currentITCond()) {
Jim Grosbached16ec42011-08-29 22:24:09 +00006241 // Find the condition code Operand to get its SMLoc information.
6242 SMLoc CondLoc;
Tilmann Schellerbe904772013-09-30 17:57:30 +00006243 for (unsigned I = 1; I < Operands.size(); ++I)
David Blaikie960ea3f2014-06-08 16:18:35 +00006244 if (static_cast<ARMOperand &>(*Operands[I]).isCondCode())
Tilmann Schellerbe904772013-09-30 17:57:30 +00006245 CondLoc = Operands[I]->getStartLoc();
Jim Grosbached16ec42011-08-29 22:24:09 +00006246 return Error(CondLoc, "incorrect condition in IT block; got '" +
6247 StringRef(ARMCondCodeToString(ARMCC::CondCodes(Cond))) +
6248 "', but expected '" +
Oliver Stannard21718282016-07-26 14:19:47 +00006249 ARMCondCodeToString(ARMCC::CondCodes(currentITCond())) + "'");
Jim Grosbached16ec42011-08-29 22:24:09 +00006250 }
Jim Grosbachc61fc8f2011-08-31 18:29:05 +00006251 // Check for non-'al' condition codes outside of the IT block.
Jim Grosbached16ec42011-08-29 22:24:09 +00006252 } else if (isThumbTwo() && MCID.isPredicable() &&
6253 Inst.getOperand(MCID.findFirstPredOperandIdx()).getImm() !=
Mihai Popaad18d3c2013-08-09 10:38:32 +00006254 ARMCC::AL && Inst.getOpcode() != ARM::tBcc &&
Oliver Stannard21718282016-07-26 14:19:47 +00006255 Inst.getOpcode() != ARM::t2Bcc) {
Jim Grosbached16ec42011-08-29 22:24:09 +00006256 return Error(Loc, "predicated instructions must be in IT block");
Oliver Stannard21718282016-07-26 14:19:47 +00006257 } else if (!isThumb() && !useImplicitITARM() && MCID.isPredicable() &&
6258 Inst.getOperand(MCID.findFirstPredOperandIdx()).getImm() !=
6259 ARMCC::AL) {
6260 return Warning(Loc, "predicated instructions should be in IT block");
6261 }
Jim Grosbached16ec42011-08-29 22:24:09 +00006262
Oliver Stannard85d4d5b2017-02-28 10:04:36 +00006263 // PC-setting instructions in an IT block, but not the last instruction of
6264 // the block, are UNPREDICTABLE.
6265 if (inExplicitITBlock() && !lastInITBlock() && isITBlockTerminator(Inst)) {
6266 return Error(Loc, "instruction must be outside of IT block or the last instruction in an IT block");
6267 }
6268
Tilmann Scheller255722b2013-09-30 16:11:48 +00006269 const unsigned Opcode = Inst.getOpcode();
6270 switch (Opcode) {
Jim Grosbach5b96b802011-08-10 20:29:19 +00006271 case ARM::LDRD:
6272 case ARM::LDRD_PRE:
Weiming Zhao8f56f882012-11-16 21:55:34 +00006273 case ARM::LDRD_POST: {
Tilmann Scheller255722b2013-09-30 16:11:48 +00006274 const unsigned RtReg = Inst.getOperand(0).getReg();
6275
Tilmann Scheller1aebfa02013-09-27 13:28:17 +00006276 // Rt can't be R14.
6277 if (RtReg == ARM::LR)
6278 return Error(Operands[3]->getStartLoc(),
6279 "Rt can't be R14");
Tilmann Scheller255722b2013-09-30 16:11:48 +00006280
6281 const unsigned Rt = MRI->getEncodingValue(RtReg);
Tilmann Scheller1aebfa02013-09-27 13:28:17 +00006282 // Rt must be even-numbered.
6283 if ((Rt & 1) == 1)
6284 return Error(Operands[3]->getStartLoc(),
6285 "Rt must be even-numbered");
Tilmann Scheller255722b2013-09-30 16:11:48 +00006286
Jim Grosbachedaa35a2011-07-26 18:25:39 +00006287 // Rt2 must be Rt + 1.
Tilmann Scheller255722b2013-09-30 16:11:48 +00006288 const unsigned Rt2 = MRI->getEncodingValue(Inst.getOperand(1).getReg());
Jim Grosbachedaa35a2011-07-26 18:25:39 +00006289 if (Rt2 != Rt + 1)
6290 return Error(Operands[3]->getStartLoc(),
6291 "destination operands must be sequential");
Tilmann Scheller255722b2013-09-30 16:11:48 +00006292
6293 if (Opcode == ARM::LDRD_PRE || Opcode == ARM::LDRD_POST) {
6294 const unsigned Rn = MRI->getEncodingValue(Inst.getOperand(3).getReg());
6295 // For addressing modes with writeback, the base register needs to be
6296 // different from the destination registers.
6297 if (Rn == Rt || Rn == Rt2)
6298 return Error(Operands[3]->getStartLoc(),
6299 "base register needs to be different from destination "
6300 "registers");
6301 }
6302
Jim Grosbachedaa35a2011-07-26 18:25:39 +00006303 return false;
6304 }
Tilmann Scheller88c8f162013-09-27 10:30:18 +00006305 case ARM::t2LDRDi8:
6306 case ARM::t2LDRD_PRE:
6307 case ARM::t2LDRD_POST: {
Tilmann Scheller041f7172013-09-27 10:38:11 +00006308 // Rt2 must be different from Rt.
Tilmann Scheller88c8f162013-09-27 10:30:18 +00006309 unsigned Rt = MRI->getEncodingValue(Inst.getOperand(0).getReg());
6310 unsigned Rt2 = MRI->getEncodingValue(Inst.getOperand(1).getReg());
6311 if (Rt2 == Rt)
6312 return Error(Operands[3]->getStartLoc(),
6313 "destination operands can't be identical");
6314 return false;
6315 }
Charlie Turner6f13d0c2015-04-15 17:28:23 +00006316 case ARM::t2BXJ: {
6317 const unsigned RmReg = Inst.getOperand(0).getReg();
6318 // Rm = SP is no longer unpredictable in v8-A
6319 if (RmReg == ARM::SP && !hasV8Ops())
6320 return Error(Operands[2]->getStartLoc(),
6321 "r13 (SP) is an unpredictable operand to BXJ");
6322 return false;
6323 }
Jim Grosbacheb09f492011-08-11 20:28:23 +00006324 case ARM::STRD: {
6325 // Rt2 must be Rt + 1.
Eric Christopher6ac277c2012-08-09 22:10:21 +00006326 unsigned Rt = MRI->getEncodingValue(Inst.getOperand(0).getReg());
6327 unsigned Rt2 = MRI->getEncodingValue(Inst.getOperand(1).getReg());
Jim Grosbacheb09f492011-08-11 20:28:23 +00006328 if (Rt2 != Rt + 1)
6329 return Error(Operands[3]->getStartLoc(),
6330 "source operands must be sequential");
6331 return false;
6332 }
Jim Grosbachf7164b22011-08-10 20:49:18 +00006333 case ARM::STRD_PRE:
Weiming Zhao8f56f882012-11-16 21:55:34 +00006334 case ARM::STRD_POST: {
Jim Grosbachedaa35a2011-07-26 18:25:39 +00006335 // Rt2 must be Rt + 1.
Eric Christopher6ac277c2012-08-09 22:10:21 +00006336 unsigned Rt = MRI->getEncodingValue(Inst.getOperand(1).getReg());
6337 unsigned Rt2 = MRI->getEncodingValue(Inst.getOperand(2).getReg());
Jim Grosbachedaa35a2011-07-26 18:25:39 +00006338 if (Rt2 != Rt + 1)
Jim Grosbacheb09f492011-08-11 20:28:23 +00006339 return Error(Operands[3]->getStartLoc(),
Jim Grosbachedaa35a2011-07-26 18:25:39 +00006340 "source operands must be sequential");
6341 return false;
6342 }
Tilmann Scheller3352a582014-07-23 12:38:17 +00006343 case ARM::STR_PRE_IMM:
6344 case ARM::STR_PRE_REG:
6345 case ARM::STR_POST_IMM:
Tilmann Scheller27272792014-07-23 13:03:47 +00006346 case ARM::STR_POST_REG:
Tilmann Scheller96ef72e2014-07-24 09:55:46 +00006347 case ARM::STRH_PRE:
6348 case ARM::STRH_POST:
Tilmann Scheller27272792014-07-23 13:03:47 +00006349 case ARM::STRB_PRE_IMM:
6350 case ARM::STRB_PRE_REG:
6351 case ARM::STRB_POST_IMM:
6352 case ARM::STRB_POST_REG: {
Tilmann Scheller3352a582014-07-23 12:38:17 +00006353 // Rt must be different from Rn.
6354 const unsigned Rt = MRI->getEncodingValue(Inst.getOperand(1).getReg());
6355 const unsigned Rn = MRI->getEncodingValue(Inst.getOperand(2).getReg());
6356
6357 if (Rt == Rn)
6358 return Error(Operands[3]->getStartLoc(),
6359 "source register and base register can't be identical");
6360 return false;
6361 }
Tilmann Scheller8ba74302014-08-01 11:08:51 +00006362 case ARM::LDR_PRE_IMM:
6363 case ARM::LDR_PRE_REG:
6364 case ARM::LDR_POST_IMM:
Tilmann Scheller8ff079c2014-08-01 11:33:47 +00006365 case ARM::LDR_POST_REG:
6366 case ARM::LDRH_PRE:
6367 case ARM::LDRH_POST:
6368 case ARM::LDRSH_PRE:
Tilmann Scheller7cc0ed42014-08-01 12:08:04 +00006369 case ARM::LDRSH_POST:
6370 case ARM::LDRB_PRE_IMM:
6371 case ARM::LDRB_PRE_REG:
6372 case ARM::LDRB_POST_IMM:
6373 case ARM::LDRB_POST_REG:
6374 case ARM::LDRSB_PRE:
6375 case ARM::LDRSB_POST: {
Tilmann Scheller8ba74302014-08-01 11:08:51 +00006376 // Rt must be different from Rn.
6377 const unsigned Rt = MRI->getEncodingValue(Inst.getOperand(0).getReg());
6378 const unsigned Rn = MRI->getEncodingValue(Inst.getOperand(2).getReg());
6379
6380 if (Rt == Rn)
6381 return Error(Operands[3]->getStartLoc(),
6382 "destination register and base register can't be identical");
6383 return false;
6384 }
Jim Grosbach03f56d92011-07-27 21:09:25 +00006385 case ARM::SBFX:
6386 case ARM::UBFX: {
Tilmann Schellerbe904772013-09-30 17:57:30 +00006387 // Width must be in range [1, 32-lsb].
6388 unsigned LSB = Inst.getOperand(2).getImm();
6389 unsigned Widthm1 = Inst.getOperand(3).getImm();
6390 if (Widthm1 >= 32 - LSB)
Jim Grosbach03f56d92011-07-27 21:09:25 +00006391 return Error(Operands[5]->getStartLoc(),
6392 "bitfield width must be in range [1,32-lsb]");
Jim Grosbach64610e52011-08-16 21:42:31 +00006393 return false;
Jim Grosbach03f56d92011-07-27 21:09:25 +00006394 }
Rafael Espindola5403da42014-12-04 14:10:20 +00006395 // Notionally handles ARM::tLDMIA_UPD too.
6396 case ARM::tLDMIA: {
6397 // If we're parsing Thumb2, the .w variant is available and handles
6398 // most cases that are normally illegal for a Thumb1 LDM instruction.
6399 // We'll make the transformation in processInstruction() if necessary.
6400 //
6401 // Thumb LDM instructions are writeback iff the base register is not
6402 // in the register list.
6403 unsigned Rn = Inst.getOperand(0).getReg();
6404 bool HasWritebackToken =
6405 (static_cast<ARMOperand &>(*Operands[3]).isToken() &&
6406 static_cast<ARMOperand &>(*Operands[3]).getToken() == "!");
6407 bool ListContainsBase;
6408 if (checkLowRegisterList(Inst, 3, Rn, 0, ListContainsBase) && !isThumbTwo())
6409 return Error(Operands[3 + HasWritebackToken]->getStartLoc(),
6410 "registers must be in range r0-r7");
6411 // If we should have writeback, then there should be a '!' token.
6412 if (!ListContainsBase && !HasWritebackToken && !isThumbTwo())
6413 return Error(Operands[2]->getStartLoc(),
6414 "writeback operator '!' expected");
6415 // If we should not have writeback, there must not be a '!'. This is
6416 // true even for the 32-bit wide encodings.
6417 if (ListContainsBase && HasWritebackToken)
6418 return Error(Operands[3]->getStartLoc(),
6419 "writeback operator '!' not allowed when base register "
6420 "in register list");
Saleem Abdulrasool3a239172014-12-18 05:24:38 +00006421
6422 if (validatetLDMRegList(Inst, Operands, 3))
6423 return true;
Rafael Espindola5403da42014-12-04 14:10:20 +00006424 break;
6425 }
Tim Northover08a86602013-10-22 19:00:39 +00006426 case ARM::LDMIA_UPD:
6427 case ARM::LDMDB_UPD:
6428 case ARM::LDMIB_UPD:
6429 case ARM::LDMDA_UPD:
6430 // ARM variants loading and updating the same register are only officially
6431 // UNPREDICTABLE on v7 upwards. Goodness knows what they did before.
6432 if (!hasV7Ops())
6433 break;
Rafael Espindola5403da42014-12-04 14:10:20 +00006434 if (listContainsReg(Inst, 3, Inst.getOperand(0).getReg()))
6435 return Error(Operands.back()->getStartLoc(),
6436 "writeback register not allowed in register list");
6437 break;
Jyoti Allur3b686072014-10-22 10:41:14 +00006438 case ARM::t2LDMIA:
6439 case ARM::t2LDMDB:
Saleem Abdulrasool3a239172014-12-18 05:24:38 +00006440 if (validatetLDMRegList(Inst, Operands, 3))
6441 return true;
Rafael Espindola5403da42014-12-04 14:10:20 +00006442 break;
Saleem Abdulrasool3a239172014-12-18 05:24:38 +00006443 case ARM::t2STMIA:
6444 case ARM::t2STMDB:
6445 if (validatetSTMRegList(Inst, Operands, 3))
6446 return true;
6447 break;
Tim Northover08a86602013-10-22 19:00:39 +00006448 case ARM::t2LDMIA_UPD:
6449 case ARM::t2LDMDB_UPD:
6450 case ARM::t2STMIA_UPD:
Eugene Zelenko076468c2017-09-20 21:35:51 +00006451 case ARM::t2STMDB_UPD:
Rafael Espindola5403da42014-12-04 14:10:20 +00006452 if (listContainsReg(Inst, 3, Inst.getOperand(0).getReg()))
6453 return Error(Operands.back()->getStartLoc(),
6454 "writeback register not allowed in register list");
6455
Saleem Abdulrasool3a239172014-12-18 05:24:38 +00006456 if (Opcode == ARM::t2LDMIA_UPD || Opcode == ARM::t2LDMDB_UPD) {
Saleem Abdulrasool0b5a8522014-12-18 16:16:53 +00006457 if (validatetLDMRegList(Inst, Operands, 3))
Saleem Abdulrasool3a239172014-12-18 05:24:38 +00006458 return true;
6459 } else {
Saleem Abdulrasool0b5a8522014-12-18 16:16:53 +00006460 if (validatetSTMRegList(Inst, Operands, 3))
Saleem Abdulrasool3a239172014-12-18 05:24:38 +00006461 return true;
6462 }
Rafael Espindola5403da42014-12-04 14:10:20 +00006463 break;
Eugene Zelenko076468c2017-09-20 21:35:51 +00006464
Tim Northover8eaf1542013-11-12 21:32:41 +00006465 case ARM::sysLDMIA_UPD:
6466 case ARM::sysLDMDA_UPD:
6467 case ARM::sysLDMDB_UPD:
Rafael Espindola5403da42014-12-04 14:10:20 +00006468 case ARM::sysLDMIB_UPD:
6469 if (!listContainsReg(Inst, 3, ARM::PC))
6470 return Error(Operands[4]->getStartLoc(),
6471 "writeback register only allowed on system LDM "
6472 "if PC in register-list");
Tim Northover8eaf1542013-11-12 21:32:41 +00006473 break;
6474 case ARM::sysSTMIA_UPD:
6475 case ARM::sysSTMDA_UPD:
6476 case ARM::sysSTMDB_UPD:
6477 case ARM::sysSTMIB_UPD:
6478 return Error(Operands[2]->getStartLoc(),
6479 "system STM cannot have writeback register");
Eugene Zelenko076468c2017-09-20 21:35:51 +00006480 case ARM::tMUL:
Chad Rosier8513ffb2012-08-30 23:20:38 +00006481 // The second source operand must be the same register as the destination
6482 // operand.
Chad Rosier9d1fc362012-08-31 17:24:10 +00006483 //
6484 // In this case, we must directly check the parsed operands because the
6485 // cvtThumbMultiply() function is written in such a way that it guarantees
6486 // this first statement is always true for the new Inst. Essentially, the
6487 // destination is unconditionally copied into the second source operand
6488 // without checking to see if it matches what we actually parsed.
David Blaikie960ea3f2014-06-08 16:18:35 +00006489 if (Operands.size() == 6 && (((ARMOperand &)*Operands[3]).getReg() !=
6490 ((ARMOperand &)*Operands[5]).getReg()) &&
6491 (((ARMOperand &)*Operands[3]).getReg() !=
6492 ((ARMOperand &)*Operands[4]).getReg())) {
Chad Rosierdb482ef2012-08-30 23:22:05 +00006493 return Error(Operands[3]->getStartLoc(),
6494 "destination register must match source register");
Chad Rosier8513ffb2012-08-30 23:20:38 +00006495 }
6496 break;
Eugene Zelenko076468c2017-09-20 21:35:51 +00006497
Jim Grosbach9bded9d2011-11-10 23:17:11 +00006498 // Like for ldm/stm, push and pop have hi-reg handling version in Thumb2,
6499 // so only issue a diagnostic for thumb1. The instructions will be
6500 // switched to the t2 encodings in processInstruction() if necessary.
Rafael Espindola5403da42014-12-04 14:10:20 +00006501 case ARM::tPOP: {
6502 bool ListContainsBase;
6503 if (checkLowRegisterList(Inst, 2, 0, ARM::PC, ListContainsBase) &&
6504 !isThumbTwo())
6505 return Error(Operands[2]->getStartLoc(),
6506 "registers must be in range r0-r7 or pc");
Jyoti Allur5a139142015-01-14 10:48:16 +00006507 if (validatetLDMRegList(Inst, Operands, 2, !isMClass()))
Saleem Abdulrasool3a239172014-12-18 05:24:38 +00006508 return true;
Rafael Espindola5403da42014-12-04 14:10:20 +00006509 break;
6510 }
Jim Grosbach38c59fc2011-08-22 23:17:34 +00006511 case ARM::tPUSH: {
Rafael Espindola5403da42014-12-04 14:10:20 +00006512 bool ListContainsBase;
6513 if (checkLowRegisterList(Inst, 2, 0, ARM::LR, ListContainsBase) &&
6514 !isThumbTwo())
6515 return Error(Operands[2]->getStartLoc(),
6516 "registers must be in range r0-r7 or lr");
Saleem Abdulrasool3a239172014-12-18 05:24:38 +00006517 if (validatetSTMRegList(Inst, Operands, 2))
6518 return true;
Jim Grosbach38c59fc2011-08-22 23:17:34 +00006519 break;
6520 }
Jim Grosbachd80d1692011-08-23 18:15:37 +00006521 case ARM::tSTMIA_UPD: {
Rafael Espindola5403da42014-12-04 14:10:20 +00006522 bool ListContainsBase, InvalidLowList;
6523 InvalidLowList = checkLowRegisterList(Inst, 4, Inst.getOperand(0).getReg(),
6524 0, ListContainsBase);
6525 if (InvalidLowList && !isThumbTwo())
6526 return Error(Operands[4]->getStartLoc(),
6527 "registers must be in range r0-r7");
6528
6529 // This would be converted to a 32-bit stm, but that's not valid if the
6530 // writeback register is in the list.
6531 if (InvalidLowList && ListContainsBase)
6532 return Error(Operands[4]->getStartLoc(),
6533 "writeback operator '!' not allowed when base register "
6534 "in register list");
Saleem Abdulrasool3a239172014-12-18 05:24:38 +00006535
6536 if (validatetSTMRegList(Inst, Operands, 4))
6537 return true;
Jim Grosbachd80d1692011-08-23 18:15:37 +00006538 break;
6539 }
Eugene Zelenko076468c2017-09-20 21:35:51 +00006540 case ARM::tADDrSP:
Jim Grosbachc6f32b32012-04-27 23:51:36 +00006541 // If the non-SP source operand and the destination operand are not the
6542 // same, we need thumb2 (for the wide encoding), or we have an error.
6543 if (!isThumbTwo() &&
6544 Inst.getOperand(0).getReg() != Inst.getOperand(2).getReg()) {
6545 return Error(Operands[4]->getStartLoc(),
6546 "source register must be the same as destination");
6547 }
6548 break;
Eugene Zelenko076468c2017-09-20 21:35:51 +00006549
Tilmann Schellerbe904772013-09-30 17:57:30 +00006550 // Final range checking for Thumb unconditional branch instructions.
Mihai Popaad18d3c2013-08-09 10:38:32 +00006551 case ARM::tB:
David Blaikie960ea3f2014-06-08 16:18:35 +00006552 if (!(static_cast<ARMOperand &>(*Operands[2])).isSignedOffset<11, 1>())
Tilmann Schellerbe904772013-09-30 17:57:30 +00006553 return Error(Operands[2]->getStartLoc(), "branch target out of range");
Mihai Popaad18d3c2013-08-09 10:38:32 +00006554 break;
6555 case ARM::t2B: {
6556 int op = (Operands[2]->isImm()) ? 2 : 3;
David Blaikie960ea3f2014-06-08 16:18:35 +00006557 if (!static_cast<ARMOperand &>(*Operands[op]).isSignedOffset<24, 1>())
Tilmann Schellerbe904772013-09-30 17:57:30 +00006558 return Error(Operands[op]->getStartLoc(), "branch target out of range");
Mihai Popaad18d3c2013-08-09 10:38:32 +00006559 break;
6560 }
Tilmann Schellerbe904772013-09-30 17:57:30 +00006561 // Final range checking for Thumb conditional branch instructions.
Mihai Popaad18d3c2013-08-09 10:38:32 +00006562 case ARM::tBcc:
David Blaikie960ea3f2014-06-08 16:18:35 +00006563 if (!static_cast<ARMOperand &>(*Operands[2]).isSignedOffset<8, 1>())
Tilmann Schellerbe904772013-09-30 17:57:30 +00006564 return Error(Operands[2]->getStartLoc(), "branch target out of range");
Mihai Popaad18d3c2013-08-09 10:38:32 +00006565 break;
6566 case ARM::t2Bcc: {
Tilmann Schellerbe904772013-09-30 17:57:30 +00006567 int Op = (Operands[2]->isImm()) ? 2 : 3;
David Blaikie960ea3f2014-06-08 16:18:35 +00006568 if (!static_cast<ARMOperand &>(*Operands[Op]).isSignedOffset<20, 1>())
Tilmann Schellerbe904772013-09-30 17:57:30 +00006569 return Error(Operands[Op]->getStartLoc(), "branch target out of range");
Mihai Popaad18d3c2013-08-09 10:38:32 +00006570 break;
6571 }
Prakhar Bahuguna15ed7ec2016-08-16 10:41:52 +00006572 case ARM::tCBZ:
6573 case ARM::tCBNZ: {
6574 if (!static_cast<ARMOperand &>(*Operands[2]).isUnsignedOffset<6, 1>())
6575 return Error(Operands[2]->getStartLoc(), "branch target out of range");
6576 break;
6577 }
Kevin Enderbyb7e51f62014-04-18 23:06:39 +00006578 case ARM::MOVi16:
Oliver Stannard6ee22c42017-03-14 13:50:10 +00006579 case ARM::MOVTi16:
Kevin Enderbyb7e51f62014-04-18 23:06:39 +00006580 case ARM::t2MOVi16:
6581 case ARM::t2MOVTi16:
6582 {
6583 // We want to avoid misleadingly allowing something like "mov r0, <symbol>"
6584 // especially when we turn it into a movw and the expression <symbol> does
6585 // not have a :lower16: or :upper16 as part of the expression. We don't
6586 // want the behavior of silently truncating, which can be unexpected and
6587 // lead to bugs that are difficult to find since this is an easy mistake
6588 // to make.
6589 int i = (Operands[3]->isImm()) ? 3 : 4;
David Blaikie960ea3f2014-06-08 16:18:35 +00006590 ARMOperand &Op = static_cast<ARMOperand &>(*Operands[i]);
6591 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Op.getImm());
Kevin Enderbyb7e51f62014-04-18 23:06:39 +00006592 if (CE) break;
David Blaikie960ea3f2014-06-08 16:18:35 +00006593 const MCExpr *E = dyn_cast<MCExpr>(Op.getImm());
Kevin Enderbyb7e51f62014-04-18 23:06:39 +00006594 if (!E) break;
6595 const ARMMCExpr *ARM16Expr = dyn_cast<ARMMCExpr>(E);
6596 if (!ARM16Expr || (ARM16Expr->getKind() != ARMMCExpr::VK_ARM_HI16 &&
David Blaikie960ea3f2014-06-08 16:18:35 +00006597 ARM16Expr->getKind() != ARMMCExpr::VK_ARM_LO16))
6598 return Error(
6599 Op.getStartLoc(),
6600 "immediate expression for mov requires :lower16: or :upper16");
6601 break;
6602 }
Sjoerd Meijerd906bf12016-06-03 14:03:27 +00006603 case ARM::HINT:
Eugene Zelenko076468c2017-09-20 21:35:51 +00006604 case ARM::t2HINT:
Sjoerd Meijerd906bf12016-06-03 14:03:27 +00006605 if (hasRAS()) {
6606 // ESB is not predicable (pred must be AL)
6607 unsigned Imm8 = Inst.getOperand(0).getImm();
6608 unsigned Pred = Inst.getOperand(1).getImm();
6609 if (Imm8 == 0x10 && Pred != ARMCC::AL)
6610 return Error(Operands[1]->getStartLoc(), "instruction 'esb' is not "
6611 "predicable, but condition "
6612 "code specified");
6613 }
6614 // Without the RAS extension, this behaves as any other unallocated hint.
6615 break;
6616 }
Jim Grosbachedaa35a2011-07-26 18:25:39 +00006617
6618 return false;
6619}
6620
Jim Grosbach1a747242012-01-23 23:45:44 +00006621static unsigned getRealVSTOpcode(unsigned Opc, unsigned &Spacing) {
Jim Grosbacheb538222011-12-02 22:34:51 +00006622 switch(Opc) {
Craig Toppere55c5562012-02-07 02:50:20 +00006623 default: llvm_unreachable("unexpected opcode!");
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006624 // VST1LN
Jim Grosbach1e946a42012-01-24 00:43:12 +00006625 case ARM::VST1LNdWB_fixed_Asm_8: Spacing = 1; return ARM::VST1LNd8_UPD;
6626 case ARM::VST1LNdWB_fixed_Asm_16: Spacing = 1; return ARM::VST1LNd16_UPD;
6627 case ARM::VST1LNdWB_fixed_Asm_32: Spacing = 1; return ARM::VST1LNd32_UPD;
6628 case ARM::VST1LNdWB_register_Asm_8: Spacing = 1; return ARM::VST1LNd8_UPD;
6629 case ARM::VST1LNdWB_register_Asm_16: Spacing = 1; return ARM::VST1LNd16_UPD;
6630 case ARM::VST1LNdWB_register_Asm_32: Spacing = 1; return ARM::VST1LNd32_UPD;
6631 case ARM::VST1LNdAsm_8: Spacing = 1; return ARM::VST1LNd8;
6632 case ARM::VST1LNdAsm_16: Spacing = 1; return ARM::VST1LNd16;
6633 case ARM::VST1LNdAsm_32: Spacing = 1; return ARM::VST1LNd32;
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006634
6635 // VST2LN
Jim Grosbach1e946a42012-01-24 00:43:12 +00006636 case ARM::VST2LNdWB_fixed_Asm_8: Spacing = 1; return ARM::VST2LNd8_UPD;
6637 case ARM::VST2LNdWB_fixed_Asm_16: Spacing = 1; return ARM::VST2LNd16_UPD;
6638 case ARM::VST2LNdWB_fixed_Asm_32: Spacing = 1; return ARM::VST2LNd32_UPD;
6639 case ARM::VST2LNqWB_fixed_Asm_16: Spacing = 2; return ARM::VST2LNq16_UPD;
6640 case ARM::VST2LNqWB_fixed_Asm_32: Spacing = 2; return ARM::VST2LNq32_UPD;
Jim Grosbach2c590522011-12-20 20:46:29 +00006641
Jim Grosbach1e946a42012-01-24 00:43:12 +00006642 case ARM::VST2LNdWB_register_Asm_8: Spacing = 1; return ARM::VST2LNd8_UPD;
6643 case ARM::VST2LNdWB_register_Asm_16: Spacing = 1; return ARM::VST2LNd16_UPD;
6644 case ARM::VST2LNdWB_register_Asm_32: Spacing = 1; return ARM::VST2LNd32_UPD;
6645 case ARM::VST2LNqWB_register_Asm_16: Spacing = 2; return ARM::VST2LNq16_UPD;
6646 case ARM::VST2LNqWB_register_Asm_32: Spacing = 2; return ARM::VST2LNq32_UPD;
Jim Grosbach2c590522011-12-20 20:46:29 +00006647
Jim Grosbach1e946a42012-01-24 00:43:12 +00006648 case ARM::VST2LNdAsm_8: Spacing = 1; return ARM::VST2LNd8;
6649 case ARM::VST2LNdAsm_16: Spacing = 1; return ARM::VST2LNd16;
6650 case ARM::VST2LNdAsm_32: Spacing = 1; return ARM::VST2LNd32;
6651 case ARM::VST2LNqAsm_16: Spacing = 2; return ARM::VST2LNq16;
6652 case ARM::VST2LNqAsm_32: Spacing = 2; return ARM::VST2LNq32;
Jim Grosbach1a747242012-01-23 23:45:44 +00006653
Jim Grosbachd3d36d92012-01-24 00:07:41 +00006654 // VST3LN
Jim Grosbach1e946a42012-01-24 00:43:12 +00006655 case ARM::VST3LNdWB_fixed_Asm_8: Spacing = 1; return ARM::VST3LNd8_UPD;
6656 case ARM::VST3LNdWB_fixed_Asm_16: Spacing = 1; return ARM::VST3LNd16_UPD;
6657 case ARM::VST3LNdWB_fixed_Asm_32: Spacing = 1; return ARM::VST3LNd32_UPD;
6658 case ARM::VST3LNqWB_fixed_Asm_16: Spacing = 1; return ARM::VST3LNq16_UPD;
6659 case ARM::VST3LNqWB_fixed_Asm_32: Spacing = 2; return ARM::VST3LNq32_UPD;
6660 case ARM::VST3LNdWB_register_Asm_8: Spacing = 1; return ARM::VST3LNd8_UPD;
6661 case ARM::VST3LNdWB_register_Asm_16: Spacing = 1; return ARM::VST3LNd16_UPD;
6662 case ARM::VST3LNdWB_register_Asm_32: Spacing = 1; return ARM::VST3LNd32_UPD;
6663 case ARM::VST3LNqWB_register_Asm_16: Spacing = 2; return ARM::VST3LNq16_UPD;
6664 case ARM::VST3LNqWB_register_Asm_32: Spacing = 2; return ARM::VST3LNq32_UPD;
6665 case ARM::VST3LNdAsm_8: Spacing = 1; return ARM::VST3LNd8;
6666 case ARM::VST3LNdAsm_16: Spacing = 1; return ARM::VST3LNd16;
6667 case ARM::VST3LNdAsm_32: Spacing = 1; return ARM::VST3LNd32;
6668 case ARM::VST3LNqAsm_16: Spacing = 2; return ARM::VST3LNq16;
6669 case ARM::VST3LNqAsm_32: Spacing = 2; return ARM::VST3LNq32;
Jim Grosbachd3d36d92012-01-24 00:07:41 +00006670
Jim Grosbach1a747242012-01-23 23:45:44 +00006671 // VST3
Jim Grosbach1e946a42012-01-24 00:43:12 +00006672 case ARM::VST3dWB_fixed_Asm_8: Spacing = 1; return ARM::VST3d8_UPD;
6673 case ARM::VST3dWB_fixed_Asm_16: Spacing = 1; return ARM::VST3d16_UPD;
6674 case ARM::VST3dWB_fixed_Asm_32: Spacing = 1; return ARM::VST3d32_UPD;
6675 case ARM::VST3qWB_fixed_Asm_8: Spacing = 2; return ARM::VST3q8_UPD;
6676 case ARM::VST3qWB_fixed_Asm_16: Spacing = 2; return ARM::VST3q16_UPD;
6677 case ARM::VST3qWB_fixed_Asm_32: Spacing = 2; return ARM::VST3q32_UPD;
6678 case ARM::VST3dWB_register_Asm_8: Spacing = 1; return ARM::VST3d8_UPD;
6679 case ARM::VST3dWB_register_Asm_16: Spacing = 1; return ARM::VST3d16_UPD;
6680 case ARM::VST3dWB_register_Asm_32: Spacing = 1; return ARM::VST3d32_UPD;
6681 case ARM::VST3qWB_register_Asm_8: Spacing = 2; return ARM::VST3q8_UPD;
6682 case ARM::VST3qWB_register_Asm_16: Spacing = 2; return ARM::VST3q16_UPD;
6683 case ARM::VST3qWB_register_Asm_32: Spacing = 2; return ARM::VST3q32_UPD;
6684 case ARM::VST3dAsm_8: Spacing = 1; return ARM::VST3d8;
6685 case ARM::VST3dAsm_16: Spacing = 1; return ARM::VST3d16;
6686 case ARM::VST3dAsm_32: Spacing = 1; return ARM::VST3d32;
6687 case ARM::VST3qAsm_8: Spacing = 2; return ARM::VST3q8;
6688 case ARM::VST3qAsm_16: Spacing = 2; return ARM::VST3q16;
6689 case ARM::VST3qAsm_32: Spacing = 2; return ARM::VST3q32;
Jim Grosbachda70eac2012-01-24 00:58:13 +00006690
Jim Grosbach8e2722c2012-01-24 18:53:13 +00006691 // VST4LN
6692 case ARM::VST4LNdWB_fixed_Asm_8: Spacing = 1; return ARM::VST4LNd8_UPD;
6693 case ARM::VST4LNdWB_fixed_Asm_16: Spacing = 1; return ARM::VST4LNd16_UPD;
6694 case ARM::VST4LNdWB_fixed_Asm_32: Spacing = 1; return ARM::VST4LNd32_UPD;
6695 case ARM::VST4LNqWB_fixed_Asm_16: Spacing = 1; return ARM::VST4LNq16_UPD;
6696 case ARM::VST4LNqWB_fixed_Asm_32: Spacing = 2; return ARM::VST4LNq32_UPD;
6697 case ARM::VST4LNdWB_register_Asm_8: Spacing = 1; return ARM::VST4LNd8_UPD;
6698 case ARM::VST4LNdWB_register_Asm_16: Spacing = 1; return ARM::VST4LNd16_UPD;
6699 case ARM::VST4LNdWB_register_Asm_32: Spacing = 1; return ARM::VST4LNd32_UPD;
6700 case ARM::VST4LNqWB_register_Asm_16: Spacing = 2; return ARM::VST4LNq16_UPD;
6701 case ARM::VST4LNqWB_register_Asm_32: Spacing = 2; return ARM::VST4LNq32_UPD;
6702 case ARM::VST4LNdAsm_8: Spacing = 1; return ARM::VST4LNd8;
6703 case ARM::VST4LNdAsm_16: Spacing = 1; return ARM::VST4LNd16;
6704 case ARM::VST4LNdAsm_32: Spacing = 1; return ARM::VST4LNd32;
6705 case ARM::VST4LNqAsm_16: Spacing = 2; return ARM::VST4LNq16;
6706 case ARM::VST4LNqAsm_32: Spacing = 2; return ARM::VST4LNq32;
6707
Jim Grosbachda70eac2012-01-24 00:58:13 +00006708 // VST4
6709 case ARM::VST4dWB_fixed_Asm_8: Spacing = 1; return ARM::VST4d8_UPD;
6710 case ARM::VST4dWB_fixed_Asm_16: Spacing = 1; return ARM::VST4d16_UPD;
6711 case ARM::VST4dWB_fixed_Asm_32: Spacing = 1; return ARM::VST4d32_UPD;
6712 case ARM::VST4qWB_fixed_Asm_8: Spacing = 2; return ARM::VST4q8_UPD;
6713 case ARM::VST4qWB_fixed_Asm_16: Spacing = 2; return ARM::VST4q16_UPD;
6714 case ARM::VST4qWB_fixed_Asm_32: Spacing = 2; return ARM::VST4q32_UPD;
6715 case ARM::VST4dWB_register_Asm_8: Spacing = 1; return ARM::VST4d8_UPD;
6716 case ARM::VST4dWB_register_Asm_16: Spacing = 1; return ARM::VST4d16_UPD;
6717 case ARM::VST4dWB_register_Asm_32: Spacing = 1; return ARM::VST4d32_UPD;
6718 case ARM::VST4qWB_register_Asm_8: Spacing = 2; return ARM::VST4q8_UPD;
6719 case ARM::VST4qWB_register_Asm_16: Spacing = 2; return ARM::VST4q16_UPD;
6720 case ARM::VST4qWB_register_Asm_32: Spacing = 2; return ARM::VST4q32_UPD;
6721 case ARM::VST4dAsm_8: Spacing = 1; return ARM::VST4d8;
6722 case ARM::VST4dAsm_16: Spacing = 1; return ARM::VST4d16;
6723 case ARM::VST4dAsm_32: Spacing = 1; return ARM::VST4d32;
6724 case ARM::VST4qAsm_8: Spacing = 2; return ARM::VST4q8;
6725 case ARM::VST4qAsm_16: Spacing = 2; return ARM::VST4q16;
6726 case ARM::VST4qAsm_32: Spacing = 2; return ARM::VST4q32;
Jim Grosbacheb538222011-12-02 22:34:51 +00006727 }
6728}
6729
Jim Grosbach1a747242012-01-23 23:45:44 +00006730static unsigned getRealVLDOpcode(unsigned Opc, unsigned &Spacing) {
Jim Grosbach04945c42011-12-02 00:35:16 +00006731 switch(Opc) {
Craig Toppere55c5562012-02-07 02:50:20 +00006732 default: llvm_unreachable("unexpected opcode!");
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006733 // VLD1LN
Jim Grosbach1e946a42012-01-24 00:43:12 +00006734 case ARM::VLD1LNdWB_fixed_Asm_8: Spacing = 1; return ARM::VLD1LNd8_UPD;
6735 case ARM::VLD1LNdWB_fixed_Asm_16: Spacing = 1; return ARM::VLD1LNd16_UPD;
6736 case ARM::VLD1LNdWB_fixed_Asm_32: Spacing = 1; return ARM::VLD1LNd32_UPD;
6737 case ARM::VLD1LNdWB_register_Asm_8: Spacing = 1; return ARM::VLD1LNd8_UPD;
6738 case ARM::VLD1LNdWB_register_Asm_16: Spacing = 1; return ARM::VLD1LNd16_UPD;
6739 case ARM::VLD1LNdWB_register_Asm_32: Spacing = 1; return ARM::VLD1LNd32_UPD;
6740 case ARM::VLD1LNdAsm_8: Spacing = 1; return ARM::VLD1LNd8;
6741 case ARM::VLD1LNdAsm_16: Spacing = 1; return ARM::VLD1LNd16;
6742 case ARM::VLD1LNdAsm_32: Spacing = 1; return ARM::VLD1LNd32;
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006743
6744 // VLD2LN
Jim Grosbach1e946a42012-01-24 00:43:12 +00006745 case ARM::VLD2LNdWB_fixed_Asm_8: Spacing = 1; return ARM::VLD2LNd8_UPD;
6746 case ARM::VLD2LNdWB_fixed_Asm_16: Spacing = 1; return ARM::VLD2LNd16_UPD;
6747 case ARM::VLD2LNdWB_fixed_Asm_32: Spacing = 1; return ARM::VLD2LNd32_UPD;
6748 case ARM::VLD2LNqWB_fixed_Asm_16: Spacing = 1; return ARM::VLD2LNq16_UPD;
6749 case ARM::VLD2LNqWB_fixed_Asm_32: Spacing = 2; return ARM::VLD2LNq32_UPD;
6750 case ARM::VLD2LNdWB_register_Asm_8: Spacing = 1; return ARM::VLD2LNd8_UPD;
6751 case ARM::VLD2LNdWB_register_Asm_16: Spacing = 1; return ARM::VLD2LNd16_UPD;
6752 case ARM::VLD2LNdWB_register_Asm_32: Spacing = 1; return ARM::VLD2LNd32_UPD;
6753 case ARM::VLD2LNqWB_register_Asm_16: Spacing = 2; return ARM::VLD2LNq16_UPD;
6754 case ARM::VLD2LNqWB_register_Asm_32: Spacing = 2; return ARM::VLD2LNq32_UPD;
6755 case ARM::VLD2LNdAsm_8: Spacing = 1; return ARM::VLD2LNd8;
6756 case ARM::VLD2LNdAsm_16: Spacing = 1; return ARM::VLD2LNd16;
6757 case ARM::VLD2LNdAsm_32: Spacing = 1; return ARM::VLD2LNd32;
6758 case ARM::VLD2LNqAsm_16: Spacing = 2; return ARM::VLD2LNq16;
6759 case ARM::VLD2LNqAsm_32: Spacing = 2; return ARM::VLD2LNq32;
Jim Grosbacha8b444b2012-01-23 21:53:26 +00006760
Jim Grosbachb78403c2012-01-24 23:47:04 +00006761 // VLD3DUP
6762 case ARM::VLD3DUPdWB_fixed_Asm_8: Spacing = 1; return ARM::VLD3DUPd8_UPD;
6763 case ARM::VLD3DUPdWB_fixed_Asm_16: Spacing = 1; return ARM::VLD3DUPd16_UPD;
6764 case ARM::VLD3DUPdWB_fixed_Asm_32: Spacing = 1; return ARM::VLD3DUPd32_UPD;
6765 case ARM::VLD3DUPqWB_fixed_Asm_8: Spacing = 1; return ARM::VLD3DUPq8_UPD;
Kevin Enderbyd88fec32014-04-08 18:00:52 +00006766 case ARM::VLD3DUPqWB_fixed_Asm_16: Spacing = 2; return ARM::VLD3DUPq16_UPD;
Jim Grosbachb78403c2012-01-24 23:47:04 +00006767 case ARM::VLD3DUPqWB_fixed_Asm_32: Spacing = 2; return ARM::VLD3DUPq32_UPD;
6768 case ARM::VLD3DUPdWB_register_Asm_8: Spacing = 1; return ARM::VLD3DUPd8_UPD;
6769 case ARM::VLD3DUPdWB_register_Asm_16: Spacing = 1; return ARM::VLD3DUPd16_UPD;
6770 case ARM::VLD3DUPdWB_register_Asm_32: Spacing = 1; return ARM::VLD3DUPd32_UPD;
6771 case ARM::VLD3DUPqWB_register_Asm_8: Spacing = 2; return ARM::VLD3DUPq8_UPD;
6772 case ARM::VLD3DUPqWB_register_Asm_16: Spacing = 2; return ARM::VLD3DUPq16_UPD;
6773 case ARM::VLD3DUPqWB_register_Asm_32: Spacing = 2; return ARM::VLD3DUPq32_UPD;
6774 case ARM::VLD3DUPdAsm_8: Spacing = 1; return ARM::VLD3DUPd8;
6775 case ARM::VLD3DUPdAsm_16: Spacing = 1; return ARM::VLD3DUPd16;
6776 case ARM::VLD3DUPdAsm_32: Spacing = 1; return ARM::VLD3DUPd32;
6777 case ARM::VLD3DUPqAsm_8: Spacing = 2; return ARM::VLD3DUPq8;
6778 case ARM::VLD3DUPqAsm_16: Spacing = 2; return ARM::VLD3DUPq16;
6779 case ARM::VLD3DUPqAsm_32: Spacing = 2; return ARM::VLD3DUPq32;
6780
Jim Grosbacha8b444b2012-01-23 21:53:26 +00006781 // VLD3LN
Jim Grosbach1e946a42012-01-24 00:43:12 +00006782 case ARM::VLD3LNdWB_fixed_Asm_8: Spacing = 1; return ARM::VLD3LNd8_UPD;
6783 case ARM::VLD3LNdWB_fixed_Asm_16: Spacing = 1; return ARM::VLD3LNd16_UPD;
6784 case ARM::VLD3LNdWB_fixed_Asm_32: Spacing = 1; return ARM::VLD3LNd32_UPD;
6785 case ARM::VLD3LNqWB_fixed_Asm_16: Spacing = 1; return ARM::VLD3LNq16_UPD;
6786 case ARM::VLD3LNqWB_fixed_Asm_32: Spacing = 2; return ARM::VLD3LNq32_UPD;
6787 case ARM::VLD3LNdWB_register_Asm_8: Spacing = 1; return ARM::VLD3LNd8_UPD;
6788 case ARM::VLD3LNdWB_register_Asm_16: Spacing = 1; return ARM::VLD3LNd16_UPD;
6789 case ARM::VLD3LNdWB_register_Asm_32: Spacing = 1; return ARM::VLD3LNd32_UPD;
6790 case ARM::VLD3LNqWB_register_Asm_16: Spacing = 2; return ARM::VLD3LNq16_UPD;
6791 case ARM::VLD3LNqWB_register_Asm_32: Spacing = 2; return ARM::VLD3LNq32_UPD;
6792 case ARM::VLD3LNdAsm_8: Spacing = 1; return ARM::VLD3LNd8;
6793 case ARM::VLD3LNdAsm_16: Spacing = 1; return ARM::VLD3LNd16;
6794 case ARM::VLD3LNdAsm_32: Spacing = 1; return ARM::VLD3LNd32;
6795 case ARM::VLD3LNqAsm_16: Spacing = 2; return ARM::VLD3LNq16;
6796 case ARM::VLD3LNqAsm_32: Spacing = 2; return ARM::VLD3LNq32;
Jim Grosbachac2af3f2012-01-23 23:20:46 +00006797
6798 // VLD3
Jim Grosbach1e946a42012-01-24 00:43:12 +00006799 case ARM::VLD3dWB_fixed_Asm_8: Spacing = 1; return ARM::VLD3d8_UPD;
6800 case ARM::VLD3dWB_fixed_Asm_16: Spacing = 1; return ARM::VLD3d16_UPD;
6801 case ARM::VLD3dWB_fixed_Asm_32: Spacing = 1; return ARM::VLD3d32_UPD;
6802 case ARM::VLD3qWB_fixed_Asm_8: Spacing = 2; return ARM::VLD3q8_UPD;
6803 case ARM::VLD3qWB_fixed_Asm_16: Spacing = 2; return ARM::VLD3q16_UPD;
6804 case ARM::VLD3qWB_fixed_Asm_32: Spacing = 2; return ARM::VLD3q32_UPD;
6805 case ARM::VLD3dWB_register_Asm_8: Spacing = 1; return ARM::VLD3d8_UPD;
6806 case ARM::VLD3dWB_register_Asm_16: Spacing = 1; return ARM::VLD3d16_UPD;
6807 case ARM::VLD3dWB_register_Asm_32: Spacing = 1; return ARM::VLD3d32_UPD;
6808 case ARM::VLD3qWB_register_Asm_8: Spacing = 2; return ARM::VLD3q8_UPD;
6809 case ARM::VLD3qWB_register_Asm_16: Spacing = 2; return ARM::VLD3q16_UPD;
6810 case ARM::VLD3qWB_register_Asm_32: Spacing = 2; return ARM::VLD3q32_UPD;
6811 case ARM::VLD3dAsm_8: Spacing = 1; return ARM::VLD3d8;
6812 case ARM::VLD3dAsm_16: Spacing = 1; return ARM::VLD3d16;
6813 case ARM::VLD3dAsm_32: Spacing = 1; return ARM::VLD3d32;
6814 case ARM::VLD3qAsm_8: Spacing = 2; return ARM::VLD3q8;
6815 case ARM::VLD3qAsm_16: Spacing = 2; return ARM::VLD3q16;
6816 case ARM::VLD3qAsm_32: Spacing = 2; return ARM::VLD3q32;
Jim Grosbached561fc2012-01-24 00:43:17 +00006817
Jim Grosbach14952a02012-01-24 18:37:25 +00006818 // VLD4LN
6819 case ARM::VLD4LNdWB_fixed_Asm_8: Spacing = 1; return ARM::VLD4LNd8_UPD;
6820 case ARM::VLD4LNdWB_fixed_Asm_16: Spacing = 1; return ARM::VLD4LNd16_UPD;
6821 case ARM::VLD4LNdWB_fixed_Asm_32: Spacing = 1; return ARM::VLD4LNd32_UPD;
Kevin Enderby8108f382014-03-26 19:35:40 +00006822 case ARM::VLD4LNqWB_fixed_Asm_16: Spacing = 2; return ARM::VLD4LNq16_UPD;
Jim Grosbach14952a02012-01-24 18:37:25 +00006823 case ARM::VLD4LNqWB_fixed_Asm_32: Spacing = 2; return ARM::VLD4LNq32_UPD;
6824 case ARM::VLD4LNdWB_register_Asm_8: Spacing = 1; return ARM::VLD4LNd8_UPD;
6825 case ARM::VLD4LNdWB_register_Asm_16: Spacing = 1; return ARM::VLD4LNd16_UPD;
6826 case ARM::VLD4LNdWB_register_Asm_32: Spacing = 1; return ARM::VLD4LNd32_UPD;
6827 case ARM::VLD4LNqWB_register_Asm_16: Spacing = 2; return ARM::VLD4LNq16_UPD;
6828 case ARM::VLD4LNqWB_register_Asm_32: Spacing = 2; return ARM::VLD4LNq32_UPD;
6829 case ARM::VLD4LNdAsm_8: Spacing = 1; return ARM::VLD4LNd8;
6830 case ARM::VLD4LNdAsm_16: Spacing = 1; return ARM::VLD4LNd16;
6831 case ARM::VLD4LNdAsm_32: Spacing = 1; return ARM::VLD4LNd32;
6832 case ARM::VLD4LNqAsm_16: Spacing = 2; return ARM::VLD4LNq16;
6833 case ARM::VLD4LNqAsm_32: Spacing = 2; return ARM::VLD4LNq32;
6834
Jim Grosbach086cbfa2012-01-25 00:01:08 +00006835 // VLD4DUP
6836 case ARM::VLD4DUPdWB_fixed_Asm_8: Spacing = 1; return ARM::VLD4DUPd8_UPD;
6837 case ARM::VLD4DUPdWB_fixed_Asm_16: Spacing = 1; return ARM::VLD4DUPd16_UPD;
6838 case ARM::VLD4DUPdWB_fixed_Asm_32: Spacing = 1; return ARM::VLD4DUPd32_UPD;
6839 case ARM::VLD4DUPqWB_fixed_Asm_8: Spacing = 1; return ARM::VLD4DUPq8_UPD;
6840 case ARM::VLD4DUPqWB_fixed_Asm_16: Spacing = 1; return ARM::VLD4DUPq16_UPD;
6841 case ARM::VLD4DUPqWB_fixed_Asm_32: Spacing = 2; return ARM::VLD4DUPq32_UPD;
6842 case ARM::VLD4DUPdWB_register_Asm_8: Spacing = 1; return ARM::VLD4DUPd8_UPD;
6843 case ARM::VLD4DUPdWB_register_Asm_16: Spacing = 1; return ARM::VLD4DUPd16_UPD;
6844 case ARM::VLD4DUPdWB_register_Asm_32: Spacing = 1; return ARM::VLD4DUPd32_UPD;
6845 case ARM::VLD4DUPqWB_register_Asm_8: Spacing = 2; return ARM::VLD4DUPq8_UPD;
6846 case ARM::VLD4DUPqWB_register_Asm_16: Spacing = 2; return ARM::VLD4DUPq16_UPD;
6847 case ARM::VLD4DUPqWB_register_Asm_32: Spacing = 2; return ARM::VLD4DUPq32_UPD;
6848 case ARM::VLD4DUPdAsm_8: Spacing = 1; return ARM::VLD4DUPd8;
6849 case ARM::VLD4DUPdAsm_16: Spacing = 1; return ARM::VLD4DUPd16;
6850 case ARM::VLD4DUPdAsm_32: Spacing = 1; return ARM::VLD4DUPd32;
6851 case ARM::VLD4DUPqAsm_8: Spacing = 2; return ARM::VLD4DUPq8;
6852 case ARM::VLD4DUPqAsm_16: Spacing = 2; return ARM::VLD4DUPq16;
6853 case ARM::VLD4DUPqAsm_32: Spacing = 2; return ARM::VLD4DUPq32;
6854
Jim Grosbached561fc2012-01-24 00:43:17 +00006855 // VLD4
6856 case ARM::VLD4dWB_fixed_Asm_8: Spacing = 1; return ARM::VLD4d8_UPD;
6857 case ARM::VLD4dWB_fixed_Asm_16: Spacing = 1; return ARM::VLD4d16_UPD;
6858 case ARM::VLD4dWB_fixed_Asm_32: Spacing = 1; return ARM::VLD4d32_UPD;
6859 case ARM::VLD4qWB_fixed_Asm_8: Spacing = 2; return ARM::VLD4q8_UPD;
6860 case ARM::VLD4qWB_fixed_Asm_16: Spacing = 2; return ARM::VLD4q16_UPD;
6861 case ARM::VLD4qWB_fixed_Asm_32: Spacing = 2; return ARM::VLD4q32_UPD;
6862 case ARM::VLD4dWB_register_Asm_8: Spacing = 1; return ARM::VLD4d8_UPD;
6863 case ARM::VLD4dWB_register_Asm_16: Spacing = 1; return ARM::VLD4d16_UPD;
6864 case ARM::VLD4dWB_register_Asm_32: Spacing = 1; return ARM::VLD4d32_UPD;
6865 case ARM::VLD4qWB_register_Asm_8: Spacing = 2; return ARM::VLD4q8_UPD;
6866 case ARM::VLD4qWB_register_Asm_16: Spacing = 2; return ARM::VLD4q16_UPD;
6867 case ARM::VLD4qWB_register_Asm_32: Spacing = 2; return ARM::VLD4q32_UPD;
6868 case ARM::VLD4dAsm_8: Spacing = 1; return ARM::VLD4d8;
6869 case ARM::VLD4dAsm_16: Spacing = 1; return ARM::VLD4d16;
6870 case ARM::VLD4dAsm_32: Spacing = 1; return ARM::VLD4d32;
6871 case ARM::VLD4qAsm_8: Spacing = 2; return ARM::VLD4q8;
6872 case ARM::VLD4qAsm_16: Spacing = 2; return ARM::VLD4q16;
6873 case ARM::VLD4qAsm_32: Spacing = 2; return ARM::VLD4q32;
Jim Grosbach04945c42011-12-02 00:35:16 +00006874 }
6875}
6876
David Blaikie960ea3f2014-06-08 16:18:35 +00006877bool ARMAsmParser::processInstruction(MCInst &Inst,
Joerg Sonnenberger02b13a82014-11-21 22:39:34 +00006878 const OperandVector &Operands,
6879 MCStreamer &Out) {
John Brawn192f74a2017-06-22 10:29:31 +00006880 // Check if we have the wide qualifier, because if it's present we
6881 // must avoid selecting a 16-bit thumb instruction.
6882 bool HasWideQualifier = false;
6883 for (auto &Op : Operands) {
6884 ARMOperand &ARMOp = static_cast<ARMOperand&>(*Op);
6885 if (ARMOp.isToken() && ARMOp.getToken() == ".w") {
6886 HasWideQualifier = true;
6887 break;
6888 }
6889 }
6890
Jim Grosbach8ba76c62011-08-11 17:35:48 +00006891 switch (Inst.getOpcode()) {
Saleem Abdulrasoolfb3950e2014-01-12 04:36:01 +00006892 // Alias for alternate form of 'ldr{,b}t Rt, [Rn], #imm' instruction.
6893 case ARM::LDRT_POST:
6894 case ARM::LDRBT_POST: {
6895 const unsigned Opcode =
6896 (Inst.getOpcode() == ARM::LDRT_POST) ? ARM::LDRT_POST_IMM
6897 : ARM::LDRBT_POST_IMM;
6898 MCInst TmpInst;
6899 TmpInst.setOpcode(Opcode);
6900 TmpInst.addOperand(Inst.getOperand(0));
6901 TmpInst.addOperand(Inst.getOperand(1));
6902 TmpInst.addOperand(Inst.getOperand(1));
Jim Grosbache9119e42015-05-13 18:37:00 +00006903 TmpInst.addOperand(MCOperand::createReg(0));
6904 TmpInst.addOperand(MCOperand::createImm(0));
Saleem Abdulrasoolfb3950e2014-01-12 04:36:01 +00006905 TmpInst.addOperand(Inst.getOperand(2));
6906 TmpInst.addOperand(Inst.getOperand(3));
6907 Inst = TmpInst;
6908 return true;
6909 }
6910 // Alias for alternate form of 'str{,b}t Rt, [Rn], #imm' instruction.
6911 case ARM::STRT_POST:
6912 case ARM::STRBT_POST: {
6913 const unsigned Opcode =
6914 (Inst.getOpcode() == ARM::STRT_POST) ? ARM::STRT_POST_IMM
6915 : ARM::STRBT_POST_IMM;
6916 MCInst TmpInst;
6917 TmpInst.setOpcode(Opcode);
6918 TmpInst.addOperand(Inst.getOperand(1));
6919 TmpInst.addOperand(Inst.getOperand(0));
6920 TmpInst.addOperand(Inst.getOperand(1));
Jim Grosbache9119e42015-05-13 18:37:00 +00006921 TmpInst.addOperand(MCOperand::createReg(0));
6922 TmpInst.addOperand(MCOperand::createImm(0));
Saleem Abdulrasoolfb3950e2014-01-12 04:36:01 +00006923 TmpInst.addOperand(Inst.getOperand(2));
6924 TmpInst.addOperand(Inst.getOperand(3));
6925 Inst = TmpInst;
6926 return true;
6927 }
Jim Grosbache974a6a2012-09-25 00:08:13 +00006928 // Alias for alternate form of 'ADR Rd, #imm' instruction.
6929 case ARM::ADDri: {
6930 if (Inst.getOperand(1).getReg() != ARM::PC ||
Joerg Sonnenberger02b13a82014-11-21 22:39:34 +00006931 Inst.getOperand(5).getReg() != 0 ||
6932 !(Inst.getOperand(2).isExpr() || Inst.getOperand(2).isImm()))
Jim Grosbache974a6a2012-09-25 00:08:13 +00006933 return false;
6934 MCInst TmpInst;
6935 TmpInst.setOpcode(ARM::ADR);
6936 TmpInst.addOperand(Inst.getOperand(0));
Joerg Sonnenberger02b13a82014-11-21 22:39:34 +00006937 if (Inst.getOperand(2).isImm()) {
Asiri Rathnayake7835e9b2014-12-09 13:14:58 +00006938 // Immediate (mod_imm) will be in its encoded form, we must unencode it
6939 // before passing it to the ADR instruction.
6940 unsigned Enc = Inst.getOperand(2).getImm();
Jim Grosbache9119e42015-05-13 18:37:00 +00006941 TmpInst.addOperand(MCOperand::createImm(
Asiri Rathnayake7835e9b2014-12-09 13:14:58 +00006942 ARM_AM::rotr32(Enc & 0xFF, (Enc & 0xF00) >> 7)));
Joerg Sonnenberger02b13a82014-11-21 22:39:34 +00006943 } else {
6944 // Turn PC-relative expression into absolute expression.
6945 // Reading PC provides the start of the current instruction + 8 and
6946 // the transform to adr is biased by that.
Jim Grosbach6f482002015-05-18 18:43:14 +00006947 MCSymbol *Dot = getContext().createTempSymbol();
Joerg Sonnenberger02b13a82014-11-21 22:39:34 +00006948 Out.EmitLabel(Dot);
6949 const MCExpr *OpExpr = Inst.getOperand(2).getExpr();
Jim Grosbach13760bd2015-05-30 01:25:56 +00006950 const MCExpr *InstPC = MCSymbolRefExpr::create(Dot,
Joerg Sonnenberger02b13a82014-11-21 22:39:34 +00006951 MCSymbolRefExpr::VK_None,
6952 getContext());
Jim Grosbach13760bd2015-05-30 01:25:56 +00006953 const MCExpr *Const8 = MCConstantExpr::create(8, getContext());
6954 const MCExpr *ReadPC = MCBinaryExpr::createAdd(InstPC, Const8,
Joerg Sonnenberger02b13a82014-11-21 22:39:34 +00006955 getContext());
Jim Grosbach13760bd2015-05-30 01:25:56 +00006956 const MCExpr *FixupAddr = MCBinaryExpr::createAdd(ReadPC, OpExpr,
Joerg Sonnenberger02b13a82014-11-21 22:39:34 +00006957 getContext());
Jim Grosbache9119e42015-05-13 18:37:00 +00006958 TmpInst.addOperand(MCOperand::createExpr(FixupAddr));
Joerg Sonnenberger02b13a82014-11-21 22:39:34 +00006959 }
Jim Grosbache974a6a2012-09-25 00:08:13 +00006960 TmpInst.addOperand(Inst.getOperand(3));
6961 TmpInst.addOperand(Inst.getOperand(4));
6962 Inst = TmpInst;
6963 return true;
6964 }
Jim Grosbach94298a92012-01-18 22:46:46 +00006965 // Aliases for alternate PC+imm syntax of LDR instructions.
6966 case ARM::t2LDRpcrel:
Kevin Enderby06aa3eb82012-12-14 23:04:25 +00006967 // Select the narrow version if the immediate will fit.
6968 if (Inst.getOperand(1).getImm() > 0 &&
Amaury de la Vieuvilleeac0bad2013-06-18 08:13:05 +00006969 Inst.getOperand(1).getImm() <= 0xff &&
John Brawn192f74a2017-06-22 10:29:31 +00006970 !HasWideQualifier)
Kevin Enderby06aa3eb82012-12-14 23:04:25 +00006971 Inst.setOpcode(ARM::tLDRpci);
6972 else
6973 Inst.setOpcode(ARM::t2LDRpci);
Jim Grosbach94298a92012-01-18 22:46:46 +00006974 return true;
6975 case ARM::t2LDRBpcrel:
6976 Inst.setOpcode(ARM::t2LDRBpci);
6977 return true;
6978 case ARM::t2LDRHpcrel:
6979 Inst.setOpcode(ARM::t2LDRHpci);
6980 return true;
6981 case ARM::t2LDRSBpcrel:
6982 Inst.setOpcode(ARM::t2LDRSBpci);
6983 return true;
6984 case ARM::t2LDRSHpcrel:
6985 Inst.setOpcode(ARM::t2LDRSHpci);
6986 return true;
Renato Golin3f126132016-05-12 21:22:31 +00006987 case ARM::LDRConstPool:
6988 case ARM::tLDRConstPool:
Renato Golin608cb5d2016-05-12 21:22:42 +00006989 case ARM::t2LDRConstPool: {
6990 // Pseudo instruction ldr rt, =immediate is converted to a
6991 // MOV rt, immediate if immediate is known and representable
6992 // otherwise we create a constant pool entry that we load from.
Renato Golin3f126132016-05-12 21:22:31 +00006993 MCInst TmpInst;
6994 if (Inst.getOpcode() == ARM::LDRConstPool)
6995 TmpInst.setOpcode(ARM::LDRi12);
6996 else if (Inst.getOpcode() == ARM::tLDRConstPool)
6997 TmpInst.setOpcode(ARM::tLDRpci);
6998 else if (Inst.getOpcode() == ARM::t2LDRConstPool)
6999 TmpInst.setOpcode(ARM::t2LDRpci);
7000 const ARMOperand &PoolOperand =
John Brawn192f74a2017-06-22 10:29:31 +00007001 (HasWideQualifier ?
7002 static_cast<ARMOperand &>(*Operands[4]) :
7003 static_cast<ARMOperand &>(*Operands[3]));
Renato Golin3f126132016-05-12 21:22:31 +00007004 const MCExpr *SubExprVal = PoolOperand.getConstantPoolImm();
Renato Golin608cb5d2016-05-12 21:22:42 +00007005 // If SubExprVal is a constant we may be able to use a MOV
7006 if (isa<MCConstantExpr>(SubExprVal) &&
7007 Inst.getOperand(0).getReg() != ARM::PC &&
7008 Inst.getOperand(0).getReg() != ARM::SP) {
7009 int64_t Value =
7010 (int64_t) (cast<MCConstantExpr>(SubExprVal))->getValue();
7011 bool UseMov = true;
7012 bool MovHasS = true;
7013 if (Inst.getOpcode() == ARM::LDRConstPool) {
7014 // ARM Constant
7015 if (ARM_AM::getSOImmVal(Value) != -1) {
7016 Value = ARM_AM::getSOImmVal(Value);
7017 TmpInst.setOpcode(ARM::MOVi);
7018 }
7019 else if (ARM_AM::getSOImmVal(~Value) != -1) {
7020 Value = ARM_AM::getSOImmVal(~Value);
7021 TmpInst.setOpcode(ARM::MVNi);
7022 }
7023 else if (hasV6T2Ops() &&
7024 Value >=0 && Value < 65536) {
7025 TmpInst.setOpcode(ARM::MOVi16);
7026 MovHasS = false;
7027 }
7028 else
7029 UseMov = false;
7030 }
7031 else {
7032 // Thumb/Thumb2 Constant
7033 if (hasThumb2() &&
7034 ARM_AM::getT2SOImmVal(Value) != -1)
7035 TmpInst.setOpcode(ARM::t2MOVi);
7036 else if (hasThumb2() &&
7037 ARM_AM::getT2SOImmVal(~Value) != -1) {
7038 TmpInst.setOpcode(ARM::t2MVNi);
7039 Value = ~Value;
7040 }
7041 else if (hasV8MBaseline() &&
7042 Value >=0 && Value < 65536) {
7043 TmpInst.setOpcode(ARM::t2MOVi16);
7044 MovHasS = false;
7045 }
7046 else
7047 UseMov = false;
7048 }
7049 if (UseMov) {
7050 TmpInst.addOperand(Inst.getOperand(0)); // Rt
7051 TmpInst.addOperand(MCOperand::createImm(Value)); // Immediate
7052 TmpInst.addOperand(Inst.getOperand(2)); // CondCode
7053 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
7054 if (MovHasS)
7055 TmpInst.addOperand(MCOperand::createReg(0)); // S
7056 Inst = TmpInst;
7057 return true;
7058 }
7059 }
7060 // No opportunity to use MOV/MVN create constant pool
Renato Golin3f126132016-05-12 21:22:31 +00007061 const MCExpr *CPLoc =
7062 getTargetStreamer().addConstantPoolEntry(SubExprVal,
7063 PoolOperand.getStartLoc());
7064 TmpInst.addOperand(Inst.getOperand(0)); // Rt
7065 TmpInst.addOperand(MCOperand::createExpr(CPLoc)); // offset to constpool
7066 if (TmpInst.getOpcode() == ARM::LDRi12)
7067 TmpInst.addOperand(MCOperand::createImm(0)); // unused offset
7068 TmpInst.addOperand(Inst.getOperand(2)); // CondCode
7069 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
7070 Inst = TmpInst;
7071 return true;
7072 }
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00007073 // Handle NEON VST complex aliases.
Jim Grosbachd28ef9a2012-01-23 19:39:08 +00007074 case ARM::VST1LNdWB_register_Asm_8:
7075 case ARM::VST1LNdWB_register_Asm_16:
7076 case ARM::VST1LNdWB_register_Asm_32: {
Jim Grosbacheb538222011-12-02 22:34:51 +00007077 MCInst TmpInst;
7078 // Shuffle the operands around so the lane index operand is in the
7079 // right place.
Jim Grosbach2c590522011-12-20 20:46:29 +00007080 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00007081 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
Jim Grosbacheb538222011-12-02 22:34:51 +00007082 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
7083 TmpInst.addOperand(Inst.getOperand(2)); // Rn
7084 TmpInst.addOperand(Inst.getOperand(3)); // alignment
7085 TmpInst.addOperand(Inst.getOperand(4)); // Rm
7086 TmpInst.addOperand(Inst.getOperand(0)); // Vd
7087 TmpInst.addOperand(Inst.getOperand(1)); // lane
7088 TmpInst.addOperand(Inst.getOperand(5)); // CondCode
7089 TmpInst.addOperand(Inst.getOperand(6));
7090 Inst = TmpInst;
7091 return true;
7092 }
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00007093
Jim Grosbachd28ef9a2012-01-23 19:39:08 +00007094 case ARM::VST2LNdWB_register_Asm_8:
7095 case ARM::VST2LNdWB_register_Asm_16:
7096 case ARM::VST2LNdWB_register_Asm_32:
7097 case ARM::VST2LNqWB_register_Asm_16:
7098 case ARM::VST2LNqWB_register_Asm_32: {
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00007099 MCInst TmpInst;
7100 // Shuffle the operands around so the lane index operand is in the
7101 // right place.
Jim Grosbach2c590522011-12-20 20:46:29 +00007102 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00007103 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00007104 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
7105 TmpInst.addOperand(Inst.getOperand(2)); // Rn
7106 TmpInst.addOperand(Inst.getOperand(3)); // alignment
7107 TmpInst.addOperand(Inst.getOperand(4)); // Rm
7108 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00007109 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach2c590522011-12-20 20:46:29 +00007110 Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00007111 TmpInst.addOperand(Inst.getOperand(1)); // lane
7112 TmpInst.addOperand(Inst.getOperand(5)); // CondCode
7113 TmpInst.addOperand(Inst.getOperand(6));
7114 Inst = TmpInst;
7115 return true;
7116 }
Jim Grosbachd3d36d92012-01-24 00:07:41 +00007117
7118 case ARM::VST3LNdWB_register_Asm_8:
7119 case ARM::VST3LNdWB_register_Asm_16:
7120 case ARM::VST3LNdWB_register_Asm_32:
7121 case ARM::VST3LNqWB_register_Asm_16:
7122 case ARM::VST3LNqWB_register_Asm_32: {
7123 MCInst TmpInst;
7124 // Shuffle the operands around so the lane index operand is in the
7125 // right place.
7126 unsigned Spacing;
7127 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
7128 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
7129 TmpInst.addOperand(Inst.getOperand(2)); // Rn
7130 TmpInst.addOperand(Inst.getOperand(3)); // alignment
7131 TmpInst.addOperand(Inst.getOperand(4)); // Rm
7132 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00007133 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbachd3d36d92012-01-24 00:07:41 +00007134 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00007135 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbachd3d36d92012-01-24 00:07:41 +00007136 Spacing * 2));
7137 TmpInst.addOperand(Inst.getOperand(1)); // lane
7138 TmpInst.addOperand(Inst.getOperand(5)); // CondCode
7139 TmpInst.addOperand(Inst.getOperand(6));
7140 Inst = TmpInst;
7141 return true;
7142 }
7143
Jim Grosbach8e2722c2012-01-24 18:53:13 +00007144 case ARM::VST4LNdWB_register_Asm_8:
7145 case ARM::VST4LNdWB_register_Asm_16:
7146 case ARM::VST4LNdWB_register_Asm_32:
7147 case ARM::VST4LNqWB_register_Asm_16:
7148 case ARM::VST4LNqWB_register_Asm_32: {
7149 MCInst TmpInst;
7150 // Shuffle the operands around so the lane index operand is in the
7151 // right place.
7152 unsigned Spacing;
7153 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
7154 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
7155 TmpInst.addOperand(Inst.getOperand(2)); // Rn
7156 TmpInst.addOperand(Inst.getOperand(3)); // alignment
7157 TmpInst.addOperand(Inst.getOperand(4)); // Rm
7158 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00007159 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach8e2722c2012-01-24 18:53:13 +00007160 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00007161 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach8e2722c2012-01-24 18:53:13 +00007162 Spacing * 2));
Jim Grosbache9119e42015-05-13 18:37:00 +00007163 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach8e2722c2012-01-24 18:53:13 +00007164 Spacing * 3));
7165 TmpInst.addOperand(Inst.getOperand(1)); // lane
7166 TmpInst.addOperand(Inst.getOperand(5)); // CondCode
7167 TmpInst.addOperand(Inst.getOperand(6));
7168 Inst = TmpInst;
7169 return true;
7170 }
7171
Jim Grosbachd28ef9a2012-01-23 19:39:08 +00007172 case ARM::VST1LNdWB_fixed_Asm_8:
7173 case ARM::VST1LNdWB_fixed_Asm_16:
7174 case ARM::VST1LNdWB_fixed_Asm_32: {
Jim Grosbacheb538222011-12-02 22:34:51 +00007175 MCInst TmpInst;
7176 // Shuffle the operands around so the lane index operand is in the
7177 // right place.
Jim Grosbach2c590522011-12-20 20:46:29 +00007178 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00007179 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
Jim Grosbacheb538222011-12-02 22:34:51 +00007180 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
7181 TmpInst.addOperand(Inst.getOperand(2)); // Rn
7182 TmpInst.addOperand(Inst.getOperand(3)); // alignment
Jim Grosbache9119e42015-05-13 18:37:00 +00007183 TmpInst.addOperand(MCOperand::createReg(0)); // Rm
Jim Grosbacheb538222011-12-02 22:34:51 +00007184 TmpInst.addOperand(Inst.getOperand(0)); // Vd
7185 TmpInst.addOperand(Inst.getOperand(1)); // lane
7186 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
7187 TmpInst.addOperand(Inst.getOperand(5));
7188 Inst = TmpInst;
7189 return true;
7190 }
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00007191
Jim Grosbachd28ef9a2012-01-23 19:39:08 +00007192 case ARM::VST2LNdWB_fixed_Asm_8:
7193 case ARM::VST2LNdWB_fixed_Asm_16:
7194 case ARM::VST2LNdWB_fixed_Asm_32:
7195 case ARM::VST2LNqWB_fixed_Asm_16:
7196 case ARM::VST2LNqWB_fixed_Asm_32: {
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00007197 MCInst TmpInst;
7198 // Shuffle the operands around so the lane index operand is in the
7199 // right place.
Jim Grosbach2c590522011-12-20 20:46:29 +00007200 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00007201 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00007202 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
7203 TmpInst.addOperand(Inst.getOperand(2)); // Rn
7204 TmpInst.addOperand(Inst.getOperand(3)); // alignment
Jim Grosbache9119e42015-05-13 18:37:00 +00007205 TmpInst.addOperand(MCOperand::createReg(0)); // Rm
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00007206 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00007207 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach2c590522011-12-20 20:46:29 +00007208 Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00007209 TmpInst.addOperand(Inst.getOperand(1)); // lane
7210 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
7211 TmpInst.addOperand(Inst.getOperand(5));
7212 Inst = TmpInst;
7213 return true;
7214 }
Jim Grosbachd3d36d92012-01-24 00:07:41 +00007215
7216 case ARM::VST3LNdWB_fixed_Asm_8:
7217 case ARM::VST3LNdWB_fixed_Asm_16:
7218 case ARM::VST3LNdWB_fixed_Asm_32:
7219 case ARM::VST3LNqWB_fixed_Asm_16:
7220 case ARM::VST3LNqWB_fixed_Asm_32: {
7221 MCInst TmpInst;
7222 // Shuffle the operands around so the lane index operand is in the
7223 // right place.
7224 unsigned Spacing;
7225 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
7226 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
7227 TmpInst.addOperand(Inst.getOperand(2)); // Rn
7228 TmpInst.addOperand(Inst.getOperand(3)); // alignment
Jim Grosbache9119e42015-05-13 18:37:00 +00007229 TmpInst.addOperand(MCOperand::createReg(0)); // Rm
Jim Grosbachd3d36d92012-01-24 00:07:41 +00007230 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00007231 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbachd3d36d92012-01-24 00:07:41 +00007232 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00007233 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbachd3d36d92012-01-24 00:07:41 +00007234 Spacing * 2));
7235 TmpInst.addOperand(Inst.getOperand(1)); // lane
7236 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
7237 TmpInst.addOperand(Inst.getOperand(5));
7238 Inst = TmpInst;
7239 return true;
7240 }
7241
Jim Grosbach8e2722c2012-01-24 18:53:13 +00007242 case ARM::VST4LNdWB_fixed_Asm_8:
7243 case ARM::VST4LNdWB_fixed_Asm_16:
7244 case ARM::VST4LNdWB_fixed_Asm_32:
7245 case ARM::VST4LNqWB_fixed_Asm_16:
7246 case ARM::VST4LNqWB_fixed_Asm_32: {
7247 MCInst TmpInst;
7248 // Shuffle the operands around so the lane index operand is in the
7249 // right place.
7250 unsigned Spacing;
7251 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
7252 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
7253 TmpInst.addOperand(Inst.getOperand(2)); // Rn
7254 TmpInst.addOperand(Inst.getOperand(3)); // alignment
Jim Grosbache9119e42015-05-13 18:37:00 +00007255 TmpInst.addOperand(MCOperand::createReg(0)); // Rm
Jim Grosbach8e2722c2012-01-24 18:53:13 +00007256 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00007257 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach8e2722c2012-01-24 18:53:13 +00007258 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00007259 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach8e2722c2012-01-24 18:53:13 +00007260 Spacing * 2));
Jim Grosbache9119e42015-05-13 18:37:00 +00007261 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach8e2722c2012-01-24 18:53:13 +00007262 Spacing * 3));
7263 TmpInst.addOperand(Inst.getOperand(1)); // lane
7264 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
7265 TmpInst.addOperand(Inst.getOperand(5));
7266 Inst = TmpInst;
7267 return true;
7268 }
7269
Jim Grosbachd28ef9a2012-01-23 19:39:08 +00007270 case ARM::VST1LNdAsm_8:
7271 case ARM::VST1LNdAsm_16:
7272 case ARM::VST1LNdAsm_32: {
Jim Grosbacheb538222011-12-02 22:34:51 +00007273 MCInst TmpInst;
7274 // Shuffle the operands around so the lane index operand is in the
7275 // right place.
Jim Grosbach2c590522011-12-20 20:46:29 +00007276 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00007277 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
Jim Grosbacheb538222011-12-02 22:34:51 +00007278 TmpInst.addOperand(Inst.getOperand(2)); // Rn
7279 TmpInst.addOperand(Inst.getOperand(3)); // alignment
7280 TmpInst.addOperand(Inst.getOperand(0)); // Vd
7281 TmpInst.addOperand(Inst.getOperand(1)); // lane
7282 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
7283 TmpInst.addOperand(Inst.getOperand(5));
7284 Inst = TmpInst;
7285 return true;
7286 }
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00007287
Jim Grosbachd28ef9a2012-01-23 19:39:08 +00007288 case ARM::VST2LNdAsm_8:
7289 case ARM::VST2LNdAsm_16:
7290 case ARM::VST2LNdAsm_32:
7291 case ARM::VST2LNqAsm_16:
7292 case ARM::VST2LNqAsm_32: {
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00007293 MCInst TmpInst;
7294 // Shuffle the operands around so the lane index operand is in the
7295 // right place.
Jim Grosbach2c590522011-12-20 20:46:29 +00007296 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00007297 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00007298 TmpInst.addOperand(Inst.getOperand(2)); // Rn
7299 TmpInst.addOperand(Inst.getOperand(3)); // alignment
7300 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00007301 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach2c590522011-12-20 20:46:29 +00007302 Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00007303 TmpInst.addOperand(Inst.getOperand(1)); // lane
7304 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
7305 TmpInst.addOperand(Inst.getOperand(5));
7306 Inst = TmpInst;
7307 return true;
7308 }
Jim Grosbachd3d36d92012-01-24 00:07:41 +00007309
7310 case ARM::VST3LNdAsm_8:
7311 case ARM::VST3LNdAsm_16:
7312 case ARM::VST3LNdAsm_32:
7313 case ARM::VST3LNqAsm_16:
7314 case ARM::VST3LNqAsm_32: {
7315 MCInst TmpInst;
7316 // Shuffle the operands around so the lane index operand is in the
7317 // right place.
7318 unsigned Spacing;
7319 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
7320 TmpInst.addOperand(Inst.getOperand(2)); // Rn
7321 TmpInst.addOperand(Inst.getOperand(3)); // alignment
7322 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00007323 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbachd3d36d92012-01-24 00:07:41 +00007324 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00007325 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbachd3d36d92012-01-24 00:07:41 +00007326 Spacing * 2));
7327 TmpInst.addOperand(Inst.getOperand(1)); // lane
7328 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
7329 TmpInst.addOperand(Inst.getOperand(5));
7330 Inst = TmpInst;
7331 return true;
7332 }
7333
Jim Grosbach8e2722c2012-01-24 18:53:13 +00007334 case ARM::VST4LNdAsm_8:
7335 case ARM::VST4LNdAsm_16:
7336 case ARM::VST4LNdAsm_32:
7337 case ARM::VST4LNqAsm_16:
7338 case ARM::VST4LNqAsm_32: {
7339 MCInst TmpInst;
7340 // Shuffle the operands around so the lane index operand is in the
7341 // right place.
7342 unsigned Spacing;
7343 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
7344 TmpInst.addOperand(Inst.getOperand(2)); // Rn
7345 TmpInst.addOperand(Inst.getOperand(3)); // alignment
7346 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00007347 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach8e2722c2012-01-24 18:53:13 +00007348 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00007349 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach8e2722c2012-01-24 18:53:13 +00007350 Spacing * 2));
Jim Grosbache9119e42015-05-13 18:37:00 +00007351 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach8e2722c2012-01-24 18:53:13 +00007352 Spacing * 3));
7353 TmpInst.addOperand(Inst.getOperand(1)); // lane
7354 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
7355 TmpInst.addOperand(Inst.getOperand(5));
7356 Inst = TmpInst;
7357 return true;
7358 }
7359
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00007360 // Handle NEON VLD complex aliases.
Jim Grosbachd28ef9a2012-01-23 19:39:08 +00007361 case ARM::VLD1LNdWB_register_Asm_8:
7362 case ARM::VLD1LNdWB_register_Asm_16:
7363 case ARM::VLD1LNdWB_register_Asm_32: {
Jim Grosbachdda976b2011-12-02 22:01:52 +00007364 MCInst TmpInst;
7365 // Shuffle the operands around so the lane index operand is in the
7366 // right place.
Jim Grosbach75e2ab52011-12-20 19:21:26 +00007367 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00007368 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
Jim Grosbachdda976b2011-12-02 22:01:52 +00007369 TmpInst.addOperand(Inst.getOperand(0)); // Vd
7370 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
7371 TmpInst.addOperand(Inst.getOperand(2)); // Rn
7372 TmpInst.addOperand(Inst.getOperand(3)); // alignment
7373 TmpInst.addOperand(Inst.getOperand(4)); // Rm
7374 TmpInst.addOperand(Inst.getOperand(0)); // Tied operand src (== Vd)
7375 TmpInst.addOperand(Inst.getOperand(1)); // lane
7376 TmpInst.addOperand(Inst.getOperand(5)); // CondCode
7377 TmpInst.addOperand(Inst.getOperand(6));
7378 Inst = TmpInst;
7379 return true;
7380 }
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00007381
Jim Grosbachd28ef9a2012-01-23 19:39:08 +00007382 case ARM::VLD2LNdWB_register_Asm_8:
7383 case ARM::VLD2LNdWB_register_Asm_16:
7384 case ARM::VLD2LNdWB_register_Asm_32:
7385 case ARM::VLD2LNqWB_register_Asm_16:
7386 case ARM::VLD2LNqWB_register_Asm_32: {
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00007387 MCInst TmpInst;
7388 // Shuffle the operands around so the lane index operand is in the
7389 // right place.
Jim Grosbach75e2ab52011-12-20 19:21:26 +00007390 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00007391 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00007392 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00007393 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach75e2ab52011-12-20 19:21:26 +00007394 Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00007395 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
7396 TmpInst.addOperand(Inst.getOperand(2)); // Rn
7397 TmpInst.addOperand(Inst.getOperand(3)); // alignment
7398 TmpInst.addOperand(Inst.getOperand(4)); // Rm
7399 TmpInst.addOperand(Inst.getOperand(0)); // Tied operand src (== Vd)
Jim Grosbache9119e42015-05-13 18:37:00 +00007400 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach75e2ab52011-12-20 19:21:26 +00007401 Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00007402 TmpInst.addOperand(Inst.getOperand(1)); // lane
7403 TmpInst.addOperand(Inst.getOperand(5)); // CondCode
7404 TmpInst.addOperand(Inst.getOperand(6));
7405 Inst = TmpInst;
7406 return true;
7407 }
7408
Jim Grosbacha8b444b2012-01-23 21:53:26 +00007409 case ARM::VLD3LNdWB_register_Asm_8:
7410 case ARM::VLD3LNdWB_register_Asm_16:
7411 case ARM::VLD3LNdWB_register_Asm_32:
7412 case ARM::VLD3LNqWB_register_Asm_16:
7413 case ARM::VLD3LNqWB_register_Asm_32: {
7414 MCInst TmpInst;
7415 // Shuffle the operands around so the lane index operand is in the
7416 // right place.
7417 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00007418 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
Jim Grosbacha8b444b2012-01-23 21:53:26 +00007419 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00007420 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbacha8b444b2012-01-23 21:53:26 +00007421 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00007422 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbachac2af3f2012-01-23 23:20:46 +00007423 Spacing * 2));
Jim Grosbacha8b444b2012-01-23 21:53:26 +00007424 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
7425 TmpInst.addOperand(Inst.getOperand(2)); // Rn
7426 TmpInst.addOperand(Inst.getOperand(3)); // alignment
7427 TmpInst.addOperand(Inst.getOperand(4)); // Rm
7428 TmpInst.addOperand(Inst.getOperand(0)); // Tied operand src (== Vd)
Jim Grosbache9119e42015-05-13 18:37:00 +00007429 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbacha8b444b2012-01-23 21:53:26 +00007430 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00007431 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbachac2af3f2012-01-23 23:20:46 +00007432 Spacing * 2));
Jim Grosbacha8b444b2012-01-23 21:53:26 +00007433 TmpInst.addOperand(Inst.getOperand(1)); // lane
7434 TmpInst.addOperand(Inst.getOperand(5)); // CondCode
7435 TmpInst.addOperand(Inst.getOperand(6));
7436 Inst = TmpInst;
7437 return true;
7438 }
7439
Jim Grosbach14952a02012-01-24 18:37:25 +00007440 case ARM::VLD4LNdWB_register_Asm_8:
7441 case ARM::VLD4LNdWB_register_Asm_16:
7442 case ARM::VLD4LNdWB_register_Asm_32:
7443 case ARM::VLD4LNqWB_register_Asm_16:
7444 case ARM::VLD4LNqWB_register_Asm_32: {
7445 MCInst TmpInst;
7446 // Shuffle the operands around so the lane index operand is in the
7447 // right place.
7448 unsigned Spacing;
7449 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
7450 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00007451 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach14952a02012-01-24 18:37:25 +00007452 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00007453 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach14952a02012-01-24 18:37:25 +00007454 Spacing * 2));
Jim Grosbache9119e42015-05-13 18:37:00 +00007455 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach14952a02012-01-24 18:37:25 +00007456 Spacing * 3));
7457 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
7458 TmpInst.addOperand(Inst.getOperand(2)); // Rn
7459 TmpInst.addOperand(Inst.getOperand(3)); // alignment
7460 TmpInst.addOperand(Inst.getOperand(4)); // Rm
7461 TmpInst.addOperand(Inst.getOperand(0)); // Tied operand src (== Vd)
Jim Grosbache9119e42015-05-13 18:37:00 +00007462 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach14952a02012-01-24 18:37:25 +00007463 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00007464 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach14952a02012-01-24 18:37:25 +00007465 Spacing * 2));
Jim Grosbache9119e42015-05-13 18:37:00 +00007466 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach14952a02012-01-24 18:37:25 +00007467 Spacing * 3));
7468 TmpInst.addOperand(Inst.getOperand(1)); // lane
7469 TmpInst.addOperand(Inst.getOperand(5)); // CondCode
7470 TmpInst.addOperand(Inst.getOperand(6));
7471 Inst = TmpInst;
7472 return true;
7473 }
7474
Jim Grosbachd28ef9a2012-01-23 19:39:08 +00007475 case ARM::VLD1LNdWB_fixed_Asm_8:
7476 case ARM::VLD1LNdWB_fixed_Asm_16:
7477 case ARM::VLD1LNdWB_fixed_Asm_32: {
Jim Grosbachdda976b2011-12-02 22:01:52 +00007478 MCInst TmpInst;
7479 // Shuffle the operands around so the lane index operand is in the
7480 // right place.
Jim Grosbach75e2ab52011-12-20 19:21:26 +00007481 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00007482 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
Jim Grosbachdda976b2011-12-02 22:01:52 +00007483 TmpInst.addOperand(Inst.getOperand(0)); // Vd
7484 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
7485 TmpInst.addOperand(Inst.getOperand(2)); // Rn
7486 TmpInst.addOperand(Inst.getOperand(3)); // alignment
Jim Grosbache9119e42015-05-13 18:37:00 +00007487 TmpInst.addOperand(MCOperand::createReg(0)); // Rm
Jim Grosbachdda976b2011-12-02 22:01:52 +00007488 TmpInst.addOperand(Inst.getOperand(0)); // Tied operand src (== Vd)
7489 TmpInst.addOperand(Inst.getOperand(1)); // lane
7490 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
7491 TmpInst.addOperand(Inst.getOperand(5));
7492 Inst = TmpInst;
7493 return true;
7494 }
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00007495
Jim Grosbachd28ef9a2012-01-23 19:39:08 +00007496 case ARM::VLD2LNdWB_fixed_Asm_8:
7497 case ARM::VLD2LNdWB_fixed_Asm_16:
7498 case ARM::VLD2LNdWB_fixed_Asm_32:
7499 case ARM::VLD2LNqWB_fixed_Asm_16:
7500 case ARM::VLD2LNqWB_fixed_Asm_32: {
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00007501 MCInst TmpInst;
7502 // Shuffle the operands around so the lane index operand is in the
7503 // right place.
Jim Grosbach75e2ab52011-12-20 19:21:26 +00007504 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00007505 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00007506 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00007507 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach75e2ab52011-12-20 19:21:26 +00007508 Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00007509 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
7510 TmpInst.addOperand(Inst.getOperand(2)); // Rn
7511 TmpInst.addOperand(Inst.getOperand(3)); // alignment
Jim Grosbache9119e42015-05-13 18:37:00 +00007512 TmpInst.addOperand(MCOperand::createReg(0)); // Rm
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00007513 TmpInst.addOperand(Inst.getOperand(0)); // Tied operand src (== Vd)
Jim Grosbache9119e42015-05-13 18:37:00 +00007514 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach75e2ab52011-12-20 19:21:26 +00007515 Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00007516 TmpInst.addOperand(Inst.getOperand(1)); // lane
7517 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
7518 TmpInst.addOperand(Inst.getOperand(5));
7519 Inst = TmpInst;
7520 return true;
7521 }
7522
Jim Grosbacha8b444b2012-01-23 21:53:26 +00007523 case ARM::VLD3LNdWB_fixed_Asm_8:
7524 case ARM::VLD3LNdWB_fixed_Asm_16:
7525 case ARM::VLD3LNdWB_fixed_Asm_32:
7526 case ARM::VLD3LNqWB_fixed_Asm_16:
7527 case ARM::VLD3LNqWB_fixed_Asm_32: {
7528 MCInst TmpInst;
7529 // Shuffle the operands around so the lane index operand is in the
7530 // right place.
7531 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00007532 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
Jim Grosbacha8b444b2012-01-23 21:53:26 +00007533 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00007534 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbacha8b444b2012-01-23 21:53:26 +00007535 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00007536 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbachac2af3f2012-01-23 23:20:46 +00007537 Spacing * 2));
Jim Grosbacha8b444b2012-01-23 21:53:26 +00007538 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
7539 TmpInst.addOperand(Inst.getOperand(2)); // Rn
7540 TmpInst.addOperand(Inst.getOperand(3)); // alignment
Jim Grosbache9119e42015-05-13 18:37:00 +00007541 TmpInst.addOperand(MCOperand::createReg(0)); // Rm
Jim Grosbacha8b444b2012-01-23 21:53:26 +00007542 TmpInst.addOperand(Inst.getOperand(0)); // Tied operand src (== Vd)
Jim Grosbache9119e42015-05-13 18:37:00 +00007543 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbacha8b444b2012-01-23 21:53:26 +00007544 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00007545 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbachac2af3f2012-01-23 23:20:46 +00007546 Spacing * 2));
Jim Grosbacha8b444b2012-01-23 21:53:26 +00007547 TmpInst.addOperand(Inst.getOperand(1)); // lane
7548 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
7549 TmpInst.addOperand(Inst.getOperand(5));
7550 Inst = TmpInst;
7551 return true;
7552 }
7553
Jim Grosbach14952a02012-01-24 18:37:25 +00007554 case ARM::VLD4LNdWB_fixed_Asm_8:
7555 case ARM::VLD4LNdWB_fixed_Asm_16:
7556 case ARM::VLD4LNdWB_fixed_Asm_32:
7557 case ARM::VLD4LNqWB_fixed_Asm_16:
7558 case ARM::VLD4LNqWB_fixed_Asm_32: {
7559 MCInst TmpInst;
7560 // Shuffle the operands around so the lane index operand is in the
7561 // right place.
7562 unsigned Spacing;
7563 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
7564 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00007565 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach14952a02012-01-24 18:37:25 +00007566 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00007567 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach14952a02012-01-24 18:37:25 +00007568 Spacing * 2));
Jim Grosbache9119e42015-05-13 18:37:00 +00007569 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach14952a02012-01-24 18:37:25 +00007570 Spacing * 3));
7571 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
7572 TmpInst.addOperand(Inst.getOperand(2)); // Rn
7573 TmpInst.addOperand(Inst.getOperand(3)); // alignment
Jim Grosbache9119e42015-05-13 18:37:00 +00007574 TmpInst.addOperand(MCOperand::createReg(0)); // Rm
Jim Grosbach14952a02012-01-24 18:37:25 +00007575 TmpInst.addOperand(Inst.getOperand(0)); // Tied operand src (== Vd)
Jim Grosbache9119e42015-05-13 18:37:00 +00007576 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach14952a02012-01-24 18:37:25 +00007577 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00007578 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach14952a02012-01-24 18:37:25 +00007579 Spacing * 2));
Jim Grosbache9119e42015-05-13 18:37:00 +00007580 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach14952a02012-01-24 18:37:25 +00007581 Spacing * 3));
7582 TmpInst.addOperand(Inst.getOperand(1)); // lane
7583 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
7584 TmpInst.addOperand(Inst.getOperand(5));
7585 Inst = TmpInst;
7586 return true;
7587 }
7588
Jim Grosbachd28ef9a2012-01-23 19:39:08 +00007589 case ARM::VLD1LNdAsm_8:
7590 case ARM::VLD1LNdAsm_16:
7591 case ARM::VLD1LNdAsm_32: {
Jim Grosbach04945c42011-12-02 00:35:16 +00007592 MCInst TmpInst;
7593 // Shuffle the operands around so the lane index operand is in the
7594 // right place.
Jim Grosbach75e2ab52011-12-20 19:21:26 +00007595 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00007596 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
Jim Grosbach04945c42011-12-02 00:35:16 +00007597 TmpInst.addOperand(Inst.getOperand(0)); // Vd
7598 TmpInst.addOperand(Inst.getOperand(2)); // Rn
7599 TmpInst.addOperand(Inst.getOperand(3)); // alignment
7600 TmpInst.addOperand(Inst.getOperand(0)); // Tied operand src (== Vd)
7601 TmpInst.addOperand(Inst.getOperand(1)); // lane
7602 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
7603 TmpInst.addOperand(Inst.getOperand(5));
7604 Inst = TmpInst;
7605 return true;
7606 }
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00007607
Jim Grosbachd28ef9a2012-01-23 19:39:08 +00007608 case ARM::VLD2LNdAsm_8:
7609 case ARM::VLD2LNdAsm_16:
7610 case ARM::VLD2LNdAsm_32:
7611 case ARM::VLD2LNqAsm_16:
7612 case ARM::VLD2LNqAsm_32: {
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00007613 MCInst TmpInst;
7614 // Shuffle the operands around so the lane index operand is in the
7615 // right place.
Jim Grosbach75e2ab52011-12-20 19:21:26 +00007616 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00007617 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00007618 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00007619 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach75e2ab52011-12-20 19:21:26 +00007620 Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00007621 TmpInst.addOperand(Inst.getOperand(2)); // Rn
7622 TmpInst.addOperand(Inst.getOperand(3)); // alignment
7623 TmpInst.addOperand(Inst.getOperand(0)); // Tied operand src (== Vd)
Jim Grosbache9119e42015-05-13 18:37:00 +00007624 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach75e2ab52011-12-20 19:21:26 +00007625 Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00007626 TmpInst.addOperand(Inst.getOperand(1)); // lane
7627 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
7628 TmpInst.addOperand(Inst.getOperand(5));
7629 Inst = TmpInst;
7630 return true;
7631 }
Jim Grosbacha8b444b2012-01-23 21:53:26 +00007632
7633 case ARM::VLD3LNdAsm_8:
7634 case ARM::VLD3LNdAsm_16:
7635 case ARM::VLD3LNdAsm_32:
7636 case ARM::VLD3LNqAsm_16:
7637 case ARM::VLD3LNqAsm_32: {
7638 MCInst TmpInst;
7639 // Shuffle the operands around so the lane index operand is in the
7640 // right place.
7641 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00007642 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
Jim Grosbacha8b444b2012-01-23 21:53:26 +00007643 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00007644 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbacha8b444b2012-01-23 21:53:26 +00007645 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00007646 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbachac2af3f2012-01-23 23:20:46 +00007647 Spacing * 2));
Jim Grosbacha8b444b2012-01-23 21:53:26 +00007648 TmpInst.addOperand(Inst.getOperand(2)); // Rn
7649 TmpInst.addOperand(Inst.getOperand(3)); // alignment
7650 TmpInst.addOperand(Inst.getOperand(0)); // Tied operand src (== Vd)
Jim Grosbache9119e42015-05-13 18:37:00 +00007651 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbacha8b444b2012-01-23 21:53:26 +00007652 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00007653 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbachac2af3f2012-01-23 23:20:46 +00007654 Spacing * 2));
Jim Grosbacha8b444b2012-01-23 21:53:26 +00007655 TmpInst.addOperand(Inst.getOperand(1)); // lane
7656 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
7657 TmpInst.addOperand(Inst.getOperand(5));
7658 Inst = TmpInst;
7659 return true;
7660 }
7661
Jim Grosbach14952a02012-01-24 18:37:25 +00007662 case ARM::VLD4LNdAsm_8:
7663 case ARM::VLD4LNdAsm_16:
7664 case ARM::VLD4LNdAsm_32:
7665 case ARM::VLD4LNqAsm_16:
7666 case ARM::VLD4LNqAsm_32: {
7667 MCInst TmpInst;
7668 // Shuffle the operands around so the lane index operand is in the
7669 // right place.
7670 unsigned Spacing;
7671 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
7672 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00007673 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach14952a02012-01-24 18:37:25 +00007674 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00007675 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach14952a02012-01-24 18:37:25 +00007676 Spacing * 2));
Jim Grosbache9119e42015-05-13 18:37:00 +00007677 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach14952a02012-01-24 18:37:25 +00007678 Spacing * 3));
7679 TmpInst.addOperand(Inst.getOperand(2)); // Rn
7680 TmpInst.addOperand(Inst.getOperand(3)); // alignment
7681 TmpInst.addOperand(Inst.getOperand(0)); // Tied operand src (== Vd)
Jim Grosbache9119e42015-05-13 18:37:00 +00007682 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach14952a02012-01-24 18:37:25 +00007683 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00007684 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach14952a02012-01-24 18:37:25 +00007685 Spacing * 2));
Jim Grosbache9119e42015-05-13 18:37:00 +00007686 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach14952a02012-01-24 18:37:25 +00007687 Spacing * 3));
7688 TmpInst.addOperand(Inst.getOperand(1)); // lane
7689 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
7690 TmpInst.addOperand(Inst.getOperand(5));
7691 Inst = TmpInst;
7692 return true;
7693 }
7694
Jim Grosbachb78403c2012-01-24 23:47:04 +00007695 // VLD3DUP single 3-element structure to all lanes instructions.
7696 case ARM::VLD3DUPdAsm_8:
7697 case ARM::VLD3DUPdAsm_16:
7698 case ARM::VLD3DUPdAsm_32:
7699 case ARM::VLD3DUPqAsm_8:
7700 case ARM::VLD3DUPqAsm_16:
7701 case ARM::VLD3DUPqAsm_32: {
7702 MCInst TmpInst;
7703 unsigned Spacing;
7704 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
7705 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00007706 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbachb78403c2012-01-24 23:47:04 +00007707 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00007708 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbachb78403c2012-01-24 23:47:04 +00007709 Spacing * 2));
7710 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7711 TmpInst.addOperand(Inst.getOperand(2)); // alignment
7712 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
7713 TmpInst.addOperand(Inst.getOperand(4));
7714 Inst = TmpInst;
7715 return true;
7716 }
7717
7718 case ARM::VLD3DUPdWB_fixed_Asm_8:
7719 case ARM::VLD3DUPdWB_fixed_Asm_16:
7720 case ARM::VLD3DUPdWB_fixed_Asm_32:
7721 case ARM::VLD3DUPqWB_fixed_Asm_8:
7722 case ARM::VLD3DUPqWB_fixed_Asm_16:
7723 case ARM::VLD3DUPqWB_fixed_Asm_32: {
7724 MCInst TmpInst;
7725 unsigned Spacing;
7726 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
7727 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00007728 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbachb78403c2012-01-24 23:47:04 +00007729 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00007730 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbachb78403c2012-01-24 23:47:04 +00007731 Spacing * 2));
7732 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7733 TmpInst.addOperand(Inst.getOperand(1)); // Rn_wb == tied Rn
7734 TmpInst.addOperand(Inst.getOperand(2)); // alignment
Jim Grosbache9119e42015-05-13 18:37:00 +00007735 TmpInst.addOperand(MCOperand::createReg(0)); // Rm
Jim Grosbachb78403c2012-01-24 23:47:04 +00007736 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
7737 TmpInst.addOperand(Inst.getOperand(4));
7738 Inst = TmpInst;
7739 return true;
7740 }
7741
7742 case ARM::VLD3DUPdWB_register_Asm_8:
7743 case ARM::VLD3DUPdWB_register_Asm_16:
7744 case ARM::VLD3DUPdWB_register_Asm_32:
7745 case ARM::VLD3DUPqWB_register_Asm_8:
7746 case ARM::VLD3DUPqWB_register_Asm_16:
7747 case ARM::VLD3DUPqWB_register_Asm_32: {
7748 MCInst TmpInst;
7749 unsigned Spacing;
7750 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
7751 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00007752 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbachb78403c2012-01-24 23:47:04 +00007753 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00007754 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbachb78403c2012-01-24 23:47:04 +00007755 Spacing * 2));
7756 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7757 TmpInst.addOperand(Inst.getOperand(1)); // Rn_wb == tied Rn
7758 TmpInst.addOperand(Inst.getOperand(2)); // alignment
7759 TmpInst.addOperand(Inst.getOperand(3)); // Rm
7760 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
7761 TmpInst.addOperand(Inst.getOperand(5));
7762 Inst = TmpInst;
7763 return true;
7764 }
7765
Jim Grosbachac2af3f2012-01-23 23:20:46 +00007766 // VLD3 multiple 3-element structure instructions.
7767 case ARM::VLD3dAsm_8:
7768 case ARM::VLD3dAsm_16:
7769 case ARM::VLD3dAsm_32:
7770 case ARM::VLD3qAsm_8:
7771 case ARM::VLD3qAsm_16:
7772 case ARM::VLD3qAsm_32: {
7773 MCInst TmpInst;
7774 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00007775 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
Jim Grosbachac2af3f2012-01-23 23:20:46 +00007776 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00007777 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbachac2af3f2012-01-23 23:20:46 +00007778 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00007779 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbachac2af3f2012-01-23 23:20:46 +00007780 Spacing * 2));
7781 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7782 TmpInst.addOperand(Inst.getOperand(2)); // alignment
7783 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
7784 TmpInst.addOperand(Inst.getOperand(4));
7785 Inst = TmpInst;
7786 return true;
7787 }
7788
7789 case ARM::VLD3dWB_fixed_Asm_8:
7790 case ARM::VLD3dWB_fixed_Asm_16:
7791 case ARM::VLD3dWB_fixed_Asm_32:
7792 case ARM::VLD3qWB_fixed_Asm_8:
7793 case ARM::VLD3qWB_fixed_Asm_16:
7794 case ARM::VLD3qWB_fixed_Asm_32: {
7795 MCInst TmpInst;
7796 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00007797 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
Jim Grosbachac2af3f2012-01-23 23:20:46 +00007798 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00007799 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbachac2af3f2012-01-23 23:20:46 +00007800 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00007801 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbachac2af3f2012-01-23 23:20:46 +00007802 Spacing * 2));
7803 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7804 TmpInst.addOperand(Inst.getOperand(1)); // Rn_wb == tied Rn
7805 TmpInst.addOperand(Inst.getOperand(2)); // alignment
Jim Grosbache9119e42015-05-13 18:37:00 +00007806 TmpInst.addOperand(MCOperand::createReg(0)); // Rm
Jim Grosbachac2af3f2012-01-23 23:20:46 +00007807 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
7808 TmpInst.addOperand(Inst.getOperand(4));
7809 Inst = TmpInst;
7810 return true;
7811 }
7812
7813 case ARM::VLD3dWB_register_Asm_8:
7814 case ARM::VLD3dWB_register_Asm_16:
7815 case ARM::VLD3dWB_register_Asm_32:
7816 case ARM::VLD3qWB_register_Asm_8:
7817 case ARM::VLD3qWB_register_Asm_16:
7818 case ARM::VLD3qWB_register_Asm_32: {
7819 MCInst TmpInst;
7820 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00007821 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
Jim Grosbachac2af3f2012-01-23 23:20:46 +00007822 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00007823 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbachac2af3f2012-01-23 23:20:46 +00007824 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00007825 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbachac2af3f2012-01-23 23:20:46 +00007826 Spacing * 2));
7827 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7828 TmpInst.addOperand(Inst.getOperand(1)); // Rn_wb == tied Rn
7829 TmpInst.addOperand(Inst.getOperand(2)); // alignment
7830 TmpInst.addOperand(Inst.getOperand(3)); // Rm
7831 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
7832 TmpInst.addOperand(Inst.getOperand(5));
7833 Inst = TmpInst;
7834 return true;
7835 }
7836
Jim Grosbach086cbfa2012-01-25 00:01:08 +00007837 // VLD4DUP single 3-element structure to all lanes instructions.
7838 case ARM::VLD4DUPdAsm_8:
7839 case ARM::VLD4DUPdAsm_16:
7840 case ARM::VLD4DUPdAsm_32:
7841 case ARM::VLD4DUPqAsm_8:
7842 case ARM::VLD4DUPqAsm_16:
7843 case ARM::VLD4DUPqAsm_32: {
7844 MCInst TmpInst;
7845 unsigned Spacing;
7846 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
7847 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00007848 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach086cbfa2012-01-25 00:01:08 +00007849 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00007850 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach086cbfa2012-01-25 00:01:08 +00007851 Spacing * 2));
Jim Grosbache9119e42015-05-13 18:37:00 +00007852 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach086cbfa2012-01-25 00:01:08 +00007853 Spacing * 3));
7854 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7855 TmpInst.addOperand(Inst.getOperand(2)); // alignment
7856 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
7857 TmpInst.addOperand(Inst.getOperand(4));
7858 Inst = TmpInst;
7859 return true;
7860 }
7861
7862 case ARM::VLD4DUPdWB_fixed_Asm_8:
7863 case ARM::VLD4DUPdWB_fixed_Asm_16:
7864 case ARM::VLD4DUPdWB_fixed_Asm_32:
7865 case ARM::VLD4DUPqWB_fixed_Asm_8:
7866 case ARM::VLD4DUPqWB_fixed_Asm_16:
7867 case ARM::VLD4DUPqWB_fixed_Asm_32: {
7868 MCInst TmpInst;
7869 unsigned Spacing;
7870 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
7871 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00007872 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach086cbfa2012-01-25 00:01:08 +00007873 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00007874 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach086cbfa2012-01-25 00:01:08 +00007875 Spacing * 2));
Jim Grosbache9119e42015-05-13 18:37:00 +00007876 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach086cbfa2012-01-25 00:01:08 +00007877 Spacing * 3));
7878 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7879 TmpInst.addOperand(Inst.getOperand(1)); // Rn_wb == tied Rn
7880 TmpInst.addOperand(Inst.getOperand(2)); // alignment
Jim Grosbache9119e42015-05-13 18:37:00 +00007881 TmpInst.addOperand(MCOperand::createReg(0)); // Rm
Jim Grosbach086cbfa2012-01-25 00:01:08 +00007882 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
7883 TmpInst.addOperand(Inst.getOperand(4));
7884 Inst = TmpInst;
7885 return true;
7886 }
7887
7888 case ARM::VLD4DUPdWB_register_Asm_8:
7889 case ARM::VLD4DUPdWB_register_Asm_16:
7890 case ARM::VLD4DUPdWB_register_Asm_32:
7891 case ARM::VLD4DUPqWB_register_Asm_8:
7892 case ARM::VLD4DUPqWB_register_Asm_16:
7893 case ARM::VLD4DUPqWB_register_Asm_32: {
7894 MCInst TmpInst;
7895 unsigned Spacing;
7896 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
7897 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00007898 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach086cbfa2012-01-25 00:01:08 +00007899 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00007900 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach086cbfa2012-01-25 00:01:08 +00007901 Spacing * 2));
Jim Grosbache9119e42015-05-13 18:37:00 +00007902 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach086cbfa2012-01-25 00:01:08 +00007903 Spacing * 3));
7904 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7905 TmpInst.addOperand(Inst.getOperand(1)); // Rn_wb == tied Rn
7906 TmpInst.addOperand(Inst.getOperand(2)); // alignment
7907 TmpInst.addOperand(Inst.getOperand(3)); // Rm
7908 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
7909 TmpInst.addOperand(Inst.getOperand(5));
7910 Inst = TmpInst;
7911 return true;
7912 }
7913
7914 // VLD4 multiple 4-element structure instructions.
Jim Grosbached561fc2012-01-24 00:43:17 +00007915 case ARM::VLD4dAsm_8:
7916 case ARM::VLD4dAsm_16:
7917 case ARM::VLD4dAsm_32:
7918 case ARM::VLD4qAsm_8:
7919 case ARM::VLD4qAsm_16:
7920 case ARM::VLD4qAsm_32: {
7921 MCInst TmpInst;
7922 unsigned Spacing;
7923 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
7924 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00007925 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbached561fc2012-01-24 00:43:17 +00007926 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00007927 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbached561fc2012-01-24 00:43:17 +00007928 Spacing * 2));
Jim Grosbache9119e42015-05-13 18:37:00 +00007929 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbached561fc2012-01-24 00:43:17 +00007930 Spacing * 3));
7931 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7932 TmpInst.addOperand(Inst.getOperand(2)); // alignment
7933 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
7934 TmpInst.addOperand(Inst.getOperand(4));
7935 Inst = TmpInst;
7936 return true;
7937 }
7938
7939 case ARM::VLD4dWB_fixed_Asm_8:
7940 case ARM::VLD4dWB_fixed_Asm_16:
7941 case ARM::VLD4dWB_fixed_Asm_32:
7942 case ARM::VLD4qWB_fixed_Asm_8:
7943 case ARM::VLD4qWB_fixed_Asm_16:
7944 case ARM::VLD4qWB_fixed_Asm_32: {
7945 MCInst TmpInst;
7946 unsigned Spacing;
7947 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
7948 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00007949 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbached561fc2012-01-24 00:43:17 +00007950 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00007951 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbached561fc2012-01-24 00:43:17 +00007952 Spacing * 2));
Jim Grosbache9119e42015-05-13 18:37:00 +00007953 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbached561fc2012-01-24 00:43:17 +00007954 Spacing * 3));
7955 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7956 TmpInst.addOperand(Inst.getOperand(1)); // Rn_wb == tied Rn
7957 TmpInst.addOperand(Inst.getOperand(2)); // alignment
Jim Grosbache9119e42015-05-13 18:37:00 +00007958 TmpInst.addOperand(MCOperand::createReg(0)); // Rm
Jim Grosbached561fc2012-01-24 00:43:17 +00007959 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
7960 TmpInst.addOperand(Inst.getOperand(4));
7961 Inst = TmpInst;
7962 return true;
7963 }
7964
7965 case ARM::VLD4dWB_register_Asm_8:
7966 case ARM::VLD4dWB_register_Asm_16:
7967 case ARM::VLD4dWB_register_Asm_32:
7968 case ARM::VLD4qWB_register_Asm_8:
7969 case ARM::VLD4qWB_register_Asm_16:
7970 case ARM::VLD4qWB_register_Asm_32: {
7971 MCInst TmpInst;
7972 unsigned Spacing;
7973 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
7974 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00007975 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbached561fc2012-01-24 00:43:17 +00007976 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00007977 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbached561fc2012-01-24 00:43:17 +00007978 Spacing * 2));
Jim Grosbache9119e42015-05-13 18:37:00 +00007979 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbached561fc2012-01-24 00:43:17 +00007980 Spacing * 3));
7981 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7982 TmpInst.addOperand(Inst.getOperand(1)); // Rn_wb == tied Rn
7983 TmpInst.addOperand(Inst.getOperand(2)); // alignment
7984 TmpInst.addOperand(Inst.getOperand(3)); // Rm
7985 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
7986 TmpInst.addOperand(Inst.getOperand(5));
7987 Inst = TmpInst;
7988 return true;
7989 }
7990
Jim Grosbach1a747242012-01-23 23:45:44 +00007991 // VST3 multiple 3-element structure instructions.
7992 case ARM::VST3dAsm_8:
7993 case ARM::VST3dAsm_16:
7994 case ARM::VST3dAsm_32:
7995 case ARM::VST3qAsm_8:
7996 case ARM::VST3qAsm_16:
7997 case ARM::VST3qAsm_32: {
7998 MCInst TmpInst;
7999 unsigned Spacing;
8000 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
8001 TmpInst.addOperand(Inst.getOperand(1)); // Rn
8002 TmpInst.addOperand(Inst.getOperand(2)); // alignment
8003 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00008004 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach1a747242012-01-23 23:45:44 +00008005 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00008006 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach1a747242012-01-23 23:45:44 +00008007 Spacing * 2));
8008 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
8009 TmpInst.addOperand(Inst.getOperand(4));
8010 Inst = TmpInst;
8011 return true;
8012 }
8013
8014 case ARM::VST3dWB_fixed_Asm_8:
8015 case ARM::VST3dWB_fixed_Asm_16:
8016 case ARM::VST3dWB_fixed_Asm_32:
8017 case ARM::VST3qWB_fixed_Asm_8:
8018 case ARM::VST3qWB_fixed_Asm_16:
8019 case ARM::VST3qWB_fixed_Asm_32: {
8020 MCInst TmpInst;
8021 unsigned Spacing;
8022 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
8023 TmpInst.addOperand(Inst.getOperand(1)); // Rn
8024 TmpInst.addOperand(Inst.getOperand(1)); // Rn_wb == tied Rn
8025 TmpInst.addOperand(Inst.getOperand(2)); // alignment
Jim Grosbache9119e42015-05-13 18:37:00 +00008026 TmpInst.addOperand(MCOperand::createReg(0)); // Rm
Jim Grosbach1a747242012-01-23 23:45:44 +00008027 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00008028 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach1a747242012-01-23 23:45:44 +00008029 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00008030 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach1a747242012-01-23 23:45:44 +00008031 Spacing * 2));
8032 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
8033 TmpInst.addOperand(Inst.getOperand(4));
8034 Inst = TmpInst;
8035 return true;
8036 }
8037
8038 case ARM::VST3dWB_register_Asm_8:
8039 case ARM::VST3dWB_register_Asm_16:
8040 case ARM::VST3dWB_register_Asm_32:
8041 case ARM::VST3qWB_register_Asm_8:
8042 case ARM::VST3qWB_register_Asm_16:
8043 case ARM::VST3qWB_register_Asm_32: {
8044 MCInst TmpInst;
8045 unsigned Spacing;
8046 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
8047 TmpInst.addOperand(Inst.getOperand(1)); // Rn
8048 TmpInst.addOperand(Inst.getOperand(1)); // Rn_wb == tied Rn
8049 TmpInst.addOperand(Inst.getOperand(2)); // alignment
8050 TmpInst.addOperand(Inst.getOperand(3)); // Rm
8051 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00008052 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach1a747242012-01-23 23:45:44 +00008053 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00008054 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach1a747242012-01-23 23:45:44 +00008055 Spacing * 2));
8056 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
8057 TmpInst.addOperand(Inst.getOperand(5));
8058 Inst = TmpInst;
8059 return true;
8060 }
8061
Jim Grosbachda70eac2012-01-24 00:58:13 +00008062 // VST4 multiple 3-element structure instructions.
8063 case ARM::VST4dAsm_8:
8064 case ARM::VST4dAsm_16:
8065 case ARM::VST4dAsm_32:
8066 case ARM::VST4qAsm_8:
8067 case ARM::VST4qAsm_16:
8068 case ARM::VST4qAsm_32: {
8069 MCInst TmpInst;
8070 unsigned Spacing;
8071 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
8072 TmpInst.addOperand(Inst.getOperand(1)); // Rn
8073 TmpInst.addOperand(Inst.getOperand(2)); // alignment
8074 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00008075 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbachda70eac2012-01-24 00:58:13 +00008076 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00008077 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbachda70eac2012-01-24 00:58:13 +00008078 Spacing * 2));
Jim Grosbache9119e42015-05-13 18:37:00 +00008079 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbachda70eac2012-01-24 00:58:13 +00008080 Spacing * 3));
8081 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
8082 TmpInst.addOperand(Inst.getOperand(4));
8083 Inst = TmpInst;
8084 return true;
8085 }
8086
8087 case ARM::VST4dWB_fixed_Asm_8:
8088 case ARM::VST4dWB_fixed_Asm_16:
8089 case ARM::VST4dWB_fixed_Asm_32:
8090 case ARM::VST4qWB_fixed_Asm_8:
8091 case ARM::VST4qWB_fixed_Asm_16:
8092 case ARM::VST4qWB_fixed_Asm_32: {
8093 MCInst TmpInst;
8094 unsigned Spacing;
8095 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
8096 TmpInst.addOperand(Inst.getOperand(1)); // Rn
8097 TmpInst.addOperand(Inst.getOperand(1)); // Rn_wb == tied Rn
8098 TmpInst.addOperand(Inst.getOperand(2)); // alignment
Jim Grosbache9119e42015-05-13 18:37:00 +00008099 TmpInst.addOperand(MCOperand::createReg(0)); // Rm
Jim Grosbachda70eac2012-01-24 00:58:13 +00008100 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00008101 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbachda70eac2012-01-24 00:58:13 +00008102 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00008103 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbachda70eac2012-01-24 00:58:13 +00008104 Spacing * 2));
Jim Grosbache9119e42015-05-13 18:37:00 +00008105 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbachda70eac2012-01-24 00:58:13 +00008106 Spacing * 3));
8107 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
8108 TmpInst.addOperand(Inst.getOperand(4));
8109 Inst = TmpInst;
8110 return true;
8111 }
8112
8113 case ARM::VST4dWB_register_Asm_8:
8114 case ARM::VST4dWB_register_Asm_16:
8115 case ARM::VST4dWB_register_Asm_32:
8116 case ARM::VST4qWB_register_Asm_8:
8117 case ARM::VST4qWB_register_Asm_16:
8118 case ARM::VST4qWB_register_Asm_32: {
8119 MCInst TmpInst;
8120 unsigned Spacing;
8121 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
8122 TmpInst.addOperand(Inst.getOperand(1)); // Rn
8123 TmpInst.addOperand(Inst.getOperand(1)); // Rn_wb == tied Rn
8124 TmpInst.addOperand(Inst.getOperand(2)); // alignment
8125 TmpInst.addOperand(Inst.getOperand(3)); // Rm
8126 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00008127 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbachda70eac2012-01-24 00:58:13 +00008128 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00008129 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbachda70eac2012-01-24 00:58:13 +00008130 Spacing * 2));
Jim Grosbache9119e42015-05-13 18:37:00 +00008131 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbachda70eac2012-01-24 00:58:13 +00008132 Spacing * 3));
8133 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
8134 TmpInst.addOperand(Inst.getOperand(5));
8135 Inst = TmpInst;
8136 return true;
8137 }
8138
Jim Grosbachad66de12012-04-11 00:15:16 +00008139 // Handle encoding choice for the shift-immediate instructions.
8140 case ARM::t2LSLri:
8141 case ARM::t2LSRri:
Eugene Zelenko076468c2017-09-20 21:35:51 +00008142 case ARM::t2ASRri:
Jim Grosbachad66de12012-04-11 00:15:16 +00008143 if (isARMLowRegister(Inst.getOperand(0).getReg()) &&
John Brawnc97b7142017-02-27 14:40:51 +00008144 isARMLowRegister(Inst.getOperand(1).getReg()) &&
Jim Grosbachad66de12012-04-11 00:15:16 +00008145 Inst.getOperand(5).getReg() == (inITBlock() ? 0 : ARM::CPSR) &&
John Brawn192f74a2017-06-22 10:29:31 +00008146 !HasWideQualifier) {
Jim Grosbachad66de12012-04-11 00:15:16 +00008147 unsigned NewOpc;
8148 switch (Inst.getOpcode()) {
8149 default: llvm_unreachable("unexpected opcode");
8150 case ARM::t2LSLri: NewOpc = ARM::tLSLri; break;
8151 case ARM::t2LSRri: NewOpc = ARM::tLSRri; break;
8152 case ARM::t2ASRri: NewOpc = ARM::tASRri; break;
8153 }
8154 // The Thumb1 operands aren't in the same order. Awesome, eh?
8155 MCInst TmpInst;
8156 TmpInst.setOpcode(NewOpc);
8157 TmpInst.addOperand(Inst.getOperand(0));
8158 TmpInst.addOperand(Inst.getOperand(5));
8159 TmpInst.addOperand(Inst.getOperand(1));
8160 TmpInst.addOperand(Inst.getOperand(2));
8161 TmpInst.addOperand(Inst.getOperand(3));
8162 TmpInst.addOperand(Inst.getOperand(4));
8163 Inst = TmpInst;
8164 return true;
8165 }
8166 return false;
Jim Grosbachad66de12012-04-11 00:15:16 +00008167
Jim Grosbach485e5622011-12-13 22:45:11 +00008168 // Handle the Thumb2 mode MOV complex aliases.
Jim Grosbachb3ef7132011-12-21 20:54:00 +00008169 case ARM::t2MOVsr:
8170 case ARM::t2MOVSsr: {
8171 // Which instruction to expand to depends on the CCOut operand and
8172 // whether we're in an IT block if the register operands are low
8173 // registers.
8174 bool isNarrow = false;
8175 if (isARMLowRegister(Inst.getOperand(0).getReg()) &&
8176 isARMLowRegister(Inst.getOperand(1).getReg()) &&
8177 isARMLowRegister(Inst.getOperand(2).getReg()) &&
8178 Inst.getOperand(0).getReg() == Inst.getOperand(1).getReg() &&
John Brawned78aaf2017-06-22 10:30:53 +00008179 inITBlock() == (Inst.getOpcode() == ARM::t2MOVsr) &&
8180 !HasWideQualifier)
Jim Grosbachb3ef7132011-12-21 20:54:00 +00008181 isNarrow = true;
8182 MCInst TmpInst;
8183 unsigned newOpc;
8184 switch(ARM_AM::getSORegShOp(Inst.getOperand(3).getImm())) {
8185 default: llvm_unreachable("unexpected opcode!");
8186 case ARM_AM::asr: newOpc = isNarrow ? ARM::tASRrr : ARM::t2ASRrr; break;
8187 case ARM_AM::lsr: newOpc = isNarrow ? ARM::tLSRrr : ARM::t2LSRrr; break;
8188 case ARM_AM::lsl: newOpc = isNarrow ? ARM::tLSLrr : ARM::t2LSLrr; break;
8189 case ARM_AM::ror: newOpc = isNarrow ? ARM::tROR : ARM::t2RORrr; break;
8190 }
8191 TmpInst.setOpcode(newOpc);
8192 TmpInst.addOperand(Inst.getOperand(0)); // Rd
8193 if (isNarrow)
Jim Grosbache9119e42015-05-13 18:37:00 +00008194 TmpInst.addOperand(MCOperand::createReg(
Jim Grosbachb3ef7132011-12-21 20:54:00 +00008195 Inst.getOpcode() == ARM::t2MOVSsr ? ARM::CPSR : 0));
8196 TmpInst.addOperand(Inst.getOperand(1)); // Rn
8197 TmpInst.addOperand(Inst.getOperand(2)); // Rm
8198 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
8199 TmpInst.addOperand(Inst.getOperand(5));
8200 if (!isNarrow)
Jim Grosbache9119e42015-05-13 18:37:00 +00008201 TmpInst.addOperand(MCOperand::createReg(
Jim Grosbachb3ef7132011-12-21 20:54:00 +00008202 Inst.getOpcode() == ARM::t2MOVSsr ? ARM::CPSR : 0));
8203 Inst = TmpInst;
8204 return true;
8205 }
Jim Grosbach485e5622011-12-13 22:45:11 +00008206 case ARM::t2MOVsi:
8207 case ARM::t2MOVSsi: {
8208 // Which instruction to expand to depends on the CCOut operand and
8209 // whether we're in an IT block if the register operands are low
8210 // registers.
8211 bool isNarrow = false;
8212 if (isARMLowRegister(Inst.getOperand(0).getReg()) &&
8213 isARMLowRegister(Inst.getOperand(1).getReg()) &&
John Brawned78aaf2017-06-22 10:30:53 +00008214 inITBlock() == (Inst.getOpcode() == ARM::t2MOVsi) &&
8215 !HasWideQualifier)
Jim Grosbach485e5622011-12-13 22:45:11 +00008216 isNarrow = true;
8217 MCInst TmpInst;
8218 unsigned newOpc;
John Brawnc97b7142017-02-27 14:40:51 +00008219 unsigned Shift = ARM_AM::getSORegShOp(Inst.getOperand(2).getImm());
Benjamin Kramerbde91762012-06-02 10:20:22 +00008220 unsigned Amount = ARM_AM::getSORegOffset(Inst.getOperand(2).getImm());
John Brawnc97b7142017-02-27 14:40:51 +00008221 bool isMov = false;
8222 // MOV rd, rm, LSL #0 is actually a MOV instruction
8223 if (Shift == ARM_AM::lsl && Amount == 0) {
8224 isMov = true;
8225 // The 16-bit encoding of MOV rd, rm, LSL #N is explicitly encoding T2 of
8226 // MOV (register) in the ARMv8-A and ARMv8-M manuals, and immediate 0 is
8227 // unpredictable in an IT block so the 32-bit encoding T3 has to be used
8228 // instead.
8229 if (inITBlock()) {
8230 isNarrow = false;
8231 }
8232 newOpc = isNarrow ? ARM::tMOVSr : ARM::t2MOVr;
8233 } else {
8234 switch(Shift) {
8235 default: llvm_unreachable("unexpected opcode!");
8236 case ARM_AM::asr: newOpc = isNarrow ? ARM::tASRri : ARM::t2ASRri; break;
8237 case ARM_AM::lsr: newOpc = isNarrow ? ARM::tLSRri : ARM::t2LSRri; break;
8238 case ARM_AM::lsl: newOpc = isNarrow ? ARM::tLSLri : ARM::t2LSLri; break;
8239 case ARM_AM::ror: newOpc = ARM::t2RORri; isNarrow = false; break;
8240 case ARM_AM::rrx: isNarrow = false; newOpc = ARM::t2RRX; break;
8241 }
8242 }
Benjamin Kramerbde91762012-06-02 10:20:22 +00008243 if (Amount == 32) Amount = 0;
Jim Grosbach485e5622011-12-13 22:45:11 +00008244 TmpInst.setOpcode(newOpc);
8245 TmpInst.addOperand(Inst.getOperand(0)); // Rd
John Brawnc97b7142017-02-27 14:40:51 +00008246 if (isNarrow && !isMov)
Jim Grosbache9119e42015-05-13 18:37:00 +00008247 TmpInst.addOperand(MCOperand::createReg(
Jim Grosbach485e5622011-12-13 22:45:11 +00008248 Inst.getOpcode() == ARM::t2MOVSsi ? ARM::CPSR : 0));
8249 TmpInst.addOperand(Inst.getOperand(1)); // Rn
John Brawnc97b7142017-02-27 14:40:51 +00008250 if (newOpc != ARM::t2RRX && !isMov)
Jim Grosbache9119e42015-05-13 18:37:00 +00008251 TmpInst.addOperand(MCOperand::createImm(Amount));
Jim Grosbach485e5622011-12-13 22:45:11 +00008252 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
8253 TmpInst.addOperand(Inst.getOperand(4));
8254 if (!isNarrow)
Jim Grosbache9119e42015-05-13 18:37:00 +00008255 TmpInst.addOperand(MCOperand::createReg(
Jim Grosbach485e5622011-12-13 22:45:11 +00008256 Inst.getOpcode() == ARM::t2MOVSsi ? ARM::CPSR : 0));
8257 Inst = TmpInst;
8258 return true;
8259 }
8260 // Handle the ARM mode MOV complex aliases.
Jim Grosbachabcac562011-11-16 18:31:45 +00008261 case ARM::ASRr:
8262 case ARM::LSRr:
8263 case ARM::LSLr:
8264 case ARM::RORr: {
8265 ARM_AM::ShiftOpc ShiftTy;
8266 switch(Inst.getOpcode()) {
8267 default: llvm_unreachable("unexpected opcode!");
8268 case ARM::ASRr: ShiftTy = ARM_AM::asr; break;
8269 case ARM::LSRr: ShiftTy = ARM_AM::lsr; break;
8270 case ARM::LSLr: ShiftTy = ARM_AM::lsl; break;
8271 case ARM::RORr: ShiftTy = ARM_AM::ror; break;
8272 }
Jim Grosbachabcac562011-11-16 18:31:45 +00008273 unsigned Shifter = ARM_AM::getSORegOpc(ShiftTy, 0);
8274 MCInst TmpInst;
8275 TmpInst.setOpcode(ARM::MOVsr);
8276 TmpInst.addOperand(Inst.getOperand(0)); // Rd
8277 TmpInst.addOperand(Inst.getOperand(1)); // Rn
8278 TmpInst.addOperand(Inst.getOperand(2)); // Rm
Jim Grosbache9119e42015-05-13 18:37:00 +00008279 TmpInst.addOperand(MCOperand::createImm(Shifter)); // Shift value and ty
Jim Grosbachabcac562011-11-16 18:31:45 +00008280 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
8281 TmpInst.addOperand(Inst.getOperand(4));
8282 TmpInst.addOperand(Inst.getOperand(5)); // cc_out
8283 Inst = TmpInst;
8284 return true;
8285 }
Jim Grosbachc14871c2011-11-10 19:18:01 +00008286 case ARM::ASRi:
8287 case ARM::LSRi:
8288 case ARM::LSLi:
8289 case ARM::RORi: {
8290 ARM_AM::ShiftOpc ShiftTy;
Jim Grosbachc14871c2011-11-10 19:18:01 +00008291 switch(Inst.getOpcode()) {
8292 default: llvm_unreachable("unexpected opcode!");
8293 case ARM::ASRi: ShiftTy = ARM_AM::asr; break;
8294 case ARM::LSRi: ShiftTy = ARM_AM::lsr; break;
8295 case ARM::LSLi: ShiftTy = ARM_AM::lsl; break;
8296 case ARM::RORi: ShiftTy = ARM_AM::ror; break;
8297 }
8298 // A shift by zero is a plain MOVr, not a MOVsi.
Jim Grosbach1a2f9ee2011-11-16 19:05:59 +00008299 unsigned Amt = Inst.getOperand(2).getImm();
Jim Grosbachc14871c2011-11-10 19:18:01 +00008300 unsigned Opc = Amt == 0 ? ARM::MOVr : ARM::MOVsi;
Richard Bartonba5b0cc2012-04-25 18:00:18 +00008301 // A shift by 32 should be encoded as 0 when permitted
8302 if (Amt == 32 && (ShiftTy == ARM_AM::lsr || ShiftTy == ARM_AM::asr))
8303 Amt = 0;
Jim Grosbachc14871c2011-11-10 19:18:01 +00008304 unsigned Shifter = ARM_AM::getSORegOpc(ShiftTy, Amt);
Jim Grosbach61db5a52011-11-10 16:44:55 +00008305 MCInst TmpInst;
Jim Grosbachc14871c2011-11-10 19:18:01 +00008306 TmpInst.setOpcode(Opc);
Jim Grosbach61db5a52011-11-10 16:44:55 +00008307 TmpInst.addOperand(Inst.getOperand(0)); // Rd
8308 TmpInst.addOperand(Inst.getOperand(1)); // Rn
Jim Grosbachc14871c2011-11-10 19:18:01 +00008309 if (Opc == ARM::MOVsi)
Jim Grosbache9119e42015-05-13 18:37:00 +00008310 TmpInst.addOperand(MCOperand::createImm(Shifter)); // Shift value and ty
Jim Grosbach61db5a52011-11-10 16:44:55 +00008311 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
8312 TmpInst.addOperand(Inst.getOperand(4));
8313 TmpInst.addOperand(Inst.getOperand(5)); // cc_out
8314 Inst = TmpInst;
Jim Grosbachafad0532011-11-10 23:42:14 +00008315 return true;
Jim Grosbach61db5a52011-11-10 16:44:55 +00008316 }
Jim Grosbach1a2f9ee2011-11-16 19:05:59 +00008317 case ARM::RRXi: {
8318 unsigned Shifter = ARM_AM::getSORegOpc(ARM_AM::rrx, 0);
8319 MCInst TmpInst;
8320 TmpInst.setOpcode(ARM::MOVsi);
8321 TmpInst.addOperand(Inst.getOperand(0)); // Rd
8322 TmpInst.addOperand(Inst.getOperand(1)); // Rn
Jim Grosbache9119e42015-05-13 18:37:00 +00008323 TmpInst.addOperand(MCOperand::createImm(Shifter)); // Shift value and ty
Jim Grosbach1a2f9ee2011-11-16 19:05:59 +00008324 TmpInst.addOperand(Inst.getOperand(2)); // CondCode
8325 TmpInst.addOperand(Inst.getOperand(3));
8326 TmpInst.addOperand(Inst.getOperand(4)); // cc_out
8327 Inst = TmpInst;
8328 return true;
8329 }
Jim Grosbachd9a9be22011-11-10 23:58:34 +00008330 case ARM::t2LDMIA_UPD: {
8331 // If this is a load of a single register, then we should use
8332 // a post-indexed LDR instruction instead, per the ARM ARM.
8333 if (Inst.getNumOperands() != 5)
8334 return false;
8335 MCInst TmpInst;
8336 TmpInst.setOpcode(ARM::t2LDR_POST);
8337 TmpInst.addOperand(Inst.getOperand(4)); // Rt
8338 TmpInst.addOperand(Inst.getOperand(0)); // Rn_wb
8339 TmpInst.addOperand(Inst.getOperand(1)); // Rn
Jim Grosbache9119e42015-05-13 18:37:00 +00008340 TmpInst.addOperand(MCOperand::createImm(4));
Jim Grosbachd9a9be22011-11-10 23:58:34 +00008341 TmpInst.addOperand(Inst.getOperand(2)); // CondCode
8342 TmpInst.addOperand(Inst.getOperand(3));
8343 Inst = TmpInst;
8344 return true;
8345 }
8346 case ARM::t2STMDB_UPD: {
8347 // If this is a store of a single register, then we should use
8348 // a pre-indexed STR instruction instead, per the ARM ARM.
8349 if (Inst.getNumOperands() != 5)
8350 return false;
8351 MCInst TmpInst;
8352 TmpInst.setOpcode(ARM::t2STR_PRE);
8353 TmpInst.addOperand(Inst.getOperand(0)); // Rn_wb
8354 TmpInst.addOperand(Inst.getOperand(4)); // Rt
8355 TmpInst.addOperand(Inst.getOperand(1)); // Rn
Jim Grosbache9119e42015-05-13 18:37:00 +00008356 TmpInst.addOperand(MCOperand::createImm(-4));
Jim Grosbachd9a9be22011-11-10 23:58:34 +00008357 TmpInst.addOperand(Inst.getOperand(2)); // CondCode
8358 TmpInst.addOperand(Inst.getOperand(3));
8359 Inst = TmpInst;
8360 return true;
8361 }
Jim Grosbach8ba76c62011-08-11 17:35:48 +00008362 case ARM::LDMIA_UPD:
8363 // If this is a load of a single register via a 'pop', then we should use
8364 // a post-indexed LDR instruction instead, per the ARM ARM.
David Blaikie960ea3f2014-06-08 16:18:35 +00008365 if (static_cast<ARMOperand &>(*Operands[0]).getToken() == "pop" &&
Jim Grosbach8ba76c62011-08-11 17:35:48 +00008366 Inst.getNumOperands() == 5) {
8367 MCInst TmpInst;
8368 TmpInst.setOpcode(ARM::LDR_POST_IMM);
8369 TmpInst.addOperand(Inst.getOperand(4)); // Rt
8370 TmpInst.addOperand(Inst.getOperand(0)); // Rn_wb
8371 TmpInst.addOperand(Inst.getOperand(1)); // Rn
Jim Grosbache9119e42015-05-13 18:37:00 +00008372 TmpInst.addOperand(MCOperand::createReg(0)); // am2offset
8373 TmpInst.addOperand(MCOperand::createImm(4));
Jim Grosbach8ba76c62011-08-11 17:35:48 +00008374 TmpInst.addOperand(Inst.getOperand(2)); // CondCode
8375 TmpInst.addOperand(Inst.getOperand(3));
8376 Inst = TmpInst;
Jim Grosbachafad0532011-11-10 23:42:14 +00008377 return true;
Jim Grosbach8ba76c62011-08-11 17:35:48 +00008378 }
8379 break;
Jim Grosbach27ad83d2011-08-11 18:07:11 +00008380 case ARM::STMDB_UPD:
8381 // If this is a store of a single register via a 'push', then we should use
8382 // a pre-indexed STR instruction instead, per the ARM ARM.
David Blaikie960ea3f2014-06-08 16:18:35 +00008383 if (static_cast<ARMOperand &>(*Operands[0]).getToken() == "push" &&
Jim Grosbach27ad83d2011-08-11 18:07:11 +00008384 Inst.getNumOperands() == 5) {
8385 MCInst TmpInst;
8386 TmpInst.setOpcode(ARM::STR_PRE_IMM);
8387 TmpInst.addOperand(Inst.getOperand(0)); // Rn_wb
8388 TmpInst.addOperand(Inst.getOperand(4)); // Rt
8389 TmpInst.addOperand(Inst.getOperand(1)); // addrmode_imm12
Jim Grosbache9119e42015-05-13 18:37:00 +00008390 TmpInst.addOperand(MCOperand::createImm(-4));
Jim Grosbach27ad83d2011-08-11 18:07:11 +00008391 TmpInst.addOperand(Inst.getOperand(2)); // CondCode
8392 TmpInst.addOperand(Inst.getOperand(3));
8393 Inst = TmpInst;
8394 }
8395 break;
Jim Grosbachec9ba982011-12-05 21:06:26 +00008396 case ARM::t2ADDri12:
8397 // If the immediate fits for encoding T3 (t2ADDri) and the generic "add"
8398 // mnemonic was used (not "addw"), encoding T3 is preferred.
David Blaikie960ea3f2014-06-08 16:18:35 +00008399 if (static_cast<ARMOperand &>(*Operands[0]).getToken() != "add" ||
Jim Grosbachec9ba982011-12-05 21:06:26 +00008400 ARM_AM::getT2SOImmVal(Inst.getOperand(2).getImm()) == -1)
8401 break;
8402 Inst.setOpcode(ARM::t2ADDri);
Jim Grosbache9119e42015-05-13 18:37:00 +00008403 Inst.addOperand(MCOperand::createReg(0)); // cc_out
Jim Grosbachec9ba982011-12-05 21:06:26 +00008404 break;
8405 case ARM::t2SUBri12:
8406 // If the immediate fits for encoding T3 (t2SUBri) and the generic "sub"
8407 // mnemonic was used (not "subw"), encoding T3 is preferred.
David Blaikie960ea3f2014-06-08 16:18:35 +00008408 if (static_cast<ARMOperand &>(*Operands[0]).getToken() != "sub" ||
Jim Grosbachec9ba982011-12-05 21:06:26 +00008409 ARM_AM::getT2SOImmVal(Inst.getOperand(2).getImm()) == -1)
8410 break;
8411 Inst.setOpcode(ARM::t2SUBri);
Jim Grosbache9119e42015-05-13 18:37:00 +00008412 Inst.addOperand(MCOperand::createReg(0)); // cc_out
Jim Grosbachec9ba982011-12-05 21:06:26 +00008413 break;
Jim Grosbache9ab47a2011-08-16 23:57:34 +00008414 case ARM::tADDi8:
Sylvestre Ledru91ce36c2012-09-27 10:14:43 +00008415 // If the immediate is in the range 0-7, we want tADDi3 iff Rd was
Jim Grosbach6d606fb2011-08-31 17:07:33 +00008416 // explicitly specified. From the ARM ARM: "Encoding T1 is preferred
8417 // to encoding T2 if <Rd> is specified and encoding T2 is preferred
8418 // to encoding T1 if <Rd> is omitted."
Jim Grosbach199ab902012-03-30 16:31:31 +00008419 if ((unsigned)Inst.getOperand(3).getImm() < 8 && Operands.size() == 6) {
Jim Grosbache9ab47a2011-08-16 23:57:34 +00008420 Inst.setOpcode(ARM::tADDi3);
Jim Grosbachafad0532011-11-10 23:42:14 +00008421 return true;
8422 }
Jim Grosbache9ab47a2011-08-16 23:57:34 +00008423 break;
Jim Grosbachd0c435c2011-09-16 22:58:42 +00008424 case ARM::tSUBi8:
Sylvestre Ledru91ce36c2012-09-27 10:14:43 +00008425 // If the immediate is in the range 0-7, we want tADDi3 iff Rd was
Jim Grosbachd0c435c2011-09-16 22:58:42 +00008426 // explicitly specified. From the ARM ARM: "Encoding T1 is preferred
8427 // to encoding T2 if <Rd> is specified and encoding T2 is preferred
8428 // to encoding T1 if <Rd> is omitted."
Jim Grosbach199ab902012-03-30 16:31:31 +00008429 if ((unsigned)Inst.getOperand(3).getImm() < 8 && Operands.size() == 6) {
Jim Grosbachd0c435c2011-09-16 22:58:42 +00008430 Inst.setOpcode(ARM::tSUBi3);
Jim Grosbachafad0532011-11-10 23:42:14 +00008431 return true;
8432 }
Jim Grosbachd0c435c2011-09-16 22:58:42 +00008433 break;
Jim Grosbachdef5e342012-03-30 17:20:40 +00008434 case ARM::t2ADDri:
8435 case ARM::t2SUBri: {
8436 // If the destination and first source operand are the same, and
8437 // the flags are compatible with the current IT status, use encoding T2
8438 // instead of T3. For compatibility with the system 'as'. Make sure the
8439 // wide encoding wasn't explicit.
8440 if (Inst.getOperand(0).getReg() != Inst.getOperand(1).getReg() ||
Jim Grosbach74005ae2012-03-30 18:39:43 +00008441 !isARMLowRegister(Inst.getOperand(0).getReg()) ||
Peter Smithadde6672017-06-05 09:37:12 +00008442 (Inst.getOperand(2).isImm() &&
8443 (unsigned)Inst.getOperand(2).getImm() > 255) ||
John Brawn192f74a2017-06-22 10:29:31 +00008444 Inst.getOperand(5).getReg() != (inITBlock() ? 0 : ARM::CPSR) ||
8445 HasWideQualifier)
Jim Grosbachdef5e342012-03-30 17:20:40 +00008446 break;
8447 MCInst TmpInst;
8448 TmpInst.setOpcode(Inst.getOpcode() == ARM::t2ADDri ?
8449 ARM::tADDi8 : ARM::tSUBi8);
8450 TmpInst.addOperand(Inst.getOperand(0));
8451 TmpInst.addOperand(Inst.getOperand(5));
8452 TmpInst.addOperand(Inst.getOperand(0));
8453 TmpInst.addOperand(Inst.getOperand(2));
8454 TmpInst.addOperand(Inst.getOperand(3));
8455 TmpInst.addOperand(Inst.getOperand(4));
8456 Inst = TmpInst;
8457 return true;
8458 }
Jim Grosbache489bab2011-12-05 22:16:39 +00008459 case ARM::t2ADDrr: {
8460 // If the destination and first source operand are the same, and
8461 // there's no setting of the flags, use encoding T2 instead of T3.
8462 // Note that this is only for ADD, not SUB. This mirrors the system
Scott Douglass69bf1ce2015-07-13 15:31:48 +00008463 // 'as' behaviour. Also take advantage of ADD being commutative.
8464 // Make sure the wide encoding wasn't explicit.
8465 bool Swap = false;
8466 auto DestReg = Inst.getOperand(0).getReg();
8467 bool Transform = DestReg == Inst.getOperand(1).getReg();
8468 if (!Transform && DestReg == Inst.getOperand(2).getReg()) {
8469 Transform = true;
8470 Swap = true;
8471 }
8472 if (!Transform ||
Jim Grosbache489bab2011-12-05 22:16:39 +00008473 Inst.getOperand(5).getReg() != 0 ||
John Brawn192f74a2017-06-22 10:29:31 +00008474 HasWideQualifier)
Jim Grosbache489bab2011-12-05 22:16:39 +00008475 break;
8476 MCInst TmpInst;
8477 TmpInst.setOpcode(ARM::tADDhirr);
8478 TmpInst.addOperand(Inst.getOperand(0));
8479 TmpInst.addOperand(Inst.getOperand(0));
Scott Douglass69bf1ce2015-07-13 15:31:48 +00008480 TmpInst.addOperand(Inst.getOperand(Swap ? 1 : 2));
Jim Grosbache489bab2011-12-05 22:16:39 +00008481 TmpInst.addOperand(Inst.getOperand(3));
8482 TmpInst.addOperand(Inst.getOperand(4));
8483 Inst = TmpInst;
8484 return true;
8485 }
Eugene Zelenko076468c2017-09-20 21:35:51 +00008486 case ARM::tADDrSP:
Jim Grosbachc6f32b32012-04-27 23:51:36 +00008487 // If the non-SP source operand and the destination operand are not the
8488 // same, we need to use the 32-bit encoding if it's available.
8489 if (Inst.getOperand(0).getReg() != Inst.getOperand(2).getReg()) {
8490 Inst.setOpcode(ARM::t2ADDrr);
Jim Grosbache9119e42015-05-13 18:37:00 +00008491 Inst.addOperand(MCOperand::createReg(0)); // cc_out
Jim Grosbachc6f32b32012-04-27 23:51:36 +00008492 return true;
8493 }
8494 break;
Owen Anderson29cfe6c2011-09-09 21:48:23 +00008495 case ARM::tB:
8496 // A Thumb conditional branch outside of an IT block is a tBcc.
Jim Grosbachafad0532011-11-10 23:42:14 +00008497 if (Inst.getOperand(1).getImm() != ARMCC::AL && !inITBlock()) {
Owen Anderson29cfe6c2011-09-09 21:48:23 +00008498 Inst.setOpcode(ARM::tBcc);
Jim Grosbachafad0532011-11-10 23:42:14 +00008499 return true;
8500 }
Owen Anderson29cfe6c2011-09-09 21:48:23 +00008501 break;
8502 case ARM::t2B:
8503 // A Thumb2 conditional branch outside of an IT block is a t2Bcc.
Jim Grosbachafad0532011-11-10 23:42:14 +00008504 if (Inst.getOperand(1).getImm() != ARMCC::AL && !inITBlock()){
Owen Anderson29cfe6c2011-09-09 21:48:23 +00008505 Inst.setOpcode(ARM::t2Bcc);
Jim Grosbachafad0532011-11-10 23:42:14 +00008506 return true;
8507 }
Owen Anderson29cfe6c2011-09-09 21:48:23 +00008508 break;
Jim Grosbach99bc8462011-08-31 21:17:31 +00008509 case ARM::t2Bcc:
Jim Grosbacha0d34d32011-09-02 23:22:08 +00008510 // If the conditional is AL or we're in an IT block, we really want t2B.
Jim Grosbachafad0532011-11-10 23:42:14 +00008511 if (Inst.getOperand(1).getImm() == ARMCC::AL || inITBlock()) {
Jim Grosbach99bc8462011-08-31 21:17:31 +00008512 Inst.setOpcode(ARM::t2B);
Jim Grosbachafad0532011-11-10 23:42:14 +00008513 return true;
8514 }
Jim Grosbach99bc8462011-08-31 21:17:31 +00008515 break;
Jim Grosbachcbd4ab12011-08-17 22:57:40 +00008516 case ARM::tBcc:
8517 // If the conditional is AL, we really want tB.
Jim Grosbachafad0532011-11-10 23:42:14 +00008518 if (Inst.getOperand(1).getImm() == ARMCC::AL) {
Jim Grosbachcbd4ab12011-08-17 22:57:40 +00008519 Inst.setOpcode(ARM::tB);
Jim Grosbachafad0532011-11-10 23:42:14 +00008520 return true;
8521 }
Jim Grosbach6ddb5682011-08-18 16:08:39 +00008522 break;
Jim Grosbacha31f2232011-09-07 18:05:34 +00008523 case ARM::tLDMIA: {
8524 // If the register list contains any high registers, or if the writeback
8525 // doesn't match what tLDMIA can do, we need to use the 32-bit encoding
8526 // instead if we're in Thumb2. Otherwise, this should have generated
8527 // an error in validateInstruction().
8528 unsigned Rn = Inst.getOperand(0).getReg();
8529 bool hasWritebackToken =
David Blaikie960ea3f2014-06-08 16:18:35 +00008530 (static_cast<ARMOperand &>(*Operands[3]).isToken() &&
8531 static_cast<ARMOperand &>(*Operands[3]).getToken() == "!");
Jim Grosbacha31f2232011-09-07 18:05:34 +00008532 bool listContainsBase;
8533 if (checkLowRegisterList(Inst, 3, Rn, 0, listContainsBase) ||
8534 (!listContainsBase && !hasWritebackToken) ||
8535 (listContainsBase && hasWritebackToken)) {
8536 // 16-bit encoding isn't sufficient. Switch to the 32-bit version.
Eugene Zelenko076468c2017-09-20 21:35:51 +00008537 assert(isThumbTwo());
Jim Grosbacha31f2232011-09-07 18:05:34 +00008538 Inst.setOpcode(hasWritebackToken ? ARM::t2LDMIA_UPD : ARM::t2LDMIA);
8539 // If we're switching to the updating version, we need to insert
8540 // the writeback tied operand.
8541 if (hasWritebackToken)
8542 Inst.insert(Inst.begin(),
Jim Grosbache9119e42015-05-13 18:37:00 +00008543 MCOperand::createReg(Inst.getOperand(0).getReg()));
Jim Grosbachafad0532011-11-10 23:42:14 +00008544 return true;
Jim Grosbacha31f2232011-09-07 18:05:34 +00008545 }
8546 break;
8547 }
Jim Grosbach099c9762011-09-16 20:50:13 +00008548 case ARM::tSTMIA_UPD: {
8549 // If the register list contains any high registers, we need to use
8550 // the 32-bit encoding instead if we're in Thumb2. Otherwise, this
8551 // should have generated an error in validateInstruction().
8552 unsigned Rn = Inst.getOperand(0).getReg();
8553 bool listContainsBase;
8554 if (checkLowRegisterList(Inst, 4, Rn, 0, listContainsBase)) {
8555 // 16-bit encoding isn't sufficient. Switch to the 32-bit version.
Eugene Zelenko076468c2017-09-20 21:35:51 +00008556 assert(isThumbTwo());
Jim Grosbach099c9762011-09-16 20:50:13 +00008557 Inst.setOpcode(ARM::t2STMIA_UPD);
Jim Grosbachafad0532011-11-10 23:42:14 +00008558 return true;
Jim Grosbach099c9762011-09-16 20:50:13 +00008559 }
8560 break;
8561 }
Jim Grosbach9bded9d2011-11-10 23:17:11 +00008562 case ARM::tPOP: {
8563 bool listContainsBase;
8564 // If the register list contains any high registers, we need to use
8565 // the 32-bit encoding instead if we're in Thumb2. Otherwise, this
8566 // should have generated an error in validateInstruction().
8567 if (!checkLowRegisterList(Inst, 2, 0, ARM::PC, listContainsBase))
Jim Grosbachafad0532011-11-10 23:42:14 +00008568 return false;
Eugene Zelenko076468c2017-09-20 21:35:51 +00008569 assert(isThumbTwo());
Jim Grosbach9bded9d2011-11-10 23:17:11 +00008570 Inst.setOpcode(ARM::t2LDMIA_UPD);
8571 // Add the base register and writeback operands.
Jim Grosbache9119e42015-05-13 18:37:00 +00008572 Inst.insert(Inst.begin(), MCOperand::createReg(ARM::SP));
8573 Inst.insert(Inst.begin(), MCOperand::createReg(ARM::SP));
Jim Grosbachafad0532011-11-10 23:42:14 +00008574 return true;
Jim Grosbach9bded9d2011-11-10 23:17:11 +00008575 }
8576 case ARM::tPUSH: {
8577 bool listContainsBase;
8578 if (!checkLowRegisterList(Inst, 2, 0, ARM::LR, listContainsBase))
Jim Grosbachafad0532011-11-10 23:42:14 +00008579 return false;
Eugene Zelenko076468c2017-09-20 21:35:51 +00008580 assert(isThumbTwo());
Jim Grosbach9bded9d2011-11-10 23:17:11 +00008581 Inst.setOpcode(ARM::t2STMDB_UPD);
8582 // Add the base register and writeback operands.
Jim Grosbache9119e42015-05-13 18:37:00 +00008583 Inst.insert(Inst.begin(), MCOperand::createReg(ARM::SP));
8584 Inst.insert(Inst.begin(), MCOperand::createReg(ARM::SP));
Jim Grosbachafad0532011-11-10 23:42:14 +00008585 return true;
Jim Grosbach9bded9d2011-11-10 23:17:11 +00008586 }
Eugene Zelenko076468c2017-09-20 21:35:51 +00008587 case ARM::t2MOVi:
Jim Grosbachb908b7a2011-09-10 00:15:36 +00008588 // If we can use the 16-bit encoding and the user didn't explicitly
8589 // request the 32-bit variant, transform it here.
8590 if (isARMLowRegister(Inst.getOperand(0).getReg()) &&
Peter Smithadde6672017-06-05 09:37:12 +00008591 (Inst.getOperand(1).isImm() &&
8592 (unsigned)Inst.getOperand(1).getImm() <= 255) &&
John Brawn192f74a2017-06-22 10:29:31 +00008593 Inst.getOperand(4).getReg() == (inITBlock() ? 0 : ARM::CPSR) &&
8594 !HasWideQualifier) {
Jim Grosbachb908b7a2011-09-10 00:15:36 +00008595 // The operands aren't in the same order for tMOVi8...
8596 MCInst TmpInst;
8597 TmpInst.setOpcode(ARM::tMOVi8);
8598 TmpInst.addOperand(Inst.getOperand(0));
8599 TmpInst.addOperand(Inst.getOperand(4));
8600 TmpInst.addOperand(Inst.getOperand(1));
8601 TmpInst.addOperand(Inst.getOperand(2));
8602 TmpInst.addOperand(Inst.getOperand(3));
8603 Inst = TmpInst;
Jim Grosbachafad0532011-11-10 23:42:14 +00008604 return true;
Jim Grosbachb908b7a2011-09-10 00:15:36 +00008605 }
8606 break;
Eugene Zelenko076468c2017-09-20 21:35:51 +00008607
8608 case ARM::t2MOVr:
Jim Grosbachb908b7a2011-09-10 00:15:36 +00008609 // If we can use the 16-bit encoding and the user didn't explicitly
8610 // request the 32-bit variant, transform it here.
8611 if (isARMLowRegister(Inst.getOperand(0).getReg()) &&
8612 isARMLowRegister(Inst.getOperand(1).getReg()) &&
8613 Inst.getOperand(2).getImm() == ARMCC::AL &&
8614 Inst.getOperand(4).getReg() == ARM::CPSR &&
John Brawn192f74a2017-06-22 10:29:31 +00008615 !HasWideQualifier) {
Jim Grosbachb908b7a2011-09-10 00:15:36 +00008616 // The operands aren't the same for tMOV[S]r... (no cc_out)
8617 MCInst TmpInst;
8618 TmpInst.setOpcode(Inst.getOperand(4).getReg() ? ARM::tMOVSr : ARM::tMOVr);
8619 TmpInst.addOperand(Inst.getOperand(0));
8620 TmpInst.addOperand(Inst.getOperand(1));
8621 TmpInst.addOperand(Inst.getOperand(2));
8622 TmpInst.addOperand(Inst.getOperand(3));
8623 Inst = TmpInst;
Jim Grosbachafad0532011-11-10 23:42:14 +00008624 return true;
Jim Grosbachb908b7a2011-09-10 00:15:36 +00008625 }
8626 break;
Eugene Zelenko076468c2017-09-20 21:35:51 +00008627
Jim Grosbach82213192011-09-19 20:29:33 +00008628 case ARM::t2SXTH:
Jim Grosbachb3519802011-09-20 00:46:54 +00008629 case ARM::t2SXTB:
8630 case ARM::t2UXTH:
Eugene Zelenko076468c2017-09-20 21:35:51 +00008631 case ARM::t2UXTB:
Jim Grosbach82213192011-09-19 20:29:33 +00008632 // If we can use the 16-bit encoding and the user didn't explicitly
8633 // request the 32-bit variant, transform it here.
8634 if (isARMLowRegister(Inst.getOperand(0).getReg()) &&
8635 isARMLowRegister(Inst.getOperand(1).getReg()) &&
8636 Inst.getOperand(2).getImm() == 0 &&
John Brawn192f74a2017-06-22 10:29:31 +00008637 !HasWideQualifier) {
Jim Grosbachb3519802011-09-20 00:46:54 +00008638 unsigned NewOpc;
8639 switch (Inst.getOpcode()) {
8640 default: llvm_unreachable("Illegal opcode!");
8641 case ARM::t2SXTH: NewOpc = ARM::tSXTH; break;
8642 case ARM::t2SXTB: NewOpc = ARM::tSXTB; break;
8643 case ARM::t2UXTH: NewOpc = ARM::tUXTH; break;
8644 case ARM::t2UXTB: NewOpc = ARM::tUXTB; break;
8645 }
Jim Grosbach82213192011-09-19 20:29:33 +00008646 // The operands aren't the same for thumb1 (no rotate operand).
8647 MCInst TmpInst;
8648 TmpInst.setOpcode(NewOpc);
8649 TmpInst.addOperand(Inst.getOperand(0));
8650 TmpInst.addOperand(Inst.getOperand(1));
8651 TmpInst.addOperand(Inst.getOperand(3));
8652 TmpInst.addOperand(Inst.getOperand(4));
8653 Inst = TmpInst;
Jim Grosbachafad0532011-11-10 23:42:14 +00008654 return true;
Jim Grosbach82213192011-09-19 20:29:33 +00008655 }
8656 break;
Eugene Zelenko076468c2017-09-20 21:35:51 +00008657
Jim Grosbache2ca9e52011-12-20 00:59:38 +00008658 case ARM::MOVsi: {
8659 ARM_AM::ShiftOpc SOpc = ARM_AM::getSORegShOp(Inst.getOperand(2).getImm());
Richard Bartonba5b0cc2012-04-25 18:00:18 +00008660 // rrx shifts and asr/lsr of #32 is encoded as 0
8661 if (SOpc == ARM_AM::rrx || SOpc == ARM_AM::asr || SOpc == ARM_AM::lsr)
8662 return false;
Jim Grosbache2ca9e52011-12-20 00:59:38 +00008663 if (ARM_AM::getSORegOffset(Inst.getOperand(2).getImm()) == 0) {
8664 // Shifting by zero is accepted as a vanilla 'MOVr'
8665 MCInst TmpInst;
8666 TmpInst.setOpcode(ARM::MOVr);
8667 TmpInst.addOperand(Inst.getOperand(0));
8668 TmpInst.addOperand(Inst.getOperand(1));
8669 TmpInst.addOperand(Inst.getOperand(3));
8670 TmpInst.addOperand(Inst.getOperand(4));
8671 TmpInst.addOperand(Inst.getOperand(5));
8672 Inst = TmpInst;
8673 return true;
8674 }
8675 return false;
8676 }
Jim Grosbach12ccf452011-12-22 18:04:04 +00008677 case ARM::ANDrsi:
8678 case ARM::ORRrsi:
8679 case ARM::EORrsi:
8680 case ARM::BICrsi:
8681 case ARM::SUBrsi:
8682 case ARM::ADDrsi: {
8683 unsigned newOpc;
8684 ARM_AM::ShiftOpc SOpc = ARM_AM::getSORegShOp(Inst.getOperand(3).getImm());
8685 if (SOpc == ARM_AM::rrx) return false;
8686 switch (Inst.getOpcode()) {
Craig Toppere55c5562012-02-07 02:50:20 +00008687 default: llvm_unreachable("unexpected opcode!");
Jim Grosbach12ccf452011-12-22 18:04:04 +00008688 case ARM::ANDrsi: newOpc = ARM::ANDrr; break;
8689 case ARM::ORRrsi: newOpc = ARM::ORRrr; break;
8690 case ARM::EORrsi: newOpc = ARM::EORrr; break;
8691 case ARM::BICrsi: newOpc = ARM::BICrr; break;
8692 case ARM::SUBrsi: newOpc = ARM::SUBrr; break;
8693 case ARM::ADDrsi: newOpc = ARM::ADDrr; break;
8694 }
8695 // If the shift is by zero, use the non-shifted instruction definition.
Richard Barton35aceb82012-07-09 16:31:14 +00008696 // The exception is for right shifts, where 0 == 32
8697 if (ARM_AM::getSORegOffset(Inst.getOperand(3).getImm()) == 0 &&
8698 !(SOpc == ARM_AM::lsr || SOpc == ARM_AM::asr)) {
Jim Grosbach12ccf452011-12-22 18:04:04 +00008699 MCInst TmpInst;
8700 TmpInst.setOpcode(newOpc);
8701 TmpInst.addOperand(Inst.getOperand(0));
8702 TmpInst.addOperand(Inst.getOperand(1));
8703 TmpInst.addOperand(Inst.getOperand(2));
8704 TmpInst.addOperand(Inst.getOperand(4));
8705 TmpInst.addOperand(Inst.getOperand(5));
8706 TmpInst.addOperand(Inst.getOperand(6));
8707 Inst = TmpInst;
8708 return true;
8709 }
8710 return false;
8711 }
Jim Grosbach82f76d12012-01-25 19:52:01 +00008712 case ARM::ITasm:
Jim Grosbach3d1eac82011-08-26 21:43:41 +00008713 case ARM::t2IT: {
Jim Grosbach3d1eac82011-08-26 21:43:41 +00008714 MCOperand &MO = Inst.getOperand(1);
8715 unsigned Mask = MO.getImm();
Oliver Stannard21718282016-07-26 14:19:47 +00008716 ARMCC::CondCodes Cond = ARMCC::CondCodes(Inst.getOperand(0).getImm());
Jim Grosbached16ec42011-08-29 22:24:09 +00008717
8718 // Set up the IT block state according to the IT instruction we just
8719 // matched.
8720 assert(!inITBlock() && "nested IT blocks?!");
Oliver Stannard21718282016-07-26 14:19:47 +00008721 startExplicitITBlock(Cond, Mask);
8722 MO.setImm(getITMaskEncoding());
Jim Grosbach3d1eac82011-08-26 21:43:41 +00008723 break;
8724 }
Richard Bartona39625e2012-07-09 16:12:24 +00008725 case ARM::t2LSLrr:
8726 case ARM::t2LSRrr:
8727 case ARM::t2ASRrr:
8728 case ARM::t2SBCrr:
8729 case ARM::t2RORrr:
8730 case ARM::t2BICrr:
Richard Bartond5660372012-07-09 16:14:28 +00008731 // Assemblers should use the narrow encodings of these instructions when permissible.
Richard Bartona39625e2012-07-09 16:12:24 +00008732 if ((isARMLowRegister(Inst.getOperand(1).getReg()) &&
8733 isARMLowRegister(Inst.getOperand(2).getReg())) &&
8734 Inst.getOperand(0).getReg() == Inst.getOperand(1).getReg() &&
John Brawn192f74a2017-06-22 10:29:31 +00008735 Inst.getOperand(5).getReg() == (inITBlock() ? 0 : ARM::CPSR) &&
8736 !HasWideQualifier) {
Richard Bartona39625e2012-07-09 16:12:24 +00008737 unsigned NewOpc;
8738 switch (Inst.getOpcode()) {
8739 default: llvm_unreachable("unexpected opcode");
8740 case ARM::t2LSLrr: NewOpc = ARM::tLSLrr; break;
8741 case ARM::t2LSRrr: NewOpc = ARM::tLSRrr; break;
8742 case ARM::t2ASRrr: NewOpc = ARM::tASRrr; break;
8743 case ARM::t2SBCrr: NewOpc = ARM::tSBC; break;
8744 case ARM::t2RORrr: NewOpc = ARM::tROR; break;
8745 case ARM::t2BICrr: NewOpc = ARM::tBIC; break;
8746 }
8747 MCInst TmpInst;
8748 TmpInst.setOpcode(NewOpc);
8749 TmpInst.addOperand(Inst.getOperand(0));
8750 TmpInst.addOperand(Inst.getOperand(5));
8751 TmpInst.addOperand(Inst.getOperand(1));
8752 TmpInst.addOperand(Inst.getOperand(2));
8753 TmpInst.addOperand(Inst.getOperand(3));
8754 TmpInst.addOperand(Inst.getOperand(4));
8755 Inst = TmpInst;
8756 return true;
8757 }
8758 return false;
Eugene Zelenko076468c2017-09-20 21:35:51 +00008759
Richard Bartona39625e2012-07-09 16:12:24 +00008760 case ARM::t2ANDrr:
8761 case ARM::t2EORrr:
8762 case ARM::t2ADCrr:
8763 case ARM::t2ORRrr:
Richard Bartond5660372012-07-09 16:14:28 +00008764 // Assemblers should use the narrow encodings of these instructions when permissible.
Richard Bartona39625e2012-07-09 16:12:24 +00008765 // These instructions are special in that they are commutable, so shorter encodings
8766 // are available more often.
8767 if ((isARMLowRegister(Inst.getOperand(1).getReg()) &&
8768 isARMLowRegister(Inst.getOperand(2).getReg())) &&
8769 (Inst.getOperand(0).getReg() == Inst.getOperand(1).getReg() ||
8770 Inst.getOperand(0).getReg() == Inst.getOperand(2).getReg()) &&
John Brawn192f74a2017-06-22 10:29:31 +00008771 Inst.getOperand(5).getReg() == (inITBlock() ? 0 : ARM::CPSR) &&
8772 !HasWideQualifier) {
Richard Bartona39625e2012-07-09 16:12:24 +00008773 unsigned NewOpc;
8774 switch (Inst.getOpcode()) {
8775 default: llvm_unreachable("unexpected opcode");
8776 case ARM::t2ADCrr: NewOpc = ARM::tADC; break;
8777 case ARM::t2ANDrr: NewOpc = ARM::tAND; break;
8778 case ARM::t2EORrr: NewOpc = ARM::tEOR; break;
8779 case ARM::t2ORRrr: NewOpc = ARM::tORR; break;
8780 }
8781 MCInst TmpInst;
8782 TmpInst.setOpcode(NewOpc);
8783 TmpInst.addOperand(Inst.getOperand(0));
8784 TmpInst.addOperand(Inst.getOperand(5));
8785 if (Inst.getOperand(0).getReg() == Inst.getOperand(1).getReg()) {
8786 TmpInst.addOperand(Inst.getOperand(1));
8787 TmpInst.addOperand(Inst.getOperand(2));
8788 } else {
8789 TmpInst.addOperand(Inst.getOperand(2));
8790 TmpInst.addOperand(Inst.getOperand(1));
8791 }
8792 TmpInst.addOperand(Inst.getOperand(3));
8793 TmpInst.addOperand(Inst.getOperand(4));
8794 Inst = TmpInst;
8795 return true;
8796 }
8797 return false;
8798 }
Jim Grosbachafad0532011-11-10 23:42:14 +00008799 return false;
Jim Grosbach8ba76c62011-08-11 17:35:48 +00008800}
8801
Jim Grosbach3e941ae2011-08-16 20:45:50 +00008802unsigned ARMAsmParser::checkTargetMatchPredicate(MCInst &Inst) {
8803 // 16-bit thumb arithmetic instructions either require or preclude the 'S'
8804 // suffix depending on whether they're in an IT block or not.
Jim Grosbachb7fa2c02011-08-16 22:20:01 +00008805 unsigned Opc = Inst.getOpcode();
Joey Gouly0e76fa72013-09-12 10:28:05 +00008806 const MCInstrDesc &MCID = MII.get(Opc);
Jim Grosbach3e941ae2011-08-16 20:45:50 +00008807 if (MCID.TSFlags & ARMII::ThumbArithFlagSetting) {
8808 assert(MCID.hasOptionalDef() &&
8809 "optionally flag setting instruction missing optional def operand");
8810 assert(MCID.NumOperands == Inst.getNumOperands() &&
8811 "operand count mismatch!");
8812 // Find the optional-def operand (cc_out).
8813 unsigned OpNo;
8814 for (OpNo = 0;
8815 !MCID.OpInfo[OpNo].isOptionalDef() && OpNo < MCID.NumOperands;
8816 ++OpNo)
8817 ;
8818 // If we're parsing Thumb1, reject it completely.
8819 if (isThumbOne() && Inst.getOperand(OpNo).getReg() != ARM::CPSR)
Oliver Stannard870b5ca2016-12-06 12:59:08 +00008820 return Match_RequiresFlagSetting;
Jim Grosbach3e941ae2011-08-16 20:45:50 +00008821 // If we're parsing Thumb2, which form is legal depends on whether we're
8822 // in an IT block.
Jim Grosbached16ec42011-08-29 22:24:09 +00008823 if (isThumbTwo() && Inst.getOperand(OpNo).getReg() != ARM::CPSR &&
8824 !inITBlock())
Jim Grosbach3e941ae2011-08-16 20:45:50 +00008825 return Match_RequiresITBlock;
Jim Grosbached16ec42011-08-29 22:24:09 +00008826 if (isThumbTwo() && Inst.getOperand(OpNo).getReg() == ARM::CPSR &&
8827 inITBlock())
8828 return Match_RequiresNotITBlock;
John Brawnc97b7142017-02-27 14:40:51 +00008829 // LSL with zero immediate is not allowed in an IT block
John Brawneba9fda2017-03-07 14:42:03 +00008830 if (Opc == ARM::tLSLri && Inst.getOperand(3).getImm() == 0 && inITBlock())
John Brawnc97b7142017-02-27 14:40:51 +00008831 return Match_RequiresNotITBlock;
Artyom Skrobovb43981072015-10-28 13:58:36 +00008832 } else if (isThumbOne()) {
8833 // Some high-register supporting Thumb1 encodings only allow both registers
8834 // to be from r0-r7 when in Thumb2.
8835 if (Opc == ARM::tADDhirr && !hasV6MOps() &&
8836 isARMLowRegister(Inst.getOperand(1).getReg()) &&
8837 isARMLowRegister(Inst.getOperand(2).getReg()))
8838 return Match_RequiresThumb2;
8839 // Others only require ARMv6 or later.
8840 else if (Opc == ARM::tMOVr && !hasV6Ops() &&
8841 isARMLowRegister(Inst.getOperand(0).getReg()) &&
8842 isARMLowRegister(Inst.getOperand(1).getReg()))
8843 return Match_RequiresV6;
Jim Grosbach3e941ae2011-08-16 20:45:50 +00008844 }
Artyom Skrobovb43981072015-10-28 13:58:36 +00008845
John Brawna6e95e12017-02-21 16:41:29 +00008846 // Before ARMv8 the rules for when SP is allowed in t2MOVr are more complex
8847 // than the loop below can handle, so it uses the GPRnopc register class and
8848 // we do SP handling here.
8849 if (Opc == ARM::t2MOVr && !hasV8Ops())
8850 {
8851 // SP as both source and destination is not allowed
8852 if (Inst.getOperand(0).getReg() == ARM::SP &&
8853 Inst.getOperand(1).getReg() == ARM::SP)
8854 return Match_RequiresV8;
8855 // When flags-setting SP as either source or destination is not allowed
8856 if (Inst.getOperand(4).getReg() == ARM::CPSR &&
8857 (Inst.getOperand(0).getReg() == ARM::SP ||
8858 Inst.getOperand(1).getReg() == ARM::SP))
8859 return Match_RequiresV8;
8860 }
8861
Andre Vieira640527f2017-09-22 12:17:42 +00008862 // Use of SP for VMRS/VMSR is only allowed in ARM mode with the exception of
8863 // ARMv8-A.
8864 if ((Inst.getOpcode() == ARM::VMRS || Inst.getOpcode() == ARM::VMSR) &&
8865 Inst.getOperand(0).getReg() == ARM::SP && (isThumb() && !hasV8Ops()))
8866 return Match_InvalidOperand;
8867
Artyom Skrobovb43981072015-10-28 13:58:36 +00008868 for (unsigned I = 0; I < MCID.NumOperands; ++I)
8869 if (MCID.OpInfo[I].RegClass == ARM::rGPRRegClassID) {
8870 // rGPRRegClass excludes PC, and also excluded SP before ARMv8
8871 if ((Inst.getOperand(I).getReg() == ARM::SP) && !hasV8Ops())
8872 return Match_RequiresV8;
8873 else if (Inst.getOperand(I).getReg() == ARM::PC)
8874 return Match_InvalidOperand;
8875 }
8876
Jim Grosbach3e941ae2011-08-16 20:45:50 +00008877 return Match_Success;
8878}
8879
Benjamin Kramer44a53da2014-04-12 18:45:24 +00008880namespace llvm {
Eugene Zelenko076468c2017-09-20 21:35:51 +00008881
Krzysztof Parzyszekcc318712017-03-03 18:30:54 +00008882template <> inline bool IsCPSRDead<MCInst>(const MCInst *Instr) {
Artyom Skrobov1a6cd1d2014-02-26 11:27:28 +00008883 return true; // In an assembly source, no need to second-guess
8884}
Eugene Zelenko076468c2017-09-20 21:35:51 +00008885
8886} // end namespace llvm
Artyom Skrobov1a6cd1d2014-02-26 11:27:28 +00008887
Oliver Stannard21718282016-07-26 14:19:47 +00008888// Returns true if Inst is unpredictable if it is in and IT block, but is not
8889// the last instruction in the block.
8890bool ARMAsmParser::isITBlockTerminator(MCInst &Inst) const {
8891 const MCInstrDesc &MCID = MII.get(Inst.getOpcode());
8892
Andre Vieirac429aab2017-09-11 11:11:17 +00008893 // All branch & call instructions terminate IT blocks with the exception of
8894 // SVC.
8895 if (MCID.isTerminator() || (MCID.isCall() && Inst.getOpcode() != ARM::tSVC) ||
8896 MCID.isReturn() || MCID.isBranch() || MCID.isIndirectBranch())
Oliver Stannard21718282016-07-26 14:19:47 +00008897 return true;
8898
8899 // Any arithmetic instruction which writes to the PC also terminates the IT
8900 // block.
8901 for (unsigned OpIdx = 0; OpIdx < MCID.getNumDefs(); ++OpIdx) {
8902 MCOperand &Op = Inst.getOperand(OpIdx);
8903 if (Op.isReg() && Op.getReg() == ARM::PC)
8904 return true;
8905 }
8906
8907 if (MCID.hasImplicitDefOfPhysReg(ARM::PC, MRI))
8908 return true;
8909
8910 // Instructions with variable operand lists, which write to the variable
8911 // operands. We only care about Thumb instructions here, as ARM instructions
8912 // obviously can't be in an IT block.
8913 switch (Inst.getOpcode()) {
Oliver Stannard85d4d5b2017-02-28 10:04:36 +00008914 case ARM::tLDMIA:
Oliver Stannard21718282016-07-26 14:19:47 +00008915 case ARM::t2LDMIA:
8916 case ARM::t2LDMIA_UPD:
8917 case ARM::t2LDMDB:
8918 case ARM::t2LDMDB_UPD:
8919 if (listContainsReg(Inst, 3, ARM::PC))
8920 return true;
8921 break;
8922 case ARM::tPOP:
8923 if (listContainsReg(Inst, 2, ARM::PC))
8924 return true;
8925 break;
8926 }
8927
8928 return false;
8929}
8930
8931unsigned ARMAsmParser::MatchInstruction(OperandVector &Operands, MCInst &Inst,
Oliver Stannarde093bad2017-10-03 10:26:11 +00008932 SmallVectorImpl<NearMissInfo> &NearMisses,
Oliver Stannard21718282016-07-26 14:19:47 +00008933 bool MatchingInlineAsm,
8934 bool &EmitInITBlock,
8935 MCStreamer &Out) {
8936 // If we can't use an implicit IT block here, just match as normal.
8937 if (inExplicitITBlock() || !isThumbTwo() || !useImplicitITThumb())
Oliver Stannarde093bad2017-10-03 10:26:11 +00008938 return MatchInstructionImpl(Operands, Inst, &NearMisses, MatchingInlineAsm);
Oliver Stannard21718282016-07-26 14:19:47 +00008939
8940 // Try to match the instruction in an extension of the current IT block (if
8941 // there is one).
8942 if (inImplicitITBlock()) {
8943 extendImplicitITBlock(ITState.Cond);
Oliver Stannarde093bad2017-10-03 10:26:11 +00008944 if (MatchInstructionImpl(Operands, Inst, nullptr, MatchingInlineAsm) ==
Oliver Stannard21718282016-07-26 14:19:47 +00008945 Match_Success) {
8946 // The match succeded, but we still have to check that the instruction is
8947 // valid in this implicit IT block.
8948 const MCInstrDesc &MCID = MII.get(Inst.getOpcode());
8949 if (MCID.isPredicable()) {
8950 ARMCC::CondCodes InstCond =
8951 (ARMCC::CondCodes)Inst.getOperand(MCID.findFirstPredOperandIdx())
8952 .getImm();
8953 ARMCC::CondCodes ITCond = currentITCond();
8954 if (InstCond == ITCond) {
8955 EmitInITBlock = true;
8956 return Match_Success;
8957 } else if (InstCond == ARMCC::getOppositeCondition(ITCond)) {
8958 invertCurrentITCondition();
8959 EmitInITBlock = true;
8960 return Match_Success;
8961 }
8962 }
8963 }
8964 rewindImplicitITPosition();
8965 }
8966
8967 // Finish the current IT block, and try to match outside any IT block.
8968 flushPendingInstructions(Out);
8969 unsigned PlainMatchResult =
Oliver Stannarde093bad2017-10-03 10:26:11 +00008970 MatchInstructionImpl(Operands, Inst, &NearMisses, MatchingInlineAsm);
Oliver Stannard21718282016-07-26 14:19:47 +00008971 if (PlainMatchResult == Match_Success) {
8972 const MCInstrDesc &MCID = MII.get(Inst.getOpcode());
8973 if (MCID.isPredicable()) {
8974 ARMCC::CondCodes InstCond =
8975 (ARMCC::CondCodes)Inst.getOperand(MCID.findFirstPredOperandIdx())
8976 .getImm();
8977 // Some forms of the branch instruction have their own condition code
8978 // fields, so can be conditionally executed without an IT block.
8979 if (Inst.getOpcode() == ARM::tBcc || Inst.getOpcode() == ARM::t2Bcc) {
8980 EmitInITBlock = false;
8981 return Match_Success;
8982 }
8983 if (InstCond == ARMCC::AL) {
8984 EmitInITBlock = false;
8985 return Match_Success;
8986 }
8987 } else {
8988 EmitInITBlock = false;
8989 return Match_Success;
8990 }
8991 }
8992
8993 // Try to match in a new IT block. The matcher doesn't check the actual
8994 // condition, so we create an IT block with a dummy condition, and fix it up
8995 // once we know the actual condition.
8996 startImplicitITBlock();
Oliver Stannarde093bad2017-10-03 10:26:11 +00008997 if (MatchInstructionImpl(Operands, Inst, nullptr, MatchingInlineAsm) ==
Oliver Stannard21718282016-07-26 14:19:47 +00008998 Match_Success) {
8999 const MCInstrDesc &MCID = MII.get(Inst.getOpcode());
9000 if (MCID.isPredicable()) {
9001 ITState.Cond =
9002 (ARMCC::CondCodes)Inst.getOperand(MCID.findFirstPredOperandIdx())
9003 .getImm();
9004 EmitInITBlock = true;
9005 return Match_Success;
9006 }
9007 }
9008 discardImplicitITBlock();
9009
9010 // If none of these succeed, return the error we got when trying to match
9011 // outside any IT blocks.
9012 EmitInITBlock = false;
9013 return PlainMatchResult;
9014}
9015
Sjoerd Meijer6d14fdf2017-07-05 12:39:13 +00009016std::string ARMMnemonicSpellCheck(StringRef S, uint64_t FBS);
9017
Ranjeet Singh86ecbb72015-06-30 12:32:53 +00009018static const char *getSubtargetFeatureName(uint64_t Val);
David Blaikie960ea3f2014-06-08 16:18:35 +00009019bool ARMAsmParser::MatchAndEmitInstruction(SMLoc IDLoc, unsigned &Opcode,
9020 OperandVector &Operands,
Tim Northover26bb14e2014-08-18 11:49:42 +00009021 MCStreamer &Out, uint64_t &ErrorInfo,
David Blaikie960ea3f2014-06-08 16:18:35 +00009022 bool MatchingInlineAsm) {
Chris Lattner9487de62010-10-28 21:28:01 +00009023 MCInst Inst;
Jim Grosbach120a96a2011-08-15 23:03:29 +00009024 unsigned MatchResult;
Oliver Stannard21718282016-07-26 14:19:47 +00009025 bool PendConditionalInstruction = false;
Weiming Zhao8f56f882012-11-16 21:55:34 +00009026
Oliver Stannarde093bad2017-10-03 10:26:11 +00009027 SmallVector<NearMissInfo, 4> NearMisses;
9028 MatchResult = MatchInstruction(Operands, Inst, NearMisses, MatchingInlineAsm,
Oliver Stannard21718282016-07-26 14:19:47 +00009029 PendConditionalInstruction, Out);
9030
Sjoerd Meijer11794702017-04-03 14:50:04 +00009031 SMLoc ErrorLoc;
9032 if (ErrorInfo < Operands.size()) {
9033 ErrorLoc = ((ARMOperand &)*Operands[ErrorInfo]).getStartLoc();
9034 if (ErrorLoc == SMLoc())
9035 ErrorLoc = IDLoc;
9036 }
9037
Kevin Enderby3164a342010-12-09 19:19:43 +00009038 switch (MatchResult) {
Chris Lattnerd27b05e2010-10-28 21:41:58 +00009039 case Match_Success:
Jim Grosbachedaa35a2011-07-26 18:25:39 +00009040 // Context sensitive operand constraints aren't handled by the matcher,
9041 // so check them here.
Jim Grosbacha0d34d32011-09-02 23:22:08 +00009042 if (validateInstruction(Inst, Operands)) {
9043 // Still progress the IT block, otherwise one wrong condition causes
9044 // nasty cascading errors.
9045 forwardITPosition();
Jim Grosbachedaa35a2011-07-26 18:25:39 +00009046 return true;
Jim Grosbacha0d34d32011-09-02 23:22:08 +00009047 }
Jim Grosbachedaa35a2011-07-26 18:25:39 +00009048
Amara Emerson52cfb6a2013-10-03 09:31:51 +00009049 { // processInstruction() updates inITBlock state, we need to save it away
9050 bool wasInITBlock = inITBlock();
9051
9052 // Some instructions need post-processing to, for example, tweak which
9053 // encoding is selected. Loop on it while changes happen so the
9054 // individual transformations can chain off each other. E.g.,
9055 // tPOP(r8)->t2LDMIA_UPD(sp,r8)->t2STR_POST(sp,r8)
Joerg Sonnenberger02b13a82014-11-21 22:39:34 +00009056 while (processInstruction(Inst, Operands, Out))
Amara Emerson52cfb6a2013-10-03 09:31:51 +00009057 ;
9058
9059 // Only after the instruction is fully processed, we can validate it
9060 if (wasInITBlock && hasV8Ops() && isThumb() &&
Weiming Zhao5930ae62014-01-23 19:55:33 +00009061 !isV8EligibleForIT(&Inst)) {
Amara Emerson52cfb6a2013-10-03 09:31:51 +00009062 Warning(IDLoc, "deprecated instruction in IT block");
9063 }
9064 }
Jim Grosbach8ba76c62011-08-11 17:35:48 +00009065
Jim Grosbacha0d34d32011-09-02 23:22:08 +00009066 // Only move forward at the very end so that everything in validate
9067 // and process gets a consistent answer about whether we're in an IT
9068 // block.
9069 forwardITPosition();
9070
Jim Grosbach82f76d12012-01-25 19:52:01 +00009071 // ITasm is an ARM mode pseudo-instruction that just sets the ITblock and
9072 // doesn't actually encode.
9073 if (Inst.getOpcode() == ARM::ITasm)
9074 return false;
9075
Jim Grosbach5e5eabb2012-01-26 23:20:15 +00009076 Inst.setLoc(IDLoc);
Oliver Stannard21718282016-07-26 14:19:47 +00009077 if (PendConditionalInstruction) {
9078 PendingConditionalInsts.push_back(Inst);
9079 if (isITBlockFull() || isITBlockTerminator(Inst))
9080 flushPendingInstructions(Out);
9081 } else {
9082 Out.EmitInstruction(Inst, getSTI());
9083 }
Chris Lattner9487de62010-10-28 21:28:01 +00009084 return false;
Oliver Stannarde093bad2017-10-03 10:26:11 +00009085 case Match_NearMisses:
9086 ReportNearMisses(NearMisses, IDLoc, Operands);
9087 return true;
Sjoerd Meijer6d14fdf2017-07-05 12:39:13 +00009088 case Match_MnemonicFail: {
9089 uint64_t FBS = ComputeAvailableFeatures(getSTI().getFeatureBits());
9090 std::string Suggestion = ARMMnemonicSpellCheck(
9091 ((ARMOperand &)*Operands[0]).getToken(), FBS);
9092 return Error(IDLoc, "invalid instruction" + Suggestion,
David Blaikie960ea3f2014-06-08 16:18:35 +00009093 ((ARMOperand &)*Operands[0]).getLocRange());
Sjoerd Meijer6d14fdf2017-07-05 12:39:13 +00009094 }
Chris Lattnerd27b05e2010-10-28 21:41:58 +00009095 }
Jim Grosbach624bcc72010-10-29 14:46:02 +00009096
Eric Christopher91d7b902010-10-29 09:26:59 +00009097 llvm_unreachable("Implement any new match types added!");
Chris Lattner9487de62010-10-28 21:28:01 +00009098}
9099
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00009100/// parseDirective parses the arm specific directives
Kevin Enderbyccab3172009-09-15 00:27:25 +00009101bool ARMAsmParser::ParseDirective(AsmToken DirectiveID) {
Rafael Espindoladbaf0492015-08-14 15:48:41 +00009102 const MCObjectFileInfo::Environment Format =
9103 getContext().getObjectFileInfo()->getObjectFileType();
9104 bool IsMachO = Format == MCObjectFileInfo::IsMachO;
9105 bool IsCOFF = Format == MCObjectFileInfo::IsCOFF;
Saleem Abdulrasooldd979e62014-04-05 22:09:51 +00009106
Kevin Enderbyccab3172009-09-15 00:27:25 +00009107 StringRef IDVal = DirectiveID.getIdentifier();
9108 if (IDVal == ".word")
Nirav Dave0a392a82016-11-02 16:22:51 +00009109 parseLiteralValues(4, DirectiveID.getLoc());
Saleem Abdulrasool38976512014-02-23 06:22:09 +00009110 else if (IDVal == ".short" || IDVal == ".hword")
Nirav Dave0a392a82016-11-02 16:22:51 +00009111 parseLiteralValues(2, DirectiveID.getLoc());
Kevin Enderby146dcf22009-10-15 20:48:48 +00009112 else if (IDVal == ".thumb")
Nirav Dave0a392a82016-11-02 16:22:51 +00009113 parseDirectiveThumb(DirectiveID.getLoc());
Jim Grosbach7f882392011-12-07 18:04:19 +00009114 else if (IDVal == ".arm")
Nirav Dave0a392a82016-11-02 16:22:51 +00009115 parseDirectiveARM(DirectiveID.getLoc());
Kevin Enderby146dcf22009-10-15 20:48:48 +00009116 else if (IDVal == ".thumb_func")
Nirav Dave0a392a82016-11-02 16:22:51 +00009117 parseDirectiveThumbFunc(DirectiveID.getLoc());
Kevin Enderby146dcf22009-10-15 20:48:48 +00009118 else if (IDVal == ".code")
Nirav Dave0a392a82016-11-02 16:22:51 +00009119 parseDirectiveCode(DirectiveID.getLoc());
Kevin Enderby146dcf22009-10-15 20:48:48 +00009120 else if (IDVal == ".syntax")
Nirav Dave0a392a82016-11-02 16:22:51 +00009121 parseDirectiveSyntax(DirectiveID.getLoc());
Jim Grosbachab5830e2011-12-14 02:16:11 +00009122 else if (IDVal == ".unreq")
Nirav Dave0a392a82016-11-02 16:22:51 +00009123 parseDirectiveUnreq(DirectiveID.getLoc());
Logan Chien4ea23b52013-05-10 16:17:24 +00009124 else if (IDVal == ".fnend")
Nirav Dave0a392a82016-11-02 16:22:51 +00009125 parseDirectiveFnEnd(DirectiveID.getLoc());
Logan Chien4ea23b52013-05-10 16:17:24 +00009126 else if (IDVal == ".cantunwind")
Nirav Dave0a392a82016-11-02 16:22:51 +00009127 parseDirectiveCantUnwind(DirectiveID.getLoc());
Logan Chien4ea23b52013-05-10 16:17:24 +00009128 else if (IDVal == ".personality")
Nirav Dave0a392a82016-11-02 16:22:51 +00009129 parseDirectivePersonality(DirectiveID.getLoc());
Logan Chien4ea23b52013-05-10 16:17:24 +00009130 else if (IDVal == ".handlerdata")
Nirav Dave0a392a82016-11-02 16:22:51 +00009131 parseDirectiveHandlerData(DirectiveID.getLoc());
Logan Chien4ea23b52013-05-10 16:17:24 +00009132 else if (IDVal == ".setfp")
Nirav Dave0a392a82016-11-02 16:22:51 +00009133 parseDirectiveSetFP(DirectiveID.getLoc());
Logan Chien4ea23b52013-05-10 16:17:24 +00009134 else if (IDVal == ".pad")
Nirav Dave0a392a82016-11-02 16:22:51 +00009135 parseDirectivePad(DirectiveID.getLoc());
Logan Chien4ea23b52013-05-10 16:17:24 +00009136 else if (IDVal == ".save")
Nirav Dave0a392a82016-11-02 16:22:51 +00009137 parseDirectiveRegSave(DirectiveID.getLoc(), false);
Logan Chien4ea23b52013-05-10 16:17:24 +00009138 else if (IDVal == ".vsave")
Nirav Dave0a392a82016-11-02 16:22:51 +00009139 parseDirectiveRegSave(DirectiveID.getLoc(), true);
Saleem Abdulrasool6e6c2392013-12-20 07:21:16 +00009140 else if (IDVal == ".ltorg" || IDVal == ".pool")
Nirav Dave0a392a82016-11-02 16:22:51 +00009141 parseDirectiveLtorg(DirectiveID.getLoc());
Saleem Abdulrasoola5549682013-12-26 01:52:28 +00009142 else if (IDVal == ".even")
Nirav Dave0a392a82016-11-02 16:22:51 +00009143 parseDirectiveEven(DirectiveID.getLoc());
Saleem Abdulrasool662f5c12014-01-21 02:33:02 +00009144 else if (IDVal == ".personalityindex")
Nirav Dave0a392a82016-11-02 16:22:51 +00009145 parseDirectivePersonalityIndex(DirectiveID.getLoc());
Saleem Abdulrasoold9f08602014-01-21 02:33:10 +00009146 else if (IDVal == ".unwind_raw")
Nirav Dave0a392a82016-11-02 16:22:51 +00009147 parseDirectiveUnwindRaw(DirectiveID.getLoc());
Saleem Abdulrasool5d962d32014-01-30 04:46:24 +00009148 else if (IDVal == ".movsp")
Nirav Dave0a392a82016-11-02 16:22:51 +00009149 parseDirectiveMovSP(DirectiveID.getLoc());
Saleem Abdulrasool49480bf2014-02-16 00:16:41 +00009150 else if (IDVal == ".arch_extension")
Nirav Dave0a392a82016-11-02 16:22:51 +00009151 parseDirectiveArchExtension(DirectiveID.getLoc());
Saleem Abdulrasoolfd6ed1e2014-02-23 17:45:32 +00009152 else if (IDVal == ".align")
Nirav Dave0a392a82016-11-02 16:22:51 +00009153 return parseDirectiveAlign(DirectiveID.getLoc()); // Use Generic on failure.
Saleem Abdulrasool39f773f2014-03-20 06:05:33 +00009154 else if (IDVal == ".thumb_set")
Nirav Dave0a392a82016-11-02 16:22:51 +00009155 parseDirectiveThumbSet(DirectiveID.getLoc());
9156 else if (!IsMachO && !IsCOFF) {
Saleem Abdulrasooldd979e62014-04-05 22:09:51 +00009157 if (IDVal == ".arch")
Nirav Dave0a392a82016-11-02 16:22:51 +00009158 parseDirectiveArch(DirectiveID.getLoc());
Saleem Abdulrasooldd979e62014-04-05 22:09:51 +00009159 else if (IDVal == ".cpu")
Nirav Dave0a392a82016-11-02 16:22:51 +00009160 parseDirectiveCPU(DirectiveID.getLoc());
Saleem Abdulrasooldd979e62014-04-05 22:09:51 +00009161 else if (IDVal == ".eabi_attribute")
Nirav Dave0a392a82016-11-02 16:22:51 +00009162 parseDirectiveEabiAttr(DirectiveID.getLoc());
Saleem Abdulrasooldd979e62014-04-05 22:09:51 +00009163 else if (IDVal == ".fpu")
Nirav Dave0a392a82016-11-02 16:22:51 +00009164 parseDirectiveFPU(DirectiveID.getLoc());
Saleem Abdulrasooldd979e62014-04-05 22:09:51 +00009165 else if (IDVal == ".fnstart")
Nirav Dave0a392a82016-11-02 16:22:51 +00009166 parseDirectiveFnStart(DirectiveID.getLoc());
Saleem Abdulrasooldd979e62014-04-05 22:09:51 +00009167 else if (IDVal == ".inst")
Nirav Dave0a392a82016-11-02 16:22:51 +00009168 parseDirectiveInst(DirectiveID.getLoc());
Saleem Abdulrasooldd979e62014-04-05 22:09:51 +00009169 else if (IDVal == ".inst.n")
Nirav Dave0a392a82016-11-02 16:22:51 +00009170 parseDirectiveInst(DirectiveID.getLoc(), 'n');
Saleem Abdulrasooldd979e62014-04-05 22:09:51 +00009171 else if (IDVal == ".inst.w")
Nirav Dave0a392a82016-11-02 16:22:51 +00009172 parseDirectiveInst(DirectiveID.getLoc(), 'w');
Saleem Abdulrasooldd979e62014-04-05 22:09:51 +00009173 else if (IDVal == ".object_arch")
Nirav Dave0a392a82016-11-02 16:22:51 +00009174 parseDirectiveObjectArch(DirectiveID.getLoc());
Saleem Abdulrasooldd979e62014-04-05 22:09:51 +00009175 else if (IDVal == ".tlsdescseq")
Nirav Dave0a392a82016-11-02 16:22:51 +00009176 parseDirectiveTLSDescSeq(DirectiveID.getLoc());
9177 else
9178 return true;
9179 } else
9180 return true;
9181 return false;
Kevin Enderbyccab3172009-09-15 00:27:25 +00009182}
9183
Saleem Abdulrasool38976512014-02-23 06:22:09 +00009184/// parseLiteralValues
9185/// ::= .hword expression [, expression]*
9186/// ::= .short expression [, expression]*
9187/// ::= .word expression [, expression]*
9188bool ARMAsmParser::parseLiteralValues(unsigned Size, SMLoc L) {
Nirav Dave0a392a82016-11-02 16:22:51 +00009189 auto parseOne = [&]() -> bool {
9190 const MCExpr *Value;
9191 if (getParser().parseExpression(Value))
9192 return true;
9193 getParser().getStreamer().EmitValue(Value, Size, L);
9194 return false;
9195 };
9196 return (parseMany(parseOne));
Kevin Enderbyccab3172009-09-15 00:27:25 +00009197}
9198
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00009199/// parseDirectiveThumb
Kevin Enderby146dcf22009-10-15 20:48:48 +00009200/// ::= .thumb
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00009201bool ARMAsmParser::parseDirectiveThumb(SMLoc L) {
Nirav Dave0a392a82016-11-02 16:22:51 +00009202 if (parseToken(AsmToken::EndOfStatement, "unexpected token in directive") ||
9203 check(!hasThumb(), L, "target does not support Thumb mode"))
9204 return true;
Tim Northovera2292d02013-06-10 23:20:58 +00009205
Jim Grosbach7f882392011-12-07 18:04:19 +00009206 if (!isThumb())
9207 SwitchMode();
Saleem Abdulrasool44419fc2014-03-22 19:26:18 +00009208
Jim Grosbach7f882392011-12-07 18:04:19 +00009209 getParser().getStreamer().EmitAssemblerFlag(MCAF_Code16);
9210 return false;
9211}
9212
9213/// parseDirectiveARM
9214/// ::= .arm
9215bool ARMAsmParser::parseDirectiveARM(SMLoc L) {
Nirav Dave0a392a82016-11-02 16:22:51 +00009216 if (parseToken(AsmToken::EndOfStatement, "unexpected token in directive") ||
9217 check(!hasARM(), L, "target does not support ARM mode"))
9218 return true;
Tim Northovera2292d02013-06-10 23:20:58 +00009219
Jim Grosbach7f882392011-12-07 18:04:19 +00009220 if (isThumb())
9221 SwitchMode();
9222 getParser().getStreamer().EmitAssemblerFlag(MCAF_Code32);
Kevin Enderby146dcf22009-10-15 20:48:48 +00009223 return false;
9224}
9225
Tim Northover1744d0a2013-10-25 12:49:50 +00009226void ARMAsmParser::onLabelParsed(MCSymbol *Symbol) {
Oliver Stannard21718282016-07-26 14:19:47 +00009227 // We need to flush the current implicit IT block on a label, because it is
9228 // not legal to branch into an IT block.
9229 flushPendingInstructions(getStreamer());
Tim Northover1744d0a2013-10-25 12:49:50 +00009230 if (NextSymbolIsThumb) {
9231 getParser().getStreamer().EmitThumbFunc(Symbol);
9232 NextSymbolIsThumb = false;
9233 }
9234}
9235
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00009236/// parseDirectiveThumbFunc
Kevin Enderby146dcf22009-10-15 20:48:48 +00009237/// ::= .thumbfunc symbol_name
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00009238bool ARMAsmParser::parseDirectiveThumbFunc(SMLoc L) {
Rafael Espindola961d4692014-11-11 05:18:41 +00009239 MCAsmParser &Parser = getParser();
Rafael Espindoladbaf0492015-08-14 15:48:41 +00009240 const auto Format = getContext().getObjectFileInfo()->getObjectFileType();
9241 bool IsMachO = Format == MCObjectFileInfo::IsMachO;
Rafael Espindolae90c1cb2011-05-16 16:17:21 +00009242
Jim Grosbach1152cc02011-12-21 22:30:16 +00009243 // Darwin asm has (optionally) function name after .thumb_func direction
Rafael Espindolae90c1cb2011-05-16 16:17:21 +00009244 // ELF doesn't
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00009245
Nirav Dave0a392a82016-11-02 16:22:51 +00009246 if (IsMachO) {
9247 if (Parser.getTok().is(AsmToken::Identifier) ||
9248 Parser.getTok().is(AsmToken::String)) {
9249 MCSymbol *Func = getParser().getContext().getOrCreateSymbol(
9250 Parser.getTok().getIdentifier());
Tim Northover1744d0a2013-10-25 12:49:50 +00009251 getParser().getStreamer().EmitThumbFunc(Func);
Nirav Dave0a392a82016-11-02 16:22:51 +00009252 Parser.Lex();
9253 if (parseToken(AsmToken::EndOfStatement,
9254 "unexpected token in '.thumb_func' directive"))
9255 return true;
Tim Northover1744d0a2013-10-25 12:49:50 +00009256 return false;
Jim Grosbach1152cc02011-12-21 22:30:16 +00009257 }
Rafael Espindolae90c1cb2011-05-16 16:17:21 +00009258 }
9259
Nirav Dave0a392a82016-11-02 16:22:51 +00009260 if (parseToken(AsmToken::EndOfStatement,
9261 "unexpected token in '.thumb_func' directive"))
9262 return true;
Jim Grosbach1152cc02011-12-21 22:30:16 +00009263
Tim Northover1744d0a2013-10-25 12:49:50 +00009264 NextSymbolIsThumb = true;
Kevin Enderby146dcf22009-10-15 20:48:48 +00009265 return false;
9266}
9267
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00009268/// parseDirectiveSyntax
Kevin Enderby146dcf22009-10-15 20:48:48 +00009269/// ::= .syntax unified | divided
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00009270bool ARMAsmParser::parseDirectiveSyntax(SMLoc L) {
Rafael Espindola961d4692014-11-11 05:18:41 +00009271 MCAsmParser &Parser = getParser();
Sean Callanan936b0d32010-01-19 21:44:56 +00009272 const AsmToken &Tok = Parser.getTok();
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00009273 if (Tok.isNot(AsmToken::Identifier)) {
9274 Error(L, "unexpected token in .syntax directive");
9275 return false;
9276 }
9277
Benjamin Kramer92d89982010-07-14 22:38:02 +00009278 StringRef Mode = Tok.getString();
Sean Callanana83fd7d2010-01-19 20:27:46 +00009279 Parser.Lex();
Nirav Dave0a392a82016-11-02 16:22:51 +00009280 if (check(Mode == "divided" || Mode == "DIVIDED", L,
9281 "'.syntax divided' arm assembly not supported") ||
9282 check(Mode != "unified" && Mode != "UNIFIED", L,
9283 "unrecognized syntax mode in .syntax directive") ||
9284 parseToken(AsmToken::EndOfStatement, "unexpected token in directive"))
9285 return true;
Kevin Enderby146dcf22009-10-15 20:48:48 +00009286
9287 // TODO tell the MC streamer the mode
9288 // getParser().getStreamer().Emit???();
9289 return false;
9290}
9291
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00009292/// parseDirectiveCode
Kevin Enderby146dcf22009-10-15 20:48:48 +00009293/// ::= .code 16 | 32
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00009294bool ARMAsmParser::parseDirectiveCode(SMLoc L) {
Rafael Espindola961d4692014-11-11 05:18:41 +00009295 MCAsmParser &Parser = getParser();
Sean Callanan936b0d32010-01-19 21:44:56 +00009296 const AsmToken &Tok = Parser.getTok();
Nirav Dave0a392a82016-11-02 16:22:51 +00009297 if (Tok.isNot(AsmToken::Integer))
9298 return Error(L, "unexpected token in .code directive");
Sean Callanan936b0d32010-01-19 21:44:56 +00009299 int64_t Val = Parser.getTok().getIntVal();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009300 if (Val != 16 && Val != 32) {
9301 Error(L, "invalid operand to .code directive");
9302 return false;
9303 }
9304 Parser.Lex();
Kevin Enderby146dcf22009-10-15 20:48:48 +00009305
Nirav Dave0a392a82016-11-02 16:22:51 +00009306 if (parseToken(AsmToken::EndOfStatement, "unexpected token in directive"))
9307 return true;
Kevin Enderby146dcf22009-10-15 20:48:48 +00009308
Evan Cheng284b4672011-07-08 22:36:29 +00009309 if (Val == 16) {
Nirav Dave0a392a82016-11-02 16:22:51 +00009310 if (!hasThumb())
9311 return Error(L, "target does not support Thumb mode");
Tim Northovera2292d02013-06-10 23:20:58 +00009312
Jim Grosbachf471ac32011-09-06 18:46:23 +00009313 if (!isThumb())
Evan Cheng91111d22011-07-09 05:47:46 +00009314 SwitchMode();
Jim Grosbachf471ac32011-09-06 18:46:23 +00009315 getParser().getStreamer().EmitAssemblerFlag(MCAF_Code16);
Evan Cheng284b4672011-07-08 22:36:29 +00009316 } else {
Nirav Dave0a392a82016-11-02 16:22:51 +00009317 if (!hasARM())
9318 return Error(L, "target does not support ARM mode");
Tim Northovera2292d02013-06-10 23:20:58 +00009319
Jim Grosbachf471ac32011-09-06 18:46:23 +00009320 if (isThumb())
Evan Cheng91111d22011-07-09 05:47:46 +00009321 SwitchMode();
Jim Grosbachf471ac32011-09-06 18:46:23 +00009322 getParser().getStreamer().EmitAssemblerFlag(MCAF_Code32);
Evan Cheng45543ba2011-07-08 22:49:55 +00009323 }
Jim Grosbach2db0ea02010-11-05 22:40:53 +00009324
Kevin Enderby146dcf22009-10-15 20:48:48 +00009325 return false;
9326}
9327
Jim Grosbachab5830e2011-12-14 02:16:11 +00009328/// parseDirectiveReq
9329/// ::= name .req registername
9330bool ARMAsmParser::parseDirectiveReq(StringRef Name, SMLoc L) {
Rafael Espindola961d4692014-11-11 05:18:41 +00009331 MCAsmParser &Parser = getParser();
Jim Grosbachab5830e2011-12-14 02:16:11 +00009332 Parser.Lex(); // Eat the '.req' token.
9333 unsigned Reg;
9334 SMLoc SRegLoc, ERegLoc;
Nirav Dave0a392a82016-11-02 16:22:51 +00009335 if (check(ParseRegister(Reg, SRegLoc, ERegLoc), SRegLoc,
9336 "register name expected") ||
9337 parseToken(AsmToken::EndOfStatement,
9338 "unexpected input in .req directive."))
9339 return true;
Jim Grosbachab5830e2011-12-14 02:16:11 +00009340
Nirav Dave0a392a82016-11-02 16:22:51 +00009341 if (RegisterReqs.insert(std::make_pair(Name, Reg)).first->second != Reg)
9342 return Error(SRegLoc,
9343 "redefinition of '" + Name + "' does not match original.");
Jim Grosbachab5830e2011-12-14 02:16:11 +00009344
9345 return false;
9346}
9347
9348/// parseDirectiveUneq
9349/// ::= .unreq registername
9350bool ARMAsmParser::parseDirectiveUnreq(SMLoc L) {
Rafael Espindola961d4692014-11-11 05:18:41 +00009351 MCAsmParser &Parser = getParser();
Nirav Dave0a392a82016-11-02 16:22:51 +00009352 if (Parser.getTok().isNot(AsmToken::Identifier))
9353 return Error(L, "unexpected input in .unreq directive.");
Duncan P. N. Exon Smith29db0eb2014-03-07 16:16:52 +00009354 RegisterReqs.erase(Parser.getTok().getIdentifier().lower());
Jim Grosbachab5830e2011-12-14 02:16:11 +00009355 Parser.Lex(); // Eat the identifier.
Nirav Dave0a392a82016-11-02 16:22:51 +00009356 if (parseToken(AsmToken::EndOfStatement,
9357 "unexpected input in '.unreq' directive"))
9358 return true;
Jim Grosbachab5830e2011-12-14 02:16:11 +00009359 return false;
9360}
9361
Oliver Stannardc869e912016-04-11 13:06:28 +00009362// After changing arch/CPU, try to put the ARM/Thumb mode back to what it was
9363// before, if supported by the new target, or emit mapping symbols for the mode
9364// switch.
9365void ARMAsmParser::FixModeAfterArchChange(bool WasThumb, SMLoc Loc) {
9366 if (WasThumb != isThumb()) {
9367 if (WasThumb && hasThumb()) {
9368 // Stay in Thumb mode
9369 SwitchMode();
9370 } else if (!WasThumb && hasARM()) {
9371 // Stay in ARM mode
9372 SwitchMode();
9373 } else {
9374 // Mode switch forced, because the new arch doesn't support the old mode.
9375 getParser().getStreamer().EmitAssemblerFlag(isThumb() ? MCAF_Code16
9376 : MCAF_Code32);
9377 // Warn about the implcit mode switch. GAS does not switch modes here,
9378 // but instead stays in the old mode, reporting an error on any following
9379 // instructions as the mode does not exist on the target.
9380 Warning(Loc, Twine("new target does not support ") +
9381 (WasThumb ? "thumb" : "arm") + " mode, switching to " +
9382 (!WasThumb ? "thumb" : "arm") + " mode");
9383 }
9384 }
9385}
9386
Jason W Kim135d2442011-12-20 17:38:12 +00009387/// parseDirectiveArch
9388/// ::= .arch token
9389bool ARMAsmParser::parseDirectiveArch(SMLoc L) {
Logan Chien439e8f92013-12-11 17:16:25 +00009390 StringRef Arch = getParser().parseStringToEndOfStatement().trim();
Florian Hahn67ddd1d2017-07-27 16:27:56 +00009391 ARM::ArchKind ID = ARM::parseArch(Arch);
Logan Chien439e8f92013-12-11 17:16:25 +00009392
Florian Hahn67ddd1d2017-07-27 16:27:56 +00009393 if (ID == ARM::ArchKind::INVALID)
Nirav Dave0a392a82016-11-02 16:22:51 +00009394 return Error(L, "Unknown arch name");
Logan Chien439e8f92013-12-11 17:16:25 +00009395
Oliver Stannardc869e912016-04-11 13:06:28 +00009396 bool WasThumb = isThumb();
Roman Divacky4b5507a2015-10-02 18:25:25 +00009397 Triple T;
Akira Hatanakab11ef082015-11-14 06:35:56 +00009398 MCSubtargetInfo &STI = copySTI();
Bradley Smith323fee12015-11-16 11:10:19 +00009399 STI.setDefaultFeatures("", ("+" + ARM::getArchName(ID)).str());
Roman Divacky4b5507a2015-10-02 18:25:25 +00009400 setAvailableFeatures(ComputeAvailableFeatures(STI.getFeatureBits()));
Oliver Stannardc869e912016-04-11 13:06:28 +00009401 FixModeAfterArchChange(WasThumb, L);
Roman Divacky4b5507a2015-10-02 18:25:25 +00009402
Logan Chien439e8f92013-12-11 17:16:25 +00009403 getTargetStreamer().emitArch(ID);
9404 return false;
Jason W Kim135d2442011-12-20 17:38:12 +00009405}
9406
9407/// parseDirectiveEabiAttr
Saleem Abdulrasool87ccd362014-01-07 02:28:42 +00009408/// ::= .eabi_attribute int, int [, "str"]
9409/// ::= .eabi_attribute Tag_name, int [, "str"]
Jason W Kim135d2442011-12-20 17:38:12 +00009410bool ARMAsmParser::parseDirectiveEabiAttr(SMLoc L) {
Rafael Espindola961d4692014-11-11 05:18:41 +00009411 MCAsmParser &Parser = getParser();
Saleem Abdulrasool87ccd362014-01-07 02:28:42 +00009412 int64_t Tag;
9413 SMLoc TagLoc;
Saleem Abdulrasool87ccd362014-01-07 02:28:42 +00009414 TagLoc = Parser.getTok().getLoc();
9415 if (Parser.getTok().is(AsmToken::Identifier)) {
9416 StringRef Name = Parser.getTok().getIdentifier();
9417 Tag = ARMBuildAttrs::AttrTypeFromString(Name);
9418 if (Tag == -1) {
9419 Error(TagLoc, "attribute name not recognised: " + Name);
Saleem Abdulrasool87ccd362014-01-07 02:28:42 +00009420 return false;
9421 }
9422 Parser.Lex();
9423 } else {
9424 const MCExpr *AttrExpr;
9425
9426 TagLoc = Parser.getTok().getLoc();
Nirav Dave0a392a82016-11-02 16:22:51 +00009427 if (Parser.parseExpression(AttrExpr))
9428 return true;
Saleem Abdulrasool87ccd362014-01-07 02:28:42 +00009429
9430 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(AttrExpr);
Nirav Dave0a392a82016-11-02 16:22:51 +00009431 if (check(!CE, TagLoc, "expected numeric constant"))
9432 return true;
Saleem Abdulrasool87ccd362014-01-07 02:28:42 +00009433
9434 Tag = CE->getValue();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009435 }
Logan Chien8cbb80d2013-10-28 17:51:12 +00009436
Nirav Dave0a392a82016-11-02 16:22:51 +00009437 if (Parser.parseToken(AsmToken::Comma, "comma expected"))
9438 return true;
Logan Chien8cbb80d2013-10-28 17:51:12 +00009439
Saleem Abdulrasool87ccd362014-01-07 02:28:42 +00009440 StringRef StringValue = "";
9441 bool IsStringValue = false;
Logan Chien8cbb80d2013-10-28 17:51:12 +00009442
Saleem Abdulrasool87ccd362014-01-07 02:28:42 +00009443 int64_t IntegerValue = 0;
9444 bool IsIntegerValue = false;
9445
9446 if (Tag == ARMBuildAttrs::CPU_raw_name || Tag == ARMBuildAttrs::CPU_name)
9447 IsStringValue = true;
9448 else if (Tag == ARMBuildAttrs::compatibility) {
9449 IsStringValue = true;
9450 IsIntegerValue = true;
Saleem Abdulrasool9dedf642014-01-19 08:25:19 +00009451 } else if (Tag < 32 || Tag % 2 == 0)
Saleem Abdulrasool87ccd362014-01-07 02:28:42 +00009452 IsIntegerValue = true;
9453 else if (Tag % 2 == 1)
9454 IsStringValue = true;
9455 else
9456 llvm_unreachable("invalid tag type");
9457
9458 if (IsIntegerValue) {
9459 const MCExpr *ValueExpr;
9460 SMLoc ValueExprLoc = Parser.getTok().getLoc();
Nirav Dave0a392a82016-11-02 16:22:51 +00009461 if (Parser.parseExpression(ValueExpr))
9462 return true;
Saleem Abdulrasool87ccd362014-01-07 02:28:42 +00009463
9464 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ValueExpr);
Nirav Dave0a392a82016-11-02 16:22:51 +00009465 if (!CE)
9466 return Error(ValueExprLoc, "expected numeric constant");
Saleem Abdulrasool87ccd362014-01-07 02:28:42 +00009467 IntegerValue = CE->getValue();
9468 }
9469
9470 if (Tag == ARMBuildAttrs::compatibility) {
Nirav Dave0a392a82016-11-02 16:22:51 +00009471 if (Parser.parseToken(AsmToken::Comma, "comma expected"))
9472 return true;
Saleem Abdulrasool87ccd362014-01-07 02:28:42 +00009473 }
9474
9475 if (IsStringValue) {
Nirav Dave0a392a82016-11-02 16:22:51 +00009476 if (Parser.getTok().isNot(AsmToken::String))
9477 return Error(Parser.getTok().getLoc(), "bad string constant");
Saleem Abdulrasool87ccd362014-01-07 02:28:42 +00009478
9479 StringValue = Parser.getTok().getStringContents();
9480 Parser.Lex();
9481 }
9482
Nirav Dave0a392a82016-11-02 16:22:51 +00009483 if (Parser.parseToken(AsmToken::EndOfStatement,
9484 "unexpected token in '.eabi_attribute' directive"))
9485 return true;
9486
Saleem Abdulrasool87ccd362014-01-07 02:28:42 +00009487 if (IsIntegerValue && IsStringValue) {
9488 assert(Tag == ARMBuildAttrs::compatibility);
9489 getTargetStreamer().emitIntTextAttribute(Tag, IntegerValue, StringValue);
9490 } else if (IsIntegerValue)
9491 getTargetStreamer().emitAttribute(Tag, IntegerValue);
9492 else if (IsStringValue)
9493 getTargetStreamer().emitTextAttribute(Tag, StringValue);
Logan Chien8cbb80d2013-10-28 17:51:12 +00009494 return false;
9495}
9496
9497/// parseDirectiveCPU
9498/// ::= .cpu str
9499bool ARMAsmParser::parseDirectiveCPU(SMLoc L) {
9500 StringRef CPU = getParser().parseStringToEndOfStatement().trim();
9501 getTargetStreamer().emitTextAttribute(ARMBuildAttrs::CPU_name, CPU);
Roman Divacky7e6b5952014-12-02 20:03:22 +00009502
Renato Golin5d78c9c2015-05-30 10:44:07 +00009503 // FIXME: This is using table-gen data, but should be moved to
9504 // ARMTargetParser once that is table-gen'd.
Nirav Dave0a392a82016-11-02 16:22:51 +00009505 if (!getSTI().isCPUStringValid(CPU))
9506 return Error(L, "Unknown CPU name");
Roman Divacky7e6b5952014-12-02 20:03:22 +00009507
Oliver Stannardc869e912016-04-11 13:06:28 +00009508 bool WasThumb = isThumb();
Akira Hatanakab11ef082015-11-14 06:35:56 +00009509 MCSubtargetInfo &STI = copySTI();
Bradley Smith323fee12015-11-16 11:10:19 +00009510 STI.setDefaultFeatures(CPU, "");
Bradley Smith9f4cd592015-02-04 16:23:24 +00009511 setAvailableFeatures(ComputeAvailableFeatures(STI.getFeatureBits()));
Oliver Stannardc869e912016-04-11 13:06:28 +00009512 FixModeAfterArchChange(WasThumb, L);
Roman Divacky7e6b5952014-12-02 20:03:22 +00009513
Logan Chien8cbb80d2013-10-28 17:51:12 +00009514 return false;
9515}
Eugene Zelenko076468c2017-09-20 21:35:51 +00009516
Logan Chien8cbb80d2013-10-28 17:51:12 +00009517/// parseDirectiveFPU
9518/// ::= .fpu str
9519bool ARMAsmParser::parseDirectiveFPU(SMLoc L) {
Saleem Abdulrasool07b7c032015-01-30 18:42:10 +00009520 SMLoc FPUNameLoc = getTok().getLoc();
Logan Chien8cbb80d2013-10-28 17:51:12 +00009521 StringRef FPU = getParser().parseStringToEndOfStatement().trim();
9522
Chandler Carruthbb47b9a2015-08-30 02:09:48 +00009523 unsigned ID = ARM::parseFPU(FPU);
Mehdi Aminia0016ec2016-10-07 08:37:29 +00009524 std::vector<StringRef> Features;
Nirav Dave0a392a82016-11-02 16:22:51 +00009525 if (!ARM::getFPUFeatures(ID, Features))
9526 return Error(FPUNameLoc, "Unknown FPU name");
Logan Chien8cbb80d2013-10-28 17:51:12 +00009527
Akira Hatanakab11ef082015-11-14 06:35:56 +00009528 MCSubtargetInfo &STI = copySTI();
John Brawnd03d2292015-06-05 13:29:24 +00009529 for (auto Feature : Features)
9530 STI.ApplyFeatureFlag(Feature);
9531 setAvailableFeatures(ComputeAvailableFeatures(STI.getFeatureBits()));
Nico Weberae050bb2014-08-16 05:37:51 +00009532
Logan Chien8cbb80d2013-10-28 17:51:12 +00009533 getTargetStreamer().emitFPU(ID);
9534 return false;
Jason W Kim135d2442011-12-20 17:38:12 +00009535}
9536
Logan Chien4ea23b52013-05-10 16:17:24 +00009537/// parseDirectiveFnStart
9538/// ::= .fnstart
9539bool ARMAsmParser::parseDirectiveFnStart(SMLoc L) {
Nirav Dave0a392a82016-11-02 16:22:51 +00009540 if (parseToken(AsmToken::EndOfStatement,
9541 "unexpected token in '.fnstart' directive"))
9542 return true;
9543
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009544 if (UC.hasFnStart()) {
Logan Chien4ea23b52013-05-10 16:17:24 +00009545 Error(L, ".fnstart starts before the end of previous one");
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009546 UC.emitFnStartLocNotes();
Nirav Dave0a392a82016-11-02 16:22:51 +00009547 return true;
Logan Chien4ea23b52013-05-10 16:17:24 +00009548 }
9549
Saleem Abdulrasool662f5c12014-01-21 02:33:02 +00009550 // Reset the unwind directives parser state
9551 UC.reset();
9552
Rafael Espindolaa17151a2013-10-08 13:08:17 +00009553 getTargetStreamer().emitFnStart();
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009554
9555 UC.recordFnStart(L);
Logan Chien4ea23b52013-05-10 16:17:24 +00009556 return false;
9557}
9558
9559/// parseDirectiveFnEnd
9560/// ::= .fnend
9561bool ARMAsmParser::parseDirectiveFnEnd(SMLoc L) {
Nirav Dave0a392a82016-11-02 16:22:51 +00009562 if (parseToken(AsmToken::EndOfStatement,
9563 "unexpected token in '.fnend' directive"))
9564 return true;
Logan Chien4ea23b52013-05-10 16:17:24 +00009565 // Check the ordering of unwind directives
Nirav Dave0a392a82016-11-02 16:22:51 +00009566 if (!UC.hasFnStart())
9567 return Error(L, ".fnstart must precede .fnend directive");
Logan Chien4ea23b52013-05-10 16:17:24 +00009568
9569 // Reset the unwind directives parser state
Rafael Espindolaa17151a2013-10-08 13:08:17 +00009570 getTargetStreamer().emitFnEnd();
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009571
9572 UC.reset();
Logan Chien4ea23b52013-05-10 16:17:24 +00009573 return false;
9574}
9575
9576/// parseDirectiveCantUnwind
9577/// ::= .cantunwind
9578bool ARMAsmParser::parseDirectiveCantUnwind(SMLoc L) {
Nirav Dave0a392a82016-11-02 16:22:51 +00009579 if (parseToken(AsmToken::EndOfStatement,
9580 "unexpected token in '.cantunwind' directive"))
9581 return true;
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009582
Nirav Dave0a392a82016-11-02 16:22:51 +00009583 UC.recordCantUnwind(L);
Logan Chien4ea23b52013-05-10 16:17:24 +00009584 // Check the ordering of unwind directives
Nirav Dave0a392a82016-11-02 16:22:51 +00009585 if (check(!UC.hasFnStart(), L, ".fnstart must precede .cantunwind directive"))
9586 return true;
9587
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009588 if (UC.hasHandlerData()) {
Logan Chien4ea23b52013-05-10 16:17:24 +00009589 Error(L, ".cantunwind can't be used with .handlerdata directive");
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009590 UC.emitHandlerDataLocNotes();
Nirav Dave0a392a82016-11-02 16:22:51 +00009591 return true;
Logan Chien4ea23b52013-05-10 16:17:24 +00009592 }
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009593 if (UC.hasPersonality()) {
Logan Chien4ea23b52013-05-10 16:17:24 +00009594 Error(L, ".cantunwind can't be used with .personality directive");
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009595 UC.emitPersonalityLocNotes();
Nirav Dave0a392a82016-11-02 16:22:51 +00009596 return true;
Logan Chien4ea23b52013-05-10 16:17:24 +00009597 }
9598
Rafael Espindolaa17151a2013-10-08 13:08:17 +00009599 getTargetStreamer().emitCantUnwind();
Logan Chien4ea23b52013-05-10 16:17:24 +00009600 return false;
9601}
9602
9603/// parseDirectivePersonality
9604/// ::= .personality name
9605bool ARMAsmParser::parseDirectivePersonality(SMLoc L) {
Rafael Espindola961d4692014-11-11 05:18:41 +00009606 MCAsmParser &Parser = getParser();
Saleem Abdulrasool662f5c12014-01-21 02:33:02 +00009607 bool HasExistingPersonality = UC.hasPersonality();
9608
Nirav Dave0a392a82016-11-02 16:22:51 +00009609 // Parse the name of the personality routine
9610 if (Parser.getTok().isNot(AsmToken::Identifier))
9611 return Error(L, "unexpected input in .personality directive.");
9612 StringRef Name(Parser.getTok().getIdentifier());
9613 Parser.Lex();
9614
9615 if (parseToken(AsmToken::EndOfStatement,
9616 "unexpected token in '.personality' directive"))
9617 return true;
9618
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009619 UC.recordPersonality(L);
9620
Logan Chien4ea23b52013-05-10 16:17:24 +00009621 // Check the ordering of unwind directives
Nirav Dave0a392a82016-11-02 16:22:51 +00009622 if (!UC.hasFnStart())
9623 return Error(L, ".fnstart must precede .personality directive");
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009624 if (UC.cantUnwind()) {
Logan Chien4ea23b52013-05-10 16:17:24 +00009625 Error(L, ".personality can't be used with .cantunwind directive");
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009626 UC.emitCantUnwindLocNotes();
Nirav Dave0a392a82016-11-02 16:22:51 +00009627 return true;
Logan Chien4ea23b52013-05-10 16:17:24 +00009628 }
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009629 if (UC.hasHandlerData()) {
Logan Chien4ea23b52013-05-10 16:17:24 +00009630 Error(L, ".personality must precede .handlerdata directive");
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009631 UC.emitHandlerDataLocNotes();
Nirav Dave0a392a82016-11-02 16:22:51 +00009632 return true;
Logan Chien4ea23b52013-05-10 16:17:24 +00009633 }
Saleem Abdulrasool662f5c12014-01-21 02:33:02 +00009634 if (HasExistingPersonality) {
Saleem Abdulrasool662f5c12014-01-21 02:33:02 +00009635 Error(L, "multiple personality directives");
9636 UC.emitPersonalityLocNotes();
Nirav Dave0a392a82016-11-02 16:22:51 +00009637 return true;
Saleem Abdulrasool662f5c12014-01-21 02:33:02 +00009638 }
Logan Chien4ea23b52013-05-10 16:17:24 +00009639
Jim Grosbach6f482002015-05-18 18:43:14 +00009640 MCSymbol *PR = getParser().getContext().getOrCreateSymbol(Name);
Rafael Espindolaa17151a2013-10-08 13:08:17 +00009641 getTargetStreamer().emitPersonality(PR);
Logan Chien4ea23b52013-05-10 16:17:24 +00009642 return false;
9643}
9644
9645/// parseDirectiveHandlerData
9646/// ::= .handlerdata
9647bool ARMAsmParser::parseDirectiveHandlerData(SMLoc L) {
Nirav Dave0a392a82016-11-02 16:22:51 +00009648 if (parseToken(AsmToken::EndOfStatement,
9649 "unexpected token in '.handlerdata' directive"))
9650 return true;
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009651
Nirav Dave0a392a82016-11-02 16:22:51 +00009652 UC.recordHandlerData(L);
Logan Chien4ea23b52013-05-10 16:17:24 +00009653 // Check the ordering of unwind directives
Nirav Dave0a392a82016-11-02 16:22:51 +00009654 if (!UC.hasFnStart())
9655 return Error(L, ".fnstart must precede .personality directive");
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009656 if (UC.cantUnwind()) {
Logan Chien4ea23b52013-05-10 16:17:24 +00009657 Error(L, ".handlerdata can't be used with .cantunwind directive");
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009658 UC.emitCantUnwindLocNotes();
Nirav Dave0a392a82016-11-02 16:22:51 +00009659 return true;
Logan Chien4ea23b52013-05-10 16:17:24 +00009660 }
9661
Rafael Espindolaa17151a2013-10-08 13:08:17 +00009662 getTargetStreamer().emitHandlerData();
Logan Chien4ea23b52013-05-10 16:17:24 +00009663 return false;
9664}
9665
9666/// parseDirectiveSetFP
9667/// ::= .setfp fpreg, spreg [, offset]
9668bool ARMAsmParser::parseDirectiveSetFP(SMLoc L) {
Rafael Espindola961d4692014-11-11 05:18:41 +00009669 MCAsmParser &Parser = getParser();
Logan Chien4ea23b52013-05-10 16:17:24 +00009670 // Check the ordering of unwind directives
Nirav Dave0a392a82016-11-02 16:22:51 +00009671 if (check(!UC.hasFnStart(), L, ".fnstart must precede .setfp directive") ||
9672 check(UC.hasHandlerData(), L,
9673 ".setfp must precede .handlerdata directive"))
9674 return true;
Logan Chien4ea23b52013-05-10 16:17:24 +00009675
9676 // Parse fpreg
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009677 SMLoc FPRegLoc = Parser.getTok().getLoc();
9678 int FPReg = tryParseRegister();
Logan Chien4ea23b52013-05-10 16:17:24 +00009679
Nirav Dave0a392a82016-11-02 16:22:51 +00009680 if (check(FPReg == -1, FPRegLoc, "frame pointer register expected") ||
9681 Parser.parseToken(AsmToken::Comma, "comma expected"))
9682 return true;
Logan Chien4ea23b52013-05-10 16:17:24 +00009683
9684 // Parse spreg
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009685 SMLoc SPRegLoc = Parser.getTok().getLoc();
9686 int SPReg = tryParseRegister();
Nirav Dave0a392a82016-11-02 16:22:51 +00009687 if (check(SPReg == -1, SPRegLoc, "stack pointer register expected") ||
9688 check(SPReg != ARM::SP && SPReg != UC.getFPReg(), SPRegLoc,
9689 "register should be either $sp or the latest fp register"))
9690 return true;
Logan Chien4ea23b52013-05-10 16:17:24 +00009691
9692 // Update the frame pointer register
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009693 UC.saveFPReg(FPReg);
Logan Chien4ea23b52013-05-10 16:17:24 +00009694
9695 // Parse offset
9696 int64_t Offset = 0;
Nirav Dave0a392a82016-11-02 16:22:51 +00009697 if (Parser.parseOptionalToken(AsmToken::Comma)) {
Logan Chien4ea23b52013-05-10 16:17:24 +00009698 if (Parser.getTok().isNot(AsmToken::Hash) &&
Nirav Dave0a392a82016-11-02 16:22:51 +00009699 Parser.getTok().isNot(AsmToken::Dollar))
9700 return Error(Parser.getTok().getLoc(), "'#' expected");
Logan Chien4ea23b52013-05-10 16:17:24 +00009701 Parser.Lex(); // skip hash token.
9702
9703 const MCExpr *OffsetExpr;
9704 SMLoc ExLoc = Parser.getTok().getLoc();
9705 SMLoc EndLoc;
Nirav Dave0a392a82016-11-02 16:22:51 +00009706 if (getParser().parseExpression(OffsetExpr, EndLoc))
9707 return Error(ExLoc, "malformed setfp offset");
Logan Chien4ea23b52013-05-10 16:17:24 +00009708 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(OffsetExpr);
Nirav Dave0a392a82016-11-02 16:22:51 +00009709 if (check(!CE, ExLoc, "setfp offset must be an immediate"))
9710 return true;
Logan Chien4ea23b52013-05-10 16:17:24 +00009711 Offset = CE->getValue();
9712 }
9713
Nirav Dave0a392a82016-11-02 16:22:51 +00009714 if (Parser.parseToken(AsmToken::EndOfStatement))
9715 return true;
9716
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009717 getTargetStreamer().emitSetFP(static_cast<unsigned>(FPReg),
9718 static_cast<unsigned>(SPReg), Offset);
Logan Chien4ea23b52013-05-10 16:17:24 +00009719 return false;
9720}
9721
9722/// parseDirective
9723/// ::= .pad offset
9724bool ARMAsmParser::parseDirectivePad(SMLoc L) {
Rafael Espindola961d4692014-11-11 05:18:41 +00009725 MCAsmParser &Parser = getParser();
Logan Chien4ea23b52013-05-10 16:17:24 +00009726 // Check the ordering of unwind directives
Nirav Dave0a392a82016-11-02 16:22:51 +00009727 if (!UC.hasFnStart())
9728 return Error(L, ".fnstart must precede .pad directive");
9729 if (UC.hasHandlerData())
9730 return Error(L, ".pad must precede .handlerdata directive");
Logan Chien4ea23b52013-05-10 16:17:24 +00009731
9732 // Parse the offset
9733 if (Parser.getTok().isNot(AsmToken::Hash) &&
Nirav Dave0a392a82016-11-02 16:22:51 +00009734 Parser.getTok().isNot(AsmToken::Dollar))
9735 return Error(Parser.getTok().getLoc(), "'#' expected");
Logan Chien4ea23b52013-05-10 16:17:24 +00009736 Parser.Lex(); // skip hash token.
9737
9738 const MCExpr *OffsetExpr;
9739 SMLoc ExLoc = Parser.getTok().getLoc();
9740 SMLoc EndLoc;
Nirav Dave0a392a82016-11-02 16:22:51 +00009741 if (getParser().parseExpression(OffsetExpr, EndLoc))
9742 return Error(ExLoc, "malformed pad offset");
Logan Chien4ea23b52013-05-10 16:17:24 +00009743 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(OffsetExpr);
Nirav Dave0a392a82016-11-02 16:22:51 +00009744 if (!CE)
9745 return Error(ExLoc, "pad offset must be an immediate");
9746
9747 if (parseToken(AsmToken::EndOfStatement,
9748 "unexpected token in '.pad' directive"))
9749 return true;
Logan Chien4ea23b52013-05-10 16:17:24 +00009750
Rafael Espindolaa17151a2013-10-08 13:08:17 +00009751 getTargetStreamer().emitPad(CE->getValue());
Logan Chien4ea23b52013-05-10 16:17:24 +00009752 return false;
9753}
9754
9755/// parseDirectiveRegSave
9756/// ::= .save { registers }
9757/// ::= .vsave { registers }
9758bool ARMAsmParser::parseDirectiveRegSave(SMLoc L, bool IsVector) {
9759 // Check the ordering of unwind directives
Nirav Dave0a392a82016-11-02 16:22:51 +00009760 if (!UC.hasFnStart())
9761 return Error(L, ".fnstart must precede .save or .vsave directives");
9762 if (UC.hasHandlerData())
9763 return Error(L, ".save or .vsave must precede .handlerdata directive");
Logan Chien4ea23b52013-05-10 16:17:24 +00009764
Benjamin Kramer23632bd2013-08-03 22:16:24 +00009765 // RAII object to make sure parsed operands are deleted.
David Blaikie960ea3f2014-06-08 16:18:35 +00009766 SmallVector<std::unique_ptr<MCParsedAsmOperand>, 1> Operands;
Benjamin Kramer23632bd2013-08-03 22:16:24 +00009767
Logan Chien4ea23b52013-05-10 16:17:24 +00009768 // Parse the register list
Nirav Dave0a392a82016-11-02 16:22:51 +00009769 if (parseRegisterList(Operands) ||
9770 parseToken(AsmToken::EndOfStatement, "unexpected token in directive"))
9771 return true;
David Blaikie960ea3f2014-06-08 16:18:35 +00009772 ARMOperand &Op = (ARMOperand &)*Operands[0];
Nirav Dave0a392a82016-11-02 16:22:51 +00009773 if (!IsVector && !Op.isRegList())
9774 return Error(L, ".save expects GPR registers");
9775 if (IsVector && !Op.isDPRRegList())
9776 return Error(L, ".vsave expects DPR registers");
Logan Chien4ea23b52013-05-10 16:17:24 +00009777
David Blaikie960ea3f2014-06-08 16:18:35 +00009778 getTargetStreamer().emitRegSave(Op.getRegList(), IsVector);
Logan Chien4ea23b52013-05-10 16:17:24 +00009779 return false;
9780}
9781
Saleem Abdulrasoolc0da2cb2013-12-19 05:17:58 +00009782/// parseDirectiveInst
9783/// ::= .inst opcode [, ...]
9784/// ::= .inst.n opcode [, ...]
9785/// ::= .inst.w opcode [, ...]
9786bool ARMAsmParser::parseDirectiveInst(SMLoc Loc, char Suffix) {
Nirav Dave0a392a82016-11-02 16:22:51 +00009787 int Width = 4;
Saleem Abdulrasoolc0da2cb2013-12-19 05:17:58 +00009788
9789 if (isThumb()) {
9790 switch (Suffix) {
9791 case 'n':
9792 Width = 2;
9793 break;
9794 case 'w':
Saleem Abdulrasoolc0da2cb2013-12-19 05:17:58 +00009795 break;
9796 default:
Nirav Dave0a392a82016-11-02 16:22:51 +00009797 return Error(Loc, "cannot determine Thumb instruction size, "
9798 "use inst.n/inst.w instead");
Saleem Abdulrasoolc0da2cb2013-12-19 05:17:58 +00009799 }
9800 } else {
Nirav Dave0a392a82016-11-02 16:22:51 +00009801 if (Suffix)
9802 return Error(Loc, "width suffixes are invalid in ARM mode");
Saleem Abdulrasoolc0da2cb2013-12-19 05:17:58 +00009803 }
9804
Nirav Dave0a392a82016-11-02 16:22:51 +00009805 auto parseOne = [&]() -> bool {
Saleem Abdulrasoolc0da2cb2013-12-19 05:17:58 +00009806 const MCExpr *Expr;
Nirav Dave0a392a82016-11-02 16:22:51 +00009807 if (getParser().parseExpression(Expr))
9808 return true;
Saleem Abdulrasoolc0da2cb2013-12-19 05:17:58 +00009809 const MCConstantExpr *Value = dyn_cast_or_null<MCConstantExpr>(Expr);
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009810 if (!Value) {
Nirav Dave0a392a82016-11-02 16:22:51 +00009811 return Error(Loc, "expected constant expression");
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009812 }
Saleem Abdulrasoolc0da2cb2013-12-19 05:17:58 +00009813
9814 switch (Width) {
9815 case 2:
Nirav Dave0a392a82016-11-02 16:22:51 +00009816 if (Value->getValue() > 0xffff)
9817 return Error(Loc, "inst.n operand is too big, use inst.w instead");
Saleem Abdulrasoolc0da2cb2013-12-19 05:17:58 +00009818 break;
9819 case 4:
Nirav Dave0a392a82016-11-02 16:22:51 +00009820 if (Value->getValue() > 0xffffffff)
9821 return Error(Loc, StringRef(Suffix ? "inst.w" : "inst") +
9822 " operand is too big");
Saleem Abdulrasoolc0da2cb2013-12-19 05:17:58 +00009823 break;
9824 default:
9825 llvm_unreachable("only supported widths are 2 and 4");
9826 }
9827
9828 getTargetStreamer().emitInst(Value->getValue(), Suffix);
Nirav Dave0a392a82016-11-02 16:22:51 +00009829 return false;
9830 };
Saleem Abdulrasoolc0da2cb2013-12-19 05:17:58 +00009831
Nirav Dave0a392a82016-11-02 16:22:51 +00009832 if (parseOptionalToken(AsmToken::EndOfStatement))
9833 return Error(Loc, "expected expression following directive");
9834 if (parseMany(parseOne))
9835 return true;
Saleem Abdulrasoolc0da2cb2013-12-19 05:17:58 +00009836 return false;
9837}
9838
David Peixotto80c083a2013-12-19 18:26:07 +00009839/// parseDirectiveLtorg
Saleem Abdulrasool6e6c2392013-12-20 07:21:16 +00009840/// ::= .ltorg | .pool
David Peixotto80c083a2013-12-19 18:26:07 +00009841bool ARMAsmParser::parseDirectiveLtorg(SMLoc L) {
Nirav Dave0a392a82016-11-02 16:22:51 +00009842 if (parseToken(AsmToken::EndOfStatement, "unexpected token in directive"))
9843 return true;
David Peixottob9b73622014-02-04 17:22:40 +00009844 getTargetStreamer().emitCurrentConstantPool();
David Peixotto80c083a2013-12-19 18:26:07 +00009845 return false;
9846}
9847
Saleem Abdulrasoola5549682013-12-26 01:52:28 +00009848bool ARMAsmParser::parseDirectiveEven(SMLoc L) {
Eric Christopher445c9522016-10-14 05:47:37 +00009849 const MCSection *Section = getStreamer().getCurrentSectionOnly();
Saleem Abdulrasoola5549682013-12-26 01:52:28 +00009850
Nirav Dave0a392a82016-11-02 16:22:51 +00009851 if (parseToken(AsmToken::EndOfStatement, "unexpected token in directive"))
9852 return true;
Saleem Abdulrasoola5549682013-12-26 01:52:28 +00009853
9854 if (!Section) {
Rafael Espindola7b61ddf2014-10-15 16:12:52 +00009855 getStreamer().InitSections(false);
Eric Christopher445c9522016-10-14 05:47:37 +00009856 Section = getStreamer().getCurrentSectionOnly();
Saleem Abdulrasoola5549682013-12-26 01:52:28 +00009857 }
9858
Saleem Abdulrasool42b233a2014-03-18 05:26:55 +00009859 assert(Section && "must have section to emit alignment");
Saleem Abdulrasoola5549682013-12-26 01:52:28 +00009860 if (Section->UseCodeAlign())
Rafael Espindola7b514962014-02-04 18:34:04 +00009861 getStreamer().EmitCodeAlignment(2);
Saleem Abdulrasoola5549682013-12-26 01:52:28 +00009862 else
Rafael Espindola7b514962014-02-04 18:34:04 +00009863 getStreamer().EmitValueToAlignment(2);
Saleem Abdulrasoola5549682013-12-26 01:52:28 +00009864
9865 return false;
9866}
9867
Saleem Abdulrasool662f5c12014-01-21 02:33:02 +00009868/// parseDirectivePersonalityIndex
9869/// ::= .personalityindex index
9870bool ARMAsmParser::parseDirectivePersonalityIndex(SMLoc L) {
Rafael Espindola961d4692014-11-11 05:18:41 +00009871 MCAsmParser &Parser = getParser();
Saleem Abdulrasool662f5c12014-01-21 02:33:02 +00009872 bool HasExistingPersonality = UC.hasPersonality();
9873
Nirav Dave0a392a82016-11-02 16:22:51 +00009874 const MCExpr *IndexExpression;
9875 SMLoc IndexLoc = Parser.getTok().getLoc();
9876 if (Parser.parseExpression(IndexExpression) ||
9877 parseToken(AsmToken::EndOfStatement,
9878 "unexpected token in '.personalityindex' directive")) {
9879 return true;
9880 }
9881
Saleem Abdulrasool662f5c12014-01-21 02:33:02 +00009882 UC.recordPersonalityIndex(L);
9883
9884 if (!UC.hasFnStart()) {
Nirav Dave0a392a82016-11-02 16:22:51 +00009885 return Error(L, ".fnstart must precede .personalityindex directive");
Saleem Abdulrasool662f5c12014-01-21 02:33:02 +00009886 }
9887 if (UC.cantUnwind()) {
Saleem Abdulrasool662f5c12014-01-21 02:33:02 +00009888 Error(L, ".personalityindex cannot be used with .cantunwind");
9889 UC.emitCantUnwindLocNotes();
Nirav Dave0a392a82016-11-02 16:22:51 +00009890 return true;
Saleem Abdulrasool662f5c12014-01-21 02:33:02 +00009891 }
9892 if (UC.hasHandlerData()) {
Saleem Abdulrasool662f5c12014-01-21 02:33:02 +00009893 Error(L, ".personalityindex must precede .handlerdata directive");
9894 UC.emitHandlerDataLocNotes();
Nirav Dave0a392a82016-11-02 16:22:51 +00009895 return true;
Saleem Abdulrasool662f5c12014-01-21 02:33:02 +00009896 }
9897 if (HasExistingPersonality) {
Saleem Abdulrasool662f5c12014-01-21 02:33:02 +00009898 Error(L, "multiple personality directives");
9899 UC.emitPersonalityLocNotes();
Nirav Dave0a392a82016-11-02 16:22:51 +00009900 return true;
Saleem Abdulrasool662f5c12014-01-21 02:33:02 +00009901 }
9902
9903 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(IndexExpression);
Nirav Dave0a392a82016-11-02 16:22:51 +00009904 if (!CE)
9905 return Error(IndexLoc, "index must be a constant number");
9906 if (CE->getValue() < 0 || CE->getValue() >= ARM::EHABI::NUM_PERSONALITY_INDEX)
9907 return Error(IndexLoc,
9908 "personality routine index should be in range [0-3]");
Saleem Abdulrasool662f5c12014-01-21 02:33:02 +00009909
9910 getTargetStreamer().emitPersonalityIndex(CE->getValue());
9911 return false;
9912}
9913
Saleem Abdulrasoold9f08602014-01-21 02:33:10 +00009914/// parseDirectiveUnwindRaw
9915/// ::= .unwind_raw offset, opcode [, opcode...]
9916bool ARMAsmParser::parseDirectiveUnwindRaw(SMLoc L) {
Rafael Espindola961d4692014-11-11 05:18:41 +00009917 MCAsmParser &Parser = getParser();
Saleem Abdulrasoold9f08602014-01-21 02:33:10 +00009918 int64_t StackOffset;
Saleem Abdulrasoold9f08602014-01-21 02:33:10 +00009919 const MCExpr *OffsetExpr;
9920 SMLoc OffsetLoc = getLexer().getLoc();
Nirav Dave0a392a82016-11-02 16:22:51 +00009921
9922 if (!UC.hasFnStart())
9923 return Error(L, ".fnstart must precede .unwind_raw directives");
9924 if (getParser().parseExpression(OffsetExpr))
9925 return Error(OffsetLoc, "expected expression");
Saleem Abdulrasoold9f08602014-01-21 02:33:10 +00009926
9927 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(OffsetExpr);
Nirav Dave0a392a82016-11-02 16:22:51 +00009928 if (!CE)
9929 return Error(OffsetLoc, "offset must be a constant");
Saleem Abdulrasoold9f08602014-01-21 02:33:10 +00009930
9931 StackOffset = CE->getValue();
9932
Nirav Dave0a392a82016-11-02 16:22:51 +00009933 if (Parser.parseToken(AsmToken::Comma, "expected comma"))
9934 return true;
Saleem Abdulrasoold9f08602014-01-21 02:33:10 +00009935
9936 SmallVector<uint8_t, 16> Opcodes;
Nirav Dave0a392a82016-11-02 16:22:51 +00009937
9938 auto parseOne = [&]() -> bool {
Saleem Abdulrasoold9f08602014-01-21 02:33:10 +00009939 const MCExpr *OE;
Saleem Abdulrasoold9f08602014-01-21 02:33:10 +00009940 SMLoc OpcodeLoc = getLexer().getLoc();
Nirav Dave0a392a82016-11-02 16:22:51 +00009941 if (check(getLexer().is(AsmToken::EndOfStatement) ||
9942 Parser.parseExpression(OE),
9943 OpcodeLoc, "expected opcode expression"))
9944 return true;
Saleem Abdulrasoold9f08602014-01-21 02:33:10 +00009945 const MCConstantExpr *OC = dyn_cast<MCConstantExpr>(OE);
Nirav Dave0a392a82016-11-02 16:22:51 +00009946 if (!OC)
9947 return Error(OpcodeLoc, "opcode value must be a constant");
Saleem Abdulrasoold9f08602014-01-21 02:33:10 +00009948 const int64_t Opcode = OC->getValue();
Nirav Dave0a392a82016-11-02 16:22:51 +00009949 if (Opcode & ~0xff)
9950 return Error(OpcodeLoc, "invalid opcode");
Saleem Abdulrasoold9f08602014-01-21 02:33:10 +00009951 Opcodes.push_back(uint8_t(Opcode));
Nirav Dave0a392a82016-11-02 16:22:51 +00009952 return false;
9953 };
Saleem Abdulrasoold9f08602014-01-21 02:33:10 +00009954
Nirav Dave0a392a82016-11-02 16:22:51 +00009955 // Must have at least 1 element
9956 SMLoc OpcodeLoc = getLexer().getLoc();
9957 if (parseOptionalToken(AsmToken::EndOfStatement))
9958 return Error(OpcodeLoc, "expected opcode expression");
9959 if (parseMany(parseOne))
9960 return true;
Saleem Abdulrasoold9f08602014-01-21 02:33:10 +00009961
9962 getTargetStreamer().emitUnwindRaw(StackOffset, Opcodes);
Saleem Abdulrasoold9f08602014-01-21 02:33:10 +00009963 return false;
9964}
9965
Saleem Abdulrasool56e06e82014-01-30 04:02:47 +00009966/// parseDirectiveTLSDescSeq
9967/// ::= .tlsdescseq tls-variable
9968bool ARMAsmParser::parseDirectiveTLSDescSeq(SMLoc L) {
Rafael Espindola961d4692014-11-11 05:18:41 +00009969 MCAsmParser &Parser = getParser();
9970
Nirav Dave0a392a82016-11-02 16:22:51 +00009971 if (getLexer().isNot(AsmToken::Identifier))
9972 return TokError("expected variable after '.tlsdescseq' directive");
Saleem Abdulrasool56e06e82014-01-30 04:02:47 +00009973
9974 const MCSymbolRefExpr *SRE =
Jim Grosbach13760bd2015-05-30 01:25:56 +00009975 MCSymbolRefExpr::create(Parser.getTok().getIdentifier(),
Saleem Abdulrasool56e06e82014-01-30 04:02:47 +00009976 MCSymbolRefExpr::VK_ARM_TLSDESCSEQ, getContext());
9977 Lex();
9978
Nirav Dave0a392a82016-11-02 16:22:51 +00009979 if (parseToken(AsmToken::EndOfStatement,
9980 "unexpected token in '.tlsdescseq' directive"))
9981 return true;
Saleem Abdulrasool56e06e82014-01-30 04:02:47 +00009982
9983 getTargetStreamer().AnnotateTLSDescriptorSequence(SRE);
9984 return false;
9985}
9986
Saleem Abdulrasool5d962d32014-01-30 04:46:24 +00009987/// parseDirectiveMovSP
9988/// ::= .movsp reg [, #offset]
9989bool ARMAsmParser::parseDirectiveMovSP(SMLoc L) {
Rafael Espindola961d4692014-11-11 05:18:41 +00009990 MCAsmParser &Parser = getParser();
Nirav Dave0a392a82016-11-02 16:22:51 +00009991 if (!UC.hasFnStart())
9992 return Error(L, ".fnstart must precede .movsp directives");
9993 if (UC.getFPReg() != ARM::SP)
9994 return Error(L, "unexpected .movsp directive");
Saleem Abdulrasool5d962d32014-01-30 04:46:24 +00009995
9996 SMLoc SPRegLoc = Parser.getTok().getLoc();
9997 int SPReg = tryParseRegister();
Nirav Dave0a392a82016-11-02 16:22:51 +00009998 if (SPReg == -1)
9999 return Error(SPRegLoc, "register expected");
10000 if (SPReg == ARM::SP || SPReg == ARM::PC)
10001 return Error(SPRegLoc, "sp and pc are not permitted in .movsp directive");
Saleem Abdulrasool5d962d32014-01-30 04:46:24 +000010002
10003 int64_t Offset = 0;
Nirav Dave0a392a82016-11-02 16:22:51 +000010004 if (Parser.parseOptionalToken(AsmToken::Comma)) {
10005 if (Parser.parseToken(AsmToken::Hash, "expected #constant"))
10006 return true;
Saleem Abdulrasool5d962d32014-01-30 04:46:24 +000010007
10008 const MCExpr *OffsetExpr;
10009 SMLoc OffsetLoc = Parser.getTok().getLoc();
Nirav Dave0a392a82016-11-02 16:22:51 +000010010
10011 if (Parser.parseExpression(OffsetExpr))
10012 return Error(OffsetLoc, "malformed offset expression");
Saleem Abdulrasool5d962d32014-01-30 04:46:24 +000010013
10014 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(OffsetExpr);
Nirav Dave0a392a82016-11-02 16:22:51 +000010015 if (!CE)
10016 return Error(OffsetLoc, "offset must be an immediate constant");
Saleem Abdulrasool5d962d32014-01-30 04:46:24 +000010017
10018 Offset = CE->getValue();
10019 }
10020
Nirav Dave0a392a82016-11-02 16:22:51 +000010021 if (parseToken(AsmToken::EndOfStatement,
10022 "unexpected token in '.movsp' directive"))
10023 return true;
10024
Saleem Abdulrasool5d962d32014-01-30 04:46:24 +000010025 getTargetStreamer().emitMovSP(SPReg, Offset);
10026 UC.saveFPReg(SPReg);
10027
10028 return false;
10029}
10030
Saleem Abdulrasool4c4789b2014-01-30 04:46:41 +000010031/// parseDirectiveObjectArch
10032/// ::= .object_arch name
10033bool ARMAsmParser::parseDirectiveObjectArch(SMLoc L) {
Rafael Espindola961d4692014-11-11 05:18:41 +000010034 MCAsmParser &Parser = getParser();
Nirav Dave0a392a82016-11-02 16:22:51 +000010035 if (getLexer().isNot(AsmToken::Identifier))
10036 return Error(getLexer().getLoc(), "unexpected token");
Saleem Abdulrasool4c4789b2014-01-30 04:46:41 +000010037
10038 StringRef Arch = Parser.getTok().getString();
10039 SMLoc ArchLoc = Parser.getTok().getLoc();
Nirav Davefd910412016-06-17 16:06:17 +000010040 Lex();
Saleem Abdulrasool4c4789b2014-01-30 04:46:41 +000010041
Florian Hahn67ddd1d2017-07-27 16:27:56 +000010042 ARM::ArchKind ID = ARM::parseArch(Arch);
Saleem Abdulrasool4c4789b2014-01-30 04:46:41 +000010043
Florian Hahn67ddd1d2017-07-27 16:27:56 +000010044 if (ID == ARM::ArchKind::INVALID)
Nirav Dave0a392a82016-11-02 16:22:51 +000010045 return Error(ArchLoc, "unknown architecture '" + Arch + "'");
10046 if (parseToken(AsmToken::EndOfStatement))
10047 return true;
Saleem Abdulrasool4c4789b2014-01-30 04:46:41 +000010048
10049 getTargetStreamer().emitObjectArch(ID);
Saleem Abdulrasool4c4789b2014-01-30 04:46:41 +000010050 return false;
10051}
10052
Saleem Abdulrasoolfd6ed1e2014-02-23 17:45:32 +000010053/// parseDirectiveAlign
10054/// ::= .align
10055bool ARMAsmParser::parseDirectiveAlign(SMLoc L) {
10056 // NOTE: if this is not the end of the statement, fall back to the target
10057 // agnostic handling for this directive which will correctly handle this.
Nirav Dave0a392a82016-11-02 16:22:51 +000010058 if (parseOptionalToken(AsmToken::EndOfStatement)) {
10059 // '.align' is target specifically handled to mean 2**2 byte alignment.
10060 const MCSection *Section = getStreamer().getCurrentSectionOnly();
10061 assert(Section && "must have section to emit alignment");
10062 if (Section->UseCodeAlign())
10063 getStreamer().EmitCodeAlignment(4, 0);
10064 else
10065 getStreamer().EmitValueToAlignment(4, 0, 1, 0);
10066 return false;
10067 }
10068 return true;
Saleem Abdulrasoolfd6ed1e2014-02-23 17:45:32 +000010069}
10070
Saleem Abdulrasool39f773f2014-03-20 06:05:33 +000010071/// parseDirectiveThumbSet
10072/// ::= .thumb_set name, value
10073bool ARMAsmParser::parseDirectiveThumbSet(SMLoc L) {
Rafael Espindola961d4692014-11-11 05:18:41 +000010074 MCAsmParser &Parser = getParser();
10075
Saleem Abdulrasool39f773f2014-03-20 06:05:33 +000010076 StringRef Name;
Nirav Dave0a392a82016-11-02 16:22:51 +000010077 if (check(Parser.parseIdentifier(Name),
10078 "expected identifier after '.thumb_set'") ||
10079 parseToken(AsmToken::Comma, "expected comma after name '" + Name + "'"))
10080 return true;
Saleem Abdulrasool39f773f2014-03-20 06:05:33 +000010081
Pete Cooper80d21cb2015-06-22 19:35:57 +000010082 MCSymbol *Sym;
Saleem Abdulrasool39f773f2014-03-20 06:05:33 +000010083 const MCExpr *Value;
Pete Cooper80d21cb2015-06-22 19:35:57 +000010084 if (MCParserUtils::parseAssignmentExpression(Name, /* allow_redef */ true,
10085 Parser, Sym, Value))
10086 return true;
Saleem Abdulrasool39f773f2014-03-20 06:05:33 +000010087
Pete Cooper80d21cb2015-06-22 19:35:57 +000010088 getTargetStreamer().emitThumbSet(Sym, Value);
Saleem Abdulrasool39f773f2014-03-20 06:05:33 +000010089 return false;
10090}
10091
Kevin Enderby8be42bd2009-10-30 22:55:57 +000010092/// Force static initialization.
Kevin Enderbyccab3172009-09-15 00:27:25 +000010093extern "C" void LLVMInitializeARMAsmParser() {
Mehdi Aminif42454b2016-10-09 23:00:34 +000010094 RegisterMCAsmParser<ARMAsmParser> X(getTheARMLETarget());
10095 RegisterMCAsmParser<ARMAsmParser> Y(getTheARMBETarget());
10096 RegisterMCAsmParser<ARMAsmParser> A(getTheThumbLETarget());
10097 RegisterMCAsmParser<ARMAsmParser> B(getTheThumbBETarget());
Kevin Enderbyccab3172009-09-15 00:27:25 +000010098}
Daniel Dunbar5cd4d0f2010-08-11 05:24:50 +000010099
Chris Lattner3e4582a2010-09-06 19:11:01 +000010100#define GET_REGISTER_MATCHER
Craig Topper3ec7c2a2012-04-25 06:56:34 +000010101#define GET_SUBTARGET_FEATURE_NAME
Chris Lattner3e4582a2010-09-06 19:11:01 +000010102#define GET_MATCHER_IMPLEMENTATION
Daniel Dunbar5cd4d0f2010-08-11 05:24:50 +000010103#include "ARMGenAsmMatcher.inc"
Jim Grosbach231e7aa2013-02-06 06:00:11 +000010104
Oliver Stannarde093bad2017-10-03 10:26:11 +000010105const char *ARMAsmParser::getOperandMatchFailDiag(ARMMatchResultTy Error) {
10106 switch (Error) {
10107 case Match_AlignedMemoryRequiresNone:
10108 case Match_DupAlignedMemoryRequiresNone:
10109 return "alignment must be omitted";
10110 case Match_AlignedMemoryRequires16:
10111 case Match_DupAlignedMemoryRequires16:
10112 return "alignment must be 16 or omitted";
10113 case Match_AlignedMemoryRequires32:
10114 case Match_DupAlignedMemoryRequires32:
10115 return "alignment must be 32 or omitted";
10116 case Match_AlignedMemoryRequires64:
10117 case Match_DupAlignedMemoryRequires64:
10118 return "alignment must be 64 or omitted";
10119 case Match_AlignedMemoryRequires64or128:
10120 case Match_DupAlignedMemoryRequires64or128:
10121 return "alignment must be 64, 128 or omitted";
10122 case Match_AlignedMemoryRequires64or128or256:
10123 return "alignment must be 64, 128, 256 or omitted";
10124 case Match_ImmRange0_1:
10125 return "immediate operand must be in the range [0,1]";
10126 case Match_ImmRange0_3:
10127 return "immediate operand must be in the range [0,3]";
10128 case Match_ImmRange0_7:
10129 return "immediate operand must be in the range [0,7]";
10130 case Match_ImmRange0_15:
10131 return "immediate operand must be in the range [0,15]";
10132 case Match_ImmRange0_31:
10133 return "immediate operand must be in the range [0,31]";
10134 case Match_ImmRange0_32:
10135 return "immediate operand must be in the range [0,32]";
10136 case Match_ImmRange0_63:
10137 return "immediate operand must be in the range [0,63]";
10138 case Match_ImmRange0_239:
10139 return "immediate operand must be in the range [0,239]";
10140 case Match_ImmRange0_255:
10141 return "immediate operand must be in the range [0,255]";
10142 case Match_ImmRange0_4095:
10143 return "immediate operand must be in the range [0,4095]";
10144 case Match_ImmRange0_65535:
10145 return "immediate operand must be in the range [0,65535]";
10146 case Match_ImmRange1_7:
10147 return "immediate operand must be in the range [1,7]";
10148 case Match_ImmRange1_8:
10149 return "immediate operand must be in the range [1,8]";
10150 case Match_ImmRange1_15:
10151 return "immediate operand must be in the range [1,15]";
10152 case Match_ImmRange1_16:
10153 return "immediate operand must be in the range [1,16]";
10154 case Match_ImmRange1_31:
10155 return "immediate operand must be in the range [1,31]";
10156 case Match_ImmRange1_32:
10157 return "immediate operand must be in the range [1,32]";
10158 case Match_ImmRange1_64:
10159 return "immediate operand must be in the range [1,64]";
10160 case Match_ImmRange8_8:
10161 return "immediate operand must be 8.";
10162 case Match_ImmRange16_16:
10163 return "immediate operand must be 16.";
10164 case Match_ImmRange32_32:
10165 return "immediate operand must be 32.";
10166 case Match_ImmRange256_65535:
10167 return "immediate operand must be in the range [255,65535]";
10168 case Match_ImmRange0_16777215:
10169 return "immediate operand must be in the range [0,0xffffff]";
10170 case Match_InvalidComplexRotationEven:
10171 return "complex rotation must be 0, 90, 180 or 270";
10172 case Match_InvalidComplexRotationOdd:
10173 return "complex rotation must be 90 or 270";
10174 default:
10175 return nullptr;
10176 }
10177}
10178
10179// Process the list of near-misses, throwing away ones we don't want to report
10180// to the user, and converting the rest to a source location and string that
10181// should be reported.
10182void
10183ARMAsmParser::FilterNearMisses(SmallVectorImpl<NearMissInfo> &NearMissesIn,
10184 SmallVectorImpl<NearMissMessage> &NearMissesOut,
10185 SMLoc IDLoc, OperandVector &Operands) {
10186 // TODO: If operand didn't match, sub in a dummy one and run target
10187 // predicate, so that we can avoid reporting near-misses that are invalid?
10188 // TODO: Many operand types dont have SuperClasses set, so we report
10189 // redundant ones.
10190 // TODO: Some operands are superclasses of registers (e.g.
10191 // MCK_RegShiftedImm), we don't have any way to represent that currently.
10192 // TODO: This is not all ARM-specific, can some of it be factored out?
10193
10194 // Record some information about near-misses that we have already seen, so
10195 // that we can avoid reporting redundant ones. For example, if there are
10196 // variants of an instruction that take 8- and 16-bit immediates, we want
10197 // to only report the widest one.
10198 std::multimap<unsigned, unsigned> OperandMissesSeen;
10199 SmallSet<uint64_t, 4> FeatureMissesSeen;
10200
10201 // Process the near-misses in reverse order, so that we see more general ones
10202 // first, and so can avoid emitting more specific ones.
10203 for (NearMissInfo &I : reverse(NearMissesIn)) {
10204 switch (I.getKind()) {
10205 case NearMissInfo::NearMissOperand: {
10206 SMLoc OperandLoc =
10207 ((ARMOperand &)*Operands[I.getOperandIndex()]).getStartLoc();
10208 const char *OperandDiag =
10209 getOperandMatchFailDiag((ARMMatchResultTy)I.getOperandError());
10210
10211 // If we have already emitted a message for a superclass, don't also report
10212 // the sub-class. We consider all operand classes that we don't have a
10213 // specialised diagnostic for to be equal for the propose of this check,
10214 // so that we don't report the generic error multiple times on the same
10215 // operand.
10216 unsigned DupCheckMatchClass = OperandDiag ? I.getOperandClass() : ~0U;
10217 auto PrevReports = OperandMissesSeen.equal_range(I.getOperandIndex());
10218 if (std::any_of(PrevReports.first, PrevReports.second,
10219 [DupCheckMatchClass](
10220 const std::pair<unsigned, unsigned> Pair) {
10221 if (DupCheckMatchClass == ~0U)
10222 return Pair.second == ~0U;
10223 else
10224 return isSubclass((MatchClassKind)DupCheckMatchClass,
10225 (MatchClassKind)Pair.second);
10226 }))
10227 break;
10228 OperandMissesSeen.insert(
10229 std::make_pair(I.getOperandIndex(), DupCheckMatchClass));
10230
10231 NearMissMessage Message;
10232 Message.Loc = OperandLoc;
10233 raw_svector_ostream OS(Message.Message);
10234 if (OperandDiag) {
10235 OS << OperandDiag;
10236 } else if (I.getOperandClass() == InvalidMatchClass) {
10237 OS << "too many operands for instruction";
10238 } else {
10239 OS << "invalid operand for instruction";
10240 if (DevDiags) {
10241 OS << " class" << I.getOperandClass() << ", error "
10242 << I.getOperandError() << ", opcode "
10243 << MII.getName(I.getOpcode());
10244 }
10245 }
10246 NearMissesOut.emplace_back(Message);
10247 break;
10248 }
10249 case NearMissInfo::NearMissFeature: {
10250 uint64_t MissingFeatures = I.getFeatures();
10251 // Don't report the same set of features twice.
10252 if (FeatureMissesSeen.count(MissingFeatures))
10253 break;
10254 FeatureMissesSeen.insert(MissingFeatures);
10255
10256 // Special case: don't report a feature set which includes arm-mode for
10257 // targets that don't have ARM mode.
10258 if ((MissingFeatures & Feature_IsARM) && !hasARM())
10259 break;
10260 // Don't report any near-misses that both require switching instruction
10261 // set, and adding other subtarget features.
10262 if (isThumb() && (MissingFeatures & Feature_IsARM) &&
10263 (MissingFeatures & ~Feature_IsARM))
10264 break;
10265 if (!isThumb() && (MissingFeatures & Feature_IsThumb) &&
10266 (MissingFeatures & ~Feature_IsThumb))
10267 break;
10268 if (!isThumb() && (MissingFeatures & Feature_IsThumb2) &&
10269 (MissingFeatures & ~(Feature_IsThumb2 | Feature_IsThumb)))
10270 break;
10271
10272 NearMissMessage Message;
10273 Message.Loc = IDLoc;
10274 raw_svector_ostream OS(Message.Message);
10275
10276 OS << "instruction requires:";
10277 uint64_t Mask = 1;
10278 for (unsigned MaskPos = 0; MaskPos < (sizeof(MissingFeatures) * 8 - 1);
10279 ++MaskPos) {
10280 if (MissingFeatures & Mask) {
10281 OS << " " << getSubtargetFeatureName(MissingFeatures & Mask);
10282 }
10283 Mask <<= 1;
10284 }
10285 NearMissesOut.emplace_back(Message);
10286
10287 break;
10288 }
10289 case NearMissInfo::NearMissPredicate: {
10290 NearMissMessage Message;
10291 Message.Loc = IDLoc;
10292 switch (I.getPredicateError()) {
10293 case Match_RequiresNotITBlock:
10294 Message.Message = "flag setting instruction only valid outside IT block";
10295 break;
10296 case Match_RequiresITBlock:
10297 Message.Message = "instruction only valid inside IT block";
10298 break;
10299 case Match_RequiresV6:
10300 Message.Message = "instruction variant requires ARMv6 or later";
10301 break;
10302 case Match_RequiresThumb2:
10303 Message.Message = "instruction variant requires Thumb2";
10304 break;
10305 case Match_RequiresV8:
10306 Message.Message = "instruction variant requires ARMv8 or later";
10307 break;
10308 case Match_RequiresFlagSetting:
10309 Message.Message = "no flag-preserving variant of this instruction available";
10310 break;
10311 case Match_InvalidOperand:
10312 Message.Message = "invalid operand for instruction";
10313 break;
10314 default:
10315 llvm_unreachable("Unhandled target predicate error");
10316 break;
10317 }
10318 NearMissesOut.emplace_back(Message);
10319 break;
10320 }
10321 case NearMissInfo::NearMissTooFewOperands: {
10322 SMLoc EndLoc = ((ARMOperand &)*Operands.back()).getEndLoc();
10323 NearMissesOut.emplace_back(
10324 NearMissMessage{ EndLoc, StringRef("too few operands for instruction") });
10325 break;
10326 }
10327 case NearMissInfo::NoNearMiss:
10328 // This should never leave the matcher.
10329 llvm_unreachable("not a near-miss");
10330 break;
10331 }
10332 }
10333}
10334
10335void ARMAsmParser::ReportNearMisses(SmallVectorImpl<NearMissInfo> &NearMisses,
10336 SMLoc IDLoc, OperandVector &Operands) {
10337 SmallVector<NearMissMessage, 4> Messages;
10338 FilterNearMisses(NearMisses, Messages, IDLoc, Operands);
10339
10340 if (Messages.size() == 0) {
10341 // No near-misses were found, so the best we can do is "invalid
10342 // instruction".
10343 Error(IDLoc, "invalid instruction");
10344 } else if (Messages.size() == 1) {
10345 // One near miss was found, report it as the sole error.
10346 Error(Messages[0].Loc, Messages[0].Message);
10347 } else {
10348 // More than one near miss, so report a generic "invalid instruction"
10349 // error, followed by notes for each of the near-misses.
10350 Error(IDLoc, "invalid instruction, any one of the following would fix this:");
10351 for (auto &M : Messages) {
10352 Note(M.Loc, M.Message);
10353 }
10354 }
10355}
10356
Renato Golin230d2982015-05-30 10:30:02 +000010357// FIXME: This structure should be moved inside ARMTargetParser
10358// when we start to table-generate them, and we can use the ARM
10359// flags below, that were generated by table-gen.
Saleem Abdulrasool45cf67b2014-07-27 19:07:05 +000010360static const struct {
Alexandros Lamprineas4ea70752015-07-27 22:26:59 +000010361 const unsigned Kind;
Matthias Braunb258d792015-12-01 21:48:52 +000010362 const uint64_t ArchCheck;
Michael Kupersteindb0712f2015-05-26 10:47:10 +000010363 const FeatureBitset Features;
Saleem Abdulrasool49480bf2014-02-16 00:16:41 +000010364} Extensions[] = {
Ranjeet Singh86ecbb72015-06-30 12:32:53 +000010365 { ARM::AEK_CRC, Feature_HasV8, {ARM::FeatureCRC} },
10366 { ARM::AEK_CRYPTO, Feature_HasV8,
Michael Kupersteindb0712f2015-05-26 10:47:10 +000010367 {ARM::FeatureCrypto, ARM::FeatureNEON, ARM::FeatureFPARMv8} },
Ranjeet Singh86ecbb72015-06-30 12:32:53 +000010368 { ARM::AEK_FP, Feature_HasV8, {ARM::FeatureFPARMv8} },
Diana Picus7c6dee9f2017-04-20 09:38:25 +000010369 { (ARM::AEK_HWDIVTHUMB | ARM::AEK_HWDIVARM), Feature_HasV7 | Feature_IsNotMClass,
10370 {ARM::FeatureHWDivThumb, ARM::FeatureHWDivARM} },
Ranjeet Singh86ecbb72015-06-30 12:32:53 +000010371 { ARM::AEK_MP, Feature_HasV7 | Feature_IsNotMClass, {ARM::FeatureMP} },
10372 { ARM::AEK_SIMD, Feature_HasV8, {ARM::FeatureNEON, ARM::FeatureFPARMv8} },
Artyom Skrobov72ca6b82015-09-30 17:25:52 +000010373 { ARM::AEK_SEC, Feature_HasV6K, {ARM::FeatureTrustZone} },
Saleem Abdulrasool49480bf2014-02-16 00:16:41 +000010374 // FIXME: Only available in A-class, isel not predicated
Ranjeet Singh86ecbb72015-06-30 12:32:53 +000010375 { ARM::AEK_VIRT, Feature_HasV7, {ARM::FeatureVirtualization} },
Oliver Stannard46670712015-12-01 10:33:56 +000010376 { ARM::AEK_FP16, Feature_HasV8_2a, {ARM::FeatureFPARMv8, ARM::FeatureFullFP16} },
Sjoerd Meijerd906bf12016-06-03 14:03:27 +000010377 { ARM::AEK_RAS, Feature_HasV8, {ARM::FeatureRAS} },
Renato Golin230d2982015-05-30 10:30:02 +000010378 // FIXME: Unsupported extensions.
Ranjeet Singh86ecbb72015-06-30 12:32:53 +000010379 { ARM::AEK_OS, Feature_None, {} },
10380 { ARM::AEK_IWMMXT, Feature_None, {} },
10381 { ARM::AEK_IWMMXT2, Feature_None, {} },
10382 { ARM::AEK_MAVERICK, Feature_None, {} },
10383 { ARM::AEK_XSCALE, Feature_None, {} },
Saleem Abdulrasool49480bf2014-02-16 00:16:41 +000010384};
10385
Saleem Abdulrasool49480bf2014-02-16 00:16:41 +000010386/// parseDirectiveArchExtension
10387/// ::= .arch_extension [no]feature
10388bool ARMAsmParser::parseDirectiveArchExtension(SMLoc L) {
Rafael Espindola961d4692014-11-11 05:18:41 +000010389 MCAsmParser &Parser = getParser();
10390
Nirav Dave0a392a82016-11-02 16:22:51 +000010391 if (getLexer().isNot(AsmToken::Identifier))
10392 return Error(getLexer().getLoc(), "expected architecture extension name");
Saleem Abdulrasool49480bf2014-02-16 00:16:41 +000010393
Saleem Abdulrasool45cf67b2014-07-27 19:07:05 +000010394 StringRef Name = Parser.getTok().getString();
Saleem Abdulrasool49480bf2014-02-16 00:16:41 +000010395 SMLoc ExtLoc = Parser.getTok().getLoc();
Nirav Davefd910412016-06-17 16:06:17 +000010396 Lex();
Saleem Abdulrasool49480bf2014-02-16 00:16:41 +000010397
Nirav Dave0a392a82016-11-02 16:22:51 +000010398 if (parseToken(AsmToken::EndOfStatement,
10399 "unexpected token in '.arch_extension' directive"))
10400 return true;
10401
Saleem Abdulrasool49480bf2014-02-16 00:16:41 +000010402 bool EnableFeature = true;
Saleem Abdulrasool45cf67b2014-07-27 19:07:05 +000010403 if (Name.startswith_lower("no")) {
Saleem Abdulrasool49480bf2014-02-16 00:16:41 +000010404 EnableFeature = false;
Saleem Abdulrasool45cf67b2014-07-27 19:07:05 +000010405 Name = Name.substr(2);
Saleem Abdulrasool49480bf2014-02-16 00:16:41 +000010406 }
Chandler Carruthbb47b9a2015-08-30 02:09:48 +000010407 unsigned FeatureKind = ARM::parseArchExt(Name);
Nirav Dave0a392a82016-11-02 16:22:51 +000010408 if (FeatureKind == ARM::AEK_INVALID)
10409 return Error(ExtLoc, "unknown architectural extension: " + Name);
Saleem Abdulrasool49480bf2014-02-16 00:16:41 +000010410
Saleem Abdulrasool45cf67b2014-07-27 19:07:05 +000010411 for (const auto &Extension : Extensions) {
Renato Golin230d2982015-05-30 10:30:02 +000010412 if (Extension.Kind != FeatureKind)
Saleem Abdulrasool49480bf2014-02-16 00:16:41 +000010413 continue;
10414
Nirav Dave0a392a82016-11-02 16:22:51 +000010415 if (Extension.Features.none())
10416 return Error(ExtLoc, "unsupported architectural extension: " + Name);
Saleem Abdulrasool8988c2a2014-07-27 19:07:09 +000010417
Nirav Dave0a392a82016-11-02 16:22:51 +000010418 if ((getAvailableFeatures() & Extension.ArchCheck) != Extension.ArchCheck)
10419 return Error(ExtLoc, "architectural extension '" + Name +
10420 "' is not "
10421 "allowed for the current base architecture");
Saleem Abdulrasool49480bf2014-02-16 00:16:41 +000010422
Akira Hatanakab11ef082015-11-14 06:35:56 +000010423 MCSubtargetInfo &STI = copySTI();
Michael Kupersteindb0712f2015-05-26 10:47:10 +000010424 FeatureBitset ToggleFeatures = EnableFeature
10425 ? (~STI.getFeatureBits() & Extension.Features)
10426 : ( STI.getFeatureBits() & Extension.Features);
10427
Ranjeet Singh86ecbb72015-06-30 12:32:53 +000010428 uint64_t Features =
Saleem Abdulrasool78c44722014-08-17 19:20:38 +000010429 ComputeAvailableFeatures(STI.ToggleFeature(ToggleFeatures));
10430 setAvailableFeatures(Features);
Saleem Abdulrasool49480bf2014-02-16 00:16:41 +000010431 return false;
10432 }
10433
Nirav Dave0a392a82016-11-02 16:22:51 +000010434 return Error(ExtLoc, "unknown architectural extension: " + Name);
Saleem Abdulrasool49480bf2014-02-16 00:16:41 +000010435}
10436
Jim Grosbach231e7aa2013-02-06 06:00:11 +000010437// Define this matcher function after the auto-generated include so we
10438// have the match class enum definitions.
David Blaikie960ea3f2014-06-08 16:18:35 +000010439unsigned ARMAsmParser::validateTargetOperandClass(MCParsedAsmOperand &AsmOp,
Jim Grosbach231e7aa2013-02-06 06:00:11 +000010440 unsigned Kind) {
David Blaikie960ea3f2014-06-08 16:18:35 +000010441 ARMOperand &Op = static_cast<ARMOperand &>(AsmOp);
Jim Grosbach231e7aa2013-02-06 06:00:11 +000010442 // If the kind is a token for a literal immediate, check if our asm
10443 // operand matches. This is for InstAliases which have a fixed-value
10444 // immediate in the syntax.
Saleem Abdulrasoold88affb2014-01-08 03:28:14 +000010445 switch (Kind) {
10446 default: break;
10447 case MCK__35_0:
David Blaikie960ea3f2014-06-08 16:18:35 +000010448 if (Op.isImm())
10449 if (const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Op.getImm()))
Saleem Abdulrasoold88affb2014-01-08 03:28:14 +000010450 if (CE->getValue() == 0)
10451 return Match_Success;
10452 break;
Asiri Rathnayakea0199b92014-12-02 10:53:20 +000010453 case MCK_ModImm:
David Blaikie960ea3f2014-06-08 16:18:35 +000010454 if (Op.isImm()) {
10455 const MCExpr *SOExpr = Op.getImm();
Saleem Abdulrasoold88affb2014-01-08 03:28:14 +000010456 int64_t Value;
Jim Grosbach13760bd2015-05-30 01:25:56 +000010457 if (!SOExpr->evaluateAsAbsolute(Value))
Stepan Dyatkovskiydf657cc2014-03-29 13:12:40 +000010458 return Match_Success;
Eugene Zelenko076468c2017-09-20 21:35:51 +000010459 assert((Value >= std::numeric_limits<int32_t>::min() &&
10460 Value <= std::numeric_limits<uint32_t>::max()) &&
Richard Barton3db1d582014-05-01 11:37:44 +000010461 "expression value must be representable in 32 bits");
Saleem Abdulrasoold88affb2014-01-08 03:28:14 +000010462 }
10463 break;
Artyom Skrobovb43981072015-10-28 13:58:36 +000010464 case MCK_rGPR:
10465 if (hasV8Ops() && Op.isReg() && Op.getReg() == ARM::SP)
10466 return Match_Success;
10467 break;
Saleem Abdulrasoole6e6d712014-01-10 04:38:35 +000010468 case MCK_GPRPair:
David Blaikie960ea3f2014-06-08 16:18:35 +000010469 if (Op.isReg() &&
10470 MRI->getRegClass(ARM::GPRRegClassID).contains(Op.getReg()))
Saleem Abdulrasoole6e6d712014-01-10 04:38:35 +000010471 return Match_Success;
10472 break;
Jim Grosbach231e7aa2013-02-06 06:00:11 +000010473 }
10474 return Match_InvalidOperand;
10475}