blob: 02be95f48daf383bd4af4aa263f0f7ff3a07cf60 [file] [log] [blame]
Adam Nemet2e2537f2014-08-07 17:53:55 +00001multiclass AVX512_masking<bits<8> O, Format F, dag Outs, dag Ins,
2 string OpcodeStr,
3 string AttSrcAsm, string IntelSrcAsm,
Adam Nemet7d498622014-08-07 23:53:38 +00004 dag RHS, ValueType OpVT,
Adam Nemet2e2537f2014-08-07 17:53:55 +00005 RegisterClass RC, RegisterClass KRC> {
6 def NAME: AVX512<O, F, Outs, Ins,
7 OpcodeStr#" \t{"#AttSrcAsm#", $dst|"#
8 "$dst, "#IntelSrcAsm#"}",
9 [(set RC:$dst, RHS)]>;
10
Adam Nemetfa1f7202014-08-07 23:18:18 +000011 // Prefer over VMOV*rrk Pat<>
12 let Constraints = "$src0 = $dst", AddedComplexity = 20 in
13 def NAME#k: AVX512<O, F, Outs,
Adam Nemet2e2537f2014-08-07 17:53:55 +000014 !con((ins RC:$src0, KRC:$mask), Ins),
15 OpcodeStr#" \t{"#AttSrcAsm#", $dst {${mask}}|"#
16 "$dst {${mask}}, "#IntelSrcAsm#"}",
17 [(set RC:$dst,
18 (vselect KRC:$mask, RHS, RC:$src0))]>,
19 EVEX_K;
Adam Nemet7d498622014-08-07 23:53:38 +000020 let AddedComplexity = 30 in // Prefer over VMOV*rrkz Pat<>
21 def NAME#kz: AVX512<O, F, Outs,
22 !con((ins KRC:$mask), Ins),
23 OpcodeStr#" \t{"#AttSrcAsm#", $dst {${mask}} {z}|"#
24 "$dst {${mask}} {z}, "#IntelSrcAsm#"}",
25 [(set RC:$dst,
26 (vselect KRC:$mask, RHS,
27 (OpVT (bitconvert
28 (v16i32 immAllZerosV)))))]>,
29 EVEX_KZ;
Adam Nemet2e2537f2014-08-07 17:53:55 +000030}
31
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +000032// Bitcasts between 512-bit vector types. Return the original type since
33// no instruction is needed for the conversion
34let Predicates = [HasAVX512] in {
Robert Khasanovbfa01312014-07-21 14:54:21 +000035 def : Pat<(v8f64 (bitconvert (v8i64 VR512:$src))), (v8f64 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +000036 def : Pat<(v8f64 (bitconvert (v16i32 VR512:$src))), (v8f64 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +000037 def : Pat<(v8f64 (bitconvert (v32i16 VR512:$src))), (v8f64 VR512:$src)>;
38 def : Pat<(v8f64 (bitconvert (v64i8 VR512:$src))), (v8f64 VR512:$src)>;
39 def : Pat<(v8f64 (bitconvert (v16f32 VR512:$src))), (v8f64 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +000040 def : Pat<(v16f32 (bitconvert (v8i64 VR512:$src))), (v16f32 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +000041 def : Pat<(v16f32 (bitconvert (v16i32 VR512:$src))), (v16f32 VR512:$src)>;
42 def : Pat<(v16f32 (bitconvert (v32i16 VR512:$src))), (v16f32 VR512:$src)>;
43 def : Pat<(v16f32 (bitconvert (v64i8 VR512:$src))), (v16f32 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +000044 def : Pat<(v16f32 (bitconvert (v8f64 VR512:$src))), (v16f32 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +000045 def : Pat<(v8i64 (bitconvert (v16i32 VR512:$src))), (v8i64 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +000046 def : Pat<(v8i64 (bitconvert (v32i16 VR512:$src))), (v8i64 VR512:$src)>;
47 def : Pat<(v8i64 (bitconvert (v64i8 VR512:$src))), (v8i64 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +000048 def : Pat<(v8i64 (bitconvert (v8f64 VR512:$src))), (v8i64 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +000049 def : Pat<(v8i64 (bitconvert (v16f32 VR512:$src))), (v8i64 VR512:$src)>;
50 def : Pat<(v16i32 (bitconvert (v8i64 VR512:$src))), (v16i32 VR512:$src)>;
Elena Demikhovsky40a77142014-08-11 09:59:08 +000051 def : Pat<(v16i32 (bitconvert (v16f32 VR512:$src))), (v16i32 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +000052 def : Pat<(v16i32 (bitconvert (v32i16 VR512:$src))), (v16i32 VR512:$src)>;
53 def : Pat<(v16i32 (bitconvert (v64i8 VR512:$src))), (v16i32 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +000054 def : Pat<(v16i32 (bitconvert (v8f64 VR512:$src))), (v16i32 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +000055 def : Pat<(v32i16 (bitconvert (v8i64 VR512:$src))), (v32i16 VR512:$src)>;
56 def : Pat<(v32i16 (bitconvert (v16i32 VR512:$src))), (v32i16 VR512:$src)>;
57 def : Pat<(v32i16 (bitconvert (v64i8 VR512:$src))), (v32i16 VR512:$src)>;
58 def : Pat<(v32i16 (bitconvert (v8f64 VR512:$src))), (v32i16 VR512:$src)>;
59 def : Pat<(v32i16 (bitconvert (v16f32 VR512:$src))), (v32i16 VR512:$src)>;
60 def : Pat<(v32i16 (bitconvert (v16f32 VR512:$src))), (v32i16 VR512:$src)>;
61 def : Pat<(v64i8 (bitconvert (v8i64 VR512:$src))), (v64i8 VR512:$src)>;
62 def : Pat<(v64i8 (bitconvert (v16i32 VR512:$src))), (v64i8 VR512:$src)>;
63 def : Pat<(v64i8 (bitconvert (v32i16 VR512:$src))), (v64i8 VR512:$src)>;
64 def : Pat<(v64i8 (bitconvert (v8f64 VR512:$src))), (v64i8 VR512:$src)>;
65 def : Pat<(v64i8 (bitconvert (v16f32 VR512:$src))), (v64i8 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +000066
67 def : Pat<(v2i64 (bitconvert (v4i32 VR128X:$src))), (v2i64 VR128X:$src)>;
68 def : Pat<(v2i64 (bitconvert (v8i16 VR128X:$src))), (v2i64 VR128X:$src)>;
69 def : Pat<(v2i64 (bitconvert (v16i8 VR128X:$src))), (v2i64 VR128X:$src)>;
70 def : Pat<(v2i64 (bitconvert (v2f64 VR128X:$src))), (v2i64 VR128X:$src)>;
71 def : Pat<(v2i64 (bitconvert (v4f32 VR128X:$src))), (v2i64 VR128X:$src)>;
72 def : Pat<(v4i32 (bitconvert (v2i64 VR128X:$src))), (v4i32 VR128X:$src)>;
73 def : Pat<(v4i32 (bitconvert (v8i16 VR128X:$src))), (v4i32 VR128X:$src)>;
74 def : Pat<(v4i32 (bitconvert (v16i8 VR128X:$src))), (v4i32 VR128X:$src)>;
75 def : Pat<(v4i32 (bitconvert (v2f64 VR128X:$src))), (v4i32 VR128X:$src)>;
76 def : Pat<(v4i32 (bitconvert (v4f32 VR128X:$src))), (v4i32 VR128X:$src)>;
77 def : Pat<(v8i16 (bitconvert (v2i64 VR128X:$src))), (v8i16 VR128X:$src)>;
78 def : Pat<(v8i16 (bitconvert (v4i32 VR128X:$src))), (v8i16 VR128X:$src)>;
79 def : Pat<(v8i16 (bitconvert (v16i8 VR128X:$src))), (v8i16 VR128X:$src)>;
80 def : Pat<(v8i16 (bitconvert (v2f64 VR128X:$src))), (v8i16 VR128X:$src)>;
81 def : Pat<(v8i16 (bitconvert (v4f32 VR128X:$src))), (v8i16 VR128X:$src)>;
82 def : Pat<(v16i8 (bitconvert (v2i64 VR128X:$src))), (v16i8 VR128X:$src)>;
83 def : Pat<(v16i8 (bitconvert (v4i32 VR128X:$src))), (v16i8 VR128X:$src)>;
84 def : Pat<(v16i8 (bitconvert (v8i16 VR128X:$src))), (v16i8 VR128X:$src)>;
85 def : Pat<(v16i8 (bitconvert (v2f64 VR128X:$src))), (v16i8 VR128X:$src)>;
86 def : Pat<(v16i8 (bitconvert (v4f32 VR128X:$src))), (v16i8 VR128X:$src)>;
87 def : Pat<(v4f32 (bitconvert (v2i64 VR128X:$src))), (v4f32 VR128X:$src)>;
88 def : Pat<(v4f32 (bitconvert (v4i32 VR128X:$src))), (v4f32 VR128X:$src)>;
89 def : Pat<(v4f32 (bitconvert (v8i16 VR128X:$src))), (v4f32 VR128X:$src)>;
90 def : Pat<(v4f32 (bitconvert (v16i8 VR128X:$src))), (v4f32 VR128X:$src)>;
91 def : Pat<(v4f32 (bitconvert (v2f64 VR128X:$src))), (v4f32 VR128X:$src)>;
92 def : Pat<(v2f64 (bitconvert (v2i64 VR128X:$src))), (v2f64 VR128X:$src)>;
93 def : Pat<(v2f64 (bitconvert (v4i32 VR128X:$src))), (v2f64 VR128X:$src)>;
94 def : Pat<(v2f64 (bitconvert (v8i16 VR128X:$src))), (v2f64 VR128X:$src)>;
95 def : Pat<(v2f64 (bitconvert (v16i8 VR128X:$src))), (v2f64 VR128X:$src)>;
96 def : Pat<(v2f64 (bitconvert (v4f32 VR128X:$src))), (v2f64 VR128X:$src)>;
97
98// Bitcasts between 256-bit vector types. Return the original type since
99// no instruction is needed for the conversion
100 def : Pat<(v4f64 (bitconvert (v8f32 VR256X:$src))), (v4f64 VR256X:$src)>;
101 def : Pat<(v4f64 (bitconvert (v8i32 VR256X:$src))), (v4f64 VR256X:$src)>;
102 def : Pat<(v4f64 (bitconvert (v4i64 VR256X:$src))), (v4f64 VR256X:$src)>;
103 def : Pat<(v4f64 (bitconvert (v16i16 VR256X:$src))), (v4f64 VR256X:$src)>;
104 def : Pat<(v4f64 (bitconvert (v32i8 VR256X:$src))), (v4f64 VR256X:$src)>;
105 def : Pat<(v8f32 (bitconvert (v8i32 VR256X:$src))), (v8f32 VR256X:$src)>;
106 def : Pat<(v8f32 (bitconvert (v4i64 VR256X:$src))), (v8f32 VR256X:$src)>;
107 def : Pat<(v8f32 (bitconvert (v4f64 VR256X:$src))), (v8f32 VR256X:$src)>;
108 def : Pat<(v8f32 (bitconvert (v32i8 VR256X:$src))), (v8f32 VR256X:$src)>;
109 def : Pat<(v8f32 (bitconvert (v16i16 VR256X:$src))), (v8f32 VR256X:$src)>;
110 def : Pat<(v4i64 (bitconvert (v8f32 VR256X:$src))), (v4i64 VR256X:$src)>;
111 def : Pat<(v4i64 (bitconvert (v8i32 VR256X:$src))), (v4i64 VR256X:$src)>;
112 def : Pat<(v4i64 (bitconvert (v4f64 VR256X:$src))), (v4i64 VR256X:$src)>;
113 def : Pat<(v4i64 (bitconvert (v32i8 VR256X:$src))), (v4i64 VR256X:$src)>;
114 def : Pat<(v4i64 (bitconvert (v16i16 VR256X:$src))), (v4i64 VR256X:$src)>;
115 def : Pat<(v32i8 (bitconvert (v4f64 VR256X:$src))), (v32i8 VR256X:$src)>;
116 def : Pat<(v32i8 (bitconvert (v4i64 VR256X:$src))), (v32i8 VR256X:$src)>;
117 def : Pat<(v32i8 (bitconvert (v8f32 VR256X:$src))), (v32i8 VR256X:$src)>;
118 def : Pat<(v32i8 (bitconvert (v8i32 VR256X:$src))), (v32i8 VR256X:$src)>;
119 def : Pat<(v32i8 (bitconvert (v16i16 VR256X:$src))), (v32i8 VR256X:$src)>;
120 def : Pat<(v8i32 (bitconvert (v32i8 VR256X:$src))), (v8i32 VR256X:$src)>;
121 def : Pat<(v8i32 (bitconvert (v16i16 VR256X:$src))), (v8i32 VR256X:$src)>;
122 def : Pat<(v8i32 (bitconvert (v8f32 VR256X:$src))), (v8i32 VR256X:$src)>;
123 def : Pat<(v8i32 (bitconvert (v4i64 VR256X:$src))), (v8i32 VR256X:$src)>;
124 def : Pat<(v8i32 (bitconvert (v4f64 VR256X:$src))), (v8i32 VR256X:$src)>;
125 def : Pat<(v16i16 (bitconvert (v8f32 VR256X:$src))), (v16i16 VR256X:$src)>;
126 def : Pat<(v16i16 (bitconvert (v8i32 VR256X:$src))), (v16i16 VR256X:$src)>;
127 def : Pat<(v16i16 (bitconvert (v4i64 VR256X:$src))), (v16i16 VR256X:$src)>;
128 def : Pat<(v16i16 (bitconvert (v4f64 VR256X:$src))), (v16i16 VR256X:$src)>;
129 def : Pat<(v16i16 (bitconvert (v32i8 VR256X:$src))), (v16i16 VR256X:$src)>;
130}
131
132//
133// AVX-512: VPXOR instruction writes zero to its upper part, it's safe build zeros.
134//
135
136let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
137 isPseudo = 1, Predicates = [HasAVX512] in {
138def AVX512_512_SET0 : I<0, Pseudo, (outs VR512:$dst), (ins), "",
139 [(set VR512:$dst, (v16f32 immAllZerosV))]>;
140}
141
Craig Topperfb1746b2014-01-30 06:03:19 +0000142let Predicates = [HasAVX512] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000143def : Pat<(v8i64 immAllZerosV), (AVX512_512_SET0)>;
144def : Pat<(v16i32 immAllZerosV), (AVX512_512_SET0)>;
145def : Pat<(v8f64 immAllZerosV), (AVX512_512_SET0)>;
Craig Topperfb1746b2014-01-30 06:03:19 +0000146}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000147
148//===----------------------------------------------------------------------===//
149// AVX-512 - VECTOR INSERT
150//
151// -- 32x8 form --
Elena Demikhovskyf404e052014-01-05 14:21:07 +0000152let hasSideEffects = 0, ExeDomain = SSEPackedSingle in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000153def VINSERTF32x4rr : AVX512AIi8<0x18, MRMSrcReg, (outs VR512:$dst),
154 (ins VR512:$src1, VR128X:$src2, i8imm:$src3),
155 "vinsertf32x4\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
156 []>, EVEX_4V, EVEX_V512;
157let mayLoad = 1 in
158def VINSERTF32x4rm : AVX512AIi8<0x18, MRMSrcMem, (outs VR512:$dst),
159 (ins VR512:$src1, f128mem:$src2, i8imm:$src3),
160 "vinsertf32x4\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
161 []>, EVEX_4V, EVEX_V512, EVEX_CD8<32, CD8VT4>;
162}
163
164// -- 64x4 fp form --
Elena Demikhovskyf404e052014-01-05 14:21:07 +0000165let hasSideEffects = 0, ExeDomain = SSEPackedDouble in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000166def VINSERTF64x4rr : AVX512AIi8<0x1a, MRMSrcReg, (outs VR512:$dst),
167 (ins VR512:$src1, VR256X:$src2, i8imm:$src3),
168 "vinsertf64x4\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
169 []>, EVEX_4V, EVEX_V512, VEX_W;
170let mayLoad = 1 in
171def VINSERTF64x4rm : AVX512AIi8<0x1a, MRMSrcMem, (outs VR512:$dst),
172 (ins VR512:$src1, i256mem:$src2, i8imm:$src3),
173 "vinsertf64x4\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
174 []>, EVEX_4V, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT4>;
175}
176// -- 32x4 integer form --
Elena Demikhovskyf404e052014-01-05 14:21:07 +0000177let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000178def VINSERTI32x4rr : AVX512AIi8<0x38, MRMSrcReg, (outs VR512:$dst),
179 (ins VR512:$src1, VR128X:$src2, i8imm:$src3),
180 "vinserti32x4\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
181 []>, EVEX_4V, EVEX_V512;
182let mayLoad = 1 in
183def VINSERTI32x4rm : AVX512AIi8<0x38, MRMSrcMem, (outs VR512:$dst),
184 (ins VR512:$src1, i128mem:$src2, i8imm:$src3),
185 "vinserti32x4\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
186 []>, EVEX_4V, EVEX_V512, EVEX_CD8<32, CD8VT4>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000187}
188
Elena Demikhovskyf404e052014-01-05 14:21:07 +0000189let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000190// -- 64x4 form --
191def VINSERTI64x4rr : AVX512AIi8<0x3a, MRMSrcReg, (outs VR512:$dst),
192 (ins VR512:$src1, VR256X:$src2, i8imm:$src3),
193 "vinserti64x4\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
194 []>, EVEX_4V, EVEX_V512, VEX_W;
195let mayLoad = 1 in
196def VINSERTI64x4rm : AVX512AIi8<0x3a, MRMSrcMem, (outs VR512:$dst),
197 (ins VR512:$src1, i256mem:$src2, i8imm:$src3),
198 "vinserti64x4\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
199 []>, EVEX_4V, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT4>;
200}
201
202def : Pat<(vinsert128_insert:$ins (v16f32 VR512:$src1), (v4f32 VR128X:$src2),
203 (iPTR imm)), (VINSERTF32x4rr VR512:$src1, VR128X:$src2,
204 (INSERT_get_vinsert128_imm VR512:$ins))>;
205def : Pat<(vinsert128_insert:$ins (v8f64 VR512:$src1), (v2f64 VR128X:$src2),
206 (iPTR imm)), (VINSERTF32x4rr VR512:$src1, VR128X:$src2,
207 (INSERT_get_vinsert128_imm VR512:$ins))>;
208def : Pat<(vinsert128_insert:$ins (v8i64 VR512:$src1), (v2i64 VR128X:$src2),
209 (iPTR imm)), (VINSERTI32x4rr VR512:$src1, VR128X:$src2,
210 (INSERT_get_vinsert128_imm VR512:$ins))>;
211def : Pat<(vinsert128_insert:$ins (v16i32 VR512:$src1), (v4i32 VR128X:$src2),
212 (iPTR imm)), (VINSERTI32x4rr VR512:$src1, VR128X:$src2,
213 (INSERT_get_vinsert128_imm VR512:$ins))>;
Robert Khasanoved0b2e92014-03-31 16:01:38 +0000214
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000215def : Pat<(vinsert128_insert:$ins (v16f32 VR512:$src1), (loadv4f32 addr:$src2),
216 (iPTR imm)), (VINSERTF32x4rm VR512:$src1, addr:$src2,
217 (INSERT_get_vinsert128_imm VR512:$ins))>;
218def : Pat<(vinsert128_insert:$ins (v16i32 VR512:$src1),
Robert Khasanoved0b2e92014-03-31 16:01:38 +0000219 (bc_v4i32 (loadv2i64 addr:$src2)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000220 (iPTR imm)), (VINSERTI32x4rm VR512:$src1, addr:$src2,
221 (INSERT_get_vinsert128_imm VR512:$ins))>;
222def : Pat<(vinsert128_insert:$ins (v8f64 VR512:$src1), (loadv2f64 addr:$src2),
223 (iPTR imm)), (VINSERTF32x4rm VR512:$src1, addr:$src2,
224 (INSERT_get_vinsert128_imm VR512:$ins))>;
225def : Pat<(vinsert128_insert:$ins (v8i64 VR512:$src1), (loadv2i64 addr:$src2),
226 (iPTR imm)), (VINSERTI32x4rm VR512:$src1, addr:$src2,
227 (INSERT_get_vinsert128_imm VR512:$ins))>;
228
229def : Pat<(vinsert256_insert:$ins (v16f32 VR512:$src1), (v8f32 VR256X:$src2),
230 (iPTR imm)), (VINSERTF64x4rr VR512:$src1, VR256X:$src2,
231 (INSERT_get_vinsert256_imm VR512:$ins))>;
232def : Pat<(vinsert256_insert:$ins (v8f64 VR512:$src1), (v4f64 VR256X:$src2),
233 (iPTR imm)), (VINSERTF64x4rr VR512:$src1, VR256X:$src2,
234 (INSERT_get_vinsert256_imm VR512:$ins))>;
235def : Pat<(vinsert128_insert:$ins (v8i64 VR512:$src1), (v4i64 VR256X:$src2),
236 (iPTR imm)), (VINSERTI64x4rr VR512:$src1, VR256X:$src2,
237 (INSERT_get_vinsert256_imm VR512:$ins))>;
238def : Pat<(vinsert128_insert:$ins (v16i32 VR512:$src1), (v8i32 VR256X:$src2),
239 (iPTR imm)), (VINSERTI64x4rr VR512:$src1, VR256X:$src2,
240 (INSERT_get_vinsert256_imm VR512:$ins))>;
241
242def : Pat<(vinsert256_insert:$ins (v16f32 VR512:$src1), (loadv8f32 addr:$src2),
243 (iPTR imm)), (VINSERTF64x4rm VR512:$src1, addr:$src2,
244 (INSERT_get_vinsert256_imm VR512:$ins))>;
245def : Pat<(vinsert256_insert:$ins (v8f64 VR512:$src1), (loadv4f64 addr:$src2),
246 (iPTR imm)), (VINSERTF64x4rm VR512:$src1, addr:$src2,
247 (INSERT_get_vinsert256_imm VR512:$ins))>;
248def : Pat<(vinsert256_insert:$ins (v8i64 VR512:$src1), (loadv4i64 addr:$src2),
249 (iPTR imm)), (VINSERTI64x4rm VR512:$src1, addr:$src2,
250 (INSERT_get_vinsert256_imm VR512:$ins))>;
251def : Pat<(vinsert256_insert:$ins (v16i32 VR512:$src1),
252 (bc_v8i32 (loadv4i64 addr:$src2)),
253 (iPTR imm)), (VINSERTI64x4rm VR512:$src1, addr:$src2,
254 (INSERT_get_vinsert256_imm VR512:$ins))>;
255
256// vinsertps - insert f32 to XMM
257def VINSERTPSzrr : AVX512AIi8<0x21, MRMSrcReg, (outs VR128X:$dst),
258 (ins VR128X:$src1, VR128X:$src2, u32u8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000259 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Filipe Cabecinhas20352212014-04-21 20:07:29 +0000260 [(set VR128X:$dst, (X86insertps VR128X:$src1, VR128X:$src2, imm:$src3))]>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000261 EVEX_4V;
262def VINSERTPSzrm: AVX512AIi8<0x21, MRMSrcMem, (outs VR128X:$dst),
263 (ins VR128X:$src1, f32mem:$src2, u32u8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000264 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Filipe Cabecinhas20352212014-04-21 20:07:29 +0000265 [(set VR128X:$dst, (X86insertps VR128X:$src1,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000266 (v4f32 (scalar_to_vector (loadf32 addr:$src2))),
267 imm:$src3))]>, EVEX_4V, EVEX_CD8<32, CD8VT1>;
268
269//===----------------------------------------------------------------------===//
270// AVX-512 VECTOR EXTRACT
271//---
Elena Demikhovskyf404e052014-01-05 14:21:07 +0000272let hasSideEffects = 0, ExeDomain = SSEPackedSingle in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000273// -- 32x4 form --
274def VEXTRACTF32x4rr : AVX512AIi8<0x19, MRMDestReg, (outs VR128X:$dst),
275 (ins VR512:$src1, i8imm:$src2),
276 "vextractf32x4\t{$src2, $src1, $dst|$dst, $src1, $src2}",
277 []>, EVEX, EVEX_V512;
278def VEXTRACTF32x4mr : AVX512AIi8<0x19, MRMDestMem, (outs),
279 (ins f128mem:$dst, VR512:$src1, i8imm:$src2),
280 "vextractf32x4\t{$src2, $src1, $dst|$dst, $src1, $src2}",
281 []>, EVEX, EVEX_V512, EVEX_CD8<32, CD8VT4>;
282
283// -- 64x4 form --
284def VEXTRACTF64x4rr : AVX512AIi8<0x1b, MRMDestReg, (outs VR256X:$dst),
285 (ins VR512:$src1, i8imm:$src2),
286 "vextractf64x4\t{$src2, $src1, $dst|$dst, $src1, $src2}",
287 []>, EVEX, EVEX_V512, VEX_W;
288let mayStore = 1 in
289def VEXTRACTF64x4mr : AVX512AIi8<0x1b, MRMDestMem, (outs),
290 (ins f256mem:$dst, VR512:$src1, i8imm:$src2),
291 "vextractf64x4\t{$src2, $src1, $dst|$dst, $src1, $src2}",
292 []>, EVEX, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT4>;
293}
294
Elena Demikhovskyf404e052014-01-05 14:21:07 +0000295let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000296// -- 32x4 form --
297def VEXTRACTI32x4rr : AVX512AIi8<0x39, MRMDestReg, (outs VR128X:$dst),
298 (ins VR512:$src1, i8imm:$src2),
299 "vextracti32x4\t{$src2, $src1, $dst|$dst, $src1, $src2}",
300 []>, EVEX, EVEX_V512;
301def VEXTRACTI32x4mr : AVX512AIi8<0x39, MRMDestMem, (outs),
302 (ins i128mem:$dst, VR512:$src1, i8imm:$src2),
303 "vextracti32x4\t{$src2, $src1, $dst|$dst, $src1, $src2}",
304 []>, EVEX, EVEX_V512, EVEX_CD8<32, CD8VT4>;
305
306// -- 64x4 form --
307def VEXTRACTI64x4rr : AVX512AIi8<0x3b, MRMDestReg, (outs VR256X:$dst),
308 (ins VR512:$src1, i8imm:$src2),
309 "vextracti64x4\t{$src2, $src1, $dst|$dst, $src1, $src2}",
310 []>, EVEX, EVEX_V512, VEX_W;
311let mayStore = 1 in
312def VEXTRACTI64x4mr : AVX512AIi8<0x3b, MRMDestMem, (outs),
313 (ins i256mem:$dst, VR512:$src1, i8imm:$src2),
314 "vextracti64x4\t{$src2, $src1, $dst|$dst, $src1, $src2}",
315 []>, EVEX, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT4>;
316}
317
318def : Pat<(vextract128_extract:$ext (v16f32 VR512:$src1), (iPTR imm)),
319 (v4f32 (VEXTRACTF32x4rr VR512:$src1,
320 (EXTRACT_get_vextract128_imm VR128X:$ext)))>;
321
322def : Pat<(vextract128_extract:$ext VR512:$src1, (iPTR imm)),
323 (v4i32 (VEXTRACTF32x4rr VR512:$src1,
324 (EXTRACT_get_vextract128_imm VR128X:$ext)))>;
325
326def : Pat<(vextract128_extract:$ext (v8f64 VR512:$src1), (iPTR imm)),
327 (v2f64 (VEXTRACTF32x4rr VR512:$src1,
328 (EXTRACT_get_vextract128_imm VR128X:$ext)))>;
329
330def : Pat<(vextract128_extract:$ext (v8i64 VR512:$src1), (iPTR imm)),
331 (v2i64 (VEXTRACTI32x4rr VR512:$src1,
332 (EXTRACT_get_vextract128_imm VR128X:$ext)))>;
333
334
335def : Pat<(vextract256_extract:$ext (v16f32 VR512:$src1), (iPTR imm)),
336 (v8f32 (VEXTRACTF64x4rr VR512:$src1,
337 (EXTRACT_get_vextract256_imm VR256X:$ext)))>;
338
339def : Pat<(vextract256_extract:$ext (v16i32 VR512:$src1), (iPTR imm)),
340 (v8i32 (VEXTRACTI64x4rr VR512:$src1,
341 (EXTRACT_get_vextract256_imm VR256X:$ext)))>;
342
343def : Pat<(vextract256_extract:$ext (v8f64 VR512:$src1), (iPTR imm)),
344 (v4f64 (VEXTRACTF64x4rr VR512:$src1,
345 (EXTRACT_get_vextract256_imm VR256X:$ext)))>;
346
347def : Pat<(vextract256_extract:$ext (v8i64 VR512:$src1), (iPTR imm)),
348 (v4i64 (VEXTRACTI64x4rr VR512:$src1,
349 (EXTRACT_get_vextract256_imm VR256X:$ext)))>;
350
351// A 256-bit subvector extract from the first 512-bit vector position
352// is a subregister copy that needs no instruction.
353def : Pat<(v8i32 (extract_subvector (v16i32 VR512:$src), (iPTR 0))),
354 (v8i32 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_ymm))>;
355def : Pat<(v8f32 (extract_subvector (v16f32 VR512:$src), (iPTR 0))),
356 (v8f32 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_ymm))>;
357def : Pat<(v4i64 (extract_subvector (v8i64 VR512:$src), (iPTR 0))),
358 (v4i64 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_ymm))>;
359def : Pat<(v4f64 (extract_subvector (v8f64 VR512:$src), (iPTR 0))),
360 (v4f64 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_ymm))>;
361
362// zmm -> xmm
363def : Pat<(v4i32 (extract_subvector (v16i32 VR512:$src), (iPTR 0))),
364 (v4i32 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_xmm))>;
365def : Pat<(v2i64 (extract_subvector (v8i64 VR512:$src), (iPTR 0))),
366 (v2i64 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_xmm))>;
367def : Pat<(v2f64 (extract_subvector (v8f64 VR512:$src), (iPTR 0))),
368 (v2f64 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm))>;
369def : Pat<(v4f32 (extract_subvector (v16f32 VR512:$src), (iPTR 0))),
370 (v4f32 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm))>;
371
372
373// A 128-bit subvector insert to the first 512-bit vector position
374// is a subregister copy that needs no instruction.
375def : Pat<(insert_subvector undef, (v2i64 VR128X:$src), (iPTR 0)),
376 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)),
377 (INSERT_SUBREG (v4i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
378 sub_ymm)>;
379def : Pat<(insert_subvector undef, (v2f64 VR128X:$src), (iPTR 0)),
380 (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)),
381 (INSERT_SUBREG (v4f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
382 sub_ymm)>;
383def : Pat<(insert_subvector undef, (v4i32 VR128X:$src), (iPTR 0)),
384 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)),
385 (INSERT_SUBREG (v8i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
386 sub_ymm)>;
387def : Pat<(insert_subvector undef, (v4f32 VR128X:$src), (iPTR 0)),
388 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)),
389 (INSERT_SUBREG (v8f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
390 sub_ymm)>;
391
392def : Pat<(insert_subvector undef, (v4i64 VR256X:$src), (iPTR 0)),
393 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
394def : Pat<(insert_subvector undef, (v4f64 VR256X:$src), (iPTR 0)),
395 (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
396def : Pat<(insert_subvector undef, (v8i32 VR256X:$src), (iPTR 0)),
397 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
398def : Pat<(insert_subvector undef, (v8f32 VR256X:$src), (iPTR 0)),
399 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
400
401// vextractps - extract 32 bits from XMM
402def VEXTRACTPSzrr : AVX512AIi8<0x17, MRMDestReg, (outs GR32:$dst),
403 (ins VR128X:$src1, u32u8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000404 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000405 [(set GR32:$dst, (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2))]>,
406 EVEX;
407
408def VEXTRACTPSzmr : AVX512AIi8<0x17, MRMDestMem, (outs),
409 (ins f32mem:$dst, VR128X:$src1, u32u8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000410 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000411 [(store (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2),
Elena Demikhovsky2aafc222014-02-11 07:25:59 +0000412 addr:$dst)]>, EVEX, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000413
414//===---------------------------------------------------------------------===//
415// AVX-512 BROADCAST
416//---
417multiclass avx512_fp_broadcast<bits<8> opc, string OpcodeStr,
418 RegisterClass DestRC,
419 RegisterClass SrcRC, X86MemOperand x86memop> {
420 def rr : AVX5128I<opc, MRMSrcReg, (outs DestRC:$dst), (ins SrcRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000421 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000422 []>, EVEX;
423 def rm : AVX5128I<opc, MRMSrcMem, (outs DestRC:$dst), (ins x86memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000424 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),[]>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000425}
426let ExeDomain = SSEPackedSingle in {
Elena Demikhovskycf088092013-12-11 14:31:04 +0000427 defm VBROADCASTSSZ : avx512_fp_broadcast<0x18, "vbroadcastss", VR512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000428 VR128X, f32mem>,
429 EVEX_V512, EVEX_CD8<32, CD8VT1>;
430}
431
432let ExeDomain = SSEPackedDouble in {
Elena Demikhovskycf088092013-12-11 14:31:04 +0000433 defm VBROADCASTSDZ : avx512_fp_broadcast<0x19, "vbroadcastsd", VR512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000434 VR128X, f64mem>,
435 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
436}
437
438def : Pat<(v16f32 (X86VBroadcast (loadf32 addr:$src))),
439 (VBROADCASTSSZrm addr:$src)>;
440def : Pat<(v8f64 (X86VBroadcast (loadf64 addr:$src))),
441 (VBROADCASTSDZrm addr:$src)>;
442
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000443def : Pat<(int_x86_avx512_vbroadcast_ss_512 addr:$src),
444 (VBROADCASTSSZrm addr:$src)>;
445def : Pat<(int_x86_avx512_vbroadcast_sd_512 addr:$src),
446 (VBROADCASTSDZrm addr:$src)>;
447
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000448multiclass avx512_int_broadcast_reg<bits<8> opc, string OpcodeStr,
449 RegisterClass SrcRC, RegisterClass KRC> {
450 def Zrr : AVX5128I<opc, MRMSrcReg, (outs VR512:$dst), (ins SrcRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000451 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000452 []>, EVEX, EVEX_V512;
453 def Zkrr : AVX5128I<opc, MRMSrcReg, (outs VR512:$dst),
454 (ins KRC:$mask, SrcRC:$src),
455 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000456 " \t{$src, $dst {${mask}} {z}|$dst {${mask}} {z}, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000457 []>, EVEX, EVEX_V512, EVEX_KZ;
458}
459
460defm VPBROADCASTDr : avx512_int_broadcast_reg<0x7C, "vpbroadcastd", GR32, VK16WM>;
461defm VPBROADCASTQr : avx512_int_broadcast_reg<0x7C, "vpbroadcastq", GR64, VK8WM>,
462 VEX_W;
463
464def : Pat <(v16i32 (X86vzext VK16WM:$mask)),
465 (VPBROADCASTDrZkrr VK16WM:$mask, (i32 (MOV32ri 0x1)))>;
466
467def : Pat <(v8i64 (X86vzext VK8WM:$mask)),
468 (VPBROADCASTQrZkrr VK8WM:$mask, (i64 (MOV64ri 0x1)))>;
469
470def : Pat<(v16i32 (X86VBroadcast (i32 GR32:$src))),
471 (VPBROADCASTDrZrr GR32:$src)>;
Cameron McInally30bbb212013-12-05 00:11:25 +0000472def : Pat<(v16i32 (X86VBroadcastm VK16WM:$mask, (i32 GR32:$src))),
473 (VPBROADCASTDrZkrr VK16WM:$mask, GR32:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000474def : Pat<(v8i64 (X86VBroadcast (i64 GR64:$src))),
475 (VPBROADCASTQrZrr GR64:$src)>;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +0000476def : Pat<(v8i64 (X86VBroadcastm VK8WM:$mask, (i64 GR64:$src))),
477 (VPBROADCASTQrZkrr VK8WM:$mask, GR64:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000478
Cameron McInally394d5572013-10-31 13:56:31 +0000479def : Pat<(v16i32 (int_x86_avx512_pbroadcastd_i32_512 (i32 GR32:$src))),
480 (VPBROADCASTDrZrr GR32:$src)>;
481def : Pat<(v8i64 (int_x86_avx512_pbroadcastq_i64_512 (i64 GR64:$src))),
482 (VPBROADCASTQrZrr GR64:$src)>;
483
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +0000484def : Pat<(v16i32 (int_x86_avx512_mask_pbroadcast_d_gpr_512 (i32 GR32:$src),
485 (v16i32 immAllZerosV), (i16 GR16:$mask))),
486 (VPBROADCASTDrZkrr (COPY_TO_REGCLASS GR16:$mask, VK16WM), GR32:$src)>;
487def : Pat<(v8i64 (int_x86_avx512_mask_pbroadcast_q_gpr_512 (i64 GR64:$src),
488 (bc_v8i64 (v16i32 immAllZerosV)), (i8 GR8:$mask))),
489 (VPBROADCASTQrZkrr (COPY_TO_REGCLASS GR8:$mask, VK8WM), GR64:$src)>;
490
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000491multiclass avx512_int_broadcast_rm<bits<8> opc, string OpcodeStr,
492 X86MemOperand x86memop, PatFrag ld_frag,
493 RegisterClass DstRC, ValueType OpVT, ValueType SrcVT,
494 RegisterClass KRC> {
495 def rr : AVX5128I<opc, MRMSrcReg, (outs DstRC:$dst), (ins VR128X:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000496 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000497 [(set DstRC:$dst,
498 (OpVT (X86VBroadcast (SrcVT VR128X:$src))))]>, EVEX;
499 def krr : AVX5128I<opc, MRMSrcReg, (outs DstRC:$dst), (ins KRC:$mask,
500 VR128X:$src),
501 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000502 " \t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000503 [(set DstRC:$dst,
504 (OpVT (X86VBroadcastm KRC:$mask, (SrcVT VR128X:$src))))]>,
505 EVEX, EVEX_KZ;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +0000506 let mayLoad = 1 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000507 def rm : AVX5128I<opc, MRMSrcMem, (outs DstRC:$dst), (ins x86memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000508 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000509 [(set DstRC:$dst,
510 (OpVT (X86VBroadcast (ld_frag addr:$src))))]>, EVEX;
511 def krm : AVX5128I<opc, MRMSrcMem, (outs DstRC:$dst), (ins KRC:$mask,
512 x86memop:$src),
513 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000514 " \t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000515 [(set DstRC:$dst, (OpVT (X86VBroadcastm KRC:$mask,
516 (ld_frag addr:$src))))]>, EVEX, EVEX_KZ;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +0000517 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000518}
519
520defm VPBROADCASTDZ : avx512_int_broadcast_rm<0x58, "vpbroadcastd", i32mem,
521 loadi32, VR512, v16i32, v4i32, VK16WM>,
522 EVEX_V512, EVEX_CD8<32, CD8VT1>;
523defm VPBROADCASTQZ : avx512_int_broadcast_rm<0x59, "vpbroadcastq", i64mem,
524 loadi64, VR512, v8i64, v2i64, VK8WM>, EVEX_V512, VEX_W,
525 EVEX_CD8<64, CD8VT1>;
526
Adam Nemet73f72e12014-06-27 00:43:38 +0000527multiclass avx512_int_subvec_broadcast_rm<bits<8> opc, string OpcodeStr,
528 X86MemOperand x86memop, PatFrag ld_frag,
529 RegisterClass KRC> {
530 let mayLoad = 1 in {
531 def rm : AVX5128I<opc, MRMSrcMem, (outs VR512:$dst), (ins x86memop:$src),
532 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
533 []>, EVEX;
534 def krm : AVX5128I<opc, MRMSrcMem, (outs VR512:$dst), (ins KRC:$mask,
535 x86memop:$src),
536 !strconcat(OpcodeStr,
537 " \t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"),
538 []>, EVEX, EVEX_KZ;
539 }
540}
541
542defm VBROADCASTI32X4 : avx512_int_subvec_broadcast_rm<0x5a, "vbroadcasti32x4",
543 i128mem, loadv2i64, VK16WM>,
544 EVEX_V512, EVEX_CD8<32, CD8VT4>;
545defm VBROADCASTI64X4 : avx512_int_subvec_broadcast_rm<0x5b, "vbroadcasti64x4",
546 i256mem, loadv4i64, VK16WM>, VEX_W,
547 EVEX_V512, EVEX_CD8<64, CD8VT4>;
548
Cameron McInally394d5572013-10-31 13:56:31 +0000549def : Pat<(v16i32 (int_x86_avx512_pbroadcastd_512 (v4i32 VR128X:$src))),
550 (VPBROADCASTDZrr VR128X:$src)>;
551def : Pat<(v8i64 (int_x86_avx512_pbroadcastq_512 (v2i64 VR128X:$src))),
552 (VPBROADCASTQZrr VR128X:$src)>;
553
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000554def : Pat<(v16f32 (X86VBroadcast (v4f32 VR128X:$src))),
555 (VBROADCASTSSZrr VR128X:$src)>;
556def : Pat<(v8f64 (X86VBroadcast (v2f64 VR128X:$src))),
557 (VBROADCASTSDZrr VR128X:$src)>;
Quentin Colombet8761a8f2013-10-25 18:04:12 +0000558
559def : Pat<(v16f32 (int_x86_avx512_vbroadcast_ss_ps_512 (v4f32 VR128X:$src))),
560 (VBROADCASTSSZrr VR128X:$src)>;
561def : Pat<(v8f64 (int_x86_avx512_vbroadcast_sd_pd_512 (v2f64 VR128X:$src))),
562 (VBROADCASTSDZrr VR128X:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000563
564// Provide fallback in case the load node that is used in the patterns above
565// is used by additional users, which prevents the pattern selection.
566def : Pat<(v16f32 (X86VBroadcast FR32X:$src)),
567 (VBROADCASTSSZrr (COPY_TO_REGCLASS FR32X:$src, VR128X))>;
568def : Pat<(v8f64 (X86VBroadcast FR64X:$src)),
569 (VBROADCASTSDZrr (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
570
571
572let Predicates = [HasAVX512] in {
573def : Pat<(v8i32 (X86VBroadcastm (v8i1 VK8WM:$mask), (loadi32 addr:$src))),
574 (EXTRACT_SUBREG
575 (v16i32 (VPBROADCASTDZkrm (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
576 addr:$src)), sub_ymm)>;
577}
578//===----------------------------------------------------------------------===//
579// AVX-512 BROADCAST MASK TO VECTOR REGISTER
580//---
581
582multiclass avx512_mask_broadcast<bits<8> opc, string OpcodeStr,
583 RegisterClass DstRC, RegisterClass KRC,
584 ValueType OpVT, ValueType SrcVT> {
585def rr : AVX512XS8I<opc, MRMDestReg, (outs DstRC:$dst), (ins KRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000586 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000587 []>, EVEX;
588}
589
Cameron McInallyc43c8f92014-06-13 11:40:31 +0000590let Predicates = [HasCDI] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000591defm VPBROADCASTMW2D : avx512_mask_broadcast<0x3A, "vpbroadcastmw2d", VR512,
592 VK16, v16i32, v16i1>, EVEX_V512;
593defm VPBROADCASTMB2Q : avx512_mask_broadcast<0x2A, "vpbroadcastmb2q", VR512,
594 VK8, v8i64, v8i1>, EVEX_V512, VEX_W;
Cameron McInallyc43c8f92014-06-13 11:40:31 +0000595}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000596
597//===----------------------------------------------------------------------===//
598// AVX-512 - VPERM
599//
600// -- immediate form --
601multiclass avx512_perm_imm<bits<8> opc, string OpcodeStr, RegisterClass RC,
602 SDNode OpNode, PatFrag mem_frag,
603 X86MemOperand x86memop, ValueType OpVT> {
604 def ri : AVX512AIi8<opc, MRMSrcReg, (outs RC:$dst),
605 (ins RC:$src1, i8imm:$src2),
606 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000607 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000608 [(set RC:$dst,
609 (OpVT (OpNode RC:$src1, (i8 imm:$src2))))]>,
610 EVEX;
611 def mi : AVX512AIi8<opc, MRMSrcMem, (outs RC:$dst),
612 (ins x86memop:$src1, i8imm:$src2),
613 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000614 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000615 [(set RC:$dst,
616 (OpVT (OpNode (mem_frag addr:$src1),
617 (i8 imm:$src2))))]>, EVEX;
618}
619
620defm VPERMQZ : avx512_perm_imm<0x00, "vpermq", VR512, X86VPermi, memopv8i64,
621 i512mem, v8i64>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
622let ExeDomain = SSEPackedDouble in
623defm VPERMPDZ : avx512_perm_imm<0x01, "vpermpd", VR512, X86VPermi, memopv8f64,
624 f512mem, v8f64>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
625
626// -- VPERM - register form --
627multiclass avx512_perm<bits<8> opc, string OpcodeStr, RegisterClass RC,
628 PatFrag mem_frag, X86MemOperand x86memop, ValueType OpVT> {
629
630 def rr : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
631 (ins RC:$src1, RC:$src2),
632 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000633 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000634 [(set RC:$dst,
635 (OpVT (X86VPermv RC:$src1, RC:$src2)))]>, EVEX_4V;
636
637 def rm : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
638 (ins RC:$src1, x86memop:$src2),
639 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000640 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000641 [(set RC:$dst,
642 (OpVT (X86VPermv RC:$src1, (mem_frag addr:$src2))))]>,
643 EVEX_4V;
644}
645
646defm VPERMDZ : avx512_perm<0x36, "vpermd", VR512, memopv16i32, i512mem,
647 v16i32>, EVEX_V512, EVEX_CD8<32, CD8VF>;
648defm VPERMQZ : avx512_perm<0x36, "vpermq", VR512, memopv8i64, i512mem,
649 v8i64>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
650let ExeDomain = SSEPackedSingle in
651defm VPERMPSZ : avx512_perm<0x16, "vpermps", VR512, memopv16f32, f512mem,
652 v16f32>, EVEX_V512, EVEX_CD8<32, CD8VF>;
653let ExeDomain = SSEPackedDouble in
654defm VPERMPDZ : avx512_perm<0x16, "vpermpd", VR512, memopv8f64, f512mem,
655 v8f64>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
656
657// -- VPERM2I - 3 source operands form --
658multiclass avx512_perm_3src<bits<8> opc, string OpcodeStr, RegisterClass RC,
659 PatFrag mem_frag, X86MemOperand x86memop,
Adam Nemet2415a492014-07-02 21:25:54 +0000660 SDNode OpNode, ValueType OpVT, RegisterClass KRC> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000661let Constraints = "$src1 = $dst" in {
662 def rr : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
663 (ins RC:$src1, RC:$src2, RC:$src3),
664 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000665 " \t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000666 [(set RC:$dst,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000667 (OpVT (OpNode RC:$src1, RC:$src2, RC:$src3)))]>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000668 EVEX_4V;
669
Adam Nemet2415a492014-07-02 21:25:54 +0000670 def rrk : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
671 (ins RC:$src1, KRC:$mask, RC:$src2, RC:$src3),
672 !strconcat(OpcodeStr,
673 " \t{$src3, $src2, $dst {${mask}}|"
674 "$dst {${mask}}, $src2, $src3}"),
675 [(set RC:$dst, (OpVT (vselect KRC:$mask,
676 (OpNode RC:$src1, RC:$src2,
677 RC:$src3),
678 RC:$src1)))]>,
679 EVEX_4V, EVEX_K;
680
681 let AddedComplexity = 30 in // Prefer over VMOV*rrkz Pat<>
682 def rrkz : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
683 (ins RC:$src1, KRC:$mask, RC:$src2, RC:$src3),
684 !strconcat(OpcodeStr,
685 " \t{$src3, $src2, $dst {${mask}} {z} |",
686 "$dst {${mask}} {z}, $src2, $src3}"),
687 [(set RC:$dst, (OpVT (vselect KRC:$mask,
688 (OpNode RC:$src1, RC:$src2,
689 RC:$src3),
690 (OpVT (bitconvert
691 (v16i32 immAllZerosV))))))]>,
692 EVEX_4V, EVEX_KZ;
693
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000694 def rm : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
695 (ins RC:$src1, RC:$src2, x86memop:$src3),
696 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000697 " \t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000698 [(set RC:$dst,
Adam Nemet2415a492014-07-02 21:25:54 +0000699 (OpVT (OpNode RC:$src1, RC:$src2,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000700 (mem_frag addr:$src3))))]>, EVEX_4V;
Adam Nemet2415a492014-07-02 21:25:54 +0000701
702 def rmk : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
703 (ins RC:$src1, KRC:$mask, RC:$src2, x86memop:$src3),
704 !strconcat(OpcodeStr,
705 " \t{$src3, $src2, $dst {${mask}}|"
706 "$dst {${mask}}, $src2, $src3}"),
707 [(set RC:$dst,
708 (OpVT (vselect KRC:$mask,
709 (OpNode RC:$src1, RC:$src2,
710 (mem_frag addr:$src3)),
711 RC:$src1)))]>,
712 EVEX_4V, EVEX_K;
713
714 let AddedComplexity = 10 in // Prefer over the rrkz variant
715 def rmkz : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
716 (ins RC:$src1, KRC:$mask, RC:$src2, x86memop:$src3),
717 !strconcat(OpcodeStr,
718 " \t{$src3, $src2, $dst {${mask}} {z}|"
719 "$dst {${mask}} {z}, $src2, $src3}"),
720 [(set RC:$dst,
721 (OpVT (vselect KRC:$mask,
722 (OpNode RC:$src1, RC:$src2,
723 (mem_frag addr:$src3)),
724 (OpVT (bitconvert
725 (v16i32 immAllZerosV))))))]>,
726 EVEX_4V, EVEX_KZ;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000727 }
728}
Adam Nemet2415a492014-07-02 21:25:54 +0000729defm VPERMI2D : avx512_perm_3src<0x76, "vpermi2d", VR512, memopv16i32,
730 i512mem, X86VPermiv3, v16i32, VK16WM>,
731 EVEX_V512, EVEX_CD8<32, CD8VF>;
732defm VPERMI2Q : avx512_perm_3src<0x76, "vpermi2q", VR512, memopv8i64,
733 i512mem, X86VPermiv3, v8i64, VK8WM>,
734 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
735defm VPERMI2PS : avx512_perm_3src<0x77, "vpermi2ps", VR512, memopv16f32,
736 i512mem, X86VPermiv3, v16f32, VK16WM>,
737 EVEX_V512, EVEX_CD8<32, CD8VF>;
738defm VPERMI2PD : avx512_perm_3src<0x77, "vpermi2pd", VR512, memopv8f64,
739 i512mem, X86VPermiv3, v8f64, VK8WM>,
740 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000741
Adam Nemetefe9c982014-07-02 21:25:58 +0000742multiclass avx512_perm_table_3src<bits<8> opc, string Suffix, RegisterClass RC,
743 PatFrag mem_frag, X86MemOperand x86memop,
Adam Nemet11dd5cf2014-07-02 21:26:01 +0000744 SDNode OpNode, ValueType OpVT, RegisterClass KRC,
745 ValueType MaskVT, RegisterClass MRC> :
Adam Nemetefe9c982014-07-02 21:25:58 +0000746 avx512_perm_3src<opc, "vpermt2"##Suffix, RC, mem_frag, x86memop, OpNode,
747 OpVT, KRC> {
748 def : Pat<(OpVT (!cast<Intrinsic>("int_x86_avx512_mask_vpermt_"##Suffix##"_512")
749 VR512:$idx, VR512:$src1, VR512:$src2, -1)),
750 (!cast<Instruction>(NAME#rr) VR512:$src1, VR512:$idx, VR512:$src2)>;
Adam Nemet11dd5cf2014-07-02 21:26:01 +0000751
752 def : Pat<(OpVT (!cast<Intrinsic>("int_x86_avx512_mask_vpermt_"##Suffix##"_512")
753 VR512:$idx, VR512:$src1, VR512:$src2, MRC:$mask)),
754 (!cast<Instruction>(NAME#rrk) VR512:$src1,
755 (MaskVT (COPY_TO_REGCLASS MRC:$mask, KRC)), VR512:$idx, VR512:$src2)>;
Adam Nemetefe9c982014-07-02 21:25:58 +0000756}
757
758defm VPERMT2D : avx512_perm_table_3src<0x7E, "d", VR512, memopv16i32, i512mem,
Adam Nemet11dd5cf2014-07-02 21:26:01 +0000759 X86VPermv3, v16i32, VK16WM, v16i1, GR16>,
760 EVEX_V512, EVEX_CD8<32, CD8VF>;
Adam Nemetefe9c982014-07-02 21:25:58 +0000761defm VPERMT2Q : avx512_perm_table_3src<0x7E, "q", VR512, memopv8i64, i512mem,
Adam Nemet11dd5cf2014-07-02 21:26:01 +0000762 X86VPermv3, v8i64, VK8WM, v8i1, GR8>,
763 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Adam Nemetefe9c982014-07-02 21:25:58 +0000764defm VPERMT2PS : avx512_perm_table_3src<0x7F, "ps", VR512, memopv16f32, i512mem,
Adam Nemet11dd5cf2014-07-02 21:26:01 +0000765 X86VPermv3, v16f32, VK16WM, v16i1, GR16>,
766 EVEX_V512, EVEX_CD8<32, CD8VF>;
Adam Nemetefe9c982014-07-02 21:25:58 +0000767defm VPERMT2PD : avx512_perm_table_3src<0x7F, "pd", VR512, memopv8f64, i512mem,
Adam Nemet11dd5cf2014-07-02 21:26:01 +0000768 X86VPermv3, v8f64, VK8WM, v8i1, GR8>,
769 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky299cf5112014-04-29 09:09:15 +0000770
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000771//===----------------------------------------------------------------------===//
772// AVX-512 - BLEND using mask
773//
Elena Demikhovsky172a27c2014-01-08 10:54:22 +0000774multiclass avx512_blendmask<bits<8> opc, string OpcodeStr,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000775 RegisterClass KRC, RegisterClass RC,
776 X86MemOperand x86memop, PatFrag mem_frag,
777 SDNode OpNode, ValueType vt> {
778 def rr : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +0000779 (ins KRC:$mask, RC:$src1, RC:$src2),
780 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000781 " \t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +0000782 [(set RC:$dst, (OpNode KRC:$mask, (vt RC:$src2),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000783 (vt RC:$src1)))]>, EVEX_4V, EVEX_K;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +0000784 let mayLoad = 1 in
785 def rm : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
786 (ins KRC:$mask, RC:$src1, x86memop:$src2),
787 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000788 " \t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +0000789 []>, EVEX_4V, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000790}
791
792let ExeDomain = SSEPackedSingle in
Cameron McInallyd80f7d32013-11-04 19:14:56 +0000793defm VBLENDMPSZ : avx512_blendmask<0x65, "vblendmps",
Cameron McInallyd80f7d32013-11-04 19:14:56 +0000794 VK16WM, VR512, f512mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000795 memopv16f32, vselect, v16f32>,
796 EVEX_CD8<32, CD8VF>, EVEX_V512;
797let ExeDomain = SSEPackedDouble in
Cameron McInallyd80f7d32013-11-04 19:14:56 +0000798defm VBLENDMPDZ : avx512_blendmask<0x65, "vblendmpd",
Cameron McInallyd80f7d32013-11-04 19:14:56 +0000799 VK8WM, VR512, f512mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000800 memopv8f64, vselect, v8f64>,
801 VEX_W, EVEX_CD8<64, CD8VF>, EVEX_V512;
802
Elena Demikhovsky172a27c2014-01-08 10:54:22 +0000803def : Pat<(v16f32 (int_x86_avx512_mask_blend_ps_512 (v16f32 VR512:$src1),
804 (v16f32 VR512:$src2), (i16 GR16:$mask))),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +0000805 (VBLENDMPSZrr (COPY_TO_REGCLASS GR16:$mask, VK16WM),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +0000806 VR512:$src1, VR512:$src2)>;
807
808def : Pat<(v8f64 (int_x86_avx512_mask_blend_pd_512 (v8f64 VR512:$src1),
809 (v8f64 VR512:$src2), (i8 GR8:$mask))),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +0000810 (VBLENDMPDZrr (COPY_TO_REGCLASS GR8:$mask, VK8WM),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +0000811 VR512:$src1, VR512:$src2)>;
812
Cameron McInallyd80f7d32013-11-04 19:14:56 +0000813defm VPBLENDMDZ : avx512_blendmask<0x64, "vpblendmd",
Cameron McInallyd80f7d32013-11-04 19:14:56 +0000814 VK16WM, VR512, f512mem,
815 memopv16i32, vselect, v16i32>,
816 EVEX_CD8<32, CD8VF>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000817
Cameron McInallyd80f7d32013-11-04 19:14:56 +0000818defm VPBLENDMQZ : avx512_blendmask<0x64, "vpblendmq",
Cameron McInallyd80f7d32013-11-04 19:14:56 +0000819 VK8WM, VR512, f512mem,
820 memopv8i64, vselect, v8i64>,
821 VEX_W, EVEX_CD8<64, CD8VF>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000822
Elena Demikhovsky172a27c2014-01-08 10:54:22 +0000823def : Pat<(v16i32 (int_x86_avx512_mask_blend_d_512 (v16i32 VR512:$src1),
824 (v16i32 VR512:$src2), (i16 GR16:$mask))),
825 (VPBLENDMDZrr (COPY_TO_REGCLASS GR16:$mask, VK16),
826 VR512:$src1, VR512:$src2)>;
827
828def : Pat<(v8i64 (int_x86_avx512_mask_blend_q_512 (v8i64 VR512:$src1),
829 (v8i64 VR512:$src2), (i8 GR8:$mask))),
830 (VPBLENDMQZrr (COPY_TO_REGCLASS GR8:$mask, VK8),
831 VR512:$src1, VR512:$src2)>;
832
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000833let Predicates = [HasAVX512] in {
834def : Pat<(v8f32 (vselect (v8i1 VK8WM:$mask), (v8f32 VR256X:$src1),
835 (v8f32 VR256X:$src2))),
836 (EXTRACT_SUBREG
837 (v16f32 (VBLENDMPSZrr (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
838 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
839 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
840
841def : Pat<(v8i32 (vselect (v8i1 VK8WM:$mask), (v8i32 VR256X:$src1),
842 (v8i32 VR256X:$src2))),
843 (EXTRACT_SUBREG
844 (v16i32 (VPBLENDMDZrr (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
845 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
846 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
847}
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +0000848//===----------------------------------------------------------------------===//
849// Compare Instructions
850//===----------------------------------------------------------------------===//
851
852// avx512_cmp_scalar - AVX512 CMPSS and CMPSD
853multiclass avx512_cmp_scalar<RegisterClass RC, X86MemOperand x86memop,
854 Operand CC, SDNode OpNode, ValueType VT,
855 PatFrag ld_frag, string asm, string asm_alt> {
856 def rr : AVX512Ii8<0xC2, MRMSrcReg,
857 (outs VK1:$dst), (ins RC:$src1, RC:$src2, CC:$cc), asm,
858 [(set VK1:$dst, (OpNode (VT RC:$src1), RC:$src2, imm:$cc))],
859 IIC_SSE_ALU_F32S_RR>, EVEX_4V;
860 def rm : AVX512Ii8<0xC2, MRMSrcMem,
861 (outs VK1:$dst), (ins RC:$src1, x86memop:$src2, CC:$cc), asm,
862 [(set VK1:$dst, (OpNode (VT RC:$src1),
863 (ld_frag addr:$src2), imm:$cc))], IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Craig Topper0550ce72014-01-05 04:55:55 +0000864 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +0000865 def rri_alt : AVX512Ii8<0xC2, MRMSrcReg,
866 (outs VK1:$dst), (ins RC:$src1, RC:$src2, i8imm:$cc),
867 asm_alt, [], IIC_SSE_ALU_F32S_RR>, EVEX_4V;
868 def rmi_alt : AVX512Ii8<0xC2, MRMSrcMem,
869 (outs VK1:$dst), (ins RC:$src1, x86memop:$src2, i8imm:$cc),
870 asm_alt, [], IIC_SSE_ALU_F32P_RM>, EVEX_4V;
871 }
872}
873
874let Predicates = [HasAVX512] in {
875defm VCMPSSZ : avx512_cmp_scalar<FR32X, f32mem, AVXCC, X86cmpms, f32, loadf32,
876 "vcmp${cc}ss\t{$src2, $src1, $dst|$dst, $src1, $src2}",
877 "vcmpss\t{$cc, $src2, $src1, $dst|$dst, $src1, $src2, $cc}">,
878 XS;
879defm VCMPSDZ : avx512_cmp_scalar<FR64X, f64mem, AVXCC, X86cmpms, f64, loadf64,
880 "vcmp${cc}sd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
881 "vcmpsd\t{$cc, $src2, $src1, $dst|$dst, $src1, $src2, $cc}">,
882 XD, VEX_W;
883}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000884
885multiclass avx512_icmp_packed<bits<8> opc, string OpcodeStr, RegisterClass KRC,
886 RegisterClass RC, X86MemOperand x86memop, PatFrag memop_frag,
887 SDNode OpNode, ValueType vt> {
888 def rr : AVX512BI<opc, MRMSrcReg,
889 (outs KRC:$dst), (ins RC:$src1, RC:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000890 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000891 [(set KRC:$dst, (OpNode (vt RC:$src1), (vt RC:$src2)))],
892 IIC_SSE_ALU_F32P_RR>, EVEX_4V;
893 def rm : AVX512BI<opc, MRMSrcMem,
894 (outs KRC:$dst), (ins RC:$src1, x86memop:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000895 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000896 [(set KRC:$dst, (OpNode (vt RC:$src1), (memop_frag addr:$src2)))],
897 IIC_SSE_ALU_F32P_RM>, EVEX_4V;
898}
899
900defm VPCMPEQDZ : avx512_icmp_packed<0x76, "vpcmpeqd", VK16, VR512, i512mem,
Elena Demikhovskya5c38cb2014-02-24 10:08:30 +0000901 memopv16i32, X86pcmpeqm, v16i32>, EVEX_V512,
902 EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000903defm VPCMPEQQZ : avx512_icmp_packed<0x29, "vpcmpeqq", VK8, VR512, i512mem,
Elena Demikhovskya5c38cb2014-02-24 10:08:30 +0000904 memopv8i64, X86pcmpeqm, v8i64>, T8PD, EVEX_V512,
905 VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000906
907defm VPCMPGTDZ : avx512_icmp_packed<0x66, "vpcmpgtd", VK16, VR512, i512mem,
Elena Demikhovskya5c38cb2014-02-24 10:08:30 +0000908 memopv16i32, X86pcmpgtm, v16i32>, EVEX_V512,
909 EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000910defm VPCMPGTQZ : avx512_icmp_packed<0x37, "vpcmpgtq", VK8, VR512, i512mem,
Elena Demikhovskya5c38cb2014-02-24 10:08:30 +0000911 memopv8i64, X86pcmpgtm, v8i64>, T8PD, EVEX_V512,
912 VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000913
914def : Pat<(v8i1 (X86pcmpgtm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
915 (COPY_TO_REGCLASS (VPCMPGTDZrr
916 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
917 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm))), VK8)>;
918
919def : Pat<(v8i1 (X86pcmpeqm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
920 (COPY_TO_REGCLASS (VPCMPEQDZrr
921 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
922 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm))), VK8)>;
923
Adam Nemet79580db2014-07-08 00:22:32 +0000924multiclass avx512_icmp_cc<bits<8> opc, RegisterClass WMRC, RegisterClass KRC,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000925 RegisterClass RC, X86MemOperand x86memop, PatFrag memop_frag,
Adam Nemet1efcb902014-07-01 18:03:43 +0000926 SDNode OpNode, ValueType vt, Operand CC, string Suffix> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000927 def rri : AVX512AIi8<opc, MRMSrcReg,
Adam Nemet1efcb902014-07-01 18:03:43 +0000928 (outs KRC:$dst), (ins RC:$src1, RC:$src2, CC:$cc),
929 !strconcat("vpcmp${cc}", Suffix,
930 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000931 [(set KRC:$dst, (OpNode (vt RC:$src1), (vt RC:$src2), imm:$cc))],
932 IIC_SSE_ALU_F32P_RR>, EVEX_4V;
933 def rmi : AVX512AIi8<opc, MRMSrcMem,
Adam Nemet1efcb902014-07-01 18:03:43 +0000934 (outs KRC:$dst), (ins RC:$src1, x86memop:$src2, CC:$cc),
935 !strconcat("vpcmp${cc}", Suffix,
936 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000937 [(set KRC:$dst, (OpNode (vt RC:$src1), (memop_frag addr:$src2),
938 imm:$cc))], IIC_SSE_ALU_F32P_RM>, EVEX_4V;
939 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +0000940 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000941 def rri_alt : AVX512AIi8<opc, MRMSrcReg,
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +0000942 (outs KRC:$dst), (ins RC:$src1, RC:$src2, i8imm:$cc),
Adam Nemet1efcb902014-07-01 18:03:43 +0000943 !strconcat("vpcmp", Suffix,
944 "\t{$cc, $src2, $src1, $dst|$dst, $src1, $src2, $cc}"),
945 [], IIC_SSE_ALU_F32P_RR>, EVEX_4V;
Adam Nemet16de2482014-07-01 18:03:45 +0000946 def rrik_alt : AVX512AIi8<opc, MRMSrcReg,
Adam Nemet79580db2014-07-08 00:22:32 +0000947 (outs KRC:$dst), (ins WMRC:$mask, RC:$src1, RC:$src2, i8imm:$cc),
Adam Nemet16de2482014-07-01 18:03:45 +0000948 !strconcat("vpcmp", Suffix,
949 "\t{$cc, $src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2, $cc}"),
950 [], IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000951 def rmi_alt : AVX512AIi8<opc, MRMSrcMem,
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +0000952 (outs KRC:$dst), (ins RC:$src1, x86memop:$src2, i8imm:$cc),
Adam Nemet1efcb902014-07-01 18:03:43 +0000953 !strconcat("vpcmp", Suffix,
954 "\t{$cc, $src2, $src1, $dst|$dst, $src1, $src2, $cc}"),
955 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Adam Nemet16de2482014-07-01 18:03:45 +0000956 def rmik_alt : AVX512AIi8<opc, MRMSrcMem,
Adam Nemet79580db2014-07-08 00:22:32 +0000957 (outs KRC:$dst), (ins WMRC:$mask, RC:$src1, x86memop:$src2, i8imm:$cc),
Adam Nemet16de2482014-07-01 18:03:45 +0000958 !strconcat("vpcmp", Suffix,
959 "\t{$cc, $src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2, $cc}"),
960 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000961 }
962}
963
Adam Nemet79580db2014-07-08 00:22:32 +0000964defm VPCMPDZ : avx512_icmp_cc<0x1F, VK16WM, VK16, VR512, i512mem, memopv16i32,
Adam Nemet1efcb902014-07-01 18:03:43 +0000965 X86cmpm, v16i32, AVXCC, "d">,
966 EVEX_V512, EVEX_CD8<32, CD8VF>;
Adam Nemet79580db2014-07-08 00:22:32 +0000967defm VPCMPUDZ : avx512_icmp_cc<0x1E, VK16WM, VK16, VR512, i512mem, memopv16i32,
Adam Nemet1efcb902014-07-01 18:03:43 +0000968 X86cmpmu, v16i32, AVXCC, "ud">,
969 EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000970
Adam Nemet79580db2014-07-08 00:22:32 +0000971defm VPCMPQZ : avx512_icmp_cc<0x1F, VK8WM, VK8, VR512, i512mem, memopv8i64,
Adam Nemet1efcb902014-07-01 18:03:43 +0000972 X86cmpm, v8i64, AVXCC, "q">,
973 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VF>;
Adam Nemet79580db2014-07-08 00:22:32 +0000974defm VPCMPUQZ : avx512_icmp_cc<0x1E, VK8WM, VK8, VR512, i512mem, memopv8i64,
Adam Nemet1efcb902014-07-01 18:03:43 +0000975 X86cmpmu, v8i64, AVXCC, "uq">,
976 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000977
Adam Nemet905832b2014-06-26 00:21:12 +0000978// avx512_cmp_packed - compare packed instructions
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000979multiclass avx512_cmp_packed<RegisterClass KRC, RegisterClass RC,
Elena Demikhovskyde3f7512014-01-01 15:12:34 +0000980 X86MemOperand x86memop, ValueType vt,
981 string suffix, Domain d> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000982 def rri : AVX512PIi8<0xC2, MRMSrcReg,
Elena Demikhovskyde3f7512014-01-01 15:12:34 +0000983 (outs KRC:$dst), (ins RC:$src1, RC:$src2, AVXCC:$cc),
984 !strconcat("vcmp${cc}", suffix,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000985 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +0000986 [(set KRC:$dst, (X86cmpm (vt RC:$src1), (vt RC:$src2), imm:$cc))], d>;
987 def rrib: AVX512PIi8<0xC2, MRMSrcReg,
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +0000988 (outs KRC:$dst), (ins RC:$src1, RC:$src2, AVXCC:$cc),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +0000989 !strconcat("vcmp${cc}", suffix,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000990 " \t{{sae}, $src2, $src1, $dst|$dst, $src1, $src2, {sae}}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +0000991 [], d>, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000992 def rmi : AVX512PIi8<0xC2, MRMSrcMem,
Elena Demikhovskyde3f7512014-01-01 15:12:34 +0000993 (outs KRC:$dst), (ins RC:$src1, x86memop:$src2, AVXCC:$cc),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000994 !strconcat("vcmp${cc}", suffix,
995 " \t{$src2, $src1, $dst|$dst, $src1, $src2, $cc}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000996 [(set KRC:$dst,
Elena Demikhovskyde3f7512014-01-01 15:12:34 +0000997 (X86cmpm (vt RC:$src1), (memop addr:$src2), imm:$cc))], d>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000998
999 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00001000 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Craig Toppera328ee42013-10-09 04:24:38 +00001001 def rri_alt : AVX512PIi8<0xC2, MRMSrcReg,
Adam Nemet905832b2014-06-26 00:21:12 +00001002 (outs KRC:$dst), (ins RC:$src1, RC:$src2, i8imm:$cc),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001003 !strconcat("vcmp", suffix,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001004 " \t{$cc, $src2, $src1, $dst|$dst, $src1, $src2, $cc}"), [], d>;
Craig Toppera328ee42013-10-09 04:24:38 +00001005 def rmi_alt : AVX512PIi8<0xC2, MRMSrcMem,
Adam Nemet905832b2014-06-26 00:21:12 +00001006 (outs KRC:$dst), (ins RC:$src1, x86memop:$src2, i8imm:$cc),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001007 !strconcat("vcmp", suffix,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001008 " \t{$cc, $src2, $src1, $dst|$dst, $src1, $src2, $cc}"), [], d>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001009 }
1010}
1011
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001012defm VCMPPSZ : avx512_cmp_packed<VK16, VR512, f512mem, v16f32,
Craig Topper5ccb6172014-02-18 00:21:49 +00001013 "ps", SSEPackedSingle>, PS, EVEX_4V, EVEX_V512,
Craig Topperda7160d2014-02-01 08:17:56 +00001014 EVEX_CD8<32, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001015defm VCMPPDZ : avx512_cmp_packed<VK8, VR512, f512mem, v8f64,
Craig Topperae11aed2014-01-14 07:41:20 +00001016 "pd", SSEPackedDouble>, PD, EVEX_4V, VEX_W, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001017 EVEX_CD8<64, CD8VF>;
1018
1019def : Pat<(v8i1 (X86cmpm (v8f32 VR256X:$src1), (v8f32 VR256X:$src2), imm:$cc)),
1020 (COPY_TO_REGCLASS (VCMPPSZrri
1021 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1022 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1023 imm:$cc), VK8)>;
1024def : Pat<(v8i1 (X86cmpm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2), imm:$cc)),
1025 (COPY_TO_REGCLASS (VPCMPDZrri
1026 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1027 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1028 imm:$cc), VK8)>;
1029def : Pat<(v8i1 (X86cmpmu (v8i32 VR256X:$src1), (v8i32 VR256X:$src2), imm:$cc)),
1030 (COPY_TO_REGCLASS (VPCMPUDZrri
1031 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1032 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1033 imm:$cc), VK8)>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001034
1035def : Pat<(i16 (int_x86_avx512_mask_cmp_ps_512 (v16f32 VR512:$src1),
1036 (v16f32 VR512:$src2), imm:$cc, (i16 -1),
1037 FROUND_NO_EXC)),
1038 (COPY_TO_REGCLASS (VCMPPSZrrib VR512:$src1, VR512:$src2,
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00001039 (I8Imm imm:$cc)), GR16)>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001040
1041def : Pat<(i8 (int_x86_avx512_mask_cmp_pd_512 (v8f64 VR512:$src1),
1042 (v8f64 VR512:$src2), imm:$cc, (i8 -1),
1043 FROUND_NO_EXC)),
1044 (COPY_TO_REGCLASS (VCMPPDZrrib VR512:$src1, VR512:$src2,
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00001045 (I8Imm imm:$cc)), GR8)>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001046
1047def : Pat<(i16 (int_x86_avx512_mask_cmp_ps_512 (v16f32 VR512:$src1),
1048 (v16f32 VR512:$src2), imm:$cc, (i16 -1),
1049 FROUND_CURRENT)),
1050 (COPY_TO_REGCLASS (VCMPPSZrri VR512:$src1, VR512:$src2,
1051 (I8Imm imm:$cc)), GR16)>;
1052
1053def : Pat<(i8 (int_x86_avx512_mask_cmp_pd_512 (v8f64 VR512:$src1),
1054 (v8f64 VR512:$src2), imm:$cc, (i8 -1),
1055 FROUND_CURRENT)),
1056 (COPY_TO_REGCLASS (VCMPPDZrri VR512:$src1, VR512:$src2,
1057 (I8Imm imm:$cc)), GR8)>;
1058
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001059// Mask register copy, including
1060// - copy between mask registers
1061// - load/store mask registers
1062// - copy from GPR to mask register and vice versa
1063//
1064multiclass avx512_mask_mov<bits<8> opc_kk, bits<8> opc_km, bits<8> opc_mk,
1065 string OpcodeStr, RegisterClass KRC,
Robert Khasanov74acbb72014-07-23 14:49:42 +00001066 ValueType vvt, ValueType ivt, X86MemOperand x86memop> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00001067 let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001068 def kk : I<opc_kk, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001069 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001070 let mayLoad = 1 in
1071 def km : I<opc_km, MRMSrcMem, (outs KRC:$dst), (ins x86memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001072 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
Robert Khasanov74acbb72014-07-23 14:49:42 +00001073 [(set KRC:$dst, (vvt (bitconvert (ivt (load addr:$src)))))]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001074 let mayStore = 1 in
1075 def mk : I<opc_mk, MRMDestMem, (outs), (ins x86memop:$dst, KRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001076 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001077 }
1078}
1079
1080multiclass avx512_mask_mov_gpr<bits<8> opc_kr, bits<8> opc_rk,
1081 string OpcodeStr,
1082 RegisterClass KRC, RegisterClass GRC> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00001083 let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001084 def kr : I<opc_kr, MRMSrcReg, (outs KRC:$dst), (ins GRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001085 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001086 def rk : I<opc_rk, MRMSrcReg, (outs GRC:$dst), (ins KRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001087 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001088 }
1089}
1090
Robert Khasanov74acbb72014-07-23 14:49:42 +00001091let Predicates = [HasDQI] in
1092 defm KMOVB : avx512_mask_mov<0x90, 0x90, 0x91, "kmovb", VK8, v8i1, i8,
1093 i8mem>,
1094 avx512_mask_mov_gpr<0x92, 0x93, "kmovb", VK8, GR32>,
1095 VEX, PD;
1096
1097let Predicates = [HasAVX512] in
1098 defm KMOVW : avx512_mask_mov<0x90, 0x90, 0x91, "kmovw", VK16, v16i1, i16,
1099 i16mem>,
1100 avx512_mask_mov_gpr<0x92, 0x93, "kmovw", VK16, GR32>,
Craig Topper5ccb6172014-02-18 00:21:49 +00001101 VEX, PS;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001102
1103let Predicates = [HasBWI] in {
1104 defm KMOVD : avx512_mask_mov<0x90, 0x90, 0x91, "kmovd", VK32, v32i1, i32,
1105 i32mem>, VEX, PD, VEX_W;
1106 defm KMOVD : avx512_mask_mov_gpr<0x92, 0x93, "kmovd", VK32, GR32>,
1107 VEX, XD;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001108}
1109
Robert Khasanov74acbb72014-07-23 14:49:42 +00001110let Predicates = [HasBWI] in {
1111 defm KMOVQ : avx512_mask_mov<0x90, 0x90, 0x91, "kmovq", VK64, v64i1, i64,
1112 i64mem>, VEX, PS, VEX_W;
1113 defm KMOVQ : avx512_mask_mov_gpr<0x92, 0x93, "kmovq", VK64, GR64>,
1114 VEX, XD, VEX_W;
1115}
1116
1117// GR from/to mask register
1118let Predicates = [HasDQI] in {
1119 def : Pat<(v8i1 (bitconvert (i8 GR8:$src))),
1120 (KMOVBkr (SUBREG_TO_REG (i32 0), GR8:$src, sub_8bit))>;
1121 def : Pat<(i8 (bitconvert (v8i1 VK8:$src))),
1122 (EXTRACT_SUBREG (KMOVBrk VK8:$src), sub_8bit)>;
1123}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001124let Predicates = [HasAVX512] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001125 def : Pat<(v16i1 (bitconvert (i16 GR16:$src))),
1126 (KMOVWkr (SUBREG_TO_REG (i32 0), GR16:$src, sub_16bit))>;
1127 def : Pat<(i16 (bitconvert (v16i1 VK16:$src))),
1128 (EXTRACT_SUBREG (KMOVWrk VK16:$src), sub_16bit)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001129}
1130let Predicates = [HasBWI] in {
1131 def : Pat<(v32i1 (bitconvert (i32 GR32:$src))), (KMOVDkr GR32:$src)>;
1132 def : Pat<(i32 (bitconvert (v32i1 VK32:$src))), (KMOVDrk VK32:$src)>;
1133}
1134let Predicates = [HasBWI] in {
1135 def : Pat<(v64i1 (bitconvert (i64 GR64:$src))), (KMOVQkr GR64:$src)>;
1136 def : Pat<(i64 (bitconvert (v64i1 VK64:$src))), (KMOVQrk VK64:$src)>;
1137}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001138
Robert Khasanov74acbb72014-07-23 14:49:42 +00001139// Load/store kreg
1140let Predicates = [HasDQI] in {
1141 def : Pat<(store (i8 (bitconvert (v8i1 VK8:$src))), addr:$dst),
1142 (KMOVBmk addr:$dst, VK8:$src)>;
1143}
1144let Predicates = [HasAVX512] in {
1145 def : Pat<(store (i16 (bitconvert (v16i1 VK16:$src))), addr:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001146 (KMOVWmk addr:$dst, VK16:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001147 def : Pat<(store (i8 (bitconvert (v8i1 VK8:$src))), addr:$dst),
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001148 (KMOVWmk addr:$dst, (COPY_TO_REGCLASS VK8:$src, VK16))>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001149 def : Pat<(i1 (load addr:$src)),
1150 (COPY_TO_REGCLASS (KMOVWkm addr:$src), VK1)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001151 def : Pat<(v8i1 (bitconvert (i8 (load addr:$src)))),
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001152 (COPY_TO_REGCLASS (KMOVWkm addr:$src), VK8)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001153}
1154let Predicates = [HasBWI] in {
1155 def : Pat<(store (i32 (bitconvert (v32i1 VK32:$src))), addr:$dst),
1156 (KMOVDmk addr:$dst, VK32:$src)>;
1157}
1158let Predicates = [HasBWI] in {
1159 def : Pat<(store (i64 (bitconvert (v64i1 VK64:$src))), addr:$dst),
1160 (KMOVQmk addr:$dst, VK64:$src)>;
1161}
Elena Demikhovskyc5f67262013-12-17 08:33:15 +00001162
Robert Khasanov74acbb72014-07-23 14:49:42 +00001163let Predicates = [HasAVX512] in {
Elena Demikhovsky64c95482013-12-24 14:24:07 +00001164 def : Pat<(i1 (trunc (i32 GR32:$src))),
Elena Demikhovskyc9657012014-02-20 06:34:39 +00001165 (COPY_TO_REGCLASS (KMOVWkr (AND32ri $src, (i32 1))), VK1)>;
Elena Demikhovsky64c95482013-12-24 14:24:07 +00001166
1167 def : Pat<(i1 (trunc (i8 GR8:$src))),
Elena Demikhovskyc9657012014-02-20 06:34:39 +00001168 (COPY_TO_REGCLASS
1169 (KMOVWkr (AND32ri (SUBREG_TO_REG (i32 0), GR8:$src, sub_8bit), (i32 1))),
1170 VK1)>;
1171 def : Pat<(i1 (trunc (i16 GR16:$src))),
1172 (COPY_TO_REGCLASS
1173 (KMOVWkr (AND32ri (SUBREG_TO_REG (i32 0), $src, sub_16bit), (i32 1))),
1174 VK1)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001175
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00001176 def : Pat<(i32 (zext VK1:$src)),
1177 (AND32ri (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1))>;
Elena Demikhovsky64c95482013-12-24 14:24:07 +00001178 def : Pat<(i8 (zext VK1:$src)),
1179 (EXTRACT_SUBREG
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00001180 (AND32ri (KMOVWrk
1181 (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1)), sub_8bit)>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00001182 def : Pat<(i64 (zext VK1:$src)),
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00001183 (AND64ri8 (SUBREG_TO_REG (i64 0),
1184 (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), sub_32bit), (i64 1))>;
Elena Demikhovsky750498c2014-02-17 07:29:33 +00001185 def : Pat<(i16 (zext VK1:$src)),
1186 (EXTRACT_SUBREG
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00001187 (AND32ri (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1)),
1188 sub_16bit)>;
Elena Demikhovskycf0b9ba2014-04-09 12:37:50 +00001189 def : Pat<(v16i1 (scalar_to_vector VK1:$src)),
1190 (COPY_TO_REGCLASS VK1:$src, VK16)>;
1191 def : Pat<(v8i1 (scalar_to_vector VK1:$src)),
1192 (COPY_TO_REGCLASS VK1:$src, VK8)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001193}
Robert Khasanov74acbb72014-07-23 14:49:42 +00001194let Predicates = [HasBWI] in {
1195 def : Pat<(v32i1 (scalar_to_vector VK1:$src)),
1196 (COPY_TO_REGCLASS VK1:$src, VK32)>;
1197 def : Pat<(v64i1 (scalar_to_vector VK1:$src)),
1198 (COPY_TO_REGCLASS VK1:$src, VK64)>;
1199}
1200
1201
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001202// With AVX-512 only, 8-bit mask is promoted to 16-bit mask.
1203let Predicates = [HasAVX512] in {
1204 // GR from/to 8-bit mask without native support
1205 def : Pat<(v8i1 (bitconvert (i8 GR8:$src))),
1206 (COPY_TO_REGCLASS
1207 (KMOVWkr (SUBREG_TO_REG (i32 0), GR8:$src, sub_8bit)),
1208 VK8)>;
1209 def : Pat<(i8 (bitconvert (v8i1 VK8:$src))),
1210 (EXTRACT_SUBREG
1211 (KMOVWrk (COPY_TO_REGCLASS VK8:$src, VK16)),
1212 sub_8bit)>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001213
Elena Demikhovsky9f423d62014-02-10 07:02:39 +00001214 def : Pat<(i1 (X86Vextract VK16:$src, (iPTR 0))),
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001215 (COPY_TO_REGCLASS VK16:$src, VK1)>;
Elena Demikhovsky9f423d62014-02-10 07:02:39 +00001216 def : Pat<(i1 (X86Vextract VK8:$src, (iPTR 0))),
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001217 (COPY_TO_REGCLASS VK8:$src, VK1)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001218}
1219let Predicates = [HasBWI] in {
1220 def : Pat<(i1 (X86Vextract VK32:$src, (iPTR 0))),
1221 (COPY_TO_REGCLASS VK32:$src, VK1)>;
1222 def : Pat<(i1 (X86Vextract VK64:$src, (iPTR 0))),
1223 (COPY_TO_REGCLASS VK64:$src, VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001224}
1225
1226// Mask unary operation
1227// - KNOT
1228multiclass avx512_mask_unop<bits<8> opc, string OpcodeStr,
Robert Khasanov74acbb72014-07-23 14:49:42 +00001229 RegisterClass KRC, SDPatternOperator OpNode,
1230 Predicate prd> {
1231 let Predicates = [prd] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001232 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001233 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001234 [(set KRC:$dst, (OpNode KRC:$src))]>;
1235}
1236
Robert Khasanov74acbb72014-07-23 14:49:42 +00001237multiclass avx512_mask_unop_all<bits<8> opc, string OpcodeStr,
1238 SDPatternOperator OpNode> {
1239 defm B : avx512_mask_unop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode,
1240 HasDQI>, VEX, PD;
1241 defm W : avx512_mask_unop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode,
1242 HasAVX512>, VEX, PS;
1243 defm D : avx512_mask_unop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode,
1244 HasBWI>, VEX, PD, VEX_W;
1245 defm Q : avx512_mask_unop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode,
1246 HasBWI>, VEX, PS, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001247}
1248
Robert Khasanov74acbb72014-07-23 14:49:42 +00001249defm KNOT : avx512_mask_unop_all<0x44, "knot", not>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001250
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001251multiclass avx512_mask_unop_int<string IntName, string InstName> {
1252 let Predicates = [HasAVX512] in
1253 def : Pat<(!cast<Intrinsic>("int_x86_avx512_"##IntName##"_w")
1254 (i16 GR16:$src)),
1255 (COPY_TO_REGCLASS (!cast<Instruction>(InstName##"Wrr")
1256 (v16i1 (COPY_TO_REGCLASS GR16:$src, VK16))), GR16)>;
1257}
1258defm : avx512_mask_unop_int<"knot", "KNOT">;
1259
Robert Khasanov74acbb72014-07-23 14:49:42 +00001260let Predicates = [HasDQI] in
1261def : Pat<(xor VK8:$src1, (v8i1 immAllOnesV)), (KNOTBrr VK8:$src1)>;
1262let Predicates = [HasAVX512] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001263def : Pat<(xor VK16:$src1, (v16i1 immAllOnesV)), (KNOTWrr VK16:$src1)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001264let Predicates = [HasBWI] in
1265def : Pat<(xor VK32:$src1, (v32i1 immAllOnesV)), (KNOTDrr VK32:$src1)>;
1266let Predicates = [HasBWI] in
1267def : Pat<(xor VK64:$src1, (v64i1 immAllOnesV)), (KNOTQrr VK64:$src1)>;
1268
1269// KNL does not support KMOVB, 8-bit mask is promoted to 16-bit
1270let Predicates = [HasAVX512] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001271def : Pat<(xor VK8:$src1, (v8i1 immAllOnesV)),
1272 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$src1, VK16)), VK8)>;
1273
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001274def : Pat<(not VK8:$src),
1275 (COPY_TO_REGCLASS
1276 (KNOTWrr (COPY_TO_REGCLASS VK8:$src, VK16)), VK8)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001277}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001278
1279// Mask binary operation
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001280// - KAND, KANDN, KOR, KXNOR, KXOR
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001281multiclass avx512_mask_binop<bits<8> opc, string OpcodeStr,
Robert Khasanov595683d2014-07-28 13:46:45 +00001282 RegisterClass KRC, SDPatternOperator OpNode,
1283 Predicate prd> {
1284 let Predicates = [prd] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001285 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src1, KRC:$src2),
1286 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001287 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001288 [(set KRC:$dst, (OpNode KRC:$src1, KRC:$src2))]>;
1289}
1290
Robert Khasanov595683d2014-07-28 13:46:45 +00001291multiclass avx512_mask_binop_all<bits<8> opc, string OpcodeStr,
1292 SDPatternOperator OpNode> {
1293 defm B : avx512_mask_binop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode,
1294 HasDQI>, VEX_4V, VEX_L, PD;
1295 defm W : avx512_mask_binop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode,
1296 HasAVX512>, VEX_4V, VEX_L, PS;
1297 defm D : avx512_mask_binop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode,
1298 HasBWI>, VEX_4V, VEX_L, VEX_W, PD;
1299 defm Q : avx512_mask_binop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode,
1300 HasBWI>, VEX_4V, VEX_L, VEX_W, PS;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001301}
1302
1303def andn : PatFrag<(ops node:$i0, node:$i1), (and (not node:$i0), node:$i1)>;
1304def xnor : PatFrag<(ops node:$i0, node:$i1), (not (xor node:$i0, node:$i1))>;
1305
1306let isCommutable = 1 in {
Robert Khasanov595683d2014-07-28 13:46:45 +00001307 defm KAND : avx512_mask_binop_all<0x41, "kand", and>;
1308 defm KOR : avx512_mask_binop_all<0x45, "kor", or>;
1309 defm KXNOR : avx512_mask_binop_all<0x46, "kxnor", xnor>;
1310 defm KXOR : avx512_mask_binop_all<0x47, "kxor", xor>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001311}
Robert Khasanov595683d2014-07-28 13:46:45 +00001312let isCommutable = 0 in
1313 defm KANDN : avx512_mask_binop_all<0x42, "kandn", andn>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001314
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001315def : Pat<(xor VK1:$src1, VK1:$src2),
1316 (COPY_TO_REGCLASS (KXORWrr (COPY_TO_REGCLASS VK1:$src1, VK16),
1317 (COPY_TO_REGCLASS VK1:$src2, VK16)), VK1)>;
1318
1319def : Pat<(or VK1:$src1, VK1:$src2),
1320 (COPY_TO_REGCLASS (KORWrr (COPY_TO_REGCLASS VK1:$src1, VK16),
1321 (COPY_TO_REGCLASS VK1:$src2, VK16)), VK1)>;
1322
Elena Demikhovskyb64d7e82013-12-25 10:06:40 +00001323def : Pat<(and VK1:$src1, VK1:$src2),
1324 (COPY_TO_REGCLASS (KANDWrr (COPY_TO_REGCLASS VK1:$src1, VK16),
1325 (COPY_TO_REGCLASS VK1:$src2, VK16)), VK1)>;
1326
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001327multiclass avx512_mask_binop_int<string IntName, string InstName> {
1328 let Predicates = [HasAVX512] in
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001329 def : Pat<(!cast<Intrinsic>("int_x86_avx512_"##IntName##"_w")
1330 (i16 GR16:$src1), (i16 GR16:$src2)),
1331 (COPY_TO_REGCLASS (!cast<Instruction>(InstName##"Wrr")
1332 (v16i1 (COPY_TO_REGCLASS GR16:$src1, VK16)),
1333 (v16i1 (COPY_TO_REGCLASS GR16:$src2, VK16))), GR16)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001334}
1335
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001336defm : avx512_mask_binop_int<"kand", "KAND">;
1337defm : avx512_mask_binop_int<"kandn", "KANDN">;
1338defm : avx512_mask_binop_int<"kor", "KOR">;
1339defm : avx512_mask_binop_int<"kxnor", "KXNOR">;
1340defm : avx512_mask_binop_int<"kxor", "KXOR">;
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001341
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001342// With AVX-512, 8-bit mask is promoted to 16-bit mask.
1343multiclass avx512_binop_pat<SDPatternOperator OpNode, Instruction Inst> {
1344 let Predicates = [HasAVX512] in
1345 def : Pat<(OpNode VK8:$src1, VK8:$src2),
1346 (COPY_TO_REGCLASS
1347 (Inst (COPY_TO_REGCLASS VK8:$src1, VK16),
1348 (COPY_TO_REGCLASS VK8:$src2, VK16)), VK8)>;
1349}
1350
1351defm : avx512_binop_pat<and, KANDWrr>;
1352defm : avx512_binop_pat<andn, KANDNWrr>;
1353defm : avx512_binop_pat<or, KORWrr>;
1354defm : avx512_binop_pat<xnor, KXNORWrr>;
1355defm : avx512_binop_pat<xor, KXORWrr>;
1356
1357// Mask unpacking
1358multiclass avx512_mask_unpck<bits<8> opc, string OpcodeStr,
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001359 RegisterClass KRC> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001360 let Predicates = [HasAVX512] in
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001361 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src1, KRC:$src2),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001362 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001363 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001364}
1365
1366multiclass avx512_mask_unpck_bw<bits<8> opc, string OpcodeStr> {
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001367 defm BW : avx512_mask_unpck<opc, !strconcat(OpcodeStr, "bw"), VK16>,
Craig Topperae11aed2014-01-14 07:41:20 +00001368 VEX_4V, VEX_L, PD;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001369}
1370
1371defm KUNPCK : avx512_mask_unpck_bw<0x4b, "kunpck">;
Elena Demikhovskyc5f67262013-12-17 08:33:15 +00001372def : Pat<(v16i1 (concat_vectors (v8i1 VK8:$src1), (v8i1 VK8:$src2))),
1373 (KUNPCKBWrr (COPY_TO_REGCLASS VK8:$src2, VK16),
1374 (COPY_TO_REGCLASS VK8:$src1, VK16))>;
1375
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001376
1377multiclass avx512_mask_unpck_int<string IntName, string InstName> {
1378 let Predicates = [HasAVX512] in
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001379 def : Pat<(!cast<Intrinsic>("int_x86_avx512_"##IntName##"_bw")
1380 (i16 GR16:$src1), (i16 GR16:$src2)),
1381 (COPY_TO_REGCLASS (!cast<Instruction>(InstName##"BWrr")
1382 (v16i1 (COPY_TO_REGCLASS GR16:$src1, VK16)),
1383 (v16i1 (COPY_TO_REGCLASS GR16:$src2, VK16))), GR16)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001384}
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001385defm : avx512_mask_unpck_int<"kunpck", "KUNPCK">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001386
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001387// Mask bit testing
1388multiclass avx512_mask_testop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
1389 SDNode OpNode> {
1390 let Predicates = [HasAVX512], Defs = [EFLAGS] in
1391 def rr : I<opc, MRMSrcReg, (outs), (ins KRC:$src1, KRC:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001392 !strconcat(OpcodeStr, " \t{$src2, $src1|$src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001393 [(set EFLAGS, (OpNode KRC:$src1, KRC:$src2))]>;
1394}
1395
1396multiclass avx512_mask_testop_w<bits<8> opc, string OpcodeStr, SDNode OpNode> {
1397 defm W : avx512_mask_testop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode>,
Craig Topper5ccb6172014-02-18 00:21:49 +00001398 VEX, PS;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001399}
1400
1401defm KORTEST : avx512_mask_testop_w<0x98, "kortest", X86kortest>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001402
Elena Demikhovsky64c95482013-12-24 14:24:07 +00001403def : Pat<(X86cmp VK1:$src1, (i1 0)),
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001404 (KORTESTWrr (COPY_TO_REGCLASS VK1:$src1, VK16),
Elena Demikhovsky64c95482013-12-24 14:24:07 +00001405 (COPY_TO_REGCLASS VK1:$src1, VK16))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001406
1407// Mask shift
1408multiclass avx512_mask_shiftop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
1409 SDNode OpNode> {
1410 let Predicates = [HasAVX512] in
1411 def ri : Ii8<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src, i8imm:$imm),
1412 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001413 " \t{$imm, $src, $dst|$dst, $src, $imm}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001414 [(set KRC:$dst, (OpNode KRC:$src, (i8 imm:$imm)))]>;
1415}
1416
1417multiclass avx512_mask_shiftop_w<bits<8> opc1, bits<8> opc2, string OpcodeStr,
1418 SDNode OpNode> {
1419 defm W : avx512_mask_shiftop<opc1, !strconcat(OpcodeStr, "w"), VK16, OpNode>,
Craig Topperae11aed2014-01-14 07:41:20 +00001420 VEX, TAPD, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001421}
1422
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001423defm KSHIFTL : avx512_mask_shiftop_w<0x32, 0x33, "kshiftl", X86vshli>;
1424defm KSHIFTR : avx512_mask_shiftop_w<0x30, 0x31, "kshiftr", X86vsrli>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001425
1426// Mask setting all 0s or 1s
1427multiclass avx512_mask_setop<RegisterClass KRC, ValueType VT, PatFrag Val> {
1428 let Predicates = [HasAVX512] in
1429 let isReMaterializable = 1, isAsCheapAsAMove = 1, isPseudo = 1 in
1430 def #NAME# : I<0, Pseudo, (outs KRC:$dst), (ins), "",
1431 [(set KRC:$dst, (VT Val))]>;
1432}
1433
1434multiclass avx512_mask_setop_w<PatFrag Val> {
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001435 defm B : avx512_mask_setop<VK8, v8i1, Val>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001436 defm W : avx512_mask_setop<VK16, v16i1, Val>;
1437}
1438
1439defm KSET0 : avx512_mask_setop_w<immAllZerosV>;
1440defm KSET1 : avx512_mask_setop_w<immAllOnesV>;
1441
1442// With AVX-512 only, 8-bit mask is promoted to 16-bit mask.
1443let Predicates = [HasAVX512] in {
1444 def : Pat<(v8i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK8)>;
1445 def : Pat<(v8i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK8)>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00001446 def : Pat<(i1 0), (COPY_TO_REGCLASS (KSET0W), VK1)>;
1447 def : Pat<(i1 1), (COPY_TO_REGCLASS (KSET1W), VK1)>;
1448 def : Pat<(i1 -1), (COPY_TO_REGCLASS (KSET1W), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001449}
1450def : Pat<(v8i1 (extract_subvector (v16i1 VK16:$src), (iPTR 0))),
1451 (v8i1 (COPY_TO_REGCLASS VK16:$src, VK8))>;
1452
1453def : Pat<(v16i1 (insert_subvector undef, (v8i1 VK8:$src), (iPTR 0))),
1454 (v16i1 (COPY_TO_REGCLASS VK8:$src, VK16))>;
1455
1456def : Pat<(v8i1 (extract_subvector (v16i1 VK16:$src), (iPTR 8))),
1457 (v8i1 (COPY_TO_REGCLASS (KSHIFTRWri VK16:$src, (i8 8)), VK8))>;
1458
Elena Demikhovsky9737e382014-03-02 09:19:44 +00001459def : Pat<(v8i1 (X86vshli VK8:$src, (i8 imm:$imm))),
1460 (v8i1 (COPY_TO_REGCLASS (KSHIFTLWri (COPY_TO_REGCLASS VK8:$src, VK16), (I8Imm $imm)), VK8))>;
1461
1462def : Pat<(v8i1 (X86vsrli VK8:$src, (i8 imm:$imm))),
1463 (v8i1 (COPY_TO_REGCLASS (KSHIFTRWri (COPY_TO_REGCLASS VK8:$src, VK16), (I8Imm $imm)), VK8))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001464//===----------------------------------------------------------------------===//
1465// AVX-512 - Aligned and unaligned load and store
1466//
1467
Robert Khasanov7ca7df02014-08-04 14:35:15 +00001468multiclass avx512_load<bits<8> opc, string OpcodeStr, PatFrag ld_frag,
1469 RegisterClass KRC, RegisterClass RC,
1470 ValueType vt, ValueType zvt, X86MemOperand memop,
1471 Domain d, bit IsReMaterializable = 1> {
Elena Demikhovskyfd056672014-03-13 12:05:52 +00001472let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001473 def rr : AVX512PI<opc, MRMSrcReg, (outs RC:$dst), (ins RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00001474 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), [],
1475 d>, EVEX;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00001476 def rrkz : AVX512PI<opc, MRMSrcReg, (outs RC:$dst), (ins KRC:$mask, RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00001477 !strconcat(OpcodeStr, "\t{$src, ${dst} {${mask}} {z}|",
1478 "${dst} {${mask}} {z}, $src}"), [], d>, EVEX, EVEX_KZ;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00001479 }
Robert Khasanov7ca7df02014-08-04 14:35:15 +00001480 let canFoldAsLoad = 1, isReMaterializable = IsReMaterializable,
1481 SchedRW = [WriteLoad] in
1482 def rm : AVX512PI<opc, MRMSrcMem, (outs RC:$dst), (ins memop:$src),
1483 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
1484 [(set RC:$dst, (vt (bitconvert (ld_frag addr:$src))))],
1485 d>, EVEX;
1486
1487 let AddedComplexity = 20 in {
1488 let Constraints = "$src0 = $dst", hasSideEffects = 0 in {
1489 let hasSideEffects = 0 in
1490 def rrk : AVX512PI<opc, MRMSrcReg, (outs RC:$dst),
1491 (ins RC:$src0, KRC:$mask, RC:$src1),
1492 !strconcat(OpcodeStr, "\t{$src1, ${dst} {${mask}}|",
1493 "${dst} {${mask}}, $src1}"),
1494 [(set RC:$dst, (vt (vselect KRC:$mask,
1495 (vt RC:$src1),
1496 (vt RC:$src0))))],
1497 d>, EVEX, EVEX_K;
1498 let mayLoad = 1, SchedRW = [WriteLoad] in
1499 def rmk : AVX512PI<opc, MRMSrcMem, (outs RC:$dst),
1500 (ins RC:$src0, KRC:$mask, memop:$src1),
1501 !strconcat(OpcodeStr, "\t{$src1, ${dst} {${mask}}|",
1502 "${dst} {${mask}}, $src1}"),
1503 [(set RC:$dst, (vt
1504 (vselect KRC:$mask,
1505 (vt (bitconvert (ld_frag addr:$src1))),
1506 (vt RC:$src0))))],
1507 d>, EVEX, EVEX_K;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00001508 }
Robert Khasanov7ca7df02014-08-04 14:35:15 +00001509 let mayLoad = 1, SchedRW = [WriteLoad] in
1510 def rmkz : AVX512PI<opc, MRMSrcMem, (outs RC:$dst),
1511 (ins KRC:$mask, memop:$src),
1512 !strconcat(OpcodeStr, "\t{$src, ${dst} {${mask}} {z}|",
1513 "${dst} {${mask}} {z}, $src}"),
1514 [(set RC:$dst, (vt
1515 (vselect KRC:$mask,
1516 (vt (bitconvert (ld_frag addr:$src))),
1517 (vt (bitconvert (zvt immAllZerosV))))))],
1518 d>, EVEX, EVEX_KZ;
1519 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001520}
1521
Robert Khasanov7ca7df02014-08-04 14:35:15 +00001522multiclass avx512_load_vl<bits<8> opc, string OpcodeStr, string ld_pat,
1523 string elty, string elsz, string vsz512,
1524 string vsz256, string vsz128, Domain d,
1525 Predicate prd, bit IsReMaterializable = 1> {
1526 let Predicates = [prd] in
1527 defm Z : avx512_load<opc, OpcodeStr,
1528 !cast<PatFrag>(ld_pat##"v"##vsz512##elty##elsz),
1529 !cast<RegisterClass>("VK"##vsz512##"WM"), VR512,
1530 !cast<ValueType>("v"##vsz512##elty##elsz), v16i32,
1531 !cast<X86MemOperand>(elty##"512mem"), d,
1532 IsReMaterializable>, EVEX_V512;
1533
1534 let Predicates = [prd, HasVLX] in {
1535 defm Z256 : avx512_load<opc, OpcodeStr,
1536 !cast<PatFrag>(ld_pat##!if(!eq(elty,"f"),
1537 "v"##vsz256##elty##elsz, "v4i64")),
1538 !cast<RegisterClass>("VK"##vsz256##"WM"), VR256X,
1539 !cast<ValueType>("v"##vsz256##elty##elsz), v8i32,
1540 !cast<X86MemOperand>(elty##"256mem"), d,
1541 IsReMaterializable>, EVEX_V256;
1542
1543 defm Z128 : avx512_load<opc, OpcodeStr,
1544 !cast<PatFrag>(ld_pat##!if(!eq(elty,"f"),
1545 "v"##vsz128##elty##elsz, "v2i64")),
1546 !cast<RegisterClass>("VK"##vsz128##"WM"), VR128X,
1547 !cast<ValueType>("v"##vsz128##elty##elsz), v4i32,
1548 !cast<X86MemOperand>(elty##"128mem"), d,
1549 IsReMaterializable>, EVEX_V128;
1550 }
1551}
1552
1553
1554multiclass avx512_store<bits<8> opc, string OpcodeStr, PatFrag st_frag,
1555 ValueType OpVT, RegisterClass KRC, RegisterClass RC,
1556 X86MemOperand memop, Domain d> {
Elena Demikhovskyfd056672014-03-13 12:05:52 +00001557 let isAsmParserOnly = 1, hasSideEffects = 0 in {
1558 def rr_alt : AVX512PI<opc, MRMDestReg, (outs RC:$dst), (ins RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00001559 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), [], d>,
Elena Demikhovskyfd056672014-03-13 12:05:52 +00001560 EVEX;
1561 let Constraints = "$src1 = $dst" in
Robert Khasanov7ca7df02014-08-04 14:35:15 +00001562 def rrk_alt : AVX512PI<opc, MRMDestReg, (outs RC:$dst),
1563 (ins RC:$src1, KRC:$mask, RC:$src2),
1564 !strconcat(OpcodeStr,
1565 "\t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"), [], d>,
Elena Demikhovskyfd056672014-03-13 12:05:52 +00001566 EVEX, EVEX_K;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00001567 def rrkz_alt : AVX512PI<opc, MRMDestReg, (outs RC:$dst),
Elena Demikhovskyfd056672014-03-13 12:05:52 +00001568 (ins KRC:$mask, RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00001569 !strconcat(OpcodeStr,
1570 "\t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"),
Elena Demikhovskyfd056672014-03-13 12:05:52 +00001571 [], d>, EVEX, EVEX_KZ;
1572 }
1573 let mayStore = 1 in {
Robert Khasanov7ca7df02014-08-04 14:35:15 +00001574 def mr : AVX512PI<opc, MRMDestMem, (outs), (ins memop:$dst, RC:$src),
1575 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
1576 [(st_frag (OpVT RC:$src), addr:$dst)], d>, EVEX;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00001577 def mrk : AVX512PI<opc, MRMDestMem, (outs),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00001578 (ins memop:$dst, KRC:$mask, RC:$src),
1579 !strconcat(OpcodeStr,
1580 "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}"),
Elena Demikhovskyfd056672014-03-13 12:05:52 +00001581 [], d>, EVEX, EVEX_K;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00001582 }
1583}
1584
Robert Khasanov7ca7df02014-08-04 14:35:15 +00001585
1586multiclass avx512_store_vl<bits<8> opc, string OpcodeStr, string st_pat,
1587 string st_suff_512, string st_suff_256,
1588 string st_suff_128, string elty, string elsz,
1589 string vsz512, string vsz256, string vsz128,
1590 Domain d, Predicate prd> {
1591 let Predicates = [prd] in
1592 defm Z : avx512_store<opc, OpcodeStr, !cast<PatFrag>(st_pat##st_suff_512),
1593 !cast<ValueType>("v"##vsz512##elty##elsz),
1594 !cast<RegisterClass>("VK"##vsz512##"WM"), VR512,
1595 !cast<X86MemOperand>(elty##"512mem"), d>, EVEX_V512;
1596
1597 let Predicates = [prd, HasVLX] in {
1598 defm Z256 : avx512_store<opc, OpcodeStr, !cast<PatFrag>(st_pat##st_suff_256),
1599 !cast<ValueType>("v"##vsz256##elty##elsz),
1600 !cast<RegisterClass>("VK"##vsz256##"WM"), VR256X,
1601 !cast<X86MemOperand>(elty##"256mem"), d>, EVEX_V256;
1602
1603 defm Z128 : avx512_store<opc, OpcodeStr, !cast<PatFrag>(st_pat##st_suff_128),
1604 !cast<ValueType>("v"##vsz128##elty##elsz),
1605 !cast<RegisterClass>("VK"##vsz128##"WM"), VR128X,
1606 !cast<X86MemOperand>(elty##"128mem"), d>, EVEX_V128;
1607 }
1608}
1609
1610defm VMOVAPS : avx512_load_vl<0x28, "vmovaps", "alignedload", "f", "32",
1611 "16", "8", "4", SSEPackedSingle, HasAVX512>,
1612 avx512_store_vl<0x29, "vmovaps", "alignedstore",
1613 "512", "256", "", "f", "32", "16", "8", "4",
1614 SSEPackedSingle, HasAVX512>,
1615 PS, EVEX_CD8<32, CD8VF>;
1616
1617defm VMOVAPD : avx512_load_vl<0x28, "vmovapd", "alignedload", "f", "64",
1618 "8", "4", "2", SSEPackedDouble, HasAVX512>,
1619 avx512_store_vl<0x29, "vmovapd", "alignedstore",
1620 "512", "256", "", "f", "64", "8", "4", "2",
1621 SSEPackedDouble, HasAVX512>,
1622 PD, VEX_W, EVEX_CD8<64, CD8VF>;
1623
1624defm VMOVUPS : avx512_load_vl<0x10, "vmovups", "load", "f", "32",
1625 "16", "8", "4", SSEPackedSingle, HasAVX512>,
1626 avx512_store_vl<0x11, "vmovups", "store", "", "", "", "f", "32",
1627 "16", "8", "4", SSEPackedSingle, HasAVX512>,
1628 PS, EVEX_CD8<32, CD8VF>;
1629
1630defm VMOVUPD : avx512_load_vl<0x10, "vmovupd", "load", "f", "64",
1631 "8", "4", "2", SSEPackedDouble, HasAVX512, 0>,
1632 avx512_store_vl<0x11, "vmovupd", "store", "", "", "", "f", "64",
1633 "8", "4", "2", SSEPackedDouble, HasAVX512>,
1634 PD, VEX_W, EVEX_CD8<64, CD8VF>;
1635
Elena Demikhovskyfd056672014-03-13 12:05:52 +00001636def: Pat<(v8f64 (int_x86_avx512_mask_loadu_pd_512 addr:$ptr,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00001637 (bc_v8f64 (v16i32 immAllZerosV)), GR8:$mask)),
Elena Demikhovskyfd056672014-03-13 12:05:52 +00001638 (VMOVUPDZrmkz (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)), addr:$ptr)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001639
Elena Demikhovskyfd056672014-03-13 12:05:52 +00001640def: Pat<(v16f32 (int_x86_avx512_mask_loadu_ps_512 addr:$ptr,
1641 (bc_v16f32 (v16i32 immAllZerosV)), GR16:$mask)),
1642 (VMOVUPSZrmkz (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)), addr:$ptr)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001643
Elena Demikhovskyfd056672014-03-13 12:05:52 +00001644def: Pat<(int_x86_avx512_mask_storeu_ps_512 addr:$ptr, (v16f32 VR512:$src),
1645 GR16:$mask),
1646 (VMOVUPSZmrk addr:$ptr, (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)),
1647 VR512:$src)>;
1648def: Pat<(int_x86_avx512_mask_storeu_pd_512 addr:$ptr, (v8f64 VR512:$src),
1649 GR8:$mask),
1650 (VMOVUPDZmrk addr:$ptr, (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)),
1651 VR512:$src)>;
Elena Demikhovsky1f3ed412013-10-22 09:19:28 +00001652
Robert Khasanov7ca7df02014-08-04 14:35:15 +00001653defm VMOVDQA32 : avx512_load_vl<0x6F, "vmovdqa32", "alignedload", "i", "32",
1654 "16", "8", "4", SSEPackedInt, HasAVX512>,
1655 avx512_store_vl<0x7F, "vmovdqa32", "alignedstore",
1656 "512", "256", "", "i", "32", "16", "8", "4",
1657 SSEPackedInt, HasAVX512>,
1658 PD, EVEX_CD8<32, CD8VF>;
1659
1660defm VMOVDQA64 : avx512_load_vl<0x6F, "vmovdqa64", "alignedload", "i", "64",
1661 "8", "4", "2", SSEPackedInt, HasAVX512>,
1662 avx512_store_vl<0x7F, "vmovdqa64", "alignedstore",
1663 "512", "256", "", "i", "64", "8", "4", "2",
1664 SSEPackedInt, HasAVX512>,
1665 PD, VEX_W, EVEX_CD8<64, CD8VF>;
1666
1667defm VMOVDQU8 : avx512_load_vl<0x6F, "vmovdqu8", "load", "i", "8",
1668 "64", "32", "16", SSEPackedInt, HasBWI>,
1669 avx512_store_vl<0x7F, "vmovdqu8", "store", "", "", "",
1670 "i", "8", "64", "32", "16", SSEPackedInt,
1671 HasBWI>, XD, EVEX_CD8<8, CD8VF>;
1672
1673defm VMOVDQU16 : avx512_load_vl<0x6F, "vmovdqu16", "load", "i", "16",
1674 "32", "16", "8", SSEPackedInt, HasBWI>,
1675 avx512_store_vl<0x7F, "vmovdqu16", "store", "", "", "",
1676 "i", "16", "32", "16", "8", SSEPackedInt,
1677 HasBWI>, XD, VEX_W, EVEX_CD8<16, CD8VF>;
1678
1679defm VMOVDQU32 : avx512_load_vl<0x6F, "vmovdqu32", "load", "i", "32",
1680 "16", "8", "4", SSEPackedInt, HasAVX512>,
1681 avx512_store_vl<0x7F, "vmovdqu32", "store", "", "", "",
1682 "i", "32", "16", "8", "4", SSEPackedInt,
1683 HasAVX512>, XS, EVEX_CD8<32, CD8VF>;
1684
1685defm VMOVDQU64 : avx512_load_vl<0x6F, "vmovdqu64", "load", "i", "64",
1686 "8", "4", "2", SSEPackedInt, HasAVX512>,
1687 avx512_store_vl<0x7F, "vmovdqu64", "store", "", "", "",
1688 "i", "64", "8", "4", "2", SSEPackedInt,
1689 HasAVX512>, XS, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky1f3ed412013-10-22 09:19:28 +00001690
Elena Demikhovskycf0b9ba2014-04-09 12:37:50 +00001691def: Pat<(v16i32 (int_x86_avx512_mask_loadu_d_512 addr:$ptr,
1692 (v16i32 immAllZerosV), GR16:$mask)),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00001693 (VMOVDQU32Zrmkz (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)), addr:$ptr)>;
Elena Demikhovskycf0b9ba2014-04-09 12:37:50 +00001694
1695def: Pat<(v8i64 (int_x86_avx512_mask_loadu_q_512 addr:$ptr,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00001696 (bc_v8i64 (v16i32 immAllZerosV)), GR8:$mask)),
1697 (VMOVDQU64Zrmkz (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)), addr:$ptr)>;
Elena Demikhovskycf0b9ba2014-04-09 12:37:50 +00001698
Elena Demikhovskye73333a2014-05-04 13:35:37 +00001699def: Pat<(int_x86_avx512_mask_storeu_d_512 addr:$ptr, (v16i32 VR512:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00001700 GR16:$mask),
1701 (VMOVDQU32Zmrk addr:$ptr, (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)),
Elena Demikhovskye73333a2014-05-04 13:35:37 +00001702 VR512:$src)>;
1703def: Pat<(int_x86_avx512_mask_storeu_q_512 addr:$ptr, (v8i64 VR512:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00001704 GR8:$mask),
1705 (VMOVDQU64Zmrk addr:$ptr, (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)),
Elena Demikhovskye73333a2014-05-04 13:35:37 +00001706 VR512:$src)>;
1707
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001708let AddedComplexity = 20 in {
Elena Demikhovskya30e4372014-02-05 07:05:03 +00001709def : Pat<(v8i64 (vselect VK8WM:$mask, (v8i64 VR512:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00001710 (bc_v8i64 (v16i32 immAllZerosV)))),
1711 (VMOVDQU64Zrrkz VK8WM:$mask, VR512:$src)>;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00001712
1713def : Pat<(v8i64 (vselect VK8WM:$mask, (bc_v8i64 (v16i32 immAllZerosV)),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00001714 (v8i64 VR512:$src))),
1715 (VMOVDQU64Zrrkz (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$mask, VK16)),
Elena Demikhovskya30e4372014-02-05 07:05:03 +00001716 VK8), VR512:$src)>;
1717
1718def : Pat<(v16i32 (vselect VK16WM:$mask, (v16i32 VR512:$src),
1719 (v16i32 immAllZerosV))),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00001720 (VMOVDQU32Zrrkz VK16WM:$mask, VR512:$src)>;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00001721
1722def : Pat<(v16i32 (vselect VK16WM:$mask, (v16i32 immAllZerosV),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00001723 (v16i32 VR512:$src))),
1724 (VMOVDQU32Zrrkz (KNOTWrr VK16WM:$mask), VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001725}
Robert Khasanov7ca7df02014-08-04 14:35:15 +00001726
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001727// Move Int Doubleword to Packed Double Int
1728//
Elena Demikhovsky767fc962014-01-14 15:10:08 +00001729def VMOVDI2PDIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR32:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001730 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001731 [(set VR128X:$dst,
1732 (v4i32 (scalar_to_vector GR32:$src)))], IIC_SSE_MOVDQ>,
1733 EVEX, VEX_LIG;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00001734def VMOVDI2PDIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst), (ins i32mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001735 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001736 [(set VR128X:$dst,
1737 (v4i32 (scalar_to_vector (loadi32 addr:$src))))],
1738 IIC_SSE_MOVDQ>, EVEX, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00001739def VMOV64toPQIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001740 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001741 [(set VR128X:$dst,
1742 (v2i64 (scalar_to_vector GR64:$src)))],
1743 IIC_SSE_MOVDQ>, EVEX, VEX_W, VEX_LIG;
Craig Topper88adf2a2013-10-12 05:41:08 +00001744let isCodeGenOnly = 1 in {
Elena Demikhovsky767fc962014-01-14 15:10:08 +00001745def VMOV64toSDZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR64:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001746 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001747 [(set FR64:$dst, (bitconvert GR64:$src))],
1748 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteMove]>;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00001749def VMOVSDto64Zrr : AVX512BI<0x7E, MRMDestReg, (outs GR64:$dst), (ins FR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001750 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001751 [(set GR64:$dst, (bitconvert FR64:$src))],
1752 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteMove]>;
Craig Topper88adf2a2013-10-12 05:41:08 +00001753}
Elena Demikhovsky767fc962014-01-14 15:10:08 +00001754def VMOVSDto64Zmr : AVX512BI<0x7E, MRMDestMem, (outs), (ins i64mem:$dst, FR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001755 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001756 [(store (i64 (bitconvert FR64:$src)), addr:$dst)],
1757 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteStore]>,
1758 EVEX_CD8<64, CD8VT1>;
1759
1760// Move Int Doubleword to Single Scalar
1761//
Craig Topper88adf2a2013-10-12 05:41:08 +00001762let isCodeGenOnly = 1 in {
Elena Demikhovsky767fc962014-01-14 15:10:08 +00001763def VMOVDI2SSZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR32X:$dst), (ins GR32:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001764 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001765 [(set FR32X:$dst, (bitconvert GR32:$src))],
1766 IIC_SSE_MOVDQ>, EVEX, VEX_LIG;
1767
Elena Demikhovsky767fc962014-01-14 15:10:08 +00001768def VMOVDI2SSZrm : AVX512BI<0x6E, MRMSrcMem, (outs FR32X:$dst), (ins i32mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001769 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001770 [(set FR32X:$dst, (bitconvert (loadi32 addr:$src)))],
1771 IIC_SSE_MOVDQ>, EVEX, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Craig Topper88adf2a2013-10-12 05:41:08 +00001772}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001773
Elena Demikhovsky767fc962014-01-14 15:10:08 +00001774// Move doubleword from xmm register to r/m32
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001775//
Elena Demikhovsky767fc962014-01-14 15:10:08 +00001776def VMOVPDI2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst), (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001777 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001778 [(set GR32:$dst, (vector_extract (v4i32 VR128X:$src),
1779 (iPTR 0)))], IIC_SSE_MOVD_ToGP>,
1780 EVEX, VEX_LIG;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00001781def VMOVPDI2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001782 (ins i32mem:$dst, VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001783 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001784 [(store (i32 (vector_extract (v4i32 VR128X:$src),
1785 (iPTR 0))), addr:$dst)], IIC_SSE_MOVDQ>,
1786 EVEX, VEX_LIG, EVEX_CD8<32, CD8VT1>;
1787
Elena Demikhovsky767fc962014-01-14 15:10:08 +00001788// Move quadword from xmm1 register to r/m64
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001789//
1790def VMOVPQIto64Zrr : I<0x7E, MRMDestReg, (outs GR64:$dst), (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001791 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001792 [(set GR64:$dst, (extractelt (v2i64 VR128X:$src),
1793 (iPTR 0)))],
Craig Topperae11aed2014-01-14 07:41:20 +00001794 IIC_SSE_MOVD_ToGP>, PD, EVEX, VEX_LIG, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001795 Requires<[HasAVX512, In64BitMode]>;
1796
Elena Demikhovsky85aeffa2013-10-03 12:03:26 +00001797def VMOVPQIto64Zmr : I<0xD6, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001798 (ins i64mem:$dst, VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001799 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001800 [(store (extractelt (v2i64 VR128X:$src), (iPTR 0)),
1801 addr:$dst)], IIC_SSE_MOVDQ>,
Craig Topperae11aed2014-01-14 07:41:20 +00001802 EVEX, PD, VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001803 Sched<[WriteStore]>, Requires<[HasAVX512, In64BitMode]>;
1804
1805// Move Scalar Single to Double Int
1806//
Craig Topper88adf2a2013-10-12 05:41:08 +00001807let isCodeGenOnly = 1 in {
Elena Demikhovsky767fc962014-01-14 15:10:08 +00001808def VMOVSS2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001809 (ins FR32X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001810 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001811 [(set GR32:$dst, (bitconvert FR32X:$src))],
1812 IIC_SSE_MOVD_ToGP>, EVEX, VEX_LIG;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00001813def VMOVSS2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001814 (ins i32mem:$dst, FR32X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001815 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001816 [(store (i32 (bitconvert FR32X:$src)), addr:$dst)],
1817 IIC_SSE_MOVDQ>, EVEX, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Craig Topper88adf2a2013-10-12 05:41:08 +00001818}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001819
1820// Move Quadword Int to Packed Quadword Int
1821//
Elena Demikhovsky767fc962014-01-14 15:10:08 +00001822def VMOVQI2PQIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001823 (ins i64mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001824 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001825 [(set VR128X:$dst,
1826 (v2i64 (scalar_to_vector (loadi64 addr:$src))))]>,
1827 EVEX, VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
1828
1829//===----------------------------------------------------------------------===//
1830// AVX-512 MOVSS, MOVSD
1831//===----------------------------------------------------------------------===//
1832
1833multiclass avx512_move_scalar <string asm, RegisterClass RC,
1834 SDNode OpNode, ValueType vt,
1835 X86MemOperand x86memop, PatFrag mem_pat> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00001836 let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001837 def rr : SI<0x10, MRMSrcReg, (outs VR128X:$dst), (ins VR128X:$src1, RC:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001838 !strconcat(asm, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001839 [(set VR128X:$dst, (vt (OpNode VR128X:$src1,
1840 (scalar_to_vector RC:$src2))))],
1841 IIC_SSE_MOV_S_RR>, EVEX_4V, VEX_LIG;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001842 let Constraints = "$src1 = $dst" in
1843 def rrk : SI<0x10, MRMSrcReg, (outs VR128X:$dst),
1844 (ins VR128X:$src1, VK1WM:$mask, RC:$src2, RC:$src3),
1845 !strconcat(asm,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001846 " \t{$src3, $src2, $dst {${mask}}|$dst {${mask}}, $src2, $src3}"),
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001847 [], IIC_SSE_MOV_S_RR>, EVEX_4V, VEX_LIG, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001848 def rm : SI<0x10, MRMSrcMem, (outs RC:$dst), (ins x86memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001849 !strconcat(asm, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001850 [(set RC:$dst, (mem_pat addr:$src))], IIC_SSE_MOV_S_RM>,
1851 EVEX, VEX_LIG;
1852 def mr: SI<0x11, MRMDestMem, (outs), (ins x86memop:$dst, RC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001853 !strconcat(asm, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001854 [(store RC:$src, addr:$dst)], IIC_SSE_MOV_S_MR>,
1855 EVEX, VEX_LIG;
Elena Demikhovskyf404e052014-01-05 14:21:07 +00001856 } //hasSideEffects = 0
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001857}
1858
1859let ExeDomain = SSEPackedSingle in
Elena Demikhovskycf088092013-12-11 14:31:04 +00001860defm VMOVSSZ : avx512_move_scalar<"movss", FR32X, X86Movss, v4f32, f32mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001861 loadf32>, XS, EVEX_CD8<32, CD8VT1>;
1862
1863let ExeDomain = SSEPackedDouble in
Elena Demikhovskycf088092013-12-11 14:31:04 +00001864defm VMOVSDZ : avx512_move_scalar<"movsd", FR64X, X86Movsd, v2f64, f64mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001865 loadf64>, XD, VEX_W, EVEX_CD8<64, CD8VT1>;
1866
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001867def : Pat<(f32 (X86select VK1WM:$mask, (f32 FR32X:$src1), (f32 FR32X:$src2))),
1868 (COPY_TO_REGCLASS (VMOVSSZrrk (COPY_TO_REGCLASS FR32X:$src2, VR128X),
1869 VK1WM:$mask, (f32 (IMPLICIT_DEF)), FR32X:$src1), FR32X)>;
1870
1871def : Pat<(f64 (X86select VK1WM:$mask, (f64 FR64X:$src1), (f64 FR64X:$src2))),
1872 (COPY_TO_REGCLASS (VMOVSDZrrk (COPY_TO_REGCLASS FR64X:$src2, VR128X),
1873 VK1WM:$mask, (f64 (IMPLICIT_DEF)), FR64X:$src1), FR64X)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001874
1875// For the disassembler
Craig Topper3484fc22014-01-05 04:17:28 +00001876let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001877 def VMOVSSZrr_REV : SI<0x11, MRMDestReg, (outs VR128X:$dst),
1878 (ins VR128X:$src1, FR32X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001879 "movss\t{$src2, $src1, $dst|$dst, $src1, $src2}", [],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001880 IIC_SSE_MOV_S_RR>,
1881 XS, EVEX_4V, VEX_LIG;
1882 def VMOVSDZrr_REV : SI<0x11, MRMDestReg, (outs VR128X:$dst),
1883 (ins VR128X:$src1, FR64X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001884 "movsd\t{$src2, $src1, $dst|$dst, $src1, $src2}", [],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001885 IIC_SSE_MOV_S_RR>,
1886 XD, EVEX_4V, VEX_LIG, VEX_W;
1887}
1888
1889let Predicates = [HasAVX512] in {
1890 let AddedComplexity = 15 in {
1891 // Move scalar to XMM zero-extended, zeroing a VR128X then do a
1892 // MOVS{S,D} to the lower bits.
1893 def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector FR32X:$src)))),
1894 (VMOVSSZrr (v4f32 (V_SET0)), FR32X:$src)>;
1895 def : Pat<(v4f32 (X86vzmovl (v4f32 VR128X:$src))),
1896 (VMOVSSZrr (v4f32 (V_SET0)), (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
1897 def : Pat<(v4i32 (X86vzmovl (v4i32 VR128X:$src))),
1898 (VMOVSSZrr (v4i32 (V_SET0)), (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
1899 def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector FR64X:$src)))),
1900 (VMOVSDZrr (v2f64 (V_SET0)), FR64X:$src)>;
1901
1902 // Move low f32 and clear high bits.
1903 def : Pat<(v8f32 (X86vzmovl (v8f32 VR256X:$src))),
1904 (SUBREG_TO_REG (i32 0),
1905 (VMOVSSZrr (v4f32 (V_SET0)),
1906 (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm)), sub_xmm)>;
1907 def : Pat<(v8i32 (X86vzmovl (v8i32 VR256X:$src))),
1908 (SUBREG_TO_REG (i32 0),
1909 (VMOVSSZrr (v4i32 (V_SET0)),
1910 (EXTRACT_SUBREG (v8i32 VR256X:$src), sub_xmm)), sub_xmm)>;
1911 }
1912
1913 let AddedComplexity = 20 in {
1914 // MOVSSrm zeros the high parts of the register; represent this
1915 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
1916 def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector (loadf32 addr:$src))))),
1917 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
1918 def : Pat<(v4f32 (scalar_to_vector (loadf32 addr:$src))),
1919 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
1920 def : Pat<(v4f32 (X86vzmovl (loadv4f32 addr:$src))),
1921 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
1922
1923 // MOVSDrm zeros the high parts of the register; represent this
1924 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
1925 def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector (loadf64 addr:$src))))),
1926 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
1927 def : Pat<(v2f64 (scalar_to_vector (loadf64 addr:$src))),
1928 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
1929 def : Pat<(v2f64 (X86vzmovl (loadv2f64 addr:$src))),
1930 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
1931 def : Pat<(v2f64 (X86vzmovl (bc_v2f64 (loadv4f32 addr:$src)))),
1932 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
1933 def : Pat<(v2f64 (X86vzload addr:$src)),
1934 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
1935
1936 // Represent the same patterns above but in the form they appear for
1937 // 256-bit types
1938 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
1939 (v4i32 (scalar_to_vector (loadi32 addr:$src))), (iPTR 0)))),
Elena Demikhovsky34586e72013-10-02 12:20:42 +00001940 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001941 def : Pat<(v8f32 (X86vzmovl (insert_subvector undef,
1942 (v4f32 (scalar_to_vector (loadf32 addr:$src))), (iPTR 0)))),
1943 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
1944 def : Pat<(v4f64 (X86vzmovl (insert_subvector undef,
1945 (v2f64 (scalar_to_vector (loadf64 addr:$src))), (iPTR 0)))),
1946 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
1947 }
1948 def : Pat<(v8f32 (X86vzmovl (insert_subvector undef,
1949 (v4f32 (scalar_to_vector FR32X:$src)), (iPTR 0)))),
1950 (SUBREG_TO_REG (i32 0), (v4f32 (VMOVSSZrr (v4f32 (V_SET0)),
1951 FR32X:$src)), sub_xmm)>;
1952 def : Pat<(v4f64 (X86vzmovl (insert_subvector undef,
1953 (v2f64 (scalar_to_vector FR64X:$src)), (iPTR 0)))),
1954 (SUBREG_TO_REG (i64 0), (v2f64 (VMOVSDZrr (v2f64 (V_SET0)),
1955 FR64X:$src)), sub_xmm)>;
1956 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
1957 (v2i64 (scalar_to_vector (loadi64 addr:$src))), (iPTR 0)))),
Elena Demikhovsky34586e72013-10-02 12:20:42 +00001958 (SUBREG_TO_REG (i64 0), (VMOVQI2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001959
1960 // Move low f64 and clear high bits.
1961 def : Pat<(v4f64 (X86vzmovl (v4f64 VR256X:$src))),
1962 (SUBREG_TO_REG (i32 0),
1963 (VMOVSDZrr (v2f64 (V_SET0)),
1964 (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm)), sub_xmm)>;
1965
1966 def : Pat<(v4i64 (X86vzmovl (v4i64 VR256X:$src))),
1967 (SUBREG_TO_REG (i32 0), (VMOVSDZrr (v2i64 (V_SET0)),
1968 (EXTRACT_SUBREG (v4i64 VR256X:$src), sub_xmm)), sub_xmm)>;
1969
1970 // Extract and store.
1971 def : Pat<(store (f32 (vector_extract (v4f32 VR128X:$src), (iPTR 0))),
1972 addr:$dst),
1973 (VMOVSSZmr addr:$dst, (COPY_TO_REGCLASS (v4f32 VR128X:$src), FR32X))>;
1974 def : Pat<(store (f64 (vector_extract (v2f64 VR128X:$src), (iPTR 0))),
1975 addr:$dst),
1976 (VMOVSDZmr addr:$dst, (COPY_TO_REGCLASS (v2f64 VR128X:$src), FR64X))>;
1977
1978 // Shuffle with VMOVSS
1979 def : Pat<(v4i32 (X86Movss VR128X:$src1, VR128X:$src2)),
1980 (VMOVSSZrr (v4i32 VR128X:$src1),
1981 (COPY_TO_REGCLASS (v4i32 VR128X:$src2), FR32X))>;
1982 def : Pat<(v4f32 (X86Movss VR128X:$src1, VR128X:$src2)),
1983 (VMOVSSZrr (v4f32 VR128X:$src1),
1984 (COPY_TO_REGCLASS (v4f32 VR128X:$src2), FR32X))>;
1985
1986 // 256-bit variants
1987 def : Pat<(v8i32 (X86Movss VR256X:$src1, VR256X:$src2)),
1988 (SUBREG_TO_REG (i32 0),
1989 (VMOVSSZrr (EXTRACT_SUBREG (v8i32 VR256X:$src1), sub_xmm),
1990 (EXTRACT_SUBREG (v8i32 VR256X:$src2), sub_xmm)),
1991 sub_xmm)>;
1992 def : Pat<(v8f32 (X86Movss VR256X:$src1, VR256X:$src2)),
1993 (SUBREG_TO_REG (i32 0),
1994 (VMOVSSZrr (EXTRACT_SUBREG (v8f32 VR256X:$src1), sub_xmm),
1995 (EXTRACT_SUBREG (v8f32 VR256X:$src2), sub_xmm)),
1996 sub_xmm)>;
1997
1998 // Shuffle with VMOVSD
1999 def : Pat<(v2i64 (X86Movsd VR128X:$src1, VR128X:$src2)),
2000 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
2001 def : Pat<(v2f64 (X86Movsd VR128X:$src1, VR128X:$src2)),
2002 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
2003 def : Pat<(v4f32 (X86Movsd VR128X:$src1, VR128X:$src2)),
2004 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
2005 def : Pat<(v4i32 (X86Movsd VR128X:$src1, VR128X:$src2)),
2006 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
2007
2008 // 256-bit variants
2009 def : Pat<(v4i64 (X86Movsd VR256X:$src1, VR256X:$src2)),
2010 (SUBREG_TO_REG (i32 0),
2011 (VMOVSDZrr (EXTRACT_SUBREG (v4i64 VR256X:$src1), sub_xmm),
2012 (EXTRACT_SUBREG (v4i64 VR256X:$src2), sub_xmm)),
2013 sub_xmm)>;
2014 def : Pat<(v4f64 (X86Movsd VR256X:$src1, VR256X:$src2)),
2015 (SUBREG_TO_REG (i32 0),
2016 (VMOVSDZrr (EXTRACT_SUBREG (v4f64 VR256X:$src1), sub_xmm),
2017 (EXTRACT_SUBREG (v4f64 VR256X:$src2), sub_xmm)),
2018 sub_xmm)>;
2019
2020 def : Pat<(v2f64 (X86Movlpd VR128X:$src1, VR128X:$src2)),
2021 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
2022 def : Pat<(v2i64 (X86Movlpd VR128X:$src1, VR128X:$src2)),
2023 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
2024 def : Pat<(v4f32 (X86Movlps VR128X:$src1, VR128X:$src2)),
2025 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
2026 def : Pat<(v4i32 (X86Movlps VR128X:$src1, VR128X:$src2)),
2027 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
2028}
2029
2030let AddedComplexity = 15 in
2031def VMOVZPQILo2PQIZrr : AVX512XSI<0x7E, MRMSrcReg, (outs VR128X:$dst),
2032 (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002033 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002034 [(set VR128X:$dst, (v2i64 (X86vzmovl
2035 (v2i64 VR128X:$src))))],
2036 IIC_SSE_MOVQ_RR>, EVEX, VEX_W;
2037
2038let AddedComplexity = 20 in
2039def VMOVZPQILo2PQIZrm : AVX512XSI<0x7E, MRMSrcMem, (outs VR128X:$dst),
2040 (ins i128mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002041 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002042 [(set VR128X:$dst, (v2i64 (X86vzmovl
2043 (loadv2i64 addr:$src))))],
2044 IIC_SSE_MOVDQ>, EVEX, VEX_W,
2045 EVEX_CD8<8, CD8VT8>;
2046
2047let Predicates = [HasAVX512] in {
2048 // AVX 128-bit movd/movq instruction write zeros in the high 128-bit part.
2049 let AddedComplexity = 20 in {
2050 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector (loadi32 addr:$src))))),
2051 (VMOVDI2PDIZrm addr:$src)>;
Elena Demikhovsky3b75f5d2013-10-01 08:38:02 +00002052 def : Pat<(v2i64 (X86vzmovl (v2i64 (scalar_to_vector GR64:$src)))),
2053 (VMOV64toPQIZrr GR64:$src)>;
2054 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector GR32:$src)))),
2055 (VMOVDI2PDIZrr GR32:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002056
2057 def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv4f32 addr:$src)))),
2058 (VMOVDI2PDIZrm addr:$src)>;
2059 def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv2i64 addr:$src)))),
2060 (VMOVDI2PDIZrm addr:$src)>;
2061 def : Pat<(v2i64 (X86vzmovl (loadv2i64 addr:$src))),
2062 (VMOVZPQILo2PQIZrm addr:$src)>;
2063 def : Pat<(v2f64 (X86vzmovl (v2f64 VR128X:$src))),
2064 (VMOVZPQILo2PQIZrr VR128X:$src)>;
Cameron McInally30bbb212013-12-05 00:11:25 +00002065 def : Pat<(v2i64 (X86vzload addr:$src)),
2066 (VMOVZPQILo2PQIZrm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002067 }
Elena Demikhovsky3b75f5d2013-10-01 08:38:02 +00002068
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002069 // Use regular 128-bit instructions to match 256-bit scalar_to_vec+zext.
2070 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
2071 (v4i32 (scalar_to_vector GR32:$src)),(iPTR 0)))),
2072 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src), sub_xmm)>;
2073 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
2074 (v2i64 (scalar_to_vector GR64:$src)),(iPTR 0)))),
2075 (SUBREG_TO_REG (i64 0), (VMOV64toPQIZrr GR64:$src), sub_xmm)>;
2076}
2077
2078def : Pat<(v16i32 (X86Vinsert (v16i32 immAllZerosV), GR32:$src2, (iPTR 0))),
2079 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src2), sub_xmm)>;
2080
2081def : Pat<(v8i64 (X86Vinsert (bc_v8i64 (v16i32 immAllZerosV)), GR64:$src2, (iPTR 0))),
2082 (SUBREG_TO_REG (i32 0), (VMOV64toPQIZrr GR64:$src2), sub_xmm)>;
2083
2084def : Pat<(v16i32 (X86Vinsert undef, GR32:$src2, (iPTR 0))),
2085 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src2), sub_xmm)>;
2086
2087def : Pat<(v8i64 (X86Vinsert undef, GR64:$src2, (iPTR 0))),
2088 (SUBREG_TO_REG (i32 0), (VMOV64toPQIZrr GR64:$src2), sub_xmm)>;
2089
2090//===----------------------------------------------------------------------===//
Adam Nemet7f62b232014-06-10 16:39:53 +00002091// AVX-512 - Non-temporals
2092//===----------------------------------------------------------------------===//
2093
2094def VMOVNTDQAZrm : AVX5128I<0x2A, MRMSrcMem, (outs VR512:$dst),
2095 (ins i512mem:$src),
2096 "vmovntdqa\t{$src, $dst|$dst, $src}",
2097 [(set VR512:$dst,
2098 (int_x86_avx512_movntdqa addr:$src))]>,
Adam Nemetded81a82014-06-18 16:51:07 +00002099 EVEX, EVEX_V512, EVEX_CD8<64, CD8VF>;
Adam Nemet7f62b232014-06-10 16:39:53 +00002100
Adam Nemetefd07852014-06-18 16:51:10 +00002101// Prefer non-temporal over temporal versions
2102let AddedComplexity = 400, SchedRW = [WriteStore] in {
2103
2104def VMOVNTPSZmr : AVX512PSI<0x2B, MRMDestMem, (outs),
2105 (ins f512mem:$dst, VR512:$src),
2106 "vmovntps\t{$src, $dst|$dst, $src}",
2107 [(alignednontemporalstore (v16f32 VR512:$src),
2108 addr:$dst)],
2109 IIC_SSE_MOVNT>,
2110 EVEX, EVEX_V512, EVEX_CD8<32, CD8VF>;
2111
2112def VMOVNTPDZmr : AVX512PDI<0x2B, MRMDestMem, (outs),
2113 (ins f512mem:$dst, VR512:$src),
2114 "vmovntpd\t{$src, $dst|$dst, $src}",
2115 [(alignednontemporalstore (v8f64 VR512:$src),
2116 addr:$dst)],
2117 IIC_SSE_MOVNT>,
2118 EVEX, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
2119
2120
2121def VMOVNTDQZmr : AVX512BI<0xE7, MRMDestMem, (outs),
2122 (ins i512mem:$dst, VR512:$src),
2123 "vmovntdq\t{$src, $dst|$dst, $src}",
2124 [(alignednontemporalstore (v8i64 VR512:$src),
2125 addr:$dst)],
2126 IIC_SSE_MOVNT>,
2127 EVEX, EVEX_V512, EVEX_CD8<64, CD8VF>;
2128}
2129
Adam Nemet7f62b232014-06-10 16:39:53 +00002130//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002131// AVX-512 - Integer arithmetic
2132//
2133multiclass avx512_binop_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002134 ValueType OpVT, RegisterClass KRC,
2135 RegisterClass RC, PatFrag memop_frag,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002136 X86MemOperand x86memop, PatFrag scalar_mfrag,
2137 X86MemOperand x86scalar_mop, string BrdcstStr,
2138 OpndItins itins, bit IsCommutable = 0> {
2139 let isCommutable = IsCommutable in
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002140 def rr : AVX512BI<opc, MRMSrcReg, (outs RC:$dst),
2141 (ins RC:$src1, RC:$src2),
2142 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
2143 [(set RC:$dst, (OpVT (OpNode (OpVT RC:$src1), (OpVT RC:$src2))))],
2144 itins.rr>, EVEX_4V;
2145 let AddedComplexity = 30 in {
2146 let Constraints = "$src0 = $dst" in
2147 def rrk : AVX512BI<opc, MRMSrcReg, (outs RC:$dst),
2148 (ins RC:$src0, KRC:$mask, RC:$src1, RC:$src2),
2149 !strconcat(OpcodeStr,
2150 " \t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}"),
2151 [(set RC:$dst, (OpVT (vselect KRC:$mask,
2152 (OpNode (OpVT RC:$src1), (OpVT RC:$src2)),
2153 RC:$src0)))],
2154 itins.rr>, EVEX_4V, EVEX_K;
2155 def rrkz : AVX512BI<opc, MRMSrcReg, (outs RC:$dst),
2156 (ins KRC:$mask, RC:$src1, RC:$src2),
2157 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst {${mask}} {z}" ,
2158 "|$dst {${mask}} {z}, $src1, $src2}"),
2159 [(set RC:$dst, (OpVT (vselect KRC:$mask,
2160 (OpNode (OpVT RC:$src1), (OpVT RC:$src2)),
2161 (OpVT immAllZerosV))))],
2162 itins.rr>, EVEX_4V, EVEX_KZ;
2163 }
2164
2165 let mayLoad = 1 in {
2166 def rm : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
2167 (ins RC:$src1, x86memop:$src2),
2168 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
2169 [(set RC:$dst, (OpVT (OpNode (OpVT RC:$src1), (memop_frag addr:$src2))))],
2170 itins.rm>, EVEX_4V;
2171 let AddedComplexity = 30 in {
2172 let Constraints = "$src0 = $dst" in
2173 def rmk : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
2174 (ins RC:$src0, KRC:$mask, RC:$src1, x86memop:$src2),
2175 !strconcat(OpcodeStr,
2176 " \t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}"),
2177 [(set RC:$dst, (OpVT (vselect KRC:$mask,
2178 (OpNode (OpVT RC:$src1), (memop_frag addr:$src2)),
2179 RC:$src0)))],
2180 itins.rm>, EVEX_4V, EVEX_K;
2181 def rmkz : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
2182 (ins KRC:$mask, RC:$src1, x86memop:$src2),
2183 !strconcat(OpcodeStr,
2184 " \t{$src2, $src1, $dst {${mask}} {z}|$dst {${mask}} {z}, $src1, $src2}"),
2185 [(set RC:$dst, (OpVT (vselect KRC:$mask,
2186 (OpNode (OpVT RC:$src1), (memop_frag addr:$src2)),
2187 (OpVT immAllZerosV))))],
2188 itins.rm>, EVEX_4V, EVEX_KZ;
2189 }
2190 def rmb : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
2191 (ins RC:$src1, x86scalar_mop:$src2),
2192 !strconcat(OpcodeStr, " \t{${src2}", BrdcstStr,
2193 ", $src1, $dst|$dst, $src1, ${src2}", BrdcstStr, "}"),
2194 [(set RC:$dst, (OpNode RC:$src1,
2195 (OpVT (X86VBroadcast (scalar_mfrag addr:$src2)))))],
2196 itins.rm>, EVEX_4V, EVEX_B;
2197 let AddedComplexity = 30 in {
2198 let Constraints = "$src0 = $dst" in
2199 def rmbk : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
2200 (ins RC:$src0, KRC:$mask, RC:$src1, x86scalar_mop:$src2),
2201 !strconcat(OpcodeStr, " \t{${src2}", BrdcstStr,
2202 ", $src1, $dst {${mask}}|$dst {${mask}}, $src1, ${src2}",
2203 BrdcstStr, "}"),
2204 [(set RC:$dst, (OpVT (vselect KRC:$mask,
2205 (OpNode (OpVT RC:$src1),
2206 (OpVT (X86VBroadcast (scalar_mfrag addr:$src2)))),
2207 RC:$src0)))],
2208 itins.rm>, EVEX_4V, EVEX_B, EVEX_K;
2209 def rmbkz : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
2210 (ins KRC:$mask, RC:$src1, x86scalar_mop:$src2),
2211 !strconcat(OpcodeStr, " \t{${src2}", BrdcstStr,
2212 ", $src1, $dst {${mask}} {z}|$dst {${mask}} {z}, $src1, ${src2}",
2213 BrdcstStr, "}"),
2214 [(set RC:$dst, (OpVT (vselect KRC:$mask,
2215 (OpNode (OpVT RC:$src1),
2216 (OpVT (X86VBroadcast (scalar_mfrag addr:$src2)))),
2217 (OpVT immAllZerosV))))],
2218 itins.rm>, EVEX_4V, EVEX_B, EVEX_KZ;
2219 }
2220 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002221}
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002222
2223multiclass avx512_binop_rm2<bits<8> opc, string OpcodeStr, ValueType DstVT,
2224 ValueType SrcVT, RegisterClass KRC, RegisterClass RC,
2225 PatFrag memop_frag, X86MemOperand x86memop,
2226 PatFrag scalar_mfrag, X86MemOperand x86scalar_mop,
2227 string BrdcstStr, OpndItins itins, bit IsCommutable = 0> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002228 let isCommutable = IsCommutable in
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002229 {
2230 def rr : AVX512BI<opc, MRMSrcReg, (outs RC:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002231 (ins RC:$src1, RC:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002232 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002233 []>, EVEX_4V;
2234 def rrk : AVX512BI<opc, MRMSrcReg, (outs RC:$dst),
2235 (ins KRC:$mask, RC:$src1, RC:$src2),
2236 !strconcat(OpcodeStr,
2237 " \t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}"),
2238 [], itins.rr>, EVEX_4V, EVEX_K;
2239 def rrkz : AVX512BI<opc, MRMSrcReg, (outs RC:$dst),
2240 (ins KRC:$mask, RC:$src1, RC:$src2),
2241 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst {${mask}} {z}" ,
2242 "|$dst {${mask}} {z}, $src1, $src2}"),
2243 [], itins.rr>, EVEX_4V, EVEX_KZ;
2244 }
2245 let mayLoad = 1 in {
2246 def rm : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
2247 (ins RC:$src1, x86memop:$src2),
2248 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
2249 []>, EVEX_4V;
2250 def rmk : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
2251 (ins KRC:$mask, RC:$src1, x86memop:$src2),
2252 !strconcat(OpcodeStr,
2253 " \t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}"),
2254 [], itins.rm>, EVEX_4V, EVEX_K;
2255 def rmkz : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
2256 (ins KRC:$mask, RC:$src1, x86memop:$src2),
2257 !strconcat(OpcodeStr,
2258 " \t{$src2, $src1, $dst {${mask}} {z}|$dst {${mask}} {z}, $src1, $src2}"),
2259 [], itins.rm>, EVEX_4V, EVEX_KZ;
2260 def rmb : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
2261 (ins RC:$src1, x86scalar_mop:$src2),
2262 !strconcat(OpcodeStr, " \t{${src2}", BrdcstStr,
2263 ", $src1, $dst|$dst, $src1, ${src2}", BrdcstStr, "}"),
2264 [], itins.rm>, EVEX_4V, EVEX_B;
2265 def rmbk : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
2266 (ins KRC:$mask, RC:$src1, x86scalar_mop:$src2),
2267 !strconcat(OpcodeStr, " \t{${src2}", BrdcstStr,
2268 ", $src1, $dst {${mask}}|$dst {${mask}}, $src1, ${src2}",
2269 BrdcstStr, "}"),
2270 [], itins.rm>, EVEX_4V, EVEX_B, EVEX_K;
2271 def rmbkz : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
2272 (ins KRC:$mask, RC:$src1, x86scalar_mop:$src2),
2273 !strconcat(OpcodeStr, " \t{${src2}", BrdcstStr,
2274 ", $src1, $dst {${mask}} {z}|$dst {${mask}} {z}, $src1, ${src2}",
2275 BrdcstStr, "}"),
2276 [], itins.rm>, EVEX_4V, EVEX_B, EVEX_KZ;
2277 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002278}
2279
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002280defm VPADDDZ : avx512_binop_rm<0xFE, "vpaddd", add, v16i32, VK16WM, VR512,
2281 memopv16i32, i512mem, loadi32, i32mem, "{1to16}",
2282 SSE_INTALU_ITINS_P, 1>, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002283
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002284defm VPSUBDZ : avx512_binop_rm<0xFA, "vpsubd", sub, v16i32, VK16WM, VR512,
2285 memopv16i32, i512mem, loadi32, i32mem, "{1to16}",
2286 SSE_INTALU_ITINS_P, 0>, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002287
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002288defm VPMULLDZ : avx512_binop_rm<0x40, "vpmulld", mul, v16i32, VK16WM, VR512,
2289 memopv16i32, i512mem, loadi32, i32mem, "{1to16}",
2290 SSE_INTALU_ITINS_P, 1>, T8PD, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002291
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002292defm VPADDQZ : avx512_binop_rm<0xD4, "vpaddq", add, v8i64, VK8WM, VR512,
2293 memopv8i64, i512mem, loadi64, i64mem, "{1to8}",
2294 SSE_INTALU_ITINS_P, 1>, EVEX_CD8<64, CD8VF>, EVEX_V512, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002295
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002296defm VPSUBQZ : avx512_binop_rm<0xFB, "vpsubq", sub, v8i64, VK8WM, VR512,
2297 memopv8i64, i512mem, loadi64, i64mem, "{1to8}",
2298 SSE_INTALU_ITINS_P, 0>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002299
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002300defm VPMULDQZ : avx512_binop_rm2<0x28, "vpmuldq", v8i64, v16i32, VK8WM, VR512,
2301 memopv8i64, i512mem, loadi64, i64mem, "{1to8}",
2302 SSE_INTALU_ITINS_P, 1>, T8PD, EVEX_V512,
2303 EVEX_CD8<64, CD8VF>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002304
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002305defm VPMULUDQZ : avx512_binop_rm2<0xF4, "vpmuludq", v8i64, v16i32, VK8WM, VR512,
2306 memopv8i64, i512mem, loadi64, i64mem, "{1to8}",
2307 SSE_INTMUL_ITINS_P, 1>, EVEX_V512, EVEX_CD8<64, CD8VF>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002308
2309def : Pat<(v8i64 (X86pmuludq (v16i32 VR512:$src1), (v16i32 VR512:$src2))),
2310 (VPMULUDQZrr VR512:$src1, VR512:$src2)>;
2311
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00002312def : Pat<(v8i64 (int_x86_avx512_mask_pmulu_dq_512 (v16i32 VR512:$src1),
2313 (v16i32 VR512:$src2), (bc_v8i64 (v16i32 immAllZerosV)), (i8 -1))),
2314 (VPMULUDQZrr VR512:$src1, VR512:$src2)>;
2315def : Pat<(v8i64 (int_x86_avx512_mask_pmul_dq_512 (v16i32 VR512:$src1),
2316 (v16i32 VR512:$src2), (bc_v8i64 (v16i32 immAllZerosV)), (i8 -1))),
2317 (VPMULDQZrr VR512:$src1, VR512:$src2)>;
2318
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002319defm VPMAXUDZ : avx512_binop_rm<0x3F, "vpmaxud", X86umax, v16i32, VK16WM, VR512,
2320 memopv16i32, i512mem, loadi32, i32mem, "{1to16}",
2321 SSE_INTALU_ITINS_P, 1>,
Craig Topperae11aed2014-01-14 07:41:20 +00002322 T8PD, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002323defm VPMAXUQZ : avx512_binop_rm<0x3F, "vpmaxuq", X86umax, v8i64, VK8WM, VR512,
2324 memopv8i64, i512mem, loadi64, i64mem, "{1to8}",
2325 SSE_INTALU_ITINS_P, 0>,
Craig Topperae11aed2014-01-14 07:41:20 +00002326 T8PD, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00002327
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002328defm VPMAXSDZ : avx512_binop_rm<0x3D, "vpmaxsd", X86smax, v16i32, VK16WM, VR512,
2329 memopv16i32, i512mem, loadi32, i32mem, "{1to16}",
2330 SSE_INTALU_ITINS_P, 1>,
Craig Topperae11aed2014-01-14 07:41:20 +00002331 T8PD, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002332defm VPMAXSQZ : avx512_binop_rm<0x3D, "vpmaxsq", X86smax, v8i64, VK8WM, VR512,
2333 memopv8i64, i512mem, loadi64, i64mem, "{1to8}",
2334 SSE_INTALU_ITINS_P, 0>,
Craig Topperae11aed2014-01-14 07:41:20 +00002335 T8PD, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00002336
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002337defm VPMINUDZ : avx512_binop_rm<0x3B, "vpminud", X86umin, v16i32, VK16WM, VR512,
2338 memopv16i32, i512mem, loadi32, i32mem, "{1to16}",
2339 SSE_INTALU_ITINS_P, 1>,
Craig Topperae11aed2014-01-14 07:41:20 +00002340 T8PD, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002341defm VPMINUQZ : avx512_binop_rm<0x3B, "vpminuq", X86umin, v8i64, VK8WM, VR512,
2342 memopv8i64, i512mem, loadi64, i64mem, "{1to8}",
2343 SSE_INTALU_ITINS_P, 0>,
Craig Topperae11aed2014-01-14 07:41:20 +00002344 T8PD, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00002345
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002346defm VPMINSDZ : avx512_binop_rm<0x39, "vpminsd", X86smin, v16i32, VK16WM, VR512,
2347 memopv16i32, i512mem, loadi32, i32mem, "{1to16}",
2348 SSE_INTALU_ITINS_P, 1>,
Craig Topperae11aed2014-01-14 07:41:20 +00002349 T8PD, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002350defm VPMINSQZ : avx512_binop_rm<0x39, "vpminsq", X86smin, v8i64, VK8WM, VR512,
2351 memopv8i64, i512mem, loadi64, i64mem, "{1to8}",
2352 SSE_INTALU_ITINS_P, 0>,
Craig Topperae11aed2014-01-14 07:41:20 +00002353 T8PD, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00002354
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00002355def : Pat <(v16i32 (int_x86_avx512_mask_pmaxs_d_512 (v16i32 VR512:$src1),
2356 (v16i32 VR512:$src2), (v16i32 immAllZerosV), (i16 -1))),
2357 (VPMAXSDZrr VR512:$src1, VR512:$src2)>;
2358def : Pat <(v16i32 (int_x86_avx512_mask_pmaxu_d_512 (v16i32 VR512:$src1),
2359 (v16i32 VR512:$src2), (v16i32 immAllZerosV), (i16 -1))),
2360 (VPMAXUDZrr VR512:$src1, VR512:$src2)>;
2361def : Pat <(v8i64 (int_x86_avx512_mask_pmaxs_q_512 (v8i64 VR512:$src1),
2362 (v8i64 VR512:$src2), (bc_v8i64 (v16i32 immAllZerosV)), (i8 -1))),
2363 (VPMAXSQZrr VR512:$src1, VR512:$src2)>;
2364def : Pat <(v8i64 (int_x86_avx512_mask_pmaxu_q_512 (v8i64 VR512:$src1),
2365 (v8i64 VR512:$src2), (bc_v8i64 (v16i32 immAllZerosV)), (i8 -1))),
2366 (VPMAXUQZrr VR512:$src1, VR512:$src2)>;
2367def : Pat <(v16i32 (int_x86_avx512_mask_pmins_d_512 (v16i32 VR512:$src1),
2368 (v16i32 VR512:$src2), (v16i32 immAllZerosV), (i16 -1))),
2369 (VPMINSDZrr VR512:$src1, VR512:$src2)>;
2370def : Pat <(v16i32 (int_x86_avx512_mask_pminu_d_512 (v16i32 VR512:$src1),
2371 (v16i32 VR512:$src2), (v16i32 immAllZerosV), (i16 -1))),
2372 (VPMINUDZrr VR512:$src1, VR512:$src2)>;
2373def : Pat <(v8i64 (int_x86_avx512_mask_pmins_q_512 (v8i64 VR512:$src1),
2374 (v8i64 VR512:$src2), (bc_v8i64 (v16i32 immAllZerosV)), (i8 -1))),
2375 (VPMINSQZrr VR512:$src1, VR512:$src2)>;
2376def : Pat <(v8i64 (int_x86_avx512_mask_pminu_q_512 (v8i64 VR512:$src1),
2377 (v8i64 VR512:$src2), (bc_v8i64 (v16i32 immAllZerosV)), (i8 -1))),
2378 (VPMINUQZrr VR512:$src1, VR512:$src2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002379//===----------------------------------------------------------------------===//
2380// AVX-512 - Unpack Instructions
2381//===----------------------------------------------------------------------===//
2382
2383multiclass avx512_unpack_fp<bits<8> opc, SDNode OpNode, ValueType vt,
2384 PatFrag mem_frag, RegisterClass RC,
2385 X86MemOperand x86memop, string asm,
2386 Domain d> {
2387 def rr : AVX512PI<opc, MRMSrcReg,
2388 (outs RC:$dst), (ins RC:$src1, RC:$src2),
2389 asm, [(set RC:$dst,
2390 (vt (OpNode RC:$src1, RC:$src2)))],
Elena Demikhovskyb30371c2013-10-02 06:39:07 +00002391 d>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002392 def rm : AVX512PI<opc, MRMSrcMem,
2393 (outs RC:$dst), (ins RC:$src1, x86memop:$src2),
2394 asm, [(set RC:$dst,
2395 (vt (OpNode RC:$src1,
2396 (bitconvert (mem_frag addr:$src2)))))],
Elena Demikhovskyb30371c2013-10-02 06:39:07 +00002397 d>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002398}
2399
2400defm VUNPCKHPSZ: avx512_unpack_fp<0x15, X86Unpckh, v16f32, memopv8f64,
2401 VR512, f512mem, "vunpckhps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Craig Topper5ccb6172014-02-18 00:21:49 +00002402 SSEPackedSingle>, PS, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002403defm VUNPCKHPDZ: avx512_unpack_fp<0x15, X86Unpckh, v8f64, memopv8f64,
2404 VR512, f512mem, "vunpckhpd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Craig Topperae11aed2014-01-14 07:41:20 +00002405 SSEPackedDouble>, PD, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002406defm VUNPCKLPSZ: avx512_unpack_fp<0x14, X86Unpckl, v16f32, memopv8f64,
2407 VR512, f512mem, "vunpcklps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Craig Topper5ccb6172014-02-18 00:21:49 +00002408 SSEPackedSingle>, PS, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002409defm VUNPCKLPDZ: avx512_unpack_fp<0x14, X86Unpckl, v8f64, memopv8f64,
2410 VR512, f512mem, "vunpcklpd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Craig Topperae11aed2014-01-14 07:41:20 +00002411 SSEPackedDouble>, PD, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002412
2413multiclass avx512_unpack_int<bits<8> opc, string OpcodeStr, SDNode OpNode,
2414 ValueType OpVT, RegisterClass RC, PatFrag memop_frag,
2415 X86MemOperand x86memop> {
2416 def rr : AVX512BI<opc, MRMSrcReg, (outs RC:$dst),
2417 (ins RC:$src1, RC:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002418 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002419 [(set RC:$dst, (OpVT (OpNode (OpVT RC:$src1), (OpVT RC:$src2))))],
2420 IIC_SSE_UNPCK>, EVEX_4V;
2421 def rm : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
2422 (ins RC:$src1, x86memop:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002423 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002424 [(set RC:$dst, (OpVT (OpNode (OpVT RC:$src1),
2425 (bitconvert (memop_frag addr:$src2)))))],
2426 IIC_SSE_UNPCK>, EVEX_4V;
2427}
2428defm VPUNPCKLDQZ : avx512_unpack_int<0x62, "vpunpckldq", X86Unpckl, v16i32,
2429 VR512, memopv16i32, i512mem>, EVEX_V512,
2430 EVEX_CD8<32, CD8VF>;
2431defm VPUNPCKLQDQZ : avx512_unpack_int<0x6C, "vpunpcklqdq", X86Unpckl, v8i64,
2432 VR512, memopv8i64, i512mem>, EVEX_V512,
2433 VEX_W, EVEX_CD8<64, CD8VF>;
2434defm VPUNPCKHDQZ : avx512_unpack_int<0x6A, "vpunpckhdq", X86Unpckh, v16i32,
2435 VR512, memopv16i32, i512mem>, EVEX_V512,
2436 EVEX_CD8<32, CD8VF>;
2437defm VPUNPCKHQDQZ : avx512_unpack_int<0x6D, "vpunpckhqdq", X86Unpckh, v8i64,
2438 VR512, memopv8i64, i512mem>, EVEX_V512,
2439 VEX_W, EVEX_CD8<64, CD8VF>;
2440//===----------------------------------------------------------------------===//
2441// AVX-512 - PSHUFD
2442//
2443
2444multiclass avx512_pshuf_imm<bits<8> opc, string OpcodeStr, RegisterClass RC,
2445 SDNode OpNode, PatFrag mem_frag,
2446 X86MemOperand x86memop, ValueType OpVT> {
2447 def ri : AVX512Ii8<opc, MRMSrcReg, (outs RC:$dst),
2448 (ins RC:$src1, i8imm:$src2),
2449 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002450 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002451 [(set RC:$dst,
2452 (OpVT (OpNode RC:$src1, (i8 imm:$src2))))]>,
2453 EVEX;
2454 def mi : AVX512Ii8<opc, MRMSrcMem, (outs RC:$dst),
2455 (ins x86memop:$src1, i8imm:$src2),
2456 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002457 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002458 [(set RC:$dst,
2459 (OpVT (OpNode (mem_frag addr:$src1),
2460 (i8 imm:$src2))))]>, EVEX;
2461}
2462
2463defm VPSHUFDZ : avx512_pshuf_imm<0x70, "vpshufd", VR512, X86PShufd, memopv16i32,
Craig Topperae11aed2014-01-14 07:41:20 +00002464 i512mem, v16i32>, PD, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002465
2466let ExeDomain = SSEPackedSingle in
2467defm VPERMILPSZ : avx512_pshuf_imm<0x04, "vpermilps", VR512, X86VPermilp,
Craig Topperae11aed2014-01-14 07:41:20 +00002468 memopv16f32, i512mem, v16f32>, TAPD, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002469 EVEX_CD8<32, CD8VF>;
2470let ExeDomain = SSEPackedDouble in
2471defm VPERMILPDZ : avx512_pshuf_imm<0x05, "vpermilpd", VR512, X86VPermilp,
Craig Topperae11aed2014-01-14 07:41:20 +00002472 memopv8f64, i512mem, v8f64>, TAPD, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002473 VEX_W, EVEX_CD8<32, CD8VF>;
2474
2475def : Pat<(v16i32 (X86VPermilp VR512:$src1, (i8 imm:$imm))),
2476 (VPERMILPSZri VR512:$src1, imm:$imm)>;
2477def : Pat<(v8i64 (X86VPermilp VR512:$src1, (i8 imm:$imm))),
2478 (VPERMILPDZri VR512:$src1, imm:$imm)>;
2479
2480//===----------------------------------------------------------------------===//
2481// AVX-512 Logical Instructions
2482//===----------------------------------------------------------------------===//
2483
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002484defm VPANDDZ : avx512_binop_rm<0xDB, "vpandd", and, v16i32, VK16WM, VR512, memopv16i32,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002485 i512mem, loadi32, i32mem, "{1to16}", SSE_BIT_ITINS_P, 1>,
2486 EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002487defm VPANDQZ : avx512_binop_rm<0xDB, "vpandq", and, v8i64, VK8WM, VR512, memopv8i64,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002488 i512mem, loadi64, i64mem, "{1to8}", SSE_BIT_ITINS_P, 1>,
2489 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002490defm VPORDZ : avx512_binop_rm<0xEB, "vpord", or, v16i32, VK16WM, VR512, memopv16i32,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002491 i512mem, loadi32, i32mem, "{1to16}", SSE_BIT_ITINS_P, 1>,
2492 EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002493defm VPORQZ : avx512_binop_rm<0xEB, "vporq", or, v8i64, VK8WM, VR512, memopv8i64,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002494 i512mem, loadi64, i64mem, "{1to8}", SSE_BIT_ITINS_P, 1>,
2495 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002496defm VPXORDZ : avx512_binop_rm<0xEF, "vpxord", xor, v16i32, VK16WM, VR512, memopv16i32,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002497 i512mem, loadi32, i32mem, "{1to16}", SSE_BIT_ITINS_P, 1>,
2498 EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002499defm VPXORQZ : avx512_binop_rm<0xEF, "vpxorq", xor, v8i64, VK8WM, VR512, memopv8i64,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002500 i512mem, loadi64, i64mem, "{1to8}", SSE_BIT_ITINS_P, 1>,
2501 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002502defm VPANDNDZ : avx512_binop_rm<0xDF, "vpandnd", X86andnp, v16i32, VK16WM, VR512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002503 memopv16i32, i512mem, loadi32, i32mem, "{1to16}",
2504 SSE_BIT_ITINS_P, 0>, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002505defm VPANDNQZ : avx512_binop_rm<0xDF, "vpandnq", X86andnp, v8i64, VK8WM, VR512,
2506 memopv8i64, i512mem, loadi64, i64mem, "{1to8}",
2507 SSE_BIT_ITINS_P, 0>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002508
2509//===----------------------------------------------------------------------===//
2510// AVX-512 FP arithmetic
2511//===----------------------------------------------------------------------===//
2512
2513multiclass avx512_binop_s<bits<8> opc, string OpcodeStr, SDNode OpNode,
2514 SizeItins itins> {
Elena Demikhovskycf088092013-12-11 14:31:04 +00002515 defm SSZ : sse12_fp_scalar<opc, !strconcat(OpcodeStr, "ss"), OpNode, FR32X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002516 f32mem, itins.s, 0>, XS, EVEX_4V, VEX_LIG,
2517 EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00002518 defm SDZ : sse12_fp_scalar<opc, !strconcat(OpcodeStr, "sd"), OpNode, FR64X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002519 f64mem, itins.d, 0>, XD, VEX_W, EVEX_4V, VEX_LIG,
2520 EVEX_CD8<64, CD8VT1>;
2521}
2522
2523let isCommutable = 1 in {
2524defm VADD : avx512_binop_s<0x58, "add", fadd, SSE_ALU_ITINS_S>;
2525defm VMUL : avx512_binop_s<0x59, "mul", fmul, SSE_ALU_ITINS_S>;
2526defm VMIN : avx512_binop_s<0x5D, "min", X86fmin, SSE_ALU_ITINS_S>;
2527defm VMAX : avx512_binop_s<0x5F, "max", X86fmax, SSE_ALU_ITINS_S>;
2528}
2529let isCommutable = 0 in {
2530defm VSUB : avx512_binop_s<0x5C, "sub", fsub, SSE_ALU_ITINS_S>;
2531defm VDIV : avx512_binop_s<0x5E, "div", fdiv, SSE_ALU_ITINS_S>;
2532}
2533
2534multiclass avx512_fp_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00002535 RegisterClass KRC,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002536 RegisterClass RC, ValueType vt,
2537 X86MemOperand x86memop, PatFrag mem_frag,
2538 X86MemOperand x86scalar_mop, PatFrag scalar_mfrag,
2539 string BrdcstStr,
2540 Domain d, OpndItins itins, bit commutable> {
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00002541 let isCommutable = commutable in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002542 def rr : PI<opc, MRMSrcReg, (outs RC:$dst), (ins RC:$src1, RC:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002543 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002544 [(set RC:$dst, (vt (OpNode RC:$src1, RC:$src2)))], itins.rr, d>,
Craig Topperda7160d2014-02-01 08:17:56 +00002545 EVEX_4V;
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00002546
2547 def rrk: PI<opc, MRMSrcReg, (outs RC:$dst), (ins KRC:$mask, RC:$src1, RC:$src2),
2548 !strconcat(OpcodeStr,
2549 " \t{$src2, $src1, $dst {${mask}} |$dst {${mask}}, $src1, $src2}"),
2550 [], itins.rr, d>, EVEX_4V, EVEX_K;
2551
2552 def rrkz: PI<opc, MRMSrcReg, (outs RC:$dst), (ins KRC:$mask, RC:$src1, RC:$src2),
2553 !strconcat(OpcodeStr,
2554 " \t{$src2, $src1, $dst {${mask}} {z}|$dst {${mask}} {z}, $src1, $src2}"),
2555 [], itins.rr, d>, EVEX_4V, EVEX_KZ;
2556 }
2557
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002558 let mayLoad = 1 in {
2559 def rm : PI<opc, MRMSrcMem, (outs RC:$dst), (ins RC:$src1, x86memop:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002560 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002561 [(set RC:$dst, (OpNode RC:$src1, (mem_frag addr:$src2)))],
Craig Topperda7160d2014-02-01 08:17:56 +00002562 itins.rm, d>, EVEX_4V;
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00002563
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002564 def rmb : PI<opc, MRMSrcMem, (outs RC:$dst),
2565 (ins RC:$src1, x86scalar_mop:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002566 !strconcat(OpcodeStr, " \t{${src2}", BrdcstStr,
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00002567 ", $src1, $dst|$dst, $src1, ${src2}", BrdcstStr, "}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002568 [(set RC:$dst, (OpNode RC:$src1,
2569 (vt (X86VBroadcast (scalar_mfrag addr:$src2)))))],
Craig Topperda7160d2014-02-01 08:17:56 +00002570 itins.rm, d>, EVEX_4V, EVEX_B;
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00002571
2572 def rmk : PI<opc, MRMSrcMem, (outs RC:$dst),
2573 (ins KRC:$mask, RC:$src1, x86memop:$src2), !strconcat(OpcodeStr,
2574 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}"),
2575 [], itins.rm, d>, EVEX_4V, EVEX_K;
2576
2577 def rmkz : PI<opc, MRMSrcMem, (outs RC:$dst),
2578 (ins KRC:$mask, RC:$src1, x86memop:$src2), !strconcat(OpcodeStr,
2579 "\t{$src2, $src1, $dst {${mask}} {z}|$dst {${mask}} {z}, $src1, $src2}"),
2580 [], itins.rm, d>, EVEX_4V, EVEX_KZ;
2581
2582 def rmbk : PI<opc, MRMSrcMem, (outs RC:$dst),
2583 (ins KRC:$mask, RC:$src1, x86scalar_mop:$src2), !strconcat(OpcodeStr,
2584 " \t{${src2}", BrdcstStr,
2585 ", $src1, $dst {${mask}}|$dst {${mask}}, $src1, ${src2}", BrdcstStr, "}"),
2586 [], itins.rm, d>, EVEX_4V, EVEX_B, EVEX_K;
2587
2588 def rmbkz : PI<opc, MRMSrcMem, (outs RC:$dst),
2589 (ins KRC:$mask, RC:$src1, x86scalar_mop:$src2), !strconcat(OpcodeStr,
2590 " \t{${src2}", BrdcstStr,
2591 ", $src1, $dst {${mask}} {z}|$dst {${mask}} {z}, $src1, ${src2}",
2592 BrdcstStr, "}"),
2593 [], itins.rm, d>, EVEX_4V, EVEX_B, EVEX_KZ;
2594 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002595}
2596
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00002597defm VADDPSZ : avx512_fp_packed<0x58, "addps", fadd, VK16WM, VR512, v16f32, f512mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002598 memopv16f32, f32mem, loadf32, "{1to16}", SSEPackedSingle,
Craig Topper5ccb6172014-02-18 00:21:49 +00002599 SSE_ALU_ITINS_P.s, 1>, EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002600
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00002601defm VADDPDZ : avx512_fp_packed<0x58, "addpd", fadd, VK8WM, VR512, v8f64, f512mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002602 memopv8f64, f64mem, loadf64, "{1to8}", SSEPackedDouble,
2603 SSE_ALU_ITINS_P.d, 1>,
Craig Topperae11aed2014-01-14 07:41:20 +00002604 EVEX_V512, PD, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002605
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00002606defm VMULPSZ : avx512_fp_packed<0x59, "mulps", fmul, VK16WM, VR512, v16f32, f512mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002607 memopv16f32, f32mem, loadf32, "{1to16}", SSEPackedSingle,
Craig Topper5ccb6172014-02-18 00:21:49 +00002608 SSE_ALU_ITINS_P.s, 1>, EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00002609defm VMULPDZ : avx512_fp_packed<0x59, "mulpd", fmul, VK8WM, VR512, v8f64, f512mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002610 memopv8f64, f64mem, loadf64, "{1to8}", SSEPackedDouble,
2611 SSE_ALU_ITINS_P.d, 1>,
Craig Topperae11aed2014-01-14 07:41:20 +00002612 EVEX_V512, PD, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002613
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00002614defm VMINPSZ : avx512_fp_packed<0x5D, "minps", X86fmin, VK16WM, VR512, v16f32, f512mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002615 memopv16f32, f32mem, loadf32, "{1to16}", SSEPackedSingle,
2616 SSE_ALU_ITINS_P.s, 1>,
Craig Topper5ccb6172014-02-18 00:21:49 +00002617 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00002618defm VMAXPSZ : avx512_fp_packed<0x5F, "maxps", X86fmax, VK16WM, VR512, v16f32, f512mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002619 memopv16f32, f32mem, loadf32, "{1to16}", SSEPackedSingle,
2620 SSE_ALU_ITINS_P.s, 1>,
Craig Topper5ccb6172014-02-18 00:21:49 +00002621 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002622
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00002623defm VMINPDZ : avx512_fp_packed<0x5D, "minpd", X86fmin, VK8WM, VR512, v8f64, f512mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002624 memopv8f64, f64mem, loadf64, "{1to8}", SSEPackedDouble,
2625 SSE_ALU_ITINS_P.d, 1>,
Craig Topperae11aed2014-01-14 07:41:20 +00002626 EVEX_V512, PD, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00002627defm VMAXPDZ : avx512_fp_packed<0x5F, "maxpd", X86fmax, VK8WM, VR512, v8f64, f512mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002628 memopv8f64, f64mem, loadf64, "{1to8}", SSEPackedDouble,
2629 SSE_ALU_ITINS_P.d, 1>,
Craig Topperae11aed2014-01-14 07:41:20 +00002630 EVEX_V512, PD, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002631
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00002632defm VSUBPSZ : avx512_fp_packed<0x5C, "subps", fsub, VK16WM, VR512, v16f32, f512mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002633 memopv16f32, f32mem, loadf32, "{1to16}", SSEPackedSingle,
Craig Topper5ccb6172014-02-18 00:21:49 +00002634 SSE_ALU_ITINS_P.s, 0>, EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00002635defm VDIVPSZ : avx512_fp_packed<0x5E, "divps", fdiv, VK16WM, VR512, v16f32, f512mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002636 memopv16f32, f32mem, loadf32, "{1to16}", SSEPackedSingle,
Craig Topper5ccb6172014-02-18 00:21:49 +00002637 SSE_ALU_ITINS_P.s, 0>, EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002638
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00002639defm VSUBPDZ : avx512_fp_packed<0x5C, "subpd", fsub, VK8WM, VR512, v8f64, f512mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002640 memopv8f64, f64mem, loadf64, "{1to8}", SSEPackedDouble,
2641 SSE_ALU_ITINS_P.d, 0>,
Craig Topperae11aed2014-01-14 07:41:20 +00002642 EVEX_V512, PD, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00002643defm VDIVPDZ : avx512_fp_packed<0x5E, "divpd", fdiv, VK8WM, VR512, v8f64, f512mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002644 memopv8f64, f64mem, loadf64, "{1to8}", SSEPackedDouble,
2645 SSE_ALU_ITINS_P.d, 0>,
Craig Topperae11aed2014-01-14 07:41:20 +00002646 EVEX_V512, PD, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002647
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00002648def : Pat<(v16f32 (int_x86_avx512_mask_max_ps_512 (v16f32 VR512:$src1),
2649 (v16f32 VR512:$src2), (bc_v16f32 (v16i32 immAllZerosV)),
2650 (i16 -1), FROUND_CURRENT)),
2651 (VMAXPSZrr VR512:$src1, VR512:$src2)>;
2652
2653def : Pat<(v8f64 (int_x86_avx512_mask_max_pd_512 (v8f64 VR512:$src1),
2654 (v8f64 VR512:$src2), (bc_v8f64 (v16i32 immAllZerosV)),
2655 (i8 -1), FROUND_CURRENT)),
2656 (VMAXPDZrr VR512:$src1, VR512:$src2)>;
2657
2658def : Pat<(v16f32 (int_x86_avx512_mask_min_ps_512 (v16f32 VR512:$src1),
2659 (v16f32 VR512:$src2), (bc_v16f32 (v16i32 immAllZerosV)),
2660 (i16 -1), FROUND_CURRENT)),
2661 (VMINPSZrr VR512:$src1, VR512:$src2)>;
2662
2663def : Pat<(v8f64 (int_x86_avx512_mask_min_pd_512 (v8f64 VR512:$src1),
2664 (v8f64 VR512:$src2), (bc_v8f64 (v16i32 immAllZerosV)),
2665 (i8 -1), FROUND_CURRENT)),
2666 (VMINPDZrr VR512:$src1, VR512:$src2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002667//===----------------------------------------------------------------------===//
2668// AVX-512 VPTESTM instructions
2669//===----------------------------------------------------------------------===//
2670
2671multiclass avx512_vptest<bits<8> opc, string OpcodeStr, RegisterClass KRC,
2672 RegisterClass RC, X86MemOperand x86memop, PatFrag memop_frag,
2673 SDNode OpNode, ValueType vt> {
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002674 def rr : AVX512PI<opc, MRMSrcReg,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002675 (outs KRC:$dst), (ins RC:$src1, RC:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002676 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002677 [(set KRC:$dst, (OpNode (vt RC:$src1), (vt RC:$src2)))],
2678 SSEPackedInt>, EVEX_4V;
2679 def rm : AVX512PI<opc, MRMSrcMem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002680 (outs KRC:$dst), (ins RC:$src1, x86memop:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002681 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002682 [(set KRC:$dst, (OpNode (vt RC:$src1),
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002683 (bitconvert (memop_frag addr:$src2))))], SSEPackedInt>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002684}
2685
2686defm VPTESTMDZ : avx512_vptest<0x27, "vptestmd", VK16, VR512, f512mem,
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002687 memopv16i32, X86testm, v16i32>, T8PD, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002688 EVEX_CD8<32, CD8VF>;
2689defm VPTESTMQZ : avx512_vptest<0x27, "vptestmq", VK8, VR512, f512mem,
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00002690 memopv8i64, X86testm, v8i64>, T8PD, EVEX_V512, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002691 EVEX_CD8<64, CD8VF>;
2692
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002693let Predicates = [HasCDI] in {
2694defm VPTESTNMDZ : avx512_vptest<0x27, "vptestnmd", VK16, VR512, f512mem,
2695 memopv16i32, X86testnm, v16i32>, T8XS, EVEX_V512,
2696 EVEX_CD8<32, CD8VF>;
2697defm VPTESTNMQZ : avx512_vptest<0x27, "vptestnmq", VK8, VR512, f512mem,
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00002698 memopv8i64, X86testnm, v8i64>, T8XS, EVEX_V512, VEX_W,
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002699 EVEX_CD8<64, CD8VF>;
2700}
2701
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00002702def : Pat <(i16 (int_x86_avx512_mask_ptestm_d_512 (v16i32 VR512:$src1),
2703 (v16i32 VR512:$src2), (i16 -1))),
2704 (COPY_TO_REGCLASS (VPTESTMDZrr VR512:$src1, VR512:$src2), GR16)>;
2705
2706def : Pat <(i8 (int_x86_avx512_mask_ptestm_q_512 (v8i64 VR512:$src1),
2707 (v8i64 VR512:$src2), (i8 -1))),
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00002708 (COPY_TO_REGCLASS (VPTESTMQZrr VR512:$src1, VR512:$src2), GR8)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002709//===----------------------------------------------------------------------===//
2710// AVX-512 Shift instructions
2711//===----------------------------------------------------------------------===//
2712multiclass avx512_shift_rmi<bits<8> opc, Format ImmFormR, Format ImmFormM,
2713 string OpcodeStr, SDNode OpNode, RegisterClass RC,
2714 ValueType vt, X86MemOperand x86memop, PatFrag mem_frag,
2715 RegisterClass KRC> {
2716 def ri : AVX512BIi8<opc, ImmFormR, (outs RC:$dst),
Lang Hames27839932013-10-21 17:51:24 +00002717 (ins RC:$src1, i8imm:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002718 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Lang Hames27839932013-10-21 17:51:24 +00002719 [(set RC:$dst, (vt (OpNode RC:$src1, (i8 imm:$src2))))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002720 SSE_INTSHIFT_ITINS_P.rr>, EVEX_4V;
2721 def rik : AVX512BIi8<opc, ImmFormR, (outs RC:$dst),
Lang Hames27839932013-10-21 17:51:24 +00002722 (ins KRC:$mask, RC:$src1, i8imm:$src2),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002723 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002724 " \t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002725 [], SSE_INTSHIFT_ITINS_P.rr>, EVEX_4V, EVEX_K;
2726 def mi: AVX512BIi8<opc, ImmFormM, (outs RC:$dst),
Lang Hames27839932013-10-21 17:51:24 +00002727 (ins x86memop:$src1, i8imm:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002728 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002729 [(set RC:$dst, (OpNode (mem_frag addr:$src1),
Lang Hames27839932013-10-21 17:51:24 +00002730 (i8 imm:$src2)))], SSE_INTSHIFT_ITINS_P.rm>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002731 def mik: AVX512BIi8<opc, ImmFormM, (outs RC:$dst),
Lang Hames27839932013-10-21 17:51:24 +00002732 (ins KRC:$mask, x86memop:$src1, i8imm:$src2),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002733 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002734 " \t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002735 [], SSE_INTSHIFT_ITINS_P.rm>, EVEX_4V, EVEX_K;
2736}
2737
2738multiclass avx512_shift_rrm<bits<8> opc, string OpcodeStr, SDNode OpNode,
2739 RegisterClass RC, ValueType vt, ValueType SrcVT,
2740 PatFrag bc_frag, RegisterClass KRC> {
2741 // src2 is always 128-bit
2742 def rr : AVX512BI<opc, MRMSrcReg, (outs RC:$dst),
2743 (ins RC:$src1, VR128X:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002744 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002745 [(set RC:$dst, (vt (OpNode RC:$src1, (SrcVT VR128X:$src2))))],
2746 SSE_INTSHIFT_ITINS_P.rr>, EVEX_4V;
2747 def rrk : AVX512BI<opc, MRMSrcReg, (outs RC:$dst),
2748 (ins KRC:$mask, RC:$src1, VR128X:$src2),
2749 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002750 " \t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002751 [], SSE_INTSHIFT_ITINS_P.rr>, EVEX_4V, EVEX_K;
2752 def rm : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
2753 (ins RC:$src1, i128mem:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002754 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002755 [(set RC:$dst, (vt (OpNode RC:$src1,
2756 (bc_frag (memopv2i64 addr:$src2)))))],
2757 SSE_INTSHIFT_ITINS_P.rm>, EVEX_4V;
2758 def rmk : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
2759 (ins KRC:$mask, RC:$src1, i128mem:$src2),
2760 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002761 " \t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002762 [], SSE_INTSHIFT_ITINS_P.rm>, EVEX_4V, EVEX_K;
2763}
2764
2765defm VPSRLDZ : avx512_shift_rmi<0x72, MRM2r, MRM2m, "vpsrld", X86vsrli,
2766 VR512, v16i32, i512mem, memopv16i32, VK16WM>,
2767 EVEX_V512, EVEX_CD8<32, CD8VF>;
2768defm VPSRLDZ : avx512_shift_rrm<0xD2, "vpsrld", X86vsrl,
2769 VR512, v16i32, v4i32, bc_v4i32, VK16WM>, EVEX_V512,
2770 EVEX_CD8<32, CD8VQ>;
2771
2772defm VPSRLQZ : avx512_shift_rmi<0x73, MRM2r, MRM2m, "vpsrlq", X86vsrli,
2773 VR512, v8i64, i512mem, memopv8i64, VK8WM>, EVEX_V512,
2774 EVEX_CD8<64, CD8VF>, VEX_W;
2775defm VPSRLQZ : avx512_shift_rrm<0xD3, "vpsrlq", X86vsrl,
2776 VR512, v8i64, v2i64, bc_v2i64, VK8WM>, EVEX_V512,
2777 EVEX_CD8<64, CD8VQ>, VEX_W;
2778
2779defm VPSLLDZ : avx512_shift_rmi<0x72, MRM6r, MRM6m, "vpslld", X86vshli,
2780 VR512, v16i32, i512mem, memopv16i32, VK16WM>, EVEX_V512,
2781 EVEX_CD8<32, CD8VF>;
2782defm VPSLLDZ : avx512_shift_rrm<0xF2, "vpslld", X86vshl,
2783 VR512, v16i32, v4i32, bc_v4i32, VK16WM>, EVEX_V512,
2784 EVEX_CD8<32, CD8VQ>;
2785
2786defm VPSLLQZ : avx512_shift_rmi<0x73, MRM6r, MRM6m, "vpsllq", X86vshli,
2787 VR512, v8i64, i512mem, memopv8i64, VK8WM>, EVEX_V512,
2788 EVEX_CD8<64, CD8VF>, VEX_W;
2789defm VPSLLQZ : avx512_shift_rrm<0xF3, "vpsllq", X86vshl,
2790 VR512, v8i64, v2i64, bc_v2i64, VK8WM>, EVEX_V512,
2791 EVEX_CD8<64, CD8VQ>, VEX_W;
2792
2793defm VPSRADZ : avx512_shift_rmi<0x72, MRM4r, MRM4m, "vpsrad", X86vsrai,
2794 VR512, v16i32, i512mem, memopv16i32, VK16WM>,
2795 EVEX_V512, EVEX_CD8<32, CD8VF>;
2796defm VPSRADZ : avx512_shift_rrm<0xE2, "vpsrad", X86vsra,
2797 VR512, v16i32, v4i32, bc_v4i32, VK16WM>, EVEX_V512,
2798 EVEX_CD8<32, CD8VQ>;
2799
2800defm VPSRAQZ : avx512_shift_rmi<0x72, MRM4r, MRM4m, "vpsraq", X86vsrai,
2801 VR512, v8i64, i512mem, memopv8i64, VK8WM>, EVEX_V512,
2802 EVEX_CD8<64, CD8VF>, VEX_W;
2803defm VPSRAQZ : avx512_shift_rrm<0xE2, "vpsraq", X86vsra,
2804 VR512, v8i64, v2i64, bc_v2i64, VK8WM>, EVEX_V512,
2805 EVEX_CD8<64, CD8VQ>, VEX_W;
2806
2807//===-------------------------------------------------------------------===//
2808// Variable Bit Shifts
2809//===-------------------------------------------------------------------===//
2810multiclass avx512_var_shift<bits<8> opc, string OpcodeStr, SDNode OpNode,
2811 RegisterClass RC, ValueType vt,
2812 X86MemOperand x86memop, PatFrag mem_frag> {
2813 def rr : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
2814 (ins RC:$src1, RC:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002815 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002816 [(set RC:$dst,
2817 (vt (OpNode RC:$src1, (vt RC:$src2))))]>,
2818 EVEX_4V;
2819 def rm : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
2820 (ins RC:$src1, x86memop:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002821 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002822 [(set RC:$dst,
2823 (vt (OpNode RC:$src1, (mem_frag addr:$src2))))]>,
2824 EVEX_4V;
2825}
2826
2827defm VPSLLVDZ : avx512_var_shift<0x47, "vpsllvd", shl, VR512, v16i32,
2828 i512mem, memopv16i32>, EVEX_V512,
2829 EVEX_CD8<32, CD8VF>;
2830defm VPSLLVQZ : avx512_var_shift<0x47, "vpsllvq", shl, VR512, v8i64,
2831 i512mem, memopv8i64>, EVEX_V512, VEX_W,
2832 EVEX_CD8<64, CD8VF>;
2833defm VPSRLVDZ : avx512_var_shift<0x45, "vpsrlvd", srl, VR512, v16i32,
2834 i512mem, memopv16i32>, EVEX_V512,
2835 EVEX_CD8<32, CD8VF>;
2836defm VPSRLVQZ : avx512_var_shift<0x45, "vpsrlvq", srl, VR512, v8i64,
2837 i512mem, memopv8i64>, EVEX_V512, VEX_W,
2838 EVEX_CD8<64, CD8VF>;
2839defm VPSRAVDZ : avx512_var_shift<0x46, "vpsravd", sra, VR512, v16i32,
2840 i512mem, memopv16i32>, EVEX_V512,
2841 EVEX_CD8<32, CD8VF>;
2842defm VPSRAVQZ : avx512_var_shift<0x46, "vpsravq", sra, VR512, v8i64,
2843 i512mem, memopv8i64>, EVEX_V512, VEX_W,
2844 EVEX_CD8<64, CD8VF>;
2845
2846//===----------------------------------------------------------------------===//
2847// AVX-512 - MOVDDUP
2848//===----------------------------------------------------------------------===//
2849
2850multiclass avx512_movddup<string OpcodeStr, RegisterClass RC, ValueType VT,
2851 X86MemOperand x86memop, PatFrag memop_frag> {
2852def rr : AVX512PDI<0x12, MRMSrcReg, (outs RC:$dst), (ins RC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002853 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002854 [(set RC:$dst, (VT (X86Movddup RC:$src)))]>, EVEX;
2855def rm : AVX512PDI<0x12, MRMSrcMem, (outs RC:$dst), (ins x86memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002856 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002857 [(set RC:$dst,
2858 (VT (X86Movddup (memop_frag addr:$src))))]>, EVEX;
2859}
2860
2861defm VMOVDDUPZ : avx512_movddup<"vmovddup", VR512, v8f64, f512mem, memopv8f64>,
2862 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VF>;
2863def : Pat<(X86Movddup (v8f64 (scalar_to_vector (loadf64 addr:$src)))),
2864 (VMOVDDUPZrm addr:$src)>;
2865
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00002866//===---------------------------------------------------------------------===//
2867// Replicate Single FP - MOVSHDUP and MOVSLDUP
2868//===---------------------------------------------------------------------===//
2869multiclass avx512_replicate_sfp<bits<8> op, SDNode OpNode, string OpcodeStr,
2870 ValueType vt, RegisterClass RC, PatFrag mem_frag,
2871 X86MemOperand x86memop> {
2872 def rr : AVX512XSI<op, MRMSrcReg, (outs RC:$dst), (ins RC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002873 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00002874 [(set RC:$dst, (vt (OpNode RC:$src)))]>, EVEX;
2875 let mayLoad = 1 in
2876 def rm : AVX512XSI<op, MRMSrcMem, (outs RC:$dst), (ins x86memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002877 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00002878 [(set RC:$dst, (OpNode (mem_frag addr:$src)))]>, EVEX;
2879}
2880
2881defm VMOVSHDUPZ : avx512_replicate_sfp<0x16, X86Movshdup, "vmovshdup",
2882 v16f32, VR512, memopv16f32, f512mem>, EVEX_V512,
2883 EVEX_CD8<32, CD8VF>;
2884defm VMOVSLDUPZ : avx512_replicate_sfp<0x12, X86Movsldup, "vmovsldup",
2885 v16f32, VR512, memopv16f32, f512mem>, EVEX_V512,
2886 EVEX_CD8<32, CD8VF>;
2887
2888def : Pat<(v16i32 (X86Movshdup VR512:$src)), (VMOVSHDUPZrr VR512:$src)>;
2889def : Pat<(v16i32 (X86Movshdup (memopv16i32 addr:$src))),
2890 (VMOVSHDUPZrm addr:$src)>;
2891def : Pat<(v16i32 (X86Movsldup VR512:$src)), (VMOVSLDUPZrr VR512:$src)>;
2892def : Pat<(v16i32 (X86Movsldup (memopv16i32 addr:$src))),
2893 (VMOVSLDUPZrm addr:$src)>;
2894
2895//===----------------------------------------------------------------------===//
2896// Move Low to High and High to Low packed FP Instructions
2897//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002898def VMOVLHPSZrr : AVX512PSI<0x16, MRMSrcReg, (outs VR128X:$dst),
2899 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002900 "vmovlhps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002901 [(set VR128X:$dst, (v4f32 (X86Movlhps VR128X:$src1, VR128X:$src2)))],
2902 IIC_SSE_MOV_LH>, EVEX_4V;
2903def VMOVHLPSZrr : AVX512PSI<0x12, MRMSrcReg, (outs VR128X:$dst),
2904 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002905 "vmovhlps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002906 [(set VR128X:$dst, (v4f32 (X86Movhlps VR128X:$src1, VR128X:$src2)))],
2907 IIC_SSE_MOV_LH>, EVEX_4V;
2908
Craig Topperdbe8b7d2013-09-27 07:20:47 +00002909let Predicates = [HasAVX512] in {
2910 // MOVLHPS patterns
2911 def : Pat<(v4i32 (X86Movlhps VR128X:$src1, VR128X:$src2)),
2912 (VMOVLHPSZrr VR128X:$src1, VR128X:$src2)>;
2913 def : Pat<(v2i64 (X86Movlhps VR128X:$src1, VR128X:$src2)),
2914 (VMOVLHPSZrr (v2i64 VR128X:$src1), VR128X:$src2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002915
Craig Topperdbe8b7d2013-09-27 07:20:47 +00002916 // MOVHLPS patterns
2917 def : Pat<(v4i32 (X86Movhlps VR128X:$src1, VR128X:$src2)),
2918 (VMOVHLPSZrr VR128X:$src1, VR128X:$src2)>;
2919}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002920
2921//===----------------------------------------------------------------------===//
2922// FMA - Fused Multiply Operations
2923//
2924let Constraints = "$src1 = $dst" in {
2925multiclass avx512_fma3p_rm<bits<8> opc, string OpcodeStr,
2926 RegisterClass RC, X86MemOperand x86memop,
2927 PatFrag mem_frag, X86MemOperand x86scalar_mop, PatFrag scalar_mfrag,
2928 string BrdcstStr, SDNode OpNode, ValueType OpVT> {
2929 def r: AVX512FMA3<opc, MRMSrcReg, (outs RC:$dst),
2930 (ins RC:$src1, RC:$src2, RC:$src3),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002931 !strconcat(OpcodeStr," \t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002932 [(set RC:$dst, (OpVT(OpNode RC:$src1, RC:$src2, RC:$src3)))]>;
2933
2934 let mayLoad = 1 in
2935 def m: AVX512FMA3<opc, MRMSrcMem, (outs RC:$dst),
2936 (ins RC:$src1, RC:$src2, x86memop:$src3),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002937 !strconcat(OpcodeStr, " \t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002938 [(set RC:$dst, (OpVT (OpNode RC:$src1, RC:$src2,
2939 (mem_frag addr:$src3))))]>;
2940 def mb: AVX512FMA3<opc, MRMSrcMem, (outs RC:$dst),
2941 (ins RC:$src1, RC:$src2, x86scalar_mop:$src3),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002942 !strconcat(OpcodeStr, " \t{${src3}", BrdcstStr,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002943 ", $src2, $dst|$dst, $src2, ${src3}", BrdcstStr, "}"),
2944 [(set RC:$dst, (OpNode RC:$src1, RC:$src2,
2945 (OpVT (X86VBroadcast (scalar_mfrag addr:$src3)))))]>, EVEX_B;
2946}
2947} // Constraints = "$src1 = $dst"
2948
2949let ExeDomain = SSEPackedSingle in {
2950 defm VFMADD213PSZ : avx512_fma3p_rm<0xA8, "vfmadd213ps", VR512, f512mem,
2951 memopv16f32, f32mem, loadf32, "{1to16}",
2952 X86Fmadd, v16f32>, EVEX_V512,
2953 EVEX_CD8<32, CD8VF>;
2954 defm VFMSUB213PSZ : avx512_fma3p_rm<0xAA, "vfmsub213ps", VR512, f512mem,
2955 memopv16f32, f32mem, loadf32, "{1to16}",
2956 X86Fmsub, v16f32>, EVEX_V512,
2957 EVEX_CD8<32, CD8VF>;
2958 defm VFMADDSUB213PSZ : avx512_fma3p_rm<0xA6, "vfmaddsub213ps", VR512, f512mem,
2959 memopv16f32, f32mem, loadf32, "{1to16}",
2960 X86Fmaddsub, v16f32>,
2961 EVEX_V512, EVEX_CD8<32, CD8VF>;
2962 defm VFMSUBADD213PSZ : avx512_fma3p_rm<0xA7, "vfmsubadd213ps", VR512, f512mem,
2963 memopv16f32, f32mem, loadf32, "{1to16}",
2964 X86Fmsubadd, v16f32>,
2965 EVEX_V512, EVEX_CD8<32, CD8VF>;
2966 defm VFNMADD213PSZ : avx512_fma3p_rm<0xAC, "vfnmadd213ps", VR512, f512mem,
2967 memopv16f32, f32mem, loadf32, "{1to16}",
2968 X86Fnmadd, v16f32>, EVEX_V512,
2969 EVEX_CD8<32, CD8VF>;
2970 defm VFNMSUB213PSZ : avx512_fma3p_rm<0xAE, "vfnmsub213ps", VR512, f512mem,
2971 memopv16f32, f32mem, loadf32, "{1to16}",
2972 X86Fnmsub, v16f32>, EVEX_V512,
2973 EVEX_CD8<32, CD8VF>;
2974}
2975let ExeDomain = SSEPackedDouble in {
2976 defm VFMADD213PDZ : avx512_fma3p_rm<0xA8, "vfmadd213pd", VR512, f512mem,
2977 memopv8f64, f64mem, loadf64, "{1to8}",
2978 X86Fmadd, v8f64>, EVEX_V512,
2979 VEX_W, EVEX_CD8<64, CD8VF>;
2980 defm VFMSUB213PDZ : avx512_fma3p_rm<0xAA, "vfmsub213pd", VR512, f512mem,
2981 memopv8f64, f64mem, loadf64, "{1to8}",
2982 X86Fmsub, v8f64>, EVEX_V512, VEX_W,
2983 EVEX_CD8<64, CD8VF>;
2984 defm VFMADDSUB213PDZ : avx512_fma3p_rm<0xA6, "vfmaddsub213pd", VR512, f512mem,
2985 memopv8f64, f64mem, loadf64, "{1to8}",
2986 X86Fmaddsub, v8f64>, EVEX_V512, VEX_W,
2987 EVEX_CD8<64, CD8VF>;
2988 defm VFMSUBADD213PDZ : avx512_fma3p_rm<0xA7, "vfmsubadd213pd", VR512, f512mem,
2989 memopv8f64, f64mem, loadf64, "{1to8}",
2990 X86Fmsubadd, v8f64>, EVEX_V512, VEX_W,
2991 EVEX_CD8<64, CD8VF>;
2992 defm VFNMADD213PDZ : avx512_fma3p_rm<0xAC, "vfnmadd213pd", VR512, f512mem,
2993 memopv8f64, f64mem, loadf64, "{1to8}",
2994 X86Fnmadd, v8f64>, EVEX_V512, VEX_W,
2995 EVEX_CD8<64, CD8VF>;
2996 defm VFNMSUB213PDZ : avx512_fma3p_rm<0xAE, "vfnmsub213pd", VR512, f512mem,
2997 memopv8f64, f64mem, loadf64, "{1to8}",
2998 X86Fnmsub, v8f64>, EVEX_V512, VEX_W,
2999 EVEX_CD8<64, CD8VF>;
3000}
3001
3002let Constraints = "$src1 = $dst" in {
3003multiclass avx512_fma3p_m132<bits<8> opc, string OpcodeStr,
3004 RegisterClass RC, X86MemOperand x86memop,
3005 PatFrag mem_frag, X86MemOperand x86scalar_mop, PatFrag scalar_mfrag,
3006 string BrdcstStr, SDNode OpNode, ValueType OpVT> {
3007 let mayLoad = 1 in
3008 def m: AVX512FMA3<opc, MRMSrcMem, (outs RC:$dst),
3009 (ins RC:$src1, RC:$src3, x86memop:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003010 !strconcat(OpcodeStr, " \t{$src2, $src3, $dst|$dst, $src3, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003011 [(set RC:$dst, (OpVT (OpNode RC:$src1, (mem_frag addr:$src2), RC:$src3)))]>;
3012 def mb: AVX512FMA3<opc, MRMSrcMem, (outs RC:$dst),
3013 (ins RC:$src1, RC:$src3, x86scalar_mop:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003014 !strconcat(OpcodeStr, " \t{${src2}", BrdcstStr,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003015 ", $src3, $dst|$dst, $src3, ${src2}", BrdcstStr, "}"),
3016 [(set RC:$dst, (OpNode RC:$src1,
3017 (OpVT (X86VBroadcast (scalar_mfrag addr:$src2))), RC:$src3))]>, EVEX_B;
3018}
3019} // Constraints = "$src1 = $dst"
3020
3021
3022let ExeDomain = SSEPackedSingle in {
3023 defm VFMADD132PSZ : avx512_fma3p_m132<0x98, "vfmadd132ps", VR512, f512mem,
3024 memopv16f32, f32mem, loadf32, "{1to16}",
3025 X86Fmadd, v16f32>, EVEX_V512,
3026 EVEX_CD8<32, CD8VF>;
3027 defm VFMSUB132PSZ : avx512_fma3p_m132<0x9A, "vfmsub132ps", VR512, f512mem,
3028 memopv16f32, f32mem, loadf32, "{1to16}",
3029 X86Fmsub, v16f32>, EVEX_V512,
3030 EVEX_CD8<32, CD8VF>;
3031 defm VFMADDSUB132PSZ : avx512_fma3p_m132<0x96, "vfmaddsub132ps", VR512, f512mem,
3032 memopv16f32, f32mem, loadf32, "{1to16}",
3033 X86Fmaddsub, v16f32>,
3034 EVEX_V512, EVEX_CD8<32, CD8VF>;
3035 defm VFMSUBADD132PSZ : avx512_fma3p_m132<0x97, "vfmsubadd132ps", VR512, f512mem,
3036 memopv16f32, f32mem, loadf32, "{1to16}",
3037 X86Fmsubadd, v16f32>,
3038 EVEX_V512, EVEX_CD8<32, CD8VF>;
3039 defm VFNMADD132PSZ : avx512_fma3p_m132<0x9C, "vfnmadd132ps", VR512, f512mem,
3040 memopv16f32, f32mem, loadf32, "{1to16}",
3041 X86Fnmadd, v16f32>, EVEX_V512,
3042 EVEX_CD8<32, CD8VF>;
3043 defm VFNMSUB132PSZ : avx512_fma3p_m132<0x9E, "vfnmsub132ps", VR512, f512mem,
3044 memopv16f32, f32mem, loadf32, "{1to16}",
3045 X86Fnmsub, v16f32>, EVEX_V512,
3046 EVEX_CD8<32, CD8VF>;
3047}
3048let ExeDomain = SSEPackedDouble in {
3049 defm VFMADD132PDZ : avx512_fma3p_m132<0x98, "vfmadd132pd", VR512, f512mem,
3050 memopv8f64, f64mem, loadf64, "{1to8}",
3051 X86Fmadd, v8f64>, EVEX_V512,
3052 VEX_W, EVEX_CD8<64, CD8VF>;
3053 defm VFMSUB132PDZ : avx512_fma3p_m132<0x9A, "vfmsub132pd", VR512, f512mem,
3054 memopv8f64, f64mem, loadf64, "{1to8}",
3055 X86Fmsub, v8f64>, EVEX_V512, VEX_W,
3056 EVEX_CD8<64, CD8VF>;
3057 defm VFMADDSUB132PDZ : avx512_fma3p_m132<0x96, "vfmaddsub132pd", VR512, f512mem,
3058 memopv8f64, f64mem, loadf64, "{1to8}",
3059 X86Fmaddsub, v8f64>, EVEX_V512, VEX_W,
3060 EVEX_CD8<64, CD8VF>;
3061 defm VFMSUBADD132PDZ : avx512_fma3p_m132<0x97, "vfmsubadd132pd", VR512, f512mem,
3062 memopv8f64, f64mem, loadf64, "{1to8}",
3063 X86Fmsubadd, v8f64>, EVEX_V512, VEX_W,
3064 EVEX_CD8<64, CD8VF>;
3065 defm VFNMADD132PDZ : avx512_fma3p_m132<0x9C, "vfnmadd132pd", VR512, f512mem,
3066 memopv8f64, f64mem, loadf64, "{1to8}",
3067 X86Fnmadd, v8f64>, EVEX_V512, VEX_W,
3068 EVEX_CD8<64, CD8VF>;
3069 defm VFNMSUB132PDZ : avx512_fma3p_m132<0x9E, "vfnmsub132pd", VR512, f512mem,
3070 memopv8f64, f64mem, loadf64, "{1to8}",
3071 X86Fnmsub, v8f64>, EVEX_V512, VEX_W,
3072 EVEX_CD8<64, CD8VF>;
3073}
3074
3075// Scalar FMA
3076let Constraints = "$src1 = $dst" in {
3077multiclass avx512_fma3s_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
3078 RegisterClass RC, ValueType OpVT,
3079 X86MemOperand x86memop, Operand memop,
3080 PatFrag mem_frag> {
3081 let isCommutable = 1 in
3082 def r : AVX512FMA3<opc, MRMSrcReg, (outs RC:$dst),
3083 (ins RC:$src1, RC:$src2, RC:$src3),
3084 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003085 " \t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003086 [(set RC:$dst,
3087 (OpVT (OpNode RC:$src2, RC:$src1, RC:$src3)))]>;
3088 let mayLoad = 1 in
3089 def m : AVX512FMA3<opc, MRMSrcMem, (outs RC:$dst),
3090 (ins RC:$src1, RC:$src2, f128mem:$src3),
3091 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003092 " \t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003093 [(set RC:$dst,
3094 (OpVT (OpNode RC:$src2, RC:$src1,
3095 (mem_frag addr:$src3))))]>;
3096}
3097
3098} // Constraints = "$src1 = $dst"
3099
Elena Demikhovskycf088092013-12-11 14:31:04 +00003100defm VFMADDSSZ : avx512_fma3s_rm<0xA9, "vfmadd213ss", X86Fmadd, FR32X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003101 f32, f32mem, ssmem, loadf32>, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00003102defm VFMADDSDZ : avx512_fma3s_rm<0xA9, "vfmadd213sd", X86Fmadd, FR64X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003103 f64, f64mem, sdmem, loadf64>, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00003104defm VFMSUBSSZ : avx512_fma3s_rm<0xAB, "vfmsub213ss", X86Fmsub, FR32X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003105 f32, f32mem, ssmem, loadf32>, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00003106defm VFMSUBSDZ : avx512_fma3s_rm<0xAB, "vfmsub213sd", X86Fmsub, FR64X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003107 f64, f64mem, sdmem, loadf64>, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00003108defm VFNMADDSSZ : avx512_fma3s_rm<0xAD, "vfnmadd213ss", X86Fnmadd, FR32X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003109 f32, f32mem, ssmem, loadf32>, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00003110defm VFNMADDSDZ : avx512_fma3s_rm<0xAD, "vfnmadd213sd", X86Fnmadd, FR64X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003111 f64, f64mem, sdmem, loadf64>, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00003112defm VFNMSUBSSZ : avx512_fma3s_rm<0xAF, "vfnmsub213ss", X86Fnmsub, FR32X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003113 f32, f32mem, ssmem, loadf32>, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00003114defm VFNMSUBSDZ : avx512_fma3s_rm<0xAF, "vfnmsub213sd", X86Fnmsub, FR64X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003115 f64, f64mem, sdmem, loadf64>, VEX_W, EVEX_CD8<64, CD8VT1>;
3116
3117//===----------------------------------------------------------------------===//
3118// AVX-512 Scalar convert from sign integer to float/double
3119//===----------------------------------------------------------------------===//
3120
3121multiclass avx512_vcvtsi<bits<8> opc, RegisterClass SrcRC, RegisterClass DstRC,
3122 X86MemOperand x86memop, string asm> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00003123let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003124 def rr : SI<opc, MRMSrcReg, (outs DstRC:$dst), (ins DstRC:$src1, SrcRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003125 !strconcat(asm," \t{$src, $src1, $dst|$dst, $src1, $src}"), []>,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003126 EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003127 let mayLoad = 1 in
3128 def rm : SI<opc, MRMSrcMem, (outs DstRC:$dst),
3129 (ins DstRC:$src1, x86memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003130 !strconcat(asm," \t{$src, $src1, $dst|$dst, $src1, $src}"), []>,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003131 EVEX_4V;
Elena Demikhovskyf404e052014-01-05 14:21:07 +00003132} // hasSideEffects = 0
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003133}
Andrew Trick15a47742013-10-09 05:11:10 +00003134let Predicates = [HasAVX512] in {
Elena Demikhovskycf088092013-12-11 14:31:04 +00003135defm VCVTSI2SSZ : avx512_vcvtsi<0x2A, GR32, FR32X, i32mem, "cvtsi2ss{l}">,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003136 XS, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00003137defm VCVTSI642SSZ : avx512_vcvtsi<0x2A, GR64, FR32X, i64mem, "cvtsi2ss{q}">,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003138 XS, VEX_W, VEX_LIG, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00003139defm VCVTSI2SDZ : avx512_vcvtsi<0x2A, GR32, FR64X, i32mem, "cvtsi2sd{l}">,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003140 XD, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00003141defm VCVTSI642SDZ : avx512_vcvtsi<0x2A, GR64, FR64X, i64mem, "cvtsi2sd{q}">,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003142 XD, VEX_W, VEX_LIG, EVEX_CD8<64, CD8VT1>;
3143
3144def : Pat<(f32 (sint_to_fp (loadi32 addr:$src))),
3145 (VCVTSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
3146def : Pat<(f32 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003147 (VCVTSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003148def : Pat<(f64 (sint_to_fp (loadi32 addr:$src))),
3149 (VCVTSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
3150def : Pat<(f64 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003151 (VCVTSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003152
3153def : Pat<(f32 (sint_to_fp GR32:$src)),
3154 (VCVTSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
3155def : Pat<(f32 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003156 (VCVTSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003157def : Pat<(f64 (sint_to_fp GR32:$src)),
3158 (VCVTSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
3159def : Pat<(f64 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003160 (VCVTSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
3161
Elena Demikhovskycf088092013-12-11 14:31:04 +00003162defm VCVTUSI2SSZ : avx512_vcvtsi<0x7B, GR32, FR32X, i32mem, "cvtusi2ss{l}">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003163 XS, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00003164defm VCVTUSI642SSZ : avx512_vcvtsi<0x7B, GR64, FR32X, i64mem, "cvtusi2ss{q}">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003165 XS, VEX_W, VEX_LIG, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00003166defm VCVTUSI2SDZ : avx512_vcvtsi<0x7B, GR32, FR64X, i32mem, "cvtusi2sd{l}">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003167 XD, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00003168defm VCVTUSI642SDZ : avx512_vcvtsi<0x7B, GR64, FR64X, i64mem, "cvtusi2sd{q}">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003169 XD, VEX_W, VEX_LIG, EVEX_CD8<64, CD8VT1>;
3170
3171def : Pat<(f32 (uint_to_fp (loadi32 addr:$src))),
3172 (VCVTUSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
3173def : Pat<(f32 (uint_to_fp (loadi64 addr:$src))),
3174 (VCVTUSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
3175def : Pat<(f64 (uint_to_fp (loadi32 addr:$src))),
3176 (VCVTUSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
3177def : Pat<(f64 (uint_to_fp (loadi64 addr:$src))),
3178 (VCVTUSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
3179
3180def : Pat<(f32 (uint_to_fp GR32:$src)),
3181 (VCVTUSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
3182def : Pat<(f32 (uint_to_fp GR64:$src)),
3183 (VCVTUSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
3184def : Pat<(f64 (uint_to_fp GR32:$src)),
3185 (VCVTUSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
3186def : Pat<(f64 (uint_to_fp GR64:$src)),
3187 (VCVTUSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
Andrew Trick15a47742013-10-09 05:11:10 +00003188}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003189
3190//===----------------------------------------------------------------------===//
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003191// AVX-512 Scalar convert from float/double to integer
3192//===----------------------------------------------------------------------===//
3193multiclass avx512_cvt_s_int<bits<8> opc, RegisterClass SrcRC, RegisterClass DstRC,
3194 Intrinsic Int, Operand memop, ComplexPattern mem_cpat,
3195 string asm> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00003196let hasSideEffects = 0 in {
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003197 def rr : SI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003198 !strconcat(asm," \t{$src, $dst|$dst, $src}"),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003199 [(set DstRC:$dst, (Int SrcRC:$src))]>, EVEX, VEX_LIG,
3200 Requires<[HasAVX512]>;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003201 let mayLoad = 1 in
3202 def rm : SI<opc, MRMSrcMem, (outs DstRC:$dst), (ins memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003203 !strconcat(asm," \t{$src, $dst|$dst, $src}"), []>, EVEX, VEX_LIG,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003204 Requires<[HasAVX512]>;
Elena Demikhovskyf404e052014-01-05 14:21:07 +00003205} // hasSideEffects = 0
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003206}
3207let Predicates = [HasAVX512] in {
3208// Convert float/double to signed/unsigned int 32/64
3209defm VCVTSS2SIZ: avx512_cvt_s_int<0x2D, VR128X, GR32, int_x86_sse_cvtss2si,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003210 ssmem, sse_load_f32, "cvtss2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003211 XS, EVEX_CD8<32, CD8VT1>;
3212defm VCVTSS2SI64Z: avx512_cvt_s_int<0x2D, VR128X, GR64, int_x86_sse_cvtss2si64,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003213 ssmem, sse_load_f32, "cvtss2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003214 XS, VEX_W, EVEX_CD8<32, CD8VT1>;
3215defm VCVTSS2USIZ: avx512_cvt_s_int<0x79, VR128X, GR32, int_x86_avx512_cvtss2usi,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003216 ssmem, sse_load_f32, "cvtss2usi">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003217 XS, EVEX_CD8<32, CD8VT1>;
3218defm VCVTSS2USI64Z: avx512_cvt_s_int<0x79, VR128X, GR64,
3219 int_x86_avx512_cvtss2usi64, ssmem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003220 sse_load_f32, "cvtss2usi">, XS, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003221 EVEX_CD8<32, CD8VT1>;
3222defm VCVTSD2SIZ: avx512_cvt_s_int<0x2D, VR128X, GR32, int_x86_sse2_cvtsd2si,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003223 sdmem, sse_load_f64, "cvtsd2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003224 XD, EVEX_CD8<64, CD8VT1>;
3225defm VCVTSD2SI64Z: avx512_cvt_s_int<0x2D, VR128X, GR64, int_x86_sse2_cvtsd2si64,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003226 sdmem, sse_load_f64, "cvtsd2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003227 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
3228defm VCVTSD2USIZ: avx512_cvt_s_int<0x79, VR128X, GR32, int_x86_avx512_cvtsd2usi,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003229 sdmem, sse_load_f64, "cvtsd2usi">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003230 XD, EVEX_CD8<64, CD8VT1>;
3231defm VCVTSD2USI64Z: avx512_cvt_s_int<0x79, VR128X, GR64,
3232 int_x86_avx512_cvtsd2usi64, sdmem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003233 sse_load_f64, "cvtsd2usi">, XD, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003234 EVEX_CD8<64, CD8VT1>;
3235
Craig Topper9dd48c82014-01-02 17:28:14 +00003236let isCodeGenOnly = 1 in {
3237 defm Int_VCVTSI2SSZ : sse12_cvt_sint_3addr<0x2A, GR32, VR128X,
3238 int_x86_sse_cvtsi2ss, i32mem, loadi32, "cvtsi2ss{l}",
3239 SSE_CVT_Scalar, 0>, XS, EVEX_4V;
3240 defm Int_VCVTSI2SS64Z : sse12_cvt_sint_3addr<0x2A, GR64, VR128X,
3241 int_x86_sse_cvtsi642ss, i64mem, loadi64, "cvtsi2ss{q}",
3242 SSE_CVT_Scalar, 0>, XS, EVEX_4V, VEX_W;
3243 defm Int_VCVTSI2SDZ : sse12_cvt_sint_3addr<0x2A, GR32, VR128X,
3244 int_x86_sse2_cvtsi2sd, i32mem, loadi32, "cvtsi2sd{l}",
3245 SSE_CVT_Scalar, 0>, XD, EVEX_4V;
3246 defm Int_VCVTSI2SD64Z : sse12_cvt_sint_3addr<0x2A, GR64, VR128X,
3247 int_x86_sse2_cvtsi642sd, i64mem, loadi64, "cvtsi2sd{q}",
3248 SSE_CVT_Scalar, 0>, XD, EVEX_4V, VEX_W;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003249
Craig Topper9dd48c82014-01-02 17:28:14 +00003250 defm Int_VCVTUSI2SSZ : sse12_cvt_sint_3addr<0x2A, GR32, VR128X,
3251 int_x86_avx512_cvtusi2ss, i32mem, loadi32, "cvtusi2ss{l}",
3252 SSE_CVT_Scalar, 0>, XS, EVEX_4V;
3253 defm Int_VCVTUSI2SS64Z : sse12_cvt_sint_3addr<0x2A, GR64, VR128X,
3254 int_x86_avx512_cvtusi642ss, i64mem, loadi64, "cvtusi2ss{q}",
3255 SSE_CVT_Scalar, 0>, XS, EVEX_4V, VEX_W;
3256 defm Int_VCVTUSI2SDZ : sse12_cvt_sint_3addr<0x2A, GR32, VR128X,
3257 int_x86_avx512_cvtusi2sd, i32mem, loadi32, "cvtusi2sd{l}",
3258 SSE_CVT_Scalar, 0>, XD, EVEX_4V;
3259 defm Int_VCVTUSI2SD64Z : sse12_cvt_sint_3addr<0x2A, GR64, VR128X,
3260 int_x86_avx512_cvtusi642sd, i64mem, loadi64, "cvtusi2sd{q}",
3261 SSE_CVT_Scalar, 0>, XD, EVEX_4V, VEX_W;
3262} // isCodeGenOnly = 1
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003263
3264// Convert float/double to signed/unsigned int 32/64 with truncation
Craig Topper9dd48c82014-01-02 17:28:14 +00003265let isCodeGenOnly = 1 in {
3266 defm Int_VCVTTSS2SIZ : avx512_cvt_s_int<0x2C, VR128X, GR32, int_x86_sse_cvttss2si,
3267 ssmem, sse_load_f32, "cvttss2si">,
3268 XS, EVEX_CD8<32, CD8VT1>;
3269 defm Int_VCVTTSS2SI64Z : avx512_cvt_s_int<0x2C, VR128X, GR64,
3270 int_x86_sse_cvttss2si64, ssmem, sse_load_f32,
3271 "cvttss2si">, XS, VEX_W,
3272 EVEX_CD8<32, CD8VT1>;
3273 defm Int_VCVTTSD2SIZ : avx512_cvt_s_int<0x2C, VR128X, GR32, int_x86_sse2_cvttsd2si,
3274 sdmem, sse_load_f64, "cvttsd2si">, XD,
3275 EVEX_CD8<64, CD8VT1>;
3276 defm Int_VCVTTSD2SI64Z : avx512_cvt_s_int<0x2C, VR128X, GR64,
3277 int_x86_sse2_cvttsd2si64, sdmem, sse_load_f64,
3278 "cvttsd2si">, XD, VEX_W,
3279 EVEX_CD8<64, CD8VT1>;
3280 defm Int_VCVTTSS2USIZ : avx512_cvt_s_int<0x78, VR128X, GR32,
3281 int_x86_avx512_cvttss2usi, ssmem, sse_load_f32,
3282 "cvttss2usi">, XS, EVEX_CD8<32, CD8VT1>;
3283 defm Int_VCVTTSS2USI64Z : avx512_cvt_s_int<0x78, VR128X, GR64,
3284 int_x86_avx512_cvttss2usi64, ssmem,
3285 sse_load_f32, "cvttss2usi">, XS, VEX_W,
3286 EVEX_CD8<32, CD8VT1>;
3287 defm Int_VCVTTSD2USIZ : avx512_cvt_s_int<0x78, VR128X, GR32,
3288 int_x86_avx512_cvttsd2usi,
3289 sdmem, sse_load_f64, "cvttsd2usi">, XD,
3290 EVEX_CD8<64, CD8VT1>;
3291 defm Int_VCVTTSD2USI64Z : avx512_cvt_s_int<0x78, VR128X, GR64,
3292 int_x86_avx512_cvttsd2usi64, sdmem,
3293 sse_load_f64, "cvttsd2usi">, XD, VEX_W,
3294 EVEX_CD8<64, CD8VT1>;
3295} // isCodeGenOnly = 1
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003296
3297multiclass avx512_cvt_s<bits<8> opc, RegisterClass SrcRC, RegisterClass DstRC,
3298 SDNode OpNode, X86MemOperand x86memop, PatFrag ld_frag,
3299 string asm> {
3300 def rr : SI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003301 !strconcat(asm," \t{$src, $dst|$dst, $src}"),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003302 [(set DstRC:$dst, (OpNode SrcRC:$src))]>, EVEX;
3303 def rm : SI<opc, MRMSrcMem, (outs DstRC:$dst), (ins x86memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003304 !strconcat(asm," \t{$src, $dst|$dst, $src}"),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003305 [(set DstRC:$dst, (OpNode (ld_frag addr:$src)))]>, EVEX;
3306}
3307
3308defm VCVTTSS2SIZ : avx512_cvt_s<0x2C, FR32X, GR32, fp_to_sint, f32mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003309 loadf32, "cvttss2si">, XS,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003310 EVEX_CD8<32, CD8VT1>;
3311defm VCVTTSS2USIZ : avx512_cvt_s<0x78, FR32X, GR32, fp_to_uint, f32mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003312 loadf32, "cvttss2usi">, XS,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003313 EVEX_CD8<32, CD8VT1>;
3314defm VCVTTSS2SI64Z : avx512_cvt_s<0x2C, FR32X, GR64, fp_to_sint, f32mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003315 loadf32, "cvttss2si">, XS, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003316 EVEX_CD8<32, CD8VT1>;
3317defm VCVTTSS2USI64Z : avx512_cvt_s<0x78, FR32X, GR64, fp_to_uint, f32mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003318 loadf32, "cvttss2usi">, XS, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003319 EVEX_CD8<32, CD8VT1>;
3320defm VCVTTSD2SIZ : avx512_cvt_s<0x2C, FR64X, GR32, fp_to_sint, f64mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003321 loadf64, "cvttsd2si">, XD,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003322 EVEX_CD8<64, CD8VT1>;
3323defm VCVTTSD2USIZ : avx512_cvt_s<0x78, FR64X, GR32, fp_to_uint, f64mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003324 loadf64, "cvttsd2usi">, XD,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003325 EVEX_CD8<64, CD8VT1>;
3326defm VCVTTSD2SI64Z : avx512_cvt_s<0x2C, FR64X, GR64, fp_to_sint, f64mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003327 loadf64, "cvttsd2si">, XD, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003328 EVEX_CD8<64, CD8VT1>;
3329defm VCVTTSD2USI64Z : avx512_cvt_s<0x78, FR64X, GR64, fp_to_uint, f64mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003330 loadf64, "cvttsd2usi">, XD, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003331 EVEX_CD8<64, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00003332} // HasAVX512
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003333//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003334// AVX-512 Convert form float to double and back
3335//===----------------------------------------------------------------------===//
Elena Demikhovskyf404e052014-01-05 14:21:07 +00003336let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003337def VCVTSS2SDZrr : AVX512XSI<0x5A, MRMSrcReg, (outs FR64X:$dst),
3338 (ins FR32X:$src1, FR32X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003339 "vcvtss2sd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003340 []>, EVEX_4V, VEX_LIG, Sched<[WriteCvtF2F]>;
3341let mayLoad = 1 in
3342def VCVTSS2SDZrm : AVX512XSI<0x5A, MRMSrcMem, (outs FR64X:$dst),
3343 (ins FR32X:$src1, f32mem:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003344 "vcvtss2sd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003345 []>, EVEX_4V, VEX_LIG, Sched<[WriteCvtF2FLd, ReadAfterLd]>,
3346 EVEX_CD8<32, CD8VT1>;
3347
3348// Convert scalar double to scalar single
3349def VCVTSD2SSZrr : AVX512XDI<0x5A, MRMSrcReg, (outs FR32X:$dst),
3350 (ins FR64X:$src1, FR64X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003351 "vcvtsd2ss\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003352 []>, EVEX_4V, VEX_LIG, VEX_W, Sched<[WriteCvtF2F]>;
3353let mayLoad = 1 in
3354def VCVTSD2SSZrm : AVX512XDI<0x5A, MRMSrcMem, (outs FR32X:$dst),
3355 (ins FR64X:$src1, f64mem:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003356 "vcvtsd2ss\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003357 []>, EVEX_4V, VEX_LIG, VEX_W,
3358 Sched<[WriteCvtF2FLd, ReadAfterLd]>, EVEX_CD8<64, CD8VT1>;
3359}
3360
3361def : Pat<(f64 (fextend FR32X:$src)), (VCVTSS2SDZrr FR32X:$src, FR32X:$src)>,
3362 Requires<[HasAVX512]>;
3363def : Pat<(fextend (loadf32 addr:$src)),
3364 (VCVTSS2SDZrm (f32 (IMPLICIT_DEF)), addr:$src)>, Requires<[HasAVX512]>;
3365
3366def : Pat<(extloadf32 addr:$src),
3367 (VCVTSS2SDZrm (f32 (IMPLICIT_DEF)), addr:$src)>,
3368 Requires<[HasAVX512, OptForSize]>;
3369
3370def : Pat<(extloadf32 addr:$src),
3371 (VCVTSS2SDZrr (f32 (IMPLICIT_DEF)), (VMOVSSZrm addr:$src))>,
3372 Requires<[HasAVX512, OptForSpeed]>;
3373
3374def : Pat<(f32 (fround FR64X:$src)), (VCVTSD2SSZrr FR64X:$src, FR64X:$src)>,
3375 Requires<[HasAVX512]>;
3376
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00003377multiclass avx512_vcvt_fp_with_rc<bits<8> opc, string asm, RegisterClass SrcRC,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003378 RegisterClass DstRC, SDNode OpNode, PatFrag mem_frag,
3379 X86MemOperand x86memop, ValueType OpVT, ValueType InVT,
3380 Domain d> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00003381let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003382 def rr : AVX512PI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003383 !strconcat(asm," \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003384 [(set DstRC:$dst,
3385 (OpVT (OpNode (InVT SrcRC:$src))))], d>, EVEX;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003386 def rrb : AVX512PI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src, AVX512RC:$rc),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003387 !strconcat(asm," \t{$rc, $src, $dst|$dst, $src, $rc}"),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003388 [], d>, EVEX, EVEX_B, EVEX_RC;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003389 let mayLoad = 1 in
3390 def rm : AVX512PI<opc, MRMSrcMem, (outs DstRC:$dst), (ins x86memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003391 !strconcat(asm," \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003392 [(set DstRC:$dst,
3393 (OpVT (OpNode (InVT (bitconvert (mem_frag addr:$src))))))], d>, EVEX;
Elena Demikhovskyf404e052014-01-05 14:21:07 +00003394} // hasSideEffects = 0
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003395}
3396
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00003397multiclass avx512_vcvt_fp<bits<8> opc, string asm, RegisterClass SrcRC,
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003398 RegisterClass DstRC, SDNode OpNode, PatFrag mem_frag,
3399 X86MemOperand x86memop, ValueType OpVT, ValueType InVT,
3400 Domain d> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00003401let hasSideEffects = 0 in {
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003402 def rr : AVX512PI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003403 !strconcat(asm," \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003404 [(set DstRC:$dst,
3405 (OpVT (OpNode (InVT SrcRC:$src))))], d>, EVEX;
3406 let mayLoad = 1 in
3407 def rm : AVX512PI<opc, MRMSrcMem, (outs DstRC:$dst), (ins x86memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003408 !strconcat(asm," \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003409 [(set DstRC:$dst,
3410 (OpVT (OpNode (InVT (bitconvert (mem_frag addr:$src))))))], d>, EVEX;
Elena Demikhovskyf404e052014-01-05 14:21:07 +00003411} // hasSideEffects = 0
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003412}
3413
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00003414defm VCVTPD2PSZ : avx512_vcvt_fp_with_rc<0x5A, "vcvtpd2ps", VR512, VR256X, fround,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003415 memopv8f64, f512mem, v8f32, v8f64,
Craig Topperae11aed2014-01-14 07:41:20 +00003416 SSEPackedSingle>, EVEX_V512, VEX_W, PD,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003417 EVEX_CD8<64, CD8VF>;
3418
3419defm VCVTPS2PDZ : avx512_vcvt_fp<0x5A, "vcvtps2pd", VR256X, VR512, fextend,
3420 memopv4f64, f256mem, v8f64, v8f32,
Craig Topper5ccb6172014-02-18 00:21:49 +00003421 SSEPackedDouble>, EVEX_V512, PS,
Craig Topperda7160d2014-02-01 08:17:56 +00003422 EVEX_CD8<32, CD8VH>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003423def : Pat<(v8f64 (extloadv8f32 addr:$src)),
3424 (VCVTPS2PDZrm addr:$src)>;
Elena Demikhovsky3629b4a2014-01-06 08:45:54 +00003425
3426def : Pat<(v8f32 (int_x86_avx512_mask_cvtpd2ps_512 (v8f64 VR512:$src),
3427 (bc_v8f32(v8i32 immAllZerosV)), (i8 -1), (i32 FROUND_CURRENT))),
3428 (VCVTPD2PSZrr VR512:$src)>;
3429
3430def : Pat<(v8f32 (int_x86_avx512_mask_cvtpd2ps_512 (v8f64 VR512:$src),
3431 (bc_v8f32(v8i32 immAllZerosV)), (i8 -1), imm:$rc)),
3432 (VCVTPD2PSZrrb VR512:$src, imm:$rc)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003433
3434//===----------------------------------------------------------------------===//
3435// AVX-512 Vector convert from sign integer to float/double
3436//===----------------------------------------------------------------------===//
3437
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00003438defm VCVTDQ2PSZ : avx512_vcvt_fp_with_rc<0x5B, "vcvtdq2ps", VR512, VR512, sint_to_fp,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003439 memopv8i64, i512mem, v16f32, v16i32,
Craig Topper5ccb6172014-02-18 00:21:49 +00003440 SSEPackedSingle>, EVEX_V512, PS,
Craig Topperda7160d2014-02-01 08:17:56 +00003441 EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003442
3443defm VCVTDQ2PDZ : avx512_vcvt_fp<0xE6, "vcvtdq2pd", VR256X, VR512, sint_to_fp,
3444 memopv4i64, i256mem, v8f64, v8i32,
3445 SSEPackedDouble>, EVEX_V512, XS,
3446 EVEX_CD8<32, CD8VH>;
3447
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00003448defm VCVTTPS2DQZ : avx512_vcvt_fp<0x5B, "vcvttps2dq", VR512, VR512, fp_to_sint,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003449 memopv16f32, f512mem, v16i32, v16f32,
3450 SSEPackedSingle>, EVEX_V512, XS,
3451 EVEX_CD8<32, CD8VF>;
3452
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00003453defm VCVTTPD2DQZ : avx512_vcvt_fp<0xE6, "vcvttpd2dq", VR512, VR256X, fp_to_sint,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003454 memopv8f64, f512mem, v8i32, v8f64,
Craig Topperae11aed2014-01-14 07:41:20 +00003455 SSEPackedDouble>, EVEX_V512, PD, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003456 EVEX_CD8<64, CD8VF>;
3457
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00003458defm VCVTTPS2UDQZ : avx512_vcvt_fp<0x78, "vcvttps2udq", VR512, VR512, fp_to_uint,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003459 memopv16f32, f512mem, v16i32, v16f32,
Craig Topper5ccb6172014-02-18 00:21:49 +00003460 SSEPackedSingle>, EVEX_V512, PS,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003461 EVEX_CD8<32, CD8VF>;
3462
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003463// cvttps2udq (src, 0, mask-all-ones, sae-current)
3464def : Pat<(v16i32 (int_x86_avx512_mask_cvttps2udq_512 (v16f32 VR512:$src),
3465 (v16i32 immAllZerosV), (i16 -1), FROUND_CURRENT)),
3466 (VCVTTPS2UDQZrr VR512:$src)>;
3467
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00003468defm VCVTTPD2UDQZ : avx512_vcvt_fp<0x78, "vcvttpd2udq", VR512, VR256X, fp_to_uint,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003469 memopv8f64, f512mem, v8i32, v8f64,
Craig Topper5ccb6172014-02-18 00:21:49 +00003470 SSEPackedDouble>, EVEX_V512, PS, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003471 EVEX_CD8<64, CD8VF>;
3472
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003473// cvttpd2udq (src, 0, mask-all-ones, sae-current)
3474def : Pat<(v8i32 (int_x86_avx512_mask_cvttpd2udq_512 (v8f64 VR512:$src),
3475 (v8i32 immAllZerosV), (i8 -1), FROUND_CURRENT)),
3476 (VCVTTPD2UDQZrr VR512:$src)>;
3477
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003478defm VCVTUDQ2PDZ : avx512_vcvt_fp<0x7A, "vcvtudq2pd", VR256X, VR512, uint_to_fp,
3479 memopv4i64, f256mem, v8f64, v8i32,
3480 SSEPackedDouble>, EVEX_V512, XS,
3481 EVEX_CD8<32, CD8VH>;
3482
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00003483defm VCVTUDQ2PSZ : avx512_vcvt_fp_with_rc<0x7A, "vcvtudq2ps", VR512, VR512, uint_to_fp,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003484 memopv16i32, f512mem, v16f32, v16i32,
3485 SSEPackedSingle>, EVEX_V512, XD,
3486 EVEX_CD8<32, CD8VF>;
3487
3488def : Pat<(v8i32 (fp_to_uint (v8f32 VR256X:$src1))),
3489 (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr
3490 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
3491
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00003492def : Pat<(v4i32 (fp_to_uint (v4f32 VR128X:$src1))),
3493 (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr
3494 (v16f32 (SUBREG_TO_REG (i32 0), VR128X:$src1, sub_xmm)))), sub_xmm)>;
3495
3496def : Pat<(v8f32 (uint_to_fp (v8i32 VR256X:$src1))),
3497 (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr
3498 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
3499
3500def : Pat<(v4f32 (uint_to_fp (v4i32 VR128X:$src1))),
3501 (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr
3502 (v16i32 (SUBREG_TO_REG (i32 0), VR128X:$src1, sub_xmm)))), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003503
Cameron McInallyf10a7c92014-06-18 14:04:37 +00003504def : Pat<(v4f64 (uint_to_fp (v4i32 VR128X:$src1))),
3505 (EXTRACT_SUBREG (v8f64 (VCVTUDQ2PDZrr
3506 (v8i32 (SUBREG_TO_REG (i32 0), VR128X:$src1, sub_xmm)))), sub_ymm)>;
3507
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003508def : Pat<(v16f32 (int_x86_avx512_mask_cvtdq2ps_512 (v16i32 VR512:$src),
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00003509 (bc_v16f32 (v16i32 immAllZerosV)), (i16 -1), imm:$rc)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003510 (VCVTDQ2PSZrrb VR512:$src, imm:$rc)>;
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00003511def : Pat<(v8f64 (int_x86_avx512_mask_cvtdq2pd_512 (v8i32 VR256X:$src),
3512 (bc_v8f64 (v16i32 immAllZerosV)), (i8 -1))),
3513 (VCVTDQ2PDZrr VR256X:$src)>;
3514def : Pat<(v16f32 (int_x86_avx512_mask_cvtudq2ps_512 (v16i32 VR512:$src),
3515 (bc_v16f32 (v16i32 immAllZerosV)), (i16 -1), imm:$rc)),
3516 (VCVTUDQ2PSZrrb VR512:$src, imm:$rc)>;
3517def : Pat<(v8f64 (int_x86_avx512_mask_cvtudq2pd_512 (v8i32 VR256X:$src),
3518 (bc_v8f64 (v16i32 immAllZerosV)), (i8 -1))),
3519 (VCVTUDQ2PDZrr VR256X:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003520
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003521multiclass avx512_vcvt_fp2int<bits<8> opc, string asm, RegisterClass SrcRC,
3522 RegisterClass DstRC, PatFrag mem_frag,
3523 X86MemOperand x86memop, Domain d> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00003524let hasSideEffects = 0 in {
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003525 def rr : AVX512PI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003526 !strconcat(asm," \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003527 [], d>, EVEX;
3528 def rrb : AVX512PI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src, AVX512RC:$rc),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003529 !strconcat(asm," \t{$rc, $src, $dst|$dst, $src, $rc}"),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003530 [], d>, EVEX, EVEX_B, EVEX_RC;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003531 let mayLoad = 1 in
3532 def rm : AVX512PI<opc, MRMSrcMem, (outs DstRC:$dst), (ins x86memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003533 !strconcat(asm," \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003534 [], d>, EVEX;
Elena Demikhovskyf404e052014-01-05 14:21:07 +00003535} // hasSideEffects = 0
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003536}
3537
3538defm VCVTPS2DQZ : avx512_vcvt_fp2int<0x5B, "vcvtps2dq", VR512, VR512,
Craig Topperae11aed2014-01-14 07:41:20 +00003539 memopv16f32, f512mem, SSEPackedSingle>, PD,
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003540 EVEX_V512, EVEX_CD8<32, CD8VF>;
3541defm VCVTPD2DQZ : avx512_vcvt_fp2int<0xE6, "vcvtpd2dq", VR512, VR256X,
3542 memopv8f64, f512mem, SSEPackedDouble>, XD, VEX_W,
3543 EVEX_V512, EVEX_CD8<64, CD8VF>;
3544
3545def : Pat <(v16i32 (int_x86_avx512_mask_cvtps2dq_512 (v16f32 VR512:$src),
3546 (v16i32 immAllZerosV), (i16 -1), imm:$rc)),
3547 (VCVTPS2DQZrrb VR512:$src, imm:$rc)>;
3548
3549def : Pat <(v8i32 (int_x86_avx512_mask_cvtpd2dq_512 (v8f64 VR512:$src),
3550 (v8i32 immAllZerosV), (i8 -1), imm:$rc)),
3551 (VCVTPD2DQZrrb VR512:$src, imm:$rc)>;
3552
3553defm VCVTPS2UDQZ : avx512_vcvt_fp2int<0x79, "vcvtps2udq", VR512, VR512,
3554 memopv16f32, f512mem, SSEPackedSingle>,
Craig Topper5ccb6172014-02-18 00:21:49 +00003555 PS, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003556defm VCVTPD2UDQZ : avx512_vcvt_fp2int<0x79, "vcvtpd2udq", VR512, VR256X,
3557 memopv8f64, f512mem, SSEPackedDouble>, VEX_W,
Craig Topper5ccb6172014-02-18 00:21:49 +00003558 PS, EVEX_V512, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003559
3560def : Pat <(v16i32 (int_x86_avx512_mask_cvtps2udq_512 (v16f32 VR512:$src),
3561 (v16i32 immAllZerosV), (i16 -1), imm:$rc)),
3562 (VCVTPS2UDQZrrb VR512:$src, imm:$rc)>;
3563
3564def : Pat <(v8i32 (int_x86_avx512_mask_cvtpd2udq_512 (v8f64 VR512:$src),
3565 (v8i32 immAllZerosV), (i8 -1), imm:$rc)),
3566 (VCVTPD2UDQZrrb VR512:$src, imm:$rc)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003567
3568let Predicates = [HasAVX512] in {
3569 def : Pat<(v8f32 (fround (loadv8f64 addr:$src))),
3570 (VCVTPD2PSZrm addr:$src)>;
3571 def : Pat<(v8f64 (extloadv8f32 addr:$src)),
3572 (VCVTPS2PDZrm addr:$src)>;
3573}
3574
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00003575//===----------------------------------------------------------------------===//
3576// Half precision conversion instructions
3577//===----------------------------------------------------------------------===//
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003578multiclass avx512_cvtph2ps<RegisterClass destRC, RegisterClass srcRC,
3579 X86MemOperand x86memop> {
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00003580 def rr : AVX5128I<0x13, MRMSrcReg, (outs destRC:$dst), (ins srcRC:$src),
3581 "vcvtph2ps\t{$src, $dst|$dst, $src}",
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003582 []>, EVEX;
Elena Demikhovskyf404e052014-01-05 14:21:07 +00003583 let hasSideEffects = 0, mayLoad = 1 in
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00003584 def rm : AVX5128I<0x13, MRMSrcMem, (outs destRC:$dst), (ins x86memop:$src),
3585 "vcvtph2ps\t{$src, $dst|$dst, $src}", []>, EVEX;
3586}
3587
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003588multiclass avx512_cvtps2ph<RegisterClass destRC, RegisterClass srcRC,
3589 X86MemOperand x86memop> {
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00003590 def rr : AVX512AIi8<0x1D, MRMDestReg, (outs destRC:$dst),
3591 (ins srcRC:$src1, i32i8imm:$src2),
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003592 "vcvtps2ph \t{$src2, $src1, $dst|$dst, $src1, $src2}",
3593 []>, EVEX;
Elena Demikhovskyf404e052014-01-05 14:21:07 +00003594 let hasSideEffects = 0, mayStore = 1 in
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00003595 def mr : AVX512AIi8<0x1D, MRMDestMem, (outs),
3596 (ins x86memop:$dst, srcRC:$src1, i32i8imm:$src2),
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003597 "vcvtps2ph \t{$src2, $src1, $dst|$dst, $src1, $src2}", []>, EVEX;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00003598}
3599
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003600defm VCVTPH2PSZ : avx512_cvtph2ps<VR512, VR256X, f256mem>, EVEX_V512,
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00003601 EVEX_CD8<32, CD8VH>;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003602defm VCVTPS2PHZ : avx512_cvtps2ph<VR256X, VR512, f256mem>, EVEX_V512,
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00003603 EVEX_CD8<32, CD8VH>;
3604
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003605def : Pat<(v16i16 (int_x86_avx512_mask_vcvtps2ph_512 (v16f32 VR512:$src),
3606 imm:$rc, (bc_v16i16(v8i32 immAllZerosV)), (i16 -1))),
3607 (VCVTPS2PHZrr VR512:$src, imm:$rc)>;
3608
3609def : Pat<(v16f32 (int_x86_avx512_mask_vcvtph2ps_512 (v16i16 VR256X:$src),
3610 (bc_v16f32(v16i32 immAllZerosV)), (i16 -1), (i32 FROUND_CURRENT))),
3611 (VCVTPH2PSZrr VR256X:$src)>;
3612
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003613let Defs = [EFLAGS], Predicates = [HasAVX512] in {
3614 defm VUCOMISSZ : sse12_ord_cmp<0x2E, FR32X, X86cmp, f32, f32mem, loadf32,
Craig Topper5ccb6172014-02-18 00:21:49 +00003615 "ucomiss">, PS, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003616 EVEX_CD8<32, CD8VT1>;
3617 defm VUCOMISDZ : sse12_ord_cmp<0x2E, FR64X, X86cmp, f64, f64mem, loadf64,
Craig Topperae11aed2014-01-14 07:41:20 +00003618 "ucomisd">, PD, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003619 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
3620 let Pattern = []<dag> in {
3621 defm VCOMISSZ : sse12_ord_cmp<0x2F, VR128X, undef, v4f32, f128mem, load,
Craig Topper5ccb6172014-02-18 00:21:49 +00003622 "comiss">, PS, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003623 EVEX_CD8<32, CD8VT1>;
3624 defm VCOMISDZ : sse12_ord_cmp<0x2F, VR128X, undef, v2f64, f128mem, load,
Craig Topperae11aed2014-01-14 07:41:20 +00003625 "comisd">, PD, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003626 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
3627 }
Craig Topper9dd48c82014-01-02 17:28:14 +00003628 let isCodeGenOnly = 1 in {
3629 defm Int_VUCOMISSZ : sse12_ord_cmp<0x2E, VR128X, X86ucomi, v4f32, f128mem,
Craig Topper5ccb6172014-02-18 00:21:49 +00003630 load, "ucomiss">, PS, EVEX, VEX_LIG,
Craig Topper9dd48c82014-01-02 17:28:14 +00003631 EVEX_CD8<32, CD8VT1>;
3632 defm Int_VUCOMISDZ : sse12_ord_cmp<0x2E, VR128X, X86ucomi, v2f64, f128mem,
Craig Topperae11aed2014-01-14 07:41:20 +00003633 load, "ucomisd">, PD, EVEX,
Craig Topper9dd48c82014-01-02 17:28:14 +00003634 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003635
Craig Topper9dd48c82014-01-02 17:28:14 +00003636 defm Int_VCOMISSZ : sse12_ord_cmp<0x2F, VR128X, X86comi, v4f32, f128mem,
Craig Topper5ccb6172014-02-18 00:21:49 +00003637 load, "comiss">, PS, EVEX, VEX_LIG,
Craig Topper9dd48c82014-01-02 17:28:14 +00003638 EVEX_CD8<32, CD8VT1>;
3639 defm Int_VCOMISDZ : sse12_ord_cmp<0x2F, VR128X, X86comi, v2f64, f128mem,
Craig Topperae11aed2014-01-14 07:41:20 +00003640 load, "comisd">, PD, EVEX,
Craig Topper9dd48c82014-01-02 17:28:14 +00003641 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
3642 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003643}
3644
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003645/// avx512_fp14_s rcp14ss, rcp14sd, rsqrt14ss, rsqrt14sd
3646multiclass avx512_fp14_s<bits<8> opc, string OpcodeStr, RegisterClass RC,
3647 X86MemOperand x86memop> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003648 let hasSideEffects = 0 in {
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003649 def rr : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
3650 (ins RC:$src1, RC:$src2),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003651 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003652 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003653 let mayLoad = 1 in {
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003654 def rm : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
3655 (ins RC:$src1, x86memop:$src2),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003656 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003657 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003658 }
3659}
3660}
3661
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003662defm VRCP14SS : avx512_fp14_s<0x4D, "vrcp14ss", FR32X, f32mem>,
3663 EVEX_CD8<32, CD8VT1>;
3664defm VRCP14SD : avx512_fp14_s<0x4D, "vrcp14sd", FR64X, f64mem>,
3665 VEX_W, EVEX_CD8<64, CD8VT1>;
3666defm VRSQRT14SS : avx512_fp14_s<0x4F, "vrsqrt14ss", FR32X, f32mem>,
3667 EVEX_CD8<32, CD8VT1>;
3668defm VRSQRT14SD : avx512_fp14_s<0x4F, "vrsqrt14sd", FR64X, f64mem>,
3669 VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003670
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003671def : Pat <(v4f32 (int_x86_avx512_rcp14_ss (v4f32 VR128X:$src1),
3672 (v4f32 VR128X:$src2), (bc_v4f32 (v4i32 immAllZerosV)), (i8 -1))),
3673 (COPY_TO_REGCLASS (VRCP14SSrr (COPY_TO_REGCLASS VR128X:$src1, FR32X),
3674 (COPY_TO_REGCLASS VR128X:$src2, FR32X)), VR128X)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003675
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003676def : Pat <(v2f64 (int_x86_avx512_rcp14_sd (v2f64 VR128X:$src1),
3677 (v2f64 VR128X:$src2), (bc_v2f64 (v4i32 immAllZerosV)), (i8 -1))),
3678 (COPY_TO_REGCLASS (VRCP14SDrr (COPY_TO_REGCLASS VR128X:$src1, FR64X),
3679 (COPY_TO_REGCLASS VR128X:$src2, FR64X)), VR128X)>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00003680
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003681def : Pat <(v4f32 (int_x86_avx512_rsqrt14_ss (v4f32 VR128X:$src1),
3682 (v4f32 VR128X:$src2), (bc_v4f32 (v4i32 immAllZerosV)), (i8 -1))),
3683 (COPY_TO_REGCLASS (VRSQRT14SSrr (COPY_TO_REGCLASS VR128X:$src1, FR32X),
3684 (COPY_TO_REGCLASS VR128X:$src2, FR32X)), VR128X)>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00003685
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003686def : Pat <(v2f64 (int_x86_avx512_rsqrt14_sd (v2f64 VR128X:$src1),
3687 (v2f64 VR128X:$src2), (bc_v2f64 (v4i32 immAllZerosV)), (i8 -1))),
3688 (COPY_TO_REGCLASS (VRSQRT14SDrr (COPY_TO_REGCLASS VR128X:$src1, FR64X),
3689 (COPY_TO_REGCLASS VR128X:$src2, FR64X)), VR128X)>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00003690
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003691/// avx512_fp14_p rcp14ps, rcp14pd, rsqrt14ps, rsqrt14pd
3692multiclass avx512_fp14_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
3693 RegisterClass RC, X86MemOperand x86memop,
3694 PatFrag mem_frag, ValueType OpVt> {
3695 def r : AVX5128I<opc, MRMSrcReg, (outs RC:$dst), (ins RC:$src),
3696 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003697 " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003698 [(set RC:$dst, (OpVt (OpNode RC:$src)))]>,
3699 EVEX;
3700 def m : AVX5128I<opc, MRMSrcMem, (outs RC:$dst), (ins x86memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003701 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003702 [(set RC:$dst, (OpVt (OpNode (mem_frag addr:$src))))]>,
3703 EVEX;
3704}
3705defm VRSQRT14PSZ : avx512_fp14_p<0x4E, "vrsqrt14ps", X86frsqrt, VR512, f512mem,
3706 memopv16f32, v16f32>, EVEX_V512, EVEX_CD8<32, CD8VF>;
3707defm VRSQRT14PDZ : avx512_fp14_p<0x4E, "vrsqrt14pd", X86frsqrt, VR512, f512mem,
3708 memopv8f64, v8f64>, VEX_W, EVEX_V512, EVEX_CD8<64, CD8VF>;
3709defm VRCP14PSZ : avx512_fp14_p<0x4C, "vrcp14ps", X86frcp, VR512, f512mem,
3710 memopv16f32, v16f32>, EVEX_V512, EVEX_CD8<32, CD8VF>;
3711defm VRCP14PDZ : avx512_fp14_p<0x4C, "vrcp14pd", X86frcp, VR512, f512mem,
3712 memopv8f64, v8f64>, VEX_W, EVEX_V512, EVEX_CD8<64, CD8VF>;
3713
3714def : Pat <(v16f32 (int_x86_avx512_rsqrt14_ps_512 (v16f32 VR512:$src),
3715 (bc_v16f32 (v16i32 immAllZerosV)), (i16 -1))),
3716 (VRSQRT14PSZr VR512:$src)>;
3717def : Pat <(v8f64 (int_x86_avx512_rsqrt14_pd_512 (v8f64 VR512:$src),
3718 (bc_v8f64 (v16i32 immAllZerosV)), (i8 -1))),
3719 (VRSQRT14PDZr VR512:$src)>;
3720
3721def : Pat <(v16f32 (int_x86_avx512_rcp14_ps_512 (v16f32 VR512:$src),
3722 (bc_v16f32 (v16i32 immAllZerosV)), (i16 -1))),
3723 (VRCP14PSZr VR512:$src)>;
3724def : Pat <(v8f64 (int_x86_avx512_rcp14_pd_512 (v8f64 VR512:$src),
3725 (bc_v8f64 (v16i32 immAllZerosV)), (i8 -1))),
3726 (VRCP14PDZr VR512:$src)>;
3727
3728/// avx512_fp28_s rcp28ss, rcp28sd, rsqrt28ss, rsqrt28sd
3729multiclass avx512_fp28_s<bits<8> opc, string OpcodeStr, RegisterClass RC,
3730 X86MemOperand x86memop> {
3731 let hasSideEffects = 0, Predicates = [HasERI] in {
3732 def rr : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
3733 (ins RC:$src1, RC:$src2),
3734 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003735 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>, EVEX_4V;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003736 def rrb : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
3737 (ins RC:$src1, RC:$src2),
3738 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003739 " \t{{sae}, $src2, $src1, $dst|$dst, $src1, $src2, {sae}}"),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003740 []>, EVEX_4V, EVEX_B;
3741 let mayLoad = 1 in {
3742 def rm : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
3743 (ins RC:$src1, x86memop:$src2),
3744 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003745 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>, EVEX_4V;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003746 }
3747}
Elena Demikhovskya3a71402013-10-09 08:16:14 +00003748}
3749
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003750defm VRCP28SS : avx512_fp28_s<0xCB, "vrcp28ss", FR32X, f32mem>,
3751 EVEX_CD8<32, CD8VT1>;
3752defm VRCP28SD : avx512_fp28_s<0xCB, "vrcp28sd", FR64X, f64mem>,
3753 VEX_W, EVEX_CD8<64, CD8VT1>;
3754defm VRSQRT28SS : avx512_fp28_s<0xCD, "vrsqrt28ss", FR32X, f32mem>,
3755 EVEX_CD8<32, CD8VT1>;
3756defm VRSQRT28SD : avx512_fp28_s<0xCD, "vrsqrt28sd", FR64X, f64mem>,
3757 VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00003758
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003759def : Pat <(v4f32 (int_x86_avx512_rcp28_ss (v4f32 VR128X:$src1),
3760 (v4f32 VR128X:$src2), (bc_v4f32 (v4i32 immAllZerosV)), (i8 -1),
3761 FROUND_NO_EXC)),
3762 (COPY_TO_REGCLASS (VRCP28SSrrb (COPY_TO_REGCLASS VR128X:$src1, FR32X),
3763 (COPY_TO_REGCLASS VR128X:$src2, FR32X)), VR128X)>;
3764
3765def : Pat <(v2f64 (int_x86_avx512_rcp28_sd (v2f64 VR128X:$src1),
3766 (v2f64 VR128X:$src2), (bc_v2f64 (v4i32 immAllZerosV)), (i8 -1),
3767 FROUND_NO_EXC)),
3768 (COPY_TO_REGCLASS (VRCP28SDrrb (COPY_TO_REGCLASS VR128X:$src1, FR64X),
3769 (COPY_TO_REGCLASS VR128X:$src2, FR64X)), VR128X)>;
3770
3771def : Pat <(v4f32 (int_x86_avx512_rsqrt28_ss (v4f32 VR128X:$src1),
3772 (v4f32 VR128X:$src2), (bc_v4f32 (v4i32 immAllZerosV)), (i8 -1),
3773 FROUND_NO_EXC)),
3774 (COPY_TO_REGCLASS (VRSQRT28SSrrb (COPY_TO_REGCLASS VR128X:$src1, FR32X),
3775 (COPY_TO_REGCLASS VR128X:$src2, FR32X)), VR128X)>;
3776
3777def : Pat <(v2f64 (int_x86_avx512_rsqrt28_sd (v2f64 VR128X:$src1),
3778 (v2f64 VR128X:$src2), (bc_v2f64 (v4i32 immAllZerosV)), (i8 -1),
3779 FROUND_NO_EXC)),
3780 (COPY_TO_REGCLASS (VRSQRT28SDrrb (COPY_TO_REGCLASS VR128X:$src1, FR64X),
3781 (COPY_TO_REGCLASS VR128X:$src2, FR64X)), VR128X)>;
3782
3783/// avx512_fp28_p rcp28ps, rcp28pd, rsqrt28ps, rsqrt28pd
3784multiclass avx512_fp28_p<bits<8> opc, string OpcodeStr,
3785 RegisterClass RC, X86MemOperand x86memop> {
3786 let hasSideEffects = 0, Predicates = [HasERI] in {
3787 def r : AVX5128I<opc, MRMSrcReg, (outs RC:$dst), (ins RC:$src),
3788 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003789 " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003790 []>, EVEX;
3791 def rb : AVX5128I<opc, MRMSrcReg, (outs RC:$dst), (ins RC:$src),
3792 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003793 " \t{{sae}, $src, $dst|$dst, $src, {sae}}"),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003794 []>, EVEX, EVEX_B;
3795 def m : AVX5128I<opc, MRMSrcMem, (outs RC:$dst), (ins x86memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003796 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003797 []>, EVEX;
3798 }
Elena Demikhovskya3a71402013-10-09 08:16:14 +00003799}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003800defm VRSQRT28PSZ : avx512_fp28_p<0xCC, "vrsqrt28ps", VR512, f512mem>,
3801 EVEX_V512, EVEX_CD8<32, CD8VF>;
3802defm VRSQRT28PDZ : avx512_fp28_p<0xCC, "vrsqrt28pd", VR512, f512mem>,
3803 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VF>;
3804defm VRCP28PSZ : avx512_fp28_p<0xCA, "vrcp28ps", VR512, f512mem>,
3805 EVEX_V512, EVEX_CD8<32, CD8VF>;
3806defm VRCP28PDZ : avx512_fp28_p<0xCA, "vrcp28pd", VR512, f512mem>,
3807 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VF>;
3808
3809def : Pat <(v16f32 (int_x86_avx512_rsqrt28_ps (v16f32 VR512:$src),
3810 (bc_v16f32 (v16i32 immAllZerosV)), (i16 -1), FROUND_NO_EXC)),
3811 (VRSQRT28PSZrb VR512:$src)>;
3812def : Pat <(v8f64 (int_x86_avx512_rsqrt28_pd (v8f64 VR512:$src),
3813 (bc_v8f64 (v16i32 immAllZerosV)), (i8 -1), FROUND_NO_EXC)),
3814 (VRSQRT28PDZrb VR512:$src)>;
3815
3816def : Pat <(v16f32 (int_x86_avx512_rcp28_ps (v16f32 VR512:$src),
3817 (bc_v16f32 (v16i32 immAllZerosV)), (i16 -1), FROUND_NO_EXC)),
3818 (VRCP28PSZrb VR512:$src)>;
3819def : Pat <(v8f64 (int_x86_avx512_rcp28_pd (v8f64 VR512:$src),
3820 (bc_v8f64 (v16i32 immAllZerosV)), (i8 -1), FROUND_NO_EXC)),
3821 (VRCP28PDZrb VR512:$src)>;
3822
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003823multiclass avx512_sqrt_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003824 OpndItins itins_s, OpndItins itins_d> {
3825 def PSZrr :AVX512PSI<opc, MRMSrcReg, (outs VR512:$dst), (ins VR512:$src),
Cameron McInally7b544f02014-02-19 15:16:09 +00003826 !strconcat(OpcodeStr, "ps\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003827 [(set VR512:$dst, (v16f32 (OpNode VR512:$src)))], itins_s.rr>,
3828 EVEX, EVEX_V512;
3829
3830 let mayLoad = 1 in
3831 def PSZrm : AVX512PSI<opc, MRMSrcMem, (outs VR512:$dst), (ins f512mem:$src),
Cameron McInally7b544f02014-02-19 15:16:09 +00003832 !strconcat(OpcodeStr, "ps\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003833 [(set VR512:$dst,
3834 (OpNode (v16f32 (bitconvert (memopv16f32 addr:$src)))))],
3835 itins_s.rm>, EVEX, EVEX_V512, EVEX_CD8<32, CD8VF>;
3836
3837 def PDZrr : AVX512PDI<opc, MRMSrcReg, (outs VR512:$dst), (ins VR512:$src),
Cameron McInally7b544f02014-02-19 15:16:09 +00003838 !strconcat(OpcodeStr, "pd\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003839 [(set VR512:$dst, (v8f64 (OpNode VR512:$src)))], itins_d.rr>,
3840 EVEX, EVEX_V512;
3841
3842 let mayLoad = 1 in
3843 def PDZrm : AVX512PDI<opc, MRMSrcMem, (outs VR512:$dst), (ins f512mem:$src),
Cameron McInally7b544f02014-02-19 15:16:09 +00003844 !strconcat(OpcodeStr, "pd\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003845 [(set VR512:$dst, (OpNode
3846 (v8f64 (bitconvert (memopv16f32 addr:$src)))))],
3847 itins_d.rm>, EVEX, EVEX_V512, EVEX_CD8<64, CD8VF>;
3848
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003849}
3850
3851multiclass avx512_sqrt_scalar<bits<8> opc, string OpcodeStr,
3852 Intrinsic F32Int, Intrinsic F64Int,
3853 OpndItins itins_s, OpndItins itins_d> {
3854 def SSZr : SI<opc, MRMSrcReg, (outs FR32X:$dst),
3855 (ins FR32X:$src1, FR32X:$src2),
3856 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003857 "ss\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003858 [], itins_s.rr>, XS, EVEX_4V;
Craig Topper9dd48c82014-01-02 17:28:14 +00003859 let isCodeGenOnly = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003860 def SSZr_Int : SIi8<opc, MRMSrcReg, (outs VR128X:$dst),
3861 (ins VR128X:$src1, VR128X:$src2),
3862 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003863 "ss\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003864 [(set VR128X:$dst,
3865 (F32Int VR128X:$src1, VR128X:$src2))],
3866 itins_s.rr>, XS, EVEX_4V;
3867 let mayLoad = 1 in {
3868 def SSZm : SI<opc, MRMSrcMem, (outs FR32X:$dst),
3869 (ins FR32X:$src1, f32mem:$src2),
3870 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003871 "ss\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003872 [], itins_s.rm>, XS, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Craig Topper9dd48c82014-01-02 17:28:14 +00003873 let isCodeGenOnly = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003874 def SSZm_Int : SIi8<opc, MRMSrcMem, (outs VR128X:$dst),
3875 (ins VR128X:$src1, ssmem:$src2),
3876 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003877 "ss\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003878 [(set VR128X:$dst,
3879 (F32Int VR128X:$src1, sse_load_f32:$src2))],
3880 itins_s.rm>, XS, EVEX_4V, EVEX_CD8<32, CD8VT1>;
3881 }
3882 def SDZr : SI<opc, MRMSrcReg, (outs FR64X:$dst),
3883 (ins FR64X:$src1, FR64X:$src2),
3884 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003885 "sd\t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003886 XD, EVEX_4V, VEX_W;
Craig Topper9dd48c82014-01-02 17:28:14 +00003887 let isCodeGenOnly = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003888 def SDZr_Int : SIi8<opc, MRMSrcReg, (outs VR128X:$dst),
3889 (ins VR128X:$src1, VR128X:$src2),
3890 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003891 "sd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003892 [(set VR128X:$dst,
3893 (F64Int VR128X:$src1, VR128X:$src2))],
3894 itins_s.rr>, XD, EVEX_4V, VEX_W;
3895 let mayLoad = 1 in {
3896 def SDZm : SI<opc, MRMSrcMem, (outs FR64X:$dst),
3897 (ins FR64X:$src1, f64mem:$src2),
3898 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003899 "sd\t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003900 XD, EVEX_4V, VEX_W, EVEX_CD8<64, CD8VT1>;
Craig Topper9dd48c82014-01-02 17:28:14 +00003901 let isCodeGenOnly = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003902 def SDZm_Int : SIi8<opc, MRMSrcMem, (outs VR128X:$dst),
3903 (ins VR128X:$src1, sdmem:$src2),
3904 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003905 "sd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003906 [(set VR128X:$dst,
3907 (F64Int VR128X:$src1, sse_load_f64:$src2))]>,
3908 XD, EVEX_4V, VEX_W, EVEX_CD8<64, CD8VT1>;
3909 }
3910}
3911
3912
3913defm VSQRT : avx512_sqrt_scalar<0x51, "sqrt",
3914 int_x86_avx512_sqrt_ss, int_x86_avx512_sqrt_sd,
3915 SSE_SQRTSS, SSE_SQRTSD>,
3916 avx512_sqrt_packed<0x51, "vsqrt", fsqrt,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003917 SSE_SQRTPS, SSE_SQRTPD>;
3918
Elena Demikhovskya3a71402013-10-09 08:16:14 +00003919let Predicates = [HasAVX512] in {
Elena Demikhovskyf1648592014-07-22 11:07:31 +00003920 def : Pat<(v16f32 (int_x86_avx512_sqrt_ps_512 (v16f32 VR512:$src1),
3921 (bc_v16f32 (v16i32 immAllZerosV)), (i16 -1), FROUND_CURRENT)),
3922 (VSQRTPSZrr VR512:$src1)>;
3923 def : Pat<(v8f64 (int_x86_avx512_sqrt_pd_512 (v8f64 VR512:$src1),
3924 (bc_v8f64 (v16i32 immAllZerosV)), (i8 -1), FROUND_CURRENT)),
3925 (VSQRTPDZrr VR512:$src1)>;
3926
Elena Demikhovskya3a71402013-10-09 08:16:14 +00003927 def : Pat<(f32 (fsqrt FR32X:$src)),
3928 (VSQRTSSZr (f32 (IMPLICIT_DEF)), FR32X:$src)>;
3929 def : Pat<(f32 (fsqrt (load addr:$src))),
3930 (VSQRTSSZm (f32 (IMPLICIT_DEF)), addr:$src)>,
3931 Requires<[OptForSize]>;
3932 def : Pat<(f64 (fsqrt FR64X:$src)),
3933 (VSQRTSDZr (f64 (IMPLICIT_DEF)), FR64X:$src)>;
3934 def : Pat<(f64 (fsqrt (load addr:$src))),
3935 (VSQRTSDZm (f64 (IMPLICIT_DEF)), addr:$src)>,
3936 Requires<[OptForSize]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003937
Elena Demikhovskya3a71402013-10-09 08:16:14 +00003938 def : Pat<(f32 (X86frsqrt FR32X:$src)),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003939 (VRSQRT14SSrr (f32 (IMPLICIT_DEF)), FR32X:$src)>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00003940 def : Pat<(f32 (X86frsqrt (load addr:$src))),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003941 (VRSQRT14SSrm (f32 (IMPLICIT_DEF)), addr:$src)>,
Elena Demikhovskya3a71402013-10-09 08:16:14 +00003942 Requires<[OptForSize]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003943
Elena Demikhovskya3a71402013-10-09 08:16:14 +00003944 def : Pat<(f32 (X86frcp FR32X:$src)),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003945 (VRCP14SSrr (f32 (IMPLICIT_DEF)), FR32X:$src)>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00003946 def : Pat<(f32 (X86frcp (load addr:$src))),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003947 (VRCP14SSrm (f32 (IMPLICIT_DEF)), addr:$src)>,
Elena Demikhovskya3a71402013-10-09 08:16:14 +00003948 Requires<[OptForSize]>;
3949
3950 def : Pat<(int_x86_sse_sqrt_ss VR128X:$src),
3951 (COPY_TO_REGCLASS (VSQRTSSZr (f32 (IMPLICIT_DEF)),
3952 (COPY_TO_REGCLASS VR128X:$src, FR32)),
3953 VR128X)>;
3954 def : Pat<(int_x86_sse_sqrt_ss sse_load_f32:$src),
3955 (VSQRTSSZm_Int (v4f32 (IMPLICIT_DEF)), sse_load_f32:$src)>;
3956
3957 def : Pat<(int_x86_sse2_sqrt_sd VR128X:$src),
3958 (COPY_TO_REGCLASS (VSQRTSDZr (f64 (IMPLICIT_DEF)),
3959 (COPY_TO_REGCLASS VR128X:$src, FR64)),
3960 VR128X)>;
3961 def : Pat<(int_x86_sse2_sqrt_sd sse_load_f64:$src),
3962 (VSQRTSDZm_Int (v2f64 (IMPLICIT_DEF)), sse_load_f64:$src)>;
3963}
3964
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003965
3966multiclass avx512_fp_unop_rm<bits<8> opcps, bits<8> opcpd, string OpcodeStr,
3967 X86MemOperand x86memop, RegisterClass RC,
3968 PatFrag mem_frag32, PatFrag mem_frag64,
3969 Intrinsic V4F32Int, Intrinsic V2F64Int,
3970 CD8VForm VForm> {
3971let ExeDomain = SSEPackedSingle in {
3972 // Intrinsic operation, reg.
3973 // Vector intrinsic operation, reg
3974 def PSr : AVX512AIi8<opcps, MRMSrcReg,
3975 (outs RC:$dst), (ins RC:$src1, i32i8imm:$src2),
3976 !strconcat(OpcodeStr,
3977 "ps\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
3978 [(set RC:$dst, (V4F32Int RC:$src1, imm:$src2))]>;
3979
3980 // Vector intrinsic operation, mem
3981 def PSm : AVX512AIi8<opcps, MRMSrcMem,
3982 (outs RC:$dst), (ins x86memop:$src1, i32i8imm:$src2),
3983 !strconcat(OpcodeStr,
3984 "ps\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
3985 [(set RC:$dst,
3986 (V4F32Int (mem_frag32 addr:$src1),imm:$src2))]>,
3987 EVEX_CD8<32, VForm>;
3988} // ExeDomain = SSEPackedSingle
3989
3990let ExeDomain = SSEPackedDouble in {
3991 // Vector intrinsic operation, reg
3992 def PDr : AVX512AIi8<opcpd, MRMSrcReg,
3993 (outs RC:$dst), (ins RC:$src1, i32i8imm:$src2),
3994 !strconcat(OpcodeStr,
3995 "pd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
3996 [(set RC:$dst, (V2F64Int RC:$src1, imm:$src2))]>;
3997
3998 // Vector intrinsic operation, mem
3999 def PDm : AVX512AIi8<opcpd, MRMSrcMem,
4000 (outs RC:$dst), (ins x86memop:$src1, i32i8imm:$src2),
4001 !strconcat(OpcodeStr,
4002 "pd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
4003 [(set RC:$dst,
4004 (V2F64Int (mem_frag64 addr:$src1),imm:$src2))]>,
4005 EVEX_CD8<64, VForm>;
4006} // ExeDomain = SSEPackedDouble
4007}
4008
4009multiclass avx512_fp_binop_rm<bits<8> opcss, bits<8> opcsd,
4010 string OpcodeStr,
4011 Intrinsic F32Int,
4012 Intrinsic F64Int> {
4013let ExeDomain = GenericDomain in {
4014 // Operation, reg.
4015 let hasSideEffects = 0 in
4016 def SSr : AVX512AIi8<opcss, MRMSrcReg,
4017 (outs FR32X:$dst), (ins FR32X:$src1, FR32X:$src2, i32i8imm:$src3),
4018 !strconcat(OpcodeStr,
4019 "ss\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
4020 []>;
4021
4022 // Intrinsic operation, reg.
Craig Topper9dd48c82014-01-02 17:28:14 +00004023 let isCodeGenOnly = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004024 def SSr_Int : AVX512AIi8<opcss, MRMSrcReg,
4025 (outs VR128X:$dst), (ins VR128X:$src1, VR128X:$src2, i32i8imm:$src3),
4026 !strconcat(OpcodeStr,
4027 "ss\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
4028 [(set VR128X:$dst, (F32Int VR128X:$src1, VR128X:$src2, imm:$src3))]>;
4029
4030 // Intrinsic operation, mem.
4031 def SSm : AVX512AIi8<opcss, MRMSrcMem, (outs VR128X:$dst),
4032 (ins VR128X:$src1, ssmem:$src2, i32i8imm:$src3),
4033 !strconcat(OpcodeStr,
4034 "ss\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
4035 [(set VR128X:$dst, (F32Int VR128X:$src1,
4036 sse_load_f32:$src2, imm:$src3))]>,
4037 EVEX_CD8<32, CD8VT1>;
4038
4039 // Operation, reg.
4040 let hasSideEffects = 0 in
4041 def SDr : AVX512AIi8<opcsd, MRMSrcReg,
4042 (outs FR64X:$dst), (ins FR64X:$src1, FR64X:$src2, i32i8imm:$src3),
4043 !strconcat(OpcodeStr,
4044 "sd\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
4045 []>, VEX_W;
4046
4047 // Intrinsic operation, reg.
Craig Topper9dd48c82014-01-02 17:28:14 +00004048 let isCodeGenOnly = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004049 def SDr_Int : AVX512AIi8<opcsd, MRMSrcReg,
4050 (outs VR128X:$dst), (ins VR128X:$src1, VR128X:$src2, i32i8imm:$src3),
4051 !strconcat(OpcodeStr,
4052 "sd\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
4053 [(set VR128X:$dst, (F64Int VR128X:$src1, VR128X:$src2, imm:$src3))]>,
4054 VEX_W;
4055
4056 // Intrinsic operation, mem.
4057 def SDm : AVX512AIi8<opcsd, MRMSrcMem,
4058 (outs VR128X:$dst), (ins VR128X:$src1, sdmem:$src2, i32i8imm:$src3),
4059 !strconcat(OpcodeStr,
4060 "sd\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
4061 [(set VR128X:$dst,
4062 (F64Int VR128X:$src1, sse_load_f64:$src2, imm:$src3))]>,
4063 VEX_W, EVEX_CD8<64, CD8VT1>;
4064} // ExeDomain = GenericDomain
4065}
4066
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004067multiclass avx512_rndscale<bits<8> opc, string OpcodeStr,
4068 X86MemOperand x86memop, RegisterClass RC,
4069 PatFrag mem_frag, Domain d> {
4070let ExeDomain = d in {
4071 // Intrinsic operation, reg.
4072 // Vector intrinsic operation, reg
4073 def r : AVX512AIi8<opc, MRMSrcReg,
4074 (outs RC:$dst), (ins RC:$src1, i32i8imm:$src2),
4075 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004076 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004077 []>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004078
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004079 // Vector intrinsic operation, mem
4080 def m : AVX512AIi8<opc, MRMSrcMem,
4081 (outs RC:$dst), (ins x86memop:$src1, i32i8imm:$src2),
4082 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004083 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004084 []>, EVEX;
4085} // ExeDomain
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004086}
4087
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004088
4089defm VRNDSCALEPSZ : avx512_rndscale<0x08, "vrndscaleps", f512mem, VR512,
4090 memopv16f32, SSEPackedSingle>, EVEX_V512,
4091 EVEX_CD8<32, CD8VF>;
4092
4093def : Pat<(v16f32 (int_x86_avx512_mask_rndscale_ps_512 (v16f32 VR512:$src1),
Elena Demikhovskye73333a2014-05-04 13:35:37 +00004094 imm:$src2, (v16f32 VR512:$src1), (i16 -1),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004095 FROUND_CURRENT)),
4096 (VRNDSCALEPSZr VR512:$src1, imm:$src2)>;
4097
4098
4099defm VRNDSCALEPDZ : avx512_rndscale<0x09, "vrndscalepd", f512mem, VR512,
4100 memopv8f64, SSEPackedDouble>, EVEX_V512,
4101 VEX_W, EVEX_CD8<64, CD8VF>;
4102
4103def : Pat<(v8f64 (int_x86_avx512_mask_rndscale_pd_512 (v8f64 VR512:$src1),
Elena Demikhovskye73333a2014-05-04 13:35:37 +00004104 imm:$src2, (v8f64 VR512:$src1), (i8 -1),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004105 FROUND_CURRENT)),
4106 (VRNDSCALEPDZr VR512:$src1, imm:$src2)>;
4107
4108multiclass avx512_rndscale_scalar<bits<8> opc, string OpcodeStr,
4109 Operand x86memop, RegisterClass RC, Domain d> {
4110let ExeDomain = d in {
4111 def r : AVX512AIi8<opc, MRMSrcReg,
4112 (outs RC:$dst), (ins RC:$src1, RC:$src2, i32i8imm:$src3),
4113 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004114 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004115 []>, EVEX_4V;
4116
4117 def m : AVX512AIi8<opc, MRMSrcMem,
4118 (outs RC:$dst), (ins RC:$src1, x86memop:$src2, i32i8imm:$src3),
4119 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004120 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004121 []>, EVEX_4V;
4122} // ExeDomain
4123}
4124
4125defm VRNDSCALESS : avx512_rndscale_scalar<0x0A, "vrndscaless", ssmem, FR32X,
4126 SSEPackedSingle>, EVEX_CD8<32, CD8VT1>;
4127
4128defm VRNDSCALESD : avx512_rndscale_scalar<0x0B, "vrndscalesd", sdmem, FR64X,
4129 SSEPackedDouble>, EVEX_CD8<64, CD8VT1>;
4130
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004131def : Pat<(ffloor FR32X:$src),
4132 (VRNDSCALESSr (f32 (IMPLICIT_DEF)), FR32X:$src, (i32 0x1))>;
4133def : Pat<(f64 (ffloor FR64X:$src)),
4134 (VRNDSCALESDr (f64 (IMPLICIT_DEF)), FR64X:$src, (i32 0x1))>;
4135def : Pat<(f32 (fnearbyint FR32X:$src)),
4136 (VRNDSCALESSr (f32 (IMPLICIT_DEF)), FR32X:$src, (i32 0xC))>;
4137def : Pat<(f64 (fnearbyint FR64X:$src)),
4138 (VRNDSCALESDr (f64 (IMPLICIT_DEF)), FR64X:$src, (i32 0xC))>;
4139def : Pat<(f32 (fceil FR32X:$src)),
4140 (VRNDSCALESSr (f32 (IMPLICIT_DEF)), FR32X:$src, (i32 0x2))>;
4141def : Pat<(f64 (fceil FR64X:$src)),
4142 (VRNDSCALESDr (f64 (IMPLICIT_DEF)), FR64X:$src, (i32 0x2))>;
4143def : Pat<(f32 (frint FR32X:$src)),
4144 (VRNDSCALESSr (f32 (IMPLICIT_DEF)), FR32X:$src, (i32 0x4))>;
4145def : Pat<(f64 (frint FR64X:$src)),
4146 (VRNDSCALESDr (f64 (IMPLICIT_DEF)), FR64X:$src, (i32 0x4))>;
4147def : Pat<(f32 (ftrunc FR32X:$src)),
4148 (VRNDSCALESSr (f32 (IMPLICIT_DEF)), FR32X:$src, (i32 0x3))>;
4149def : Pat<(f64 (ftrunc FR64X:$src)),
4150 (VRNDSCALESDr (f64 (IMPLICIT_DEF)), FR64X:$src, (i32 0x3))>;
4151
4152def : Pat<(v16f32 (ffloor VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004153 (VRNDSCALEPSZr VR512:$src, (i32 0x1))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004154def : Pat<(v16f32 (fnearbyint VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004155 (VRNDSCALEPSZr VR512:$src, (i32 0xC))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004156def : Pat<(v16f32 (fceil VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004157 (VRNDSCALEPSZr VR512:$src, (i32 0x2))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004158def : Pat<(v16f32 (frint VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004159 (VRNDSCALEPSZr VR512:$src, (i32 0x4))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004160def : Pat<(v16f32 (ftrunc VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004161 (VRNDSCALEPSZr VR512:$src, (i32 0x3))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004162
4163def : Pat<(v8f64 (ffloor VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004164 (VRNDSCALEPDZr VR512:$src, (i32 0x1))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004165def : Pat<(v8f64 (fnearbyint VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004166 (VRNDSCALEPDZr VR512:$src, (i32 0xC))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004167def : Pat<(v8f64 (fceil VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004168 (VRNDSCALEPDZr VR512:$src, (i32 0x2))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004169def : Pat<(v8f64 (frint VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004170 (VRNDSCALEPDZr VR512:$src, (i32 0x4))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004171def : Pat<(v8f64 (ftrunc VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004172 (VRNDSCALEPDZr VR512:$src, (i32 0x3))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004173
4174//-------------------------------------------------
4175// Integer truncate and extend operations
4176//-------------------------------------------------
4177
4178multiclass avx512_trunc_sat<bits<8> opc, string OpcodeStr,
4179 RegisterClass dstRC, RegisterClass srcRC,
4180 RegisterClass KRC, X86MemOperand x86memop> {
4181 def rr : AVX512XS8I<opc, MRMDestReg, (outs dstRC:$dst),
4182 (ins srcRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004183 !strconcat(OpcodeStr," \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004184 []>, EVEX;
4185
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004186 def rrk : AVX512XS8I<opc, MRMDestReg, (outs dstRC:$dst),
4187 (ins KRC:$mask, srcRC:$src),
4188 !strconcat(OpcodeStr,
4189 " \t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}"),
4190 []>, EVEX, EVEX_K;
4191
4192 def rrkz : AVX512XS8I<opc, MRMDestReg, (outs dstRC:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004193 (ins KRC:$mask, srcRC:$src),
4194 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004195 " \t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004196 []>, EVEX, EVEX_KZ;
4197
4198 def mr : AVX512XS8I<opc, MRMDestMem, (outs), (ins x86memop:$dst, srcRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004199 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004200 []>, EVEX;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004201
4202 def mrk : AVX512XS8I<opc, MRMDestMem, (outs),
4203 (ins x86memop:$dst, KRC:$mask, srcRC:$src),
4204 !strconcat(OpcodeStr, " \t{$src, $dst {${mask}}|${dst} {${mask}}, $src}"),
4205 []>, EVEX, EVEX_K;
4206
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004207}
4208defm VPMOVQB : avx512_trunc_sat<0x32, "vpmovqb", VR128X, VR512, VK8WM,
4209 i128mem>, EVEX_V512, EVEX_CD8<8, CD8VO>;
4210defm VPMOVSQB : avx512_trunc_sat<0x22, "vpmovsqb", VR128X, VR512, VK8WM,
4211 i128mem>, EVEX_V512, EVEX_CD8<8, CD8VO>;
4212defm VPMOVUSQB : avx512_trunc_sat<0x12, "vpmovusqb", VR128X, VR512, VK8WM,
4213 i128mem>, EVEX_V512, EVEX_CD8<8, CD8VO>;
4214defm VPMOVQW : avx512_trunc_sat<0x34, "vpmovqw", VR128X, VR512, VK8WM,
4215 i128mem>, EVEX_V512, EVEX_CD8<16, CD8VQ>;
4216defm VPMOVSQW : avx512_trunc_sat<0x24, "vpmovsqw", VR128X, VR512, VK8WM,
4217 i128mem>, EVEX_V512, EVEX_CD8<16, CD8VQ>;
4218defm VPMOVUSQW : avx512_trunc_sat<0x14, "vpmovusqw", VR128X, VR512, VK8WM,
4219 i128mem>, EVEX_V512, EVEX_CD8<16, CD8VQ>;
4220defm VPMOVQD : avx512_trunc_sat<0x35, "vpmovqd", VR256X, VR512, VK8WM,
4221 i256mem>, EVEX_V512, EVEX_CD8<32, CD8VH>;
4222defm VPMOVSQD : avx512_trunc_sat<0x25, "vpmovsqd", VR256X, VR512, VK8WM,
4223 i256mem>, EVEX_V512, EVEX_CD8<32, CD8VH>;
4224defm VPMOVUSQD : avx512_trunc_sat<0x15, "vpmovusqd", VR256X, VR512, VK8WM,
4225 i256mem>, EVEX_V512, EVEX_CD8<32, CD8VH>;
4226defm VPMOVDW : avx512_trunc_sat<0x33, "vpmovdw", VR256X, VR512, VK16WM,
4227 i256mem>, EVEX_V512, EVEX_CD8<16, CD8VH>;
4228defm VPMOVSDW : avx512_trunc_sat<0x23, "vpmovsdw", VR256X, VR512, VK16WM,
4229 i256mem>, EVEX_V512, EVEX_CD8<16, CD8VH>;
4230defm VPMOVUSDW : avx512_trunc_sat<0x13, "vpmovusdw", VR256X, VR512, VK16WM,
4231 i256mem>, EVEX_V512, EVEX_CD8<16, CD8VH>;
4232defm VPMOVDB : avx512_trunc_sat<0x31, "vpmovdb", VR128X, VR512, VK16WM,
4233 i128mem>, EVEX_V512, EVEX_CD8<8, CD8VQ>;
4234defm VPMOVSDB : avx512_trunc_sat<0x21, "vpmovsdb", VR128X, VR512, VK16WM,
4235 i128mem>, EVEX_V512, EVEX_CD8<8, CD8VQ>;
4236defm VPMOVUSDB : avx512_trunc_sat<0x11, "vpmovusdb", VR128X, VR512, VK16WM,
4237 i128mem>, EVEX_V512, EVEX_CD8<8, CD8VQ>;
4238
4239def : Pat<(v16i8 (X86vtrunc (v8i64 VR512:$src))), (VPMOVQBrr VR512:$src)>;
4240def : Pat<(v8i16 (X86vtrunc (v8i64 VR512:$src))), (VPMOVQWrr VR512:$src)>;
4241def : Pat<(v16i16 (X86vtrunc (v16i32 VR512:$src))), (VPMOVDWrr VR512:$src)>;
4242def : Pat<(v16i8 (X86vtrunc (v16i32 VR512:$src))), (VPMOVDBrr VR512:$src)>;
4243def : Pat<(v8i32 (X86vtrunc (v8i64 VR512:$src))), (VPMOVQDrr VR512:$src)>;
4244
4245def : Pat<(v16i8 (X86vtruncm VK16WM:$mask, (v16i32 VR512:$src))),
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004246 (VPMOVDBrrkz VK16WM:$mask, VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004247def : Pat<(v16i16 (X86vtruncm VK16WM:$mask, (v16i32 VR512:$src))),
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004248 (VPMOVDWrrkz VK16WM:$mask, VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004249def : Pat<(v8i16 (X86vtruncm VK8WM:$mask, (v8i64 VR512:$src))),
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004250 (VPMOVQWrrkz VK8WM:$mask, VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004251def : Pat<(v8i32 (X86vtruncm VK8WM:$mask, (v8i64 VR512:$src))),
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004252 (VPMOVQDrrkz VK8WM:$mask, VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004253
4254
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004255multiclass avx512_extend<bits<8> opc, string OpcodeStr, RegisterClass KRC,
4256 RegisterClass DstRC, RegisterClass SrcRC, SDNode OpNode,
4257 PatFrag mem_frag, X86MemOperand x86memop,
4258 ValueType OpVT, ValueType InVT> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004259
4260 def rr : AVX5128I<opc, MRMSrcReg, (outs DstRC:$dst),
4261 (ins SrcRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004262 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004263 [(set DstRC:$dst, (OpVT (OpNode (InVT SrcRC:$src))))]>, EVEX;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004264
4265 def rrk : AVX5128I<opc, MRMSrcReg, (outs DstRC:$dst),
4266 (ins KRC:$mask, SrcRC:$src),
4267 !strconcat(OpcodeStr, " \t{$src, $dst {${mask}} |$dst {${mask}}, $src}"),
4268 []>, EVEX, EVEX_K;
4269
4270 def rrkz : AVX5128I<opc, MRMSrcReg, (outs DstRC:$dst),
4271 (ins KRC:$mask, SrcRC:$src),
4272 !strconcat(OpcodeStr, " \t{$src, $dst {${mask}} {z}|$dst {${mask}} {z}, $src}"),
4273 []>, EVEX, EVEX_KZ;
4274
4275 let mayLoad = 1 in {
4276 def rm : AVX5128I<opc, MRMSrcMem, (outs DstRC:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004277 (ins x86memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004278 !strconcat(OpcodeStr," \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004279 [(set DstRC:$dst,
4280 (OpVT (OpNode (InVT (bitconvert (mem_frag addr:$src))))))]>,
4281 EVEX;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004282
4283 def rmk : AVX5128I<opc, MRMSrcMem, (outs DstRC:$dst),
4284 (ins KRC:$mask, x86memop:$src),
4285 !strconcat(OpcodeStr," \t{$src, $dst {${mask}} |$dst {${mask}}, $src}"),
4286 []>,
4287 EVEX, EVEX_K;
4288
4289 def rmkz : AVX5128I<opc, MRMSrcMem, (outs DstRC:$dst),
4290 (ins KRC:$mask, x86memop:$src),
4291 !strconcat(OpcodeStr," \t{$src, $dst {${mask}} {z}|$dst {${mask}} {z}, $src}"),
4292 []>,
4293 EVEX, EVEX_KZ;
4294 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004295}
4296
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004297defm VPMOVZXBDZ: avx512_extend<0x31, "vpmovzxbd", VK16WM, VR512, VR128X, X86vzext,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004298 memopv2i64, i128mem, v16i32, v16i8>, EVEX_V512,
4299 EVEX_CD8<8, CD8VQ>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004300defm VPMOVZXBQZ: avx512_extend<0x32, "vpmovzxbq", VK8WM, VR512, VR128X, X86vzext,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004301 memopv2i64, i128mem, v8i64, v16i8>, EVEX_V512,
4302 EVEX_CD8<8, CD8VO>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004303defm VPMOVZXWDZ: avx512_extend<0x33, "vpmovzxwd", VK16WM, VR512, VR256X, X86vzext,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004304 memopv4i64, i256mem, v16i32, v16i16>, EVEX_V512,
4305 EVEX_CD8<16, CD8VH>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004306defm VPMOVZXWQZ: avx512_extend<0x34, "vpmovzxwq", VK8WM, VR512, VR128X, X86vzext,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004307 memopv2i64, i128mem, v8i64, v8i16>, EVEX_V512,
4308 EVEX_CD8<16, CD8VQ>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004309defm VPMOVZXDQZ: avx512_extend<0x35, "vpmovzxdq", VK8WM, VR512, VR256X, X86vzext,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004310 memopv4i64, i256mem, v8i64, v8i32>, EVEX_V512,
4311 EVEX_CD8<32, CD8VH>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004312
4313defm VPMOVSXBDZ: avx512_extend<0x21, "vpmovsxbd", VK16WM, VR512, VR128X, X86vsext,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004314 memopv2i64, i128mem, v16i32, v16i8>, EVEX_V512,
4315 EVEX_CD8<8, CD8VQ>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004316defm VPMOVSXBQZ: avx512_extend<0x22, "vpmovsxbq", VK8WM, VR512, VR128X, X86vsext,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004317 memopv2i64, i128mem, v8i64, v16i8>, EVEX_V512,
4318 EVEX_CD8<8, CD8VO>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004319defm VPMOVSXWDZ: avx512_extend<0x23, "vpmovsxwd", VK16WM, VR512, VR256X, X86vsext,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004320 memopv4i64, i256mem, v16i32, v16i16>, EVEX_V512,
4321 EVEX_CD8<16, CD8VH>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004322defm VPMOVSXWQZ: avx512_extend<0x24, "vpmovsxwq", VK8WM, VR512, VR128X, X86vsext,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004323 memopv2i64, i128mem, v8i64, v8i16>, EVEX_V512,
4324 EVEX_CD8<16, CD8VQ>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004325defm VPMOVSXDQZ: avx512_extend<0x25, "vpmovsxdq", VK8WM, VR512, VR256X, X86vsext,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004326 memopv4i64, i256mem, v8i64, v8i32>, EVEX_V512,
4327 EVEX_CD8<32, CD8VH>;
4328
4329//===----------------------------------------------------------------------===//
4330// GATHER - SCATTER Operations
4331
4332multiclass avx512_gather<bits<8> opc, string OpcodeStr, RegisterClass KRC,
4333 RegisterClass RC, X86MemOperand memop> {
4334let mayLoad = 1,
4335 Constraints = "@earlyclobber $dst, $src1 = $dst, $mask = $mask_wb" in
4336 def rm : AVX5128I<opc, MRMSrcMem, (outs RC:$dst, KRC:$mask_wb),
4337 (ins RC:$src1, KRC:$mask, memop:$src2),
4338 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004339 " \t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004340 []>, EVEX, EVEX_K;
4341}
Cameron McInally45325962014-03-26 13:50:50 +00004342
4343let ExeDomain = SSEPackedDouble in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004344defm VGATHERDPDZ : avx512_gather<0x92, "vgatherdpd", VK8WM, VR512, vy64xmem>,
4345 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004346defm VGATHERQPDZ : avx512_gather<0x93, "vgatherqpd", VK8WM, VR512, vz64mem>,
4347 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Cameron McInally45325962014-03-26 13:50:50 +00004348}
4349
4350let ExeDomain = SSEPackedSingle in {
4351defm VGATHERDPSZ : avx512_gather<0x92, "vgatherdps", VK16WM, VR512, vz32mem>,
4352 EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004353defm VGATHERQPSZ : avx512_gather<0x93, "vgatherqps", VK8WM, VR256X, vz64mem>,
4354 EVEX_V512, EVEX_CD8<32, CD8VT1>;
Cameron McInally45325962014-03-26 13:50:50 +00004355}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004356
4357defm VPGATHERDQZ : avx512_gather<0x90, "vpgatherdq", VK8WM, VR512, vy64xmem>,
4358 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
4359defm VPGATHERDDZ : avx512_gather<0x90, "vpgatherdd", VK16WM, VR512, vz32mem>,
4360 EVEX_V512, EVEX_CD8<32, CD8VT1>;
4361
4362defm VPGATHERQQZ : avx512_gather<0x91, "vpgatherqq", VK8WM, VR512, vz64mem>,
4363 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
4364defm VPGATHERQDZ : avx512_gather<0x91, "vpgatherqd", VK8WM, VR256X, vz64mem>,
4365 EVEX_V512, EVEX_CD8<32, CD8VT1>;
4366
4367multiclass avx512_scatter<bits<8> opc, string OpcodeStr, RegisterClass KRC,
4368 RegisterClass RC, X86MemOperand memop> {
4369let mayStore = 1, Constraints = "$mask = $mask_wb" in
4370 def mr : AVX5128I<opc, MRMDestMem, (outs KRC:$mask_wb),
4371 (ins memop:$dst, KRC:$mask, RC:$src2),
4372 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004373 " \t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004374 []>, EVEX, EVEX_K;
4375}
4376
Cameron McInally45325962014-03-26 13:50:50 +00004377let ExeDomain = SSEPackedDouble in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004378defm VSCATTERDPDZ : avx512_scatter<0xA2, "vscatterdpd", VK8WM, VR512, vy64xmem>,
4379 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004380defm VSCATTERQPDZ : avx512_scatter<0xA3, "vscatterqpd", VK8WM, VR512, vz64mem>,
4381 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Cameron McInally45325962014-03-26 13:50:50 +00004382}
4383
4384let ExeDomain = SSEPackedSingle in {
4385defm VSCATTERDPSZ : avx512_scatter<0xA2, "vscatterdps", VK16WM, VR512, vz32mem>,
4386 EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004387defm VSCATTERQPSZ : avx512_scatter<0xA3, "vscatterqps", VK8WM, VR256X, vz64mem>,
4388 EVEX_V512, EVEX_CD8<32, CD8VT1>;
Cameron McInally45325962014-03-26 13:50:50 +00004389}
4390
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004391defm VPSCATTERDQZ : avx512_scatter<0xA0, "vpscatterdq", VK8WM, VR512, vy64xmem>,
4392 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
4393defm VPSCATTERDDZ : avx512_scatter<0xA0, "vpscatterdd", VK16WM, VR512, vz32mem>,
4394 EVEX_V512, EVEX_CD8<32, CD8VT1>;
4395
4396defm VPSCATTERQQZ : avx512_scatter<0xA1, "vpscatterqq", VK8WM, VR512, vz64mem>,
4397 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
4398defm VPSCATTERQDZ : avx512_scatter<0xA1, "vpscatterqd", VK8WM, VR256X, vz64mem>,
4399 EVEX_V512, EVEX_CD8<32, CD8VT1>;
4400
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00004401// prefetch
4402multiclass avx512_gather_scatter_prefetch<bits<8> opc, Format F, string OpcodeStr,
4403 RegisterClass KRC, X86MemOperand memop> {
4404 let Predicates = [HasPFI], hasSideEffects = 1 in
4405 def m : AVX5128I<opc, F, (outs), (ins KRC:$mask, memop:$src),
4406 !strconcat(OpcodeStr, " \t{$src {${mask}}|{${mask}}, $src}"),
4407 []>, EVEX, EVEX_K;
4408}
4409
4410defm VGATHERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dps",
4411 VK16WM, vz32mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
4412
4413defm VGATHERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qps",
4414 VK8WM, vz64mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
4415
4416defm VGATHERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dpd",
4417 VK8WM, vy32mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
4418
4419defm VGATHERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qpd",
4420 VK8WM, vz64mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
4421
4422defm VGATHERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dps",
4423 VK16WM, vz32mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
4424
4425defm VGATHERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qps",
4426 VK8WM, vz64mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
4427
4428defm VGATHERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dpd",
4429 VK8WM, vy32mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
4430
4431defm VGATHERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qpd",
4432 VK8WM, vz64mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
4433
4434defm VSCATTERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dps",
4435 VK16WM, vz32mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
4436
4437defm VSCATTERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qps",
4438 VK8WM, vz64mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
4439
4440defm VSCATTERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dpd",
4441 VK8WM, vy32mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
4442
4443defm VSCATTERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qpd",
4444 VK8WM, vz64mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
4445
4446defm VSCATTERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dps",
4447 VK16WM, vz32mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
4448
4449defm VSCATTERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qps",
4450 VK8WM, vz64mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
4451
4452defm VSCATTERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dpd",
4453 VK8WM, vy32mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
4454
4455defm VSCATTERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qpd",
4456 VK8WM, vz64mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004457//===----------------------------------------------------------------------===//
4458// VSHUFPS - VSHUFPD Operations
4459
4460multiclass avx512_shufp<RegisterClass RC, X86MemOperand x86memop,
4461 ValueType vt, string OpcodeStr, PatFrag mem_frag,
4462 Domain d> {
4463 def rmi : AVX512PIi8<0xC6, MRMSrcMem, (outs RC:$dst),
4464 (ins RC:$src1, x86memop:$src2, i8imm:$src3),
4465 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004466 " \t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004467 [(set RC:$dst, (vt (X86Shufp RC:$src1, (mem_frag addr:$src2),
4468 (i8 imm:$src3))))], d, IIC_SSE_SHUFP>,
Elena Demikhovskyb30371c2013-10-02 06:39:07 +00004469 EVEX_4V, Sched<[WriteShuffleLd, ReadAfterLd]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004470 def rri : AVX512PIi8<0xC6, MRMSrcReg, (outs RC:$dst),
4471 (ins RC:$src1, RC:$src2, i8imm:$src3),
4472 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004473 " \t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004474 [(set RC:$dst, (vt (X86Shufp RC:$src1, RC:$src2,
4475 (i8 imm:$src3))))], d, IIC_SSE_SHUFP>,
Elena Demikhovskyb30371c2013-10-02 06:39:07 +00004476 EVEX_4V, Sched<[WriteShuffle]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004477}
4478
4479defm VSHUFPSZ : avx512_shufp<VR512, f512mem, v16f32, "vshufps", memopv16f32,
Craig Topper5ccb6172014-02-18 00:21:49 +00004480 SSEPackedSingle>, PS, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004481defm VSHUFPDZ : avx512_shufp<VR512, f512mem, v8f64, "vshufpd", memopv8f64,
Craig Topperae11aed2014-01-14 07:41:20 +00004482 SSEPackedDouble>, PD, VEX_W, EVEX_V512, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004483
Elena Demikhovsky462a2d22013-10-06 06:11:18 +00004484def : Pat<(v16i32 (X86Shufp VR512:$src1, VR512:$src2, (i8 imm:$imm))),
4485 (VSHUFPSZrri VR512:$src1, VR512:$src2, imm:$imm)>;
4486def : Pat<(v16i32 (X86Shufp VR512:$src1,
4487 (memopv16i32 addr:$src2), (i8 imm:$imm))),
4488 (VSHUFPSZrmi VR512:$src1, addr:$src2, imm:$imm)>;
4489
4490def : Pat<(v8i64 (X86Shufp VR512:$src1, VR512:$src2, (i8 imm:$imm))),
4491 (VSHUFPDZrri VR512:$src1, VR512:$src2, imm:$imm)>;
4492def : Pat<(v8i64 (X86Shufp VR512:$src1,
4493 (memopv8i64 addr:$src2), (i8 imm:$imm))),
4494 (VSHUFPDZrmi VR512:$src1, addr:$src2, imm:$imm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004495
Adam Nemetfd2161b2014-08-05 17:23:04 +00004496multiclass avx512_valign<string Suffix, RegisterClass RC, RegisterClass KRC,
4497 RegisterClass MRC, X86MemOperand x86memop,
4498 ValueType IntVT, ValueType FloatVT> {
Adam Nemet2e2537f2014-08-07 17:53:55 +00004499 defm rri : AVX512_masking<0x03, MRMSrcReg, (outs RC:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004500 (ins RC:$src1, RC:$src2, i8imm:$src3),
Adam Nemet2e2537f2014-08-07 17:53:55 +00004501 "valign"##Suffix,
4502 "$src3, $src2, $src1", "$src1, $src2, $src3",
4503 (IntVT (X86VAlign RC:$src2, RC:$src1,
4504 (i8 imm:$src3))),
Adam Nemet7d498622014-08-07 23:53:38 +00004505 IntVT, RC, KRC>,
Adam Nemet2e2537f2014-08-07 17:53:55 +00004506 AVX512AIi8Base, EVEX_4V;
Adam Nemetfd2161b2014-08-05 17:23:04 +00004507
Adam Nemetf92139d2014-08-05 17:22:50 +00004508 // Also match valign of packed floats.
Adam Nemet164b07f2014-08-05 17:22:59 +00004509 def : Pat<(FloatVT (X86VAlign RC:$src1, RC:$src2, (i8 imm:$imm))),
Adam Nemetf92139d2014-08-05 17:22:50 +00004510 (!cast<Instruction>(NAME##rri) RC:$src2, RC:$src1, imm:$imm)>;
4511
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00004512 let mayLoad = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004513 def rmi : AVX512AIi8<0x03, MRMSrcMem, (outs RC:$dst),
4514 (ins RC:$src1, x86memop:$src2, i8imm:$src3),
Adam Nemetd00a05e2014-08-05 17:22:52 +00004515 !strconcat("valign"##Suffix,
Adam Nemet1c752d82014-08-05 17:22:47 +00004516 " \t{$src3, $src2, $src1, $dst|"
4517 "$dst, $src1, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004518 []>, EVEX_4V;
4519}
Adam Nemetfd2161b2014-08-05 17:23:04 +00004520defm VALIGND : avx512_valign<"d", VR512, VK16WM, GR16, i512mem, v16i32, v16f32>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004521 EVEX_V512, EVEX_CD8<32, CD8VF>;
Adam Nemetfd2161b2014-08-05 17:23:04 +00004522defm VALIGNQ : avx512_valign<"q", VR512, VK8WM, GR8, i512mem, v8i64, v8f64>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004523 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VF>;
4524
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00004525// Helper fragments to match sext vXi1 to vXiY.
4526def v16i1sextv16i32 : PatLeaf<(v16i32 (X86vsrai VR512:$src, (i8 31)))>;
4527def v8i1sextv8i64 : PatLeaf<(v8i64 (X86vsrai VR512:$src, (i8 63)))>;
4528
4529multiclass avx512_vpabs<bits<8> opc, string OpcodeStr, ValueType OpVT,
4530 RegisterClass KRC, RegisterClass RC,
4531 X86MemOperand x86memop, X86MemOperand x86scalar_mop,
4532 string BrdcstStr> {
4533 def rr : AVX5128I<opc, MRMSrcReg, (outs RC:$dst), (ins RC:$src),
4534 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
4535 []>, EVEX;
4536 def rrk : AVX5128I<opc, MRMSrcReg, (outs RC:$dst), (ins KRC:$mask, RC:$src),
4537 !strconcat(OpcodeStr, " \t{$src, $dst {${mask}}|$dst {${mask}}, $src}"),
4538 []>, EVEX, EVEX_K;
4539 def rrkz : AVX5128I<opc, MRMSrcReg, (outs RC:$dst), (ins KRC:$mask, RC:$src),
4540 !strconcat(OpcodeStr,
4541 " \t{$src, $dst {${mask}} {z}|$dst {${mask}} {z}, $src}"),
4542 []>, EVEX, EVEX_KZ;
4543 let mayLoad = 1 in {
4544 def rm : AVX5128I<opc, MRMSrcMem, (outs VR512:$dst),
4545 (ins x86memop:$src),
4546 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
4547 []>, EVEX;
4548 def rmk : AVX5128I<opc, MRMSrcMem, (outs VR512:$dst),
4549 (ins KRC:$mask, x86memop:$src),
4550 !strconcat(OpcodeStr,
4551 " \t{$src, $dst {${mask}}|$dst {${mask}}, $src}"),
4552 []>, EVEX, EVEX_K;
4553 def rmkz : AVX5128I<opc, MRMSrcMem, (outs VR512:$dst),
4554 (ins KRC:$mask, x86memop:$src),
4555 !strconcat(OpcodeStr,
4556 " \t{$src, $dst {${mask}} {z}|$dst {${mask}} {z}, $src}"),
4557 []>, EVEX, EVEX_KZ;
4558 def rmb : AVX5128I<opc, MRMSrcMem, (outs VR512:$dst),
4559 (ins x86scalar_mop:$src),
4560 !strconcat(OpcodeStr, " \t{${src}", BrdcstStr,
4561 ", $dst|$dst, ${src}", BrdcstStr, "}"),
4562 []>, EVEX, EVEX_B;
4563 def rmbk : AVX5128I<opc, MRMSrcMem, (outs VR512:$dst),
4564 (ins KRC:$mask, x86scalar_mop:$src),
4565 !strconcat(OpcodeStr, " \t{${src}", BrdcstStr,
4566 ", $dst {${mask}}|$dst {${mask}}, ${src}", BrdcstStr, "}"),
4567 []>, EVEX, EVEX_B, EVEX_K;
4568 def rmbkz : AVX5128I<opc, MRMSrcMem, (outs VR512:$dst),
4569 (ins KRC:$mask, x86scalar_mop:$src),
4570 !strconcat(OpcodeStr, " \t{${src}", BrdcstStr,
4571 ", $dst {${mask}} {z}|$dst {${mask}} {z}, ${src}",
4572 BrdcstStr, "}"),
4573 []>, EVEX, EVEX_B, EVEX_KZ;
4574 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004575}
4576
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00004577defm VPABSDZ : avx512_vpabs<0x1E, "vpabsd", v16i32, VK16WM, VR512,
4578 i512mem, i32mem, "{1to16}">, EVEX_V512,
4579 EVEX_CD8<32, CD8VF>;
4580defm VPABSQZ : avx512_vpabs<0x1F, "vpabsq", v8i64, VK8WM, VR512,
4581 i512mem, i64mem, "{1to8}">, EVEX_V512, VEX_W,
4582 EVEX_CD8<64, CD8VF>;
4583
4584def : Pat<(xor
4585 (bc_v16i32 (v16i1sextv16i32)),
4586 (bc_v16i32 (add (v16i32 VR512:$src), (v16i1sextv16i32)))),
4587 (VPABSDZrr VR512:$src)>;
4588def : Pat<(xor
4589 (bc_v8i64 (v8i1sextv8i64)),
4590 (bc_v8i64 (add (v8i64 VR512:$src), (v8i1sextv8i64)))),
4591 (VPABSQZrr VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004592
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00004593def : Pat<(v16i32 (int_x86_avx512_mask_pabs_d_512 (v16i32 VR512:$src),
4594 (v16i32 immAllZerosV), (i16 -1))),
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00004595 (VPABSDZrr VR512:$src)>;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00004596def : Pat<(v8i64 (int_x86_avx512_mask_pabs_q_512 (v8i64 VR512:$src),
4597 (bc_v8i64 (v16i32 immAllZerosV)), (i8 -1))),
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00004598 (VPABSQZrr VR512:$src)>;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00004599
Elena Demikhovskydacddb02013-11-03 13:46:31 +00004600multiclass avx512_conflict<bits<8> opc, string OpcodeStr,
Elena Demikhovsky6270b382013-12-10 11:58:35 +00004601 RegisterClass RC, RegisterClass KRC,
4602 X86MemOperand x86memop,
4603 X86MemOperand x86scalar_mop, string BrdcstStr> {
Elena Demikhovskydacddb02013-11-03 13:46:31 +00004604 def rr : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
4605 (ins RC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004606 !strconcat(OpcodeStr, " \t{$src, ${dst} |${dst}, $src}"),
Elena Demikhovsky6270b382013-12-10 11:58:35 +00004607 []>, EVEX;
Elena Demikhovskydacddb02013-11-03 13:46:31 +00004608 def rm : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
4609 (ins x86memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004610 !strconcat(OpcodeStr, " \t{$src, ${dst}|${dst}, $src}"),
Elena Demikhovsky6270b382013-12-10 11:58:35 +00004611 []>, EVEX;
Elena Demikhovskydacddb02013-11-03 13:46:31 +00004612 def rmb : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
4613 (ins x86scalar_mop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004614 !strconcat(OpcodeStr, " \t{${src}", BrdcstStr,
Elena Demikhovskydacddb02013-11-03 13:46:31 +00004615 ", ${dst}|${dst}, ${src}", BrdcstStr, "}"),
4616 []>, EVEX, EVEX_B;
4617 def rrkz : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
4618 (ins KRC:$mask, RC:$src),
4619 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004620 " \t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"),
Elena Demikhovsky6270b382013-12-10 11:58:35 +00004621 []>, EVEX, EVEX_KZ;
Elena Demikhovskydacddb02013-11-03 13:46:31 +00004622 def rmkz : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
4623 (ins KRC:$mask, x86memop:$src),
4624 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004625 " \t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"),
Elena Demikhovsky6270b382013-12-10 11:58:35 +00004626 []>, EVEX, EVEX_KZ;
Elena Demikhovskydacddb02013-11-03 13:46:31 +00004627 def rmbkz : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
4628 (ins KRC:$mask, x86scalar_mop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004629 !strconcat(OpcodeStr, " \t{${src}", BrdcstStr,
Elena Demikhovskydacddb02013-11-03 13:46:31 +00004630 ", ${dst} {${mask}} {z}|${dst} {${mask}} {z}, ${src}",
4631 BrdcstStr, "}"),
4632 []>, EVEX, EVEX_KZ, EVEX_B;
4633
4634 let Constraints = "$src1 = $dst" in {
4635 def rrk : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
4636 (ins RC:$src1, KRC:$mask, RC:$src2),
4637 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004638 " \t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"),
Elena Demikhovsky6270b382013-12-10 11:58:35 +00004639 []>, EVEX, EVEX_K;
Elena Demikhovskydacddb02013-11-03 13:46:31 +00004640 def rmk : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
4641 (ins RC:$src1, KRC:$mask, x86memop:$src2),
4642 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004643 " \t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"),
Elena Demikhovsky6270b382013-12-10 11:58:35 +00004644 []>, EVEX, EVEX_K;
Elena Demikhovskydacddb02013-11-03 13:46:31 +00004645 def rmbk : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
4646 (ins RC:$src1, KRC:$mask, x86scalar_mop:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004647 !strconcat(OpcodeStr, " \t{${src2}", BrdcstStr,
Elena Demikhovskydacddb02013-11-03 13:46:31 +00004648 ", ${dst} {${mask}}|${dst} {${mask}}, ${src2}", BrdcstStr, "}"),
4649 []>, EVEX, EVEX_K, EVEX_B;
4650 }
4651}
4652
4653let Predicates = [HasCDI] in {
4654defm VPCONFLICTD : avx512_conflict<0xC4, "vpconflictd", VR512, VK16WM,
Elena Demikhovsky6270b382013-12-10 11:58:35 +00004655 i512mem, i32mem, "{1to16}">,
Elena Demikhovskydacddb02013-11-03 13:46:31 +00004656 EVEX_V512, EVEX_CD8<32, CD8VF>;
4657
Elena Demikhovsky6270b382013-12-10 11:58:35 +00004658
Elena Demikhovskydacddb02013-11-03 13:46:31 +00004659defm VPCONFLICTQ : avx512_conflict<0xC4, "vpconflictq", VR512, VK8WM,
Elena Demikhovsky6270b382013-12-10 11:58:35 +00004660 i512mem, i64mem, "{1to8}">,
Elena Demikhovskydacddb02013-11-03 13:46:31 +00004661 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky6270b382013-12-10 11:58:35 +00004662
Elena Demikhovskydacddb02013-11-03 13:46:31 +00004663}
Elena Demikhovsky6270b382013-12-10 11:58:35 +00004664
4665def : Pat<(int_x86_avx512_mask_conflict_d_512 VR512:$src2, VR512:$src1,
4666 GR16:$mask),
4667 (VPCONFLICTDrrk VR512:$src1,
4668 (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)), VR512:$src2)>;
4669
4670def : Pat<(int_x86_avx512_mask_conflict_q_512 VR512:$src2, VR512:$src1,
4671 GR8:$mask),
4672 (VPCONFLICTQrrk VR512:$src1,
4673 (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)), VR512:$src2)>;
Elena Demikhovskycf0b9ba2014-04-09 12:37:50 +00004674
Cameron McInally5d1b7b92014-06-11 12:54:45 +00004675let Predicates = [HasCDI] in {
4676defm VPLZCNTD : avx512_conflict<0x44, "vplzcntd", VR512, VK16WM,
4677 i512mem, i32mem, "{1to16}">,
4678 EVEX_V512, EVEX_CD8<32, CD8VF>;
4679
4680
4681defm VPLZCNTQ : avx512_conflict<0x44, "vplzcntq", VR512, VK8WM,
4682 i512mem, i64mem, "{1to8}">,
4683 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
4684
4685}
4686
4687def : Pat<(int_x86_avx512_mask_lzcnt_d_512 VR512:$src2, VR512:$src1,
4688 GR16:$mask),
4689 (VPLZCNTDrrk VR512:$src1,
4690 (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)), VR512:$src2)>;
4691
4692def : Pat<(int_x86_avx512_mask_lzcnt_q_512 VR512:$src2, VR512:$src1,
4693 GR8:$mask),
4694 (VPLZCNTQrrk VR512:$src1,
4695 (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)), VR512:$src2)>;
4696
Cameron McInally0d0489c2014-06-16 14:12:28 +00004697def : Pat<(v16i32 (ctlz (memopv16i32 addr:$src))),
4698 (VPLZCNTDrm addr:$src)>;
4699def : Pat<(v16i32 (ctlz (v16i32 VR512:$src))),
4700 (VPLZCNTDrr VR512:$src)>;
4701def : Pat<(v8i64 (ctlz (memopv8i64 addr:$src))),
4702 (VPLZCNTQrm addr:$src)>;
4703def : Pat<(v8i64 (ctlz (v8i64 VR512:$src))),
4704 (VPLZCNTQrr VR512:$src)>;
4705
Elena Demikhovskycf0b9ba2014-04-09 12:37:50 +00004706def : Pat<(store (i1 -1), addr:$dst), (MOV8mi addr:$dst, (i8 1))>;
4707def : Pat<(store (i1 1), addr:$dst), (MOV8mi addr:$dst, (i8 1))>;
4708def : Pat<(store (i1 0), addr:$dst), (MOV8mi addr:$dst, (i8 0))>;
Elena Demikhovskyacc5c9e2014-04-22 14:13:10 +00004709
4710def : Pat<(store VK1:$src, addr:$dst),
4711 (KMOVWmk addr:$dst, (COPY_TO_REGCLASS VK1:$src, VK16))>;
4712
4713def truncstorei1 : PatFrag<(ops node:$val, node:$ptr),
4714 (truncstore node:$val, node:$ptr), [{
4715 return cast<StoreSDNode>(N)->getMemoryVT() == MVT::i1;
4716}]>;
4717
4718def : Pat<(truncstorei1 GR8:$src, addr:$dst),
4719 (MOV8mr addr:$dst, GR8:$src)>;
4720