blob: a62e926629e35a4b17fd5b2de81ef2fdf84ec643 [file] [log] [blame]
Adam Nemet2e2537f2014-08-07 17:53:55 +00001multiclass AVX512_masking<bits<8> O, Format F, dag Outs, dag Ins,
2 string OpcodeStr,
3 string AttSrcAsm, string IntelSrcAsm,
4 dag RHS,
5 RegisterClass RC, RegisterClass KRC> {
6 def NAME: AVX512<O, F, Outs, Ins,
7 OpcodeStr#" \t{"#AttSrcAsm#", $dst|"#
8 "$dst, "#IntelSrcAsm#"}",
9 [(set RC:$dst, RHS)]>;
10
Adam Nemetfa1f7202014-08-07 23:18:18 +000011 // Prefer over VMOV*rrk Pat<>
12 let Constraints = "$src0 = $dst", AddedComplexity = 20 in
13 def NAME#k: AVX512<O, F, Outs,
Adam Nemet2e2537f2014-08-07 17:53:55 +000014 !con((ins RC:$src0, KRC:$mask), Ins),
15 OpcodeStr#" \t{"#AttSrcAsm#", $dst {${mask}}|"#
16 "$dst {${mask}}, "#IntelSrcAsm#"}",
17 [(set RC:$dst,
18 (vselect KRC:$mask, RHS, RC:$src0))]>,
19 EVEX_K;
20}
21
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +000022// Bitcasts between 512-bit vector types. Return the original type since
23// no instruction is needed for the conversion
24let Predicates = [HasAVX512] in {
Robert Khasanovbfa01312014-07-21 14:54:21 +000025 def : Pat<(v8f64 (bitconvert (v8i64 VR512:$src))), (v8f64 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +000026 def : Pat<(v8f64 (bitconvert (v16i32 VR512:$src))), (v8f64 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +000027 def : Pat<(v8f64 (bitconvert (v32i16 VR512:$src))), (v8f64 VR512:$src)>;
28 def : Pat<(v8f64 (bitconvert (v64i8 VR512:$src))), (v8f64 VR512:$src)>;
29 def : Pat<(v8f64 (bitconvert (v16f32 VR512:$src))), (v8f64 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +000030 def : Pat<(v16f32 (bitconvert (v8i64 VR512:$src))), (v16f32 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +000031 def : Pat<(v16f32 (bitconvert (v16i32 VR512:$src))), (v16f32 VR512:$src)>;
32 def : Pat<(v16f32 (bitconvert (v32i16 VR512:$src))), (v16f32 VR512:$src)>;
33 def : Pat<(v16f32 (bitconvert (v64i8 VR512:$src))), (v16f32 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +000034 def : Pat<(v16f32 (bitconvert (v8f64 VR512:$src))), (v16f32 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +000035 def : Pat<(v8i64 (bitconvert (v16i32 VR512:$src))), (v8i64 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +000036 def : Pat<(v8i64 (bitconvert (v32i16 VR512:$src))), (v8i64 VR512:$src)>;
37 def : Pat<(v8i64 (bitconvert (v64i8 VR512:$src))), (v8i64 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +000038 def : Pat<(v8i64 (bitconvert (v8f64 VR512:$src))), (v8i64 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +000039 def : Pat<(v8i64 (bitconvert (v16f32 VR512:$src))), (v8i64 VR512:$src)>;
40 def : Pat<(v16i32 (bitconvert (v8i64 VR512:$src))), (v16i32 VR512:$src)>;
41 def : Pat<(v16i32 (bitconvert (v32i16 VR512:$src))), (v16i32 VR512:$src)>;
42 def : Pat<(v16i32 (bitconvert (v64i8 VR512:$src))), (v16i32 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +000043 def : Pat<(v16i32 (bitconvert (v8f64 VR512:$src))), (v16i32 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +000044 def : Pat<(v32i16 (bitconvert (v8i64 VR512:$src))), (v32i16 VR512:$src)>;
45 def : Pat<(v32i16 (bitconvert (v16i32 VR512:$src))), (v32i16 VR512:$src)>;
46 def : Pat<(v32i16 (bitconvert (v64i8 VR512:$src))), (v32i16 VR512:$src)>;
47 def : Pat<(v32i16 (bitconvert (v8f64 VR512:$src))), (v32i16 VR512:$src)>;
48 def : Pat<(v32i16 (bitconvert (v16f32 VR512:$src))), (v32i16 VR512:$src)>;
49 def : Pat<(v32i16 (bitconvert (v16f32 VR512:$src))), (v32i16 VR512:$src)>;
50 def : Pat<(v64i8 (bitconvert (v8i64 VR512:$src))), (v64i8 VR512:$src)>;
51 def : Pat<(v64i8 (bitconvert (v16i32 VR512:$src))), (v64i8 VR512:$src)>;
52 def : Pat<(v64i8 (bitconvert (v32i16 VR512:$src))), (v64i8 VR512:$src)>;
53 def : Pat<(v64i8 (bitconvert (v8f64 VR512:$src))), (v64i8 VR512:$src)>;
54 def : Pat<(v64i8 (bitconvert (v16f32 VR512:$src))), (v64i8 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +000055
56 def : Pat<(v2i64 (bitconvert (v4i32 VR128X:$src))), (v2i64 VR128X:$src)>;
57 def : Pat<(v2i64 (bitconvert (v8i16 VR128X:$src))), (v2i64 VR128X:$src)>;
58 def : Pat<(v2i64 (bitconvert (v16i8 VR128X:$src))), (v2i64 VR128X:$src)>;
59 def : Pat<(v2i64 (bitconvert (v2f64 VR128X:$src))), (v2i64 VR128X:$src)>;
60 def : Pat<(v2i64 (bitconvert (v4f32 VR128X:$src))), (v2i64 VR128X:$src)>;
61 def : Pat<(v4i32 (bitconvert (v2i64 VR128X:$src))), (v4i32 VR128X:$src)>;
62 def : Pat<(v4i32 (bitconvert (v8i16 VR128X:$src))), (v4i32 VR128X:$src)>;
63 def : Pat<(v4i32 (bitconvert (v16i8 VR128X:$src))), (v4i32 VR128X:$src)>;
64 def : Pat<(v4i32 (bitconvert (v2f64 VR128X:$src))), (v4i32 VR128X:$src)>;
65 def : Pat<(v4i32 (bitconvert (v4f32 VR128X:$src))), (v4i32 VR128X:$src)>;
66 def : Pat<(v8i16 (bitconvert (v2i64 VR128X:$src))), (v8i16 VR128X:$src)>;
67 def : Pat<(v8i16 (bitconvert (v4i32 VR128X:$src))), (v8i16 VR128X:$src)>;
68 def : Pat<(v8i16 (bitconvert (v16i8 VR128X:$src))), (v8i16 VR128X:$src)>;
69 def : Pat<(v8i16 (bitconvert (v2f64 VR128X:$src))), (v8i16 VR128X:$src)>;
70 def : Pat<(v8i16 (bitconvert (v4f32 VR128X:$src))), (v8i16 VR128X:$src)>;
71 def : Pat<(v16i8 (bitconvert (v2i64 VR128X:$src))), (v16i8 VR128X:$src)>;
72 def : Pat<(v16i8 (bitconvert (v4i32 VR128X:$src))), (v16i8 VR128X:$src)>;
73 def : Pat<(v16i8 (bitconvert (v8i16 VR128X:$src))), (v16i8 VR128X:$src)>;
74 def : Pat<(v16i8 (bitconvert (v2f64 VR128X:$src))), (v16i8 VR128X:$src)>;
75 def : Pat<(v16i8 (bitconvert (v4f32 VR128X:$src))), (v16i8 VR128X:$src)>;
76 def : Pat<(v4f32 (bitconvert (v2i64 VR128X:$src))), (v4f32 VR128X:$src)>;
77 def : Pat<(v4f32 (bitconvert (v4i32 VR128X:$src))), (v4f32 VR128X:$src)>;
78 def : Pat<(v4f32 (bitconvert (v8i16 VR128X:$src))), (v4f32 VR128X:$src)>;
79 def : Pat<(v4f32 (bitconvert (v16i8 VR128X:$src))), (v4f32 VR128X:$src)>;
80 def : Pat<(v4f32 (bitconvert (v2f64 VR128X:$src))), (v4f32 VR128X:$src)>;
81 def : Pat<(v2f64 (bitconvert (v2i64 VR128X:$src))), (v2f64 VR128X:$src)>;
82 def : Pat<(v2f64 (bitconvert (v4i32 VR128X:$src))), (v2f64 VR128X:$src)>;
83 def : Pat<(v2f64 (bitconvert (v8i16 VR128X:$src))), (v2f64 VR128X:$src)>;
84 def : Pat<(v2f64 (bitconvert (v16i8 VR128X:$src))), (v2f64 VR128X:$src)>;
85 def : Pat<(v2f64 (bitconvert (v4f32 VR128X:$src))), (v2f64 VR128X:$src)>;
86
87// Bitcasts between 256-bit vector types. Return the original type since
88// no instruction is needed for the conversion
89 def : Pat<(v4f64 (bitconvert (v8f32 VR256X:$src))), (v4f64 VR256X:$src)>;
90 def : Pat<(v4f64 (bitconvert (v8i32 VR256X:$src))), (v4f64 VR256X:$src)>;
91 def : Pat<(v4f64 (bitconvert (v4i64 VR256X:$src))), (v4f64 VR256X:$src)>;
92 def : Pat<(v4f64 (bitconvert (v16i16 VR256X:$src))), (v4f64 VR256X:$src)>;
93 def : Pat<(v4f64 (bitconvert (v32i8 VR256X:$src))), (v4f64 VR256X:$src)>;
94 def : Pat<(v8f32 (bitconvert (v8i32 VR256X:$src))), (v8f32 VR256X:$src)>;
95 def : Pat<(v8f32 (bitconvert (v4i64 VR256X:$src))), (v8f32 VR256X:$src)>;
96 def : Pat<(v8f32 (bitconvert (v4f64 VR256X:$src))), (v8f32 VR256X:$src)>;
97 def : Pat<(v8f32 (bitconvert (v32i8 VR256X:$src))), (v8f32 VR256X:$src)>;
98 def : Pat<(v8f32 (bitconvert (v16i16 VR256X:$src))), (v8f32 VR256X:$src)>;
99 def : Pat<(v4i64 (bitconvert (v8f32 VR256X:$src))), (v4i64 VR256X:$src)>;
100 def : Pat<(v4i64 (bitconvert (v8i32 VR256X:$src))), (v4i64 VR256X:$src)>;
101 def : Pat<(v4i64 (bitconvert (v4f64 VR256X:$src))), (v4i64 VR256X:$src)>;
102 def : Pat<(v4i64 (bitconvert (v32i8 VR256X:$src))), (v4i64 VR256X:$src)>;
103 def : Pat<(v4i64 (bitconvert (v16i16 VR256X:$src))), (v4i64 VR256X:$src)>;
104 def : Pat<(v32i8 (bitconvert (v4f64 VR256X:$src))), (v32i8 VR256X:$src)>;
105 def : Pat<(v32i8 (bitconvert (v4i64 VR256X:$src))), (v32i8 VR256X:$src)>;
106 def : Pat<(v32i8 (bitconvert (v8f32 VR256X:$src))), (v32i8 VR256X:$src)>;
107 def : Pat<(v32i8 (bitconvert (v8i32 VR256X:$src))), (v32i8 VR256X:$src)>;
108 def : Pat<(v32i8 (bitconvert (v16i16 VR256X:$src))), (v32i8 VR256X:$src)>;
109 def : Pat<(v8i32 (bitconvert (v32i8 VR256X:$src))), (v8i32 VR256X:$src)>;
110 def : Pat<(v8i32 (bitconvert (v16i16 VR256X:$src))), (v8i32 VR256X:$src)>;
111 def : Pat<(v8i32 (bitconvert (v8f32 VR256X:$src))), (v8i32 VR256X:$src)>;
112 def : Pat<(v8i32 (bitconvert (v4i64 VR256X:$src))), (v8i32 VR256X:$src)>;
113 def : Pat<(v8i32 (bitconvert (v4f64 VR256X:$src))), (v8i32 VR256X:$src)>;
114 def : Pat<(v16i16 (bitconvert (v8f32 VR256X:$src))), (v16i16 VR256X:$src)>;
115 def : Pat<(v16i16 (bitconvert (v8i32 VR256X:$src))), (v16i16 VR256X:$src)>;
116 def : Pat<(v16i16 (bitconvert (v4i64 VR256X:$src))), (v16i16 VR256X:$src)>;
117 def : Pat<(v16i16 (bitconvert (v4f64 VR256X:$src))), (v16i16 VR256X:$src)>;
118 def : Pat<(v16i16 (bitconvert (v32i8 VR256X:$src))), (v16i16 VR256X:$src)>;
119}
120
121//
122// AVX-512: VPXOR instruction writes zero to its upper part, it's safe build zeros.
123//
124
125let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
126 isPseudo = 1, Predicates = [HasAVX512] in {
127def AVX512_512_SET0 : I<0, Pseudo, (outs VR512:$dst), (ins), "",
128 [(set VR512:$dst, (v16f32 immAllZerosV))]>;
129}
130
Craig Topperfb1746b2014-01-30 06:03:19 +0000131let Predicates = [HasAVX512] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000132def : Pat<(v8i64 immAllZerosV), (AVX512_512_SET0)>;
133def : Pat<(v16i32 immAllZerosV), (AVX512_512_SET0)>;
134def : Pat<(v8f64 immAllZerosV), (AVX512_512_SET0)>;
Craig Topperfb1746b2014-01-30 06:03:19 +0000135}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000136
137//===----------------------------------------------------------------------===//
138// AVX-512 - VECTOR INSERT
139//
140// -- 32x8 form --
Elena Demikhovskyf404e052014-01-05 14:21:07 +0000141let hasSideEffects = 0, ExeDomain = SSEPackedSingle in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000142def VINSERTF32x4rr : AVX512AIi8<0x18, MRMSrcReg, (outs VR512:$dst),
143 (ins VR512:$src1, VR128X:$src2, i8imm:$src3),
144 "vinsertf32x4\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
145 []>, EVEX_4V, EVEX_V512;
146let mayLoad = 1 in
147def VINSERTF32x4rm : AVX512AIi8<0x18, MRMSrcMem, (outs VR512:$dst),
148 (ins VR512:$src1, f128mem:$src2, i8imm:$src3),
149 "vinsertf32x4\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
150 []>, EVEX_4V, EVEX_V512, EVEX_CD8<32, CD8VT4>;
151}
152
153// -- 64x4 fp form --
Elena Demikhovskyf404e052014-01-05 14:21:07 +0000154let hasSideEffects = 0, ExeDomain = SSEPackedDouble in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000155def VINSERTF64x4rr : AVX512AIi8<0x1a, MRMSrcReg, (outs VR512:$dst),
156 (ins VR512:$src1, VR256X:$src2, i8imm:$src3),
157 "vinsertf64x4\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
158 []>, EVEX_4V, EVEX_V512, VEX_W;
159let mayLoad = 1 in
160def VINSERTF64x4rm : AVX512AIi8<0x1a, MRMSrcMem, (outs VR512:$dst),
161 (ins VR512:$src1, i256mem:$src2, i8imm:$src3),
162 "vinsertf64x4\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
163 []>, EVEX_4V, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT4>;
164}
165// -- 32x4 integer form --
Elena Demikhovskyf404e052014-01-05 14:21:07 +0000166let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000167def VINSERTI32x4rr : AVX512AIi8<0x38, MRMSrcReg, (outs VR512:$dst),
168 (ins VR512:$src1, VR128X:$src2, i8imm:$src3),
169 "vinserti32x4\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
170 []>, EVEX_4V, EVEX_V512;
171let mayLoad = 1 in
172def VINSERTI32x4rm : AVX512AIi8<0x38, MRMSrcMem, (outs VR512:$dst),
173 (ins VR512:$src1, i128mem:$src2, i8imm:$src3),
174 "vinserti32x4\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
175 []>, EVEX_4V, EVEX_V512, EVEX_CD8<32, CD8VT4>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000176}
177
Elena Demikhovskyf404e052014-01-05 14:21:07 +0000178let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000179// -- 64x4 form --
180def VINSERTI64x4rr : AVX512AIi8<0x3a, MRMSrcReg, (outs VR512:$dst),
181 (ins VR512:$src1, VR256X:$src2, i8imm:$src3),
182 "vinserti64x4\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
183 []>, EVEX_4V, EVEX_V512, VEX_W;
184let mayLoad = 1 in
185def VINSERTI64x4rm : AVX512AIi8<0x3a, MRMSrcMem, (outs VR512:$dst),
186 (ins VR512:$src1, i256mem:$src2, i8imm:$src3),
187 "vinserti64x4\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
188 []>, EVEX_4V, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT4>;
189}
190
191def : Pat<(vinsert128_insert:$ins (v16f32 VR512:$src1), (v4f32 VR128X:$src2),
192 (iPTR imm)), (VINSERTF32x4rr VR512:$src1, VR128X:$src2,
193 (INSERT_get_vinsert128_imm VR512:$ins))>;
194def : Pat<(vinsert128_insert:$ins (v8f64 VR512:$src1), (v2f64 VR128X:$src2),
195 (iPTR imm)), (VINSERTF32x4rr VR512:$src1, VR128X:$src2,
196 (INSERT_get_vinsert128_imm VR512:$ins))>;
197def : Pat<(vinsert128_insert:$ins (v8i64 VR512:$src1), (v2i64 VR128X:$src2),
198 (iPTR imm)), (VINSERTI32x4rr VR512:$src1, VR128X:$src2,
199 (INSERT_get_vinsert128_imm VR512:$ins))>;
200def : Pat<(vinsert128_insert:$ins (v16i32 VR512:$src1), (v4i32 VR128X:$src2),
201 (iPTR imm)), (VINSERTI32x4rr VR512:$src1, VR128X:$src2,
202 (INSERT_get_vinsert128_imm VR512:$ins))>;
Robert Khasanoved0b2e92014-03-31 16:01:38 +0000203
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000204def : Pat<(vinsert128_insert:$ins (v16f32 VR512:$src1), (loadv4f32 addr:$src2),
205 (iPTR imm)), (VINSERTF32x4rm VR512:$src1, addr:$src2,
206 (INSERT_get_vinsert128_imm VR512:$ins))>;
207def : Pat<(vinsert128_insert:$ins (v16i32 VR512:$src1),
Robert Khasanoved0b2e92014-03-31 16:01:38 +0000208 (bc_v4i32 (loadv2i64 addr:$src2)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000209 (iPTR imm)), (VINSERTI32x4rm VR512:$src1, addr:$src2,
210 (INSERT_get_vinsert128_imm VR512:$ins))>;
211def : Pat<(vinsert128_insert:$ins (v8f64 VR512:$src1), (loadv2f64 addr:$src2),
212 (iPTR imm)), (VINSERTF32x4rm VR512:$src1, addr:$src2,
213 (INSERT_get_vinsert128_imm VR512:$ins))>;
214def : Pat<(vinsert128_insert:$ins (v8i64 VR512:$src1), (loadv2i64 addr:$src2),
215 (iPTR imm)), (VINSERTI32x4rm VR512:$src1, addr:$src2,
216 (INSERT_get_vinsert128_imm VR512:$ins))>;
217
218def : Pat<(vinsert256_insert:$ins (v16f32 VR512:$src1), (v8f32 VR256X:$src2),
219 (iPTR imm)), (VINSERTF64x4rr VR512:$src1, VR256X:$src2,
220 (INSERT_get_vinsert256_imm VR512:$ins))>;
221def : Pat<(vinsert256_insert:$ins (v8f64 VR512:$src1), (v4f64 VR256X:$src2),
222 (iPTR imm)), (VINSERTF64x4rr VR512:$src1, VR256X:$src2,
223 (INSERT_get_vinsert256_imm VR512:$ins))>;
224def : Pat<(vinsert128_insert:$ins (v8i64 VR512:$src1), (v4i64 VR256X:$src2),
225 (iPTR imm)), (VINSERTI64x4rr VR512:$src1, VR256X:$src2,
226 (INSERT_get_vinsert256_imm VR512:$ins))>;
227def : Pat<(vinsert128_insert:$ins (v16i32 VR512:$src1), (v8i32 VR256X:$src2),
228 (iPTR imm)), (VINSERTI64x4rr VR512:$src1, VR256X:$src2,
229 (INSERT_get_vinsert256_imm VR512:$ins))>;
230
231def : Pat<(vinsert256_insert:$ins (v16f32 VR512:$src1), (loadv8f32 addr:$src2),
232 (iPTR imm)), (VINSERTF64x4rm VR512:$src1, addr:$src2,
233 (INSERT_get_vinsert256_imm VR512:$ins))>;
234def : Pat<(vinsert256_insert:$ins (v8f64 VR512:$src1), (loadv4f64 addr:$src2),
235 (iPTR imm)), (VINSERTF64x4rm VR512:$src1, addr:$src2,
236 (INSERT_get_vinsert256_imm VR512:$ins))>;
237def : Pat<(vinsert256_insert:$ins (v8i64 VR512:$src1), (loadv4i64 addr:$src2),
238 (iPTR imm)), (VINSERTI64x4rm VR512:$src1, addr:$src2,
239 (INSERT_get_vinsert256_imm VR512:$ins))>;
240def : Pat<(vinsert256_insert:$ins (v16i32 VR512:$src1),
241 (bc_v8i32 (loadv4i64 addr:$src2)),
242 (iPTR imm)), (VINSERTI64x4rm VR512:$src1, addr:$src2,
243 (INSERT_get_vinsert256_imm VR512:$ins))>;
244
245// vinsertps - insert f32 to XMM
246def VINSERTPSzrr : AVX512AIi8<0x21, MRMSrcReg, (outs VR128X:$dst),
247 (ins VR128X:$src1, VR128X:$src2, u32u8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000248 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Filipe Cabecinhas20352212014-04-21 20:07:29 +0000249 [(set VR128X:$dst, (X86insertps VR128X:$src1, VR128X:$src2, imm:$src3))]>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000250 EVEX_4V;
251def VINSERTPSzrm: AVX512AIi8<0x21, MRMSrcMem, (outs VR128X:$dst),
252 (ins VR128X:$src1, f32mem:$src2, u32u8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000253 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Filipe Cabecinhas20352212014-04-21 20:07:29 +0000254 [(set VR128X:$dst, (X86insertps VR128X:$src1,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000255 (v4f32 (scalar_to_vector (loadf32 addr:$src2))),
256 imm:$src3))]>, EVEX_4V, EVEX_CD8<32, CD8VT1>;
257
258//===----------------------------------------------------------------------===//
259// AVX-512 VECTOR EXTRACT
260//---
Elena Demikhovskyf404e052014-01-05 14:21:07 +0000261let hasSideEffects = 0, ExeDomain = SSEPackedSingle in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000262// -- 32x4 form --
263def VEXTRACTF32x4rr : AVX512AIi8<0x19, MRMDestReg, (outs VR128X:$dst),
264 (ins VR512:$src1, i8imm:$src2),
265 "vextractf32x4\t{$src2, $src1, $dst|$dst, $src1, $src2}",
266 []>, EVEX, EVEX_V512;
267def VEXTRACTF32x4mr : AVX512AIi8<0x19, MRMDestMem, (outs),
268 (ins f128mem:$dst, VR512:$src1, i8imm:$src2),
269 "vextractf32x4\t{$src2, $src1, $dst|$dst, $src1, $src2}",
270 []>, EVEX, EVEX_V512, EVEX_CD8<32, CD8VT4>;
271
272// -- 64x4 form --
273def VEXTRACTF64x4rr : AVX512AIi8<0x1b, MRMDestReg, (outs VR256X:$dst),
274 (ins VR512:$src1, i8imm:$src2),
275 "vextractf64x4\t{$src2, $src1, $dst|$dst, $src1, $src2}",
276 []>, EVEX, EVEX_V512, VEX_W;
277let mayStore = 1 in
278def VEXTRACTF64x4mr : AVX512AIi8<0x1b, MRMDestMem, (outs),
279 (ins f256mem:$dst, VR512:$src1, i8imm:$src2),
280 "vextractf64x4\t{$src2, $src1, $dst|$dst, $src1, $src2}",
281 []>, EVEX, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT4>;
282}
283
Elena Demikhovskyf404e052014-01-05 14:21:07 +0000284let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000285// -- 32x4 form --
286def VEXTRACTI32x4rr : AVX512AIi8<0x39, MRMDestReg, (outs VR128X:$dst),
287 (ins VR512:$src1, i8imm:$src2),
288 "vextracti32x4\t{$src2, $src1, $dst|$dst, $src1, $src2}",
289 []>, EVEX, EVEX_V512;
290def VEXTRACTI32x4mr : AVX512AIi8<0x39, MRMDestMem, (outs),
291 (ins i128mem:$dst, VR512:$src1, i8imm:$src2),
292 "vextracti32x4\t{$src2, $src1, $dst|$dst, $src1, $src2}",
293 []>, EVEX, EVEX_V512, EVEX_CD8<32, CD8VT4>;
294
295// -- 64x4 form --
296def VEXTRACTI64x4rr : AVX512AIi8<0x3b, MRMDestReg, (outs VR256X:$dst),
297 (ins VR512:$src1, i8imm:$src2),
298 "vextracti64x4\t{$src2, $src1, $dst|$dst, $src1, $src2}",
299 []>, EVEX, EVEX_V512, VEX_W;
300let mayStore = 1 in
301def VEXTRACTI64x4mr : AVX512AIi8<0x3b, MRMDestMem, (outs),
302 (ins i256mem:$dst, VR512:$src1, i8imm:$src2),
303 "vextracti64x4\t{$src2, $src1, $dst|$dst, $src1, $src2}",
304 []>, EVEX, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT4>;
305}
306
307def : Pat<(vextract128_extract:$ext (v16f32 VR512:$src1), (iPTR imm)),
308 (v4f32 (VEXTRACTF32x4rr VR512:$src1,
309 (EXTRACT_get_vextract128_imm VR128X:$ext)))>;
310
311def : Pat<(vextract128_extract:$ext VR512:$src1, (iPTR imm)),
312 (v4i32 (VEXTRACTF32x4rr VR512:$src1,
313 (EXTRACT_get_vextract128_imm VR128X:$ext)))>;
314
315def : Pat<(vextract128_extract:$ext (v8f64 VR512:$src1), (iPTR imm)),
316 (v2f64 (VEXTRACTF32x4rr VR512:$src1,
317 (EXTRACT_get_vextract128_imm VR128X:$ext)))>;
318
319def : Pat<(vextract128_extract:$ext (v8i64 VR512:$src1), (iPTR imm)),
320 (v2i64 (VEXTRACTI32x4rr VR512:$src1,
321 (EXTRACT_get_vextract128_imm VR128X:$ext)))>;
322
323
324def : Pat<(vextract256_extract:$ext (v16f32 VR512:$src1), (iPTR imm)),
325 (v8f32 (VEXTRACTF64x4rr VR512:$src1,
326 (EXTRACT_get_vextract256_imm VR256X:$ext)))>;
327
328def : Pat<(vextract256_extract:$ext (v16i32 VR512:$src1), (iPTR imm)),
329 (v8i32 (VEXTRACTI64x4rr VR512:$src1,
330 (EXTRACT_get_vextract256_imm VR256X:$ext)))>;
331
332def : Pat<(vextract256_extract:$ext (v8f64 VR512:$src1), (iPTR imm)),
333 (v4f64 (VEXTRACTF64x4rr VR512:$src1,
334 (EXTRACT_get_vextract256_imm VR256X:$ext)))>;
335
336def : Pat<(vextract256_extract:$ext (v8i64 VR512:$src1), (iPTR imm)),
337 (v4i64 (VEXTRACTI64x4rr VR512:$src1,
338 (EXTRACT_get_vextract256_imm VR256X:$ext)))>;
339
340// A 256-bit subvector extract from the first 512-bit vector position
341// is a subregister copy that needs no instruction.
342def : Pat<(v8i32 (extract_subvector (v16i32 VR512:$src), (iPTR 0))),
343 (v8i32 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_ymm))>;
344def : Pat<(v8f32 (extract_subvector (v16f32 VR512:$src), (iPTR 0))),
345 (v8f32 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_ymm))>;
346def : Pat<(v4i64 (extract_subvector (v8i64 VR512:$src), (iPTR 0))),
347 (v4i64 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_ymm))>;
348def : Pat<(v4f64 (extract_subvector (v8f64 VR512:$src), (iPTR 0))),
349 (v4f64 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_ymm))>;
350
351// zmm -> xmm
352def : Pat<(v4i32 (extract_subvector (v16i32 VR512:$src), (iPTR 0))),
353 (v4i32 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_xmm))>;
354def : Pat<(v2i64 (extract_subvector (v8i64 VR512:$src), (iPTR 0))),
355 (v2i64 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_xmm))>;
356def : Pat<(v2f64 (extract_subvector (v8f64 VR512:$src), (iPTR 0))),
357 (v2f64 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm))>;
358def : Pat<(v4f32 (extract_subvector (v16f32 VR512:$src), (iPTR 0))),
359 (v4f32 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm))>;
360
361
362// A 128-bit subvector insert to the first 512-bit vector position
363// is a subregister copy that needs no instruction.
364def : Pat<(insert_subvector undef, (v2i64 VR128X:$src), (iPTR 0)),
365 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)),
366 (INSERT_SUBREG (v4i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
367 sub_ymm)>;
368def : Pat<(insert_subvector undef, (v2f64 VR128X:$src), (iPTR 0)),
369 (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)),
370 (INSERT_SUBREG (v4f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
371 sub_ymm)>;
372def : Pat<(insert_subvector undef, (v4i32 VR128X:$src), (iPTR 0)),
373 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)),
374 (INSERT_SUBREG (v8i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
375 sub_ymm)>;
376def : Pat<(insert_subvector undef, (v4f32 VR128X:$src), (iPTR 0)),
377 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)),
378 (INSERT_SUBREG (v8f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
379 sub_ymm)>;
380
381def : Pat<(insert_subvector undef, (v4i64 VR256X:$src), (iPTR 0)),
382 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
383def : Pat<(insert_subvector undef, (v4f64 VR256X:$src), (iPTR 0)),
384 (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
385def : Pat<(insert_subvector undef, (v8i32 VR256X:$src), (iPTR 0)),
386 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
387def : Pat<(insert_subvector undef, (v8f32 VR256X:$src), (iPTR 0)),
388 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
389
390// vextractps - extract 32 bits from XMM
391def VEXTRACTPSzrr : AVX512AIi8<0x17, MRMDestReg, (outs GR32:$dst),
392 (ins VR128X:$src1, u32u8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000393 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000394 [(set GR32:$dst, (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2))]>,
395 EVEX;
396
397def VEXTRACTPSzmr : AVX512AIi8<0x17, MRMDestMem, (outs),
398 (ins f32mem:$dst, VR128X:$src1, u32u8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000399 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000400 [(store (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2),
Elena Demikhovsky2aafc222014-02-11 07:25:59 +0000401 addr:$dst)]>, EVEX, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000402
403//===---------------------------------------------------------------------===//
404// AVX-512 BROADCAST
405//---
406multiclass avx512_fp_broadcast<bits<8> opc, string OpcodeStr,
407 RegisterClass DestRC,
408 RegisterClass SrcRC, X86MemOperand x86memop> {
409 def rr : AVX5128I<opc, MRMSrcReg, (outs DestRC:$dst), (ins SrcRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000410 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000411 []>, EVEX;
412 def rm : AVX5128I<opc, MRMSrcMem, (outs DestRC:$dst), (ins x86memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000413 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),[]>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000414}
415let ExeDomain = SSEPackedSingle in {
Elena Demikhovskycf088092013-12-11 14:31:04 +0000416 defm VBROADCASTSSZ : avx512_fp_broadcast<0x18, "vbroadcastss", VR512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000417 VR128X, f32mem>,
418 EVEX_V512, EVEX_CD8<32, CD8VT1>;
419}
420
421let ExeDomain = SSEPackedDouble in {
Elena Demikhovskycf088092013-12-11 14:31:04 +0000422 defm VBROADCASTSDZ : avx512_fp_broadcast<0x19, "vbroadcastsd", VR512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000423 VR128X, f64mem>,
424 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
425}
426
427def : Pat<(v16f32 (X86VBroadcast (loadf32 addr:$src))),
428 (VBROADCASTSSZrm addr:$src)>;
429def : Pat<(v8f64 (X86VBroadcast (loadf64 addr:$src))),
430 (VBROADCASTSDZrm addr:$src)>;
431
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000432def : Pat<(int_x86_avx512_vbroadcast_ss_512 addr:$src),
433 (VBROADCASTSSZrm addr:$src)>;
434def : Pat<(int_x86_avx512_vbroadcast_sd_512 addr:$src),
435 (VBROADCASTSDZrm addr:$src)>;
436
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000437multiclass avx512_int_broadcast_reg<bits<8> opc, string OpcodeStr,
438 RegisterClass SrcRC, RegisterClass KRC> {
439 def Zrr : AVX5128I<opc, MRMSrcReg, (outs VR512:$dst), (ins SrcRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000440 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000441 []>, EVEX, EVEX_V512;
442 def Zkrr : AVX5128I<opc, MRMSrcReg, (outs VR512:$dst),
443 (ins KRC:$mask, SrcRC:$src),
444 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000445 " \t{$src, $dst {${mask}} {z}|$dst {${mask}} {z}, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000446 []>, EVEX, EVEX_V512, EVEX_KZ;
447}
448
449defm VPBROADCASTDr : avx512_int_broadcast_reg<0x7C, "vpbroadcastd", GR32, VK16WM>;
450defm VPBROADCASTQr : avx512_int_broadcast_reg<0x7C, "vpbroadcastq", GR64, VK8WM>,
451 VEX_W;
452
453def : Pat <(v16i32 (X86vzext VK16WM:$mask)),
454 (VPBROADCASTDrZkrr VK16WM:$mask, (i32 (MOV32ri 0x1)))>;
455
456def : Pat <(v8i64 (X86vzext VK8WM:$mask)),
457 (VPBROADCASTQrZkrr VK8WM:$mask, (i64 (MOV64ri 0x1)))>;
458
459def : Pat<(v16i32 (X86VBroadcast (i32 GR32:$src))),
460 (VPBROADCASTDrZrr GR32:$src)>;
Cameron McInally30bbb212013-12-05 00:11:25 +0000461def : Pat<(v16i32 (X86VBroadcastm VK16WM:$mask, (i32 GR32:$src))),
462 (VPBROADCASTDrZkrr VK16WM:$mask, GR32:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000463def : Pat<(v8i64 (X86VBroadcast (i64 GR64:$src))),
464 (VPBROADCASTQrZrr GR64:$src)>;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +0000465def : Pat<(v8i64 (X86VBroadcastm VK8WM:$mask, (i64 GR64:$src))),
466 (VPBROADCASTQrZkrr VK8WM:$mask, GR64:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000467
Cameron McInally394d5572013-10-31 13:56:31 +0000468def : Pat<(v16i32 (int_x86_avx512_pbroadcastd_i32_512 (i32 GR32:$src))),
469 (VPBROADCASTDrZrr GR32:$src)>;
470def : Pat<(v8i64 (int_x86_avx512_pbroadcastq_i64_512 (i64 GR64:$src))),
471 (VPBROADCASTQrZrr GR64:$src)>;
472
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +0000473def : Pat<(v16i32 (int_x86_avx512_mask_pbroadcast_d_gpr_512 (i32 GR32:$src),
474 (v16i32 immAllZerosV), (i16 GR16:$mask))),
475 (VPBROADCASTDrZkrr (COPY_TO_REGCLASS GR16:$mask, VK16WM), GR32:$src)>;
476def : Pat<(v8i64 (int_x86_avx512_mask_pbroadcast_q_gpr_512 (i64 GR64:$src),
477 (bc_v8i64 (v16i32 immAllZerosV)), (i8 GR8:$mask))),
478 (VPBROADCASTQrZkrr (COPY_TO_REGCLASS GR8:$mask, VK8WM), GR64:$src)>;
479
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000480multiclass avx512_int_broadcast_rm<bits<8> opc, string OpcodeStr,
481 X86MemOperand x86memop, PatFrag ld_frag,
482 RegisterClass DstRC, ValueType OpVT, ValueType SrcVT,
483 RegisterClass KRC> {
484 def rr : AVX5128I<opc, MRMSrcReg, (outs DstRC:$dst), (ins VR128X:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000485 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000486 [(set DstRC:$dst,
487 (OpVT (X86VBroadcast (SrcVT VR128X:$src))))]>, EVEX;
488 def krr : AVX5128I<opc, MRMSrcReg, (outs DstRC:$dst), (ins KRC:$mask,
489 VR128X:$src),
490 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000491 " \t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000492 [(set DstRC:$dst,
493 (OpVT (X86VBroadcastm KRC:$mask, (SrcVT VR128X:$src))))]>,
494 EVEX, EVEX_KZ;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +0000495 let mayLoad = 1 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000496 def rm : AVX5128I<opc, MRMSrcMem, (outs DstRC:$dst), (ins x86memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000497 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000498 [(set DstRC:$dst,
499 (OpVT (X86VBroadcast (ld_frag addr:$src))))]>, EVEX;
500 def krm : AVX5128I<opc, MRMSrcMem, (outs DstRC:$dst), (ins KRC:$mask,
501 x86memop:$src),
502 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000503 " \t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000504 [(set DstRC:$dst, (OpVT (X86VBroadcastm KRC:$mask,
505 (ld_frag addr:$src))))]>, EVEX, EVEX_KZ;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +0000506 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000507}
508
509defm VPBROADCASTDZ : avx512_int_broadcast_rm<0x58, "vpbroadcastd", i32mem,
510 loadi32, VR512, v16i32, v4i32, VK16WM>,
511 EVEX_V512, EVEX_CD8<32, CD8VT1>;
512defm VPBROADCASTQZ : avx512_int_broadcast_rm<0x59, "vpbroadcastq", i64mem,
513 loadi64, VR512, v8i64, v2i64, VK8WM>, EVEX_V512, VEX_W,
514 EVEX_CD8<64, CD8VT1>;
515
Adam Nemet73f72e12014-06-27 00:43:38 +0000516multiclass avx512_int_subvec_broadcast_rm<bits<8> opc, string OpcodeStr,
517 X86MemOperand x86memop, PatFrag ld_frag,
518 RegisterClass KRC> {
519 let mayLoad = 1 in {
520 def rm : AVX5128I<opc, MRMSrcMem, (outs VR512:$dst), (ins x86memop:$src),
521 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
522 []>, EVEX;
523 def krm : AVX5128I<opc, MRMSrcMem, (outs VR512:$dst), (ins KRC:$mask,
524 x86memop:$src),
525 !strconcat(OpcodeStr,
526 " \t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"),
527 []>, EVEX, EVEX_KZ;
528 }
529}
530
531defm VBROADCASTI32X4 : avx512_int_subvec_broadcast_rm<0x5a, "vbroadcasti32x4",
532 i128mem, loadv2i64, VK16WM>,
533 EVEX_V512, EVEX_CD8<32, CD8VT4>;
534defm VBROADCASTI64X4 : avx512_int_subvec_broadcast_rm<0x5b, "vbroadcasti64x4",
535 i256mem, loadv4i64, VK16WM>, VEX_W,
536 EVEX_V512, EVEX_CD8<64, CD8VT4>;
537
Cameron McInally394d5572013-10-31 13:56:31 +0000538def : Pat<(v16i32 (int_x86_avx512_pbroadcastd_512 (v4i32 VR128X:$src))),
539 (VPBROADCASTDZrr VR128X:$src)>;
540def : Pat<(v8i64 (int_x86_avx512_pbroadcastq_512 (v2i64 VR128X:$src))),
541 (VPBROADCASTQZrr VR128X:$src)>;
542
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000543def : Pat<(v16f32 (X86VBroadcast (v4f32 VR128X:$src))),
544 (VBROADCASTSSZrr VR128X:$src)>;
545def : Pat<(v8f64 (X86VBroadcast (v2f64 VR128X:$src))),
546 (VBROADCASTSDZrr VR128X:$src)>;
Quentin Colombet8761a8f2013-10-25 18:04:12 +0000547
548def : Pat<(v16f32 (int_x86_avx512_vbroadcast_ss_ps_512 (v4f32 VR128X:$src))),
549 (VBROADCASTSSZrr VR128X:$src)>;
550def : Pat<(v8f64 (int_x86_avx512_vbroadcast_sd_pd_512 (v2f64 VR128X:$src))),
551 (VBROADCASTSDZrr VR128X:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000552
553// Provide fallback in case the load node that is used in the patterns above
554// is used by additional users, which prevents the pattern selection.
555def : Pat<(v16f32 (X86VBroadcast FR32X:$src)),
556 (VBROADCASTSSZrr (COPY_TO_REGCLASS FR32X:$src, VR128X))>;
557def : Pat<(v8f64 (X86VBroadcast FR64X:$src)),
558 (VBROADCASTSDZrr (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
559
560
561let Predicates = [HasAVX512] in {
562def : Pat<(v8i32 (X86VBroadcastm (v8i1 VK8WM:$mask), (loadi32 addr:$src))),
563 (EXTRACT_SUBREG
564 (v16i32 (VPBROADCASTDZkrm (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
565 addr:$src)), sub_ymm)>;
566}
567//===----------------------------------------------------------------------===//
568// AVX-512 BROADCAST MASK TO VECTOR REGISTER
569//---
570
571multiclass avx512_mask_broadcast<bits<8> opc, string OpcodeStr,
572 RegisterClass DstRC, RegisterClass KRC,
573 ValueType OpVT, ValueType SrcVT> {
574def rr : AVX512XS8I<opc, MRMDestReg, (outs DstRC:$dst), (ins KRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000575 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000576 []>, EVEX;
577}
578
Cameron McInallyc43c8f92014-06-13 11:40:31 +0000579let Predicates = [HasCDI] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000580defm VPBROADCASTMW2D : avx512_mask_broadcast<0x3A, "vpbroadcastmw2d", VR512,
581 VK16, v16i32, v16i1>, EVEX_V512;
582defm VPBROADCASTMB2Q : avx512_mask_broadcast<0x2A, "vpbroadcastmb2q", VR512,
583 VK8, v8i64, v8i1>, EVEX_V512, VEX_W;
Cameron McInallyc43c8f92014-06-13 11:40:31 +0000584}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000585
586//===----------------------------------------------------------------------===//
587// AVX-512 - VPERM
588//
589// -- immediate form --
590multiclass avx512_perm_imm<bits<8> opc, string OpcodeStr, RegisterClass RC,
591 SDNode OpNode, PatFrag mem_frag,
592 X86MemOperand x86memop, ValueType OpVT> {
593 def ri : AVX512AIi8<opc, MRMSrcReg, (outs RC:$dst),
594 (ins RC:$src1, i8imm:$src2),
595 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000596 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000597 [(set RC:$dst,
598 (OpVT (OpNode RC:$src1, (i8 imm:$src2))))]>,
599 EVEX;
600 def mi : AVX512AIi8<opc, MRMSrcMem, (outs RC:$dst),
601 (ins x86memop:$src1, i8imm:$src2),
602 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000603 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000604 [(set RC:$dst,
605 (OpVT (OpNode (mem_frag addr:$src1),
606 (i8 imm:$src2))))]>, EVEX;
607}
608
609defm VPERMQZ : avx512_perm_imm<0x00, "vpermq", VR512, X86VPermi, memopv8i64,
610 i512mem, v8i64>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
611let ExeDomain = SSEPackedDouble in
612defm VPERMPDZ : avx512_perm_imm<0x01, "vpermpd", VR512, X86VPermi, memopv8f64,
613 f512mem, v8f64>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
614
615// -- VPERM - register form --
616multiclass avx512_perm<bits<8> opc, string OpcodeStr, RegisterClass RC,
617 PatFrag mem_frag, X86MemOperand x86memop, ValueType OpVT> {
618
619 def rr : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
620 (ins RC:$src1, RC:$src2),
621 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000622 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000623 [(set RC:$dst,
624 (OpVT (X86VPermv RC:$src1, RC:$src2)))]>, EVEX_4V;
625
626 def rm : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
627 (ins RC:$src1, x86memop:$src2),
628 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000629 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000630 [(set RC:$dst,
631 (OpVT (X86VPermv RC:$src1, (mem_frag addr:$src2))))]>,
632 EVEX_4V;
633}
634
635defm VPERMDZ : avx512_perm<0x36, "vpermd", VR512, memopv16i32, i512mem,
636 v16i32>, EVEX_V512, EVEX_CD8<32, CD8VF>;
637defm VPERMQZ : avx512_perm<0x36, "vpermq", VR512, memopv8i64, i512mem,
638 v8i64>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
639let ExeDomain = SSEPackedSingle in
640defm VPERMPSZ : avx512_perm<0x16, "vpermps", VR512, memopv16f32, f512mem,
641 v16f32>, EVEX_V512, EVEX_CD8<32, CD8VF>;
642let ExeDomain = SSEPackedDouble in
643defm VPERMPDZ : avx512_perm<0x16, "vpermpd", VR512, memopv8f64, f512mem,
644 v8f64>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
645
646// -- VPERM2I - 3 source operands form --
647multiclass avx512_perm_3src<bits<8> opc, string OpcodeStr, RegisterClass RC,
648 PatFrag mem_frag, X86MemOperand x86memop,
Adam Nemet2415a492014-07-02 21:25:54 +0000649 SDNode OpNode, ValueType OpVT, RegisterClass KRC> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000650let Constraints = "$src1 = $dst" in {
651 def rr : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
652 (ins RC:$src1, RC:$src2, RC:$src3),
653 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000654 " \t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000655 [(set RC:$dst,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000656 (OpVT (OpNode RC:$src1, RC:$src2, RC:$src3)))]>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000657 EVEX_4V;
658
Adam Nemet2415a492014-07-02 21:25:54 +0000659 def rrk : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
660 (ins RC:$src1, KRC:$mask, RC:$src2, RC:$src3),
661 !strconcat(OpcodeStr,
662 " \t{$src3, $src2, $dst {${mask}}|"
663 "$dst {${mask}}, $src2, $src3}"),
664 [(set RC:$dst, (OpVT (vselect KRC:$mask,
665 (OpNode RC:$src1, RC:$src2,
666 RC:$src3),
667 RC:$src1)))]>,
668 EVEX_4V, EVEX_K;
669
670 let AddedComplexity = 30 in // Prefer over VMOV*rrkz Pat<>
671 def rrkz : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
672 (ins RC:$src1, KRC:$mask, RC:$src2, RC:$src3),
673 !strconcat(OpcodeStr,
674 " \t{$src3, $src2, $dst {${mask}} {z} |",
675 "$dst {${mask}} {z}, $src2, $src3}"),
676 [(set RC:$dst, (OpVT (vselect KRC:$mask,
677 (OpNode RC:$src1, RC:$src2,
678 RC:$src3),
679 (OpVT (bitconvert
680 (v16i32 immAllZerosV))))))]>,
681 EVEX_4V, EVEX_KZ;
682
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000683 def rm : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
684 (ins RC:$src1, RC:$src2, x86memop:$src3),
685 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000686 " \t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000687 [(set RC:$dst,
Adam Nemet2415a492014-07-02 21:25:54 +0000688 (OpVT (OpNode RC:$src1, RC:$src2,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000689 (mem_frag addr:$src3))))]>, EVEX_4V;
Adam Nemet2415a492014-07-02 21:25:54 +0000690
691 def rmk : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
692 (ins RC:$src1, KRC:$mask, RC:$src2, x86memop:$src3),
693 !strconcat(OpcodeStr,
694 " \t{$src3, $src2, $dst {${mask}}|"
695 "$dst {${mask}}, $src2, $src3}"),
696 [(set RC:$dst,
697 (OpVT (vselect KRC:$mask,
698 (OpNode RC:$src1, RC:$src2,
699 (mem_frag addr:$src3)),
700 RC:$src1)))]>,
701 EVEX_4V, EVEX_K;
702
703 let AddedComplexity = 10 in // Prefer over the rrkz variant
704 def rmkz : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
705 (ins RC:$src1, KRC:$mask, RC:$src2, x86memop:$src3),
706 !strconcat(OpcodeStr,
707 " \t{$src3, $src2, $dst {${mask}} {z}|"
708 "$dst {${mask}} {z}, $src2, $src3}"),
709 [(set RC:$dst,
710 (OpVT (vselect KRC:$mask,
711 (OpNode RC:$src1, RC:$src2,
712 (mem_frag addr:$src3)),
713 (OpVT (bitconvert
714 (v16i32 immAllZerosV))))))]>,
715 EVEX_4V, EVEX_KZ;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000716 }
717}
Adam Nemet2415a492014-07-02 21:25:54 +0000718defm VPERMI2D : avx512_perm_3src<0x76, "vpermi2d", VR512, memopv16i32,
719 i512mem, X86VPermiv3, v16i32, VK16WM>,
720 EVEX_V512, EVEX_CD8<32, CD8VF>;
721defm VPERMI2Q : avx512_perm_3src<0x76, "vpermi2q", VR512, memopv8i64,
722 i512mem, X86VPermiv3, v8i64, VK8WM>,
723 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
724defm VPERMI2PS : avx512_perm_3src<0x77, "vpermi2ps", VR512, memopv16f32,
725 i512mem, X86VPermiv3, v16f32, VK16WM>,
726 EVEX_V512, EVEX_CD8<32, CD8VF>;
727defm VPERMI2PD : avx512_perm_3src<0x77, "vpermi2pd", VR512, memopv8f64,
728 i512mem, X86VPermiv3, v8f64, VK8WM>,
729 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000730
Adam Nemetefe9c982014-07-02 21:25:58 +0000731multiclass avx512_perm_table_3src<bits<8> opc, string Suffix, RegisterClass RC,
732 PatFrag mem_frag, X86MemOperand x86memop,
Adam Nemet11dd5cf2014-07-02 21:26:01 +0000733 SDNode OpNode, ValueType OpVT, RegisterClass KRC,
734 ValueType MaskVT, RegisterClass MRC> :
Adam Nemetefe9c982014-07-02 21:25:58 +0000735 avx512_perm_3src<opc, "vpermt2"##Suffix, RC, mem_frag, x86memop, OpNode,
736 OpVT, KRC> {
737 def : Pat<(OpVT (!cast<Intrinsic>("int_x86_avx512_mask_vpermt_"##Suffix##"_512")
738 VR512:$idx, VR512:$src1, VR512:$src2, -1)),
739 (!cast<Instruction>(NAME#rr) VR512:$src1, VR512:$idx, VR512:$src2)>;
Adam Nemet11dd5cf2014-07-02 21:26:01 +0000740
741 def : Pat<(OpVT (!cast<Intrinsic>("int_x86_avx512_mask_vpermt_"##Suffix##"_512")
742 VR512:$idx, VR512:$src1, VR512:$src2, MRC:$mask)),
743 (!cast<Instruction>(NAME#rrk) VR512:$src1,
744 (MaskVT (COPY_TO_REGCLASS MRC:$mask, KRC)), VR512:$idx, VR512:$src2)>;
Adam Nemetefe9c982014-07-02 21:25:58 +0000745}
746
747defm VPERMT2D : avx512_perm_table_3src<0x7E, "d", VR512, memopv16i32, i512mem,
Adam Nemet11dd5cf2014-07-02 21:26:01 +0000748 X86VPermv3, v16i32, VK16WM, v16i1, GR16>,
749 EVEX_V512, EVEX_CD8<32, CD8VF>;
Adam Nemetefe9c982014-07-02 21:25:58 +0000750defm VPERMT2Q : avx512_perm_table_3src<0x7E, "q", VR512, memopv8i64, i512mem,
Adam Nemet11dd5cf2014-07-02 21:26:01 +0000751 X86VPermv3, v8i64, VK8WM, v8i1, GR8>,
752 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Adam Nemetefe9c982014-07-02 21:25:58 +0000753defm VPERMT2PS : avx512_perm_table_3src<0x7F, "ps", VR512, memopv16f32, i512mem,
Adam Nemet11dd5cf2014-07-02 21:26:01 +0000754 X86VPermv3, v16f32, VK16WM, v16i1, GR16>,
755 EVEX_V512, EVEX_CD8<32, CD8VF>;
Adam Nemetefe9c982014-07-02 21:25:58 +0000756defm VPERMT2PD : avx512_perm_table_3src<0x7F, "pd", VR512, memopv8f64, i512mem,
Adam Nemet11dd5cf2014-07-02 21:26:01 +0000757 X86VPermv3, v8f64, VK8WM, v8i1, GR8>,
758 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky299cf5112014-04-29 09:09:15 +0000759
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000760//===----------------------------------------------------------------------===//
761// AVX-512 - BLEND using mask
762//
Elena Demikhovsky172a27c2014-01-08 10:54:22 +0000763multiclass avx512_blendmask<bits<8> opc, string OpcodeStr,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000764 RegisterClass KRC, RegisterClass RC,
765 X86MemOperand x86memop, PatFrag mem_frag,
766 SDNode OpNode, ValueType vt> {
767 def rr : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +0000768 (ins KRC:$mask, RC:$src1, RC:$src2),
769 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000770 " \t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +0000771 [(set RC:$dst, (OpNode KRC:$mask, (vt RC:$src2),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000772 (vt RC:$src1)))]>, EVEX_4V, EVEX_K;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +0000773 let mayLoad = 1 in
774 def rm : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
775 (ins KRC:$mask, RC:$src1, x86memop:$src2),
776 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000777 " \t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +0000778 []>, EVEX_4V, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000779}
780
781let ExeDomain = SSEPackedSingle in
Cameron McInallyd80f7d32013-11-04 19:14:56 +0000782defm VBLENDMPSZ : avx512_blendmask<0x65, "vblendmps",
Cameron McInallyd80f7d32013-11-04 19:14:56 +0000783 VK16WM, VR512, f512mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000784 memopv16f32, vselect, v16f32>,
785 EVEX_CD8<32, CD8VF>, EVEX_V512;
786let ExeDomain = SSEPackedDouble in
Cameron McInallyd80f7d32013-11-04 19:14:56 +0000787defm VBLENDMPDZ : avx512_blendmask<0x65, "vblendmpd",
Cameron McInallyd80f7d32013-11-04 19:14:56 +0000788 VK8WM, VR512, f512mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000789 memopv8f64, vselect, v8f64>,
790 VEX_W, EVEX_CD8<64, CD8VF>, EVEX_V512;
791
Elena Demikhovsky172a27c2014-01-08 10:54:22 +0000792def : Pat<(v16f32 (int_x86_avx512_mask_blend_ps_512 (v16f32 VR512:$src1),
793 (v16f32 VR512:$src2), (i16 GR16:$mask))),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +0000794 (VBLENDMPSZrr (COPY_TO_REGCLASS GR16:$mask, VK16WM),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +0000795 VR512:$src1, VR512:$src2)>;
796
797def : Pat<(v8f64 (int_x86_avx512_mask_blend_pd_512 (v8f64 VR512:$src1),
798 (v8f64 VR512:$src2), (i8 GR8:$mask))),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +0000799 (VBLENDMPDZrr (COPY_TO_REGCLASS GR8:$mask, VK8WM),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +0000800 VR512:$src1, VR512:$src2)>;
801
Cameron McInallyd80f7d32013-11-04 19:14:56 +0000802defm VPBLENDMDZ : avx512_blendmask<0x64, "vpblendmd",
Cameron McInallyd80f7d32013-11-04 19:14:56 +0000803 VK16WM, VR512, f512mem,
804 memopv16i32, vselect, v16i32>,
805 EVEX_CD8<32, CD8VF>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000806
Cameron McInallyd80f7d32013-11-04 19:14:56 +0000807defm VPBLENDMQZ : avx512_blendmask<0x64, "vpblendmq",
Cameron McInallyd80f7d32013-11-04 19:14:56 +0000808 VK8WM, VR512, f512mem,
809 memopv8i64, vselect, v8i64>,
810 VEX_W, EVEX_CD8<64, CD8VF>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000811
Elena Demikhovsky172a27c2014-01-08 10:54:22 +0000812def : Pat<(v16i32 (int_x86_avx512_mask_blend_d_512 (v16i32 VR512:$src1),
813 (v16i32 VR512:$src2), (i16 GR16:$mask))),
814 (VPBLENDMDZrr (COPY_TO_REGCLASS GR16:$mask, VK16),
815 VR512:$src1, VR512:$src2)>;
816
817def : Pat<(v8i64 (int_x86_avx512_mask_blend_q_512 (v8i64 VR512:$src1),
818 (v8i64 VR512:$src2), (i8 GR8:$mask))),
819 (VPBLENDMQZrr (COPY_TO_REGCLASS GR8:$mask, VK8),
820 VR512:$src1, VR512:$src2)>;
821
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000822let Predicates = [HasAVX512] in {
823def : Pat<(v8f32 (vselect (v8i1 VK8WM:$mask), (v8f32 VR256X:$src1),
824 (v8f32 VR256X:$src2))),
825 (EXTRACT_SUBREG
826 (v16f32 (VBLENDMPSZrr (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
827 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
828 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
829
830def : Pat<(v8i32 (vselect (v8i1 VK8WM:$mask), (v8i32 VR256X:$src1),
831 (v8i32 VR256X:$src2))),
832 (EXTRACT_SUBREG
833 (v16i32 (VPBLENDMDZrr (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
834 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
835 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
836}
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +0000837//===----------------------------------------------------------------------===//
838// Compare Instructions
839//===----------------------------------------------------------------------===//
840
841// avx512_cmp_scalar - AVX512 CMPSS and CMPSD
842multiclass avx512_cmp_scalar<RegisterClass RC, X86MemOperand x86memop,
843 Operand CC, SDNode OpNode, ValueType VT,
844 PatFrag ld_frag, string asm, string asm_alt> {
845 def rr : AVX512Ii8<0xC2, MRMSrcReg,
846 (outs VK1:$dst), (ins RC:$src1, RC:$src2, CC:$cc), asm,
847 [(set VK1:$dst, (OpNode (VT RC:$src1), RC:$src2, imm:$cc))],
848 IIC_SSE_ALU_F32S_RR>, EVEX_4V;
849 def rm : AVX512Ii8<0xC2, MRMSrcMem,
850 (outs VK1:$dst), (ins RC:$src1, x86memop:$src2, CC:$cc), asm,
851 [(set VK1:$dst, (OpNode (VT RC:$src1),
852 (ld_frag addr:$src2), imm:$cc))], IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Craig Topper0550ce72014-01-05 04:55:55 +0000853 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +0000854 def rri_alt : AVX512Ii8<0xC2, MRMSrcReg,
855 (outs VK1:$dst), (ins RC:$src1, RC:$src2, i8imm:$cc),
856 asm_alt, [], IIC_SSE_ALU_F32S_RR>, EVEX_4V;
857 def rmi_alt : AVX512Ii8<0xC2, MRMSrcMem,
858 (outs VK1:$dst), (ins RC:$src1, x86memop:$src2, i8imm:$cc),
859 asm_alt, [], IIC_SSE_ALU_F32P_RM>, EVEX_4V;
860 }
861}
862
863let Predicates = [HasAVX512] in {
864defm VCMPSSZ : avx512_cmp_scalar<FR32X, f32mem, AVXCC, X86cmpms, f32, loadf32,
865 "vcmp${cc}ss\t{$src2, $src1, $dst|$dst, $src1, $src2}",
866 "vcmpss\t{$cc, $src2, $src1, $dst|$dst, $src1, $src2, $cc}">,
867 XS;
868defm VCMPSDZ : avx512_cmp_scalar<FR64X, f64mem, AVXCC, X86cmpms, f64, loadf64,
869 "vcmp${cc}sd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
870 "vcmpsd\t{$cc, $src2, $src1, $dst|$dst, $src1, $src2, $cc}">,
871 XD, VEX_W;
872}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000873
874multiclass avx512_icmp_packed<bits<8> opc, string OpcodeStr, RegisterClass KRC,
875 RegisterClass RC, X86MemOperand x86memop, PatFrag memop_frag,
876 SDNode OpNode, ValueType vt> {
877 def rr : AVX512BI<opc, MRMSrcReg,
878 (outs KRC:$dst), (ins RC:$src1, RC:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000879 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000880 [(set KRC:$dst, (OpNode (vt RC:$src1), (vt RC:$src2)))],
881 IIC_SSE_ALU_F32P_RR>, EVEX_4V;
882 def rm : AVX512BI<opc, MRMSrcMem,
883 (outs KRC:$dst), (ins RC:$src1, x86memop:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000884 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000885 [(set KRC:$dst, (OpNode (vt RC:$src1), (memop_frag addr:$src2)))],
886 IIC_SSE_ALU_F32P_RM>, EVEX_4V;
887}
888
889defm VPCMPEQDZ : avx512_icmp_packed<0x76, "vpcmpeqd", VK16, VR512, i512mem,
Elena Demikhovskya5c38cb2014-02-24 10:08:30 +0000890 memopv16i32, X86pcmpeqm, v16i32>, EVEX_V512,
891 EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000892defm VPCMPEQQZ : avx512_icmp_packed<0x29, "vpcmpeqq", VK8, VR512, i512mem,
Elena Demikhovskya5c38cb2014-02-24 10:08:30 +0000893 memopv8i64, X86pcmpeqm, v8i64>, T8PD, EVEX_V512,
894 VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000895
896defm VPCMPGTDZ : avx512_icmp_packed<0x66, "vpcmpgtd", VK16, VR512, i512mem,
Elena Demikhovskya5c38cb2014-02-24 10:08:30 +0000897 memopv16i32, X86pcmpgtm, v16i32>, EVEX_V512,
898 EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000899defm VPCMPGTQZ : avx512_icmp_packed<0x37, "vpcmpgtq", VK8, VR512, i512mem,
Elena Demikhovskya5c38cb2014-02-24 10:08:30 +0000900 memopv8i64, X86pcmpgtm, v8i64>, T8PD, EVEX_V512,
901 VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000902
903def : Pat<(v8i1 (X86pcmpgtm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
904 (COPY_TO_REGCLASS (VPCMPGTDZrr
905 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
906 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm))), VK8)>;
907
908def : Pat<(v8i1 (X86pcmpeqm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
909 (COPY_TO_REGCLASS (VPCMPEQDZrr
910 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
911 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm))), VK8)>;
912
Adam Nemet79580db2014-07-08 00:22:32 +0000913multiclass avx512_icmp_cc<bits<8> opc, RegisterClass WMRC, RegisterClass KRC,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000914 RegisterClass RC, X86MemOperand x86memop, PatFrag memop_frag,
Adam Nemet1efcb902014-07-01 18:03:43 +0000915 SDNode OpNode, ValueType vt, Operand CC, string Suffix> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000916 def rri : AVX512AIi8<opc, MRMSrcReg,
Adam Nemet1efcb902014-07-01 18:03:43 +0000917 (outs KRC:$dst), (ins RC:$src1, RC:$src2, CC:$cc),
918 !strconcat("vpcmp${cc}", Suffix,
919 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000920 [(set KRC:$dst, (OpNode (vt RC:$src1), (vt RC:$src2), imm:$cc))],
921 IIC_SSE_ALU_F32P_RR>, EVEX_4V;
922 def rmi : AVX512AIi8<opc, MRMSrcMem,
Adam Nemet1efcb902014-07-01 18:03:43 +0000923 (outs KRC:$dst), (ins RC:$src1, x86memop:$src2, CC:$cc),
924 !strconcat("vpcmp${cc}", Suffix,
925 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000926 [(set KRC:$dst, (OpNode (vt RC:$src1), (memop_frag addr:$src2),
927 imm:$cc))], IIC_SSE_ALU_F32P_RM>, EVEX_4V;
928 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +0000929 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000930 def rri_alt : AVX512AIi8<opc, MRMSrcReg,
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +0000931 (outs KRC:$dst), (ins RC:$src1, RC:$src2, i8imm:$cc),
Adam Nemet1efcb902014-07-01 18:03:43 +0000932 !strconcat("vpcmp", Suffix,
933 "\t{$cc, $src2, $src1, $dst|$dst, $src1, $src2, $cc}"),
934 [], IIC_SSE_ALU_F32P_RR>, EVEX_4V;
Adam Nemet16de2482014-07-01 18:03:45 +0000935 def rrik_alt : AVX512AIi8<opc, MRMSrcReg,
Adam Nemet79580db2014-07-08 00:22:32 +0000936 (outs KRC:$dst), (ins WMRC:$mask, RC:$src1, RC:$src2, i8imm:$cc),
Adam Nemet16de2482014-07-01 18:03:45 +0000937 !strconcat("vpcmp", Suffix,
938 "\t{$cc, $src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2, $cc}"),
939 [], IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000940 def rmi_alt : AVX512AIi8<opc, MRMSrcMem,
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +0000941 (outs KRC:$dst), (ins RC:$src1, x86memop:$src2, i8imm:$cc),
Adam Nemet1efcb902014-07-01 18:03:43 +0000942 !strconcat("vpcmp", Suffix,
943 "\t{$cc, $src2, $src1, $dst|$dst, $src1, $src2, $cc}"),
944 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Adam Nemet16de2482014-07-01 18:03:45 +0000945 def rmik_alt : AVX512AIi8<opc, MRMSrcMem,
Adam Nemet79580db2014-07-08 00:22:32 +0000946 (outs KRC:$dst), (ins WMRC:$mask, RC:$src1, x86memop:$src2, i8imm:$cc),
Adam Nemet16de2482014-07-01 18:03:45 +0000947 !strconcat("vpcmp", Suffix,
948 "\t{$cc, $src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2, $cc}"),
949 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000950 }
951}
952
Adam Nemet79580db2014-07-08 00:22:32 +0000953defm VPCMPDZ : avx512_icmp_cc<0x1F, VK16WM, VK16, VR512, i512mem, memopv16i32,
Adam Nemet1efcb902014-07-01 18:03:43 +0000954 X86cmpm, v16i32, AVXCC, "d">,
955 EVEX_V512, EVEX_CD8<32, CD8VF>;
Adam Nemet79580db2014-07-08 00:22:32 +0000956defm VPCMPUDZ : avx512_icmp_cc<0x1E, VK16WM, VK16, VR512, i512mem, memopv16i32,
Adam Nemet1efcb902014-07-01 18:03:43 +0000957 X86cmpmu, v16i32, AVXCC, "ud">,
958 EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000959
Adam Nemet79580db2014-07-08 00:22:32 +0000960defm VPCMPQZ : avx512_icmp_cc<0x1F, VK8WM, VK8, VR512, i512mem, memopv8i64,
Adam Nemet1efcb902014-07-01 18:03:43 +0000961 X86cmpm, v8i64, AVXCC, "q">,
962 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VF>;
Adam Nemet79580db2014-07-08 00:22:32 +0000963defm VPCMPUQZ : avx512_icmp_cc<0x1E, VK8WM, VK8, VR512, i512mem, memopv8i64,
Adam Nemet1efcb902014-07-01 18:03:43 +0000964 X86cmpmu, v8i64, AVXCC, "uq">,
965 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000966
Adam Nemet905832b2014-06-26 00:21:12 +0000967// avx512_cmp_packed - compare packed instructions
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000968multiclass avx512_cmp_packed<RegisterClass KRC, RegisterClass RC,
Elena Demikhovskyde3f7512014-01-01 15:12:34 +0000969 X86MemOperand x86memop, ValueType vt,
970 string suffix, Domain d> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000971 def rri : AVX512PIi8<0xC2, MRMSrcReg,
Elena Demikhovskyde3f7512014-01-01 15:12:34 +0000972 (outs KRC:$dst), (ins RC:$src1, RC:$src2, AVXCC:$cc),
973 !strconcat("vcmp${cc}", suffix,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000974 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +0000975 [(set KRC:$dst, (X86cmpm (vt RC:$src1), (vt RC:$src2), imm:$cc))], d>;
976 def rrib: AVX512PIi8<0xC2, MRMSrcReg,
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +0000977 (outs KRC:$dst), (ins RC:$src1, RC:$src2, AVXCC:$cc),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +0000978 !strconcat("vcmp${cc}", suffix,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000979 " \t{{sae}, $src2, $src1, $dst|$dst, $src1, $src2, {sae}}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +0000980 [], d>, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000981 def rmi : AVX512PIi8<0xC2, MRMSrcMem,
Elena Demikhovskyde3f7512014-01-01 15:12:34 +0000982 (outs KRC:$dst), (ins RC:$src1, x86memop:$src2, AVXCC:$cc),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000983 !strconcat("vcmp${cc}", suffix,
984 " \t{$src2, $src1, $dst|$dst, $src1, $src2, $cc}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000985 [(set KRC:$dst,
Elena Demikhovskyde3f7512014-01-01 15:12:34 +0000986 (X86cmpm (vt RC:$src1), (memop addr:$src2), imm:$cc))], d>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000987
988 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +0000989 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Craig Toppera328ee42013-10-09 04:24:38 +0000990 def rri_alt : AVX512PIi8<0xC2, MRMSrcReg,
Adam Nemet905832b2014-06-26 00:21:12 +0000991 (outs KRC:$dst), (ins RC:$src1, RC:$src2, i8imm:$cc),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +0000992 !strconcat("vcmp", suffix,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000993 " \t{$cc, $src2, $src1, $dst|$dst, $src1, $src2, $cc}"), [], d>;
Craig Toppera328ee42013-10-09 04:24:38 +0000994 def rmi_alt : AVX512PIi8<0xC2, MRMSrcMem,
Adam Nemet905832b2014-06-26 00:21:12 +0000995 (outs KRC:$dst), (ins RC:$src1, x86memop:$src2, i8imm:$cc),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +0000996 !strconcat("vcmp", suffix,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000997 " \t{$cc, $src2, $src1, $dst|$dst, $src1, $src2, $cc}"), [], d>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000998 }
999}
1000
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001001defm VCMPPSZ : avx512_cmp_packed<VK16, VR512, f512mem, v16f32,
Craig Topper5ccb6172014-02-18 00:21:49 +00001002 "ps", SSEPackedSingle>, PS, EVEX_4V, EVEX_V512,
Craig Topperda7160d2014-02-01 08:17:56 +00001003 EVEX_CD8<32, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001004defm VCMPPDZ : avx512_cmp_packed<VK8, VR512, f512mem, v8f64,
Craig Topperae11aed2014-01-14 07:41:20 +00001005 "pd", SSEPackedDouble>, PD, EVEX_4V, VEX_W, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001006 EVEX_CD8<64, CD8VF>;
1007
1008def : Pat<(v8i1 (X86cmpm (v8f32 VR256X:$src1), (v8f32 VR256X:$src2), imm:$cc)),
1009 (COPY_TO_REGCLASS (VCMPPSZrri
1010 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1011 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1012 imm:$cc), VK8)>;
1013def : Pat<(v8i1 (X86cmpm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2), imm:$cc)),
1014 (COPY_TO_REGCLASS (VPCMPDZrri
1015 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1016 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1017 imm:$cc), VK8)>;
1018def : Pat<(v8i1 (X86cmpmu (v8i32 VR256X:$src1), (v8i32 VR256X:$src2), imm:$cc)),
1019 (COPY_TO_REGCLASS (VPCMPUDZrri
1020 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1021 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1022 imm:$cc), VK8)>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001023
1024def : Pat<(i16 (int_x86_avx512_mask_cmp_ps_512 (v16f32 VR512:$src1),
1025 (v16f32 VR512:$src2), imm:$cc, (i16 -1),
1026 FROUND_NO_EXC)),
1027 (COPY_TO_REGCLASS (VCMPPSZrrib VR512:$src1, VR512:$src2,
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00001028 (I8Imm imm:$cc)), GR16)>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001029
1030def : Pat<(i8 (int_x86_avx512_mask_cmp_pd_512 (v8f64 VR512:$src1),
1031 (v8f64 VR512:$src2), imm:$cc, (i8 -1),
1032 FROUND_NO_EXC)),
1033 (COPY_TO_REGCLASS (VCMPPDZrrib VR512:$src1, VR512:$src2,
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00001034 (I8Imm imm:$cc)), GR8)>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001035
1036def : Pat<(i16 (int_x86_avx512_mask_cmp_ps_512 (v16f32 VR512:$src1),
1037 (v16f32 VR512:$src2), imm:$cc, (i16 -1),
1038 FROUND_CURRENT)),
1039 (COPY_TO_REGCLASS (VCMPPSZrri VR512:$src1, VR512:$src2,
1040 (I8Imm imm:$cc)), GR16)>;
1041
1042def : Pat<(i8 (int_x86_avx512_mask_cmp_pd_512 (v8f64 VR512:$src1),
1043 (v8f64 VR512:$src2), imm:$cc, (i8 -1),
1044 FROUND_CURRENT)),
1045 (COPY_TO_REGCLASS (VCMPPDZrri VR512:$src1, VR512:$src2,
1046 (I8Imm imm:$cc)), GR8)>;
1047
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001048// Mask register copy, including
1049// - copy between mask registers
1050// - load/store mask registers
1051// - copy from GPR to mask register and vice versa
1052//
1053multiclass avx512_mask_mov<bits<8> opc_kk, bits<8> opc_km, bits<8> opc_mk,
1054 string OpcodeStr, RegisterClass KRC,
Robert Khasanov74acbb72014-07-23 14:49:42 +00001055 ValueType vvt, ValueType ivt, X86MemOperand x86memop> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00001056 let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001057 def kk : I<opc_kk, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001058 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001059 let mayLoad = 1 in
1060 def km : I<opc_km, MRMSrcMem, (outs KRC:$dst), (ins x86memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001061 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
Robert Khasanov74acbb72014-07-23 14:49:42 +00001062 [(set KRC:$dst, (vvt (bitconvert (ivt (load addr:$src)))))]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001063 let mayStore = 1 in
1064 def mk : I<opc_mk, MRMDestMem, (outs), (ins x86memop:$dst, KRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001065 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001066 }
1067}
1068
1069multiclass avx512_mask_mov_gpr<bits<8> opc_kr, bits<8> opc_rk,
1070 string OpcodeStr,
1071 RegisterClass KRC, RegisterClass GRC> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00001072 let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001073 def kr : I<opc_kr, MRMSrcReg, (outs KRC:$dst), (ins GRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001074 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001075 def rk : I<opc_rk, MRMSrcReg, (outs GRC:$dst), (ins KRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001076 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001077 }
1078}
1079
Robert Khasanov74acbb72014-07-23 14:49:42 +00001080let Predicates = [HasDQI] in
1081 defm KMOVB : avx512_mask_mov<0x90, 0x90, 0x91, "kmovb", VK8, v8i1, i8,
1082 i8mem>,
1083 avx512_mask_mov_gpr<0x92, 0x93, "kmovb", VK8, GR32>,
1084 VEX, PD;
1085
1086let Predicates = [HasAVX512] in
1087 defm KMOVW : avx512_mask_mov<0x90, 0x90, 0x91, "kmovw", VK16, v16i1, i16,
1088 i16mem>,
1089 avx512_mask_mov_gpr<0x92, 0x93, "kmovw", VK16, GR32>,
Craig Topper5ccb6172014-02-18 00:21:49 +00001090 VEX, PS;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001091
1092let Predicates = [HasBWI] in {
1093 defm KMOVD : avx512_mask_mov<0x90, 0x90, 0x91, "kmovd", VK32, v32i1, i32,
1094 i32mem>, VEX, PD, VEX_W;
1095 defm KMOVD : avx512_mask_mov_gpr<0x92, 0x93, "kmovd", VK32, GR32>,
1096 VEX, XD;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001097}
1098
Robert Khasanov74acbb72014-07-23 14:49:42 +00001099let Predicates = [HasBWI] in {
1100 defm KMOVQ : avx512_mask_mov<0x90, 0x90, 0x91, "kmovq", VK64, v64i1, i64,
1101 i64mem>, VEX, PS, VEX_W;
1102 defm KMOVQ : avx512_mask_mov_gpr<0x92, 0x93, "kmovq", VK64, GR64>,
1103 VEX, XD, VEX_W;
1104}
1105
1106// GR from/to mask register
1107let Predicates = [HasDQI] in {
1108 def : Pat<(v8i1 (bitconvert (i8 GR8:$src))),
1109 (KMOVBkr (SUBREG_TO_REG (i32 0), GR8:$src, sub_8bit))>;
1110 def : Pat<(i8 (bitconvert (v8i1 VK8:$src))),
1111 (EXTRACT_SUBREG (KMOVBrk VK8:$src), sub_8bit)>;
1112}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001113let Predicates = [HasAVX512] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001114 def : Pat<(v16i1 (bitconvert (i16 GR16:$src))),
1115 (KMOVWkr (SUBREG_TO_REG (i32 0), GR16:$src, sub_16bit))>;
1116 def : Pat<(i16 (bitconvert (v16i1 VK16:$src))),
1117 (EXTRACT_SUBREG (KMOVWrk VK16:$src), sub_16bit)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001118}
1119let Predicates = [HasBWI] in {
1120 def : Pat<(v32i1 (bitconvert (i32 GR32:$src))), (KMOVDkr GR32:$src)>;
1121 def : Pat<(i32 (bitconvert (v32i1 VK32:$src))), (KMOVDrk VK32:$src)>;
1122}
1123let Predicates = [HasBWI] in {
1124 def : Pat<(v64i1 (bitconvert (i64 GR64:$src))), (KMOVQkr GR64:$src)>;
1125 def : Pat<(i64 (bitconvert (v64i1 VK64:$src))), (KMOVQrk VK64:$src)>;
1126}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001127
Robert Khasanov74acbb72014-07-23 14:49:42 +00001128// Load/store kreg
1129let Predicates = [HasDQI] in {
1130 def : Pat<(store (i8 (bitconvert (v8i1 VK8:$src))), addr:$dst),
1131 (KMOVBmk addr:$dst, VK8:$src)>;
1132}
1133let Predicates = [HasAVX512] in {
1134 def : Pat<(store (i16 (bitconvert (v16i1 VK16:$src))), addr:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001135 (KMOVWmk addr:$dst, VK16:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001136 def : Pat<(store (i8 (bitconvert (v8i1 VK8:$src))), addr:$dst),
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001137 (KMOVWmk addr:$dst, (COPY_TO_REGCLASS VK8:$src, VK16))>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001138 def : Pat<(i1 (load addr:$src)),
1139 (COPY_TO_REGCLASS (KMOVWkm addr:$src), VK1)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001140 def : Pat<(v8i1 (bitconvert (i8 (load addr:$src)))),
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001141 (COPY_TO_REGCLASS (KMOVWkm addr:$src), VK8)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001142}
1143let Predicates = [HasBWI] in {
1144 def : Pat<(store (i32 (bitconvert (v32i1 VK32:$src))), addr:$dst),
1145 (KMOVDmk addr:$dst, VK32:$src)>;
1146}
1147let Predicates = [HasBWI] in {
1148 def : Pat<(store (i64 (bitconvert (v64i1 VK64:$src))), addr:$dst),
1149 (KMOVQmk addr:$dst, VK64:$src)>;
1150}
Elena Demikhovskyc5f67262013-12-17 08:33:15 +00001151
Robert Khasanov74acbb72014-07-23 14:49:42 +00001152let Predicates = [HasAVX512] in {
Elena Demikhovsky64c95482013-12-24 14:24:07 +00001153 def : Pat<(i1 (trunc (i32 GR32:$src))),
Elena Demikhovskyc9657012014-02-20 06:34:39 +00001154 (COPY_TO_REGCLASS (KMOVWkr (AND32ri $src, (i32 1))), VK1)>;
Elena Demikhovsky64c95482013-12-24 14:24:07 +00001155
1156 def : Pat<(i1 (trunc (i8 GR8:$src))),
Elena Demikhovskyc9657012014-02-20 06:34:39 +00001157 (COPY_TO_REGCLASS
1158 (KMOVWkr (AND32ri (SUBREG_TO_REG (i32 0), GR8:$src, sub_8bit), (i32 1))),
1159 VK1)>;
1160 def : Pat<(i1 (trunc (i16 GR16:$src))),
1161 (COPY_TO_REGCLASS
1162 (KMOVWkr (AND32ri (SUBREG_TO_REG (i32 0), $src, sub_16bit), (i32 1))),
1163 VK1)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001164
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00001165 def : Pat<(i32 (zext VK1:$src)),
1166 (AND32ri (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1))>;
Elena Demikhovsky64c95482013-12-24 14:24:07 +00001167 def : Pat<(i8 (zext VK1:$src)),
1168 (EXTRACT_SUBREG
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00001169 (AND32ri (KMOVWrk
1170 (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1)), sub_8bit)>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00001171 def : Pat<(i64 (zext VK1:$src)),
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00001172 (AND64ri8 (SUBREG_TO_REG (i64 0),
1173 (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), sub_32bit), (i64 1))>;
Elena Demikhovsky750498c2014-02-17 07:29:33 +00001174 def : Pat<(i16 (zext VK1:$src)),
1175 (EXTRACT_SUBREG
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00001176 (AND32ri (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1)),
1177 sub_16bit)>;
Elena Demikhovskycf0b9ba2014-04-09 12:37:50 +00001178 def : Pat<(v16i1 (scalar_to_vector VK1:$src)),
1179 (COPY_TO_REGCLASS VK1:$src, VK16)>;
1180 def : Pat<(v8i1 (scalar_to_vector VK1:$src)),
1181 (COPY_TO_REGCLASS VK1:$src, VK8)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001182}
Robert Khasanov74acbb72014-07-23 14:49:42 +00001183let Predicates = [HasBWI] in {
1184 def : Pat<(v32i1 (scalar_to_vector VK1:$src)),
1185 (COPY_TO_REGCLASS VK1:$src, VK32)>;
1186 def : Pat<(v64i1 (scalar_to_vector VK1:$src)),
1187 (COPY_TO_REGCLASS VK1:$src, VK64)>;
1188}
1189
1190
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001191// With AVX-512 only, 8-bit mask is promoted to 16-bit mask.
1192let Predicates = [HasAVX512] in {
1193 // GR from/to 8-bit mask without native support
1194 def : Pat<(v8i1 (bitconvert (i8 GR8:$src))),
1195 (COPY_TO_REGCLASS
1196 (KMOVWkr (SUBREG_TO_REG (i32 0), GR8:$src, sub_8bit)),
1197 VK8)>;
1198 def : Pat<(i8 (bitconvert (v8i1 VK8:$src))),
1199 (EXTRACT_SUBREG
1200 (KMOVWrk (COPY_TO_REGCLASS VK8:$src, VK16)),
1201 sub_8bit)>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001202
Elena Demikhovsky9f423d62014-02-10 07:02:39 +00001203 def : Pat<(i1 (X86Vextract VK16:$src, (iPTR 0))),
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001204 (COPY_TO_REGCLASS VK16:$src, VK1)>;
Elena Demikhovsky9f423d62014-02-10 07:02:39 +00001205 def : Pat<(i1 (X86Vextract VK8:$src, (iPTR 0))),
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001206 (COPY_TO_REGCLASS VK8:$src, VK1)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001207}
1208let Predicates = [HasBWI] in {
1209 def : Pat<(i1 (X86Vextract VK32:$src, (iPTR 0))),
1210 (COPY_TO_REGCLASS VK32:$src, VK1)>;
1211 def : Pat<(i1 (X86Vextract VK64:$src, (iPTR 0))),
1212 (COPY_TO_REGCLASS VK64:$src, VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001213}
1214
1215// Mask unary operation
1216// - KNOT
1217multiclass avx512_mask_unop<bits<8> opc, string OpcodeStr,
Robert Khasanov74acbb72014-07-23 14:49:42 +00001218 RegisterClass KRC, SDPatternOperator OpNode,
1219 Predicate prd> {
1220 let Predicates = [prd] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001221 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001222 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001223 [(set KRC:$dst, (OpNode KRC:$src))]>;
1224}
1225
Robert Khasanov74acbb72014-07-23 14:49:42 +00001226multiclass avx512_mask_unop_all<bits<8> opc, string OpcodeStr,
1227 SDPatternOperator OpNode> {
1228 defm B : avx512_mask_unop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode,
1229 HasDQI>, VEX, PD;
1230 defm W : avx512_mask_unop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode,
1231 HasAVX512>, VEX, PS;
1232 defm D : avx512_mask_unop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode,
1233 HasBWI>, VEX, PD, VEX_W;
1234 defm Q : avx512_mask_unop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode,
1235 HasBWI>, VEX, PS, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001236}
1237
Robert Khasanov74acbb72014-07-23 14:49:42 +00001238defm KNOT : avx512_mask_unop_all<0x44, "knot", not>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001239
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001240multiclass avx512_mask_unop_int<string IntName, string InstName> {
1241 let Predicates = [HasAVX512] in
1242 def : Pat<(!cast<Intrinsic>("int_x86_avx512_"##IntName##"_w")
1243 (i16 GR16:$src)),
1244 (COPY_TO_REGCLASS (!cast<Instruction>(InstName##"Wrr")
1245 (v16i1 (COPY_TO_REGCLASS GR16:$src, VK16))), GR16)>;
1246}
1247defm : avx512_mask_unop_int<"knot", "KNOT">;
1248
Robert Khasanov74acbb72014-07-23 14:49:42 +00001249let Predicates = [HasDQI] in
1250def : Pat<(xor VK8:$src1, (v8i1 immAllOnesV)), (KNOTBrr VK8:$src1)>;
1251let Predicates = [HasAVX512] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001252def : Pat<(xor VK16:$src1, (v16i1 immAllOnesV)), (KNOTWrr VK16:$src1)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001253let Predicates = [HasBWI] in
1254def : Pat<(xor VK32:$src1, (v32i1 immAllOnesV)), (KNOTDrr VK32:$src1)>;
1255let Predicates = [HasBWI] in
1256def : Pat<(xor VK64:$src1, (v64i1 immAllOnesV)), (KNOTQrr VK64:$src1)>;
1257
1258// KNL does not support KMOVB, 8-bit mask is promoted to 16-bit
1259let Predicates = [HasAVX512] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001260def : Pat<(xor VK8:$src1, (v8i1 immAllOnesV)),
1261 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$src1, VK16)), VK8)>;
1262
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001263def : Pat<(not VK8:$src),
1264 (COPY_TO_REGCLASS
1265 (KNOTWrr (COPY_TO_REGCLASS VK8:$src, VK16)), VK8)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001266}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001267
1268// Mask binary operation
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001269// - KAND, KANDN, KOR, KXNOR, KXOR
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001270multiclass avx512_mask_binop<bits<8> opc, string OpcodeStr,
Robert Khasanov595683d2014-07-28 13:46:45 +00001271 RegisterClass KRC, SDPatternOperator OpNode,
1272 Predicate prd> {
1273 let Predicates = [prd] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001274 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src1, KRC:$src2),
1275 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001276 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001277 [(set KRC:$dst, (OpNode KRC:$src1, KRC:$src2))]>;
1278}
1279
Robert Khasanov595683d2014-07-28 13:46:45 +00001280multiclass avx512_mask_binop_all<bits<8> opc, string OpcodeStr,
1281 SDPatternOperator OpNode> {
1282 defm B : avx512_mask_binop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode,
1283 HasDQI>, VEX_4V, VEX_L, PD;
1284 defm W : avx512_mask_binop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode,
1285 HasAVX512>, VEX_4V, VEX_L, PS;
1286 defm D : avx512_mask_binop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode,
1287 HasBWI>, VEX_4V, VEX_L, VEX_W, PD;
1288 defm Q : avx512_mask_binop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode,
1289 HasBWI>, VEX_4V, VEX_L, VEX_W, PS;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001290}
1291
1292def andn : PatFrag<(ops node:$i0, node:$i1), (and (not node:$i0), node:$i1)>;
1293def xnor : PatFrag<(ops node:$i0, node:$i1), (not (xor node:$i0, node:$i1))>;
1294
1295let isCommutable = 1 in {
Robert Khasanov595683d2014-07-28 13:46:45 +00001296 defm KAND : avx512_mask_binop_all<0x41, "kand", and>;
1297 defm KOR : avx512_mask_binop_all<0x45, "kor", or>;
1298 defm KXNOR : avx512_mask_binop_all<0x46, "kxnor", xnor>;
1299 defm KXOR : avx512_mask_binop_all<0x47, "kxor", xor>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001300}
Robert Khasanov595683d2014-07-28 13:46:45 +00001301let isCommutable = 0 in
1302 defm KANDN : avx512_mask_binop_all<0x42, "kandn", andn>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001303
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001304def : Pat<(xor VK1:$src1, VK1:$src2),
1305 (COPY_TO_REGCLASS (KXORWrr (COPY_TO_REGCLASS VK1:$src1, VK16),
1306 (COPY_TO_REGCLASS VK1:$src2, VK16)), VK1)>;
1307
1308def : Pat<(or VK1:$src1, VK1:$src2),
1309 (COPY_TO_REGCLASS (KORWrr (COPY_TO_REGCLASS VK1:$src1, VK16),
1310 (COPY_TO_REGCLASS VK1:$src2, VK16)), VK1)>;
1311
Elena Demikhovskyb64d7e82013-12-25 10:06:40 +00001312def : Pat<(and VK1:$src1, VK1:$src2),
1313 (COPY_TO_REGCLASS (KANDWrr (COPY_TO_REGCLASS VK1:$src1, VK16),
1314 (COPY_TO_REGCLASS VK1:$src2, VK16)), VK1)>;
1315
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001316multiclass avx512_mask_binop_int<string IntName, string InstName> {
1317 let Predicates = [HasAVX512] in
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001318 def : Pat<(!cast<Intrinsic>("int_x86_avx512_"##IntName##"_w")
1319 (i16 GR16:$src1), (i16 GR16:$src2)),
1320 (COPY_TO_REGCLASS (!cast<Instruction>(InstName##"Wrr")
1321 (v16i1 (COPY_TO_REGCLASS GR16:$src1, VK16)),
1322 (v16i1 (COPY_TO_REGCLASS GR16:$src2, VK16))), GR16)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001323}
1324
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001325defm : avx512_mask_binop_int<"kand", "KAND">;
1326defm : avx512_mask_binop_int<"kandn", "KANDN">;
1327defm : avx512_mask_binop_int<"kor", "KOR">;
1328defm : avx512_mask_binop_int<"kxnor", "KXNOR">;
1329defm : avx512_mask_binop_int<"kxor", "KXOR">;
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001330
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001331// With AVX-512, 8-bit mask is promoted to 16-bit mask.
1332multiclass avx512_binop_pat<SDPatternOperator OpNode, Instruction Inst> {
1333 let Predicates = [HasAVX512] in
1334 def : Pat<(OpNode VK8:$src1, VK8:$src2),
1335 (COPY_TO_REGCLASS
1336 (Inst (COPY_TO_REGCLASS VK8:$src1, VK16),
1337 (COPY_TO_REGCLASS VK8:$src2, VK16)), VK8)>;
1338}
1339
1340defm : avx512_binop_pat<and, KANDWrr>;
1341defm : avx512_binop_pat<andn, KANDNWrr>;
1342defm : avx512_binop_pat<or, KORWrr>;
1343defm : avx512_binop_pat<xnor, KXNORWrr>;
1344defm : avx512_binop_pat<xor, KXORWrr>;
1345
1346// Mask unpacking
1347multiclass avx512_mask_unpck<bits<8> opc, string OpcodeStr,
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001348 RegisterClass KRC> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001349 let Predicates = [HasAVX512] in
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001350 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src1, KRC:$src2),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001351 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001352 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001353}
1354
1355multiclass avx512_mask_unpck_bw<bits<8> opc, string OpcodeStr> {
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001356 defm BW : avx512_mask_unpck<opc, !strconcat(OpcodeStr, "bw"), VK16>,
Craig Topperae11aed2014-01-14 07:41:20 +00001357 VEX_4V, VEX_L, PD;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001358}
1359
1360defm KUNPCK : avx512_mask_unpck_bw<0x4b, "kunpck">;
Elena Demikhovskyc5f67262013-12-17 08:33:15 +00001361def : Pat<(v16i1 (concat_vectors (v8i1 VK8:$src1), (v8i1 VK8:$src2))),
1362 (KUNPCKBWrr (COPY_TO_REGCLASS VK8:$src2, VK16),
1363 (COPY_TO_REGCLASS VK8:$src1, VK16))>;
1364
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001365
1366multiclass avx512_mask_unpck_int<string IntName, string InstName> {
1367 let Predicates = [HasAVX512] in
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001368 def : Pat<(!cast<Intrinsic>("int_x86_avx512_"##IntName##"_bw")
1369 (i16 GR16:$src1), (i16 GR16:$src2)),
1370 (COPY_TO_REGCLASS (!cast<Instruction>(InstName##"BWrr")
1371 (v16i1 (COPY_TO_REGCLASS GR16:$src1, VK16)),
1372 (v16i1 (COPY_TO_REGCLASS GR16:$src2, VK16))), GR16)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001373}
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001374defm : avx512_mask_unpck_int<"kunpck", "KUNPCK">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001375
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001376// Mask bit testing
1377multiclass avx512_mask_testop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
1378 SDNode OpNode> {
1379 let Predicates = [HasAVX512], Defs = [EFLAGS] in
1380 def rr : I<opc, MRMSrcReg, (outs), (ins KRC:$src1, KRC:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001381 !strconcat(OpcodeStr, " \t{$src2, $src1|$src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001382 [(set EFLAGS, (OpNode KRC:$src1, KRC:$src2))]>;
1383}
1384
1385multiclass avx512_mask_testop_w<bits<8> opc, string OpcodeStr, SDNode OpNode> {
1386 defm W : avx512_mask_testop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode>,
Craig Topper5ccb6172014-02-18 00:21:49 +00001387 VEX, PS;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001388}
1389
1390defm KORTEST : avx512_mask_testop_w<0x98, "kortest", X86kortest>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001391
Elena Demikhovsky64c95482013-12-24 14:24:07 +00001392def : Pat<(X86cmp VK1:$src1, (i1 0)),
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001393 (KORTESTWrr (COPY_TO_REGCLASS VK1:$src1, VK16),
Elena Demikhovsky64c95482013-12-24 14:24:07 +00001394 (COPY_TO_REGCLASS VK1:$src1, VK16))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001395
1396// Mask shift
1397multiclass avx512_mask_shiftop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
1398 SDNode OpNode> {
1399 let Predicates = [HasAVX512] in
1400 def ri : Ii8<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src, i8imm:$imm),
1401 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001402 " \t{$imm, $src, $dst|$dst, $src, $imm}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001403 [(set KRC:$dst, (OpNode KRC:$src, (i8 imm:$imm)))]>;
1404}
1405
1406multiclass avx512_mask_shiftop_w<bits<8> opc1, bits<8> opc2, string OpcodeStr,
1407 SDNode OpNode> {
1408 defm W : avx512_mask_shiftop<opc1, !strconcat(OpcodeStr, "w"), VK16, OpNode>,
Craig Topperae11aed2014-01-14 07:41:20 +00001409 VEX, TAPD, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001410}
1411
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001412defm KSHIFTL : avx512_mask_shiftop_w<0x32, 0x33, "kshiftl", X86vshli>;
1413defm KSHIFTR : avx512_mask_shiftop_w<0x30, 0x31, "kshiftr", X86vsrli>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001414
1415// Mask setting all 0s or 1s
1416multiclass avx512_mask_setop<RegisterClass KRC, ValueType VT, PatFrag Val> {
1417 let Predicates = [HasAVX512] in
1418 let isReMaterializable = 1, isAsCheapAsAMove = 1, isPseudo = 1 in
1419 def #NAME# : I<0, Pseudo, (outs KRC:$dst), (ins), "",
1420 [(set KRC:$dst, (VT Val))]>;
1421}
1422
1423multiclass avx512_mask_setop_w<PatFrag Val> {
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001424 defm B : avx512_mask_setop<VK8, v8i1, Val>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001425 defm W : avx512_mask_setop<VK16, v16i1, Val>;
1426}
1427
1428defm KSET0 : avx512_mask_setop_w<immAllZerosV>;
1429defm KSET1 : avx512_mask_setop_w<immAllOnesV>;
1430
1431// With AVX-512 only, 8-bit mask is promoted to 16-bit mask.
1432let Predicates = [HasAVX512] in {
1433 def : Pat<(v8i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK8)>;
1434 def : Pat<(v8i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK8)>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00001435 def : Pat<(i1 0), (COPY_TO_REGCLASS (KSET0W), VK1)>;
1436 def : Pat<(i1 1), (COPY_TO_REGCLASS (KSET1W), VK1)>;
1437 def : Pat<(i1 -1), (COPY_TO_REGCLASS (KSET1W), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001438}
1439def : Pat<(v8i1 (extract_subvector (v16i1 VK16:$src), (iPTR 0))),
1440 (v8i1 (COPY_TO_REGCLASS VK16:$src, VK8))>;
1441
1442def : Pat<(v16i1 (insert_subvector undef, (v8i1 VK8:$src), (iPTR 0))),
1443 (v16i1 (COPY_TO_REGCLASS VK8:$src, VK16))>;
1444
1445def : Pat<(v8i1 (extract_subvector (v16i1 VK16:$src), (iPTR 8))),
1446 (v8i1 (COPY_TO_REGCLASS (KSHIFTRWri VK16:$src, (i8 8)), VK8))>;
1447
Elena Demikhovsky9737e382014-03-02 09:19:44 +00001448def : Pat<(v8i1 (X86vshli VK8:$src, (i8 imm:$imm))),
1449 (v8i1 (COPY_TO_REGCLASS (KSHIFTLWri (COPY_TO_REGCLASS VK8:$src, VK16), (I8Imm $imm)), VK8))>;
1450
1451def : Pat<(v8i1 (X86vsrli VK8:$src, (i8 imm:$imm))),
1452 (v8i1 (COPY_TO_REGCLASS (KSHIFTRWri (COPY_TO_REGCLASS VK8:$src, VK16), (I8Imm $imm)), VK8))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001453//===----------------------------------------------------------------------===//
1454// AVX-512 - Aligned and unaligned load and store
1455//
1456
Robert Khasanov7ca7df02014-08-04 14:35:15 +00001457multiclass avx512_load<bits<8> opc, string OpcodeStr, PatFrag ld_frag,
1458 RegisterClass KRC, RegisterClass RC,
1459 ValueType vt, ValueType zvt, X86MemOperand memop,
1460 Domain d, bit IsReMaterializable = 1> {
Elena Demikhovskyfd056672014-03-13 12:05:52 +00001461let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001462 def rr : AVX512PI<opc, MRMSrcReg, (outs RC:$dst), (ins RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00001463 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), [],
1464 d>, EVEX;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00001465 def rrkz : AVX512PI<opc, MRMSrcReg, (outs RC:$dst), (ins KRC:$mask, RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00001466 !strconcat(OpcodeStr, "\t{$src, ${dst} {${mask}} {z}|",
1467 "${dst} {${mask}} {z}, $src}"), [], d>, EVEX, EVEX_KZ;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00001468 }
Robert Khasanov7ca7df02014-08-04 14:35:15 +00001469 let canFoldAsLoad = 1, isReMaterializable = IsReMaterializable,
1470 SchedRW = [WriteLoad] in
1471 def rm : AVX512PI<opc, MRMSrcMem, (outs RC:$dst), (ins memop:$src),
1472 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
1473 [(set RC:$dst, (vt (bitconvert (ld_frag addr:$src))))],
1474 d>, EVEX;
1475
1476 let AddedComplexity = 20 in {
1477 let Constraints = "$src0 = $dst", hasSideEffects = 0 in {
1478 let hasSideEffects = 0 in
1479 def rrk : AVX512PI<opc, MRMSrcReg, (outs RC:$dst),
1480 (ins RC:$src0, KRC:$mask, RC:$src1),
1481 !strconcat(OpcodeStr, "\t{$src1, ${dst} {${mask}}|",
1482 "${dst} {${mask}}, $src1}"),
1483 [(set RC:$dst, (vt (vselect KRC:$mask,
1484 (vt RC:$src1),
1485 (vt RC:$src0))))],
1486 d>, EVEX, EVEX_K;
1487 let mayLoad = 1, SchedRW = [WriteLoad] in
1488 def rmk : AVX512PI<opc, MRMSrcMem, (outs RC:$dst),
1489 (ins RC:$src0, KRC:$mask, memop:$src1),
1490 !strconcat(OpcodeStr, "\t{$src1, ${dst} {${mask}}|",
1491 "${dst} {${mask}}, $src1}"),
1492 [(set RC:$dst, (vt
1493 (vselect KRC:$mask,
1494 (vt (bitconvert (ld_frag addr:$src1))),
1495 (vt RC:$src0))))],
1496 d>, EVEX, EVEX_K;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00001497 }
Robert Khasanov7ca7df02014-08-04 14:35:15 +00001498 let mayLoad = 1, SchedRW = [WriteLoad] in
1499 def rmkz : AVX512PI<opc, MRMSrcMem, (outs RC:$dst),
1500 (ins KRC:$mask, memop:$src),
1501 !strconcat(OpcodeStr, "\t{$src, ${dst} {${mask}} {z}|",
1502 "${dst} {${mask}} {z}, $src}"),
1503 [(set RC:$dst, (vt
1504 (vselect KRC:$mask,
1505 (vt (bitconvert (ld_frag addr:$src))),
1506 (vt (bitconvert (zvt immAllZerosV))))))],
1507 d>, EVEX, EVEX_KZ;
1508 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001509}
1510
Robert Khasanov7ca7df02014-08-04 14:35:15 +00001511multiclass avx512_load_vl<bits<8> opc, string OpcodeStr, string ld_pat,
1512 string elty, string elsz, string vsz512,
1513 string vsz256, string vsz128, Domain d,
1514 Predicate prd, bit IsReMaterializable = 1> {
1515 let Predicates = [prd] in
1516 defm Z : avx512_load<opc, OpcodeStr,
1517 !cast<PatFrag>(ld_pat##"v"##vsz512##elty##elsz),
1518 !cast<RegisterClass>("VK"##vsz512##"WM"), VR512,
1519 !cast<ValueType>("v"##vsz512##elty##elsz), v16i32,
1520 !cast<X86MemOperand>(elty##"512mem"), d,
1521 IsReMaterializable>, EVEX_V512;
1522
1523 let Predicates = [prd, HasVLX] in {
1524 defm Z256 : avx512_load<opc, OpcodeStr,
1525 !cast<PatFrag>(ld_pat##!if(!eq(elty,"f"),
1526 "v"##vsz256##elty##elsz, "v4i64")),
1527 !cast<RegisterClass>("VK"##vsz256##"WM"), VR256X,
1528 !cast<ValueType>("v"##vsz256##elty##elsz), v8i32,
1529 !cast<X86MemOperand>(elty##"256mem"), d,
1530 IsReMaterializable>, EVEX_V256;
1531
1532 defm Z128 : avx512_load<opc, OpcodeStr,
1533 !cast<PatFrag>(ld_pat##!if(!eq(elty,"f"),
1534 "v"##vsz128##elty##elsz, "v2i64")),
1535 !cast<RegisterClass>("VK"##vsz128##"WM"), VR128X,
1536 !cast<ValueType>("v"##vsz128##elty##elsz), v4i32,
1537 !cast<X86MemOperand>(elty##"128mem"), d,
1538 IsReMaterializable>, EVEX_V128;
1539 }
1540}
1541
1542
1543multiclass avx512_store<bits<8> opc, string OpcodeStr, PatFrag st_frag,
1544 ValueType OpVT, RegisterClass KRC, RegisterClass RC,
1545 X86MemOperand memop, Domain d> {
Elena Demikhovskyfd056672014-03-13 12:05:52 +00001546 let isAsmParserOnly = 1, hasSideEffects = 0 in {
1547 def rr_alt : AVX512PI<opc, MRMDestReg, (outs RC:$dst), (ins RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00001548 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), [], d>,
Elena Demikhovskyfd056672014-03-13 12:05:52 +00001549 EVEX;
1550 let Constraints = "$src1 = $dst" in
Robert Khasanov7ca7df02014-08-04 14:35:15 +00001551 def rrk_alt : AVX512PI<opc, MRMDestReg, (outs RC:$dst),
1552 (ins RC:$src1, KRC:$mask, RC:$src2),
1553 !strconcat(OpcodeStr,
1554 "\t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"), [], d>,
Elena Demikhovskyfd056672014-03-13 12:05:52 +00001555 EVEX, EVEX_K;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00001556 def rrkz_alt : AVX512PI<opc, MRMDestReg, (outs RC:$dst),
Elena Demikhovskyfd056672014-03-13 12:05:52 +00001557 (ins KRC:$mask, RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00001558 !strconcat(OpcodeStr,
1559 "\t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"),
Elena Demikhovskyfd056672014-03-13 12:05:52 +00001560 [], d>, EVEX, EVEX_KZ;
1561 }
1562 let mayStore = 1 in {
Robert Khasanov7ca7df02014-08-04 14:35:15 +00001563 def mr : AVX512PI<opc, MRMDestMem, (outs), (ins memop:$dst, RC:$src),
1564 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
1565 [(st_frag (OpVT RC:$src), addr:$dst)], d>, EVEX;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00001566 def mrk : AVX512PI<opc, MRMDestMem, (outs),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00001567 (ins memop:$dst, KRC:$mask, RC:$src),
1568 !strconcat(OpcodeStr,
1569 "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}"),
Elena Demikhovskyfd056672014-03-13 12:05:52 +00001570 [], d>, EVEX, EVEX_K;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00001571 }
1572}
1573
Robert Khasanov7ca7df02014-08-04 14:35:15 +00001574
1575multiclass avx512_store_vl<bits<8> opc, string OpcodeStr, string st_pat,
1576 string st_suff_512, string st_suff_256,
1577 string st_suff_128, string elty, string elsz,
1578 string vsz512, string vsz256, string vsz128,
1579 Domain d, Predicate prd> {
1580 let Predicates = [prd] in
1581 defm Z : avx512_store<opc, OpcodeStr, !cast<PatFrag>(st_pat##st_suff_512),
1582 !cast<ValueType>("v"##vsz512##elty##elsz),
1583 !cast<RegisterClass>("VK"##vsz512##"WM"), VR512,
1584 !cast<X86MemOperand>(elty##"512mem"), d>, EVEX_V512;
1585
1586 let Predicates = [prd, HasVLX] in {
1587 defm Z256 : avx512_store<opc, OpcodeStr, !cast<PatFrag>(st_pat##st_suff_256),
1588 !cast<ValueType>("v"##vsz256##elty##elsz),
1589 !cast<RegisterClass>("VK"##vsz256##"WM"), VR256X,
1590 !cast<X86MemOperand>(elty##"256mem"), d>, EVEX_V256;
1591
1592 defm Z128 : avx512_store<opc, OpcodeStr, !cast<PatFrag>(st_pat##st_suff_128),
1593 !cast<ValueType>("v"##vsz128##elty##elsz),
1594 !cast<RegisterClass>("VK"##vsz128##"WM"), VR128X,
1595 !cast<X86MemOperand>(elty##"128mem"), d>, EVEX_V128;
1596 }
1597}
1598
1599defm VMOVAPS : avx512_load_vl<0x28, "vmovaps", "alignedload", "f", "32",
1600 "16", "8", "4", SSEPackedSingle, HasAVX512>,
1601 avx512_store_vl<0x29, "vmovaps", "alignedstore",
1602 "512", "256", "", "f", "32", "16", "8", "4",
1603 SSEPackedSingle, HasAVX512>,
1604 PS, EVEX_CD8<32, CD8VF>;
1605
1606defm VMOVAPD : avx512_load_vl<0x28, "vmovapd", "alignedload", "f", "64",
1607 "8", "4", "2", SSEPackedDouble, HasAVX512>,
1608 avx512_store_vl<0x29, "vmovapd", "alignedstore",
1609 "512", "256", "", "f", "64", "8", "4", "2",
1610 SSEPackedDouble, HasAVX512>,
1611 PD, VEX_W, EVEX_CD8<64, CD8VF>;
1612
1613defm VMOVUPS : avx512_load_vl<0x10, "vmovups", "load", "f", "32",
1614 "16", "8", "4", SSEPackedSingle, HasAVX512>,
1615 avx512_store_vl<0x11, "vmovups", "store", "", "", "", "f", "32",
1616 "16", "8", "4", SSEPackedSingle, HasAVX512>,
1617 PS, EVEX_CD8<32, CD8VF>;
1618
1619defm VMOVUPD : avx512_load_vl<0x10, "vmovupd", "load", "f", "64",
1620 "8", "4", "2", SSEPackedDouble, HasAVX512, 0>,
1621 avx512_store_vl<0x11, "vmovupd", "store", "", "", "", "f", "64",
1622 "8", "4", "2", SSEPackedDouble, HasAVX512>,
1623 PD, VEX_W, EVEX_CD8<64, CD8VF>;
1624
Elena Demikhovskyfd056672014-03-13 12:05:52 +00001625def: Pat<(v8f64 (int_x86_avx512_mask_loadu_pd_512 addr:$ptr,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00001626 (bc_v8f64 (v16i32 immAllZerosV)), GR8:$mask)),
Elena Demikhovskyfd056672014-03-13 12:05:52 +00001627 (VMOVUPDZrmkz (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)), addr:$ptr)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001628
Elena Demikhovskyfd056672014-03-13 12:05:52 +00001629def: Pat<(v16f32 (int_x86_avx512_mask_loadu_ps_512 addr:$ptr,
1630 (bc_v16f32 (v16i32 immAllZerosV)), GR16:$mask)),
1631 (VMOVUPSZrmkz (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)), addr:$ptr)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001632
Elena Demikhovskyfd056672014-03-13 12:05:52 +00001633def: Pat<(int_x86_avx512_mask_storeu_ps_512 addr:$ptr, (v16f32 VR512:$src),
1634 GR16:$mask),
1635 (VMOVUPSZmrk addr:$ptr, (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)),
1636 VR512:$src)>;
1637def: Pat<(int_x86_avx512_mask_storeu_pd_512 addr:$ptr, (v8f64 VR512:$src),
1638 GR8:$mask),
1639 (VMOVUPDZmrk addr:$ptr, (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)),
1640 VR512:$src)>;
Elena Demikhovsky1f3ed412013-10-22 09:19:28 +00001641
Robert Khasanov7ca7df02014-08-04 14:35:15 +00001642defm VMOVDQA32 : avx512_load_vl<0x6F, "vmovdqa32", "alignedload", "i", "32",
1643 "16", "8", "4", SSEPackedInt, HasAVX512>,
1644 avx512_store_vl<0x7F, "vmovdqa32", "alignedstore",
1645 "512", "256", "", "i", "32", "16", "8", "4",
1646 SSEPackedInt, HasAVX512>,
1647 PD, EVEX_CD8<32, CD8VF>;
1648
1649defm VMOVDQA64 : avx512_load_vl<0x6F, "vmovdqa64", "alignedload", "i", "64",
1650 "8", "4", "2", SSEPackedInt, HasAVX512>,
1651 avx512_store_vl<0x7F, "vmovdqa64", "alignedstore",
1652 "512", "256", "", "i", "64", "8", "4", "2",
1653 SSEPackedInt, HasAVX512>,
1654 PD, VEX_W, EVEX_CD8<64, CD8VF>;
1655
1656defm VMOVDQU8 : avx512_load_vl<0x6F, "vmovdqu8", "load", "i", "8",
1657 "64", "32", "16", SSEPackedInt, HasBWI>,
1658 avx512_store_vl<0x7F, "vmovdqu8", "store", "", "", "",
1659 "i", "8", "64", "32", "16", SSEPackedInt,
1660 HasBWI>, XD, EVEX_CD8<8, CD8VF>;
1661
1662defm VMOVDQU16 : avx512_load_vl<0x6F, "vmovdqu16", "load", "i", "16",
1663 "32", "16", "8", SSEPackedInt, HasBWI>,
1664 avx512_store_vl<0x7F, "vmovdqu16", "store", "", "", "",
1665 "i", "16", "32", "16", "8", SSEPackedInt,
1666 HasBWI>, XD, VEX_W, EVEX_CD8<16, CD8VF>;
1667
1668defm VMOVDQU32 : avx512_load_vl<0x6F, "vmovdqu32", "load", "i", "32",
1669 "16", "8", "4", SSEPackedInt, HasAVX512>,
1670 avx512_store_vl<0x7F, "vmovdqu32", "store", "", "", "",
1671 "i", "32", "16", "8", "4", SSEPackedInt,
1672 HasAVX512>, XS, EVEX_CD8<32, CD8VF>;
1673
1674defm VMOVDQU64 : avx512_load_vl<0x6F, "vmovdqu64", "load", "i", "64",
1675 "8", "4", "2", SSEPackedInt, HasAVX512>,
1676 avx512_store_vl<0x7F, "vmovdqu64", "store", "", "", "",
1677 "i", "64", "8", "4", "2", SSEPackedInt,
1678 HasAVX512>, XS, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky1f3ed412013-10-22 09:19:28 +00001679
Elena Demikhovskycf0b9ba2014-04-09 12:37:50 +00001680def: Pat<(v16i32 (int_x86_avx512_mask_loadu_d_512 addr:$ptr,
1681 (v16i32 immAllZerosV), GR16:$mask)),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00001682 (VMOVDQU32Zrmkz (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)), addr:$ptr)>;
Elena Demikhovskycf0b9ba2014-04-09 12:37:50 +00001683
1684def: Pat<(v8i64 (int_x86_avx512_mask_loadu_q_512 addr:$ptr,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00001685 (bc_v8i64 (v16i32 immAllZerosV)), GR8:$mask)),
1686 (VMOVDQU64Zrmkz (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)), addr:$ptr)>;
Elena Demikhovskycf0b9ba2014-04-09 12:37:50 +00001687
Elena Demikhovskye73333a2014-05-04 13:35:37 +00001688def: Pat<(int_x86_avx512_mask_storeu_d_512 addr:$ptr, (v16i32 VR512:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00001689 GR16:$mask),
1690 (VMOVDQU32Zmrk addr:$ptr, (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)),
Elena Demikhovskye73333a2014-05-04 13:35:37 +00001691 VR512:$src)>;
1692def: Pat<(int_x86_avx512_mask_storeu_q_512 addr:$ptr, (v8i64 VR512:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00001693 GR8:$mask),
1694 (VMOVDQU64Zmrk addr:$ptr, (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)),
Elena Demikhovskye73333a2014-05-04 13:35:37 +00001695 VR512:$src)>;
1696
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001697let AddedComplexity = 20 in {
Elena Demikhovskya30e4372014-02-05 07:05:03 +00001698def : Pat<(v8i64 (vselect VK8WM:$mask, (v8i64 VR512:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00001699 (bc_v8i64 (v16i32 immAllZerosV)))),
1700 (VMOVDQU64Zrrkz VK8WM:$mask, VR512:$src)>;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00001701
1702def : Pat<(v8i64 (vselect VK8WM:$mask, (bc_v8i64 (v16i32 immAllZerosV)),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00001703 (v8i64 VR512:$src))),
1704 (VMOVDQU64Zrrkz (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$mask, VK16)),
Elena Demikhovskya30e4372014-02-05 07:05:03 +00001705 VK8), VR512:$src)>;
1706
1707def : Pat<(v16i32 (vselect VK16WM:$mask, (v16i32 VR512:$src),
1708 (v16i32 immAllZerosV))),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00001709 (VMOVDQU32Zrrkz VK16WM:$mask, VR512:$src)>;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00001710
1711def : Pat<(v16i32 (vselect VK16WM:$mask, (v16i32 immAllZerosV),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00001712 (v16i32 VR512:$src))),
1713 (VMOVDQU32Zrrkz (KNOTWrr VK16WM:$mask), VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001714}
Robert Khasanov7ca7df02014-08-04 14:35:15 +00001715
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001716// Move Int Doubleword to Packed Double Int
1717//
Elena Demikhovsky767fc962014-01-14 15:10:08 +00001718def VMOVDI2PDIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR32:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001719 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001720 [(set VR128X:$dst,
1721 (v4i32 (scalar_to_vector GR32:$src)))], IIC_SSE_MOVDQ>,
1722 EVEX, VEX_LIG;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00001723def VMOVDI2PDIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst), (ins i32mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001724 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001725 [(set VR128X:$dst,
1726 (v4i32 (scalar_to_vector (loadi32 addr:$src))))],
1727 IIC_SSE_MOVDQ>, EVEX, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00001728def VMOV64toPQIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001729 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001730 [(set VR128X:$dst,
1731 (v2i64 (scalar_to_vector GR64:$src)))],
1732 IIC_SSE_MOVDQ>, EVEX, VEX_W, VEX_LIG;
Craig Topper88adf2a2013-10-12 05:41:08 +00001733let isCodeGenOnly = 1 in {
Elena Demikhovsky767fc962014-01-14 15:10:08 +00001734def VMOV64toSDZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR64:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001735 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001736 [(set FR64:$dst, (bitconvert GR64:$src))],
1737 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteMove]>;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00001738def VMOVSDto64Zrr : AVX512BI<0x7E, MRMDestReg, (outs GR64:$dst), (ins FR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001739 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001740 [(set GR64:$dst, (bitconvert FR64:$src))],
1741 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteMove]>;
Craig Topper88adf2a2013-10-12 05:41:08 +00001742}
Elena Demikhovsky767fc962014-01-14 15:10:08 +00001743def VMOVSDto64Zmr : AVX512BI<0x7E, MRMDestMem, (outs), (ins i64mem:$dst, FR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001744 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001745 [(store (i64 (bitconvert FR64:$src)), addr:$dst)],
1746 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteStore]>,
1747 EVEX_CD8<64, CD8VT1>;
1748
1749// Move Int Doubleword to Single Scalar
1750//
Craig Topper88adf2a2013-10-12 05:41:08 +00001751let isCodeGenOnly = 1 in {
Elena Demikhovsky767fc962014-01-14 15:10:08 +00001752def VMOVDI2SSZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR32X:$dst), (ins GR32:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001753 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001754 [(set FR32X:$dst, (bitconvert GR32:$src))],
1755 IIC_SSE_MOVDQ>, EVEX, VEX_LIG;
1756
Elena Demikhovsky767fc962014-01-14 15:10:08 +00001757def VMOVDI2SSZrm : AVX512BI<0x6E, MRMSrcMem, (outs FR32X:$dst), (ins i32mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001758 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001759 [(set FR32X:$dst, (bitconvert (loadi32 addr:$src)))],
1760 IIC_SSE_MOVDQ>, EVEX, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Craig Topper88adf2a2013-10-12 05:41:08 +00001761}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001762
Elena Demikhovsky767fc962014-01-14 15:10:08 +00001763// Move doubleword from xmm register to r/m32
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001764//
Elena Demikhovsky767fc962014-01-14 15:10:08 +00001765def VMOVPDI2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst), (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001766 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001767 [(set GR32:$dst, (vector_extract (v4i32 VR128X:$src),
1768 (iPTR 0)))], IIC_SSE_MOVD_ToGP>,
1769 EVEX, VEX_LIG;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00001770def VMOVPDI2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001771 (ins i32mem:$dst, VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001772 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001773 [(store (i32 (vector_extract (v4i32 VR128X:$src),
1774 (iPTR 0))), addr:$dst)], IIC_SSE_MOVDQ>,
1775 EVEX, VEX_LIG, EVEX_CD8<32, CD8VT1>;
1776
Elena Demikhovsky767fc962014-01-14 15:10:08 +00001777// Move quadword from xmm1 register to r/m64
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001778//
1779def VMOVPQIto64Zrr : I<0x7E, MRMDestReg, (outs GR64:$dst), (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001780 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001781 [(set GR64:$dst, (extractelt (v2i64 VR128X:$src),
1782 (iPTR 0)))],
Craig Topperae11aed2014-01-14 07:41:20 +00001783 IIC_SSE_MOVD_ToGP>, PD, EVEX, VEX_LIG, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001784 Requires<[HasAVX512, In64BitMode]>;
1785
Elena Demikhovsky85aeffa2013-10-03 12:03:26 +00001786def VMOVPQIto64Zmr : I<0xD6, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001787 (ins i64mem:$dst, VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001788 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001789 [(store (extractelt (v2i64 VR128X:$src), (iPTR 0)),
1790 addr:$dst)], IIC_SSE_MOVDQ>,
Craig Topperae11aed2014-01-14 07:41:20 +00001791 EVEX, PD, VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001792 Sched<[WriteStore]>, Requires<[HasAVX512, In64BitMode]>;
1793
1794// Move Scalar Single to Double Int
1795//
Craig Topper88adf2a2013-10-12 05:41:08 +00001796let isCodeGenOnly = 1 in {
Elena Demikhovsky767fc962014-01-14 15:10:08 +00001797def VMOVSS2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001798 (ins FR32X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001799 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001800 [(set GR32:$dst, (bitconvert FR32X:$src))],
1801 IIC_SSE_MOVD_ToGP>, EVEX, VEX_LIG;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00001802def VMOVSS2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001803 (ins i32mem:$dst, FR32X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001804 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001805 [(store (i32 (bitconvert FR32X:$src)), addr:$dst)],
1806 IIC_SSE_MOVDQ>, EVEX, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Craig Topper88adf2a2013-10-12 05:41:08 +00001807}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001808
1809// Move Quadword Int to Packed Quadword Int
1810//
Elena Demikhovsky767fc962014-01-14 15:10:08 +00001811def VMOVQI2PQIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001812 (ins i64mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001813 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001814 [(set VR128X:$dst,
1815 (v2i64 (scalar_to_vector (loadi64 addr:$src))))]>,
1816 EVEX, VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
1817
1818//===----------------------------------------------------------------------===//
1819// AVX-512 MOVSS, MOVSD
1820//===----------------------------------------------------------------------===//
1821
1822multiclass avx512_move_scalar <string asm, RegisterClass RC,
1823 SDNode OpNode, ValueType vt,
1824 X86MemOperand x86memop, PatFrag mem_pat> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00001825 let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001826 def rr : SI<0x10, MRMSrcReg, (outs VR128X:$dst), (ins VR128X:$src1, RC:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001827 !strconcat(asm, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001828 [(set VR128X:$dst, (vt (OpNode VR128X:$src1,
1829 (scalar_to_vector RC:$src2))))],
1830 IIC_SSE_MOV_S_RR>, EVEX_4V, VEX_LIG;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001831 let Constraints = "$src1 = $dst" in
1832 def rrk : SI<0x10, MRMSrcReg, (outs VR128X:$dst),
1833 (ins VR128X:$src1, VK1WM:$mask, RC:$src2, RC:$src3),
1834 !strconcat(asm,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001835 " \t{$src3, $src2, $dst {${mask}}|$dst {${mask}}, $src2, $src3}"),
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001836 [], IIC_SSE_MOV_S_RR>, EVEX_4V, VEX_LIG, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001837 def rm : SI<0x10, MRMSrcMem, (outs RC:$dst), (ins x86memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001838 !strconcat(asm, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001839 [(set RC:$dst, (mem_pat addr:$src))], IIC_SSE_MOV_S_RM>,
1840 EVEX, VEX_LIG;
1841 def mr: SI<0x11, MRMDestMem, (outs), (ins x86memop:$dst, RC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001842 !strconcat(asm, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001843 [(store RC:$src, addr:$dst)], IIC_SSE_MOV_S_MR>,
1844 EVEX, VEX_LIG;
Elena Demikhovskyf404e052014-01-05 14:21:07 +00001845 } //hasSideEffects = 0
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001846}
1847
1848let ExeDomain = SSEPackedSingle in
Elena Demikhovskycf088092013-12-11 14:31:04 +00001849defm VMOVSSZ : avx512_move_scalar<"movss", FR32X, X86Movss, v4f32, f32mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001850 loadf32>, XS, EVEX_CD8<32, CD8VT1>;
1851
1852let ExeDomain = SSEPackedDouble in
Elena Demikhovskycf088092013-12-11 14:31:04 +00001853defm VMOVSDZ : avx512_move_scalar<"movsd", FR64X, X86Movsd, v2f64, f64mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001854 loadf64>, XD, VEX_W, EVEX_CD8<64, CD8VT1>;
1855
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001856def : Pat<(f32 (X86select VK1WM:$mask, (f32 FR32X:$src1), (f32 FR32X:$src2))),
1857 (COPY_TO_REGCLASS (VMOVSSZrrk (COPY_TO_REGCLASS FR32X:$src2, VR128X),
1858 VK1WM:$mask, (f32 (IMPLICIT_DEF)), FR32X:$src1), FR32X)>;
1859
1860def : Pat<(f64 (X86select VK1WM:$mask, (f64 FR64X:$src1), (f64 FR64X:$src2))),
1861 (COPY_TO_REGCLASS (VMOVSDZrrk (COPY_TO_REGCLASS FR64X:$src2, VR128X),
1862 VK1WM:$mask, (f64 (IMPLICIT_DEF)), FR64X:$src1), FR64X)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001863
1864// For the disassembler
Craig Topper3484fc22014-01-05 04:17:28 +00001865let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001866 def VMOVSSZrr_REV : SI<0x11, MRMDestReg, (outs VR128X:$dst),
1867 (ins VR128X:$src1, FR32X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001868 "movss\t{$src2, $src1, $dst|$dst, $src1, $src2}", [],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001869 IIC_SSE_MOV_S_RR>,
1870 XS, EVEX_4V, VEX_LIG;
1871 def VMOVSDZrr_REV : SI<0x11, MRMDestReg, (outs VR128X:$dst),
1872 (ins VR128X:$src1, FR64X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001873 "movsd\t{$src2, $src1, $dst|$dst, $src1, $src2}", [],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001874 IIC_SSE_MOV_S_RR>,
1875 XD, EVEX_4V, VEX_LIG, VEX_W;
1876}
1877
1878let Predicates = [HasAVX512] in {
1879 let AddedComplexity = 15 in {
1880 // Move scalar to XMM zero-extended, zeroing a VR128X then do a
1881 // MOVS{S,D} to the lower bits.
1882 def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector FR32X:$src)))),
1883 (VMOVSSZrr (v4f32 (V_SET0)), FR32X:$src)>;
1884 def : Pat<(v4f32 (X86vzmovl (v4f32 VR128X:$src))),
1885 (VMOVSSZrr (v4f32 (V_SET0)), (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
1886 def : Pat<(v4i32 (X86vzmovl (v4i32 VR128X:$src))),
1887 (VMOVSSZrr (v4i32 (V_SET0)), (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
1888 def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector FR64X:$src)))),
1889 (VMOVSDZrr (v2f64 (V_SET0)), FR64X:$src)>;
1890
1891 // Move low f32 and clear high bits.
1892 def : Pat<(v8f32 (X86vzmovl (v8f32 VR256X:$src))),
1893 (SUBREG_TO_REG (i32 0),
1894 (VMOVSSZrr (v4f32 (V_SET0)),
1895 (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm)), sub_xmm)>;
1896 def : Pat<(v8i32 (X86vzmovl (v8i32 VR256X:$src))),
1897 (SUBREG_TO_REG (i32 0),
1898 (VMOVSSZrr (v4i32 (V_SET0)),
1899 (EXTRACT_SUBREG (v8i32 VR256X:$src), sub_xmm)), sub_xmm)>;
1900 }
1901
1902 let AddedComplexity = 20 in {
1903 // MOVSSrm zeros the high parts of the register; represent this
1904 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
1905 def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector (loadf32 addr:$src))))),
1906 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
1907 def : Pat<(v4f32 (scalar_to_vector (loadf32 addr:$src))),
1908 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
1909 def : Pat<(v4f32 (X86vzmovl (loadv4f32 addr:$src))),
1910 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
1911
1912 // MOVSDrm zeros the high parts of the register; represent this
1913 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
1914 def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector (loadf64 addr:$src))))),
1915 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
1916 def : Pat<(v2f64 (scalar_to_vector (loadf64 addr:$src))),
1917 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
1918 def : Pat<(v2f64 (X86vzmovl (loadv2f64 addr:$src))),
1919 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
1920 def : Pat<(v2f64 (X86vzmovl (bc_v2f64 (loadv4f32 addr:$src)))),
1921 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
1922 def : Pat<(v2f64 (X86vzload addr:$src)),
1923 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
1924
1925 // Represent the same patterns above but in the form they appear for
1926 // 256-bit types
1927 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
1928 (v4i32 (scalar_to_vector (loadi32 addr:$src))), (iPTR 0)))),
Elena Demikhovsky34586e72013-10-02 12:20:42 +00001929 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001930 def : Pat<(v8f32 (X86vzmovl (insert_subvector undef,
1931 (v4f32 (scalar_to_vector (loadf32 addr:$src))), (iPTR 0)))),
1932 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
1933 def : Pat<(v4f64 (X86vzmovl (insert_subvector undef,
1934 (v2f64 (scalar_to_vector (loadf64 addr:$src))), (iPTR 0)))),
1935 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
1936 }
1937 def : Pat<(v8f32 (X86vzmovl (insert_subvector undef,
1938 (v4f32 (scalar_to_vector FR32X:$src)), (iPTR 0)))),
1939 (SUBREG_TO_REG (i32 0), (v4f32 (VMOVSSZrr (v4f32 (V_SET0)),
1940 FR32X:$src)), sub_xmm)>;
1941 def : Pat<(v4f64 (X86vzmovl (insert_subvector undef,
1942 (v2f64 (scalar_to_vector FR64X:$src)), (iPTR 0)))),
1943 (SUBREG_TO_REG (i64 0), (v2f64 (VMOVSDZrr (v2f64 (V_SET0)),
1944 FR64X:$src)), sub_xmm)>;
1945 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
1946 (v2i64 (scalar_to_vector (loadi64 addr:$src))), (iPTR 0)))),
Elena Demikhovsky34586e72013-10-02 12:20:42 +00001947 (SUBREG_TO_REG (i64 0), (VMOVQI2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001948
1949 // Move low f64 and clear high bits.
1950 def : Pat<(v4f64 (X86vzmovl (v4f64 VR256X:$src))),
1951 (SUBREG_TO_REG (i32 0),
1952 (VMOVSDZrr (v2f64 (V_SET0)),
1953 (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm)), sub_xmm)>;
1954
1955 def : Pat<(v4i64 (X86vzmovl (v4i64 VR256X:$src))),
1956 (SUBREG_TO_REG (i32 0), (VMOVSDZrr (v2i64 (V_SET0)),
1957 (EXTRACT_SUBREG (v4i64 VR256X:$src), sub_xmm)), sub_xmm)>;
1958
1959 // Extract and store.
1960 def : Pat<(store (f32 (vector_extract (v4f32 VR128X:$src), (iPTR 0))),
1961 addr:$dst),
1962 (VMOVSSZmr addr:$dst, (COPY_TO_REGCLASS (v4f32 VR128X:$src), FR32X))>;
1963 def : Pat<(store (f64 (vector_extract (v2f64 VR128X:$src), (iPTR 0))),
1964 addr:$dst),
1965 (VMOVSDZmr addr:$dst, (COPY_TO_REGCLASS (v2f64 VR128X:$src), FR64X))>;
1966
1967 // Shuffle with VMOVSS
1968 def : Pat<(v4i32 (X86Movss VR128X:$src1, VR128X:$src2)),
1969 (VMOVSSZrr (v4i32 VR128X:$src1),
1970 (COPY_TO_REGCLASS (v4i32 VR128X:$src2), FR32X))>;
1971 def : Pat<(v4f32 (X86Movss VR128X:$src1, VR128X:$src2)),
1972 (VMOVSSZrr (v4f32 VR128X:$src1),
1973 (COPY_TO_REGCLASS (v4f32 VR128X:$src2), FR32X))>;
1974
1975 // 256-bit variants
1976 def : Pat<(v8i32 (X86Movss VR256X:$src1, VR256X:$src2)),
1977 (SUBREG_TO_REG (i32 0),
1978 (VMOVSSZrr (EXTRACT_SUBREG (v8i32 VR256X:$src1), sub_xmm),
1979 (EXTRACT_SUBREG (v8i32 VR256X:$src2), sub_xmm)),
1980 sub_xmm)>;
1981 def : Pat<(v8f32 (X86Movss VR256X:$src1, VR256X:$src2)),
1982 (SUBREG_TO_REG (i32 0),
1983 (VMOVSSZrr (EXTRACT_SUBREG (v8f32 VR256X:$src1), sub_xmm),
1984 (EXTRACT_SUBREG (v8f32 VR256X:$src2), sub_xmm)),
1985 sub_xmm)>;
1986
1987 // Shuffle with VMOVSD
1988 def : Pat<(v2i64 (X86Movsd VR128X:$src1, VR128X:$src2)),
1989 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
1990 def : Pat<(v2f64 (X86Movsd VR128X:$src1, VR128X:$src2)),
1991 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
1992 def : Pat<(v4f32 (X86Movsd VR128X:$src1, VR128X:$src2)),
1993 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
1994 def : Pat<(v4i32 (X86Movsd VR128X:$src1, VR128X:$src2)),
1995 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
1996
1997 // 256-bit variants
1998 def : Pat<(v4i64 (X86Movsd VR256X:$src1, VR256X:$src2)),
1999 (SUBREG_TO_REG (i32 0),
2000 (VMOVSDZrr (EXTRACT_SUBREG (v4i64 VR256X:$src1), sub_xmm),
2001 (EXTRACT_SUBREG (v4i64 VR256X:$src2), sub_xmm)),
2002 sub_xmm)>;
2003 def : Pat<(v4f64 (X86Movsd VR256X:$src1, VR256X:$src2)),
2004 (SUBREG_TO_REG (i32 0),
2005 (VMOVSDZrr (EXTRACT_SUBREG (v4f64 VR256X:$src1), sub_xmm),
2006 (EXTRACT_SUBREG (v4f64 VR256X:$src2), sub_xmm)),
2007 sub_xmm)>;
2008
2009 def : Pat<(v2f64 (X86Movlpd VR128X:$src1, VR128X:$src2)),
2010 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
2011 def : Pat<(v2i64 (X86Movlpd VR128X:$src1, VR128X:$src2)),
2012 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
2013 def : Pat<(v4f32 (X86Movlps VR128X:$src1, VR128X:$src2)),
2014 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
2015 def : Pat<(v4i32 (X86Movlps VR128X:$src1, VR128X:$src2)),
2016 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
2017}
2018
2019let AddedComplexity = 15 in
2020def VMOVZPQILo2PQIZrr : AVX512XSI<0x7E, MRMSrcReg, (outs VR128X:$dst),
2021 (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002022 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002023 [(set VR128X:$dst, (v2i64 (X86vzmovl
2024 (v2i64 VR128X:$src))))],
2025 IIC_SSE_MOVQ_RR>, EVEX, VEX_W;
2026
2027let AddedComplexity = 20 in
2028def VMOVZPQILo2PQIZrm : AVX512XSI<0x7E, MRMSrcMem, (outs VR128X:$dst),
2029 (ins i128mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002030 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002031 [(set VR128X:$dst, (v2i64 (X86vzmovl
2032 (loadv2i64 addr:$src))))],
2033 IIC_SSE_MOVDQ>, EVEX, VEX_W,
2034 EVEX_CD8<8, CD8VT8>;
2035
2036let Predicates = [HasAVX512] in {
2037 // AVX 128-bit movd/movq instruction write zeros in the high 128-bit part.
2038 let AddedComplexity = 20 in {
2039 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector (loadi32 addr:$src))))),
2040 (VMOVDI2PDIZrm addr:$src)>;
Elena Demikhovsky3b75f5d2013-10-01 08:38:02 +00002041 def : Pat<(v2i64 (X86vzmovl (v2i64 (scalar_to_vector GR64:$src)))),
2042 (VMOV64toPQIZrr GR64:$src)>;
2043 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector GR32:$src)))),
2044 (VMOVDI2PDIZrr GR32:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002045
2046 def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv4f32 addr:$src)))),
2047 (VMOVDI2PDIZrm addr:$src)>;
2048 def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv2i64 addr:$src)))),
2049 (VMOVDI2PDIZrm addr:$src)>;
2050 def : Pat<(v2i64 (X86vzmovl (loadv2i64 addr:$src))),
2051 (VMOVZPQILo2PQIZrm addr:$src)>;
2052 def : Pat<(v2f64 (X86vzmovl (v2f64 VR128X:$src))),
2053 (VMOVZPQILo2PQIZrr VR128X:$src)>;
Cameron McInally30bbb212013-12-05 00:11:25 +00002054 def : Pat<(v2i64 (X86vzload addr:$src)),
2055 (VMOVZPQILo2PQIZrm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002056 }
Elena Demikhovsky3b75f5d2013-10-01 08:38:02 +00002057
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002058 // Use regular 128-bit instructions to match 256-bit scalar_to_vec+zext.
2059 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
2060 (v4i32 (scalar_to_vector GR32:$src)),(iPTR 0)))),
2061 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src), sub_xmm)>;
2062 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
2063 (v2i64 (scalar_to_vector GR64:$src)),(iPTR 0)))),
2064 (SUBREG_TO_REG (i64 0), (VMOV64toPQIZrr GR64:$src), sub_xmm)>;
2065}
2066
2067def : Pat<(v16i32 (X86Vinsert (v16i32 immAllZerosV), GR32:$src2, (iPTR 0))),
2068 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src2), sub_xmm)>;
2069
2070def : Pat<(v8i64 (X86Vinsert (bc_v8i64 (v16i32 immAllZerosV)), GR64:$src2, (iPTR 0))),
2071 (SUBREG_TO_REG (i32 0), (VMOV64toPQIZrr GR64:$src2), sub_xmm)>;
2072
2073def : Pat<(v16i32 (X86Vinsert undef, GR32:$src2, (iPTR 0))),
2074 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src2), sub_xmm)>;
2075
2076def : Pat<(v8i64 (X86Vinsert undef, GR64:$src2, (iPTR 0))),
2077 (SUBREG_TO_REG (i32 0), (VMOV64toPQIZrr GR64:$src2), sub_xmm)>;
2078
2079//===----------------------------------------------------------------------===//
Adam Nemet7f62b232014-06-10 16:39:53 +00002080// AVX-512 - Non-temporals
2081//===----------------------------------------------------------------------===//
2082
2083def VMOVNTDQAZrm : AVX5128I<0x2A, MRMSrcMem, (outs VR512:$dst),
2084 (ins i512mem:$src),
2085 "vmovntdqa\t{$src, $dst|$dst, $src}",
2086 [(set VR512:$dst,
2087 (int_x86_avx512_movntdqa addr:$src))]>,
Adam Nemetded81a82014-06-18 16:51:07 +00002088 EVEX, EVEX_V512, EVEX_CD8<64, CD8VF>;
Adam Nemet7f62b232014-06-10 16:39:53 +00002089
Adam Nemetefd07852014-06-18 16:51:10 +00002090// Prefer non-temporal over temporal versions
2091let AddedComplexity = 400, SchedRW = [WriteStore] in {
2092
2093def VMOVNTPSZmr : AVX512PSI<0x2B, MRMDestMem, (outs),
2094 (ins f512mem:$dst, VR512:$src),
2095 "vmovntps\t{$src, $dst|$dst, $src}",
2096 [(alignednontemporalstore (v16f32 VR512:$src),
2097 addr:$dst)],
2098 IIC_SSE_MOVNT>,
2099 EVEX, EVEX_V512, EVEX_CD8<32, CD8VF>;
2100
2101def VMOVNTPDZmr : AVX512PDI<0x2B, MRMDestMem, (outs),
2102 (ins f512mem:$dst, VR512:$src),
2103 "vmovntpd\t{$src, $dst|$dst, $src}",
2104 [(alignednontemporalstore (v8f64 VR512:$src),
2105 addr:$dst)],
2106 IIC_SSE_MOVNT>,
2107 EVEX, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
2108
2109
2110def VMOVNTDQZmr : AVX512BI<0xE7, MRMDestMem, (outs),
2111 (ins i512mem:$dst, VR512:$src),
2112 "vmovntdq\t{$src, $dst|$dst, $src}",
2113 [(alignednontemporalstore (v8i64 VR512:$src),
2114 addr:$dst)],
2115 IIC_SSE_MOVNT>,
2116 EVEX, EVEX_V512, EVEX_CD8<64, CD8VF>;
2117}
2118
Adam Nemet7f62b232014-06-10 16:39:53 +00002119//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002120// AVX-512 - Integer arithmetic
2121//
2122multiclass avx512_binop_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002123 ValueType OpVT, RegisterClass KRC,
2124 RegisterClass RC, PatFrag memop_frag,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002125 X86MemOperand x86memop, PatFrag scalar_mfrag,
2126 X86MemOperand x86scalar_mop, string BrdcstStr,
2127 OpndItins itins, bit IsCommutable = 0> {
2128 let isCommutable = IsCommutable in
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002129 def rr : AVX512BI<opc, MRMSrcReg, (outs RC:$dst),
2130 (ins RC:$src1, RC:$src2),
2131 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
2132 [(set RC:$dst, (OpVT (OpNode (OpVT RC:$src1), (OpVT RC:$src2))))],
2133 itins.rr>, EVEX_4V;
2134 let AddedComplexity = 30 in {
2135 let Constraints = "$src0 = $dst" in
2136 def rrk : AVX512BI<opc, MRMSrcReg, (outs RC:$dst),
2137 (ins RC:$src0, KRC:$mask, RC:$src1, RC:$src2),
2138 !strconcat(OpcodeStr,
2139 " \t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}"),
2140 [(set RC:$dst, (OpVT (vselect KRC:$mask,
2141 (OpNode (OpVT RC:$src1), (OpVT RC:$src2)),
2142 RC:$src0)))],
2143 itins.rr>, EVEX_4V, EVEX_K;
2144 def rrkz : AVX512BI<opc, MRMSrcReg, (outs RC:$dst),
2145 (ins KRC:$mask, RC:$src1, RC:$src2),
2146 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst {${mask}} {z}" ,
2147 "|$dst {${mask}} {z}, $src1, $src2}"),
2148 [(set RC:$dst, (OpVT (vselect KRC:$mask,
2149 (OpNode (OpVT RC:$src1), (OpVT RC:$src2)),
2150 (OpVT immAllZerosV))))],
2151 itins.rr>, EVEX_4V, EVEX_KZ;
2152 }
2153
2154 let mayLoad = 1 in {
2155 def rm : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
2156 (ins RC:$src1, x86memop:$src2),
2157 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
2158 [(set RC:$dst, (OpVT (OpNode (OpVT RC:$src1), (memop_frag addr:$src2))))],
2159 itins.rm>, EVEX_4V;
2160 let AddedComplexity = 30 in {
2161 let Constraints = "$src0 = $dst" in
2162 def rmk : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
2163 (ins RC:$src0, KRC:$mask, RC:$src1, x86memop:$src2),
2164 !strconcat(OpcodeStr,
2165 " \t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}"),
2166 [(set RC:$dst, (OpVT (vselect KRC:$mask,
2167 (OpNode (OpVT RC:$src1), (memop_frag addr:$src2)),
2168 RC:$src0)))],
2169 itins.rm>, EVEX_4V, EVEX_K;
2170 def rmkz : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
2171 (ins KRC:$mask, RC:$src1, x86memop:$src2),
2172 !strconcat(OpcodeStr,
2173 " \t{$src2, $src1, $dst {${mask}} {z}|$dst {${mask}} {z}, $src1, $src2}"),
2174 [(set RC:$dst, (OpVT (vselect KRC:$mask,
2175 (OpNode (OpVT RC:$src1), (memop_frag addr:$src2)),
2176 (OpVT immAllZerosV))))],
2177 itins.rm>, EVEX_4V, EVEX_KZ;
2178 }
2179 def rmb : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
2180 (ins RC:$src1, x86scalar_mop:$src2),
2181 !strconcat(OpcodeStr, " \t{${src2}", BrdcstStr,
2182 ", $src1, $dst|$dst, $src1, ${src2}", BrdcstStr, "}"),
2183 [(set RC:$dst, (OpNode RC:$src1,
2184 (OpVT (X86VBroadcast (scalar_mfrag addr:$src2)))))],
2185 itins.rm>, EVEX_4V, EVEX_B;
2186 let AddedComplexity = 30 in {
2187 let Constraints = "$src0 = $dst" in
2188 def rmbk : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
2189 (ins RC:$src0, KRC:$mask, RC:$src1, x86scalar_mop:$src2),
2190 !strconcat(OpcodeStr, " \t{${src2}", BrdcstStr,
2191 ", $src1, $dst {${mask}}|$dst {${mask}}, $src1, ${src2}",
2192 BrdcstStr, "}"),
2193 [(set RC:$dst, (OpVT (vselect KRC:$mask,
2194 (OpNode (OpVT RC:$src1),
2195 (OpVT (X86VBroadcast (scalar_mfrag addr:$src2)))),
2196 RC:$src0)))],
2197 itins.rm>, EVEX_4V, EVEX_B, EVEX_K;
2198 def rmbkz : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
2199 (ins KRC:$mask, RC:$src1, x86scalar_mop:$src2),
2200 !strconcat(OpcodeStr, " \t{${src2}", BrdcstStr,
2201 ", $src1, $dst {${mask}} {z}|$dst {${mask}} {z}, $src1, ${src2}",
2202 BrdcstStr, "}"),
2203 [(set RC:$dst, (OpVT (vselect KRC:$mask,
2204 (OpNode (OpVT RC:$src1),
2205 (OpVT (X86VBroadcast (scalar_mfrag addr:$src2)))),
2206 (OpVT immAllZerosV))))],
2207 itins.rm>, EVEX_4V, EVEX_B, EVEX_KZ;
2208 }
2209 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002210}
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002211
2212multiclass avx512_binop_rm2<bits<8> opc, string OpcodeStr, ValueType DstVT,
2213 ValueType SrcVT, RegisterClass KRC, RegisterClass RC,
2214 PatFrag memop_frag, X86MemOperand x86memop,
2215 PatFrag scalar_mfrag, X86MemOperand x86scalar_mop,
2216 string BrdcstStr, OpndItins itins, bit IsCommutable = 0> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002217 let isCommutable = IsCommutable in
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002218 {
2219 def rr : AVX512BI<opc, MRMSrcReg, (outs RC:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002220 (ins RC:$src1, RC:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002221 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002222 []>, EVEX_4V;
2223 def rrk : AVX512BI<opc, MRMSrcReg, (outs RC:$dst),
2224 (ins KRC:$mask, RC:$src1, RC:$src2),
2225 !strconcat(OpcodeStr,
2226 " \t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}"),
2227 [], itins.rr>, EVEX_4V, EVEX_K;
2228 def rrkz : AVX512BI<opc, MRMSrcReg, (outs RC:$dst),
2229 (ins KRC:$mask, RC:$src1, RC:$src2),
2230 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst {${mask}} {z}" ,
2231 "|$dst {${mask}} {z}, $src1, $src2}"),
2232 [], itins.rr>, EVEX_4V, EVEX_KZ;
2233 }
2234 let mayLoad = 1 in {
2235 def rm : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
2236 (ins RC:$src1, x86memop:$src2),
2237 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
2238 []>, EVEX_4V;
2239 def rmk : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
2240 (ins KRC:$mask, RC:$src1, x86memop:$src2),
2241 !strconcat(OpcodeStr,
2242 " \t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}"),
2243 [], itins.rm>, EVEX_4V, EVEX_K;
2244 def rmkz : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
2245 (ins KRC:$mask, RC:$src1, x86memop:$src2),
2246 !strconcat(OpcodeStr,
2247 " \t{$src2, $src1, $dst {${mask}} {z}|$dst {${mask}} {z}, $src1, $src2}"),
2248 [], itins.rm>, EVEX_4V, EVEX_KZ;
2249 def rmb : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
2250 (ins RC:$src1, x86scalar_mop:$src2),
2251 !strconcat(OpcodeStr, " \t{${src2}", BrdcstStr,
2252 ", $src1, $dst|$dst, $src1, ${src2}", BrdcstStr, "}"),
2253 [], itins.rm>, EVEX_4V, EVEX_B;
2254 def rmbk : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
2255 (ins KRC:$mask, RC:$src1, x86scalar_mop:$src2),
2256 !strconcat(OpcodeStr, " \t{${src2}", BrdcstStr,
2257 ", $src1, $dst {${mask}}|$dst {${mask}}, $src1, ${src2}",
2258 BrdcstStr, "}"),
2259 [], itins.rm>, EVEX_4V, EVEX_B, EVEX_K;
2260 def rmbkz : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
2261 (ins KRC:$mask, RC:$src1, x86scalar_mop:$src2),
2262 !strconcat(OpcodeStr, " \t{${src2}", BrdcstStr,
2263 ", $src1, $dst {${mask}} {z}|$dst {${mask}} {z}, $src1, ${src2}",
2264 BrdcstStr, "}"),
2265 [], itins.rm>, EVEX_4V, EVEX_B, EVEX_KZ;
2266 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002267}
2268
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002269defm VPADDDZ : avx512_binop_rm<0xFE, "vpaddd", add, v16i32, VK16WM, VR512,
2270 memopv16i32, i512mem, loadi32, i32mem, "{1to16}",
2271 SSE_INTALU_ITINS_P, 1>, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002272
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002273defm VPSUBDZ : avx512_binop_rm<0xFA, "vpsubd", sub, v16i32, VK16WM, VR512,
2274 memopv16i32, i512mem, loadi32, i32mem, "{1to16}",
2275 SSE_INTALU_ITINS_P, 0>, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002276
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002277defm VPMULLDZ : avx512_binop_rm<0x40, "vpmulld", mul, v16i32, VK16WM, VR512,
2278 memopv16i32, i512mem, loadi32, i32mem, "{1to16}",
2279 SSE_INTALU_ITINS_P, 1>, T8PD, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002280
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002281defm VPADDQZ : avx512_binop_rm<0xD4, "vpaddq", add, v8i64, VK8WM, VR512,
2282 memopv8i64, i512mem, loadi64, i64mem, "{1to8}",
2283 SSE_INTALU_ITINS_P, 1>, EVEX_CD8<64, CD8VF>, EVEX_V512, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002284
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002285defm VPSUBQZ : avx512_binop_rm<0xFB, "vpsubq", sub, v8i64, VK8WM, VR512,
2286 memopv8i64, i512mem, loadi64, i64mem, "{1to8}",
2287 SSE_INTALU_ITINS_P, 0>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002288
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002289defm VPMULDQZ : avx512_binop_rm2<0x28, "vpmuldq", v8i64, v16i32, VK8WM, VR512,
2290 memopv8i64, i512mem, loadi64, i64mem, "{1to8}",
2291 SSE_INTALU_ITINS_P, 1>, T8PD, EVEX_V512,
2292 EVEX_CD8<64, CD8VF>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002293
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002294defm VPMULUDQZ : avx512_binop_rm2<0xF4, "vpmuludq", v8i64, v16i32, VK8WM, VR512,
2295 memopv8i64, i512mem, loadi64, i64mem, "{1to8}",
2296 SSE_INTMUL_ITINS_P, 1>, EVEX_V512, EVEX_CD8<64, CD8VF>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002297
2298def : Pat<(v8i64 (X86pmuludq (v16i32 VR512:$src1), (v16i32 VR512:$src2))),
2299 (VPMULUDQZrr VR512:$src1, VR512:$src2)>;
2300
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00002301def : Pat<(v8i64 (int_x86_avx512_mask_pmulu_dq_512 (v16i32 VR512:$src1),
2302 (v16i32 VR512:$src2), (bc_v8i64 (v16i32 immAllZerosV)), (i8 -1))),
2303 (VPMULUDQZrr VR512:$src1, VR512:$src2)>;
2304def : Pat<(v8i64 (int_x86_avx512_mask_pmul_dq_512 (v16i32 VR512:$src1),
2305 (v16i32 VR512:$src2), (bc_v8i64 (v16i32 immAllZerosV)), (i8 -1))),
2306 (VPMULDQZrr VR512:$src1, VR512:$src2)>;
2307
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002308defm VPMAXUDZ : avx512_binop_rm<0x3F, "vpmaxud", X86umax, v16i32, VK16WM, VR512,
2309 memopv16i32, i512mem, loadi32, i32mem, "{1to16}",
2310 SSE_INTALU_ITINS_P, 1>,
Craig Topperae11aed2014-01-14 07:41:20 +00002311 T8PD, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002312defm VPMAXUQZ : avx512_binop_rm<0x3F, "vpmaxuq", X86umax, v8i64, VK8WM, VR512,
2313 memopv8i64, i512mem, loadi64, i64mem, "{1to8}",
2314 SSE_INTALU_ITINS_P, 0>,
Craig Topperae11aed2014-01-14 07:41:20 +00002315 T8PD, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00002316
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002317defm VPMAXSDZ : avx512_binop_rm<0x3D, "vpmaxsd", X86smax, v16i32, VK16WM, VR512,
2318 memopv16i32, i512mem, loadi32, i32mem, "{1to16}",
2319 SSE_INTALU_ITINS_P, 1>,
Craig Topperae11aed2014-01-14 07:41:20 +00002320 T8PD, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002321defm VPMAXSQZ : avx512_binop_rm<0x3D, "vpmaxsq", X86smax, v8i64, VK8WM, VR512,
2322 memopv8i64, i512mem, loadi64, i64mem, "{1to8}",
2323 SSE_INTALU_ITINS_P, 0>,
Craig Topperae11aed2014-01-14 07:41:20 +00002324 T8PD, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00002325
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002326defm VPMINUDZ : avx512_binop_rm<0x3B, "vpminud", X86umin, v16i32, VK16WM, VR512,
2327 memopv16i32, i512mem, loadi32, i32mem, "{1to16}",
2328 SSE_INTALU_ITINS_P, 1>,
Craig Topperae11aed2014-01-14 07:41:20 +00002329 T8PD, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002330defm VPMINUQZ : avx512_binop_rm<0x3B, "vpminuq", X86umin, v8i64, VK8WM, VR512,
2331 memopv8i64, i512mem, loadi64, i64mem, "{1to8}",
2332 SSE_INTALU_ITINS_P, 0>,
Craig Topperae11aed2014-01-14 07:41:20 +00002333 T8PD, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00002334
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002335defm VPMINSDZ : avx512_binop_rm<0x39, "vpminsd", X86smin, v16i32, VK16WM, VR512,
2336 memopv16i32, i512mem, loadi32, i32mem, "{1to16}",
2337 SSE_INTALU_ITINS_P, 1>,
Craig Topperae11aed2014-01-14 07:41:20 +00002338 T8PD, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002339defm VPMINSQZ : avx512_binop_rm<0x39, "vpminsq", X86smin, v8i64, VK8WM, VR512,
2340 memopv8i64, i512mem, loadi64, i64mem, "{1to8}",
2341 SSE_INTALU_ITINS_P, 0>,
Craig Topperae11aed2014-01-14 07:41:20 +00002342 T8PD, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00002343
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00002344def : Pat <(v16i32 (int_x86_avx512_mask_pmaxs_d_512 (v16i32 VR512:$src1),
2345 (v16i32 VR512:$src2), (v16i32 immAllZerosV), (i16 -1))),
2346 (VPMAXSDZrr VR512:$src1, VR512:$src2)>;
2347def : Pat <(v16i32 (int_x86_avx512_mask_pmaxu_d_512 (v16i32 VR512:$src1),
2348 (v16i32 VR512:$src2), (v16i32 immAllZerosV), (i16 -1))),
2349 (VPMAXUDZrr VR512:$src1, VR512:$src2)>;
2350def : Pat <(v8i64 (int_x86_avx512_mask_pmaxs_q_512 (v8i64 VR512:$src1),
2351 (v8i64 VR512:$src2), (bc_v8i64 (v16i32 immAllZerosV)), (i8 -1))),
2352 (VPMAXSQZrr VR512:$src1, VR512:$src2)>;
2353def : Pat <(v8i64 (int_x86_avx512_mask_pmaxu_q_512 (v8i64 VR512:$src1),
2354 (v8i64 VR512:$src2), (bc_v8i64 (v16i32 immAllZerosV)), (i8 -1))),
2355 (VPMAXUQZrr VR512:$src1, VR512:$src2)>;
2356def : Pat <(v16i32 (int_x86_avx512_mask_pmins_d_512 (v16i32 VR512:$src1),
2357 (v16i32 VR512:$src2), (v16i32 immAllZerosV), (i16 -1))),
2358 (VPMINSDZrr VR512:$src1, VR512:$src2)>;
2359def : Pat <(v16i32 (int_x86_avx512_mask_pminu_d_512 (v16i32 VR512:$src1),
2360 (v16i32 VR512:$src2), (v16i32 immAllZerosV), (i16 -1))),
2361 (VPMINUDZrr VR512:$src1, VR512:$src2)>;
2362def : Pat <(v8i64 (int_x86_avx512_mask_pmins_q_512 (v8i64 VR512:$src1),
2363 (v8i64 VR512:$src2), (bc_v8i64 (v16i32 immAllZerosV)), (i8 -1))),
2364 (VPMINSQZrr VR512:$src1, VR512:$src2)>;
2365def : Pat <(v8i64 (int_x86_avx512_mask_pminu_q_512 (v8i64 VR512:$src1),
2366 (v8i64 VR512:$src2), (bc_v8i64 (v16i32 immAllZerosV)), (i8 -1))),
2367 (VPMINUQZrr VR512:$src1, VR512:$src2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002368//===----------------------------------------------------------------------===//
2369// AVX-512 - Unpack Instructions
2370//===----------------------------------------------------------------------===//
2371
2372multiclass avx512_unpack_fp<bits<8> opc, SDNode OpNode, ValueType vt,
2373 PatFrag mem_frag, RegisterClass RC,
2374 X86MemOperand x86memop, string asm,
2375 Domain d> {
2376 def rr : AVX512PI<opc, MRMSrcReg,
2377 (outs RC:$dst), (ins RC:$src1, RC:$src2),
2378 asm, [(set RC:$dst,
2379 (vt (OpNode RC:$src1, RC:$src2)))],
Elena Demikhovskyb30371c2013-10-02 06:39:07 +00002380 d>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002381 def rm : AVX512PI<opc, MRMSrcMem,
2382 (outs RC:$dst), (ins RC:$src1, x86memop:$src2),
2383 asm, [(set RC:$dst,
2384 (vt (OpNode RC:$src1,
2385 (bitconvert (mem_frag addr:$src2)))))],
Elena Demikhovskyb30371c2013-10-02 06:39:07 +00002386 d>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002387}
2388
2389defm VUNPCKHPSZ: avx512_unpack_fp<0x15, X86Unpckh, v16f32, memopv8f64,
2390 VR512, f512mem, "vunpckhps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Craig Topper5ccb6172014-02-18 00:21:49 +00002391 SSEPackedSingle>, PS, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002392defm VUNPCKHPDZ: avx512_unpack_fp<0x15, X86Unpckh, v8f64, memopv8f64,
2393 VR512, f512mem, "vunpckhpd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Craig Topperae11aed2014-01-14 07:41:20 +00002394 SSEPackedDouble>, PD, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002395defm VUNPCKLPSZ: avx512_unpack_fp<0x14, X86Unpckl, v16f32, memopv8f64,
2396 VR512, f512mem, "vunpcklps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Craig Topper5ccb6172014-02-18 00:21:49 +00002397 SSEPackedSingle>, PS, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002398defm VUNPCKLPDZ: avx512_unpack_fp<0x14, X86Unpckl, v8f64, memopv8f64,
2399 VR512, f512mem, "vunpcklpd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Craig Topperae11aed2014-01-14 07:41:20 +00002400 SSEPackedDouble>, PD, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002401
2402multiclass avx512_unpack_int<bits<8> opc, string OpcodeStr, SDNode OpNode,
2403 ValueType OpVT, RegisterClass RC, PatFrag memop_frag,
2404 X86MemOperand x86memop> {
2405 def rr : AVX512BI<opc, MRMSrcReg, (outs RC:$dst),
2406 (ins RC:$src1, RC:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002407 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002408 [(set RC:$dst, (OpVT (OpNode (OpVT RC:$src1), (OpVT RC:$src2))))],
2409 IIC_SSE_UNPCK>, EVEX_4V;
2410 def rm : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
2411 (ins RC:$src1, x86memop:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002412 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002413 [(set RC:$dst, (OpVT (OpNode (OpVT RC:$src1),
2414 (bitconvert (memop_frag addr:$src2)))))],
2415 IIC_SSE_UNPCK>, EVEX_4V;
2416}
2417defm VPUNPCKLDQZ : avx512_unpack_int<0x62, "vpunpckldq", X86Unpckl, v16i32,
2418 VR512, memopv16i32, i512mem>, EVEX_V512,
2419 EVEX_CD8<32, CD8VF>;
2420defm VPUNPCKLQDQZ : avx512_unpack_int<0x6C, "vpunpcklqdq", X86Unpckl, v8i64,
2421 VR512, memopv8i64, i512mem>, EVEX_V512,
2422 VEX_W, EVEX_CD8<64, CD8VF>;
2423defm VPUNPCKHDQZ : avx512_unpack_int<0x6A, "vpunpckhdq", X86Unpckh, v16i32,
2424 VR512, memopv16i32, i512mem>, EVEX_V512,
2425 EVEX_CD8<32, CD8VF>;
2426defm VPUNPCKHQDQZ : avx512_unpack_int<0x6D, "vpunpckhqdq", X86Unpckh, v8i64,
2427 VR512, memopv8i64, i512mem>, EVEX_V512,
2428 VEX_W, EVEX_CD8<64, CD8VF>;
2429//===----------------------------------------------------------------------===//
2430// AVX-512 - PSHUFD
2431//
2432
2433multiclass avx512_pshuf_imm<bits<8> opc, string OpcodeStr, RegisterClass RC,
2434 SDNode OpNode, PatFrag mem_frag,
2435 X86MemOperand x86memop, ValueType OpVT> {
2436 def ri : AVX512Ii8<opc, MRMSrcReg, (outs RC:$dst),
2437 (ins RC:$src1, i8imm:$src2),
2438 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002439 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002440 [(set RC:$dst,
2441 (OpVT (OpNode RC:$src1, (i8 imm:$src2))))]>,
2442 EVEX;
2443 def mi : AVX512Ii8<opc, MRMSrcMem, (outs RC:$dst),
2444 (ins x86memop:$src1, i8imm:$src2),
2445 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002446 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002447 [(set RC:$dst,
2448 (OpVT (OpNode (mem_frag addr:$src1),
2449 (i8 imm:$src2))))]>, EVEX;
2450}
2451
2452defm VPSHUFDZ : avx512_pshuf_imm<0x70, "vpshufd", VR512, X86PShufd, memopv16i32,
Craig Topperae11aed2014-01-14 07:41:20 +00002453 i512mem, v16i32>, PD, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002454
2455let ExeDomain = SSEPackedSingle in
2456defm VPERMILPSZ : avx512_pshuf_imm<0x04, "vpermilps", VR512, X86VPermilp,
Craig Topperae11aed2014-01-14 07:41:20 +00002457 memopv16f32, i512mem, v16f32>, TAPD, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002458 EVEX_CD8<32, CD8VF>;
2459let ExeDomain = SSEPackedDouble in
2460defm VPERMILPDZ : avx512_pshuf_imm<0x05, "vpermilpd", VR512, X86VPermilp,
Craig Topperae11aed2014-01-14 07:41:20 +00002461 memopv8f64, i512mem, v8f64>, TAPD, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002462 VEX_W, EVEX_CD8<32, CD8VF>;
2463
2464def : Pat<(v16i32 (X86VPermilp VR512:$src1, (i8 imm:$imm))),
2465 (VPERMILPSZri VR512:$src1, imm:$imm)>;
2466def : Pat<(v8i64 (X86VPermilp VR512:$src1, (i8 imm:$imm))),
2467 (VPERMILPDZri VR512:$src1, imm:$imm)>;
2468
2469//===----------------------------------------------------------------------===//
2470// AVX-512 Logical Instructions
2471//===----------------------------------------------------------------------===//
2472
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002473defm VPANDDZ : avx512_binop_rm<0xDB, "vpandd", and, v16i32, VK16WM, VR512, memopv16i32,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002474 i512mem, loadi32, i32mem, "{1to16}", SSE_BIT_ITINS_P, 1>,
2475 EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002476defm VPANDQZ : avx512_binop_rm<0xDB, "vpandq", and, v8i64, VK8WM, VR512, memopv8i64,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002477 i512mem, loadi64, i64mem, "{1to8}", SSE_BIT_ITINS_P, 1>,
2478 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002479defm VPORDZ : avx512_binop_rm<0xEB, "vpord", or, v16i32, VK16WM, VR512, memopv16i32,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002480 i512mem, loadi32, i32mem, "{1to16}", SSE_BIT_ITINS_P, 1>,
2481 EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002482defm VPORQZ : avx512_binop_rm<0xEB, "vporq", or, v8i64, VK8WM, VR512, memopv8i64,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002483 i512mem, loadi64, i64mem, "{1to8}", SSE_BIT_ITINS_P, 1>,
2484 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002485defm VPXORDZ : avx512_binop_rm<0xEF, "vpxord", xor, v16i32, VK16WM, VR512, memopv16i32,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002486 i512mem, loadi32, i32mem, "{1to16}", SSE_BIT_ITINS_P, 1>,
2487 EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002488defm VPXORQZ : avx512_binop_rm<0xEF, "vpxorq", xor, v8i64, VK8WM, VR512, memopv8i64,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002489 i512mem, loadi64, i64mem, "{1to8}", SSE_BIT_ITINS_P, 1>,
2490 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002491defm VPANDNDZ : avx512_binop_rm<0xDF, "vpandnd", X86andnp, v16i32, VK16WM, VR512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002492 memopv16i32, i512mem, loadi32, i32mem, "{1to16}",
2493 SSE_BIT_ITINS_P, 0>, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002494defm VPANDNQZ : avx512_binop_rm<0xDF, "vpandnq", X86andnp, v8i64, VK8WM, VR512,
2495 memopv8i64, i512mem, loadi64, i64mem, "{1to8}",
2496 SSE_BIT_ITINS_P, 0>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002497
2498//===----------------------------------------------------------------------===//
2499// AVX-512 FP arithmetic
2500//===----------------------------------------------------------------------===//
2501
2502multiclass avx512_binop_s<bits<8> opc, string OpcodeStr, SDNode OpNode,
2503 SizeItins itins> {
Elena Demikhovskycf088092013-12-11 14:31:04 +00002504 defm SSZ : sse12_fp_scalar<opc, !strconcat(OpcodeStr, "ss"), OpNode, FR32X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002505 f32mem, itins.s, 0>, XS, EVEX_4V, VEX_LIG,
2506 EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00002507 defm SDZ : sse12_fp_scalar<opc, !strconcat(OpcodeStr, "sd"), OpNode, FR64X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002508 f64mem, itins.d, 0>, XD, VEX_W, EVEX_4V, VEX_LIG,
2509 EVEX_CD8<64, CD8VT1>;
2510}
2511
2512let isCommutable = 1 in {
2513defm VADD : avx512_binop_s<0x58, "add", fadd, SSE_ALU_ITINS_S>;
2514defm VMUL : avx512_binop_s<0x59, "mul", fmul, SSE_ALU_ITINS_S>;
2515defm VMIN : avx512_binop_s<0x5D, "min", X86fmin, SSE_ALU_ITINS_S>;
2516defm VMAX : avx512_binop_s<0x5F, "max", X86fmax, SSE_ALU_ITINS_S>;
2517}
2518let isCommutable = 0 in {
2519defm VSUB : avx512_binop_s<0x5C, "sub", fsub, SSE_ALU_ITINS_S>;
2520defm VDIV : avx512_binop_s<0x5E, "div", fdiv, SSE_ALU_ITINS_S>;
2521}
2522
2523multiclass avx512_fp_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00002524 RegisterClass KRC,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002525 RegisterClass RC, ValueType vt,
2526 X86MemOperand x86memop, PatFrag mem_frag,
2527 X86MemOperand x86scalar_mop, PatFrag scalar_mfrag,
2528 string BrdcstStr,
2529 Domain d, OpndItins itins, bit commutable> {
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00002530 let isCommutable = commutable in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002531 def rr : PI<opc, MRMSrcReg, (outs RC:$dst), (ins RC:$src1, RC:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002532 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002533 [(set RC:$dst, (vt (OpNode RC:$src1, RC:$src2)))], itins.rr, d>,
Craig Topperda7160d2014-02-01 08:17:56 +00002534 EVEX_4V;
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00002535
2536 def rrk: PI<opc, MRMSrcReg, (outs RC:$dst), (ins KRC:$mask, RC:$src1, RC:$src2),
2537 !strconcat(OpcodeStr,
2538 " \t{$src2, $src1, $dst {${mask}} |$dst {${mask}}, $src1, $src2}"),
2539 [], itins.rr, d>, EVEX_4V, EVEX_K;
2540
2541 def rrkz: PI<opc, MRMSrcReg, (outs RC:$dst), (ins KRC:$mask, RC:$src1, RC:$src2),
2542 !strconcat(OpcodeStr,
2543 " \t{$src2, $src1, $dst {${mask}} {z}|$dst {${mask}} {z}, $src1, $src2}"),
2544 [], itins.rr, d>, EVEX_4V, EVEX_KZ;
2545 }
2546
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002547 let mayLoad = 1 in {
2548 def rm : PI<opc, MRMSrcMem, (outs RC:$dst), (ins RC:$src1, x86memop:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002549 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002550 [(set RC:$dst, (OpNode RC:$src1, (mem_frag addr:$src2)))],
Craig Topperda7160d2014-02-01 08:17:56 +00002551 itins.rm, d>, EVEX_4V;
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00002552
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002553 def rmb : PI<opc, MRMSrcMem, (outs RC:$dst),
2554 (ins RC:$src1, x86scalar_mop:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002555 !strconcat(OpcodeStr, " \t{${src2}", BrdcstStr,
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00002556 ", $src1, $dst|$dst, $src1, ${src2}", BrdcstStr, "}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002557 [(set RC:$dst, (OpNode RC:$src1,
2558 (vt (X86VBroadcast (scalar_mfrag addr:$src2)))))],
Craig Topperda7160d2014-02-01 08:17:56 +00002559 itins.rm, d>, EVEX_4V, EVEX_B;
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00002560
2561 def rmk : PI<opc, MRMSrcMem, (outs RC:$dst),
2562 (ins KRC:$mask, RC:$src1, x86memop:$src2), !strconcat(OpcodeStr,
2563 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}"),
2564 [], itins.rm, d>, EVEX_4V, EVEX_K;
2565
2566 def rmkz : PI<opc, MRMSrcMem, (outs RC:$dst),
2567 (ins KRC:$mask, RC:$src1, x86memop:$src2), !strconcat(OpcodeStr,
2568 "\t{$src2, $src1, $dst {${mask}} {z}|$dst {${mask}} {z}, $src1, $src2}"),
2569 [], itins.rm, d>, EVEX_4V, EVEX_KZ;
2570
2571 def rmbk : PI<opc, MRMSrcMem, (outs RC:$dst),
2572 (ins KRC:$mask, RC:$src1, x86scalar_mop:$src2), !strconcat(OpcodeStr,
2573 " \t{${src2}", BrdcstStr,
2574 ", $src1, $dst {${mask}}|$dst {${mask}}, $src1, ${src2}", BrdcstStr, "}"),
2575 [], itins.rm, d>, EVEX_4V, EVEX_B, EVEX_K;
2576
2577 def rmbkz : PI<opc, MRMSrcMem, (outs RC:$dst),
2578 (ins KRC:$mask, RC:$src1, x86scalar_mop:$src2), !strconcat(OpcodeStr,
2579 " \t{${src2}", BrdcstStr,
2580 ", $src1, $dst {${mask}} {z}|$dst {${mask}} {z}, $src1, ${src2}",
2581 BrdcstStr, "}"),
2582 [], itins.rm, d>, EVEX_4V, EVEX_B, EVEX_KZ;
2583 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002584}
2585
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00002586defm VADDPSZ : avx512_fp_packed<0x58, "addps", fadd, VK16WM, VR512, v16f32, f512mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002587 memopv16f32, f32mem, loadf32, "{1to16}", SSEPackedSingle,
Craig Topper5ccb6172014-02-18 00:21:49 +00002588 SSE_ALU_ITINS_P.s, 1>, EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002589
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00002590defm VADDPDZ : avx512_fp_packed<0x58, "addpd", fadd, VK8WM, VR512, v8f64, f512mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002591 memopv8f64, f64mem, loadf64, "{1to8}", SSEPackedDouble,
2592 SSE_ALU_ITINS_P.d, 1>,
Craig Topperae11aed2014-01-14 07:41:20 +00002593 EVEX_V512, PD, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002594
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00002595defm VMULPSZ : avx512_fp_packed<0x59, "mulps", fmul, VK16WM, VR512, v16f32, f512mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002596 memopv16f32, f32mem, loadf32, "{1to16}", SSEPackedSingle,
Craig Topper5ccb6172014-02-18 00:21:49 +00002597 SSE_ALU_ITINS_P.s, 1>, EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00002598defm VMULPDZ : avx512_fp_packed<0x59, "mulpd", fmul, VK8WM, VR512, v8f64, f512mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002599 memopv8f64, f64mem, loadf64, "{1to8}", SSEPackedDouble,
2600 SSE_ALU_ITINS_P.d, 1>,
Craig Topperae11aed2014-01-14 07:41:20 +00002601 EVEX_V512, PD, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002602
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00002603defm VMINPSZ : avx512_fp_packed<0x5D, "minps", X86fmin, VK16WM, VR512, v16f32, f512mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002604 memopv16f32, f32mem, loadf32, "{1to16}", SSEPackedSingle,
2605 SSE_ALU_ITINS_P.s, 1>,
Craig Topper5ccb6172014-02-18 00:21:49 +00002606 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00002607defm VMAXPSZ : avx512_fp_packed<0x5F, "maxps", X86fmax, VK16WM, VR512, v16f32, f512mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002608 memopv16f32, f32mem, loadf32, "{1to16}", SSEPackedSingle,
2609 SSE_ALU_ITINS_P.s, 1>,
Craig Topper5ccb6172014-02-18 00:21:49 +00002610 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002611
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00002612defm VMINPDZ : avx512_fp_packed<0x5D, "minpd", X86fmin, VK8WM, VR512, v8f64, f512mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002613 memopv8f64, f64mem, loadf64, "{1to8}", SSEPackedDouble,
2614 SSE_ALU_ITINS_P.d, 1>,
Craig Topperae11aed2014-01-14 07:41:20 +00002615 EVEX_V512, PD, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00002616defm VMAXPDZ : avx512_fp_packed<0x5F, "maxpd", X86fmax, VK8WM, VR512, v8f64, f512mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002617 memopv8f64, f64mem, loadf64, "{1to8}", SSEPackedDouble,
2618 SSE_ALU_ITINS_P.d, 1>,
Craig Topperae11aed2014-01-14 07:41:20 +00002619 EVEX_V512, PD, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002620
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00002621defm VSUBPSZ : avx512_fp_packed<0x5C, "subps", fsub, VK16WM, VR512, v16f32, f512mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002622 memopv16f32, f32mem, loadf32, "{1to16}", SSEPackedSingle,
Craig Topper5ccb6172014-02-18 00:21:49 +00002623 SSE_ALU_ITINS_P.s, 0>, EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00002624defm VDIVPSZ : avx512_fp_packed<0x5E, "divps", fdiv, VK16WM, VR512, v16f32, f512mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002625 memopv16f32, f32mem, loadf32, "{1to16}", SSEPackedSingle,
Craig Topper5ccb6172014-02-18 00:21:49 +00002626 SSE_ALU_ITINS_P.s, 0>, EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002627
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00002628defm VSUBPDZ : avx512_fp_packed<0x5C, "subpd", fsub, VK8WM, VR512, v8f64, f512mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002629 memopv8f64, f64mem, loadf64, "{1to8}", SSEPackedDouble,
2630 SSE_ALU_ITINS_P.d, 0>,
Craig Topperae11aed2014-01-14 07:41:20 +00002631 EVEX_V512, PD, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00002632defm VDIVPDZ : avx512_fp_packed<0x5E, "divpd", fdiv, VK8WM, VR512, v8f64, f512mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002633 memopv8f64, f64mem, loadf64, "{1to8}", SSEPackedDouble,
2634 SSE_ALU_ITINS_P.d, 0>,
Craig Topperae11aed2014-01-14 07:41:20 +00002635 EVEX_V512, PD, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002636
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00002637def : Pat<(v16f32 (int_x86_avx512_mask_max_ps_512 (v16f32 VR512:$src1),
2638 (v16f32 VR512:$src2), (bc_v16f32 (v16i32 immAllZerosV)),
2639 (i16 -1), FROUND_CURRENT)),
2640 (VMAXPSZrr VR512:$src1, VR512:$src2)>;
2641
2642def : Pat<(v8f64 (int_x86_avx512_mask_max_pd_512 (v8f64 VR512:$src1),
2643 (v8f64 VR512:$src2), (bc_v8f64 (v16i32 immAllZerosV)),
2644 (i8 -1), FROUND_CURRENT)),
2645 (VMAXPDZrr VR512:$src1, VR512:$src2)>;
2646
2647def : Pat<(v16f32 (int_x86_avx512_mask_min_ps_512 (v16f32 VR512:$src1),
2648 (v16f32 VR512:$src2), (bc_v16f32 (v16i32 immAllZerosV)),
2649 (i16 -1), FROUND_CURRENT)),
2650 (VMINPSZrr VR512:$src1, VR512:$src2)>;
2651
2652def : Pat<(v8f64 (int_x86_avx512_mask_min_pd_512 (v8f64 VR512:$src1),
2653 (v8f64 VR512:$src2), (bc_v8f64 (v16i32 immAllZerosV)),
2654 (i8 -1), FROUND_CURRENT)),
2655 (VMINPDZrr VR512:$src1, VR512:$src2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002656//===----------------------------------------------------------------------===//
2657// AVX-512 VPTESTM instructions
2658//===----------------------------------------------------------------------===//
2659
2660multiclass avx512_vptest<bits<8> opc, string OpcodeStr, RegisterClass KRC,
2661 RegisterClass RC, X86MemOperand x86memop, PatFrag memop_frag,
2662 SDNode OpNode, ValueType vt> {
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002663 def rr : AVX512PI<opc, MRMSrcReg,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002664 (outs KRC:$dst), (ins RC:$src1, RC:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002665 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002666 [(set KRC:$dst, (OpNode (vt RC:$src1), (vt RC:$src2)))],
2667 SSEPackedInt>, EVEX_4V;
2668 def rm : AVX512PI<opc, MRMSrcMem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002669 (outs KRC:$dst), (ins RC:$src1, x86memop:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002670 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002671 [(set KRC:$dst, (OpNode (vt RC:$src1),
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002672 (bitconvert (memop_frag addr:$src2))))], SSEPackedInt>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002673}
2674
2675defm VPTESTMDZ : avx512_vptest<0x27, "vptestmd", VK16, VR512, f512mem,
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002676 memopv16i32, X86testm, v16i32>, T8PD, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002677 EVEX_CD8<32, CD8VF>;
2678defm VPTESTMQZ : avx512_vptest<0x27, "vptestmq", VK8, VR512, f512mem,
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00002679 memopv8i64, X86testm, v8i64>, T8PD, EVEX_V512, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002680 EVEX_CD8<64, CD8VF>;
2681
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002682let Predicates = [HasCDI] in {
2683defm VPTESTNMDZ : avx512_vptest<0x27, "vptestnmd", VK16, VR512, f512mem,
2684 memopv16i32, X86testnm, v16i32>, T8XS, EVEX_V512,
2685 EVEX_CD8<32, CD8VF>;
2686defm VPTESTNMQZ : avx512_vptest<0x27, "vptestnmq", VK8, VR512, f512mem,
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00002687 memopv8i64, X86testnm, v8i64>, T8XS, EVEX_V512, VEX_W,
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002688 EVEX_CD8<64, CD8VF>;
2689}
2690
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00002691def : Pat <(i16 (int_x86_avx512_mask_ptestm_d_512 (v16i32 VR512:$src1),
2692 (v16i32 VR512:$src2), (i16 -1))),
2693 (COPY_TO_REGCLASS (VPTESTMDZrr VR512:$src1, VR512:$src2), GR16)>;
2694
2695def : Pat <(i8 (int_x86_avx512_mask_ptestm_q_512 (v8i64 VR512:$src1),
2696 (v8i64 VR512:$src2), (i8 -1))),
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00002697 (COPY_TO_REGCLASS (VPTESTMQZrr VR512:$src1, VR512:$src2), GR8)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002698//===----------------------------------------------------------------------===//
2699// AVX-512 Shift instructions
2700//===----------------------------------------------------------------------===//
2701multiclass avx512_shift_rmi<bits<8> opc, Format ImmFormR, Format ImmFormM,
2702 string OpcodeStr, SDNode OpNode, RegisterClass RC,
2703 ValueType vt, X86MemOperand x86memop, PatFrag mem_frag,
2704 RegisterClass KRC> {
2705 def ri : AVX512BIi8<opc, ImmFormR, (outs RC:$dst),
Lang Hames27839932013-10-21 17:51:24 +00002706 (ins RC:$src1, i8imm:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002707 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Lang Hames27839932013-10-21 17:51:24 +00002708 [(set RC:$dst, (vt (OpNode RC:$src1, (i8 imm:$src2))))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002709 SSE_INTSHIFT_ITINS_P.rr>, EVEX_4V;
2710 def rik : AVX512BIi8<opc, ImmFormR, (outs RC:$dst),
Lang Hames27839932013-10-21 17:51:24 +00002711 (ins KRC:$mask, RC:$src1, i8imm:$src2),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002712 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002713 " \t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002714 [], SSE_INTSHIFT_ITINS_P.rr>, EVEX_4V, EVEX_K;
2715 def mi: AVX512BIi8<opc, ImmFormM, (outs RC:$dst),
Lang Hames27839932013-10-21 17:51:24 +00002716 (ins x86memop:$src1, i8imm:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002717 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002718 [(set RC:$dst, (OpNode (mem_frag addr:$src1),
Lang Hames27839932013-10-21 17:51:24 +00002719 (i8 imm:$src2)))], SSE_INTSHIFT_ITINS_P.rm>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002720 def mik: AVX512BIi8<opc, ImmFormM, (outs RC:$dst),
Lang Hames27839932013-10-21 17:51:24 +00002721 (ins KRC:$mask, x86memop:$src1, i8imm:$src2),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002722 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002723 " \t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002724 [], SSE_INTSHIFT_ITINS_P.rm>, EVEX_4V, EVEX_K;
2725}
2726
2727multiclass avx512_shift_rrm<bits<8> opc, string OpcodeStr, SDNode OpNode,
2728 RegisterClass RC, ValueType vt, ValueType SrcVT,
2729 PatFrag bc_frag, RegisterClass KRC> {
2730 // src2 is always 128-bit
2731 def rr : AVX512BI<opc, MRMSrcReg, (outs RC:$dst),
2732 (ins RC:$src1, VR128X:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002733 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002734 [(set RC:$dst, (vt (OpNode RC:$src1, (SrcVT VR128X:$src2))))],
2735 SSE_INTSHIFT_ITINS_P.rr>, EVEX_4V;
2736 def rrk : AVX512BI<opc, MRMSrcReg, (outs RC:$dst),
2737 (ins KRC:$mask, RC:$src1, VR128X:$src2),
2738 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002739 " \t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002740 [], SSE_INTSHIFT_ITINS_P.rr>, EVEX_4V, EVEX_K;
2741 def rm : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
2742 (ins RC:$src1, i128mem:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002743 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002744 [(set RC:$dst, (vt (OpNode RC:$src1,
2745 (bc_frag (memopv2i64 addr:$src2)))))],
2746 SSE_INTSHIFT_ITINS_P.rm>, EVEX_4V;
2747 def rmk : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
2748 (ins KRC:$mask, RC:$src1, i128mem:$src2),
2749 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002750 " \t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002751 [], SSE_INTSHIFT_ITINS_P.rm>, EVEX_4V, EVEX_K;
2752}
2753
2754defm VPSRLDZ : avx512_shift_rmi<0x72, MRM2r, MRM2m, "vpsrld", X86vsrli,
2755 VR512, v16i32, i512mem, memopv16i32, VK16WM>,
2756 EVEX_V512, EVEX_CD8<32, CD8VF>;
2757defm VPSRLDZ : avx512_shift_rrm<0xD2, "vpsrld", X86vsrl,
2758 VR512, v16i32, v4i32, bc_v4i32, VK16WM>, EVEX_V512,
2759 EVEX_CD8<32, CD8VQ>;
2760
2761defm VPSRLQZ : avx512_shift_rmi<0x73, MRM2r, MRM2m, "vpsrlq", X86vsrli,
2762 VR512, v8i64, i512mem, memopv8i64, VK8WM>, EVEX_V512,
2763 EVEX_CD8<64, CD8VF>, VEX_W;
2764defm VPSRLQZ : avx512_shift_rrm<0xD3, "vpsrlq", X86vsrl,
2765 VR512, v8i64, v2i64, bc_v2i64, VK8WM>, EVEX_V512,
2766 EVEX_CD8<64, CD8VQ>, VEX_W;
2767
2768defm VPSLLDZ : avx512_shift_rmi<0x72, MRM6r, MRM6m, "vpslld", X86vshli,
2769 VR512, v16i32, i512mem, memopv16i32, VK16WM>, EVEX_V512,
2770 EVEX_CD8<32, CD8VF>;
2771defm VPSLLDZ : avx512_shift_rrm<0xF2, "vpslld", X86vshl,
2772 VR512, v16i32, v4i32, bc_v4i32, VK16WM>, EVEX_V512,
2773 EVEX_CD8<32, CD8VQ>;
2774
2775defm VPSLLQZ : avx512_shift_rmi<0x73, MRM6r, MRM6m, "vpsllq", X86vshli,
2776 VR512, v8i64, i512mem, memopv8i64, VK8WM>, EVEX_V512,
2777 EVEX_CD8<64, CD8VF>, VEX_W;
2778defm VPSLLQZ : avx512_shift_rrm<0xF3, "vpsllq", X86vshl,
2779 VR512, v8i64, v2i64, bc_v2i64, VK8WM>, EVEX_V512,
2780 EVEX_CD8<64, CD8VQ>, VEX_W;
2781
2782defm VPSRADZ : avx512_shift_rmi<0x72, MRM4r, MRM4m, "vpsrad", X86vsrai,
2783 VR512, v16i32, i512mem, memopv16i32, VK16WM>,
2784 EVEX_V512, EVEX_CD8<32, CD8VF>;
2785defm VPSRADZ : avx512_shift_rrm<0xE2, "vpsrad", X86vsra,
2786 VR512, v16i32, v4i32, bc_v4i32, VK16WM>, EVEX_V512,
2787 EVEX_CD8<32, CD8VQ>;
2788
2789defm VPSRAQZ : avx512_shift_rmi<0x72, MRM4r, MRM4m, "vpsraq", X86vsrai,
2790 VR512, v8i64, i512mem, memopv8i64, VK8WM>, EVEX_V512,
2791 EVEX_CD8<64, CD8VF>, VEX_W;
2792defm VPSRAQZ : avx512_shift_rrm<0xE2, "vpsraq", X86vsra,
2793 VR512, v8i64, v2i64, bc_v2i64, VK8WM>, EVEX_V512,
2794 EVEX_CD8<64, CD8VQ>, VEX_W;
2795
2796//===-------------------------------------------------------------------===//
2797// Variable Bit Shifts
2798//===-------------------------------------------------------------------===//
2799multiclass avx512_var_shift<bits<8> opc, string OpcodeStr, SDNode OpNode,
2800 RegisterClass RC, ValueType vt,
2801 X86MemOperand x86memop, PatFrag mem_frag> {
2802 def rr : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
2803 (ins RC:$src1, RC:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002804 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002805 [(set RC:$dst,
2806 (vt (OpNode RC:$src1, (vt RC:$src2))))]>,
2807 EVEX_4V;
2808 def rm : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
2809 (ins RC:$src1, x86memop:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002810 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002811 [(set RC:$dst,
2812 (vt (OpNode RC:$src1, (mem_frag addr:$src2))))]>,
2813 EVEX_4V;
2814}
2815
2816defm VPSLLVDZ : avx512_var_shift<0x47, "vpsllvd", shl, VR512, v16i32,
2817 i512mem, memopv16i32>, EVEX_V512,
2818 EVEX_CD8<32, CD8VF>;
2819defm VPSLLVQZ : avx512_var_shift<0x47, "vpsllvq", shl, VR512, v8i64,
2820 i512mem, memopv8i64>, EVEX_V512, VEX_W,
2821 EVEX_CD8<64, CD8VF>;
2822defm VPSRLVDZ : avx512_var_shift<0x45, "vpsrlvd", srl, VR512, v16i32,
2823 i512mem, memopv16i32>, EVEX_V512,
2824 EVEX_CD8<32, CD8VF>;
2825defm VPSRLVQZ : avx512_var_shift<0x45, "vpsrlvq", srl, VR512, v8i64,
2826 i512mem, memopv8i64>, EVEX_V512, VEX_W,
2827 EVEX_CD8<64, CD8VF>;
2828defm VPSRAVDZ : avx512_var_shift<0x46, "vpsravd", sra, VR512, v16i32,
2829 i512mem, memopv16i32>, EVEX_V512,
2830 EVEX_CD8<32, CD8VF>;
2831defm VPSRAVQZ : avx512_var_shift<0x46, "vpsravq", sra, VR512, v8i64,
2832 i512mem, memopv8i64>, EVEX_V512, VEX_W,
2833 EVEX_CD8<64, CD8VF>;
2834
2835//===----------------------------------------------------------------------===//
2836// AVX-512 - MOVDDUP
2837//===----------------------------------------------------------------------===//
2838
2839multiclass avx512_movddup<string OpcodeStr, RegisterClass RC, ValueType VT,
2840 X86MemOperand x86memop, PatFrag memop_frag> {
2841def rr : AVX512PDI<0x12, MRMSrcReg, (outs RC:$dst), (ins RC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002842 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002843 [(set RC:$dst, (VT (X86Movddup RC:$src)))]>, EVEX;
2844def rm : AVX512PDI<0x12, MRMSrcMem, (outs RC:$dst), (ins x86memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002845 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002846 [(set RC:$dst,
2847 (VT (X86Movddup (memop_frag addr:$src))))]>, EVEX;
2848}
2849
2850defm VMOVDDUPZ : avx512_movddup<"vmovddup", VR512, v8f64, f512mem, memopv8f64>,
2851 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VF>;
2852def : Pat<(X86Movddup (v8f64 (scalar_to_vector (loadf64 addr:$src)))),
2853 (VMOVDDUPZrm addr:$src)>;
2854
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00002855//===---------------------------------------------------------------------===//
2856// Replicate Single FP - MOVSHDUP and MOVSLDUP
2857//===---------------------------------------------------------------------===//
2858multiclass avx512_replicate_sfp<bits<8> op, SDNode OpNode, string OpcodeStr,
2859 ValueType vt, RegisterClass RC, PatFrag mem_frag,
2860 X86MemOperand x86memop> {
2861 def rr : AVX512XSI<op, MRMSrcReg, (outs RC:$dst), (ins RC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002862 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00002863 [(set RC:$dst, (vt (OpNode RC:$src)))]>, EVEX;
2864 let mayLoad = 1 in
2865 def rm : AVX512XSI<op, MRMSrcMem, (outs RC:$dst), (ins x86memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002866 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00002867 [(set RC:$dst, (OpNode (mem_frag addr:$src)))]>, EVEX;
2868}
2869
2870defm VMOVSHDUPZ : avx512_replicate_sfp<0x16, X86Movshdup, "vmovshdup",
2871 v16f32, VR512, memopv16f32, f512mem>, EVEX_V512,
2872 EVEX_CD8<32, CD8VF>;
2873defm VMOVSLDUPZ : avx512_replicate_sfp<0x12, X86Movsldup, "vmovsldup",
2874 v16f32, VR512, memopv16f32, f512mem>, EVEX_V512,
2875 EVEX_CD8<32, CD8VF>;
2876
2877def : Pat<(v16i32 (X86Movshdup VR512:$src)), (VMOVSHDUPZrr VR512:$src)>;
2878def : Pat<(v16i32 (X86Movshdup (memopv16i32 addr:$src))),
2879 (VMOVSHDUPZrm addr:$src)>;
2880def : Pat<(v16i32 (X86Movsldup VR512:$src)), (VMOVSLDUPZrr VR512:$src)>;
2881def : Pat<(v16i32 (X86Movsldup (memopv16i32 addr:$src))),
2882 (VMOVSLDUPZrm addr:$src)>;
2883
2884//===----------------------------------------------------------------------===//
2885// Move Low to High and High to Low packed FP Instructions
2886//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002887def VMOVLHPSZrr : AVX512PSI<0x16, MRMSrcReg, (outs VR128X:$dst),
2888 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002889 "vmovlhps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002890 [(set VR128X:$dst, (v4f32 (X86Movlhps VR128X:$src1, VR128X:$src2)))],
2891 IIC_SSE_MOV_LH>, EVEX_4V;
2892def VMOVHLPSZrr : AVX512PSI<0x12, MRMSrcReg, (outs VR128X:$dst),
2893 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002894 "vmovhlps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002895 [(set VR128X:$dst, (v4f32 (X86Movhlps VR128X:$src1, VR128X:$src2)))],
2896 IIC_SSE_MOV_LH>, EVEX_4V;
2897
Craig Topperdbe8b7d2013-09-27 07:20:47 +00002898let Predicates = [HasAVX512] in {
2899 // MOVLHPS patterns
2900 def : Pat<(v4i32 (X86Movlhps VR128X:$src1, VR128X:$src2)),
2901 (VMOVLHPSZrr VR128X:$src1, VR128X:$src2)>;
2902 def : Pat<(v2i64 (X86Movlhps VR128X:$src1, VR128X:$src2)),
2903 (VMOVLHPSZrr (v2i64 VR128X:$src1), VR128X:$src2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002904
Craig Topperdbe8b7d2013-09-27 07:20:47 +00002905 // MOVHLPS patterns
2906 def : Pat<(v4i32 (X86Movhlps VR128X:$src1, VR128X:$src2)),
2907 (VMOVHLPSZrr VR128X:$src1, VR128X:$src2)>;
2908}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002909
2910//===----------------------------------------------------------------------===//
2911// FMA - Fused Multiply Operations
2912//
2913let Constraints = "$src1 = $dst" in {
2914multiclass avx512_fma3p_rm<bits<8> opc, string OpcodeStr,
2915 RegisterClass RC, X86MemOperand x86memop,
2916 PatFrag mem_frag, X86MemOperand x86scalar_mop, PatFrag scalar_mfrag,
2917 string BrdcstStr, SDNode OpNode, ValueType OpVT> {
2918 def r: AVX512FMA3<opc, MRMSrcReg, (outs RC:$dst),
2919 (ins RC:$src1, RC:$src2, RC:$src3),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002920 !strconcat(OpcodeStr," \t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002921 [(set RC:$dst, (OpVT(OpNode RC:$src1, RC:$src2, RC:$src3)))]>;
2922
2923 let mayLoad = 1 in
2924 def m: AVX512FMA3<opc, MRMSrcMem, (outs RC:$dst),
2925 (ins RC:$src1, RC:$src2, x86memop:$src3),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002926 !strconcat(OpcodeStr, " \t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002927 [(set RC:$dst, (OpVT (OpNode RC:$src1, RC:$src2,
2928 (mem_frag addr:$src3))))]>;
2929 def mb: AVX512FMA3<opc, MRMSrcMem, (outs RC:$dst),
2930 (ins RC:$src1, RC:$src2, x86scalar_mop:$src3),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002931 !strconcat(OpcodeStr, " \t{${src3}", BrdcstStr,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002932 ", $src2, $dst|$dst, $src2, ${src3}", BrdcstStr, "}"),
2933 [(set RC:$dst, (OpNode RC:$src1, RC:$src2,
2934 (OpVT (X86VBroadcast (scalar_mfrag addr:$src3)))))]>, EVEX_B;
2935}
2936} // Constraints = "$src1 = $dst"
2937
2938let ExeDomain = SSEPackedSingle in {
2939 defm VFMADD213PSZ : avx512_fma3p_rm<0xA8, "vfmadd213ps", VR512, f512mem,
2940 memopv16f32, f32mem, loadf32, "{1to16}",
2941 X86Fmadd, v16f32>, EVEX_V512,
2942 EVEX_CD8<32, CD8VF>;
2943 defm VFMSUB213PSZ : avx512_fma3p_rm<0xAA, "vfmsub213ps", VR512, f512mem,
2944 memopv16f32, f32mem, loadf32, "{1to16}",
2945 X86Fmsub, v16f32>, EVEX_V512,
2946 EVEX_CD8<32, CD8VF>;
2947 defm VFMADDSUB213PSZ : avx512_fma3p_rm<0xA6, "vfmaddsub213ps", VR512, f512mem,
2948 memopv16f32, f32mem, loadf32, "{1to16}",
2949 X86Fmaddsub, v16f32>,
2950 EVEX_V512, EVEX_CD8<32, CD8VF>;
2951 defm VFMSUBADD213PSZ : avx512_fma3p_rm<0xA7, "vfmsubadd213ps", VR512, f512mem,
2952 memopv16f32, f32mem, loadf32, "{1to16}",
2953 X86Fmsubadd, v16f32>,
2954 EVEX_V512, EVEX_CD8<32, CD8VF>;
2955 defm VFNMADD213PSZ : avx512_fma3p_rm<0xAC, "vfnmadd213ps", VR512, f512mem,
2956 memopv16f32, f32mem, loadf32, "{1to16}",
2957 X86Fnmadd, v16f32>, EVEX_V512,
2958 EVEX_CD8<32, CD8VF>;
2959 defm VFNMSUB213PSZ : avx512_fma3p_rm<0xAE, "vfnmsub213ps", VR512, f512mem,
2960 memopv16f32, f32mem, loadf32, "{1to16}",
2961 X86Fnmsub, v16f32>, EVEX_V512,
2962 EVEX_CD8<32, CD8VF>;
2963}
2964let ExeDomain = SSEPackedDouble in {
2965 defm VFMADD213PDZ : avx512_fma3p_rm<0xA8, "vfmadd213pd", VR512, f512mem,
2966 memopv8f64, f64mem, loadf64, "{1to8}",
2967 X86Fmadd, v8f64>, EVEX_V512,
2968 VEX_W, EVEX_CD8<64, CD8VF>;
2969 defm VFMSUB213PDZ : avx512_fma3p_rm<0xAA, "vfmsub213pd", VR512, f512mem,
2970 memopv8f64, f64mem, loadf64, "{1to8}",
2971 X86Fmsub, v8f64>, EVEX_V512, VEX_W,
2972 EVEX_CD8<64, CD8VF>;
2973 defm VFMADDSUB213PDZ : avx512_fma3p_rm<0xA6, "vfmaddsub213pd", VR512, f512mem,
2974 memopv8f64, f64mem, loadf64, "{1to8}",
2975 X86Fmaddsub, v8f64>, EVEX_V512, VEX_W,
2976 EVEX_CD8<64, CD8VF>;
2977 defm VFMSUBADD213PDZ : avx512_fma3p_rm<0xA7, "vfmsubadd213pd", VR512, f512mem,
2978 memopv8f64, f64mem, loadf64, "{1to8}",
2979 X86Fmsubadd, v8f64>, EVEX_V512, VEX_W,
2980 EVEX_CD8<64, CD8VF>;
2981 defm VFNMADD213PDZ : avx512_fma3p_rm<0xAC, "vfnmadd213pd", VR512, f512mem,
2982 memopv8f64, f64mem, loadf64, "{1to8}",
2983 X86Fnmadd, v8f64>, EVEX_V512, VEX_W,
2984 EVEX_CD8<64, CD8VF>;
2985 defm VFNMSUB213PDZ : avx512_fma3p_rm<0xAE, "vfnmsub213pd", VR512, f512mem,
2986 memopv8f64, f64mem, loadf64, "{1to8}",
2987 X86Fnmsub, v8f64>, EVEX_V512, VEX_W,
2988 EVEX_CD8<64, CD8VF>;
2989}
2990
2991let Constraints = "$src1 = $dst" in {
2992multiclass avx512_fma3p_m132<bits<8> opc, string OpcodeStr,
2993 RegisterClass RC, X86MemOperand x86memop,
2994 PatFrag mem_frag, X86MemOperand x86scalar_mop, PatFrag scalar_mfrag,
2995 string BrdcstStr, SDNode OpNode, ValueType OpVT> {
2996 let mayLoad = 1 in
2997 def m: AVX512FMA3<opc, MRMSrcMem, (outs RC:$dst),
2998 (ins RC:$src1, RC:$src3, x86memop:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002999 !strconcat(OpcodeStr, " \t{$src2, $src3, $dst|$dst, $src3, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003000 [(set RC:$dst, (OpVT (OpNode RC:$src1, (mem_frag addr:$src2), RC:$src3)))]>;
3001 def mb: AVX512FMA3<opc, MRMSrcMem, (outs RC:$dst),
3002 (ins RC:$src1, RC:$src3, x86scalar_mop:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003003 !strconcat(OpcodeStr, " \t{${src2}", BrdcstStr,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003004 ", $src3, $dst|$dst, $src3, ${src2}", BrdcstStr, "}"),
3005 [(set RC:$dst, (OpNode RC:$src1,
3006 (OpVT (X86VBroadcast (scalar_mfrag addr:$src2))), RC:$src3))]>, EVEX_B;
3007}
3008} // Constraints = "$src1 = $dst"
3009
3010
3011let ExeDomain = SSEPackedSingle in {
3012 defm VFMADD132PSZ : avx512_fma3p_m132<0x98, "vfmadd132ps", VR512, f512mem,
3013 memopv16f32, f32mem, loadf32, "{1to16}",
3014 X86Fmadd, v16f32>, EVEX_V512,
3015 EVEX_CD8<32, CD8VF>;
3016 defm VFMSUB132PSZ : avx512_fma3p_m132<0x9A, "vfmsub132ps", VR512, f512mem,
3017 memopv16f32, f32mem, loadf32, "{1to16}",
3018 X86Fmsub, v16f32>, EVEX_V512,
3019 EVEX_CD8<32, CD8VF>;
3020 defm VFMADDSUB132PSZ : avx512_fma3p_m132<0x96, "vfmaddsub132ps", VR512, f512mem,
3021 memopv16f32, f32mem, loadf32, "{1to16}",
3022 X86Fmaddsub, v16f32>,
3023 EVEX_V512, EVEX_CD8<32, CD8VF>;
3024 defm VFMSUBADD132PSZ : avx512_fma3p_m132<0x97, "vfmsubadd132ps", VR512, f512mem,
3025 memopv16f32, f32mem, loadf32, "{1to16}",
3026 X86Fmsubadd, v16f32>,
3027 EVEX_V512, EVEX_CD8<32, CD8VF>;
3028 defm VFNMADD132PSZ : avx512_fma3p_m132<0x9C, "vfnmadd132ps", VR512, f512mem,
3029 memopv16f32, f32mem, loadf32, "{1to16}",
3030 X86Fnmadd, v16f32>, EVEX_V512,
3031 EVEX_CD8<32, CD8VF>;
3032 defm VFNMSUB132PSZ : avx512_fma3p_m132<0x9E, "vfnmsub132ps", VR512, f512mem,
3033 memopv16f32, f32mem, loadf32, "{1to16}",
3034 X86Fnmsub, v16f32>, EVEX_V512,
3035 EVEX_CD8<32, CD8VF>;
3036}
3037let ExeDomain = SSEPackedDouble in {
3038 defm VFMADD132PDZ : avx512_fma3p_m132<0x98, "vfmadd132pd", VR512, f512mem,
3039 memopv8f64, f64mem, loadf64, "{1to8}",
3040 X86Fmadd, v8f64>, EVEX_V512,
3041 VEX_W, EVEX_CD8<64, CD8VF>;
3042 defm VFMSUB132PDZ : avx512_fma3p_m132<0x9A, "vfmsub132pd", VR512, f512mem,
3043 memopv8f64, f64mem, loadf64, "{1to8}",
3044 X86Fmsub, v8f64>, EVEX_V512, VEX_W,
3045 EVEX_CD8<64, CD8VF>;
3046 defm VFMADDSUB132PDZ : avx512_fma3p_m132<0x96, "vfmaddsub132pd", VR512, f512mem,
3047 memopv8f64, f64mem, loadf64, "{1to8}",
3048 X86Fmaddsub, v8f64>, EVEX_V512, VEX_W,
3049 EVEX_CD8<64, CD8VF>;
3050 defm VFMSUBADD132PDZ : avx512_fma3p_m132<0x97, "vfmsubadd132pd", VR512, f512mem,
3051 memopv8f64, f64mem, loadf64, "{1to8}",
3052 X86Fmsubadd, v8f64>, EVEX_V512, VEX_W,
3053 EVEX_CD8<64, CD8VF>;
3054 defm VFNMADD132PDZ : avx512_fma3p_m132<0x9C, "vfnmadd132pd", VR512, f512mem,
3055 memopv8f64, f64mem, loadf64, "{1to8}",
3056 X86Fnmadd, v8f64>, EVEX_V512, VEX_W,
3057 EVEX_CD8<64, CD8VF>;
3058 defm VFNMSUB132PDZ : avx512_fma3p_m132<0x9E, "vfnmsub132pd", VR512, f512mem,
3059 memopv8f64, f64mem, loadf64, "{1to8}",
3060 X86Fnmsub, v8f64>, EVEX_V512, VEX_W,
3061 EVEX_CD8<64, CD8VF>;
3062}
3063
3064// Scalar FMA
3065let Constraints = "$src1 = $dst" in {
3066multiclass avx512_fma3s_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
3067 RegisterClass RC, ValueType OpVT,
3068 X86MemOperand x86memop, Operand memop,
3069 PatFrag mem_frag> {
3070 let isCommutable = 1 in
3071 def r : AVX512FMA3<opc, MRMSrcReg, (outs RC:$dst),
3072 (ins RC:$src1, RC:$src2, RC:$src3),
3073 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003074 " \t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003075 [(set RC:$dst,
3076 (OpVT (OpNode RC:$src2, RC:$src1, RC:$src3)))]>;
3077 let mayLoad = 1 in
3078 def m : AVX512FMA3<opc, MRMSrcMem, (outs RC:$dst),
3079 (ins RC:$src1, RC:$src2, f128mem:$src3),
3080 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003081 " \t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003082 [(set RC:$dst,
3083 (OpVT (OpNode RC:$src2, RC:$src1,
3084 (mem_frag addr:$src3))))]>;
3085}
3086
3087} // Constraints = "$src1 = $dst"
3088
Elena Demikhovskycf088092013-12-11 14:31:04 +00003089defm VFMADDSSZ : avx512_fma3s_rm<0xA9, "vfmadd213ss", X86Fmadd, FR32X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003090 f32, f32mem, ssmem, loadf32>, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00003091defm VFMADDSDZ : avx512_fma3s_rm<0xA9, "vfmadd213sd", X86Fmadd, FR64X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003092 f64, f64mem, sdmem, loadf64>, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00003093defm VFMSUBSSZ : avx512_fma3s_rm<0xAB, "vfmsub213ss", X86Fmsub, FR32X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003094 f32, f32mem, ssmem, loadf32>, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00003095defm VFMSUBSDZ : avx512_fma3s_rm<0xAB, "vfmsub213sd", X86Fmsub, FR64X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003096 f64, f64mem, sdmem, loadf64>, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00003097defm VFNMADDSSZ : avx512_fma3s_rm<0xAD, "vfnmadd213ss", X86Fnmadd, FR32X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003098 f32, f32mem, ssmem, loadf32>, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00003099defm VFNMADDSDZ : avx512_fma3s_rm<0xAD, "vfnmadd213sd", X86Fnmadd, FR64X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003100 f64, f64mem, sdmem, loadf64>, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00003101defm VFNMSUBSSZ : avx512_fma3s_rm<0xAF, "vfnmsub213ss", X86Fnmsub, FR32X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003102 f32, f32mem, ssmem, loadf32>, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00003103defm VFNMSUBSDZ : avx512_fma3s_rm<0xAF, "vfnmsub213sd", X86Fnmsub, FR64X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003104 f64, f64mem, sdmem, loadf64>, VEX_W, EVEX_CD8<64, CD8VT1>;
3105
3106//===----------------------------------------------------------------------===//
3107// AVX-512 Scalar convert from sign integer to float/double
3108//===----------------------------------------------------------------------===//
3109
3110multiclass avx512_vcvtsi<bits<8> opc, RegisterClass SrcRC, RegisterClass DstRC,
3111 X86MemOperand x86memop, string asm> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00003112let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003113 def rr : SI<opc, MRMSrcReg, (outs DstRC:$dst), (ins DstRC:$src1, SrcRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003114 !strconcat(asm," \t{$src, $src1, $dst|$dst, $src1, $src}"), []>,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003115 EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003116 let mayLoad = 1 in
3117 def rm : SI<opc, MRMSrcMem, (outs DstRC:$dst),
3118 (ins DstRC:$src1, x86memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003119 !strconcat(asm," \t{$src, $src1, $dst|$dst, $src1, $src}"), []>,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003120 EVEX_4V;
Elena Demikhovskyf404e052014-01-05 14:21:07 +00003121} // hasSideEffects = 0
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003122}
Andrew Trick15a47742013-10-09 05:11:10 +00003123let Predicates = [HasAVX512] in {
Elena Demikhovskycf088092013-12-11 14:31:04 +00003124defm VCVTSI2SSZ : avx512_vcvtsi<0x2A, GR32, FR32X, i32mem, "cvtsi2ss{l}">,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003125 XS, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00003126defm VCVTSI642SSZ : avx512_vcvtsi<0x2A, GR64, FR32X, i64mem, "cvtsi2ss{q}">,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003127 XS, VEX_W, VEX_LIG, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00003128defm VCVTSI2SDZ : avx512_vcvtsi<0x2A, GR32, FR64X, i32mem, "cvtsi2sd{l}">,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003129 XD, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00003130defm VCVTSI642SDZ : avx512_vcvtsi<0x2A, GR64, FR64X, i64mem, "cvtsi2sd{q}">,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003131 XD, VEX_W, VEX_LIG, EVEX_CD8<64, CD8VT1>;
3132
3133def : Pat<(f32 (sint_to_fp (loadi32 addr:$src))),
3134 (VCVTSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
3135def : Pat<(f32 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003136 (VCVTSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003137def : Pat<(f64 (sint_to_fp (loadi32 addr:$src))),
3138 (VCVTSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
3139def : Pat<(f64 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003140 (VCVTSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003141
3142def : Pat<(f32 (sint_to_fp GR32:$src)),
3143 (VCVTSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
3144def : Pat<(f32 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003145 (VCVTSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003146def : Pat<(f64 (sint_to_fp GR32:$src)),
3147 (VCVTSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
3148def : Pat<(f64 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003149 (VCVTSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
3150
Elena Demikhovskycf088092013-12-11 14:31:04 +00003151defm VCVTUSI2SSZ : avx512_vcvtsi<0x7B, GR32, FR32X, i32mem, "cvtusi2ss{l}">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003152 XS, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00003153defm VCVTUSI642SSZ : avx512_vcvtsi<0x7B, GR64, FR32X, i64mem, "cvtusi2ss{q}">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003154 XS, VEX_W, VEX_LIG, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00003155defm VCVTUSI2SDZ : avx512_vcvtsi<0x7B, GR32, FR64X, i32mem, "cvtusi2sd{l}">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003156 XD, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00003157defm VCVTUSI642SDZ : avx512_vcvtsi<0x7B, GR64, FR64X, i64mem, "cvtusi2sd{q}">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003158 XD, VEX_W, VEX_LIG, EVEX_CD8<64, CD8VT1>;
3159
3160def : Pat<(f32 (uint_to_fp (loadi32 addr:$src))),
3161 (VCVTUSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
3162def : Pat<(f32 (uint_to_fp (loadi64 addr:$src))),
3163 (VCVTUSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
3164def : Pat<(f64 (uint_to_fp (loadi32 addr:$src))),
3165 (VCVTUSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
3166def : Pat<(f64 (uint_to_fp (loadi64 addr:$src))),
3167 (VCVTUSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
3168
3169def : Pat<(f32 (uint_to_fp GR32:$src)),
3170 (VCVTUSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
3171def : Pat<(f32 (uint_to_fp GR64:$src)),
3172 (VCVTUSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
3173def : Pat<(f64 (uint_to_fp GR32:$src)),
3174 (VCVTUSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
3175def : Pat<(f64 (uint_to_fp GR64:$src)),
3176 (VCVTUSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
Andrew Trick15a47742013-10-09 05:11:10 +00003177}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003178
3179//===----------------------------------------------------------------------===//
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003180// AVX-512 Scalar convert from float/double to integer
3181//===----------------------------------------------------------------------===//
3182multiclass avx512_cvt_s_int<bits<8> opc, RegisterClass SrcRC, RegisterClass DstRC,
3183 Intrinsic Int, Operand memop, ComplexPattern mem_cpat,
3184 string asm> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00003185let hasSideEffects = 0 in {
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003186 def rr : SI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003187 !strconcat(asm," \t{$src, $dst|$dst, $src}"),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003188 [(set DstRC:$dst, (Int SrcRC:$src))]>, EVEX, VEX_LIG,
3189 Requires<[HasAVX512]>;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003190 let mayLoad = 1 in
3191 def rm : SI<opc, MRMSrcMem, (outs DstRC:$dst), (ins memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003192 !strconcat(asm," \t{$src, $dst|$dst, $src}"), []>, EVEX, VEX_LIG,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003193 Requires<[HasAVX512]>;
Elena Demikhovskyf404e052014-01-05 14:21:07 +00003194} // hasSideEffects = 0
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003195}
3196let Predicates = [HasAVX512] in {
3197// Convert float/double to signed/unsigned int 32/64
3198defm VCVTSS2SIZ: avx512_cvt_s_int<0x2D, VR128X, GR32, int_x86_sse_cvtss2si,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003199 ssmem, sse_load_f32, "cvtss2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003200 XS, EVEX_CD8<32, CD8VT1>;
3201defm VCVTSS2SI64Z: avx512_cvt_s_int<0x2D, VR128X, GR64, int_x86_sse_cvtss2si64,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003202 ssmem, sse_load_f32, "cvtss2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003203 XS, VEX_W, EVEX_CD8<32, CD8VT1>;
3204defm VCVTSS2USIZ: avx512_cvt_s_int<0x79, VR128X, GR32, int_x86_avx512_cvtss2usi,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003205 ssmem, sse_load_f32, "cvtss2usi">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003206 XS, EVEX_CD8<32, CD8VT1>;
3207defm VCVTSS2USI64Z: avx512_cvt_s_int<0x79, VR128X, GR64,
3208 int_x86_avx512_cvtss2usi64, ssmem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003209 sse_load_f32, "cvtss2usi">, XS, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003210 EVEX_CD8<32, CD8VT1>;
3211defm VCVTSD2SIZ: avx512_cvt_s_int<0x2D, VR128X, GR32, int_x86_sse2_cvtsd2si,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003212 sdmem, sse_load_f64, "cvtsd2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003213 XD, EVEX_CD8<64, CD8VT1>;
3214defm VCVTSD2SI64Z: avx512_cvt_s_int<0x2D, VR128X, GR64, int_x86_sse2_cvtsd2si64,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003215 sdmem, sse_load_f64, "cvtsd2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003216 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
3217defm VCVTSD2USIZ: avx512_cvt_s_int<0x79, VR128X, GR32, int_x86_avx512_cvtsd2usi,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003218 sdmem, sse_load_f64, "cvtsd2usi">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003219 XD, EVEX_CD8<64, CD8VT1>;
3220defm VCVTSD2USI64Z: avx512_cvt_s_int<0x79, VR128X, GR64,
3221 int_x86_avx512_cvtsd2usi64, sdmem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003222 sse_load_f64, "cvtsd2usi">, XD, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003223 EVEX_CD8<64, CD8VT1>;
3224
Craig Topper9dd48c82014-01-02 17:28:14 +00003225let isCodeGenOnly = 1 in {
3226 defm Int_VCVTSI2SSZ : sse12_cvt_sint_3addr<0x2A, GR32, VR128X,
3227 int_x86_sse_cvtsi2ss, i32mem, loadi32, "cvtsi2ss{l}",
3228 SSE_CVT_Scalar, 0>, XS, EVEX_4V;
3229 defm Int_VCVTSI2SS64Z : sse12_cvt_sint_3addr<0x2A, GR64, VR128X,
3230 int_x86_sse_cvtsi642ss, i64mem, loadi64, "cvtsi2ss{q}",
3231 SSE_CVT_Scalar, 0>, XS, EVEX_4V, VEX_W;
3232 defm Int_VCVTSI2SDZ : sse12_cvt_sint_3addr<0x2A, GR32, VR128X,
3233 int_x86_sse2_cvtsi2sd, i32mem, loadi32, "cvtsi2sd{l}",
3234 SSE_CVT_Scalar, 0>, XD, EVEX_4V;
3235 defm Int_VCVTSI2SD64Z : sse12_cvt_sint_3addr<0x2A, GR64, VR128X,
3236 int_x86_sse2_cvtsi642sd, i64mem, loadi64, "cvtsi2sd{q}",
3237 SSE_CVT_Scalar, 0>, XD, EVEX_4V, VEX_W;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003238
Craig Topper9dd48c82014-01-02 17:28:14 +00003239 defm Int_VCVTUSI2SSZ : sse12_cvt_sint_3addr<0x2A, GR32, VR128X,
3240 int_x86_avx512_cvtusi2ss, i32mem, loadi32, "cvtusi2ss{l}",
3241 SSE_CVT_Scalar, 0>, XS, EVEX_4V;
3242 defm Int_VCVTUSI2SS64Z : sse12_cvt_sint_3addr<0x2A, GR64, VR128X,
3243 int_x86_avx512_cvtusi642ss, i64mem, loadi64, "cvtusi2ss{q}",
3244 SSE_CVT_Scalar, 0>, XS, EVEX_4V, VEX_W;
3245 defm Int_VCVTUSI2SDZ : sse12_cvt_sint_3addr<0x2A, GR32, VR128X,
3246 int_x86_avx512_cvtusi2sd, i32mem, loadi32, "cvtusi2sd{l}",
3247 SSE_CVT_Scalar, 0>, XD, EVEX_4V;
3248 defm Int_VCVTUSI2SD64Z : sse12_cvt_sint_3addr<0x2A, GR64, VR128X,
3249 int_x86_avx512_cvtusi642sd, i64mem, loadi64, "cvtusi2sd{q}",
3250 SSE_CVT_Scalar, 0>, XD, EVEX_4V, VEX_W;
3251} // isCodeGenOnly = 1
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003252
3253// Convert float/double to signed/unsigned int 32/64 with truncation
Craig Topper9dd48c82014-01-02 17:28:14 +00003254let isCodeGenOnly = 1 in {
3255 defm Int_VCVTTSS2SIZ : avx512_cvt_s_int<0x2C, VR128X, GR32, int_x86_sse_cvttss2si,
3256 ssmem, sse_load_f32, "cvttss2si">,
3257 XS, EVEX_CD8<32, CD8VT1>;
3258 defm Int_VCVTTSS2SI64Z : avx512_cvt_s_int<0x2C, VR128X, GR64,
3259 int_x86_sse_cvttss2si64, ssmem, sse_load_f32,
3260 "cvttss2si">, XS, VEX_W,
3261 EVEX_CD8<32, CD8VT1>;
3262 defm Int_VCVTTSD2SIZ : avx512_cvt_s_int<0x2C, VR128X, GR32, int_x86_sse2_cvttsd2si,
3263 sdmem, sse_load_f64, "cvttsd2si">, XD,
3264 EVEX_CD8<64, CD8VT1>;
3265 defm Int_VCVTTSD2SI64Z : avx512_cvt_s_int<0x2C, VR128X, GR64,
3266 int_x86_sse2_cvttsd2si64, sdmem, sse_load_f64,
3267 "cvttsd2si">, XD, VEX_W,
3268 EVEX_CD8<64, CD8VT1>;
3269 defm Int_VCVTTSS2USIZ : avx512_cvt_s_int<0x78, VR128X, GR32,
3270 int_x86_avx512_cvttss2usi, ssmem, sse_load_f32,
3271 "cvttss2usi">, XS, EVEX_CD8<32, CD8VT1>;
3272 defm Int_VCVTTSS2USI64Z : avx512_cvt_s_int<0x78, VR128X, GR64,
3273 int_x86_avx512_cvttss2usi64, ssmem,
3274 sse_load_f32, "cvttss2usi">, XS, VEX_W,
3275 EVEX_CD8<32, CD8VT1>;
3276 defm Int_VCVTTSD2USIZ : avx512_cvt_s_int<0x78, VR128X, GR32,
3277 int_x86_avx512_cvttsd2usi,
3278 sdmem, sse_load_f64, "cvttsd2usi">, XD,
3279 EVEX_CD8<64, CD8VT1>;
3280 defm Int_VCVTTSD2USI64Z : avx512_cvt_s_int<0x78, VR128X, GR64,
3281 int_x86_avx512_cvttsd2usi64, sdmem,
3282 sse_load_f64, "cvttsd2usi">, XD, VEX_W,
3283 EVEX_CD8<64, CD8VT1>;
3284} // isCodeGenOnly = 1
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003285
3286multiclass avx512_cvt_s<bits<8> opc, RegisterClass SrcRC, RegisterClass DstRC,
3287 SDNode OpNode, X86MemOperand x86memop, PatFrag ld_frag,
3288 string asm> {
3289 def rr : SI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003290 !strconcat(asm," \t{$src, $dst|$dst, $src}"),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003291 [(set DstRC:$dst, (OpNode SrcRC:$src))]>, EVEX;
3292 def rm : SI<opc, MRMSrcMem, (outs DstRC:$dst), (ins x86memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003293 !strconcat(asm," \t{$src, $dst|$dst, $src}"),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003294 [(set DstRC:$dst, (OpNode (ld_frag addr:$src)))]>, EVEX;
3295}
3296
3297defm VCVTTSS2SIZ : avx512_cvt_s<0x2C, FR32X, GR32, fp_to_sint, f32mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003298 loadf32, "cvttss2si">, XS,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003299 EVEX_CD8<32, CD8VT1>;
3300defm VCVTTSS2USIZ : avx512_cvt_s<0x78, FR32X, GR32, fp_to_uint, f32mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003301 loadf32, "cvttss2usi">, XS,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003302 EVEX_CD8<32, CD8VT1>;
3303defm VCVTTSS2SI64Z : avx512_cvt_s<0x2C, FR32X, GR64, fp_to_sint, f32mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003304 loadf32, "cvttss2si">, XS, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003305 EVEX_CD8<32, CD8VT1>;
3306defm VCVTTSS2USI64Z : avx512_cvt_s<0x78, FR32X, GR64, fp_to_uint, f32mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003307 loadf32, "cvttss2usi">, XS, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003308 EVEX_CD8<32, CD8VT1>;
3309defm VCVTTSD2SIZ : avx512_cvt_s<0x2C, FR64X, GR32, fp_to_sint, f64mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003310 loadf64, "cvttsd2si">, XD,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003311 EVEX_CD8<64, CD8VT1>;
3312defm VCVTTSD2USIZ : avx512_cvt_s<0x78, FR64X, GR32, fp_to_uint, f64mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003313 loadf64, "cvttsd2usi">, XD,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003314 EVEX_CD8<64, CD8VT1>;
3315defm VCVTTSD2SI64Z : avx512_cvt_s<0x2C, FR64X, GR64, fp_to_sint, f64mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003316 loadf64, "cvttsd2si">, XD, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003317 EVEX_CD8<64, CD8VT1>;
3318defm VCVTTSD2USI64Z : avx512_cvt_s<0x78, FR64X, GR64, fp_to_uint, f64mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003319 loadf64, "cvttsd2usi">, XD, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003320 EVEX_CD8<64, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00003321} // HasAVX512
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003322//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003323// AVX-512 Convert form float to double and back
3324//===----------------------------------------------------------------------===//
Elena Demikhovskyf404e052014-01-05 14:21:07 +00003325let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003326def VCVTSS2SDZrr : AVX512XSI<0x5A, MRMSrcReg, (outs FR64X:$dst),
3327 (ins FR32X:$src1, FR32X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003328 "vcvtss2sd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003329 []>, EVEX_4V, VEX_LIG, Sched<[WriteCvtF2F]>;
3330let mayLoad = 1 in
3331def VCVTSS2SDZrm : AVX512XSI<0x5A, MRMSrcMem, (outs FR64X:$dst),
3332 (ins FR32X:$src1, f32mem:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003333 "vcvtss2sd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003334 []>, EVEX_4V, VEX_LIG, Sched<[WriteCvtF2FLd, ReadAfterLd]>,
3335 EVEX_CD8<32, CD8VT1>;
3336
3337// Convert scalar double to scalar single
3338def VCVTSD2SSZrr : AVX512XDI<0x5A, MRMSrcReg, (outs FR32X:$dst),
3339 (ins FR64X:$src1, FR64X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003340 "vcvtsd2ss\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003341 []>, EVEX_4V, VEX_LIG, VEX_W, Sched<[WriteCvtF2F]>;
3342let mayLoad = 1 in
3343def VCVTSD2SSZrm : AVX512XDI<0x5A, MRMSrcMem, (outs FR32X:$dst),
3344 (ins FR64X:$src1, f64mem:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003345 "vcvtsd2ss\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003346 []>, EVEX_4V, VEX_LIG, VEX_W,
3347 Sched<[WriteCvtF2FLd, ReadAfterLd]>, EVEX_CD8<64, CD8VT1>;
3348}
3349
3350def : Pat<(f64 (fextend FR32X:$src)), (VCVTSS2SDZrr FR32X:$src, FR32X:$src)>,
3351 Requires<[HasAVX512]>;
3352def : Pat<(fextend (loadf32 addr:$src)),
3353 (VCVTSS2SDZrm (f32 (IMPLICIT_DEF)), addr:$src)>, Requires<[HasAVX512]>;
3354
3355def : Pat<(extloadf32 addr:$src),
3356 (VCVTSS2SDZrm (f32 (IMPLICIT_DEF)), addr:$src)>,
3357 Requires<[HasAVX512, OptForSize]>;
3358
3359def : Pat<(extloadf32 addr:$src),
3360 (VCVTSS2SDZrr (f32 (IMPLICIT_DEF)), (VMOVSSZrm addr:$src))>,
3361 Requires<[HasAVX512, OptForSpeed]>;
3362
3363def : Pat<(f32 (fround FR64X:$src)), (VCVTSD2SSZrr FR64X:$src, FR64X:$src)>,
3364 Requires<[HasAVX512]>;
3365
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00003366multiclass avx512_vcvt_fp_with_rc<bits<8> opc, string asm, RegisterClass SrcRC,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003367 RegisterClass DstRC, SDNode OpNode, PatFrag mem_frag,
3368 X86MemOperand x86memop, ValueType OpVT, ValueType InVT,
3369 Domain d> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00003370let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003371 def rr : AVX512PI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003372 !strconcat(asm," \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003373 [(set DstRC:$dst,
3374 (OpVT (OpNode (InVT SrcRC:$src))))], d>, EVEX;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003375 def rrb : AVX512PI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src, AVX512RC:$rc),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003376 !strconcat(asm," \t{$rc, $src, $dst|$dst, $src, $rc}"),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003377 [], d>, EVEX, EVEX_B, EVEX_RC;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003378 let mayLoad = 1 in
3379 def rm : AVX512PI<opc, MRMSrcMem, (outs DstRC:$dst), (ins x86memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003380 !strconcat(asm," \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003381 [(set DstRC:$dst,
3382 (OpVT (OpNode (InVT (bitconvert (mem_frag addr:$src))))))], d>, EVEX;
Elena Demikhovskyf404e052014-01-05 14:21:07 +00003383} // hasSideEffects = 0
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003384}
3385
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00003386multiclass avx512_vcvt_fp<bits<8> opc, string asm, RegisterClass SrcRC,
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003387 RegisterClass DstRC, SDNode OpNode, PatFrag mem_frag,
3388 X86MemOperand x86memop, ValueType OpVT, ValueType InVT,
3389 Domain d> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00003390let hasSideEffects = 0 in {
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003391 def rr : AVX512PI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003392 !strconcat(asm," \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003393 [(set DstRC:$dst,
3394 (OpVT (OpNode (InVT SrcRC:$src))))], d>, EVEX;
3395 let mayLoad = 1 in
3396 def rm : AVX512PI<opc, MRMSrcMem, (outs DstRC:$dst), (ins x86memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003397 !strconcat(asm," \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003398 [(set DstRC:$dst,
3399 (OpVT (OpNode (InVT (bitconvert (mem_frag addr:$src))))))], d>, EVEX;
Elena Demikhovskyf404e052014-01-05 14:21:07 +00003400} // hasSideEffects = 0
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003401}
3402
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00003403defm VCVTPD2PSZ : avx512_vcvt_fp_with_rc<0x5A, "vcvtpd2ps", VR512, VR256X, fround,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003404 memopv8f64, f512mem, v8f32, v8f64,
Craig Topperae11aed2014-01-14 07:41:20 +00003405 SSEPackedSingle>, EVEX_V512, VEX_W, PD,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003406 EVEX_CD8<64, CD8VF>;
3407
3408defm VCVTPS2PDZ : avx512_vcvt_fp<0x5A, "vcvtps2pd", VR256X, VR512, fextend,
3409 memopv4f64, f256mem, v8f64, v8f32,
Craig Topper5ccb6172014-02-18 00:21:49 +00003410 SSEPackedDouble>, EVEX_V512, PS,
Craig Topperda7160d2014-02-01 08:17:56 +00003411 EVEX_CD8<32, CD8VH>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003412def : Pat<(v8f64 (extloadv8f32 addr:$src)),
3413 (VCVTPS2PDZrm addr:$src)>;
Elena Demikhovsky3629b4a2014-01-06 08:45:54 +00003414
3415def : Pat<(v8f32 (int_x86_avx512_mask_cvtpd2ps_512 (v8f64 VR512:$src),
3416 (bc_v8f32(v8i32 immAllZerosV)), (i8 -1), (i32 FROUND_CURRENT))),
3417 (VCVTPD2PSZrr VR512:$src)>;
3418
3419def : Pat<(v8f32 (int_x86_avx512_mask_cvtpd2ps_512 (v8f64 VR512:$src),
3420 (bc_v8f32(v8i32 immAllZerosV)), (i8 -1), imm:$rc)),
3421 (VCVTPD2PSZrrb VR512:$src, imm:$rc)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003422
3423//===----------------------------------------------------------------------===//
3424// AVX-512 Vector convert from sign integer to float/double
3425//===----------------------------------------------------------------------===//
3426
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00003427defm VCVTDQ2PSZ : avx512_vcvt_fp_with_rc<0x5B, "vcvtdq2ps", VR512, VR512, sint_to_fp,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003428 memopv8i64, i512mem, v16f32, v16i32,
Craig Topper5ccb6172014-02-18 00:21:49 +00003429 SSEPackedSingle>, EVEX_V512, PS,
Craig Topperda7160d2014-02-01 08:17:56 +00003430 EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003431
3432defm VCVTDQ2PDZ : avx512_vcvt_fp<0xE6, "vcvtdq2pd", VR256X, VR512, sint_to_fp,
3433 memopv4i64, i256mem, v8f64, v8i32,
3434 SSEPackedDouble>, EVEX_V512, XS,
3435 EVEX_CD8<32, CD8VH>;
3436
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00003437defm VCVTTPS2DQZ : avx512_vcvt_fp<0x5B, "vcvttps2dq", VR512, VR512, fp_to_sint,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003438 memopv16f32, f512mem, v16i32, v16f32,
3439 SSEPackedSingle>, EVEX_V512, XS,
3440 EVEX_CD8<32, CD8VF>;
3441
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00003442defm VCVTTPD2DQZ : avx512_vcvt_fp<0xE6, "vcvttpd2dq", VR512, VR256X, fp_to_sint,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003443 memopv8f64, f512mem, v8i32, v8f64,
Craig Topperae11aed2014-01-14 07:41:20 +00003444 SSEPackedDouble>, EVEX_V512, PD, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003445 EVEX_CD8<64, CD8VF>;
3446
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00003447defm VCVTTPS2UDQZ : avx512_vcvt_fp<0x78, "vcvttps2udq", VR512, VR512, fp_to_uint,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003448 memopv16f32, f512mem, v16i32, v16f32,
Craig Topper5ccb6172014-02-18 00:21:49 +00003449 SSEPackedSingle>, EVEX_V512, PS,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003450 EVEX_CD8<32, CD8VF>;
3451
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003452// cvttps2udq (src, 0, mask-all-ones, sae-current)
3453def : Pat<(v16i32 (int_x86_avx512_mask_cvttps2udq_512 (v16f32 VR512:$src),
3454 (v16i32 immAllZerosV), (i16 -1), FROUND_CURRENT)),
3455 (VCVTTPS2UDQZrr VR512:$src)>;
3456
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00003457defm VCVTTPD2UDQZ : avx512_vcvt_fp<0x78, "vcvttpd2udq", VR512, VR256X, fp_to_uint,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003458 memopv8f64, f512mem, v8i32, v8f64,
Craig Topper5ccb6172014-02-18 00:21:49 +00003459 SSEPackedDouble>, EVEX_V512, PS, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003460 EVEX_CD8<64, CD8VF>;
3461
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003462// cvttpd2udq (src, 0, mask-all-ones, sae-current)
3463def : Pat<(v8i32 (int_x86_avx512_mask_cvttpd2udq_512 (v8f64 VR512:$src),
3464 (v8i32 immAllZerosV), (i8 -1), FROUND_CURRENT)),
3465 (VCVTTPD2UDQZrr VR512:$src)>;
3466
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003467defm VCVTUDQ2PDZ : avx512_vcvt_fp<0x7A, "vcvtudq2pd", VR256X, VR512, uint_to_fp,
3468 memopv4i64, f256mem, v8f64, v8i32,
3469 SSEPackedDouble>, EVEX_V512, XS,
3470 EVEX_CD8<32, CD8VH>;
3471
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00003472defm VCVTUDQ2PSZ : avx512_vcvt_fp_with_rc<0x7A, "vcvtudq2ps", VR512, VR512, uint_to_fp,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003473 memopv16i32, f512mem, v16f32, v16i32,
3474 SSEPackedSingle>, EVEX_V512, XD,
3475 EVEX_CD8<32, CD8VF>;
3476
3477def : Pat<(v8i32 (fp_to_uint (v8f32 VR256X:$src1))),
3478 (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr
3479 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
3480
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00003481def : Pat<(v4i32 (fp_to_uint (v4f32 VR128X:$src1))),
3482 (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr
3483 (v16f32 (SUBREG_TO_REG (i32 0), VR128X:$src1, sub_xmm)))), sub_xmm)>;
3484
3485def : Pat<(v8f32 (uint_to_fp (v8i32 VR256X:$src1))),
3486 (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr
3487 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
3488
3489def : Pat<(v4f32 (uint_to_fp (v4i32 VR128X:$src1))),
3490 (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr
3491 (v16i32 (SUBREG_TO_REG (i32 0), VR128X:$src1, sub_xmm)))), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003492
Cameron McInallyf10a7c92014-06-18 14:04:37 +00003493def : Pat<(v4f64 (uint_to_fp (v4i32 VR128X:$src1))),
3494 (EXTRACT_SUBREG (v8f64 (VCVTUDQ2PDZrr
3495 (v8i32 (SUBREG_TO_REG (i32 0), VR128X:$src1, sub_xmm)))), sub_ymm)>;
3496
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003497def : Pat<(v16f32 (int_x86_avx512_mask_cvtdq2ps_512 (v16i32 VR512:$src),
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00003498 (bc_v16f32 (v16i32 immAllZerosV)), (i16 -1), imm:$rc)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003499 (VCVTDQ2PSZrrb VR512:$src, imm:$rc)>;
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00003500def : Pat<(v8f64 (int_x86_avx512_mask_cvtdq2pd_512 (v8i32 VR256X:$src),
3501 (bc_v8f64 (v16i32 immAllZerosV)), (i8 -1))),
3502 (VCVTDQ2PDZrr VR256X:$src)>;
3503def : Pat<(v16f32 (int_x86_avx512_mask_cvtudq2ps_512 (v16i32 VR512:$src),
3504 (bc_v16f32 (v16i32 immAllZerosV)), (i16 -1), imm:$rc)),
3505 (VCVTUDQ2PSZrrb VR512:$src, imm:$rc)>;
3506def : Pat<(v8f64 (int_x86_avx512_mask_cvtudq2pd_512 (v8i32 VR256X:$src),
3507 (bc_v8f64 (v16i32 immAllZerosV)), (i8 -1))),
3508 (VCVTUDQ2PDZrr VR256X:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003509
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003510multiclass avx512_vcvt_fp2int<bits<8> opc, string asm, RegisterClass SrcRC,
3511 RegisterClass DstRC, PatFrag mem_frag,
3512 X86MemOperand x86memop, Domain d> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00003513let hasSideEffects = 0 in {
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003514 def rr : AVX512PI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003515 !strconcat(asm," \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003516 [], d>, EVEX;
3517 def rrb : AVX512PI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src, AVX512RC:$rc),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003518 !strconcat(asm," \t{$rc, $src, $dst|$dst, $src, $rc}"),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003519 [], d>, EVEX, EVEX_B, EVEX_RC;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003520 let mayLoad = 1 in
3521 def rm : AVX512PI<opc, MRMSrcMem, (outs DstRC:$dst), (ins x86memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003522 !strconcat(asm," \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003523 [], d>, EVEX;
Elena Demikhovskyf404e052014-01-05 14:21:07 +00003524} // hasSideEffects = 0
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003525}
3526
3527defm VCVTPS2DQZ : avx512_vcvt_fp2int<0x5B, "vcvtps2dq", VR512, VR512,
Craig Topperae11aed2014-01-14 07:41:20 +00003528 memopv16f32, f512mem, SSEPackedSingle>, PD,
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003529 EVEX_V512, EVEX_CD8<32, CD8VF>;
3530defm VCVTPD2DQZ : avx512_vcvt_fp2int<0xE6, "vcvtpd2dq", VR512, VR256X,
3531 memopv8f64, f512mem, SSEPackedDouble>, XD, VEX_W,
3532 EVEX_V512, EVEX_CD8<64, CD8VF>;
3533
3534def : Pat <(v16i32 (int_x86_avx512_mask_cvtps2dq_512 (v16f32 VR512:$src),
3535 (v16i32 immAllZerosV), (i16 -1), imm:$rc)),
3536 (VCVTPS2DQZrrb VR512:$src, imm:$rc)>;
3537
3538def : Pat <(v8i32 (int_x86_avx512_mask_cvtpd2dq_512 (v8f64 VR512:$src),
3539 (v8i32 immAllZerosV), (i8 -1), imm:$rc)),
3540 (VCVTPD2DQZrrb VR512:$src, imm:$rc)>;
3541
3542defm VCVTPS2UDQZ : avx512_vcvt_fp2int<0x79, "vcvtps2udq", VR512, VR512,
3543 memopv16f32, f512mem, SSEPackedSingle>,
Craig Topper5ccb6172014-02-18 00:21:49 +00003544 PS, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003545defm VCVTPD2UDQZ : avx512_vcvt_fp2int<0x79, "vcvtpd2udq", VR512, VR256X,
3546 memopv8f64, f512mem, SSEPackedDouble>, VEX_W,
Craig Topper5ccb6172014-02-18 00:21:49 +00003547 PS, EVEX_V512, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003548
3549def : Pat <(v16i32 (int_x86_avx512_mask_cvtps2udq_512 (v16f32 VR512:$src),
3550 (v16i32 immAllZerosV), (i16 -1), imm:$rc)),
3551 (VCVTPS2UDQZrrb VR512:$src, imm:$rc)>;
3552
3553def : Pat <(v8i32 (int_x86_avx512_mask_cvtpd2udq_512 (v8f64 VR512:$src),
3554 (v8i32 immAllZerosV), (i8 -1), imm:$rc)),
3555 (VCVTPD2UDQZrrb VR512:$src, imm:$rc)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003556
3557let Predicates = [HasAVX512] in {
3558 def : Pat<(v8f32 (fround (loadv8f64 addr:$src))),
3559 (VCVTPD2PSZrm addr:$src)>;
3560 def : Pat<(v8f64 (extloadv8f32 addr:$src)),
3561 (VCVTPS2PDZrm addr:$src)>;
3562}
3563
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00003564//===----------------------------------------------------------------------===//
3565// Half precision conversion instructions
3566//===----------------------------------------------------------------------===//
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003567multiclass avx512_cvtph2ps<RegisterClass destRC, RegisterClass srcRC,
3568 X86MemOperand x86memop> {
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00003569 def rr : AVX5128I<0x13, MRMSrcReg, (outs destRC:$dst), (ins srcRC:$src),
3570 "vcvtph2ps\t{$src, $dst|$dst, $src}",
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003571 []>, EVEX;
Elena Demikhovskyf404e052014-01-05 14:21:07 +00003572 let hasSideEffects = 0, mayLoad = 1 in
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00003573 def rm : AVX5128I<0x13, MRMSrcMem, (outs destRC:$dst), (ins x86memop:$src),
3574 "vcvtph2ps\t{$src, $dst|$dst, $src}", []>, EVEX;
3575}
3576
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003577multiclass avx512_cvtps2ph<RegisterClass destRC, RegisterClass srcRC,
3578 X86MemOperand x86memop> {
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00003579 def rr : AVX512AIi8<0x1D, MRMDestReg, (outs destRC:$dst),
3580 (ins srcRC:$src1, i32i8imm:$src2),
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003581 "vcvtps2ph \t{$src2, $src1, $dst|$dst, $src1, $src2}",
3582 []>, EVEX;
Elena Demikhovskyf404e052014-01-05 14:21:07 +00003583 let hasSideEffects = 0, mayStore = 1 in
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00003584 def mr : AVX512AIi8<0x1D, MRMDestMem, (outs),
3585 (ins x86memop:$dst, srcRC:$src1, i32i8imm:$src2),
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003586 "vcvtps2ph \t{$src2, $src1, $dst|$dst, $src1, $src2}", []>, EVEX;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00003587}
3588
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003589defm VCVTPH2PSZ : avx512_cvtph2ps<VR512, VR256X, f256mem>, EVEX_V512,
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00003590 EVEX_CD8<32, CD8VH>;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003591defm VCVTPS2PHZ : avx512_cvtps2ph<VR256X, VR512, f256mem>, EVEX_V512,
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00003592 EVEX_CD8<32, CD8VH>;
3593
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003594def : Pat<(v16i16 (int_x86_avx512_mask_vcvtps2ph_512 (v16f32 VR512:$src),
3595 imm:$rc, (bc_v16i16(v8i32 immAllZerosV)), (i16 -1))),
3596 (VCVTPS2PHZrr VR512:$src, imm:$rc)>;
3597
3598def : Pat<(v16f32 (int_x86_avx512_mask_vcvtph2ps_512 (v16i16 VR256X:$src),
3599 (bc_v16f32(v16i32 immAllZerosV)), (i16 -1), (i32 FROUND_CURRENT))),
3600 (VCVTPH2PSZrr VR256X:$src)>;
3601
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003602let Defs = [EFLAGS], Predicates = [HasAVX512] in {
3603 defm VUCOMISSZ : sse12_ord_cmp<0x2E, FR32X, X86cmp, f32, f32mem, loadf32,
Craig Topper5ccb6172014-02-18 00:21:49 +00003604 "ucomiss">, PS, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003605 EVEX_CD8<32, CD8VT1>;
3606 defm VUCOMISDZ : sse12_ord_cmp<0x2E, FR64X, X86cmp, f64, f64mem, loadf64,
Craig Topperae11aed2014-01-14 07:41:20 +00003607 "ucomisd">, PD, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003608 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
3609 let Pattern = []<dag> in {
3610 defm VCOMISSZ : sse12_ord_cmp<0x2F, VR128X, undef, v4f32, f128mem, load,
Craig Topper5ccb6172014-02-18 00:21:49 +00003611 "comiss">, PS, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003612 EVEX_CD8<32, CD8VT1>;
3613 defm VCOMISDZ : sse12_ord_cmp<0x2F, VR128X, undef, v2f64, f128mem, load,
Craig Topperae11aed2014-01-14 07:41:20 +00003614 "comisd">, PD, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003615 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
3616 }
Craig Topper9dd48c82014-01-02 17:28:14 +00003617 let isCodeGenOnly = 1 in {
3618 defm Int_VUCOMISSZ : sse12_ord_cmp<0x2E, VR128X, X86ucomi, v4f32, f128mem,
Craig Topper5ccb6172014-02-18 00:21:49 +00003619 load, "ucomiss">, PS, EVEX, VEX_LIG,
Craig Topper9dd48c82014-01-02 17:28:14 +00003620 EVEX_CD8<32, CD8VT1>;
3621 defm Int_VUCOMISDZ : sse12_ord_cmp<0x2E, VR128X, X86ucomi, v2f64, f128mem,
Craig Topperae11aed2014-01-14 07:41:20 +00003622 load, "ucomisd">, PD, EVEX,
Craig Topper9dd48c82014-01-02 17:28:14 +00003623 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003624
Craig Topper9dd48c82014-01-02 17:28:14 +00003625 defm Int_VCOMISSZ : sse12_ord_cmp<0x2F, VR128X, X86comi, v4f32, f128mem,
Craig Topper5ccb6172014-02-18 00:21:49 +00003626 load, "comiss">, PS, EVEX, VEX_LIG,
Craig Topper9dd48c82014-01-02 17:28:14 +00003627 EVEX_CD8<32, CD8VT1>;
3628 defm Int_VCOMISDZ : sse12_ord_cmp<0x2F, VR128X, X86comi, v2f64, f128mem,
Craig Topperae11aed2014-01-14 07:41:20 +00003629 load, "comisd">, PD, EVEX,
Craig Topper9dd48c82014-01-02 17:28:14 +00003630 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
3631 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003632}
3633
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003634/// avx512_fp14_s rcp14ss, rcp14sd, rsqrt14ss, rsqrt14sd
3635multiclass avx512_fp14_s<bits<8> opc, string OpcodeStr, RegisterClass RC,
3636 X86MemOperand x86memop> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003637 let hasSideEffects = 0 in {
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003638 def rr : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
3639 (ins RC:$src1, RC:$src2),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003640 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003641 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003642 let mayLoad = 1 in {
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003643 def rm : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
3644 (ins RC:$src1, x86memop:$src2),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003645 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003646 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003647 }
3648}
3649}
3650
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003651defm VRCP14SS : avx512_fp14_s<0x4D, "vrcp14ss", FR32X, f32mem>,
3652 EVEX_CD8<32, CD8VT1>;
3653defm VRCP14SD : avx512_fp14_s<0x4D, "vrcp14sd", FR64X, f64mem>,
3654 VEX_W, EVEX_CD8<64, CD8VT1>;
3655defm VRSQRT14SS : avx512_fp14_s<0x4F, "vrsqrt14ss", FR32X, f32mem>,
3656 EVEX_CD8<32, CD8VT1>;
3657defm VRSQRT14SD : avx512_fp14_s<0x4F, "vrsqrt14sd", FR64X, f64mem>,
3658 VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003659
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003660def : Pat <(v4f32 (int_x86_avx512_rcp14_ss (v4f32 VR128X:$src1),
3661 (v4f32 VR128X:$src2), (bc_v4f32 (v4i32 immAllZerosV)), (i8 -1))),
3662 (COPY_TO_REGCLASS (VRCP14SSrr (COPY_TO_REGCLASS VR128X:$src1, FR32X),
3663 (COPY_TO_REGCLASS VR128X:$src2, FR32X)), VR128X)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003664
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003665def : Pat <(v2f64 (int_x86_avx512_rcp14_sd (v2f64 VR128X:$src1),
3666 (v2f64 VR128X:$src2), (bc_v2f64 (v4i32 immAllZerosV)), (i8 -1))),
3667 (COPY_TO_REGCLASS (VRCP14SDrr (COPY_TO_REGCLASS VR128X:$src1, FR64X),
3668 (COPY_TO_REGCLASS VR128X:$src2, FR64X)), VR128X)>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00003669
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003670def : Pat <(v4f32 (int_x86_avx512_rsqrt14_ss (v4f32 VR128X:$src1),
3671 (v4f32 VR128X:$src2), (bc_v4f32 (v4i32 immAllZerosV)), (i8 -1))),
3672 (COPY_TO_REGCLASS (VRSQRT14SSrr (COPY_TO_REGCLASS VR128X:$src1, FR32X),
3673 (COPY_TO_REGCLASS VR128X:$src2, FR32X)), VR128X)>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00003674
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003675def : Pat <(v2f64 (int_x86_avx512_rsqrt14_sd (v2f64 VR128X:$src1),
3676 (v2f64 VR128X:$src2), (bc_v2f64 (v4i32 immAllZerosV)), (i8 -1))),
3677 (COPY_TO_REGCLASS (VRSQRT14SDrr (COPY_TO_REGCLASS VR128X:$src1, FR64X),
3678 (COPY_TO_REGCLASS VR128X:$src2, FR64X)), VR128X)>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00003679
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003680/// avx512_fp14_p rcp14ps, rcp14pd, rsqrt14ps, rsqrt14pd
3681multiclass avx512_fp14_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
3682 RegisterClass RC, X86MemOperand x86memop,
3683 PatFrag mem_frag, ValueType OpVt> {
3684 def r : AVX5128I<opc, MRMSrcReg, (outs RC:$dst), (ins RC:$src),
3685 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003686 " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003687 [(set RC:$dst, (OpVt (OpNode RC:$src)))]>,
3688 EVEX;
3689 def m : AVX5128I<opc, MRMSrcMem, (outs RC:$dst), (ins x86memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003690 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003691 [(set RC:$dst, (OpVt (OpNode (mem_frag addr:$src))))]>,
3692 EVEX;
3693}
3694defm VRSQRT14PSZ : avx512_fp14_p<0x4E, "vrsqrt14ps", X86frsqrt, VR512, f512mem,
3695 memopv16f32, v16f32>, EVEX_V512, EVEX_CD8<32, CD8VF>;
3696defm VRSQRT14PDZ : avx512_fp14_p<0x4E, "vrsqrt14pd", X86frsqrt, VR512, f512mem,
3697 memopv8f64, v8f64>, VEX_W, EVEX_V512, EVEX_CD8<64, CD8VF>;
3698defm VRCP14PSZ : avx512_fp14_p<0x4C, "vrcp14ps", X86frcp, VR512, f512mem,
3699 memopv16f32, v16f32>, EVEX_V512, EVEX_CD8<32, CD8VF>;
3700defm VRCP14PDZ : avx512_fp14_p<0x4C, "vrcp14pd", X86frcp, VR512, f512mem,
3701 memopv8f64, v8f64>, VEX_W, EVEX_V512, EVEX_CD8<64, CD8VF>;
3702
3703def : Pat <(v16f32 (int_x86_avx512_rsqrt14_ps_512 (v16f32 VR512:$src),
3704 (bc_v16f32 (v16i32 immAllZerosV)), (i16 -1))),
3705 (VRSQRT14PSZr VR512:$src)>;
3706def : Pat <(v8f64 (int_x86_avx512_rsqrt14_pd_512 (v8f64 VR512:$src),
3707 (bc_v8f64 (v16i32 immAllZerosV)), (i8 -1))),
3708 (VRSQRT14PDZr VR512:$src)>;
3709
3710def : Pat <(v16f32 (int_x86_avx512_rcp14_ps_512 (v16f32 VR512:$src),
3711 (bc_v16f32 (v16i32 immAllZerosV)), (i16 -1))),
3712 (VRCP14PSZr VR512:$src)>;
3713def : Pat <(v8f64 (int_x86_avx512_rcp14_pd_512 (v8f64 VR512:$src),
3714 (bc_v8f64 (v16i32 immAllZerosV)), (i8 -1))),
3715 (VRCP14PDZr VR512:$src)>;
3716
3717/// avx512_fp28_s rcp28ss, rcp28sd, rsqrt28ss, rsqrt28sd
3718multiclass avx512_fp28_s<bits<8> opc, string OpcodeStr, RegisterClass RC,
3719 X86MemOperand x86memop> {
3720 let hasSideEffects = 0, Predicates = [HasERI] in {
3721 def rr : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
3722 (ins RC:$src1, RC:$src2),
3723 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003724 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>, EVEX_4V;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003725 def rrb : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
3726 (ins RC:$src1, RC:$src2),
3727 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003728 " \t{{sae}, $src2, $src1, $dst|$dst, $src1, $src2, {sae}}"),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003729 []>, EVEX_4V, EVEX_B;
3730 let mayLoad = 1 in {
3731 def rm : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
3732 (ins RC:$src1, x86memop:$src2),
3733 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003734 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>, EVEX_4V;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003735 }
3736}
Elena Demikhovskya3a71402013-10-09 08:16:14 +00003737}
3738
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003739defm VRCP28SS : avx512_fp28_s<0xCB, "vrcp28ss", FR32X, f32mem>,
3740 EVEX_CD8<32, CD8VT1>;
3741defm VRCP28SD : avx512_fp28_s<0xCB, "vrcp28sd", FR64X, f64mem>,
3742 VEX_W, EVEX_CD8<64, CD8VT1>;
3743defm VRSQRT28SS : avx512_fp28_s<0xCD, "vrsqrt28ss", FR32X, f32mem>,
3744 EVEX_CD8<32, CD8VT1>;
3745defm VRSQRT28SD : avx512_fp28_s<0xCD, "vrsqrt28sd", FR64X, f64mem>,
3746 VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00003747
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003748def : Pat <(v4f32 (int_x86_avx512_rcp28_ss (v4f32 VR128X:$src1),
3749 (v4f32 VR128X:$src2), (bc_v4f32 (v4i32 immAllZerosV)), (i8 -1),
3750 FROUND_NO_EXC)),
3751 (COPY_TO_REGCLASS (VRCP28SSrrb (COPY_TO_REGCLASS VR128X:$src1, FR32X),
3752 (COPY_TO_REGCLASS VR128X:$src2, FR32X)), VR128X)>;
3753
3754def : Pat <(v2f64 (int_x86_avx512_rcp28_sd (v2f64 VR128X:$src1),
3755 (v2f64 VR128X:$src2), (bc_v2f64 (v4i32 immAllZerosV)), (i8 -1),
3756 FROUND_NO_EXC)),
3757 (COPY_TO_REGCLASS (VRCP28SDrrb (COPY_TO_REGCLASS VR128X:$src1, FR64X),
3758 (COPY_TO_REGCLASS VR128X:$src2, FR64X)), VR128X)>;
3759
3760def : Pat <(v4f32 (int_x86_avx512_rsqrt28_ss (v4f32 VR128X:$src1),
3761 (v4f32 VR128X:$src2), (bc_v4f32 (v4i32 immAllZerosV)), (i8 -1),
3762 FROUND_NO_EXC)),
3763 (COPY_TO_REGCLASS (VRSQRT28SSrrb (COPY_TO_REGCLASS VR128X:$src1, FR32X),
3764 (COPY_TO_REGCLASS VR128X:$src2, FR32X)), VR128X)>;
3765
3766def : Pat <(v2f64 (int_x86_avx512_rsqrt28_sd (v2f64 VR128X:$src1),
3767 (v2f64 VR128X:$src2), (bc_v2f64 (v4i32 immAllZerosV)), (i8 -1),
3768 FROUND_NO_EXC)),
3769 (COPY_TO_REGCLASS (VRSQRT28SDrrb (COPY_TO_REGCLASS VR128X:$src1, FR64X),
3770 (COPY_TO_REGCLASS VR128X:$src2, FR64X)), VR128X)>;
3771
3772/// avx512_fp28_p rcp28ps, rcp28pd, rsqrt28ps, rsqrt28pd
3773multiclass avx512_fp28_p<bits<8> opc, string OpcodeStr,
3774 RegisterClass RC, X86MemOperand x86memop> {
3775 let hasSideEffects = 0, Predicates = [HasERI] in {
3776 def r : AVX5128I<opc, MRMSrcReg, (outs RC:$dst), (ins RC:$src),
3777 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003778 " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003779 []>, EVEX;
3780 def rb : AVX5128I<opc, MRMSrcReg, (outs RC:$dst), (ins RC:$src),
3781 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003782 " \t{{sae}, $src, $dst|$dst, $src, {sae}}"),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003783 []>, EVEX, EVEX_B;
3784 def m : AVX5128I<opc, MRMSrcMem, (outs RC:$dst), (ins x86memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003785 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003786 []>, EVEX;
3787 }
Elena Demikhovskya3a71402013-10-09 08:16:14 +00003788}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003789defm VRSQRT28PSZ : avx512_fp28_p<0xCC, "vrsqrt28ps", VR512, f512mem>,
3790 EVEX_V512, EVEX_CD8<32, CD8VF>;
3791defm VRSQRT28PDZ : avx512_fp28_p<0xCC, "vrsqrt28pd", VR512, f512mem>,
3792 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VF>;
3793defm VRCP28PSZ : avx512_fp28_p<0xCA, "vrcp28ps", VR512, f512mem>,
3794 EVEX_V512, EVEX_CD8<32, CD8VF>;
3795defm VRCP28PDZ : avx512_fp28_p<0xCA, "vrcp28pd", VR512, f512mem>,
3796 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VF>;
3797
3798def : Pat <(v16f32 (int_x86_avx512_rsqrt28_ps (v16f32 VR512:$src),
3799 (bc_v16f32 (v16i32 immAllZerosV)), (i16 -1), FROUND_NO_EXC)),
3800 (VRSQRT28PSZrb VR512:$src)>;
3801def : Pat <(v8f64 (int_x86_avx512_rsqrt28_pd (v8f64 VR512:$src),
3802 (bc_v8f64 (v16i32 immAllZerosV)), (i8 -1), FROUND_NO_EXC)),
3803 (VRSQRT28PDZrb VR512:$src)>;
3804
3805def : Pat <(v16f32 (int_x86_avx512_rcp28_ps (v16f32 VR512:$src),
3806 (bc_v16f32 (v16i32 immAllZerosV)), (i16 -1), FROUND_NO_EXC)),
3807 (VRCP28PSZrb VR512:$src)>;
3808def : Pat <(v8f64 (int_x86_avx512_rcp28_pd (v8f64 VR512:$src),
3809 (bc_v8f64 (v16i32 immAllZerosV)), (i8 -1), FROUND_NO_EXC)),
3810 (VRCP28PDZrb VR512:$src)>;
3811
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003812multiclass avx512_sqrt_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003813 OpndItins itins_s, OpndItins itins_d> {
3814 def PSZrr :AVX512PSI<opc, MRMSrcReg, (outs VR512:$dst), (ins VR512:$src),
Cameron McInally7b544f02014-02-19 15:16:09 +00003815 !strconcat(OpcodeStr, "ps\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003816 [(set VR512:$dst, (v16f32 (OpNode VR512:$src)))], itins_s.rr>,
3817 EVEX, EVEX_V512;
3818
3819 let mayLoad = 1 in
3820 def PSZrm : AVX512PSI<opc, MRMSrcMem, (outs VR512:$dst), (ins f512mem:$src),
Cameron McInally7b544f02014-02-19 15:16:09 +00003821 !strconcat(OpcodeStr, "ps\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003822 [(set VR512:$dst,
3823 (OpNode (v16f32 (bitconvert (memopv16f32 addr:$src)))))],
3824 itins_s.rm>, EVEX, EVEX_V512, EVEX_CD8<32, CD8VF>;
3825
3826 def PDZrr : AVX512PDI<opc, MRMSrcReg, (outs VR512:$dst), (ins VR512:$src),
Cameron McInally7b544f02014-02-19 15:16:09 +00003827 !strconcat(OpcodeStr, "pd\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003828 [(set VR512:$dst, (v8f64 (OpNode VR512:$src)))], itins_d.rr>,
3829 EVEX, EVEX_V512;
3830
3831 let mayLoad = 1 in
3832 def PDZrm : AVX512PDI<opc, MRMSrcMem, (outs VR512:$dst), (ins f512mem:$src),
Cameron McInally7b544f02014-02-19 15:16:09 +00003833 !strconcat(OpcodeStr, "pd\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003834 [(set VR512:$dst, (OpNode
3835 (v8f64 (bitconvert (memopv16f32 addr:$src)))))],
3836 itins_d.rm>, EVEX, EVEX_V512, EVEX_CD8<64, CD8VF>;
3837
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003838}
3839
3840multiclass avx512_sqrt_scalar<bits<8> opc, string OpcodeStr,
3841 Intrinsic F32Int, Intrinsic F64Int,
3842 OpndItins itins_s, OpndItins itins_d> {
3843 def SSZr : SI<opc, MRMSrcReg, (outs FR32X:$dst),
3844 (ins FR32X:$src1, FR32X:$src2),
3845 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003846 "ss\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003847 [], itins_s.rr>, XS, EVEX_4V;
Craig Topper9dd48c82014-01-02 17:28:14 +00003848 let isCodeGenOnly = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003849 def SSZr_Int : SIi8<opc, MRMSrcReg, (outs VR128X:$dst),
3850 (ins VR128X:$src1, VR128X:$src2),
3851 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003852 "ss\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003853 [(set VR128X:$dst,
3854 (F32Int VR128X:$src1, VR128X:$src2))],
3855 itins_s.rr>, XS, EVEX_4V;
3856 let mayLoad = 1 in {
3857 def SSZm : SI<opc, MRMSrcMem, (outs FR32X:$dst),
3858 (ins FR32X:$src1, f32mem:$src2),
3859 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003860 "ss\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003861 [], itins_s.rm>, XS, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Craig Topper9dd48c82014-01-02 17:28:14 +00003862 let isCodeGenOnly = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003863 def SSZm_Int : SIi8<opc, MRMSrcMem, (outs VR128X:$dst),
3864 (ins VR128X:$src1, ssmem:$src2),
3865 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003866 "ss\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003867 [(set VR128X:$dst,
3868 (F32Int VR128X:$src1, sse_load_f32:$src2))],
3869 itins_s.rm>, XS, EVEX_4V, EVEX_CD8<32, CD8VT1>;
3870 }
3871 def SDZr : SI<opc, MRMSrcReg, (outs FR64X:$dst),
3872 (ins FR64X:$src1, FR64X:$src2),
3873 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003874 "sd\t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003875 XD, EVEX_4V, VEX_W;
Craig Topper9dd48c82014-01-02 17:28:14 +00003876 let isCodeGenOnly = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003877 def SDZr_Int : SIi8<opc, MRMSrcReg, (outs VR128X:$dst),
3878 (ins VR128X:$src1, VR128X:$src2),
3879 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003880 "sd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003881 [(set VR128X:$dst,
3882 (F64Int VR128X:$src1, VR128X:$src2))],
3883 itins_s.rr>, XD, EVEX_4V, VEX_W;
3884 let mayLoad = 1 in {
3885 def SDZm : SI<opc, MRMSrcMem, (outs FR64X:$dst),
3886 (ins FR64X:$src1, f64mem:$src2),
3887 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003888 "sd\t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003889 XD, EVEX_4V, VEX_W, EVEX_CD8<64, CD8VT1>;
Craig Topper9dd48c82014-01-02 17:28:14 +00003890 let isCodeGenOnly = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003891 def SDZm_Int : SIi8<opc, MRMSrcMem, (outs VR128X:$dst),
3892 (ins VR128X:$src1, sdmem:$src2),
3893 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003894 "sd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003895 [(set VR128X:$dst,
3896 (F64Int VR128X:$src1, sse_load_f64:$src2))]>,
3897 XD, EVEX_4V, VEX_W, EVEX_CD8<64, CD8VT1>;
3898 }
3899}
3900
3901
3902defm VSQRT : avx512_sqrt_scalar<0x51, "sqrt",
3903 int_x86_avx512_sqrt_ss, int_x86_avx512_sqrt_sd,
3904 SSE_SQRTSS, SSE_SQRTSD>,
3905 avx512_sqrt_packed<0x51, "vsqrt", fsqrt,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003906 SSE_SQRTPS, SSE_SQRTPD>;
3907
Elena Demikhovskya3a71402013-10-09 08:16:14 +00003908let Predicates = [HasAVX512] in {
Elena Demikhovskyf1648592014-07-22 11:07:31 +00003909 def : Pat<(v16f32 (int_x86_avx512_sqrt_ps_512 (v16f32 VR512:$src1),
3910 (bc_v16f32 (v16i32 immAllZerosV)), (i16 -1), FROUND_CURRENT)),
3911 (VSQRTPSZrr VR512:$src1)>;
3912 def : Pat<(v8f64 (int_x86_avx512_sqrt_pd_512 (v8f64 VR512:$src1),
3913 (bc_v8f64 (v16i32 immAllZerosV)), (i8 -1), FROUND_CURRENT)),
3914 (VSQRTPDZrr VR512:$src1)>;
3915
Elena Demikhovskya3a71402013-10-09 08:16:14 +00003916 def : Pat<(f32 (fsqrt FR32X:$src)),
3917 (VSQRTSSZr (f32 (IMPLICIT_DEF)), FR32X:$src)>;
3918 def : Pat<(f32 (fsqrt (load addr:$src))),
3919 (VSQRTSSZm (f32 (IMPLICIT_DEF)), addr:$src)>,
3920 Requires<[OptForSize]>;
3921 def : Pat<(f64 (fsqrt FR64X:$src)),
3922 (VSQRTSDZr (f64 (IMPLICIT_DEF)), FR64X:$src)>;
3923 def : Pat<(f64 (fsqrt (load addr:$src))),
3924 (VSQRTSDZm (f64 (IMPLICIT_DEF)), addr:$src)>,
3925 Requires<[OptForSize]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003926
Elena Demikhovskya3a71402013-10-09 08:16:14 +00003927 def : Pat<(f32 (X86frsqrt FR32X:$src)),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003928 (VRSQRT14SSrr (f32 (IMPLICIT_DEF)), FR32X:$src)>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00003929 def : Pat<(f32 (X86frsqrt (load addr:$src))),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003930 (VRSQRT14SSrm (f32 (IMPLICIT_DEF)), addr:$src)>,
Elena Demikhovskya3a71402013-10-09 08:16:14 +00003931 Requires<[OptForSize]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003932
Elena Demikhovskya3a71402013-10-09 08:16:14 +00003933 def : Pat<(f32 (X86frcp FR32X:$src)),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003934 (VRCP14SSrr (f32 (IMPLICIT_DEF)), FR32X:$src)>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00003935 def : Pat<(f32 (X86frcp (load addr:$src))),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003936 (VRCP14SSrm (f32 (IMPLICIT_DEF)), addr:$src)>,
Elena Demikhovskya3a71402013-10-09 08:16:14 +00003937 Requires<[OptForSize]>;
3938
3939 def : Pat<(int_x86_sse_sqrt_ss VR128X:$src),
3940 (COPY_TO_REGCLASS (VSQRTSSZr (f32 (IMPLICIT_DEF)),
3941 (COPY_TO_REGCLASS VR128X:$src, FR32)),
3942 VR128X)>;
3943 def : Pat<(int_x86_sse_sqrt_ss sse_load_f32:$src),
3944 (VSQRTSSZm_Int (v4f32 (IMPLICIT_DEF)), sse_load_f32:$src)>;
3945
3946 def : Pat<(int_x86_sse2_sqrt_sd VR128X:$src),
3947 (COPY_TO_REGCLASS (VSQRTSDZr (f64 (IMPLICIT_DEF)),
3948 (COPY_TO_REGCLASS VR128X:$src, FR64)),
3949 VR128X)>;
3950 def : Pat<(int_x86_sse2_sqrt_sd sse_load_f64:$src),
3951 (VSQRTSDZm_Int (v2f64 (IMPLICIT_DEF)), sse_load_f64:$src)>;
3952}
3953
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003954
3955multiclass avx512_fp_unop_rm<bits<8> opcps, bits<8> opcpd, string OpcodeStr,
3956 X86MemOperand x86memop, RegisterClass RC,
3957 PatFrag mem_frag32, PatFrag mem_frag64,
3958 Intrinsic V4F32Int, Intrinsic V2F64Int,
3959 CD8VForm VForm> {
3960let ExeDomain = SSEPackedSingle in {
3961 // Intrinsic operation, reg.
3962 // Vector intrinsic operation, reg
3963 def PSr : AVX512AIi8<opcps, MRMSrcReg,
3964 (outs RC:$dst), (ins RC:$src1, i32i8imm:$src2),
3965 !strconcat(OpcodeStr,
3966 "ps\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
3967 [(set RC:$dst, (V4F32Int RC:$src1, imm:$src2))]>;
3968
3969 // Vector intrinsic operation, mem
3970 def PSm : AVX512AIi8<opcps, MRMSrcMem,
3971 (outs RC:$dst), (ins x86memop:$src1, i32i8imm:$src2),
3972 !strconcat(OpcodeStr,
3973 "ps\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
3974 [(set RC:$dst,
3975 (V4F32Int (mem_frag32 addr:$src1),imm:$src2))]>,
3976 EVEX_CD8<32, VForm>;
3977} // ExeDomain = SSEPackedSingle
3978
3979let ExeDomain = SSEPackedDouble in {
3980 // Vector intrinsic operation, reg
3981 def PDr : AVX512AIi8<opcpd, MRMSrcReg,
3982 (outs RC:$dst), (ins RC:$src1, i32i8imm:$src2),
3983 !strconcat(OpcodeStr,
3984 "pd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
3985 [(set RC:$dst, (V2F64Int RC:$src1, imm:$src2))]>;
3986
3987 // Vector intrinsic operation, mem
3988 def PDm : AVX512AIi8<opcpd, MRMSrcMem,
3989 (outs RC:$dst), (ins x86memop:$src1, i32i8imm:$src2),
3990 !strconcat(OpcodeStr,
3991 "pd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
3992 [(set RC:$dst,
3993 (V2F64Int (mem_frag64 addr:$src1),imm:$src2))]>,
3994 EVEX_CD8<64, VForm>;
3995} // ExeDomain = SSEPackedDouble
3996}
3997
3998multiclass avx512_fp_binop_rm<bits<8> opcss, bits<8> opcsd,
3999 string OpcodeStr,
4000 Intrinsic F32Int,
4001 Intrinsic F64Int> {
4002let ExeDomain = GenericDomain in {
4003 // Operation, reg.
4004 let hasSideEffects = 0 in
4005 def SSr : AVX512AIi8<opcss, MRMSrcReg,
4006 (outs FR32X:$dst), (ins FR32X:$src1, FR32X:$src2, i32i8imm:$src3),
4007 !strconcat(OpcodeStr,
4008 "ss\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
4009 []>;
4010
4011 // Intrinsic operation, reg.
Craig Topper9dd48c82014-01-02 17:28:14 +00004012 let isCodeGenOnly = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004013 def SSr_Int : AVX512AIi8<opcss, MRMSrcReg,
4014 (outs VR128X:$dst), (ins VR128X:$src1, VR128X:$src2, i32i8imm:$src3),
4015 !strconcat(OpcodeStr,
4016 "ss\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
4017 [(set VR128X:$dst, (F32Int VR128X:$src1, VR128X:$src2, imm:$src3))]>;
4018
4019 // Intrinsic operation, mem.
4020 def SSm : AVX512AIi8<opcss, MRMSrcMem, (outs VR128X:$dst),
4021 (ins VR128X:$src1, ssmem:$src2, i32i8imm:$src3),
4022 !strconcat(OpcodeStr,
4023 "ss\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
4024 [(set VR128X:$dst, (F32Int VR128X:$src1,
4025 sse_load_f32:$src2, imm:$src3))]>,
4026 EVEX_CD8<32, CD8VT1>;
4027
4028 // Operation, reg.
4029 let hasSideEffects = 0 in
4030 def SDr : AVX512AIi8<opcsd, MRMSrcReg,
4031 (outs FR64X:$dst), (ins FR64X:$src1, FR64X:$src2, i32i8imm:$src3),
4032 !strconcat(OpcodeStr,
4033 "sd\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
4034 []>, VEX_W;
4035
4036 // Intrinsic operation, reg.
Craig Topper9dd48c82014-01-02 17:28:14 +00004037 let isCodeGenOnly = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004038 def SDr_Int : AVX512AIi8<opcsd, MRMSrcReg,
4039 (outs VR128X:$dst), (ins VR128X:$src1, VR128X:$src2, i32i8imm:$src3),
4040 !strconcat(OpcodeStr,
4041 "sd\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
4042 [(set VR128X:$dst, (F64Int VR128X:$src1, VR128X:$src2, imm:$src3))]>,
4043 VEX_W;
4044
4045 // Intrinsic operation, mem.
4046 def SDm : AVX512AIi8<opcsd, MRMSrcMem,
4047 (outs VR128X:$dst), (ins VR128X:$src1, sdmem:$src2, i32i8imm:$src3),
4048 !strconcat(OpcodeStr,
4049 "sd\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
4050 [(set VR128X:$dst,
4051 (F64Int VR128X:$src1, sse_load_f64:$src2, imm:$src3))]>,
4052 VEX_W, EVEX_CD8<64, CD8VT1>;
4053} // ExeDomain = GenericDomain
4054}
4055
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004056multiclass avx512_rndscale<bits<8> opc, string OpcodeStr,
4057 X86MemOperand x86memop, RegisterClass RC,
4058 PatFrag mem_frag, Domain d> {
4059let ExeDomain = d in {
4060 // Intrinsic operation, reg.
4061 // Vector intrinsic operation, reg
4062 def r : AVX512AIi8<opc, MRMSrcReg,
4063 (outs RC:$dst), (ins RC:$src1, i32i8imm:$src2),
4064 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004065 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004066 []>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004067
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004068 // Vector intrinsic operation, mem
4069 def m : AVX512AIi8<opc, MRMSrcMem,
4070 (outs RC:$dst), (ins x86memop:$src1, i32i8imm:$src2),
4071 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004072 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004073 []>, EVEX;
4074} // ExeDomain
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004075}
4076
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004077
4078defm VRNDSCALEPSZ : avx512_rndscale<0x08, "vrndscaleps", f512mem, VR512,
4079 memopv16f32, SSEPackedSingle>, EVEX_V512,
4080 EVEX_CD8<32, CD8VF>;
4081
4082def : Pat<(v16f32 (int_x86_avx512_mask_rndscale_ps_512 (v16f32 VR512:$src1),
Elena Demikhovskye73333a2014-05-04 13:35:37 +00004083 imm:$src2, (v16f32 VR512:$src1), (i16 -1),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004084 FROUND_CURRENT)),
4085 (VRNDSCALEPSZr VR512:$src1, imm:$src2)>;
4086
4087
4088defm VRNDSCALEPDZ : avx512_rndscale<0x09, "vrndscalepd", f512mem, VR512,
4089 memopv8f64, SSEPackedDouble>, EVEX_V512,
4090 VEX_W, EVEX_CD8<64, CD8VF>;
4091
4092def : Pat<(v8f64 (int_x86_avx512_mask_rndscale_pd_512 (v8f64 VR512:$src1),
Elena Demikhovskye73333a2014-05-04 13:35:37 +00004093 imm:$src2, (v8f64 VR512:$src1), (i8 -1),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004094 FROUND_CURRENT)),
4095 (VRNDSCALEPDZr VR512:$src1, imm:$src2)>;
4096
4097multiclass avx512_rndscale_scalar<bits<8> opc, string OpcodeStr,
4098 Operand x86memop, RegisterClass RC, Domain d> {
4099let ExeDomain = d in {
4100 def r : AVX512AIi8<opc, MRMSrcReg,
4101 (outs RC:$dst), (ins RC:$src1, RC:$src2, i32i8imm:$src3),
4102 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004103 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004104 []>, EVEX_4V;
4105
4106 def m : AVX512AIi8<opc, MRMSrcMem,
4107 (outs RC:$dst), (ins RC:$src1, x86memop:$src2, i32i8imm:$src3),
4108 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004109 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004110 []>, EVEX_4V;
4111} // ExeDomain
4112}
4113
4114defm VRNDSCALESS : avx512_rndscale_scalar<0x0A, "vrndscaless", ssmem, FR32X,
4115 SSEPackedSingle>, EVEX_CD8<32, CD8VT1>;
4116
4117defm VRNDSCALESD : avx512_rndscale_scalar<0x0B, "vrndscalesd", sdmem, FR64X,
4118 SSEPackedDouble>, EVEX_CD8<64, CD8VT1>;
4119
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004120def : Pat<(ffloor FR32X:$src),
4121 (VRNDSCALESSr (f32 (IMPLICIT_DEF)), FR32X:$src, (i32 0x1))>;
4122def : Pat<(f64 (ffloor FR64X:$src)),
4123 (VRNDSCALESDr (f64 (IMPLICIT_DEF)), FR64X:$src, (i32 0x1))>;
4124def : Pat<(f32 (fnearbyint FR32X:$src)),
4125 (VRNDSCALESSr (f32 (IMPLICIT_DEF)), FR32X:$src, (i32 0xC))>;
4126def : Pat<(f64 (fnearbyint FR64X:$src)),
4127 (VRNDSCALESDr (f64 (IMPLICIT_DEF)), FR64X:$src, (i32 0xC))>;
4128def : Pat<(f32 (fceil FR32X:$src)),
4129 (VRNDSCALESSr (f32 (IMPLICIT_DEF)), FR32X:$src, (i32 0x2))>;
4130def : Pat<(f64 (fceil FR64X:$src)),
4131 (VRNDSCALESDr (f64 (IMPLICIT_DEF)), FR64X:$src, (i32 0x2))>;
4132def : Pat<(f32 (frint FR32X:$src)),
4133 (VRNDSCALESSr (f32 (IMPLICIT_DEF)), FR32X:$src, (i32 0x4))>;
4134def : Pat<(f64 (frint FR64X:$src)),
4135 (VRNDSCALESDr (f64 (IMPLICIT_DEF)), FR64X:$src, (i32 0x4))>;
4136def : Pat<(f32 (ftrunc FR32X:$src)),
4137 (VRNDSCALESSr (f32 (IMPLICIT_DEF)), FR32X:$src, (i32 0x3))>;
4138def : Pat<(f64 (ftrunc FR64X:$src)),
4139 (VRNDSCALESDr (f64 (IMPLICIT_DEF)), FR64X:$src, (i32 0x3))>;
4140
4141def : Pat<(v16f32 (ffloor VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004142 (VRNDSCALEPSZr VR512:$src, (i32 0x1))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004143def : Pat<(v16f32 (fnearbyint VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004144 (VRNDSCALEPSZr VR512:$src, (i32 0xC))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004145def : Pat<(v16f32 (fceil VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004146 (VRNDSCALEPSZr VR512:$src, (i32 0x2))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004147def : Pat<(v16f32 (frint VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004148 (VRNDSCALEPSZr VR512:$src, (i32 0x4))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004149def : Pat<(v16f32 (ftrunc VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004150 (VRNDSCALEPSZr VR512:$src, (i32 0x3))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004151
4152def : Pat<(v8f64 (ffloor VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004153 (VRNDSCALEPDZr VR512:$src, (i32 0x1))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004154def : Pat<(v8f64 (fnearbyint VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004155 (VRNDSCALEPDZr VR512:$src, (i32 0xC))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004156def : Pat<(v8f64 (fceil VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004157 (VRNDSCALEPDZr VR512:$src, (i32 0x2))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004158def : Pat<(v8f64 (frint VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004159 (VRNDSCALEPDZr VR512:$src, (i32 0x4))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004160def : Pat<(v8f64 (ftrunc VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004161 (VRNDSCALEPDZr VR512:$src, (i32 0x3))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004162
4163//-------------------------------------------------
4164// Integer truncate and extend operations
4165//-------------------------------------------------
4166
4167multiclass avx512_trunc_sat<bits<8> opc, string OpcodeStr,
4168 RegisterClass dstRC, RegisterClass srcRC,
4169 RegisterClass KRC, X86MemOperand x86memop> {
4170 def rr : AVX512XS8I<opc, MRMDestReg, (outs dstRC:$dst),
4171 (ins srcRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004172 !strconcat(OpcodeStr," \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004173 []>, EVEX;
4174
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004175 def rrk : AVX512XS8I<opc, MRMDestReg, (outs dstRC:$dst),
4176 (ins KRC:$mask, srcRC:$src),
4177 !strconcat(OpcodeStr,
4178 " \t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}"),
4179 []>, EVEX, EVEX_K;
4180
4181 def rrkz : AVX512XS8I<opc, MRMDestReg, (outs dstRC:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004182 (ins KRC:$mask, srcRC:$src),
4183 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004184 " \t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004185 []>, EVEX, EVEX_KZ;
4186
4187 def mr : AVX512XS8I<opc, MRMDestMem, (outs), (ins x86memop:$dst, srcRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004188 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004189 []>, EVEX;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004190
4191 def mrk : AVX512XS8I<opc, MRMDestMem, (outs),
4192 (ins x86memop:$dst, KRC:$mask, srcRC:$src),
4193 !strconcat(OpcodeStr, " \t{$src, $dst {${mask}}|${dst} {${mask}}, $src}"),
4194 []>, EVEX, EVEX_K;
4195
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004196}
4197defm VPMOVQB : avx512_trunc_sat<0x32, "vpmovqb", VR128X, VR512, VK8WM,
4198 i128mem>, EVEX_V512, EVEX_CD8<8, CD8VO>;
4199defm VPMOVSQB : avx512_trunc_sat<0x22, "vpmovsqb", VR128X, VR512, VK8WM,
4200 i128mem>, EVEX_V512, EVEX_CD8<8, CD8VO>;
4201defm VPMOVUSQB : avx512_trunc_sat<0x12, "vpmovusqb", VR128X, VR512, VK8WM,
4202 i128mem>, EVEX_V512, EVEX_CD8<8, CD8VO>;
4203defm VPMOVQW : avx512_trunc_sat<0x34, "vpmovqw", VR128X, VR512, VK8WM,
4204 i128mem>, EVEX_V512, EVEX_CD8<16, CD8VQ>;
4205defm VPMOVSQW : avx512_trunc_sat<0x24, "vpmovsqw", VR128X, VR512, VK8WM,
4206 i128mem>, EVEX_V512, EVEX_CD8<16, CD8VQ>;
4207defm VPMOVUSQW : avx512_trunc_sat<0x14, "vpmovusqw", VR128X, VR512, VK8WM,
4208 i128mem>, EVEX_V512, EVEX_CD8<16, CD8VQ>;
4209defm VPMOVQD : avx512_trunc_sat<0x35, "vpmovqd", VR256X, VR512, VK8WM,
4210 i256mem>, EVEX_V512, EVEX_CD8<32, CD8VH>;
4211defm VPMOVSQD : avx512_trunc_sat<0x25, "vpmovsqd", VR256X, VR512, VK8WM,
4212 i256mem>, EVEX_V512, EVEX_CD8<32, CD8VH>;
4213defm VPMOVUSQD : avx512_trunc_sat<0x15, "vpmovusqd", VR256X, VR512, VK8WM,
4214 i256mem>, EVEX_V512, EVEX_CD8<32, CD8VH>;
4215defm VPMOVDW : avx512_trunc_sat<0x33, "vpmovdw", VR256X, VR512, VK16WM,
4216 i256mem>, EVEX_V512, EVEX_CD8<16, CD8VH>;
4217defm VPMOVSDW : avx512_trunc_sat<0x23, "vpmovsdw", VR256X, VR512, VK16WM,
4218 i256mem>, EVEX_V512, EVEX_CD8<16, CD8VH>;
4219defm VPMOVUSDW : avx512_trunc_sat<0x13, "vpmovusdw", VR256X, VR512, VK16WM,
4220 i256mem>, EVEX_V512, EVEX_CD8<16, CD8VH>;
4221defm VPMOVDB : avx512_trunc_sat<0x31, "vpmovdb", VR128X, VR512, VK16WM,
4222 i128mem>, EVEX_V512, EVEX_CD8<8, CD8VQ>;
4223defm VPMOVSDB : avx512_trunc_sat<0x21, "vpmovsdb", VR128X, VR512, VK16WM,
4224 i128mem>, EVEX_V512, EVEX_CD8<8, CD8VQ>;
4225defm VPMOVUSDB : avx512_trunc_sat<0x11, "vpmovusdb", VR128X, VR512, VK16WM,
4226 i128mem>, EVEX_V512, EVEX_CD8<8, CD8VQ>;
4227
4228def : Pat<(v16i8 (X86vtrunc (v8i64 VR512:$src))), (VPMOVQBrr VR512:$src)>;
4229def : Pat<(v8i16 (X86vtrunc (v8i64 VR512:$src))), (VPMOVQWrr VR512:$src)>;
4230def : Pat<(v16i16 (X86vtrunc (v16i32 VR512:$src))), (VPMOVDWrr VR512:$src)>;
4231def : Pat<(v16i8 (X86vtrunc (v16i32 VR512:$src))), (VPMOVDBrr VR512:$src)>;
4232def : Pat<(v8i32 (X86vtrunc (v8i64 VR512:$src))), (VPMOVQDrr VR512:$src)>;
4233
4234def : Pat<(v16i8 (X86vtruncm VK16WM:$mask, (v16i32 VR512:$src))),
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004235 (VPMOVDBrrkz VK16WM:$mask, VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004236def : Pat<(v16i16 (X86vtruncm VK16WM:$mask, (v16i32 VR512:$src))),
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004237 (VPMOVDWrrkz VK16WM:$mask, VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004238def : Pat<(v8i16 (X86vtruncm VK8WM:$mask, (v8i64 VR512:$src))),
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004239 (VPMOVQWrrkz VK8WM:$mask, VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004240def : Pat<(v8i32 (X86vtruncm VK8WM:$mask, (v8i64 VR512:$src))),
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004241 (VPMOVQDrrkz VK8WM:$mask, VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004242
4243
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004244multiclass avx512_extend<bits<8> opc, string OpcodeStr, RegisterClass KRC,
4245 RegisterClass DstRC, RegisterClass SrcRC, SDNode OpNode,
4246 PatFrag mem_frag, X86MemOperand x86memop,
4247 ValueType OpVT, ValueType InVT> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004248
4249 def rr : AVX5128I<opc, MRMSrcReg, (outs DstRC:$dst),
4250 (ins SrcRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004251 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004252 [(set DstRC:$dst, (OpVT (OpNode (InVT SrcRC:$src))))]>, EVEX;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004253
4254 def rrk : AVX5128I<opc, MRMSrcReg, (outs DstRC:$dst),
4255 (ins KRC:$mask, SrcRC:$src),
4256 !strconcat(OpcodeStr, " \t{$src, $dst {${mask}} |$dst {${mask}}, $src}"),
4257 []>, EVEX, EVEX_K;
4258
4259 def rrkz : AVX5128I<opc, MRMSrcReg, (outs DstRC:$dst),
4260 (ins KRC:$mask, SrcRC:$src),
4261 !strconcat(OpcodeStr, " \t{$src, $dst {${mask}} {z}|$dst {${mask}} {z}, $src}"),
4262 []>, EVEX, EVEX_KZ;
4263
4264 let mayLoad = 1 in {
4265 def rm : AVX5128I<opc, MRMSrcMem, (outs DstRC:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004266 (ins x86memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004267 !strconcat(OpcodeStr," \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004268 [(set DstRC:$dst,
4269 (OpVT (OpNode (InVT (bitconvert (mem_frag addr:$src))))))]>,
4270 EVEX;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004271
4272 def rmk : AVX5128I<opc, MRMSrcMem, (outs DstRC:$dst),
4273 (ins KRC:$mask, x86memop:$src),
4274 !strconcat(OpcodeStr," \t{$src, $dst {${mask}} |$dst {${mask}}, $src}"),
4275 []>,
4276 EVEX, EVEX_K;
4277
4278 def rmkz : AVX5128I<opc, MRMSrcMem, (outs DstRC:$dst),
4279 (ins KRC:$mask, x86memop:$src),
4280 !strconcat(OpcodeStr," \t{$src, $dst {${mask}} {z}|$dst {${mask}} {z}, $src}"),
4281 []>,
4282 EVEX, EVEX_KZ;
4283 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004284}
4285
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004286defm VPMOVZXBDZ: avx512_extend<0x31, "vpmovzxbd", VK16WM, VR512, VR128X, X86vzext,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004287 memopv2i64, i128mem, v16i32, v16i8>, EVEX_V512,
4288 EVEX_CD8<8, CD8VQ>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004289defm VPMOVZXBQZ: avx512_extend<0x32, "vpmovzxbq", VK8WM, VR512, VR128X, X86vzext,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004290 memopv2i64, i128mem, v8i64, v16i8>, EVEX_V512,
4291 EVEX_CD8<8, CD8VO>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004292defm VPMOVZXWDZ: avx512_extend<0x33, "vpmovzxwd", VK16WM, VR512, VR256X, X86vzext,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004293 memopv4i64, i256mem, v16i32, v16i16>, EVEX_V512,
4294 EVEX_CD8<16, CD8VH>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004295defm VPMOVZXWQZ: avx512_extend<0x34, "vpmovzxwq", VK8WM, VR512, VR128X, X86vzext,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004296 memopv2i64, i128mem, v8i64, v8i16>, EVEX_V512,
4297 EVEX_CD8<16, CD8VQ>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004298defm VPMOVZXDQZ: avx512_extend<0x35, "vpmovzxdq", VK8WM, VR512, VR256X, X86vzext,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004299 memopv4i64, i256mem, v8i64, v8i32>, EVEX_V512,
4300 EVEX_CD8<32, CD8VH>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004301
4302defm VPMOVSXBDZ: avx512_extend<0x21, "vpmovsxbd", VK16WM, VR512, VR128X, X86vsext,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004303 memopv2i64, i128mem, v16i32, v16i8>, EVEX_V512,
4304 EVEX_CD8<8, CD8VQ>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004305defm VPMOVSXBQZ: avx512_extend<0x22, "vpmovsxbq", VK8WM, VR512, VR128X, X86vsext,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004306 memopv2i64, i128mem, v8i64, v16i8>, EVEX_V512,
4307 EVEX_CD8<8, CD8VO>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004308defm VPMOVSXWDZ: avx512_extend<0x23, "vpmovsxwd", VK16WM, VR512, VR256X, X86vsext,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004309 memopv4i64, i256mem, v16i32, v16i16>, EVEX_V512,
4310 EVEX_CD8<16, CD8VH>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004311defm VPMOVSXWQZ: avx512_extend<0x24, "vpmovsxwq", VK8WM, VR512, VR128X, X86vsext,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004312 memopv2i64, i128mem, v8i64, v8i16>, EVEX_V512,
4313 EVEX_CD8<16, CD8VQ>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004314defm VPMOVSXDQZ: avx512_extend<0x25, "vpmovsxdq", VK8WM, VR512, VR256X, X86vsext,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004315 memopv4i64, i256mem, v8i64, v8i32>, EVEX_V512,
4316 EVEX_CD8<32, CD8VH>;
4317
4318//===----------------------------------------------------------------------===//
4319// GATHER - SCATTER Operations
4320
4321multiclass avx512_gather<bits<8> opc, string OpcodeStr, RegisterClass KRC,
4322 RegisterClass RC, X86MemOperand memop> {
4323let mayLoad = 1,
4324 Constraints = "@earlyclobber $dst, $src1 = $dst, $mask = $mask_wb" in
4325 def rm : AVX5128I<opc, MRMSrcMem, (outs RC:$dst, KRC:$mask_wb),
4326 (ins RC:$src1, KRC:$mask, memop:$src2),
4327 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004328 " \t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004329 []>, EVEX, EVEX_K;
4330}
Cameron McInally45325962014-03-26 13:50:50 +00004331
4332let ExeDomain = SSEPackedDouble in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004333defm VGATHERDPDZ : avx512_gather<0x92, "vgatherdpd", VK8WM, VR512, vy64xmem>,
4334 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004335defm VGATHERQPDZ : avx512_gather<0x93, "vgatherqpd", VK8WM, VR512, vz64mem>,
4336 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Cameron McInally45325962014-03-26 13:50:50 +00004337}
4338
4339let ExeDomain = SSEPackedSingle in {
4340defm VGATHERDPSZ : avx512_gather<0x92, "vgatherdps", VK16WM, VR512, vz32mem>,
4341 EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004342defm VGATHERQPSZ : avx512_gather<0x93, "vgatherqps", VK8WM, VR256X, vz64mem>,
4343 EVEX_V512, EVEX_CD8<32, CD8VT1>;
Cameron McInally45325962014-03-26 13:50:50 +00004344}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004345
4346defm VPGATHERDQZ : avx512_gather<0x90, "vpgatherdq", VK8WM, VR512, vy64xmem>,
4347 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
4348defm VPGATHERDDZ : avx512_gather<0x90, "vpgatherdd", VK16WM, VR512, vz32mem>,
4349 EVEX_V512, EVEX_CD8<32, CD8VT1>;
4350
4351defm VPGATHERQQZ : avx512_gather<0x91, "vpgatherqq", VK8WM, VR512, vz64mem>,
4352 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
4353defm VPGATHERQDZ : avx512_gather<0x91, "vpgatherqd", VK8WM, VR256X, vz64mem>,
4354 EVEX_V512, EVEX_CD8<32, CD8VT1>;
4355
4356multiclass avx512_scatter<bits<8> opc, string OpcodeStr, RegisterClass KRC,
4357 RegisterClass RC, X86MemOperand memop> {
4358let mayStore = 1, Constraints = "$mask = $mask_wb" in
4359 def mr : AVX5128I<opc, MRMDestMem, (outs KRC:$mask_wb),
4360 (ins memop:$dst, KRC:$mask, RC:$src2),
4361 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004362 " \t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004363 []>, EVEX, EVEX_K;
4364}
4365
Cameron McInally45325962014-03-26 13:50:50 +00004366let ExeDomain = SSEPackedDouble in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004367defm VSCATTERDPDZ : avx512_scatter<0xA2, "vscatterdpd", VK8WM, VR512, vy64xmem>,
4368 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004369defm VSCATTERQPDZ : avx512_scatter<0xA3, "vscatterqpd", VK8WM, VR512, vz64mem>,
4370 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Cameron McInally45325962014-03-26 13:50:50 +00004371}
4372
4373let ExeDomain = SSEPackedSingle in {
4374defm VSCATTERDPSZ : avx512_scatter<0xA2, "vscatterdps", VK16WM, VR512, vz32mem>,
4375 EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004376defm VSCATTERQPSZ : avx512_scatter<0xA3, "vscatterqps", VK8WM, VR256X, vz64mem>,
4377 EVEX_V512, EVEX_CD8<32, CD8VT1>;
Cameron McInally45325962014-03-26 13:50:50 +00004378}
4379
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004380defm VPSCATTERDQZ : avx512_scatter<0xA0, "vpscatterdq", VK8WM, VR512, vy64xmem>,
4381 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
4382defm VPSCATTERDDZ : avx512_scatter<0xA0, "vpscatterdd", VK16WM, VR512, vz32mem>,
4383 EVEX_V512, EVEX_CD8<32, CD8VT1>;
4384
4385defm VPSCATTERQQZ : avx512_scatter<0xA1, "vpscatterqq", VK8WM, VR512, vz64mem>,
4386 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
4387defm VPSCATTERQDZ : avx512_scatter<0xA1, "vpscatterqd", VK8WM, VR256X, vz64mem>,
4388 EVEX_V512, EVEX_CD8<32, CD8VT1>;
4389
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00004390// prefetch
4391multiclass avx512_gather_scatter_prefetch<bits<8> opc, Format F, string OpcodeStr,
4392 RegisterClass KRC, X86MemOperand memop> {
4393 let Predicates = [HasPFI], hasSideEffects = 1 in
4394 def m : AVX5128I<opc, F, (outs), (ins KRC:$mask, memop:$src),
4395 !strconcat(OpcodeStr, " \t{$src {${mask}}|{${mask}}, $src}"),
4396 []>, EVEX, EVEX_K;
4397}
4398
4399defm VGATHERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dps",
4400 VK16WM, vz32mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
4401
4402defm VGATHERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qps",
4403 VK8WM, vz64mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
4404
4405defm VGATHERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dpd",
4406 VK8WM, vy32mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
4407
4408defm VGATHERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qpd",
4409 VK8WM, vz64mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
4410
4411defm VGATHERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dps",
4412 VK16WM, vz32mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
4413
4414defm VGATHERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qps",
4415 VK8WM, vz64mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
4416
4417defm VGATHERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dpd",
4418 VK8WM, vy32mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
4419
4420defm VGATHERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qpd",
4421 VK8WM, vz64mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
4422
4423defm VSCATTERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dps",
4424 VK16WM, vz32mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
4425
4426defm VSCATTERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qps",
4427 VK8WM, vz64mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
4428
4429defm VSCATTERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dpd",
4430 VK8WM, vy32mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
4431
4432defm VSCATTERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qpd",
4433 VK8WM, vz64mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
4434
4435defm VSCATTERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dps",
4436 VK16WM, vz32mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
4437
4438defm VSCATTERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qps",
4439 VK8WM, vz64mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
4440
4441defm VSCATTERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dpd",
4442 VK8WM, vy32mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
4443
4444defm VSCATTERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qpd",
4445 VK8WM, vz64mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004446//===----------------------------------------------------------------------===//
4447// VSHUFPS - VSHUFPD Operations
4448
4449multiclass avx512_shufp<RegisterClass RC, X86MemOperand x86memop,
4450 ValueType vt, string OpcodeStr, PatFrag mem_frag,
4451 Domain d> {
4452 def rmi : AVX512PIi8<0xC6, MRMSrcMem, (outs RC:$dst),
4453 (ins RC:$src1, x86memop:$src2, i8imm:$src3),
4454 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004455 " \t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004456 [(set RC:$dst, (vt (X86Shufp RC:$src1, (mem_frag addr:$src2),
4457 (i8 imm:$src3))))], d, IIC_SSE_SHUFP>,
Elena Demikhovskyb30371c2013-10-02 06:39:07 +00004458 EVEX_4V, Sched<[WriteShuffleLd, ReadAfterLd]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004459 def rri : AVX512PIi8<0xC6, MRMSrcReg, (outs RC:$dst),
4460 (ins RC:$src1, RC:$src2, i8imm:$src3),
4461 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004462 " \t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004463 [(set RC:$dst, (vt (X86Shufp RC:$src1, RC:$src2,
4464 (i8 imm:$src3))))], d, IIC_SSE_SHUFP>,
Elena Demikhovskyb30371c2013-10-02 06:39:07 +00004465 EVEX_4V, Sched<[WriteShuffle]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004466}
4467
4468defm VSHUFPSZ : avx512_shufp<VR512, f512mem, v16f32, "vshufps", memopv16f32,
Craig Topper5ccb6172014-02-18 00:21:49 +00004469 SSEPackedSingle>, PS, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004470defm VSHUFPDZ : avx512_shufp<VR512, f512mem, v8f64, "vshufpd", memopv8f64,
Craig Topperae11aed2014-01-14 07:41:20 +00004471 SSEPackedDouble>, PD, VEX_W, EVEX_V512, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004472
Elena Demikhovsky462a2d22013-10-06 06:11:18 +00004473def : Pat<(v16i32 (X86Shufp VR512:$src1, VR512:$src2, (i8 imm:$imm))),
4474 (VSHUFPSZrri VR512:$src1, VR512:$src2, imm:$imm)>;
4475def : Pat<(v16i32 (X86Shufp VR512:$src1,
4476 (memopv16i32 addr:$src2), (i8 imm:$imm))),
4477 (VSHUFPSZrmi VR512:$src1, addr:$src2, imm:$imm)>;
4478
4479def : Pat<(v8i64 (X86Shufp VR512:$src1, VR512:$src2, (i8 imm:$imm))),
4480 (VSHUFPDZrri VR512:$src1, VR512:$src2, imm:$imm)>;
4481def : Pat<(v8i64 (X86Shufp VR512:$src1,
4482 (memopv8i64 addr:$src2), (i8 imm:$imm))),
4483 (VSHUFPDZrmi VR512:$src1, addr:$src2, imm:$imm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004484
Adam Nemetfd2161b2014-08-05 17:23:04 +00004485multiclass avx512_valign<string Suffix, RegisterClass RC, RegisterClass KRC,
4486 RegisterClass MRC, X86MemOperand x86memop,
4487 ValueType IntVT, ValueType FloatVT> {
Adam Nemet2e2537f2014-08-07 17:53:55 +00004488 defm rri : AVX512_masking<0x03, MRMSrcReg, (outs RC:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004489 (ins RC:$src1, RC:$src2, i8imm:$src3),
Adam Nemet2e2537f2014-08-07 17:53:55 +00004490 "valign"##Suffix,
4491 "$src3, $src2, $src1", "$src1, $src2, $src3",
4492 (IntVT (X86VAlign RC:$src2, RC:$src1,
4493 (i8 imm:$src3))),
4494 RC, KRC>,
4495 AVX512AIi8Base, EVEX_4V;
Adam Nemetfd2161b2014-08-05 17:23:04 +00004496
Adam Nemetf92139d2014-08-05 17:22:50 +00004497 // Also match valign of packed floats.
Adam Nemet164b07f2014-08-05 17:22:59 +00004498 def : Pat<(FloatVT (X86VAlign RC:$src1, RC:$src2, (i8 imm:$imm))),
Adam Nemetf92139d2014-08-05 17:22:50 +00004499 (!cast<Instruction>(NAME##rri) RC:$src2, RC:$src1, imm:$imm)>;
4500
Adam Nemetfd2161b2014-08-05 17:23:04 +00004501 // Non-masking intrinsic call.
4502 def : Pat<(IntVT
4503 (!cast<Intrinsic>("int_x86_avx512_mask_valign_"##Suffix##"_512")
4504 RC:$src1, RC:$src2, imm:$src3,
4505 (IntVT (bitconvert (v16i32 immAllZerosV))), -1)),
4506 (!cast<Instruction>(NAME#rri) RC:$src1, RC:$src2, imm:$src3)>;
4507
4508 // Masking intrinsic call.
4509 def : Pat<(IntVT
4510 (!cast<Intrinsic>("int_x86_avx512_mask_valign_"##Suffix##"_512")
4511 RC:$src1, RC:$src2, imm:$src3,
4512 RC:$src4, MRC:$mask)),
4513 (!cast<Instruction>(NAME#rrik) RC:$src4,
4514 (COPY_TO_REGCLASS MRC:$mask, KRC), RC:$src1,
4515 RC:$src2, imm:$src3)>;
4516
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00004517 let mayLoad = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004518 def rmi : AVX512AIi8<0x03, MRMSrcMem, (outs RC:$dst),
4519 (ins RC:$src1, x86memop:$src2, i8imm:$src3),
Adam Nemetd00a05e2014-08-05 17:22:52 +00004520 !strconcat("valign"##Suffix,
Adam Nemet1c752d82014-08-05 17:22:47 +00004521 " \t{$src3, $src2, $src1, $dst|"
4522 "$dst, $src1, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004523 []>, EVEX_4V;
4524}
Adam Nemetfd2161b2014-08-05 17:23:04 +00004525defm VALIGND : avx512_valign<"d", VR512, VK16WM, GR16, i512mem, v16i32, v16f32>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004526 EVEX_V512, EVEX_CD8<32, CD8VF>;
Adam Nemetfd2161b2014-08-05 17:23:04 +00004527defm VALIGNQ : avx512_valign<"q", VR512, VK8WM, GR8, i512mem, v8i64, v8f64>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004528 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VF>;
4529
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00004530// Helper fragments to match sext vXi1 to vXiY.
4531def v16i1sextv16i32 : PatLeaf<(v16i32 (X86vsrai VR512:$src, (i8 31)))>;
4532def v8i1sextv8i64 : PatLeaf<(v8i64 (X86vsrai VR512:$src, (i8 63)))>;
4533
4534multiclass avx512_vpabs<bits<8> opc, string OpcodeStr, ValueType OpVT,
4535 RegisterClass KRC, RegisterClass RC,
4536 X86MemOperand x86memop, X86MemOperand x86scalar_mop,
4537 string BrdcstStr> {
4538 def rr : AVX5128I<opc, MRMSrcReg, (outs RC:$dst), (ins RC:$src),
4539 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
4540 []>, EVEX;
4541 def rrk : AVX5128I<opc, MRMSrcReg, (outs RC:$dst), (ins KRC:$mask, RC:$src),
4542 !strconcat(OpcodeStr, " \t{$src, $dst {${mask}}|$dst {${mask}}, $src}"),
4543 []>, EVEX, EVEX_K;
4544 def rrkz : AVX5128I<opc, MRMSrcReg, (outs RC:$dst), (ins KRC:$mask, RC:$src),
4545 !strconcat(OpcodeStr,
4546 " \t{$src, $dst {${mask}} {z}|$dst {${mask}} {z}, $src}"),
4547 []>, EVEX, EVEX_KZ;
4548 let mayLoad = 1 in {
4549 def rm : AVX5128I<opc, MRMSrcMem, (outs VR512:$dst),
4550 (ins x86memop:$src),
4551 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
4552 []>, EVEX;
4553 def rmk : AVX5128I<opc, MRMSrcMem, (outs VR512:$dst),
4554 (ins KRC:$mask, x86memop:$src),
4555 !strconcat(OpcodeStr,
4556 " \t{$src, $dst {${mask}}|$dst {${mask}}, $src}"),
4557 []>, EVEX, EVEX_K;
4558 def rmkz : AVX5128I<opc, MRMSrcMem, (outs VR512:$dst),
4559 (ins KRC:$mask, x86memop:$src),
4560 !strconcat(OpcodeStr,
4561 " \t{$src, $dst {${mask}} {z}|$dst {${mask}} {z}, $src}"),
4562 []>, EVEX, EVEX_KZ;
4563 def rmb : AVX5128I<opc, MRMSrcMem, (outs VR512:$dst),
4564 (ins x86scalar_mop:$src),
4565 !strconcat(OpcodeStr, " \t{${src}", BrdcstStr,
4566 ", $dst|$dst, ${src}", BrdcstStr, "}"),
4567 []>, EVEX, EVEX_B;
4568 def rmbk : AVX5128I<opc, MRMSrcMem, (outs VR512:$dst),
4569 (ins KRC:$mask, x86scalar_mop:$src),
4570 !strconcat(OpcodeStr, " \t{${src}", BrdcstStr,
4571 ", $dst {${mask}}|$dst {${mask}}, ${src}", BrdcstStr, "}"),
4572 []>, EVEX, EVEX_B, EVEX_K;
4573 def rmbkz : AVX5128I<opc, MRMSrcMem, (outs VR512:$dst),
4574 (ins KRC:$mask, x86scalar_mop:$src),
4575 !strconcat(OpcodeStr, " \t{${src}", BrdcstStr,
4576 ", $dst {${mask}} {z}|$dst {${mask}} {z}, ${src}",
4577 BrdcstStr, "}"),
4578 []>, EVEX, EVEX_B, EVEX_KZ;
4579 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004580}
4581
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00004582defm VPABSDZ : avx512_vpabs<0x1E, "vpabsd", v16i32, VK16WM, VR512,
4583 i512mem, i32mem, "{1to16}">, EVEX_V512,
4584 EVEX_CD8<32, CD8VF>;
4585defm VPABSQZ : avx512_vpabs<0x1F, "vpabsq", v8i64, VK8WM, VR512,
4586 i512mem, i64mem, "{1to8}">, EVEX_V512, VEX_W,
4587 EVEX_CD8<64, CD8VF>;
4588
4589def : Pat<(xor
4590 (bc_v16i32 (v16i1sextv16i32)),
4591 (bc_v16i32 (add (v16i32 VR512:$src), (v16i1sextv16i32)))),
4592 (VPABSDZrr VR512:$src)>;
4593def : Pat<(xor
4594 (bc_v8i64 (v8i1sextv8i64)),
4595 (bc_v8i64 (add (v8i64 VR512:$src), (v8i1sextv8i64)))),
4596 (VPABSQZrr VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004597
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00004598def : Pat<(v16i32 (int_x86_avx512_mask_pabs_d_512 (v16i32 VR512:$src),
4599 (v16i32 immAllZerosV), (i16 -1))),
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00004600 (VPABSDZrr VR512:$src)>;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00004601def : Pat<(v8i64 (int_x86_avx512_mask_pabs_q_512 (v8i64 VR512:$src),
4602 (bc_v8i64 (v16i32 immAllZerosV)), (i8 -1))),
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00004603 (VPABSQZrr VR512:$src)>;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00004604
Elena Demikhovskydacddb02013-11-03 13:46:31 +00004605multiclass avx512_conflict<bits<8> opc, string OpcodeStr,
Elena Demikhovsky6270b382013-12-10 11:58:35 +00004606 RegisterClass RC, RegisterClass KRC,
4607 X86MemOperand x86memop,
4608 X86MemOperand x86scalar_mop, string BrdcstStr> {
Elena Demikhovskydacddb02013-11-03 13:46:31 +00004609 def rr : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
4610 (ins RC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004611 !strconcat(OpcodeStr, " \t{$src, ${dst} |${dst}, $src}"),
Elena Demikhovsky6270b382013-12-10 11:58:35 +00004612 []>, EVEX;
Elena Demikhovskydacddb02013-11-03 13:46:31 +00004613 def rm : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
4614 (ins x86memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004615 !strconcat(OpcodeStr, " \t{$src, ${dst}|${dst}, $src}"),
Elena Demikhovsky6270b382013-12-10 11:58:35 +00004616 []>, EVEX;
Elena Demikhovskydacddb02013-11-03 13:46:31 +00004617 def rmb : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
4618 (ins x86scalar_mop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004619 !strconcat(OpcodeStr, " \t{${src}", BrdcstStr,
Elena Demikhovskydacddb02013-11-03 13:46:31 +00004620 ", ${dst}|${dst}, ${src}", BrdcstStr, "}"),
4621 []>, EVEX, EVEX_B;
4622 def rrkz : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
4623 (ins KRC:$mask, RC:$src),
4624 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004625 " \t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"),
Elena Demikhovsky6270b382013-12-10 11:58:35 +00004626 []>, EVEX, EVEX_KZ;
Elena Demikhovskydacddb02013-11-03 13:46:31 +00004627 def rmkz : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
4628 (ins KRC:$mask, x86memop:$src),
4629 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004630 " \t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"),
Elena Demikhovsky6270b382013-12-10 11:58:35 +00004631 []>, EVEX, EVEX_KZ;
Elena Demikhovskydacddb02013-11-03 13:46:31 +00004632 def rmbkz : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
4633 (ins KRC:$mask, x86scalar_mop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004634 !strconcat(OpcodeStr, " \t{${src}", BrdcstStr,
Elena Demikhovskydacddb02013-11-03 13:46:31 +00004635 ", ${dst} {${mask}} {z}|${dst} {${mask}} {z}, ${src}",
4636 BrdcstStr, "}"),
4637 []>, EVEX, EVEX_KZ, EVEX_B;
4638
4639 let Constraints = "$src1 = $dst" in {
4640 def rrk : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
4641 (ins RC:$src1, KRC:$mask, RC:$src2),
4642 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004643 " \t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"),
Elena Demikhovsky6270b382013-12-10 11:58:35 +00004644 []>, EVEX, EVEX_K;
Elena Demikhovskydacddb02013-11-03 13:46:31 +00004645 def rmk : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
4646 (ins RC:$src1, KRC:$mask, x86memop:$src2),
4647 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004648 " \t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"),
Elena Demikhovsky6270b382013-12-10 11:58:35 +00004649 []>, EVEX, EVEX_K;
Elena Demikhovskydacddb02013-11-03 13:46:31 +00004650 def rmbk : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
4651 (ins RC:$src1, KRC:$mask, x86scalar_mop:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004652 !strconcat(OpcodeStr, " \t{${src2}", BrdcstStr,
Elena Demikhovskydacddb02013-11-03 13:46:31 +00004653 ", ${dst} {${mask}}|${dst} {${mask}}, ${src2}", BrdcstStr, "}"),
4654 []>, EVEX, EVEX_K, EVEX_B;
4655 }
4656}
4657
4658let Predicates = [HasCDI] in {
4659defm VPCONFLICTD : avx512_conflict<0xC4, "vpconflictd", VR512, VK16WM,
Elena Demikhovsky6270b382013-12-10 11:58:35 +00004660 i512mem, i32mem, "{1to16}">,
Elena Demikhovskydacddb02013-11-03 13:46:31 +00004661 EVEX_V512, EVEX_CD8<32, CD8VF>;
4662
Elena Demikhovsky6270b382013-12-10 11:58:35 +00004663
Elena Demikhovskydacddb02013-11-03 13:46:31 +00004664defm VPCONFLICTQ : avx512_conflict<0xC4, "vpconflictq", VR512, VK8WM,
Elena Demikhovsky6270b382013-12-10 11:58:35 +00004665 i512mem, i64mem, "{1to8}">,
Elena Demikhovskydacddb02013-11-03 13:46:31 +00004666 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky6270b382013-12-10 11:58:35 +00004667
Elena Demikhovskydacddb02013-11-03 13:46:31 +00004668}
Elena Demikhovsky6270b382013-12-10 11:58:35 +00004669
4670def : Pat<(int_x86_avx512_mask_conflict_d_512 VR512:$src2, VR512:$src1,
4671 GR16:$mask),
4672 (VPCONFLICTDrrk VR512:$src1,
4673 (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)), VR512:$src2)>;
4674
4675def : Pat<(int_x86_avx512_mask_conflict_q_512 VR512:$src2, VR512:$src1,
4676 GR8:$mask),
4677 (VPCONFLICTQrrk VR512:$src1,
4678 (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)), VR512:$src2)>;
Elena Demikhovskycf0b9ba2014-04-09 12:37:50 +00004679
Cameron McInally5d1b7b92014-06-11 12:54:45 +00004680let Predicates = [HasCDI] in {
4681defm VPLZCNTD : avx512_conflict<0x44, "vplzcntd", VR512, VK16WM,
4682 i512mem, i32mem, "{1to16}">,
4683 EVEX_V512, EVEX_CD8<32, CD8VF>;
4684
4685
4686defm VPLZCNTQ : avx512_conflict<0x44, "vplzcntq", VR512, VK8WM,
4687 i512mem, i64mem, "{1to8}">,
4688 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
4689
4690}
4691
4692def : Pat<(int_x86_avx512_mask_lzcnt_d_512 VR512:$src2, VR512:$src1,
4693 GR16:$mask),
4694 (VPLZCNTDrrk VR512:$src1,
4695 (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)), VR512:$src2)>;
4696
4697def : Pat<(int_x86_avx512_mask_lzcnt_q_512 VR512:$src2, VR512:$src1,
4698 GR8:$mask),
4699 (VPLZCNTQrrk VR512:$src1,
4700 (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)), VR512:$src2)>;
4701
Cameron McInally0d0489c2014-06-16 14:12:28 +00004702def : Pat<(v16i32 (ctlz (memopv16i32 addr:$src))),
4703 (VPLZCNTDrm addr:$src)>;
4704def : Pat<(v16i32 (ctlz (v16i32 VR512:$src))),
4705 (VPLZCNTDrr VR512:$src)>;
4706def : Pat<(v8i64 (ctlz (memopv8i64 addr:$src))),
4707 (VPLZCNTQrm addr:$src)>;
4708def : Pat<(v8i64 (ctlz (v8i64 VR512:$src))),
4709 (VPLZCNTQrr VR512:$src)>;
4710
Elena Demikhovskycf0b9ba2014-04-09 12:37:50 +00004711def : Pat<(store (i1 -1), addr:$dst), (MOV8mi addr:$dst, (i8 1))>;
4712def : Pat<(store (i1 1), addr:$dst), (MOV8mi addr:$dst, (i8 1))>;
4713def : Pat<(store (i1 0), addr:$dst), (MOV8mi addr:$dst, (i8 0))>;
Elena Demikhovskyacc5c9e2014-04-22 14:13:10 +00004714
4715def : Pat<(store VK1:$src, addr:$dst),
4716 (KMOVWmk addr:$dst, (COPY_TO_REGCLASS VK1:$src, VK16))>;
4717
4718def truncstorei1 : PatFrag<(ops node:$val, node:$ptr),
4719 (truncstore node:$val, node:$ptr), [{
4720 return cast<StoreSDNode>(N)->getMemoryVT() == MVT::i1;
4721}]>;
4722
4723def : Pat<(truncstorei1 GR8:$src, addr:$dst),
4724 (MOV8mr addr:$dst, GR8:$src)>;
4725