blob: 614e68434577883300b1fe2721acd13051fad335 [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===-- ARMISelLowering.cpp - ARM DAG Lowering Implementation -------------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Chenga8e29892007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that ARM uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
15#include "ARM.h"
16#include "ARMAddressingModes.h"
17#include "ARMConstantPoolValue.h"
18#include "ARMISelLowering.h"
19#include "ARMMachineFunctionInfo.h"
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +000020#include "ARMPerfectShuffle.h"
Evan Chenga8e29892007-01-19 07:51:42 +000021#include "ARMRegisterInfo.h"
22#include "ARMSubtarget.h"
23#include "ARMTargetMachine.h"
Chris Lattner80ec2792009-08-02 00:34:36 +000024#include "ARMTargetObjectFile.h"
Evan Chenga8e29892007-01-19 07:51:42 +000025#include "llvm/CallingConv.h"
26#include "llvm/Constants.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000027#include "llvm/Function.h"
Benjamin Kramer174101e2009-10-20 11:44:38 +000028#include "llvm/GlobalValue.h"
Evan Cheng27707472007-03-16 08:43:56 +000029#include "llvm/Instruction.h"
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +000030#include "llvm/Intrinsics.h"
Benjamin Kramer174101e2009-10-20 11:44:38 +000031#include "llvm/Type.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000032#include "llvm/CodeGen/CallingConvLower.h"
Evan Chenga8e29892007-01-19 07:51:42 +000033#include "llvm/CodeGen/MachineBasicBlock.h"
34#include "llvm/CodeGen/MachineFrameInfo.h"
35#include "llvm/CodeGen/MachineFunction.h"
36#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000037#include "llvm/CodeGen/MachineRegisterInfo.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000038#include "llvm/CodeGen/PseudoSourceValue.h"
Evan Chenga8e29892007-01-19 07:51:42 +000039#include "llvm/CodeGen/SelectionDAG.h"
Evan Chengb6ab2542007-01-31 08:40:13 +000040#include "llvm/Target/TargetOptions.h"
Evan Chenga8e29892007-01-19 07:51:42 +000041#include "llvm/ADT/VectorExtras.h"
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +000042#include "llvm/Support/CommandLine.h"
Torok Edwinab7c09b2009-07-08 18:01:40 +000043#include "llvm/Support/ErrorHandling.h"
Evan Chengb01fad62007-03-12 23:30:29 +000044#include "llvm/Support/MathExtras.h"
Jim Grosbache801dc42009-12-12 01:40:06 +000045#include "llvm/Support/raw_ostream.h"
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +000046#include <sstream>
Evan Chenga8e29892007-01-19 07:51:42 +000047using namespace llvm;
48
Owen Andersone50ed302009-08-10 22:56:29 +000049static bool CC_ARM_APCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +000050 CCValAssign::LocInfo &LocInfo,
51 ISD::ArgFlagsTy &ArgFlags,
52 CCState &State);
Owen Andersone50ed302009-08-10 22:56:29 +000053static bool CC_ARM_AAPCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +000054 CCValAssign::LocInfo &LocInfo,
55 ISD::ArgFlagsTy &ArgFlags,
56 CCState &State);
Owen Andersone50ed302009-08-10 22:56:29 +000057static bool RetCC_ARM_APCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +000058 CCValAssign::LocInfo &LocInfo,
59 ISD::ArgFlagsTy &ArgFlags,
60 CCState &State);
Owen Andersone50ed302009-08-10 22:56:29 +000061static bool RetCC_ARM_AAPCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +000062 CCValAssign::LocInfo &LocInfo,
63 ISD::ArgFlagsTy &ArgFlags,
64 CCState &State);
65
Owen Andersone50ed302009-08-10 22:56:29 +000066void ARMTargetLowering::addTypeForNEON(EVT VT, EVT PromotedLdStVT,
67 EVT PromotedBitwiseVT) {
Bob Wilson5bafff32009-06-22 23:27:02 +000068 if (VT != PromotedLdStVT) {
Owen Anderson70671842009-08-10 20:18:46 +000069 setOperationAction(ISD::LOAD, VT.getSimpleVT(), Promote);
Owen Andersond6662ad2009-08-10 20:46:15 +000070 AddPromotedToType (ISD::LOAD, VT.getSimpleVT(),
71 PromotedLdStVT.getSimpleVT());
Bob Wilson5bafff32009-06-22 23:27:02 +000072
Owen Anderson70671842009-08-10 20:18:46 +000073 setOperationAction(ISD::STORE, VT.getSimpleVT(), Promote);
Jim Grosbach764ab522009-08-11 15:33:49 +000074 AddPromotedToType (ISD::STORE, VT.getSimpleVT(),
Owen Andersond6662ad2009-08-10 20:46:15 +000075 PromotedLdStVT.getSimpleVT());
Bob Wilson5bafff32009-06-22 23:27:02 +000076 }
77
Owen Andersone50ed302009-08-10 22:56:29 +000078 EVT ElemTy = VT.getVectorElementType();
Owen Anderson825b72b2009-08-11 20:47:22 +000079 if (ElemTy != MVT::i64 && ElemTy != MVT::f64)
Owen Anderson70671842009-08-10 20:18:46 +000080 setOperationAction(ISD::VSETCC, VT.getSimpleVT(), Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +000081 if (ElemTy == MVT::i8 || ElemTy == MVT::i16)
Owen Anderson70671842009-08-10 20:18:46 +000082 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT.getSimpleVT(), Custom);
Bob Wilson0696fdf2009-09-16 20:20:44 +000083 if (ElemTy != MVT::i32) {
84 setOperationAction(ISD::SINT_TO_FP, VT.getSimpleVT(), Expand);
85 setOperationAction(ISD::UINT_TO_FP, VT.getSimpleVT(), Expand);
86 setOperationAction(ISD::FP_TO_SINT, VT.getSimpleVT(), Expand);
87 setOperationAction(ISD::FP_TO_UINT, VT.getSimpleVT(), Expand);
88 }
Owen Anderson70671842009-08-10 20:18:46 +000089 setOperationAction(ISD::BUILD_VECTOR, VT.getSimpleVT(), Custom);
90 setOperationAction(ISD::VECTOR_SHUFFLE, VT.getSimpleVT(), Custom);
Owen Anderson70671842009-08-10 20:18:46 +000091 setOperationAction(ISD::CONCAT_VECTORS, VT.getSimpleVT(), Custom);
Anton Korobeynikov8e6c2b92009-08-21 12:40:35 +000092 setOperationAction(ISD::EXTRACT_SUBVECTOR, VT.getSimpleVT(), Expand);
Bob Wilson5bafff32009-06-22 23:27:02 +000093 if (VT.isInteger()) {
Owen Anderson70671842009-08-10 20:18:46 +000094 setOperationAction(ISD::SHL, VT.getSimpleVT(), Custom);
95 setOperationAction(ISD::SRA, VT.getSimpleVT(), Custom);
96 setOperationAction(ISD::SRL, VT.getSimpleVT(), Custom);
Bob Wilson5bafff32009-06-22 23:27:02 +000097 }
98
99 // Promote all bit-wise operations.
100 if (VT.isInteger() && VT != PromotedBitwiseVT) {
Owen Anderson70671842009-08-10 20:18:46 +0000101 setOperationAction(ISD::AND, VT.getSimpleVT(), Promote);
Owen Andersond6662ad2009-08-10 20:46:15 +0000102 AddPromotedToType (ISD::AND, VT.getSimpleVT(),
103 PromotedBitwiseVT.getSimpleVT());
Owen Anderson70671842009-08-10 20:18:46 +0000104 setOperationAction(ISD::OR, VT.getSimpleVT(), Promote);
Jim Grosbach764ab522009-08-11 15:33:49 +0000105 AddPromotedToType (ISD::OR, VT.getSimpleVT(),
Owen Andersond6662ad2009-08-10 20:46:15 +0000106 PromotedBitwiseVT.getSimpleVT());
Owen Anderson70671842009-08-10 20:18:46 +0000107 setOperationAction(ISD::XOR, VT.getSimpleVT(), Promote);
Jim Grosbach764ab522009-08-11 15:33:49 +0000108 AddPromotedToType (ISD::XOR, VT.getSimpleVT(),
Owen Andersond6662ad2009-08-10 20:46:15 +0000109 PromotedBitwiseVT.getSimpleVT());
Bob Wilson5bafff32009-06-22 23:27:02 +0000110 }
Bob Wilson16330762009-09-16 00:17:28 +0000111
112 // Neon does not support vector divide/remainder operations.
113 setOperationAction(ISD::SDIV, VT.getSimpleVT(), Expand);
114 setOperationAction(ISD::UDIV, VT.getSimpleVT(), Expand);
115 setOperationAction(ISD::FDIV, VT.getSimpleVT(), Expand);
116 setOperationAction(ISD::SREM, VT.getSimpleVT(), Expand);
117 setOperationAction(ISD::UREM, VT.getSimpleVT(), Expand);
118 setOperationAction(ISD::FREM, VT.getSimpleVT(), Expand);
Bob Wilson5bafff32009-06-22 23:27:02 +0000119}
120
Owen Andersone50ed302009-08-10 22:56:29 +0000121void ARMTargetLowering::addDRTypeForNEON(EVT VT) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000122 addRegisterClass(VT, ARM::DPRRegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000123 addTypeForNEON(VT, MVT::f64, MVT::v2i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000124}
125
Owen Andersone50ed302009-08-10 22:56:29 +0000126void ARMTargetLowering::addQRTypeForNEON(EVT VT) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000127 addRegisterClass(VT, ARM::QPRRegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000128 addTypeForNEON(VT, MVT::v2f64, MVT::v4i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000129}
130
Chris Lattnerf0144122009-07-28 03:13:23 +0000131static TargetLoweringObjectFile *createTLOF(TargetMachine &TM) {
132 if (TM.getSubtarget<ARMSubtarget>().isTargetDarwin())
Chris Lattnerf26e03b2009-07-31 17:42:42 +0000133 return new TargetLoweringObjectFileMachO();
Chris Lattner80ec2792009-08-02 00:34:36 +0000134 return new ARMElfTargetObjectFile();
Chris Lattnerf0144122009-07-28 03:13:23 +0000135}
136
Evan Chenga8e29892007-01-19 07:51:42 +0000137ARMTargetLowering::ARMTargetLowering(TargetMachine &TM)
Evan Chenge7e0d622009-11-06 22:24:13 +0000138 : TargetLowering(TM, createTLOF(TM)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000139 Subtarget = &TM.getSubtarget<ARMSubtarget>();
140
Evan Chengb1df8f22007-04-27 08:15:43 +0000141 if (Subtarget->isTargetDarwin()) {
Evan Chengb1df8f22007-04-27 08:15:43 +0000142 // Uses VFP for Thumb libfuncs if available.
143 if (Subtarget->isThumb() && Subtarget->hasVFP2()) {
144 // Single-precision floating-point arithmetic.
145 setLibcallName(RTLIB::ADD_F32, "__addsf3vfp");
146 setLibcallName(RTLIB::SUB_F32, "__subsf3vfp");
147 setLibcallName(RTLIB::MUL_F32, "__mulsf3vfp");
148 setLibcallName(RTLIB::DIV_F32, "__divsf3vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000149
Evan Chengb1df8f22007-04-27 08:15:43 +0000150 // Double-precision floating-point arithmetic.
151 setLibcallName(RTLIB::ADD_F64, "__adddf3vfp");
152 setLibcallName(RTLIB::SUB_F64, "__subdf3vfp");
153 setLibcallName(RTLIB::MUL_F64, "__muldf3vfp");
154 setLibcallName(RTLIB::DIV_F64, "__divdf3vfp");
Evan Cheng193f8502007-01-31 09:30:58 +0000155
Evan Chengb1df8f22007-04-27 08:15:43 +0000156 // Single-precision comparisons.
157 setLibcallName(RTLIB::OEQ_F32, "__eqsf2vfp");
158 setLibcallName(RTLIB::UNE_F32, "__nesf2vfp");
159 setLibcallName(RTLIB::OLT_F32, "__ltsf2vfp");
160 setLibcallName(RTLIB::OLE_F32, "__lesf2vfp");
161 setLibcallName(RTLIB::OGE_F32, "__gesf2vfp");
162 setLibcallName(RTLIB::OGT_F32, "__gtsf2vfp");
163 setLibcallName(RTLIB::UO_F32, "__unordsf2vfp");
164 setLibcallName(RTLIB::O_F32, "__unordsf2vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000165
Evan Chengb1df8f22007-04-27 08:15:43 +0000166 setCmpLibcallCC(RTLIB::OEQ_F32, ISD::SETNE);
167 setCmpLibcallCC(RTLIB::UNE_F32, ISD::SETNE);
168 setCmpLibcallCC(RTLIB::OLT_F32, ISD::SETNE);
169 setCmpLibcallCC(RTLIB::OLE_F32, ISD::SETNE);
170 setCmpLibcallCC(RTLIB::OGE_F32, ISD::SETNE);
171 setCmpLibcallCC(RTLIB::OGT_F32, ISD::SETNE);
172 setCmpLibcallCC(RTLIB::UO_F32, ISD::SETNE);
173 setCmpLibcallCC(RTLIB::O_F32, ISD::SETEQ);
Evan Cheng193f8502007-01-31 09:30:58 +0000174
Evan Chengb1df8f22007-04-27 08:15:43 +0000175 // Double-precision comparisons.
176 setLibcallName(RTLIB::OEQ_F64, "__eqdf2vfp");
177 setLibcallName(RTLIB::UNE_F64, "__nedf2vfp");
178 setLibcallName(RTLIB::OLT_F64, "__ltdf2vfp");
179 setLibcallName(RTLIB::OLE_F64, "__ledf2vfp");
180 setLibcallName(RTLIB::OGE_F64, "__gedf2vfp");
181 setLibcallName(RTLIB::OGT_F64, "__gtdf2vfp");
182 setLibcallName(RTLIB::UO_F64, "__unorddf2vfp");
183 setLibcallName(RTLIB::O_F64, "__unorddf2vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000184
Evan Chengb1df8f22007-04-27 08:15:43 +0000185 setCmpLibcallCC(RTLIB::OEQ_F64, ISD::SETNE);
186 setCmpLibcallCC(RTLIB::UNE_F64, ISD::SETNE);
187 setCmpLibcallCC(RTLIB::OLT_F64, ISD::SETNE);
188 setCmpLibcallCC(RTLIB::OLE_F64, ISD::SETNE);
189 setCmpLibcallCC(RTLIB::OGE_F64, ISD::SETNE);
190 setCmpLibcallCC(RTLIB::OGT_F64, ISD::SETNE);
191 setCmpLibcallCC(RTLIB::UO_F64, ISD::SETNE);
192 setCmpLibcallCC(RTLIB::O_F64, ISD::SETEQ);
Evan Chenga8e29892007-01-19 07:51:42 +0000193
Evan Chengb1df8f22007-04-27 08:15:43 +0000194 // Floating-point to integer conversions.
195 // i64 conversions are done via library routines even when generating VFP
196 // instructions, so use the same ones.
197 setLibcallName(RTLIB::FPTOSINT_F64_I32, "__fixdfsivfp");
198 setLibcallName(RTLIB::FPTOUINT_F64_I32, "__fixunsdfsivfp");
199 setLibcallName(RTLIB::FPTOSINT_F32_I32, "__fixsfsivfp");
200 setLibcallName(RTLIB::FPTOUINT_F32_I32, "__fixunssfsivfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000201
Evan Chengb1df8f22007-04-27 08:15:43 +0000202 // Conversions between floating types.
203 setLibcallName(RTLIB::FPROUND_F64_F32, "__truncdfsf2vfp");
204 setLibcallName(RTLIB::FPEXT_F32_F64, "__extendsfdf2vfp");
205
206 // Integer to floating-point conversions.
207 // i64 conversions are done via library routines even when generating VFP
208 // instructions, so use the same ones.
Bob Wilson2a14c522009-03-20 23:16:43 +0000209 // FIXME: There appears to be some naming inconsistency in ARM libgcc:
210 // e.g., __floatunsidf vs. __floatunssidfvfp.
Evan Chengb1df8f22007-04-27 08:15:43 +0000211 setLibcallName(RTLIB::SINTTOFP_I32_F64, "__floatsidfvfp");
212 setLibcallName(RTLIB::UINTTOFP_I32_F64, "__floatunssidfvfp");
213 setLibcallName(RTLIB::SINTTOFP_I32_F32, "__floatsisfvfp");
214 setLibcallName(RTLIB::UINTTOFP_I32_F32, "__floatunssisfvfp");
215 }
Evan Chenga8e29892007-01-19 07:51:42 +0000216 }
217
Bob Wilson2f954612009-05-22 17:38:41 +0000218 // These libcalls are not available in 32-bit.
219 setLibcallName(RTLIB::SHL_I128, 0);
220 setLibcallName(RTLIB::SRL_I128, 0);
221 setLibcallName(RTLIB::SRA_I128, 0);
222
Anton Korobeynikov72977a42009-08-14 20:10:52 +0000223 // Libcalls should use the AAPCS base standard ABI, even if hard float
224 // is in effect, as per the ARM RTABI specification, section 4.1.2.
225 if (Subtarget->isAAPCS_ABI()) {
226 for (int i = 0; i < RTLIB::UNKNOWN_LIBCALL; ++i) {
227 setLibcallCallingConv(static_cast<RTLIB::Libcall>(i),
228 CallingConv::ARM_AAPCS);
229 }
230 }
231
David Goodwinf1daf7d2009-07-08 23:10:31 +0000232 if (Subtarget->isThumb1Only())
Owen Anderson825b72b2009-08-11 20:47:22 +0000233 addRegisterClass(MVT::i32, ARM::tGPRRegisterClass);
Jim Grosbach30eae3c2009-04-07 20:34:09 +0000234 else
Owen Anderson825b72b2009-08-11 20:47:22 +0000235 addRegisterClass(MVT::i32, ARM::GPRRegisterClass);
David Goodwinf1daf7d2009-07-08 23:10:31 +0000236 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000237 addRegisterClass(MVT::f32, ARM::SPRRegisterClass);
238 addRegisterClass(MVT::f64, ARM::DPRRegisterClass);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000239
Owen Anderson825b72b2009-08-11 20:47:22 +0000240 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000241 }
Bob Wilson5bafff32009-06-22 23:27:02 +0000242
243 if (Subtarget->hasNEON()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000244 addDRTypeForNEON(MVT::v2f32);
245 addDRTypeForNEON(MVT::v8i8);
246 addDRTypeForNEON(MVT::v4i16);
247 addDRTypeForNEON(MVT::v2i32);
248 addDRTypeForNEON(MVT::v1i64);
Bob Wilson5bafff32009-06-22 23:27:02 +0000249
Owen Anderson825b72b2009-08-11 20:47:22 +0000250 addQRTypeForNEON(MVT::v4f32);
251 addQRTypeForNEON(MVT::v2f64);
252 addQRTypeForNEON(MVT::v16i8);
253 addQRTypeForNEON(MVT::v8i16);
254 addQRTypeForNEON(MVT::v4i32);
255 addQRTypeForNEON(MVT::v2i64);
Bob Wilson5bafff32009-06-22 23:27:02 +0000256
Bob Wilson74dc72e2009-09-15 23:55:57 +0000257 // v2f64 is legal so that QR subregs can be extracted as f64 elements, but
258 // neither Neon nor VFP support any arithmetic operations on it.
259 setOperationAction(ISD::FADD, MVT::v2f64, Expand);
260 setOperationAction(ISD::FSUB, MVT::v2f64, Expand);
261 setOperationAction(ISD::FMUL, MVT::v2f64, Expand);
262 setOperationAction(ISD::FDIV, MVT::v2f64, Expand);
263 setOperationAction(ISD::FREM, MVT::v2f64, Expand);
264 setOperationAction(ISD::FCOPYSIGN, MVT::v2f64, Expand);
265 setOperationAction(ISD::VSETCC, MVT::v2f64, Expand);
266 setOperationAction(ISD::FNEG, MVT::v2f64, Expand);
267 setOperationAction(ISD::FABS, MVT::v2f64, Expand);
268 setOperationAction(ISD::FSQRT, MVT::v2f64, Expand);
269 setOperationAction(ISD::FSIN, MVT::v2f64, Expand);
270 setOperationAction(ISD::FCOS, MVT::v2f64, Expand);
271 setOperationAction(ISD::FPOWI, MVT::v2f64, Expand);
272 setOperationAction(ISD::FPOW, MVT::v2f64, Expand);
273 setOperationAction(ISD::FLOG, MVT::v2f64, Expand);
274 setOperationAction(ISD::FLOG2, MVT::v2f64, Expand);
275 setOperationAction(ISD::FLOG10, MVT::v2f64, Expand);
276 setOperationAction(ISD::FEXP, MVT::v2f64, Expand);
277 setOperationAction(ISD::FEXP2, MVT::v2f64, Expand);
278 setOperationAction(ISD::FCEIL, MVT::v2f64, Expand);
279 setOperationAction(ISD::FTRUNC, MVT::v2f64, Expand);
280 setOperationAction(ISD::FRINT, MVT::v2f64, Expand);
281 setOperationAction(ISD::FNEARBYINT, MVT::v2f64, Expand);
282 setOperationAction(ISD::FFLOOR, MVT::v2f64, Expand);
283
Bob Wilson642b3292009-09-16 00:32:15 +0000284 // Neon does not support some operations on v1i64 and v2i64 types.
285 setOperationAction(ISD::MUL, MVT::v1i64, Expand);
286 setOperationAction(ISD::MUL, MVT::v2i64, Expand);
287 setOperationAction(ISD::VSETCC, MVT::v1i64, Expand);
288 setOperationAction(ISD::VSETCC, MVT::v2i64, Expand);
289
Bob Wilson5bafff32009-06-22 23:27:02 +0000290 setTargetDAGCombine(ISD::INTRINSIC_WO_CHAIN);
291 setTargetDAGCombine(ISD::SHL);
292 setTargetDAGCombine(ISD::SRL);
293 setTargetDAGCombine(ISD::SRA);
294 setTargetDAGCombine(ISD::SIGN_EXTEND);
295 setTargetDAGCombine(ISD::ZERO_EXTEND);
296 setTargetDAGCombine(ISD::ANY_EXTEND);
297 }
298
Evan Cheng9f8cbd12007-05-18 00:19:34 +0000299 computeRegisterProperties();
Evan Chenga8e29892007-01-19 07:51:42 +0000300
301 // ARM does not have f32 extending load.
Owen Anderson825b72b2009-08-11 20:47:22 +0000302 setLoadExtAction(ISD::EXTLOAD, MVT::f32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000303
Duncan Sandsf9c98e62008-01-23 20:39:46 +0000304 // ARM does not have i1 sign extending load.
Owen Anderson825b72b2009-08-11 20:47:22 +0000305 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Duncan Sandsf9c98e62008-01-23 20:39:46 +0000306
Evan Chenga8e29892007-01-19 07:51:42 +0000307 // ARM supports all 4 flavors of integer indexed load / store.
Evan Chenge88d5ce2009-07-02 07:28:31 +0000308 if (!Subtarget->isThumb1Only()) {
309 for (unsigned im = (unsigned)ISD::PRE_INC;
310 im != (unsigned)ISD::LAST_INDEXED_MODE; ++im) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000311 setIndexedLoadAction(im, MVT::i1, Legal);
312 setIndexedLoadAction(im, MVT::i8, Legal);
313 setIndexedLoadAction(im, MVT::i16, Legal);
314 setIndexedLoadAction(im, MVT::i32, Legal);
315 setIndexedStoreAction(im, MVT::i1, Legal);
316 setIndexedStoreAction(im, MVT::i8, Legal);
317 setIndexedStoreAction(im, MVT::i16, Legal);
318 setIndexedStoreAction(im, MVT::i32, Legal);
Evan Chenge88d5ce2009-07-02 07:28:31 +0000319 }
Evan Chenga8e29892007-01-19 07:51:42 +0000320 }
321
322 // i64 operation support.
Evan Cheng5b9fcd12009-07-07 01:17:28 +0000323 if (Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000324 setOperationAction(ISD::MUL, MVT::i64, Expand);
325 setOperationAction(ISD::MULHU, MVT::i32, Expand);
326 setOperationAction(ISD::MULHS, MVT::i32, Expand);
327 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
328 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000329 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000330 setOperationAction(ISD::MUL, MVT::i64, Expand);
331 setOperationAction(ISD::MULHU, MVT::i32, Expand);
Evan Chengb6207242009-08-01 00:16:10 +0000332 if (!Subtarget->hasV6Ops())
Owen Anderson825b72b2009-08-11 20:47:22 +0000333 setOperationAction(ISD::MULHS, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000334 }
Jim Grosbachc2b879f2009-10-31 19:38:01 +0000335 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
Jim Grosbachb4a976c2009-10-31 21:00:56 +0000336 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +0000337 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000338 setOperationAction(ISD::SRL, MVT::i64, Custom);
339 setOperationAction(ISD::SRA, MVT::i64, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000340
341 // ARM does not have ROTL.
Owen Anderson825b72b2009-08-11 20:47:22 +0000342 setOperationAction(ISD::ROTL, MVT::i32, Expand);
Jim Grosbach3482c802010-01-18 19:58:49 +0000343 setOperationAction(ISD::CTTZ, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000344 setOperationAction(ISD::CTPOP, MVT::i32, Expand);
David Goodwin24062ac2009-06-26 20:47:43 +0000345 if (!Subtarget->hasV5TOps() || Subtarget->isThumb1Only())
Owen Anderson825b72b2009-08-11 20:47:22 +0000346 setOperationAction(ISD::CTLZ, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000347
Lauro Ramos Venancio368f20f2007-03-16 22:54:16 +0000348 // Only ARMv6 has BSWAP.
349 if (!Subtarget->hasV6Ops())
Owen Anderson825b72b2009-08-11 20:47:22 +0000350 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
Lauro Ramos Venancio368f20f2007-03-16 22:54:16 +0000351
Evan Chenga8e29892007-01-19 07:51:42 +0000352 // These are expanded into libcalls.
Owen Anderson825b72b2009-08-11 20:47:22 +0000353 setOperationAction(ISD::SDIV, MVT::i32, Expand);
354 setOperationAction(ISD::UDIV, MVT::i32, Expand);
355 setOperationAction(ISD::SREM, MVT::i32, Expand);
356 setOperationAction(ISD::UREM, MVT::i32, Expand);
357 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
358 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000359
Owen Anderson825b72b2009-08-11 20:47:22 +0000360 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
361 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
362 setOperationAction(ISD::GLOBAL_OFFSET_TABLE, MVT::i32, Custom);
363 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Bob Wilsonddb16df2009-10-30 05:45:42 +0000364 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000365
Evan Chenga8e29892007-01-19 07:51:42 +0000366 // Use the default implementation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000367 setOperationAction(ISD::VASTART, MVT::Other, Custom);
368 setOperationAction(ISD::VAARG, MVT::Other, Expand);
369 setOperationAction(ISD::VACOPY, MVT::Other, Expand);
370 setOperationAction(ISD::VAEND, MVT::Other, Expand);
371 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
372 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Jim Grosbachbff39232009-08-12 17:38:44 +0000373 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
374 // FIXME: Shouldn't need this, since no register is used, but the legalizer
375 // doesn't yet know how to not do that for SjLj.
376 setExceptionSelectorRegister(ARM::R0);
Evan Cheng86198642009-08-07 00:34:42 +0000377 if (Subtarget->isThumb())
Owen Anderson825b72b2009-08-11 20:47:22 +0000378 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Custom);
Evan Cheng86198642009-08-07 00:34:42 +0000379 else
Owen Anderson825b72b2009-08-11 20:47:22 +0000380 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
Jim Grosbach3728e962009-12-10 00:11:09 +0000381 setOperationAction(ISD::MEMBARRIER, MVT::Other, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000382
Evan Chengd27c9fc2009-07-03 01:43:10 +0000383 if (!Subtarget->hasV6Ops() && !Subtarget->isThumb2()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000384 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16, Expand);
385 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000386 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000387 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000388
David Goodwinf1daf7d2009-07-08 23:10:31 +0000389 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only())
Bob Wilsoncb9a6aa2010-01-19 22:56:26 +0000390 // Turn f64->i64 into VMOVRRD, i64 -> f64 to VMOVDRR
391 // iff target supports vfp2.
Owen Anderson825b72b2009-08-11 20:47:22 +0000392 setOperationAction(ISD::BIT_CONVERT, MVT::i64, Custom);
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +0000393
394 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000395 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +0000396
Owen Anderson825b72b2009-08-11 20:47:22 +0000397 setOperationAction(ISD::SETCC, MVT::i32, Expand);
398 setOperationAction(ISD::SETCC, MVT::f32, Expand);
399 setOperationAction(ISD::SETCC, MVT::f64, Expand);
400 setOperationAction(ISD::SELECT, MVT::i32, Expand);
401 setOperationAction(ISD::SELECT, MVT::f32, Expand);
402 setOperationAction(ISD::SELECT, MVT::f64, Expand);
403 setOperationAction(ISD::SELECT_CC, MVT::i32, Custom);
404 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
405 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000406
Owen Anderson825b72b2009-08-11 20:47:22 +0000407 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
408 setOperationAction(ISD::BR_CC, MVT::i32, Custom);
409 setOperationAction(ISD::BR_CC, MVT::f32, Custom);
410 setOperationAction(ISD::BR_CC, MVT::f64, Custom);
411 setOperationAction(ISD::BR_JT, MVT::Other, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000412
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000413 // We don't support sin/cos/fmod/copysign/pow
Owen Anderson825b72b2009-08-11 20:47:22 +0000414 setOperationAction(ISD::FSIN, MVT::f64, Expand);
415 setOperationAction(ISD::FSIN, MVT::f32, Expand);
416 setOperationAction(ISD::FCOS, MVT::f32, Expand);
417 setOperationAction(ISD::FCOS, MVT::f64, Expand);
418 setOperationAction(ISD::FREM, MVT::f64, Expand);
419 setOperationAction(ISD::FREM, MVT::f32, Expand);
David Goodwinf1daf7d2009-07-08 23:10:31 +0000420 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000421 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
422 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng110cf482008-04-01 01:50:16 +0000423 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000424 setOperationAction(ISD::FPOW, MVT::f64, Expand);
425 setOperationAction(ISD::FPOW, MVT::f32, Expand);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000426
Evan Chenga8e29892007-01-19 07:51:42 +0000427 // int <-> fp are custom expanded into bit_convert + ARMISD ops.
David Goodwinf1daf7d2009-07-08 23:10:31 +0000428 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000429 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
430 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Custom);
431 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
432 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
Evan Cheng110cf482008-04-01 01:50:16 +0000433 }
Evan Chenga8e29892007-01-19 07:51:42 +0000434
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +0000435 // We have target-specific dag combine patterns for the following nodes:
Jim Grosbache5165492009-11-09 00:11:35 +0000436 // ARMISD::VMOVRRD - No need to call setTargetDAGCombine
Chris Lattnerd1980a52009-03-12 06:52:53 +0000437 setTargetDAGCombine(ISD::ADD);
438 setTargetDAGCombine(ISD::SUB);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000439
Evan Chenga8e29892007-01-19 07:51:42 +0000440 setStackPointerRegisterToSaveRestore(ARM::SP);
Evan Chenga8e29892007-01-19 07:51:42 +0000441 setSchedulingPreference(SchedulingForRegPressure);
Dale Johannesen8dd86c12007-05-17 21:31:21 +0000442
Evan Chengbc9b7542009-08-15 07:59:10 +0000443 // FIXME: If-converter should use instruction latency to determine
444 // profitability rather than relying on fixed limits.
445 if (Subtarget->getCPUString() == "generic") {
446 // Generic (and overly aggressive) if-conversion limits.
447 setIfCvtBlockSizeLimit(10);
448 setIfCvtDupBlockSizeLimit(2);
449 } else if (Subtarget->hasV6Ops()) {
450 setIfCvtBlockSizeLimit(2);
451 setIfCvtDupBlockSizeLimit(1);
452 } else {
453 setIfCvtBlockSizeLimit(3);
454 setIfCvtDupBlockSizeLimit(2);
Evan Cheng8557c2b2009-06-19 01:51:50 +0000455 }
456
Dale Johannesen8dd86c12007-05-17 21:31:21 +0000457 maxStoresPerMemcpy = 1; //// temporary - rewrite interface to use type
Bob Wilsone6abdff2009-05-18 20:55:32 +0000458 // Do not enable CodePlacementOpt for now: it currently runs after the
459 // ARMConstantIslandPass and messes up branch relaxation and placement
460 // of constant islands.
461 // benefitFromCodePlacementOpt = true;
Evan Chenga8e29892007-01-19 07:51:42 +0000462}
463
Evan Chenga8e29892007-01-19 07:51:42 +0000464const char *ARMTargetLowering::getTargetNodeName(unsigned Opcode) const {
465 switch (Opcode) {
466 default: return 0;
467 case ARMISD::Wrapper: return "ARMISD::Wrapper";
Evan Chenga8e29892007-01-19 07:51:42 +0000468 case ARMISD::WrapperJT: return "ARMISD::WrapperJT";
469 case ARMISD::CALL: return "ARMISD::CALL";
Evan Cheng277f0742007-06-19 21:05:09 +0000470 case ARMISD::CALL_PRED: return "ARMISD::CALL_PRED";
Evan Chenga8e29892007-01-19 07:51:42 +0000471 case ARMISD::CALL_NOLINK: return "ARMISD::CALL_NOLINK";
472 case ARMISD::tCALL: return "ARMISD::tCALL";
473 case ARMISD::BRCOND: return "ARMISD::BRCOND";
474 case ARMISD::BR_JT: return "ARMISD::BR_JT";
Evan Cheng5657c012009-07-29 02:18:14 +0000475 case ARMISD::BR2_JT: return "ARMISD::BR2_JT";
Evan Chenga8e29892007-01-19 07:51:42 +0000476 case ARMISD::RET_FLAG: return "ARMISD::RET_FLAG";
477 case ARMISD::PIC_ADD: return "ARMISD::PIC_ADD";
478 case ARMISD::CMP: return "ARMISD::CMP";
David Goodwinc0309b42009-06-29 15:33:01 +0000479 case ARMISD::CMPZ: return "ARMISD::CMPZ";
Evan Chenga8e29892007-01-19 07:51:42 +0000480 case ARMISD::CMPFP: return "ARMISD::CMPFP";
481 case ARMISD::CMPFPw0: return "ARMISD::CMPFPw0";
482 case ARMISD::FMSTAT: return "ARMISD::FMSTAT";
483 case ARMISD::CMOV: return "ARMISD::CMOV";
484 case ARMISD::CNEG: return "ARMISD::CNEG";
Bob Wilson2dc4f542009-03-20 22:42:55 +0000485
Jim Grosbach3482c802010-01-18 19:58:49 +0000486 case ARMISD::RBIT: return "ARMISD::RBIT";
487
Evan Chenga8e29892007-01-19 07:51:42 +0000488 case ARMISD::FTOSI: return "ARMISD::FTOSI";
489 case ARMISD::FTOUI: return "ARMISD::FTOUI";
490 case ARMISD::SITOF: return "ARMISD::SITOF";
491 case ARMISD::UITOF: return "ARMISD::UITOF";
Evan Chenga8e29892007-01-19 07:51:42 +0000492
493 case ARMISD::SRL_FLAG: return "ARMISD::SRL_FLAG";
494 case ARMISD::SRA_FLAG: return "ARMISD::SRA_FLAG";
495 case ARMISD::RRX: return "ARMISD::RRX";
Bob Wilson2dc4f542009-03-20 22:42:55 +0000496
Jim Grosbache5165492009-11-09 00:11:35 +0000497 case ARMISD::VMOVRRD: return "ARMISD::VMOVRRD";
498 case ARMISD::VMOVDRR: return "ARMISD::VMOVDRR";
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000499
Evan Chengc5942082009-10-28 06:55:03 +0000500 case ARMISD::EH_SJLJ_SETJMP: return "ARMISD::EH_SJLJ_SETJMP";
501 case ARMISD::EH_SJLJ_LONGJMP:return "ARMISD::EH_SJLJ_LONGJMP";
502
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000503 case ARMISD::THREAD_POINTER:return "ARMISD::THREAD_POINTER";
Bob Wilson5bafff32009-06-22 23:27:02 +0000504
Evan Cheng86198642009-08-07 00:34:42 +0000505 case ARMISD::DYN_ALLOC: return "ARMISD::DYN_ALLOC";
506
Jim Grosbach3728e962009-12-10 00:11:09 +0000507 case ARMISD::MEMBARRIER: return "ARMISD::MEMBARRIER";
508 case ARMISD::SYNCBARRIER: return "ARMISD::SYNCBARRIER";
509
Bob Wilson5bafff32009-06-22 23:27:02 +0000510 case ARMISD::VCEQ: return "ARMISD::VCEQ";
511 case ARMISD::VCGE: return "ARMISD::VCGE";
512 case ARMISD::VCGEU: return "ARMISD::VCGEU";
513 case ARMISD::VCGT: return "ARMISD::VCGT";
514 case ARMISD::VCGTU: return "ARMISD::VCGTU";
515 case ARMISD::VTST: return "ARMISD::VTST";
516
517 case ARMISD::VSHL: return "ARMISD::VSHL";
518 case ARMISD::VSHRs: return "ARMISD::VSHRs";
519 case ARMISD::VSHRu: return "ARMISD::VSHRu";
520 case ARMISD::VSHLLs: return "ARMISD::VSHLLs";
521 case ARMISD::VSHLLu: return "ARMISD::VSHLLu";
522 case ARMISD::VSHLLi: return "ARMISD::VSHLLi";
523 case ARMISD::VSHRN: return "ARMISD::VSHRN";
524 case ARMISD::VRSHRs: return "ARMISD::VRSHRs";
525 case ARMISD::VRSHRu: return "ARMISD::VRSHRu";
526 case ARMISD::VRSHRN: return "ARMISD::VRSHRN";
527 case ARMISD::VQSHLs: return "ARMISD::VQSHLs";
528 case ARMISD::VQSHLu: return "ARMISD::VQSHLu";
529 case ARMISD::VQSHLsu: return "ARMISD::VQSHLsu";
530 case ARMISD::VQSHRNs: return "ARMISD::VQSHRNs";
531 case ARMISD::VQSHRNu: return "ARMISD::VQSHRNu";
532 case ARMISD::VQSHRNsu: return "ARMISD::VQSHRNsu";
533 case ARMISD::VQRSHRNs: return "ARMISD::VQRSHRNs";
534 case ARMISD::VQRSHRNu: return "ARMISD::VQRSHRNu";
535 case ARMISD::VQRSHRNsu: return "ARMISD::VQRSHRNsu";
536 case ARMISD::VGETLANEu: return "ARMISD::VGETLANEu";
537 case ARMISD::VGETLANEs: return "ARMISD::VGETLANEs";
Bob Wilsonc1d287b2009-08-14 05:13:08 +0000538 case ARMISD::VDUP: return "ARMISD::VDUP";
Bob Wilson0ce37102009-08-14 05:08:32 +0000539 case ARMISD::VDUPLANE: return "ARMISD::VDUPLANE";
Bob Wilsonde95c1b82009-08-19 17:03:43 +0000540 case ARMISD::VEXT: return "ARMISD::VEXT";
Bob Wilsond8e17572009-08-12 22:31:50 +0000541 case ARMISD::VREV64: return "ARMISD::VREV64";
542 case ARMISD::VREV32: return "ARMISD::VREV32";
543 case ARMISD::VREV16: return "ARMISD::VREV16";
Anton Korobeynikov051cfd62009-08-21 12:41:42 +0000544 case ARMISD::VZIP: return "ARMISD::VZIP";
545 case ARMISD::VUZP: return "ARMISD::VUZP";
546 case ARMISD::VTRN: return "ARMISD::VTRN";
Evan Chenga8e29892007-01-19 07:51:42 +0000547 }
548}
549
Bill Wendlingb4202b82009-07-01 18:50:55 +0000550/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +0000551unsigned ARMTargetLowering::getFunctionAlignment(const Function *F) const {
Evan Cheng048e36f2009-10-02 06:57:25 +0000552 return getTargetMachine().getSubtarget<ARMSubtarget>().isThumb() ? 0 : 1;
Bill Wendling20c568f2009-06-30 22:38:32 +0000553}
554
Evan Chenga8e29892007-01-19 07:51:42 +0000555//===----------------------------------------------------------------------===//
556// Lowering Code
557//===----------------------------------------------------------------------===//
558
Evan Chenga8e29892007-01-19 07:51:42 +0000559/// IntCCToARMCC - Convert a DAG integer condition code to an ARM CC
560static ARMCC::CondCodes IntCCToARMCC(ISD::CondCode CC) {
561 switch (CC) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000562 default: llvm_unreachable("Unknown condition code!");
Evan Chenga8e29892007-01-19 07:51:42 +0000563 case ISD::SETNE: return ARMCC::NE;
564 case ISD::SETEQ: return ARMCC::EQ;
565 case ISD::SETGT: return ARMCC::GT;
566 case ISD::SETGE: return ARMCC::GE;
567 case ISD::SETLT: return ARMCC::LT;
568 case ISD::SETLE: return ARMCC::LE;
569 case ISD::SETUGT: return ARMCC::HI;
570 case ISD::SETUGE: return ARMCC::HS;
571 case ISD::SETULT: return ARMCC::LO;
572 case ISD::SETULE: return ARMCC::LS;
573 }
574}
575
Bob Wilsoncd3b9a42009-09-09 23:14:54 +0000576/// FPCCToARMCC - Convert a DAG fp condition code to an ARM CC.
577static void FPCCToARMCC(ISD::CondCode CC, ARMCC::CondCodes &CondCode,
Evan Chenga8e29892007-01-19 07:51:42 +0000578 ARMCC::CondCodes &CondCode2) {
Evan Chenga8e29892007-01-19 07:51:42 +0000579 CondCode2 = ARMCC::AL;
580 switch (CC) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000581 default: llvm_unreachable("Unknown FP condition!");
Evan Chenga8e29892007-01-19 07:51:42 +0000582 case ISD::SETEQ:
583 case ISD::SETOEQ: CondCode = ARMCC::EQ; break;
584 case ISD::SETGT:
585 case ISD::SETOGT: CondCode = ARMCC::GT; break;
586 case ISD::SETGE:
587 case ISD::SETOGE: CondCode = ARMCC::GE; break;
588 case ISD::SETOLT: CondCode = ARMCC::MI; break;
Bob Wilsoncd3b9a42009-09-09 23:14:54 +0000589 case ISD::SETOLE: CondCode = ARMCC::LS; break;
Evan Chenga8e29892007-01-19 07:51:42 +0000590 case ISD::SETONE: CondCode = ARMCC::MI; CondCode2 = ARMCC::GT; break;
591 case ISD::SETO: CondCode = ARMCC::VC; break;
592 case ISD::SETUO: CondCode = ARMCC::VS; break;
593 case ISD::SETUEQ: CondCode = ARMCC::EQ; CondCode2 = ARMCC::VS; break;
594 case ISD::SETUGT: CondCode = ARMCC::HI; break;
595 case ISD::SETUGE: CondCode = ARMCC::PL; break;
596 case ISD::SETLT:
597 case ISD::SETULT: CondCode = ARMCC::LT; break;
598 case ISD::SETLE:
599 case ISD::SETULE: CondCode = ARMCC::LE; break;
600 case ISD::SETNE:
601 case ISD::SETUNE: CondCode = ARMCC::NE; break;
602 }
Evan Chenga8e29892007-01-19 07:51:42 +0000603}
604
Bob Wilson1f595bb2009-04-17 19:07:39 +0000605//===----------------------------------------------------------------------===//
606// Calling Convention Implementation
Bob Wilson1f595bb2009-04-17 19:07:39 +0000607//===----------------------------------------------------------------------===//
608
609#include "ARMGenCallingConv.inc"
610
611// APCS f64 is in register pairs, possibly split to stack
Owen Andersone50ed302009-08-10 22:56:29 +0000612static bool f64AssignAPCS(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson5bafff32009-06-22 23:27:02 +0000613 CCValAssign::LocInfo &LocInfo,
614 CCState &State, bool CanFail) {
615 static const unsigned RegList[] = { ARM::R0, ARM::R1, ARM::R2, ARM::R3 };
616
617 // Try to get the first register.
618 if (unsigned Reg = State.AllocateReg(RegList, 4))
619 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg, LocVT, LocInfo));
620 else {
621 // For the 2nd half of a v2f64, do not fail.
622 if (CanFail)
623 return false;
624
625 // Put the whole thing on the stack.
626 State.addLoc(CCValAssign::getCustomMem(ValNo, ValVT,
627 State.AllocateStack(8, 4),
628 LocVT, LocInfo));
629 return true;
630 }
631
632 // Try to get the second register.
633 if (unsigned Reg = State.AllocateReg(RegList, 4))
634 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg, LocVT, LocInfo));
635 else
636 State.addLoc(CCValAssign::getCustomMem(ValNo, ValVT,
637 State.AllocateStack(4, 4),
638 LocVT, LocInfo));
639 return true;
640}
641
Owen Andersone50ed302009-08-10 22:56:29 +0000642static bool CC_ARM_APCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000643 CCValAssign::LocInfo &LocInfo,
644 ISD::ArgFlagsTy &ArgFlags,
645 CCState &State) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000646 if (!f64AssignAPCS(ValNo, ValVT, LocVT, LocInfo, State, true))
647 return false;
Owen Anderson825b72b2009-08-11 20:47:22 +0000648 if (LocVT == MVT::v2f64 &&
Bob Wilson5bafff32009-06-22 23:27:02 +0000649 !f64AssignAPCS(ValNo, ValVT, LocVT, LocInfo, State, false))
650 return false;
Bob Wilsone65586b2009-04-17 20:40:45 +0000651 return true; // we handled it
Bob Wilson1f595bb2009-04-17 19:07:39 +0000652}
653
654// AAPCS f64 is in aligned register pairs
Owen Andersone50ed302009-08-10 22:56:29 +0000655static bool f64AssignAAPCS(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson5bafff32009-06-22 23:27:02 +0000656 CCValAssign::LocInfo &LocInfo,
657 CCState &State, bool CanFail) {
658 static const unsigned HiRegList[] = { ARM::R0, ARM::R2 };
659 static const unsigned LoRegList[] = { ARM::R1, ARM::R3 };
660
661 unsigned Reg = State.AllocateReg(HiRegList, LoRegList, 2);
662 if (Reg == 0) {
663 // For the 2nd half of a v2f64, do not just fail.
664 if (CanFail)
665 return false;
666
667 // Put the whole thing on the stack.
668 State.addLoc(CCValAssign::getCustomMem(ValNo, ValVT,
669 State.AllocateStack(8, 8),
670 LocVT, LocInfo));
671 return true;
672 }
673
674 unsigned i;
675 for (i = 0; i < 2; ++i)
676 if (HiRegList[i] == Reg)
677 break;
678
679 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg, LocVT, LocInfo));
680 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, LoRegList[i],
681 LocVT, LocInfo));
682 return true;
683}
684
Owen Andersone50ed302009-08-10 22:56:29 +0000685static bool CC_ARM_AAPCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000686 CCValAssign::LocInfo &LocInfo,
687 ISD::ArgFlagsTy &ArgFlags,
688 CCState &State) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000689 if (!f64AssignAAPCS(ValNo, ValVT, LocVT, LocInfo, State, true))
690 return false;
Owen Anderson825b72b2009-08-11 20:47:22 +0000691 if (LocVT == MVT::v2f64 &&
Bob Wilson5bafff32009-06-22 23:27:02 +0000692 !f64AssignAAPCS(ValNo, ValVT, LocVT, LocInfo, State, false))
693 return false;
694 return true; // we handled it
695}
696
Owen Andersone50ed302009-08-10 22:56:29 +0000697static bool f64RetAssign(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson5bafff32009-06-22 23:27:02 +0000698 CCValAssign::LocInfo &LocInfo, CCState &State) {
Bob Wilson1f595bb2009-04-17 19:07:39 +0000699 static const unsigned HiRegList[] = { ARM::R0, ARM::R2 };
700 static const unsigned LoRegList[] = { ARM::R1, ARM::R3 };
701
Bob Wilsone65586b2009-04-17 20:40:45 +0000702 unsigned Reg = State.AllocateReg(HiRegList, LoRegList, 2);
703 if (Reg == 0)
704 return false; // we didn't handle it
Bob Wilson1f595bb2009-04-17 19:07:39 +0000705
Bob Wilsone65586b2009-04-17 20:40:45 +0000706 unsigned i;
707 for (i = 0; i < 2; ++i)
708 if (HiRegList[i] == Reg)
709 break;
Bob Wilson1f595bb2009-04-17 19:07:39 +0000710
Bob Wilson5bafff32009-06-22 23:27:02 +0000711 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg, LocVT, LocInfo));
Bob Wilsone65586b2009-04-17 20:40:45 +0000712 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, LoRegList[i],
Bob Wilson5bafff32009-06-22 23:27:02 +0000713 LocVT, LocInfo));
714 return true;
Bob Wilson1f595bb2009-04-17 19:07:39 +0000715}
716
Owen Andersone50ed302009-08-10 22:56:29 +0000717static bool RetCC_ARM_APCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000718 CCValAssign::LocInfo &LocInfo,
719 ISD::ArgFlagsTy &ArgFlags,
720 CCState &State) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000721 if (!f64RetAssign(ValNo, ValVT, LocVT, LocInfo, State))
722 return false;
Owen Anderson825b72b2009-08-11 20:47:22 +0000723 if (LocVT == MVT::v2f64 && !f64RetAssign(ValNo, ValVT, LocVT, LocInfo, State))
Bob Wilson5bafff32009-06-22 23:27:02 +0000724 return false;
Bob Wilsone65586b2009-04-17 20:40:45 +0000725 return true; // we handled it
Bob Wilson1f595bb2009-04-17 19:07:39 +0000726}
727
Owen Andersone50ed302009-08-10 22:56:29 +0000728static bool RetCC_ARM_AAPCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000729 CCValAssign::LocInfo &LocInfo,
730 ISD::ArgFlagsTy &ArgFlags,
731 CCState &State) {
732 return RetCC_ARM_APCS_Custom_f64(ValNo, ValVT, LocVT, LocInfo, ArgFlags,
733 State);
734}
735
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000736/// CCAssignFnForNode - Selects the correct CCAssignFn for a the
737/// given CallingConvention value.
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000738CCAssignFn *ARMTargetLowering::CCAssignFnForNode(CallingConv::ID CC,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000739 bool Return,
740 bool isVarArg) const {
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000741 switch (CC) {
742 default:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000743 llvm_unreachable("Unsupported calling convention");
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000744 case CallingConv::C:
745 case CallingConv::Fast:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000746 // Use target triple & subtarget features to do actual dispatch.
747 if (Subtarget->isAAPCS_ABI()) {
748 if (Subtarget->hasVFP2() &&
749 FloatABIType == FloatABI::Hard && !isVarArg)
750 return (Return ? RetCC_ARM_AAPCS_VFP: CC_ARM_AAPCS_VFP);
751 else
752 return (Return ? RetCC_ARM_AAPCS: CC_ARM_AAPCS);
753 } else
754 return (Return ? RetCC_ARM_APCS: CC_ARM_APCS);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000755 case CallingConv::ARM_AAPCS_VFP:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000756 return (Return ? RetCC_ARM_AAPCS_VFP: CC_ARM_AAPCS_VFP);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000757 case CallingConv::ARM_AAPCS:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000758 return (Return ? RetCC_ARM_AAPCS: CC_ARM_AAPCS);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000759 case CallingConv::ARM_APCS:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000760 return (Return ? RetCC_ARM_APCS: CC_ARM_APCS);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000761 }
762}
763
Dan Gohman98ca4f22009-08-05 01:29:28 +0000764/// LowerCallResult - Lower the result values of a call into the
765/// appropriate copies out of appropriate physical registers.
766SDValue
767ARMTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000768 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000769 const SmallVectorImpl<ISD::InputArg> &Ins,
770 DebugLoc dl, SelectionDAG &DAG,
771 SmallVectorImpl<SDValue> &InVals) {
Bob Wilson1f595bb2009-04-17 19:07:39 +0000772
Bob Wilson1f595bb2009-04-17 19:07:39 +0000773 // Assign locations to each value returned by this call.
774 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +0000775 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
Owen Andersone922c022009-07-22 00:24:57 +0000776 RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +0000777 CCInfo.AnalyzeCallResult(Ins,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000778 CCAssignFnForNode(CallConv, /* Return*/ true,
779 isVarArg));
Bob Wilson1f595bb2009-04-17 19:07:39 +0000780
781 // Copy all of the result registers out of their specified physreg.
782 for (unsigned i = 0; i != RVLocs.size(); ++i) {
783 CCValAssign VA = RVLocs[i];
784
Bob Wilson80915242009-04-25 00:33:20 +0000785 SDValue Val;
Bob Wilson1f595bb2009-04-17 19:07:39 +0000786 if (VA.needsCustom()) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000787 // Handle f64 or half of a v2f64.
Owen Anderson825b72b2009-08-11 20:47:22 +0000788 SDValue Lo = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000789 InFlag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +0000790 Chain = Lo.getValue(1);
791 InFlag = Lo.getValue(2);
Bob Wilson1f595bb2009-04-17 19:07:39 +0000792 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +0000793 SDValue Hi = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32,
Bob Wilson4d59e1d2009-04-24 17:00:36 +0000794 InFlag);
795 Chain = Hi.getValue(1);
796 InFlag = Hi.getValue(2);
Jim Grosbache5165492009-11-09 00:11:35 +0000797 Val = DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi);
Bob Wilson5bafff32009-06-22 23:27:02 +0000798
Owen Anderson825b72b2009-08-11 20:47:22 +0000799 if (VA.getLocVT() == MVT::v2f64) {
800 SDValue Vec = DAG.getNode(ISD::UNDEF, dl, MVT::v2f64);
801 Vec = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Vec, Val,
802 DAG.getConstant(0, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +0000803
804 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +0000805 Lo = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32, InFlag);
Bob Wilson5bafff32009-06-22 23:27:02 +0000806 Chain = Lo.getValue(1);
807 InFlag = Lo.getValue(2);
808 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +0000809 Hi = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32, InFlag);
Bob Wilson5bafff32009-06-22 23:27:02 +0000810 Chain = Hi.getValue(1);
811 InFlag = Hi.getValue(2);
Jim Grosbache5165492009-11-09 00:11:35 +0000812 Val = DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi);
Owen Anderson825b72b2009-08-11 20:47:22 +0000813 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Vec, Val,
814 DAG.getConstant(1, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +0000815 }
Bob Wilson1f595bb2009-04-17 19:07:39 +0000816 } else {
Bob Wilson80915242009-04-25 00:33:20 +0000817 Val = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), VA.getLocVT(),
818 InFlag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +0000819 Chain = Val.getValue(1);
820 InFlag = Val.getValue(2);
Bob Wilson1f595bb2009-04-17 19:07:39 +0000821 }
Bob Wilson80915242009-04-25 00:33:20 +0000822
823 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000824 default: llvm_unreachable("Unknown loc info!");
Bob Wilson80915242009-04-25 00:33:20 +0000825 case CCValAssign::Full: break;
826 case CCValAssign::BCvt:
827 Val = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), Val);
828 break;
829 }
830
Dan Gohman98ca4f22009-08-05 01:29:28 +0000831 InVals.push_back(Val);
Bob Wilson1f595bb2009-04-17 19:07:39 +0000832 }
833
Dan Gohman98ca4f22009-08-05 01:29:28 +0000834 return Chain;
Bob Wilson1f595bb2009-04-17 19:07:39 +0000835}
836
837/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
838/// by "Src" to address "Dst" of size "Size". Alignment information is
Bob Wilsondee46d72009-04-17 20:35:10 +0000839/// specified by the specific parameter attribute. The copy will be passed as
Bob Wilson1f595bb2009-04-17 19:07:39 +0000840/// a byval function parameter.
841/// Sometimes what we are copying is the end of a larger object, the part that
842/// does not fit in registers.
843static SDValue
844CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
845 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
846 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000847 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Bob Wilson1f595bb2009-04-17 19:07:39 +0000848 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
849 /*AlwaysInline=*/false, NULL, 0, NULL, 0);
850}
851
Bob Wilsondee46d72009-04-17 20:35:10 +0000852/// LowerMemOpCallTo - Store the argument to the stack.
Bob Wilson1f595bb2009-04-17 19:07:39 +0000853SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +0000854ARMTargetLowering::LowerMemOpCallTo(SDValue Chain,
855 SDValue StackPtr, SDValue Arg,
856 DebugLoc dl, SelectionDAG &DAG,
857 const CCValAssign &VA,
858 ISD::ArgFlagsTy Flags) {
Bob Wilson1f595bb2009-04-17 19:07:39 +0000859 unsigned LocMemOffset = VA.getLocMemOffset();
860 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
861 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
862 if (Flags.isByVal()) {
863 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
864 }
865 return DAG.getStore(Chain, dl, Arg, PtrOff,
866 PseudoSourceValue::getStack(), LocMemOffset);
Evan Chenga8e29892007-01-19 07:51:42 +0000867}
868
Dan Gohman98ca4f22009-08-05 01:29:28 +0000869void ARMTargetLowering::PassF64ArgInRegs(DebugLoc dl, SelectionDAG &DAG,
Bob Wilson5bafff32009-06-22 23:27:02 +0000870 SDValue Chain, SDValue &Arg,
871 RegsToPassVector &RegsToPass,
872 CCValAssign &VA, CCValAssign &NextVA,
873 SDValue &StackPtr,
874 SmallVector<SDValue, 8> &MemOpChains,
875 ISD::ArgFlagsTy Flags) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000876
Jim Grosbache5165492009-11-09 00:11:35 +0000877 SDValue fmrrd = DAG.getNode(ARMISD::VMOVRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +0000878 DAG.getVTList(MVT::i32, MVT::i32), Arg);
Bob Wilson5bafff32009-06-22 23:27:02 +0000879 RegsToPass.push_back(std::make_pair(VA.getLocReg(), fmrrd));
880
881 if (NextVA.isRegLoc())
882 RegsToPass.push_back(std::make_pair(NextVA.getLocReg(), fmrrd.getValue(1)));
883 else {
884 assert(NextVA.isMemLoc());
885 if (StackPtr.getNode() == 0)
886 StackPtr = DAG.getCopyFromReg(Chain, dl, ARM::SP, getPointerTy());
887
Dan Gohman98ca4f22009-08-05 01:29:28 +0000888 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, fmrrd.getValue(1),
889 dl, DAG, NextVA,
890 Flags));
Bob Wilson5bafff32009-06-22 23:27:02 +0000891 }
892}
893
Dan Gohman98ca4f22009-08-05 01:29:28 +0000894/// LowerCall - Lowering a call into a callseq_start <-
Evan Chengfc403422007-02-03 08:53:01 +0000895/// ARMISD:CALL <- callseq_end chain. Also add input and output parameter
896/// nodes.
Dan Gohman98ca4f22009-08-05 01:29:28 +0000897SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +0000898ARMTargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000899 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +0000900 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000901 const SmallVectorImpl<ISD::OutputArg> &Outs,
902 const SmallVectorImpl<ISD::InputArg> &Ins,
903 DebugLoc dl, SelectionDAG &DAG,
904 SmallVectorImpl<SDValue> &InVals) {
Evan Cheng0c439eb2010-01-27 00:07:07 +0000905 // ARM target does not yet support tail call optimization.
906 isTailCall = false;
Evan Chenga8e29892007-01-19 07:51:42 +0000907
Bob Wilson1f595bb2009-04-17 19:07:39 +0000908 // Analyze operands of the call, assigning locations to each operand.
909 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +0000910 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), ArgLocs,
911 *DAG.getContext());
912 CCInfo.AnalyzeCallOperands(Outs,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000913 CCAssignFnForNode(CallConv, /* Return*/ false,
914 isVarArg));
Evan Chenga8e29892007-01-19 07:51:42 +0000915
Bob Wilson1f595bb2009-04-17 19:07:39 +0000916 // Get a count of how many bytes are to be pushed on the stack.
917 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Chenga8e29892007-01-19 07:51:42 +0000918
919 // Adjust the stack pointer for the new arguments...
920 // These operations are automatically eliminated by the prolog/epilog pass
Chris Lattnere563bbc2008-10-11 22:08:30 +0000921 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Evan Chenga8e29892007-01-19 07:51:42 +0000922
Owen Anderson825b72b2009-08-11 20:47:22 +0000923 SDValue StackPtr = DAG.getRegister(ARM::SP, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000924
Bob Wilson5bafff32009-06-22 23:27:02 +0000925 RegsToPassVector RegsToPass;
Bob Wilson1f595bb2009-04-17 19:07:39 +0000926 SmallVector<SDValue, 8> MemOpChains;
Evan Chenga8e29892007-01-19 07:51:42 +0000927
Bob Wilson1f595bb2009-04-17 19:07:39 +0000928 // Walk the register/memloc assignments, inserting copies/loads. In the case
Bob Wilsondee46d72009-04-17 20:35:10 +0000929 // of tail call optimization, arguments are handled later.
Bob Wilson1f595bb2009-04-17 19:07:39 +0000930 for (unsigned i = 0, realArgIdx = 0, e = ArgLocs.size();
931 i != e;
932 ++i, ++realArgIdx) {
933 CCValAssign &VA = ArgLocs[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +0000934 SDValue Arg = Outs[realArgIdx].Val;
935 ISD::ArgFlagsTy Flags = Outs[realArgIdx].Flags;
Evan Chenga8e29892007-01-19 07:51:42 +0000936
Bob Wilson1f595bb2009-04-17 19:07:39 +0000937 // Promote the value if needed.
938 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000939 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +0000940 case CCValAssign::Full: break;
941 case CCValAssign::SExt:
942 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), Arg);
943 break;
944 case CCValAssign::ZExt:
945 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), Arg);
946 break;
947 case CCValAssign::AExt:
948 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), Arg);
949 break;
950 case CCValAssign::BCvt:
951 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getLocVT(), Arg);
952 break;
Evan Chenga8e29892007-01-19 07:51:42 +0000953 }
954
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000955 // f64 and v2f64 might be passed in i32 pairs and must be split into pieces
Bob Wilson1f595bb2009-04-17 19:07:39 +0000956 if (VA.needsCustom()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000957 if (VA.getLocVT() == MVT::v2f64) {
958 SDValue Op0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
959 DAG.getConstant(0, MVT::i32));
960 SDValue Op1 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
961 DAG.getConstant(1, MVT::i32));
Bob Wilson1f595bb2009-04-17 19:07:39 +0000962
Dan Gohman98ca4f22009-08-05 01:29:28 +0000963 PassF64ArgInRegs(dl, DAG, Chain, Op0, RegsToPass,
Bob Wilson5bafff32009-06-22 23:27:02 +0000964 VA, ArgLocs[++i], StackPtr, MemOpChains, Flags);
965
966 VA = ArgLocs[++i]; // skip ahead to next loc
967 if (VA.isRegLoc()) {
Dan Gohman98ca4f22009-08-05 01:29:28 +0000968 PassF64ArgInRegs(dl, DAG, Chain, Op1, RegsToPass,
Bob Wilson5bafff32009-06-22 23:27:02 +0000969 VA, ArgLocs[++i], StackPtr, MemOpChains, Flags);
970 } else {
971 assert(VA.isMemLoc());
972 if (StackPtr.getNode() == 0)
973 StackPtr = DAG.getCopyFromReg(Chain, dl, ARM::SP, getPointerTy());
974
Dan Gohman98ca4f22009-08-05 01:29:28 +0000975 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Op1,
976 dl, DAG, VA, Flags));
Bob Wilson5bafff32009-06-22 23:27:02 +0000977 }
978 } else {
Dan Gohman98ca4f22009-08-05 01:29:28 +0000979 PassF64ArgInRegs(dl, DAG, Chain, Arg, RegsToPass, VA, ArgLocs[++i],
Bob Wilson5bafff32009-06-22 23:27:02 +0000980 StackPtr, MemOpChains, Flags);
Bob Wilson1f595bb2009-04-17 19:07:39 +0000981 }
982 } else if (VA.isRegLoc()) {
983 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
984 } else {
985 assert(VA.isMemLoc());
986 if (StackPtr.getNode() == 0)
987 StackPtr = DAG.getCopyFromReg(Chain, dl, ARM::SP, getPointerTy());
988
Dan Gohman98ca4f22009-08-05 01:29:28 +0000989 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
990 dl, DAG, VA, Flags));
Bob Wilson1f595bb2009-04-17 19:07:39 +0000991 }
Evan Chenga8e29892007-01-19 07:51:42 +0000992 }
993
994 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +0000995 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Evan Chenga8e29892007-01-19 07:51:42 +0000996 &MemOpChains[0], MemOpChains.size());
997
998 // Build a sequence of copy-to-reg nodes chained together with token chain
999 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman475871a2008-07-27 21:46:04 +00001000 SDValue InFlag;
Evan Chenga8e29892007-01-19 07:51:42 +00001001 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Bob Wilson2dc4f542009-03-20 22:42:55 +00001002 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001003 RegsToPass[i].second, InFlag);
Evan Chenga8e29892007-01-19 07:51:42 +00001004 InFlag = Chain.getValue(1);
1005 }
1006
Bill Wendling056292f2008-09-16 21:48:12 +00001007 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
1008 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
1009 // node so that legalize doesn't hack it.
Evan Chenga8e29892007-01-19 07:51:42 +00001010 bool isDirect = false;
1011 bool isARMFunc = false;
Evan Cheng277f0742007-06-19 21:05:09 +00001012 bool isLocalARMFunc = false;
Evan Chenge7e0d622009-11-06 22:24:13 +00001013 MachineFunction &MF = DAG.getMachineFunction();
1014 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
Evan Chenga8e29892007-01-19 07:51:42 +00001015 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
1016 GlobalValue *GV = G->getGlobal();
Evan Chenga8e29892007-01-19 07:51:42 +00001017 isDirect = true;
Chris Lattner4fb63d02009-07-15 04:12:33 +00001018 bool isExt = GV->isDeclaration() || GV->isWeakForLinker();
Evan Cheng970a4192007-01-19 19:28:01 +00001019 bool isStub = (isExt && Subtarget->isTargetDarwin()) &&
Evan Chenga8e29892007-01-19 07:51:42 +00001020 getTargetMachine().getRelocationModel() != Reloc::Static;
1021 isARMFunc = !Subtarget->isThumb() || isStub;
Evan Cheng277f0742007-06-19 21:05:09 +00001022 // ARM call to a local ARM function is predicable.
1023 isLocalARMFunc = !Subtarget->isThumb() && !isExt;
Evan Chengc60e76d2007-01-30 20:37:08 +00001024 // tBX takes a register source operand.
David Goodwinf1daf7d2009-07-08 23:10:31 +00001025 if (isARMFunc && Subtarget->isThumb1Only() && !Subtarget->hasV5TOps()) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001026 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Evan Chenge4e4ed32009-08-28 23:18:09 +00001027 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(GV,
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001028 ARMPCLabelIndex,
1029 ARMCP::CPValue, 4);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001030 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001031 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001032 Callee = DAG.getLoad(getPointerTy(), dl,
Evan Cheng9eda6892009-10-31 03:39:36 +00001033 DAG.getEntryNode(), CPAddr,
1034 PseudoSourceValue::getConstantPool(), 0);
Evan Chenge7e0d622009-11-06 22:24:13 +00001035 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001036 Callee = DAG.getNode(ARMISD::PIC_ADD, dl,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001037 getPointerTy(), Callee, PICLabel);
Evan Chengc60e76d2007-01-30 20:37:08 +00001038 } else
1039 Callee = DAG.getTargetGlobalAddress(GV, getPointerTy());
Bill Wendling056292f2008-09-16 21:48:12 +00001040 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Evan Chenga8e29892007-01-19 07:51:42 +00001041 isDirect = true;
Evan Cheng970a4192007-01-19 19:28:01 +00001042 bool isStub = Subtarget->isTargetDarwin() &&
Evan Chenga8e29892007-01-19 07:51:42 +00001043 getTargetMachine().getRelocationModel() != Reloc::Static;
1044 isARMFunc = !Subtarget->isThumb() || isStub;
Evan Chengc60e76d2007-01-30 20:37:08 +00001045 // tBX takes a register source operand.
1046 const char *Sym = S->getSymbol();
David Goodwinf1daf7d2009-07-08 23:10:31 +00001047 if (isARMFunc && Subtarget->isThumb1Only() && !Subtarget->hasV5TOps()) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001048 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Owen Anderson1d0be152009-08-13 21:58:54 +00001049 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(*DAG.getContext(),
Evan Chenge4e4ed32009-08-28 23:18:09 +00001050 Sym, ARMPCLabelIndex, 4);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001051 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001052 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001053 Callee = DAG.getLoad(getPointerTy(), dl,
Evan Cheng9eda6892009-10-31 03:39:36 +00001054 DAG.getEntryNode(), CPAddr,
1055 PseudoSourceValue::getConstantPool(), 0);
Evan Chenge7e0d622009-11-06 22:24:13 +00001056 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001057 Callee = DAG.getNode(ARMISD::PIC_ADD, dl,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001058 getPointerTy(), Callee, PICLabel);
Evan Chengc60e76d2007-01-30 20:37:08 +00001059 } else
Bill Wendling056292f2008-09-16 21:48:12 +00001060 Callee = DAG.getTargetExternalSymbol(Sym, getPointerTy());
Evan Chenga8e29892007-01-19 07:51:42 +00001061 }
1062
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001063 // FIXME: handle tail calls differently.
1064 unsigned CallOpc;
Evan Chengb6207242009-08-01 00:16:10 +00001065 if (Subtarget->isThumb()) {
1066 if ((!isDirect || isARMFunc) && !Subtarget->hasV5TOps())
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001067 CallOpc = ARMISD::CALL_NOLINK;
1068 else
1069 CallOpc = isARMFunc ? ARMISD::CALL : ARMISD::tCALL;
1070 } else {
1071 CallOpc = (isDirect || Subtarget->hasV5TOps())
Evan Cheng277f0742007-06-19 21:05:09 +00001072 ? (isLocalARMFunc ? ARMISD::CALL_PRED : ARMISD::CALL)
1073 : ARMISD::CALL_NOLINK;
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001074 }
David Goodwinf1daf7d2009-07-08 23:10:31 +00001075 if (CallOpc == ARMISD::CALL_NOLINK && !Subtarget->isThumb1Only()) {
Lauro Ramos Venanciob8a93a42007-03-27 16:19:21 +00001076 // implicit def LR - LR mustn't be allocated as GRP:$dst of CALL_NOLINK
Owen Anderson825b72b2009-08-11 20:47:22 +00001077 Chain = DAG.getCopyToReg(Chain, dl, ARM::LR, DAG.getUNDEF(MVT::i32),InFlag);
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001078 InFlag = Chain.getValue(1);
1079 }
1080
Dan Gohman475871a2008-07-27 21:46:04 +00001081 std::vector<SDValue> Ops;
Evan Chenga8e29892007-01-19 07:51:42 +00001082 Ops.push_back(Chain);
1083 Ops.push_back(Callee);
1084
1085 // Add argument registers to the end of the list so that they are known live
1086 // into the call.
1087 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
1088 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
1089 RegsToPass[i].second.getValueType()));
1090
Gabor Greifba36cb52008-08-28 21:40:38 +00001091 if (InFlag.getNode())
Evan Chenga8e29892007-01-19 07:51:42 +00001092 Ops.push_back(InFlag);
Duncan Sands4bdcb612008-07-02 17:40:58 +00001093 // Returns a chain and a flag for retval copy to use.
Owen Anderson825b72b2009-08-11 20:47:22 +00001094 Chain = DAG.getNode(CallOpc, dl, DAG.getVTList(MVT::Other, MVT::Flag),
Duncan Sands4bdcb612008-07-02 17:40:58 +00001095 &Ops[0], Ops.size());
Evan Chenga8e29892007-01-19 07:51:42 +00001096 InFlag = Chain.getValue(1);
1097
Chris Lattnere563bbc2008-10-11 22:08:30 +00001098 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
1099 DAG.getIntPtrConstant(0, true), InFlag);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001100 if (!Ins.empty())
Evan Chenga8e29892007-01-19 07:51:42 +00001101 InFlag = Chain.getValue(1);
1102
Bob Wilson1f595bb2009-04-17 19:07:39 +00001103 // Handle result values, copying them out of physregs into vregs that we
1104 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001105 return LowerCallResult(Chain, InFlag, CallConv, isVarArg, Ins,
1106 dl, DAG, InVals);
Evan Chenga8e29892007-01-19 07:51:42 +00001107}
1108
Dan Gohman98ca4f22009-08-05 01:29:28 +00001109SDValue
1110ARMTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001111 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001112 const SmallVectorImpl<ISD::OutputArg> &Outs,
1113 DebugLoc dl, SelectionDAG &DAG) {
Bob Wilson2dc4f542009-03-20 22:42:55 +00001114
Bob Wilsondee46d72009-04-17 20:35:10 +00001115 // CCValAssign - represent the assignment of the return value to a location.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001116 SmallVector<CCValAssign, 16> RVLocs;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001117
Bob Wilsondee46d72009-04-17 20:35:10 +00001118 // CCState - Info about the registers and stack slots.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001119 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), RVLocs,
1120 *DAG.getContext());
Bob Wilson1f595bb2009-04-17 19:07:39 +00001121
Dan Gohman98ca4f22009-08-05 01:29:28 +00001122 // Analyze outgoing return values.
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001123 CCInfo.AnalyzeReturn(Outs, CCAssignFnForNode(CallConv, /* Return */ true,
1124 isVarArg));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001125
1126 // If this is the first return lowered for this function, add
1127 // the regs to the liveout set for the function.
1128 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
1129 for (unsigned i = 0; i != RVLocs.size(); ++i)
1130 if (RVLocs[i].isRegLoc())
1131 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Evan Chenga8e29892007-01-19 07:51:42 +00001132 }
1133
Bob Wilson1f595bb2009-04-17 19:07:39 +00001134 SDValue Flag;
1135
1136 // Copy the result values into the output registers.
1137 for (unsigned i = 0, realRVLocIdx = 0;
1138 i != RVLocs.size();
1139 ++i, ++realRVLocIdx) {
1140 CCValAssign &VA = RVLocs[i];
1141 assert(VA.isRegLoc() && "Can only return in registers!");
1142
Dan Gohman98ca4f22009-08-05 01:29:28 +00001143 SDValue Arg = Outs[realRVLocIdx].Val;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001144
1145 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001146 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +00001147 case CCValAssign::Full: break;
1148 case CCValAssign::BCvt:
1149 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getLocVT(), Arg);
1150 break;
1151 }
1152
Bob Wilson1f595bb2009-04-17 19:07:39 +00001153 if (VA.needsCustom()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001154 if (VA.getLocVT() == MVT::v2f64) {
Bob Wilson5bafff32009-06-22 23:27:02 +00001155 // Extract the first half and return it in two registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00001156 SDValue Half = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1157 DAG.getConstant(0, MVT::i32));
Jim Grosbache5165492009-11-09 00:11:35 +00001158 SDValue HalfGPRs = DAG.getNode(ARMISD::VMOVRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001159 DAG.getVTList(MVT::i32, MVT::i32), Half);
Bob Wilson5bafff32009-06-22 23:27:02 +00001160
1161 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), HalfGPRs, Flag);
1162 Flag = Chain.getValue(1);
1163 VA = RVLocs[++i]; // skip ahead to next loc
1164 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(),
1165 HalfGPRs.getValue(1), Flag);
1166 Flag = Chain.getValue(1);
1167 VA = RVLocs[++i]; // skip ahead to next loc
1168
1169 // Extract the 2nd half and fall through to handle it as an f64 value.
Owen Anderson825b72b2009-08-11 20:47:22 +00001170 Arg = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1171 DAG.getConstant(1, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00001172 }
1173 // Legalize ret f64 -> ret 2 x i32. We always have fmrrd if f64 is
1174 // available.
Jim Grosbache5165492009-11-09 00:11:35 +00001175 SDValue fmrrd = DAG.getNode(ARMISD::VMOVRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001176 DAG.getVTList(MVT::i32, MVT::i32), &Arg, 1);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001177 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), fmrrd, Flag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +00001178 Flag = Chain.getValue(1);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001179 VA = RVLocs[++i]; // skip ahead to next loc
1180 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), fmrrd.getValue(1),
1181 Flag);
1182 } else
1183 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), Arg, Flag);
1184
Bob Wilsondee46d72009-04-17 20:35:10 +00001185 // Guarantee that all emitted copies are
1186 // stuck together, avoiding something bad.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001187 Flag = Chain.getValue(1);
1188 }
1189
1190 SDValue result;
1191 if (Flag.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00001192 result = DAG.getNode(ARMISD::RET_FLAG, dl, MVT::Other, Chain, Flag);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001193 else // Return Void
Owen Anderson825b72b2009-08-11 20:47:22 +00001194 result = DAG.getNode(ARMISD::RET_FLAG, dl, MVT::Other, Chain);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001195
1196 return result;
Evan Chenga8e29892007-01-19 07:51:42 +00001197}
1198
Bob Wilsonb62d2572009-11-03 00:02:05 +00001199// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
1200// their target counterpart wrapped in the ARMISD::Wrapper node. Suppose N is
1201// one of the above mentioned nodes. It has to be wrapped because otherwise
1202// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
1203// be used to form addressing mode. These wrapped nodes will be selected
1204// into MOVi.
Dan Gohman475871a2008-07-27 21:46:04 +00001205static SDValue LowerConstantPool(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00001206 EVT PtrVT = Op.getValueType();
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001207 // FIXME there is no actual debug info here
1208 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001209 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00001210 SDValue Res;
Evan Chenga8e29892007-01-19 07:51:42 +00001211 if (CP->isMachineConstantPoolEntry())
1212 Res = DAG.getTargetConstantPool(CP->getMachineCPVal(), PtrVT,
1213 CP->getAlignment());
1214 else
1215 Res = DAG.getTargetConstantPool(CP->getConstVal(), PtrVT,
1216 CP->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +00001217 return DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Res);
Evan Chenga8e29892007-01-19 07:51:42 +00001218}
1219
Bob Wilsonddb16df2009-10-30 05:45:42 +00001220SDValue ARMTargetLowering::LowerBlockAddress(SDValue Op, SelectionDAG &DAG) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001221 MachineFunction &MF = DAG.getMachineFunction();
1222 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1223 unsigned ARMPCLabelIndex = 0;
Bob Wilsonddb16df2009-10-30 05:45:42 +00001224 DebugLoc DL = Op.getDebugLoc();
Bob Wilson907eebd2009-11-02 20:59:23 +00001225 EVT PtrVT = getPointerTy();
Bob Wilsonddb16df2009-10-30 05:45:42 +00001226 BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Bob Wilson907eebd2009-11-02 20:59:23 +00001227 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
1228 SDValue CPAddr;
1229 if (RelocM == Reloc::Static) {
1230 CPAddr = DAG.getTargetConstantPool(BA, PtrVT, 4);
1231 } else {
1232 unsigned PCAdj = Subtarget->isThumb() ? 4 : 8;
Evan Chenge7e0d622009-11-06 22:24:13 +00001233 ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Bob Wilson907eebd2009-11-02 20:59:23 +00001234 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(BA, ARMPCLabelIndex,
1235 ARMCP::CPBlockAddress,
1236 PCAdj);
1237 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
1238 }
1239 CPAddr = DAG.getNode(ARMISD::Wrapper, DL, PtrVT, CPAddr);
1240 SDValue Result = DAG.getLoad(PtrVT, DL, DAG.getEntryNode(), CPAddr,
1241 PseudoSourceValue::getConstantPool(), 0);
1242 if (RelocM == Reloc::Static)
1243 return Result;
Evan Chenge7e0d622009-11-06 22:24:13 +00001244 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Bob Wilson907eebd2009-11-02 20:59:23 +00001245 return DAG.getNode(ARMISD::PIC_ADD, DL, PtrVT, Result, PICLabel);
Bob Wilsonddb16df2009-10-30 05:45:42 +00001246}
1247
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001248// Lower ISD::GlobalTLSAddress using the "general dynamic" model
Dan Gohman475871a2008-07-27 21:46:04 +00001249SDValue
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001250ARMTargetLowering::LowerToTLSGeneralDynamicModel(GlobalAddressSDNode *GA,
1251 SelectionDAG &DAG) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00001252 DebugLoc dl = GA->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00001253 EVT PtrVT = getPointerTy();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001254 unsigned char PCAdj = Subtarget->isThumb() ? 4 : 8;
Evan Chenge7e0d622009-11-06 22:24:13 +00001255 MachineFunction &MF = DAG.getMachineFunction();
1256 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1257 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001258 ARMConstantPoolValue *CPV =
Evan Chenge4e4ed32009-08-28 23:18:09 +00001259 new ARMConstantPoolValue(GA->getGlobal(), ARMPCLabelIndex,
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001260 ARMCP::CPValue, PCAdj, "tlsgd", true);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001261 SDValue Argument = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001262 Argument = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Argument);
Evan Cheng9eda6892009-10-31 03:39:36 +00001263 Argument = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Argument,
1264 PseudoSourceValue::getConstantPool(), 0);
Dan Gohman475871a2008-07-27 21:46:04 +00001265 SDValue Chain = Argument.getValue(1);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001266
Evan Chenge7e0d622009-11-06 22:24:13 +00001267 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001268 Argument = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Argument, PICLabel);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001269
1270 // call __tls_get_addr.
1271 ArgListTy Args;
1272 ArgListEntry Entry;
1273 Entry.Node = Argument;
Owen Anderson1d0be152009-08-13 21:58:54 +00001274 Entry.Ty = (const Type *) Type::getInt32Ty(*DAG.getContext());
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001275 Args.push_back(Entry);
Dale Johannesen7d2ad622009-01-30 23:10:59 +00001276 // FIXME: is there useful debug info available here?
Dan Gohman475871a2008-07-27 21:46:04 +00001277 std::pair<SDValue, SDValue> CallResult =
Evan Cheng59bc0602009-08-14 19:11:20 +00001278 LowerCallTo(Chain, (const Type *) Type::getInt32Ty(*DAG.getContext()),
1279 false, false, false, false,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001280 0, CallingConv::C, false, /*isReturnValueUsed=*/true,
Bill Wendling3ea3c242009-12-22 02:10:19 +00001281 DAG.getExternalSymbol("__tls_get_addr", PtrVT), Args, DAG, dl,
1282 DAG.GetOrdering(Chain.getNode()));
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001283 return CallResult.first;
1284}
1285
1286// Lower ISD::GlobalTLSAddress using the "initial exec" or
1287// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00001288SDValue
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001289ARMTargetLowering::LowerToTLSExecModels(GlobalAddressSDNode *GA,
Bob Wilson2dc4f542009-03-20 22:42:55 +00001290 SelectionDAG &DAG) {
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001291 GlobalValue *GV = GA->getGlobal();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001292 DebugLoc dl = GA->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00001293 SDValue Offset;
1294 SDValue Chain = DAG.getEntryNode();
Owen Andersone50ed302009-08-10 22:56:29 +00001295 EVT PtrVT = getPointerTy();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001296 // Get the Thread Pointer
Dale Johannesen33c960f2009-02-04 20:06:27 +00001297 SDValue ThreadPointer = DAG.getNode(ARMISD::THREAD_POINTER, dl, PtrVT);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001298
Chris Lattner4fb63d02009-07-15 04:12:33 +00001299 if (GV->isDeclaration()) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001300 MachineFunction &MF = DAG.getMachineFunction();
1301 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1302 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
1303 // Initial exec model.
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001304 unsigned char PCAdj = Subtarget->isThumb() ? 4 : 8;
1305 ARMConstantPoolValue *CPV =
Evan Chenge4e4ed32009-08-28 23:18:09 +00001306 new ARMConstantPoolValue(GA->getGlobal(), ARMPCLabelIndex,
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001307 ARMCP::CPValue, PCAdj, "gottpoff", true);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001308 Offset = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001309 Offset = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Offset);
Evan Cheng9eda6892009-10-31 03:39:36 +00001310 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset,
1311 PseudoSourceValue::getConstantPool(), 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001312 Chain = Offset.getValue(1);
1313
Evan Chenge7e0d622009-11-06 22:24:13 +00001314 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001315 Offset = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Offset, PICLabel);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001316
Evan Cheng9eda6892009-10-31 03:39:36 +00001317 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset,
1318 PseudoSourceValue::getConstantPool(), 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001319 } else {
1320 // local exec model
Evan Chenge4e4ed32009-08-28 23:18:09 +00001321 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(GV, "tpoff");
Evan Cheng1606e8e2009-03-13 07:51:59 +00001322 Offset = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001323 Offset = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Offset);
Evan Cheng9eda6892009-10-31 03:39:36 +00001324 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset,
1325 PseudoSourceValue::getConstantPool(), 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001326 }
1327
1328 // The address of the thread local variable is the add of the thread
1329 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00001330 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001331}
1332
Dan Gohman475871a2008-07-27 21:46:04 +00001333SDValue
1334ARMTargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) {
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001335 // TODO: implement the "local dynamic" model
1336 assert(Subtarget->isTargetELF() &&
1337 "TLS not implemented for non-ELF targets");
1338 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
1339 // If the relocation model is PIC, use the "General Dynamic" TLS Model,
1340 // otherwise use the "Local Exec" TLS Model
1341 if (getTargetMachine().getRelocationModel() == Reloc::PIC_)
1342 return LowerToTLSGeneralDynamicModel(GA, DAG);
1343 else
1344 return LowerToTLSExecModels(GA, DAG);
1345}
1346
Dan Gohman475871a2008-07-27 21:46:04 +00001347SDValue ARMTargetLowering::LowerGlobalAddressELF(SDValue Op,
Bob Wilson2dc4f542009-03-20 22:42:55 +00001348 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00001349 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001350 DebugLoc dl = Op.getDebugLoc();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001351 GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
1352 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
1353 if (RelocM == Reloc::PIC_) {
Rafael Espindolabb46f522009-01-15 20:18:42 +00001354 bool UseGOTOFF = GV->hasLocalLinkage() || GV->hasHiddenVisibility();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001355 ARMConstantPoolValue *CPV =
Evan Chenge4e4ed32009-08-28 23:18:09 +00001356 new ARMConstantPoolValue(GV, UseGOTOFF ? "GOTOFF" : "GOT");
Evan Cheng1606e8e2009-03-13 07:51:59 +00001357 SDValue CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001358 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001359 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(),
Anton Korobeynikov249fb332009-10-07 00:06:35 +00001360 CPAddr,
1361 PseudoSourceValue::getConstantPool(), 0);
Dan Gohman475871a2008-07-27 21:46:04 +00001362 SDValue Chain = Result.getValue(1);
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001363 SDValue GOT = DAG.getGLOBAL_OFFSET_TABLE(PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001364 Result = DAG.getNode(ISD::ADD, dl, PtrVT, Result, GOT);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001365 if (!UseGOTOFF)
Anton Korobeynikov249fb332009-10-07 00:06:35 +00001366 Result = DAG.getLoad(PtrVT, dl, Chain, Result,
1367 PseudoSourceValue::getGOT(), 0);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001368 return Result;
1369 } else {
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00001370 // If we have T2 ops, we can materialize the address directly via movt/movw
1371 // pair. This is always cheaper.
1372 if (Subtarget->useMovt()) {
1373 return DAG.getNode(ARMISD::Wrapper, dl, PtrVT,
1374 DAG.getTargetGlobalAddress(GV, PtrVT));
1375 } else {
1376 SDValue CPAddr = DAG.getTargetConstantPool(GV, PtrVT, 4);
1377 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
1378 return DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
1379 PseudoSourceValue::getConstantPool(), 0);
1380 }
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001381 }
1382}
1383
Dan Gohman475871a2008-07-27 21:46:04 +00001384SDValue ARMTargetLowering::LowerGlobalAddressDarwin(SDValue Op,
Bob Wilson2dc4f542009-03-20 22:42:55 +00001385 SelectionDAG &DAG) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001386 MachineFunction &MF = DAG.getMachineFunction();
1387 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1388 unsigned ARMPCLabelIndex = 0;
Owen Andersone50ed302009-08-10 22:56:29 +00001389 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001390 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001391 GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
1392 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
Dan Gohman475871a2008-07-27 21:46:04 +00001393 SDValue CPAddr;
Evan Chenga8e29892007-01-19 07:51:42 +00001394 if (RelocM == Reloc::Static)
Evan Cheng1606e8e2009-03-13 07:51:59 +00001395 CPAddr = DAG.getTargetConstantPool(GV, PtrVT, 4);
Evan Chenga8e29892007-01-19 07:51:42 +00001396 else {
Evan Chenge7e0d622009-11-06 22:24:13 +00001397 ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Evan Chenge4e4ed32009-08-28 23:18:09 +00001398 unsigned PCAdj = (RelocM != Reloc::PIC_) ? 0 : (Subtarget->isThumb()?4:8);
1399 ARMConstantPoolValue *CPV =
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001400 new ARMConstantPoolValue(GV, ARMPCLabelIndex, ARMCP::CPValue, PCAdj);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001401 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Evan Chenga8e29892007-01-19 07:51:42 +00001402 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001403 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Evan Chenga8e29892007-01-19 07:51:42 +00001404
Evan Cheng9eda6892009-10-31 03:39:36 +00001405 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
1406 PseudoSourceValue::getConstantPool(), 0);
Dan Gohman475871a2008-07-27 21:46:04 +00001407 SDValue Chain = Result.getValue(1);
Evan Chenga8e29892007-01-19 07:51:42 +00001408
1409 if (RelocM == Reloc::PIC_) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001410 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001411 Result = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
Evan Chenga8e29892007-01-19 07:51:42 +00001412 }
Evan Chenge4e4ed32009-08-28 23:18:09 +00001413
Evan Cheng63476a82009-09-03 07:04:02 +00001414 if (Subtarget->GVIsIndirectSymbol(GV, RelocM))
Evan Cheng9eda6892009-10-31 03:39:36 +00001415 Result = DAG.getLoad(PtrVT, dl, Chain, Result,
1416 PseudoSourceValue::getGOT(), 0);
Evan Chenga8e29892007-01-19 07:51:42 +00001417
1418 return Result;
1419}
1420
Dan Gohman475871a2008-07-27 21:46:04 +00001421SDValue ARMTargetLowering::LowerGLOBAL_OFFSET_TABLE(SDValue Op,
Bob Wilson2dc4f542009-03-20 22:42:55 +00001422 SelectionDAG &DAG){
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001423 assert(Subtarget->isTargetELF() &&
1424 "GLOBAL OFFSET TABLE not implemented for non-ELF targets");
Evan Chenge7e0d622009-11-06 22:24:13 +00001425 MachineFunction &MF = DAG.getMachineFunction();
1426 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1427 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Owen Andersone50ed302009-08-10 22:56:29 +00001428 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001429 DebugLoc dl = Op.getDebugLoc();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001430 unsigned PCAdj = Subtarget->isThumb() ? 4 : 8;
Owen Anderson1d0be152009-08-13 21:58:54 +00001431 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(*DAG.getContext(),
1432 "_GLOBAL_OFFSET_TABLE_",
Evan Chenge4e4ed32009-08-28 23:18:09 +00001433 ARMPCLabelIndex, PCAdj);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001434 SDValue CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001435 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Anton Korobeynikov249fb332009-10-07 00:06:35 +00001436 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
1437 PseudoSourceValue::getConstantPool(), 0);
Evan Chenge7e0d622009-11-06 22:24:13 +00001438 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001439 return DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001440}
1441
Jim Grosbach0e0da732009-05-12 23:59:14 +00001442SDValue
Jim Grosbacha87ded22010-02-08 23:22:00 +00001443ARMTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG,
1444 const ARMSubtarget *Subtarget) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001445 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Jim Grosbach0e0da732009-05-12 23:59:14 +00001446 DebugLoc dl = Op.getDebugLoc();
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +00001447 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00001448 default: return SDValue(); // Don't custom lower most intrinsics.
Bob Wilson916afdb2009-08-04 00:25:01 +00001449 case Intrinsic::arm_thread_pointer: {
Owen Andersone50ed302009-08-10 22:56:29 +00001450 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Bob Wilson916afdb2009-08-04 00:25:01 +00001451 return DAG.getNode(ARMISD::THREAD_POINTER, dl, PtrVT);
1452 }
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001453 case Intrinsic::eh_sjlj_lsda: {
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001454 MachineFunction &MF = DAG.getMachineFunction();
Evan Chenge7e0d622009-11-06 22:24:13 +00001455 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1456 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001457 EVT PtrVT = getPointerTy();
1458 DebugLoc dl = Op.getDebugLoc();
1459 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
1460 SDValue CPAddr;
1461 unsigned PCAdj = (RelocM != Reloc::PIC_)
1462 ? 0 : (Subtarget->isThumb() ? 4 : 8);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001463 ARMConstantPoolValue *CPV =
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001464 new ARMConstantPoolValue(MF.getFunction(), ARMPCLabelIndex,
1465 ARMCP::CPLSDA, PCAdj);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001466 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001467 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001468 SDValue Result =
Evan Cheng9eda6892009-10-31 03:39:36 +00001469 DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
1470 PseudoSourceValue::getConstantPool(), 0);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001471 SDValue Chain = Result.getValue(1);
1472
1473 if (RelocM == Reloc::PIC_) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001474 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001475 Result = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
1476 }
1477 return Result;
1478 }
Jim Grosbachf9570122009-05-14 00:46:35 +00001479 case Intrinsic::eh_sjlj_setjmp:
Jim Grosbacha87ded22010-02-08 23:22:00 +00001480 SDValue Val = Subtarget->isThumb() ?
1481 DAG.getCopyFromReg(DAG.getEntryNode(), dl, ARM::SP, MVT::i32) :
1482 DAG.getConstant(0, MVT::i32);
1483 return DAG.getNode(ARMISD::EH_SJLJ_SETJMP, dl, MVT::i32, Op.getOperand(1),
1484 Val);
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +00001485 }
1486}
1487
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00001488static SDValue LowerMEMBARRIER(SDValue Op, SelectionDAG &DAG,
1489 const ARMSubtarget *Subtarget) {
Jim Grosbach3728e962009-12-10 00:11:09 +00001490 DebugLoc dl = Op.getDebugLoc();
1491 SDValue Op5 = Op.getOperand(5);
1492 SDValue Res;
1493 unsigned isDeviceBarrier = cast<ConstantSDNode>(Op5)->getZExtValue();
1494 if (isDeviceBarrier) {
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00001495 if (Subtarget->hasV7Ops())
1496 Res = DAG.getNode(ARMISD::SYNCBARRIER, dl, MVT::Other, Op.getOperand(0));
1497 else
1498 Res = DAG.getNode(ARMISD::SYNCBARRIER, dl, MVT::Other, Op.getOperand(0),
1499 DAG.getConstant(0, MVT::i32));
Jim Grosbach3728e962009-12-10 00:11:09 +00001500 } else {
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00001501 if (Subtarget->hasV7Ops())
1502 Res = DAG.getNode(ARMISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0));
1503 else
1504 Res = DAG.getNode(ARMISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0),
1505 DAG.getConstant(0, MVT::i32));
Jim Grosbach3728e962009-12-10 00:11:09 +00001506 }
1507 return Res;
1508}
1509
Dan Gohman475871a2008-07-27 21:46:04 +00001510static SDValue LowerVASTART(SDValue Op, SelectionDAG &DAG,
Bob Wilson2dc4f542009-03-20 22:42:55 +00001511 unsigned VarArgsFrameIndex) {
Evan Chenga8e29892007-01-19 07:51:42 +00001512 // vastart just stores the address of the VarArgsFrameIndex slot into the
1513 // memory location argument.
Dale Johannesen33c960f2009-02-04 20:06:27 +00001514 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00001515 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +00001516 SDValue FR = DAG.getFrameIndex(VarArgsFrameIndex, PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001517 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001518 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1), SV, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00001519}
1520
Dan Gohman475871a2008-07-27 21:46:04 +00001521SDValue
Evan Cheng86198642009-08-07 00:34:42 +00001522ARMTargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op, SelectionDAG &DAG) {
1523 SDNode *Node = Op.getNode();
1524 DebugLoc dl = Node->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00001525 EVT VT = Node->getValueType(0);
Evan Cheng86198642009-08-07 00:34:42 +00001526 SDValue Chain = Op.getOperand(0);
1527 SDValue Size = Op.getOperand(1);
1528 SDValue Align = Op.getOperand(2);
1529
1530 // Chain the dynamic stack allocation so that it doesn't modify the stack
1531 // pointer when other instructions are using the stack.
1532 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(0, true));
1533
1534 unsigned AlignVal = cast<ConstantSDNode>(Align)->getZExtValue();
1535 unsigned StackAlign = getTargetMachine().getFrameInfo()->getStackAlignment();
1536 if (AlignVal > StackAlign)
1537 // Do this now since selection pass cannot introduce new target
1538 // independent node.
1539 Align = DAG.getConstant(-(uint64_t)AlignVal, VT);
1540
1541 // In Thumb1 mode, there isn't a "sub r, sp, r" instruction, we will end up
1542 // using a "add r, sp, r" instead. Negate the size now so we don't have to
1543 // do even more horrible hack later.
1544 MachineFunction &MF = DAG.getMachineFunction();
1545 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1546 if (AFI->isThumb1OnlyFunction()) {
1547 bool Negate = true;
1548 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Size);
1549 if (C) {
1550 uint32_t Val = C->getZExtValue();
1551 if (Val <= 508 && ((Val & 3) == 0))
1552 Negate = false;
1553 }
1554 if (Negate)
1555 Size = DAG.getNode(ISD::SUB, dl, VT, DAG.getConstant(0, VT), Size);
1556 }
1557
Owen Anderson825b72b2009-08-11 20:47:22 +00001558 SDVTList VTList = DAG.getVTList(VT, MVT::Other);
Evan Cheng86198642009-08-07 00:34:42 +00001559 SDValue Ops1[] = { Chain, Size, Align };
1560 SDValue Res = DAG.getNode(ARMISD::DYN_ALLOC, dl, VTList, Ops1, 3);
1561 Chain = Res.getValue(1);
1562 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(0, true),
1563 DAG.getIntPtrConstant(0, true), SDValue());
1564 SDValue Ops2[] = { Res, Chain };
1565 return DAG.getMergeValues(Ops2, 2, dl);
1566}
1567
1568SDValue
Bob Wilson5bafff32009-06-22 23:27:02 +00001569ARMTargetLowering::GetF64FormalArgument(CCValAssign &VA, CCValAssign &NextVA,
1570 SDValue &Root, SelectionDAG &DAG,
1571 DebugLoc dl) {
1572 MachineFunction &MF = DAG.getMachineFunction();
1573 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1574
1575 TargetRegisterClass *RC;
David Goodwinf1daf7d2009-07-08 23:10:31 +00001576 if (AFI->isThumb1OnlyFunction())
Bob Wilson5bafff32009-06-22 23:27:02 +00001577 RC = ARM::tGPRRegisterClass;
1578 else
1579 RC = ARM::GPRRegisterClass;
1580
1581 // Transform the arguments stored in physical registers into virtual ones.
1582 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Owen Anderson825b72b2009-08-11 20:47:22 +00001583 SDValue ArgValue = DAG.getCopyFromReg(Root, dl, Reg, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001584
1585 SDValue ArgValue2;
1586 if (NextVA.isMemLoc()) {
1587 unsigned ArgSize = NextVA.getLocVT().getSizeInBits()/8;
1588 MachineFrameInfo *MFI = MF.getFrameInfo();
David Greene3f2bf852009-11-12 20:49:22 +00001589 int FI = MFI->CreateFixedObject(ArgSize, NextVA.getLocMemOffset(),
1590 true, false);
Bob Wilson5bafff32009-06-22 23:27:02 +00001591
1592 // Create load node to retrieve arguments from the stack.
1593 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Evan Cheng9eda6892009-10-31 03:39:36 +00001594 ArgValue2 = DAG.getLoad(MVT::i32, dl, Root, FIN,
1595 PseudoSourceValue::getFixedStack(FI), 0);
Bob Wilson5bafff32009-06-22 23:27:02 +00001596 } else {
1597 Reg = MF.addLiveIn(NextVA.getLocReg(), RC);
Owen Anderson825b72b2009-08-11 20:47:22 +00001598 ArgValue2 = DAG.getCopyFromReg(Root, dl, Reg, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001599 }
1600
Jim Grosbache5165492009-11-09 00:11:35 +00001601 return DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, ArgValue, ArgValue2);
Bob Wilson5bafff32009-06-22 23:27:02 +00001602}
1603
1604SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001605ARMTargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001606 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001607 const SmallVectorImpl<ISD::InputArg>
1608 &Ins,
1609 DebugLoc dl, SelectionDAG &DAG,
1610 SmallVectorImpl<SDValue> &InVals) {
1611
Bob Wilson1f595bb2009-04-17 19:07:39 +00001612 MachineFunction &MF = DAG.getMachineFunction();
1613 MachineFrameInfo *MFI = MF.getFrameInfo();
1614
Bob Wilson1f595bb2009-04-17 19:07:39 +00001615 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1616
1617 // Assign locations to all of the incoming arguments.
1618 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001619 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), ArgLocs,
1620 *DAG.getContext());
1621 CCInfo.AnalyzeFormalArguments(Ins,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001622 CCAssignFnForNode(CallConv, /* Return*/ false,
1623 isVarArg));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001624
1625 SmallVector<SDValue, 16> ArgValues;
1626
1627 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1628 CCValAssign &VA = ArgLocs[i];
1629
Bob Wilsondee46d72009-04-17 20:35:10 +00001630 // Arguments stored in registers.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001631 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001632 EVT RegVT = VA.getLocVT();
Bob Wilson1f595bb2009-04-17 19:07:39 +00001633
Bob Wilson5bafff32009-06-22 23:27:02 +00001634 SDValue ArgValue;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001635 if (VA.needsCustom()) {
Bob Wilson5bafff32009-06-22 23:27:02 +00001636 // f64 and vector types are split up into multiple registers or
1637 // combinations of registers and stack slots.
Owen Anderson825b72b2009-08-11 20:47:22 +00001638 RegVT = MVT::i32;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001639
Owen Anderson825b72b2009-08-11 20:47:22 +00001640 if (VA.getLocVT() == MVT::v2f64) {
Bob Wilson5bafff32009-06-22 23:27:02 +00001641 SDValue ArgValue1 = GetF64FormalArgument(VA, ArgLocs[++i],
Dan Gohman98ca4f22009-08-05 01:29:28 +00001642 Chain, DAG, dl);
Bob Wilson5bafff32009-06-22 23:27:02 +00001643 VA = ArgLocs[++i]; // skip ahead to next loc
1644 SDValue ArgValue2 = GetF64FormalArgument(VA, ArgLocs[++i],
Dan Gohman98ca4f22009-08-05 01:29:28 +00001645 Chain, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00001646 ArgValue = DAG.getNode(ISD::UNDEF, dl, MVT::v2f64);
1647 ArgValue = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64,
Bob Wilson5bafff32009-06-22 23:27:02 +00001648 ArgValue, ArgValue1, DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00001649 ArgValue = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64,
Bob Wilson5bafff32009-06-22 23:27:02 +00001650 ArgValue, ArgValue2, DAG.getIntPtrConstant(1));
1651 } else
Dan Gohman98ca4f22009-08-05 01:29:28 +00001652 ArgValue = GetF64FormalArgument(VA, ArgLocs[++i], Chain, DAG, dl);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001653
Bob Wilson5bafff32009-06-22 23:27:02 +00001654 } else {
1655 TargetRegisterClass *RC;
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001656
Owen Anderson825b72b2009-08-11 20:47:22 +00001657 if (RegVT == MVT::f32)
Bob Wilson5bafff32009-06-22 23:27:02 +00001658 RC = ARM::SPRRegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001659 else if (RegVT == MVT::f64)
Bob Wilson5bafff32009-06-22 23:27:02 +00001660 RC = ARM::DPRRegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001661 else if (RegVT == MVT::v2f64)
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001662 RC = ARM::QPRRegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001663 else if (RegVT == MVT::i32)
Anton Korobeynikov058c2512009-08-05 20:15:19 +00001664 RC = (AFI->isThumb1OnlyFunction() ?
1665 ARM::tGPRRegisterClass : ARM::GPRRegisterClass);
Bob Wilson5bafff32009-06-22 23:27:02 +00001666 else
Anton Korobeynikov058c2512009-08-05 20:15:19 +00001667 llvm_unreachable("RegVT not supported by FORMAL_ARGUMENTS Lowering");
Bob Wilson5bafff32009-06-22 23:27:02 +00001668
1669 // Transform the arguments in physical registers into virtual ones.
1670 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001671 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001672 }
1673
1674 // If this is an 8 or 16-bit value, it is really passed promoted
1675 // to 32 bits. Insert an assert[sz]ext to capture this, then
1676 // truncate to the right size.
1677 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001678 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +00001679 case CCValAssign::Full: break;
1680 case CCValAssign::BCvt:
1681 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
1682 break;
1683 case CCValAssign::SExt:
1684 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
1685 DAG.getValueType(VA.getValVT()));
1686 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
1687 break;
1688 case CCValAssign::ZExt:
1689 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
1690 DAG.getValueType(VA.getValVT()));
1691 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
1692 break;
1693 }
1694
Dan Gohman98ca4f22009-08-05 01:29:28 +00001695 InVals.push_back(ArgValue);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001696
1697 } else { // VA.isRegLoc()
1698
1699 // sanity check
1700 assert(VA.isMemLoc());
Owen Anderson825b72b2009-08-11 20:47:22 +00001701 assert(VA.getValVT() != MVT::i64 && "i64 should already be lowered");
Bob Wilson1f595bb2009-04-17 19:07:39 +00001702
1703 unsigned ArgSize = VA.getLocVT().getSizeInBits()/8;
David Greene3f2bf852009-11-12 20:49:22 +00001704 int FI = MFI->CreateFixedObject(ArgSize, VA.getLocMemOffset(),
1705 true, false);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001706
Bob Wilsondee46d72009-04-17 20:35:10 +00001707 // Create load nodes to retrieve arguments from the stack.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001708 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Evan Cheng9eda6892009-10-31 03:39:36 +00001709 InVals.push_back(DAG.getLoad(VA.getValVT(), dl, Chain, FIN,
1710 PseudoSourceValue::getFixedStack(FI), 0));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001711 }
1712 }
1713
1714 // varargs
Evan Chenga8e29892007-01-19 07:51:42 +00001715 if (isVarArg) {
1716 static const unsigned GPRArgRegs[] = {
1717 ARM::R0, ARM::R1, ARM::R2, ARM::R3
1718 };
1719
Bob Wilsondee46d72009-04-17 20:35:10 +00001720 unsigned NumGPRs = CCInfo.getFirstUnallocated
1721 (GPRArgRegs, sizeof(GPRArgRegs) / sizeof(GPRArgRegs[0]));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001722
Lauro Ramos Venancio600c3832007-02-23 20:32:57 +00001723 unsigned Align = MF.getTarget().getFrameInfo()->getStackAlignment();
1724 unsigned VARegSize = (4 - NumGPRs) * 4;
1725 unsigned VARegSaveSize = (VARegSize + Align - 1) & ~(Align - 1);
Rafael Espindolac1382b72009-10-30 14:33:14 +00001726 unsigned ArgOffset = CCInfo.getNextStackOffset();
Evan Chenga8e29892007-01-19 07:51:42 +00001727 if (VARegSaveSize) {
1728 // If this function is vararg, store any remaining integer argument regs
1729 // to their spots on the stack so that they may be loaded by deferencing
1730 // the result of va_next.
1731 AFI->setVarArgsRegSaveSize(VARegSaveSize);
Lauro Ramos Venancio600c3832007-02-23 20:32:57 +00001732 VarArgsFrameIndex = MFI->CreateFixedObject(VARegSaveSize, ArgOffset +
David Greene3f2bf852009-11-12 20:49:22 +00001733 VARegSaveSize - VARegSize,
1734 true, false);
Dan Gohman475871a2008-07-27 21:46:04 +00001735 SDValue FIN = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
Evan Chenga8e29892007-01-19 07:51:42 +00001736
Dan Gohman475871a2008-07-27 21:46:04 +00001737 SmallVector<SDValue, 4> MemOps;
Evan Chenga8e29892007-01-19 07:51:42 +00001738 for (; NumGPRs < 4; ++NumGPRs) {
Bob Wilson1f595bb2009-04-17 19:07:39 +00001739 TargetRegisterClass *RC;
David Goodwinf1daf7d2009-07-08 23:10:31 +00001740 if (AFI->isThumb1OnlyFunction())
Bob Wilson1f595bb2009-04-17 19:07:39 +00001741 RC = ARM::tGPRRegisterClass;
Jim Grosbach30eae3c2009-04-07 20:34:09 +00001742 else
Bob Wilson1f595bb2009-04-17 19:07:39 +00001743 RC = ARM::GPRRegisterClass;
1744
Bob Wilson998e1252009-04-20 18:36:57 +00001745 unsigned VReg = MF.addLiveIn(GPRArgRegs[NumGPRs], RC);
Owen Anderson825b72b2009-08-11 20:47:22 +00001746 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i32);
Evan Cheng9eda6892009-10-31 03:39:36 +00001747 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
1748 PseudoSourceValue::getFixedStack(VarArgsFrameIndex), 0);
Evan Chenga8e29892007-01-19 07:51:42 +00001749 MemOps.push_back(Store);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001750 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), FIN,
Evan Chenga8e29892007-01-19 07:51:42 +00001751 DAG.getConstant(4, getPointerTy()));
1752 }
1753 if (!MemOps.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00001754 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001755 &MemOps[0], MemOps.size());
Evan Chenga8e29892007-01-19 07:51:42 +00001756 } else
1757 // This will point to the next argument passed via stack.
David Greene3f2bf852009-11-12 20:49:22 +00001758 VarArgsFrameIndex = MFI->CreateFixedObject(4, ArgOffset, true, false);
Evan Chenga8e29892007-01-19 07:51:42 +00001759 }
1760
Dan Gohman98ca4f22009-08-05 01:29:28 +00001761 return Chain;
Evan Chenga8e29892007-01-19 07:51:42 +00001762}
1763
1764/// isFloatingPointZero - Return true if this is +0.0.
Dan Gohman475871a2008-07-27 21:46:04 +00001765static bool isFloatingPointZero(SDValue Op) {
Evan Chenga8e29892007-01-19 07:51:42 +00001766 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
Dale Johanneseneaf08942007-08-31 04:03:46 +00001767 return CFP->getValueAPF().isPosZero();
Gabor Greifba36cb52008-08-28 21:40:38 +00001768 else if (ISD::isEXTLoad(Op.getNode()) || ISD::isNON_EXTLoad(Op.getNode())) {
Evan Chenga8e29892007-01-19 07:51:42 +00001769 // Maybe this has already been legalized into the constant pool?
1770 if (Op.getOperand(1).getOpcode() == ARMISD::Wrapper) {
Dan Gohman475871a2008-07-27 21:46:04 +00001771 SDValue WrapperOp = Op.getOperand(1).getOperand(0);
Evan Chenga8e29892007-01-19 07:51:42 +00001772 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(WrapperOp))
1773 if (ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Dale Johanneseneaf08942007-08-31 04:03:46 +00001774 return CFP->getValueAPF().isPosZero();
Evan Chenga8e29892007-01-19 07:51:42 +00001775 }
1776 }
1777 return false;
1778}
1779
Evan Chenga8e29892007-01-19 07:51:42 +00001780/// Returns appropriate ARM CMP (cmp) and corresponding condition code for
1781/// the given operands.
Evan Cheng06b53c02009-11-12 07:13:11 +00001782SDValue
1783ARMTargetLowering::getARMCmp(SDValue LHS, SDValue RHS, ISD::CondCode CC,
1784 SDValue &ARMCC, SelectionDAG &DAG, DebugLoc dl) {
Gabor Greifba36cb52008-08-28 21:40:38 +00001785 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS.getNode())) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001786 unsigned C = RHSC->getZExtValue();
Evan Cheng06b53c02009-11-12 07:13:11 +00001787 if (!isLegalICmpImmediate(C)) {
Evan Chenga8e29892007-01-19 07:51:42 +00001788 // Constant does not fit, try adjusting it by one?
1789 switch (CC) {
1790 default: break;
1791 case ISD::SETLT:
Evan Chenga8e29892007-01-19 07:51:42 +00001792 case ISD::SETGE:
Evan Cheng06b53c02009-11-12 07:13:11 +00001793 if (isLegalICmpImmediate(C-1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00001794 CC = (CC == ISD::SETLT) ? ISD::SETLE : ISD::SETGT;
Owen Anderson825b72b2009-08-11 20:47:22 +00001795 RHS = DAG.getConstant(C-1, MVT::i32);
Evan Cheng9a2ef952007-02-02 01:53:26 +00001796 }
1797 break;
1798 case ISD::SETULT:
1799 case ISD::SETUGE:
Evan Cheng06b53c02009-11-12 07:13:11 +00001800 if (C > 0 && isLegalICmpImmediate(C-1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00001801 CC = (CC == ISD::SETULT) ? ISD::SETULE : ISD::SETUGT;
Owen Anderson825b72b2009-08-11 20:47:22 +00001802 RHS = DAG.getConstant(C-1, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00001803 }
1804 break;
1805 case ISD::SETLE:
Evan Chenga8e29892007-01-19 07:51:42 +00001806 case ISD::SETGT:
Evan Cheng06b53c02009-11-12 07:13:11 +00001807 if (isLegalICmpImmediate(C+1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00001808 CC = (CC == ISD::SETLE) ? ISD::SETLT : ISD::SETGE;
Owen Anderson825b72b2009-08-11 20:47:22 +00001809 RHS = DAG.getConstant(C+1, MVT::i32);
Evan Cheng9a2ef952007-02-02 01:53:26 +00001810 }
1811 break;
1812 case ISD::SETULE:
1813 case ISD::SETUGT:
Evan Cheng06b53c02009-11-12 07:13:11 +00001814 if (C < 0xffffffff && isLegalICmpImmediate(C+1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00001815 CC = (CC == ISD::SETULE) ? ISD::SETULT : ISD::SETUGE;
Owen Anderson825b72b2009-08-11 20:47:22 +00001816 RHS = DAG.getConstant(C+1, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00001817 }
1818 break;
1819 }
1820 }
1821 }
1822
1823 ARMCC::CondCodes CondCode = IntCCToARMCC(CC);
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00001824 ARMISD::NodeType CompareType;
1825 switch (CondCode) {
1826 default:
1827 CompareType = ARMISD::CMP;
1828 break;
1829 case ARMCC::EQ:
1830 case ARMCC::NE:
David Goodwinc0309b42009-06-29 15:33:01 +00001831 // Uses only Z Flag
1832 CompareType = ARMISD::CMPZ;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00001833 break;
1834 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001835 ARMCC = DAG.getConstant(CondCode, MVT::i32);
1836 return DAG.getNode(CompareType, dl, MVT::Flag, LHS, RHS);
Evan Chenga8e29892007-01-19 07:51:42 +00001837}
1838
1839/// Returns a appropriate VFP CMP (fcmp{s|d}+fmstat) for the given operands.
Bob Wilson2dc4f542009-03-20 22:42:55 +00001840static SDValue getVFPCmp(SDValue LHS, SDValue RHS, SelectionDAG &DAG,
Dale Johannesende064702009-02-06 21:50:26 +00001841 DebugLoc dl) {
Dan Gohman475871a2008-07-27 21:46:04 +00001842 SDValue Cmp;
Evan Chenga8e29892007-01-19 07:51:42 +00001843 if (!isFloatingPointZero(RHS))
Owen Anderson825b72b2009-08-11 20:47:22 +00001844 Cmp = DAG.getNode(ARMISD::CMPFP, dl, MVT::Flag, LHS, RHS);
Evan Chenga8e29892007-01-19 07:51:42 +00001845 else
Owen Anderson825b72b2009-08-11 20:47:22 +00001846 Cmp = DAG.getNode(ARMISD::CMPFPw0, dl, MVT::Flag, LHS);
1847 return DAG.getNode(ARMISD::FMSTAT, dl, MVT::Flag, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00001848}
1849
Evan Cheng06b53c02009-11-12 07:13:11 +00001850SDValue ARMTargetLowering::LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00001851 EVT VT = Op.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001852 SDValue LHS = Op.getOperand(0);
1853 SDValue RHS = Op.getOperand(1);
Evan Chenga8e29892007-01-19 07:51:42 +00001854 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
Dan Gohman475871a2008-07-27 21:46:04 +00001855 SDValue TrueVal = Op.getOperand(2);
1856 SDValue FalseVal = Op.getOperand(3);
Dale Johannesende064702009-02-06 21:50:26 +00001857 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001858
Owen Anderson825b72b2009-08-11 20:47:22 +00001859 if (LHS.getValueType() == MVT::i32) {
Dan Gohman475871a2008-07-27 21:46:04 +00001860 SDValue ARMCC;
Owen Anderson825b72b2009-08-11 20:47:22 +00001861 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Evan Cheng06b53c02009-11-12 07:13:11 +00001862 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMCC, DAG, dl);
Dale Johannesende064702009-02-06 21:50:26 +00001863 return DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal, ARMCC, CCR,Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00001864 }
1865
1866 ARMCC::CondCodes CondCode, CondCode2;
Bob Wilsoncd3b9a42009-09-09 23:14:54 +00001867 FPCCToARMCC(CC, CondCode, CondCode2);
Evan Chenga8e29892007-01-19 07:51:42 +00001868
Owen Anderson825b72b2009-08-11 20:47:22 +00001869 SDValue ARMCC = DAG.getConstant(CondCode, MVT::i32);
1870 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Dale Johannesende064702009-02-06 21:50:26 +00001871 SDValue Cmp = getVFPCmp(LHS, RHS, DAG, dl);
1872 SDValue Result = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal,
Evan Cheng0e1d3792007-07-05 07:18:20 +00001873 ARMCC, CCR, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00001874 if (CondCode2 != ARMCC::AL) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001875 SDValue ARMCC2 = DAG.getConstant(CondCode2, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00001876 // FIXME: Needs another CMP because flag can have but one use.
Dale Johannesende064702009-02-06 21:50:26 +00001877 SDValue Cmp2 = getVFPCmp(LHS, RHS, DAG, dl);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001878 Result = DAG.getNode(ARMISD::CMOV, dl, VT,
Dale Johannesende064702009-02-06 21:50:26 +00001879 Result, TrueVal, ARMCC2, CCR, Cmp2);
Evan Chenga8e29892007-01-19 07:51:42 +00001880 }
1881 return Result;
1882}
1883
Evan Cheng06b53c02009-11-12 07:13:11 +00001884SDValue ARMTargetLowering::LowerBR_CC(SDValue Op, SelectionDAG &DAG) {
Dan Gohman475871a2008-07-27 21:46:04 +00001885 SDValue Chain = Op.getOperand(0);
Evan Chenga8e29892007-01-19 07:51:42 +00001886 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(1))->get();
Dan Gohman475871a2008-07-27 21:46:04 +00001887 SDValue LHS = Op.getOperand(2);
1888 SDValue RHS = Op.getOperand(3);
1889 SDValue Dest = Op.getOperand(4);
Dale Johannesende064702009-02-06 21:50:26 +00001890 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001891
Owen Anderson825b72b2009-08-11 20:47:22 +00001892 if (LHS.getValueType() == MVT::i32) {
Dan Gohman475871a2008-07-27 21:46:04 +00001893 SDValue ARMCC;
Owen Anderson825b72b2009-08-11 20:47:22 +00001894 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Evan Cheng06b53c02009-11-12 07:13:11 +00001895 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMCC, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00001896 return DAG.getNode(ARMISD::BRCOND, dl, MVT::Other,
Dale Johannesende064702009-02-06 21:50:26 +00001897 Chain, Dest, ARMCC, CCR,Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00001898 }
1899
Owen Anderson825b72b2009-08-11 20:47:22 +00001900 assert(LHS.getValueType() == MVT::f32 || LHS.getValueType() == MVT::f64);
Evan Chenga8e29892007-01-19 07:51:42 +00001901 ARMCC::CondCodes CondCode, CondCode2;
Bob Wilsoncd3b9a42009-09-09 23:14:54 +00001902 FPCCToARMCC(CC, CondCode, CondCode2);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001903
Dale Johannesende064702009-02-06 21:50:26 +00001904 SDValue Cmp = getVFPCmp(LHS, RHS, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00001905 SDValue ARMCC = DAG.getConstant(CondCode, MVT::i32);
1906 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
1907 SDVTList VTList = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00001908 SDValue Ops[] = { Chain, Dest, ARMCC, CCR, Cmp };
Dale Johannesende064702009-02-06 21:50:26 +00001909 SDValue Res = DAG.getNode(ARMISD::BRCOND, dl, VTList, Ops, 5);
Evan Chenga8e29892007-01-19 07:51:42 +00001910 if (CondCode2 != ARMCC::AL) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001911 ARMCC = DAG.getConstant(CondCode2, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00001912 SDValue Ops[] = { Res, Dest, ARMCC, CCR, Res.getValue(1) };
Dale Johannesende064702009-02-06 21:50:26 +00001913 Res = DAG.getNode(ARMISD::BRCOND, dl, VTList, Ops, 5);
Evan Chenga8e29892007-01-19 07:51:42 +00001914 }
1915 return Res;
1916}
1917
Dan Gohman475871a2008-07-27 21:46:04 +00001918SDValue ARMTargetLowering::LowerBR_JT(SDValue Op, SelectionDAG &DAG) {
1919 SDValue Chain = Op.getOperand(0);
1920 SDValue Table = Op.getOperand(1);
1921 SDValue Index = Op.getOperand(2);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001922 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001923
Owen Andersone50ed302009-08-10 22:56:29 +00001924 EVT PTy = getPointerTy();
Evan Chenga8e29892007-01-19 07:51:42 +00001925 JumpTableSDNode *JT = cast<JumpTableSDNode>(Table);
1926 ARMFunctionInfo *AFI = DAG.getMachineFunction().getInfo<ARMFunctionInfo>();
Bob Wilson3eadf002009-07-14 18:44:34 +00001927 SDValue UId = DAG.getConstant(AFI->createJumpTableUId(), PTy);
Dan Gohman475871a2008-07-27 21:46:04 +00001928 SDValue JTI = DAG.getTargetJumpTable(JT->getIndex(), PTy);
Owen Anderson825b72b2009-08-11 20:47:22 +00001929 Table = DAG.getNode(ARMISD::WrapperJT, dl, MVT::i32, JTI, UId);
Evan Chenge7c329b2009-07-28 20:53:24 +00001930 Index = DAG.getNode(ISD::MUL, dl, PTy, Index, DAG.getConstant(4, PTy));
1931 SDValue Addr = DAG.getNode(ISD::ADD, dl, PTy, Index, Table);
Evan Cheng66ac5312009-07-25 00:33:29 +00001932 if (Subtarget->isThumb2()) {
1933 // Thumb2 uses a two-level jump. That is, it jumps into the jump table
1934 // which does another jump to the destination. This also makes it easier
1935 // to translate it to TBB / TBH later.
1936 // FIXME: This might not work if the function is extremely large.
Owen Anderson825b72b2009-08-11 20:47:22 +00001937 return DAG.getNode(ARMISD::BR2_JT, dl, MVT::Other, Chain,
Evan Cheng5657c012009-07-29 02:18:14 +00001938 Addr, Op.getOperand(2), JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00001939 }
Evan Cheng66ac5312009-07-25 00:33:29 +00001940 if (getTargetMachine().getRelocationModel() == Reloc::PIC_) {
Evan Cheng9eda6892009-10-31 03:39:36 +00001941 Addr = DAG.getLoad((EVT)MVT::i32, dl, Chain, Addr,
1942 PseudoSourceValue::getJumpTable(), 0);
Evan Cheng66ac5312009-07-25 00:33:29 +00001943 Chain = Addr.getValue(1);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001944 Addr = DAG.getNode(ISD::ADD, dl, PTy, Addr, Table);
Owen Anderson825b72b2009-08-11 20:47:22 +00001945 return DAG.getNode(ARMISD::BR_JT, dl, MVT::Other, Chain, Addr, JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00001946 } else {
Evan Cheng9eda6892009-10-31 03:39:36 +00001947 Addr = DAG.getLoad(PTy, dl, Chain, Addr,
1948 PseudoSourceValue::getJumpTable(), 0);
Evan Cheng66ac5312009-07-25 00:33:29 +00001949 Chain = Addr.getValue(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00001950 return DAG.getNode(ARMISD::BR_JT, dl, MVT::Other, Chain, Addr, JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00001951 }
Evan Chenga8e29892007-01-19 07:51:42 +00001952}
1953
Dan Gohman475871a2008-07-27 21:46:04 +00001954static SDValue LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG) {
Dale Johannesende064702009-02-06 21:50:26 +00001955 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001956 unsigned Opc =
1957 Op.getOpcode() == ISD::FP_TO_SINT ? ARMISD::FTOSI : ARMISD::FTOUI;
Owen Anderson825b72b2009-08-11 20:47:22 +00001958 Op = DAG.getNode(Opc, dl, MVT::f32, Op.getOperand(0));
1959 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, Op);
Evan Chenga8e29892007-01-19 07:51:42 +00001960}
1961
Dan Gohman475871a2008-07-27 21:46:04 +00001962static SDValue LowerINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00001963 EVT VT = Op.getValueType();
Dale Johannesende064702009-02-06 21:50:26 +00001964 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001965 unsigned Opc =
1966 Op.getOpcode() == ISD::SINT_TO_FP ? ARMISD::SITOF : ARMISD::UITOF;
1967
Owen Anderson825b72b2009-08-11 20:47:22 +00001968 Op = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, Op.getOperand(0));
Dale Johannesende064702009-02-06 21:50:26 +00001969 return DAG.getNode(Opc, dl, VT, Op);
Evan Chenga8e29892007-01-19 07:51:42 +00001970}
1971
Dan Gohman475871a2008-07-27 21:46:04 +00001972static SDValue LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) {
Evan Chenga8e29892007-01-19 07:51:42 +00001973 // Implement fcopysign with a fabs and a conditional fneg.
Dan Gohman475871a2008-07-27 21:46:04 +00001974 SDValue Tmp0 = Op.getOperand(0);
1975 SDValue Tmp1 = Op.getOperand(1);
Dale Johannesende064702009-02-06 21:50:26 +00001976 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00001977 EVT VT = Op.getValueType();
1978 EVT SrcVT = Tmp1.getValueType();
Dale Johannesende064702009-02-06 21:50:26 +00001979 SDValue AbsVal = DAG.getNode(ISD::FABS, dl, VT, Tmp0);
1980 SDValue Cmp = getVFPCmp(Tmp1, DAG.getConstantFP(0.0, SrcVT), DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00001981 SDValue ARMCC = DAG.getConstant(ARMCC::LT, MVT::i32);
1982 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Dale Johannesende064702009-02-06 21:50:26 +00001983 return DAG.getNode(ARMISD::CNEG, dl, VT, AbsVal, AbsVal, ARMCC, CCR, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00001984}
1985
Jim Grosbach0e0da732009-05-12 23:59:14 +00001986SDValue ARMTargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) {
1987 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
1988 MFI->setFrameAddressIsTaken(true);
Owen Andersone50ed302009-08-10 22:56:29 +00001989 EVT VT = Op.getValueType();
Jim Grosbach0e0da732009-05-12 23:59:14 +00001990 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
1991 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Chengcd828612009-06-18 23:14:30 +00001992 unsigned FrameReg = (Subtarget->isThumb() || Subtarget->isTargetDarwin())
Jim Grosbach0e0da732009-05-12 23:59:14 +00001993 ? ARM::R7 : ARM::R11;
1994 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
1995 while (Depth--)
1996 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr, NULL, 0);
1997 return FrameAddr;
1998}
1999
Dan Gohman475871a2008-07-27 21:46:04 +00002000SDValue
Dale Johannesen0f502f62009-02-03 22:26:09 +00002001ARMTargetLowering::EmitTargetCodeForMemcpy(SelectionDAG &DAG, DebugLoc dl,
Dan Gohman475871a2008-07-27 21:46:04 +00002002 SDValue Chain,
2003 SDValue Dst, SDValue Src,
2004 SDValue Size, unsigned Align,
Dan Gohman707e0182008-04-12 04:36:06 +00002005 bool AlwaysInline,
Dan Gohman1f13c682008-04-28 17:15:20 +00002006 const Value *DstSV, uint64_t DstSVOff,
2007 const Value *SrcSV, uint64_t SrcSVOff){
Evan Cheng4102eb52007-10-22 22:11:27 +00002008 // Do repeated 4-byte loads and stores. To be improved.
Dan Gohman707e0182008-04-12 04:36:06 +00002009 // This requires 4-byte alignment.
2010 if ((Align & 3) != 0)
Dan Gohman475871a2008-07-27 21:46:04 +00002011 return SDValue();
Dan Gohman707e0182008-04-12 04:36:06 +00002012 // This requires the copy size to be a constant, preferrably
2013 // within a subtarget-specific limit.
2014 ConstantSDNode *ConstantSize = dyn_cast<ConstantSDNode>(Size);
2015 if (!ConstantSize)
Dan Gohman475871a2008-07-27 21:46:04 +00002016 return SDValue();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002017 uint64_t SizeVal = ConstantSize->getZExtValue();
Dan Gohman707e0182008-04-12 04:36:06 +00002018 if (!AlwaysInline && SizeVal > getSubtarget()->getMaxInlineSizeThreshold())
Dan Gohman475871a2008-07-27 21:46:04 +00002019 return SDValue();
Dan Gohman707e0182008-04-12 04:36:06 +00002020
2021 unsigned BytesLeft = SizeVal & 3;
2022 unsigned NumMemOps = SizeVal >> 2;
Dale Johannesen8dd86c12007-05-17 21:31:21 +00002023 unsigned EmittedNumMemOps = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00002024 EVT VT = MVT::i32;
Dale Johannesen8dd86c12007-05-17 21:31:21 +00002025 unsigned VTSize = 4;
Evan Cheng4102eb52007-10-22 22:11:27 +00002026 unsigned i = 0;
Evan Chenge5e7ce42007-05-18 01:19:57 +00002027 const unsigned MAX_LOADS_IN_LDM = 6;
Dan Gohman475871a2008-07-27 21:46:04 +00002028 SDValue TFOps[MAX_LOADS_IN_LDM];
2029 SDValue Loads[MAX_LOADS_IN_LDM];
Dan Gohman1f13c682008-04-28 17:15:20 +00002030 uint64_t SrcOff = 0, DstOff = 0;
Dale Johannesen8dd86c12007-05-17 21:31:21 +00002031
Evan Cheng4102eb52007-10-22 22:11:27 +00002032 // Emit up to MAX_LOADS_IN_LDM loads, then a TokenFactor barrier, then the
2033 // same number of stores. The loads and stores will get combined into
Dale Johannesen8dd86c12007-05-17 21:31:21 +00002034 // ldm/stm later on.
Evan Cheng4102eb52007-10-22 22:11:27 +00002035 while (EmittedNumMemOps < NumMemOps) {
2036 for (i = 0;
2037 i < MAX_LOADS_IN_LDM && EmittedNumMemOps + i < NumMemOps; ++i) {
Dale Johannesen0f502f62009-02-03 22:26:09 +00002038 Loads[i] = DAG.getLoad(VT, dl, Chain,
Owen Anderson825b72b2009-08-11 20:47:22 +00002039 DAG.getNode(ISD::ADD, dl, MVT::i32, Src,
2040 DAG.getConstant(SrcOff, MVT::i32)),
Dan Gohman1f13c682008-04-28 17:15:20 +00002041 SrcSV, SrcSVOff + SrcOff);
Evan Cheng4102eb52007-10-22 22:11:27 +00002042 TFOps[i] = Loads[i].getValue(1);
Dale Johannesen8dd86c12007-05-17 21:31:21 +00002043 SrcOff += VTSize;
2044 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002045 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &TFOps[0], i);
Dale Johannesen8dd86c12007-05-17 21:31:21 +00002046
Evan Cheng4102eb52007-10-22 22:11:27 +00002047 for (i = 0;
2048 i < MAX_LOADS_IN_LDM && EmittedNumMemOps + i < NumMemOps; ++i) {
Dale Johannesen0f502f62009-02-03 22:26:09 +00002049 TFOps[i] = DAG.getStore(Chain, dl, Loads[i],
Owen Anderson825b72b2009-08-11 20:47:22 +00002050 DAG.getNode(ISD::ADD, dl, MVT::i32, Dst,
2051 DAG.getConstant(DstOff, MVT::i32)),
Dan Gohman1f13c682008-04-28 17:15:20 +00002052 DstSV, DstSVOff + DstOff);
Dale Johannesen8dd86c12007-05-17 21:31:21 +00002053 DstOff += VTSize;
2054 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002055 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &TFOps[0], i);
Evan Cheng4102eb52007-10-22 22:11:27 +00002056
Dale Johannesen8dd86c12007-05-17 21:31:21 +00002057 EmittedNumMemOps += i;
2058 }
2059
Bob Wilson2dc4f542009-03-20 22:42:55 +00002060 if (BytesLeft == 0)
Evan Cheng4102eb52007-10-22 22:11:27 +00002061 return Chain;
2062
2063 // Issue loads / stores for the trailing (1 - 3) bytes.
2064 unsigned BytesLeftSave = BytesLeft;
2065 i = 0;
2066 while (BytesLeft) {
2067 if (BytesLeft >= 2) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002068 VT = MVT::i16;
Evan Cheng4102eb52007-10-22 22:11:27 +00002069 VTSize = 2;
2070 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +00002071 VT = MVT::i8;
Evan Cheng4102eb52007-10-22 22:11:27 +00002072 VTSize = 1;
2073 }
2074
Dale Johannesen0f502f62009-02-03 22:26:09 +00002075 Loads[i] = DAG.getLoad(VT, dl, Chain,
Owen Anderson825b72b2009-08-11 20:47:22 +00002076 DAG.getNode(ISD::ADD, dl, MVT::i32, Src,
2077 DAG.getConstant(SrcOff, MVT::i32)),
Dan Gohman1f13c682008-04-28 17:15:20 +00002078 SrcSV, SrcSVOff + SrcOff);
Evan Cheng4102eb52007-10-22 22:11:27 +00002079 TFOps[i] = Loads[i].getValue(1);
2080 ++i;
2081 SrcOff += VTSize;
2082 BytesLeft -= VTSize;
2083 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002084 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &TFOps[0], i);
Evan Cheng4102eb52007-10-22 22:11:27 +00002085
2086 i = 0;
2087 BytesLeft = BytesLeftSave;
2088 while (BytesLeft) {
2089 if (BytesLeft >= 2) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002090 VT = MVT::i16;
Evan Cheng4102eb52007-10-22 22:11:27 +00002091 VTSize = 2;
2092 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +00002093 VT = MVT::i8;
Evan Cheng4102eb52007-10-22 22:11:27 +00002094 VTSize = 1;
2095 }
2096
Dale Johannesen0f502f62009-02-03 22:26:09 +00002097 TFOps[i] = DAG.getStore(Chain, dl, Loads[i],
Owen Anderson825b72b2009-08-11 20:47:22 +00002098 DAG.getNode(ISD::ADD, dl, MVT::i32, Dst,
2099 DAG.getConstant(DstOff, MVT::i32)),
Dan Gohman1f13c682008-04-28 17:15:20 +00002100 DstSV, DstSVOff + DstOff);
Evan Cheng4102eb52007-10-22 22:11:27 +00002101 ++i;
2102 DstOff += VTSize;
2103 BytesLeft -= VTSize;
2104 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002105 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &TFOps[0], i);
Dale Johannesen8dd86c12007-05-17 21:31:21 +00002106}
2107
Duncan Sands1607f052008-12-01 11:39:25 +00002108static SDValue ExpandBIT_CONVERT(SDNode *N, SelectionDAG &DAG) {
Dan Gohman475871a2008-07-27 21:46:04 +00002109 SDValue Op = N->getOperand(0);
Dale Johannesende064702009-02-06 21:50:26 +00002110 DebugLoc dl = N->getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00002111 if (N->getValueType(0) == MVT::f64) {
Jim Grosbache5165492009-11-09 00:11:35 +00002112 // Turn i64->f64 into VMOVDRR.
Owen Anderson825b72b2009-08-11 20:47:22 +00002113 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, Op,
2114 DAG.getConstant(0, MVT::i32));
2115 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, Op,
2116 DAG.getConstant(1, MVT::i32));
Jim Grosbache5165492009-11-09 00:11:35 +00002117 return DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi);
Evan Chengc7c77292008-11-04 19:57:48 +00002118 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00002119
Jim Grosbache5165492009-11-09 00:11:35 +00002120 // Turn f64->i64 into VMOVRRD.
2121 SDValue Cvt = DAG.getNode(ARMISD::VMOVRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00002122 DAG.getVTList(MVT::i32, MVT::i32), &Op, 1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00002123
Chris Lattner27a6c732007-11-24 07:07:01 +00002124 // Merge the pieces into a single i64 value.
Owen Anderson825b72b2009-08-11 20:47:22 +00002125 return DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Cvt, Cvt.getValue(1));
Chris Lattner27a6c732007-11-24 07:07:01 +00002126}
2127
Bob Wilson5bafff32009-06-22 23:27:02 +00002128/// getZeroVector - Returns a vector of specified type with all zero elements.
2129///
Owen Andersone50ed302009-08-10 22:56:29 +00002130static SDValue getZeroVector(EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002131 assert(VT.isVector() && "Expected a vector type");
2132
2133 // Zero vectors are used to represent vector negation and in those cases
2134 // will be implemented with the NEON VNEG instruction. However, VNEG does
2135 // not support i64 elements, so sometimes the zero vectors will need to be
2136 // explicitly constructed. For those cases, and potentially other uses in
Anton Korobeynikov2ba62ef2009-09-08 22:51:43 +00002137 // the future, always build zero vectors as <16 x i8> or <8 x i8> bitcasted
Bob Wilson5bafff32009-06-22 23:27:02 +00002138 // to their dest type. This ensures they get CSE'd.
2139 SDValue Vec;
Anton Korobeynikov2ba62ef2009-09-08 22:51:43 +00002140 SDValue Cst = DAG.getTargetConstant(0, MVT::i8);
2141 SmallVector<SDValue, 8> Ops;
2142 MVT TVT;
2143
2144 if (VT.getSizeInBits() == 64) {
2145 Ops.assign(8, Cst); TVT = MVT::v8i8;
2146 } else {
2147 Ops.assign(16, Cst); TVT = MVT::v16i8;
2148 }
2149 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, TVT, &Ops[0], Ops.size());
Bob Wilson5bafff32009-06-22 23:27:02 +00002150
2151 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
2152}
2153
2154/// getOnesVector - Returns a vector of specified type with all bits set.
2155///
Owen Andersone50ed302009-08-10 22:56:29 +00002156static SDValue getOnesVector(EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002157 assert(VT.isVector() && "Expected a vector type");
2158
Bob Wilson929ffa22009-10-30 20:13:25 +00002159 // Always build ones vectors as <16 x i8> or <8 x i8> bitcasted to their
Anton Korobeynikov2ba62ef2009-09-08 22:51:43 +00002160 // dest type. This ensures they get CSE'd.
Bob Wilson5bafff32009-06-22 23:27:02 +00002161 SDValue Vec;
Anton Korobeynikov2ba62ef2009-09-08 22:51:43 +00002162 SDValue Cst = DAG.getTargetConstant(0xFF, MVT::i8);
2163 SmallVector<SDValue, 8> Ops;
2164 MVT TVT;
2165
2166 if (VT.getSizeInBits() == 64) {
2167 Ops.assign(8, Cst); TVT = MVT::v8i8;
2168 } else {
2169 Ops.assign(16, Cst); TVT = MVT::v16i8;
2170 }
2171 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, TVT, &Ops[0], Ops.size());
Bob Wilson5bafff32009-06-22 23:27:02 +00002172
2173 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
2174}
2175
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002176/// LowerShiftRightParts - Lower SRA_PARTS, which returns two
2177/// i32 values and take a 2 x i32 value to shift plus a shift amount.
Evan Cheng06b53c02009-11-12 07:13:11 +00002178SDValue ARMTargetLowering::LowerShiftRightParts(SDValue Op, SelectionDAG &DAG) {
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002179 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
2180 EVT VT = Op.getValueType();
2181 unsigned VTBits = VT.getSizeInBits();
2182 DebugLoc dl = Op.getDebugLoc();
2183 SDValue ShOpLo = Op.getOperand(0);
2184 SDValue ShOpHi = Op.getOperand(1);
2185 SDValue ShAmt = Op.getOperand(2);
2186 SDValue ARMCC;
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00002187 unsigned Opc = (Op.getOpcode() == ISD::SRA_PARTS) ? ISD::SRA : ISD::SRL;
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002188
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00002189 assert(Op.getOpcode() == ISD::SRA_PARTS || Op.getOpcode() == ISD::SRL_PARTS);
2190
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002191 SDValue RevShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32,
2192 DAG.getConstant(VTBits, MVT::i32), ShAmt);
2193 SDValue Tmp1 = DAG.getNode(ISD::SRL, dl, VT, ShOpLo, ShAmt);
2194 SDValue ExtraShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32, ShAmt,
2195 DAG.getConstant(VTBits, MVT::i32));
2196 SDValue Tmp2 = DAG.getNode(ISD::SHL, dl, VT, ShOpHi, RevShAmt);
2197 SDValue FalseVal = DAG.getNode(ISD::OR, dl, VT, Tmp1, Tmp2);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00002198 SDValue TrueVal = DAG.getNode(Opc, dl, VT, ShOpHi, ExtraShAmt);
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002199
2200 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
2201 SDValue Cmp = getARMCmp(ExtraShAmt, DAG.getConstant(0, MVT::i32), ISD::SETGE,
Evan Cheng06b53c02009-11-12 07:13:11 +00002202 ARMCC, DAG, dl);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00002203 SDValue Hi = DAG.getNode(Opc, dl, VT, ShOpHi, ShAmt);
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002204 SDValue Lo = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal, ARMCC,
2205 CCR, Cmp);
2206
2207 SDValue Ops[2] = { Lo, Hi };
2208 return DAG.getMergeValues(Ops, 2, dl);
2209}
2210
Jim Grosbachc2b879f2009-10-31 19:38:01 +00002211/// LowerShiftLeftParts - Lower SHL_PARTS, which returns two
2212/// i32 values and take a 2 x i32 value to shift plus a shift amount.
Evan Cheng06b53c02009-11-12 07:13:11 +00002213SDValue ARMTargetLowering::LowerShiftLeftParts(SDValue Op, SelectionDAG &DAG) {
Jim Grosbachc2b879f2009-10-31 19:38:01 +00002214 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
2215 EVT VT = Op.getValueType();
2216 unsigned VTBits = VT.getSizeInBits();
2217 DebugLoc dl = Op.getDebugLoc();
2218 SDValue ShOpLo = Op.getOperand(0);
2219 SDValue ShOpHi = Op.getOperand(1);
2220 SDValue ShAmt = Op.getOperand(2);
2221 SDValue ARMCC;
2222
2223 assert(Op.getOpcode() == ISD::SHL_PARTS);
2224 SDValue RevShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32,
2225 DAG.getConstant(VTBits, MVT::i32), ShAmt);
2226 SDValue Tmp1 = DAG.getNode(ISD::SRL, dl, VT, ShOpLo, RevShAmt);
2227 SDValue ExtraShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32, ShAmt,
2228 DAG.getConstant(VTBits, MVT::i32));
2229 SDValue Tmp2 = DAG.getNode(ISD::SHL, dl, VT, ShOpHi, ShAmt);
2230 SDValue Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ExtraShAmt);
2231
2232 SDValue FalseVal = DAG.getNode(ISD::OR, dl, VT, Tmp1, Tmp2);
2233 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
2234 SDValue Cmp = getARMCmp(ExtraShAmt, DAG.getConstant(0, MVT::i32), ISD::SETGE,
Evan Cheng06b53c02009-11-12 07:13:11 +00002235 ARMCC, DAG, dl);
Jim Grosbachc2b879f2009-10-31 19:38:01 +00002236 SDValue Lo = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
2237 SDValue Hi = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, Tmp3, ARMCC,
2238 CCR, Cmp);
2239
2240 SDValue Ops[2] = { Lo, Hi };
2241 return DAG.getMergeValues(Ops, 2, dl);
2242}
2243
Jim Grosbach3482c802010-01-18 19:58:49 +00002244static SDValue LowerCTTZ(SDNode *N, SelectionDAG &DAG,
2245 const ARMSubtarget *ST) {
2246 EVT VT = N->getValueType(0);
2247 DebugLoc dl = N->getDebugLoc();
2248
2249 if (!ST->hasV6T2Ops())
2250 return SDValue();
2251
2252 SDValue rbit = DAG.getNode(ARMISD::RBIT, dl, VT, N->getOperand(0));
2253 return DAG.getNode(ISD::CTLZ, dl, VT, rbit);
2254}
2255
Bob Wilson5bafff32009-06-22 23:27:02 +00002256static SDValue LowerShift(SDNode *N, SelectionDAG &DAG,
2257 const ARMSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +00002258 EVT VT = N->getValueType(0);
Bob Wilson5bafff32009-06-22 23:27:02 +00002259 DebugLoc dl = N->getDebugLoc();
2260
2261 // Lower vector shifts on NEON to use VSHL.
2262 if (VT.isVector()) {
2263 assert(ST->hasNEON() && "unexpected vector shift");
2264
2265 // Left shifts translate directly to the vshiftu intrinsic.
2266 if (N->getOpcode() == ISD::SHL)
2267 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002268 DAG.getConstant(Intrinsic::arm_neon_vshiftu, MVT::i32),
Bob Wilson5bafff32009-06-22 23:27:02 +00002269 N->getOperand(0), N->getOperand(1));
2270
2271 assert((N->getOpcode() == ISD::SRA ||
2272 N->getOpcode() == ISD::SRL) && "unexpected vector shift opcode");
2273
2274 // NEON uses the same intrinsics for both left and right shifts. For
2275 // right shifts, the shift amounts are negative, so negate the vector of
2276 // shift amounts.
Owen Andersone50ed302009-08-10 22:56:29 +00002277 EVT ShiftVT = N->getOperand(1).getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00002278 SDValue NegatedCount = DAG.getNode(ISD::SUB, dl, ShiftVT,
2279 getZeroVector(ShiftVT, DAG, dl),
2280 N->getOperand(1));
2281 Intrinsic::ID vshiftInt = (N->getOpcode() == ISD::SRA ?
2282 Intrinsic::arm_neon_vshifts :
2283 Intrinsic::arm_neon_vshiftu);
2284 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002285 DAG.getConstant(vshiftInt, MVT::i32),
Bob Wilson5bafff32009-06-22 23:27:02 +00002286 N->getOperand(0), NegatedCount);
2287 }
2288
Eli Friedmance392eb2009-08-22 03:13:10 +00002289 // We can get here for a node like i32 = ISD::SHL i32, i64
2290 if (VT != MVT::i64)
2291 return SDValue();
2292
2293 assert((N->getOpcode() == ISD::SRL || N->getOpcode() == ISD::SRA) &&
Chris Lattner27a6c732007-11-24 07:07:01 +00002294 "Unknown shift to lower!");
Duncan Sands1607f052008-12-01 11:39:25 +00002295
Chris Lattner27a6c732007-11-24 07:07:01 +00002296 // We only lower SRA, SRL of 1 here, all others use generic lowering.
2297 if (!isa<ConstantSDNode>(N->getOperand(1)) ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002298 cast<ConstantSDNode>(N->getOperand(1))->getZExtValue() != 1)
Duncan Sands1607f052008-12-01 11:39:25 +00002299 return SDValue();
Bob Wilson2dc4f542009-03-20 22:42:55 +00002300
Chris Lattner27a6c732007-11-24 07:07:01 +00002301 // If we are in thumb mode, we don't have RRX.
David Goodwinf1daf7d2009-07-08 23:10:31 +00002302 if (ST->isThumb1Only()) return SDValue();
Bob Wilson2dc4f542009-03-20 22:42:55 +00002303
Chris Lattner27a6c732007-11-24 07:07:01 +00002304 // Okay, we have a 64-bit SRA or SRL of 1. Lower this to an RRX expr.
Owen Anderson825b72b2009-08-11 20:47:22 +00002305 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(0),
2306 DAG.getConstant(0, MVT::i32));
2307 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(0),
2308 DAG.getConstant(1, MVT::i32));
Bob Wilson2dc4f542009-03-20 22:42:55 +00002309
Chris Lattner27a6c732007-11-24 07:07:01 +00002310 // First, build a SRA_FLAG/SRL_FLAG op, which shifts the top part by one and
2311 // captures the result into a carry flag.
2312 unsigned Opc = N->getOpcode() == ISD::SRL ? ARMISD::SRL_FLAG:ARMISD::SRA_FLAG;
Owen Anderson825b72b2009-08-11 20:47:22 +00002313 Hi = DAG.getNode(Opc, dl, DAG.getVTList(MVT::i32, MVT::Flag), &Hi, 1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00002314
Chris Lattner27a6c732007-11-24 07:07:01 +00002315 // The low part is an ARMISD::RRX operand, which shifts the carry in.
Owen Anderson825b72b2009-08-11 20:47:22 +00002316 Lo = DAG.getNode(ARMISD::RRX, dl, MVT::i32, Lo, Hi.getValue(1));
Bob Wilson2dc4f542009-03-20 22:42:55 +00002317
Chris Lattner27a6c732007-11-24 07:07:01 +00002318 // Merge the pieces into a single i64 value.
Owen Anderson825b72b2009-08-11 20:47:22 +00002319 return DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Lo, Hi);
Chris Lattner27a6c732007-11-24 07:07:01 +00002320}
2321
Bob Wilson5bafff32009-06-22 23:27:02 +00002322static SDValue LowerVSETCC(SDValue Op, SelectionDAG &DAG) {
2323 SDValue TmpOp0, TmpOp1;
2324 bool Invert = false;
2325 bool Swap = false;
2326 unsigned Opc = 0;
2327
2328 SDValue Op0 = Op.getOperand(0);
2329 SDValue Op1 = Op.getOperand(1);
2330 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00002331 EVT VT = Op.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00002332 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
2333 DebugLoc dl = Op.getDebugLoc();
2334
2335 if (Op.getOperand(1).getValueType().isFloatingPoint()) {
2336 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002337 default: llvm_unreachable("Illegal FP comparison"); break;
Bob Wilson5bafff32009-06-22 23:27:02 +00002338 case ISD::SETUNE:
2339 case ISD::SETNE: Invert = true; // Fallthrough
2340 case ISD::SETOEQ:
2341 case ISD::SETEQ: Opc = ARMISD::VCEQ; break;
2342 case ISD::SETOLT:
2343 case ISD::SETLT: Swap = true; // Fallthrough
2344 case ISD::SETOGT:
2345 case ISD::SETGT: Opc = ARMISD::VCGT; break;
2346 case ISD::SETOLE:
2347 case ISD::SETLE: Swap = true; // Fallthrough
2348 case ISD::SETOGE:
2349 case ISD::SETGE: Opc = ARMISD::VCGE; break;
2350 case ISD::SETUGE: Swap = true; // Fallthrough
2351 case ISD::SETULE: Invert = true; Opc = ARMISD::VCGT; break;
2352 case ISD::SETUGT: Swap = true; // Fallthrough
2353 case ISD::SETULT: Invert = true; Opc = ARMISD::VCGE; break;
2354 case ISD::SETUEQ: Invert = true; // Fallthrough
2355 case ISD::SETONE:
2356 // Expand this to (OLT | OGT).
2357 TmpOp0 = Op0;
2358 TmpOp1 = Op1;
2359 Opc = ISD::OR;
2360 Op0 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp1, TmpOp0);
2361 Op1 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp0, TmpOp1);
2362 break;
2363 case ISD::SETUO: Invert = true; // Fallthrough
2364 case ISD::SETO:
2365 // Expand this to (OLT | OGE).
2366 TmpOp0 = Op0;
2367 TmpOp1 = Op1;
2368 Opc = ISD::OR;
2369 Op0 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp1, TmpOp0);
2370 Op1 = DAG.getNode(ARMISD::VCGE, dl, VT, TmpOp0, TmpOp1);
2371 break;
2372 }
2373 } else {
2374 // Integer comparisons.
2375 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002376 default: llvm_unreachable("Illegal integer comparison"); break;
Bob Wilson5bafff32009-06-22 23:27:02 +00002377 case ISD::SETNE: Invert = true;
2378 case ISD::SETEQ: Opc = ARMISD::VCEQ; break;
2379 case ISD::SETLT: Swap = true;
2380 case ISD::SETGT: Opc = ARMISD::VCGT; break;
2381 case ISD::SETLE: Swap = true;
2382 case ISD::SETGE: Opc = ARMISD::VCGE; break;
2383 case ISD::SETULT: Swap = true;
2384 case ISD::SETUGT: Opc = ARMISD::VCGTU; break;
2385 case ISD::SETULE: Swap = true;
2386 case ISD::SETUGE: Opc = ARMISD::VCGEU; break;
2387 }
2388
Nick Lewycky7f6aa2b2009-07-08 03:04:38 +00002389 // Detect VTST (Vector Test Bits) = icmp ne (and (op0, op1), zero).
Bob Wilson5bafff32009-06-22 23:27:02 +00002390 if (Opc == ARMISD::VCEQ) {
2391
2392 SDValue AndOp;
2393 if (ISD::isBuildVectorAllZeros(Op1.getNode()))
2394 AndOp = Op0;
2395 else if (ISD::isBuildVectorAllZeros(Op0.getNode()))
2396 AndOp = Op1;
2397
2398 // Ignore bitconvert.
2399 if (AndOp.getNode() && AndOp.getOpcode() == ISD::BIT_CONVERT)
2400 AndOp = AndOp.getOperand(0);
2401
2402 if (AndOp.getNode() && AndOp.getOpcode() == ISD::AND) {
2403 Opc = ARMISD::VTST;
2404 Op0 = DAG.getNode(ISD::BIT_CONVERT, dl, VT, AndOp.getOperand(0));
2405 Op1 = DAG.getNode(ISD::BIT_CONVERT, dl, VT, AndOp.getOperand(1));
2406 Invert = !Invert;
2407 }
2408 }
2409 }
2410
2411 if (Swap)
2412 std::swap(Op0, Op1);
2413
2414 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
2415
2416 if (Invert)
2417 Result = DAG.getNOT(dl, Result, VT);
2418
2419 return Result;
2420}
2421
2422/// isVMOVSplat - Check if the specified splat value corresponds to an immediate
2423/// VMOV instruction, and if so, return the constant being splatted.
2424static SDValue isVMOVSplat(uint64_t SplatBits, uint64_t SplatUndef,
2425 unsigned SplatBitSize, SelectionDAG &DAG) {
2426 switch (SplatBitSize) {
2427 case 8:
2428 // Any 1-byte value is OK.
2429 assert((SplatBits & ~0xff) == 0 && "one byte splat value is too big");
Owen Anderson825b72b2009-08-11 20:47:22 +00002430 return DAG.getTargetConstant(SplatBits, MVT::i8);
Bob Wilson5bafff32009-06-22 23:27:02 +00002431
2432 case 16:
2433 // NEON's 16-bit VMOV supports splat values where only one byte is nonzero.
2434 if ((SplatBits & ~0xff) == 0 ||
2435 (SplatBits & ~0xff00) == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00002436 return DAG.getTargetConstant(SplatBits, MVT::i16);
Bob Wilson5bafff32009-06-22 23:27:02 +00002437 break;
2438
2439 case 32:
2440 // NEON's 32-bit VMOV supports splat values where:
2441 // * only one byte is nonzero, or
2442 // * the least significant byte is 0xff and the second byte is nonzero, or
2443 // * the least significant 2 bytes are 0xff and the third is nonzero.
2444 if ((SplatBits & ~0xff) == 0 ||
2445 (SplatBits & ~0xff00) == 0 ||
2446 (SplatBits & ~0xff0000) == 0 ||
2447 (SplatBits & ~0xff000000) == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00002448 return DAG.getTargetConstant(SplatBits, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002449
2450 if ((SplatBits & ~0xffff) == 0 &&
2451 ((SplatBits | SplatUndef) & 0xff) == 0xff)
Owen Anderson825b72b2009-08-11 20:47:22 +00002452 return DAG.getTargetConstant(SplatBits | 0xff, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002453
2454 if ((SplatBits & ~0xffffff) == 0 &&
2455 ((SplatBits | SplatUndef) & 0xffff) == 0xffff)
Owen Anderson825b72b2009-08-11 20:47:22 +00002456 return DAG.getTargetConstant(SplatBits | 0xffff, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002457
2458 // Note: there are a few 32-bit splat values (specifically: 00ffff00,
2459 // ff000000, ff0000ff, and ffff00ff) that are valid for VMOV.I64 but not
2460 // VMOV.I32. A (very) minor optimization would be to replicate the value
2461 // and fall through here to test for a valid 64-bit splat. But, then the
2462 // caller would also need to check and handle the change in size.
2463 break;
2464
2465 case 64: {
2466 // NEON has a 64-bit VMOV splat where each byte is either 0 or 0xff.
2467 uint64_t BitMask = 0xff;
2468 uint64_t Val = 0;
2469 for (int ByteNum = 0; ByteNum < 8; ++ByteNum) {
2470 if (((SplatBits | SplatUndef) & BitMask) == BitMask)
2471 Val |= BitMask;
2472 else if ((SplatBits & BitMask) != 0)
2473 return SDValue();
2474 BitMask <<= 8;
2475 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002476 return DAG.getTargetConstant(Val, MVT::i64);
Bob Wilson5bafff32009-06-22 23:27:02 +00002477 }
2478
2479 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00002480 llvm_unreachable("unexpected size for isVMOVSplat");
Bob Wilson5bafff32009-06-22 23:27:02 +00002481 break;
2482 }
2483
2484 return SDValue();
2485}
2486
2487/// getVMOVImm - If this is a build_vector of constants which can be
2488/// formed by using a VMOV instruction of the specified element size,
2489/// return the constant being splatted. The ByteSize field indicates the
2490/// number of bytes of each element [1248].
2491SDValue ARM::getVMOVImm(SDNode *N, unsigned ByteSize, SelectionDAG &DAG) {
2492 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(N);
2493 APInt SplatBits, SplatUndef;
2494 unsigned SplatBitSize;
2495 bool HasAnyUndefs;
2496 if (! BVN || ! BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize,
2497 HasAnyUndefs, ByteSize * 8))
2498 return SDValue();
2499
2500 if (SplatBitSize > ByteSize * 8)
2501 return SDValue();
2502
2503 return isVMOVSplat(SplatBits.getZExtValue(), SplatUndef.getZExtValue(),
2504 SplatBitSize, DAG);
2505}
2506
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002507static bool isVEXTMask(const SmallVectorImpl<int> &M, EVT VT,
2508 bool &ReverseVEXT, unsigned &Imm) {
Bob Wilsonde95c1b82009-08-19 17:03:43 +00002509 unsigned NumElts = VT.getVectorNumElements();
2510 ReverseVEXT = false;
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002511 Imm = M[0];
Bob Wilsonde95c1b82009-08-19 17:03:43 +00002512
2513 // If this is a VEXT shuffle, the immediate value is the index of the first
2514 // element. The other shuffle indices must be the successive elements after
2515 // the first one.
2516 unsigned ExpectedElt = Imm;
2517 for (unsigned i = 1; i < NumElts; ++i) {
Bob Wilsonde95c1b82009-08-19 17:03:43 +00002518 // Increment the expected index. If it wraps around, it may still be
2519 // a VEXT but the source vectors must be swapped.
2520 ExpectedElt += 1;
2521 if (ExpectedElt == NumElts * 2) {
2522 ExpectedElt = 0;
2523 ReverseVEXT = true;
2524 }
2525
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002526 if (ExpectedElt != static_cast<unsigned>(M[i]))
Bob Wilsonde95c1b82009-08-19 17:03:43 +00002527 return false;
2528 }
2529
2530 // Adjust the index value if the source operands will be swapped.
2531 if (ReverseVEXT)
2532 Imm -= NumElts;
2533
Bob Wilsonde95c1b82009-08-19 17:03:43 +00002534 return true;
2535}
2536
Bob Wilson8bb9e482009-07-26 00:39:34 +00002537/// isVREVMask - Check if a vector shuffle corresponds to a VREV
2538/// instruction with the specified blocksize. (The order of the elements
2539/// within each block of the vector is reversed.)
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002540static bool isVREVMask(const SmallVectorImpl<int> &M, EVT VT,
2541 unsigned BlockSize) {
Bob Wilson8bb9e482009-07-26 00:39:34 +00002542 assert((BlockSize==16 || BlockSize==32 || BlockSize==64) &&
2543 "Only possible block sizes for VREV are: 16, 32, 64");
2544
Bob Wilson8bb9e482009-07-26 00:39:34 +00002545 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
Bob Wilson20d10812009-10-21 21:36:27 +00002546 if (EltSz == 64)
2547 return false;
2548
2549 unsigned NumElts = VT.getVectorNumElements();
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002550 unsigned BlockElts = M[0] + 1;
Bob Wilson8bb9e482009-07-26 00:39:34 +00002551
2552 if (BlockSize <= EltSz || BlockSize != BlockElts * EltSz)
2553 return false;
2554
2555 for (unsigned i = 0; i < NumElts; ++i) {
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002556 if ((unsigned) M[i] !=
Bob Wilson8bb9e482009-07-26 00:39:34 +00002557 (i - i%BlockElts) + (BlockElts - 1 - i%BlockElts))
2558 return false;
2559 }
2560
2561 return true;
2562}
2563
Bob Wilsonc692cb72009-08-21 20:54:19 +00002564static bool isVTRNMask(const SmallVectorImpl<int> &M, EVT VT,
2565 unsigned &WhichResult) {
Bob Wilson20d10812009-10-21 21:36:27 +00002566 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
2567 if (EltSz == 64)
2568 return false;
2569
Bob Wilsonc692cb72009-08-21 20:54:19 +00002570 unsigned NumElts = VT.getVectorNumElements();
2571 WhichResult = (M[0] == 0 ? 0 : 1);
2572 for (unsigned i = 0; i < NumElts; i += 2) {
2573 if ((unsigned) M[i] != i + WhichResult ||
2574 (unsigned) M[i+1] != i + NumElts + WhichResult)
2575 return false;
2576 }
2577 return true;
2578}
2579
Bob Wilson324f4f12009-12-03 06:40:55 +00002580/// isVTRN_v_undef_Mask - Special case of isVTRNMask for canonical form of
2581/// "vector_shuffle v, v", i.e., "vector_shuffle v, undef".
2582/// Mask is e.g., <0, 0, 2, 2> instead of <0, 4, 2, 6>.
2583static bool isVTRN_v_undef_Mask(const SmallVectorImpl<int> &M, EVT VT,
2584 unsigned &WhichResult) {
2585 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
2586 if (EltSz == 64)
2587 return false;
2588
2589 unsigned NumElts = VT.getVectorNumElements();
2590 WhichResult = (M[0] == 0 ? 0 : 1);
2591 for (unsigned i = 0; i < NumElts; i += 2) {
2592 if ((unsigned) M[i] != i + WhichResult ||
2593 (unsigned) M[i+1] != i + WhichResult)
2594 return false;
2595 }
2596 return true;
2597}
2598
Bob Wilsonc692cb72009-08-21 20:54:19 +00002599static bool isVUZPMask(const SmallVectorImpl<int> &M, EVT VT,
2600 unsigned &WhichResult) {
Bob Wilson20d10812009-10-21 21:36:27 +00002601 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
2602 if (EltSz == 64)
2603 return false;
2604
Bob Wilsonc692cb72009-08-21 20:54:19 +00002605 unsigned NumElts = VT.getVectorNumElements();
2606 WhichResult = (M[0] == 0 ? 0 : 1);
2607 for (unsigned i = 0; i != NumElts; ++i) {
2608 if ((unsigned) M[i] != 2 * i + WhichResult)
2609 return false;
2610 }
2611
2612 // VUZP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
Bob Wilson20d10812009-10-21 21:36:27 +00002613 if (VT.is64BitVector() && EltSz == 32)
Bob Wilsonc692cb72009-08-21 20:54:19 +00002614 return false;
2615
2616 return true;
2617}
2618
Bob Wilson324f4f12009-12-03 06:40:55 +00002619/// isVUZP_v_undef_Mask - Special case of isVUZPMask for canonical form of
2620/// "vector_shuffle v, v", i.e., "vector_shuffle v, undef".
2621/// Mask is e.g., <0, 2, 0, 2> instead of <0, 2, 4, 6>,
2622static bool isVUZP_v_undef_Mask(const SmallVectorImpl<int> &M, EVT VT,
2623 unsigned &WhichResult) {
2624 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
2625 if (EltSz == 64)
2626 return false;
2627
2628 unsigned Half = VT.getVectorNumElements() / 2;
2629 WhichResult = (M[0] == 0 ? 0 : 1);
2630 for (unsigned j = 0; j != 2; ++j) {
2631 unsigned Idx = WhichResult;
2632 for (unsigned i = 0; i != Half; ++i) {
2633 if ((unsigned) M[i + j * Half] != Idx)
2634 return false;
2635 Idx += 2;
2636 }
2637 }
2638
2639 // VUZP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
2640 if (VT.is64BitVector() && EltSz == 32)
2641 return false;
2642
2643 return true;
2644}
2645
Bob Wilsonc692cb72009-08-21 20:54:19 +00002646static bool isVZIPMask(const SmallVectorImpl<int> &M, EVT VT,
2647 unsigned &WhichResult) {
Bob Wilson20d10812009-10-21 21:36:27 +00002648 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
2649 if (EltSz == 64)
2650 return false;
2651
Bob Wilsonc692cb72009-08-21 20:54:19 +00002652 unsigned NumElts = VT.getVectorNumElements();
2653 WhichResult = (M[0] == 0 ? 0 : 1);
2654 unsigned Idx = WhichResult * NumElts / 2;
2655 for (unsigned i = 0; i != NumElts; i += 2) {
2656 if ((unsigned) M[i] != Idx ||
2657 (unsigned) M[i+1] != Idx + NumElts)
2658 return false;
2659 Idx += 1;
2660 }
2661
2662 // VZIP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
Bob Wilson20d10812009-10-21 21:36:27 +00002663 if (VT.is64BitVector() && EltSz == 32)
Bob Wilsonc692cb72009-08-21 20:54:19 +00002664 return false;
2665
2666 return true;
2667}
2668
Bob Wilson324f4f12009-12-03 06:40:55 +00002669/// isVZIP_v_undef_Mask - Special case of isVZIPMask for canonical form of
2670/// "vector_shuffle v, v", i.e., "vector_shuffle v, undef".
2671/// Mask is e.g., <0, 0, 1, 1> instead of <0, 4, 1, 5>.
2672static bool isVZIP_v_undef_Mask(const SmallVectorImpl<int> &M, EVT VT,
2673 unsigned &WhichResult) {
2674 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
2675 if (EltSz == 64)
2676 return false;
2677
2678 unsigned NumElts = VT.getVectorNumElements();
2679 WhichResult = (M[0] == 0 ? 0 : 1);
2680 unsigned Idx = WhichResult * NumElts / 2;
2681 for (unsigned i = 0; i != NumElts; i += 2) {
2682 if ((unsigned) M[i] != Idx ||
2683 (unsigned) M[i+1] != Idx)
2684 return false;
2685 Idx += 1;
2686 }
2687
2688 // VZIP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
2689 if (VT.is64BitVector() && EltSz == 32)
2690 return false;
2691
2692 return true;
2693}
2694
2695
Owen Andersone50ed302009-08-10 22:56:29 +00002696static SDValue BuildSplat(SDValue Val, EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002697 // Canonicalize all-zeros and all-ones vectors.
Bob Wilsond06791f2009-08-13 01:57:47 +00002698 ConstantSDNode *ConstVal = cast<ConstantSDNode>(Val.getNode());
Bob Wilson5bafff32009-06-22 23:27:02 +00002699 if (ConstVal->isNullValue())
2700 return getZeroVector(VT, DAG, dl);
2701 if (ConstVal->isAllOnesValue())
2702 return getOnesVector(VT, DAG, dl);
2703
Owen Andersone50ed302009-08-10 22:56:29 +00002704 EVT CanonicalVT;
Bob Wilson5bafff32009-06-22 23:27:02 +00002705 if (VT.is64BitVector()) {
2706 switch (Val.getValueType().getSizeInBits()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002707 case 8: CanonicalVT = MVT::v8i8; break;
2708 case 16: CanonicalVT = MVT::v4i16; break;
2709 case 32: CanonicalVT = MVT::v2i32; break;
2710 case 64: CanonicalVT = MVT::v1i64; break;
Torok Edwinc23197a2009-07-14 16:55:14 +00002711 default: llvm_unreachable("unexpected splat element type"); break;
Bob Wilson5bafff32009-06-22 23:27:02 +00002712 }
2713 } else {
2714 assert(VT.is128BitVector() && "unknown splat vector size");
2715 switch (Val.getValueType().getSizeInBits()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002716 case 8: CanonicalVT = MVT::v16i8; break;
2717 case 16: CanonicalVT = MVT::v8i16; break;
2718 case 32: CanonicalVT = MVT::v4i32; break;
2719 case 64: CanonicalVT = MVT::v2i64; break;
Torok Edwinc23197a2009-07-14 16:55:14 +00002720 default: llvm_unreachable("unexpected splat element type"); break;
Bob Wilson5bafff32009-06-22 23:27:02 +00002721 }
2722 }
2723
2724 // Build a canonical splat for this value.
2725 SmallVector<SDValue, 8> Ops;
2726 Ops.assign(CanonicalVT.getVectorNumElements(), Val);
2727 SDValue Res = DAG.getNode(ISD::BUILD_VECTOR, dl, CanonicalVT, &Ops[0],
2728 Ops.size());
2729 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Res);
2730}
2731
2732// If this is a case we can't handle, return null and let the default
2733// expansion code take care of it.
2734static SDValue LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) {
Bob Wilsond06791f2009-08-13 01:57:47 +00002735 BuildVectorSDNode *BVN = cast<BuildVectorSDNode>(Op.getNode());
Bob Wilson5bafff32009-06-22 23:27:02 +00002736 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00002737 EVT VT = Op.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00002738
2739 APInt SplatBits, SplatUndef;
2740 unsigned SplatBitSize;
2741 bool HasAnyUndefs;
2742 if (BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize, HasAnyUndefs)) {
Anton Korobeynikov71624cc2009-08-29 00:08:18 +00002743 if (SplatBitSize <= 64) {
2744 SDValue Val = isVMOVSplat(SplatBits.getZExtValue(),
2745 SplatUndef.getZExtValue(), SplatBitSize, DAG);
2746 if (Val.getNode())
2747 return BuildSplat(Val, VT, DAG, dl);
2748 }
Bob Wilsoncf661e22009-07-30 00:31:25 +00002749 }
2750
2751 // If there are only 2 elements in a 128-bit vector, insert them into an
2752 // undef vector. This handles the common case for 128-bit vector argument
2753 // passing, where the insertions should be translated to subreg accesses
2754 // with no real instructions.
2755 if (VT.is128BitVector() && Op.getNumOperands() == 2) {
2756 SDValue Val = DAG.getUNDEF(VT);
2757 SDValue Op0 = Op.getOperand(0);
2758 SDValue Op1 = Op.getOperand(1);
2759 if (Op0.getOpcode() != ISD::UNDEF)
2760 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, Val, Op0,
2761 DAG.getIntPtrConstant(0));
2762 if (Op1.getOpcode() != ISD::UNDEF)
2763 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, Val, Op1,
2764 DAG.getIntPtrConstant(1));
2765 return Val;
Bob Wilson5bafff32009-06-22 23:27:02 +00002766 }
2767
2768 return SDValue();
2769}
2770
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002771/// isShuffleMaskLegal - Targets can use this to indicate that they only
2772/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
2773/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
2774/// are assumed to be legal.
2775bool
2776ARMTargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
2777 EVT VT) const {
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00002778 if (VT.getVectorNumElements() == 4 &&
2779 (VT.is128BitVector() || VT.is64BitVector())) {
2780 unsigned PFIndexes[4];
2781 for (unsigned i = 0; i != 4; ++i) {
2782 if (M[i] < 0)
2783 PFIndexes[i] = 8;
2784 else
2785 PFIndexes[i] = M[i];
2786 }
2787
2788 // Compute the index in the perfect shuffle table.
2789 unsigned PFTableIndex =
2790 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
2791 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
2792 unsigned Cost = (PFEntry >> 30);
2793
2794 if (Cost <= 4)
2795 return true;
2796 }
2797
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002798 bool ReverseVEXT;
Bob Wilsonc692cb72009-08-21 20:54:19 +00002799 unsigned Imm, WhichResult;
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002800
2801 return (ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
2802 isVREVMask(M, VT, 64) ||
2803 isVREVMask(M, VT, 32) ||
2804 isVREVMask(M, VT, 16) ||
Bob Wilsonc692cb72009-08-21 20:54:19 +00002805 isVEXTMask(M, VT, ReverseVEXT, Imm) ||
2806 isVTRNMask(M, VT, WhichResult) ||
2807 isVUZPMask(M, VT, WhichResult) ||
Bob Wilson324f4f12009-12-03 06:40:55 +00002808 isVZIPMask(M, VT, WhichResult) ||
2809 isVTRN_v_undef_Mask(M, VT, WhichResult) ||
2810 isVUZP_v_undef_Mask(M, VT, WhichResult) ||
2811 isVZIP_v_undef_Mask(M, VT, WhichResult));
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002812}
2813
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00002814/// GeneratePerfectShuffle - Given an entry in the perfect-shuffle table, emit
2815/// the specified operations to build the shuffle.
2816static SDValue GeneratePerfectShuffle(unsigned PFEntry, SDValue LHS,
2817 SDValue RHS, SelectionDAG &DAG,
2818 DebugLoc dl) {
2819 unsigned OpNum = (PFEntry >> 26) & 0x0F;
2820 unsigned LHSID = (PFEntry >> 13) & ((1 << 13)-1);
2821 unsigned RHSID = (PFEntry >> 0) & ((1 << 13)-1);
2822
2823 enum {
2824 OP_COPY = 0, // Copy, used for things like <u,u,u,3> to say it is <0,1,2,3>
2825 OP_VREV,
2826 OP_VDUP0,
2827 OP_VDUP1,
2828 OP_VDUP2,
2829 OP_VDUP3,
2830 OP_VEXT1,
2831 OP_VEXT2,
2832 OP_VEXT3,
2833 OP_VUZPL, // VUZP, left result
2834 OP_VUZPR, // VUZP, right result
2835 OP_VZIPL, // VZIP, left result
2836 OP_VZIPR, // VZIP, right result
2837 OP_VTRNL, // VTRN, left result
2838 OP_VTRNR // VTRN, right result
2839 };
2840
2841 if (OpNum == OP_COPY) {
2842 if (LHSID == (1*9+2)*9+3) return LHS;
2843 assert(LHSID == ((4*9+5)*9+6)*9+7 && "Illegal OP_COPY!");
2844 return RHS;
2845 }
2846
2847 SDValue OpLHS, OpRHS;
2848 OpLHS = GeneratePerfectShuffle(PerfectShuffleTable[LHSID], LHS, RHS, DAG, dl);
2849 OpRHS = GeneratePerfectShuffle(PerfectShuffleTable[RHSID], LHS, RHS, DAG, dl);
2850 EVT VT = OpLHS.getValueType();
2851
2852 switch (OpNum) {
2853 default: llvm_unreachable("Unknown shuffle opcode!");
2854 case OP_VREV:
2855 return DAG.getNode(ARMISD::VREV64, dl, VT, OpLHS);
2856 case OP_VDUP0:
2857 case OP_VDUP1:
2858 case OP_VDUP2:
2859 case OP_VDUP3:
2860 return DAG.getNode(ARMISD::VDUPLANE, dl, VT,
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00002861 OpLHS, DAG.getConstant(OpNum-OP_VDUP0, MVT::i32));
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00002862 case OP_VEXT1:
2863 case OP_VEXT2:
2864 case OP_VEXT3:
2865 return DAG.getNode(ARMISD::VEXT, dl, VT,
2866 OpLHS, OpRHS,
2867 DAG.getConstant(OpNum-OP_VEXT1+1, MVT::i32));
2868 case OP_VUZPL:
2869 case OP_VUZPR:
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00002870 return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT),
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00002871 OpLHS, OpRHS).getValue(OpNum-OP_VUZPL);
2872 case OP_VZIPL:
2873 case OP_VZIPR:
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00002874 return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT),
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00002875 OpLHS, OpRHS).getValue(OpNum-OP_VZIPL);
2876 case OP_VTRNL:
2877 case OP_VTRNR:
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00002878 return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT),
2879 OpLHS, OpRHS).getValue(OpNum-OP_VTRNL);
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00002880 }
2881}
2882
Bob Wilson5bafff32009-06-22 23:27:02 +00002883static SDValue LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) {
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00002884 SDValue V1 = Op.getOperand(0);
2885 SDValue V2 = Op.getOperand(1);
Bob Wilsond8e17572009-08-12 22:31:50 +00002886 DebugLoc dl = Op.getDebugLoc();
2887 EVT VT = Op.getValueType();
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00002888 ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(Op.getNode());
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002889 SmallVector<int, 8> ShuffleMask;
Bob Wilsond8e17572009-08-12 22:31:50 +00002890
Bob Wilson28865062009-08-13 02:13:04 +00002891 // Convert shuffles that are directly supported on NEON to target-specific
2892 // DAG nodes, instead of keeping them as shuffles and matching them again
2893 // during code selection. This is more efficient and avoids the possibility
2894 // of inconsistencies between legalization and selection.
Bob Wilsonbfcbb502009-08-13 06:01:30 +00002895 // FIXME: floating-point vectors should be canonicalized to integer vectors
2896 // of the same time so that they get CSEd properly.
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002897 SVN->getMask(ShuffleMask);
2898
2899 if (ShuffleVectorSDNode::isSplatMask(&ShuffleMask[0], VT)) {
Bob Wilson0ce37102009-08-14 05:08:32 +00002900 int Lane = SVN->getSplatIndex();
Anton Korobeynikov2ae0eec2009-11-02 00:12:06 +00002901 // If this is undef splat, generate it via "just" vdup, if possible.
2902 if (Lane == -1) Lane = 0;
2903
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00002904 if (Lane == 0 && V1.getOpcode() == ISD::SCALAR_TO_VECTOR) {
2905 return DAG.getNode(ARMISD::VDUP, dl, VT, V1.getOperand(0));
Bob Wilsonc1d287b2009-08-14 05:13:08 +00002906 }
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00002907 return DAG.getNode(ARMISD::VDUPLANE, dl, VT, V1,
Bob Wilsonde95c1b82009-08-19 17:03:43 +00002908 DAG.getConstant(Lane, MVT::i32));
Bob Wilson0ce37102009-08-14 05:08:32 +00002909 }
Bob Wilsonde95c1b82009-08-19 17:03:43 +00002910
2911 bool ReverseVEXT;
2912 unsigned Imm;
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002913 if (isVEXTMask(ShuffleMask, VT, ReverseVEXT, Imm)) {
Bob Wilsonde95c1b82009-08-19 17:03:43 +00002914 if (ReverseVEXT)
Bob Wilsonc692cb72009-08-21 20:54:19 +00002915 std::swap(V1, V2);
2916 return DAG.getNode(ARMISD::VEXT, dl, VT, V1, V2,
Bob Wilsonde95c1b82009-08-19 17:03:43 +00002917 DAG.getConstant(Imm, MVT::i32));
2918 }
2919
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002920 if (isVREVMask(ShuffleMask, VT, 64))
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00002921 return DAG.getNode(ARMISD::VREV64, dl, VT, V1);
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002922 if (isVREVMask(ShuffleMask, VT, 32))
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00002923 return DAG.getNode(ARMISD::VREV32, dl, VT, V1);
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002924 if (isVREVMask(ShuffleMask, VT, 16))
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00002925 return DAG.getNode(ARMISD::VREV16, dl, VT, V1);
2926
Bob Wilsonc692cb72009-08-21 20:54:19 +00002927 // Check for Neon shuffles that modify both input vectors in place.
2928 // If both results are used, i.e., if there are two shuffles with the same
2929 // source operands and with masks corresponding to both results of one of
2930 // these operations, DAG memoization will ensure that a single node is
2931 // used for both shuffles.
2932 unsigned WhichResult;
2933 if (isVTRNMask(ShuffleMask, VT, WhichResult))
2934 return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT),
2935 V1, V2).getValue(WhichResult);
2936 if (isVUZPMask(ShuffleMask, VT, WhichResult))
2937 return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT),
2938 V1, V2).getValue(WhichResult);
2939 if (isVZIPMask(ShuffleMask, VT, WhichResult))
2940 return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT),
2941 V1, V2).getValue(WhichResult);
2942
Bob Wilson324f4f12009-12-03 06:40:55 +00002943 if (isVTRN_v_undef_Mask(ShuffleMask, VT, WhichResult))
2944 return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT),
2945 V1, V1).getValue(WhichResult);
2946 if (isVUZP_v_undef_Mask(ShuffleMask, VT, WhichResult))
2947 return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT),
2948 V1, V1).getValue(WhichResult);
2949 if (isVZIP_v_undef_Mask(ShuffleMask, VT, WhichResult))
2950 return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT),
2951 V1, V1).getValue(WhichResult);
2952
Bob Wilsonc692cb72009-08-21 20:54:19 +00002953 // If the shuffle is not directly supported and it has 4 elements, use
2954 // the PerfectShuffle-generated table to synthesize it from other shuffles.
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00002955 if (VT.getVectorNumElements() == 4 &&
2956 (VT.is128BitVector() || VT.is64BitVector())) {
2957 unsigned PFIndexes[4];
2958 for (unsigned i = 0; i != 4; ++i) {
2959 if (ShuffleMask[i] < 0)
2960 PFIndexes[i] = 8;
2961 else
2962 PFIndexes[i] = ShuffleMask[i];
2963 }
2964
2965 // Compute the index in the perfect shuffle table.
2966 unsigned PFTableIndex =
2967 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
2968
2969 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
2970 unsigned Cost = (PFEntry >> 30);
2971
2972 if (Cost <= 4)
2973 return GeneratePerfectShuffle(PFEntry, V1, V2, DAG, dl);
2974 }
Bob Wilsond8e17572009-08-12 22:31:50 +00002975
Bob Wilson22cac0d2009-08-14 05:16:33 +00002976 return SDValue();
Bob Wilson5bafff32009-06-22 23:27:02 +00002977}
2978
Bob Wilson5bafff32009-06-22 23:27:02 +00002979static SDValue LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00002980 EVT VT = Op.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00002981 DebugLoc dl = Op.getDebugLoc();
Bob Wilson5bafff32009-06-22 23:27:02 +00002982 SDValue Vec = Op.getOperand(0);
2983 SDValue Lane = Op.getOperand(1);
Bob Wilson934f98b2009-10-15 23:12:05 +00002984 assert(VT == MVT::i32 &&
2985 Vec.getValueType().getVectorElementType().getSizeInBits() < 32 &&
2986 "unexpected type for custom-lowering vector extract");
2987 return DAG.getNode(ARMISD::VGETLANEu, dl, MVT::i32, Vec, Lane);
Bob Wilson5bafff32009-06-22 23:27:02 +00002988}
2989
Bob Wilsona6d65862009-08-03 20:36:38 +00002990static SDValue LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
2991 // The only time a CONCAT_VECTORS operation can have legal types is when
2992 // two 64-bit vectors are concatenated to a 128-bit vector.
2993 assert(Op.getValueType().is128BitVector() && Op.getNumOperands() == 2 &&
2994 "unexpected CONCAT_VECTORS");
2995 DebugLoc dl = Op.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00002996 SDValue Val = DAG.getUNDEF(MVT::v2f64);
Bob Wilsona6d65862009-08-03 20:36:38 +00002997 SDValue Op0 = Op.getOperand(0);
2998 SDValue Op1 = Op.getOperand(1);
2999 if (Op0.getOpcode() != ISD::UNDEF)
Owen Anderson825b72b2009-08-11 20:47:22 +00003000 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Val,
3001 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f64, Op0),
Bob Wilsona6d65862009-08-03 20:36:38 +00003002 DAG.getIntPtrConstant(0));
3003 if (Op1.getOpcode() != ISD::UNDEF)
Owen Anderson825b72b2009-08-11 20:47:22 +00003004 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Val,
3005 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f64, Op1),
Bob Wilsona6d65862009-08-03 20:36:38 +00003006 DAG.getIntPtrConstant(1));
3007 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Val);
Bob Wilson5bafff32009-06-22 23:27:02 +00003008}
3009
Dan Gohman475871a2008-07-27 21:46:04 +00003010SDValue ARMTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) {
Evan Chenga8e29892007-01-19 07:51:42 +00003011 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003012 default: llvm_unreachable("Don't know how to custom lower this!");
Evan Chenga8e29892007-01-19 07:51:42 +00003013 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
Bob Wilsonddb16df2009-10-30 05:45:42 +00003014 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00003015 case ISD::GlobalAddress:
3016 return Subtarget->isTargetDarwin() ? LowerGlobalAddressDarwin(Op, DAG) :
3017 LowerGlobalAddressELF(Op, DAG);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00003018 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Evan Cheng06b53c02009-11-12 07:13:11 +00003019 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
3020 case ISD::BR_CC: return LowerBR_CC(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00003021 case ISD::BR_JT: return LowerBR_JT(Op, DAG);
Evan Cheng86198642009-08-07 00:34:42 +00003022 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00003023 case ISD::VASTART: return LowerVASTART(Op, DAG, VarArgsFrameIndex);
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00003024 case ISD::MEMBARRIER: return LowerMEMBARRIER(Op, DAG, Subtarget);
Evan Chenga8e29892007-01-19 07:51:42 +00003025 case ISD::SINT_TO_FP:
3026 case ISD::UINT_TO_FP: return LowerINT_TO_FP(Op, DAG);
3027 case ISD::FP_TO_SINT:
3028 case ISD::FP_TO_UINT: return LowerFP_TO_INT(Op, DAG);
3029 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +00003030 case ISD::RETURNADDR: break;
Jim Grosbach0e0da732009-05-12 23:59:14 +00003031 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00003032 case ISD::GLOBAL_OFFSET_TABLE: return LowerGLOBAL_OFFSET_TABLE(Op, DAG);
Jim Grosbacha87ded22010-02-08 23:22:00 +00003033 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG,
3034 Subtarget);
Duncan Sands1607f052008-12-01 11:39:25 +00003035 case ISD::BIT_CONVERT: return ExpandBIT_CONVERT(Op.getNode(), DAG);
Bob Wilson5bafff32009-06-22 23:27:02 +00003036 case ISD::SHL:
Chris Lattner27a6c732007-11-24 07:07:01 +00003037 case ISD::SRL:
Bob Wilson5bafff32009-06-22 23:27:02 +00003038 case ISD::SRA: return LowerShift(Op.getNode(), DAG, Subtarget);
Evan Cheng06b53c02009-11-12 07:13:11 +00003039 case ISD::SHL_PARTS: return LowerShiftLeftParts(Op, DAG);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00003040 case ISD::SRL_PARTS:
Evan Cheng06b53c02009-11-12 07:13:11 +00003041 case ISD::SRA_PARTS: return LowerShiftRightParts(Op, DAG);
Jim Grosbach3482c802010-01-18 19:58:49 +00003042 case ISD::CTTZ: return LowerCTTZ(Op.getNode(), DAG, Subtarget);
Bob Wilson5bafff32009-06-22 23:27:02 +00003043 case ISD::VSETCC: return LowerVSETCC(Op, DAG);
3044 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
3045 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
Bob Wilson5bafff32009-06-22 23:27:02 +00003046 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
Bob Wilsona6d65862009-08-03 20:36:38 +00003047 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00003048 }
Dan Gohman475871a2008-07-27 21:46:04 +00003049 return SDValue();
Evan Chenga8e29892007-01-19 07:51:42 +00003050}
3051
Duncan Sands1607f052008-12-01 11:39:25 +00003052/// ReplaceNodeResults - Replace the results of node with an illegal result
3053/// type with new values built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +00003054void ARMTargetLowering::ReplaceNodeResults(SDNode *N,
3055 SmallVectorImpl<SDValue>&Results,
3056 SelectionDAG &DAG) {
Chris Lattner27a6c732007-11-24 07:07:01 +00003057 switch (N->getOpcode()) {
Duncan Sands1607f052008-12-01 11:39:25 +00003058 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00003059 llvm_unreachable("Don't know how to custom expand this!");
Duncan Sands1607f052008-12-01 11:39:25 +00003060 return;
3061 case ISD::BIT_CONVERT:
3062 Results.push_back(ExpandBIT_CONVERT(N, DAG));
3063 return;
Chris Lattner27a6c732007-11-24 07:07:01 +00003064 case ISD::SRL:
Duncan Sands1607f052008-12-01 11:39:25 +00003065 case ISD::SRA: {
Bob Wilson5bafff32009-06-22 23:27:02 +00003066 SDValue Res = LowerShift(N, DAG, Subtarget);
Duncan Sands1607f052008-12-01 11:39:25 +00003067 if (Res.getNode())
3068 Results.push_back(Res);
3069 return;
3070 }
Chris Lattner27a6c732007-11-24 07:07:01 +00003071 }
3072}
Chris Lattner27a6c732007-11-24 07:07:01 +00003073
Evan Chenga8e29892007-01-19 07:51:42 +00003074//===----------------------------------------------------------------------===//
3075// ARM Scheduler Hooks
3076//===----------------------------------------------------------------------===//
3077
3078MachineBasicBlock *
Jim Grosbache801dc42009-12-12 01:40:06 +00003079ARMTargetLowering::EmitAtomicCmpSwap(MachineInstr *MI,
3080 MachineBasicBlock *BB,
3081 unsigned Size) const {
Jim Grosbach5278eb82009-12-11 01:42:04 +00003082 unsigned dest = MI->getOperand(0).getReg();
3083 unsigned ptr = MI->getOperand(1).getReg();
3084 unsigned oldval = MI->getOperand(2).getReg();
3085 unsigned newval = MI->getOperand(3).getReg();
3086 unsigned scratch = BB->getParent()->getRegInfo()
3087 .createVirtualRegister(ARM::GPRRegisterClass);
3088 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
3089 DebugLoc dl = MI->getDebugLoc();
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003090 bool isThumb2 = Subtarget->isThumb2();
Jim Grosbach5278eb82009-12-11 01:42:04 +00003091
3092 unsigned ldrOpc, strOpc;
3093 switch (Size) {
3094 default: llvm_unreachable("unsupported size for AtomicCmpSwap!");
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003095 case 1:
3096 ldrOpc = isThumb2 ? ARM::t2LDREXB : ARM::LDREXB;
3097 strOpc = isThumb2 ? ARM::t2LDREXB : ARM::STREXB;
3098 break;
3099 case 2:
3100 ldrOpc = isThumb2 ? ARM::t2LDREXH : ARM::LDREXH;
3101 strOpc = isThumb2 ? ARM::t2STREXH : ARM::STREXH;
3102 break;
3103 case 4:
3104 ldrOpc = isThumb2 ? ARM::t2LDREX : ARM::LDREX;
3105 strOpc = isThumb2 ? ARM::t2STREX : ARM::STREX;
3106 break;
Jim Grosbach5278eb82009-12-11 01:42:04 +00003107 }
3108
3109 MachineFunction *MF = BB->getParent();
3110 const BasicBlock *LLVM_BB = BB->getBasicBlock();
3111 MachineFunction::iterator It = BB;
3112 ++It; // insert the new blocks after the current block
3113
3114 MachineBasicBlock *loop1MBB = MF->CreateMachineBasicBlock(LLVM_BB);
3115 MachineBasicBlock *loop2MBB = MF->CreateMachineBasicBlock(LLVM_BB);
3116 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
3117 MF->insert(It, loop1MBB);
3118 MF->insert(It, loop2MBB);
3119 MF->insert(It, exitMBB);
3120 exitMBB->transferSuccessors(BB);
3121
3122 // thisMBB:
3123 // ...
3124 // fallthrough --> loop1MBB
3125 BB->addSuccessor(loop1MBB);
3126
3127 // loop1MBB:
3128 // ldrex dest, [ptr]
3129 // cmp dest, oldval
3130 // bne exitMBB
3131 BB = loop1MBB;
3132 AddDefaultPred(BuildMI(BB, dl, TII->get(ldrOpc), dest).addReg(ptr));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003133 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPrr : ARM::CMPrr))
Jim Grosbach5278eb82009-12-11 01:42:04 +00003134 .addReg(dest).addReg(oldval));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003135 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
3136 .addMBB(exitMBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003137 BB->addSuccessor(loop2MBB);
3138 BB->addSuccessor(exitMBB);
3139
3140 // loop2MBB:
3141 // strex scratch, newval, [ptr]
3142 // cmp scratch, #0
3143 // bne loop1MBB
3144 BB = loop2MBB;
3145 AddDefaultPred(BuildMI(BB, dl, TII->get(strOpc), scratch).addReg(newval)
3146 .addReg(ptr));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003147 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
Jim Grosbach5278eb82009-12-11 01:42:04 +00003148 .addReg(scratch).addImm(0));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003149 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
3150 .addMBB(loop1MBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003151 BB->addSuccessor(loop1MBB);
3152 BB->addSuccessor(exitMBB);
3153
3154 // exitMBB:
3155 // ...
3156 BB = exitMBB;
Jim Grosbach5efaed32010-01-15 00:18:34 +00003157
3158 MF->DeleteMachineInstr(MI); // The instruction is gone now.
3159
Jim Grosbach5278eb82009-12-11 01:42:04 +00003160 return BB;
3161}
3162
3163MachineBasicBlock *
Jim Grosbache801dc42009-12-12 01:40:06 +00003164ARMTargetLowering::EmitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
3165 unsigned Size, unsigned BinOpcode) const {
Jim Grosbachc3c23542009-12-14 04:22:04 +00003166 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
3167 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
3168
3169 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Jim Grosbach867bbbf2010-01-15 00:22:18 +00003170 MachineFunction *MF = BB->getParent();
Jim Grosbachc3c23542009-12-14 04:22:04 +00003171 MachineFunction::iterator It = BB;
3172 ++It;
3173
3174 unsigned dest = MI->getOperand(0).getReg();
3175 unsigned ptr = MI->getOperand(1).getReg();
3176 unsigned incr = MI->getOperand(2).getReg();
3177 DebugLoc dl = MI->getDebugLoc();
Rafael Espindolafda60d32009-12-18 16:59:39 +00003178
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003179 bool isThumb2 = Subtarget->isThumb2();
Jim Grosbachc3c23542009-12-14 04:22:04 +00003180 unsigned ldrOpc, strOpc;
3181 switch (Size) {
3182 default: llvm_unreachable("unsupported size for AtomicCmpSwap!");
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003183 case 1:
3184 ldrOpc = isThumb2 ? ARM::t2LDREXB : ARM::LDREXB;
Jakob Stoklund Olesen15913c92010-01-13 19:54:39 +00003185 strOpc = isThumb2 ? ARM::t2STREXB : ARM::STREXB;
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003186 break;
3187 case 2:
3188 ldrOpc = isThumb2 ? ARM::t2LDREXH : ARM::LDREXH;
3189 strOpc = isThumb2 ? ARM::t2STREXH : ARM::STREXH;
3190 break;
3191 case 4:
3192 ldrOpc = isThumb2 ? ARM::t2LDREX : ARM::LDREX;
3193 strOpc = isThumb2 ? ARM::t2STREX : ARM::STREX;
3194 break;
Jim Grosbachc3c23542009-12-14 04:22:04 +00003195 }
3196
Jim Grosbach867bbbf2010-01-15 00:22:18 +00003197 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
3198 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
3199 MF->insert(It, loopMBB);
3200 MF->insert(It, exitMBB);
Jim Grosbachc3c23542009-12-14 04:22:04 +00003201 exitMBB->transferSuccessors(BB);
3202
Jim Grosbach867bbbf2010-01-15 00:22:18 +00003203 MachineRegisterInfo &RegInfo = MF->getRegInfo();
Jim Grosbachc3c23542009-12-14 04:22:04 +00003204 unsigned scratch = RegInfo.createVirtualRegister(ARM::GPRRegisterClass);
3205 unsigned scratch2 = (!BinOpcode) ? incr :
3206 RegInfo.createVirtualRegister(ARM::GPRRegisterClass);
3207
3208 // thisMBB:
3209 // ...
3210 // fallthrough --> loopMBB
3211 BB->addSuccessor(loopMBB);
3212
3213 // loopMBB:
3214 // ldrex dest, ptr
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003215 // <binop> scratch2, dest, incr
3216 // strex scratch, scratch2, ptr
Jim Grosbachc3c23542009-12-14 04:22:04 +00003217 // cmp scratch, #0
3218 // bne- loopMBB
3219 // fallthrough --> exitMBB
3220 BB = loopMBB;
3221 AddDefaultPred(BuildMI(BB, dl, TII->get(ldrOpc), dest).addReg(ptr));
Jim Grosbachc67b5562009-12-15 00:12:35 +00003222 if (BinOpcode) {
3223 // operand order needs to go the other way for NAND
3224 if (BinOpcode == ARM::BICrr || BinOpcode == ARM::t2BICrr)
3225 AddDefaultPred(BuildMI(BB, dl, TII->get(BinOpcode), scratch2).
3226 addReg(incr).addReg(dest)).addReg(0);
3227 else
3228 AddDefaultPred(BuildMI(BB, dl, TII->get(BinOpcode), scratch2).
3229 addReg(dest).addReg(incr)).addReg(0);
3230 }
Jim Grosbachc3c23542009-12-14 04:22:04 +00003231
3232 AddDefaultPred(BuildMI(BB, dl, TII->get(strOpc), scratch).addReg(scratch2)
3233 .addReg(ptr));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003234 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
Jim Grosbachc3c23542009-12-14 04:22:04 +00003235 .addReg(scratch).addImm(0));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003236 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
3237 .addMBB(loopMBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
Jim Grosbachc3c23542009-12-14 04:22:04 +00003238
3239 BB->addSuccessor(loopMBB);
3240 BB->addSuccessor(exitMBB);
3241
3242 // exitMBB:
3243 // ...
3244 BB = exitMBB;
Evan Cheng102ebf12009-12-21 19:53:39 +00003245
Jim Grosbach867bbbf2010-01-15 00:22:18 +00003246 MF->DeleteMachineInstr(MI); // The instruction is gone now.
Evan Cheng102ebf12009-12-21 19:53:39 +00003247
Jim Grosbachc3c23542009-12-14 04:22:04 +00003248 return BB;
Jim Grosbache801dc42009-12-12 01:40:06 +00003249}
3250
3251MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00003252ARMTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Evan Chengfb2e7522009-09-18 21:02:19 +00003253 MachineBasicBlock *BB,
3254 DenseMap<MachineBasicBlock*, MachineBasicBlock*> *EM) const {
Evan Chenga8e29892007-01-19 07:51:42 +00003255 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Dale Johannesenb6728402009-02-13 02:25:56 +00003256 DebugLoc dl = MI->getDebugLoc();
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003257 bool isThumb2 = Subtarget->isThumb2();
Evan Chenga8e29892007-01-19 07:51:42 +00003258 switch (MI->getOpcode()) {
Evan Cheng86198642009-08-07 00:34:42 +00003259 default:
Jim Grosbach5278eb82009-12-11 01:42:04 +00003260 MI->dump();
Evan Cheng86198642009-08-07 00:34:42 +00003261 llvm_unreachable("Unexpected instr type to insert");
Jim Grosbach5278eb82009-12-11 01:42:04 +00003262
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003263 case ARM::ATOMIC_LOAD_ADD_I8:
3264 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2ADDrr : ARM::ADDrr);
3265 case ARM::ATOMIC_LOAD_ADD_I16:
3266 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2ADDrr : ARM::ADDrr);
3267 case ARM::ATOMIC_LOAD_ADD_I32:
3268 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2ADDrr : ARM::ADDrr);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003269
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003270 case ARM::ATOMIC_LOAD_AND_I8:
3271 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2ANDrr : ARM::ANDrr);
3272 case ARM::ATOMIC_LOAD_AND_I16:
3273 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2ANDrr : ARM::ANDrr);
3274 case ARM::ATOMIC_LOAD_AND_I32:
3275 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2ANDrr : ARM::ANDrr);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003276
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003277 case ARM::ATOMIC_LOAD_OR_I8:
3278 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2ORRrr : ARM::ORRrr);
3279 case ARM::ATOMIC_LOAD_OR_I16:
3280 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2ORRrr : ARM::ORRrr);
3281 case ARM::ATOMIC_LOAD_OR_I32:
3282 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2ORRrr : ARM::ORRrr);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003283
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003284 case ARM::ATOMIC_LOAD_XOR_I8:
3285 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2EORrr : ARM::EORrr);
3286 case ARM::ATOMIC_LOAD_XOR_I16:
3287 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2EORrr : ARM::EORrr);
3288 case ARM::ATOMIC_LOAD_XOR_I32:
3289 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2EORrr : ARM::EORrr);
Jim Grosbache801dc42009-12-12 01:40:06 +00003290
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003291 case ARM::ATOMIC_LOAD_NAND_I8:
3292 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2BICrr : ARM::BICrr);
3293 case ARM::ATOMIC_LOAD_NAND_I16:
3294 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2BICrr : ARM::BICrr);
3295 case ARM::ATOMIC_LOAD_NAND_I32:
3296 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2BICrr : ARM::BICrr);
Jim Grosbache801dc42009-12-12 01:40:06 +00003297
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003298 case ARM::ATOMIC_LOAD_SUB_I8:
3299 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr);
3300 case ARM::ATOMIC_LOAD_SUB_I16:
3301 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr);
3302 case ARM::ATOMIC_LOAD_SUB_I32:
3303 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr);
Jim Grosbache801dc42009-12-12 01:40:06 +00003304
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003305 case ARM::ATOMIC_SWAP_I8: return EmitAtomicBinary(MI, BB, 1, 0);
3306 case ARM::ATOMIC_SWAP_I16: return EmitAtomicBinary(MI, BB, 2, 0);
3307 case ARM::ATOMIC_SWAP_I32: return EmitAtomicBinary(MI, BB, 4, 0);
Jim Grosbache801dc42009-12-12 01:40:06 +00003308
3309 case ARM::ATOMIC_CMP_SWAP_I8: return EmitAtomicCmpSwap(MI, BB, 1);
3310 case ARM::ATOMIC_CMP_SWAP_I16: return EmitAtomicCmpSwap(MI, BB, 2);
3311 case ARM::ATOMIC_CMP_SWAP_I32: return EmitAtomicCmpSwap(MI, BB, 4);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003312
Evan Cheng007ea272009-08-12 05:17:19 +00003313 case ARM::tMOVCCr_pseudo: {
Evan Chenga8e29892007-01-19 07:51:42 +00003314 // To "insert" a SELECT_CC instruction, we actually have to insert the
3315 // diamond control-flow pattern. The incoming instruction knows the
3316 // destination vreg to set, the condition code register to branch on, the
3317 // true/false values to select between, and a branch opcode to use.
3318 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00003319 MachineFunction::iterator It = BB;
Evan Chenga8e29892007-01-19 07:51:42 +00003320 ++It;
3321
3322 // thisMBB:
3323 // ...
3324 // TrueVal = ...
3325 // cmpTY ccX, r1, r2
3326 // bCC copy1MBB
3327 // fallthrough --> copy0MBB
3328 MachineBasicBlock *thisMBB = BB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00003329 MachineFunction *F = BB->getParent();
3330 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
3331 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dale Johannesenb6728402009-02-13 02:25:56 +00003332 BuildMI(BB, dl, TII->get(ARM::tBcc)).addMBB(sinkMBB)
Evan Cheng0e1d3792007-07-05 07:18:20 +00003333 .addImm(MI->getOperand(3).getImm()).addReg(MI->getOperand(4).getReg());
Dan Gohman8e5f2c62008-07-07 23:14:23 +00003334 F->insert(It, copy0MBB);
3335 F->insert(It, sinkMBB);
Evan Chenga8e29892007-01-19 07:51:42 +00003336 // Update machine-CFG edges by first adding all successors of the current
3337 // block to the new block which will contain the Phi node for the select.
Evan Chengce319102009-09-19 09:51:03 +00003338 // Also inform sdisel of the edge changes.
3339 for (MachineBasicBlock::succ_iterator I = BB->succ_begin(),
3340 E = BB->succ_end(); I != E; ++I) {
3341 EM->insert(std::make_pair(*I, sinkMBB));
3342 sinkMBB->addSuccessor(*I);
3343 }
Evan Chenga8e29892007-01-19 07:51:42 +00003344 // Next, remove all successors of the current block, and add the true
3345 // and fallthrough blocks as its successors.
Evan Chengce319102009-09-19 09:51:03 +00003346 while (!BB->succ_empty())
Evan Chenga8e29892007-01-19 07:51:42 +00003347 BB->removeSuccessor(BB->succ_begin());
3348 BB->addSuccessor(copy0MBB);
3349 BB->addSuccessor(sinkMBB);
3350
3351 // copy0MBB:
3352 // %FalseValue = ...
3353 // # fallthrough to sinkMBB
3354 BB = copy0MBB;
3355
3356 // Update machine-CFG edges
3357 BB->addSuccessor(sinkMBB);
3358
3359 // sinkMBB:
3360 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
3361 // ...
3362 BB = sinkMBB;
Dale Johannesenb6728402009-02-13 02:25:56 +00003363 BuildMI(BB, dl, TII->get(ARM::PHI), MI->getOperand(0).getReg())
Evan Chenga8e29892007-01-19 07:51:42 +00003364 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
3365 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
3366
Dan Gohman8e5f2c62008-07-07 23:14:23 +00003367 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
Evan Chenga8e29892007-01-19 07:51:42 +00003368 return BB;
3369 }
Evan Cheng86198642009-08-07 00:34:42 +00003370
3371 case ARM::tANDsp:
3372 case ARM::tADDspr_:
3373 case ARM::tSUBspi_:
3374 case ARM::t2SUBrSPi_:
3375 case ARM::t2SUBrSPi12_:
3376 case ARM::t2SUBrSPs_: {
3377 MachineFunction *MF = BB->getParent();
3378 unsigned DstReg = MI->getOperand(0).getReg();
3379 unsigned SrcReg = MI->getOperand(1).getReg();
3380 bool DstIsDead = MI->getOperand(0).isDead();
3381 bool SrcIsKill = MI->getOperand(1).isKill();
3382
3383 if (SrcReg != ARM::SP) {
3384 // Copy the source to SP from virtual register.
3385 const TargetRegisterClass *RC = MF->getRegInfo().getRegClass(SrcReg);
3386 unsigned CopyOpc = (RC == ARM::tGPRRegisterClass)
3387 ? ARM::tMOVtgpr2gpr : ARM::tMOVgpr2gpr;
3388 BuildMI(BB, dl, TII->get(CopyOpc), ARM::SP)
3389 .addReg(SrcReg, getKillRegState(SrcIsKill));
3390 }
3391
3392 unsigned OpOpc = 0;
3393 bool NeedPred = false, NeedCC = false, NeedOp3 = false;
3394 switch (MI->getOpcode()) {
3395 default:
3396 llvm_unreachable("Unexpected pseudo instruction!");
3397 case ARM::tANDsp:
3398 OpOpc = ARM::tAND;
3399 NeedPred = true;
3400 break;
3401 case ARM::tADDspr_:
3402 OpOpc = ARM::tADDspr;
3403 break;
3404 case ARM::tSUBspi_:
3405 OpOpc = ARM::tSUBspi;
3406 break;
3407 case ARM::t2SUBrSPi_:
3408 OpOpc = ARM::t2SUBrSPi;
3409 NeedPred = true; NeedCC = true;
3410 break;
3411 case ARM::t2SUBrSPi12_:
3412 OpOpc = ARM::t2SUBrSPi12;
3413 NeedPred = true;
3414 break;
3415 case ARM::t2SUBrSPs_:
3416 OpOpc = ARM::t2SUBrSPs;
3417 NeedPred = true; NeedCC = true; NeedOp3 = true;
3418 break;
3419 }
3420 MachineInstrBuilder MIB = BuildMI(BB, dl, TII->get(OpOpc), ARM::SP);
3421 if (OpOpc == ARM::tAND)
3422 AddDefaultT1CC(MIB);
3423 MIB.addReg(ARM::SP);
3424 MIB.addOperand(MI->getOperand(2));
3425 if (NeedOp3)
3426 MIB.addOperand(MI->getOperand(3));
3427 if (NeedPred)
3428 AddDefaultPred(MIB);
3429 if (NeedCC)
3430 AddDefaultCC(MIB);
3431
3432 // Copy the result from SP to virtual register.
3433 const TargetRegisterClass *RC = MF->getRegInfo().getRegClass(DstReg);
3434 unsigned CopyOpc = (RC == ARM::tGPRRegisterClass)
3435 ? ARM::tMOVgpr2tgpr : ARM::tMOVgpr2gpr;
3436 BuildMI(BB, dl, TII->get(CopyOpc))
3437 .addReg(DstReg, getDefRegState(true) | getDeadRegState(DstIsDead))
3438 .addReg(ARM::SP);
3439 MF->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
3440 return BB;
3441 }
Evan Chenga8e29892007-01-19 07:51:42 +00003442 }
3443}
3444
3445//===----------------------------------------------------------------------===//
3446// ARM Optimization Hooks
3447//===----------------------------------------------------------------------===//
3448
Chris Lattnerd1980a52009-03-12 06:52:53 +00003449static
3450SDValue combineSelectAndUse(SDNode *N, SDValue Slct, SDValue OtherOp,
3451 TargetLowering::DAGCombinerInfo &DCI) {
Chris Lattnerd1980a52009-03-12 06:52:53 +00003452 SelectionDAG &DAG = DCI.DAG;
3453 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Owen Andersone50ed302009-08-10 22:56:29 +00003454 EVT VT = N->getValueType(0);
Chris Lattnerd1980a52009-03-12 06:52:53 +00003455 unsigned Opc = N->getOpcode();
3456 bool isSlctCC = Slct.getOpcode() == ISD::SELECT_CC;
3457 SDValue LHS = isSlctCC ? Slct.getOperand(2) : Slct.getOperand(1);
3458 SDValue RHS = isSlctCC ? Slct.getOperand(3) : Slct.getOperand(2);
3459 ISD::CondCode CC = ISD::SETCC_INVALID;
3460
3461 if (isSlctCC) {
3462 CC = cast<CondCodeSDNode>(Slct.getOperand(4))->get();
3463 } else {
3464 SDValue CCOp = Slct.getOperand(0);
3465 if (CCOp.getOpcode() == ISD::SETCC)
3466 CC = cast<CondCodeSDNode>(CCOp.getOperand(2))->get();
3467 }
3468
3469 bool DoXform = false;
3470 bool InvCC = false;
3471 assert ((Opc == ISD::ADD || (Opc == ISD::SUB && Slct == N->getOperand(1))) &&
3472 "Bad input!");
3473
3474 if (LHS.getOpcode() == ISD::Constant &&
3475 cast<ConstantSDNode>(LHS)->isNullValue()) {
3476 DoXform = true;
3477 } else if (CC != ISD::SETCC_INVALID &&
3478 RHS.getOpcode() == ISD::Constant &&
3479 cast<ConstantSDNode>(RHS)->isNullValue()) {
3480 std::swap(LHS, RHS);
3481 SDValue Op0 = Slct.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +00003482 EVT OpVT = isSlctCC ? Op0.getValueType() :
Chris Lattnerd1980a52009-03-12 06:52:53 +00003483 Op0.getOperand(0).getValueType();
3484 bool isInt = OpVT.isInteger();
3485 CC = ISD::getSetCCInverse(CC, isInt);
3486
3487 if (!TLI.isCondCodeLegal(CC, OpVT))
3488 return SDValue(); // Inverse operator isn't legal.
3489
3490 DoXform = true;
3491 InvCC = true;
3492 }
3493
3494 if (DoXform) {
3495 SDValue Result = DAG.getNode(Opc, RHS.getDebugLoc(), VT, OtherOp, RHS);
3496 if (isSlctCC)
3497 return DAG.getSelectCC(N->getDebugLoc(), OtherOp, Result,
3498 Slct.getOperand(0), Slct.getOperand(1), CC);
3499 SDValue CCOp = Slct.getOperand(0);
3500 if (InvCC)
3501 CCOp = DAG.getSetCC(Slct.getDebugLoc(), CCOp.getValueType(),
3502 CCOp.getOperand(0), CCOp.getOperand(1), CC);
3503 return DAG.getNode(ISD::SELECT, N->getDebugLoc(), VT,
3504 CCOp, OtherOp, Result);
3505 }
3506 return SDValue();
3507}
3508
3509/// PerformADDCombine - Target-specific dag combine xforms for ISD::ADD.
3510static SDValue PerformADDCombine(SDNode *N,
3511 TargetLowering::DAGCombinerInfo &DCI) {
3512 // added by evan in r37685 with no testcase.
3513 SDValue N0 = N->getOperand(0), N1 = N->getOperand(1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00003514
Chris Lattnerd1980a52009-03-12 06:52:53 +00003515 // fold (add (select cc, 0, c), x) -> (select cc, x, (add, x, c))
3516 if (N0.getOpcode() == ISD::SELECT && N0.getNode()->hasOneUse()) {
3517 SDValue Result = combineSelectAndUse(N, N0, N1, DCI);
3518 if (Result.getNode()) return Result;
3519 }
3520 if (N1.getOpcode() == ISD::SELECT && N1.getNode()->hasOneUse()) {
3521 SDValue Result = combineSelectAndUse(N, N1, N0, DCI);
3522 if (Result.getNode()) return Result;
3523 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00003524
Chris Lattnerd1980a52009-03-12 06:52:53 +00003525 return SDValue();
3526}
3527
3528/// PerformSUBCombine - Target-specific dag combine xforms for ISD::SUB.
3529static SDValue PerformSUBCombine(SDNode *N,
3530 TargetLowering::DAGCombinerInfo &DCI) {
3531 // added by evan in r37685 with no testcase.
3532 SDValue N0 = N->getOperand(0), N1 = N->getOperand(1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00003533
Chris Lattnerd1980a52009-03-12 06:52:53 +00003534 // fold (sub x, (select cc, 0, c)) -> (select cc, x, (sub, x, c))
3535 if (N1.getOpcode() == ISD::SELECT && N1.getNode()->hasOneUse()) {
3536 SDValue Result = combineSelectAndUse(N, N1, N0, DCI);
3537 if (Result.getNode()) return Result;
3538 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00003539
Chris Lattnerd1980a52009-03-12 06:52:53 +00003540 return SDValue();
3541}
3542
Bob Wilsoncb9a6aa2010-01-19 22:56:26 +00003543/// PerformVMOVRRDCombine - Target-specific dag combine xforms for
3544/// ARMISD::VMOVRRD.
Jim Grosbache5165492009-11-09 00:11:35 +00003545static SDValue PerformVMOVRRDCombine(SDNode *N,
Bob Wilson2dc4f542009-03-20 22:42:55 +00003546 TargetLowering::DAGCombinerInfo &DCI) {
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00003547 // fmrrd(fmdrr x, y) -> x,y
Dan Gohman475871a2008-07-27 21:46:04 +00003548 SDValue InDouble = N->getOperand(0);
Jim Grosbache5165492009-11-09 00:11:35 +00003549 if (InDouble.getOpcode() == ARMISD::VMOVDRR)
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00003550 return DCI.CombineTo(N, InDouble.getOperand(0), InDouble.getOperand(1));
Dan Gohman475871a2008-07-27 21:46:04 +00003551 return SDValue();
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00003552}
3553
Bob Wilson5bafff32009-06-22 23:27:02 +00003554/// getVShiftImm - Check if this is a valid build_vector for the immediate
3555/// operand of a vector shift operation, where all the elements of the
3556/// build_vector must have the same constant integer value.
3557static bool getVShiftImm(SDValue Op, unsigned ElementBits, int64_t &Cnt) {
3558 // Ignore bit_converts.
3559 while (Op.getOpcode() == ISD::BIT_CONVERT)
3560 Op = Op.getOperand(0);
3561 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(Op.getNode());
3562 APInt SplatBits, SplatUndef;
3563 unsigned SplatBitSize;
3564 bool HasAnyUndefs;
3565 if (! BVN || ! BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize,
3566 HasAnyUndefs, ElementBits) ||
3567 SplatBitSize > ElementBits)
3568 return false;
3569 Cnt = SplatBits.getSExtValue();
3570 return true;
3571}
3572
3573/// isVShiftLImm - Check if this is a valid build_vector for the immediate
3574/// operand of a vector shift left operation. That value must be in the range:
3575/// 0 <= Value < ElementBits for a left shift; or
3576/// 0 <= Value <= ElementBits for a long left shift.
Owen Andersone50ed302009-08-10 22:56:29 +00003577static bool isVShiftLImm(SDValue Op, EVT VT, bool isLong, int64_t &Cnt) {
Bob Wilson5bafff32009-06-22 23:27:02 +00003578 assert(VT.isVector() && "vector shift count is not a vector type");
3579 unsigned ElementBits = VT.getVectorElementType().getSizeInBits();
3580 if (! getVShiftImm(Op, ElementBits, Cnt))
3581 return false;
3582 return (Cnt >= 0 && (isLong ? Cnt-1 : Cnt) < ElementBits);
3583}
3584
3585/// isVShiftRImm - Check if this is a valid build_vector for the immediate
3586/// operand of a vector shift right operation. For a shift opcode, the value
3587/// is positive, but for an intrinsic the value count must be negative. The
3588/// absolute value must be in the range:
3589/// 1 <= |Value| <= ElementBits for a right shift; or
3590/// 1 <= |Value| <= ElementBits/2 for a narrow right shift.
Owen Andersone50ed302009-08-10 22:56:29 +00003591static bool isVShiftRImm(SDValue Op, EVT VT, bool isNarrow, bool isIntrinsic,
Bob Wilson5bafff32009-06-22 23:27:02 +00003592 int64_t &Cnt) {
3593 assert(VT.isVector() && "vector shift count is not a vector type");
3594 unsigned ElementBits = VT.getVectorElementType().getSizeInBits();
3595 if (! getVShiftImm(Op, ElementBits, Cnt))
3596 return false;
3597 if (isIntrinsic)
3598 Cnt = -Cnt;
3599 return (Cnt >= 1 && Cnt <= (isNarrow ? ElementBits/2 : ElementBits));
3600}
3601
3602/// PerformIntrinsicCombine - ARM-specific DAG combining for intrinsics.
3603static SDValue PerformIntrinsicCombine(SDNode *N, SelectionDAG &DAG) {
3604 unsigned IntNo = cast<ConstantSDNode>(N->getOperand(0))->getZExtValue();
3605 switch (IntNo) {
3606 default:
3607 // Don't do anything for most intrinsics.
3608 break;
3609
3610 // Vector shifts: check for immediate versions and lower them.
3611 // Note: This is done during DAG combining instead of DAG legalizing because
3612 // the build_vectors for 64-bit vector element shift counts are generally
3613 // not legal, and it is hard to see their values after they get legalized to
3614 // loads from a constant pool.
3615 case Intrinsic::arm_neon_vshifts:
3616 case Intrinsic::arm_neon_vshiftu:
3617 case Intrinsic::arm_neon_vshiftls:
3618 case Intrinsic::arm_neon_vshiftlu:
3619 case Intrinsic::arm_neon_vshiftn:
3620 case Intrinsic::arm_neon_vrshifts:
3621 case Intrinsic::arm_neon_vrshiftu:
3622 case Intrinsic::arm_neon_vrshiftn:
3623 case Intrinsic::arm_neon_vqshifts:
3624 case Intrinsic::arm_neon_vqshiftu:
3625 case Intrinsic::arm_neon_vqshiftsu:
3626 case Intrinsic::arm_neon_vqshiftns:
3627 case Intrinsic::arm_neon_vqshiftnu:
3628 case Intrinsic::arm_neon_vqshiftnsu:
3629 case Intrinsic::arm_neon_vqrshiftns:
3630 case Intrinsic::arm_neon_vqrshiftnu:
3631 case Intrinsic::arm_neon_vqrshiftnsu: {
Owen Andersone50ed302009-08-10 22:56:29 +00003632 EVT VT = N->getOperand(1).getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00003633 int64_t Cnt;
3634 unsigned VShiftOpc = 0;
3635
3636 switch (IntNo) {
3637 case Intrinsic::arm_neon_vshifts:
3638 case Intrinsic::arm_neon_vshiftu:
3639 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt)) {
3640 VShiftOpc = ARMISD::VSHL;
3641 break;
3642 }
3643 if (isVShiftRImm(N->getOperand(2), VT, false, true, Cnt)) {
3644 VShiftOpc = (IntNo == Intrinsic::arm_neon_vshifts ?
3645 ARMISD::VSHRs : ARMISD::VSHRu);
3646 break;
3647 }
3648 return SDValue();
3649
3650 case Intrinsic::arm_neon_vshiftls:
3651 case Intrinsic::arm_neon_vshiftlu:
3652 if (isVShiftLImm(N->getOperand(2), VT, true, Cnt))
3653 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00003654 llvm_unreachable("invalid shift count for vshll intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00003655
3656 case Intrinsic::arm_neon_vrshifts:
3657 case Intrinsic::arm_neon_vrshiftu:
3658 if (isVShiftRImm(N->getOperand(2), VT, false, true, Cnt))
3659 break;
3660 return SDValue();
3661
3662 case Intrinsic::arm_neon_vqshifts:
3663 case Intrinsic::arm_neon_vqshiftu:
3664 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt))
3665 break;
3666 return SDValue();
3667
3668 case Intrinsic::arm_neon_vqshiftsu:
3669 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt))
3670 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00003671 llvm_unreachable("invalid shift count for vqshlu intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00003672
3673 case Intrinsic::arm_neon_vshiftn:
3674 case Intrinsic::arm_neon_vrshiftn:
3675 case Intrinsic::arm_neon_vqshiftns:
3676 case Intrinsic::arm_neon_vqshiftnu:
3677 case Intrinsic::arm_neon_vqshiftnsu:
3678 case Intrinsic::arm_neon_vqrshiftns:
3679 case Intrinsic::arm_neon_vqrshiftnu:
3680 case Intrinsic::arm_neon_vqrshiftnsu:
3681 // Narrowing shifts require an immediate right shift.
3682 if (isVShiftRImm(N->getOperand(2), VT, true, true, Cnt))
3683 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00003684 llvm_unreachable("invalid shift count for narrowing vector shift intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00003685
3686 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00003687 llvm_unreachable("unhandled vector shift");
Bob Wilson5bafff32009-06-22 23:27:02 +00003688 }
3689
3690 switch (IntNo) {
3691 case Intrinsic::arm_neon_vshifts:
3692 case Intrinsic::arm_neon_vshiftu:
3693 // Opcode already set above.
3694 break;
3695 case Intrinsic::arm_neon_vshiftls:
3696 case Intrinsic::arm_neon_vshiftlu:
3697 if (Cnt == VT.getVectorElementType().getSizeInBits())
3698 VShiftOpc = ARMISD::VSHLLi;
3699 else
3700 VShiftOpc = (IntNo == Intrinsic::arm_neon_vshiftls ?
3701 ARMISD::VSHLLs : ARMISD::VSHLLu);
3702 break;
3703 case Intrinsic::arm_neon_vshiftn:
3704 VShiftOpc = ARMISD::VSHRN; break;
3705 case Intrinsic::arm_neon_vrshifts:
3706 VShiftOpc = ARMISD::VRSHRs; break;
3707 case Intrinsic::arm_neon_vrshiftu:
3708 VShiftOpc = ARMISD::VRSHRu; break;
3709 case Intrinsic::arm_neon_vrshiftn:
3710 VShiftOpc = ARMISD::VRSHRN; break;
3711 case Intrinsic::arm_neon_vqshifts:
3712 VShiftOpc = ARMISD::VQSHLs; break;
3713 case Intrinsic::arm_neon_vqshiftu:
3714 VShiftOpc = ARMISD::VQSHLu; break;
3715 case Intrinsic::arm_neon_vqshiftsu:
3716 VShiftOpc = ARMISD::VQSHLsu; break;
3717 case Intrinsic::arm_neon_vqshiftns:
3718 VShiftOpc = ARMISD::VQSHRNs; break;
3719 case Intrinsic::arm_neon_vqshiftnu:
3720 VShiftOpc = ARMISD::VQSHRNu; break;
3721 case Intrinsic::arm_neon_vqshiftnsu:
3722 VShiftOpc = ARMISD::VQSHRNsu; break;
3723 case Intrinsic::arm_neon_vqrshiftns:
3724 VShiftOpc = ARMISD::VQRSHRNs; break;
3725 case Intrinsic::arm_neon_vqrshiftnu:
3726 VShiftOpc = ARMISD::VQRSHRNu; break;
3727 case Intrinsic::arm_neon_vqrshiftnsu:
3728 VShiftOpc = ARMISD::VQRSHRNsu; break;
3729 }
3730
3731 return DAG.getNode(VShiftOpc, N->getDebugLoc(), N->getValueType(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00003732 N->getOperand(1), DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00003733 }
3734
3735 case Intrinsic::arm_neon_vshiftins: {
Owen Andersone50ed302009-08-10 22:56:29 +00003736 EVT VT = N->getOperand(1).getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00003737 int64_t Cnt;
3738 unsigned VShiftOpc = 0;
3739
3740 if (isVShiftLImm(N->getOperand(3), VT, false, Cnt))
3741 VShiftOpc = ARMISD::VSLI;
3742 else if (isVShiftRImm(N->getOperand(3), VT, false, true, Cnt))
3743 VShiftOpc = ARMISD::VSRI;
3744 else {
Torok Edwinc23197a2009-07-14 16:55:14 +00003745 llvm_unreachable("invalid shift count for vsli/vsri intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00003746 }
3747
3748 return DAG.getNode(VShiftOpc, N->getDebugLoc(), N->getValueType(0),
3749 N->getOperand(1), N->getOperand(2),
Owen Anderson825b72b2009-08-11 20:47:22 +00003750 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00003751 }
3752
3753 case Intrinsic::arm_neon_vqrshifts:
3754 case Intrinsic::arm_neon_vqrshiftu:
3755 // No immediate versions of these to check for.
3756 break;
3757 }
3758
3759 return SDValue();
3760}
3761
3762/// PerformShiftCombine - Checks for immediate versions of vector shifts and
3763/// lowers them. As with the vector shift intrinsics, this is done during DAG
3764/// combining instead of DAG legalizing because the build_vectors for 64-bit
3765/// vector element shift counts are generally not legal, and it is hard to see
3766/// their values after they get legalized to loads from a constant pool.
3767static SDValue PerformShiftCombine(SDNode *N, SelectionDAG &DAG,
3768 const ARMSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +00003769 EVT VT = N->getValueType(0);
Bob Wilson5bafff32009-06-22 23:27:02 +00003770
3771 // Nothing to be done for scalar shifts.
3772 if (! VT.isVector())
3773 return SDValue();
3774
3775 assert(ST->hasNEON() && "unexpected vector shift");
3776 int64_t Cnt;
3777
3778 switch (N->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003779 default: llvm_unreachable("unexpected shift opcode");
Bob Wilson5bafff32009-06-22 23:27:02 +00003780
3781 case ISD::SHL:
3782 if (isVShiftLImm(N->getOperand(1), VT, false, Cnt))
3783 return DAG.getNode(ARMISD::VSHL, N->getDebugLoc(), VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00003784 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00003785 break;
3786
3787 case ISD::SRA:
3788 case ISD::SRL:
3789 if (isVShiftRImm(N->getOperand(1), VT, false, false, Cnt)) {
3790 unsigned VShiftOpc = (N->getOpcode() == ISD::SRA ?
3791 ARMISD::VSHRs : ARMISD::VSHRu);
3792 return DAG.getNode(VShiftOpc, N->getDebugLoc(), VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00003793 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00003794 }
3795 }
3796 return SDValue();
3797}
3798
3799/// PerformExtendCombine - Target-specific DAG combining for ISD::SIGN_EXTEND,
3800/// ISD::ZERO_EXTEND, and ISD::ANY_EXTEND.
3801static SDValue PerformExtendCombine(SDNode *N, SelectionDAG &DAG,
3802 const ARMSubtarget *ST) {
3803 SDValue N0 = N->getOperand(0);
3804
3805 // Check for sign- and zero-extensions of vector extract operations of 8-
3806 // and 16-bit vector elements. NEON supports these directly. They are
3807 // handled during DAG combining because type legalization will promote them
3808 // to 32-bit types and it is messy to recognize the operations after that.
3809 if (ST->hasNEON() && N0.getOpcode() == ISD::EXTRACT_VECTOR_ELT) {
3810 SDValue Vec = N0.getOperand(0);
3811 SDValue Lane = N0.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00003812 EVT VT = N->getValueType(0);
3813 EVT EltVT = N0.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00003814 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
3815
Owen Anderson825b72b2009-08-11 20:47:22 +00003816 if (VT == MVT::i32 &&
3817 (EltVT == MVT::i8 || EltVT == MVT::i16) &&
Bob Wilson5bafff32009-06-22 23:27:02 +00003818 TLI.isTypeLegal(Vec.getValueType())) {
3819
3820 unsigned Opc = 0;
3821 switch (N->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003822 default: llvm_unreachable("unexpected opcode");
Bob Wilson5bafff32009-06-22 23:27:02 +00003823 case ISD::SIGN_EXTEND:
3824 Opc = ARMISD::VGETLANEs;
3825 break;
3826 case ISD::ZERO_EXTEND:
3827 case ISD::ANY_EXTEND:
3828 Opc = ARMISD::VGETLANEu;
3829 break;
3830 }
3831 return DAG.getNode(Opc, N->getDebugLoc(), VT, Vec, Lane);
3832 }
3833 }
3834
3835 return SDValue();
3836}
3837
Dan Gohman475871a2008-07-27 21:46:04 +00003838SDValue ARMTargetLowering::PerformDAGCombine(SDNode *N,
Bob Wilson2dc4f542009-03-20 22:42:55 +00003839 DAGCombinerInfo &DCI) const {
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00003840 switch (N->getOpcode()) {
3841 default: break;
Chris Lattnerd1980a52009-03-12 06:52:53 +00003842 case ISD::ADD: return PerformADDCombine(N, DCI);
3843 case ISD::SUB: return PerformSUBCombine(N, DCI);
Jim Grosbache5165492009-11-09 00:11:35 +00003844 case ARMISD::VMOVRRD: return PerformVMOVRRDCombine(N, DCI);
Bob Wilson5bafff32009-06-22 23:27:02 +00003845 case ISD::INTRINSIC_WO_CHAIN:
3846 return PerformIntrinsicCombine(N, DCI.DAG);
3847 case ISD::SHL:
3848 case ISD::SRA:
3849 case ISD::SRL:
3850 return PerformShiftCombine(N, DCI.DAG, Subtarget);
3851 case ISD::SIGN_EXTEND:
3852 case ISD::ZERO_EXTEND:
3853 case ISD::ANY_EXTEND:
3854 return PerformExtendCombine(N, DCI.DAG, Subtarget);
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00003855 }
Dan Gohman475871a2008-07-27 21:46:04 +00003856 return SDValue();
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00003857}
3858
Bill Wendlingaf566342009-08-15 21:21:19 +00003859bool ARMTargetLowering::allowsUnalignedMemoryAccesses(EVT VT) const {
3860 if (!Subtarget->hasV6Ops())
3861 // Pre-v6 does not support unaligned mem access.
3862 return false;
Anton Korobeynikov90cfc132010-01-30 14:08:12 +00003863 else {
3864 // v6+ may or may not support unaligned mem access depending on the system
3865 // configuration.
3866 // FIXME: This is pretty conservative. Should we provide cmdline option to
3867 // control the behaviour?
Bill Wendlingaf566342009-08-15 21:21:19 +00003868 if (!Subtarget->isTargetDarwin())
3869 return false;
3870 }
3871
3872 switch (VT.getSimpleVT().SimpleTy) {
3873 default:
3874 return false;
3875 case MVT::i8:
3876 case MVT::i16:
3877 case MVT::i32:
3878 return true;
3879 // FIXME: VLD1 etc with standard alignment is legal.
3880 }
3881}
3882
Evan Chenge6c835f2009-08-14 20:09:37 +00003883static bool isLegalT1AddressImmediate(int64_t V, EVT VT) {
3884 if (V < 0)
3885 return false;
3886
3887 unsigned Scale = 1;
3888 switch (VT.getSimpleVT().SimpleTy) {
3889 default: return false;
3890 case MVT::i1:
3891 case MVT::i8:
3892 // Scale == 1;
3893 break;
3894 case MVT::i16:
3895 // Scale == 2;
3896 Scale = 2;
3897 break;
3898 case MVT::i32:
3899 // Scale == 4;
3900 Scale = 4;
3901 break;
3902 }
3903
3904 if ((V & (Scale - 1)) != 0)
3905 return false;
3906 V /= Scale;
3907 return V == (V & ((1LL << 5) - 1));
3908}
3909
3910static bool isLegalT2AddressImmediate(int64_t V, EVT VT,
3911 const ARMSubtarget *Subtarget) {
3912 bool isNeg = false;
3913 if (V < 0) {
3914 isNeg = true;
3915 V = - V;
3916 }
3917
3918 switch (VT.getSimpleVT().SimpleTy) {
3919 default: return false;
3920 case MVT::i1:
3921 case MVT::i8:
3922 case MVT::i16:
3923 case MVT::i32:
3924 // + imm12 or - imm8
3925 if (isNeg)
3926 return V == (V & ((1LL << 8) - 1));
3927 return V == (V & ((1LL << 12) - 1));
3928 case MVT::f32:
3929 case MVT::f64:
3930 // Same as ARM mode. FIXME: NEON?
3931 if (!Subtarget->hasVFP2())
3932 return false;
3933 if ((V & 3) != 0)
3934 return false;
3935 V >>= 2;
3936 return V == (V & ((1LL << 8) - 1));
3937 }
3938}
3939
Evan Chengb01fad62007-03-12 23:30:29 +00003940/// isLegalAddressImmediate - Return true if the integer value can be used
3941/// as the offset of the target addressing mode for load / store of the
3942/// given type.
Owen Andersone50ed302009-08-10 22:56:29 +00003943static bool isLegalAddressImmediate(int64_t V, EVT VT,
Chris Lattner37caf8c2007-04-09 23:33:39 +00003944 const ARMSubtarget *Subtarget) {
Evan Cheng961f8792007-03-13 20:37:59 +00003945 if (V == 0)
3946 return true;
3947
Evan Cheng65011532009-03-09 19:15:00 +00003948 if (!VT.isSimple())
3949 return false;
3950
Evan Chenge6c835f2009-08-14 20:09:37 +00003951 if (Subtarget->isThumb1Only())
3952 return isLegalT1AddressImmediate(V, VT);
3953 else if (Subtarget->isThumb2())
3954 return isLegalT2AddressImmediate(V, VT, Subtarget);
Evan Chengb01fad62007-03-12 23:30:29 +00003955
Evan Chenge6c835f2009-08-14 20:09:37 +00003956 // ARM mode.
Evan Chengb01fad62007-03-12 23:30:29 +00003957 if (V < 0)
3958 V = - V;
Owen Anderson825b72b2009-08-11 20:47:22 +00003959 switch (VT.getSimpleVT().SimpleTy) {
Evan Chengb01fad62007-03-12 23:30:29 +00003960 default: return false;
Owen Anderson825b72b2009-08-11 20:47:22 +00003961 case MVT::i1:
3962 case MVT::i8:
3963 case MVT::i32:
Evan Chengb01fad62007-03-12 23:30:29 +00003964 // +- imm12
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00003965 return V == (V & ((1LL << 12) - 1));
Owen Anderson825b72b2009-08-11 20:47:22 +00003966 case MVT::i16:
Evan Chengb01fad62007-03-12 23:30:29 +00003967 // +- imm8
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00003968 return V == (V & ((1LL << 8) - 1));
Owen Anderson825b72b2009-08-11 20:47:22 +00003969 case MVT::f32:
3970 case MVT::f64:
Evan Chenge6c835f2009-08-14 20:09:37 +00003971 if (!Subtarget->hasVFP2()) // FIXME: NEON?
Evan Chengb01fad62007-03-12 23:30:29 +00003972 return false;
Evan Cheng0b0a9a92007-05-03 02:00:18 +00003973 if ((V & 3) != 0)
Evan Chengb01fad62007-03-12 23:30:29 +00003974 return false;
3975 V >>= 2;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00003976 return V == (V & ((1LL << 8) - 1));
Evan Chengb01fad62007-03-12 23:30:29 +00003977 }
Evan Chenga8e29892007-01-19 07:51:42 +00003978}
3979
Evan Chenge6c835f2009-08-14 20:09:37 +00003980bool ARMTargetLowering::isLegalT2ScaledAddressingMode(const AddrMode &AM,
3981 EVT VT) const {
3982 int Scale = AM.Scale;
3983 if (Scale < 0)
3984 return false;
3985
3986 switch (VT.getSimpleVT().SimpleTy) {
3987 default: return false;
3988 case MVT::i1:
3989 case MVT::i8:
3990 case MVT::i16:
3991 case MVT::i32:
3992 if (Scale == 1)
3993 return true;
3994 // r + r << imm
3995 Scale = Scale & ~1;
3996 return Scale == 2 || Scale == 4 || Scale == 8;
3997 case MVT::i64:
3998 // r + r
3999 if (((unsigned)AM.HasBaseReg + Scale) <= 2)
4000 return true;
4001 return false;
4002 case MVT::isVoid:
4003 // Note, we allow "void" uses (basically, uses that aren't loads or
4004 // stores), because arm allows folding a scale into many arithmetic
4005 // operations. This should be made more precise and revisited later.
4006
4007 // Allow r << imm, but the imm has to be a multiple of two.
4008 if (Scale & 1) return false;
4009 return isPowerOf2_32(Scale);
4010 }
4011}
4012
Chris Lattner37caf8c2007-04-09 23:33:39 +00004013/// isLegalAddressingMode - Return true if the addressing mode represented
4014/// by AM is legal for this target, for a load/store of the specified type.
Bob Wilson2dc4f542009-03-20 22:42:55 +00004015bool ARMTargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattner37caf8c2007-04-09 23:33:39 +00004016 const Type *Ty) const {
Owen Andersone50ed302009-08-10 22:56:29 +00004017 EVT VT = getValueType(Ty, true);
Bob Wilson2c7dab12009-04-08 17:55:28 +00004018 if (!isLegalAddressImmediate(AM.BaseOffs, VT, Subtarget))
Evan Chengb01fad62007-03-12 23:30:29 +00004019 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00004020
Chris Lattner37caf8c2007-04-09 23:33:39 +00004021 // Can never fold addr of global into load/store.
Bob Wilson2dc4f542009-03-20 22:42:55 +00004022 if (AM.BaseGV)
Chris Lattner37caf8c2007-04-09 23:33:39 +00004023 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00004024
Chris Lattner37caf8c2007-04-09 23:33:39 +00004025 switch (AM.Scale) {
4026 case 0: // no scale reg, must be "r+i" or "r", or "i".
4027 break;
4028 case 1:
Evan Chenge6c835f2009-08-14 20:09:37 +00004029 if (Subtarget->isThumb1Only())
Chris Lattner37caf8c2007-04-09 23:33:39 +00004030 return false;
Chris Lattner5a3d40d2007-04-13 06:50:55 +00004031 // FALL THROUGH.
Chris Lattner37caf8c2007-04-09 23:33:39 +00004032 default:
Chris Lattner5a3d40d2007-04-13 06:50:55 +00004033 // ARM doesn't support any R+R*scale+imm addr modes.
4034 if (AM.BaseOffs)
4035 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00004036
Bob Wilson2c7dab12009-04-08 17:55:28 +00004037 if (!VT.isSimple())
4038 return false;
4039
Evan Chenge6c835f2009-08-14 20:09:37 +00004040 if (Subtarget->isThumb2())
4041 return isLegalT2ScaledAddressingMode(AM, VT);
4042
Chris Lattnereb13d1b2007-04-10 03:48:29 +00004043 int Scale = AM.Scale;
Owen Anderson825b72b2009-08-11 20:47:22 +00004044 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner37caf8c2007-04-09 23:33:39 +00004045 default: return false;
Owen Anderson825b72b2009-08-11 20:47:22 +00004046 case MVT::i1:
4047 case MVT::i8:
4048 case MVT::i32:
Chris Lattnereb13d1b2007-04-10 03:48:29 +00004049 if (Scale < 0) Scale = -Scale;
4050 if (Scale == 1)
Chris Lattner37caf8c2007-04-09 23:33:39 +00004051 return true;
4052 // r + r << imm
Chris Lattnere1152942007-04-11 16:17:12 +00004053 return isPowerOf2_32(Scale & ~1);
Owen Anderson825b72b2009-08-11 20:47:22 +00004054 case MVT::i16:
Evan Chenge6c835f2009-08-14 20:09:37 +00004055 case MVT::i64:
Chris Lattner37caf8c2007-04-09 23:33:39 +00004056 // r + r
Chris Lattnereb13d1b2007-04-10 03:48:29 +00004057 if (((unsigned)AM.HasBaseReg + Scale) <= 2)
Chris Lattner37caf8c2007-04-09 23:33:39 +00004058 return true;
Chris Lattnere1152942007-04-11 16:17:12 +00004059 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00004060
Owen Anderson825b72b2009-08-11 20:47:22 +00004061 case MVT::isVoid:
Chris Lattner37caf8c2007-04-09 23:33:39 +00004062 // Note, we allow "void" uses (basically, uses that aren't loads or
4063 // stores), because arm allows folding a scale into many arithmetic
4064 // operations. This should be made more precise and revisited later.
Bob Wilson2dc4f542009-03-20 22:42:55 +00004065
Chris Lattner37caf8c2007-04-09 23:33:39 +00004066 // Allow r << imm, but the imm has to be a multiple of two.
Evan Chenge6c835f2009-08-14 20:09:37 +00004067 if (Scale & 1) return false;
4068 return isPowerOf2_32(Scale);
Chris Lattner37caf8c2007-04-09 23:33:39 +00004069 }
4070 break;
Evan Chengb01fad62007-03-12 23:30:29 +00004071 }
Chris Lattner37caf8c2007-04-09 23:33:39 +00004072 return true;
Evan Chengb01fad62007-03-12 23:30:29 +00004073}
4074
Evan Cheng77e47512009-11-11 19:05:52 +00004075/// isLegalICmpImmediate - Return true if the specified immediate is legal
4076/// icmp immediate, that is the target has icmp instructions which can compare
4077/// a register against the immediate without having to materialize the
4078/// immediate into a register.
Evan Cheng06b53c02009-11-12 07:13:11 +00004079bool ARMTargetLowering::isLegalICmpImmediate(int64_t Imm) const {
Evan Cheng77e47512009-11-11 19:05:52 +00004080 if (!Subtarget->isThumb())
4081 return ARM_AM::getSOImmVal(Imm) != -1;
4082 if (Subtarget->isThumb2())
4083 return ARM_AM::getT2SOImmVal(Imm) != -1;
Evan Cheng06b53c02009-11-12 07:13:11 +00004084 return Imm >= 0 && Imm <= 255;
Evan Cheng77e47512009-11-11 19:05:52 +00004085}
4086
Owen Andersone50ed302009-08-10 22:56:29 +00004087static bool getARMIndexedAddressParts(SDNode *Ptr, EVT VT,
Evan Chenge88d5ce2009-07-02 07:28:31 +00004088 bool isSEXTLoad, SDValue &Base,
4089 SDValue &Offset, bool &isInc,
4090 SelectionDAG &DAG) {
Evan Chenga8e29892007-01-19 07:51:42 +00004091 if (Ptr->getOpcode() != ISD::ADD && Ptr->getOpcode() != ISD::SUB)
4092 return false;
4093
Owen Anderson825b72b2009-08-11 20:47:22 +00004094 if (VT == MVT::i16 || ((VT == MVT::i8 || VT == MVT::i1) && isSEXTLoad)) {
Evan Chenga8e29892007-01-19 07:51:42 +00004095 // AddressingMode 3
4096 Base = Ptr->getOperand(0);
4097 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004098 int RHSC = (int)RHS->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +00004099 if (RHSC < 0 && RHSC > -256) {
Evan Chenge88d5ce2009-07-02 07:28:31 +00004100 assert(Ptr->getOpcode() == ISD::ADD);
Evan Chenga8e29892007-01-19 07:51:42 +00004101 isInc = false;
4102 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
4103 return true;
4104 }
4105 }
4106 isInc = (Ptr->getOpcode() == ISD::ADD);
4107 Offset = Ptr->getOperand(1);
4108 return true;
Owen Anderson825b72b2009-08-11 20:47:22 +00004109 } else if (VT == MVT::i32 || VT == MVT::i8 || VT == MVT::i1) {
Evan Chenga8e29892007-01-19 07:51:42 +00004110 // AddressingMode 2
4111 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004112 int RHSC = (int)RHS->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +00004113 if (RHSC < 0 && RHSC > -0x1000) {
Evan Chenge88d5ce2009-07-02 07:28:31 +00004114 assert(Ptr->getOpcode() == ISD::ADD);
Evan Chenga8e29892007-01-19 07:51:42 +00004115 isInc = false;
4116 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
4117 Base = Ptr->getOperand(0);
4118 return true;
4119 }
4120 }
4121
4122 if (Ptr->getOpcode() == ISD::ADD) {
4123 isInc = true;
4124 ARM_AM::ShiftOpc ShOpcVal= ARM_AM::getShiftOpcForNode(Ptr->getOperand(0));
4125 if (ShOpcVal != ARM_AM::no_shift) {
4126 Base = Ptr->getOperand(1);
4127 Offset = Ptr->getOperand(0);
4128 } else {
4129 Base = Ptr->getOperand(0);
4130 Offset = Ptr->getOperand(1);
4131 }
4132 return true;
4133 }
4134
4135 isInc = (Ptr->getOpcode() == ISD::ADD);
4136 Base = Ptr->getOperand(0);
4137 Offset = Ptr->getOperand(1);
4138 return true;
4139 }
4140
Jim Grosbache5165492009-11-09 00:11:35 +00004141 // FIXME: Use VLDM / VSTM to emulate indexed FP load / store.
Evan Chenga8e29892007-01-19 07:51:42 +00004142 return false;
4143}
4144
Owen Andersone50ed302009-08-10 22:56:29 +00004145static bool getT2IndexedAddressParts(SDNode *Ptr, EVT VT,
Evan Chenge88d5ce2009-07-02 07:28:31 +00004146 bool isSEXTLoad, SDValue &Base,
4147 SDValue &Offset, bool &isInc,
4148 SelectionDAG &DAG) {
4149 if (Ptr->getOpcode() != ISD::ADD && Ptr->getOpcode() != ISD::SUB)
4150 return false;
4151
4152 Base = Ptr->getOperand(0);
4153 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
4154 int RHSC = (int)RHS->getZExtValue();
4155 if (RHSC < 0 && RHSC > -0x100) { // 8 bits.
4156 assert(Ptr->getOpcode() == ISD::ADD);
4157 isInc = false;
4158 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
4159 return true;
4160 } else if (RHSC > 0 && RHSC < 0x100) { // 8 bit, no zero.
4161 isInc = Ptr->getOpcode() == ISD::ADD;
4162 Offset = DAG.getConstant(RHSC, RHS->getValueType(0));
4163 return true;
4164 }
4165 }
4166
4167 return false;
4168}
4169
Evan Chenga8e29892007-01-19 07:51:42 +00004170/// getPreIndexedAddressParts - returns true by value, base pointer and
4171/// offset pointer and addressing mode by reference if the node's address
4172/// can be legally represented as pre-indexed load / store address.
4173bool
Dan Gohman475871a2008-07-27 21:46:04 +00004174ARMTargetLowering::getPreIndexedAddressParts(SDNode *N, SDValue &Base,
4175 SDValue &Offset,
Evan Chenga8e29892007-01-19 07:51:42 +00004176 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00004177 SelectionDAG &DAG) const {
Evan Chenge88d5ce2009-07-02 07:28:31 +00004178 if (Subtarget->isThumb1Only())
Evan Chenga8e29892007-01-19 07:51:42 +00004179 return false;
4180
Owen Andersone50ed302009-08-10 22:56:29 +00004181 EVT VT;
Dan Gohman475871a2008-07-27 21:46:04 +00004182 SDValue Ptr;
Evan Chenga8e29892007-01-19 07:51:42 +00004183 bool isSEXTLoad = false;
4184 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
4185 Ptr = LD->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00004186 VT = LD->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00004187 isSEXTLoad = LD->getExtensionType() == ISD::SEXTLOAD;
4188 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
4189 Ptr = ST->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00004190 VT = ST->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00004191 } else
4192 return false;
4193
4194 bool isInc;
Evan Chenge88d5ce2009-07-02 07:28:31 +00004195 bool isLegal = false;
Evan Chenge6c835f2009-08-14 20:09:37 +00004196 if (Subtarget->isThumb2())
Evan Chenge88d5ce2009-07-02 07:28:31 +00004197 isLegal = getT2IndexedAddressParts(Ptr.getNode(), VT, isSEXTLoad, Base,
4198 Offset, isInc, DAG);
Jim Grosbach764ab522009-08-11 15:33:49 +00004199 else
Evan Chenge88d5ce2009-07-02 07:28:31 +00004200 isLegal = getARMIndexedAddressParts(Ptr.getNode(), VT, isSEXTLoad, Base,
Evan Cheng04129572009-07-02 06:44:30 +00004201 Offset, isInc, DAG);
Evan Chenge88d5ce2009-07-02 07:28:31 +00004202 if (!isLegal)
4203 return false;
4204
4205 AM = isInc ? ISD::PRE_INC : ISD::PRE_DEC;
4206 return true;
Evan Chenga8e29892007-01-19 07:51:42 +00004207}
4208
4209/// getPostIndexedAddressParts - returns true by value, base pointer and
4210/// offset pointer and addressing mode by reference if this node can be
4211/// combined with a load / store to form a post-indexed load / store.
4212bool ARMTargetLowering::getPostIndexedAddressParts(SDNode *N, SDNode *Op,
Dan Gohman475871a2008-07-27 21:46:04 +00004213 SDValue &Base,
4214 SDValue &Offset,
Evan Chenga8e29892007-01-19 07:51:42 +00004215 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00004216 SelectionDAG &DAG) const {
Evan Chenge88d5ce2009-07-02 07:28:31 +00004217 if (Subtarget->isThumb1Only())
Evan Chenga8e29892007-01-19 07:51:42 +00004218 return false;
4219
Owen Andersone50ed302009-08-10 22:56:29 +00004220 EVT VT;
Dan Gohman475871a2008-07-27 21:46:04 +00004221 SDValue Ptr;
Evan Chenga8e29892007-01-19 07:51:42 +00004222 bool isSEXTLoad = false;
4223 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Dan Gohmanb625f2f2008-01-30 00:15:11 +00004224 VT = LD->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00004225 isSEXTLoad = LD->getExtensionType() == ISD::SEXTLOAD;
4226 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Dan Gohmanb625f2f2008-01-30 00:15:11 +00004227 VT = ST->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00004228 } else
4229 return false;
4230
4231 bool isInc;
Evan Chenge88d5ce2009-07-02 07:28:31 +00004232 bool isLegal = false;
Evan Chenge6c835f2009-08-14 20:09:37 +00004233 if (Subtarget->isThumb2())
Evan Chenge88d5ce2009-07-02 07:28:31 +00004234 isLegal = getT2IndexedAddressParts(Op, VT, isSEXTLoad, Base, Offset,
Evan Chenga8e29892007-01-19 07:51:42 +00004235 isInc, DAG);
Jim Grosbach764ab522009-08-11 15:33:49 +00004236 else
Evan Chenge88d5ce2009-07-02 07:28:31 +00004237 isLegal = getARMIndexedAddressParts(Op, VT, isSEXTLoad, Base, Offset,
4238 isInc, DAG);
4239 if (!isLegal)
4240 return false;
4241
4242 AM = isInc ? ISD::POST_INC : ISD::POST_DEC;
4243 return true;
Evan Chenga8e29892007-01-19 07:51:42 +00004244}
4245
Dan Gohman475871a2008-07-27 21:46:04 +00004246void ARMTargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00004247 const APInt &Mask,
Bob Wilson2dc4f542009-03-20 22:42:55 +00004248 APInt &KnownZero,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00004249 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00004250 const SelectionDAG &DAG,
Evan Chenga8e29892007-01-19 07:51:42 +00004251 unsigned Depth) const {
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00004252 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0);
Evan Chenga8e29892007-01-19 07:51:42 +00004253 switch (Op.getOpcode()) {
4254 default: break;
4255 case ARMISD::CMOV: {
4256 // Bits are known zero/one if known on the LHS and RHS.
Dan Gohmanea859be2007-06-22 14:59:07 +00004257 DAG.ComputeMaskedBits(Op.getOperand(0), Mask, KnownZero, KnownOne, Depth+1);
Evan Chenga8e29892007-01-19 07:51:42 +00004258 if (KnownZero == 0 && KnownOne == 0) return;
4259
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00004260 APInt KnownZeroRHS, KnownOneRHS;
Dan Gohmanea859be2007-06-22 14:59:07 +00004261 DAG.ComputeMaskedBits(Op.getOperand(1), Mask,
4262 KnownZeroRHS, KnownOneRHS, Depth+1);
Evan Chenga8e29892007-01-19 07:51:42 +00004263 KnownZero &= KnownZeroRHS;
4264 KnownOne &= KnownOneRHS;
4265 return;
4266 }
4267 }
4268}
4269
4270//===----------------------------------------------------------------------===//
4271// ARM Inline Assembly Support
4272//===----------------------------------------------------------------------===//
4273
4274/// getConstraintType - Given a constraint letter, return the type of
4275/// constraint it is for this target.
4276ARMTargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00004277ARMTargetLowering::getConstraintType(const std::string &Constraint) const {
4278 if (Constraint.size() == 1) {
4279 switch (Constraint[0]) {
4280 default: break;
4281 case 'l': return C_RegisterClass;
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00004282 case 'w': return C_RegisterClass;
Chris Lattner4234f572007-03-25 02:14:49 +00004283 }
Evan Chenga8e29892007-01-19 07:51:42 +00004284 }
Chris Lattner4234f572007-03-25 02:14:49 +00004285 return TargetLowering::getConstraintType(Constraint);
Evan Chenga8e29892007-01-19 07:51:42 +00004286}
4287
Bob Wilson2dc4f542009-03-20 22:42:55 +00004288std::pair<unsigned, const TargetRegisterClass*>
Evan Chenga8e29892007-01-19 07:51:42 +00004289ARMTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00004290 EVT VT) const {
Evan Chenga8e29892007-01-19 07:51:42 +00004291 if (Constraint.size() == 1) {
Jakob Stoklund Olesen09bf0032010-01-14 18:19:56 +00004292 // GCC ARM Constraint Letters
Evan Chenga8e29892007-01-19 07:51:42 +00004293 switch (Constraint[0]) {
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00004294 case 'l':
Jakob Stoklund Olesen09bf0032010-01-14 18:19:56 +00004295 if (Subtarget->isThumb())
Jim Grosbach30eae3c2009-04-07 20:34:09 +00004296 return std::make_pair(0U, ARM::tGPRRegisterClass);
4297 else
4298 return std::make_pair(0U, ARM::GPRRegisterClass);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00004299 case 'r':
4300 return std::make_pair(0U, ARM::GPRRegisterClass);
4301 case 'w':
Owen Anderson825b72b2009-08-11 20:47:22 +00004302 if (VT == MVT::f32)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00004303 return std::make_pair(0U, ARM::SPRRegisterClass);
Bob Wilson5afffae2009-12-18 01:03:29 +00004304 if (VT.getSizeInBits() == 64)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00004305 return std::make_pair(0U, ARM::DPRRegisterClass);
Evan Chengd831cda2009-12-08 23:06:22 +00004306 if (VT.getSizeInBits() == 128)
4307 return std::make_pair(0U, ARM::QPRRegisterClass);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00004308 break;
Evan Chenga8e29892007-01-19 07:51:42 +00004309 }
4310 }
4311 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
4312}
4313
4314std::vector<unsigned> ARMTargetLowering::
4315getRegClassForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00004316 EVT VT) const {
Evan Chenga8e29892007-01-19 07:51:42 +00004317 if (Constraint.size() != 1)
4318 return std::vector<unsigned>();
4319
4320 switch (Constraint[0]) { // GCC ARM Constraint Letters
4321 default: break;
4322 case 'l':
Jim Grosbach30eae3c2009-04-07 20:34:09 +00004323 return make_vector<unsigned>(ARM::R0, ARM::R1, ARM::R2, ARM::R3,
4324 ARM::R4, ARM::R5, ARM::R6, ARM::R7,
4325 0);
Evan Chenga8e29892007-01-19 07:51:42 +00004326 case 'r':
4327 return make_vector<unsigned>(ARM::R0, ARM::R1, ARM::R2, ARM::R3,
4328 ARM::R4, ARM::R5, ARM::R6, ARM::R7,
4329 ARM::R8, ARM::R9, ARM::R10, ARM::R11,
4330 ARM::R12, ARM::LR, 0);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00004331 case 'w':
Owen Anderson825b72b2009-08-11 20:47:22 +00004332 if (VT == MVT::f32)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00004333 return make_vector<unsigned>(ARM::S0, ARM::S1, ARM::S2, ARM::S3,
4334 ARM::S4, ARM::S5, ARM::S6, ARM::S7,
4335 ARM::S8, ARM::S9, ARM::S10, ARM::S11,
4336 ARM::S12,ARM::S13,ARM::S14,ARM::S15,
4337 ARM::S16,ARM::S17,ARM::S18,ARM::S19,
4338 ARM::S20,ARM::S21,ARM::S22,ARM::S23,
4339 ARM::S24,ARM::S25,ARM::S26,ARM::S27,
4340 ARM::S28,ARM::S29,ARM::S30,ARM::S31, 0);
Bob Wilson5afffae2009-12-18 01:03:29 +00004341 if (VT.getSizeInBits() == 64)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00004342 return make_vector<unsigned>(ARM::D0, ARM::D1, ARM::D2, ARM::D3,
4343 ARM::D4, ARM::D5, ARM::D6, ARM::D7,
4344 ARM::D8, ARM::D9, ARM::D10,ARM::D11,
4345 ARM::D12,ARM::D13,ARM::D14,ARM::D15, 0);
Evan Chengd831cda2009-12-08 23:06:22 +00004346 if (VT.getSizeInBits() == 128)
4347 return make_vector<unsigned>(ARM::Q0, ARM::Q1, ARM::Q2, ARM::Q3,
4348 ARM::Q4, ARM::Q5, ARM::Q6, ARM::Q7, 0);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00004349 break;
Evan Chenga8e29892007-01-19 07:51:42 +00004350 }
4351
4352 return std::vector<unsigned>();
4353}
Bob Wilsonbf6396b2009-04-01 17:58:54 +00004354
4355/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
4356/// vector. If it is invalid, don't add anything to Ops.
4357void ARMTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
4358 char Constraint,
4359 bool hasMemory,
4360 std::vector<SDValue>&Ops,
4361 SelectionDAG &DAG) const {
4362 SDValue Result(0, 0);
4363
4364 switch (Constraint) {
4365 default: break;
4366 case 'I': case 'J': case 'K': case 'L':
4367 case 'M': case 'N': case 'O':
4368 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
4369 if (!C)
4370 return;
4371
4372 int64_t CVal64 = C->getSExtValue();
4373 int CVal = (int) CVal64;
4374 // None of these constraints allow values larger than 32 bits. Check
4375 // that the value fits in an int.
4376 if (CVal != CVal64)
4377 return;
4378
4379 switch (Constraint) {
4380 case 'I':
David Goodwinf1daf7d2009-07-08 23:10:31 +00004381 if (Subtarget->isThumb1Only()) {
4382 // This must be a constant between 0 and 255, for ADD
4383 // immediates.
Bob Wilsonbf6396b2009-04-01 17:58:54 +00004384 if (CVal >= 0 && CVal <= 255)
4385 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00004386 } else if (Subtarget->isThumb2()) {
4387 // A constant that can be used as an immediate value in a
4388 // data-processing instruction.
4389 if (ARM_AM::getT2SOImmVal(CVal) != -1)
4390 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00004391 } else {
4392 // A constant that can be used as an immediate value in a
4393 // data-processing instruction.
4394 if (ARM_AM::getSOImmVal(CVal) != -1)
4395 break;
4396 }
4397 return;
4398
4399 case 'J':
David Goodwinf1daf7d2009-07-08 23:10:31 +00004400 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00004401 // This must be a constant between -255 and -1, for negated ADD
4402 // immediates. This can be used in GCC with an "n" modifier that
4403 // prints the negated value, for use with SUB instructions. It is
4404 // not useful otherwise but is implemented for compatibility.
4405 if (CVal >= -255 && CVal <= -1)
4406 break;
4407 } else {
4408 // This must be a constant between -4095 and 4095. It is not clear
4409 // what this constraint is intended for. Implemented for
4410 // compatibility with GCC.
4411 if (CVal >= -4095 && CVal <= 4095)
4412 break;
4413 }
4414 return;
4415
4416 case 'K':
David Goodwinf1daf7d2009-07-08 23:10:31 +00004417 if (Subtarget->isThumb1Only()) {
Bob Wilsonbf6396b2009-04-01 17:58:54 +00004418 // A 32-bit value where only one byte has a nonzero value. Exclude
4419 // zero to match GCC. This constraint is used by GCC internally for
4420 // constants that can be loaded with a move/shift combination.
4421 // It is not useful otherwise but is implemented for compatibility.
4422 if (CVal != 0 && ARM_AM::isThumbImmShiftedVal(CVal))
4423 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00004424 } else if (Subtarget->isThumb2()) {
4425 // A constant whose bitwise inverse can be used as an immediate
4426 // value in a data-processing instruction. This can be used in GCC
4427 // with a "B" modifier that prints the inverted value, for use with
4428 // BIC and MVN instructions. It is not useful otherwise but is
4429 // implemented for compatibility.
4430 if (ARM_AM::getT2SOImmVal(~CVal) != -1)
4431 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00004432 } else {
4433 // A constant whose bitwise inverse can be used as an immediate
4434 // value in a data-processing instruction. This can be used in GCC
4435 // with a "B" modifier that prints the inverted value, for use with
4436 // BIC and MVN instructions. It is not useful otherwise but is
4437 // implemented for compatibility.
4438 if (ARM_AM::getSOImmVal(~CVal) != -1)
4439 break;
4440 }
4441 return;
4442
4443 case 'L':
David Goodwinf1daf7d2009-07-08 23:10:31 +00004444 if (Subtarget->isThumb1Only()) {
Bob Wilsonbf6396b2009-04-01 17:58:54 +00004445 // This must be a constant between -7 and 7,
4446 // for 3-operand ADD/SUB immediate instructions.
4447 if (CVal >= -7 && CVal < 7)
4448 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00004449 } else if (Subtarget->isThumb2()) {
4450 // A constant whose negation can be used as an immediate value in a
4451 // data-processing instruction. This can be used in GCC with an "n"
4452 // modifier that prints the negated value, for use with SUB
4453 // instructions. It is not useful otherwise but is implemented for
4454 // compatibility.
4455 if (ARM_AM::getT2SOImmVal(-CVal) != -1)
4456 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00004457 } else {
4458 // A constant whose negation can be used as an immediate value in a
4459 // data-processing instruction. This can be used in GCC with an "n"
4460 // modifier that prints the negated value, for use with SUB
4461 // instructions. It is not useful otherwise but is implemented for
4462 // compatibility.
4463 if (ARM_AM::getSOImmVal(-CVal) != -1)
4464 break;
4465 }
4466 return;
4467
4468 case 'M':
David Goodwinf1daf7d2009-07-08 23:10:31 +00004469 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00004470 // This must be a multiple of 4 between 0 and 1020, for
4471 // ADD sp + immediate.
4472 if ((CVal >= 0 && CVal <= 1020) && ((CVal & 3) == 0))
4473 break;
4474 } else {
4475 // A power of two or a constant between 0 and 32. This is used in
4476 // GCC for the shift amount on shifted register operands, but it is
4477 // useful in general for any shift amounts.
4478 if ((CVal >= 0 && CVal <= 32) || ((CVal & (CVal - 1)) == 0))
4479 break;
4480 }
4481 return;
4482
4483 case 'N':
David Goodwinf1daf7d2009-07-08 23:10:31 +00004484 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00004485 // This must be a constant between 0 and 31, for shift amounts.
4486 if (CVal >= 0 && CVal <= 31)
4487 break;
4488 }
4489 return;
4490
4491 case 'O':
David Goodwinf1daf7d2009-07-08 23:10:31 +00004492 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00004493 // This must be a multiple of 4 between -508 and 508, for
4494 // ADD/SUB sp = sp + immediate.
4495 if ((CVal >= -508 && CVal <= 508) && ((CVal & 3) == 0))
4496 break;
4497 }
4498 return;
4499 }
4500 Result = DAG.getTargetConstant(CVal, Op.getValueType());
4501 break;
4502 }
4503
4504 if (Result.getNode()) {
4505 Ops.push_back(Result);
4506 return;
4507 }
4508 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, hasMemory,
4509 Ops, DAG);
4510}
Anton Korobeynikov48e19352009-09-23 19:04:09 +00004511
4512bool
4513ARMTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
4514 // The ARM target isn't yet aware of offsets.
4515 return false;
4516}
Evan Cheng39382422009-10-28 01:44:26 +00004517
4518int ARM::getVFPf32Imm(const APFloat &FPImm) {
4519 APInt Imm = FPImm.bitcastToAPInt();
4520 uint32_t Sign = Imm.lshr(31).getZExtValue() & 1;
4521 int32_t Exp = (Imm.lshr(23).getSExtValue() & 0xff) - 127; // -126 to 127
4522 int64_t Mantissa = Imm.getZExtValue() & 0x7fffff; // 23 bits
4523
4524 // We can handle 4 bits of mantissa.
4525 // mantissa = (16+UInt(e:f:g:h))/16.
4526 if (Mantissa & 0x7ffff)
4527 return -1;
4528 Mantissa >>= 19;
4529 if ((Mantissa & 0xf) != Mantissa)
4530 return -1;
4531
4532 // We can handle 3 bits of exponent: exp == UInt(NOT(b):c:d)-3
4533 if (Exp < -3 || Exp > 4)
4534 return -1;
4535 Exp = ((Exp+3) & 0x7) ^ 4;
4536
4537 return ((int)Sign << 7) | (Exp << 4) | Mantissa;
4538}
4539
4540int ARM::getVFPf64Imm(const APFloat &FPImm) {
4541 APInt Imm = FPImm.bitcastToAPInt();
4542 uint64_t Sign = Imm.lshr(63).getZExtValue() & 1;
4543 int64_t Exp = (Imm.lshr(52).getSExtValue() & 0x7ff) - 1023; // -1022 to 1023
4544 uint64_t Mantissa = Imm.getZExtValue() & 0xfffffffffffffLL;
4545
4546 // We can handle 4 bits of mantissa.
4547 // mantissa = (16+UInt(e:f:g:h))/16.
4548 if (Mantissa & 0xffffffffffffLL)
4549 return -1;
4550 Mantissa >>= 48;
4551 if ((Mantissa & 0xf) != Mantissa)
4552 return -1;
4553
4554 // We can handle 3 bits of exponent: exp == UInt(NOT(b):c:d)-3
4555 if (Exp < -3 || Exp > 4)
4556 return -1;
4557 Exp = ((Exp+3) & 0x7) ^ 4;
4558
4559 return ((int)Sign << 7) | (Exp << 4) | Mantissa;
4560}
4561
4562/// isFPImmLegal - Returns true if the target can instruction select the
4563/// specified FP immediate natively. If false, the legalizer will
4564/// materialize the FP immediate as a load from a constant pool.
4565bool ARMTargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
4566 if (!Subtarget->hasVFP3())
4567 return false;
4568 if (VT == MVT::f32)
4569 return ARM::getVFPf32Imm(Imm) != -1;
4570 if (VT == MVT::f64)
4571 return ARM::getVFPf64Imm(Imm) != -1;
4572 return false;
4573}