blob: 407b4f1b063ddb5a4298016d55a1b643beba2ea4 [file] [log] [blame]
Arnold Schwaighofer373e8652007-10-12 21:30:57 +00001//====- X86InstrSSE.td - Describe the X86 Instruction Set --*- tablegen -*-===//
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner081ce942007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the X86 SSE instruction set, defining the instructions,
11// and properties of the instructions which are needed for code generation,
12// machine code emission, and analysis.
13//
14//===----------------------------------------------------------------------===//
15
16
17//===----------------------------------------------------------------------===//
18// SSE specific DAG Nodes.
19//===----------------------------------------------------------------------===//
20
21def SDTX86FPShiftOp : SDTypeProfile<1, 2, [ SDTCisSameAs<0, 1>,
22 SDTCisFP<0>, SDTCisInt<2> ]>;
Nate Begeman03605a02008-07-17 16:51:19 +000023def SDTX86VFCMP : SDTypeProfile<1, 3, [SDTCisInt<0>, SDTCisSameAs<1, 2>,
24 SDTCisFP<1>, SDTCisVT<3, i8>]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000025
Dan Gohmanf17a25c2007-07-18 16:29:46 +000026def X86fmin : SDNode<"X86ISD::FMIN", SDTFPBinOp>;
27def X86fmax : SDNode<"X86ISD::FMAX", SDTFPBinOp>;
28def X86fand : SDNode<"X86ISD::FAND", SDTFPBinOp,
29 [SDNPCommutative, SDNPAssociative]>;
30def X86for : SDNode<"X86ISD::FOR", SDTFPBinOp,
31 [SDNPCommutative, SDNPAssociative]>;
32def X86fxor : SDNode<"X86ISD::FXOR", SDTFPBinOp,
33 [SDNPCommutative, SDNPAssociative]>;
34def X86frsqrt : SDNode<"X86ISD::FRSQRT", SDTFPUnaryOp>;
35def X86frcp : SDNode<"X86ISD::FRCP", SDTFPUnaryOp>;
36def X86fsrl : SDNode<"X86ISD::FSRL", SDTX86FPShiftOp>;
Evan Chengf37bf452007-10-01 18:12:48 +000037def X86comi : SDNode<"X86ISD::COMI", SDTX86CmpTest>;
Evan Cheng621216e2007-09-29 00:00:36 +000038def X86ucomi : SDNode<"X86ISD::UCOMI", SDTX86CmpTest>;
Nate Begeman2c87c422009-02-23 08:49:38 +000039def X86pshufb : SDNode<"X86ISD::PSHUFB",
40 SDTypeProfile<1, 2, [SDTCisVT<0, v16i8>, SDTCisSameAs<0,1>,
41 SDTCisSameAs<0,2>]>>;
Nate Begemand77e59e2008-02-11 04:19:36 +000042def X86pextrb : SDNode<"X86ISD::PEXTRB",
43 SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisPtrTy<2>]>>;
44def X86pextrw : SDNode<"X86ISD::PEXTRW",
45 SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisPtrTy<2>]>>;
46def X86pinsrb : SDNode<"X86ISD::PINSRB",
47 SDTypeProfile<1, 3, [SDTCisVT<0, v16i8>, SDTCisSameAs<0,1>,
48 SDTCisVT<2, i32>, SDTCisPtrTy<3>]>>;
49def X86pinsrw : SDNode<"X86ISD::PINSRW",
50 SDTypeProfile<1, 3, [SDTCisVT<0, v8i16>, SDTCisSameAs<0,1>,
51 SDTCisVT<2, i32>, SDTCisPtrTy<3>]>>;
52def X86insrtps : SDNode<"X86ISD::INSERTPS",
53 SDTypeProfile<1, 3, [SDTCisVT<0, v4f32>, SDTCisSameAs<0,1>,
54 SDTCisVT<2, f32>, SDTCisPtrTy<3>]>>;
Evan Chenge9b9c672008-05-09 21:53:03 +000055def X86vzmovl : SDNode<"X86ISD::VZEXT_MOVL",
56 SDTypeProfile<1, 1, [SDTCisSameAs<0,1>]>>;
57def X86vzload : SDNode<"X86ISD::VZEXT_LOAD", SDTLoad,
58 [SDNPHasChain, SDNPMayLoad]>;
Evan Chengdea99362008-05-29 08:22:04 +000059def X86vshl : SDNode<"X86ISD::VSHL", SDTIntShiftOp>;
60def X86vshr : SDNode<"X86ISD::VSRL", SDTIntShiftOp>;
Nate Begeman03605a02008-07-17 16:51:19 +000061def X86cmpps : SDNode<"X86ISD::CMPPS", SDTX86VFCMP>;
62def X86cmppd : SDNode<"X86ISD::CMPPD", SDTX86VFCMP>;
63def X86pcmpeqb : SDNode<"X86ISD::PCMPEQB", SDTIntBinOp, [SDNPCommutative]>;
64def X86pcmpeqw : SDNode<"X86ISD::PCMPEQW", SDTIntBinOp, [SDNPCommutative]>;
65def X86pcmpeqd : SDNode<"X86ISD::PCMPEQD", SDTIntBinOp, [SDNPCommutative]>;
66def X86pcmpeqq : SDNode<"X86ISD::PCMPEQQ", SDTIntBinOp, [SDNPCommutative]>;
67def X86pcmpgtb : SDNode<"X86ISD::PCMPGTB", SDTIntBinOp>;
68def X86pcmpgtw : SDNode<"X86ISD::PCMPGTW", SDTIntBinOp>;
69def X86pcmpgtd : SDNode<"X86ISD::PCMPGTD", SDTIntBinOp>;
70def X86pcmpgtq : SDNode<"X86ISD::PCMPGTQ", SDTIntBinOp>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000071
72//===----------------------------------------------------------------------===//
Dan Gohmanf17a25c2007-07-18 16:29:46 +000073// SSE Complex Patterns
74//===----------------------------------------------------------------------===//
75
76// These are 'extloads' from a scalar to the low element of a vector, zeroing
77// the top elements. These are used for the SSE 'ss' and 'sd' instruction
78// forms.
79def sse_load_f32 : ComplexPattern<v4f32, 4, "SelectScalarSSELoad", [],
Chris Lattnerc90ee9c2008-01-10 07:59:24 +000080 [SDNPHasChain, SDNPMayLoad]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000081def sse_load_f64 : ComplexPattern<v2f64, 4, "SelectScalarSSELoad", [],
Chris Lattnerc90ee9c2008-01-10 07:59:24 +000082 [SDNPHasChain, SDNPMayLoad]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000083
84def ssmem : Operand<v4f32> {
85 let PrintMethod = "printf32mem";
86 let MIOperandInfo = (ops ptr_rc, i8imm, ptr_rc, i32imm);
87}
88def sdmem : Operand<v2f64> {
89 let PrintMethod = "printf64mem";
90 let MIOperandInfo = (ops ptr_rc, i8imm, ptr_rc, i32imm);
91}
92
93//===----------------------------------------------------------------------===//
94// SSE pattern fragments
95//===----------------------------------------------------------------------===//
96
Dan Gohmanf17a25c2007-07-18 16:29:46 +000097def loadv4f32 : PatFrag<(ops node:$ptr), (v4f32 (load node:$ptr))>;
98def loadv2f64 : PatFrag<(ops node:$ptr), (v2f64 (load node:$ptr))>;
99def loadv4i32 : PatFrag<(ops node:$ptr), (v4i32 (load node:$ptr))>;
100def loadv2i64 : PatFrag<(ops node:$ptr), (v2i64 (load node:$ptr))>;
101
Dan Gohman11821702007-07-27 17:16:43 +0000102// Like 'store', but always requires vector alignment.
Dan Gohman4a4f1512007-07-18 20:23:34 +0000103def alignedstore : PatFrag<(ops node:$val, node:$ptr),
Dan Gohman2a174122008-10-15 06:50:19 +0000104 (store node:$val, node:$ptr), [{
105 return cast<StoreSDNode>(N)->getAlignment() >= 16;
Dan Gohman4a4f1512007-07-18 20:23:34 +0000106}]>;
107
Dan Gohman11821702007-07-27 17:16:43 +0000108// Like 'load', but always requires vector alignment.
Dan Gohman2a174122008-10-15 06:50:19 +0000109def alignedload : PatFrag<(ops node:$ptr), (load node:$ptr), [{
110 return cast<LoadSDNode>(N)->getAlignment() >= 16;
Dan Gohman4a4f1512007-07-18 20:23:34 +0000111}]>;
112
Dan Gohman11821702007-07-27 17:16:43 +0000113def alignedloadfsf32 : PatFrag<(ops node:$ptr), (f32 (alignedload node:$ptr))>;
114def alignedloadfsf64 : PatFrag<(ops node:$ptr), (f64 (alignedload node:$ptr))>;
Dan Gohman4a4f1512007-07-18 20:23:34 +0000115def alignedloadv4f32 : PatFrag<(ops node:$ptr), (v4f32 (alignedload node:$ptr))>;
116def alignedloadv2f64 : PatFrag<(ops node:$ptr), (v2f64 (alignedload node:$ptr))>;
117def alignedloadv4i32 : PatFrag<(ops node:$ptr), (v4i32 (alignedload node:$ptr))>;
118def alignedloadv2i64 : PatFrag<(ops node:$ptr), (v2i64 (alignedload node:$ptr))>;
119
120// Like 'load', but uses special alignment checks suitable for use in
121// memory operands in most SSE instructions, which are required to
122// be naturally aligned on some targets but not on others.
123// FIXME: Actually implement support for targets that don't require the
124// alignment. This probably wants a subtarget predicate.
Dan Gohman2a174122008-10-15 06:50:19 +0000125def memop : PatFrag<(ops node:$ptr), (load node:$ptr), [{
126 return cast<LoadSDNode>(N)->getAlignment() >= 16;
Dan Gohman4a4f1512007-07-18 20:23:34 +0000127}]>;
128
Dan Gohman11821702007-07-27 17:16:43 +0000129def memopfsf32 : PatFrag<(ops node:$ptr), (f32 (memop node:$ptr))>;
130def memopfsf64 : PatFrag<(ops node:$ptr), (f64 (memop node:$ptr))>;
Dan Gohman4a4f1512007-07-18 20:23:34 +0000131def memopv4f32 : PatFrag<(ops node:$ptr), (v4f32 (memop node:$ptr))>;
132def memopv2f64 : PatFrag<(ops node:$ptr), (v2f64 (memop node:$ptr))>;
133def memopv4i32 : PatFrag<(ops node:$ptr), (v4i32 (memop node:$ptr))>;
134def memopv2i64 : PatFrag<(ops node:$ptr), (v2i64 (memop node:$ptr))>;
Nate Begeman9a58b8a2008-02-09 23:46:37 +0000135def memopv16i8 : PatFrag<(ops node:$ptr), (v16i8 (memop node:$ptr))>;
Dan Gohman4a4f1512007-07-18 20:23:34 +0000136
Bill Wendling3b15d722007-08-11 09:52:53 +0000137// SSSE3 uses MMX registers for some instructions. They aren't aligned on a
138// 16-byte boundary.
Nate Begeman9a58b8a2008-02-09 23:46:37 +0000139// FIXME: 8 byte alignment for mmx reads is not required
Dan Gohman61efc5a2008-10-16 00:03:00 +0000140def memop64 : PatFrag<(ops node:$ptr), (load node:$ptr), [{
Dan Gohman2a174122008-10-15 06:50:19 +0000141 return cast<LoadSDNode>(N)->getAlignment() >= 8;
Bill Wendling3b15d722007-08-11 09:52:53 +0000142}]>;
143
144def memopv8i8 : PatFrag<(ops node:$ptr), (v8i8 (memop64 node:$ptr))>;
Bill Wendling3b15d722007-08-11 09:52:53 +0000145def memopv4i16 : PatFrag<(ops node:$ptr), (v4i16 (memop64 node:$ptr))>;
146def memopv8i16 : PatFrag<(ops node:$ptr), (v8i16 (memop64 node:$ptr))>;
147def memopv2i32 : PatFrag<(ops node:$ptr), (v2i32 (memop64 node:$ptr))>;
148
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000149def bc_v4f32 : PatFrag<(ops node:$in), (v4f32 (bitconvert node:$in))>;
150def bc_v2f64 : PatFrag<(ops node:$in), (v2f64 (bitconvert node:$in))>;
151def bc_v16i8 : PatFrag<(ops node:$in), (v16i8 (bitconvert node:$in))>;
152def bc_v8i16 : PatFrag<(ops node:$in), (v8i16 (bitconvert node:$in))>;
153def bc_v4i32 : PatFrag<(ops node:$in), (v4i32 (bitconvert node:$in))>;
154def bc_v2i64 : PatFrag<(ops node:$in), (v2i64 (bitconvert node:$in))>;
155
Evan Cheng56ec77b2008-09-24 23:27:55 +0000156def vzmovl_v2i64 : PatFrag<(ops node:$src),
157 (bitconvert (v2i64 (X86vzmovl
158 (v2i64 (scalar_to_vector (loadi64 node:$src))))))>;
159def vzmovl_v4i32 : PatFrag<(ops node:$src),
160 (bitconvert (v4i32 (X86vzmovl
161 (v4i32 (scalar_to_vector (loadi32 node:$src))))))>;
162
163def vzload_v2i64 : PatFrag<(ops node:$src),
164 (bitconvert (v2i64 (X86vzload node:$src)))>;
165
166
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000167def fp32imm0 : PatLeaf<(f32 fpimm), [{
168 return N->isExactlyValue(+0.0);
169}]>;
170
171def PSxLDQ_imm : SDNodeXForm<imm, [{
172 // Transformation function: imm >> 3
Dan Gohmanfaeb4a32008-09-12 16:56:44 +0000173 return getI32Imm(N->getZExtValue() >> 3);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000174}]>;
175
176// SHUFFLE_get_shuf_imm xform function: convert vector_shuffle mask to PSHUF*,
177// SHUFP* etc. imm.
178def SHUFFLE_get_shuf_imm : SDNodeXForm<build_vector, [{
179 return getI8Imm(X86::getShuffleSHUFImmediate(N));
180}]>;
181
182// SHUFFLE_get_pshufhw_imm xform function: convert vector_shuffle mask to
183// PSHUFHW imm.
184def SHUFFLE_get_pshufhw_imm : SDNodeXForm<build_vector, [{
185 return getI8Imm(X86::getShufflePSHUFHWImmediate(N));
186}]>;
187
188// SHUFFLE_get_pshuflw_imm xform function: convert vector_shuffle mask to
189// PSHUFLW imm.
190def SHUFFLE_get_pshuflw_imm : SDNodeXForm<build_vector, [{
191 return getI8Imm(X86::getShufflePSHUFLWImmediate(N));
192}]>;
193
194def SSE_splat_mask : PatLeaf<(build_vector), [{
195 return X86::isSplatMask(N);
196}], SHUFFLE_get_shuf_imm>;
197
198def SSE_splat_lo_mask : PatLeaf<(build_vector), [{
199 return X86::isSplatLoMask(N);
200}]>;
201
Evan Chenga2497eb2008-09-25 20:50:48 +0000202def MOVDDUP_shuffle_mask : PatLeaf<(build_vector), [{
203 return X86::isMOVDDUPMask(N);
204}]>;
205
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000206def MOVHLPS_shuffle_mask : PatLeaf<(build_vector), [{
207 return X86::isMOVHLPSMask(N);
208}]>;
209
210def MOVHLPS_v_undef_shuffle_mask : PatLeaf<(build_vector), [{
211 return X86::isMOVHLPS_v_undef_Mask(N);
212}]>;
213
214def MOVHP_shuffle_mask : PatLeaf<(build_vector), [{
215 return X86::isMOVHPMask(N);
216}]>;
217
218def MOVLP_shuffle_mask : PatLeaf<(build_vector), [{
219 return X86::isMOVLPMask(N);
220}]>;
221
222def MOVL_shuffle_mask : PatLeaf<(build_vector), [{
223 return X86::isMOVLMask(N);
224}]>;
225
226def MOVSHDUP_shuffle_mask : PatLeaf<(build_vector), [{
227 return X86::isMOVSHDUPMask(N);
228}]>;
229
230def MOVSLDUP_shuffle_mask : PatLeaf<(build_vector), [{
231 return X86::isMOVSLDUPMask(N);
232}]>;
233
234def UNPCKL_shuffle_mask : PatLeaf<(build_vector), [{
235 return X86::isUNPCKLMask(N);
236}]>;
237
238def UNPCKH_shuffle_mask : PatLeaf<(build_vector), [{
239 return X86::isUNPCKHMask(N);
240}]>;
241
242def UNPCKL_v_undef_shuffle_mask : PatLeaf<(build_vector), [{
243 return X86::isUNPCKL_v_undef_Mask(N);
244}]>;
245
246def UNPCKH_v_undef_shuffle_mask : PatLeaf<(build_vector), [{
247 return X86::isUNPCKH_v_undef_Mask(N);
248}]>;
249
250def PSHUFD_shuffle_mask : PatLeaf<(build_vector), [{
251 return X86::isPSHUFDMask(N);
252}], SHUFFLE_get_shuf_imm>;
253
254def PSHUFHW_shuffle_mask : PatLeaf<(build_vector), [{
255 return X86::isPSHUFHWMask(N);
256}], SHUFFLE_get_pshufhw_imm>;
257
258def PSHUFLW_shuffle_mask : PatLeaf<(build_vector), [{
259 return X86::isPSHUFLWMask(N);
260}], SHUFFLE_get_pshuflw_imm>;
261
262def SHUFP_unary_shuffle_mask : PatLeaf<(build_vector), [{
263 return X86::isPSHUFDMask(N);
264}], SHUFFLE_get_shuf_imm>;
265
266def SHUFP_shuffle_mask : PatLeaf<(build_vector), [{
267 return X86::isSHUFPMask(N);
268}], SHUFFLE_get_shuf_imm>;
269
270def PSHUFD_binary_shuffle_mask : PatLeaf<(build_vector), [{
271 return X86::isSHUFPMask(N);
272}], SHUFFLE_get_shuf_imm>;
273
Nate Begeman061db5f2008-05-12 20:34:32 +0000274
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000275//===----------------------------------------------------------------------===//
276// SSE scalar FP Instructions
277//===----------------------------------------------------------------------===//
278
279// CMOV* - Used to implement the SSE SELECT DAG operation. Expanded by the
280// scheduler into a branch sequence.
Evan Cheng950aac02007-09-25 01:57:46 +0000281// These are expanded by the scheduler.
282let Uses = [EFLAGS], usesCustomDAGSchedInserter = 1 in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000283 def CMOV_FR32 : I<0, Pseudo,
Evan Chengb783fa32007-07-19 01:14:50 +0000284 (outs FR32:$dst), (ins FR32:$t, FR32:$f, i8imm:$cond),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000285 "#CMOV_FR32 PSEUDO!",
Evan Cheng621216e2007-09-29 00:00:36 +0000286 [(set FR32:$dst, (X86cmov FR32:$t, FR32:$f, imm:$cond,
287 EFLAGS))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000288 def CMOV_FR64 : I<0, Pseudo,
Evan Chengb783fa32007-07-19 01:14:50 +0000289 (outs FR64:$dst), (ins FR64:$t, FR64:$f, i8imm:$cond),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000290 "#CMOV_FR64 PSEUDO!",
Evan Cheng621216e2007-09-29 00:00:36 +0000291 [(set FR64:$dst, (X86cmov FR64:$t, FR64:$f, imm:$cond,
292 EFLAGS))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000293 def CMOV_V4F32 : I<0, Pseudo,
Evan Chengb783fa32007-07-19 01:14:50 +0000294 (outs VR128:$dst), (ins VR128:$t, VR128:$f, i8imm:$cond),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000295 "#CMOV_V4F32 PSEUDO!",
296 [(set VR128:$dst,
Evan Cheng621216e2007-09-29 00:00:36 +0000297 (v4f32 (X86cmov VR128:$t, VR128:$f, imm:$cond,
298 EFLAGS)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000299 def CMOV_V2F64 : I<0, Pseudo,
Evan Chengb783fa32007-07-19 01:14:50 +0000300 (outs VR128:$dst), (ins VR128:$t, VR128:$f, i8imm:$cond),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000301 "#CMOV_V2F64 PSEUDO!",
302 [(set VR128:$dst,
Evan Cheng621216e2007-09-29 00:00:36 +0000303 (v2f64 (X86cmov VR128:$t, VR128:$f, imm:$cond,
304 EFLAGS)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000305 def CMOV_V2I64 : I<0, Pseudo,
Evan Chengb783fa32007-07-19 01:14:50 +0000306 (outs VR128:$dst), (ins VR128:$t, VR128:$f, i8imm:$cond),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000307 "#CMOV_V2I64 PSEUDO!",
308 [(set VR128:$dst,
Evan Cheng621216e2007-09-29 00:00:36 +0000309 (v2i64 (X86cmov VR128:$t, VR128:$f, imm:$cond,
Evan Cheng950aac02007-09-25 01:57:46 +0000310 EFLAGS)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000311}
312
313//===----------------------------------------------------------------------===//
314// SSE1 Instructions
315//===----------------------------------------------------------------------===//
316
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000317// Move Instructions
Chris Lattnerd1a9eb62008-01-11 06:59:07 +0000318let neverHasSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000319def MOVSSrr : SSI<0x10, MRMSrcReg, (outs FR32:$dst), (ins FR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000320 "movss\t{$src, $dst|$dst, $src}", []>;
Dan Gohman5574cc72008-12-03 18:15:48 +0000321let canFoldAsLoad = 1, isReMaterializable = 1, mayHaveSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000322def MOVSSrm : SSI<0x10, MRMSrcMem, (outs FR32:$dst), (ins f32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000323 "movss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000324 [(set FR32:$dst, (loadf32 addr:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000325def MOVSSmr : SSI<0x11, MRMDestMem, (outs), (ins f32mem:$dst, FR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000326 "movss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000327 [(store FR32:$src, addr:$dst)]>;
328
329// Conversion instructions
Evan Chengb783fa32007-07-19 01:14:50 +0000330def CVTTSS2SIrr : SSI<0x2C, MRMSrcReg, (outs GR32:$dst), (ins FR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000331 "cvttss2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000332 [(set GR32:$dst, (fp_to_sint FR32:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000333def CVTTSS2SIrm : SSI<0x2C, MRMSrcMem, (outs GR32:$dst), (ins f32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000334 "cvttss2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000335 [(set GR32:$dst, (fp_to_sint (loadf32 addr:$src)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000336def CVTSI2SSrr : SSI<0x2A, MRMSrcReg, (outs FR32:$dst), (ins GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000337 "cvtsi2ss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000338 [(set FR32:$dst, (sint_to_fp GR32:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000339def CVTSI2SSrm : SSI<0x2A, MRMSrcMem, (outs FR32:$dst), (ins i32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000340 "cvtsi2ss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000341 [(set FR32:$dst, (sint_to_fp (loadi32 addr:$src)))]>;
342
343// Match intrinsics which expect XMM operand(s).
Evan Chengb783fa32007-07-19 01:14:50 +0000344def Int_CVTSS2SIrr : SSI<0x2D, MRMSrcReg, (outs GR32:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000345 "cvtss2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000346 [(set GR32:$dst, (int_x86_sse_cvtss2si VR128:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000347def Int_CVTSS2SIrm : SSI<0x2D, MRMSrcMem, (outs GR32:$dst), (ins f32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000348 "cvtss2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000349 [(set GR32:$dst, (int_x86_sse_cvtss2si
350 (load addr:$src)))]>;
351
Dale Johannesen1fbb4a52007-10-30 22:15:38 +0000352// Match intrinisics which expect MM and XMM operand(s).
353def Int_CVTPS2PIrr : PSI<0x2D, MRMSrcReg, (outs VR64:$dst), (ins VR128:$src),
354 "cvtps2pi\t{$src, $dst|$dst, $src}",
355 [(set VR64:$dst, (int_x86_sse_cvtps2pi VR128:$src))]>;
356def Int_CVTPS2PIrm : PSI<0x2D, MRMSrcMem, (outs VR64:$dst), (ins f64mem:$src),
357 "cvtps2pi\t{$src, $dst|$dst, $src}",
358 [(set VR64:$dst, (int_x86_sse_cvtps2pi
359 (load addr:$src)))]>;
360def Int_CVTTPS2PIrr: PSI<0x2C, MRMSrcReg, (outs VR64:$dst), (ins VR128:$src),
361 "cvttps2pi\t{$src, $dst|$dst, $src}",
362 [(set VR64:$dst, (int_x86_sse_cvttps2pi VR128:$src))]>;
363def Int_CVTTPS2PIrm: PSI<0x2C, MRMSrcMem, (outs VR64:$dst), (ins f64mem:$src),
364 "cvttps2pi\t{$src, $dst|$dst, $src}",
365 [(set VR64:$dst, (int_x86_sse_cvttps2pi
366 (load addr:$src)))]>;
Evan Cheng3ea4d672008-03-05 08:19:16 +0000367let Constraints = "$src1 = $dst" in {
Dale Johannesen1fbb4a52007-10-30 22:15:38 +0000368 def Int_CVTPI2PSrr : PSI<0x2A, MRMSrcReg,
369 (outs VR128:$dst), (ins VR128:$src1, VR64:$src2),
370 "cvtpi2ps\t{$src2, $dst|$dst, $src2}",
371 [(set VR128:$dst, (int_x86_sse_cvtpi2ps VR128:$src1,
372 VR64:$src2))]>;
373 def Int_CVTPI2PSrm : PSI<0x2A, MRMSrcMem,
374 (outs VR128:$dst), (ins VR128:$src1, i64mem:$src2),
375 "cvtpi2ps\t{$src2, $dst|$dst, $src2}",
376 [(set VR128:$dst, (int_x86_sse_cvtpi2ps VR128:$src1,
377 (load addr:$src2)))]>;
378}
379
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000380// Aliases for intrinsics
Evan Chengb783fa32007-07-19 01:14:50 +0000381def Int_CVTTSS2SIrr : SSI<0x2C, MRMSrcReg, (outs GR32:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000382 "cvttss2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000383 [(set GR32:$dst,
384 (int_x86_sse_cvttss2si VR128:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000385def Int_CVTTSS2SIrm : SSI<0x2C, MRMSrcMem, (outs GR32:$dst), (ins f32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000386 "cvttss2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000387 [(set GR32:$dst,
388 (int_x86_sse_cvttss2si(load addr:$src)))]>;
389
Evan Cheng3ea4d672008-03-05 08:19:16 +0000390let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000391 def Int_CVTSI2SSrr : SSI<0x2A, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000392 (outs VR128:$dst), (ins VR128:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000393 "cvtsi2ss\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000394 [(set VR128:$dst, (int_x86_sse_cvtsi2ss VR128:$src1,
395 GR32:$src2))]>;
396 def Int_CVTSI2SSrm : SSI<0x2A, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000397 (outs VR128:$dst), (ins VR128:$src1, i32mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000398 "cvtsi2ss\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000399 [(set VR128:$dst, (int_x86_sse_cvtsi2ss VR128:$src1,
400 (loadi32 addr:$src2)))]>;
401}
402
403// Comparison instructions
Dan Gohmanf221da12009-01-09 02:27:34 +0000404let Constraints = "$src1 = $dst", neverHasSideEffects = 1 in {
Chris Lattnera9f545f2007-12-16 20:12:41 +0000405 def CMPSSrr : SSIi8<0xC2, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000406 (outs FR32:$dst), (ins FR32:$src1, FR32:$src, SSECC:$cc),
Dan Gohman91888f02007-07-31 20:11:57 +0000407 "cmp${cc}ss\t{$src, $dst|$dst, $src}", []>;
Dan Gohmanf221da12009-01-09 02:27:34 +0000408let mayLoad = 1 in
Chris Lattnera9f545f2007-12-16 20:12:41 +0000409 def CMPSSrm : SSIi8<0xC2, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000410 (outs FR32:$dst), (ins FR32:$src1, f32mem:$src, SSECC:$cc),
Dan Gohman91888f02007-07-31 20:11:57 +0000411 "cmp${cc}ss\t{$src, $dst|$dst, $src}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000412}
413
Evan Cheng55687072007-09-14 21:48:26 +0000414let Defs = [EFLAGS] in {
Evan Chengb783fa32007-07-19 01:14:50 +0000415def UCOMISSrr: PSI<0x2E, MRMSrcReg, (outs), (ins FR32:$src1, FR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000416 "ucomiss\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +0000417 [(X86cmp FR32:$src1, FR32:$src2), (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000418def UCOMISSrm: PSI<0x2E, MRMSrcMem, (outs), (ins FR32:$src1, f32mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000419 "ucomiss\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +0000420 [(X86cmp FR32:$src1, (loadf32 addr:$src2)),
Evan Cheng950aac02007-09-25 01:57:46 +0000421 (implicit EFLAGS)]>;
Evan Cheng55687072007-09-14 21:48:26 +0000422} // Defs = [EFLAGS]
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000423
424// Aliases to match intrinsics which expect XMM operand(s).
Evan Cheng3ea4d672008-03-05 08:19:16 +0000425let Constraints = "$src1 = $dst" in {
Chris Lattnera9f545f2007-12-16 20:12:41 +0000426 def Int_CMPSSrr : SSIi8<0xC2, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000427 (outs VR128:$dst), (ins VR128:$src1, VR128:$src, SSECC:$cc),
Dan Gohman91888f02007-07-31 20:11:57 +0000428 "cmp${cc}ss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000429 [(set VR128:$dst, (int_x86_sse_cmp_ss VR128:$src1,
430 VR128:$src, imm:$cc))]>;
Chris Lattnera9f545f2007-12-16 20:12:41 +0000431 def Int_CMPSSrm : SSIi8<0xC2, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000432 (outs VR128:$dst), (ins VR128:$src1, f32mem:$src, SSECC:$cc),
Dan Gohman91888f02007-07-31 20:11:57 +0000433 "cmp${cc}ss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000434 [(set VR128:$dst, (int_x86_sse_cmp_ss VR128:$src1,
435 (load addr:$src), imm:$cc))]>;
436}
437
Evan Cheng55687072007-09-14 21:48:26 +0000438let Defs = [EFLAGS] in {
Dan Gohmanf221da12009-01-09 02:27:34 +0000439def Int_UCOMISSrr: PSI<0x2E, MRMSrcReg, (outs), (ins VR128:$src1, VR128:$src2),
Evan Cheng950aac02007-09-25 01:57:46 +0000440 "ucomiss\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +0000441 [(X86ucomi (v4f32 VR128:$src1), VR128:$src2),
Evan Cheng950aac02007-09-25 01:57:46 +0000442 (implicit EFLAGS)]>;
Dan Gohmanf221da12009-01-09 02:27:34 +0000443def Int_UCOMISSrm: PSI<0x2E, MRMSrcMem, (outs),(ins VR128:$src1, f128mem:$src2),
Evan Cheng950aac02007-09-25 01:57:46 +0000444 "ucomiss\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +0000445 [(X86ucomi (v4f32 VR128:$src1), (load addr:$src2)),
Evan Cheng950aac02007-09-25 01:57:46 +0000446 (implicit EFLAGS)]>;
447
Dan Gohmanf221da12009-01-09 02:27:34 +0000448def Int_COMISSrr: PSI<0x2F, MRMSrcReg, (outs), (ins VR128:$src1, VR128:$src2),
Evan Cheng950aac02007-09-25 01:57:46 +0000449 "comiss\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +0000450 [(X86comi (v4f32 VR128:$src1), VR128:$src2),
Evan Cheng950aac02007-09-25 01:57:46 +0000451 (implicit EFLAGS)]>;
Dan Gohmanf221da12009-01-09 02:27:34 +0000452def Int_COMISSrm: PSI<0x2F, MRMSrcMem, (outs), (ins VR128:$src1, f128mem:$src2),
Evan Cheng950aac02007-09-25 01:57:46 +0000453 "comiss\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +0000454 [(X86comi (v4f32 VR128:$src1), (load addr:$src2)),
Evan Cheng950aac02007-09-25 01:57:46 +0000455 (implicit EFLAGS)]>;
Evan Cheng55687072007-09-14 21:48:26 +0000456} // Defs = [EFLAGS]
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000457
458// Aliases of packed SSE1 instructions for scalar use. These all have names that
459// start with 'Fs'.
460
461// Alias instructions that map fld0 to pxor for sse.
Evan Chengbf81b9b2008-08-28 07:52:25 +0000462let isReMaterializable = 1, isAsCheapAsAMove = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000463def FsFLD0SS : I<0xEF, MRMInitReg, (outs FR32:$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +0000464 "pxor\t$dst, $dst", [(set FR32:$dst, fp32imm0)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000465 Requires<[HasSSE1]>, TB, OpSize;
466
467// Alias instruction to do FR32 reg-to-reg copy using movaps. Upper bits are
468// disregarded.
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000469let neverHasSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000470def FsMOVAPSrr : PSI<0x28, MRMSrcReg, (outs FR32:$dst), (ins FR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000471 "movaps\t{$src, $dst|$dst, $src}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000472
473// Alias instruction to load FR32 from f128mem using movaps. Upper bits are
474// disregarded.
Dan Gohman5574cc72008-12-03 18:15:48 +0000475let canFoldAsLoad = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000476def FsMOVAPSrm : PSI<0x28, MRMSrcMem, (outs FR32:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000477 "movaps\t{$src, $dst|$dst, $src}",
Dan Gohman11821702007-07-27 17:16:43 +0000478 [(set FR32:$dst, (alignedloadfsf32 addr:$src))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000479
480// Alias bitwise logical operations using SSE logical ops on packed FP values.
Evan Cheng3ea4d672008-03-05 08:19:16 +0000481let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000482let isCommutable = 1 in {
Dan Gohmanf221da12009-01-09 02:27:34 +0000483 def FsANDPSrr : PSI<0x54, MRMSrcReg, (outs FR32:$dst),
484 (ins FR32:$src1, FR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000485 "andps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000486 [(set FR32:$dst, (X86fand FR32:$src1, FR32:$src2))]>;
Dan Gohmanf221da12009-01-09 02:27:34 +0000487 def FsORPSrr : PSI<0x56, MRMSrcReg, (outs FR32:$dst),
488 (ins FR32:$src1, FR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000489 "orps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000490 [(set FR32:$dst, (X86for FR32:$src1, FR32:$src2))]>;
Dan Gohmanf221da12009-01-09 02:27:34 +0000491 def FsXORPSrr : PSI<0x57, MRMSrcReg, (outs FR32:$dst),
492 (ins FR32:$src1, FR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000493 "xorps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000494 [(set FR32:$dst, (X86fxor FR32:$src1, FR32:$src2))]>;
495}
496
Dan Gohmanf221da12009-01-09 02:27:34 +0000497def FsANDPSrm : PSI<0x54, MRMSrcMem, (outs FR32:$dst),
498 (ins FR32:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000499 "andps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000500 [(set FR32:$dst, (X86fand FR32:$src1,
Dan Gohman11821702007-07-27 17:16:43 +0000501 (memopfsf32 addr:$src2)))]>;
Dan Gohmanf221da12009-01-09 02:27:34 +0000502def FsORPSrm : PSI<0x56, MRMSrcMem, (outs FR32:$dst),
503 (ins FR32:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000504 "orps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000505 [(set FR32:$dst, (X86for FR32:$src1,
Dan Gohman11821702007-07-27 17:16:43 +0000506 (memopfsf32 addr:$src2)))]>;
Dan Gohmanf221da12009-01-09 02:27:34 +0000507def FsXORPSrm : PSI<0x57, MRMSrcMem, (outs FR32:$dst),
508 (ins FR32:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000509 "xorps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000510 [(set FR32:$dst, (X86fxor FR32:$src1,
Dan Gohman11821702007-07-27 17:16:43 +0000511 (memopfsf32 addr:$src2)))]>;
Dan Gohmanf221da12009-01-09 02:27:34 +0000512
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000513let neverHasSideEffects = 1 in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000514def FsANDNPSrr : PSI<0x55, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000515 (outs FR32:$dst), (ins FR32:$src1, FR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000516 "andnps\t{$src2, $dst|$dst, $src2}", []>;
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000517let mayLoad = 1 in
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000518def FsANDNPSrm : PSI<0x55, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000519 (outs FR32:$dst), (ins FR32:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000520 "andnps\t{$src2, $dst|$dst, $src2}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000521}
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000522}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000523
524/// basic_sse1_fp_binop_rm - SSE1 binops come in both scalar and vector forms.
525///
526/// In addition, we also have a special variant of the scalar form here to
527/// represent the associated intrinsic operation. This form is unlike the
528/// plain scalar form, in that it takes an entire vector (instead of a scalar)
529/// and leaves the top elements undefined.
530///
531/// These three forms can each be reg+reg or reg+mem, so there are a total of
532/// six "instructions".
533///
Evan Cheng3ea4d672008-03-05 08:19:16 +0000534let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000535multiclass basic_sse1_fp_binop_rm<bits<8> opc, string OpcodeStr,
536 SDNode OpNode, Intrinsic F32Int,
537 bit Commutable = 0> {
538 // Scalar operation, reg+reg.
Evan Chengb783fa32007-07-19 01:14:50 +0000539 def SSrr : SSI<opc, MRMSrcReg, (outs FR32:$dst), (ins FR32:$src1, FR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000540 !strconcat(OpcodeStr, "ss\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000541 [(set FR32:$dst, (OpNode FR32:$src1, FR32:$src2))]> {
542 let isCommutable = Commutable;
543 }
544
545 // Scalar operation, reg+mem.
Evan Cheng00b66ef2008-05-23 00:37:07 +0000546 def SSrm : SSI<opc, MRMSrcMem, (outs FR32:$dst),
547 (ins FR32:$src1, f32mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000548 !strconcat(OpcodeStr, "ss\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000549 [(set FR32:$dst, (OpNode FR32:$src1, (load addr:$src2)))]>;
550
551 // Vector operation, reg+reg.
Evan Cheng00b66ef2008-05-23 00:37:07 +0000552 def PSrr : PSI<opc, MRMSrcReg, (outs VR128:$dst),
553 (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000554 !strconcat(OpcodeStr, "ps\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000555 [(set VR128:$dst, (v4f32 (OpNode VR128:$src1, VR128:$src2)))]> {
556 let isCommutable = Commutable;
557 }
558
559 // Vector operation, reg+mem.
Evan Cheng00b66ef2008-05-23 00:37:07 +0000560 def PSrm : PSI<opc, MRMSrcMem, (outs VR128:$dst),
561 (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000562 !strconcat(OpcodeStr, "ps\t{$src2, $dst|$dst, $src2}"),
Evan Cheng00b66ef2008-05-23 00:37:07 +0000563 [(set VR128:$dst, (OpNode VR128:$src1, (memopv4f32 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000564
565 // Intrinsic operation, reg+reg.
Evan Cheng00b66ef2008-05-23 00:37:07 +0000566 def SSrr_Int : SSI<opc, MRMSrcReg, (outs VR128:$dst),
567 (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000568 !strconcat(OpcodeStr, "ss\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000569 [(set VR128:$dst, (F32Int VR128:$src1, VR128:$src2))]> {
570 let isCommutable = Commutable;
571 }
572
573 // Intrinsic operation, reg+mem.
Evan Cheng00b66ef2008-05-23 00:37:07 +0000574 def SSrm_Int : SSI<opc, MRMSrcMem, (outs VR128:$dst),
575 (ins VR128:$src1, ssmem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000576 !strconcat(OpcodeStr, "ss\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000577 [(set VR128:$dst, (F32Int VR128:$src1,
578 sse_load_f32:$src2))]>;
579}
580}
581
582// Arithmetic instructions
583defm ADD : basic_sse1_fp_binop_rm<0x58, "add", fadd, int_x86_sse_add_ss, 1>;
584defm MUL : basic_sse1_fp_binop_rm<0x59, "mul", fmul, int_x86_sse_mul_ss, 1>;
585defm SUB : basic_sse1_fp_binop_rm<0x5C, "sub", fsub, int_x86_sse_sub_ss>;
586defm DIV : basic_sse1_fp_binop_rm<0x5E, "div", fdiv, int_x86_sse_div_ss>;
587
588/// sse1_fp_binop_rm - Other SSE1 binops
589///
590/// This multiclass is like basic_sse1_fp_binop_rm, with the addition of
591/// instructions for a full-vector intrinsic form. Operations that map
592/// onto C operators don't use this form since they just use the plain
593/// vector form instead of having a separate vector intrinsic form.
594///
595/// This provides a total of eight "instructions".
596///
Evan Cheng3ea4d672008-03-05 08:19:16 +0000597let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000598multiclass sse1_fp_binop_rm<bits<8> opc, string OpcodeStr,
599 SDNode OpNode,
600 Intrinsic F32Int,
601 Intrinsic V4F32Int,
602 bit Commutable = 0> {
603
604 // Scalar operation, reg+reg.
Evan Chengb783fa32007-07-19 01:14:50 +0000605 def SSrr : SSI<opc, MRMSrcReg, (outs FR32:$dst), (ins FR32:$src1, FR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000606 !strconcat(OpcodeStr, "ss\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000607 [(set FR32:$dst, (OpNode FR32:$src1, FR32:$src2))]> {
608 let isCommutable = Commutable;
609 }
610
611 // Scalar operation, reg+mem.
Evan Cheng00b66ef2008-05-23 00:37:07 +0000612 def SSrm : SSI<opc, MRMSrcMem, (outs FR32:$dst),
613 (ins FR32:$src1, f32mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000614 !strconcat(OpcodeStr, "ss\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000615 [(set FR32:$dst, (OpNode FR32:$src1, (load addr:$src2)))]>;
616
617 // Vector operation, reg+reg.
Evan Cheng00b66ef2008-05-23 00:37:07 +0000618 def PSrr : PSI<opc, MRMSrcReg, (outs VR128:$dst),
619 (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000620 !strconcat(OpcodeStr, "ps\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000621 [(set VR128:$dst, (v4f32 (OpNode VR128:$src1, VR128:$src2)))]> {
622 let isCommutable = Commutable;
623 }
624
625 // Vector operation, reg+mem.
Evan Cheng00b66ef2008-05-23 00:37:07 +0000626 def PSrm : PSI<opc, MRMSrcMem, (outs VR128:$dst),
627 (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000628 !strconcat(OpcodeStr, "ps\t{$src2, $dst|$dst, $src2}"),
Evan Cheng00b66ef2008-05-23 00:37:07 +0000629 [(set VR128:$dst, (OpNode VR128:$src1, (memopv4f32 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000630
631 // Intrinsic operation, reg+reg.
Evan Cheng00b66ef2008-05-23 00:37:07 +0000632 def SSrr_Int : SSI<opc, MRMSrcReg, (outs VR128:$dst),
633 (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000634 !strconcat(OpcodeStr, "ss\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000635 [(set VR128:$dst, (F32Int VR128:$src1, VR128:$src2))]> {
636 let isCommutable = Commutable;
637 }
638
639 // Intrinsic operation, reg+mem.
Evan Cheng00b66ef2008-05-23 00:37:07 +0000640 def SSrm_Int : SSI<opc, MRMSrcMem, (outs VR128:$dst),
641 (ins VR128:$src1, ssmem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000642 !strconcat(OpcodeStr, "ss\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000643 [(set VR128:$dst, (F32Int VR128:$src1,
644 sse_load_f32:$src2))]>;
645
646 // Vector intrinsic operation, reg+reg.
Evan Cheng00b66ef2008-05-23 00:37:07 +0000647 def PSrr_Int : PSI<opc, MRMSrcReg, (outs VR128:$dst),
648 (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000649 !strconcat(OpcodeStr, "ps\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000650 [(set VR128:$dst, (V4F32Int VR128:$src1, VR128:$src2))]> {
651 let isCommutable = Commutable;
652 }
653
654 // Vector intrinsic operation, reg+mem.
Evan Cheng00b66ef2008-05-23 00:37:07 +0000655 def PSrm_Int : PSI<opc, MRMSrcMem, (outs VR128:$dst),
656 (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000657 !strconcat(OpcodeStr, "ps\t{$src2, $dst|$dst, $src2}"),
Evan Cheng00b66ef2008-05-23 00:37:07 +0000658 [(set VR128:$dst, (V4F32Int VR128:$src1, (memopv4f32 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000659}
660}
661
662defm MAX : sse1_fp_binop_rm<0x5F, "max", X86fmax,
663 int_x86_sse_max_ss, int_x86_sse_max_ps>;
664defm MIN : sse1_fp_binop_rm<0x5D, "min", X86fmin,
665 int_x86_sse_min_ss, int_x86_sse_min_ps>;
666
667//===----------------------------------------------------------------------===//
668// SSE packed FP Instructions
669
670// Move Instructions
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000671let neverHasSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000672def MOVAPSrr : PSI<0x28, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000673 "movaps\t{$src, $dst|$dst, $src}", []>;
Dan Gohman5574cc72008-12-03 18:15:48 +0000674let canFoldAsLoad = 1, isReMaterializable = 1, mayHaveSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000675def MOVAPSrm : PSI<0x28, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000676 "movaps\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +0000677 [(set VR128:$dst, (alignedloadv4f32 addr:$src))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000678
Evan Chengb783fa32007-07-19 01:14:50 +0000679def MOVAPSmr : PSI<0x29, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000680 "movaps\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +0000681 [(alignedstore (v4f32 VR128:$src), addr:$dst)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000682
Chris Lattnerd1a9eb62008-01-11 06:59:07 +0000683let neverHasSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000684def MOVUPSrr : PSI<0x10, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000685 "movups\t{$src, $dst|$dst, $src}", []>;
Dan Gohman5574cc72008-12-03 18:15:48 +0000686let canFoldAsLoad = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000687def MOVUPSrm : PSI<0x10, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000688 "movups\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +0000689 [(set VR128:$dst, (loadv4f32 addr:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000690def MOVUPSmr : PSI<0x11, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000691 "movups\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +0000692 [(store (v4f32 VR128:$src), addr:$dst)]>;
693
694// Intrinsic forms of MOVUPS load and store
Dan Gohman5574cc72008-12-03 18:15:48 +0000695let canFoldAsLoad = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000696def MOVUPSrm_Int : PSI<0x10, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000697 "movups\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +0000698 [(set VR128:$dst, (int_x86_sse_loadu_ps addr:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000699def MOVUPSmr_Int : PSI<0x11, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000700 "movups\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +0000701 [(int_x86_sse_storeu_ps addr:$dst, VR128:$src)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000702
Evan Cheng3ea4d672008-03-05 08:19:16 +0000703let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000704 let AddedComplexity = 20 in {
705 def MOVLPSrm : PSI<0x12, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000706 (outs VR128:$dst), (ins VR128:$src1, f64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000707 "movlps\t{$src2, $dst|$dst, $src2}",
Evan Chengd743a5f2008-05-10 00:59:18 +0000708 [(set VR128:$dst,
709 (v4f32 (vector_shuffle VR128:$src1,
710 (bc_v4f32 (v2f64 (scalar_to_vector (loadf64 addr:$src2)))),
711 MOVLP_shuffle_mask)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000712 def MOVHPSrm : PSI<0x16, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000713 (outs VR128:$dst), (ins VR128:$src1, f64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000714 "movhps\t{$src2, $dst|$dst, $src2}",
Evan Chengd743a5f2008-05-10 00:59:18 +0000715 [(set VR128:$dst,
716 (v4f32 (vector_shuffle VR128:$src1,
717 (bc_v4f32 (v2f64 (scalar_to_vector (loadf64 addr:$src2)))),
718 MOVHP_shuffle_mask)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000719 } // AddedComplexity
Evan Cheng3ea4d672008-03-05 08:19:16 +0000720} // Constraints = "$src1 = $dst"
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000721
Evan Chengd743a5f2008-05-10 00:59:18 +0000722
Evan Chengb783fa32007-07-19 01:14:50 +0000723def MOVLPSmr : PSI<0x13, MRMDestMem, (outs), (ins f64mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000724 "movlps\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000725 [(store (f64 (vector_extract (bc_v2f64 (v4f32 VR128:$src)),
726 (iPTR 0))), addr:$dst)]>;
727
728// v2f64 extract element 1 is always custom lowered to unpack high to low
729// and extract element 0 so the non-store version isn't too horrible.
Evan Chengb783fa32007-07-19 01:14:50 +0000730def MOVHPSmr : PSI<0x17, MRMDestMem, (outs), (ins f64mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000731 "movhps\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000732 [(store (f64 (vector_extract
733 (v2f64 (vector_shuffle
734 (bc_v2f64 (v4f32 VR128:$src)), (undef),
735 UNPCKH_shuffle_mask)), (iPTR 0))),
736 addr:$dst)]>;
737
Evan Cheng3ea4d672008-03-05 08:19:16 +0000738let Constraints = "$src1 = $dst" in {
Evan Cheng13559d62008-09-26 23:41:32 +0000739let AddedComplexity = 20 in {
Evan Chengb783fa32007-07-19 01:14:50 +0000740def MOVLHPSrr : PSI<0x16, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000741 "movlhps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000742 [(set VR128:$dst,
743 (v4f32 (vector_shuffle VR128:$src1, VR128:$src2,
744 MOVHP_shuffle_mask)))]>;
745
Evan Chengb783fa32007-07-19 01:14:50 +0000746def MOVHLPSrr : PSI<0x12, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000747 "movhlps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000748 [(set VR128:$dst,
749 (v4f32 (vector_shuffle VR128:$src1, VR128:$src2,
750 MOVHLPS_shuffle_mask)))]>;
751} // AddedComplexity
Evan Cheng3ea4d672008-03-05 08:19:16 +0000752} // Constraints = "$src1 = $dst"
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000753
Evan Cheng13559d62008-09-26 23:41:32 +0000754let AddedComplexity = 20 in
Evan Chenga2497eb2008-09-25 20:50:48 +0000755def : Pat<(v4f32 (vector_shuffle VR128:$src, (undef), MOVDDUP_shuffle_mask)),
756 (MOVLHPSrr VR128:$src, VR128:$src)>, Requires<[HasSSE1]>;
757
758
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000759
760
761// Arithmetic
762
763/// sse1_fp_unop_rm - SSE1 unops come in both scalar and vector forms.
764///
765/// In addition, we also have a special variant of the scalar form here to
766/// represent the associated intrinsic operation. This form is unlike the
767/// plain scalar form, in that it takes an entire vector (instead of a
768/// scalar) and leaves the top elements undefined.
769///
770/// And, we have a special variant form for a full-vector intrinsic form.
771///
772/// These four forms can each have a reg or a mem operand, so there are a
773/// total of eight "instructions".
774///
775multiclass sse1_fp_unop_rm<bits<8> opc, string OpcodeStr,
776 SDNode OpNode,
777 Intrinsic F32Int,
778 Intrinsic V4F32Int,
779 bit Commutable = 0> {
780 // Scalar operation, reg.
Evan Chengb783fa32007-07-19 01:14:50 +0000781 def SSr : SSI<opc, MRMSrcReg, (outs FR32:$dst), (ins FR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000782 !strconcat(OpcodeStr, "ss\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000783 [(set FR32:$dst, (OpNode FR32:$src))]> {
784 let isCommutable = Commutable;
785 }
786
787 // Scalar operation, mem.
Evan Chengb783fa32007-07-19 01:14:50 +0000788 def SSm : SSI<opc, MRMSrcMem, (outs FR32:$dst), (ins f32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000789 !strconcat(OpcodeStr, "ss\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000790 [(set FR32:$dst, (OpNode (load addr:$src)))]>;
791
792 // Vector operation, reg.
Evan Chengb783fa32007-07-19 01:14:50 +0000793 def PSr : PSI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000794 !strconcat(OpcodeStr, "ps\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000795 [(set VR128:$dst, (v4f32 (OpNode VR128:$src)))]> {
796 let isCommutable = Commutable;
797 }
798
799 // Vector operation, mem.
Evan Chengb783fa32007-07-19 01:14:50 +0000800 def PSm : PSI<opc, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000801 !strconcat(OpcodeStr, "ps\t{$src, $dst|$dst, $src}"),
Dan Gohman4a4f1512007-07-18 20:23:34 +0000802 [(set VR128:$dst, (OpNode (memopv4f32 addr:$src)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000803
804 // Intrinsic operation, reg.
Evan Chengb783fa32007-07-19 01:14:50 +0000805 def SSr_Int : SSI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000806 !strconcat(OpcodeStr, "ss\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000807 [(set VR128:$dst, (F32Int VR128:$src))]> {
808 let isCommutable = Commutable;
809 }
810
811 // Intrinsic operation, mem.
Evan Chengb783fa32007-07-19 01:14:50 +0000812 def SSm_Int : SSI<opc, MRMSrcMem, (outs VR128:$dst), (ins ssmem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000813 !strconcat(OpcodeStr, "ss\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000814 [(set VR128:$dst, (F32Int sse_load_f32:$src))]>;
815
816 // Vector intrinsic operation, reg
Evan Chengb783fa32007-07-19 01:14:50 +0000817 def PSr_Int : PSI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000818 !strconcat(OpcodeStr, "ps\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000819 [(set VR128:$dst, (V4F32Int VR128:$src))]> {
820 let isCommutable = Commutable;
821 }
822
823 // Vector intrinsic operation, mem
Dan Gohmanc747be52007-08-02 21:06:40 +0000824 def PSm_Int : PSI<opc, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000825 !strconcat(OpcodeStr, "ps\t{$src, $dst|$dst, $src}"),
Evan Cheng00b66ef2008-05-23 00:37:07 +0000826 [(set VR128:$dst, (V4F32Int (memopv4f32 addr:$src)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000827}
828
829// Square root.
830defm SQRT : sse1_fp_unop_rm<0x51, "sqrt", fsqrt,
831 int_x86_sse_sqrt_ss, int_x86_sse_sqrt_ps>;
832
833// Reciprocal approximations. Note that these typically require refinement
834// in order to obtain suitable precision.
835defm RSQRT : sse1_fp_unop_rm<0x52, "rsqrt", X86frsqrt,
836 int_x86_sse_rsqrt_ss, int_x86_sse_rsqrt_ps>;
837defm RCP : sse1_fp_unop_rm<0x53, "rcp", X86frcp,
838 int_x86_sse_rcp_ss, int_x86_sse_rcp_ps>;
839
840// Logical
Evan Cheng3ea4d672008-03-05 08:19:16 +0000841let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000842 let isCommutable = 1 in {
843 def ANDPSrr : PSI<0x54, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000844 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000845 "andps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000846 [(set VR128:$dst, (v2i64
847 (and VR128:$src1, VR128:$src2)))]>;
848 def ORPSrr : PSI<0x56, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000849 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000850 "orps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000851 [(set VR128:$dst, (v2i64
852 (or VR128:$src1, VR128:$src2)))]>;
853 def XORPSrr : PSI<0x57, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000854 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000855 "xorps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000856 [(set VR128:$dst, (v2i64
857 (xor VR128:$src1, VR128:$src2)))]>;
858 }
859
860 def ANDPSrm : PSI<0x54, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000861 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000862 "andps\t{$src2, $dst|$dst, $src2}",
Evan Cheng8e92cd12007-07-19 23:34:10 +0000863 [(set VR128:$dst, (and (bc_v2i64 (v4f32 VR128:$src1)),
864 (memopv2i64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000865 def ORPSrm : PSI<0x56, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000866 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000867 "orps\t{$src2, $dst|$dst, $src2}",
Evan Cheng8e92cd12007-07-19 23:34:10 +0000868 [(set VR128:$dst, (or (bc_v2i64 (v4f32 VR128:$src1)),
869 (memopv2i64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000870 def XORPSrm : PSI<0x57, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000871 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000872 "xorps\t{$src2, $dst|$dst, $src2}",
Evan Cheng8e92cd12007-07-19 23:34:10 +0000873 [(set VR128:$dst, (xor (bc_v2i64 (v4f32 VR128:$src1)),
874 (memopv2i64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000875 def ANDNPSrr : PSI<0x55, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000876 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000877 "andnps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000878 [(set VR128:$dst,
879 (v2i64 (and (xor VR128:$src1,
880 (bc_v2i64 (v4i32 immAllOnesV))),
881 VR128:$src2)))]>;
882 def ANDNPSrm : PSI<0x55, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000883 (outs VR128:$dst), (ins VR128:$src1,f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000884 "andnps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000885 [(set VR128:$dst,
Evan Cheng8e92cd12007-07-19 23:34:10 +0000886 (v2i64 (and (xor (bc_v2i64 (v4f32 VR128:$src1)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000887 (bc_v2i64 (v4i32 immAllOnesV))),
Evan Cheng8e92cd12007-07-19 23:34:10 +0000888 (memopv2i64 addr:$src2))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000889}
890
Evan Cheng3ea4d672008-03-05 08:19:16 +0000891let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000892 def CMPPSrri : PSIi8<0xC2, MRMSrcReg,
Nate Begeman061db5f2008-05-12 20:34:32 +0000893 (outs VR128:$dst), (ins VR128:$src1, VR128:$src, SSECC:$cc),
894 "cmp${cc}ps\t{$src, $dst|$dst, $src}",
895 [(set VR128:$dst, (int_x86_sse_cmp_ps VR128:$src1,
896 VR128:$src, imm:$cc))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000897 def CMPPSrmi : PSIi8<0xC2, MRMSrcMem,
Nate Begeman061db5f2008-05-12 20:34:32 +0000898 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src, SSECC:$cc),
899 "cmp${cc}ps\t{$src, $dst|$dst, $src}",
900 [(set VR128:$dst, (int_x86_sse_cmp_ps VR128:$src1,
Evan Cheng00b66ef2008-05-23 00:37:07 +0000901 (memop addr:$src), imm:$cc))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000902}
Nate Begeman03605a02008-07-17 16:51:19 +0000903def : Pat<(v4i32 (X86cmpps (v4f32 VR128:$src1), VR128:$src2, imm:$cc)),
904 (CMPPSrri VR128:$src1, VR128:$src2, imm:$cc)>;
905def : Pat<(v4i32 (X86cmpps (v4f32 VR128:$src1), (memop addr:$src2), imm:$cc)),
906 (CMPPSrmi VR128:$src1, addr:$src2, imm:$cc)>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000907
908// Shuffle and unpack instructions
Evan Cheng3ea4d672008-03-05 08:19:16 +0000909let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000910 let isConvertibleToThreeAddress = 1 in // Convert to pshufd
911 def SHUFPSrri : PSIi8<0xC6, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000912 (outs VR128:$dst), (ins VR128:$src1,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000913 VR128:$src2, i32i8imm:$src3),
Dan Gohman91888f02007-07-31 20:11:57 +0000914 "shufps\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000915 [(set VR128:$dst,
916 (v4f32 (vector_shuffle
917 VR128:$src1, VR128:$src2,
918 SHUFP_shuffle_mask:$src3)))]>;
919 def SHUFPSrmi : PSIi8<0xC6, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000920 (outs VR128:$dst), (ins VR128:$src1,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000921 f128mem:$src2, i32i8imm:$src3),
Dan Gohman91888f02007-07-31 20:11:57 +0000922 "shufps\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000923 [(set VR128:$dst,
924 (v4f32 (vector_shuffle
Dan Gohman7dc19012007-08-02 21:17:01 +0000925 VR128:$src1, (memopv4f32 addr:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000926 SHUFP_shuffle_mask:$src3)))]>;
927
928 let AddedComplexity = 10 in {
929 def UNPCKHPSrr : PSI<0x15, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000930 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000931 "unpckhps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000932 [(set VR128:$dst,
933 (v4f32 (vector_shuffle
934 VR128:$src1, VR128:$src2,
935 UNPCKH_shuffle_mask)))]>;
936 def UNPCKHPSrm : PSI<0x15, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000937 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000938 "unpckhps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000939 [(set VR128:$dst,
940 (v4f32 (vector_shuffle
Dan Gohman7dc19012007-08-02 21:17:01 +0000941 VR128:$src1, (memopv4f32 addr:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000942 UNPCKH_shuffle_mask)))]>;
943
944 def UNPCKLPSrr : PSI<0x14, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000945 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000946 "unpcklps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000947 [(set VR128:$dst,
948 (v4f32 (vector_shuffle
949 VR128:$src1, VR128:$src2,
950 UNPCKL_shuffle_mask)))]>;
951 def UNPCKLPSrm : PSI<0x14, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000952 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000953 "unpcklps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000954 [(set VR128:$dst,
955 (v4f32 (vector_shuffle
Dan Gohman7dc19012007-08-02 21:17:01 +0000956 VR128:$src1, (memopv4f32 addr:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000957 UNPCKL_shuffle_mask)))]>;
958 } // AddedComplexity
Evan Cheng3ea4d672008-03-05 08:19:16 +0000959} // Constraints = "$src1 = $dst"
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000960
961// Mask creation
Evan Chengb783fa32007-07-19 01:14:50 +0000962def MOVMSKPSrr : PSI<0x50, MRMSrcReg, (outs GR32:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000963 "movmskps\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000964 [(set GR32:$dst, (int_x86_sse_movmsk_ps VR128:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000965def MOVMSKPDrr : PSI<0x50, MRMSrcReg, (outs GR32:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000966 "movmskpd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000967 [(set GR32:$dst, (int_x86_sse2_movmsk_pd VR128:$src))]>;
968
Evan Chengd1d68072008-03-08 00:58:38 +0000969// Prefetch intrinsic.
970def PREFETCHT0 : PSI<0x18, MRM1m, (outs), (ins i8mem:$src),
971 "prefetcht0\t$src", [(prefetch addr:$src, imm, (i32 3))]>;
972def PREFETCHT1 : PSI<0x18, MRM2m, (outs), (ins i8mem:$src),
973 "prefetcht1\t$src", [(prefetch addr:$src, imm, (i32 2))]>;
974def PREFETCHT2 : PSI<0x18, MRM3m, (outs), (ins i8mem:$src),
975 "prefetcht2\t$src", [(prefetch addr:$src, imm, (i32 1))]>;
976def PREFETCHNTA : PSI<0x18, MRM0m, (outs), (ins i8mem:$src),
977 "prefetchnta\t$src", [(prefetch addr:$src, imm, (i32 0))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000978
979// Non-temporal stores
Evan Chengb783fa32007-07-19 01:14:50 +0000980def MOVNTPSmr : PSI<0x2B, MRMDestMem, (outs), (ins i128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000981 "movntps\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000982 [(int_x86_sse_movnt_ps addr:$dst, VR128:$src)]>;
983
984// Load, store, and memory fence
Evan Chengb783fa32007-07-19 01:14:50 +0000985def SFENCE : PSI<0xAE, MRM7m, (outs), (ins), "sfence", [(int_x86_sse_sfence)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000986
987// MXCSR register
Evan Chengb783fa32007-07-19 01:14:50 +0000988def LDMXCSR : PSI<0xAE, MRM2m, (outs), (ins i32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000989 "ldmxcsr\t$src", [(int_x86_sse_ldmxcsr addr:$src)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000990def STMXCSR : PSI<0xAE, MRM3m, (outs), (ins i32mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +0000991 "stmxcsr\t$dst", [(int_x86_sse_stmxcsr addr:$dst)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000992
993// Alias instructions that map zero vector to pxor / xorp* for sse.
Dan Gohman5574cc72008-12-03 18:15:48 +0000994// We set canFoldAsLoad because this can be converted to a constant-pool
Dan Gohman37eb6c82008-12-03 05:21:24 +0000995// load of an all-zeros value if folding it would be beneficial.
Dan Gohman5574cc72008-12-03 18:15:48 +0000996let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000997def V_SET0 : PSI<0x57, MRMInitReg, (outs VR128:$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +0000998 "xorps\t$dst, $dst",
Chris Lattnere6aa3862007-11-25 00:24:49 +0000999 [(set VR128:$dst, (v4i32 immAllZerosV))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001000
Evan Chenga15896e2008-03-12 07:02:50 +00001001let Predicates = [HasSSE1] in {
1002 def : Pat<(v2i64 immAllZerosV), (V_SET0)>;
1003 def : Pat<(v8i16 immAllZerosV), (V_SET0)>;
1004 def : Pat<(v16i8 immAllZerosV), (V_SET0)>;
1005 def : Pat<(v2f64 immAllZerosV), (V_SET0)>;
1006 def : Pat<(v4f32 immAllZerosV), (V_SET0)>;
1007}
1008
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001009// FR32 to 128-bit vector conversion.
Evan Chengbd0ca9c2009-02-05 08:42:55 +00001010let isAsCheapAsAMove = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001011def MOVSS2PSrr : SSI<0x10, MRMSrcReg, (outs VR128:$dst), (ins FR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001012 "movss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001013 [(set VR128:$dst,
1014 (v4f32 (scalar_to_vector FR32:$src)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001015def MOVSS2PSrm : SSI<0x10, MRMSrcMem, (outs VR128:$dst), (ins f32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001016 "movss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001017 [(set VR128:$dst,
1018 (v4f32 (scalar_to_vector (loadf32 addr:$src))))]>;
1019
1020// FIXME: may not be able to eliminate this movss with coalescing the src and
1021// dest register classes are different. We really want to write this pattern
1022// like this:
1023// def : Pat<(f32 (vector_extract (v4f32 VR128:$src), (iPTR 0))),
1024// (f32 FR32:$src)>;
Evan Chengbd0ca9c2009-02-05 08:42:55 +00001025let isAsCheapAsAMove = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001026def MOVPS2SSrr : SSI<0x10, MRMSrcReg, (outs FR32:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001027 "movss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001028 [(set FR32:$dst, (vector_extract (v4f32 VR128:$src),
1029 (iPTR 0)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001030def MOVPS2SSmr : SSI<0x11, MRMDestMem, (outs), (ins f32mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001031 "movss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001032 [(store (f32 (vector_extract (v4f32 VR128:$src),
1033 (iPTR 0))), addr:$dst)]>;
1034
1035
1036// Move to lower bits of a VR128, leaving upper bits alone.
1037// Three operand (but two address) aliases.
Evan Cheng3ea4d672008-03-05 08:19:16 +00001038let Constraints = "$src1 = $dst" in {
Chris Lattnerd1a9eb62008-01-11 06:59:07 +00001039let neverHasSideEffects = 1 in
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001040 def MOVLSS2PSrr : SSI<0x10, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001041 (outs VR128:$dst), (ins VR128:$src1, FR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001042 "movss\t{$src2, $dst|$dst, $src2}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001043
1044 let AddedComplexity = 15 in
1045 def MOVLPSrr : SSI<0x10, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001046 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001047 "movss\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001048 [(set VR128:$dst,
1049 (v4f32 (vector_shuffle VR128:$src1, VR128:$src2,
1050 MOVL_shuffle_mask)))]>;
1051}
1052
1053// Move to lower bits of a VR128 and zeroing upper bits.
1054// Loading from memory automatically zeroing upper bits.
1055let AddedComplexity = 20 in
Evan Chengb783fa32007-07-19 01:14:50 +00001056def MOVZSS2PSrm : SSI<0x10, MRMSrcMem, (outs VR128:$dst), (ins f32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001057 "movss\t{$src, $dst|$dst, $src}",
Evan Chenge9b9c672008-05-09 21:53:03 +00001058 [(set VR128:$dst, (v4f32 (X86vzmovl (v4f32 (scalar_to_vector
Evan Cheng40ee6e52008-05-08 00:57:18 +00001059 (loadf32 addr:$src))))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001060
Evan Cheng056afe12008-05-20 18:24:47 +00001061def : Pat<(v4f32 (X86vzmovl (loadv4f32 addr:$src))),
Evan Cheng40ee6e52008-05-08 00:57:18 +00001062 (MOVZSS2PSrm addr:$src)>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001063
1064//===----------------------------------------------------------------------===//
1065// SSE2 Instructions
1066//===----------------------------------------------------------------------===//
1067
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001068// Move Instructions
Chris Lattnerd1a9eb62008-01-11 06:59:07 +00001069let neverHasSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001070def MOVSDrr : SDI<0x10, MRMSrcReg, (outs FR64:$dst), (ins FR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001071 "movsd\t{$src, $dst|$dst, $src}", []>;
Dan Gohman5574cc72008-12-03 18:15:48 +00001072let canFoldAsLoad = 1, isReMaterializable = 1, mayHaveSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001073def MOVSDrm : SDI<0x10, MRMSrcMem, (outs FR64:$dst), (ins f64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001074 "movsd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001075 [(set FR64:$dst, (loadf64 addr:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001076def MOVSDmr : SDI<0x11, MRMDestMem, (outs), (ins f64mem:$dst, FR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001077 "movsd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001078 [(store FR64:$src, addr:$dst)]>;
1079
1080// Conversion instructions
Evan Chengb783fa32007-07-19 01:14:50 +00001081def CVTTSD2SIrr : SDI<0x2C, MRMSrcReg, (outs GR32:$dst), (ins FR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001082 "cvttsd2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001083 [(set GR32:$dst, (fp_to_sint FR64:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001084def CVTTSD2SIrm : SDI<0x2C, MRMSrcMem, (outs GR32:$dst), (ins f64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001085 "cvttsd2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001086 [(set GR32:$dst, (fp_to_sint (loadf64 addr:$src)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001087def CVTSD2SSrr : SDI<0x5A, MRMSrcReg, (outs FR32:$dst), (ins FR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001088 "cvtsd2ss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001089 [(set FR32:$dst, (fround FR64:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001090def CVTSD2SSrm : SDI<0x5A, MRMSrcMem, (outs FR32:$dst), (ins f64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001091 "cvtsd2ss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001092 [(set FR32:$dst, (fround (loadf64 addr:$src)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001093def CVTSI2SDrr : SDI<0x2A, MRMSrcReg, (outs FR64:$dst), (ins GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001094 "cvtsi2sd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001095 [(set FR64:$dst, (sint_to_fp GR32:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001096def CVTSI2SDrm : SDI<0x2A, MRMSrcMem, (outs FR64:$dst), (ins i32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001097 "cvtsi2sd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001098 [(set FR64:$dst, (sint_to_fp (loadi32 addr:$src)))]>;
1099
1100// SSE2 instructions with XS prefix
Evan Chengb783fa32007-07-19 01:14:50 +00001101def CVTSS2SDrr : I<0x5A, MRMSrcReg, (outs FR64:$dst), (ins FR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001102 "cvtss2sd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001103 [(set FR64:$dst, (fextend FR32:$src))]>, XS,
1104 Requires<[HasSSE2]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001105def CVTSS2SDrm : I<0x5A, MRMSrcMem, (outs FR64:$dst), (ins f32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001106 "cvtss2sd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001107 [(set FR64:$dst, (extloadf32 addr:$src))]>, XS,
1108 Requires<[HasSSE2]>;
1109
1110// Match intrinsics which expect XMM operand(s).
Evan Chengb783fa32007-07-19 01:14:50 +00001111def Int_CVTSD2SIrr : SDI<0x2D, MRMSrcReg, (outs GR32:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001112 "cvtsd2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001113 [(set GR32:$dst, (int_x86_sse2_cvtsd2si VR128:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001114def Int_CVTSD2SIrm : SDI<0x2D, MRMSrcMem, (outs GR32:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001115 "cvtsd2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001116 [(set GR32:$dst, (int_x86_sse2_cvtsd2si
1117 (load addr:$src)))]>;
1118
Dale Johannesen1fbb4a52007-10-30 22:15:38 +00001119// Match intrinisics which expect MM and XMM operand(s).
1120def Int_CVTPD2PIrr : PDI<0x2D, MRMSrcReg, (outs VR64:$dst), (ins VR128:$src),
1121 "cvtpd2pi\t{$src, $dst|$dst, $src}",
1122 [(set VR64:$dst, (int_x86_sse_cvtpd2pi VR128:$src))]>;
1123def Int_CVTPD2PIrm : PDI<0x2D, MRMSrcMem, (outs VR64:$dst), (ins f128mem:$src),
1124 "cvtpd2pi\t{$src, $dst|$dst, $src}",
1125 [(set VR64:$dst, (int_x86_sse_cvtpd2pi
Evan Cheng00b66ef2008-05-23 00:37:07 +00001126 (memop addr:$src)))]>;
Dale Johannesen1fbb4a52007-10-30 22:15:38 +00001127def Int_CVTTPD2PIrr: PDI<0x2C, MRMSrcReg, (outs VR64:$dst), (ins VR128:$src),
1128 "cvttpd2pi\t{$src, $dst|$dst, $src}",
1129 [(set VR64:$dst, (int_x86_sse_cvttpd2pi VR128:$src))]>;
1130def Int_CVTTPD2PIrm: PDI<0x2C, MRMSrcMem, (outs VR64:$dst), (ins f128mem:$src),
1131 "cvttpd2pi\t{$src, $dst|$dst, $src}",
1132 [(set VR64:$dst, (int_x86_sse_cvttpd2pi
Evan Cheng00b66ef2008-05-23 00:37:07 +00001133 (memop addr:$src)))]>;
Dale Johannesen1fbb4a52007-10-30 22:15:38 +00001134def Int_CVTPI2PDrr : PDI<0x2A, MRMSrcReg, (outs VR128:$dst), (ins VR64:$src),
1135 "cvtpi2pd\t{$src, $dst|$dst, $src}",
1136 [(set VR128:$dst, (int_x86_sse_cvtpi2pd VR64:$src))]>;
1137def Int_CVTPI2PDrm : PDI<0x2A, MRMSrcMem, (outs VR128:$dst), (ins i64mem:$src),
1138 "cvtpi2pd\t{$src, $dst|$dst, $src}",
1139 [(set VR128:$dst, (int_x86_sse_cvtpi2pd
1140 (load addr:$src)))]>;
1141
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001142// Aliases for intrinsics
Evan Chengb783fa32007-07-19 01:14:50 +00001143def Int_CVTTSD2SIrr : SDI<0x2C, MRMSrcReg, (outs GR32:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001144 "cvttsd2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001145 [(set GR32:$dst,
1146 (int_x86_sse2_cvttsd2si VR128:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001147def Int_CVTTSD2SIrm : SDI<0x2C, MRMSrcMem, (outs GR32:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001148 "cvttsd2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001149 [(set GR32:$dst, (int_x86_sse2_cvttsd2si
1150 (load addr:$src)))]>;
1151
1152// Comparison instructions
Evan Cheng3ea4d672008-03-05 08:19:16 +00001153let Constraints = "$src1 = $dst", neverHasSideEffects = 1 in {
Evan Cheng653c7ac2007-12-20 19:57:09 +00001154 def CMPSDrr : SDIi8<0xC2, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001155 (outs FR64:$dst), (ins FR64:$src1, FR64:$src, SSECC:$cc),
Dan Gohman91888f02007-07-31 20:11:57 +00001156 "cmp${cc}sd\t{$src, $dst|$dst, $src}", []>;
Chris Lattnerd1a9eb62008-01-11 06:59:07 +00001157let mayLoad = 1 in
Evan Cheng653c7ac2007-12-20 19:57:09 +00001158 def CMPSDrm : SDIi8<0xC2, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001159 (outs FR64:$dst), (ins FR64:$src1, f64mem:$src, SSECC:$cc),
Dan Gohman91888f02007-07-31 20:11:57 +00001160 "cmp${cc}sd\t{$src, $dst|$dst, $src}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001161}
1162
Evan Cheng950aac02007-09-25 01:57:46 +00001163let Defs = [EFLAGS] in {
Evan Chengb783fa32007-07-19 01:14:50 +00001164def UCOMISDrr: PDI<0x2E, MRMSrcReg, (outs), (ins FR64:$src1, FR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001165 "ucomisd\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00001166 [(X86cmp FR64:$src1, FR64:$src2), (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001167def UCOMISDrm: PDI<0x2E, MRMSrcMem, (outs), (ins FR64:$src1, f64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001168 "ucomisd\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00001169 [(X86cmp FR64:$src1, (loadf64 addr:$src2)),
Evan Cheng950aac02007-09-25 01:57:46 +00001170 (implicit EFLAGS)]>;
Dan Gohmanf221da12009-01-09 02:27:34 +00001171} // Defs = [EFLAGS]
Evan Cheng950aac02007-09-25 01:57:46 +00001172
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001173// Aliases to match intrinsics which expect XMM operand(s).
Evan Cheng3ea4d672008-03-05 08:19:16 +00001174let Constraints = "$src1 = $dst" in {
Evan Cheng653c7ac2007-12-20 19:57:09 +00001175 def Int_CMPSDrr : SDIi8<0xC2, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001176 (outs VR128:$dst), (ins VR128:$src1, VR128:$src, SSECC:$cc),
Dan Gohman91888f02007-07-31 20:11:57 +00001177 "cmp${cc}sd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001178 [(set VR128:$dst, (int_x86_sse2_cmp_sd VR128:$src1,
1179 VR128:$src, imm:$cc))]>;
Evan Cheng653c7ac2007-12-20 19:57:09 +00001180 def Int_CMPSDrm : SDIi8<0xC2, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001181 (outs VR128:$dst), (ins VR128:$src1, f64mem:$src, SSECC:$cc),
Dan Gohman91888f02007-07-31 20:11:57 +00001182 "cmp${cc}sd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001183 [(set VR128:$dst, (int_x86_sse2_cmp_sd VR128:$src1,
1184 (load addr:$src), imm:$cc))]>;
1185}
1186
Evan Cheng950aac02007-09-25 01:57:46 +00001187let Defs = [EFLAGS] in {
Evan Chengb783fa32007-07-19 01:14:50 +00001188def Int_UCOMISDrr: PDI<0x2E, MRMSrcReg, (outs), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001189 "ucomisd\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00001190 [(X86ucomi (v2f64 VR128:$src1), (v2f64 VR128:$src2)),
1191 (implicit EFLAGS)]>;
1192def Int_UCOMISDrm: PDI<0x2E, MRMSrcMem, (outs),(ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001193 "ucomisd\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00001194 [(X86ucomi (v2f64 VR128:$src1), (load addr:$src2)),
1195 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001196
Evan Chengb783fa32007-07-19 01:14:50 +00001197def Int_COMISDrr: PDI<0x2F, MRMSrcReg, (outs), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001198 "comisd\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00001199 [(X86comi (v2f64 VR128:$src1), (v2f64 VR128:$src2)),
1200 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001201def Int_COMISDrm: PDI<0x2F, MRMSrcMem, (outs), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001202 "comisd\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00001203 [(X86comi (v2f64 VR128:$src1), (load addr:$src2)),
Evan Cheng950aac02007-09-25 01:57:46 +00001204 (implicit EFLAGS)]>;
Dan Gohmanf221da12009-01-09 02:27:34 +00001205} // Defs = [EFLAGS]
Evan Cheng950aac02007-09-25 01:57:46 +00001206
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001207// Aliases of packed SSE2 instructions for scalar use. These all have names that
1208// start with 'Fs'.
1209
1210// Alias instructions that map fld0 to pxor for sse.
Evan Chengbf81b9b2008-08-28 07:52:25 +00001211let isReMaterializable = 1, isAsCheapAsAMove = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001212def FsFLD0SD : I<0xEF, MRMInitReg, (outs FR64:$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00001213 "pxor\t$dst, $dst", [(set FR64:$dst, fpimm0)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001214 Requires<[HasSSE2]>, TB, OpSize;
1215
1216// Alias instruction to do FR64 reg-to-reg copy using movapd. Upper bits are
1217// disregarded.
Chris Lattnerc90ee9c2008-01-10 07:59:24 +00001218let neverHasSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001219def FsMOVAPDrr : PDI<0x28, MRMSrcReg, (outs FR64:$dst), (ins FR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001220 "movapd\t{$src, $dst|$dst, $src}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001221
1222// Alias instruction to load FR64 from f128mem using movapd. Upper bits are
1223// disregarded.
Dan Gohman5574cc72008-12-03 18:15:48 +00001224let canFoldAsLoad = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001225def FsMOVAPDrm : PDI<0x28, MRMSrcMem, (outs FR64:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001226 "movapd\t{$src, $dst|$dst, $src}",
Dan Gohman11821702007-07-27 17:16:43 +00001227 [(set FR64:$dst, (alignedloadfsf64 addr:$src))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001228
1229// Alias bitwise logical operations using SSE logical ops on packed FP values.
Evan Cheng3ea4d672008-03-05 08:19:16 +00001230let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001231let isCommutable = 1 in {
Evan Cheng0e3e01d2008-05-02 07:53:32 +00001232 def FsANDPDrr : PDI<0x54, MRMSrcReg, (outs FR64:$dst),
1233 (ins FR64:$src1, FR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001234 "andpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001235 [(set FR64:$dst, (X86fand FR64:$src1, FR64:$src2))]>;
Evan Cheng0e3e01d2008-05-02 07:53:32 +00001236 def FsORPDrr : PDI<0x56, MRMSrcReg, (outs FR64:$dst),
1237 (ins FR64:$src1, FR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001238 "orpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001239 [(set FR64:$dst, (X86for FR64:$src1, FR64:$src2))]>;
Evan Cheng0e3e01d2008-05-02 07:53:32 +00001240 def FsXORPDrr : PDI<0x57, MRMSrcReg, (outs FR64:$dst),
1241 (ins FR64:$src1, FR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001242 "xorpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001243 [(set FR64:$dst, (X86fxor FR64:$src1, FR64:$src2))]>;
1244}
1245
Evan Cheng0e3e01d2008-05-02 07:53:32 +00001246def FsANDPDrm : PDI<0x54, MRMSrcMem, (outs FR64:$dst),
1247 (ins FR64:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001248 "andpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001249 [(set FR64:$dst, (X86fand FR64:$src1,
Dan Gohman11821702007-07-27 17:16:43 +00001250 (memopfsf64 addr:$src2)))]>;
Evan Cheng0e3e01d2008-05-02 07:53:32 +00001251def FsORPDrm : PDI<0x56, MRMSrcMem, (outs FR64:$dst),
1252 (ins FR64:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001253 "orpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001254 [(set FR64:$dst, (X86for FR64:$src1,
Dan Gohman11821702007-07-27 17:16:43 +00001255 (memopfsf64 addr:$src2)))]>;
Evan Cheng0e3e01d2008-05-02 07:53:32 +00001256def FsXORPDrm : PDI<0x57, MRMSrcMem, (outs FR64:$dst),
1257 (ins FR64:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001258 "xorpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001259 [(set FR64:$dst, (X86fxor FR64:$src1,
Dan Gohman11821702007-07-27 17:16:43 +00001260 (memopfsf64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001261
Chris Lattnerc90ee9c2008-01-10 07:59:24 +00001262let neverHasSideEffects = 1 in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001263def FsANDNPDrr : PDI<0x55, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001264 (outs FR64:$dst), (ins FR64:$src1, FR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001265 "andnpd\t{$src2, $dst|$dst, $src2}", []>;
Chris Lattnerc90ee9c2008-01-10 07:59:24 +00001266let mayLoad = 1 in
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001267def FsANDNPDrm : PDI<0x55, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001268 (outs FR64:$dst), (ins FR64:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001269 "andnpd\t{$src2, $dst|$dst, $src2}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001270}
Chris Lattnerc90ee9c2008-01-10 07:59:24 +00001271}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001272
1273/// basic_sse2_fp_binop_rm - SSE2 binops come in both scalar and vector forms.
1274///
1275/// In addition, we also have a special variant of the scalar form here to
1276/// represent the associated intrinsic operation. This form is unlike the
1277/// plain scalar form, in that it takes an entire vector (instead of a scalar)
1278/// and leaves the top elements undefined.
1279///
1280/// These three forms can each be reg+reg or reg+mem, so there are a total of
1281/// six "instructions".
1282///
Evan Cheng3ea4d672008-03-05 08:19:16 +00001283let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001284multiclass basic_sse2_fp_binop_rm<bits<8> opc, string OpcodeStr,
1285 SDNode OpNode, Intrinsic F64Int,
1286 bit Commutable = 0> {
1287 // Scalar operation, reg+reg.
Evan Chengb783fa32007-07-19 01:14:50 +00001288 def SDrr : SDI<opc, MRMSrcReg, (outs FR64:$dst), (ins FR64:$src1, FR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001289 !strconcat(OpcodeStr, "sd\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001290 [(set FR64:$dst, (OpNode FR64:$src1, FR64:$src2))]> {
1291 let isCommutable = Commutable;
1292 }
1293
1294 // Scalar operation, reg+mem.
Dan Gohmanf221da12009-01-09 02:27:34 +00001295 def SDrm : SDI<opc, MRMSrcMem, (outs FR64:$dst),
1296 (ins FR64:$src1, f64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001297 !strconcat(OpcodeStr, "sd\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001298 [(set FR64:$dst, (OpNode FR64:$src1, (load addr:$src2)))]>;
1299
1300 // Vector operation, reg+reg.
Dan Gohmanf221da12009-01-09 02:27:34 +00001301 def PDrr : PDI<opc, MRMSrcReg, (outs VR128:$dst),
1302 (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001303 !strconcat(OpcodeStr, "pd\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001304 [(set VR128:$dst, (v2f64 (OpNode VR128:$src1, VR128:$src2)))]> {
1305 let isCommutable = Commutable;
1306 }
1307
1308 // Vector operation, reg+mem.
Dan Gohmanf221da12009-01-09 02:27:34 +00001309 def PDrm : PDI<opc, MRMSrcMem, (outs VR128:$dst),
1310 (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001311 !strconcat(OpcodeStr, "pd\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf221da12009-01-09 02:27:34 +00001312 [(set VR128:$dst, (OpNode VR128:$src1, (memopv2f64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001313
1314 // Intrinsic operation, reg+reg.
Dan Gohmanf221da12009-01-09 02:27:34 +00001315 def SDrr_Int : SDI<opc, MRMSrcReg, (outs VR128:$dst),
1316 (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001317 !strconcat(OpcodeStr, "sd\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001318 [(set VR128:$dst, (F64Int VR128:$src1, VR128:$src2))]> {
1319 let isCommutable = Commutable;
1320 }
1321
1322 // Intrinsic operation, reg+mem.
Dan Gohmanf221da12009-01-09 02:27:34 +00001323 def SDrm_Int : SDI<opc, MRMSrcMem, (outs VR128:$dst),
1324 (ins VR128:$src1, sdmem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001325 !strconcat(OpcodeStr, "sd\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001326 [(set VR128:$dst, (F64Int VR128:$src1,
1327 sse_load_f64:$src2))]>;
1328}
1329}
1330
1331// Arithmetic instructions
1332defm ADD : basic_sse2_fp_binop_rm<0x58, "add", fadd, int_x86_sse2_add_sd, 1>;
1333defm MUL : basic_sse2_fp_binop_rm<0x59, "mul", fmul, int_x86_sse2_mul_sd, 1>;
1334defm SUB : basic_sse2_fp_binop_rm<0x5C, "sub", fsub, int_x86_sse2_sub_sd>;
1335defm DIV : basic_sse2_fp_binop_rm<0x5E, "div", fdiv, int_x86_sse2_div_sd>;
1336
1337/// sse2_fp_binop_rm - Other SSE2 binops
1338///
1339/// This multiclass is like basic_sse2_fp_binop_rm, with the addition of
1340/// instructions for a full-vector intrinsic form. Operations that map
1341/// onto C operators don't use this form since they just use the plain
1342/// vector form instead of having a separate vector intrinsic form.
1343///
1344/// This provides a total of eight "instructions".
1345///
Evan Cheng3ea4d672008-03-05 08:19:16 +00001346let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001347multiclass sse2_fp_binop_rm<bits<8> opc, string OpcodeStr,
1348 SDNode OpNode,
1349 Intrinsic F64Int,
1350 Intrinsic V2F64Int,
1351 bit Commutable = 0> {
1352
1353 // Scalar operation, reg+reg.
Evan Chengb783fa32007-07-19 01:14:50 +00001354 def SDrr : SDI<opc, MRMSrcReg, (outs FR64:$dst), (ins FR64:$src1, FR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001355 !strconcat(OpcodeStr, "sd\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001356 [(set FR64:$dst, (OpNode FR64:$src1, FR64:$src2))]> {
1357 let isCommutable = Commutable;
1358 }
1359
1360 // Scalar operation, reg+mem.
Evan Cheng00b66ef2008-05-23 00:37:07 +00001361 def SDrm : SDI<opc, MRMSrcMem, (outs FR64:$dst),
1362 (ins FR64:$src1, f64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001363 !strconcat(OpcodeStr, "sd\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001364 [(set FR64:$dst, (OpNode FR64:$src1, (load addr:$src2)))]>;
1365
1366 // Vector operation, reg+reg.
Evan Cheng00b66ef2008-05-23 00:37:07 +00001367 def PDrr : PDI<opc, MRMSrcReg, (outs VR128:$dst),
1368 (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001369 !strconcat(OpcodeStr, "pd\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001370 [(set VR128:$dst, (v2f64 (OpNode VR128:$src1, VR128:$src2)))]> {
1371 let isCommutable = Commutable;
1372 }
1373
1374 // Vector operation, reg+mem.
Evan Cheng00b66ef2008-05-23 00:37:07 +00001375 def PDrm : PDI<opc, MRMSrcMem, (outs VR128:$dst),
1376 (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001377 !strconcat(OpcodeStr, "pd\t{$src2, $dst|$dst, $src2}"),
Evan Cheng00b66ef2008-05-23 00:37:07 +00001378 [(set VR128:$dst, (OpNode VR128:$src1, (memopv2f64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001379
1380 // Intrinsic operation, reg+reg.
Evan Cheng00b66ef2008-05-23 00:37:07 +00001381 def SDrr_Int : SDI<opc, MRMSrcReg, (outs VR128:$dst),
1382 (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001383 !strconcat(OpcodeStr, "sd\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001384 [(set VR128:$dst, (F64Int VR128:$src1, VR128:$src2))]> {
1385 let isCommutable = Commutable;
1386 }
1387
1388 // Intrinsic operation, reg+mem.
Evan Cheng00b66ef2008-05-23 00:37:07 +00001389 def SDrm_Int : SDI<opc, MRMSrcMem, (outs VR128:$dst),
1390 (ins VR128:$src1, sdmem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001391 !strconcat(OpcodeStr, "sd\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001392 [(set VR128:$dst, (F64Int VR128:$src1,
1393 sse_load_f64:$src2))]>;
1394
1395 // Vector intrinsic operation, reg+reg.
Evan Cheng00b66ef2008-05-23 00:37:07 +00001396 def PDrr_Int : PDI<opc, MRMSrcReg, (outs VR128:$dst),
1397 (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001398 !strconcat(OpcodeStr, "pd\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001399 [(set VR128:$dst, (V2F64Int VR128:$src1, VR128:$src2))]> {
1400 let isCommutable = Commutable;
1401 }
1402
1403 // Vector intrinsic operation, reg+mem.
Evan Cheng00b66ef2008-05-23 00:37:07 +00001404 def PDrm_Int : PDI<opc, MRMSrcMem, (outs VR128:$dst),
1405 (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001406 !strconcat(OpcodeStr, "pd\t{$src2, $dst|$dst, $src2}"),
Evan Cheng00b66ef2008-05-23 00:37:07 +00001407 [(set VR128:$dst, (V2F64Int VR128:$src1,
1408 (memopv2f64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001409}
1410}
1411
1412defm MAX : sse2_fp_binop_rm<0x5F, "max", X86fmax,
1413 int_x86_sse2_max_sd, int_x86_sse2_max_pd>;
1414defm MIN : sse2_fp_binop_rm<0x5D, "min", X86fmin,
1415 int_x86_sse2_min_sd, int_x86_sse2_min_pd>;
1416
1417//===----------------------------------------------------------------------===//
1418// SSE packed FP Instructions
1419
1420// Move Instructions
Chris Lattnerc90ee9c2008-01-10 07:59:24 +00001421let neverHasSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001422def MOVAPDrr : PDI<0x28, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001423 "movapd\t{$src, $dst|$dst, $src}", []>;
Dan Gohman5574cc72008-12-03 18:15:48 +00001424let canFoldAsLoad = 1, isReMaterializable = 1, mayHaveSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001425def MOVAPDrm : PDI<0x28, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001426 "movapd\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +00001427 [(set VR128:$dst, (alignedloadv2f64 addr:$src))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001428
Evan Chengb783fa32007-07-19 01:14:50 +00001429def MOVAPDmr : PDI<0x29, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001430 "movapd\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +00001431 [(alignedstore (v2f64 VR128:$src), addr:$dst)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001432
Chris Lattnerd1a9eb62008-01-11 06:59:07 +00001433let neverHasSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001434def MOVUPDrr : PDI<0x10, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001435 "movupd\t{$src, $dst|$dst, $src}", []>;
Dan Gohman5574cc72008-12-03 18:15:48 +00001436let canFoldAsLoad = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001437def MOVUPDrm : PDI<0x10, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001438 "movupd\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +00001439 [(set VR128:$dst, (loadv2f64 addr:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001440def MOVUPDmr : PDI<0x11, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001441 "movupd\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +00001442 [(store (v2f64 VR128:$src), addr:$dst)]>;
1443
1444// Intrinsic forms of MOVUPD load and store
Evan Chengb783fa32007-07-19 01:14:50 +00001445def MOVUPDrm_Int : PDI<0x10, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001446 "movupd\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +00001447 [(set VR128:$dst, (int_x86_sse2_loadu_pd addr:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001448def MOVUPDmr_Int : PDI<0x11, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001449 "movupd\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +00001450 [(int_x86_sse2_storeu_pd addr:$dst, VR128:$src)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001451
Evan Cheng3ea4d672008-03-05 08:19:16 +00001452let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001453 let AddedComplexity = 20 in {
1454 def MOVLPDrm : PDI<0x12, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001455 (outs VR128:$dst), (ins VR128:$src1, f64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001456 "movlpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001457 [(set VR128:$dst,
1458 (v2f64 (vector_shuffle VR128:$src1,
1459 (scalar_to_vector (loadf64 addr:$src2)),
1460 MOVLP_shuffle_mask)))]>;
1461 def MOVHPDrm : PDI<0x16, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001462 (outs VR128:$dst), (ins VR128:$src1, f64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001463 "movhpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001464 [(set VR128:$dst,
1465 (v2f64 (vector_shuffle VR128:$src1,
1466 (scalar_to_vector (loadf64 addr:$src2)),
1467 MOVHP_shuffle_mask)))]>;
1468 } // AddedComplexity
Evan Cheng3ea4d672008-03-05 08:19:16 +00001469} // Constraints = "$src1 = $dst"
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001470
Evan Chengb783fa32007-07-19 01:14:50 +00001471def MOVLPDmr : PDI<0x13, MRMDestMem, (outs), (ins f64mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001472 "movlpd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001473 [(store (f64 (vector_extract (v2f64 VR128:$src),
1474 (iPTR 0))), addr:$dst)]>;
1475
1476// v2f64 extract element 1 is always custom lowered to unpack high to low
1477// and extract element 0 so the non-store version isn't too horrible.
Evan Chengb783fa32007-07-19 01:14:50 +00001478def MOVHPDmr : PDI<0x17, MRMDestMem, (outs), (ins f64mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001479 "movhpd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001480 [(store (f64 (vector_extract
1481 (v2f64 (vector_shuffle VR128:$src, (undef),
1482 UNPCKH_shuffle_mask)), (iPTR 0))),
1483 addr:$dst)]>;
1484
1485// SSE2 instructions without OpSize prefix
Evan Chengb783fa32007-07-19 01:14:50 +00001486def Int_CVTDQ2PSrr : I<0x5B, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001487 "cvtdq2ps\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001488 [(set VR128:$dst, (int_x86_sse2_cvtdq2ps VR128:$src))]>,
1489 TB, Requires<[HasSSE2]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001490def Int_CVTDQ2PSrm : I<0x5B, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
Evan Cheng14c97c32008-03-14 07:46:48 +00001491 "cvtdq2ps\t{$src, $dst|$dst, $src}",
1492 [(set VR128:$dst, (int_x86_sse2_cvtdq2ps
1493 (bitconvert (memopv2i64 addr:$src))))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001494 TB, Requires<[HasSSE2]>;
1495
1496// SSE2 instructions with XS prefix
Evan Chengb783fa32007-07-19 01:14:50 +00001497def Int_CVTDQ2PDrr : I<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001498 "cvtdq2pd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001499 [(set VR128:$dst, (int_x86_sse2_cvtdq2pd VR128:$src))]>,
1500 XS, Requires<[HasSSE2]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001501def Int_CVTDQ2PDrm : I<0xE6, MRMSrcMem, (outs VR128:$dst), (ins i64mem:$src),
Evan Cheng14c97c32008-03-14 07:46:48 +00001502 "cvtdq2pd\t{$src, $dst|$dst, $src}",
1503 [(set VR128:$dst, (int_x86_sse2_cvtdq2pd
1504 (bitconvert (memopv2i64 addr:$src))))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001505 XS, Requires<[HasSSE2]>;
1506
Evan Chengb783fa32007-07-19 01:14:50 +00001507def Int_CVTPS2DQrr : PDI<0x5B, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Evan Cheng14c97c32008-03-14 07:46:48 +00001508 "cvtps2dq\t{$src, $dst|$dst, $src}",
1509 [(set VR128:$dst, (int_x86_sse2_cvtps2dq VR128:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001510def Int_CVTPS2DQrm : PDI<0x5B, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001511 "cvtps2dq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001512 [(set VR128:$dst, (int_x86_sse2_cvtps2dq
Evan Cheng00b66ef2008-05-23 00:37:07 +00001513 (memop addr:$src)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001514// SSE2 packed instructions with XS prefix
Evan Chengb783fa32007-07-19 01:14:50 +00001515def Int_CVTTPS2DQrr : I<0x5B, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001516 "cvttps2dq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001517 [(set VR128:$dst, (int_x86_sse2_cvttps2dq VR128:$src))]>,
1518 XS, Requires<[HasSSE2]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001519def Int_CVTTPS2DQrm : I<0x5B, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001520 "cvttps2dq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001521 [(set VR128:$dst, (int_x86_sse2_cvttps2dq
Evan Cheng00b66ef2008-05-23 00:37:07 +00001522 (memop addr:$src)))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001523 XS, Requires<[HasSSE2]>;
1524
1525// SSE2 packed instructions with XD prefix
Evan Chengb783fa32007-07-19 01:14:50 +00001526def Int_CVTPD2DQrr : I<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001527 "cvtpd2dq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001528 [(set VR128:$dst, (int_x86_sse2_cvtpd2dq VR128:$src))]>,
1529 XD, Requires<[HasSSE2]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001530def Int_CVTPD2DQrm : I<0xE6, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001531 "cvtpd2dq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001532 [(set VR128:$dst, (int_x86_sse2_cvtpd2dq
Evan Cheng00b66ef2008-05-23 00:37:07 +00001533 (memop addr:$src)))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001534 XD, Requires<[HasSSE2]>;
1535
Evan Chengb783fa32007-07-19 01:14:50 +00001536def Int_CVTTPD2DQrr : PDI<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001537 "cvttpd2dq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001538 [(set VR128:$dst, (int_x86_sse2_cvttpd2dq VR128:$src))]>;
Evan Cheng14c97c32008-03-14 07:46:48 +00001539def Int_CVTTPD2DQrm : PDI<0xE6, MRMSrcMem, (outs VR128:$dst),(ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001540 "cvttpd2dq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001541 [(set VR128:$dst, (int_x86_sse2_cvttpd2dq
Evan Cheng00b66ef2008-05-23 00:37:07 +00001542 (memop addr:$src)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001543
1544// SSE2 instructions without OpSize prefix
Evan Chengb783fa32007-07-19 01:14:50 +00001545def Int_CVTPS2PDrr : I<0x5A, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001546 "cvtps2pd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001547 [(set VR128:$dst, (int_x86_sse2_cvtps2pd VR128:$src))]>,
1548 TB, Requires<[HasSSE2]>;
Mon P Wangaa3f2662008-05-28 00:42:27 +00001549def Int_CVTPS2PDrm : I<0x5A, MRMSrcMem, (outs VR128:$dst), (ins f64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001550 "cvtps2pd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001551 [(set VR128:$dst, (int_x86_sse2_cvtps2pd
1552 (load addr:$src)))]>,
1553 TB, Requires<[HasSSE2]>;
1554
Evan Chengb783fa32007-07-19 01:14:50 +00001555def Int_CVTPD2PSrr : PDI<0x5A, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001556 "cvtpd2ps\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001557 [(set VR128:$dst, (int_x86_sse2_cvtpd2ps VR128:$src))]>;
Mon P Wangaa3f2662008-05-28 00:42:27 +00001558def Int_CVTPD2PSrm : PDI<0x5A, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001559 "cvtpd2ps\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001560 [(set VR128:$dst, (int_x86_sse2_cvtpd2ps
Evan Cheng00b66ef2008-05-23 00:37:07 +00001561 (memop addr:$src)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001562
1563// Match intrinsics which expect XMM operand(s).
1564// Aliases for intrinsics
Evan Cheng3ea4d672008-03-05 08:19:16 +00001565let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001566def Int_CVTSI2SDrr: SDI<0x2A, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001567 (outs VR128:$dst), (ins VR128:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001568 "cvtsi2sd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001569 [(set VR128:$dst, (int_x86_sse2_cvtsi2sd VR128:$src1,
1570 GR32:$src2))]>;
1571def Int_CVTSI2SDrm: SDI<0x2A, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001572 (outs VR128:$dst), (ins VR128:$src1, i32mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001573 "cvtsi2sd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001574 [(set VR128:$dst, (int_x86_sse2_cvtsi2sd VR128:$src1,
1575 (loadi32 addr:$src2)))]>;
1576def Int_CVTSD2SSrr: SDI<0x5A, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001577 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001578 "cvtsd2ss\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001579 [(set VR128:$dst, (int_x86_sse2_cvtsd2ss VR128:$src1,
1580 VR128:$src2))]>;
1581def Int_CVTSD2SSrm: SDI<0x5A, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001582 (outs VR128:$dst), (ins VR128:$src1, f64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001583 "cvtsd2ss\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001584 [(set VR128:$dst, (int_x86_sse2_cvtsd2ss VR128:$src1,
1585 (load addr:$src2)))]>;
1586def Int_CVTSS2SDrr: I<0x5A, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001587 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001588 "cvtss2sd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001589 [(set VR128:$dst, (int_x86_sse2_cvtss2sd VR128:$src1,
1590 VR128:$src2))]>, XS,
1591 Requires<[HasSSE2]>;
1592def Int_CVTSS2SDrm: I<0x5A, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001593 (outs VR128:$dst), (ins VR128:$src1, f32mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001594 "cvtss2sd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001595 [(set VR128:$dst, (int_x86_sse2_cvtss2sd VR128:$src1,
1596 (load addr:$src2)))]>, XS,
1597 Requires<[HasSSE2]>;
1598}
1599
1600// Arithmetic
1601
1602/// sse2_fp_unop_rm - SSE2 unops come in both scalar and vector forms.
1603///
1604/// In addition, we also have a special variant of the scalar form here to
1605/// represent the associated intrinsic operation. This form is unlike the
1606/// plain scalar form, in that it takes an entire vector (instead of a
1607/// scalar) and leaves the top elements undefined.
1608///
1609/// And, we have a special variant form for a full-vector intrinsic form.
1610///
1611/// These four forms can each have a reg or a mem operand, so there are a
1612/// total of eight "instructions".
1613///
1614multiclass sse2_fp_unop_rm<bits<8> opc, string OpcodeStr,
1615 SDNode OpNode,
1616 Intrinsic F64Int,
1617 Intrinsic V2F64Int,
1618 bit Commutable = 0> {
1619 // Scalar operation, reg.
Evan Chengb783fa32007-07-19 01:14:50 +00001620 def SDr : SDI<opc, MRMSrcReg, (outs FR64:$dst), (ins FR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001621 !strconcat(OpcodeStr, "sd\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001622 [(set FR64:$dst, (OpNode FR64:$src))]> {
1623 let isCommutable = Commutable;
1624 }
1625
1626 // Scalar operation, mem.
Evan Chengb783fa32007-07-19 01:14:50 +00001627 def SDm : SDI<opc, MRMSrcMem, (outs FR64:$dst), (ins f64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001628 !strconcat(OpcodeStr, "sd\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001629 [(set FR64:$dst, (OpNode (load addr:$src)))]>;
1630
1631 // Vector operation, reg.
Evan Chengb783fa32007-07-19 01:14:50 +00001632 def PDr : PDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001633 !strconcat(OpcodeStr, "pd\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001634 [(set VR128:$dst, (v2f64 (OpNode VR128:$src)))]> {
1635 let isCommutable = Commutable;
1636 }
1637
1638 // Vector operation, mem.
Evan Chengb783fa32007-07-19 01:14:50 +00001639 def PDm : PDI<opc, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001640 !strconcat(OpcodeStr, "pd\t{$src, $dst|$dst, $src}"),
Dan Gohman4a4f1512007-07-18 20:23:34 +00001641 [(set VR128:$dst, (OpNode (memopv2f64 addr:$src)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001642
1643 // Intrinsic operation, reg.
Evan Chengb783fa32007-07-19 01:14:50 +00001644 def SDr_Int : SDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001645 !strconcat(OpcodeStr, "sd\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001646 [(set VR128:$dst, (F64Int VR128:$src))]> {
1647 let isCommutable = Commutable;
1648 }
1649
1650 // Intrinsic operation, mem.
Evan Chengb783fa32007-07-19 01:14:50 +00001651 def SDm_Int : SDI<opc, MRMSrcMem, (outs VR128:$dst), (ins sdmem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001652 !strconcat(OpcodeStr, "sd\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001653 [(set VR128:$dst, (F64Int sse_load_f64:$src))]>;
1654
1655 // Vector intrinsic operation, reg
Evan Chengb783fa32007-07-19 01:14:50 +00001656 def PDr_Int : PDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001657 !strconcat(OpcodeStr, "pd\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001658 [(set VR128:$dst, (V2F64Int VR128:$src))]> {
1659 let isCommutable = Commutable;
1660 }
1661
1662 // Vector intrinsic operation, mem
Dan Gohmanc747be52007-08-02 21:06:40 +00001663 def PDm_Int : PDI<opc, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001664 !strconcat(OpcodeStr, "pd\t{$src, $dst|$dst, $src}"),
Evan Cheng00b66ef2008-05-23 00:37:07 +00001665 [(set VR128:$dst, (V2F64Int (memopv2f64 addr:$src)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001666}
1667
1668// Square root.
1669defm SQRT : sse2_fp_unop_rm<0x51, "sqrt", fsqrt,
1670 int_x86_sse2_sqrt_sd, int_x86_sse2_sqrt_pd>;
1671
1672// There is no f64 version of the reciprocal approximation instructions.
1673
1674// Logical
Evan Cheng3ea4d672008-03-05 08:19:16 +00001675let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001676 let isCommutable = 1 in {
1677 def ANDPDrr : PDI<0x54, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001678 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001679 "andpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001680 [(set VR128:$dst,
1681 (and (bc_v2i64 (v2f64 VR128:$src1)),
1682 (bc_v2i64 (v2f64 VR128:$src2))))]>;
1683 def ORPDrr : PDI<0x56, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001684 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001685 "orpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001686 [(set VR128:$dst,
1687 (or (bc_v2i64 (v2f64 VR128:$src1)),
1688 (bc_v2i64 (v2f64 VR128:$src2))))]>;
1689 def XORPDrr : PDI<0x57, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001690 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001691 "xorpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001692 [(set VR128:$dst,
1693 (xor (bc_v2i64 (v2f64 VR128:$src1)),
1694 (bc_v2i64 (v2f64 VR128:$src2))))]>;
1695 }
1696
1697 def ANDPDrm : PDI<0x54, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001698 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001699 "andpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001700 [(set VR128:$dst,
1701 (and (bc_v2i64 (v2f64 VR128:$src1)),
Evan Cheng8e92cd12007-07-19 23:34:10 +00001702 (memopv2i64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001703 def ORPDrm : PDI<0x56, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001704 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001705 "orpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001706 [(set VR128:$dst,
1707 (or (bc_v2i64 (v2f64 VR128:$src1)),
Evan Cheng8e92cd12007-07-19 23:34:10 +00001708 (memopv2i64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001709 def XORPDrm : PDI<0x57, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001710 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001711 "xorpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001712 [(set VR128:$dst,
1713 (xor (bc_v2i64 (v2f64 VR128:$src1)),
Evan Cheng8e92cd12007-07-19 23:34:10 +00001714 (memopv2i64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001715 def ANDNPDrr : PDI<0x55, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001716 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001717 "andnpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001718 [(set VR128:$dst,
1719 (and (vnot (bc_v2i64 (v2f64 VR128:$src1))),
1720 (bc_v2i64 (v2f64 VR128:$src2))))]>;
1721 def ANDNPDrm : PDI<0x55, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001722 (outs VR128:$dst), (ins VR128:$src1,f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001723 "andnpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001724 [(set VR128:$dst,
1725 (and (vnot (bc_v2i64 (v2f64 VR128:$src1))),
Evan Cheng8e92cd12007-07-19 23:34:10 +00001726 (memopv2i64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001727}
1728
Evan Cheng3ea4d672008-03-05 08:19:16 +00001729let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001730 def CMPPDrri : PDIi8<0xC2, MRMSrcReg,
Evan Cheng14c97c32008-03-14 07:46:48 +00001731 (outs VR128:$dst), (ins VR128:$src1, VR128:$src, SSECC:$cc),
1732 "cmp${cc}pd\t{$src, $dst|$dst, $src}",
1733 [(set VR128:$dst, (int_x86_sse2_cmp_pd VR128:$src1,
Nate Begeman061db5f2008-05-12 20:34:32 +00001734 VR128:$src, imm:$cc))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001735 def CMPPDrmi : PDIi8<0xC2, MRMSrcMem,
Evan Cheng14c97c32008-03-14 07:46:48 +00001736 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src, SSECC:$cc),
1737 "cmp${cc}pd\t{$src, $dst|$dst, $src}",
1738 [(set VR128:$dst, (int_x86_sse2_cmp_pd VR128:$src1,
Evan Cheng00b66ef2008-05-23 00:37:07 +00001739 (memop addr:$src), imm:$cc))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001740}
Evan Cheng33754092008-08-05 22:19:15 +00001741def : Pat<(v2i64 (X86cmppd (v2f64 VR128:$src1), VR128:$src2, imm:$cc)),
Nate Begeman03605a02008-07-17 16:51:19 +00001742 (CMPPDrri VR128:$src1, VR128:$src2, imm:$cc)>;
Evan Cheng33754092008-08-05 22:19:15 +00001743def : Pat<(v2i64 (X86cmppd (v2f64 VR128:$src1), (memop addr:$src2), imm:$cc)),
Nate Begeman03605a02008-07-17 16:51:19 +00001744 (CMPPDrmi VR128:$src1, addr:$src2, imm:$cc)>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001745
1746// Shuffle and unpack instructions
Evan Cheng3ea4d672008-03-05 08:19:16 +00001747let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001748 def SHUFPDrri : PDIi8<0xC6, MRMSrcReg,
Evan Cheng14c97c32008-03-14 07:46:48 +00001749 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2, i8imm:$src3),
1750 "shufpd\t{$src3, $src2, $dst|$dst, $src2, $src3}",
1751 [(set VR128:$dst, (v2f64 (vector_shuffle
1752 VR128:$src1, VR128:$src2,
1753 SHUFP_shuffle_mask:$src3)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001754 def SHUFPDrmi : PDIi8<0xC6, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001755 (outs VR128:$dst), (ins VR128:$src1,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001756 f128mem:$src2, i8imm:$src3),
Dan Gohman91888f02007-07-31 20:11:57 +00001757 "shufpd\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001758 [(set VR128:$dst,
1759 (v2f64 (vector_shuffle
Dan Gohman7dc19012007-08-02 21:17:01 +00001760 VR128:$src1, (memopv2f64 addr:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001761 SHUFP_shuffle_mask:$src3)))]>;
1762
1763 let AddedComplexity = 10 in {
1764 def UNPCKHPDrr : PDI<0x15, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001765 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001766 "unpckhpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001767 [(set VR128:$dst,
1768 (v2f64 (vector_shuffle
1769 VR128:$src1, VR128:$src2,
1770 UNPCKH_shuffle_mask)))]>;
1771 def UNPCKHPDrm : PDI<0x15, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001772 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001773 "unpckhpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001774 [(set VR128:$dst,
1775 (v2f64 (vector_shuffle
Dan Gohman7dc19012007-08-02 21:17:01 +00001776 VR128:$src1, (memopv2f64 addr:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001777 UNPCKH_shuffle_mask)))]>;
1778
1779 def UNPCKLPDrr : PDI<0x14, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001780 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001781 "unpcklpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001782 [(set VR128:$dst,
1783 (v2f64 (vector_shuffle
1784 VR128:$src1, VR128:$src2,
1785 UNPCKL_shuffle_mask)))]>;
1786 def UNPCKLPDrm : PDI<0x14, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001787 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001788 "unpcklpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001789 [(set VR128:$dst,
1790 (v2f64 (vector_shuffle
Dan Gohman7dc19012007-08-02 21:17:01 +00001791 VR128:$src1, (memopv2f64 addr:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001792 UNPCKL_shuffle_mask)))]>;
1793 } // AddedComplexity
Evan Cheng3ea4d672008-03-05 08:19:16 +00001794} // Constraints = "$src1 = $dst"
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001795
1796
1797//===----------------------------------------------------------------------===//
1798// SSE integer instructions
1799
1800// Move Instructions
Chris Lattnerd1a9eb62008-01-11 06:59:07 +00001801let neverHasSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001802def MOVDQArr : PDI<0x6F, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001803 "movdqa\t{$src, $dst|$dst, $src}", []>;
Dan Gohman5574cc72008-12-03 18:15:48 +00001804let canFoldAsLoad = 1, mayLoad = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001805def MOVDQArm : PDI<0x6F, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001806 "movdqa\t{$src, $dst|$dst, $src}",
Evan Cheng51a49b22007-07-20 00:27:43 +00001807 [/*(set VR128:$dst, (alignedloadv2i64 addr:$src))*/]>;
Chris Lattnerd1a9eb62008-01-11 06:59:07 +00001808let mayStore = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001809def MOVDQAmr : PDI<0x7F, MRMDestMem, (outs), (ins i128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001810 "movdqa\t{$src, $dst|$dst, $src}",
Evan Cheng51a49b22007-07-20 00:27:43 +00001811 [/*(alignedstore (v2i64 VR128:$src), addr:$dst)*/]>;
Dan Gohman5574cc72008-12-03 18:15:48 +00001812let canFoldAsLoad = 1, mayLoad = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001813def MOVDQUrm : I<0x6F, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001814 "movdqu\t{$src, $dst|$dst, $src}",
Evan Cheng51a49b22007-07-20 00:27:43 +00001815 [/*(set VR128:$dst, (loadv2i64 addr:$src))*/]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001816 XS, Requires<[HasSSE2]>;
Chris Lattnerd1a9eb62008-01-11 06:59:07 +00001817let mayStore = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001818def MOVDQUmr : I<0x7F, MRMDestMem, (outs), (ins i128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001819 "movdqu\t{$src, $dst|$dst, $src}",
Evan Cheng51a49b22007-07-20 00:27:43 +00001820 [/*(store (v2i64 VR128:$src), addr:$dst)*/]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001821 XS, Requires<[HasSSE2]>;
1822
Dan Gohman4a4f1512007-07-18 20:23:34 +00001823// Intrinsic forms of MOVDQU load and store
Dan Gohman5574cc72008-12-03 18:15:48 +00001824let canFoldAsLoad = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001825def MOVDQUrm_Int : I<0x6F, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001826 "movdqu\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +00001827 [(set VR128:$dst, (int_x86_sse2_loadu_dq addr:$src))]>,
1828 XS, Requires<[HasSSE2]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001829def MOVDQUmr_Int : I<0x7F, MRMDestMem, (outs), (ins i128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001830 "movdqu\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +00001831 [(int_x86_sse2_storeu_dq addr:$dst, VR128:$src)]>,
1832 XS, Requires<[HasSSE2]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001833
Evan Cheng88004752008-03-05 08:11:27 +00001834let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001835
1836multiclass PDI_binop_rm_int<bits<8> opc, string OpcodeStr, Intrinsic IntId,
1837 bit Commutable = 0> {
Evan Chengb783fa32007-07-19 01:14:50 +00001838 def rr : PDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001839 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001840 [(set VR128:$dst, (IntId VR128:$src1, VR128:$src2))]> {
1841 let isCommutable = Commutable;
1842 }
Evan Chengb783fa32007-07-19 01:14:50 +00001843 def rm : PDI<opc, MRMSrcMem, (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001844 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001845 [(set VR128:$dst, (IntId VR128:$src1,
Dan Gohman4a4f1512007-07-18 20:23:34 +00001846 (bitconvert (memopv2i64 addr:$src2))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001847}
1848
Evan Chengf90f8f82008-05-03 00:52:09 +00001849multiclass PDI_binop_rmi_int<bits<8> opc, bits<8> opc2, Format ImmForm,
1850 string OpcodeStr,
1851 Intrinsic IntId, Intrinsic IntId2> {
1852 def rr : PDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
1853 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
1854 [(set VR128:$dst, (IntId VR128:$src1, VR128:$src2))]>;
1855 def rm : PDI<opc, MRMSrcMem, (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
1856 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
1857 [(set VR128:$dst, (IntId VR128:$src1,
1858 (bitconvert (memopv2i64 addr:$src2))))]>;
1859 def ri : PDIi8<opc2, ImmForm, (outs VR128:$dst), (ins VR128:$src1, i32i8imm:$src2),
1860 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
1861 [(set VR128:$dst, (IntId2 VR128:$src1, (i32 imm:$src2)))]>;
1862}
1863
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001864/// PDI_binop_rm - Simple SSE2 binary operator.
1865multiclass PDI_binop_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
1866 ValueType OpVT, bit Commutable = 0> {
Evan Chengb783fa32007-07-19 01:14:50 +00001867 def rr : PDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001868 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001869 [(set VR128:$dst, (OpVT (OpNode VR128:$src1, VR128:$src2)))]> {
1870 let isCommutable = Commutable;
1871 }
Evan Chengb783fa32007-07-19 01:14:50 +00001872 def rm : PDI<opc, MRMSrcMem, (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001873 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001874 [(set VR128:$dst, (OpVT (OpNode VR128:$src1,
Dan Gohman4a4f1512007-07-18 20:23:34 +00001875 (bitconvert (memopv2i64 addr:$src2)))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001876}
1877
1878/// PDI_binop_rm_v2i64 - Simple SSE2 binary operator whose type is v2i64.
1879///
1880/// FIXME: we could eliminate this and use PDI_binop_rm instead if tblgen knew
1881/// to collapse (bitconvert VT to VT) into its operand.
1882///
1883multiclass PDI_binop_rm_v2i64<bits<8> opc, string OpcodeStr, SDNode OpNode,
1884 bit Commutable = 0> {
Evan Chengb783fa32007-07-19 01:14:50 +00001885 def rr : PDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001886 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001887 [(set VR128:$dst, (v2i64 (OpNode VR128:$src1, VR128:$src2)))]> {
1888 let isCommutable = Commutable;
1889 }
Evan Chengb783fa32007-07-19 01:14:50 +00001890 def rm : PDI<opc, MRMSrcMem, (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001891 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohman4a4f1512007-07-18 20:23:34 +00001892 [(set VR128:$dst, (OpNode VR128:$src1,(memopv2i64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001893}
1894
Evan Cheng3ea4d672008-03-05 08:19:16 +00001895} // Constraints = "$src1 = $dst"
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001896
1897// 128-bit Integer Arithmetic
1898
1899defm PADDB : PDI_binop_rm<0xFC, "paddb", add, v16i8, 1>;
1900defm PADDW : PDI_binop_rm<0xFD, "paddw", add, v8i16, 1>;
1901defm PADDD : PDI_binop_rm<0xFE, "paddd", add, v4i32, 1>;
1902defm PADDQ : PDI_binop_rm_v2i64<0xD4, "paddq", add, 1>;
1903
1904defm PADDSB : PDI_binop_rm_int<0xEC, "paddsb" , int_x86_sse2_padds_b, 1>;
1905defm PADDSW : PDI_binop_rm_int<0xED, "paddsw" , int_x86_sse2_padds_w, 1>;
1906defm PADDUSB : PDI_binop_rm_int<0xDC, "paddusb", int_x86_sse2_paddus_b, 1>;
1907defm PADDUSW : PDI_binop_rm_int<0xDD, "paddusw", int_x86_sse2_paddus_w, 1>;
1908
1909defm PSUBB : PDI_binop_rm<0xF8, "psubb", sub, v16i8>;
1910defm PSUBW : PDI_binop_rm<0xF9, "psubw", sub, v8i16>;
1911defm PSUBD : PDI_binop_rm<0xFA, "psubd", sub, v4i32>;
1912defm PSUBQ : PDI_binop_rm_v2i64<0xFB, "psubq", sub>;
1913
1914defm PSUBSB : PDI_binop_rm_int<0xE8, "psubsb" , int_x86_sse2_psubs_b>;
1915defm PSUBSW : PDI_binop_rm_int<0xE9, "psubsw" , int_x86_sse2_psubs_w>;
1916defm PSUBUSB : PDI_binop_rm_int<0xD8, "psubusb", int_x86_sse2_psubus_b>;
1917defm PSUBUSW : PDI_binop_rm_int<0xD9, "psubusw", int_x86_sse2_psubus_w>;
1918
1919defm PMULLW : PDI_binop_rm<0xD5, "pmullw", mul, v8i16, 1>;
1920
1921defm PMULHUW : PDI_binop_rm_int<0xE4, "pmulhuw", int_x86_sse2_pmulhu_w, 1>;
1922defm PMULHW : PDI_binop_rm_int<0xE5, "pmulhw" , int_x86_sse2_pmulh_w , 1>;
1923defm PMULUDQ : PDI_binop_rm_int<0xF4, "pmuludq", int_x86_sse2_pmulu_dq, 1>;
1924
1925defm PMADDWD : PDI_binop_rm_int<0xF5, "pmaddwd", int_x86_sse2_pmadd_wd, 1>;
1926
1927defm PAVGB : PDI_binop_rm_int<0xE0, "pavgb", int_x86_sse2_pavg_b, 1>;
1928defm PAVGW : PDI_binop_rm_int<0xE3, "pavgw", int_x86_sse2_pavg_w, 1>;
1929
1930
1931defm PMINUB : PDI_binop_rm_int<0xDA, "pminub", int_x86_sse2_pminu_b, 1>;
1932defm PMINSW : PDI_binop_rm_int<0xEA, "pminsw", int_x86_sse2_pmins_w, 1>;
1933defm PMAXUB : PDI_binop_rm_int<0xDE, "pmaxub", int_x86_sse2_pmaxu_b, 1>;
1934defm PMAXSW : PDI_binop_rm_int<0xEE, "pmaxsw", int_x86_sse2_pmaxs_w, 1>;
1935defm PSADBW : PDI_binop_rm_int<0xE0, "psadbw", int_x86_sse2_psad_bw, 1>;
1936
1937
Evan Chengf90f8f82008-05-03 00:52:09 +00001938defm PSLLW : PDI_binop_rmi_int<0xF1, 0x71, MRM6r, "psllw",
1939 int_x86_sse2_psll_w, int_x86_sse2_pslli_w>;
1940defm PSLLD : PDI_binop_rmi_int<0xF2, 0x72, MRM6r, "pslld",
1941 int_x86_sse2_psll_d, int_x86_sse2_pslli_d>;
1942defm PSLLQ : PDI_binop_rmi_int<0xF3, 0x73, MRM6r, "psllq",
1943 int_x86_sse2_psll_q, int_x86_sse2_pslli_q>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001944
Evan Chengf90f8f82008-05-03 00:52:09 +00001945defm PSRLW : PDI_binop_rmi_int<0xD1, 0x71, MRM2r, "psrlw",
1946 int_x86_sse2_psrl_w, int_x86_sse2_psrli_w>;
1947defm PSRLD : PDI_binop_rmi_int<0xD2, 0x72, MRM2r, "psrld",
1948 int_x86_sse2_psrl_d, int_x86_sse2_psrli_d>;
Nate Begemanc2ca5f62008-05-13 17:52:09 +00001949defm PSRLQ : PDI_binop_rmi_int<0xD3, 0x73, MRM2r, "psrlq",
Evan Chengf90f8f82008-05-03 00:52:09 +00001950 int_x86_sse2_psrl_q, int_x86_sse2_psrli_q>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001951
Evan Chengf90f8f82008-05-03 00:52:09 +00001952defm PSRAW : PDI_binop_rmi_int<0xE1, 0x71, MRM4r, "psraw",
1953 int_x86_sse2_psra_w, int_x86_sse2_psrai_w>;
Nate Begemand66fc342008-05-13 01:47:52 +00001954defm PSRAD : PDI_binop_rmi_int<0xE2, 0x72, MRM4r, "psrad",
Evan Chengf90f8f82008-05-03 00:52:09 +00001955 int_x86_sse2_psra_d, int_x86_sse2_psrai_d>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001956
1957// 128-bit logical shifts.
Evan Cheng3ea4d672008-03-05 08:19:16 +00001958let Constraints = "$src1 = $dst", neverHasSideEffects = 1 in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001959 def PSLLDQri : PDIi8<0x73, MRM7r,
Evan Chengb783fa32007-07-19 01:14:50 +00001960 (outs VR128:$dst), (ins VR128:$src1, i32i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001961 "pslldq\t{$src2, $dst|$dst, $src2}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001962 def PSRLDQri : PDIi8<0x73, MRM3r,
Evan Chengb783fa32007-07-19 01:14:50 +00001963 (outs VR128:$dst), (ins VR128:$src1, i32i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001964 "psrldq\t{$src2, $dst|$dst, $src2}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001965 // PSRADQri doesn't exist in SSE[1-3].
1966}
1967
1968let Predicates = [HasSSE2] in {
1969 def : Pat<(int_x86_sse2_psll_dq VR128:$src1, imm:$src2),
1970 (v2i64 (PSLLDQri VR128:$src1, (PSxLDQ_imm imm:$src2)))>;
1971 def : Pat<(int_x86_sse2_psrl_dq VR128:$src1, imm:$src2),
1972 (v2i64 (PSRLDQri VR128:$src1, (PSxLDQ_imm imm:$src2)))>;
Bill Wendling314ee052008-10-02 05:56:52 +00001973 def : Pat<(int_x86_sse2_psll_dq_bs VR128:$src1, imm:$src2),
1974 (v2i64 (PSLLDQri VR128:$src1, imm:$src2))>;
1975 def : Pat<(int_x86_sse2_psrl_dq_bs VR128:$src1, imm:$src2),
1976 (v2i64 (PSRLDQri VR128:$src1, imm:$src2))>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001977 def : Pat<(v2f64 (X86fsrl VR128:$src1, i32immSExt8:$src2)),
1978 (v2f64 (PSRLDQri VR128:$src1, (PSxLDQ_imm imm:$src2)))>;
Evan Chengdea99362008-05-29 08:22:04 +00001979
1980 // Shift up / down and insert zero's.
1981 def : Pat<(v2i64 (X86vshl VR128:$src, (i8 imm:$amt))),
1982 (v2i64 (PSLLDQri VR128:$src, (PSxLDQ_imm imm:$amt)))>;
1983 def : Pat<(v2i64 (X86vshr VR128:$src, (i8 imm:$amt))),
1984 (v2i64 (PSRLDQri VR128:$src, (PSxLDQ_imm imm:$amt)))>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001985}
1986
1987// Logical
1988defm PAND : PDI_binop_rm_v2i64<0xDB, "pand", and, 1>;
1989defm POR : PDI_binop_rm_v2i64<0xEB, "por" , or , 1>;
1990defm PXOR : PDI_binop_rm_v2i64<0xEF, "pxor", xor, 1>;
1991
Evan Cheng3ea4d672008-03-05 08:19:16 +00001992let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001993 def PANDNrr : PDI<0xDF, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001994 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001995 "pandn\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001996 [(set VR128:$dst, (v2i64 (and (vnot VR128:$src1),
1997 VR128:$src2)))]>;
1998
1999 def PANDNrm : PDI<0xDF, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002000 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002001 "pandn\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002002 [(set VR128:$dst, (v2i64 (and (vnot VR128:$src1),
Dan Gohman7dc19012007-08-02 21:17:01 +00002003 (memopv2i64 addr:$src2))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002004}
2005
2006// SSE2 Integer comparison
2007defm PCMPEQB : PDI_binop_rm_int<0x74, "pcmpeqb", int_x86_sse2_pcmpeq_b>;
2008defm PCMPEQW : PDI_binop_rm_int<0x75, "pcmpeqw", int_x86_sse2_pcmpeq_w>;
2009defm PCMPEQD : PDI_binop_rm_int<0x76, "pcmpeqd", int_x86_sse2_pcmpeq_d>;
2010defm PCMPGTB : PDI_binop_rm_int<0x64, "pcmpgtb", int_x86_sse2_pcmpgt_b>;
2011defm PCMPGTW : PDI_binop_rm_int<0x65, "pcmpgtw", int_x86_sse2_pcmpgt_w>;
2012defm PCMPGTD : PDI_binop_rm_int<0x66, "pcmpgtd", int_x86_sse2_pcmpgt_d>;
2013
Nate Begeman03605a02008-07-17 16:51:19 +00002014def : Pat<(v16i8 (X86pcmpeqb VR128:$src1, VR128:$src2)),
Nate Begeman78ca4f92008-05-12 23:09:43 +00002015 (PCMPEQBrr VR128:$src1, VR128:$src2)>;
Nate Begeman03605a02008-07-17 16:51:19 +00002016def : Pat<(v16i8 (X86pcmpeqb VR128:$src1, (memop addr:$src2))),
Nate Begeman78ca4f92008-05-12 23:09:43 +00002017 (PCMPEQBrm VR128:$src1, addr:$src2)>;
Nate Begeman03605a02008-07-17 16:51:19 +00002018def : Pat<(v8i16 (X86pcmpeqw VR128:$src1, VR128:$src2)),
Nate Begeman78ca4f92008-05-12 23:09:43 +00002019 (PCMPEQWrr VR128:$src1, VR128:$src2)>;
Nate Begeman03605a02008-07-17 16:51:19 +00002020def : Pat<(v8i16 (X86pcmpeqw VR128:$src1, (memop addr:$src2))),
Nate Begeman78ca4f92008-05-12 23:09:43 +00002021 (PCMPEQWrm VR128:$src1, addr:$src2)>;
Nate Begeman03605a02008-07-17 16:51:19 +00002022def : Pat<(v4i32 (X86pcmpeqd VR128:$src1, VR128:$src2)),
Nate Begeman78ca4f92008-05-12 23:09:43 +00002023 (PCMPEQDrr VR128:$src1, VR128:$src2)>;
Nate Begeman03605a02008-07-17 16:51:19 +00002024def : Pat<(v4i32 (X86pcmpeqd VR128:$src1, (memop addr:$src2))),
Nate Begeman78ca4f92008-05-12 23:09:43 +00002025 (PCMPEQDrm VR128:$src1, addr:$src2)>;
2026
Nate Begeman03605a02008-07-17 16:51:19 +00002027def : Pat<(v16i8 (X86pcmpgtb VR128:$src1, VR128:$src2)),
Nate Begeman78ca4f92008-05-12 23:09:43 +00002028 (PCMPGTBrr VR128:$src1, VR128:$src2)>;
Nate Begeman03605a02008-07-17 16:51:19 +00002029def : Pat<(v16i8 (X86pcmpgtb VR128:$src1, (memop addr:$src2))),
Nate Begeman78ca4f92008-05-12 23:09:43 +00002030 (PCMPGTBrm VR128:$src1, addr:$src2)>;
Nate Begeman03605a02008-07-17 16:51:19 +00002031def : Pat<(v8i16 (X86pcmpgtw VR128:$src1, VR128:$src2)),
Nate Begeman78ca4f92008-05-12 23:09:43 +00002032 (PCMPGTWrr VR128:$src1, VR128:$src2)>;
Nate Begeman03605a02008-07-17 16:51:19 +00002033def : Pat<(v8i16 (X86pcmpgtw VR128:$src1, (memop addr:$src2))),
Nate Begeman78ca4f92008-05-12 23:09:43 +00002034 (PCMPGTWrm VR128:$src1, addr:$src2)>;
Nate Begeman03605a02008-07-17 16:51:19 +00002035def : Pat<(v4i32 (X86pcmpgtd VR128:$src1, VR128:$src2)),
Nate Begeman78ca4f92008-05-12 23:09:43 +00002036 (PCMPGTDrr VR128:$src1, VR128:$src2)>;
Nate Begeman03605a02008-07-17 16:51:19 +00002037def : Pat<(v4i32 (X86pcmpgtd VR128:$src1, (memop addr:$src2))),
Nate Begeman78ca4f92008-05-12 23:09:43 +00002038 (PCMPGTDrm VR128:$src1, addr:$src2)>;
2039
2040
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002041// Pack instructions
2042defm PACKSSWB : PDI_binop_rm_int<0x63, "packsswb", int_x86_sse2_packsswb_128>;
2043defm PACKSSDW : PDI_binop_rm_int<0x6B, "packssdw", int_x86_sse2_packssdw_128>;
2044defm PACKUSWB : PDI_binop_rm_int<0x67, "packuswb", int_x86_sse2_packuswb_128>;
2045
2046// Shuffle and unpack instructions
2047def PSHUFDri : PDIi8<0x70, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002048 (outs VR128:$dst), (ins VR128:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002049 "pshufd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002050 [(set VR128:$dst, (v4i32 (vector_shuffle
2051 VR128:$src1, (undef),
2052 PSHUFD_shuffle_mask:$src2)))]>;
2053def PSHUFDmi : PDIi8<0x70, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002054 (outs VR128:$dst), (ins i128mem:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002055 "pshufd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002056 [(set VR128:$dst, (v4i32 (vector_shuffle
Dan Gohman4a4f1512007-07-18 20:23:34 +00002057 (bc_v4i32(memopv2i64 addr:$src1)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002058 (undef),
2059 PSHUFD_shuffle_mask:$src2)))]>;
2060
2061// SSE2 with ImmT == Imm8 and XS prefix.
2062def PSHUFHWri : Ii8<0x70, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002063 (outs VR128:$dst), (ins VR128:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002064 "pshufhw\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002065 [(set VR128:$dst, (v8i16 (vector_shuffle
2066 VR128:$src1, (undef),
2067 PSHUFHW_shuffle_mask:$src2)))]>,
2068 XS, Requires<[HasSSE2]>;
2069def PSHUFHWmi : Ii8<0x70, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002070 (outs VR128:$dst), (ins i128mem:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002071 "pshufhw\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002072 [(set VR128:$dst, (v8i16 (vector_shuffle
Dan Gohman4a4f1512007-07-18 20:23:34 +00002073 (bc_v8i16 (memopv2i64 addr:$src1)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002074 (undef),
2075 PSHUFHW_shuffle_mask:$src2)))]>,
2076 XS, Requires<[HasSSE2]>;
2077
2078// SSE2 with ImmT == Imm8 and XD prefix.
2079def PSHUFLWri : Ii8<0x70, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002080 (outs VR128:$dst), (ins VR128:$src1, i32i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002081 "pshuflw\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002082 [(set VR128:$dst, (v8i16 (vector_shuffle
2083 VR128:$src1, (undef),
2084 PSHUFLW_shuffle_mask:$src2)))]>,
2085 XD, Requires<[HasSSE2]>;
2086def PSHUFLWmi : Ii8<0x70, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002087 (outs VR128:$dst), (ins i128mem:$src1, i32i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002088 "pshuflw\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002089 [(set VR128:$dst, (v8i16 (vector_shuffle
Dan Gohman4a4f1512007-07-18 20:23:34 +00002090 (bc_v8i16 (memopv2i64 addr:$src1)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002091 (undef),
2092 PSHUFLW_shuffle_mask:$src2)))]>,
2093 XD, Requires<[HasSSE2]>;
2094
2095
Evan Cheng3ea4d672008-03-05 08:19:16 +00002096let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002097 def PUNPCKLBWrr : PDI<0x60, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002098 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002099 "punpcklbw\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002100 [(set VR128:$dst,
2101 (v16i8 (vector_shuffle VR128:$src1, VR128:$src2,
2102 UNPCKL_shuffle_mask)))]>;
2103 def PUNPCKLBWrm : PDI<0x60, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002104 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002105 "punpcklbw\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002106 [(set VR128:$dst,
2107 (v16i8 (vector_shuffle VR128:$src1,
Dan Gohman4a4f1512007-07-18 20:23:34 +00002108 (bc_v16i8 (memopv2i64 addr:$src2)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002109 UNPCKL_shuffle_mask)))]>;
2110 def PUNPCKLWDrr : PDI<0x61, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002111 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002112 "punpcklwd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002113 [(set VR128:$dst,
2114 (v8i16 (vector_shuffle VR128:$src1, VR128:$src2,
2115 UNPCKL_shuffle_mask)))]>;
2116 def PUNPCKLWDrm : PDI<0x61, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002117 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002118 "punpcklwd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002119 [(set VR128:$dst,
2120 (v8i16 (vector_shuffle VR128:$src1,
Dan Gohman4a4f1512007-07-18 20:23:34 +00002121 (bc_v8i16 (memopv2i64 addr:$src2)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002122 UNPCKL_shuffle_mask)))]>;
2123 def PUNPCKLDQrr : PDI<0x62, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002124 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002125 "punpckldq\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002126 [(set VR128:$dst,
2127 (v4i32 (vector_shuffle VR128:$src1, VR128:$src2,
2128 UNPCKL_shuffle_mask)))]>;
2129 def PUNPCKLDQrm : PDI<0x62, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002130 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002131 "punpckldq\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002132 [(set VR128:$dst,
2133 (v4i32 (vector_shuffle VR128:$src1,
Dan Gohman4a4f1512007-07-18 20:23:34 +00002134 (bc_v4i32 (memopv2i64 addr:$src2)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002135 UNPCKL_shuffle_mask)))]>;
2136 def PUNPCKLQDQrr : PDI<0x6C, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002137 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002138 "punpcklqdq\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002139 [(set VR128:$dst,
2140 (v2i64 (vector_shuffle VR128:$src1, VR128:$src2,
2141 UNPCKL_shuffle_mask)))]>;
2142 def PUNPCKLQDQrm : PDI<0x6C, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002143 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002144 "punpcklqdq\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002145 [(set VR128:$dst,
2146 (v2i64 (vector_shuffle VR128:$src1,
Dan Gohman4a4f1512007-07-18 20:23:34 +00002147 (memopv2i64 addr:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002148 UNPCKL_shuffle_mask)))]>;
2149
2150 def PUNPCKHBWrr : PDI<0x68, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002151 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002152 "punpckhbw\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002153 [(set VR128:$dst,
2154 (v16i8 (vector_shuffle VR128:$src1, VR128:$src2,
2155 UNPCKH_shuffle_mask)))]>;
2156 def PUNPCKHBWrm : PDI<0x68, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002157 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002158 "punpckhbw\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002159 [(set VR128:$dst,
2160 (v16i8 (vector_shuffle VR128:$src1,
Dan Gohman4a4f1512007-07-18 20:23:34 +00002161 (bc_v16i8 (memopv2i64 addr:$src2)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002162 UNPCKH_shuffle_mask)))]>;
2163 def PUNPCKHWDrr : PDI<0x69, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002164 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002165 "punpckhwd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002166 [(set VR128:$dst,
2167 (v8i16 (vector_shuffle VR128:$src1, VR128:$src2,
2168 UNPCKH_shuffle_mask)))]>;
2169 def PUNPCKHWDrm : PDI<0x69, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002170 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002171 "punpckhwd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002172 [(set VR128:$dst,
2173 (v8i16 (vector_shuffle VR128:$src1,
Dan Gohman4a4f1512007-07-18 20:23:34 +00002174 (bc_v8i16 (memopv2i64 addr:$src2)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002175 UNPCKH_shuffle_mask)))]>;
2176 def PUNPCKHDQrr : PDI<0x6A, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002177 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002178 "punpckhdq\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002179 [(set VR128:$dst,
2180 (v4i32 (vector_shuffle VR128:$src1, VR128:$src2,
2181 UNPCKH_shuffle_mask)))]>;
2182 def PUNPCKHDQrm : PDI<0x6A, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002183 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002184 "punpckhdq\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002185 [(set VR128:$dst,
2186 (v4i32 (vector_shuffle VR128:$src1,
Dan Gohman4a4f1512007-07-18 20:23:34 +00002187 (bc_v4i32 (memopv2i64 addr:$src2)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002188 UNPCKH_shuffle_mask)))]>;
2189 def PUNPCKHQDQrr : PDI<0x6D, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002190 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002191 "punpckhqdq\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002192 [(set VR128:$dst,
2193 (v2i64 (vector_shuffle VR128:$src1, VR128:$src2,
2194 UNPCKH_shuffle_mask)))]>;
2195 def PUNPCKHQDQrm : PDI<0x6D, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002196 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002197 "punpckhqdq\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002198 [(set VR128:$dst,
2199 (v2i64 (vector_shuffle VR128:$src1,
Dan Gohman4a4f1512007-07-18 20:23:34 +00002200 (memopv2i64 addr:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002201 UNPCKH_shuffle_mask)))]>;
2202}
2203
2204// Extract / Insert
2205def PEXTRWri : PDIi8<0xC5, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002206 (outs GR32:$dst), (ins VR128:$src1, i32i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002207 "pextrw\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002208 [(set GR32:$dst, (X86pextrw (v8i16 VR128:$src1),
Nate Begemand77e59e2008-02-11 04:19:36 +00002209 imm:$src2))]>;
Evan Cheng3ea4d672008-03-05 08:19:16 +00002210let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002211 def PINSRWrri : PDIi8<0xC4, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002212 (outs VR128:$dst), (ins VR128:$src1,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002213 GR32:$src2, i32i8imm:$src3),
Dan Gohman91888f02007-07-31 20:11:57 +00002214 "pinsrw\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002215 [(set VR128:$dst,
Nate Begemand77e59e2008-02-11 04:19:36 +00002216 (X86pinsrw VR128:$src1, GR32:$src2, imm:$src3))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002217 def PINSRWrmi : PDIi8<0xC4, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002218 (outs VR128:$dst), (ins VR128:$src1,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002219 i16mem:$src2, i32i8imm:$src3),
Dan Gohman91888f02007-07-31 20:11:57 +00002220 "pinsrw\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Nate Begemand77e59e2008-02-11 04:19:36 +00002221 [(set VR128:$dst,
2222 (X86pinsrw VR128:$src1, (extloadi16 addr:$src2),
2223 imm:$src3))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002224}
2225
2226// Mask creation
Evan Chengb783fa32007-07-19 01:14:50 +00002227def PMOVMSKBrr : PDI<0xD7, MRMSrcReg, (outs GR32:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002228 "pmovmskb\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002229 [(set GR32:$dst, (int_x86_sse2_pmovmskb_128 VR128:$src))]>;
2230
2231// Conditional store
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002232let Uses = [EDI] in
Evan Chengb783fa32007-07-19 01:14:50 +00002233def MASKMOVDQU : PDI<0xF7, MRMSrcReg, (outs), (ins VR128:$src, VR128:$mask),
Dan Gohman91888f02007-07-31 20:11:57 +00002234 "maskmovdqu\t{$mask, $src|$src, $mask}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002235 [(int_x86_sse2_maskmov_dqu VR128:$src, VR128:$mask, EDI)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002236
Evan Cheng430de082009-02-10 22:06:28 +00002237let Uses = [RDI] in
2238def MASKMOVDQU64 : PDI<0xF7, MRMSrcReg, (outs), (ins VR128:$src, VR128:$mask),
2239 "maskmovdqu\t{$mask, $src|$src, $mask}",
2240 [(int_x86_sse2_maskmov_dqu VR128:$src, VR128:$mask, RDI)]>;
2241
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002242// Non-temporal stores
Evan Chengb783fa32007-07-19 01:14:50 +00002243def MOVNTPDmr : PDI<0x2B, MRMDestMem, (outs), (ins i128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002244 "movntpd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002245 [(int_x86_sse2_movnt_pd addr:$dst, VR128:$src)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002246def MOVNTDQmr : PDI<0xE7, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002247 "movntdq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002248 [(int_x86_sse2_movnt_dq addr:$dst, VR128:$src)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002249def MOVNTImr : I<0xC3, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002250 "movnti\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002251 [(int_x86_sse2_movnt_i addr:$dst, GR32:$src)]>,
2252 TB, Requires<[HasSSE2]>;
2253
2254// Flush cache
Evan Chengb783fa32007-07-19 01:14:50 +00002255def CLFLUSH : I<0xAE, MRM7m, (outs), (ins i8mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002256 "clflush\t$src", [(int_x86_sse2_clflush addr:$src)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002257 TB, Requires<[HasSSE2]>;
2258
2259// Load, store, and memory fence
Evan Cheng5d0d34e2008-10-17 17:14:20 +00002260def LFENCE : I<0xAE, MRM5r, (outs), (ins),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002261 "lfence", [(int_x86_sse2_lfence)]>, TB, Requires<[HasSSE2]>;
Evan Cheng5d0d34e2008-10-17 17:14:20 +00002262def MFENCE : I<0xAE, MRM6r, (outs), (ins),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002263 "mfence", [(int_x86_sse2_mfence)]>, TB, Requires<[HasSSE2]>;
2264
Andrew Lenharth785610d2008-02-16 01:24:58 +00002265//TODO: custom lower this so as to never even generate the noop
2266def : Pat<(membarrier (i8 imm:$ll), (i8 imm:$ls), (i8 imm:$sl), (i8 imm:$ss),
2267 (i8 0)), (NOOP)>;
2268def : Pat<(membarrier (i8 0), (i8 0), (i8 0), (i8 1), (i8 1)), (SFENCE)>;
2269def : Pat<(membarrier (i8 1), (i8 0), (i8 0), (i8 0), (i8 1)), (LFENCE)>;
2270def : Pat<(membarrier (i8 imm:$ll), (i8 imm:$ls), (i8 imm:$sl), (i8 imm:$ss),
2271 (i8 1)), (MFENCE)>;
2272
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002273// Alias instructions that map zero vector to pxor / xorp* for sse.
Dan Gohman5574cc72008-12-03 18:15:48 +00002274// We set canFoldAsLoad because this can be converted to a constant-pool
Dan Gohman37eb6c82008-12-03 05:21:24 +00002275// load of an all-ones value if folding it would be beneficial.
Dan Gohman5574cc72008-12-03 18:15:48 +00002276let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00002277 def V_SETALLONES : PDI<0x76, MRMInitReg, (outs VR128:$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00002278 "pcmpeqd\t$dst, $dst",
Chris Lattnere6aa3862007-11-25 00:24:49 +00002279 [(set VR128:$dst, (v4i32 immAllOnesV))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002280
2281// FR64 to 128-bit vector conversion.
Evan Chengbd0ca9c2009-02-05 08:42:55 +00002282let isAsCheapAsAMove = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00002283def MOVSD2PDrr : SDI<0x10, MRMSrcReg, (outs VR128:$dst), (ins FR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002284 "movsd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002285 [(set VR128:$dst,
2286 (v2f64 (scalar_to_vector FR64:$src)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002287def MOVSD2PDrm : SDI<0x10, MRMSrcMem, (outs VR128:$dst), (ins f64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002288 "movsd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002289 [(set VR128:$dst,
2290 (v2f64 (scalar_to_vector (loadf64 addr:$src))))]>;
2291
Evan Chengb783fa32007-07-19 01:14:50 +00002292def MOVDI2PDIrr : PDI<0x6E, MRMSrcReg, (outs VR128:$dst), (ins GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002293 "movd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002294 [(set VR128:$dst,
2295 (v4i32 (scalar_to_vector GR32:$src)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002296def MOVDI2PDIrm : PDI<0x6E, MRMSrcMem, (outs VR128:$dst), (ins i32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002297 "movd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002298 [(set VR128:$dst,
2299 (v4i32 (scalar_to_vector (loadi32 addr:$src))))]>;
2300
Evan Chengb783fa32007-07-19 01:14:50 +00002301def MOVDI2SSrr : PDI<0x6E, MRMSrcReg, (outs FR32:$dst), (ins GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002302 "movd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002303 [(set FR32:$dst, (bitconvert GR32:$src))]>;
2304
Evan Chengb783fa32007-07-19 01:14:50 +00002305def MOVDI2SSrm : PDI<0x6E, MRMSrcMem, (outs FR32:$dst), (ins i32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002306 "movd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002307 [(set FR32:$dst, (bitconvert (loadi32 addr:$src)))]>;
2308
2309// SSE2 instructions with XS prefix
Evan Chengb783fa32007-07-19 01:14:50 +00002310def MOVQI2PQIrm : I<0x7E, MRMSrcMem, (outs VR128:$dst), (ins i64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002311 "movq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002312 [(set VR128:$dst,
2313 (v2i64 (scalar_to_vector (loadi64 addr:$src))))]>, XS,
2314 Requires<[HasSSE2]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002315def MOVPQI2QImr : PDI<0xD6, MRMDestMem, (outs), (ins i64mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002316 "movq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002317 [(store (i64 (vector_extract (v2i64 VR128:$src),
2318 (iPTR 0))), addr:$dst)]>;
2319
2320// FIXME: may not be able to eliminate this movss with coalescing the src and
2321// dest register classes are different. We really want to write this pattern
2322// like this:
2323// def : Pat<(f32 (vector_extract (v4f32 VR128:$src), (iPTR 0))),
2324// (f32 FR32:$src)>;
Evan Chengbd0ca9c2009-02-05 08:42:55 +00002325let isAsCheapAsAMove = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00002326def MOVPD2SDrr : SDI<0x10, MRMSrcReg, (outs FR64:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002327 "movsd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002328 [(set FR64:$dst, (vector_extract (v2f64 VR128:$src),
2329 (iPTR 0)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002330def MOVPD2SDmr : SDI<0x11, MRMDestMem, (outs), (ins f64mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002331 "movsd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002332 [(store (f64 (vector_extract (v2f64 VR128:$src),
2333 (iPTR 0))), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002334def MOVPDI2DIrr : PDI<0x7E, MRMDestReg, (outs GR32:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002335 "movd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002336 [(set GR32:$dst, (vector_extract (v4i32 VR128:$src),
2337 (iPTR 0)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002338def MOVPDI2DImr : PDI<0x7E, MRMDestMem, (outs), (ins i32mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002339 "movd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002340 [(store (i32 (vector_extract (v4i32 VR128:$src),
2341 (iPTR 0))), addr:$dst)]>;
2342
Evan Chengb783fa32007-07-19 01:14:50 +00002343def MOVSS2DIrr : PDI<0x7E, MRMDestReg, (outs GR32:$dst), (ins FR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002344 "movd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002345 [(set GR32:$dst, (bitconvert FR32:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002346def MOVSS2DImr : PDI<0x7E, MRMDestMem, (outs), (ins i32mem:$dst, FR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002347 "movd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002348 [(store (i32 (bitconvert FR32:$src)), addr:$dst)]>;
2349
2350
2351// Move to lower bits of a VR128, leaving upper bits alone.
2352// Three operand (but two address) aliases.
Evan Cheng3ea4d672008-03-05 08:19:16 +00002353let Constraints = "$src1 = $dst" in {
Chris Lattnerd1a9eb62008-01-11 06:59:07 +00002354 let neverHasSideEffects = 1 in
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002355 def MOVLSD2PDrr : SDI<0x10, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002356 (outs VR128:$dst), (ins VR128:$src1, FR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002357 "movsd\t{$src2, $dst|$dst, $src2}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002358
2359 let AddedComplexity = 15 in
2360 def MOVLPDrr : SDI<0x10, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002361 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002362 "movsd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002363 [(set VR128:$dst,
2364 (v2f64 (vector_shuffle VR128:$src1, VR128:$src2,
2365 MOVL_shuffle_mask)))]>;
2366}
2367
2368// Store / copy lower 64-bits of a XMM register.
Evan Chengb783fa32007-07-19 01:14:50 +00002369def MOVLQ128mr : PDI<0xD6, MRMDestMem, (outs), (ins i64mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002370 "movq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002371 [(int_x86_sse2_storel_dq addr:$dst, VR128:$src)]>;
2372
2373// Move to lower bits of a VR128 and zeroing upper bits.
2374// Loading from memory automatically zeroing upper bits.
Evan Chengd743a5f2008-05-10 00:59:18 +00002375let AddedComplexity = 20 in {
2376def MOVZSD2PDrm : SDI<0x10, MRMSrcMem, (outs VR128:$dst), (ins f64mem:$src),
2377 "movsd\t{$src, $dst|$dst, $src}",
2378 [(set VR128:$dst,
2379 (v2f64 (X86vzmovl (v2f64 (scalar_to_vector
2380 (loadf64 addr:$src))))))]>;
Evan Cheng40ee6e52008-05-08 00:57:18 +00002381
Evan Cheng056afe12008-05-20 18:24:47 +00002382def : Pat<(v2f64 (X86vzmovl (loadv2f64 addr:$src))),
2383 (MOVZSD2PDrm addr:$src)>;
2384def : Pat<(v2f64 (X86vzmovl (bc_v2f64 (loadv4f32 addr:$src)))),
Evan Chengd743a5f2008-05-10 00:59:18 +00002385 (MOVZSD2PDrm addr:$src)>;
Evan Chenge9b9c672008-05-09 21:53:03 +00002386def : Pat<(v2f64 (X86vzload addr:$src)), (MOVZSD2PDrm addr:$src)>;
Evan Chengd743a5f2008-05-10 00:59:18 +00002387}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002388
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002389// movd / movq to XMM register zero-extends
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002390let AddedComplexity = 15 in {
Evan Chengb783fa32007-07-19 01:14:50 +00002391def MOVZDI2PDIrr : PDI<0x6E, MRMSrcReg, (outs VR128:$dst), (ins GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002392 "movd\t{$src, $dst|$dst, $src}",
Evan Chenge9b9c672008-05-09 21:53:03 +00002393 [(set VR128:$dst, (v4i32 (X86vzmovl
Evan Cheng40ee6e52008-05-08 00:57:18 +00002394 (v4i32 (scalar_to_vector GR32:$src)))))]>;
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002395// This is X86-64 only.
2396def MOVZQI2PQIrr : RPDI<0x6E, MRMSrcReg, (outs VR128:$dst), (ins GR64:$src),
2397 "mov{d|q}\t{$src, $dst|$dst, $src}",
Evan Chenge9b9c672008-05-09 21:53:03 +00002398 [(set VR128:$dst, (v2i64 (X86vzmovl
Evan Cheng40ee6e52008-05-08 00:57:18 +00002399 (v2i64 (scalar_to_vector GR64:$src)))))]>;
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002400}
2401
2402let AddedComplexity = 20 in {
Evan Chengb783fa32007-07-19 01:14:50 +00002403def MOVZDI2PDIrm : PDI<0x6E, MRMSrcMem, (outs VR128:$dst), (ins i32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002404 "movd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002405 [(set VR128:$dst,
Evan Chenge9b9c672008-05-09 21:53:03 +00002406 (v4i32 (X86vzmovl (v4i32 (scalar_to_vector
Evan Cheng40ee6e52008-05-08 00:57:18 +00002407 (loadi32 addr:$src))))))]>;
Evan Cheng3ad16c42008-05-22 18:56:56 +00002408
2409def : Pat<(v4i32 (X86vzmovl (loadv4i32 addr:$src))),
2410 (MOVZDI2PDIrm addr:$src)>;
2411def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv4f32 addr:$src)))),
2412 (MOVZDI2PDIrm addr:$src)>;
Duncan Sands2418bec2008-06-13 19:07:40 +00002413def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv2i64 addr:$src)))),
2414 (MOVZDI2PDIrm addr:$src)>;
Evan Cheng3ad16c42008-05-22 18:56:56 +00002415
Evan Chengb783fa32007-07-19 01:14:50 +00002416def MOVZQI2PQIrm : I<0x7E, MRMSrcMem, (outs VR128:$dst), (ins i64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002417 "movq\t{$src, $dst|$dst, $src}",
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002418 [(set VR128:$dst,
Evan Chenge9b9c672008-05-09 21:53:03 +00002419 (v2i64 (X86vzmovl (v2i64 (scalar_to_vector
Evan Cheng40ee6e52008-05-08 00:57:18 +00002420 (loadi64 addr:$src))))))]>, XS,
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002421 Requires<[HasSSE2]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002422
Evan Cheng3ad16c42008-05-22 18:56:56 +00002423def : Pat<(v2i64 (X86vzmovl (loadv2i64 addr:$src))),
2424 (MOVZQI2PQIrm addr:$src)>;
2425def : Pat<(v2i64 (X86vzmovl (bc_v2i64 (loadv4f32 addr:$src)))),
2426 (MOVZQI2PQIrm addr:$src)>;
Evan Chenge9b9c672008-05-09 21:53:03 +00002427def : Pat<(v2i64 (X86vzload addr:$src)), (MOVZQI2PQIrm addr:$src)>;
Evan Chengd743a5f2008-05-10 00:59:18 +00002428}
Evan Chenge9b9c672008-05-09 21:53:03 +00002429
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002430// Moving from XMM to XMM and clear upper 64 bits. Note, there is a bug in
2431// IA32 document. movq xmm1, xmm2 does clear the high bits.
2432let AddedComplexity = 15 in
2433def MOVZPQILo2PQIrr : I<0x7E, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
2434 "movq\t{$src, $dst|$dst, $src}",
Evan Chenge9b9c672008-05-09 21:53:03 +00002435 [(set VR128:$dst, (v2i64 (X86vzmovl (v2i64 VR128:$src))))]>,
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002436 XS, Requires<[HasSSE2]>;
2437
Evan Cheng056afe12008-05-20 18:24:47 +00002438let AddedComplexity = 20 in {
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002439def MOVZPQILo2PQIrm : I<0x7E, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
2440 "movq\t{$src, $dst|$dst, $src}",
Evan Chenge9b9c672008-05-09 21:53:03 +00002441 [(set VR128:$dst, (v2i64 (X86vzmovl
Evan Cheng056afe12008-05-20 18:24:47 +00002442 (loadv2i64 addr:$src))))]>,
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002443 XS, Requires<[HasSSE2]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002444
Evan Cheng056afe12008-05-20 18:24:47 +00002445def : Pat<(v2i64 (X86vzmovl (bc_v2i64 (loadv4i32 addr:$src)))),
2446 (MOVZPQILo2PQIrm addr:$src)>;
2447}
2448
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002449//===----------------------------------------------------------------------===//
2450// SSE3 Instructions
2451//===----------------------------------------------------------------------===//
2452
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002453// Move Instructions
Evan Chengb783fa32007-07-19 01:14:50 +00002454def MOVSHDUPrr : S3SI<0x16, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002455 "movshdup\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002456 [(set VR128:$dst, (v4f32 (vector_shuffle
2457 VR128:$src, (undef),
2458 MOVSHDUP_shuffle_mask)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002459def MOVSHDUPrm : S3SI<0x16, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002460 "movshdup\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002461 [(set VR128:$dst, (v4f32 (vector_shuffle
Dan Gohman4a4f1512007-07-18 20:23:34 +00002462 (memopv4f32 addr:$src), (undef),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002463 MOVSHDUP_shuffle_mask)))]>;
2464
Evan Chengb783fa32007-07-19 01:14:50 +00002465def MOVSLDUPrr : S3SI<0x12, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002466 "movsldup\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002467 [(set VR128:$dst, (v4f32 (vector_shuffle
2468 VR128:$src, (undef),
2469 MOVSLDUP_shuffle_mask)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002470def MOVSLDUPrm : S3SI<0x12, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002471 "movsldup\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002472 [(set VR128:$dst, (v4f32 (vector_shuffle
Dan Gohman4a4f1512007-07-18 20:23:34 +00002473 (memopv4f32 addr:$src), (undef),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002474 MOVSLDUP_shuffle_mask)))]>;
2475
Evan Chengb783fa32007-07-19 01:14:50 +00002476def MOVDDUPrr : S3DI<0x12, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002477 "movddup\t{$src, $dst|$dst, $src}",
Evan Chenga2497eb2008-09-25 20:50:48 +00002478 [(set VR128:$dst,
2479 (v2f64 (vector_shuffle VR128:$src, (undef),
2480 MOVDDUP_shuffle_mask)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002481def MOVDDUPrm : S3DI<0x12, MRMSrcMem, (outs VR128:$dst), (ins f64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002482 "movddup\t{$src, $dst|$dst, $src}",
Evan Chenga2497eb2008-09-25 20:50:48 +00002483 [(set VR128:$dst,
2484 (v2f64 (vector_shuffle
2485 (scalar_to_vector (loadf64 addr:$src)),
2486 (undef), MOVDDUP_shuffle_mask)))]>;
2487
2488def : Pat<(vector_shuffle
2489 (bc_v2f64 (v2i64 (scalar_to_vector (loadi64 addr:$src)))),
2490 (undef), MOVDDUP_shuffle_mask),
2491 (MOVDDUPrm addr:$src)>, Requires<[HasSSE3]>;
2492def : Pat<(vector_shuffle
2493 (memopv2f64 addr:$src), (undef), MOVDDUP_shuffle_mask),
2494 (MOVDDUPrm addr:$src)>, Requires<[HasSSE3]>;
2495
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002496
2497// Arithmetic
Evan Cheng3ea4d672008-03-05 08:19:16 +00002498let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002499 def ADDSUBPSrr : S3DI<0xD0, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002500 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002501 "addsubps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002502 [(set VR128:$dst, (int_x86_sse3_addsub_ps VR128:$src1,
2503 VR128:$src2))]>;
2504 def ADDSUBPSrm : S3DI<0xD0, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002505 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002506 "addsubps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002507 [(set VR128:$dst, (int_x86_sse3_addsub_ps VR128:$src1,
Evan Cheng00b66ef2008-05-23 00:37:07 +00002508 (memop addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002509 def ADDSUBPDrr : S3I<0xD0, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002510 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002511 "addsubpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002512 [(set VR128:$dst, (int_x86_sse3_addsub_pd VR128:$src1,
2513 VR128:$src2))]>;
2514 def ADDSUBPDrm : S3I<0xD0, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002515 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002516 "addsubpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002517 [(set VR128:$dst, (int_x86_sse3_addsub_pd VR128:$src1,
Evan Cheng00b66ef2008-05-23 00:37:07 +00002518 (memop addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002519}
2520
Evan Chengb783fa32007-07-19 01:14:50 +00002521def LDDQUrm : S3DI<0xF0, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002522 "lddqu\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002523 [(set VR128:$dst, (int_x86_sse3_ldu_dq addr:$src))]>;
2524
2525// Horizontal ops
2526class S3D_Intrr<bits<8> o, string OpcodeStr, Intrinsic IntId>
Evan Chengb783fa32007-07-19 01:14:50 +00002527 : S3DI<o, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002528 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002529 [(set VR128:$dst, (v4f32 (IntId VR128:$src1, VR128:$src2)))]>;
2530class S3D_Intrm<bits<8> o, string OpcodeStr, Intrinsic IntId>
Evan Chengb783fa32007-07-19 01:14:50 +00002531 : S3DI<o, MRMSrcMem, (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002532 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Evan Cheng00b66ef2008-05-23 00:37:07 +00002533 [(set VR128:$dst, (v4f32 (IntId VR128:$src1, (memop addr:$src2))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002534class S3_Intrr<bits<8> o, string OpcodeStr, Intrinsic IntId>
Evan Chengb783fa32007-07-19 01:14:50 +00002535 : S3I<o, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002536 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002537 [(set VR128:$dst, (v2f64 (IntId VR128:$src1, VR128:$src2)))]>;
2538class S3_Intrm<bits<8> o, string OpcodeStr, Intrinsic IntId>
Evan Chengb783fa32007-07-19 01:14:50 +00002539 : S3I<o, MRMSrcMem, (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002540 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Evan Cheng00b66ef2008-05-23 00:37:07 +00002541 [(set VR128:$dst, (v2f64 (IntId VR128:$src1, (memopv2f64 addr:$src2))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002542
Evan Cheng3ea4d672008-03-05 08:19:16 +00002543let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002544 def HADDPSrr : S3D_Intrr<0x7C, "haddps", int_x86_sse3_hadd_ps>;
2545 def HADDPSrm : S3D_Intrm<0x7C, "haddps", int_x86_sse3_hadd_ps>;
2546 def HADDPDrr : S3_Intrr <0x7C, "haddpd", int_x86_sse3_hadd_pd>;
2547 def HADDPDrm : S3_Intrm <0x7C, "haddpd", int_x86_sse3_hadd_pd>;
2548 def HSUBPSrr : S3D_Intrr<0x7D, "hsubps", int_x86_sse3_hsub_ps>;
2549 def HSUBPSrm : S3D_Intrm<0x7D, "hsubps", int_x86_sse3_hsub_ps>;
2550 def HSUBPDrr : S3_Intrr <0x7D, "hsubpd", int_x86_sse3_hsub_pd>;
2551 def HSUBPDrm : S3_Intrm <0x7D, "hsubpd", int_x86_sse3_hsub_pd>;
2552}
2553
2554// Thread synchronization
Evan Chengb783fa32007-07-19 01:14:50 +00002555def MONITOR : I<0xC8, RawFrm, (outs), (ins), "monitor",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002556 [(int_x86_sse3_monitor EAX, ECX, EDX)]>,TB, Requires<[HasSSE3]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002557def MWAIT : I<0xC9, RawFrm, (outs), (ins), "mwait",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002558 [(int_x86_sse3_mwait ECX, EAX)]>, TB, Requires<[HasSSE3]>;
2559
2560// vector_shuffle v1, <undef> <1, 1, 3, 3>
2561let AddedComplexity = 15 in
2562def : Pat<(v4i32 (vector_shuffle VR128:$src, (undef),
2563 MOVSHDUP_shuffle_mask)),
2564 (MOVSHDUPrr VR128:$src)>, Requires<[HasSSE3]>;
2565let AddedComplexity = 20 in
Dan Gohman4a4f1512007-07-18 20:23:34 +00002566def : Pat<(v4i32 (vector_shuffle (bc_v4i32 (memopv2i64 addr:$src)), (undef),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002567 MOVSHDUP_shuffle_mask)),
2568 (MOVSHDUPrm addr:$src)>, Requires<[HasSSE3]>;
2569
2570// vector_shuffle v1, <undef> <0, 0, 2, 2>
2571let AddedComplexity = 15 in
2572 def : Pat<(v4i32 (vector_shuffle VR128:$src, (undef),
2573 MOVSLDUP_shuffle_mask)),
2574 (MOVSLDUPrr VR128:$src)>, Requires<[HasSSE3]>;
2575let AddedComplexity = 20 in
Dan Gohman4a4f1512007-07-18 20:23:34 +00002576 def : Pat<(v4i32 (vector_shuffle (bc_v4i32 (memopv2i64 addr:$src)), (undef),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002577 MOVSLDUP_shuffle_mask)),
2578 (MOVSLDUPrm addr:$src)>, Requires<[HasSSE3]>;
2579
2580//===----------------------------------------------------------------------===//
2581// SSSE3 Instructions
2582//===----------------------------------------------------------------------===//
2583
Bill Wendling98680292007-08-10 06:22:27 +00002584/// SS3I_unop_rm_int_8 - Simple SSSE3 unary operator whose type is v*i8.
Nate Begeman9a58b8a2008-02-09 23:46:37 +00002585multiclass SS3I_unop_rm_int_8<bits<8> opc, string OpcodeStr,
2586 Intrinsic IntId64, Intrinsic IntId128> {
2587 def rr64 : SS38I<opc, MRMSrcReg, (outs VR64:$dst), (ins VR64:$src),
2588 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2589 [(set VR64:$dst, (IntId64 VR64:$src))]>;
Bill Wendling98680292007-08-10 06:22:27 +00002590
Nate Begeman9a58b8a2008-02-09 23:46:37 +00002591 def rm64 : SS38I<opc, MRMSrcMem, (outs VR64:$dst), (ins i64mem:$src),
2592 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2593 [(set VR64:$dst,
2594 (IntId64 (bitconvert (memopv8i8 addr:$src))))]>;
2595
2596 def rr128 : SS38I<opc, MRMSrcReg, (outs VR128:$dst),
2597 (ins VR128:$src),
2598 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2599 [(set VR128:$dst, (IntId128 VR128:$src))]>,
2600 OpSize;
2601
2602 def rm128 : SS38I<opc, MRMSrcMem, (outs VR128:$dst),
2603 (ins i128mem:$src),
2604 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2605 [(set VR128:$dst,
2606 (IntId128
2607 (bitconvert (memopv16i8 addr:$src))))]>, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002608}
2609
Bill Wendling98680292007-08-10 06:22:27 +00002610/// SS3I_unop_rm_int_16 - Simple SSSE3 unary operator whose type is v*i16.
Nate Begeman9a58b8a2008-02-09 23:46:37 +00002611multiclass SS3I_unop_rm_int_16<bits<8> opc, string OpcodeStr,
2612 Intrinsic IntId64, Intrinsic IntId128> {
2613 def rr64 : SS38I<opc, MRMSrcReg, (outs VR64:$dst),
2614 (ins VR64:$src),
2615 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2616 [(set VR64:$dst, (IntId64 VR64:$src))]>;
Bill Wendling98680292007-08-10 06:22:27 +00002617
Nate Begeman9a58b8a2008-02-09 23:46:37 +00002618 def rm64 : SS38I<opc, MRMSrcMem, (outs VR64:$dst),
2619 (ins i64mem:$src),
2620 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2621 [(set VR64:$dst,
2622 (IntId64
2623 (bitconvert (memopv4i16 addr:$src))))]>;
2624
2625 def rr128 : SS38I<opc, MRMSrcReg, (outs VR128:$dst),
2626 (ins VR128:$src),
2627 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2628 [(set VR128:$dst, (IntId128 VR128:$src))]>,
2629 OpSize;
2630
2631 def rm128 : SS38I<opc, MRMSrcMem, (outs VR128:$dst),
2632 (ins i128mem:$src),
2633 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2634 [(set VR128:$dst,
2635 (IntId128
2636 (bitconvert (memopv8i16 addr:$src))))]>, OpSize;
Bill Wendling98680292007-08-10 06:22:27 +00002637}
2638
2639/// SS3I_unop_rm_int_32 - Simple SSSE3 unary operator whose type is v*i32.
Nate Begeman9a58b8a2008-02-09 23:46:37 +00002640multiclass SS3I_unop_rm_int_32<bits<8> opc, string OpcodeStr,
2641 Intrinsic IntId64, Intrinsic IntId128> {
2642 def rr64 : SS38I<opc, MRMSrcReg, (outs VR64:$dst),
2643 (ins VR64:$src),
2644 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2645 [(set VR64:$dst, (IntId64 VR64:$src))]>;
Bill Wendling98680292007-08-10 06:22:27 +00002646
Nate Begeman9a58b8a2008-02-09 23:46:37 +00002647 def rm64 : SS38I<opc, MRMSrcMem, (outs VR64:$dst),
2648 (ins i64mem:$src),
2649 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2650 [(set VR64:$dst,
2651 (IntId64
2652 (bitconvert (memopv2i32 addr:$src))))]>;
2653
2654 def rr128 : SS38I<opc, MRMSrcReg, (outs VR128:$dst),
2655 (ins VR128:$src),
2656 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2657 [(set VR128:$dst, (IntId128 VR128:$src))]>,
2658 OpSize;
2659
2660 def rm128 : SS38I<opc, MRMSrcMem, (outs VR128:$dst),
2661 (ins i128mem:$src),
2662 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2663 [(set VR128:$dst,
2664 (IntId128
2665 (bitconvert (memopv4i32 addr:$src))))]>, OpSize;
Bill Wendling98680292007-08-10 06:22:27 +00002666}
2667
2668defm PABSB : SS3I_unop_rm_int_8 <0x1C, "pabsb",
2669 int_x86_ssse3_pabs_b,
2670 int_x86_ssse3_pabs_b_128>;
2671defm PABSW : SS3I_unop_rm_int_16<0x1D, "pabsw",
2672 int_x86_ssse3_pabs_w,
2673 int_x86_ssse3_pabs_w_128>;
2674defm PABSD : SS3I_unop_rm_int_32<0x1E, "pabsd",
2675 int_x86_ssse3_pabs_d,
2676 int_x86_ssse3_pabs_d_128>;
2677
2678/// SS3I_binop_rm_int_8 - Simple SSSE3 binary operator whose type is v*i8.
Evan Cheng3ea4d672008-03-05 08:19:16 +00002679let Constraints = "$src1 = $dst" in {
Bill Wendling98680292007-08-10 06:22:27 +00002680 multiclass SS3I_binop_rm_int_8<bits<8> opc, string OpcodeStr,
2681 Intrinsic IntId64, Intrinsic IntId128,
2682 bit Commutable = 0> {
2683 def rr64 : SS38I<opc, MRMSrcReg, (outs VR64:$dst),
2684 (ins VR64:$src1, VR64:$src2),
2685 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2686 [(set VR64:$dst, (IntId64 VR64:$src1, VR64:$src2))]> {
2687 let isCommutable = Commutable;
2688 }
2689 def rm64 : SS38I<opc, MRMSrcMem, (outs VR64:$dst),
2690 (ins VR64:$src1, i64mem:$src2),
2691 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2692 [(set VR64:$dst,
2693 (IntId64 VR64:$src1,
2694 (bitconvert (memopv8i8 addr:$src2))))]>;
2695
2696 def rr128 : SS38I<opc, MRMSrcReg, (outs VR128:$dst),
2697 (ins VR128:$src1, VR128:$src2),
2698 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2699 [(set VR128:$dst, (IntId128 VR128:$src1, VR128:$src2))]>,
2700 OpSize {
2701 let isCommutable = Commutable;
2702 }
2703 def rm128 : SS38I<opc, MRMSrcMem, (outs VR128:$dst),
2704 (ins VR128:$src1, i128mem:$src2),
2705 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2706 [(set VR128:$dst,
2707 (IntId128 VR128:$src1,
2708 (bitconvert (memopv16i8 addr:$src2))))]>, OpSize;
2709 }
2710}
2711
2712/// SS3I_binop_rm_int_16 - Simple SSSE3 binary operator whose type is v*i16.
Evan Cheng3ea4d672008-03-05 08:19:16 +00002713let Constraints = "$src1 = $dst" in {
Bill Wendling98680292007-08-10 06:22:27 +00002714 multiclass SS3I_binop_rm_int_16<bits<8> opc, string OpcodeStr,
2715 Intrinsic IntId64, Intrinsic IntId128,
2716 bit Commutable = 0> {
2717 def rr64 : SS38I<opc, MRMSrcReg, (outs VR64:$dst),
2718 (ins VR64:$src1, VR64:$src2),
2719 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2720 [(set VR64:$dst, (IntId64 VR64:$src1, VR64:$src2))]> {
2721 let isCommutable = Commutable;
2722 }
2723 def rm64 : SS38I<opc, MRMSrcMem, (outs VR64:$dst),
2724 (ins VR64:$src1, i64mem:$src2),
2725 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2726 [(set VR64:$dst,
2727 (IntId64 VR64:$src1,
2728 (bitconvert (memopv4i16 addr:$src2))))]>;
2729
2730 def rr128 : SS38I<opc, MRMSrcReg, (outs VR128:$dst),
2731 (ins VR128:$src1, VR128:$src2),
2732 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2733 [(set VR128:$dst, (IntId128 VR128:$src1, VR128:$src2))]>,
2734 OpSize {
2735 let isCommutable = Commutable;
2736 }
2737 def rm128 : SS38I<opc, MRMSrcMem, (outs VR128:$dst),
2738 (ins VR128:$src1, i128mem:$src2),
2739 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2740 [(set VR128:$dst,
2741 (IntId128 VR128:$src1,
2742 (bitconvert (memopv8i16 addr:$src2))))]>, OpSize;
2743 }
2744}
2745
2746/// SS3I_binop_rm_int_32 - Simple SSSE3 binary operator whose type is v*i32.
Evan Cheng3ea4d672008-03-05 08:19:16 +00002747let Constraints = "$src1 = $dst" in {
Bill Wendling98680292007-08-10 06:22:27 +00002748 multiclass SS3I_binop_rm_int_32<bits<8> opc, string OpcodeStr,
2749 Intrinsic IntId64, Intrinsic IntId128,
2750 bit Commutable = 0> {
2751 def rr64 : SS38I<opc, MRMSrcReg, (outs VR64:$dst),
2752 (ins VR64:$src1, VR64:$src2),
2753 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2754 [(set VR64:$dst, (IntId64 VR64:$src1, VR64:$src2))]> {
2755 let isCommutable = Commutable;
2756 }
2757 def rm64 : SS38I<opc, MRMSrcMem, (outs VR64:$dst),
2758 (ins VR64:$src1, i64mem:$src2),
2759 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2760 [(set VR64:$dst,
2761 (IntId64 VR64:$src1,
2762 (bitconvert (memopv2i32 addr:$src2))))]>;
2763
2764 def rr128 : SS38I<opc, MRMSrcReg, (outs VR128:$dst),
2765 (ins VR128:$src1, VR128:$src2),
2766 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2767 [(set VR128:$dst, (IntId128 VR128:$src1, VR128:$src2))]>,
2768 OpSize {
2769 let isCommutable = Commutable;
2770 }
2771 def rm128 : SS38I<opc, MRMSrcMem, (outs VR128:$dst),
2772 (ins VR128:$src1, i128mem:$src2),
2773 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2774 [(set VR128:$dst,
2775 (IntId128 VR128:$src1,
2776 (bitconvert (memopv4i32 addr:$src2))))]>, OpSize;
2777 }
2778}
2779
2780defm PHADDW : SS3I_binop_rm_int_16<0x01, "phaddw",
2781 int_x86_ssse3_phadd_w,
Evan Cheng944e4412008-06-16 21:16:24 +00002782 int_x86_ssse3_phadd_w_128>;
Bill Wendling98680292007-08-10 06:22:27 +00002783defm PHADDD : SS3I_binop_rm_int_32<0x02, "phaddd",
2784 int_x86_ssse3_phadd_d,
Evan Cheng944e4412008-06-16 21:16:24 +00002785 int_x86_ssse3_phadd_d_128>;
Bill Wendling98680292007-08-10 06:22:27 +00002786defm PHADDSW : SS3I_binop_rm_int_16<0x03, "phaddsw",
2787 int_x86_ssse3_phadd_sw,
Evan Cheng944e4412008-06-16 21:16:24 +00002788 int_x86_ssse3_phadd_sw_128>;
Bill Wendling98680292007-08-10 06:22:27 +00002789defm PHSUBW : SS3I_binop_rm_int_16<0x05, "phsubw",
2790 int_x86_ssse3_phsub_w,
2791 int_x86_ssse3_phsub_w_128>;
2792defm PHSUBD : SS3I_binop_rm_int_32<0x06, "phsubd",
2793 int_x86_ssse3_phsub_d,
2794 int_x86_ssse3_phsub_d_128>;
2795defm PHSUBSW : SS3I_binop_rm_int_16<0x07, "phsubsw",
2796 int_x86_ssse3_phsub_sw,
2797 int_x86_ssse3_phsub_sw_128>;
2798defm PMADDUBSW : SS3I_binop_rm_int_8 <0x04, "pmaddubsw",
2799 int_x86_ssse3_pmadd_ub_sw,
Evan Cheng944e4412008-06-16 21:16:24 +00002800 int_x86_ssse3_pmadd_ub_sw_128>;
Bill Wendling98680292007-08-10 06:22:27 +00002801defm PMULHRSW : SS3I_binop_rm_int_16<0x0B, "pmulhrsw",
2802 int_x86_ssse3_pmul_hr_sw,
2803 int_x86_ssse3_pmul_hr_sw_128, 1>;
2804defm PSHUFB : SS3I_binop_rm_int_8 <0x00, "pshufb",
2805 int_x86_ssse3_pshuf_b,
2806 int_x86_ssse3_pshuf_b_128>;
2807defm PSIGNB : SS3I_binop_rm_int_8 <0x08, "psignb",
2808 int_x86_ssse3_psign_b,
2809 int_x86_ssse3_psign_b_128>;
2810defm PSIGNW : SS3I_binop_rm_int_16<0x09, "psignw",
2811 int_x86_ssse3_psign_w,
2812 int_x86_ssse3_psign_w_128>;
2813defm PSIGND : SS3I_binop_rm_int_32<0x09, "psignd",
2814 int_x86_ssse3_psign_d,
2815 int_x86_ssse3_psign_d_128>;
2816
Evan Cheng3ea4d672008-03-05 08:19:16 +00002817let Constraints = "$src1 = $dst" in {
Bill Wendling1dc817c2007-08-10 09:00:17 +00002818 def PALIGNR64rr : SS3AI<0x0F, MRMSrcReg, (outs VR64:$dst),
2819 (ins VR64:$src1, VR64:$src2, i16imm:$src3),
Dale Johannesen576b27e2007-10-11 20:58:37 +00002820 "palignr\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Bill Wendling1dc817c2007-08-10 09:00:17 +00002821 [(set VR64:$dst,
2822 (int_x86_ssse3_palign_r
2823 VR64:$src1, VR64:$src2,
2824 imm:$src3))]>;
Dan Gohmanbcb9d462008-05-28 01:50:19 +00002825 def PALIGNR64rm : SS3AI<0x0F, MRMSrcMem, (outs VR64:$dst),
Bill Wendling1dc817c2007-08-10 09:00:17 +00002826 (ins VR64:$src1, i64mem:$src2, i16imm:$src3),
Dale Johannesen576b27e2007-10-11 20:58:37 +00002827 "palignr\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Bill Wendling1dc817c2007-08-10 09:00:17 +00002828 [(set VR64:$dst,
2829 (int_x86_ssse3_palign_r
2830 VR64:$src1,
2831 (bitconvert (memopv2i32 addr:$src2)),
2832 imm:$src3))]>;
Bill Wendling98680292007-08-10 06:22:27 +00002833
Bill Wendling1dc817c2007-08-10 09:00:17 +00002834 def PALIGNR128rr : SS3AI<0x0F, MRMSrcReg, (outs VR128:$dst),
2835 (ins VR128:$src1, VR128:$src2, i32imm:$src3),
Dale Johannesen576b27e2007-10-11 20:58:37 +00002836 "palignr\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Bill Wendling1dc817c2007-08-10 09:00:17 +00002837 [(set VR128:$dst,
2838 (int_x86_ssse3_palign_r_128
2839 VR128:$src1, VR128:$src2,
2840 imm:$src3))]>, OpSize;
Dan Gohmanbcb9d462008-05-28 01:50:19 +00002841 def PALIGNR128rm : SS3AI<0x0F, MRMSrcMem, (outs VR128:$dst),
Bill Wendling1dc817c2007-08-10 09:00:17 +00002842 (ins VR128:$src1, i128mem:$src2, i32imm:$src3),
Dale Johannesen576b27e2007-10-11 20:58:37 +00002843 "palignr\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Bill Wendling1dc817c2007-08-10 09:00:17 +00002844 [(set VR128:$dst,
2845 (int_x86_ssse3_palign_r_128
2846 VR128:$src1,
2847 (bitconvert (memopv4i32 addr:$src2)),
2848 imm:$src3))]>, OpSize;
Bill Wendling98680292007-08-10 06:22:27 +00002849}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002850
Nate Begeman2c87c422009-02-23 08:49:38 +00002851def : Pat<(X86pshufb VR128:$src, VR128:$mask),
2852 (PSHUFBrr128 VR128:$src, VR128:$mask)>, Requires<[HasSSSE3]>;
2853def : Pat<(X86pshufb VR128:$src, (bc_v16i8 (memopv2i64 addr:$mask))),
2854 (PSHUFBrm128 VR128:$src, addr:$mask)>, Requires<[HasSSSE3]>;
2855
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002856//===----------------------------------------------------------------------===//
2857// Non-Instruction Patterns
2858//===----------------------------------------------------------------------===//
2859
Chris Lattnerdec9cb52008-01-24 08:07:48 +00002860// extload f32 -> f64. This matches load+fextend because we have a hack in
2861// the isel (PreprocessForFPConvert) that can introduce loads after dag combine.
2862// Since these loads aren't folded into the fextend, we have to match it
2863// explicitly here.
2864let Predicates = [HasSSE2] in
2865 def : Pat<(fextend (loadf32 addr:$src)),
2866 (CVTSS2SDrm addr:$src)>;
2867
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002868// bit_convert
2869let Predicates = [HasSSE2] in {
2870 def : Pat<(v2i64 (bitconvert (v4i32 VR128:$src))), (v2i64 VR128:$src)>;
2871 def : Pat<(v2i64 (bitconvert (v8i16 VR128:$src))), (v2i64 VR128:$src)>;
2872 def : Pat<(v2i64 (bitconvert (v16i8 VR128:$src))), (v2i64 VR128:$src)>;
2873 def : Pat<(v2i64 (bitconvert (v2f64 VR128:$src))), (v2i64 VR128:$src)>;
2874 def : Pat<(v2i64 (bitconvert (v4f32 VR128:$src))), (v2i64 VR128:$src)>;
2875 def : Pat<(v4i32 (bitconvert (v2i64 VR128:$src))), (v4i32 VR128:$src)>;
2876 def : Pat<(v4i32 (bitconvert (v8i16 VR128:$src))), (v4i32 VR128:$src)>;
2877 def : Pat<(v4i32 (bitconvert (v16i8 VR128:$src))), (v4i32 VR128:$src)>;
2878 def : Pat<(v4i32 (bitconvert (v2f64 VR128:$src))), (v4i32 VR128:$src)>;
2879 def : Pat<(v4i32 (bitconvert (v4f32 VR128:$src))), (v4i32 VR128:$src)>;
2880 def : Pat<(v8i16 (bitconvert (v2i64 VR128:$src))), (v8i16 VR128:$src)>;
2881 def : Pat<(v8i16 (bitconvert (v4i32 VR128:$src))), (v8i16 VR128:$src)>;
2882 def : Pat<(v8i16 (bitconvert (v16i8 VR128:$src))), (v8i16 VR128:$src)>;
2883 def : Pat<(v8i16 (bitconvert (v2f64 VR128:$src))), (v8i16 VR128:$src)>;
2884 def : Pat<(v8i16 (bitconvert (v4f32 VR128:$src))), (v8i16 VR128:$src)>;
2885 def : Pat<(v16i8 (bitconvert (v2i64 VR128:$src))), (v16i8 VR128:$src)>;
2886 def : Pat<(v16i8 (bitconvert (v4i32 VR128:$src))), (v16i8 VR128:$src)>;
2887 def : Pat<(v16i8 (bitconvert (v8i16 VR128:$src))), (v16i8 VR128:$src)>;
2888 def : Pat<(v16i8 (bitconvert (v2f64 VR128:$src))), (v16i8 VR128:$src)>;
2889 def : Pat<(v16i8 (bitconvert (v4f32 VR128:$src))), (v16i8 VR128:$src)>;
2890 def : Pat<(v4f32 (bitconvert (v2i64 VR128:$src))), (v4f32 VR128:$src)>;
2891 def : Pat<(v4f32 (bitconvert (v4i32 VR128:$src))), (v4f32 VR128:$src)>;
2892 def : Pat<(v4f32 (bitconvert (v8i16 VR128:$src))), (v4f32 VR128:$src)>;
2893 def : Pat<(v4f32 (bitconvert (v16i8 VR128:$src))), (v4f32 VR128:$src)>;
2894 def : Pat<(v4f32 (bitconvert (v2f64 VR128:$src))), (v4f32 VR128:$src)>;
2895 def : Pat<(v2f64 (bitconvert (v2i64 VR128:$src))), (v2f64 VR128:$src)>;
2896 def : Pat<(v2f64 (bitconvert (v4i32 VR128:$src))), (v2f64 VR128:$src)>;
2897 def : Pat<(v2f64 (bitconvert (v8i16 VR128:$src))), (v2f64 VR128:$src)>;
2898 def : Pat<(v2f64 (bitconvert (v16i8 VR128:$src))), (v2f64 VR128:$src)>;
2899 def : Pat<(v2f64 (bitconvert (v4f32 VR128:$src))), (v2f64 VR128:$src)>;
2900}
2901
2902// Move scalar to XMM zero-extended
2903// movd to XMM register zero-extends
2904let AddedComplexity = 15 in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002905// Zeroing a VR128 then do a MOVS{S|D} to the lower bits.
Evan Chenge9b9c672008-05-09 21:53:03 +00002906def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector FR64:$src)))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002907 (MOVLSD2PDrr (V_SET0), FR64:$src)>, Requires<[HasSSE2]>;
Evan Chenge9b9c672008-05-09 21:53:03 +00002908def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector FR32:$src)))),
Anders Carlssonfd7e4502008-10-07 16:14:11 +00002909 (MOVLSS2PSrr (V_SET0), FR32:$src)>, Requires<[HasSSE1]>;
Evan Chenge259e872008-05-09 23:37:55 +00002910def : Pat<(v4f32 (X86vzmovl (v4f32 VR128:$src))),
Anders Carlssonfd7e4502008-10-07 16:14:11 +00002911 (MOVLPSrr (V_SET0), VR128:$src)>, Requires<[HasSSE1]>;
Evan Cheng7fe0ff02008-07-10 01:08:23 +00002912def : Pat<(v4i32 (X86vzmovl (v4i32 VR128:$src))),
Anders Carlssonfd7e4502008-10-07 16:14:11 +00002913 (MOVLPSrr (V_SET0), VR128:$src)>, Requires<[HasSSE1]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002914}
2915
2916// Splat v2f64 / v2i64
2917let AddedComplexity = 10 in {
2918def : Pat<(vector_shuffle (v2f64 VR128:$src), (undef), SSE_splat_lo_mask:$sm),
2919 (UNPCKLPDrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
2920def : Pat<(vector_shuffle (v2f64 VR128:$src), (undef), UNPCKH_shuffle_mask:$sm),
2921 (UNPCKHPDrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
2922def : Pat<(vector_shuffle (v2i64 VR128:$src), (undef), SSE_splat_lo_mask:$sm),
2923 (PUNPCKLQDQrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
2924def : Pat<(vector_shuffle (v2i64 VR128:$src), (undef), UNPCKH_shuffle_mask:$sm),
2925 (PUNPCKHQDQrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
2926}
2927
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002928// Special unary SHUFPSrri case.
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002929def : Pat<(v4f32 (vector_shuffle VR128:$src1, (undef),
2930 SHUFP_unary_shuffle_mask:$sm)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002931 (SHUFPSrri VR128:$src1, VR128:$src1, SHUFP_unary_shuffle_mask:$sm)>,
2932 Requires<[HasSSE1]>;
Dan Gohman7dc19012007-08-02 21:17:01 +00002933// Special unary SHUFPDrri case.
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002934def : Pat<(v2f64 (vector_shuffle VR128:$src1, (undef),
2935 SHUFP_unary_shuffle_mask:$sm)),
Dan Gohman7dc19012007-08-02 21:17:01 +00002936 (SHUFPDrri VR128:$src1, VR128:$src1, SHUFP_unary_shuffle_mask:$sm)>,
2937 Requires<[HasSSE2]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002938// Unary v4f32 shuffle with PSHUF* in order to fold a load.
Evan Chengbf8b2c52008-04-05 00:30:36 +00002939def : Pat<(vector_shuffle (bc_v4i32 (memopv4f32 addr:$src1)), (undef),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002940 SHUFP_unary_shuffle_mask:$sm),
2941 (PSHUFDmi addr:$src1, SHUFP_unary_shuffle_mask:$sm)>,
2942 Requires<[HasSSE2]>;
Evan Cheng13559d62008-09-26 23:41:32 +00002943
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002944// Special binary v4i32 shuffle cases with SHUFPS.
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002945def : Pat<(v4i32 (vector_shuffle VR128:$src1, (v4i32 VR128:$src2),
2946 PSHUFD_binary_shuffle_mask:$sm)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002947 (SHUFPSrri VR128:$src1, VR128:$src2, PSHUFD_binary_shuffle_mask:$sm)>,
2948 Requires<[HasSSE2]>;
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002949def : Pat<(v4i32 (vector_shuffle VR128:$src1,
2950 (bc_v4i32 (memopv2i64 addr:$src2)), PSHUFD_binary_shuffle_mask:$sm)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002951 (SHUFPSrmi VR128:$src1, addr:$src2, PSHUFD_binary_shuffle_mask:$sm)>,
2952 Requires<[HasSSE2]>;
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002953// Special binary v2i64 shuffle cases using SHUFPDrri.
2954def : Pat<(v2i64 (vector_shuffle VR128:$src1, VR128:$src2,
2955 SHUFP_shuffle_mask:$sm)),
2956 (SHUFPDrri VR128:$src1, VR128:$src2, SHUFP_shuffle_mask:$sm)>,
2957 Requires<[HasSSE2]>;
2958// Special unary SHUFPDrri case.
2959def : Pat<(v2i64 (vector_shuffle VR128:$src1, (undef),
Evan Cheng13559d62008-09-26 23:41:32 +00002960 SHUFP_unary_shuffle_mask:$sm)),
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002961 (SHUFPDrri VR128:$src1, VR128:$src1, SHUFP_unary_shuffle_mask:$sm)>,
2962 Requires<[HasSSE2]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002963
2964// vector_shuffle v1, <undef>, <0, 0, 1, 1, ...>
Evan Cheng13559d62008-09-26 23:41:32 +00002965let AddedComplexity = 15 in {
2966def : Pat<(v4i32 (vector_shuffle VR128:$src, (undef),
2967 UNPCKL_v_undef_shuffle_mask:$sm)),
2968 (PSHUFDri VR128:$src, PSHUFD_shuffle_mask:$sm)>,
2969 Requires<[OptForSpeed, HasSSE2]>;
2970def : Pat<(v4f32 (vector_shuffle VR128:$src, (undef),
2971 UNPCKL_v_undef_shuffle_mask:$sm)),
2972 (PSHUFDri VR128:$src, PSHUFD_shuffle_mask:$sm)>,
2973 Requires<[OptForSpeed, HasSSE2]>;
2974}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002975let AddedComplexity = 10 in {
2976def : Pat<(v4f32 (vector_shuffle VR128:$src, (undef),
2977 UNPCKL_v_undef_shuffle_mask)),
Evan Cheng09d45072008-09-26 21:26:30 +00002978 (UNPCKLPSrr VR128:$src, VR128:$src)>, Requires<[HasSSE1]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002979def : Pat<(v16i8 (vector_shuffle VR128:$src, (undef),
2980 UNPCKL_v_undef_shuffle_mask)),
2981 (PUNPCKLBWrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
2982def : Pat<(v8i16 (vector_shuffle VR128:$src, (undef),
2983 UNPCKL_v_undef_shuffle_mask)),
2984 (PUNPCKLWDrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
2985def : Pat<(v4i32 (vector_shuffle VR128:$src, (undef),
2986 UNPCKL_v_undef_shuffle_mask)),
Evan Cheng09d45072008-09-26 21:26:30 +00002987 (PUNPCKLDQrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002988}
2989
2990// vector_shuffle v1, <undef>, <2, 2, 3, 3, ...>
Evan Cheng13559d62008-09-26 23:41:32 +00002991let AddedComplexity = 15 in {
2992def : Pat<(v4i32 (vector_shuffle VR128:$src, (undef),
2993 UNPCKH_v_undef_shuffle_mask:$sm)),
2994 (PSHUFDri VR128:$src, PSHUFD_shuffle_mask:$sm)>,
2995 Requires<[OptForSpeed, HasSSE2]>;
2996def : Pat<(v4f32 (vector_shuffle VR128:$src, (undef),
2997 UNPCKH_v_undef_shuffle_mask:$sm)),
2998 (PSHUFDri VR128:$src, PSHUFD_shuffle_mask:$sm)>,
2999 Requires<[OptForSpeed, HasSSE2]>;
3000}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003001let AddedComplexity = 10 in {
3002def : Pat<(v4f32 (vector_shuffle VR128:$src, (undef),
3003 UNPCKH_v_undef_shuffle_mask)),
Evan Cheng09d45072008-09-26 21:26:30 +00003004 (UNPCKHPSrr VR128:$src, VR128:$src)>, Requires<[HasSSE1]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003005def : Pat<(v16i8 (vector_shuffle VR128:$src, (undef),
3006 UNPCKH_v_undef_shuffle_mask)),
3007 (PUNPCKHBWrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
3008def : Pat<(v8i16 (vector_shuffle VR128:$src, (undef),
3009 UNPCKH_v_undef_shuffle_mask)),
3010 (PUNPCKHWDrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
3011def : Pat<(v4i32 (vector_shuffle VR128:$src, (undef),
3012 UNPCKH_v_undef_shuffle_mask)),
Evan Cheng09d45072008-09-26 21:26:30 +00003013 (PUNPCKHDQrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003014}
3015
Evan Cheng13559d62008-09-26 23:41:32 +00003016let AddedComplexity = 20 in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003017// vector_shuffle v1, v2 <0, 1, 4, 5> using MOVLHPS
3018def : Pat<(v4i32 (vector_shuffle VR128:$src1, VR128:$src2,
3019 MOVHP_shuffle_mask)),
3020 (MOVLHPSrr VR128:$src1, VR128:$src2)>;
3021
3022// vector_shuffle v1, v2 <6, 7, 2, 3> using MOVHLPS
3023def : Pat<(v4i32 (vector_shuffle VR128:$src1, VR128:$src2,
3024 MOVHLPS_shuffle_mask)),
3025 (MOVHLPSrr VR128:$src1, VR128:$src2)>;
3026
3027// vector_shuffle v1, undef <2, ?, ?, ?> using MOVHLPS
3028def : Pat<(v4f32 (vector_shuffle VR128:$src1, (undef),
3029 MOVHLPS_v_undef_shuffle_mask)),
3030 (MOVHLPSrr VR128:$src1, VR128:$src1)>;
3031def : Pat<(v4i32 (vector_shuffle VR128:$src1, (undef),
3032 MOVHLPS_v_undef_shuffle_mask)),
3033 (MOVHLPSrr VR128:$src1, VR128:$src1)>;
3034}
3035
3036let AddedComplexity = 20 in {
3037// vector_shuffle v1, (load v2) <4, 5, 2, 3> using MOVLPS
3038// vector_shuffle v1, (load v2) <0, 1, 4, 5> using MOVHPS
Evan Cheng2f3f5b52009-01-28 08:35:02 +00003039def : Pat<(v4f32 (vector_shuffle VR128:$src1, (load addr:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003040 MOVLP_shuffle_mask)),
3041 (MOVLPSrm VR128:$src1, addr:$src2)>, Requires<[HasSSE1]>;
Evan Cheng2f3f5b52009-01-28 08:35:02 +00003042def : Pat<(v2f64 (vector_shuffle VR128:$src1, (load addr:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003043 MOVLP_shuffle_mask)),
3044 (MOVLPDrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
Evan Cheng2f3f5b52009-01-28 08:35:02 +00003045def : Pat<(v4f32 (vector_shuffle VR128:$src1, (load addr:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003046 MOVHP_shuffle_mask)),
3047 (MOVHPSrm VR128:$src1, addr:$src2)>, Requires<[HasSSE1]>;
Evan Cheng2f3f5b52009-01-28 08:35:02 +00003048def : Pat<(v2f64 (vector_shuffle VR128:$src1, (load addr:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003049 MOVHP_shuffle_mask)),
3050 (MOVHPDrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
3051
Evan Cheng2f3f5b52009-01-28 08:35:02 +00003052def : Pat<(v4i32 (vector_shuffle VR128:$src1, (load addr:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003053 MOVLP_shuffle_mask)),
3054 (MOVLPSrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
Evan Cheng2f3f5b52009-01-28 08:35:02 +00003055def : Pat<(v2i64 (vector_shuffle VR128:$src1, (load addr:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003056 MOVLP_shuffle_mask)),
3057 (MOVLPDrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
Evan Cheng2f3f5b52009-01-28 08:35:02 +00003058def : Pat<(v4i32 (vector_shuffle VR128:$src1, (load addr:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003059 MOVHP_shuffle_mask)),
3060 (MOVHPSrm VR128:$src1, addr:$src2)>, Requires<[HasSSE1]>;
Evan Cheng2f3f5b52009-01-28 08:35:02 +00003061def : Pat<(v2i64 (vector_shuffle VR128:$src1, (load addr:$src2),
Evan Cheng1ff2ea52008-05-23 18:00:18 +00003062 MOVHP_shuffle_mask)),
3063 (MOVHPDrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003064}
3065
Evan Cheng2b2a7012008-05-23 21:23:16 +00003066// (store (vector_shuffle (load addr), v2, <4, 5, 2, 3>), addr) using MOVLPS
3067// (store (vector_shuffle (load addr), v2, <0, 1, 4, 5>), addr) using MOVHPS
Evan Cheng2f3f5b52009-01-28 08:35:02 +00003068def : Pat<(store (v4f32 (vector_shuffle (load addr:$src1), VR128:$src2,
Evan Cheng2b2a7012008-05-23 21:23:16 +00003069 MOVLP_shuffle_mask)), addr:$src1),
3070 (MOVLPSmr addr:$src1, VR128:$src2)>, Requires<[HasSSE1]>;
Evan Cheng2f3f5b52009-01-28 08:35:02 +00003071def : Pat<(store (v2f64 (vector_shuffle (load addr:$src1), VR128:$src2,
Evan Cheng2b2a7012008-05-23 21:23:16 +00003072 MOVLP_shuffle_mask)), addr:$src1),
3073 (MOVLPDmr addr:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
Evan Cheng2f3f5b52009-01-28 08:35:02 +00003074def : Pat<(store (v4f32 (vector_shuffle (load addr:$src1), VR128:$src2,
Evan Cheng2b2a7012008-05-23 21:23:16 +00003075 MOVHP_shuffle_mask)), addr:$src1),
3076 (MOVHPSmr addr:$src1, VR128:$src2)>, Requires<[HasSSE1]>;
Evan Cheng2f3f5b52009-01-28 08:35:02 +00003077def : Pat<(store (v2f64 (vector_shuffle (load addr:$src1), VR128:$src2,
Evan Cheng2b2a7012008-05-23 21:23:16 +00003078 MOVHP_shuffle_mask)), addr:$src1),
3079 (MOVHPDmr addr:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
3080
3081def : Pat<(store (v4i32 (vector_shuffle
Evan Cheng2f3f5b52009-01-28 08:35:02 +00003082 (bc_v4i32 (loadv2i64 addr:$src1)), VR128:$src2,
Evan Cheng2b2a7012008-05-23 21:23:16 +00003083 MOVLP_shuffle_mask)), addr:$src1),
3084 (MOVLPSmr addr:$src1, VR128:$src2)>, Requires<[HasSSE1]>;
Evan Cheng2f3f5b52009-01-28 08:35:02 +00003085def : Pat<(store (v2i64 (vector_shuffle (load addr:$src1), VR128:$src2,
Evan Cheng2b2a7012008-05-23 21:23:16 +00003086 MOVLP_shuffle_mask)), addr:$src1),
3087 (MOVLPDmr addr:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
3088def : Pat<(store (v4i32 (vector_shuffle
Evan Cheng2f3f5b52009-01-28 08:35:02 +00003089 (bc_v4i32 (loadv2i64 addr:$src1)), VR128:$src2,
Evan Cheng2b2a7012008-05-23 21:23:16 +00003090 MOVHP_shuffle_mask)), addr:$src1),
3091 (MOVHPSmr addr:$src1, VR128:$src2)>, Requires<[HasSSE1]>;
Evan Cheng2f3f5b52009-01-28 08:35:02 +00003092def : Pat<(store (v2i64 (vector_shuffle (load addr:$src1), VR128:$src2,
Evan Cheng2b2a7012008-05-23 21:23:16 +00003093 MOVHP_shuffle_mask)), addr:$src1),
3094 (MOVHPDmr addr:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
3095
3096
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003097let AddedComplexity = 15 in {
3098// Setting the lowest element in the vector.
3099def : Pat<(v4i32 (vector_shuffle VR128:$src1, VR128:$src2,
3100 MOVL_shuffle_mask)),
3101 (MOVLPSrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
3102def : Pat<(v2i64 (vector_shuffle VR128:$src1, VR128:$src2,
3103 MOVL_shuffle_mask)),
3104 (MOVLPDrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
3105
3106// vector_shuffle v1, v2 <4, 5, 2, 3> using MOVLPDrr (movsd)
3107def : Pat<(v4f32 (vector_shuffle VR128:$src1, VR128:$src2,
3108 MOVLP_shuffle_mask)),
3109 (MOVLPDrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
3110def : Pat<(v4i32 (vector_shuffle VR128:$src1, VR128:$src2,
3111 MOVLP_shuffle_mask)),
3112 (MOVLPDrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
3113}
3114
3115// Set lowest element and zero upper elements.
Evan Cheng15e8f5a2007-12-15 03:00:47 +00003116let AddedComplexity = 15 in
3117def : Pat<(v2f64 (vector_shuffle immAllZerosV_bc, VR128:$src,
3118 MOVL_shuffle_mask)),
3119 (MOVZPQILo2PQIrr VR128:$src)>, Requires<[HasSSE2]>;
Evan Chenge9b9c672008-05-09 21:53:03 +00003120def : Pat<(v2f64 (X86vzmovl (v2f64 VR128:$src))),
Evan Chengd09a8a02008-05-08 22:35:02 +00003121 (MOVZPQILo2PQIrr VR128:$src)>, Requires<[HasSSE2]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003122
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003123// Some special case pandn patterns.
3124def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v4i32 immAllOnesV))),
3125 VR128:$src2)),
3126 (PANDNrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
3127def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v8i16 immAllOnesV))),
3128 VR128:$src2)),
3129 (PANDNrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
3130def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v16i8 immAllOnesV))),
3131 VR128:$src2)),
3132 (PANDNrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
3133
3134def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v4i32 immAllOnesV))),
Evan Cheng00b66ef2008-05-23 00:37:07 +00003135 (memop addr:$src2))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003136 (PANDNrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
3137def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v8i16 immAllOnesV))),
Evan Cheng00b66ef2008-05-23 00:37:07 +00003138 (memop addr:$src2))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003139 (PANDNrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
3140def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v16i8 immAllOnesV))),
Evan Cheng00b66ef2008-05-23 00:37:07 +00003141 (memop addr:$src2))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003142 (PANDNrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
3143
Nate Begeman78246ca2007-11-17 03:58:34 +00003144// vector -> vector casts
3145def : Pat<(v4f32 (sint_to_fp (v4i32 VR128:$src))),
3146 (Int_CVTDQ2PSrr VR128:$src)>, Requires<[HasSSE2]>;
3147def : Pat<(v4i32 (fp_to_sint (v4f32 VR128:$src))),
3148 (Int_CVTTPS2DQrr VR128:$src)>, Requires<[HasSSE2]>;
Eli Friedman7fa52ca2008-09-05 23:07:03 +00003149def : Pat<(v2f64 (sint_to_fp (v2i32 VR64:$src))),
3150 (Int_CVTPI2PDrr VR64:$src)>, Requires<[HasSSE2]>;
3151def : Pat<(v2i32 (fp_to_sint (v2f64 VR128:$src))),
3152 (Int_CVTTPD2PIrr VR128:$src)>, Requires<[HasSSE2]>;
Nate Begeman78246ca2007-11-17 03:58:34 +00003153
Evan Cheng51a49b22007-07-20 00:27:43 +00003154// Use movaps / movups for SSE integer load / store (one byte shorter).
Dan Gohman11821702007-07-27 17:16:43 +00003155def : Pat<(alignedloadv4i32 addr:$src),
3156 (MOVAPSrm addr:$src)>, Requires<[HasSSE1]>;
3157def : Pat<(loadv4i32 addr:$src),
3158 (MOVUPSrm addr:$src)>, Requires<[HasSSE1]>;
Evan Cheng51a49b22007-07-20 00:27:43 +00003159def : Pat<(alignedloadv2i64 addr:$src),
3160 (MOVAPSrm addr:$src)>, Requires<[HasSSE2]>;
3161def : Pat<(loadv2i64 addr:$src),
3162 (MOVUPSrm addr:$src)>, Requires<[HasSSE2]>;
3163
3164def : Pat<(alignedstore (v2i64 VR128:$src), addr:$dst),
3165 (MOVAPSmr addr:$dst, VR128:$src)>, Requires<[HasSSE2]>;
3166def : Pat<(alignedstore (v4i32 VR128:$src), addr:$dst),
3167 (MOVAPSmr addr:$dst, VR128:$src)>, Requires<[HasSSE2]>;
3168def : Pat<(alignedstore (v8i16 VR128:$src), addr:$dst),
3169 (MOVAPSmr addr:$dst, VR128:$src)>, Requires<[HasSSE2]>;
3170def : Pat<(alignedstore (v16i8 VR128:$src), addr:$dst),
3171 (MOVAPSmr addr:$dst, VR128:$src)>, Requires<[HasSSE2]>;
3172def : Pat<(store (v2i64 VR128:$src), addr:$dst),
3173 (MOVUPSmr addr:$dst, VR128:$src)>, Requires<[HasSSE2]>;
3174def : Pat<(store (v4i32 VR128:$src), addr:$dst),
3175 (MOVUPSmr addr:$dst, VR128:$src)>, Requires<[HasSSE2]>;
3176def : Pat<(store (v8i16 VR128:$src), addr:$dst),
3177 (MOVUPSmr addr:$dst, VR128:$src)>, Requires<[HasSSE2]>;
3178def : Pat<(store (v16i8 VR128:$src), addr:$dst),
3179 (MOVUPSmr addr:$dst, VR128:$src)>, Requires<[HasSSE2]>;
Nate Begemanb2975562008-02-03 07:18:54 +00003180
3181//===----------------------------------------------------------------------===//
3182// SSE4.1 Instructions
3183//===----------------------------------------------------------------------===//
3184
Dale Johannesena7d2b442008-10-10 23:51:03 +00003185multiclass sse41_fp_unop_rm<bits<8> opcps, bits<8> opcpd,
Nate Begemanb2975562008-02-03 07:18:54 +00003186 string OpcodeStr,
Nate Begemanb2975562008-02-03 07:18:54 +00003187 Intrinsic V4F32Int,
Nate Begemaneb3f5432008-02-04 05:34:34 +00003188 Intrinsic V2F64Int> {
Nate Begemanb2975562008-02-03 07:18:54 +00003189 // Intrinsic operation, reg.
Nate Begemanb2975562008-02-03 07:18:54 +00003190 // Vector intrinsic operation, reg
Evan Cheng78d00612008-03-14 07:39:27 +00003191 def PSr_Int : SS4AIi8<opcps, MRMSrcReg,
Nate Begeman72d802a2008-02-04 06:00:24 +00003192 (outs VR128:$dst), (ins VR128:$src1, i32i8imm:$src2),
Nate Begemanb2975562008-02-03 07:18:54 +00003193 !strconcat(OpcodeStr,
3194 "ps\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Nate Begemaneb3f5432008-02-04 05:34:34 +00003195 [(set VR128:$dst, (V4F32Int VR128:$src1, imm:$src2))]>,
3196 OpSize;
Nate Begemanb2975562008-02-03 07:18:54 +00003197
3198 // Vector intrinsic operation, mem
Evan Cheng78d00612008-03-14 07:39:27 +00003199 def PSm_Int : SS4AIi8<opcps, MRMSrcMem,
Nate Begeman72d802a2008-02-04 06:00:24 +00003200 (outs VR128:$dst), (ins f128mem:$src1, i32i8imm:$src2),
Nate Begemanb2975562008-02-03 07:18:54 +00003201 !strconcat(OpcodeStr,
3202 "ps\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Evan Cheng00b66ef2008-05-23 00:37:07 +00003203 [(set VR128:$dst,
3204 (V4F32Int (memopv4f32 addr:$src1),imm:$src2))]>,
Nate Begemaneb3f5432008-02-04 05:34:34 +00003205 OpSize;
Nate Begemanb2975562008-02-03 07:18:54 +00003206
Nate Begemanb2975562008-02-03 07:18:54 +00003207 // Vector intrinsic operation, reg
Evan Cheng78d00612008-03-14 07:39:27 +00003208 def PDr_Int : SS4AIi8<opcpd, MRMSrcReg,
Nate Begeman72d802a2008-02-04 06:00:24 +00003209 (outs VR128:$dst), (ins VR128:$src1, i32i8imm:$src2),
Nate Begemanb2975562008-02-03 07:18:54 +00003210 !strconcat(OpcodeStr,
3211 "pd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Nate Begemaneb3f5432008-02-04 05:34:34 +00003212 [(set VR128:$dst, (V2F64Int VR128:$src1, imm:$src2))]>,
3213 OpSize;
Nate Begemanb2975562008-02-03 07:18:54 +00003214
3215 // Vector intrinsic operation, mem
Evan Cheng78d00612008-03-14 07:39:27 +00003216 def PDm_Int : SS4AIi8<opcpd, MRMSrcMem,
Nate Begeman72d802a2008-02-04 06:00:24 +00003217 (outs VR128:$dst), (ins f128mem:$src1, i32i8imm:$src2),
Nate Begemanb2975562008-02-03 07:18:54 +00003218 !strconcat(OpcodeStr,
3219 "pd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Evan Cheng00b66ef2008-05-23 00:37:07 +00003220 [(set VR128:$dst,
3221 (V2F64Int (memopv2f64 addr:$src1),imm:$src2))]>,
Nate Begemaneb3f5432008-02-04 05:34:34 +00003222 OpSize;
Nate Begemanb2975562008-02-03 07:18:54 +00003223}
3224
Dale Johannesena7d2b442008-10-10 23:51:03 +00003225let Constraints = "$src1 = $dst" in {
3226multiclass sse41_fp_binop_rm<bits<8> opcss, bits<8> opcsd,
3227 string OpcodeStr,
3228 Intrinsic F32Int,
3229 Intrinsic F64Int> {
3230 // Intrinsic operation, reg.
3231 def SSr_Int : SS4AIi8<opcss, MRMSrcReg,
3232 (outs VR128:$dst),
3233 (ins VR128:$src1, VR128:$src2, i32i8imm:$src3),
3234 !strconcat(OpcodeStr,
3235 "ss\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
3236 [(set VR128:$dst,
3237 (F32Int VR128:$src1, VR128:$src2, imm:$src3))]>,
3238 OpSize;
3239
3240 // Intrinsic operation, mem.
3241 def SSm_Int : SS4AIi8<opcss, MRMSrcMem,
3242 (outs VR128:$dst),
3243 (ins VR128:$src1, ssmem:$src2, i32i8imm:$src3),
3244 !strconcat(OpcodeStr,
3245 "ss\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
3246 [(set VR128:$dst,
3247 (F32Int VR128:$src1, sse_load_f32:$src2, imm:$src3))]>,
3248 OpSize;
3249
3250 // Intrinsic operation, reg.
3251 def SDr_Int : SS4AIi8<opcsd, MRMSrcReg,
3252 (outs VR128:$dst),
3253 (ins VR128:$src1, VR128:$src2, i32i8imm:$src3),
3254 !strconcat(OpcodeStr,
3255 "sd\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
3256 [(set VR128:$dst,
3257 (F64Int VR128:$src1, VR128:$src2, imm:$src3))]>,
3258 OpSize;
3259
3260 // Intrinsic operation, mem.
3261 def SDm_Int : SS4AIi8<opcsd, MRMSrcMem,
3262 (outs VR128:$dst),
3263 (ins VR128:$src1, sdmem:$src2, i32i8imm:$src3),
3264 !strconcat(OpcodeStr,
3265 "sd\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
3266 [(set VR128:$dst,
3267 (F64Int VR128:$src1, sse_load_f64:$src2, imm:$src3))]>,
3268 OpSize;
3269}
3270}
3271
Nate Begemanb2975562008-02-03 07:18:54 +00003272// FP round - roundss, roundps, roundsd, roundpd
Dale Johannesena7d2b442008-10-10 23:51:03 +00003273defm ROUND : sse41_fp_unop_rm<0x08, 0x09, "round",
3274 int_x86_sse41_round_ps, int_x86_sse41_round_pd>;
3275defm ROUND : sse41_fp_binop_rm<0x0A, 0x0B, "round",
3276 int_x86_sse41_round_ss, int_x86_sse41_round_sd>;
Nate Begemaneb3f5432008-02-04 05:34:34 +00003277
3278// SS41I_unop_rm_int_v16 - SSE 4.1 unary operator whose type is v8i16.
3279multiclass SS41I_unop_rm_int_v16<bits<8> opc, string OpcodeStr,
3280 Intrinsic IntId128> {
3281 def rr128 : SS48I<opc, MRMSrcReg, (outs VR128:$dst),
3282 (ins VR128:$src),
3283 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3284 [(set VR128:$dst, (IntId128 VR128:$src))]>, OpSize;
3285 def rm128 : SS48I<opc, MRMSrcMem, (outs VR128:$dst),
3286 (ins i128mem:$src),
3287 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3288 [(set VR128:$dst,
3289 (IntId128
3290 (bitconvert (memopv8i16 addr:$src))))]>, OpSize;
3291}
3292
3293defm PHMINPOSUW : SS41I_unop_rm_int_v16 <0x41, "phminposuw",
3294 int_x86_sse41_phminposuw>;
3295
3296/// SS41I_binop_rm_int - Simple SSE 4.1 binary operator
Evan Cheng3ea4d672008-03-05 08:19:16 +00003297let Constraints = "$src1 = $dst" in {
Nate Begemaneb3f5432008-02-04 05:34:34 +00003298 multiclass SS41I_binop_rm_int<bits<8> opc, string OpcodeStr,
3299 Intrinsic IntId128, bit Commutable = 0> {
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003300 def rr : SS48I<opc, MRMSrcReg, (outs VR128:$dst),
3301 (ins VR128:$src1, VR128:$src2),
3302 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3303 [(set VR128:$dst, (IntId128 VR128:$src1, VR128:$src2))]>,
3304 OpSize {
Nate Begemaneb3f5432008-02-04 05:34:34 +00003305 let isCommutable = Commutable;
3306 }
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003307 def rm : SS48I<opc, MRMSrcMem, (outs VR128:$dst),
3308 (ins VR128:$src1, i128mem:$src2),
3309 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3310 [(set VR128:$dst,
3311 (IntId128 VR128:$src1,
3312 (bitconvert (memopv16i8 addr:$src2))))]>, OpSize;
Nate Begemaneb3f5432008-02-04 05:34:34 +00003313 }
3314}
3315
3316defm PCMPEQQ : SS41I_binop_rm_int<0x29, "pcmpeqq",
3317 int_x86_sse41_pcmpeqq, 1>;
3318defm PACKUSDW : SS41I_binop_rm_int<0x2B, "packusdw",
3319 int_x86_sse41_packusdw, 0>;
3320defm PMINSB : SS41I_binop_rm_int<0x38, "pminsb",
3321 int_x86_sse41_pminsb, 1>;
3322defm PMINSD : SS41I_binop_rm_int<0x39, "pminsd",
3323 int_x86_sse41_pminsd, 1>;
3324defm PMINUD : SS41I_binop_rm_int<0x3B, "pminud",
3325 int_x86_sse41_pminud, 1>;
3326defm PMINUW : SS41I_binop_rm_int<0x3A, "pminuw",
3327 int_x86_sse41_pminuw, 1>;
3328defm PMAXSB : SS41I_binop_rm_int<0x3C, "pmaxsb",
3329 int_x86_sse41_pmaxsb, 1>;
3330defm PMAXSD : SS41I_binop_rm_int<0x3D, "pmaxsd",
3331 int_x86_sse41_pmaxsd, 1>;
3332defm PMAXUD : SS41I_binop_rm_int<0x3F, "pmaxud",
3333 int_x86_sse41_pmaxud, 1>;
3334defm PMAXUW : SS41I_binop_rm_int<0x3E, "pmaxuw",
3335 int_x86_sse41_pmaxuw, 1>;
Nate Begeman72d802a2008-02-04 06:00:24 +00003336
Mon P Wang14edb092008-12-18 21:42:19 +00003337defm PMULDQ : SS41I_binop_rm_int<0x28, "pmuldq", int_x86_sse41_pmuldq, 1>;
3338
Nate Begeman03605a02008-07-17 16:51:19 +00003339def : Pat<(v2i64 (X86pcmpeqq VR128:$src1, VR128:$src2)),
3340 (PCMPEQQrr VR128:$src1, VR128:$src2)>;
3341def : Pat<(v2i64 (X86pcmpeqq VR128:$src1, (memop addr:$src2))),
3342 (PCMPEQQrm VR128:$src1, addr:$src2)>;
3343
Nate Begeman58057962008-02-09 01:38:08 +00003344/// SS41I_binop_rm_int - Simple SSE 4.1 binary operator
Evan Cheng3ea4d672008-03-05 08:19:16 +00003345let Constraints = "$src1 = $dst" in {
Dan Gohmane3731f52008-05-23 17:49:40 +00003346 multiclass SS41I_binop_patint<bits<8> opc, string OpcodeStr, ValueType OpVT,
3347 SDNode OpNode, Intrinsic IntId128,
3348 bit Commutable = 0> {
Nate Begeman58057962008-02-09 01:38:08 +00003349 def rr : SS48I<opc, MRMSrcReg, (outs VR128:$dst),
3350 (ins VR128:$src1, VR128:$src2),
3351 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohmane3731f52008-05-23 17:49:40 +00003352 [(set VR128:$dst, (OpNode (OpVT VR128:$src1),
3353 VR128:$src2))]>, OpSize {
Nate Begeman58057962008-02-09 01:38:08 +00003354 let isCommutable = Commutable;
3355 }
3356 def rr_int : SS48I<opc, MRMSrcReg, (outs VR128:$dst),
3357 (ins VR128:$src1, VR128:$src2),
3358 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3359 [(set VR128:$dst, (IntId128 VR128:$src1, VR128:$src2))]>,
3360 OpSize {
3361 let isCommutable = Commutable;
3362 }
3363 def rm : SS48I<opc, MRMSrcMem, (outs VR128:$dst),
3364 (ins VR128:$src1, i128mem:$src2),
3365 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3366 [(set VR128:$dst,
Evan Cheng00b66ef2008-05-23 00:37:07 +00003367 (OpNode VR128:$src1, (memop addr:$src2)))]>, OpSize;
Nate Begeman58057962008-02-09 01:38:08 +00003368 def rm_int : SS48I<opc, MRMSrcMem, (outs VR128:$dst),
3369 (ins VR128:$src1, i128mem:$src2),
3370 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3371 [(set VR128:$dst,
Evan Cheng00b66ef2008-05-23 00:37:07 +00003372 (IntId128 VR128:$src1, (memop addr:$src2)))]>,
Nate Begeman58057962008-02-09 01:38:08 +00003373 OpSize;
3374 }
3375}
Dan Gohmane3731f52008-05-23 17:49:40 +00003376defm PMULLD : SS41I_binop_patint<0x40, "pmulld", v4i32, mul,
Nate Begeman58057962008-02-09 01:38:08 +00003377 int_x86_sse41_pmulld, 1>;
Nate Begeman58057962008-02-09 01:38:08 +00003378
Evan Cheng78d00612008-03-14 07:39:27 +00003379/// SS41I_binop_rmi_int - SSE 4.1 binary operator with 8-bit immediate
Evan Cheng3ea4d672008-03-05 08:19:16 +00003380let Constraints = "$src1 = $dst" in {
Nate Begeman72d802a2008-02-04 06:00:24 +00003381 multiclass SS41I_binop_rmi_int<bits<8> opc, string OpcodeStr,
3382 Intrinsic IntId128, bit Commutable = 0> {
Evan Cheng78d00612008-03-14 07:39:27 +00003383 def rri : SS4AIi8<opc, MRMSrcReg, (outs VR128:$dst),
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003384 (ins VR128:$src1, VR128:$src2, i32i8imm:$src3),
3385 !strconcat(OpcodeStr,
Nate Begemanb4e9a042008-02-10 18:47:57 +00003386 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003387 [(set VR128:$dst,
3388 (IntId128 VR128:$src1, VR128:$src2, imm:$src3))]>,
3389 OpSize {
Nate Begeman72d802a2008-02-04 06:00:24 +00003390 let isCommutable = Commutable;
3391 }
Evan Cheng78d00612008-03-14 07:39:27 +00003392 def rmi : SS4AIi8<opc, MRMSrcMem, (outs VR128:$dst),
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003393 (ins VR128:$src1, i128mem:$src2, i32i8imm:$src3),
3394 !strconcat(OpcodeStr,
Nate Begemanb4e9a042008-02-10 18:47:57 +00003395 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003396 [(set VR128:$dst,
3397 (IntId128 VR128:$src1,
3398 (bitconvert (memopv16i8 addr:$src2)), imm:$src3))]>,
3399 OpSize;
Nate Begeman72d802a2008-02-04 06:00:24 +00003400 }
3401}
3402
3403defm BLENDPS : SS41I_binop_rmi_int<0x0C, "blendps",
3404 int_x86_sse41_blendps, 0>;
3405defm BLENDPD : SS41I_binop_rmi_int<0x0D, "blendpd",
3406 int_x86_sse41_blendpd, 0>;
3407defm PBLENDW : SS41I_binop_rmi_int<0x0E, "pblendw",
3408 int_x86_sse41_pblendw, 0>;
3409defm DPPS : SS41I_binop_rmi_int<0x40, "dpps",
3410 int_x86_sse41_dpps, 1>;
3411defm DPPD : SS41I_binop_rmi_int<0x41, "dppd",
3412 int_x86_sse41_dppd, 1>;
3413defm MPSADBW : SS41I_binop_rmi_int<0x42, "mpsadbw",
Evan Cheng81ed9852008-06-16 20:25:59 +00003414 int_x86_sse41_mpsadbw, 1>;
Nate Begeman58057962008-02-09 01:38:08 +00003415
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003416
Evan Cheng78d00612008-03-14 07:39:27 +00003417/// SS41I_ternary_int - SSE 4.1 ternary operator
Evan Cheng3ea4d672008-03-05 08:19:16 +00003418let Uses = [XMM0], Constraints = "$src1 = $dst" in {
Nate Begemanb4e9a042008-02-10 18:47:57 +00003419 multiclass SS41I_ternary_int<bits<8> opc, string OpcodeStr, Intrinsic IntId> {
3420 def rr0 : SS48I<opc, MRMSrcReg, (outs VR128:$dst),
3421 (ins VR128:$src1, VR128:$src2),
3422 !strconcat(OpcodeStr,
3423 "\t{%xmm0, $src2, $dst|$dst, $src2, %xmm0}"),
3424 [(set VR128:$dst, (IntId VR128:$src1, VR128:$src2, XMM0))]>,
3425 OpSize;
3426
3427 def rm0 : SS48I<opc, MRMSrcMem, (outs VR128:$dst),
3428 (ins VR128:$src1, i128mem:$src2),
3429 !strconcat(OpcodeStr,
3430 "\t{%xmm0, $src2, $dst|$dst, $src2, %xmm0}"),
3431 [(set VR128:$dst,
3432 (IntId VR128:$src1,
3433 (bitconvert (memopv16i8 addr:$src2)), XMM0))]>, OpSize;
3434 }
3435}
3436
3437defm BLENDVPD : SS41I_ternary_int<0x15, "blendvpd", int_x86_sse41_blendvpd>;
3438defm BLENDVPS : SS41I_ternary_int<0x14, "blendvps", int_x86_sse41_blendvps>;
3439defm PBLENDVB : SS41I_ternary_int<0x10, "pblendvb", int_x86_sse41_pblendvb>;
3440
3441
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003442multiclass SS41I_binop_rm_int8<bits<8> opc, string OpcodeStr, Intrinsic IntId> {
3443 def rr : SS48I<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
3444 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3445 [(set VR128:$dst, (IntId VR128:$src))]>, OpSize;
3446
3447 def rm : SS48I<opc, MRMSrcMem, (outs VR128:$dst), (ins i64mem:$src),
3448 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Evan Cheng56ec77b2008-09-24 23:27:55 +00003449 [(set VR128:$dst,
3450 (IntId (bitconvert (v2i64 (scalar_to_vector (loadi64 addr:$src))))))]>,
3451 OpSize;
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003452}
3453
3454defm PMOVSXBW : SS41I_binop_rm_int8<0x20, "pmovsxbw", int_x86_sse41_pmovsxbw>;
3455defm PMOVSXWD : SS41I_binop_rm_int8<0x23, "pmovsxwd", int_x86_sse41_pmovsxwd>;
3456defm PMOVSXDQ : SS41I_binop_rm_int8<0x25, "pmovsxdq", int_x86_sse41_pmovsxdq>;
3457defm PMOVZXBW : SS41I_binop_rm_int8<0x30, "pmovzxbw", int_x86_sse41_pmovzxbw>;
3458defm PMOVZXWD : SS41I_binop_rm_int8<0x33, "pmovzxwd", int_x86_sse41_pmovzxwd>;
3459defm PMOVZXDQ : SS41I_binop_rm_int8<0x35, "pmovzxdq", int_x86_sse41_pmovzxdq>;
3460
Evan Cheng56ec77b2008-09-24 23:27:55 +00003461// Common patterns involving scalar load.
3462def : Pat<(int_x86_sse41_pmovsxbw (vzmovl_v2i64 addr:$src)),
3463 (PMOVSXBWrm addr:$src)>, Requires<[HasSSE41]>;
3464def : Pat<(int_x86_sse41_pmovsxbw (vzload_v2i64 addr:$src)),
3465 (PMOVSXBWrm addr:$src)>, Requires<[HasSSE41]>;
3466
3467def : Pat<(int_x86_sse41_pmovsxwd (vzmovl_v2i64 addr:$src)),
3468 (PMOVSXWDrm addr:$src)>, Requires<[HasSSE41]>;
3469def : Pat<(int_x86_sse41_pmovsxwd (vzload_v2i64 addr:$src)),
3470 (PMOVSXWDrm addr:$src)>, Requires<[HasSSE41]>;
3471
3472def : Pat<(int_x86_sse41_pmovsxdq (vzmovl_v2i64 addr:$src)),
3473 (PMOVSXDQrm addr:$src)>, Requires<[HasSSE41]>;
3474def : Pat<(int_x86_sse41_pmovsxdq (vzload_v2i64 addr:$src)),
3475 (PMOVSXDQrm addr:$src)>, Requires<[HasSSE41]>;
3476
3477def : Pat<(int_x86_sse41_pmovzxbw (vzmovl_v2i64 addr:$src)),
3478 (PMOVZXBWrm addr:$src)>, Requires<[HasSSE41]>;
3479def : Pat<(int_x86_sse41_pmovzxbw (vzload_v2i64 addr:$src)),
3480 (PMOVZXBWrm addr:$src)>, Requires<[HasSSE41]>;
3481
3482def : Pat<(int_x86_sse41_pmovzxwd (vzmovl_v2i64 addr:$src)),
3483 (PMOVZXWDrm addr:$src)>, Requires<[HasSSE41]>;
3484def : Pat<(int_x86_sse41_pmovzxwd (vzload_v2i64 addr:$src)),
3485 (PMOVZXWDrm addr:$src)>, Requires<[HasSSE41]>;
3486
3487def : Pat<(int_x86_sse41_pmovzxdq (vzmovl_v2i64 addr:$src)),
3488 (PMOVZXDQrm addr:$src)>, Requires<[HasSSE41]>;
3489def : Pat<(int_x86_sse41_pmovzxdq (vzload_v2i64 addr:$src)),
3490 (PMOVZXDQrm addr:$src)>, Requires<[HasSSE41]>;
3491
3492
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003493multiclass SS41I_binop_rm_int4<bits<8> opc, string OpcodeStr, Intrinsic IntId> {
3494 def rr : SS48I<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
3495 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3496 [(set VR128:$dst, (IntId VR128:$src))]>, OpSize;
3497
3498 def rm : SS48I<opc, MRMSrcMem, (outs VR128:$dst), (ins i32mem:$src),
3499 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Evan Cheng56ec77b2008-09-24 23:27:55 +00003500 [(set VR128:$dst,
3501 (IntId (bitconvert (v4i32 (scalar_to_vector (loadi32 addr:$src))))))]>,
3502 OpSize;
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003503}
3504
3505defm PMOVSXBD : SS41I_binop_rm_int4<0x21, "pmovsxbd", int_x86_sse41_pmovsxbd>;
3506defm PMOVSXWQ : SS41I_binop_rm_int4<0x24, "pmovsxwq", int_x86_sse41_pmovsxwq>;
3507defm PMOVZXBD : SS41I_binop_rm_int4<0x31, "pmovzxbd", int_x86_sse41_pmovzxbd>;
3508defm PMOVZXWQ : SS41I_binop_rm_int4<0x34, "pmovzxwq", int_x86_sse41_pmovzxwq>;
3509
Evan Cheng56ec77b2008-09-24 23:27:55 +00003510// Common patterns involving scalar load
3511def : Pat<(int_x86_sse41_pmovsxbd (vzmovl_v4i32 addr:$src)),
Evan Cheng00a3ec52008-09-25 00:49:51 +00003512 (PMOVSXBDrm addr:$src)>, Requires<[HasSSE41]>;
Evan Cheng56ec77b2008-09-24 23:27:55 +00003513def : Pat<(int_x86_sse41_pmovsxwq (vzmovl_v4i32 addr:$src)),
Evan Cheng00a3ec52008-09-25 00:49:51 +00003514 (PMOVSXWQrm addr:$src)>, Requires<[HasSSE41]>;
Evan Cheng56ec77b2008-09-24 23:27:55 +00003515
3516def : Pat<(int_x86_sse41_pmovzxbd (vzmovl_v4i32 addr:$src)),
Evan Cheng00a3ec52008-09-25 00:49:51 +00003517 (PMOVZXBDrm addr:$src)>, Requires<[HasSSE41]>;
Evan Cheng56ec77b2008-09-24 23:27:55 +00003518def : Pat<(int_x86_sse41_pmovzxwq (vzmovl_v4i32 addr:$src)),
Evan Cheng00a3ec52008-09-25 00:49:51 +00003519 (PMOVZXWQrm addr:$src)>, Requires<[HasSSE41]>;
Evan Cheng56ec77b2008-09-24 23:27:55 +00003520
3521
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003522multiclass SS41I_binop_rm_int2<bits<8> opc, string OpcodeStr, Intrinsic IntId> {
3523 def rr : SS48I<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
3524 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3525 [(set VR128:$dst, (IntId VR128:$src))]>, OpSize;
3526
Evan Cheng56ec77b2008-09-24 23:27:55 +00003527 // Expecting a i16 load any extended to i32 value.
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003528 def rm : SS48I<opc, MRMSrcMem, (outs VR128:$dst), (ins i16mem:$src),
3529 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Evan Cheng56ec77b2008-09-24 23:27:55 +00003530 [(set VR128:$dst, (IntId (bitconvert
3531 (v4i32 (scalar_to_vector (loadi16_anyext addr:$src))))))]>,
3532 OpSize;
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003533}
3534
3535defm PMOVSXBQ : SS41I_binop_rm_int2<0x22, "pmovsxbq", int_x86_sse41_pmovsxbq>;
3536defm PMOVZXBQ : SS41I_binop_rm_int2<0x32, "pmovsxbq", int_x86_sse41_pmovzxbq>;
3537
Evan Cheng56ec77b2008-09-24 23:27:55 +00003538// Common patterns involving scalar load
3539def : Pat<(int_x86_sse41_pmovsxbq
3540 (bitconvert (v4i32 (X86vzmovl
3541 (v4i32 (scalar_to_vector (loadi32 addr:$src))))))),
Evan Cheng00a3ec52008-09-25 00:49:51 +00003542 (PMOVSXBQrm addr:$src)>, Requires<[HasSSE41]>;
Evan Cheng56ec77b2008-09-24 23:27:55 +00003543
3544def : Pat<(int_x86_sse41_pmovzxbq
3545 (bitconvert (v4i32 (X86vzmovl
3546 (v4i32 (scalar_to_vector (loadi32 addr:$src))))))),
Evan Cheng00a3ec52008-09-25 00:49:51 +00003547 (PMOVZXBQrm addr:$src)>, Requires<[HasSSE41]>;
Evan Cheng56ec77b2008-09-24 23:27:55 +00003548
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003549
Nate Begemand77e59e2008-02-11 04:19:36 +00003550/// SS41I_binop_ext8 - SSE 4.1 extract 8 bits to 32 bit reg or 8 bit mem
3551multiclass SS41I_extract8<bits<8> opc, string OpcodeStr> {
Evan Chengc2054be2008-03-26 08:11:49 +00003552 def rr : SS4AIi8<opc, MRMDestReg, (outs GR32:$dst),
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003553 (ins VR128:$src1, i32i8imm:$src2),
3554 !strconcat(OpcodeStr,
3555 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Nate Begemand77e59e2008-02-11 04:19:36 +00003556 [(set GR32:$dst, (X86pextrb (v16i8 VR128:$src1), imm:$src2))]>,
3557 OpSize;
Evan Cheng78d00612008-03-14 07:39:27 +00003558 def mr : SS4AIi8<opc, MRMDestMem, (outs),
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003559 (ins i8mem:$dst, VR128:$src1, i32i8imm:$src2),
3560 !strconcat(OpcodeStr,
3561 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Nate Begemand77e59e2008-02-11 04:19:36 +00003562 []>, OpSize;
3563// FIXME:
3564// There's an AssertZext in the way of writing the store pattern
3565// (store (i8 (trunc (X86pextrb (v16i8 VR128:$src1), imm:$src2))), addr:$dst)
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003566}
3567
Nate Begemand77e59e2008-02-11 04:19:36 +00003568defm PEXTRB : SS41I_extract8<0x14, "pextrb">;
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003569
Nate Begemand77e59e2008-02-11 04:19:36 +00003570
3571/// SS41I_extract16 - SSE 4.1 extract 16 bits to memory destination
3572multiclass SS41I_extract16<bits<8> opc, string OpcodeStr> {
Evan Cheng78d00612008-03-14 07:39:27 +00003573 def mr : SS4AIi8<opc, MRMDestMem, (outs),
Nate Begemand77e59e2008-02-11 04:19:36 +00003574 (ins i16mem:$dst, VR128:$src1, i32i8imm:$src2),
3575 !strconcat(OpcodeStr,
3576 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
3577 []>, OpSize;
3578// FIXME:
3579// There's an AssertZext in the way of writing the store pattern
3580// (store (i16 (trunc (X86pextrw (v16i8 VR128:$src1), imm:$src2))), addr:$dst)
3581}
3582
3583defm PEXTRW : SS41I_extract16<0x15, "pextrw">;
3584
3585
3586/// SS41I_extract32 - SSE 4.1 extract 32 bits to int reg or memory destination
3587multiclass SS41I_extract32<bits<8> opc, string OpcodeStr> {
Evan Chengc2054be2008-03-26 08:11:49 +00003588 def rr : SS4AIi8<opc, MRMDestReg, (outs GR32:$dst),
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003589 (ins VR128:$src1, i32i8imm:$src2),
3590 !strconcat(OpcodeStr,
3591 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
3592 [(set GR32:$dst,
3593 (extractelt (v4i32 VR128:$src1), imm:$src2))]>, OpSize;
Evan Cheng78d00612008-03-14 07:39:27 +00003594 def mr : SS4AIi8<opc, MRMDestMem, (outs),
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003595 (ins i32mem:$dst, VR128:$src1, i32i8imm:$src2),
3596 !strconcat(OpcodeStr,
3597 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
3598 [(store (extractelt (v4i32 VR128:$src1), imm:$src2),
3599 addr:$dst)]>, OpSize;
Nate Begeman58057962008-02-09 01:38:08 +00003600}
3601
Nate Begemand77e59e2008-02-11 04:19:36 +00003602defm PEXTRD : SS41I_extract32<0x16, "pextrd">;
Nate Begeman58057962008-02-09 01:38:08 +00003603
Nate Begemand77e59e2008-02-11 04:19:36 +00003604
Evan Cheng6c249332008-03-24 21:52:23 +00003605/// SS41I_extractf32 - SSE 4.1 extract 32 bits fp value to int reg or memory
3606/// destination
Nate Begemand77e59e2008-02-11 04:19:36 +00003607multiclass SS41I_extractf32<bits<8> opc, string OpcodeStr> {
Evan Chengc2054be2008-03-26 08:11:49 +00003608 def rr : SS4AIi8<opc, MRMDestReg, (outs GR32:$dst),
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003609 (ins VR128:$src1, i32i8imm:$src2),
3610 !strconcat(OpcodeStr,
3611 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Dan Gohman788db592008-04-16 02:32:24 +00003612 [(set GR32:$dst,
3613 (extractelt (bc_v4i32 (v4f32 VR128:$src1)), imm:$src2))]>,
Evan Cheng6c249332008-03-24 21:52:23 +00003614 OpSize;
Evan Cheng78d00612008-03-14 07:39:27 +00003615 def mr : SS4AIi8<opc, MRMDestMem, (outs),
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003616 (ins f32mem:$dst, VR128:$src1, i32i8imm:$src2),
3617 !strconcat(OpcodeStr,
3618 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Evan Cheng6c249332008-03-24 21:52:23 +00003619 [(store (extractelt (bc_v4i32 (v4f32 VR128:$src1)), imm:$src2),
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003620 addr:$dst)]>, OpSize;
Nate Begeman58057962008-02-09 01:38:08 +00003621}
3622
Nate Begemand77e59e2008-02-11 04:19:36 +00003623defm EXTRACTPS : SS41I_extractf32<0x17, "extractps">;
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003624
Dan Gohmana41862a2008-08-08 18:30:21 +00003625// Also match an EXTRACTPS store when the store is done as f32 instead of i32.
3626def : Pat<(store (f32 (bitconvert (extractelt (bc_v4i32 (v4f32 VR128:$src1)),
3627 imm:$src2))),
3628 addr:$dst),
3629 (EXTRACTPSmr addr:$dst, VR128:$src1, imm:$src2)>,
3630 Requires<[HasSSE41]>;
3631
Evan Cheng3ea4d672008-03-05 08:19:16 +00003632let Constraints = "$src1 = $dst" in {
Nate Begemand77e59e2008-02-11 04:19:36 +00003633 multiclass SS41I_insert8<bits<8> opc, string OpcodeStr> {
Evan Cheng78d00612008-03-14 07:39:27 +00003634 def rr : SS4AIi8<opc, MRMSrcReg, (outs VR128:$dst),
Nate Begemand77e59e2008-02-11 04:19:36 +00003635 (ins VR128:$src1, GR32:$src2, i32i8imm:$src3),
3636 !strconcat(OpcodeStr,
3637 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
3638 [(set VR128:$dst,
3639 (X86pinsrb VR128:$src1, GR32:$src2, imm:$src3))]>, OpSize;
Evan Cheng78d00612008-03-14 07:39:27 +00003640 def rm : SS4AIi8<opc, MRMSrcMem, (outs VR128:$dst),
Nate Begemand77e59e2008-02-11 04:19:36 +00003641 (ins VR128:$src1, i8mem:$src2, i32i8imm:$src3),
3642 !strconcat(OpcodeStr,
3643 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
3644 [(set VR128:$dst,
3645 (X86pinsrb VR128:$src1, (extloadi8 addr:$src2),
3646 imm:$src3))]>, OpSize;
3647 }
3648}
3649
3650defm PINSRB : SS41I_insert8<0x20, "pinsrb">;
3651
Evan Cheng3ea4d672008-03-05 08:19:16 +00003652let Constraints = "$src1 = $dst" in {
Nate Begemand77e59e2008-02-11 04:19:36 +00003653 multiclass SS41I_insert32<bits<8> opc, string OpcodeStr> {
Evan Cheng78d00612008-03-14 07:39:27 +00003654 def rr : SS4AIi8<opc, MRMSrcReg, (outs VR128:$dst),
Nate Begemand77e59e2008-02-11 04:19:36 +00003655 (ins VR128:$src1, GR32:$src2, i32i8imm:$src3),
3656 !strconcat(OpcodeStr,
3657 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
3658 [(set VR128:$dst,
3659 (v4i32 (insertelt VR128:$src1, GR32:$src2, imm:$src3)))]>,
3660 OpSize;
Evan Cheng78d00612008-03-14 07:39:27 +00003661 def rm : SS4AIi8<opc, MRMSrcMem, (outs VR128:$dst),
Nate Begemand77e59e2008-02-11 04:19:36 +00003662 (ins VR128:$src1, i32mem:$src2, i32i8imm:$src3),
3663 !strconcat(OpcodeStr,
3664 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
3665 [(set VR128:$dst,
3666 (v4i32 (insertelt VR128:$src1, (loadi32 addr:$src2),
3667 imm:$src3)))]>, OpSize;
3668 }
3669}
3670
3671defm PINSRD : SS41I_insert32<0x22, "pinsrd">;
3672
Evan Cheng3ea4d672008-03-05 08:19:16 +00003673let Constraints = "$src1 = $dst" in {
Nate Begemand77e59e2008-02-11 04:19:36 +00003674 multiclass SS41I_insertf32<bits<8> opc, string OpcodeStr> {
Evan Cheng78d00612008-03-14 07:39:27 +00003675 def rr : SS4AIi8<opc, MRMSrcReg, (outs VR128:$dst),
Nate Begemand77e59e2008-02-11 04:19:36 +00003676 (ins VR128:$src1, FR32:$src2, i32i8imm:$src3),
3677 !strconcat(OpcodeStr,
3678 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
3679 [(set VR128:$dst,
3680 (X86insrtps VR128:$src1, FR32:$src2, imm:$src3))]>, OpSize;
Evan Cheng78d00612008-03-14 07:39:27 +00003681 def rm : SS4AIi8<opc, MRMSrcMem, (outs VR128:$dst),
Nate Begemand77e59e2008-02-11 04:19:36 +00003682 (ins VR128:$src1, f32mem:$src2, i32i8imm:$src3),
3683 !strconcat(OpcodeStr,
3684 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
3685 [(set VR128:$dst,
3686 (X86insrtps VR128:$src1, (loadf32 addr:$src2),
3687 imm:$src3))]>, OpSize;
3688 }
3689}
3690
Evan Chengc2054be2008-03-26 08:11:49 +00003691defm INSERTPS : SS41I_insertf32<0x21, "insertps">;
Nate Begeman0dd3cb52008-03-16 21:14:46 +00003692
3693let Defs = [EFLAGS] in {
3694def PTESTrr : SS48I<0x17, MRMSrcReg, (outs), (ins VR128:$src1, VR128:$src2),
3695 "ptest \t{$src2, $src1|$src1, $src2}", []>, OpSize;
3696def PTESTrm : SS48I<0x17, MRMSrcMem, (outs), (ins VR128:$src1, i128mem:$src2),
3697 "ptest \t{$src2, $src1|$src1, $src2}", []>, OpSize;
3698}
3699
3700def MOVNTDQArm : SS48I<0x2A, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
3701 "movntdqa\t{$src, $dst|$dst, $src}",
3702 [(set VR128:$dst, (int_x86_sse41_movntdqa addr:$src))]>;
Nate Begeman03605a02008-07-17 16:51:19 +00003703
3704/// SS42I_binop_rm_int - Simple SSE 4.2 binary operator
3705let Constraints = "$src1 = $dst" in {
3706 multiclass SS42I_binop_rm_int<bits<8> opc, string OpcodeStr,
3707 Intrinsic IntId128, bit Commutable = 0> {
3708 def rr : SS428I<opc, MRMSrcReg, (outs VR128:$dst),
3709 (ins VR128:$src1, VR128:$src2),
3710 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3711 [(set VR128:$dst, (IntId128 VR128:$src1, VR128:$src2))]>,
3712 OpSize {
3713 let isCommutable = Commutable;
3714 }
3715 def rm : SS428I<opc, MRMSrcMem, (outs VR128:$dst),
3716 (ins VR128:$src1, i128mem:$src2),
3717 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3718 [(set VR128:$dst,
3719 (IntId128 VR128:$src1,
3720 (bitconvert (memopv16i8 addr:$src2))))]>, OpSize;
3721 }
3722}
3723
Nate Begeman235666b2008-07-17 17:04:58 +00003724defm PCMPGTQ : SS42I_binop_rm_int<0x37, "pcmpgtq", int_x86_sse42_pcmpgtq>;
Nate Begeman03605a02008-07-17 16:51:19 +00003725
3726def : Pat<(v2i64 (X86pcmpgtq VR128:$src1, VR128:$src2)),
3727 (PCMPGTQrr VR128:$src1, VR128:$src2)>;
3728def : Pat<(v2i64 (X86pcmpgtq VR128:$src1, (memop addr:$src2))),
3729 (PCMPGTQrm VR128:$src1, addr:$src2)>;