blob: e4a95a74e7941bc925728b92efdbf41fe33880b2 [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===- ARMInstrInfo.td - Target Description for ARM Target -*- tablegen -*-===//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM instructions in TableGen format.
11//
12//===----------------------------------------------------------------------===//
13
Evan Chenga8e29892007-01-19 07:51:42 +000014//===----------------------------------------------------------------------===//
15// ARM specific DAG Nodes.
16//
Rafael Espindola7cca7c52006-09-11 17:25:40 +000017
Evan Chenga8e29892007-01-19 07:51:42 +000018// Type profiles.
Bill Wendlingc69107c2007-11-13 09:19:02 +000019def SDT_ARMCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
20def SDT_ARMCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>, SDTCisVT<1, i32> ]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000021
Evan Chenga8e29892007-01-19 07:51:42 +000022def SDT_ARMSaveCallPC : SDTypeProfile<0, 1, []>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +000023
Evan Chenga8e29892007-01-19 07:51:42 +000024def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisInt<0>]>;
Rafael Espindola7cca7c52006-09-11 17:25:40 +000025
Evan Chenga8e29892007-01-19 07:51:42 +000026def SDT_ARMCMov : SDTypeProfile<1, 3,
27 [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
28 SDTCisVT<3, i32>]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000029
Evan Chenga8e29892007-01-19 07:51:42 +000030def SDT_ARMBrcond : SDTypeProfile<0, 2,
31 [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>;
32
33def SDT_ARMBrJT : SDTypeProfile<0, 3,
34 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
35 SDTCisVT<2, i32>]>;
36
Evan Cheng5657c012009-07-29 02:18:14 +000037def SDT_ARMBr2JT : SDTypeProfile<0, 4,
38 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
39 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
40
Evan Chenga8e29892007-01-19 07:51:42 +000041def SDT_ARMCmp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
42
43def SDT_ARMPICAdd : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>,
44 SDTCisPtrTy<1>, SDTCisVT<2, i32>]>;
45
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000046def SDT_ARMThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>;
Jim Grosbachf9570122009-05-14 00:46:35 +000047def SDT_ARMEH_SJLJ_Setjmp : SDTypeProfile<1, 1, [SDTCisInt<0>, SDTCisPtrTy<1>]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000048
Evan Chenga8e29892007-01-19 07:51:42 +000049// Node definitions.
50def ARMWrapper : SDNode<"ARMISD::Wrapper", SDTIntUnaryOp>;
Evan Chenga8e29892007-01-19 07:51:42 +000051def ARMWrapperJT : SDNode<"ARMISD::WrapperJT", SDTIntBinOp>;
52
Bill Wendlingc69107c2007-11-13 09:19:02 +000053def ARMcallseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeqStart,
Bill Wendling6ef781f2008-02-27 06:33:05 +000054 [SDNPHasChain, SDNPOutFlag]>;
Bill Wendlingc69107c2007-11-13 09:19:02 +000055def ARMcallseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeqEnd,
Bill Wendling6ef781f2008-02-27 06:33:05 +000056 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Evan Chenga8e29892007-01-19 07:51:42 +000057
58def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall,
59 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Evan Cheng277f0742007-06-19 21:05:09 +000060def ARMcall_pred : SDNode<"ARMISD::CALL_PRED", SDT_ARMcall,
61 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Evan Chenga8e29892007-01-19 07:51:42 +000062def ARMcall_nolink : SDNode<"ARMISD::CALL_NOLINK", SDT_ARMcall,
63 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
64
Chris Lattner48be23c2008-01-15 22:02:54 +000065def ARMretflag : SDNode<"ARMISD::RET_FLAG", SDTNone,
Evan Chenga8e29892007-01-19 07:51:42 +000066 [SDNPHasChain, SDNPOptInFlag]>;
67
68def ARMcmov : SDNode<"ARMISD::CMOV", SDT_ARMCMov,
69 [SDNPInFlag]>;
70def ARMcneg : SDNode<"ARMISD::CNEG", SDT_ARMCMov,
71 [SDNPInFlag]>;
72
73def ARMbrcond : SDNode<"ARMISD::BRCOND", SDT_ARMBrcond,
74 [SDNPHasChain, SDNPInFlag, SDNPOutFlag]>;
75
76def ARMbrjt : SDNode<"ARMISD::BR_JT", SDT_ARMBrJT,
77 [SDNPHasChain]>;
Evan Cheng5657c012009-07-29 02:18:14 +000078def ARMbr2jt : SDNode<"ARMISD::BR2_JT", SDT_ARMBr2JT,
79 [SDNPHasChain]>;
Evan Chenga8e29892007-01-19 07:51:42 +000080
81def ARMcmp : SDNode<"ARMISD::CMP", SDT_ARMCmp,
82 [SDNPOutFlag]>;
83
David Goodwinc0309b42009-06-29 15:33:01 +000084def ARMcmpZ : SDNode<"ARMISD::CMPZ", SDT_ARMCmp,
85 [SDNPOutFlag,SDNPCommutative]>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +000086
Evan Chenga8e29892007-01-19 07:51:42 +000087def ARMpic_add : SDNode<"ARMISD::PIC_ADD", SDT_ARMPICAdd>;
88
89def ARMsrl_flag : SDNode<"ARMISD::SRL_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>;
90def ARMsra_flag : SDNode<"ARMISD::SRA_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>;
91def ARMrrx : SDNode<"ARMISD::RRX" , SDTIntUnaryOp, [SDNPInFlag ]>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +000092
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000093def ARMthread_pointer: SDNode<"ARMISD::THREAD_POINTER", SDT_ARMThreadPointer>;
Jim Grosbachf9570122009-05-14 00:46:35 +000094def ARMeh_sjlj_setjmp: SDNode<"ARMISD::EH_SJLJ_SETJMP", SDT_ARMEH_SJLJ_Setjmp>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000095
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000096//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +000097// ARM Instruction Predicate Definitions.
98//
Anton Korobeynikovbb629622009-06-15 21:46:20 +000099def HasV5T : Predicate<"Subtarget->hasV5TOps()">;
100def HasV5TE : Predicate<"Subtarget->hasV5TEOps()">;
101def HasV6 : Predicate<"Subtarget->hasV6Ops()">;
Evan Chengedcbada2009-07-06 22:05:45 +0000102def HasV6T2 : Predicate<"Subtarget->hasV6T2Ops()">;
Bob Wilson5bafff32009-06-22 23:27:02 +0000103def HasV7 : Predicate<"Subtarget->hasV7Ops()">;
104def HasVFP2 : Predicate<"Subtarget->hasVFP2()">;
105def HasVFP3 : Predicate<"Subtarget->hasVFP3()">;
106def HasNEON : Predicate<"Subtarget->hasNEON()">;
David Goodwin42a83f22009-08-04 17:53:06 +0000107def UseNEONForFP : Predicate<"Subtarget->useNEONForSinglePrecisionFP()">;
108def DontUseNEONForFP : Predicate<"!Subtarget->useNEONForSinglePrecisionFP()">;
Anton Korobeynikovbb629622009-06-15 21:46:20 +0000109def IsThumb : Predicate<"Subtarget->isThumb()">;
Evan Chengf49810c2009-06-23 17:48:47 +0000110def IsThumb1Only : Predicate<"Subtarget->isThumb1Only()">;
Evan Chengd770d9e2009-07-02 06:38:40 +0000111def IsThumb2 : Predicate<"Subtarget->isThumb2()">;
Anton Korobeynikovbb629622009-06-15 21:46:20 +0000112def IsARM : Predicate<"!Subtarget->isThumb()">;
Bob Wilson54fc1242009-06-22 21:01:46 +0000113def IsDarwin : Predicate<"Subtarget->isTargetDarwin()">;
114def IsNotDarwin : Predicate<"!Subtarget->isTargetDarwin()">;
Evan Cheng2b51d512009-06-26 06:10:18 +0000115def CarryDefIsUnused : Predicate<"!N.getNode()->hasAnyUseOfValue(1)">;
Evan Cheng62674222009-06-25 23:34:10 +0000116def CarryDefIsUsed : Predicate<"N.getNode()->hasAnyUseOfValue(1)">;
Evan Chenga8e29892007-01-19 07:51:42 +0000117
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000118//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000119// ARM Flag Definitions.
120
121class RegConstraint<string C> {
122 string Constraints = C;
123}
124
125//===----------------------------------------------------------------------===//
126// ARM specific transformation functions and pattern fragments.
127//
128
Evan Chenga8e29892007-01-19 07:51:42 +0000129// so_imm_neg_XFORM - Return a so_imm value packed into the format described for
130// so_imm_neg def below.
131def so_imm_neg_XFORM : SDNodeXForm<imm, [{
Evan Chenge7cbe412009-07-08 21:03:57 +0000132 return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000133}]>;
134
135// so_imm_not_XFORM - Return a so_imm value packed into the format described for
136// so_imm_not def below.
137def so_imm_not_XFORM : SDNodeXForm<imm, [{
Evan Chenge7cbe412009-07-08 21:03:57 +0000138 return CurDAG->getTargetConstant(~(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000139}]>;
140
141// rot_imm predicate - True if the 32-bit immediate is equal to 8, 16, or 24.
142def rot_imm : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000143 int32_t v = (int32_t)N->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +0000144 return v == 8 || v == 16 || v == 24;
145}]>;
146
147/// imm1_15 predicate - True if the 32-bit immediate is in the range [1,15].
148def imm1_15 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000149 return (int32_t)N->getZExtValue() >= 1 && (int32_t)N->getZExtValue() < 16;
Evan Chenga8e29892007-01-19 07:51:42 +0000150}]>;
151
152/// imm16_31 predicate - True if the 32-bit immediate is in the range [16,31].
153def imm16_31 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000154 return (int32_t)N->getZExtValue() >= 16 && (int32_t)N->getZExtValue() < 32;
Evan Chenga8e29892007-01-19 07:51:42 +0000155}]>;
156
157def so_imm_neg :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000158 PatLeaf<(imm), [{
159 return ARM_AM::getSOImmVal(-(int)N->getZExtValue()) != -1;
160 }], so_imm_neg_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000161
Evan Chenga2515702007-03-19 07:09:02 +0000162def so_imm_not :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000163 PatLeaf<(imm), [{
164 return ARM_AM::getSOImmVal(~(int)N->getZExtValue()) != -1;
165 }], so_imm_not_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000166
167// sext_16_node predicate - True if the SDNode is sign-extended 16 or more bits.
168def sext_16_node : PatLeaf<(i32 GPR:$a), [{
Dan Gohman475871a2008-07-27 21:46:04 +0000169 return CurDAG->ComputeNumSignBits(SDValue(N,0)) >= 17;
Evan Chenga8e29892007-01-19 07:51:42 +0000170}]>;
171
Evan Cheng36a0aeb2009-07-06 22:23:46 +0000172/// bf_inv_mask_imm predicate - An AND mask to clear an arbitrary width bitfield
173/// e.g., 0xf000ffff
174def bf_inv_mask_imm : Operand<i32>,
175 PatLeaf<(imm), [{
176 uint32_t v = (uint32_t)N->getZExtValue();
177 if (v == 0xffffffff)
178 return 0;
David Goodwinc2ffd282009-07-14 00:57:56 +0000179 // there can be 1's on either or both "outsides", all the "inside"
180 // bits must be 0's
181 unsigned int lsb = 0, msb = 31;
182 while (v & (1 << msb)) --msb;
183 while (v & (1 << lsb)) ++lsb;
184 for (unsigned int i = lsb; i <= msb; ++i) {
185 if (v & (1 << i))
186 return 0;
187 }
188 return 1;
Evan Cheng36a0aeb2009-07-06 22:23:46 +0000189}] > {
190 let PrintMethod = "printBitfieldInvMaskImmOperand";
191}
192
Evan Cheng37f25d92008-08-28 23:39:26 +0000193class BinOpFrag<dag res> : PatFrag<(ops node:$LHS, node:$RHS), res>;
194class UnOpFrag <dag res> : PatFrag<(ops node:$Src), res>;
Evan Chenga8e29892007-01-19 07:51:42 +0000195
196//===----------------------------------------------------------------------===//
197// Operand Definitions.
198//
199
200// Branch target.
201def brtarget : Operand<OtherVT>;
202
Evan Chenga8e29892007-01-19 07:51:42 +0000203// A list of registers separated by comma. Used by load/store multiple.
204def reglist : Operand<i32> {
205 let PrintMethod = "printRegisterList";
206}
207
208// An operand for the CONSTPOOL_ENTRY pseudo-instruction.
209def cpinst_operand : Operand<i32> {
210 let PrintMethod = "printCPInstOperand";
211}
212
213def jtblock_operand : Operand<i32> {
214 let PrintMethod = "printJTBlockOperand";
215}
Evan Cheng66ac5312009-07-25 00:33:29 +0000216def jt2block_operand : Operand<i32> {
217 let PrintMethod = "printJT2BlockOperand";
218}
Evan Chenga8e29892007-01-19 07:51:42 +0000219
220// Local PC labels.
221def pclabel : Operand<i32> {
222 let PrintMethod = "printPCLabel";
223}
224
225// shifter_operand operands: so_reg and so_imm.
226def so_reg : Operand<i32>, // reg reg imm
227 ComplexPattern<i32, 3, "SelectShifterOperandReg",
228 [shl,srl,sra,rotr]> {
229 let PrintMethod = "printSORegOperand";
230 let MIOperandInfo = (ops GPR, GPR, i32imm);
231}
232
233// so_imm - Match a 32-bit shifter_operand immediate operand, which is an
234// 8-bit immediate rotated by an arbitrary number of bits. so_imm values are
235// represented in the imm field in the same 12-bit form that they are encoded
236// into so_imm instructions: the 8-bit immediate is the least significant bits
237// [bits 0-7], the 4-bit shift amount is the next 4 bits [bits 8-11].
238def so_imm : Operand<i32>,
Evan Chenge7cbe412009-07-08 21:03:57 +0000239 PatLeaf<(imm), [{
240 return ARM_AM::getSOImmVal(N->getZExtValue()) != -1;
241 }]> {
Evan Chenga8e29892007-01-19 07:51:42 +0000242 let PrintMethod = "printSOImmOperand";
243}
244
Evan Chengc70d1842007-03-20 08:11:30 +0000245// Break so_imm's up into two pieces. This handles immediates with up to 16
246// bits set in them. This uses so_imm2part to match and so_imm2part_[12] to
247// get the first/second pieces.
248def so_imm2part : Operand<i32>,
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000249 PatLeaf<(imm), [{
250 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
251 }]> {
Evan Chengc70d1842007-03-20 08:11:30 +0000252 let PrintMethod = "printSOImm2PartOperand";
253}
254
255def so_imm2part_1 : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000256 unsigned V = ARM_AM::getSOImmTwoPartFirst((unsigned)N->getZExtValue());
Evan Chenge7cbe412009-07-08 21:03:57 +0000257 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chengc70d1842007-03-20 08:11:30 +0000258}]>;
259
260def so_imm2part_2 : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000261 unsigned V = ARM_AM::getSOImmTwoPartSecond((unsigned)N->getZExtValue());
Evan Chenge7cbe412009-07-08 21:03:57 +0000262 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chengc70d1842007-03-20 08:11:30 +0000263}]>;
264
Evan Chenga8e29892007-01-19 07:51:42 +0000265
266// Define ARM specific addressing modes.
267
268// addrmode2 := reg +/- reg shop imm
269// addrmode2 := reg +/- imm12
270//
271def addrmode2 : Operand<i32>,
272 ComplexPattern<i32, 3, "SelectAddrMode2", []> {
273 let PrintMethod = "printAddrMode2Operand";
274 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
275}
276
277def am2offset : Operand<i32>,
278 ComplexPattern<i32, 2, "SelectAddrMode2Offset", []> {
279 let PrintMethod = "printAddrMode2OffsetOperand";
280 let MIOperandInfo = (ops GPR, i32imm);
281}
282
283// addrmode3 := reg +/- reg
284// addrmode3 := reg +/- imm8
285//
286def addrmode3 : Operand<i32>,
287 ComplexPattern<i32, 3, "SelectAddrMode3", []> {
288 let PrintMethod = "printAddrMode3Operand";
289 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
290}
291
292def am3offset : Operand<i32>,
293 ComplexPattern<i32, 2, "SelectAddrMode3Offset", []> {
294 let PrintMethod = "printAddrMode3OffsetOperand";
295 let MIOperandInfo = (ops GPR, i32imm);
296}
297
298// addrmode4 := reg, <mode|W>
299//
300def addrmode4 : Operand<i32>,
301 ComplexPattern<i32, 2, "", []> {
302 let PrintMethod = "printAddrMode4Operand";
303 let MIOperandInfo = (ops GPR, i32imm);
304}
305
306// addrmode5 := reg +/- imm8*4
307//
308def addrmode5 : Operand<i32>,
309 ComplexPattern<i32, 2, "SelectAddrMode5", []> {
310 let PrintMethod = "printAddrMode5Operand";
311 let MIOperandInfo = (ops GPR, i32imm);
312}
313
Bob Wilson8b024a52009-07-01 23:16:05 +0000314// addrmode6 := reg with optional writeback
315//
316def addrmode6 : Operand<i32>,
317 ComplexPattern<i32, 3, "SelectAddrMode6", []> {
318 let PrintMethod = "printAddrMode6Operand";
319 let MIOperandInfo = (ops GPR:$addr, GPR:$upd, i32imm);
320}
321
Evan Chenga8e29892007-01-19 07:51:42 +0000322// addrmodepc := pc + reg
323//
324def addrmodepc : Operand<i32>,
325 ComplexPattern<i32, 2, "SelectAddrModePC", []> {
326 let PrintMethod = "printAddrModePCOperand";
327 let MIOperandInfo = (ops GPR, i32imm);
328}
329
330//===----------------------------------------------------------------------===//
Evan Cheng0ff94f72007-08-07 01:37:15 +0000331
Evan Cheng37f25d92008-08-28 23:39:26 +0000332include "ARMInstrFormats.td"
Evan Cheng0ff94f72007-08-07 01:37:15 +0000333
334//===----------------------------------------------------------------------===//
Evan Cheng37f25d92008-08-28 23:39:26 +0000335// Multiclass helpers...
Evan Chenga8e29892007-01-19 07:51:42 +0000336//
337
Evan Cheng3924f782008-08-29 07:36:24 +0000338/// AsI1_bin_irs - Defines a set of (op r, {so_imm|r|so_reg}) patterns for a
Evan Chenga8e29892007-01-19 07:51:42 +0000339/// binop that produces a value.
Evan Cheng8de898a2009-06-26 00:19:44 +0000340multiclass AsI1_bin_irs<bits<4> opcod, string opc, PatFrag opnode,
341 bit Commutable = 0> {
Evan Chengedda31c2008-11-05 18:35:52 +0000342 def ri : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm,
Evan Chengc85e8322007-07-05 07:13:32 +0000343 opc, " $dst, $a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000344 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]> {
345 let Inst{25} = 1;
346 }
Evan Chengedda31c2008-11-05 18:35:52 +0000347 def rr : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm,
Evan Chengc85e8322007-07-05 07:13:32 +0000348 opc, " $dst, $a, $b",
Evan Cheng8de898a2009-06-26 00:19:44 +0000349 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]> {
Evan Chengbc8a9452009-07-07 23:40:25 +0000350 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000351 let isCommutable = Commutable;
352 }
Evan Chengedda31c2008-11-05 18:35:52 +0000353 def rs : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
Evan Chengc85e8322007-07-05 07:13:32 +0000354 opc, " $dst, $a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000355 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]> {
356 let Inst{25} = 0;
357 }
Evan Chenga8e29892007-01-19 07:51:42 +0000358}
359
Evan Cheng1e249e32009-06-25 20:59:23 +0000360/// AI1_bin_s_irs - Similar to AsI1_bin_irs except it sets the 's' bit so the
Evan Chengc85e8322007-07-05 07:13:32 +0000361/// instruction modifies the CSPR register.
Evan Cheng071a2792007-09-11 19:55:27 +0000362let Defs = [CPSR] in {
Evan Cheng8de898a2009-06-26 00:19:44 +0000363multiclass AI1_bin_s_irs<bits<4> opcod, string opc, PatFrag opnode,
364 bit Commutable = 0> {
Evan Chengedda31c2008-11-05 18:35:52 +0000365 def ri : AI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm,
Evan Chengc85e8322007-07-05 07:13:32 +0000366 opc, "s $dst, $a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000367 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]> {
368 let Inst{25} = 1;
369 }
Evan Chengedda31c2008-11-05 18:35:52 +0000370 def rr : AI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm,
Evan Chengc85e8322007-07-05 07:13:32 +0000371 opc, "s $dst, $a, $b",
Evan Cheng8de898a2009-06-26 00:19:44 +0000372 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]> {
373 let isCommutable = Commutable;
Evan Chengbc8a9452009-07-07 23:40:25 +0000374 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000375 }
Evan Chengedda31c2008-11-05 18:35:52 +0000376 def rs : AI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
Evan Chengc85e8322007-07-05 07:13:32 +0000377 opc, "s $dst, $a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000378 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]> {
379 let Inst{25} = 0;
380 }
Evan Cheng071a2792007-09-11 19:55:27 +0000381}
Evan Chengc85e8322007-07-05 07:13:32 +0000382}
383
384/// AI1_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Cheng13ab0202007-07-10 18:08:01 +0000385/// patterns. Similar to AsI1_bin_irs except the instruction does not produce
Evan Chengc85e8322007-07-05 07:13:32 +0000386/// a explicit result, only implicitly set CPSR.
Evan Cheng071a2792007-09-11 19:55:27 +0000387let Defs = [CPSR] in {
Evan Cheng8de898a2009-06-26 00:19:44 +0000388multiclass AI1_cmp_irs<bits<4> opcod, string opc, PatFrag opnode,
389 bit Commutable = 0> {
Evan Chengedda31c2008-11-05 18:35:52 +0000390 def ri : AI1<opcod, (outs), (ins GPR:$a, so_imm:$b), DPFrm,
Evan Cheng44bec522007-05-15 01:29:07 +0000391 opc, " $a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000392 [(opnode GPR:$a, so_imm:$b)]> {
393 let Inst{25} = 1;
394 }
Evan Chengedda31c2008-11-05 18:35:52 +0000395 def rr : AI1<opcod, (outs), (ins GPR:$a, GPR:$b), DPFrm,
Evan Cheng44bec522007-05-15 01:29:07 +0000396 opc, " $a, $b",
Evan Cheng8de898a2009-06-26 00:19:44 +0000397 [(opnode GPR:$a, GPR:$b)]> {
Evan Chengbc8a9452009-07-07 23:40:25 +0000398 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000399 let isCommutable = Commutable;
400 }
Evan Chengedda31c2008-11-05 18:35:52 +0000401 def rs : AI1<opcod, (outs), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
Evan Cheng44bec522007-05-15 01:29:07 +0000402 opc, " $a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000403 [(opnode GPR:$a, so_reg:$b)]> {
404 let Inst{25} = 0;
405 }
Evan Cheng071a2792007-09-11 19:55:27 +0000406}
Evan Chenga8e29892007-01-19 07:51:42 +0000407}
408
Evan Chenga8e29892007-01-19 07:51:42 +0000409/// AI_unary_rrot - A unary operation with two forms: one whose operand is a
410/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng97f48c32008-11-06 22:15:19 +0000411/// FIXME: Remove the 'r' variant. Its rot_imm is zero.
412multiclass AI_unary_rrot<bits<8> opcod, string opc, PatFrag opnode> {
413 def r : AExtI<opcod, (outs GPR:$dst), (ins GPR:$Src),
Evan Cheng44bec522007-05-15 01:29:07 +0000414 opc, " $dst, $Src",
Evan Cheng97f48c32008-11-06 22:15:19 +0000415 [(set GPR:$dst, (opnode GPR:$Src))]>,
416 Requires<[IsARM, HasV6]> {
417 let Inst{19-16} = 0b1111;
418 }
419 def r_rot : AExtI<opcod, (outs GPR:$dst), (ins GPR:$Src, i32imm:$rot),
Evan Cheng44bec522007-05-15 01:29:07 +0000420 opc, " $dst, $Src, ror $rot",
Evan Chenga8e29892007-01-19 07:51:42 +0000421 [(set GPR:$dst, (opnode (rotr GPR:$Src, rot_imm:$rot)))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000422 Requires<[IsARM, HasV6]> {
423 let Inst{19-16} = 0b1111;
424 }
Evan Chenga8e29892007-01-19 07:51:42 +0000425}
426
427/// AI_bin_rrot - A binary operation with two forms: one whose operand is a
428/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng97f48c32008-11-06 22:15:19 +0000429multiclass AI_bin_rrot<bits<8> opcod, string opc, PatFrag opnode> {
430 def rr : AExtI<opcod, (outs GPR:$dst), (ins GPR:$LHS, GPR:$RHS),
431 opc, " $dst, $LHS, $RHS",
Evan Chenga8e29892007-01-19 07:51:42 +0000432 [(set GPR:$dst, (opnode GPR:$LHS, GPR:$RHS))]>,
433 Requires<[IsARM, HasV6]>;
Evan Cheng97f48c32008-11-06 22:15:19 +0000434 def rr_rot : AExtI<opcod, (outs GPR:$dst), (ins GPR:$LHS, GPR:$RHS, i32imm:$rot),
435 opc, " $dst, $LHS, $RHS, ror $rot",
Evan Chenga8e29892007-01-19 07:51:42 +0000436 [(set GPR:$dst, (opnode GPR:$LHS,
437 (rotr GPR:$RHS, rot_imm:$rot)))]>,
438 Requires<[IsARM, HasV6]>;
439}
440
Evan Cheng62674222009-06-25 23:34:10 +0000441/// AI1_adde_sube_irs - Define instructions and patterns for adde and sube.
442let Uses = [CPSR] in {
Evan Cheng8de898a2009-06-26 00:19:44 +0000443multiclass AI1_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
444 bit Commutable = 0> {
Evan Cheng62674222009-06-25 23:34:10 +0000445 def ri : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b),
446 DPFrm, opc, " $dst, $a, $b",
447 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]>,
Evan Chengbc8a9452009-07-07 23:40:25 +0000448 Requires<[IsARM, CarryDefIsUnused]> {
449 let Inst{25} = 1;
450 }
Evan Cheng62674222009-06-25 23:34:10 +0000451 def rr : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
452 DPFrm, opc, " $dst, $a, $b",
453 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]>,
Evan Cheng8de898a2009-06-26 00:19:44 +0000454 Requires<[IsARM, CarryDefIsUnused]> {
455 let isCommutable = Commutable;
Evan Chengbc8a9452009-07-07 23:40:25 +0000456 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000457 }
Evan Cheng62674222009-06-25 23:34:10 +0000458 def rs : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b),
459 DPSoRegFrm, opc, " $dst, $a, $b",
460 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]>,
Evan Chengbc8a9452009-07-07 23:40:25 +0000461 Requires<[IsARM, CarryDefIsUnused]> {
462 let Inst{25} = 0;
463 }
Evan Cheng62674222009-06-25 23:34:10 +0000464 // Carry setting variants
465 def Sri : AXI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b),
Evan Cheng1e249e32009-06-25 20:59:23 +0000466 DPFrm, !strconcat(opc, "s $dst, $a, $b"),
Evan Cheng62674222009-06-25 23:34:10 +0000467 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]>,
468 Requires<[IsARM, CarryDefIsUsed]> {
Evan Chengbc8a9452009-07-07 23:40:25 +0000469 let Defs = [CPSR];
470 let Inst{25} = 1;
Evan Cheng8de898a2009-06-26 00:19:44 +0000471 }
Evan Cheng62674222009-06-25 23:34:10 +0000472 def Srr : AXI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng1e249e32009-06-25 20:59:23 +0000473 DPFrm, !strconcat(opc, "s $dst, $a, $b"),
Evan Cheng62674222009-06-25 23:34:10 +0000474 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]>,
475 Requires<[IsARM, CarryDefIsUsed]> {
Evan Chengbc8a9452009-07-07 23:40:25 +0000476 let Defs = [CPSR];
477 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000478 }
Evan Cheng62674222009-06-25 23:34:10 +0000479 def Srs : AXI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b),
Evan Cheng1e249e32009-06-25 20:59:23 +0000480 DPSoRegFrm, !strconcat(opc, "s $dst, $a, $b"),
Evan Cheng62674222009-06-25 23:34:10 +0000481 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]>,
482 Requires<[IsARM, CarryDefIsUsed]> {
Evan Chengbc8a9452009-07-07 23:40:25 +0000483 let Defs = [CPSR];
484 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000485 }
Evan Cheng071a2792007-09-11 19:55:27 +0000486}
Evan Chengc85e8322007-07-05 07:13:32 +0000487}
488
Rafael Espindola15a6c3e2006-10-16 17:57:20 +0000489//===----------------------------------------------------------------------===//
490// Instructions
491//===----------------------------------------------------------------------===//
492
Evan Chenga8e29892007-01-19 07:51:42 +0000493//===----------------------------------------------------------------------===//
494// Miscellaneous Instructions.
495//
Rafael Espindola6f602de2006-08-24 16:13:15 +0000496
Evan Chenga8e29892007-01-19 07:51:42 +0000497/// CONSTPOOL_ENTRY - This instruction represents a floating constant pool in
498/// the function. The first operand is the ID# for this instruction, the second
499/// is the index into the MachineConstantPool that this is, the third is the
500/// size in bytes of this constant pool entry.
Evan Chengcd799b92009-06-12 20:46:18 +0000501let neverHasSideEffects = 1, isNotDuplicable = 1 in
Evan Chenga8e29892007-01-19 07:51:42 +0000502def CONSTPOOL_ENTRY :
Evan Cheng64d80e32007-07-19 01:14:50 +0000503PseudoInst<(outs), (ins cpinst_operand:$instid, cpinst_operand:$cpidx,
Evan Cheng12c3a532008-11-06 17:48:05 +0000504 i32imm:$size),
Evan Chenga8e29892007-01-19 07:51:42 +0000505 "${instid:label} ${cpidx:cpentry}", []>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000506
Evan Cheng071a2792007-09-11 19:55:27 +0000507let Defs = [SP], Uses = [SP] in {
Evan Chenga8e29892007-01-19 07:51:42 +0000508def ADJCALLSTACKUP :
Bill Wendling0f8d9c02007-11-13 00:44:25 +0000509PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2, pred:$p),
510 "@ ADJCALLSTACKUP $amt1",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000511 [(ARMcallseq_end timm:$amt1, timm:$amt2)]>;
Rafael Espindolacdda88c2006-08-24 17:19:08 +0000512
Evan Chenga8e29892007-01-19 07:51:42 +0000513def ADJCALLSTACKDOWN :
Evan Cheng64d80e32007-07-19 01:14:50 +0000514PseudoInst<(outs), (ins i32imm:$amt, pred:$p),
Evan Chenga8e29892007-01-19 07:51:42 +0000515 "@ ADJCALLSTACKDOWN $amt",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000516 [(ARMcallseq_start timm:$amt)]>;
Evan Cheng071a2792007-09-11 19:55:27 +0000517}
Rafael Espindola3c000bf2006-08-21 22:00:32 +0000518
Evan Chenga8e29892007-01-19 07:51:42 +0000519def DWARF_LOC :
Evan Cheng64d80e32007-07-19 01:14:50 +0000520PseudoInst<(outs), (ins i32imm:$line, i32imm:$col, i32imm:$file),
Evan Chenga8e29892007-01-19 07:51:42 +0000521 ".loc $file, $line, $col",
522 [(dwarf_loc (i32 imm:$line), (i32 imm:$col), (i32 imm:$file))]>;
Rafael Espindola4b20fbc2006-10-10 12:56:00 +0000523
Evan Cheng12c3a532008-11-06 17:48:05 +0000524
525// Address computation and loads and stores in PIC mode.
Evan Chengeaa91b02007-06-19 01:26:51 +0000526let isNotDuplicable = 1 in {
Evan Chengc0729662008-10-31 19:11:09 +0000527def PICADD : AXI1<0b0100, (outs GPR:$dst), (ins GPR:$a, pclabel:$cp, pred:$p),
Evan Cheng0ff94f72007-08-07 01:37:15 +0000528 Pseudo, "$cp:\n\tadd$p $dst, pc, $a",
Evan Cheng44bec522007-05-15 01:29:07 +0000529 [(set GPR:$dst, (ARMpic_add GPR:$a, imm:$cp))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +0000530
Evan Cheng325474e2008-01-07 23:56:57 +0000531let AddedComplexity = 10 in {
Dan Gohman15511cf2008-12-03 18:15:48 +0000532let canFoldAsLoad = 1 in
Evan Chengd87293c2008-11-06 08:47:38 +0000533def PICLDR : AXI2ldw<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Evan Cheng0ff94f72007-08-07 01:37:15 +0000534 Pseudo, "${addr:label}:\n\tldr$p $dst, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +0000535 [(set GPR:$dst, (load addrmodepc:$addr))]>;
Rafael Espindola84b19be2006-07-16 01:02:57 +0000536
Evan Chengd87293c2008-11-06 08:47:38 +0000537def PICLDRH : AXI3ldh<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Evan Cheng0ff94f72007-08-07 01:37:15 +0000538 Pseudo, "${addr:label}:\n\tldr${p}h $dst, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000539 [(set GPR:$dst, (zextloadi16 addrmodepc:$addr))]>;
540
Evan Chengd87293c2008-11-06 08:47:38 +0000541def PICLDRB : AXI2ldb<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Evan Cheng0ff94f72007-08-07 01:37:15 +0000542 Pseudo, "${addr:label}:\n\tldr${p}b $dst, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000543 [(set GPR:$dst, (zextloadi8 addrmodepc:$addr))]>;
544
Evan Chengd87293c2008-11-06 08:47:38 +0000545def PICLDRSH : AXI3ldsh<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Evan Cheng0ff94f72007-08-07 01:37:15 +0000546 Pseudo, "${addr:label}:\n\tldr${p}sh $dst, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000547 [(set GPR:$dst, (sextloadi16 addrmodepc:$addr))]>;
548
Evan Chengd87293c2008-11-06 08:47:38 +0000549def PICLDRSB : AXI3ldsb<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Evan Cheng0ff94f72007-08-07 01:37:15 +0000550 Pseudo, "${addr:label}:\n\tldr${p}sb $dst, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000551 [(set GPR:$dst, (sextloadi8 addrmodepc:$addr))]>;
552}
Chris Lattner13c63102008-01-06 05:55:01 +0000553let AddedComplexity = 10 in {
Evan Chengd87293c2008-11-06 08:47:38 +0000554def PICSTR : AXI2stw<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Evan Cheng0ff94f72007-08-07 01:37:15 +0000555 Pseudo, "${addr:label}:\n\tstr$p $src, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000556 [(store GPR:$src, addrmodepc:$addr)]>;
557
Evan Chengd87293c2008-11-06 08:47:38 +0000558def PICSTRH : AXI3sth<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Evan Cheng0ff94f72007-08-07 01:37:15 +0000559 Pseudo, "${addr:label}:\n\tstr${p}h $src, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000560 [(truncstorei16 GPR:$src, addrmodepc:$addr)]>;
561
Evan Chengd87293c2008-11-06 08:47:38 +0000562def PICSTRB : AXI2stb<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Evan Cheng0ff94f72007-08-07 01:37:15 +0000563 Pseudo, "${addr:label}:\n\tstr${p}b $src, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000564 [(truncstorei8 GPR:$src, addrmodepc:$addr)]>;
565}
Evan Cheng12c3a532008-11-06 17:48:05 +0000566} // isNotDuplicable = 1
Dale Johannesen86d40692007-05-21 22:14:33 +0000567
Evan Chenge07715c2009-06-23 05:25:29 +0000568
569// LEApcrel - Load a pc-relative address into a register without offending the
570// assembler.
571def LEApcrel : AXI1<0x0, (outs GPR:$dst), (ins i32imm:$label, pred:$p), Pseudo,
Evan Chengeadf0492009-07-22 22:03:29 +0000572 !strconcat(!strconcat(".set ${:private}PCRELV${:uid}, ($label-(",
573 "${:private}PCRELL${:uid}+8))\n"),
574 !strconcat("${:private}PCRELL${:uid}:\n\t",
575 "add$p $dst, pc, #${:private}PCRELV${:uid}")),
Evan Chenge07715c2009-06-23 05:25:29 +0000576 []>;
577
Evan Cheng023dd3f2009-06-24 23:14:45 +0000578def LEApcrelJT : AXI1<0x0, (outs GPR:$dst),
579 (ins i32imm:$label, i32imm:$id, pred:$p),
Evan Chenge07715c2009-06-23 05:25:29 +0000580 Pseudo,
Evan Chengeadf0492009-07-22 22:03:29 +0000581 !strconcat(!strconcat(".set ${:private}PCRELV${:uid}, "
582 "(${label}_${id:no_hash}-(",
583 "${:private}PCRELL${:uid}+8))\n"),
584 !strconcat("${:private}PCRELL${:uid}:\n\t",
585 "add$p $dst, pc, #${:private}PCRELV${:uid}")),
Evan Chengbc8a9452009-07-07 23:40:25 +0000586 []> {
587 let Inst{25} = 1;
588}
Evan Chenge07715c2009-06-23 05:25:29 +0000589
Evan Chenga8e29892007-01-19 07:51:42 +0000590//===----------------------------------------------------------------------===//
591// Control Flow Instructions.
592//
Rafael Espindola9e071f02006-10-02 19:30:56 +0000593
Evan Chenga8e29892007-01-19 07:51:42 +0000594let isReturn = 1, isTerminator = 1 in
Evan Cheng12c3a532008-11-06 17:48:05 +0000595 def BX_RET : AI<(outs), (ins), BrMiscFrm, "bx", " lr", [(ARMretflag)]> {
Jim Grosbach26421962008-10-14 20:36:24 +0000596 let Inst{7-4} = 0b0001;
597 let Inst{19-8} = 0b111111111111;
598 let Inst{27-20} = 0b00010010;
Evan Cheng7fd7ca42008-09-17 07:53:38 +0000599}
Rafael Espindola27185192006-09-29 21:20:16 +0000600
Evan Chenga8e29892007-01-19 07:51:42 +0000601// FIXME: remove when we have a way to marking a MI with these properties.
Evan Cheng64d80e32007-07-19 01:14:50 +0000602// FIXME: $dst1 should be a def. But the extra ops must be in the end of the
603// operand list.
Evan Cheng12c3a532008-11-06 17:48:05 +0000604// FIXME: Should pc be an implicit operand like PICADD, etc?
Evan Chengd75223d2009-07-09 22:57:41 +0000605let isReturn = 1, isTerminator = 1, mayLoad = 1 in
Evan Cheng12c3a532008-11-06 17:48:05 +0000606 def LDM_RET : AXI4ld<(outs),
Evan Cheng64d80e32007-07-19 01:14:50 +0000607 (ins addrmode4:$addr, pred:$p, reglist:$dst1, variable_ops),
Evan Cheng3c4a4ff2008-11-12 07:18:38 +0000608 LdStMulFrm, "ldm${p}${addr:submode} $addr, $dst1",
Evan Chenga8e29892007-01-19 07:51:42 +0000609 []>;
Rafael Espindolaa2845842006-10-05 16:48:49 +0000610
Bob Wilson54fc1242009-06-22 21:01:46 +0000611// On non-Darwin platforms R9 is callee-saved.
Evan Cheng8557c2b2009-06-19 01:51:50 +0000612let isCall = 1, Itinerary = IIC_Br,
Evan Cheng756da122009-07-22 06:46:53 +0000613 Defs = [R0, R1, R2, R3, R12, LR,
614 D0, D1, D2, D3, D4, D5, D6, D7,
615 D16, D17, D18, D19, D20, D21, D22, D23,
Evan Cheng0531d042009-07-29 20:10:36 +0000616 D24, D25, D26, D27, D28, D29, D30, D31, CPSR] in {
Evan Cheng12c3a532008-11-06 17:48:05 +0000617 def BL : ABXI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Evan Chengdcc50a42007-05-18 01:53:54 +0000618 "bl ${func:call}",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000619 [(ARMcall tglobaladdr:$func)]>,
620 Requires<[IsARM, IsNotDarwin]>;
Evan Cheng277f0742007-06-19 21:05:09 +0000621
Evan Cheng12c3a532008-11-06 17:48:05 +0000622 def BL_pred : ABI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Evan Cheng3aac7882008-09-01 08:25:56 +0000623 "bl", " ${func:call}",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000624 [(ARMcall_pred tglobaladdr:$func)]>,
625 Requires<[IsARM, IsNotDarwin]>;
Evan Cheng277f0742007-06-19 21:05:09 +0000626
Evan Chenga8e29892007-01-19 07:51:42 +0000627 // ARMv5T and above
Evan Cheng12c3a532008-11-06 17:48:05 +0000628 def BLX : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng64d80e32007-07-19 01:14:50 +0000629 "blx $func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000630 [(ARMcall GPR:$func)]>,
631 Requires<[IsARM, HasV5T, IsNotDarwin]> {
Jim Grosbach26421962008-10-14 20:36:24 +0000632 let Inst{7-4} = 0b0011;
633 let Inst{19-8} = 0b111111111111;
634 let Inst{27-20} = 0b00010010;
Evan Cheng7fd7ca42008-09-17 07:53:38 +0000635 }
636
Evan Chengf6bc4ae2009-07-14 01:49:27 +0000637 // ARMv4T
638 def BX : ABXIx2<(outs), (ins GPR:$func, variable_ops),
639 "mov lr, pc\n\tbx $func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000640 [(ARMcall_nolink GPR:$func)]>,
641 Requires<[IsARM, IsNotDarwin]> {
Evan Chengf6bc4ae2009-07-14 01:49:27 +0000642 let Inst{7-4} = 0b0001;
643 let Inst{19-8} = 0b111111111111;
644 let Inst{27-20} = 0b00010010;
Bob Wilson54fc1242009-06-22 21:01:46 +0000645 }
646}
647
648// On Darwin R9 is call-clobbered.
649let isCall = 1, Itinerary = IIC_Br,
Evan Cheng756da122009-07-22 06:46:53 +0000650 Defs = [R0, R1, R2, R3, R9, R12, LR,
651 D0, D1, D2, D3, D4, D5, D6, D7,
652 D16, D17, D18, D19, D20, D21, D22, D23,
Evan Cheng0531d042009-07-29 20:10:36 +0000653 D24, D25, D26, D27, D28, D29, D30, D31, CPSR] in {
Bob Wilson54fc1242009-06-22 21:01:46 +0000654 def BLr9 : ABXI<0b1011, (outs), (ins i32imm:$func, variable_ops),
655 "bl ${func:call}",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000656 [(ARMcall tglobaladdr:$func)]>, Requires<[IsARM, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +0000657
658 def BLr9_pred : ABI<0b1011, (outs), (ins i32imm:$func, variable_ops),
659 "bl", " ${func:call}",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000660 [(ARMcall_pred tglobaladdr:$func)]>,
661 Requires<[IsARM, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +0000662
663 // ARMv5T and above
664 def BLXr9 : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
665 "blx $func",
666 [(ARMcall GPR:$func)]>, Requires<[IsARM, HasV5T, IsDarwin]> {
667 let Inst{7-4} = 0b0011;
668 let Inst{19-8} = 0b111111111111;
669 let Inst{27-20} = 0b00010010;
670 }
671
Evan Chengf6bc4ae2009-07-14 01:49:27 +0000672 // ARMv4T
673 def BXr9 : ABXIx2<(outs), (ins GPR:$func, variable_ops),
674 "mov lr, pc\n\tbx $func",
675 [(ARMcall_nolink GPR:$func)]>, Requires<[IsARM, IsDarwin]> {
676 let Inst{7-4} = 0b0001;
677 let Inst{19-8} = 0b111111111111;
678 let Inst{27-20} = 0b00010010;
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +0000679 }
Rafael Espindola35574632006-07-18 17:00:30 +0000680}
Rafael Espindoladc124a22006-05-18 21:45:49 +0000681
Evan Cheng8557c2b2009-06-19 01:51:50 +0000682let isBranch = 1, isTerminator = 1, Itinerary = IIC_Br in {
Evan Cheng5ada1992007-05-16 20:50:01 +0000683 // B is "predicable" since it can be xformed into a Bcc.
Evan Chengaeafca02007-05-16 07:45:54 +0000684 let isBarrier = 1 in {
Evan Cheng5ada1992007-05-16 20:50:01 +0000685 let isPredicable = 1 in
Evan Cheng12c3a532008-11-06 17:48:05 +0000686 def B : ABXI<0b1010, (outs), (ins brtarget:$target), "b $target",
Evan Cheng64d80e32007-07-19 01:14:50 +0000687 [(br bb:$target)]>;
Evan Cheng44bec522007-05-15 01:29:07 +0000688
Owen Anderson20ab2902007-11-12 07:39:39 +0000689 let isNotDuplicable = 1, isIndirectBranch = 1 in {
Evan Cheng4df60f52008-11-07 09:06:08 +0000690 def BR_JTr : JTI<(outs), (ins GPR:$target, jtblock_operand:$jt, i32imm:$id),
Evan Cheng64d80e32007-07-19 01:14:50 +0000691 "mov pc, $target \n$jt",
Evan Cheng4df60f52008-11-07 09:06:08 +0000692 [(ARMbrjt GPR:$target, tjumptable:$jt, imm:$id)]> {
693 let Inst{20} = 0; // S Bit
694 let Inst{24-21} = 0b1101;
Evan Cheng0fc0ade2009-07-07 23:45:10 +0000695 let Inst{27-25} = 0b000;
Evan Chengaeafca02007-05-16 07:45:54 +0000696 }
Evan Cheng4df60f52008-11-07 09:06:08 +0000697 def BR_JTm : JTI<(outs),
698 (ins addrmode2:$target, jtblock_operand:$jt, i32imm:$id),
699 "ldr pc, $target \n$jt",
700 [(ARMbrjt (i32 (load addrmode2:$target)), tjumptable:$jt,
701 imm:$id)]> {
702 let Inst{20} = 1; // L bit
703 let Inst{21} = 0; // W bit
704 let Inst{22} = 0; // B bit
705 let Inst{24} = 1; // P bit
Evan Cheng0fc0ade2009-07-07 23:45:10 +0000706 let Inst{27-25} = 0b011;
Evan Chengeaa91b02007-06-19 01:26:51 +0000707 }
Evan Cheng4df60f52008-11-07 09:06:08 +0000708 def BR_JTadd : JTI<(outs),
709 (ins GPR:$target, GPR:$idx, jtblock_operand:$jt, i32imm:$id),
710 "add pc, $target, $idx \n$jt",
711 [(ARMbrjt (add GPR:$target, GPR:$idx), tjumptable:$jt,
712 imm:$id)]> {
713 let Inst{20} = 0; // S bit
714 let Inst{24-21} = 0b0100;
Evan Cheng0fc0ade2009-07-07 23:45:10 +0000715 let Inst{27-25} = 0b000;
Evan Cheng4df60f52008-11-07 09:06:08 +0000716 }
717 } // isNotDuplicable = 1, isIndirectBranch = 1
718 } // isBarrier = 1
Evan Chengaeafca02007-05-16 07:45:54 +0000719
Evan Chengc85e8322007-07-05 07:13:32 +0000720 // FIXME: should be able to write a pattern for ARMBrcond, but can't use
721 // a two-value operand where a dag node expects two operands. :(
Evan Cheng12c3a532008-11-06 17:48:05 +0000722 def Bcc : ABI<0b1010, (outs), (ins brtarget:$target),
Evan Cheng0ff94f72007-08-07 01:37:15 +0000723 "b", " $target",
724 [/*(ARMbrcond bb:$target, imm:$cc, CCR:$ccr)*/]>;
Rafael Espindola1ed3af12006-08-01 18:53:10 +0000725}
Rafael Espindola84b19be2006-07-16 01:02:57 +0000726
Evan Chenga8e29892007-01-19 07:51:42 +0000727//===----------------------------------------------------------------------===//
728// Load / store Instructions.
729//
Rafael Espindola82c678b2006-10-16 17:17:22 +0000730
Evan Chenga8e29892007-01-19 07:51:42 +0000731// Load
Dan Gohman15511cf2008-12-03 18:15:48 +0000732let canFoldAsLoad = 1 in
Evan Cheng148cad82008-11-13 07:34:59 +0000733def LDR : AI2ldw<(outs GPR:$dst), (ins addrmode2:$addr), LdFrm,
Evan Cheng44bec522007-05-15 01:29:07 +0000734 "ldr", " $dst, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +0000735 [(set GPR:$dst, (load addrmode2:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +0000736
Evan Chengfa775d02007-03-19 07:20:03 +0000737// Special LDR for loads from non-pc-relative constpools.
Dan Gohman15511cf2008-12-03 18:15:48 +0000738let canFoldAsLoad = 1, mayLoad = 1, isReMaterializable = 1 in
Evan Cheng148cad82008-11-13 07:34:59 +0000739def LDRcp : AI2ldw<(outs GPR:$dst), (ins addrmode2:$addr), LdFrm,
Evan Cheng44bec522007-05-15 01:29:07 +0000740 "ldr", " $dst, $addr", []>;
Evan Chengfa775d02007-03-19 07:20:03 +0000741
Evan Chenga8e29892007-01-19 07:51:42 +0000742// Loads with zero extension
Evan Cheng148cad82008-11-13 07:34:59 +0000743def LDRH : AI3ldh<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Evan Chengfd488ed2007-05-29 23:32:06 +0000744 "ldr", "h $dst, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +0000745 [(set GPR:$dst, (zextloadi16 addrmode3:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +0000746
Evan Cheng148cad82008-11-13 07:34:59 +0000747def LDRB : AI2ldb<(outs GPR:$dst), (ins addrmode2:$addr), LdFrm,
Evan Chengfd488ed2007-05-29 23:32:06 +0000748 "ldr", "b $dst, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +0000749 [(set GPR:$dst, (zextloadi8 addrmode2:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +0000750
Evan Chenga8e29892007-01-19 07:51:42 +0000751// Loads with sign extension
Evan Cheng148cad82008-11-13 07:34:59 +0000752def LDRSH : AI3ldsh<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Evan Chengfd488ed2007-05-29 23:32:06 +0000753 "ldr", "sh $dst, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +0000754 [(set GPR:$dst, (sextloadi16 addrmode3:$addr))]>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000755
Evan Cheng148cad82008-11-13 07:34:59 +0000756def LDRSB : AI3ldsb<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Evan Chengfd488ed2007-05-29 23:32:06 +0000757 "ldr", "sb $dst, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +0000758 [(set GPR:$dst, (sextloadi8 addrmode3:$addr))]>;
Rafael Espindolac391d162006-10-23 20:34:27 +0000759
Chris Lattner9b37aaf2008-01-10 05:12:37 +0000760let mayLoad = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +0000761// Load doubleword
Evan Cheng358dec52009-06-15 08:28:29 +0000762def LDRD : AI3ldd<(outs GPR:$dst1, GPR:$dst2), (ins addrmode3:$addr), LdMiscFrm,
763 "ldr", "d $dst1, $addr", []>, Requires<[IsARM, HasV5T]>;
Rafael Espindolac391d162006-10-23 20:34:27 +0000764
Evan Chenga8e29892007-01-19 07:51:42 +0000765// Indexed loads
Evan Chengd87293c2008-11-06 08:47:38 +0000766def LDR_PRE : AI2ldwpr<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng148cad82008-11-13 07:34:59 +0000767 (ins addrmode2:$addr), LdFrm,
Evan Cheng0ff94f72007-08-07 01:37:15 +0000768 "ldr", " $dst, $addr!", "$addr.base = $base_wb", []>;
Rafael Espindoladc124a22006-05-18 21:45:49 +0000769
Evan Chengd87293c2008-11-06 08:47:38 +0000770def LDR_POST : AI2ldwpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng148cad82008-11-13 07:34:59 +0000771 (ins GPR:$base, am2offset:$offset), LdFrm,
Evan Cheng0ff94f72007-08-07 01:37:15 +0000772 "ldr", " $dst, [$base], $offset", "$base = $base_wb", []>;
Rafael Espindola450856d2006-12-12 00:37:38 +0000773
Evan Chengd87293c2008-11-06 08:47:38 +0000774def LDRH_PRE : AI3ldhpr<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng148cad82008-11-13 07:34:59 +0000775 (ins addrmode3:$addr), LdMiscFrm,
Evan Chengfd488ed2007-05-29 23:32:06 +0000776 "ldr", "h $dst, $addr!", "$addr.base = $base_wb", []>;
Rafael Espindola4e307642006-09-08 16:59:47 +0000777
Evan Chengd87293c2008-11-06 08:47:38 +0000778def LDRH_POST : AI3ldhpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng148cad82008-11-13 07:34:59 +0000779 (ins GPR:$base,am3offset:$offset), LdMiscFrm,
Evan Chengfd488ed2007-05-29 23:32:06 +0000780 "ldr", "h $dst, [$base], $offset", "$base = $base_wb", []>;
Lauro Ramos Venancio301009a2006-12-28 13:11:14 +0000781
Evan Chengd87293c2008-11-06 08:47:38 +0000782def LDRB_PRE : AI2ldbpr<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng148cad82008-11-13 07:34:59 +0000783 (ins addrmode2:$addr), LdFrm,
Evan Chengfd488ed2007-05-29 23:32:06 +0000784 "ldr", "b $dst, $addr!", "$addr.base = $base_wb", []>;
Lauro Ramos Venancio301009a2006-12-28 13:11:14 +0000785
Evan Chengd87293c2008-11-06 08:47:38 +0000786def LDRB_POST : AI2ldbpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng148cad82008-11-13 07:34:59 +0000787 (ins GPR:$base,am2offset:$offset), LdFrm,
Evan Chengfd488ed2007-05-29 23:32:06 +0000788 "ldr", "b $dst, [$base], $offset", "$base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +0000789
Evan Chengd87293c2008-11-06 08:47:38 +0000790def LDRSH_PRE : AI3ldshpr<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng148cad82008-11-13 07:34:59 +0000791 (ins addrmode3:$addr), LdMiscFrm,
Evan Chengfd488ed2007-05-29 23:32:06 +0000792 "ldr", "sh $dst, $addr!", "$addr.base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +0000793
Evan Chengd87293c2008-11-06 08:47:38 +0000794def LDRSH_POST: AI3ldshpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng148cad82008-11-13 07:34:59 +0000795 (ins GPR:$base,am3offset:$offset), LdMiscFrm,
796 "ldr", "sh $dst, [$base], $offset", "$base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +0000797
Evan Chengd87293c2008-11-06 08:47:38 +0000798def LDRSB_PRE : AI3ldsbpr<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng148cad82008-11-13 07:34:59 +0000799 (ins addrmode3:$addr), LdMiscFrm,
Evan Chengfd488ed2007-05-29 23:32:06 +0000800 "ldr", "sb $dst, $addr!", "$addr.base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +0000801
Evan Chengd87293c2008-11-06 08:47:38 +0000802def LDRSB_POST: AI3ldsbpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng148cad82008-11-13 07:34:59 +0000803 (ins GPR:$base,am3offset:$offset), LdMiscFrm,
Evan Cheng31926a72009-07-02 01:30:04 +0000804 "ldr", "sb $dst, [$base], $offset", "$base = $base_wb", []>;
Chris Lattner9b37aaf2008-01-10 05:12:37 +0000805}
Evan Chenga8e29892007-01-19 07:51:42 +0000806
807// Store
Evan Cheng148cad82008-11-13 07:34:59 +0000808def STR : AI2stw<(outs), (ins GPR:$src, addrmode2:$addr), StFrm,
Evan Cheng44bec522007-05-15 01:29:07 +0000809 "str", " $src, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +0000810 [(store GPR:$src, addrmode2:$addr)]>;
811
812// Stores with truncate
Evan Cheng148cad82008-11-13 07:34:59 +0000813def STRH : AI3sth<(outs), (ins GPR:$src, addrmode3:$addr), StMiscFrm,
Evan Chengfd488ed2007-05-29 23:32:06 +0000814 "str", "h $src, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +0000815 [(truncstorei16 GPR:$src, addrmode3:$addr)]>;
816
Evan Cheng148cad82008-11-13 07:34:59 +0000817def STRB : AI2stb<(outs), (ins GPR:$src, addrmode2:$addr), StFrm,
Evan Chengfd488ed2007-05-29 23:32:06 +0000818 "str", "b $src, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +0000819 [(truncstorei8 GPR:$src, addrmode2:$addr)]>;
820
821// Store doubleword
Chris Lattner2e48a702008-01-06 08:36:04 +0000822let mayStore = 1 in
Evan Cheng358dec52009-06-15 08:28:29 +0000823def STRD : AI3std<(outs), (ins GPR:$src1, GPR:$src2, addrmode3:$addr),StMiscFrm,
824 "str", "d $src1, $addr", []>, Requires<[IsARM, HasV5T]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000825
826// Indexed stores
Evan Chengd87293c2008-11-06 08:47:38 +0000827def STR_PRE : AI2stwpr<(outs GPR:$base_wb),
Evan Cheng148cad82008-11-13 07:34:59 +0000828 (ins GPR:$src, GPR:$base, am2offset:$offset), StFrm,
Evan Cheng44bec522007-05-15 01:29:07 +0000829 "str", " $src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +0000830 [(set GPR:$base_wb,
831 (pre_store GPR:$src, GPR:$base, am2offset:$offset))]>;
832
Evan Chengd87293c2008-11-06 08:47:38 +0000833def STR_POST : AI2stwpo<(outs GPR:$base_wb),
Evan Cheng148cad82008-11-13 07:34:59 +0000834 (ins GPR:$src, GPR:$base,am2offset:$offset), StFrm,
Evan Cheng44bec522007-05-15 01:29:07 +0000835 "str", " $src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +0000836 [(set GPR:$base_wb,
837 (post_store GPR:$src, GPR:$base, am2offset:$offset))]>;
838
Evan Chengd87293c2008-11-06 08:47:38 +0000839def STRH_PRE : AI3sthpr<(outs GPR:$base_wb),
Evan Cheng148cad82008-11-13 07:34:59 +0000840 (ins GPR:$src, GPR:$base,am3offset:$offset), StMiscFrm,
Evan Chengfd488ed2007-05-29 23:32:06 +0000841 "str", "h $src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +0000842 [(set GPR:$base_wb,
843 (pre_truncsti16 GPR:$src, GPR:$base,am3offset:$offset))]>;
844
Evan Chengd87293c2008-11-06 08:47:38 +0000845def STRH_POST: AI3sthpo<(outs GPR:$base_wb),
Evan Cheng148cad82008-11-13 07:34:59 +0000846 (ins GPR:$src, GPR:$base,am3offset:$offset), StMiscFrm,
Evan Chengfd488ed2007-05-29 23:32:06 +0000847 "str", "h $src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +0000848 [(set GPR:$base_wb, (post_truncsti16 GPR:$src,
849 GPR:$base, am3offset:$offset))]>;
850
Evan Chengd87293c2008-11-06 08:47:38 +0000851def STRB_PRE : AI2stbpr<(outs GPR:$base_wb),
Evan Cheng148cad82008-11-13 07:34:59 +0000852 (ins GPR:$src, GPR:$base,am2offset:$offset), StFrm,
Evan Chengfd488ed2007-05-29 23:32:06 +0000853 "str", "b $src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +0000854 [(set GPR:$base_wb, (pre_truncsti8 GPR:$src,
855 GPR:$base, am2offset:$offset))]>;
856
Evan Chengd87293c2008-11-06 08:47:38 +0000857def STRB_POST: AI2stbpo<(outs GPR:$base_wb),
Evan Cheng148cad82008-11-13 07:34:59 +0000858 (ins GPR:$src, GPR:$base,am2offset:$offset), StFrm,
Evan Chengfd488ed2007-05-29 23:32:06 +0000859 "str", "b $src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +0000860 [(set GPR:$base_wb, (post_truncsti8 GPR:$src,
861 GPR:$base, am2offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000862
863//===----------------------------------------------------------------------===//
864// Load / store multiple Instructions.
865//
866
Evan Cheng64d80e32007-07-19 01:14:50 +0000867// FIXME: $dst1 should be a def.
Chris Lattner9b37aaf2008-01-10 05:12:37 +0000868let mayLoad = 1 in
Evan Chengd87293c2008-11-06 08:47:38 +0000869def LDM : AXI4ld<(outs),
Evan Cheng64d80e32007-07-19 01:14:50 +0000870 (ins addrmode4:$addr, pred:$p, reglist:$dst1, variable_ops),
Evan Cheng3c4a4ff2008-11-12 07:18:38 +0000871 LdStMulFrm, "ldm${p}${addr:submode} $addr, $dst1",
Evan Cheng44bec522007-05-15 01:29:07 +0000872 []>;
Evan Chenga8e29892007-01-19 07:51:42 +0000873
Chris Lattner2e48a702008-01-06 08:36:04 +0000874let mayStore = 1 in
Evan Chengd87293c2008-11-06 08:47:38 +0000875def STM : AXI4st<(outs),
Evan Cheng64d80e32007-07-19 01:14:50 +0000876 (ins addrmode4:$addr, pred:$p, reglist:$src1, variable_ops),
Evan Cheng3c4a4ff2008-11-12 07:18:38 +0000877 LdStMulFrm, "stm${p}${addr:submode} $addr, $src1",
Evan Cheng44bec522007-05-15 01:29:07 +0000878 []>;
Evan Chenga8e29892007-01-19 07:51:42 +0000879
880//===----------------------------------------------------------------------===//
881// Move Instructions.
882//
883
Evan Chengcd799b92009-06-12 20:46:18 +0000884let neverHasSideEffects = 1 in
Evan Chengedda31c2008-11-05 18:35:52 +0000885def MOVr : AsI1<0b1101, (outs GPR:$dst), (ins GPR:$src), DPFrm,
886 "mov", " $dst, $src", []>, UnaryDP;
887def MOVs : AsI1<0b1101, (outs GPR:$dst), (ins so_reg:$src), DPSoRegFrm,
888 "mov", " $dst, $src", [(set GPR:$dst, so_reg:$src)]>, UnaryDP;
Evan Chenga2515702007-03-19 07:09:02 +0000889
Evan Chengb3379fb2009-02-05 08:42:55 +0000890let isReMaterializable = 1, isAsCheapAsAMove = 1 in
Evan Chengedda31c2008-11-05 18:35:52 +0000891def MOVi : AsI1<0b1101, (outs GPR:$dst), (ins so_imm:$src), DPFrm,
892 "mov", " $dst, $src", [(set GPR:$dst, so_imm:$src)]>, UnaryDP;
Evan Cheng13ab0202007-07-10 18:08:01 +0000893
Evan Chenga9562552008-11-14 20:09:11 +0000894def MOVrx : AsI1<0b1101, (outs GPR:$dst), (ins GPR:$src), Pseudo,
Evan Cheng64d80e32007-07-19 01:14:50 +0000895 "mov", " $dst, $src, rrx",
Evan Chengedda31c2008-11-05 18:35:52 +0000896 [(set GPR:$dst, (ARMrrx GPR:$src))]>, UnaryDP;
Evan Chenga8e29892007-01-19 07:51:42 +0000897
898// These aren't really mov instructions, but we have to define them this way
899// due to flag operands.
900
Evan Cheng071a2792007-09-11 19:55:27 +0000901let Defs = [CPSR] in {
Evan Chenga9562552008-11-14 20:09:11 +0000902def MOVsrl_flag : AI1<0b1101, (outs GPR:$dst), (ins GPR:$src), Pseudo,
Evan Chengfd488ed2007-05-29 23:32:06 +0000903 "mov", "s $dst, $src, lsr #1",
Evan Chengedda31c2008-11-05 18:35:52 +0000904 [(set GPR:$dst, (ARMsrl_flag GPR:$src))]>, UnaryDP;
Evan Chenga9562552008-11-14 20:09:11 +0000905def MOVsra_flag : AI1<0b1101, (outs GPR:$dst), (ins GPR:$src), Pseudo,
Evan Chengfd488ed2007-05-29 23:32:06 +0000906 "mov", "s $dst, $src, asr #1",
Evan Chengedda31c2008-11-05 18:35:52 +0000907 [(set GPR:$dst, (ARMsra_flag GPR:$src))]>, UnaryDP;
Evan Cheng071a2792007-09-11 19:55:27 +0000908}
Evan Chenga8e29892007-01-19 07:51:42 +0000909
Evan Chenga8e29892007-01-19 07:51:42 +0000910//===----------------------------------------------------------------------===//
911// Extend Instructions.
912//
913
914// Sign extenders
915
Evan Cheng97f48c32008-11-06 22:15:19 +0000916defm SXTB : AI_unary_rrot<0b01101010,
917 "sxtb", UnOpFrag<(sext_inreg node:$Src, i8)>>;
918defm SXTH : AI_unary_rrot<0b01101011,
919 "sxth", UnOpFrag<(sext_inreg node:$Src, i16)>>;
Evan Chenga8e29892007-01-19 07:51:42 +0000920
Evan Cheng97f48c32008-11-06 22:15:19 +0000921defm SXTAB : AI_bin_rrot<0b01101010,
922 "sxtab", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
923defm SXTAH : AI_bin_rrot<0b01101011,
924 "sxtah", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Evan Chenga8e29892007-01-19 07:51:42 +0000925
926// TODO: SXT(A){B|H}16
927
928// Zero extenders
929
930let AddedComplexity = 16 in {
Evan Cheng97f48c32008-11-06 22:15:19 +0000931defm UXTB : AI_unary_rrot<0b01101110,
932 "uxtb" , UnOpFrag<(and node:$Src, 0x000000FF)>>;
933defm UXTH : AI_unary_rrot<0b01101111,
934 "uxth" , UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
935defm UXTB16 : AI_unary_rrot<0b01101100,
936 "uxtb16", UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Chenga8e29892007-01-19 07:51:42 +0000937
Bob Wilson1c76d0e2009-06-22 22:08:29 +0000938def : ARMV6Pat<(and (shl GPR:$Src, (i32 8)), 0xFF00FF),
Evan Chenga8e29892007-01-19 07:51:42 +0000939 (UXTB16r_rot GPR:$Src, 24)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +0000940def : ARMV6Pat<(and (srl GPR:$Src, (i32 8)), 0xFF00FF),
Evan Chenga8e29892007-01-19 07:51:42 +0000941 (UXTB16r_rot GPR:$Src, 8)>;
942
Evan Cheng97f48c32008-11-06 22:15:19 +0000943defm UXTAB : AI_bin_rrot<0b01101110, "uxtab",
Evan Chenga8e29892007-01-19 07:51:42 +0000944 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Evan Cheng97f48c32008-11-06 22:15:19 +0000945defm UXTAH : AI_bin_rrot<0b01101111, "uxtah",
Evan Chenga8e29892007-01-19 07:51:42 +0000946 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Rafael Espindola3c000bf2006-08-21 22:00:32 +0000947}
948
Evan Chenga8e29892007-01-19 07:51:42 +0000949// This isn't safe in general, the add is two 16-bit units, not a 32-bit add.
950//defm UXTAB16 : xxx<"uxtab16", 0xff00ff>;
Rafael Espindola817e7fd2006-09-11 19:24:19 +0000951
Evan Chenga8e29892007-01-19 07:51:42 +0000952// TODO: UXT(A){B|H}16
953
954//===----------------------------------------------------------------------===//
955// Arithmetic Instructions.
956//
957
Jim Grosbach26421962008-10-14 20:36:24 +0000958defm ADD : AsI1_bin_irs<0b0100, "add",
Evan Cheng8de898a2009-06-26 00:19:44 +0000959 BinOpFrag<(add node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +0000960defm SUB : AsI1_bin_irs<0b0010, "sub",
Evan Cheng7fd7ca42008-09-17 07:53:38 +0000961 BinOpFrag<(sub node:$LHS, node:$RHS)>>;
Evan Chenga8e29892007-01-19 07:51:42 +0000962
Evan Chengc85e8322007-07-05 07:13:32 +0000963// ADD and SUB with 's' bit set.
Evan Cheng1e249e32009-06-25 20:59:23 +0000964defm ADDS : AI1_bin_s_irs<0b0100, "add",
965 BinOpFrag<(addc node:$LHS, node:$RHS)>>;
966defm SUBS : AI1_bin_s_irs<0b0010, "sub",
967 BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Evan Cheng2c614c52007-06-06 10:17:05 +0000968
Evan Cheng62674222009-06-25 23:34:10 +0000969defm ADC : AI1_adde_sube_irs<0b0101, "adc",
Evan Cheng8de898a2009-06-26 00:19:44 +0000970 BinOpFrag<(adde node:$LHS, node:$RHS)>, 1>;
Evan Cheng62674222009-06-25 23:34:10 +0000971defm SBC : AI1_adde_sube_irs<0b0110, "sbc",
972 BinOpFrag<(sube node:$LHS, node:$RHS)>>;
Evan Chenga8e29892007-01-19 07:51:42 +0000973
Evan Chengc85e8322007-07-05 07:13:32 +0000974// These don't define reg/reg forms, because they are handled above.
Evan Chengedda31c2008-11-05 18:35:52 +0000975def RSBri : AsI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm,
Evan Cheng13ab0202007-07-10 18:08:01 +0000976 "rsb", " $dst, $a, $b",
977 [(set GPR:$dst, (sub so_imm:$b, GPR:$a))]>;
978
Evan Chengedda31c2008-11-05 18:35:52 +0000979def RSBrs : AsI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
Evan Cheng13ab0202007-07-10 18:08:01 +0000980 "rsb", " $dst, $a, $b",
981 [(set GPR:$dst, (sub so_reg:$b, GPR:$a))]>;
Evan Chengc85e8322007-07-05 07:13:32 +0000982
983// RSB with 's' bit set.
Evan Cheng071a2792007-09-11 19:55:27 +0000984let Defs = [CPSR] in {
Evan Chengedda31c2008-11-05 18:35:52 +0000985def RSBSri : AI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm,
Evan Chengc85e8322007-07-05 07:13:32 +0000986 "rsb", "s $dst, $a, $b",
Evan Cheng071a2792007-09-11 19:55:27 +0000987 [(set GPR:$dst, (subc so_imm:$b, GPR:$a))]>;
Evan Chengedda31c2008-11-05 18:35:52 +0000988def RSBSrs : AI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
Evan Chengc85e8322007-07-05 07:13:32 +0000989 "rsb", "s $dst, $a, $b",
Evan Cheng071a2792007-09-11 19:55:27 +0000990 [(set GPR:$dst, (subc so_reg:$b, GPR:$a))]>;
991}
Evan Chengc85e8322007-07-05 07:13:32 +0000992
Evan Cheng62674222009-06-25 23:34:10 +0000993let Uses = [CPSR] in {
994def RSCri : AsI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_imm:$b),
995 DPFrm, "rsc", " $dst, $a, $b",
996 [(set GPR:$dst, (sube so_imm:$b, GPR:$a))]>,
997 Requires<[IsARM, CarryDefIsUnused]>;
998def RSCrs : AsI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_reg:$b),
999 DPSoRegFrm, "rsc", " $dst, $a, $b",
1000 [(set GPR:$dst, (sube so_reg:$b, GPR:$a))]>,
1001 Requires<[IsARM, CarryDefIsUnused]>;
1002}
1003
1004// FIXME: Allow these to be predicated.
Evan Cheng1e249e32009-06-25 20:59:23 +00001005let Defs = [CPSR], Uses = [CPSR] in {
1006def RSCSri : AXI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_imm:$b),
1007 DPFrm, "rscs $dst, $a, $b",
Evan Cheng62674222009-06-25 23:34:10 +00001008 [(set GPR:$dst, (sube so_imm:$b, GPR:$a))]>,
1009 Requires<[IsARM, CarryDefIsUnused]>;
Evan Cheng1e249e32009-06-25 20:59:23 +00001010def RSCSrs : AXI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_reg:$b),
1011 DPSoRegFrm, "rscs $dst, $a, $b",
Evan Cheng62674222009-06-25 23:34:10 +00001012 [(set GPR:$dst, (sube so_reg:$b, GPR:$a))]>,
1013 Requires<[IsARM, CarryDefIsUnused]>;
Evan Cheng071a2792007-09-11 19:55:27 +00001014}
Evan Cheng2c614c52007-06-06 10:17:05 +00001015
Evan Chenga8e29892007-01-19 07:51:42 +00001016// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
1017def : ARMPat<(add GPR:$src, so_imm_neg:$imm),
1018 (SUBri GPR:$src, so_imm_neg:$imm)>;
1019
1020//def : ARMPat<(addc GPR:$src, so_imm_neg:$imm),
1021// (SUBSri GPR:$src, so_imm_neg:$imm)>;
1022//def : ARMPat<(adde GPR:$src, so_imm_neg:$imm),
1023// (SBCri GPR:$src, so_imm_neg:$imm)>;
1024
1025// Note: These are implemented in C++ code, because they have to generate
1026// ADD/SUBrs instructions, which use a complex pattern that a xform function
1027// cannot produce.
1028// (mul X, 2^n+1) -> (add (X << n), X)
1029// (mul X, 2^n-1) -> (rsb X, (X << n))
1030
1031
1032//===----------------------------------------------------------------------===//
1033// Bitwise Instructions.
1034//
1035
Jim Grosbach26421962008-10-14 20:36:24 +00001036defm AND : AsI1_bin_irs<0b0000, "and",
Evan Cheng8de898a2009-06-26 00:19:44 +00001037 BinOpFrag<(and node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00001038defm ORR : AsI1_bin_irs<0b1100, "orr",
Evan Cheng8de898a2009-06-26 00:19:44 +00001039 BinOpFrag<(or node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00001040defm EOR : AsI1_bin_irs<0b0001, "eor",
Evan Cheng8de898a2009-06-26 00:19:44 +00001041 BinOpFrag<(xor node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00001042defm BIC : AsI1_bin_irs<0b1110, "bic",
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001043 BinOpFrag<(and node:$LHS, (not node:$RHS))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001044
Evan Cheng36a0aeb2009-07-06 22:23:46 +00001045def BFC : I<(outs GPR:$dst), (ins GPR:$src, bf_inv_mask_imm:$imm),
1046 AddrMode1, Size4Bytes, IndexModeNone, DPFrm,
1047 "bfc", " $dst, $imm", "$src = $dst",
1048 [(set GPR:$dst, (and GPR:$src, bf_inv_mask_imm:$imm))]>,
1049 Requires<[IsARM, HasV6T2]> {
1050 let Inst{27-21} = 0b0111110;
1051 let Inst{6-0} = 0b0011111;
1052}
1053
Evan Chengedda31c2008-11-05 18:35:52 +00001054def MVNr : AsI1<0b1111, (outs GPR:$dst), (ins GPR:$src), DPFrm,
1055 "mvn", " $dst, $src",
1056 [(set GPR:$dst, (not GPR:$src))]>, UnaryDP;
1057def MVNs : AsI1<0b1111, (outs GPR:$dst), (ins so_reg:$src), DPSoRegFrm,
1058 "mvn", " $dst, $src",
1059 [(set GPR:$dst, (not so_reg:$src))]>, UnaryDP;
Evan Chengb3379fb2009-02-05 08:42:55 +00001060let isReMaterializable = 1, isAsCheapAsAMove = 1 in
Evan Chengedda31c2008-11-05 18:35:52 +00001061def MVNi : AsI1<0b1111, (outs GPR:$dst), (ins so_imm:$imm), DPFrm,
1062 "mvn", " $dst, $imm",
1063 [(set GPR:$dst, so_imm_not:$imm)]>,UnaryDP;
Evan Chenga8e29892007-01-19 07:51:42 +00001064
1065def : ARMPat<(and GPR:$src, so_imm_not:$imm),
1066 (BICri GPR:$src, so_imm_not:$imm)>;
1067
1068//===----------------------------------------------------------------------===//
1069// Multiply Instructions.
1070//
1071
Evan Cheng8de898a2009-06-26 00:19:44 +00001072let isCommutable = 1 in
Evan Chengfbc9d412008-11-06 01:21:28 +00001073def MUL : AsMul1I<0b0000000, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng12c3a532008-11-06 17:48:05 +00001074 "mul", " $dst, $a, $b",
1075 [(set GPR:$dst, (mul GPR:$a, GPR:$b))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001076
Evan Chengfbc9d412008-11-06 01:21:28 +00001077def MLA : AsMul1I<0b0000001, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng12c3a532008-11-06 17:48:05 +00001078 "mla", " $dst, $a, $b, $c",
1079 [(set GPR:$dst, (add (mul GPR:$a, GPR:$b), GPR:$c))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001080
Evan Chengedcbada2009-07-06 22:05:45 +00001081def MLS : AMul1I <0b0000011, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
1082 "mls", " $dst, $a, $b, $c",
1083 [(set GPR:$dst, (sub GPR:$c, (mul GPR:$a, GPR:$b)))]>,
1084 Requires<[IsARM, HasV6T2]>;
1085
Evan Chenga8e29892007-01-19 07:51:42 +00001086// Extra precision multiplies with low / high results
Evan Chengcd799b92009-06-12 20:46:18 +00001087let neverHasSideEffects = 1 in {
Evan Cheng8de898a2009-06-26 00:19:44 +00001088let isCommutable = 1 in {
Evan Chengfbc9d412008-11-06 01:21:28 +00001089def SMULL : AsMul1I<0b0000110, (outs GPR:$ldst, GPR:$hdst),
1090 (ins GPR:$a, GPR:$b),
1091 "smull", " $ldst, $hdst, $a, $b", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001092
Evan Chengfbc9d412008-11-06 01:21:28 +00001093def UMULL : AsMul1I<0b0000100, (outs GPR:$ldst, GPR:$hdst),
1094 (ins GPR:$a, GPR:$b),
1095 "umull", " $ldst, $hdst, $a, $b", []>;
Evan Cheng8de898a2009-06-26 00:19:44 +00001096}
Evan Chenga8e29892007-01-19 07:51:42 +00001097
1098// Multiply + accumulate
Evan Chengfbc9d412008-11-06 01:21:28 +00001099def SMLAL : AsMul1I<0b0000111, (outs GPR:$ldst, GPR:$hdst),
1100 (ins GPR:$a, GPR:$b),
1101 "smlal", " $ldst, $hdst, $a, $b", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001102
Evan Chengfbc9d412008-11-06 01:21:28 +00001103def UMLAL : AsMul1I<0b0000101, (outs GPR:$ldst, GPR:$hdst),
1104 (ins GPR:$a, GPR:$b),
1105 "umlal", " $ldst, $hdst, $a, $b", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001106
Evan Chengfbc9d412008-11-06 01:21:28 +00001107def UMAAL : AMul1I <0b0000010, (outs GPR:$ldst, GPR:$hdst),
1108 (ins GPR:$a, GPR:$b),
1109 "umaal", " $ldst, $hdst, $a, $b", []>,
1110 Requires<[IsARM, HasV6]>;
Evan Chengcd799b92009-06-12 20:46:18 +00001111} // neverHasSideEffects
Evan Chenga8e29892007-01-19 07:51:42 +00001112
1113// Most significant word multiply
Evan Chengfbc9d412008-11-06 01:21:28 +00001114def SMMUL : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng13ab0202007-07-10 18:08:01 +00001115 "smmul", " $dst, $a, $b",
1116 [(set GPR:$dst, (mulhs GPR:$a, GPR:$b))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00001117 Requires<[IsARM, HasV6]> {
1118 let Inst{7-4} = 0b0001;
1119 let Inst{15-12} = 0b1111;
1120}
Evan Cheng13ab0202007-07-10 18:08:01 +00001121
Evan Chengfbc9d412008-11-06 01:21:28 +00001122def SMMLA : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng13ab0202007-07-10 18:08:01 +00001123 "smmla", " $dst, $a, $b, $c",
1124 [(set GPR:$dst, (add (mulhs GPR:$a, GPR:$b), GPR:$c))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00001125 Requires<[IsARM, HasV6]> {
1126 let Inst{7-4} = 0b0001;
1127}
Evan Chenga8e29892007-01-19 07:51:42 +00001128
1129
Evan Chengfbc9d412008-11-06 01:21:28 +00001130def SMMLS : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng44bec522007-05-15 01:29:07 +00001131 "smmls", " $dst, $a, $b, $c",
Evan Chenga8e29892007-01-19 07:51:42 +00001132 [(set GPR:$dst, (sub GPR:$c, (mulhs GPR:$a, GPR:$b)))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00001133 Requires<[IsARM, HasV6]> {
1134 let Inst{7-4} = 0b1101;
1135}
Evan Chenga8e29892007-01-19 07:51:42 +00001136
Raul Herbster37fb5b12007-08-30 23:25:47 +00001137multiclass AI_smul<string opc, PatFrag opnode> {
Evan Chengeb4f52e2008-11-06 03:35:07 +00001138 def BB : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng44bec522007-05-15 01:29:07 +00001139 !strconcat(opc, "bb"), " $dst, $a, $b",
Evan Cheng34b12d22007-01-19 20:27:35 +00001140 [(set GPR:$dst, (opnode (sext_inreg GPR:$a, i16),
1141 (sext_inreg GPR:$b, i16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001142 Requires<[IsARM, HasV5TE]> {
1143 let Inst{5} = 0;
1144 let Inst{6} = 0;
1145 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001146
Evan Chengeb4f52e2008-11-06 03:35:07 +00001147 def BT : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng44bec522007-05-15 01:29:07 +00001148 !strconcat(opc, "bt"), " $dst, $a, $b",
Evan Cheng34b12d22007-01-19 20:27:35 +00001149 [(set GPR:$dst, (opnode (sext_inreg GPR:$a, i16),
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001150 (sra GPR:$b, (i32 16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001151 Requires<[IsARM, HasV5TE]> {
1152 let Inst{5} = 0;
1153 let Inst{6} = 1;
1154 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001155
Evan Chengeb4f52e2008-11-06 03:35:07 +00001156 def TB : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng44bec522007-05-15 01:29:07 +00001157 !strconcat(opc, "tb"), " $dst, $a, $b",
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001158 [(set GPR:$dst, (opnode (sra GPR:$a, (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00001159 (sext_inreg GPR:$b, i16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001160 Requires<[IsARM, HasV5TE]> {
1161 let Inst{5} = 1;
1162 let Inst{6} = 0;
1163 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001164
Evan Chengeb4f52e2008-11-06 03:35:07 +00001165 def TT : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng44bec522007-05-15 01:29:07 +00001166 !strconcat(opc, "tt"), " $dst, $a, $b",
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001167 [(set GPR:$dst, (opnode (sra GPR:$a, (i32 16)),
1168 (sra GPR:$b, (i32 16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001169 Requires<[IsARM, HasV5TE]> {
1170 let Inst{5} = 1;
1171 let Inst{6} = 1;
1172 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001173
Evan Chengeb4f52e2008-11-06 03:35:07 +00001174 def WB : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng44bec522007-05-15 01:29:07 +00001175 !strconcat(opc, "wb"), " $dst, $a, $b",
Evan Cheng34b12d22007-01-19 20:27:35 +00001176 [(set GPR:$dst, (sra (opnode GPR:$a,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001177 (sext_inreg GPR:$b, i16)), (i32 16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001178 Requires<[IsARM, HasV5TE]> {
1179 let Inst{5} = 1;
1180 let Inst{6} = 0;
1181 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001182
Evan Chengeb4f52e2008-11-06 03:35:07 +00001183 def WT : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng44bec522007-05-15 01:29:07 +00001184 !strconcat(opc, "wt"), " $dst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +00001185 [(set GPR:$dst, (sra (opnode GPR:$a,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001186 (sra GPR:$b, (i32 16))), (i32 16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001187 Requires<[IsARM, HasV5TE]> {
1188 let Inst{5} = 1;
1189 let Inst{6} = 1;
1190 }
Rafael Espindolabec2e382006-10-16 16:33:29 +00001191}
1192
Raul Herbster37fb5b12007-08-30 23:25:47 +00001193
1194multiclass AI_smla<string opc, PatFrag opnode> {
Evan Chengeb4f52e2008-11-06 03:35:07 +00001195 def BB : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng44bec522007-05-15 01:29:07 +00001196 !strconcat(opc, "bb"), " $dst, $a, $b, $acc",
Evan Cheng34b12d22007-01-19 20:27:35 +00001197 [(set GPR:$dst, (add GPR:$acc,
1198 (opnode (sext_inreg GPR:$a, i16),
1199 (sext_inreg GPR:$b, i16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001200 Requires<[IsARM, HasV5TE]> {
1201 let Inst{5} = 0;
1202 let Inst{6} = 0;
1203 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001204
Evan Chengeb4f52e2008-11-06 03:35:07 +00001205 def BT : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng44bec522007-05-15 01:29:07 +00001206 !strconcat(opc, "bt"), " $dst, $a, $b, $acc",
Evan Cheng34b12d22007-01-19 20:27:35 +00001207 [(set GPR:$dst, (add GPR:$acc, (opnode (sext_inreg GPR:$a, i16),
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001208 (sra GPR:$b, (i32 16)))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001209 Requires<[IsARM, HasV5TE]> {
1210 let Inst{5} = 0;
1211 let Inst{6} = 1;
1212 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001213
Evan Chengeb4f52e2008-11-06 03:35:07 +00001214 def TB : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng44bec522007-05-15 01:29:07 +00001215 !strconcat(opc, "tb"), " $dst, $a, $b, $acc",
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001216 [(set GPR:$dst, (add GPR:$acc, (opnode (sra GPR:$a, (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00001217 (sext_inreg GPR:$b, i16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001218 Requires<[IsARM, HasV5TE]> {
1219 let Inst{5} = 1;
1220 let Inst{6} = 0;
1221 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001222
Evan Chengeb4f52e2008-11-06 03:35:07 +00001223 def TT : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng44bec522007-05-15 01:29:07 +00001224 !strconcat(opc, "tt"), " $dst, $a, $b, $acc",
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001225 [(set GPR:$dst, (add GPR:$acc, (opnode (sra GPR:$a, (i32 16)),
1226 (sra GPR:$b, (i32 16)))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001227 Requires<[IsARM, HasV5TE]> {
1228 let Inst{5} = 1;
1229 let Inst{6} = 1;
1230 }
Evan Chenga8e29892007-01-19 07:51:42 +00001231
Evan Chengeb4f52e2008-11-06 03:35:07 +00001232 def WB : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng44bec522007-05-15 01:29:07 +00001233 !strconcat(opc, "wb"), " $dst, $a, $b, $acc",
Evan Cheng34b12d22007-01-19 20:27:35 +00001234 [(set GPR:$dst, (add GPR:$acc, (sra (opnode GPR:$a,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001235 (sext_inreg GPR:$b, i16)), (i32 16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001236 Requires<[IsARM, HasV5TE]> {
1237 let Inst{5} = 0;
1238 let Inst{6} = 0;
1239 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001240
Evan Chengeb4f52e2008-11-06 03:35:07 +00001241 def WT : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng44bec522007-05-15 01:29:07 +00001242 !strconcat(opc, "wt"), " $dst, $a, $b, $acc",
Evan Chenga8e29892007-01-19 07:51:42 +00001243 [(set GPR:$dst, (add GPR:$acc, (sra (opnode GPR:$a,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001244 (sra GPR:$b, (i32 16))), (i32 16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001245 Requires<[IsARM, HasV5TE]> {
1246 let Inst{5} = 0;
1247 let Inst{6} = 1;
1248 }
Rafael Espindola70673a12006-10-18 16:20:57 +00001249}
Rafael Espindola5c2aa0a2006-09-08 12:47:03 +00001250
Raul Herbster37fb5b12007-08-30 23:25:47 +00001251defm SMUL : AI_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
1252defm SMLA : AI_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
Rafael Espindola27185192006-09-29 21:20:16 +00001253
Evan Chenga8e29892007-01-19 07:51:42 +00001254// TODO: Halfword multiple accumulate long: SMLAL<x><y>
1255// TODO: Dual halfword multiple: SMUAD, SMUSD, SMLAD, SMLSD, SMLALD, SMLSLD
Rafael Espindola42b62f32006-10-13 13:14:59 +00001256
Evan Chenga8e29892007-01-19 07:51:42 +00001257//===----------------------------------------------------------------------===//
1258// Misc. Arithmetic Instructions.
1259//
Rafael Espindola0d9fe762006-10-10 16:33:47 +00001260
Evan Cheng8b59db32008-11-07 01:41:35 +00001261def CLZ : AMiscA1I<0b000010110, (outs GPR:$dst), (ins GPR:$src),
Evan Cheng44bec522007-05-15 01:29:07 +00001262 "clz", " $dst, $src",
Evan Cheng8b59db32008-11-07 01:41:35 +00001263 [(set GPR:$dst, (ctlz GPR:$src))]>, Requires<[IsARM, HasV5T]> {
1264 let Inst{7-4} = 0b0001;
1265 let Inst{11-8} = 0b1111;
1266 let Inst{19-16} = 0b1111;
1267}
Rafael Espindola199dd672006-10-17 13:13:23 +00001268
Evan Cheng8b59db32008-11-07 01:41:35 +00001269def REV : AMiscA1I<0b01101011, (outs GPR:$dst), (ins GPR:$src),
Evan Cheng44bec522007-05-15 01:29:07 +00001270 "rev", " $dst, $src",
Evan Cheng8b59db32008-11-07 01:41:35 +00001271 [(set GPR:$dst, (bswap GPR:$src))]>, Requires<[IsARM, HasV6]> {
1272 let Inst{7-4} = 0b0011;
1273 let Inst{11-8} = 0b1111;
1274 let Inst{19-16} = 0b1111;
1275}
Rafael Espindola199dd672006-10-17 13:13:23 +00001276
Evan Cheng8b59db32008-11-07 01:41:35 +00001277def REV16 : AMiscA1I<0b01101011, (outs GPR:$dst), (ins GPR:$src),
Evan Cheng44bec522007-05-15 01:29:07 +00001278 "rev16", " $dst, $src",
Evan Chenga8e29892007-01-19 07:51:42 +00001279 [(set GPR:$dst,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001280 (or (and (srl GPR:$src, (i32 8)), 0xFF),
1281 (or (and (shl GPR:$src, (i32 8)), 0xFF00),
1282 (or (and (srl GPR:$src, (i32 8)), 0xFF0000),
1283 (and (shl GPR:$src, (i32 8)), 0xFF000000)))))]>,
Evan Cheng8b59db32008-11-07 01:41:35 +00001284 Requires<[IsARM, HasV6]> {
1285 let Inst{7-4} = 0b1011;
1286 let Inst{11-8} = 0b1111;
1287 let Inst{19-16} = 0b1111;
1288}
Rafael Espindola27185192006-09-29 21:20:16 +00001289
Evan Cheng8b59db32008-11-07 01:41:35 +00001290def REVSH : AMiscA1I<0b01101111, (outs GPR:$dst), (ins GPR:$src),
Evan Cheng44bec522007-05-15 01:29:07 +00001291 "revsh", " $dst, $src",
Evan Chenga8e29892007-01-19 07:51:42 +00001292 [(set GPR:$dst,
1293 (sext_inreg
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001294 (or (srl (and GPR:$src, 0xFF00), (i32 8)),
1295 (shl GPR:$src, (i32 8))), i16))]>,
Evan Cheng8b59db32008-11-07 01:41:35 +00001296 Requires<[IsARM, HasV6]> {
1297 let Inst{7-4} = 0b1011;
1298 let Inst{11-8} = 0b1111;
1299 let Inst{19-16} = 0b1111;
1300}
Rafael Espindola27185192006-09-29 21:20:16 +00001301
Evan Cheng8b59db32008-11-07 01:41:35 +00001302def PKHBT : AMiscA1I<0b01101000, (outs GPR:$dst),
1303 (ins GPR:$src1, GPR:$src2, i32imm:$shamt),
1304 "pkhbt", " $dst, $src1, $src2, LSL $shamt",
Evan Chenga8e29892007-01-19 07:51:42 +00001305 [(set GPR:$dst, (or (and GPR:$src1, 0xFFFF),
1306 (and (shl GPR:$src2, (i32 imm:$shamt)),
1307 0xFFFF0000)))]>,
Evan Cheng8b59db32008-11-07 01:41:35 +00001308 Requires<[IsARM, HasV6]> {
1309 let Inst{6-4} = 0b001;
1310}
Rafael Espindola27185192006-09-29 21:20:16 +00001311
Evan Chenga8e29892007-01-19 07:51:42 +00001312// Alternate cases for PKHBT where identities eliminate some nodes.
1313def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF), (and GPR:$src2, 0xFFFF0000)),
1314 (PKHBT GPR:$src1, GPR:$src2, 0)>;
1315def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF), (shl GPR:$src2, imm16_31:$shamt)),
1316 (PKHBT GPR:$src1, GPR:$src2, imm16_31:$shamt)>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00001317
Rafael Espindolaa2845842006-10-05 16:48:49 +00001318
Evan Cheng8b59db32008-11-07 01:41:35 +00001319def PKHTB : AMiscA1I<0b01101000, (outs GPR:$dst),
1320 (ins GPR:$src1, GPR:$src2, i32imm:$shamt),
1321 "pkhtb", " $dst, $src1, $src2, ASR $shamt",
Evan Chenga8e29892007-01-19 07:51:42 +00001322 [(set GPR:$dst, (or (and GPR:$src1, 0xFFFF0000),
1323 (and (sra GPR:$src2, imm16_31:$shamt),
Evan Cheng8b59db32008-11-07 01:41:35 +00001324 0xFFFF)))]>, Requires<[IsARM, HasV6]> {
1325 let Inst{6-4} = 0b101;
1326}
Rafael Espindola9e071f02006-10-02 19:30:56 +00001327
Evan Chenga8e29892007-01-19 07:51:42 +00001328// Alternate cases for PKHTB where identities eliminate some nodes. Note that
1329// a shift amount of 0 is *not legal* here, it is PKHBT instead.
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001330def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000), (srl GPR:$src2, (i32 16))),
Evan Chenga8e29892007-01-19 07:51:42 +00001331 (PKHTB GPR:$src1, GPR:$src2, 16)>;
1332def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000),
1333 (and (srl GPR:$src2, imm1_15:$shamt), 0xFFFF)),
1334 (PKHTB GPR:$src1, GPR:$src2, imm1_15:$shamt)>;
Rafael Espindolab47e1d02006-10-10 18:55:14 +00001335
Evan Chenga8e29892007-01-19 07:51:42 +00001336//===----------------------------------------------------------------------===//
1337// Comparison Instructions...
1338//
Rafael Espindolab47e1d02006-10-10 18:55:14 +00001339
Jim Grosbach26421962008-10-14 20:36:24 +00001340defm CMP : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng0ff94f72007-08-07 01:37:15 +00001341 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
Jim Grosbach26421962008-10-14 20:36:24 +00001342defm CMN : AI1_cmp_irs<0b1011, "cmn",
Evan Cheng0ff94f72007-08-07 01:37:15 +00001343 BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00001344
Evan Chenga8e29892007-01-19 07:51:42 +00001345// Note that TST/TEQ don't set all the same flags that CMP does!
Evan Chengd87293c2008-11-06 08:47:38 +00001346defm TST : AI1_cmp_irs<0b1000, "tst",
David Goodwinc0309b42009-06-29 15:33:01 +00001347 BinOpFrag<(ARMcmpZ (and node:$LHS, node:$RHS), 0)>, 1>;
Evan Chengd87293c2008-11-06 08:47:38 +00001348defm TEQ : AI1_cmp_irs<0b1001, "teq",
David Goodwinc0309b42009-06-29 15:33:01 +00001349 BinOpFrag<(ARMcmpZ (xor node:$LHS, node:$RHS), 0)>, 1>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00001350
David Goodwinc0309b42009-06-29 15:33:01 +00001351defm CMPz : AI1_cmp_irs<0b1010, "cmp",
1352 BinOpFrag<(ARMcmpZ node:$LHS, node:$RHS)>>;
1353defm CMNz : AI1_cmp_irs<0b1011, "cmn",
1354 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00001355
1356def : ARMPat<(ARMcmp GPR:$src, so_imm_neg:$imm),
1357 (CMNri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00001358
David Goodwinc0309b42009-06-29 15:33:01 +00001359def : ARMPat<(ARMcmpZ GPR:$src, so_imm_neg:$imm),
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00001360 (CMNri GPR:$src, so_imm_neg:$imm)>;
1361
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00001362
Evan Chenga8e29892007-01-19 07:51:42 +00001363// Conditional moves
Evan Chengc85e8322007-07-05 07:13:32 +00001364// FIXME: should be able to write a pattern for ARMcmov, but can't use
1365// a two-value operand where a dag node expects two operands. :(
Evan Chengd87293c2008-11-06 08:47:38 +00001366def MOVCCr : AI1<0b1101, (outs GPR:$dst), (ins GPR:$false, GPR:$true), DPFrm,
Evan Chengedda31c2008-11-05 18:35:52 +00001367 "mov", " $dst, $true",
Evan Chengc85e8322007-07-05 07:13:32 +00001368 [/*(set GPR:$dst, (ARMcmov GPR:$false, GPR:$true, imm:$cc, CCR:$ccr))*/]>,
Evan Chengd87293c2008-11-06 08:47:38 +00001369 RegConstraint<"$false = $dst">, UnaryDP;
Rafael Espindola493a7fc2006-10-10 20:38:57 +00001370
Evan Chengd87293c2008-11-06 08:47:38 +00001371def MOVCCs : AI1<0b1101, (outs GPR:$dst),
1372 (ins GPR:$false, so_reg:$true), DPSoRegFrm,
Evan Chengedda31c2008-11-05 18:35:52 +00001373 "mov", " $dst, $true",
Evan Chengc85e8322007-07-05 07:13:32 +00001374 [/*(set GPR:$dst, (ARMcmov GPR:$false, so_reg:$true, imm:$cc, CCR:$ccr))*/]>,
Evan Chengedda31c2008-11-05 18:35:52 +00001375 RegConstraint<"$false = $dst">, UnaryDP;
Rafael Espindola2dc0f2b2006-10-09 17:50:29 +00001376
Evan Chengd87293c2008-11-06 08:47:38 +00001377def MOVCCi : AI1<0b1101, (outs GPR:$dst),
1378 (ins GPR:$false, so_imm:$true), DPFrm,
Evan Chengedda31c2008-11-05 18:35:52 +00001379 "mov", " $dst, $true",
Evan Chengc85e8322007-07-05 07:13:32 +00001380 [/*(set GPR:$dst, (ARMcmov GPR:$false, so_imm:$true, imm:$cc, CCR:$ccr))*/]>,
Evan Chengedda31c2008-11-05 18:35:52 +00001381 RegConstraint<"$false = $dst">, UnaryDP;
Rafael Espindolad9ae7782006-10-07 13:46:42 +00001382
Rafael Espindola4b20fbc2006-10-10 12:56:00 +00001383
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001384//===----------------------------------------------------------------------===//
1385// TLS Instructions
1386//
1387
1388// __aeabi_read_tp preserves the registers r1-r3.
Evan Cheng13ab0202007-07-10 18:08:01 +00001389let isCall = 1,
1390 Defs = [R0, R12, LR, CPSR] in {
Evan Cheng12c3a532008-11-06 17:48:05 +00001391 def TPsoft : ABXI<0b1011, (outs), (ins),
Evan Chengdcc50a42007-05-18 01:53:54 +00001392 "bl __aeabi_read_tp",
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001393 [(set R0, ARMthread_pointer)]>;
1394}
Rafael Espindolac01c87c2006-10-17 20:33:13 +00001395
Evan Chenga8e29892007-01-19 07:51:42 +00001396//===----------------------------------------------------------------------===//
Jim Grosbach0e0da732009-05-12 23:59:14 +00001397// SJLJ Exception handling intrinsics
Jim Grosbachf9570122009-05-14 00:46:35 +00001398// eh_sjlj_setjmp() is a three instruction sequence to store the return
1399// address and save #0 in R0 for the non-longjmp case.
Jim Grosbach0e0da732009-05-12 23:59:14 +00001400// Since by its nature we may be coming from some other function to get
1401// here, and we're using the stack frame for the containing function to
1402// save/restore registers, we can't keep anything live in regs across
Jim Grosbachf9570122009-05-14 00:46:35 +00001403// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
Jim Grosbach0e0da732009-05-12 23:59:14 +00001404// when we get here from a longjmp(). We force everthing out of registers
Jim Grosbachf9570122009-05-14 00:46:35 +00001405// except for our own input by listing the relevant registers in Defs. By
1406// doing so, we also cause the prologue/epilogue code to actively preserve
1407// all of the callee-saved resgisters, which is exactly what we want.
Jim Grosbach0e0da732009-05-12 23:59:14 +00001408let Defs =
Evan Cheng756da122009-07-22 06:46:53 +00001409 [ R0, R1, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR,
1410 D0, D2, D3, D4, D5, D6, D7, D8, D9, D10, D11, D12, D13, D14, D15,
Evan Cheng0531d042009-07-29 20:10:36 +00001411 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26, D27, D28, D29, D30,
Evan Cheng756da122009-07-22 06:46:53 +00001412 D31 ] in {
Jim Grosbachf9570122009-05-14 00:46:35 +00001413 def Int_eh_sjlj_setjmp : XI<(outs), (ins GPR:$src),
Jim Grosbach0e0da732009-05-12 23:59:14 +00001414 AddrModeNone, SizeSpecial, IndexModeNone, Pseudo,
1415 "add r0, pc, #4\n\t"
1416 "str r0, [$src, #+4]\n\t"
Jim Grosbachf9570122009-05-14 00:46:35 +00001417 "mov r0, #0 @ eh_setjmp", "",
1418 [(set R0, (ARMeh_sjlj_setjmp GPR:$src))]>;
Jim Grosbach0e0da732009-05-12 23:59:14 +00001419}
1420
1421//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +00001422// Non-Instruction Patterns
1423//
Rafael Espindola5aca9272006-10-07 14:03:39 +00001424
Evan Chenga8e29892007-01-19 07:51:42 +00001425// ConstantPool, GlobalAddress, and JumpTable
1426def : ARMPat<(ARMWrapper tglobaladdr :$dst), (LEApcrel tglobaladdr :$dst)>;
1427def : ARMPat<(ARMWrapper tconstpool :$dst), (LEApcrel tconstpool :$dst)>;
1428def : ARMPat<(ARMWrapperJT tjumptable:$dst, imm:$id),
Evan Chengc70d1842007-03-20 08:11:30 +00001429 (LEApcrelJT tjumptable:$dst, imm:$id)>;
Rafael Espindola5aca9272006-10-07 14:03:39 +00001430
Evan Chenga8e29892007-01-19 07:51:42 +00001431// Large immediate handling.
Rafael Espindola0505be02006-10-16 21:10:32 +00001432
Evan Chenga8e29892007-01-19 07:51:42 +00001433// Two piece so_imms.
Dan Gohmand45eddd2007-06-26 00:48:07 +00001434let isReMaterializable = 1 in
Evan Chengd87293c2008-11-06 08:47:38 +00001435def MOVi2pieces : AI1x2<(outs GPR:$dst), (ins so_imm2part:$src), Pseudo,
Evan Cheng44bec522007-05-15 01:29:07 +00001436 "mov", " $dst, $src",
Evan Cheng90922132008-11-06 02:25:39 +00001437 [(set GPR:$dst, so_imm2part:$src)]>;
Rafael Espindolaf621abc2006-10-17 13:36:07 +00001438
Evan Chenga8e29892007-01-19 07:51:42 +00001439def : ARMPat<(or GPR:$LHS, so_imm2part:$RHS),
Evan Chenge7cbe412009-07-08 21:03:57 +00001440 (ORRri (ORRri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
1441 (so_imm2part_2 imm:$RHS))>;
Evan Chenga8e29892007-01-19 07:51:42 +00001442def : ARMPat<(xor GPR:$LHS, so_imm2part:$RHS),
Evan Chenge7cbe412009-07-08 21:03:57 +00001443 (EORri (EORri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
1444 (so_imm2part_2 imm:$RHS))>;
Rafael Espindolaf621abc2006-10-17 13:36:07 +00001445
Evan Chenga8e29892007-01-19 07:51:42 +00001446// TODO: add,sub,and, 3-instr forms?
Rafael Espindola0505be02006-10-16 21:10:32 +00001447
Rafael Espindola24357862006-10-19 17:05:03 +00001448
Evan Chenga8e29892007-01-19 07:51:42 +00001449// Direct calls
Bob Wilson54fc1242009-06-22 21:01:46 +00001450def : ARMPat<(ARMcall texternalsym:$func), (BL texternalsym:$func)>,
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001451 Requires<[IsARM, IsNotDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001452def : ARMPat<(ARMcall texternalsym:$func), (BLr9 texternalsym:$func)>,
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001453 Requires<[IsARM, IsDarwin]>;
Rafael Espindola9dca7ad2006-11-01 14:13:27 +00001454
Evan Chenga8e29892007-01-19 07:51:42 +00001455// zextload i1 -> zextload i8
1456def : ARMPat<(zextloadi1 addrmode2:$addr), (LDRB addrmode2:$addr)>;
Lauro Ramos Venancioa8f9f4a2006-12-26 19:30:42 +00001457
Evan Chenga8e29892007-01-19 07:51:42 +00001458// extload -> zextload
1459def : ARMPat<(extloadi1 addrmode2:$addr), (LDRB addrmode2:$addr)>;
1460def : ARMPat<(extloadi8 addrmode2:$addr), (LDRB addrmode2:$addr)>;
1461def : ARMPat<(extloadi16 addrmode3:$addr), (LDRH addrmode3:$addr)>;
Rafael Espindola9dca7ad2006-11-01 14:13:27 +00001462
Evan Cheng83b5cf02008-11-05 23:22:34 +00001463def : ARMPat<(extloadi8 addrmodepc:$addr), (PICLDRB addrmodepc:$addr)>;
1464def : ARMPat<(extloadi16 addrmodepc:$addr), (PICLDRH addrmodepc:$addr)>;
1465
Evan Cheng34b12d22007-01-19 20:27:35 +00001466// smul* and smla*
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001467def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
1468 (sra (shl GPR:$b, (i32 16)), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00001469 (SMULBB GPR:$a, GPR:$b)>;
1470def : ARMV5TEPat<(mul sext_16_node:$a, sext_16_node:$b),
1471 (SMULBB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001472def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
1473 (sra GPR:$b, (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00001474 (SMULBT GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001475def : ARMV5TEPat<(mul sext_16_node:$a, (sra GPR:$b, (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00001476 (SMULBT GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001477def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)),
1478 (sra (shl GPR:$b, (i32 16)), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00001479 (SMULTB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001480def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)), sext_16_node:$b),
Evan Cheng34b12d22007-01-19 20:27:35 +00001481 (SMULTB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001482def : ARMV5TEPat<(sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
1483 (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00001484 (SMULWB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001485def : ARMV5TEPat<(sra (mul GPR:$a, sext_16_node:$b), (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00001486 (SMULWB GPR:$a, GPR:$b)>;
1487
1488def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001489 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
1490 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00001491 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
1492def : ARMV5TEPat<(add GPR:$acc,
1493 (mul sext_16_node:$a, sext_16_node:$b)),
1494 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
1495def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001496 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
1497 (sra GPR:$b, (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00001498 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
1499def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001500 (mul sext_16_node:$a, (sra GPR:$b, (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00001501 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
1502def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001503 (mul (sra GPR:$a, (i32 16)),
1504 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00001505 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
1506def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001507 (mul (sra GPR:$a, (i32 16)), sext_16_node:$b)),
Evan Cheng34b12d22007-01-19 20:27:35 +00001508 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
1509def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001510 (sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
1511 (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00001512 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
1513def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001514 (sra (mul GPR:$a, sext_16_node:$b), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00001515 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
1516
Evan Chenga8e29892007-01-19 07:51:42 +00001517//===----------------------------------------------------------------------===//
1518// Thumb Support
1519//
1520
1521include "ARMInstrThumb.td"
1522
1523//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +00001524// Thumb2 Support
1525//
1526
1527include "ARMInstrThumb2.td"
1528
1529//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +00001530// Floating Point Support
1531//
1532
1533include "ARMInstrVFP.td"
Bob Wilson5bafff32009-06-22 23:27:02 +00001534
1535//===----------------------------------------------------------------------===//
1536// Advanced SIMD (NEON) Support
1537//
1538
1539include "ARMInstrNEON.td"